1e098bc96SEvan Quan /* 2e098bc96SEvan Quan * Copyright 2017 Advanced Micro Devices, Inc. 3e098bc96SEvan Quan * 4e098bc96SEvan Quan * Permission is hereby granted, free of charge, to any person obtaining a 5e098bc96SEvan Quan * copy of this software and associated documentation files (the "Software"), 6e098bc96SEvan Quan * to deal in the Software without restriction, including without limitation 7e098bc96SEvan Quan * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8e098bc96SEvan Quan * and/or sell copies of the Software, and to permit persons to whom the 9e098bc96SEvan Quan * Software is furnished to do so, subject to the following conditions: 10e098bc96SEvan Quan * 11e098bc96SEvan Quan * The above copyright notice and this permission notice shall be included in 12e098bc96SEvan Quan * all copies or substantial portions of the Software. 13e098bc96SEvan Quan * 14e098bc96SEvan Quan * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15e098bc96SEvan Quan * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16e098bc96SEvan Quan * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17e098bc96SEvan Quan * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18e098bc96SEvan Quan * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19e098bc96SEvan Quan * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20e098bc96SEvan Quan * OTHER DEALINGS IN THE SOFTWARE. 21e098bc96SEvan Quan * 22e098bc96SEvan Quan * Authors: Rafał Miłecki <zajec5@gmail.com> 23e098bc96SEvan Quan * Alex Deucher <alexdeucher@gmail.com> 24e098bc96SEvan Quan */ 25e098bc96SEvan Quan 26e098bc96SEvan Quan #include "amdgpu.h" 27e098bc96SEvan Quan #include "amdgpu_drv.h" 28e098bc96SEvan Quan #include "amdgpu_pm.h" 29e098bc96SEvan Quan #include "amdgpu_dpm.h" 30e098bc96SEvan Quan #include "atom.h" 31e098bc96SEvan Quan #include <linux/pci.h> 32e098bc96SEvan Quan #include <linux/hwmon.h> 33e098bc96SEvan Quan #include <linux/hwmon-sysfs.h> 34e098bc96SEvan Quan #include <linux/nospec.h> 35e098bc96SEvan Quan #include <linux/pm_runtime.h> 36517cb957SHuang Rui #include <asm/processor.h> 37e098bc96SEvan Quan 38e098bc96SEvan Quan static const struct cg_flag_name clocks[] = { 39adf16996SJinzhou.Su {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"}, 40e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"}, 41e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"}, 42e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"}, 43e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"}, 44e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"}, 45e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"}, 46e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"}, 47e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"}, 48e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"}, 49e098bc96SEvan Quan {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"}, 50e098bc96SEvan Quan {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"}, 51e098bc96SEvan Quan {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"}, 52e098bc96SEvan Quan {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"}, 53e098bc96SEvan Quan {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"}, 54e098bc96SEvan Quan {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"}, 55e098bc96SEvan Quan {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"}, 56e098bc96SEvan Quan {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"}, 57e098bc96SEvan Quan {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"}, 58e098bc96SEvan Quan {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"}, 59e098bc96SEvan Quan {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"}, 60e098bc96SEvan Quan {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"}, 61e098bc96SEvan Quan {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"}, 62e098bc96SEvan Quan {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"}, 63e098bc96SEvan Quan {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"}, 6471037bfcSKevin Wang {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"}, 6571037bfcSKevin Wang {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"}, 6671037bfcSKevin Wang {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"}, 6771037bfcSKevin Wang {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"}, 6871037bfcSKevin Wang {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"}, 69d6b9a91fSEvan Quan {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"}, 70915b5ce7SEvan Quan {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"}, 71e098bc96SEvan Quan {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"}, 72e098bc96SEvan Quan {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"}, 73e098bc96SEvan Quan {0, NULL}, 74e098bc96SEvan Quan }; 75e098bc96SEvan Quan 76e098bc96SEvan Quan static const struct hwmon_temp_label { 77e098bc96SEvan Quan enum PP_HWMON_TEMP channel; 78e098bc96SEvan Quan const char *label; 79e098bc96SEvan Quan } temp_label[] = { 80e098bc96SEvan Quan {PP_TEMP_EDGE, "edge"}, 81e098bc96SEvan Quan {PP_TEMP_JUNCTION, "junction"}, 82e098bc96SEvan Quan {PP_TEMP_MEM, "mem"}, 83e098bc96SEvan Quan }; 84e098bc96SEvan Quan 853867e370SDarren Powell const char * const amdgpu_pp_profile_name[] = { 863867e370SDarren Powell "BOOTUP_DEFAULT", 873867e370SDarren Powell "3D_FULL_SCREEN", 883867e370SDarren Powell "POWER_SAVING", 893867e370SDarren Powell "VIDEO", 903867e370SDarren Powell "VR", 913867e370SDarren Powell "COMPUTE", 92334682aeSKenneth Feng "CUSTOM", 93334682aeSKenneth Feng "WINDOW_3D", 94*31865e96SPerry Yuan "CAPPED", 95*31865e96SPerry Yuan "UNCAPPED", 963867e370SDarren Powell }; 973867e370SDarren Powell 98e098bc96SEvan Quan /** 99e098bc96SEvan Quan * DOC: power_dpm_state 100e098bc96SEvan Quan * 101e098bc96SEvan Quan * The power_dpm_state file is a legacy interface and is only provided for 102e098bc96SEvan Quan * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting 103e098bc96SEvan Quan * certain power related parameters. The file power_dpm_state is used for this. 104e098bc96SEvan Quan * It accepts the following arguments: 105e098bc96SEvan Quan * 106e098bc96SEvan Quan * - battery 107e098bc96SEvan Quan * 108e098bc96SEvan Quan * - balanced 109e098bc96SEvan Quan * 110e098bc96SEvan Quan * - performance 111e098bc96SEvan Quan * 112e098bc96SEvan Quan * battery 113e098bc96SEvan Quan * 114e098bc96SEvan Quan * On older GPUs, the vbios provided a special power state for battery 115e098bc96SEvan Quan * operation. Selecting battery switched to this state. This is no 116e098bc96SEvan Quan * longer provided on newer GPUs so the option does nothing in that case. 117e098bc96SEvan Quan * 118e098bc96SEvan Quan * balanced 119e098bc96SEvan Quan * 120e098bc96SEvan Quan * On older GPUs, the vbios provided a special power state for balanced 121e098bc96SEvan Quan * operation. Selecting balanced switched to this state. This is no 122e098bc96SEvan Quan * longer provided on newer GPUs so the option does nothing in that case. 123e098bc96SEvan Quan * 124e098bc96SEvan Quan * performance 125e098bc96SEvan Quan * 126e098bc96SEvan Quan * On older GPUs, the vbios provided a special power state for performance 127e098bc96SEvan Quan * operation. Selecting performance switched to this state. This is no 128e098bc96SEvan Quan * longer provided on newer GPUs so the option does nothing in that case. 129e098bc96SEvan Quan * 130e098bc96SEvan Quan */ 131e098bc96SEvan Quan 132e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_state(struct device *dev, 133e098bc96SEvan Quan struct device_attribute *attr, 134e098bc96SEvan Quan char *buf) 135e098bc96SEvan Quan { 136e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 1371348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 138e098bc96SEvan Quan enum amd_pm_state_type pm; 139e098bc96SEvan Quan int ret; 140e098bc96SEvan Quan 14153b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 142e098bc96SEvan Quan return -EPERM; 143d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 144d2ae842dSAlex Deucher return -EPERM; 145e098bc96SEvan Quan 146e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 147e098bc96SEvan Quan if (ret < 0) { 148e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 149e098bc96SEvan Quan return ret; 150e098bc96SEvan Quan } 151e098bc96SEvan Quan 15279c65f3fSEvan Quan amdgpu_dpm_get_current_power_state(adev, &pm); 153e098bc96SEvan Quan 154e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 155e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 156e098bc96SEvan Quan 157a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", 158e098bc96SEvan Quan (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 159e098bc96SEvan Quan (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 160e098bc96SEvan Quan } 161e098bc96SEvan Quan 162e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_state(struct device *dev, 163e098bc96SEvan Quan struct device_attribute *attr, 164e098bc96SEvan Quan const char *buf, 165e098bc96SEvan Quan size_t count) 166e098bc96SEvan Quan { 167e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 1681348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 169e098bc96SEvan Quan enum amd_pm_state_type state; 170e098bc96SEvan Quan int ret; 171e098bc96SEvan Quan 17253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 173e098bc96SEvan Quan return -EPERM; 174d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 175d2ae842dSAlex Deucher return -EPERM; 176e098bc96SEvan Quan 177e098bc96SEvan Quan if (strncmp("battery", buf, strlen("battery")) == 0) 178e098bc96SEvan Quan state = POWER_STATE_TYPE_BATTERY; 179e098bc96SEvan Quan else if (strncmp("balanced", buf, strlen("balanced")) == 0) 180e098bc96SEvan Quan state = POWER_STATE_TYPE_BALANCED; 181e098bc96SEvan Quan else if (strncmp("performance", buf, strlen("performance")) == 0) 182e098bc96SEvan Quan state = POWER_STATE_TYPE_PERFORMANCE; 183e098bc96SEvan Quan else 184e098bc96SEvan Quan return -EINVAL; 185e098bc96SEvan Quan 186e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 187e098bc96SEvan Quan if (ret < 0) { 188e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 189e098bc96SEvan Quan return ret; 190e098bc96SEvan Quan } 191e098bc96SEvan Quan 19279c65f3fSEvan Quan amdgpu_dpm_set_power_state(adev, state); 193e098bc96SEvan Quan 194e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 195e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 196e098bc96SEvan Quan 197e098bc96SEvan Quan return count; 198e098bc96SEvan Quan } 199e098bc96SEvan Quan 200e098bc96SEvan Quan 201e098bc96SEvan Quan /** 202e098bc96SEvan Quan * DOC: power_dpm_force_performance_level 203e098bc96SEvan Quan * 204e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting certain power 205e098bc96SEvan Quan * related parameters. The file power_dpm_force_performance_level is 206e098bc96SEvan Quan * used for this. It accepts the following arguments: 207e098bc96SEvan Quan * 208e098bc96SEvan Quan * - auto 209e098bc96SEvan Quan * 210e098bc96SEvan Quan * - low 211e098bc96SEvan Quan * 212e098bc96SEvan Quan * - high 213e098bc96SEvan Quan * 214e098bc96SEvan Quan * - manual 215e098bc96SEvan Quan * 216e098bc96SEvan Quan * - profile_standard 217e098bc96SEvan Quan * 218e098bc96SEvan Quan * - profile_min_sclk 219e098bc96SEvan Quan * 220e098bc96SEvan Quan * - profile_min_mclk 221e098bc96SEvan Quan * 222e098bc96SEvan Quan * - profile_peak 223e098bc96SEvan Quan * 224e098bc96SEvan Quan * auto 225e098bc96SEvan Quan * 226e098bc96SEvan Quan * When auto is selected, the driver will attempt to dynamically select 227e098bc96SEvan Quan * the optimal power profile for current conditions in the driver. 228e098bc96SEvan Quan * 229e098bc96SEvan Quan * low 230e098bc96SEvan Quan * 231e098bc96SEvan Quan * When low is selected, the clocks are forced to the lowest power state. 232e098bc96SEvan Quan * 233e098bc96SEvan Quan * high 234e098bc96SEvan Quan * 235e098bc96SEvan Quan * When high is selected, the clocks are forced to the highest power state. 236e098bc96SEvan Quan * 237e098bc96SEvan Quan * manual 238e098bc96SEvan Quan * 239e098bc96SEvan Quan * When manual is selected, the user can manually adjust which power states 240e098bc96SEvan Quan * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk, 241e098bc96SEvan Quan * and pp_dpm_pcie files and adjust the power state transition heuristics 242e098bc96SEvan Quan * via the pp_power_profile_mode sysfs file. 243e098bc96SEvan Quan * 244e098bc96SEvan Quan * profile_standard 245e098bc96SEvan Quan * profile_min_sclk 246e098bc96SEvan Quan * profile_min_mclk 247e098bc96SEvan Quan * profile_peak 248e098bc96SEvan Quan * 249e098bc96SEvan Quan * When the profiling modes are selected, clock and power gating are 250e098bc96SEvan Quan * disabled and the clocks are set for different profiling cases. This 251e098bc96SEvan Quan * mode is recommended for profiling specific work loads where you do 252e098bc96SEvan Quan * not want clock or power gating for clock fluctuation to interfere 253e098bc96SEvan Quan * with your results. profile_standard sets the clocks to a fixed clock 254e098bc96SEvan Quan * level which varies from asic to asic. profile_min_sclk forces the sclk 255e098bc96SEvan Quan * to the lowest level. profile_min_mclk forces the mclk to the lowest level. 256e098bc96SEvan Quan * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels. 257e098bc96SEvan Quan * 258e098bc96SEvan Quan */ 259e098bc96SEvan Quan 260e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev, 261e098bc96SEvan Quan struct device_attribute *attr, 262e098bc96SEvan Quan char *buf) 263e098bc96SEvan Quan { 264e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 2651348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 266e098bc96SEvan Quan enum amd_dpm_forced_level level = 0xff; 267e098bc96SEvan Quan int ret; 268e098bc96SEvan Quan 26953b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 270e098bc96SEvan Quan return -EPERM; 271d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 272d2ae842dSAlex Deucher return -EPERM; 273e098bc96SEvan Quan 274e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 275e098bc96SEvan Quan if (ret < 0) { 276e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 277e098bc96SEvan Quan return ret; 278e098bc96SEvan Quan } 279e098bc96SEvan Quan 280e098bc96SEvan Quan level = amdgpu_dpm_get_performance_level(adev); 281e098bc96SEvan Quan 282e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 283e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 284e098bc96SEvan Quan 285a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", 286e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" : 287e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" : 288e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" : 289e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : 290e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" : 291e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" : 292e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" : 293e098bc96SEvan Quan (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" : 2946be64246SLijo Lazar (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" : 295e098bc96SEvan Quan "unknown"); 296e098bc96SEvan Quan } 297e098bc96SEvan Quan 298e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev, 299e098bc96SEvan Quan struct device_attribute *attr, 300e098bc96SEvan Quan const char *buf, 301e098bc96SEvan Quan size_t count) 302e098bc96SEvan Quan { 303e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 3041348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 305e098bc96SEvan Quan enum amd_dpm_forced_level level; 306e098bc96SEvan Quan int ret = 0; 307e098bc96SEvan Quan 30853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 309e098bc96SEvan Quan return -EPERM; 310d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 311d2ae842dSAlex Deucher return -EPERM; 312e098bc96SEvan Quan 313e098bc96SEvan Quan if (strncmp("low", buf, strlen("low")) == 0) { 314e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_LOW; 315e098bc96SEvan Quan } else if (strncmp("high", buf, strlen("high")) == 0) { 316e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_HIGH; 317e098bc96SEvan Quan } else if (strncmp("auto", buf, strlen("auto")) == 0) { 318e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_AUTO; 319e098bc96SEvan Quan } else if (strncmp("manual", buf, strlen("manual")) == 0) { 320e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_MANUAL; 321e098bc96SEvan Quan } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) { 322e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT; 323e098bc96SEvan Quan } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) { 324e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD; 325e098bc96SEvan Quan } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) { 326e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK; 327e098bc96SEvan Quan } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) { 328e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK; 329e098bc96SEvan Quan } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) { 330e098bc96SEvan Quan level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK; 3316be64246SLijo Lazar } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) { 3326be64246SLijo Lazar level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM; 333e098bc96SEvan Quan } else { 334e098bc96SEvan Quan return -EINVAL; 335e098bc96SEvan Quan } 336e098bc96SEvan Quan 337e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 338e098bc96SEvan Quan if (ret < 0) { 339e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 340e098bc96SEvan Quan return ret; 341e098bc96SEvan Quan } 342e098bc96SEvan Quan 3438cda7a4fSAlex Deucher mutex_lock(&adev->pm.stable_pstate_ctx_lock); 34479c65f3fSEvan Quan if (amdgpu_dpm_force_performance_level(adev, level)) { 345e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 346e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 3478cda7a4fSAlex Deucher mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 348e098bc96SEvan Quan return -EINVAL; 349e098bc96SEvan Quan } 3508cda7a4fSAlex Deucher /* override whatever a user ctx may have set */ 3518cda7a4fSAlex Deucher adev->pm.stable_pstate_ctx = NULL; 3528cda7a4fSAlex Deucher mutex_unlock(&adev->pm.stable_pstate_ctx_lock); 35379c65f3fSEvan Quan 354e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 355e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 356e098bc96SEvan Quan 357e098bc96SEvan Quan return count; 358e098bc96SEvan Quan } 359e098bc96SEvan Quan 360e098bc96SEvan Quan static ssize_t amdgpu_get_pp_num_states(struct device *dev, 361e098bc96SEvan Quan struct device_attribute *attr, 362e098bc96SEvan Quan char *buf) 363e098bc96SEvan Quan { 364e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 3651348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 366e098bc96SEvan Quan struct pp_states_info data; 36709b6744cSDarren Powell uint32_t i; 36809b6744cSDarren Powell int buf_len, ret; 369e098bc96SEvan Quan 37053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 371e098bc96SEvan Quan return -EPERM; 372d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 373d2ae842dSAlex Deucher return -EPERM; 374e098bc96SEvan Quan 375e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 376e098bc96SEvan Quan if (ret < 0) { 377e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 378e098bc96SEvan Quan return ret; 379e098bc96SEvan Quan } 380e098bc96SEvan Quan 38179c65f3fSEvan Quan if (amdgpu_dpm_get_pp_num_states(adev, &data)) 382e098bc96SEvan Quan memset(&data, 0, sizeof(data)); 383e098bc96SEvan Quan 384e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 385e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 386e098bc96SEvan Quan 38709b6744cSDarren Powell buf_len = sysfs_emit(buf, "states: %d\n", data.nums); 388e098bc96SEvan Quan for (i = 0; i < data.nums; i++) 38909b6744cSDarren Powell buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i, 390e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" : 391e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" : 392e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" : 393e098bc96SEvan Quan (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default"); 394e098bc96SEvan Quan 395e098bc96SEvan Quan return buf_len; 396e098bc96SEvan Quan } 397e098bc96SEvan Quan 398e098bc96SEvan Quan static ssize_t amdgpu_get_pp_cur_state(struct device *dev, 399e098bc96SEvan Quan struct device_attribute *attr, 400e098bc96SEvan Quan char *buf) 401e098bc96SEvan Quan { 402e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 4031348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 4042b24c199STom Rix struct pp_states_info data = {0}; 405e098bc96SEvan Quan enum amd_pm_state_type pm = 0; 406e098bc96SEvan Quan int i = 0, ret = 0; 407e098bc96SEvan Quan 40853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 409e098bc96SEvan Quan return -EPERM; 410d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 411d2ae842dSAlex Deucher return -EPERM; 412e098bc96SEvan Quan 413e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 414e098bc96SEvan Quan if (ret < 0) { 415e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 416e098bc96SEvan Quan return ret; 417e098bc96SEvan Quan } 418e098bc96SEvan Quan 41979c65f3fSEvan Quan amdgpu_dpm_get_current_power_state(adev, &pm); 42079c65f3fSEvan Quan 42179c65f3fSEvan Quan ret = amdgpu_dpm_get_pp_num_states(adev, &data); 422e098bc96SEvan Quan 423e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 424e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 425e098bc96SEvan Quan 42679c65f3fSEvan Quan if (ret) 42779c65f3fSEvan Quan return ret; 42879c65f3fSEvan Quan 429e098bc96SEvan Quan for (i = 0; i < data.nums; i++) { 430e098bc96SEvan Quan if (pm == data.states[i]) 431e098bc96SEvan Quan break; 432e098bc96SEvan Quan } 433e098bc96SEvan Quan 434e098bc96SEvan Quan if (i == data.nums) 435e098bc96SEvan Quan i = -EINVAL; 436e098bc96SEvan Quan 437a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", i); 438e098bc96SEvan Quan } 439e098bc96SEvan Quan 440e098bc96SEvan Quan static ssize_t amdgpu_get_pp_force_state(struct device *dev, 441e098bc96SEvan Quan struct device_attribute *attr, 442e098bc96SEvan Quan char *buf) 443e098bc96SEvan Quan { 444e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 4451348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 446e098bc96SEvan Quan 44753b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 448e098bc96SEvan Quan return -EPERM; 449d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 450d2ae842dSAlex Deucher return -EPERM; 451e098bc96SEvan Quan 452d698a2c4SEvan Quan if (adev->pm.pp_force_state_enabled) 453e098bc96SEvan Quan return amdgpu_get_pp_cur_state(dev, attr, buf); 454e098bc96SEvan Quan else 455a9ca9bb3STian Tao return sysfs_emit(buf, "\n"); 456e098bc96SEvan Quan } 457e098bc96SEvan Quan 458e098bc96SEvan Quan static ssize_t amdgpu_set_pp_force_state(struct device *dev, 459e098bc96SEvan Quan struct device_attribute *attr, 460e098bc96SEvan Quan const char *buf, 461e098bc96SEvan Quan size_t count) 462e098bc96SEvan Quan { 463e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 4641348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 465e098bc96SEvan Quan enum amd_pm_state_type state = 0; 46679c65f3fSEvan Quan struct pp_states_info data; 467e098bc96SEvan Quan unsigned long idx; 468e098bc96SEvan Quan int ret; 469e098bc96SEvan Quan 47053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 471e098bc96SEvan Quan return -EPERM; 472d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 473d2ae842dSAlex Deucher return -EPERM; 474e098bc96SEvan Quan 475d698a2c4SEvan Quan adev->pm.pp_force_state_enabled = false; 47679c65f3fSEvan Quan 477e098bc96SEvan Quan if (strlen(buf) == 1) 47879c65f3fSEvan Quan return count; 479e098bc96SEvan Quan 480e098bc96SEvan Quan ret = kstrtoul(buf, 0, &idx); 481e098bc96SEvan Quan if (ret || idx >= ARRAY_SIZE(data.states)) 482e098bc96SEvan Quan return -EINVAL; 483e098bc96SEvan Quan 484e098bc96SEvan Quan idx = array_index_nospec(idx, ARRAY_SIZE(data.states)); 485e098bc96SEvan Quan 486e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 487e098bc96SEvan Quan if (ret < 0) { 488e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 489e098bc96SEvan Quan return ret; 490e098bc96SEvan Quan } 491e098bc96SEvan Quan 49279c65f3fSEvan Quan ret = amdgpu_dpm_get_pp_num_states(adev, &data); 49379c65f3fSEvan Quan if (ret) 49479c65f3fSEvan Quan goto err_out; 49579c65f3fSEvan Quan 49679c65f3fSEvan Quan state = data.states[idx]; 49779c65f3fSEvan Quan 498e098bc96SEvan Quan /* only set user selected power states */ 499e098bc96SEvan Quan if (state != POWER_STATE_TYPE_INTERNAL_BOOT && 500e098bc96SEvan Quan state != POWER_STATE_TYPE_DEFAULT) { 50179c65f3fSEvan Quan ret = amdgpu_dpm_dispatch_task(adev, 502e098bc96SEvan Quan AMD_PP_TASK_ENABLE_USER_STATE, &state); 50379c65f3fSEvan Quan if (ret) 50479c65f3fSEvan Quan goto err_out; 50579c65f3fSEvan Quan 506d698a2c4SEvan Quan adev->pm.pp_force_state_enabled = true; 507e098bc96SEvan Quan } 50879c65f3fSEvan Quan 509e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 510e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 511e098bc96SEvan Quan 512e098bc96SEvan Quan return count; 51379c65f3fSEvan Quan 51479c65f3fSEvan Quan err_out: 51579c65f3fSEvan Quan pm_runtime_mark_last_busy(ddev->dev); 51679c65f3fSEvan Quan pm_runtime_put_autosuspend(ddev->dev); 51779c65f3fSEvan Quan return ret; 518e098bc96SEvan Quan } 519e098bc96SEvan Quan 520e098bc96SEvan Quan /** 521e098bc96SEvan Quan * DOC: pp_table 522e098bc96SEvan Quan * 523e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for uploading new powerplay 524e098bc96SEvan Quan * tables. The file pp_table is used for this. Reading the file 525e098bc96SEvan Quan * will dump the current power play table. Writing to the file 526e098bc96SEvan Quan * will attempt to upload a new powerplay table and re-initialize 527e098bc96SEvan Quan * powerplay using that new table. 528e098bc96SEvan Quan * 529e098bc96SEvan Quan */ 530e098bc96SEvan Quan 531e098bc96SEvan Quan static ssize_t amdgpu_get_pp_table(struct device *dev, 532e098bc96SEvan Quan struct device_attribute *attr, 533e098bc96SEvan Quan char *buf) 534e098bc96SEvan Quan { 535e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 5361348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 537e098bc96SEvan Quan char *table = NULL; 538e098bc96SEvan Quan int size, ret; 539e098bc96SEvan Quan 54053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 541e098bc96SEvan Quan return -EPERM; 542d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 543d2ae842dSAlex Deucher return -EPERM; 544e098bc96SEvan Quan 545e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 546e098bc96SEvan Quan if (ret < 0) { 547e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 548e098bc96SEvan Quan return ret; 549e098bc96SEvan Quan } 550e098bc96SEvan Quan 551e098bc96SEvan Quan size = amdgpu_dpm_get_pp_table(adev, &table); 55279c65f3fSEvan Quan 553e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 554e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 55579c65f3fSEvan Quan 55679c65f3fSEvan Quan if (size <= 0) 557e098bc96SEvan Quan return size; 558e098bc96SEvan Quan 559e098bc96SEvan Quan if (size >= PAGE_SIZE) 560e098bc96SEvan Quan size = PAGE_SIZE - 1; 561e098bc96SEvan Quan 562e098bc96SEvan Quan memcpy(buf, table, size); 563e098bc96SEvan Quan 564e098bc96SEvan Quan return size; 565e098bc96SEvan Quan } 566e098bc96SEvan Quan 567e098bc96SEvan Quan static ssize_t amdgpu_set_pp_table(struct device *dev, 568e098bc96SEvan Quan struct device_attribute *attr, 569e098bc96SEvan Quan const char *buf, 570e098bc96SEvan Quan size_t count) 571e098bc96SEvan Quan { 572e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 5731348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 574e098bc96SEvan Quan int ret = 0; 575e098bc96SEvan Quan 57653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 577e098bc96SEvan Quan return -EPERM; 578d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 579d2ae842dSAlex Deucher return -EPERM; 580e098bc96SEvan Quan 581e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 582e098bc96SEvan Quan if (ret < 0) { 583e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 584e098bc96SEvan Quan return ret; 585e098bc96SEvan Quan } 586e098bc96SEvan Quan 5878f4828d0SDarren Powell ret = amdgpu_dpm_set_pp_table(adev, buf, count); 588e098bc96SEvan Quan 589e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 590e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 591e098bc96SEvan Quan 59279c65f3fSEvan Quan if (ret) 59379c65f3fSEvan Quan return ret; 59479c65f3fSEvan Quan 595e098bc96SEvan Quan return count; 596e098bc96SEvan Quan } 597e098bc96SEvan Quan 598e098bc96SEvan Quan /** 599e098bc96SEvan Quan * DOC: pp_od_clk_voltage 600e098bc96SEvan Quan * 601e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages 602e098bc96SEvan Quan * in each power level within a power state. The pp_od_clk_voltage is used for 603e098bc96SEvan Quan * this. 604e098bc96SEvan Quan * 605e098bc96SEvan Quan * Note that the actual memory controller clock rate are exposed, not 606e098bc96SEvan Quan * the effective memory clock of the DRAMs. To translate it, use the 607e098bc96SEvan Quan * following formula: 608e098bc96SEvan Quan * 609e098bc96SEvan Quan * Clock conversion (Mhz): 610e098bc96SEvan Quan * 611e098bc96SEvan Quan * HBM: effective_memory_clock = memory_controller_clock * 1 612e098bc96SEvan Quan * 613e098bc96SEvan Quan * G5: effective_memory_clock = memory_controller_clock * 1 614e098bc96SEvan Quan * 615e098bc96SEvan Quan * G6: effective_memory_clock = memory_controller_clock * 2 616e098bc96SEvan Quan * 617e098bc96SEvan Quan * DRAM data rate (MT/s): 618e098bc96SEvan Quan * 619e098bc96SEvan Quan * HBM: effective_memory_clock * 2 = data_rate 620e098bc96SEvan Quan * 621e098bc96SEvan Quan * G5: effective_memory_clock * 4 = data_rate 622e098bc96SEvan Quan * 623e098bc96SEvan Quan * G6: effective_memory_clock * 8 = data_rate 624e098bc96SEvan Quan * 625e098bc96SEvan Quan * Bandwidth (MB/s): 626e098bc96SEvan Quan * 627e098bc96SEvan Quan * data_rate * vram_bit_width / 8 = memory_bandwidth 628e098bc96SEvan Quan * 629e098bc96SEvan Quan * Some examples: 630e098bc96SEvan Quan * 631e098bc96SEvan Quan * G5 on RX460: 632e098bc96SEvan Quan * 633e098bc96SEvan Quan * memory_controller_clock = 1750 Mhz 634e098bc96SEvan Quan * 635e098bc96SEvan Quan * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz 636e098bc96SEvan Quan * 637e098bc96SEvan Quan * data rate = 1750 * 4 = 7000 MT/s 638e098bc96SEvan Quan * 639e098bc96SEvan Quan * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s 640e098bc96SEvan Quan * 641e098bc96SEvan Quan * G6 on RX5700: 642e098bc96SEvan Quan * 643e098bc96SEvan Quan * memory_controller_clock = 875 Mhz 644e098bc96SEvan Quan * 645e098bc96SEvan Quan * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz 646e098bc96SEvan Quan * 647e098bc96SEvan Quan * data rate = 1750 * 8 = 14000 MT/s 648e098bc96SEvan Quan * 649e098bc96SEvan Quan * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s 650e098bc96SEvan Quan * 651e098bc96SEvan Quan * < For Vega10 and previous ASICs > 652e098bc96SEvan Quan * 653e098bc96SEvan Quan * Reading the file will display: 654e098bc96SEvan Quan * 655e098bc96SEvan Quan * - a list of engine clock levels and voltages labeled OD_SCLK 656e098bc96SEvan Quan * 657e098bc96SEvan Quan * - a list of memory clock levels and voltages labeled OD_MCLK 658e098bc96SEvan Quan * 659e098bc96SEvan Quan * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE 660e098bc96SEvan Quan * 661e098bc96SEvan Quan * To manually adjust these settings, first select manual using 662e098bc96SEvan Quan * power_dpm_force_performance_level. Enter a new value for each 663e098bc96SEvan Quan * level by writing a string that contains "s/m level clock voltage" to 664e098bc96SEvan Quan * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz 665e098bc96SEvan Quan * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at 666e098bc96SEvan Quan * 810 mV. When you have edited all of the states as needed, write 667e098bc96SEvan Quan * "c" (commit) to the file to commit your changes. If you want to reset to the 668e098bc96SEvan Quan * default power levels, write "r" (reset) to the file to reset them. 669e098bc96SEvan Quan * 670e098bc96SEvan Quan * 671e098bc96SEvan Quan * < For Vega20 and newer ASICs > 672e098bc96SEvan Quan * 673e098bc96SEvan Quan * Reading the file will display: 674e098bc96SEvan Quan * 675e098bc96SEvan Quan * - minimum and maximum engine clock labeled OD_SCLK 676e098bc96SEvan Quan * 67737a58f69SEvan Quan * - minimum(not available for Vega20 and Navi1x) and maximum memory 67837a58f69SEvan Quan * clock labeled OD_MCLK 679e098bc96SEvan Quan * 680e098bc96SEvan Quan * - three <frequency, voltage> points labeled OD_VDDC_CURVE. 681e098bc96SEvan Quan * They can be used to calibrate the sclk voltage curve. 682e098bc96SEvan Quan * 683a2b6df4fSEvan Quan * - voltage offset(in mV) applied on target voltage calculation. 684a2b6df4fSEvan Quan * This is available for Sienna Cichlid, Navy Flounder and Dimgrey 685a2b6df4fSEvan Quan * Cavefish. For these ASICs, the target voltage calculation can be 686a2b6df4fSEvan Quan * illustrated by "voltage = voltage calculated from v/f curve + 687a2b6df4fSEvan Quan * overdrive vddgfx offset" 688a2b6df4fSEvan Quan * 689e098bc96SEvan Quan * - a list of valid ranges for sclk, mclk, and voltage curve points 690e098bc96SEvan Quan * labeled OD_RANGE 691e098bc96SEvan Quan * 6920487bbb4SAlex Deucher * < For APUs > 6930487bbb4SAlex Deucher * 6940487bbb4SAlex Deucher * Reading the file will display: 6950487bbb4SAlex Deucher * 6960487bbb4SAlex Deucher * - minimum and maximum engine clock labeled OD_SCLK 6970487bbb4SAlex Deucher * 6980487bbb4SAlex Deucher * - a list of valid ranges for sclk labeled OD_RANGE 6990487bbb4SAlex Deucher * 7003dc8077fSAlex Deucher * < For VanGogh > 7013dc8077fSAlex Deucher * 7023dc8077fSAlex Deucher * Reading the file will display: 7033dc8077fSAlex Deucher * 7043dc8077fSAlex Deucher * - minimum and maximum engine clock labeled OD_SCLK 7053dc8077fSAlex Deucher * - minimum and maximum core clocks labeled OD_CCLK 7063dc8077fSAlex Deucher * 7073dc8077fSAlex Deucher * - a list of valid ranges for sclk and cclk labeled OD_RANGE 7083dc8077fSAlex Deucher * 709e098bc96SEvan Quan * To manually adjust these settings: 710e098bc96SEvan Quan * 711e098bc96SEvan Quan * - First select manual using power_dpm_force_performance_level 712e098bc96SEvan Quan * 713e098bc96SEvan Quan * - For clock frequency setting, enter a new value by writing a 714e098bc96SEvan Quan * string that contains "s/m index clock" to the file. The index 715e098bc96SEvan Quan * should be 0 if to set minimum clock. And 1 if to set maximum 716e098bc96SEvan Quan * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz. 7173dc8077fSAlex Deucher * "m 1 800" will update maximum mclk to be 800Mhz. For core 7183dc8077fSAlex Deucher * clocks on VanGogh, the string contains "p core index clock". 7193dc8077fSAlex Deucher * E.g., "p 2 0 800" would set the minimum core clock on core 7203dc8077fSAlex Deucher * 2 to 800Mhz. 721e098bc96SEvan Quan * 722e098bc96SEvan Quan * For sclk voltage curve, enter the new values by writing a 723e098bc96SEvan Quan * string that contains "vc point clock voltage" to the file. The 724e098bc96SEvan Quan * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will 725e098bc96SEvan Quan * update point1 with clock set as 300Mhz and voltage as 726e098bc96SEvan Quan * 600mV. "vc 2 1000 1000" will update point3 with clock set 727e098bc96SEvan Quan * as 1000Mhz and voltage 1000mV. 728e098bc96SEvan Quan * 729a2b6df4fSEvan Quan * To update the voltage offset applied for gfxclk/voltage calculation, 730a2b6df4fSEvan Quan * enter the new value by writing a string that contains "vo offset". 731a2b6df4fSEvan Quan * This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish. 732a2b6df4fSEvan Quan * And the offset can be a positive or negative value. 733a2b6df4fSEvan Quan * 734e098bc96SEvan Quan * - When you have edited all of the states as needed, write "c" (commit) 735e098bc96SEvan Quan * to the file to commit your changes 736e098bc96SEvan Quan * 737e098bc96SEvan Quan * - If you want to reset to the default power levels, write "r" (reset) 738e098bc96SEvan Quan * to the file to reset them 739e098bc96SEvan Quan * 740e098bc96SEvan Quan */ 741e098bc96SEvan Quan 742e098bc96SEvan Quan static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev, 743e098bc96SEvan Quan struct device_attribute *attr, 744e098bc96SEvan Quan const char *buf, 745e098bc96SEvan Quan size_t count) 746e098bc96SEvan Quan { 747e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 7481348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 749e098bc96SEvan Quan int ret; 750e098bc96SEvan Quan uint32_t parameter_size = 0; 751e098bc96SEvan Quan long parameter[64]; 752e098bc96SEvan Quan char buf_cpy[128]; 753e098bc96SEvan Quan char *tmp_str; 754e098bc96SEvan Quan char *sub_str; 755e098bc96SEvan Quan const char delimiter[3] = {' ', '\n', '\0'}; 756e098bc96SEvan Quan uint32_t type; 757e098bc96SEvan Quan 75853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 759e098bc96SEvan Quan return -EPERM; 760d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 761d2ae842dSAlex Deucher return -EPERM; 762e098bc96SEvan Quan 763e098bc96SEvan Quan if (count > 127) 764e098bc96SEvan Quan return -EINVAL; 765e098bc96SEvan Quan 766e098bc96SEvan Quan if (*buf == 's') 767e098bc96SEvan Quan type = PP_OD_EDIT_SCLK_VDDC_TABLE; 7680d90d0ddSHuang Rui else if (*buf == 'p') 7690d90d0ddSHuang Rui type = PP_OD_EDIT_CCLK_VDDC_TABLE; 770e098bc96SEvan Quan else if (*buf == 'm') 771e098bc96SEvan Quan type = PP_OD_EDIT_MCLK_VDDC_TABLE; 772e098bc96SEvan Quan else if(*buf == 'r') 773e098bc96SEvan Quan type = PP_OD_RESTORE_DEFAULT_TABLE; 774e098bc96SEvan Quan else if (*buf == 'c') 775e098bc96SEvan Quan type = PP_OD_COMMIT_DPM_TABLE; 776e098bc96SEvan Quan else if (!strncmp(buf, "vc", 2)) 777e098bc96SEvan Quan type = PP_OD_EDIT_VDDC_CURVE; 778a2b6df4fSEvan Quan else if (!strncmp(buf, "vo", 2)) 779a2b6df4fSEvan Quan type = PP_OD_EDIT_VDDGFX_OFFSET; 780e098bc96SEvan Quan else 781e098bc96SEvan Quan return -EINVAL; 782e098bc96SEvan Quan 783e098bc96SEvan Quan memcpy(buf_cpy, buf, count+1); 784e098bc96SEvan Quan 785e098bc96SEvan Quan tmp_str = buf_cpy; 786e098bc96SEvan Quan 787a2b6df4fSEvan Quan if ((type == PP_OD_EDIT_VDDC_CURVE) || 788a2b6df4fSEvan Quan (type == PP_OD_EDIT_VDDGFX_OFFSET)) 789e098bc96SEvan Quan tmp_str++; 790e098bc96SEvan Quan while (isspace(*++tmp_str)); 791e098bc96SEvan Quan 792ce7c1d04SEvan Quan while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 793aec1d870SMatt Coffin if (strlen(sub_str) == 0) 794aec1d870SMatt Coffin continue; 795e098bc96SEvan Quan ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 796e098bc96SEvan Quan if (ret) 797e098bc96SEvan Quan return -EINVAL; 798e098bc96SEvan Quan parameter_size++; 799e098bc96SEvan Quan 800e098bc96SEvan Quan while (isspace(*tmp_str)) 801e098bc96SEvan Quan tmp_str++; 802e098bc96SEvan Quan } 803e098bc96SEvan Quan 804e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 805e098bc96SEvan Quan if (ret < 0) { 806e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 807e098bc96SEvan Quan return ret; 808e098bc96SEvan Quan } 809e098bc96SEvan Quan 81079c65f3fSEvan Quan if (amdgpu_dpm_set_fine_grain_clk_vol(adev, 81179c65f3fSEvan Quan type, 81212a6727dSXiaojian Du parameter, 81379c65f3fSEvan Quan parameter_size)) 81479c65f3fSEvan Quan goto err_out; 81512a6727dSXiaojian Du 81679c65f3fSEvan Quan if (amdgpu_dpm_odn_edit_dpm_table(adev, type, 81779c65f3fSEvan Quan parameter, parameter_size)) 81879c65f3fSEvan Quan goto err_out; 819e098bc96SEvan Quan 820e098bc96SEvan Quan if (type == PP_OD_COMMIT_DPM_TABLE) { 82179c65f3fSEvan Quan if (amdgpu_dpm_dispatch_task(adev, 822e098bc96SEvan Quan AMD_PP_TASK_READJUST_POWER_STATE, 82379c65f3fSEvan Quan NULL)) 82479c65f3fSEvan Quan goto err_out; 82579c65f3fSEvan Quan } 82679c65f3fSEvan Quan 827e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 828e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 82979c65f3fSEvan Quan 830e098bc96SEvan Quan return count; 83179c65f3fSEvan Quan 83279c65f3fSEvan Quan err_out: 833e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 834e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 835e098bc96SEvan Quan return -EINVAL; 836e098bc96SEvan Quan } 837e098bc96SEvan Quan 838e098bc96SEvan Quan static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev, 839e098bc96SEvan Quan struct device_attribute *attr, 840e098bc96SEvan Quan char *buf) 841e098bc96SEvan Quan { 842e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 8431348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 844c8cb19c7SDarren Powell int size = 0; 845e098bc96SEvan Quan int ret; 846c8cb19c7SDarren Powell enum pp_clock_type od_clocks[6] = { 847c8cb19c7SDarren Powell OD_SCLK, 848c8cb19c7SDarren Powell OD_MCLK, 849c8cb19c7SDarren Powell OD_VDDC_CURVE, 850c8cb19c7SDarren Powell OD_RANGE, 851c8cb19c7SDarren Powell OD_VDDGFX_OFFSET, 852c8cb19c7SDarren Powell OD_CCLK, 853c8cb19c7SDarren Powell }; 854c8cb19c7SDarren Powell uint clk_index; 855e098bc96SEvan Quan 85653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 857e098bc96SEvan Quan return -EPERM; 858d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 859d2ae842dSAlex Deucher return -EPERM; 860e098bc96SEvan Quan 861e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 862e098bc96SEvan Quan if (ret < 0) { 863e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 864e098bc96SEvan Quan return ret; 865e098bc96SEvan Quan } 866e098bc96SEvan Quan 867c8cb19c7SDarren Powell for (clk_index = 0 ; clk_index < 6 ; clk_index++) { 868c8cb19c7SDarren Powell ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size); 869c8cb19c7SDarren Powell if (ret) 870c8cb19c7SDarren Powell break; 871c8cb19c7SDarren Powell } 872c8cb19c7SDarren Powell if (ret == -ENOENT) { 873e098bc96SEvan Quan size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf); 87479c65f3fSEvan Quan if (size > 0) { 875e098bc96SEvan Quan size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size); 876e098bc96SEvan Quan size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size); 8778f4828d0SDarren Powell size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size); 878e098bc96SEvan Quan size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size); 8798f4828d0SDarren Powell size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size); 880e098bc96SEvan Quan } 881c8cb19c7SDarren Powell } 882c8cb19c7SDarren Powell 883c8cb19c7SDarren Powell if (size == 0) 884c8cb19c7SDarren Powell size = sysfs_emit(buf, "\n"); 885c8cb19c7SDarren Powell 886e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 887e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 888e098bc96SEvan Quan 889e098bc96SEvan Quan return size; 890e098bc96SEvan Quan } 891e098bc96SEvan Quan 892e098bc96SEvan Quan /** 893e098bc96SEvan Quan * DOC: pp_features 894e098bc96SEvan Quan * 895e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting what powerplay 896e098bc96SEvan Quan * features to be enabled. The file pp_features is used for this. And 897e098bc96SEvan Quan * this is only available for Vega10 and later dGPUs. 898e098bc96SEvan Quan * 899e098bc96SEvan Quan * Reading back the file will show you the followings: 900e098bc96SEvan Quan * - Current ppfeature masks 901e098bc96SEvan Quan * - List of the all supported powerplay features with their naming, 902e098bc96SEvan Quan * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled"). 903e098bc96SEvan Quan * 904e098bc96SEvan Quan * To manually enable or disable a specific feature, just set or clear 905e098bc96SEvan Quan * the corresponding bit from original ppfeature masks and input the 906e098bc96SEvan Quan * new ppfeature masks. 907e098bc96SEvan Quan */ 908e098bc96SEvan Quan static ssize_t amdgpu_set_pp_features(struct device *dev, 909e098bc96SEvan Quan struct device_attribute *attr, 910e098bc96SEvan Quan const char *buf, 911e098bc96SEvan Quan size_t count) 912e098bc96SEvan Quan { 913e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 9141348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 915e098bc96SEvan Quan uint64_t featuremask; 916e098bc96SEvan Quan int ret; 917e098bc96SEvan Quan 91853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 919e098bc96SEvan Quan return -EPERM; 920d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 921d2ae842dSAlex Deucher return -EPERM; 922e098bc96SEvan Quan 923e098bc96SEvan Quan ret = kstrtou64(buf, 0, &featuremask); 924e098bc96SEvan Quan if (ret) 925e098bc96SEvan Quan return -EINVAL; 926e098bc96SEvan Quan 927e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 928e098bc96SEvan Quan if (ret < 0) { 929e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 930e098bc96SEvan Quan return ret; 931e098bc96SEvan Quan } 932e098bc96SEvan Quan 933e098bc96SEvan Quan ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask); 93479c65f3fSEvan Quan 935e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 936e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 93779c65f3fSEvan Quan 93879c65f3fSEvan Quan if (ret) 939e098bc96SEvan Quan return -EINVAL; 940e098bc96SEvan Quan 941e098bc96SEvan Quan return count; 942e098bc96SEvan Quan } 943e098bc96SEvan Quan 944e098bc96SEvan Quan static ssize_t amdgpu_get_pp_features(struct device *dev, 945e098bc96SEvan Quan struct device_attribute *attr, 946e098bc96SEvan Quan char *buf) 947e098bc96SEvan Quan { 948e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 9491348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 950e098bc96SEvan Quan ssize_t size; 951e098bc96SEvan Quan int ret; 952e098bc96SEvan Quan 95353b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 954e098bc96SEvan Quan return -EPERM; 955d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 956d2ae842dSAlex Deucher return -EPERM; 957e098bc96SEvan Quan 958e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 959e098bc96SEvan Quan if (ret < 0) { 960e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 961e098bc96SEvan Quan return ret; 962e098bc96SEvan Quan } 963e098bc96SEvan Quan 964e098bc96SEvan Quan size = amdgpu_dpm_get_ppfeature_status(adev, buf); 96579c65f3fSEvan Quan if (size <= 0) 96609b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 967e098bc96SEvan Quan 968e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 969e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 970e098bc96SEvan Quan 971e098bc96SEvan Quan return size; 972e098bc96SEvan Quan } 973e098bc96SEvan Quan 974e098bc96SEvan Quan /** 975e098bc96SEvan Quan * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie 976e098bc96SEvan Quan * 977e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting what power levels 978e098bc96SEvan Quan * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk, 979e098bc96SEvan Quan * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for 980e098bc96SEvan Quan * this. 981e098bc96SEvan Quan * 982e098bc96SEvan Quan * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for 983e098bc96SEvan Quan * Vega10 and later ASICs. 984e098bc96SEvan Quan * pp_dpm_fclk interface is only available for Vega20 and later ASICs. 985e098bc96SEvan Quan * 986e098bc96SEvan Quan * Reading back the files will show you the available power levels within 987e098bc96SEvan Quan * the power state and the clock information for those levels. 988e098bc96SEvan Quan * 989e098bc96SEvan Quan * To manually adjust these states, first select manual using 990e098bc96SEvan Quan * power_dpm_force_performance_level. 991e098bc96SEvan Quan * Secondly, enter a new value for each level by inputing a string that 992e098bc96SEvan Quan * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie" 993e098bc96SEvan Quan * E.g., 994e098bc96SEvan Quan * 995e098bc96SEvan Quan * .. code-block:: bash 996e098bc96SEvan Quan * 997e098bc96SEvan Quan * echo "4 5 6" > pp_dpm_sclk 998e098bc96SEvan Quan * 999e098bc96SEvan Quan * will enable sclk levels 4, 5, and 6. 1000e098bc96SEvan Quan * 1001e098bc96SEvan Quan * NOTE: change to the dcefclk max dpm level is not supported now 1002e098bc96SEvan Quan */ 1003e098bc96SEvan Quan 10042ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev, 10052ea092e5SDarren Powell enum pp_clock_type type, 1006e098bc96SEvan Quan char *buf) 1007e098bc96SEvan Quan { 1008e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 10091348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1010c8cb19c7SDarren Powell int size = 0; 1011c8cb19c7SDarren Powell int ret = 0; 1012e098bc96SEvan Quan 101353b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1014e098bc96SEvan Quan return -EPERM; 1015d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1016d2ae842dSAlex Deucher return -EPERM; 1017e098bc96SEvan Quan 1018e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1019e098bc96SEvan Quan if (ret < 0) { 1020e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1021e098bc96SEvan Quan return ret; 1022e098bc96SEvan Quan } 1023e098bc96SEvan Quan 1024c8cb19c7SDarren Powell ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size); 1025c8cb19c7SDarren Powell if (ret == -ENOENT) 10262ea092e5SDarren Powell size = amdgpu_dpm_print_clock_levels(adev, type, buf); 1027c8cb19c7SDarren Powell 1028c8cb19c7SDarren Powell if (size == 0) 102909b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 1030e098bc96SEvan Quan 1031e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1032e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1033e098bc96SEvan Quan 1034e098bc96SEvan Quan return size; 1035e098bc96SEvan Quan } 1036e098bc96SEvan Quan 1037e098bc96SEvan Quan /* 1038e098bc96SEvan Quan * Worst case: 32 bits individually specified, in octal at 12 characters 1039e098bc96SEvan Quan * per line (+1 for \n). 1040e098bc96SEvan Quan */ 1041e098bc96SEvan Quan #define AMDGPU_MASK_BUF_MAX (32 * 13) 1042e098bc96SEvan Quan 1043e098bc96SEvan Quan static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask) 1044e098bc96SEvan Quan { 1045e098bc96SEvan Quan int ret; 1046c915ef89SDan Carpenter unsigned long level; 1047e098bc96SEvan Quan char *sub_str = NULL; 1048e098bc96SEvan Quan char *tmp; 1049e098bc96SEvan Quan char buf_cpy[AMDGPU_MASK_BUF_MAX + 1]; 1050e098bc96SEvan Quan const char delimiter[3] = {' ', '\n', '\0'}; 1051e098bc96SEvan Quan size_t bytes; 1052e098bc96SEvan Quan 1053e098bc96SEvan Quan *mask = 0; 1054e098bc96SEvan Quan 1055e098bc96SEvan Quan bytes = min(count, sizeof(buf_cpy) - 1); 1056e098bc96SEvan Quan memcpy(buf_cpy, buf, bytes); 1057e098bc96SEvan Quan buf_cpy[bytes] = '\0'; 1058e098bc96SEvan Quan tmp = buf_cpy; 1059ce7c1d04SEvan Quan while ((sub_str = strsep(&tmp, delimiter)) != NULL) { 1060e098bc96SEvan Quan if (strlen(sub_str)) { 1061c915ef89SDan Carpenter ret = kstrtoul(sub_str, 0, &level); 1062c915ef89SDan Carpenter if (ret || level > 31) 1063e098bc96SEvan Quan return -EINVAL; 1064e098bc96SEvan Quan *mask |= 1 << level; 1065e098bc96SEvan Quan } else 1066e098bc96SEvan Quan break; 1067e098bc96SEvan Quan } 1068e098bc96SEvan Quan 1069e098bc96SEvan Quan return 0; 1070e098bc96SEvan Quan } 1071e098bc96SEvan Quan 10722ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev, 10732ea092e5SDarren Powell enum pp_clock_type type, 1074e098bc96SEvan Quan const char *buf, 1075e098bc96SEvan Quan size_t count) 1076e098bc96SEvan Quan { 1077e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 10781348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1079e098bc96SEvan Quan int ret; 1080e098bc96SEvan Quan uint32_t mask = 0; 1081e098bc96SEvan Quan 108253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1083e098bc96SEvan Quan return -EPERM; 1084d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1085d2ae842dSAlex Deucher return -EPERM; 1086e098bc96SEvan Quan 1087e098bc96SEvan Quan ret = amdgpu_read_mask(buf, count, &mask); 1088e098bc96SEvan Quan if (ret) 1089e098bc96SEvan Quan return ret; 1090e098bc96SEvan Quan 1091e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1092e098bc96SEvan Quan if (ret < 0) { 1093e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1094e098bc96SEvan Quan return ret; 1095e098bc96SEvan Quan } 1096e098bc96SEvan Quan 10972ea092e5SDarren Powell ret = amdgpu_dpm_force_clock_level(adev, type, mask); 1098e098bc96SEvan Quan 1099e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1100e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1101e098bc96SEvan Quan 1102e098bc96SEvan Quan if (ret) 1103e098bc96SEvan Quan return -EINVAL; 1104e098bc96SEvan Quan 1105e098bc96SEvan Quan return count; 1106e098bc96SEvan Quan } 1107e098bc96SEvan Quan 11082ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev, 11092ea092e5SDarren Powell struct device_attribute *attr, 11102ea092e5SDarren Powell char *buf) 11112ea092e5SDarren Powell { 11122ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf); 11132ea092e5SDarren Powell } 11142ea092e5SDarren Powell 11152ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev, 11162ea092e5SDarren Powell struct device_attribute *attr, 11172ea092e5SDarren Powell const char *buf, 11182ea092e5SDarren Powell size_t count) 11192ea092e5SDarren Powell { 11202ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count); 11212ea092e5SDarren Powell } 11222ea092e5SDarren Powell 1123e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev, 1124e098bc96SEvan Quan struct device_attribute *attr, 1125e098bc96SEvan Quan char *buf) 1126e098bc96SEvan Quan { 11272ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf); 1128e098bc96SEvan Quan } 1129e098bc96SEvan Quan 1130e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev, 1131e098bc96SEvan Quan struct device_attribute *attr, 1132e098bc96SEvan Quan const char *buf, 1133e098bc96SEvan Quan size_t count) 1134e098bc96SEvan Quan { 11352ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count); 1136e098bc96SEvan Quan } 1137e098bc96SEvan Quan 1138e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev, 1139e098bc96SEvan Quan struct device_attribute *attr, 1140e098bc96SEvan Quan char *buf) 1141e098bc96SEvan Quan { 11422ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf); 1143e098bc96SEvan Quan } 1144e098bc96SEvan Quan 1145e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev, 1146e098bc96SEvan Quan struct device_attribute *attr, 1147e098bc96SEvan Quan const char *buf, 1148e098bc96SEvan Quan size_t count) 1149e098bc96SEvan Quan { 11502ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count); 1151e098bc96SEvan Quan } 1152e098bc96SEvan Quan 1153e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev, 1154e098bc96SEvan Quan struct device_attribute *attr, 1155e098bc96SEvan Quan char *buf) 1156e098bc96SEvan Quan { 11572ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf); 1158e098bc96SEvan Quan } 1159e098bc96SEvan Quan 1160e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev, 1161e098bc96SEvan Quan struct device_attribute *attr, 1162e098bc96SEvan Quan const char *buf, 1163e098bc96SEvan Quan size_t count) 1164e098bc96SEvan Quan { 11652ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count); 1166e098bc96SEvan Quan } 1167e098bc96SEvan Quan 11689577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev, 11699577b0ecSXiaojian Du struct device_attribute *attr, 11709577b0ecSXiaojian Du char *buf) 11719577b0ecSXiaojian Du { 11722ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf); 11739577b0ecSXiaojian Du } 11749577b0ecSXiaojian Du 11759577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev, 11769577b0ecSXiaojian Du struct device_attribute *attr, 11779577b0ecSXiaojian Du const char *buf, 11789577b0ecSXiaojian Du size_t count) 11799577b0ecSXiaojian Du { 11802ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count); 11819577b0ecSXiaojian Du } 11829577b0ecSXiaojian Du 11839577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev, 11849577b0ecSXiaojian Du struct device_attribute *attr, 11859577b0ecSXiaojian Du char *buf) 11869577b0ecSXiaojian Du { 11872ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf); 11889577b0ecSXiaojian Du } 11899577b0ecSXiaojian Du 11909577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev, 11919577b0ecSXiaojian Du struct device_attribute *attr, 11929577b0ecSXiaojian Du const char *buf, 11939577b0ecSXiaojian Du size_t count) 11949577b0ecSXiaojian Du { 11952ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count); 11969577b0ecSXiaojian Du } 11979577b0ecSXiaojian Du 1198e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev, 1199e098bc96SEvan Quan struct device_attribute *attr, 1200e098bc96SEvan Quan char *buf) 1201e098bc96SEvan Quan { 12022ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf); 1203e098bc96SEvan Quan } 1204e098bc96SEvan Quan 1205e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev, 1206e098bc96SEvan Quan struct device_attribute *attr, 1207e098bc96SEvan Quan const char *buf, 1208e098bc96SEvan Quan size_t count) 1209e098bc96SEvan Quan { 12102ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count); 1211e098bc96SEvan Quan } 1212e098bc96SEvan Quan 1213e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev, 1214e098bc96SEvan Quan struct device_attribute *attr, 1215e098bc96SEvan Quan char *buf) 1216e098bc96SEvan Quan { 12172ea092e5SDarren Powell return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf); 1218e098bc96SEvan Quan } 1219e098bc96SEvan Quan 1220e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev, 1221e098bc96SEvan Quan struct device_attribute *attr, 1222e098bc96SEvan Quan const char *buf, 1223e098bc96SEvan Quan size_t count) 1224e098bc96SEvan Quan { 12252ea092e5SDarren Powell return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count); 1226e098bc96SEvan Quan } 1227e098bc96SEvan Quan 1228e098bc96SEvan Quan static ssize_t amdgpu_get_pp_sclk_od(struct device *dev, 1229e098bc96SEvan Quan struct device_attribute *attr, 1230e098bc96SEvan Quan char *buf) 1231e098bc96SEvan Quan { 1232e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 12331348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1234e098bc96SEvan Quan uint32_t value = 0; 1235e098bc96SEvan Quan int ret; 1236e098bc96SEvan Quan 123753b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1238e098bc96SEvan Quan return -EPERM; 1239d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1240d2ae842dSAlex Deucher return -EPERM; 1241e098bc96SEvan Quan 1242e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1243e098bc96SEvan Quan if (ret < 0) { 1244e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1245e098bc96SEvan Quan return ret; 1246e098bc96SEvan Quan } 1247e098bc96SEvan Quan 1248e098bc96SEvan Quan value = amdgpu_dpm_get_sclk_od(adev); 1249e098bc96SEvan Quan 1250e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1251e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1252e098bc96SEvan Quan 1253a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1254e098bc96SEvan Quan } 1255e098bc96SEvan Quan 1256e098bc96SEvan Quan static ssize_t amdgpu_set_pp_sclk_od(struct device *dev, 1257e098bc96SEvan Quan struct device_attribute *attr, 1258e098bc96SEvan Quan const char *buf, 1259e098bc96SEvan Quan size_t count) 1260e098bc96SEvan Quan { 1261e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 12621348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1263e098bc96SEvan Quan int ret; 1264e098bc96SEvan Quan long int value; 1265e098bc96SEvan Quan 126653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1267e098bc96SEvan Quan return -EPERM; 1268d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1269d2ae842dSAlex Deucher return -EPERM; 1270e098bc96SEvan Quan 1271e098bc96SEvan Quan ret = kstrtol(buf, 0, &value); 1272e098bc96SEvan Quan 1273e098bc96SEvan Quan if (ret) 1274e098bc96SEvan Quan return -EINVAL; 1275e098bc96SEvan Quan 1276e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1277e098bc96SEvan Quan if (ret < 0) { 1278e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1279e098bc96SEvan Quan return ret; 1280e098bc96SEvan Quan } 1281e098bc96SEvan Quan 1282e098bc96SEvan Quan amdgpu_dpm_set_sclk_od(adev, (uint32_t)value); 1283e098bc96SEvan Quan 1284e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1285e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1286e098bc96SEvan Quan 1287e098bc96SEvan Quan return count; 1288e098bc96SEvan Quan } 1289e098bc96SEvan Quan 1290e098bc96SEvan Quan static ssize_t amdgpu_get_pp_mclk_od(struct device *dev, 1291e098bc96SEvan Quan struct device_attribute *attr, 1292e098bc96SEvan Quan char *buf) 1293e098bc96SEvan Quan { 1294e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 12951348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1296e098bc96SEvan Quan uint32_t value = 0; 1297e098bc96SEvan Quan int ret; 1298e098bc96SEvan Quan 129953b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1300e098bc96SEvan Quan return -EPERM; 1301d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1302d2ae842dSAlex Deucher return -EPERM; 1303e098bc96SEvan Quan 1304e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1305e098bc96SEvan Quan if (ret < 0) { 1306e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1307e098bc96SEvan Quan return ret; 1308e098bc96SEvan Quan } 1309e098bc96SEvan Quan 1310e098bc96SEvan Quan value = amdgpu_dpm_get_mclk_od(adev); 1311e098bc96SEvan Quan 1312e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1313e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1314e098bc96SEvan Quan 1315a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1316e098bc96SEvan Quan } 1317e098bc96SEvan Quan 1318e098bc96SEvan Quan static ssize_t amdgpu_set_pp_mclk_od(struct device *dev, 1319e098bc96SEvan Quan struct device_attribute *attr, 1320e098bc96SEvan Quan const char *buf, 1321e098bc96SEvan Quan size_t count) 1322e098bc96SEvan Quan { 1323e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 13241348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1325e098bc96SEvan Quan int ret; 1326e098bc96SEvan Quan long int value; 1327e098bc96SEvan Quan 132853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1329e098bc96SEvan Quan return -EPERM; 1330d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1331d2ae842dSAlex Deucher return -EPERM; 1332e098bc96SEvan Quan 1333e098bc96SEvan Quan ret = kstrtol(buf, 0, &value); 1334e098bc96SEvan Quan 1335e098bc96SEvan Quan if (ret) 1336e098bc96SEvan Quan return -EINVAL; 1337e098bc96SEvan Quan 1338e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1339e098bc96SEvan Quan if (ret < 0) { 1340e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1341e098bc96SEvan Quan return ret; 1342e098bc96SEvan Quan } 1343e098bc96SEvan Quan 1344e098bc96SEvan Quan amdgpu_dpm_set_mclk_od(adev, (uint32_t)value); 1345e098bc96SEvan Quan 1346e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1347e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1348e098bc96SEvan Quan 1349e098bc96SEvan Quan return count; 1350e098bc96SEvan Quan } 1351e098bc96SEvan Quan 1352e098bc96SEvan Quan /** 1353e098bc96SEvan Quan * DOC: pp_power_profile_mode 1354e098bc96SEvan Quan * 1355e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for adjusting the heuristics 1356e098bc96SEvan Quan * related to switching between power levels in a power state. The file 1357e098bc96SEvan Quan * pp_power_profile_mode is used for this. 1358e098bc96SEvan Quan * 1359e098bc96SEvan Quan * Reading this file outputs a list of all of the predefined power profiles 1360e098bc96SEvan Quan * and the relevant heuristics settings for that profile. 1361e098bc96SEvan Quan * 1362e098bc96SEvan Quan * To select a profile or create a custom profile, first select manual using 1363e098bc96SEvan Quan * power_dpm_force_performance_level. Writing the number of a predefined 1364e098bc96SEvan Quan * profile to pp_power_profile_mode will enable those heuristics. To 1365e098bc96SEvan Quan * create a custom set of heuristics, write a string of numbers to the file 1366e098bc96SEvan Quan * starting with the number of the custom profile along with a setting 1367e098bc96SEvan Quan * for each heuristic parameter. Due to differences across asic families 1368e098bc96SEvan Quan * the heuristic parameters vary from family to family. 1369e098bc96SEvan Quan * 1370e098bc96SEvan Quan */ 1371e098bc96SEvan Quan 1372e098bc96SEvan Quan static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev, 1373e098bc96SEvan Quan struct device_attribute *attr, 1374e098bc96SEvan Quan char *buf) 1375e098bc96SEvan Quan { 1376e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 13771348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1378e098bc96SEvan Quan ssize_t size; 1379e098bc96SEvan Quan int ret; 1380e098bc96SEvan Quan 138153b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1382e098bc96SEvan Quan return -EPERM; 1383d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1384d2ae842dSAlex Deucher return -EPERM; 1385e098bc96SEvan Quan 1386e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1387e098bc96SEvan Quan if (ret < 0) { 1388e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1389e098bc96SEvan Quan return ret; 1390e098bc96SEvan Quan } 1391e098bc96SEvan Quan 1392e098bc96SEvan Quan size = amdgpu_dpm_get_power_profile_mode(adev, buf); 139379c65f3fSEvan Quan if (size <= 0) 139409b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 1395e098bc96SEvan Quan 1396e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1397e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1398e098bc96SEvan Quan 1399e098bc96SEvan Quan return size; 1400e098bc96SEvan Quan } 1401e098bc96SEvan Quan 1402e098bc96SEvan Quan 1403e098bc96SEvan Quan static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev, 1404e098bc96SEvan Quan struct device_attribute *attr, 1405e098bc96SEvan Quan const char *buf, 1406e098bc96SEvan Quan size_t count) 1407e098bc96SEvan Quan { 1408e098bc96SEvan Quan int ret; 1409e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 14101348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1411e098bc96SEvan Quan uint32_t parameter_size = 0; 1412e098bc96SEvan Quan long parameter[64]; 1413e098bc96SEvan Quan char *sub_str, buf_cpy[128]; 1414e098bc96SEvan Quan char *tmp_str; 1415e098bc96SEvan Quan uint32_t i = 0; 1416e098bc96SEvan Quan char tmp[2]; 1417e098bc96SEvan Quan long int profile_mode = 0; 1418e098bc96SEvan Quan const char delimiter[3] = {' ', '\n', '\0'}; 1419e098bc96SEvan Quan 142053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1421e098bc96SEvan Quan return -EPERM; 1422d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1423d2ae842dSAlex Deucher return -EPERM; 1424e098bc96SEvan Quan 1425e098bc96SEvan Quan tmp[0] = *(buf); 1426e098bc96SEvan Quan tmp[1] = '\0'; 1427e098bc96SEvan Quan ret = kstrtol(tmp, 0, &profile_mode); 1428e098bc96SEvan Quan if (ret) 1429e098bc96SEvan Quan return -EINVAL; 1430e098bc96SEvan Quan 1431e098bc96SEvan Quan if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) { 1432e098bc96SEvan Quan if (count < 2 || count > 127) 1433e098bc96SEvan Quan return -EINVAL; 1434e098bc96SEvan Quan while (isspace(*++buf)) 1435e098bc96SEvan Quan i++; 1436e098bc96SEvan Quan memcpy(buf_cpy, buf, count-i); 1437e098bc96SEvan Quan tmp_str = buf_cpy; 1438ce7c1d04SEvan Quan while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) { 1439c2efbc3fSEvan Quan if (strlen(sub_str) == 0) 1440c2efbc3fSEvan Quan continue; 1441e098bc96SEvan Quan ret = kstrtol(sub_str, 0, ¶meter[parameter_size]); 1442e098bc96SEvan Quan if (ret) 1443e098bc96SEvan Quan return -EINVAL; 1444e098bc96SEvan Quan parameter_size++; 1445e098bc96SEvan Quan while (isspace(*tmp_str)) 1446e098bc96SEvan Quan tmp_str++; 1447e098bc96SEvan Quan } 1448e098bc96SEvan Quan } 1449e098bc96SEvan Quan parameter[parameter_size] = profile_mode; 1450e098bc96SEvan Quan 1451e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1452e098bc96SEvan Quan if (ret < 0) { 1453e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1454e098bc96SEvan Quan return ret; 1455e098bc96SEvan Quan } 1456e098bc96SEvan Quan 1457e098bc96SEvan Quan ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size); 1458e098bc96SEvan Quan 1459e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1460e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1461e098bc96SEvan Quan 1462e098bc96SEvan Quan if (!ret) 1463e098bc96SEvan Quan return count; 1464e098bc96SEvan Quan 1465e098bc96SEvan Quan return -EINVAL; 1466e098bc96SEvan Quan } 1467e098bc96SEvan Quan 1468e098bc96SEvan Quan /** 1469e098bc96SEvan Quan * DOC: gpu_busy_percent 1470e098bc96SEvan Quan * 1471e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for reading how busy the GPU 1472e098bc96SEvan Quan * is as a percentage. The file gpu_busy_percent is used for this. 1473e098bc96SEvan Quan * The SMU firmware computes a percentage of load based on the 1474e098bc96SEvan Quan * aggregate activity level in the IP cores. 1475e098bc96SEvan Quan */ 1476e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev, 1477e098bc96SEvan Quan struct device_attribute *attr, 1478e098bc96SEvan Quan char *buf) 1479e098bc96SEvan Quan { 1480e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 14811348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1482e098bc96SEvan Quan int r, value, size = sizeof(value); 1483e098bc96SEvan Quan 148453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1485e098bc96SEvan Quan return -EPERM; 1486d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1487d2ae842dSAlex Deucher return -EPERM; 1488e098bc96SEvan Quan 1489e098bc96SEvan Quan r = pm_runtime_get_sync(ddev->dev); 1490e098bc96SEvan Quan if (r < 0) { 1491e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1492e098bc96SEvan Quan return r; 1493e098bc96SEvan Quan } 1494e098bc96SEvan Quan 1495e098bc96SEvan Quan /* read the IP busy sensor */ 1496e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, 1497e098bc96SEvan Quan (void *)&value, &size); 1498e098bc96SEvan Quan 1499e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1500e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1501e098bc96SEvan Quan 1502e098bc96SEvan Quan if (r) 1503e098bc96SEvan Quan return r; 1504e098bc96SEvan Quan 1505a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1506e098bc96SEvan Quan } 1507e098bc96SEvan Quan 1508e098bc96SEvan Quan /** 1509e098bc96SEvan Quan * DOC: mem_busy_percent 1510e098bc96SEvan Quan * 1511e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for reading how busy the VRAM 1512e098bc96SEvan Quan * is as a percentage. The file mem_busy_percent is used for this. 1513e098bc96SEvan Quan * The SMU firmware computes a percentage of load based on the 1514e098bc96SEvan Quan * aggregate activity level in the IP cores. 1515e098bc96SEvan Quan */ 1516e098bc96SEvan Quan static ssize_t amdgpu_get_mem_busy_percent(struct device *dev, 1517e098bc96SEvan Quan struct device_attribute *attr, 1518e098bc96SEvan Quan char *buf) 1519e098bc96SEvan Quan { 1520e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 15211348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1522e098bc96SEvan Quan int r, value, size = sizeof(value); 1523e098bc96SEvan Quan 152453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1525e098bc96SEvan Quan return -EPERM; 1526d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1527d2ae842dSAlex Deucher return -EPERM; 1528e098bc96SEvan Quan 1529e098bc96SEvan Quan r = pm_runtime_get_sync(ddev->dev); 1530e098bc96SEvan Quan if (r < 0) { 1531e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1532e098bc96SEvan Quan return r; 1533e098bc96SEvan Quan } 1534e098bc96SEvan Quan 1535e098bc96SEvan Quan /* read the IP busy sensor */ 1536e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, 1537e098bc96SEvan Quan (void *)&value, &size); 1538e098bc96SEvan Quan 1539e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1540e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1541e098bc96SEvan Quan 1542e098bc96SEvan Quan if (r) 1543e098bc96SEvan Quan return r; 1544e098bc96SEvan Quan 1545a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", value); 1546e098bc96SEvan Quan } 1547e098bc96SEvan Quan 1548e098bc96SEvan Quan /** 1549e098bc96SEvan Quan * DOC: pcie_bw 1550e098bc96SEvan Quan * 1551e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for estimating how much data 1552e098bc96SEvan Quan * has been received and sent by the GPU in the last second through PCIe. 1553e098bc96SEvan Quan * The file pcie_bw is used for this. 1554e098bc96SEvan Quan * The Perf counters count the number of received and sent messages and return 1555e098bc96SEvan Quan * those values, as well as the maximum payload size of a PCIe packet (mps). 1556e098bc96SEvan Quan * Note that it is not possible to easily and quickly obtain the size of each 1557e098bc96SEvan Quan * packet transmitted, so we output the max payload size (mps) to allow for 1558e098bc96SEvan Quan * quick estimation of the PCIe bandwidth usage 1559e098bc96SEvan Quan */ 1560e098bc96SEvan Quan static ssize_t amdgpu_get_pcie_bw(struct device *dev, 1561e098bc96SEvan Quan struct device_attribute *attr, 1562e098bc96SEvan Quan char *buf) 1563e098bc96SEvan Quan { 1564e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 15651348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1566e098bc96SEvan Quan uint64_t count0 = 0, count1 = 0; 1567e098bc96SEvan Quan int ret; 1568e098bc96SEvan Quan 156953b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1570e098bc96SEvan Quan return -EPERM; 1571d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1572d2ae842dSAlex Deucher return -EPERM; 1573e098bc96SEvan Quan 1574e098bc96SEvan Quan if (adev->flags & AMD_IS_APU) 1575e098bc96SEvan Quan return -ENODATA; 1576e098bc96SEvan Quan 1577e098bc96SEvan Quan if (!adev->asic_funcs->get_pcie_usage) 1578e098bc96SEvan Quan return -ENODATA; 1579e098bc96SEvan Quan 1580e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1581e098bc96SEvan Quan if (ret < 0) { 1582e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1583e098bc96SEvan Quan return ret; 1584e098bc96SEvan Quan } 1585e098bc96SEvan Quan 1586e098bc96SEvan Quan amdgpu_asic_get_pcie_usage(adev, &count0, &count1); 1587e098bc96SEvan Quan 1588e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1589e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1590e098bc96SEvan Quan 1591a9ca9bb3STian Tao return sysfs_emit(buf, "%llu %llu %i\n", 1592e098bc96SEvan Quan count0, count1, pcie_get_mps(adev->pdev)); 1593e098bc96SEvan Quan } 1594e098bc96SEvan Quan 1595e098bc96SEvan Quan /** 1596e098bc96SEvan Quan * DOC: unique_id 1597e098bc96SEvan Quan * 1598e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU 1599e098bc96SEvan Quan * The file unique_id is used for this. 1600e098bc96SEvan Quan * This will provide a Unique ID that will persist from machine to machine 1601e098bc96SEvan Quan * 1602e098bc96SEvan Quan * NOTE: This will only work for GFX9 and newer. This file will be absent 1603e098bc96SEvan Quan * on unsupported ASICs (GFX8 and older) 1604e098bc96SEvan Quan */ 1605e098bc96SEvan Quan static ssize_t amdgpu_get_unique_id(struct device *dev, 1606e098bc96SEvan Quan struct device_attribute *attr, 1607e098bc96SEvan Quan char *buf) 1608e098bc96SEvan Quan { 1609e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 16101348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1611e098bc96SEvan Quan 161253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1613e098bc96SEvan Quan return -EPERM; 1614d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1615d2ae842dSAlex Deucher return -EPERM; 1616e098bc96SEvan Quan 1617e098bc96SEvan Quan if (adev->unique_id) 1618a9ca9bb3STian Tao return sysfs_emit(buf, "%016llx\n", adev->unique_id); 1619e098bc96SEvan Quan 1620e098bc96SEvan Quan return 0; 1621e098bc96SEvan Quan } 1622e098bc96SEvan Quan 1623e098bc96SEvan Quan /** 1624e098bc96SEvan Quan * DOC: thermal_throttling_logging 1625e098bc96SEvan Quan * 1626e098bc96SEvan Quan * Thermal throttling pulls down the clock frequency and thus the performance. 1627e098bc96SEvan Quan * It's an useful mechanism to protect the chip from overheating. Since it 1628e098bc96SEvan Quan * impacts performance, the user controls whether it is enabled and if so, 1629e098bc96SEvan Quan * the log frequency. 1630e098bc96SEvan Quan * 1631e098bc96SEvan Quan * Reading back the file shows you the status(enabled or disabled) and 1632e098bc96SEvan Quan * the interval(in seconds) between each thermal logging. 1633e098bc96SEvan Quan * 1634e098bc96SEvan Quan * Writing an integer to the file, sets a new logging interval, in seconds. 1635e098bc96SEvan Quan * The value should be between 1 and 3600. If the value is less than 1, 1636e098bc96SEvan Quan * thermal logging is disabled. Values greater than 3600 are ignored. 1637e098bc96SEvan Quan */ 1638e098bc96SEvan Quan static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev, 1639e098bc96SEvan Quan struct device_attribute *attr, 1640e098bc96SEvan Quan char *buf) 1641e098bc96SEvan Quan { 1642e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 16431348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1644e098bc96SEvan Quan 1645a9ca9bb3STian Tao return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n", 16464a580877SLuben Tuikov adev_to_drm(adev)->unique, 1647e098bc96SEvan Quan atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled", 1648e098bc96SEvan Quan adev->throttling_logging_rs.interval / HZ + 1); 1649e098bc96SEvan Quan } 1650e098bc96SEvan Quan 1651e098bc96SEvan Quan static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev, 1652e098bc96SEvan Quan struct device_attribute *attr, 1653e098bc96SEvan Quan const char *buf, 1654e098bc96SEvan Quan size_t count) 1655e098bc96SEvan Quan { 1656e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 16571348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1658e098bc96SEvan Quan long throttling_logging_interval; 1659e098bc96SEvan Quan unsigned long flags; 1660e098bc96SEvan Quan int ret = 0; 1661e098bc96SEvan Quan 1662e098bc96SEvan Quan ret = kstrtol(buf, 0, &throttling_logging_interval); 1663e098bc96SEvan Quan if (ret) 1664e098bc96SEvan Quan return ret; 1665e098bc96SEvan Quan 1666e098bc96SEvan Quan if (throttling_logging_interval > 3600) 1667e098bc96SEvan Quan return -EINVAL; 1668e098bc96SEvan Quan 1669e098bc96SEvan Quan if (throttling_logging_interval > 0) { 1670e098bc96SEvan Quan raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags); 1671e098bc96SEvan Quan /* 1672e098bc96SEvan Quan * Reset the ratelimit timer internals. 1673e098bc96SEvan Quan * This can effectively restart the timer. 1674e098bc96SEvan Quan */ 1675e098bc96SEvan Quan adev->throttling_logging_rs.interval = 1676e098bc96SEvan Quan (throttling_logging_interval - 1) * HZ; 1677e098bc96SEvan Quan adev->throttling_logging_rs.begin = 0; 1678e098bc96SEvan Quan adev->throttling_logging_rs.printed = 0; 1679e098bc96SEvan Quan adev->throttling_logging_rs.missed = 0; 1680e098bc96SEvan Quan raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags); 1681e098bc96SEvan Quan 1682e098bc96SEvan Quan atomic_set(&adev->throttling_logging_enabled, 1); 1683e098bc96SEvan Quan } else { 1684e098bc96SEvan Quan atomic_set(&adev->throttling_logging_enabled, 0); 1685e098bc96SEvan Quan } 1686e098bc96SEvan Quan 1687e098bc96SEvan Quan return count; 1688e098bc96SEvan Quan } 1689e098bc96SEvan Quan 1690e098bc96SEvan Quan /** 1691c3ed0e72SKun Liu * DOC: apu_thermal_cap 1692c3ed0e72SKun Liu * 1693c3ed0e72SKun Liu * The amdgpu driver provides a sysfs API for retrieving/updating thermal 1694c3ed0e72SKun Liu * limit temperature in millidegrees Celsius 1695c3ed0e72SKun Liu * 1696c3ed0e72SKun Liu * Reading back the file shows you core limit value 1697c3ed0e72SKun Liu * 1698c3ed0e72SKun Liu * Writing an integer to the file, sets a new thermal limit. The value 1699c3ed0e72SKun Liu * should be between 0 and 100. If the value is less than 0 or greater 1700c3ed0e72SKun Liu * than 100, then the write request will be ignored. 1701c3ed0e72SKun Liu */ 1702c3ed0e72SKun Liu static ssize_t amdgpu_get_apu_thermal_cap(struct device *dev, 1703c3ed0e72SKun Liu struct device_attribute *attr, 1704c3ed0e72SKun Liu char *buf) 1705c3ed0e72SKun Liu { 1706c3ed0e72SKun Liu int ret, size; 1707c3ed0e72SKun Liu u32 limit; 1708c3ed0e72SKun Liu struct drm_device *ddev = dev_get_drvdata(dev); 1709c3ed0e72SKun Liu struct amdgpu_device *adev = drm_to_adev(ddev); 1710c3ed0e72SKun Liu 1711c3ed0e72SKun Liu ret = pm_runtime_get_sync(ddev->dev); 1712c3ed0e72SKun Liu if (ret < 0) { 1713c3ed0e72SKun Liu pm_runtime_put_autosuspend(ddev->dev); 1714c3ed0e72SKun Liu return ret; 1715c3ed0e72SKun Liu } 1716c3ed0e72SKun Liu 1717c3ed0e72SKun Liu ret = amdgpu_dpm_get_apu_thermal_limit(adev, &limit); 1718c3ed0e72SKun Liu if (!ret) 1719c3ed0e72SKun Liu size = sysfs_emit(buf, "%u\n", limit); 1720c3ed0e72SKun Liu else 1721c3ed0e72SKun Liu size = sysfs_emit(buf, "failed to get thermal limit\n"); 1722c3ed0e72SKun Liu 1723c3ed0e72SKun Liu pm_runtime_mark_last_busy(ddev->dev); 1724c3ed0e72SKun Liu pm_runtime_put_autosuspend(ddev->dev); 1725c3ed0e72SKun Liu 1726c3ed0e72SKun Liu return size; 1727c3ed0e72SKun Liu } 1728c3ed0e72SKun Liu 1729c3ed0e72SKun Liu static ssize_t amdgpu_set_apu_thermal_cap(struct device *dev, 1730c3ed0e72SKun Liu struct device_attribute *attr, 1731c3ed0e72SKun Liu const char *buf, 1732c3ed0e72SKun Liu size_t count) 1733c3ed0e72SKun Liu { 1734c3ed0e72SKun Liu int ret; 1735c3ed0e72SKun Liu u32 value; 1736c3ed0e72SKun Liu struct drm_device *ddev = dev_get_drvdata(dev); 1737c3ed0e72SKun Liu struct amdgpu_device *adev = drm_to_adev(ddev); 1738c3ed0e72SKun Liu 1739c3ed0e72SKun Liu ret = kstrtou32(buf, 10, &value); 1740c3ed0e72SKun Liu if (ret) 1741c3ed0e72SKun Liu return ret; 1742c3ed0e72SKun Liu 17434d2c09d6SMuhammad Usama Anjum if (value > 100) { 1744c3ed0e72SKun Liu dev_err(dev, "Invalid argument !\n"); 1745c3ed0e72SKun Liu return -EINVAL; 1746c3ed0e72SKun Liu } 1747c3ed0e72SKun Liu 1748c3ed0e72SKun Liu ret = pm_runtime_get_sync(ddev->dev); 1749c3ed0e72SKun Liu if (ret < 0) { 1750c3ed0e72SKun Liu pm_runtime_put_autosuspend(ddev->dev); 1751c3ed0e72SKun Liu return ret; 1752c3ed0e72SKun Liu } 1753c3ed0e72SKun Liu 1754c3ed0e72SKun Liu ret = amdgpu_dpm_set_apu_thermal_limit(adev, value); 1755c3ed0e72SKun Liu if (ret) { 1756c3ed0e72SKun Liu dev_err(dev, "failed to update thermal limit\n"); 1757c3ed0e72SKun Liu return ret; 1758c3ed0e72SKun Liu } 1759c3ed0e72SKun Liu 1760c3ed0e72SKun Liu pm_runtime_mark_last_busy(ddev->dev); 1761c3ed0e72SKun Liu pm_runtime_put_autosuspend(ddev->dev); 1762c3ed0e72SKun Liu 1763c3ed0e72SKun Liu return count; 1764c3ed0e72SKun Liu } 1765c3ed0e72SKun Liu 1766c3ed0e72SKun Liu /** 1767e098bc96SEvan Quan * DOC: gpu_metrics 1768e098bc96SEvan Quan * 1769e098bc96SEvan Quan * The amdgpu driver provides a sysfs API for retrieving current gpu 1770e098bc96SEvan Quan * metrics data. The file gpu_metrics is used for this. Reading the 1771e098bc96SEvan Quan * file will dump all the current gpu metrics data. 1772e098bc96SEvan Quan * 1773e098bc96SEvan Quan * These data include temperature, frequency, engines utilization, 1774e098bc96SEvan Quan * power consume, throttler status, fan speed and cpu core statistics( 1775e098bc96SEvan Quan * available for APU only). That's it will give a snapshot of all sensors 1776e098bc96SEvan Quan * at the same time. 1777e098bc96SEvan Quan */ 1778e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_metrics(struct device *dev, 1779e098bc96SEvan Quan struct device_attribute *attr, 1780e098bc96SEvan Quan char *buf) 1781e098bc96SEvan Quan { 1782e098bc96SEvan Quan struct drm_device *ddev = dev_get_drvdata(dev); 17831348969aSLuben Tuikov struct amdgpu_device *adev = drm_to_adev(ddev); 1784e098bc96SEvan Quan void *gpu_metrics; 1785e098bc96SEvan Quan ssize_t size = 0; 1786e098bc96SEvan Quan int ret; 1787e098bc96SEvan Quan 178853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 1789e098bc96SEvan Quan return -EPERM; 1790d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 1791d2ae842dSAlex Deucher return -EPERM; 1792e098bc96SEvan Quan 1793e098bc96SEvan Quan ret = pm_runtime_get_sync(ddev->dev); 1794e098bc96SEvan Quan if (ret < 0) { 1795e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1796e098bc96SEvan Quan return ret; 1797e098bc96SEvan Quan } 1798e098bc96SEvan Quan 1799e098bc96SEvan Quan size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics); 1800e098bc96SEvan Quan if (size <= 0) 1801e098bc96SEvan Quan goto out; 1802e098bc96SEvan Quan 1803e098bc96SEvan Quan if (size >= PAGE_SIZE) 1804e098bc96SEvan Quan size = PAGE_SIZE - 1; 1805e098bc96SEvan Quan 1806e098bc96SEvan Quan memcpy(buf, gpu_metrics, size); 1807e098bc96SEvan Quan 1808e098bc96SEvan Quan out: 1809e098bc96SEvan Quan pm_runtime_mark_last_busy(ddev->dev); 1810e098bc96SEvan Quan pm_runtime_put_autosuspend(ddev->dev); 1811e098bc96SEvan Quan 1812e098bc96SEvan Quan return size; 1813e098bc96SEvan Quan } 1814e098bc96SEvan Quan 1815494c1432SSathishkumar S static int amdgpu_device_read_powershift(struct amdgpu_device *adev, 1816494c1432SSathishkumar S uint32_t *ss_power, bool dgpu_share) 1817494c1432SSathishkumar S { 1818494c1432SSathishkumar S struct drm_device *ddev = adev_to_drm(adev); 1819494c1432SSathishkumar S uint32_t size; 1820494c1432SSathishkumar S int r = 0; 1821494c1432SSathishkumar S 1822494c1432SSathishkumar S if (amdgpu_in_reset(adev)) 1823494c1432SSathishkumar S return -EPERM; 1824494c1432SSathishkumar S if (adev->in_suspend && !adev->in_runpm) 1825494c1432SSathishkumar S return -EPERM; 1826494c1432SSathishkumar S 1827494c1432SSathishkumar S r = pm_runtime_get_sync(ddev->dev); 1828494c1432SSathishkumar S if (r < 0) { 1829494c1432SSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 1830494c1432SSathishkumar S return r; 1831494c1432SSathishkumar S } 1832494c1432SSathishkumar S 1833494c1432SSathishkumar S if (dgpu_share) 1834494c1432SSathishkumar S r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 1835494c1432SSathishkumar S (void *)ss_power, &size); 1836494c1432SSathishkumar S else 1837494c1432SSathishkumar S r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 1838494c1432SSathishkumar S (void *)ss_power, &size); 1839494c1432SSathishkumar S 1840494c1432SSathishkumar S pm_runtime_mark_last_busy(ddev->dev); 1841494c1432SSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 1842494c1432SSathishkumar S return r; 1843494c1432SSathishkumar S } 1844494c1432SSathishkumar S 1845494c1432SSathishkumar S static int amdgpu_show_powershift_percent(struct device *dev, 1846494c1432SSathishkumar S char *buf, bool dgpu_share) 1847494c1432SSathishkumar S { 1848494c1432SSathishkumar S struct drm_device *ddev = dev_get_drvdata(dev); 1849494c1432SSathishkumar S struct amdgpu_device *adev = drm_to_adev(ddev); 1850494c1432SSathishkumar S uint32_t ss_power; 1851494c1432SSathishkumar S int r = 0, i; 1852494c1432SSathishkumar S 1853494c1432SSathishkumar S r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1854494c1432SSathishkumar S if (r == -EOPNOTSUPP) { 1855494c1432SSathishkumar S /* sensor not available on dGPU, try to read from APU */ 1856494c1432SSathishkumar S adev = NULL; 1857494c1432SSathishkumar S mutex_lock(&mgpu_info.mutex); 1858494c1432SSathishkumar S for (i = 0; i < mgpu_info.num_gpu; i++) { 1859494c1432SSathishkumar S if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) { 1860494c1432SSathishkumar S adev = mgpu_info.gpu_ins[i].adev; 1861494c1432SSathishkumar S break; 1862494c1432SSathishkumar S } 1863494c1432SSathishkumar S } 1864494c1432SSathishkumar S mutex_unlock(&mgpu_info.mutex); 1865494c1432SSathishkumar S if (adev) 1866494c1432SSathishkumar S r = amdgpu_device_read_powershift(adev, &ss_power, dgpu_share); 1867494c1432SSathishkumar S } 1868494c1432SSathishkumar S 1869494c1432SSathishkumar S if (!r) 1870494c1432SSathishkumar S r = sysfs_emit(buf, "%u%%\n", ss_power); 1871494c1432SSathishkumar S 1872494c1432SSathishkumar S return r; 1873494c1432SSathishkumar S } 1874a7673a1cSSathishkumar S /** 1875a7673a1cSSathishkumar S * DOC: smartshift_apu_power 1876a7673a1cSSathishkumar S * 1877a7673a1cSSathishkumar S * The amdgpu driver provides a sysfs API for reporting APU power 1878494c1432SSathishkumar S * shift in percentage if platform supports smartshift. Value 0 means that 1879494c1432SSathishkumar S * there is no powershift and values between [1-100] means that the power 1880494c1432SSathishkumar S * is shifted to APU, the percentage of boost is with respect to APU power 1881494c1432SSathishkumar S * limit on the platform. 1882a7673a1cSSathishkumar S */ 1883a7673a1cSSathishkumar S 1884a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr, 1885a7673a1cSSathishkumar S char *buf) 1886a7673a1cSSathishkumar S { 1887494c1432SSathishkumar S return amdgpu_show_powershift_percent(dev, buf, false); 1888a7673a1cSSathishkumar S } 1889a7673a1cSSathishkumar S 1890a7673a1cSSathishkumar S /** 1891a7673a1cSSathishkumar S * DOC: smartshift_dgpu_power 1892a7673a1cSSathishkumar S * 1893494c1432SSathishkumar S * The amdgpu driver provides a sysfs API for reporting dGPU power 1894494c1432SSathishkumar S * shift in percentage if platform supports smartshift. Value 0 means that 1895494c1432SSathishkumar S * there is no powershift and values between [1-100] means that the power is 1896494c1432SSathishkumar S * shifted to dGPU, the percentage of boost is with respect to dGPU power 1897494c1432SSathishkumar S * limit on the platform. 1898a7673a1cSSathishkumar S */ 1899a7673a1cSSathishkumar S 1900a7673a1cSSathishkumar S static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr, 1901a7673a1cSSathishkumar S char *buf) 1902a7673a1cSSathishkumar S { 1903494c1432SSathishkumar S return amdgpu_show_powershift_percent(dev, buf, true); 1904a7673a1cSSathishkumar S } 1905a7673a1cSSathishkumar S 190630d95a37SSathishkumar S /** 190730d95a37SSathishkumar S * DOC: smartshift_bias 190830d95a37SSathishkumar S * 190930d95a37SSathishkumar S * The amdgpu driver provides a sysfs API for reporting the 191030d95a37SSathishkumar S * smartshift(SS2.0) bias level. The value ranges from -100 to 100 191130d95a37SSathishkumar S * and the default is 0. -100 sets maximum preference to APU 191230d95a37SSathishkumar S * and 100 sets max perference to dGPU. 191330d95a37SSathishkumar S */ 191430d95a37SSathishkumar S 191530d95a37SSathishkumar S static ssize_t amdgpu_get_smartshift_bias(struct device *dev, 191630d95a37SSathishkumar S struct device_attribute *attr, 191730d95a37SSathishkumar S char *buf) 191830d95a37SSathishkumar S { 191930d95a37SSathishkumar S int r = 0; 192030d95a37SSathishkumar S 192130d95a37SSathishkumar S r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias); 192230d95a37SSathishkumar S 192330d95a37SSathishkumar S return r; 192430d95a37SSathishkumar S } 192530d95a37SSathishkumar S 192630d95a37SSathishkumar S static ssize_t amdgpu_set_smartshift_bias(struct device *dev, 192730d95a37SSathishkumar S struct device_attribute *attr, 192830d95a37SSathishkumar S const char *buf, size_t count) 192930d95a37SSathishkumar S { 193030d95a37SSathishkumar S struct drm_device *ddev = dev_get_drvdata(dev); 193130d95a37SSathishkumar S struct amdgpu_device *adev = drm_to_adev(ddev); 193230d95a37SSathishkumar S int r = 0; 193330d95a37SSathishkumar S int bias = 0; 193430d95a37SSathishkumar S 193530d95a37SSathishkumar S if (amdgpu_in_reset(adev)) 193630d95a37SSathishkumar S return -EPERM; 193730d95a37SSathishkumar S if (adev->in_suspend && !adev->in_runpm) 193830d95a37SSathishkumar S return -EPERM; 193930d95a37SSathishkumar S 194030d95a37SSathishkumar S r = pm_runtime_get_sync(ddev->dev); 194130d95a37SSathishkumar S if (r < 0) { 194230d95a37SSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 194330d95a37SSathishkumar S return r; 194430d95a37SSathishkumar S } 194530d95a37SSathishkumar S 194630d95a37SSathishkumar S r = kstrtoint(buf, 10, &bias); 194730d95a37SSathishkumar S if (r) 194830d95a37SSathishkumar S goto out; 194930d95a37SSathishkumar S 195030d95a37SSathishkumar S if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS) 195130d95a37SSathishkumar S bias = AMDGPU_SMARTSHIFT_MAX_BIAS; 195230d95a37SSathishkumar S else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS) 195330d95a37SSathishkumar S bias = AMDGPU_SMARTSHIFT_MIN_BIAS; 195430d95a37SSathishkumar S 195530d95a37SSathishkumar S amdgpu_smartshift_bias = bias; 195630d95a37SSathishkumar S r = count; 195730d95a37SSathishkumar S 1958bd4b9bb7SJulia Lawall /* TODO: update bias level with SMU message */ 195930d95a37SSathishkumar S 196030d95a37SSathishkumar S out: 196130d95a37SSathishkumar S pm_runtime_mark_last_busy(ddev->dev); 196230d95a37SSathishkumar S pm_runtime_put_autosuspend(ddev->dev); 196330d95a37SSathishkumar S return r; 196430d95a37SSathishkumar S } 196530d95a37SSathishkumar S 196630d95a37SSathishkumar S 1967a7673a1cSSathishkumar S static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 1968a7673a1cSSathishkumar S uint32_t mask, enum amdgpu_device_attr_states *states) 1969a7673a1cSSathishkumar S { 1970494c1432SSathishkumar S if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 1971a7673a1cSSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 1972a7673a1cSSathishkumar S 1973a7673a1cSSathishkumar S return 0; 1974a7673a1cSSathishkumar S } 1975a7673a1cSSathishkumar S 197630d95a37SSathishkumar S static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 197730d95a37SSathishkumar S uint32_t mask, enum amdgpu_device_attr_states *states) 197830d95a37SSathishkumar S { 197930d95a37SSathishkumar S uint32_t ss_power, size; 198030d95a37SSathishkumar S 198130d95a37SSathishkumar S if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev))) 198230d95a37SSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 198330d95a37SSathishkumar S else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE, 198430d95a37SSathishkumar S (void *)&ss_power, &size)) 198530d95a37SSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 198630d95a37SSathishkumar S else if (amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE, 198730d95a37SSathishkumar S (void *)&ss_power, &size)) 198830d95a37SSathishkumar S *states = ATTR_STATE_UNSUPPORTED; 198930d95a37SSathishkumar S 199030d95a37SSathishkumar S return 0; 199130d95a37SSathishkumar S } 199230d95a37SSathishkumar S 1993e098bc96SEvan Quan static struct amdgpu_device_attr amdgpu_device_attrs[] = { 1994e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19954215a119SHorace Chen AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19967884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19977884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19987884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 19997884d0e9SJiawei Gu AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2000e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2001e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2002e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2003e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 20049577b0ecSXiaojian Du AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 20059577b0ecSXiaojian Du AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2006f3527a64SMarina Nikolic AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2007f3527a64SMarina Nikolic AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2008e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC), 2009e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC), 2010ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2011e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC), 2012ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2013ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2014e098bc96SEvan Quan AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC), 2015ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2016ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2017ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2018c3ed0e72SKun Liu AMDGPU_DEVICE_ATTR_RW(apu_thermal_cap, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2019ac82902dSVignesh Chander AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF), 2020a7673a1cSSathishkumar S AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC, 2021a7673a1cSSathishkumar S .attr_update = ss_power_attr_update), 2022a7673a1cSSathishkumar S AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC, 2023a7673a1cSSathishkumar S .attr_update = ss_power_attr_update), 202430d95a37SSathishkumar S AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC, 202530d95a37SSathishkumar S .attr_update = ss_bias_attr_update), 2026e098bc96SEvan Quan }; 2027e098bc96SEvan Quan 2028e098bc96SEvan Quan static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2029e098bc96SEvan Quan uint32_t mask, enum amdgpu_device_attr_states *states) 2030e098bc96SEvan Quan { 2031e098bc96SEvan Quan struct device_attribute *dev_attr = &attr->dev_attr; 20328ecad8d6SLijo Lazar uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 20338ecad8d6SLijo Lazar uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 2034e098bc96SEvan Quan const char *attr_name = dev_attr->attr.name; 2035e098bc96SEvan Quan 2036e098bc96SEvan Quan if (!(attr->flags & mask)) { 2037e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 2038e098bc96SEvan Quan return 0; 2039e098bc96SEvan Quan } 2040e098bc96SEvan Quan 2041e098bc96SEvan Quan #define DEVICE_ATTR_IS(_name) (!strcmp(attr_name, #_name)) 2042e098bc96SEvan Quan 2043e098bc96SEvan Quan if (DEVICE_ATTR_IS(pp_dpm_socclk)) { 20448ecad8d6SLijo Lazar if (gc_ver < IP_VERSION(9, 0, 0)) 2045e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 2046e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 20478ecad8d6SLijo Lazar if (gc_ver < IP_VERSION(9, 0, 0) || 20488ecad8d6SLijo Lazar gc_ver == IP_VERSION(9, 4, 1) || 20498ecad8d6SLijo Lazar gc_ver == IP_VERSION(9, 4, 2)) 2050e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 2051e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) { 20528ecad8d6SLijo Lazar if (mp1_ver < IP_VERSION(10, 0, 0)) 2053e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 2054e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) { 2055e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 205679c65f3fSEvan Quan if (amdgpu_dpm_is_overdrive_supported(adev)) 2057e098bc96SEvan Quan *states = ATTR_STATE_SUPPORTED; 2058e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(mem_busy_percent)) { 20598ecad8d6SLijo Lazar if (adev->flags & AMD_IS_APU || gc_ver == IP_VERSION(9, 0, 1)) 2060e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 2061e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pcie_bw)) { 2062e098bc96SEvan Quan /* PCIe Perf counters won't work on APU nodes */ 2063e098bc96SEvan Quan if (adev->flags & AMD_IS_APU) 2064e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 2065e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(unique_id)) { 206660044748SKent Russell switch (gc_ver) { 206760044748SKent Russell case IP_VERSION(9, 0, 1): 206860044748SKent Russell case IP_VERSION(9, 4, 0): 206960044748SKent Russell case IP_VERSION(9, 4, 1): 207060044748SKent Russell case IP_VERSION(9, 4, 2): 2071ebd9c071SKent Russell case IP_VERSION(10, 3, 0): 2072276c03a0SEvan Quan case IP_VERSION(11, 0, 0): 207335e67ca6SKent Russell case IP_VERSION(11, 0, 1): 207435e67ca6SKent Russell case IP_VERSION(11, 0, 2): 207560044748SKent Russell *states = ATTR_STATE_SUPPORTED; 207660044748SKent Russell break; 207760044748SKent Russell default: 2078e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 207960044748SKent Russell } 2080e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(pp_features)) { 20818ecad8d6SLijo Lazar if (adev->flags & AMD_IS_APU || gc_ver < IP_VERSION(9, 0, 0)) 2082e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 2083e098bc96SEvan Quan } else if (DEVICE_ATTR_IS(gpu_metrics)) { 20848ecad8d6SLijo Lazar if (gc_ver < IP_VERSION(9, 1, 0)) 2085e098bc96SEvan Quan *states = ATTR_STATE_UNSUPPORTED; 20869577b0ecSXiaojian Du } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) { 20878ecad8d6SLijo Lazar if (!(gc_ver == IP_VERSION(10, 3, 1) || 2088a68bec2cSMarko Zekovic gc_ver == IP_VERSION(10, 3, 0) || 208964440743SEvan Quan gc_ver == IP_VERSION(10, 1, 2) || 20903929f338SKenneth Feng gc_ver == IP_VERSION(11, 0, 0) || 20912f68c414SYiqing Yao gc_ver == IP_VERSION(11, 0, 2) || 20922f68c414SYiqing Yao gc_ver == IP_VERSION(11, 0, 3))) 20939577b0ecSXiaojian Du *states = ATTR_STATE_UNSUPPORTED; 20949577b0ecSXiaojian Du } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) { 20958ecad8d6SLijo Lazar if (!(gc_ver == IP_VERSION(10, 3, 1) || 2096a68bec2cSMarko Zekovic gc_ver == IP_VERSION(10, 3, 0) || 209764440743SEvan Quan gc_ver == IP_VERSION(10, 1, 2) || 20983929f338SKenneth Feng gc_ver == IP_VERSION(11, 0, 0) || 20992f68c414SYiqing Yao gc_ver == IP_VERSION(11, 0, 2) || 21002f68c414SYiqing Yao gc_ver == IP_VERSION(11, 0, 3))) 21019577b0ecSXiaojian Du *states = ATTR_STATE_UNSUPPORTED; 2102a7505591SMario Limonciello } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) { 210379c65f3fSEvan Quan if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP) 2104a7505591SMario Limonciello *states = ATTR_STATE_UNSUPPORTED; 21051b852572SDanijel Slivka else if (gc_ver == IP_VERSION(10, 3, 0) && amdgpu_sriov_vf(adev)) 21061b852572SDanijel Slivka *states = ATTR_STATE_UNSUPPORTED; 2107e098bc96SEvan Quan } 2108e098bc96SEvan Quan 21098ecad8d6SLijo Lazar switch (gc_ver) { 21108ecad8d6SLijo Lazar case IP_VERSION(9, 4, 1): 21118ecad8d6SLijo Lazar case IP_VERSION(9, 4, 2): 21121d0e622fSKevin Wang /* the Mi series card does not support standalone mclk/socclk/fclk level setting */ 2113e098bc96SEvan Quan if (DEVICE_ATTR_IS(pp_dpm_mclk) || 2114e098bc96SEvan Quan DEVICE_ATTR_IS(pp_dpm_socclk) || 2115e098bc96SEvan Quan DEVICE_ATTR_IS(pp_dpm_fclk)) { 2116e098bc96SEvan Quan dev_attr->attr.mode &= ~S_IWUGO; 2117e098bc96SEvan Quan dev_attr->store = NULL; 2118e098bc96SEvan Quan } 21191d0e622fSKevin Wang break; 21201b852572SDanijel Slivka case IP_VERSION(10, 3, 0): 21211b852572SDanijel Slivka if (DEVICE_ATTR_IS(power_dpm_force_performance_level) && 21221b852572SDanijel Slivka amdgpu_sriov_vf(adev)) { 21231b852572SDanijel Slivka dev_attr->attr.mode &= ~0222; 21241b852572SDanijel Slivka dev_attr->store = NULL; 21251b852572SDanijel Slivka } 21261b852572SDanijel Slivka break; 21271d0e622fSKevin Wang default: 21281d0e622fSKevin Wang break; 2129e098bc96SEvan Quan } 2130e098bc96SEvan Quan 2131ede14a1bSDarren Powell if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) { 2132ede14a1bSDarren Powell /* SMU MP1 does not support dcefclk level setting */ 21338ecad8d6SLijo Lazar if (gc_ver >= IP_VERSION(10, 0, 0)) { 2134ede14a1bSDarren Powell dev_attr->attr.mode &= ~S_IWUGO; 2135ede14a1bSDarren Powell dev_attr->store = NULL; 2136ede14a1bSDarren Powell } 2137ede14a1bSDarren Powell } 2138ede14a1bSDarren Powell 2139e610941cSYiqing Yao /* setting should not be allowed from VF if not in one VF mode */ 2140e610941cSYiqing Yao if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) { 214111c9cc95SMarina Nikolic dev_attr->attr.mode &= ~S_IWUGO; 214211c9cc95SMarina Nikolic dev_attr->store = NULL; 214311c9cc95SMarina Nikolic } 214411c9cc95SMarina Nikolic 2145e098bc96SEvan Quan #undef DEVICE_ATTR_IS 2146e098bc96SEvan Quan 2147e098bc96SEvan Quan return 0; 2148e098bc96SEvan Quan } 2149e098bc96SEvan Quan 2150e098bc96SEvan Quan 2151e098bc96SEvan Quan static int amdgpu_device_attr_create(struct amdgpu_device *adev, 2152e098bc96SEvan Quan struct amdgpu_device_attr *attr, 2153e098bc96SEvan Quan uint32_t mask, struct list_head *attr_list) 2154e098bc96SEvan Quan { 2155e098bc96SEvan Quan int ret = 0; 2156e098bc96SEvan Quan struct device_attribute *dev_attr = &attr->dev_attr; 2157e098bc96SEvan Quan const char *name = dev_attr->attr.name; 2158e098bc96SEvan Quan enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED; 2159e098bc96SEvan Quan struct amdgpu_device_attr_entry *attr_entry; 2160e098bc96SEvan Quan 2161e098bc96SEvan Quan int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr, 2162e098bc96SEvan Quan uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update; 2163e098bc96SEvan Quan 2164e098bc96SEvan Quan BUG_ON(!attr); 2165e098bc96SEvan Quan 21668a81028bSSathishkumar S attr_update = attr->attr_update ? attr->attr_update : default_attr_update; 2167e098bc96SEvan Quan 2168e098bc96SEvan Quan ret = attr_update(adev, attr, mask, &attr_states); 2169e098bc96SEvan Quan if (ret) { 2170e098bc96SEvan Quan dev_err(adev->dev, "failed to update device file %s, ret = %d\n", 2171e098bc96SEvan Quan name, ret); 2172e098bc96SEvan Quan return ret; 2173e098bc96SEvan Quan } 2174e098bc96SEvan Quan 2175e098bc96SEvan Quan if (attr_states == ATTR_STATE_UNSUPPORTED) 2176e098bc96SEvan Quan return 0; 2177e098bc96SEvan Quan 2178e098bc96SEvan Quan ret = device_create_file(adev->dev, dev_attr); 2179e098bc96SEvan Quan if (ret) { 2180e098bc96SEvan Quan dev_err(adev->dev, "failed to create device file %s, ret = %d\n", 2181e098bc96SEvan Quan name, ret); 2182e098bc96SEvan Quan } 2183e098bc96SEvan Quan 2184e098bc96SEvan Quan attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL); 2185e098bc96SEvan Quan if (!attr_entry) 2186e098bc96SEvan Quan return -ENOMEM; 2187e098bc96SEvan Quan 2188e098bc96SEvan Quan attr_entry->attr = attr; 2189e098bc96SEvan Quan INIT_LIST_HEAD(&attr_entry->entry); 2190e098bc96SEvan Quan 2191e098bc96SEvan Quan list_add_tail(&attr_entry->entry, attr_list); 2192e098bc96SEvan Quan 2193e098bc96SEvan Quan return ret; 2194e098bc96SEvan Quan } 2195e098bc96SEvan Quan 2196e098bc96SEvan Quan static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr) 2197e098bc96SEvan Quan { 2198e098bc96SEvan Quan struct device_attribute *dev_attr = &attr->dev_attr; 2199e098bc96SEvan Quan 2200e098bc96SEvan Quan device_remove_file(adev->dev, dev_attr); 2201e098bc96SEvan Quan } 2202e098bc96SEvan Quan 2203e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2204e098bc96SEvan Quan struct list_head *attr_list); 2205e098bc96SEvan Quan 2206e098bc96SEvan Quan static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev, 2207e098bc96SEvan Quan struct amdgpu_device_attr *attrs, 2208e098bc96SEvan Quan uint32_t counts, 2209e098bc96SEvan Quan uint32_t mask, 2210e098bc96SEvan Quan struct list_head *attr_list) 2211e098bc96SEvan Quan { 2212e098bc96SEvan Quan int ret = 0; 2213e098bc96SEvan Quan uint32_t i = 0; 2214e098bc96SEvan Quan 2215e098bc96SEvan Quan for (i = 0; i < counts; i++) { 2216e098bc96SEvan Quan ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list); 2217e098bc96SEvan Quan if (ret) 2218e098bc96SEvan Quan goto failed; 2219e098bc96SEvan Quan } 2220e098bc96SEvan Quan 2221e098bc96SEvan Quan return 0; 2222e098bc96SEvan Quan 2223e098bc96SEvan Quan failed: 2224e098bc96SEvan Quan amdgpu_device_attr_remove_groups(adev, attr_list); 2225e098bc96SEvan Quan 2226e098bc96SEvan Quan return ret; 2227e098bc96SEvan Quan } 2228e098bc96SEvan Quan 2229e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev, 2230e098bc96SEvan Quan struct list_head *attr_list) 2231e098bc96SEvan Quan { 2232e098bc96SEvan Quan struct amdgpu_device_attr_entry *entry, *entry_tmp; 2233e098bc96SEvan Quan 2234e098bc96SEvan Quan if (list_empty(attr_list)) 2235e098bc96SEvan Quan return ; 2236e098bc96SEvan Quan 2237e098bc96SEvan Quan list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) { 2238e098bc96SEvan Quan amdgpu_device_attr_remove(adev, entry->attr); 2239e098bc96SEvan Quan list_del(&entry->entry); 2240e098bc96SEvan Quan kfree(entry); 2241e098bc96SEvan Quan } 2242e098bc96SEvan Quan } 2243e098bc96SEvan Quan 2244e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp(struct device *dev, 2245e098bc96SEvan Quan struct device_attribute *attr, 2246e098bc96SEvan Quan char *buf) 2247e098bc96SEvan Quan { 2248e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2249e098bc96SEvan Quan int channel = to_sensor_dev_attr(attr)->index; 2250e098bc96SEvan Quan int r, temp = 0, size = sizeof(temp); 2251e098bc96SEvan Quan 225253b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2253e098bc96SEvan Quan return -EPERM; 2254d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2255d2ae842dSAlex Deucher return -EPERM; 2256e098bc96SEvan Quan 2257e098bc96SEvan Quan if (channel >= PP_TEMP_MAX) 2258e098bc96SEvan Quan return -EINVAL; 2259e098bc96SEvan Quan 22604a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2261e098bc96SEvan Quan if (r < 0) { 22624a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2263e098bc96SEvan Quan return r; 2264e098bc96SEvan Quan } 2265e098bc96SEvan Quan 2266e098bc96SEvan Quan switch (channel) { 2267e098bc96SEvan Quan case PP_TEMP_JUNCTION: 2268e098bc96SEvan Quan /* get current junction temperature */ 2269e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP, 2270e098bc96SEvan Quan (void *)&temp, &size); 2271e098bc96SEvan Quan break; 2272e098bc96SEvan Quan case PP_TEMP_EDGE: 2273e098bc96SEvan Quan /* get current edge temperature */ 2274e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP, 2275e098bc96SEvan Quan (void *)&temp, &size); 2276e098bc96SEvan Quan break; 2277e098bc96SEvan Quan case PP_TEMP_MEM: 2278e098bc96SEvan Quan /* get current memory temperature */ 2279e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP, 2280e098bc96SEvan Quan (void *)&temp, &size); 2281e098bc96SEvan Quan break; 2282e098bc96SEvan Quan default: 2283e098bc96SEvan Quan r = -EINVAL; 2284e098bc96SEvan Quan break; 2285e098bc96SEvan Quan } 2286e098bc96SEvan Quan 22874a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 22884a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2289e098bc96SEvan Quan 2290e098bc96SEvan Quan if (r) 2291e098bc96SEvan Quan return r; 2292e098bc96SEvan Quan 2293a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2294e098bc96SEvan Quan } 2295e098bc96SEvan Quan 2296e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev, 2297e098bc96SEvan Quan struct device_attribute *attr, 2298e098bc96SEvan Quan char *buf) 2299e098bc96SEvan Quan { 2300e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2301e098bc96SEvan Quan int hyst = to_sensor_dev_attr(attr)->index; 2302e098bc96SEvan Quan int temp; 2303e098bc96SEvan Quan 2304e098bc96SEvan Quan if (hyst) 2305e098bc96SEvan Quan temp = adev->pm.dpm.thermal.min_temp; 2306e098bc96SEvan Quan else 2307e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_temp; 2308e098bc96SEvan Quan 2309a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2310e098bc96SEvan Quan } 2311e098bc96SEvan Quan 2312e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev, 2313e098bc96SEvan Quan struct device_attribute *attr, 2314e098bc96SEvan Quan char *buf) 2315e098bc96SEvan Quan { 2316e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2317e098bc96SEvan Quan int hyst = to_sensor_dev_attr(attr)->index; 2318e098bc96SEvan Quan int temp; 2319e098bc96SEvan Quan 2320e098bc96SEvan Quan if (hyst) 2321e098bc96SEvan Quan temp = adev->pm.dpm.thermal.min_hotspot_temp; 2322e098bc96SEvan Quan else 2323e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_hotspot_crit_temp; 2324e098bc96SEvan Quan 2325a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2326e098bc96SEvan Quan } 2327e098bc96SEvan Quan 2328e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev, 2329e098bc96SEvan Quan struct device_attribute *attr, 2330e098bc96SEvan Quan char *buf) 2331e098bc96SEvan Quan { 2332e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2333e098bc96SEvan Quan int hyst = to_sensor_dev_attr(attr)->index; 2334e098bc96SEvan Quan int temp; 2335e098bc96SEvan Quan 2336e098bc96SEvan Quan if (hyst) 2337e098bc96SEvan Quan temp = adev->pm.dpm.thermal.min_mem_temp; 2338e098bc96SEvan Quan else 2339e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_mem_crit_temp; 2340e098bc96SEvan Quan 2341a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2342e098bc96SEvan Quan } 2343e098bc96SEvan Quan 2344e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev, 2345e098bc96SEvan Quan struct device_attribute *attr, 2346e098bc96SEvan Quan char *buf) 2347e098bc96SEvan Quan { 2348e098bc96SEvan Quan int channel = to_sensor_dev_attr(attr)->index; 2349e098bc96SEvan Quan 2350e098bc96SEvan Quan if (channel >= PP_TEMP_MAX) 2351e098bc96SEvan Quan return -EINVAL; 2352e098bc96SEvan Quan 2353a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", temp_label[channel].label); 2354e098bc96SEvan Quan } 2355e098bc96SEvan Quan 2356e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev, 2357e098bc96SEvan Quan struct device_attribute *attr, 2358e098bc96SEvan Quan char *buf) 2359e098bc96SEvan Quan { 2360e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2361e098bc96SEvan Quan int channel = to_sensor_dev_attr(attr)->index; 2362e098bc96SEvan Quan int temp = 0; 2363e098bc96SEvan Quan 2364e098bc96SEvan Quan if (channel >= PP_TEMP_MAX) 2365e098bc96SEvan Quan return -EINVAL; 2366e098bc96SEvan Quan 2367e098bc96SEvan Quan switch (channel) { 2368e098bc96SEvan Quan case PP_TEMP_JUNCTION: 2369e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp; 2370e098bc96SEvan Quan break; 2371e098bc96SEvan Quan case PP_TEMP_EDGE: 2372e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_edge_emergency_temp; 2373e098bc96SEvan Quan break; 2374e098bc96SEvan Quan case PP_TEMP_MEM: 2375e098bc96SEvan Quan temp = adev->pm.dpm.thermal.max_mem_emergency_temp; 2376e098bc96SEvan Quan break; 2377e098bc96SEvan Quan } 2378e098bc96SEvan Quan 2379a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", temp); 2380e098bc96SEvan Quan } 2381e098bc96SEvan Quan 2382e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev, 2383e098bc96SEvan Quan struct device_attribute *attr, 2384e098bc96SEvan Quan char *buf) 2385e098bc96SEvan Quan { 2386e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2387e098bc96SEvan Quan u32 pwm_mode = 0; 2388e098bc96SEvan Quan int ret; 2389e098bc96SEvan Quan 239053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2391e098bc96SEvan Quan return -EPERM; 2392d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2393d2ae842dSAlex Deucher return -EPERM; 2394e098bc96SEvan Quan 23954a580877SLuben Tuikov ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2396e098bc96SEvan Quan if (ret < 0) { 23974a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2398e098bc96SEvan Quan return ret; 2399e098bc96SEvan Quan } 2400e098bc96SEvan Quan 240179c65f3fSEvan Quan ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 240279c65f3fSEvan Quan 24034a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 24044a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 240579c65f3fSEvan Quan 240679c65f3fSEvan Quan if (ret) 2407e098bc96SEvan Quan return -EINVAL; 2408e098bc96SEvan Quan 2409fdf8eea5SDarren Powell return sysfs_emit(buf, "%u\n", pwm_mode); 2410e098bc96SEvan Quan } 2411e098bc96SEvan Quan 2412e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev, 2413e098bc96SEvan Quan struct device_attribute *attr, 2414e098bc96SEvan Quan const char *buf, 2415e098bc96SEvan Quan size_t count) 2416e098bc96SEvan Quan { 2417e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2418e098bc96SEvan Quan int err, ret; 2419e098bc96SEvan Quan int value; 2420e098bc96SEvan Quan 242153b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2422e098bc96SEvan Quan return -EPERM; 2423d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2424d2ae842dSAlex Deucher return -EPERM; 2425e098bc96SEvan Quan 2426e098bc96SEvan Quan err = kstrtoint(buf, 10, &value); 2427e098bc96SEvan Quan if (err) 2428e098bc96SEvan Quan return err; 2429e098bc96SEvan Quan 24304a580877SLuben Tuikov ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2431e098bc96SEvan Quan if (ret < 0) { 24324a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2433e098bc96SEvan Quan return ret; 2434e098bc96SEvan Quan } 2435e098bc96SEvan Quan 243679c65f3fSEvan Quan ret = amdgpu_dpm_set_fan_control_mode(adev, value); 243779c65f3fSEvan Quan 24384a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 24394a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 244079c65f3fSEvan Quan 244179c65f3fSEvan Quan if (ret) 2442e098bc96SEvan Quan return -EINVAL; 2443e098bc96SEvan Quan 2444e098bc96SEvan Quan return count; 2445e098bc96SEvan Quan } 2446e098bc96SEvan Quan 2447e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev, 2448e098bc96SEvan Quan struct device_attribute *attr, 2449e098bc96SEvan Quan char *buf) 2450e098bc96SEvan Quan { 2451fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", 0); 2452e098bc96SEvan Quan } 2453e098bc96SEvan Quan 2454e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev, 2455e098bc96SEvan Quan struct device_attribute *attr, 2456e098bc96SEvan Quan char *buf) 2457e098bc96SEvan Quan { 2458fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", 255); 2459e098bc96SEvan Quan } 2460e098bc96SEvan Quan 2461e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev, 2462e098bc96SEvan Quan struct device_attribute *attr, 2463e098bc96SEvan Quan const char *buf, size_t count) 2464e098bc96SEvan Quan { 2465e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2466e098bc96SEvan Quan int err; 2467e098bc96SEvan Quan u32 value; 2468e098bc96SEvan Quan u32 pwm_mode; 2469e098bc96SEvan Quan 247053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2471e098bc96SEvan Quan return -EPERM; 2472d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2473d2ae842dSAlex Deucher return -EPERM; 2474e098bc96SEvan Quan 247579c65f3fSEvan Quan err = kstrtou32(buf, 10, &value); 247679c65f3fSEvan Quan if (err) 247779c65f3fSEvan Quan return err; 247879c65f3fSEvan Quan 24794a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2480e098bc96SEvan Quan if (err < 0) { 24814a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2482e098bc96SEvan Quan return err; 2483e098bc96SEvan Quan } 2484e098bc96SEvan Quan 248579c65f3fSEvan Quan err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 248679c65f3fSEvan Quan if (err) 248779c65f3fSEvan Quan goto out; 248879c65f3fSEvan Quan 2489e098bc96SEvan Quan if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 2490e098bc96SEvan Quan pr_info("manual fan speed control should be enabled first\n"); 2491e098bc96SEvan Quan err = -EINVAL; 249279c65f3fSEvan Quan goto out; 249379c65f3fSEvan Quan } 2494e098bc96SEvan Quan 249579c65f3fSEvan Quan err = amdgpu_dpm_set_fan_speed_pwm(adev, value); 249679c65f3fSEvan Quan 249779c65f3fSEvan Quan out: 24984a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 24994a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2500e098bc96SEvan Quan 2501e098bc96SEvan Quan if (err) 2502e098bc96SEvan Quan return err; 2503e098bc96SEvan Quan 2504e098bc96SEvan Quan return count; 2505e098bc96SEvan Quan } 2506e098bc96SEvan Quan 2507e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev, 2508e098bc96SEvan Quan struct device_attribute *attr, 2509e098bc96SEvan Quan char *buf) 2510e098bc96SEvan Quan { 2511e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2512e098bc96SEvan Quan int err; 2513e098bc96SEvan Quan u32 speed = 0; 2514e098bc96SEvan Quan 251553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2516e098bc96SEvan Quan return -EPERM; 2517d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2518d2ae842dSAlex Deucher return -EPERM; 2519e098bc96SEvan Quan 25204a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2521e098bc96SEvan Quan if (err < 0) { 25224a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2523e098bc96SEvan Quan return err; 2524e098bc96SEvan Quan } 2525e098bc96SEvan Quan 25260d8318e1SEvan Quan err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed); 2527e098bc96SEvan Quan 25284a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 25294a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2530e098bc96SEvan Quan 2531e098bc96SEvan Quan if (err) 2532e098bc96SEvan Quan return err; 2533e098bc96SEvan Quan 2534fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", speed); 2535e098bc96SEvan Quan } 2536e098bc96SEvan Quan 2537e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev, 2538e098bc96SEvan Quan struct device_attribute *attr, 2539e098bc96SEvan Quan char *buf) 2540e098bc96SEvan Quan { 2541e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2542e098bc96SEvan Quan int err; 2543e098bc96SEvan Quan u32 speed = 0; 2544e098bc96SEvan Quan 254553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2546e098bc96SEvan Quan return -EPERM; 2547d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2548d2ae842dSAlex Deucher return -EPERM; 2549e098bc96SEvan Quan 25504a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2551e098bc96SEvan Quan if (err < 0) { 25524a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2553e098bc96SEvan Quan return err; 2554e098bc96SEvan Quan } 2555e098bc96SEvan Quan 2556e098bc96SEvan Quan err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed); 2557e098bc96SEvan Quan 25584a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 25594a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2560e098bc96SEvan Quan 2561e098bc96SEvan Quan if (err) 2562e098bc96SEvan Quan return err; 2563e098bc96SEvan Quan 2564fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", speed); 2565e098bc96SEvan Quan } 2566e098bc96SEvan Quan 2567e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev, 2568e098bc96SEvan Quan struct device_attribute *attr, 2569e098bc96SEvan Quan char *buf) 2570e098bc96SEvan Quan { 2571e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2572e098bc96SEvan Quan u32 min_rpm = 0; 2573e098bc96SEvan Quan u32 size = sizeof(min_rpm); 2574e098bc96SEvan Quan int r; 2575e098bc96SEvan Quan 257653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2577e098bc96SEvan Quan return -EPERM; 2578d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2579d2ae842dSAlex Deucher return -EPERM; 2580e098bc96SEvan Quan 25814a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2582e098bc96SEvan Quan if (r < 0) { 25834a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2584e098bc96SEvan Quan return r; 2585e098bc96SEvan Quan } 2586e098bc96SEvan Quan 2587e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM, 2588e098bc96SEvan Quan (void *)&min_rpm, &size); 2589e098bc96SEvan Quan 25904a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 25914a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2592e098bc96SEvan Quan 2593e098bc96SEvan Quan if (r) 2594e098bc96SEvan Quan return r; 2595e098bc96SEvan Quan 2596a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", min_rpm); 2597e098bc96SEvan Quan } 2598e098bc96SEvan Quan 2599e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev, 2600e098bc96SEvan Quan struct device_attribute *attr, 2601e098bc96SEvan Quan char *buf) 2602e098bc96SEvan Quan { 2603e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2604e098bc96SEvan Quan u32 max_rpm = 0; 2605e098bc96SEvan Quan u32 size = sizeof(max_rpm); 2606e098bc96SEvan Quan int r; 2607e098bc96SEvan Quan 260853b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2609e098bc96SEvan Quan return -EPERM; 2610d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2611d2ae842dSAlex Deucher return -EPERM; 2612e098bc96SEvan Quan 26134a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2614e098bc96SEvan Quan if (r < 0) { 26154a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2616e098bc96SEvan Quan return r; 2617e098bc96SEvan Quan } 2618e098bc96SEvan Quan 2619e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM, 2620e098bc96SEvan Quan (void *)&max_rpm, &size); 2621e098bc96SEvan Quan 26224a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 26234a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2624e098bc96SEvan Quan 2625e098bc96SEvan Quan if (r) 2626e098bc96SEvan Quan return r; 2627e098bc96SEvan Quan 2628a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", max_rpm); 2629e098bc96SEvan Quan } 2630e098bc96SEvan Quan 2631e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev, 2632e098bc96SEvan Quan struct device_attribute *attr, 2633e098bc96SEvan Quan char *buf) 2634e098bc96SEvan Quan { 2635e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2636e098bc96SEvan Quan int err; 2637e098bc96SEvan Quan u32 rpm = 0; 2638e098bc96SEvan Quan 263953b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2640e098bc96SEvan Quan return -EPERM; 2641d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2642d2ae842dSAlex Deucher return -EPERM; 2643e098bc96SEvan Quan 26444a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2645e098bc96SEvan Quan if (err < 0) { 26464a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2647e098bc96SEvan Quan return err; 2648e098bc96SEvan Quan } 2649e098bc96SEvan Quan 2650e098bc96SEvan Quan err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm); 2651e098bc96SEvan Quan 26524a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 26534a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2654e098bc96SEvan Quan 2655e098bc96SEvan Quan if (err) 2656e098bc96SEvan Quan return err; 2657e098bc96SEvan Quan 2658fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", rpm); 2659e098bc96SEvan Quan } 2660e098bc96SEvan Quan 2661e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev, 2662e098bc96SEvan Quan struct device_attribute *attr, 2663e098bc96SEvan Quan const char *buf, size_t count) 2664e098bc96SEvan Quan { 2665e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2666e098bc96SEvan Quan int err; 2667e098bc96SEvan Quan u32 value; 2668e098bc96SEvan Quan u32 pwm_mode; 2669e098bc96SEvan Quan 267053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2671e098bc96SEvan Quan return -EPERM; 2672d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2673d2ae842dSAlex Deucher return -EPERM; 2674e098bc96SEvan Quan 267579c65f3fSEvan Quan err = kstrtou32(buf, 10, &value); 267679c65f3fSEvan Quan if (err) 267779c65f3fSEvan Quan return err; 267879c65f3fSEvan Quan 26794a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2680e098bc96SEvan Quan if (err < 0) { 26814a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2682e098bc96SEvan Quan return err; 2683e098bc96SEvan Quan } 2684e098bc96SEvan Quan 268579c65f3fSEvan Quan err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 268679c65f3fSEvan Quan if (err) 268779c65f3fSEvan Quan goto out; 2688e098bc96SEvan Quan 2689e098bc96SEvan Quan if (pwm_mode != AMD_FAN_CTRL_MANUAL) { 269079c65f3fSEvan Quan err = -ENODATA; 269179c65f3fSEvan Quan goto out; 2692e098bc96SEvan Quan } 2693e098bc96SEvan Quan 2694e098bc96SEvan Quan err = amdgpu_dpm_set_fan_speed_rpm(adev, value); 2695e098bc96SEvan Quan 269679c65f3fSEvan Quan out: 26974a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 26984a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2699e098bc96SEvan Quan 2700e098bc96SEvan Quan if (err) 2701e098bc96SEvan Quan return err; 2702e098bc96SEvan Quan 2703e098bc96SEvan Quan return count; 2704e098bc96SEvan Quan } 2705e098bc96SEvan Quan 2706e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev, 2707e098bc96SEvan Quan struct device_attribute *attr, 2708e098bc96SEvan Quan char *buf) 2709e098bc96SEvan Quan { 2710e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2711e098bc96SEvan Quan u32 pwm_mode = 0; 2712e098bc96SEvan Quan int ret; 2713e098bc96SEvan Quan 271453b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2715e098bc96SEvan Quan return -EPERM; 2716d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2717d2ae842dSAlex Deucher return -EPERM; 2718e098bc96SEvan Quan 27194a580877SLuben Tuikov ret = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2720e098bc96SEvan Quan if (ret < 0) { 27214a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2722e098bc96SEvan Quan return ret; 2723e098bc96SEvan Quan } 2724e098bc96SEvan Quan 272579c65f3fSEvan Quan ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode); 272679c65f3fSEvan Quan 27274a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 27284a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 272979c65f3fSEvan Quan 273079c65f3fSEvan Quan if (ret) 2731e098bc96SEvan Quan return -EINVAL; 2732e098bc96SEvan Quan 2733fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1); 2734e098bc96SEvan Quan } 2735e098bc96SEvan Quan 2736e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev, 2737e098bc96SEvan Quan struct device_attribute *attr, 2738e098bc96SEvan Quan const char *buf, 2739e098bc96SEvan Quan size_t count) 2740e098bc96SEvan Quan { 2741e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2742e098bc96SEvan Quan int err; 2743e098bc96SEvan Quan int value; 2744e098bc96SEvan Quan u32 pwm_mode; 2745e098bc96SEvan Quan 274653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2747e098bc96SEvan Quan return -EPERM; 2748d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2749d2ae842dSAlex Deucher return -EPERM; 2750e098bc96SEvan Quan 2751e098bc96SEvan Quan err = kstrtoint(buf, 10, &value); 2752e098bc96SEvan Quan if (err) 2753e098bc96SEvan Quan return err; 2754e098bc96SEvan Quan 2755e098bc96SEvan Quan if (value == 0) 2756e098bc96SEvan Quan pwm_mode = AMD_FAN_CTRL_AUTO; 2757e098bc96SEvan Quan else if (value == 1) 2758e098bc96SEvan Quan pwm_mode = AMD_FAN_CTRL_MANUAL; 2759e098bc96SEvan Quan else 2760e098bc96SEvan Quan return -EINVAL; 2761e098bc96SEvan Quan 27624a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2763e098bc96SEvan Quan if (err < 0) { 27644a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2765e098bc96SEvan Quan return err; 2766e098bc96SEvan Quan } 2767e098bc96SEvan Quan 276879c65f3fSEvan Quan err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode); 2769e098bc96SEvan Quan 27704a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 27714a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2772e098bc96SEvan Quan 277379c65f3fSEvan Quan if (err) 277479c65f3fSEvan Quan return -EINVAL; 277579c65f3fSEvan Quan 2776e098bc96SEvan Quan return count; 2777e098bc96SEvan Quan } 2778e098bc96SEvan Quan 2779e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev, 2780e098bc96SEvan Quan struct device_attribute *attr, 2781e098bc96SEvan Quan char *buf) 2782e098bc96SEvan Quan { 2783e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2784e098bc96SEvan Quan u32 vddgfx; 2785e098bc96SEvan Quan int r, size = sizeof(vddgfx); 2786e098bc96SEvan Quan 278753b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2788e098bc96SEvan Quan return -EPERM; 2789d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2790d2ae842dSAlex Deucher return -EPERM; 2791e098bc96SEvan Quan 27924a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2793e098bc96SEvan Quan if (r < 0) { 27944a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2795e098bc96SEvan Quan return r; 2796e098bc96SEvan Quan } 2797e098bc96SEvan Quan 2798e098bc96SEvan Quan /* get the voltage */ 2799e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, 2800e098bc96SEvan Quan (void *)&vddgfx, &size); 2801e098bc96SEvan Quan 28024a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 28034a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2804e098bc96SEvan Quan 2805e098bc96SEvan Quan if (r) 2806e098bc96SEvan Quan return r; 2807e098bc96SEvan Quan 2808a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", vddgfx); 2809e098bc96SEvan Quan } 2810e098bc96SEvan Quan 2811e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev, 2812e098bc96SEvan Quan struct device_attribute *attr, 2813e098bc96SEvan Quan char *buf) 2814e098bc96SEvan Quan { 2815a9ca9bb3STian Tao return sysfs_emit(buf, "vddgfx\n"); 2816e098bc96SEvan Quan } 2817e098bc96SEvan Quan 2818e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev, 2819e098bc96SEvan Quan struct device_attribute *attr, 2820e098bc96SEvan Quan char *buf) 2821e098bc96SEvan Quan { 2822e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2823e098bc96SEvan Quan u32 vddnb; 2824e098bc96SEvan Quan int r, size = sizeof(vddnb); 2825e098bc96SEvan Quan 282653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2827e098bc96SEvan Quan return -EPERM; 2828d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2829d2ae842dSAlex Deucher return -EPERM; 2830e098bc96SEvan Quan 2831e098bc96SEvan Quan /* only APUs have vddnb */ 2832e098bc96SEvan Quan if (!(adev->flags & AMD_IS_APU)) 2833e098bc96SEvan Quan return -EINVAL; 2834e098bc96SEvan Quan 28354a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2836e098bc96SEvan Quan if (r < 0) { 28374a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2838e098bc96SEvan Quan return r; 2839e098bc96SEvan Quan } 2840e098bc96SEvan Quan 2841e098bc96SEvan Quan /* get the voltage */ 2842e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, 2843e098bc96SEvan Quan (void *)&vddnb, &size); 2844e098bc96SEvan Quan 28454a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 28464a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2847e098bc96SEvan Quan 2848e098bc96SEvan Quan if (r) 2849e098bc96SEvan Quan return r; 2850e098bc96SEvan Quan 2851a9ca9bb3STian Tao return sysfs_emit(buf, "%d\n", vddnb); 2852e098bc96SEvan Quan } 2853e098bc96SEvan Quan 2854e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev, 2855e098bc96SEvan Quan struct device_attribute *attr, 2856e098bc96SEvan Quan char *buf) 2857e098bc96SEvan Quan { 2858a9ca9bb3STian Tao return sysfs_emit(buf, "vddnb\n"); 2859e098bc96SEvan Quan } 2860e098bc96SEvan Quan 2861e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev, 2862e098bc96SEvan Quan struct device_attribute *attr, 2863e098bc96SEvan Quan char *buf) 2864e098bc96SEvan Quan { 2865e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2866e098bc96SEvan Quan u32 query = 0; 2867e098bc96SEvan Quan int r, size = sizeof(u32); 2868e098bc96SEvan Quan unsigned uw; 2869e098bc96SEvan Quan 287053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2871e098bc96SEvan Quan return -EPERM; 2872d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2873d2ae842dSAlex Deucher return -EPERM; 2874e098bc96SEvan Quan 28754a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2876e098bc96SEvan Quan if (r < 0) { 28774a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2878e098bc96SEvan Quan return r; 2879e098bc96SEvan Quan } 2880e098bc96SEvan Quan 2881e098bc96SEvan Quan /* get the voltage */ 2882e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, 2883e098bc96SEvan Quan (void *)&query, &size); 2884e098bc96SEvan Quan 28854a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 28864a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2887e098bc96SEvan Quan 2888e098bc96SEvan Quan if (r) 2889e098bc96SEvan Quan return r; 2890e098bc96SEvan Quan 2891e098bc96SEvan Quan /* convert to microwatts */ 2892e098bc96SEvan Quan uw = (query >> 8) * 1000000 + (query & 0xff) * 1000; 2893e098bc96SEvan Quan 2894a9ca9bb3STian Tao return sysfs_emit(buf, "%u\n", uw); 2895e098bc96SEvan Quan } 2896e098bc96SEvan Quan 2897e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev, 2898e098bc96SEvan Quan struct device_attribute *attr, 2899e098bc96SEvan Quan char *buf) 2900e098bc96SEvan Quan { 2901fdf8eea5SDarren Powell return sysfs_emit(buf, "%i\n", 0); 2902e098bc96SEvan Quan } 2903e098bc96SEvan Quan 290491161b06SDarren Powell 290591161b06SDarren Powell static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev, 2906e098bc96SEvan Quan struct device_attribute *attr, 290791161b06SDarren Powell char *buf, 290891161b06SDarren Powell enum pp_power_limit_level pp_limit_level) 2909e098bc96SEvan Quan { 2910e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2911a40a020dSDarren Powell enum pp_power_type power_type = to_sensor_dev_attr(attr)->index; 2912a40a020dSDarren Powell uint32_t limit; 2913e098bc96SEvan Quan ssize_t size; 2914e098bc96SEvan Quan int r; 2915e098bc96SEvan Quan 291653b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2917e098bc96SEvan Quan return -EPERM; 2918d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2919d2ae842dSAlex Deucher return -EPERM; 2920e098bc96SEvan Quan 29214a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 2922e098bc96SEvan Quan if (r < 0) { 29234a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2924e098bc96SEvan Quan return r; 2925e098bc96SEvan Quan } 2926e098bc96SEvan Quan 292779c65f3fSEvan Quan r = amdgpu_dpm_get_power_limit(adev, &limit, 292804bec521SDarren Powell pp_limit_level, power_type); 2929dc2a8240SDarren Powell 2930dc2a8240SDarren Powell if (!r) 293109b6744cSDarren Powell size = sysfs_emit(buf, "%u\n", limit * 1000000); 2932dc2a8240SDarren Powell else 293309b6744cSDarren Powell size = sysfs_emit(buf, "\n"); 2934e098bc96SEvan Quan 29354a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 29364a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 2937e098bc96SEvan Quan 2938e098bc96SEvan Quan return size; 2939e098bc96SEvan Quan } 2940e098bc96SEvan Quan 294191161b06SDarren Powell 294291161b06SDarren Powell static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev, 294391161b06SDarren Powell struct device_attribute *attr, 294491161b06SDarren Powell char *buf) 294591161b06SDarren Powell { 294691161b06SDarren Powell return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX); 294791161b06SDarren Powell 294891161b06SDarren Powell } 294991161b06SDarren Powell 2950e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev, 2951e098bc96SEvan Quan struct device_attribute *attr, 2952e098bc96SEvan Quan char *buf) 2953e098bc96SEvan Quan { 295491161b06SDarren Powell return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT); 2955e098bc96SEvan Quan 2956e098bc96SEvan Quan } 2957e098bc96SEvan Quan 29586e58941cSEric Huang static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev, 29596e58941cSEric Huang struct device_attribute *attr, 29606e58941cSEric Huang char *buf) 29616e58941cSEric Huang { 296291161b06SDarren Powell return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT); 29636e58941cSEric Huang 29646e58941cSEric Huang } 29656e58941cSEric Huang 2966ae07970aSXiaomeng Hou static ssize_t amdgpu_hwmon_show_power_label(struct device *dev, 2967ae07970aSXiaomeng Hou struct device_attribute *attr, 2968ae07970aSXiaomeng Hou char *buf) 2969ae07970aSXiaomeng Hou { 29703b99e8e3SYang Wang struct amdgpu_device *adev = dev_get_drvdata(dev); 29718ecad8d6SLijo Lazar uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 2972ae07970aSXiaomeng Hou 29738ecad8d6SLijo Lazar if (gc_ver == IP_VERSION(10, 3, 1)) 2974a9ca9bb3STian Tao return sysfs_emit(buf, "%s\n", 29753b99e8e3SYang Wang to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ? 29763b99e8e3SYang Wang "fastPPT" : "slowPPT"); 29773b99e8e3SYang Wang else 29783b99e8e3SYang Wang return sysfs_emit(buf, "PPT\n"); 2979ae07970aSXiaomeng Hou } 2980e098bc96SEvan Quan 2981e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev, 2982e098bc96SEvan Quan struct device_attribute *attr, 2983e098bc96SEvan Quan const char *buf, 2984e098bc96SEvan Quan size_t count) 2985e098bc96SEvan Quan { 2986e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 2987ae07970aSXiaomeng Hou int limit_type = to_sensor_dev_attr(attr)->index; 2988e098bc96SEvan Quan int err; 2989e098bc96SEvan Quan u32 value; 2990e098bc96SEvan Quan 299153b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 2992e098bc96SEvan Quan return -EPERM; 2993d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 2994d2ae842dSAlex Deucher return -EPERM; 2995e098bc96SEvan Quan 2996e098bc96SEvan Quan if (amdgpu_sriov_vf(adev)) 2997e098bc96SEvan Quan return -EINVAL; 2998e098bc96SEvan Quan 2999e098bc96SEvan Quan err = kstrtou32(buf, 10, &value); 3000e098bc96SEvan Quan if (err) 3001e098bc96SEvan Quan return err; 3002e098bc96SEvan Quan 3003e098bc96SEvan Quan value = value / 1000000; /* convert to Watt */ 3004ae07970aSXiaomeng Hou value |= limit_type << 24; 3005e098bc96SEvan Quan 30064a580877SLuben Tuikov err = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3007e098bc96SEvan Quan if (err < 0) { 30084a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3009e098bc96SEvan Quan return err; 3010e098bc96SEvan Quan } 3011e098bc96SEvan Quan 301279c65f3fSEvan Quan err = amdgpu_dpm_set_power_limit(adev, value); 3013e098bc96SEvan Quan 30144a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 30154a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3016e098bc96SEvan Quan 3017e098bc96SEvan Quan if (err) 3018e098bc96SEvan Quan return err; 3019e098bc96SEvan Quan 3020e098bc96SEvan Quan return count; 3021e098bc96SEvan Quan } 3022e098bc96SEvan Quan 3023e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk(struct device *dev, 3024e098bc96SEvan Quan struct device_attribute *attr, 3025e098bc96SEvan Quan char *buf) 3026e098bc96SEvan Quan { 3027e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 3028e098bc96SEvan Quan uint32_t sclk; 3029e098bc96SEvan Quan int r, size = sizeof(sclk); 3030e098bc96SEvan Quan 303153b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 3032e098bc96SEvan Quan return -EPERM; 3033d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 3034d2ae842dSAlex Deucher return -EPERM; 3035e098bc96SEvan Quan 30364a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3037e098bc96SEvan Quan if (r < 0) { 30384a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3039e098bc96SEvan Quan return r; 3040e098bc96SEvan Quan } 3041e098bc96SEvan Quan 3042e098bc96SEvan Quan /* get the sclk */ 3043e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, 3044e098bc96SEvan Quan (void *)&sclk, &size); 3045e098bc96SEvan Quan 30464a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 30474a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3048e098bc96SEvan Quan 3049e098bc96SEvan Quan if (r) 3050e098bc96SEvan Quan return r; 3051e098bc96SEvan Quan 3052a9ca9bb3STian Tao return sysfs_emit(buf, "%u\n", sclk * 10 * 1000); 3053e098bc96SEvan Quan } 3054e098bc96SEvan Quan 3055e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev, 3056e098bc96SEvan Quan struct device_attribute *attr, 3057e098bc96SEvan Quan char *buf) 3058e098bc96SEvan Quan { 3059a9ca9bb3STian Tao return sysfs_emit(buf, "sclk\n"); 3060e098bc96SEvan Quan } 3061e098bc96SEvan Quan 3062e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk(struct device *dev, 3063e098bc96SEvan Quan struct device_attribute *attr, 3064e098bc96SEvan Quan char *buf) 3065e098bc96SEvan Quan { 3066e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 3067e098bc96SEvan Quan uint32_t mclk; 3068e098bc96SEvan Quan int r, size = sizeof(mclk); 3069e098bc96SEvan Quan 307053b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 3071e098bc96SEvan Quan return -EPERM; 3072d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 3073d2ae842dSAlex Deucher return -EPERM; 3074e098bc96SEvan Quan 30754a580877SLuben Tuikov r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 3076e098bc96SEvan Quan if (r < 0) { 30774a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3078e098bc96SEvan Quan return r; 3079e098bc96SEvan Quan } 3080e098bc96SEvan Quan 3081e098bc96SEvan Quan /* get the sclk */ 3082e098bc96SEvan Quan r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, 3083e098bc96SEvan Quan (void *)&mclk, &size); 3084e098bc96SEvan Quan 30854a580877SLuben Tuikov pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 30864a580877SLuben Tuikov pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 3087e098bc96SEvan Quan 3088e098bc96SEvan Quan if (r) 3089e098bc96SEvan Quan return r; 3090e098bc96SEvan Quan 3091a9ca9bb3STian Tao return sysfs_emit(buf, "%u\n", mclk * 10 * 1000); 3092e098bc96SEvan Quan } 3093e098bc96SEvan Quan 3094e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev, 3095e098bc96SEvan Quan struct device_attribute *attr, 3096e098bc96SEvan Quan char *buf) 3097e098bc96SEvan Quan { 3098a9ca9bb3STian Tao return sysfs_emit(buf, "mclk\n"); 3099e098bc96SEvan Quan } 3100e098bc96SEvan Quan 3101e098bc96SEvan Quan /** 3102e098bc96SEvan Quan * DOC: hwmon 3103e098bc96SEvan Quan * 3104e098bc96SEvan Quan * The amdgpu driver exposes the following sensor interfaces: 3105e098bc96SEvan Quan * 3106e098bc96SEvan Quan * - GPU temperature (via the on-die sensor) 3107e098bc96SEvan Quan * 3108e098bc96SEvan Quan * - GPU voltage 3109e098bc96SEvan Quan * 3110e098bc96SEvan Quan * - Northbridge voltage (APUs only) 3111e098bc96SEvan Quan * 3112e098bc96SEvan Quan * - GPU power 3113e098bc96SEvan Quan * 3114e098bc96SEvan Quan * - GPU fan 3115e098bc96SEvan Quan * 3116e098bc96SEvan Quan * - GPU gfx/compute engine clock 3117e098bc96SEvan Quan * 3118e098bc96SEvan Quan * - GPU memory clock (dGPU only) 3119e098bc96SEvan Quan * 3120e098bc96SEvan Quan * hwmon interfaces for GPU temperature: 3121e098bc96SEvan Quan * 3122e098bc96SEvan Quan * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius 3123e098bc96SEvan Quan * - temp2_input and temp3_input are supported on SOC15 dGPUs only 3124e098bc96SEvan Quan * 3125e098bc96SEvan Quan * - temp[1-3]_label: temperature channel label 3126e098bc96SEvan Quan * - temp2_label and temp3_label are supported on SOC15 dGPUs only 3127e098bc96SEvan Quan * 3128e098bc96SEvan Quan * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius 3129e098bc96SEvan Quan * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only 3130e098bc96SEvan Quan * 3131e098bc96SEvan Quan * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius 3132e098bc96SEvan Quan * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only 3133e098bc96SEvan Quan * 3134e098bc96SEvan Quan * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius 3135e098bc96SEvan Quan * - these are supported on SOC15 dGPUs only 3136e098bc96SEvan Quan * 3137e098bc96SEvan Quan * hwmon interfaces for GPU voltage: 3138e098bc96SEvan Quan * 3139e098bc96SEvan Quan * - in0_input: the voltage on the GPU in millivolts 3140e098bc96SEvan Quan * 3141e098bc96SEvan Quan * - in1_input: the voltage on the Northbridge in millivolts 3142e098bc96SEvan Quan * 3143e098bc96SEvan Quan * hwmon interfaces for GPU power: 3144e098bc96SEvan Quan * 314529f5be8dSAlex Deucher * - power1_average: average power used by the SoC in microWatts. On APUs this includes the CPU. 3146e098bc96SEvan Quan * 3147e098bc96SEvan Quan * - power1_cap_min: minimum cap supported in microWatts 3148e098bc96SEvan Quan * 3149e098bc96SEvan Quan * - power1_cap_max: maximum cap supported in microWatts 3150e098bc96SEvan Quan * 3151e098bc96SEvan Quan * - power1_cap: selected power cap in microWatts 3152e098bc96SEvan Quan * 3153e098bc96SEvan Quan * hwmon interfaces for GPU fan: 3154e098bc96SEvan Quan * 3155e098bc96SEvan Quan * - pwm1: pulse width modulation fan level (0-255) 3156e098bc96SEvan Quan * 3157e098bc96SEvan Quan * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control) 3158e098bc96SEvan Quan * 3159e098bc96SEvan Quan * - pwm1_min: pulse width modulation fan control minimum level (0) 3160e098bc96SEvan Quan * 3161e098bc96SEvan Quan * - pwm1_max: pulse width modulation fan control maximum level (255) 3162e098bc96SEvan Quan * 3163e5527d8cSBhaskar Chowdhury * - fan1_min: a minimum value Unit: revolution/min (RPM) 3164e098bc96SEvan Quan * 3165e5527d8cSBhaskar Chowdhury * - fan1_max: a maximum value Unit: revolution/max (RPM) 3166e098bc96SEvan Quan * 3167e098bc96SEvan Quan * - fan1_input: fan speed in RPM 3168e098bc96SEvan Quan * 3169e098bc96SEvan Quan * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM) 3170e098bc96SEvan Quan * 3171e098bc96SEvan Quan * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable 3172e098bc96SEvan Quan * 317396401f7cSEvan Quan * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time. 317496401f7cSEvan Quan * That will get the former one overridden. 317596401f7cSEvan Quan * 3176e098bc96SEvan Quan * hwmon interfaces for GPU clocks: 3177e098bc96SEvan Quan * 3178e098bc96SEvan Quan * - freq1_input: the gfx/compute clock in hertz 3179e098bc96SEvan Quan * 3180e098bc96SEvan Quan * - freq2_input: the memory clock in hertz 3181e098bc96SEvan Quan * 3182e098bc96SEvan Quan * You can use hwmon tools like sensors to view this information on your system. 3183e098bc96SEvan Quan * 3184e098bc96SEvan Quan */ 3185e098bc96SEvan Quan 3186e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE); 3187e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0); 3188e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1); 3189e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE); 3190e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION); 3191e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0); 3192e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1); 3193e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION); 3194e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM); 3195e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0); 3196e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1); 3197e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM); 3198e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE); 3199e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION); 3200e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM); 3201e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0); 3202e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0); 3203e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0); 3204e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0); 3205e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0); 3206e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0); 3207e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0); 3208e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0); 3209e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0); 3210e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0); 3211e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0); 3212e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0); 3213e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0); 3214e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0); 3215e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0); 3216e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0); 3217e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0); 32186e58941cSEric Huang static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0); 3219ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0); 3220ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1); 3221ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1); 3222ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1); 3223ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1); 32246e58941cSEric Huang static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1); 3225ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1); 3226e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0); 3227e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0); 3228e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0); 3229e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0); 3230e098bc96SEvan Quan 3231e098bc96SEvan Quan static struct attribute *hwmon_attributes[] = { 3232e098bc96SEvan Quan &sensor_dev_attr_temp1_input.dev_attr.attr, 3233e098bc96SEvan Quan &sensor_dev_attr_temp1_crit.dev_attr.attr, 3234e098bc96SEvan Quan &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 3235e098bc96SEvan Quan &sensor_dev_attr_temp2_input.dev_attr.attr, 3236e098bc96SEvan Quan &sensor_dev_attr_temp2_crit.dev_attr.attr, 3237e098bc96SEvan Quan &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr, 3238e098bc96SEvan Quan &sensor_dev_attr_temp3_input.dev_attr.attr, 3239e098bc96SEvan Quan &sensor_dev_attr_temp3_crit.dev_attr.attr, 3240e098bc96SEvan Quan &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr, 3241e098bc96SEvan Quan &sensor_dev_attr_temp1_emergency.dev_attr.attr, 3242e098bc96SEvan Quan &sensor_dev_attr_temp2_emergency.dev_attr.attr, 3243e098bc96SEvan Quan &sensor_dev_attr_temp3_emergency.dev_attr.attr, 3244e098bc96SEvan Quan &sensor_dev_attr_temp1_label.dev_attr.attr, 3245e098bc96SEvan Quan &sensor_dev_attr_temp2_label.dev_attr.attr, 3246e098bc96SEvan Quan &sensor_dev_attr_temp3_label.dev_attr.attr, 3247e098bc96SEvan Quan &sensor_dev_attr_pwm1.dev_attr.attr, 3248e098bc96SEvan Quan &sensor_dev_attr_pwm1_enable.dev_attr.attr, 3249e098bc96SEvan Quan &sensor_dev_attr_pwm1_min.dev_attr.attr, 3250e098bc96SEvan Quan &sensor_dev_attr_pwm1_max.dev_attr.attr, 3251e098bc96SEvan Quan &sensor_dev_attr_fan1_input.dev_attr.attr, 3252e098bc96SEvan Quan &sensor_dev_attr_fan1_min.dev_attr.attr, 3253e098bc96SEvan Quan &sensor_dev_attr_fan1_max.dev_attr.attr, 3254e098bc96SEvan Quan &sensor_dev_attr_fan1_target.dev_attr.attr, 3255e098bc96SEvan Quan &sensor_dev_attr_fan1_enable.dev_attr.attr, 3256e098bc96SEvan Quan &sensor_dev_attr_in0_input.dev_attr.attr, 3257e098bc96SEvan Quan &sensor_dev_attr_in0_label.dev_attr.attr, 3258e098bc96SEvan Quan &sensor_dev_attr_in1_input.dev_attr.attr, 3259e098bc96SEvan Quan &sensor_dev_attr_in1_label.dev_attr.attr, 3260e098bc96SEvan Quan &sensor_dev_attr_power1_average.dev_attr.attr, 3261e098bc96SEvan Quan &sensor_dev_attr_power1_cap_max.dev_attr.attr, 3262e098bc96SEvan Quan &sensor_dev_attr_power1_cap_min.dev_attr.attr, 3263e098bc96SEvan Quan &sensor_dev_attr_power1_cap.dev_attr.attr, 32646e58941cSEric Huang &sensor_dev_attr_power1_cap_default.dev_attr.attr, 3265ae07970aSXiaomeng Hou &sensor_dev_attr_power1_label.dev_attr.attr, 3266ae07970aSXiaomeng Hou &sensor_dev_attr_power2_average.dev_attr.attr, 3267ae07970aSXiaomeng Hou &sensor_dev_attr_power2_cap_max.dev_attr.attr, 3268ae07970aSXiaomeng Hou &sensor_dev_attr_power2_cap_min.dev_attr.attr, 3269ae07970aSXiaomeng Hou &sensor_dev_attr_power2_cap.dev_attr.attr, 32706e58941cSEric Huang &sensor_dev_attr_power2_cap_default.dev_attr.attr, 3271ae07970aSXiaomeng Hou &sensor_dev_attr_power2_label.dev_attr.attr, 3272e098bc96SEvan Quan &sensor_dev_attr_freq1_input.dev_attr.attr, 3273e098bc96SEvan Quan &sensor_dev_attr_freq1_label.dev_attr.attr, 3274e098bc96SEvan Quan &sensor_dev_attr_freq2_input.dev_attr.attr, 3275e098bc96SEvan Quan &sensor_dev_attr_freq2_label.dev_attr.attr, 3276e098bc96SEvan Quan NULL 3277e098bc96SEvan Quan }; 3278e098bc96SEvan Quan 3279e098bc96SEvan Quan static umode_t hwmon_attributes_visible(struct kobject *kobj, 3280e098bc96SEvan Quan struct attribute *attr, int index) 3281e098bc96SEvan Quan { 3282e098bc96SEvan Quan struct device *dev = kobj_to_dev(kobj); 3283e098bc96SEvan Quan struct amdgpu_device *adev = dev_get_drvdata(dev); 3284e098bc96SEvan Quan umode_t effective_mode = attr->mode; 32858ecad8d6SLijo Lazar uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3286e098bc96SEvan Quan 3287e098bc96SEvan Quan /* under multi-vf mode, the hwmon attributes are all not supported */ 3288e098bc96SEvan Quan if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev)) 3289e098bc96SEvan Quan return 0; 3290e098bc96SEvan Quan 32914f0f1b58SDanijel Slivka /* under pp one vf mode manage of hwmon attributes is not supported */ 32924f0f1b58SDanijel Slivka if (amdgpu_sriov_is_pp_one_vf(adev)) 32934f0f1b58SDanijel Slivka effective_mode &= ~S_IWUSR; 32944f0f1b58SDanijel Slivka 3295e098bc96SEvan Quan /* Skip fan attributes if fan is not present */ 3296e098bc96SEvan Quan if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3297e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3298e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3299e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3300e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3301e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3302e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3303e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3304e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3305e098bc96SEvan Quan return 0; 3306e098bc96SEvan Quan 3307e098bc96SEvan Quan /* Skip fan attributes on APU */ 3308e098bc96SEvan Quan if ((adev->flags & AMD_IS_APU) && 3309e098bc96SEvan Quan (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3310e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3311e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3312e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3313e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3314e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3315e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3316e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3317e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3318e098bc96SEvan Quan return 0; 3319e098bc96SEvan Quan 3320e098bc96SEvan Quan /* Skip crit temp on APU */ 3321e098bc96SEvan Quan if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) && 3322e098bc96SEvan Quan (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3323e098bc96SEvan Quan attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 3324e098bc96SEvan Quan return 0; 3325e098bc96SEvan Quan 3326e098bc96SEvan Quan /* Skip limit attributes if DPM is not enabled */ 3327e098bc96SEvan Quan if (!adev->pm.dpm_enabled && 3328e098bc96SEvan Quan (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 3329e098bc96SEvan Quan attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 3330e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1.dev_attr.attr || 3331e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 3332e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3333e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr || 3334e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_input.dev_attr.attr || 3335e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr || 3336e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3337e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_target.dev_attr.attr || 3338e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_enable.dev_attr.attr)) 3339e098bc96SEvan Quan return 0; 3340e098bc96SEvan Quan 3341e098bc96SEvan Quan /* mask fan attributes if we have no bindings for this asic to expose */ 3342685fae24SEvan Quan if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3343e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 3344685fae24SEvan Quan ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) && 3345e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 3346e098bc96SEvan Quan effective_mode &= ~S_IRUGO; 3347e098bc96SEvan Quan 3348685fae24SEvan Quan if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3349e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 3350685fae24SEvan Quan ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) && 3351e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 3352e098bc96SEvan Quan effective_mode &= ~S_IWUSR; 3353e098bc96SEvan Quan 33548ecad8d6SLijo Lazar /* not implemented yet for GC 10.3.1 APUs */ 3355ae07970aSXiaomeng Hou if (((adev->family == AMDGPU_FAMILY_SI) || 33568ecad8d6SLijo Lazar ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)))) && 3357367deb67SAlex Deucher (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr || 3358e098bc96SEvan Quan attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr || 33596e58941cSEric Huang attr == &sensor_dev_attr_power1_cap.dev_attr.attr || 33606e58941cSEric Huang attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr)) 3361e098bc96SEvan Quan return 0; 3362e098bc96SEvan Quan 33638ecad8d6SLijo Lazar /* not implemented yet for APUs having <= GC 9.3.0 */ 3364367deb67SAlex Deucher if (((adev->family == AMDGPU_FAMILY_SI) || 33658ecad8d6SLijo Lazar ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) && 3366367deb67SAlex Deucher (attr == &sensor_dev_attr_power1_average.dev_attr.attr)) 3367367deb67SAlex Deucher return 0; 3368367deb67SAlex Deucher 3369e098bc96SEvan Quan /* hide max/min values if we can't both query and manage the fan */ 3370685fae24SEvan Quan if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) && 3371685fae24SEvan Quan (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) && 3372685fae24SEvan Quan (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3373685fae24SEvan Quan (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) && 3374e098bc96SEvan Quan (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 3375e098bc96SEvan Quan attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 3376e098bc96SEvan Quan return 0; 3377e098bc96SEvan Quan 3378685fae24SEvan Quan if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) && 3379685fae24SEvan Quan (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) && 3380e098bc96SEvan Quan (attr == &sensor_dev_attr_fan1_max.dev_attr.attr || 3381e098bc96SEvan Quan attr == &sensor_dev_attr_fan1_min.dev_attr.attr)) 3382e098bc96SEvan Quan return 0; 3383e098bc96SEvan Quan 3384e098bc96SEvan Quan if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */ 3385e098bc96SEvan Quan adev->family == AMDGPU_FAMILY_KV) && /* not implemented yet */ 3386e098bc96SEvan Quan (attr == &sensor_dev_attr_in0_input.dev_attr.attr || 3387e098bc96SEvan Quan attr == &sensor_dev_attr_in0_label.dev_attr.attr)) 3388e098bc96SEvan Quan return 0; 3389e098bc96SEvan Quan 3390e098bc96SEvan Quan /* only APUs have vddnb */ 3391e098bc96SEvan Quan if (!(adev->flags & AMD_IS_APU) && 3392e098bc96SEvan Quan (attr == &sensor_dev_attr_in1_input.dev_attr.attr || 3393e098bc96SEvan Quan attr == &sensor_dev_attr_in1_label.dev_attr.attr)) 3394e098bc96SEvan Quan return 0; 3395e098bc96SEvan Quan 3396e098bc96SEvan Quan /* no mclk on APUs */ 3397e098bc96SEvan Quan if ((adev->flags & AMD_IS_APU) && 3398e098bc96SEvan Quan (attr == &sensor_dev_attr_freq2_input.dev_attr.attr || 3399e098bc96SEvan Quan attr == &sensor_dev_attr_freq2_label.dev_attr.attr)) 3400e098bc96SEvan Quan return 0; 3401e098bc96SEvan Quan 3402e098bc96SEvan Quan /* only SOC15 dGPUs support hotspot and mem temperatures */ 34038ecad8d6SLijo Lazar if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) && 3404e098bc96SEvan Quan (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr || 3405e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr || 3406e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_crit.dev_attr.attr || 3407e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr || 3408e098bc96SEvan Quan attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr || 3409e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr || 3410e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr || 3411e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_input.dev_attr.attr || 3412e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_input.dev_attr.attr || 3413e098bc96SEvan Quan attr == &sensor_dev_attr_temp2_label.dev_attr.attr || 3414e098bc96SEvan Quan attr == &sensor_dev_attr_temp3_label.dev_attr.attr)) 3415e098bc96SEvan Quan return 0; 3416e098bc96SEvan Quan 3417ae07970aSXiaomeng Hou /* only Vangogh has fast PPT limit and power labels */ 34188ecad8d6SLijo Lazar if (!(gc_ver == IP_VERSION(10, 3, 1)) && 3419ae07970aSXiaomeng Hou (attr == &sensor_dev_attr_power2_average.dev_attr.attr || 3420ae07970aSXiaomeng Hou attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr || 3421ae07970aSXiaomeng Hou attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr || 3422ae07970aSXiaomeng Hou attr == &sensor_dev_attr_power2_cap.dev_attr.attr || 34236e58941cSEric Huang attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr || 3424de7fbd02SYang Wang attr == &sensor_dev_attr_power2_label.dev_attr.attr)) 3425ae07970aSXiaomeng Hou return 0; 3426ae07970aSXiaomeng Hou 3427e098bc96SEvan Quan return effective_mode; 3428e098bc96SEvan Quan } 3429e098bc96SEvan Quan 3430e098bc96SEvan Quan static const struct attribute_group hwmon_attrgroup = { 3431e098bc96SEvan Quan .attrs = hwmon_attributes, 3432e098bc96SEvan Quan .is_visible = hwmon_attributes_visible, 3433e098bc96SEvan Quan }; 3434e098bc96SEvan Quan 3435e098bc96SEvan Quan static const struct attribute_group *hwmon_groups[] = { 3436e098bc96SEvan Quan &hwmon_attrgroup, 3437e098bc96SEvan Quan NULL 3438e098bc96SEvan Quan }; 3439e098bc96SEvan Quan 3440e098bc96SEvan Quan int amdgpu_pm_sysfs_init(struct amdgpu_device *adev) 3441e098bc96SEvan Quan { 3442e098bc96SEvan Quan int ret; 3443e098bc96SEvan Quan uint32_t mask = 0; 3444e098bc96SEvan Quan 3445e098bc96SEvan Quan if (adev->pm.sysfs_initialized) 3446e098bc96SEvan Quan return 0; 3447e098bc96SEvan Quan 34485fa99373SZhenGuo Yin INIT_LIST_HEAD(&adev->pm.pm_attr_list); 34495fa99373SZhenGuo Yin 3450e098bc96SEvan Quan if (adev->pm.dpm_enabled == 0) 3451e098bc96SEvan Quan return 0; 3452e098bc96SEvan Quan 3453e098bc96SEvan Quan adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev, 3454e098bc96SEvan Quan DRIVER_NAME, adev, 3455e098bc96SEvan Quan hwmon_groups); 3456e098bc96SEvan Quan if (IS_ERR(adev->pm.int_hwmon_dev)) { 3457e098bc96SEvan Quan ret = PTR_ERR(adev->pm.int_hwmon_dev); 3458e098bc96SEvan Quan dev_err(adev->dev, 3459e098bc96SEvan Quan "Unable to register hwmon device: %d\n", ret); 3460e098bc96SEvan Quan return ret; 3461e098bc96SEvan Quan } 3462e098bc96SEvan Quan 3463e098bc96SEvan Quan switch (amdgpu_virt_get_sriov_vf_mode(adev)) { 3464e098bc96SEvan Quan case SRIOV_VF_MODE_ONE_VF: 3465e098bc96SEvan Quan mask = ATTR_FLAG_ONEVF; 3466e098bc96SEvan Quan break; 3467e098bc96SEvan Quan case SRIOV_VF_MODE_MULTI_VF: 3468e098bc96SEvan Quan mask = 0; 3469e098bc96SEvan Quan break; 3470e098bc96SEvan Quan case SRIOV_VF_MODE_BARE_METAL: 3471e098bc96SEvan Quan default: 3472e098bc96SEvan Quan mask = ATTR_FLAG_MASK_ALL; 3473e098bc96SEvan Quan break; 3474e098bc96SEvan Quan } 3475e098bc96SEvan Quan 3476e098bc96SEvan Quan ret = amdgpu_device_attr_create_groups(adev, 3477e098bc96SEvan Quan amdgpu_device_attrs, 3478e098bc96SEvan Quan ARRAY_SIZE(amdgpu_device_attrs), 3479e098bc96SEvan Quan mask, 3480e098bc96SEvan Quan &adev->pm.pm_attr_list); 3481e098bc96SEvan Quan if (ret) 3482e098bc96SEvan Quan return ret; 3483e098bc96SEvan Quan 3484e098bc96SEvan Quan adev->pm.sysfs_initialized = true; 3485e098bc96SEvan Quan 3486e098bc96SEvan Quan return 0; 3487e098bc96SEvan Quan } 3488e098bc96SEvan Quan 3489e098bc96SEvan Quan void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev) 3490e098bc96SEvan Quan { 3491e098bc96SEvan Quan if (adev->pm.int_hwmon_dev) 3492e098bc96SEvan Quan hwmon_device_unregister(adev->pm.int_hwmon_dev); 3493e098bc96SEvan Quan 3494e098bc96SEvan Quan amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list); 3495e098bc96SEvan Quan } 3496e098bc96SEvan Quan 3497e098bc96SEvan Quan /* 3498e098bc96SEvan Quan * Debugfs info 3499e098bc96SEvan Quan */ 3500e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS) 3501e098bc96SEvan Quan 3502517cb957SHuang Rui static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m, 3503517cb957SHuang Rui struct amdgpu_device *adev) { 3504517cb957SHuang Rui uint16_t *p_val; 3505517cb957SHuang Rui uint32_t size; 3506517cb957SHuang Rui int i; 350779c65f3fSEvan Quan uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev); 3508517cb957SHuang Rui 350979c65f3fSEvan Quan if (amdgpu_dpm_is_cclk_dpm_supported(adev)) { 351079c65f3fSEvan Quan p_val = kcalloc(num_cpu_cores, sizeof(uint16_t), 3511517cb957SHuang Rui GFP_KERNEL); 3512517cb957SHuang Rui 3513517cb957SHuang Rui if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK, 3514517cb957SHuang Rui (void *)p_val, &size)) { 351579c65f3fSEvan Quan for (i = 0; i < num_cpu_cores; i++) 3516517cb957SHuang Rui seq_printf(m, "\t%u MHz (CPU%d)\n", 3517517cb957SHuang Rui *(p_val + i), i); 3518517cb957SHuang Rui } 3519517cb957SHuang Rui 3520517cb957SHuang Rui kfree(p_val); 3521517cb957SHuang Rui } 3522517cb957SHuang Rui } 3523517cb957SHuang Rui 3524e098bc96SEvan Quan static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev) 3525e098bc96SEvan Quan { 35268ecad8d6SLijo Lazar uint32_t mp1_ver = adev->ip_versions[MP1_HWIP][0]; 35278ecad8d6SLijo Lazar uint32_t gc_ver = adev->ip_versions[GC_HWIP][0]; 3528e098bc96SEvan Quan uint32_t value; 3529800c53d6SXiaojian Du uint64_t value64 = 0; 3530e098bc96SEvan Quan uint32_t query = 0; 3531e098bc96SEvan Quan int size; 3532e098bc96SEvan Quan 3533e098bc96SEvan Quan /* GPU Clocks */ 3534e098bc96SEvan Quan size = sizeof(value); 3535e098bc96SEvan Quan seq_printf(m, "GFX Clocks and Power:\n"); 3536517cb957SHuang Rui 3537517cb957SHuang Rui amdgpu_debugfs_prints_cpu_info(m, adev); 3538517cb957SHuang Rui 3539e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size)) 3540e098bc96SEvan Quan seq_printf(m, "\t%u MHz (MCLK)\n", value/100); 3541e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size)) 3542e098bc96SEvan Quan seq_printf(m, "\t%u MHz (SCLK)\n", value/100); 3543e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size)) 3544e098bc96SEvan Quan seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100); 3545e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size)) 3546e098bc96SEvan Quan seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100); 3547e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size)) 3548e098bc96SEvan Quan seq_printf(m, "\t%u mV (VDDGFX)\n", value); 3549e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size)) 3550e098bc96SEvan Quan seq_printf(m, "\t%u mV (VDDNB)\n", value); 3551e098bc96SEvan Quan size = sizeof(uint32_t); 3552e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size)) 3553e098bc96SEvan Quan seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff); 3554e098bc96SEvan Quan size = sizeof(value); 3555e098bc96SEvan Quan seq_printf(m, "\n"); 3556e098bc96SEvan Quan 3557e098bc96SEvan Quan /* GPU Temp */ 3558e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size)) 3559e098bc96SEvan Quan seq_printf(m, "GPU Temperature: %u C\n", value/1000); 3560e098bc96SEvan Quan 3561e098bc96SEvan Quan /* GPU Load */ 3562e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size)) 3563e098bc96SEvan Quan seq_printf(m, "GPU Load: %u %%\n", value); 3564e098bc96SEvan Quan /* MEM Load */ 3565e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size)) 3566e098bc96SEvan Quan seq_printf(m, "MEM Load: %u %%\n", value); 3567e098bc96SEvan Quan 3568e098bc96SEvan Quan seq_printf(m, "\n"); 3569e098bc96SEvan Quan 3570e098bc96SEvan Quan /* SMC feature mask */ 3571e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size)) 3572e098bc96SEvan Quan seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64); 3573e098bc96SEvan Quan 35748ecad8d6SLijo Lazar /* ASICs greater than CHIP_VEGA20 supports these sensors */ 35758ecad8d6SLijo Lazar if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) { 3576e098bc96SEvan Quan /* VCN clocks */ 3577e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) { 3578e098bc96SEvan Quan if (!value) { 3579e098bc96SEvan Quan seq_printf(m, "VCN: Disabled\n"); 3580e098bc96SEvan Quan } else { 3581e098bc96SEvan Quan seq_printf(m, "VCN: Enabled\n"); 3582e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3583e098bc96SEvan Quan seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3584e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3585e098bc96SEvan Quan seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3586e098bc96SEvan Quan } 3587e098bc96SEvan Quan } 3588e098bc96SEvan Quan seq_printf(m, "\n"); 3589e098bc96SEvan Quan } else { 3590e098bc96SEvan Quan /* UVD clocks */ 3591e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) { 3592e098bc96SEvan Quan if (!value) { 3593e098bc96SEvan Quan seq_printf(m, "UVD: Disabled\n"); 3594e098bc96SEvan Quan } else { 3595e098bc96SEvan Quan seq_printf(m, "UVD: Enabled\n"); 3596e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size)) 3597e098bc96SEvan Quan seq_printf(m, "\t%u MHz (DCLK)\n", value/100); 3598e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size)) 3599e098bc96SEvan Quan seq_printf(m, "\t%u MHz (VCLK)\n", value/100); 3600e098bc96SEvan Quan } 3601e098bc96SEvan Quan } 3602e098bc96SEvan Quan seq_printf(m, "\n"); 3603e098bc96SEvan Quan 3604e098bc96SEvan Quan /* VCE clocks */ 3605e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) { 3606e098bc96SEvan Quan if (!value) { 3607e098bc96SEvan Quan seq_printf(m, "VCE: Disabled\n"); 3608e098bc96SEvan Quan } else { 3609e098bc96SEvan Quan seq_printf(m, "VCE: Enabled\n"); 3610e098bc96SEvan Quan if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size)) 3611e098bc96SEvan Quan seq_printf(m, "\t%u MHz (ECCLK)\n", value/100); 3612e098bc96SEvan Quan } 3613e098bc96SEvan Quan } 3614e098bc96SEvan Quan } 3615e098bc96SEvan Quan 3616e098bc96SEvan Quan return 0; 3617e098bc96SEvan Quan } 3618e098bc96SEvan Quan 361925faeddcSEvan Quan static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags) 3620e098bc96SEvan Quan { 3621e098bc96SEvan Quan int i; 3622e098bc96SEvan Quan 3623e098bc96SEvan Quan for (i = 0; clocks[i].flag; i++) 3624e098bc96SEvan Quan seq_printf(m, "\t%s: %s\n", clocks[i].name, 3625e098bc96SEvan Quan (flags & clocks[i].flag) ? "On" : "Off"); 3626e098bc96SEvan Quan } 3627e098bc96SEvan Quan 3628373720f7SNirmoy Das static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused) 3629e098bc96SEvan Quan { 3630373720f7SNirmoy Das struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 3631373720f7SNirmoy Das struct drm_device *dev = adev_to_drm(adev); 363225faeddcSEvan Quan u64 flags = 0; 3633e098bc96SEvan Quan int r; 3634e098bc96SEvan Quan 363553b3f8f4SDennis Li if (amdgpu_in_reset(adev)) 3636e098bc96SEvan Quan return -EPERM; 3637d2ae842dSAlex Deucher if (adev->in_suspend && !adev->in_runpm) 3638d2ae842dSAlex Deucher return -EPERM; 3639e098bc96SEvan Quan 3640e098bc96SEvan Quan r = pm_runtime_get_sync(dev->dev); 3641e098bc96SEvan Quan if (r < 0) { 3642e098bc96SEvan Quan pm_runtime_put_autosuspend(dev->dev); 3643e098bc96SEvan Quan return r; 3644e098bc96SEvan Quan } 3645e098bc96SEvan Quan 364679c65f3fSEvan Quan if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) { 3647e098bc96SEvan Quan r = amdgpu_debugfs_pm_info_pp(m, adev); 3648e098bc96SEvan Quan if (r) 3649e098bc96SEvan Quan goto out; 365079c65f3fSEvan Quan } 3651e098bc96SEvan Quan 3652e098bc96SEvan Quan amdgpu_device_ip_get_clockgating_state(adev, &flags); 3653e098bc96SEvan Quan 365425faeddcSEvan Quan seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags); 3655e098bc96SEvan Quan amdgpu_parse_cg_state(m, flags); 3656e098bc96SEvan Quan seq_printf(m, "\n"); 3657e098bc96SEvan Quan 3658e098bc96SEvan Quan out: 3659e098bc96SEvan Quan pm_runtime_mark_last_busy(dev->dev); 3660e098bc96SEvan Quan pm_runtime_put_autosuspend(dev->dev); 3661e098bc96SEvan Quan 3662e098bc96SEvan Quan return r; 3663e098bc96SEvan Quan } 3664e098bc96SEvan Quan 3665373720f7SNirmoy Das DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info); 3666373720f7SNirmoy Das 366727ebf21fSLijo Lazar /* 366827ebf21fSLijo Lazar * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW 366927ebf21fSLijo Lazar * 367027ebf21fSLijo Lazar * Reads debug memory region allocated to PMFW 367127ebf21fSLijo Lazar */ 367227ebf21fSLijo Lazar static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf, 367327ebf21fSLijo Lazar size_t size, loff_t *pos) 367427ebf21fSLijo Lazar { 367527ebf21fSLijo Lazar struct amdgpu_device *adev = file_inode(f)->i_private; 367627ebf21fSLijo Lazar size_t smu_prv_buf_size; 367727ebf21fSLijo Lazar void *smu_prv_buf; 367879c65f3fSEvan Quan int ret = 0; 367927ebf21fSLijo Lazar 368027ebf21fSLijo Lazar if (amdgpu_in_reset(adev)) 368127ebf21fSLijo Lazar return -EPERM; 368227ebf21fSLijo Lazar if (adev->in_suspend && !adev->in_runpm) 368327ebf21fSLijo Lazar return -EPERM; 368427ebf21fSLijo Lazar 368579c65f3fSEvan Quan ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size); 368679c65f3fSEvan Quan if (ret) 368779c65f3fSEvan Quan return ret; 368827ebf21fSLijo Lazar 368927ebf21fSLijo Lazar if (!smu_prv_buf || !smu_prv_buf_size) 369027ebf21fSLijo Lazar return -EINVAL; 369127ebf21fSLijo Lazar 369227ebf21fSLijo Lazar return simple_read_from_buffer(buf, size, pos, smu_prv_buf, 369327ebf21fSLijo Lazar smu_prv_buf_size); 369427ebf21fSLijo Lazar } 369527ebf21fSLijo Lazar 369627ebf21fSLijo Lazar static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = { 369727ebf21fSLijo Lazar .owner = THIS_MODULE, 369827ebf21fSLijo Lazar .open = simple_open, 369927ebf21fSLijo Lazar .read = amdgpu_pm_prv_buffer_read, 370027ebf21fSLijo Lazar .llseek = default_llseek, 370127ebf21fSLijo Lazar }; 370227ebf21fSLijo Lazar 3703e098bc96SEvan Quan #endif 3704e098bc96SEvan Quan 3705373720f7SNirmoy Das void amdgpu_debugfs_pm_init(struct amdgpu_device *adev) 3706e098bc96SEvan Quan { 3707e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS) 3708373720f7SNirmoy Das struct drm_minor *minor = adev_to_drm(adev)->primary; 3709373720f7SNirmoy Das struct dentry *root = minor->debugfs_root; 3710373720f7SNirmoy Das 37111613f346SFlora Cui if (!adev->pm.dpm_enabled) 37121613f346SFlora Cui return; 37131613f346SFlora Cui 3714373720f7SNirmoy Das debugfs_create_file("amdgpu_pm_info", 0444, root, adev, 3715373720f7SNirmoy Das &amdgpu_debugfs_pm_info_fops); 3716373720f7SNirmoy Das 371727ebf21fSLijo Lazar if (adev->pm.smu_prv_buffer_size > 0) 371827ebf21fSLijo Lazar debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root, 371927ebf21fSLijo Lazar adev, 372027ebf21fSLijo Lazar &amdgpu_debugfs_pm_prv_buffer_fops, 372127ebf21fSLijo Lazar adev->pm.smu_prv_buffer_size); 37221f5fc7a5SAndrey Grodzovsky 372379c65f3fSEvan Quan amdgpu_dpm_stb_debug_fs_init(adev); 3724e098bc96SEvan Quan #endif 3725e098bc96SEvan Quan } 3726