xref: /linux/drivers/gpu/drm/amd/pm/amdgpu_pm.c (revision 2ea092e5d391f747ddd28e091c3825c920b9d661)
1e098bc96SEvan Quan /*
2e098bc96SEvan Quan  * Copyright 2017 Advanced Micro Devices, Inc.
3e098bc96SEvan Quan  *
4e098bc96SEvan Quan  * Permission is hereby granted, free of charge, to any person obtaining a
5e098bc96SEvan Quan  * copy of this software and associated documentation files (the "Software"),
6e098bc96SEvan Quan  * to deal in the Software without restriction, including without limitation
7e098bc96SEvan Quan  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e098bc96SEvan Quan  * and/or sell copies of the Software, and to permit persons to whom the
9e098bc96SEvan Quan  * Software is furnished to do so, subject to the following conditions:
10e098bc96SEvan Quan  *
11e098bc96SEvan Quan  * The above copyright notice and this permission notice shall be included in
12e098bc96SEvan Quan  * all copies or substantial portions of the Software.
13e098bc96SEvan Quan  *
14e098bc96SEvan Quan  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15e098bc96SEvan Quan  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16e098bc96SEvan Quan  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17e098bc96SEvan Quan  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18e098bc96SEvan Quan  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19e098bc96SEvan Quan  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20e098bc96SEvan Quan  * OTHER DEALINGS IN THE SOFTWARE.
21e098bc96SEvan Quan  *
22e098bc96SEvan Quan  * Authors: Rafał Miłecki <zajec5@gmail.com>
23e098bc96SEvan Quan  *          Alex Deucher <alexdeucher@gmail.com>
24e098bc96SEvan Quan  */
25e098bc96SEvan Quan 
26e098bc96SEvan Quan #include "amdgpu.h"
27e098bc96SEvan Quan #include "amdgpu_drv.h"
28e098bc96SEvan Quan #include "amdgpu_pm.h"
29e098bc96SEvan Quan #include "amdgpu_dpm.h"
30e098bc96SEvan Quan #include "amdgpu_smu.h"
31e098bc96SEvan Quan #include "atom.h"
32e098bc96SEvan Quan #include <linux/pci.h>
33e098bc96SEvan Quan #include <linux/hwmon.h>
34e098bc96SEvan Quan #include <linux/hwmon-sysfs.h>
35e098bc96SEvan Quan #include <linux/nospec.h>
36e098bc96SEvan Quan #include <linux/pm_runtime.h>
37517cb957SHuang Rui #include <asm/processor.h>
38e098bc96SEvan Quan #include "hwmgr.h"
39e098bc96SEvan Quan 
40e098bc96SEvan Quan static const struct cg_flag_name clocks[] = {
41adf16996SJinzhou.Su 	{AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"},
42e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
43e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
44e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
45e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
46e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
47e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
48e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
49e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
50e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
51e098bc96SEvan Quan 	{AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
52e098bc96SEvan Quan 	{AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
53e098bc96SEvan Quan 	{AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
54e098bc96SEvan Quan 	{AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
55e098bc96SEvan Quan 	{AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
56e098bc96SEvan Quan 	{AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
57e098bc96SEvan Quan 	{AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
58e098bc96SEvan Quan 	{AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
59e098bc96SEvan Quan 	{AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
60e098bc96SEvan Quan 	{AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
61e098bc96SEvan Quan 	{AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
62e098bc96SEvan Quan 	{AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
63e098bc96SEvan Quan 	{AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
64e098bc96SEvan Quan 	{AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
65e098bc96SEvan Quan 	{AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
6671037bfcSKevin Wang 	{AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"},
6771037bfcSKevin Wang 	{AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"},
6871037bfcSKevin Wang 	{AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"},
6971037bfcSKevin Wang 	{AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"},
7071037bfcSKevin Wang 	{AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"},
71e098bc96SEvan Quan 
72e098bc96SEvan Quan 	{AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"},
73e098bc96SEvan Quan 	{AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"},
74e098bc96SEvan Quan 	{0, NULL},
75e098bc96SEvan Quan };
76e098bc96SEvan Quan 
77e098bc96SEvan Quan static const struct hwmon_temp_label {
78e098bc96SEvan Quan 	enum PP_HWMON_TEMP channel;
79e098bc96SEvan Quan 	const char *label;
80e098bc96SEvan Quan } temp_label[] = {
81e098bc96SEvan Quan 	{PP_TEMP_EDGE, "edge"},
82e098bc96SEvan Quan 	{PP_TEMP_JUNCTION, "junction"},
83e098bc96SEvan Quan 	{PP_TEMP_MEM, "mem"},
84e098bc96SEvan Quan };
85e098bc96SEvan Quan 
86e098bc96SEvan Quan /**
87e098bc96SEvan Quan  * DOC: power_dpm_state
88e098bc96SEvan Quan  *
89e098bc96SEvan Quan  * The power_dpm_state file is a legacy interface and is only provided for
90e098bc96SEvan Quan  * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
91e098bc96SEvan Quan  * certain power related parameters.  The file power_dpm_state is used for this.
92e098bc96SEvan Quan  * It accepts the following arguments:
93e098bc96SEvan Quan  *
94e098bc96SEvan Quan  * - battery
95e098bc96SEvan Quan  *
96e098bc96SEvan Quan  * - balanced
97e098bc96SEvan Quan  *
98e098bc96SEvan Quan  * - performance
99e098bc96SEvan Quan  *
100e098bc96SEvan Quan  * battery
101e098bc96SEvan Quan  *
102e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for battery
103e098bc96SEvan Quan  * operation.  Selecting battery switched to this state.  This is no
104e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
105e098bc96SEvan Quan  *
106e098bc96SEvan Quan  * balanced
107e098bc96SEvan Quan  *
108e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for balanced
109e098bc96SEvan Quan  * operation.  Selecting balanced switched to this state.  This is no
110e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
111e098bc96SEvan Quan  *
112e098bc96SEvan Quan  * performance
113e098bc96SEvan Quan  *
114e098bc96SEvan Quan  * On older GPUs, the vbios provided a special power state for performance
115e098bc96SEvan Quan  * operation.  Selecting performance switched to this state.  This is no
116e098bc96SEvan Quan  * longer provided on newer GPUs so the option does nothing in that case.
117e098bc96SEvan Quan  *
118e098bc96SEvan Quan  */
119e098bc96SEvan Quan 
120e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_state(struct device *dev,
121e098bc96SEvan Quan 					  struct device_attribute *attr,
122e098bc96SEvan Quan 					  char *buf)
123e098bc96SEvan Quan {
124e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
1251348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1268dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
127e098bc96SEvan Quan 	enum amd_pm_state_type pm;
128e098bc96SEvan Quan 	int ret;
129e098bc96SEvan Quan 
13053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
131e098bc96SEvan Quan 		return -EPERM;
132e098bc96SEvan Quan 
133e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
134e098bc96SEvan Quan 	if (ret < 0) {
135e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
136e098bc96SEvan Quan 		return ret;
137e098bc96SEvan Quan 	}
138e098bc96SEvan Quan 
1398dfc8c53SDarren Powell 	if (pp_funcs->get_current_power_state) {
140e098bc96SEvan Quan 		pm = amdgpu_dpm_get_current_power_state(adev);
141e098bc96SEvan Quan 	} else {
142e098bc96SEvan Quan 		pm = adev->pm.dpm.user_state;
143e098bc96SEvan Quan 	}
144e098bc96SEvan Quan 
145e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
146e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
147e098bc96SEvan Quan 
148e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%s\n",
149e098bc96SEvan Quan 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
150e098bc96SEvan Quan 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
151e098bc96SEvan Quan }
152e098bc96SEvan Quan 
153e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_state(struct device *dev,
154e098bc96SEvan Quan 					  struct device_attribute *attr,
155e098bc96SEvan Quan 					  const char *buf,
156e098bc96SEvan Quan 					  size_t count)
157e098bc96SEvan Quan {
158e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
1591348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
160e098bc96SEvan Quan 	enum amd_pm_state_type  state;
161e098bc96SEvan Quan 	int ret;
162e098bc96SEvan Quan 
16353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
164e098bc96SEvan Quan 		return -EPERM;
165e098bc96SEvan Quan 
166e098bc96SEvan Quan 	if (strncmp("battery", buf, strlen("battery")) == 0)
167e098bc96SEvan Quan 		state = POWER_STATE_TYPE_BATTERY;
168e098bc96SEvan Quan 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
169e098bc96SEvan Quan 		state = POWER_STATE_TYPE_BALANCED;
170e098bc96SEvan Quan 	else if (strncmp("performance", buf, strlen("performance")) == 0)
171e098bc96SEvan Quan 		state = POWER_STATE_TYPE_PERFORMANCE;
172e098bc96SEvan Quan 	else
173e098bc96SEvan Quan 		return -EINVAL;
174e098bc96SEvan Quan 
175e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
176e098bc96SEvan Quan 	if (ret < 0) {
177e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
178e098bc96SEvan Quan 		return ret;
179e098bc96SEvan Quan 	}
180e098bc96SEvan Quan 
181e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
182e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
183e098bc96SEvan Quan 		adev->pm.dpm.user_state = state;
184e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
185e098bc96SEvan Quan 	} else if (adev->powerplay.pp_funcs->dispatch_tasks) {
186e098bc96SEvan Quan 		amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
187e098bc96SEvan Quan 	} else {
188e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
189e098bc96SEvan Quan 		adev->pm.dpm.user_state = state;
190e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
191e098bc96SEvan Quan 
192e098bc96SEvan Quan 		amdgpu_pm_compute_clocks(adev);
193e098bc96SEvan Quan 	}
194e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
195e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
196e098bc96SEvan Quan 
197e098bc96SEvan Quan 	return count;
198e098bc96SEvan Quan }
199e098bc96SEvan Quan 
200e098bc96SEvan Quan 
201e098bc96SEvan Quan /**
202e098bc96SEvan Quan  * DOC: power_dpm_force_performance_level
203e098bc96SEvan Quan  *
204e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting certain power
205e098bc96SEvan Quan  * related parameters.  The file power_dpm_force_performance_level is
206e098bc96SEvan Quan  * used for this.  It accepts the following arguments:
207e098bc96SEvan Quan  *
208e098bc96SEvan Quan  * - auto
209e098bc96SEvan Quan  *
210e098bc96SEvan Quan  * - low
211e098bc96SEvan Quan  *
212e098bc96SEvan Quan  * - high
213e098bc96SEvan Quan  *
214e098bc96SEvan Quan  * - manual
215e098bc96SEvan Quan  *
216e098bc96SEvan Quan  * - profile_standard
217e098bc96SEvan Quan  *
218e098bc96SEvan Quan  * - profile_min_sclk
219e098bc96SEvan Quan  *
220e098bc96SEvan Quan  * - profile_min_mclk
221e098bc96SEvan Quan  *
222e098bc96SEvan Quan  * - profile_peak
223e098bc96SEvan Quan  *
224e098bc96SEvan Quan  * auto
225e098bc96SEvan Quan  *
226e098bc96SEvan Quan  * When auto is selected, the driver will attempt to dynamically select
227e098bc96SEvan Quan  * the optimal power profile for current conditions in the driver.
228e098bc96SEvan Quan  *
229e098bc96SEvan Quan  * low
230e098bc96SEvan Quan  *
231e098bc96SEvan Quan  * When low is selected, the clocks are forced to the lowest power state.
232e098bc96SEvan Quan  *
233e098bc96SEvan Quan  * high
234e098bc96SEvan Quan  *
235e098bc96SEvan Quan  * When high is selected, the clocks are forced to the highest power state.
236e098bc96SEvan Quan  *
237e098bc96SEvan Quan  * manual
238e098bc96SEvan Quan  *
239e098bc96SEvan Quan  * When manual is selected, the user can manually adjust which power states
240e098bc96SEvan Quan  * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
241e098bc96SEvan Quan  * and pp_dpm_pcie files and adjust the power state transition heuristics
242e098bc96SEvan Quan  * via the pp_power_profile_mode sysfs file.
243e098bc96SEvan Quan  *
244e098bc96SEvan Quan  * profile_standard
245e098bc96SEvan Quan  * profile_min_sclk
246e098bc96SEvan Quan  * profile_min_mclk
247e098bc96SEvan Quan  * profile_peak
248e098bc96SEvan Quan  *
249e098bc96SEvan Quan  * When the profiling modes are selected, clock and power gating are
250e098bc96SEvan Quan  * disabled and the clocks are set for different profiling cases. This
251e098bc96SEvan Quan  * mode is recommended for profiling specific work loads where you do
252e098bc96SEvan Quan  * not want clock or power gating for clock fluctuation to interfere
253e098bc96SEvan Quan  * with your results. profile_standard sets the clocks to a fixed clock
254e098bc96SEvan Quan  * level which varies from asic to asic.  profile_min_sclk forces the sclk
255e098bc96SEvan Quan  * to the lowest level.  profile_min_mclk forces the mclk to the lowest level.
256e098bc96SEvan Quan  * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
257e098bc96SEvan Quan  *
258e098bc96SEvan Quan  */
259e098bc96SEvan Quan 
260e098bc96SEvan Quan static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev,
261e098bc96SEvan Quan 							    struct device_attribute *attr,
262e098bc96SEvan Quan 							    char *buf)
263e098bc96SEvan Quan {
264e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
2651348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
266e098bc96SEvan Quan 	enum amd_dpm_forced_level level = 0xff;
267e098bc96SEvan Quan 	int ret;
268e098bc96SEvan Quan 
26953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
270e098bc96SEvan Quan 		return -EPERM;
271e098bc96SEvan Quan 
272e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
273e098bc96SEvan Quan 	if (ret < 0) {
274e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
275e098bc96SEvan Quan 		return ret;
276e098bc96SEvan Quan 	}
277e098bc96SEvan Quan 
2784df144f8SDarren Powell 	if (adev->powerplay.pp_funcs->get_performance_level)
279e098bc96SEvan Quan 		level = amdgpu_dpm_get_performance_level(adev);
280e098bc96SEvan Quan 	else
281e098bc96SEvan Quan 		level = adev->pm.dpm.forced_level;
282e098bc96SEvan Quan 
283e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
284e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
285e098bc96SEvan Quan 
286e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%s\n",
287e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
288e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
289e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
290e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
291e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
292e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
293e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
294e098bc96SEvan Quan 			(level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
295e098bc96SEvan Quan 			"unknown");
296e098bc96SEvan Quan }
297e098bc96SEvan Quan 
298e098bc96SEvan Quan static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev,
299e098bc96SEvan Quan 							    struct device_attribute *attr,
300e098bc96SEvan Quan 							    const char *buf,
301e098bc96SEvan Quan 							    size_t count)
302e098bc96SEvan Quan {
303e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
3041348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
3058dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
306e098bc96SEvan Quan 	enum amd_dpm_forced_level level;
307e098bc96SEvan Quan 	enum amd_dpm_forced_level current_level = 0xff;
308e098bc96SEvan Quan 	int ret = 0;
309e098bc96SEvan Quan 
31053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
311e098bc96SEvan Quan 		return -EPERM;
312e098bc96SEvan Quan 
313e098bc96SEvan Quan 	if (strncmp("low", buf, strlen("low")) == 0) {
314e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_LOW;
315e098bc96SEvan Quan 	} else if (strncmp("high", buf, strlen("high")) == 0) {
316e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_HIGH;
317e098bc96SEvan Quan 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
318e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_AUTO;
319e098bc96SEvan Quan 	} else if (strncmp("manual", buf, strlen("manual")) == 0) {
320e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_MANUAL;
321e098bc96SEvan Quan 	} else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
322e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
323e098bc96SEvan Quan 	} else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
324e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
325e098bc96SEvan Quan 	} else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
326e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
327e098bc96SEvan Quan 	} else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
328e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
329e098bc96SEvan Quan 	} else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
330e098bc96SEvan Quan 		level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
331e098bc96SEvan Quan 	}  else {
332e098bc96SEvan Quan 		return -EINVAL;
333e098bc96SEvan Quan 	}
334e098bc96SEvan Quan 
335e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
336e098bc96SEvan Quan 	if (ret < 0) {
337e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
338e098bc96SEvan Quan 		return ret;
339e098bc96SEvan Quan 	}
340e098bc96SEvan Quan 
3418dfc8c53SDarren Powell 	if (pp_funcs->get_performance_level)
342e098bc96SEvan Quan 		current_level = amdgpu_dpm_get_performance_level(adev);
343e098bc96SEvan Quan 
344e098bc96SEvan Quan 	if (current_level == level) {
345e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
346e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
347e098bc96SEvan Quan 		return count;
348e098bc96SEvan Quan 	}
349e098bc96SEvan Quan 
350e098bc96SEvan Quan 	if (adev->asic_type == CHIP_RAVEN) {
351e098bc96SEvan Quan 		if (!(adev->apu_flags & AMD_APU_IS_RAVEN2)) {
352e098bc96SEvan Quan 			if (current_level != AMD_DPM_FORCED_LEVEL_MANUAL && level == AMD_DPM_FORCED_LEVEL_MANUAL)
353e098bc96SEvan Quan 				amdgpu_gfx_off_ctrl(adev, false);
354e098bc96SEvan Quan 			else if (current_level == AMD_DPM_FORCED_LEVEL_MANUAL && level != AMD_DPM_FORCED_LEVEL_MANUAL)
355e098bc96SEvan Quan 				amdgpu_gfx_off_ctrl(adev, true);
356e098bc96SEvan Quan 		}
357e098bc96SEvan Quan 	}
358e098bc96SEvan Quan 
359e098bc96SEvan Quan 	/* profile_exit setting is valid only when current mode is in profile mode */
360e098bc96SEvan Quan 	if (!(current_level & (AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
361e098bc96SEvan Quan 	    AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
362e098bc96SEvan Quan 	    AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
363e098bc96SEvan Quan 	    AMD_DPM_FORCED_LEVEL_PROFILE_PEAK)) &&
364e098bc96SEvan Quan 	    (level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)) {
365e098bc96SEvan Quan 		pr_err("Currently not in any profile mode!\n");
366e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
367e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
368e098bc96SEvan Quan 		return -EINVAL;
369e098bc96SEvan Quan 	}
370e098bc96SEvan Quan 
371e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
372e098bc96SEvan Quan 		ret = smu_force_performance_level(&adev->smu, level);
373e098bc96SEvan Quan 		if (ret) {
374e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
375e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
376e098bc96SEvan Quan 			return -EINVAL;
377e098bc96SEvan Quan 		}
3788dfc8c53SDarren Powell 	} else if (pp_funcs->force_performance_level) {
379e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
380e098bc96SEvan Quan 		if (adev->pm.dpm.thermal_active) {
381e098bc96SEvan Quan 			mutex_unlock(&adev->pm.mutex);
382e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
383e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
384e098bc96SEvan Quan 			return -EINVAL;
385e098bc96SEvan Quan 		}
386e098bc96SEvan Quan 		ret = amdgpu_dpm_force_performance_level(adev, level);
387e098bc96SEvan Quan 		if (ret) {
388e098bc96SEvan Quan 			mutex_unlock(&adev->pm.mutex);
389e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
390e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
391e098bc96SEvan Quan 			return -EINVAL;
392e098bc96SEvan Quan 		} else {
393e098bc96SEvan Quan 			adev->pm.dpm.forced_level = level;
394e098bc96SEvan Quan 		}
395e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
396e098bc96SEvan Quan 	}
397e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
398e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
399e098bc96SEvan Quan 
400e098bc96SEvan Quan 	return count;
401e098bc96SEvan Quan }
402e098bc96SEvan Quan 
403e098bc96SEvan Quan static ssize_t amdgpu_get_pp_num_states(struct device *dev,
404e098bc96SEvan Quan 		struct device_attribute *attr,
405e098bc96SEvan Quan 		char *buf)
406e098bc96SEvan Quan {
407e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4081348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
4098dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
410e098bc96SEvan Quan 	struct pp_states_info data;
411e098bc96SEvan Quan 	int i, buf_len, ret;
412e098bc96SEvan Quan 
41353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
414e098bc96SEvan Quan 		return -EPERM;
415e098bc96SEvan Quan 
416e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
417e098bc96SEvan Quan 	if (ret < 0) {
418e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
419e098bc96SEvan Quan 		return ret;
420e098bc96SEvan Quan 	}
421e098bc96SEvan Quan 
4228dfc8c53SDarren Powell 	if (pp_funcs->get_pp_num_states) {
423e098bc96SEvan Quan 		amdgpu_dpm_get_pp_num_states(adev, &data);
424e098bc96SEvan Quan 	} else {
425e098bc96SEvan Quan 		memset(&data, 0, sizeof(data));
426e098bc96SEvan Quan 	}
427e098bc96SEvan Quan 
428e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
429e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
430e098bc96SEvan Quan 
431e098bc96SEvan Quan 	buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
432e098bc96SEvan Quan 	for (i = 0; i < data.nums; i++)
433e098bc96SEvan Quan 		buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
434e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
435e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
436e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
437e098bc96SEvan Quan 				(data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
438e098bc96SEvan Quan 
439e098bc96SEvan Quan 	return buf_len;
440e098bc96SEvan Quan }
441e098bc96SEvan Quan 
442e098bc96SEvan Quan static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
443e098bc96SEvan Quan 		struct device_attribute *attr,
444e098bc96SEvan Quan 		char *buf)
445e098bc96SEvan Quan {
446e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4471348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
4488dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
449e098bc96SEvan Quan 	struct pp_states_info data;
450e098bc96SEvan Quan 	enum amd_pm_state_type pm = 0;
451e098bc96SEvan Quan 	int i = 0, ret = 0;
452e098bc96SEvan Quan 
45353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
454e098bc96SEvan Quan 		return -EPERM;
455e098bc96SEvan Quan 
456e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
457e098bc96SEvan Quan 	if (ret < 0) {
458e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
459e098bc96SEvan Quan 		return ret;
460e098bc96SEvan Quan 	}
461e098bc96SEvan Quan 
4628dfc8c53SDarren Powell 	if (pp_funcs->get_current_power_state
4638dfc8c53SDarren Powell 		 && pp_funcs->get_pp_num_states) {
464e098bc96SEvan Quan 		pm = amdgpu_dpm_get_current_power_state(adev);
465e098bc96SEvan Quan 		amdgpu_dpm_get_pp_num_states(adev, &data);
466e098bc96SEvan Quan 	}
467e098bc96SEvan Quan 
468e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
469e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
470e098bc96SEvan Quan 
471e098bc96SEvan Quan 	for (i = 0; i < data.nums; i++) {
472e098bc96SEvan Quan 		if (pm == data.states[i])
473e098bc96SEvan Quan 			break;
474e098bc96SEvan Quan 	}
475e098bc96SEvan Quan 
476e098bc96SEvan Quan 	if (i == data.nums)
477e098bc96SEvan Quan 		i = -EINVAL;
478e098bc96SEvan Quan 
479e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", i);
480e098bc96SEvan Quan }
481e098bc96SEvan Quan 
482e098bc96SEvan Quan static ssize_t amdgpu_get_pp_force_state(struct device *dev,
483e098bc96SEvan Quan 		struct device_attribute *attr,
484e098bc96SEvan Quan 		char *buf)
485e098bc96SEvan Quan {
486e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
4871348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
488e098bc96SEvan Quan 
48953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
490e098bc96SEvan Quan 		return -EPERM;
491e098bc96SEvan Quan 
492e098bc96SEvan Quan 	if (adev->pp_force_state_enabled)
493e098bc96SEvan Quan 		return amdgpu_get_pp_cur_state(dev, attr, buf);
494e098bc96SEvan Quan 	else
495e098bc96SEvan Quan 		return snprintf(buf, PAGE_SIZE, "\n");
496e098bc96SEvan Quan }
497e098bc96SEvan Quan 
498e098bc96SEvan Quan static ssize_t amdgpu_set_pp_force_state(struct device *dev,
499e098bc96SEvan Quan 		struct device_attribute *attr,
500e098bc96SEvan Quan 		const char *buf,
501e098bc96SEvan Quan 		size_t count)
502e098bc96SEvan Quan {
503e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
5041348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
505e098bc96SEvan Quan 	enum amd_pm_state_type state = 0;
506e098bc96SEvan Quan 	unsigned long idx;
507e098bc96SEvan Quan 	int ret;
508e098bc96SEvan Quan 
50953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
510e098bc96SEvan Quan 		return -EPERM;
511e098bc96SEvan Quan 
512e098bc96SEvan Quan 	if (strlen(buf) == 1)
513e098bc96SEvan Quan 		adev->pp_force_state_enabled = false;
514e098bc96SEvan Quan 	else if (is_support_sw_smu(adev))
515e098bc96SEvan Quan 		adev->pp_force_state_enabled = false;
516e098bc96SEvan Quan 	else if (adev->powerplay.pp_funcs->dispatch_tasks &&
517e098bc96SEvan Quan 			adev->powerplay.pp_funcs->get_pp_num_states) {
518e098bc96SEvan Quan 		struct pp_states_info data;
519e098bc96SEvan Quan 
520e098bc96SEvan Quan 		ret = kstrtoul(buf, 0, &idx);
521e098bc96SEvan Quan 		if (ret || idx >= ARRAY_SIZE(data.states))
522e098bc96SEvan Quan 			return -EINVAL;
523e098bc96SEvan Quan 
524e098bc96SEvan Quan 		idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
525e098bc96SEvan Quan 
526e098bc96SEvan Quan 		amdgpu_dpm_get_pp_num_states(adev, &data);
527e098bc96SEvan Quan 		state = data.states[idx];
528e098bc96SEvan Quan 
529e098bc96SEvan Quan 		ret = pm_runtime_get_sync(ddev->dev);
530e098bc96SEvan Quan 		if (ret < 0) {
531e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
532e098bc96SEvan Quan 			return ret;
533e098bc96SEvan Quan 		}
534e098bc96SEvan Quan 
535e098bc96SEvan Quan 		/* only set user selected power states */
536e098bc96SEvan Quan 		if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
537e098bc96SEvan Quan 		    state != POWER_STATE_TYPE_DEFAULT) {
538e098bc96SEvan Quan 			amdgpu_dpm_dispatch_task(adev,
539e098bc96SEvan Quan 					AMD_PP_TASK_ENABLE_USER_STATE, &state);
540e098bc96SEvan Quan 			adev->pp_force_state_enabled = true;
541e098bc96SEvan Quan 		}
542e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
543e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
544e098bc96SEvan Quan 	}
545e098bc96SEvan Quan 
546e098bc96SEvan Quan 	return count;
547e098bc96SEvan Quan }
548e098bc96SEvan Quan 
549e098bc96SEvan Quan /**
550e098bc96SEvan Quan  * DOC: pp_table
551e098bc96SEvan Quan  *
552e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for uploading new powerplay
553e098bc96SEvan Quan  * tables.  The file pp_table is used for this.  Reading the file
554e098bc96SEvan Quan  * will dump the current power play table.  Writing to the file
555e098bc96SEvan Quan  * will attempt to upload a new powerplay table and re-initialize
556e098bc96SEvan Quan  * powerplay using that new table.
557e098bc96SEvan Quan  *
558e098bc96SEvan Quan  */
559e098bc96SEvan Quan 
560e098bc96SEvan Quan static ssize_t amdgpu_get_pp_table(struct device *dev,
561e098bc96SEvan Quan 		struct device_attribute *attr,
562e098bc96SEvan Quan 		char *buf)
563e098bc96SEvan Quan {
564e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
5651348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
566e098bc96SEvan Quan 	char *table = NULL;
567e098bc96SEvan Quan 	int size, ret;
568e098bc96SEvan Quan 
56953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
570e098bc96SEvan Quan 		return -EPERM;
571e098bc96SEvan Quan 
572e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
573e098bc96SEvan Quan 	if (ret < 0) {
574e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
575e098bc96SEvan Quan 		return ret;
576e098bc96SEvan Quan 	}
577e098bc96SEvan Quan 
5788dfc8c53SDarren Powell 	if (adev->powerplay.pp_funcs->get_pp_table) {
579e098bc96SEvan Quan 		size = amdgpu_dpm_get_pp_table(adev, &table);
580e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
581e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
582e098bc96SEvan Quan 		if (size < 0)
583e098bc96SEvan Quan 			return size;
584e098bc96SEvan Quan 	} else {
585e098bc96SEvan Quan 		pm_runtime_mark_last_busy(ddev->dev);
586e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
587e098bc96SEvan Quan 		return 0;
588e098bc96SEvan Quan 	}
589e098bc96SEvan Quan 
590e098bc96SEvan Quan 	if (size >= PAGE_SIZE)
591e098bc96SEvan Quan 		size = PAGE_SIZE - 1;
592e098bc96SEvan Quan 
593e098bc96SEvan Quan 	memcpy(buf, table, size);
594e098bc96SEvan Quan 
595e098bc96SEvan Quan 	return size;
596e098bc96SEvan Quan }
597e098bc96SEvan Quan 
598e098bc96SEvan Quan static ssize_t amdgpu_set_pp_table(struct device *dev,
599e098bc96SEvan Quan 		struct device_attribute *attr,
600e098bc96SEvan Quan 		const char *buf,
601e098bc96SEvan Quan 		size_t count)
602e098bc96SEvan Quan {
603e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
6041348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
605e098bc96SEvan Quan 	int ret = 0;
606e098bc96SEvan Quan 
60753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
608e098bc96SEvan Quan 		return -EPERM;
609e098bc96SEvan Quan 
610e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
611e098bc96SEvan Quan 	if (ret < 0) {
612e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
613e098bc96SEvan Quan 		return ret;
614e098bc96SEvan Quan 	}
615e098bc96SEvan Quan 
616e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
617e098bc96SEvan Quan 		ret = smu_sys_set_pp_table(&adev->smu, (void *)buf, count);
618e098bc96SEvan Quan 		if (ret) {
619e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
620e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
621e098bc96SEvan Quan 			return ret;
622e098bc96SEvan Quan 		}
623e098bc96SEvan Quan 	} else if (adev->powerplay.pp_funcs->set_pp_table)
624e098bc96SEvan Quan 		amdgpu_dpm_set_pp_table(adev, buf, count);
625e098bc96SEvan Quan 
626e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
627e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
628e098bc96SEvan Quan 
629e098bc96SEvan Quan 	return count;
630e098bc96SEvan Quan }
631e098bc96SEvan Quan 
632e098bc96SEvan Quan /**
633e098bc96SEvan Quan  * DOC: pp_od_clk_voltage
634e098bc96SEvan Quan  *
635e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
636e098bc96SEvan Quan  * in each power level within a power state.  The pp_od_clk_voltage is used for
637e098bc96SEvan Quan  * this.
638e098bc96SEvan Quan  *
639e098bc96SEvan Quan  * Note that the actual memory controller clock rate are exposed, not
640e098bc96SEvan Quan  * the effective memory clock of the DRAMs. To translate it, use the
641e098bc96SEvan Quan  * following formula:
642e098bc96SEvan Quan  *
643e098bc96SEvan Quan  * Clock conversion (Mhz):
644e098bc96SEvan Quan  *
645e098bc96SEvan Quan  * HBM: effective_memory_clock = memory_controller_clock * 1
646e098bc96SEvan Quan  *
647e098bc96SEvan Quan  * G5: effective_memory_clock = memory_controller_clock * 1
648e098bc96SEvan Quan  *
649e098bc96SEvan Quan  * G6: effective_memory_clock = memory_controller_clock * 2
650e098bc96SEvan Quan  *
651e098bc96SEvan Quan  * DRAM data rate (MT/s):
652e098bc96SEvan Quan  *
653e098bc96SEvan Quan  * HBM: effective_memory_clock * 2 = data_rate
654e098bc96SEvan Quan  *
655e098bc96SEvan Quan  * G5: effective_memory_clock * 4 = data_rate
656e098bc96SEvan Quan  *
657e098bc96SEvan Quan  * G6: effective_memory_clock * 8 = data_rate
658e098bc96SEvan Quan  *
659e098bc96SEvan Quan  * Bandwidth (MB/s):
660e098bc96SEvan Quan  *
661e098bc96SEvan Quan  * data_rate * vram_bit_width / 8 = memory_bandwidth
662e098bc96SEvan Quan  *
663e098bc96SEvan Quan  * Some examples:
664e098bc96SEvan Quan  *
665e098bc96SEvan Quan  * G5 on RX460:
666e098bc96SEvan Quan  *
667e098bc96SEvan Quan  * memory_controller_clock = 1750 Mhz
668e098bc96SEvan Quan  *
669e098bc96SEvan Quan  * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz
670e098bc96SEvan Quan  *
671e098bc96SEvan Quan  * data rate = 1750 * 4 = 7000 MT/s
672e098bc96SEvan Quan  *
673e098bc96SEvan Quan  * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s
674e098bc96SEvan Quan  *
675e098bc96SEvan Quan  * G6 on RX5700:
676e098bc96SEvan Quan  *
677e098bc96SEvan Quan  * memory_controller_clock = 875 Mhz
678e098bc96SEvan Quan  *
679e098bc96SEvan Quan  * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz
680e098bc96SEvan Quan  *
681e098bc96SEvan Quan  * data rate = 1750 * 8 = 14000 MT/s
682e098bc96SEvan Quan  *
683e098bc96SEvan Quan  * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s
684e098bc96SEvan Quan  *
685e098bc96SEvan Quan  * < For Vega10 and previous ASICs >
686e098bc96SEvan Quan  *
687e098bc96SEvan Quan  * Reading the file will display:
688e098bc96SEvan Quan  *
689e098bc96SEvan Quan  * - a list of engine clock levels and voltages labeled OD_SCLK
690e098bc96SEvan Quan  *
691e098bc96SEvan Quan  * - a list of memory clock levels and voltages labeled OD_MCLK
692e098bc96SEvan Quan  *
693e098bc96SEvan Quan  * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
694e098bc96SEvan Quan  *
695e098bc96SEvan Quan  * To manually adjust these settings, first select manual using
696e098bc96SEvan Quan  * power_dpm_force_performance_level. Enter a new value for each
697e098bc96SEvan Quan  * level by writing a string that contains "s/m level clock voltage" to
698e098bc96SEvan Quan  * the file.  E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
699e098bc96SEvan Quan  * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
700e098bc96SEvan Quan  * 810 mV.  When you have edited all of the states as needed, write
701e098bc96SEvan Quan  * "c" (commit) to the file to commit your changes.  If you want to reset to the
702e098bc96SEvan Quan  * default power levels, write "r" (reset) to the file to reset them.
703e098bc96SEvan Quan  *
704e098bc96SEvan Quan  *
705e098bc96SEvan Quan  * < For Vega20 and newer ASICs >
706e098bc96SEvan Quan  *
707e098bc96SEvan Quan  * Reading the file will display:
708e098bc96SEvan Quan  *
709e098bc96SEvan Quan  * - minimum and maximum engine clock labeled OD_SCLK
710e098bc96SEvan Quan  *
71137a58f69SEvan Quan  * - minimum(not available for Vega20 and Navi1x) and maximum memory
71237a58f69SEvan Quan  *   clock labeled OD_MCLK
713e098bc96SEvan Quan  *
714e098bc96SEvan Quan  * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
715e098bc96SEvan Quan  *   They can be used to calibrate the sclk voltage curve.
716e098bc96SEvan Quan  *
717a2b6df4fSEvan Quan  * - voltage offset(in mV) applied on target voltage calculation.
718a2b6df4fSEvan Quan  *   This is available for Sienna Cichlid, Navy Flounder and Dimgrey
719a2b6df4fSEvan Quan  *   Cavefish. For these ASICs, the target voltage calculation can be
720a2b6df4fSEvan Quan  *   illustrated by "voltage = voltage calculated from v/f curve +
721a2b6df4fSEvan Quan  *   overdrive vddgfx offset"
722a2b6df4fSEvan Quan  *
723e098bc96SEvan Quan  * - a list of valid ranges for sclk, mclk, and voltage curve points
724e098bc96SEvan Quan  *   labeled OD_RANGE
725e098bc96SEvan Quan  *
726e098bc96SEvan Quan  * To manually adjust these settings:
727e098bc96SEvan Quan  *
728e098bc96SEvan Quan  * - First select manual using power_dpm_force_performance_level
729e098bc96SEvan Quan  *
730e098bc96SEvan Quan  * - For clock frequency setting, enter a new value by writing a
731e098bc96SEvan Quan  *   string that contains "s/m index clock" to the file. The index
732e098bc96SEvan Quan  *   should be 0 if to set minimum clock. And 1 if to set maximum
733e098bc96SEvan Quan  *   clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
734e098bc96SEvan Quan  *   "m 1 800" will update maximum mclk to be 800Mhz.
735e098bc96SEvan Quan  *
736e098bc96SEvan Quan  *   For sclk voltage curve, enter the new values by writing a
737e098bc96SEvan Quan  *   string that contains "vc point clock voltage" to the file. The
738e098bc96SEvan Quan  *   points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
739e098bc96SEvan Quan  *   update point1 with clock set as 300Mhz and voltage as
740e098bc96SEvan Quan  *   600mV. "vc 2 1000 1000" will update point3 with clock set
741e098bc96SEvan Quan  *   as 1000Mhz and voltage 1000mV.
742e098bc96SEvan Quan  *
743a2b6df4fSEvan Quan  *   To update the voltage offset applied for gfxclk/voltage calculation,
744a2b6df4fSEvan Quan  *   enter the new value by writing a string that contains "vo offset".
745a2b6df4fSEvan Quan  *   This is supported by Sienna Cichlid, Navy Flounder and Dimgrey Cavefish.
746a2b6df4fSEvan Quan  *   And the offset can be a positive or negative value.
747a2b6df4fSEvan Quan  *
748e098bc96SEvan Quan  * - When you have edited all of the states as needed, write "c" (commit)
749e098bc96SEvan Quan  *   to the file to commit your changes
750e098bc96SEvan Quan  *
751e098bc96SEvan Quan  * - If you want to reset to the default power levels, write "r" (reset)
752e098bc96SEvan Quan  *   to the file to reset them
753e098bc96SEvan Quan  *
754e098bc96SEvan Quan  */
755e098bc96SEvan Quan 
756e098bc96SEvan Quan static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
757e098bc96SEvan Quan 		struct device_attribute *attr,
758e098bc96SEvan Quan 		const char *buf,
759e098bc96SEvan Quan 		size_t count)
760e098bc96SEvan Quan {
761e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
7621348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
763e098bc96SEvan Quan 	int ret;
764e098bc96SEvan Quan 	uint32_t parameter_size = 0;
765e098bc96SEvan Quan 	long parameter[64];
766e098bc96SEvan Quan 	char buf_cpy[128];
767e098bc96SEvan Quan 	char *tmp_str;
768e098bc96SEvan Quan 	char *sub_str;
769e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
770e098bc96SEvan Quan 	uint32_t type;
771e098bc96SEvan Quan 
77253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
773e098bc96SEvan Quan 		return -EPERM;
774e098bc96SEvan Quan 
775e098bc96SEvan Quan 	if (count > 127)
776e098bc96SEvan Quan 		return -EINVAL;
777e098bc96SEvan Quan 
778e098bc96SEvan Quan 	if (*buf == 's')
779e098bc96SEvan Quan 		type = PP_OD_EDIT_SCLK_VDDC_TABLE;
7800d90d0ddSHuang Rui 	else if (*buf == 'p')
7810d90d0ddSHuang Rui 		type = PP_OD_EDIT_CCLK_VDDC_TABLE;
782e098bc96SEvan Quan 	else if (*buf == 'm')
783e098bc96SEvan Quan 		type = PP_OD_EDIT_MCLK_VDDC_TABLE;
784e098bc96SEvan Quan 	else if(*buf == 'r')
785e098bc96SEvan Quan 		type = PP_OD_RESTORE_DEFAULT_TABLE;
786e098bc96SEvan Quan 	else if (*buf == 'c')
787e098bc96SEvan Quan 		type = PP_OD_COMMIT_DPM_TABLE;
788e098bc96SEvan Quan 	else if (!strncmp(buf, "vc", 2))
789e098bc96SEvan Quan 		type = PP_OD_EDIT_VDDC_CURVE;
790a2b6df4fSEvan Quan 	else if (!strncmp(buf, "vo", 2))
791a2b6df4fSEvan Quan 		type = PP_OD_EDIT_VDDGFX_OFFSET;
792e098bc96SEvan Quan 	else
793e098bc96SEvan Quan 		return -EINVAL;
794e098bc96SEvan Quan 
795e098bc96SEvan Quan 	memcpy(buf_cpy, buf, count+1);
796e098bc96SEvan Quan 
797e098bc96SEvan Quan 	tmp_str = buf_cpy;
798e098bc96SEvan Quan 
799a2b6df4fSEvan Quan 	if ((type == PP_OD_EDIT_VDDC_CURVE) ||
800a2b6df4fSEvan Quan 	     (type == PP_OD_EDIT_VDDGFX_OFFSET))
801e098bc96SEvan Quan 		tmp_str++;
802e098bc96SEvan Quan 	while (isspace(*++tmp_str));
803e098bc96SEvan Quan 
804ce7c1d04SEvan Quan 	while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
805aec1d870SMatt Coffin 		if (strlen(sub_str) == 0)
806aec1d870SMatt Coffin 			continue;
807e098bc96SEvan Quan 		ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
808e098bc96SEvan Quan 		if (ret)
809e098bc96SEvan Quan 			return -EINVAL;
810e098bc96SEvan Quan 		parameter_size++;
811e098bc96SEvan Quan 
812e098bc96SEvan Quan 		while (isspace(*tmp_str))
813e098bc96SEvan Quan 			tmp_str++;
814e098bc96SEvan Quan 	}
815e098bc96SEvan Quan 
816e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
817e098bc96SEvan Quan 	if (ret < 0) {
818e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
819e098bc96SEvan Quan 		return ret;
820e098bc96SEvan Quan 	}
821e098bc96SEvan Quan 
822e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
823e098bc96SEvan Quan 		ret = smu_od_edit_dpm_table(&adev->smu, type,
824e098bc96SEvan Quan 					    parameter, parameter_size);
825e098bc96SEvan Quan 
826e098bc96SEvan Quan 		if (ret) {
827e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
828e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
829e098bc96SEvan Quan 			return -EINVAL;
830e098bc96SEvan Quan 		}
831e098bc96SEvan Quan 	} else {
83212a6727dSXiaojian Du 
83312a6727dSXiaojian Du 		if (adev->powerplay.pp_funcs->set_fine_grain_clk_vol) {
83412a6727dSXiaojian Du 			ret = amdgpu_dpm_set_fine_grain_clk_vol(adev, type,
83512a6727dSXiaojian Du 								parameter,
83612a6727dSXiaojian Du 								parameter_size);
83712a6727dSXiaojian Du 			if (ret) {
83812a6727dSXiaojian Du 				pm_runtime_mark_last_busy(ddev->dev);
83912a6727dSXiaojian Du 				pm_runtime_put_autosuspend(ddev->dev);
84012a6727dSXiaojian Du 				return -EINVAL;
84112a6727dSXiaojian Du 			}
84212a6727dSXiaojian Du 		}
84312a6727dSXiaojian Du 
844e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->odn_edit_dpm_table) {
845e098bc96SEvan Quan 			ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
846e098bc96SEvan Quan 						parameter, parameter_size);
847e098bc96SEvan Quan 			if (ret) {
848e098bc96SEvan Quan 				pm_runtime_mark_last_busy(ddev->dev);
849e098bc96SEvan Quan 				pm_runtime_put_autosuspend(ddev->dev);
850e098bc96SEvan Quan 				return -EINVAL;
851e098bc96SEvan Quan 			}
852e098bc96SEvan Quan 		}
853e098bc96SEvan Quan 
854e098bc96SEvan Quan 		if (type == PP_OD_COMMIT_DPM_TABLE) {
855e098bc96SEvan Quan 			if (adev->powerplay.pp_funcs->dispatch_tasks) {
856e098bc96SEvan Quan 				amdgpu_dpm_dispatch_task(adev,
857e098bc96SEvan Quan 						AMD_PP_TASK_READJUST_POWER_STATE,
858e098bc96SEvan Quan 						NULL);
859e098bc96SEvan Quan 				pm_runtime_mark_last_busy(ddev->dev);
860e098bc96SEvan Quan 				pm_runtime_put_autosuspend(ddev->dev);
861e098bc96SEvan Quan 				return count;
862e098bc96SEvan Quan 			} else {
863e098bc96SEvan Quan 				pm_runtime_mark_last_busy(ddev->dev);
864e098bc96SEvan Quan 				pm_runtime_put_autosuspend(ddev->dev);
865e098bc96SEvan Quan 				return -EINVAL;
866e098bc96SEvan Quan 			}
867e098bc96SEvan Quan 		}
868e098bc96SEvan Quan 	}
869e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
870e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
871e098bc96SEvan Quan 
872e098bc96SEvan Quan 	return count;
873e098bc96SEvan Quan }
874e098bc96SEvan Quan 
875e098bc96SEvan Quan static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
876e098bc96SEvan Quan 		struct device_attribute *attr,
877e098bc96SEvan Quan 		char *buf)
878e098bc96SEvan Quan {
879e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
8801348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
881e098bc96SEvan Quan 	ssize_t size;
882e098bc96SEvan Quan 	int ret;
883e098bc96SEvan Quan 
88453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
885e098bc96SEvan Quan 		return -EPERM;
886e098bc96SEvan Quan 
887e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
888e098bc96SEvan Quan 	if (ret < 0) {
889e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
890e098bc96SEvan Quan 		return ret;
891e098bc96SEvan Quan 	}
892e098bc96SEvan Quan 
893e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
894*2ea092e5SDarren Powell 		size = smu_print_ppclk_levels(&adev->smu, OD_SCLK, buf);
895*2ea092e5SDarren Powell 		size += smu_print_ppclk_levels(&adev->smu, OD_MCLK, buf+size);
896*2ea092e5SDarren Powell 		size += smu_print_ppclk_levels(&adev->smu, OD_VDDC_CURVE, buf+size);
897*2ea092e5SDarren Powell 		size += smu_print_ppclk_levels(&adev->smu, OD_VDDGFX_OFFSET, buf+size);
898*2ea092e5SDarren Powell 		size += smu_print_ppclk_levels(&adev->smu, OD_RANGE, buf+size);
899*2ea092e5SDarren Powell 		size += smu_print_ppclk_levels(&adev->smu, OD_CCLK, buf+size);
900e098bc96SEvan Quan 	} else if (adev->powerplay.pp_funcs->print_clock_levels) {
901e098bc96SEvan Quan 		size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
902e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
903e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
904e098bc96SEvan Quan 		size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
905e098bc96SEvan Quan 	} else {
906e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
907e098bc96SEvan Quan 	}
908e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
909e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
910e098bc96SEvan Quan 
911e098bc96SEvan Quan 	return size;
912e098bc96SEvan Quan }
913e098bc96SEvan Quan 
914e098bc96SEvan Quan /**
915e098bc96SEvan Quan  * DOC: pp_features
916e098bc96SEvan Quan  *
917e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting what powerplay
918e098bc96SEvan Quan  * features to be enabled. The file pp_features is used for this. And
919e098bc96SEvan Quan  * this is only available for Vega10 and later dGPUs.
920e098bc96SEvan Quan  *
921e098bc96SEvan Quan  * Reading back the file will show you the followings:
922e098bc96SEvan Quan  * - Current ppfeature masks
923e098bc96SEvan Quan  * - List of the all supported powerplay features with their naming,
924e098bc96SEvan Quan  *   bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
925e098bc96SEvan Quan  *
926e098bc96SEvan Quan  * To manually enable or disable a specific feature, just set or clear
927e098bc96SEvan Quan  * the corresponding bit from original ppfeature masks and input the
928e098bc96SEvan Quan  * new ppfeature masks.
929e098bc96SEvan Quan  */
930e098bc96SEvan Quan static ssize_t amdgpu_set_pp_features(struct device *dev,
931e098bc96SEvan Quan 				      struct device_attribute *attr,
932e098bc96SEvan Quan 				      const char *buf,
933e098bc96SEvan Quan 				      size_t count)
934e098bc96SEvan Quan {
935e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
9361348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
937e098bc96SEvan Quan 	uint64_t featuremask;
938e098bc96SEvan Quan 	int ret;
939e098bc96SEvan Quan 
94053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
941e098bc96SEvan Quan 		return -EPERM;
942e098bc96SEvan Quan 
943e098bc96SEvan Quan 	ret = kstrtou64(buf, 0, &featuremask);
944e098bc96SEvan Quan 	if (ret)
945e098bc96SEvan Quan 		return -EINVAL;
946e098bc96SEvan Quan 
947e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
948e098bc96SEvan Quan 	if (ret < 0) {
949e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
950e098bc96SEvan Quan 		return ret;
951e098bc96SEvan Quan 	}
952e098bc96SEvan Quan 
953e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
954e098bc96SEvan Quan 		ret = smu_sys_set_pp_feature_mask(&adev->smu, featuremask);
955e098bc96SEvan Quan 		if (ret) {
956e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
957e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
958e098bc96SEvan Quan 			return -EINVAL;
959e098bc96SEvan Quan 		}
960e098bc96SEvan Quan 	} else if (adev->powerplay.pp_funcs->set_ppfeature_status) {
961e098bc96SEvan Quan 		ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
962e098bc96SEvan Quan 		if (ret) {
963e098bc96SEvan Quan 			pm_runtime_mark_last_busy(ddev->dev);
964e098bc96SEvan Quan 			pm_runtime_put_autosuspend(ddev->dev);
965e098bc96SEvan Quan 			return -EINVAL;
966e098bc96SEvan Quan 		}
967e098bc96SEvan Quan 	}
968e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
969e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
970e098bc96SEvan Quan 
971e098bc96SEvan Quan 	return count;
972e098bc96SEvan Quan }
973e098bc96SEvan Quan 
974e098bc96SEvan Quan static ssize_t amdgpu_get_pp_features(struct device *dev,
975e098bc96SEvan Quan 				      struct device_attribute *attr,
976e098bc96SEvan Quan 				      char *buf)
977e098bc96SEvan Quan {
978e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
9791348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
980e098bc96SEvan Quan 	ssize_t size;
981e098bc96SEvan Quan 	int ret;
982e098bc96SEvan Quan 
98353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
984e098bc96SEvan Quan 		return -EPERM;
985e098bc96SEvan Quan 
986e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
987e098bc96SEvan Quan 	if (ret < 0) {
988e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
989e098bc96SEvan Quan 		return ret;
990e098bc96SEvan Quan 	}
991e098bc96SEvan Quan 
9928dfc8c53SDarren Powell 	if (adev->powerplay.pp_funcs->get_ppfeature_status)
993e098bc96SEvan Quan 		size = amdgpu_dpm_get_ppfeature_status(adev, buf);
994e098bc96SEvan Quan 	else
995e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
996e098bc96SEvan Quan 
997e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
998e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
999e098bc96SEvan Quan 
1000e098bc96SEvan Quan 	return size;
1001e098bc96SEvan Quan }
1002e098bc96SEvan Quan 
1003e098bc96SEvan Quan /**
1004e098bc96SEvan Quan  * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie
1005e098bc96SEvan Quan  *
1006e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting what power levels
1007e098bc96SEvan Quan  * are enabled for a given power state.  The files pp_dpm_sclk, pp_dpm_mclk,
1008e098bc96SEvan Quan  * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
1009e098bc96SEvan Quan  * this.
1010e098bc96SEvan Quan  *
1011e098bc96SEvan Quan  * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
1012e098bc96SEvan Quan  * Vega10 and later ASICs.
1013e098bc96SEvan Quan  * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
1014e098bc96SEvan Quan  *
1015e098bc96SEvan Quan  * Reading back the files will show you the available power levels within
1016e098bc96SEvan Quan  * the power state and the clock information for those levels.
1017e098bc96SEvan Quan  *
1018e098bc96SEvan Quan  * To manually adjust these states, first select manual using
1019e098bc96SEvan Quan  * power_dpm_force_performance_level.
1020e098bc96SEvan Quan  * Secondly, enter a new value for each level by inputing a string that
1021e098bc96SEvan Quan  * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
1022e098bc96SEvan Quan  * E.g.,
1023e098bc96SEvan Quan  *
1024e098bc96SEvan Quan  * .. code-block:: bash
1025e098bc96SEvan Quan  *
1026e098bc96SEvan Quan  *	echo "4 5 6" > pp_dpm_sclk
1027e098bc96SEvan Quan  *
1028e098bc96SEvan Quan  * will enable sclk levels 4, 5, and 6.
1029e098bc96SEvan Quan  *
1030e098bc96SEvan Quan  * NOTE: change to the dcefclk max dpm level is not supported now
1031e098bc96SEvan Quan  */
1032e098bc96SEvan Quan 
1033*2ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev,
1034*2ea092e5SDarren Powell 		enum pp_clock_type type,
1035e098bc96SEvan Quan 		char *buf)
1036e098bc96SEvan Quan {
1037e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
10381348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1039e098bc96SEvan Quan 	ssize_t size;
1040e098bc96SEvan Quan 	int ret;
1041e098bc96SEvan Quan 
104253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1043e098bc96SEvan Quan 		return -EPERM;
1044e098bc96SEvan Quan 
1045e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1046e098bc96SEvan Quan 	if (ret < 0) {
1047e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1048e098bc96SEvan Quan 		return ret;
1049e098bc96SEvan Quan 	}
1050e098bc96SEvan Quan 
1051*2ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->print_clock_levels)
1052*2ea092e5SDarren Powell 		size = amdgpu_dpm_print_clock_levels(adev, type, buf);
1053e098bc96SEvan Quan 	else
1054e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
1055e098bc96SEvan Quan 
1056e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1057e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1058e098bc96SEvan Quan 
1059e098bc96SEvan Quan 	return size;
1060e098bc96SEvan Quan }
1061e098bc96SEvan Quan 
1062e098bc96SEvan Quan /*
1063e098bc96SEvan Quan  * Worst case: 32 bits individually specified, in octal at 12 characters
1064e098bc96SEvan Quan  * per line (+1 for \n).
1065e098bc96SEvan Quan  */
1066e098bc96SEvan Quan #define AMDGPU_MASK_BUF_MAX	(32 * 13)
1067e098bc96SEvan Quan 
1068e098bc96SEvan Quan static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
1069e098bc96SEvan Quan {
1070e098bc96SEvan Quan 	int ret;
1071c915ef89SDan Carpenter 	unsigned long level;
1072e098bc96SEvan Quan 	char *sub_str = NULL;
1073e098bc96SEvan Quan 	char *tmp;
1074e098bc96SEvan Quan 	char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
1075e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
1076e098bc96SEvan Quan 	size_t bytes;
1077e098bc96SEvan Quan 
1078e098bc96SEvan Quan 	*mask = 0;
1079e098bc96SEvan Quan 
1080e098bc96SEvan Quan 	bytes = min(count, sizeof(buf_cpy) - 1);
1081e098bc96SEvan Quan 	memcpy(buf_cpy, buf, bytes);
1082e098bc96SEvan Quan 	buf_cpy[bytes] = '\0';
1083e098bc96SEvan Quan 	tmp = buf_cpy;
1084ce7c1d04SEvan Quan 	while ((sub_str = strsep(&tmp, delimiter)) != NULL) {
1085e098bc96SEvan Quan 		if (strlen(sub_str)) {
1086c915ef89SDan Carpenter 			ret = kstrtoul(sub_str, 0, &level);
1087c915ef89SDan Carpenter 			if (ret || level > 31)
1088e098bc96SEvan Quan 				return -EINVAL;
1089e098bc96SEvan Quan 			*mask |= 1 << level;
1090e098bc96SEvan Quan 		} else
1091e098bc96SEvan Quan 			break;
1092e098bc96SEvan Quan 	}
1093e098bc96SEvan Quan 
1094e098bc96SEvan Quan 	return 0;
1095e098bc96SEvan Quan }
1096e098bc96SEvan Quan 
1097*2ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev,
1098*2ea092e5SDarren Powell 		enum pp_clock_type type,
1099e098bc96SEvan Quan 		const char *buf,
1100e098bc96SEvan Quan 		size_t count)
1101e098bc96SEvan Quan {
1102e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
11031348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1104e098bc96SEvan Quan 	int ret;
1105e098bc96SEvan Quan 	uint32_t mask = 0;
1106e098bc96SEvan Quan 
110753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1108e098bc96SEvan Quan 		return -EPERM;
1109e098bc96SEvan Quan 
1110e098bc96SEvan Quan 	ret = amdgpu_read_mask(buf, count, &mask);
1111e098bc96SEvan Quan 	if (ret)
1112e098bc96SEvan Quan 		return ret;
1113e098bc96SEvan Quan 
1114e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1115e098bc96SEvan Quan 	if (ret < 0) {
1116e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1117e098bc96SEvan Quan 		return ret;
1118e098bc96SEvan Quan 	}
1119e098bc96SEvan Quan 
1120*2ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->force_clock_level)
1121*2ea092e5SDarren Powell 		ret = amdgpu_dpm_force_clock_level(adev, type, mask);
1122*2ea092e5SDarren Powell 	else
1123*2ea092e5SDarren Powell 		ret = 0;
1124e098bc96SEvan Quan 
1125e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1126e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1127e098bc96SEvan Quan 
1128e098bc96SEvan Quan 	if (ret)
1129e098bc96SEvan Quan 		return -EINVAL;
1130e098bc96SEvan Quan 
1131e098bc96SEvan Quan 	return count;
1132e098bc96SEvan Quan }
1133e098bc96SEvan Quan 
1134*2ea092e5SDarren Powell static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
1135*2ea092e5SDarren Powell 		struct device_attribute *attr,
1136*2ea092e5SDarren Powell 		char *buf)
1137*2ea092e5SDarren Powell {
1138*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf);
1139*2ea092e5SDarren Powell }
1140*2ea092e5SDarren Powell 
1141*2ea092e5SDarren Powell static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
1142*2ea092e5SDarren Powell 		struct device_attribute *attr,
1143*2ea092e5SDarren Powell 		const char *buf,
1144*2ea092e5SDarren Powell 		size_t count)
1145*2ea092e5SDarren Powell {
1146*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count);
1147*2ea092e5SDarren Powell }
1148*2ea092e5SDarren Powell 
1149e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
1150e098bc96SEvan Quan 		struct device_attribute *attr,
1151e098bc96SEvan Quan 		char *buf)
1152e098bc96SEvan Quan {
1153*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf);
1154e098bc96SEvan Quan }
1155e098bc96SEvan Quan 
1156e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
1157e098bc96SEvan Quan 		struct device_attribute *attr,
1158e098bc96SEvan Quan 		const char *buf,
1159e098bc96SEvan Quan 		size_t count)
1160e098bc96SEvan Quan {
1161*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count);
1162e098bc96SEvan Quan }
1163e098bc96SEvan Quan 
1164e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
1165e098bc96SEvan Quan 		struct device_attribute *attr,
1166e098bc96SEvan Quan 		char *buf)
1167e098bc96SEvan Quan {
1168*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf);
1169e098bc96SEvan Quan }
1170e098bc96SEvan Quan 
1171e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
1172e098bc96SEvan Quan 		struct device_attribute *attr,
1173e098bc96SEvan Quan 		const char *buf,
1174e098bc96SEvan Quan 		size_t count)
1175e098bc96SEvan Quan {
1176*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count);
1177e098bc96SEvan Quan }
1178e098bc96SEvan Quan 
1179e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
1180e098bc96SEvan Quan 		struct device_attribute *attr,
1181e098bc96SEvan Quan 		char *buf)
1182e098bc96SEvan Quan {
1183*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf);
1184e098bc96SEvan Quan }
1185e098bc96SEvan Quan 
1186e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
1187e098bc96SEvan Quan 		struct device_attribute *attr,
1188e098bc96SEvan Quan 		const char *buf,
1189e098bc96SEvan Quan 		size_t count)
1190e098bc96SEvan Quan {
1191*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count);
1192e098bc96SEvan Quan }
1193e098bc96SEvan Quan 
11949577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev,
11959577b0ecSXiaojian Du 		struct device_attribute *attr,
11969577b0ecSXiaojian Du 		char *buf)
11979577b0ecSXiaojian Du {
1198*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf);
11999577b0ecSXiaojian Du }
12009577b0ecSXiaojian Du 
12019577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev,
12029577b0ecSXiaojian Du 		struct device_attribute *attr,
12039577b0ecSXiaojian Du 		const char *buf,
12049577b0ecSXiaojian Du 		size_t count)
12059577b0ecSXiaojian Du {
1206*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count);
12079577b0ecSXiaojian Du }
12089577b0ecSXiaojian Du 
12099577b0ecSXiaojian Du static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev,
12109577b0ecSXiaojian Du 		struct device_attribute *attr,
12119577b0ecSXiaojian Du 		char *buf)
12129577b0ecSXiaojian Du {
1213*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf);
12149577b0ecSXiaojian Du }
12159577b0ecSXiaojian Du 
12169577b0ecSXiaojian Du static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev,
12179577b0ecSXiaojian Du 		struct device_attribute *attr,
12189577b0ecSXiaojian Du 		const char *buf,
12199577b0ecSXiaojian Du 		size_t count)
12209577b0ecSXiaojian Du {
1221*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count);
12229577b0ecSXiaojian Du }
12239577b0ecSXiaojian Du 
1224e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
1225e098bc96SEvan Quan 		struct device_attribute *attr,
1226e098bc96SEvan Quan 		char *buf)
1227e098bc96SEvan Quan {
1228*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf);
1229e098bc96SEvan Quan }
1230e098bc96SEvan Quan 
1231e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
1232e098bc96SEvan Quan 		struct device_attribute *attr,
1233e098bc96SEvan Quan 		const char *buf,
1234e098bc96SEvan Quan 		size_t count)
1235e098bc96SEvan Quan {
1236*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count);
1237e098bc96SEvan Quan }
1238e098bc96SEvan Quan 
1239e098bc96SEvan Quan static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1240e098bc96SEvan Quan 		struct device_attribute *attr,
1241e098bc96SEvan Quan 		char *buf)
1242e098bc96SEvan Quan {
1243*2ea092e5SDarren Powell 	return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf);
1244e098bc96SEvan Quan }
1245e098bc96SEvan Quan 
1246e098bc96SEvan Quan static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1247e098bc96SEvan Quan 		struct device_attribute *attr,
1248e098bc96SEvan Quan 		const char *buf,
1249e098bc96SEvan Quan 		size_t count)
1250e098bc96SEvan Quan {
1251*2ea092e5SDarren Powell 	return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count);
1252e098bc96SEvan Quan }
1253e098bc96SEvan Quan 
1254e098bc96SEvan Quan static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1255e098bc96SEvan Quan 		struct device_attribute *attr,
1256e098bc96SEvan Quan 		char *buf)
1257e098bc96SEvan Quan {
1258e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
12591348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1260e098bc96SEvan Quan 	uint32_t value = 0;
1261e098bc96SEvan Quan 	int ret;
1262e098bc96SEvan Quan 
126353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1264e098bc96SEvan Quan 		return -EPERM;
1265e098bc96SEvan Quan 
1266e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1267e098bc96SEvan Quan 	if (ret < 0) {
1268e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1269e098bc96SEvan Quan 		return ret;
1270e098bc96SEvan Quan 	}
1271e098bc96SEvan Quan 
1272e098bc96SEvan Quan 	if (is_support_sw_smu(adev))
127375145aabSAlex Deucher 		value = 0;
1274e098bc96SEvan Quan 	else if (adev->powerplay.pp_funcs->get_sclk_od)
1275e098bc96SEvan Quan 		value = amdgpu_dpm_get_sclk_od(adev);
1276e098bc96SEvan Quan 
1277e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1278e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1279e098bc96SEvan Quan 
1280e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1281e098bc96SEvan Quan }
1282e098bc96SEvan Quan 
1283e098bc96SEvan Quan static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1284e098bc96SEvan Quan 		struct device_attribute *attr,
1285e098bc96SEvan Quan 		const char *buf,
1286e098bc96SEvan Quan 		size_t count)
1287e098bc96SEvan Quan {
1288e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
12891348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1290e098bc96SEvan Quan 	int ret;
1291e098bc96SEvan Quan 	long int value;
1292e098bc96SEvan Quan 
129353b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1294e098bc96SEvan Quan 		return -EPERM;
1295e098bc96SEvan Quan 
1296e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &value);
1297e098bc96SEvan Quan 
1298e098bc96SEvan Quan 	if (ret)
1299e098bc96SEvan Quan 		return -EINVAL;
1300e098bc96SEvan Quan 
1301e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1302e098bc96SEvan Quan 	if (ret < 0) {
1303e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1304e098bc96SEvan Quan 		return ret;
1305e098bc96SEvan Quan 	}
1306e098bc96SEvan Quan 
1307e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
130875145aabSAlex Deucher 		value = 0;
1309e098bc96SEvan Quan 	} else {
1310e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->set_sclk_od)
1311e098bc96SEvan Quan 			amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1312e098bc96SEvan Quan 
1313e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->dispatch_tasks) {
1314e098bc96SEvan Quan 			amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1315e098bc96SEvan Quan 		} else {
1316e098bc96SEvan Quan 			adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1317e098bc96SEvan Quan 			amdgpu_pm_compute_clocks(adev);
1318e098bc96SEvan Quan 		}
1319e098bc96SEvan Quan 	}
1320e098bc96SEvan Quan 
1321e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1322e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1323e098bc96SEvan Quan 
1324e098bc96SEvan Quan 	return count;
1325e098bc96SEvan Quan }
1326e098bc96SEvan Quan 
1327e098bc96SEvan Quan static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1328e098bc96SEvan Quan 		struct device_attribute *attr,
1329e098bc96SEvan Quan 		char *buf)
1330e098bc96SEvan Quan {
1331e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
13321348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1333e098bc96SEvan Quan 	uint32_t value = 0;
1334e098bc96SEvan Quan 	int ret;
1335e098bc96SEvan Quan 
133653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1337e098bc96SEvan Quan 		return -EPERM;
1338e098bc96SEvan Quan 
1339e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1340e098bc96SEvan Quan 	if (ret < 0) {
1341e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1342e098bc96SEvan Quan 		return ret;
1343e098bc96SEvan Quan 	}
1344e098bc96SEvan Quan 
1345e098bc96SEvan Quan 	if (is_support_sw_smu(adev))
134675145aabSAlex Deucher 		value = 0;
1347e098bc96SEvan Quan 	else if (adev->powerplay.pp_funcs->get_mclk_od)
1348e098bc96SEvan Quan 		value = amdgpu_dpm_get_mclk_od(adev);
1349e098bc96SEvan Quan 
1350e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1351e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1352e098bc96SEvan Quan 
1353e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1354e098bc96SEvan Quan }
1355e098bc96SEvan Quan 
1356e098bc96SEvan Quan static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1357e098bc96SEvan Quan 		struct device_attribute *attr,
1358e098bc96SEvan Quan 		const char *buf,
1359e098bc96SEvan Quan 		size_t count)
1360e098bc96SEvan Quan {
1361e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
13621348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1363e098bc96SEvan Quan 	int ret;
1364e098bc96SEvan Quan 	long int value;
1365e098bc96SEvan Quan 
136653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1367e098bc96SEvan Quan 		return -EPERM;
1368e098bc96SEvan Quan 
1369e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &value);
1370e098bc96SEvan Quan 
1371e098bc96SEvan Quan 	if (ret)
1372e098bc96SEvan Quan 		return -EINVAL;
1373e098bc96SEvan Quan 
1374e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1375e098bc96SEvan Quan 	if (ret < 0) {
1376e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1377e098bc96SEvan Quan 		return ret;
1378e098bc96SEvan Quan 	}
1379e098bc96SEvan Quan 
1380e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
138175145aabSAlex Deucher 		value = 0;
1382e098bc96SEvan Quan 	} else {
1383e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->set_mclk_od)
1384e098bc96SEvan Quan 			amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1385e098bc96SEvan Quan 
1386e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->dispatch_tasks) {
1387e098bc96SEvan Quan 			amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1388e098bc96SEvan Quan 		} else {
1389e098bc96SEvan Quan 			adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1390e098bc96SEvan Quan 			amdgpu_pm_compute_clocks(adev);
1391e098bc96SEvan Quan 		}
1392e098bc96SEvan Quan 	}
1393e098bc96SEvan Quan 
1394e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1395e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1396e098bc96SEvan Quan 
1397e098bc96SEvan Quan 	return count;
1398e098bc96SEvan Quan }
1399e098bc96SEvan Quan 
1400e098bc96SEvan Quan /**
1401e098bc96SEvan Quan  * DOC: pp_power_profile_mode
1402e098bc96SEvan Quan  *
1403e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for adjusting the heuristics
1404e098bc96SEvan Quan  * related to switching between power levels in a power state.  The file
1405e098bc96SEvan Quan  * pp_power_profile_mode is used for this.
1406e098bc96SEvan Quan  *
1407e098bc96SEvan Quan  * Reading this file outputs a list of all of the predefined power profiles
1408e098bc96SEvan Quan  * and the relevant heuristics settings for that profile.
1409e098bc96SEvan Quan  *
1410e098bc96SEvan Quan  * To select a profile or create a custom profile, first select manual using
1411e098bc96SEvan Quan  * power_dpm_force_performance_level.  Writing the number of a predefined
1412e098bc96SEvan Quan  * profile to pp_power_profile_mode will enable those heuristics.  To
1413e098bc96SEvan Quan  * create a custom set of heuristics, write a string of numbers to the file
1414e098bc96SEvan Quan  * starting with the number of the custom profile along with a setting
1415e098bc96SEvan Quan  * for each heuristic parameter.  Due to differences across asic families
1416e098bc96SEvan Quan  * the heuristic parameters vary from family to family.
1417e098bc96SEvan Quan  *
1418e098bc96SEvan Quan  */
1419e098bc96SEvan Quan 
1420e098bc96SEvan Quan static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1421e098bc96SEvan Quan 		struct device_attribute *attr,
1422e098bc96SEvan Quan 		char *buf)
1423e098bc96SEvan Quan {
1424e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
14251348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1426e098bc96SEvan Quan 	ssize_t size;
1427e098bc96SEvan Quan 	int ret;
1428e098bc96SEvan Quan 
142953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1430e098bc96SEvan Quan 		return -EPERM;
1431e098bc96SEvan Quan 
1432e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1433e098bc96SEvan Quan 	if (ret < 0) {
1434e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1435e098bc96SEvan Quan 		return ret;
1436e098bc96SEvan Quan 	}
1437e098bc96SEvan Quan 
1438*2ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->get_power_profile_mode)
1439e098bc96SEvan Quan 		size = amdgpu_dpm_get_power_profile_mode(adev, buf);
1440e098bc96SEvan Quan 	else
1441e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
1442e098bc96SEvan Quan 
1443e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1444e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1445e098bc96SEvan Quan 
1446e098bc96SEvan Quan 	return size;
1447e098bc96SEvan Quan }
1448e098bc96SEvan Quan 
1449e098bc96SEvan Quan 
1450e098bc96SEvan Quan static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1451e098bc96SEvan Quan 		struct device_attribute *attr,
1452e098bc96SEvan Quan 		const char *buf,
1453e098bc96SEvan Quan 		size_t count)
1454e098bc96SEvan Quan {
1455e098bc96SEvan Quan 	int ret;
1456e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
14571348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1458e098bc96SEvan Quan 	uint32_t parameter_size = 0;
1459e098bc96SEvan Quan 	long parameter[64];
1460e098bc96SEvan Quan 	char *sub_str, buf_cpy[128];
1461e098bc96SEvan Quan 	char *tmp_str;
1462e098bc96SEvan Quan 	uint32_t i = 0;
1463e098bc96SEvan Quan 	char tmp[2];
1464e098bc96SEvan Quan 	long int profile_mode = 0;
1465e098bc96SEvan Quan 	const char delimiter[3] = {' ', '\n', '\0'};
1466e098bc96SEvan Quan 
146753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1468e098bc96SEvan Quan 		return -EPERM;
1469e098bc96SEvan Quan 
1470e098bc96SEvan Quan 	tmp[0] = *(buf);
1471e098bc96SEvan Quan 	tmp[1] = '\0';
1472e098bc96SEvan Quan 	ret = kstrtol(tmp, 0, &profile_mode);
1473e098bc96SEvan Quan 	if (ret)
1474e098bc96SEvan Quan 		return -EINVAL;
1475e098bc96SEvan Quan 
1476e098bc96SEvan Quan 	if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1477e098bc96SEvan Quan 		if (count < 2 || count > 127)
1478e098bc96SEvan Quan 			return -EINVAL;
1479e098bc96SEvan Quan 		while (isspace(*++buf))
1480e098bc96SEvan Quan 			i++;
1481e098bc96SEvan Quan 		memcpy(buf_cpy, buf, count-i);
1482e098bc96SEvan Quan 		tmp_str = buf_cpy;
1483ce7c1d04SEvan Quan 		while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
1484c2efbc3fSEvan Quan 			if (strlen(sub_str) == 0)
1485c2efbc3fSEvan Quan 				continue;
1486e098bc96SEvan Quan 			ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
1487e098bc96SEvan Quan 			if (ret)
1488e098bc96SEvan Quan 				return -EINVAL;
1489e098bc96SEvan Quan 			parameter_size++;
1490e098bc96SEvan Quan 			while (isspace(*tmp_str))
1491e098bc96SEvan Quan 				tmp_str++;
1492e098bc96SEvan Quan 		}
1493e098bc96SEvan Quan 	}
1494e098bc96SEvan Quan 	parameter[parameter_size] = profile_mode;
1495e098bc96SEvan Quan 
1496e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1497e098bc96SEvan Quan 	if (ret < 0) {
1498e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1499e098bc96SEvan Quan 		return ret;
1500e098bc96SEvan Quan 	}
1501e098bc96SEvan Quan 
1502*2ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->set_power_profile_mode)
1503e098bc96SEvan Quan 		ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1504e098bc96SEvan Quan 
1505e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1506e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1507e098bc96SEvan Quan 
1508e098bc96SEvan Quan 	if (!ret)
1509e098bc96SEvan Quan 		return count;
1510e098bc96SEvan Quan 
1511e098bc96SEvan Quan 	return -EINVAL;
1512e098bc96SEvan Quan }
1513e098bc96SEvan Quan 
1514e098bc96SEvan Quan /**
1515e098bc96SEvan Quan  * DOC: gpu_busy_percent
1516e098bc96SEvan Quan  *
1517e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for reading how busy the GPU
1518e098bc96SEvan Quan  * is as a percentage.  The file gpu_busy_percent is used for this.
1519e098bc96SEvan Quan  * The SMU firmware computes a percentage of load based on the
1520e098bc96SEvan Quan  * aggregate activity level in the IP cores.
1521e098bc96SEvan Quan  */
1522e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev,
1523e098bc96SEvan Quan 					   struct device_attribute *attr,
1524e098bc96SEvan Quan 					   char *buf)
1525e098bc96SEvan Quan {
1526e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
15271348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1528e098bc96SEvan Quan 	int r, value, size = sizeof(value);
1529e098bc96SEvan Quan 
153053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1531e098bc96SEvan Quan 		return -EPERM;
1532e098bc96SEvan Quan 
1533e098bc96SEvan Quan 	r = pm_runtime_get_sync(ddev->dev);
1534e098bc96SEvan Quan 	if (r < 0) {
1535e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1536e098bc96SEvan Quan 		return r;
1537e098bc96SEvan Quan 	}
1538e098bc96SEvan Quan 
1539e098bc96SEvan Quan 	/* read the IP busy sensor */
1540e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
1541e098bc96SEvan Quan 				   (void *)&value, &size);
1542e098bc96SEvan Quan 
1543e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1544e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1545e098bc96SEvan Quan 
1546e098bc96SEvan Quan 	if (r)
1547e098bc96SEvan Quan 		return r;
1548e098bc96SEvan Quan 
1549e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1550e098bc96SEvan Quan }
1551e098bc96SEvan Quan 
1552e098bc96SEvan Quan /**
1553e098bc96SEvan Quan  * DOC: mem_busy_percent
1554e098bc96SEvan Quan  *
1555e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for reading how busy the VRAM
1556e098bc96SEvan Quan  * is as a percentage.  The file mem_busy_percent is used for this.
1557e098bc96SEvan Quan  * The SMU firmware computes a percentage of load based on the
1558e098bc96SEvan Quan  * aggregate activity level in the IP cores.
1559e098bc96SEvan Quan  */
1560e098bc96SEvan Quan static ssize_t amdgpu_get_mem_busy_percent(struct device *dev,
1561e098bc96SEvan Quan 					   struct device_attribute *attr,
1562e098bc96SEvan Quan 					   char *buf)
1563e098bc96SEvan Quan {
1564e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
15651348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1566e098bc96SEvan Quan 	int r, value, size = sizeof(value);
1567e098bc96SEvan Quan 
156853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1569e098bc96SEvan Quan 		return -EPERM;
1570e098bc96SEvan Quan 
1571e098bc96SEvan Quan 	r = pm_runtime_get_sync(ddev->dev);
1572e098bc96SEvan Quan 	if (r < 0) {
1573e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1574e098bc96SEvan Quan 		return r;
1575e098bc96SEvan Quan 	}
1576e098bc96SEvan Quan 
1577e098bc96SEvan Quan 	/* read the IP busy sensor */
1578e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD,
1579e098bc96SEvan Quan 				   (void *)&value, &size);
1580e098bc96SEvan Quan 
1581e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1582e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1583e098bc96SEvan Quan 
1584e098bc96SEvan Quan 	if (r)
1585e098bc96SEvan Quan 		return r;
1586e098bc96SEvan Quan 
1587e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", value);
1588e098bc96SEvan Quan }
1589e098bc96SEvan Quan 
1590e098bc96SEvan Quan /**
1591e098bc96SEvan Quan  * DOC: pcie_bw
1592e098bc96SEvan Quan  *
1593e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for estimating how much data
1594e098bc96SEvan Quan  * has been received and sent by the GPU in the last second through PCIe.
1595e098bc96SEvan Quan  * The file pcie_bw is used for this.
1596e098bc96SEvan Quan  * The Perf counters count the number of received and sent messages and return
1597e098bc96SEvan Quan  * those values, as well as the maximum payload size of a PCIe packet (mps).
1598e098bc96SEvan Quan  * Note that it is not possible to easily and quickly obtain the size of each
1599e098bc96SEvan Quan  * packet transmitted, so we output the max payload size (mps) to allow for
1600e098bc96SEvan Quan  * quick estimation of the PCIe bandwidth usage
1601e098bc96SEvan Quan  */
1602e098bc96SEvan Quan static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1603e098bc96SEvan Quan 		struct device_attribute *attr,
1604e098bc96SEvan Quan 		char *buf)
1605e098bc96SEvan Quan {
1606e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16071348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1608e098bc96SEvan Quan 	uint64_t count0 = 0, count1 = 0;
1609e098bc96SEvan Quan 	int ret;
1610e098bc96SEvan Quan 
161153b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1612e098bc96SEvan Quan 		return -EPERM;
1613e098bc96SEvan Quan 
1614e098bc96SEvan Quan 	if (adev->flags & AMD_IS_APU)
1615e098bc96SEvan Quan 		return -ENODATA;
1616e098bc96SEvan Quan 
1617e098bc96SEvan Quan 	if (!adev->asic_funcs->get_pcie_usage)
1618e098bc96SEvan Quan 		return -ENODATA;
1619e098bc96SEvan Quan 
1620e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1621e098bc96SEvan Quan 	if (ret < 0) {
1622e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1623e098bc96SEvan Quan 		return ret;
1624e098bc96SEvan Quan 	}
1625e098bc96SEvan Quan 
1626e098bc96SEvan Quan 	amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1627e098bc96SEvan Quan 
1628e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1629e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1630e098bc96SEvan Quan 
1631e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE,	"%llu %llu %i\n",
1632e098bc96SEvan Quan 			count0, count1, pcie_get_mps(adev->pdev));
1633e098bc96SEvan Quan }
1634e098bc96SEvan Quan 
1635e098bc96SEvan Quan /**
1636e098bc96SEvan Quan  * DOC: unique_id
1637e098bc96SEvan Quan  *
1638e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU
1639e098bc96SEvan Quan  * The file unique_id is used for this.
1640e098bc96SEvan Quan  * This will provide a Unique ID that will persist from machine to machine
1641e098bc96SEvan Quan  *
1642e098bc96SEvan Quan  * NOTE: This will only work for GFX9 and newer. This file will be absent
1643e098bc96SEvan Quan  * on unsupported ASICs (GFX8 and older)
1644e098bc96SEvan Quan  */
1645e098bc96SEvan Quan static ssize_t amdgpu_get_unique_id(struct device *dev,
1646e098bc96SEvan Quan 		struct device_attribute *attr,
1647e098bc96SEvan Quan 		char *buf)
1648e098bc96SEvan Quan {
1649e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16501348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1651e098bc96SEvan Quan 
165253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1653e098bc96SEvan Quan 		return -EPERM;
1654e098bc96SEvan Quan 
1655e098bc96SEvan Quan 	if (adev->unique_id)
1656e098bc96SEvan Quan 		return snprintf(buf, PAGE_SIZE, "%016llx\n", adev->unique_id);
1657e098bc96SEvan Quan 
1658e098bc96SEvan Quan 	return 0;
1659e098bc96SEvan Quan }
1660e098bc96SEvan Quan 
1661e098bc96SEvan Quan /**
1662e098bc96SEvan Quan  * DOC: thermal_throttling_logging
1663e098bc96SEvan Quan  *
1664e098bc96SEvan Quan  * Thermal throttling pulls down the clock frequency and thus the performance.
1665e098bc96SEvan Quan  * It's an useful mechanism to protect the chip from overheating. Since it
1666e098bc96SEvan Quan  * impacts performance, the user controls whether it is enabled and if so,
1667e098bc96SEvan Quan  * the log frequency.
1668e098bc96SEvan Quan  *
1669e098bc96SEvan Quan  * Reading back the file shows you the status(enabled or disabled) and
1670e098bc96SEvan Quan  * the interval(in seconds) between each thermal logging.
1671e098bc96SEvan Quan  *
1672e098bc96SEvan Quan  * Writing an integer to the file, sets a new logging interval, in seconds.
1673e098bc96SEvan Quan  * The value should be between 1 and 3600. If the value is less than 1,
1674e098bc96SEvan Quan  * thermal logging is disabled. Values greater than 3600 are ignored.
1675e098bc96SEvan Quan  */
1676e098bc96SEvan Quan static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev,
1677e098bc96SEvan Quan 						     struct device_attribute *attr,
1678e098bc96SEvan Quan 						     char *buf)
1679e098bc96SEvan Quan {
1680e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16811348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1682e098bc96SEvan Quan 
1683e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%s: thermal throttling logging %s, with interval %d seconds\n",
16844a580877SLuben Tuikov 			adev_to_drm(adev)->unique,
1685e098bc96SEvan Quan 			atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled",
1686e098bc96SEvan Quan 			adev->throttling_logging_rs.interval / HZ + 1);
1687e098bc96SEvan Quan }
1688e098bc96SEvan Quan 
1689e098bc96SEvan Quan static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev,
1690e098bc96SEvan Quan 						     struct device_attribute *attr,
1691e098bc96SEvan Quan 						     const char *buf,
1692e098bc96SEvan Quan 						     size_t count)
1693e098bc96SEvan Quan {
1694e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
16951348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1696e098bc96SEvan Quan 	long throttling_logging_interval;
1697e098bc96SEvan Quan 	unsigned long flags;
1698e098bc96SEvan Quan 	int ret = 0;
1699e098bc96SEvan Quan 
1700e098bc96SEvan Quan 	ret = kstrtol(buf, 0, &throttling_logging_interval);
1701e098bc96SEvan Quan 	if (ret)
1702e098bc96SEvan Quan 		return ret;
1703e098bc96SEvan Quan 
1704e098bc96SEvan Quan 	if (throttling_logging_interval > 3600)
1705e098bc96SEvan Quan 		return -EINVAL;
1706e098bc96SEvan Quan 
1707e098bc96SEvan Quan 	if (throttling_logging_interval > 0) {
1708e098bc96SEvan Quan 		raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags);
1709e098bc96SEvan Quan 		/*
1710e098bc96SEvan Quan 		 * Reset the ratelimit timer internals.
1711e098bc96SEvan Quan 		 * This can effectively restart the timer.
1712e098bc96SEvan Quan 		 */
1713e098bc96SEvan Quan 		adev->throttling_logging_rs.interval =
1714e098bc96SEvan Quan 			(throttling_logging_interval - 1) * HZ;
1715e098bc96SEvan Quan 		adev->throttling_logging_rs.begin = 0;
1716e098bc96SEvan Quan 		adev->throttling_logging_rs.printed = 0;
1717e098bc96SEvan Quan 		adev->throttling_logging_rs.missed = 0;
1718e098bc96SEvan Quan 		raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags);
1719e098bc96SEvan Quan 
1720e098bc96SEvan Quan 		atomic_set(&adev->throttling_logging_enabled, 1);
1721e098bc96SEvan Quan 	} else {
1722e098bc96SEvan Quan 		atomic_set(&adev->throttling_logging_enabled, 0);
1723e098bc96SEvan Quan 	}
1724e098bc96SEvan Quan 
1725e098bc96SEvan Quan 	return count;
1726e098bc96SEvan Quan }
1727e098bc96SEvan Quan 
1728e098bc96SEvan Quan /**
1729e098bc96SEvan Quan  * DOC: gpu_metrics
1730e098bc96SEvan Quan  *
1731e098bc96SEvan Quan  * The amdgpu driver provides a sysfs API for retrieving current gpu
1732e098bc96SEvan Quan  * metrics data. The file gpu_metrics is used for this. Reading the
1733e098bc96SEvan Quan  * file will dump all the current gpu metrics data.
1734e098bc96SEvan Quan  *
1735e098bc96SEvan Quan  * These data include temperature, frequency, engines utilization,
1736e098bc96SEvan Quan  * power consume, throttler status, fan speed and cpu core statistics(
1737e098bc96SEvan Quan  * available for APU only). That's it will give a snapshot of all sensors
1738e098bc96SEvan Quan  * at the same time.
1739e098bc96SEvan Quan  */
1740e098bc96SEvan Quan static ssize_t amdgpu_get_gpu_metrics(struct device *dev,
1741e098bc96SEvan Quan 				      struct device_attribute *attr,
1742e098bc96SEvan Quan 				      char *buf)
1743e098bc96SEvan Quan {
1744e098bc96SEvan Quan 	struct drm_device *ddev = dev_get_drvdata(dev);
17451348969aSLuben Tuikov 	struct amdgpu_device *adev = drm_to_adev(ddev);
1746e098bc96SEvan Quan 	void *gpu_metrics;
1747e098bc96SEvan Quan 	ssize_t size = 0;
1748e098bc96SEvan Quan 	int ret;
1749e098bc96SEvan Quan 
175053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1751e098bc96SEvan Quan 		return -EPERM;
1752e098bc96SEvan Quan 
1753e098bc96SEvan Quan 	ret = pm_runtime_get_sync(ddev->dev);
1754e098bc96SEvan Quan 	if (ret < 0) {
1755e098bc96SEvan Quan 		pm_runtime_put_autosuspend(ddev->dev);
1756e098bc96SEvan Quan 		return ret;
1757e098bc96SEvan Quan 	}
1758e098bc96SEvan Quan 
1759*2ea092e5SDarren Powell 	if (adev->powerplay.pp_funcs->get_gpu_metrics)
1760e098bc96SEvan Quan 		size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics);
1761e098bc96SEvan Quan 
1762e098bc96SEvan Quan 	if (size <= 0)
1763e098bc96SEvan Quan 		goto out;
1764e098bc96SEvan Quan 
1765e098bc96SEvan Quan 	if (size >= PAGE_SIZE)
1766e098bc96SEvan Quan 		size = PAGE_SIZE - 1;
1767e098bc96SEvan Quan 
1768e098bc96SEvan Quan 	memcpy(buf, gpu_metrics, size);
1769e098bc96SEvan Quan 
1770e098bc96SEvan Quan out:
1771e098bc96SEvan Quan 	pm_runtime_mark_last_busy(ddev->dev);
1772e098bc96SEvan Quan 	pm_runtime_put_autosuspend(ddev->dev);
1773e098bc96SEvan Quan 
1774e098bc96SEvan Quan 	return size;
1775e098bc96SEvan Quan }
1776e098bc96SEvan Quan 
1777e098bc96SEvan Quan static struct amdgpu_device_attr amdgpu_device_attrs[] = {
1778e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(power_dpm_state,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1779e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level,	ATTR_FLAG_BASIC),
1780e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(pp_num_states,				ATTR_FLAG_BASIC),
1781e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(pp_cur_state,				ATTR_FLAG_BASIC),
1782e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_force_state,				ATTR_FLAG_BASIC),
1783e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_table,					ATTR_FLAG_BASIC),
1784e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1785e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1786e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1787e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
17889577b0ecSXiaojian Du 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
17899577b0ecSXiaojian Du 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk,				ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
1790e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk,				ATTR_FLAG_BASIC),
1791e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie,				ATTR_FLAG_BASIC),
1792e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_sclk_od,				ATTR_FLAG_BASIC),
1793e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_mclk_od,				ATTR_FLAG_BASIC),
1794e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode,			ATTR_FLAG_BASIC),
1795e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage,			ATTR_FLAG_BASIC),
1796e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent,				ATTR_FLAG_BASIC),
1797e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(mem_busy_percent,				ATTR_FLAG_BASIC),
1798e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(pcie_bw,					ATTR_FLAG_BASIC),
1799e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(pp_features,				ATTR_FLAG_BASIC),
1800e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(unique_id,				ATTR_FLAG_BASIC),
1801e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging,		ATTR_FLAG_BASIC),
1802e098bc96SEvan Quan 	AMDGPU_DEVICE_ATTR_RO(gpu_metrics,				ATTR_FLAG_BASIC),
1803e098bc96SEvan Quan };
1804e098bc96SEvan Quan 
1805e098bc96SEvan Quan static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1806e098bc96SEvan Quan 			       uint32_t mask, enum amdgpu_device_attr_states *states)
1807e098bc96SEvan Quan {
1808e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
1809e098bc96SEvan Quan 	const char *attr_name = dev_attr->attr.name;
1810e098bc96SEvan Quan 	struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
1811e098bc96SEvan Quan 	enum amd_asic_type asic_type = adev->asic_type;
1812e098bc96SEvan Quan 
1813e098bc96SEvan Quan 	if (!(attr->flags & mask)) {
1814e098bc96SEvan Quan 		*states = ATTR_STATE_UNSUPPORTED;
1815e098bc96SEvan Quan 		return 0;
1816e098bc96SEvan Quan 	}
1817e098bc96SEvan Quan 
1818e098bc96SEvan Quan #define DEVICE_ATTR_IS(_name)	(!strcmp(attr_name, #_name))
1819e098bc96SEvan Quan 
1820e098bc96SEvan Quan 	if (DEVICE_ATTR_IS(pp_dpm_socclk)) {
1821e098bc96SEvan Quan 		if (asic_type < CHIP_VEGA10)
1822e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1823e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_dpm_dcefclk)) {
1824e098bc96SEvan Quan 		if (asic_type < CHIP_VEGA10 || asic_type == CHIP_ARCTURUS)
1825e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1826e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_dpm_fclk)) {
1827e098bc96SEvan Quan 		if (asic_type < CHIP_VEGA20)
1828e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1829e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_od_clk_voltage)) {
1830e098bc96SEvan Quan 		*states = ATTR_STATE_UNSUPPORTED;
1831e098bc96SEvan Quan 		if ((is_support_sw_smu(adev) && adev->smu.od_enabled) ||
1832e017fb66SXiaojian Du 		    (is_support_sw_smu(adev) && adev->smu.is_apu) ||
1833e098bc96SEvan Quan 			(!is_support_sw_smu(adev) && hwmgr->od_enabled))
1834e098bc96SEvan Quan 			*states = ATTR_STATE_SUPPORTED;
1835e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(mem_busy_percent)) {
1836e098bc96SEvan Quan 		if (adev->flags & AMD_IS_APU || asic_type == CHIP_VEGA10)
1837e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1838e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pcie_bw)) {
1839e098bc96SEvan Quan 		/* PCIe Perf counters won't work on APU nodes */
1840e098bc96SEvan Quan 		if (adev->flags & AMD_IS_APU)
1841e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1842e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(unique_id)) {
1843e098bc96SEvan Quan 		if (asic_type != CHIP_VEGA10 &&
1844e098bc96SEvan Quan 		    asic_type != CHIP_VEGA20 &&
1845e098bc96SEvan Quan 		    asic_type != CHIP_ARCTURUS)
1846e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1847e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(pp_features)) {
1848e098bc96SEvan Quan 		if (adev->flags & AMD_IS_APU || asic_type < CHIP_VEGA10)
1849e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
1850e098bc96SEvan Quan 	} else if (DEVICE_ATTR_IS(gpu_metrics)) {
1851e098bc96SEvan Quan 		if (asic_type < CHIP_VEGA12)
1852e098bc96SEvan Quan 			*states = ATTR_STATE_UNSUPPORTED;
18539577b0ecSXiaojian Du 	} else if (DEVICE_ATTR_IS(pp_dpm_vclk)) {
18549577b0ecSXiaojian Du 		if (!(asic_type == CHIP_VANGOGH))
18559577b0ecSXiaojian Du 			*states = ATTR_STATE_UNSUPPORTED;
18569577b0ecSXiaojian Du 	} else if (DEVICE_ATTR_IS(pp_dpm_dclk)) {
18579577b0ecSXiaojian Du 		if (!(asic_type == CHIP_VANGOGH))
18589577b0ecSXiaojian Du 			*states = ATTR_STATE_UNSUPPORTED;
1859e098bc96SEvan Quan 	}
1860e098bc96SEvan Quan 
1861e098bc96SEvan Quan 	if (asic_type == CHIP_ARCTURUS) {
1862e098bc96SEvan Quan 		/* Arcturus does not support standalone mclk/socclk/fclk level setting */
1863e098bc96SEvan Quan 		if (DEVICE_ATTR_IS(pp_dpm_mclk) ||
1864e098bc96SEvan Quan 		    DEVICE_ATTR_IS(pp_dpm_socclk) ||
1865e098bc96SEvan Quan 		    DEVICE_ATTR_IS(pp_dpm_fclk)) {
1866e098bc96SEvan Quan 			dev_attr->attr.mode &= ~S_IWUGO;
1867e098bc96SEvan Quan 			dev_attr->store = NULL;
1868e098bc96SEvan Quan 		}
1869e098bc96SEvan Quan 	}
1870e098bc96SEvan Quan 
1871e098bc96SEvan Quan #undef DEVICE_ATTR_IS
1872e098bc96SEvan Quan 
1873e098bc96SEvan Quan 	return 0;
1874e098bc96SEvan Quan }
1875e098bc96SEvan Quan 
1876e098bc96SEvan Quan 
1877e098bc96SEvan Quan static int amdgpu_device_attr_create(struct amdgpu_device *adev,
1878e098bc96SEvan Quan 				     struct amdgpu_device_attr *attr,
1879e098bc96SEvan Quan 				     uint32_t mask, struct list_head *attr_list)
1880e098bc96SEvan Quan {
1881e098bc96SEvan Quan 	int ret = 0;
1882e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
1883e098bc96SEvan Quan 	const char *name = dev_attr->attr.name;
1884e098bc96SEvan Quan 	enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED;
1885e098bc96SEvan Quan 	struct amdgpu_device_attr_entry *attr_entry;
1886e098bc96SEvan Quan 
1887e098bc96SEvan Quan 	int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
1888e098bc96SEvan Quan 			   uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update;
1889e098bc96SEvan Quan 
1890e098bc96SEvan Quan 	BUG_ON(!attr);
1891e098bc96SEvan Quan 
1892e098bc96SEvan Quan 	attr_update = attr->attr_update ? attr_update : default_attr_update;
1893e098bc96SEvan Quan 
1894e098bc96SEvan Quan 	ret = attr_update(adev, attr, mask, &attr_states);
1895e098bc96SEvan Quan 	if (ret) {
1896e098bc96SEvan Quan 		dev_err(adev->dev, "failed to update device file %s, ret = %d\n",
1897e098bc96SEvan Quan 			name, ret);
1898e098bc96SEvan Quan 		return ret;
1899e098bc96SEvan Quan 	}
1900e098bc96SEvan Quan 
1901e098bc96SEvan Quan 	if (attr_states == ATTR_STATE_UNSUPPORTED)
1902e098bc96SEvan Quan 		return 0;
1903e098bc96SEvan Quan 
1904e098bc96SEvan Quan 	ret = device_create_file(adev->dev, dev_attr);
1905e098bc96SEvan Quan 	if (ret) {
1906e098bc96SEvan Quan 		dev_err(adev->dev, "failed to create device file %s, ret = %d\n",
1907e098bc96SEvan Quan 			name, ret);
1908e098bc96SEvan Quan 	}
1909e098bc96SEvan Quan 
1910e098bc96SEvan Quan 	attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL);
1911e098bc96SEvan Quan 	if (!attr_entry)
1912e098bc96SEvan Quan 		return -ENOMEM;
1913e098bc96SEvan Quan 
1914e098bc96SEvan Quan 	attr_entry->attr = attr;
1915e098bc96SEvan Quan 	INIT_LIST_HEAD(&attr_entry->entry);
1916e098bc96SEvan Quan 
1917e098bc96SEvan Quan 	list_add_tail(&attr_entry->entry, attr_list);
1918e098bc96SEvan Quan 
1919e098bc96SEvan Quan 	return ret;
1920e098bc96SEvan Quan }
1921e098bc96SEvan Quan 
1922e098bc96SEvan Quan static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr)
1923e098bc96SEvan Quan {
1924e098bc96SEvan Quan 	struct device_attribute *dev_attr = &attr->dev_attr;
1925e098bc96SEvan Quan 
1926e098bc96SEvan Quan 	device_remove_file(adev->dev, dev_attr);
1927e098bc96SEvan Quan }
1928e098bc96SEvan Quan 
1929e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
1930e098bc96SEvan Quan 					     struct list_head *attr_list);
1931e098bc96SEvan Quan 
1932e098bc96SEvan Quan static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev,
1933e098bc96SEvan Quan 					    struct amdgpu_device_attr *attrs,
1934e098bc96SEvan Quan 					    uint32_t counts,
1935e098bc96SEvan Quan 					    uint32_t mask,
1936e098bc96SEvan Quan 					    struct list_head *attr_list)
1937e098bc96SEvan Quan {
1938e098bc96SEvan Quan 	int ret = 0;
1939e098bc96SEvan Quan 	uint32_t i = 0;
1940e098bc96SEvan Quan 
1941e098bc96SEvan Quan 	for (i = 0; i < counts; i++) {
1942e098bc96SEvan Quan 		ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list);
1943e098bc96SEvan Quan 		if (ret)
1944e098bc96SEvan Quan 			goto failed;
1945e098bc96SEvan Quan 	}
1946e098bc96SEvan Quan 
1947e098bc96SEvan Quan 	return 0;
1948e098bc96SEvan Quan 
1949e098bc96SEvan Quan failed:
1950e098bc96SEvan Quan 	amdgpu_device_attr_remove_groups(adev, attr_list);
1951e098bc96SEvan Quan 
1952e098bc96SEvan Quan 	return ret;
1953e098bc96SEvan Quan }
1954e098bc96SEvan Quan 
1955e098bc96SEvan Quan static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
1956e098bc96SEvan Quan 					     struct list_head *attr_list)
1957e098bc96SEvan Quan {
1958e098bc96SEvan Quan 	struct amdgpu_device_attr_entry *entry, *entry_tmp;
1959e098bc96SEvan Quan 
1960e098bc96SEvan Quan 	if (list_empty(attr_list))
1961e098bc96SEvan Quan 		return ;
1962e098bc96SEvan Quan 
1963e098bc96SEvan Quan 	list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) {
1964e098bc96SEvan Quan 		amdgpu_device_attr_remove(adev, entry->attr);
1965e098bc96SEvan Quan 		list_del(&entry->entry);
1966e098bc96SEvan Quan 		kfree(entry);
1967e098bc96SEvan Quan 	}
1968e098bc96SEvan Quan }
1969e098bc96SEvan Quan 
1970e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
1971e098bc96SEvan Quan 				      struct device_attribute *attr,
1972e098bc96SEvan Quan 				      char *buf)
1973e098bc96SEvan Quan {
1974e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
1975e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
1976e098bc96SEvan Quan 	int r, temp = 0, size = sizeof(temp);
1977e098bc96SEvan Quan 
197853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
1979e098bc96SEvan Quan 		return -EPERM;
1980e098bc96SEvan Quan 
1981e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
1982e098bc96SEvan Quan 		return -EINVAL;
1983e098bc96SEvan Quan 
19844a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
1985e098bc96SEvan Quan 	if (r < 0) {
19864a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
1987e098bc96SEvan Quan 		return r;
1988e098bc96SEvan Quan 	}
1989e098bc96SEvan Quan 
1990e098bc96SEvan Quan 	switch (channel) {
1991e098bc96SEvan Quan 	case PP_TEMP_JUNCTION:
1992e098bc96SEvan Quan 		/* get current junction temperature */
1993e098bc96SEvan Quan 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP,
1994e098bc96SEvan Quan 					   (void *)&temp, &size);
1995e098bc96SEvan Quan 		break;
1996e098bc96SEvan Quan 	case PP_TEMP_EDGE:
1997e098bc96SEvan Quan 		/* get current edge temperature */
1998e098bc96SEvan Quan 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_EDGE_TEMP,
1999e098bc96SEvan Quan 					   (void *)&temp, &size);
2000e098bc96SEvan Quan 		break;
2001e098bc96SEvan Quan 	case PP_TEMP_MEM:
2002e098bc96SEvan Quan 		/* get current memory temperature */
2003e098bc96SEvan Quan 		r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_TEMP,
2004e098bc96SEvan Quan 					   (void *)&temp, &size);
2005e098bc96SEvan Quan 		break;
2006e098bc96SEvan Quan 	default:
2007e098bc96SEvan Quan 		r = -EINVAL;
2008e098bc96SEvan Quan 		break;
2009e098bc96SEvan Quan 	}
2010e098bc96SEvan Quan 
20114a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
20124a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2013e098bc96SEvan Quan 
2014e098bc96SEvan Quan 	if (r)
2015e098bc96SEvan Quan 		return r;
2016e098bc96SEvan Quan 
2017e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2018e098bc96SEvan Quan }
2019e098bc96SEvan Quan 
2020e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
2021e098bc96SEvan Quan 					     struct device_attribute *attr,
2022e098bc96SEvan Quan 					     char *buf)
2023e098bc96SEvan Quan {
2024e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2025e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2026e098bc96SEvan Quan 	int temp;
2027e098bc96SEvan Quan 
2028e098bc96SEvan Quan 	if (hyst)
2029e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_temp;
2030e098bc96SEvan Quan 	else
2031e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_temp;
2032e098bc96SEvan Quan 
2033e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2034e098bc96SEvan Quan }
2035e098bc96SEvan Quan 
2036e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev,
2037e098bc96SEvan Quan 					     struct device_attribute *attr,
2038e098bc96SEvan Quan 					     char *buf)
2039e098bc96SEvan Quan {
2040e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2041e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2042e098bc96SEvan Quan 	int temp;
2043e098bc96SEvan Quan 
2044e098bc96SEvan Quan 	if (hyst)
2045e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_hotspot_temp;
2046e098bc96SEvan Quan 	else
2047e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_hotspot_crit_temp;
2048e098bc96SEvan Quan 
2049e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2050e098bc96SEvan Quan }
2051e098bc96SEvan Quan 
2052e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev,
2053e098bc96SEvan Quan 					     struct device_attribute *attr,
2054e098bc96SEvan Quan 					     char *buf)
2055e098bc96SEvan Quan {
2056e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2057e098bc96SEvan Quan 	int hyst = to_sensor_dev_attr(attr)->index;
2058e098bc96SEvan Quan 	int temp;
2059e098bc96SEvan Quan 
2060e098bc96SEvan Quan 	if (hyst)
2061e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.min_mem_temp;
2062e098bc96SEvan Quan 	else
2063e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_mem_crit_temp;
2064e098bc96SEvan Quan 
2065e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2066e098bc96SEvan Quan }
2067e098bc96SEvan Quan 
2068e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev,
2069e098bc96SEvan Quan 					     struct device_attribute *attr,
2070e098bc96SEvan Quan 					     char *buf)
2071e098bc96SEvan Quan {
2072e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2073e098bc96SEvan Quan 
2074e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2075e098bc96SEvan Quan 		return -EINVAL;
2076e098bc96SEvan Quan 
2077e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%s\n", temp_label[channel].label);
2078e098bc96SEvan Quan }
2079e098bc96SEvan Quan 
2080e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev,
2081e098bc96SEvan Quan 					     struct device_attribute *attr,
2082e098bc96SEvan Quan 					     char *buf)
2083e098bc96SEvan Quan {
2084e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2085e098bc96SEvan Quan 	int channel = to_sensor_dev_attr(attr)->index;
2086e098bc96SEvan Quan 	int temp = 0;
2087e098bc96SEvan Quan 
2088e098bc96SEvan Quan 	if (channel >= PP_TEMP_MAX)
2089e098bc96SEvan Quan 		return -EINVAL;
2090e098bc96SEvan Quan 
2091e098bc96SEvan Quan 	switch (channel) {
2092e098bc96SEvan Quan 	case PP_TEMP_JUNCTION:
2093e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp;
2094e098bc96SEvan Quan 		break;
2095e098bc96SEvan Quan 	case PP_TEMP_EDGE:
2096e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_edge_emergency_temp;
2097e098bc96SEvan Quan 		break;
2098e098bc96SEvan Quan 	case PP_TEMP_MEM:
2099e098bc96SEvan Quan 		temp = adev->pm.dpm.thermal.max_mem_emergency_temp;
2100e098bc96SEvan Quan 		break;
2101e098bc96SEvan Quan 	}
2102e098bc96SEvan Quan 
2103e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
2104e098bc96SEvan Quan }
2105e098bc96SEvan Quan 
2106e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
2107e098bc96SEvan Quan 					    struct device_attribute *attr,
2108e098bc96SEvan Quan 					    char *buf)
2109e098bc96SEvan Quan {
2110e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2111e098bc96SEvan Quan 	u32 pwm_mode = 0;
2112e098bc96SEvan Quan 	int ret;
2113e098bc96SEvan Quan 
211453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2115e098bc96SEvan Quan 		return -EPERM;
2116e098bc96SEvan Quan 
21174a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2118e098bc96SEvan Quan 	if (ret < 0) {
21194a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2120e098bc96SEvan Quan 		return ret;
2121e098bc96SEvan Quan 	}
2122e098bc96SEvan Quan 
2123e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->get_fan_control_mode) {
21244a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
21254a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2126e098bc96SEvan Quan 		return -EINVAL;
2127e098bc96SEvan Quan 	}
2128e098bc96SEvan Quan 
2129e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2130e098bc96SEvan Quan 
21314a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
21324a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2133e098bc96SEvan Quan 
2134f46587bcSDarren Powell 	return sprintf(buf, "%u\n", pwm_mode);
2135e098bc96SEvan Quan }
2136e098bc96SEvan Quan 
2137e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
2138e098bc96SEvan Quan 					    struct device_attribute *attr,
2139e098bc96SEvan Quan 					    const char *buf,
2140e098bc96SEvan Quan 					    size_t count)
2141e098bc96SEvan Quan {
2142e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2143e098bc96SEvan Quan 	int err, ret;
2144e098bc96SEvan Quan 	int value;
2145e098bc96SEvan Quan 
214653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2147e098bc96SEvan Quan 		return -EPERM;
2148e098bc96SEvan Quan 
2149e098bc96SEvan Quan 	err = kstrtoint(buf, 10, &value);
2150e098bc96SEvan Quan 	if (err)
2151e098bc96SEvan Quan 		return err;
2152e098bc96SEvan Quan 
21534a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2154e098bc96SEvan Quan 	if (ret < 0) {
21554a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2156e098bc96SEvan Quan 		return ret;
2157e098bc96SEvan Quan 	}
2158e098bc96SEvan Quan 
2159e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->set_fan_control_mode) {
21604a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
21614a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2162e098bc96SEvan Quan 		return -EINVAL;
2163e098bc96SEvan Quan 	}
2164e098bc96SEvan Quan 
2165e098bc96SEvan Quan 	amdgpu_dpm_set_fan_control_mode(adev, value);
2166e098bc96SEvan Quan 
21674a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
21684a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2169e098bc96SEvan Quan 
2170e098bc96SEvan Quan 	return count;
2171e098bc96SEvan Quan }
2172e098bc96SEvan Quan 
2173e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
2174e098bc96SEvan Quan 					 struct device_attribute *attr,
2175e098bc96SEvan Quan 					 char *buf)
2176e098bc96SEvan Quan {
2177e098bc96SEvan Quan 	return sprintf(buf, "%i\n", 0);
2178e098bc96SEvan Quan }
2179e098bc96SEvan Quan 
2180e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
2181e098bc96SEvan Quan 					 struct device_attribute *attr,
2182e098bc96SEvan Quan 					 char *buf)
2183e098bc96SEvan Quan {
2184e098bc96SEvan Quan 	return sprintf(buf, "%i\n", 255);
2185e098bc96SEvan Quan }
2186e098bc96SEvan Quan 
2187e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
2188e098bc96SEvan Quan 				     struct device_attribute *attr,
2189e098bc96SEvan Quan 				     const char *buf, size_t count)
2190e098bc96SEvan Quan {
2191e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2192e098bc96SEvan Quan 	int err;
2193e098bc96SEvan Quan 	u32 value;
2194e098bc96SEvan Quan 	u32 pwm_mode;
2195e098bc96SEvan Quan 
219653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2197e098bc96SEvan Quan 		return -EPERM;
2198e098bc96SEvan Quan 
21994a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2200e098bc96SEvan Quan 	if (err < 0) {
22014a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2202e098bc96SEvan Quan 		return err;
2203e098bc96SEvan Quan 	}
2204e098bc96SEvan Quan 
2205e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2206e098bc96SEvan Quan 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2207e098bc96SEvan Quan 		pr_info("manual fan speed control should be enabled first\n");
22084a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
22094a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2210e098bc96SEvan Quan 		return -EINVAL;
2211e098bc96SEvan Quan 	}
2212e098bc96SEvan Quan 
2213e098bc96SEvan Quan 	err = kstrtou32(buf, 10, &value);
2214e098bc96SEvan Quan 	if (err) {
22154a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
22164a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2217e098bc96SEvan Quan 		return err;
2218e098bc96SEvan Quan 	}
2219e098bc96SEvan Quan 
2220e098bc96SEvan Quan 	value = (value * 100) / 255;
2221e098bc96SEvan Quan 
2222f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->set_fan_speed_percent)
2223e098bc96SEvan Quan 		err = amdgpu_dpm_set_fan_speed_percent(adev, value);
2224e098bc96SEvan Quan 	else
2225e098bc96SEvan Quan 		err = -EINVAL;
2226e098bc96SEvan Quan 
22274a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
22284a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2229e098bc96SEvan Quan 
2230e098bc96SEvan Quan 	if (err)
2231e098bc96SEvan Quan 		return err;
2232e098bc96SEvan Quan 
2233e098bc96SEvan Quan 	return count;
2234e098bc96SEvan Quan }
2235e098bc96SEvan Quan 
2236e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
2237e098bc96SEvan Quan 				     struct device_attribute *attr,
2238e098bc96SEvan Quan 				     char *buf)
2239e098bc96SEvan Quan {
2240e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2241e098bc96SEvan Quan 	int err;
2242e098bc96SEvan Quan 	u32 speed = 0;
2243e098bc96SEvan Quan 
224453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2245e098bc96SEvan Quan 		return -EPERM;
2246e098bc96SEvan Quan 
22474a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2248e098bc96SEvan Quan 	if (err < 0) {
22494a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2250e098bc96SEvan Quan 		return err;
2251e098bc96SEvan Quan 	}
2252e098bc96SEvan Quan 
2253f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->get_fan_speed_percent)
2254e098bc96SEvan Quan 		err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
2255e098bc96SEvan Quan 	else
2256e098bc96SEvan Quan 		err = -EINVAL;
2257e098bc96SEvan Quan 
22584a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
22594a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2260e098bc96SEvan Quan 
2261e098bc96SEvan Quan 	if (err)
2262e098bc96SEvan Quan 		return err;
2263e098bc96SEvan Quan 
2264e098bc96SEvan Quan 	speed = (speed * 255) / 100;
2265e098bc96SEvan Quan 
2266e098bc96SEvan Quan 	return sprintf(buf, "%i\n", speed);
2267e098bc96SEvan Quan }
2268e098bc96SEvan Quan 
2269e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
2270e098bc96SEvan Quan 					   struct device_attribute *attr,
2271e098bc96SEvan Quan 					   char *buf)
2272e098bc96SEvan Quan {
2273e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2274e098bc96SEvan Quan 	int err;
2275e098bc96SEvan Quan 	u32 speed = 0;
2276e098bc96SEvan Quan 
227753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2278e098bc96SEvan Quan 		return -EPERM;
2279e098bc96SEvan Quan 
22804a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2281e098bc96SEvan Quan 	if (err < 0) {
22824a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2283e098bc96SEvan Quan 		return err;
2284e098bc96SEvan Quan 	}
2285e098bc96SEvan Quan 
2286f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->get_fan_speed_rpm)
2287e098bc96SEvan Quan 		err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
2288e098bc96SEvan Quan 	else
2289e098bc96SEvan Quan 		err = -EINVAL;
2290e098bc96SEvan Quan 
22914a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
22924a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2293e098bc96SEvan Quan 
2294e098bc96SEvan Quan 	if (err)
2295e098bc96SEvan Quan 		return err;
2296e098bc96SEvan Quan 
2297e098bc96SEvan Quan 	return sprintf(buf, "%i\n", speed);
2298e098bc96SEvan Quan }
2299e098bc96SEvan Quan 
2300e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
2301e098bc96SEvan Quan 					 struct device_attribute *attr,
2302e098bc96SEvan Quan 					 char *buf)
2303e098bc96SEvan Quan {
2304e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2305e098bc96SEvan Quan 	u32 min_rpm = 0;
2306e098bc96SEvan Quan 	u32 size = sizeof(min_rpm);
2307e098bc96SEvan Quan 	int r;
2308e098bc96SEvan Quan 
230953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2310e098bc96SEvan Quan 		return -EPERM;
2311e098bc96SEvan Quan 
23124a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2313e098bc96SEvan Quan 	if (r < 0) {
23144a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2315e098bc96SEvan Quan 		return r;
2316e098bc96SEvan Quan 	}
2317e098bc96SEvan Quan 
2318e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
2319e098bc96SEvan Quan 				   (void *)&min_rpm, &size);
2320e098bc96SEvan Quan 
23214a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23224a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2323e098bc96SEvan Quan 
2324e098bc96SEvan Quan 	if (r)
2325e098bc96SEvan Quan 		return r;
2326e098bc96SEvan Quan 
2327e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", min_rpm);
2328e098bc96SEvan Quan }
2329e098bc96SEvan Quan 
2330e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
2331e098bc96SEvan Quan 					 struct device_attribute *attr,
2332e098bc96SEvan Quan 					 char *buf)
2333e098bc96SEvan Quan {
2334e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2335e098bc96SEvan Quan 	u32 max_rpm = 0;
2336e098bc96SEvan Quan 	u32 size = sizeof(max_rpm);
2337e098bc96SEvan Quan 	int r;
2338e098bc96SEvan Quan 
233953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2340e098bc96SEvan Quan 		return -EPERM;
2341e098bc96SEvan Quan 
23424a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2343e098bc96SEvan Quan 	if (r < 0) {
23444a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2345e098bc96SEvan Quan 		return r;
2346e098bc96SEvan Quan 	}
2347e098bc96SEvan Quan 
2348e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
2349e098bc96SEvan Quan 				   (void *)&max_rpm, &size);
2350e098bc96SEvan Quan 
23514a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23524a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2353e098bc96SEvan Quan 
2354e098bc96SEvan Quan 	if (r)
2355e098bc96SEvan Quan 		return r;
2356e098bc96SEvan Quan 
2357e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", max_rpm);
2358e098bc96SEvan Quan }
2359e098bc96SEvan Quan 
2360e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
2361e098bc96SEvan Quan 					   struct device_attribute *attr,
2362e098bc96SEvan Quan 					   char *buf)
2363e098bc96SEvan Quan {
2364e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2365e098bc96SEvan Quan 	int err;
2366e098bc96SEvan Quan 	u32 rpm = 0;
2367e098bc96SEvan Quan 
236853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2369e098bc96SEvan Quan 		return -EPERM;
2370e098bc96SEvan Quan 
23714a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2372e098bc96SEvan Quan 	if (err < 0) {
23734a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2374e098bc96SEvan Quan 		return err;
2375e098bc96SEvan Quan 	}
2376e098bc96SEvan Quan 
2377f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->get_fan_speed_rpm)
2378e098bc96SEvan Quan 		err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
2379e098bc96SEvan Quan 	else
2380e098bc96SEvan Quan 		err = -EINVAL;
2381e098bc96SEvan Quan 
23824a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
23834a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2384e098bc96SEvan Quan 
2385e098bc96SEvan Quan 	if (err)
2386e098bc96SEvan Quan 		return err;
2387e098bc96SEvan Quan 
2388e098bc96SEvan Quan 	return sprintf(buf, "%i\n", rpm);
2389e098bc96SEvan Quan }
2390e098bc96SEvan Quan 
2391e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
2392e098bc96SEvan Quan 				     struct device_attribute *attr,
2393e098bc96SEvan Quan 				     const char *buf, size_t count)
2394e098bc96SEvan Quan {
2395e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2396e098bc96SEvan Quan 	int err;
2397e098bc96SEvan Quan 	u32 value;
2398e098bc96SEvan Quan 	u32 pwm_mode;
2399e098bc96SEvan Quan 
240053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2401e098bc96SEvan Quan 		return -EPERM;
2402e098bc96SEvan Quan 
24034a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2404e098bc96SEvan Quan 	if (err < 0) {
24054a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2406e098bc96SEvan Quan 		return err;
2407e098bc96SEvan Quan 	}
2408e098bc96SEvan Quan 
2409e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2410e098bc96SEvan Quan 
2411e098bc96SEvan Quan 	if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
24124a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24134a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2414e098bc96SEvan Quan 		return -ENODATA;
2415e098bc96SEvan Quan 	}
2416e098bc96SEvan Quan 
2417e098bc96SEvan Quan 	err = kstrtou32(buf, 10, &value);
2418e098bc96SEvan Quan 	if (err) {
24194a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24204a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2421e098bc96SEvan Quan 		return err;
2422e098bc96SEvan Quan 	}
2423e098bc96SEvan Quan 
2424f46587bcSDarren Powell 	if (adev->powerplay.pp_funcs->set_fan_speed_rpm)
2425e098bc96SEvan Quan 		err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
2426e098bc96SEvan Quan 	else
2427e098bc96SEvan Quan 		err = -EINVAL;
2428e098bc96SEvan Quan 
24294a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24304a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2431e098bc96SEvan Quan 
2432e098bc96SEvan Quan 	if (err)
2433e098bc96SEvan Quan 		return err;
2434e098bc96SEvan Quan 
2435e098bc96SEvan Quan 	return count;
2436e098bc96SEvan Quan }
2437e098bc96SEvan Quan 
2438e098bc96SEvan Quan static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
2439e098bc96SEvan Quan 					    struct device_attribute *attr,
2440e098bc96SEvan Quan 					    char *buf)
2441e098bc96SEvan Quan {
2442e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2443e098bc96SEvan Quan 	u32 pwm_mode = 0;
2444e098bc96SEvan Quan 	int ret;
2445e098bc96SEvan Quan 
244653b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2447e098bc96SEvan Quan 		return -EPERM;
2448e098bc96SEvan Quan 
24494a580877SLuben Tuikov 	ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2450e098bc96SEvan Quan 	if (ret < 0) {
24514a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2452e098bc96SEvan Quan 		return ret;
2453e098bc96SEvan Quan 	}
2454e098bc96SEvan Quan 
2455e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->get_fan_control_mode) {
24564a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24574a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2458e098bc96SEvan Quan 		return -EINVAL;
2459e098bc96SEvan Quan 	}
2460e098bc96SEvan Quan 
2461e098bc96SEvan Quan 	pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
2462e098bc96SEvan Quan 
24634a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
24644a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2465e098bc96SEvan Quan 
2466e098bc96SEvan Quan 	return sprintf(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
2467e098bc96SEvan Quan }
2468e098bc96SEvan Quan 
2469e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
2470e098bc96SEvan Quan 					    struct device_attribute *attr,
2471e098bc96SEvan Quan 					    const char *buf,
2472e098bc96SEvan Quan 					    size_t count)
2473e098bc96SEvan Quan {
2474e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2475e098bc96SEvan Quan 	int err;
2476e098bc96SEvan Quan 	int value;
2477e098bc96SEvan Quan 	u32 pwm_mode;
2478e098bc96SEvan Quan 
247953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2480e098bc96SEvan Quan 		return -EPERM;
2481e098bc96SEvan Quan 
2482e098bc96SEvan Quan 	err = kstrtoint(buf, 10, &value);
2483e098bc96SEvan Quan 	if (err)
2484e098bc96SEvan Quan 		return err;
2485e098bc96SEvan Quan 
2486e098bc96SEvan Quan 	if (value == 0)
2487e098bc96SEvan Quan 		pwm_mode = AMD_FAN_CTRL_AUTO;
2488e098bc96SEvan Quan 	else if (value == 1)
2489e098bc96SEvan Quan 		pwm_mode = AMD_FAN_CTRL_MANUAL;
2490e098bc96SEvan Quan 	else
2491e098bc96SEvan Quan 		return -EINVAL;
2492e098bc96SEvan Quan 
24934a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2494e098bc96SEvan Quan 	if (err < 0) {
24954a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2496e098bc96SEvan Quan 		return err;
2497e098bc96SEvan Quan 	}
2498e098bc96SEvan Quan 
2499e098bc96SEvan Quan 	if (!adev->powerplay.pp_funcs->set_fan_control_mode) {
25004a580877SLuben Tuikov 		pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25014a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2502e098bc96SEvan Quan 		return -EINVAL;
2503e098bc96SEvan Quan 	}
2504e098bc96SEvan Quan 	amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
2505e098bc96SEvan Quan 
25064a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25074a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2508e098bc96SEvan Quan 
2509e098bc96SEvan Quan 	return count;
2510e098bc96SEvan Quan }
2511e098bc96SEvan Quan 
2512e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
2513e098bc96SEvan Quan 					struct device_attribute *attr,
2514e098bc96SEvan Quan 					char *buf)
2515e098bc96SEvan Quan {
2516e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2517e098bc96SEvan Quan 	u32 vddgfx;
2518e098bc96SEvan Quan 	int r, size = sizeof(vddgfx);
2519e098bc96SEvan Quan 
252053b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2521e098bc96SEvan Quan 		return -EPERM;
2522e098bc96SEvan Quan 
25234a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2524e098bc96SEvan Quan 	if (r < 0) {
25254a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2526e098bc96SEvan Quan 		return r;
2527e098bc96SEvan Quan 	}
2528e098bc96SEvan Quan 
2529e098bc96SEvan Quan 	/* get the voltage */
2530e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
2531e098bc96SEvan Quan 				   (void *)&vddgfx, &size);
2532e098bc96SEvan Quan 
25334a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25344a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2535e098bc96SEvan Quan 
2536e098bc96SEvan Quan 	if (r)
2537e098bc96SEvan Quan 		return r;
2538e098bc96SEvan Quan 
2539e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
2540e098bc96SEvan Quan }
2541e098bc96SEvan Quan 
2542e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
2543e098bc96SEvan Quan 					      struct device_attribute *attr,
2544e098bc96SEvan Quan 					      char *buf)
2545e098bc96SEvan Quan {
2546e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "vddgfx\n");
2547e098bc96SEvan Quan }
2548e098bc96SEvan Quan 
2549e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
2550e098bc96SEvan Quan 				       struct device_attribute *attr,
2551e098bc96SEvan Quan 				       char *buf)
2552e098bc96SEvan Quan {
2553e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2554e098bc96SEvan Quan 	u32 vddnb;
2555e098bc96SEvan Quan 	int r, size = sizeof(vddnb);
2556e098bc96SEvan Quan 
255753b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2558e098bc96SEvan Quan 		return -EPERM;
2559e098bc96SEvan Quan 
2560e098bc96SEvan Quan 	/* only APUs have vddnb */
2561e098bc96SEvan Quan 	if  (!(adev->flags & AMD_IS_APU))
2562e098bc96SEvan Quan 		return -EINVAL;
2563e098bc96SEvan Quan 
25644a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2565e098bc96SEvan Quan 	if (r < 0) {
25664a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2567e098bc96SEvan Quan 		return r;
2568e098bc96SEvan Quan 	}
2569e098bc96SEvan Quan 
2570e098bc96SEvan Quan 	/* get the voltage */
2571e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
2572e098bc96SEvan Quan 				   (void *)&vddnb, &size);
2573e098bc96SEvan Quan 
25744a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
25754a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2576e098bc96SEvan Quan 
2577e098bc96SEvan Quan 	if (r)
2578e098bc96SEvan Quan 		return r;
2579e098bc96SEvan Quan 
2580e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
2581e098bc96SEvan Quan }
2582e098bc96SEvan Quan 
2583e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
2584e098bc96SEvan Quan 					      struct device_attribute *attr,
2585e098bc96SEvan Quan 					      char *buf)
2586e098bc96SEvan Quan {
2587e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "vddnb\n");
2588e098bc96SEvan Quan }
2589e098bc96SEvan Quan 
2590e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
2591e098bc96SEvan Quan 					   struct device_attribute *attr,
2592e098bc96SEvan Quan 					   char *buf)
2593e098bc96SEvan Quan {
2594e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2595e098bc96SEvan Quan 	u32 query = 0;
2596e098bc96SEvan Quan 	int r, size = sizeof(u32);
2597e098bc96SEvan Quan 	unsigned uw;
2598e098bc96SEvan Quan 
259953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2600e098bc96SEvan Quan 		return -EPERM;
2601e098bc96SEvan Quan 
26024a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2603e098bc96SEvan Quan 	if (r < 0) {
26044a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2605e098bc96SEvan Quan 		return r;
2606e098bc96SEvan Quan 	}
2607e098bc96SEvan Quan 
2608e098bc96SEvan Quan 	/* get the voltage */
2609e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
2610e098bc96SEvan Quan 				   (void *)&query, &size);
2611e098bc96SEvan Quan 
26124a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26134a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2614e098bc96SEvan Quan 
2615e098bc96SEvan Quan 	if (r)
2616e098bc96SEvan Quan 		return r;
2617e098bc96SEvan Quan 
2618e098bc96SEvan Quan 	/* convert to microwatts */
2619e098bc96SEvan Quan 	uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
2620e098bc96SEvan Quan 
2621e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%u\n", uw);
2622e098bc96SEvan Quan }
2623e098bc96SEvan Quan 
2624e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
2625e098bc96SEvan Quan 					 struct device_attribute *attr,
2626e098bc96SEvan Quan 					 char *buf)
2627e098bc96SEvan Quan {
2628e098bc96SEvan Quan 	return sprintf(buf, "%i\n", 0);
2629e098bc96SEvan Quan }
2630e098bc96SEvan Quan 
2631e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
2632e098bc96SEvan Quan 					 struct device_attribute *attr,
2633e098bc96SEvan Quan 					 char *buf)
2634e098bc96SEvan Quan {
2635e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
26368dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
2637ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2638ae07970aSXiaomeng Hou 	uint32_t limit = limit_type << 24;
2639e098bc96SEvan Quan 	ssize_t size;
2640e098bc96SEvan Quan 	int r;
2641e098bc96SEvan Quan 
264253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2643e098bc96SEvan Quan 		return -EPERM;
2644e098bc96SEvan Quan 
26454a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2646e098bc96SEvan Quan 	if (r < 0) {
26474a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2648e098bc96SEvan Quan 		return r;
2649e098bc96SEvan Quan 	}
2650e098bc96SEvan Quan 
2651e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
265252d720b1SXiaomeng Hou 		smu_get_power_limit(&adev->smu, &limit, SMU_PPT_LIMIT_MAX);
2653e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
26548dfc8c53SDarren Powell 	} else if (pp_funcs && pp_funcs->get_power_limit) {
26558dfc8c53SDarren Powell 		pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
2656e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
2657e098bc96SEvan Quan 	} else {
2658e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
2659e098bc96SEvan Quan 	}
2660e098bc96SEvan Quan 
26614a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26624a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2663e098bc96SEvan Quan 
2664e098bc96SEvan Quan 	return size;
2665e098bc96SEvan Quan }
2666e098bc96SEvan Quan 
2667e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
2668e098bc96SEvan Quan 					 struct device_attribute *attr,
2669e098bc96SEvan Quan 					 char *buf)
2670e098bc96SEvan Quan {
2671e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
26728dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
2673ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2674ae07970aSXiaomeng Hou 	uint32_t limit = limit_type << 24;
2675e098bc96SEvan Quan 	ssize_t size;
2676e098bc96SEvan Quan 	int r;
2677e098bc96SEvan Quan 
267853b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2679e098bc96SEvan Quan 		return -EPERM;
2680e098bc96SEvan Quan 
26814a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2682e098bc96SEvan Quan 	if (r < 0) {
26834a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2684e098bc96SEvan Quan 		return r;
2685e098bc96SEvan Quan 	}
2686e098bc96SEvan Quan 
2687e098bc96SEvan Quan 	if (is_support_sw_smu(adev)) {
268852d720b1SXiaomeng Hou 		smu_get_power_limit(&adev->smu, &limit, SMU_PPT_LIMIT_CURRENT);
2689e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
26908dfc8c53SDarren Powell 	} else if (pp_funcs && pp_funcs->get_power_limit) {
26918dfc8c53SDarren Powell 		pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
2692e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
2693e098bc96SEvan Quan 	} else {
2694e098bc96SEvan Quan 		size = snprintf(buf, PAGE_SIZE, "\n");
2695e098bc96SEvan Quan 	}
2696e098bc96SEvan Quan 
26974a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
26984a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2699e098bc96SEvan Quan 
2700e098bc96SEvan Quan 	return size;
2701e098bc96SEvan Quan }
2702e098bc96SEvan Quan 
2703ae07970aSXiaomeng Hou static ssize_t amdgpu_hwmon_show_power_label(struct device *dev,
2704ae07970aSXiaomeng Hou 					 struct device_attribute *attr,
2705ae07970aSXiaomeng Hou 					 char *buf)
2706ae07970aSXiaomeng Hou {
2707ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2708ae07970aSXiaomeng Hou 
2709ae07970aSXiaomeng Hou 	return snprintf(buf, PAGE_SIZE, "%s\n",
2710ae07970aSXiaomeng Hou 		limit_type == SMU_FAST_PPT_LIMIT ? "fastPPT" : "slowPPT");
2711ae07970aSXiaomeng Hou }
2712e098bc96SEvan Quan 
2713e098bc96SEvan Quan static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
2714e098bc96SEvan Quan 		struct device_attribute *attr,
2715e098bc96SEvan Quan 		const char *buf,
2716e098bc96SEvan Quan 		size_t count)
2717e098bc96SEvan Quan {
2718e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
27198dfc8c53SDarren Powell 	const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
2720ae07970aSXiaomeng Hou 	int limit_type = to_sensor_dev_attr(attr)->index;
2721e098bc96SEvan Quan 	int err;
2722e098bc96SEvan Quan 	u32 value;
2723e098bc96SEvan Quan 
272453b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2725e098bc96SEvan Quan 		return -EPERM;
2726e098bc96SEvan Quan 
2727e098bc96SEvan Quan 	if (amdgpu_sriov_vf(adev))
2728e098bc96SEvan Quan 		return -EINVAL;
2729e098bc96SEvan Quan 
2730e098bc96SEvan Quan 	err = kstrtou32(buf, 10, &value);
2731e098bc96SEvan Quan 	if (err)
2732e098bc96SEvan Quan 		return err;
2733e098bc96SEvan Quan 
2734e098bc96SEvan Quan 	value = value / 1000000; /* convert to Watt */
2735ae07970aSXiaomeng Hou 	value |= limit_type << 24;
2736e098bc96SEvan Quan 
27374a580877SLuben Tuikov 	err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2738e098bc96SEvan Quan 	if (err < 0) {
27394a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2740e098bc96SEvan Quan 		return err;
2741e098bc96SEvan Quan 	}
2742e098bc96SEvan Quan 
27438dfc8c53SDarren Powell 	if (pp_funcs && pp_funcs->set_power_limit)
27448dfc8c53SDarren Powell 		err = pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
2745e098bc96SEvan Quan 	else
2746e098bc96SEvan Quan 		err = -EINVAL;
2747e098bc96SEvan Quan 
27484a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
27494a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2750e098bc96SEvan Quan 
2751e098bc96SEvan Quan 	if (err)
2752e098bc96SEvan Quan 		return err;
2753e098bc96SEvan Quan 
2754e098bc96SEvan Quan 	return count;
2755e098bc96SEvan Quan }
2756e098bc96SEvan Quan 
2757e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
2758e098bc96SEvan Quan 				      struct device_attribute *attr,
2759e098bc96SEvan Quan 				      char *buf)
2760e098bc96SEvan Quan {
2761e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2762e098bc96SEvan Quan 	uint32_t sclk;
2763e098bc96SEvan Quan 	int r, size = sizeof(sclk);
2764e098bc96SEvan Quan 
276553b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2766e098bc96SEvan Quan 		return -EPERM;
2767e098bc96SEvan Quan 
27684a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2769e098bc96SEvan Quan 	if (r < 0) {
27704a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2771e098bc96SEvan Quan 		return r;
2772e098bc96SEvan Quan 	}
2773e098bc96SEvan Quan 
2774e098bc96SEvan Quan 	/* get the sclk */
2775e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
2776e098bc96SEvan Quan 				   (void *)&sclk, &size);
2777e098bc96SEvan Quan 
27784a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
27794a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2780e098bc96SEvan Quan 
2781e098bc96SEvan Quan 	if (r)
2782e098bc96SEvan Quan 		return r;
2783e098bc96SEvan Quan 
2784e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%u\n", sclk * 10 * 1000);
2785e098bc96SEvan Quan }
2786e098bc96SEvan Quan 
2787e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
2788e098bc96SEvan Quan 					    struct device_attribute *attr,
2789e098bc96SEvan Quan 					    char *buf)
2790e098bc96SEvan Quan {
2791e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "sclk\n");
2792e098bc96SEvan Quan }
2793e098bc96SEvan Quan 
2794e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
2795e098bc96SEvan Quan 				      struct device_attribute *attr,
2796e098bc96SEvan Quan 				      char *buf)
2797e098bc96SEvan Quan {
2798e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
2799e098bc96SEvan Quan 	uint32_t mclk;
2800e098bc96SEvan Quan 	int r, size = sizeof(mclk);
2801e098bc96SEvan Quan 
280253b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
2803e098bc96SEvan Quan 		return -EPERM;
2804e098bc96SEvan Quan 
28054a580877SLuben Tuikov 	r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2806e098bc96SEvan Quan 	if (r < 0) {
28074a580877SLuben Tuikov 		pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2808e098bc96SEvan Quan 		return r;
2809e098bc96SEvan Quan 	}
2810e098bc96SEvan Quan 
2811e098bc96SEvan Quan 	/* get the sclk */
2812e098bc96SEvan Quan 	r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
2813e098bc96SEvan Quan 				   (void *)&mclk, &size);
2814e098bc96SEvan Quan 
28154a580877SLuben Tuikov 	pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
28164a580877SLuben Tuikov 	pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2817e098bc96SEvan Quan 
2818e098bc96SEvan Quan 	if (r)
2819e098bc96SEvan Quan 		return r;
2820e098bc96SEvan Quan 
2821e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "%u\n", mclk * 10 * 1000);
2822e098bc96SEvan Quan }
2823e098bc96SEvan Quan 
2824e098bc96SEvan Quan static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
2825e098bc96SEvan Quan 					    struct device_attribute *attr,
2826e098bc96SEvan Quan 					    char *buf)
2827e098bc96SEvan Quan {
2828e098bc96SEvan Quan 	return snprintf(buf, PAGE_SIZE, "mclk\n");
2829e098bc96SEvan Quan }
2830e098bc96SEvan Quan 
2831e098bc96SEvan Quan /**
2832e098bc96SEvan Quan  * DOC: hwmon
2833e098bc96SEvan Quan  *
2834e098bc96SEvan Quan  * The amdgpu driver exposes the following sensor interfaces:
2835e098bc96SEvan Quan  *
2836e098bc96SEvan Quan  * - GPU temperature (via the on-die sensor)
2837e098bc96SEvan Quan  *
2838e098bc96SEvan Quan  * - GPU voltage
2839e098bc96SEvan Quan  *
2840e098bc96SEvan Quan  * - Northbridge voltage (APUs only)
2841e098bc96SEvan Quan  *
2842e098bc96SEvan Quan  * - GPU power
2843e098bc96SEvan Quan  *
2844e098bc96SEvan Quan  * - GPU fan
2845e098bc96SEvan Quan  *
2846e098bc96SEvan Quan  * - GPU gfx/compute engine clock
2847e098bc96SEvan Quan  *
2848e098bc96SEvan Quan  * - GPU memory clock (dGPU only)
2849e098bc96SEvan Quan  *
2850e098bc96SEvan Quan  * hwmon interfaces for GPU temperature:
2851e098bc96SEvan Quan  *
2852e098bc96SEvan Quan  * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius
2853e098bc96SEvan Quan  *   - temp2_input and temp3_input are supported on SOC15 dGPUs only
2854e098bc96SEvan Quan  *
2855e098bc96SEvan Quan  * - temp[1-3]_label: temperature channel label
2856e098bc96SEvan Quan  *   - temp2_label and temp3_label are supported on SOC15 dGPUs only
2857e098bc96SEvan Quan  *
2858e098bc96SEvan Quan  * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius
2859e098bc96SEvan Quan  *   - temp2_crit and temp3_crit are supported on SOC15 dGPUs only
2860e098bc96SEvan Quan  *
2861e098bc96SEvan Quan  * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
2862e098bc96SEvan Quan  *   - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only
2863e098bc96SEvan Quan  *
2864e098bc96SEvan Quan  * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius
2865e098bc96SEvan Quan  *   - these are supported on SOC15 dGPUs only
2866e098bc96SEvan Quan  *
2867e098bc96SEvan Quan  * hwmon interfaces for GPU voltage:
2868e098bc96SEvan Quan  *
2869e098bc96SEvan Quan  * - in0_input: the voltage on the GPU in millivolts
2870e098bc96SEvan Quan  *
2871e098bc96SEvan Quan  * - in1_input: the voltage on the Northbridge in millivolts
2872e098bc96SEvan Quan  *
2873e098bc96SEvan Quan  * hwmon interfaces for GPU power:
2874e098bc96SEvan Quan  *
2875e098bc96SEvan Quan  * - power1_average: average power used by the GPU in microWatts
2876e098bc96SEvan Quan  *
2877e098bc96SEvan Quan  * - power1_cap_min: minimum cap supported in microWatts
2878e098bc96SEvan Quan  *
2879e098bc96SEvan Quan  * - power1_cap_max: maximum cap supported in microWatts
2880e098bc96SEvan Quan  *
2881e098bc96SEvan Quan  * - power1_cap: selected power cap in microWatts
2882e098bc96SEvan Quan  *
2883e098bc96SEvan Quan  * hwmon interfaces for GPU fan:
2884e098bc96SEvan Quan  *
2885e098bc96SEvan Quan  * - pwm1: pulse width modulation fan level (0-255)
2886e098bc96SEvan Quan  *
2887e098bc96SEvan Quan  * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
2888e098bc96SEvan Quan  *
2889e098bc96SEvan Quan  * - pwm1_min: pulse width modulation fan control minimum level (0)
2890e098bc96SEvan Quan  *
2891e098bc96SEvan Quan  * - pwm1_max: pulse width modulation fan control maximum level (255)
2892e098bc96SEvan Quan  *
2893e098bc96SEvan Quan  * - fan1_min: an minimum value Unit: revolution/min (RPM)
2894e098bc96SEvan Quan  *
2895e098bc96SEvan Quan  * - fan1_max: an maxmum value Unit: revolution/max (RPM)
2896e098bc96SEvan Quan  *
2897e098bc96SEvan Quan  * - fan1_input: fan speed in RPM
2898e098bc96SEvan Quan  *
2899e098bc96SEvan Quan  * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM)
2900e098bc96SEvan Quan  *
2901e098bc96SEvan Quan  * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable
2902e098bc96SEvan Quan  *
2903e098bc96SEvan Quan  * hwmon interfaces for GPU clocks:
2904e098bc96SEvan Quan  *
2905e098bc96SEvan Quan  * - freq1_input: the gfx/compute clock in hertz
2906e098bc96SEvan Quan  *
2907e098bc96SEvan Quan  * - freq2_input: the memory clock in hertz
2908e098bc96SEvan Quan  *
2909e098bc96SEvan Quan  * You can use hwmon tools like sensors to view this information on your system.
2910e098bc96SEvan Quan  *
2911e098bc96SEvan Quan  */
2912e098bc96SEvan Quan 
2913e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE);
2914e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
2915e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
2916e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE);
2917e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION);
2918e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0);
2919e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1);
2920e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION);
2921e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM);
2922e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0);
2923e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1);
2924e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM);
2925e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE);
2926e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION);
2927e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM);
2928e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
2929e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
2930e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
2931e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
2932e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
2933e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
2934e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
2935e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
2936e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
2937e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
2938e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
2939e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
2940e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
2941e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
2942e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
2943e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
2944e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
2945ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0);
2946ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1);
2947ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1);
2948ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1);
2949ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1);
2950ae07970aSXiaomeng Hou static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1);
2951e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
2952e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
2953e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
2954e098bc96SEvan Quan static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
2955e098bc96SEvan Quan 
2956e098bc96SEvan Quan static struct attribute *hwmon_attributes[] = {
2957e098bc96SEvan Quan 	&sensor_dev_attr_temp1_input.dev_attr.attr,
2958e098bc96SEvan Quan 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
2959e098bc96SEvan Quan 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
2960e098bc96SEvan Quan 	&sensor_dev_attr_temp2_input.dev_attr.attr,
2961e098bc96SEvan Quan 	&sensor_dev_attr_temp2_crit.dev_attr.attr,
2962e098bc96SEvan Quan 	&sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
2963e098bc96SEvan Quan 	&sensor_dev_attr_temp3_input.dev_attr.attr,
2964e098bc96SEvan Quan 	&sensor_dev_attr_temp3_crit.dev_attr.attr,
2965e098bc96SEvan Quan 	&sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
2966e098bc96SEvan Quan 	&sensor_dev_attr_temp1_emergency.dev_attr.attr,
2967e098bc96SEvan Quan 	&sensor_dev_attr_temp2_emergency.dev_attr.attr,
2968e098bc96SEvan Quan 	&sensor_dev_attr_temp3_emergency.dev_attr.attr,
2969e098bc96SEvan Quan 	&sensor_dev_attr_temp1_label.dev_attr.attr,
2970e098bc96SEvan Quan 	&sensor_dev_attr_temp2_label.dev_attr.attr,
2971e098bc96SEvan Quan 	&sensor_dev_attr_temp3_label.dev_attr.attr,
2972e098bc96SEvan Quan 	&sensor_dev_attr_pwm1.dev_attr.attr,
2973e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
2974e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
2975e098bc96SEvan Quan 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
2976e098bc96SEvan Quan 	&sensor_dev_attr_fan1_input.dev_attr.attr,
2977e098bc96SEvan Quan 	&sensor_dev_attr_fan1_min.dev_attr.attr,
2978e098bc96SEvan Quan 	&sensor_dev_attr_fan1_max.dev_attr.attr,
2979e098bc96SEvan Quan 	&sensor_dev_attr_fan1_target.dev_attr.attr,
2980e098bc96SEvan Quan 	&sensor_dev_attr_fan1_enable.dev_attr.attr,
2981e098bc96SEvan Quan 	&sensor_dev_attr_in0_input.dev_attr.attr,
2982e098bc96SEvan Quan 	&sensor_dev_attr_in0_label.dev_attr.attr,
2983e098bc96SEvan Quan 	&sensor_dev_attr_in1_input.dev_attr.attr,
2984e098bc96SEvan Quan 	&sensor_dev_attr_in1_label.dev_attr.attr,
2985e098bc96SEvan Quan 	&sensor_dev_attr_power1_average.dev_attr.attr,
2986e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap_max.dev_attr.attr,
2987e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap_min.dev_attr.attr,
2988e098bc96SEvan Quan 	&sensor_dev_attr_power1_cap.dev_attr.attr,
2989ae07970aSXiaomeng Hou 	&sensor_dev_attr_power1_label.dev_attr.attr,
2990ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_average.dev_attr.attr,
2991ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap_max.dev_attr.attr,
2992ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap_min.dev_attr.attr,
2993ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_cap.dev_attr.attr,
2994ae07970aSXiaomeng Hou 	&sensor_dev_attr_power2_label.dev_attr.attr,
2995e098bc96SEvan Quan 	&sensor_dev_attr_freq1_input.dev_attr.attr,
2996e098bc96SEvan Quan 	&sensor_dev_attr_freq1_label.dev_attr.attr,
2997e098bc96SEvan Quan 	&sensor_dev_attr_freq2_input.dev_attr.attr,
2998e098bc96SEvan Quan 	&sensor_dev_attr_freq2_label.dev_attr.attr,
2999e098bc96SEvan Quan 	NULL
3000e098bc96SEvan Quan };
3001e098bc96SEvan Quan 
3002e098bc96SEvan Quan static umode_t hwmon_attributes_visible(struct kobject *kobj,
3003e098bc96SEvan Quan 					struct attribute *attr, int index)
3004e098bc96SEvan Quan {
3005e098bc96SEvan Quan 	struct device *dev = kobj_to_dev(kobj);
3006e098bc96SEvan Quan 	struct amdgpu_device *adev = dev_get_drvdata(dev);
3007e098bc96SEvan Quan 	umode_t effective_mode = attr->mode;
3008e098bc96SEvan Quan 
3009e098bc96SEvan Quan 	/* under multi-vf mode, the hwmon attributes are all not supported */
3010e098bc96SEvan Quan 	if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
3011e098bc96SEvan Quan 		return 0;
3012e098bc96SEvan Quan 
3013e098bc96SEvan Quan 	/* there is no fan under pp one vf mode */
3014e098bc96SEvan Quan 	if (amdgpu_sriov_is_pp_one_vf(adev) &&
3015e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3016e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3017e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3018e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3019e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3020e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3021e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3022e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3023e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3024e098bc96SEvan Quan 		return 0;
3025e098bc96SEvan Quan 
3026e098bc96SEvan Quan 	/* Skip fan attributes if fan is not present */
3027e098bc96SEvan Quan 	if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3028e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3029e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3030e098bc96SEvan Quan 	    attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3031e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3032e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3033e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3034e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3035e098bc96SEvan Quan 	    attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3036e098bc96SEvan Quan 		return 0;
3037e098bc96SEvan Quan 
3038e098bc96SEvan Quan 	/* Skip fan attributes on APU */
3039e098bc96SEvan Quan 	if ((adev->flags & AMD_IS_APU) &&
3040e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3041e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3042e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3043e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3044e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3045e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3046e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3047e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3048e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3049e098bc96SEvan Quan 		return 0;
3050e098bc96SEvan Quan 
3051e098bc96SEvan Quan 	/* Skip crit temp on APU */
3052e098bc96SEvan Quan 	if ((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ) &&
3053e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3054e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
3055e098bc96SEvan Quan 		return 0;
3056e098bc96SEvan Quan 
3057e098bc96SEvan Quan 	/* Skip limit attributes if DPM is not enabled */
3058e098bc96SEvan Quan 	if (!adev->pm.dpm_enabled &&
3059e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3060e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
3061e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3062e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3063e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3064e098bc96SEvan Quan 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3065e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3066e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3067e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3068e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3069e098bc96SEvan Quan 	     attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3070e098bc96SEvan Quan 		return 0;
3071e098bc96SEvan Quan 
3072e098bc96SEvan Quan 	if (!is_support_sw_smu(adev)) {
3073e098bc96SEvan Quan 		/* mask fan attributes if we have no bindings for this asic to expose */
3074e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
3075e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
3076e098bc96SEvan Quan 		    (!adev->powerplay.pp_funcs->get_fan_control_mode &&
3077e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
3078e098bc96SEvan Quan 			effective_mode &= ~S_IRUGO;
3079e098bc96SEvan Quan 
3080e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
3081e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
3082e098bc96SEvan Quan 		    (!adev->powerplay.pp_funcs->set_fan_control_mode &&
3083e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
3084e098bc96SEvan Quan 			effective_mode &= ~S_IWUSR;
3085e098bc96SEvan Quan 	}
3086e098bc96SEvan Quan 
3087ae07970aSXiaomeng Hou 	if (((adev->family == AMDGPU_FAMILY_SI) ||
3088ae07970aSXiaomeng Hou 		 ((adev->flags & AMD_IS_APU) &&
3089ae07970aSXiaomeng Hou 	      (adev->asic_type != CHIP_VANGOGH))) &&	/* not implemented yet */
3090367deb67SAlex Deucher 	    (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
3091e098bc96SEvan Quan 	     attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
3092e098bc96SEvan Quan 	     attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
3093e098bc96SEvan Quan 		return 0;
3094e098bc96SEvan Quan 
3095367deb67SAlex Deucher 	if (((adev->family == AMDGPU_FAMILY_SI) ||
3096367deb67SAlex Deucher 	     ((adev->flags & AMD_IS_APU) &&
3097367deb67SAlex Deucher 	      (adev->asic_type < CHIP_RENOIR))) &&	/* not implemented yet */
3098367deb67SAlex Deucher 	    (attr == &sensor_dev_attr_power1_average.dev_attr.attr))
3099367deb67SAlex Deucher 		return 0;
3100367deb67SAlex Deucher 
3101e098bc96SEvan Quan 	if (!is_support_sw_smu(adev)) {
3102e098bc96SEvan Quan 		/* hide max/min values if we can't both query and manage the fan */
3103e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
3104e098bc96SEvan Quan 		     !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
3105e098bc96SEvan Quan 		     (!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
3106e098bc96SEvan Quan 		     !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
3107e098bc96SEvan Quan 		    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3108e098bc96SEvan Quan 		     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
3109e098bc96SEvan Quan 			return 0;
3110e098bc96SEvan Quan 
3111e098bc96SEvan Quan 		if ((!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
3112e098bc96SEvan Quan 		     !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
3113e098bc96SEvan Quan 		    (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3114e098bc96SEvan Quan 		     attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
3115e098bc96SEvan Quan 			return 0;
3116e098bc96SEvan Quan 	}
3117e098bc96SEvan Quan 
3118e098bc96SEvan Quan 	if ((adev->family == AMDGPU_FAMILY_SI ||	/* not implemented yet */
3119e098bc96SEvan Quan 	     adev->family == AMDGPU_FAMILY_KV) &&	/* not implemented yet */
3120e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_in0_input.dev_attr.attr ||
3121e098bc96SEvan Quan 	     attr == &sensor_dev_attr_in0_label.dev_attr.attr))
3122e098bc96SEvan Quan 		return 0;
3123e098bc96SEvan Quan 
3124e098bc96SEvan Quan 	/* only APUs have vddnb */
3125e098bc96SEvan Quan 	if (!(adev->flags & AMD_IS_APU) &&
3126e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
3127e098bc96SEvan Quan 	     attr == &sensor_dev_attr_in1_label.dev_attr.attr))
3128e098bc96SEvan Quan 		return 0;
3129e098bc96SEvan Quan 
3130e098bc96SEvan Quan 	/* no mclk on APUs */
3131e098bc96SEvan Quan 	if ((adev->flags & AMD_IS_APU) &&
3132e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
3133e098bc96SEvan Quan 	     attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
3134e098bc96SEvan Quan 		return 0;
3135e098bc96SEvan Quan 
3136e098bc96SEvan Quan 	/* only SOC15 dGPUs support hotspot and mem temperatures */
3137e098bc96SEvan Quan 	if (((adev->flags & AMD_IS_APU) ||
3138e098bc96SEvan Quan 	     adev->asic_type < CHIP_VEGA10) &&
3139e098bc96SEvan Quan 	    (attr == &sensor_dev_attr_temp2_crit.dev_attr.attr ||
3140e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr ||
3141e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_crit.dev_attr.attr ||
3142e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr ||
3143e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3144e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3145e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr ||
3146e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_input.dev_attr.attr ||
3147e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_input.dev_attr.attr ||
3148e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp2_label.dev_attr.attr ||
3149e098bc96SEvan Quan 	     attr == &sensor_dev_attr_temp3_label.dev_attr.attr))
3150e098bc96SEvan Quan 		return 0;
3151e098bc96SEvan Quan 
3152ae07970aSXiaomeng Hou 	/* only Vangogh has fast PPT limit and power labels */
3153ae07970aSXiaomeng Hou 	if (!(adev->asic_type == CHIP_VANGOGH) &&
3154ae07970aSXiaomeng Hou 	    (attr == &sensor_dev_attr_power2_average.dev_attr.attr ||
3155ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr ||
3156ae07970aSXiaomeng Hou 	     attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr ||
3157ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power2_cap.dev_attr.attr ||
3158ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power2_label.dev_attr.attr ||
3159ae07970aSXiaomeng Hou 		 attr == &sensor_dev_attr_power1_label.dev_attr.attr))
3160ae07970aSXiaomeng Hou 		return 0;
3161ae07970aSXiaomeng Hou 
3162e098bc96SEvan Quan 	return effective_mode;
3163e098bc96SEvan Quan }
3164e098bc96SEvan Quan 
3165e098bc96SEvan Quan static const struct attribute_group hwmon_attrgroup = {
3166e098bc96SEvan Quan 	.attrs = hwmon_attributes,
3167e098bc96SEvan Quan 	.is_visible = hwmon_attributes_visible,
3168e098bc96SEvan Quan };
3169e098bc96SEvan Quan 
3170e098bc96SEvan Quan static const struct attribute_group *hwmon_groups[] = {
3171e098bc96SEvan Quan 	&hwmon_attrgroup,
3172e098bc96SEvan Quan 	NULL
3173e098bc96SEvan Quan };
3174e098bc96SEvan Quan 
3175e098bc96SEvan Quan int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
3176e098bc96SEvan Quan {
3177e098bc96SEvan Quan 	int ret;
3178e098bc96SEvan Quan 	uint32_t mask = 0;
3179e098bc96SEvan Quan 
3180e098bc96SEvan Quan 	if (adev->pm.sysfs_initialized)
3181e098bc96SEvan Quan 		return 0;
3182e098bc96SEvan Quan 
3183e098bc96SEvan Quan 	if (adev->pm.dpm_enabled == 0)
3184e098bc96SEvan Quan 		return 0;
3185e098bc96SEvan Quan 
3186e098bc96SEvan Quan 	INIT_LIST_HEAD(&adev->pm.pm_attr_list);
3187e098bc96SEvan Quan 
3188e098bc96SEvan Quan 	adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
3189e098bc96SEvan Quan 								   DRIVER_NAME, adev,
3190e098bc96SEvan Quan 								   hwmon_groups);
3191e098bc96SEvan Quan 	if (IS_ERR(adev->pm.int_hwmon_dev)) {
3192e098bc96SEvan Quan 		ret = PTR_ERR(adev->pm.int_hwmon_dev);
3193e098bc96SEvan Quan 		dev_err(adev->dev,
3194e098bc96SEvan Quan 			"Unable to register hwmon device: %d\n", ret);
3195e098bc96SEvan Quan 		return ret;
3196e098bc96SEvan Quan 	}
3197e098bc96SEvan Quan 
3198e098bc96SEvan Quan 	switch (amdgpu_virt_get_sriov_vf_mode(adev)) {
3199e098bc96SEvan Quan 	case SRIOV_VF_MODE_ONE_VF:
3200e098bc96SEvan Quan 		mask = ATTR_FLAG_ONEVF;
3201e098bc96SEvan Quan 		break;
3202e098bc96SEvan Quan 	case SRIOV_VF_MODE_MULTI_VF:
3203e098bc96SEvan Quan 		mask = 0;
3204e098bc96SEvan Quan 		break;
3205e098bc96SEvan Quan 	case SRIOV_VF_MODE_BARE_METAL:
3206e098bc96SEvan Quan 	default:
3207e098bc96SEvan Quan 		mask = ATTR_FLAG_MASK_ALL;
3208e098bc96SEvan Quan 		break;
3209e098bc96SEvan Quan 	}
3210e098bc96SEvan Quan 
3211e098bc96SEvan Quan 	ret = amdgpu_device_attr_create_groups(adev,
3212e098bc96SEvan Quan 					       amdgpu_device_attrs,
3213e098bc96SEvan Quan 					       ARRAY_SIZE(amdgpu_device_attrs),
3214e098bc96SEvan Quan 					       mask,
3215e098bc96SEvan Quan 					       &adev->pm.pm_attr_list);
3216e098bc96SEvan Quan 	if (ret)
3217e098bc96SEvan Quan 		return ret;
3218e098bc96SEvan Quan 
3219e098bc96SEvan Quan 	adev->pm.sysfs_initialized = true;
3220e098bc96SEvan Quan 
3221e098bc96SEvan Quan 	return 0;
3222e098bc96SEvan Quan }
3223e098bc96SEvan Quan 
3224e098bc96SEvan Quan void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
3225e098bc96SEvan Quan {
3226e098bc96SEvan Quan 	if (adev->pm.dpm_enabled == 0)
3227e098bc96SEvan Quan 		return;
3228e098bc96SEvan Quan 
3229e098bc96SEvan Quan 	if (adev->pm.int_hwmon_dev)
3230e098bc96SEvan Quan 		hwmon_device_unregister(adev->pm.int_hwmon_dev);
3231e098bc96SEvan Quan 
3232e098bc96SEvan Quan 	amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
3233e098bc96SEvan Quan }
3234e098bc96SEvan Quan 
3235e098bc96SEvan Quan /*
3236e098bc96SEvan Quan  * Debugfs info
3237e098bc96SEvan Quan  */
3238e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS)
3239e098bc96SEvan Quan 
3240517cb957SHuang Rui static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m,
3241517cb957SHuang Rui 					   struct amdgpu_device *adev) {
3242517cb957SHuang Rui 	uint16_t *p_val;
3243517cb957SHuang Rui 	uint32_t size;
3244517cb957SHuang Rui 	int i;
3245517cb957SHuang Rui 
3246517cb957SHuang Rui 	if (is_support_cclk_dpm(adev)) {
32474aef0ebcSHuang Rui 		p_val = kcalloc(adev->smu.cpu_core_num, sizeof(uint16_t),
3248517cb957SHuang Rui 				GFP_KERNEL);
3249517cb957SHuang Rui 
3250517cb957SHuang Rui 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK,
3251517cb957SHuang Rui 					    (void *)p_val, &size)) {
32524aef0ebcSHuang Rui 			for (i = 0; i < adev->smu.cpu_core_num; i++)
3253517cb957SHuang Rui 				seq_printf(m, "\t%u MHz (CPU%d)\n",
3254517cb957SHuang Rui 					   *(p_val + i), i);
3255517cb957SHuang Rui 		}
3256517cb957SHuang Rui 
3257517cb957SHuang Rui 		kfree(p_val);
3258517cb957SHuang Rui 	}
3259517cb957SHuang Rui }
3260517cb957SHuang Rui 
3261e098bc96SEvan Quan static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
3262e098bc96SEvan Quan {
3263e098bc96SEvan Quan 	uint32_t value;
3264800c53d6SXiaojian Du 	uint64_t value64 = 0;
3265e098bc96SEvan Quan 	uint32_t query = 0;
3266e098bc96SEvan Quan 	int size;
3267e098bc96SEvan Quan 
3268e098bc96SEvan Quan 	/* GPU Clocks */
3269e098bc96SEvan Quan 	size = sizeof(value);
3270e098bc96SEvan Quan 	seq_printf(m, "GFX Clocks and Power:\n");
3271517cb957SHuang Rui 
3272517cb957SHuang Rui 	amdgpu_debugfs_prints_cpu_info(m, adev);
3273517cb957SHuang Rui 
3274e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
3275e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
3276e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
3277e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
3278e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
3279e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
3280e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
3281e098bc96SEvan Quan 		seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
3282e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
3283e098bc96SEvan Quan 		seq_printf(m, "\t%u mV (VDDGFX)\n", value);
3284e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
3285e098bc96SEvan Quan 		seq_printf(m, "\t%u mV (VDDNB)\n", value);
3286e098bc96SEvan Quan 	size = sizeof(uint32_t);
3287e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
3288e098bc96SEvan Quan 		seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
3289e098bc96SEvan Quan 	size = sizeof(value);
3290e098bc96SEvan Quan 	seq_printf(m, "\n");
3291e098bc96SEvan Quan 
3292e098bc96SEvan Quan 	/* GPU Temp */
3293e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
3294e098bc96SEvan Quan 		seq_printf(m, "GPU Temperature: %u C\n", value/1000);
3295e098bc96SEvan Quan 
3296e098bc96SEvan Quan 	/* GPU Load */
3297e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
3298e098bc96SEvan Quan 		seq_printf(m, "GPU Load: %u %%\n", value);
3299e098bc96SEvan Quan 	/* MEM Load */
3300e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size))
3301e098bc96SEvan Quan 		seq_printf(m, "MEM Load: %u %%\n", value);
3302e098bc96SEvan Quan 
3303e098bc96SEvan Quan 	seq_printf(m, "\n");
3304e098bc96SEvan Quan 
3305e098bc96SEvan Quan 	/* SMC feature mask */
3306e098bc96SEvan Quan 	if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
3307e098bc96SEvan Quan 		seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
3308e098bc96SEvan Quan 
3309e098bc96SEvan Quan 	if (adev->asic_type > CHIP_VEGA20) {
3310e098bc96SEvan Quan 		/* VCN clocks */
3311e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) {
3312e098bc96SEvan Quan 			if (!value) {
3313e098bc96SEvan Quan 				seq_printf(m, "VCN: Disabled\n");
3314e098bc96SEvan Quan 			} else {
3315e098bc96SEvan Quan 				seq_printf(m, "VCN: Enabled\n");
3316e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3317e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3318e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3319e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3320e098bc96SEvan Quan 			}
3321e098bc96SEvan Quan 		}
3322e098bc96SEvan Quan 		seq_printf(m, "\n");
3323e098bc96SEvan Quan 	} else {
3324e098bc96SEvan Quan 		/* UVD clocks */
3325e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
3326e098bc96SEvan Quan 			if (!value) {
3327e098bc96SEvan Quan 				seq_printf(m, "UVD: Disabled\n");
3328e098bc96SEvan Quan 			} else {
3329e098bc96SEvan Quan 				seq_printf(m, "UVD: Enabled\n");
3330e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
3331e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
3332e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
3333e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
3334e098bc96SEvan Quan 			}
3335e098bc96SEvan Quan 		}
3336e098bc96SEvan Quan 		seq_printf(m, "\n");
3337e098bc96SEvan Quan 
3338e098bc96SEvan Quan 		/* VCE clocks */
3339e098bc96SEvan Quan 		if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
3340e098bc96SEvan Quan 			if (!value) {
3341e098bc96SEvan Quan 				seq_printf(m, "VCE: Disabled\n");
3342e098bc96SEvan Quan 			} else {
3343e098bc96SEvan Quan 				seq_printf(m, "VCE: Enabled\n");
3344e098bc96SEvan Quan 				if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
3345e098bc96SEvan Quan 					seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
3346e098bc96SEvan Quan 			}
3347e098bc96SEvan Quan 		}
3348e098bc96SEvan Quan 	}
3349e098bc96SEvan Quan 
3350e098bc96SEvan Quan 	return 0;
3351e098bc96SEvan Quan }
3352e098bc96SEvan Quan 
3353e098bc96SEvan Quan static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
3354e098bc96SEvan Quan {
3355e098bc96SEvan Quan 	int i;
3356e098bc96SEvan Quan 
3357e098bc96SEvan Quan 	for (i = 0; clocks[i].flag; i++)
3358e098bc96SEvan Quan 		seq_printf(m, "\t%s: %s\n", clocks[i].name,
3359e098bc96SEvan Quan 			   (flags & clocks[i].flag) ? "On" : "Off");
3360e098bc96SEvan Quan }
3361e098bc96SEvan Quan 
3362373720f7SNirmoy Das static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused)
3363e098bc96SEvan Quan {
3364373720f7SNirmoy Das 	struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
3365373720f7SNirmoy Das 	struct drm_device *dev = adev_to_drm(adev);
3366e098bc96SEvan Quan 	u32 flags = 0;
3367e098bc96SEvan Quan 	int r;
3368e098bc96SEvan Quan 
336953b3f8f4SDennis Li 	if (amdgpu_in_reset(adev))
3370e098bc96SEvan Quan 		return -EPERM;
3371e098bc96SEvan Quan 
3372e098bc96SEvan Quan 	r = pm_runtime_get_sync(dev->dev);
3373e098bc96SEvan Quan 	if (r < 0) {
3374e098bc96SEvan Quan 		pm_runtime_put_autosuspend(dev->dev);
3375e098bc96SEvan Quan 		return r;
3376e098bc96SEvan Quan 	}
3377e098bc96SEvan Quan 
3378e098bc96SEvan Quan 	if (!adev->pm.dpm_enabled) {
3379e098bc96SEvan Quan 		seq_printf(m, "dpm not enabled\n");
3380e098bc96SEvan Quan 		pm_runtime_mark_last_busy(dev->dev);
3381e098bc96SEvan Quan 		pm_runtime_put_autosuspend(dev->dev);
3382e098bc96SEvan Quan 		return 0;
3383e098bc96SEvan Quan 	}
3384e098bc96SEvan Quan 
3385e098bc96SEvan Quan 	if (!is_support_sw_smu(adev) &&
3386e098bc96SEvan Quan 	    adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
3387e098bc96SEvan Quan 		mutex_lock(&adev->pm.mutex);
3388e098bc96SEvan Quan 		if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
3389e098bc96SEvan Quan 			adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
3390e098bc96SEvan Quan 		else
3391e098bc96SEvan Quan 			seq_printf(m, "Debugfs support not implemented for this asic\n");
3392e098bc96SEvan Quan 		mutex_unlock(&adev->pm.mutex);
3393e098bc96SEvan Quan 		r = 0;
3394e098bc96SEvan Quan 	} else {
3395e098bc96SEvan Quan 		r = amdgpu_debugfs_pm_info_pp(m, adev);
3396e098bc96SEvan Quan 	}
3397e098bc96SEvan Quan 	if (r)
3398e098bc96SEvan Quan 		goto out;
3399e098bc96SEvan Quan 
3400e098bc96SEvan Quan 	amdgpu_device_ip_get_clockgating_state(adev, &flags);
3401e098bc96SEvan Quan 
3402e098bc96SEvan Quan 	seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
3403e098bc96SEvan Quan 	amdgpu_parse_cg_state(m, flags);
3404e098bc96SEvan Quan 	seq_printf(m, "\n");
3405e098bc96SEvan Quan 
3406e098bc96SEvan Quan out:
3407e098bc96SEvan Quan 	pm_runtime_mark_last_busy(dev->dev);
3408e098bc96SEvan Quan 	pm_runtime_put_autosuspend(dev->dev);
3409e098bc96SEvan Quan 
3410e098bc96SEvan Quan 	return r;
3411e098bc96SEvan Quan }
3412e098bc96SEvan Quan 
3413373720f7SNirmoy Das DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info);
3414373720f7SNirmoy Das 
3415e098bc96SEvan Quan #endif
3416e098bc96SEvan Quan 
3417373720f7SNirmoy Das void amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
3418e098bc96SEvan Quan {
3419e098bc96SEvan Quan #if defined(CONFIG_DEBUG_FS)
3420373720f7SNirmoy Das 	struct drm_minor *minor = adev_to_drm(adev)->primary;
3421373720f7SNirmoy Das 	struct dentry *root = minor->debugfs_root;
3422373720f7SNirmoy Das 
3423373720f7SNirmoy Das 	debugfs_create_file("amdgpu_pm_info", 0444, root, adev,
3424373720f7SNirmoy Das 			    &amdgpu_debugfs_pm_info_fops);
3425373720f7SNirmoy Das 
3426e098bc96SEvan Quan #endif
3427e098bc96SEvan Quan }
3428