xref: /linux/drivers/gpu/drm/amd/include/atomfirmware.h (revision 38f7e5450ebfc6f2e046a249a3f629ea7bec8c31)
1 /****************************************************************************\
2 *
3 *  File Name      atomfirmware.h
4 *  Project        This is an interface header file between atombios and OS GPU drivers for SoC15 products
5 *
6 *  Description    header file of general definitions for OS and pre-OS video drivers
7 *
8 *  Copyright 2014 Advanced Micro Devices, Inc.
9 *
10 * Permission is hereby granted, free of charge, to any person obtaining a copy of this software
11 * and associated documentation files (the "Software"), to deal in the Software without restriction,
12 * including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so,
14 * subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice shall be included in all copies or substantial
17 * portions of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
22 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
25 * OTHER DEALINGS IN THE SOFTWARE.
26 *
27 \****************************************************************************/
28 
29 /*IMPORTANT NOTES
30 * If a change in VBIOS/Driver/Tool's interface is only needed for SoC15 and forward products, then the change is only needed in this atomfirmware.h header file.
31 * If a change in VBIOS/Driver/Tool's interface is only needed for pre-SoC15 products, then the change is only needed in atombios.h header file.
32 * If a change is needed for both pre and post SoC15 products, then the change has to be made separately and might be differently in both atomfirmware.h and atombios.h.
33 */
34 
35 #ifndef _ATOMFIRMWARE_H_
36 #define _ATOMFIRMWARE_H_
37 
38 enum  atom_bios_header_version_def{
39   ATOM_MAJOR_VERSION        =0x0003,
40   ATOM_MINOR_VERSION        =0x0003,
41 };
42 
43 #ifdef _H2INC
44   #ifndef uint32_t
45     typedef unsigned long uint32_t;
46   #endif
47 
48   #ifndef uint16_t
49     typedef unsigned short uint16_t;
50   #endif
51 
52   #ifndef uint8_t
53     typedef unsigned char uint8_t;
54   #endif
55 #endif
56 
57 enum atom_crtc_def{
58   ATOM_CRTC1      =0,
59   ATOM_CRTC2      =1,
60   ATOM_CRTC3      =2,
61   ATOM_CRTC4      =3,
62   ATOM_CRTC5      =4,
63   ATOM_CRTC6      =5,
64   ATOM_CRTC_INVALID  =0xff,
65 };
66 
67 enum atom_ppll_def{
68   ATOM_PPLL0          =2,
69   ATOM_GCK_DFS        =8,
70   ATOM_FCH_CLK        =9,
71   ATOM_DP_DTO         =11,
72   ATOM_COMBOPHY_PLL0  =20,
73   ATOM_COMBOPHY_PLL1  =21,
74   ATOM_COMBOPHY_PLL2  =22,
75   ATOM_COMBOPHY_PLL3  =23,
76   ATOM_COMBOPHY_PLL4  =24,
77   ATOM_COMBOPHY_PLL5  =25,
78   ATOM_PPLL_INVALID   =0xff,
79 };
80 
81 // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSel
82 enum atom_dig_def{
83   ASIC_INT_DIG1_ENCODER_ID  =0x03,
84   ASIC_INT_DIG2_ENCODER_ID  =0x09,
85   ASIC_INT_DIG3_ENCODER_ID  =0x0a,
86   ASIC_INT_DIG4_ENCODER_ID  =0x0b,
87   ASIC_INT_DIG5_ENCODER_ID  =0x0c,
88   ASIC_INT_DIG6_ENCODER_ID  =0x0d,
89   ASIC_INT_DIG7_ENCODER_ID  =0x0e,
90 };
91 
92 //ucEncoderMode
93 enum atom_encode_mode_def
94 {
95   ATOM_ENCODER_MODE_DP          =0,
96   ATOM_ENCODER_MODE_DP_SST      =0,
97   ATOM_ENCODER_MODE_LVDS        =1,
98   ATOM_ENCODER_MODE_DVI         =2,
99   ATOM_ENCODER_MODE_HDMI        =3,
100   ATOM_ENCODER_MODE_DP_AUDIO    =5,
101   ATOM_ENCODER_MODE_DP_MST      =5,
102   ATOM_ENCODER_MODE_CRT         =15,
103   ATOM_ENCODER_MODE_DVO         =16,
104 };
105 
106 enum atom_encoder_refclk_src_def{
107   ENCODER_REFCLK_SRC_P1PLL      =0,
108   ENCODER_REFCLK_SRC_P2PLL      =1,
109   ENCODER_REFCLK_SRC_P3PLL      =2,
110   ENCODER_REFCLK_SRC_EXTCLK     =3,
111   ENCODER_REFCLK_SRC_INVALID    =0xff,
112 };
113 
114 enum atom_scaler_def{
115   ATOM_SCALER_DISABLE          =0,  /*scaler bypass mode, auto-center & no replication*/
116   ATOM_SCALER_CENTER           =1,  //For Fudo, it's bypass and auto-center & auto replication
117   ATOM_SCALER_EXPANSION        =2,  /*scaler expansion by 2 tap alpha blending mode*/
118 };
119 
120 enum atom_operation_def{
121   ATOM_DISABLE             = 0,
122   ATOM_ENABLE              = 1,
123   ATOM_INIT                = 7,
124   ATOM_GET_STATUS          = 8,
125 };
126 
127 enum atom_embedded_display_op_def{
128   ATOM_LCD_BL_OFF                = 2,
129   ATOM_LCD_BL_OM                 = 3,
130   ATOM_LCD_BL_BRIGHTNESS_CONTROL = 4,
131   ATOM_LCD_SELFTEST_START        = 5,
132   ATOM_LCD_SELFTEST_STOP         = 6,
133 };
134 
135 enum atom_spread_spectrum_mode{
136   ATOM_SS_CENTER_OR_DOWN_MODE_MASK  = 0x01,
137   ATOM_SS_DOWN_SPREAD_MODE          = 0x00,
138   ATOM_SS_CENTRE_SPREAD_MODE        = 0x01,
139   ATOM_INT_OR_EXT_SS_MASK           = 0x02,
140   ATOM_INTERNAL_SS_MASK             = 0x00,
141   ATOM_EXTERNAL_SS_MASK             = 0x02,
142 };
143 
144 /* define panel bit per color  */
145 enum atom_panel_bit_per_color{
146   PANEL_BPC_UNDEFINE     =0x00,
147   PANEL_6BIT_PER_COLOR   =0x01,
148   PANEL_8BIT_PER_COLOR   =0x02,
149   PANEL_10BIT_PER_COLOR  =0x03,
150   PANEL_12BIT_PER_COLOR  =0x04,
151   PANEL_16BIT_PER_COLOR  =0x05,
152 };
153 
154 //ucVoltageType
155 enum atom_voltage_type
156 {
157   VOLTAGE_TYPE_VDDC = 1,
158   VOLTAGE_TYPE_MVDDC = 2,
159   VOLTAGE_TYPE_MVDDQ = 3,
160   VOLTAGE_TYPE_VDDCI = 4,
161   VOLTAGE_TYPE_VDDGFX = 5,
162   VOLTAGE_TYPE_PCC = 6,
163   VOLTAGE_TYPE_MVPP = 7,
164   VOLTAGE_TYPE_LEDDPM = 8,
165   VOLTAGE_TYPE_PCC_MVDD = 9,
166   VOLTAGE_TYPE_PCIE_VDDC = 10,
167   VOLTAGE_TYPE_PCIE_VDDR = 11,
168   VOLTAGE_TYPE_GENERIC_I2C_1 = 0x11,
169   VOLTAGE_TYPE_GENERIC_I2C_2 = 0x12,
170   VOLTAGE_TYPE_GENERIC_I2C_3 = 0x13,
171   VOLTAGE_TYPE_GENERIC_I2C_4 = 0x14,
172   VOLTAGE_TYPE_GENERIC_I2C_5 = 0x15,
173   VOLTAGE_TYPE_GENERIC_I2C_6 = 0x16,
174   VOLTAGE_TYPE_GENERIC_I2C_7 = 0x17,
175   VOLTAGE_TYPE_GENERIC_I2C_8 = 0x18,
176   VOLTAGE_TYPE_GENERIC_I2C_9 = 0x19,
177   VOLTAGE_TYPE_GENERIC_I2C_10 = 0x1A,
178 };
179 
180 enum atom_dgpu_vram_type {
181   ATOM_DGPU_VRAM_TYPE_GDDR5 = 0x50,
182   ATOM_DGPU_VRAM_TYPE_HBM2  = 0x60,
183   ATOM_DGPU_VRAM_TYPE_HBM2E = 0x61,
184   ATOM_DGPU_VRAM_TYPE_GDDR6 = 0x70,
185   ATOM_DGPU_VRAM_TYPE_HBM3 = 0x80,
186 	ATOM_DGPU_VRAM_TYPE_HBM3E = 0x81,
187 };
188 
189 enum atom_dp_vs_preemph_def{
190   DP_VS_LEVEL0_PREEMPH_LEVEL0 = 0x00,
191   DP_VS_LEVEL1_PREEMPH_LEVEL0 = 0x01,
192   DP_VS_LEVEL2_PREEMPH_LEVEL0 = 0x02,
193   DP_VS_LEVEL3_PREEMPH_LEVEL0 = 0x03,
194   DP_VS_LEVEL0_PREEMPH_LEVEL1 = 0x08,
195   DP_VS_LEVEL1_PREEMPH_LEVEL1 = 0x09,
196   DP_VS_LEVEL2_PREEMPH_LEVEL1 = 0x0a,
197   DP_VS_LEVEL0_PREEMPH_LEVEL2 = 0x10,
198   DP_VS_LEVEL1_PREEMPH_LEVEL2 = 0x11,
199   DP_VS_LEVEL0_PREEMPH_LEVEL3 = 0x18,
200 };
201 
202 #define BIOS_ATOM_PREFIX   "ATOMBIOS"
203 #define BIOS_VERSION_PREFIX  "ATOMBIOSBK-AMD"
204 #define BIOS_STRING_LENGTH 43
205 
206 /*
207 enum atom_string_def{
208 asic_bus_type_pcie_string = "PCI_EXPRESS",
209 atom_fire_gl_string       = "FGL",
210 atom_bios_string          = "ATOM"
211 };
212 */
213 
214 #pragma pack(1)                          /* BIOS data must use byte alignment*/
215 
216 enum atombios_image_offset{
217   OFFSET_TO_ATOM_ROM_HEADER_POINTER          = 0x00000048,
218   OFFSET_TO_ATOM_ROM_IMAGE_SIZE              = 0x00000002,
219   OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE       = 0x94,
220   MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE      = 20,  /*including the terminator 0x0!*/
221   OFFSET_TO_GET_ATOMBIOS_NUMBER_OF_STRINGS   = 0x2f,
222   OFFSET_TO_GET_ATOMBIOS_STRING_START        = 0x6e,
223   OFFSET_TO_VBIOS_PART_NUMBER                = 0x80,
224   OFFSET_TO_VBIOS_DATE                       = 0x50,
225 };
226 
227 /****************************************************************************
228 * Common header for all tables (Data table, Command function).
229 * Every table pointed in _ATOM_MASTER_DATA_TABLE has this common header.
230 * And the pointer actually points to this header.
231 ****************************************************************************/
232 
233 struct atom_common_table_header
234 {
235   uint16_t structuresize;
236   uint8_t  format_revision;   //mainly used for a hw function, when the parser is not backward compatible
237   uint8_t  content_revision;  //change it when a data table has a structure change, or a hw function has a input/output parameter change
238 };
239 
240 /****************************************************************************
241 * Structure stores the ROM header.
242 ****************************************************************************/
243 struct atom_rom_header_v2_2
244 {
245   struct atom_common_table_header table_header;
246   uint8_t  atom_bios_string[4];        //enum atom_string_def atom_bios_string;     //Signature to distinguish between Atombios and non-atombios,
247   uint16_t bios_segment_address;
248   uint16_t protectedmodeoffset;
249   uint16_t configfilenameoffset;
250   uint16_t crc_block_offset;
251   uint16_t vbios_bootupmessageoffset;
252   uint16_t int10_offset;
253   uint16_t pcibusdevinitcode;
254   uint16_t iobaseaddress;
255   uint16_t subsystem_vendor_id;
256   uint16_t subsystem_id;
257   uint16_t pci_info_offset;
258   uint16_t masterhwfunction_offset;      //Offset for SW to get all command function offsets, Don't change the position
259   uint16_t masterdatatable_offset;       //Offset for SW to get all data table offsets, Don't change the position
260   uint16_t reserved;
261   uint32_t pspdirtableoffset;
262 };
263 
264 /*==============================hw function portion======================================================================*/
265 
266 
267 /****************************************************************************
268 * Structures used in Command.mtb, each function name is not given here since those function could change from time to time
269 * The real functionality of each function is associated with the parameter structure version when defined
270 * For all internal cmd function definitions, please reference to atomstruct.h
271 ****************************************************************************/
272 struct atom_master_list_of_command_functions_v2_1{
273   uint16_t asic_init;                   //Function
274   uint16_t cmd_function1;               //used as an internal one
275   uint16_t cmd_function2;               //used as an internal one
276   uint16_t cmd_function3;               //used as an internal one
277   uint16_t digxencodercontrol;          //Function
278   uint16_t cmd_function5;               //used as an internal one
279   uint16_t cmd_function6;               //used as an internal one
280   uint16_t cmd_function7;               //used as an internal one
281   uint16_t cmd_function8;               //used as an internal one
282   uint16_t cmd_function9;               //used as an internal one
283   uint16_t setengineclock;              //Function
284   uint16_t setmemoryclock;              //Function
285   uint16_t setpixelclock;               //Function
286   uint16_t enabledisppowergating;       //Function
287   uint16_t cmd_function14;              //used as an internal one
288   uint16_t cmd_function15;              //used as an internal one
289   uint16_t cmd_function16;              //used as an internal one
290   uint16_t cmd_function17;              //used as an internal one
291   uint16_t cmd_function18;              //used as an internal one
292   uint16_t cmd_function19;              //used as an internal one
293   uint16_t cmd_function20;              //used as an internal one
294   uint16_t cmd_function21;              //used as an internal one
295   uint16_t cmd_function22;              //used as an internal one
296   uint16_t cmd_function23;              //used as an internal one
297   uint16_t cmd_function24;              //used as an internal one
298   uint16_t cmd_function25;              //used as an internal one
299   uint16_t cmd_function26;              //used as an internal one
300   uint16_t cmd_function27;              //used as an internal one
301   uint16_t cmd_function28;              //used as an internal one
302   uint16_t cmd_function29;              //used as an internal one
303   uint16_t cmd_function30;              //used as an internal one
304   uint16_t cmd_function31;              //used as an internal one
305   uint16_t cmd_function32;              //used as an internal one
306   uint16_t cmd_function33;              //used as an internal one
307   uint16_t blankcrtc;                   //Function
308   uint16_t enablecrtc;                  //Function
309   uint16_t cmd_function36;              //used as an internal one
310   uint16_t cmd_function37;              //used as an internal one
311   uint16_t cmd_function38;              //used as an internal one
312   uint16_t cmd_function39;              //used as an internal one
313   uint16_t cmd_function40;              //used as an internal one
314   uint16_t getsmuclockinfo;             //Function
315   uint16_t selectcrtc_source;           //Function
316   uint16_t cmd_function43;              //used as an internal one
317   uint16_t cmd_function44;              //used as an internal one
318   uint16_t cmd_function45;              //used as an internal one
319   uint16_t setdceclock;                 //Function
320   uint16_t getmemoryclock;              //Function
321   uint16_t getengineclock;              //Function
322   uint16_t setcrtc_usingdtdtiming;      //Function
323   uint16_t externalencodercontrol;      //Function
324   uint16_t cmd_function51;              //used as an internal one
325   uint16_t cmd_function52;              //used as an internal one
326   uint16_t cmd_function53;              //used as an internal one
327   uint16_t processi2cchanneltransaction;//Function
328   uint16_t cmd_function55;              //used as an internal one
329   uint16_t cmd_function56;              //used as an internal one
330   uint16_t cmd_function57;              //used as an internal one
331   uint16_t cmd_function58;              //used as an internal one
332   uint16_t cmd_function59;              //used as an internal one
333   uint16_t computegpuclockparam;        //Function
334   uint16_t cmd_function61;              //used as an internal one
335   uint16_t cmd_function62;              //used as an internal one
336   uint16_t dynamicmemorysettings;       //Function function
337   uint16_t memorytraining;              //Function function
338   uint16_t cmd_function65;              //used as an internal one
339   uint16_t cmd_function66;              //used as an internal one
340   uint16_t setvoltage;                  //Function
341   uint16_t cmd_function68;              //used as an internal one
342   uint16_t readefusevalue;              //Function
343   uint16_t cmd_function70;              //used as an internal one
344   uint16_t cmd_function71;              //used as an internal one
345   uint16_t cmd_function72;              //used as an internal one
346   uint16_t cmd_function73;              //used as an internal one
347   uint16_t cmd_function74;              //used as an internal one
348   uint16_t cmd_function75;              //used as an internal one
349   uint16_t dig1transmittercontrol;      //Function
350   uint16_t cmd_function77;              //used as an internal one
351   uint16_t processauxchanneltransaction;//Function
352   uint16_t cmd_function79;              //used as an internal one
353   uint16_t getvoltageinfo;              //Function
354 };
355 
356 struct atom_master_command_function_v2_1
357 {
358   struct atom_common_table_header  table_header;
359   struct atom_master_list_of_command_functions_v2_1 listofcmdfunctions;
360 };
361 
362 /****************************************************************************
363 * Structures used in every command function
364 ****************************************************************************/
365 struct atom_function_attribute
366 {
367   uint16_t  ws_in_bytes:8;            //[7:0]=Size of workspace in Bytes (in multiple of a dword),
368   uint16_t  ps_in_bytes:7;            //[14:8]=Size of parameter space in Bytes (multiple of a dword),
369   uint16_t  updated_by_util:1;        //[15]=flag to indicate the function is updated by util
370 };
371 
372 
373 /****************************************************************************
374 * Common header for all hw functions.
375 * Every function pointed by _master_list_of_hw_function has this common header.
376 * And the pointer actually points to this header.
377 ****************************************************************************/
378 struct atom_rom_hw_function_header
379 {
380   struct atom_common_table_header func_header;
381   struct atom_function_attribute func_attrib;
382 };
383 
384 
385 /*==============================sw data table portion======================================================================*/
386 /****************************************************************************
387 * Structures used in data.mtb, each data table name is not given here since those data table could change from time to time
388 * The real name of each table is given when its data structure version is defined
389 ****************************************************************************/
390 struct atom_master_list_of_data_tables_v2_1{
391   uint16_t utilitypipeline;               /* Offest for the utility to get parser info,Don't change this position!*/
392   uint16_t multimedia_info;
393   uint16_t smc_dpm_info;
394   uint16_t sw_datatable3;
395   uint16_t firmwareinfo;                  /* Shared by various SW components */
396   uint16_t sw_datatable5;
397   uint16_t lcd_info;                      /* Shared by various SW components */
398   uint16_t sw_datatable7;
399   uint16_t smu_info;
400   uint16_t sw_datatable9;
401   uint16_t sw_datatable10;
402   uint16_t vram_usagebyfirmware;          /* Shared by various SW components */
403   uint16_t gpio_pin_lut;                  /* Shared by various SW components */
404   uint16_t sw_datatable13;
405   uint16_t gfx_info;
406   uint16_t powerplayinfo;                 /* Shared by various SW components */
407   uint16_t sw_datatable16;
408   uint16_t sw_datatable17;
409   uint16_t sw_datatable18;
410   uint16_t sw_datatable19;
411   uint16_t sw_datatable20;
412   uint16_t sw_datatable21;
413   uint16_t displayobjectinfo;             /* Shared by various SW components */
414   uint16_t indirectioaccess;			  /* used as an internal one */
415   uint16_t umc_info;                      /* Shared by various SW components */
416   uint16_t sw_datatable25;
417   uint16_t sw_datatable26;
418   uint16_t dce_info;                      /* Shared by various SW components */
419   uint16_t vram_info;                     /* Shared by various SW components */
420   uint16_t sw_datatable29;
421   uint16_t integratedsysteminfo;          /* Shared by various SW components */
422   uint16_t asic_profiling_info;           /* Shared by various SW components */
423   uint16_t voltageobject_info;            /* shared by various SW components */
424   uint16_t sw_datatable33;
425   uint16_t sw_datatable34;
426 };
427 
428 
429 struct atom_master_data_table_v2_1
430 {
431   struct atom_common_table_header table_header;
432   struct atom_master_list_of_data_tables_v2_1 listOfdatatables;
433 };
434 
435 
436 struct atom_dtd_format
437 {
438   uint16_t  pixclk;
439   uint16_t  h_active;
440   uint16_t  h_blanking_time;
441   uint16_t  v_active;
442   uint16_t  v_blanking_time;
443   uint16_t  h_sync_offset;
444   uint16_t  h_sync_width;
445   uint16_t  v_sync_offset;
446   uint16_t  v_syncwidth;
447   uint16_t  reserved;
448   uint16_t  reserved0;
449   uint8_t   h_border;
450   uint8_t   v_border;
451   uint16_t  miscinfo;
452   uint8_t   atom_mode_id;
453   uint8_t   refreshrate;
454 };
455 
456 /* atom_dtd_format.modemiscinfo definition */
457 enum atom_dtd_format_modemiscinfo{
458   ATOM_HSYNC_POLARITY    = 0x0002,
459   ATOM_VSYNC_POLARITY    = 0x0004,
460   ATOM_H_REPLICATIONBY2  = 0x0010,
461   ATOM_V_REPLICATIONBY2  = 0x0020,
462   ATOM_INTERLACE         = 0x0080,
463   ATOM_COMPOSITESYNC     = 0x0040,
464 };
465 
466 
467 /* utilitypipeline
468  * when format_revision==1 && content_revision==1, then this an info table for atomworks to use during debug session, no structure is associated with it.
469  * the location of it can't change
470 */
471 
472 
473 /*
474   ***************************************************************************
475     Data Table firmwareinfo  structure
476   ***************************************************************************
477 */
478 
479 struct atom_firmware_info_v3_1
480 {
481   struct atom_common_table_header table_header;
482   uint32_t firmware_revision;
483   uint32_t bootup_sclk_in10khz;
484   uint32_t bootup_mclk_in10khz;
485   uint32_t firmware_capability;             // enum atombios_firmware_capability
486   uint32_t main_call_parser_entry;          /* direct address of main parser call in VBIOS binary. */
487   uint32_t bios_scratch_reg_startaddr;      // 1st bios scratch register dword address
488   uint16_t bootup_vddc_mv;
489   uint16_t bootup_vddci_mv;
490   uint16_t bootup_mvddc_mv;
491   uint16_t bootup_vddgfx_mv;
492   uint8_t  mem_module_id;
493   uint8_t  coolingsolution_id;              /*0: Air cooling; 1: Liquid cooling ... */
494   uint8_t  reserved1[2];
495   uint32_t mc_baseaddr_high;
496   uint32_t mc_baseaddr_low;
497   uint32_t reserved2[6];
498 };
499 
500 /* Total 32bit cap indication */
501 enum atombios_firmware_capability
502 {
503 	ATOM_FIRMWARE_CAP_FIRMWARE_POSTED = 0x00000001,
504 	ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION  = 0x00000002,
505 	ATOM_FIRMWARE_CAP_WMI_SUPPORT  = 0x00000040,
506 	ATOM_FIRMWARE_CAP_HWEMU_ENABLE  = 0x00000080,
507 	ATOM_FIRMWARE_CAP_HWEMU_UMC_CFG = 0x00000100,
508 	ATOM_FIRMWARE_CAP_SRAM_ECC      = 0x00000200,
509 	ATOM_FIRMWARE_CAP_ENABLE_2STAGE_BIST_TRAINING  = 0x00000400,
510 	ATOM_FIRMWARE_CAP_ENABLE_2ND_USB20PORT = 0x0008000,
511 	ATOM_FIRMWARE_CAP_DYNAMIC_BOOT_CFG_ENABLE = 0x0020000,
512 };
513 
514 enum atom_cooling_solution_id{
515   AIR_COOLING    = 0x00,
516   LIQUID_COOLING = 0x01
517 };
518 
519 struct atom_firmware_info_v3_2 {
520   struct atom_common_table_header table_header;
521   uint32_t firmware_revision;
522   uint32_t bootup_sclk_in10khz;
523   uint32_t bootup_mclk_in10khz;
524   uint32_t firmware_capability;             // enum atombios_firmware_capability
525   uint32_t main_call_parser_entry;          /* direct address of main parser call in VBIOS binary. */
526   uint32_t bios_scratch_reg_startaddr;      // 1st bios scratch register dword address
527   uint16_t bootup_vddc_mv;
528   uint16_t bootup_vddci_mv;
529   uint16_t bootup_mvddc_mv;
530   uint16_t bootup_vddgfx_mv;
531   uint8_t  mem_module_id;
532   uint8_t  coolingsolution_id;              /*0: Air cooling; 1: Liquid cooling ... */
533   uint8_t  reserved1[2];
534   uint32_t mc_baseaddr_high;
535   uint32_t mc_baseaddr_low;
536   uint8_t  board_i2c_feature_id;            // enum of atom_board_i2c_feature_id_def
537   uint8_t  board_i2c_feature_gpio_id;       // i2c id find in gpio_lut data table gpio_id
538   uint8_t  board_i2c_feature_slave_addr;
539   uint8_t  reserved3;
540   uint16_t bootup_mvddq_mv;
541   uint16_t bootup_mvpp_mv;
542   uint32_t zfbstartaddrin16mb;
543   uint32_t reserved2[3];
544 };
545 
546 struct atom_firmware_info_v3_3
547 {
548   struct atom_common_table_header table_header;
549   uint32_t firmware_revision;
550   uint32_t bootup_sclk_in10khz;
551   uint32_t bootup_mclk_in10khz;
552   uint32_t firmware_capability;             // enum atombios_firmware_capability
553   uint32_t main_call_parser_entry;          /* direct address of main parser call in VBIOS binary. */
554   uint32_t bios_scratch_reg_startaddr;      // 1st bios scratch register dword address
555   uint16_t bootup_vddc_mv;
556   uint16_t bootup_vddci_mv;
557   uint16_t bootup_mvddc_mv;
558   uint16_t bootup_vddgfx_mv;
559   uint8_t  mem_module_id;
560   uint8_t  coolingsolution_id;              /*0: Air cooling; 1: Liquid cooling ... */
561   uint8_t  reserved1[2];
562   uint32_t mc_baseaddr_high;
563   uint32_t mc_baseaddr_low;
564   uint8_t  board_i2c_feature_id;            // enum of atom_board_i2c_feature_id_def
565   uint8_t  board_i2c_feature_gpio_id;       // i2c id find in gpio_lut data table gpio_id
566   uint8_t  board_i2c_feature_slave_addr;
567   uint8_t  reserved3;
568   uint16_t bootup_mvddq_mv;
569   uint16_t bootup_mvpp_mv;
570   uint32_t zfbstartaddrin16mb;
571   uint32_t pplib_pptable_id;                // if pplib_pptable_id!=0, pplib get powerplay table inside driver instead of from VBIOS
572   uint32_t reserved2[2];
573 };
574 
575 struct atom_firmware_info_v3_4 {
576 	struct atom_common_table_header table_header;
577 	uint32_t firmware_revision;
578 	uint32_t bootup_sclk_in10khz;
579 	uint32_t bootup_mclk_in10khz;
580 	uint32_t firmware_capability;             // enum atombios_firmware_capability
581 	uint32_t main_call_parser_entry;          /* direct address of main parser call in VBIOS binary. */
582 	uint32_t bios_scratch_reg_startaddr;      // 1st bios scratch register dword address
583 	uint16_t bootup_vddc_mv;
584 	uint16_t bootup_vddci_mv;
585 	uint16_t bootup_mvddc_mv;
586 	uint16_t bootup_vddgfx_mv;
587 	uint8_t  mem_module_id;
588 	uint8_t  coolingsolution_id;              /*0: Air cooling; 1: Liquid cooling ... */
589 	uint8_t  reserved1[2];
590 	uint32_t mc_baseaddr_high;
591 	uint32_t mc_baseaddr_low;
592 	uint8_t  board_i2c_feature_id;            // enum of atom_board_i2c_feature_id_def
593 	uint8_t  board_i2c_feature_gpio_id;       // i2c id find in gpio_lut data table gpio_id
594 	uint8_t  board_i2c_feature_slave_addr;
595 	uint8_t  ras_rom_i2c_slave_addr;
596 	uint16_t bootup_mvddq_mv;
597 	uint16_t bootup_mvpp_mv;
598 	uint32_t zfbstartaddrin16mb;
599 	uint32_t pplib_pptable_id;                // if pplib_pptable_id!=0, pplib get powerplay table inside driver instead of from VBIOS
600 	uint32_t mvdd_ratio;                      // mvdd_raio = (real mvdd in power rail)*1000/(mvdd_output_from_svi2)
601 	uint16_t hw_bootup_vddgfx_mv;             // hw default vddgfx voltage level decide by board strap
602 	uint16_t hw_bootup_vddc_mv;               // hw default vddc voltage level decide by board strap
603 	uint16_t hw_bootup_mvddc_mv;              // hw default mvddc voltage level decide by board strap
604 	uint16_t hw_bootup_vddci_mv;              // hw default vddci voltage level decide by board strap
605 	uint32_t maco_pwrlimit_mw;                // bomaco mode power limit in unit of m-watt
606 	uint32_t usb_pwrlimit_mw;                 // power limit when USB is enable in unit of m-watt
607 	uint32_t fw_reserved_size_in_kb;          // VBIOS reserved extra fw size in unit of kb.
608         uint32_t pspbl_init_done_reg_addr;
609         uint32_t pspbl_init_done_value;
610         uint32_t pspbl_init_done_check_timeout;   // time out in unit of us when polling pspbl init done
611         uint32_t reserved[2];
612 };
613 
614 struct atom_firmware_info_v3_5 {
615   struct atom_common_table_header table_header;
616   uint32_t firmware_revision;
617   uint32_t bootup_clk_reserved[2];
618   uint32_t firmware_capability;             // enum atombios_firmware_capability
619   uint32_t fw_protect_region_size_in_kb;    /* FW allocate a write protect region at top of FB. */
620   uint32_t bios_scratch_reg_startaddr;      // 1st bios scratch register dword address
621   uint32_t bootup_voltage_reserved[2];
622   uint8_t  mem_module_id;
623   uint8_t  coolingsolution_id;              /*0: Air cooling; 1: Liquid cooling ... */
624   uint8_t  hw_blt_mode;                     //0:HW_BLT_DMA_PIO_MODE; 1:HW_BLT_LITE_SDMA_MODE; 2:HW_BLT_PCI_IO_MODE
625   uint8_t  reserved1;
626   uint32_t mc_baseaddr_high;
627   uint32_t mc_baseaddr_low;
628   uint8_t  board_i2c_feature_id;            // enum of atom_board_i2c_feature_id_def
629   uint8_t  board_i2c_feature_gpio_id;       // i2c id find in gpio_lut data table gpio_id
630   uint8_t  board_i2c_feature_slave_addr;
631   uint8_t  ras_rom_i2c_slave_addr;
632   uint32_t bootup_voltage_reserved1;
633   uint32_t zfb_reserved;
634   // if pplib_pptable_id!=0, pplib get powerplay table inside driver instead of from VBIOS
635   uint32_t pplib_pptable_id;
636   uint32_t hw_voltage_reserved[3];
637   uint32_t maco_pwrlimit_mw;                // bomaco mode power limit in unit of m-watt
638   uint32_t usb_pwrlimit_mw;                 // power limit when USB is enable in unit of m-watt
639   uint32_t fw_reserved_size_in_kb;          // VBIOS reserved extra fw size in unit of kb.
640   uint32_t pspbl_init_reserved[3];
641   uint32_t spi_rom_size;                    // GPU spi rom size
642   uint16_t support_dev_in_objinfo;
643   uint16_t disp_phy_tunning_size;
644   uint32_t reserved[16];
645 };
646 /*
647   ***************************************************************************
648     Data Table lcd_info  structure
649   ***************************************************************************
650 */
651 
652 struct lcd_info_v2_1
653 {
654   struct  atom_common_table_header table_header;
655   struct  atom_dtd_format  lcd_timing;
656   uint16_t backlight_pwm;
657   uint16_t special_handle_cap;
658   uint16_t panel_misc;
659   uint16_t lvds_max_slink_pclk;
660   uint16_t lvds_ss_percentage;
661   uint16_t lvds_ss_rate_10hz;
662   uint8_t  pwr_on_digon_to_de;          /*all pwr sequence numbers below are in uint of 4ms*/
663   uint8_t  pwr_on_de_to_vary_bl;
664   uint8_t  pwr_down_vary_bloff_to_de;
665   uint8_t  pwr_down_de_to_digoff;
666   uint8_t  pwr_off_delay;
667   uint8_t  pwr_on_vary_bl_to_blon;
668   uint8_t  pwr_down_bloff_to_vary_bloff;
669   uint8_t  panel_bpc;
670   uint8_t  dpcd_edp_config_cap;
671   uint8_t  dpcd_max_link_rate;
672   uint8_t  dpcd_max_lane_count;
673   uint8_t  dpcd_max_downspread;
674   uint8_t  min_allowed_bl_level;
675   uint8_t  max_allowed_bl_level;
676   uint8_t  bootup_bl_level;
677   uint8_t  dplvdsrxid;
678   uint32_t reserved1[8];
679 };
680 
681 /* lcd_info_v2_1.panel_misc definition */
682 enum atom_lcd_info_panel_misc{
683   ATOM_PANEL_MISC_FPDI            =0x0002,
684 };
685 
686 //uceDPToLVDSRxId
687 enum atom_lcd_info_dptolvds_rx_id
688 {
689   eDP_TO_LVDS_RX_DISABLE                 = 0x00,       // no eDP->LVDS translator chip
690   eDP_TO_LVDS_COMMON_ID                  = 0x01,       // common eDP->LVDS translator chip without AMD SW init
691   eDP_TO_LVDS_REALTEK_ID                 = 0x02,       // Realtek tansaltor which require AMD SW init
692 };
693 
694 
695 /*
696   ***************************************************************************
697     Data Table gpio_pin_lut  structure
698   ***************************************************************************
699 */
700 
701 struct atom_gpio_pin_assignment
702 {
703   uint32_t data_a_reg_index;
704   uint8_t  gpio_bitshift;
705   uint8_t  gpio_mask_bitshift;
706   uint8_t  gpio_id;
707   uint8_t  reserved;
708 };
709 
710 /* atom_gpio_pin_assignment.gpio_id definition */
711 enum atom_gpio_pin_assignment_gpio_id {
712   I2C_HW_LANE_MUX        =0x0f, /* only valid when bit7=1 */
713   I2C_HW_ENGINE_ID_MASK  =0x70, /* only valid when bit7=1 */
714   I2C_HW_CAP             =0x80, /*only when the I2C_HW_CAP is set, the pin ID is assigned to an I2C pin pair, otherwise, it's an generic GPIO pin */
715 
716   /* gpio_id pre-define id for multiple usage */
717   /* GPIO use to control PCIE_VDDC in certain SLT board */
718   PCIE_VDDC_CONTROL_GPIO_PINID = 56,
719   /* if PP_AC_DC_SWITCH_GPIO_PINID in Gpio_Pin_LutTable, AC/DC switching feature is enable */
720   PP_AC_DC_SWITCH_GPIO_PINID = 60,
721   /* VDDC_REGULATOR_VRHOT_GPIO_PINID in Gpio_Pin_LutTable, VRHot feature is enable */
722   VDDC_VRHOT_GPIO_PINID = 61,
723   /*if VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled */
724   VDDC_PCC_GPIO_PINID = 62,
725   /* Only used on certain SLT/PA board to allow utility to cut Efuse. */
726   EFUSE_CUT_ENABLE_GPIO_PINID = 63,
727   /* ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses  for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO= */
728   DRAM_SELF_REFRESH_GPIO_PINID = 64,
729   /* Thermal interrupt output->system thermal chip GPIO pin */
730   THERMAL_INT_OUTPUT_GPIO_PINID =65,
731 };
732 
733 
734 struct atom_gpio_pin_lut_v2_1
735 {
736   struct  atom_common_table_header  table_header;
737   /*the real number of this included in the structure is calculated by using the (whole structure size - the header size)/size of atom_gpio_pin_lut  */
738   struct  atom_gpio_pin_assignment  gpio_pin[];
739 };
740 
741 
742 /*
743  * VBIOS/PRE-OS always reserve a FB region at the top of frame buffer. driver should not write
744  * access that region. driver can allocate their own reservation region as long as it does not
745  * overlap firwmare's reservation region.
746  * if (pre-NV1X) atom data table firmwareInfoTable version < 3.3:
747  * in this case, atom data table vram_usagebyfirmwareTable version always <= 2.1
748  *   if VBIOS/UEFI GOP is posted:
749  *     VBIOS/UEFIGOP update used_by_firmware_in_kb = total reserved size by VBIOS
750  *     update start_address_in_kb = total_mem_size_in_kb - used_by_firmware_in_kb;
751  *     ( total_mem_size_in_kb = reg(CONFIG_MEMSIZE)<<10)
752  *     driver can allocate driver reservation region under firmware reservation,
753  *     used_by_driver_in_kb = driver reservation size
754  *     driver reservation start address =  (start_address_in_kb - used_by_driver_in_kb)
755  *     Comment1[hchan]: There is only one reservation at the beginning of the FB reserved by
756  *     host driver. Host driver would overwrite the table with the following
757  *     used_by_firmware_in_kb = total reserved size for pf-vf info exchange and
758  *     set SRIOV_MSG_SHARE_RESERVATION mask start_address_in_kb = 0
759  *   else there is no VBIOS reservation region:
760  *     driver must allocate driver reservation region at top of FB.
761  *     driver set used_by_driver_in_kb = driver reservation size
762  *     driver reservation start address =  (total_mem_size_in_kb - used_by_driver_in_kb)
763  *     same as Comment1
764  * else (NV1X and after):
765  *   if VBIOS/UEFI GOP is posted:
766  *     VBIOS/UEFIGOP update:
767  *       used_by_firmware_in_kb = atom_firmware_Info_v3_3.fw_reserved_size_in_kb;
768  *       start_address_in_kb = total_mem_size_in_kb - used_by_firmware_in_kb;
769  *       (total_mem_size_in_kb = reg(CONFIG_MEMSIZE)<<10)
770  *   if vram_usagebyfirmwareTable version <= 2.1:
771  *     driver can allocate driver reservation region under firmware reservation,
772  *     driver set used_by_driver_in_kb = driver reservation size
773  *     driver reservation start address = start_address_in_kb - used_by_driver_in_kb
774  *     same as Comment1
775  *   else driver can:
776  *     allocate it reservation any place as long as it does overlap pre-OS FW reservation area
777  *     set used_by_driver_region0_in_kb = driver reservation size
778  *     set driver_region0_start_address_in_kb =  driver reservation region start address
779  *     Comment2[hchan]: Host driver can set used_by_firmware_in_kb and start_address_in_kb to
780  *     zero as the reservation for VF as it doesn’t exist.  And Host driver should also
781  *     update atom_firmware_Info table to remove the same VBIOS reservation as well.
782  */
783 
784 struct vram_usagebyfirmware_v2_1
785 {
786 	struct  atom_common_table_header  table_header;
787 	uint32_t  start_address_in_kb;
788 	uint16_t  used_by_firmware_in_kb;
789 	uint16_t  used_by_driver_in_kb;
790 };
791 
792 struct vram_usagebyfirmware_v2_2 {
793 	struct  atom_common_table_header  table_header;
794 	uint32_t  fw_region_start_address_in_kb;
795 	uint16_t  used_by_firmware_in_kb;
796 	uint16_t  reserved;
797 	uint32_t  driver_region0_start_address_in_kb;
798 	uint32_t  used_by_driver_region0_in_kb;
799 	uint32_t  reserved32[7];
800 };
801 
802 /*
803   ***************************************************************************
804     Data Table displayobjectinfo  structure
805   ***************************************************************************
806 */
807 
808 enum atom_object_record_type_id {
809 	ATOM_I2C_RECORD_TYPE = 1,
810 	ATOM_HPD_INT_RECORD_TYPE = 2,
811 	ATOM_CONNECTOR_CAP_RECORD_TYPE = 3,
812 	ATOM_CONNECTOR_SPEED_UPTO = 4,
813 	ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE = 9,
814 	ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE = 16,
815 	ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE = 17,
816 	ATOM_ENCODER_CAP_RECORD_TYPE = 20,
817 	ATOM_BRACKET_LAYOUT_RECORD_TYPE = 21,
818 	ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD_TYPE = 22,
819 	ATOM_DISP_CONNECTOR_CAPS_RECORD_TYPE = 23,
820 	ATOM_BRACKET_LAYOUT_V2_RECORD_TYPE = 25,
821 	ATOM_RECORD_END_TYPE = 0xFF,
822 };
823 
824 struct atom_common_record_header
825 {
826   uint8_t record_type;                      //An emun to indicate the record type
827   uint8_t record_size;                      //The size of the whole record in byte
828 };
829 
830 struct atom_i2c_record
831 {
832   struct atom_common_record_header record_header;   //record_type = ATOM_I2C_RECORD_TYPE
833   uint8_t i2c_id;
834   uint8_t i2c_slave_addr;                   //The slave address, it's 0 when the record is attached to connector for DDC
835 };
836 
837 struct atom_hpd_int_record
838 {
839   struct atom_common_record_header record_header;  //record_type = ATOM_HPD_INT_RECORD_TYPE
840   uint8_t  pin_id;              //Corresponding block in GPIO_PIN_INFO table gives the pin info
841   uint8_t  plugin_pin_state;
842 };
843 
844 struct atom_connector_caps_record {
845 	struct atom_common_record_header
846 		record_header; //record_type = ATOM_CONN_CAP_RECORD_TYPE
847 	uint16_t connector_caps; //01b if internal display is checked; 10b if internal BL is checked; 0 of Not
848 };
849 
850 struct atom_connector_speed_record {
851 	struct atom_common_record_header
852 		record_header; //record_type = ATOM_CONN_SPEED_UPTO
853 	uint32_t connector_max_speed; // connector Max speed attribute, it sets 8100 in Mhz when DP connector @8.1Ghz.
854 	uint16_t reserved;
855 };
856 
857 // Bit maps for ATOM_ENCODER_CAP_RECORD.usEncoderCap
858 enum atom_encoder_caps_def
859 {
860   ATOM_ENCODER_CAP_RECORD_HBR2                  =0x01,         // DP1.2 HBR2 is supported by HW encoder, it is retired in NI. the real meaning from SI is MST_EN
861   ATOM_ENCODER_CAP_RECORD_MST_EN                =0x01,         // from SI, this bit means DP MST is enable or not.
862   ATOM_ENCODER_CAP_RECORD_HBR2_EN               =0x02,         // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
863   ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN          =0x04,         // HDMI2.0 6Gbps enable or not.
864   ATOM_ENCODER_CAP_RECORD_HBR3_EN               =0x08,         // DP1.3 HBR3 is supported by board.
865   ATOM_ENCODER_CAP_RECORD_DP2                   =0x10,         // DP2 is supported by ASIC/board.
866   ATOM_ENCODER_CAP_RECORD_UHBR10_EN             =0x20,         // DP2.0 UHBR10 settings is supported by board
867   ATOM_ENCODER_CAP_RECORD_UHBR13_5_EN           =0x40,         // DP2.0 UHBR13.5 settings is supported by board
868   ATOM_ENCODER_CAP_RECORD_UHBR20_EN             =0x80,         // DP2.0 UHBR20 settings is supported by board
869   ATOM_ENCODER_CAP_RECORD_USB_C_TYPE            =0x100,        // the DP connector is a USB-C type.
870 };
871 
872 struct  atom_encoder_caps_record
873 {
874   struct atom_common_record_header record_header;  //record_type = ATOM_ENCODER_CAP_RECORD_TYPE
875   uint32_t  encodercaps;
876 };
877 
878 enum atom_connector_caps_def
879 {
880   ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY         = 0x01,        //a cap bit to indicate that this non-embedded display connector is an internal display
881   ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY_BL      = 0x02,        //a cap bit to indicate that this internal display requires BL control from GPU, refers to lcd_info for BL PWM freq
882   ATOM_CONNECTOR_CAP_DP_PLUS_PLUS_TYPE2_ONLY  = 0x10,        //a cap bit that indicates connector with DP_PLUS_PLUS_TYPE2_ONLY
883 };
884 
885 struct atom_disp_connector_caps_record
886 {
887   struct atom_common_record_header record_header;
888   uint32_t connectcaps;
889 };
890 
891 //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
892 struct atom_gpio_pin_control_pair
893 {
894   uint8_t gpio_id;               // GPIO_ID, find the corresponding ID in GPIO_LUT table
895   uint8_t gpio_pinstate;         // Pin state showing how to set-up the pin
896 };
897 
898 struct atom_object_gpio_cntl_record
899 {
900   struct atom_common_record_header record_header;
901   uint8_t flag;                   // Future expnadibility
902   uint8_t number_of_pins;         // Number of GPIO pins used to control the object
903   struct atom_gpio_pin_control_pair gpio[1];              // the real gpio pin pair determined by number of pins ucNumberOfPins
904 };
905 
906 //Definitions for GPIO pin state
907 enum atom_gpio_pin_control_pinstate_def
908 {
909   GPIO_PIN_TYPE_INPUT             = 0x00,
910   GPIO_PIN_TYPE_OUTPUT            = 0x10,
911   GPIO_PIN_TYPE_HW_CONTROL        = 0x20,
912 
913 //For GPIO_PIN_TYPE_OUTPUT the following is defined
914   GPIO_PIN_OUTPUT_STATE_MASK      = 0x01,
915   GPIO_PIN_OUTPUT_STATE_SHIFT     = 0,
916   GPIO_PIN_STATE_ACTIVE_LOW       = 0x0,
917   GPIO_PIN_STATE_ACTIVE_HIGH      = 0x1,
918 };
919 
920 // Indexes to GPIO array in GLSync record
921 // GLSync record is for Frame Lock/Gen Lock feature.
922 enum atom_glsync_record_gpio_index_def
923 {
924   ATOM_GPIO_INDEX_GLSYNC_REFCLK    = 0,
925   ATOM_GPIO_INDEX_GLSYNC_HSYNC     = 1,
926   ATOM_GPIO_INDEX_GLSYNC_VSYNC     = 2,
927   ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ  = 3,
928   ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT  = 4,
929   ATOM_GPIO_INDEX_GLSYNC_INTERRUPT = 5,
930   ATOM_GPIO_INDEX_GLSYNC_V_RESET   = 6,
931   ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL = 7,
932   ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL  = 8,
933   ATOM_GPIO_INDEX_GLSYNC_MAX       = 9,
934 };
935 
936 
937 struct atom_connector_hpdpin_lut_record     //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
938 {
939   struct atom_common_record_header record_header;
940   uint8_t hpd_pin_map[8];
941 };
942 
943 struct atom_connector_auxddc_lut_record     //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
944 {
945   struct atom_common_record_header record_header;
946   uint8_t aux_ddc_map[8];
947 };
948 
949 struct atom_connector_forced_tmds_cap_record
950 {
951   struct atom_common_record_header record_header;
952   // override TMDS capability on this connector when it operate in TMDS mode.  usMaxTmdsClkRate = max TMDS Clock in Mhz/2.5
953   uint8_t  maxtmdsclkrate_in2_5mhz;
954   uint8_t  reserved;
955 };
956 
957 struct atom_connector_layout_info
958 {
959   uint16_t connectorobjid;
960   uint8_t  connector_type;
961   uint8_t  position;
962 };
963 
964 // define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size
965 enum atom_connector_layout_info_connector_type_def
966 {
967   CONNECTOR_TYPE_DVI_D                 = 1,
968 
969   CONNECTOR_TYPE_HDMI                  = 4,
970   CONNECTOR_TYPE_DISPLAY_PORT          = 5,
971   CONNECTOR_TYPE_MINI_DISPLAY_PORT     = 6,
972 };
973 
974 struct  atom_bracket_layout_record
975 {
976   struct atom_common_record_header record_header;
977   uint8_t bracketlen;
978   uint8_t bracketwidth;
979   uint8_t conn_num;
980   uint8_t reserved;
981   struct atom_connector_layout_info  conn_info[1];
982 };
983 struct atom_bracket_layout_record_v2 {
984 	struct atom_common_record_header
985 		record_header; //record_type =  ATOM_BRACKET_LAYOUT_RECORD_TYPE
986 	uint8_t bracketlen; //Bracket Length in mm
987 	uint8_t bracketwidth; //Bracket Width in mm
988 	uint8_t conn_num; //Connector numbering
989 	uint8_t mini_type; //Mini Type (0 = Normal; 1 = Mini)
990 	uint8_t reserved1;
991 	uint8_t reserved2;
992 };
993 
994 enum atom_connector_layout_info_mini_type_def {
995 	MINI_TYPE_NORMAL = 0,
996 	MINI_TYPE_MINI = 1,
997 };
998 
999 enum atom_display_device_tag_def{
1000   ATOM_DISPLAY_LCD1_SUPPORT            = 0x0002, //an embedded display is either an LVDS or eDP signal type of display
1001   ATOM_DISPLAY_LCD2_SUPPORT            = 0x0020, //second edp device tag 0x0020 for backward compatibility
1002   ATOM_DISPLAY_DFP1_SUPPORT            = 0x0008,
1003   ATOM_DISPLAY_DFP2_SUPPORT            = 0x0080,
1004   ATOM_DISPLAY_DFP3_SUPPORT            = 0x0200,
1005   ATOM_DISPLAY_DFP4_SUPPORT            = 0x0400,
1006   ATOM_DISPLAY_DFP5_SUPPORT            = 0x0800,
1007   ATOM_DISPLAY_DFP6_SUPPORT            = 0x0040,
1008   ATOM_DISPLAY_DFPx_SUPPORT            = 0x0ec8,
1009 };
1010 
1011 struct atom_display_object_path_v2
1012 {
1013   uint16_t display_objid;                  //Connector Object ID or Misc Object ID
1014   uint16_t disp_recordoffset;
1015   uint16_t encoderobjid;                   //first encoder closer to the connector, could be either an external or internal encoder
1016   uint16_t extencoderobjid;                //2nd encoder after the first encoder, from the connector point of view;
1017   uint16_t encoder_recordoffset;
1018   uint16_t extencoder_recordoffset;
1019   uint16_t device_tag;                     //a supported device vector, each display path starts with this.the paths are enumerated in the way of priority, a path appears first
1020   uint8_t  priority_id;
1021   uint8_t  reserved;
1022 };
1023 
1024 struct atom_display_object_path_v3 {
1025 	uint16_t display_objid; //Connector Object ID or Misc Object ID
1026 	uint16_t disp_recordoffset;
1027 	uint16_t encoderobjid; //first encoder closer to the connector, could be either an external or internal encoder
1028 	uint16_t reserved1; //only on USBC case, otherwise always = 0
1029 	uint16_t reserved2; //reserved and always = 0
1030 	uint16_t reserved3; //reserved and always = 0
1031 	//a supported device vector, each display path starts with this.the paths are enumerated in the way of priority,
1032 	//a path appears first
1033 	uint16_t device_tag;
1034 	uint16_t reserved4; //reserved and always = 0
1035 };
1036 
1037 struct display_object_info_table_v1_4
1038 {
1039   struct    atom_common_table_header  table_header;
1040   uint16_t  supporteddevices;
1041   uint8_t   number_of_path;
1042   uint8_t   reserved;
1043   struct    atom_display_object_path_v2 display_path[];   //the real number of this included in the structure is calculated by using the (whole structure size - the header size- number_of_path)/size of atom_display_object_path
1044 };
1045 
1046 struct display_object_info_table_v1_5 {
1047 	struct atom_common_table_header table_header;
1048 	uint16_t supporteddevices;
1049 	uint8_t number_of_path;
1050 	uint8_t reserved;
1051 	// the real number of this included in the structure is calculated by using the
1052 	// (whole structure size - the header size- number_of_path)/size of atom_display_object_path
1053 	struct atom_display_object_path_v3 display_path[];
1054 };
1055 
1056 /*
1057   ***************************************************************************
1058     Data Table dce_info  structure
1059   ***************************************************************************
1060 */
1061 struct atom_display_controller_info_v4_1
1062 {
1063   struct  atom_common_table_header  table_header;
1064   uint32_t display_caps;
1065   uint32_t bootup_dispclk_10khz;
1066   uint16_t dce_refclk_10khz;
1067   uint16_t i2c_engine_refclk_10khz;
1068   uint16_t dvi_ss_percentage;       // in unit of 0.001%
1069   uint16_t dvi_ss_rate_10hz;
1070   uint16_t hdmi_ss_percentage;      // in unit of 0.001%
1071   uint16_t hdmi_ss_rate_10hz;
1072   uint16_t dp_ss_percentage;        // in unit of 0.001%
1073   uint16_t dp_ss_rate_10hz;
1074   uint8_t  dvi_ss_mode;             // enum of atom_spread_spectrum_mode
1075   uint8_t  hdmi_ss_mode;            // enum of atom_spread_spectrum_mode
1076   uint8_t  dp_ss_mode;              // enum of atom_spread_spectrum_mode
1077   uint8_t  ss_reserved;
1078   uint8_t  hardcode_mode_num;       // a hardcode mode number defined in StandardVESA_TimingTable when a CRT or DFP EDID is not available
1079   uint8_t  reserved1[3];
1080   uint16_t dpphy_refclk_10khz;
1081   uint16_t reserved2;
1082   uint8_t  dceip_min_ver;
1083   uint8_t  dceip_max_ver;
1084   uint8_t  max_disp_pipe_num;
1085   uint8_t  max_vbios_active_disp_pipe_num;
1086   uint8_t  max_ppll_num;
1087   uint8_t  max_disp_phy_num;
1088   uint8_t  max_aux_pairs;
1089   uint8_t  remotedisplayconfig;
1090   uint8_t  reserved3[8];
1091 };
1092 
1093 struct atom_display_controller_info_v4_2
1094 {
1095   struct  atom_common_table_header  table_header;
1096   uint32_t display_caps;
1097   uint32_t bootup_dispclk_10khz;
1098   uint16_t dce_refclk_10khz;
1099   uint16_t i2c_engine_refclk_10khz;
1100   uint16_t dvi_ss_percentage;       // in unit of 0.001%
1101   uint16_t dvi_ss_rate_10hz;
1102   uint16_t hdmi_ss_percentage;      // in unit of 0.001%
1103   uint16_t hdmi_ss_rate_10hz;
1104   uint16_t dp_ss_percentage;        // in unit of 0.001%
1105   uint16_t dp_ss_rate_10hz;
1106   uint8_t  dvi_ss_mode;             // enum of atom_spread_spectrum_mode
1107   uint8_t  hdmi_ss_mode;            // enum of atom_spread_spectrum_mode
1108   uint8_t  dp_ss_mode;              // enum of atom_spread_spectrum_mode
1109   uint8_t  ss_reserved;
1110   uint8_t  dfp_hardcode_mode_num;   // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
1111   uint8_t  dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
1112   uint8_t  vga_hardcode_mode_num;   // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1113   uint8_t  vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1114   uint16_t dpphy_refclk_10khz;
1115   uint16_t reserved2;
1116   uint8_t  dcnip_min_ver;
1117   uint8_t  dcnip_max_ver;
1118   uint8_t  max_disp_pipe_num;
1119   uint8_t  max_vbios_active_disp_pipe_num;
1120   uint8_t  max_ppll_num;
1121   uint8_t  max_disp_phy_num;
1122   uint8_t  max_aux_pairs;
1123   uint8_t  remotedisplayconfig;
1124   uint8_t  reserved3[8];
1125 };
1126 
1127 struct atom_display_controller_info_v4_3
1128 {
1129   struct  atom_common_table_header  table_header;
1130   uint32_t display_caps;
1131   uint32_t bootup_dispclk_10khz;
1132   uint16_t dce_refclk_10khz;
1133   uint16_t i2c_engine_refclk_10khz;
1134   uint16_t dvi_ss_percentage;       // in unit of 0.001%
1135   uint16_t dvi_ss_rate_10hz;
1136   uint16_t hdmi_ss_percentage;      // in unit of 0.001%
1137   uint16_t hdmi_ss_rate_10hz;
1138   uint16_t dp_ss_percentage;        // in unit of 0.001%
1139   uint16_t dp_ss_rate_10hz;
1140   uint8_t  dvi_ss_mode;             // enum of atom_spread_spectrum_mode
1141   uint8_t  hdmi_ss_mode;            // enum of atom_spread_spectrum_mode
1142   uint8_t  dp_ss_mode;              // enum of atom_spread_spectrum_mode
1143   uint8_t  ss_reserved;
1144   uint8_t  dfp_hardcode_mode_num;   // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
1145   uint8_t  dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
1146   uint8_t  vga_hardcode_mode_num;   // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1147   uint8_t  vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1148   uint16_t dpphy_refclk_10khz;
1149   uint16_t reserved2;
1150   uint8_t  dcnip_min_ver;
1151   uint8_t  dcnip_max_ver;
1152   uint8_t  max_disp_pipe_num;
1153   uint8_t  max_vbios_active_disp_pipe_num;
1154   uint8_t  max_ppll_num;
1155   uint8_t  max_disp_phy_num;
1156   uint8_t  max_aux_pairs;
1157   uint8_t  remotedisplayconfig;
1158   uint8_t  reserved3[8];
1159 };
1160 
1161 struct atom_display_controller_info_v4_4 {
1162 	struct atom_common_table_header table_header;
1163 	uint32_t display_caps;
1164 	uint32_t bootup_dispclk_10khz;
1165 	uint16_t dce_refclk_10khz;
1166 	uint16_t i2c_engine_refclk_10khz;
1167 	uint16_t dvi_ss_percentage;	 // in unit of 0.001%
1168 	uint16_t dvi_ss_rate_10hz;
1169 	uint16_t hdmi_ss_percentage;	 // in unit of 0.001%
1170 	uint16_t hdmi_ss_rate_10hz;
1171 	uint16_t dp_ss_percentage;	 // in unit of 0.001%
1172 	uint16_t dp_ss_rate_10hz;
1173 	uint8_t dvi_ss_mode;		 // enum of atom_spread_spectrum_mode
1174 	uint8_t hdmi_ss_mode;		 // enum of atom_spread_spectrum_mode
1175 	uint8_t dp_ss_mode;		 // enum of atom_spread_spectrum_mode
1176 	uint8_t ss_reserved;
1177 	uint8_t dfp_hardcode_mode_num;	 // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
1178 	uint8_t dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
1179 	uint8_t vga_hardcode_mode_num;	 // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1180 	uint8_t vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1181 	uint16_t dpphy_refclk_10khz;
1182 	uint16_t hw_chip_id;
1183 	uint8_t dcnip_min_ver;
1184 	uint8_t dcnip_max_ver;
1185 	uint8_t max_disp_pipe_num;
1186 	uint8_t max_vbios_active_disp_pipum;
1187 	uint8_t max_ppll_num;
1188 	uint8_t max_disp_phy_num;
1189 	uint8_t max_aux_pairs;
1190 	uint8_t remotedisplayconfig;
1191 	uint32_t dispclk_pll_vco_freq;
1192 	uint32_t dp_ref_clk_freq;
1193 	uint32_t max_mclk_chg_lat;	 // Worst case blackout duration for a memory clock frequency (p-state) change, units of 100s of ns (0.1 us)
1194 	uint32_t max_sr_exit_lat;	 // Worst case memory self refresh exit time, units of 100ns of ns (0.1us)
1195 	uint32_t max_sr_enter_exit_lat;	 // Worst case memory self refresh entry followed by immediate exit time, units of 100ns of ns (0.1us)
1196 	uint16_t dc_golden_table_offset; // point of struct of atom_dc_golden_table_vxx
1197 	uint16_t dc_golden_table_ver;
1198 	uint32_t reserved3[3];
1199 };
1200 
1201 struct atom_dc_golden_table_v1
1202 {
1203 	uint32_t aux_dphy_rx_control0_val;
1204 	uint32_t aux_dphy_tx_control_val;
1205 	uint32_t aux_dphy_rx_control1_val;
1206 	uint32_t dc_gpio_aux_ctrl_0_val;
1207 	uint32_t dc_gpio_aux_ctrl_1_val;
1208 	uint32_t dc_gpio_aux_ctrl_2_val;
1209 	uint32_t dc_gpio_aux_ctrl_3_val;
1210 	uint32_t dc_gpio_aux_ctrl_4_val;
1211 	uint32_t dc_gpio_aux_ctrl_5_val;
1212 	uint32_t reserved[23];
1213 };
1214 
1215 enum dce_info_caps_def {
1216 	// only for VBIOS
1217 	DCE_INFO_CAPS_FORCE_DISPDEV_CONNECTED = 0x02,
1218 	// only for VBIOS
1219 	DCE_INFO_CAPS_DISABLE_DFP_DP_HBR2 = 0x04,
1220 	// only for VBIOS
1221 	DCE_INFO_CAPS_ENABLE_INTERLAC_TIMING = 0x08,
1222 	// only for VBIOS
1223 	DCE_INFO_CAPS_LTTPR_SUPPORT_ENABLE = 0x20,
1224 	DCE_INFO_CAPS_VBIOS_LTTPR_TRANSPARENT_ENABLE = 0x40,
1225 };
1226 
1227 struct atom_display_controller_info_v4_5
1228 {
1229   struct  atom_common_table_header  table_header;
1230   uint32_t display_caps;
1231   uint32_t bootup_dispclk_10khz;
1232   uint16_t dce_refclk_10khz;
1233   uint16_t i2c_engine_refclk_10khz;
1234   uint16_t dvi_ss_percentage;       // in unit of 0.001%
1235   uint16_t dvi_ss_rate_10hz;
1236   uint16_t hdmi_ss_percentage;      // in unit of 0.001%
1237   uint16_t hdmi_ss_rate_10hz;
1238   uint16_t dp_ss_percentage;        // in unit of 0.001%
1239   uint16_t dp_ss_rate_10hz;
1240   uint8_t  dvi_ss_mode;             // enum of atom_spread_spectrum_mode
1241   uint8_t  hdmi_ss_mode;            // enum of atom_spread_spectrum_mode
1242   uint8_t  dp_ss_mode;              // enum of atom_spread_spectrum_mode
1243   uint8_t  ss_reserved;
1244   // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
1245   uint8_t  dfp_hardcode_mode_num;
1246   // DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
1247   uint8_t  dfp_hardcode_refreshrate;
1248   // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1249   uint8_t  vga_hardcode_mode_num;
1250   // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
1251   uint8_t  vga_hardcode_refreshrate;
1252   uint16_t dpphy_refclk_10khz;
1253   uint16_t hw_chip_id;
1254   uint8_t  dcnip_min_ver;
1255   uint8_t  dcnip_max_ver;
1256   uint8_t  max_disp_pipe_num;
1257   uint8_t  max_vbios_active_disp_pipe_num;
1258   uint8_t  max_ppll_num;
1259   uint8_t  max_disp_phy_num;
1260   uint8_t  max_aux_pairs;
1261   uint8_t  remotedisplayconfig;
1262   uint32_t dispclk_pll_vco_freq;
1263   uint32_t dp_ref_clk_freq;
1264   // Worst case blackout duration for a memory clock frequency (p-state) change, units of 100s of ns (0.1 us)
1265   uint32_t max_mclk_chg_lat;
1266   // Worst case memory self refresh exit time, units of 100ns of ns (0.1us)
1267   uint32_t max_sr_exit_lat;
1268   // Worst case memory self refresh entry followed by immediate exit time, units of 100ns of ns (0.1us)
1269   uint32_t max_sr_enter_exit_lat;
1270   uint16_t dc_golden_table_offset;  // point of struct of atom_dc_golden_table_vxx
1271   uint16_t dc_golden_table_ver;
1272   uint32_t aux_dphy_rx_control0_val;
1273   uint32_t aux_dphy_tx_control_val;
1274   uint32_t aux_dphy_rx_control1_val;
1275   uint32_t dc_gpio_aux_ctrl_0_val;
1276   uint32_t dc_gpio_aux_ctrl_1_val;
1277   uint32_t dc_gpio_aux_ctrl_2_val;
1278   uint32_t dc_gpio_aux_ctrl_3_val;
1279   uint32_t dc_gpio_aux_ctrl_4_val;
1280   uint32_t dc_gpio_aux_ctrl_5_val;
1281   uint32_t reserved[26];
1282 };
1283 
1284 /*
1285   ***************************************************************************
1286     Data Table ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO  structure
1287   ***************************************************************************
1288 */
1289 struct atom_ext_display_path
1290 {
1291   uint16_t  device_tag;                      //A bit vector to show what devices are supported
1292   uint16_t  device_acpi_enum;                //16bit device ACPI id.
1293   uint16_t  connectorobjid;                  //A physical connector for displays to plug in, using object connector definitions
1294   uint8_t   auxddclut_index;                 //An index into external AUX/DDC channel LUT
1295   uint8_t   hpdlut_index;                    //An index into external HPD pin LUT
1296   uint16_t  ext_encoder_objid;               //external encoder object id
1297   uint8_t   channelmapping;                  // if ucChannelMapping=0, using default one to one mapping
1298   uint8_t   chpninvert;                      // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
1299   uint16_t  caps;
1300   uint16_t  reserved;
1301 };
1302 
1303 //usCaps
1304 enum ext_display_path_cap_def {
1305   EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK =		0x007E,
1306   AMD_EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK =		0x007E,
1307   AMD_EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN =		(0x01 << 1),
1308   AMD_EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204 =	(0x02 << 1),
1309   AMD_EXT_DISPLAY_PATH_CAPS__DP_EARLY_8B10B_TPS2 =	(0x03 << 1),
1310   AMD_EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT =	(0x04 << 1),
1311   AMD_EXT_DISPLAY_PATH_CAPS__HDMI20_PARADE_PS175 =	(0x06 << 1),
1312   EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN =		(0x07 << 1),
1313   EXT_DISPLAY_PATH_CAPS__HDMI20_PI3EQX1204 =		(0x08 << 1),   //PI redriver chip
1314   EXT_DISPLAY_PATH_CAPS__HDMI20_TISN65DP159RSBT =	(0x09 << 1),   //TI retimer chip
1315   EXT_DISPLAY_PATH_CAPS__AMD_INTERNAL =		(0x0a << 1),   //AMD internal customer chip placeholder
1316 };
1317 
1318 struct atom_external_display_connection_info
1319 {
1320   struct  atom_common_table_header  table_header;
1321   uint8_t                  guid[16];                                  // a GUID is a 16 byte long string
1322   struct atom_ext_display_path path[7];                               // total of fixed 7 entries.
1323   uint8_t                  checksum;                                  // a simple Checksum of the sum of whole structure equal to 0x0.
1324   uint8_t                  stereopinid;                               // use for eDP panel
1325   uint8_t                  remotedisplayconfig;
1326   uint8_t                  edptolvdsrxid;
1327   uint8_t                  fixdpvoltageswing;                         // usCaps[1]=1, this indicate DP_LANE_SET value
1328   uint8_t                  reserved[3];                               // for potential expansion
1329 };
1330 
1331 /*
1332   ***************************************************************************
1333     Data Table integratedsysteminfo  structure
1334   ***************************************************************************
1335 */
1336 
1337 struct atom_camera_dphy_timing_param
1338 {
1339   uint8_t  profile_id;       // SENSOR_PROFILES
1340   uint32_t param;
1341 };
1342 
1343 struct atom_camera_dphy_elec_param
1344 {
1345   uint16_t param[3];
1346 };
1347 
1348 struct atom_camera_module_info
1349 {
1350   uint8_t module_id;                    // 0: Rear, 1: Front right of user, 2: Front left of user
1351   uint8_t module_name[8];
1352   struct atom_camera_dphy_timing_param timingparam[6]; // Exact number is under estimation and confirmation from sensor vendor
1353 };
1354 
1355 struct atom_camera_flashlight_info
1356 {
1357   uint8_t flashlight_id;                // 0: Rear, 1: Front
1358   uint8_t name[8];
1359 };
1360 
1361 struct atom_camera_data
1362 {
1363   uint32_t versionCode;
1364   struct atom_camera_module_info cameraInfo[3];      // Assuming 3 camera sensors max
1365   struct atom_camera_flashlight_info flashInfo;      // Assuming 1 flashlight max
1366   struct atom_camera_dphy_elec_param dphy_param;
1367   uint32_t crc_val;         // CRC
1368 };
1369 
1370 
1371 struct atom_14nm_dpphy_dvihdmi_tuningset
1372 {
1373   uint32_t max_symclk_in10khz;
1374   uint8_t encoder_mode;            //atom_encode_mode_def, =2: DVI, =3: HDMI mode
1375   uint8_t phy_sel;                 //bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
1376   uint16_t margindeemph;           //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
1377   uint8_t deemph_6db_4;            //COMMON_SELDEEMPH60[31:24]deemph_6db_4
1378   uint8_t boostadj;                //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj  [20]tx_boost_en  [23:22]tx_binary_ron_code_offset
1379   uint8_t tx_driver_fifty_ohms;    //COMMON_ZCALCODE_CTRL[21].tx_driver_fifty_ohms
1380   uint8_t deemph_sel;              //MARGIN_DEEMPH_LANE0.DEEMPH_SEL
1381 };
1382 
1383 struct atom_14nm_dpphy_dp_setting{
1384   uint8_t dp_vs_pemph_level;       //enum of atom_dp_vs_preemph_def
1385   uint16_t margindeemph;           //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
1386   uint8_t deemph_6db_4;            //COMMON_SELDEEMPH60[31:24]deemph_6db_4
1387   uint8_t boostadj;                //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj  [20]tx_boost_en  [23:22]tx_binary_ron_code_offset
1388 };
1389 
1390 struct atom_14nm_dpphy_dp_tuningset{
1391   uint8_t phy_sel;                 // bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
1392   uint8_t version;
1393   uint16_t table_size;             // size of atom_14nm_dpphy_dp_tuningset
1394   uint16_t reserved;
1395   struct atom_14nm_dpphy_dp_setting dptuning[10];
1396 };
1397 
1398 struct atom_14nm_dig_transmitter_info_header_v4_0{
1399   struct  atom_common_table_header  table_header;
1400   uint16_t pcie_phy_tmds_hdmi_macro_settings_offset;     // offset of PCIEPhyTMDSHDMIMacroSettingsTbl
1401   uint16_t uniphy_vs_emph_lookup_table_offset;           // offset of UniphyVSEmphLookUpTbl
1402   uint16_t uniphy_xbar_settings_table_offset;            // offset of UniphyXbarSettingsTbl
1403 };
1404 
1405 struct atom_14nm_combphy_tmds_vs_set
1406 {
1407   uint8_t sym_clk;
1408   uint8_t dig_mode;
1409   uint8_t phy_sel;
1410   uint16_t common_mar_deemph_nom__margin_deemph_val;
1411   uint8_t common_seldeemph60__deemph_6db_4_val;
1412   uint8_t cmd_bus_global_for_tx_lane0__boostadj_val ;
1413   uint8_t common_zcalcode_ctrl__tx_driver_fifty_ohms_val;
1414   uint8_t margin_deemph_lane0__deemph_sel_val;
1415 };
1416 
1417 struct atom_DCN_dpphy_dvihdmi_tuningset
1418 {
1419   uint32_t max_symclk_in10khz;
1420   uint8_t  encoder_mode;           //atom_encode_mode_def, =2: DVI, =3: HDMI mode
1421   uint8_t  phy_sel;                //bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
1422   uint8_t  tx_eq_main;             // map to RDPCSTX_PHY_FUSE0/1/2/3[5:0](EQ_MAIN)
1423   uint8_t  tx_eq_pre;              // map to RDPCSTX_PHY_FUSE0/1/2/3[11:6](EQ_PRE)
1424   uint8_t  tx_eq_post;             // map to RDPCSTX_PHY_FUSE0/1/2/3[17:12](EQ_POST)
1425   uint8_t  reserved1;
1426   uint8_t  tx_vboost_lvl;          // tx_vboost_lvl, map to RDPCSTX_PHY_CNTL0.RDPCS_PHY_TX_VBOOST_LVL
1427   uint8_t  reserved2;
1428 };
1429 
1430 struct atom_DCN_dpphy_dp_setting{
1431   uint8_t dp_vs_pemph_level;       //enum of atom_dp_vs_preemph_def
1432   uint8_t tx_eq_main;             // map to RDPCSTX_PHY_FUSE0/1/2/3[5:0](EQ_MAIN)
1433   uint8_t tx_eq_pre;              // map to RDPCSTX_PHY_FUSE0/1/2/3[11:6](EQ_PRE)
1434   uint8_t tx_eq_post;             // map to RDPCSTX_PHY_FUSE0/1/2/3[17:12](EQ_POST)
1435   uint8_t tx_vboost_lvl;          // tx_vboost_lvl, map to RDPCSTX_PHY_CNTL0.RDPCS_PHY_TX_VBOOST_LVL
1436 };
1437 
1438 struct atom_DCN_dpphy_dp_tuningset{
1439   uint8_t phy_sel;                 // bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
1440   uint8_t version;
1441   uint16_t table_size;             // size of atom_14nm_dpphy_dp_setting
1442   uint16_t reserved;
1443   struct atom_DCN_dpphy_dp_setting dptunings[10];
1444 };
1445 
1446 struct atom_i2c_reg_info {
1447   uint8_t ucI2cRegIndex;
1448   uint8_t ucI2cRegVal;
1449 };
1450 
1451 struct atom_hdmi_retimer_redriver_set {
1452   uint8_t HdmiSlvAddr;
1453   uint8_t HdmiRegNum;
1454   uint8_t Hdmi6GRegNum;
1455   struct atom_i2c_reg_info HdmiRegSetting[9];        //For non 6G Hz use
1456   struct atom_i2c_reg_info Hdmi6GhzRegSetting[3];    //For 6G Hz use.
1457 };
1458 
1459 struct atom_integrated_system_info_v1_11
1460 {
1461   struct  atom_common_table_header  table_header;
1462   uint32_t  vbios_misc;                       //enum of atom_system_vbiosmisc_def
1463   uint32_t  gpucapinfo;                       //enum of atom_system_gpucapinf_def
1464   uint32_t  system_config;
1465   uint32_t  cpucapinfo;
1466   uint16_t  gpuclk_ss_percentage;             //unit of 0.001%,   1000 mean 1%
1467   uint16_t  gpuclk_ss_type;
1468   uint16_t  lvds_ss_percentage;               //unit of 0.001%,   1000 mean 1%
1469   uint16_t  lvds_ss_rate_10hz;
1470   uint16_t  hdmi_ss_percentage;               //unit of 0.001%,   1000 mean 1%
1471   uint16_t  hdmi_ss_rate_10hz;
1472   uint16_t  dvi_ss_percentage;                //unit of 0.001%,   1000 mean 1%
1473   uint16_t  dvi_ss_rate_10hz;
1474   uint16_t  dpphy_override;                   // bit vector, enum of atom_sysinfo_dpphy_override_def
1475   uint16_t  lvds_misc;                        // enum of atom_sys_info_lvds_misc_def
1476   uint16_t  backlight_pwm_hz;                 // pwm frequency in hz
1477   uint8_t   memorytype;                       // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
1478   uint8_t   umachannelnumber;                 // number of memory channels
1479   uint8_t   pwr_on_digon_to_de;               /* all pwr sequence numbers below are in uint of 4ms */
1480   uint8_t   pwr_on_de_to_vary_bl;
1481   uint8_t   pwr_down_vary_bloff_to_de;
1482   uint8_t   pwr_down_de_to_digoff;
1483   uint8_t   pwr_off_delay;
1484   uint8_t   pwr_on_vary_bl_to_blon;
1485   uint8_t   pwr_down_bloff_to_vary_bloff;
1486   uint8_t   min_allowed_bl_level;
1487   uint8_t   htc_hyst_limit;
1488   uint8_t   htc_tmp_limit;
1489   uint8_t   reserved1;
1490   uint8_t   reserved2;
1491   struct atom_external_display_connection_info extdispconninfo;
1492   struct atom_14nm_dpphy_dvihdmi_tuningset dvi_tuningset;
1493   struct atom_14nm_dpphy_dvihdmi_tuningset hdmi_tuningset;
1494   struct atom_14nm_dpphy_dvihdmi_tuningset hdmi6g_tuningset;
1495   struct atom_14nm_dpphy_dp_tuningset dp_tuningset;        // rbr 1.62G dp tuning set
1496   struct atom_14nm_dpphy_dp_tuningset dp_hbr3_tuningset;   // HBR3 dp tuning set
1497   struct atom_camera_data  camera_info;
1498   struct atom_hdmi_retimer_redriver_set dp0_retimer_set;   //for DP0
1499   struct atom_hdmi_retimer_redriver_set dp1_retimer_set;   //for DP1
1500   struct atom_hdmi_retimer_redriver_set dp2_retimer_set;   //for DP2
1501   struct atom_hdmi_retimer_redriver_set dp3_retimer_set;   //for DP3
1502   struct atom_14nm_dpphy_dp_tuningset dp_hbr_tuningset;    //hbr 2.7G dp tuning set
1503   struct atom_14nm_dpphy_dp_tuningset dp_hbr2_tuningset;   //hbr2 5.4G dp turnig set
1504   struct atom_14nm_dpphy_dp_tuningset edp_tuningset;       //edp tuning set
1505   uint32_t  reserved[66];
1506 };
1507 
1508 struct atom_integrated_system_info_v1_12
1509 {
1510   struct  atom_common_table_header  table_header;
1511   uint32_t  vbios_misc;                       //enum of atom_system_vbiosmisc_def
1512   uint32_t  gpucapinfo;                       //enum of atom_system_gpucapinf_def
1513   uint32_t  system_config;
1514   uint32_t  cpucapinfo;
1515   uint16_t  gpuclk_ss_percentage;             //unit of 0.001%,   1000 mean 1%
1516   uint16_t  gpuclk_ss_type;
1517   uint16_t  lvds_ss_percentage;               //unit of 0.001%,   1000 mean 1%
1518   uint16_t  lvds_ss_rate_10hz;
1519   uint16_t  hdmi_ss_percentage;               //unit of 0.001%,   1000 mean 1%
1520   uint16_t  hdmi_ss_rate_10hz;
1521   uint16_t  dvi_ss_percentage;                //unit of 0.001%,   1000 mean 1%
1522   uint16_t  dvi_ss_rate_10hz;
1523   uint16_t  dpphy_override;                   // bit vector, enum of atom_sysinfo_dpphy_override_def
1524   uint16_t  lvds_misc;                        // enum of atom_sys_info_lvds_misc_def
1525   uint16_t  backlight_pwm_hz;                 // pwm frequency in hz
1526   uint8_t   memorytype;                       // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
1527   uint8_t   umachannelnumber;                 // number of memory channels
1528   uint8_t   pwr_on_digon_to_de;               // all pwr sequence numbers below are in uint of 4ms //
1529   uint8_t   pwr_on_de_to_vary_bl;
1530   uint8_t   pwr_down_vary_bloff_to_de;
1531   uint8_t   pwr_down_de_to_digoff;
1532   uint8_t   pwr_off_delay;
1533   uint8_t   pwr_on_vary_bl_to_blon;
1534   uint8_t   pwr_down_bloff_to_vary_bloff;
1535   uint8_t   min_allowed_bl_level;
1536   uint8_t   htc_hyst_limit;
1537   uint8_t   htc_tmp_limit;
1538   uint8_t   reserved1;
1539   uint8_t   reserved2;
1540   struct atom_external_display_connection_info extdispconninfo;
1541   struct atom_DCN_dpphy_dvihdmi_tuningset  TMDS_tuningset;
1542   struct atom_DCN_dpphy_dvihdmi_tuningset  hdmiCLK5_tuningset;
1543   struct atom_DCN_dpphy_dvihdmi_tuningset  hdmiCLK8_tuningset;
1544   struct atom_DCN_dpphy_dp_tuningset rbr_tuningset;        // rbr 1.62G dp tuning set
1545   struct atom_DCN_dpphy_dp_tuningset hbr3_tuningset;   // HBR3 dp tuning set
1546   struct atom_camera_data  camera_info;
1547   struct atom_hdmi_retimer_redriver_set dp0_retimer_set;   //for DP0
1548   struct atom_hdmi_retimer_redriver_set dp1_retimer_set;   //for DP1
1549   struct atom_hdmi_retimer_redriver_set dp2_retimer_set;   //for DP2
1550   struct atom_hdmi_retimer_redriver_set dp3_retimer_set;   //for DP3
1551   struct atom_DCN_dpphy_dp_tuningset hbr_tuningset;    //hbr 2.7G dp tuning set
1552   struct atom_DCN_dpphy_dp_tuningset hbr2_tuningset;   //hbr2 5.4G dp turnig set
1553   struct atom_DCN_dpphy_dp_tuningset edp_tunings;       //edp tuning set
1554   struct atom_DCN_dpphy_dvihdmi_tuningset  hdmiCLK6_tuningset;
1555   uint32_t  reserved[63];
1556 };
1557 
1558 struct edp_info_table
1559 {
1560         uint16_t edp_backlight_pwm_hz;
1561         uint16_t edp_ss_percentage;
1562         uint16_t edp_ss_rate_10hz;
1563         uint16_t reserved1;
1564         uint32_t reserved2;
1565         uint8_t  edp_pwr_on_off_delay;
1566         uint8_t  edp_pwr_on_vary_bl_to_blon;
1567         uint8_t  edp_pwr_down_bloff_to_vary_bloff;
1568         uint8_t  edp_panel_bpc;
1569         uint8_t  edp_bootup_bl_level;
1570         uint8_t  reserved3[3];
1571         uint32_t reserved4[3];
1572 };
1573 
1574 struct atom_integrated_system_info_v2_1
1575 {
1576         struct  atom_common_table_header  table_header;
1577         uint32_t  vbios_misc;                       //enum of atom_system_vbiosmisc_def
1578         uint32_t  gpucapinfo;                       //enum of atom_system_gpucapinf_def
1579         uint32_t  system_config;
1580         uint32_t  cpucapinfo;
1581         uint16_t  gpuclk_ss_percentage;             //unit of 0.001%,   1000 mean 1%
1582         uint16_t  gpuclk_ss_type;
1583         uint16_t  dpphy_override;                   // bit vector, enum of atom_sysinfo_dpphy_override_def
1584         uint8_t   memorytype;                       // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
1585         uint8_t   umachannelnumber;                 // number of memory channels
1586         uint8_t   htc_hyst_limit;
1587         uint8_t   htc_tmp_limit;
1588         uint8_t   reserved1;
1589         uint8_t   reserved2;
1590         struct edp_info_table edp1_info;
1591         struct edp_info_table edp2_info;
1592         uint32_t  reserved3[8];
1593         struct atom_external_display_connection_info extdispconninfo;
1594         struct atom_DCN_dpphy_dvihdmi_tuningset  TMDS_tuningset;
1595         struct atom_DCN_dpphy_dvihdmi_tuningset  hdmiCLK5_tuningset; //add clk6
1596         struct atom_DCN_dpphy_dvihdmi_tuningset  hdmiCLK6_tuningset;
1597         struct atom_DCN_dpphy_dvihdmi_tuningset  hdmiCLK8_tuningset;
1598         uint32_t reserved4[6];//reserve 2*sizeof(atom_DCN_dpphy_dvihdmi_tuningset)
1599         struct atom_DCN_dpphy_dp_tuningset rbr_tuningset;        // rbr 1.62G dp tuning set
1600         struct atom_DCN_dpphy_dp_tuningset hbr_tuningset;    //hbr 2.7G dp tuning set
1601         struct atom_DCN_dpphy_dp_tuningset hbr2_tuningset;   //hbr2 5.4G dp turnig set
1602         struct atom_DCN_dpphy_dp_tuningset hbr3_tuningset;   // HBR3 dp tuning set
1603         struct atom_DCN_dpphy_dp_tuningset edp_tunings;       //edp tuning set
1604         uint32_t reserved5[28];//reserve 2*sizeof(atom_DCN_dpphy_dp_tuningset)
1605         struct atom_hdmi_retimer_redriver_set dp0_retimer_set;   //for DP0
1606         struct atom_hdmi_retimer_redriver_set dp1_retimer_set;   //for DP1
1607         struct atom_hdmi_retimer_redriver_set dp2_retimer_set;   //for DP2
1608         struct atom_hdmi_retimer_redriver_set dp3_retimer_set;   //for DP3
1609         uint32_t reserved6[30];// reserve size of(atom_camera_data) for camera_info
1610         uint32_t reserved7[32];
1611 
1612 };
1613 
1614 struct atom_n6_display_phy_tuning_set {
1615 	uint8_t display_signal_type;
1616 	uint8_t phy_sel;
1617 	uint8_t preset_level;
1618 	uint8_t reserved1;
1619 	uint32_t reserved2;
1620 	uint32_t speed_upto;
1621 	uint8_t tx_vboost_level;
1622 	uint8_t tx_vreg_v2i;
1623 	uint8_t tx_vregdrv_byp;
1624 	uint8_t tx_term_cntl;
1625 	uint8_t tx_peak_level;
1626 	uint8_t tx_slew_en;
1627 	uint8_t tx_eq_pre;
1628 	uint8_t tx_eq_main;
1629 	uint8_t tx_eq_post;
1630 	uint8_t tx_en_inv_pre;
1631 	uint8_t tx_en_inv_post;
1632 	uint8_t reserved3;
1633 	uint32_t reserved4;
1634 	uint32_t reserved5;
1635 	uint32_t reserved6;
1636 };
1637 
1638 struct atom_display_phy_tuning_info {
1639 	struct atom_common_table_header table_header;
1640 	struct atom_n6_display_phy_tuning_set disp_phy_tuning[1];
1641 };
1642 
1643 struct atom_integrated_system_info_v2_2
1644 {
1645 	struct  atom_common_table_header  table_header;
1646 	uint32_t  vbios_misc;                       //enum of atom_system_vbiosmisc_def
1647 	uint32_t  gpucapinfo;                       //enum of atom_system_gpucapinf_def
1648 	uint32_t  system_config;
1649 	uint32_t  cpucapinfo;
1650 	uint16_t  gpuclk_ss_percentage;             //unit of 0.001%,   1000 mean 1%
1651 	uint16_t  gpuclk_ss_type;
1652 	uint16_t  dpphy_override;                   // bit vector, enum of atom_sysinfo_dpphy_override_def
1653 	uint8_t   memorytype;                       // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
1654 	uint8_t   umachannelnumber;                 // number of memory channels
1655 	uint8_t   htc_hyst_limit;
1656 	uint8_t   htc_tmp_limit;
1657 	uint8_t   reserved1;
1658 	uint8_t   reserved2;
1659 	struct edp_info_table edp1_info;
1660 	struct edp_info_table edp2_info;
1661 	uint32_t  reserved3[8];
1662 	struct atom_external_display_connection_info extdispconninfo;
1663 
1664 	uint32_t  reserved4[189];
1665 };
1666 
1667 struct uma_carveout_option {
1668   char       optionName[29];        //max length of string is 28chars + '\0'. Current design is for "minimum", "Medium", "High". This makes entire struct size 64bits
1669   uint8_t    memoryCarvedGb;        //memory carved out with setting
1670   uint8_t    memoryRemainingGb;     //memory remaining on system
1671   union {
1672     struct _flags {
1673       uint8_t Auto     : 1;
1674       uint8_t Custom   : 1;
1675       uint8_t Reserved : 6;
1676     } flags;
1677     uint8_t all8;
1678   } uma_carveout_option_flags;
1679 };
1680 
1681 struct atom_integrated_system_info_v2_3 {
1682   struct  atom_common_table_header table_header;
1683   uint32_t  vbios_misc; // enum of atom_system_vbiosmisc_def
1684   uint32_t  gpucapinfo; // enum of atom_system_gpucapinf_def
1685   uint32_t  system_config;
1686   uint32_t  cpucapinfo;
1687   uint16_t  gpuclk_ss_percentage; // unit of 0.001%,   1000 mean 1%
1688   uint16_t  gpuclk_ss_type;
1689   uint16_t  dpphy_override;  // bit vector, enum of atom_sysinfo_dpphy_override_def
1690   uint8_t memorytype;       // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
1691   uint8_t umachannelnumber; // number of memory channels
1692   uint8_t htc_hyst_limit;
1693   uint8_t htc_tmp_limit;
1694   uint8_t reserved1; // dp_ss_control
1695   uint8_t gpu_package_id;
1696   struct  edp_info_table  edp1_info;
1697   struct  edp_info_table  edp2_info;
1698   uint32_t  reserved2[8];
1699   struct  atom_external_display_connection_info extdispconninfo;
1700   uint8_t UMACarveoutVersion;
1701   uint8_t UMACarveoutIndexMax;
1702   uint8_t UMACarveoutTypeDefault;
1703   uint8_t UMACarveoutIndexDefault;
1704   uint8_t UMACarveoutType;           //Auto or Custom
1705   uint8_t UMACarveoutIndex;
1706   struct  uma_carveout_option UMASizeControlOption[20];
1707   uint8_t reserved3[110];
1708 };
1709 
1710 // system_config
1711 enum atom_system_vbiosmisc_def{
1712   INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT = 0x01,
1713 };
1714 
1715 
1716 // gpucapinfo
1717 enum atom_system_gpucapinf_def{
1718   SYS_INFO_GPUCAPS__ENABLE_DFS_BYPASS  = 0x10,
1719 };
1720 
1721 //dpphy_override
1722 enum atom_sysinfo_dpphy_override_def{
1723   ATOM_ENABLE_DVI_TUNINGSET   = 0x01,
1724   ATOM_ENABLE_HDMI_TUNINGSET  = 0x02,
1725   ATOM_ENABLE_HDMI6G_TUNINGSET  = 0x04,
1726   ATOM_ENABLE_DP_TUNINGSET  = 0x08,
1727   ATOM_ENABLE_DP_HBR3_TUNINGSET  = 0x10,
1728 };
1729 
1730 //lvds_misc
1731 enum atom_sys_info_lvds_misc_def
1732 {
1733   SYS_INFO_LVDS_MISC_888_FPDI_MODE                 =0x01,
1734   SYS_INFO_LVDS_MISC_888_BPC_MODE                  =0x04,
1735   SYS_INFO_LVDS_MISC_OVERRIDE_EN                   =0x08,
1736 };
1737 
1738 
1739 //memorytype  DMI Type 17 offset 12h - Memory Type
1740 enum atom_dmi_t17_mem_type_def{
1741   OtherMemType = 0x01,                                  ///< Assign 01 to Other
1742   UnknownMemType,                                       ///< Assign 02 to Unknown
1743   DramMemType,                                          ///< Assign 03 to DRAM
1744   EdramMemType,                                         ///< Assign 04 to EDRAM
1745   VramMemType,                                          ///< Assign 05 to VRAM
1746   SramMemType,                                          ///< Assign 06 to SRAM
1747   RamMemType,                                           ///< Assign 07 to RAM
1748   RomMemType,                                           ///< Assign 08 to ROM
1749   FlashMemType,                                         ///< Assign 09 to Flash
1750   EepromMemType,                                        ///< Assign 10 to EEPROM
1751   FepromMemType,                                        ///< Assign 11 to FEPROM
1752   EpromMemType,                                         ///< Assign 12 to EPROM
1753   CdramMemType,                                         ///< Assign 13 to CDRAM
1754   ThreeDramMemType,                                     ///< Assign 14 to 3DRAM
1755   SdramMemType,                                         ///< Assign 15 to SDRAM
1756   SgramMemType,                                         ///< Assign 16 to SGRAM
1757   RdramMemType,                                         ///< Assign 17 to RDRAM
1758   DdrMemType,                                           ///< Assign 18 to DDR
1759   Ddr2MemType,                                          ///< Assign 19 to DDR2
1760   Ddr2FbdimmMemType,                                    ///< Assign 20 to DDR2 FB-DIMM
1761   Ddr3MemType = 0x18,                                   ///< Assign 24 to DDR3
1762   Fbd2MemType,                                          ///< Assign 25 to FBD2
1763   Ddr4MemType,                                          ///< Assign 26 to DDR4
1764   LpDdrMemType,                                         ///< Assign 27 to LPDDR
1765   LpDdr2MemType,                                        ///< Assign 28 to LPDDR2
1766   LpDdr3MemType,                                        ///< Assign 29 to LPDDR3
1767   LpDdr4MemType,                                        ///< Assign 30 to LPDDR4
1768   GDdr6MemType,                                         ///< Assign 31 to GDDR6
1769   HbmMemType,                                           ///< Assign 32 to HBM
1770   Hbm2MemType,                                          ///< Assign 33 to HBM2
1771   Ddr5MemType,                                          ///< Assign 34 to DDR5
1772   LpDdr5MemType,                                        ///< Assign 35 to LPDDR5
1773 };
1774 
1775 
1776 // this Table is used starting from NL/AM, used by SBIOS and pass the IntegratedSystemInfoTable/PowerPlayInfoTable/SystemCameraInfoTable
1777 struct atom_fusion_system_info_v4
1778 {
1779   struct atom_integrated_system_info_v1_11   sysinfo;           // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
1780   uint32_t   powerplayinfo[256];                                // Reserve 1024 bytes space for PowerPlayInfoTable
1781 };
1782 
1783 
1784 /*
1785   ***************************************************************************
1786     Data Table gfx_info  structure
1787   ***************************************************************************
1788 */
1789 
1790 struct  atom_gfx_info_v2_2
1791 {
1792   struct  atom_common_table_header  table_header;
1793   uint8_t gfxip_min_ver;
1794   uint8_t gfxip_max_ver;
1795   uint8_t max_shader_engines;
1796   uint8_t max_tile_pipes;
1797   uint8_t max_cu_per_sh;
1798   uint8_t max_sh_per_se;
1799   uint8_t max_backends_per_se;
1800   uint8_t max_texture_channel_caches;
1801   uint32_t regaddr_cp_dma_src_addr;
1802   uint32_t regaddr_cp_dma_src_addr_hi;
1803   uint32_t regaddr_cp_dma_dst_addr;
1804   uint32_t regaddr_cp_dma_dst_addr_hi;
1805   uint32_t regaddr_cp_dma_command;
1806   uint32_t regaddr_cp_status;
1807   uint32_t regaddr_rlc_gpu_clock_32;
1808   uint32_t rlc_gpu_timer_refclk;
1809 };
1810 
1811 struct  atom_gfx_info_v2_3 {
1812   struct  atom_common_table_header  table_header;
1813   uint8_t gfxip_min_ver;
1814   uint8_t gfxip_max_ver;
1815   uint8_t max_shader_engines;
1816   uint8_t max_tile_pipes;
1817   uint8_t max_cu_per_sh;
1818   uint8_t max_sh_per_se;
1819   uint8_t max_backends_per_se;
1820   uint8_t max_texture_channel_caches;
1821   uint32_t regaddr_cp_dma_src_addr;
1822   uint32_t regaddr_cp_dma_src_addr_hi;
1823   uint32_t regaddr_cp_dma_dst_addr;
1824   uint32_t regaddr_cp_dma_dst_addr_hi;
1825   uint32_t regaddr_cp_dma_command;
1826   uint32_t regaddr_cp_status;
1827   uint32_t regaddr_rlc_gpu_clock_32;
1828   uint32_t rlc_gpu_timer_refclk;
1829   uint8_t active_cu_per_sh;
1830   uint8_t active_rb_per_se;
1831   uint16_t gcgoldenoffset;
1832   uint32_t rm21_sram_vmin_value;
1833 };
1834 
1835 struct  atom_gfx_info_v2_4
1836 {
1837   struct  atom_common_table_header  table_header;
1838   uint8_t gfxip_min_ver;
1839   uint8_t gfxip_max_ver;
1840   uint8_t max_shader_engines;
1841   uint8_t reserved;
1842   uint8_t max_cu_per_sh;
1843   uint8_t max_sh_per_se;
1844   uint8_t max_backends_per_se;
1845   uint8_t max_texture_channel_caches;
1846   uint32_t regaddr_cp_dma_src_addr;
1847   uint32_t regaddr_cp_dma_src_addr_hi;
1848   uint32_t regaddr_cp_dma_dst_addr;
1849   uint32_t regaddr_cp_dma_dst_addr_hi;
1850   uint32_t regaddr_cp_dma_command;
1851   uint32_t regaddr_cp_status;
1852   uint32_t regaddr_rlc_gpu_clock_32;
1853   uint32_t rlc_gpu_timer_refclk;
1854   uint8_t active_cu_per_sh;
1855   uint8_t active_rb_per_se;
1856   uint16_t gcgoldenoffset;
1857   uint16_t gc_num_gprs;
1858   uint16_t gc_gsprim_buff_depth;
1859   uint16_t gc_parameter_cache_depth;
1860   uint16_t gc_wave_size;
1861   uint16_t gc_max_waves_per_simd;
1862   uint16_t gc_lds_size;
1863   uint8_t gc_num_max_gs_thds;
1864   uint8_t gc_gs_table_depth;
1865   uint8_t gc_double_offchip_lds_buffer;
1866   uint8_t gc_max_scratch_slots_per_cu;
1867   uint32_t sram_rm_fuses_val;
1868   uint32_t sram_custom_rm_fuses_val;
1869 };
1870 
1871 struct atom_gfx_info_v2_7 {
1872 	struct atom_common_table_header table_header;
1873 	uint8_t gfxip_min_ver;
1874 	uint8_t gfxip_max_ver;
1875 	uint8_t max_shader_engines;
1876 	uint8_t reserved;
1877 	uint8_t max_cu_per_sh;
1878 	uint8_t max_sh_per_se;
1879 	uint8_t max_backends_per_se;
1880 	uint8_t max_texture_channel_caches;
1881 	uint32_t regaddr_cp_dma_src_addr;
1882 	uint32_t regaddr_cp_dma_src_addr_hi;
1883 	uint32_t regaddr_cp_dma_dst_addr;
1884 	uint32_t regaddr_cp_dma_dst_addr_hi;
1885 	uint32_t regaddr_cp_dma_command;
1886 	uint32_t regaddr_cp_status;
1887 	uint32_t regaddr_rlc_gpu_clock_32;
1888 	uint32_t rlc_gpu_timer_refclk;
1889 	uint8_t active_cu_per_sh;
1890 	uint8_t active_rb_per_se;
1891 	uint16_t gcgoldenoffset;
1892 	uint16_t gc_num_gprs;
1893 	uint16_t gc_gsprim_buff_depth;
1894 	uint16_t gc_parameter_cache_depth;
1895 	uint16_t gc_wave_size;
1896 	uint16_t gc_max_waves_per_simd;
1897 	uint16_t gc_lds_size;
1898 	uint8_t gc_num_max_gs_thds;
1899 	uint8_t gc_gs_table_depth;
1900 	uint8_t gc_double_offchip_lds_buffer;
1901 	uint8_t gc_max_scratch_slots_per_cu;
1902 	uint32_t sram_rm_fuses_val;
1903 	uint32_t sram_custom_rm_fuses_val;
1904 	uint8_t cut_cu;
1905 	uint8_t active_cu_total;
1906 	uint8_t cu_reserved[2];
1907 	uint32_t gc_config;
1908 	uint8_t inactive_cu_per_se[8];
1909 	uint32_t reserved2[6];
1910 };
1911 
1912 struct atom_gfx_info_v3_0 {
1913 	struct atom_common_table_header table_header;
1914 	uint8_t gfxip_min_ver;
1915 	uint8_t gfxip_max_ver;
1916 	uint8_t max_shader_engines;
1917 	uint8_t max_tile_pipes;
1918 	uint8_t max_cu_per_sh;
1919 	uint8_t max_sh_per_se;
1920 	uint8_t max_backends_per_se;
1921 	uint8_t max_texture_channel_caches;
1922 	uint32_t regaddr_lsdma_queue0_rb_rptr;
1923 	uint32_t regaddr_lsdma_queue0_rb_rptr_hi;
1924 	uint32_t regaddr_lsdma_queue0_rb_wptr;
1925 	uint32_t regaddr_lsdma_queue0_rb_wptr_hi;
1926 	uint32_t regaddr_lsdma_command;
1927 	uint32_t regaddr_lsdma_status;
1928 	uint32_t regaddr_golden_tsc_count_lower;
1929 	uint32_t golden_tsc_count_lower_refclk;
1930 	uint8_t active_wgp_per_se;
1931 	uint8_t active_rb_per_se;
1932 	uint8_t active_se;
1933 	uint8_t reserved1;
1934 	uint32_t sram_rm_fuses_val;
1935 	uint32_t sram_custom_rm_fuses_val;
1936 	uint32_t inactive_sa_mask;
1937 	uint32_t gc_config;
1938 	uint8_t inactive_wgp[16];
1939 	uint8_t inactive_rb[16];
1940 	uint32_t gdfll_as_wait_ctrl_val;
1941 	uint32_t gdfll_as_step_ctrl_val;
1942 	uint32_t reserved[8];
1943 };
1944 
1945 /*
1946   ***************************************************************************
1947     Data Table smu_info  structure
1948   ***************************************************************************
1949 */
1950 struct atom_smu_info_v3_1
1951 {
1952   struct  atom_common_table_header  table_header;
1953   uint8_t smuip_min_ver;
1954   uint8_t smuip_max_ver;
1955   uint8_t smu_rsd1;
1956   uint8_t gpuclk_ss_mode;           // enum of atom_spread_spectrum_mode
1957   uint16_t sclk_ss_percentage;
1958   uint16_t sclk_ss_rate_10hz;
1959   uint16_t gpuclk_ss_percentage;    // in unit of 0.001%
1960   uint16_t gpuclk_ss_rate_10hz;
1961   uint32_t core_refclk_10khz;
1962   uint8_t  ac_dc_gpio_bit;          // GPIO bit shift in SMU_GPIOPAD_A  configured for AC/DC switching, =0xff means invalid
1963   uint8_t  ac_dc_polarity;          // GPIO polarity for AC/DC switching
1964   uint8_t  vr0hot_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A  configured for VR0 HOT event, =0xff means invalid
1965   uint8_t  vr0hot_polarity;         // GPIO polarity for VR0 HOT event
1966   uint8_t  vr1hot_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
1967   uint8_t  vr1hot_polarity;         // GPIO polarity for VR1 HOT event
1968   uint8_t  fw_ctf_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
1969   uint8_t  fw_ctf_polarity;         // GPIO polarity for CTF
1970 };
1971 
1972 struct atom_smu_info_v3_2 {
1973   struct   atom_common_table_header  table_header;
1974   uint8_t  smuip_min_ver;
1975   uint8_t  smuip_max_ver;
1976   uint8_t  smu_rsd1;
1977   uint8_t  gpuclk_ss_mode;
1978   uint16_t sclk_ss_percentage;
1979   uint16_t sclk_ss_rate_10hz;
1980   uint16_t gpuclk_ss_percentage;    // in unit of 0.001%
1981   uint16_t gpuclk_ss_rate_10hz;
1982   uint32_t core_refclk_10khz;
1983   uint8_t  ac_dc_gpio_bit;          // GPIO bit shift in SMU_GPIOPAD_A  configured for AC/DC switching, =0xff means invalid
1984   uint8_t  ac_dc_polarity;          // GPIO polarity for AC/DC switching
1985   uint8_t  vr0hot_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A  configured for VR0 HOT event, =0xff means invalid
1986   uint8_t  vr0hot_polarity;         // GPIO polarity for VR0 HOT event
1987   uint8_t  vr1hot_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
1988   uint8_t  vr1hot_polarity;         // GPIO polarity for VR1 HOT event
1989   uint8_t  fw_ctf_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
1990   uint8_t  fw_ctf_polarity;         // GPIO polarity for CTF
1991   uint8_t  pcc_gpio_bit;            // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
1992   uint8_t  pcc_gpio_polarity;       // GPIO polarity for CTF
1993   uint16_t smugoldenoffset;
1994   uint32_t gpupll_vco_freq_10khz;
1995   uint32_t bootup_smnclk_10khz;
1996   uint32_t bootup_socclk_10khz;
1997   uint32_t bootup_mp0clk_10khz;
1998   uint32_t bootup_mp1clk_10khz;
1999   uint32_t bootup_lclk_10khz;
2000   uint32_t bootup_dcefclk_10khz;
2001   uint32_t ctf_threshold_override_value;
2002   uint32_t reserved[5];
2003 };
2004 
2005 struct atom_smu_info_v3_3 {
2006   struct   atom_common_table_header  table_header;
2007   uint8_t  smuip_min_ver;
2008   uint8_t  smuip_max_ver;
2009   uint8_t  waflclk_ss_mode;
2010   uint8_t  gpuclk_ss_mode;
2011   uint16_t sclk_ss_percentage;
2012   uint16_t sclk_ss_rate_10hz;
2013   uint16_t gpuclk_ss_percentage;    // in unit of 0.001%
2014   uint16_t gpuclk_ss_rate_10hz;
2015   uint32_t core_refclk_10khz;
2016   uint8_t  ac_dc_gpio_bit;          // GPIO bit shift in SMU_GPIOPAD_A  configured for AC/DC switching, =0xff means invalid
2017   uint8_t  ac_dc_polarity;          // GPIO polarity for AC/DC switching
2018   uint8_t  vr0hot_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A  configured for VR0 HOT event, =0xff means invalid
2019   uint8_t  vr0hot_polarity;         // GPIO polarity for VR0 HOT event
2020   uint8_t  vr1hot_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
2021   uint8_t  vr1hot_polarity;         // GPIO polarity for VR1 HOT event
2022   uint8_t  fw_ctf_gpio_bit;         // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
2023   uint8_t  fw_ctf_polarity;         // GPIO polarity for CTF
2024   uint8_t  pcc_gpio_bit;            // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
2025   uint8_t  pcc_gpio_polarity;       // GPIO polarity for CTF
2026   uint16_t smugoldenoffset;
2027   uint32_t gpupll_vco_freq_10khz;
2028   uint32_t bootup_smnclk_10khz;
2029   uint32_t bootup_socclk_10khz;
2030   uint32_t bootup_mp0clk_10khz;
2031   uint32_t bootup_mp1clk_10khz;
2032   uint32_t bootup_lclk_10khz;
2033   uint32_t bootup_dcefclk_10khz;
2034   uint32_t ctf_threshold_override_value;
2035   uint32_t syspll3_0_vco_freq_10khz;
2036   uint32_t syspll3_1_vco_freq_10khz;
2037   uint32_t bootup_fclk_10khz;
2038   uint32_t bootup_waflclk_10khz;
2039   uint32_t smu_info_caps;
2040   uint16_t waflclk_ss_percentage;    // in unit of 0.001%
2041   uint16_t smuinitoffset;
2042   uint32_t reserved;
2043 };
2044 
2045 struct atom_smu_info_v3_5
2046 {
2047   struct   atom_common_table_header  table_header;
2048   uint8_t  smuip_min_ver;
2049   uint8_t  smuip_max_ver;
2050   uint8_t  waflclk_ss_mode;
2051   uint8_t  gpuclk_ss_mode;
2052   uint16_t sclk_ss_percentage;
2053   uint16_t sclk_ss_rate_10hz;
2054   uint16_t gpuclk_ss_percentage;    // in unit of 0.001%
2055   uint16_t gpuclk_ss_rate_10hz;
2056   uint32_t core_refclk_10khz;
2057   uint32_t syspll0_1_vco_freq_10khz;
2058   uint32_t syspll0_2_vco_freq_10khz;
2059   uint8_t  pcc_gpio_bit;            // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
2060   uint8_t  pcc_gpio_polarity;       // GPIO polarity for CTF
2061   uint16_t smugoldenoffset;
2062   uint32_t syspll0_0_vco_freq_10khz;
2063   uint32_t bootup_smnclk_10khz;
2064   uint32_t bootup_socclk_10khz;
2065   uint32_t bootup_mp0clk_10khz;
2066   uint32_t bootup_mp1clk_10khz;
2067   uint32_t bootup_lclk_10khz;
2068   uint32_t bootup_dcefclk_10khz;
2069   uint32_t ctf_threshold_override_value;
2070   uint32_t syspll3_0_vco_freq_10khz;
2071   uint32_t syspll3_1_vco_freq_10khz;
2072   uint32_t bootup_fclk_10khz;
2073   uint32_t bootup_waflclk_10khz;
2074   uint32_t smu_info_caps;
2075   uint16_t waflclk_ss_percentage;    // in unit of 0.001%
2076   uint16_t smuinitoffset;
2077   uint32_t bootup_dprefclk_10khz;
2078   uint32_t bootup_usbclk_10khz;
2079   uint32_t smb_slave_address;
2080   uint32_t cg_fdo_ctrl0_val;
2081   uint32_t cg_fdo_ctrl1_val;
2082   uint32_t cg_fdo_ctrl2_val;
2083   uint32_t gdfll_as_wait_ctrl_val;
2084   uint32_t gdfll_as_step_ctrl_val;
2085   uint32_t bootup_dtbclk_10khz;
2086   uint32_t fclk_syspll_refclk_10khz;
2087   uint32_t smusvi_svc0_val;
2088   uint32_t smusvi_svc1_val;
2089   uint32_t smusvi_svd0_val;
2090   uint32_t smusvi_svd1_val;
2091   uint32_t smusvi_svt0_val;
2092   uint32_t smusvi_svt1_val;
2093   uint32_t cg_tach_ctrl_val;
2094   uint32_t cg_pump_ctrl1_val;
2095   uint32_t cg_pump_tach_ctrl_val;
2096   uint32_t thm_ctf_delay_val;
2097   uint32_t thm_thermal_int_ctrl_val;
2098   uint32_t thm_tmon_config_val;
2099   uint32_t reserved[16];
2100 };
2101 
2102 struct atom_smu_info_v3_6
2103 {
2104 	struct   atom_common_table_header  table_header;
2105 	uint8_t  smuip_min_ver;
2106 	uint8_t  smuip_max_ver;
2107 	uint8_t  waflclk_ss_mode;
2108 	uint8_t  gpuclk_ss_mode;
2109 	uint16_t sclk_ss_percentage;
2110 	uint16_t sclk_ss_rate_10hz;
2111 	uint16_t gpuclk_ss_percentage;
2112 	uint16_t gpuclk_ss_rate_10hz;
2113 	uint32_t core_refclk_10khz;
2114 	uint32_t syspll0_1_vco_freq_10khz;
2115 	uint32_t syspll0_2_vco_freq_10khz;
2116 	uint8_t  pcc_gpio_bit;
2117 	uint8_t  pcc_gpio_polarity;
2118 	uint16_t smugoldenoffset;
2119 	uint32_t syspll0_0_vco_freq_10khz;
2120 	uint32_t bootup_smnclk_10khz;
2121 	uint32_t bootup_socclk_10khz;
2122 	uint32_t bootup_mp0clk_10khz;
2123 	uint32_t bootup_mp1clk_10khz;
2124 	uint32_t bootup_lclk_10khz;
2125 	uint32_t bootup_dxioclk_10khz;
2126 	uint32_t ctf_threshold_override_value;
2127 	uint32_t syspll3_0_vco_freq_10khz;
2128 	uint32_t syspll3_1_vco_freq_10khz;
2129 	uint32_t bootup_fclk_10khz;
2130 	uint32_t bootup_waflclk_10khz;
2131 	uint32_t smu_info_caps;
2132 	uint16_t waflclk_ss_percentage;
2133 	uint16_t smuinitoffset;
2134 	uint32_t bootup_gfxavsclk_10khz;
2135 	uint32_t bootup_mpioclk_10khz;
2136 	uint32_t smb_slave_address;
2137 	uint32_t cg_fdo_ctrl0_val;
2138 	uint32_t cg_fdo_ctrl1_val;
2139 	uint32_t cg_fdo_ctrl2_val;
2140 	uint32_t gdfll_as_wait_ctrl_val;
2141 	uint32_t gdfll_as_step_ctrl_val;
2142 	uint32_t reserved_clk;
2143 	uint32_t fclk_syspll_refclk_10khz;
2144 	uint32_t smusvi_svc0_val;
2145 	uint32_t smusvi_svc1_val;
2146 	uint32_t smusvi_svd0_val;
2147 	uint32_t smusvi_svd1_val;
2148 	uint32_t smusvi_svt0_val;
2149 	uint32_t smusvi_svt1_val;
2150 	uint32_t cg_tach_ctrl_val;
2151 	uint32_t cg_pump_ctrl1_val;
2152 	uint32_t cg_pump_tach_ctrl_val;
2153 	uint32_t thm_ctf_delay_val;
2154 	uint32_t thm_thermal_int_ctrl_val;
2155 	uint32_t thm_tmon_config_val;
2156 	uint32_t bootup_vclk_10khz;
2157 	uint32_t bootup_dclk_10khz;
2158 	uint32_t smu_gpiopad_pu_en_val;
2159 	uint32_t smu_gpiopad_pd_en_val;
2160 	uint32_t reserved[12];
2161 };
2162 
2163 struct atom_smu_info_v4_0 {
2164 	struct atom_common_table_header table_header;
2165 	uint32_t bootup_gfxclk_bypass_10khz;
2166 	uint32_t bootup_usrclk_10khz;
2167 	uint32_t bootup_csrclk_10khz;
2168 	uint32_t core_refclk_10khz;
2169 	uint32_t syspll1_vco_freq_10khz;
2170 	uint32_t syspll2_vco_freq_10khz;
2171 	uint8_t pcc_gpio_bit;
2172 	uint8_t pcc_gpio_polarity;
2173 	uint16_t bootup_vddusr_mv;
2174 	uint32_t syspll0_vco_freq_10khz;
2175 	uint32_t bootup_smnclk_10khz;
2176 	uint32_t bootup_socclk_10khz;
2177 	uint32_t bootup_mp0clk_10khz;
2178 	uint32_t bootup_mp1clk_10khz;
2179 	uint32_t bootup_lclk_10khz;
2180 	uint32_t bootup_dcefclk_10khz;
2181 	uint32_t ctf_threshold_override_value;
2182 	uint32_t syspll3_vco_freq_10khz;
2183 	uint32_t mm_syspll_vco_freq_10khz;
2184 	uint32_t bootup_fclk_10khz;
2185 	uint32_t bootup_waflclk_10khz;
2186 	uint32_t smu_info_caps;
2187 	uint16_t waflclk_ss_percentage;
2188 	uint16_t smuinitoffset;
2189 	uint32_t bootup_dprefclk_10khz;
2190 	uint32_t bootup_usbclk_10khz;
2191 	uint32_t smb_slave_address;
2192 	uint32_t cg_fdo_ctrl0_val;
2193 	uint32_t cg_fdo_ctrl1_val;
2194 	uint32_t cg_fdo_ctrl2_val;
2195 	uint32_t gdfll_as_wait_ctrl_val;
2196 	uint32_t gdfll_as_step_ctrl_val;
2197 	uint32_t bootup_dtbclk_10khz;
2198 	uint32_t fclk_syspll_refclk_10khz;
2199 	uint32_t smusvi_svc0_val;
2200 	uint32_t smusvi_svc1_val;
2201 	uint32_t smusvi_svd0_val;
2202 	uint32_t smusvi_svd1_val;
2203 	uint32_t smusvi_svt0_val;
2204 	uint32_t smusvi_svt1_val;
2205 	uint32_t cg_tach_ctrl_val;
2206 	uint32_t cg_pump_ctrl1_val;
2207 	uint32_t cg_pump_tach_ctrl_val;
2208 	uint32_t thm_ctf_delay_val;
2209 	uint32_t thm_thermal_int_ctrl_val;
2210 	uint32_t thm_tmon_config_val;
2211 	uint32_t smbus_timing_cntrl0_val;
2212 	uint32_t smbus_timing_cntrl1_val;
2213 	uint32_t smbus_timing_cntrl2_val;
2214 	uint32_t pwr_disp_timer_global_control_val;
2215 	uint32_t bootup_mpioclk_10khz;
2216 	uint32_t bootup_dclk0_10khz;
2217 	uint32_t bootup_vclk0_10khz;
2218 	uint32_t bootup_dclk1_10khz;
2219 	uint32_t bootup_vclk1_10khz;
2220 	uint32_t bootup_baco400clk_10khz;
2221 	uint32_t bootup_baco1200clk_bypass_10khz;
2222 	uint32_t bootup_baco700clk_bypass_10khz;
2223 	uint32_t reserved[16];
2224 };
2225 
2226 /*
2227  ***************************************************************************
2228    Data Table smc_dpm_info  structure
2229  ***************************************************************************
2230  */
2231 struct atom_smc_dpm_info_v4_1
2232 {
2233   struct   atom_common_table_header  table_header;
2234   uint8_t  liquid1_i2c_address;
2235   uint8_t  liquid2_i2c_address;
2236   uint8_t  vr_i2c_address;
2237   uint8_t  plx_i2c_address;
2238 
2239   uint8_t  liquid_i2c_linescl;
2240   uint8_t  liquid_i2c_linesda;
2241   uint8_t  vr_i2c_linescl;
2242   uint8_t  vr_i2c_linesda;
2243 
2244   uint8_t  plx_i2c_linescl;
2245   uint8_t  plx_i2c_linesda;
2246   uint8_t  vrsensorpresent;
2247   uint8_t  liquidsensorpresent;
2248 
2249   uint16_t maxvoltagestepgfx;
2250   uint16_t maxvoltagestepsoc;
2251 
2252   uint8_t  vddgfxvrmapping;
2253   uint8_t  vddsocvrmapping;
2254   uint8_t  vddmem0vrmapping;
2255   uint8_t  vddmem1vrmapping;
2256 
2257   uint8_t  gfxulvphasesheddingmask;
2258   uint8_t  soculvphasesheddingmask;
2259   uint8_t  padding8_v[2];
2260 
2261   uint16_t gfxmaxcurrent;
2262   uint8_t  gfxoffset;
2263   uint8_t  padding_telemetrygfx;
2264 
2265   uint16_t socmaxcurrent;
2266   uint8_t  socoffset;
2267   uint8_t  padding_telemetrysoc;
2268 
2269   uint16_t mem0maxcurrent;
2270   uint8_t  mem0offset;
2271   uint8_t  padding_telemetrymem0;
2272 
2273   uint16_t mem1maxcurrent;
2274   uint8_t  mem1offset;
2275   uint8_t  padding_telemetrymem1;
2276 
2277   uint8_t  acdcgpio;
2278   uint8_t  acdcpolarity;
2279   uint8_t  vr0hotgpio;
2280   uint8_t  vr0hotpolarity;
2281 
2282   uint8_t  vr1hotgpio;
2283   uint8_t  vr1hotpolarity;
2284   uint8_t  padding1;
2285   uint8_t  padding2;
2286 
2287   uint8_t  ledpin0;
2288   uint8_t  ledpin1;
2289   uint8_t  ledpin2;
2290   uint8_t  padding8_4;
2291 
2292 	uint8_t  pllgfxclkspreadenabled;
2293 	uint8_t  pllgfxclkspreadpercent;
2294 	uint16_t pllgfxclkspreadfreq;
2295 
2296   uint8_t uclkspreadenabled;
2297   uint8_t uclkspreadpercent;
2298   uint16_t uclkspreadfreq;
2299 
2300   uint8_t socclkspreadenabled;
2301   uint8_t socclkspreadpercent;
2302   uint16_t socclkspreadfreq;
2303 
2304 	uint8_t  acggfxclkspreadenabled;
2305 	uint8_t  acggfxclkspreadpercent;
2306 	uint16_t acggfxclkspreadfreq;
2307 
2308 	uint8_t Vr2_I2C_address;
2309 	uint8_t padding_vr2[3];
2310 
2311 	uint32_t boardreserved[9];
2312 };
2313 
2314 /*
2315  ***************************************************************************
2316    Data Table smc_dpm_info  structure
2317  ***************************************************************************
2318  */
2319 struct atom_smc_dpm_info_v4_3
2320 {
2321   struct   atom_common_table_header  table_header;
2322   uint8_t  liquid1_i2c_address;
2323   uint8_t  liquid2_i2c_address;
2324   uint8_t  vr_i2c_address;
2325   uint8_t  plx_i2c_address;
2326 
2327   uint8_t  liquid_i2c_linescl;
2328   uint8_t  liquid_i2c_linesda;
2329   uint8_t  vr_i2c_linescl;
2330   uint8_t  vr_i2c_linesda;
2331 
2332   uint8_t  plx_i2c_linescl;
2333   uint8_t  plx_i2c_linesda;
2334   uint8_t  vrsensorpresent;
2335   uint8_t  liquidsensorpresent;
2336 
2337   uint16_t maxvoltagestepgfx;
2338   uint16_t maxvoltagestepsoc;
2339 
2340   uint8_t  vddgfxvrmapping;
2341   uint8_t  vddsocvrmapping;
2342   uint8_t  vddmem0vrmapping;
2343   uint8_t  vddmem1vrmapping;
2344 
2345   uint8_t  gfxulvphasesheddingmask;
2346   uint8_t  soculvphasesheddingmask;
2347   uint8_t  externalsensorpresent;
2348   uint8_t  padding8_v;
2349 
2350   uint16_t gfxmaxcurrent;
2351   uint8_t  gfxoffset;
2352   uint8_t  padding_telemetrygfx;
2353 
2354   uint16_t socmaxcurrent;
2355   uint8_t  socoffset;
2356   uint8_t  padding_telemetrysoc;
2357 
2358   uint16_t mem0maxcurrent;
2359   uint8_t  mem0offset;
2360   uint8_t  padding_telemetrymem0;
2361 
2362   uint16_t mem1maxcurrent;
2363   uint8_t  mem1offset;
2364   uint8_t  padding_telemetrymem1;
2365 
2366   uint8_t  acdcgpio;
2367   uint8_t  acdcpolarity;
2368   uint8_t  vr0hotgpio;
2369   uint8_t  vr0hotpolarity;
2370 
2371   uint8_t  vr1hotgpio;
2372   uint8_t  vr1hotpolarity;
2373   uint8_t  padding1;
2374   uint8_t  padding2;
2375 
2376   uint8_t  ledpin0;
2377   uint8_t  ledpin1;
2378   uint8_t  ledpin2;
2379   uint8_t  padding8_4;
2380 
2381   uint8_t  pllgfxclkspreadenabled;
2382   uint8_t  pllgfxclkspreadpercent;
2383   uint16_t pllgfxclkspreadfreq;
2384 
2385   uint8_t uclkspreadenabled;
2386   uint8_t uclkspreadpercent;
2387   uint16_t uclkspreadfreq;
2388 
2389   uint8_t fclkspreadenabled;
2390   uint8_t fclkspreadpercent;
2391   uint16_t fclkspreadfreq;
2392 
2393   uint8_t fllgfxclkspreadenabled;
2394   uint8_t fllgfxclkspreadpercent;
2395   uint16_t fllgfxclkspreadfreq;
2396 
2397   uint32_t boardreserved[10];
2398 };
2399 
2400 struct smudpm_i2ccontrollerconfig_t {
2401   uint32_t  enabled;
2402   uint32_t  slaveaddress;
2403   uint32_t  controllerport;
2404   uint32_t  controllername;
2405   uint32_t  thermalthrottler;
2406   uint32_t  i2cprotocol;
2407   uint32_t  i2cspeed;
2408 };
2409 
2410 struct atom_smc_dpm_info_v4_4
2411 {
2412   struct   atom_common_table_header  table_header;
2413   uint32_t  i2c_padding[3];
2414 
2415   uint16_t maxvoltagestepgfx;
2416   uint16_t maxvoltagestepsoc;
2417 
2418   uint8_t  vddgfxvrmapping;
2419   uint8_t  vddsocvrmapping;
2420   uint8_t  vddmem0vrmapping;
2421   uint8_t  vddmem1vrmapping;
2422 
2423   uint8_t  gfxulvphasesheddingmask;
2424   uint8_t  soculvphasesheddingmask;
2425   uint8_t  externalsensorpresent;
2426   uint8_t  padding8_v;
2427 
2428   uint16_t gfxmaxcurrent;
2429   uint8_t  gfxoffset;
2430   uint8_t  padding_telemetrygfx;
2431 
2432   uint16_t socmaxcurrent;
2433   uint8_t  socoffset;
2434   uint8_t  padding_telemetrysoc;
2435 
2436   uint16_t mem0maxcurrent;
2437   uint8_t  mem0offset;
2438   uint8_t  padding_telemetrymem0;
2439 
2440   uint16_t mem1maxcurrent;
2441   uint8_t  mem1offset;
2442   uint8_t  padding_telemetrymem1;
2443 
2444 
2445   uint8_t  acdcgpio;
2446   uint8_t  acdcpolarity;
2447   uint8_t  vr0hotgpio;
2448   uint8_t  vr0hotpolarity;
2449 
2450   uint8_t  vr1hotgpio;
2451   uint8_t  vr1hotpolarity;
2452   uint8_t  padding1;
2453   uint8_t  padding2;
2454 
2455 
2456   uint8_t  ledpin0;
2457   uint8_t  ledpin1;
2458   uint8_t  ledpin2;
2459   uint8_t  padding8_4;
2460 
2461 
2462   uint8_t  pllgfxclkspreadenabled;
2463   uint8_t  pllgfxclkspreadpercent;
2464   uint16_t pllgfxclkspreadfreq;
2465 
2466 
2467   uint8_t  uclkspreadenabled;
2468   uint8_t  uclkspreadpercent;
2469   uint16_t uclkspreadfreq;
2470 
2471 
2472   uint8_t  fclkspreadenabled;
2473   uint8_t  fclkspreadpercent;
2474   uint16_t fclkspreadfreq;
2475 
2476 
2477   uint8_t  fllgfxclkspreadenabled;
2478   uint8_t  fllgfxclkspreadpercent;
2479   uint16_t fllgfxclkspreadfreq;
2480 
2481 
2482   struct smudpm_i2ccontrollerconfig_t  i2ccontrollers[7];
2483 
2484 
2485   uint32_t boardreserved[10];
2486 };
2487 
2488 enum smudpm_v4_5_i2ccontrollername_e{
2489     SMC_V4_5_I2C_CONTROLLER_NAME_VR_GFX = 0,
2490     SMC_V4_5_I2C_CONTROLLER_NAME_VR_SOC,
2491     SMC_V4_5_I2C_CONTROLLER_NAME_VR_VDDCI,
2492     SMC_V4_5_I2C_CONTROLLER_NAME_VR_MVDD,
2493     SMC_V4_5_I2C_CONTROLLER_NAME_LIQUID0,
2494     SMC_V4_5_I2C_CONTROLLER_NAME_LIQUID1,
2495     SMC_V4_5_I2C_CONTROLLER_NAME_PLX,
2496     SMC_V4_5_I2C_CONTROLLER_NAME_SPARE,
2497     SMC_V4_5_I2C_CONTROLLER_NAME_COUNT,
2498 };
2499 
2500 enum smudpm_v4_5_i2ccontrollerthrottler_e{
2501     SMC_V4_5_I2C_CONTROLLER_THROTTLER_TYPE_NONE = 0,
2502     SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_GFX,
2503     SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_SOC,
2504     SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_VDDCI,
2505     SMC_V4_5_I2C_CONTROLLER_THROTTLER_VR_MVDD,
2506     SMC_V4_5_I2C_CONTROLLER_THROTTLER_LIQUID0,
2507     SMC_V4_5_I2C_CONTROLLER_THROTTLER_LIQUID1,
2508     SMC_V4_5_I2C_CONTROLLER_THROTTLER_PLX,
2509     SMC_V4_5_I2C_CONTROLLER_THROTTLER_COUNT,
2510 };
2511 
2512 enum smudpm_v4_5_i2ccontrollerprotocol_e{
2513     SMC_V4_5_I2C_CONTROLLER_PROTOCOL_VR_0,
2514     SMC_V4_5_I2C_CONTROLLER_PROTOCOL_VR_1,
2515     SMC_V4_5_I2C_CONTROLLER_PROTOCOL_TMP_0,
2516     SMC_V4_5_I2C_CONTROLLER_PROTOCOL_TMP_1,
2517     SMC_V4_5_I2C_CONTROLLER_PROTOCOL_SPARE_0,
2518     SMC_V4_5_I2C_CONTROLLER_PROTOCOL_SPARE_1,
2519     SMC_V4_5_I2C_CONTROLLER_PROTOCOL_COUNT,
2520 };
2521 
2522 struct smudpm_i2c_controller_config_v2
2523 {
2524     uint8_t   Enabled;
2525     uint8_t   Speed;
2526     uint8_t   Padding[2];
2527     uint32_t  SlaveAddress;
2528     uint8_t   ControllerPort;
2529     uint8_t   ControllerName;
2530     uint8_t   ThermalThrotter;
2531     uint8_t   I2cProtocol;
2532 };
2533 
2534 struct atom_smc_dpm_info_v4_5
2535 {
2536   struct   atom_common_table_header  table_header;
2537     // SECTION: BOARD PARAMETERS
2538     // I2C Control
2539   struct smudpm_i2c_controller_config_v2  I2cControllers[8];
2540 
2541   // SVI2 Board Parameters
2542   uint16_t     MaxVoltageStepGfx; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
2543   uint16_t     MaxVoltageStepSoc; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
2544 
2545   uint8_t      VddGfxVrMapping;   // Use VR_MAPPING* bitfields
2546   uint8_t      VddSocVrMapping;   // Use VR_MAPPING* bitfields
2547   uint8_t      VddMem0VrMapping;  // Use VR_MAPPING* bitfields
2548   uint8_t      VddMem1VrMapping;  // Use VR_MAPPING* bitfields
2549 
2550   uint8_t      GfxUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2551   uint8_t      SocUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2552   uint8_t      ExternalSensorPresent; // External RDI connected to TMON (aka TEMP IN)
2553   uint8_t      Padding8_V;
2554 
2555   // Telemetry Settings
2556   uint16_t     GfxMaxCurrent;   // in Amps
2557   uint8_t      GfxOffset;       // in Amps
2558   uint8_t      Padding_TelemetryGfx;
2559   uint16_t     SocMaxCurrent;   // in Amps
2560   uint8_t      SocOffset;       // in Amps
2561   uint8_t      Padding_TelemetrySoc;
2562 
2563   uint16_t     Mem0MaxCurrent;   // in Amps
2564   uint8_t      Mem0Offset;       // in Amps
2565   uint8_t      Padding_TelemetryMem0;
2566 
2567   uint16_t     Mem1MaxCurrent;   // in Amps
2568   uint8_t      Mem1Offset;       // in Amps
2569   uint8_t      Padding_TelemetryMem1;
2570 
2571   // GPIO Settings
2572   uint8_t      AcDcGpio;        // GPIO pin configured for AC/DC switching
2573   uint8_t      AcDcPolarity;    // GPIO polarity for AC/DC switching
2574   uint8_t      VR0HotGpio;      // GPIO pin configured for VR0 HOT event
2575   uint8_t      VR0HotPolarity;  // GPIO polarity for VR0 HOT event
2576 
2577   uint8_t      VR1HotGpio;      // GPIO pin configured for VR1 HOT event
2578   uint8_t      VR1HotPolarity;  // GPIO polarity for VR1 HOT event
2579   uint8_t      GthrGpio;        // GPIO pin configured for GTHR Event
2580   uint8_t      GthrPolarity;    // replace GPIO polarity for GTHR
2581 
2582   // LED Display Settings
2583   uint8_t      LedPin0;         // GPIO number for LedPin[0]
2584   uint8_t      LedPin1;         // GPIO number for LedPin[1]
2585   uint8_t      LedPin2;         // GPIO number for LedPin[2]
2586   uint8_t      padding8_4;
2587 
2588   // GFXCLK PLL Spread Spectrum
2589   uint8_t      PllGfxclkSpreadEnabled;   // on or off
2590   uint8_t      PllGfxclkSpreadPercent;   // Q4.4
2591   uint16_t     PllGfxclkSpreadFreq;      // kHz
2592 
2593   // GFXCLK DFLL Spread Spectrum
2594   uint8_t      DfllGfxclkSpreadEnabled;   // on or off
2595   uint8_t      DfllGfxclkSpreadPercent;   // Q4.4
2596   uint16_t     DfllGfxclkSpreadFreq;      // kHz
2597 
2598   // UCLK Spread Spectrum
2599   uint8_t      UclkSpreadEnabled;   // on or off
2600   uint8_t      UclkSpreadPercent;   // Q4.4
2601   uint16_t     UclkSpreadFreq;      // kHz
2602 
2603   // SOCCLK Spread Spectrum
2604   uint8_t      SoclkSpreadEnabled;   // on or off
2605   uint8_t      SocclkSpreadPercent;   // Q4.4
2606   uint16_t     SocclkSpreadFreq;      // kHz
2607 
2608   // Total board power
2609   uint16_t     TotalBoardPower;     //Only needed for TCP Estimated case, where TCP = TGP+Total Board Power
2610   uint16_t     BoardPadding;
2611 
2612   // Mvdd Svi2 Div Ratio Setting
2613   uint32_t MvddRatio; // This is used for MVDD Vid workaround. It has 16 fractional bits (Q16.16)
2614 
2615   uint32_t     BoardReserved[9];
2616 
2617 };
2618 
2619 struct atom_smc_dpm_info_v4_6
2620 {
2621   struct   atom_common_table_header  table_header;
2622   // section: board parameters
2623   uint32_t     i2c_padding[3];   // old i2c control are moved to new area
2624 
2625   uint16_t     maxvoltagestepgfx; // in mv(q2) max voltage step that smu will request. multiple steps are taken if voltage change exceeds this value.
2626   uint16_t     maxvoltagestepsoc; // in mv(q2) max voltage step that smu will request. multiple steps are taken if voltage change exceeds this value.
2627 
2628   uint8_t      vddgfxvrmapping;     // use vr_mapping* bitfields
2629   uint8_t      vddsocvrmapping;     // use vr_mapping* bitfields
2630   uint8_t      vddmemvrmapping;     // use vr_mapping* bitfields
2631   uint8_t      boardvrmapping;      // use vr_mapping* bitfields
2632 
2633   uint8_t      gfxulvphasesheddingmask; // set this to 1 to set psi0/1 to 1 in ulv mode
2634   uint8_t      externalsensorpresent; // external rdi connected to tmon (aka temp in)
2635   uint8_t      padding8_v[2];
2636 
2637   // telemetry settings
2638   uint16_t     gfxmaxcurrent;   // in amps
2639   uint8_t      gfxoffset;       // in amps
2640   uint8_t      padding_telemetrygfx;
2641 
2642   uint16_t     socmaxcurrent;   // in amps
2643   uint8_t      socoffset;       // in amps
2644   uint8_t      padding_telemetrysoc;
2645 
2646   uint16_t     memmaxcurrent;   // in amps
2647   uint8_t      memoffset;       // in amps
2648   uint8_t      padding_telemetrymem;
2649 
2650   uint16_t     boardmaxcurrent;   // in amps
2651   uint8_t      boardoffset;       // in amps
2652   uint8_t      padding_telemetryboardinput;
2653 
2654   // gpio settings
2655   uint8_t      vr0hotgpio;      // gpio pin configured for vr0 hot event
2656   uint8_t      vr0hotpolarity;  // gpio polarity for vr0 hot event
2657   uint8_t      vr1hotgpio;      // gpio pin configured for vr1 hot event
2658   uint8_t      vr1hotpolarity;  // gpio polarity for vr1 hot event
2659 
2660  // gfxclk pll spread spectrum
2661   uint8_t	   pllgfxclkspreadenabled;	// on or off
2662   uint8_t	   pllgfxclkspreadpercent;	// q4.4
2663   uint16_t	   pllgfxclkspreadfreq;		// khz
2664 
2665  // uclk spread spectrum
2666   uint8_t	   uclkspreadenabled;   // on or off
2667   uint8_t	   uclkspreadpercent;   // q4.4
2668   uint16_t	   uclkspreadfreq;	   // khz
2669 
2670  // fclk spread spectrum
2671   uint8_t	   fclkspreadenabled;   // on or off
2672   uint8_t	   fclkspreadpercent;   // q4.4
2673   uint16_t	   fclkspreadfreq;	   // khz
2674 
2675 
2676   // gfxclk fll spread spectrum
2677   uint8_t      fllgfxclkspreadenabled;   // on or off
2678   uint8_t      fllgfxclkspreadpercent;   // q4.4
2679   uint16_t     fllgfxclkspreadfreq;      // khz
2680 
2681   // i2c controller structure
2682   struct smudpm_i2c_controller_config_v2 i2ccontrollers[8];
2683 
2684   // memory section
2685   uint32_t	 memorychannelenabled; // for dram use only, max 32 channels enabled bit mask.
2686 
2687   uint8_t 	 drambitwidth; // for dram use only.  see dram bit width type defines
2688   uint8_t 	 paddingmem[3];
2689 
2690 	// total board power
2691   uint16_t	 totalboardpower;	  //only needed for tcp estimated case, where tcp = tgp+total board power
2692   uint16_t	 boardpadding;
2693 
2694 	// section: xgmi training
2695   uint8_t 	 xgmilinkspeed[4];
2696   uint8_t 	 xgmilinkwidth[4];
2697 
2698   uint16_t	 xgmifclkfreq[4];
2699   uint16_t	 xgmisocvoltage[4];
2700 
2701   // reserved
2702   uint32_t   boardreserved[10];
2703 };
2704 
2705 struct atom_smc_dpm_info_v4_7
2706 {
2707   struct   atom_common_table_header  table_header;
2708     // SECTION: BOARD PARAMETERS
2709     // I2C Control
2710   struct smudpm_i2c_controller_config_v2  I2cControllers[8];
2711 
2712   // SVI2 Board Parameters
2713   uint16_t     MaxVoltageStepGfx; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
2714   uint16_t     MaxVoltageStepSoc; // In mV(Q2) Max voltage step that SMU will request. Multiple steps are taken if voltage change exceeds this value.
2715 
2716   uint8_t      VddGfxVrMapping;   // Use VR_MAPPING* bitfields
2717   uint8_t      VddSocVrMapping;   // Use VR_MAPPING* bitfields
2718   uint8_t      VddMem0VrMapping;  // Use VR_MAPPING* bitfields
2719   uint8_t      VddMem1VrMapping;  // Use VR_MAPPING* bitfields
2720 
2721   uint8_t      GfxUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2722   uint8_t      SocUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2723   uint8_t      ExternalSensorPresent; // External RDI connected to TMON (aka TEMP IN)
2724   uint8_t      Padding8_V;
2725 
2726   // Telemetry Settings
2727   uint16_t     GfxMaxCurrent;   // in Amps
2728   uint8_t      GfxOffset;       // in Amps
2729   uint8_t      Padding_TelemetryGfx;
2730   uint16_t     SocMaxCurrent;   // in Amps
2731   uint8_t      SocOffset;       // in Amps
2732   uint8_t      Padding_TelemetrySoc;
2733 
2734   uint16_t     Mem0MaxCurrent;   // in Amps
2735   uint8_t      Mem0Offset;       // in Amps
2736   uint8_t      Padding_TelemetryMem0;
2737 
2738   uint16_t     Mem1MaxCurrent;   // in Amps
2739   uint8_t      Mem1Offset;       // in Amps
2740   uint8_t      Padding_TelemetryMem1;
2741 
2742   // GPIO Settings
2743   uint8_t      AcDcGpio;        // GPIO pin configured for AC/DC switching
2744   uint8_t      AcDcPolarity;    // GPIO polarity for AC/DC switching
2745   uint8_t      VR0HotGpio;      // GPIO pin configured for VR0 HOT event
2746   uint8_t      VR0HotPolarity;  // GPIO polarity for VR0 HOT event
2747 
2748   uint8_t      VR1HotGpio;      // GPIO pin configured for VR1 HOT event
2749   uint8_t      VR1HotPolarity;  // GPIO polarity for VR1 HOT event
2750   uint8_t      GthrGpio;        // GPIO pin configured for GTHR Event
2751   uint8_t      GthrPolarity;    // replace GPIO polarity for GTHR
2752 
2753   // LED Display Settings
2754   uint8_t      LedPin0;         // GPIO number for LedPin[0]
2755   uint8_t      LedPin1;         // GPIO number for LedPin[1]
2756   uint8_t      LedPin2;         // GPIO number for LedPin[2]
2757   uint8_t      padding8_4;
2758 
2759   // GFXCLK PLL Spread Spectrum
2760   uint8_t      PllGfxclkSpreadEnabled;   // on or off
2761   uint8_t      PllGfxclkSpreadPercent;   // Q4.4
2762   uint16_t     PllGfxclkSpreadFreq;      // kHz
2763 
2764   // GFXCLK DFLL Spread Spectrum
2765   uint8_t      DfllGfxclkSpreadEnabled;   // on or off
2766   uint8_t      DfllGfxclkSpreadPercent;   // Q4.4
2767   uint16_t     DfllGfxclkSpreadFreq;      // kHz
2768 
2769   // UCLK Spread Spectrum
2770   uint8_t      UclkSpreadEnabled;   // on or off
2771   uint8_t      UclkSpreadPercent;   // Q4.4
2772   uint16_t     UclkSpreadFreq;      // kHz
2773 
2774   // SOCCLK Spread Spectrum
2775   uint8_t      SoclkSpreadEnabled;   // on or off
2776   uint8_t      SocclkSpreadPercent;   // Q4.4
2777   uint16_t     SocclkSpreadFreq;      // kHz
2778 
2779   // Total board power
2780   uint16_t     TotalBoardPower;     //Only needed for TCP Estimated case, where TCP = TGP+Total Board Power
2781   uint16_t     BoardPadding;
2782 
2783   // Mvdd Svi2 Div Ratio Setting
2784   uint32_t     MvddRatio; // This is used for MVDD Vid workaround. It has 16 fractional bits (Q16.16)
2785 
2786   // GPIO pins for I2C communications with 2nd controller for Input Telemetry Sequence
2787   uint8_t      GpioI2cScl;          // Serial Clock
2788   uint8_t      GpioI2cSda;          // Serial Data
2789   uint16_t     GpioPadding;
2790 
2791   // Additional LED Display Settings
2792   uint8_t      LedPin3;         // GPIO number for LedPin[3] - PCIE GEN Speed
2793   uint8_t      LedPin4;         // GPIO number for LedPin[4] - PMFW Error Status
2794   uint16_t     LedEnableMask;
2795 
2796   // Power Limit Scalars
2797   uint8_t      PowerLimitScalar[4];    //[PPT_THROTTLER_COUNT]
2798 
2799   uint8_t      MvddUlvPhaseSheddingMask;
2800   uint8_t      VddciUlvPhaseSheddingMask;
2801   uint8_t      Padding8_Psi1;
2802   uint8_t      Padding8_Psi2;
2803 
2804   uint32_t     BoardReserved[5];
2805 };
2806 
2807 struct smudpm_i2c_controller_config_v3
2808 {
2809   uint8_t   Enabled;
2810   uint8_t   Speed;
2811   uint8_t   SlaveAddress;
2812   uint8_t   ControllerPort;
2813   uint8_t   ControllerName;
2814   uint8_t   ThermalThrotter;
2815   uint8_t   I2cProtocol;
2816   uint8_t   PaddingConfig;
2817 };
2818 
2819 struct atom_smc_dpm_info_v4_9
2820 {
2821   struct   atom_common_table_header  table_header;
2822 
2823   //SECTION: Gaming Clocks
2824   //uint32_t     GamingClk[6];
2825 
2826   // SECTION: I2C Control
2827   struct smudpm_i2c_controller_config_v3  I2cControllers[16];
2828 
2829   uint8_t      GpioScl;  // GPIO Number for SCL Line, used only for CKSVII2C1
2830   uint8_t      GpioSda;  // GPIO Number for SDA Line, used only for CKSVII2C1
2831   uint8_t      FchUsbPdSlaveAddr; //For requesting USB PD controller S-states via FCH I2C when entering PME turn off
2832   uint8_t      I2cSpare;
2833 
2834   // SECTION: SVI2 Board Parameters
2835   uint8_t      VddGfxVrMapping;   // Use VR_MAPPING* bitfields
2836   uint8_t      VddSocVrMapping;   // Use VR_MAPPING* bitfields
2837   uint8_t      VddMem0VrMapping;  // Use VR_MAPPING* bitfields
2838   uint8_t      VddMem1VrMapping;  // Use VR_MAPPING* bitfields
2839 
2840   uint8_t      GfxUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2841   uint8_t      SocUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2842   uint8_t      VddciUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2843   uint8_t      MvddUlvPhaseSheddingMask; // set this to 1 to set PSI0/1 to 1 in ULV mode
2844 
2845   // SECTION: Telemetry Settings
2846   uint16_t     GfxMaxCurrent;   // in Amps
2847   uint8_t      GfxOffset;       // in Amps
2848   uint8_t      Padding_TelemetryGfx;
2849 
2850   uint16_t     SocMaxCurrent;   // in Amps
2851   uint8_t      SocOffset;       // in Amps
2852   uint8_t      Padding_TelemetrySoc;
2853 
2854   uint16_t     Mem0MaxCurrent;   // in Amps
2855   uint8_t      Mem0Offset;       // in Amps
2856   uint8_t      Padding_TelemetryMem0;
2857 
2858   uint16_t     Mem1MaxCurrent;   // in Amps
2859   uint8_t      Mem1Offset;       // in Amps
2860   uint8_t      Padding_TelemetryMem1;
2861 
2862   uint32_t     MvddRatio; // This is used for MVDD  Svi2 Div Ratio workaround. It has 16 fractional bits (Q16.16)
2863 
2864   // SECTION: GPIO Settings
2865   uint8_t      AcDcGpio;        // GPIO pin configured for AC/DC switching
2866   uint8_t      AcDcPolarity;    // GPIO polarity for AC/DC switching
2867   uint8_t      VR0HotGpio;      // GPIO pin configured for VR0 HOT event
2868   uint8_t      VR0HotPolarity;  // GPIO polarity for VR0 HOT event
2869 
2870   uint8_t      VR1HotGpio;      // GPIO pin configured for VR1 HOT event
2871   uint8_t      VR1HotPolarity;  // GPIO polarity for VR1 HOT event
2872   uint8_t      GthrGpio;        // GPIO pin configured for GTHR Event
2873   uint8_t      GthrPolarity;    // replace GPIO polarity for GTHR
2874 
2875   // LED Display Settings
2876   uint8_t      LedPin0;         // GPIO number for LedPin[0]
2877   uint8_t      LedPin1;         // GPIO number for LedPin[1]
2878   uint8_t      LedPin2;         // GPIO number for LedPin[2]
2879   uint8_t      LedEnableMask;
2880 
2881   uint8_t      LedPcie;        // GPIO number for PCIE results
2882   uint8_t      LedError;       // GPIO number for Error Cases
2883   uint8_t      LedSpare1[2];
2884 
2885   // SECTION: Clock Spread Spectrum
2886 
2887   // GFXCLK PLL Spread Spectrum
2888   uint8_t      PllGfxclkSpreadEnabled;   // on or off
2889   uint8_t      PllGfxclkSpreadPercent;   // Q4.4
2890   uint16_t     PllGfxclkSpreadFreq;      // kHz
2891 
2892   // GFXCLK DFLL Spread Spectrum
2893   uint8_t      DfllGfxclkSpreadEnabled;   // on or off
2894   uint8_t      DfllGfxclkSpreadPercent;   // Q4.4
2895   uint16_t     DfllGfxclkSpreadFreq;      // kHz
2896 
2897   // UCLK Spread Spectrum
2898   uint8_t      UclkSpreadEnabled;   // on or off
2899   uint8_t      UclkSpreadPercent;   // Q4.4
2900   uint16_t     UclkSpreadFreq;      // kHz
2901 
2902   // FCLK Spread Spectrum
2903   uint8_t      FclkSpreadEnabled;   // on or off
2904   uint8_t      FclkSpreadPercent;   // Q4.4
2905   uint16_t     FclkSpreadFreq;      // kHz
2906 
2907   // Section: Memory Config
2908   uint32_t     MemoryChannelEnabled; // For DRAM use only, Max 32 channels enabled bit mask.
2909 
2910   uint8_t      DramBitWidth; // For DRAM use only.  See Dram Bit width type defines
2911   uint8_t      PaddingMem1[3];
2912 
2913   // Section: Total Board Power
2914   uint16_t     TotalBoardPower;     //Only needed for TCP Estimated case, where TCP = TGP+Total Board Power
2915   uint16_t     BoardPowerPadding;
2916 
2917   // SECTION: XGMI Training
2918   uint8_t      XgmiLinkSpeed   [4];
2919   uint8_t      XgmiLinkWidth   [4];
2920 
2921   uint16_t     XgmiFclkFreq    [4];
2922   uint16_t     XgmiSocVoltage  [4];
2923 
2924   // SECTION: Board Reserved
2925 
2926   uint32_t     BoardReserved[16];
2927 
2928 };
2929 
2930 struct atom_smc_dpm_info_v4_10
2931 {
2932   struct   atom_common_table_header  table_header;
2933 
2934   // SECTION: BOARD PARAMETERS
2935   // Telemetry Settings
2936   uint16_t GfxMaxCurrent; // in Amps
2937   uint8_t   GfxOffset;     // in Amps
2938   uint8_t  Padding_TelemetryGfx;
2939 
2940   uint16_t SocMaxCurrent; // in Amps
2941   uint8_t   SocOffset;     // in Amps
2942   uint8_t  Padding_TelemetrySoc;
2943 
2944   uint16_t MemMaxCurrent; // in Amps
2945   uint8_t   MemOffset;     // in Amps
2946   uint8_t  Padding_TelemetryMem;
2947 
2948   uint16_t BoardMaxCurrent; // in Amps
2949   uint8_t   BoardOffset;     // in Amps
2950   uint8_t  Padding_TelemetryBoardInput;
2951 
2952   // Platform input telemetry voltage coefficient
2953   uint32_t BoardVoltageCoeffA; // decode by /1000
2954   uint32_t BoardVoltageCoeffB; // decode by /1000
2955 
2956   // GPIO Settings
2957   uint8_t  VR0HotGpio;     // GPIO pin configured for VR0 HOT event
2958   uint8_t  VR0HotPolarity; // GPIO polarity for VR0 HOT event
2959   uint8_t  VR1HotGpio;     // GPIO pin configured for VR1 HOT event
2960   uint8_t  VR1HotPolarity; // GPIO polarity for VR1 HOT event
2961 
2962   // UCLK Spread Spectrum
2963   uint8_t  UclkSpreadEnabled; // on or off
2964   uint8_t  UclkSpreadPercent; // Q4.4
2965   uint16_t UclkSpreadFreq;    // kHz
2966 
2967   // FCLK Spread Spectrum
2968   uint8_t  FclkSpreadEnabled; // on or off
2969   uint8_t  FclkSpreadPercent; // Q4.4
2970   uint16_t FclkSpreadFreq;    // kHz
2971 
2972   // I2C Controller Structure
2973   struct smudpm_i2c_controller_config_v3  I2cControllers[8];
2974 
2975   // GPIO pins for I2C communications with 2nd controller for Input Telemetry Sequence
2976   uint8_t  GpioI2cScl; // Serial Clock
2977   uint8_t  GpioI2cSda; // Serial Data
2978   uint16_t spare5;
2979 
2980   uint32_t reserved[16];
2981 };
2982 
2983 /*
2984   ***************************************************************************
2985     Data Table asic_profiling_info  structure
2986   ***************************************************************************
2987 */
2988 struct  atom_asic_profiling_info_v4_1
2989 {
2990   struct  atom_common_table_header  table_header;
2991   uint32_t  maxvddc;
2992   uint32_t  minvddc;
2993   uint32_t  avfs_meannsigma_acontant0;
2994   uint32_t  avfs_meannsigma_acontant1;
2995   uint32_t  avfs_meannsigma_acontant2;
2996   uint16_t  avfs_meannsigma_dc_tol_sigma;
2997   uint16_t  avfs_meannsigma_platform_mean;
2998   uint16_t  avfs_meannsigma_platform_sigma;
2999   uint32_t  gb_vdroop_table_cksoff_a0;
3000   uint32_t  gb_vdroop_table_cksoff_a1;
3001   uint32_t  gb_vdroop_table_cksoff_a2;
3002   uint32_t  gb_vdroop_table_ckson_a0;
3003   uint32_t  gb_vdroop_table_ckson_a1;
3004   uint32_t  gb_vdroop_table_ckson_a2;
3005   uint32_t  avfsgb_fuse_table_cksoff_m1;
3006   uint32_t  avfsgb_fuse_table_cksoff_m2;
3007   uint32_t  avfsgb_fuse_table_cksoff_b;
3008   uint32_t  avfsgb_fuse_table_ckson_m1;
3009   uint32_t  avfsgb_fuse_table_ckson_m2;
3010   uint32_t  avfsgb_fuse_table_ckson_b;
3011   uint16_t  max_voltage_0_25mv;
3012   uint8_t   enable_gb_vdroop_table_cksoff;
3013   uint8_t   enable_gb_vdroop_table_ckson;
3014   uint8_t   enable_gb_fuse_table_cksoff;
3015   uint8_t   enable_gb_fuse_table_ckson;
3016   uint16_t  psm_age_comfactor;
3017   uint8_t   enable_apply_avfs_cksoff_voltage;
3018   uint8_t   reserved;
3019   uint32_t  dispclk2gfxclk_a;
3020   uint32_t  dispclk2gfxclk_b;
3021   uint32_t  dispclk2gfxclk_c;
3022   uint32_t  pixclk2gfxclk_a;
3023   uint32_t  pixclk2gfxclk_b;
3024   uint32_t  pixclk2gfxclk_c;
3025   uint32_t  dcefclk2gfxclk_a;
3026   uint32_t  dcefclk2gfxclk_b;
3027   uint32_t  dcefclk2gfxclk_c;
3028   uint32_t  phyclk2gfxclk_a;
3029   uint32_t  phyclk2gfxclk_b;
3030   uint32_t  phyclk2gfxclk_c;
3031 };
3032 
3033 struct  atom_asic_profiling_info_v4_2 {
3034 	struct  atom_common_table_header  table_header;
3035 	uint32_t  maxvddc;
3036 	uint32_t  minvddc;
3037 	uint32_t  avfs_meannsigma_acontant0;
3038 	uint32_t  avfs_meannsigma_acontant1;
3039 	uint32_t  avfs_meannsigma_acontant2;
3040 	uint16_t  avfs_meannsigma_dc_tol_sigma;
3041 	uint16_t  avfs_meannsigma_platform_mean;
3042 	uint16_t  avfs_meannsigma_platform_sigma;
3043 	uint32_t  gb_vdroop_table_cksoff_a0;
3044 	uint32_t  gb_vdroop_table_cksoff_a1;
3045 	uint32_t  gb_vdroop_table_cksoff_a2;
3046 	uint32_t  gb_vdroop_table_ckson_a0;
3047 	uint32_t  gb_vdroop_table_ckson_a1;
3048 	uint32_t  gb_vdroop_table_ckson_a2;
3049 	uint32_t  avfsgb_fuse_table_cksoff_m1;
3050 	uint32_t  avfsgb_fuse_table_cksoff_m2;
3051 	uint32_t  avfsgb_fuse_table_cksoff_b;
3052 	uint32_t  avfsgb_fuse_table_ckson_m1;
3053 	uint32_t  avfsgb_fuse_table_ckson_m2;
3054 	uint32_t  avfsgb_fuse_table_ckson_b;
3055 	uint16_t  max_voltage_0_25mv;
3056 	uint8_t   enable_gb_vdroop_table_cksoff;
3057 	uint8_t   enable_gb_vdroop_table_ckson;
3058 	uint8_t   enable_gb_fuse_table_cksoff;
3059 	uint8_t   enable_gb_fuse_table_ckson;
3060 	uint16_t  psm_age_comfactor;
3061 	uint8_t   enable_apply_avfs_cksoff_voltage;
3062 	uint8_t   reserved;
3063 	uint32_t  dispclk2gfxclk_a;
3064 	uint32_t  dispclk2gfxclk_b;
3065 	uint32_t  dispclk2gfxclk_c;
3066 	uint32_t  pixclk2gfxclk_a;
3067 	uint32_t  pixclk2gfxclk_b;
3068 	uint32_t  pixclk2gfxclk_c;
3069 	uint32_t  dcefclk2gfxclk_a;
3070 	uint32_t  dcefclk2gfxclk_b;
3071 	uint32_t  dcefclk2gfxclk_c;
3072 	uint32_t  phyclk2gfxclk_a;
3073 	uint32_t  phyclk2gfxclk_b;
3074 	uint32_t  phyclk2gfxclk_c;
3075 	uint32_t  acg_gb_vdroop_table_a0;
3076 	uint32_t  acg_gb_vdroop_table_a1;
3077 	uint32_t  acg_gb_vdroop_table_a2;
3078 	uint32_t  acg_avfsgb_fuse_table_m1;
3079 	uint32_t  acg_avfsgb_fuse_table_m2;
3080 	uint32_t  acg_avfsgb_fuse_table_b;
3081 	uint8_t   enable_acg_gb_vdroop_table;
3082 	uint8_t   enable_acg_gb_fuse_table;
3083 	uint32_t  acg_dispclk2gfxclk_a;
3084 	uint32_t  acg_dispclk2gfxclk_b;
3085 	uint32_t  acg_dispclk2gfxclk_c;
3086 	uint32_t  acg_pixclk2gfxclk_a;
3087 	uint32_t  acg_pixclk2gfxclk_b;
3088 	uint32_t  acg_pixclk2gfxclk_c;
3089 	uint32_t  acg_dcefclk2gfxclk_a;
3090 	uint32_t  acg_dcefclk2gfxclk_b;
3091 	uint32_t  acg_dcefclk2gfxclk_c;
3092 	uint32_t  acg_phyclk2gfxclk_a;
3093 	uint32_t  acg_phyclk2gfxclk_b;
3094 	uint32_t  acg_phyclk2gfxclk_c;
3095 };
3096 
3097 /*
3098   ***************************************************************************
3099     Data Table multimedia_info  structure
3100   ***************************************************************************
3101 */
3102 struct atom_multimedia_info_v2_1
3103 {
3104   struct  atom_common_table_header  table_header;
3105   uint8_t uvdip_min_ver;
3106   uint8_t uvdip_max_ver;
3107   uint8_t vceip_min_ver;
3108   uint8_t vceip_max_ver;
3109   uint16_t uvd_enc_max_input_width_pixels;
3110   uint16_t uvd_enc_max_input_height_pixels;
3111   uint16_t vce_enc_max_input_width_pixels;
3112   uint16_t vce_enc_max_input_height_pixels;
3113   uint32_t uvd_enc_max_bandwidth;           // 16x16 pixels/sec, codec independent
3114   uint32_t vce_enc_max_bandwidth;           // 16x16 pixels/sec, codec independent
3115 };
3116 
3117 
3118 /*
3119   ***************************************************************************
3120     Data Table umc_info  structure
3121   ***************************************************************************
3122 */
3123 struct atom_umc_info_v3_1
3124 {
3125   struct  atom_common_table_header  table_header;
3126   uint32_t ucode_version;
3127   uint32_t ucode_rom_startaddr;
3128   uint32_t ucode_length;
3129   uint16_t umc_reg_init_offset;
3130   uint16_t customer_ucode_name_offset;
3131   uint16_t mclk_ss_percentage;
3132   uint16_t mclk_ss_rate_10hz;
3133   uint8_t umcip_min_ver;
3134   uint8_t umcip_max_ver;
3135   uint8_t vram_type;              //enum of atom_dgpu_vram_type
3136   uint8_t umc_config;
3137   uint32_t mem_refclk_10khz;
3138 };
3139 
3140 // umc_info.umc_config
3141 enum atom_umc_config_def {
3142   UMC_CONFIG__ENABLE_1KB_INTERLEAVE_MODE  =   0x00000001,
3143   UMC_CONFIG__DEFAULT_MEM_ECC_ENABLE      =   0x00000002,
3144   UMC_CONFIG__ENABLE_HBM_LANE_REPAIR      =   0x00000004,
3145   UMC_CONFIG__ENABLE_BANK_HARVESTING      =   0x00000008,
3146   UMC_CONFIG__ENABLE_PHY_REINIT           =   0x00000010,
3147   UMC_CONFIG__DISABLE_UCODE_CHKSTATUS     =   0x00000020,
3148 };
3149 
3150 struct atom_umc_info_v3_2
3151 {
3152   struct  atom_common_table_header  table_header;
3153   uint32_t ucode_version;
3154   uint32_t ucode_rom_startaddr;
3155   uint32_t ucode_length;
3156   uint16_t umc_reg_init_offset;
3157   uint16_t customer_ucode_name_offset;
3158   uint16_t mclk_ss_percentage;
3159   uint16_t mclk_ss_rate_10hz;
3160   uint8_t umcip_min_ver;
3161   uint8_t umcip_max_ver;
3162   uint8_t vram_type;              //enum of atom_dgpu_vram_type
3163   uint8_t umc_config;
3164   uint32_t mem_refclk_10khz;
3165   uint32_t pstate_uclk_10khz[4];
3166   uint16_t umcgoldenoffset;
3167   uint16_t densitygoldenoffset;
3168 };
3169 
3170 struct atom_umc_info_v3_3
3171 {
3172   struct  atom_common_table_header  table_header;
3173   uint32_t ucode_reserved;
3174   uint32_t ucode_rom_startaddr;
3175   uint32_t ucode_length;
3176   uint16_t umc_reg_init_offset;
3177   uint16_t customer_ucode_name_offset;
3178   uint16_t mclk_ss_percentage;
3179   uint16_t mclk_ss_rate_10hz;
3180   uint8_t umcip_min_ver;
3181   uint8_t umcip_max_ver;
3182   uint8_t vram_type;              //enum of atom_dgpu_vram_type
3183   uint8_t umc_config;
3184   uint32_t mem_refclk_10khz;
3185   uint32_t pstate_uclk_10khz[4];
3186   uint16_t umcgoldenoffset;
3187   uint16_t densitygoldenoffset;
3188   uint32_t umc_config1;
3189   uint32_t bist_data_startaddr;
3190   uint32_t reserved[2];
3191 };
3192 
3193 enum atom_umc_config1_def {
3194 	UMC_CONFIG1__ENABLE_PSTATE_PHASE_STORE_TRAIN = 0x00000001,
3195 	UMC_CONFIG1__ENABLE_AUTO_FRAMING = 0x00000002,
3196 	UMC_CONFIG1__ENABLE_RESTORE_BIST_DATA = 0x00000004,
3197 	UMC_CONFIG1__DISABLE_STROBE_MODE = 0x00000008,
3198 	UMC_CONFIG1__DEBUG_DATA_PARITY_EN = 0x00000010,
3199 	UMC_CONFIG1__ENABLE_ECC_CAPABLE = 0x00010000,
3200 };
3201 
3202 struct atom_umc_info_v4_0 {
3203 	struct atom_common_table_header table_header;
3204 	uint32_t ucode_reserved[5];
3205 	uint8_t umcip_min_ver;
3206 	uint8_t umcip_max_ver;
3207 	uint8_t vram_type;
3208 	uint8_t umc_config;
3209 	uint32_t mem_refclk_10khz;
3210 	uint32_t clk_reserved[4];
3211 	uint32_t golden_reserved;
3212 	uint32_t umc_config1;
3213 	uint32_t reserved[2];
3214 	uint8_t channel_num;
3215 	uint8_t channel_width;
3216 	uint8_t channel_reserve[2];
3217 	uint8_t umc_info_reserved[16];
3218 };
3219 
3220 /*
3221   ***************************************************************************
3222     Data Table vram_info  structure
3223   ***************************************************************************
3224 */
3225 struct atom_vram_module_v9 {
3226   // Design Specific Values
3227   uint32_t  memory_size;                   // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
3228   uint32_t  channel_enable;                // bit vector, each bit indicate specific channel enable or not
3229   uint32_t  max_mem_clk;                   // max memory clock of this memory in unit of 10kHz, =0 means it is not defined
3230   uint16_t  reserved[3];
3231   uint16_t  mem_voltage;                   // mem_voltage
3232   uint16_t  vram_module_size;              // Size of atom_vram_module_v9
3233   uint8_t   ext_memory_id;                 // Current memory module ID
3234   uint8_t   memory_type;                   // enum of atom_dgpu_vram_type
3235   uint8_t   channel_num;                   // Number of mem. channels supported in this module
3236   uint8_t   channel_width;                 // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
3237   uint8_t   density;                       // _8Mx32, _16Mx32, _16Mx16, _32Mx16
3238   uint8_t   tunningset_id;                 // MC phy registers set per.
3239   uint8_t   vender_rev_id;                 // [7:4] Revision, [3:0] Vendor code
3240   uint8_t   refreshrate;                   // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
3241   uint8_t   hbm_ven_rev_id;		   // hbm_ven_rev_id
3242   uint8_t   vram_rsd2;			   // reserved
3243   char    dram_pnstring[20];               // part number end with '0'.
3244 };
3245 
3246 struct atom_vram_info_header_v2_3 {
3247   struct   atom_common_table_header table_header;
3248   uint16_t mem_adjust_tbloffset;                         // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust setting
3249   uint16_t mem_clk_patch_tbloffset;                      // offset of atom_umc_init_reg_block structure for memory clock specific UMC setting
3250   uint16_t mc_adjust_pertile_tbloffset;                  // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
3251   uint16_t mc_phyinit_tbloffset;                         // offset of atom_umc_init_reg_block structure for MC phy init set
3252   uint16_t dram_data_remap_tbloffset;                    // reserved for now
3253   uint16_t tmrs_seq_offset;                              // offset of HBM tmrs
3254   uint16_t post_ucode_init_offset;                       // offset of atom_umc_init_reg_block structure for MC phy init after MC uCode complete umc init
3255   uint16_t vram_rsd2;
3256   uint8_t  vram_module_num;                              // indicate number of VRAM module
3257   uint8_t  umcip_min_ver;
3258   uint8_t  umcip_max_ver;
3259   uint8_t  mc_phy_tile_num;                              // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
3260   struct   atom_vram_module_v9  vram_module[16];         // just for allocation, real number of blocks is in ucNumOfVRAMModule;
3261 };
3262 
3263 /*
3264   ***************************************************************************
3265     Data Table vram_info v3.0  structure
3266   ***************************************************************************
3267 */
3268 struct atom_vram_module_v3_0 {
3269 	uint8_t density;
3270 	uint8_t tunningset_id;
3271 	uint8_t ext_memory_id;
3272 	uint8_t dram_vendor_id;
3273 	uint16_t dram_info_offset;
3274 	uint16_t mem_tuning_offset;
3275 	uint16_t tmrs_seq_offset;
3276 	uint16_t reserved1;
3277 	uint32_t dram_size_per_ch;
3278 	uint32_t reserved[3];
3279 	char dram_pnstring[40];
3280 };
3281 
3282 struct atom_vram_info_header_v3_0 {
3283 	struct atom_common_table_header table_header;
3284 	uint16_t mem_tuning_table_offset;
3285 	uint16_t dram_info_table_offset;
3286 	uint16_t tmrs_table_offset;
3287 	uint16_t mc_init_table_offset;
3288 	uint16_t dram_data_remap_table_offset;
3289 	uint16_t umc_emuinittable_offset;
3290 	uint16_t reserved_sub_table_offset[2];
3291 	uint8_t vram_module_num;
3292 	uint8_t umcip_min_ver;
3293 	uint8_t umcip_max_ver;
3294 	uint8_t mc_phy_tile_num;
3295 	uint8_t memory_type;
3296 	uint8_t channel_num;
3297 	uint8_t channel_width;
3298 	uint8_t reserved1;
3299 	uint32_t channel_enable;
3300 	uint32_t channel1_enable;
3301 	uint32_t feature_enable;
3302 	uint32_t feature1_enable;
3303 	uint32_t hardcode_mem_size;
3304 	uint32_t reserved4[4];
3305 	struct atom_vram_module_v3_0 vram_module[8];
3306 };
3307 
3308 struct atom_umc_register_addr_info{
3309   uint32_t  umc_register_addr:24;
3310   uint32_t  umc_reg_type_ind:1;
3311   uint32_t  umc_reg_rsvd:7;
3312 };
3313 
3314 //atom_umc_register_addr_info.
3315 enum atom_umc_register_addr_info_flag{
3316   b3ATOM_UMC_REG_ADD_INFO_INDIRECT_ACCESS  =0x01,
3317 };
3318 
3319 union atom_umc_register_addr_info_access
3320 {
3321   struct atom_umc_register_addr_info umc_reg_addr;
3322   uint32_t u32umc_reg_addr;
3323 };
3324 
3325 struct atom_umc_reg_setting_id_config{
3326   uint32_t memclockrange:24;
3327   uint32_t mem_blk_id:8;
3328 };
3329 
3330 union atom_umc_reg_setting_id_config_access
3331 {
3332   struct atom_umc_reg_setting_id_config umc_id_access;
3333   uint32_t  u32umc_id_access;
3334 };
3335 
3336 struct atom_umc_reg_setting_data_block{
3337   union atom_umc_reg_setting_id_config_access  block_id;
3338   uint32_t u32umc_reg_data[1];
3339 };
3340 
3341 struct atom_umc_init_reg_block{
3342   uint16_t umc_reg_num;
3343   uint16_t reserved;
3344   union atom_umc_register_addr_info_access umc_reg_list[1];     //for allocation purpose, the real number come from umc_reg_num;
3345   struct atom_umc_reg_setting_data_block umc_reg_setting_list[1];
3346 };
3347 
3348 struct atom_vram_module_v10 {
3349   // Design Specific Values
3350   uint32_t  memory_size;                   // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
3351   uint32_t  channel_enable;                // bit vector, each bit indicate specific channel enable or not
3352   uint32_t  max_mem_clk;                   // max memory clock of this memory in unit of 10kHz, =0 means it is not defined
3353   uint16_t  reserved[3];
3354   uint16_t  mem_voltage;                   // mem_voltage
3355   uint16_t  vram_module_size;              // Size of atom_vram_module_v9
3356   uint8_t   ext_memory_id;                 // Current memory module ID
3357   uint8_t   memory_type;                   // enum of atom_dgpu_vram_type
3358   uint8_t   channel_num;                   // Number of mem. channels supported in this module
3359   uint8_t   channel_width;                 // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
3360   uint8_t   density;                       // _8Mx32, _16Mx32, _16Mx16, _32Mx16
3361   uint8_t   tunningset_id;                 // MC phy registers set per
3362   uint8_t   vender_rev_id;                 // [7:4] Revision, [3:0] Vendor code
3363   uint8_t   refreshrate;                   // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
3364   uint8_t   vram_flags;			   // bit0= bankgroup enable
3365   uint8_t   vram_rsd2;			   // reserved
3366   uint16_t  gddr6_mr10;                    // gddr6 mode register10 value
3367   uint16_t  gddr6_mr1;                     // gddr6 mode register1 value
3368   uint16_t  gddr6_mr2;                     // gddr6 mode register2 value
3369   uint16_t  gddr6_mr7;                     // gddr6 mode register7 value
3370   char    dram_pnstring[20];               // part number end with '0'
3371 };
3372 
3373 struct atom_vram_info_header_v2_4 {
3374   struct   atom_common_table_header table_header;
3375   uint16_t mem_adjust_tbloffset;                         // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust setting
3376   uint16_t mem_clk_patch_tbloffset;                      // offset of atom_umc_init_reg_block structure for memory clock specific UMC setting
3377   uint16_t mc_adjust_pertile_tbloffset;                  // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
3378   uint16_t mc_phyinit_tbloffset;                         // offset of atom_umc_init_reg_block structure for MC phy init set
3379   uint16_t dram_data_remap_tbloffset;                    // reserved for now
3380   uint16_t reserved;                                     // offset of reserved
3381   uint16_t post_ucode_init_offset;                       // offset of atom_umc_init_reg_block structure for MC phy init after MC uCode complete umc init
3382   uint16_t vram_rsd2;
3383   uint8_t  vram_module_num;                              // indicate number of VRAM module
3384   uint8_t  umcip_min_ver;
3385   uint8_t  umcip_max_ver;
3386   uint8_t  mc_phy_tile_num;                              // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
3387   struct   atom_vram_module_v10  vram_module[16];        // just for allocation, real number of blocks is in ucNumOfVRAMModule;
3388 };
3389 
3390 struct atom_vram_module_v11 {
3391 	// Design Specific Values
3392 	uint32_t  memory_size;                   // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
3393 	uint32_t  channel_enable;                // bit vector, each bit indicate specific channel enable or not
3394 	uint16_t  mem_voltage;                   // mem_voltage
3395 	uint16_t  vram_module_size;              // Size of atom_vram_module_v9
3396 	uint8_t   ext_memory_id;                 // Current memory module ID
3397 	uint8_t   memory_type;                   // enum of atom_dgpu_vram_type
3398 	uint8_t   channel_num;                   // Number of mem. channels supported in this module
3399 	uint8_t   channel_width;                 // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
3400 	uint8_t   density;                       // _8Mx32, _16Mx32, _16Mx16, _32Mx16
3401 	uint8_t   tunningset_id;                 // MC phy registers set per.
3402 	uint16_t  reserved[4];                   // reserved
3403 	uint8_t   vender_rev_id;                 // [7:4] Revision, [3:0] Vendor code
3404 	uint8_t   refreshrate;			 // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
3405 	uint8_t   vram_flags;			 // bit0= bankgroup enable
3406 	uint8_t   vram_rsd2;			 // reserved
3407 	uint16_t  gddr6_mr10;                    // gddr6 mode register10 value
3408 	uint16_t  gddr6_mr0;                     // gddr6 mode register0 value
3409 	uint16_t  gddr6_mr1;                     // gddr6 mode register1 value
3410 	uint16_t  gddr6_mr2;                     // gddr6 mode register2 value
3411 	uint16_t  gddr6_mr4;                     // gddr6 mode register4 value
3412 	uint16_t  gddr6_mr7;                     // gddr6 mode register7 value
3413 	uint16_t  gddr6_mr8;                     // gddr6 mode register8 value
3414 	char    dram_pnstring[40];               // part number end with '0'.
3415 };
3416 
3417 struct atom_gddr6_ac_timing_v2_5 {
3418 	uint32_t  u32umc_id_access;
3419 	uint8_t  RL;
3420 	uint8_t  WL;
3421 	uint8_t  tRAS;
3422 	uint8_t  tRC;
3423 
3424 	uint16_t  tREFI;
3425 	uint8_t  tRFC;
3426 	uint8_t  tRFCpb;
3427 
3428 	uint8_t  tRREFD;
3429 	uint8_t  tRCDRD;
3430 	uint8_t  tRCDWR;
3431 	uint8_t  tRP;
3432 
3433 	uint8_t  tRRDS;
3434 	uint8_t  tRRDL;
3435 	uint8_t  tWR;
3436 	uint8_t  tWTRS;
3437 
3438 	uint8_t  tWTRL;
3439 	uint8_t  tFAW;
3440 	uint8_t  tCCDS;
3441 	uint8_t  tCCDL;
3442 
3443 	uint8_t  tCRCRL;
3444 	uint8_t  tCRCWL;
3445 	uint8_t  tCKE;
3446 	uint8_t  tCKSRE;
3447 
3448 	uint8_t  tCKSRX;
3449 	uint8_t  tRTPS;
3450 	uint8_t  tRTPL;
3451 	uint8_t  tMRD;
3452 
3453 	uint8_t  tMOD;
3454 	uint8_t  tXS;
3455 	uint8_t  tXHP;
3456 	uint8_t  tXSMRS;
3457 
3458 	uint32_t  tXSH;
3459 
3460 	uint8_t  tPD;
3461 	uint8_t  tXP;
3462 	uint8_t  tCPDED;
3463 	uint8_t  tACTPDE;
3464 
3465 	uint8_t  tPREPDE;
3466 	uint8_t  tREFPDE;
3467 	uint8_t  tMRSPDEN;
3468 	uint8_t  tRDSRE;
3469 
3470 	uint8_t  tWRSRE;
3471 	uint8_t  tPPD;
3472 	uint8_t  tCCDMW;
3473 	uint8_t  tWTRTR;
3474 
3475 	uint8_t  tLTLTR;
3476 	uint8_t  tREFTR;
3477 	uint8_t  VNDR;
3478 	uint8_t  reserved[9];
3479 };
3480 
3481 struct atom_gddr6_bit_byte_remap {
3482 	uint32_t dphy_byteremap;    //mmUMC_DPHY_ByteRemap
3483 	uint32_t dphy_bitremap0;    //mmUMC_DPHY_BitRemap0
3484 	uint32_t dphy_bitremap1;    //mmUMC_DPHY_BitRemap1
3485 	uint32_t dphy_bitremap2;    //mmUMC_DPHY_BitRemap2
3486 	uint32_t aphy_bitremap0;    //mmUMC_APHY_BitRemap0
3487 	uint32_t aphy_bitremap1;    //mmUMC_APHY_BitRemap1
3488 	uint32_t phy_dram;          //mmUMC_PHY_DRAM
3489 };
3490 
3491 struct atom_gddr6_dram_data_remap {
3492 	uint32_t table_size;
3493 	uint8_t phyintf_ck_inverted[8];     //UMC_PHY_PHYINTF_CNTL.INV_CK
3494 	struct atom_gddr6_bit_byte_remap bit_byte_remap[16];
3495 };
3496 
3497 struct atom_vram_info_header_v2_5 {
3498 	struct   atom_common_table_header table_header;
3499 	uint16_t mem_adjust_tbloffset;                         // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust settings
3500 	uint16_t gddr6_ac_timing_offset;                     // offset of atom_gddr6_ac_timing_v2_5 structure for memory clock specific UMC settings
3501 	uint16_t mc_adjust_pertile_tbloffset;                  // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
3502 	uint16_t mc_phyinit_tbloffset;                         // offset of atom_umc_init_reg_block structure for MC phy init set
3503 	uint16_t dram_data_remap_tbloffset;                    // offset of atom_gddr6_dram_data_remap array to indicate DRAM data lane to GPU mapping
3504 	uint16_t reserved;                                     // offset of reserved
3505 	uint16_t post_ucode_init_offset;                       // offset of atom_umc_init_reg_block structure for MC phy init after MC uCode complete umc init
3506 	uint16_t strobe_mode_patch_tbloffset;                  // offset of atom_umc_init_reg_block structure for Strobe Mode memory clock specific UMC settings
3507 	uint8_t  vram_module_num;                              // indicate number of VRAM module
3508 	uint8_t  umcip_min_ver;
3509 	uint8_t  umcip_max_ver;
3510 	uint8_t  mc_phy_tile_num;                              // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
3511 	struct   atom_vram_module_v11  vram_module[16];        // just for allocation, real number of blocks is in ucNumOfVRAMModule;
3512 };
3513 
3514 struct atom_vram_info_header_v2_6 {
3515 	struct atom_common_table_header table_header;
3516 	uint16_t mem_adjust_tbloffset;
3517 	uint16_t mem_clk_patch_tbloffset;
3518 	uint16_t mc_adjust_pertile_tbloffset;
3519 	uint16_t mc_phyinit_tbloffset;
3520 	uint16_t dram_data_remap_tbloffset;
3521 	uint16_t tmrs_seq_offset;
3522 	uint16_t post_ucode_init_offset;
3523 	uint16_t vram_rsd2;
3524 	uint8_t  vram_module_num;
3525 	uint8_t  umcip_min_ver;
3526 	uint8_t  umcip_max_ver;
3527 	uint8_t  mc_phy_tile_num;
3528 	struct atom_vram_module_v9 vram_module[16];
3529 };
3530 /*
3531   ***************************************************************************
3532     Data Table voltageobject_info  structure
3533   ***************************************************************************
3534 */
3535 struct  atom_i2c_data_entry
3536 {
3537   uint16_t  i2c_reg_index;               // i2c register address, can be up to 16bit
3538   uint16_t  i2c_reg_data;                // i2c register data, can be up to 16bit
3539 };
3540 
3541 struct atom_voltage_object_header_v4{
3542   uint8_t    voltage_type;                           //enum atom_voltage_type
3543   uint8_t    voltage_mode;                           //enum atom_voltage_object_mode
3544   uint16_t   object_size;                            //Size of Object
3545 };
3546 
3547 // atom_voltage_object_header_v4.voltage_mode
3548 enum atom_voltage_object_mode
3549 {
3550    VOLTAGE_OBJ_GPIO_LUT              =  0,        //VOLTAGE and GPIO Lookup table ->atom_gpio_voltage_object_v4
3551    VOLTAGE_OBJ_VR_I2C_INIT_SEQ       =  3,        //VOLTAGE REGULATOR INIT sequence through I2C -> atom_i2c_voltage_object_v4
3552    VOLTAGE_OBJ_PHASE_LUT             =  4,        //Set Vregulator Phase lookup table ->atom_gpio_voltage_object_v4
3553    VOLTAGE_OBJ_SVID2                 =  7,        //Indicate voltage control by SVID2 ->atom_svid2_voltage_object_v4
3554    VOLTAGE_OBJ_EVV                   =  8,
3555    VOLTAGE_OBJ_MERGED_POWER          =  9,
3556 };
3557 
3558 struct  atom_i2c_voltage_object_v4
3559 {
3560    struct atom_voltage_object_header_v4 header;  // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
3561    uint8_t  regulator_id;                        //Indicate Voltage Regulator Id
3562    uint8_t  i2c_id;
3563    uint8_t  i2c_slave_addr;
3564    uint8_t  i2c_control_offset;
3565    uint8_t  i2c_flag;                            // Bit0: 0 - One byte data; 1 - Two byte data
3566    uint8_t  i2c_speed;                           // =0, use default i2c speed, otherwise use it in unit of kHz.
3567    uint8_t  reserved[2];
3568    struct atom_i2c_data_entry i2cdatalut[1];     // end with 0xff
3569 };
3570 
3571 // ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag
3572 enum atom_i2c_voltage_control_flag
3573 {
3574    VOLTAGE_DATA_ONE_BYTE = 0,
3575    VOLTAGE_DATA_TWO_BYTE = 1,
3576 };
3577 
3578 
3579 struct atom_voltage_gpio_map_lut
3580 {
3581   uint32_t  voltage_gpio_reg_val;              // The Voltage ID which is used to program GPIO register
3582   uint16_t  voltage_level_mv;                  // The corresponding Voltage Value, in mV
3583 };
3584 
3585 struct atom_gpio_voltage_object_v4
3586 {
3587    struct atom_voltage_object_header_v4 header;  // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
3588    uint8_t  gpio_control_id;                     // default is 0 which indicate control through CG VID mode
3589    uint8_t  gpio_entry_num;                      // indicate the entry numbers of Votlage/Gpio value Look up table
3590    uint8_t  phase_delay_us;                      // phase delay in unit of micro second
3591    uint8_t  reserved;
3592    uint32_t gpio_mask_val;                         // GPIO Mask value
3593    struct atom_voltage_gpio_map_lut voltage_gpio_lut[] __counted_by(gpio_entry_num);
3594 };
3595 
3596 struct  atom_svid2_voltage_object_v4
3597 {
3598    struct atom_voltage_object_header_v4 header;  // voltage mode = VOLTAGE_OBJ_SVID2
3599    uint8_t loadline_psi1;                        // bit4:0= loadline setting ( Core Loadline trim and offset trim ), bit5=0:PSI1_L disable =1: PSI1_L enable
3600    uint8_t psi0_l_vid_thresd;                    // VR PSI0_L VID threshold
3601    uint8_t psi0_enable;                          //
3602    uint8_t maxvstep;
3603    uint8_t telemetry_offset;
3604    uint8_t telemetry_gain;
3605    uint16_t reserved1;
3606 };
3607 
3608 struct atom_merged_voltage_object_v4
3609 {
3610   struct atom_voltage_object_header_v4 header;  // voltage mode = VOLTAGE_OBJ_MERGED_POWER
3611   uint8_t  merged_powerrail_type;               //enum atom_voltage_type
3612   uint8_t  reserved[3];
3613 };
3614 
3615 union atom_voltage_object_v4{
3616   struct atom_gpio_voltage_object_v4 gpio_voltage_obj;
3617   struct atom_i2c_voltage_object_v4 i2c_voltage_obj;
3618   struct atom_svid2_voltage_object_v4 svid2_voltage_obj;
3619   struct atom_merged_voltage_object_v4 merged_voltage_obj;
3620 };
3621 
3622 struct  atom_voltage_objects_info_v4_1
3623 {
3624   struct atom_common_table_header table_header;
3625   union atom_voltage_object_v4 voltage_object[1];   //Info for Voltage control
3626 };
3627 
3628 
3629 /*
3630   ***************************************************************************
3631               All Command Function structure definition
3632   ***************************************************************************
3633 */
3634 
3635 /*
3636   ***************************************************************************
3637               Structures used by asic_init
3638   ***************************************************************************
3639 */
3640 
3641 struct asic_init_engine_parameters
3642 {
3643   uint32_t sclkfreqin10khz:24;
3644   uint32_t engineflag:8;              /* enum atom_asic_init_engine_flag  */
3645 };
3646 
3647 struct asic_init_mem_parameters
3648 {
3649   uint32_t mclkfreqin10khz:24;
3650   uint32_t memflag:8;                 /* enum atom_asic_init_mem_flag  */
3651 };
3652 
3653 struct asic_init_parameters_v2_1
3654 {
3655   struct asic_init_engine_parameters engineparam;
3656   struct asic_init_mem_parameters memparam;
3657 };
3658 
3659 struct asic_init_ps_allocation_v2_1
3660 {
3661   struct asic_init_parameters_v2_1 param;
3662   uint32_t reserved[16];
3663 };
3664 
3665 
3666 enum atom_asic_init_engine_flag
3667 {
3668   b3NORMAL_ENGINE_INIT = 0,
3669   b3SRIOV_SKIP_ASIC_INIT = 0x02,
3670   b3SRIOV_LOAD_UCODE = 0x40,
3671 };
3672 
3673 enum atom_asic_init_mem_flag
3674 {
3675   b3NORMAL_MEM_INIT = 0,
3676   b3DRAM_SELF_REFRESH_EXIT =0x20,
3677 };
3678 
3679 /*
3680   ***************************************************************************
3681               Structures used by setengineclock
3682   ***************************************************************************
3683 */
3684 
3685 struct set_engine_clock_parameters_v2_1
3686 {
3687   uint32_t sclkfreqin10khz:24;
3688   uint32_t sclkflag:8;              /* enum atom_set_engine_mem_clock_flag,  */
3689   uint32_t reserved[10];
3690 };
3691 
3692 struct set_engine_clock_ps_allocation_v2_1
3693 {
3694   struct set_engine_clock_parameters_v2_1 clockinfo;
3695   uint32_t reserved[10];
3696 };
3697 
3698 
3699 enum atom_set_engine_mem_clock_flag
3700 {
3701   b3NORMAL_CHANGE_CLOCK = 0,
3702   b3FIRST_TIME_CHANGE_CLOCK = 0x08,
3703   b3STORE_DPM_TRAINGING = 0x40,         //Applicable to memory clock change,when set, it store specific DPM mode training result
3704 };
3705 
3706 /*
3707   ***************************************************************************
3708               Structures used by getengineclock
3709   ***************************************************************************
3710 */
3711 struct get_engine_clock_parameter
3712 {
3713   uint32_t sclk_10khz;          // current engine speed in 10KHz unit
3714   uint32_t reserved;
3715 };
3716 
3717 /*
3718   ***************************************************************************
3719               Structures used by setmemoryclock
3720   ***************************************************************************
3721 */
3722 struct set_memory_clock_parameters_v2_1
3723 {
3724   uint32_t mclkfreqin10khz:24;
3725   uint32_t mclkflag:8;              /* enum atom_set_engine_mem_clock_flag,  */
3726   uint32_t reserved[10];
3727 };
3728 
3729 struct set_memory_clock_ps_allocation_v2_1
3730 {
3731   struct set_memory_clock_parameters_v2_1 clockinfo;
3732   uint32_t reserved[10];
3733 };
3734 
3735 
3736 /*
3737   ***************************************************************************
3738               Structures used by getmemoryclock
3739   ***************************************************************************
3740 */
3741 struct get_memory_clock_parameter
3742 {
3743   uint32_t mclk_10khz;          // current engine speed in 10KHz unit
3744   uint32_t reserved;
3745 };
3746 
3747 
3748 
3749 /*
3750   ***************************************************************************
3751               Structures used by setvoltage
3752   ***************************************************************************
3753 */
3754 
3755 struct set_voltage_parameters_v1_4
3756 {
3757   uint8_t  voltagetype;                /* enum atom_voltage_type */
3758   uint8_t  command;                    /* Indicate action: Set voltage level, enum atom_set_voltage_command */
3759   uint16_t vlevel_mv;                  /* real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) */
3760 };
3761 
3762 //set_voltage_parameters_v2_1.voltagemode
3763 enum atom_set_voltage_command{
3764   ATOM_SET_VOLTAGE  = 0,
3765   ATOM_INIT_VOLTAGE_REGULATOR = 3,
3766   ATOM_SET_VOLTAGE_PHASE = 4,
3767   ATOM_GET_LEAKAGE_ID    = 8,
3768 };
3769 
3770 struct set_voltage_ps_allocation_v1_4
3771 {
3772   struct set_voltage_parameters_v1_4 setvoltageparam;
3773   uint32_t reserved[10];
3774 };
3775 
3776 
3777 /*
3778   ***************************************************************************
3779               Structures used by computegpuclockparam
3780   ***************************************************************************
3781 */
3782 
3783 //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
3784 enum atom_gpu_clock_type
3785 {
3786   COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK =0x00,
3787   COMPUTE_GPUCLK_INPUT_FLAG_GFXCLK =0x01,
3788   COMPUTE_GPUCLK_INPUT_FLAG_UCLK =0x02,
3789 };
3790 
3791 struct compute_gpu_clock_input_parameter_v1_8
3792 {
3793   uint32_t  gpuclock_10khz:24;         //Input= target clock, output = actual clock
3794   uint32_t  gpu_clock_type:8;          //Input indicate clock type: enum atom_gpu_clock_type
3795   uint32_t  reserved[5];
3796 };
3797 
3798 
3799 struct compute_gpu_clock_output_parameter_v1_8
3800 {
3801   uint32_t  gpuclock_10khz:24;              //Input= target clock, output = actual clock
3802   uint32_t  dfs_did:8;                      //return parameter: DFS divider which is used to program to register directly
3803   uint32_t  pll_fb_mult;                    //Feedback Multiplier, bit 8:0 int, bit 15:12 post_div, bit 31:16 frac
3804   uint32_t  pll_ss_fbsmult;                 // Spread FB Mult: bit 8:0 int, bit 31:16 frac
3805   uint16_t  pll_ss_slew_frac;
3806   uint8_t   pll_ss_enable;
3807   uint8_t   reserved;
3808   uint32_t  reserved1[2];
3809 };
3810 
3811 
3812 
3813 /*
3814   ***************************************************************************
3815               Structures used by ReadEfuseValue
3816   ***************************************************************************
3817 */
3818 
3819 struct read_efuse_input_parameters_v3_1
3820 {
3821   uint16_t efuse_start_index;
3822   uint8_t  reserved;
3823   uint8_t  bitslen;
3824 };
3825 
3826 // ReadEfuseValue input/output parameter
3827 union read_efuse_value_parameters_v3_1
3828 {
3829   struct read_efuse_input_parameters_v3_1 efuse_info;
3830   uint32_t efusevalue;
3831 };
3832 
3833 
3834 /*
3835   ***************************************************************************
3836               Structures used by getsmuclockinfo
3837   ***************************************************************************
3838 */
3839 struct atom_get_smu_clock_info_parameters_v3_1
3840 {
3841   uint8_t syspll_id;          // 0= syspll0, 1=syspll1, 2=syspll2
3842   uint8_t clk_id;             // atom_smu9_syspll0_clock_id  (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
3843   uint8_t command;            // enum of atom_get_smu_clock_info_command
3844   uint8_t dfsdid;             // =0: get DFS DID from register, >0, give DFS divider, (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
3845 };
3846 
3847 enum atom_get_smu_clock_info_command
3848 {
3849   GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ       = 0,
3850   GET_SMU_CLOCK_INFO_V3_1_GET_PLLVCO_FREQ      = 1,
3851   GET_SMU_CLOCK_INFO_V3_1_GET_PLLREFCLK_FREQ   = 2,
3852 };
3853 
3854 enum atom_smu9_syspll0_clock_id
3855 {
3856   SMU9_SYSPLL0_SMNCLK_ID   = 0,       //  SMNCLK
3857   SMU9_SYSPLL0_SOCCLK_ID   = 1,       //	SOCCLK (FCLK)
3858   SMU9_SYSPLL0_MP0CLK_ID   = 2,       //	MP0CLK
3859   SMU9_SYSPLL0_MP1CLK_ID   = 3,       //	MP1CLK
3860   SMU9_SYSPLL0_LCLK_ID     = 4,       //	LCLK
3861   SMU9_SYSPLL0_DCLK_ID     = 5,       //	DCLK
3862   SMU9_SYSPLL0_VCLK_ID     = 6,       //	VCLK
3863   SMU9_SYSPLL0_ECLK_ID     = 7,       //	ECLK
3864   SMU9_SYSPLL0_DCEFCLK_ID  = 8,       //	DCEFCLK
3865   SMU9_SYSPLL0_DPREFCLK_ID = 10,      //	DPREFCLK
3866   SMU9_SYSPLL0_DISPCLK_ID  = 11,      //	DISPCLK
3867 };
3868 
3869 enum atom_smu11_syspll_id {
3870   SMU11_SYSPLL0_ID            = 0,
3871   SMU11_SYSPLL1_0_ID          = 1,
3872   SMU11_SYSPLL1_1_ID          = 2,
3873   SMU11_SYSPLL1_2_ID          = 3,
3874   SMU11_SYSPLL2_ID            = 4,
3875   SMU11_SYSPLL3_0_ID          = 5,
3876   SMU11_SYSPLL3_1_ID          = 6,
3877 };
3878 
3879 enum atom_smu11_syspll0_clock_id {
3880   SMU11_SYSPLL0_ECLK_ID     = 0,       //	ECLK
3881   SMU11_SYSPLL0_SOCCLK_ID   = 1,       //	SOCCLK
3882   SMU11_SYSPLL0_MP0CLK_ID   = 2,       //	MP0CLK
3883   SMU11_SYSPLL0_DCLK_ID     = 3,       //	DCLK
3884   SMU11_SYSPLL0_VCLK_ID     = 4,       //	VCLK
3885   SMU11_SYSPLL0_DCEFCLK_ID  = 5,       //	DCEFCLK
3886 };
3887 
3888 enum atom_smu11_syspll1_0_clock_id {
3889   SMU11_SYSPLL1_0_UCLKA_ID   = 0,       // UCLK_a
3890 };
3891 
3892 enum atom_smu11_syspll1_1_clock_id {
3893   SMU11_SYSPLL1_0_UCLKB_ID   = 0,       // UCLK_b
3894 };
3895 
3896 enum atom_smu11_syspll1_2_clock_id {
3897   SMU11_SYSPLL1_0_FCLK_ID   = 0,        // FCLK
3898 };
3899 
3900 enum atom_smu11_syspll2_clock_id {
3901   SMU11_SYSPLL2_GFXCLK_ID   = 0,        // GFXCLK
3902 };
3903 
3904 enum atom_smu11_syspll3_0_clock_id {
3905   SMU11_SYSPLL3_0_WAFCLK_ID = 0,       //	WAFCLK
3906   SMU11_SYSPLL3_0_DISPCLK_ID = 1,      //	DISPCLK
3907   SMU11_SYSPLL3_0_DPREFCLK_ID = 2,     //	DPREFCLK
3908 };
3909 
3910 enum atom_smu11_syspll3_1_clock_id {
3911   SMU11_SYSPLL3_1_MP1CLK_ID = 0,       //	MP1CLK
3912   SMU11_SYSPLL3_1_SMNCLK_ID = 1,       //	SMNCLK
3913   SMU11_SYSPLL3_1_LCLK_ID = 2,         //	LCLK
3914 };
3915 
3916 enum atom_smu12_syspll_id {
3917   SMU12_SYSPLL0_ID          = 0,
3918   SMU12_SYSPLL1_ID          = 1,
3919   SMU12_SYSPLL2_ID          = 2,
3920   SMU12_SYSPLL3_0_ID        = 3,
3921   SMU12_SYSPLL3_1_ID        = 4,
3922 };
3923 
3924 enum atom_smu12_syspll0_clock_id {
3925   SMU12_SYSPLL0_SMNCLK_ID   = 0,			//	SOCCLK
3926   SMU12_SYSPLL0_SOCCLK_ID   = 1,			//	SOCCLK
3927   SMU12_SYSPLL0_MP0CLK_ID   = 2,			//	MP0CLK
3928   SMU12_SYSPLL0_MP1CLK_ID   = 3,			//	MP1CLK
3929   SMU12_SYSPLL0_MP2CLK_ID   = 4,			//	MP2CLK
3930   SMU12_SYSPLL0_VCLK_ID     = 5,			//	VCLK
3931   SMU12_SYSPLL0_LCLK_ID     = 6,			//	LCLK
3932   SMU12_SYSPLL0_DCLK_ID     = 7,			//	DCLK
3933   SMU12_SYSPLL0_ACLK_ID     = 8,			//	ACLK
3934   SMU12_SYSPLL0_ISPCLK_ID   = 9,			//	ISPCLK
3935   SMU12_SYSPLL0_SHUBCLK_ID  = 10,			//	SHUBCLK
3936 };
3937 
3938 enum atom_smu12_syspll1_clock_id {
3939   SMU12_SYSPLL1_DISPCLK_ID  = 0,      //	DISPCLK
3940   SMU12_SYSPLL1_DPPCLK_ID   = 1,      //	DPPCLK
3941   SMU12_SYSPLL1_DPREFCLK_ID = 2,      //	DPREFCLK
3942   SMU12_SYSPLL1_DCFCLK_ID   = 3,      //	DCFCLK
3943 };
3944 
3945 enum atom_smu12_syspll2_clock_id {
3946   SMU12_SYSPLL2_Pre_GFXCLK_ID = 0,   // Pre_GFXCLK
3947 };
3948 
3949 enum atom_smu12_syspll3_0_clock_id {
3950   SMU12_SYSPLL3_0_FCLK_ID = 0,      //	FCLK
3951 };
3952 
3953 enum atom_smu12_syspll3_1_clock_id {
3954   SMU12_SYSPLL3_1_UMCCLK_ID = 0,    //	UMCCLK
3955 };
3956 
3957 struct  atom_get_smu_clock_info_output_parameters_v3_1
3958 {
3959   union {
3960     uint32_t smu_clock_freq_hz;
3961     uint32_t syspllvcofreq_10khz;
3962     uint32_t sysspllrefclk_10khz;
3963   }atom_smu_outputclkfreq;
3964 };
3965 
3966 
3967 
3968 /*
3969   ***************************************************************************
3970               Structures used by dynamicmemorysettings
3971   ***************************************************************************
3972 */
3973 
3974 enum atom_dynamic_memory_setting_command
3975 {
3976   COMPUTE_MEMORY_PLL_PARAM = 1,
3977   COMPUTE_ENGINE_PLL_PARAM = 2,
3978   ADJUST_MC_SETTING_PARAM = 3,
3979 };
3980 
3981 /* when command = COMPUTE_MEMORY_PLL_PARAM or ADJUST_MC_SETTING_PARAM */
3982 struct dynamic_mclk_settings_parameters_v2_1
3983 {
3984   uint32_t  mclk_10khz:24;         //Input= target mclk
3985   uint32_t  command:8;             //command enum of atom_dynamic_memory_setting_command
3986   uint32_t  reserved;
3987 };
3988 
3989 /* when command = COMPUTE_ENGINE_PLL_PARAM */
3990 struct dynamic_sclk_settings_parameters_v2_1
3991 {
3992   uint32_t  sclk_10khz:24;         //Input= target mclk
3993   uint32_t  command:8;             //command enum of atom_dynamic_memory_setting_command
3994   uint32_t  mclk_10khz;
3995   uint32_t  reserved;
3996 };
3997 
3998 union dynamic_memory_settings_parameters_v2_1
3999 {
4000   struct dynamic_mclk_settings_parameters_v2_1 mclk_setting;
4001   struct dynamic_sclk_settings_parameters_v2_1 sclk_setting;
4002 };
4003 
4004 
4005 
4006 /*
4007   ***************************************************************************
4008               Structures used by memorytraining
4009   ***************************************************************************
4010 */
4011 
4012 enum atom_umc6_0_ucode_function_call_enum_id
4013 {
4014   UMC60_UCODE_FUNC_ID_REINIT                 = 0,
4015   UMC60_UCODE_FUNC_ID_ENTER_SELFREFRESH      = 1,
4016   UMC60_UCODE_FUNC_ID_EXIT_SELFREFRESH       = 2,
4017 };
4018 
4019 
4020 struct memory_training_parameters_v2_1
4021 {
4022   uint8_t ucode_func_id;
4023   uint8_t ucode_reserved[3];
4024   uint32_t reserved[5];
4025 };
4026 
4027 
4028 /*
4029   ***************************************************************************
4030               Structures used by setpixelclock
4031   ***************************************************************************
4032 */
4033 
4034 struct set_pixel_clock_parameter_v1_7
4035 {
4036     uint32_t pixclk_100hz;               // target the pixel clock to drive the CRTC timing in unit of 100Hz.
4037 
4038     uint8_t  pll_id;                     // ATOM_PHY_PLL0/ATOM_PHY_PLL1/ATOM_PPLL0
4039     uint8_t  encoderobjid;               // ASIC encoder id defined in objectId.h,
4040                                          // indicate which graphic encoder will be used.
4041     uint8_t  encoder_mode;               // Encoder mode:
4042     uint8_t  miscinfo;                   // enum atom_set_pixel_clock_v1_7_misc_info
4043     uint8_t  crtc_id;                    // enum of atom_crtc_def
4044     uint8_t  deep_color_ratio;           // HDMI panel bit depth: enum atom_set_pixel_clock_v1_7_deepcolor_ratio
4045     uint8_t  reserved1[2];
4046     uint32_t reserved2;
4047 };
4048 
4049 //ucMiscInfo
4050 enum atom_set_pixel_clock_v1_7_misc_info
4051 {
4052   PIXEL_CLOCK_V7_MISC_FORCE_PROG_PPLL         = 0x01,
4053   PIXEL_CLOCK_V7_MISC_PROG_PHYPLL             = 0x02,
4054   PIXEL_CLOCK_V7_MISC_YUV420_MODE             = 0x04,
4055   PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN         = 0x08,
4056   PIXEL_CLOCK_V7_MISC_REF_DIV_SRC             = 0x30,
4057   PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_XTALIN      = 0x00,
4058   PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_PCIE        = 0x10,
4059   PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_GENLK       = 0x20,
4060   PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_REFPAD      = 0x30,
4061   PIXEL_CLOCK_V7_MISC_ATOMIC_UPDATE           = 0x40,
4062   PIXEL_CLOCK_V7_MISC_FORCE_SS_DIS            = 0x80,
4063 };
4064 
4065 /* deep_color_ratio */
4066 enum atom_set_pixel_clock_v1_7_deepcolor_ratio
4067 {
4068   PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS          = 0x00,      //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
4069   PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4          = 0x01,      //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
4070   PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2          = 0x02,      //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
4071   PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1          = 0x03,      //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
4072 };
4073 
4074 /*
4075   ***************************************************************************
4076               Structures used by setdceclock
4077   ***************************************************************************
4078 */
4079 
4080 // SetDCEClock input parameter for DCE11.2( ELM and BF ) and above
4081 struct set_dce_clock_parameters_v2_1
4082 {
4083   uint32_t dceclk_10khz;                               // target DCE frequency in unit of 10KHZ, return real DISPCLK/DPREFCLK frequency.
4084   uint8_t  dceclktype;                                 // =0: DISPCLK  =1: DPREFCLK  =2: PIXCLK
4085   uint8_t  dceclksrc;                                  // ATOM_PLL0 or ATOM_GCK_DFS or ATOM_FCH_CLK or ATOM_COMBOPHY_PLLx
4086   uint8_t  dceclkflag;                                 // Bit [1:0] = PPLL ref clock source ( when ucDCEClkSrc= ATOM_PPLL0 )
4087   uint8_t  crtc_id;                                    // ucDisp Pipe Id, ATOM_CRTC0/1/2/..., use only when ucDCEClkType = PIXCLK
4088 };
4089 
4090 //ucDCEClkType
4091 enum atom_set_dce_clock_clock_type
4092 {
4093   DCE_CLOCK_TYPE_DISPCLK                      = 0,
4094   DCE_CLOCK_TYPE_DPREFCLK                     = 1,
4095   DCE_CLOCK_TYPE_PIXELCLK                     = 2,        // used by VBIOS internally, called by SetPixelClock
4096 };
4097 
4098 //ucDCEClkFlag when ucDCEClkType == DPREFCLK
4099 enum atom_set_dce_clock_dprefclk_flag
4100 {
4101   DCE_CLOCK_FLAG_PLL_REFCLK_SRC_MASK          = 0x03,
4102   DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENERICA      = 0x00,
4103   DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENLK         = 0x01,
4104   DCE_CLOCK_FLAG_PLL_REFCLK_SRC_PCIE          = 0x02,
4105   DCE_CLOCK_FLAG_PLL_REFCLK_SRC_XTALIN        = 0x03,
4106 };
4107 
4108 //ucDCEClkFlag when ucDCEClkType == PIXCLK
4109 enum atom_set_dce_clock_pixclk_flag
4110 {
4111   DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_MASK    = 0x03,
4112   DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_DIS     = 0x00,      //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
4113   DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_5_4     = 0x01,      //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
4114   DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_3_2     = 0x02,      //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
4115   DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_2_1     = 0x03,      //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
4116   DCE_CLOCK_FLAG_PIXCLK_YUV420_MODE           = 0x04,
4117 };
4118 
4119 struct set_dce_clock_ps_allocation_v2_1
4120 {
4121   struct set_dce_clock_parameters_v2_1 param;
4122   uint32_t ulReserved[2];
4123 };
4124 
4125 
4126 /****************************************************************************/
4127 // Structures used by BlankCRTC
4128 /****************************************************************************/
4129 struct blank_crtc_parameters
4130 {
4131   uint8_t  crtc_id;                   // enum atom_crtc_def
4132   uint8_t  blanking;                  // enum atom_blank_crtc_command
4133   uint16_t reserved;
4134   uint32_t reserved1;
4135 };
4136 
4137 enum atom_blank_crtc_command
4138 {
4139   ATOM_BLANKING         = 1,
4140   ATOM_BLANKING_OFF     = 0,
4141 };
4142 
4143 /****************************************************************************/
4144 // Structures used by enablecrtc
4145 /****************************************************************************/
4146 struct enable_crtc_parameters
4147 {
4148   uint8_t crtc_id;                    // enum atom_crtc_def
4149   uint8_t enable;                     // ATOM_ENABLE or ATOM_DISABLE
4150   uint8_t padding[2];
4151 };
4152 
4153 
4154 /****************************************************************************/
4155 // Structure used by EnableDispPowerGating
4156 /****************************************************************************/
4157 struct enable_disp_power_gating_parameters_v2_1
4158 {
4159   uint8_t disp_pipe_id;                // ATOM_CRTC1, ATOM_CRTC2, ...
4160   uint8_t enable;                     // ATOM_ENABLE or ATOM_DISABLE
4161   uint8_t padding[2];
4162 };
4163 
4164 struct enable_disp_power_gating_ps_allocation
4165 {
4166   struct enable_disp_power_gating_parameters_v2_1 param;
4167   uint32_t ulReserved[4];
4168 };
4169 
4170 /****************************************************************************/
4171 // Structure used in setcrtc_usingdtdtiming
4172 /****************************************************************************/
4173 struct set_crtc_using_dtd_timing_parameters
4174 {
4175   uint16_t  h_size;
4176   uint16_t  h_blanking_time;
4177   uint16_t  v_size;
4178   uint16_t  v_blanking_time;
4179   uint16_t  h_syncoffset;
4180   uint16_t  h_syncwidth;
4181   uint16_t  v_syncoffset;
4182   uint16_t  v_syncwidth;
4183   uint16_t  modemiscinfo;
4184   uint8_t   h_border;
4185   uint8_t   v_border;
4186   uint8_t   crtc_id;                   // enum atom_crtc_def
4187   uint8_t   encoder_mode;			   // atom_encode_mode_def
4188   uint8_t   padding[2];
4189 };
4190 
4191 
4192 /****************************************************************************/
4193 // Structures used by processi2cchanneltransaction
4194 /****************************************************************************/
4195 struct process_i2c_channel_transaction_parameters
4196 {
4197   uint8_t i2cspeed_khz;
4198   union {
4199     uint8_t regindex;
4200     uint8_t status;                  /* enum atom_process_i2c_flag */
4201   } regind_status;
4202   uint16_t  i2c_data_out;
4203   uint8_t   flag;                    /* enum atom_process_i2c_status */
4204   uint8_t   trans_bytes;
4205   uint8_t   slave_addr;
4206   uint8_t   i2c_id;
4207 };
4208 
4209 //ucFlag
4210 enum atom_process_i2c_flag
4211 {
4212   HW_I2C_WRITE          = 1,
4213   HW_I2C_READ           = 0,
4214   I2C_2BYTE_ADDR        = 0x02,
4215   HW_I2C_SMBUS_BYTE_WR  = 0x04,
4216 };
4217 
4218 //status
4219 enum atom_process_i2c_status
4220 {
4221   HW_ASSISTED_I2C_STATUS_FAILURE     =2,
4222   HW_ASSISTED_I2C_STATUS_SUCCESS     =1,
4223 };
4224 
4225 
4226 /****************************************************************************/
4227 // Structures used by processauxchanneltransaction
4228 /****************************************************************************/
4229 
4230 struct process_aux_channel_transaction_parameters_v1_2
4231 {
4232   uint16_t aux_request;
4233   uint16_t dataout;
4234   uint8_t  channelid;
4235   union {
4236     uint8_t   reply_status;
4237     uint8_t   aux_delay;
4238   } aux_status_delay;
4239   uint8_t   dataout_len;
4240   uint8_t   hpd_id;                                       //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
4241 };
4242 
4243 
4244 /****************************************************************************/
4245 // Structures used by selectcrtc_source
4246 /****************************************************************************/
4247 
4248 struct select_crtc_source_parameters_v2_3
4249 {
4250   uint8_t crtc_id;                        // enum atom_crtc_def
4251   uint8_t encoder_id;                     // enum atom_dig_def
4252   uint8_t encode_mode;                    // enum atom_encode_mode_def
4253   uint8_t dst_bpc;                        // enum atom_panel_bit_per_color
4254 };
4255 
4256 
4257 /****************************************************************************/
4258 // Structures used by digxencodercontrol
4259 /****************************************************************************/
4260 
4261 // ucAction:
4262 enum atom_dig_encoder_control_action
4263 {
4264   ATOM_ENCODER_CMD_DISABLE_DIG                  = 0,
4265   ATOM_ENCODER_CMD_ENABLE_DIG                   = 1,
4266   ATOM_ENCODER_CMD_DP_LINK_TRAINING_START       = 0x08,
4267   ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1    = 0x09,
4268   ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2    = 0x0a,
4269   ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3    = 0x13,
4270   ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE    = 0x0b,
4271   ATOM_ENCODER_CMD_DP_VIDEO_OFF                 = 0x0c,
4272   ATOM_ENCODER_CMD_DP_VIDEO_ON                  = 0x0d,
4273   ATOM_ENCODER_CMD_SETUP_PANEL_MODE             = 0x10,
4274   ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN4    = 0x14,
4275   ATOM_ENCODER_CMD_STREAM_SETUP                 = 0x0F,
4276   ATOM_ENCODER_CMD_LINK_SETUP                   = 0x11,
4277   ATOM_ENCODER_CMD_ENCODER_BLANK                = 0x12,
4278 };
4279 
4280 //define ucPanelMode
4281 enum atom_dig_encoder_control_panelmode
4282 {
4283   DP_PANEL_MODE_DISABLE                        = 0x00,
4284   DP_PANEL_MODE_ENABLE_eDP_MODE                = 0x01,
4285   DP_PANEL_MODE_ENABLE_LVLINK_MODE             = 0x11,
4286 };
4287 
4288 //ucDigId
4289 enum atom_dig_encoder_control_v5_digid
4290 {
4291   ATOM_ENCODER_CONFIG_V5_DIG0_ENCODER           = 0x00,
4292   ATOM_ENCODER_CONFIG_V5_DIG1_ENCODER           = 0x01,
4293   ATOM_ENCODER_CONFIG_V5_DIG2_ENCODER           = 0x02,
4294   ATOM_ENCODER_CONFIG_V5_DIG3_ENCODER           = 0x03,
4295   ATOM_ENCODER_CONFIG_V5_DIG4_ENCODER           = 0x04,
4296   ATOM_ENCODER_CONFIG_V5_DIG5_ENCODER           = 0x05,
4297   ATOM_ENCODER_CONFIG_V5_DIG6_ENCODER           = 0x06,
4298   ATOM_ENCODER_CONFIG_V5_DIG7_ENCODER           = 0x07,
4299 };
4300 
4301 struct dig_encoder_stream_setup_parameters_v1_5
4302 {
4303   uint8_t digid;            // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
4304   uint8_t action;           // =  ATOM_ENOCODER_CMD_STREAM_SETUP
4305   uint8_t digmode;          // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
4306   uint8_t lanenum;          // Lane number
4307   uint32_t pclk_10khz;      // Pixel Clock in 10Khz
4308   uint8_t bitpercolor;
4309   uint8_t dplinkrate_270mhz;//= DP link rate/270Mhz, =6: 1.62G  = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc
4310   uint8_t reserved[2];
4311 };
4312 
4313 struct dig_encoder_link_setup_parameters_v1_5
4314 {
4315   uint8_t digid;           // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
4316   uint8_t action;          // =  ATOM_ENOCODER_CMD_LINK_SETUP
4317   uint8_t digmode;         // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
4318   uint8_t lanenum;         // Lane number
4319   uint8_t symclk_10khz;    // Symbol Clock in 10Khz
4320   uint8_t hpd_sel;
4321   uint8_t digfe_sel;       // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
4322   uint8_t reserved[2];
4323 };
4324 
4325 struct dp_panel_mode_set_parameters_v1_5
4326 {
4327   uint8_t digid;              // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
4328   uint8_t action;             // = ATOM_ENCODER_CMD_DPLINK_SETUP
4329   uint8_t panelmode;      // enum atom_dig_encoder_control_panelmode
4330   uint8_t reserved1;
4331   uint32_t reserved2[2];
4332 };
4333 
4334 struct dig_encoder_generic_cmd_parameters_v1_5
4335 {
4336   uint8_t digid;           // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
4337   uint8_t action;          // = rest of generic encoder command which does not carry any parameters
4338   uint8_t reserved1[2];
4339   uint32_t reserved2[2];
4340 };
4341 
4342 union dig_encoder_control_parameters_v1_5
4343 {
4344   struct dig_encoder_generic_cmd_parameters_v1_5  cmd_param;
4345   struct dig_encoder_stream_setup_parameters_v1_5 stream_param;
4346   struct dig_encoder_link_setup_parameters_v1_5   link_param;
4347   struct dp_panel_mode_set_parameters_v1_5 dppanel_param;
4348 };
4349 
4350 /*
4351   ***************************************************************************
4352               Structures used by dig1transmittercontrol
4353   ***************************************************************************
4354 */
4355 struct dig_transmitter_control_parameters_v1_6
4356 {
4357   uint8_t phyid;           // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
4358   uint8_t action;          // define as ATOM_TRANSMITER_ACTION_xxx
4359   union {
4360     uint8_t digmode;        // enum atom_encode_mode_def
4361     uint8_t dplaneset;      // DP voltage swing and pre-emphasis value defined in DPCD DP_LANE_SET, "DP_LANE_SET__xDB_y_zV"
4362   } mode_laneset;
4363   uint8_t  lanenum;        // Lane number 1, 2, 4, 8
4364   uint32_t symclk_10khz;   // Symbol Clock in 10Khz
4365   uint8_t  hpdsel;         // =1: HPD1, =2: HPD2, .... =6: HPD6, =0: HPD is not assigned
4366   uint8_t  digfe_sel;      // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
4367   uint8_t  connobj_id;     // Connector Object Id defined in ObjectId.h
4368   uint8_t  reserved;
4369   uint32_t reserved1;
4370 };
4371 
4372 struct dig_transmitter_control_ps_allocation_v1_6
4373 {
4374   struct dig_transmitter_control_parameters_v1_6 param;
4375   uint32_t reserved[4];
4376 };
4377 
4378 //ucAction
4379 enum atom_dig_transmitter_control_action
4380 {
4381   ATOM_TRANSMITTER_ACTION_DISABLE                 = 0,
4382   ATOM_TRANSMITTER_ACTION_ENABLE                  = 1,
4383   ATOM_TRANSMITTER_ACTION_LCD_BLOFF               = 2,
4384   ATOM_TRANSMITTER_ACTION_LCD_BLON                = 3,
4385   ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL   = 4,
4386   ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START      = 5,
4387   ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP       = 6,
4388   ATOM_TRANSMITTER_ACTION_INIT                    = 7,
4389   ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT          = 8,
4390   ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT           = 9,
4391   ATOM_TRANSMITTER_ACTION_SETUP                   = 10,
4392   ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH            = 11,
4393   ATOM_TRANSMITTER_ACTION_POWER_ON                = 12,
4394   ATOM_TRANSMITTER_ACTION_POWER_OFF               = 13,
4395 };
4396 
4397 // digfe_sel
4398 enum atom_dig_transmitter_control_digfe_sel
4399 {
4400   ATOM_TRANMSITTER_V6__DIGA_SEL                   = 0x01,
4401   ATOM_TRANMSITTER_V6__DIGB_SEL                   = 0x02,
4402   ATOM_TRANMSITTER_V6__DIGC_SEL                   = 0x04,
4403   ATOM_TRANMSITTER_V6__DIGD_SEL                   = 0x08,
4404   ATOM_TRANMSITTER_V6__DIGE_SEL                   = 0x10,
4405   ATOM_TRANMSITTER_V6__DIGF_SEL                   = 0x20,
4406   ATOM_TRANMSITTER_V6__DIGG_SEL                   = 0x40,
4407 };
4408 
4409 
4410 //ucHPDSel
4411 enum atom_dig_transmitter_control_hpd_sel
4412 {
4413   ATOM_TRANSMITTER_V6_NO_HPD_SEL                  = 0x00,
4414   ATOM_TRANSMITTER_V6_HPD1_SEL                    = 0x01,
4415   ATOM_TRANSMITTER_V6_HPD2_SEL                    = 0x02,
4416   ATOM_TRANSMITTER_V6_HPD3_SEL                    = 0x03,
4417   ATOM_TRANSMITTER_V6_HPD4_SEL                    = 0x04,
4418   ATOM_TRANSMITTER_V6_HPD5_SEL                    = 0x05,
4419   ATOM_TRANSMITTER_V6_HPD6_SEL                    = 0x06,
4420 };
4421 
4422 // ucDPLaneSet
4423 enum atom_dig_transmitter_control_dplaneset
4424 {
4425   DP_LANE_SET__0DB_0_4V                           = 0x00,
4426   DP_LANE_SET__0DB_0_6V                           = 0x01,
4427   DP_LANE_SET__0DB_0_8V                           = 0x02,
4428   DP_LANE_SET__0DB_1_2V                           = 0x03,
4429   DP_LANE_SET__3_5DB_0_4V                         = 0x08,
4430   DP_LANE_SET__3_5DB_0_6V                         = 0x09,
4431   DP_LANE_SET__3_5DB_0_8V                         = 0x0a,
4432   DP_LANE_SET__6DB_0_4V                           = 0x10,
4433   DP_LANE_SET__6DB_0_6V                           = 0x11,
4434   DP_LANE_SET__9_5DB_0_4V                         = 0x18,
4435 };
4436 
4437 
4438 
4439 /****************************************************************************/
4440 // Structures used by ExternalEncoderControl V2.4
4441 /****************************************************************************/
4442 
4443 struct external_encoder_control_parameters_v2_4
4444 {
4445   uint16_t pixelclock_10khz;  // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
4446   uint8_t  config;            // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
4447   uint8_t  action;            //
4448   uint8_t  encodermode;       // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
4449   uint8_t  lanenum;           // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
4450   uint8_t  bitpercolor;       // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
4451   uint8_t  hpd_id;
4452 };
4453 
4454 
4455 // ucAction
4456 enum external_encoder_control_action_def
4457 {
4458   EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT           = 0x00,
4459   EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT            = 0x01,
4460   EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT             = 0x07,
4461   EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP            = 0x0f,
4462   EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF     = 0x10,
4463   EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING         = 0x11,
4464   EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION        = 0x12,
4465   EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP                = 0x14,
4466 };
4467 
4468 // ucConfig
4469 enum external_encoder_control_v2_4_config_def
4470 {
4471   EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK          = 0x03,
4472   EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ       = 0x00,
4473   EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ       = 0x01,
4474   EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ       = 0x02,
4475   EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_3_24GHZ       = 0x03,
4476   EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS         = 0x70,
4477   EXTERNAL_ENCODER_CONFIG_V3_ENCODER1                 = 0x00,
4478   EXTERNAL_ENCODER_CONFIG_V3_ENCODER2                 = 0x10,
4479   EXTERNAL_ENCODER_CONFIG_V3_ENCODER3                 = 0x20,
4480 };
4481 
4482 struct external_encoder_control_ps_allocation_v2_4
4483 {
4484   struct external_encoder_control_parameters_v2_4 sExtEncoder;
4485   uint32_t reserved[2];
4486 };
4487 
4488 
4489 /*
4490   ***************************************************************************
4491                            AMD ACPI Table
4492 
4493   ***************************************************************************
4494 */
4495 
4496 struct amd_acpi_description_header{
4497   uint32_t signature;
4498   uint32_t tableLength;      //Length
4499   uint8_t  revision;
4500   uint8_t  checksum;
4501   uint8_t  oemId[6];
4502   uint8_t  oemTableId[8];    //UINT64  OemTableId;
4503   uint32_t oemRevision;
4504   uint32_t creatorId;
4505   uint32_t creatorRevision;
4506 };
4507 
4508 struct uefi_acpi_vfct{
4509   struct   amd_acpi_description_header sheader;
4510   uint8_t  tableUUID[16];    //0x24
4511   uint32_t vbiosimageoffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the structure.
4512   uint32_t lib1Imageoffset;  //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the structure.
4513   uint32_t reserved[4];      //0x3C
4514 };
4515 
4516 struct vfct_image_header{
4517   uint32_t  pcibus;          //0x4C
4518   uint32_t  pcidevice;       //0x50
4519   uint32_t  pcifunction;     //0x54
4520   uint16_t  vendorid;        //0x58
4521   uint16_t  deviceid;        //0x5A
4522   uint16_t  ssvid;           //0x5C
4523   uint16_t  ssid;            //0x5E
4524   uint32_t  revision;        //0x60
4525   uint32_t  imagelength;     //0x64
4526 };
4527 
4528 
4529 struct gop_vbios_content {
4530   struct vfct_image_header vbiosheader;
4531   uint8_t                  vbioscontent[1];
4532 };
4533 
4534 struct gop_lib1_content {
4535   struct vfct_image_header lib1header;
4536   uint8_t                  lib1content[1];
4537 };
4538 
4539 
4540 
4541 /*
4542   ***************************************************************************
4543                    Scratch Register definitions
4544   Each number below indicates which scratch register request, Active and
4545   Connect all share the same definitions as display_device_tag defines
4546   ***************************************************************************
4547 */
4548 
4549 enum scratch_register_def{
4550   ATOM_DEVICE_CONNECT_INFO_DEF      = 0,
4551   ATOM_BL_BRI_LEVEL_INFO_DEF        = 2,
4552   ATOM_ACTIVE_INFO_DEF              = 3,
4553   ATOM_LCD_INFO_DEF                 = 4,
4554   ATOM_DEVICE_REQ_INFO_DEF          = 5,
4555   ATOM_ACC_CHANGE_INFO_DEF          = 6,
4556   ATOM_PRE_OS_MODE_INFO_DEF         = 7,
4557   ATOM_PRE_OS_ASSERTION_DEF      = 8,    //For GOP to record a 32bit assertion code, this is enabled by default in prodution GOP drivers.
4558   ATOM_INTERNAL_TIMER_INFO_DEF      = 10,
4559 };
4560 
4561 enum scratch_device_connect_info_bit_def{
4562   ATOM_DISPLAY_LCD1_CONNECT           =0x0002,
4563   ATOM_DISPLAY_DFP1_CONNECT           =0x0008,
4564   ATOM_DISPLAY_DFP2_CONNECT           =0x0080,
4565   ATOM_DISPLAY_DFP3_CONNECT           =0x0200,
4566   ATOM_DISPLAY_DFP4_CONNECT           =0x0400,
4567   ATOM_DISPLAY_DFP5_CONNECT           =0x0800,
4568   ATOM_DISPLAY_DFP6_CONNECT           =0x0040,
4569   ATOM_DISPLAY_DFPx_CONNECT           =0x0ec8,
4570   ATOM_CONNECT_INFO_DEVICE_MASK       =0x0fff,
4571 };
4572 
4573 enum scratch_bl_bri_level_info_bit_def{
4574   ATOM_CURRENT_BL_LEVEL_SHIFT         =0x8,
4575 #ifndef _H2INC
4576   ATOM_CURRENT_BL_LEVEL_MASK          =0x0000ff00,
4577   ATOM_DEVICE_DPMS_STATE              =0x00010000,
4578 #endif
4579 };
4580 
4581 enum scratch_active_info_bits_def{
4582   ATOM_DISPLAY_LCD1_ACTIVE            =0x0002,
4583   ATOM_DISPLAY_DFP1_ACTIVE            =0x0008,
4584   ATOM_DISPLAY_DFP2_ACTIVE            =0x0080,
4585   ATOM_DISPLAY_DFP3_ACTIVE            =0x0200,
4586   ATOM_DISPLAY_DFP4_ACTIVE            =0x0400,
4587   ATOM_DISPLAY_DFP5_ACTIVE            =0x0800,
4588   ATOM_DISPLAY_DFP6_ACTIVE            =0x0040,
4589   ATOM_ACTIVE_INFO_DEVICE_MASK        =0x0fff,
4590 };
4591 
4592 enum scratch_device_req_info_bits_def{
4593   ATOM_DISPLAY_LCD1_REQ               =0x0002,
4594   ATOM_DISPLAY_DFP1_REQ               =0x0008,
4595   ATOM_DISPLAY_DFP2_REQ               =0x0080,
4596   ATOM_DISPLAY_DFP3_REQ               =0x0200,
4597   ATOM_DISPLAY_DFP4_REQ               =0x0400,
4598   ATOM_DISPLAY_DFP5_REQ               =0x0800,
4599   ATOM_DISPLAY_DFP6_REQ               =0x0040,
4600   ATOM_REQ_INFO_DEVICE_MASK           =0x0fff,
4601 };
4602 
4603 enum scratch_acc_change_info_bitshift_def{
4604   ATOM_ACC_CHANGE_ACC_MODE_SHIFT    =4,
4605   ATOM_ACC_CHANGE_LID_STATUS_SHIFT  =6,
4606 };
4607 
4608 enum scratch_acc_change_info_bits_def{
4609   ATOM_ACC_CHANGE_ACC_MODE          =0x00000010,
4610   ATOM_ACC_CHANGE_LID_STATUS        =0x00000040,
4611 };
4612 
4613 enum scratch_pre_os_mode_info_bits_def{
4614   ATOM_PRE_OS_MODE_MASK             =0x00000003,
4615   ATOM_PRE_OS_MODE_VGA              =0x00000000,
4616   ATOM_PRE_OS_MODE_VESA             =0x00000001,
4617   ATOM_PRE_OS_MODE_GOP              =0x00000002,
4618   ATOM_PRE_OS_MODE_PIXEL_DEPTH      =0x0000000C,
4619   ATOM_PRE_OS_MODE_PIXEL_FORMAT_MASK=0x000000F0,
4620   ATOM_PRE_OS_MODE_8BIT_PAL_EN      =0x00000100,
4621   ATOM_ASIC_INIT_COMPLETE           =0x00000200,
4622 #ifndef _H2INC
4623   ATOM_PRE_OS_MODE_NUMBER_MASK      =0xFFFF0000,
4624 #endif
4625 };
4626 
4627 
4628 
4629 /*
4630   ***************************************************************************
4631                        ATOM firmware ID header file
4632               !! Please keep it at end of the atomfirmware.h !!
4633   ***************************************************************************
4634 */
4635 #include "atomfirmwareid.h"
4636 #pragma pack()
4637 
4638 #endif
4639 
4640