1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 */ 22 23 #ifndef __AMD_SHARED_H__ 24 #define __AMD_SHARED_H__ 25 26 #include <drm/amd_asic_type.h> 27 #include <drm/drm_print.h> 28 29 30 #define AMD_MAX_USEC_TIMEOUT 1000000 /* 1000 ms */ 31 struct amdgpu_ip_block; 32 33 34 /* 35 * Chip flags 36 */ 37 enum amd_chip_flags { 38 AMD_ASIC_MASK = 0x0000ffffUL, 39 AMD_FLAGS_MASK = 0xffff0000UL, 40 AMD_IS_MOBILITY = 0x00010000UL, 41 AMD_IS_APU = 0x00020000UL, 42 AMD_IS_PX = 0x00040000UL, 43 AMD_EXP_HW_SUPPORT = 0x00080000UL, 44 }; 45 46 enum amd_apu_flags { 47 AMD_APU_IS_RAVEN = 0x00000001UL, 48 AMD_APU_IS_RAVEN2 = 0x00000002UL, 49 AMD_APU_IS_PICASSO = 0x00000004UL, 50 AMD_APU_IS_RENOIR = 0x00000008UL, 51 AMD_APU_IS_GREEN_SARDINE = 0x00000010UL, 52 AMD_APU_IS_VANGOGH = 0x00000020UL, 53 AMD_APU_IS_CYAN_SKILLFISH2 = 0x00000040UL, 54 }; 55 56 /** 57 * DOC: IP Blocks 58 * 59 * GPUs are composed of IP (intellectual property) blocks. These 60 * IP blocks provide various functionalities: display, graphics, 61 * video decode, etc. The IP blocks that comprise a particular GPU 62 * are listed in the GPU's respective SoC file. amdgpu_device.c 63 * acquires the list of IP blocks for the GPU in use on initialization. 64 * It can then operate on this list to perform standard driver operations 65 * such as: init, fini, suspend, resume, etc. 66 * 67 * 68 * IP block implementations are named using the following convention: 69 * <functionality>_v<version> (E.g.: gfx_v6_0). 70 */ 71 72 /** 73 * enum amd_ip_block_type - Used to classify IP blocks by functionality. 74 * 75 * @AMD_IP_BLOCK_TYPE_COMMON: GPU Family 76 * @AMD_IP_BLOCK_TYPE_GMC: Graphics Memory Controller 77 * @AMD_IP_BLOCK_TYPE_IH: Interrupt Handler 78 * @AMD_IP_BLOCK_TYPE_SMC: System Management Controller 79 * @AMD_IP_BLOCK_TYPE_PSP: Platform Security Processor 80 * @AMD_IP_BLOCK_TYPE_DCE: Display and Compositing Engine 81 * @AMD_IP_BLOCK_TYPE_GFX: Graphics and Compute Engine 82 * @AMD_IP_BLOCK_TYPE_SDMA: System DMA Engine 83 * @AMD_IP_BLOCK_TYPE_UVD: Unified Video Decoder 84 * @AMD_IP_BLOCK_TYPE_VCE: Video Compression Engine 85 * @AMD_IP_BLOCK_TYPE_ACP: Audio Co-Processor 86 * @AMD_IP_BLOCK_TYPE_VCN: Video Core/Codec Next 87 * @AMD_IP_BLOCK_TYPE_MES: Micro-Engine Scheduler 88 * @AMD_IP_BLOCK_TYPE_JPEG: JPEG Engine 89 * @AMD_IP_BLOCK_TYPE_VPE: Video Processing Engine 90 * @AMD_IP_BLOCK_TYPE_UMSCH_MM: User Mode Scheduler for Multimedia 91 * @AMD_IP_BLOCK_TYPE_ISP: Image Signal Processor 92 * @AMD_IP_BLOCK_TYPE_NUM: Total number of IP block types 93 */ 94 enum amd_ip_block_type { 95 AMD_IP_BLOCK_TYPE_COMMON, 96 AMD_IP_BLOCK_TYPE_GMC, 97 AMD_IP_BLOCK_TYPE_IH, 98 AMD_IP_BLOCK_TYPE_SMC, 99 AMD_IP_BLOCK_TYPE_PSP, 100 AMD_IP_BLOCK_TYPE_DCE, 101 AMD_IP_BLOCK_TYPE_GFX, 102 AMD_IP_BLOCK_TYPE_SDMA, 103 AMD_IP_BLOCK_TYPE_UVD, 104 AMD_IP_BLOCK_TYPE_VCE, 105 AMD_IP_BLOCK_TYPE_ACP, 106 AMD_IP_BLOCK_TYPE_VCN, 107 AMD_IP_BLOCK_TYPE_MES, 108 AMD_IP_BLOCK_TYPE_JPEG, 109 AMD_IP_BLOCK_TYPE_VPE, 110 AMD_IP_BLOCK_TYPE_UMSCH_MM, 111 AMD_IP_BLOCK_TYPE_ISP, 112 AMD_IP_BLOCK_TYPE_NUM, 113 }; 114 115 enum amd_clockgating_state { 116 AMD_CG_STATE_GATE = 0, 117 AMD_CG_STATE_UNGATE, 118 }; 119 120 121 enum amd_powergating_state { 122 AMD_PG_STATE_GATE = 0, 123 AMD_PG_STATE_UNGATE, 124 }; 125 126 127 /* CG flags */ 128 #define AMD_CG_SUPPORT_GFX_MGCG (1ULL << 0) 129 #define AMD_CG_SUPPORT_GFX_MGLS (1ULL << 1) 130 #define AMD_CG_SUPPORT_GFX_CGCG (1ULL << 2) 131 #define AMD_CG_SUPPORT_GFX_CGLS (1ULL << 3) 132 #define AMD_CG_SUPPORT_GFX_CGTS (1ULL << 4) 133 #define AMD_CG_SUPPORT_GFX_CGTS_LS (1ULL << 5) 134 #define AMD_CG_SUPPORT_GFX_CP_LS (1ULL << 6) 135 #define AMD_CG_SUPPORT_GFX_RLC_LS (1ULL << 7) 136 #define AMD_CG_SUPPORT_MC_LS (1ULL << 8) 137 #define AMD_CG_SUPPORT_MC_MGCG (1ULL << 9) 138 #define AMD_CG_SUPPORT_SDMA_LS (1ULL << 10) 139 #define AMD_CG_SUPPORT_SDMA_MGCG (1ULL << 11) 140 #define AMD_CG_SUPPORT_BIF_LS (1ULL << 12) 141 #define AMD_CG_SUPPORT_UVD_MGCG (1ULL << 13) 142 #define AMD_CG_SUPPORT_VCE_MGCG (1ULL << 14) 143 #define AMD_CG_SUPPORT_HDP_LS (1ULL << 15) 144 #define AMD_CG_SUPPORT_HDP_MGCG (1ULL << 16) 145 #define AMD_CG_SUPPORT_ROM_MGCG (1ULL << 17) 146 #define AMD_CG_SUPPORT_DRM_LS (1ULL << 18) 147 #define AMD_CG_SUPPORT_BIF_MGCG (1ULL << 19) 148 #define AMD_CG_SUPPORT_GFX_3D_CGCG (1ULL << 20) 149 #define AMD_CG_SUPPORT_GFX_3D_CGLS (1ULL << 21) 150 #define AMD_CG_SUPPORT_DRM_MGCG (1ULL << 22) 151 #define AMD_CG_SUPPORT_DF_MGCG (1ULL << 23) 152 #define AMD_CG_SUPPORT_VCN_MGCG (1ULL << 24) 153 #define AMD_CG_SUPPORT_HDP_DS (1ULL << 25) 154 #define AMD_CG_SUPPORT_HDP_SD (1ULL << 26) 155 #define AMD_CG_SUPPORT_IH_CG (1ULL << 27) 156 #define AMD_CG_SUPPORT_ATHUB_LS (1ULL << 28) 157 #define AMD_CG_SUPPORT_ATHUB_MGCG (1ULL << 29) 158 #define AMD_CG_SUPPORT_JPEG_MGCG (1ULL << 30) 159 #define AMD_CG_SUPPORT_GFX_FGCG (1ULL << 31) 160 #define AMD_CG_SUPPORT_REPEATER_FGCG (1ULL << 32) 161 #define AMD_CG_SUPPORT_GFX_PERF_CLK (1ULL << 33) 162 /* PG flags */ 163 #define AMD_PG_SUPPORT_GFX_PG (1 << 0) 164 #define AMD_PG_SUPPORT_GFX_SMG (1 << 1) 165 #define AMD_PG_SUPPORT_GFX_DMG (1 << 2) 166 #define AMD_PG_SUPPORT_UVD (1 << 3) 167 #define AMD_PG_SUPPORT_VCE (1 << 4) 168 #define AMD_PG_SUPPORT_CP (1 << 5) 169 #define AMD_PG_SUPPORT_GDS (1 << 6) 170 #define AMD_PG_SUPPORT_RLC_SMU_HS (1 << 7) 171 #define AMD_PG_SUPPORT_SDMA (1 << 8) 172 #define AMD_PG_SUPPORT_ACP (1 << 9) 173 #define AMD_PG_SUPPORT_SAMU (1 << 10) 174 #define AMD_PG_SUPPORT_GFX_QUICK_MG (1 << 11) 175 #define AMD_PG_SUPPORT_GFX_PIPELINE (1 << 12) 176 #define AMD_PG_SUPPORT_MMHUB (1 << 13) 177 #define AMD_PG_SUPPORT_VCN (1 << 14) 178 #define AMD_PG_SUPPORT_VCN_DPG (1 << 15) 179 #define AMD_PG_SUPPORT_ATHUB (1 << 16) 180 #define AMD_PG_SUPPORT_JPEG (1 << 17) 181 #define AMD_PG_SUPPORT_IH_SRAM_PG (1 << 18) 182 #define AMD_PG_SUPPORT_JPEG_DPG (1 << 19) 183 184 /** 185 * enum PP_FEATURE_MASK - Used to mask power play features. 186 * 187 * @PP_SCLK_DPM_MASK: Dynamic adjustment of the system (graphics) clock. 188 * @PP_MCLK_DPM_MASK: Dynamic adjustment of the memory clock. 189 * @PP_PCIE_DPM_MASK: Dynamic adjustment of PCIE clocks and lanes. 190 * @PP_SCLK_DEEP_SLEEP_MASK: System (graphics) clock deep sleep. 191 * @PP_POWER_CONTAINMENT_MASK: Power containment. 192 * @PP_UVD_HANDSHAKE_MASK: Unified video decoder handshake. 193 * @PP_SMC_VOLTAGE_CONTROL_MASK: Dynamic voltage control. 194 * @PP_VBI_TIME_SUPPORT_MASK: Vertical blank interval support. 195 * @PP_ULV_MASK: Ultra low voltage. 196 * @PP_ENABLE_GFX_CG_THRU_SMU: SMU control of GFX engine clockgating. 197 * @PP_CLOCK_STRETCH_MASK: Clock stretching. 198 * @PP_OD_FUZZY_FAN_CONTROL_MASK: Overdrive fuzzy fan control. 199 * @PP_SOCCLK_DPM_MASK: Dynamic adjustment of the SoC clock. 200 * @PP_DCEFCLK_DPM_MASK: Dynamic adjustment of the Display Controller Engine Fabric clock. 201 * @PP_OVERDRIVE_MASK: Over- and under-clocking support. 202 * @PP_GFXOFF_MASK: Dynamic graphics engine power control. 203 * @PP_ACG_MASK: Adaptive clock generator. 204 * @PP_STUTTER_MODE: Stutter mode. 205 * @PP_AVFS_MASK: Adaptive voltage and frequency scaling. 206 * @PP_GFX_DCS_MASK: GFX Async DCS. 207 * 208 * To override these settings on boot, append amdgpu.ppfeaturemask=<mask> to 209 * the kernel's command line parameters. This is usually done through a system's 210 * boot loader (E.g. GRUB). If manually loading the driver, pass 211 * ppfeaturemask=<mask> as a modprobe parameter. 212 */ 213 enum PP_FEATURE_MASK { 214 PP_SCLK_DPM_MASK = 0x1, 215 PP_MCLK_DPM_MASK = 0x2, 216 PP_PCIE_DPM_MASK = 0x4, 217 PP_SCLK_DEEP_SLEEP_MASK = 0x8, 218 PP_POWER_CONTAINMENT_MASK = 0x10, 219 PP_UVD_HANDSHAKE_MASK = 0x20, 220 PP_SMC_VOLTAGE_CONTROL_MASK = 0x40, 221 PP_VBI_TIME_SUPPORT_MASK = 0x80, 222 PP_ULV_MASK = 0x100, 223 PP_ENABLE_GFX_CG_THRU_SMU = 0x200, 224 PP_CLOCK_STRETCH_MASK = 0x400, 225 PP_OD_FUZZY_FAN_CONTROL_MASK = 0x800, 226 PP_SOCCLK_DPM_MASK = 0x1000, 227 PP_DCEFCLK_DPM_MASK = 0x2000, 228 PP_OVERDRIVE_MASK = 0x4000, 229 PP_GFXOFF_MASK = 0x8000, 230 PP_ACG_MASK = 0x10000, 231 PP_STUTTER_MODE = 0x20000, 232 PP_AVFS_MASK = 0x40000, 233 PP_GFX_DCS_MASK = 0x80000, 234 }; 235 236 enum amd_harvest_ip_mask { 237 AMD_HARVEST_IP_VCN_MASK = 0x1, 238 AMD_HARVEST_IP_JPEG_MASK = 0x2, 239 AMD_HARVEST_IP_DMU_MASK = 0x4, 240 }; 241 242 /** 243 * enum DC_FEATURE_MASK - Bits that control DC feature defaults 244 */ 245 enum DC_FEATURE_MASK { 246 //Default value can be found at "uint amdgpu_dc_feature_mask" 247 /** 248 * @DC_FBC_MASK: (0x1) disabled by default 249 */ 250 DC_FBC_MASK = (1 << 0), 251 /** 252 * @DC_MULTI_MON_PP_MCLK_SWITCH_MASK: (0x2) enabled by default 253 */ 254 DC_MULTI_MON_PP_MCLK_SWITCH_MASK = (1 << 1), 255 /** 256 * @DC_DISABLE_FRACTIONAL_PWM_MASK: (0x4) disabled by default 257 */ 258 DC_DISABLE_FRACTIONAL_PWM_MASK = (1 << 2), 259 /** 260 * @DC_PSR_MASK: (0x8) disabled by default for DCN < 3.1 261 */ 262 DC_PSR_MASK = (1 << 3), 263 /** 264 * @DC_EDP_NO_POWER_SEQUENCING: (0x10) disabled by default 265 */ 266 DC_EDP_NO_POWER_SEQUENCING = (1 << 4), 267 /** 268 * @DC_DISABLE_LTTPR_DP1_4A: (0x20) disabled by default 269 */ 270 DC_DISABLE_LTTPR_DP1_4A = (1 << 5), 271 /** 272 * @DC_DISABLE_LTTPR_DP2_0: (0x40) disabled by default 273 */ 274 DC_DISABLE_LTTPR_DP2_0 = (1 << 6), 275 /** 276 * @DC_PSR_ALLOW_SMU_OPT: (0x80) disabled by default 277 */ 278 DC_PSR_ALLOW_SMU_OPT = (1 << 7), 279 /** 280 * @DC_PSR_ALLOW_MULTI_DISP_OPT: (0x100) disabled by default 281 */ 282 DC_PSR_ALLOW_MULTI_DISP_OPT = (1 << 8), 283 /** 284 * @DC_REPLAY_MASK: (0x200) disabled by default for DCN < 3.1.4 285 */ 286 DC_REPLAY_MASK = (1 << 9), 287 }; 288 289 /** 290 * enum DC_DEBUG_MASK - Bits that are useful for debugging the Display Core IP 291 */ 292 enum DC_DEBUG_MASK { 293 /** 294 * @DC_DISABLE_PIPE_SPLIT: (0x1) If set, disable pipe-splitting 295 */ 296 DC_DISABLE_PIPE_SPLIT = 0x1, 297 298 /** 299 * @DC_DISABLE_STUTTER: (0x2) If set, disable memory stutter mode 300 */ 301 DC_DISABLE_STUTTER = 0x2, 302 303 /** 304 * @DC_DISABLE_DSC: (0x4) If set, disable display stream compression 305 */ 306 DC_DISABLE_DSC = 0x4, 307 308 /** 309 * @DC_DISABLE_CLOCK_GATING: (0x8) If set, disable clock gating optimizations 310 */ 311 DC_DISABLE_CLOCK_GATING = 0x8, 312 313 /** 314 * @DC_DISABLE_PSR: (0x10) If set, disable Panel self refresh v1 and PSR-SU 315 */ 316 DC_DISABLE_PSR = 0x10, 317 318 /** 319 * @DC_FORCE_SUBVP_MCLK_SWITCH: (0x20) If set, force mclk switch in subvp, even 320 * if mclk switch in vblank is possible 321 */ 322 DC_FORCE_SUBVP_MCLK_SWITCH = 0x20, 323 324 /** 325 * @DC_DISABLE_MPO: (0x40) If set, disable multi-plane offloading 326 */ 327 DC_DISABLE_MPO = 0x40, 328 329 /** 330 * @DC_ENABLE_DPIA_TRACE: (0x80) If set, enable trace logging for DPIA 331 */ 332 DC_ENABLE_DPIA_TRACE = 0x80, 333 334 /** 335 * @DC_ENABLE_DML2: (0x100) If set, force usage of DML2, even if the DCN version 336 * does not default to it. 337 */ 338 DC_ENABLE_DML2 = 0x100, 339 340 /** 341 * @DC_DISABLE_PSR_SU: (0x200) If set, disable PSR SU 342 */ 343 DC_DISABLE_PSR_SU = 0x200, 344 345 /** 346 * @DC_DISABLE_REPLAY: (0x400) If set, disable Panel Replay 347 */ 348 DC_DISABLE_REPLAY = 0x400, 349 350 /** 351 * @DC_DISABLE_IPS: (0x800) If set, disable all Idle Power States, all the time. 352 * If more than one IPS debug bit is set, the lowest bit takes 353 * precedence. For example, if DC_FORCE_IPS_ENABLE and 354 * DC_DISABLE_IPS_DYNAMIC are set, then DC_DISABLE_IPS_DYNAMIC takes 355 * precedence. 356 */ 357 DC_DISABLE_IPS = 0x800, 358 359 /** 360 * @DC_DISABLE_IPS_DYNAMIC: (0x1000) If set, disable all IPS, all the time, 361 * *except* when driver goes into suspend. 362 */ 363 DC_DISABLE_IPS_DYNAMIC = 0x1000, 364 365 /** 366 * @DC_DISABLE_IPS2_DYNAMIC: (0x2000) If set, disable IPS2 (IPS1 allowed) if 367 * there is an enabled display. Otherwise, enable all IPS. 368 */ 369 DC_DISABLE_IPS2_DYNAMIC = 0x2000, 370 371 /** 372 * @DC_FORCE_IPS_ENABLE: (0x4000) If set, force enable all IPS, all the time. 373 */ 374 DC_FORCE_IPS_ENABLE = 0x4000, 375 /** 376 * @DC_DISABLE_ACPI_EDID: (0x8000) If set, don't attempt to fetch EDID for 377 * eDP display from ACPI _DDC method. 378 */ 379 DC_DISABLE_ACPI_EDID = 0x8000, 380 381 /** 382 * @DC_DISABLE_HDMI_CEC: (0x10000) If set, disable HDMI-CEC feature in amdgpu driver. 383 */ 384 DC_DISABLE_HDMI_CEC = 0x10000, 385 386 /** 387 * @DC_DISABLE_SUBVP_FAMS: (0x20000) If set, disable DCN Sub-Viewport & Firmware Assisted 388 * Memory Clock Switching (FAMS) feature in amdgpu driver. 389 */ 390 DC_DISABLE_SUBVP_FAMS = 0x20000, 391 /** 392 * @DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE: (0x40000) If set, disable support for custom 393 * brightness curves 394 */ 395 DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE = 0x40000, 396 397 /** 398 * @DC_HDCP_LC_FORCE_FW_ENABLE: (0x80000) If set, use HDCP Locality Check FW 399 * path regardless of reported HW capabilities. 400 */ 401 DC_HDCP_LC_FORCE_FW_ENABLE = 0x80000, 402 403 /** 404 * @DC_HDCP_LC_ENABLE_SW_FALLBACK: (0x100000) If set, upon HDCP Locality Check FW 405 * path failure, retry using legacy SW path. 406 */ 407 DC_HDCP_LC_ENABLE_SW_FALLBACK = 0x100000, 408 409 /** 410 * @DC_SKIP_DETECTION_LT: (0x200000) If set, skip detection link training 411 */ 412 DC_SKIP_DETECTION_LT = 0x200000, 413 }; 414 415 enum amd_dpm_forced_level; 416 417 /** 418 * struct amd_ip_funcs - general hooks for managing amdgpu IP Blocks 419 * @name: Name of IP block 420 * @early_init: sets up early driver state (pre sw_init), 421 * does not configure hw - Optional 422 * @late_init: sets up late driver/hw state (post hw_init) - Optional 423 * @sw_init: sets up driver state, does not configure hw 424 * @sw_fini: tears down driver state, does not configure hw 425 * @early_fini: tears down stuff before dev detached from driver 426 * @hw_init: sets up the hw state 427 * @hw_fini: tears down the hw state 428 * @late_fini: final cleanup 429 * @prepare_suspend: handle IP specific changes to prepare for suspend 430 * (such as allocating any required memory) 431 * @suspend: handles IP specific hw/sw changes for suspend 432 * @resume: handles IP specific hw/sw changes for resume 433 * @complete: handles IP specific changes after resume 434 * @is_idle: returns current IP block idle status 435 * @wait_for_idle: poll for idle 436 * @check_soft_reset: check soft reset the IP block 437 * @pre_soft_reset: pre soft reset the IP block 438 * @soft_reset: soft reset the IP block 439 * @post_soft_reset: post soft reset the IP block 440 * @set_clockgating_state: enable/disable cg for the IP block 441 * @set_powergating_state: enable/disable pg for the IP block 442 * @get_clockgating_state: get current clockgating status 443 * @dump_ip_state: dump the IP state of the ASIC during a gpu hang 444 * @print_ip_state: print the IP state in devcoredump for each IP of the ASIC 445 * 446 * These hooks provide an interface for controlling the operational state 447 * of IP blocks. After acquiring a list of IP blocks for the GPU in use, 448 * the driver can make chip-wide state changes by walking this list and 449 * making calls to hooks from each IP block. This list is ordered to ensure 450 * that the driver initializes the IP blocks in a safe sequence. 451 */ 452 struct amd_ip_funcs { 453 char *name; 454 int (*early_init)(struct amdgpu_ip_block *ip_block); 455 int (*late_init)(struct amdgpu_ip_block *ip_block); 456 int (*sw_init)(struct amdgpu_ip_block *ip_block); 457 int (*sw_fini)(struct amdgpu_ip_block *ip_block); 458 int (*early_fini)(struct amdgpu_ip_block *ip_block); 459 int (*hw_init)(struct amdgpu_ip_block *ip_block); 460 int (*hw_fini)(struct amdgpu_ip_block *ip_block); 461 void (*late_fini)(struct amdgpu_ip_block *ip_block); 462 int (*prepare_suspend)(struct amdgpu_ip_block *ip_block); 463 int (*suspend)(struct amdgpu_ip_block *ip_block); 464 int (*resume)(struct amdgpu_ip_block *ip_block); 465 void (*complete)(struct amdgpu_ip_block *ip_block); 466 bool (*is_idle)(struct amdgpu_ip_block *ip_block); 467 int (*wait_for_idle)(struct amdgpu_ip_block *ip_block); 468 bool (*check_soft_reset)(struct amdgpu_ip_block *ip_block); 469 int (*pre_soft_reset)(struct amdgpu_ip_block *ip_block); 470 int (*soft_reset)(struct amdgpu_ip_block *ip_block); 471 int (*post_soft_reset)(struct amdgpu_ip_block *ip_block); 472 int (*set_clockgating_state)(struct amdgpu_ip_block *ip_block, 473 enum amd_clockgating_state state); 474 int (*set_powergating_state)(struct amdgpu_ip_block *ip_block, 475 enum amd_powergating_state state); 476 void (*get_clockgating_state)(struct amdgpu_ip_block *ip_block, u64 *flags); 477 void (*dump_ip_state)(struct amdgpu_ip_block *ip_block); 478 void (*print_ip_state)(struct amdgpu_ip_block *ip_block, struct drm_printer *p); 479 }; 480 481 482 #endif /* __AMD_SHARED_H__ */ 483