1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #include "dm_services.h" 27 #include "dc.h" 28 #include "dc_dmub_srv.h" 29 #include "../dmub/dmub_srv.h" 30 #include "dm_helpers.h" 31 #include "dc_hw_types.h" 32 #include "core_types.h" 33 #include "../basics/conversion.h" 34 #include "cursor_reg_cache.h" 35 #include "resource.h" 36 #include "clk_mgr.h" 37 #include "dc_state_priv.h" 38 #include "dc_plane_priv.h" 39 40 #define CTX dc_dmub_srv->ctx 41 #define DC_LOGGER CTX->logger 42 43 static void dc_dmub_srv_construct(struct dc_dmub_srv *dc_srv, struct dc *dc, 44 struct dmub_srv *dmub) 45 { 46 dc_srv->dmub = dmub; 47 dc_srv->ctx = dc->ctx; 48 } 49 50 struct dc_dmub_srv *dc_dmub_srv_create(struct dc *dc, struct dmub_srv *dmub) 51 { 52 struct dc_dmub_srv *dc_srv = 53 kzalloc(sizeof(struct dc_dmub_srv), GFP_KERNEL); 54 55 if (dc_srv == NULL) { 56 BREAK_TO_DEBUGGER(); 57 return NULL; 58 } 59 60 dc_dmub_srv_construct(dc_srv, dc, dmub); 61 62 return dc_srv; 63 } 64 65 void dc_dmub_srv_destroy(struct dc_dmub_srv **dmub_srv) 66 { 67 if (*dmub_srv) { 68 kfree(*dmub_srv); 69 *dmub_srv = NULL; 70 } 71 } 72 73 void dc_dmub_srv_wait_idle(struct dc_dmub_srv *dc_dmub_srv) 74 { 75 struct dmub_srv *dmub = dc_dmub_srv->dmub; 76 struct dc_context *dc_ctx = dc_dmub_srv->ctx; 77 enum dmub_status status; 78 79 do { 80 status = dmub_srv_wait_for_idle(dmub, 100000); 81 } while (dc_dmub_srv->ctx->dc->debug.disable_timeout && status != DMUB_STATUS_OK); 82 83 if (status != DMUB_STATUS_OK) { 84 DC_ERROR("Error waiting for DMUB idle: status=%d\n", status); 85 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 86 } 87 } 88 89 void dc_dmub_srv_clear_inbox0_ack(struct dc_dmub_srv *dc_dmub_srv) 90 { 91 struct dmub_srv *dmub = dc_dmub_srv->dmub; 92 struct dc_context *dc_ctx = dc_dmub_srv->ctx; 93 enum dmub_status status = DMUB_STATUS_OK; 94 95 status = dmub_srv_clear_inbox0_ack(dmub); 96 if (status != DMUB_STATUS_OK) { 97 DC_ERROR("Error clearing INBOX0 ack: status=%d\n", status); 98 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 99 } 100 } 101 102 void dc_dmub_srv_wait_for_inbox0_ack(struct dc_dmub_srv *dc_dmub_srv) 103 { 104 struct dmub_srv *dmub = dc_dmub_srv->dmub; 105 struct dc_context *dc_ctx = dc_dmub_srv->ctx; 106 enum dmub_status status = DMUB_STATUS_OK; 107 108 status = dmub_srv_wait_for_inbox0_ack(dmub, 100000); 109 if (status != DMUB_STATUS_OK) { 110 DC_ERROR("Error waiting for INBOX0 HW Lock Ack\n"); 111 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 112 } 113 } 114 115 void dc_dmub_srv_send_inbox0_cmd(struct dc_dmub_srv *dc_dmub_srv, 116 union dmub_inbox0_data_register data) 117 { 118 struct dmub_srv *dmub = dc_dmub_srv->dmub; 119 struct dc_context *dc_ctx = dc_dmub_srv->ctx; 120 enum dmub_status status = DMUB_STATUS_OK; 121 122 status = dmub_srv_send_inbox0_cmd(dmub, data); 123 if (status != DMUB_STATUS_OK) { 124 DC_ERROR("Error sending INBOX0 cmd\n"); 125 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 126 } 127 } 128 129 bool dc_dmub_srv_cmd_list_queue_execute(struct dc_dmub_srv *dc_dmub_srv, 130 unsigned int count, 131 union dmub_rb_cmd *cmd_list) 132 { 133 struct dc_context *dc_ctx; 134 struct dmub_srv *dmub; 135 enum dmub_status status; 136 int i; 137 138 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 139 return false; 140 141 dc_ctx = dc_dmub_srv->ctx; 142 dmub = dc_dmub_srv->dmub; 143 144 for (i = 0 ; i < count; i++) { 145 // Queue command 146 status = dmub_srv_cmd_queue(dmub, &cmd_list[i]); 147 148 if (status == DMUB_STATUS_QUEUE_FULL) { 149 /* Execute and wait for queue to become empty again. */ 150 status = dmub_srv_cmd_execute(dmub); 151 if (status == DMUB_STATUS_POWER_STATE_D3) 152 return false; 153 154 do { 155 status = dmub_srv_wait_for_idle(dmub, 100000); 156 } while (dc_dmub_srv->ctx->dc->debug.disable_timeout && status != DMUB_STATUS_OK); 157 158 /* Requeue the command. */ 159 status = dmub_srv_cmd_queue(dmub, &cmd_list[i]); 160 } 161 162 if (status != DMUB_STATUS_OK) { 163 if (status != DMUB_STATUS_POWER_STATE_D3) { 164 DC_ERROR("Error queueing DMUB command: status=%d\n", status); 165 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 166 } 167 return false; 168 } 169 } 170 171 status = dmub_srv_cmd_execute(dmub); 172 if (status != DMUB_STATUS_OK) { 173 if (status != DMUB_STATUS_POWER_STATE_D3) { 174 DC_ERROR("Error starting DMUB execution: status=%d\n", status); 175 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 176 } 177 return false; 178 } 179 180 return true; 181 } 182 183 bool dc_dmub_srv_wait_for_idle(struct dc_dmub_srv *dc_dmub_srv, 184 enum dm_dmub_wait_type wait_type, 185 union dmub_rb_cmd *cmd_list) 186 { 187 struct dmub_srv *dmub; 188 enum dmub_status status; 189 190 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 191 return false; 192 193 dmub = dc_dmub_srv->dmub; 194 195 // Wait for DMUB to process command 196 if (wait_type != DM_DMUB_WAIT_TYPE_NO_WAIT) { 197 do { 198 status = dmub_srv_wait_for_idle(dmub, 100000); 199 } while (dc_dmub_srv->ctx->dc->debug.disable_timeout && status != DMUB_STATUS_OK); 200 201 if (status != DMUB_STATUS_OK) { 202 DC_LOG_DEBUG("No reply for DMUB command: status=%d\n", status); 203 if (!dmub->debug.timeout_occured) { 204 dmub->debug.timeout_occured = true; 205 dmub->debug.timeout_cmd = *cmd_list; 206 dmub->debug.timestamp = dm_get_timestamp(dc_dmub_srv->ctx); 207 } 208 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 209 return false; 210 } 211 212 // Copy data back from ring buffer into command 213 if (wait_type == DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 214 dmub_rb_get_return_data(&dmub->inbox1_rb, cmd_list); 215 } 216 217 return true; 218 } 219 220 bool dc_dmub_srv_cmd_run(struct dc_dmub_srv *dc_dmub_srv, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 221 { 222 return dc_dmub_srv_cmd_run_list(dc_dmub_srv, 1, cmd, wait_type); 223 } 224 225 bool dc_dmub_srv_cmd_run_list(struct dc_dmub_srv *dc_dmub_srv, unsigned int count, union dmub_rb_cmd *cmd_list, enum dm_dmub_wait_type wait_type) 226 { 227 struct dc_context *dc_ctx; 228 struct dmub_srv *dmub; 229 enum dmub_status status; 230 int i; 231 232 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 233 return false; 234 235 dc_ctx = dc_dmub_srv->ctx; 236 dmub = dc_dmub_srv->dmub; 237 238 for (i = 0 ; i < count; i++) { 239 // Queue command 240 status = dmub_srv_cmd_queue(dmub, &cmd_list[i]); 241 242 if (status == DMUB_STATUS_QUEUE_FULL) { 243 /* Execute and wait for queue to become empty again. */ 244 status = dmub_srv_cmd_execute(dmub); 245 if (status == DMUB_STATUS_POWER_STATE_D3) 246 return false; 247 248 status = dmub_srv_wait_for_idle(dmub, 100000); 249 if (status != DMUB_STATUS_OK) 250 return false; 251 252 /* Requeue the command. */ 253 status = dmub_srv_cmd_queue(dmub, &cmd_list[i]); 254 } 255 256 if (status != DMUB_STATUS_OK) { 257 if (status != DMUB_STATUS_POWER_STATE_D3) { 258 DC_ERROR("Error queueing DMUB command: status=%d\n", status); 259 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 260 } 261 return false; 262 } 263 } 264 265 status = dmub_srv_cmd_execute(dmub); 266 if (status != DMUB_STATUS_OK) { 267 if (status != DMUB_STATUS_POWER_STATE_D3) { 268 DC_ERROR("Error starting DMUB execution: status=%d\n", status); 269 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 270 } 271 return false; 272 } 273 274 // Wait for DMUB to process command 275 if (wait_type != DM_DMUB_WAIT_TYPE_NO_WAIT) { 276 if (dc_dmub_srv->ctx->dc->debug.disable_timeout) { 277 do { 278 status = dmub_srv_wait_for_idle(dmub, 100000); 279 } while (status != DMUB_STATUS_OK); 280 } else 281 status = dmub_srv_wait_for_idle(dmub, 100000); 282 283 if (status != DMUB_STATUS_OK) { 284 DC_LOG_DEBUG("No reply for DMUB command: status=%d\n", status); 285 dc_dmub_srv_log_diagnostic_data(dc_dmub_srv); 286 return false; 287 } 288 289 // Copy data back from ring buffer into command 290 if (wait_type == DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 291 dmub_rb_get_return_data(&dmub->inbox1_rb, cmd_list); 292 } 293 294 return true; 295 } 296 297 bool dc_dmub_srv_optimized_init_done(struct dc_dmub_srv *dc_dmub_srv) 298 { 299 struct dmub_srv *dmub; 300 struct dc_context *dc_ctx; 301 union dmub_fw_boot_status boot_status; 302 enum dmub_status status; 303 304 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 305 return false; 306 307 dmub = dc_dmub_srv->dmub; 308 dc_ctx = dc_dmub_srv->ctx; 309 310 status = dmub_srv_get_fw_boot_status(dmub, &boot_status); 311 if (status != DMUB_STATUS_OK) { 312 DC_ERROR("Error querying DMUB boot status: error=%d\n", status); 313 return false; 314 } 315 316 return boot_status.bits.optimized_init_done; 317 } 318 319 bool dc_dmub_srv_notify_stream_mask(struct dc_dmub_srv *dc_dmub_srv, 320 unsigned int stream_mask) 321 { 322 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 323 return false; 324 325 return dc_wake_and_execute_gpint(dc_dmub_srv->ctx, DMUB_GPINT__IDLE_OPT_NOTIFY_STREAM_MASK, 326 stream_mask, NULL, DM_DMUB_WAIT_TYPE_WAIT); 327 } 328 329 bool dc_dmub_srv_is_restore_required(struct dc_dmub_srv *dc_dmub_srv) 330 { 331 struct dmub_srv *dmub; 332 struct dc_context *dc_ctx; 333 union dmub_fw_boot_status boot_status; 334 enum dmub_status status; 335 336 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 337 return false; 338 339 dmub = dc_dmub_srv->dmub; 340 dc_ctx = dc_dmub_srv->ctx; 341 342 status = dmub_srv_get_fw_boot_status(dmub, &boot_status); 343 if (status != DMUB_STATUS_OK) { 344 DC_ERROR("Error querying DMUB boot status: error=%d\n", status); 345 return false; 346 } 347 348 return boot_status.bits.restore_required; 349 } 350 351 bool dc_dmub_srv_get_dmub_outbox0_msg(const struct dc *dc, struct dmcub_trace_buf_entry *entry) 352 { 353 struct dmub_srv *dmub = dc->ctx->dmub_srv->dmub; 354 return dmub_srv_get_outbox0_msg(dmub, entry); 355 } 356 357 void dc_dmub_trace_event_control(struct dc *dc, bool enable) 358 { 359 dm_helpers_dmub_outbox_interrupt_control(dc->ctx, enable); 360 } 361 362 void dc_dmub_srv_drr_update_cmd(struct dc *dc, uint32_t tg_inst, uint32_t vtotal_min, uint32_t vtotal_max) 363 { 364 union dmub_rb_cmd cmd = { 0 }; 365 366 cmd.drr_update.header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 367 cmd.drr_update.header.sub_type = DMUB_CMD__FAMS_DRR_UPDATE; 368 cmd.drr_update.dmub_optc_state_req.v_total_max = vtotal_max; 369 cmd.drr_update.dmub_optc_state_req.v_total_min = vtotal_min; 370 cmd.drr_update.dmub_optc_state_req.tg_inst = tg_inst; 371 372 cmd.drr_update.header.payload_bytes = sizeof(cmd.drr_update) - sizeof(cmd.drr_update.header); 373 374 // Send the command to the DMCUB. 375 dc_wake_and_execute_dmub_cmd(dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT); 376 } 377 378 void dc_dmub_srv_set_drr_manual_trigger_cmd(struct dc *dc, uint32_t tg_inst) 379 { 380 union dmub_rb_cmd cmd = { 0 }; 381 382 cmd.drr_update.header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 383 cmd.drr_update.header.sub_type = DMUB_CMD__FAMS_SET_MANUAL_TRIGGER; 384 cmd.drr_update.dmub_optc_state_req.tg_inst = tg_inst; 385 386 cmd.drr_update.header.payload_bytes = sizeof(cmd.drr_update) - sizeof(cmd.drr_update.header); 387 388 // Send the command to the DMCUB. 389 dc_wake_and_execute_dmub_cmd(dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT); 390 } 391 392 static uint8_t dc_dmub_srv_get_pipes_for_stream(struct dc *dc, struct dc_stream_state *stream) 393 { 394 uint8_t pipes = 0; 395 int i = 0; 396 397 for (i = 0; i < MAX_PIPES; i++) { 398 struct pipe_ctx *pipe = &dc->current_state->res_ctx.pipe_ctx[i]; 399 400 if (pipe->stream == stream && pipe->stream_res.tg) 401 pipes = i; 402 } 403 return pipes; 404 } 405 406 static void dc_dmub_srv_populate_fams_pipe_info(struct dc *dc, struct dc_state *context, 407 struct pipe_ctx *head_pipe, 408 struct dmub_cmd_fw_assisted_mclk_switch_pipe_data *fams_pipe_data) 409 { 410 int j; 411 int pipe_idx = 0; 412 413 fams_pipe_data->pipe_index[pipe_idx++] = head_pipe->plane_res.hubp->inst; 414 for (j = 0; j < dc->res_pool->pipe_count; j++) { 415 struct pipe_ctx *split_pipe = &context->res_ctx.pipe_ctx[j]; 416 417 if (split_pipe->stream == head_pipe->stream && (split_pipe->top_pipe || split_pipe->prev_odm_pipe)) { 418 fams_pipe_data->pipe_index[pipe_idx++] = split_pipe->plane_res.hubp->inst; 419 } 420 } 421 fams_pipe_data->pipe_count = pipe_idx; 422 } 423 424 bool dc_dmub_srv_p_state_delegate(struct dc *dc, bool should_manage_pstate, struct dc_state *context) 425 { 426 union dmub_rb_cmd cmd = { 0 }; 427 struct dmub_cmd_fw_assisted_mclk_switch_config *config_data = &cmd.fw_assisted_mclk_switch.config_data; 428 int i = 0, k = 0; 429 int ramp_up_num_steps = 1; // TODO: Ramp is currently disabled. Reenable it. 430 uint8_t visual_confirm_enabled; 431 int pipe_idx = 0; 432 struct dc_stream_status *stream_status = NULL; 433 434 if (dc == NULL) 435 return false; 436 437 visual_confirm_enabled = dc->debug.visual_confirm == VISUAL_CONFIRM_FAMS; 438 439 // Format command. 440 cmd.fw_assisted_mclk_switch.header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 441 cmd.fw_assisted_mclk_switch.header.sub_type = DMUB_CMD__FAMS_SETUP_FW_CTRL; 442 cmd.fw_assisted_mclk_switch.config_data.fams_enabled = should_manage_pstate; 443 cmd.fw_assisted_mclk_switch.config_data.visual_confirm_enabled = visual_confirm_enabled; 444 445 if (should_manage_pstate) { 446 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { 447 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 448 449 if (!pipe->stream) 450 continue; 451 452 /* If FAMS is being used to support P-State and there is a stream 453 * that does not use FAMS, we are in an FPO + VActive scenario. 454 * Assign vactive stretch margin in this case. 455 */ 456 stream_status = dc_state_get_stream_status(context, pipe->stream); 457 if (stream_status && !stream_status->fpo_in_use) { 458 cmd.fw_assisted_mclk_switch.config_data.vactive_stretch_margin_us = dc->debug.fpo_vactive_margin_us; 459 break; 460 } 461 pipe_idx++; 462 } 463 } 464 465 for (i = 0, k = 0; context && i < dc->res_pool->pipe_count; i++) { 466 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 467 468 if (!resource_is_pipe_type(pipe, OTG_MASTER)) 469 continue; 470 471 stream_status = dc_state_get_stream_status(context, pipe->stream); 472 if (stream_status && stream_status->fpo_in_use) { 473 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 474 uint8_t min_refresh_in_hz = (pipe->stream->timing.min_refresh_in_uhz + 999999) / 1000000; 475 476 config_data->pipe_data[k].pix_clk_100hz = pipe->stream->timing.pix_clk_100hz; 477 config_data->pipe_data[k].min_refresh_in_hz = min_refresh_in_hz; 478 config_data->pipe_data[k].max_ramp_step = ramp_up_num_steps; 479 config_data->pipe_data[k].pipes = dc_dmub_srv_get_pipes_for_stream(dc, pipe->stream); 480 dc_dmub_srv_populate_fams_pipe_info(dc, context, pipe, &config_data->pipe_data[k]); 481 k++; 482 } 483 } 484 cmd.fw_assisted_mclk_switch.header.payload_bytes = 485 sizeof(cmd.fw_assisted_mclk_switch) - sizeof(cmd.fw_assisted_mclk_switch.header); 486 487 // Send the command to the DMCUB. 488 dc_wake_and_execute_dmub_cmd(dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT); 489 490 return true; 491 } 492 493 void dc_dmub_srv_query_caps_cmd(struct dc_dmub_srv *dc_dmub_srv) 494 { 495 union dmub_rb_cmd cmd = { 0 }; 496 497 if (dc_dmub_srv->ctx->dc->debug.dmcub_emulation) 498 return; 499 500 memset(&cmd, 0, sizeof(cmd)); 501 502 /* Prepare fw command */ 503 cmd.query_feature_caps.header.type = DMUB_CMD__QUERY_FEATURE_CAPS; 504 cmd.query_feature_caps.header.sub_type = 0; 505 cmd.query_feature_caps.header.ret_status = 1; 506 cmd.query_feature_caps.header.payload_bytes = sizeof(struct dmub_cmd_query_feature_caps_data); 507 508 /* If command was processed, copy feature caps to dmub srv */ 509 if (dc_wake_and_execute_dmub_cmd(dc_dmub_srv->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) && 510 cmd.query_feature_caps.header.ret_status == 0) { 511 memcpy(&dc_dmub_srv->dmub->feature_caps, 512 &cmd.query_feature_caps.query_feature_caps_data, 513 sizeof(struct dmub_feature_caps)); 514 } 515 } 516 517 void dc_dmub_srv_get_visual_confirm_color_cmd(struct dc *dc, struct pipe_ctx *pipe_ctx) 518 { 519 union dmub_rb_cmd cmd = { 0 }; 520 unsigned int panel_inst = 0; 521 522 if (!dc_get_edp_link_panel_inst(dc, pipe_ctx->stream->link, &panel_inst)) 523 return; 524 525 memset(&cmd, 0, sizeof(cmd)); 526 527 // Prepare fw command 528 cmd.visual_confirm_color.header.type = DMUB_CMD__GET_VISUAL_CONFIRM_COLOR; 529 cmd.visual_confirm_color.header.sub_type = 0; 530 cmd.visual_confirm_color.header.ret_status = 1; 531 cmd.visual_confirm_color.header.payload_bytes = sizeof(struct dmub_cmd_visual_confirm_color_data); 532 cmd.visual_confirm_color.visual_confirm_color_data.visual_confirm_color.panel_inst = panel_inst; 533 534 // If command was processed, copy feature caps to dmub srv 535 if (dc_wake_and_execute_dmub_cmd(dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) && 536 cmd.visual_confirm_color.header.ret_status == 0) { 537 memcpy(&dc->ctx->dmub_srv->dmub->visual_confirm_color, 538 &cmd.visual_confirm_color.visual_confirm_color_data, 539 sizeof(struct dmub_visual_confirm_color)); 540 } 541 } 542 543 /** 544 * populate_subvp_cmd_drr_info - Helper to populate DRR pipe info for the DMCUB subvp command 545 * 546 * @dc: [in] pointer to dc object 547 * @subvp_pipe: [in] pipe_ctx for the SubVP pipe 548 * @vblank_pipe: [in] pipe_ctx for the DRR pipe 549 * @pipe_data: [in] Pipe data which stores the VBLANK/DRR info 550 * @context: [in] DC state for access to phantom stream 551 * 552 * Populate the DMCUB SubVP command with DRR pipe info. All the information 553 * required for calculating the SubVP + DRR microschedule is populated here. 554 * 555 * High level algorithm: 556 * 1. Get timing for SubVP pipe, phantom pipe, and DRR pipe 557 * 2. Calculate the min and max vtotal which supports SubVP + DRR microschedule 558 * 3. Populate the drr_info with the min and max supported vtotal values 559 */ 560 static void populate_subvp_cmd_drr_info(struct dc *dc, 561 struct dc_state *context, 562 struct pipe_ctx *subvp_pipe, 563 struct pipe_ctx *vblank_pipe, 564 struct dmub_cmd_fw_assisted_mclk_switch_pipe_data_v2 *pipe_data) 565 { 566 struct dc_stream_state *phantom_stream = dc_state_get_paired_subvp_stream(context, subvp_pipe->stream); 567 struct dc_crtc_timing *main_timing = &subvp_pipe->stream->timing; 568 struct dc_crtc_timing *phantom_timing; 569 struct dc_crtc_timing *drr_timing = &vblank_pipe->stream->timing; 570 uint16_t drr_frame_us = 0; 571 uint16_t min_drr_supported_us = 0; 572 uint16_t max_drr_supported_us = 0; 573 uint16_t max_drr_vblank_us = 0; 574 uint16_t max_drr_mallregion_us = 0; 575 uint16_t mall_region_us = 0; 576 uint16_t prefetch_us = 0; 577 uint16_t subvp_active_us = 0; 578 uint16_t drr_active_us = 0; 579 uint16_t min_vtotal_supported = 0; 580 uint16_t max_vtotal_supported = 0; 581 582 if (!phantom_stream) 583 return; 584 585 phantom_timing = &phantom_stream->timing; 586 587 pipe_data->pipe_config.vblank_data.drr_info.drr_in_use = true; 588 pipe_data->pipe_config.vblank_data.drr_info.use_ramping = false; // for now don't use ramping 589 pipe_data->pipe_config.vblank_data.drr_info.drr_window_size_ms = 4; // hardcode 4ms DRR window for now 590 591 drr_frame_us = div64_u64(((uint64_t)drr_timing->v_total * drr_timing->h_total * 1000000), 592 (((uint64_t)drr_timing->pix_clk_100hz * 100))); 593 // P-State allow width and FW delays already included phantom_timing->v_addressable 594 mall_region_us = div64_u64(((uint64_t)phantom_timing->v_addressable * phantom_timing->h_total * 1000000), 595 (((uint64_t)phantom_timing->pix_clk_100hz * 100))); 596 min_drr_supported_us = drr_frame_us + mall_region_us + SUBVP_DRR_MARGIN_US; 597 min_vtotal_supported = div64_u64(((uint64_t)drr_timing->pix_clk_100hz * 100 * min_drr_supported_us), 598 (((uint64_t)drr_timing->h_total * 1000000))); 599 600 prefetch_us = div64_u64(((uint64_t)(phantom_timing->v_total - phantom_timing->v_front_porch) * phantom_timing->h_total * 1000000), 601 (((uint64_t)phantom_timing->pix_clk_100hz * 100) + dc->caps.subvp_prefetch_end_to_mall_start_us)); 602 subvp_active_us = div64_u64(((uint64_t)main_timing->v_addressable * main_timing->h_total * 1000000), 603 (((uint64_t)main_timing->pix_clk_100hz * 100))); 604 drr_active_us = div64_u64(((uint64_t)drr_timing->v_addressable * drr_timing->h_total * 1000000), 605 (((uint64_t)drr_timing->pix_clk_100hz * 100))); 606 max_drr_vblank_us = div64_u64((subvp_active_us - prefetch_us - 607 dc->caps.subvp_fw_processing_delay_us - drr_active_us), 2) + drr_active_us; 608 max_drr_mallregion_us = subvp_active_us - prefetch_us - mall_region_us - dc->caps.subvp_fw_processing_delay_us; 609 max_drr_supported_us = max_drr_vblank_us > max_drr_mallregion_us ? max_drr_vblank_us : max_drr_mallregion_us; 610 max_vtotal_supported = div64_u64(((uint64_t)drr_timing->pix_clk_100hz * 100 * max_drr_supported_us), 611 (((uint64_t)drr_timing->h_total * 1000000))); 612 613 /* When calculating the max vtotal supported for SubVP + DRR cases, add 614 * margin due to possible rounding errors (being off by 1 line in the 615 * FW calculation can incorrectly push the P-State switch to wait 1 frame 616 * longer). 617 */ 618 max_vtotal_supported = max_vtotal_supported - dc->caps.subvp_drr_max_vblank_margin_us; 619 620 pipe_data->pipe_config.vblank_data.drr_info.min_vtotal_supported = min_vtotal_supported; 621 pipe_data->pipe_config.vblank_data.drr_info.max_vtotal_supported = max_vtotal_supported; 622 pipe_data->pipe_config.vblank_data.drr_info.drr_vblank_start_margin = dc->caps.subvp_drr_vblank_start_margin_us; 623 } 624 625 /** 626 * populate_subvp_cmd_vblank_pipe_info - Helper to populate VBLANK pipe info for the DMUB subvp command 627 * 628 * @dc: [in] current dc state 629 * @context: [in] new dc state 630 * @cmd: [in] DMUB cmd to be populated with SubVP info 631 * @vblank_pipe: [in] pipe_ctx for the VBLANK pipe 632 * @cmd_pipe_index: [in] index for the pipe array in DMCUB SubVP cmd 633 * 634 * Populate the DMCUB SubVP command with VBLANK pipe info. All the information 635 * required to calculate the microschedule for SubVP + VBLANK case is stored in 636 * the pipe_data (subvp_data and vblank_data). Also check if the VBLANK pipe 637 * is a DRR display -- if it is make a call to populate drr_info. 638 */ 639 static void populate_subvp_cmd_vblank_pipe_info(struct dc *dc, 640 struct dc_state *context, 641 union dmub_rb_cmd *cmd, 642 struct pipe_ctx *vblank_pipe, 643 uint8_t cmd_pipe_index) 644 { 645 uint32_t i; 646 struct pipe_ctx *pipe = NULL; 647 struct dmub_cmd_fw_assisted_mclk_switch_pipe_data_v2 *pipe_data = 648 &cmd->fw_assisted_mclk_switch_v2.config_data.pipe_data[cmd_pipe_index]; 649 650 // Find the SubVP pipe 651 for (i = 0; i < dc->res_pool->pipe_count; i++) { 652 pipe = &context->res_ctx.pipe_ctx[i]; 653 654 // We check for master pipe, but it shouldn't matter since we only need 655 // the pipe for timing info (stream should be same for any pipe splits) 656 if (!resource_is_pipe_type(pipe, OTG_MASTER) || 657 !resource_is_pipe_type(pipe, DPP_PIPE)) 658 continue; 659 660 // Find the SubVP pipe 661 if (dc_state_get_pipe_subvp_type(context, pipe) == SUBVP_MAIN) 662 break; 663 } 664 665 pipe_data->mode = VBLANK; 666 pipe_data->pipe_config.vblank_data.pix_clk_100hz = vblank_pipe->stream->timing.pix_clk_100hz; 667 pipe_data->pipe_config.vblank_data.vblank_start = vblank_pipe->stream->timing.v_total - 668 vblank_pipe->stream->timing.v_front_porch; 669 pipe_data->pipe_config.vblank_data.vtotal = vblank_pipe->stream->timing.v_total; 670 pipe_data->pipe_config.vblank_data.htotal = vblank_pipe->stream->timing.h_total; 671 pipe_data->pipe_config.vblank_data.vblank_pipe_index = vblank_pipe->pipe_idx; 672 pipe_data->pipe_config.vblank_data.vstartup_start = vblank_pipe->pipe_dlg_param.vstartup_start; 673 pipe_data->pipe_config.vblank_data.vblank_end = 674 vblank_pipe->stream->timing.v_total - vblank_pipe->stream->timing.v_front_porch - vblank_pipe->stream->timing.v_addressable; 675 676 if (vblank_pipe->stream->ignore_msa_timing_param && 677 (vblank_pipe->stream->allow_freesync || vblank_pipe->stream->vrr_active_variable || vblank_pipe->stream->vrr_active_fixed)) 678 populate_subvp_cmd_drr_info(dc, context, pipe, vblank_pipe, pipe_data); 679 } 680 681 /** 682 * update_subvp_prefetch_end_to_mall_start - Helper for SubVP + SubVP case 683 * 684 * @dc: [in] current dc state 685 * @context: [in] new dc state 686 * @cmd: [in] DMUB cmd to be populated with SubVP info 687 * @subvp_pipes: [in] Array of SubVP pipes (should always be length 2) 688 * 689 * For SubVP + SubVP, we use a single vertical interrupt to start the 690 * microschedule for both SubVP pipes. In order for this to work correctly, the 691 * MALL REGION of both SubVP pipes must start at the same time. This function 692 * lengthens the prefetch end to mall start delay of the SubVP pipe that has 693 * the shorter prefetch so that both MALL REGION's will start at the same time. 694 */ 695 static void update_subvp_prefetch_end_to_mall_start(struct dc *dc, 696 struct dc_state *context, 697 union dmub_rb_cmd *cmd, 698 struct pipe_ctx *subvp_pipes[]) 699 { 700 uint32_t subvp0_prefetch_us = 0; 701 uint32_t subvp1_prefetch_us = 0; 702 uint32_t prefetch_delta_us = 0; 703 struct dc_stream_state *phantom_stream0 = NULL; 704 struct dc_stream_state *phantom_stream1 = NULL; 705 struct dc_crtc_timing *phantom_timing0 = NULL; 706 struct dc_crtc_timing *phantom_timing1 = NULL; 707 struct dmub_cmd_fw_assisted_mclk_switch_pipe_data_v2 *pipe_data = NULL; 708 709 phantom_stream0 = dc_state_get_paired_subvp_stream(context, subvp_pipes[0]->stream); 710 if (!phantom_stream0) 711 return; 712 713 phantom_stream1 = dc_state_get_paired_subvp_stream(context, subvp_pipes[1]->stream); 714 if (!phantom_stream1) 715 return; 716 717 phantom_timing0 = &phantom_stream0->timing; 718 phantom_timing1 = &phantom_stream1->timing; 719 720 subvp0_prefetch_us = div64_u64(((uint64_t)(phantom_timing0->v_total - phantom_timing0->v_front_porch) * 721 (uint64_t)phantom_timing0->h_total * 1000000), 722 (((uint64_t)phantom_timing0->pix_clk_100hz * 100) + dc->caps.subvp_prefetch_end_to_mall_start_us)); 723 subvp1_prefetch_us = div64_u64(((uint64_t)(phantom_timing1->v_total - phantom_timing1->v_front_porch) * 724 (uint64_t)phantom_timing1->h_total * 1000000), 725 (((uint64_t)phantom_timing1->pix_clk_100hz * 100) + dc->caps.subvp_prefetch_end_to_mall_start_us)); 726 727 // Whichever SubVP PIPE has the smaller prefetch (including the prefetch end to mall start time) 728 // should increase it's prefetch time to match the other 729 if (subvp0_prefetch_us > subvp1_prefetch_us) { 730 pipe_data = &cmd->fw_assisted_mclk_switch_v2.config_data.pipe_data[1]; 731 prefetch_delta_us = subvp0_prefetch_us - subvp1_prefetch_us; 732 pipe_data->pipe_config.subvp_data.prefetch_to_mall_start_lines = 733 div64_u64(((uint64_t)(dc->caps.subvp_prefetch_end_to_mall_start_us + prefetch_delta_us) * 734 ((uint64_t)phantom_timing1->pix_clk_100hz * 100) + ((uint64_t)phantom_timing1->h_total * 1000000 - 1)), 735 ((uint64_t)phantom_timing1->h_total * 1000000)); 736 737 } else if (subvp1_prefetch_us > subvp0_prefetch_us) { 738 pipe_data = &cmd->fw_assisted_mclk_switch_v2.config_data.pipe_data[0]; 739 prefetch_delta_us = subvp1_prefetch_us - subvp0_prefetch_us; 740 pipe_data->pipe_config.subvp_data.prefetch_to_mall_start_lines = 741 div64_u64(((uint64_t)(dc->caps.subvp_prefetch_end_to_mall_start_us + prefetch_delta_us) * 742 ((uint64_t)phantom_timing0->pix_clk_100hz * 100) + ((uint64_t)phantom_timing0->h_total * 1000000 - 1)), 743 ((uint64_t)phantom_timing0->h_total * 1000000)); 744 } 745 } 746 747 /** 748 * populate_subvp_cmd_pipe_info - Helper to populate the SubVP pipe info for the DMUB subvp command 749 * 750 * @dc: [in] current dc state 751 * @context: [in] new dc state 752 * @cmd: [in] DMUB cmd to be populated with SubVP info 753 * @subvp_pipe: [in] pipe_ctx for the SubVP pipe 754 * @cmd_pipe_index: [in] index for the pipe array in DMCUB SubVP cmd 755 * 756 * Populate the DMCUB SubVP command with SubVP pipe info. All the information 757 * required to calculate the microschedule for the SubVP pipe is stored in the 758 * pipe_data of the DMCUB SubVP command. 759 */ 760 static void populate_subvp_cmd_pipe_info(struct dc *dc, 761 struct dc_state *context, 762 union dmub_rb_cmd *cmd, 763 struct pipe_ctx *subvp_pipe, 764 uint8_t cmd_pipe_index) 765 { 766 uint32_t j; 767 struct dmub_cmd_fw_assisted_mclk_switch_pipe_data_v2 *pipe_data = 768 &cmd->fw_assisted_mclk_switch_v2.config_data.pipe_data[cmd_pipe_index]; 769 struct dc_stream_state *phantom_stream = dc_state_get_paired_subvp_stream(context, subvp_pipe->stream); 770 struct dc_crtc_timing *main_timing = &subvp_pipe->stream->timing; 771 struct dc_crtc_timing *phantom_timing; 772 uint32_t out_num_stream, out_den_stream, out_num_plane, out_den_plane, out_num, out_den; 773 774 if (!phantom_stream) 775 return; 776 777 phantom_timing = &phantom_stream->timing; 778 779 pipe_data->mode = SUBVP; 780 pipe_data->pipe_config.subvp_data.pix_clk_100hz = subvp_pipe->stream->timing.pix_clk_100hz; 781 pipe_data->pipe_config.subvp_data.htotal = subvp_pipe->stream->timing.h_total; 782 pipe_data->pipe_config.subvp_data.vtotal = subvp_pipe->stream->timing.v_total; 783 pipe_data->pipe_config.subvp_data.main_vblank_start = 784 main_timing->v_total - main_timing->v_front_porch; 785 pipe_data->pipe_config.subvp_data.main_vblank_end = 786 main_timing->v_total - main_timing->v_front_porch - main_timing->v_addressable; 787 pipe_data->pipe_config.subvp_data.mall_region_lines = phantom_timing->v_addressable; 788 pipe_data->pipe_config.subvp_data.main_pipe_index = subvp_pipe->stream_res.tg->inst; 789 pipe_data->pipe_config.subvp_data.is_drr = subvp_pipe->stream->ignore_msa_timing_param && 790 (subvp_pipe->stream->allow_freesync || subvp_pipe->stream->vrr_active_variable || subvp_pipe->stream->vrr_active_fixed); 791 792 /* Calculate the scaling factor from the src and dst height. 793 * e.g. If 3840x2160 being downscaled to 1920x1080, the scaling factor is 1/2. 794 * Reduce the fraction 1080/2160 = 1/2 for the "scaling factor" 795 * 796 * Make sure to combine stream and plane scaling together. 797 */ 798 reduce_fraction(subvp_pipe->stream->src.height, subvp_pipe->stream->dst.height, 799 &out_num_stream, &out_den_stream); 800 reduce_fraction(subvp_pipe->plane_state->src_rect.height, subvp_pipe->plane_state->dst_rect.height, 801 &out_num_plane, &out_den_plane); 802 reduce_fraction(out_num_stream * out_num_plane, out_den_stream * out_den_plane, &out_num, &out_den); 803 pipe_data->pipe_config.subvp_data.scale_factor_numerator = out_num; 804 pipe_data->pipe_config.subvp_data.scale_factor_denominator = out_den; 805 806 // Prefetch lines is equal to VACTIVE + BP + VSYNC 807 pipe_data->pipe_config.subvp_data.prefetch_lines = 808 phantom_timing->v_total - phantom_timing->v_front_porch; 809 810 // Round up 811 pipe_data->pipe_config.subvp_data.prefetch_to_mall_start_lines = 812 div64_u64(((uint64_t)dc->caps.subvp_prefetch_end_to_mall_start_us * ((uint64_t)phantom_timing->pix_clk_100hz * 100) + 813 ((uint64_t)phantom_timing->h_total * 1000000 - 1)), ((uint64_t)phantom_timing->h_total * 1000000)); 814 pipe_data->pipe_config.subvp_data.processing_delay_lines = 815 div64_u64(((uint64_t)(dc->caps.subvp_fw_processing_delay_us) * ((uint64_t)phantom_timing->pix_clk_100hz * 100) + 816 ((uint64_t)phantom_timing->h_total * 1000000 - 1)), ((uint64_t)phantom_timing->h_total * 1000000)); 817 818 if (subvp_pipe->bottom_pipe) { 819 pipe_data->pipe_config.subvp_data.main_split_pipe_index = subvp_pipe->bottom_pipe->pipe_idx; 820 } else if (subvp_pipe->next_odm_pipe) { 821 pipe_data->pipe_config.subvp_data.main_split_pipe_index = subvp_pipe->next_odm_pipe->pipe_idx; 822 } else { 823 pipe_data->pipe_config.subvp_data.main_split_pipe_index = 0xF; 824 } 825 826 // Find phantom pipe index based on phantom stream 827 for (j = 0; j < dc->res_pool->pipe_count; j++) { 828 struct pipe_ctx *phantom_pipe = &context->res_ctx.pipe_ctx[j]; 829 830 if (resource_is_pipe_type(phantom_pipe, OTG_MASTER) && 831 phantom_pipe->stream == dc_state_get_paired_subvp_stream(context, subvp_pipe->stream)) { 832 pipe_data->pipe_config.subvp_data.phantom_pipe_index = phantom_pipe->stream_res.tg->inst; 833 if (phantom_pipe->bottom_pipe) { 834 pipe_data->pipe_config.subvp_data.phantom_split_pipe_index = phantom_pipe->bottom_pipe->plane_res.hubp->inst; 835 } else if (phantom_pipe->next_odm_pipe) { 836 pipe_data->pipe_config.subvp_data.phantom_split_pipe_index = phantom_pipe->next_odm_pipe->plane_res.hubp->inst; 837 } else { 838 pipe_data->pipe_config.subvp_data.phantom_split_pipe_index = 0xF; 839 } 840 break; 841 } 842 } 843 } 844 845 /** 846 * dc_dmub_setup_subvp_dmub_command - Populate the DMCUB SubVP command 847 * 848 * @dc: [in] current dc state 849 * @context: [in] new dc state 850 * @enable: [in] if true enables the pipes population 851 * 852 * This function loops through each pipe and populates the DMUB SubVP CMD info 853 * based on the pipe (e.g. SubVP, VBLANK). 854 */ 855 void dc_dmub_setup_subvp_dmub_command(struct dc *dc, 856 struct dc_state *context, 857 bool enable) 858 { 859 uint8_t cmd_pipe_index = 0; 860 uint32_t i, pipe_idx; 861 uint8_t subvp_count = 0; 862 union dmub_rb_cmd cmd; 863 struct pipe_ctx *subvp_pipes[2]; 864 uint32_t wm_val_refclk = 0; 865 enum mall_stream_type pipe_mall_type; 866 867 memset(&cmd, 0, sizeof(cmd)); 868 // FW command for SUBVP 869 cmd.fw_assisted_mclk_switch_v2.header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 870 cmd.fw_assisted_mclk_switch_v2.header.sub_type = DMUB_CMD__HANDLE_SUBVP_CMD; 871 cmd.fw_assisted_mclk_switch_v2.header.payload_bytes = 872 sizeof(cmd.fw_assisted_mclk_switch_v2) - sizeof(cmd.fw_assisted_mclk_switch_v2.header); 873 874 for (i = 0; i < dc->res_pool->pipe_count; i++) { 875 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 876 877 /* For SubVP pipe count, only count the top most (ODM / MPC) pipe 878 */ 879 if (resource_is_pipe_type(pipe, OTG_MASTER) && 880 resource_is_pipe_type(pipe, DPP_PIPE) && 881 dc_state_get_pipe_subvp_type(context, pipe) == SUBVP_MAIN) 882 subvp_pipes[subvp_count++] = pipe; 883 } 884 885 if (enable) { 886 // For each pipe that is a "main" SUBVP pipe, fill in pipe data for DMUB SUBVP cmd 887 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { 888 struct pipe_ctx *pipe = &context->res_ctx.pipe_ctx[i]; 889 pipe_mall_type = dc_state_get_pipe_subvp_type(context, pipe); 890 891 if (!pipe->stream) 892 continue; 893 894 /* When populating subvp cmd info, only pass in the top most (ODM / MPC) pipe. 895 * Any ODM or MPC splits being used in SubVP will be handled internally in 896 * populate_subvp_cmd_pipe_info 897 */ 898 if (resource_is_pipe_type(pipe, OTG_MASTER) && 899 resource_is_pipe_type(pipe, DPP_PIPE) && 900 pipe_mall_type == SUBVP_MAIN) { 901 populate_subvp_cmd_pipe_info(dc, context, &cmd, pipe, cmd_pipe_index++); 902 } else if (resource_is_pipe_type(pipe, OTG_MASTER) && 903 resource_is_pipe_type(pipe, DPP_PIPE) && 904 pipe_mall_type == SUBVP_NONE) { 905 // Don't need to check for ActiveDRAMClockChangeMargin < 0, not valid in cases where 906 // we run through DML without calculating "natural" P-state support 907 populate_subvp_cmd_vblank_pipe_info(dc, context, &cmd, pipe, cmd_pipe_index++); 908 909 } 910 pipe_idx++; 911 } 912 if (subvp_count == 2) { 913 update_subvp_prefetch_end_to_mall_start(dc, context, &cmd, subvp_pipes); 914 } 915 cmd.fw_assisted_mclk_switch_v2.config_data.pstate_allow_width_us = dc->caps.subvp_pstate_allow_width_us; 916 cmd.fw_assisted_mclk_switch_v2.config_data.vertical_int_margin_us = dc->caps.subvp_vertical_int_margin_us; 917 918 // Store the original watermark value for this SubVP config so we can lower it when the 919 // MCLK switch starts 920 wm_val_refclk = context->bw_ctx.bw.dcn.watermarks.a.cstate_pstate.pstate_change_ns * 921 (dc->res_pool->ref_clocks.dchub_ref_clock_inKhz / 1000) / 1000; 922 923 cmd.fw_assisted_mclk_switch_v2.config_data.watermark_a_cache = wm_val_refclk < 0xFFFF ? wm_val_refclk : 0xFFFF; 924 } 925 926 dc_wake_and_execute_dmub_cmd(dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT); 927 } 928 929 bool dc_dmub_srv_get_diagnostic_data(struct dc_dmub_srv *dc_dmub_srv, struct dmub_diagnostic_data *diag_data) 930 { 931 if (!dc_dmub_srv || !dc_dmub_srv->dmub || !diag_data) 932 return false; 933 return dmub_srv_get_diagnostic_data(dc_dmub_srv->dmub, diag_data); 934 } 935 936 void dc_dmub_srv_log_diagnostic_data(struct dc_dmub_srv *dc_dmub_srv) 937 { 938 struct dmub_diagnostic_data diag_data = {0}; 939 uint32_t i; 940 941 if (!dc_dmub_srv || !dc_dmub_srv->dmub) { 942 DC_LOG_ERROR("%s: invalid parameters.", __func__); 943 return; 944 } 945 946 DC_LOG_ERROR("%s: DMCUB error - collecting diagnostic data\n", __func__); 947 948 if (!dc_dmub_srv_get_diagnostic_data(dc_dmub_srv, &diag_data)) { 949 DC_LOG_ERROR("%s: dc_dmub_srv_get_diagnostic_data failed.", __func__); 950 return; 951 } 952 953 DC_LOG_DEBUG("DMCUB STATE:"); 954 DC_LOG_DEBUG(" dmcub_version : %08x", diag_data.dmcub_version); 955 DC_LOG_DEBUG(" scratch [0] : %08x", diag_data.scratch[0]); 956 DC_LOG_DEBUG(" scratch [1] : %08x", diag_data.scratch[1]); 957 DC_LOG_DEBUG(" scratch [2] : %08x", diag_data.scratch[2]); 958 DC_LOG_DEBUG(" scratch [3] : %08x", diag_data.scratch[3]); 959 DC_LOG_DEBUG(" scratch [4] : %08x", diag_data.scratch[4]); 960 DC_LOG_DEBUG(" scratch [5] : %08x", diag_data.scratch[5]); 961 DC_LOG_DEBUG(" scratch [6] : %08x", diag_data.scratch[6]); 962 DC_LOG_DEBUG(" scratch [7] : %08x", diag_data.scratch[7]); 963 DC_LOG_DEBUG(" scratch [8] : %08x", diag_data.scratch[8]); 964 DC_LOG_DEBUG(" scratch [9] : %08x", diag_data.scratch[9]); 965 DC_LOG_DEBUG(" scratch [10] : %08x", diag_data.scratch[10]); 966 DC_LOG_DEBUG(" scratch [11] : %08x", diag_data.scratch[11]); 967 DC_LOG_DEBUG(" scratch [12] : %08x", diag_data.scratch[12]); 968 DC_LOG_DEBUG(" scratch [13] : %08x", diag_data.scratch[13]); 969 DC_LOG_DEBUG(" scratch [14] : %08x", diag_data.scratch[14]); 970 DC_LOG_DEBUG(" scratch [15] : %08x", diag_data.scratch[15]); 971 for (i = 0; i < DMUB_PC_SNAPSHOT_COUNT; i++) 972 DC_LOG_DEBUG(" pc[%d] : %08x", i, diag_data.pc[i]); 973 DC_LOG_DEBUG(" unk_fault_addr : %08x", diag_data.undefined_address_fault_addr); 974 DC_LOG_DEBUG(" inst_fault_addr : %08x", diag_data.inst_fetch_fault_addr); 975 DC_LOG_DEBUG(" data_fault_addr : %08x", diag_data.data_write_fault_addr); 976 DC_LOG_DEBUG(" inbox1_rptr : %08x", diag_data.inbox1_rptr); 977 DC_LOG_DEBUG(" inbox1_wptr : %08x", diag_data.inbox1_wptr); 978 DC_LOG_DEBUG(" inbox1_size : %08x", diag_data.inbox1_size); 979 DC_LOG_DEBUG(" inbox0_rptr : %08x", diag_data.inbox0_rptr); 980 DC_LOG_DEBUG(" inbox0_wptr : %08x", diag_data.inbox0_wptr); 981 DC_LOG_DEBUG(" inbox0_size : %08x", diag_data.inbox0_size); 982 DC_LOG_DEBUG(" is_enabled : %d", diag_data.is_dmcub_enabled); 983 DC_LOG_DEBUG(" is_soft_reset : %d", diag_data.is_dmcub_soft_reset); 984 DC_LOG_DEBUG(" is_secure_reset : %d", diag_data.is_dmcub_secure_reset); 985 DC_LOG_DEBUG(" is_traceport_en : %d", diag_data.is_traceport_en); 986 DC_LOG_DEBUG(" is_cw0_en : %d", diag_data.is_cw0_enabled); 987 DC_LOG_DEBUG(" is_cw6_en : %d", diag_data.is_cw6_enabled); 988 } 989 990 static bool dc_can_pipe_disable_cursor(struct pipe_ctx *pipe_ctx) 991 { 992 struct pipe_ctx *test_pipe, *split_pipe; 993 const struct scaler_data *scl_data = &pipe_ctx->plane_res.scl_data; 994 struct rect r1 = scl_data->recout, r2, r2_half; 995 int r1_r = r1.x + r1.width, r1_b = r1.y + r1.height, r2_r, r2_b; 996 int cur_layer = pipe_ctx->plane_state->layer_index; 997 998 /** 999 * Disable the cursor if there's another pipe above this with a 1000 * plane that contains this pipe's viewport to prevent double cursor 1001 * and incorrect scaling artifacts. 1002 */ 1003 for (test_pipe = pipe_ctx->top_pipe; test_pipe; 1004 test_pipe = test_pipe->top_pipe) { 1005 // Skip invisible layer and pipe-split plane on same layer 1006 if (!test_pipe->plane_state->visible || test_pipe->plane_state->layer_index == cur_layer) 1007 continue; 1008 1009 r2 = test_pipe->plane_res.scl_data.recout; 1010 r2_r = r2.x + r2.width; 1011 r2_b = r2.y + r2.height; 1012 split_pipe = test_pipe; 1013 1014 /** 1015 * There is another half plane on same layer because of 1016 * pipe-split, merge together per same height. 1017 */ 1018 for (split_pipe = pipe_ctx->top_pipe; split_pipe; 1019 split_pipe = split_pipe->top_pipe) 1020 if (split_pipe->plane_state->layer_index == test_pipe->plane_state->layer_index) { 1021 r2_half = split_pipe->plane_res.scl_data.recout; 1022 r2.x = (r2_half.x < r2.x) ? r2_half.x : r2.x; 1023 r2.width = r2.width + r2_half.width; 1024 r2_r = r2.x + r2.width; 1025 break; 1026 } 1027 1028 if (r1.x >= r2.x && r1.y >= r2.y && r1_r <= r2_r && r1_b <= r2_b) 1029 return true; 1030 } 1031 1032 return false; 1033 } 1034 1035 static bool dc_dmub_should_update_cursor_data(struct pipe_ctx *pipe_ctx) 1036 { 1037 if (pipe_ctx->plane_state != NULL) { 1038 if (pipe_ctx->plane_state->address.type == PLN_ADDR_TYPE_VIDEO_PROGRESSIVE) 1039 return false; 1040 1041 if (dc_can_pipe_disable_cursor(pipe_ctx)) 1042 return false; 1043 } 1044 1045 if ((pipe_ctx->stream->link->psr_settings.psr_version == DC_PSR_VERSION_SU_1 || 1046 pipe_ctx->stream->link->psr_settings.psr_version == DC_PSR_VERSION_1) && 1047 pipe_ctx->stream->ctx->dce_version >= DCN_VERSION_3_1) 1048 return true; 1049 1050 if (pipe_ctx->stream->link->replay_settings.config.replay_supported) 1051 return true; 1052 1053 return false; 1054 } 1055 1056 static void dc_build_cursor_update_payload0( 1057 struct pipe_ctx *pipe_ctx, uint8_t p_idx, 1058 struct dmub_cmd_update_cursor_payload0 *payload) 1059 { 1060 struct hubp *hubp = pipe_ctx->plane_res.hubp; 1061 unsigned int panel_inst = 0; 1062 1063 if (!dc_get_edp_link_panel_inst(hubp->ctx->dc, 1064 pipe_ctx->stream->link, &panel_inst)) 1065 return; 1066 1067 /* Payload: Cursor Rect is built from position & attribute 1068 * x & y are obtained from postion 1069 */ 1070 payload->cursor_rect.x = hubp->cur_rect.x; 1071 payload->cursor_rect.y = hubp->cur_rect.y; 1072 /* w & h are obtained from attribute */ 1073 payload->cursor_rect.width = hubp->cur_rect.w; 1074 payload->cursor_rect.height = hubp->cur_rect.h; 1075 1076 payload->enable = hubp->pos.cur_ctl.bits.cur_enable; 1077 payload->pipe_idx = p_idx; 1078 payload->cmd_version = DMUB_CMD_PSR_CONTROL_VERSION_1; 1079 payload->panel_inst = panel_inst; 1080 } 1081 1082 static void dc_build_cursor_position_update_payload0( 1083 struct dmub_cmd_update_cursor_payload0 *pl, const uint8_t p_idx, 1084 const struct hubp *hubp, const struct dpp *dpp) 1085 { 1086 /* Hubp */ 1087 pl->position_cfg.pHubp.cur_ctl.raw = hubp->pos.cur_ctl.raw; 1088 pl->position_cfg.pHubp.position.raw = hubp->pos.position.raw; 1089 pl->position_cfg.pHubp.hot_spot.raw = hubp->pos.hot_spot.raw; 1090 pl->position_cfg.pHubp.dst_offset.raw = hubp->pos.dst_offset.raw; 1091 1092 /* dpp */ 1093 pl->position_cfg.pDpp.cur0_ctl.raw = dpp->pos.cur0_ctl.raw; 1094 pl->position_cfg.pipe_idx = p_idx; 1095 } 1096 1097 static void dc_build_cursor_attribute_update_payload1( 1098 struct dmub_cursor_attributes_cfg *pl_A, const uint8_t p_idx, 1099 const struct hubp *hubp, const struct dpp *dpp) 1100 { 1101 /* Hubp */ 1102 pl_A->aHubp.SURFACE_ADDR_HIGH = hubp->att.SURFACE_ADDR_HIGH; 1103 pl_A->aHubp.SURFACE_ADDR = hubp->att.SURFACE_ADDR; 1104 pl_A->aHubp.cur_ctl.raw = hubp->att.cur_ctl.raw; 1105 pl_A->aHubp.size.raw = hubp->att.size.raw; 1106 pl_A->aHubp.settings.raw = hubp->att.settings.raw; 1107 1108 /* dpp */ 1109 pl_A->aDpp.cur0_ctl.raw = dpp->att.cur0_ctl.raw; 1110 } 1111 1112 /** 1113 * dc_send_update_cursor_info_to_dmu - Populate the DMCUB Cursor update info command 1114 * 1115 * @pCtx: [in] pipe context 1116 * @pipe_idx: [in] pipe index 1117 * 1118 * This function would store the cursor related information and pass it into 1119 * dmub 1120 */ 1121 void dc_send_update_cursor_info_to_dmu( 1122 struct pipe_ctx *pCtx, uint8_t pipe_idx) 1123 { 1124 union dmub_rb_cmd cmd[2]; 1125 union dmub_cmd_update_cursor_info_data *update_cursor_info_0 = 1126 &cmd[0].update_cursor_info.update_cursor_info_data; 1127 1128 memset(cmd, 0, sizeof(cmd)); 1129 1130 if (!dc_dmub_should_update_cursor_data(pCtx)) 1131 return; 1132 /* 1133 * Since we use multi_cmd_pending for dmub command, the 2nd command is 1134 * only assigned to store cursor attributes info. 1135 * 1st command can view as 2 parts, 1st is for PSR/Replay data, the other 1136 * is to store cursor position info. 1137 * 1138 * Command heaer type must be the same type if using multi_cmd_pending. 1139 * Besides, while process 2nd command in DMU, the sub type is useless. 1140 * So it's meanless to pass the sub type header with different type. 1141 */ 1142 1143 { 1144 /* Build Payload#0 Header */ 1145 cmd[0].update_cursor_info.header.type = DMUB_CMD__UPDATE_CURSOR_INFO; 1146 cmd[0].update_cursor_info.header.payload_bytes = 1147 sizeof(cmd[0].update_cursor_info.update_cursor_info_data); 1148 cmd[0].update_cursor_info.header.multi_cmd_pending = 1; //To combine multi dmu cmd, 1st cmd 1149 1150 /* Prepare Payload */ 1151 dc_build_cursor_update_payload0(pCtx, pipe_idx, &update_cursor_info_0->payload0); 1152 1153 dc_build_cursor_position_update_payload0(&update_cursor_info_0->payload0, pipe_idx, 1154 pCtx->plane_res.hubp, pCtx->plane_res.dpp); 1155 } 1156 { 1157 /* Build Payload#1 Header */ 1158 cmd[1].update_cursor_info.header.type = DMUB_CMD__UPDATE_CURSOR_INFO; 1159 cmd[1].update_cursor_info.header.payload_bytes = sizeof(struct cursor_attributes_cfg); 1160 cmd[1].update_cursor_info.header.multi_cmd_pending = 0; //Indicate it's the last command. 1161 1162 dc_build_cursor_attribute_update_payload1( 1163 &cmd[1].update_cursor_info.update_cursor_info_data.payload1.attribute_cfg, 1164 pipe_idx, pCtx->plane_res.hubp, pCtx->plane_res.dpp); 1165 1166 /* Combine 2nd cmds update_curosr_info to DMU */ 1167 dc_wake_and_execute_dmub_cmd_list(pCtx->stream->ctx, 2, cmd, DM_DMUB_WAIT_TYPE_WAIT); 1168 } 1169 } 1170 1171 bool dc_dmub_check_min_version(struct dmub_srv *srv) 1172 { 1173 if (!srv->hw_funcs.is_psrsu_supported) 1174 return true; 1175 return srv->hw_funcs.is_psrsu_supported(srv); 1176 } 1177 1178 void dc_dmub_srv_enable_dpia_trace(const struct dc *dc) 1179 { 1180 struct dc_dmub_srv *dc_dmub_srv = dc->ctx->dmub_srv; 1181 1182 if (!dc_dmub_srv || !dc_dmub_srv->dmub) { 1183 DC_LOG_ERROR("%s: invalid parameters.", __func__); 1184 return; 1185 } 1186 1187 if (!dc_wake_and_execute_gpint(dc->ctx, DMUB_GPINT__SET_TRACE_BUFFER_MASK_WORD1, 1188 0x0010, NULL, DM_DMUB_WAIT_TYPE_WAIT)) { 1189 DC_LOG_ERROR("timeout updating trace buffer mask word\n"); 1190 return; 1191 } 1192 1193 if (!dc_wake_and_execute_gpint(dc->ctx, DMUB_GPINT__UPDATE_TRACE_BUFFER_MASK, 1194 0x0000, NULL, DM_DMUB_WAIT_TYPE_WAIT)) { 1195 DC_LOG_ERROR("timeout updating trace buffer mask word\n"); 1196 return; 1197 } 1198 1199 DC_LOG_DEBUG("Enabled DPIA trace\n"); 1200 } 1201 1202 void dc_dmub_srv_subvp_save_surf_addr(const struct dc_dmub_srv *dc_dmub_srv, const struct dc_plane_address *addr, uint8_t subvp_index) 1203 { 1204 dmub_srv_subvp_save_surf_addr(dc_dmub_srv->dmub, addr, subvp_index); 1205 } 1206 1207 bool dc_dmub_srv_is_hw_pwr_up(struct dc_dmub_srv *dc_dmub_srv, bool wait) 1208 { 1209 struct dc_context *dc_ctx; 1210 enum dmub_status status; 1211 1212 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 1213 return true; 1214 1215 if (dc_dmub_srv->ctx->dc->debug.dmcub_emulation) 1216 return true; 1217 1218 dc_ctx = dc_dmub_srv->ctx; 1219 1220 if (wait) { 1221 if (dc_dmub_srv->ctx->dc->debug.disable_timeout) { 1222 do { 1223 status = dmub_srv_wait_for_hw_pwr_up(dc_dmub_srv->dmub, 500000); 1224 } while (status != DMUB_STATUS_OK); 1225 } else { 1226 status = dmub_srv_wait_for_hw_pwr_up(dc_dmub_srv->dmub, 500000); 1227 if (status != DMUB_STATUS_OK) { 1228 DC_ERROR("Error querying DMUB hw power up status: error=%d\n", status); 1229 return false; 1230 } 1231 } 1232 } else 1233 return dmub_srv_is_hw_pwr_up(dc_dmub_srv->dmub); 1234 1235 return true; 1236 } 1237 1238 static int count_active_streams(const struct dc *dc) 1239 { 1240 int i, count = 0; 1241 1242 for (i = 0; i < dc->current_state->stream_count; ++i) { 1243 struct dc_stream_state *stream = dc->current_state->streams[i]; 1244 1245 if (stream && !stream->dpms_off) 1246 count += 1; 1247 } 1248 1249 return count; 1250 } 1251 1252 static void dc_dmub_srv_notify_idle(const struct dc *dc, bool allow_idle) 1253 { 1254 volatile const struct dmub_shared_state_ips_fw *ips_fw; 1255 struct dc_dmub_srv *dc_dmub_srv; 1256 union dmub_rb_cmd cmd = {0}; 1257 1258 if (dc->debug.dmcub_emulation) 1259 return; 1260 1261 if (!dc->ctx->dmub_srv || !dc->ctx->dmub_srv->dmub) 1262 return; 1263 1264 dc_dmub_srv = dc->ctx->dmub_srv; 1265 ips_fw = &dc_dmub_srv->dmub->shared_state[DMUB_SHARED_SHARE_FEATURE__IPS_FW].data.ips_fw; 1266 1267 memset(&cmd, 0, sizeof(cmd)); 1268 cmd.idle_opt_notify_idle.header.type = DMUB_CMD__IDLE_OPT; 1269 cmd.idle_opt_notify_idle.header.sub_type = DMUB_CMD__IDLE_OPT_DCN_NOTIFY_IDLE; 1270 cmd.idle_opt_notify_idle.header.payload_bytes = 1271 sizeof(cmd.idle_opt_notify_idle) - 1272 sizeof(cmd.idle_opt_notify_idle.header); 1273 1274 cmd.idle_opt_notify_idle.cntl_data.driver_idle = allow_idle; 1275 1276 if (dc->work_arounds.skip_psr_ips_crtc_disable) 1277 cmd.idle_opt_notify_idle.cntl_data.skip_otg_disable = true; 1278 1279 if (allow_idle) { 1280 volatile struct dmub_shared_state_ips_driver *ips_driver = 1281 &dc_dmub_srv->dmub->shared_state[DMUB_SHARED_SHARE_FEATURE__IPS_DRIVER].data.ips_driver; 1282 union dmub_shared_state_ips_driver_signals new_signals; 1283 1284 DC_LOG_IPS( 1285 "%s wait idle (ips1_commit=%d ips2_commit=%d)", 1286 __func__, 1287 ips_fw->signals.bits.ips1_commit, 1288 ips_fw->signals.bits.ips2_commit); 1289 1290 dc_dmub_srv_wait_idle(dc->ctx->dmub_srv); 1291 1292 memset(&new_signals, 0, sizeof(new_signals)); 1293 1294 if (dc->config.disable_ips == DMUB_IPS_ENABLE || 1295 dc->config.disable_ips == DMUB_IPS_DISABLE_DYNAMIC) { 1296 new_signals.bits.allow_pg = 1; 1297 new_signals.bits.allow_ips1 = 1; 1298 new_signals.bits.allow_ips2 = 1; 1299 new_signals.bits.allow_z10 = 1; 1300 } else if (dc->config.disable_ips == DMUB_IPS_DISABLE_IPS1) { 1301 new_signals.bits.allow_ips1 = 1; 1302 } else if (dc->config.disable_ips == DMUB_IPS_DISABLE_IPS2) { 1303 new_signals.bits.allow_pg = 1; 1304 new_signals.bits.allow_ips1 = 1; 1305 } else if (dc->config.disable_ips == DMUB_IPS_DISABLE_IPS2_Z10) { 1306 new_signals.bits.allow_pg = 1; 1307 new_signals.bits.allow_ips1 = 1; 1308 new_signals.bits.allow_ips2 = 1; 1309 } else if (dc->config.disable_ips == DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF) { 1310 /* TODO: Move this logic out to hwseq */ 1311 if (count_active_streams(dc) == 0) { 1312 /* IPS2 - Display off */ 1313 new_signals.bits.allow_pg = 1; 1314 new_signals.bits.allow_ips1 = 1; 1315 new_signals.bits.allow_ips2 = 1; 1316 new_signals.bits.allow_z10 = 1; 1317 } else { 1318 /* RCG only */ 1319 new_signals.bits.allow_pg = 0; 1320 new_signals.bits.allow_ips1 = 1; 1321 new_signals.bits.allow_ips2 = 0; 1322 new_signals.bits.allow_z10 = 0; 1323 } 1324 } 1325 1326 ips_driver->signals = new_signals; 1327 dc_dmub_srv->driver_signals = ips_driver->signals; 1328 } 1329 1330 DC_LOG_IPS( 1331 "%s send allow_idle=%d (ips1_commit=%d ips2_commit=%d)", 1332 __func__, 1333 allow_idle, 1334 ips_fw->signals.bits.ips1_commit, 1335 ips_fw->signals.bits.ips2_commit); 1336 1337 /* NOTE: This does not use the "wake" interface since this is part of the wake path. */ 1338 /* We also do not perform a wait since DMCUB could enter idle after the notification. */ 1339 dm_execute_dmub_cmd(dc->ctx, &cmd, allow_idle ? DM_DMUB_WAIT_TYPE_NO_WAIT : DM_DMUB_WAIT_TYPE_WAIT); 1340 1341 /* Register access should stop at this point. */ 1342 if (allow_idle) 1343 dc_dmub_srv->needs_idle_wake = true; 1344 } 1345 1346 static void dc_dmub_srv_exit_low_power_state(const struct dc *dc) 1347 { 1348 struct dc_dmub_srv *dc_dmub_srv; 1349 uint32_t rcg_exit_count = 0, ips1_exit_count = 0, ips2_exit_count = 0; 1350 1351 if (dc->debug.dmcub_emulation) 1352 return; 1353 1354 if (!dc->ctx->dmub_srv || !dc->ctx->dmub_srv->dmub) 1355 return; 1356 1357 dc_dmub_srv = dc->ctx->dmub_srv; 1358 1359 if (dc->clk_mgr->funcs->exit_low_power_state) { 1360 volatile const struct dmub_shared_state_ips_fw *ips_fw = 1361 &dc_dmub_srv->dmub->shared_state[DMUB_SHARED_SHARE_FEATURE__IPS_FW].data.ips_fw; 1362 volatile struct dmub_shared_state_ips_driver *ips_driver = 1363 &dc_dmub_srv->dmub->shared_state[DMUB_SHARED_SHARE_FEATURE__IPS_DRIVER].data.ips_driver; 1364 union dmub_shared_state_ips_driver_signals prev_driver_signals = ips_driver->signals; 1365 1366 rcg_exit_count = ips_fw->rcg_exit_count; 1367 ips1_exit_count = ips_fw->ips1_exit_count; 1368 ips2_exit_count = ips_fw->ips2_exit_count; 1369 1370 ips_driver->signals.all = 0; 1371 dc_dmub_srv->driver_signals = ips_driver->signals; 1372 1373 DC_LOG_IPS( 1374 "%s (allow ips1=%d ips2=%d) (commit ips1=%d ips2=%d) (count rcg=%d ips1=%d ips2=%d)", 1375 __func__, 1376 ips_driver->signals.bits.allow_ips1, 1377 ips_driver->signals.bits.allow_ips2, 1378 ips_fw->signals.bits.ips1_commit, 1379 ips_fw->signals.bits.ips2_commit, 1380 ips_fw->rcg_entry_count, 1381 ips_fw->ips1_entry_count, 1382 ips_fw->ips2_entry_count); 1383 1384 /* Note: register access has technically not resumed for DCN here, but we 1385 * need to be message PMFW through our standard register interface. 1386 */ 1387 dc_dmub_srv->needs_idle_wake = false; 1388 1389 if (prev_driver_signals.bits.allow_ips2 && 1390 (!dc->debug.optimize_ips_handshake || 1391 ips_fw->signals.bits.ips2_commit || !ips_fw->signals.bits.in_idle)) { 1392 DC_LOG_IPS( 1393 "wait IPS2 eval (ips1_commit=%d ips2_commit=%d)", 1394 ips_fw->signals.bits.ips1_commit, 1395 ips_fw->signals.bits.ips2_commit); 1396 1397 if (!dc->debug.optimize_ips_handshake || !ips_fw->signals.bits.ips2_commit) 1398 udelay(dc->debug.ips2_eval_delay_us); 1399 1400 if (ips_fw->signals.bits.ips2_commit) { 1401 DC_LOG_IPS( 1402 "exit IPS2 #1 (ips1_commit=%d ips2_commit=%d)", 1403 ips_fw->signals.bits.ips1_commit, 1404 ips_fw->signals.bits.ips2_commit); 1405 1406 // Tell PMFW to exit low power state 1407 dc->clk_mgr->funcs->exit_low_power_state(dc->clk_mgr); 1408 1409 DC_LOG_IPS( 1410 "wait IPS2 entry delay (ips1_commit=%d ips2_commit=%d)", 1411 ips_fw->signals.bits.ips1_commit, 1412 ips_fw->signals.bits.ips2_commit); 1413 1414 // Wait for IPS2 entry upper bound 1415 udelay(dc->debug.ips2_entry_delay_us); 1416 1417 DC_LOG_IPS( 1418 "exit IPS2 #2 (ips1_commit=%d ips2_commit=%d)", 1419 ips_fw->signals.bits.ips1_commit, 1420 ips_fw->signals.bits.ips2_commit); 1421 1422 dc->clk_mgr->funcs->exit_low_power_state(dc->clk_mgr); 1423 1424 DC_LOG_IPS( 1425 "wait IPS2 commit clear (ips1_commit=%d ips2_commit=%d)", 1426 ips_fw->signals.bits.ips1_commit, 1427 ips_fw->signals.bits.ips2_commit); 1428 1429 while (ips_fw->signals.bits.ips2_commit) 1430 udelay(1); 1431 1432 DC_LOG_IPS( 1433 "wait hw_pwr_up (ips1_commit=%d ips2_commit=%d)", 1434 ips_fw->signals.bits.ips1_commit, 1435 ips_fw->signals.bits.ips2_commit); 1436 1437 if (!dc_dmub_srv_is_hw_pwr_up(dc->ctx->dmub_srv, true)) 1438 ASSERT(0); 1439 1440 DC_LOG_IPS( 1441 "resync inbox1 (ips1_commit=%d ips2_commit=%d)", 1442 ips_fw->signals.bits.ips1_commit, 1443 ips_fw->signals.bits.ips2_commit); 1444 1445 dmub_srv_sync_inbox1(dc->ctx->dmub_srv->dmub); 1446 } 1447 } 1448 1449 dc_dmub_srv_notify_idle(dc, false); 1450 if (prev_driver_signals.bits.allow_ips1) { 1451 DC_LOG_IPS( 1452 "wait for IPS1 commit clear (ips1_commit=%d ips2_commit=%d)", 1453 ips_fw->signals.bits.ips1_commit, 1454 ips_fw->signals.bits.ips2_commit); 1455 1456 while (ips_fw->signals.bits.ips1_commit) 1457 udelay(1); 1458 1459 DC_LOG_IPS( 1460 "wait for IPS1 commit clear done (ips1_commit=%d ips2_commit=%d)", 1461 ips_fw->signals.bits.ips1_commit, 1462 ips_fw->signals.bits.ips2_commit); 1463 } 1464 } 1465 1466 if (!dc_dmub_srv_is_hw_pwr_up(dc->ctx->dmub_srv, true)) 1467 ASSERT(0); 1468 1469 DC_LOG_IPS("%s exit (count rcg=%d ips1=%d ips2=%d)", 1470 __func__, 1471 rcg_exit_count, 1472 ips1_exit_count, 1473 ips2_exit_count); 1474 } 1475 1476 void dc_dmub_srv_set_power_state(struct dc_dmub_srv *dc_dmub_srv, enum dc_acpi_cm_power_state powerState) 1477 { 1478 struct dmub_srv *dmub; 1479 1480 if (!dc_dmub_srv) 1481 return; 1482 1483 dmub = dc_dmub_srv->dmub; 1484 1485 if (powerState == DC_ACPI_CM_POWER_STATE_D0) 1486 dmub_srv_set_power_state(dmub, DMUB_POWER_STATE_D0); 1487 else 1488 dmub_srv_set_power_state(dmub, DMUB_POWER_STATE_D3); 1489 } 1490 1491 bool dc_dmub_srv_should_detect(struct dc_dmub_srv *dc_dmub_srv) 1492 { 1493 volatile const struct dmub_shared_state_ips_fw *ips_fw; 1494 bool reallow_idle = false, should_detect = false; 1495 1496 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 1497 return false; 1498 1499 if (dc_dmub_srv->dmub->shared_state && 1500 dc_dmub_srv->dmub->meta_info.feature_bits.bits.shared_state_link_detection) { 1501 ips_fw = &dc_dmub_srv->dmub->shared_state[DMUB_SHARED_SHARE_FEATURE__IPS_FW].data.ips_fw; 1502 return ips_fw->signals.bits.detection_required; 1503 } 1504 1505 /* Detection may require reading scratch 0 - exit out of idle prior to the read. */ 1506 if (dc_dmub_srv->idle_allowed) { 1507 dc_dmub_srv_apply_idle_power_optimizations(dc_dmub_srv->ctx->dc, false); 1508 reallow_idle = true; 1509 } 1510 1511 should_detect = dmub_srv_should_detect(dc_dmub_srv->dmub); 1512 1513 /* Re-enter idle if we're not about to immediately redetect links. */ 1514 if (!should_detect && reallow_idle && dc_dmub_srv->idle_exit_counter == 0 && 1515 !dc_dmub_srv->ctx->dc->debug.disable_dmub_reallow_idle) 1516 dc_dmub_srv_apply_idle_power_optimizations(dc_dmub_srv->ctx->dc, true); 1517 1518 return should_detect; 1519 } 1520 1521 void dc_dmub_srv_apply_idle_power_optimizations(const struct dc *dc, bool allow_idle) 1522 { 1523 struct dc_dmub_srv *dc_dmub_srv = dc->ctx->dmub_srv; 1524 1525 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 1526 return; 1527 1528 allow_idle &= (!dc->debug.ips_disallow_entry); 1529 1530 if (dc_dmub_srv->idle_allowed == allow_idle) 1531 return; 1532 1533 DC_LOG_IPS("%s state change: old=%d new=%d", __func__, dc_dmub_srv->idle_allowed, allow_idle); 1534 1535 /* 1536 * Entering a low power state requires a driver notification. 1537 * Powering up the hardware requires notifying PMFW and DMCUB. 1538 * Clearing the driver idle allow requires a DMCUB command. 1539 * DMCUB commands requires the DMCUB to be powered up and restored. 1540 */ 1541 1542 if (!allow_idle) { 1543 dc_dmub_srv->idle_exit_counter += 1; 1544 1545 dc_dmub_srv_exit_low_power_state(dc); 1546 /* 1547 * Idle is considered fully exited only after the sequence above 1548 * fully completes. If we have a race of two threads exiting 1549 * at the same time then it's safe to perform the sequence 1550 * twice as long as we're not re-entering. 1551 * 1552 * Infinite command submission is avoided by using the 1553 * dm_execute_dmub_cmd submission instead of the "wake" helpers. 1554 */ 1555 dc_dmub_srv->idle_allowed = false; 1556 1557 dc_dmub_srv->idle_exit_counter -= 1; 1558 if (dc_dmub_srv->idle_exit_counter < 0) { 1559 ASSERT(0); 1560 dc_dmub_srv->idle_exit_counter = 0; 1561 } 1562 } else { 1563 /* Consider idle as notified prior to the actual submission to 1564 * prevent multiple entries. */ 1565 dc_dmub_srv->idle_allowed = true; 1566 1567 dc_dmub_srv_notify_idle(dc, allow_idle); 1568 } 1569 } 1570 1571 bool dc_wake_and_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, 1572 enum dm_dmub_wait_type wait_type) 1573 { 1574 return dc_wake_and_execute_dmub_cmd_list(ctx, 1, cmd, wait_type); 1575 } 1576 1577 bool dc_wake_and_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, 1578 union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 1579 { 1580 struct dc_dmub_srv *dc_dmub_srv = ctx->dmub_srv; 1581 bool result = false, reallow_idle = false; 1582 1583 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 1584 return false; 1585 1586 if (count == 0) 1587 return true; 1588 1589 if (dc_dmub_srv->idle_allowed) { 1590 dc_dmub_srv_apply_idle_power_optimizations(ctx->dc, false); 1591 reallow_idle = true; 1592 } 1593 1594 /* 1595 * These may have different implementations in DM, so ensure 1596 * that we guide it to the expected helper. 1597 */ 1598 if (count > 1) 1599 result = dm_execute_dmub_cmd_list(ctx, count, cmd, wait_type); 1600 else 1601 result = dm_execute_dmub_cmd(ctx, cmd, wait_type); 1602 1603 if (result && reallow_idle && dc_dmub_srv->idle_exit_counter == 0 && 1604 !ctx->dc->debug.disable_dmub_reallow_idle) 1605 dc_dmub_srv_apply_idle_power_optimizations(ctx->dc, true); 1606 1607 return result; 1608 } 1609 1610 static bool dc_dmub_execute_gpint(const struct dc_context *ctx, enum dmub_gpint_command command_code, 1611 uint16_t param, uint32_t *response, enum dm_dmub_wait_type wait_type) 1612 { 1613 struct dc_dmub_srv *dc_dmub_srv = ctx->dmub_srv; 1614 const uint32_t wait_us = wait_type == DM_DMUB_WAIT_TYPE_NO_WAIT ? 0 : 30; 1615 enum dmub_status status; 1616 1617 if (response) 1618 *response = 0; 1619 1620 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 1621 return false; 1622 1623 status = dmub_srv_send_gpint_command(dc_dmub_srv->dmub, command_code, param, wait_us); 1624 if (status != DMUB_STATUS_OK) { 1625 if (status == DMUB_STATUS_TIMEOUT && wait_type == DM_DMUB_WAIT_TYPE_NO_WAIT) 1626 return true; 1627 1628 return false; 1629 } 1630 1631 if (response && wait_type == DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 1632 dmub_srv_get_gpint_response(dc_dmub_srv->dmub, response); 1633 1634 return true; 1635 } 1636 1637 bool dc_wake_and_execute_gpint(const struct dc_context *ctx, enum dmub_gpint_command command_code, 1638 uint16_t param, uint32_t *response, enum dm_dmub_wait_type wait_type) 1639 { 1640 struct dc_dmub_srv *dc_dmub_srv = ctx->dmub_srv; 1641 bool result = false, reallow_idle = false; 1642 1643 if (!dc_dmub_srv || !dc_dmub_srv->dmub) 1644 return false; 1645 1646 if (dc_dmub_srv->idle_allowed) { 1647 dc_dmub_srv_apply_idle_power_optimizations(ctx->dc, false); 1648 reallow_idle = true; 1649 } 1650 1651 result = dc_dmub_execute_gpint(ctx, command_code, param, response, wait_type); 1652 1653 if (result && reallow_idle && dc_dmub_srv->idle_exit_counter == 0 && 1654 !ctx->dc->debug.disable_dmub_reallow_idle) 1655 dc_dmub_srv_apply_idle_power_optimizations(ctx->dc, true); 1656 1657 return result; 1658 } 1659 1660 void dc_dmub_srv_fams2_update_config(struct dc *dc, 1661 struct dc_state *context, 1662 bool enable) 1663 { 1664 uint8_t num_cmds = 1; 1665 uint32_t i; 1666 union dmub_rb_cmd cmd[MAX_STREAMS + 1]; 1667 struct dmub_rb_cmd_fams2 *global_cmd = &cmd[0].fams2_config; 1668 1669 memset(cmd, 0, sizeof(union dmub_rb_cmd) * (MAX_STREAMS + 1)); 1670 /* fill in generic command header */ 1671 global_cmd->header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 1672 global_cmd->header.sub_type = DMUB_CMD__FAMS2_CONFIG; 1673 global_cmd->header.payload_bytes = sizeof(struct dmub_rb_cmd_fams2) - sizeof(struct dmub_cmd_header); 1674 1675 if (enable) { 1676 /* send global configuration parameters */ 1677 memcpy(&global_cmd->config.global, &context->bw_ctx.bw.dcn.fams2_global_config, sizeof(struct dmub_cmd_fams2_global_config)); 1678 1679 /* copy static feature configuration overrides */ 1680 global_cmd->config.global.features.bits.enable_stall_recovery = dc->debug.fams2_config.bits.enable_stall_recovery; 1681 global_cmd->config.global.features.bits.enable_debug = dc->debug.fams2_config.bits.enable_debug; 1682 global_cmd->config.global.features.bits.enable_offload_flip = dc->debug.fams2_config.bits.enable_offload_flip; 1683 1684 /* construct per-stream configs */ 1685 for (i = 0; i < context->bw_ctx.bw.dcn.fams2_global_config.num_streams; i++) { 1686 struct dmub_rb_cmd_fams2 *stream_cmd = &cmd[i+1].fams2_config; 1687 1688 /* configure command header */ 1689 stream_cmd->header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 1690 stream_cmd->header.sub_type = DMUB_CMD__FAMS2_CONFIG; 1691 stream_cmd->header.payload_bytes = sizeof(struct dmub_rb_cmd_fams2) - sizeof(struct dmub_cmd_header); 1692 stream_cmd->header.multi_cmd_pending = 1; 1693 /* copy stream static state */ 1694 memcpy(&stream_cmd->config.stream, 1695 &context->bw_ctx.bw.dcn.fams2_stream_params[i], 1696 sizeof(struct dmub_fams2_stream_static_state)); 1697 } 1698 } 1699 1700 /* apply feature configuration based on current driver state */ 1701 global_cmd->config.global.features.bits.enable_visual_confirm = dc->debug.visual_confirm == VISUAL_CONFIRM_FAMS2; 1702 global_cmd->config.global.features.bits.enable = enable; 1703 1704 if (enable && context->bw_ctx.bw.dcn.fams2_global_config.features.bits.enable) { 1705 /* set multi pending for global, and unset for last stream cmd */ 1706 global_cmd->header.multi_cmd_pending = 1; 1707 cmd[context->bw_ctx.bw.dcn.fams2_global_config.num_streams].fams2_config.header.multi_cmd_pending = 0; 1708 num_cmds += context->bw_ctx.bw.dcn.fams2_global_config.num_streams; 1709 } 1710 1711 dm_execute_dmub_cmd_list(dc->ctx, num_cmds, cmd, DM_DMUB_WAIT_TYPE_WAIT); 1712 } 1713 1714 void dc_dmub_srv_fams2_drr_update(struct dc *dc, 1715 uint32_t tg_inst, 1716 uint32_t vtotal_min, 1717 uint32_t vtotal_max, 1718 uint32_t vtotal_mid, 1719 uint32_t vtotal_mid_frame_num, 1720 bool program_manual_trigger) 1721 { 1722 union dmub_rb_cmd cmd = { 0 }; 1723 1724 cmd.fams2_drr_update.header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 1725 cmd.fams2_drr_update.header.sub_type = DMUB_CMD__FAMS2_DRR_UPDATE; 1726 cmd.fams2_drr_update.dmub_optc_state_req.tg_inst = tg_inst; 1727 cmd.fams2_drr_update.dmub_optc_state_req.v_total_max = vtotal_max; 1728 cmd.fams2_drr_update.dmub_optc_state_req.v_total_min = vtotal_min; 1729 cmd.fams2_drr_update.dmub_optc_state_req.v_total_mid = vtotal_mid; 1730 cmd.fams2_drr_update.dmub_optc_state_req.v_total_mid_frame_num = vtotal_mid_frame_num; 1731 cmd.fams2_drr_update.dmub_optc_state_req.program_manual_trigger = program_manual_trigger; 1732 1733 cmd.fams2_drr_update.header.payload_bytes = sizeof(cmd.fams2_drr_update) - sizeof(cmd.fams2_drr_update.header); 1734 1735 dm_execute_dmub_cmd(dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT); 1736 } 1737 1738 void dc_dmub_srv_fams2_passthrough_flip( 1739 struct dc *dc, 1740 struct dc_state *state, 1741 struct dc_stream_state *stream, 1742 struct dc_surface_update *srf_updates, 1743 int surface_count) 1744 { 1745 int plane_index; 1746 union dmub_rb_cmd cmds[MAX_PLANES]; 1747 struct dc_plane_address *address; 1748 struct dc_plane_state *plane_state; 1749 int num_cmds = 0; 1750 struct dc_stream_status *stream_status = dc_stream_get_status(stream); 1751 1752 if (surface_count <= 0 || stream_status == NULL) 1753 return; 1754 1755 memset(cmds, 0, sizeof(union dmub_rb_cmd) * MAX_PLANES); 1756 1757 /* build command for each surface update */ 1758 for (plane_index = 0; plane_index < surface_count; plane_index++) { 1759 plane_state = srf_updates[plane_index].surface; 1760 address = &plane_state->address; 1761 1762 /* skip if there is no address update for plane */ 1763 if (!srf_updates[plane_index].flip_addr) 1764 continue; 1765 1766 /* build command header */ 1767 cmds[num_cmds].fams2_flip.header.type = DMUB_CMD__FW_ASSISTED_MCLK_SWITCH; 1768 cmds[num_cmds].fams2_flip.header.sub_type = DMUB_CMD__FAMS2_FLIP; 1769 cmds[num_cmds].fams2_flip.header.payload_bytes = sizeof(struct dmub_rb_cmd_fams2_flip); 1770 1771 /* for chaining multiple commands, all but last command should set to 1 */ 1772 cmds[num_cmds].fams2_flip.header.multi_cmd_pending = 1; 1773 1774 /* set topology info */ 1775 cmds[num_cmds].fams2_flip.flip_info.pipe_mask = dc_plane_get_pipe_mask(state, plane_state); 1776 if (stream_status) 1777 cmds[num_cmds].fams2_flip.flip_info.otg_inst = stream_status->primary_otg_inst; 1778 1779 cmds[num_cmds].fams2_flip.flip_info.config.bits.is_immediate = plane_state->flip_immediate; 1780 1781 /* build address info for command */ 1782 switch (address->type) { 1783 case PLN_ADDR_TYPE_GRAPHICS: 1784 if (address->grph.addr.quad_part == 0) { 1785 BREAK_TO_DEBUGGER(); 1786 break; 1787 } 1788 1789 cmds[num_cmds].fams2_flip.flip_info.addr_info.meta_addr_lo = 1790 address->grph.meta_addr.low_part; 1791 cmds[num_cmds].fams2_flip.flip_info.addr_info.meta_addr_hi = 1792 (uint16_t)address->grph.meta_addr.high_part; 1793 cmds[num_cmds].fams2_flip.flip_info.addr_info.surf_addr_lo = 1794 address->grph.addr.low_part; 1795 cmds[num_cmds].fams2_flip.flip_info.addr_info.surf_addr_hi = 1796 (uint16_t)address->grph.addr.high_part; 1797 break; 1798 case PLN_ADDR_TYPE_VIDEO_PROGRESSIVE: 1799 if (address->video_progressive.luma_addr.quad_part == 0 || 1800 address->video_progressive.chroma_addr.quad_part == 0) { 1801 BREAK_TO_DEBUGGER(); 1802 break; 1803 } 1804 1805 cmds[num_cmds].fams2_flip.flip_info.addr_info.meta_addr_lo = 1806 address->video_progressive.luma_meta_addr.low_part; 1807 cmds[num_cmds].fams2_flip.flip_info.addr_info.meta_addr_hi = 1808 (uint16_t)address->video_progressive.luma_meta_addr.high_part; 1809 cmds[num_cmds].fams2_flip.flip_info.addr_info.meta_addr_c_lo = 1810 address->video_progressive.chroma_meta_addr.low_part; 1811 cmds[num_cmds].fams2_flip.flip_info.addr_info.meta_addr_c_hi = 1812 (uint16_t)address->video_progressive.chroma_meta_addr.high_part; 1813 cmds[num_cmds].fams2_flip.flip_info.addr_info.surf_addr_lo = 1814 address->video_progressive.luma_addr.low_part; 1815 cmds[num_cmds].fams2_flip.flip_info.addr_info.surf_addr_hi = 1816 (uint16_t)address->video_progressive.luma_addr.high_part; 1817 cmds[num_cmds].fams2_flip.flip_info.addr_info.surf_addr_c_lo = 1818 address->video_progressive.chroma_addr.low_part; 1819 cmds[num_cmds].fams2_flip.flip_info.addr_info.surf_addr_c_hi = 1820 (uint16_t)address->video_progressive.chroma_addr.high_part; 1821 break; 1822 default: 1823 // Should never be hit 1824 BREAK_TO_DEBUGGER(); 1825 break; 1826 } 1827 1828 num_cmds++; 1829 } 1830 1831 if (num_cmds > 0) { 1832 cmds[num_cmds - 1].fams2_flip.header.multi_cmd_pending = 0; 1833 dm_execute_dmub_cmd_list(dc->ctx, num_cmds, cmds, DM_DMUB_WAIT_TYPE_WAIT); 1834 } 1835 } 1836