xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision fe7fad476ec8153a8b8767a08114e3e4a58a837e)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 struct abm_save_restore;
50 
51 /* forward declaration */
52 struct aux_payload;
53 struct set_config_cmd_payload;
54 struct dmub_notification;
55 
56 #define DC_VER "3.2.321"
57 
58 /**
59  * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC
60  */
61 #define MAX_SURFACES 4
62 /**
63  * MAX_PLANES - representative of the upper bound of planes that are supported by the HW
64  */
65 #define MAX_PLANES 6
66 #define MAX_STREAMS 6
67 #define MIN_VIEWPORT_SIZE 12
68 #define MAX_NUM_EDP 2
69 #define MAX_HOST_ROUTERS_NUM 2
70 
71 /* Display Core Interfaces */
72 struct dc_versions {
73 	const char *dc_ver;
74 	struct dmcu_version dmcu_version;
75 };
76 
77 enum dp_protocol_version {
78 	DP_VERSION_1_4 = 0,
79 	DP_VERSION_2_1,
80 	DP_VERSION_UNKNOWN,
81 };
82 
83 enum dc_plane_type {
84 	DC_PLANE_TYPE_INVALID,
85 	DC_PLANE_TYPE_DCE_RGB,
86 	DC_PLANE_TYPE_DCE_UNDERLAY,
87 	DC_PLANE_TYPE_DCN_UNIVERSAL,
88 };
89 
90 // Sizes defined as multiples of 64KB
91 enum det_size {
92 	DET_SIZE_DEFAULT = 0,
93 	DET_SIZE_192KB = 3,
94 	DET_SIZE_256KB = 4,
95 	DET_SIZE_320KB = 5,
96 	DET_SIZE_384KB = 6
97 };
98 
99 
100 struct dc_plane_cap {
101 	enum dc_plane_type type;
102 	uint32_t per_pixel_alpha : 1;
103 	struct {
104 		uint32_t argb8888 : 1;
105 		uint32_t nv12 : 1;
106 		uint32_t fp16 : 1;
107 		uint32_t p010 : 1;
108 		uint32_t ayuv : 1;
109 	} pixel_format_support;
110 	// max upscaling factor x1000
111 	// upscaling factors are always >= 1
112 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
113 	struct {
114 		uint32_t argb8888;
115 		uint32_t nv12;
116 		uint32_t fp16;
117 	} max_upscale_factor;
118 	// max downscale factor x1000
119 	// downscale factors are always <= 1
120 	// for example, 8K -> 1080p is 0.25, or 250 raw value
121 	struct {
122 		uint32_t argb8888;
123 		uint32_t nv12;
124 		uint32_t fp16;
125 	} max_downscale_factor;
126 	// minimal width/height
127 	uint32_t min_width;
128 	uint32_t min_height;
129 };
130 
131 /**
132  * DOC: color-management-caps
133  *
134  * **Color management caps (DPP and MPC)**
135  *
136  * Modules/color calculates various color operations which are translated to
137  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
138  * DCN1, every new generation comes with fairly major differences in color
139  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
140  * decide mapping to HW block based on logical capabilities.
141  */
142 
143 /**
144  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
145  * @srgb: RGB color space transfer func
146  * @bt2020: BT.2020 transfer func
147  * @gamma2_2: standard gamma
148  * @pq: perceptual quantizer transfer function
149  * @hlg: hybrid log–gamma transfer function
150  */
151 struct rom_curve_caps {
152 	uint16_t srgb : 1;
153 	uint16_t bt2020 : 1;
154 	uint16_t gamma2_2 : 1;
155 	uint16_t pq : 1;
156 	uint16_t hlg : 1;
157 };
158 
159 /**
160  * struct dpp_color_caps - color pipeline capabilities for display pipe and
161  * plane blocks
162  *
163  * @dcn_arch: all DCE generations treated the same
164  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
165  * just plain 256-entry lookup
166  * @icsc: input color space conversion
167  * @dgam_ram: programmable degamma LUT
168  * @post_csc: post color space conversion, before gamut remap
169  * @gamma_corr: degamma correction
170  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
171  * with MPC by setting mpc:shared_3d_lut flag
172  * @ogam_ram: programmable out/blend gamma LUT
173  * @ocsc: output color space conversion
174  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
175  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
176  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
177  *
178  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
179  */
180 struct dpp_color_caps {
181 	uint16_t dcn_arch : 1;
182 	uint16_t input_lut_shared : 1;
183 	uint16_t icsc : 1;
184 	uint16_t dgam_ram : 1;
185 	uint16_t post_csc : 1;
186 	uint16_t gamma_corr : 1;
187 	uint16_t hw_3d_lut : 1;
188 	uint16_t ogam_ram : 1;
189 	uint16_t ocsc : 1;
190 	uint16_t dgam_rom_for_yuv : 1;
191 	struct rom_curve_caps dgam_rom_caps;
192 	struct rom_curve_caps ogam_rom_caps;
193 };
194 
195 /**
196  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
197  * plane combined blocks
198  *
199  * @gamut_remap: color transformation matrix
200  * @ogam_ram: programmable out gamma LUT
201  * @ocsc: output color space conversion matrix
202  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
203  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
204  * instance
205  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
206  */
207 struct mpc_color_caps {
208 	uint16_t gamut_remap : 1;
209 	uint16_t ogam_ram : 1;
210 	uint16_t ocsc : 1;
211 	uint16_t num_3dluts : 3;
212 	uint16_t shared_3d_lut:1;
213 	struct rom_curve_caps ogam_rom_caps;
214 };
215 
216 /**
217  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
218  * @dpp: color pipes caps for DPP
219  * @mpc: color pipes caps for MPC
220  */
221 struct dc_color_caps {
222 	struct dpp_color_caps dpp;
223 	struct mpc_color_caps mpc;
224 };
225 
226 struct dc_dmub_caps {
227 	bool psr;
228 	bool mclk_sw;
229 	bool subvp_psr;
230 	bool gecc_enable;
231 	uint8_t fams_ver;
232 	bool aux_backlight_support;
233 };
234 
235 struct dc_scl_caps {
236 	bool sharpener_support;
237 };
238 
239 struct dc_caps {
240 	uint32_t max_streams;
241 	uint32_t max_links;
242 	uint32_t max_audios;
243 	uint32_t max_slave_planes;
244 	uint32_t max_slave_yuv_planes;
245 	uint32_t max_slave_rgb_planes;
246 	uint32_t max_planes;
247 	uint32_t max_downscale_ratio;
248 	uint32_t i2c_speed_in_khz;
249 	uint32_t i2c_speed_in_khz_hdcp;
250 	uint32_t dmdata_alloc_size;
251 	unsigned int max_cursor_size;
252 	unsigned int max_video_width;
253 	/*
254 	 * max video plane width that can be safely assumed to be always
255 	 * supported by single DPP pipe.
256 	 */
257 	unsigned int max_optimizable_video_width;
258 	unsigned int min_horizontal_blanking_period;
259 	int linear_pitch_alignment;
260 	bool dcc_const_color;
261 	bool dynamic_audio;
262 	bool is_apu;
263 	bool dual_link_dvi;
264 	bool post_blend_color_processing;
265 	bool force_dp_tps4_for_cp2520;
266 	bool disable_dp_clk_share;
267 	bool psp_setup_panel_mode;
268 	bool extended_aux_timeout_support;
269 	bool dmcub_support;
270 	bool zstate_support;
271 	bool ips_support;
272 	uint32_t num_of_internal_disp;
273 	enum dp_protocol_version max_dp_protocol_version;
274 	unsigned int mall_size_per_mem_channel;
275 	unsigned int mall_size_total;
276 	unsigned int cursor_cache_size;
277 	struct dc_plane_cap planes[MAX_PLANES];
278 	struct dc_color_caps color;
279 	struct dc_dmub_caps dmub_caps;
280 	bool dp_hpo;
281 	bool dp_hdmi21_pcon_support;
282 	bool edp_dsc_support;
283 	bool vbios_lttpr_aware;
284 	bool vbios_lttpr_enable;
285 	uint32_t max_otg_num;
286 	uint32_t max_cab_allocation_bytes;
287 	uint32_t cache_line_size;
288 	uint32_t cache_num_ways;
289 	uint16_t subvp_fw_processing_delay_us;
290 	uint8_t subvp_drr_max_vblank_margin_us;
291 	uint16_t subvp_prefetch_end_to_mall_start_us;
292 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
293 	uint16_t subvp_pstate_allow_width_us;
294 	uint16_t subvp_vertical_int_margin_us;
295 	bool seamless_odm;
296 	uint32_t max_v_total;
297 	bool vtotal_limited_by_fp2;
298 	uint32_t max_disp_clock_khz_at_vmin;
299 	uint8_t subvp_drr_vblank_start_margin_us;
300 	bool cursor_not_scaled;
301 	bool dcmode_power_limits_present;
302 	bool sequential_ono;
303 	/* Conservative limit for DCC cases which require ODM4:1 to support*/
304 	uint32_t dcc_plane_width_limit;
305 	struct dc_scl_caps scl_caps;
306 };
307 
308 struct dc_bug_wa {
309 	bool no_connect_phy_config;
310 	bool dedcn20_305_wa;
311 	bool skip_clock_update;
312 	bool lt_early_cr_pattern;
313 	struct {
314 		uint8_t uclk : 1;
315 		uint8_t fclk : 1;
316 		uint8_t dcfclk : 1;
317 		uint8_t dcfclk_ds: 1;
318 	} clock_update_disable_mask;
319 	bool skip_psr_ips_crtc_disable;
320 };
321 struct dc_dcc_surface_param {
322 	struct dc_size surface_size;
323 	enum surface_pixel_format format;
324 	unsigned int plane0_pitch;
325 	struct dc_size plane1_size;
326 	unsigned int plane1_pitch;
327 	union {
328 		enum swizzle_mode_values swizzle_mode;
329 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
330 	};
331 	enum dc_scan_direction scan;
332 };
333 
334 struct dc_dcc_setting {
335 	unsigned int max_compressed_blk_size;
336 	unsigned int max_uncompressed_blk_size;
337 	bool independent_64b_blks;
338 	//These bitfields to be used starting with DCN 3.0
339 	struct {
340 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
341 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
342 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
343 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
344 		uint32_t dcc_256_256 : 1;  //available in ASICs starting with DCN 4.0x (the best compression case)
345 		uint32_t dcc_256_128 : 1;  //available in ASICs starting with DCN 4.0x
346 		uint32_t dcc_256_64 : 1;   //available in ASICs starting with DCN 4.0x (the worst compression case)
347 	} dcc_controls;
348 };
349 
350 struct dc_surface_dcc_cap {
351 	union {
352 		struct {
353 			struct dc_dcc_setting rgb;
354 		} grph;
355 
356 		struct {
357 			struct dc_dcc_setting luma;
358 			struct dc_dcc_setting chroma;
359 		} video;
360 	};
361 
362 	bool capable;
363 	bool const_color_support;
364 };
365 
366 struct dc_static_screen_params {
367 	struct {
368 		bool force_trigger;
369 		bool cursor_update;
370 		bool surface_update;
371 		bool overlay_update;
372 	} triggers;
373 	unsigned int num_frames;
374 };
375 
376 
377 /* Surface update type is used by dc_update_surfaces_and_stream
378  * The update type is determined at the very beginning of the function based
379  * on parameters passed in and decides how much programming (or updating) is
380  * going to be done during the call.
381  *
382  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
383  * logical calculations or hardware register programming. This update MUST be
384  * ISR safe on windows. Currently fast update will only be used to flip surface
385  * address.
386  *
387  * UPDATE_TYPE_MED is used for slower updates which require significant hw
388  * re-programming however do not affect bandwidth consumption or clock
389  * requirements. At present, this is the level at which front end updates
390  * that do not require us to run bw_calcs happen. These are in/out transfer func
391  * updates, viewport offset changes, recout size changes and pixel depth changes.
392  * This update can be done at ISR, but we want to minimize how often this happens.
393  *
394  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
395  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
396  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
397  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
398  * a full update. This cannot be done at ISR level and should be a rare event.
399  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
400  * underscan we don't expect to see this call at all.
401  */
402 
403 enum surface_update_type {
404 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
405 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
406 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
407 };
408 
409 /* Forward declaration*/
410 struct dc;
411 struct dc_plane_state;
412 struct dc_state;
413 
414 struct dc_cap_funcs {
415 	bool (*get_dcc_compression_cap)(const struct dc *dc,
416 			const struct dc_dcc_surface_param *input,
417 			struct dc_surface_dcc_cap *output);
418 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
419 };
420 
421 struct link_training_settings;
422 
423 union allow_lttpr_non_transparent_mode {
424 	struct {
425 		bool DP1_4A : 1;
426 		bool DP2_0 : 1;
427 	} bits;
428 	unsigned char raw;
429 };
430 
431 /* Structure to hold configuration flags set by dm at dc creation. */
432 struct dc_config {
433 	bool gpu_vm_support;
434 	bool disable_disp_pll_sharing;
435 	bool fbc_support;
436 	bool disable_fractional_pwm;
437 	bool allow_seamless_boot_optimization;
438 	bool seamless_boot_edp_requested;
439 	bool edp_not_connected;
440 	bool edp_no_power_sequencing;
441 	bool force_enum_edp;
442 	bool forced_clocks;
443 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
444 	bool multi_mon_pp_mclk_switch;
445 	bool disable_dmcu;
446 	bool enable_4to1MPC;
447 	bool enable_windowed_mpo_odm;
448 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
449 	uint32_t allow_edp_hotplug_detection;
450 	bool clamp_min_dcfclk;
451 	uint64_t vblank_alignment_dto_params;
452 	uint8_t  vblank_alignment_max_frame_time_diff;
453 	bool is_asymmetric_memory;
454 	bool is_single_rank_dimm;
455 	bool is_vmin_only_asic;
456 	bool use_spl;
457 	bool prefer_easf;
458 	bool use_pipe_ctx_sync_logic;
459 	bool ignore_dpref_ss;
460 	bool enable_mipi_converter_optimization;
461 	bool use_default_clock_table;
462 	bool force_bios_enable_lttpr;
463 	uint8_t force_bios_fixed_vs;
464 	int sdpif_request_limit_words_per_umc;
465 	bool dc_mode_clk_limit_support;
466 	bool EnableMinDispClkODM;
467 	bool enable_auto_dpm_test_logs;
468 	unsigned int disable_ips;
469 	unsigned int disable_ips_in_vpb;
470 	bool disable_ips_in_dpms_off;
471 	bool usb4_bw_alloc_support;
472 	bool allow_0_dtb_clk;
473 	bool use_assr_psp_message;
474 	bool support_edp0_on_dp1;
475 	unsigned int enable_fpo_flicker_detection;
476 	bool disable_hbr_audio_dp2;
477 	bool consolidated_dpia_dp_lt;
478 	bool set_pipe_unlock_order;
479 	bool enable_dpia_pre_training;
480 	bool unify_link_enc_assignment;
481 };
482 
483 enum visual_confirm {
484 	VISUAL_CONFIRM_DISABLE = 0,
485 	VISUAL_CONFIRM_SURFACE = 1,
486 	VISUAL_CONFIRM_HDR = 2,
487 	VISUAL_CONFIRM_MPCTREE = 4,
488 	VISUAL_CONFIRM_PSR = 5,
489 	VISUAL_CONFIRM_SWAPCHAIN = 6,
490 	VISUAL_CONFIRM_FAMS = 7,
491 	VISUAL_CONFIRM_SWIZZLE = 9,
492 	VISUAL_CONFIRM_REPLAY = 12,
493 	VISUAL_CONFIRM_SUBVP = 14,
494 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
495 	VISUAL_CONFIRM_FAMS2 = 19,
496 	VISUAL_CONFIRM_HW_CURSOR = 20,
497 	VISUAL_CONFIRM_VABC = 21,
498 };
499 
500 enum dc_psr_power_opts {
501 	psr_power_opt_invalid = 0x0,
502 	psr_power_opt_smu_opt_static_screen = 0x1,
503 	psr_power_opt_z10_static_screen = 0x10,
504 	psr_power_opt_ds_disable_allow = 0x100,
505 };
506 
507 enum dml_hostvm_override_opts {
508 	DML_HOSTVM_NO_OVERRIDE = 0x0,
509 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
510 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
511 };
512 
513 enum dc_replay_power_opts {
514 	replay_power_opt_invalid		= 0x0,
515 	replay_power_opt_smu_opt_static_screen	= 0x1,
516 	replay_power_opt_z10_static_screen	= 0x10,
517 };
518 
519 enum dcc_option {
520 	DCC_ENABLE = 0,
521 	DCC_DISABLE = 1,
522 	DCC_HALF_REQ_DISALBE = 2,
523 };
524 
525 enum in_game_fams_config {
526 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
527 	INGAME_FAMS_DISABLE, // disable in-game fams
528 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
529 	INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies
530 };
531 
532 /**
533  * enum pipe_split_policy - Pipe split strategy supported by DCN
534  *
535  * This enum is used to define the pipe split policy supported by DCN. By
536  * default, DC favors MPC_SPLIT_DYNAMIC.
537  */
538 enum pipe_split_policy {
539 	/**
540 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
541 	 * pipe in order to bring the best trade-off between performance and
542 	 * power consumption. This is the recommended option.
543 	 */
544 	MPC_SPLIT_DYNAMIC = 0,
545 
546 	/**
547 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
548 	 * try any sort of split optimization.
549 	 */
550 	MPC_SPLIT_AVOID = 1,
551 
552 	/**
553 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
554 	 * optimize the pipe utilization when using a single display; if the
555 	 * user connects to a second display, DC will avoid pipe split.
556 	 */
557 	MPC_SPLIT_AVOID_MULT_DISP = 2,
558 };
559 
560 enum wm_report_mode {
561 	WM_REPORT_DEFAULT = 0,
562 	WM_REPORT_OVERRIDE = 1,
563 };
564 enum dtm_pstate{
565 	dtm_level_p0 = 0,/*highest voltage*/
566 	dtm_level_p1,
567 	dtm_level_p2,
568 	dtm_level_p3,
569 	dtm_level_p4,/*when active_display_count = 0*/
570 };
571 
572 enum dcn_pwr_state {
573 	DCN_PWR_STATE_UNKNOWN = -1,
574 	DCN_PWR_STATE_MISSION_MODE = 0,
575 	DCN_PWR_STATE_LOW_POWER = 3,
576 };
577 
578 enum dcn_zstate_support_state {
579 	DCN_ZSTATE_SUPPORT_UNKNOWN,
580 	DCN_ZSTATE_SUPPORT_ALLOW,
581 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
582 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
583 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
584 	DCN_ZSTATE_SUPPORT_DISALLOW,
585 };
586 
587 /*
588  * struct dc_clocks - DC pipe clocks
589  *
590  * For any clocks that may differ per pipe only the max is stored in this
591  * structure
592  */
593 struct dc_clocks {
594 	int dispclk_khz;
595 	int actual_dispclk_khz;
596 	int dppclk_khz;
597 	int actual_dppclk_khz;
598 	int disp_dpp_voltage_level_khz;
599 	int dcfclk_khz;
600 	int socclk_khz;
601 	int dcfclk_deep_sleep_khz;
602 	int fclk_khz;
603 	int phyclk_khz;
604 	int dramclk_khz;
605 	bool p_state_change_support;
606 	enum dcn_zstate_support_state zstate_support;
607 	bool dtbclk_en;
608 	int ref_dtbclk_khz;
609 	bool fclk_p_state_change_support;
610 	enum dcn_pwr_state pwr_state;
611 	/*
612 	 * Elements below are not compared for the purposes of
613 	 * optimization required
614 	 */
615 	bool prev_p_state_change_support;
616 	bool fclk_prev_p_state_change_support;
617 	int num_ways;
618 	int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM];
619 
620 	/*
621 	 * @fw_based_mclk_switching
622 	 *
623 	 * DC has a mechanism that leverage the variable refresh rate to switch
624 	 * memory clock in cases that we have a large latency to achieve the
625 	 * memory clock change and a short vblank window. DC has some
626 	 * requirements to enable this feature, and this field describes if the
627 	 * system support or not such a feature.
628 	 */
629 	bool fw_based_mclk_switching;
630 	bool fw_based_mclk_switching_shut_down;
631 	int prev_num_ways;
632 	enum dtm_pstate dtm_level;
633 	int max_supported_dppclk_khz;
634 	int max_supported_dispclk_khz;
635 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
636 	int bw_dispclk_khz;
637 	int idle_dramclk_khz;
638 	int idle_fclk_khz;
639 	int subvp_prefetch_dramclk_khz;
640 	int subvp_prefetch_fclk_khz;
641 };
642 
643 struct dc_bw_validation_profile {
644 	bool enable;
645 
646 	unsigned long long total_ticks;
647 	unsigned long long voltage_level_ticks;
648 	unsigned long long watermark_ticks;
649 	unsigned long long rq_dlg_ticks;
650 
651 	unsigned long long total_count;
652 	unsigned long long skip_fast_count;
653 	unsigned long long skip_pass_count;
654 	unsigned long long skip_fail_count;
655 };
656 
657 #define BW_VAL_TRACE_SETUP() \
658 		unsigned long long end_tick = 0; \
659 		unsigned long long voltage_level_tick = 0; \
660 		unsigned long long watermark_tick = 0; \
661 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
662 				dm_get_timestamp(dc->ctx) : 0
663 
664 #define BW_VAL_TRACE_COUNT() \
665 		if (dc->debug.bw_val_profile.enable) \
666 			dc->debug.bw_val_profile.total_count++
667 
668 #define BW_VAL_TRACE_SKIP(status) \
669 		if (dc->debug.bw_val_profile.enable) { \
670 			if (!voltage_level_tick) \
671 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
672 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
673 		}
674 
675 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
676 		if (dc->debug.bw_val_profile.enable) \
677 			voltage_level_tick = dm_get_timestamp(dc->ctx)
678 
679 #define BW_VAL_TRACE_END_WATERMARKS() \
680 		if (dc->debug.bw_val_profile.enable) \
681 			watermark_tick = dm_get_timestamp(dc->ctx)
682 
683 #define BW_VAL_TRACE_FINISH() \
684 		if (dc->debug.bw_val_profile.enable) { \
685 			end_tick = dm_get_timestamp(dc->ctx); \
686 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
687 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
688 			if (watermark_tick) { \
689 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
690 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
691 			} \
692 		}
693 
694 union mem_low_power_enable_options {
695 	struct {
696 		bool vga: 1;
697 		bool i2c: 1;
698 		bool dmcu: 1;
699 		bool dscl: 1;
700 		bool cm: 1;
701 		bool mpc: 1;
702 		bool optc: 1;
703 		bool vpg: 1;
704 		bool afmt: 1;
705 	} bits;
706 	uint32_t u32All;
707 };
708 
709 union root_clock_optimization_options {
710 	struct {
711 		bool dpp: 1;
712 		bool dsc: 1;
713 		bool hdmistream: 1;
714 		bool hdmichar: 1;
715 		bool dpstream: 1;
716 		bool symclk32_se: 1;
717 		bool symclk32_le: 1;
718 		bool symclk_fe: 1;
719 		bool physymclk: 1;
720 		bool dpiasymclk: 1;
721 		uint32_t reserved: 22;
722 	} bits;
723 	uint32_t u32All;
724 };
725 
726 union fine_grain_clock_gating_enable_options {
727 	struct {
728 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
729 		bool dchub : 1;	   /* Display controller hub */
730 		bool dchubbub : 1;
731 		bool dpp : 1;	   /* Display pipes and planes */
732 		bool opp : 1;	   /* Output pixel processing */
733 		bool optc : 1;	   /* Output pipe timing combiner */
734 		bool dio : 1;	   /* Display output */
735 		bool dwb : 1;	   /* Display writeback */
736 		bool mmhubbub : 1; /* Multimedia hub */
737 		bool dmu : 1;	   /* Display core management unit */
738 		bool az : 1;	   /* Azalia */
739 		bool dchvm : 1;
740 		bool dsc : 1;	   /* Display stream compression */
741 
742 		uint32_t reserved : 19;
743 	} bits;
744 	uint32_t u32All;
745 };
746 
747 enum pg_hw_pipe_resources {
748 	PG_HUBP = 0,
749 	PG_DPP,
750 	PG_DSC,
751 	PG_MPCC,
752 	PG_OPP,
753 	PG_OPTC,
754 	PG_DPSTREAM,
755 	PG_HDMISTREAM,
756 	PG_PHYSYMCLK,
757 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
758 };
759 
760 enum pg_hw_resources {
761 	PG_DCCG = 0,
762 	PG_DCIO,
763 	PG_DIO,
764 	PG_DCHUBBUB,
765 	PG_DCHVM,
766 	PG_DWB,
767 	PG_HPO,
768 	PG_HW_RESOURCES_NUM_ELEMENT
769 };
770 
771 struct pg_block_update {
772 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
773 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
774 };
775 
776 union dpia_debug_options {
777 	struct {
778 		uint32_t disable_dpia:1; /* bit 0 */
779 		uint32_t force_non_lttpr:1; /* bit 1 */
780 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
781 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
782 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
783 		uint32_t disable_usb4_pm_support:1; /* bit 5 */
784 		uint32_t enable_consolidated_dpia_dp_lt:1; /* bit 6 */
785 		uint32_t enable_dpia_pre_training:1; /* bit 7 */
786 		uint32_t unify_link_enc_assignment:1; /* bit 8 */
787 		uint32_t reserved:24;
788 	} bits;
789 	uint32_t raw;
790 };
791 
792 /* AUX wake work around options
793  * 0: enable/disable work around
794  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
795  * 15-2: reserved
796  * 31-16: timeout in ms
797  */
798 union aux_wake_wa_options {
799 	struct {
800 		uint32_t enable_wa : 1;
801 		uint32_t use_default_timeout : 1;
802 		uint32_t rsvd: 14;
803 		uint32_t timeout_ms : 16;
804 	} bits;
805 	uint32_t raw;
806 };
807 
808 struct dc_debug_data {
809 	uint32_t ltFailCount;
810 	uint32_t i2cErrorCount;
811 	uint32_t auxErrorCount;
812 };
813 
814 struct dc_phy_addr_space_config {
815 	struct {
816 		uint64_t start_addr;
817 		uint64_t end_addr;
818 		uint64_t fb_top;
819 		uint64_t fb_offset;
820 		uint64_t fb_base;
821 		uint64_t agp_top;
822 		uint64_t agp_bot;
823 		uint64_t agp_base;
824 	} system_aperture;
825 
826 	struct {
827 		uint64_t page_table_start_addr;
828 		uint64_t page_table_end_addr;
829 		uint64_t page_table_base_addr;
830 		bool base_addr_is_mc_addr;
831 	} gart_config;
832 
833 	bool valid;
834 	bool is_hvm_enabled;
835 	uint64_t page_table_default_page_addr;
836 };
837 
838 struct dc_virtual_addr_space_config {
839 	uint64_t	page_table_base_addr;
840 	uint64_t	page_table_start_addr;
841 	uint64_t	page_table_end_addr;
842 	uint32_t	page_table_block_size_in_bytes;
843 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
844 };
845 
846 struct dc_bounding_box_overrides {
847 	int sr_exit_time_ns;
848 	int sr_enter_plus_exit_time_ns;
849 	int sr_exit_z8_time_ns;
850 	int sr_enter_plus_exit_z8_time_ns;
851 	int urgent_latency_ns;
852 	int percent_of_ideal_drambw;
853 	int dram_clock_change_latency_ns;
854 	int dummy_clock_change_latency_ns;
855 	int fclk_clock_change_latency_ns;
856 	/* This forces a hard min on the DCFCLK we use
857 	 * for DML.  Unlike the debug option for forcing
858 	 * DCFCLK, this override affects watermark calculations
859 	 */
860 	int min_dcfclk_mhz;
861 };
862 
863 struct dc_state;
864 struct resource_pool;
865 struct dce_hwseq;
866 struct link_service;
867 
868 /*
869  * struct dc_debug_options - DC debug struct
870  *
871  * This struct provides a simple mechanism for developers to change some
872  * configurations, enable/disable features, and activate extra debug options.
873  * This can be very handy to narrow down whether some specific feature is
874  * causing an issue or not.
875  */
876 struct dc_debug_options {
877 	bool native422_support;
878 	bool disable_dsc;
879 	enum visual_confirm visual_confirm;
880 	int visual_confirm_rect_height;
881 
882 	bool sanity_checks;
883 	bool max_disp_clk;
884 	bool surface_trace;
885 	bool clock_trace;
886 	bool validation_trace;
887 	bool bandwidth_calcs_trace;
888 	int max_downscale_src_width;
889 
890 	/* stutter efficiency related */
891 	bool disable_stutter;
892 	bool use_max_lb;
893 	enum dcc_option disable_dcc;
894 
895 	/*
896 	 * @pipe_split_policy: Define which pipe split policy is used by the
897 	 * display core.
898 	 */
899 	enum pipe_split_policy pipe_split_policy;
900 	bool force_single_disp_pipe_split;
901 	bool voltage_align_fclk;
902 	bool disable_min_fclk;
903 
904 	bool disable_dfs_bypass;
905 	bool disable_dpp_power_gate;
906 	bool disable_hubp_power_gate;
907 	bool disable_dsc_power_gate;
908 	bool disable_optc_power_gate;
909 	bool disable_hpo_power_gate;
910 	int dsc_min_slice_height_override;
911 	int dsc_bpp_increment_div;
912 	bool disable_pplib_wm_range;
913 	enum wm_report_mode pplib_wm_report_mode;
914 	unsigned int min_disp_clk_khz;
915 	unsigned int min_dpp_clk_khz;
916 	unsigned int min_dram_clk_khz;
917 	int sr_exit_time_dpm0_ns;
918 	int sr_enter_plus_exit_time_dpm0_ns;
919 	int sr_exit_time_ns;
920 	int sr_enter_plus_exit_time_ns;
921 	int sr_exit_z8_time_ns;
922 	int sr_enter_plus_exit_z8_time_ns;
923 	int urgent_latency_ns;
924 	uint32_t underflow_assert_delay_us;
925 	int percent_of_ideal_drambw;
926 	int dram_clock_change_latency_ns;
927 	bool optimized_watermark;
928 	int always_scale;
929 	bool disable_pplib_clock_request;
930 	bool disable_clock_gate;
931 	bool disable_mem_low_power;
932 	bool pstate_enabled;
933 	bool disable_dmcu;
934 	bool force_abm_enable;
935 	bool disable_stereo_support;
936 	bool vsr_support;
937 	bool performance_trace;
938 	bool az_endpoint_mute_only;
939 	bool always_use_regamma;
940 	bool recovery_enabled;
941 	bool avoid_vbios_exec_table;
942 	bool scl_reset_length10;
943 	bool hdmi20_disable;
944 	bool skip_detection_link_training;
945 	uint32_t edid_read_retry_times;
946 	unsigned int force_odm_combine; //bit vector based on otg inst
947 	unsigned int seamless_boot_odm_combine;
948 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
949 	int minimum_z8_residency_time;
950 	int minimum_z10_residency_time;
951 	bool disable_z9_mpc;
952 	unsigned int force_fclk_khz;
953 	bool enable_tri_buf;
954 	bool ips_disallow_entry;
955 	bool dmub_offload_enabled;
956 	bool dmcub_emulation;
957 	bool disable_idle_power_optimizations;
958 	unsigned int mall_size_override;
959 	unsigned int mall_additional_timer_percent;
960 	bool mall_error_as_fatal;
961 	bool dmub_command_table; /* for testing only */
962 	struct dc_bw_validation_profile bw_val_profile;
963 	bool disable_fec;
964 	bool disable_48mhz_pwrdwn;
965 	/* This forces a hard min on the DCFCLK requested to SMU/PP
966 	 * watermarks are not affected.
967 	 */
968 	unsigned int force_min_dcfclk_mhz;
969 	int dwb_fi_phase;
970 	bool disable_timing_sync;
971 	bool cm_in_bypass;
972 	int force_clock_mode;/*every mode change.*/
973 
974 	bool disable_dram_clock_change_vactive_support;
975 	bool validate_dml_output;
976 	bool enable_dmcub_surface_flip;
977 	bool usbc_combo_phy_reset_wa;
978 	bool enable_dram_clock_change_one_display_vactive;
979 	/* TODO - remove once tested */
980 	bool legacy_dp2_lt;
981 	bool set_mst_en_for_sst;
982 	bool disable_uhbr;
983 	bool force_dp2_lt_fallback_method;
984 	bool ignore_cable_id;
985 	union mem_low_power_enable_options enable_mem_low_power;
986 	union root_clock_optimization_options root_clock_optimization;
987 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
988 	bool hpo_optimization;
989 	bool force_vblank_alignment;
990 
991 	/* Enable dmub aux for legacy ddc */
992 	bool enable_dmub_aux_for_legacy_ddc;
993 	bool disable_fams;
994 	enum in_game_fams_config disable_fams_gaming;
995 	/* FEC/PSR1 sequence enable delay in 100us */
996 	uint8_t fec_enable_delay_in100us;
997 	bool enable_driver_sequence_debug;
998 	enum det_size crb_alloc_policy;
999 	int crb_alloc_policy_min_disp_count;
1000 	bool disable_z10;
1001 	bool enable_z9_disable_interface;
1002 	bool psr_skip_crtc_disable;
1003 	uint32_t ips_skip_crtc_disable_mask;
1004 	union dpia_debug_options dpia_debug;
1005 	bool disable_fixed_vs_aux_timeout_wa;
1006 	uint32_t fixed_vs_aux_delay_config_wa;
1007 	bool force_disable_subvp;
1008 	bool force_subvp_mclk_switch;
1009 	bool allow_sw_cursor_fallback;
1010 	unsigned int force_subvp_num_ways;
1011 	unsigned int force_mall_ss_num_ways;
1012 	bool alloc_extra_way_for_cursor;
1013 	uint32_t subvp_extra_lines;
1014 	bool force_usr_allow;
1015 	/* uses value at boot and disables switch */
1016 	bool disable_dtb_ref_clk_switch;
1017 	bool extended_blank_optimization;
1018 	union aux_wake_wa_options aux_wake_wa;
1019 	uint32_t mst_start_top_delay;
1020 	uint8_t psr_power_use_phy_fsm;
1021 	enum dml_hostvm_override_opts dml_hostvm_override;
1022 	bool dml_disallow_alternate_prefetch_modes;
1023 	bool use_legacy_soc_bb_mechanism;
1024 	bool exit_idle_opt_for_cursor_updates;
1025 	bool using_dml2;
1026 	bool enable_single_display_2to1_odm_policy;
1027 	bool enable_double_buffered_dsc_pg_support;
1028 	bool enable_dp_dig_pixel_rate_div_policy;
1029 	bool using_dml21;
1030 	enum lttpr_mode lttpr_mode_override;
1031 	unsigned int dsc_delay_factor_wa_x1000;
1032 	unsigned int min_prefetch_in_strobe_ns;
1033 	bool disable_unbounded_requesting;
1034 	bool dig_fifo_off_in_blank;
1035 	bool override_dispclk_programming;
1036 	bool otg_crc_db;
1037 	bool disallow_dispclk_dppclk_ds;
1038 	bool disable_fpo_optimizations;
1039 	bool support_eDP1_5;
1040 	uint32_t fpo_vactive_margin_us;
1041 	bool disable_fpo_vactive;
1042 	bool disable_boot_optimizations;
1043 	bool override_odm_optimization;
1044 	bool minimize_dispclk_using_odm;
1045 	bool disable_subvp_high_refresh;
1046 	bool disable_dp_plus_plus_wa;
1047 	uint32_t fpo_vactive_min_active_margin_us;
1048 	uint32_t fpo_vactive_max_blank_us;
1049 	bool enable_hpo_pg_support;
1050 	bool enable_legacy_fast_update;
1051 	bool disable_dc_mode_overwrite;
1052 	bool replay_skip_crtc_disabled;
1053 	bool ignore_pg;/*do nothing, let pmfw control it*/
1054 	bool psp_disabled_wa;
1055 	unsigned int ips2_eval_delay_us;
1056 	unsigned int ips2_entry_delay_us;
1057 	bool optimize_ips_handshake;
1058 	bool disable_dmub_reallow_idle;
1059 	bool disable_timeout;
1060 	bool disable_extblankadj;
1061 	bool enable_idle_reg_checks;
1062 	unsigned int static_screen_wait_frames;
1063 	uint32_t pwm_freq;
1064 	bool force_chroma_subsampling_1tap;
1065 	unsigned int dcc_meta_propagation_delay_us;
1066 	bool disable_422_left_edge_pixel;
1067 	bool dml21_force_pstate_method;
1068 	uint32_t dml21_force_pstate_method_values[MAX_PIPES];
1069 	uint32_t dml21_disable_pstate_method_mask;
1070 	union fw_assisted_mclk_switch_version fams_version;
1071 	union dmub_fams2_global_feature_config fams2_config;
1072 	unsigned int force_cositing;
1073 	unsigned int disable_spl;
1074 	unsigned int force_easf;
1075 	unsigned int force_sharpness;
1076 	unsigned int force_sharpness_level;
1077 	unsigned int force_lls;
1078 	bool notify_dpia_hr_bw;
1079 	bool enable_ips_visual_confirm;
1080 	unsigned int sharpen_policy;
1081 	unsigned int scale_to_sharpness_policy;
1082 	bool skip_full_updated_if_possible;
1083 	unsigned int enable_oled_edp_power_up_opt;
1084 	bool enable_hblank_borrow;
1085 	bool force_subvp_df_throttle;
1086 };
1087 
1088 
1089 /* Generic structure that can be used to query properties of DC. More fields
1090  * can be added as required.
1091  */
1092 struct dc_current_properties {
1093 	unsigned int cursor_size_limit;
1094 };
1095 
1096 enum frame_buffer_mode {
1097 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1098 	FRAME_BUFFER_MODE_ZFB_ONLY,
1099 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1100 } ;
1101 
1102 struct dchub_init_data {
1103 	int64_t zfb_phys_addr_base;
1104 	int64_t zfb_mc_base_addr;
1105 	uint64_t zfb_size_in_byte;
1106 	enum frame_buffer_mode fb_mode;
1107 	bool dchub_initialzied;
1108 	bool dchub_info_valid;
1109 };
1110 
1111 struct dml2_soc_bb;
1112 
1113 struct dc_init_data {
1114 	struct hw_asic_id asic_id;
1115 	void *driver; /* ctx */
1116 	struct cgs_device *cgs_device;
1117 	struct dc_bounding_box_overrides bb_overrides;
1118 
1119 	int num_virtual_links;
1120 	/*
1121 	 * If 'vbios_override' not NULL, it will be called instead
1122 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1123 	 */
1124 	struct dc_bios *vbios_override;
1125 	enum dce_environment dce_environment;
1126 
1127 	struct dmub_offload_funcs *dmub_if;
1128 	struct dc_reg_helper_state *dmub_offload;
1129 
1130 	struct dc_config flags;
1131 	uint64_t log_mask;
1132 
1133 	struct dpcd_vendor_signature vendor_signature;
1134 	bool force_smu_not_present;
1135 	/*
1136 	 * IP offset for run time initializaion of register addresses
1137 	 *
1138 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1139 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1140 	 * before them.
1141 	 */
1142 	uint32_t *dcn_reg_offsets;
1143 	uint32_t *nbio_reg_offsets;
1144 	uint32_t *clk_reg_offsets;
1145 	struct dml2_soc_bb *bb_from_dmub;
1146 };
1147 
1148 struct dc_callback_init {
1149 	struct cp_psp cp_psp;
1150 };
1151 
1152 struct dc *dc_create(const struct dc_init_data *init_params);
1153 void dc_hardware_init(struct dc *dc);
1154 
1155 int dc_get_vmid_use_vector(struct dc *dc);
1156 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1157 /* Returns the number of vmids supported */
1158 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1159 void dc_init_callbacks(struct dc *dc,
1160 		const struct dc_callback_init *init_params);
1161 void dc_deinit_callbacks(struct dc *dc);
1162 void dc_destroy(struct dc **dc);
1163 
1164 /* Surface Interfaces */
1165 
1166 enum {
1167 	TRANSFER_FUNC_POINTS = 1025
1168 };
1169 
1170 struct dc_hdr_static_metadata {
1171 	/* display chromaticities and white point in units of 0.00001 */
1172 	unsigned int chromaticity_green_x;
1173 	unsigned int chromaticity_green_y;
1174 	unsigned int chromaticity_blue_x;
1175 	unsigned int chromaticity_blue_y;
1176 	unsigned int chromaticity_red_x;
1177 	unsigned int chromaticity_red_y;
1178 	unsigned int chromaticity_white_point_x;
1179 	unsigned int chromaticity_white_point_y;
1180 
1181 	uint32_t min_luminance;
1182 	uint32_t max_luminance;
1183 	uint32_t maximum_content_light_level;
1184 	uint32_t maximum_frame_average_light_level;
1185 };
1186 
1187 enum dc_transfer_func_type {
1188 	TF_TYPE_PREDEFINED,
1189 	TF_TYPE_DISTRIBUTED_POINTS,
1190 	TF_TYPE_BYPASS,
1191 	TF_TYPE_HWPWL
1192 };
1193 
1194 struct dc_transfer_func_distributed_points {
1195 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1196 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1197 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1198 
1199 	uint16_t end_exponent;
1200 	uint16_t x_point_at_y1_red;
1201 	uint16_t x_point_at_y1_green;
1202 	uint16_t x_point_at_y1_blue;
1203 };
1204 
1205 enum dc_transfer_func_predefined {
1206 	TRANSFER_FUNCTION_SRGB,
1207 	TRANSFER_FUNCTION_BT709,
1208 	TRANSFER_FUNCTION_PQ,
1209 	TRANSFER_FUNCTION_LINEAR,
1210 	TRANSFER_FUNCTION_UNITY,
1211 	TRANSFER_FUNCTION_HLG,
1212 	TRANSFER_FUNCTION_HLG12,
1213 	TRANSFER_FUNCTION_GAMMA22,
1214 	TRANSFER_FUNCTION_GAMMA24,
1215 	TRANSFER_FUNCTION_GAMMA26
1216 };
1217 
1218 
1219 struct dc_transfer_func {
1220 	struct kref refcount;
1221 	enum dc_transfer_func_type type;
1222 	enum dc_transfer_func_predefined tf;
1223 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1224 	uint32_t sdr_ref_white_level;
1225 	union {
1226 		struct pwl_params pwl;
1227 		struct dc_transfer_func_distributed_points tf_pts;
1228 	};
1229 };
1230 
1231 
1232 union dc_3dlut_state {
1233 	struct {
1234 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1235 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1236 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1237 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1238 		uint32_t mpc_rmu1_mux:4;
1239 		uint32_t mpc_rmu2_mux:4;
1240 		uint32_t reserved:15;
1241 	} bits;
1242 	uint32_t raw;
1243 };
1244 
1245 
1246 struct dc_3dlut {
1247 	struct kref refcount;
1248 	struct tetrahedral_params lut_3d;
1249 	struct fixed31_32 hdr_multiplier;
1250 	union dc_3dlut_state state;
1251 };
1252 /*
1253  * This structure is filled in by dc_surface_get_status and contains
1254  * the last requested address and the currently active address so the called
1255  * can determine if there are any outstanding flips
1256  */
1257 struct dc_plane_status {
1258 	struct dc_plane_address requested_address;
1259 	struct dc_plane_address current_address;
1260 	bool is_flip_pending;
1261 	bool is_right_eye;
1262 };
1263 
1264 union surface_update_flags {
1265 
1266 	struct {
1267 		uint32_t addr_update:1;
1268 		/* Medium updates */
1269 		uint32_t dcc_change:1;
1270 		uint32_t color_space_change:1;
1271 		uint32_t horizontal_mirror_change:1;
1272 		uint32_t per_pixel_alpha_change:1;
1273 		uint32_t global_alpha_change:1;
1274 		uint32_t hdr_mult:1;
1275 		uint32_t rotation_change:1;
1276 		uint32_t swizzle_change:1;
1277 		uint32_t scaling_change:1;
1278 		uint32_t position_change:1;
1279 		uint32_t in_transfer_func_change:1;
1280 		uint32_t input_csc_change:1;
1281 		uint32_t coeff_reduction_change:1;
1282 		uint32_t output_tf_change:1;
1283 		uint32_t pixel_format_change:1;
1284 		uint32_t plane_size_change:1;
1285 		uint32_t gamut_remap_change:1;
1286 
1287 		/* Full updates */
1288 		uint32_t new_plane:1;
1289 		uint32_t bpp_change:1;
1290 		uint32_t gamma_change:1;
1291 		uint32_t bandwidth_change:1;
1292 		uint32_t clock_change:1;
1293 		uint32_t stereo_format_change:1;
1294 		uint32_t lut_3d:1;
1295 		uint32_t tmz_changed:1;
1296 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1297 		uint32_t full_update:1;
1298 		uint32_t sdr_white_level_nits:1;
1299 	} bits;
1300 
1301 	uint32_t raw;
1302 };
1303 
1304 #define DC_REMOVE_PLANE_POINTERS 1
1305 
1306 struct dc_plane_state {
1307 	struct dc_plane_address address;
1308 	struct dc_plane_flip_time time;
1309 	bool triplebuffer_flips;
1310 	struct scaling_taps scaling_quality;
1311 	struct rect src_rect;
1312 	struct rect dst_rect;
1313 	struct rect clip_rect;
1314 
1315 	struct plane_size plane_size;
1316 	struct dc_tiling_info tiling_info;
1317 
1318 	struct dc_plane_dcc_param dcc;
1319 
1320 	struct dc_gamma gamma_correction;
1321 	struct dc_transfer_func in_transfer_func;
1322 	struct dc_bias_and_scale bias_and_scale;
1323 	struct dc_csc_transform input_csc_color_matrix;
1324 	struct fixed31_32 coeff_reduction_factor;
1325 	struct fixed31_32 hdr_mult;
1326 	struct colorspace_transform gamut_remap_matrix;
1327 
1328 	// TODO: No longer used, remove
1329 	struct dc_hdr_static_metadata hdr_static_ctx;
1330 
1331 	enum dc_color_space color_space;
1332 
1333 	struct dc_3dlut lut3d_func;
1334 	struct dc_transfer_func in_shaper_func;
1335 	struct dc_transfer_func blend_tf;
1336 
1337 	struct dc_transfer_func *gamcor_tf;
1338 	enum surface_pixel_format format;
1339 	enum dc_rotation_angle rotation;
1340 	enum plane_stereo_format stereo_format;
1341 
1342 	bool is_tiling_rotated;
1343 	bool per_pixel_alpha;
1344 	bool pre_multiplied_alpha;
1345 	bool global_alpha;
1346 	int  global_alpha_value;
1347 	bool visible;
1348 	bool flip_immediate;
1349 	bool horizontal_mirror;
1350 	int layer_index;
1351 
1352 	union surface_update_flags update_flags;
1353 	bool flip_int_enabled;
1354 	bool skip_manual_trigger;
1355 
1356 	/* private to DC core */
1357 	struct dc_plane_status status;
1358 	struct dc_context *ctx;
1359 
1360 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1361 	bool force_full_update;
1362 
1363 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1364 
1365 	/* private to dc_surface.c */
1366 	enum dc_irq_source irq_source;
1367 	struct kref refcount;
1368 	struct tg_color visual_confirm_color;
1369 
1370 	bool is_statically_allocated;
1371 	enum chroma_cositing cositing;
1372 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1373 	bool mcm_lut1d_enable;
1374 	struct dc_cm2_func_luts mcm_luts;
1375 	bool lut_bank_a;
1376 	enum mpcc_movable_cm_location mcm_location;
1377 	struct dc_csc_transform cursor_csc_color_matrix;
1378 	bool adaptive_sharpness_en;
1379 	int adaptive_sharpness_policy;
1380 	int sharpness_level;
1381 	enum linear_light_scaling linear_light_scaling;
1382 	unsigned int sdr_white_level_nits;
1383 };
1384 
1385 struct dc_plane_info {
1386 	struct plane_size plane_size;
1387 	struct dc_tiling_info tiling_info;
1388 	struct dc_plane_dcc_param dcc;
1389 	enum surface_pixel_format format;
1390 	enum dc_rotation_angle rotation;
1391 	enum plane_stereo_format stereo_format;
1392 	enum dc_color_space color_space;
1393 	bool horizontal_mirror;
1394 	bool visible;
1395 	bool per_pixel_alpha;
1396 	bool pre_multiplied_alpha;
1397 	bool global_alpha;
1398 	int  global_alpha_value;
1399 	bool input_csc_enabled;
1400 	int layer_index;
1401 	enum chroma_cositing cositing;
1402 };
1403 
1404 #include "dc_stream.h"
1405 
1406 struct dc_scratch_space {
1407 	/* used to temporarily backup plane states of a stream during
1408 	 * dc update. The reason is that plane states are overwritten
1409 	 * with surface updates in dc update. Once they are overwritten
1410 	 * current state is no longer valid. We want to temporarily
1411 	 * store current value in plane states so we can still recover
1412 	 * a valid current state during dc update.
1413 	 */
1414 	struct dc_plane_state plane_states[MAX_SURFACES];
1415 
1416 	struct dc_stream_state stream_state;
1417 };
1418 
1419 struct dc {
1420 	struct dc_debug_options debug;
1421 	struct dc_versions versions;
1422 	struct dc_caps caps;
1423 	struct dc_cap_funcs cap_funcs;
1424 	struct dc_config config;
1425 	struct dc_bounding_box_overrides bb_overrides;
1426 	struct dc_bug_wa work_arounds;
1427 	struct dc_context *ctx;
1428 	struct dc_phy_addr_space_config vm_pa_config;
1429 
1430 	uint8_t link_count;
1431 	struct dc_link *links[MAX_LINKS];
1432 	struct link_service *link_srv;
1433 
1434 	struct dc_state *current_state;
1435 	struct resource_pool *res_pool;
1436 
1437 	struct clk_mgr *clk_mgr;
1438 
1439 	/* Display Engine Clock levels */
1440 	struct dm_pp_clock_levels sclk_lvls;
1441 
1442 	/* Inputs into BW and WM calculations. */
1443 	struct bw_calcs_dceip *bw_dceip;
1444 	struct bw_calcs_vbios *bw_vbios;
1445 	struct dcn_soc_bounding_box *dcn_soc;
1446 	struct dcn_ip_params *dcn_ip;
1447 	struct display_mode_lib dml;
1448 
1449 	/* HW functions */
1450 	struct hw_sequencer_funcs hwss;
1451 	struct dce_hwseq *hwseq;
1452 
1453 	/* Require to optimize clocks and bandwidth for added/removed planes */
1454 	bool optimized_required;
1455 	bool wm_optimized_required;
1456 	bool idle_optimizations_allowed;
1457 	bool enable_c20_dtm_b0;
1458 
1459 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1460 
1461 	/* FBC compressor */
1462 	struct compressor *fbc_compressor;
1463 
1464 	struct dc_debug_data debug_data;
1465 	struct dpcd_vendor_signature vendor_signature;
1466 
1467 	const char *build_id;
1468 	struct vm_helper *vm_helper;
1469 
1470 	uint32_t *dcn_reg_offsets;
1471 	uint32_t *nbio_reg_offsets;
1472 	uint32_t *clk_reg_offsets;
1473 
1474 	/* Scratch memory */
1475 	struct {
1476 		struct {
1477 			/*
1478 			 * For matching clock_limits table in driver with table
1479 			 * from PMFW.
1480 			 */
1481 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1482 		} update_bw_bounding_box;
1483 		struct dc_scratch_space current_state;
1484 		struct dc_scratch_space new_state;
1485 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1486 		bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */
1487 	} scratch;
1488 
1489 	struct dml2_configuration_options dml2_options;
1490 	struct dml2_configuration_options dml2_tmp;
1491 	enum dc_acpi_cm_power_state power_state;
1492 
1493 };
1494 
1495 struct dc_scaling_info {
1496 	struct rect src_rect;
1497 	struct rect dst_rect;
1498 	struct rect clip_rect;
1499 	struct scaling_taps scaling_quality;
1500 };
1501 
1502 struct dc_fast_update {
1503 	const struct dc_flip_addrs *flip_addr;
1504 	const struct dc_gamma *gamma;
1505 	const struct colorspace_transform *gamut_remap_matrix;
1506 	const struct dc_csc_transform *input_csc_color_matrix;
1507 	const struct fixed31_32 *coeff_reduction_factor;
1508 	struct dc_transfer_func *out_transfer_func;
1509 	struct dc_csc_transform *output_csc_transform;
1510 	const struct dc_csc_transform *cursor_csc_color_matrix;
1511 };
1512 
1513 struct dc_surface_update {
1514 	struct dc_plane_state *surface;
1515 
1516 	/* isr safe update parameters.  null means no updates */
1517 	const struct dc_flip_addrs *flip_addr;
1518 	const struct dc_plane_info *plane_info;
1519 	const struct dc_scaling_info *scaling_info;
1520 	struct fixed31_32 hdr_mult;
1521 	/* following updates require alloc/sleep/spin that is not isr safe,
1522 	 * null means no updates
1523 	 */
1524 	const struct dc_gamma *gamma;
1525 	const struct dc_transfer_func *in_transfer_func;
1526 
1527 	const struct dc_csc_transform *input_csc_color_matrix;
1528 	const struct fixed31_32 *coeff_reduction_factor;
1529 	const struct dc_transfer_func *func_shaper;
1530 	const struct dc_3dlut *lut3d_func;
1531 	const struct dc_transfer_func *blend_tf;
1532 	const struct colorspace_transform *gamut_remap_matrix;
1533 	/*
1534 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1535 	 *
1536 	 * change cm2_params.component_settings: Full update
1537 	 * change cm2_params.cm2_luts: Fast update
1538 	 */
1539 	const struct dc_cm2_parameters *cm2_params;
1540 	const struct dc_csc_transform *cursor_csc_color_matrix;
1541 	unsigned int sdr_white_level_nits;
1542 	struct dc_bias_and_scale bias_and_scale;
1543 };
1544 
1545 /*
1546  * Create a new surface with default parameters;
1547  */
1548 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1549 void dc_gamma_release(struct dc_gamma **dc_gamma);
1550 struct dc_gamma *dc_create_gamma(void);
1551 
1552 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1553 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1554 struct dc_transfer_func *dc_create_transfer_func(void);
1555 
1556 struct dc_3dlut *dc_create_3dlut_func(void);
1557 void dc_3dlut_func_release(struct dc_3dlut *lut);
1558 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1559 
1560 void dc_post_update_surfaces_to_stream(
1561 		struct dc *dc);
1562 
1563 #include "dc_stream.h"
1564 
1565 /**
1566  * struct dc_validation_set - Struct to store surface/stream associations for validation
1567  */
1568 struct dc_validation_set {
1569 	/**
1570 	 * @stream: Stream state properties
1571 	 */
1572 	struct dc_stream_state *stream;
1573 
1574 	/**
1575 	 * @plane_states: Surface state
1576 	 */
1577 	struct dc_plane_state *plane_states[MAX_SURFACES];
1578 
1579 	/**
1580 	 * @plane_count: Total of active planes
1581 	 */
1582 	uint8_t plane_count;
1583 };
1584 
1585 bool dc_validate_boot_timing(const struct dc *dc,
1586 				const struct dc_sink *sink,
1587 				struct dc_crtc_timing *crtc_timing);
1588 
1589 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1590 
1591 enum dc_status dc_validate_with_context(struct dc *dc,
1592 					const struct dc_validation_set set[],
1593 					int set_count,
1594 					struct dc_state *context,
1595 					bool fast_validate);
1596 
1597 bool dc_set_generic_gpio_for_stereo(bool enable,
1598 		struct gpio_service *gpio_service);
1599 
1600 /*
1601  * fast_validate: we return after determining if we can support the new state,
1602  * but before we populate the programming info
1603  */
1604 enum dc_status dc_validate_global_state(
1605 		struct dc *dc,
1606 		struct dc_state *new_ctx,
1607 		bool fast_validate);
1608 
1609 bool dc_acquire_release_mpc_3dlut(
1610 		struct dc *dc, bool acquire,
1611 		struct dc_stream_state *stream,
1612 		struct dc_3dlut **lut,
1613 		struct dc_transfer_func **shaper);
1614 
1615 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1616 void get_audio_check(struct audio_info *aud_modes,
1617 	struct audio_check *aud_chk);
1618 
1619 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count);
1620 void populate_fast_updates(struct dc_fast_update *fast_update,
1621 		struct dc_surface_update *srf_updates,
1622 		int surface_count,
1623 		struct dc_stream_update *stream_update);
1624 /*
1625  * Set up streams and links associated to drive sinks
1626  * The streams parameter is an absolute set of all active streams.
1627  *
1628  * After this call:
1629  *   Phy, Encoder, Timing Generator are programmed and enabled.
1630  *   New streams are enabled with blank stream; no memory read.
1631  */
1632 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1633 
1634 
1635 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1636 		struct dc_stream_state *stream,
1637 		int mpcc_inst);
1638 
1639 
1640 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1641 
1642 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1643 
1644 /* The function returns minimum bandwidth required to drive a given timing
1645  * return - minimum required timing bandwidth in kbps.
1646  */
1647 uint32_t dc_bandwidth_in_kbps_from_timing(
1648 		const struct dc_crtc_timing *timing,
1649 		const enum dc_link_encoding_format link_encoding);
1650 
1651 /* Link Interfaces */
1652 /*
1653  * A link contains one or more sinks and their connected status.
1654  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1655  */
1656 struct dc_link {
1657 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1658 	unsigned int sink_count;
1659 	struct dc_sink *local_sink;
1660 	unsigned int link_index;
1661 	enum dc_connection_type type;
1662 	enum signal_type connector_signal;
1663 	enum dc_irq_source irq_source_hpd;
1664 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1665 
1666 	bool is_hpd_filter_disabled;
1667 	bool dp_ss_off;
1668 
1669 	/**
1670 	 * @link_state_valid:
1671 	 *
1672 	 * If there is no link and local sink, this variable should be set to
1673 	 * false. Otherwise, it should be set to true; usually, the function
1674 	 * core_link_enable_stream sets this field to true.
1675 	 */
1676 	bool link_state_valid;
1677 	bool aux_access_disabled;
1678 	bool sync_lt_in_progress;
1679 	bool skip_stream_reenable;
1680 	bool is_internal_display;
1681 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1682 	bool is_dig_mapping_flexible;
1683 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1684 	bool is_hpd_pending; /* Indicates a new received hpd */
1685 
1686 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1687 	 * for every link training. This is incompatible with DP LL compliance automation,
1688 	 * which expects the same link settings to be used every retry on a link loss.
1689 	 * This flag is used to skip the fallback when link loss occurs during automation.
1690 	 */
1691 	bool skip_fallback_on_link_loss;
1692 
1693 	bool edp_sink_present;
1694 
1695 	struct dp_trace dp_trace;
1696 
1697 	/* caps is the same as reported_link_cap. link_traing use
1698 	 * reported_link_cap. Will clean up.  TODO
1699 	 */
1700 	struct dc_link_settings reported_link_cap;
1701 	struct dc_link_settings verified_link_cap;
1702 	struct dc_link_settings cur_link_settings;
1703 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1704 	struct dc_link_settings preferred_link_setting;
1705 	/* preferred_training_settings are override values that
1706 	 * come from DM. DM is responsible for the memory
1707 	 * management of the override pointers.
1708 	 */
1709 	struct dc_link_training_overrides preferred_training_settings;
1710 	struct dp_audio_test_data audio_test_data;
1711 
1712 	uint8_t ddc_hw_inst;
1713 
1714 	uint8_t hpd_src;
1715 
1716 	uint8_t link_enc_hw_inst;
1717 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1718 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1719 	 * object creation.
1720 	 */
1721 	enum engine_id eng_id;
1722 	enum engine_id dpia_preferred_eng_id;
1723 
1724 	bool test_pattern_enabled;
1725 	/* Pending/Current test pattern are only used to perform and track
1726 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1727 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1728 	 * to perform specific lane adjust overrides before setting certain
1729 	 * PHY test patterns. In cases when lane adjust and set test pattern
1730 	 * calls are not performed atomically (i.e. performing link training),
1731 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1732 	 * and current_test_pattern will contain required context for any future
1733 	 * set pattern/set lane adjust to transition between override state(s).
1734 	 * */
1735 	enum dp_test_pattern current_test_pattern;
1736 	enum dp_test_pattern pending_test_pattern;
1737 
1738 	union compliance_test_state compliance_test_state;
1739 
1740 	void *priv;
1741 
1742 	struct ddc_service *ddc;
1743 
1744 	enum dp_panel_mode panel_mode;
1745 	bool aux_mode;
1746 
1747 	/* Private to DC core */
1748 
1749 	const struct dc *dc;
1750 
1751 	struct dc_context *ctx;
1752 
1753 	struct panel_cntl *panel_cntl;
1754 	struct link_encoder *link_enc;
1755 	struct graphics_object_id link_id;
1756 	/* Endpoint type distinguishes display endpoints which do not have entries
1757 	 * in the BIOS connector table from those that do. Helps when tracking link
1758 	 * encoder to display endpoint assignments.
1759 	 */
1760 	enum display_endpoint_type ep_type;
1761 	union ddi_channel_mapping ddi_channel_mapping;
1762 	struct connector_device_tag_info device_tag;
1763 	struct dpcd_caps dpcd_caps;
1764 	uint32_t dongle_max_pix_clk;
1765 	unsigned short chip_caps;
1766 	unsigned int dpcd_sink_count;
1767 	struct hdcp_caps hdcp_caps;
1768 	enum edp_revision edp_revision;
1769 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1770 
1771 	struct psr_settings psr_settings;
1772 	struct replay_settings replay_settings;
1773 
1774 	/* Drive settings read from integrated info table */
1775 	struct dc_lane_settings bios_forced_drive_settings;
1776 
1777 	/* Vendor specific LTTPR workaround variables */
1778 	uint8_t vendor_specific_lttpr_link_rate_wa;
1779 	bool apply_vendor_specific_lttpr_link_rate_wa;
1780 
1781 	/* MST record stream using this link */
1782 	struct link_flags {
1783 		bool dp_keep_receiver_powered;
1784 		bool dp_skip_DID2;
1785 		bool dp_skip_reset_segment;
1786 		bool dp_skip_fs_144hz;
1787 		bool dp_mot_reset_segment;
1788 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1789 		bool dpia_mst_dsc_always_on;
1790 		/* Forced DPIA into TBT3 compatibility mode. */
1791 		bool dpia_forced_tbt3_mode;
1792 		bool dongle_mode_timing_override;
1793 		bool blank_stream_on_ocs_change;
1794 		bool read_dpcd204h_on_irq_hpd;
1795 		bool force_dp_ffe_preset;
1796 	} wa_flags;
1797 	union dc_dp_ffe_preset forced_dp_ffe_preset;
1798 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1799 
1800 	struct dc_link_status link_status;
1801 	struct dprx_states dprx_states;
1802 
1803 	struct gpio *hpd_gpio;
1804 	enum dc_link_fec_state fec_state;
1805 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1806 
1807 	struct dc_panel_config panel_config;
1808 	struct phy_state phy_state;
1809 	// BW ALLOCATON USB4 ONLY
1810 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1811 	bool skip_implict_edp_power_control;
1812 	enum backlight_control_type backlight_control_type;
1813 };
1814 
1815 /* Return an enumerated dc_link.
1816  * dc_link order is constant and determined at
1817  * boot time.  They cannot be created or destroyed.
1818  * Use dc_get_caps() to get number of links.
1819  */
1820 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1821 
1822 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1823 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1824 		const struct dc_link *link,
1825 		unsigned int *inst_out);
1826 
1827 /* Return an array of link pointers to edp links. */
1828 void dc_get_edp_links(const struct dc *dc,
1829 		struct dc_link **edp_links,
1830 		int *edp_num);
1831 
1832 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1833 				 bool powerOn);
1834 
1835 /* The function initiates detection handshake over the given link. It first
1836  * determines if there are display connections over the link. If so it initiates
1837  * detection protocols supported by the connected receiver device. The function
1838  * contains protocol specific handshake sequences which are sometimes mandatory
1839  * to establish a proper connection between TX and RX. So it is always
1840  * recommended to call this function as the first link operation upon HPD event
1841  * or power up event. Upon completion, the function will update link structure
1842  * in place based on latest RX capabilities. The function may also cause dpms
1843  * to be reset to off for all currently enabled streams to the link. It is DM's
1844  * responsibility to serialize detection and DPMS updates.
1845  *
1846  * @reason - Indicate which event triggers this detection. dc may customize
1847  * detection flow depending on the triggering events.
1848  * return false - if detection is not fully completed. This could happen when
1849  * there is an unrecoverable error during detection or detection is partially
1850  * completed (detection has been delegated to dm mst manager ie.
1851  * link->connection_type == dc_connection_mst_branch when returning false).
1852  * return true - detection is completed, link has been fully updated with latest
1853  * detection result.
1854  */
1855 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1856 
1857 struct dc_sink_init_data;
1858 
1859 /* When link connection type is dc_connection_mst_branch, remote sink can be
1860  * added to the link. The interface creates a remote sink and associates it with
1861  * current link. The sink will be retained by link until remove remote sink is
1862  * called.
1863  *
1864  * @dc_link - link the remote sink will be added to.
1865  * @edid - byte array of EDID raw data.
1866  * @len - size of the edid in byte
1867  * @init_data -
1868  */
1869 struct dc_sink *dc_link_add_remote_sink(
1870 		struct dc_link *dc_link,
1871 		const uint8_t *edid,
1872 		int len,
1873 		struct dc_sink_init_data *init_data);
1874 
1875 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1876  * @link - link the sink should be removed from
1877  * @sink - sink to be removed.
1878  */
1879 void dc_link_remove_remote_sink(
1880 	struct dc_link *link,
1881 	struct dc_sink *sink);
1882 
1883 /* Enable HPD interrupt handler for a given link */
1884 void dc_link_enable_hpd(const struct dc_link *link);
1885 
1886 /* Disable HPD interrupt handler for a given link */
1887 void dc_link_disable_hpd(const struct dc_link *link);
1888 
1889 /* determine if there is a sink connected to the link
1890  *
1891  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1892  * return - false if an unexpected error occurs, true otherwise.
1893  *
1894  * NOTE: This function doesn't detect downstream sink connections i.e
1895  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1896  * return dc_connection_single if the branch device is connected despite of
1897  * downstream sink's connection status.
1898  */
1899 bool dc_link_detect_connection_type(struct dc_link *link,
1900 		enum dc_connection_type *type);
1901 
1902 /* query current hpd pin value
1903  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1904  *
1905  */
1906 bool dc_link_get_hpd_state(struct dc_link *link);
1907 
1908 /* Getter for cached link status from given link */
1909 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1910 
1911 /* enable/disable hardware HPD filter.
1912  *
1913  * @link - The link the HPD pin is associated with.
1914  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1915  * handler once after no HPD change has been detected within dc default HPD
1916  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1917  * pulses within default HPD interval, no HPD event will be received until HPD
1918  * toggles have stopped. Then HPD event will be queued to irq handler once after
1919  * dc default HPD filtering interval since last HPD event.
1920  *
1921  * @enable = false - disable hardware HPD filter. HPD event will be queued
1922  * immediately to irq handler after no HPD change has been detected within
1923  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1924  */
1925 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1926 
1927 /* submit i2c read/write payloads through ddc channel
1928  * @link_index - index to a link with ddc in i2c mode
1929  * @cmd - i2c command structure
1930  * return - true if success, false otherwise.
1931  */
1932 bool dc_submit_i2c(
1933 		struct dc *dc,
1934 		uint32_t link_index,
1935 		struct i2c_command *cmd);
1936 
1937 /* submit i2c read/write payloads through oem channel
1938  * @link_index - index to a link with ddc in i2c mode
1939  * @cmd - i2c command structure
1940  * return - true if success, false otherwise.
1941  */
1942 bool dc_submit_i2c_oem(
1943 		struct dc *dc,
1944 		struct i2c_command *cmd);
1945 
1946 enum aux_return_code_type;
1947 /* Attempt to transfer the given aux payload. This function does not perform
1948  * retries or handle error states. The reply is returned in the payload->reply
1949  * and the result through operation_result. Returns the number of bytes
1950  * transferred,or -1 on a failure.
1951  */
1952 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1953 		struct aux_payload *payload,
1954 		enum aux_return_code_type *operation_result);
1955 
1956 struct ddc_service *
1957 dc_get_oem_i2c_device(struct dc *dc);
1958 
1959 bool dc_is_oem_i2c_device_present(
1960 	struct dc *dc,
1961 	size_t slave_address
1962 );
1963 
1964 /* return true if the connected receiver supports the hdcp version */
1965 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
1966 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
1967 
1968 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
1969  *
1970  * TODO - When defer_handling is true the function will have a different purpose.
1971  * It no longer does complete hpd rx irq handling. We should create a separate
1972  * interface specifically for this case.
1973  *
1974  * Return:
1975  * true - Downstream port status changed. DM should call DC to do the
1976  * detection.
1977  * false - no change in Downstream port status. No further action required
1978  * from DM.
1979  */
1980 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
1981 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
1982 		bool defer_handling, bool *has_left_work);
1983 /* handle DP specs define test automation sequence*/
1984 void dc_link_dp_handle_automated_test(struct dc_link *link);
1985 
1986 /* handle DP Link loss sequence and try to recover RX link loss with best
1987  * effort
1988  */
1989 void dc_link_dp_handle_link_loss(struct dc_link *link);
1990 
1991 /* Determine if hpd rx irq should be handled or ignored
1992  * return true - hpd rx irq should be handled.
1993  * return false - it is safe to ignore hpd rx irq event
1994  */
1995 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
1996 
1997 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
1998  * @link - link the hpd irq data associated with
1999  * @hpd_irq_dpcd_data - input hpd irq data
2000  * return - true if hpd irq data indicates a link lost
2001  */
2002 bool dc_link_check_link_loss_status(struct dc_link *link,
2003 		union hpd_irq_data *hpd_irq_dpcd_data);
2004 
2005 /* Read hpd rx irq data from a given link
2006  * @link - link where the hpd irq data should be read from
2007  * @irq_data - output hpd irq data
2008  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
2009  * read has failed.
2010  */
2011 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
2012 	struct dc_link *link,
2013 	union hpd_irq_data *irq_data);
2014 
2015 /* The function clears recorded DP RX states in the link. DM should call this
2016  * function when it is resuming from S3 power state to previously connected links.
2017  *
2018  * TODO - in the future we should consider to expand link resume interface to
2019  * support clearing previous rx states. So we don't have to rely on dm to call
2020  * this interface explicitly.
2021  */
2022 void dc_link_clear_dprx_states(struct dc_link *link);
2023 
2024 /* Destruct the mst topology of the link and reset the allocated payload table
2025  *
2026  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
2027  * still wants to reset MST topology on an unplug event */
2028 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
2029 
2030 /* The function calculates effective DP link bandwidth when a given link is
2031  * using the given link settings.
2032  *
2033  * return - total effective link bandwidth in kbps.
2034  */
2035 uint32_t dc_link_bandwidth_kbps(
2036 	const struct dc_link *link,
2037 	const struct dc_link_settings *link_setting);
2038 
2039 struct dp_audio_bandwidth_params {
2040 	const struct dc_crtc_timing *crtc_timing;
2041 	enum dp_link_encoding link_encoding;
2042 	uint32_t channel_count;
2043 	uint32_t sample_rate_hz;
2044 };
2045 
2046 /* The function calculates the minimum size of hblank (in bytes) needed to
2047  * support the specified channel count and sample rate combination, given the
2048  * link encoding and timing to be used. This calculation is not supported
2049  * for 8b/10b SST.
2050  *
2051  * return - min hblank size in bytes, 0 if 8b/10b SST.
2052  */
2053 uint32_t dc_link_required_hblank_size_bytes(
2054 	const struct dc_link *link,
2055 	struct dp_audio_bandwidth_params *audio_params);
2056 
2057 /* The function takes a snapshot of current link resource allocation state
2058  * @dc: pointer to dc of the dm calling this
2059  * @map: a dc link resource snapshot defined internally to dc.
2060  *
2061  * DM needs to capture a snapshot of current link resource allocation mapping
2062  * and store it in its persistent storage.
2063  *
2064  * Some of the link resource is using first come first serve policy.
2065  * The allocation mapping depends on original hotplug order. This information
2066  * is lost after driver is loaded next time. The snapshot is used in order to
2067  * restore link resource to its previous state so user will get consistent
2068  * link capability allocation across reboot.
2069  *
2070  */
2071 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
2072 
2073 /* This function restores link resource allocation state from a snapshot
2074  * @dc: pointer to dc of the dm calling this
2075  * @map: a dc link resource snapshot defined internally to dc.
2076  *
2077  * DM needs to call this function after initial link detection on boot and
2078  * before first commit streams to restore link resource allocation state
2079  * from previous boot session.
2080  *
2081  * Some of the link resource is using first come first serve policy.
2082  * The allocation mapping depends on original hotplug order. This information
2083  * is lost after driver is loaded next time. The snapshot is used in order to
2084  * restore link resource to its previous state so user will get consistent
2085  * link capability allocation across reboot.
2086  *
2087  */
2088 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2089 
2090 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2091  * interface i.e stream_update->dsc_config
2092  */
2093 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2094 
2095 /* translate a raw link rate data to bandwidth in kbps */
2096 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2097 
2098 /* determine the optimal bandwidth given link and required bw.
2099  * @link - current detected link
2100  * @req_bw - requested bandwidth in kbps
2101  * @link_settings - returned most optimal link settings that can fit the
2102  * requested bandwidth
2103  * return - false if link can't support requested bandwidth, true if link
2104  * settings is found.
2105  */
2106 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2107 		struct dc_link_settings *link_settings,
2108 		uint32_t req_bw);
2109 
2110 /* return the max dp link settings can be driven by the link without considering
2111  * connected RX device and its capability
2112  */
2113 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2114 		struct dc_link_settings *max_link_enc_cap);
2115 
2116 /* determine when the link is driving MST mode, what DP link channel coding
2117  * format will be used. The decision will remain unchanged until next HPD event.
2118  *
2119  * @link -  a link with DP RX connection
2120  * return - if stream is committed to this link with MST signal type, type of
2121  * channel coding format dc will choose.
2122  */
2123 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2124 		const struct dc_link *link);
2125 
2126 /* get max dp link settings the link can enable with all things considered. (i.e
2127  * TX/RX/Cable capabilities and dp override policies.
2128  *
2129  * @link - a link with DP RX connection
2130  * return - max dp link settings the link can enable.
2131  *
2132  */
2133 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2134 
2135 /* Get the highest encoding format that the link supports; highest meaning the
2136  * encoding format which supports the maximum bandwidth.
2137  *
2138  * @link - a link with DP RX connection
2139  * return - highest encoding format link supports.
2140  */
2141 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2142 
2143 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2144  * to a link with dp connector signal type.
2145  * @link - a link with dp connector signal type
2146  * return - true if connected, false otherwise
2147  */
2148 bool dc_link_is_dp_sink_present(struct dc_link *link);
2149 
2150 /* Force DP lane settings update to main-link video signal and notify the change
2151  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2152  * tuning purpose. The interface assumes link has already been enabled with DP
2153  * signal.
2154  *
2155  * @lt_settings - a container structure with desired hw_lane_settings
2156  */
2157 void dc_link_set_drive_settings(struct dc *dc,
2158 				struct link_training_settings *lt_settings,
2159 				struct dc_link *link);
2160 
2161 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2162  * test or debugging purpose. The test pattern will remain until next un-plug.
2163  *
2164  * @link - active link with DP signal output enabled.
2165  * @test_pattern - desired test pattern to output.
2166  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2167  * @test_pattern_color_space - for video test pattern choose a desired color
2168  * space.
2169  * @p_link_settings - For PHY pattern choose a desired link settings
2170  * @p_custom_pattern - some test pattern will require a custom input to
2171  * customize some pattern details. Otherwise keep it to NULL.
2172  * @cust_pattern_size - size of the custom pattern input.
2173  *
2174  */
2175 bool dc_link_dp_set_test_pattern(
2176 	struct dc_link *link,
2177 	enum dp_test_pattern test_pattern,
2178 	enum dp_test_pattern_color_space test_pattern_color_space,
2179 	const struct link_training_settings *p_link_settings,
2180 	const unsigned char *p_custom_pattern,
2181 	unsigned int cust_pattern_size);
2182 
2183 /* Force DP link settings to always use a specific value until reboot to a
2184  * specific link. If link has already been enabled, the interface will also
2185  * switch to desired link settings immediately. This is a debug interface to
2186  * generic dp issue trouble shooting.
2187  */
2188 void dc_link_set_preferred_link_settings(struct dc *dc,
2189 		struct dc_link_settings *link_setting,
2190 		struct dc_link *link);
2191 
2192 /* Force DP link to customize a specific link training behavior by overriding to
2193  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2194  * display specific link training issues or apply some display specific
2195  * workaround in link training.
2196  *
2197  * @link_settings - if not NULL, force preferred link settings to the link.
2198  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2199  * will apply this particular override in future link training. If NULL is
2200  * passed in, dc resets previous overrides.
2201  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2202  * training settings.
2203  */
2204 void dc_link_set_preferred_training_settings(struct dc *dc,
2205 		struct dc_link_settings *link_setting,
2206 		struct dc_link_training_overrides *lt_overrides,
2207 		struct dc_link *link,
2208 		bool skip_immediate_retrain);
2209 
2210 /* return - true if FEC is supported with connected DP RX, false otherwise */
2211 bool dc_link_is_fec_supported(const struct dc_link *link);
2212 
2213 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2214  * link enablement.
2215  * return - true if FEC should be enabled, false otherwise.
2216  */
2217 bool dc_link_should_enable_fec(const struct dc_link *link);
2218 
2219 /* determine lttpr mode the current link should be enabled with a specific link
2220  * settings.
2221  */
2222 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2223 		struct dc_link_settings *link_setting);
2224 
2225 /* Force DP RX to update its power state.
2226  * NOTE: this interface doesn't update dp main-link. Calling this function will
2227  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2228  * RX power state back upon finish DM specific execution requiring DP RX in a
2229  * specific power state.
2230  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2231  * state.
2232  */
2233 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2234 
2235 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2236  * current value read from extended receiver cap from 02200h - 0220Fh.
2237  * Some DP RX has problems of providing accurate DP receiver caps from extended
2238  * field, this interface is a workaround to revert link back to use base caps.
2239  */
2240 void dc_link_overwrite_extended_receiver_cap(
2241 		struct dc_link *link);
2242 
2243 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2244 		bool wait_for_hpd);
2245 
2246 /* Set backlight level of an embedded panel (eDP, LVDS).
2247  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2248  * and 16 bit fractional, where 1.0 is max backlight value.
2249  */
2250 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2251 		struct set_backlight_level_params *backlight_level_params);
2252 
2253 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2254 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2255 		bool isHDR,
2256 		uint32_t backlight_millinits,
2257 		uint32_t transition_time_in_ms);
2258 
2259 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2260 		uint32_t *backlight_millinits,
2261 		uint32_t *backlight_millinits_peak);
2262 
2263 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2264 
2265 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2266 
2267 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2268 		bool wait, bool force_static, const unsigned int *power_opts);
2269 
2270 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2271 
2272 bool dc_link_setup_psr(struct dc_link *dc_link,
2273 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2274 		struct psr_context *psr_context);
2275 
2276 /*
2277  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2278  *
2279  * @link: pointer to the dc_link struct instance
2280  * @enable: enable(active) or disable(inactive) replay
2281  * @wait: state transition need to wait the active set completed.
2282  * @force_static: force disable(inactive) the replay
2283  * @power_opts: set power optimazation parameters to DMUB.
2284  *
2285  * return: allow Replay active will return true, else will return false.
2286  */
2287 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2288 		bool wait, bool force_static, const unsigned int *power_opts);
2289 
2290 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2291 
2292 /* On eDP links this function call will stall until T12 has elapsed.
2293  * If the panel is not in power off state, this function will return
2294  * immediately.
2295  */
2296 bool dc_link_wait_for_t12(struct dc_link *link);
2297 
2298 /* Determine if dp trace has been initialized to reflect upto date result *
2299  * return - true if trace is initialized and has valid data. False dp trace
2300  * doesn't have valid result.
2301  */
2302 bool dc_dp_trace_is_initialized(struct dc_link *link);
2303 
2304 /* Query a dp trace flag to indicate if the current dp trace data has been
2305  * logged before
2306  */
2307 bool dc_dp_trace_is_logged(struct dc_link *link,
2308 		bool in_detection);
2309 
2310 /* Set dp trace flag to indicate whether DM has already logged the current dp
2311  * trace data. DM can set is_logged to true upon logging and check
2312  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2313  */
2314 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2315 		bool in_detection,
2316 		bool is_logged);
2317 
2318 /* Obtain driver time stamp for last dp link training end. The time stamp is
2319  * formatted based on dm_get_timestamp DM function.
2320  * @in_detection - true to get link training end time stamp of last link
2321  * training in detection sequence. false to get link training end time stamp
2322  * of last link training in commit (dpms) sequence
2323  */
2324 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2325 		bool in_detection);
2326 
2327 /* Get how many link training attempts dc has done with latest sequence.
2328  * @in_detection - true to get link training count of last link
2329  * training in detection sequence. false to get link training count of last link
2330  * training in commit (dpms) sequence
2331  */
2332 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2333 		bool in_detection);
2334 
2335 /* Get how many link loss has happened since last link training attempts */
2336 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2337 
2338 /*
2339  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2340  */
2341 /*
2342  * Send a request from DP-Tx requesting to allocate BW remotely after
2343  * allocating it locally. This will get processed by CM and a CB function
2344  * will be called.
2345  *
2346  * @link: pointer to the dc_link struct instance
2347  * @req_bw: The requested bw in Kbyte to allocated
2348  *
2349  * return: none
2350  */
2351 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2352 
2353 /*
2354  * Handle function for when the status of the Request above is complete.
2355  * We will find out the result of allocating on CM and update structs.
2356  *
2357  * @link: pointer to the dc_link struct instance
2358  * @bw: Allocated or Estimated BW depending on the result
2359  * @result: Response type
2360  *
2361  * return: none
2362  */
2363 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link,
2364 		uint8_t bw, uint8_t result);
2365 
2366 /*
2367  * Handle the USB4 BW Allocation related functionality here:
2368  * Plug => Try to allocate max bw from timing parameters supported by the sink
2369  * Unplug => de-allocate bw
2370  *
2371  * @link: pointer to the dc_link struct instance
2372  * @peak_bw: Peak bw used by the link/sink
2373  *
2374  * return: allocated bw else return 0
2375  */
2376 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2377 		struct dc_link *link, int peak_bw);
2378 
2379 /*
2380  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2381  * available BW for each host router
2382  *
2383  * @dc: pointer to dc struct
2384  * @stream: pointer to all possible streams
2385  * @count: number of valid DPIA streams
2386  *
2387  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2388  */
2389 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2390 		const unsigned int count);
2391 
2392 /* Sink Interfaces - A sink corresponds to a display output device */
2393 
2394 struct dc_container_id {
2395 	// 128bit GUID in binary form
2396 	unsigned char  guid[16];
2397 	// 8 byte port ID -> ELD.PortID
2398 	unsigned int   portId[2];
2399 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2400 	unsigned short manufacturerName;
2401 	// 2 byte product code -> ELD.ProductCode
2402 	unsigned short productCode;
2403 };
2404 
2405 
2406 struct dc_sink_dsc_caps {
2407 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2408 	// 'false' if they are sink's DSC caps
2409 	bool is_virtual_dpcd_dsc;
2410 	// 'true' if MST topology supports DSC passthrough for sink
2411 	// 'false' if MST topology does not support DSC passthrough
2412 	bool is_dsc_passthrough_supported;
2413 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2414 };
2415 
2416 struct dc_sink_hblank_expansion_caps {
2417 	// 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology),
2418 	// 'false' if they are sink's HBlank expansion caps
2419 	bool is_virtual_dpcd_hblank_expansion;
2420 	struct hblank_expansion_dpcd_caps dpcd_caps;
2421 };
2422 
2423 struct dc_sink_fec_caps {
2424 	bool is_rx_fec_supported;
2425 	bool is_topology_fec_supported;
2426 };
2427 
2428 struct scdc_caps {
2429 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2430 	union hdmi_scdc_device_id_data device_id;
2431 };
2432 
2433 /*
2434  * The sink structure contains EDID and other display device properties
2435  */
2436 struct dc_sink {
2437 	enum signal_type sink_signal;
2438 	struct dc_edid dc_edid; /* raw edid */
2439 	struct dc_edid_caps edid_caps; /* parse display caps */
2440 	struct dc_container_id *dc_container_id;
2441 	uint32_t dongle_max_pix_clk;
2442 	void *priv;
2443 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2444 	bool converter_disable_audio;
2445 
2446 	struct scdc_caps scdc_caps;
2447 	struct dc_sink_dsc_caps dsc_caps;
2448 	struct dc_sink_fec_caps fec_caps;
2449 	struct dc_sink_hblank_expansion_caps hblank_expansion_caps;
2450 
2451 	bool is_vsc_sdp_colorimetry_supported;
2452 
2453 	/* private to DC core */
2454 	struct dc_link *link;
2455 	struct dc_context *ctx;
2456 
2457 	uint32_t sink_id;
2458 
2459 	/* private to dc_sink.c */
2460 	// refcount must be the last member in dc_sink, since we want the
2461 	// sink structure to be logically cloneable up to (but not including)
2462 	// refcount
2463 	struct kref refcount;
2464 };
2465 
2466 void dc_sink_retain(struct dc_sink *sink);
2467 void dc_sink_release(struct dc_sink *sink);
2468 
2469 struct dc_sink_init_data {
2470 	enum signal_type sink_signal;
2471 	struct dc_link *link;
2472 	uint32_t dongle_max_pix_clk;
2473 	bool converter_disable_audio;
2474 };
2475 
2476 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2477 
2478 /* Newer interfaces  */
2479 struct dc_cursor {
2480 	struct dc_plane_address address;
2481 	struct dc_cursor_attributes attributes;
2482 };
2483 
2484 
2485 /* Interrupt interfaces */
2486 enum dc_irq_source dc_interrupt_to_irq_source(
2487 		struct dc *dc,
2488 		uint32_t src_id,
2489 		uint32_t ext_id);
2490 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2491 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2492 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2493 		struct dc *dc, uint32_t link_index);
2494 
2495 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2496 
2497 /* Power Interfaces */
2498 
2499 void dc_set_power_state(
2500 		struct dc *dc,
2501 		enum dc_acpi_cm_power_state power_state);
2502 void dc_resume(struct dc *dc);
2503 
2504 void dc_power_down_on_boot(struct dc *dc);
2505 
2506 /*
2507  * HDCP Interfaces
2508  */
2509 enum hdcp_message_status dc_process_hdcp_msg(
2510 		enum signal_type signal,
2511 		struct dc_link *link,
2512 		struct hdcp_protection_message *message_info);
2513 bool dc_is_dmcu_initialized(struct dc *dc);
2514 
2515 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2516 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2517 
2518 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2519 		unsigned int pitch,
2520 		unsigned int height,
2521 		enum surface_pixel_format format,
2522 		struct dc_cursor_attributes *cursor_attr);
2523 
2524 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2525 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2526 
2527 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2528 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2529 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2530 
2531 /* set min and max memory clock to lowest and highest DPM level, respectively */
2532 void dc_unlock_memory_clock_frequency(struct dc *dc);
2533 
2534 /* set min memory clock to the min required for current mode, max to maxDPM */
2535 void dc_lock_memory_clock_frequency(struct dc *dc);
2536 
2537 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2538 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2539 
2540 /* cleanup on driver unload */
2541 void dc_hardware_release(struct dc *dc);
2542 
2543 /* disables fw based mclk switch */
2544 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2545 
2546 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2547 
2548 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2549 
2550 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips);
2551 
2552 void dc_z10_restore(const struct dc *dc);
2553 void dc_z10_save_init(struct dc *dc);
2554 
2555 bool dc_is_dmub_outbox_supported(struct dc *dc);
2556 bool dc_enable_dmub_notifications(struct dc *dc);
2557 
2558 bool dc_abm_save_restore(
2559 		struct dc *dc,
2560 		struct dc_stream_state *stream,
2561 		struct abm_save_restore *pData);
2562 
2563 void dc_enable_dmub_outbox(struct dc *dc);
2564 
2565 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2566 				uint32_t link_index,
2567 				struct aux_payload *payload);
2568 
2569 /* Get dc link index from dpia port index */
2570 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2571 				uint8_t dpia_port_index);
2572 
2573 bool dc_process_dmub_set_config_async(struct dc *dc,
2574 				uint32_t link_index,
2575 				struct set_config_cmd_payload *payload,
2576 				struct dmub_notification *notify);
2577 
2578 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2579 				uint32_t link_index,
2580 				uint8_t mst_alloc_slots,
2581 				uint8_t *mst_slots_in_use);
2582 
2583 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps);
2584 
2585 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2586 				uint32_t hpd_int_enable);
2587 
2588 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2589 
2590 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2591 
2592 struct dc_power_profile {
2593 	int power_level; /* Lower is better */
2594 };
2595 
2596 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2597 
2598 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context);
2599 
2600 /* DSC Interfaces */
2601 #include "dc_dsc.h"
2602 
2603 /* Disable acc mode Interfaces */
2604 void dc_disable_accelerated_mode(struct dc *dc);
2605 
2606 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2607 		       struct dc_stream_state *new_stream);
2608 
2609 #endif /* DC_INTERFACE_H_ */
2610