1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "spl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.284" 59 60 #define MAX_SURFACES 3 61 #define MAX_PLANES 6 62 #define MAX_STREAMS 6 63 #define MIN_VIEWPORT_SIZE 12 64 #define MAX_NUM_EDP 2 65 66 /* Display Core Interfaces */ 67 struct dc_versions { 68 const char *dc_ver; 69 struct dmcu_version dmcu_version; 70 }; 71 72 enum dp_protocol_version { 73 DP_VERSION_1_4 = 0, 74 DP_VERSION_2_1, 75 DP_VERSION_UNKNOWN, 76 }; 77 78 enum dc_plane_type { 79 DC_PLANE_TYPE_INVALID, 80 DC_PLANE_TYPE_DCE_RGB, 81 DC_PLANE_TYPE_DCE_UNDERLAY, 82 DC_PLANE_TYPE_DCN_UNIVERSAL, 83 }; 84 85 // Sizes defined as multiples of 64KB 86 enum det_size { 87 DET_SIZE_DEFAULT = 0, 88 DET_SIZE_192KB = 3, 89 DET_SIZE_256KB = 4, 90 DET_SIZE_320KB = 5, 91 DET_SIZE_384KB = 6 92 }; 93 94 95 struct dc_plane_cap { 96 enum dc_plane_type type; 97 uint32_t per_pixel_alpha : 1; 98 struct { 99 uint32_t argb8888 : 1; 100 uint32_t nv12 : 1; 101 uint32_t fp16 : 1; 102 uint32_t p010 : 1; 103 uint32_t ayuv : 1; 104 } pixel_format_support; 105 // max upscaling factor x1000 106 // upscaling factors are always >= 1 107 // for example, 1080p -> 8K is 4.0, or 4000 raw value 108 struct { 109 uint32_t argb8888; 110 uint32_t nv12; 111 uint32_t fp16; 112 } max_upscale_factor; 113 // max downscale factor x1000 114 // downscale factors are always <= 1 115 // for example, 8K -> 1080p is 0.25, or 250 raw value 116 struct { 117 uint32_t argb8888; 118 uint32_t nv12; 119 uint32_t fp16; 120 } max_downscale_factor; 121 // minimal width/height 122 uint32_t min_width; 123 uint32_t min_height; 124 }; 125 126 /** 127 * DOC: color-management-caps 128 * 129 * **Color management caps (DPP and MPC)** 130 * 131 * Modules/color calculates various color operations which are translated to 132 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 133 * DCN1, every new generation comes with fairly major differences in color 134 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 135 * decide mapping to HW block based on logical capabilities. 136 */ 137 138 /** 139 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 140 * @srgb: RGB color space transfer func 141 * @bt2020: BT.2020 transfer func 142 * @gamma2_2: standard gamma 143 * @pq: perceptual quantizer transfer function 144 * @hlg: hybrid log–gamma transfer function 145 */ 146 struct rom_curve_caps { 147 uint16_t srgb : 1; 148 uint16_t bt2020 : 1; 149 uint16_t gamma2_2 : 1; 150 uint16_t pq : 1; 151 uint16_t hlg : 1; 152 }; 153 154 /** 155 * struct dpp_color_caps - color pipeline capabilities for display pipe and 156 * plane blocks 157 * 158 * @dcn_arch: all DCE generations treated the same 159 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 160 * just plain 256-entry lookup 161 * @icsc: input color space conversion 162 * @dgam_ram: programmable degamma LUT 163 * @post_csc: post color space conversion, before gamut remap 164 * @gamma_corr: degamma correction 165 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 166 * with MPC by setting mpc:shared_3d_lut flag 167 * @ogam_ram: programmable out/blend gamma LUT 168 * @ocsc: output color space conversion 169 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 170 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 171 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 172 * 173 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 174 */ 175 struct dpp_color_caps { 176 uint16_t dcn_arch : 1; 177 uint16_t input_lut_shared : 1; 178 uint16_t icsc : 1; 179 uint16_t dgam_ram : 1; 180 uint16_t post_csc : 1; 181 uint16_t gamma_corr : 1; 182 uint16_t hw_3d_lut : 1; 183 uint16_t ogam_ram : 1; 184 uint16_t ocsc : 1; 185 uint16_t dgam_rom_for_yuv : 1; 186 struct rom_curve_caps dgam_rom_caps; 187 struct rom_curve_caps ogam_rom_caps; 188 }; 189 190 /** 191 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 192 * plane combined blocks 193 * 194 * @gamut_remap: color transformation matrix 195 * @ogam_ram: programmable out gamma LUT 196 * @ocsc: output color space conversion matrix 197 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 198 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 199 * instance 200 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 201 */ 202 struct mpc_color_caps { 203 uint16_t gamut_remap : 1; 204 uint16_t ogam_ram : 1; 205 uint16_t ocsc : 1; 206 uint16_t num_3dluts : 3; 207 uint16_t shared_3d_lut:1; 208 struct rom_curve_caps ogam_rom_caps; 209 }; 210 211 /** 212 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 213 * @dpp: color pipes caps for DPP 214 * @mpc: color pipes caps for MPC 215 */ 216 struct dc_color_caps { 217 struct dpp_color_caps dpp; 218 struct mpc_color_caps mpc; 219 }; 220 221 struct dc_dmub_caps { 222 bool psr; 223 bool mclk_sw; 224 bool subvp_psr; 225 bool gecc_enable; 226 uint8_t fams_ver; 227 }; 228 229 struct dc_caps { 230 uint32_t max_streams; 231 uint32_t max_links; 232 uint32_t max_audios; 233 uint32_t max_slave_planes; 234 uint32_t max_slave_yuv_planes; 235 uint32_t max_slave_rgb_planes; 236 uint32_t max_planes; 237 uint32_t max_downscale_ratio; 238 uint32_t i2c_speed_in_khz; 239 uint32_t i2c_speed_in_khz_hdcp; 240 uint32_t dmdata_alloc_size; 241 unsigned int max_cursor_size; 242 unsigned int max_video_width; 243 /* 244 * max video plane width that can be safely assumed to be always 245 * supported by single DPP pipe. 246 */ 247 unsigned int max_optimizable_video_width; 248 unsigned int min_horizontal_blanking_period; 249 int linear_pitch_alignment; 250 bool dcc_const_color; 251 bool dynamic_audio; 252 bool is_apu; 253 bool dual_link_dvi; 254 bool post_blend_color_processing; 255 bool force_dp_tps4_for_cp2520; 256 bool disable_dp_clk_share; 257 bool psp_setup_panel_mode; 258 bool extended_aux_timeout_support; 259 bool dmcub_support; 260 bool zstate_support; 261 bool ips_support; 262 uint32_t num_of_internal_disp; 263 uint32_t max_dwb_htap; 264 uint32_t max_dwb_vtap; 265 enum dp_protocol_version max_dp_protocol_version; 266 bool spdif_aud; 267 unsigned int mall_size_per_mem_channel; 268 unsigned int mall_size_total; 269 unsigned int cursor_cache_size; 270 struct dc_plane_cap planes[MAX_PLANES]; 271 struct dc_color_caps color; 272 struct dc_dmub_caps dmub_caps; 273 bool dp_hpo; 274 bool dp_hdmi21_pcon_support; 275 bool edp_dsc_support; 276 bool vbios_lttpr_aware; 277 bool vbios_lttpr_enable; 278 uint32_t max_otg_num; 279 uint32_t max_cab_allocation_bytes; 280 uint32_t cache_line_size; 281 uint32_t cache_num_ways; 282 uint16_t subvp_fw_processing_delay_us; 283 uint8_t subvp_drr_max_vblank_margin_us; 284 uint16_t subvp_prefetch_end_to_mall_start_us; 285 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 286 uint16_t subvp_pstate_allow_width_us; 287 uint16_t subvp_vertical_int_margin_us; 288 bool seamless_odm; 289 uint32_t max_v_total; 290 uint32_t max_disp_clock_khz_at_vmin; 291 uint8_t subvp_drr_vblank_start_margin_us; 292 bool cursor_not_scaled; 293 bool dcmode_power_limits_present; 294 }; 295 296 struct dc_bug_wa { 297 bool no_connect_phy_config; 298 bool dedcn20_305_wa; 299 bool skip_clock_update; 300 bool lt_early_cr_pattern; 301 struct { 302 uint8_t uclk : 1; 303 uint8_t fclk : 1; 304 uint8_t dcfclk : 1; 305 uint8_t dcfclk_ds: 1; 306 } clock_update_disable_mask; 307 //Customer Specific WAs 308 uint32_t force_backlight_start_level; 309 }; 310 struct dc_dcc_surface_param { 311 struct dc_size surface_size; 312 enum surface_pixel_format format; 313 unsigned int plane0_pitch; 314 struct dc_size plane1_size; 315 unsigned int plane1_pitch; 316 union { 317 enum swizzle_mode_values swizzle_mode; 318 enum swizzle_mode_addr3_values swizzle_mode_addr3; 319 }; 320 enum dc_scan_direction scan; 321 }; 322 323 struct dc_dcc_setting { 324 unsigned int max_compressed_blk_size; 325 unsigned int max_uncompressed_blk_size; 326 bool independent_64b_blks; 327 //These bitfields to be used starting with DCN 3.0 328 struct { 329 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 330 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 331 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 332 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 333 } dcc_controls; 334 }; 335 336 struct dc_surface_dcc_cap { 337 union { 338 struct { 339 struct dc_dcc_setting rgb; 340 } grph; 341 342 struct { 343 struct dc_dcc_setting luma; 344 struct dc_dcc_setting chroma; 345 } video; 346 }; 347 348 bool capable; 349 bool const_color_support; 350 }; 351 352 struct dc_static_screen_params { 353 struct { 354 bool force_trigger; 355 bool cursor_update; 356 bool surface_update; 357 bool overlay_update; 358 } triggers; 359 unsigned int num_frames; 360 }; 361 362 363 /* Surface update type is used by dc_update_surfaces_and_stream 364 * The update type is determined at the very beginning of the function based 365 * on parameters passed in and decides how much programming (or updating) is 366 * going to be done during the call. 367 * 368 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 369 * logical calculations or hardware register programming. This update MUST be 370 * ISR safe on windows. Currently fast update will only be used to flip surface 371 * address. 372 * 373 * UPDATE_TYPE_MED is used for slower updates which require significant hw 374 * re-programming however do not affect bandwidth consumption or clock 375 * requirements. At present, this is the level at which front end updates 376 * that do not require us to run bw_calcs happen. These are in/out transfer func 377 * updates, viewport offset changes, recout size changes and pixel depth changes. 378 * This update can be done at ISR, but we want to minimize how often this happens. 379 * 380 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 381 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 382 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 383 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 384 * a full update. This cannot be done at ISR level and should be a rare event. 385 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 386 * underscan we don't expect to see this call at all. 387 */ 388 389 enum surface_update_type { 390 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 391 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 392 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 393 }; 394 395 /* Forward declaration*/ 396 struct dc; 397 struct dc_plane_state; 398 struct dc_state; 399 400 struct dc_cap_funcs { 401 bool (*get_dcc_compression_cap)(const struct dc *dc, 402 const struct dc_dcc_surface_param *input, 403 struct dc_surface_dcc_cap *output); 404 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 405 }; 406 407 struct link_training_settings; 408 409 union allow_lttpr_non_transparent_mode { 410 struct { 411 bool DP1_4A : 1; 412 bool DP2_0 : 1; 413 } bits; 414 unsigned char raw; 415 }; 416 417 /* Structure to hold configuration flags set by dm at dc creation. */ 418 struct dc_config { 419 bool gpu_vm_support; 420 bool disable_disp_pll_sharing; 421 bool fbc_support; 422 bool disable_fractional_pwm; 423 bool allow_seamless_boot_optimization; 424 bool seamless_boot_edp_requested; 425 bool edp_not_connected; 426 bool edp_no_power_sequencing; 427 bool force_enum_edp; 428 bool forced_clocks; 429 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 430 bool multi_mon_pp_mclk_switch; 431 bool disable_dmcu; 432 bool enable_4to1MPC; 433 bool enable_windowed_mpo_odm; 434 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 435 uint32_t allow_edp_hotplug_detection; 436 bool clamp_min_dcfclk; 437 uint64_t vblank_alignment_dto_params; 438 uint8_t vblank_alignment_max_frame_time_diff; 439 bool is_asymmetric_memory; 440 bool is_single_rank_dimm; 441 bool is_vmin_only_asic; 442 bool use_spl; 443 bool prefer_easf; 444 bool use_pipe_ctx_sync_logic; 445 bool ignore_dpref_ss; 446 bool enable_mipi_converter_optimization; 447 bool use_default_clock_table; 448 bool force_bios_enable_lttpr; 449 uint8_t force_bios_fixed_vs; 450 int sdpif_request_limit_words_per_umc; 451 bool dc_mode_clk_limit_support; 452 bool EnableMinDispClkODM; 453 bool enable_auto_dpm_test_logs; 454 unsigned int disable_ips; 455 unsigned int disable_ips_in_vpb; 456 bool usb4_bw_alloc_support; 457 bool allow_0_dtb_clk; 458 bool use_assr_psp_message; 459 bool support_edp0_on_dp1; 460 unsigned int enable_fpo_flicker_detection; 461 }; 462 463 enum visual_confirm { 464 VISUAL_CONFIRM_DISABLE = 0, 465 VISUAL_CONFIRM_SURFACE = 1, 466 VISUAL_CONFIRM_HDR = 2, 467 VISUAL_CONFIRM_MPCTREE = 4, 468 VISUAL_CONFIRM_PSR = 5, 469 VISUAL_CONFIRM_SWAPCHAIN = 6, 470 VISUAL_CONFIRM_FAMS = 7, 471 VISUAL_CONFIRM_SWIZZLE = 9, 472 VISUAL_CONFIRM_REPLAY = 12, 473 VISUAL_CONFIRM_SUBVP = 14, 474 VISUAL_CONFIRM_MCLK_SWITCH = 16, 475 VISUAL_CONFIRM_FAMS2 = 19, 476 }; 477 478 enum dc_psr_power_opts { 479 psr_power_opt_invalid = 0x0, 480 psr_power_opt_smu_opt_static_screen = 0x1, 481 psr_power_opt_z10_static_screen = 0x10, 482 psr_power_opt_ds_disable_allow = 0x100, 483 }; 484 485 enum dml_hostvm_override_opts { 486 DML_HOSTVM_NO_OVERRIDE = 0x0, 487 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 488 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 489 }; 490 491 enum dc_replay_power_opts { 492 replay_power_opt_invalid = 0x0, 493 replay_power_opt_smu_opt_static_screen = 0x1, 494 replay_power_opt_z10_static_screen = 0x10, 495 }; 496 497 enum dcc_option { 498 DCC_ENABLE = 0, 499 DCC_DISABLE = 1, 500 DCC_HALF_REQ_DISALBE = 2, 501 }; 502 503 enum in_game_fams_config { 504 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 505 INGAME_FAMS_DISABLE, // disable in-game fams 506 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 507 }; 508 509 /** 510 * enum pipe_split_policy - Pipe split strategy supported by DCN 511 * 512 * This enum is used to define the pipe split policy supported by DCN. By 513 * default, DC favors MPC_SPLIT_DYNAMIC. 514 */ 515 enum pipe_split_policy { 516 /** 517 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 518 * pipe in order to bring the best trade-off between performance and 519 * power consumption. This is the recommended option. 520 */ 521 MPC_SPLIT_DYNAMIC = 0, 522 523 /** 524 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 525 * try any sort of split optimization. 526 */ 527 MPC_SPLIT_AVOID = 1, 528 529 /** 530 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 531 * optimize the pipe utilization when using a single display; if the 532 * user connects to a second display, DC will avoid pipe split. 533 */ 534 MPC_SPLIT_AVOID_MULT_DISP = 2, 535 }; 536 537 enum wm_report_mode { 538 WM_REPORT_DEFAULT = 0, 539 WM_REPORT_OVERRIDE = 1, 540 }; 541 enum dtm_pstate{ 542 dtm_level_p0 = 0,/*highest voltage*/ 543 dtm_level_p1, 544 dtm_level_p2, 545 dtm_level_p3, 546 dtm_level_p4,/*when active_display_count = 0*/ 547 }; 548 549 enum dcn_pwr_state { 550 DCN_PWR_STATE_UNKNOWN = -1, 551 DCN_PWR_STATE_MISSION_MODE = 0, 552 DCN_PWR_STATE_LOW_POWER = 3, 553 }; 554 555 enum dcn_zstate_support_state { 556 DCN_ZSTATE_SUPPORT_UNKNOWN, 557 DCN_ZSTATE_SUPPORT_ALLOW, 558 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 559 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 560 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 561 DCN_ZSTATE_SUPPORT_DISALLOW, 562 }; 563 564 /* 565 * struct dc_clocks - DC pipe clocks 566 * 567 * For any clocks that may differ per pipe only the max is stored in this 568 * structure 569 */ 570 struct dc_clocks { 571 int dispclk_khz; 572 int actual_dispclk_khz; 573 int dppclk_khz; 574 int actual_dppclk_khz; 575 int disp_dpp_voltage_level_khz; 576 int dcfclk_khz; 577 int socclk_khz; 578 int dcfclk_deep_sleep_khz; 579 int fclk_khz; 580 int phyclk_khz; 581 int dramclk_khz; 582 bool p_state_change_support; 583 enum dcn_zstate_support_state zstate_support; 584 bool dtbclk_en; 585 int ref_dtbclk_khz; 586 bool fclk_p_state_change_support; 587 enum dcn_pwr_state pwr_state; 588 /* 589 * Elements below are not compared for the purposes of 590 * optimization required 591 */ 592 bool prev_p_state_change_support; 593 bool fclk_prev_p_state_change_support; 594 int num_ways; 595 596 /* 597 * @fw_based_mclk_switching 598 * 599 * DC has a mechanism that leverage the variable refresh rate to switch 600 * memory clock in cases that we have a large latency to achieve the 601 * memory clock change and a short vblank window. DC has some 602 * requirements to enable this feature, and this field describes if the 603 * system support or not such a feature. 604 */ 605 bool fw_based_mclk_switching; 606 bool fw_based_mclk_switching_shut_down; 607 int prev_num_ways; 608 enum dtm_pstate dtm_level; 609 int max_supported_dppclk_khz; 610 int max_supported_dispclk_khz; 611 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 612 int bw_dispclk_khz; 613 int idle_dramclk_khz; 614 int idle_fclk_khz; 615 }; 616 617 struct dc_bw_validation_profile { 618 bool enable; 619 620 unsigned long long total_ticks; 621 unsigned long long voltage_level_ticks; 622 unsigned long long watermark_ticks; 623 unsigned long long rq_dlg_ticks; 624 625 unsigned long long total_count; 626 unsigned long long skip_fast_count; 627 unsigned long long skip_pass_count; 628 unsigned long long skip_fail_count; 629 }; 630 631 #define BW_VAL_TRACE_SETUP() \ 632 unsigned long long end_tick = 0; \ 633 unsigned long long voltage_level_tick = 0; \ 634 unsigned long long watermark_tick = 0; \ 635 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 636 dm_get_timestamp(dc->ctx) : 0 637 638 #define BW_VAL_TRACE_COUNT() \ 639 if (dc->debug.bw_val_profile.enable) \ 640 dc->debug.bw_val_profile.total_count++ 641 642 #define BW_VAL_TRACE_SKIP(status) \ 643 if (dc->debug.bw_val_profile.enable) { \ 644 if (!voltage_level_tick) \ 645 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 646 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 647 } 648 649 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 650 if (dc->debug.bw_val_profile.enable) \ 651 voltage_level_tick = dm_get_timestamp(dc->ctx) 652 653 #define BW_VAL_TRACE_END_WATERMARKS() \ 654 if (dc->debug.bw_val_profile.enable) \ 655 watermark_tick = dm_get_timestamp(dc->ctx) 656 657 #define BW_VAL_TRACE_FINISH() \ 658 if (dc->debug.bw_val_profile.enable) { \ 659 end_tick = dm_get_timestamp(dc->ctx); \ 660 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 661 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 662 if (watermark_tick) { \ 663 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 664 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 665 } \ 666 } 667 668 union mem_low_power_enable_options { 669 struct { 670 bool vga: 1; 671 bool i2c: 1; 672 bool dmcu: 1; 673 bool dscl: 1; 674 bool cm: 1; 675 bool mpc: 1; 676 bool optc: 1; 677 bool vpg: 1; 678 bool afmt: 1; 679 } bits; 680 uint32_t u32All; 681 }; 682 683 union root_clock_optimization_options { 684 struct { 685 bool dpp: 1; 686 bool dsc: 1; 687 bool hdmistream: 1; 688 bool hdmichar: 1; 689 bool dpstream: 1; 690 bool symclk32_se: 1; 691 bool symclk32_le: 1; 692 bool symclk_fe: 1; 693 bool physymclk: 1; 694 bool dpiasymclk: 1; 695 uint32_t reserved: 22; 696 } bits; 697 uint32_t u32All; 698 }; 699 700 union fine_grain_clock_gating_enable_options { 701 struct { 702 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 703 bool dchub : 1; /* Display controller hub */ 704 bool dchubbub : 1; 705 bool dpp : 1; /* Display pipes and planes */ 706 bool opp : 1; /* Output pixel processing */ 707 bool optc : 1; /* Output pipe timing combiner */ 708 bool dio : 1; /* Display output */ 709 bool dwb : 1; /* Display writeback */ 710 bool mmhubbub : 1; /* Multimedia hub */ 711 bool dmu : 1; /* Display core management unit */ 712 bool az : 1; /* Azalia */ 713 bool dchvm : 1; 714 bool dsc : 1; /* Display stream compression */ 715 716 uint32_t reserved : 19; 717 } bits; 718 uint32_t u32All; 719 }; 720 721 enum pg_hw_pipe_resources { 722 PG_HUBP = 0, 723 PG_DPP, 724 PG_DSC, 725 PG_MPCC, 726 PG_OPP, 727 PG_OPTC, 728 PG_DPSTREAM, 729 PG_HDMISTREAM, 730 PG_PHYSYMCLK, 731 PG_SYMCLK, 732 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 733 }; 734 735 enum pg_hw_resources { 736 PG_DCCG = 0, 737 PG_DCIO, 738 PG_DIO, 739 PG_DCHUBBUB, 740 PG_DCHVM, 741 PG_DWB, 742 PG_HPO, 743 PG_HW_RESOURCES_NUM_ELEMENT 744 }; 745 746 struct pg_block_update { 747 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 748 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 749 }; 750 751 union dpia_debug_options { 752 struct { 753 uint32_t disable_dpia:1; /* bit 0 */ 754 uint32_t force_non_lttpr:1; /* bit 1 */ 755 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 756 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 757 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 758 uint32_t reserved:27; 759 } bits; 760 uint32_t raw; 761 }; 762 763 /* AUX wake work around options 764 * 0: enable/disable work around 765 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 766 * 15-2: reserved 767 * 31-16: timeout in ms 768 */ 769 union aux_wake_wa_options { 770 struct { 771 uint32_t enable_wa : 1; 772 uint32_t use_default_timeout : 1; 773 uint32_t rsvd: 14; 774 uint32_t timeout_ms : 16; 775 } bits; 776 uint32_t raw; 777 }; 778 779 struct dc_debug_data { 780 uint32_t ltFailCount; 781 uint32_t i2cErrorCount; 782 uint32_t auxErrorCount; 783 }; 784 785 struct dc_phy_addr_space_config { 786 struct { 787 uint64_t start_addr; 788 uint64_t end_addr; 789 uint64_t fb_top; 790 uint64_t fb_offset; 791 uint64_t fb_base; 792 uint64_t agp_top; 793 uint64_t agp_bot; 794 uint64_t agp_base; 795 } system_aperture; 796 797 struct { 798 uint64_t page_table_start_addr; 799 uint64_t page_table_end_addr; 800 uint64_t page_table_base_addr; 801 bool base_addr_is_mc_addr; 802 } gart_config; 803 804 bool valid; 805 bool is_hvm_enabled; 806 uint64_t page_table_default_page_addr; 807 }; 808 809 struct dc_virtual_addr_space_config { 810 uint64_t page_table_base_addr; 811 uint64_t page_table_start_addr; 812 uint64_t page_table_end_addr; 813 uint32_t page_table_block_size_in_bytes; 814 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 815 }; 816 817 struct dc_bounding_box_overrides { 818 int sr_exit_time_ns; 819 int sr_enter_plus_exit_time_ns; 820 int sr_exit_z8_time_ns; 821 int sr_enter_plus_exit_z8_time_ns; 822 int urgent_latency_ns; 823 int percent_of_ideal_drambw; 824 int dram_clock_change_latency_ns; 825 int dummy_clock_change_latency_ns; 826 int fclk_clock_change_latency_ns; 827 /* This forces a hard min on the DCFCLK we use 828 * for DML. Unlike the debug option for forcing 829 * DCFCLK, this override affects watermark calculations 830 */ 831 int min_dcfclk_mhz; 832 }; 833 834 struct dc_state; 835 struct resource_pool; 836 struct dce_hwseq; 837 struct link_service; 838 839 /* 840 * struct dc_debug_options - DC debug struct 841 * 842 * This struct provides a simple mechanism for developers to change some 843 * configurations, enable/disable features, and activate extra debug options. 844 * This can be very handy to narrow down whether some specific feature is 845 * causing an issue or not. 846 */ 847 struct dc_debug_options { 848 bool native422_support; 849 bool disable_dsc; 850 enum visual_confirm visual_confirm; 851 int visual_confirm_rect_height; 852 853 bool sanity_checks; 854 bool max_disp_clk; 855 bool surface_trace; 856 bool timing_trace; 857 bool clock_trace; 858 bool validation_trace; 859 bool bandwidth_calcs_trace; 860 int max_downscale_src_width; 861 862 /* stutter efficiency related */ 863 bool disable_stutter; 864 bool use_max_lb; 865 enum dcc_option disable_dcc; 866 867 /* 868 * @pipe_split_policy: Define which pipe split policy is used by the 869 * display core. 870 */ 871 enum pipe_split_policy pipe_split_policy; 872 bool force_single_disp_pipe_split; 873 bool voltage_align_fclk; 874 bool disable_min_fclk; 875 876 bool disable_dfs_bypass; 877 bool disable_dpp_power_gate; 878 bool disable_hubp_power_gate; 879 bool disable_dsc_power_gate; 880 bool disable_optc_power_gate; 881 bool disable_hpo_power_gate; 882 int dsc_min_slice_height_override; 883 int dsc_bpp_increment_div; 884 bool disable_pplib_wm_range; 885 enum wm_report_mode pplib_wm_report_mode; 886 unsigned int min_disp_clk_khz; 887 unsigned int min_dpp_clk_khz; 888 unsigned int min_dram_clk_khz; 889 int sr_exit_time_dpm0_ns; 890 int sr_enter_plus_exit_time_dpm0_ns; 891 int sr_exit_time_ns; 892 int sr_enter_plus_exit_time_ns; 893 int sr_exit_z8_time_ns; 894 int sr_enter_plus_exit_z8_time_ns; 895 int urgent_latency_ns; 896 uint32_t underflow_assert_delay_us; 897 int percent_of_ideal_drambw; 898 int dram_clock_change_latency_ns; 899 bool optimized_watermark; 900 int always_scale; 901 bool disable_pplib_clock_request; 902 bool disable_clock_gate; 903 bool disable_mem_low_power; 904 bool pstate_enabled; 905 bool disable_dmcu; 906 bool force_abm_enable; 907 bool disable_stereo_support; 908 bool vsr_support; 909 bool performance_trace; 910 bool az_endpoint_mute_only; 911 bool always_use_regamma; 912 bool recovery_enabled; 913 bool avoid_vbios_exec_table; 914 bool scl_reset_length10; 915 bool hdmi20_disable; 916 bool skip_detection_link_training; 917 uint32_t edid_read_retry_times; 918 unsigned int force_odm_combine; //bit vector based on otg inst 919 unsigned int seamless_boot_odm_combine; 920 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 921 int minimum_z8_residency_time; 922 int minimum_z10_residency_time; 923 bool disable_z9_mpc; 924 unsigned int force_fclk_khz; 925 bool enable_tri_buf; 926 bool dmub_offload_enabled; 927 bool dmcub_emulation; 928 bool disable_idle_power_optimizations; 929 unsigned int mall_size_override; 930 unsigned int mall_additional_timer_percent; 931 bool mall_error_as_fatal; 932 bool dmub_command_table; /* for testing only */ 933 struct dc_bw_validation_profile bw_val_profile; 934 bool disable_fec; 935 bool disable_48mhz_pwrdwn; 936 /* This forces a hard min on the DCFCLK requested to SMU/PP 937 * watermarks are not affected. 938 */ 939 unsigned int force_min_dcfclk_mhz; 940 int dwb_fi_phase; 941 bool disable_timing_sync; 942 bool cm_in_bypass; 943 int force_clock_mode;/*every mode change.*/ 944 945 bool disable_dram_clock_change_vactive_support; 946 bool validate_dml_output; 947 bool enable_dmcub_surface_flip; 948 bool usbc_combo_phy_reset_wa; 949 bool enable_dram_clock_change_one_display_vactive; 950 /* TODO - remove once tested */ 951 bool legacy_dp2_lt; 952 bool set_mst_en_for_sst; 953 bool disable_uhbr; 954 bool force_dp2_lt_fallback_method; 955 bool ignore_cable_id; 956 union mem_low_power_enable_options enable_mem_low_power; 957 union root_clock_optimization_options root_clock_optimization; 958 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 959 bool hpo_optimization; 960 bool force_vblank_alignment; 961 962 /* Enable dmub aux for legacy ddc */ 963 bool enable_dmub_aux_for_legacy_ddc; 964 bool disable_fams; 965 enum in_game_fams_config disable_fams_gaming; 966 /* FEC/PSR1 sequence enable delay in 100us */ 967 uint8_t fec_enable_delay_in100us; 968 bool enable_driver_sequence_debug; 969 enum det_size crb_alloc_policy; 970 int crb_alloc_policy_min_disp_count; 971 bool disable_z10; 972 bool enable_z9_disable_interface; 973 bool psr_skip_crtc_disable; 974 union dpia_debug_options dpia_debug; 975 bool disable_fixed_vs_aux_timeout_wa; 976 uint32_t fixed_vs_aux_delay_config_wa; 977 bool force_disable_subvp; 978 bool force_subvp_mclk_switch; 979 bool allow_sw_cursor_fallback; 980 unsigned int force_subvp_num_ways; 981 unsigned int force_mall_ss_num_ways; 982 bool alloc_extra_way_for_cursor; 983 uint32_t subvp_extra_lines; 984 bool force_usr_allow; 985 /* uses value at boot and disables switch */ 986 bool disable_dtb_ref_clk_switch; 987 bool extended_blank_optimization; 988 union aux_wake_wa_options aux_wake_wa; 989 uint32_t mst_start_top_delay; 990 uint8_t psr_power_use_phy_fsm; 991 enum dml_hostvm_override_opts dml_hostvm_override; 992 bool dml_disallow_alternate_prefetch_modes; 993 bool use_legacy_soc_bb_mechanism; 994 bool exit_idle_opt_for_cursor_updates; 995 bool using_dml2; 996 bool enable_single_display_2to1_odm_policy; 997 bool enable_double_buffered_dsc_pg_support; 998 bool enable_dp_dig_pixel_rate_div_policy; 999 bool using_dml21; 1000 enum lttpr_mode lttpr_mode_override; 1001 unsigned int dsc_delay_factor_wa_x1000; 1002 unsigned int min_prefetch_in_strobe_ns; 1003 bool disable_unbounded_requesting; 1004 bool dig_fifo_off_in_blank; 1005 bool override_dispclk_programming; 1006 bool otg_crc_db; 1007 bool disallow_dispclk_dppclk_ds; 1008 bool disable_fpo_optimizations; 1009 bool support_eDP1_5; 1010 uint32_t fpo_vactive_margin_us; 1011 bool disable_fpo_vactive; 1012 bool disable_boot_optimizations; 1013 bool override_odm_optimization; 1014 bool minimize_dispclk_using_odm; 1015 bool disable_subvp_high_refresh; 1016 bool disable_dp_plus_plus_wa; 1017 uint32_t fpo_vactive_min_active_margin_us; 1018 uint32_t fpo_vactive_max_blank_us; 1019 bool enable_hpo_pg_support; 1020 bool enable_legacy_fast_update; 1021 bool disable_dc_mode_overwrite; 1022 bool replay_skip_crtc_disabled; 1023 bool ignore_pg;/*do nothing, let pmfw control it*/ 1024 bool psp_disabled_wa; 1025 unsigned int ips2_eval_delay_us; 1026 unsigned int ips2_entry_delay_us; 1027 bool optimize_ips_handshake; 1028 bool disable_dmub_reallow_idle; 1029 bool disable_timeout; 1030 bool disable_extblankadj; 1031 bool enable_idle_reg_checks; 1032 unsigned int static_screen_wait_frames; 1033 uint32_t pwm_freq; 1034 bool force_chroma_subsampling_1tap; 1035 bool disable_422_left_edge_pixel; 1036 bool dml21_force_pstate_method; 1037 uint32_t dml21_force_pstate_method_value; 1038 uint32_t dml21_disable_pstate_method_mask; 1039 union dmub_fams2_global_feature_config fams2_config; 1040 bool enable_legacy_clock_update; 1041 unsigned int force_cositing; 1042 }; 1043 1044 1045 /* Generic structure that can be used to query properties of DC. More fields 1046 * can be added as required. 1047 */ 1048 struct dc_current_properties { 1049 unsigned int cursor_size_limit; 1050 }; 1051 1052 enum frame_buffer_mode { 1053 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1054 FRAME_BUFFER_MODE_ZFB_ONLY, 1055 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1056 } ; 1057 1058 struct dchub_init_data { 1059 int64_t zfb_phys_addr_base; 1060 int64_t zfb_mc_base_addr; 1061 uint64_t zfb_size_in_byte; 1062 enum frame_buffer_mode fb_mode; 1063 bool dchub_initialzied; 1064 bool dchub_info_valid; 1065 }; 1066 1067 struct dc_init_data { 1068 struct hw_asic_id asic_id; 1069 void *driver; /* ctx */ 1070 struct cgs_device *cgs_device; 1071 struct dc_bounding_box_overrides bb_overrides; 1072 1073 int num_virtual_links; 1074 /* 1075 * If 'vbios_override' not NULL, it will be called instead 1076 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1077 */ 1078 struct dc_bios *vbios_override; 1079 enum dce_environment dce_environment; 1080 1081 struct dmub_offload_funcs *dmub_if; 1082 struct dc_reg_helper_state *dmub_offload; 1083 1084 struct dc_config flags; 1085 uint64_t log_mask; 1086 1087 struct dpcd_vendor_signature vendor_signature; 1088 bool force_smu_not_present; 1089 /* 1090 * IP offset for run time initializaion of register addresses 1091 * 1092 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1093 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1094 * before them. 1095 */ 1096 uint32_t *dcn_reg_offsets; 1097 uint32_t *nbio_reg_offsets; 1098 uint32_t *clk_reg_offsets; 1099 }; 1100 1101 struct dc_callback_init { 1102 struct cp_psp cp_psp; 1103 }; 1104 1105 struct dc *dc_create(const struct dc_init_data *init_params); 1106 void dc_hardware_init(struct dc *dc); 1107 1108 int dc_get_vmid_use_vector(struct dc *dc); 1109 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1110 /* Returns the number of vmids supported */ 1111 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1112 void dc_init_callbacks(struct dc *dc, 1113 const struct dc_callback_init *init_params); 1114 void dc_deinit_callbacks(struct dc *dc); 1115 void dc_destroy(struct dc **dc); 1116 1117 /* Surface Interfaces */ 1118 1119 enum { 1120 TRANSFER_FUNC_POINTS = 1025 1121 }; 1122 1123 struct dc_hdr_static_metadata { 1124 /* display chromaticities and white point in units of 0.00001 */ 1125 unsigned int chromaticity_green_x; 1126 unsigned int chromaticity_green_y; 1127 unsigned int chromaticity_blue_x; 1128 unsigned int chromaticity_blue_y; 1129 unsigned int chromaticity_red_x; 1130 unsigned int chromaticity_red_y; 1131 unsigned int chromaticity_white_point_x; 1132 unsigned int chromaticity_white_point_y; 1133 1134 uint32_t min_luminance; 1135 uint32_t max_luminance; 1136 uint32_t maximum_content_light_level; 1137 uint32_t maximum_frame_average_light_level; 1138 }; 1139 1140 enum dc_transfer_func_type { 1141 TF_TYPE_PREDEFINED, 1142 TF_TYPE_DISTRIBUTED_POINTS, 1143 TF_TYPE_BYPASS, 1144 TF_TYPE_HWPWL 1145 }; 1146 1147 struct dc_transfer_func_distributed_points { 1148 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1149 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1150 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1151 1152 uint16_t end_exponent; 1153 uint16_t x_point_at_y1_red; 1154 uint16_t x_point_at_y1_green; 1155 uint16_t x_point_at_y1_blue; 1156 }; 1157 1158 enum dc_transfer_func_predefined { 1159 TRANSFER_FUNCTION_SRGB, 1160 TRANSFER_FUNCTION_BT709, 1161 TRANSFER_FUNCTION_PQ, 1162 TRANSFER_FUNCTION_LINEAR, 1163 TRANSFER_FUNCTION_UNITY, 1164 TRANSFER_FUNCTION_HLG, 1165 TRANSFER_FUNCTION_HLG12, 1166 TRANSFER_FUNCTION_GAMMA22, 1167 TRANSFER_FUNCTION_GAMMA24, 1168 TRANSFER_FUNCTION_GAMMA26 1169 }; 1170 1171 1172 struct dc_transfer_func { 1173 struct kref refcount; 1174 enum dc_transfer_func_type type; 1175 enum dc_transfer_func_predefined tf; 1176 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1177 uint32_t sdr_ref_white_level; 1178 union { 1179 struct pwl_params pwl; 1180 struct dc_transfer_func_distributed_points tf_pts; 1181 }; 1182 }; 1183 1184 1185 union dc_3dlut_state { 1186 struct { 1187 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1188 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1189 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1190 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1191 uint32_t mpc_rmu1_mux:4; 1192 uint32_t mpc_rmu2_mux:4; 1193 uint32_t reserved:15; 1194 } bits; 1195 uint32_t raw; 1196 }; 1197 1198 1199 struct dc_3dlut { 1200 struct kref refcount; 1201 struct tetrahedral_params lut_3d; 1202 struct fixed31_32 hdr_multiplier; 1203 union dc_3dlut_state state; 1204 }; 1205 /* 1206 * This structure is filled in by dc_surface_get_status and contains 1207 * the last requested address and the currently active address so the called 1208 * can determine if there are any outstanding flips 1209 */ 1210 struct dc_plane_status { 1211 struct dc_plane_address requested_address; 1212 struct dc_plane_address current_address; 1213 bool is_flip_pending; 1214 bool is_right_eye; 1215 }; 1216 1217 union surface_update_flags { 1218 1219 struct { 1220 uint32_t addr_update:1; 1221 /* Medium updates */ 1222 uint32_t dcc_change:1; 1223 uint32_t color_space_change:1; 1224 uint32_t horizontal_mirror_change:1; 1225 uint32_t per_pixel_alpha_change:1; 1226 uint32_t global_alpha_change:1; 1227 uint32_t hdr_mult:1; 1228 uint32_t rotation_change:1; 1229 uint32_t swizzle_change:1; 1230 uint32_t scaling_change:1; 1231 uint32_t clip_size_change: 1; 1232 uint32_t position_change:1; 1233 uint32_t in_transfer_func_change:1; 1234 uint32_t input_csc_change:1; 1235 uint32_t coeff_reduction_change:1; 1236 uint32_t output_tf_change:1; 1237 uint32_t pixel_format_change:1; 1238 uint32_t plane_size_change:1; 1239 uint32_t gamut_remap_change:1; 1240 1241 /* Full updates */ 1242 uint32_t new_plane:1; 1243 uint32_t bpp_change:1; 1244 uint32_t gamma_change:1; 1245 uint32_t bandwidth_change:1; 1246 uint32_t clock_change:1; 1247 uint32_t stereo_format_change:1; 1248 uint32_t lut_3d:1; 1249 uint32_t tmz_changed:1; 1250 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1251 uint32_t full_update:1; 1252 } bits; 1253 1254 uint32_t raw; 1255 }; 1256 1257 #define DC_REMOVE_PLANE_POINTERS 1 1258 1259 struct dc_plane_state { 1260 struct dc_plane_address address; 1261 struct dc_plane_flip_time time; 1262 bool triplebuffer_flips; 1263 struct scaling_taps scaling_quality; 1264 struct rect src_rect; 1265 struct rect dst_rect; 1266 struct rect clip_rect; 1267 1268 struct plane_size plane_size; 1269 union dc_tiling_info tiling_info; 1270 1271 struct dc_plane_dcc_param dcc; 1272 1273 struct dc_gamma gamma_correction; 1274 struct dc_transfer_func in_transfer_func; 1275 struct dc_bias_and_scale *bias_and_scale; 1276 struct dc_csc_transform input_csc_color_matrix; 1277 struct fixed31_32 coeff_reduction_factor; 1278 struct fixed31_32 hdr_mult; 1279 struct colorspace_transform gamut_remap_matrix; 1280 1281 // TODO: No longer used, remove 1282 struct dc_hdr_static_metadata hdr_static_ctx; 1283 1284 enum dc_color_space color_space; 1285 1286 struct dc_3dlut lut3d_func; 1287 struct dc_transfer_func in_shaper_func; 1288 struct dc_transfer_func blend_tf; 1289 1290 struct dc_transfer_func *gamcor_tf; 1291 enum surface_pixel_format format; 1292 enum dc_rotation_angle rotation; 1293 enum plane_stereo_format stereo_format; 1294 1295 bool is_tiling_rotated; 1296 bool per_pixel_alpha; 1297 bool pre_multiplied_alpha; 1298 bool global_alpha; 1299 int global_alpha_value; 1300 bool visible; 1301 bool flip_immediate; 1302 bool horizontal_mirror; 1303 int layer_index; 1304 1305 union surface_update_flags update_flags; 1306 bool flip_int_enabled; 1307 bool skip_manual_trigger; 1308 1309 /* private to DC core */ 1310 struct dc_plane_status status; 1311 struct dc_context *ctx; 1312 1313 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1314 bool force_full_update; 1315 1316 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1317 1318 /* private to dc_surface.c */ 1319 enum dc_irq_source irq_source; 1320 struct kref refcount; 1321 struct tg_color visual_confirm_color; 1322 1323 bool is_statically_allocated; 1324 enum chroma_cositing cositing; 1325 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1326 bool mcm_lut1d_enable; 1327 struct dc_cm2_func_luts mcm_luts; 1328 bool lut_bank_a; 1329 enum mpcc_movable_cm_location mcm_location; 1330 struct dc_csc_transform cursor_csc_color_matrix; 1331 bool adaptive_sharpness_en; 1332 unsigned int sharpnessX1000; 1333 enum linear_light_scaling linear_light_scaling; 1334 }; 1335 1336 struct dc_plane_info { 1337 struct plane_size plane_size; 1338 union dc_tiling_info tiling_info; 1339 struct dc_plane_dcc_param dcc; 1340 enum surface_pixel_format format; 1341 enum dc_rotation_angle rotation; 1342 enum plane_stereo_format stereo_format; 1343 enum dc_color_space color_space; 1344 bool horizontal_mirror; 1345 bool visible; 1346 bool per_pixel_alpha; 1347 bool pre_multiplied_alpha; 1348 bool global_alpha; 1349 int global_alpha_value; 1350 bool input_csc_enabled; 1351 int layer_index; 1352 bool front_buffer_rendering_active; 1353 enum chroma_cositing cositing; 1354 }; 1355 1356 #include "dc_stream.h" 1357 1358 struct dc_scratch_space { 1359 /* used to temporarily backup plane states of a stream during 1360 * dc update. The reason is that plane states are overwritten 1361 * with surface updates in dc update. Once they are overwritten 1362 * current state is no longer valid. We want to temporarily 1363 * store current value in plane states so we can still recover 1364 * a valid current state during dc update. 1365 */ 1366 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1367 1368 struct dc_stream_state stream_state; 1369 }; 1370 1371 struct dc { 1372 struct dc_debug_options debug; 1373 struct dc_versions versions; 1374 struct dc_caps caps; 1375 struct dc_cap_funcs cap_funcs; 1376 struct dc_config config; 1377 struct dc_bounding_box_overrides bb_overrides; 1378 struct dc_bug_wa work_arounds; 1379 struct dc_context *ctx; 1380 struct dc_phy_addr_space_config vm_pa_config; 1381 1382 uint8_t link_count; 1383 struct dc_link *links[MAX_LINKS]; 1384 struct link_service *link_srv; 1385 1386 struct dc_state *current_state; 1387 struct resource_pool *res_pool; 1388 1389 struct clk_mgr *clk_mgr; 1390 1391 /* Display Engine Clock levels */ 1392 struct dm_pp_clock_levels sclk_lvls; 1393 1394 /* Inputs into BW and WM calculations. */ 1395 struct bw_calcs_dceip *bw_dceip; 1396 struct bw_calcs_vbios *bw_vbios; 1397 struct dcn_soc_bounding_box *dcn_soc; 1398 struct dcn_ip_params *dcn_ip; 1399 struct display_mode_lib dml; 1400 1401 /* HW functions */ 1402 struct hw_sequencer_funcs hwss; 1403 struct dce_hwseq *hwseq; 1404 1405 /* Require to optimize clocks and bandwidth for added/removed planes */ 1406 bool optimized_required; 1407 bool wm_optimized_required; 1408 bool idle_optimizations_allowed; 1409 bool enable_c20_dtm_b0; 1410 1411 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1412 1413 /* FBC compressor */ 1414 struct compressor *fbc_compressor; 1415 1416 struct dc_debug_data debug_data; 1417 struct dpcd_vendor_signature vendor_signature; 1418 1419 const char *build_id; 1420 struct vm_helper *vm_helper; 1421 1422 uint32_t *dcn_reg_offsets; 1423 uint32_t *nbio_reg_offsets; 1424 uint32_t *clk_reg_offsets; 1425 1426 /* Scratch memory */ 1427 struct { 1428 struct { 1429 /* 1430 * For matching clock_limits table in driver with table 1431 * from PMFW. 1432 */ 1433 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1434 } update_bw_bounding_box; 1435 struct dc_scratch_space current_state; 1436 struct dc_scratch_space new_state; 1437 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1438 } scratch; 1439 1440 struct dml2_configuration_options dml2_options; 1441 enum dc_acpi_cm_power_state power_state; 1442 1443 }; 1444 1445 struct dc_scaling_info { 1446 struct rect src_rect; 1447 struct rect dst_rect; 1448 struct rect clip_rect; 1449 struct scaling_taps scaling_quality; 1450 }; 1451 1452 struct dc_fast_update { 1453 const struct dc_flip_addrs *flip_addr; 1454 const struct dc_gamma *gamma; 1455 const struct colorspace_transform *gamut_remap_matrix; 1456 const struct dc_csc_transform *input_csc_color_matrix; 1457 const struct fixed31_32 *coeff_reduction_factor; 1458 struct dc_transfer_func *out_transfer_func; 1459 struct dc_csc_transform *output_csc_transform; 1460 const struct dc_csc_transform *cursor_csc_color_matrix; 1461 }; 1462 1463 struct dc_surface_update { 1464 struct dc_plane_state *surface; 1465 1466 /* isr safe update parameters. null means no updates */ 1467 const struct dc_flip_addrs *flip_addr; 1468 const struct dc_plane_info *plane_info; 1469 const struct dc_scaling_info *scaling_info; 1470 struct fixed31_32 hdr_mult; 1471 /* following updates require alloc/sleep/spin that is not isr safe, 1472 * null means no updates 1473 */ 1474 const struct dc_gamma *gamma; 1475 const struct dc_transfer_func *in_transfer_func; 1476 1477 const struct dc_csc_transform *input_csc_color_matrix; 1478 const struct fixed31_32 *coeff_reduction_factor; 1479 const struct dc_transfer_func *func_shaper; 1480 const struct dc_3dlut *lut3d_func; 1481 const struct dc_transfer_func *blend_tf; 1482 const struct colorspace_transform *gamut_remap_matrix; 1483 /* 1484 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1485 * 1486 * change cm2_params.component_settings: Full update 1487 * change cm2_params.cm2_luts: Fast update 1488 */ 1489 struct dc_cm2_parameters *cm2_params; 1490 const struct dc_csc_transform *cursor_csc_color_matrix; 1491 }; 1492 1493 /* 1494 * Create a new surface with default parameters; 1495 */ 1496 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1497 void dc_gamma_release(struct dc_gamma **dc_gamma); 1498 struct dc_gamma *dc_create_gamma(void); 1499 1500 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1501 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1502 struct dc_transfer_func *dc_create_transfer_func(void); 1503 1504 struct dc_3dlut *dc_create_3dlut_func(void); 1505 void dc_3dlut_func_release(struct dc_3dlut *lut); 1506 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1507 1508 void dc_post_update_surfaces_to_stream( 1509 struct dc *dc); 1510 1511 #include "dc_stream.h" 1512 1513 /** 1514 * struct dc_validation_set - Struct to store surface/stream associations for validation 1515 */ 1516 struct dc_validation_set { 1517 /** 1518 * @stream: Stream state properties 1519 */ 1520 struct dc_stream_state *stream; 1521 1522 /** 1523 * @plane_states: Surface state 1524 */ 1525 struct dc_plane_state *plane_states[MAX_SURFACES]; 1526 1527 /** 1528 * @plane_count: Total of active planes 1529 */ 1530 uint8_t plane_count; 1531 }; 1532 1533 bool dc_validate_boot_timing(const struct dc *dc, 1534 const struct dc_sink *sink, 1535 struct dc_crtc_timing *crtc_timing); 1536 1537 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1538 1539 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1540 1541 enum dc_status dc_validate_with_context(struct dc *dc, 1542 const struct dc_validation_set set[], 1543 int set_count, 1544 struct dc_state *context, 1545 bool fast_validate); 1546 1547 bool dc_set_generic_gpio_for_stereo(bool enable, 1548 struct gpio_service *gpio_service); 1549 1550 /* 1551 * fast_validate: we return after determining if we can support the new state, 1552 * but before we populate the programming info 1553 */ 1554 enum dc_status dc_validate_global_state( 1555 struct dc *dc, 1556 struct dc_state *new_ctx, 1557 bool fast_validate); 1558 1559 bool dc_acquire_release_mpc_3dlut( 1560 struct dc *dc, bool acquire, 1561 struct dc_stream_state *stream, 1562 struct dc_3dlut **lut, 1563 struct dc_transfer_func **shaper); 1564 1565 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1566 void get_audio_check(struct audio_info *aud_modes, 1567 struct audio_check *aud_chk); 1568 /* 1569 * Set up streams and links associated to drive sinks 1570 * The streams parameter is an absolute set of all active streams. 1571 * 1572 * After this call: 1573 * Phy, Encoder, Timing Generator are programmed and enabled. 1574 * New streams are enabled with blank stream; no memory read. 1575 */ 1576 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1577 1578 1579 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1580 struct dc_stream_state *stream, 1581 int mpcc_inst); 1582 1583 1584 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1585 1586 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1587 bool dc_get_disable_128b_132b_stream_overhead(void); 1588 1589 /* The function returns minimum bandwidth required to drive a given timing 1590 * return - minimum required timing bandwidth in kbps. 1591 */ 1592 uint32_t dc_bandwidth_in_kbps_from_timing( 1593 const struct dc_crtc_timing *timing, 1594 const enum dc_link_encoding_format link_encoding); 1595 1596 /* Link Interfaces */ 1597 /* 1598 * A link contains one or more sinks and their connected status. 1599 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1600 */ 1601 struct dc_link { 1602 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1603 unsigned int sink_count; 1604 struct dc_sink *local_sink; 1605 unsigned int link_index; 1606 enum dc_connection_type type; 1607 enum signal_type connector_signal; 1608 enum dc_irq_source irq_source_hpd; 1609 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1610 1611 bool is_hpd_filter_disabled; 1612 bool dp_ss_off; 1613 1614 /** 1615 * @link_state_valid: 1616 * 1617 * If there is no link and local sink, this variable should be set to 1618 * false. Otherwise, it should be set to true; usually, the function 1619 * core_link_enable_stream sets this field to true. 1620 */ 1621 bool link_state_valid; 1622 bool aux_access_disabled; 1623 bool sync_lt_in_progress; 1624 bool skip_stream_reenable; 1625 bool is_internal_display; 1626 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1627 bool is_dig_mapping_flexible; 1628 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1629 bool is_hpd_pending; /* Indicates a new received hpd */ 1630 1631 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1632 * for every link training. This is incompatible with DP LL compliance automation, 1633 * which expects the same link settings to be used every retry on a link loss. 1634 * This flag is used to skip the fallback when link loss occurs during automation. 1635 */ 1636 bool skip_fallback_on_link_loss; 1637 1638 bool edp_sink_present; 1639 1640 struct dp_trace dp_trace; 1641 1642 /* caps is the same as reported_link_cap. link_traing use 1643 * reported_link_cap. Will clean up. TODO 1644 */ 1645 struct dc_link_settings reported_link_cap; 1646 struct dc_link_settings verified_link_cap; 1647 struct dc_link_settings cur_link_settings; 1648 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1649 struct dc_link_settings preferred_link_setting; 1650 /* preferred_training_settings are override values that 1651 * come from DM. DM is responsible for the memory 1652 * management of the override pointers. 1653 */ 1654 struct dc_link_training_overrides preferred_training_settings; 1655 struct dp_audio_test_data audio_test_data; 1656 1657 uint8_t ddc_hw_inst; 1658 1659 uint8_t hpd_src; 1660 1661 uint8_t link_enc_hw_inst; 1662 /* DIG link encoder ID. Used as index in link encoder resource pool. 1663 * For links with fixed mapping to DIG, this is not changed after dc_link 1664 * object creation. 1665 */ 1666 enum engine_id eng_id; 1667 enum engine_id dpia_preferred_eng_id; 1668 1669 bool test_pattern_enabled; 1670 /* Pending/Current test pattern are only used to perform and track 1671 * FIXED_VS retimer test pattern/lane adjustment override state. 1672 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1673 * to perform specific lane adjust overrides before setting certain 1674 * PHY test patterns. In cases when lane adjust and set test pattern 1675 * calls are not performed atomically (i.e. performing link training), 1676 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1677 * and current_test_pattern will contain required context for any future 1678 * set pattern/set lane adjust to transition between override state(s). 1679 * */ 1680 enum dp_test_pattern current_test_pattern; 1681 enum dp_test_pattern pending_test_pattern; 1682 1683 union compliance_test_state compliance_test_state; 1684 1685 void *priv; 1686 1687 struct ddc_service *ddc; 1688 1689 enum dp_panel_mode panel_mode; 1690 bool aux_mode; 1691 1692 /* Private to DC core */ 1693 1694 const struct dc *dc; 1695 1696 struct dc_context *ctx; 1697 1698 struct panel_cntl *panel_cntl; 1699 struct link_encoder *link_enc; 1700 struct graphics_object_id link_id; 1701 /* Endpoint type distinguishes display endpoints which do not have entries 1702 * in the BIOS connector table from those that do. Helps when tracking link 1703 * encoder to display endpoint assignments. 1704 */ 1705 enum display_endpoint_type ep_type; 1706 union ddi_channel_mapping ddi_channel_mapping; 1707 struct connector_device_tag_info device_tag; 1708 struct dpcd_caps dpcd_caps; 1709 uint32_t dongle_max_pix_clk; 1710 unsigned short chip_caps; 1711 unsigned int dpcd_sink_count; 1712 struct hdcp_caps hdcp_caps; 1713 enum edp_revision edp_revision; 1714 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1715 1716 struct psr_settings psr_settings; 1717 struct replay_settings replay_settings; 1718 1719 /* Drive settings read from integrated info table */ 1720 struct dc_lane_settings bios_forced_drive_settings; 1721 1722 /* Vendor specific LTTPR workaround variables */ 1723 uint8_t vendor_specific_lttpr_link_rate_wa; 1724 bool apply_vendor_specific_lttpr_link_rate_wa; 1725 1726 /* MST record stream using this link */ 1727 struct link_flags { 1728 bool dp_keep_receiver_powered; 1729 bool dp_skip_DID2; 1730 bool dp_skip_reset_segment; 1731 bool dp_skip_fs_144hz; 1732 bool dp_mot_reset_segment; 1733 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1734 bool dpia_mst_dsc_always_on; 1735 /* Forced DPIA into TBT3 compatibility mode. */ 1736 bool dpia_forced_tbt3_mode; 1737 bool dongle_mode_timing_override; 1738 bool blank_stream_on_ocs_change; 1739 bool read_dpcd204h_on_irq_hpd; 1740 } wa_flags; 1741 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1742 1743 struct dc_link_status link_status; 1744 struct dprx_states dprx_states; 1745 1746 struct gpio *hpd_gpio; 1747 enum dc_link_fec_state fec_state; 1748 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1749 1750 struct dc_panel_config panel_config; 1751 struct phy_state phy_state; 1752 // BW ALLOCATON USB4 ONLY 1753 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1754 bool skip_implict_edp_power_control; 1755 }; 1756 1757 /* Return an enumerated dc_link. 1758 * dc_link order is constant and determined at 1759 * boot time. They cannot be created or destroyed. 1760 * Use dc_get_caps() to get number of links. 1761 */ 1762 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1763 1764 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1765 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1766 const struct dc_link *link, 1767 unsigned int *inst_out); 1768 1769 /* Return an array of link pointers to edp links. */ 1770 void dc_get_edp_links(const struct dc *dc, 1771 struct dc_link **edp_links, 1772 int *edp_num); 1773 1774 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1775 bool powerOn); 1776 1777 /* The function initiates detection handshake over the given link. It first 1778 * determines if there are display connections over the link. If so it initiates 1779 * detection protocols supported by the connected receiver device. The function 1780 * contains protocol specific handshake sequences which are sometimes mandatory 1781 * to establish a proper connection between TX and RX. So it is always 1782 * recommended to call this function as the first link operation upon HPD event 1783 * or power up event. Upon completion, the function will update link structure 1784 * in place based on latest RX capabilities. The function may also cause dpms 1785 * to be reset to off for all currently enabled streams to the link. It is DM's 1786 * responsibility to serialize detection and DPMS updates. 1787 * 1788 * @reason - Indicate which event triggers this detection. dc may customize 1789 * detection flow depending on the triggering events. 1790 * return false - if detection is not fully completed. This could happen when 1791 * there is an unrecoverable error during detection or detection is partially 1792 * completed (detection has been delegated to dm mst manager ie. 1793 * link->connection_type == dc_connection_mst_branch when returning false). 1794 * return true - detection is completed, link has been fully updated with latest 1795 * detection result. 1796 */ 1797 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1798 1799 struct dc_sink_init_data; 1800 1801 /* When link connection type is dc_connection_mst_branch, remote sink can be 1802 * added to the link. The interface creates a remote sink and associates it with 1803 * current link. The sink will be retained by link until remove remote sink is 1804 * called. 1805 * 1806 * @dc_link - link the remote sink will be added to. 1807 * @edid - byte array of EDID raw data. 1808 * @len - size of the edid in byte 1809 * @init_data - 1810 */ 1811 struct dc_sink *dc_link_add_remote_sink( 1812 struct dc_link *dc_link, 1813 const uint8_t *edid, 1814 int len, 1815 struct dc_sink_init_data *init_data); 1816 1817 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1818 * @link - link the sink should be removed from 1819 * @sink - sink to be removed. 1820 */ 1821 void dc_link_remove_remote_sink( 1822 struct dc_link *link, 1823 struct dc_sink *sink); 1824 1825 /* Enable HPD interrupt handler for a given link */ 1826 void dc_link_enable_hpd(const struct dc_link *link); 1827 1828 /* Disable HPD interrupt handler for a given link */ 1829 void dc_link_disable_hpd(const struct dc_link *link); 1830 1831 /* determine if there is a sink connected to the link 1832 * 1833 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1834 * return - false if an unexpected error occurs, true otherwise. 1835 * 1836 * NOTE: This function doesn't detect downstream sink connections i.e 1837 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1838 * return dc_connection_single if the branch device is connected despite of 1839 * downstream sink's connection status. 1840 */ 1841 bool dc_link_detect_connection_type(struct dc_link *link, 1842 enum dc_connection_type *type); 1843 1844 /* query current hpd pin value 1845 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1846 * 1847 */ 1848 bool dc_link_get_hpd_state(struct dc_link *link); 1849 1850 /* Getter for cached link status from given link */ 1851 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1852 1853 /* enable/disable hardware HPD filter. 1854 * 1855 * @link - The link the HPD pin is associated with. 1856 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1857 * handler once after no HPD change has been detected within dc default HPD 1858 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1859 * pulses within default HPD interval, no HPD event will be received until HPD 1860 * toggles have stopped. Then HPD event will be queued to irq handler once after 1861 * dc default HPD filtering interval since last HPD event. 1862 * 1863 * @enable = false - disable hardware HPD filter. HPD event will be queued 1864 * immediately to irq handler after no HPD change has been detected within 1865 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1866 */ 1867 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1868 1869 /* submit i2c read/write payloads through ddc channel 1870 * @link_index - index to a link with ddc in i2c mode 1871 * @cmd - i2c command structure 1872 * return - true if success, false otherwise. 1873 */ 1874 bool dc_submit_i2c( 1875 struct dc *dc, 1876 uint32_t link_index, 1877 struct i2c_command *cmd); 1878 1879 /* submit i2c read/write payloads through oem channel 1880 * @link_index - index to a link with ddc in i2c mode 1881 * @cmd - i2c command structure 1882 * return - true if success, false otherwise. 1883 */ 1884 bool dc_submit_i2c_oem( 1885 struct dc *dc, 1886 struct i2c_command *cmd); 1887 1888 enum aux_return_code_type; 1889 /* Attempt to transfer the given aux payload. This function does not perform 1890 * retries or handle error states. The reply is returned in the payload->reply 1891 * and the result through operation_result. Returns the number of bytes 1892 * transferred,or -1 on a failure. 1893 */ 1894 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1895 struct aux_payload *payload, 1896 enum aux_return_code_type *operation_result); 1897 1898 bool dc_is_oem_i2c_device_present( 1899 struct dc *dc, 1900 size_t slave_address 1901 ); 1902 1903 /* return true if the connected receiver supports the hdcp version */ 1904 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1905 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1906 1907 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1908 * 1909 * TODO - When defer_handling is true the function will have a different purpose. 1910 * It no longer does complete hpd rx irq handling. We should create a separate 1911 * interface specifically for this case. 1912 * 1913 * Return: 1914 * true - Downstream port status changed. DM should call DC to do the 1915 * detection. 1916 * false - no change in Downstream port status. No further action required 1917 * from DM. 1918 */ 1919 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1920 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1921 bool defer_handling, bool *has_left_work); 1922 /* handle DP specs define test automation sequence*/ 1923 void dc_link_dp_handle_automated_test(struct dc_link *link); 1924 1925 /* handle DP Link loss sequence and try to recover RX link loss with best 1926 * effort 1927 */ 1928 void dc_link_dp_handle_link_loss(struct dc_link *link); 1929 1930 /* Determine if hpd rx irq should be handled or ignored 1931 * return true - hpd rx irq should be handled. 1932 * return false - it is safe to ignore hpd rx irq event 1933 */ 1934 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1935 1936 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1937 * @link - link the hpd irq data associated with 1938 * @hpd_irq_dpcd_data - input hpd irq data 1939 * return - true if hpd irq data indicates a link lost 1940 */ 1941 bool dc_link_check_link_loss_status(struct dc_link *link, 1942 union hpd_irq_data *hpd_irq_dpcd_data); 1943 1944 /* Read hpd rx irq data from a given link 1945 * @link - link where the hpd irq data should be read from 1946 * @irq_data - output hpd irq data 1947 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1948 * read has failed. 1949 */ 1950 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1951 struct dc_link *link, 1952 union hpd_irq_data *irq_data); 1953 1954 /* The function clears recorded DP RX states in the link. DM should call this 1955 * function when it is resuming from S3 power state to previously connected links. 1956 * 1957 * TODO - in the future we should consider to expand link resume interface to 1958 * support clearing previous rx states. So we don't have to rely on dm to call 1959 * this interface explicitly. 1960 */ 1961 void dc_link_clear_dprx_states(struct dc_link *link); 1962 1963 /* Destruct the mst topology of the link and reset the allocated payload table 1964 * 1965 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1966 * still wants to reset MST topology on an unplug event */ 1967 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1968 1969 /* The function calculates effective DP link bandwidth when a given link is 1970 * using the given link settings. 1971 * 1972 * return - total effective link bandwidth in kbps. 1973 */ 1974 uint32_t dc_link_bandwidth_kbps( 1975 const struct dc_link *link, 1976 const struct dc_link_settings *link_setting); 1977 1978 /* The function takes a snapshot of current link resource allocation state 1979 * @dc: pointer to dc of the dm calling this 1980 * @map: a dc link resource snapshot defined internally to dc. 1981 * 1982 * DM needs to capture a snapshot of current link resource allocation mapping 1983 * and store it in its persistent storage. 1984 * 1985 * Some of the link resource is using first come first serve policy. 1986 * The allocation mapping depends on original hotplug order. This information 1987 * is lost after driver is loaded next time. The snapshot is used in order to 1988 * restore link resource to its previous state so user will get consistent 1989 * link capability allocation across reboot. 1990 * 1991 */ 1992 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 1993 1994 /* This function restores link resource allocation state from a snapshot 1995 * @dc: pointer to dc of the dm calling this 1996 * @map: a dc link resource snapshot defined internally to dc. 1997 * 1998 * DM needs to call this function after initial link detection on boot and 1999 * before first commit streams to restore link resource allocation state 2000 * from previous boot session. 2001 * 2002 * Some of the link resource is using first come first serve policy. 2003 * The allocation mapping depends on original hotplug order. This information 2004 * is lost after driver is loaded next time. The snapshot is used in order to 2005 * restore link resource to its previous state so user will get consistent 2006 * link capability allocation across reboot. 2007 * 2008 */ 2009 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2010 2011 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2012 * interface i.e stream_update->dsc_config 2013 */ 2014 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2015 2016 /* translate a raw link rate data to bandwidth in kbps */ 2017 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2018 2019 /* determine the optimal bandwidth given link and required bw. 2020 * @link - current detected link 2021 * @req_bw - requested bandwidth in kbps 2022 * @link_settings - returned most optimal link settings that can fit the 2023 * requested bandwidth 2024 * return - false if link can't support requested bandwidth, true if link 2025 * settings is found. 2026 */ 2027 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2028 struct dc_link_settings *link_settings, 2029 uint32_t req_bw); 2030 2031 /* return the max dp link settings can be driven by the link without considering 2032 * connected RX device and its capability 2033 */ 2034 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2035 struct dc_link_settings *max_link_enc_cap); 2036 2037 /* determine when the link is driving MST mode, what DP link channel coding 2038 * format will be used. The decision will remain unchanged until next HPD event. 2039 * 2040 * @link - a link with DP RX connection 2041 * return - if stream is committed to this link with MST signal type, type of 2042 * channel coding format dc will choose. 2043 */ 2044 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2045 const struct dc_link *link); 2046 2047 /* get max dp link settings the link can enable with all things considered. (i.e 2048 * TX/RX/Cable capabilities and dp override policies. 2049 * 2050 * @link - a link with DP RX connection 2051 * return - max dp link settings the link can enable. 2052 * 2053 */ 2054 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2055 2056 /* Get the highest encoding format that the link supports; highest meaning the 2057 * encoding format which supports the maximum bandwidth. 2058 * 2059 * @link - a link with DP RX connection 2060 * return - highest encoding format link supports. 2061 */ 2062 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2063 2064 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2065 * to a link with dp connector signal type. 2066 * @link - a link with dp connector signal type 2067 * return - true if connected, false otherwise 2068 */ 2069 bool dc_link_is_dp_sink_present(struct dc_link *link); 2070 2071 /* Force DP lane settings update to main-link video signal and notify the change 2072 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2073 * tuning purpose. The interface assumes link has already been enabled with DP 2074 * signal. 2075 * 2076 * @lt_settings - a container structure with desired hw_lane_settings 2077 */ 2078 void dc_link_set_drive_settings(struct dc *dc, 2079 struct link_training_settings *lt_settings, 2080 struct dc_link *link); 2081 2082 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2083 * test or debugging purpose. The test pattern will remain until next un-plug. 2084 * 2085 * @link - active link with DP signal output enabled. 2086 * @test_pattern - desired test pattern to output. 2087 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2088 * @test_pattern_color_space - for video test pattern choose a desired color 2089 * space. 2090 * @p_link_settings - For PHY pattern choose a desired link settings 2091 * @p_custom_pattern - some test pattern will require a custom input to 2092 * customize some pattern details. Otherwise keep it to NULL. 2093 * @cust_pattern_size - size of the custom pattern input. 2094 * 2095 */ 2096 bool dc_link_dp_set_test_pattern( 2097 struct dc_link *link, 2098 enum dp_test_pattern test_pattern, 2099 enum dp_test_pattern_color_space test_pattern_color_space, 2100 const struct link_training_settings *p_link_settings, 2101 const unsigned char *p_custom_pattern, 2102 unsigned int cust_pattern_size); 2103 2104 /* Force DP link settings to always use a specific value until reboot to a 2105 * specific link. If link has already been enabled, the interface will also 2106 * switch to desired link settings immediately. This is a debug interface to 2107 * generic dp issue trouble shooting. 2108 */ 2109 void dc_link_set_preferred_link_settings(struct dc *dc, 2110 struct dc_link_settings *link_setting, 2111 struct dc_link *link); 2112 2113 /* Force DP link to customize a specific link training behavior by overriding to 2114 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2115 * display specific link training issues or apply some display specific 2116 * workaround in link training. 2117 * 2118 * @link_settings - if not NULL, force preferred link settings to the link. 2119 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2120 * will apply this particular override in future link training. If NULL is 2121 * passed in, dc resets previous overrides. 2122 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2123 * training settings. 2124 */ 2125 void dc_link_set_preferred_training_settings(struct dc *dc, 2126 struct dc_link_settings *link_setting, 2127 struct dc_link_training_overrides *lt_overrides, 2128 struct dc_link *link, 2129 bool skip_immediate_retrain); 2130 2131 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2132 bool dc_link_is_fec_supported(const struct dc_link *link); 2133 2134 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2135 * link enablement. 2136 * return - true if FEC should be enabled, false otherwise. 2137 */ 2138 bool dc_link_should_enable_fec(const struct dc_link *link); 2139 2140 /* determine lttpr mode the current link should be enabled with a specific link 2141 * settings. 2142 */ 2143 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2144 struct dc_link_settings *link_setting); 2145 2146 /* Force DP RX to update its power state. 2147 * NOTE: this interface doesn't update dp main-link. Calling this function will 2148 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2149 * RX power state back upon finish DM specific execution requiring DP RX in a 2150 * specific power state. 2151 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2152 * state. 2153 */ 2154 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2155 2156 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2157 * current value read from extended receiver cap from 02200h - 0220Fh. 2158 * Some DP RX has problems of providing accurate DP receiver caps from extended 2159 * field, this interface is a workaround to revert link back to use base caps. 2160 */ 2161 void dc_link_overwrite_extended_receiver_cap( 2162 struct dc_link *link); 2163 2164 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2165 bool wait_for_hpd); 2166 2167 /* Set backlight level of an embedded panel (eDP, LVDS). 2168 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2169 * and 16 bit fractional, where 1.0 is max backlight value. 2170 */ 2171 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2172 uint32_t backlight_pwm_u16_16, 2173 uint32_t frame_ramp); 2174 2175 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2176 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2177 bool isHDR, 2178 uint32_t backlight_millinits, 2179 uint32_t transition_time_in_ms); 2180 2181 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2182 uint32_t *backlight_millinits, 2183 uint32_t *backlight_millinits_peak); 2184 2185 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2186 2187 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2188 2189 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2190 bool wait, bool force_static, const unsigned int *power_opts); 2191 2192 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2193 2194 bool dc_link_setup_psr(struct dc_link *dc_link, 2195 const struct dc_stream_state *stream, struct psr_config *psr_config, 2196 struct psr_context *psr_context); 2197 2198 /* 2199 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2200 * 2201 * @link: pointer to the dc_link struct instance 2202 * @enable: enable(active) or disable(inactive) replay 2203 * @wait: state transition need to wait the active set completed. 2204 * @force_static: force disable(inactive) the replay 2205 * @power_opts: set power optimazation parameters to DMUB. 2206 * 2207 * return: allow Replay active will return true, else will return false. 2208 */ 2209 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2210 bool wait, bool force_static, const unsigned int *power_opts); 2211 2212 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2213 2214 /* On eDP links this function call will stall until T12 has elapsed. 2215 * If the panel is not in power off state, this function will return 2216 * immediately. 2217 */ 2218 bool dc_link_wait_for_t12(struct dc_link *link); 2219 2220 /* Determine if dp trace has been initialized to reflect upto date result * 2221 * return - true if trace is initialized and has valid data. False dp trace 2222 * doesn't have valid result. 2223 */ 2224 bool dc_dp_trace_is_initialized(struct dc_link *link); 2225 2226 /* Query a dp trace flag to indicate if the current dp trace data has been 2227 * logged before 2228 */ 2229 bool dc_dp_trace_is_logged(struct dc_link *link, 2230 bool in_detection); 2231 2232 /* Set dp trace flag to indicate whether DM has already logged the current dp 2233 * trace data. DM can set is_logged to true upon logging and check 2234 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2235 */ 2236 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2237 bool in_detection, 2238 bool is_logged); 2239 2240 /* Obtain driver time stamp for last dp link training end. The time stamp is 2241 * formatted based on dm_get_timestamp DM function. 2242 * @in_detection - true to get link training end time stamp of last link 2243 * training in detection sequence. false to get link training end time stamp 2244 * of last link training in commit (dpms) sequence 2245 */ 2246 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2247 bool in_detection); 2248 2249 /* Get how many link training attempts dc has done with latest sequence. 2250 * @in_detection - true to get link training count of last link 2251 * training in detection sequence. false to get link training count of last link 2252 * training in commit (dpms) sequence 2253 */ 2254 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2255 bool in_detection); 2256 2257 /* Get how many link loss has happened since last link training attempts */ 2258 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2259 2260 /* 2261 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2262 */ 2263 /* 2264 * Send a request from DP-Tx requesting to allocate BW remotely after 2265 * allocating it locally. This will get processed by CM and a CB function 2266 * will be called. 2267 * 2268 * @link: pointer to the dc_link struct instance 2269 * @req_bw: The requested bw in Kbyte to allocated 2270 * 2271 * return: none 2272 */ 2273 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2274 2275 /* 2276 * Handle function for when the status of the Request above is complete. 2277 * We will find out the result of allocating on CM and update structs. 2278 * 2279 * @link: pointer to the dc_link struct instance 2280 * @bw: Allocated or Estimated BW depending on the result 2281 * @result: Response type 2282 * 2283 * return: none 2284 */ 2285 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2286 uint8_t bw, uint8_t result); 2287 2288 /* 2289 * Handle the USB4 BW Allocation related functionality here: 2290 * Plug => Try to allocate max bw from timing parameters supported by the sink 2291 * Unplug => de-allocate bw 2292 * 2293 * @link: pointer to the dc_link struct instance 2294 * @peak_bw: Peak bw used by the link/sink 2295 * 2296 * return: allocated bw else return 0 2297 */ 2298 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2299 struct dc_link *link, int peak_bw); 2300 2301 /* 2302 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2303 * available BW for each host router 2304 * 2305 * @dc: pointer to dc struct 2306 * @stream: pointer to all possible streams 2307 * @count: number of valid DPIA streams 2308 * 2309 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2310 */ 2311 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2312 const unsigned int count); 2313 2314 /* Sink Interfaces - A sink corresponds to a display output device */ 2315 2316 struct dc_container_id { 2317 // 128bit GUID in binary form 2318 unsigned char guid[16]; 2319 // 8 byte port ID -> ELD.PortID 2320 unsigned int portId[2]; 2321 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2322 unsigned short manufacturerName; 2323 // 2 byte product code -> ELD.ProductCode 2324 unsigned short productCode; 2325 }; 2326 2327 2328 struct dc_sink_dsc_caps { 2329 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2330 // 'false' if they are sink's DSC caps 2331 bool is_virtual_dpcd_dsc; 2332 // 'true' if MST topology supports DSC passthrough for sink 2333 // 'false' if MST topology does not support DSC passthrough 2334 bool is_dsc_passthrough_supported; 2335 struct dsc_dec_dpcd_caps dsc_dec_caps; 2336 }; 2337 2338 struct dc_sink_fec_caps { 2339 bool is_rx_fec_supported; 2340 bool is_topology_fec_supported; 2341 }; 2342 2343 struct scdc_caps { 2344 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2345 union hdmi_scdc_device_id_data device_id; 2346 }; 2347 2348 /* 2349 * The sink structure contains EDID and other display device properties 2350 */ 2351 struct dc_sink { 2352 enum signal_type sink_signal; 2353 struct dc_edid dc_edid; /* raw edid */ 2354 struct dc_edid_caps edid_caps; /* parse display caps */ 2355 struct dc_container_id *dc_container_id; 2356 uint32_t dongle_max_pix_clk; 2357 void *priv; 2358 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2359 bool converter_disable_audio; 2360 2361 struct scdc_caps scdc_caps; 2362 struct dc_sink_dsc_caps dsc_caps; 2363 struct dc_sink_fec_caps fec_caps; 2364 2365 bool is_vsc_sdp_colorimetry_supported; 2366 2367 /* private to DC core */ 2368 struct dc_link *link; 2369 struct dc_context *ctx; 2370 2371 uint32_t sink_id; 2372 2373 /* private to dc_sink.c */ 2374 // refcount must be the last member in dc_sink, since we want the 2375 // sink structure to be logically cloneable up to (but not including) 2376 // refcount 2377 struct kref refcount; 2378 }; 2379 2380 void dc_sink_retain(struct dc_sink *sink); 2381 void dc_sink_release(struct dc_sink *sink); 2382 2383 struct dc_sink_init_data { 2384 enum signal_type sink_signal; 2385 struct dc_link *link; 2386 uint32_t dongle_max_pix_clk; 2387 bool converter_disable_audio; 2388 }; 2389 2390 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2391 2392 /* Newer interfaces */ 2393 struct dc_cursor { 2394 struct dc_plane_address address; 2395 struct dc_cursor_attributes attributes; 2396 }; 2397 2398 2399 /* Interrupt interfaces */ 2400 enum dc_irq_source dc_interrupt_to_irq_source( 2401 struct dc *dc, 2402 uint32_t src_id, 2403 uint32_t ext_id); 2404 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2405 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2406 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2407 struct dc *dc, uint32_t link_index); 2408 2409 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2410 2411 /* Power Interfaces */ 2412 2413 void dc_set_power_state( 2414 struct dc *dc, 2415 enum dc_acpi_cm_power_state power_state); 2416 void dc_resume(struct dc *dc); 2417 2418 void dc_power_down_on_boot(struct dc *dc); 2419 2420 /* 2421 * HDCP Interfaces 2422 */ 2423 enum hdcp_message_status dc_process_hdcp_msg( 2424 enum signal_type signal, 2425 struct dc_link *link, 2426 struct hdcp_protection_message *message_info); 2427 bool dc_is_dmcu_initialized(struct dc *dc); 2428 2429 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2430 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2431 2432 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2433 unsigned int pitch, 2434 unsigned int height, 2435 enum surface_pixel_format format, 2436 struct dc_cursor_attributes *cursor_attr); 2437 2438 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2439 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2440 2441 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2442 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2443 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2444 2445 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2446 void dc_unlock_memory_clock_frequency(struct dc *dc); 2447 2448 /* set min memory clock to the min required for current mode, max to maxDPM */ 2449 void dc_lock_memory_clock_frequency(struct dc *dc); 2450 2451 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2452 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2453 2454 /* cleanup on driver unload */ 2455 void dc_hardware_release(struct dc *dc); 2456 2457 /* disables fw based mclk switch */ 2458 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2459 2460 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2461 2462 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2463 2464 void dc_z10_restore(const struct dc *dc); 2465 void dc_z10_save_init(struct dc *dc); 2466 2467 bool dc_is_dmub_outbox_supported(struct dc *dc); 2468 bool dc_enable_dmub_notifications(struct dc *dc); 2469 2470 bool dc_abm_save_restore( 2471 struct dc *dc, 2472 struct dc_stream_state *stream, 2473 struct abm_save_restore *pData); 2474 2475 void dc_enable_dmub_outbox(struct dc *dc); 2476 2477 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2478 uint32_t link_index, 2479 struct aux_payload *payload); 2480 2481 /* Get dc link index from dpia port index */ 2482 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2483 uint8_t dpia_port_index); 2484 2485 bool dc_process_dmub_set_config_async(struct dc *dc, 2486 uint32_t link_index, 2487 struct set_config_cmd_payload *payload, 2488 struct dmub_notification *notify); 2489 2490 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2491 uint32_t link_index, 2492 uint8_t mst_alloc_slots, 2493 uint8_t *mst_slots_in_use); 2494 2495 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2496 uint32_t hpd_int_enable); 2497 2498 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2499 2500 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2501 2502 struct dc_power_profile { 2503 int power_level; /* Lower is better */ 2504 }; 2505 2506 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2507 2508 /* DSC Interfaces */ 2509 #include "dc_dsc.h" 2510 2511 /* Disable acc mode Interfaces */ 2512 void dc_disable_accelerated_mode(struct dc *dc); 2513 2514 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2515 struct dc_stream_state *new_stream); 2516 2517 #endif /* DC_INTERFACE_H_ */ 2518