1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 struct abm_save_restore; 50 51 /* forward declaration */ 52 struct aux_payload; 53 struct set_config_cmd_payload; 54 struct dmub_notification; 55 56 #define DC_VER "3.2.326" 57 58 /** 59 * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC 60 */ 61 #define MAX_SURFACES 4 62 /** 63 * MAX_PLANES - representative of the upper bound of planes that are supported by the HW 64 */ 65 #define MAX_PLANES 6 66 #define MAX_STREAMS 6 67 #define MIN_VIEWPORT_SIZE 12 68 #define MAX_NUM_EDP 2 69 #define MAX_HOST_ROUTERS_NUM 2 70 71 /* Display Core Interfaces */ 72 struct dc_versions { 73 const char *dc_ver; 74 struct dmcu_version dmcu_version; 75 }; 76 77 enum dp_protocol_version { 78 DP_VERSION_1_4 = 0, 79 DP_VERSION_2_1, 80 DP_VERSION_UNKNOWN, 81 }; 82 83 enum dc_plane_type { 84 DC_PLANE_TYPE_INVALID, 85 DC_PLANE_TYPE_DCE_RGB, 86 DC_PLANE_TYPE_DCE_UNDERLAY, 87 DC_PLANE_TYPE_DCN_UNIVERSAL, 88 }; 89 90 // Sizes defined as multiples of 64KB 91 enum det_size { 92 DET_SIZE_DEFAULT = 0, 93 DET_SIZE_192KB = 3, 94 DET_SIZE_256KB = 4, 95 DET_SIZE_320KB = 5, 96 DET_SIZE_384KB = 6 97 }; 98 99 100 struct dc_plane_cap { 101 enum dc_plane_type type; 102 uint32_t per_pixel_alpha : 1; 103 struct { 104 uint32_t argb8888 : 1; 105 uint32_t nv12 : 1; 106 uint32_t fp16 : 1; 107 uint32_t p010 : 1; 108 uint32_t ayuv : 1; 109 } pixel_format_support; 110 // max upscaling factor x1000 111 // upscaling factors are always >= 1 112 // for example, 1080p -> 8K is 4.0, or 4000 raw value 113 struct { 114 uint32_t argb8888; 115 uint32_t nv12; 116 uint32_t fp16; 117 } max_upscale_factor; 118 // max downscale factor x1000 119 // downscale factors are always <= 1 120 // for example, 8K -> 1080p is 0.25, or 250 raw value 121 struct { 122 uint32_t argb8888; 123 uint32_t nv12; 124 uint32_t fp16; 125 } max_downscale_factor; 126 // minimal width/height 127 uint32_t min_width; 128 uint32_t min_height; 129 }; 130 131 /** 132 * DOC: color-management-caps 133 * 134 * **Color management caps (DPP and MPC)** 135 * 136 * Modules/color calculates various color operations which are translated to 137 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 138 * DCN1, every new generation comes with fairly major differences in color 139 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 140 * decide mapping to HW block based on logical capabilities. 141 */ 142 143 /** 144 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 145 * @srgb: RGB color space transfer func 146 * @bt2020: BT.2020 transfer func 147 * @gamma2_2: standard gamma 148 * @pq: perceptual quantizer transfer function 149 * @hlg: hybrid log–gamma transfer function 150 */ 151 struct rom_curve_caps { 152 uint16_t srgb : 1; 153 uint16_t bt2020 : 1; 154 uint16_t gamma2_2 : 1; 155 uint16_t pq : 1; 156 uint16_t hlg : 1; 157 }; 158 159 /** 160 * struct dpp_color_caps - color pipeline capabilities for display pipe and 161 * plane blocks 162 * 163 * @dcn_arch: all DCE generations treated the same 164 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 165 * just plain 256-entry lookup 166 * @icsc: input color space conversion 167 * @dgam_ram: programmable degamma LUT 168 * @post_csc: post color space conversion, before gamut remap 169 * @gamma_corr: degamma correction 170 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 171 * with MPC by setting mpc:shared_3d_lut flag 172 * @ogam_ram: programmable out/blend gamma LUT 173 * @ocsc: output color space conversion 174 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 175 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 176 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 177 * 178 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 179 */ 180 struct dpp_color_caps { 181 uint16_t dcn_arch : 1; 182 uint16_t input_lut_shared : 1; 183 uint16_t icsc : 1; 184 uint16_t dgam_ram : 1; 185 uint16_t post_csc : 1; 186 uint16_t gamma_corr : 1; 187 uint16_t hw_3d_lut : 1; 188 uint16_t ogam_ram : 1; 189 uint16_t ocsc : 1; 190 uint16_t dgam_rom_for_yuv : 1; 191 struct rom_curve_caps dgam_rom_caps; 192 struct rom_curve_caps ogam_rom_caps; 193 }; 194 195 /** 196 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 197 * plane combined blocks 198 * 199 * @gamut_remap: color transformation matrix 200 * @ogam_ram: programmable out gamma LUT 201 * @ocsc: output color space conversion matrix 202 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 203 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 204 * instance 205 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 206 */ 207 struct mpc_color_caps { 208 uint16_t gamut_remap : 1; 209 uint16_t ogam_ram : 1; 210 uint16_t ocsc : 1; 211 uint16_t num_3dluts : 3; 212 uint16_t shared_3d_lut:1; 213 struct rom_curve_caps ogam_rom_caps; 214 }; 215 216 /** 217 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 218 * @dpp: color pipes caps for DPP 219 * @mpc: color pipes caps for MPC 220 */ 221 struct dc_color_caps { 222 struct dpp_color_caps dpp; 223 struct mpc_color_caps mpc; 224 }; 225 226 struct dc_dmub_caps { 227 bool psr; 228 bool mclk_sw; 229 bool subvp_psr; 230 bool gecc_enable; 231 uint8_t fams_ver; 232 bool aux_backlight_support; 233 }; 234 235 struct dc_scl_caps { 236 bool sharpener_support; 237 }; 238 239 struct dc_caps { 240 uint32_t max_streams; 241 uint32_t max_links; 242 uint32_t max_audios; 243 uint32_t max_slave_planes; 244 uint32_t max_slave_yuv_planes; 245 uint32_t max_slave_rgb_planes; 246 uint32_t max_planes; 247 uint32_t max_downscale_ratio; 248 uint32_t i2c_speed_in_khz; 249 uint32_t i2c_speed_in_khz_hdcp; 250 uint32_t dmdata_alloc_size; 251 unsigned int max_cursor_size; 252 unsigned int max_video_width; 253 /* 254 * max video plane width that can be safely assumed to be always 255 * supported by single DPP pipe. 256 */ 257 unsigned int max_optimizable_video_width; 258 unsigned int min_horizontal_blanking_period; 259 int linear_pitch_alignment; 260 bool dcc_const_color; 261 bool dynamic_audio; 262 bool is_apu; 263 bool dual_link_dvi; 264 bool post_blend_color_processing; 265 bool force_dp_tps4_for_cp2520; 266 bool disable_dp_clk_share; 267 bool psp_setup_panel_mode; 268 bool extended_aux_timeout_support; 269 bool dmcub_support; 270 bool zstate_support; 271 bool ips_support; 272 uint32_t num_of_internal_disp; 273 enum dp_protocol_version max_dp_protocol_version; 274 unsigned int mall_size_per_mem_channel; 275 unsigned int mall_size_total; 276 unsigned int cursor_cache_size; 277 struct dc_plane_cap planes[MAX_PLANES]; 278 struct dc_color_caps color; 279 struct dc_dmub_caps dmub_caps; 280 bool dp_hpo; 281 bool dp_hdmi21_pcon_support; 282 bool edp_dsc_support; 283 bool vbios_lttpr_aware; 284 bool vbios_lttpr_enable; 285 uint32_t max_otg_num; 286 uint32_t max_cab_allocation_bytes; 287 uint32_t cache_line_size; 288 uint32_t cache_num_ways; 289 uint16_t subvp_fw_processing_delay_us; 290 uint8_t subvp_drr_max_vblank_margin_us; 291 uint16_t subvp_prefetch_end_to_mall_start_us; 292 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 293 uint16_t subvp_pstate_allow_width_us; 294 uint16_t subvp_vertical_int_margin_us; 295 bool seamless_odm; 296 uint32_t max_v_total; 297 bool vtotal_limited_by_fp2; 298 uint32_t max_disp_clock_khz_at_vmin; 299 uint8_t subvp_drr_vblank_start_margin_us; 300 bool cursor_not_scaled; 301 bool dcmode_power_limits_present; 302 bool sequential_ono; 303 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 304 uint32_t dcc_plane_width_limit; 305 struct dc_scl_caps scl_caps; 306 }; 307 308 struct dc_bug_wa { 309 bool no_connect_phy_config; 310 bool dedcn20_305_wa; 311 bool skip_clock_update; 312 bool lt_early_cr_pattern; 313 struct { 314 uint8_t uclk : 1; 315 uint8_t fclk : 1; 316 uint8_t dcfclk : 1; 317 uint8_t dcfclk_ds: 1; 318 } clock_update_disable_mask; 319 bool skip_psr_ips_crtc_disable; 320 }; 321 struct dc_dcc_surface_param { 322 struct dc_size surface_size; 323 enum surface_pixel_format format; 324 unsigned int plane0_pitch; 325 struct dc_size plane1_size; 326 unsigned int plane1_pitch; 327 union { 328 enum swizzle_mode_values swizzle_mode; 329 enum swizzle_mode_addr3_values swizzle_mode_addr3; 330 }; 331 enum dc_scan_direction scan; 332 }; 333 334 struct dc_dcc_setting { 335 unsigned int max_compressed_blk_size; 336 unsigned int max_uncompressed_blk_size; 337 bool independent_64b_blks; 338 //These bitfields to be used starting with DCN 3.0 339 struct { 340 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 341 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 342 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 343 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 344 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 345 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 346 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 347 } dcc_controls; 348 }; 349 350 struct dc_surface_dcc_cap { 351 union { 352 struct { 353 struct dc_dcc_setting rgb; 354 } grph; 355 356 struct { 357 struct dc_dcc_setting luma; 358 struct dc_dcc_setting chroma; 359 } video; 360 }; 361 362 bool capable; 363 bool const_color_support; 364 }; 365 366 struct dc_static_screen_params { 367 struct { 368 bool force_trigger; 369 bool cursor_update; 370 bool surface_update; 371 bool overlay_update; 372 } triggers; 373 unsigned int num_frames; 374 }; 375 376 377 /* Surface update type is used by dc_update_surfaces_and_stream 378 * The update type is determined at the very beginning of the function based 379 * on parameters passed in and decides how much programming (or updating) is 380 * going to be done during the call. 381 * 382 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 383 * logical calculations or hardware register programming. This update MUST be 384 * ISR safe on windows. Currently fast update will only be used to flip surface 385 * address. 386 * 387 * UPDATE_TYPE_MED is used for slower updates which require significant hw 388 * re-programming however do not affect bandwidth consumption or clock 389 * requirements. At present, this is the level at which front end updates 390 * that do not require us to run bw_calcs happen. These are in/out transfer func 391 * updates, viewport offset changes, recout size changes and pixel depth changes. 392 * This update can be done at ISR, but we want to minimize how often this happens. 393 * 394 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 395 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 396 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 397 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 398 * a full update. This cannot be done at ISR level and should be a rare event. 399 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 400 * underscan we don't expect to see this call at all. 401 */ 402 403 enum surface_update_type { 404 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 405 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 406 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 407 }; 408 409 /* Forward declaration*/ 410 struct dc; 411 struct dc_plane_state; 412 struct dc_state; 413 414 struct dc_cap_funcs { 415 bool (*get_dcc_compression_cap)(const struct dc *dc, 416 const struct dc_dcc_surface_param *input, 417 struct dc_surface_dcc_cap *output); 418 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 419 }; 420 421 struct link_training_settings; 422 423 union allow_lttpr_non_transparent_mode { 424 struct { 425 bool DP1_4A : 1; 426 bool DP2_0 : 1; 427 } bits; 428 unsigned char raw; 429 }; 430 431 /* Structure to hold configuration flags set by dm at dc creation. */ 432 struct dc_config { 433 bool gpu_vm_support; 434 bool disable_disp_pll_sharing; 435 bool fbc_support; 436 bool disable_fractional_pwm; 437 bool allow_seamless_boot_optimization; 438 bool seamless_boot_edp_requested; 439 bool edp_not_connected; 440 bool edp_no_power_sequencing; 441 bool force_enum_edp; 442 bool forced_clocks; 443 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 444 bool multi_mon_pp_mclk_switch; 445 bool disable_dmcu; 446 bool enable_4to1MPC; 447 bool enable_windowed_mpo_odm; 448 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 449 uint32_t allow_edp_hotplug_detection; 450 bool clamp_min_dcfclk; 451 uint64_t vblank_alignment_dto_params; 452 uint8_t vblank_alignment_max_frame_time_diff; 453 bool is_asymmetric_memory; 454 bool is_single_rank_dimm; 455 bool is_vmin_only_asic; 456 bool use_spl; 457 bool prefer_easf; 458 bool use_pipe_ctx_sync_logic; 459 bool ignore_dpref_ss; 460 bool enable_mipi_converter_optimization; 461 bool use_default_clock_table; 462 bool force_bios_enable_lttpr; 463 uint8_t force_bios_fixed_vs; 464 int sdpif_request_limit_words_per_umc; 465 bool dc_mode_clk_limit_support; 466 bool EnableMinDispClkODM; 467 bool enable_auto_dpm_test_logs; 468 unsigned int disable_ips; 469 unsigned int disable_ips_in_vpb; 470 bool disable_ips_in_dpms_off; 471 bool usb4_bw_alloc_support; 472 bool allow_0_dtb_clk; 473 bool use_assr_psp_message; 474 bool support_edp0_on_dp1; 475 unsigned int enable_fpo_flicker_detection; 476 bool disable_hbr_audio_dp2; 477 bool consolidated_dpia_dp_lt; 478 bool set_pipe_unlock_order; 479 bool enable_dpia_pre_training; 480 bool unify_link_enc_assignment; 481 }; 482 483 enum visual_confirm { 484 VISUAL_CONFIRM_DISABLE = 0, 485 VISUAL_CONFIRM_SURFACE = 1, 486 VISUAL_CONFIRM_HDR = 2, 487 VISUAL_CONFIRM_MPCTREE = 4, 488 VISUAL_CONFIRM_PSR = 5, 489 VISUAL_CONFIRM_SWAPCHAIN = 6, 490 VISUAL_CONFIRM_FAMS = 7, 491 VISUAL_CONFIRM_SWIZZLE = 9, 492 VISUAL_CONFIRM_REPLAY = 12, 493 VISUAL_CONFIRM_SUBVP = 14, 494 VISUAL_CONFIRM_MCLK_SWITCH = 16, 495 VISUAL_CONFIRM_FAMS2 = 19, 496 VISUAL_CONFIRM_HW_CURSOR = 20, 497 VISUAL_CONFIRM_VABC = 21, 498 VISUAL_CONFIRM_DCC = 22, 499 VISUAL_CONFIRM_EXPLICIT = 0x80000000, 500 }; 501 502 enum dc_psr_power_opts { 503 psr_power_opt_invalid = 0x0, 504 psr_power_opt_smu_opt_static_screen = 0x1, 505 psr_power_opt_z10_static_screen = 0x10, 506 psr_power_opt_ds_disable_allow = 0x100, 507 }; 508 509 enum dml_hostvm_override_opts { 510 DML_HOSTVM_NO_OVERRIDE = 0x0, 511 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 512 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 513 }; 514 515 enum dc_replay_power_opts { 516 replay_power_opt_invalid = 0x0, 517 replay_power_opt_smu_opt_static_screen = 0x1, 518 replay_power_opt_z10_static_screen = 0x10, 519 }; 520 521 enum dcc_option { 522 DCC_ENABLE = 0, 523 DCC_DISABLE = 1, 524 DCC_HALF_REQ_DISALBE = 2, 525 }; 526 527 enum in_game_fams_config { 528 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 529 INGAME_FAMS_DISABLE, // disable in-game fams 530 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 531 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 532 }; 533 534 /** 535 * enum pipe_split_policy - Pipe split strategy supported by DCN 536 * 537 * This enum is used to define the pipe split policy supported by DCN. By 538 * default, DC favors MPC_SPLIT_DYNAMIC. 539 */ 540 enum pipe_split_policy { 541 /** 542 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 543 * pipe in order to bring the best trade-off between performance and 544 * power consumption. This is the recommended option. 545 */ 546 MPC_SPLIT_DYNAMIC = 0, 547 548 /** 549 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 550 * try any sort of split optimization. 551 */ 552 MPC_SPLIT_AVOID = 1, 553 554 /** 555 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 556 * optimize the pipe utilization when using a single display; if the 557 * user connects to a second display, DC will avoid pipe split. 558 */ 559 MPC_SPLIT_AVOID_MULT_DISP = 2, 560 }; 561 562 enum wm_report_mode { 563 WM_REPORT_DEFAULT = 0, 564 WM_REPORT_OVERRIDE = 1, 565 }; 566 enum dtm_pstate{ 567 dtm_level_p0 = 0,/*highest voltage*/ 568 dtm_level_p1, 569 dtm_level_p2, 570 dtm_level_p3, 571 dtm_level_p4,/*when active_display_count = 0*/ 572 }; 573 574 enum dcn_pwr_state { 575 DCN_PWR_STATE_UNKNOWN = -1, 576 DCN_PWR_STATE_MISSION_MODE = 0, 577 DCN_PWR_STATE_LOW_POWER = 3, 578 }; 579 580 enum dcn_zstate_support_state { 581 DCN_ZSTATE_SUPPORT_UNKNOWN, 582 DCN_ZSTATE_SUPPORT_ALLOW, 583 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 584 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 585 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 586 DCN_ZSTATE_SUPPORT_DISALLOW, 587 }; 588 589 /* 590 * struct dc_clocks - DC pipe clocks 591 * 592 * For any clocks that may differ per pipe only the max is stored in this 593 * structure 594 */ 595 struct dc_clocks { 596 int dispclk_khz; 597 int actual_dispclk_khz; 598 int dppclk_khz; 599 int actual_dppclk_khz; 600 int disp_dpp_voltage_level_khz; 601 int dcfclk_khz; 602 int socclk_khz; 603 int dcfclk_deep_sleep_khz; 604 int fclk_khz; 605 int phyclk_khz; 606 int dramclk_khz; 607 bool p_state_change_support; 608 enum dcn_zstate_support_state zstate_support; 609 bool dtbclk_en; 610 int ref_dtbclk_khz; 611 bool fclk_p_state_change_support; 612 enum dcn_pwr_state pwr_state; 613 /* 614 * Elements below are not compared for the purposes of 615 * optimization required 616 */ 617 bool prev_p_state_change_support; 618 bool fclk_prev_p_state_change_support; 619 int num_ways; 620 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 621 622 /* 623 * @fw_based_mclk_switching 624 * 625 * DC has a mechanism that leverage the variable refresh rate to switch 626 * memory clock in cases that we have a large latency to achieve the 627 * memory clock change and a short vblank window. DC has some 628 * requirements to enable this feature, and this field describes if the 629 * system support or not such a feature. 630 */ 631 bool fw_based_mclk_switching; 632 bool fw_based_mclk_switching_shut_down; 633 int prev_num_ways; 634 enum dtm_pstate dtm_level; 635 int max_supported_dppclk_khz; 636 int max_supported_dispclk_khz; 637 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 638 int bw_dispclk_khz; 639 int idle_dramclk_khz; 640 int idle_fclk_khz; 641 int subvp_prefetch_dramclk_khz; 642 int subvp_prefetch_fclk_khz; 643 }; 644 645 struct dc_bw_validation_profile { 646 bool enable; 647 648 unsigned long long total_ticks; 649 unsigned long long voltage_level_ticks; 650 unsigned long long watermark_ticks; 651 unsigned long long rq_dlg_ticks; 652 653 unsigned long long total_count; 654 unsigned long long skip_fast_count; 655 unsigned long long skip_pass_count; 656 unsigned long long skip_fail_count; 657 }; 658 659 #define BW_VAL_TRACE_SETUP() \ 660 unsigned long long end_tick = 0; \ 661 unsigned long long voltage_level_tick = 0; \ 662 unsigned long long watermark_tick = 0; \ 663 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 664 dm_get_timestamp(dc->ctx) : 0 665 666 #define BW_VAL_TRACE_COUNT() \ 667 if (dc->debug.bw_val_profile.enable) \ 668 dc->debug.bw_val_profile.total_count++ 669 670 #define BW_VAL_TRACE_SKIP(status) \ 671 if (dc->debug.bw_val_profile.enable) { \ 672 if (!voltage_level_tick) \ 673 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 674 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 675 } 676 677 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 678 if (dc->debug.bw_val_profile.enable) \ 679 voltage_level_tick = dm_get_timestamp(dc->ctx) 680 681 #define BW_VAL_TRACE_END_WATERMARKS() \ 682 if (dc->debug.bw_val_profile.enable) \ 683 watermark_tick = dm_get_timestamp(dc->ctx) 684 685 #define BW_VAL_TRACE_FINISH() \ 686 if (dc->debug.bw_val_profile.enable) { \ 687 end_tick = dm_get_timestamp(dc->ctx); \ 688 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 689 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 690 if (watermark_tick) { \ 691 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 692 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 693 } \ 694 } 695 696 union mem_low_power_enable_options { 697 struct { 698 bool vga: 1; 699 bool i2c: 1; 700 bool dmcu: 1; 701 bool dscl: 1; 702 bool cm: 1; 703 bool mpc: 1; 704 bool optc: 1; 705 bool vpg: 1; 706 bool afmt: 1; 707 } bits; 708 uint32_t u32All; 709 }; 710 711 union root_clock_optimization_options { 712 struct { 713 bool dpp: 1; 714 bool dsc: 1; 715 bool hdmistream: 1; 716 bool hdmichar: 1; 717 bool dpstream: 1; 718 bool symclk32_se: 1; 719 bool symclk32_le: 1; 720 bool symclk_fe: 1; 721 bool physymclk: 1; 722 bool dpiasymclk: 1; 723 uint32_t reserved: 22; 724 } bits; 725 uint32_t u32All; 726 }; 727 728 union fine_grain_clock_gating_enable_options { 729 struct { 730 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 731 bool dchub : 1; /* Display controller hub */ 732 bool dchubbub : 1; 733 bool dpp : 1; /* Display pipes and planes */ 734 bool opp : 1; /* Output pixel processing */ 735 bool optc : 1; /* Output pipe timing combiner */ 736 bool dio : 1; /* Display output */ 737 bool dwb : 1; /* Display writeback */ 738 bool mmhubbub : 1; /* Multimedia hub */ 739 bool dmu : 1; /* Display core management unit */ 740 bool az : 1; /* Azalia */ 741 bool dchvm : 1; 742 bool dsc : 1; /* Display stream compression */ 743 744 uint32_t reserved : 19; 745 } bits; 746 uint32_t u32All; 747 }; 748 749 enum pg_hw_pipe_resources { 750 PG_HUBP = 0, 751 PG_DPP, 752 PG_DSC, 753 PG_MPCC, 754 PG_OPP, 755 PG_OPTC, 756 PG_DPSTREAM, 757 PG_HDMISTREAM, 758 PG_PHYSYMCLK, 759 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 760 }; 761 762 enum pg_hw_resources { 763 PG_DCCG = 0, 764 PG_DCIO, 765 PG_DIO, 766 PG_DCHUBBUB, 767 PG_DCHVM, 768 PG_DWB, 769 PG_HPO, 770 PG_HW_RESOURCES_NUM_ELEMENT 771 }; 772 773 struct pg_block_update { 774 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 775 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 776 }; 777 778 union dpia_debug_options { 779 struct { 780 uint32_t disable_dpia:1; /* bit 0 */ 781 uint32_t force_non_lttpr:1; /* bit 1 */ 782 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 783 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 784 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 785 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 786 uint32_t enable_consolidated_dpia_dp_lt:1; /* bit 6 */ 787 uint32_t enable_dpia_pre_training:1; /* bit 7 */ 788 uint32_t unify_link_enc_assignment:1; /* bit 8 */ 789 uint32_t reserved:24; 790 } bits; 791 uint32_t raw; 792 }; 793 794 /* AUX wake work around options 795 * 0: enable/disable work around 796 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 797 * 15-2: reserved 798 * 31-16: timeout in ms 799 */ 800 union aux_wake_wa_options { 801 struct { 802 uint32_t enable_wa : 1; 803 uint32_t use_default_timeout : 1; 804 uint32_t rsvd: 14; 805 uint32_t timeout_ms : 16; 806 } bits; 807 uint32_t raw; 808 }; 809 810 struct dc_debug_data { 811 uint32_t ltFailCount; 812 uint32_t i2cErrorCount; 813 uint32_t auxErrorCount; 814 }; 815 816 struct dc_phy_addr_space_config { 817 struct { 818 uint64_t start_addr; 819 uint64_t end_addr; 820 uint64_t fb_top; 821 uint64_t fb_offset; 822 uint64_t fb_base; 823 uint64_t agp_top; 824 uint64_t agp_bot; 825 uint64_t agp_base; 826 } system_aperture; 827 828 struct { 829 uint64_t page_table_start_addr; 830 uint64_t page_table_end_addr; 831 uint64_t page_table_base_addr; 832 bool base_addr_is_mc_addr; 833 } gart_config; 834 835 bool valid; 836 bool is_hvm_enabled; 837 uint64_t page_table_default_page_addr; 838 }; 839 840 struct dc_virtual_addr_space_config { 841 uint64_t page_table_base_addr; 842 uint64_t page_table_start_addr; 843 uint64_t page_table_end_addr; 844 uint32_t page_table_block_size_in_bytes; 845 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 846 }; 847 848 struct dc_bounding_box_overrides { 849 int sr_exit_time_ns; 850 int sr_enter_plus_exit_time_ns; 851 int sr_exit_z8_time_ns; 852 int sr_enter_plus_exit_z8_time_ns; 853 int urgent_latency_ns; 854 int percent_of_ideal_drambw; 855 int dram_clock_change_latency_ns; 856 int dummy_clock_change_latency_ns; 857 int fclk_clock_change_latency_ns; 858 /* This forces a hard min on the DCFCLK we use 859 * for DML. Unlike the debug option for forcing 860 * DCFCLK, this override affects watermark calculations 861 */ 862 int min_dcfclk_mhz; 863 }; 864 865 struct dc_state; 866 struct resource_pool; 867 struct dce_hwseq; 868 struct link_service; 869 870 /* 871 * struct dc_debug_options - DC debug struct 872 * 873 * This struct provides a simple mechanism for developers to change some 874 * configurations, enable/disable features, and activate extra debug options. 875 * This can be very handy to narrow down whether some specific feature is 876 * causing an issue or not. 877 */ 878 struct dc_debug_options { 879 bool native422_support; 880 bool disable_dsc; 881 enum visual_confirm visual_confirm; 882 int visual_confirm_rect_height; 883 884 bool sanity_checks; 885 bool max_disp_clk; 886 bool surface_trace; 887 bool clock_trace; 888 bool validation_trace; 889 bool bandwidth_calcs_trace; 890 int max_downscale_src_width; 891 892 /* stutter efficiency related */ 893 bool disable_stutter; 894 bool use_max_lb; 895 enum dcc_option disable_dcc; 896 897 /* 898 * @pipe_split_policy: Define which pipe split policy is used by the 899 * display core. 900 */ 901 enum pipe_split_policy pipe_split_policy; 902 bool force_single_disp_pipe_split; 903 bool voltage_align_fclk; 904 bool disable_min_fclk; 905 906 bool disable_dfs_bypass; 907 bool disable_dpp_power_gate; 908 bool disable_hubp_power_gate; 909 bool disable_dsc_power_gate; 910 bool disable_optc_power_gate; 911 bool disable_hpo_power_gate; 912 int dsc_min_slice_height_override; 913 int dsc_bpp_increment_div; 914 bool disable_pplib_wm_range; 915 enum wm_report_mode pplib_wm_report_mode; 916 unsigned int min_disp_clk_khz; 917 unsigned int min_dpp_clk_khz; 918 unsigned int min_dram_clk_khz; 919 int sr_exit_time_dpm0_ns; 920 int sr_enter_plus_exit_time_dpm0_ns; 921 int sr_exit_time_ns; 922 int sr_enter_plus_exit_time_ns; 923 int sr_exit_z8_time_ns; 924 int sr_enter_plus_exit_z8_time_ns; 925 int urgent_latency_ns; 926 uint32_t underflow_assert_delay_us; 927 int percent_of_ideal_drambw; 928 int dram_clock_change_latency_ns; 929 bool optimized_watermark; 930 int always_scale; 931 bool disable_pplib_clock_request; 932 bool disable_clock_gate; 933 bool disable_mem_low_power; 934 bool pstate_enabled; 935 bool disable_dmcu; 936 bool force_abm_enable; 937 bool disable_stereo_support; 938 bool vsr_support; 939 bool performance_trace; 940 bool az_endpoint_mute_only; 941 bool always_use_regamma; 942 bool recovery_enabled; 943 bool avoid_vbios_exec_table; 944 bool scl_reset_length10; 945 bool hdmi20_disable; 946 bool skip_detection_link_training; 947 uint32_t edid_read_retry_times; 948 unsigned int force_odm_combine; //bit vector based on otg inst 949 unsigned int seamless_boot_odm_combine; 950 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 951 int minimum_z8_residency_time; 952 int minimum_z10_residency_time; 953 bool disable_z9_mpc; 954 unsigned int force_fclk_khz; 955 bool enable_tri_buf; 956 bool ips_disallow_entry; 957 bool dmub_offload_enabled; 958 bool dmcub_emulation; 959 bool disable_idle_power_optimizations; 960 unsigned int mall_size_override; 961 unsigned int mall_additional_timer_percent; 962 bool mall_error_as_fatal; 963 bool dmub_command_table; /* for testing only */ 964 struct dc_bw_validation_profile bw_val_profile; 965 bool disable_fec; 966 bool disable_48mhz_pwrdwn; 967 /* This forces a hard min on the DCFCLK requested to SMU/PP 968 * watermarks are not affected. 969 */ 970 unsigned int force_min_dcfclk_mhz; 971 int dwb_fi_phase; 972 bool disable_timing_sync; 973 bool cm_in_bypass; 974 int force_clock_mode;/*every mode change.*/ 975 976 bool disable_dram_clock_change_vactive_support; 977 bool validate_dml_output; 978 bool enable_dmcub_surface_flip; 979 bool usbc_combo_phy_reset_wa; 980 bool enable_dram_clock_change_one_display_vactive; 981 /* TODO - remove once tested */ 982 bool legacy_dp2_lt; 983 bool set_mst_en_for_sst; 984 bool disable_uhbr; 985 bool force_dp2_lt_fallback_method; 986 bool ignore_cable_id; 987 union mem_low_power_enable_options enable_mem_low_power; 988 union root_clock_optimization_options root_clock_optimization; 989 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 990 bool hpo_optimization; 991 bool force_vblank_alignment; 992 993 /* Enable dmub aux for legacy ddc */ 994 bool enable_dmub_aux_for_legacy_ddc; 995 bool disable_fams; 996 enum in_game_fams_config disable_fams_gaming; 997 /* FEC/PSR1 sequence enable delay in 100us */ 998 uint8_t fec_enable_delay_in100us; 999 bool enable_driver_sequence_debug; 1000 enum det_size crb_alloc_policy; 1001 int crb_alloc_policy_min_disp_count; 1002 bool disable_z10; 1003 bool enable_z9_disable_interface; 1004 bool psr_skip_crtc_disable; 1005 uint32_t ips_skip_crtc_disable_mask; 1006 union dpia_debug_options dpia_debug; 1007 bool disable_fixed_vs_aux_timeout_wa; 1008 uint32_t fixed_vs_aux_delay_config_wa; 1009 bool force_disable_subvp; 1010 bool force_subvp_mclk_switch; 1011 bool allow_sw_cursor_fallback; 1012 unsigned int force_subvp_num_ways; 1013 unsigned int force_mall_ss_num_ways; 1014 bool alloc_extra_way_for_cursor; 1015 uint32_t subvp_extra_lines; 1016 bool force_usr_allow; 1017 /* uses value at boot and disables switch */ 1018 bool disable_dtb_ref_clk_switch; 1019 bool extended_blank_optimization; 1020 union aux_wake_wa_options aux_wake_wa; 1021 uint32_t mst_start_top_delay; 1022 uint8_t psr_power_use_phy_fsm; 1023 enum dml_hostvm_override_opts dml_hostvm_override; 1024 bool dml_disallow_alternate_prefetch_modes; 1025 bool use_legacy_soc_bb_mechanism; 1026 bool exit_idle_opt_for_cursor_updates; 1027 bool using_dml2; 1028 bool enable_single_display_2to1_odm_policy; 1029 bool enable_double_buffered_dsc_pg_support; 1030 bool enable_dp_dig_pixel_rate_div_policy; 1031 bool using_dml21; 1032 enum lttpr_mode lttpr_mode_override; 1033 unsigned int dsc_delay_factor_wa_x1000; 1034 unsigned int min_prefetch_in_strobe_ns; 1035 bool disable_unbounded_requesting; 1036 bool dig_fifo_off_in_blank; 1037 bool override_dispclk_programming; 1038 bool otg_crc_db; 1039 bool disallow_dispclk_dppclk_ds; 1040 bool disable_fpo_optimizations; 1041 bool support_eDP1_5; 1042 uint32_t fpo_vactive_margin_us; 1043 bool disable_fpo_vactive; 1044 bool disable_boot_optimizations; 1045 bool override_odm_optimization; 1046 bool minimize_dispclk_using_odm; 1047 bool disable_subvp_high_refresh; 1048 bool disable_dp_plus_plus_wa; 1049 uint32_t fpo_vactive_min_active_margin_us; 1050 uint32_t fpo_vactive_max_blank_us; 1051 bool enable_hpo_pg_support; 1052 bool enable_legacy_fast_update; 1053 bool disable_dc_mode_overwrite; 1054 bool replay_skip_crtc_disabled; 1055 bool ignore_pg;/*do nothing, let pmfw control it*/ 1056 bool psp_disabled_wa; 1057 unsigned int ips2_eval_delay_us; 1058 unsigned int ips2_entry_delay_us; 1059 bool optimize_ips_handshake; 1060 bool disable_dmub_reallow_idle; 1061 bool disable_timeout; 1062 bool disable_extblankadj; 1063 bool enable_idle_reg_checks; 1064 unsigned int static_screen_wait_frames; 1065 uint32_t pwm_freq; 1066 bool force_chroma_subsampling_1tap; 1067 unsigned int dcc_meta_propagation_delay_us; 1068 bool disable_422_left_edge_pixel; 1069 bool dml21_force_pstate_method; 1070 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1071 uint32_t dml21_disable_pstate_method_mask; 1072 union fw_assisted_mclk_switch_version fams_version; 1073 union dmub_fams2_global_feature_config fams2_config; 1074 unsigned int force_cositing; 1075 unsigned int disable_spl; 1076 unsigned int force_easf; 1077 unsigned int force_sharpness; 1078 unsigned int force_sharpness_level; 1079 unsigned int force_lls; 1080 bool notify_dpia_hr_bw; 1081 bool enable_ips_visual_confirm; 1082 unsigned int sharpen_policy; 1083 unsigned int scale_to_sharpness_policy; 1084 bool skip_full_updated_if_possible; 1085 unsigned int enable_oled_edp_power_up_opt; 1086 bool enable_hblank_borrow; 1087 bool force_subvp_df_throttle; 1088 uint32_t acpi_transition_bitmasks[MAX_PIPES]; 1089 }; 1090 1091 1092 /* Generic structure that can be used to query properties of DC. More fields 1093 * can be added as required. 1094 */ 1095 struct dc_current_properties { 1096 unsigned int cursor_size_limit; 1097 }; 1098 1099 enum frame_buffer_mode { 1100 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1101 FRAME_BUFFER_MODE_ZFB_ONLY, 1102 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1103 } ; 1104 1105 struct dchub_init_data { 1106 int64_t zfb_phys_addr_base; 1107 int64_t zfb_mc_base_addr; 1108 uint64_t zfb_size_in_byte; 1109 enum frame_buffer_mode fb_mode; 1110 bool dchub_initialzied; 1111 bool dchub_info_valid; 1112 }; 1113 1114 struct dml2_soc_bb; 1115 1116 struct dc_init_data { 1117 struct hw_asic_id asic_id; 1118 void *driver; /* ctx */ 1119 struct cgs_device *cgs_device; 1120 struct dc_bounding_box_overrides bb_overrides; 1121 1122 int num_virtual_links; 1123 /* 1124 * If 'vbios_override' not NULL, it will be called instead 1125 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1126 */ 1127 struct dc_bios *vbios_override; 1128 enum dce_environment dce_environment; 1129 1130 struct dmub_offload_funcs *dmub_if; 1131 struct dc_reg_helper_state *dmub_offload; 1132 1133 struct dc_config flags; 1134 uint64_t log_mask; 1135 1136 struct dpcd_vendor_signature vendor_signature; 1137 bool force_smu_not_present; 1138 /* 1139 * IP offset for run time initializaion of register addresses 1140 * 1141 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1142 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1143 * before them. 1144 */ 1145 uint32_t *dcn_reg_offsets; 1146 uint32_t *nbio_reg_offsets; 1147 uint32_t *clk_reg_offsets; 1148 struct dml2_soc_bb *bb_from_dmub; 1149 }; 1150 1151 struct dc_callback_init { 1152 struct cp_psp cp_psp; 1153 }; 1154 1155 struct dc *dc_create(const struct dc_init_data *init_params); 1156 void dc_hardware_init(struct dc *dc); 1157 1158 int dc_get_vmid_use_vector(struct dc *dc); 1159 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1160 /* Returns the number of vmids supported */ 1161 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1162 void dc_init_callbacks(struct dc *dc, 1163 const struct dc_callback_init *init_params); 1164 void dc_deinit_callbacks(struct dc *dc); 1165 void dc_destroy(struct dc **dc); 1166 1167 /* Surface Interfaces */ 1168 1169 enum { 1170 TRANSFER_FUNC_POINTS = 1025 1171 }; 1172 1173 struct dc_hdr_static_metadata { 1174 /* display chromaticities and white point in units of 0.00001 */ 1175 unsigned int chromaticity_green_x; 1176 unsigned int chromaticity_green_y; 1177 unsigned int chromaticity_blue_x; 1178 unsigned int chromaticity_blue_y; 1179 unsigned int chromaticity_red_x; 1180 unsigned int chromaticity_red_y; 1181 unsigned int chromaticity_white_point_x; 1182 unsigned int chromaticity_white_point_y; 1183 1184 uint32_t min_luminance; 1185 uint32_t max_luminance; 1186 uint32_t maximum_content_light_level; 1187 uint32_t maximum_frame_average_light_level; 1188 }; 1189 1190 enum dc_transfer_func_type { 1191 TF_TYPE_PREDEFINED, 1192 TF_TYPE_DISTRIBUTED_POINTS, 1193 TF_TYPE_BYPASS, 1194 TF_TYPE_HWPWL 1195 }; 1196 1197 struct dc_transfer_func_distributed_points { 1198 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1199 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1200 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1201 1202 uint16_t end_exponent; 1203 uint16_t x_point_at_y1_red; 1204 uint16_t x_point_at_y1_green; 1205 uint16_t x_point_at_y1_blue; 1206 }; 1207 1208 enum dc_transfer_func_predefined { 1209 TRANSFER_FUNCTION_SRGB, 1210 TRANSFER_FUNCTION_BT709, 1211 TRANSFER_FUNCTION_PQ, 1212 TRANSFER_FUNCTION_LINEAR, 1213 TRANSFER_FUNCTION_UNITY, 1214 TRANSFER_FUNCTION_HLG, 1215 TRANSFER_FUNCTION_HLG12, 1216 TRANSFER_FUNCTION_GAMMA22, 1217 TRANSFER_FUNCTION_GAMMA24, 1218 TRANSFER_FUNCTION_GAMMA26 1219 }; 1220 1221 1222 struct dc_transfer_func { 1223 struct kref refcount; 1224 enum dc_transfer_func_type type; 1225 enum dc_transfer_func_predefined tf; 1226 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1227 uint32_t sdr_ref_white_level; 1228 union { 1229 struct pwl_params pwl; 1230 struct dc_transfer_func_distributed_points tf_pts; 1231 }; 1232 }; 1233 1234 1235 union dc_3dlut_state { 1236 struct { 1237 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1238 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1239 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1240 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1241 uint32_t mpc_rmu1_mux:4; 1242 uint32_t mpc_rmu2_mux:4; 1243 uint32_t reserved:15; 1244 } bits; 1245 uint32_t raw; 1246 }; 1247 1248 1249 struct dc_3dlut { 1250 struct kref refcount; 1251 struct tetrahedral_params lut_3d; 1252 struct fixed31_32 hdr_multiplier; 1253 union dc_3dlut_state state; 1254 }; 1255 /* 1256 * This structure is filled in by dc_surface_get_status and contains 1257 * the last requested address and the currently active address so the called 1258 * can determine if there are any outstanding flips 1259 */ 1260 struct dc_plane_status { 1261 struct dc_plane_address requested_address; 1262 struct dc_plane_address current_address; 1263 bool is_flip_pending; 1264 bool is_right_eye; 1265 }; 1266 1267 union surface_update_flags { 1268 1269 struct { 1270 uint32_t addr_update:1; 1271 /* Medium updates */ 1272 uint32_t dcc_change:1; 1273 uint32_t color_space_change:1; 1274 uint32_t horizontal_mirror_change:1; 1275 uint32_t per_pixel_alpha_change:1; 1276 uint32_t global_alpha_change:1; 1277 uint32_t hdr_mult:1; 1278 uint32_t rotation_change:1; 1279 uint32_t swizzle_change:1; 1280 uint32_t scaling_change:1; 1281 uint32_t position_change:1; 1282 uint32_t in_transfer_func_change:1; 1283 uint32_t input_csc_change:1; 1284 uint32_t coeff_reduction_change:1; 1285 uint32_t output_tf_change:1; 1286 uint32_t pixel_format_change:1; 1287 uint32_t plane_size_change:1; 1288 uint32_t gamut_remap_change:1; 1289 1290 /* Full updates */ 1291 uint32_t new_plane:1; 1292 uint32_t bpp_change:1; 1293 uint32_t gamma_change:1; 1294 uint32_t bandwidth_change:1; 1295 uint32_t clock_change:1; 1296 uint32_t stereo_format_change:1; 1297 uint32_t lut_3d:1; 1298 uint32_t tmz_changed:1; 1299 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1300 uint32_t full_update:1; 1301 uint32_t sdr_white_level_nits:1; 1302 } bits; 1303 1304 uint32_t raw; 1305 }; 1306 1307 #define DC_REMOVE_PLANE_POINTERS 1 1308 1309 struct dc_plane_state { 1310 struct dc_plane_address address; 1311 struct dc_plane_flip_time time; 1312 bool triplebuffer_flips; 1313 struct scaling_taps scaling_quality; 1314 struct rect src_rect; 1315 struct rect dst_rect; 1316 struct rect clip_rect; 1317 1318 struct plane_size plane_size; 1319 struct dc_tiling_info tiling_info; 1320 1321 struct dc_plane_dcc_param dcc; 1322 1323 struct dc_gamma gamma_correction; 1324 struct dc_transfer_func in_transfer_func; 1325 struct dc_bias_and_scale bias_and_scale; 1326 struct dc_csc_transform input_csc_color_matrix; 1327 struct fixed31_32 coeff_reduction_factor; 1328 struct fixed31_32 hdr_mult; 1329 struct colorspace_transform gamut_remap_matrix; 1330 1331 // TODO: No longer used, remove 1332 struct dc_hdr_static_metadata hdr_static_ctx; 1333 1334 enum dc_color_space color_space; 1335 1336 struct dc_3dlut lut3d_func; 1337 struct dc_transfer_func in_shaper_func; 1338 struct dc_transfer_func blend_tf; 1339 1340 struct dc_transfer_func *gamcor_tf; 1341 enum surface_pixel_format format; 1342 enum dc_rotation_angle rotation; 1343 enum plane_stereo_format stereo_format; 1344 1345 bool is_tiling_rotated; 1346 bool per_pixel_alpha; 1347 bool pre_multiplied_alpha; 1348 bool global_alpha; 1349 int global_alpha_value; 1350 bool visible; 1351 bool flip_immediate; 1352 bool horizontal_mirror; 1353 int layer_index; 1354 1355 union surface_update_flags update_flags; 1356 bool flip_int_enabled; 1357 bool skip_manual_trigger; 1358 1359 /* private to DC core */ 1360 struct dc_plane_status status; 1361 struct dc_context *ctx; 1362 1363 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1364 bool force_full_update; 1365 1366 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1367 1368 /* private to dc_surface.c */ 1369 enum dc_irq_source irq_source; 1370 struct kref refcount; 1371 struct tg_color visual_confirm_color; 1372 1373 bool is_statically_allocated; 1374 enum chroma_cositing cositing; 1375 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1376 bool mcm_lut1d_enable; 1377 struct dc_cm2_func_luts mcm_luts; 1378 bool lut_bank_a; 1379 enum mpcc_movable_cm_location mcm_location; 1380 struct dc_csc_transform cursor_csc_color_matrix; 1381 bool adaptive_sharpness_en; 1382 int adaptive_sharpness_policy; 1383 int sharpness_level; 1384 enum linear_light_scaling linear_light_scaling; 1385 unsigned int sdr_white_level_nits; 1386 }; 1387 1388 struct dc_plane_info { 1389 struct plane_size plane_size; 1390 struct dc_tiling_info tiling_info; 1391 struct dc_plane_dcc_param dcc; 1392 enum surface_pixel_format format; 1393 enum dc_rotation_angle rotation; 1394 enum plane_stereo_format stereo_format; 1395 enum dc_color_space color_space; 1396 bool horizontal_mirror; 1397 bool visible; 1398 bool per_pixel_alpha; 1399 bool pre_multiplied_alpha; 1400 bool global_alpha; 1401 int global_alpha_value; 1402 bool input_csc_enabled; 1403 int layer_index; 1404 enum chroma_cositing cositing; 1405 }; 1406 1407 #include "dc_stream.h" 1408 1409 struct dc_scratch_space { 1410 /* used to temporarily backup plane states of a stream during 1411 * dc update. The reason is that plane states are overwritten 1412 * with surface updates in dc update. Once they are overwritten 1413 * current state is no longer valid. We want to temporarily 1414 * store current value in plane states so we can still recover 1415 * a valid current state during dc update. 1416 */ 1417 struct dc_plane_state plane_states[MAX_SURFACES]; 1418 1419 struct dc_stream_state stream_state; 1420 }; 1421 1422 /* 1423 * A link contains one or more sinks and their connected status. 1424 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1425 */ 1426 struct dc_link { 1427 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1428 unsigned int sink_count; 1429 struct dc_sink *local_sink; 1430 unsigned int link_index; 1431 enum dc_connection_type type; 1432 enum signal_type connector_signal; 1433 enum dc_irq_source irq_source_hpd; 1434 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1435 1436 bool is_hpd_filter_disabled; 1437 bool dp_ss_off; 1438 1439 /** 1440 * @link_state_valid: 1441 * 1442 * If there is no link and local sink, this variable should be set to 1443 * false. Otherwise, it should be set to true; usually, the function 1444 * core_link_enable_stream sets this field to true. 1445 */ 1446 bool link_state_valid; 1447 bool aux_access_disabled; 1448 bool sync_lt_in_progress; 1449 bool skip_stream_reenable; 1450 bool is_internal_display; 1451 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1452 bool is_dig_mapping_flexible; 1453 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1454 bool is_hpd_pending; /* Indicates a new received hpd */ 1455 1456 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1457 * for every link training. This is incompatible with DP LL compliance automation, 1458 * which expects the same link settings to be used every retry on a link loss. 1459 * This flag is used to skip the fallback when link loss occurs during automation. 1460 */ 1461 bool skip_fallback_on_link_loss; 1462 1463 bool edp_sink_present; 1464 1465 struct dp_trace dp_trace; 1466 1467 /* caps is the same as reported_link_cap. link_traing use 1468 * reported_link_cap. Will clean up. TODO 1469 */ 1470 struct dc_link_settings reported_link_cap; 1471 struct dc_link_settings verified_link_cap; 1472 struct dc_link_settings cur_link_settings; 1473 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1474 struct dc_link_settings preferred_link_setting; 1475 /* preferred_training_settings are override values that 1476 * come from DM. DM is responsible for the memory 1477 * management of the override pointers. 1478 */ 1479 struct dc_link_training_overrides preferred_training_settings; 1480 struct dp_audio_test_data audio_test_data; 1481 1482 uint8_t ddc_hw_inst; 1483 1484 uint8_t hpd_src; 1485 1486 uint8_t link_enc_hw_inst; 1487 /* DIG link encoder ID. Used as index in link encoder resource pool. 1488 * For links with fixed mapping to DIG, this is not changed after dc_link 1489 * object creation. 1490 */ 1491 enum engine_id eng_id; 1492 enum engine_id dpia_preferred_eng_id; 1493 1494 bool test_pattern_enabled; 1495 /* Pending/Current test pattern are only used to perform and track 1496 * FIXED_VS retimer test pattern/lane adjustment override state. 1497 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1498 * to perform specific lane adjust overrides before setting certain 1499 * PHY test patterns. In cases when lane adjust and set test pattern 1500 * calls are not performed atomically (i.e. performing link training), 1501 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1502 * and current_test_pattern will contain required context for any future 1503 * set pattern/set lane adjust to transition between override state(s). 1504 * */ 1505 enum dp_test_pattern current_test_pattern; 1506 enum dp_test_pattern pending_test_pattern; 1507 1508 union compliance_test_state compliance_test_state; 1509 1510 void *priv; 1511 1512 struct ddc_service *ddc; 1513 1514 enum dp_panel_mode panel_mode; 1515 bool aux_mode; 1516 1517 /* Private to DC core */ 1518 1519 const struct dc *dc; 1520 1521 struct dc_context *ctx; 1522 1523 struct panel_cntl *panel_cntl; 1524 struct link_encoder *link_enc; 1525 struct graphics_object_id link_id; 1526 /* Endpoint type distinguishes display endpoints which do not have entries 1527 * in the BIOS connector table from those that do. Helps when tracking link 1528 * encoder to display endpoint assignments. 1529 */ 1530 enum display_endpoint_type ep_type; 1531 union ddi_channel_mapping ddi_channel_mapping; 1532 struct connector_device_tag_info device_tag; 1533 struct dpcd_caps dpcd_caps; 1534 uint32_t dongle_max_pix_clk; 1535 unsigned short chip_caps; 1536 unsigned int dpcd_sink_count; 1537 struct hdcp_caps hdcp_caps; 1538 enum edp_revision edp_revision; 1539 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1540 1541 struct psr_settings psr_settings; 1542 struct replay_settings replay_settings; 1543 1544 /* Drive settings read from integrated info table */ 1545 struct dc_lane_settings bios_forced_drive_settings; 1546 1547 /* Vendor specific LTTPR workaround variables */ 1548 uint8_t vendor_specific_lttpr_link_rate_wa; 1549 bool apply_vendor_specific_lttpr_link_rate_wa; 1550 1551 /* MST record stream using this link */ 1552 struct link_flags { 1553 bool dp_keep_receiver_powered; 1554 bool dp_skip_DID2; 1555 bool dp_skip_reset_segment; 1556 bool dp_skip_fs_144hz; 1557 bool dp_mot_reset_segment; 1558 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1559 bool dpia_mst_dsc_always_on; 1560 /* Forced DPIA into TBT3 compatibility mode. */ 1561 bool dpia_forced_tbt3_mode; 1562 bool dongle_mode_timing_override; 1563 bool blank_stream_on_ocs_change; 1564 bool read_dpcd204h_on_irq_hpd; 1565 bool force_dp_ffe_preset; 1566 } wa_flags; 1567 union dc_dp_ffe_preset forced_dp_ffe_preset; 1568 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1569 1570 struct dc_link_status link_status; 1571 struct dprx_states dprx_states; 1572 1573 struct gpio *hpd_gpio; 1574 enum dc_link_fec_state fec_state; 1575 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1576 1577 struct dc_panel_config panel_config; 1578 struct phy_state phy_state; 1579 uint32_t phy_transition_bitmask; 1580 // BW ALLOCATON USB4 ONLY 1581 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1582 bool skip_implict_edp_power_control; 1583 enum backlight_control_type backlight_control_type; 1584 }; 1585 1586 struct dc { 1587 struct dc_debug_options debug; 1588 struct dc_versions versions; 1589 struct dc_caps caps; 1590 struct dc_cap_funcs cap_funcs; 1591 struct dc_config config; 1592 struct dc_bounding_box_overrides bb_overrides; 1593 struct dc_bug_wa work_arounds; 1594 struct dc_context *ctx; 1595 struct dc_phy_addr_space_config vm_pa_config; 1596 1597 uint8_t link_count; 1598 struct dc_link *links[MAX_LINKS]; 1599 struct link_service *link_srv; 1600 1601 struct dc_state *current_state; 1602 struct resource_pool *res_pool; 1603 1604 struct clk_mgr *clk_mgr; 1605 1606 /* Display Engine Clock levels */ 1607 struct dm_pp_clock_levels sclk_lvls; 1608 1609 /* Inputs into BW and WM calculations. */ 1610 struct bw_calcs_dceip *bw_dceip; 1611 struct bw_calcs_vbios *bw_vbios; 1612 struct dcn_soc_bounding_box *dcn_soc; 1613 struct dcn_ip_params *dcn_ip; 1614 struct display_mode_lib dml; 1615 1616 /* HW functions */ 1617 struct hw_sequencer_funcs hwss; 1618 struct dce_hwseq *hwseq; 1619 1620 /* Require to optimize clocks and bandwidth for added/removed planes */ 1621 bool optimized_required; 1622 bool wm_optimized_required; 1623 bool idle_optimizations_allowed; 1624 bool enable_c20_dtm_b0; 1625 1626 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1627 1628 /* FBC compressor */ 1629 struct compressor *fbc_compressor; 1630 1631 struct dc_debug_data debug_data; 1632 struct dpcd_vendor_signature vendor_signature; 1633 1634 const char *build_id; 1635 struct vm_helper *vm_helper; 1636 1637 uint32_t *dcn_reg_offsets; 1638 uint32_t *nbio_reg_offsets; 1639 uint32_t *clk_reg_offsets; 1640 1641 /* Scratch memory */ 1642 struct { 1643 struct { 1644 /* 1645 * For matching clock_limits table in driver with table 1646 * from PMFW. 1647 */ 1648 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1649 } update_bw_bounding_box; 1650 struct dc_scratch_space current_state; 1651 struct dc_scratch_space new_state; 1652 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1653 struct dc_link temp_link; 1654 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1655 } scratch; 1656 1657 struct dml2_configuration_options dml2_options; 1658 struct dml2_configuration_options dml2_tmp; 1659 enum dc_acpi_cm_power_state power_state; 1660 1661 }; 1662 1663 struct dc_scaling_info { 1664 struct rect src_rect; 1665 struct rect dst_rect; 1666 struct rect clip_rect; 1667 struct scaling_taps scaling_quality; 1668 }; 1669 1670 struct dc_fast_update { 1671 const struct dc_flip_addrs *flip_addr; 1672 const struct dc_gamma *gamma; 1673 const struct colorspace_transform *gamut_remap_matrix; 1674 const struct dc_csc_transform *input_csc_color_matrix; 1675 const struct fixed31_32 *coeff_reduction_factor; 1676 struct dc_transfer_func *out_transfer_func; 1677 struct dc_csc_transform *output_csc_transform; 1678 const struct dc_csc_transform *cursor_csc_color_matrix; 1679 }; 1680 1681 struct dc_surface_update { 1682 struct dc_plane_state *surface; 1683 1684 /* isr safe update parameters. null means no updates */ 1685 const struct dc_flip_addrs *flip_addr; 1686 const struct dc_plane_info *plane_info; 1687 const struct dc_scaling_info *scaling_info; 1688 struct fixed31_32 hdr_mult; 1689 /* following updates require alloc/sleep/spin that is not isr safe, 1690 * null means no updates 1691 */ 1692 const struct dc_gamma *gamma; 1693 const struct dc_transfer_func *in_transfer_func; 1694 1695 const struct dc_csc_transform *input_csc_color_matrix; 1696 const struct fixed31_32 *coeff_reduction_factor; 1697 const struct dc_transfer_func *func_shaper; 1698 const struct dc_3dlut *lut3d_func; 1699 const struct dc_transfer_func *blend_tf; 1700 const struct colorspace_transform *gamut_remap_matrix; 1701 /* 1702 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1703 * 1704 * change cm2_params.component_settings: Full update 1705 * change cm2_params.cm2_luts: Fast update 1706 */ 1707 const struct dc_cm2_parameters *cm2_params; 1708 const struct dc_csc_transform *cursor_csc_color_matrix; 1709 unsigned int sdr_white_level_nits; 1710 struct dc_bias_and_scale bias_and_scale; 1711 }; 1712 1713 /* 1714 * Create a new surface with default parameters; 1715 */ 1716 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1717 void dc_gamma_release(struct dc_gamma **dc_gamma); 1718 struct dc_gamma *dc_create_gamma(void); 1719 1720 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1721 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1722 struct dc_transfer_func *dc_create_transfer_func(void); 1723 1724 struct dc_3dlut *dc_create_3dlut_func(void); 1725 void dc_3dlut_func_release(struct dc_3dlut *lut); 1726 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1727 1728 void dc_post_update_surfaces_to_stream( 1729 struct dc *dc); 1730 1731 #include "dc_stream.h" 1732 1733 /** 1734 * struct dc_validation_set - Struct to store surface/stream associations for validation 1735 */ 1736 struct dc_validation_set { 1737 /** 1738 * @stream: Stream state properties 1739 */ 1740 struct dc_stream_state *stream; 1741 1742 /** 1743 * @plane_states: Surface state 1744 */ 1745 struct dc_plane_state *plane_states[MAX_SURFACES]; 1746 1747 /** 1748 * @plane_count: Total of active planes 1749 */ 1750 uint8_t plane_count; 1751 }; 1752 1753 bool dc_validate_boot_timing(const struct dc *dc, 1754 const struct dc_sink *sink, 1755 struct dc_crtc_timing *crtc_timing); 1756 1757 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1758 1759 enum dc_status dc_validate_with_context(struct dc *dc, 1760 const struct dc_validation_set set[], 1761 int set_count, 1762 struct dc_state *context, 1763 bool fast_validate); 1764 1765 bool dc_set_generic_gpio_for_stereo(bool enable, 1766 struct gpio_service *gpio_service); 1767 1768 /* 1769 * fast_validate: we return after determining if we can support the new state, 1770 * but before we populate the programming info 1771 */ 1772 enum dc_status dc_validate_global_state( 1773 struct dc *dc, 1774 struct dc_state *new_ctx, 1775 bool fast_validate); 1776 1777 bool dc_acquire_release_mpc_3dlut( 1778 struct dc *dc, bool acquire, 1779 struct dc_stream_state *stream, 1780 struct dc_3dlut **lut, 1781 struct dc_transfer_func **shaper); 1782 1783 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1784 void get_audio_check(struct audio_info *aud_modes, 1785 struct audio_check *aud_chk); 1786 1787 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1788 void populate_fast_updates(struct dc_fast_update *fast_update, 1789 struct dc_surface_update *srf_updates, 1790 int surface_count, 1791 struct dc_stream_update *stream_update); 1792 /* 1793 * Set up streams and links associated to drive sinks 1794 * The streams parameter is an absolute set of all active streams. 1795 * 1796 * After this call: 1797 * Phy, Encoder, Timing Generator are programmed and enabled. 1798 * New streams are enabled with blank stream; no memory read. 1799 */ 1800 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1801 1802 1803 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1804 struct dc_stream_state *stream, 1805 int mpcc_inst); 1806 1807 1808 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1809 1810 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1811 1812 /* The function returns minimum bandwidth required to drive a given timing 1813 * return - minimum required timing bandwidth in kbps. 1814 */ 1815 uint32_t dc_bandwidth_in_kbps_from_timing( 1816 const struct dc_crtc_timing *timing, 1817 const enum dc_link_encoding_format link_encoding); 1818 1819 /* Link Interfaces */ 1820 /* Return an enumerated dc_link. 1821 * dc_link order is constant and determined at 1822 * boot time. They cannot be created or destroyed. 1823 * Use dc_get_caps() to get number of links. 1824 */ 1825 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1826 1827 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1828 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1829 const struct dc_link *link, 1830 unsigned int *inst_out); 1831 1832 /* Return an array of link pointers to edp links. */ 1833 void dc_get_edp_links(const struct dc *dc, 1834 struct dc_link **edp_links, 1835 int *edp_num); 1836 1837 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1838 bool powerOn); 1839 1840 /* The function initiates detection handshake over the given link. It first 1841 * determines if there are display connections over the link. If so it initiates 1842 * detection protocols supported by the connected receiver device. The function 1843 * contains protocol specific handshake sequences which are sometimes mandatory 1844 * to establish a proper connection between TX and RX. So it is always 1845 * recommended to call this function as the first link operation upon HPD event 1846 * or power up event. Upon completion, the function will update link structure 1847 * in place based on latest RX capabilities. The function may also cause dpms 1848 * to be reset to off for all currently enabled streams to the link. It is DM's 1849 * responsibility to serialize detection and DPMS updates. 1850 * 1851 * @reason - Indicate which event triggers this detection. dc may customize 1852 * detection flow depending on the triggering events. 1853 * return false - if detection is not fully completed. This could happen when 1854 * there is an unrecoverable error during detection or detection is partially 1855 * completed (detection has been delegated to dm mst manager ie. 1856 * link->connection_type == dc_connection_mst_branch when returning false). 1857 * return true - detection is completed, link has been fully updated with latest 1858 * detection result. 1859 */ 1860 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1861 1862 struct dc_sink_init_data; 1863 1864 /* When link connection type is dc_connection_mst_branch, remote sink can be 1865 * added to the link. The interface creates a remote sink and associates it with 1866 * current link. The sink will be retained by link until remove remote sink is 1867 * called. 1868 * 1869 * @dc_link - link the remote sink will be added to. 1870 * @edid - byte array of EDID raw data. 1871 * @len - size of the edid in byte 1872 * @init_data - 1873 */ 1874 struct dc_sink *dc_link_add_remote_sink( 1875 struct dc_link *dc_link, 1876 const uint8_t *edid, 1877 int len, 1878 struct dc_sink_init_data *init_data); 1879 1880 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1881 * @link - link the sink should be removed from 1882 * @sink - sink to be removed. 1883 */ 1884 void dc_link_remove_remote_sink( 1885 struct dc_link *link, 1886 struct dc_sink *sink); 1887 1888 /* Enable HPD interrupt handler for a given link */ 1889 void dc_link_enable_hpd(const struct dc_link *link); 1890 1891 /* Disable HPD interrupt handler for a given link */ 1892 void dc_link_disable_hpd(const struct dc_link *link); 1893 1894 /* determine if there is a sink connected to the link 1895 * 1896 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1897 * return - false if an unexpected error occurs, true otherwise. 1898 * 1899 * NOTE: This function doesn't detect downstream sink connections i.e 1900 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1901 * return dc_connection_single if the branch device is connected despite of 1902 * downstream sink's connection status. 1903 */ 1904 bool dc_link_detect_connection_type(struct dc_link *link, 1905 enum dc_connection_type *type); 1906 1907 /* query current hpd pin value 1908 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1909 * 1910 */ 1911 bool dc_link_get_hpd_state(struct dc_link *link); 1912 1913 /* Getter for cached link status from given link */ 1914 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1915 1916 /* enable/disable hardware HPD filter. 1917 * 1918 * @link - The link the HPD pin is associated with. 1919 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1920 * handler once after no HPD change has been detected within dc default HPD 1921 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1922 * pulses within default HPD interval, no HPD event will be received until HPD 1923 * toggles have stopped. Then HPD event will be queued to irq handler once after 1924 * dc default HPD filtering interval since last HPD event. 1925 * 1926 * @enable = false - disable hardware HPD filter. HPD event will be queued 1927 * immediately to irq handler after no HPD change has been detected within 1928 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1929 */ 1930 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1931 1932 /* submit i2c read/write payloads through ddc channel 1933 * @link_index - index to a link with ddc in i2c mode 1934 * @cmd - i2c command structure 1935 * return - true if success, false otherwise. 1936 */ 1937 bool dc_submit_i2c( 1938 struct dc *dc, 1939 uint32_t link_index, 1940 struct i2c_command *cmd); 1941 1942 /* submit i2c read/write payloads through oem channel 1943 * @link_index - index to a link with ddc in i2c mode 1944 * @cmd - i2c command structure 1945 * return - true if success, false otherwise. 1946 */ 1947 bool dc_submit_i2c_oem( 1948 struct dc *dc, 1949 struct i2c_command *cmd); 1950 1951 enum aux_return_code_type; 1952 /* Attempt to transfer the given aux payload. This function does not perform 1953 * retries or handle error states. The reply is returned in the payload->reply 1954 * and the result through operation_result. Returns the number of bytes 1955 * transferred,or -1 on a failure. 1956 */ 1957 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1958 struct aux_payload *payload, 1959 enum aux_return_code_type *operation_result); 1960 1961 struct ddc_service * 1962 dc_get_oem_i2c_device(struct dc *dc); 1963 1964 bool dc_is_oem_i2c_device_present( 1965 struct dc *dc, 1966 size_t slave_address 1967 ); 1968 1969 /* return true if the connected receiver supports the hdcp version */ 1970 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1971 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1972 1973 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1974 * 1975 * TODO - When defer_handling is true the function will have a different purpose. 1976 * It no longer does complete hpd rx irq handling. We should create a separate 1977 * interface specifically for this case. 1978 * 1979 * Return: 1980 * true - Downstream port status changed. DM should call DC to do the 1981 * detection. 1982 * false - no change in Downstream port status. No further action required 1983 * from DM. 1984 */ 1985 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1986 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1987 bool defer_handling, bool *has_left_work); 1988 /* handle DP specs define test automation sequence*/ 1989 void dc_link_dp_handle_automated_test(struct dc_link *link); 1990 1991 /* handle DP Link loss sequence and try to recover RX link loss with best 1992 * effort 1993 */ 1994 void dc_link_dp_handle_link_loss(struct dc_link *link); 1995 1996 /* Determine if hpd rx irq should be handled or ignored 1997 * return true - hpd rx irq should be handled. 1998 * return false - it is safe to ignore hpd rx irq event 1999 */ 2000 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 2001 2002 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 2003 * @link - link the hpd irq data associated with 2004 * @hpd_irq_dpcd_data - input hpd irq data 2005 * return - true if hpd irq data indicates a link lost 2006 */ 2007 bool dc_link_check_link_loss_status(struct dc_link *link, 2008 union hpd_irq_data *hpd_irq_dpcd_data); 2009 2010 /* Read hpd rx irq data from a given link 2011 * @link - link where the hpd irq data should be read from 2012 * @irq_data - output hpd irq data 2013 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 2014 * read has failed. 2015 */ 2016 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 2017 struct dc_link *link, 2018 union hpd_irq_data *irq_data); 2019 2020 /* The function clears recorded DP RX states in the link. DM should call this 2021 * function when it is resuming from S3 power state to previously connected links. 2022 * 2023 * TODO - in the future we should consider to expand link resume interface to 2024 * support clearing previous rx states. So we don't have to rely on dm to call 2025 * this interface explicitly. 2026 */ 2027 void dc_link_clear_dprx_states(struct dc_link *link); 2028 2029 /* Destruct the mst topology of the link and reset the allocated payload table 2030 * 2031 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2032 * still wants to reset MST topology on an unplug event */ 2033 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2034 2035 /* The function calculates effective DP link bandwidth when a given link is 2036 * using the given link settings. 2037 * 2038 * return - total effective link bandwidth in kbps. 2039 */ 2040 uint32_t dc_link_bandwidth_kbps( 2041 const struct dc_link *link, 2042 const struct dc_link_settings *link_setting); 2043 2044 struct dp_audio_bandwidth_params { 2045 const struct dc_crtc_timing *crtc_timing; 2046 enum dp_link_encoding link_encoding; 2047 uint32_t channel_count; 2048 uint32_t sample_rate_hz; 2049 }; 2050 2051 /* The function calculates the minimum size of hblank (in bytes) needed to 2052 * support the specified channel count and sample rate combination, given the 2053 * link encoding and timing to be used. This calculation is not supported 2054 * for 8b/10b SST. 2055 * 2056 * return - min hblank size in bytes, 0 if 8b/10b SST. 2057 */ 2058 uint32_t dc_link_required_hblank_size_bytes( 2059 const struct dc_link *link, 2060 struct dp_audio_bandwidth_params *audio_params); 2061 2062 /* The function takes a snapshot of current link resource allocation state 2063 * @dc: pointer to dc of the dm calling this 2064 * @map: a dc link resource snapshot defined internally to dc. 2065 * 2066 * DM needs to capture a snapshot of current link resource allocation mapping 2067 * and store it in its persistent storage. 2068 * 2069 * Some of the link resource is using first come first serve policy. 2070 * The allocation mapping depends on original hotplug order. This information 2071 * is lost after driver is loaded next time. The snapshot is used in order to 2072 * restore link resource to its previous state so user will get consistent 2073 * link capability allocation across reboot. 2074 * 2075 */ 2076 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2077 2078 /* This function restores link resource allocation state from a snapshot 2079 * @dc: pointer to dc of the dm calling this 2080 * @map: a dc link resource snapshot defined internally to dc. 2081 * 2082 * DM needs to call this function after initial link detection on boot and 2083 * before first commit streams to restore link resource allocation state 2084 * from previous boot session. 2085 * 2086 * Some of the link resource is using first come first serve policy. 2087 * The allocation mapping depends on original hotplug order. This information 2088 * is lost after driver is loaded next time. The snapshot is used in order to 2089 * restore link resource to its previous state so user will get consistent 2090 * link capability allocation across reboot. 2091 * 2092 */ 2093 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2094 2095 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2096 * interface i.e stream_update->dsc_config 2097 */ 2098 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2099 2100 /* translate a raw link rate data to bandwidth in kbps */ 2101 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2102 2103 /* determine the optimal bandwidth given link and required bw. 2104 * @link - current detected link 2105 * @req_bw - requested bandwidth in kbps 2106 * @link_settings - returned most optimal link settings that can fit the 2107 * requested bandwidth 2108 * return - false if link can't support requested bandwidth, true if link 2109 * settings is found. 2110 */ 2111 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2112 struct dc_link_settings *link_settings, 2113 uint32_t req_bw); 2114 2115 /* return the max dp link settings can be driven by the link without considering 2116 * connected RX device and its capability 2117 */ 2118 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2119 struct dc_link_settings *max_link_enc_cap); 2120 2121 /* determine when the link is driving MST mode, what DP link channel coding 2122 * format will be used. The decision will remain unchanged until next HPD event. 2123 * 2124 * @link - a link with DP RX connection 2125 * return - if stream is committed to this link with MST signal type, type of 2126 * channel coding format dc will choose. 2127 */ 2128 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2129 const struct dc_link *link); 2130 2131 /* get max dp link settings the link can enable with all things considered. (i.e 2132 * TX/RX/Cable capabilities and dp override policies. 2133 * 2134 * @link - a link with DP RX connection 2135 * return - max dp link settings the link can enable. 2136 * 2137 */ 2138 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2139 2140 /* Get the highest encoding format that the link supports; highest meaning the 2141 * encoding format which supports the maximum bandwidth. 2142 * 2143 * @link - a link with DP RX connection 2144 * return - highest encoding format link supports. 2145 */ 2146 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2147 2148 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2149 * to a link with dp connector signal type. 2150 * @link - a link with dp connector signal type 2151 * return - true if connected, false otherwise 2152 */ 2153 bool dc_link_is_dp_sink_present(struct dc_link *link); 2154 2155 /* Force DP lane settings update to main-link video signal and notify the change 2156 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2157 * tuning purpose. The interface assumes link has already been enabled with DP 2158 * signal. 2159 * 2160 * @lt_settings - a container structure with desired hw_lane_settings 2161 */ 2162 void dc_link_set_drive_settings(struct dc *dc, 2163 struct link_training_settings *lt_settings, 2164 struct dc_link *link); 2165 2166 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2167 * test or debugging purpose. The test pattern will remain until next un-plug. 2168 * 2169 * @link - active link with DP signal output enabled. 2170 * @test_pattern - desired test pattern to output. 2171 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2172 * @test_pattern_color_space - for video test pattern choose a desired color 2173 * space. 2174 * @p_link_settings - For PHY pattern choose a desired link settings 2175 * @p_custom_pattern - some test pattern will require a custom input to 2176 * customize some pattern details. Otherwise keep it to NULL. 2177 * @cust_pattern_size - size of the custom pattern input. 2178 * 2179 */ 2180 bool dc_link_dp_set_test_pattern( 2181 struct dc_link *link, 2182 enum dp_test_pattern test_pattern, 2183 enum dp_test_pattern_color_space test_pattern_color_space, 2184 const struct link_training_settings *p_link_settings, 2185 const unsigned char *p_custom_pattern, 2186 unsigned int cust_pattern_size); 2187 2188 /* Force DP link settings to always use a specific value until reboot to a 2189 * specific link. If link has already been enabled, the interface will also 2190 * switch to desired link settings immediately. This is a debug interface to 2191 * generic dp issue trouble shooting. 2192 */ 2193 void dc_link_set_preferred_link_settings(struct dc *dc, 2194 struct dc_link_settings *link_setting, 2195 struct dc_link *link); 2196 2197 /* Force DP link to customize a specific link training behavior by overriding to 2198 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2199 * display specific link training issues or apply some display specific 2200 * workaround in link training. 2201 * 2202 * @link_settings - if not NULL, force preferred link settings to the link. 2203 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2204 * will apply this particular override in future link training. If NULL is 2205 * passed in, dc resets previous overrides. 2206 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2207 * training settings. 2208 */ 2209 void dc_link_set_preferred_training_settings(struct dc *dc, 2210 struct dc_link_settings *link_setting, 2211 struct dc_link_training_overrides *lt_overrides, 2212 struct dc_link *link, 2213 bool skip_immediate_retrain); 2214 2215 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2216 bool dc_link_is_fec_supported(const struct dc_link *link); 2217 2218 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2219 * link enablement. 2220 * return - true if FEC should be enabled, false otherwise. 2221 */ 2222 bool dc_link_should_enable_fec(const struct dc_link *link); 2223 2224 /* determine lttpr mode the current link should be enabled with a specific link 2225 * settings. 2226 */ 2227 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2228 struct dc_link_settings *link_setting); 2229 2230 /* Force DP RX to update its power state. 2231 * NOTE: this interface doesn't update dp main-link. Calling this function will 2232 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2233 * RX power state back upon finish DM specific execution requiring DP RX in a 2234 * specific power state. 2235 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2236 * state. 2237 */ 2238 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2239 2240 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2241 * current value read from extended receiver cap from 02200h - 0220Fh. 2242 * Some DP RX has problems of providing accurate DP receiver caps from extended 2243 * field, this interface is a workaround to revert link back to use base caps. 2244 */ 2245 void dc_link_overwrite_extended_receiver_cap( 2246 struct dc_link *link); 2247 2248 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2249 bool wait_for_hpd); 2250 2251 /* Set backlight level of an embedded panel (eDP, LVDS). 2252 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2253 * and 16 bit fractional, where 1.0 is max backlight value. 2254 */ 2255 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2256 struct set_backlight_level_params *backlight_level_params); 2257 2258 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2259 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2260 bool isHDR, 2261 uint32_t backlight_millinits, 2262 uint32_t transition_time_in_ms); 2263 2264 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2265 uint32_t *backlight_millinits, 2266 uint32_t *backlight_millinits_peak); 2267 2268 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2269 2270 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2271 2272 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2273 bool wait, bool force_static, const unsigned int *power_opts); 2274 2275 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2276 2277 bool dc_link_setup_psr(struct dc_link *dc_link, 2278 const struct dc_stream_state *stream, struct psr_config *psr_config, 2279 struct psr_context *psr_context); 2280 2281 /* 2282 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2283 * 2284 * @link: pointer to the dc_link struct instance 2285 * @enable: enable(active) or disable(inactive) replay 2286 * @wait: state transition need to wait the active set completed. 2287 * @force_static: force disable(inactive) the replay 2288 * @power_opts: set power optimazation parameters to DMUB. 2289 * 2290 * return: allow Replay active will return true, else will return false. 2291 */ 2292 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2293 bool wait, bool force_static, const unsigned int *power_opts); 2294 2295 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2296 2297 /* On eDP links this function call will stall until T12 has elapsed. 2298 * If the panel is not in power off state, this function will return 2299 * immediately. 2300 */ 2301 bool dc_link_wait_for_t12(struct dc_link *link); 2302 2303 /* Determine if dp trace has been initialized to reflect upto date result * 2304 * return - true if trace is initialized and has valid data. False dp trace 2305 * doesn't have valid result. 2306 */ 2307 bool dc_dp_trace_is_initialized(struct dc_link *link); 2308 2309 /* Query a dp trace flag to indicate if the current dp trace data has been 2310 * logged before 2311 */ 2312 bool dc_dp_trace_is_logged(struct dc_link *link, 2313 bool in_detection); 2314 2315 /* Set dp trace flag to indicate whether DM has already logged the current dp 2316 * trace data. DM can set is_logged to true upon logging and check 2317 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2318 */ 2319 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2320 bool in_detection, 2321 bool is_logged); 2322 2323 /* Obtain driver time stamp for last dp link training end. The time stamp is 2324 * formatted based on dm_get_timestamp DM function. 2325 * @in_detection - true to get link training end time stamp of last link 2326 * training in detection sequence. false to get link training end time stamp 2327 * of last link training in commit (dpms) sequence 2328 */ 2329 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2330 bool in_detection); 2331 2332 /* Get how many link training attempts dc has done with latest sequence. 2333 * @in_detection - true to get link training count of last link 2334 * training in detection sequence. false to get link training count of last link 2335 * training in commit (dpms) sequence 2336 */ 2337 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2338 bool in_detection); 2339 2340 /* Get how many link loss has happened since last link training attempts */ 2341 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2342 2343 /* 2344 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2345 */ 2346 /* 2347 * Send a request from DP-Tx requesting to allocate BW remotely after 2348 * allocating it locally. This will get processed by CM and a CB function 2349 * will be called. 2350 * 2351 * @link: pointer to the dc_link struct instance 2352 * @req_bw: The requested bw in Kbyte to allocated 2353 * 2354 * return: none 2355 */ 2356 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2357 2358 /* 2359 * Handle the USB4 BW Allocation related functionality here: 2360 * Plug => Try to allocate max bw from timing parameters supported by the sink 2361 * Unplug => de-allocate bw 2362 * 2363 * @link: pointer to the dc_link struct instance 2364 * @peak_bw: Peak bw used by the link/sink 2365 * 2366 */ 2367 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2368 struct dc_link *link, int peak_bw); 2369 2370 /* 2371 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2372 * available BW for each host router 2373 * 2374 * @dc: pointer to dc struct 2375 * @stream: pointer to all possible streams 2376 * @count: number of valid DPIA streams 2377 * 2378 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2379 */ 2380 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2381 const unsigned int count); 2382 2383 /* Sink Interfaces - A sink corresponds to a display output device */ 2384 2385 struct dc_container_id { 2386 // 128bit GUID in binary form 2387 unsigned char guid[16]; 2388 // 8 byte port ID -> ELD.PortID 2389 unsigned int portId[2]; 2390 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2391 unsigned short manufacturerName; 2392 // 2 byte product code -> ELD.ProductCode 2393 unsigned short productCode; 2394 }; 2395 2396 2397 struct dc_sink_dsc_caps { 2398 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2399 // 'false' if they are sink's DSC caps 2400 bool is_virtual_dpcd_dsc; 2401 // 'true' if MST topology supports DSC passthrough for sink 2402 // 'false' if MST topology does not support DSC passthrough 2403 bool is_dsc_passthrough_supported; 2404 struct dsc_dec_dpcd_caps dsc_dec_caps; 2405 }; 2406 2407 struct dc_sink_hblank_expansion_caps { 2408 // 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology), 2409 // 'false' if they are sink's HBlank expansion caps 2410 bool is_virtual_dpcd_hblank_expansion; 2411 struct hblank_expansion_dpcd_caps dpcd_caps; 2412 }; 2413 2414 struct dc_sink_fec_caps { 2415 bool is_rx_fec_supported; 2416 bool is_topology_fec_supported; 2417 }; 2418 2419 struct scdc_caps { 2420 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2421 union hdmi_scdc_device_id_data device_id; 2422 }; 2423 2424 /* 2425 * The sink structure contains EDID and other display device properties 2426 */ 2427 struct dc_sink { 2428 enum signal_type sink_signal; 2429 struct dc_edid dc_edid; /* raw edid */ 2430 struct dc_edid_caps edid_caps; /* parse display caps */ 2431 struct dc_container_id *dc_container_id; 2432 uint32_t dongle_max_pix_clk; 2433 void *priv; 2434 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2435 bool converter_disable_audio; 2436 2437 struct scdc_caps scdc_caps; 2438 struct dc_sink_dsc_caps dsc_caps; 2439 struct dc_sink_fec_caps fec_caps; 2440 struct dc_sink_hblank_expansion_caps hblank_expansion_caps; 2441 2442 bool is_vsc_sdp_colorimetry_supported; 2443 2444 /* private to DC core */ 2445 struct dc_link *link; 2446 struct dc_context *ctx; 2447 2448 uint32_t sink_id; 2449 2450 /* private to dc_sink.c */ 2451 // refcount must be the last member in dc_sink, since we want the 2452 // sink structure to be logically cloneable up to (but not including) 2453 // refcount 2454 struct kref refcount; 2455 }; 2456 2457 void dc_sink_retain(struct dc_sink *sink); 2458 void dc_sink_release(struct dc_sink *sink); 2459 2460 struct dc_sink_init_data { 2461 enum signal_type sink_signal; 2462 struct dc_link *link; 2463 uint32_t dongle_max_pix_clk; 2464 bool converter_disable_audio; 2465 }; 2466 2467 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2468 2469 /* Newer interfaces */ 2470 struct dc_cursor { 2471 struct dc_plane_address address; 2472 struct dc_cursor_attributes attributes; 2473 }; 2474 2475 2476 /* Interrupt interfaces */ 2477 enum dc_irq_source dc_interrupt_to_irq_source( 2478 struct dc *dc, 2479 uint32_t src_id, 2480 uint32_t ext_id); 2481 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2482 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2483 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2484 struct dc *dc, uint32_t link_index); 2485 2486 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2487 2488 /* Power Interfaces */ 2489 2490 void dc_set_power_state( 2491 struct dc *dc, 2492 enum dc_acpi_cm_power_state power_state); 2493 void dc_resume(struct dc *dc); 2494 2495 void dc_power_down_on_boot(struct dc *dc); 2496 2497 /* 2498 * HDCP Interfaces 2499 */ 2500 enum hdcp_message_status dc_process_hdcp_msg( 2501 enum signal_type signal, 2502 struct dc_link *link, 2503 struct hdcp_protection_message *message_info); 2504 bool dc_is_dmcu_initialized(struct dc *dc); 2505 2506 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2507 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2508 2509 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2510 unsigned int pitch, 2511 unsigned int height, 2512 enum surface_pixel_format format, 2513 struct dc_cursor_attributes *cursor_attr); 2514 2515 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2516 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2517 2518 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2519 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2520 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2521 2522 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2523 void dc_unlock_memory_clock_frequency(struct dc *dc); 2524 2525 /* set min memory clock to the min required for current mode, max to maxDPM */ 2526 void dc_lock_memory_clock_frequency(struct dc *dc); 2527 2528 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2529 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2530 2531 /* cleanup on driver unload */ 2532 void dc_hardware_release(struct dc *dc); 2533 2534 /* disables fw based mclk switch */ 2535 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2536 2537 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2538 2539 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2540 2541 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2542 2543 void dc_z10_restore(const struct dc *dc); 2544 void dc_z10_save_init(struct dc *dc); 2545 2546 bool dc_is_dmub_outbox_supported(struct dc *dc); 2547 bool dc_enable_dmub_notifications(struct dc *dc); 2548 2549 bool dc_abm_save_restore( 2550 struct dc *dc, 2551 struct dc_stream_state *stream, 2552 struct abm_save_restore *pData); 2553 2554 void dc_enable_dmub_outbox(struct dc *dc); 2555 2556 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2557 uint32_t link_index, 2558 struct aux_payload *payload); 2559 2560 /* Get dc link index from dpia port index */ 2561 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2562 uint8_t dpia_port_index); 2563 2564 bool dc_process_dmub_set_config_async(struct dc *dc, 2565 uint32_t link_index, 2566 struct set_config_cmd_payload *payload, 2567 struct dmub_notification *notify); 2568 2569 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2570 uint32_t link_index, 2571 uint8_t mst_alloc_slots, 2572 uint8_t *mst_slots_in_use); 2573 2574 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2575 2576 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2577 uint32_t hpd_int_enable); 2578 2579 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2580 2581 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2582 2583 struct dc_power_profile { 2584 int power_level; /* Lower is better */ 2585 }; 2586 2587 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2588 2589 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2590 2591 /* DSC Interfaces */ 2592 #include "dc_dsc.h" 2593 2594 void dc_get_visual_confirm_for_stream( 2595 struct dc *dc, 2596 struct dc_stream_state *stream_state, 2597 struct tg_color *color); 2598 2599 /* Disable acc mode Interfaces */ 2600 void dc_disable_accelerated_mode(struct dc *dc); 2601 2602 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2603 struct dc_stream_state *new_stream); 2604 2605 #endif /* DC_INTERFACE_H_ */ 2606