1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "sspl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.338" 59 60 /** 61 * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC 62 */ 63 #define MAX_SURFACES 4 64 /** 65 * MAX_PLANES - representative of the upper bound of planes that are supported by the HW 66 */ 67 #define MAX_PLANES 6 68 #define MAX_STREAMS 6 69 #define MIN_VIEWPORT_SIZE 12 70 #define MAX_NUM_EDP 2 71 #define MAX_SUPPORTED_FORMATS 7 72 73 #define MAX_HOST_ROUTERS_NUM 3 74 #define MAX_DPIA_PER_HOST_ROUTER 3 75 #define MAX_DPIA_NUM (MAX_HOST_ROUTERS_NUM * MAX_DPIA_PER_HOST_ROUTER) 76 77 /* Display Core Interfaces */ 78 struct dc_versions { 79 const char *dc_ver; 80 struct dmcu_version dmcu_version; 81 }; 82 83 enum dp_protocol_version { 84 DP_VERSION_1_4 = 0, 85 DP_VERSION_2_1, 86 DP_VERSION_UNKNOWN, 87 }; 88 89 enum dc_plane_type { 90 DC_PLANE_TYPE_INVALID, 91 DC_PLANE_TYPE_DCE_RGB, 92 DC_PLANE_TYPE_DCE_UNDERLAY, 93 DC_PLANE_TYPE_DCN_UNIVERSAL, 94 }; 95 96 // Sizes defined as multiples of 64KB 97 enum det_size { 98 DET_SIZE_DEFAULT = 0, 99 DET_SIZE_192KB = 3, 100 DET_SIZE_256KB = 4, 101 DET_SIZE_320KB = 5, 102 DET_SIZE_384KB = 6 103 }; 104 105 106 struct dc_plane_cap { 107 enum dc_plane_type type; 108 uint32_t per_pixel_alpha : 1; 109 struct { 110 uint32_t argb8888 : 1; 111 uint32_t nv12 : 1; 112 uint32_t fp16 : 1; 113 uint32_t p010 : 1; 114 uint32_t ayuv : 1; 115 } pixel_format_support; 116 // max upscaling factor x1000 117 // upscaling factors are always >= 1 118 // for example, 1080p -> 8K is 4.0, or 4000 raw value 119 struct { 120 uint32_t argb8888; 121 uint32_t nv12; 122 uint32_t fp16; 123 } max_upscale_factor; 124 // max downscale factor x1000 125 // downscale factors are always <= 1 126 // for example, 8K -> 1080p is 0.25, or 250 raw value 127 struct { 128 uint32_t argb8888; 129 uint32_t nv12; 130 uint32_t fp16; 131 } max_downscale_factor; 132 // minimal width/height 133 uint32_t min_width; 134 uint32_t min_height; 135 }; 136 137 /** 138 * DOC: color-management-caps 139 * 140 * **Color management caps (DPP and MPC)** 141 * 142 * Modules/color calculates various color operations which are translated to 143 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 144 * DCN1, every new generation comes with fairly major differences in color 145 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 146 * decide mapping to HW block based on logical capabilities. 147 */ 148 149 /** 150 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 151 * @srgb: RGB color space transfer func 152 * @bt2020: BT.2020 transfer func 153 * @gamma2_2: standard gamma 154 * @pq: perceptual quantizer transfer function 155 * @hlg: hybrid log–gamma transfer function 156 */ 157 struct rom_curve_caps { 158 uint16_t srgb : 1; 159 uint16_t bt2020 : 1; 160 uint16_t gamma2_2 : 1; 161 uint16_t pq : 1; 162 uint16_t hlg : 1; 163 }; 164 165 /** 166 * struct dpp_color_caps - color pipeline capabilities for display pipe and 167 * plane blocks 168 * 169 * @dcn_arch: all DCE generations treated the same 170 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 171 * just plain 256-entry lookup 172 * @icsc: input color space conversion 173 * @dgam_ram: programmable degamma LUT 174 * @post_csc: post color space conversion, before gamut remap 175 * @gamma_corr: degamma correction 176 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 177 * with MPC by setting mpc:shared_3d_lut flag 178 * @ogam_ram: programmable out/blend gamma LUT 179 * @ocsc: output color space conversion 180 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 181 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 182 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 183 * 184 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 185 */ 186 struct dpp_color_caps { 187 uint16_t dcn_arch : 1; 188 uint16_t input_lut_shared : 1; 189 uint16_t icsc : 1; 190 uint16_t dgam_ram : 1; 191 uint16_t post_csc : 1; 192 uint16_t gamma_corr : 1; 193 uint16_t hw_3d_lut : 1; 194 uint16_t ogam_ram : 1; 195 uint16_t ocsc : 1; 196 uint16_t dgam_rom_for_yuv : 1; 197 struct rom_curve_caps dgam_rom_caps; 198 struct rom_curve_caps ogam_rom_caps; 199 }; 200 201 /* Below structure is to describe the HW support for mem layout, extend support 202 range to match what OS could handle in the roadmap */ 203 struct lut3d_caps { 204 uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */ 205 struct { 206 uint32_t swizzle_3d_rgb : 1; 207 uint32_t swizzle_3d_bgr : 1; 208 uint32_t linear_1d : 1; 209 } mem_layout_support; 210 struct { 211 uint32_t unorm_12msb : 1; 212 uint32_t unorm_12lsb : 1; 213 uint32_t float_fp1_5_10 : 1; 214 } mem_format_support; 215 struct { 216 uint32_t order_rgba : 1; 217 uint32_t order_bgra : 1; 218 } mem_pixel_order_support; 219 /*< size options are 9, 17, 33, 45, 65 */ 220 struct { 221 uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */ 222 uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */ 223 uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */ 224 uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */ 225 uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */ 226 } lut_dim_caps; 227 }; 228 229 /** 230 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 231 * plane combined blocks 232 * 233 * @gamut_remap: color transformation matrix 234 * @ogam_ram: programmable out gamma LUT 235 * @ocsc: output color space conversion matrix 236 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 237 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 238 * instance 239 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 240 * @mcm_3d_lut_caps: HW support cap for MCM LUT memory 241 * @rmcm_3d_lut_caps: HW support cap for RMCM LUT memory 242 * @preblend: whether color manager supports preblend with MPC 243 */ 244 struct mpc_color_caps { 245 uint16_t gamut_remap : 1; 246 uint16_t ogam_ram : 1; 247 uint16_t ocsc : 1; 248 uint16_t num_3dluts : 3; 249 uint16_t shared_3d_lut:1; 250 struct rom_curve_caps ogam_rom_caps; 251 struct lut3d_caps mcm_3d_lut_caps; 252 struct lut3d_caps rmcm_3d_lut_caps; 253 bool preblend; 254 }; 255 256 /** 257 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 258 * @dpp: color pipes caps for DPP 259 * @mpc: color pipes caps for MPC 260 */ 261 struct dc_color_caps { 262 struct dpp_color_caps dpp; 263 struct mpc_color_caps mpc; 264 }; 265 266 struct dc_dmub_caps { 267 bool psr; 268 bool mclk_sw; 269 bool subvp_psr; 270 bool gecc_enable; 271 uint8_t fams_ver; 272 bool aux_backlight_support; 273 }; 274 275 struct dc_scl_caps { 276 bool sharpener_support; 277 }; 278 279 struct dc_caps { 280 uint32_t max_streams; 281 uint32_t max_links; 282 uint32_t max_audios; 283 uint32_t max_slave_planes; 284 uint32_t max_slave_yuv_planes; 285 uint32_t max_slave_rgb_planes; 286 uint32_t max_planes; 287 uint32_t max_downscale_ratio; 288 uint32_t i2c_speed_in_khz; 289 uint32_t i2c_speed_in_khz_hdcp; 290 uint32_t dmdata_alloc_size; 291 unsigned int max_cursor_size; 292 unsigned int max_buffered_cursor_size; 293 unsigned int max_video_width; 294 /* 295 * max video plane width that can be safely assumed to be always 296 * supported by single DPP pipe. 297 */ 298 unsigned int max_optimizable_video_width; 299 unsigned int min_horizontal_blanking_period; 300 int linear_pitch_alignment; 301 bool dcc_const_color; 302 bool dynamic_audio; 303 bool is_apu; 304 bool dual_link_dvi; 305 bool post_blend_color_processing; 306 bool force_dp_tps4_for_cp2520; 307 bool disable_dp_clk_share; 308 bool psp_setup_panel_mode; 309 bool extended_aux_timeout_support; 310 bool dmcub_support; 311 bool zstate_support; 312 bool ips_support; 313 uint32_t num_of_internal_disp; 314 enum dp_protocol_version max_dp_protocol_version; 315 unsigned int mall_size_per_mem_channel; 316 unsigned int mall_size_total; 317 unsigned int cursor_cache_size; 318 struct dc_plane_cap planes[MAX_PLANES]; 319 struct dc_color_caps color; 320 struct dc_dmub_caps dmub_caps; 321 bool dp_hpo; 322 bool dp_hdmi21_pcon_support; 323 bool edp_dsc_support; 324 bool vbios_lttpr_aware; 325 bool vbios_lttpr_enable; 326 bool fused_io_supported; 327 uint32_t max_otg_num; 328 uint32_t max_cab_allocation_bytes; 329 uint32_t cache_line_size; 330 uint32_t cache_num_ways; 331 uint16_t subvp_fw_processing_delay_us; 332 uint8_t subvp_drr_max_vblank_margin_us; 333 uint16_t subvp_prefetch_end_to_mall_start_us; 334 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 335 uint16_t subvp_pstate_allow_width_us; 336 uint16_t subvp_vertical_int_margin_us; 337 bool seamless_odm; 338 uint32_t max_v_total; 339 bool vtotal_limited_by_fp2; 340 uint32_t max_disp_clock_khz_at_vmin; 341 uint8_t subvp_drr_vblank_start_margin_us; 342 bool cursor_not_scaled; 343 bool dcmode_power_limits_present; 344 bool sequential_ono; 345 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 346 uint32_t dcc_plane_width_limit; 347 struct dc_scl_caps scl_caps; 348 uint8_t num_of_host_routers; 349 uint8_t num_of_dpias_per_host_router; 350 }; 351 352 struct dc_bug_wa { 353 bool no_connect_phy_config; 354 bool dedcn20_305_wa; 355 bool skip_clock_update; 356 bool lt_early_cr_pattern; 357 struct { 358 uint8_t uclk : 1; 359 uint8_t fclk : 1; 360 uint8_t dcfclk : 1; 361 uint8_t dcfclk_ds: 1; 362 } clock_update_disable_mask; 363 bool skip_psr_ips_crtc_disable; 364 }; 365 struct dc_dcc_surface_param { 366 struct dc_size surface_size; 367 enum surface_pixel_format format; 368 unsigned int plane0_pitch; 369 struct dc_size plane1_size; 370 unsigned int plane1_pitch; 371 union { 372 enum swizzle_mode_values swizzle_mode; 373 enum swizzle_mode_addr3_values swizzle_mode_addr3; 374 }; 375 enum dc_scan_direction scan; 376 }; 377 378 struct dc_dcc_setting { 379 unsigned int max_compressed_blk_size; 380 unsigned int max_uncompressed_blk_size; 381 bool independent_64b_blks; 382 //These bitfields to be used starting with DCN 3.0 383 struct { 384 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 385 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 386 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 387 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 388 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 389 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 390 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 391 } dcc_controls; 392 }; 393 394 struct dc_surface_dcc_cap { 395 union { 396 struct { 397 struct dc_dcc_setting rgb; 398 } grph; 399 400 struct { 401 struct dc_dcc_setting luma; 402 struct dc_dcc_setting chroma; 403 } video; 404 }; 405 406 bool capable; 407 bool const_color_support; 408 }; 409 410 struct dc_static_screen_params { 411 struct { 412 bool force_trigger; 413 bool cursor_update; 414 bool surface_update; 415 bool overlay_update; 416 } triggers; 417 unsigned int num_frames; 418 }; 419 420 421 /* Surface update type is used by dc_update_surfaces_and_stream 422 * The update type is determined at the very beginning of the function based 423 * on parameters passed in and decides how much programming (or updating) is 424 * going to be done during the call. 425 * 426 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 427 * logical calculations or hardware register programming. This update MUST be 428 * ISR safe on windows. Currently fast update will only be used to flip surface 429 * address. 430 * 431 * UPDATE_TYPE_MED is used for slower updates which require significant hw 432 * re-programming however do not affect bandwidth consumption or clock 433 * requirements. At present, this is the level at which front end updates 434 * that do not require us to run bw_calcs happen. These are in/out transfer func 435 * updates, viewport offset changes, recout size changes and pixel depth changes. 436 * This update can be done at ISR, but we want to minimize how often this happens. 437 * 438 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 439 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 440 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 441 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 442 * a full update. This cannot be done at ISR level and should be a rare event. 443 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 444 * underscan we don't expect to see this call at all. 445 */ 446 447 enum surface_update_type { 448 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 449 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 450 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 451 }; 452 453 /* Forward declaration*/ 454 struct dc; 455 struct dc_plane_state; 456 struct dc_state; 457 458 struct dc_cap_funcs { 459 bool (*get_dcc_compression_cap)(const struct dc *dc, 460 const struct dc_dcc_surface_param *input, 461 struct dc_surface_dcc_cap *output); 462 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 463 }; 464 465 struct link_training_settings; 466 467 union allow_lttpr_non_transparent_mode { 468 struct { 469 bool DP1_4A : 1; 470 bool DP2_0 : 1; 471 } bits; 472 unsigned char raw; 473 }; 474 475 /* Structure to hold configuration flags set by dm at dc creation. */ 476 struct dc_config { 477 bool gpu_vm_support; 478 bool disable_disp_pll_sharing; 479 bool fbc_support; 480 bool disable_fractional_pwm; 481 bool allow_seamless_boot_optimization; 482 bool seamless_boot_edp_requested; 483 bool edp_not_connected; 484 bool edp_no_power_sequencing; 485 bool force_enum_edp; 486 bool forced_clocks; 487 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 488 bool multi_mon_pp_mclk_switch; 489 bool disable_dmcu; 490 bool enable_4to1MPC; 491 bool enable_windowed_mpo_odm; 492 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 493 uint32_t allow_edp_hotplug_detection; 494 bool skip_riommu_prefetch_wa; 495 bool clamp_min_dcfclk; 496 uint64_t vblank_alignment_dto_params; 497 uint8_t vblank_alignment_max_frame_time_diff; 498 bool is_asymmetric_memory; 499 bool is_single_rank_dimm; 500 bool is_vmin_only_asic; 501 bool use_spl; 502 bool prefer_easf; 503 bool use_pipe_ctx_sync_logic; 504 bool ignore_dpref_ss; 505 bool enable_mipi_converter_optimization; 506 bool use_default_clock_table; 507 bool force_bios_enable_lttpr; 508 uint8_t force_bios_fixed_vs; 509 int sdpif_request_limit_words_per_umc; 510 bool dc_mode_clk_limit_support; 511 bool EnableMinDispClkODM; 512 bool enable_auto_dpm_test_logs; 513 unsigned int disable_ips; 514 unsigned int disable_ips_in_vpb; 515 bool disable_ips_in_dpms_off; 516 bool usb4_bw_alloc_support; 517 bool allow_0_dtb_clk; 518 bool use_assr_psp_message; 519 bool support_edp0_on_dp1; 520 unsigned int enable_fpo_flicker_detection; 521 bool disable_hbr_audio_dp2; 522 bool consolidated_dpia_dp_lt; 523 bool set_pipe_unlock_order; 524 bool enable_dpia_pre_training; 525 bool unify_link_enc_assignment; 526 struct spl_sharpness_range dcn_sharpness_range; 527 struct spl_sharpness_range dcn_override_sharpness_range; 528 }; 529 530 enum visual_confirm { 531 VISUAL_CONFIRM_DISABLE = 0, 532 VISUAL_CONFIRM_SURFACE = 1, 533 VISUAL_CONFIRM_HDR = 2, 534 VISUAL_CONFIRM_MPCTREE = 4, 535 VISUAL_CONFIRM_PSR = 5, 536 VISUAL_CONFIRM_SWAPCHAIN = 6, 537 VISUAL_CONFIRM_FAMS = 7, 538 VISUAL_CONFIRM_SWIZZLE = 9, 539 VISUAL_CONFIRM_REPLAY = 12, 540 VISUAL_CONFIRM_SUBVP = 14, 541 VISUAL_CONFIRM_MCLK_SWITCH = 16, 542 VISUAL_CONFIRM_FAMS2 = 19, 543 VISUAL_CONFIRM_HW_CURSOR = 20, 544 VISUAL_CONFIRM_VABC = 21, 545 VISUAL_CONFIRM_DCC = 22, 546 VISUAL_CONFIRM_EXPLICIT = 0x80000000, 547 }; 548 549 enum dc_psr_power_opts { 550 psr_power_opt_invalid = 0x0, 551 psr_power_opt_smu_opt_static_screen = 0x1, 552 psr_power_opt_z10_static_screen = 0x10, 553 psr_power_opt_ds_disable_allow = 0x100, 554 }; 555 556 enum dml_hostvm_override_opts { 557 DML_HOSTVM_NO_OVERRIDE = 0x0, 558 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 559 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 560 }; 561 562 enum dc_replay_power_opts { 563 replay_power_opt_invalid = 0x0, 564 replay_power_opt_smu_opt_static_screen = 0x1, 565 replay_power_opt_z10_static_screen = 0x10, 566 }; 567 568 enum dcc_option { 569 DCC_ENABLE = 0, 570 DCC_DISABLE = 1, 571 DCC_HALF_REQ_DISALBE = 2, 572 }; 573 574 enum in_game_fams_config { 575 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 576 INGAME_FAMS_DISABLE, // disable in-game fams 577 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 578 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 579 }; 580 581 /** 582 * enum pipe_split_policy - Pipe split strategy supported by DCN 583 * 584 * This enum is used to define the pipe split policy supported by DCN. By 585 * default, DC favors MPC_SPLIT_DYNAMIC. 586 */ 587 enum pipe_split_policy { 588 /** 589 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 590 * pipe in order to bring the best trade-off between performance and 591 * power consumption. This is the recommended option. 592 */ 593 MPC_SPLIT_DYNAMIC = 0, 594 595 /** 596 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 597 * try any sort of split optimization. 598 */ 599 MPC_SPLIT_AVOID = 1, 600 601 /** 602 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 603 * optimize the pipe utilization when using a single display; if the 604 * user connects to a second display, DC will avoid pipe split. 605 */ 606 MPC_SPLIT_AVOID_MULT_DISP = 2, 607 }; 608 609 enum wm_report_mode { 610 WM_REPORT_DEFAULT = 0, 611 WM_REPORT_OVERRIDE = 1, 612 }; 613 enum dtm_pstate{ 614 dtm_level_p0 = 0,/*highest voltage*/ 615 dtm_level_p1, 616 dtm_level_p2, 617 dtm_level_p3, 618 dtm_level_p4,/*when active_display_count = 0*/ 619 }; 620 621 enum dcn_pwr_state { 622 DCN_PWR_STATE_UNKNOWN = -1, 623 DCN_PWR_STATE_MISSION_MODE = 0, 624 DCN_PWR_STATE_LOW_POWER = 3, 625 }; 626 627 enum dcn_zstate_support_state { 628 DCN_ZSTATE_SUPPORT_UNKNOWN, 629 DCN_ZSTATE_SUPPORT_ALLOW, 630 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 631 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 632 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 633 DCN_ZSTATE_SUPPORT_DISALLOW, 634 }; 635 636 /* 637 * struct dc_clocks - DC pipe clocks 638 * 639 * For any clocks that may differ per pipe only the max is stored in this 640 * structure 641 */ 642 struct dc_clocks { 643 int dispclk_khz; 644 int actual_dispclk_khz; 645 int dppclk_khz; 646 int actual_dppclk_khz; 647 int disp_dpp_voltage_level_khz; 648 int dcfclk_khz; 649 int socclk_khz; 650 int dcfclk_deep_sleep_khz; 651 int fclk_khz; 652 int phyclk_khz; 653 int dramclk_khz; 654 bool p_state_change_support; 655 enum dcn_zstate_support_state zstate_support; 656 bool dtbclk_en; 657 int ref_dtbclk_khz; 658 bool fclk_p_state_change_support; 659 enum dcn_pwr_state pwr_state; 660 /* 661 * Elements below are not compared for the purposes of 662 * optimization required 663 */ 664 bool prev_p_state_change_support; 665 bool fclk_prev_p_state_change_support; 666 int num_ways; 667 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 668 669 /* 670 * @fw_based_mclk_switching 671 * 672 * DC has a mechanism that leverage the variable refresh rate to switch 673 * memory clock in cases that we have a large latency to achieve the 674 * memory clock change and a short vblank window. DC has some 675 * requirements to enable this feature, and this field describes if the 676 * system support or not such a feature. 677 */ 678 bool fw_based_mclk_switching; 679 bool fw_based_mclk_switching_shut_down; 680 int prev_num_ways; 681 enum dtm_pstate dtm_level; 682 int max_supported_dppclk_khz; 683 int max_supported_dispclk_khz; 684 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 685 int bw_dispclk_khz; 686 int idle_dramclk_khz; 687 int idle_fclk_khz; 688 int subvp_prefetch_dramclk_khz; 689 int subvp_prefetch_fclk_khz; 690 }; 691 692 struct dc_bw_validation_profile { 693 bool enable; 694 695 unsigned long long total_ticks; 696 unsigned long long voltage_level_ticks; 697 unsigned long long watermark_ticks; 698 unsigned long long rq_dlg_ticks; 699 700 unsigned long long total_count; 701 unsigned long long skip_fast_count; 702 unsigned long long skip_pass_count; 703 unsigned long long skip_fail_count; 704 }; 705 706 #define BW_VAL_TRACE_SETUP() \ 707 unsigned long long end_tick = 0; \ 708 unsigned long long voltage_level_tick = 0; \ 709 unsigned long long watermark_tick = 0; \ 710 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 711 dm_get_timestamp(dc->ctx) : 0 712 713 #define BW_VAL_TRACE_COUNT() \ 714 if (dc->debug.bw_val_profile.enable) \ 715 dc->debug.bw_val_profile.total_count++ 716 717 #define BW_VAL_TRACE_SKIP(status) \ 718 if (dc->debug.bw_val_profile.enable) { \ 719 if (!voltage_level_tick) \ 720 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 721 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 722 } 723 724 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 725 if (dc->debug.bw_val_profile.enable) \ 726 voltage_level_tick = dm_get_timestamp(dc->ctx) 727 728 #define BW_VAL_TRACE_END_WATERMARKS() \ 729 if (dc->debug.bw_val_profile.enable) \ 730 watermark_tick = dm_get_timestamp(dc->ctx) 731 732 #define BW_VAL_TRACE_FINISH() \ 733 if (dc->debug.bw_val_profile.enable) { \ 734 end_tick = dm_get_timestamp(dc->ctx); \ 735 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 736 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 737 if (watermark_tick) { \ 738 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 739 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 740 } \ 741 } 742 743 union mem_low_power_enable_options { 744 struct { 745 bool vga: 1; 746 bool i2c: 1; 747 bool dmcu: 1; 748 bool dscl: 1; 749 bool cm: 1; 750 bool mpc: 1; 751 bool optc: 1; 752 bool vpg: 1; 753 bool afmt: 1; 754 } bits; 755 uint32_t u32All; 756 }; 757 758 union root_clock_optimization_options { 759 struct { 760 bool dpp: 1; 761 bool dsc: 1; 762 bool hdmistream: 1; 763 bool hdmichar: 1; 764 bool dpstream: 1; 765 bool symclk32_se: 1; 766 bool symclk32_le: 1; 767 bool symclk_fe: 1; 768 bool physymclk: 1; 769 bool dpiasymclk: 1; 770 uint32_t reserved: 22; 771 } bits; 772 uint32_t u32All; 773 }; 774 775 union fine_grain_clock_gating_enable_options { 776 struct { 777 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 778 bool dchub : 1; /* Display controller hub */ 779 bool dchubbub : 1; 780 bool dpp : 1; /* Display pipes and planes */ 781 bool opp : 1; /* Output pixel processing */ 782 bool optc : 1; /* Output pipe timing combiner */ 783 bool dio : 1; /* Display output */ 784 bool dwb : 1; /* Display writeback */ 785 bool mmhubbub : 1; /* Multimedia hub */ 786 bool dmu : 1; /* Display core management unit */ 787 bool az : 1; /* Azalia */ 788 bool dchvm : 1; 789 bool dsc : 1; /* Display stream compression */ 790 791 uint32_t reserved : 19; 792 } bits; 793 uint32_t u32All; 794 }; 795 796 enum pg_hw_pipe_resources { 797 PG_HUBP = 0, 798 PG_DPP, 799 PG_DSC, 800 PG_MPCC, 801 PG_OPP, 802 PG_OPTC, 803 PG_DPSTREAM, 804 PG_HDMISTREAM, 805 PG_PHYSYMCLK, 806 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 807 }; 808 809 enum pg_hw_resources { 810 PG_DCCG = 0, 811 PG_DCIO, 812 PG_DIO, 813 PG_DCHUBBUB, 814 PG_DCHVM, 815 PG_DWB, 816 PG_HPO, 817 PG_HW_RESOURCES_NUM_ELEMENT 818 }; 819 820 struct pg_block_update { 821 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 822 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 823 }; 824 825 union dpia_debug_options { 826 struct { 827 uint32_t disable_dpia:1; /* bit 0 */ 828 uint32_t force_non_lttpr:1; /* bit 1 */ 829 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 830 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 831 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 832 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 833 uint32_t enable_usb4_bw_zero_alloc_patch:1; /* bit 6 */ 834 uint32_t reserved:25; 835 } bits; 836 uint32_t raw; 837 }; 838 839 /* AUX wake work around options 840 * 0: enable/disable work around 841 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 842 * 15-2: reserved 843 * 31-16: timeout in ms 844 */ 845 union aux_wake_wa_options { 846 struct { 847 uint32_t enable_wa : 1; 848 uint32_t use_default_timeout : 1; 849 uint32_t rsvd: 14; 850 uint32_t timeout_ms : 16; 851 } bits; 852 uint32_t raw; 853 }; 854 855 struct dc_debug_data { 856 uint32_t ltFailCount; 857 uint32_t i2cErrorCount; 858 uint32_t auxErrorCount; 859 }; 860 861 struct dc_phy_addr_space_config { 862 struct { 863 uint64_t start_addr; 864 uint64_t end_addr; 865 uint64_t fb_top; 866 uint64_t fb_offset; 867 uint64_t fb_base; 868 uint64_t agp_top; 869 uint64_t agp_bot; 870 uint64_t agp_base; 871 } system_aperture; 872 873 struct { 874 uint64_t page_table_start_addr; 875 uint64_t page_table_end_addr; 876 uint64_t page_table_base_addr; 877 bool base_addr_is_mc_addr; 878 } gart_config; 879 880 bool valid; 881 bool is_hvm_enabled; 882 uint64_t page_table_default_page_addr; 883 }; 884 885 struct dc_virtual_addr_space_config { 886 uint64_t page_table_base_addr; 887 uint64_t page_table_start_addr; 888 uint64_t page_table_end_addr; 889 uint32_t page_table_block_size_in_bytes; 890 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 891 }; 892 893 struct dc_bounding_box_overrides { 894 int sr_exit_time_ns; 895 int sr_enter_plus_exit_time_ns; 896 int sr_exit_z8_time_ns; 897 int sr_enter_plus_exit_z8_time_ns; 898 int urgent_latency_ns; 899 int percent_of_ideal_drambw; 900 int dram_clock_change_latency_ns; 901 int dummy_clock_change_latency_ns; 902 int fclk_clock_change_latency_ns; 903 /* This forces a hard min on the DCFCLK we use 904 * for DML. Unlike the debug option for forcing 905 * DCFCLK, this override affects watermark calculations 906 */ 907 int min_dcfclk_mhz; 908 }; 909 910 struct dc_state; 911 struct resource_pool; 912 struct dce_hwseq; 913 struct link_service; 914 915 /* 916 * struct dc_debug_options - DC debug struct 917 * 918 * This struct provides a simple mechanism for developers to change some 919 * configurations, enable/disable features, and activate extra debug options. 920 * This can be very handy to narrow down whether some specific feature is 921 * causing an issue or not. 922 */ 923 struct dc_debug_options { 924 bool native422_support; 925 bool disable_dsc; 926 enum visual_confirm visual_confirm; 927 int visual_confirm_rect_height; 928 929 bool sanity_checks; 930 bool max_disp_clk; 931 bool surface_trace; 932 bool clock_trace; 933 bool validation_trace; 934 bool bandwidth_calcs_trace; 935 int max_downscale_src_width; 936 937 /* stutter efficiency related */ 938 bool disable_stutter; 939 bool use_max_lb; 940 enum dcc_option disable_dcc; 941 942 /* 943 * @pipe_split_policy: Define which pipe split policy is used by the 944 * display core. 945 */ 946 enum pipe_split_policy pipe_split_policy; 947 bool force_single_disp_pipe_split; 948 bool voltage_align_fclk; 949 bool disable_min_fclk; 950 951 bool hdcp_lc_force_fw_enable; 952 bool hdcp_lc_enable_sw_fallback; 953 954 bool disable_dfs_bypass; 955 bool disable_dpp_power_gate; 956 bool disable_hubp_power_gate; 957 bool disable_dsc_power_gate; 958 bool disable_optc_power_gate; 959 bool disable_hpo_power_gate; 960 int dsc_min_slice_height_override; 961 int dsc_bpp_increment_div; 962 bool disable_pplib_wm_range; 963 enum wm_report_mode pplib_wm_report_mode; 964 unsigned int min_disp_clk_khz; 965 unsigned int min_dpp_clk_khz; 966 unsigned int min_dram_clk_khz; 967 int sr_exit_time_dpm0_ns; 968 int sr_enter_plus_exit_time_dpm0_ns; 969 int sr_exit_time_ns; 970 int sr_enter_plus_exit_time_ns; 971 int sr_exit_z8_time_ns; 972 int sr_enter_plus_exit_z8_time_ns; 973 int urgent_latency_ns; 974 uint32_t underflow_assert_delay_us; 975 int percent_of_ideal_drambw; 976 int dram_clock_change_latency_ns; 977 bool optimized_watermark; 978 int always_scale; 979 bool disable_pplib_clock_request; 980 bool disable_clock_gate; 981 bool disable_mem_low_power; 982 bool pstate_enabled; 983 bool disable_dmcu; 984 bool force_abm_enable; 985 bool disable_stereo_support; 986 bool vsr_support; 987 bool performance_trace; 988 bool az_endpoint_mute_only; 989 bool always_use_regamma; 990 bool recovery_enabled; 991 bool avoid_vbios_exec_table; 992 bool scl_reset_length10; 993 bool hdmi20_disable; 994 bool skip_detection_link_training; 995 uint32_t edid_read_retry_times; 996 unsigned int force_odm_combine; //bit vector based on otg inst 997 unsigned int seamless_boot_odm_combine; 998 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 999 int minimum_z8_residency_time; 1000 int minimum_z10_residency_time; 1001 bool disable_z9_mpc; 1002 unsigned int force_fclk_khz; 1003 bool enable_tri_buf; 1004 bool ips_disallow_entry; 1005 bool dmub_offload_enabled; 1006 bool dmcub_emulation; 1007 bool disable_idle_power_optimizations; 1008 unsigned int mall_size_override; 1009 unsigned int mall_additional_timer_percent; 1010 bool mall_error_as_fatal; 1011 bool dmub_command_table; /* for testing only */ 1012 struct dc_bw_validation_profile bw_val_profile; 1013 bool disable_fec; 1014 bool disable_48mhz_pwrdwn; 1015 /* This forces a hard min on the DCFCLK requested to SMU/PP 1016 * watermarks are not affected. 1017 */ 1018 unsigned int force_min_dcfclk_mhz; 1019 int dwb_fi_phase; 1020 bool disable_timing_sync; 1021 bool cm_in_bypass; 1022 int force_clock_mode;/*every mode change.*/ 1023 1024 bool disable_dram_clock_change_vactive_support; 1025 bool validate_dml_output; 1026 bool enable_dmcub_surface_flip; 1027 bool usbc_combo_phy_reset_wa; 1028 bool enable_dram_clock_change_one_display_vactive; 1029 /* TODO - remove once tested */ 1030 bool legacy_dp2_lt; 1031 bool set_mst_en_for_sst; 1032 bool disable_uhbr; 1033 bool force_dp2_lt_fallback_method; 1034 bool ignore_cable_id; 1035 union mem_low_power_enable_options enable_mem_low_power; 1036 union root_clock_optimization_options root_clock_optimization; 1037 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 1038 bool hpo_optimization; 1039 bool force_vblank_alignment; 1040 1041 /* Enable dmub aux for legacy ddc */ 1042 bool enable_dmub_aux_for_legacy_ddc; 1043 bool disable_fams; 1044 enum in_game_fams_config disable_fams_gaming; 1045 /* FEC/PSR1 sequence enable delay in 100us */ 1046 uint8_t fec_enable_delay_in100us; 1047 bool enable_driver_sequence_debug; 1048 enum det_size crb_alloc_policy; 1049 int crb_alloc_policy_min_disp_count; 1050 bool disable_z10; 1051 bool enable_z9_disable_interface; 1052 bool psr_skip_crtc_disable; 1053 uint32_t ips_skip_crtc_disable_mask; 1054 union dpia_debug_options dpia_debug; 1055 bool disable_fixed_vs_aux_timeout_wa; 1056 uint32_t fixed_vs_aux_delay_config_wa; 1057 bool force_disable_subvp; 1058 bool force_subvp_mclk_switch; 1059 bool allow_sw_cursor_fallback; 1060 unsigned int force_subvp_num_ways; 1061 unsigned int force_mall_ss_num_ways; 1062 bool alloc_extra_way_for_cursor; 1063 uint32_t subvp_extra_lines; 1064 bool force_usr_allow; 1065 /* uses value at boot and disables switch */ 1066 bool disable_dtb_ref_clk_switch; 1067 bool extended_blank_optimization; 1068 union aux_wake_wa_options aux_wake_wa; 1069 uint32_t mst_start_top_delay; 1070 uint8_t psr_power_use_phy_fsm; 1071 enum dml_hostvm_override_opts dml_hostvm_override; 1072 bool dml_disallow_alternate_prefetch_modes; 1073 bool use_legacy_soc_bb_mechanism; 1074 bool exit_idle_opt_for_cursor_updates; 1075 bool using_dml2; 1076 bool enable_single_display_2to1_odm_policy; 1077 bool enable_double_buffered_dsc_pg_support; 1078 bool enable_dp_dig_pixel_rate_div_policy; 1079 bool using_dml21; 1080 enum lttpr_mode lttpr_mode_override; 1081 unsigned int dsc_delay_factor_wa_x1000; 1082 unsigned int min_prefetch_in_strobe_ns; 1083 bool disable_unbounded_requesting; 1084 bool dig_fifo_off_in_blank; 1085 bool override_dispclk_programming; 1086 bool otg_crc_db; 1087 bool disallow_dispclk_dppclk_ds; 1088 bool disable_fpo_optimizations; 1089 bool support_eDP1_5; 1090 uint32_t fpo_vactive_margin_us; 1091 bool disable_fpo_vactive; 1092 bool disable_boot_optimizations; 1093 bool override_odm_optimization; 1094 bool minimize_dispclk_using_odm; 1095 bool disable_subvp_high_refresh; 1096 bool disable_dp_plus_plus_wa; 1097 uint32_t fpo_vactive_min_active_margin_us; 1098 uint32_t fpo_vactive_max_blank_us; 1099 bool enable_hpo_pg_support; 1100 bool enable_legacy_fast_update; 1101 bool disable_dc_mode_overwrite; 1102 bool replay_skip_crtc_disabled; 1103 bool ignore_pg;/*do nothing, let pmfw control it*/ 1104 bool psp_disabled_wa; 1105 unsigned int ips2_eval_delay_us; 1106 unsigned int ips2_entry_delay_us; 1107 bool optimize_ips_handshake; 1108 bool disable_dmub_reallow_idle; 1109 bool disable_timeout; 1110 bool disable_extblankadj; 1111 bool enable_idle_reg_checks; 1112 unsigned int static_screen_wait_frames; 1113 uint32_t pwm_freq; 1114 bool force_chroma_subsampling_1tap; 1115 unsigned int dcc_meta_propagation_delay_us; 1116 bool disable_422_left_edge_pixel; 1117 bool dml21_force_pstate_method; 1118 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1119 uint32_t dml21_disable_pstate_method_mask; 1120 union fw_assisted_mclk_switch_version fams_version; 1121 union dmub_fams2_global_feature_config fams2_config; 1122 unsigned int force_cositing; 1123 unsigned int disable_spl; 1124 unsigned int force_easf; 1125 unsigned int force_sharpness; 1126 unsigned int force_sharpness_level; 1127 unsigned int force_lls; 1128 bool notify_dpia_hr_bw; 1129 bool enable_ips_visual_confirm; 1130 unsigned int sharpen_policy; 1131 unsigned int scale_to_sharpness_policy; 1132 bool skip_full_updated_if_possible; 1133 unsigned int enable_oled_edp_power_up_opt; 1134 bool enable_hblank_borrow; 1135 bool force_subvp_df_throttle; 1136 uint32_t acpi_transition_bitmasks[MAX_PIPES]; 1137 }; 1138 1139 1140 /* Generic structure that can be used to query properties of DC. More fields 1141 * can be added as required. 1142 */ 1143 struct dc_current_properties { 1144 unsigned int cursor_size_limit; 1145 }; 1146 1147 enum frame_buffer_mode { 1148 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1149 FRAME_BUFFER_MODE_ZFB_ONLY, 1150 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1151 } ; 1152 1153 struct dchub_init_data { 1154 int64_t zfb_phys_addr_base; 1155 int64_t zfb_mc_base_addr; 1156 uint64_t zfb_size_in_byte; 1157 enum frame_buffer_mode fb_mode; 1158 bool dchub_initialzied; 1159 bool dchub_info_valid; 1160 }; 1161 1162 struct dml2_soc_bb; 1163 1164 struct dc_init_data { 1165 struct hw_asic_id asic_id; 1166 void *driver; /* ctx */ 1167 struct cgs_device *cgs_device; 1168 struct dc_bounding_box_overrides bb_overrides; 1169 1170 int num_virtual_links; 1171 /* 1172 * If 'vbios_override' not NULL, it will be called instead 1173 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1174 */ 1175 struct dc_bios *vbios_override; 1176 enum dce_environment dce_environment; 1177 1178 struct dmub_offload_funcs *dmub_if; 1179 struct dc_reg_helper_state *dmub_offload; 1180 1181 struct dc_config flags; 1182 uint64_t log_mask; 1183 1184 struct dpcd_vendor_signature vendor_signature; 1185 bool force_smu_not_present; 1186 /* 1187 * IP offset for run time initializaion of register addresses 1188 * 1189 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1190 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1191 * before them. 1192 */ 1193 uint32_t *dcn_reg_offsets; 1194 uint32_t *nbio_reg_offsets; 1195 uint32_t *clk_reg_offsets; 1196 void *bb_from_dmub; 1197 }; 1198 1199 struct dc_callback_init { 1200 struct cp_psp cp_psp; 1201 }; 1202 1203 struct dc *dc_create(const struct dc_init_data *init_params); 1204 void dc_hardware_init(struct dc *dc); 1205 1206 int dc_get_vmid_use_vector(struct dc *dc); 1207 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1208 /* Returns the number of vmids supported */ 1209 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1210 void dc_init_callbacks(struct dc *dc, 1211 const struct dc_callback_init *init_params); 1212 void dc_deinit_callbacks(struct dc *dc); 1213 void dc_destroy(struct dc **dc); 1214 1215 /* Surface Interfaces */ 1216 1217 enum { 1218 TRANSFER_FUNC_POINTS = 1025 1219 }; 1220 1221 struct dc_hdr_static_metadata { 1222 /* display chromaticities and white point in units of 0.00001 */ 1223 unsigned int chromaticity_green_x; 1224 unsigned int chromaticity_green_y; 1225 unsigned int chromaticity_blue_x; 1226 unsigned int chromaticity_blue_y; 1227 unsigned int chromaticity_red_x; 1228 unsigned int chromaticity_red_y; 1229 unsigned int chromaticity_white_point_x; 1230 unsigned int chromaticity_white_point_y; 1231 1232 uint32_t min_luminance; 1233 uint32_t max_luminance; 1234 uint32_t maximum_content_light_level; 1235 uint32_t maximum_frame_average_light_level; 1236 }; 1237 1238 enum dc_transfer_func_type { 1239 TF_TYPE_PREDEFINED, 1240 TF_TYPE_DISTRIBUTED_POINTS, 1241 TF_TYPE_BYPASS, 1242 TF_TYPE_HWPWL 1243 }; 1244 1245 struct dc_transfer_func_distributed_points { 1246 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1247 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1248 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1249 1250 uint16_t end_exponent; 1251 uint16_t x_point_at_y1_red; 1252 uint16_t x_point_at_y1_green; 1253 uint16_t x_point_at_y1_blue; 1254 }; 1255 1256 enum dc_transfer_func_predefined { 1257 TRANSFER_FUNCTION_SRGB, 1258 TRANSFER_FUNCTION_BT709, 1259 TRANSFER_FUNCTION_PQ, 1260 TRANSFER_FUNCTION_LINEAR, 1261 TRANSFER_FUNCTION_UNITY, 1262 TRANSFER_FUNCTION_HLG, 1263 TRANSFER_FUNCTION_HLG12, 1264 TRANSFER_FUNCTION_GAMMA22, 1265 TRANSFER_FUNCTION_GAMMA24, 1266 TRANSFER_FUNCTION_GAMMA26 1267 }; 1268 1269 1270 struct dc_transfer_func { 1271 struct kref refcount; 1272 enum dc_transfer_func_type type; 1273 enum dc_transfer_func_predefined tf; 1274 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1275 uint32_t sdr_ref_white_level; 1276 union { 1277 struct pwl_params pwl; 1278 struct dc_transfer_func_distributed_points tf_pts; 1279 }; 1280 }; 1281 1282 1283 union dc_3dlut_state { 1284 struct { 1285 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1286 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1287 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1288 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1289 uint32_t mpc_rmu1_mux:4; 1290 uint32_t mpc_rmu2_mux:4; 1291 uint32_t reserved:15; 1292 } bits; 1293 uint32_t raw; 1294 }; 1295 1296 1297 struct dc_3dlut { 1298 struct kref refcount; 1299 struct tetrahedral_params lut_3d; 1300 struct fixed31_32 hdr_multiplier; 1301 union dc_3dlut_state state; 1302 }; 1303 /* 1304 * This structure is filled in by dc_surface_get_status and contains 1305 * the last requested address and the currently active address so the called 1306 * can determine if there are any outstanding flips 1307 */ 1308 struct dc_plane_status { 1309 struct dc_plane_address requested_address; 1310 struct dc_plane_address current_address; 1311 bool is_flip_pending; 1312 bool is_right_eye; 1313 }; 1314 1315 union surface_update_flags { 1316 1317 struct { 1318 uint32_t addr_update:1; 1319 /* Medium updates */ 1320 uint32_t dcc_change:1; 1321 uint32_t color_space_change:1; 1322 uint32_t horizontal_mirror_change:1; 1323 uint32_t per_pixel_alpha_change:1; 1324 uint32_t global_alpha_change:1; 1325 uint32_t hdr_mult:1; 1326 uint32_t rotation_change:1; 1327 uint32_t swizzle_change:1; 1328 uint32_t scaling_change:1; 1329 uint32_t position_change:1; 1330 uint32_t in_transfer_func_change:1; 1331 uint32_t input_csc_change:1; 1332 uint32_t coeff_reduction_change:1; 1333 uint32_t output_tf_change:1; 1334 uint32_t pixel_format_change:1; 1335 uint32_t plane_size_change:1; 1336 uint32_t gamut_remap_change:1; 1337 1338 /* Full updates */ 1339 uint32_t new_plane:1; 1340 uint32_t bpp_change:1; 1341 uint32_t gamma_change:1; 1342 uint32_t bandwidth_change:1; 1343 uint32_t clock_change:1; 1344 uint32_t stereo_format_change:1; 1345 uint32_t lut_3d:1; 1346 uint32_t tmz_changed:1; 1347 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1348 uint32_t full_update:1; 1349 uint32_t sdr_white_level_nits:1; 1350 } bits; 1351 1352 uint32_t raw; 1353 }; 1354 1355 #define DC_REMOVE_PLANE_POINTERS 1 1356 1357 struct dc_plane_state { 1358 struct dc_plane_address address; 1359 struct dc_plane_flip_time time; 1360 bool triplebuffer_flips; 1361 struct scaling_taps scaling_quality; 1362 struct rect src_rect; 1363 struct rect dst_rect; 1364 struct rect clip_rect; 1365 1366 struct plane_size plane_size; 1367 struct dc_tiling_info tiling_info; 1368 1369 struct dc_plane_dcc_param dcc; 1370 1371 struct dc_gamma gamma_correction; 1372 struct dc_transfer_func in_transfer_func; 1373 struct dc_bias_and_scale bias_and_scale; 1374 struct dc_csc_transform input_csc_color_matrix; 1375 struct fixed31_32 coeff_reduction_factor; 1376 struct fixed31_32 hdr_mult; 1377 struct colorspace_transform gamut_remap_matrix; 1378 1379 // TODO: No longer used, remove 1380 struct dc_hdr_static_metadata hdr_static_ctx; 1381 1382 enum dc_color_space color_space; 1383 1384 struct dc_3dlut lut3d_func; 1385 struct dc_transfer_func in_shaper_func; 1386 struct dc_transfer_func blend_tf; 1387 1388 struct dc_transfer_func *gamcor_tf; 1389 enum surface_pixel_format format; 1390 enum dc_rotation_angle rotation; 1391 enum plane_stereo_format stereo_format; 1392 1393 bool is_tiling_rotated; 1394 bool per_pixel_alpha; 1395 bool pre_multiplied_alpha; 1396 bool global_alpha; 1397 int global_alpha_value; 1398 bool visible; 1399 bool flip_immediate; 1400 bool horizontal_mirror; 1401 int layer_index; 1402 1403 union surface_update_flags update_flags; 1404 bool flip_int_enabled; 1405 bool skip_manual_trigger; 1406 1407 /* private to DC core */ 1408 struct dc_plane_status status; 1409 struct dc_context *ctx; 1410 1411 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1412 bool force_full_update; 1413 1414 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1415 1416 /* private to dc_surface.c */ 1417 enum dc_irq_source irq_source; 1418 struct kref refcount; 1419 struct tg_color visual_confirm_color; 1420 1421 bool is_statically_allocated; 1422 enum chroma_cositing cositing; 1423 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1424 bool mcm_lut1d_enable; 1425 struct dc_cm2_func_luts mcm_luts; 1426 bool lut_bank_a; 1427 enum mpcc_movable_cm_location mcm_location; 1428 struct dc_csc_transform cursor_csc_color_matrix; 1429 bool adaptive_sharpness_en; 1430 int adaptive_sharpness_policy; 1431 int sharpness_level; 1432 enum linear_light_scaling linear_light_scaling; 1433 unsigned int sdr_white_level_nits; 1434 struct spl_sharpness_range sharpness_range; 1435 enum sharpness_range_source sharpness_source; 1436 }; 1437 1438 struct dc_plane_info { 1439 struct plane_size plane_size; 1440 struct dc_tiling_info tiling_info; 1441 struct dc_plane_dcc_param dcc; 1442 enum surface_pixel_format format; 1443 enum dc_rotation_angle rotation; 1444 enum plane_stereo_format stereo_format; 1445 enum dc_color_space color_space; 1446 bool horizontal_mirror; 1447 bool visible; 1448 bool per_pixel_alpha; 1449 bool pre_multiplied_alpha; 1450 bool global_alpha; 1451 int global_alpha_value; 1452 bool input_csc_enabled; 1453 int layer_index; 1454 enum chroma_cositing cositing; 1455 }; 1456 1457 #include "dc_stream.h" 1458 1459 struct dc_scratch_space { 1460 /* used to temporarily backup plane states of a stream during 1461 * dc update. The reason is that plane states are overwritten 1462 * with surface updates in dc update. Once they are overwritten 1463 * current state is no longer valid. We want to temporarily 1464 * store current value in plane states so we can still recover 1465 * a valid current state during dc update. 1466 */ 1467 struct dc_plane_state plane_states[MAX_SURFACES]; 1468 1469 struct dc_stream_state stream_state; 1470 }; 1471 1472 /* 1473 * A link contains one or more sinks and their connected status. 1474 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1475 */ 1476 struct dc_link { 1477 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1478 unsigned int sink_count; 1479 struct dc_sink *local_sink; 1480 unsigned int link_index; 1481 enum dc_connection_type type; 1482 enum signal_type connector_signal; 1483 enum dc_irq_source irq_source_hpd; 1484 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1485 enum dc_irq_source irq_source_read_request;/* Read Request */ 1486 1487 bool is_hpd_filter_disabled; 1488 bool dp_ss_off; 1489 1490 /** 1491 * @link_state_valid: 1492 * 1493 * If there is no link and local sink, this variable should be set to 1494 * false. Otherwise, it should be set to true; usually, the function 1495 * core_link_enable_stream sets this field to true. 1496 */ 1497 bool link_state_valid; 1498 bool aux_access_disabled; 1499 bool sync_lt_in_progress; 1500 bool skip_stream_reenable; 1501 bool is_internal_display; 1502 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1503 bool is_dig_mapping_flexible; 1504 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1505 bool is_hpd_pending; /* Indicates a new received hpd */ 1506 1507 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1508 * for every link training. This is incompatible with DP LL compliance automation, 1509 * which expects the same link settings to be used every retry on a link loss. 1510 * This flag is used to skip the fallback when link loss occurs during automation. 1511 */ 1512 bool skip_fallback_on_link_loss; 1513 1514 bool edp_sink_present; 1515 1516 struct dp_trace dp_trace; 1517 1518 /* caps is the same as reported_link_cap. link_traing use 1519 * reported_link_cap. Will clean up. TODO 1520 */ 1521 struct dc_link_settings reported_link_cap; 1522 struct dc_link_settings verified_link_cap; 1523 struct dc_link_settings cur_link_settings; 1524 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1525 struct dc_link_settings preferred_link_setting; 1526 /* preferred_training_settings are override values that 1527 * come from DM. DM is responsible for the memory 1528 * management of the override pointers. 1529 */ 1530 struct dc_link_training_overrides preferred_training_settings; 1531 struct dp_audio_test_data audio_test_data; 1532 1533 uint8_t ddc_hw_inst; 1534 1535 uint8_t hpd_src; 1536 1537 uint8_t link_enc_hw_inst; 1538 /* DIG link encoder ID. Used as index in link encoder resource pool. 1539 * For links with fixed mapping to DIG, this is not changed after dc_link 1540 * object creation. 1541 */ 1542 enum engine_id eng_id; 1543 enum engine_id dpia_preferred_eng_id; 1544 1545 bool test_pattern_enabled; 1546 /* Pending/Current test pattern are only used to perform and track 1547 * FIXED_VS retimer test pattern/lane adjustment override state. 1548 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1549 * to perform specific lane adjust overrides before setting certain 1550 * PHY test patterns. In cases when lane adjust and set test pattern 1551 * calls are not performed atomically (i.e. performing link training), 1552 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1553 * and current_test_pattern will contain required context for any future 1554 * set pattern/set lane adjust to transition between override state(s). 1555 * */ 1556 enum dp_test_pattern current_test_pattern; 1557 enum dp_test_pattern pending_test_pattern; 1558 1559 union compliance_test_state compliance_test_state; 1560 1561 void *priv; 1562 1563 struct ddc_service *ddc; 1564 1565 enum dp_panel_mode panel_mode; 1566 bool aux_mode; 1567 1568 /* Private to DC core */ 1569 1570 const struct dc *dc; 1571 1572 struct dc_context *ctx; 1573 1574 struct panel_cntl *panel_cntl; 1575 struct link_encoder *link_enc; 1576 struct graphics_object_id link_id; 1577 /* Endpoint type distinguishes display endpoints which do not have entries 1578 * in the BIOS connector table from those that do. Helps when tracking link 1579 * encoder to display endpoint assignments. 1580 */ 1581 enum display_endpoint_type ep_type; 1582 union ddi_channel_mapping ddi_channel_mapping; 1583 struct connector_device_tag_info device_tag; 1584 struct dpcd_caps dpcd_caps; 1585 uint32_t dongle_max_pix_clk; 1586 unsigned short chip_caps; 1587 unsigned int dpcd_sink_count; 1588 struct hdcp_caps hdcp_caps; 1589 enum edp_revision edp_revision; 1590 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1591 1592 struct psr_settings psr_settings; 1593 struct replay_settings replay_settings; 1594 1595 /* Drive settings read from integrated info table */ 1596 struct dc_lane_settings bios_forced_drive_settings; 1597 1598 /* Vendor specific LTTPR workaround variables */ 1599 uint8_t vendor_specific_lttpr_link_rate_wa; 1600 bool apply_vendor_specific_lttpr_link_rate_wa; 1601 1602 /* MST record stream using this link */ 1603 struct link_flags { 1604 bool dp_keep_receiver_powered; 1605 bool dp_skip_DID2; 1606 bool dp_skip_reset_segment; 1607 bool dp_skip_fs_144hz; 1608 bool dp_mot_reset_segment; 1609 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1610 bool dpia_mst_dsc_always_on; 1611 /* Forced DPIA into TBT3 compatibility mode. */ 1612 bool dpia_forced_tbt3_mode; 1613 bool dongle_mode_timing_override; 1614 bool blank_stream_on_ocs_change; 1615 bool read_dpcd204h_on_irq_hpd; 1616 bool force_dp_ffe_preset; 1617 bool skip_phy_ssc_reduction; 1618 } wa_flags; 1619 union dc_dp_ffe_preset forced_dp_ffe_preset; 1620 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1621 1622 struct dc_link_status link_status; 1623 struct dprx_states dprx_states; 1624 1625 struct gpio *hpd_gpio; 1626 enum dc_link_fec_state fec_state; 1627 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1628 1629 struct dc_panel_config panel_config; 1630 struct phy_state phy_state; 1631 uint32_t phy_transition_bitmask; 1632 // BW ALLOCATON USB4 ONLY 1633 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1634 bool skip_implict_edp_power_control; 1635 enum backlight_control_type backlight_control_type; 1636 }; 1637 1638 struct dc { 1639 struct dc_debug_options debug; 1640 struct dc_versions versions; 1641 struct dc_caps caps; 1642 struct dc_cap_funcs cap_funcs; 1643 struct dc_config config; 1644 struct dc_bounding_box_overrides bb_overrides; 1645 struct dc_bug_wa work_arounds; 1646 struct dc_context *ctx; 1647 struct dc_phy_addr_space_config vm_pa_config; 1648 1649 uint8_t link_count; 1650 struct dc_link *links[MAX_LINKS]; 1651 uint8_t lowest_dpia_link_index; 1652 struct link_service *link_srv; 1653 1654 struct dc_state *current_state; 1655 struct resource_pool *res_pool; 1656 1657 struct clk_mgr *clk_mgr; 1658 1659 /* Display Engine Clock levels */ 1660 struct dm_pp_clock_levels sclk_lvls; 1661 1662 /* Inputs into BW and WM calculations. */ 1663 struct bw_calcs_dceip *bw_dceip; 1664 struct bw_calcs_vbios *bw_vbios; 1665 struct dcn_soc_bounding_box *dcn_soc; 1666 struct dcn_ip_params *dcn_ip; 1667 struct display_mode_lib dml; 1668 1669 /* HW functions */ 1670 struct hw_sequencer_funcs hwss; 1671 struct dce_hwseq *hwseq; 1672 1673 /* Require to optimize clocks and bandwidth for added/removed planes */ 1674 bool optimized_required; 1675 bool wm_optimized_required; 1676 bool idle_optimizations_allowed; 1677 bool enable_c20_dtm_b0; 1678 1679 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1680 1681 /* FBC compressor */ 1682 struct compressor *fbc_compressor; 1683 1684 struct dc_debug_data debug_data; 1685 struct dpcd_vendor_signature vendor_signature; 1686 1687 const char *build_id; 1688 struct vm_helper *vm_helper; 1689 1690 uint32_t *dcn_reg_offsets; 1691 uint32_t *nbio_reg_offsets; 1692 uint32_t *clk_reg_offsets; 1693 1694 /* Scratch memory */ 1695 struct { 1696 struct { 1697 /* 1698 * For matching clock_limits table in driver with table 1699 * from PMFW. 1700 */ 1701 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1702 } update_bw_bounding_box; 1703 struct dc_scratch_space current_state; 1704 struct dc_scratch_space new_state; 1705 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1706 struct dc_link temp_link; 1707 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1708 } scratch; 1709 1710 struct dml2_configuration_options dml2_options; 1711 struct dml2_configuration_options dml2_dc_power_options; 1712 enum dc_acpi_cm_power_state power_state; 1713 1714 }; 1715 1716 struct dc_scaling_info { 1717 struct rect src_rect; 1718 struct rect dst_rect; 1719 struct rect clip_rect; 1720 struct scaling_taps scaling_quality; 1721 }; 1722 1723 struct dc_fast_update { 1724 const struct dc_flip_addrs *flip_addr; 1725 const struct dc_gamma *gamma; 1726 const struct colorspace_transform *gamut_remap_matrix; 1727 const struct dc_csc_transform *input_csc_color_matrix; 1728 const struct fixed31_32 *coeff_reduction_factor; 1729 struct dc_transfer_func *out_transfer_func; 1730 struct dc_csc_transform *output_csc_transform; 1731 const struct dc_csc_transform *cursor_csc_color_matrix; 1732 }; 1733 1734 struct dc_surface_update { 1735 struct dc_plane_state *surface; 1736 1737 /* isr safe update parameters. null means no updates */ 1738 const struct dc_flip_addrs *flip_addr; 1739 const struct dc_plane_info *plane_info; 1740 const struct dc_scaling_info *scaling_info; 1741 struct fixed31_32 hdr_mult; 1742 /* following updates require alloc/sleep/spin that is not isr safe, 1743 * null means no updates 1744 */ 1745 const struct dc_gamma *gamma; 1746 const struct dc_transfer_func *in_transfer_func; 1747 1748 const struct dc_csc_transform *input_csc_color_matrix; 1749 const struct fixed31_32 *coeff_reduction_factor; 1750 const struct dc_transfer_func *func_shaper; 1751 const struct dc_3dlut *lut3d_func; 1752 const struct dc_transfer_func *blend_tf; 1753 const struct colorspace_transform *gamut_remap_matrix; 1754 /* 1755 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1756 * 1757 * change cm2_params.component_settings: Full update 1758 * change cm2_params.cm2_luts: Fast update 1759 */ 1760 const struct dc_cm2_parameters *cm2_params; 1761 const struct dc_csc_transform *cursor_csc_color_matrix; 1762 unsigned int sdr_white_level_nits; 1763 struct dc_bias_and_scale bias_and_scale; 1764 }; 1765 1766 /* 1767 * Create a new surface with default parameters; 1768 */ 1769 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1770 void dc_gamma_release(struct dc_gamma **dc_gamma); 1771 struct dc_gamma *dc_create_gamma(void); 1772 1773 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1774 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1775 struct dc_transfer_func *dc_create_transfer_func(void); 1776 1777 struct dc_3dlut *dc_create_3dlut_func(void); 1778 void dc_3dlut_func_release(struct dc_3dlut *lut); 1779 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1780 1781 void dc_post_update_surfaces_to_stream( 1782 struct dc *dc); 1783 1784 #include "dc_stream.h" 1785 1786 /** 1787 * struct dc_validation_set - Struct to store surface/stream associations for validation 1788 */ 1789 struct dc_validation_set { 1790 /** 1791 * @stream: Stream state properties 1792 */ 1793 struct dc_stream_state *stream; 1794 1795 /** 1796 * @plane_states: Surface state 1797 */ 1798 struct dc_plane_state *plane_states[MAX_SURFACES]; 1799 1800 /** 1801 * @plane_count: Total of active planes 1802 */ 1803 uint8_t plane_count; 1804 }; 1805 1806 bool dc_validate_boot_timing(const struct dc *dc, 1807 const struct dc_sink *sink, 1808 struct dc_crtc_timing *crtc_timing); 1809 1810 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1811 1812 enum dc_status dc_validate_with_context(struct dc *dc, 1813 const struct dc_validation_set set[], 1814 int set_count, 1815 struct dc_state *context, 1816 enum dc_validate_mode validate_mode); 1817 1818 bool dc_set_generic_gpio_for_stereo(bool enable, 1819 struct gpio_service *gpio_service); 1820 1821 enum dc_status dc_validate_global_state( 1822 struct dc *dc, 1823 struct dc_state *new_ctx, 1824 enum dc_validate_mode validate_mode); 1825 1826 bool dc_acquire_release_mpc_3dlut( 1827 struct dc *dc, bool acquire, 1828 struct dc_stream_state *stream, 1829 struct dc_3dlut **lut, 1830 struct dc_transfer_func **shaper); 1831 1832 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1833 void get_audio_check(struct audio_info *aud_modes, 1834 struct audio_check *aud_chk); 1835 1836 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1837 void populate_fast_updates(struct dc_fast_update *fast_update, 1838 struct dc_surface_update *srf_updates, 1839 int surface_count, 1840 struct dc_stream_update *stream_update); 1841 /* 1842 * Set up streams and links associated to drive sinks 1843 * The streams parameter is an absolute set of all active streams. 1844 * 1845 * After this call: 1846 * Phy, Encoder, Timing Generator are programmed and enabled. 1847 * New streams are enabled with blank stream; no memory read. 1848 */ 1849 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1850 1851 1852 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1853 struct dc_stream_state *stream, 1854 int mpcc_inst); 1855 1856 1857 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1858 1859 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1860 1861 /* The function returns minimum bandwidth required to drive a given timing 1862 * return - minimum required timing bandwidth in kbps. 1863 */ 1864 uint32_t dc_bandwidth_in_kbps_from_timing( 1865 const struct dc_crtc_timing *timing, 1866 const enum dc_link_encoding_format link_encoding); 1867 1868 /* Link Interfaces */ 1869 /* Return an enumerated dc_link. 1870 * dc_link order is constant and determined at 1871 * boot time. They cannot be created or destroyed. 1872 * Use dc_get_caps() to get number of links. 1873 */ 1874 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1875 1876 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1877 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1878 const struct dc_link *link, 1879 unsigned int *inst_out); 1880 1881 /* Return an array of link pointers to edp links. */ 1882 void dc_get_edp_links(const struct dc *dc, 1883 struct dc_link **edp_links, 1884 int *edp_num); 1885 1886 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1887 bool powerOn); 1888 1889 /* The function initiates detection handshake over the given link. It first 1890 * determines if there are display connections over the link. If so it initiates 1891 * detection protocols supported by the connected receiver device. The function 1892 * contains protocol specific handshake sequences which are sometimes mandatory 1893 * to establish a proper connection between TX and RX. So it is always 1894 * recommended to call this function as the first link operation upon HPD event 1895 * or power up event. Upon completion, the function will update link structure 1896 * in place based on latest RX capabilities. The function may also cause dpms 1897 * to be reset to off for all currently enabled streams to the link. It is DM's 1898 * responsibility to serialize detection and DPMS updates. 1899 * 1900 * @reason - Indicate which event triggers this detection. dc may customize 1901 * detection flow depending on the triggering events. 1902 * return false - if detection is not fully completed. This could happen when 1903 * there is an unrecoverable error during detection or detection is partially 1904 * completed (detection has been delegated to dm mst manager ie. 1905 * link->connection_type == dc_connection_mst_branch when returning false). 1906 * return true - detection is completed, link has been fully updated with latest 1907 * detection result. 1908 */ 1909 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1910 1911 struct dc_sink_init_data; 1912 1913 /* When link connection type is dc_connection_mst_branch, remote sink can be 1914 * added to the link. The interface creates a remote sink and associates it with 1915 * current link. The sink will be retained by link until remove remote sink is 1916 * called. 1917 * 1918 * @dc_link - link the remote sink will be added to. 1919 * @edid - byte array of EDID raw data. 1920 * @len - size of the edid in byte 1921 * @init_data - 1922 */ 1923 struct dc_sink *dc_link_add_remote_sink( 1924 struct dc_link *dc_link, 1925 const uint8_t *edid, 1926 int len, 1927 struct dc_sink_init_data *init_data); 1928 1929 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1930 * @link - link the sink should be removed from 1931 * @sink - sink to be removed. 1932 */ 1933 void dc_link_remove_remote_sink( 1934 struct dc_link *link, 1935 struct dc_sink *sink); 1936 1937 /* Enable HPD interrupt handler for a given link */ 1938 void dc_link_enable_hpd(const struct dc_link *link); 1939 1940 /* Disable HPD interrupt handler for a given link */ 1941 void dc_link_disable_hpd(const struct dc_link *link); 1942 1943 /* determine if there is a sink connected to the link 1944 * 1945 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1946 * return - false if an unexpected error occurs, true otherwise. 1947 * 1948 * NOTE: This function doesn't detect downstream sink connections i.e 1949 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1950 * return dc_connection_single if the branch device is connected despite of 1951 * downstream sink's connection status. 1952 */ 1953 bool dc_link_detect_connection_type(struct dc_link *link, 1954 enum dc_connection_type *type); 1955 1956 /* query current hpd pin value 1957 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1958 * 1959 */ 1960 bool dc_link_get_hpd_state(struct dc_link *link); 1961 1962 /* Getter for cached link status from given link */ 1963 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1964 1965 /* enable/disable hardware HPD filter. 1966 * 1967 * @link - The link the HPD pin is associated with. 1968 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1969 * handler once after no HPD change has been detected within dc default HPD 1970 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1971 * pulses within default HPD interval, no HPD event will be received until HPD 1972 * toggles have stopped. Then HPD event will be queued to irq handler once after 1973 * dc default HPD filtering interval since last HPD event. 1974 * 1975 * @enable = false - disable hardware HPD filter. HPD event will be queued 1976 * immediately to irq handler after no HPD change has been detected within 1977 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1978 */ 1979 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1980 1981 /* submit i2c read/write payloads through ddc channel 1982 * @link_index - index to a link with ddc in i2c mode 1983 * @cmd - i2c command structure 1984 * return - true if success, false otherwise. 1985 */ 1986 bool dc_submit_i2c( 1987 struct dc *dc, 1988 uint32_t link_index, 1989 struct i2c_command *cmd); 1990 1991 /* submit i2c read/write payloads through oem channel 1992 * @link_index - index to a link with ddc in i2c mode 1993 * @cmd - i2c command structure 1994 * return - true if success, false otherwise. 1995 */ 1996 bool dc_submit_i2c_oem( 1997 struct dc *dc, 1998 struct i2c_command *cmd); 1999 2000 enum aux_return_code_type; 2001 /* Attempt to transfer the given aux payload. This function does not perform 2002 * retries or handle error states. The reply is returned in the payload->reply 2003 * and the result through operation_result. Returns the number of bytes 2004 * transferred,or -1 on a failure. 2005 */ 2006 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 2007 struct aux_payload *payload, 2008 enum aux_return_code_type *operation_result); 2009 2010 struct ddc_service * 2011 dc_get_oem_i2c_device(struct dc *dc); 2012 2013 bool dc_is_oem_i2c_device_present( 2014 struct dc *dc, 2015 size_t slave_address 2016 ); 2017 2018 /* return true if the connected receiver supports the hdcp version */ 2019 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 2020 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 2021 2022 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 2023 * 2024 * TODO - When defer_handling is true the function will have a different purpose. 2025 * It no longer does complete hpd rx irq handling. We should create a separate 2026 * interface specifically for this case. 2027 * 2028 * Return: 2029 * true - Downstream port status changed. DM should call DC to do the 2030 * detection. 2031 * false - no change in Downstream port status. No further action required 2032 * from DM. 2033 */ 2034 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 2035 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 2036 bool defer_handling, bool *has_left_work); 2037 /* handle DP specs define test automation sequence*/ 2038 void dc_link_dp_handle_automated_test(struct dc_link *link); 2039 2040 /* handle DP Link loss sequence and try to recover RX link loss with best 2041 * effort 2042 */ 2043 void dc_link_dp_handle_link_loss(struct dc_link *link); 2044 2045 /* Determine if hpd rx irq should be handled or ignored 2046 * return true - hpd rx irq should be handled. 2047 * return false - it is safe to ignore hpd rx irq event 2048 */ 2049 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 2050 2051 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 2052 * @link - link the hpd irq data associated with 2053 * @hpd_irq_dpcd_data - input hpd irq data 2054 * return - true if hpd irq data indicates a link lost 2055 */ 2056 bool dc_link_check_link_loss_status(struct dc_link *link, 2057 union hpd_irq_data *hpd_irq_dpcd_data); 2058 2059 /* Read hpd rx irq data from a given link 2060 * @link - link where the hpd irq data should be read from 2061 * @irq_data - output hpd irq data 2062 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 2063 * read has failed. 2064 */ 2065 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 2066 struct dc_link *link, 2067 union hpd_irq_data *irq_data); 2068 2069 /* The function clears recorded DP RX states in the link. DM should call this 2070 * function when it is resuming from S3 power state to previously connected links. 2071 * 2072 * TODO - in the future we should consider to expand link resume interface to 2073 * support clearing previous rx states. So we don't have to rely on dm to call 2074 * this interface explicitly. 2075 */ 2076 void dc_link_clear_dprx_states(struct dc_link *link); 2077 2078 /* Destruct the mst topology of the link and reset the allocated payload table 2079 * 2080 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2081 * still wants to reset MST topology on an unplug event */ 2082 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2083 2084 /* The function calculates effective DP link bandwidth when a given link is 2085 * using the given link settings. 2086 * 2087 * return - total effective link bandwidth in kbps. 2088 */ 2089 uint32_t dc_link_bandwidth_kbps( 2090 const struct dc_link *link, 2091 const struct dc_link_settings *link_setting); 2092 2093 struct dp_audio_bandwidth_params { 2094 const struct dc_crtc_timing *crtc_timing; 2095 enum dp_link_encoding link_encoding; 2096 uint32_t channel_count; 2097 uint32_t sample_rate_hz; 2098 }; 2099 2100 /* The function calculates the minimum size of hblank (in bytes) needed to 2101 * support the specified channel count and sample rate combination, given the 2102 * link encoding and timing to be used. This calculation is not supported 2103 * for 8b/10b SST. 2104 * 2105 * return - min hblank size in bytes, 0 if 8b/10b SST. 2106 */ 2107 uint32_t dc_link_required_hblank_size_bytes( 2108 const struct dc_link *link, 2109 struct dp_audio_bandwidth_params *audio_params); 2110 2111 /* The function takes a snapshot of current link resource allocation state 2112 * @dc: pointer to dc of the dm calling this 2113 * @map: a dc link resource snapshot defined internally to dc. 2114 * 2115 * DM needs to capture a snapshot of current link resource allocation mapping 2116 * and store it in its persistent storage. 2117 * 2118 * Some of the link resource is using first come first serve policy. 2119 * The allocation mapping depends on original hotplug order. This information 2120 * is lost after driver is loaded next time. The snapshot is used in order to 2121 * restore link resource to its previous state so user will get consistent 2122 * link capability allocation across reboot. 2123 * 2124 */ 2125 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2126 2127 /* This function restores link resource allocation state from a snapshot 2128 * @dc: pointer to dc of the dm calling this 2129 * @map: a dc link resource snapshot defined internally to dc. 2130 * 2131 * DM needs to call this function after initial link detection on boot and 2132 * before first commit streams to restore link resource allocation state 2133 * from previous boot session. 2134 * 2135 * Some of the link resource is using first come first serve policy. 2136 * The allocation mapping depends on original hotplug order. This information 2137 * is lost after driver is loaded next time. The snapshot is used in order to 2138 * restore link resource to its previous state so user will get consistent 2139 * link capability allocation across reboot. 2140 * 2141 */ 2142 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2143 2144 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2145 * interface i.e stream_update->dsc_config 2146 */ 2147 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2148 2149 /* translate a raw link rate data to bandwidth in kbps */ 2150 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2151 2152 /* determine the optimal bandwidth given link and required bw. 2153 * @link - current detected link 2154 * @req_bw - requested bandwidth in kbps 2155 * @link_settings - returned most optimal link settings that can fit the 2156 * requested bandwidth 2157 * return - false if link can't support requested bandwidth, true if link 2158 * settings is found. 2159 */ 2160 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2161 struct dc_link_settings *link_settings, 2162 uint32_t req_bw); 2163 2164 /* return the max dp link settings can be driven by the link without considering 2165 * connected RX device and its capability 2166 */ 2167 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2168 struct dc_link_settings *max_link_enc_cap); 2169 2170 /* determine when the link is driving MST mode, what DP link channel coding 2171 * format will be used. The decision will remain unchanged until next HPD event. 2172 * 2173 * @link - a link with DP RX connection 2174 * return - if stream is committed to this link with MST signal type, type of 2175 * channel coding format dc will choose. 2176 */ 2177 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2178 const struct dc_link *link); 2179 2180 /* get max dp link settings the link can enable with all things considered. (i.e 2181 * TX/RX/Cable capabilities and dp override policies. 2182 * 2183 * @link - a link with DP RX connection 2184 * return - max dp link settings the link can enable. 2185 * 2186 */ 2187 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2188 2189 /* Get the highest encoding format that the link supports; highest meaning the 2190 * encoding format which supports the maximum bandwidth. 2191 * 2192 * @link - a link with DP RX connection 2193 * return - highest encoding format link supports. 2194 */ 2195 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2196 2197 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2198 * to a link with dp connector signal type. 2199 * @link - a link with dp connector signal type 2200 * return - true if connected, false otherwise 2201 */ 2202 bool dc_link_is_dp_sink_present(struct dc_link *link); 2203 2204 /* Force DP lane settings update to main-link video signal and notify the change 2205 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2206 * tuning purpose. The interface assumes link has already been enabled with DP 2207 * signal. 2208 * 2209 * @lt_settings - a container structure with desired hw_lane_settings 2210 */ 2211 void dc_link_set_drive_settings(struct dc *dc, 2212 struct link_training_settings *lt_settings, 2213 struct dc_link *link); 2214 2215 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2216 * test or debugging purpose. The test pattern will remain until next un-plug. 2217 * 2218 * @link - active link with DP signal output enabled. 2219 * @test_pattern - desired test pattern to output. 2220 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2221 * @test_pattern_color_space - for video test pattern choose a desired color 2222 * space. 2223 * @p_link_settings - For PHY pattern choose a desired link settings 2224 * @p_custom_pattern - some test pattern will require a custom input to 2225 * customize some pattern details. Otherwise keep it to NULL. 2226 * @cust_pattern_size - size of the custom pattern input. 2227 * 2228 */ 2229 bool dc_link_dp_set_test_pattern( 2230 struct dc_link *link, 2231 enum dp_test_pattern test_pattern, 2232 enum dp_test_pattern_color_space test_pattern_color_space, 2233 const struct link_training_settings *p_link_settings, 2234 const unsigned char *p_custom_pattern, 2235 unsigned int cust_pattern_size); 2236 2237 /* Force DP link settings to always use a specific value until reboot to a 2238 * specific link. If link has already been enabled, the interface will also 2239 * switch to desired link settings immediately. This is a debug interface to 2240 * generic dp issue trouble shooting. 2241 */ 2242 void dc_link_set_preferred_link_settings(struct dc *dc, 2243 struct dc_link_settings *link_setting, 2244 struct dc_link *link); 2245 2246 /* Force DP link to customize a specific link training behavior by overriding to 2247 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2248 * display specific link training issues or apply some display specific 2249 * workaround in link training. 2250 * 2251 * @link_settings - if not NULL, force preferred link settings to the link. 2252 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2253 * will apply this particular override in future link training. If NULL is 2254 * passed in, dc resets previous overrides. 2255 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2256 * training settings. 2257 */ 2258 void dc_link_set_preferred_training_settings(struct dc *dc, 2259 struct dc_link_settings *link_setting, 2260 struct dc_link_training_overrides *lt_overrides, 2261 struct dc_link *link, 2262 bool skip_immediate_retrain); 2263 2264 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2265 bool dc_link_is_fec_supported(const struct dc_link *link); 2266 2267 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2268 * link enablement. 2269 * return - true if FEC should be enabled, false otherwise. 2270 */ 2271 bool dc_link_should_enable_fec(const struct dc_link *link); 2272 2273 /* determine lttpr mode the current link should be enabled with a specific link 2274 * settings. 2275 */ 2276 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2277 struct dc_link_settings *link_setting); 2278 2279 /* Force DP RX to update its power state. 2280 * NOTE: this interface doesn't update dp main-link. Calling this function will 2281 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2282 * RX power state back upon finish DM specific execution requiring DP RX in a 2283 * specific power state. 2284 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2285 * state. 2286 */ 2287 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2288 2289 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2290 * current value read from extended receiver cap from 02200h - 0220Fh. 2291 * Some DP RX has problems of providing accurate DP receiver caps from extended 2292 * field, this interface is a workaround to revert link back to use base caps. 2293 */ 2294 void dc_link_overwrite_extended_receiver_cap( 2295 struct dc_link *link); 2296 2297 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2298 bool wait_for_hpd); 2299 2300 /* Set backlight level of an embedded panel (eDP, LVDS). 2301 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2302 * and 16 bit fractional, where 1.0 is max backlight value. 2303 */ 2304 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2305 struct set_backlight_level_params *backlight_level_params); 2306 2307 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2308 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2309 bool isHDR, 2310 uint32_t backlight_millinits, 2311 uint32_t transition_time_in_ms); 2312 2313 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2314 uint32_t *backlight_millinits, 2315 uint32_t *backlight_millinits_peak); 2316 2317 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2318 2319 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2320 2321 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2322 bool wait, bool force_static, const unsigned int *power_opts); 2323 2324 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2325 2326 bool dc_link_setup_psr(struct dc_link *dc_link, 2327 const struct dc_stream_state *stream, struct psr_config *psr_config, 2328 struct psr_context *psr_context); 2329 2330 /* 2331 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2332 * 2333 * @link: pointer to the dc_link struct instance 2334 * @enable: enable(active) or disable(inactive) replay 2335 * @wait: state transition need to wait the active set completed. 2336 * @force_static: force disable(inactive) the replay 2337 * @power_opts: set power optimazation parameters to DMUB. 2338 * 2339 * return: allow Replay active will return true, else will return false. 2340 */ 2341 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2342 bool wait, bool force_static, const unsigned int *power_opts); 2343 2344 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2345 2346 /* On eDP links this function call will stall until T12 has elapsed. 2347 * If the panel is not in power off state, this function will return 2348 * immediately. 2349 */ 2350 bool dc_link_wait_for_t12(struct dc_link *link); 2351 2352 /* Determine if dp trace has been initialized to reflect upto date result * 2353 * return - true if trace is initialized and has valid data. False dp trace 2354 * doesn't have valid result. 2355 */ 2356 bool dc_dp_trace_is_initialized(struct dc_link *link); 2357 2358 /* Query a dp trace flag to indicate if the current dp trace data has been 2359 * logged before 2360 */ 2361 bool dc_dp_trace_is_logged(struct dc_link *link, 2362 bool in_detection); 2363 2364 /* Set dp trace flag to indicate whether DM has already logged the current dp 2365 * trace data. DM can set is_logged to true upon logging and check 2366 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2367 */ 2368 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2369 bool in_detection, 2370 bool is_logged); 2371 2372 /* Obtain driver time stamp for last dp link training end. The time stamp is 2373 * formatted based on dm_get_timestamp DM function. 2374 * @in_detection - true to get link training end time stamp of last link 2375 * training in detection sequence. false to get link training end time stamp 2376 * of last link training in commit (dpms) sequence 2377 */ 2378 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2379 bool in_detection); 2380 2381 /* Get how many link training attempts dc has done with latest sequence. 2382 * @in_detection - true to get link training count of last link 2383 * training in detection sequence. false to get link training count of last link 2384 * training in commit (dpms) sequence 2385 */ 2386 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2387 bool in_detection); 2388 2389 /* Get how many link loss has happened since last link training attempts */ 2390 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2391 2392 /* 2393 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2394 */ 2395 /* 2396 * Send a request from DP-Tx requesting to allocate BW remotely after 2397 * allocating it locally. This will get processed by CM and a CB function 2398 * will be called. 2399 * 2400 * @link: pointer to the dc_link struct instance 2401 * @req_bw: The requested bw in Kbyte to allocated 2402 * 2403 * return: none 2404 */ 2405 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2406 2407 /* 2408 * Handle the USB4 BW Allocation related functionality here: 2409 * Plug => Try to allocate max bw from timing parameters supported by the sink 2410 * Unplug => de-allocate bw 2411 * 2412 * @link: pointer to the dc_link struct instance 2413 * @peak_bw: Peak bw used by the link/sink 2414 * 2415 */ 2416 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2417 struct dc_link *link, int peak_bw); 2418 2419 /* 2420 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2421 * available BW for each host router 2422 * 2423 * @dc: pointer to dc struct 2424 * @stream: pointer to all possible streams 2425 * @count: number of valid DPIA streams 2426 * 2427 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2428 */ 2429 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2430 const unsigned int count); 2431 2432 /* 2433 * Calculates the DP tunneling bandwidth required for the stream timing 2434 * and aggregates the stream bandwidth for the respective DP tunneling link 2435 * 2436 * return: dc_status 2437 */ 2438 enum dc_status dc_link_validate_dp_tunneling_bandwidth(const struct dc *dc, const struct dc_state *new_ctx); 2439 2440 /* Sink Interfaces - A sink corresponds to a display output device */ 2441 2442 struct dc_container_id { 2443 // 128bit GUID in binary form 2444 unsigned char guid[16]; 2445 // 8 byte port ID -> ELD.PortID 2446 unsigned int portId[2]; 2447 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2448 unsigned short manufacturerName; 2449 // 2 byte product code -> ELD.ProductCode 2450 unsigned short productCode; 2451 }; 2452 2453 2454 struct dc_sink_dsc_caps { 2455 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2456 // 'false' if they are sink's DSC caps 2457 bool is_virtual_dpcd_dsc; 2458 // 'true' if MST topology supports DSC passthrough for sink 2459 // 'false' if MST topology does not support DSC passthrough 2460 bool is_dsc_passthrough_supported; 2461 struct dsc_dec_dpcd_caps dsc_dec_caps; 2462 }; 2463 2464 struct dc_sink_hblank_expansion_caps { 2465 // 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology), 2466 // 'false' if they are sink's HBlank expansion caps 2467 bool is_virtual_dpcd_hblank_expansion; 2468 struct hblank_expansion_dpcd_caps dpcd_caps; 2469 }; 2470 2471 struct dc_sink_fec_caps { 2472 bool is_rx_fec_supported; 2473 bool is_topology_fec_supported; 2474 }; 2475 2476 struct scdc_caps { 2477 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2478 union hdmi_scdc_device_id_data device_id; 2479 }; 2480 2481 /* 2482 * The sink structure contains EDID and other display device properties 2483 */ 2484 struct dc_sink { 2485 enum signal_type sink_signal; 2486 struct dc_edid dc_edid; /* raw edid */ 2487 struct dc_edid_caps edid_caps; /* parse display caps */ 2488 struct dc_container_id *dc_container_id; 2489 uint32_t dongle_max_pix_clk; 2490 void *priv; 2491 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2492 bool converter_disable_audio; 2493 2494 struct scdc_caps scdc_caps; 2495 struct dc_sink_dsc_caps dsc_caps; 2496 struct dc_sink_fec_caps fec_caps; 2497 struct dc_sink_hblank_expansion_caps hblank_expansion_caps; 2498 2499 bool is_vsc_sdp_colorimetry_supported; 2500 2501 /* private to DC core */ 2502 struct dc_link *link; 2503 struct dc_context *ctx; 2504 2505 uint32_t sink_id; 2506 2507 /* private to dc_sink.c */ 2508 // refcount must be the last member in dc_sink, since we want the 2509 // sink structure to be logically cloneable up to (but not including) 2510 // refcount 2511 struct kref refcount; 2512 }; 2513 2514 void dc_sink_retain(struct dc_sink *sink); 2515 void dc_sink_release(struct dc_sink *sink); 2516 2517 struct dc_sink_init_data { 2518 enum signal_type sink_signal; 2519 struct dc_link *link; 2520 uint32_t dongle_max_pix_clk; 2521 bool converter_disable_audio; 2522 }; 2523 2524 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2525 2526 /* Newer interfaces */ 2527 struct dc_cursor { 2528 struct dc_plane_address address; 2529 struct dc_cursor_attributes attributes; 2530 }; 2531 2532 2533 /* Interrupt interfaces */ 2534 enum dc_irq_source dc_interrupt_to_irq_source( 2535 struct dc *dc, 2536 uint32_t src_id, 2537 uint32_t ext_id); 2538 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2539 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2540 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2541 struct dc *dc, uint32_t link_index); 2542 2543 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2544 2545 /* Power Interfaces */ 2546 2547 void dc_set_power_state( 2548 struct dc *dc, 2549 enum dc_acpi_cm_power_state power_state); 2550 void dc_resume(struct dc *dc); 2551 2552 void dc_power_down_on_boot(struct dc *dc); 2553 2554 /* 2555 * HDCP Interfaces 2556 */ 2557 enum hdcp_message_status dc_process_hdcp_msg( 2558 enum signal_type signal, 2559 struct dc_link *link, 2560 struct hdcp_protection_message *message_info); 2561 bool dc_is_dmcu_initialized(struct dc *dc); 2562 2563 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2564 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2565 2566 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2567 unsigned int pitch, 2568 unsigned int height, 2569 enum surface_pixel_format format, 2570 struct dc_cursor_attributes *cursor_attr); 2571 2572 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2573 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2574 2575 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2576 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2577 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2578 2579 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2580 void dc_unlock_memory_clock_frequency(struct dc *dc); 2581 2582 /* set min memory clock to the min required for current mode, max to maxDPM */ 2583 void dc_lock_memory_clock_frequency(struct dc *dc); 2584 2585 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2586 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2587 2588 /* cleanup on driver unload */ 2589 void dc_hardware_release(struct dc *dc); 2590 2591 /* disables fw based mclk switch */ 2592 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2593 2594 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2595 2596 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2597 2598 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2599 2600 void dc_z10_restore(const struct dc *dc); 2601 void dc_z10_save_init(struct dc *dc); 2602 2603 bool dc_is_dmub_outbox_supported(struct dc *dc); 2604 bool dc_enable_dmub_notifications(struct dc *dc); 2605 2606 bool dc_abm_save_restore( 2607 struct dc *dc, 2608 struct dc_stream_state *stream, 2609 struct abm_save_restore *pData); 2610 2611 void dc_enable_dmub_outbox(struct dc *dc); 2612 2613 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2614 uint32_t link_index, 2615 struct aux_payload *payload); 2616 2617 /* Get dc link index from dpia port index */ 2618 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2619 uint8_t dpia_port_index); 2620 2621 bool dc_process_dmub_set_config_async(struct dc *dc, 2622 uint32_t link_index, 2623 struct set_config_cmd_payload *payload, 2624 struct dmub_notification *notify); 2625 2626 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2627 uint32_t link_index, 2628 uint8_t mst_alloc_slots, 2629 uint8_t *mst_slots_in_use); 2630 2631 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2632 2633 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2634 uint32_t hpd_int_enable); 2635 2636 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2637 2638 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2639 2640 struct dc_power_profile { 2641 int power_level; /* Lower is better */ 2642 }; 2643 2644 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2645 2646 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2647 2648 bool dc_get_host_router_index(const struct dc_link *link, unsigned int *host_router_index); 2649 2650 /* DSC Interfaces */ 2651 #include "dc_dsc.h" 2652 2653 void dc_get_visual_confirm_for_stream( 2654 struct dc *dc, 2655 struct dc_stream_state *stream_state, 2656 struct tg_color *color); 2657 2658 /* Disable acc mode Interfaces */ 2659 void dc_disable_accelerated_mode(struct dc *dc); 2660 2661 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2662 struct dc_stream_state *new_stream); 2663 2664 bool dc_is_cursor_limit_pending(struct dc *dc); 2665 bool dc_can_clear_cursor_limit(struct dc *dc); 2666 2667 #endif /* DC_INTERFACE_H_ */ 2668