xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision d2916cf411e18b72a1325ea98a90cf0c9367e78c)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 #include "spl/dc_spl_types.h"
50 
51 struct abm_save_restore;
52 
53 /* forward declaration */
54 struct aux_payload;
55 struct set_config_cmd_payload;
56 struct dmub_notification;
57 
58 #define DC_VER "3.2.314"
59 
60 #define MAX_SURFACES 4
61 #define MAX_PLANES 6
62 #define MAX_STREAMS 6
63 #define MIN_VIEWPORT_SIZE 12
64 #define MAX_NUM_EDP 2
65 #define MAX_HOST_ROUTERS_NUM 2
66 
67 /* Display Core Interfaces */
68 struct dc_versions {
69 	const char *dc_ver;
70 	struct dmcu_version dmcu_version;
71 };
72 
73 enum dp_protocol_version {
74 	DP_VERSION_1_4 = 0,
75 	DP_VERSION_2_1,
76 	DP_VERSION_UNKNOWN,
77 };
78 
79 enum dc_plane_type {
80 	DC_PLANE_TYPE_INVALID,
81 	DC_PLANE_TYPE_DCE_RGB,
82 	DC_PLANE_TYPE_DCE_UNDERLAY,
83 	DC_PLANE_TYPE_DCN_UNIVERSAL,
84 };
85 
86 // Sizes defined as multiples of 64KB
87 enum det_size {
88 	DET_SIZE_DEFAULT = 0,
89 	DET_SIZE_192KB = 3,
90 	DET_SIZE_256KB = 4,
91 	DET_SIZE_320KB = 5,
92 	DET_SIZE_384KB = 6
93 };
94 
95 
96 struct dc_plane_cap {
97 	enum dc_plane_type type;
98 	uint32_t per_pixel_alpha : 1;
99 	struct {
100 		uint32_t argb8888 : 1;
101 		uint32_t nv12 : 1;
102 		uint32_t fp16 : 1;
103 		uint32_t p010 : 1;
104 		uint32_t ayuv : 1;
105 	} pixel_format_support;
106 	// max upscaling factor x1000
107 	// upscaling factors are always >= 1
108 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
109 	struct {
110 		uint32_t argb8888;
111 		uint32_t nv12;
112 		uint32_t fp16;
113 	} max_upscale_factor;
114 	// max downscale factor x1000
115 	// downscale factors are always <= 1
116 	// for example, 8K -> 1080p is 0.25, or 250 raw value
117 	struct {
118 		uint32_t argb8888;
119 		uint32_t nv12;
120 		uint32_t fp16;
121 	} max_downscale_factor;
122 	// minimal width/height
123 	uint32_t min_width;
124 	uint32_t min_height;
125 };
126 
127 /**
128  * DOC: color-management-caps
129  *
130  * **Color management caps (DPP and MPC)**
131  *
132  * Modules/color calculates various color operations which are translated to
133  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
134  * DCN1, every new generation comes with fairly major differences in color
135  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
136  * decide mapping to HW block based on logical capabilities.
137  */
138 
139 /**
140  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
141  * @srgb: RGB color space transfer func
142  * @bt2020: BT.2020 transfer func
143  * @gamma2_2: standard gamma
144  * @pq: perceptual quantizer transfer function
145  * @hlg: hybrid log–gamma transfer function
146  */
147 struct rom_curve_caps {
148 	uint16_t srgb : 1;
149 	uint16_t bt2020 : 1;
150 	uint16_t gamma2_2 : 1;
151 	uint16_t pq : 1;
152 	uint16_t hlg : 1;
153 };
154 
155 /**
156  * struct dpp_color_caps - color pipeline capabilities for display pipe and
157  * plane blocks
158  *
159  * @dcn_arch: all DCE generations treated the same
160  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
161  * just plain 256-entry lookup
162  * @icsc: input color space conversion
163  * @dgam_ram: programmable degamma LUT
164  * @post_csc: post color space conversion, before gamut remap
165  * @gamma_corr: degamma correction
166  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
167  * with MPC by setting mpc:shared_3d_lut flag
168  * @ogam_ram: programmable out/blend gamma LUT
169  * @ocsc: output color space conversion
170  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
171  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
172  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
173  *
174  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
175  */
176 struct dpp_color_caps {
177 	uint16_t dcn_arch : 1;
178 	uint16_t input_lut_shared : 1;
179 	uint16_t icsc : 1;
180 	uint16_t dgam_ram : 1;
181 	uint16_t post_csc : 1;
182 	uint16_t gamma_corr : 1;
183 	uint16_t hw_3d_lut : 1;
184 	uint16_t ogam_ram : 1;
185 	uint16_t ocsc : 1;
186 	uint16_t dgam_rom_for_yuv : 1;
187 	struct rom_curve_caps dgam_rom_caps;
188 	struct rom_curve_caps ogam_rom_caps;
189 };
190 
191 /**
192  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
193  * plane combined blocks
194  *
195  * @gamut_remap: color transformation matrix
196  * @ogam_ram: programmable out gamma LUT
197  * @ocsc: output color space conversion matrix
198  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
199  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
200  * instance
201  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
202  */
203 struct mpc_color_caps {
204 	uint16_t gamut_remap : 1;
205 	uint16_t ogam_ram : 1;
206 	uint16_t ocsc : 1;
207 	uint16_t num_3dluts : 3;
208 	uint16_t shared_3d_lut:1;
209 	struct rom_curve_caps ogam_rom_caps;
210 };
211 
212 /**
213  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
214  * @dpp: color pipes caps for DPP
215  * @mpc: color pipes caps for MPC
216  */
217 struct dc_color_caps {
218 	struct dpp_color_caps dpp;
219 	struct mpc_color_caps mpc;
220 };
221 
222 struct dc_dmub_caps {
223 	bool psr;
224 	bool mclk_sw;
225 	bool subvp_psr;
226 	bool gecc_enable;
227 	uint8_t fams_ver;
228 	bool aux_backlight_support;
229 };
230 
231 struct dc_scl_caps {
232 	bool sharpener_support;
233 };
234 
235 struct dc_caps {
236 	uint32_t max_streams;
237 	uint32_t max_links;
238 	uint32_t max_audios;
239 	uint32_t max_slave_planes;
240 	uint32_t max_slave_yuv_planes;
241 	uint32_t max_slave_rgb_planes;
242 	uint32_t max_planes;
243 	uint32_t max_downscale_ratio;
244 	uint32_t i2c_speed_in_khz;
245 	uint32_t i2c_speed_in_khz_hdcp;
246 	uint32_t dmdata_alloc_size;
247 	unsigned int max_cursor_size;
248 	unsigned int max_video_width;
249 	/*
250 	 * max video plane width that can be safely assumed to be always
251 	 * supported by single DPP pipe.
252 	 */
253 	unsigned int max_optimizable_video_width;
254 	unsigned int min_horizontal_blanking_period;
255 	int linear_pitch_alignment;
256 	bool dcc_const_color;
257 	bool dynamic_audio;
258 	bool is_apu;
259 	bool dual_link_dvi;
260 	bool post_blend_color_processing;
261 	bool force_dp_tps4_for_cp2520;
262 	bool disable_dp_clk_share;
263 	bool psp_setup_panel_mode;
264 	bool extended_aux_timeout_support;
265 	bool dmcub_support;
266 	bool zstate_support;
267 	bool ips_support;
268 	uint32_t num_of_internal_disp;
269 	enum dp_protocol_version max_dp_protocol_version;
270 	unsigned int mall_size_per_mem_channel;
271 	unsigned int mall_size_total;
272 	unsigned int cursor_cache_size;
273 	struct dc_plane_cap planes[MAX_PLANES];
274 	struct dc_color_caps color;
275 	struct dc_dmub_caps dmub_caps;
276 	bool dp_hpo;
277 	bool dp_hdmi21_pcon_support;
278 	bool edp_dsc_support;
279 	bool vbios_lttpr_aware;
280 	bool vbios_lttpr_enable;
281 	uint32_t max_otg_num;
282 	uint32_t max_cab_allocation_bytes;
283 	uint32_t cache_line_size;
284 	uint32_t cache_num_ways;
285 	uint16_t subvp_fw_processing_delay_us;
286 	uint8_t subvp_drr_max_vblank_margin_us;
287 	uint16_t subvp_prefetch_end_to_mall_start_us;
288 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
289 	uint16_t subvp_pstate_allow_width_us;
290 	uint16_t subvp_vertical_int_margin_us;
291 	bool seamless_odm;
292 	uint32_t max_v_total;
293 	bool vtotal_limited_by_fp2;
294 	uint32_t max_disp_clock_khz_at_vmin;
295 	uint8_t subvp_drr_vblank_start_margin_us;
296 	bool cursor_not_scaled;
297 	bool dcmode_power_limits_present;
298 	bool sequential_ono;
299 	/* Conservative limit for DCC cases which require ODM4:1 to support*/
300 	uint32_t dcc_plane_width_limit;
301 	struct dc_scl_caps scl_caps;
302 };
303 
304 struct dc_bug_wa {
305 	bool no_connect_phy_config;
306 	bool dedcn20_305_wa;
307 	bool skip_clock_update;
308 	bool lt_early_cr_pattern;
309 	struct {
310 		uint8_t uclk : 1;
311 		uint8_t fclk : 1;
312 		uint8_t dcfclk : 1;
313 		uint8_t dcfclk_ds: 1;
314 	} clock_update_disable_mask;
315 	bool skip_psr_ips_crtc_disable;
316 };
317 struct dc_dcc_surface_param {
318 	struct dc_size surface_size;
319 	enum surface_pixel_format format;
320 	unsigned int plane0_pitch;
321 	struct dc_size plane1_size;
322 	unsigned int plane1_pitch;
323 	union {
324 		enum swizzle_mode_values swizzle_mode;
325 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
326 	};
327 	enum dc_scan_direction scan;
328 };
329 
330 struct dc_dcc_setting {
331 	unsigned int max_compressed_blk_size;
332 	unsigned int max_uncompressed_blk_size;
333 	bool independent_64b_blks;
334 	//These bitfields to be used starting with DCN 3.0
335 	struct {
336 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
337 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
338 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
339 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
340 		uint32_t dcc_256_256 : 1;  //available in ASICs starting with DCN 4.0x (the best compression case)
341 		uint32_t dcc_256_128 : 1;  //available in ASICs starting with DCN 4.0x
342 		uint32_t dcc_256_64 : 1;   //available in ASICs starting with DCN 4.0x (the worst compression case)
343 	} dcc_controls;
344 };
345 
346 struct dc_surface_dcc_cap {
347 	union {
348 		struct {
349 			struct dc_dcc_setting rgb;
350 		} grph;
351 
352 		struct {
353 			struct dc_dcc_setting luma;
354 			struct dc_dcc_setting chroma;
355 		} video;
356 	};
357 
358 	bool capable;
359 	bool const_color_support;
360 };
361 
362 struct dc_static_screen_params {
363 	struct {
364 		bool force_trigger;
365 		bool cursor_update;
366 		bool surface_update;
367 		bool overlay_update;
368 	} triggers;
369 	unsigned int num_frames;
370 };
371 
372 
373 /* Surface update type is used by dc_update_surfaces_and_stream
374  * The update type is determined at the very beginning of the function based
375  * on parameters passed in and decides how much programming (or updating) is
376  * going to be done during the call.
377  *
378  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
379  * logical calculations or hardware register programming. This update MUST be
380  * ISR safe on windows. Currently fast update will only be used to flip surface
381  * address.
382  *
383  * UPDATE_TYPE_MED is used for slower updates which require significant hw
384  * re-programming however do not affect bandwidth consumption or clock
385  * requirements. At present, this is the level at which front end updates
386  * that do not require us to run bw_calcs happen. These are in/out transfer func
387  * updates, viewport offset changes, recout size changes and pixel depth changes.
388  * This update can be done at ISR, but we want to minimize how often this happens.
389  *
390  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
391  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
392  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
393  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
394  * a full update. This cannot be done at ISR level and should be a rare event.
395  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
396  * underscan we don't expect to see this call at all.
397  */
398 
399 enum surface_update_type {
400 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
401 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
402 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
403 };
404 
405 /* Forward declaration*/
406 struct dc;
407 struct dc_plane_state;
408 struct dc_state;
409 
410 struct dc_cap_funcs {
411 	bool (*get_dcc_compression_cap)(const struct dc *dc,
412 			const struct dc_dcc_surface_param *input,
413 			struct dc_surface_dcc_cap *output);
414 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
415 };
416 
417 struct link_training_settings;
418 
419 union allow_lttpr_non_transparent_mode {
420 	struct {
421 		bool DP1_4A : 1;
422 		bool DP2_0 : 1;
423 	} bits;
424 	unsigned char raw;
425 };
426 
427 /* Structure to hold configuration flags set by dm at dc creation. */
428 struct dc_config {
429 	bool gpu_vm_support;
430 	bool disable_disp_pll_sharing;
431 	bool fbc_support;
432 	bool disable_fractional_pwm;
433 	bool allow_seamless_boot_optimization;
434 	bool seamless_boot_edp_requested;
435 	bool edp_not_connected;
436 	bool edp_no_power_sequencing;
437 	bool force_enum_edp;
438 	bool forced_clocks;
439 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
440 	bool multi_mon_pp_mclk_switch;
441 	bool disable_dmcu;
442 	bool enable_4to1MPC;
443 	bool enable_windowed_mpo_odm;
444 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
445 	uint32_t allow_edp_hotplug_detection;
446 	bool clamp_min_dcfclk;
447 	uint64_t vblank_alignment_dto_params;
448 	uint8_t  vblank_alignment_max_frame_time_diff;
449 	bool is_asymmetric_memory;
450 	bool is_single_rank_dimm;
451 	bool is_vmin_only_asic;
452 	bool use_spl;
453 	bool prefer_easf;
454 	bool use_pipe_ctx_sync_logic;
455 	bool ignore_dpref_ss;
456 	bool enable_mipi_converter_optimization;
457 	bool use_default_clock_table;
458 	bool force_bios_enable_lttpr;
459 	uint8_t force_bios_fixed_vs;
460 	int sdpif_request_limit_words_per_umc;
461 	bool dc_mode_clk_limit_support;
462 	bool EnableMinDispClkODM;
463 	bool enable_auto_dpm_test_logs;
464 	unsigned int disable_ips;
465 	unsigned int disable_ips_in_vpb;
466 	bool disable_ips_in_dpms_off;
467 	bool usb4_bw_alloc_support;
468 	bool allow_0_dtb_clk;
469 	bool use_assr_psp_message;
470 	bool support_edp0_on_dp1;
471 	unsigned int enable_fpo_flicker_detection;
472 	bool disable_hbr_audio_dp2;
473 	bool consolidated_dpia_dp_lt;
474 	bool set_pipe_unlock_order;
475 };
476 
477 enum visual_confirm {
478 	VISUAL_CONFIRM_DISABLE = 0,
479 	VISUAL_CONFIRM_SURFACE = 1,
480 	VISUAL_CONFIRM_HDR = 2,
481 	VISUAL_CONFIRM_MPCTREE = 4,
482 	VISUAL_CONFIRM_PSR = 5,
483 	VISUAL_CONFIRM_SWAPCHAIN = 6,
484 	VISUAL_CONFIRM_FAMS = 7,
485 	VISUAL_CONFIRM_SWIZZLE = 9,
486 	VISUAL_CONFIRM_REPLAY = 12,
487 	VISUAL_CONFIRM_SUBVP = 14,
488 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
489 	VISUAL_CONFIRM_FAMS2 = 19,
490 	VISUAL_CONFIRM_HW_CURSOR = 20,
491 };
492 
493 enum dc_psr_power_opts {
494 	psr_power_opt_invalid = 0x0,
495 	psr_power_opt_smu_opt_static_screen = 0x1,
496 	psr_power_opt_z10_static_screen = 0x10,
497 	psr_power_opt_ds_disable_allow = 0x100,
498 };
499 
500 enum dml_hostvm_override_opts {
501 	DML_HOSTVM_NO_OVERRIDE = 0x0,
502 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
503 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
504 };
505 
506 enum dc_replay_power_opts {
507 	replay_power_opt_invalid		= 0x0,
508 	replay_power_opt_smu_opt_static_screen	= 0x1,
509 	replay_power_opt_z10_static_screen	= 0x10,
510 };
511 
512 enum dcc_option {
513 	DCC_ENABLE = 0,
514 	DCC_DISABLE = 1,
515 	DCC_HALF_REQ_DISALBE = 2,
516 };
517 
518 enum in_game_fams_config {
519 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
520 	INGAME_FAMS_DISABLE, // disable in-game fams
521 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
522 	INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies
523 };
524 
525 /**
526  * enum pipe_split_policy - Pipe split strategy supported by DCN
527  *
528  * This enum is used to define the pipe split policy supported by DCN. By
529  * default, DC favors MPC_SPLIT_DYNAMIC.
530  */
531 enum pipe_split_policy {
532 	/**
533 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
534 	 * pipe in order to bring the best trade-off between performance and
535 	 * power consumption. This is the recommended option.
536 	 */
537 	MPC_SPLIT_DYNAMIC = 0,
538 
539 	/**
540 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
541 	 * try any sort of split optimization.
542 	 */
543 	MPC_SPLIT_AVOID = 1,
544 
545 	/**
546 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
547 	 * optimize the pipe utilization when using a single display; if the
548 	 * user connects to a second display, DC will avoid pipe split.
549 	 */
550 	MPC_SPLIT_AVOID_MULT_DISP = 2,
551 };
552 
553 enum wm_report_mode {
554 	WM_REPORT_DEFAULT = 0,
555 	WM_REPORT_OVERRIDE = 1,
556 };
557 enum dtm_pstate{
558 	dtm_level_p0 = 0,/*highest voltage*/
559 	dtm_level_p1,
560 	dtm_level_p2,
561 	dtm_level_p3,
562 	dtm_level_p4,/*when active_display_count = 0*/
563 };
564 
565 enum dcn_pwr_state {
566 	DCN_PWR_STATE_UNKNOWN = -1,
567 	DCN_PWR_STATE_MISSION_MODE = 0,
568 	DCN_PWR_STATE_LOW_POWER = 3,
569 };
570 
571 enum dcn_zstate_support_state {
572 	DCN_ZSTATE_SUPPORT_UNKNOWN,
573 	DCN_ZSTATE_SUPPORT_ALLOW,
574 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
575 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
576 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
577 	DCN_ZSTATE_SUPPORT_DISALLOW,
578 };
579 
580 /*
581  * struct dc_clocks - DC pipe clocks
582  *
583  * For any clocks that may differ per pipe only the max is stored in this
584  * structure
585  */
586 struct dc_clocks {
587 	int dispclk_khz;
588 	int actual_dispclk_khz;
589 	int dppclk_khz;
590 	int actual_dppclk_khz;
591 	int disp_dpp_voltage_level_khz;
592 	int dcfclk_khz;
593 	int socclk_khz;
594 	int dcfclk_deep_sleep_khz;
595 	int fclk_khz;
596 	int phyclk_khz;
597 	int dramclk_khz;
598 	bool p_state_change_support;
599 	enum dcn_zstate_support_state zstate_support;
600 	bool dtbclk_en;
601 	int ref_dtbclk_khz;
602 	bool fclk_p_state_change_support;
603 	enum dcn_pwr_state pwr_state;
604 	/*
605 	 * Elements below are not compared for the purposes of
606 	 * optimization required
607 	 */
608 	bool prev_p_state_change_support;
609 	bool fclk_prev_p_state_change_support;
610 	int num_ways;
611 	int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM];
612 
613 	/*
614 	 * @fw_based_mclk_switching
615 	 *
616 	 * DC has a mechanism that leverage the variable refresh rate to switch
617 	 * memory clock in cases that we have a large latency to achieve the
618 	 * memory clock change and a short vblank window. DC has some
619 	 * requirements to enable this feature, and this field describes if the
620 	 * system support or not such a feature.
621 	 */
622 	bool fw_based_mclk_switching;
623 	bool fw_based_mclk_switching_shut_down;
624 	int prev_num_ways;
625 	enum dtm_pstate dtm_level;
626 	int max_supported_dppclk_khz;
627 	int max_supported_dispclk_khz;
628 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
629 	int bw_dispclk_khz;
630 	int idle_dramclk_khz;
631 	int idle_fclk_khz;
632 	int subvp_prefetch_dramclk_khz;
633 	int subvp_prefetch_fclk_khz;
634 };
635 
636 struct dc_bw_validation_profile {
637 	bool enable;
638 
639 	unsigned long long total_ticks;
640 	unsigned long long voltage_level_ticks;
641 	unsigned long long watermark_ticks;
642 	unsigned long long rq_dlg_ticks;
643 
644 	unsigned long long total_count;
645 	unsigned long long skip_fast_count;
646 	unsigned long long skip_pass_count;
647 	unsigned long long skip_fail_count;
648 };
649 
650 #define BW_VAL_TRACE_SETUP() \
651 		unsigned long long end_tick = 0; \
652 		unsigned long long voltage_level_tick = 0; \
653 		unsigned long long watermark_tick = 0; \
654 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
655 				dm_get_timestamp(dc->ctx) : 0
656 
657 #define BW_VAL_TRACE_COUNT() \
658 		if (dc->debug.bw_val_profile.enable) \
659 			dc->debug.bw_val_profile.total_count++
660 
661 #define BW_VAL_TRACE_SKIP(status) \
662 		if (dc->debug.bw_val_profile.enable) { \
663 			if (!voltage_level_tick) \
664 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
665 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
666 		}
667 
668 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
669 		if (dc->debug.bw_val_profile.enable) \
670 			voltage_level_tick = dm_get_timestamp(dc->ctx)
671 
672 #define BW_VAL_TRACE_END_WATERMARKS() \
673 		if (dc->debug.bw_val_profile.enable) \
674 			watermark_tick = dm_get_timestamp(dc->ctx)
675 
676 #define BW_VAL_TRACE_FINISH() \
677 		if (dc->debug.bw_val_profile.enable) { \
678 			end_tick = dm_get_timestamp(dc->ctx); \
679 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
680 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
681 			if (watermark_tick) { \
682 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
683 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
684 			} \
685 		}
686 
687 union mem_low_power_enable_options {
688 	struct {
689 		bool vga: 1;
690 		bool i2c: 1;
691 		bool dmcu: 1;
692 		bool dscl: 1;
693 		bool cm: 1;
694 		bool mpc: 1;
695 		bool optc: 1;
696 		bool vpg: 1;
697 		bool afmt: 1;
698 	} bits;
699 	uint32_t u32All;
700 };
701 
702 union root_clock_optimization_options {
703 	struct {
704 		bool dpp: 1;
705 		bool dsc: 1;
706 		bool hdmistream: 1;
707 		bool hdmichar: 1;
708 		bool dpstream: 1;
709 		bool symclk32_se: 1;
710 		bool symclk32_le: 1;
711 		bool symclk_fe: 1;
712 		bool physymclk: 1;
713 		bool dpiasymclk: 1;
714 		uint32_t reserved: 22;
715 	} bits;
716 	uint32_t u32All;
717 };
718 
719 union fine_grain_clock_gating_enable_options {
720 	struct {
721 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
722 		bool dchub : 1;	   /* Display controller hub */
723 		bool dchubbub : 1;
724 		bool dpp : 1;	   /* Display pipes and planes */
725 		bool opp : 1;	   /* Output pixel processing */
726 		bool optc : 1;	   /* Output pipe timing combiner */
727 		bool dio : 1;	   /* Display output */
728 		bool dwb : 1;	   /* Display writeback */
729 		bool mmhubbub : 1; /* Multimedia hub */
730 		bool dmu : 1;	   /* Display core management unit */
731 		bool az : 1;	   /* Azalia */
732 		bool dchvm : 1;
733 		bool dsc : 1;	   /* Display stream compression */
734 
735 		uint32_t reserved : 19;
736 	} bits;
737 	uint32_t u32All;
738 };
739 
740 enum pg_hw_pipe_resources {
741 	PG_HUBP = 0,
742 	PG_DPP,
743 	PG_DSC,
744 	PG_MPCC,
745 	PG_OPP,
746 	PG_OPTC,
747 	PG_DPSTREAM,
748 	PG_HDMISTREAM,
749 	PG_PHYSYMCLK,
750 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
751 };
752 
753 enum pg_hw_resources {
754 	PG_DCCG = 0,
755 	PG_DCIO,
756 	PG_DIO,
757 	PG_DCHUBBUB,
758 	PG_DCHVM,
759 	PG_DWB,
760 	PG_HPO,
761 	PG_HW_RESOURCES_NUM_ELEMENT
762 };
763 
764 struct pg_block_update {
765 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
766 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
767 };
768 
769 union dpia_debug_options {
770 	struct {
771 		uint32_t disable_dpia:1; /* bit 0 */
772 		uint32_t force_non_lttpr:1; /* bit 1 */
773 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
774 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
775 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
776 		uint32_t disable_usb4_pm_support:1; /* bit 5 */
777 		uint32_t enable_consolidated_dpia_dp_lt:1; /* bit 6 */
778 		uint32_t reserved:25;
779 	} bits;
780 	uint32_t raw;
781 };
782 
783 /* AUX wake work around options
784  * 0: enable/disable work around
785  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
786  * 15-2: reserved
787  * 31-16: timeout in ms
788  */
789 union aux_wake_wa_options {
790 	struct {
791 		uint32_t enable_wa : 1;
792 		uint32_t use_default_timeout : 1;
793 		uint32_t rsvd: 14;
794 		uint32_t timeout_ms : 16;
795 	} bits;
796 	uint32_t raw;
797 };
798 
799 struct dc_debug_data {
800 	uint32_t ltFailCount;
801 	uint32_t i2cErrorCount;
802 	uint32_t auxErrorCount;
803 };
804 
805 struct dc_phy_addr_space_config {
806 	struct {
807 		uint64_t start_addr;
808 		uint64_t end_addr;
809 		uint64_t fb_top;
810 		uint64_t fb_offset;
811 		uint64_t fb_base;
812 		uint64_t agp_top;
813 		uint64_t agp_bot;
814 		uint64_t agp_base;
815 	} system_aperture;
816 
817 	struct {
818 		uint64_t page_table_start_addr;
819 		uint64_t page_table_end_addr;
820 		uint64_t page_table_base_addr;
821 		bool base_addr_is_mc_addr;
822 	} gart_config;
823 
824 	bool valid;
825 	bool is_hvm_enabled;
826 	uint64_t page_table_default_page_addr;
827 };
828 
829 struct dc_virtual_addr_space_config {
830 	uint64_t	page_table_base_addr;
831 	uint64_t	page_table_start_addr;
832 	uint64_t	page_table_end_addr;
833 	uint32_t	page_table_block_size_in_bytes;
834 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
835 };
836 
837 struct dc_bounding_box_overrides {
838 	int sr_exit_time_ns;
839 	int sr_enter_plus_exit_time_ns;
840 	int sr_exit_z8_time_ns;
841 	int sr_enter_plus_exit_z8_time_ns;
842 	int urgent_latency_ns;
843 	int percent_of_ideal_drambw;
844 	int dram_clock_change_latency_ns;
845 	int dummy_clock_change_latency_ns;
846 	int fclk_clock_change_latency_ns;
847 	/* This forces a hard min on the DCFCLK we use
848 	 * for DML.  Unlike the debug option for forcing
849 	 * DCFCLK, this override affects watermark calculations
850 	 */
851 	int min_dcfclk_mhz;
852 };
853 
854 struct dc_state;
855 struct resource_pool;
856 struct dce_hwseq;
857 struct link_service;
858 
859 /*
860  * struct dc_debug_options - DC debug struct
861  *
862  * This struct provides a simple mechanism for developers to change some
863  * configurations, enable/disable features, and activate extra debug options.
864  * This can be very handy to narrow down whether some specific feature is
865  * causing an issue or not.
866  */
867 struct dc_debug_options {
868 	bool native422_support;
869 	bool disable_dsc;
870 	enum visual_confirm visual_confirm;
871 	int visual_confirm_rect_height;
872 
873 	bool sanity_checks;
874 	bool max_disp_clk;
875 	bool surface_trace;
876 	bool clock_trace;
877 	bool validation_trace;
878 	bool bandwidth_calcs_trace;
879 	int max_downscale_src_width;
880 
881 	/* stutter efficiency related */
882 	bool disable_stutter;
883 	bool use_max_lb;
884 	enum dcc_option disable_dcc;
885 
886 	/*
887 	 * @pipe_split_policy: Define which pipe split policy is used by the
888 	 * display core.
889 	 */
890 	enum pipe_split_policy pipe_split_policy;
891 	bool force_single_disp_pipe_split;
892 	bool voltage_align_fclk;
893 	bool disable_min_fclk;
894 
895 	bool disable_dfs_bypass;
896 	bool disable_dpp_power_gate;
897 	bool disable_hubp_power_gate;
898 	bool disable_dsc_power_gate;
899 	bool disable_optc_power_gate;
900 	bool disable_hpo_power_gate;
901 	int dsc_min_slice_height_override;
902 	int dsc_bpp_increment_div;
903 	bool disable_pplib_wm_range;
904 	enum wm_report_mode pplib_wm_report_mode;
905 	unsigned int min_disp_clk_khz;
906 	unsigned int min_dpp_clk_khz;
907 	unsigned int min_dram_clk_khz;
908 	int sr_exit_time_dpm0_ns;
909 	int sr_enter_plus_exit_time_dpm0_ns;
910 	int sr_exit_time_ns;
911 	int sr_enter_plus_exit_time_ns;
912 	int sr_exit_z8_time_ns;
913 	int sr_enter_plus_exit_z8_time_ns;
914 	int urgent_latency_ns;
915 	uint32_t underflow_assert_delay_us;
916 	int percent_of_ideal_drambw;
917 	int dram_clock_change_latency_ns;
918 	bool optimized_watermark;
919 	int always_scale;
920 	bool disable_pplib_clock_request;
921 	bool disable_clock_gate;
922 	bool disable_mem_low_power;
923 	bool pstate_enabled;
924 	bool disable_dmcu;
925 	bool force_abm_enable;
926 	bool disable_stereo_support;
927 	bool vsr_support;
928 	bool performance_trace;
929 	bool az_endpoint_mute_only;
930 	bool always_use_regamma;
931 	bool recovery_enabled;
932 	bool avoid_vbios_exec_table;
933 	bool scl_reset_length10;
934 	bool hdmi20_disable;
935 	bool skip_detection_link_training;
936 	uint32_t edid_read_retry_times;
937 	unsigned int force_odm_combine; //bit vector based on otg inst
938 	unsigned int seamless_boot_odm_combine;
939 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
940 	int minimum_z8_residency_time;
941 	int minimum_z10_residency_time;
942 	bool disable_z9_mpc;
943 	unsigned int force_fclk_khz;
944 	bool enable_tri_buf;
945 	bool ips_disallow_entry;
946 	bool dmub_offload_enabled;
947 	bool dmcub_emulation;
948 	bool disable_idle_power_optimizations;
949 	unsigned int mall_size_override;
950 	unsigned int mall_additional_timer_percent;
951 	bool mall_error_as_fatal;
952 	bool dmub_command_table; /* for testing only */
953 	struct dc_bw_validation_profile bw_val_profile;
954 	bool disable_fec;
955 	bool disable_48mhz_pwrdwn;
956 	/* This forces a hard min on the DCFCLK requested to SMU/PP
957 	 * watermarks are not affected.
958 	 */
959 	unsigned int force_min_dcfclk_mhz;
960 	int dwb_fi_phase;
961 	bool disable_timing_sync;
962 	bool cm_in_bypass;
963 	int force_clock_mode;/*every mode change.*/
964 
965 	bool disable_dram_clock_change_vactive_support;
966 	bool validate_dml_output;
967 	bool enable_dmcub_surface_flip;
968 	bool usbc_combo_phy_reset_wa;
969 	bool enable_dram_clock_change_one_display_vactive;
970 	/* TODO - remove once tested */
971 	bool legacy_dp2_lt;
972 	bool set_mst_en_for_sst;
973 	bool disable_uhbr;
974 	bool force_dp2_lt_fallback_method;
975 	bool ignore_cable_id;
976 	union mem_low_power_enable_options enable_mem_low_power;
977 	union root_clock_optimization_options root_clock_optimization;
978 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
979 	bool hpo_optimization;
980 	bool force_vblank_alignment;
981 
982 	/* Enable dmub aux for legacy ddc */
983 	bool enable_dmub_aux_for_legacy_ddc;
984 	bool disable_fams;
985 	enum in_game_fams_config disable_fams_gaming;
986 	/* FEC/PSR1 sequence enable delay in 100us */
987 	uint8_t fec_enable_delay_in100us;
988 	bool enable_driver_sequence_debug;
989 	enum det_size crb_alloc_policy;
990 	int crb_alloc_policy_min_disp_count;
991 	bool disable_z10;
992 	bool enable_z9_disable_interface;
993 	bool psr_skip_crtc_disable;
994 	uint32_t ips_skip_crtc_disable_mask;
995 	union dpia_debug_options dpia_debug;
996 	bool disable_fixed_vs_aux_timeout_wa;
997 	uint32_t fixed_vs_aux_delay_config_wa;
998 	bool force_disable_subvp;
999 	bool force_subvp_mclk_switch;
1000 	bool allow_sw_cursor_fallback;
1001 	unsigned int force_subvp_num_ways;
1002 	unsigned int force_mall_ss_num_ways;
1003 	bool alloc_extra_way_for_cursor;
1004 	uint32_t subvp_extra_lines;
1005 	bool force_usr_allow;
1006 	/* uses value at boot and disables switch */
1007 	bool disable_dtb_ref_clk_switch;
1008 	bool extended_blank_optimization;
1009 	union aux_wake_wa_options aux_wake_wa;
1010 	uint32_t mst_start_top_delay;
1011 	uint8_t psr_power_use_phy_fsm;
1012 	enum dml_hostvm_override_opts dml_hostvm_override;
1013 	bool dml_disallow_alternate_prefetch_modes;
1014 	bool use_legacy_soc_bb_mechanism;
1015 	bool exit_idle_opt_for_cursor_updates;
1016 	bool using_dml2;
1017 	bool enable_single_display_2to1_odm_policy;
1018 	bool enable_double_buffered_dsc_pg_support;
1019 	bool enable_dp_dig_pixel_rate_div_policy;
1020 	bool using_dml21;
1021 	enum lttpr_mode lttpr_mode_override;
1022 	unsigned int dsc_delay_factor_wa_x1000;
1023 	unsigned int min_prefetch_in_strobe_ns;
1024 	bool disable_unbounded_requesting;
1025 	bool dig_fifo_off_in_blank;
1026 	bool override_dispclk_programming;
1027 	bool otg_crc_db;
1028 	bool disallow_dispclk_dppclk_ds;
1029 	bool disable_fpo_optimizations;
1030 	bool support_eDP1_5;
1031 	uint32_t fpo_vactive_margin_us;
1032 	bool disable_fpo_vactive;
1033 	bool disable_boot_optimizations;
1034 	bool override_odm_optimization;
1035 	bool minimize_dispclk_using_odm;
1036 	bool disable_subvp_high_refresh;
1037 	bool disable_dp_plus_plus_wa;
1038 	uint32_t fpo_vactive_min_active_margin_us;
1039 	uint32_t fpo_vactive_max_blank_us;
1040 	bool enable_hpo_pg_support;
1041 	bool enable_legacy_fast_update;
1042 	bool disable_dc_mode_overwrite;
1043 	bool replay_skip_crtc_disabled;
1044 	bool ignore_pg;/*do nothing, let pmfw control it*/
1045 	bool psp_disabled_wa;
1046 	unsigned int ips2_eval_delay_us;
1047 	unsigned int ips2_entry_delay_us;
1048 	bool optimize_ips_handshake;
1049 	bool disable_dmub_reallow_idle;
1050 	bool disable_timeout;
1051 	bool disable_extblankadj;
1052 	bool enable_idle_reg_checks;
1053 	unsigned int static_screen_wait_frames;
1054 	uint32_t pwm_freq;
1055 	bool force_chroma_subsampling_1tap;
1056 	unsigned int dcc_meta_propagation_delay_us;
1057 	bool disable_422_left_edge_pixel;
1058 	bool dml21_force_pstate_method;
1059 	uint32_t dml21_force_pstate_method_values[MAX_PIPES];
1060 	uint32_t dml21_disable_pstate_method_mask;
1061 	union fw_assisted_mclk_switch_version fams_version;
1062 	union dmub_fams2_global_feature_config fams2_config;
1063 	unsigned int force_cositing;
1064 	unsigned int disable_spl;
1065 	unsigned int force_easf;
1066 	unsigned int force_sharpness;
1067 	unsigned int force_sharpness_level;
1068 	unsigned int force_lls;
1069 	bool notify_dpia_hr_bw;
1070 	bool enable_ips_visual_confirm;
1071 	unsigned int sharpen_policy;
1072 	unsigned int scale_to_sharpness_policy;
1073 	bool skip_full_updated_if_possible;
1074 	unsigned int enable_oled_edp_power_up_opt;
1075 	bool enable_hblank_borrow;
1076 	bool force_subvp_df_throttle;
1077 };
1078 
1079 
1080 /* Generic structure that can be used to query properties of DC. More fields
1081  * can be added as required.
1082  */
1083 struct dc_current_properties {
1084 	unsigned int cursor_size_limit;
1085 };
1086 
1087 enum frame_buffer_mode {
1088 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1089 	FRAME_BUFFER_MODE_ZFB_ONLY,
1090 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1091 } ;
1092 
1093 struct dchub_init_data {
1094 	int64_t zfb_phys_addr_base;
1095 	int64_t zfb_mc_base_addr;
1096 	uint64_t zfb_size_in_byte;
1097 	enum frame_buffer_mode fb_mode;
1098 	bool dchub_initialzied;
1099 	bool dchub_info_valid;
1100 };
1101 
1102 struct dml2_soc_bb;
1103 
1104 struct dc_init_data {
1105 	struct hw_asic_id asic_id;
1106 	void *driver; /* ctx */
1107 	struct cgs_device *cgs_device;
1108 	struct dc_bounding_box_overrides bb_overrides;
1109 
1110 	int num_virtual_links;
1111 	/*
1112 	 * If 'vbios_override' not NULL, it will be called instead
1113 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1114 	 */
1115 	struct dc_bios *vbios_override;
1116 	enum dce_environment dce_environment;
1117 
1118 	struct dmub_offload_funcs *dmub_if;
1119 	struct dc_reg_helper_state *dmub_offload;
1120 
1121 	struct dc_config flags;
1122 	uint64_t log_mask;
1123 
1124 	struct dpcd_vendor_signature vendor_signature;
1125 	bool force_smu_not_present;
1126 	/*
1127 	 * IP offset for run time initializaion of register addresses
1128 	 *
1129 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1130 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1131 	 * before them.
1132 	 */
1133 	uint32_t *dcn_reg_offsets;
1134 	uint32_t *nbio_reg_offsets;
1135 	uint32_t *clk_reg_offsets;
1136 	struct dml2_soc_bb *bb_from_dmub;
1137 };
1138 
1139 struct dc_callback_init {
1140 	struct cp_psp cp_psp;
1141 };
1142 
1143 struct dc *dc_create(const struct dc_init_data *init_params);
1144 void dc_hardware_init(struct dc *dc);
1145 
1146 int dc_get_vmid_use_vector(struct dc *dc);
1147 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1148 /* Returns the number of vmids supported */
1149 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1150 void dc_init_callbacks(struct dc *dc,
1151 		const struct dc_callback_init *init_params);
1152 void dc_deinit_callbacks(struct dc *dc);
1153 void dc_destroy(struct dc **dc);
1154 
1155 /* Surface Interfaces */
1156 
1157 enum {
1158 	TRANSFER_FUNC_POINTS = 1025
1159 };
1160 
1161 struct dc_hdr_static_metadata {
1162 	/* display chromaticities and white point in units of 0.00001 */
1163 	unsigned int chromaticity_green_x;
1164 	unsigned int chromaticity_green_y;
1165 	unsigned int chromaticity_blue_x;
1166 	unsigned int chromaticity_blue_y;
1167 	unsigned int chromaticity_red_x;
1168 	unsigned int chromaticity_red_y;
1169 	unsigned int chromaticity_white_point_x;
1170 	unsigned int chromaticity_white_point_y;
1171 
1172 	uint32_t min_luminance;
1173 	uint32_t max_luminance;
1174 	uint32_t maximum_content_light_level;
1175 	uint32_t maximum_frame_average_light_level;
1176 };
1177 
1178 enum dc_transfer_func_type {
1179 	TF_TYPE_PREDEFINED,
1180 	TF_TYPE_DISTRIBUTED_POINTS,
1181 	TF_TYPE_BYPASS,
1182 	TF_TYPE_HWPWL
1183 };
1184 
1185 struct dc_transfer_func_distributed_points {
1186 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1187 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1188 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1189 
1190 	uint16_t end_exponent;
1191 	uint16_t x_point_at_y1_red;
1192 	uint16_t x_point_at_y1_green;
1193 	uint16_t x_point_at_y1_blue;
1194 };
1195 
1196 enum dc_transfer_func_predefined {
1197 	TRANSFER_FUNCTION_SRGB,
1198 	TRANSFER_FUNCTION_BT709,
1199 	TRANSFER_FUNCTION_PQ,
1200 	TRANSFER_FUNCTION_LINEAR,
1201 	TRANSFER_FUNCTION_UNITY,
1202 	TRANSFER_FUNCTION_HLG,
1203 	TRANSFER_FUNCTION_HLG12,
1204 	TRANSFER_FUNCTION_GAMMA22,
1205 	TRANSFER_FUNCTION_GAMMA24,
1206 	TRANSFER_FUNCTION_GAMMA26
1207 };
1208 
1209 
1210 struct dc_transfer_func {
1211 	struct kref refcount;
1212 	enum dc_transfer_func_type type;
1213 	enum dc_transfer_func_predefined tf;
1214 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1215 	uint32_t sdr_ref_white_level;
1216 	union {
1217 		struct pwl_params pwl;
1218 		struct dc_transfer_func_distributed_points tf_pts;
1219 	};
1220 };
1221 
1222 
1223 union dc_3dlut_state {
1224 	struct {
1225 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1226 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1227 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1228 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1229 		uint32_t mpc_rmu1_mux:4;
1230 		uint32_t mpc_rmu2_mux:4;
1231 		uint32_t reserved:15;
1232 	} bits;
1233 	uint32_t raw;
1234 };
1235 
1236 
1237 struct dc_3dlut {
1238 	struct kref refcount;
1239 	struct tetrahedral_params lut_3d;
1240 	struct fixed31_32 hdr_multiplier;
1241 	union dc_3dlut_state state;
1242 };
1243 /*
1244  * This structure is filled in by dc_surface_get_status and contains
1245  * the last requested address and the currently active address so the called
1246  * can determine if there are any outstanding flips
1247  */
1248 struct dc_plane_status {
1249 	struct dc_plane_address requested_address;
1250 	struct dc_plane_address current_address;
1251 	bool is_flip_pending;
1252 	bool is_right_eye;
1253 };
1254 
1255 union surface_update_flags {
1256 
1257 	struct {
1258 		uint32_t addr_update:1;
1259 		/* Medium updates */
1260 		uint32_t dcc_change:1;
1261 		uint32_t color_space_change:1;
1262 		uint32_t horizontal_mirror_change:1;
1263 		uint32_t per_pixel_alpha_change:1;
1264 		uint32_t global_alpha_change:1;
1265 		uint32_t hdr_mult:1;
1266 		uint32_t rotation_change:1;
1267 		uint32_t swizzle_change:1;
1268 		uint32_t scaling_change:1;
1269 		uint32_t position_change:1;
1270 		uint32_t in_transfer_func_change:1;
1271 		uint32_t input_csc_change:1;
1272 		uint32_t coeff_reduction_change:1;
1273 		uint32_t output_tf_change:1;
1274 		uint32_t pixel_format_change:1;
1275 		uint32_t plane_size_change:1;
1276 		uint32_t gamut_remap_change:1;
1277 
1278 		/* Full updates */
1279 		uint32_t new_plane:1;
1280 		uint32_t bpp_change:1;
1281 		uint32_t gamma_change:1;
1282 		uint32_t bandwidth_change:1;
1283 		uint32_t clock_change:1;
1284 		uint32_t stereo_format_change:1;
1285 		uint32_t lut_3d:1;
1286 		uint32_t tmz_changed:1;
1287 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1288 		uint32_t full_update:1;
1289 		uint32_t sdr_white_level_nits:1;
1290 	} bits;
1291 
1292 	uint32_t raw;
1293 };
1294 
1295 #define DC_REMOVE_PLANE_POINTERS 1
1296 
1297 struct dc_plane_state {
1298 	struct dc_plane_address address;
1299 	struct dc_plane_flip_time time;
1300 	bool triplebuffer_flips;
1301 	struct scaling_taps scaling_quality;
1302 	struct rect src_rect;
1303 	struct rect dst_rect;
1304 	struct rect clip_rect;
1305 
1306 	struct plane_size plane_size;
1307 	union dc_tiling_info tiling_info;
1308 
1309 	struct dc_plane_dcc_param dcc;
1310 
1311 	struct dc_gamma gamma_correction;
1312 	struct dc_transfer_func in_transfer_func;
1313 	struct dc_bias_and_scale bias_and_scale;
1314 	struct dc_csc_transform input_csc_color_matrix;
1315 	struct fixed31_32 coeff_reduction_factor;
1316 	struct fixed31_32 hdr_mult;
1317 	struct colorspace_transform gamut_remap_matrix;
1318 
1319 	// TODO: No longer used, remove
1320 	struct dc_hdr_static_metadata hdr_static_ctx;
1321 
1322 	enum dc_color_space color_space;
1323 
1324 	struct dc_3dlut lut3d_func;
1325 	struct dc_transfer_func in_shaper_func;
1326 	struct dc_transfer_func blend_tf;
1327 
1328 	struct dc_transfer_func *gamcor_tf;
1329 	enum surface_pixel_format format;
1330 	enum dc_rotation_angle rotation;
1331 	enum plane_stereo_format stereo_format;
1332 
1333 	bool is_tiling_rotated;
1334 	bool per_pixel_alpha;
1335 	bool pre_multiplied_alpha;
1336 	bool global_alpha;
1337 	int  global_alpha_value;
1338 	bool visible;
1339 	bool flip_immediate;
1340 	bool horizontal_mirror;
1341 	int layer_index;
1342 
1343 	union surface_update_flags update_flags;
1344 	bool flip_int_enabled;
1345 	bool skip_manual_trigger;
1346 
1347 	/* private to DC core */
1348 	struct dc_plane_status status;
1349 	struct dc_context *ctx;
1350 
1351 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1352 	bool force_full_update;
1353 
1354 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1355 
1356 	/* private to dc_surface.c */
1357 	enum dc_irq_source irq_source;
1358 	struct kref refcount;
1359 	struct tg_color visual_confirm_color;
1360 
1361 	bool is_statically_allocated;
1362 	enum chroma_cositing cositing;
1363 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1364 	bool mcm_lut1d_enable;
1365 	struct dc_cm2_func_luts mcm_luts;
1366 	bool lut_bank_a;
1367 	enum mpcc_movable_cm_location mcm_location;
1368 	struct dc_csc_transform cursor_csc_color_matrix;
1369 	bool adaptive_sharpness_en;
1370 	int adaptive_sharpness_policy;
1371 	int sharpness_level;
1372 	enum linear_light_scaling linear_light_scaling;
1373 	unsigned int sdr_white_level_nits;
1374 };
1375 
1376 struct dc_plane_info {
1377 	struct plane_size plane_size;
1378 	union dc_tiling_info tiling_info;
1379 	struct dc_plane_dcc_param dcc;
1380 	enum surface_pixel_format format;
1381 	enum dc_rotation_angle rotation;
1382 	enum plane_stereo_format stereo_format;
1383 	enum dc_color_space color_space;
1384 	bool horizontal_mirror;
1385 	bool visible;
1386 	bool per_pixel_alpha;
1387 	bool pre_multiplied_alpha;
1388 	bool global_alpha;
1389 	int  global_alpha_value;
1390 	bool input_csc_enabled;
1391 	int layer_index;
1392 	enum chroma_cositing cositing;
1393 };
1394 
1395 #include "dc_stream.h"
1396 
1397 struct dc_scratch_space {
1398 	/* used to temporarily backup plane states of a stream during
1399 	 * dc update. The reason is that plane states are overwritten
1400 	 * with surface updates in dc update. Once they are overwritten
1401 	 * current state is no longer valid. We want to temporarily
1402 	 * store current value in plane states so we can still recover
1403 	 * a valid current state during dc update.
1404 	 */
1405 	struct dc_plane_state plane_states[MAX_SURFACES];
1406 
1407 	struct dc_stream_state stream_state;
1408 };
1409 
1410 struct dc {
1411 	struct dc_debug_options debug;
1412 	struct dc_versions versions;
1413 	struct dc_caps caps;
1414 	struct dc_cap_funcs cap_funcs;
1415 	struct dc_config config;
1416 	struct dc_bounding_box_overrides bb_overrides;
1417 	struct dc_bug_wa work_arounds;
1418 	struct dc_context *ctx;
1419 	struct dc_phy_addr_space_config vm_pa_config;
1420 
1421 	uint8_t link_count;
1422 	struct dc_link *links[MAX_LINKS];
1423 	struct link_service *link_srv;
1424 
1425 	struct dc_state *current_state;
1426 	struct resource_pool *res_pool;
1427 
1428 	struct clk_mgr *clk_mgr;
1429 
1430 	/* Display Engine Clock levels */
1431 	struct dm_pp_clock_levels sclk_lvls;
1432 
1433 	/* Inputs into BW and WM calculations. */
1434 	struct bw_calcs_dceip *bw_dceip;
1435 	struct bw_calcs_vbios *bw_vbios;
1436 	struct dcn_soc_bounding_box *dcn_soc;
1437 	struct dcn_ip_params *dcn_ip;
1438 	struct display_mode_lib dml;
1439 
1440 	/* HW functions */
1441 	struct hw_sequencer_funcs hwss;
1442 	struct dce_hwseq *hwseq;
1443 
1444 	/* Require to optimize clocks and bandwidth for added/removed planes */
1445 	bool optimized_required;
1446 	bool wm_optimized_required;
1447 	bool idle_optimizations_allowed;
1448 	bool enable_c20_dtm_b0;
1449 
1450 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1451 
1452 	/* FBC compressor */
1453 	struct compressor *fbc_compressor;
1454 
1455 	struct dc_debug_data debug_data;
1456 	struct dpcd_vendor_signature vendor_signature;
1457 
1458 	const char *build_id;
1459 	struct vm_helper *vm_helper;
1460 
1461 	uint32_t *dcn_reg_offsets;
1462 	uint32_t *nbio_reg_offsets;
1463 	uint32_t *clk_reg_offsets;
1464 
1465 	/* Scratch memory */
1466 	struct {
1467 		struct {
1468 			/*
1469 			 * For matching clock_limits table in driver with table
1470 			 * from PMFW.
1471 			 */
1472 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1473 		} update_bw_bounding_box;
1474 		struct dc_scratch_space current_state;
1475 		struct dc_scratch_space new_state;
1476 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1477 		bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */
1478 	} scratch;
1479 
1480 	struct dml2_configuration_options dml2_options;
1481 	struct dml2_configuration_options dml2_tmp;
1482 	enum dc_acpi_cm_power_state power_state;
1483 
1484 };
1485 
1486 struct dc_scaling_info {
1487 	struct rect src_rect;
1488 	struct rect dst_rect;
1489 	struct rect clip_rect;
1490 	struct scaling_taps scaling_quality;
1491 };
1492 
1493 struct dc_fast_update {
1494 	const struct dc_flip_addrs *flip_addr;
1495 	const struct dc_gamma *gamma;
1496 	const struct colorspace_transform *gamut_remap_matrix;
1497 	const struct dc_csc_transform *input_csc_color_matrix;
1498 	const struct fixed31_32 *coeff_reduction_factor;
1499 	struct dc_transfer_func *out_transfer_func;
1500 	struct dc_csc_transform *output_csc_transform;
1501 	const struct dc_csc_transform *cursor_csc_color_matrix;
1502 };
1503 
1504 struct dc_surface_update {
1505 	struct dc_plane_state *surface;
1506 
1507 	/* isr safe update parameters.  null means no updates */
1508 	const struct dc_flip_addrs *flip_addr;
1509 	const struct dc_plane_info *plane_info;
1510 	const struct dc_scaling_info *scaling_info;
1511 	struct fixed31_32 hdr_mult;
1512 	/* following updates require alloc/sleep/spin that is not isr safe,
1513 	 * null means no updates
1514 	 */
1515 	const struct dc_gamma *gamma;
1516 	const struct dc_transfer_func *in_transfer_func;
1517 
1518 	const struct dc_csc_transform *input_csc_color_matrix;
1519 	const struct fixed31_32 *coeff_reduction_factor;
1520 	const struct dc_transfer_func *func_shaper;
1521 	const struct dc_3dlut *lut3d_func;
1522 	const struct dc_transfer_func *blend_tf;
1523 	const struct colorspace_transform *gamut_remap_matrix;
1524 	/*
1525 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1526 	 *
1527 	 * change cm2_params.component_settings: Full update
1528 	 * change cm2_params.cm2_luts: Fast update
1529 	 */
1530 	const struct dc_cm2_parameters *cm2_params;
1531 	const struct dc_csc_transform *cursor_csc_color_matrix;
1532 	unsigned int sdr_white_level_nits;
1533 	struct dc_bias_and_scale bias_and_scale;
1534 };
1535 
1536 /*
1537  * Create a new surface with default parameters;
1538  */
1539 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1540 void dc_gamma_release(struct dc_gamma **dc_gamma);
1541 struct dc_gamma *dc_create_gamma(void);
1542 
1543 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1544 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1545 struct dc_transfer_func *dc_create_transfer_func(void);
1546 
1547 struct dc_3dlut *dc_create_3dlut_func(void);
1548 void dc_3dlut_func_release(struct dc_3dlut *lut);
1549 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1550 
1551 void dc_post_update_surfaces_to_stream(
1552 		struct dc *dc);
1553 
1554 #include "dc_stream.h"
1555 
1556 /**
1557  * struct dc_validation_set - Struct to store surface/stream associations for validation
1558  */
1559 struct dc_validation_set {
1560 	/**
1561 	 * @stream: Stream state properties
1562 	 */
1563 	struct dc_stream_state *stream;
1564 
1565 	/**
1566 	 * @plane_states: Surface state
1567 	 */
1568 	struct dc_plane_state *plane_states[MAX_SURFACES];
1569 
1570 	/**
1571 	 * @plane_count: Total of active planes
1572 	 */
1573 	uint8_t plane_count;
1574 };
1575 
1576 bool dc_validate_boot_timing(const struct dc *dc,
1577 				const struct dc_sink *sink,
1578 				struct dc_crtc_timing *crtc_timing);
1579 
1580 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1581 
1582 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);
1583 
1584 enum dc_status dc_validate_with_context(struct dc *dc,
1585 					const struct dc_validation_set set[],
1586 					int set_count,
1587 					struct dc_state *context,
1588 					bool fast_validate);
1589 
1590 bool dc_set_generic_gpio_for_stereo(bool enable,
1591 		struct gpio_service *gpio_service);
1592 
1593 /*
1594  * fast_validate: we return after determining if we can support the new state,
1595  * but before we populate the programming info
1596  */
1597 enum dc_status dc_validate_global_state(
1598 		struct dc *dc,
1599 		struct dc_state *new_ctx,
1600 		bool fast_validate);
1601 
1602 bool dc_acquire_release_mpc_3dlut(
1603 		struct dc *dc, bool acquire,
1604 		struct dc_stream_state *stream,
1605 		struct dc_3dlut **lut,
1606 		struct dc_transfer_func **shaper);
1607 
1608 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1609 void get_audio_check(struct audio_info *aud_modes,
1610 	struct audio_check *aud_chk);
1611 
1612 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count);
1613 void populate_fast_updates(struct dc_fast_update *fast_update,
1614 		struct dc_surface_update *srf_updates,
1615 		int surface_count,
1616 		struct dc_stream_update *stream_update);
1617 /*
1618  * Set up streams and links associated to drive sinks
1619  * The streams parameter is an absolute set of all active streams.
1620  *
1621  * After this call:
1622  *   Phy, Encoder, Timing Generator are programmed and enabled.
1623  *   New streams are enabled with blank stream; no memory read.
1624  */
1625 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1626 
1627 
1628 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1629 		struct dc_stream_state *stream,
1630 		int mpcc_inst);
1631 
1632 
1633 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1634 
1635 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1636 
1637 /* The function returns minimum bandwidth required to drive a given timing
1638  * return - minimum required timing bandwidth in kbps.
1639  */
1640 uint32_t dc_bandwidth_in_kbps_from_timing(
1641 		const struct dc_crtc_timing *timing,
1642 		const enum dc_link_encoding_format link_encoding);
1643 
1644 /* Link Interfaces */
1645 /*
1646  * A link contains one or more sinks and their connected status.
1647  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1648  */
1649 struct dc_link {
1650 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1651 	unsigned int sink_count;
1652 	struct dc_sink *local_sink;
1653 	unsigned int link_index;
1654 	enum dc_connection_type type;
1655 	enum signal_type connector_signal;
1656 	enum dc_irq_source irq_source_hpd;
1657 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1658 
1659 	bool is_hpd_filter_disabled;
1660 	bool dp_ss_off;
1661 
1662 	/**
1663 	 * @link_state_valid:
1664 	 *
1665 	 * If there is no link and local sink, this variable should be set to
1666 	 * false. Otherwise, it should be set to true; usually, the function
1667 	 * core_link_enable_stream sets this field to true.
1668 	 */
1669 	bool link_state_valid;
1670 	bool aux_access_disabled;
1671 	bool sync_lt_in_progress;
1672 	bool skip_stream_reenable;
1673 	bool is_internal_display;
1674 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1675 	bool is_dig_mapping_flexible;
1676 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1677 	bool is_hpd_pending; /* Indicates a new received hpd */
1678 
1679 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1680 	 * for every link training. This is incompatible with DP LL compliance automation,
1681 	 * which expects the same link settings to be used every retry on a link loss.
1682 	 * This flag is used to skip the fallback when link loss occurs during automation.
1683 	 */
1684 	bool skip_fallback_on_link_loss;
1685 
1686 	bool edp_sink_present;
1687 
1688 	struct dp_trace dp_trace;
1689 
1690 	/* caps is the same as reported_link_cap. link_traing use
1691 	 * reported_link_cap. Will clean up.  TODO
1692 	 */
1693 	struct dc_link_settings reported_link_cap;
1694 	struct dc_link_settings verified_link_cap;
1695 	struct dc_link_settings cur_link_settings;
1696 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1697 	struct dc_link_settings preferred_link_setting;
1698 	/* preferred_training_settings are override values that
1699 	 * come from DM. DM is responsible for the memory
1700 	 * management of the override pointers.
1701 	 */
1702 	struct dc_link_training_overrides preferred_training_settings;
1703 	struct dp_audio_test_data audio_test_data;
1704 
1705 	uint8_t ddc_hw_inst;
1706 
1707 	uint8_t hpd_src;
1708 
1709 	uint8_t link_enc_hw_inst;
1710 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1711 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1712 	 * object creation.
1713 	 */
1714 	enum engine_id eng_id;
1715 	enum engine_id dpia_preferred_eng_id;
1716 
1717 	bool test_pattern_enabled;
1718 	/* Pending/Current test pattern are only used to perform and track
1719 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1720 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1721 	 * to perform specific lane adjust overrides before setting certain
1722 	 * PHY test patterns. In cases when lane adjust and set test pattern
1723 	 * calls are not performed atomically (i.e. performing link training),
1724 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1725 	 * and current_test_pattern will contain required context for any future
1726 	 * set pattern/set lane adjust to transition between override state(s).
1727 	 * */
1728 	enum dp_test_pattern current_test_pattern;
1729 	enum dp_test_pattern pending_test_pattern;
1730 
1731 	union compliance_test_state compliance_test_state;
1732 
1733 	void *priv;
1734 
1735 	struct ddc_service *ddc;
1736 
1737 	enum dp_panel_mode panel_mode;
1738 	bool aux_mode;
1739 
1740 	/* Private to DC core */
1741 
1742 	const struct dc *dc;
1743 
1744 	struct dc_context *ctx;
1745 
1746 	struct panel_cntl *panel_cntl;
1747 	struct link_encoder *link_enc;
1748 	struct graphics_object_id link_id;
1749 	/* Endpoint type distinguishes display endpoints which do not have entries
1750 	 * in the BIOS connector table from those that do. Helps when tracking link
1751 	 * encoder to display endpoint assignments.
1752 	 */
1753 	enum display_endpoint_type ep_type;
1754 	union ddi_channel_mapping ddi_channel_mapping;
1755 	struct connector_device_tag_info device_tag;
1756 	struct dpcd_caps dpcd_caps;
1757 	uint32_t dongle_max_pix_clk;
1758 	unsigned short chip_caps;
1759 	unsigned int dpcd_sink_count;
1760 	struct hdcp_caps hdcp_caps;
1761 	enum edp_revision edp_revision;
1762 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1763 
1764 	struct psr_settings psr_settings;
1765 	struct replay_settings replay_settings;
1766 
1767 	/* Drive settings read from integrated info table */
1768 	struct dc_lane_settings bios_forced_drive_settings;
1769 
1770 	/* Vendor specific LTTPR workaround variables */
1771 	uint8_t vendor_specific_lttpr_link_rate_wa;
1772 	bool apply_vendor_specific_lttpr_link_rate_wa;
1773 
1774 	/* MST record stream using this link */
1775 	struct link_flags {
1776 		bool dp_keep_receiver_powered;
1777 		bool dp_skip_DID2;
1778 		bool dp_skip_reset_segment;
1779 		bool dp_skip_fs_144hz;
1780 		bool dp_mot_reset_segment;
1781 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1782 		bool dpia_mst_dsc_always_on;
1783 		/* Forced DPIA into TBT3 compatibility mode. */
1784 		bool dpia_forced_tbt3_mode;
1785 		bool dongle_mode_timing_override;
1786 		bool blank_stream_on_ocs_change;
1787 		bool read_dpcd204h_on_irq_hpd;
1788 	} wa_flags;
1789 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1790 
1791 	struct dc_link_status link_status;
1792 	struct dprx_states dprx_states;
1793 
1794 	struct gpio *hpd_gpio;
1795 	enum dc_link_fec_state fec_state;
1796 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1797 
1798 	struct dc_panel_config panel_config;
1799 	struct phy_state phy_state;
1800 	// BW ALLOCATON USB4 ONLY
1801 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1802 	bool skip_implict_edp_power_control;
1803 	enum backlight_control_type backlight_control_type;
1804 };
1805 
1806 /* Return an enumerated dc_link.
1807  * dc_link order is constant and determined at
1808  * boot time.  They cannot be created or destroyed.
1809  * Use dc_get_caps() to get number of links.
1810  */
1811 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1812 
1813 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1814 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1815 		const struct dc_link *link,
1816 		unsigned int *inst_out);
1817 
1818 /* Return an array of link pointers to edp links. */
1819 void dc_get_edp_links(const struct dc *dc,
1820 		struct dc_link **edp_links,
1821 		int *edp_num);
1822 
1823 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1824 				 bool powerOn);
1825 
1826 /* The function initiates detection handshake over the given link. It first
1827  * determines if there are display connections over the link. If so it initiates
1828  * detection protocols supported by the connected receiver device. The function
1829  * contains protocol specific handshake sequences which are sometimes mandatory
1830  * to establish a proper connection between TX and RX. So it is always
1831  * recommended to call this function as the first link operation upon HPD event
1832  * or power up event. Upon completion, the function will update link structure
1833  * in place based on latest RX capabilities. The function may also cause dpms
1834  * to be reset to off for all currently enabled streams to the link. It is DM's
1835  * responsibility to serialize detection and DPMS updates.
1836  *
1837  * @reason - Indicate which event triggers this detection. dc may customize
1838  * detection flow depending on the triggering events.
1839  * return false - if detection is not fully completed. This could happen when
1840  * there is an unrecoverable error during detection or detection is partially
1841  * completed (detection has been delegated to dm mst manager ie.
1842  * link->connection_type == dc_connection_mst_branch when returning false).
1843  * return true - detection is completed, link has been fully updated with latest
1844  * detection result.
1845  */
1846 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1847 
1848 struct dc_sink_init_data;
1849 
1850 /* When link connection type is dc_connection_mst_branch, remote sink can be
1851  * added to the link. The interface creates a remote sink and associates it with
1852  * current link. The sink will be retained by link until remove remote sink is
1853  * called.
1854  *
1855  * @dc_link - link the remote sink will be added to.
1856  * @edid - byte array of EDID raw data.
1857  * @len - size of the edid in byte
1858  * @init_data -
1859  */
1860 struct dc_sink *dc_link_add_remote_sink(
1861 		struct dc_link *dc_link,
1862 		const uint8_t *edid,
1863 		int len,
1864 		struct dc_sink_init_data *init_data);
1865 
1866 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1867  * @link - link the sink should be removed from
1868  * @sink - sink to be removed.
1869  */
1870 void dc_link_remove_remote_sink(
1871 	struct dc_link *link,
1872 	struct dc_sink *sink);
1873 
1874 /* Enable HPD interrupt handler for a given link */
1875 void dc_link_enable_hpd(const struct dc_link *link);
1876 
1877 /* Disable HPD interrupt handler for a given link */
1878 void dc_link_disable_hpd(const struct dc_link *link);
1879 
1880 /* determine if there is a sink connected to the link
1881  *
1882  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1883  * return - false if an unexpected error occurs, true otherwise.
1884  *
1885  * NOTE: This function doesn't detect downstream sink connections i.e
1886  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1887  * return dc_connection_single if the branch device is connected despite of
1888  * downstream sink's connection status.
1889  */
1890 bool dc_link_detect_connection_type(struct dc_link *link,
1891 		enum dc_connection_type *type);
1892 
1893 /* query current hpd pin value
1894  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1895  *
1896  */
1897 bool dc_link_get_hpd_state(struct dc_link *link);
1898 
1899 /* Getter for cached link status from given link */
1900 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1901 
1902 /* enable/disable hardware HPD filter.
1903  *
1904  * @link - The link the HPD pin is associated with.
1905  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1906  * handler once after no HPD change has been detected within dc default HPD
1907  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1908  * pulses within default HPD interval, no HPD event will be received until HPD
1909  * toggles have stopped. Then HPD event will be queued to irq handler once after
1910  * dc default HPD filtering interval since last HPD event.
1911  *
1912  * @enable = false - disable hardware HPD filter. HPD event will be queued
1913  * immediately to irq handler after no HPD change has been detected within
1914  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1915  */
1916 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1917 
1918 /* submit i2c read/write payloads through ddc channel
1919  * @link_index - index to a link with ddc in i2c mode
1920  * @cmd - i2c command structure
1921  * return - true if success, false otherwise.
1922  */
1923 bool dc_submit_i2c(
1924 		struct dc *dc,
1925 		uint32_t link_index,
1926 		struct i2c_command *cmd);
1927 
1928 /* submit i2c read/write payloads through oem channel
1929  * @link_index - index to a link with ddc in i2c mode
1930  * @cmd - i2c command structure
1931  * return - true if success, false otherwise.
1932  */
1933 bool dc_submit_i2c_oem(
1934 		struct dc *dc,
1935 		struct i2c_command *cmd);
1936 
1937 enum aux_return_code_type;
1938 /* Attempt to transfer the given aux payload. This function does not perform
1939  * retries or handle error states. The reply is returned in the payload->reply
1940  * and the result through operation_result. Returns the number of bytes
1941  * transferred,or -1 on a failure.
1942  */
1943 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1944 		struct aux_payload *payload,
1945 		enum aux_return_code_type *operation_result);
1946 
1947 bool dc_is_oem_i2c_device_present(
1948 	struct dc *dc,
1949 	size_t slave_address
1950 );
1951 
1952 /* return true if the connected receiver supports the hdcp version */
1953 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
1954 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
1955 
1956 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
1957  *
1958  * TODO - When defer_handling is true the function will have a different purpose.
1959  * It no longer does complete hpd rx irq handling. We should create a separate
1960  * interface specifically for this case.
1961  *
1962  * Return:
1963  * true - Downstream port status changed. DM should call DC to do the
1964  * detection.
1965  * false - no change in Downstream port status. No further action required
1966  * from DM.
1967  */
1968 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
1969 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
1970 		bool defer_handling, bool *has_left_work);
1971 /* handle DP specs define test automation sequence*/
1972 void dc_link_dp_handle_automated_test(struct dc_link *link);
1973 
1974 /* handle DP Link loss sequence and try to recover RX link loss with best
1975  * effort
1976  */
1977 void dc_link_dp_handle_link_loss(struct dc_link *link);
1978 
1979 /* Determine if hpd rx irq should be handled or ignored
1980  * return true - hpd rx irq should be handled.
1981  * return false - it is safe to ignore hpd rx irq event
1982  */
1983 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
1984 
1985 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
1986  * @link - link the hpd irq data associated with
1987  * @hpd_irq_dpcd_data - input hpd irq data
1988  * return - true if hpd irq data indicates a link lost
1989  */
1990 bool dc_link_check_link_loss_status(struct dc_link *link,
1991 		union hpd_irq_data *hpd_irq_dpcd_data);
1992 
1993 /* Read hpd rx irq data from a given link
1994  * @link - link where the hpd irq data should be read from
1995  * @irq_data - output hpd irq data
1996  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
1997  * read has failed.
1998  */
1999 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
2000 	struct dc_link *link,
2001 	union hpd_irq_data *irq_data);
2002 
2003 /* The function clears recorded DP RX states in the link. DM should call this
2004  * function when it is resuming from S3 power state to previously connected links.
2005  *
2006  * TODO - in the future we should consider to expand link resume interface to
2007  * support clearing previous rx states. So we don't have to rely on dm to call
2008  * this interface explicitly.
2009  */
2010 void dc_link_clear_dprx_states(struct dc_link *link);
2011 
2012 /* Destruct the mst topology of the link and reset the allocated payload table
2013  *
2014  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
2015  * still wants to reset MST topology on an unplug event */
2016 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
2017 
2018 /* The function calculates effective DP link bandwidth when a given link is
2019  * using the given link settings.
2020  *
2021  * return - total effective link bandwidth in kbps.
2022  */
2023 uint32_t dc_link_bandwidth_kbps(
2024 	const struct dc_link *link,
2025 	const struct dc_link_settings *link_setting);
2026 
2027 struct dp_audio_bandwidth_params {
2028 	const struct dc_crtc_timing *crtc_timing;
2029 	enum dp_link_encoding link_encoding;
2030 	uint32_t channel_count;
2031 	uint32_t sample_rate_hz;
2032 };
2033 
2034 /* The function calculates the minimum size of hblank (in bytes) needed to
2035  * support the specified channel count and sample rate combination, given the
2036  * link encoding and timing to be used. This calculation is not supported
2037  * for 8b/10b SST.
2038  *
2039  * return - min hblank size in bytes, 0 if 8b/10b SST.
2040  */
2041 uint32_t dc_link_required_hblank_size_bytes(
2042 	const struct dc_link *link,
2043 	struct dp_audio_bandwidth_params *audio_params);
2044 
2045 /* The function takes a snapshot of current link resource allocation state
2046  * @dc: pointer to dc of the dm calling this
2047  * @map: a dc link resource snapshot defined internally to dc.
2048  *
2049  * DM needs to capture a snapshot of current link resource allocation mapping
2050  * and store it in its persistent storage.
2051  *
2052  * Some of the link resource is using first come first serve policy.
2053  * The allocation mapping depends on original hotplug order. This information
2054  * is lost after driver is loaded next time. The snapshot is used in order to
2055  * restore link resource to its previous state so user will get consistent
2056  * link capability allocation across reboot.
2057  *
2058  */
2059 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
2060 
2061 /* This function restores link resource allocation state from a snapshot
2062  * @dc: pointer to dc of the dm calling this
2063  * @map: a dc link resource snapshot defined internally to dc.
2064  *
2065  * DM needs to call this function after initial link detection on boot and
2066  * before first commit streams to restore link resource allocation state
2067  * from previous boot session.
2068  *
2069  * Some of the link resource is using first come first serve policy.
2070  * The allocation mapping depends on original hotplug order. This information
2071  * is lost after driver is loaded next time. The snapshot is used in order to
2072  * restore link resource to its previous state so user will get consistent
2073  * link capability allocation across reboot.
2074  *
2075  */
2076 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2077 
2078 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2079  * interface i.e stream_update->dsc_config
2080  */
2081 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2082 
2083 /* translate a raw link rate data to bandwidth in kbps */
2084 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2085 
2086 /* determine the optimal bandwidth given link and required bw.
2087  * @link - current detected link
2088  * @req_bw - requested bandwidth in kbps
2089  * @link_settings - returned most optimal link settings that can fit the
2090  * requested bandwidth
2091  * return - false if link can't support requested bandwidth, true if link
2092  * settings is found.
2093  */
2094 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2095 		struct dc_link_settings *link_settings,
2096 		uint32_t req_bw);
2097 
2098 /* return the max dp link settings can be driven by the link without considering
2099  * connected RX device and its capability
2100  */
2101 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2102 		struct dc_link_settings *max_link_enc_cap);
2103 
2104 /* determine when the link is driving MST mode, what DP link channel coding
2105  * format will be used. The decision will remain unchanged until next HPD event.
2106  *
2107  * @link -  a link with DP RX connection
2108  * return - if stream is committed to this link with MST signal type, type of
2109  * channel coding format dc will choose.
2110  */
2111 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2112 		const struct dc_link *link);
2113 
2114 /* get max dp link settings the link can enable with all things considered. (i.e
2115  * TX/RX/Cable capabilities and dp override policies.
2116  *
2117  * @link - a link with DP RX connection
2118  * return - max dp link settings the link can enable.
2119  *
2120  */
2121 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2122 
2123 /* Get the highest encoding format that the link supports; highest meaning the
2124  * encoding format which supports the maximum bandwidth.
2125  *
2126  * @link - a link with DP RX connection
2127  * return - highest encoding format link supports.
2128  */
2129 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2130 
2131 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2132  * to a link with dp connector signal type.
2133  * @link - a link with dp connector signal type
2134  * return - true if connected, false otherwise
2135  */
2136 bool dc_link_is_dp_sink_present(struct dc_link *link);
2137 
2138 /* Force DP lane settings update to main-link video signal and notify the change
2139  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2140  * tuning purpose. The interface assumes link has already been enabled with DP
2141  * signal.
2142  *
2143  * @lt_settings - a container structure with desired hw_lane_settings
2144  */
2145 void dc_link_set_drive_settings(struct dc *dc,
2146 				struct link_training_settings *lt_settings,
2147 				struct dc_link *link);
2148 
2149 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2150  * test or debugging purpose. The test pattern will remain until next un-plug.
2151  *
2152  * @link - active link with DP signal output enabled.
2153  * @test_pattern - desired test pattern to output.
2154  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2155  * @test_pattern_color_space - for video test pattern choose a desired color
2156  * space.
2157  * @p_link_settings - For PHY pattern choose a desired link settings
2158  * @p_custom_pattern - some test pattern will require a custom input to
2159  * customize some pattern details. Otherwise keep it to NULL.
2160  * @cust_pattern_size - size of the custom pattern input.
2161  *
2162  */
2163 bool dc_link_dp_set_test_pattern(
2164 	struct dc_link *link,
2165 	enum dp_test_pattern test_pattern,
2166 	enum dp_test_pattern_color_space test_pattern_color_space,
2167 	const struct link_training_settings *p_link_settings,
2168 	const unsigned char *p_custom_pattern,
2169 	unsigned int cust_pattern_size);
2170 
2171 /* Force DP link settings to always use a specific value until reboot to a
2172  * specific link. If link has already been enabled, the interface will also
2173  * switch to desired link settings immediately. This is a debug interface to
2174  * generic dp issue trouble shooting.
2175  */
2176 void dc_link_set_preferred_link_settings(struct dc *dc,
2177 		struct dc_link_settings *link_setting,
2178 		struct dc_link *link);
2179 
2180 /* Force DP link to customize a specific link training behavior by overriding to
2181  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2182  * display specific link training issues or apply some display specific
2183  * workaround in link training.
2184  *
2185  * @link_settings - if not NULL, force preferred link settings to the link.
2186  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2187  * will apply this particular override in future link training. If NULL is
2188  * passed in, dc resets previous overrides.
2189  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2190  * training settings.
2191  */
2192 void dc_link_set_preferred_training_settings(struct dc *dc,
2193 		struct dc_link_settings *link_setting,
2194 		struct dc_link_training_overrides *lt_overrides,
2195 		struct dc_link *link,
2196 		bool skip_immediate_retrain);
2197 
2198 /* return - true if FEC is supported with connected DP RX, false otherwise */
2199 bool dc_link_is_fec_supported(const struct dc_link *link);
2200 
2201 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2202  * link enablement.
2203  * return - true if FEC should be enabled, false otherwise.
2204  */
2205 bool dc_link_should_enable_fec(const struct dc_link *link);
2206 
2207 /* determine lttpr mode the current link should be enabled with a specific link
2208  * settings.
2209  */
2210 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2211 		struct dc_link_settings *link_setting);
2212 
2213 /* Force DP RX to update its power state.
2214  * NOTE: this interface doesn't update dp main-link. Calling this function will
2215  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2216  * RX power state back upon finish DM specific execution requiring DP RX in a
2217  * specific power state.
2218  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2219  * state.
2220  */
2221 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2222 
2223 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2224  * current value read from extended receiver cap from 02200h - 0220Fh.
2225  * Some DP RX has problems of providing accurate DP receiver caps from extended
2226  * field, this interface is a workaround to revert link back to use base caps.
2227  */
2228 void dc_link_overwrite_extended_receiver_cap(
2229 		struct dc_link *link);
2230 
2231 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2232 		bool wait_for_hpd);
2233 
2234 /* Set backlight level of an embedded panel (eDP, LVDS).
2235  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2236  * and 16 bit fractional, where 1.0 is max backlight value.
2237  */
2238 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2239 		struct set_backlight_level_params *backlight_level_params);
2240 
2241 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2242 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2243 		bool isHDR,
2244 		uint32_t backlight_millinits,
2245 		uint32_t transition_time_in_ms);
2246 
2247 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2248 		uint32_t *backlight_millinits,
2249 		uint32_t *backlight_millinits_peak);
2250 
2251 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2252 
2253 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2254 
2255 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2256 		bool wait, bool force_static, const unsigned int *power_opts);
2257 
2258 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2259 
2260 bool dc_link_setup_psr(struct dc_link *dc_link,
2261 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2262 		struct psr_context *psr_context);
2263 
2264 /*
2265  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2266  *
2267  * @link: pointer to the dc_link struct instance
2268  * @enable: enable(active) or disable(inactive) replay
2269  * @wait: state transition need to wait the active set completed.
2270  * @force_static: force disable(inactive) the replay
2271  * @power_opts: set power optimazation parameters to DMUB.
2272  *
2273  * return: allow Replay active will return true, else will return false.
2274  */
2275 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2276 		bool wait, bool force_static, const unsigned int *power_opts);
2277 
2278 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2279 
2280 /* On eDP links this function call will stall until T12 has elapsed.
2281  * If the panel is not in power off state, this function will return
2282  * immediately.
2283  */
2284 bool dc_link_wait_for_t12(struct dc_link *link);
2285 
2286 /* Determine if dp trace has been initialized to reflect upto date result *
2287  * return - true if trace is initialized and has valid data. False dp trace
2288  * doesn't have valid result.
2289  */
2290 bool dc_dp_trace_is_initialized(struct dc_link *link);
2291 
2292 /* Query a dp trace flag to indicate if the current dp trace data has been
2293  * logged before
2294  */
2295 bool dc_dp_trace_is_logged(struct dc_link *link,
2296 		bool in_detection);
2297 
2298 /* Set dp trace flag to indicate whether DM has already logged the current dp
2299  * trace data. DM can set is_logged to true upon logging and check
2300  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2301  */
2302 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2303 		bool in_detection,
2304 		bool is_logged);
2305 
2306 /* Obtain driver time stamp for last dp link training end. The time stamp is
2307  * formatted based on dm_get_timestamp DM function.
2308  * @in_detection - true to get link training end time stamp of last link
2309  * training in detection sequence. false to get link training end time stamp
2310  * of last link training in commit (dpms) sequence
2311  */
2312 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2313 		bool in_detection);
2314 
2315 /* Get how many link training attempts dc has done with latest sequence.
2316  * @in_detection - true to get link training count of last link
2317  * training in detection sequence. false to get link training count of last link
2318  * training in commit (dpms) sequence
2319  */
2320 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2321 		bool in_detection);
2322 
2323 /* Get how many link loss has happened since last link training attempts */
2324 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2325 
2326 /*
2327  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2328  */
2329 /*
2330  * Send a request from DP-Tx requesting to allocate BW remotely after
2331  * allocating it locally. This will get processed by CM and a CB function
2332  * will be called.
2333  *
2334  * @link: pointer to the dc_link struct instance
2335  * @req_bw: The requested bw in Kbyte to allocated
2336  *
2337  * return: none
2338  */
2339 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2340 
2341 /*
2342  * Handle function for when the status of the Request above is complete.
2343  * We will find out the result of allocating on CM and update structs.
2344  *
2345  * @link: pointer to the dc_link struct instance
2346  * @bw: Allocated or Estimated BW depending on the result
2347  * @result: Response type
2348  *
2349  * return: none
2350  */
2351 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link,
2352 		uint8_t bw, uint8_t result);
2353 
2354 /*
2355  * Handle the USB4 BW Allocation related functionality here:
2356  * Plug => Try to allocate max bw from timing parameters supported by the sink
2357  * Unplug => de-allocate bw
2358  *
2359  * @link: pointer to the dc_link struct instance
2360  * @peak_bw: Peak bw used by the link/sink
2361  *
2362  * return: allocated bw else return 0
2363  */
2364 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2365 		struct dc_link *link, int peak_bw);
2366 
2367 /*
2368  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2369  * available BW for each host router
2370  *
2371  * @dc: pointer to dc struct
2372  * @stream: pointer to all possible streams
2373  * @count: number of valid DPIA streams
2374  *
2375  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2376  */
2377 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2378 		const unsigned int count);
2379 
2380 /* Sink Interfaces - A sink corresponds to a display output device */
2381 
2382 struct dc_container_id {
2383 	// 128bit GUID in binary form
2384 	unsigned char  guid[16];
2385 	// 8 byte port ID -> ELD.PortID
2386 	unsigned int   portId[2];
2387 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2388 	unsigned short manufacturerName;
2389 	// 2 byte product code -> ELD.ProductCode
2390 	unsigned short productCode;
2391 };
2392 
2393 
2394 struct dc_sink_dsc_caps {
2395 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2396 	// 'false' if they are sink's DSC caps
2397 	bool is_virtual_dpcd_dsc;
2398 	// 'true' if MST topology supports DSC passthrough for sink
2399 	// 'false' if MST topology does not support DSC passthrough
2400 	bool is_dsc_passthrough_supported;
2401 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2402 };
2403 
2404 struct dc_sink_hblank_expansion_caps {
2405 	// 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology),
2406 	// 'false' if they are sink's HBlank expansion caps
2407 	bool is_virtual_dpcd_hblank_expansion;
2408 	struct hblank_expansion_dpcd_caps dpcd_caps;
2409 };
2410 
2411 struct dc_sink_fec_caps {
2412 	bool is_rx_fec_supported;
2413 	bool is_topology_fec_supported;
2414 };
2415 
2416 struct scdc_caps {
2417 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2418 	union hdmi_scdc_device_id_data device_id;
2419 };
2420 
2421 /*
2422  * The sink structure contains EDID and other display device properties
2423  */
2424 struct dc_sink {
2425 	enum signal_type sink_signal;
2426 	struct dc_edid dc_edid; /* raw edid */
2427 	struct dc_edid_caps edid_caps; /* parse display caps */
2428 	struct dc_container_id *dc_container_id;
2429 	uint32_t dongle_max_pix_clk;
2430 	void *priv;
2431 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2432 	bool converter_disable_audio;
2433 
2434 	struct scdc_caps scdc_caps;
2435 	struct dc_sink_dsc_caps dsc_caps;
2436 	struct dc_sink_fec_caps fec_caps;
2437 	struct dc_sink_hblank_expansion_caps hblank_expansion_caps;
2438 
2439 	bool is_vsc_sdp_colorimetry_supported;
2440 
2441 	/* private to DC core */
2442 	struct dc_link *link;
2443 	struct dc_context *ctx;
2444 
2445 	uint32_t sink_id;
2446 
2447 	/* private to dc_sink.c */
2448 	// refcount must be the last member in dc_sink, since we want the
2449 	// sink structure to be logically cloneable up to (but not including)
2450 	// refcount
2451 	struct kref refcount;
2452 };
2453 
2454 void dc_sink_retain(struct dc_sink *sink);
2455 void dc_sink_release(struct dc_sink *sink);
2456 
2457 struct dc_sink_init_data {
2458 	enum signal_type sink_signal;
2459 	struct dc_link *link;
2460 	uint32_t dongle_max_pix_clk;
2461 	bool converter_disable_audio;
2462 };
2463 
2464 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2465 
2466 /* Newer interfaces  */
2467 struct dc_cursor {
2468 	struct dc_plane_address address;
2469 	struct dc_cursor_attributes attributes;
2470 };
2471 
2472 
2473 /* Interrupt interfaces */
2474 enum dc_irq_source dc_interrupt_to_irq_source(
2475 		struct dc *dc,
2476 		uint32_t src_id,
2477 		uint32_t ext_id);
2478 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2479 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2480 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2481 		struct dc *dc, uint32_t link_index);
2482 
2483 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2484 
2485 /* Power Interfaces */
2486 
2487 void dc_set_power_state(
2488 		struct dc *dc,
2489 		enum dc_acpi_cm_power_state power_state);
2490 void dc_resume(struct dc *dc);
2491 
2492 void dc_power_down_on_boot(struct dc *dc);
2493 
2494 /*
2495  * HDCP Interfaces
2496  */
2497 enum hdcp_message_status dc_process_hdcp_msg(
2498 		enum signal_type signal,
2499 		struct dc_link *link,
2500 		struct hdcp_protection_message *message_info);
2501 bool dc_is_dmcu_initialized(struct dc *dc);
2502 
2503 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2504 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2505 
2506 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2507 		unsigned int pitch,
2508 		unsigned int height,
2509 		enum surface_pixel_format format,
2510 		struct dc_cursor_attributes *cursor_attr);
2511 
2512 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2513 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2514 
2515 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2516 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2517 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2518 
2519 /* set min and max memory clock to lowest and highest DPM level, respectively */
2520 void dc_unlock_memory_clock_frequency(struct dc *dc);
2521 
2522 /* set min memory clock to the min required for current mode, max to maxDPM */
2523 void dc_lock_memory_clock_frequency(struct dc *dc);
2524 
2525 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2526 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2527 
2528 /* cleanup on driver unload */
2529 void dc_hardware_release(struct dc *dc);
2530 
2531 /* disables fw based mclk switch */
2532 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2533 
2534 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2535 
2536 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2537 
2538 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips);
2539 
2540 void dc_z10_restore(const struct dc *dc);
2541 void dc_z10_save_init(struct dc *dc);
2542 
2543 bool dc_is_dmub_outbox_supported(struct dc *dc);
2544 bool dc_enable_dmub_notifications(struct dc *dc);
2545 
2546 bool dc_abm_save_restore(
2547 		struct dc *dc,
2548 		struct dc_stream_state *stream,
2549 		struct abm_save_restore *pData);
2550 
2551 void dc_enable_dmub_outbox(struct dc *dc);
2552 
2553 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2554 				uint32_t link_index,
2555 				struct aux_payload *payload);
2556 
2557 /* Get dc link index from dpia port index */
2558 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2559 				uint8_t dpia_port_index);
2560 
2561 bool dc_process_dmub_set_config_async(struct dc *dc,
2562 				uint32_t link_index,
2563 				struct set_config_cmd_payload *payload,
2564 				struct dmub_notification *notify);
2565 
2566 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2567 				uint32_t link_index,
2568 				uint8_t mst_alloc_slots,
2569 				uint8_t *mst_slots_in_use);
2570 
2571 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps);
2572 
2573 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2574 				uint32_t hpd_int_enable);
2575 
2576 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2577 
2578 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2579 
2580 struct dc_power_profile {
2581 	int power_level; /* Lower is better */
2582 };
2583 
2584 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2585 
2586 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context);
2587 
2588 /* DSC Interfaces */
2589 #include "dc_dsc.h"
2590 
2591 /* Disable acc mode Interfaces */
2592 void dc_disable_accelerated_mode(struct dc *dc);
2593 
2594 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2595 		       struct dc_stream_state *new_stream);
2596 
2597 #endif /* DC_INTERFACE_H_ */
2598