xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision d023de809f85307ca819a9dbbceee6ae1f50e2ad)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 #include "sspl/dc_spl_types.h"
50 
51 struct abm_save_restore;
52 
53 /* forward declaration */
54 struct aux_payload;
55 struct set_config_cmd_payload;
56 struct dmub_notification;
57 
58 #define DC_VER "3.2.336"
59 
60 /**
61  * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC
62  */
63 #define MAX_SURFACES 4
64 /**
65  * MAX_PLANES - representative of the upper bound of planes that are supported by the HW
66  */
67 #define MAX_PLANES 6
68 #define MAX_STREAMS 6
69 #define MIN_VIEWPORT_SIZE 12
70 #define MAX_NUM_EDP 2
71 #define MAX_HOST_ROUTERS_NUM 3
72 #define MAX_DPIA_PER_HOST_ROUTER 2
73 #define MAX_SUPPORTED_FORMATS 7
74 
75 /* Display Core Interfaces */
76 struct dc_versions {
77 	const char *dc_ver;
78 	struct dmcu_version dmcu_version;
79 };
80 
81 enum dp_protocol_version {
82 	DP_VERSION_1_4 = 0,
83 	DP_VERSION_2_1,
84 	DP_VERSION_UNKNOWN,
85 };
86 
87 enum dc_plane_type {
88 	DC_PLANE_TYPE_INVALID,
89 	DC_PLANE_TYPE_DCE_RGB,
90 	DC_PLANE_TYPE_DCE_UNDERLAY,
91 	DC_PLANE_TYPE_DCN_UNIVERSAL,
92 };
93 
94 // Sizes defined as multiples of 64KB
95 enum det_size {
96 	DET_SIZE_DEFAULT = 0,
97 	DET_SIZE_192KB = 3,
98 	DET_SIZE_256KB = 4,
99 	DET_SIZE_320KB = 5,
100 	DET_SIZE_384KB = 6
101 };
102 
103 
104 struct dc_plane_cap {
105 	enum dc_plane_type type;
106 	uint32_t per_pixel_alpha : 1;
107 	struct {
108 		uint32_t argb8888 : 1;
109 		uint32_t nv12 : 1;
110 		uint32_t fp16 : 1;
111 		uint32_t p010 : 1;
112 		uint32_t ayuv : 1;
113 	} pixel_format_support;
114 	// max upscaling factor x1000
115 	// upscaling factors are always >= 1
116 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
117 	struct {
118 		uint32_t argb8888;
119 		uint32_t nv12;
120 		uint32_t fp16;
121 	} max_upscale_factor;
122 	// max downscale factor x1000
123 	// downscale factors are always <= 1
124 	// for example, 8K -> 1080p is 0.25, or 250 raw value
125 	struct {
126 		uint32_t argb8888;
127 		uint32_t nv12;
128 		uint32_t fp16;
129 	} max_downscale_factor;
130 	// minimal width/height
131 	uint32_t min_width;
132 	uint32_t min_height;
133 };
134 
135 /**
136  * DOC: color-management-caps
137  *
138  * **Color management caps (DPP and MPC)**
139  *
140  * Modules/color calculates various color operations which are translated to
141  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
142  * DCN1, every new generation comes with fairly major differences in color
143  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
144  * decide mapping to HW block based on logical capabilities.
145  */
146 
147 /**
148  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
149  * @srgb: RGB color space transfer func
150  * @bt2020: BT.2020 transfer func
151  * @gamma2_2: standard gamma
152  * @pq: perceptual quantizer transfer function
153  * @hlg: hybrid log–gamma transfer function
154  */
155 struct rom_curve_caps {
156 	uint16_t srgb : 1;
157 	uint16_t bt2020 : 1;
158 	uint16_t gamma2_2 : 1;
159 	uint16_t pq : 1;
160 	uint16_t hlg : 1;
161 };
162 
163 /**
164  * struct dpp_color_caps - color pipeline capabilities for display pipe and
165  * plane blocks
166  *
167  * @dcn_arch: all DCE generations treated the same
168  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
169  * just plain 256-entry lookup
170  * @icsc: input color space conversion
171  * @dgam_ram: programmable degamma LUT
172  * @post_csc: post color space conversion, before gamut remap
173  * @gamma_corr: degamma correction
174  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
175  * with MPC by setting mpc:shared_3d_lut flag
176  * @ogam_ram: programmable out/blend gamma LUT
177  * @ocsc: output color space conversion
178  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
179  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
180  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
181  *
182  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
183  */
184 struct dpp_color_caps {
185 	uint16_t dcn_arch : 1;
186 	uint16_t input_lut_shared : 1;
187 	uint16_t icsc : 1;
188 	uint16_t dgam_ram : 1;
189 	uint16_t post_csc : 1;
190 	uint16_t gamma_corr : 1;
191 	uint16_t hw_3d_lut : 1;
192 	uint16_t ogam_ram : 1;
193 	uint16_t ocsc : 1;
194 	uint16_t dgam_rom_for_yuv : 1;
195 	struct rom_curve_caps dgam_rom_caps;
196 	struct rom_curve_caps ogam_rom_caps;
197 };
198 
199 /* Below structure is to describe the HW support for mem layout, extend support
200 	range to match what OS could handle in the roadmap */
201 struct lut3d_caps {
202 	uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */
203 	struct {
204 		uint32_t swizzle_3d_rgb : 1;
205 		uint32_t swizzle_3d_bgr : 1;
206 		uint32_t linear_1d : 1;
207 	} mem_layout_support;
208 	struct {
209 		uint32_t unorm_12msb : 1;
210 		uint32_t unorm_12lsb : 1;
211 		uint32_t float_fp1_5_10 : 1;
212 	} mem_format_support;
213 	struct {
214 		uint32_t order_rgba : 1;
215 		uint32_t order_bgra : 1;
216 	} mem_pixel_order_support;
217 	/*< size options are 9, 17, 33, 45, 65 */
218 	struct {
219 		uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */
220 		uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */
221 		uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */
222 		uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */
223 		uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */
224 	} lut_dim_caps;
225 };
226 
227 /**
228  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
229  * plane combined blocks
230  *
231  * @gamut_remap: color transformation matrix
232  * @ogam_ram: programmable out gamma LUT
233  * @ocsc: output color space conversion matrix
234  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
235  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
236  * instance
237  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
238  */
239 struct mpc_color_caps {
240 	uint16_t gamut_remap : 1;
241 	uint16_t ogam_ram : 1;
242 	uint16_t ocsc : 1;
243 	uint16_t num_3dluts : 3;
244 	uint16_t shared_3d_lut:1;
245 	struct rom_curve_caps ogam_rom_caps;
246 	struct lut3d_caps mcm_3d_lut_caps;
247 	struct lut3d_caps rmcm_3d_lut_caps;
248 	bool preblend;
249 };
250 
251 /**
252  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
253  * @dpp: color pipes caps for DPP
254  * @mpc: color pipes caps for MPC
255  */
256 struct dc_color_caps {
257 	struct dpp_color_caps dpp;
258 	struct mpc_color_caps mpc;
259 };
260 
261 struct dc_dmub_caps {
262 	bool psr;
263 	bool mclk_sw;
264 	bool subvp_psr;
265 	bool gecc_enable;
266 	uint8_t fams_ver;
267 	bool aux_backlight_support;
268 };
269 
270 struct dc_scl_caps {
271 	bool sharpener_support;
272 };
273 
274 struct dc_caps {
275 	uint32_t max_streams;
276 	uint32_t max_links;
277 	uint32_t max_audios;
278 	uint32_t max_slave_planes;
279 	uint32_t max_slave_yuv_planes;
280 	uint32_t max_slave_rgb_planes;
281 	uint32_t max_planes;
282 	uint32_t max_downscale_ratio;
283 	uint32_t i2c_speed_in_khz;
284 	uint32_t i2c_speed_in_khz_hdcp;
285 	uint32_t dmdata_alloc_size;
286 	unsigned int max_cursor_size;
287 	unsigned int max_buffered_cursor_size;
288 	unsigned int max_video_width;
289 	/*
290 	 * max video plane width that can be safely assumed to be always
291 	 * supported by single DPP pipe.
292 	 */
293 	unsigned int max_optimizable_video_width;
294 	unsigned int min_horizontal_blanking_period;
295 	int linear_pitch_alignment;
296 	bool dcc_const_color;
297 	bool dynamic_audio;
298 	bool is_apu;
299 	bool dual_link_dvi;
300 	bool post_blend_color_processing;
301 	bool force_dp_tps4_for_cp2520;
302 	bool disable_dp_clk_share;
303 	bool psp_setup_panel_mode;
304 	bool extended_aux_timeout_support;
305 	bool dmcub_support;
306 	bool zstate_support;
307 	bool ips_support;
308 	uint32_t num_of_internal_disp;
309 	enum dp_protocol_version max_dp_protocol_version;
310 	unsigned int mall_size_per_mem_channel;
311 	unsigned int mall_size_total;
312 	unsigned int cursor_cache_size;
313 	struct dc_plane_cap planes[MAX_PLANES];
314 	struct dc_color_caps color;
315 	struct dc_dmub_caps dmub_caps;
316 	bool dp_hpo;
317 	bool dp_hdmi21_pcon_support;
318 	bool edp_dsc_support;
319 	bool vbios_lttpr_aware;
320 	bool vbios_lttpr_enable;
321 	bool fused_io_supported;
322 	uint32_t max_otg_num;
323 	uint32_t max_cab_allocation_bytes;
324 	uint32_t cache_line_size;
325 	uint32_t cache_num_ways;
326 	uint16_t subvp_fw_processing_delay_us;
327 	uint8_t subvp_drr_max_vblank_margin_us;
328 	uint16_t subvp_prefetch_end_to_mall_start_us;
329 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
330 	uint16_t subvp_pstate_allow_width_us;
331 	uint16_t subvp_vertical_int_margin_us;
332 	bool seamless_odm;
333 	uint32_t max_v_total;
334 	bool vtotal_limited_by_fp2;
335 	uint32_t max_disp_clock_khz_at_vmin;
336 	uint8_t subvp_drr_vblank_start_margin_us;
337 	bool cursor_not_scaled;
338 	bool dcmode_power_limits_present;
339 	bool sequential_ono;
340 	/* Conservative limit for DCC cases which require ODM4:1 to support*/
341 	uint32_t dcc_plane_width_limit;
342 	struct dc_scl_caps scl_caps;
343 	uint8_t num_of_host_routers;
344 	uint8_t num_of_dpias_per_host_router;
345 };
346 
347 struct dc_bug_wa {
348 	bool no_connect_phy_config;
349 	bool dedcn20_305_wa;
350 	bool skip_clock_update;
351 	bool lt_early_cr_pattern;
352 	struct {
353 		uint8_t uclk : 1;
354 		uint8_t fclk : 1;
355 		uint8_t dcfclk : 1;
356 		uint8_t dcfclk_ds: 1;
357 	} clock_update_disable_mask;
358 	bool skip_psr_ips_crtc_disable;
359 };
360 struct dc_dcc_surface_param {
361 	struct dc_size surface_size;
362 	enum surface_pixel_format format;
363 	unsigned int plane0_pitch;
364 	struct dc_size plane1_size;
365 	unsigned int plane1_pitch;
366 	union {
367 		enum swizzle_mode_values swizzle_mode;
368 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
369 	};
370 	enum dc_scan_direction scan;
371 };
372 
373 struct dc_dcc_setting {
374 	unsigned int max_compressed_blk_size;
375 	unsigned int max_uncompressed_blk_size;
376 	bool independent_64b_blks;
377 	//These bitfields to be used starting with DCN 3.0
378 	struct {
379 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
380 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
381 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
382 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
383 		uint32_t dcc_256_256 : 1;  //available in ASICs starting with DCN 4.0x (the best compression case)
384 		uint32_t dcc_256_128 : 1;  //available in ASICs starting with DCN 4.0x
385 		uint32_t dcc_256_64 : 1;   //available in ASICs starting with DCN 4.0x (the worst compression case)
386 	} dcc_controls;
387 };
388 
389 struct dc_surface_dcc_cap {
390 	union {
391 		struct {
392 			struct dc_dcc_setting rgb;
393 		} grph;
394 
395 		struct {
396 			struct dc_dcc_setting luma;
397 			struct dc_dcc_setting chroma;
398 		} video;
399 	};
400 
401 	bool capable;
402 	bool const_color_support;
403 };
404 
405 struct dc_static_screen_params {
406 	struct {
407 		bool force_trigger;
408 		bool cursor_update;
409 		bool surface_update;
410 		bool overlay_update;
411 	} triggers;
412 	unsigned int num_frames;
413 };
414 
415 
416 /* Surface update type is used by dc_update_surfaces_and_stream
417  * The update type is determined at the very beginning of the function based
418  * on parameters passed in and decides how much programming (or updating) is
419  * going to be done during the call.
420  *
421  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
422  * logical calculations or hardware register programming. This update MUST be
423  * ISR safe on windows. Currently fast update will only be used to flip surface
424  * address.
425  *
426  * UPDATE_TYPE_MED is used for slower updates which require significant hw
427  * re-programming however do not affect bandwidth consumption or clock
428  * requirements. At present, this is the level at which front end updates
429  * that do not require us to run bw_calcs happen. These are in/out transfer func
430  * updates, viewport offset changes, recout size changes and pixel depth changes.
431  * This update can be done at ISR, but we want to minimize how often this happens.
432  *
433  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
434  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
435  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
436  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
437  * a full update. This cannot be done at ISR level and should be a rare event.
438  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
439  * underscan we don't expect to see this call at all.
440  */
441 
442 enum surface_update_type {
443 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
444 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
445 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
446 };
447 
448 /* Forward declaration*/
449 struct dc;
450 struct dc_plane_state;
451 struct dc_state;
452 
453 struct dc_cap_funcs {
454 	bool (*get_dcc_compression_cap)(const struct dc *dc,
455 			const struct dc_dcc_surface_param *input,
456 			struct dc_surface_dcc_cap *output);
457 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
458 };
459 
460 struct link_training_settings;
461 
462 union allow_lttpr_non_transparent_mode {
463 	struct {
464 		bool DP1_4A : 1;
465 		bool DP2_0 : 1;
466 	} bits;
467 	unsigned char raw;
468 };
469 
470 /* Structure to hold configuration flags set by dm at dc creation. */
471 struct dc_config {
472 	bool gpu_vm_support;
473 	bool disable_disp_pll_sharing;
474 	bool fbc_support;
475 	bool disable_fractional_pwm;
476 	bool allow_seamless_boot_optimization;
477 	bool seamless_boot_edp_requested;
478 	bool edp_not_connected;
479 	bool edp_no_power_sequencing;
480 	bool force_enum_edp;
481 	bool forced_clocks;
482 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
483 	bool multi_mon_pp_mclk_switch;
484 	bool disable_dmcu;
485 	bool enable_4to1MPC;
486 	bool enable_windowed_mpo_odm;
487 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
488 	uint32_t allow_edp_hotplug_detection;
489 	bool skip_riommu_prefetch_wa;
490 	bool clamp_min_dcfclk;
491 	uint64_t vblank_alignment_dto_params;
492 	uint8_t  vblank_alignment_max_frame_time_diff;
493 	bool is_asymmetric_memory;
494 	bool is_single_rank_dimm;
495 	bool is_vmin_only_asic;
496 	bool use_spl;
497 	bool prefer_easf;
498 	bool use_pipe_ctx_sync_logic;
499 	bool ignore_dpref_ss;
500 	bool enable_mipi_converter_optimization;
501 	bool use_default_clock_table;
502 	bool force_bios_enable_lttpr;
503 	uint8_t force_bios_fixed_vs;
504 	int sdpif_request_limit_words_per_umc;
505 	bool dc_mode_clk_limit_support;
506 	bool EnableMinDispClkODM;
507 	bool enable_auto_dpm_test_logs;
508 	unsigned int disable_ips;
509 	unsigned int disable_ips_in_vpb;
510 	bool disable_ips_in_dpms_off;
511 	bool usb4_bw_alloc_support;
512 	bool allow_0_dtb_clk;
513 	bool use_assr_psp_message;
514 	bool support_edp0_on_dp1;
515 	unsigned int enable_fpo_flicker_detection;
516 	bool disable_hbr_audio_dp2;
517 	bool consolidated_dpia_dp_lt;
518 	bool set_pipe_unlock_order;
519 	bool enable_dpia_pre_training;
520 	bool unify_link_enc_assignment;
521 	struct spl_sharpness_range dcn_sharpness_range;
522 	struct spl_sharpness_range dcn_override_sharpness_range;
523 };
524 
525 enum visual_confirm {
526 	VISUAL_CONFIRM_DISABLE = 0,
527 	VISUAL_CONFIRM_SURFACE = 1,
528 	VISUAL_CONFIRM_HDR = 2,
529 	VISUAL_CONFIRM_MPCTREE = 4,
530 	VISUAL_CONFIRM_PSR = 5,
531 	VISUAL_CONFIRM_SWAPCHAIN = 6,
532 	VISUAL_CONFIRM_FAMS = 7,
533 	VISUAL_CONFIRM_SWIZZLE = 9,
534 	VISUAL_CONFIRM_REPLAY = 12,
535 	VISUAL_CONFIRM_SUBVP = 14,
536 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
537 	VISUAL_CONFIRM_FAMS2 = 19,
538 	VISUAL_CONFIRM_HW_CURSOR = 20,
539 	VISUAL_CONFIRM_VABC = 21,
540 	VISUAL_CONFIRM_DCC = 22,
541 	VISUAL_CONFIRM_EXPLICIT = 0x80000000,
542 };
543 
544 enum dc_psr_power_opts {
545 	psr_power_opt_invalid = 0x0,
546 	psr_power_opt_smu_opt_static_screen = 0x1,
547 	psr_power_opt_z10_static_screen = 0x10,
548 	psr_power_opt_ds_disable_allow = 0x100,
549 };
550 
551 enum dml_hostvm_override_opts {
552 	DML_HOSTVM_NO_OVERRIDE = 0x0,
553 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
554 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
555 };
556 
557 enum dc_replay_power_opts {
558 	replay_power_opt_invalid		= 0x0,
559 	replay_power_opt_smu_opt_static_screen	= 0x1,
560 	replay_power_opt_z10_static_screen	= 0x10,
561 };
562 
563 enum dcc_option {
564 	DCC_ENABLE = 0,
565 	DCC_DISABLE = 1,
566 	DCC_HALF_REQ_DISALBE = 2,
567 };
568 
569 enum in_game_fams_config {
570 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
571 	INGAME_FAMS_DISABLE, // disable in-game fams
572 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
573 	INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies
574 };
575 
576 /**
577  * enum pipe_split_policy - Pipe split strategy supported by DCN
578  *
579  * This enum is used to define the pipe split policy supported by DCN. By
580  * default, DC favors MPC_SPLIT_DYNAMIC.
581  */
582 enum pipe_split_policy {
583 	/**
584 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
585 	 * pipe in order to bring the best trade-off between performance and
586 	 * power consumption. This is the recommended option.
587 	 */
588 	MPC_SPLIT_DYNAMIC = 0,
589 
590 	/**
591 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
592 	 * try any sort of split optimization.
593 	 */
594 	MPC_SPLIT_AVOID = 1,
595 
596 	/**
597 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
598 	 * optimize the pipe utilization when using a single display; if the
599 	 * user connects to a second display, DC will avoid pipe split.
600 	 */
601 	MPC_SPLIT_AVOID_MULT_DISP = 2,
602 };
603 
604 enum wm_report_mode {
605 	WM_REPORT_DEFAULT = 0,
606 	WM_REPORT_OVERRIDE = 1,
607 };
608 enum dtm_pstate{
609 	dtm_level_p0 = 0,/*highest voltage*/
610 	dtm_level_p1,
611 	dtm_level_p2,
612 	dtm_level_p3,
613 	dtm_level_p4,/*when active_display_count = 0*/
614 };
615 
616 enum dcn_pwr_state {
617 	DCN_PWR_STATE_UNKNOWN = -1,
618 	DCN_PWR_STATE_MISSION_MODE = 0,
619 	DCN_PWR_STATE_LOW_POWER = 3,
620 };
621 
622 enum dcn_zstate_support_state {
623 	DCN_ZSTATE_SUPPORT_UNKNOWN,
624 	DCN_ZSTATE_SUPPORT_ALLOW,
625 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
626 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
627 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
628 	DCN_ZSTATE_SUPPORT_DISALLOW,
629 };
630 
631 /*
632  * struct dc_clocks - DC pipe clocks
633  *
634  * For any clocks that may differ per pipe only the max is stored in this
635  * structure
636  */
637 struct dc_clocks {
638 	int dispclk_khz;
639 	int actual_dispclk_khz;
640 	int dppclk_khz;
641 	int actual_dppclk_khz;
642 	int disp_dpp_voltage_level_khz;
643 	int dcfclk_khz;
644 	int socclk_khz;
645 	int dcfclk_deep_sleep_khz;
646 	int fclk_khz;
647 	int phyclk_khz;
648 	int dramclk_khz;
649 	bool p_state_change_support;
650 	enum dcn_zstate_support_state zstate_support;
651 	bool dtbclk_en;
652 	int ref_dtbclk_khz;
653 	bool fclk_p_state_change_support;
654 	enum dcn_pwr_state pwr_state;
655 	/*
656 	 * Elements below are not compared for the purposes of
657 	 * optimization required
658 	 */
659 	bool prev_p_state_change_support;
660 	bool fclk_prev_p_state_change_support;
661 	int num_ways;
662 	int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM];
663 
664 	/*
665 	 * @fw_based_mclk_switching
666 	 *
667 	 * DC has a mechanism that leverage the variable refresh rate to switch
668 	 * memory clock in cases that we have a large latency to achieve the
669 	 * memory clock change and a short vblank window. DC has some
670 	 * requirements to enable this feature, and this field describes if the
671 	 * system support or not such a feature.
672 	 */
673 	bool fw_based_mclk_switching;
674 	bool fw_based_mclk_switching_shut_down;
675 	int prev_num_ways;
676 	enum dtm_pstate dtm_level;
677 	int max_supported_dppclk_khz;
678 	int max_supported_dispclk_khz;
679 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
680 	int bw_dispclk_khz;
681 	int idle_dramclk_khz;
682 	int idle_fclk_khz;
683 	int subvp_prefetch_dramclk_khz;
684 	int subvp_prefetch_fclk_khz;
685 };
686 
687 struct dc_bw_validation_profile {
688 	bool enable;
689 
690 	unsigned long long total_ticks;
691 	unsigned long long voltage_level_ticks;
692 	unsigned long long watermark_ticks;
693 	unsigned long long rq_dlg_ticks;
694 
695 	unsigned long long total_count;
696 	unsigned long long skip_fast_count;
697 	unsigned long long skip_pass_count;
698 	unsigned long long skip_fail_count;
699 };
700 
701 #define BW_VAL_TRACE_SETUP() \
702 		unsigned long long end_tick = 0; \
703 		unsigned long long voltage_level_tick = 0; \
704 		unsigned long long watermark_tick = 0; \
705 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
706 				dm_get_timestamp(dc->ctx) : 0
707 
708 #define BW_VAL_TRACE_COUNT() \
709 		if (dc->debug.bw_val_profile.enable) \
710 			dc->debug.bw_val_profile.total_count++
711 
712 #define BW_VAL_TRACE_SKIP(status) \
713 		if (dc->debug.bw_val_profile.enable) { \
714 			if (!voltage_level_tick) \
715 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
716 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
717 		}
718 
719 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
720 		if (dc->debug.bw_val_profile.enable) \
721 			voltage_level_tick = dm_get_timestamp(dc->ctx)
722 
723 #define BW_VAL_TRACE_END_WATERMARKS() \
724 		if (dc->debug.bw_val_profile.enable) \
725 			watermark_tick = dm_get_timestamp(dc->ctx)
726 
727 #define BW_VAL_TRACE_FINISH() \
728 		if (dc->debug.bw_val_profile.enable) { \
729 			end_tick = dm_get_timestamp(dc->ctx); \
730 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
731 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
732 			if (watermark_tick) { \
733 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
734 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
735 			} \
736 		}
737 
738 union mem_low_power_enable_options {
739 	struct {
740 		bool vga: 1;
741 		bool i2c: 1;
742 		bool dmcu: 1;
743 		bool dscl: 1;
744 		bool cm: 1;
745 		bool mpc: 1;
746 		bool optc: 1;
747 		bool vpg: 1;
748 		bool afmt: 1;
749 	} bits;
750 	uint32_t u32All;
751 };
752 
753 union root_clock_optimization_options {
754 	struct {
755 		bool dpp: 1;
756 		bool dsc: 1;
757 		bool hdmistream: 1;
758 		bool hdmichar: 1;
759 		bool dpstream: 1;
760 		bool symclk32_se: 1;
761 		bool symclk32_le: 1;
762 		bool symclk_fe: 1;
763 		bool physymclk: 1;
764 		bool dpiasymclk: 1;
765 		uint32_t reserved: 22;
766 	} bits;
767 	uint32_t u32All;
768 };
769 
770 union fine_grain_clock_gating_enable_options {
771 	struct {
772 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
773 		bool dchub : 1;	   /* Display controller hub */
774 		bool dchubbub : 1;
775 		bool dpp : 1;	   /* Display pipes and planes */
776 		bool opp : 1;	   /* Output pixel processing */
777 		bool optc : 1;	   /* Output pipe timing combiner */
778 		bool dio : 1;	   /* Display output */
779 		bool dwb : 1;	   /* Display writeback */
780 		bool mmhubbub : 1; /* Multimedia hub */
781 		bool dmu : 1;	   /* Display core management unit */
782 		bool az : 1;	   /* Azalia */
783 		bool dchvm : 1;
784 		bool dsc : 1;	   /* Display stream compression */
785 
786 		uint32_t reserved : 19;
787 	} bits;
788 	uint32_t u32All;
789 };
790 
791 enum pg_hw_pipe_resources {
792 	PG_HUBP = 0,
793 	PG_DPP,
794 	PG_DSC,
795 	PG_MPCC,
796 	PG_OPP,
797 	PG_OPTC,
798 	PG_DPSTREAM,
799 	PG_HDMISTREAM,
800 	PG_PHYSYMCLK,
801 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
802 };
803 
804 enum pg_hw_resources {
805 	PG_DCCG = 0,
806 	PG_DCIO,
807 	PG_DIO,
808 	PG_DCHUBBUB,
809 	PG_DCHVM,
810 	PG_DWB,
811 	PG_HPO,
812 	PG_HW_RESOURCES_NUM_ELEMENT
813 };
814 
815 struct pg_block_update {
816 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
817 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
818 };
819 
820 union dpia_debug_options {
821 	struct {
822 		uint32_t disable_dpia:1; /* bit 0 */
823 		uint32_t force_non_lttpr:1; /* bit 1 */
824 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
825 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
826 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
827 		uint32_t disable_usb4_pm_support:1; /* bit 5 */
828 		uint32_t enable_usb4_bw_zero_alloc_patch:1; /* bit 6 */
829 		uint32_t reserved:25;
830 	} bits;
831 	uint32_t raw;
832 };
833 
834 /* AUX wake work around options
835  * 0: enable/disable work around
836  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
837  * 15-2: reserved
838  * 31-16: timeout in ms
839  */
840 union aux_wake_wa_options {
841 	struct {
842 		uint32_t enable_wa : 1;
843 		uint32_t use_default_timeout : 1;
844 		uint32_t rsvd: 14;
845 		uint32_t timeout_ms : 16;
846 	} bits;
847 	uint32_t raw;
848 };
849 
850 struct dc_debug_data {
851 	uint32_t ltFailCount;
852 	uint32_t i2cErrorCount;
853 	uint32_t auxErrorCount;
854 };
855 
856 struct dc_phy_addr_space_config {
857 	struct {
858 		uint64_t start_addr;
859 		uint64_t end_addr;
860 		uint64_t fb_top;
861 		uint64_t fb_offset;
862 		uint64_t fb_base;
863 		uint64_t agp_top;
864 		uint64_t agp_bot;
865 		uint64_t agp_base;
866 	} system_aperture;
867 
868 	struct {
869 		uint64_t page_table_start_addr;
870 		uint64_t page_table_end_addr;
871 		uint64_t page_table_base_addr;
872 		bool base_addr_is_mc_addr;
873 	} gart_config;
874 
875 	bool valid;
876 	bool is_hvm_enabled;
877 	uint64_t page_table_default_page_addr;
878 };
879 
880 struct dc_virtual_addr_space_config {
881 	uint64_t	page_table_base_addr;
882 	uint64_t	page_table_start_addr;
883 	uint64_t	page_table_end_addr;
884 	uint32_t	page_table_block_size_in_bytes;
885 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
886 };
887 
888 struct dc_bounding_box_overrides {
889 	int sr_exit_time_ns;
890 	int sr_enter_plus_exit_time_ns;
891 	int sr_exit_z8_time_ns;
892 	int sr_enter_plus_exit_z8_time_ns;
893 	int urgent_latency_ns;
894 	int percent_of_ideal_drambw;
895 	int dram_clock_change_latency_ns;
896 	int dummy_clock_change_latency_ns;
897 	int fclk_clock_change_latency_ns;
898 	/* This forces a hard min on the DCFCLK we use
899 	 * for DML.  Unlike the debug option for forcing
900 	 * DCFCLK, this override affects watermark calculations
901 	 */
902 	int min_dcfclk_mhz;
903 };
904 
905 struct dc_state;
906 struct resource_pool;
907 struct dce_hwseq;
908 struct link_service;
909 
910 /*
911  * struct dc_debug_options - DC debug struct
912  *
913  * This struct provides a simple mechanism for developers to change some
914  * configurations, enable/disable features, and activate extra debug options.
915  * This can be very handy to narrow down whether some specific feature is
916  * causing an issue or not.
917  */
918 struct dc_debug_options {
919 	bool native422_support;
920 	bool disable_dsc;
921 	enum visual_confirm visual_confirm;
922 	int visual_confirm_rect_height;
923 
924 	bool sanity_checks;
925 	bool max_disp_clk;
926 	bool surface_trace;
927 	bool clock_trace;
928 	bool validation_trace;
929 	bool bandwidth_calcs_trace;
930 	int max_downscale_src_width;
931 
932 	/* stutter efficiency related */
933 	bool disable_stutter;
934 	bool use_max_lb;
935 	enum dcc_option disable_dcc;
936 
937 	/*
938 	 * @pipe_split_policy: Define which pipe split policy is used by the
939 	 * display core.
940 	 */
941 	enum pipe_split_policy pipe_split_policy;
942 	bool force_single_disp_pipe_split;
943 	bool voltage_align_fclk;
944 	bool disable_min_fclk;
945 
946 	bool hdcp_lc_force_fw_enable;
947 	bool hdcp_lc_enable_sw_fallback;
948 
949 	bool disable_dfs_bypass;
950 	bool disable_dpp_power_gate;
951 	bool disable_hubp_power_gate;
952 	bool disable_dsc_power_gate;
953 	bool disable_optc_power_gate;
954 	bool disable_hpo_power_gate;
955 	int dsc_min_slice_height_override;
956 	int dsc_bpp_increment_div;
957 	bool disable_pplib_wm_range;
958 	enum wm_report_mode pplib_wm_report_mode;
959 	unsigned int min_disp_clk_khz;
960 	unsigned int min_dpp_clk_khz;
961 	unsigned int min_dram_clk_khz;
962 	int sr_exit_time_dpm0_ns;
963 	int sr_enter_plus_exit_time_dpm0_ns;
964 	int sr_exit_time_ns;
965 	int sr_enter_plus_exit_time_ns;
966 	int sr_exit_z8_time_ns;
967 	int sr_enter_plus_exit_z8_time_ns;
968 	int urgent_latency_ns;
969 	uint32_t underflow_assert_delay_us;
970 	int percent_of_ideal_drambw;
971 	int dram_clock_change_latency_ns;
972 	bool optimized_watermark;
973 	int always_scale;
974 	bool disable_pplib_clock_request;
975 	bool disable_clock_gate;
976 	bool disable_mem_low_power;
977 	bool pstate_enabled;
978 	bool disable_dmcu;
979 	bool force_abm_enable;
980 	bool disable_stereo_support;
981 	bool vsr_support;
982 	bool performance_trace;
983 	bool az_endpoint_mute_only;
984 	bool always_use_regamma;
985 	bool recovery_enabled;
986 	bool avoid_vbios_exec_table;
987 	bool scl_reset_length10;
988 	bool hdmi20_disable;
989 	bool skip_detection_link_training;
990 	uint32_t edid_read_retry_times;
991 	unsigned int force_odm_combine; //bit vector based on otg inst
992 	unsigned int seamless_boot_odm_combine;
993 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
994 	int minimum_z8_residency_time;
995 	int minimum_z10_residency_time;
996 	bool disable_z9_mpc;
997 	unsigned int force_fclk_khz;
998 	bool enable_tri_buf;
999 	bool ips_disallow_entry;
1000 	bool dmub_offload_enabled;
1001 	bool dmcub_emulation;
1002 	bool disable_idle_power_optimizations;
1003 	unsigned int mall_size_override;
1004 	unsigned int mall_additional_timer_percent;
1005 	bool mall_error_as_fatal;
1006 	bool dmub_command_table; /* for testing only */
1007 	struct dc_bw_validation_profile bw_val_profile;
1008 	bool disable_fec;
1009 	bool disable_48mhz_pwrdwn;
1010 	/* This forces a hard min on the DCFCLK requested to SMU/PP
1011 	 * watermarks are not affected.
1012 	 */
1013 	unsigned int force_min_dcfclk_mhz;
1014 	int dwb_fi_phase;
1015 	bool disable_timing_sync;
1016 	bool cm_in_bypass;
1017 	int force_clock_mode;/*every mode change.*/
1018 
1019 	bool disable_dram_clock_change_vactive_support;
1020 	bool validate_dml_output;
1021 	bool enable_dmcub_surface_flip;
1022 	bool usbc_combo_phy_reset_wa;
1023 	bool enable_dram_clock_change_one_display_vactive;
1024 	/* TODO - remove once tested */
1025 	bool legacy_dp2_lt;
1026 	bool set_mst_en_for_sst;
1027 	bool disable_uhbr;
1028 	bool force_dp2_lt_fallback_method;
1029 	bool ignore_cable_id;
1030 	union mem_low_power_enable_options enable_mem_low_power;
1031 	union root_clock_optimization_options root_clock_optimization;
1032 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
1033 	bool hpo_optimization;
1034 	bool force_vblank_alignment;
1035 
1036 	/* Enable dmub aux for legacy ddc */
1037 	bool enable_dmub_aux_for_legacy_ddc;
1038 	bool disable_fams;
1039 	enum in_game_fams_config disable_fams_gaming;
1040 	/* FEC/PSR1 sequence enable delay in 100us */
1041 	uint8_t fec_enable_delay_in100us;
1042 	bool enable_driver_sequence_debug;
1043 	enum det_size crb_alloc_policy;
1044 	int crb_alloc_policy_min_disp_count;
1045 	bool disable_z10;
1046 	bool enable_z9_disable_interface;
1047 	bool psr_skip_crtc_disable;
1048 	uint32_t ips_skip_crtc_disable_mask;
1049 	union dpia_debug_options dpia_debug;
1050 	bool disable_fixed_vs_aux_timeout_wa;
1051 	uint32_t fixed_vs_aux_delay_config_wa;
1052 	bool force_disable_subvp;
1053 	bool force_subvp_mclk_switch;
1054 	bool allow_sw_cursor_fallback;
1055 	unsigned int force_subvp_num_ways;
1056 	unsigned int force_mall_ss_num_ways;
1057 	bool alloc_extra_way_for_cursor;
1058 	uint32_t subvp_extra_lines;
1059 	bool force_usr_allow;
1060 	/* uses value at boot and disables switch */
1061 	bool disable_dtb_ref_clk_switch;
1062 	bool extended_blank_optimization;
1063 	union aux_wake_wa_options aux_wake_wa;
1064 	uint32_t mst_start_top_delay;
1065 	uint8_t psr_power_use_phy_fsm;
1066 	enum dml_hostvm_override_opts dml_hostvm_override;
1067 	bool dml_disallow_alternate_prefetch_modes;
1068 	bool use_legacy_soc_bb_mechanism;
1069 	bool exit_idle_opt_for_cursor_updates;
1070 	bool using_dml2;
1071 	bool enable_single_display_2to1_odm_policy;
1072 	bool enable_double_buffered_dsc_pg_support;
1073 	bool enable_dp_dig_pixel_rate_div_policy;
1074 	bool using_dml21;
1075 	enum lttpr_mode lttpr_mode_override;
1076 	unsigned int dsc_delay_factor_wa_x1000;
1077 	unsigned int min_prefetch_in_strobe_ns;
1078 	bool disable_unbounded_requesting;
1079 	bool dig_fifo_off_in_blank;
1080 	bool override_dispclk_programming;
1081 	bool otg_crc_db;
1082 	bool disallow_dispclk_dppclk_ds;
1083 	bool disable_fpo_optimizations;
1084 	bool support_eDP1_5;
1085 	uint32_t fpo_vactive_margin_us;
1086 	bool disable_fpo_vactive;
1087 	bool disable_boot_optimizations;
1088 	bool override_odm_optimization;
1089 	bool minimize_dispclk_using_odm;
1090 	bool disable_subvp_high_refresh;
1091 	bool disable_dp_plus_plus_wa;
1092 	uint32_t fpo_vactive_min_active_margin_us;
1093 	uint32_t fpo_vactive_max_blank_us;
1094 	bool enable_hpo_pg_support;
1095 	bool enable_legacy_fast_update;
1096 	bool disable_dc_mode_overwrite;
1097 	bool replay_skip_crtc_disabled;
1098 	bool ignore_pg;/*do nothing, let pmfw control it*/
1099 	bool psp_disabled_wa;
1100 	unsigned int ips2_eval_delay_us;
1101 	unsigned int ips2_entry_delay_us;
1102 	bool optimize_ips_handshake;
1103 	bool disable_dmub_reallow_idle;
1104 	bool disable_timeout;
1105 	bool disable_extblankadj;
1106 	bool enable_idle_reg_checks;
1107 	unsigned int static_screen_wait_frames;
1108 	uint32_t pwm_freq;
1109 	bool force_chroma_subsampling_1tap;
1110 	unsigned int dcc_meta_propagation_delay_us;
1111 	bool disable_422_left_edge_pixel;
1112 	bool dml21_force_pstate_method;
1113 	uint32_t dml21_force_pstate_method_values[MAX_PIPES];
1114 	uint32_t dml21_disable_pstate_method_mask;
1115 	union fw_assisted_mclk_switch_version fams_version;
1116 	union dmub_fams2_global_feature_config fams2_config;
1117 	unsigned int force_cositing;
1118 	unsigned int disable_spl;
1119 	unsigned int force_easf;
1120 	unsigned int force_sharpness;
1121 	unsigned int force_sharpness_level;
1122 	unsigned int force_lls;
1123 	bool notify_dpia_hr_bw;
1124 	bool enable_ips_visual_confirm;
1125 	unsigned int sharpen_policy;
1126 	unsigned int scale_to_sharpness_policy;
1127 	bool skip_full_updated_if_possible;
1128 	unsigned int enable_oled_edp_power_up_opt;
1129 	bool enable_hblank_borrow;
1130 	bool force_subvp_df_throttle;
1131 	uint32_t acpi_transition_bitmasks[MAX_PIPES];
1132 };
1133 
1134 
1135 /* Generic structure that can be used to query properties of DC. More fields
1136  * can be added as required.
1137  */
1138 struct dc_current_properties {
1139 	unsigned int cursor_size_limit;
1140 };
1141 
1142 enum frame_buffer_mode {
1143 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1144 	FRAME_BUFFER_MODE_ZFB_ONLY,
1145 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1146 } ;
1147 
1148 struct dchub_init_data {
1149 	int64_t zfb_phys_addr_base;
1150 	int64_t zfb_mc_base_addr;
1151 	uint64_t zfb_size_in_byte;
1152 	enum frame_buffer_mode fb_mode;
1153 	bool dchub_initialzied;
1154 	bool dchub_info_valid;
1155 };
1156 
1157 struct dml2_soc_bb;
1158 
1159 struct dc_init_data {
1160 	struct hw_asic_id asic_id;
1161 	void *driver; /* ctx */
1162 	struct cgs_device *cgs_device;
1163 	struct dc_bounding_box_overrides bb_overrides;
1164 
1165 	int num_virtual_links;
1166 	/*
1167 	 * If 'vbios_override' not NULL, it will be called instead
1168 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1169 	 */
1170 	struct dc_bios *vbios_override;
1171 	enum dce_environment dce_environment;
1172 
1173 	struct dmub_offload_funcs *dmub_if;
1174 	struct dc_reg_helper_state *dmub_offload;
1175 
1176 	struct dc_config flags;
1177 	uint64_t log_mask;
1178 
1179 	struct dpcd_vendor_signature vendor_signature;
1180 	bool force_smu_not_present;
1181 	/*
1182 	 * IP offset for run time initializaion of register addresses
1183 	 *
1184 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1185 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1186 	 * before them.
1187 	 */
1188 	uint32_t *dcn_reg_offsets;
1189 	uint32_t *nbio_reg_offsets;
1190 	uint32_t *clk_reg_offsets;
1191 	void *bb_from_dmub;
1192 };
1193 
1194 struct dc_callback_init {
1195 	struct cp_psp cp_psp;
1196 };
1197 
1198 struct dc *dc_create(const struct dc_init_data *init_params);
1199 void dc_hardware_init(struct dc *dc);
1200 
1201 int dc_get_vmid_use_vector(struct dc *dc);
1202 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1203 /* Returns the number of vmids supported */
1204 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1205 void dc_init_callbacks(struct dc *dc,
1206 		const struct dc_callback_init *init_params);
1207 void dc_deinit_callbacks(struct dc *dc);
1208 void dc_destroy(struct dc **dc);
1209 
1210 /* Surface Interfaces */
1211 
1212 enum {
1213 	TRANSFER_FUNC_POINTS = 1025
1214 };
1215 
1216 struct dc_hdr_static_metadata {
1217 	/* display chromaticities and white point in units of 0.00001 */
1218 	unsigned int chromaticity_green_x;
1219 	unsigned int chromaticity_green_y;
1220 	unsigned int chromaticity_blue_x;
1221 	unsigned int chromaticity_blue_y;
1222 	unsigned int chromaticity_red_x;
1223 	unsigned int chromaticity_red_y;
1224 	unsigned int chromaticity_white_point_x;
1225 	unsigned int chromaticity_white_point_y;
1226 
1227 	uint32_t min_luminance;
1228 	uint32_t max_luminance;
1229 	uint32_t maximum_content_light_level;
1230 	uint32_t maximum_frame_average_light_level;
1231 };
1232 
1233 enum dc_transfer_func_type {
1234 	TF_TYPE_PREDEFINED,
1235 	TF_TYPE_DISTRIBUTED_POINTS,
1236 	TF_TYPE_BYPASS,
1237 	TF_TYPE_HWPWL
1238 };
1239 
1240 struct dc_transfer_func_distributed_points {
1241 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1242 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1243 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1244 
1245 	uint16_t end_exponent;
1246 	uint16_t x_point_at_y1_red;
1247 	uint16_t x_point_at_y1_green;
1248 	uint16_t x_point_at_y1_blue;
1249 };
1250 
1251 enum dc_transfer_func_predefined {
1252 	TRANSFER_FUNCTION_SRGB,
1253 	TRANSFER_FUNCTION_BT709,
1254 	TRANSFER_FUNCTION_PQ,
1255 	TRANSFER_FUNCTION_LINEAR,
1256 	TRANSFER_FUNCTION_UNITY,
1257 	TRANSFER_FUNCTION_HLG,
1258 	TRANSFER_FUNCTION_HLG12,
1259 	TRANSFER_FUNCTION_GAMMA22,
1260 	TRANSFER_FUNCTION_GAMMA24,
1261 	TRANSFER_FUNCTION_GAMMA26
1262 };
1263 
1264 
1265 struct dc_transfer_func {
1266 	struct kref refcount;
1267 	enum dc_transfer_func_type type;
1268 	enum dc_transfer_func_predefined tf;
1269 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1270 	uint32_t sdr_ref_white_level;
1271 	union {
1272 		struct pwl_params pwl;
1273 		struct dc_transfer_func_distributed_points tf_pts;
1274 	};
1275 };
1276 
1277 
1278 union dc_3dlut_state {
1279 	struct {
1280 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1281 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1282 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1283 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1284 		uint32_t mpc_rmu1_mux:4;
1285 		uint32_t mpc_rmu2_mux:4;
1286 		uint32_t reserved:15;
1287 	} bits;
1288 	uint32_t raw;
1289 };
1290 
1291 
1292 struct dc_3dlut {
1293 	struct kref refcount;
1294 	struct tetrahedral_params lut_3d;
1295 	struct fixed31_32 hdr_multiplier;
1296 	union dc_3dlut_state state;
1297 };
1298 /*
1299  * This structure is filled in by dc_surface_get_status and contains
1300  * the last requested address and the currently active address so the called
1301  * can determine if there are any outstanding flips
1302  */
1303 struct dc_plane_status {
1304 	struct dc_plane_address requested_address;
1305 	struct dc_plane_address current_address;
1306 	bool is_flip_pending;
1307 	bool is_right_eye;
1308 };
1309 
1310 union surface_update_flags {
1311 
1312 	struct {
1313 		uint32_t addr_update:1;
1314 		/* Medium updates */
1315 		uint32_t dcc_change:1;
1316 		uint32_t color_space_change:1;
1317 		uint32_t horizontal_mirror_change:1;
1318 		uint32_t per_pixel_alpha_change:1;
1319 		uint32_t global_alpha_change:1;
1320 		uint32_t hdr_mult:1;
1321 		uint32_t rotation_change:1;
1322 		uint32_t swizzle_change:1;
1323 		uint32_t scaling_change:1;
1324 		uint32_t position_change:1;
1325 		uint32_t in_transfer_func_change:1;
1326 		uint32_t input_csc_change:1;
1327 		uint32_t coeff_reduction_change:1;
1328 		uint32_t output_tf_change:1;
1329 		uint32_t pixel_format_change:1;
1330 		uint32_t plane_size_change:1;
1331 		uint32_t gamut_remap_change:1;
1332 
1333 		/* Full updates */
1334 		uint32_t new_plane:1;
1335 		uint32_t bpp_change:1;
1336 		uint32_t gamma_change:1;
1337 		uint32_t bandwidth_change:1;
1338 		uint32_t clock_change:1;
1339 		uint32_t stereo_format_change:1;
1340 		uint32_t lut_3d:1;
1341 		uint32_t tmz_changed:1;
1342 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1343 		uint32_t full_update:1;
1344 		uint32_t sdr_white_level_nits:1;
1345 	} bits;
1346 
1347 	uint32_t raw;
1348 };
1349 
1350 #define DC_REMOVE_PLANE_POINTERS 1
1351 
1352 struct dc_plane_state {
1353 	struct dc_plane_address address;
1354 	struct dc_plane_flip_time time;
1355 	bool triplebuffer_flips;
1356 	struct scaling_taps scaling_quality;
1357 	struct rect src_rect;
1358 	struct rect dst_rect;
1359 	struct rect clip_rect;
1360 
1361 	struct plane_size plane_size;
1362 	struct dc_tiling_info tiling_info;
1363 
1364 	struct dc_plane_dcc_param dcc;
1365 
1366 	struct dc_gamma gamma_correction;
1367 	struct dc_transfer_func in_transfer_func;
1368 	struct dc_bias_and_scale bias_and_scale;
1369 	struct dc_csc_transform input_csc_color_matrix;
1370 	struct fixed31_32 coeff_reduction_factor;
1371 	struct fixed31_32 hdr_mult;
1372 	struct colorspace_transform gamut_remap_matrix;
1373 
1374 	// TODO: No longer used, remove
1375 	struct dc_hdr_static_metadata hdr_static_ctx;
1376 
1377 	enum dc_color_space color_space;
1378 
1379 	struct dc_3dlut lut3d_func;
1380 	struct dc_transfer_func in_shaper_func;
1381 	struct dc_transfer_func blend_tf;
1382 
1383 	struct dc_transfer_func *gamcor_tf;
1384 	enum surface_pixel_format format;
1385 	enum dc_rotation_angle rotation;
1386 	enum plane_stereo_format stereo_format;
1387 
1388 	bool is_tiling_rotated;
1389 	bool per_pixel_alpha;
1390 	bool pre_multiplied_alpha;
1391 	bool global_alpha;
1392 	int  global_alpha_value;
1393 	bool visible;
1394 	bool flip_immediate;
1395 	bool horizontal_mirror;
1396 	int layer_index;
1397 
1398 	union surface_update_flags update_flags;
1399 	bool flip_int_enabled;
1400 	bool skip_manual_trigger;
1401 
1402 	/* private to DC core */
1403 	struct dc_plane_status status;
1404 	struct dc_context *ctx;
1405 
1406 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1407 	bool force_full_update;
1408 
1409 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1410 
1411 	/* private to dc_surface.c */
1412 	enum dc_irq_source irq_source;
1413 	struct kref refcount;
1414 	struct tg_color visual_confirm_color;
1415 
1416 	bool is_statically_allocated;
1417 	enum chroma_cositing cositing;
1418 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1419 	bool mcm_lut1d_enable;
1420 	struct dc_cm2_func_luts mcm_luts;
1421 	bool lut_bank_a;
1422 	enum mpcc_movable_cm_location mcm_location;
1423 	struct dc_csc_transform cursor_csc_color_matrix;
1424 	bool adaptive_sharpness_en;
1425 	int adaptive_sharpness_policy;
1426 	int sharpness_level;
1427 	enum linear_light_scaling linear_light_scaling;
1428 	unsigned int sdr_white_level_nits;
1429 	struct spl_sharpness_range sharpness_range;
1430 	enum sharpness_range_source sharpness_source;
1431 };
1432 
1433 struct dc_plane_info {
1434 	struct plane_size plane_size;
1435 	struct dc_tiling_info tiling_info;
1436 	struct dc_plane_dcc_param dcc;
1437 	enum surface_pixel_format format;
1438 	enum dc_rotation_angle rotation;
1439 	enum plane_stereo_format stereo_format;
1440 	enum dc_color_space color_space;
1441 	bool horizontal_mirror;
1442 	bool visible;
1443 	bool per_pixel_alpha;
1444 	bool pre_multiplied_alpha;
1445 	bool global_alpha;
1446 	int  global_alpha_value;
1447 	bool input_csc_enabled;
1448 	int layer_index;
1449 	enum chroma_cositing cositing;
1450 };
1451 
1452 #include "dc_stream.h"
1453 
1454 struct dc_scratch_space {
1455 	/* used to temporarily backup plane states of a stream during
1456 	 * dc update. The reason is that plane states are overwritten
1457 	 * with surface updates in dc update. Once they are overwritten
1458 	 * current state is no longer valid. We want to temporarily
1459 	 * store current value in plane states so we can still recover
1460 	 * a valid current state during dc update.
1461 	 */
1462 	struct dc_plane_state plane_states[MAX_SURFACES];
1463 
1464 	struct dc_stream_state stream_state;
1465 };
1466 
1467 /*
1468  * A link contains one or more sinks and their connected status.
1469  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1470  */
1471  struct dc_link {
1472 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1473 	unsigned int sink_count;
1474 	struct dc_sink *local_sink;
1475 	unsigned int link_index;
1476 	enum dc_connection_type type;
1477 	enum signal_type connector_signal;
1478 	enum dc_irq_source irq_source_hpd;
1479 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1480 	enum dc_irq_source irq_source_read_request;/* Read Request */
1481 
1482 	bool is_hpd_filter_disabled;
1483 	bool dp_ss_off;
1484 
1485 	/**
1486 	 * @link_state_valid:
1487 	 *
1488 	 * If there is no link and local sink, this variable should be set to
1489 	 * false. Otherwise, it should be set to true; usually, the function
1490 	 * core_link_enable_stream sets this field to true.
1491 	 */
1492 	bool link_state_valid;
1493 	bool aux_access_disabled;
1494 	bool sync_lt_in_progress;
1495 	bool skip_stream_reenable;
1496 	bool is_internal_display;
1497 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1498 	bool is_dig_mapping_flexible;
1499 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1500 	bool is_hpd_pending; /* Indicates a new received hpd */
1501 
1502 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1503 	 * for every link training. This is incompatible with DP LL compliance automation,
1504 	 * which expects the same link settings to be used every retry on a link loss.
1505 	 * This flag is used to skip the fallback when link loss occurs during automation.
1506 	 */
1507 	bool skip_fallback_on_link_loss;
1508 
1509 	bool edp_sink_present;
1510 
1511 	struct dp_trace dp_trace;
1512 
1513 	/* caps is the same as reported_link_cap. link_traing use
1514 	 * reported_link_cap. Will clean up.  TODO
1515 	 */
1516 	struct dc_link_settings reported_link_cap;
1517 	struct dc_link_settings verified_link_cap;
1518 	struct dc_link_settings cur_link_settings;
1519 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1520 	struct dc_link_settings preferred_link_setting;
1521 	/* preferred_training_settings are override values that
1522 	 * come from DM. DM is responsible for the memory
1523 	 * management of the override pointers.
1524 	 */
1525 	struct dc_link_training_overrides preferred_training_settings;
1526 	struct dp_audio_test_data audio_test_data;
1527 
1528 	uint8_t ddc_hw_inst;
1529 
1530 	uint8_t hpd_src;
1531 
1532 	uint8_t link_enc_hw_inst;
1533 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1534 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1535 	 * object creation.
1536 	 */
1537 	enum engine_id eng_id;
1538 	enum engine_id dpia_preferred_eng_id;
1539 
1540 	bool test_pattern_enabled;
1541 	/* Pending/Current test pattern are only used to perform and track
1542 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1543 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1544 	 * to perform specific lane adjust overrides before setting certain
1545 	 * PHY test patterns. In cases when lane adjust and set test pattern
1546 	 * calls are not performed atomically (i.e. performing link training),
1547 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1548 	 * and current_test_pattern will contain required context for any future
1549 	 * set pattern/set lane adjust to transition between override state(s).
1550 	 * */
1551 	enum dp_test_pattern current_test_pattern;
1552 	enum dp_test_pattern pending_test_pattern;
1553 
1554 	union compliance_test_state compliance_test_state;
1555 
1556 	void *priv;
1557 
1558 	struct ddc_service *ddc;
1559 
1560 	enum dp_panel_mode panel_mode;
1561 	bool aux_mode;
1562 
1563 	/* Private to DC core */
1564 
1565 	const struct dc *dc;
1566 
1567 	struct dc_context *ctx;
1568 
1569 	struct panel_cntl *panel_cntl;
1570 	struct link_encoder *link_enc;
1571 	struct graphics_object_id link_id;
1572 	/* Endpoint type distinguishes display endpoints which do not have entries
1573 	 * in the BIOS connector table from those that do. Helps when tracking link
1574 	 * encoder to display endpoint assignments.
1575 	 */
1576 	enum display_endpoint_type ep_type;
1577 	union ddi_channel_mapping ddi_channel_mapping;
1578 	struct connector_device_tag_info device_tag;
1579 	struct dpcd_caps dpcd_caps;
1580 	uint32_t dongle_max_pix_clk;
1581 	unsigned short chip_caps;
1582 	unsigned int dpcd_sink_count;
1583 	struct hdcp_caps hdcp_caps;
1584 	enum edp_revision edp_revision;
1585 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1586 
1587 	struct psr_settings psr_settings;
1588 	struct replay_settings replay_settings;
1589 
1590 	/* Drive settings read from integrated info table */
1591 	struct dc_lane_settings bios_forced_drive_settings;
1592 
1593 	/* Vendor specific LTTPR workaround variables */
1594 	uint8_t vendor_specific_lttpr_link_rate_wa;
1595 	bool apply_vendor_specific_lttpr_link_rate_wa;
1596 
1597 	/* MST record stream using this link */
1598 	struct link_flags {
1599 		bool dp_keep_receiver_powered;
1600 		bool dp_skip_DID2;
1601 		bool dp_skip_reset_segment;
1602 		bool dp_skip_fs_144hz;
1603 		bool dp_mot_reset_segment;
1604 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1605 		bool dpia_mst_dsc_always_on;
1606 		/* Forced DPIA into TBT3 compatibility mode. */
1607 		bool dpia_forced_tbt3_mode;
1608 		bool dongle_mode_timing_override;
1609 		bool blank_stream_on_ocs_change;
1610 		bool read_dpcd204h_on_irq_hpd;
1611 		bool force_dp_ffe_preset;
1612 		bool skip_phy_ssc_reduction;
1613 	} wa_flags;
1614 	union dc_dp_ffe_preset forced_dp_ffe_preset;
1615 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1616 
1617 	struct dc_link_status link_status;
1618 	struct dprx_states dprx_states;
1619 
1620 	struct gpio *hpd_gpio;
1621 	enum dc_link_fec_state fec_state;
1622 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1623 
1624 	struct dc_panel_config panel_config;
1625 	struct phy_state phy_state;
1626 	uint32_t phy_transition_bitmask;
1627 	// BW ALLOCATON USB4 ONLY
1628 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1629 	bool skip_implict_edp_power_control;
1630 	enum backlight_control_type backlight_control_type;
1631 };
1632 
1633 struct dc {
1634 	struct dc_debug_options debug;
1635 	struct dc_versions versions;
1636 	struct dc_caps caps;
1637 	struct dc_cap_funcs cap_funcs;
1638 	struct dc_config config;
1639 	struct dc_bounding_box_overrides bb_overrides;
1640 	struct dc_bug_wa work_arounds;
1641 	struct dc_context *ctx;
1642 	struct dc_phy_addr_space_config vm_pa_config;
1643 
1644 	uint8_t link_count;
1645 	struct dc_link *links[MAX_LINKS];
1646 	uint8_t lowest_dpia_link_index;
1647 	struct link_service *link_srv;
1648 
1649 	struct dc_state *current_state;
1650 	struct resource_pool *res_pool;
1651 
1652 	struct clk_mgr *clk_mgr;
1653 
1654 	/* Display Engine Clock levels */
1655 	struct dm_pp_clock_levels sclk_lvls;
1656 
1657 	/* Inputs into BW and WM calculations. */
1658 	struct bw_calcs_dceip *bw_dceip;
1659 	struct bw_calcs_vbios *bw_vbios;
1660 	struct dcn_soc_bounding_box *dcn_soc;
1661 	struct dcn_ip_params *dcn_ip;
1662 	struct display_mode_lib dml;
1663 
1664 	/* HW functions */
1665 	struct hw_sequencer_funcs hwss;
1666 	struct dce_hwseq *hwseq;
1667 
1668 	/* Require to optimize clocks and bandwidth for added/removed planes */
1669 	bool optimized_required;
1670 	bool wm_optimized_required;
1671 	bool idle_optimizations_allowed;
1672 	bool enable_c20_dtm_b0;
1673 
1674 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1675 
1676 	/* FBC compressor */
1677 	struct compressor *fbc_compressor;
1678 
1679 	struct dc_debug_data debug_data;
1680 	struct dpcd_vendor_signature vendor_signature;
1681 
1682 	const char *build_id;
1683 	struct vm_helper *vm_helper;
1684 
1685 	uint32_t *dcn_reg_offsets;
1686 	uint32_t *nbio_reg_offsets;
1687 	uint32_t *clk_reg_offsets;
1688 
1689 	/* Scratch memory */
1690 	struct {
1691 		struct {
1692 			/*
1693 			 * For matching clock_limits table in driver with table
1694 			 * from PMFW.
1695 			 */
1696 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1697 		} update_bw_bounding_box;
1698 		struct dc_scratch_space current_state;
1699 		struct dc_scratch_space new_state;
1700 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1701 		struct dc_link temp_link;
1702 		bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */
1703 	} scratch;
1704 
1705 	struct dml2_configuration_options dml2_options;
1706 	struct dml2_configuration_options dml2_dc_power_options;
1707 	enum dc_acpi_cm_power_state power_state;
1708 
1709 };
1710 
1711 struct dc_scaling_info {
1712 	struct rect src_rect;
1713 	struct rect dst_rect;
1714 	struct rect clip_rect;
1715 	struct scaling_taps scaling_quality;
1716 };
1717 
1718 struct dc_fast_update {
1719 	const struct dc_flip_addrs *flip_addr;
1720 	const struct dc_gamma *gamma;
1721 	const struct colorspace_transform *gamut_remap_matrix;
1722 	const struct dc_csc_transform *input_csc_color_matrix;
1723 	const struct fixed31_32 *coeff_reduction_factor;
1724 	struct dc_transfer_func *out_transfer_func;
1725 	struct dc_csc_transform *output_csc_transform;
1726 	const struct dc_csc_transform *cursor_csc_color_matrix;
1727 };
1728 
1729 struct dc_surface_update {
1730 	struct dc_plane_state *surface;
1731 
1732 	/* isr safe update parameters.  null means no updates */
1733 	const struct dc_flip_addrs *flip_addr;
1734 	const struct dc_plane_info *plane_info;
1735 	const struct dc_scaling_info *scaling_info;
1736 	struct fixed31_32 hdr_mult;
1737 	/* following updates require alloc/sleep/spin that is not isr safe,
1738 	 * null means no updates
1739 	 */
1740 	const struct dc_gamma *gamma;
1741 	const struct dc_transfer_func *in_transfer_func;
1742 
1743 	const struct dc_csc_transform *input_csc_color_matrix;
1744 	const struct fixed31_32 *coeff_reduction_factor;
1745 	const struct dc_transfer_func *func_shaper;
1746 	const struct dc_3dlut *lut3d_func;
1747 	const struct dc_transfer_func *blend_tf;
1748 	const struct colorspace_transform *gamut_remap_matrix;
1749 	/*
1750 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1751 	 *
1752 	 * change cm2_params.component_settings: Full update
1753 	 * change cm2_params.cm2_luts: Fast update
1754 	 */
1755 	const struct dc_cm2_parameters *cm2_params;
1756 	const struct dc_csc_transform *cursor_csc_color_matrix;
1757 	unsigned int sdr_white_level_nits;
1758 	struct dc_bias_and_scale bias_and_scale;
1759 };
1760 
1761 /*
1762  * Create a new surface with default parameters;
1763  */
1764 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1765 void dc_gamma_release(struct dc_gamma **dc_gamma);
1766 struct dc_gamma *dc_create_gamma(void);
1767 
1768 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1769 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1770 struct dc_transfer_func *dc_create_transfer_func(void);
1771 
1772 struct dc_3dlut *dc_create_3dlut_func(void);
1773 void dc_3dlut_func_release(struct dc_3dlut *lut);
1774 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1775 
1776 void dc_post_update_surfaces_to_stream(
1777 		struct dc *dc);
1778 
1779 #include "dc_stream.h"
1780 
1781 /**
1782  * struct dc_validation_set - Struct to store surface/stream associations for validation
1783  */
1784 struct dc_validation_set {
1785 	/**
1786 	 * @stream: Stream state properties
1787 	 */
1788 	struct dc_stream_state *stream;
1789 
1790 	/**
1791 	 * @plane_states: Surface state
1792 	 */
1793 	struct dc_plane_state *plane_states[MAX_SURFACES];
1794 
1795 	/**
1796 	 * @plane_count: Total of active planes
1797 	 */
1798 	uint8_t plane_count;
1799 };
1800 
1801 bool dc_validate_boot_timing(const struct dc *dc,
1802 				const struct dc_sink *sink,
1803 				struct dc_crtc_timing *crtc_timing);
1804 
1805 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1806 
1807 enum dc_status dc_validate_with_context(struct dc *dc,
1808 					const struct dc_validation_set set[],
1809 					int set_count,
1810 					struct dc_state *context,
1811 					enum dc_validate_mode validate_mode);
1812 
1813 bool dc_set_generic_gpio_for_stereo(bool enable,
1814 		struct gpio_service *gpio_service);
1815 
1816 enum dc_status dc_validate_global_state(
1817 		struct dc *dc,
1818 		struct dc_state *new_ctx,
1819 		enum dc_validate_mode validate_mode);
1820 
1821 bool dc_acquire_release_mpc_3dlut(
1822 		struct dc *dc, bool acquire,
1823 		struct dc_stream_state *stream,
1824 		struct dc_3dlut **lut,
1825 		struct dc_transfer_func **shaper);
1826 
1827 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1828 void get_audio_check(struct audio_info *aud_modes,
1829 	struct audio_check *aud_chk);
1830 
1831 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count);
1832 void populate_fast_updates(struct dc_fast_update *fast_update,
1833 		struct dc_surface_update *srf_updates,
1834 		int surface_count,
1835 		struct dc_stream_update *stream_update);
1836 /*
1837  * Set up streams and links associated to drive sinks
1838  * The streams parameter is an absolute set of all active streams.
1839  *
1840  * After this call:
1841  *   Phy, Encoder, Timing Generator are programmed and enabled.
1842  *   New streams are enabled with blank stream; no memory read.
1843  */
1844 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1845 
1846 
1847 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1848 		struct dc_stream_state *stream,
1849 		int mpcc_inst);
1850 
1851 
1852 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1853 
1854 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1855 
1856 /* The function returns minimum bandwidth required to drive a given timing
1857  * return - minimum required timing bandwidth in kbps.
1858  */
1859 uint32_t dc_bandwidth_in_kbps_from_timing(
1860 		const struct dc_crtc_timing *timing,
1861 		const enum dc_link_encoding_format link_encoding);
1862 
1863 /* Link Interfaces */
1864 /* Return an enumerated dc_link.
1865  * dc_link order is constant and determined at
1866  * boot time.  They cannot be created or destroyed.
1867  * Use dc_get_caps() to get number of links.
1868  */
1869 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1870 
1871 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1872 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1873 		const struct dc_link *link,
1874 		unsigned int *inst_out);
1875 
1876 /* Return an array of link pointers to edp links. */
1877 void dc_get_edp_links(const struct dc *dc,
1878 		struct dc_link **edp_links,
1879 		int *edp_num);
1880 
1881 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1882 				 bool powerOn);
1883 
1884 /* The function initiates detection handshake over the given link. It first
1885  * determines if there are display connections over the link. If so it initiates
1886  * detection protocols supported by the connected receiver device. The function
1887  * contains protocol specific handshake sequences which are sometimes mandatory
1888  * to establish a proper connection between TX and RX. So it is always
1889  * recommended to call this function as the first link operation upon HPD event
1890  * or power up event. Upon completion, the function will update link structure
1891  * in place based on latest RX capabilities. The function may also cause dpms
1892  * to be reset to off for all currently enabled streams to the link. It is DM's
1893  * responsibility to serialize detection and DPMS updates.
1894  *
1895  * @reason - Indicate which event triggers this detection. dc may customize
1896  * detection flow depending on the triggering events.
1897  * return false - if detection is not fully completed. This could happen when
1898  * there is an unrecoverable error during detection or detection is partially
1899  * completed (detection has been delegated to dm mst manager ie.
1900  * link->connection_type == dc_connection_mst_branch when returning false).
1901  * return true - detection is completed, link has been fully updated with latest
1902  * detection result.
1903  */
1904 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1905 
1906 struct dc_sink_init_data;
1907 
1908 /* When link connection type is dc_connection_mst_branch, remote sink can be
1909  * added to the link. The interface creates a remote sink and associates it with
1910  * current link. The sink will be retained by link until remove remote sink is
1911  * called.
1912  *
1913  * @dc_link - link the remote sink will be added to.
1914  * @edid - byte array of EDID raw data.
1915  * @len - size of the edid in byte
1916  * @init_data -
1917  */
1918 struct dc_sink *dc_link_add_remote_sink(
1919 		struct dc_link *dc_link,
1920 		const uint8_t *edid,
1921 		int len,
1922 		struct dc_sink_init_data *init_data);
1923 
1924 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1925  * @link - link the sink should be removed from
1926  * @sink - sink to be removed.
1927  */
1928 void dc_link_remove_remote_sink(
1929 	struct dc_link *link,
1930 	struct dc_sink *sink);
1931 
1932 /* Enable HPD interrupt handler for a given link */
1933 void dc_link_enable_hpd(const struct dc_link *link);
1934 
1935 /* Disable HPD interrupt handler for a given link */
1936 void dc_link_disable_hpd(const struct dc_link *link);
1937 
1938 /* determine if there is a sink connected to the link
1939  *
1940  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1941  * return - false if an unexpected error occurs, true otherwise.
1942  *
1943  * NOTE: This function doesn't detect downstream sink connections i.e
1944  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1945  * return dc_connection_single if the branch device is connected despite of
1946  * downstream sink's connection status.
1947  */
1948 bool dc_link_detect_connection_type(struct dc_link *link,
1949 		enum dc_connection_type *type);
1950 
1951 /* query current hpd pin value
1952  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1953  *
1954  */
1955 bool dc_link_get_hpd_state(struct dc_link *link);
1956 
1957 /* Getter for cached link status from given link */
1958 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1959 
1960 /* enable/disable hardware HPD filter.
1961  *
1962  * @link - The link the HPD pin is associated with.
1963  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1964  * handler once after no HPD change has been detected within dc default HPD
1965  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1966  * pulses within default HPD interval, no HPD event will be received until HPD
1967  * toggles have stopped. Then HPD event will be queued to irq handler once after
1968  * dc default HPD filtering interval since last HPD event.
1969  *
1970  * @enable = false - disable hardware HPD filter. HPD event will be queued
1971  * immediately to irq handler after no HPD change has been detected within
1972  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1973  */
1974 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1975 
1976 /* submit i2c read/write payloads through ddc channel
1977  * @link_index - index to a link with ddc in i2c mode
1978  * @cmd - i2c command structure
1979  * return - true if success, false otherwise.
1980  */
1981 bool dc_submit_i2c(
1982 		struct dc *dc,
1983 		uint32_t link_index,
1984 		struct i2c_command *cmd);
1985 
1986 /* submit i2c read/write payloads through oem channel
1987  * @link_index - index to a link with ddc in i2c mode
1988  * @cmd - i2c command structure
1989  * return - true if success, false otherwise.
1990  */
1991 bool dc_submit_i2c_oem(
1992 		struct dc *dc,
1993 		struct i2c_command *cmd);
1994 
1995 enum aux_return_code_type;
1996 /* Attempt to transfer the given aux payload. This function does not perform
1997  * retries or handle error states. The reply is returned in the payload->reply
1998  * and the result through operation_result. Returns the number of bytes
1999  * transferred,or -1 on a failure.
2000  */
2001 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
2002 		struct aux_payload *payload,
2003 		enum aux_return_code_type *operation_result);
2004 
2005 struct ddc_service *
2006 dc_get_oem_i2c_device(struct dc *dc);
2007 
2008 bool dc_is_oem_i2c_device_present(
2009 	struct dc *dc,
2010 	size_t slave_address
2011 );
2012 
2013 /* return true if the connected receiver supports the hdcp version */
2014 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
2015 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
2016 
2017 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
2018  *
2019  * TODO - When defer_handling is true the function will have a different purpose.
2020  * It no longer does complete hpd rx irq handling. We should create a separate
2021  * interface specifically for this case.
2022  *
2023  * Return:
2024  * true - Downstream port status changed. DM should call DC to do the
2025  * detection.
2026  * false - no change in Downstream port status. No further action required
2027  * from DM.
2028  */
2029 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
2030 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
2031 		bool defer_handling, bool *has_left_work);
2032 /* handle DP specs define test automation sequence*/
2033 void dc_link_dp_handle_automated_test(struct dc_link *link);
2034 
2035 /* handle DP Link loss sequence and try to recover RX link loss with best
2036  * effort
2037  */
2038 void dc_link_dp_handle_link_loss(struct dc_link *link);
2039 
2040 /* Determine if hpd rx irq should be handled or ignored
2041  * return true - hpd rx irq should be handled.
2042  * return false - it is safe to ignore hpd rx irq event
2043  */
2044 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
2045 
2046 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
2047  * @link - link the hpd irq data associated with
2048  * @hpd_irq_dpcd_data - input hpd irq data
2049  * return - true if hpd irq data indicates a link lost
2050  */
2051 bool dc_link_check_link_loss_status(struct dc_link *link,
2052 		union hpd_irq_data *hpd_irq_dpcd_data);
2053 
2054 /* Read hpd rx irq data from a given link
2055  * @link - link where the hpd irq data should be read from
2056  * @irq_data - output hpd irq data
2057  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
2058  * read has failed.
2059  */
2060 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
2061 	struct dc_link *link,
2062 	union hpd_irq_data *irq_data);
2063 
2064 /* The function clears recorded DP RX states in the link. DM should call this
2065  * function when it is resuming from S3 power state to previously connected links.
2066  *
2067  * TODO - in the future we should consider to expand link resume interface to
2068  * support clearing previous rx states. So we don't have to rely on dm to call
2069  * this interface explicitly.
2070  */
2071 void dc_link_clear_dprx_states(struct dc_link *link);
2072 
2073 /* Destruct the mst topology of the link and reset the allocated payload table
2074  *
2075  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
2076  * still wants to reset MST topology on an unplug event */
2077 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
2078 
2079 /* The function calculates effective DP link bandwidth when a given link is
2080  * using the given link settings.
2081  *
2082  * return - total effective link bandwidth in kbps.
2083  */
2084 uint32_t dc_link_bandwidth_kbps(
2085 	const struct dc_link *link,
2086 	const struct dc_link_settings *link_setting);
2087 
2088 struct dp_audio_bandwidth_params {
2089 	const struct dc_crtc_timing *crtc_timing;
2090 	enum dp_link_encoding link_encoding;
2091 	uint32_t channel_count;
2092 	uint32_t sample_rate_hz;
2093 };
2094 
2095 /* The function calculates the minimum size of hblank (in bytes) needed to
2096  * support the specified channel count and sample rate combination, given the
2097  * link encoding and timing to be used. This calculation is not supported
2098  * for 8b/10b SST.
2099  *
2100  * return - min hblank size in bytes, 0 if 8b/10b SST.
2101  */
2102 uint32_t dc_link_required_hblank_size_bytes(
2103 	const struct dc_link *link,
2104 	struct dp_audio_bandwidth_params *audio_params);
2105 
2106 /* The function takes a snapshot of current link resource allocation state
2107  * @dc: pointer to dc of the dm calling this
2108  * @map: a dc link resource snapshot defined internally to dc.
2109  *
2110  * DM needs to capture a snapshot of current link resource allocation mapping
2111  * and store it in its persistent storage.
2112  *
2113  * Some of the link resource is using first come first serve policy.
2114  * The allocation mapping depends on original hotplug order. This information
2115  * is lost after driver is loaded next time. The snapshot is used in order to
2116  * restore link resource to its previous state so user will get consistent
2117  * link capability allocation across reboot.
2118  *
2119  */
2120 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
2121 
2122 /* This function restores link resource allocation state from a snapshot
2123  * @dc: pointer to dc of the dm calling this
2124  * @map: a dc link resource snapshot defined internally to dc.
2125  *
2126  * DM needs to call this function after initial link detection on boot and
2127  * before first commit streams to restore link resource allocation state
2128  * from previous boot session.
2129  *
2130  * Some of the link resource is using first come first serve policy.
2131  * The allocation mapping depends on original hotplug order. This information
2132  * is lost after driver is loaded next time. The snapshot is used in order to
2133  * restore link resource to its previous state so user will get consistent
2134  * link capability allocation across reboot.
2135  *
2136  */
2137 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2138 
2139 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2140  * interface i.e stream_update->dsc_config
2141  */
2142 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2143 
2144 /* translate a raw link rate data to bandwidth in kbps */
2145 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2146 
2147 /* determine the optimal bandwidth given link and required bw.
2148  * @link - current detected link
2149  * @req_bw - requested bandwidth in kbps
2150  * @link_settings - returned most optimal link settings that can fit the
2151  * requested bandwidth
2152  * return - false if link can't support requested bandwidth, true if link
2153  * settings is found.
2154  */
2155 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2156 		struct dc_link_settings *link_settings,
2157 		uint32_t req_bw);
2158 
2159 /* return the max dp link settings can be driven by the link without considering
2160  * connected RX device and its capability
2161  */
2162 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2163 		struct dc_link_settings *max_link_enc_cap);
2164 
2165 /* determine when the link is driving MST mode, what DP link channel coding
2166  * format will be used. The decision will remain unchanged until next HPD event.
2167  *
2168  * @link -  a link with DP RX connection
2169  * return - if stream is committed to this link with MST signal type, type of
2170  * channel coding format dc will choose.
2171  */
2172 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2173 		const struct dc_link *link);
2174 
2175 /* get max dp link settings the link can enable with all things considered. (i.e
2176  * TX/RX/Cable capabilities and dp override policies.
2177  *
2178  * @link - a link with DP RX connection
2179  * return - max dp link settings the link can enable.
2180  *
2181  */
2182 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2183 
2184 /* Get the highest encoding format that the link supports; highest meaning the
2185  * encoding format which supports the maximum bandwidth.
2186  *
2187  * @link - a link with DP RX connection
2188  * return - highest encoding format link supports.
2189  */
2190 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2191 
2192 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2193  * to a link with dp connector signal type.
2194  * @link - a link with dp connector signal type
2195  * return - true if connected, false otherwise
2196  */
2197 bool dc_link_is_dp_sink_present(struct dc_link *link);
2198 
2199 /* Force DP lane settings update to main-link video signal and notify the change
2200  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2201  * tuning purpose. The interface assumes link has already been enabled with DP
2202  * signal.
2203  *
2204  * @lt_settings - a container structure with desired hw_lane_settings
2205  */
2206 void dc_link_set_drive_settings(struct dc *dc,
2207 				struct link_training_settings *lt_settings,
2208 				struct dc_link *link);
2209 
2210 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2211  * test or debugging purpose. The test pattern will remain until next un-plug.
2212  *
2213  * @link - active link with DP signal output enabled.
2214  * @test_pattern - desired test pattern to output.
2215  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2216  * @test_pattern_color_space - for video test pattern choose a desired color
2217  * space.
2218  * @p_link_settings - For PHY pattern choose a desired link settings
2219  * @p_custom_pattern - some test pattern will require a custom input to
2220  * customize some pattern details. Otherwise keep it to NULL.
2221  * @cust_pattern_size - size of the custom pattern input.
2222  *
2223  */
2224 bool dc_link_dp_set_test_pattern(
2225 	struct dc_link *link,
2226 	enum dp_test_pattern test_pattern,
2227 	enum dp_test_pattern_color_space test_pattern_color_space,
2228 	const struct link_training_settings *p_link_settings,
2229 	const unsigned char *p_custom_pattern,
2230 	unsigned int cust_pattern_size);
2231 
2232 /* Force DP link settings to always use a specific value until reboot to a
2233  * specific link. If link has already been enabled, the interface will also
2234  * switch to desired link settings immediately. This is a debug interface to
2235  * generic dp issue trouble shooting.
2236  */
2237 void dc_link_set_preferred_link_settings(struct dc *dc,
2238 		struct dc_link_settings *link_setting,
2239 		struct dc_link *link);
2240 
2241 /* Force DP link to customize a specific link training behavior by overriding to
2242  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2243  * display specific link training issues or apply some display specific
2244  * workaround in link training.
2245  *
2246  * @link_settings - if not NULL, force preferred link settings to the link.
2247  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2248  * will apply this particular override in future link training. If NULL is
2249  * passed in, dc resets previous overrides.
2250  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2251  * training settings.
2252  */
2253 void dc_link_set_preferred_training_settings(struct dc *dc,
2254 		struct dc_link_settings *link_setting,
2255 		struct dc_link_training_overrides *lt_overrides,
2256 		struct dc_link *link,
2257 		bool skip_immediate_retrain);
2258 
2259 /* return - true if FEC is supported with connected DP RX, false otherwise */
2260 bool dc_link_is_fec_supported(const struct dc_link *link);
2261 
2262 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2263  * link enablement.
2264  * return - true if FEC should be enabled, false otherwise.
2265  */
2266 bool dc_link_should_enable_fec(const struct dc_link *link);
2267 
2268 /* determine lttpr mode the current link should be enabled with a specific link
2269  * settings.
2270  */
2271 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2272 		struct dc_link_settings *link_setting);
2273 
2274 /* Force DP RX to update its power state.
2275  * NOTE: this interface doesn't update dp main-link. Calling this function will
2276  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2277  * RX power state back upon finish DM specific execution requiring DP RX in a
2278  * specific power state.
2279  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2280  * state.
2281  */
2282 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2283 
2284 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2285  * current value read from extended receiver cap from 02200h - 0220Fh.
2286  * Some DP RX has problems of providing accurate DP receiver caps from extended
2287  * field, this interface is a workaround to revert link back to use base caps.
2288  */
2289 void dc_link_overwrite_extended_receiver_cap(
2290 		struct dc_link *link);
2291 
2292 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2293 		bool wait_for_hpd);
2294 
2295 /* Set backlight level of an embedded panel (eDP, LVDS).
2296  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2297  * and 16 bit fractional, where 1.0 is max backlight value.
2298  */
2299 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2300 		struct set_backlight_level_params *backlight_level_params);
2301 
2302 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2303 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2304 		bool isHDR,
2305 		uint32_t backlight_millinits,
2306 		uint32_t transition_time_in_ms);
2307 
2308 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2309 		uint32_t *backlight_millinits,
2310 		uint32_t *backlight_millinits_peak);
2311 
2312 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2313 
2314 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2315 
2316 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2317 		bool wait, bool force_static, const unsigned int *power_opts);
2318 
2319 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2320 
2321 bool dc_link_setup_psr(struct dc_link *dc_link,
2322 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2323 		struct psr_context *psr_context);
2324 
2325 /*
2326  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2327  *
2328  * @link: pointer to the dc_link struct instance
2329  * @enable: enable(active) or disable(inactive) replay
2330  * @wait: state transition need to wait the active set completed.
2331  * @force_static: force disable(inactive) the replay
2332  * @power_opts: set power optimazation parameters to DMUB.
2333  *
2334  * return: allow Replay active will return true, else will return false.
2335  */
2336 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2337 		bool wait, bool force_static, const unsigned int *power_opts);
2338 
2339 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2340 
2341 /* On eDP links this function call will stall until T12 has elapsed.
2342  * If the panel is not in power off state, this function will return
2343  * immediately.
2344  */
2345 bool dc_link_wait_for_t12(struct dc_link *link);
2346 
2347 /* Determine if dp trace has been initialized to reflect upto date result *
2348  * return - true if trace is initialized and has valid data. False dp trace
2349  * doesn't have valid result.
2350  */
2351 bool dc_dp_trace_is_initialized(struct dc_link *link);
2352 
2353 /* Query a dp trace flag to indicate if the current dp trace data has been
2354  * logged before
2355  */
2356 bool dc_dp_trace_is_logged(struct dc_link *link,
2357 		bool in_detection);
2358 
2359 /* Set dp trace flag to indicate whether DM has already logged the current dp
2360  * trace data. DM can set is_logged to true upon logging and check
2361  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2362  */
2363 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2364 		bool in_detection,
2365 		bool is_logged);
2366 
2367 /* Obtain driver time stamp for last dp link training end. The time stamp is
2368  * formatted based on dm_get_timestamp DM function.
2369  * @in_detection - true to get link training end time stamp of last link
2370  * training in detection sequence. false to get link training end time stamp
2371  * of last link training in commit (dpms) sequence
2372  */
2373 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2374 		bool in_detection);
2375 
2376 /* Get how many link training attempts dc has done with latest sequence.
2377  * @in_detection - true to get link training count of last link
2378  * training in detection sequence. false to get link training count of last link
2379  * training in commit (dpms) sequence
2380  */
2381 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2382 		bool in_detection);
2383 
2384 /* Get how many link loss has happened since last link training attempts */
2385 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2386 
2387 /*
2388  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2389  */
2390 /*
2391  * Send a request from DP-Tx requesting to allocate BW remotely after
2392  * allocating it locally. This will get processed by CM and a CB function
2393  * will be called.
2394  *
2395  * @link: pointer to the dc_link struct instance
2396  * @req_bw: The requested bw in Kbyte to allocated
2397  *
2398  * return: none
2399  */
2400 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2401 
2402 /*
2403  * Handle the USB4 BW Allocation related functionality here:
2404  * Plug => Try to allocate max bw from timing parameters supported by the sink
2405  * Unplug => de-allocate bw
2406  *
2407  * @link: pointer to the dc_link struct instance
2408  * @peak_bw: Peak bw used by the link/sink
2409  *
2410  */
2411 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2412 		struct dc_link *link, int peak_bw);
2413 
2414 /*
2415  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2416  * available BW for each host router
2417  *
2418  * @dc: pointer to dc struct
2419  * @stream: pointer to all possible streams
2420  * @count: number of valid DPIA streams
2421  *
2422  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2423  */
2424 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2425 		const unsigned int count);
2426 
2427 /* Sink Interfaces - A sink corresponds to a display output device */
2428 
2429 struct dc_container_id {
2430 	// 128bit GUID in binary form
2431 	unsigned char  guid[16];
2432 	// 8 byte port ID -> ELD.PortID
2433 	unsigned int   portId[2];
2434 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2435 	unsigned short manufacturerName;
2436 	// 2 byte product code -> ELD.ProductCode
2437 	unsigned short productCode;
2438 };
2439 
2440 
2441 struct dc_sink_dsc_caps {
2442 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2443 	// 'false' if they are sink's DSC caps
2444 	bool is_virtual_dpcd_dsc;
2445 	// 'true' if MST topology supports DSC passthrough for sink
2446 	// 'false' if MST topology does not support DSC passthrough
2447 	bool is_dsc_passthrough_supported;
2448 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2449 };
2450 
2451 struct dc_sink_hblank_expansion_caps {
2452 	// 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology),
2453 	// 'false' if they are sink's HBlank expansion caps
2454 	bool is_virtual_dpcd_hblank_expansion;
2455 	struct hblank_expansion_dpcd_caps dpcd_caps;
2456 };
2457 
2458 struct dc_sink_fec_caps {
2459 	bool is_rx_fec_supported;
2460 	bool is_topology_fec_supported;
2461 };
2462 
2463 struct scdc_caps {
2464 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2465 	union hdmi_scdc_device_id_data device_id;
2466 };
2467 
2468 /*
2469  * The sink structure contains EDID and other display device properties
2470  */
2471 struct dc_sink {
2472 	enum signal_type sink_signal;
2473 	struct dc_edid dc_edid; /* raw edid */
2474 	struct dc_edid_caps edid_caps; /* parse display caps */
2475 	struct dc_container_id *dc_container_id;
2476 	uint32_t dongle_max_pix_clk;
2477 	void *priv;
2478 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2479 	bool converter_disable_audio;
2480 
2481 	struct scdc_caps scdc_caps;
2482 	struct dc_sink_dsc_caps dsc_caps;
2483 	struct dc_sink_fec_caps fec_caps;
2484 	struct dc_sink_hblank_expansion_caps hblank_expansion_caps;
2485 
2486 	bool is_vsc_sdp_colorimetry_supported;
2487 
2488 	/* private to DC core */
2489 	struct dc_link *link;
2490 	struct dc_context *ctx;
2491 
2492 	uint32_t sink_id;
2493 
2494 	/* private to dc_sink.c */
2495 	// refcount must be the last member in dc_sink, since we want the
2496 	// sink structure to be logically cloneable up to (but not including)
2497 	// refcount
2498 	struct kref refcount;
2499 };
2500 
2501 void dc_sink_retain(struct dc_sink *sink);
2502 void dc_sink_release(struct dc_sink *sink);
2503 
2504 struct dc_sink_init_data {
2505 	enum signal_type sink_signal;
2506 	struct dc_link *link;
2507 	uint32_t dongle_max_pix_clk;
2508 	bool converter_disable_audio;
2509 };
2510 
2511 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2512 
2513 /* Newer interfaces  */
2514 struct dc_cursor {
2515 	struct dc_plane_address address;
2516 	struct dc_cursor_attributes attributes;
2517 };
2518 
2519 
2520 /* Interrupt interfaces */
2521 enum dc_irq_source dc_interrupt_to_irq_source(
2522 		struct dc *dc,
2523 		uint32_t src_id,
2524 		uint32_t ext_id);
2525 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2526 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2527 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2528 		struct dc *dc, uint32_t link_index);
2529 
2530 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2531 
2532 /* Power Interfaces */
2533 
2534 void dc_set_power_state(
2535 		struct dc *dc,
2536 		enum dc_acpi_cm_power_state power_state);
2537 void dc_resume(struct dc *dc);
2538 
2539 void dc_power_down_on_boot(struct dc *dc);
2540 
2541 /*
2542  * HDCP Interfaces
2543  */
2544 enum hdcp_message_status dc_process_hdcp_msg(
2545 		enum signal_type signal,
2546 		struct dc_link *link,
2547 		struct hdcp_protection_message *message_info);
2548 bool dc_is_dmcu_initialized(struct dc *dc);
2549 
2550 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2551 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2552 
2553 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2554 		unsigned int pitch,
2555 		unsigned int height,
2556 		enum surface_pixel_format format,
2557 		struct dc_cursor_attributes *cursor_attr);
2558 
2559 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2560 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2561 
2562 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2563 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2564 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2565 
2566 /* set min and max memory clock to lowest and highest DPM level, respectively */
2567 void dc_unlock_memory_clock_frequency(struct dc *dc);
2568 
2569 /* set min memory clock to the min required for current mode, max to maxDPM */
2570 void dc_lock_memory_clock_frequency(struct dc *dc);
2571 
2572 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2573 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2574 
2575 /* cleanup on driver unload */
2576 void dc_hardware_release(struct dc *dc);
2577 
2578 /* disables fw based mclk switch */
2579 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2580 
2581 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2582 
2583 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2584 
2585 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips);
2586 
2587 void dc_z10_restore(const struct dc *dc);
2588 void dc_z10_save_init(struct dc *dc);
2589 
2590 bool dc_is_dmub_outbox_supported(struct dc *dc);
2591 bool dc_enable_dmub_notifications(struct dc *dc);
2592 
2593 bool dc_abm_save_restore(
2594 		struct dc *dc,
2595 		struct dc_stream_state *stream,
2596 		struct abm_save_restore *pData);
2597 
2598 void dc_enable_dmub_outbox(struct dc *dc);
2599 
2600 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2601 				uint32_t link_index,
2602 				struct aux_payload *payload);
2603 
2604 /* Get dc link index from dpia port index */
2605 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2606 				uint8_t dpia_port_index);
2607 
2608 bool dc_process_dmub_set_config_async(struct dc *dc,
2609 				uint32_t link_index,
2610 				struct set_config_cmd_payload *payload,
2611 				struct dmub_notification *notify);
2612 
2613 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2614 				uint32_t link_index,
2615 				uint8_t mst_alloc_slots,
2616 				uint8_t *mst_slots_in_use);
2617 
2618 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps);
2619 
2620 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2621 				uint32_t hpd_int_enable);
2622 
2623 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2624 
2625 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2626 
2627 struct dc_power_profile {
2628 	int power_level; /* Lower is better */
2629 };
2630 
2631 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2632 
2633 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context);
2634 
2635 bool dc_get_host_router_index(const struct dc_link *link, unsigned int *host_router_index);
2636 
2637 /* DSC Interfaces */
2638 #include "dc_dsc.h"
2639 
2640 void dc_get_visual_confirm_for_stream(
2641 	struct dc *dc,
2642 	struct dc_stream_state *stream_state,
2643 	struct tg_color *color);
2644 
2645 /* Disable acc mode Interfaces */
2646 void dc_disable_accelerated_mode(struct dc *dc);
2647 
2648 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2649 		       struct dc_stream_state *new_stream);
2650 
2651 bool dc_is_cursor_limit_pending(struct dc *dc);
2652 bool dc_can_clear_cursor_limit(struct dc *dc);
2653 
2654 #endif /* DC_INTERFACE_H_ */
2655