1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "spl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.299" 59 60 #define MAX_SURFACES 3 61 #define MAX_PLANES 6 62 #define MAX_STREAMS 6 63 #define MIN_VIEWPORT_SIZE 12 64 #define MAX_NUM_EDP 2 65 #define MAX_HOST_ROUTERS_NUM 2 66 67 /* Display Core Interfaces */ 68 struct dc_versions { 69 const char *dc_ver; 70 struct dmcu_version dmcu_version; 71 }; 72 73 enum dp_protocol_version { 74 DP_VERSION_1_4 = 0, 75 DP_VERSION_2_1, 76 DP_VERSION_UNKNOWN, 77 }; 78 79 enum dc_plane_type { 80 DC_PLANE_TYPE_INVALID, 81 DC_PLANE_TYPE_DCE_RGB, 82 DC_PLANE_TYPE_DCE_UNDERLAY, 83 DC_PLANE_TYPE_DCN_UNIVERSAL, 84 }; 85 86 // Sizes defined as multiples of 64KB 87 enum det_size { 88 DET_SIZE_DEFAULT = 0, 89 DET_SIZE_192KB = 3, 90 DET_SIZE_256KB = 4, 91 DET_SIZE_320KB = 5, 92 DET_SIZE_384KB = 6 93 }; 94 95 96 struct dc_plane_cap { 97 enum dc_plane_type type; 98 uint32_t per_pixel_alpha : 1; 99 struct { 100 uint32_t argb8888 : 1; 101 uint32_t nv12 : 1; 102 uint32_t fp16 : 1; 103 uint32_t p010 : 1; 104 uint32_t ayuv : 1; 105 } pixel_format_support; 106 // max upscaling factor x1000 107 // upscaling factors are always >= 1 108 // for example, 1080p -> 8K is 4.0, or 4000 raw value 109 struct { 110 uint32_t argb8888; 111 uint32_t nv12; 112 uint32_t fp16; 113 } max_upscale_factor; 114 // max downscale factor x1000 115 // downscale factors are always <= 1 116 // for example, 8K -> 1080p is 0.25, or 250 raw value 117 struct { 118 uint32_t argb8888; 119 uint32_t nv12; 120 uint32_t fp16; 121 } max_downscale_factor; 122 // minimal width/height 123 uint32_t min_width; 124 uint32_t min_height; 125 }; 126 127 /** 128 * DOC: color-management-caps 129 * 130 * **Color management caps (DPP and MPC)** 131 * 132 * Modules/color calculates various color operations which are translated to 133 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 134 * DCN1, every new generation comes with fairly major differences in color 135 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 136 * decide mapping to HW block based on logical capabilities. 137 */ 138 139 /** 140 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 141 * @srgb: RGB color space transfer func 142 * @bt2020: BT.2020 transfer func 143 * @gamma2_2: standard gamma 144 * @pq: perceptual quantizer transfer function 145 * @hlg: hybrid log–gamma transfer function 146 */ 147 struct rom_curve_caps { 148 uint16_t srgb : 1; 149 uint16_t bt2020 : 1; 150 uint16_t gamma2_2 : 1; 151 uint16_t pq : 1; 152 uint16_t hlg : 1; 153 }; 154 155 /** 156 * struct dpp_color_caps - color pipeline capabilities for display pipe and 157 * plane blocks 158 * 159 * @dcn_arch: all DCE generations treated the same 160 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 161 * just plain 256-entry lookup 162 * @icsc: input color space conversion 163 * @dgam_ram: programmable degamma LUT 164 * @post_csc: post color space conversion, before gamut remap 165 * @gamma_corr: degamma correction 166 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 167 * with MPC by setting mpc:shared_3d_lut flag 168 * @ogam_ram: programmable out/blend gamma LUT 169 * @ocsc: output color space conversion 170 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 171 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 172 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 173 * 174 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 175 */ 176 struct dpp_color_caps { 177 uint16_t dcn_arch : 1; 178 uint16_t input_lut_shared : 1; 179 uint16_t icsc : 1; 180 uint16_t dgam_ram : 1; 181 uint16_t post_csc : 1; 182 uint16_t gamma_corr : 1; 183 uint16_t hw_3d_lut : 1; 184 uint16_t ogam_ram : 1; 185 uint16_t ocsc : 1; 186 uint16_t dgam_rom_for_yuv : 1; 187 struct rom_curve_caps dgam_rom_caps; 188 struct rom_curve_caps ogam_rom_caps; 189 }; 190 191 /** 192 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 193 * plane combined blocks 194 * 195 * @gamut_remap: color transformation matrix 196 * @ogam_ram: programmable out gamma LUT 197 * @ocsc: output color space conversion matrix 198 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 199 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 200 * instance 201 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 202 */ 203 struct mpc_color_caps { 204 uint16_t gamut_remap : 1; 205 uint16_t ogam_ram : 1; 206 uint16_t ocsc : 1; 207 uint16_t num_3dluts : 3; 208 uint16_t shared_3d_lut:1; 209 struct rom_curve_caps ogam_rom_caps; 210 }; 211 212 /** 213 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 214 * @dpp: color pipes caps for DPP 215 * @mpc: color pipes caps for MPC 216 */ 217 struct dc_color_caps { 218 struct dpp_color_caps dpp; 219 struct mpc_color_caps mpc; 220 }; 221 222 struct dc_dmub_caps { 223 bool psr; 224 bool mclk_sw; 225 bool subvp_psr; 226 bool gecc_enable; 227 uint8_t fams_ver; 228 }; 229 230 struct dc_caps { 231 uint32_t max_streams; 232 uint32_t max_links; 233 uint32_t max_audios; 234 uint32_t max_slave_planes; 235 uint32_t max_slave_yuv_planes; 236 uint32_t max_slave_rgb_planes; 237 uint32_t max_planes; 238 uint32_t max_downscale_ratio; 239 uint32_t i2c_speed_in_khz; 240 uint32_t i2c_speed_in_khz_hdcp; 241 uint32_t dmdata_alloc_size; 242 unsigned int max_cursor_size; 243 unsigned int max_video_width; 244 /* 245 * max video plane width that can be safely assumed to be always 246 * supported by single DPP pipe. 247 */ 248 unsigned int max_optimizable_video_width; 249 unsigned int min_horizontal_blanking_period; 250 int linear_pitch_alignment; 251 bool dcc_const_color; 252 bool dynamic_audio; 253 bool is_apu; 254 bool dual_link_dvi; 255 bool post_blend_color_processing; 256 bool force_dp_tps4_for_cp2520; 257 bool disable_dp_clk_share; 258 bool psp_setup_panel_mode; 259 bool extended_aux_timeout_support; 260 bool dmcub_support; 261 bool zstate_support; 262 bool ips_support; 263 uint32_t num_of_internal_disp; 264 enum dp_protocol_version max_dp_protocol_version; 265 unsigned int mall_size_per_mem_channel; 266 unsigned int mall_size_total; 267 unsigned int cursor_cache_size; 268 struct dc_plane_cap planes[MAX_PLANES]; 269 struct dc_color_caps color; 270 struct dc_dmub_caps dmub_caps; 271 bool dp_hpo; 272 bool dp_hdmi21_pcon_support; 273 bool edp_dsc_support; 274 bool vbios_lttpr_aware; 275 bool vbios_lttpr_enable; 276 uint32_t max_otg_num; 277 uint32_t max_cab_allocation_bytes; 278 uint32_t cache_line_size; 279 uint32_t cache_num_ways; 280 uint16_t subvp_fw_processing_delay_us; 281 uint8_t subvp_drr_max_vblank_margin_us; 282 uint16_t subvp_prefetch_end_to_mall_start_us; 283 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 284 uint16_t subvp_pstate_allow_width_us; 285 uint16_t subvp_vertical_int_margin_us; 286 bool seamless_odm; 287 uint32_t max_v_total; 288 uint32_t max_disp_clock_khz_at_vmin; 289 uint8_t subvp_drr_vblank_start_margin_us; 290 bool cursor_not_scaled; 291 bool dcmode_power_limits_present; 292 bool sequential_ono; 293 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 294 uint32_t dcc_plane_width_limit; 295 }; 296 297 struct dc_bug_wa { 298 bool no_connect_phy_config; 299 bool dedcn20_305_wa; 300 bool skip_clock_update; 301 bool lt_early_cr_pattern; 302 struct { 303 uint8_t uclk : 1; 304 uint8_t fclk : 1; 305 uint8_t dcfclk : 1; 306 uint8_t dcfclk_ds: 1; 307 } clock_update_disable_mask; 308 bool skip_psr_ips_crtc_disable; 309 }; 310 struct dc_dcc_surface_param { 311 struct dc_size surface_size; 312 enum surface_pixel_format format; 313 unsigned int plane0_pitch; 314 struct dc_size plane1_size; 315 unsigned int plane1_pitch; 316 union { 317 enum swizzle_mode_values swizzle_mode; 318 enum swizzle_mode_addr3_values swizzle_mode_addr3; 319 }; 320 enum dc_scan_direction scan; 321 }; 322 323 struct dc_dcc_setting { 324 unsigned int max_compressed_blk_size; 325 unsigned int max_uncompressed_blk_size; 326 bool independent_64b_blks; 327 //These bitfields to be used starting with DCN 3.0 328 struct { 329 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 330 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 331 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 332 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 333 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 334 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 335 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 336 } dcc_controls; 337 }; 338 339 struct dc_surface_dcc_cap { 340 union { 341 struct { 342 struct dc_dcc_setting rgb; 343 } grph; 344 345 struct { 346 struct dc_dcc_setting luma; 347 struct dc_dcc_setting chroma; 348 } video; 349 }; 350 351 bool capable; 352 bool const_color_support; 353 }; 354 355 struct dc_static_screen_params { 356 struct { 357 bool force_trigger; 358 bool cursor_update; 359 bool surface_update; 360 bool overlay_update; 361 } triggers; 362 unsigned int num_frames; 363 }; 364 365 366 /* Surface update type is used by dc_update_surfaces_and_stream 367 * The update type is determined at the very beginning of the function based 368 * on parameters passed in and decides how much programming (or updating) is 369 * going to be done during the call. 370 * 371 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 372 * logical calculations or hardware register programming. This update MUST be 373 * ISR safe on windows. Currently fast update will only be used to flip surface 374 * address. 375 * 376 * UPDATE_TYPE_MED is used for slower updates which require significant hw 377 * re-programming however do not affect bandwidth consumption or clock 378 * requirements. At present, this is the level at which front end updates 379 * that do not require us to run bw_calcs happen. These are in/out transfer func 380 * updates, viewport offset changes, recout size changes and pixel depth changes. 381 * This update can be done at ISR, but we want to minimize how often this happens. 382 * 383 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 384 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 385 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 386 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 387 * a full update. This cannot be done at ISR level and should be a rare event. 388 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 389 * underscan we don't expect to see this call at all. 390 */ 391 392 enum surface_update_type { 393 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 394 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 395 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 396 }; 397 398 /* Forward declaration*/ 399 struct dc; 400 struct dc_plane_state; 401 struct dc_state; 402 403 struct dc_cap_funcs { 404 bool (*get_dcc_compression_cap)(const struct dc *dc, 405 const struct dc_dcc_surface_param *input, 406 struct dc_surface_dcc_cap *output); 407 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 408 }; 409 410 struct link_training_settings; 411 412 union allow_lttpr_non_transparent_mode { 413 struct { 414 bool DP1_4A : 1; 415 bool DP2_0 : 1; 416 } bits; 417 unsigned char raw; 418 }; 419 420 /* Structure to hold configuration flags set by dm at dc creation. */ 421 struct dc_config { 422 bool gpu_vm_support; 423 bool disable_disp_pll_sharing; 424 bool fbc_support; 425 bool disable_fractional_pwm; 426 bool allow_seamless_boot_optimization; 427 bool seamless_boot_edp_requested; 428 bool edp_not_connected; 429 bool edp_no_power_sequencing; 430 bool force_enum_edp; 431 bool forced_clocks; 432 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 433 bool multi_mon_pp_mclk_switch; 434 bool disable_dmcu; 435 bool enable_4to1MPC; 436 bool enable_windowed_mpo_odm; 437 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 438 uint32_t allow_edp_hotplug_detection; 439 bool clamp_min_dcfclk; 440 uint64_t vblank_alignment_dto_params; 441 uint8_t vblank_alignment_max_frame_time_diff; 442 bool is_asymmetric_memory; 443 bool is_single_rank_dimm; 444 bool is_vmin_only_asic; 445 bool use_spl; 446 bool prefer_easf; 447 bool use_pipe_ctx_sync_logic; 448 bool ignore_dpref_ss; 449 bool enable_mipi_converter_optimization; 450 bool use_default_clock_table; 451 bool force_bios_enable_lttpr; 452 uint8_t force_bios_fixed_vs; 453 int sdpif_request_limit_words_per_umc; 454 bool dc_mode_clk_limit_support; 455 bool EnableMinDispClkODM; 456 bool enable_auto_dpm_test_logs; 457 unsigned int disable_ips; 458 unsigned int disable_ips_in_vpb; 459 bool usb4_bw_alloc_support; 460 bool allow_0_dtb_clk; 461 bool use_assr_psp_message; 462 bool support_edp0_on_dp1; 463 unsigned int enable_fpo_flicker_detection; 464 bool disable_hbr_audio_dp2; 465 }; 466 467 enum visual_confirm { 468 VISUAL_CONFIRM_DISABLE = 0, 469 VISUAL_CONFIRM_SURFACE = 1, 470 VISUAL_CONFIRM_HDR = 2, 471 VISUAL_CONFIRM_MPCTREE = 4, 472 VISUAL_CONFIRM_PSR = 5, 473 VISUAL_CONFIRM_SWAPCHAIN = 6, 474 VISUAL_CONFIRM_FAMS = 7, 475 VISUAL_CONFIRM_SWIZZLE = 9, 476 VISUAL_CONFIRM_REPLAY = 12, 477 VISUAL_CONFIRM_SUBVP = 14, 478 VISUAL_CONFIRM_MCLK_SWITCH = 16, 479 VISUAL_CONFIRM_FAMS2 = 19, 480 VISUAL_CONFIRM_HW_CURSOR = 20, 481 }; 482 483 enum dc_psr_power_opts { 484 psr_power_opt_invalid = 0x0, 485 psr_power_opt_smu_opt_static_screen = 0x1, 486 psr_power_opt_z10_static_screen = 0x10, 487 psr_power_opt_ds_disable_allow = 0x100, 488 }; 489 490 enum dml_hostvm_override_opts { 491 DML_HOSTVM_NO_OVERRIDE = 0x0, 492 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 493 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 494 }; 495 496 enum dc_replay_power_opts { 497 replay_power_opt_invalid = 0x0, 498 replay_power_opt_smu_opt_static_screen = 0x1, 499 replay_power_opt_z10_static_screen = 0x10, 500 }; 501 502 enum dcc_option { 503 DCC_ENABLE = 0, 504 DCC_DISABLE = 1, 505 DCC_HALF_REQ_DISALBE = 2, 506 }; 507 508 enum in_game_fams_config { 509 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 510 INGAME_FAMS_DISABLE, // disable in-game fams 511 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 512 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 513 }; 514 515 /** 516 * enum pipe_split_policy - Pipe split strategy supported by DCN 517 * 518 * This enum is used to define the pipe split policy supported by DCN. By 519 * default, DC favors MPC_SPLIT_DYNAMIC. 520 */ 521 enum pipe_split_policy { 522 /** 523 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 524 * pipe in order to bring the best trade-off between performance and 525 * power consumption. This is the recommended option. 526 */ 527 MPC_SPLIT_DYNAMIC = 0, 528 529 /** 530 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 531 * try any sort of split optimization. 532 */ 533 MPC_SPLIT_AVOID = 1, 534 535 /** 536 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 537 * optimize the pipe utilization when using a single display; if the 538 * user connects to a second display, DC will avoid pipe split. 539 */ 540 MPC_SPLIT_AVOID_MULT_DISP = 2, 541 }; 542 543 enum wm_report_mode { 544 WM_REPORT_DEFAULT = 0, 545 WM_REPORT_OVERRIDE = 1, 546 }; 547 enum dtm_pstate{ 548 dtm_level_p0 = 0,/*highest voltage*/ 549 dtm_level_p1, 550 dtm_level_p2, 551 dtm_level_p3, 552 dtm_level_p4,/*when active_display_count = 0*/ 553 }; 554 555 enum dcn_pwr_state { 556 DCN_PWR_STATE_UNKNOWN = -1, 557 DCN_PWR_STATE_MISSION_MODE = 0, 558 DCN_PWR_STATE_LOW_POWER = 3, 559 }; 560 561 enum dcn_zstate_support_state { 562 DCN_ZSTATE_SUPPORT_UNKNOWN, 563 DCN_ZSTATE_SUPPORT_ALLOW, 564 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 565 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 566 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 567 DCN_ZSTATE_SUPPORT_DISALLOW, 568 }; 569 570 /* 571 * struct dc_clocks - DC pipe clocks 572 * 573 * For any clocks that may differ per pipe only the max is stored in this 574 * structure 575 */ 576 struct dc_clocks { 577 int dispclk_khz; 578 int actual_dispclk_khz; 579 int dppclk_khz; 580 int actual_dppclk_khz; 581 int disp_dpp_voltage_level_khz; 582 int dcfclk_khz; 583 int socclk_khz; 584 int dcfclk_deep_sleep_khz; 585 int fclk_khz; 586 int phyclk_khz; 587 int dramclk_khz; 588 bool p_state_change_support; 589 enum dcn_zstate_support_state zstate_support; 590 bool dtbclk_en; 591 int ref_dtbclk_khz; 592 bool fclk_p_state_change_support; 593 enum dcn_pwr_state pwr_state; 594 /* 595 * Elements below are not compared for the purposes of 596 * optimization required 597 */ 598 bool prev_p_state_change_support; 599 bool fclk_prev_p_state_change_support; 600 int num_ways; 601 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 602 603 /* 604 * @fw_based_mclk_switching 605 * 606 * DC has a mechanism that leverage the variable refresh rate to switch 607 * memory clock in cases that we have a large latency to achieve the 608 * memory clock change and a short vblank window. DC has some 609 * requirements to enable this feature, and this field describes if the 610 * system support or not such a feature. 611 */ 612 bool fw_based_mclk_switching; 613 bool fw_based_mclk_switching_shut_down; 614 int prev_num_ways; 615 enum dtm_pstate dtm_level; 616 int max_supported_dppclk_khz; 617 int max_supported_dispclk_khz; 618 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 619 int bw_dispclk_khz; 620 int idle_dramclk_khz; 621 int idle_fclk_khz; 622 }; 623 624 struct dc_bw_validation_profile { 625 bool enable; 626 627 unsigned long long total_ticks; 628 unsigned long long voltage_level_ticks; 629 unsigned long long watermark_ticks; 630 unsigned long long rq_dlg_ticks; 631 632 unsigned long long total_count; 633 unsigned long long skip_fast_count; 634 unsigned long long skip_pass_count; 635 unsigned long long skip_fail_count; 636 }; 637 638 #define BW_VAL_TRACE_SETUP() \ 639 unsigned long long end_tick = 0; \ 640 unsigned long long voltage_level_tick = 0; \ 641 unsigned long long watermark_tick = 0; \ 642 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 643 dm_get_timestamp(dc->ctx) : 0 644 645 #define BW_VAL_TRACE_COUNT() \ 646 if (dc->debug.bw_val_profile.enable) \ 647 dc->debug.bw_val_profile.total_count++ 648 649 #define BW_VAL_TRACE_SKIP(status) \ 650 if (dc->debug.bw_val_profile.enable) { \ 651 if (!voltage_level_tick) \ 652 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 653 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 654 } 655 656 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 657 if (dc->debug.bw_val_profile.enable) \ 658 voltage_level_tick = dm_get_timestamp(dc->ctx) 659 660 #define BW_VAL_TRACE_END_WATERMARKS() \ 661 if (dc->debug.bw_val_profile.enable) \ 662 watermark_tick = dm_get_timestamp(dc->ctx) 663 664 #define BW_VAL_TRACE_FINISH() \ 665 if (dc->debug.bw_val_profile.enable) { \ 666 end_tick = dm_get_timestamp(dc->ctx); \ 667 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 668 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 669 if (watermark_tick) { \ 670 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 671 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 672 } \ 673 } 674 675 union mem_low_power_enable_options { 676 struct { 677 bool vga: 1; 678 bool i2c: 1; 679 bool dmcu: 1; 680 bool dscl: 1; 681 bool cm: 1; 682 bool mpc: 1; 683 bool optc: 1; 684 bool vpg: 1; 685 bool afmt: 1; 686 } bits; 687 uint32_t u32All; 688 }; 689 690 union root_clock_optimization_options { 691 struct { 692 bool dpp: 1; 693 bool dsc: 1; 694 bool hdmistream: 1; 695 bool hdmichar: 1; 696 bool dpstream: 1; 697 bool symclk32_se: 1; 698 bool symclk32_le: 1; 699 bool symclk_fe: 1; 700 bool physymclk: 1; 701 bool dpiasymclk: 1; 702 uint32_t reserved: 22; 703 } bits; 704 uint32_t u32All; 705 }; 706 707 union fine_grain_clock_gating_enable_options { 708 struct { 709 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 710 bool dchub : 1; /* Display controller hub */ 711 bool dchubbub : 1; 712 bool dpp : 1; /* Display pipes and planes */ 713 bool opp : 1; /* Output pixel processing */ 714 bool optc : 1; /* Output pipe timing combiner */ 715 bool dio : 1; /* Display output */ 716 bool dwb : 1; /* Display writeback */ 717 bool mmhubbub : 1; /* Multimedia hub */ 718 bool dmu : 1; /* Display core management unit */ 719 bool az : 1; /* Azalia */ 720 bool dchvm : 1; 721 bool dsc : 1; /* Display stream compression */ 722 723 uint32_t reserved : 19; 724 } bits; 725 uint32_t u32All; 726 }; 727 728 enum pg_hw_pipe_resources { 729 PG_HUBP = 0, 730 PG_DPP, 731 PG_DSC, 732 PG_MPCC, 733 PG_OPP, 734 PG_OPTC, 735 PG_DPSTREAM, 736 PG_HDMISTREAM, 737 PG_PHYSYMCLK, 738 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 739 }; 740 741 enum pg_hw_resources { 742 PG_DCCG = 0, 743 PG_DCIO, 744 PG_DIO, 745 PG_DCHUBBUB, 746 PG_DCHVM, 747 PG_DWB, 748 PG_HPO, 749 PG_HW_RESOURCES_NUM_ELEMENT 750 }; 751 752 struct pg_block_update { 753 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 754 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 755 }; 756 757 union dpia_debug_options { 758 struct { 759 uint32_t disable_dpia:1; /* bit 0 */ 760 uint32_t force_non_lttpr:1; /* bit 1 */ 761 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 762 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 763 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 764 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 765 uint32_t reserved:26; 766 } bits; 767 uint32_t raw; 768 }; 769 770 /* AUX wake work around options 771 * 0: enable/disable work around 772 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 773 * 15-2: reserved 774 * 31-16: timeout in ms 775 */ 776 union aux_wake_wa_options { 777 struct { 778 uint32_t enable_wa : 1; 779 uint32_t use_default_timeout : 1; 780 uint32_t rsvd: 14; 781 uint32_t timeout_ms : 16; 782 } bits; 783 uint32_t raw; 784 }; 785 786 struct dc_debug_data { 787 uint32_t ltFailCount; 788 uint32_t i2cErrorCount; 789 uint32_t auxErrorCount; 790 }; 791 792 struct dc_phy_addr_space_config { 793 struct { 794 uint64_t start_addr; 795 uint64_t end_addr; 796 uint64_t fb_top; 797 uint64_t fb_offset; 798 uint64_t fb_base; 799 uint64_t agp_top; 800 uint64_t agp_bot; 801 uint64_t agp_base; 802 } system_aperture; 803 804 struct { 805 uint64_t page_table_start_addr; 806 uint64_t page_table_end_addr; 807 uint64_t page_table_base_addr; 808 bool base_addr_is_mc_addr; 809 } gart_config; 810 811 bool valid; 812 bool is_hvm_enabled; 813 uint64_t page_table_default_page_addr; 814 }; 815 816 struct dc_virtual_addr_space_config { 817 uint64_t page_table_base_addr; 818 uint64_t page_table_start_addr; 819 uint64_t page_table_end_addr; 820 uint32_t page_table_block_size_in_bytes; 821 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 822 }; 823 824 struct dc_bounding_box_overrides { 825 int sr_exit_time_ns; 826 int sr_enter_plus_exit_time_ns; 827 int sr_exit_z8_time_ns; 828 int sr_enter_plus_exit_z8_time_ns; 829 int urgent_latency_ns; 830 int percent_of_ideal_drambw; 831 int dram_clock_change_latency_ns; 832 int dummy_clock_change_latency_ns; 833 int fclk_clock_change_latency_ns; 834 /* This forces a hard min on the DCFCLK we use 835 * for DML. Unlike the debug option for forcing 836 * DCFCLK, this override affects watermark calculations 837 */ 838 int min_dcfclk_mhz; 839 }; 840 841 struct dc_state; 842 struct resource_pool; 843 struct dce_hwseq; 844 struct link_service; 845 846 /* 847 * struct dc_debug_options - DC debug struct 848 * 849 * This struct provides a simple mechanism for developers to change some 850 * configurations, enable/disable features, and activate extra debug options. 851 * This can be very handy to narrow down whether some specific feature is 852 * causing an issue or not. 853 */ 854 struct dc_debug_options { 855 bool native422_support; 856 bool disable_dsc; 857 enum visual_confirm visual_confirm; 858 int visual_confirm_rect_height; 859 860 bool sanity_checks; 861 bool max_disp_clk; 862 bool surface_trace; 863 bool timing_trace; 864 bool clock_trace; 865 bool validation_trace; 866 bool bandwidth_calcs_trace; 867 int max_downscale_src_width; 868 869 /* stutter efficiency related */ 870 bool disable_stutter; 871 bool use_max_lb; 872 enum dcc_option disable_dcc; 873 874 /* 875 * @pipe_split_policy: Define which pipe split policy is used by the 876 * display core. 877 */ 878 enum pipe_split_policy pipe_split_policy; 879 bool force_single_disp_pipe_split; 880 bool voltage_align_fclk; 881 bool disable_min_fclk; 882 883 bool disable_dfs_bypass; 884 bool disable_dpp_power_gate; 885 bool disable_hubp_power_gate; 886 bool disable_dsc_power_gate; 887 bool disable_optc_power_gate; 888 bool disable_hpo_power_gate; 889 int dsc_min_slice_height_override; 890 int dsc_bpp_increment_div; 891 bool disable_pplib_wm_range; 892 enum wm_report_mode pplib_wm_report_mode; 893 unsigned int min_disp_clk_khz; 894 unsigned int min_dpp_clk_khz; 895 unsigned int min_dram_clk_khz; 896 int sr_exit_time_dpm0_ns; 897 int sr_enter_plus_exit_time_dpm0_ns; 898 int sr_exit_time_ns; 899 int sr_enter_plus_exit_time_ns; 900 int sr_exit_z8_time_ns; 901 int sr_enter_plus_exit_z8_time_ns; 902 int urgent_latency_ns; 903 uint32_t underflow_assert_delay_us; 904 int percent_of_ideal_drambw; 905 int dram_clock_change_latency_ns; 906 bool optimized_watermark; 907 int always_scale; 908 bool disable_pplib_clock_request; 909 bool disable_clock_gate; 910 bool disable_mem_low_power; 911 bool pstate_enabled; 912 bool disable_dmcu; 913 bool force_abm_enable; 914 bool disable_stereo_support; 915 bool vsr_support; 916 bool performance_trace; 917 bool az_endpoint_mute_only; 918 bool always_use_regamma; 919 bool recovery_enabled; 920 bool avoid_vbios_exec_table; 921 bool scl_reset_length10; 922 bool hdmi20_disable; 923 bool skip_detection_link_training; 924 uint32_t edid_read_retry_times; 925 unsigned int force_odm_combine; //bit vector based on otg inst 926 unsigned int seamless_boot_odm_combine; 927 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 928 int minimum_z8_residency_time; 929 int minimum_z10_residency_time; 930 bool disable_z9_mpc; 931 unsigned int force_fclk_khz; 932 bool enable_tri_buf; 933 bool ips_disallow_entry; 934 bool dmub_offload_enabled; 935 bool dmcub_emulation; 936 bool disable_idle_power_optimizations; 937 unsigned int mall_size_override; 938 unsigned int mall_additional_timer_percent; 939 bool mall_error_as_fatal; 940 bool dmub_command_table; /* for testing only */ 941 struct dc_bw_validation_profile bw_val_profile; 942 bool disable_fec; 943 bool disable_48mhz_pwrdwn; 944 /* This forces a hard min on the DCFCLK requested to SMU/PP 945 * watermarks are not affected. 946 */ 947 unsigned int force_min_dcfclk_mhz; 948 int dwb_fi_phase; 949 bool disable_timing_sync; 950 bool cm_in_bypass; 951 int force_clock_mode;/*every mode change.*/ 952 953 bool disable_dram_clock_change_vactive_support; 954 bool validate_dml_output; 955 bool enable_dmcub_surface_flip; 956 bool usbc_combo_phy_reset_wa; 957 bool enable_dram_clock_change_one_display_vactive; 958 /* TODO - remove once tested */ 959 bool legacy_dp2_lt; 960 bool set_mst_en_for_sst; 961 bool disable_uhbr; 962 bool force_dp2_lt_fallback_method; 963 bool ignore_cable_id; 964 union mem_low_power_enable_options enable_mem_low_power; 965 union root_clock_optimization_options root_clock_optimization; 966 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 967 bool hpo_optimization; 968 bool force_vblank_alignment; 969 970 /* Enable dmub aux for legacy ddc */ 971 bool enable_dmub_aux_for_legacy_ddc; 972 bool disable_fams; 973 enum in_game_fams_config disable_fams_gaming; 974 /* FEC/PSR1 sequence enable delay in 100us */ 975 uint8_t fec_enable_delay_in100us; 976 bool enable_driver_sequence_debug; 977 enum det_size crb_alloc_policy; 978 int crb_alloc_policy_min_disp_count; 979 bool disable_z10; 980 bool enable_z9_disable_interface; 981 bool psr_skip_crtc_disable; 982 uint32_t ips_skip_crtc_disable_mask; 983 union dpia_debug_options dpia_debug; 984 bool disable_fixed_vs_aux_timeout_wa; 985 uint32_t fixed_vs_aux_delay_config_wa; 986 bool force_disable_subvp; 987 bool force_subvp_mclk_switch; 988 bool allow_sw_cursor_fallback; 989 unsigned int force_subvp_num_ways; 990 unsigned int force_mall_ss_num_ways; 991 bool alloc_extra_way_for_cursor; 992 uint32_t subvp_extra_lines; 993 bool force_usr_allow; 994 /* uses value at boot and disables switch */ 995 bool disable_dtb_ref_clk_switch; 996 bool extended_blank_optimization; 997 union aux_wake_wa_options aux_wake_wa; 998 uint32_t mst_start_top_delay; 999 uint8_t psr_power_use_phy_fsm; 1000 enum dml_hostvm_override_opts dml_hostvm_override; 1001 bool dml_disallow_alternate_prefetch_modes; 1002 bool use_legacy_soc_bb_mechanism; 1003 bool exit_idle_opt_for_cursor_updates; 1004 bool using_dml2; 1005 bool enable_single_display_2to1_odm_policy; 1006 bool enable_double_buffered_dsc_pg_support; 1007 bool enable_dp_dig_pixel_rate_div_policy; 1008 bool using_dml21; 1009 enum lttpr_mode lttpr_mode_override; 1010 unsigned int dsc_delay_factor_wa_x1000; 1011 unsigned int min_prefetch_in_strobe_ns; 1012 bool disable_unbounded_requesting; 1013 bool dig_fifo_off_in_blank; 1014 bool override_dispclk_programming; 1015 bool otg_crc_db; 1016 bool disallow_dispclk_dppclk_ds; 1017 bool disable_fpo_optimizations; 1018 bool support_eDP1_5; 1019 uint32_t fpo_vactive_margin_us; 1020 bool disable_fpo_vactive; 1021 bool disable_boot_optimizations; 1022 bool override_odm_optimization; 1023 bool minimize_dispclk_using_odm; 1024 bool disable_subvp_high_refresh; 1025 bool disable_dp_plus_plus_wa; 1026 uint32_t fpo_vactive_min_active_margin_us; 1027 uint32_t fpo_vactive_max_blank_us; 1028 bool enable_hpo_pg_support; 1029 bool enable_legacy_fast_update; 1030 bool disable_dc_mode_overwrite; 1031 bool replay_skip_crtc_disabled; 1032 bool ignore_pg;/*do nothing, let pmfw control it*/ 1033 bool psp_disabled_wa; 1034 unsigned int ips2_eval_delay_us; 1035 unsigned int ips2_entry_delay_us; 1036 bool optimize_ips_handshake; 1037 bool disable_dmub_reallow_idle; 1038 bool disable_timeout; 1039 bool disable_extblankadj; 1040 bool enable_idle_reg_checks; 1041 unsigned int static_screen_wait_frames; 1042 uint32_t pwm_freq; 1043 bool force_chroma_subsampling_1tap; 1044 unsigned int dcc_meta_propagation_delay_us; 1045 bool disable_422_left_edge_pixel; 1046 bool dml21_force_pstate_method; 1047 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1048 uint32_t dml21_disable_pstate_method_mask; 1049 union dmub_fams2_global_feature_config fams2_config; 1050 bool enable_legacy_clock_update; 1051 unsigned int force_cositing; 1052 unsigned int disable_spl; 1053 unsigned int force_easf; 1054 unsigned int force_sharpness; 1055 unsigned int force_sharpness_level; 1056 unsigned int force_lls; 1057 bool notify_dpia_hr_bw; 1058 bool enable_ips_visual_confirm; 1059 }; 1060 1061 1062 /* Generic structure that can be used to query properties of DC. More fields 1063 * can be added as required. 1064 */ 1065 struct dc_current_properties { 1066 unsigned int cursor_size_limit; 1067 }; 1068 1069 enum frame_buffer_mode { 1070 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1071 FRAME_BUFFER_MODE_ZFB_ONLY, 1072 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1073 } ; 1074 1075 struct dchub_init_data { 1076 int64_t zfb_phys_addr_base; 1077 int64_t zfb_mc_base_addr; 1078 uint64_t zfb_size_in_byte; 1079 enum frame_buffer_mode fb_mode; 1080 bool dchub_initialzied; 1081 bool dchub_info_valid; 1082 }; 1083 1084 struct dml2_soc_bb; 1085 1086 struct dc_init_data { 1087 struct hw_asic_id asic_id; 1088 void *driver; /* ctx */ 1089 struct cgs_device *cgs_device; 1090 struct dc_bounding_box_overrides bb_overrides; 1091 1092 int num_virtual_links; 1093 /* 1094 * If 'vbios_override' not NULL, it will be called instead 1095 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1096 */ 1097 struct dc_bios *vbios_override; 1098 enum dce_environment dce_environment; 1099 1100 struct dmub_offload_funcs *dmub_if; 1101 struct dc_reg_helper_state *dmub_offload; 1102 1103 struct dc_config flags; 1104 uint64_t log_mask; 1105 1106 struct dpcd_vendor_signature vendor_signature; 1107 bool force_smu_not_present; 1108 /* 1109 * IP offset for run time initializaion of register addresses 1110 * 1111 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1112 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1113 * before them. 1114 */ 1115 uint32_t *dcn_reg_offsets; 1116 uint32_t *nbio_reg_offsets; 1117 uint32_t *clk_reg_offsets; 1118 struct dml2_soc_bb *bb_from_dmub; 1119 }; 1120 1121 struct dc_callback_init { 1122 struct cp_psp cp_psp; 1123 }; 1124 1125 struct dc *dc_create(const struct dc_init_data *init_params); 1126 void dc_hardware_init(struct dc *dc); 1127 1128 int dc_get_vmid_use_vector(struct dc *dc); 1129 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1130 /* Returns the number of vmids supported */ 1131 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1132 void dc_init_callbacks(struct dc *dc, 1133 const struct dc_callback_init *init_params); 1134 void dc_deinit_callbacks(struct dc *dc); 1135 void dc_destroy(struct dc **dc); 1136 1137 /* Surface Interfaces */ 1138 1139 enum { 1140 TRANSFER_FUNC_POINTS = 1025 1141 }; 1142 1143 struct dc_hdr_static_metadata { 1144 /* display chromaticities and white point in units of 0.00001 */ 1145 unsigned int chromaticity_green_x; 1146 unsigned int chromaticity_green_y; 1147 unsigned int chromaticity_blue_x; 1148 unsigned int chromaticity_blue_y; 1149 unsigned int chromaticity_red_x; 1150 unsigned int chromaticity_red_y; 1151 unsigned int chromaticity_white_point_x; 1152 unsigned int chromaticity_white_point_y; 1153 1154 uint32_t min_luminance; 1155 uint32_t max_luminance; 1156 uint32_t maximum_content_light_level; 1157 uint32_t maximum_frame_average_light_level; 1158 }; 1159 1160 enum dc_transfer_func_type { 1161 TF_TYPE_PREDEFINED, 1162 TF_TYPE_DISTRIBUTED_POINTS, 1163 TF_TYPE_BYPASS, 1164 TF_TYPE_HWPWL 1165 }; 1166 1167 struct dc_transfer_func_distributed_points { 1168 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1169 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1170 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1171 1172 uint16_t end_exponent; 1173 uint16_t x_point_at_y1_red; 1174 uint16_t x_point_at_y1_green; 1175 uint16_t x_point_at_y1_blue; 1176 }; 1177 1178 enum dc_transfer_func_predefined { 1179 TRANSFER_FUNCTION_SRGB, 1180 TRANSFER_FUNCTION_BT709, 1181 TRANSFER_FUNCTION_PQ, 1182 TRANSFER_FUNCTION_LINEAR, 1183 TRANSFER_FUNCTION_UNITY, 1184 TRANSFER_FUNCTION_HLG, 1185 TRANSFER_FUNCTION_HLG12, 1186 TRANSFER_FUNCTION_GAMMA22, 1187 TRANSFER_FUNCTION_GAMMA24, 1188 TRANSFER_FUNCTION_GAMMA26 1189 }; 1190 1191 1192 struct dc_transfer_func { 1193 struct kref refcount; 1194 enum dc_transfer_func_type type; 1195 enum dc_transfer_func_predefined tf; 1196 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1197 uint32_t sdr_ref_white_level; 1198 union { 1199 struct pwl_params pwl; 1200 struct dc_transfer_func_distributed_points tf_pts; 1201 }; 1202 }; 1203 1204 1205 union dc_3dlut_state { 1206 struct { 1207 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1208 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1209 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1210 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1211 uint32_t mpc_rmu1_mux:4; 1212 uint32_t mpc_rmu2_mux:4; 1213 uint32_t reserved:15; 1214 } bits; 1215 uint32_t raw; 1216 }; 1217 1218 1219 struct dc_3dlut { 1220 struct kref refcount; 1221 struct tetrahedral_params lut_3d; 1222 struct fixed31_32 hdr_multiplier; 1223 union dc_3dlut_state state; 1224 }; 1225 /* 1226 * This structure is filled in by dc_surface_get_status and contains 1227 * the last requested address and the currently active address so the called 1228 * can determine if there are any outstanding flips 1229 */ 1230 struct dc_plane_status { 1231 struct dc_plane_address requested_address; 1232 struct dc_plane_address current_address; 1233 bool is_flip_pending; 1234 bool is_right_eye; 1235 }; 1236 1237 union surface_update_flags { 1238 1239 struct { 1240 uint32_t addr_update:1; 1241 /* Medium updates */ 1242 uint32_t dcc_change:1; 1243 uint32_t color_space_change:1; 1244 uint32_t horizontal_mirror_change:1; 1245 uint32_t per_pixel_alpha_change:1; 1246 uint32_t global_alpha_change:1; 1247 uint32_t hdr_mult:1; 1248 uint32_t rotation_change:1; 1249 uint32_t swizzle_change:1; 1250 uint32_t scaling_change:1; 1251 uint32_t clip_size_change: 1; 1252 uint32_t position_change:1; 1253 uint32_t in_transfer_func_change:1; 1254 uint32_t input_csc_change:1; 1255 uint32_t coeff_reduction_change:1; 1256 uint32_t output_tf_change:1; 1257 uint32_t pixel_format_change:1; 1258 uint32_t plane_size_change:1; 1259 uint32_t gamut_remap_change:1; 1260 1261 /* Full updates */ 1262 uint32_t new_plane:1; 1263 uint32_t bpp_change:1; 1264 uint32_t gamma_change:1; 1265 uint32_t bandwidth_change:1; 1266 uint32_t clock_change:1; 1267 uint32_t stereo_format_change:1; 1268 uint32_t lut_3d:1; 1269 uint32_t tmz_changed:1; 1270 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1271 uint32_t full_update:1; 1272 } bits; 1273 1274 uint32_t raw; 1275 }; 1276 1277 #define DC_REMOVE_PLANE_POINTERS 1 1278 1279 struct dc_plane_state { 1280 struct dc_plane_address address; 1281 struct dc_plane_flip_time time; 1282 bool triplebuffer_flips; 1283 struct scaling_taps scaling_quality; 1284 struct rect src_rect; 1285 struct rect dst_rect; 1286 struct rect clip_rect; 1287 1288 struct plane_size plane_size; 1289 union dc_tiling_info tiling_info; 1290 1291 struct dc_plane_dcc_param dcc; 1292 1293 struct dc_gamma gamma_correction; 1294 struct dc_transfer_func in_transfer_func; 1295 struct dc_bias_and_scale bias_and_scale; 1296 struct dc_csc_transform input_csc_color_matrix; 1297 struct fixed31_32 coeff_reduction_factor; 1298 struct fixed31_32 hdr_mult; 1299 struct colorspace_transform gamut_remap_matrix; 1300 1301 // TODO: No longer used, remove 1302 struct dc_hdr_static_metadata hdr_static_ctx; 1303 1304 enum dc_color_space color_space; 1305 1306 struct dc_3dlut lut3d_func; 1307 struct dc_transfer_func in_shaper_func; 1308 struct dc_transfer_func blend_tf; 1309 1310 struct dc_transfer_func *gamcor_tf; 1311 enum surface_pixel_format format; 1312 enum dc_rotation_angle rotation; 1313 enum plane_stereo_format stereo_format; 1314 1315 bool is_tiling_rotated; 1316 bool per_pixel_alpha; 1317 bool pre_multiplied_alpha; 1318 bool global_alpha; 1319 int global_alpha_value; 1320 bool visible; 1321 bool flip_immediate; 1322 bool horizontal_mirror; 1323 int layer_index; 1324 1325 union surface_update_flags update_flags; 1326 bool flip_int_enabled; 1327 bool skip_manual_trigger; 1328 1329 /* private to DC core */ 1330 struct dc_plane_status status; 1331 struct dc_context *ctx; 1332 1333 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1334 bool force_full_update; 1335 1336 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1337 1338 /* private to dc_surface.c */ 1339 enum dc_irq_source irq_source; 1340 struct kref refcount; 1341 struct tg_color visual_confirm_color; 1342 1343 bool is_statically_allocated; 1344 enum chroma_cositing cositing; 1345 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1346 bool mcm_lut1d_enable; 1347 struct dc_cm2_func_luts mcm_luts; 1348 bool lut_bank_a; 1349 enum mpcc_movable_cm_location mcm_location; 1350 struct dc_csc_transform cursor_csc_color_matrix; 1351 bool adaptive_sharpness_en; 1352 int sharpness_level; 1353 enum linear_light_scaling linear_light_scaling; 1354 }; 1355 1356 struct dc_plane_info { 1357 struct plane_size plane_size; 1358 union dc_tiling_info tiling_info; 1359 struct dc_plane_dcc_param dcc; 1360 enum surface_pixel_format format; 1361 enum dc_rotation_angle rotation; 1362 enum plane_stereo_format stereo_format; 1363 enum dc_color_space color_space; 1364 bool horizontal_mirror; 1365 bool visible; 1366 bool per_pixel_alpha; 1367 bool pre_multiplied_alpha; 1368 bool global_alpha; 1369 int global_alpha_value; 1370 bool input_csc_enabled; 1371 int layer_index; 1372 enum chroma_cositing cositing; 1373 }; 1374 1375 #include "dc_stream.h" 1376 1377 struct dc_scratch_space { 1378 /* used to temporarily backup plane states of a stream during 1379 * dc update. The reason is that plane states are overwritten 1380 * with surface updates in dc update. Once they are overwritten 1381 * current state is no longer valid. We want to temporarily 1382 * store current value in plane states so we can still recover 1383 * a valid current state during dc update. 1384 */ 1385 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1386 1387 struct dc_stream_state stream_state; 1388 }; 1389 1390 struct dc { 1391 struct dc_debug_options debug; 1392 struct dc_versions versions; 1393 struct dc_caps caps; 1394 struct dc_cap_funcs cap_funcs; 1395 struct dc_config config; 1396 struct dc_bounding_box_overrides bb_overrides; 1397 struct dc_bug_wa work_arounds; 1398 struct dc_context *ctx; 1399 struct dc_phy_addr_space_config vm_pa_config; 1400 1401 uint8_t link_count; 1402 struct dc_link *links[MAX_LINKS]; 1403 struct link_service *link_srv; 1404 1405 struct dc_state *current_state; 1406 struct resource_pool *res_pool; 1407 1408 struct clk_mgr *clk_mgr; 1409 1410 /* Display Engine Clock levels */ 1411 struct dm_pp_clock_levels sclk_lvls; 1412 1413 /* Inputs into BW and WM calculations. */ 1414 struct bw_calcs_dceip *bw_dceip; 1415 struct bw_calcs_vbios *bw_vbios; 1416 struct dcn_soc_bounding_box *dcn_soc; 1417 struct dcn_ip_params *dcn_ip; 1418 struct display_mode_lib dml; 1419 1420 /* HW functions */ 1421 struct hw_sequencer_funcs hwss; 1422 struct dce_hwseq *hwseq; 1423 1424 /* Require to optimize clocks and bandwidth for added/removed planes */ 1425 bool optimized_required; 1426 bool wm_optimized_required; 1427 bool idle_optimizations_allowed; 1428 bool enable_c20_dtm_b0; 1429 1430 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1431 1432 /* FBC compressor */ 1433 struct compressor *fbc_compressor; 1434 1435 struct dc_debug_data debug_data; 1436 struct dpcd_vendor_signature vendor_signature; 1437 1438 const char *build_id; 1439 struct vm_helper *vm_helper; 1440 1441 uint32_t *dcn_reg_offsets; 1442 uint32_t *nbio_reg_offsets; 1443 uint32_t *clk_reg_offsets; 1444 1445 /* Scratch memory */ 1446 struct { 1447 struct { 1448 /* 1449 * For matching clock_limits table in driver with table 1450 * from PMFW. 1451 */ 1452 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1453 } update_bw_bounding_box; 1454 struct dc_scratch_space current_state; 1455 struct dc_scratch_space new_state; 1456 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1457 } scratch; 1458 1459 struct dml2_configuration_options dml2_options; 1460 struct dml2_configuration_options dml2_tmp; 1461 enum dc_acpi_cm_power_state power_state; 1462 1463 }; 1464 1465 struct dc_scaling_info { 1466 struct rect src_rect; 1467 struct rect dst_rect; 1468 struct rect clip_rect; 1469 struct scaling_taps scaling_quality; 1470 }; 1471 1472 struct dc_fast_update { 1473 const struct dc_flip_addrs *flip_addr; 1474 const struct dc_gamma *gamma; 1475 const struct colorspace_transform *gamut_remap_matrix; 1476 const struct dc_csc_transform *input_csc_color_matrix; 1477 const struct fixed31_32 *coeff_reduction_factor; 1478 struct dc_transfer_func *out_transfer_func; 1479 struct dc_csc_transform *output_csc_transform; 1480 const struct dc_csc_transform *cursor_csc_color_matrix; 1481 }; 1482 1483 struct dc_surface_update { 1484 struct dc_plane_state *surface; 1485 1486 /* isr safe update parameters. null means no updates */ 1487 const struct dc_flip_addrs *flip_addr; 1488 const struct dc_plane_info *plane_info; 1489 const struct dc_scaling_info *scaling_info; 1490 struct fixed31_32 hdr_mult; 1491 /* following updates require alloc/sleep/spin that is not isr safe, 1492 * null means no updates 1493 */ 1494 const struct dc_gamma *gamma; 1495 const struct dc_transfer_func *in_transfer_func; 1496 1497 const struct dc_csc_transform *input_csc_color_matrix; 1498 const struct fixed31_32 *coeff_reduction_factor; 1499 const struct dc_transfer_func *func_shaper; 1500 const struct dc_3dlut *lut3d_func; 1501 const struct dc_transfer_func *blend_tf; 1502 const struct colorspace_transform *gamut_remap_matrix; 1503 /* 1504 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1505 * 1506 * change cm2_params.component_settings: Full update 1507 * change cm2_params.cm2_luts: Fast update 1508 */ 1509 struct dc_cm2_parameters *cm2_params; 1510 const struct dc_csc_transform *cursor_csc_color_matrix; 1511 }; 1512 1513 /* 1514 * Create a new surface with default parameters; 1515 */ 1516 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1517 void dc_gamma_release(struct dc_gamma **dc_gamma); 1518 struct dc_gamma *dc_create_gamma(void); 1519 1520 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1521 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1522 struct dc_transfer_func *dc_create_transfer_func(void); 1523 1524 struct dc_3dlut *dc_create_3dlut_func(void); 1525 void dc_3dlut_func_release(struct dc_3dlut *lut); 1526 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1527 1528 void dc_post_update_surfaces_to_stream( 1529 struct dc *dc); 1530 1531 #include "dc_stream.h" 1532 1533 /** 1534 * struct dc_validation_set - Struct to store surface/stream associations for validation 1535 */ 1536 struct dc_validation_set { 1537 /** 1538 * @stream: Stream state properties 1539 */ 1540 struct dc_stream_state *stream; 1541 1542 /** 1543 * @plane_states: Surface state 1544 */ 1545 struct dc_plane_state *plane_states[MAX_SURFACES]; 1546 1547 /** 1548 * @plane_count: Total of active planes 1549 */ 1550 uint8_t plane_count; 1551 }; 1552 1553 bool dc_validate_boot_timing(const struct dc *dc, 1554 const struct dc_sink *sink, 1555 struct dc_crtc_timing *crtc_timing); 1556 1557 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1558 1559 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1560 1561 enum dc_status dc_validate_with_context(struct dc *dc, 1562 const struct dc_validation_set set[], 1563 int set_count, 1564 struct dc_state *context, 1565 bool fast_validate); 1566 1567 bool dc_set_generic_gpio_for_stereo(bool enable, 1568 struct gpio_service *gpio_service); 1569 1570 /* 1571 * fast_validate: we return after determining if we can support the new state, 1572 * but before we populate the programming info 1573 */ 1574 enum dc_status dc_validate_global_state( 1575 struct dc *dc, 1576 struct dc_state *new_ctx, 1577 bool fast_validate); 1578 1579 bool dc_acquire_release_mpc_3dlut( 1580 struct dc *dc, bool acquire, 1581 struct dc_stream_state *stream, 1582 struct dc_3dlut **lut, 1583 struct dc_transfer_func **shaper); 1584 1585 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1586 void get_audio_check(struct audio_info *aud_modes, 1587 struct audio_check *aud_chk); 1588 1589 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1590 void populate_fast_updates(struct dc_fast_update *fast_update, 1591 struct dc_surface_update *srf_updates, 1592 int surface_count, 1593 struct dc_stream_update *stream_update); 1594 /* 1595 * Set up streams and links associated to drive sinks 1596 * The streams parameter is an absolute set of all active streams. 1597 * 1598 * After this call: 1599 * Phy, Encoder, Timing Generator are programmed and enabled. 1600 * New streams are enabled with blank stream; no memory read. 1601 */ 1602 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1603 1604 1605 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1606 struct dc_stream_state *stream, 1607 int mpcc_inst); 1608 1609 1610 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1611 1612 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1613 1614 /* The function returns minimum bandwidth required to drive a given timing 1615 * return - minimum required timing bandwidth in kbps. 1616 */ 1617 uint32_t dc_bandwidth_in_kbps_from_timing( 1618 const struct dc_crtc_timing *timing, 1619 const enum dc_link_encoding_format link_encoding); 1620 1621 /* Link Interfaces */ 1622 /* 1623 * A link contains one or more sinks and their connected status. 1624 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1625 */ 1626 struct dc_link { 1627 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1628 unsigned int sink_count; 1629 struct dc_sink *local_sink; 1630 unsigned int link_index; 1631 enum dc_connection_type type; 1632 enum signal_type connector_signal; 1633 enum dc_irq_source irq_source_hpd; 1634 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1635 1636 bool is_hpd_filter_disabled; 1637 bool dp_ss_off; 1638 1639 /** 1640 * @link_state_valid: 1641 * 1642 * If there is no link and local sink, this variable should be set to 1643 * false. Otherwise, it should be set to true; usually, the function 1644 * core_link_enable_stream sets this field to true. 1645 */ 1646 bool link_state_valid; 1647 bool aux_access_disabled; 1648 bool sync_lt_in_progress; 1649 bool skip_stream_reenable; 1650 bool is_internal_display; 1651 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1652 bool is_dig_mapping_flexible; 1653 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1654 bool is_hpd_pending; /* Indicates a new received hpd */ 1655 1656 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1657 * for every link training. This is incompatible with DP LL compliance automation, 1658 * which expects the same link settings to be used every retry on a link loss. 1659 * This flag is used to skip the fallback when link loss occurs during automation. 1660 */ 1661 bool skip_fallback_on_link_loss; 1662 1663 bool edp_sink_present; 1664 1665 struct dp_trace dp_trace; 1666 1667 /* caps is the same as reported_link_cap. link_traing use 1668 * reported_link_cap. Will clean up. TODO 1669 */ 1670 struct dc_link_settings reported_link_cap; 1671 struct dc_link_settings verified_link_cap; 1672 struct dc_link_settings cur_link_settings; 1673 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1674 struct dc_link_settings preferred_link_setting; 1675 /* preferred_training_settings are override values that 1676 * come from DM. DM is responsible for the memory 1677 * management of the override pointers. 1678 */ 1679 struct dc_link_training_overrides preferred_training_settings; 1680 struct dp_audio_test_data audio_test_data; 1681 1682 uint8_t ddc_hw_inst; 1683 1684 uint8_t hpd_src; 1685 1686 uint8_t link_enc_hw_inst; 1687 /* DIG link encoder ID. Used as index in link encoder resource pool. 1688 * For links with fixed mapping to DIG, this is not changed after dc_link 1689 * object creation. 1690 */ 1691 enum engine_id eng_id; 1692 enum engine_id dpia_preferred_eng_id; 1693 1694 bool test_pattern_enabled; 1695 /* Pending/Current test pattern are only used to perform and track 1696 * FIXED_VS retimer test pattern/lane adjustment override state. 1697 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1698 * to perform specific lane adjust overrides before setting certain 1699 * PHY test patterns. In cases when lane adjust and set test pattern 1700 * calls are not performed atomically (i.e. performing link training), 1701 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1702 * and current_test_pattern will contain required context for any future 1703 * set pattern/set lane adjust to transition between override state(s). 1704 * */ 1705 enum dp_test_pattern current_test_pattern; 1706 enum dp_test_pattern pending_test_pattern; 1707 1708 union compliance_test_state compliance_test_state; 1709 1710 void *priv; 1711 1712 struct ddc_service *ddc; 1713 1714 enum dp_panel_mode panel_mode; 1715 bool aux_mode; 1716 1717 /* Private to DC core */ 1718 1719 const struct dc *dc; 1720 1721 struct dc_context *ctx; 1722 1723 struct panel_cntl *panel_cntl; 1724 struct link_encoder *link_enc; 1725 struct graphics_object_id link_id; 1726 /* Endpoint type distinguishes display endpoints which do not have entries 1727 * in the BIOS connector table from those that do. Helps when tracking link 1728 * encoder to display endpoint assignments. 1729 */ 1730 enum display_endpoint_type ep_type; 1731 union ddi_channel_mapping ddi_channel_mapping; 1732 struct connector_device_tag_info device_tag; 1733 struct dpcd_caps dpcd_caps; 1734 uint32_t dongle_max_pix_clk; 1735 unsigned short chip_caps; 1736 unsigned int dpcd_sink_count; 1737 struct hdcp_caps hdcp_caps; 1738 enum edp_revision edp_revision; 1739 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1740 1741 struct psr_settings psr_settings; 1742 struct replay_settings replay_settings; 1743 1744 /* Drive settings read from integrated info table */ 1745 struct dc_lane_settings bios_forced_drive_settings; 1746 1747 /* Vendor specific LTTPR workaround variables */ 1748 uint8_t vendor_specific_lttpr_link_rate_wa; 1749 bool apply_vendor_specific_lttpr_link_rate_wa; 1750 1751 /* MST record stream using this link */ 1752 struct link_flags { 1753 bool dp_keep_receiver_powered; 1754 bool dp_skip_DID2; 1755 bool dp_skip_reset_segment; 1756 bool dp_skip_fs_144hz; 1757 bool dp_mot_reset_segment; 1758 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1759 bool dpia_mst_dsc_always_on; 1760 /* Forced DPIA into TBT3 compatibility mode. */ 1761 bool dpia_forced_tbt3_mode; 1762 bool dongle_mode_timing_override; 1763 bool blank_stream_on_ocs_change; 1764 bool read_dpcd204h_on_irq_hpd; 1765 bool disable_assr_for_uhbr; 1766 } wa_flags; 1767 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1768 1769 struct dc_link_status link_status; 1770 struct dprx_states dprx_states; 1771 1772 struct gpio *hpd_gpio; 1773 enum dc_link_fec_state fec_state; 1774 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1775 1776 struct dc_panel_config panel_config; 1777 struct phy_state phy_state; 1778 // BW ALLOCATON USB4 ONLY 1779 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1780 bool skip_implict_edp_power_control; 1781 }; 1782 1783 /* Return an enumerated dc_link. 1784 * dc_link order is constant and determined at 1785 * boot time. They cannot be created or destroyed. 1786 * Use dc_get_caps() to get number of links. 1787 */ 1788 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1789 1790 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1791 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1792 const struct dc_link *link, 1793 unsigned int *inst_out); 1794 1795 /* Return an array of link pointers to edp links. */ 1796 void dc_get_edp_links(const struct dc *dc, 1797 struct dc_link **edp_links, 1798 int *edp_num); 1799 1800 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1801 bool powerOn); 1802 1803 /* The function initiates detection handshake over the given link. It first 1804 * determines if there are display connections over the link. If so it initiates 1805 * detection protocols supported by the connected receiver device. The function 1806 * contains protocol specific handshake sequences which are sometimes mandatory 1807 * to establish a proper connection between TX and RX. So it is always 1808 * recommended to call this function as the first link operation upon HPD event 1809 * or power up event. Upon completion, the function will update link structure 1810 * in place based on latest RX capabilities. The function may also cause dpms 1811 * to be reset to off for all currently enabled streams to the link. It is DM's 1812 * responsibility to serialize detection and DPMS updates. 1813 * 1814 * @reason - Indicate which event triggers this detection. dc may customize 1815 * detection flow depending on the triggering events. 1816 * return false - if detection is not fully completed. This could happen when 1817 * there is an unrecoverable error during detection or detection is partially 1818 * completed (detection has been delegated to dm mst manager ie. 1819 * link->connection_type == dc_connection_mst_branch when returning false). 1820 * return true - detection is completed, link has been fully updated with latest 1821 * detection result. 1822 */ 1823 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1824 1825 struct dc_sink_init_data; 1826 1827 /* When link connection type is dc_connection_mst_branch, remote sink can be 1828 * added to the link. The interface creates a remote sink and associates it with 1829 * current link. The sink will be retained by link until remove remote sink is 1830 * called. 1831 * 1832 * @dc_link - link the remote sink will be added to. 1833 * @edid - byte array of EDID raw data. 1834 * @len - size of the edid in byte 1835 * @init_data - 1836 */ 1837 struct dc_sink *dc_link_add_remote_sink( 1838 struct dc_link *dc_link, 1839 const uint8_t *edid, 1840 int len, 1841 struct dc_sink_init_data *init_data); 1842 1843 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1844 * @link - link the sink should be removed from 1845 * @sink - sink to be removed. 1846 */ 1847 void dc_link_remove_remote_sink( 1848 struct dc_link *link, 1849 struct dc_sink *sink); 1850 1851 /* Enable HPD interrupt handler for a given link */ 1852 void dc_link_enable_hpd(const struct dc_link *link); 1853 1854 /* Disable HPD interrupt handler for a given link */ 1855 void dc_link_disable_hpd(const struct dc_link *link); 1856 1857 /* determine if there is a sink connected to the link 1858 * 1859 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1860 * return - false if an unexpected error occurs, true otherwise. 1861 * 1862 * NOTE: This function doesn't detect downstream sink connections i.e 1863 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1864 * return dc_connection_single if the branch device is connected despite of 1865 * downstream sink's connection status. 1866 */ 1867 bool dc_link_detect_connection_type(struct dc_link *link, 1868 enum dc_connection_type *type); 1869 1870 /* query current hpd pin value 1871 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1872 * 1873 */ 1874 bool dc_link_get_hpd_state(struct dc_link *link); 1875 1876 /* Getter for cached link status from given link */ 1877 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1878 1879 /* enable/disable hardware HPD filter. 1880 * 1881 * @link - The link the HPD pin is associated with. 1882 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1883 * handler once after no HPD change has been detected within dc default HPD 1884 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1885 * pulses within default HPD interval, no HPD event will be received until HPD 1886 * toggles have stopped. Then HPD event will be queued to irq handler once after 1887 * dc default HPD filtering interval since last HPD event. 1888 * 1889 * @enable = false - disable hardware HPD filter. HPD event will be queued 1890 * immediately to irq handler after no HPD change has been detected within 1891 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1892 */ 1893 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1894 1895 /* submit i2c read/write payloads through ddc channel 1896 * @link_index - index to a link with ddc in i2c mode 1897 * @cmd - i2c command structure 1898 * return - true if success, false otherwise. 1899 */ 1900 bool dc_submit_i2c( 1901 struct dc *dc, 1902 uint32_t link_index, 1903 struct i2c_command *cmd); 1904 1905 /* submit i2c read/write payloads through oem channel 1906 * @link_index - index to a link with ddc in i2c mode 1907 * @cmd - i2c command structure 1908 * return - true if success, false otherwise. 1909 */ 1910 bool dc_submit_i2c_oem( 1911 struct dc *dc, 1912 struct i2c_command *cmd); 1913 1914 enum aux_return_code_type; 1915 /* Attempt to transfer the given aux payload. This function does not perform 1916 * retries or handle error states. The reply is returned in the payload->reply 1917 * and the result through operation_result. Returns the number of bytes 1918 * transferred,or -1 on a failure. 1919 */ 1920 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1921 struct aux_payload *payload, 1922 enum aux_return_code_type *operation_result); 1923 1924 bool dc_is_oem_i2c_device_present( 1925 struct dc *dc, 1926 size_t slave_address 1927 ); 1928 1929 /* return true if the connected receiver supports the hdcp version */ 1930 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1931 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1932 1933 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1934 * 1935 * TODO - When defer_handling is true the function will have a different purpose. 1936 * It no longer does complete hpd rx irq handling. We should create a separate 1937 * interface specifically for this case. 1938 * 1939 * Return: 1940 * true - Downstream port status changed. DM should call DC to do the 1941 * detection. 1942 * false - no change in Downstream port status. No further action required 1943 * from DM. 1944 */ 1945 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1946 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1947 bool defer_handling, bool *has_left_work); 1948 /* handle DP specs define test automation sequence*/ 1949 void dc_link_dp_handle_automated_test(struct dc_link *link); 1950 1951 /* handle DP Link loss sequence and try to recover RX link loss with best 1952 * effort 1953 */ 1954 void dc_link_dp_handle_link_loss(struct dc_link *link); 1955 1956 /* Determine if hpd rx irq should be handled or ignored 1957 * return true - hpd rx irq should be handled. 1958 * return false - it is safe to ignore hpd rx irq event 1959 */ 1960 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1961 1962 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1963 * @link - link the hpd irq data associated with 1964 * @hpd_irq_dpcd_data - input hpd irq data 1965 * return - true if hpd irq data indicates a link lost 1966 */ 1967 bool dc_link_check_link_loss_status(struct dc_link *link, 1968 union hpd_irq_data *hpd_irq_dpcd_data); 1969 1970 /* Read hpd rx irq data from a given link 1971 * @link - link where the hpd irq data should be read from 1972 * @irq_data - output hpd irq data 1973 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1974 * read has failed. 1975 */ 1976 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1977 struct dc_link *link, 1978 union hpd_irq_data *irq_data); 1979 1980 /* The function clears recorded DP RX states in the link. DM should call this 1981 * function when it is resuming from S3 power state to previously connected links. 1982 * 1983 * TODO - in the future we should consider to expand link resume interface to 1984 * support clearing previous rx states. So we don't have to rely on dm to call 1985 * this interface explicitly. 1986 */ 1987 void dc_link_clear_dprx_states(struct dc_link *link); 1988 1989 /* Destruct the mst topology of the link and reset the allocated payload table 1990 * 1991 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1992 * still wants to reset MST topology on an unplug event */ 1993 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1994 1995 /* The function calculates effective DP link bandwidth when a given link is 1996 * using the given link settings. 1997 * 1998 * return - total effective link bandwidth in kbps. 1999 */ 2000 uint32_t dc_link_bandwidth_kbps( 2001 const struct dc_link *link, 2002 const struct dc_link_settings *link_setting); 2003 2004 /* The function takes a snapshot of current link resource allocation state 2005 * @dc: pointer to dc of the dm calling this 2006 * @map: a dc link resource snapshot defined internally to dc. 2007 * 2008 * DM needs to capture a snapshot of current link resource allocation mapping 2009 * and store it in its persistent storage. 2010 * 2011 * Some of the link resource is using first come first serve policy. 2012 * The allocation mapping depends on original hotplug order. This information 2013 * is lost after driver is loaded next time. The snapshot is used in order to 2014 * restore link resource to its previous state so user will get consistent 2015 * link capability allocation across reboot. 2016 * 2017 */ 2018 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2019 2020 /* This function restores link resource allocation state from a snapshot 2021 * @dc: pointer to dc of the dm calling this 2022 * @map: a dc link resource snapshot defined internally to dc. 2023 * 2024 * DM needs to call this function after initial link detection on boot and 2025 * before first commit streams to restore link resource allocation state 2026 * from previous boot session. 2027 * 2028 * Some of the link resource is using first come first serve policy. 2029 * The allocation mapping depends on original hotplug order. This information 2030 * is lost after driver is loaded next time. The snapshot is used in order to 2031 * restore link resource to its previous state so user will get consistent 2032 * link capability allocation across reboot. 2033 * 2034 */ 2035 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2036 2037 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2038 * interface i.e stream_update->dsc_config 2039 */ 2040 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2041 2042 /* translate a raw link rate data to bandwidth in kbps */ 2043 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2044 2045 /* determine the optimal bandwidth given link and required bw. 2046 * @link - current detected link 2047 * @req_bw - requested bandwidth in kbps 2048 * @link_settings - returned most optimal link settings that can fit the 2049 * requested bandwidth 2050 * return - false if link can't support requested bandwidth, true if link 2051 * settings is found. 2052 */ 2053 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2054 struct dc_link_settings *link_settings, 2055 uint32_t req_bw); 2056 2057 /* return the max dp link settings can be driven by the link without considering 2058 * connected RX device and its capability 2059 */ 2060 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2061 struct dc_link_settings *max_link_enc_cap); 2062 2063 /* determine when the link is driving MST mode, what DP link channel coding 2064 * format will be used. The decision will remain unchanged until next HPD event. 2065 * 2066 * @link - a link with DP RX connection 2067 * return - if stream is committed to this link with MST signal type, type of 2068 * channel coding format dc will choose. 2069 */ 2070 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2071 const struct dc_link *link); 2072 2073 /* get max dp link settings the link can enable with all things considered. (i.e 2074 * TX/RX/Cable capabilities and dp override policies. 2075 * 2076 * @link - a link with DP RX connection 2077 * return - max dp link settings the link can enable. 2078 * 2079 */ 2080 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2081 2082 /* Get the highest encoding format that the link supports; highest meaning the 2083 * encoding format which supports the maximum bandwidth. 2084 * 2085 * @link - a link with DP RX connection 2086 * return - highest encoding format link supports. 2087 */ 2088 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2089 2090 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2091 * to a link with dp connector signal type. 2092 * @link - a link with dp connector signal type 2093 * return - true if connected, false otherwise 2094 */ 2095 bool dc_link_is_dp_sink_present(struct dc_link *link); 2096 2097 /* Force DP lane settings update to main-link video signal and notify the change 2098 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2099 * tuning purpose. The interface assumes link has already been enabled with DP 2100 * signal. 2101 * 2102 * @lt_settings - a container structure with desired hw_lane_settings 2103 */ 2104 void dc_link_set_drive_settings(struct dc *dc, 2105 struct link_training_settings *lt_settings, 2106 struct dc_link *link); 2107 2108 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2109 * test or debugging purpose. The test pattern will remain until next un-plug. 2110 * 2111 * @link - active link with DP signal output enabled. 2112 * @test_pattern - desired test pattern to output. 2113 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2114 * @test_pattern_color_space - for video test pattern choose a desired color 2115 * space. 2116 * @p_link_settings - For PHY pattern choose a desired link settings 2117 * @p_custom_pattern - some test pattern will require a custom input to 2118 * customize some pattern details. Otherwise keep it to NULL. 2119 * @cust_pattern_size - size of the custom pattern input. 2120 * 2121 */ 2122 bool dc_link_dp_set_test_pattern( 2123 struct dc_link *link, 2124 enum dp_test_pattern test_pattern, 2125 enum dp_test_pattern_color_space test_pattern_color_space, 2126 const struct link_training_settings *p_link_settings, 2127 const unsigned char *p_custom_pattern, 2128 unsigned int cust_pattern_size); 2129 2130 /* Force DP link settings to always use a specific value until reboot to a 2131 * specific link. If link has already been enabled, the interface will also 2132 * switch to desired link settings immediately. This is a debug interface to 2133 * generic dp issue trouble shooting. 2134 */ 2135 void dc_link_set_preferred_link_settings(struct dc *dc, 2136 struct dc_link_settings *link_setting, 2137 struct dc_link *link); 2138 2139 /* Force DP link to customize a specific link training behavior by overriding to 2140 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2141 * display specific link training issues or apply some display specific 2142 * workaround in link training. 2143 * 2144 * @link_settings - if not NULL, force preferred link settings to the link. 2145 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2146 * will apply this particular override in future link training. If NULL is 2147 * passed in, dc resets previous overrides. 2148 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2149 * training settings. 2150 */ 2151 void dc_link_set_preferred_training_settings(struct dc *dc, 2152 struct dc_link_settings *link_setting, 2153 struct dc_link_training_overrides *lt_overrides, 2154 struct dc_link *link, 2155 bool skip_immediate_retrain); 2156 2157 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2158 bool dc_link_is_fec_supported(const struct dc_link *link); 2159 2160 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2161 * link enablement. 2162 * return - true if FEC should be enabled, false otherwise. 2163 */ 2164 bool dc_link_should_enable_fec(const struct dc_link *link); 2165 2166 /* determine lttpr mode the current link should be enabled with a specific link 2167 * settings. 2168 */ 2169 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2170 struct dc_link_settings *link_setting); 2171 2172 /* Force DP RX to update its power state. 2173 * NOTE: this interface doesn't update dp main-link. Calling this function will 2174 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2175 * RX power state back upon finish DM specific execution requiring DP RX in a 2176 * specific power state. 2177 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2178 * state. 2179 */ 2180 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2181 2182 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2183 * current value read from extended receiver cap from 02200h - 0220Fh. 2184 * Some DP RX has problems of providing accurate DP receiver caps from extended 2185 * field, this interface is a workaround to revert link back to use base caps. 2186 */ 2187 void dc_link_overwrite_extended_receiver_cap( 2188 struct dc_link *link); 2189 2190 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2191 bool wait_for_hpd); 2192 2193 /* Set backlight level of an embedded panel (eDP, LVDS). 2194 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2195 * and 16 bit fractional, where 1.0 is max backlight value. 2196 */ 2197 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2198 uint32_t backlight_pwm_u16_16, 2199 uint32_t frame_ramp); 2200 2201 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2202 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2203 bool isHDR, 2204 uint32_t backlight_millinits, 2205 uint32_t transition_time_in_ms); 2206 2207 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2208 uint32_t *backlight_millinits, 2209 uint32_t *backlight_millinits_peak); 2210 2211 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2212 2213 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2214 2215 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2216 bool wait, bool force_static, const unsigned int *power_opts); 2217 2218 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2219 2220 bool dc_link_setup_psr(struct dc_link *dc_link, 2221 const struct dc_stream_state *stream, struct psr_config *psr_config, 2222 struct psr_context *psr_context); 2223 2224 /* 2225 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2226 * 2227 * @link: pointer to the dc_link struct instance 2228 * @enable: enable(active) or disable(inactive) replay 2229 * @wait: state transition need to wait the active set completed. 2230 * @force_static: force disable(inactive) the replay 2231 * @power_opts: set power optimazation parameters to DMUB. 2232 * 2233 * return: allow Replay active will return true, else will return false. 2234 */ 2235 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2236 bool wait, bool force_static, const unsigned int *power_opts); 2237 2238 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2239 2240 /* On eDP links this function call will stall until T12 has elapsed. 2241 * If the panel is not in power off state, this function will return 2242 * immediately. 2243 */ 2244 bool dc_link_wait_for_t12(struct dc_link *link); 2245 2246 /* Determine if dp trace has been initialized to reflect upto date result * 2247 * return - true if trace is initialized and has valid data. False dp trace 2248 * doesn't have valid result. 2249 */ 2250 bool dc_dp_trace_is_initialized(struct dc_link *link); 2251 2252 /* Query a dp trace flag to indicate if the current dp trace data has been 2253 * logged before 2254 */ 2255 bool dc_dp_trace_is_logged(struct dc_link *link, 2256 bool in_detection); 2257 2258 /* Set dp trace flag to indicate whether DM has already logged the current dp 2259 * trace data. DM can set is_logged to true upon logging and check 2260 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2261 */ 2262 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2263 bool in_detection, 2264 bool is_logged); 2265 2266 /* Obtain driver time stamp for last dp link training end. The time stamp is 2267 * formatted based on dm_get_timestamp DM function. 2268 * @in_detection - true to get link training end time stamp of last link 2269 * training in detection sequence. false to get link training end time stamp 2270 * of last link training in commit (dpms) sequence 2271 */ 2272 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2273 bool in_detection); 2274 2275 /* Get how many link training attempts dc has done with latest sequence. 2276 * @in_detection - true to get link training count of last link 2277 * training in detection sequence. false to get link training count of last link 2278 * training in commit (dpms) sequence 2279 */ 2280 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2281 bool in_detection); 2282 2283 /* Get how many link loss has happened since last link training attempts */ 2284 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2285 2286 /* 2287 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2288 */ 2289 /* 2290 * Send a request from DP-Tx requesting to allocate BW remotely after 2291 * allocating it locally. This will get processed by CM and a CB function 2292 * will be called. 2293 * 2294 * @link: pointer to the dc_link struct instance 2295 * @req_bw: The requested bw in Kbyte to allocated 2296 * 2297 * return: none 2298 */ 2299 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2300 2301 /* 2302 * Handle function for when the status of the Request above is complete. 2303 * We will find out the result of allocating on CM and update structs. 2304 * 2305 * @link: pointer to the dc_link struct instance 2306 * @bw: Allocated or Estimated BW depending on the result 2307 * @result: Response type 2308 * 2309 * return: none 2310 */ 2311 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2312 uint8_t bw, uint8_t result); 2313 2314 /* 2315 * Handle the USB4 BW Allocation related functionality here: 2316 * Plug => Try to allocate max bw from timing parameters supported by the sink 2317 * Unplug => de-allocate bw 2318 * 2319 * @link: pointer to the dc_link struct instance 2320 * @peak_bw: Peak bw used by the link/sink 2321 * 2322 * return: allocated bw else return 0 2323 */ 2324 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2325 struct dc_link *link, int peak_bw); 2326 2327 /* 2328 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2329 * available BW for each host router 2330 * 2331 * @dc: pointer to dc struct 2332 * @stream: pointer to all possible streams 2333 * @count: number of valid DPIA streams 2334 * 2335 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2336 */ 2337 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2338 const unsigned int count); 2339 2340 /* Sink Interfaces - A sink corresponds to a display output device */ 2341 2342 struct dc_container_id { 2343 // 128bit GUID in binary form 2344 unsigned char guid[16]; 2345 // 8 byte port ID -> ELD.PortID 2346 unsigned int portId[2]; 2347 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2348 unsigned short manufacturerName; 2349 // 2 byte product code -> ELD.ProductCode 2350 unsigned short productCode; 2351 }; 2352 2353 2354 struct dc_sink_dsc_caps { 2355 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2356 // 'false' if they are sink's DSC caps 2357 bool is_virtual_dpcd_dsc; 2358 // 'true' if MST topology supports DSC passthrough for sink 2359 // 'false' if MST topology does not support DSC passthrough 2360 bool is_dsc_passthrough_supported; 2361 struct dsc_dec_dpcd_caps dsc_dec_caps; 2362 }; 2363 2364 struct dc_sink_fec_caps { 2365 bool is_rx_fec_supported; 2366 bool is_topology_fec_supported; 2367 }; 2368 2369 struct scdc_caps { 2370 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2371 union hdmi_scdc_device_id_data device_id; 2372 }; 2373 2374 /* 2375 * The sink structure contains EDID and other display device properties 2376 */ 2377 struct dc_sink { 2378 enum signal_type sink_signal; 2379 struct dc_edid dc_edid; /* raw edid */ 2380 struct dc_edid_caps edid_caps; /* parse display caps */ 2381 struct dc_container_id *dc_container_id; 2382 uint32_t dongle_max_pix_clk; 2383 void *priv; 2384 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2385 bool converter_disable_audio; 2386 2387 struct scdc_caps scdc_caps; 2388 struct dc_sink_dsc_caps dsc_caps; 2389 struct dc_sink_fec_caps fec_caps; 2390 2391 bool is_vsc_sdp_colorimetry_supported; 2392 2393 /* private to DC core */ 2394 struct dc_link *link; 2395 struct dc_context *ctx; 2396 2397 uint32_t sink_id; 2398 2399 /* private to dc_sink.c */ 2400 // refcount must be the last member in dc_sink, since we want the 2401 // sink structure to be logically cloneable up to (but not including) 2402 // refcount 2403 struct kref refcount; 2404 }; 2405 2406 void dc_sink_retain(struct dc_sink *sink); 2407 void dc_sink_release(struct dc_sink *sink); 2408 2409 struct dc_sink_init_data { 2410 enum signal_type sink_signal; 2411 struct dc_link *link; 2412 uint32_t dongle_max_pix_clk; 2413 bool converter_disable_audio; 2414 }; 2415 2416 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2417 2418 /* Newer interfaces */ 2419 struct dc_cursor { 2420 struct dc_plane_address address; 2421 struct dc_cursor_attributes attributes; 2422 }; 2423 2424 2425 /* Interrupt interfaces */ 2426 enum dc_irq_source dc_interrupt_to_irq_source( 2427 struct dc *dc, 2428 uint32_t src_id, 2429 uint32_t ext_id); 2430 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2431 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2432 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2433 struct dc *dc, uint32_t link_index); 2434 2435 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2436 2437 /* Power Interfaces */ 2438 2439 void dc_set_power_state( 2440 struct dc *dc, 2441 enum dc_acpi_cm_power_state power_state); 2442 void dc_resume(struct dc *dc); 2443 2444 void dc_power_down_on_boot(struct dc *dc); 2445 2446 /* 2447 * HDCP Interfaces 2448 */ 2449 enum hdcp_message_status dc_process_hdcp_msg( 2450 enum signal_type signal, 2451 struct dc_link *link, 2452 struct hdcp_protection_message *message_info); 2453 bool dc_is_dmcu_initialized(struct dc *dc); 2454 2455 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2456 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2457 2458 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2459 unsigned int pitch, 2460 unsigned int height, 2461 enum surface_pixel_format format, 2462 struct dc_cursor_attributes *cursor_attr); 2463 2464 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2465 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2466 2467 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2468 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2469 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2470 2471 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2472 void dc_unlock_memory_clock_frequency(struct dc *dc); 2473 2474 /* set min memory clock to the min required for current mode, max to maxDPM */ 2475 void dc_lock_memory_clock_frequency(struct dc *dc); 2476 2477 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2478 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2479 2480 /* cleanup on driver unload */ 2481 void dc_hardware_release(struct dc *dc); 2482 2483 /* disables fw based mclk switch */ 2484 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2485 2486 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2487 2488 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2489 2490 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2491 2492 void dc_z10_restore(const struct dc *dc); 2493 void dc_z10_save_init(struct dc *dc); 2494 2495 bool dc_is_dmub_outbox_supported(struct dc *dc); 2496 bool dc_enable_dmub_notifications(struct dc *dc); 2497 2498 bool dc_abm_save_restore( 2499 struct dc *dc, 2500 struct dc_stream_state *stream, 2501 struct abm_save_restore *pData); 2502 2503 void dc_enable_dmub_outbox(struct dc *dc); 2504 2505 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2506 uint32_t link_index, 2507 struct aux_payload *payload); 2508 2509 /* Get dc link index from dpia port index */ 2510 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2511 uint8_t dpia_port_index); 2512 2513 bool dc_process_dmub_set_config_async(struct dc *dc, 2514 uint32_t link_index, 2515 struct set_config_cmd_payload *payload, 2516 struct dmub_notification *notify); 2517 2518 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2519 uint32_t link_index, 2520 uint8_t mst_alloc_slots, 2521 uint8_t *mst_slots_in_use); 2522 2523 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2524 uint32_t hpd_int_enable); 2525 2526 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2527 2528 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2529 2530 struct dc_power_profile { 2531 int power_level; /* Lower is better */ 2532 }; 2533 2534 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2535 2536 /* DSC Interfaces */ 2537 #include "dc_dsc.h" 2538 2539 /* Disable acc mode Interfaces */ 2540 void dc_disable_accelerated_mode(struct dc *dc); 2541 2542 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2543 struct dc_stream_state *new_stream); 2544 2545 #endif /* DC_INTERFACE_H_ */ 2546