1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 struct abm_save_restore; 48 49 /* forward declaration */ 50 struct aux_payload; 51 struct set_config_cmd_payload; 52 struct dmub_notification; 53 54 #define DC_VER "3.2.278" 55 56 #define MAX_SURFACES 3 57 #define MAX_PLANES 6 58 #define MAX_STREAMS 6 59 #define MIN_VIEWPORT_SIZE 12 60 #define MAX_NUM_EDP 2 61 62 /* Display Core Interfaces */ 63 struct dc_versions { 64 const char *dc_ver; 65 struct dmcu_version dmcu_version; 66 }; 67 68 enum dp_protocol_version { 69 DP_VERSION_1_4 = 0, 70 DP_VERSION_2_1, 71 DP_VERSION_UNKNOWN, 72 }; 73 74 enum dc_plane_type { 75 DC_PLANE_TYPE_INVALID, 76 DC_PLANE_TYPE_DCE_RGB, 77 DC_PLANE_TYPE_DCE_UNDERLAY, 78 DC_PLANE_TYPE_DCN_UNIVERSAL, 79 }; 80 81 // Sizes defined as multiples of 64KB 82 enum det_size { 83 DET_SIZE_DEFAULT = 0, 84 DET_SIZE_192KB = 3, 85 DET_SIZE_256KB = 4, 86 DET_SIZE_320KB = 5, 87 DET_SIZE_384KB = 6 88 }; 89 90 91 struct dc_plane_cap { 92 enum dc_plane_type type; 93 uint32_t per_pixel_alpha : 1; 94 struct { 95 uint32_t argb8888 : 1; 96 uint32_t nv12 : 1; 97 uint32_t fp16 : 1; 98 uint32_t p010 : 1; 99 uint32_t ayuv : 1; 100 } pixel_format_support; 101 // max upscaling factor x1000 102 // upscaling factors are always >= 1 103 // for example, 1080p -> 8K is 4.0, or 4000 raw value 104 struct { 105 uint32_t argb8888; 106 uint32_t nv12; 107 uint32_t fp16; 108 } max_upscale_factor; 109 // max downscale factor x1000 110 // downscale factors are always <= 1 111 // for example, 8K -> 1080p is 0.25, or 250 raw value 112 struct { 113 uint32_t argb8888; 114 uint32_t nv12; 115 uint32_t fp16; 116 } max_downscale_factor; 117 // minimal width/height 118 uint32_t min_width; 119 uint32_t min_height; 120 }; 121 122 /** 123 * DOC: color-management-caps 124 * 125 * **Color management caps (DPP and MPC)** 126 * 127 * Modules/color calculates various color operations which are translated to 128 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 129 * DCN1, every new generation comes with fairly major differences in color 130 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 131 * decide mapping to HW block based on logical capabilities. 132 */ 133 134 /** 135 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 136 * @srgb: RGB color space transfer func 137 * @bt2020: BT.2020 transfer func 138 * @gamma2_2: standard gamma 139 * @pq: perceptual quantizer transfer function 140 * @hlg: hybrid log–gamma transfer function 141 */ 142 struct rom_curve_caps { 143 uint16_t srgb : 1; 144 uint16_t bt2020 : 1; 145 uint16_t gamma2_2 : 1; 146 uint16_t pq : 1; 147 uint16_t hlg : 1; 148 }; 149 150 /** 151 * struct dpp_color_caps - color pipeline capabilities for display pipe and 152 * plane blocks 153 * 154 * @dcn_arch: all DCE generations treated the same 155 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 156 * just plain 256-entry lookup 157 * @icsc: input color space conversion 158 * @dgam_ram: programmable degamma LUT 159 * @post_csc: post color space conversion, before gamut remap 160 * @gamma_corr: degamma correction 161 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 162 * with MPC by setting mpc:shared_3d_lut flag 163 * @ogam_ram: programmable out/blend gamma LUT 164 * @ocsc: output color space conversion 165 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 166 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 167 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 168 * 169 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 170 */ 171 struct dpp_color_caps { 172 uint16_t dcn_arch : 1; 173 uint16_t input_lut_shared : 1; 174 uint16_t icsc : 1; 175 uint16_t dgam_ram : 1; 176 uint16_t post_csc : 1; 177 uint16_t gamma_corr : 1; 178 uint16_t hw_3d_lut : 1; 179 uint16_t ogam_ram : 1; 180 uint16_t ocsc : 1; 181 uint16_t dgam_rom_for_yuv : 1; 182 struct rom_curve_caps dgam_rom_caps; 183 struct rom_curve_caps ogam_rom_caps; 184 }; 185 186 /** 187 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 188 * plane combined blocks 189 * 190 * @gamut_remap: color transformation matrix 191 * @ogam_ram: programmable out gamma LUT 192 * @ocsc: output color space conversion matrix 193 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 194 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 195 * instance 196 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 197 */ 198 struct mpc_color_caps { 199 uint16_t gamut_remap : 1; 200 uint16_t ogam_ram : 1; 201 uint16_t ocsc : 1; 202 uint16_t num_3dluts : 3; 203 uint16_t shared_3d_lut:1; 204 struct rom_curve_caps ogam_rom_caps; 205 }; 206 207 /** 208 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 209 * @dpp: color pipes caps for DPP 210 * @mpc: color pipes caps for MPC 211 */ 212 struct dc_color_caps { 213 struct dpp_color_caps dpp; 214 struct mpc_color_caps mpc; 215 }; 216 217 struct dc_dmub_caps { 218 bool psr; 219 bool mclk_sw; 220 bool subvp_psr; 221 bool gecc_enable; 222 }; 223 224 struct dc_caps { 225 uint32_t max_streams; 226 uint32_t max_links; 227 uint32_t max_audios; 228 uint32_t max_slave_planes; 229 uint32_t max_slave_yuv_planes; 230 uint32_t max_slave_rgb_planes; 231 uint32_t max_planes; 232 uint32_t max_downscale_ratio; 233 uint32_t i2c_speed_in_khz; 234 uint32_t i2c_speed_in_khz_hdcp; 235 uint32_t dmdata_alloc_size; 236 unsigned int max_cursor_size; 237 unsigned int max_video_width; 238 /* 239 * max video plane width that can be safely assumed to be always 240 * supported by single DPP pipe. 241 */ 242 unsigned int max_optimizable_video_width; 243 unsigned int min_horizontal_blanking_period; 244 int linear_pitch_alignment; 245 bool dcc_const_color; 246 bool dynamic_audio; 247 bool is_apu; 248 bool dual_link_dvi; 249 bool post_blend_color_processing; 250 bool force_dp_tps4_for_cp2520; 251 bool disable_dp_clk_share; 252 bool psp_setup_panel_mode; 253 bool extended_aux_timeout_support; 254 bool dmcub_support; 255 bool zstate_support; 256 bool ips_support; 257 uint32_t num_of_internal_disp; 258 enum dp_protocol_version max_dp_protocol_version; 259 unsigned int mall_size_per_mem_channel; 260 unsigned int mall_size_total; 261 unsigned int cursor_cache_size; 262 struct dc_plane_cap planes[MAX_PLANES]; 263 struct dc_color_caps color; 264 struct dc_dmub_caps dmub_caps; 265 bool dp_hpo; 266 bool dp_hdmi21_pcon_support; 267 bool edp_dsc_support; 268 bool vbios_lttpr_aware; 269 bool vbios_lttpr_enable; 270 uint32_t max_otg_num; 271 uint32_t max_cab_allocation_bytes; 272 uint32_t cache_line_size; 273 uint32_t cache_num_ways; 274 uint16_t subvp_fw_processing_delay_us; 275 uint8_t subvp_drr_max_vblank_margin_us; 276 uint16_t subvp_prefetch_end_to_mall_start_us; 277 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 278 uint16_t subvp_pstate_allow_width_us; 279 uint16_t subvp_vertical_int_margin_us; 280 bool seamless_odm; 281 uint32_t max_v_total; 282 uint32_t max_disp_clock_khz_at_vmin; 283 uint8_t subvp_drr_vblank_start_margin_us; 284 }; 285 286 struct dc_bug_wa { 287 bool no_connect_phy_config; 288 bool dedcn20_305_wa; 289 bool skip_clock_update; 290 bool lt_early_cr_pattern; 291 struct { 292 uint8_t uclk : 1; 293 uint8_t fclk : 1; 294 uint8_t dcfclk : 1; 295 uint8_t dcfclk_ds: 1; 296 } clock_update_disable_mask; 297 }; 298 struct dc_dcc_surface_param { 299 struct dc_size surface_size; 300 enum surface_pixel_format format; 301 enum swizzle_mode_values swizzle_mode; 302 enum dc_scan_direction scan; 303 }; 304 305 struct dc_dcc_setting { 306 unsigned int max_compressed_blk_size; 307 unsigned int max_uncompressed_blk_size; 308 bool independent_64b_blks; 309 //These bitfields to be used starting with DCN 310 struct { 311 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case) 312 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 313 uint32_t dcc_256_128_128 : 1; //available starting with DCN 314 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN (the best compression case) 315 } dcc_controls; 316 }; 317 318 struct dc_surface_dcc_cap { 319 union { 320 struct { 321 struct dc_dcc_setting rgb; 322 } grph; 323 324 struct { 325 struct dc_dcc_setting luma; 326 struct dc_dcc_setting chroma; 327 } video; 328 }; 329 330 bool capable; 331 bool const_color_support; 332 }; 333 334 struct dc_static_screen_params { 335 struct { 336 bool force_trigger; 337 bool cursor_update; 338 bool surface_update; 339 bool overlay_update; 340 } triggers; 341 unsigned int num_frames; 342 }; 343 344 345 /* Surface update type is used by dc_update_surfaces_and_stream 346 * The update type is determined at the very beginning of the function based 347 * on parameters passed in and decides how much programming (or updating) is 348 * going to be done during the call. 349 * 350 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 351 * logical calculations or hardware register programming. This update MUST be 352 * ISR safe on windows. Currently fast update will only be used to flip surface 353 * address. 354 * 355 * UPDATE_TYPE_MED is used for slower updates which require significant hw 356 * re-programming however do not affect bandwidth consumption or clock 357 * requirements. At present, this is the level at which front end updates 358 * that do not require us to run bw_calcs happen. These are in/out transfer func 359 * updates, viewport offset changes, recout size changes and pixel depth changes. 360 * This update can be done at ISR, but we want to minimize how often this happens. 361 * 362 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 363 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 364 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 365 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 366 * a full update. This cannot be done at ISR level and should be a rare event. 367 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 368 * underscan we don't expect to see this call at all. 369 */ 370 371 enum surface_update_type { 372 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 373 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 374 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 375 }; 376 377 /* Forward declaration*/ 378 struct dc; 379 struct dc_plane_state; 380 struct dc_state; 381 382 383 struct dc_cap_funcs { 384 bool (*get_dcc_compression_cap)(const struct dc *dc, 385 const struct dc_dcc_surface_param *input, 386 struct dc_surface_dcc_cap *output); 387 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 388 }; 389 390 struct link_training_settings; 391 392 union allow_lttpr_non_transparent_mode { 393 struct { 394 bool DP1_4A : 1; 395 bool DP2_0 : 1; 396 } bits; 397 unsigned char raw; 398 }; 399 400 /* Structure to hold configuration flags set by dm at dc creation. */ 401 struct dc_config { 402 bool gpu_vm_support; 403 bool disable_disp_pll_sharing; 404 bool fbc_support; 405 bool disable_fractional_pwm; 406 bool allow_seamless_boot_optimization; 407 bool seamless_boot_edp_requested; 408 bool edp_not_connected; 409 bool edp_no_power_sequencing; 410 bool force_enum_edp; 411 bool forced_clocks; 412 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 413 bool multi_mon_pp_mclk_switch; 414 bool disable_dmcu; 415 bool enable_4to1MPC; 416 bool enable_windowed_mpo_odm; 417 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 418 uint32_t allow_edp_hotplug_detection; 419 bool clamp_min_dcfclk; 420 uint64_t vblank_alignment_dto_params; 421 uint8_t vblank_alignment_max_frame_time_diff; 422 bool is_asymmetric_memory; 423 bool is_single_rank_dimm; 424 bool is_vmin_only_asic; 425 bool use_pipe_ctx_sync_logic; 426 bool ignore_dpref_ss; 427 bool enable_mipi_converter_optimization; 428 bool use_default_clock_table; 429 bool force_bios_enable_lttpr; 430 uint8_t force_bios_fixed_vs; 431 int sdpif_request_limit_words_per_umc; 432 bool dc_mode_clk_limit_support; 433 bool EnableMinDispClkODM; 434 bool enable_auto_dpm_test_logs; 435 unsigned int disable_ips; 436 unsigned int disable_ips_in_vpb; 437 bool usb4_bw_alloc_support; 438 bool allow_0_dtb_clk; 439 bool use_assr_psp_message; 440 }; 441 442 enum visual_confirm { 443 VISUAL_CONFIRM_DISABLE = 0, 444 VISUAL_CONFIRM_SURFACE = 1, 445 VISUAL_CONFIRM_HDR = 2, 446 VISUAL_CONFIRM_MPCTREE = 4, 447 VISUAL_CONFIRM_PSR = 5, 448 VISUAL_CONFIRM_SWAPCHAIN = 6, 449 VISUAL_CONFIRM_FAMS = 7, 450 VISUAL_CONFIRM_SWIZZLE = 9, 451 VISUAL_CONFIRM_REPLAY = 12, 452 VISUAL_CONFIRM_SUBVP = 14, 453 VISUAL_CONFIRM_MCLK_SWITCH = 16, 454 }; 455 456 enum dc_psr_power_opts { 457 psr_power_opt_invalid = 0x0, 458 psr_power_opt_smu_opt_static_screen = 0x1, 459 psr_power_opt_z10_static_screen = 0x10, 460 psr_power_opt_ds_disable_allow = 0x100, 461 }; 462 463 enum dml_hostvm_override_opts { 464 DML_HOSTVM_NO_OVERRIDE = 0x0, 465 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 466 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 467 }; 468 469 enum dc_replay_power_opts { 470 replay_power_opt_invalid = 0x0, 471 replay_power_opt_smu_opt_static_screen = 0x1, 472 replay_power_opt_z10_static_screen = 0x10, 473 }; 474 475 enum dcc_option { 476 DCC_ENABLE = 0, 477 DCC_DISABLE = 1, 478 DCC_HALF_REQ_DISALBE = 2, 479 }; 480 481 /** 482 * enum pipe_split_policy - Pipe split strategy supported by DCN 483 * 484 * This enum is used to define the pipe split policy supported by DCN. By 485 * default, DC favors MPC_SPLIT_DYNAMIC. 486 */ 487 enum pipe_split_policy { 488 /** 489 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 490 * pipe in order to bring the best trade-off between performance and 491 * power consumption. This is the recommended option. 492 */ 493 MPC_SPLIT_DYNAMIC = 0, 494 495 /** 496 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 497 * try any sort of split optimization. 498 */ 499 MPC_SPLIT_AVOID = 1, 500 501 /** 502 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 503 * optimize the pipe utilization when using a single display; if the 504 * user connects to a second display, DC will avoid pipe split. 505 */ 506 MPC_SPLIT_AVOID_MULT_DISP = 2, 507 }; 508 509 enum wm_report_mode { 510 WM_REPORT_DEFAULT = 0, 511 WM_REPORT_OVERRIDE = 1, 512 }; 513 enum dtm_pstate{ 514 dtm_level_p0 = 0,/*highest voltage*/ 515 dtm_level_p1, 516 dtm_level_p2, 517 dtm_level_p3, 518 dtm_level_p4,/*when active_display_count = 0*/ 519 }; 520 521 enum dcn_pwr_state { 522 DCN_PWR_STATE_UNKNOWN = -1, 523 DCN_PWR_STATE_MISSION_MODE = 0, 524 DCN_PWR_STATE_LOW_POWER = 3, 525 }; 526 527 enum dcn_zstate_support_state { 528 DCN_ZSTATE_SUPPORT_UNKNOWN, 529 DCN_ZSTATE_SUPPORT_ALLOW, 530 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 531 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 532 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 533 DCN_ZSTATE_SUPPORT_DISALLOW, 534 }; 535 536 /* 537 * struct dc_clocks - DC pipe clocks 538 * 539 * For any clocks that may differ per pipe only the max is stored in this 540 * structure 541 */ 542 struct dc_clocks { 543 int dispclk_khz; 544 int actual_dispclk_khz; 545 int dppclk_khz; 546 int actual_dppclk_khz; 547 int disp_dpp_voltage_level_khz; 548 int dcfclk_khz; 549 int socclk_khz; 550 int dcfclk_deep_sleep_khz; 551 int fclk_khz; 552 int phyclk_khz; 553 int dramclk_khz; 554 bool p_state_change_support; 555 enum dcn_zstate_support_state zstate_support; 556 bool dtbclk_en; 557 int ref_dtbclk_khz; 558 bool fclk_p_state_change_support; 559 enum dcn_pwr_state pwr_state; 560 /* 561 * Elements below are not compared for the purposes of 562 * optimization required 563 */ 564 bool prev_p_state_change_support; 565 bool fclk_prev_p_state_change_support; 566 int num_ways; 567 568 /* 569 * @fw_based_mclk_switching 570 * 571 * DC has a mechanism that leverage the variable refresh rate to switch 572 * memory clock in cases that we have a large latency to achieve the 573 * memory clock change and a short vblank window. DC has some 574 * requirements to enable this feature, and this field describes if the 575 * system support or not such a feature. 576 */ 577 bool fw_based_mclk_switching; 578 bool fw_based_mclk_switching_shut_down; 579 int prev_num_ways; 580 enum dtm_pstate dtm_level; 581 int max_supported_dppclk_khz; 582 int max_supported_dispclk_khz; 583 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 584 int bw_dispclk_khz; 585 }; 586 587 struct dc_bw_validation_profile { 588 bool enable; 589 590 unsigned long long total_ticks; 591 unsigned long long voltage_level_ticks; 592 unsigned long long watermark_ticks; 593 unsigned long long rq_dlg_ticks; 594 595 unsigned long long total_count; 596 unsigned long long skip_fast_count; 597 unsigned long long skip_pass_count; 598 unsigned long long skip_fail_count; 599 }; 600 601 #define BW_VAL_TRACE_SETUP() \ 602 unsigned long long end_tick = 0; \ 603 unsigned long long voltage_level_tick = 0; \ 604 unsigned long long watermark_tick = 0; \ 605 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 606 dm_get_timestamp(dc->ctx) : 0 607 608 #define BW_VAL_TRACE_COUNT() \ 609 if (dc->debug.bw_val_profile.enable) \ 610 dc->debug.bw_val_profile.total_count++ 611 612 #define BW_VAL_TRACE_SKIP(status) \ 613 if (dc->debug.bw_val_profile.enable) { \ 614 if (!voltage_level_tick) \ 615 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 616 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 617 } 618 619 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 620 if (dc->debug.bw_val_profile.enable) \ 621 voltage_level_tick = dm_get_timestamp(dc->ctx) 622 623 #define BW_VAL_TRACE_END_WATERMARKS() \ 624 if (dc->debug.bw_val_profile.enable) \ 625 watermark_tick = dm_get_timestamp(dc->ctx) 626 627 #define BW_VAL_TRACE_FINISH() \ 628 if (dc->debug.bw_val_profile.enable) { \ 629 end_tick = dm_get_timestamp(dc->ctx); \ 630 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 631 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 632 if (watermark_tick) { \ 633 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 634 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 635 } \ 636 } 637 638 union mem_low_power_enable_options { 639 struct { 640 bool vga: 1; 641 bool i2c: 1; 642 bool dmcu: 1; 643 bool dscl: 1; 644 bool cm: 1; 645 bool mpc: 1; 646 bool optc: 1; 647 bool vpg: 1; 648 bool afmt: 1; 649 } bits; 650 uint32_t u32All; 651 }; 652 653 union root_clock_optimization_options { 654 struct { 655 bool dpp: 1; 656 bool dsc: 1; 657 bool hdmistream: 1; 658 bool hdmichar: 1; 659 bool dpstream: 1; 660 bool symclk32_se: 1; 661 bool symclk32_le: 1; 662 bool symclk_fe: 1; 663 bool physymclk: 1; 664 bool dpiasymclk: 1; 665 uint32_t reserved: 22; 666 } bits; 667 uint32_t u32All; 668 }; 669 670 union fine_grain_clock_gating_enable_options { 671 struct { 672 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 673 bool dchub : 1; /* Display controller hub */ 674 bool dchubbub : 1; 675 bool dpp : 1; /* Display pipes and planes */ 676 bool opp : 1; /* Output pixel processing */ 677 bool optc : 1; /* Output pipe timing combiner */ 678 bool dio : 1; /* Display output */ 679 bool dwb : 1; /* Display writeback */ 680 bool mmhubbub : 1; /* Multimedia hub */ 681 bool dmu : 1; /* Display core management unit */ 682 bool az : 1; /* Azalia */ 683 bool dchvm : 1; 684 bool dsc : 1; /* Display stream compression */ 685 686 uint32_t reserved : 19; 687 } bits; 688 uint32_t u32All; 689 }; 690 691 enum pg_hw_pipe_resources { 692 PG_HUBP = 0, 693 PG_DPP, 694 PG_DSC, 695 PG_MPCC, 696 PG_OPP, 697 PG_OPTC, 698 PG_DPSTREAM, 699 PG_HDMISTREAM, 700 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 701 }; 702 703 enum pg_hw_resources { 704 PG_DCCG = 0, 705 PG_DCIO, 706 PG_DIO, 707 PG_DCHUBBUB, 708 PG_DCHVM, 709 PG_DWB, 710 PG_HPO, 711 PG_HW_RESOURCES_NUM_ELEMENT 712 }; 713 714 struct pg_block_update { 715 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 716 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 717 }; 718 719 union dpia_debug_options { 720 struct { 721 uint32_t disable_dpia:1; /* bit 0 */ 722 uint32_t force_non_lttpr:1; /* bit 1 */ 723 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 724 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 725 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 726 uint32_t reserved:27; 727 } bits; 728 uint32_t raw; 729 }; 730 731 /* AUX wake work around options 732 * 0: enable/disable work around 733 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 734 * 15-2: reserved 735 * 31-16: timeout in ms 736 */ 737 union aux_wake_wa_options { 738 struct { 739 uint32_t enable_wa : 1; 740 uint32_t use_default_timeout : 1; 741 uint32_t rsvd: 14; 742 uint32_t timeout_ms : 16; 743 } bits; 744 uint32_t raw; 745 }; 746 747 struct dc_debug_data { 748 uint32_t ltFailCount; 749 uint32_t i2cErrorCount; 750 uint32_t auxErrorCount; 751 }; 752 753 struct dc_phy_addr_space_config { 754 struct { 755 uint64_t start_addr; 756 uint64_t end_addr; 757 uint64_t fb_top; 758 uint64_t fb_offset; 759 uint64_t fb_base; 760 uint64_t agp_top; 761 uint64_t agp_bot; 762 uint64_t agp_base; 763 } system_aperture; 764 765 struct { 766 uint64_t page_table_start_addr; 767 uint64_t page_table_end_addr; 768 uint64_t page_table_base_addr; 769 bool base_addr_is_mc_addr; 770 } gart_config; 771 772 bool valid; 773 bool is_hvm_enabled; 774 uint64_t page_table_default_page_addr; 775 }; 776 777 struct dc_virtual_addr_space_config { 778 uint64_t page_table_base_addr; 779 uint64_t page_table_start_addr; 780 uint64_t page_table_end_addr; 781 uint32_t page_table_block_size_in_bytes; 782 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 783 }; 784 785 struct dc_bounding_box_overrides { 786 int sr_exit_time_ns; 787 int sr_enter_plus_exit_time_ns; 788 int sr_exit_z8_time_ns; 789 int sr_enter_plus_exit_z8_time_ns; 790 int urgent_latency_ns; 791 int percent_of_ideal_drambw; 792 int dram_clock_change_latency_ns; 793 int dummy_clock_change_latency_ns; 794 int fclk_clock_change_latency_ns; 795 /* This forces a hard min on the DCFCLK we use 796 * for DML. Unlike the debug option for forcing 797 * DCFCLK, this override affects watermark calculations 798 */ 799 int min_dcfclk_mhz; 800 }; 801 802 struct dc_state; 803 struct resource_pool; 804 struct dce_hwseq; 805 struct link_service; 806 807 /* 808 * struct dc_debug_options - DC debug struct 809 * 810 * This struct provides a simple mechanism for developers to change some 811 * configurations, enable/disable features, and activate extra debug options. 812 * This can be very handy to narrow down whether some specific feature is 813 * causing an issue or not. 814 */ 815 struct dc_debug_options { 816 bool native422_support; 817 bool disable_dsc; 818 enum visual_confirm visual_confirm; 819 int visual_confirm_rect_height; 820 821 bool sanity_checks; 822 bool max_disp_clk; 823 bool surface_trace; 824 bool timing_trace; 825 bool clock_trace; 826 bool validation_trace; 827 bool bandwidth_calcs_trace; 828 int max_downscale_src_width; 829 830 /* stutter efficiency related */ 831 bool disable_stutter; 832 bool use_max_lb; 833 enum dcc_option disable_dcc; 834 835 /* 836 * @pipe_split_policy: Define which pipe split policy is used by the 837 * display core. 838 */ 839 enum pipe_split_policy pipe_split_policy; 840 bool force_single_disp_pipe_split; 841 bool voltage_align_fclk; 842 bool disable_min_fclk; 843 844 bool disable_dfs_bypass; 845 bool disable_dpp_power_gate; 846 bool disable_hubp_power_gate; 847 bool disable_dsc_power_gate; 848 bool disable_optc_power_gate; 849 bool disable_hpo_power_gate; 850 int dsc_min_slice_height_override; 851 int dsc_bpp_increment_div; 852 bool disable_pplib_wm_range; 853 enum wm_report_mode pplib_wm_report_mode; 854 unsigned int min_disp_clk_khz; 855 unsigned int min_dpp_clk_khz; 856 unsigned int min_dram_clk_khz; 857 int sr_exit_time_dpm0_ns; 858 int sr_enter_plus_exit_time_dpm0_ns; 859 int sr_exit_time_ns; 860 int sr_enter_plus_exit_time_ns; 861 int sr_exit_z8_time_ns; 862 int sr_enter_plus_exit_z8_time_ns; 863 int urgent_latency_ns; 864 uint32_t underflow_assert_delay_us; 865 int percent_of_ideal_drambw; 866 int dram_clock_change_latency_ns; 867 bool optimized_watermark; 868 int always_scale; 869 bool disable_pplib_clock_request; 870 bool disable_clock_gate; 871 bool disable_mem_low_power; 872 bool pstate_enabled; 873 bool disable_dmcu; 874 bool force_abm_enable; 875 bool disable_stereo_support; 876 bool vsr_support; 877 bool performance_trace; 878 bool az_endpoint_mute_only; 879 bool always_use_regamma; 880 bool recovery_enabled; 881 bool avoid_vbios_exec_table; 882 bool scl_reset_length10; 883 bool hdmi20_disable; 884 bool skip_detection_link_training; 885 uint32_t edid_read_retry_times; 886 unsigned int force_odm_combine; //bit vector based on otg inst 887 unsigned int seamless_boot_odm_combine; 888 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 889 int minimum_z8_residency_time; 890 int minimum_z10_residency_time; 891 bool disable_z9_mpc; 892 unsigned int force_fclk_khz; 893 bool enable_tri_buf; 894 bool dmub_offload_enabled; 895 bool dmcub_emulation; 896 bool disable_idle_power_optimizations; 897 unsigned int mall_size_override; 898 unsigned int mall_additional_timer_percent; 899 bool mall_error_as_fatal; 900 bool dmub_command_table; /* for testing only */ 901 struct dc_bw_validation_profile bw_val_profile; 902 bool disable_fec; 903 bool disable_48mhz_pwrdwn; 904 /* This forces a hard min on the DCFCLK requested to SMU/PP 905 * watermarks are not affected. 906 */ 907 unsigned int force_min_dcfclk_mhz; 908 int dwb_fi_phase; 909 bool disable_timing_sync; 910 bool cm_in_bypass; 911 int force_clock_mode;/*every mode change.*/ 912 913 bool disable_dram_clock_change_vactive_support; 914 bool validate_dml_output; 915 bool enable_dmcub_surface_flip; 916 bool usbc_combo_phy_reset_wa; 917 bool enable_dram_clock_change_one_display_vactive; 918 /* TODO - remove once tested */ 919 bool legacy_dp2_lt; 920 bool set_mst_en_for_sst; 921 bool disable_uhbr; 922 bool force_dp2_lt_fallback_method; 923 bool ignore_cable_id; 924 union mem_low_power_enable_options enable_mem_low_power; 925 union root_clock_optimization_options root_clock_optimization; 926 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 927 bool hpo_optimization; 928 bool force_vblank_alignment; 929 930 /* Enable dmub aux for legacy ddc */ 931 bool enable_dmub_aux_for_legacy_ddc; 932 bool disable_fams; 933 bool disable_fams_gaming; 934 /* FEC/PSR1 sequence enable delay in 100us */ 935 uint8_t fec_enable_delay_in100us; 936 bool enable_driver_sequence_debug; 937 enum det_size crb_alloc_policy; 938 int crb_alloc_policy_min_disp_count; 939 bool disable_z10; 940 bool enable_z9_disable_interface; 941 bool psr_skip_crtc_disable; 942 union dpia_debug_options dpia_debug; 943 bool disable_fixed_vs_aux_timeout_wa; 944 uint32_t fixed_vs_aux_delay_config_wa; 945 bool force_disable_subvp; 946 bool force_subvp_mclk_switch; 947 bool allow_sw_cursor_fallback; 948 unsigned int force_subvp_num_ways; 949 unsigned int force_mall_ss_num_ways; 950 bool alloc_extra_way_for_cursor; 951 uint32_t subvp_extra_lines; 952 bool force_usr_allow; 953 /* uses value at boot and disables switch */ 954 bool disable_dtb_ref_clk_switch; 955 bool extended_blank_optimization; 956 union aux_wake_wa_options aux_wake_wa; 957 uint32_t mst_start_top_delay; 958 uint8_t psr_power_use_phy_fsm; 959 enum dml_hostvm_override_opts dml_hostvm_override; 960 bool dml_disallow_alternate_prefetch_modes; 961 bool use_legacy_soc_bb_mechanism; 962 bool exit_idle_opt_for_cursor_updates; 963 bool using_dml2; 964 bool enable_single_display_2to1_odm_policy; 965 bool enable_double_buffered_dsc_pg_support; 966 bool enable_dp_dig_pixel_rate_div_policy; 967 enum lttpr_mode lttpr_mode_override; 968 unsigned int dsc_delay_factor_wa_x1000; 969 unsigned int min_prefetch_in_strobe_ns; 970 bool disable_unbounded_requesting; 971 bool dig_fifo_off_in_blank; 972 bool override_dispclk_programming; 973 bool otg_crc_db; 974 bool disallow_dispclk_dppclk_ds; 975 bool disable_fpo_optimizations; 976 bool support_eDP1_5; 977 uint32_t fpo_vactive_margin_us; 978 bool disable_fpo_vactive; 979 bool disable_boot_optimizations; 980 bool override_odm_optimization; 981 bool minimize_dispclk_using_odm; 982 bool disable_subvp_high_refresh; 983 bool disable_dp_plus_plus_wa; 984 uint32_t fpo_vactive_min_active_margin_us; 985 uint32_t fpo_vactive_max_blank_us; 986 bool enable_hpo_pg_support; 987 bool enable_legacy_fast_update; 988 bool disable_dc_mode_overwrite; 989 bool replay_skip_crtc_disabled; 990 bool ignore_pg;/*do nothing, let pmfw control it*/ 991 bool psp_disabled_wa; 992 unsigned int ips2_eval_delay_us; 993 unsigned int ips2_entry_delay_us; 994 bool optimize_ips_handshake; 995 bool disable_dmub_reallow_idle; 996 bool disable_timeout; 997 bool disable_extblankadj; 998 bool enable_idle_reg_checks; 999 unsigned int static_screen_wait_frames; 1000 bool force_chroma_subsampling_1tap; 1001 bool disable_422_left_edge_pixel; 1002 }; 1003 1004 struct gpu_info_soc_bounding_box_v1_0; 1005 1006 /* Generic structure that can be used to query properties of DC. More fields 1007 * can be added as required. 1008 */ 1009 struct dc_current_properties { 1010 unsigned int cursor_size_limit; 1011 }; 1012 1013 enum frame_buffer_mode { 1014 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1015 FRAME_BUFFER_MODE_ZFB_ONLY, 1016 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1017 } ; 1018 1019 struct dchub_init_data { 1020 int64_t zfb_phys_addr_base; 1021 int64_t zfb_mc_base_addr; 1022 uint64_t zfb_size_in_byte; 1023 enum frame_buffer_mode fb_mode; 1024 bool dchub_initialzied; 1025 bool dchub_info_valid; 1026 }; 1027 1028 struct dc_init_data { 1029 struct hw_asic_id asic_id; 1030 void *driver; /* ctx */ 1031 struct cgs_device *cgs_device; 1032 struct dc_bounding_box_overrides bb_overrides; 1033 1034 int num_virtual_links; 1035 /* 1036 * If 'vbios_override' not NULL, it will be called instead 1037 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1038 */ 1039 struct dc_bios *vbios_override; 1040 enum dce_environment dce_environment; 1041 1042 struct dmub_offload_funcs *dmub_if; 1043 struct dc_reg_helper_state *dmub_offload; 1044 1045 struct dc_config flags; 1046 uint64_t log_mask; 1047 1048 struct dpcd_vendor_signature vendor_signature; 1049 bool force_smu_not_present; 1050 /* 1051 * IP offset for run time initializaion of register addresses 1052 * 1053 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1054 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1055 * before them. 1056 */ 1057 uint32_t *dcn_reg_offsets; 1058 uint32_t *nbio_reg_offsets; 1059 uint32_t *clk_reg_offsets; 1060 }; 1061 1062 struct dc_callback_init { 1063 struct cp_psp cp_psp; 1064 }; 1065 1066 struct dc *dc_create(const struct dc_init_data *init_params); 1067 void dc_hardware_init(struct dc *dc); 1068 1069 int dc_get_vmid_use_vector(struct dc *dc); 1070 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1071 /* Returns the number of vmids supported */ 1072 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1073 void dc_init_callbacks(struct dc *dc, 1074 const struct dc_callback_init *init_params); 1075 void dc_deinit_callbacks(struct dc *dc); 1076 void dc_destroy(struct dc **dc); 1077 1078 /* Surface Interfaces */ 1079 1080 enum { 1081 TRANSFER_FUNC_POINTS = 1025 1082 }; 1083 1084 struct dc_hdr_static_metadata { 1085 /* display chromaticities and white point in units of 0.00001 */ 1086 unsigned int chromaticity_green_x; 1087 unsigned int chromaticity_green_y; 1088 unsigned int chromaticity_blue_x; 1089 unsigned int chromaticity_blue_y; 1090 unsigned int chromaticity_red_x; 1091 unsigned int chromaticity_red_y; 1092 unsigned int chromaticity_white_point_x; 1093 unsigned int chromaticity_white_point_y; 1094 1095 uint32_t min_luminance; 1096 uint32_t max_luminance; 1097 uint32_t maximum_content_light_level; 1098 uint32_t maximum_frame_average_light_level; 1099 }; 1100 1101 enum dc_transfer_func_type { 1102 TF_TYPE_PREDEFINED, 1103 TF_TYPE_DISTRIBUTED_POINTS, 1104 TF_TYPE_BYPASS, 1105 TF_TYPE_HWPWL 1106 }; 1107 1108 struct dc_transfer_func_distributed_points { 1109 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1110 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1111 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1112 1113 uint16_t end_exponent; 1114 uint16_t x_point_at_y1_red; 1115 uint16_t x_point_at_y1_green; 1116 uint16_t x_point_at_y1_blue; 1117 }; 1118 1119 enum dc_transfer_func_predefined { 1120 TRANSFER_FUNCTION_SRGB, 1121 TRANSFER_FUNCTION_BT709, 1122 TRANSFER_FUNCTION_PQ, 1123 TRANSFER_FUNCTION_LINEAR, 1124 TRANSFER_FUNCTION_UNITY, 1125 TRANSFER_FUNCTION_HLG, 1126 TRANSFER_FUNCTION_HLG12, 1127 TRANSFER_FUNCTION_GAMMA22, 1128 TRANSFER_FUNCTION_GAMMA24, 1129 TRANSFER_FUNCTION_GAMMA26 1130 }; 1131 1132 1133 struct dc_transfer_func { 1134 struct kref refcount; 1135 enum dc_transfer_func_type type; 1136 enum dc_transfer_func_predefined tf; 1137 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1138 uint32_t sdr_ref_white_level; 1139 union { 1140 struct pwl_params pwl; 1141 struct dc_transfer_func_distributed_points tf_pts; 1142 }; 1143 }; 1144 1145 1146 union dc_3dlut_state { 1147 struct { 1148 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1149 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1150 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1151 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1152 uint32_t mpc_rmu1_mux:4; 1153 uint32_t mpc_rmu2_mux:4; 1154 uint32_t reserved:15; 1155 } bits; 1156 uint32_t raw; 1157 }; 1158 1159 1160 struct dc_3dlut { 1161 struct kref refcount; 1162 struct tetrahedral_params lut_3d; 1163 struct fixed31_32 hdr_multiplier; 1164 union dc_3dlut_state state; 1165 }; 1166 /* 1167 * This structure is filled in by dc_surface_get_status and contains 1168 * the last requested address and the currently active address so the called 1169 * can determine if there are any outstanding flips 1170 */ 1171 struct dc_plane_status { 1172 struct dc_plane_address requested_address; 1173 struct dc_plane_address current_address; 1174 bool is_flip_pending; 1175 bool is_right_eye; 1176 }; 1177 1178 union surface_update_flags { 1179 1180 struct { 1181 uint32_t addr_update:1; 1182 /* Medium updates */ 1183 uint32_t dcc_change:1; 1184 uint32_t color_space_change:1; 1185 uint32_t horizontal_mirror_change:1; 1186 uint32_t per_pixel_alpha_change:1; 1187 uint32_t global_alpha_change:1; 1188 uint32_t hdr_mult:1; 1189 uint32_t rotation_change:1; 1190 uint32_t swizzle_change:1; 1191 uint32_t scaling_change:1; 1192 uint32_t clip_size_change: 1; 1193 uint32_t position_change:1; 1194 uint32_t in_transfer_func_change:1; 1195 uint32_t input_csc_change:1; 1196 uint32_t coeff_reduction_change:1; 1197 uint32_t output_tf_change:1; 1198 uint32_t pixel_format_change:1; 1199 uint32_t plane_size_change:1; 1200 uint32_t gamut_remap_change:1; 1201 1202 /* Full updates */ 1203 uint32_t new_plane:1; 1204 uint32_t bpp_change:1; 1205 uint32_t gamma_change:1; 1206 uint32_t bandwidth_change:1; 1207 uint32_t clock_change:1; 1208 uint32_t stereo_format_change:1; 1209 uint32_t lut_3d:1; 1210 uint32_t tmz_changed:1; 1211 uint32_t full_update:1; 1212 } bits; 1213 1214 uint32_t raw; 1215 }; 1216 1217 #define DC_REMOVE_PLANE_POINTERS 1 1218 1219 struct dc_plane_state { 1220 struct dc_plane_address address; 1221 struct dc_plane_flip_time time; 1222 bool triplebuffer_flips; 1223 struct scaling_taps scaling_quality; 1224 struct rect src_rect; 1225 struct rect dst_rect; 1226 struct rect clip_rect; 1227 1228 struct plane_size plane_size; 1229 union dc_tiling_info tiling_info; 1230 1231 struct dc_plane_dcc_param dcc; 1232 1233 struct dc_gamma gamma_correction; 1234 struct dc_transfer_func in_transfer_func; 1235 struct dc_bias_and_scale *bias_and_scale; 1236 struct dc_csc_transform input_csc_color_matrix; 1237 struct fixed31_32 coeff_reduction_factor; 1238 struct fixed31_32 hdr_mult; 1239 struct colorspace_transform gamut_remap_matrix; 1240 1241 // TODO: No longer used, remove 1242 struct dc_hdr_static_metadata hdr_static_ctx; 1243 1244 enum dc_color_space color_space; 1245 1246 struct dc_3dlut lut3d_func; 1247 struct dc_transfer_func in_shaper_func; 1248 struct dc_transfer_func blend_tf; 1249 1250 struct dc_transfer_func *gamcor_tf; 1251 enum surface_pixel_format format; 1252 enum dc_rotation_angle rotation; 1253 enum plane_stereo_format stereo_format; 1254 1255 bool is_tiling_rotated; 1256 bool per_pixel_alpha; 1257 bool pre_multiplied_alpha; 1258 bool global_alpha; 1259 int global_alpha_value; 1260 bool visible; 1261 bool flip_immediate; 1262 bool horizontal_mirror; 1263 int layer_index; 1264 1265 union surface_update_flags update_flags; 1266 bool flip_int_enabled; 1267 bool skip_manual_trigger; 1268 1269 /* private to DC core */ 1270 struct dc_plane_status status; 1271 struct dc_context *ctx; 1272 1273 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1274 bool force_full_update; 1275 1276 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1277 1278 /* private to dc_surface.c */ 1279 enum dc_irq_source irq_source; 1280 struct kref refcount; 1281 struct tg_color visual_confirm_color; 1282 1283 bool is_statically_allocated; 1284 }; 1285 1286 struct dc_plane_info { 1287 struct plane_size plane_size; 1288 union dc_tiling_info tiling_info; 1289 struct dc_plane_dcc_param dcc; 1290 enum surface_pixel_format format; 1291 enum dc_rotation_angle rotation; 1292 enum plane_stereo_format stereo_format; 1293 enum dc_color_space color_space; 1294 bool horizontal_mirror; 1295 bool visible; 1296 bool per_pixel_alpha; 1297 bool pre_multiplied_alpha; 1298 bool global_alpha; 1299 int global_alpha_value; 1300 bool input_csc_enabled; 1301 int layer_index; 1302 }; 1303 1304 #include "dc_stream.h" 1305 1306 struct dc_scratch_space { 1307 /* used to temporarily backup plane states of a stream during 1308 * dc update. The reason is that plane states are overwritten 1309 * with surface updates in dc update. Once they are overwritten 1310 * current state is no longer valid. We want to temporarily 1311 * store current value in plane states so we can still recover 1312 * a valid current state during dc update. 1313 */ 1314 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1315 1316 struct dc_stream_state stream_state; 1317 }; 1318 1319 struct dc { 1320 struct dc_debug_options debug; 1321 struct dc_versions versions; 1322 struct dc_caps caps; 1323 struct dc_cap_funcs cap_funcs; 1324 struct dc_config config; 1325 struct dc_bounding_box_overrides bb_overrides; 1326 struct dc_bug_wa work_arounds; 1327 struct dc_context *ctx; 1328 struct dc_phy_addr_space_config vm_pa_config; 1329 1330 uint8_t link_count; 1331 struct dc_link *links[MAX_LINKS]; 1332 struct link_service *link_srv; 1333 1334 struct dc_state *current_state; 1335 struct resource_pool *res_pool; 1336 1337 struct clk_mgr *clk_mgr; 1338 1339 /* Display Engine Clock levels */ 1340 struct dm_pp_clock_levels sclk_lvls; 1341 1342 /* Inputs into BW and WM calculations. */ 1343 struct bw_calcs_dceip *bw_dceip; 1344 struct bw_calcs_vbios *bw_vbios; 1345 struct dcn_soc_bounding_box *dcn_soc; 1346 struct dcn_ip_params *dcn_ip; 1347 struct display_mode_lib dml; 1348 1349 /* HW functions */ 1350 struct hw_sequencer_funcs hwss; 1351 struct dce_hwseq *hwseq; 1352 1353 /* Require to optimize clocks and bandwidth for added/removed planes */ 1354 bool optimized_required; 1355 bool wm_optimized_required; 1356 bool idle_optimizations_allowed; 1357 bool enable_c20_dtm_b0; 1358 1359 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1360 1361 /* FBC compressor */ 1362 struct compressor *fbc_compressor; 1363 1364 struct dc_debug_data debug_data; 1365 struct dpcd_vendor_signature vendor_signature; 1366 1367 const char *build_id; 1368 struct vm_helper *vm_helper; 1369 1370 uint32_t *dcn_reg_offsets; 1371 uint32_t *nbio_reg_offsets; 1372 uint32_t *clk_reg_offsets; 1373 1374 /* Scratch memory */ 1375 struct { 1376 struct { 1377 /* 1378 * For matching clock_limits table in driver with table 1379 * from PMFW. 1380 */ 1381 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1382 } update_bw_bounding_box; 1383 struct dc_scratch_space current_state; 1384 struct dc_scratch_space new_state; 1385 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1386 } scratch; 1387 1388 struct dml2_configuration_options dml2_options; 1389 enum dc_acpi_cm_power_state power_state; 1390 1391 }; 1392 1393 struct dc_scaling_info { 1394 struct rect src_rect; 1395 struct rect dst_rect; 1396 struct rect clip_rect; 1397 struct scaling_taps scaling_quality; 1398 }; 1399 1400 struct dc_fast_update { 1401 const struct dc_flip_addrs *flip_addr; 1402 const struct dc_gamma *gamma; 1403 const struct colorspace_transform *gamut_remap_matrix; 1404 const struct dc_csc_transform *input_csc_color_matrix; 1405 const struct fixed31_32 *coeff_reduction_factor; 1406 struct dc_transfer_func *out_transfer_func; 1407 struct dc_csc_transform *output_csc_transform; 1408 }; 1409 1410 struct dc_surface_update { 1411 struct dc_plane_state *surface; 1412 1413 /* isr safe update parameters. null means no updates */ 1414 const struct dc_flip_addrs *flip_addr; 1415 const struct dc_plane_info *plane_info; 1416 const struct dc_scaling_info *scaling_info; 1417 struct fixed31_32 hdr_mult; 1418 /* following updates require alloc/sleep/spin that is not isr safe, 1419 * null means no updates 1420 */ 1421 const struct dc_gamma *gamma; 1422 const struct dc_transfer_func *in_transfer_func; 1423 1424 const struct dc_csc_transform *input_csc_color_matrix; 1425 const struct fixed31_32 *coeff_reduction_factor; 1426 const struct dc_transfer_func *func_shaper; 1427 const struct dc_3dlut *lut3d_func; 1428 const struct dc_transfer_func *blend_tf; 1429 const struct colorspace_transform *gamut_remap_matrix; 1430 }; 1431 1432 /* 1433 * Create a new surface with default parameters; 1434 */ 1435 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1436 void dc_gamma_release(struct dc_gamma **dc_gamma); 1437 struct dc_gamma *dc_create_gamma(void); 1438 1439 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1440 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1441 struct dc_transfer_func *dc_create_transfer_func(void); 1442 1443 struct dc_3dlut *dc_create_3dlut_func(void); 1444 void dc_3dlut_func_release(struct dc_3dlut *lut); 1445 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1446 1447 void dc_post_update_surfaces_to_stream( 1448 struct dc *dc); 1449 1450 #include "dc_stream.h" 1451 1452 /** 1453 * struct dc_validation_set - Struct to store surface/stream associations for validation 1454 */ 1455 struct dc_validation_set { 1456 /** 1457 * @stream: Stream state properties 1458 */ 1459 struct dc_stream_state *stream; 1460 1461 /** 1462 * @plane_states: Surface state 1463 */ 1464 struct dc_plane_state *plane_states[MAX_SURFACES]; 1465 1466 /** 1467 * @plane_count: Total of active planes 1468 */ 1469 uint8_t plane_count; 1470 }; 1471 1472 bool dc_validate_boot_timing(const struct dc *dc, 1473 const struct dc_sink *sink, 1474 struct dc_crtc_timing *crtc_timing); 1475 1476 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1477 1478 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1479 1480 enum dc_status dc_validate_with_context(struct dc *dc, 1481 const struct dc_validation_set set[], 1482 int set_count, 1483 struct dc_state *context, 1484 bool fast_validate); 1485 1486 bool dc_set_generic_gpio_for_stereo(bool enable, 1487 struct gpio_service *gpio_service); 1488 1489 /* 1490 * fast_validate: we return after determining if we can support the new state, 1491 * but before we populate the programming info 1492 */ 1493 enum dc_status dc_validate_global_state( 1494 struct dc *dc, 1495 struct dc_state *new_ctx, 1496 bool fast_validate); 1497 1498 bool dc_acquire_release_mpc_3dlut( 1499 struct dc *dc, bool acquire, 1500 struct dc_stream_state *stream, 1501 struct dc_3dlut **lut, 1502 struct dc_transfer_func **shaper); 1503 1504 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1505 void get_audio_check(struct audio_info *aud_modes, 1506 struct audio_check *aud_chk); 1507 1508 enum dc_status dc_commit_streams(struct dc *dc, 1509 struct dc_stream_state *streams[], 1510 uint8_t stream_count); 1511 1512 1513 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1514 struct dc_stream_state *stream, 1515 int mpcc_inst); 1516 1517 1518 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1519 1520 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1521 1522 /* The function returns minimum bandwidth required to drive a given timing 1523 * return - minimum required timing bandwidth in kbps. 1524 */ 1525 uint32_t dc_bandwidth_in_kbps_from_timing( 1526 const struct dc_crtc_timing *timing, 1527 const enum dc_link_encoding_format link_encoding); 1528 1529 /* Link Interfaces */ 1530 /* 1531 * A link contains one or more sinks and their connected status. 1532 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1533 */ 1534 struct dc_link { 1535 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1536 unsigned int sink_count; 1537 struct dc_sink *local_sink; 1538 unsigned int link_index; 1539 enum dc_connection_type type; 1540 enum signal_type connector_signal; 1541 enum dc_irq_source irq_source_hpd; 1542 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1543 1544 bool is_hpd_filter_disabled; 1545 bool dp_ss_off; 1546 1547 /** 1548 * @link_state_valid: 1549 * 1550 * If there is no link and local sink, this variable should be set to 1551 * false. Otherwise, it should be set to true; usually, the function 1552 * core_link_enable_stream sets this field to true. 1553 */ 1554 bool link_state_valid; 1555 bool aux_access_disabled; 1556 bool sync_lt_in_progress; 1557 bool skip_stream_reenable; 1558 bool is_internal_display; 1559 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1560 bool is_dig_mapping_flexible; 1561 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1562 bool is_hpd_pending; /* Indicates a new received hpd */ 1563 1564 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1565 * for every link training. This is incompatible with DP LL compliance automation, 1566 * which expects the same link settings to be used every retry on a link loss. 1567 * This flag is used to skip the fallback when link loss occurs during automation. 1568 */ 1569 bool skip_fallback_on_link_loss; 1570 1571 bool edp_sink_present; 1572 1573 struct dp_trace dp_trace; 1574 1575 /* caps is the same as reported_link_cap. link_traing use 1576 * reported_link_cap. Will clean up. TODO 1577 */ 1578 struct dc_link_settings reported_link_cap; 1579 struct dc_link_settings verified_link_cap; 1580 struct dc_link_settings cur_link_settings; 1581 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1582 struct dc_link_settings preferred_link_setting; 1583 /* preferred_training_settings are override values that 1584 * come from DM. DM is responsible for the memory 1585 * management of the override pointers. 1586 */ 1587 struct dc_link_training_overrides preferred_training_settings; 1588 struct dp_audio_test_data audio_test_data; 1589 1590 uint8_t ddc_hw_inst; 1591 1592 uint8_t hpd_src; 1593 1594 uint8_t link_enc_hw_inst; 1595 /* DIG link encoder ID. Used as index in link encoder resource pool. 1596 * For links with fixed mapping to DIG, this is not changed after dc_link 1597 * object creation. 1598 */ 1599 enum engine_id eng_id; 1600 enum engine_id dpia_preferred_eng_id; 1601 1602 bool test_pattern_enabled; 1603 /* Pending/Current test pattern are only used to perform and track 1604 * FIXED_VS retimer test pattern/lane adjustment override state. 1605 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1606 * to perform specific lane adjust overrides before setting certain 1607 * PHY test patterns. In cases when lane adjust and set test pattern 1608 * calls are not performed atomically (i.e. performing link training), 1609 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1610 * and current_test_pattern will contain required context for any future 1611 * set pattern/set lane adjust to transition between override state(s). 1612 * */ 1613 enum dp_test_pattern current_test_pattern; 1614 enum dp_test_pattern pending_test_pattern; 1615 1616 union compliance_test_state compliance_test_state; 1617 1618 void *priv; 1619 1620 struct ddc_service *ddc; 1621 1622 enum dp_panel_mode panel_mode; 1623 bool aux_mode; 1624 1625 /* Private to DC core */ 1626 1627 const struct dc *dc; 1628 1629 struct dc_context *ctx; 1630 1631 struct panel_cntl *panel_cntl; 1632 struct link_encoder *link_enc; 1633 struct graphics_object_id link_id; 1634 /* Endpoint type distinguishes display endpoints which do not have entries 1635 * in the BIOS connector table from those that do. Helps when tracking link 1636 * encoder to display endpoint assignments. 1637 */ 1638 enum display_endpoint_type ep_type; 1639 union ddi_channel_mapping ddi_channel_mapping; 1640 struct connector_device_tag_info device_tag; 1641 struct dpcd_caps dpcd_caps; 1642 uint32_t dongle_max_pix_clk; 1643 unsigned short chip_caps; 1644 unsigned int dpcd_sink_count; 1645 struct hdcp_caps hdcp_caps; 1646 enum edp_revision edp_revision; 1647 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1648 1649 struct psr_settings psr_settings; 1650 1651 struct replay_settings replay_settings; 1652 1653 /* Drive settings read from integrated info table */ 1654 struct dc_lane_settings bios_forced_drive_settings; 1655 1656 /* Vendor specific LTTPR workaround variables */ 1657 uint8_t vendor_specific_lttpr_link_rate_wa; 1658 bool apply_vendor_specific_lttpr_link_rate_wa; 1659 1660 /* MST record stream using this link */ 1661 struct link_flags { 1662 bool dp_keep_receiver_powered; 1663 bool dp_skip_DID2; 1664 bool dp_skip_reset_segment; 1665 bool dp_skip_fs_144hz; 1666 bool dp_mot_reset_segment; 1667 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1668 bool dpia_mst_dsc_always_on; 1669 /* Forced DPIA into TBT3 compatibility mode. */ 1670 bool dpia_forced_tbt3_mode; 1671 bool dongle_mode_timing_override; 1672 bool blank_stream_on_ocs_change; 1673 bool read_dpcd204h_on_irq_hpd; 1674 } wa_flags; 1675 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1676 1677 struct dc_link_status link_status; 1678 struct dprx_states dprx_states; 1679 1680 struct gpio *hpd_gpio; 1681 enum dc_link_fec_state fec_state; 1682 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1683 1684 struct dc_panel_config panel_config; 1685 struct phy_state phy_state; 1686 // BW ALLOCATON USB4 ONLY 1687 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1688 bool skip_implict_edp_power_control; 1689 }; 1690 1691 /* Return an enumerated dc_link. 1692 * dc_link order is constant and determined at 1693 * boot time. They cannot be created or destroyed. 1694 * Use dc_get_caps() to get number of links. 1695 */ 1696 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1697 1698 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1699 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1700 const struct dc_link *link, 1701 unsigned int *inst_out); 1702 1703 /* Return an array of link pointers to edp links. */ 1704 void dc_get_edp_links(const struct dc *dc, 1705 struct dc_link **edp_links, 1706 int *edp_num); 1707 1708 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1709 bool powerOn); 1710 1711 /* The function initiates detection handshake over the given link. It first 1712 * determines if there are display connections over the link. If so it initiates 1713 * detection protocols supported by the connected receiver device. The function 1714 * contains protocol specific handshake sequences which are sometimes mandatory 1715 * to establish a proper connection between TX and RX. So it is always 1716 * recommended to call this function as the first link operation upon HPD event 1717 * or power up event. Upon completion, the function will update link structure 1718 * in place based on latest RX capabilities. The function may also cause dpms 1719 * to be reset to off for all currently enabled streams to the link. It is DM's 1720 * responsibility to serialize detection and DPMS updates. 1721 * 1722 * @reason - Indicate which event triggers this detection. dc may customize 1723 * detection flow depending on the triggering events. 1724 * return false - if detection is not fully completed. This could happen when 1725 * there is an unrecoverable error during detection or detection is partially 1726 * completed (detection has been delegated to dm mst manager ie. 1727 * link->connection_type == dc_connection_mst_branch when returning false). 1728 * return true - detection is completed, link has been fully updated with latest 1729 * detection result. 1730 */ 1731 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1732 1733 struct dc_sink_init_data; 1734 1735 /* When link connection type is dc_connection_mst_branch, remote sink can be 1736 * added to the link. The interface creates a remote sink and associates it with 1737 * current link. The sink will be retained by link until remove remote sink is 1738 * called. 1739 * 1740 * @dc_link - link the remote sink will be added to. 1741 * @edid - byte array of EDID raw data. 1742 * @len - size of the edid in byte 1743 * @init_data - 1744 */ 1745 struct dc_sink *dc_link_add_remote_sink( 1746 struct dc_link *dc_link, 1747 const uint8_t *edid, 1748 int len, 1749 struct dc_sink_init_data *init_data); 1750 1751 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1752 * @link - link the sink should be removed from 1753 * @sink - sink to be removed. 1754 */ 1755 void dc_link_remove_remote_sink( 1756 struct dc_link *link, 1757 struct dc_sink *sink); 1758 1759 /* Enable HPD interrupt handler for a given link */ 1760 void dc_link_enable_hpd(const struct dc_link *link); 1761 1762 /* Disable HPD interrupt handler for a given link */ 1763 void dc_link_disable_hpd(const struct dc_link *link); 1764 1765 /* determine if there is a sink connected to the link 1766 * 1767 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1768 * return - false if an unexpected error occurs, true otherwise. 1769 * 1770 * NOTE: This function doesn't detect downstream sink connections i.e 1771 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1772 * return dc_connection_single if the branch device is connected despite of 1773 * downstream sink's connection status. 1774 */ 1775 bool dc_link_detect_connection_type(struct dc_link *link, 1776 enum dc_connection_type *type); 1777 1778 /* query current hpd pin value 1779 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1780 * 1781 */ 1782 bool dc_link_get_hpd_state(struct dc_link *link); 1783 1784 /* Getter for cached link status from given link */ 1785 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1786 1787 /* enable/disable hardware HPD filter. 1788 * 1789 * @link - The link the HPD pin is associated with. 1790 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1791 * handler once after no HPD change has been detected within dc default HPD 1792 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1793 * pulses within default HPD interval, no HPD event will be received until HPD 1794 * toggles have stopped. Then HPD event will be queued to irq handler once after 1795 * dc default HPD filtering interval since last HPD event. 1796 * 1797 * @enable = false - disable hardware HPD filter. HPD event will be queued 1798 * immediately to irq handler after no HPD change has been detected within 1799 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1800 */ 1801 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1802 1803 /* submit i2c read/write payloads through ddc channel 1804 * @link_index - index to a link with ddc in i2c mode 1805 * @cmd - i2c command structure 1806 * return - true if success, false otherwise. 1807 */ 1808 bool dc_submit_i2c( 1809 struct dc *dc, 1810 uint32_t link_index, 1811 struct i2c_command *cmd); 1812 1813 /* submit i2c read/write payloads through oem channel 1814 * @link_index - index to a link with ddc in i2c mode 1815 * @cmd - i2c command structure 1816 * return - true if success, false otherwise. 1817 */ 1818 bool dc_submit_i2c_oem( 1819 struct dc *dc, 1820 struct i2c_command *cmd); 1821 1822 enum aux_return_code_type; 1823 /* Attempt to transfer the given aux payload. This function does not perform 1824 * retries or handle error states. The reply is returned in the payload->reply 1825 * and the result through operation_result. Returns the number of bytes 1826 * transferred,or -1 on a failure. 1827 */ 1828 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1829 struct aux_payload *payload, 1830 enum aux_return_code_type *operation_result); 1831 1832 bool dc_is_oem_i2c_device_present( 1833 struct dc *dc, 1834 size_t slave_address 1835 ); 1836 1837 /* return true if the connected receiver supports the hdcp version */ 1838 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1839 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1840 1841 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1842 * 1843 * TODO - When defer_handling is true the function will have a different purpose. 1844 * It no longer does complete hpd rx irq handling. We should create a separate 1845 * interface specifically for this case. 1846 * 1847 * Return: 1848 * true - Downstream port status changed. DM should call DC to do the 1849 * detection. 1850 * false - no change in Downstream port status. No further action required 1851 * from DM. 1852 */ 1853 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1854 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1855 bool defer_handling, bool *has_left_work); 1856 /* handle DP specs define test automation sequence*/ 1857 void dc_link_dp_handle_automated_test(struct dc_link *link); 1858 1859 /* handle DP Link loss sequence and try to recover RX link loss with best 1860 * effort 1861 */ 1862 void dc_link_dp_handle_link_loss(struct dc_link *link); 1863 1864 /* Determine if hpd rx irq should be handled or ignored 1865 * return true - hpd rx irq should be handled. 1866 * return false - it is safe to ignore hpd rx irq event 1867 */ 1868 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1869 1870 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1871 * @link - link the hpd irq data associated with 1872 * @hpd_irq_dpcd_data - input hpd irq data 1873 * return - true if hpd irq data indicates a link lost 1874 */ 1875 bool dc_link_check_link_loss_status(struct dc_link *link, 1876 union hpd_irq_data *hpd_irq_dpcd_data); 1877 1878 /* Read hpd rx irq data from a given link 1879 * @link - link where the hpd irq data should be read from 1880 * @irq_data - output hpd irq data 1881 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1882 * read has failed. 1883 */ 1884 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1885 struct dc_link *link, 1886 union hpd_irq_data *irq_data); 1887 1888 /* The function clears recorded DP RX states in the link. DM should call this 1889 * function when it is resuming from S3 power state to previously connected links. 1890 * 1891 * TODO - in the future we should consider to expand link resume interface to 1892 * support clearing previous rx states. So we don't have to rely on dm to call 1893 * this interface explicitly. 1894 */ 1895 void dc_link_clear_dprx_states(struct dc_link *link); 1896 1897 /* Destruct the mst topology of the link and reset the allocated payload table 1898 * 1899 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1900 * still wants to reset MST topology on an unplug event */ 1901 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1902 1903 /* The function calculates effective DP link bandwidth when a given link is 1904 * using the given link settings. 1905 * 1906 * return - total effective link bandwidth in kbps. 1907 */ 1908 uint32_t dc_link_bandwidth_kbps( 1909 const struct dc_link *link, 1910 const struct dc_link_settings *link_setting); 1911 1912 /* The function takes a snapshot of current link resource allocation state 1913 * @dc: pointer to dc of the dm calling this 1914 * @map: a dc link resource snapshot defined internally to dc. 1915 * 1916 * DM needs to capture a snapshot of current link resource allocation mapping 1917 * and store it in its persistent storage. 1918 * 1919 * Some of the link resource is using first come first serve policy. 1920 * The allocation mapping depends on original hotplug order. This information 1921 * is lost after driver is loaded next time. The snapshot is used in order to 1922 * restore link resource to its previous state so user will get consistent 1923 * link capability allocation across reboot. 1924 * 1925 */ 1926 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 1927 1928 /* This function restores link resource allocation state from a snapshot 1929 * @dc: pointer to dc of the dm calling this 1930 * @map: a dc link resource snapshot defined internally to dc. 1931 * 1932 * DM needs to call this function after initial link detection on boot and 1933 * before first commit streams to restore link resource allocation state 1934 * from previous boot session. 1935 * 1936 * Some of the link resource is using first come first serve policy. 1937 * The allocation mapping depends on original hotplug order. This information 1938 * is lost after driver is loaded next time. The snapshot is used in order to 1939 * restore link resource to its previous state so user will get consistent 1940 * link capability allocation across reboot. 1941 * 1942 */ 1943 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 1944 1945 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 1946 * interface i.e stream_update->dsc_config 1947 */ 1948 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 1949 1950 /* translate a raw link rate data to bandwidth in kbps */ 1951 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 1952 1953 /* determine the optimal bandwidth given link and required bw. 1954 * @link - current detected link 1955 * @req_bw - requested bandwidth in kbps 1956 * @link_settings - returned most optimal link settings that can fit the 1957 * requested bandwidth 1958 * return - false if link can't support requested bandwidth, true if link 1959 * settings is found. 1960 */ 1961 bool dc_link_decide_edp_link_settings(struct dc_link *link, 1962 struct dc_link_settings *link_settings, 1963 uint32_t req_bw); 1964 1965 /* return the max dp link settings can be driven by the link without considering 1966 * connected RX device and its capability 1967 */ 1968 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 1969 struct dc_link_settings *max_link_enc_cap); 1970 1971 /* determine when the link is driving MST mode, what DP link channel coding 1972 * format will be used. The decision will remain unchanged until next HPD event. 1973 * 1974 * @link - a link with DP RX connection 1975 * return - if stream is committed to this link with MST signal type, type of 1976 * channel coding format dc will choose. 1977 */ 1978 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 1979 const struct dc_link *link); 1980 1981 /* get max dp link settings the link can enable with all things considered. (i.e 1982 * TX/RX/Cable capabilities and dp override policies. 1983 * 1984 * @link - a link with DP RX connection 1985 * return - max dp link settings the link can enable. 1986 * 1987 */ 1988 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 1989 1990 /* Get the highest encoding format that the link supports; highest meaning the 1991 * encoding format which supports the maximum bandwidth. 1992 * 1993 * @link - a link with DP RX connection 1994 * return - highest encoding format link supports. 1995 */ 1996 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 1997 1998 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 1999 * to a link with dp connector signal type. 2000 * @link - a link with dp connector signal type 2001 * return - true if connected, false otherwise 2002 */ 2003 bool dc_link_is_dp_sink_present(struct dc_link *link); 2004 2005 /* Force DP lane settings update to main-link video signal and notify the change 2006 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2007 * tuning purpose. The interface assumes link has already been enabled with DP 2008 * signal. 2009 * 2010 * @lt_settings - a container structure with desired hw_lane_settings 2011 */ 2012 void dc_link_set_drive_settings(struct dc *dc, 2013 struct link_training_settings *lt_settings, 2014 struct dc_link *link); 2015 2016 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2017 * test or debugging purpose. The test pattern will remain until next un-plug. 2018 * 2019 * @link - active link with DP signal output enabled. 2020 * @test_pattern - desired test pattern to output. 2021 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2022 * @test_pattern_color_space - for video test pattern choose a desired color 2023 * space. 2024 * @p_link_settings - For PHY pattern choose a desired link settings 2025 * @p_custom_pattern - some test pattern will require a custom input to 2026 * customize some pattern details. Otherwise keep it to NULL. 2027 * @cust_pattern_size - size of the custom pattern input. 2028 * 2029 */ 2030 bool dc_link_dp_set_test_pattern( 2031 struct dc_link *link, 2032 enum dp_test_pattern test_pattern, 2033 enum dp_test_pattern_color_space test_pattern_color_space, 2034 const struct link_training_settings *p_link_settings, 2035 const unsigned char *p_custom_pattern, 2036 unsigned int cust_pattern_size); 2037 2038 /* Force DP link settings to always use a specific value until reboot to a 2039 * specific link. If link has already been enabled, the interface will also 2040 * switch to desired link settings immediately. This is a debug interface to 2041 * generic dp issue trouble shooting. 2042 */ 2043 void dc_link_set_preferred_link_settings(struct dc *dc, 2044 struct dc_link_settings *link_setting, 2045 struct dc_link *link); 2046 2047 /* Force DP link to customize a specific link training behavior by overriding to 2048 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2049 * display specific link training issues or apply some display specific 2050 * workaround in link training. 2051 * 2052 * @link_settings - if not NULL, force preferred link settings to the link. 2053 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2054 * will apply this particular override in future link training. If NULL is 2055 * passed in, dc resets previous overrides. 2056 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2057 * training settings. 2058 */ 2059 void dc_link_set_preferred_training_settings(struct dc *dc, 2060 struct dc_link_settings *link_setting, 2061 struct dc_link_training_overrides *lt_overrides, 2062 struct dc_link *link, 2063 bool skip_immediate_retrain); 2064 2065 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2066 bool dc_link_is_fec_supported(const struct dc_link *link); 2067 2068 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2069 * link enablement. 2070 * return - true if FEC should be enabled, false otherwise. 2071 */ 2072 bool dc_link_should_enable_fec(const struct dc_link *link); 2073 2074 /* determine lttpr mode the current link should be enabled with a specific link 2075 * settings. 2076 */ 2077 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2078 struct dc_link_settings *link_setting); 2079 2080 /* Force DP RX to update its power state. 2081 * NOTE: this interface doesn't update dp main-link. Calling this function will 2082 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2083 * RX power state back upon finish DM specific execution requiring DP RX in a 2084 * specific power state. 2085 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2086 * state. 2087 */ 2088 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2089 2090 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2091 * current value read from extended receiver cap from 02200h - 0220Fh. 2092 * Some DP RX has problems of providing accurate DP receiver caps from extended 2093 * field, this interface is a workaround to revert link back to use base caps. 2094 */ 2095 void dc_link_overwrite_extended_receiver_cap( 2096 struct dc_link *link); 2097 2098 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2099 bool wait_for_hpd); 2100 2101 /* Set backlight level of an embedded panel (eDP, LVDS). 2102 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2103 * and 16 bit fractional, where 1.0 is max backlight value. 2104 */ 2105 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2106 uint32_t backlight_pwm_u16_16, 2107 uint32_t frame_ramp); 2108 2109 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2110 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2111 bool isHDR, 2112 uint32_t backlight_millinits, 2113 uint32_t transition_time_in_ms); 2114 2115 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2116 uint32_t *backlight_millinits, 2117 uint32_t *backlight_millinits_peak); 2118 2119 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2120 2121 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2122 2123 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2124 bool wait, bool force_static, const unsigned int *power_opts); 2125 2126 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2127 2128 bool dc_link_setup_psr(struct dc_link *dc_link, 2129 const struct dc_stream_state *stream, struct psr_config *psr_config, 2130 struct psr_context *psr_context); 2131 2132 /* 2133 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2134 * 2135 * @link: pointer to the dc_link struct instance 2136 * @enable: enable(active) or disable(inactive) replay 2137 * @wait: state transition need to wait the active set completed. 2138 * @force_static: force disable(inactive) the replay 2139 * @power_opts: set power optimazation parameters to DMUB. 2140 * 2141 * return: allow Replay active will return true, else will return false. 2142 */ 2143 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2144 bool wait, bool force_static, const unsigned int *power_opts); 2145 2146 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2147 2148 /* On eDP links this function call will stall until T12 has elapsed. 2149 * If the panel is not in power off state, this function will return 2150 * immediately. 2151 */ 2152 bool dc_link_wait_for_t12(struct dc_link *link); 2153 2154 /* Determine if dp trace has been initialized to reflect upto date result * 2155 * return - true if trace is initialized and has valid data. False dp trace 2156 * doesn't have valid result. 2157 */ 2158 bool dc_dp_trace_is_initialized(struct dc_link *link); 2159 2160 /* Query a dp trace flag to indicate if the current dp trace data has been 2161 * logged before 2162 */ 2163 bool dc_dp_trace_is_logged(struct dc_link *link, 2164 bool in_detection); 2165 2166 /* Set dp trace flag to indicate whether DM has already logged the current dp 2167 * trace data. DM can set is_logged to true upon logging and check 2168 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2169 */ 2170 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2171 bool in_detection, 2172 bool is_logged); 2173 2174 /* Obtain driver time stamp for last dp link training end. The time stamp is 2175 * formatted based on dm_get_timestamp DM function. 2176 * @in_detection - true to get link training end time stamp of last link 2177 * training in detection sequence. false to get link training end time stamp 2178 * of last link training in commit (dpms) sequence 2179 */ 2180 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2181 bool in_detection); 2182 2183 /* Get how many link training attempts dc has done with latest sequence. 2184 * @in_detection - true to get link training count of last link 2185 * training in detection sequence. false to get link training count of last link 2186 * training in commit (dpms) sequence 2187 */ 2188 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2189 bool in_detection); 2190 2191 /* Get how many link loss has happened since last link training attempts */ 2192 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2193 2194 /* 2195 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2196 */ 2197 /* 2198 * Send a request from DP-Tx requesting to allocate BW remotely after 2199 * allocating it locally. This will get processed by CM and a CB function 2200 * will be called. 2201 * 2202 * @link: pointer to the dc_link struct instance 2203 * @req_bw: The requested bw in Kbyte to allocated 2204 * 2205 * return: none 2206 */ 2207 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2208 2209 /* 2210 * Handle function for when the status of the Request above is complete. 2211 * We will find out the result of allocating on CM and update structs. 2212 * 2213 * @link: pointer to the dc_link struct instance 2214 * @bw: Allocated or Estimated BW depending on the result 2215 * @result: Response type 2216 * 2217 * return: none 2218 */ 2219 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2220 uint8_t bw, uint8_t result); 2221 2222 /* 2223 * Handle the USB4 BW Allocation related functionality here: 2224 * Plug => Try to allocate max bw from timing parameters supported by the sink 2225 * Unplug => de-allocate bw 2226 * 2227 * @link: pointer to the dc_link struct instance 2228 * @peak_bw: Peak bw used by the link/sink 2229 * 2230 * return: allocated bw else return 0 2231 */ 2232 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2233 struct dc_link *link, int peak_bw); 2234 2235 /* 2236 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2237 * available BW for each host router 2238 * 2239 * @dc: pointer to dc struct 2240 * @stream: pointer to all possible streams 2241 * @count: number of valid DPIA streams 2242 * 2243 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2244 */ 2245 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2246 const unsigned int count); 2247 2248 /* Sink Interfaces - A sink corresponds to a display output device */ 2249 2250 struct dc_container_id { 2251 // 128bit GUID in binary form 2252 unsigned char guid[16]; 2253 // 8 byte port ID -> ELD.PortID 2254 unsigned int portId[2]; 2255 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2256 unsigned short manufacturerName; 2257 // 2 byte product code -> ELD.ProductCode 2258 unsigned short productCode; 2259 }; 2260 2261 2262 struct dc_sink_dsc_caps { 2263 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2264 // 'false' if they are sink's DSC caps 2265 bool is_virtual_dpcd_dsc; 2266 // 'true' if MST topology supports DSC passthrough for sink 2267 // 'false' if MST topology does not support DSC passthrough 2268 bool is_dsc_passthrough_supported; 2269 struct dsc_dec_dpcd_caps dsc_dec_caps; 2270 }; 2271 2272 struct dc_sink_fec_caps { 2273 bool is_rx_fec_supported; 2274 bool is_topology_fec_supported; 2275 }; 2276 2277 struct scdc_caps { 2278 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2279 union hdmi_scdc_device_id_data device_id; 2280 }; 2281 2282 /* 2283 * The sink structure contains EDID and other display device properties 2284 */ 2285 struct dc_sink { 2286 enum signal_type sink_signal; 2287 struct dc_edid dc_edid; /* raw edid */ 2288 struct dc_edid_caps edid_caps; /* parse display caps */ 2289 struct dc_container_id *dc_container_id; 2290 uint32_t dongle_max_pix_clk; 2291 void *priv; 2292 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2293 bool converter_disable_audio; 2294 2295 struct scdc_caps scdc_caps; 2296 struct dc_sink_dsc_caps dsc_caps; 2297 struct dc_sink_fec_caps fec_caps; 2298 2299 bool is_vsc_sdp_colorimetry_supported; 2300 2301 /* private to DC core */ 2302 struct dc_link *link; 2303 struct dc_context *ctx; 2304 2305 uint32_t sink_id; 2306 2307 /* private to dc_sink.c */ 2308 // refcount must be the last member in dc_sink, since we want the 2309 // sink structure to be logically cloneable up to (but not including) 2310 // refcount 2311 struct kref refcount; 2312 }; 2313 2314 void dc_sink_retain(struct dc_sink *sink); 2315 void dc_sink_release(struct dc_sink *sink); 2316 2317 struct dc_sink_init_data { 2318 enum signal_type sink_signal; 2319 struct dc_link *link; 2320 uint32_t dongle_max_pix_clk; 2321 bool converter_disable_audio; 2322 }; 2323 2324 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2325 2326 /* Newer interfaces */ 2327 struct dc_cursor { 2328 struct dc_plane_address address; 2329 struct dc_cursor_attributes attributes; 2330 }; 2331 2332 2333 /* Interrupt interfaces */ 2334 enum dc_irq_source dc_interrupt_to_irq_source( 2335 struct dc *dc, 2336 uint32_t src_id, 2337 uint32_t ext_id); 2338 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2339 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2340 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2341 struct dc *dc, uint32_t link_index); 2342 2343 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2344 2345 /* Power Interfaces */ 2346 2347 void dc_set_power_state( 2348 struct dc *dc, 2349 enum dc_acpi_cm_power_state power_state); 2350 void dc_resume(struct dc *dc); 2351 2352 void dc_power_down_on_boot(struct dc *dc); 2353 2354 /* 2355 * HDCP Interfaces 2356 */ 2357 enum hdcp_message_status dc_process_hdcp_msg( 2358 enum signal_type signal, 2359 struct dc_link *link, 2360 struct hdcp_protection_message *message_info); 2361 bool dc_is_dmcu_initialized(struct dc *dc); 2362 2363 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2364 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2365 2366 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2367 unsigned int pitch, 2368 unsigned int height, 2369 enum surface_pixel_format format, 2370 struct dc_cursor_attributes *cursor_attr); 2371 2372 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2373 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2374 2375 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2376 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2377 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2378 2379 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2380 void dc_unlock_memory_clock_frequency(struct dc *dc); 2381 2382 /* set min memory clock to the min required for current mode, max to maxDPM */ 2383 void dc_lock_memory_clock_frequency(struct dc *dc); 2384 2385 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2386 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2387 2388 /* cleanup on driver unload */ 2389 void dc_hardware_release(struct dc *dc); 2390 2391 /* disables fw based mclk switch */ 2392 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2393 2394 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2395 2396 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2397 2398 void dc_z10_restore(const struct dc *dc); 2399 void dc_z10_save_init(struct dc *dc); 2400 2401 bool dc_is_dmub_outbox_supported(struct dc *dc); 2402 bool dc_enable_dmub_notifications(struct dc *dc); 2403 2404 bool dc_abm_save_restore( 2405 struct dc *dc, 2406 struct dc_stream_state *stream, 2407 struct abm_save_restore *pData); 2408 2409 void dc_enable_dmub_outbox(struct dc *dc); 2410 2411 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2412 uint32_t link_index, 2413 struct aux_payload *payload); 2414 2415 /* Get dc link index from dpia port index */ 2416 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2417 uint8_t dpia_port_index); 2418 2419 bool dc_process_dmub_set_config_async(struct dc *dc, 2420 uint32_t link_index, 2421 struct set_config_cmd_payload *payload, 2422 struct dmub_notification *notify); 2423 2424 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2425 uint32_t link_index, 2426 uint8_t mst_alloc_slots, 2427 uint8_t *mst_slots_in_use); 2428 2429 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2430 uint32_t hpd_int_enable); 2431 2432 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2433 2434 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2435 2436 struct dc_power_profile { 2437 int power_level; /* Lower is better */ 2438 }; 2439 2440 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2441 2442 /* DSC Interfaces */ 2443 #include "dc_dsc.h" 2444 2445 /* Disable acc mode Interfaces */ 2446 void dc_disable_accelerated_mode(struct dc *dc); 2447 2448 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2449 struct dc_stream_state *new_stream); 2450 2451 #endif /* DC_INTERFACE_H_ */ 2452