1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "spl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.313" 59 60 #define MAX_SURFACES 3 61 #define MAX_PLANES 6 62 #define MAX_STREAMS 6 63 #define MIN_VIEWPORT_SIZE 12 64 #define MAX_NUM_EDP 2 65 #define MAX_HOST_ROUTERS_NUM 2 66 67 /* Display Core Interfaces */ 68 struct dc_versions { 69 const char *dc_ver; 70 struct dmcu_version dmcu_version; 71 }; 72 73 enum dp_protocol_version { 74 DP_VERSION_1_4 = 0, 75 DP_VERSION_2_1, 76 DP_VERSION_UNKNOWN, 77 }; 78 79 enum dc_plane_type { 80 DC_PLANE_TYPE_INVALID, 81 DC_PLANE_TYPE_DCE_RGB, 82 DC_PLANE_TYPE_DCE_UNDERLAY, 83 DC_PLANE_TYPE_DCN_UNIVERSAL, 84 }; 85 86 // Sizes defined as multiples of 64KB 87 enum det_size { 88 DET_SIZE_DEFAULT = 0, 89 DET_SIZE_192KB = 3, 90 DET_SIZE_256KB = 4, 91 DET_SIZE_320KB = 5, 92 DET_SIZE_384KB = 6 93 }; 94 95 96 struct dc_plane_cap { 97 enum dc_plane_type type; 98 uint32_t per_pixel_alpha : 1; 99 struct { 100 uint32_t argb8888 : 1; 101 uint32_t nv12 : 1; 102 uint32_t fp16 : 1; 103 uint32_t p010 : 1; 104 uint32_t ayuv : 1; 105 } pixel_format_support; 106 // max upscaling factor x1000 107 // upscaling factors are always >= 1 108 // for example, 1080p -> 8K is 4.0, or 4000 raw value 109 struct { 110 uint32_t argb8888; 111 uint32_t nv12; 112 uint32_t fp16; 113 } max_upscale_factor; 114 // max downscale factor x1000 115 // downscale factors are always <= 1 116 // for example, 8K -> 1080p is 0.25, or 250 raw value 117 struct { 118 uint32_t argb8888; 119 uint32_t nv12; 120 uint32_t fp16; 121 } max_downscale_factor; 122 // minimal width/height 123 uint32_t min_width; 124 uint32_t min_height; 125 }; 126 127 /** 128 * DOC: color-management-caps 129 * 130 * **Color management caps (DPP and MPC)** 131 * 132 * Modules/color calculates various color operations which are translated to 133 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 134 * DCN1, every new generation comes with fairly major differences in color 135 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 136 * decide mapping to HW block based on logical capabilities. 137 */ 138 139 /** 140 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 141 * @srgb: RGB color space transfer func 142 * @bt2020: BT.2020 transfer func 143 * @gamma2_2: standard gamma 144 * @pq: perceptual quantizer transfer function 145 * @hlg: hybrid log–gamma transfer function 146 */ 147 struct rom_curve_caps { 148 uint16_t srgb : 1; 149 uint16_t bt2020 : 1; 150 uint16_t gamma2_2 : 1; 151 uint16_t pq : 1; 152 uint16_t hlg : 1; 153 }; 154 155 /** 156 * struct dpp_color_caps - color pipeline capabilities for display pipe and 157 * plane blocks 158 * 159 * @dcn_arch: all DCE generations treated the same 160 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 161 * just plain 256-entry lookup 162 * @icsc: input color space conversion 163 * @dgam_ram: programmable degamma LUT 164 * @post_csc: post color space conversion, before gamut remap 165 * @gamma_corr: degamma correction 166 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 167 * with MPC by setting mpc:shared_3d_lut flag 168 * @ogam_ram: programmable out/blend gamma LUT 169 * @ocsc: output color space conversion 170 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 171 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 172 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 173 * 174 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 175 */ 176 struct dpp_color_caps { 177 uint16_t dcn_arch : 1; 178 uint16_t input_lut_shared : 1; 179 uint16_t icsc : 1; 180 uint16_t dgam_ram : 1; 181 uint16_t post_csc : 1; 182 uint16_t gamma_corr : 1; 183 uint16_t hw_3d_lut : 1; 184 uint16_t ogam_ram : 1; 185 uint16_t ocsc : 1; 186 uint16_t dgam_rom_for_yuv : 1; 187 struct rom_curve_caps dgam_rom_caps; 188 struct rom_curve_caps ogam_rom_caps; 189 }; 190 191 /** 192 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 193 * plane combined blocks 194 * 195 * @gamut_remap: color transformation matrix 196 * @ogam_ram: programmable out gamma LUT 197 * @ocsc: output color space conversion matrix 198 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 199 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 200 * instance 201 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 202 */ 203 struct mpc_color_caps { 204 uint16_t gamut_remap : 1; 205 uint16_t ogam_ram : 1; 206 uint16_t ocsc : 1; 207 uint16_t num_3dluts : 3; 208 uint16_t shared_3d_lut:1; 209 struct rom_curve_caps ogam_rom_caps; 210 }; 211 212 /** 213 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 214 * @dpp: color pipes caps for DPP 215 * @mpc: color pipes caps for MPC 216 */ 217 struct dc_color_caps { 218 struct dpp_color_caps dpp; 219 struct mpc_color_caps mpc; 220 }; 221 222 struct dc_dmub_caps { 223 bool psr; 224 bool mclk_sw; 225 bool subvp_psr; 226 bool gecc_enable; 227 uint8_t fams_ver; 228 bool aux_backlight_support; 229 }; 230 231 struct dc_scl_caps { 232 bool sharpener_support; 233 }; 234 235 struct dc_caps { 236 uint32_t max_streams; 237 uint32_t max_links; 238 uint32_t max_audios; 239 uint32_t max_slave_planes; 240 uint32_t max_slave_yuv_planes; 241 uint32_t max_slave_rgb_planes; 242 uint32_t max_planes; 243 uint32_t max_downscale_ratio; 244 uint32_t i2c_speed_in_khz; 245 uint32_t i2c_speed_in_khz_hdcp; 246 uint32_t dmdata_alloc_size; 247 unsigned int max_cursor_size; 248 unsigned int max_video_width; 249 /* 250 * max video plane width that can be safely assumed to be always 251 * supported by single DPP pipe. 252 */ 253 unsigned int max_optimizable_video_width; 254 unsigned int min_horizontal_blanking_period; 255 int linear_pitch_alignment; 256 bool dcc_const_color; 257 bool dynamic_audio; 258 bool is_apu; 259 bool dual_link_dvi; 260 bool post_blend_color_processing; 261 bool force_dp_tps4_for_cp2520; 262 bool disable_dp_clk_share; 263 bool psp_setup_panel_mode; 264 bool extended_aux_timeout_support; 265 bool dmcub_support; 266 bool zstate_support; 267 bool ips_support; 268 uint32_t num_of_internal_disp; 269 enum dp_protocol_version max_dp_protocol_version; 270 unsigned int mall_size_per_mem_channel; 271 unsigned int mall_size_total; 272 unsigned int cursor_cache_size; 273 struct dc_plane_cap planes[MAX_PLANES]; 274 struct dc_color_caps color; 275 struct dc_dmub_caps dmub_caps; 276 bool dp_hpo; 277 bool dp_hdmi21_pcon_support; 278 bool edp_dsc_support; 279 bool vbios_lttpr_aware; 280 bool vbios_lttpr_enable; 281 uint32_t max_otg_num; 282 uint32_t max_cab_allocation_bytes; 283 uint32_t cache_line_size; 284 uint32_t cache_num_ways; 285 uint16_t subvp_fw_processing_delay_us; 286 uint8_t subvp_drr_max_vblank_margin_us; 287 uint16_t subvp_prefetch_end_to_mall_start_us; 288 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 289 uint16_t subvp_pstate_allow_width_us; 290 uint16_t subvp_vertical_int_margin_us; 291 bool seamless_odm; 292 uint32_t max_v_total; 293 bool vtotal_limited_by_fp2; 294 uint32_t max_disp_clock_khz_at_vmin; 295 uint8_t subvp_drr_vblank_start_margin_us; 296 bool cursor_not_scaled; 297 bool dcmode_power_limits_present; 298 bool sequential_ono; 299 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 300 uint32_t dcc_plane_width_limit; 301 struct dc_scl_caps scl_caps; 302 }; 303 304 struct dc_bug_wa { 305 bool no_connect_phy_config; 306 bool dedcn20_305_wa; 307 bool skip_clock_update; 308 bool lt_early_cr_pattern; 309 struct { 310 uint8_t uclk : 1; 311 uint8_t fclk : 1; 312 uint8_t dcfclk : 1; 313 uint8_t dcfclk_ds: 1; 314 } clock_update_disable_mask; 315 bool skip_psr_ips_crtc_disable; 316 }; 317 struct dc_dcc_surface_param { 318 struct dc_size surface_size; 319 enum surface_pixel_format format; 320 unsigned int plane0_pitch; 321 struct dc_size plane1_size; 322 unsigned int plane1_pitch; 323 union { 324 enum swizzle_mode_values swizzle_mode; 325 enum swizzle_mode_addr3_values swizzle_mode_addr3; 326 }; 327 enum dc_scan_direction scan; 328 }; 329 330 struct dc_dcc_setting { 331 unsigned int max_compressed_blk_size; 332 unsigned int max_uncompressed_blk_size; 333 bool independent_64b_blks; 334 //These bitfields to be used starting with DCN 3.0 335 struct { 336 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 337 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 338 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 339 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 340 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 341 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 342 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 343 } dcc_controls; 344 }; 345 346 struct dc_surface_dcc_cap { 347 union { 348 struct { 349 struct dc_dcc_setting rgb; 350 } grph; 351 352 struct { 353 struct dc_dcc_setting luma; 354 struct dc_dcc_setting chroma; 355 } video; 356 }; 357 358 bool capable; 359 bool const_color_support; 360 }; 361 362 struct dc_static_screen_params { 363 struct { 364 bool force_trigger; 365 bool cursor_update; 366 bool surface_update; 367 bool overlay_update; 368 } triggers; 369 unsigned int num_frames; 370 }; 371 372 373 /* Surface update type is used by dc_update_surfaces_and_stream 374 * The update type is determined at the very beginning of the function based 375 * on parameters passed in and decides how much programming (or updating) is 376 * going to be done during the call. 377 * 378 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 379 * logical calculations or hardware register programming. This update MUST be 380 * ISR safe on windows. Currently fast update will only be used to flip surface 381 * address. 382 * 383 * UPDATE_TYPE_MED is used for slower updates which require significant hw 384 * re-programming however do not affect bandwidth consumption or clock 385 * requirements. At present, this is the level at which front end updates 386 * that do not require us to run bw_calcs happen. These are in/out transfer func 387 * updates, viewport offset changes, recout size changes and pixel depth changes. 388 * This update can be done at ISR, but we want to minimize how often this happens. 389 * 390 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 391 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 392 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 393 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 394 * a full update. This cannot be done at ISR level and should be a rare event. 395 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 396 * underscan we don't expect to see this call at all. 397 */ 398 399 enum surface_update_type { 400 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 401 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 402 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 403 }; 404 405 /* Forward declaration*/ 406 struct dc; 407 struct dc_plane_state; 408 struct dc_state; 409 410 struct dc_cap_funcs { 411 bool (*get_dcc_compression_cap)(const struct dc *dc, 412 const struct dc_dcc_surface_param *input, 413 struct dc_surface_dcc_cap *output); 414 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 415 }; 416 417 struct link_training_settings; 418 419 union allow_lttpr_non_transparent_mode { 420 struct { 421 bool DP1_4A : 1; 422 bool DP2_0 : 1; 423 } bits; 424 unsigned char raw; 425 }; 426 427 /* Structure to hold configuration flags set by dm at dc creation. */ 428 struct dc_config { 429 bool gpu_vm_support; 430 bool disable_disp_pll_sharing; 431 bool fbc_support; 432 bool disable_fractional_pwm; 433 bool allow_seamless_boot_optimization; 434 bool seamless_boot_edp_requested; 435 bool edp_not_connected; 436 bool edp_no_power_sequencing; 437 bool force_enum_edp; 438 bool forced_clocks; 439 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 440 bool multi_mon_pp_mclk_switch; 441 bool disable_dmcu; 442 bool enable_4to1MPC; 443 bool enable_windowed_mpo_odm; 444 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 445 uint32_t allow_edp_hotplug_detection; 446 bool clamp_min_dcfclk; 447 uint64_t vblank_alignment_dto_params; 448 uint8_t vblank_alignment_max_frame_time_diff; 449 bool is_asymmetric_memory; 450 bool is_single_rank_dimm; 451 bool is_vmin_only_asic; 452 bool use_spl; 453 bool prefer_easf; 454 bool use_pipe_ctx_sync_logic; 455 bool ignore_dpref_ss; 456 bool enable_mipi_converter_optimization; 457 bool use_default_clock_table; 458 bool force_bios_enable_lttpr; 459 uint8_t force_bios_fixed_vs; 460 int sdpif_request_limit_words_per_umc; 461 bool dc_mode_clk_limit_support; 462 bool EnableMinDispClkODM; 463 bool enable_auto_dpm_test_logs; 464 unsigned int disable_ips; 465 unsigned int disable_ips_in_vpb; 466 bool disable_ips_in_dpms_off; 467 bool usb4_bw_alloc_support; 468 bool allow_0_dtb_clk; 469 bool use_assr_psp_message; 470 bool support_edp0_on_dp1; 471 unsigned int enable_fpo_flicker_detection; 472 bool disable_hbr_audio_dp2; 473 bool consolidated_dpia_dp_lt; 474 bool set_pipe_unlock_order; 475 }; 476 477 enum visual_confirm { 478 VISUAL_CONFIRM_DISABLE = 0, 479 VISUAL_CONFIRM_SURFACE = 1, 480 VISUAL_CONFIRM_HDR = 2, 481 VISUAL_CONFIRM_MPCTREE = 4, 482 VISUAL_CONFIRM_PSR = 5, 483 VISUAL_CONFIRM_SWAPCHAIN = 6, 484 VISUAL_CONFIRM_FAMS = 7, 485 VISUAL_CONFIRM_SWIZZLE = 9, 486 VISUAL_CONFIRM_REPLAY = 12, 487 VISUAL_CONFIRM_SUBVP = 14, 488 VISUAL_CONFIRM_MCLK_SWITCH = 16, 489 VISUAL_CONFIRM_FAMS2 = 19, 490 VISUAL_CONFIRM_HW_CURSOR = 20, 491 }; 492 493 enum dc_psr_power_opts { 494 psr_power_opt_invalid = 0x0, 495 psr_power_opt_smu_opt_static_screen = 0x1, 496 psr_power_opt_z10_static_screen = 0x10, 497 psr_power_opt_ds_disable_allow = 0x100, 498 }; 499 500 enum dml_hostvm_override_opts { 501 DML_HOSTVM_NO_OVERRIDE = 0x0, 502 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 503 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 504 }; 505 506 enum dc_replay_power_opts { 507 replay_power_opt_invalid = 0x0, 508 replay_power_opt_smu_opt_static_screen = 0x1, 509 replay_power_opt_z10_static_screen = 0x10, 510 }; 511 512 enum dcc_option { 513 DCC_ENABLE = 0, 514 DCC_DISABLE = 1, 515 DCC_HALF_REQ_DISALBE = 2, 516 }; 517 518 enum in_game_fams_config { 519 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 520 INGAME_FAMS_DISABLE, // disable in-game fams 521 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 522 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 523 }; 524 525 /** 526 * enum pipe_split_policy - Pipe split strategy supported by DCN 527 * 528 * This enum is used to define the pipe split policy supported by DCN. By 529 * default, DC favors MPC_SPLIT_DYNAMIC. 530 */ 531 enum pipe_split_policy { 532 /** 533 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 534 * pipe in order to bring the best trade-off between performance and 535 * power consumption. This is the recommended option. 536 */ 537 MPC_SPLIT_DYNAMIC = 0, 538 539 /** 540 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 541 * try any sort of split optimization. 542 */ 543 MPC_SPLIT_AVOID = 1, 544 545 /** 546 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 547 * optimize the pipe utilization when using a single display; if the 548 * user connects to a second display, DC will avoid pipe split. 549 */ 550 MPC_SPLIT_AVOID_MULT_DISP = 2, 551 }; 552 553 enum wm_report_mode { 554 WM_REPORT_DEFAULT = 0, 555 WM_REPORT_OVERRIDE = 1, 556 }; 557 enum dtm_pstate{ 558 dtm_level_p0 = 0,/*highest voltage*/ 559 dtm_level_p1, 560 dtm_level_p2, 561 dtm_level_p3, 562 dtm_level_p4,/*when active_display_count = 0*/ 563 }; 564 565 enum dcn_pwr_state { 566 DCN_PWR_STATE_UNKNOWN = -1, 567 DCN_PWR_STATE_MISSION_MODE = 0, 568 DCN_PWR_STATE_LOW_POWER = 3, 569 }; 570 571 enum dcn_zstate_support_state { 572 DCN_ZSTATE_SUPPORT_UNKNOWN, 573 DCN_ZSTATE_SUPPORT_ALLOW, 574 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 575 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 576 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 577 DCN_ZSTATE_SUPPORT_DISALLOW, 578 }; 579 580 /* 581 * struct dc_clocks - DC pipe clocks 582 * 583 * For any clocks that may differ per pipe only the max is stored in this 584 * structure 585 */ 586 struct dc_clocks { 587 int dispclk_khz; 588 int actual_dispclk_khz; 589 int dppclk_khz; 590 int actual_dppclk_khz; 591 int disp_dpp_voltage_level_khz; 592 int dcfclk_khz; 593 int socclk_khz; 594 int dcfclk_deep_sleep_khz; 595 int fclk_khz; 596 int phyclk_khz; 597 int dramclk_khz; 598 bool p_state_change_support; 599 enum dcn_zstate_support_state zstate_support; 600 bool dtbclk_en; 601 int ref_dtbclk_khz; 602 bool fclk_p_state_change_support; 603 enum dcn_pwr_state pwr_state; 604 /* 605 * Elements below are not compared for the purposes of 606 * optimization required 607 */ 608 bool prev_p_state_change_support; 609 bool fclk_prev_p_state_change_support; 610 int num_ways; 611 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 612 613 /* 614 * @fw_based_mclk_switching 615 * 616 * DC has a mechanism that leverage the variable refresh rate to switch 617 * memory clock in cases that we have a large latency to achieve the 618 * memory clock change and a short vblank window. DC has some 619 * requirements to enable this feature, and this field describes if the 620 * system support or not such a feature. 621 */ 622 bool fw_based_mclk_switching; 623 bool fw_based_mclk_switching_shut_down; 624 int prev_num_ways; 625 enum dtm_pstate dtm_level; 626 int max_supported_dppclk_khz; 627 int max_supported_dispclk_khz; 628 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 629 int bw_dispclk_khz; 630 int idle_dramclk_khz; 631 int idle_fclk_khz; 632 }; 633 634 struct dc_bw_validation_profile { 635 bool enable; 636 637 unsigned long long total_ticks; 638 unsigned long long voltage_level_ticks; 639 unsigned long long watermark_ticks; 640 unsigned long long rq_dlg_ticks; 641 642 unsigned long long total_count; 643 unsigned long long skip_fast_count; 644 unsigned long long skip_pass_count; 645 unsigned long long skip_fail_count; 646 }; 647 648 #define BW_VAL_TRACE_SETUP() \ 649 unsigned long long end_tick = 0; \ 650 unsigned long long voltage_level_tick = 0; \ 651 unsigned long long watermark_tick = 0; \ 652 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 653 dm_get_timestamp(dc->ctx) : 0 654 655 #define BW_VAL_TRACE_COUNT() \ 656 if (dc->debug.bw_val_profile.enable) \ 657 dc->debug.bw_val_profile.total_count++ 658 659 #define BW_VAL_TRACE_SKIP(status) \ 660 if (dc->debug.bw_val_profile.enable) { \ 661 if (!voltage_level_tick) \ 662 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 663 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 664 } 665 666 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 667 if (dc->debug.bw_val_profile.enable) \ 668 voltage_level_tick = dm_get_timestamp(dc->ctx) 669 670 #define BW_VAL_TRACE_END_WATERMARKS() \ 671 if (dc->debug.bw_val_profile.enable) \ 672 watermark_tick = dm_get_timestamp(dc->ctx) 673 674 #define BW_VAL_TRACE_FINISH() \ 675 if (dc->debug.bw_val_profile.enable) { \ 676 end_tick = dm_get_timestamp(dc->ctx); \ 677 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 678 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 679 if (watermark_tick) { \ 680 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 681 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 682 } \ 683 } 684 685 union mem_low_power_enable_options { 686 struct { 687 bool vga: 1; 688 bool i2c: 1; 689 bool dmcu: 1; 690 bool dscl: 1; 691 bool cm: 1; 692 bool mpc: 1; 693 bool optc: 1; 694 bool vpg: 1; 695 bool afmt: 1; 696 } bits; 697 uint32_t u32All; 698 }; 699 700 union root_clock_optimization_options { 701 struct { 702 bool dpp: 1; 703 bool dsc: 1; 704 bool hdmistream: 1; 705 bool hdmichar: 1; 706 bool dpstream: 1; 707 bool symclk32_se: 1; 708 bool symclk32_le: 1; 709 bool symclk_fe: 1; 710 bool physymclk: 1; 711 bool dpiasymclk: 1; 712 uint32_t reserved: 22; 713 } bits; 714 uint32_t u32All; 715 }; 716 717 union fine_grain_clock_gating_enable_options { 718 struct { 719 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 720 bool dchub : 1; /* Display controller hub */ 721 bool dchubbub : 1; 722 bool dpp : 1; /* Display pipes and planes */ 723 bool opp : 1; /* Output pixel processing */ 724 bool optc : 1; /* Output pipe timing combiner */ 725 bool dio : 1; /* Display output */ 726 bool dwb : 1; /* Display writeback */ 727 bool mmhubbub : 1; /* Multimedia hub */ 728 bool dmu : 1; /* Display core management unit */ 729 bool az : 1; /* Azalia */ 730 bool dchvm : 1; 731 bool dsc : 1; /* Display stream compression */ 732 733 uint32_t reserved : 19; 734 } bits; 735 uint32_t u32All; 736 }; 737 738 enum pg_hw_pipe_resources { 739 PG_HUBP = 0, 740 PG_DPP, 741 PG_DSC, 742 PG_MPCC, 743 PG_OPP, 744 PG_OPTC, 745 PG_DPSTREAM, 746 PG_HDMISTREAM, 747 PG_PHYSYMCLK, 748 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 749 }; 750 751 enum pg_hw_resources { 752 PG_DCCG = 0, 753 PG_DCIO, 754 PG_DIO, 755 PG_DCHUBBUB, 756 PG_DCHVM, 757 PG_DWB, 758 PG_HPO, 759 PG_HW_RESOURCES_NUM_ELEMENT 760 }; 761 762 struct pg_block_update { 763 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 764 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 765 }; 766 767 union dpia_debug_options { 768 struct { 769 uint32_t disable_dpia:1; /* bit 0 */ 770 uint32_t force_non_lttpr:1; /* bit 1 */ 771 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 772 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 773 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 774 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 775 uint32_t enable_consolidated_dpia_dp_lt:1; /* bit 6 */ 776 uint32_t reserved:25; 777 } bits; 778 uint32_t raw; 779 }; 780 781 /* AUX wake work around options 782 * 0: enable/disable work around 783 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 784 * 15-2: reserved 785 * 31-16: timeout in ms 786 */ 787 union aux_wake_wa_options { 788 struct { 789 uint32_t enable_wa : 1; 790 uint32_t use_default_timeout : 1; 791 uint32_t rsvd: 14; 792 uint32_t timeout_ms : 16; 793 } bits; 794 uint32_t raw; 795 }; 796 797 struct dc_debug_data { 798 uint32_t ltFailCount; 799 uint32_t i2cErrorCount; 800 uint32_t auxErrorCount; 801 }; 802 803 struct dc_phy_addr_space_config { 804 struct { 805 uint64_t start_addr; 806 uint64_t end_addr; 807 uint64_t fb_top; 808 uint64_t fb_offset; 809 uint64_t fb_base; 810 uint64_t agp_top; 811 uint64_t agp_bot; 812 uint64_t agp_base; 813 } system_aperture; 814 815 struct { 816 uint64_t page_table_start_addr; 817 uint64_t page_table_end_addr; 818 uint64_t page_table_base_addr; 819 bool base_addr_is_mc_addr; 820 } gart_config; 821 822 bool valid; 823 bool is_hvm_enabled; 824 uint64_t page_table_default_page_addr; 825 }; 826 827 struct dc_virtual_addr_space_config { 828 uint64_t page_table_base_addr; 829 uint64_t page_table_start_addr; 830 uint64_t page_table_end_addr; 831 uint32_t page_table_block_size_in_bytes; 832 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 833 }; 834 835 struct dc_bounding_box_overrides { 836 int sr_exit_time_ns; 837 int sr_enter_plus_exit_time_ns; 838 int sr_exit_z8_time_ns; 839 int sr_enter_plus_exit_z8_time_ns; 840 int urgent_latency_ns; 841 int percent_of_ideal_drambw; 842 int dram_clock_change_latency_ns; 843 int dummy_clock_change_latency_ns; 844 int fclk_clock_change_latency_ns; 845 /* This forces a hard min on the DCFCLK we use 846 * for DML. Unlike the debug option for forcing 847 * DCFCLK, this override affects watermark calculations 848 */ 849 int min_dcfclk_mhz; 850 }; 851 852 struct dc_state; 853 struct resource_pool; 854 struct dce_hwseq; 855 struct link_service; 856 857 /* 858 * struct dc_debug_options - DC debug struct 859 * 860 * This struct provides a simple mechanism for developers to change some 861 * configurations, enable/disable features, and activate extra debug options. 862 * This can be very handy to narrow down whether some specific feature is 863 * causing an issue or not. 864 */ 865 struct dc_debug_options { 866 bool native422_support; 867 bool disable_dsc; 868 enum visual_confirm visual_confirm; 869 int visual_confirm_rect_height; 870 871 bool sanity_checks; 872 bool max_disp_clk; 873 bool surface_trace; 874 bool clock_trace; 875 bool validation_trace; 876 bool bandwidth_calcs_trace; 877 int max_downscale_src_width; 878 879 /* stutter efficiency related */ 880 bool disable_stutter; 881 bool use_max_lb; 882 enum dcc_option disable_dcc; 883 884 /* 885 * @pipe_split_policy: Define which pipe split policy is used by the 886 * display core. 887 */ 888 enum pipe_split_policy pipe_split_policy; 889 bool force_single_disp_pipe_split; 890 bool voltage_align_fclk; 891 bool disable_min_fclk; 892 893 bool disable_dfs_bypass; 894 bool disable_dpp_power_gate; 895 bool disable_hubp_power_gate; 896 bool disable_dsc_power_gate; 897 bool disable_optc_power_gate; 898 bool disable_hpo_power_gate; 899 int dsc_min_slice_height_override; 900 int dsc_bpp_increment_div; 901 bool disable_pplib_wm_range; 902 enum wm_report_mode pplib_wm_report_mode; 903 unsigned int min_disp_clk_khz; 904 unsigned int min_dpp_clk_khz; 905 unsigned int min_dram_clk_khz; 906 int sr_exit_time_dpm0_ns; 907 int sr_enter_plus_exit_time_dpm0_ns; 908 int sr_exit_time_ns; 909 int sr_enter_plus_exit_time_ns; 910 int sr_exit_z8_time_ns; 911 int sr_enter_plus_exit_z8_time_ns; 912 int urgent_latency_ns; 913 uint32_t underflow_assert_delay_us; 914 int percent_of_ideal_drambw; 915 int dram_clock_change_latency_ns; 916 bool optimized_watermark; 917 int always_scale; 918 bool disable_pplib_clock_request; 919 bool disable_clock_gate; 920 bool disable_mem_low_power; 921 bool pstate_enabled; 922 bool disable_dmcu; 923 bool force_abm_enable; 924 bool disable_stereo_support; 925 bool vsr_support; 926 bool performance_trace; 927 bool az_endpoint_mute_only; 928 bool always_use_regamma; 929 bool recovery_enabled; 930 bool avoid_vbios_exec_table; 931 bool scl_reset_length10; 932 bool hdmi20_disable; 933 bool skip_detection_link_training; 934 uint32_t edid_read_retry_times; 935 unsigned int force_odm_combine; //bit vector based on otg inst 936 unsigned int seamless_boot_odm_combine; 937 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 938 int minimum_z8_residency_time; 939 int minimum_z10_residency_time; 940 bool disable_z9_mpc; 941 unsigned int force_fclk_khz; 942 bool enable_tri_buf; 943 bool ips_disallow_entry; 944 bool dmub_offload_enabled; 945 bool dmcub_emulation; 946 bool disable_idle_power_optimizations; 947 unsigned int mall_size_override; 948 unsigned int mall_additional_timer_percent; 949 bool mall_error_as_fatal; 950 bool dmub_command_table; /* for testing only */ 951 struct dc_bw_validation_profile bw_val_profile; 952 bool disable_fec; 953 bool disable_48mhz_pwrdwn; 954 /* This forces a hard min on the DCFCLK requested to SMU/PP 955 * watermarks are not affected. 956 */ 957 unsigned int force_min_dcfclk_mhz; 958 int dwb_fi_phase; 959 bool disable_timing_sync; 960 bool cm_in_bypass; 961 int force_clock_mode;/*every mode change.*/ 962 963 bool disable_dram_clock_change_vactive_support; 964 bool validate_dml_output; 965 bool enable_dmcub_surface_flip; 966 bool usbc_combo_phy_reset_wa; 967 bool enable_dram_clock_change_one_display_vactive; 968 /* TODO - remove once tested */ 969 bool legacy_dp2_lt; 970 bool set_mst_en_for_sst; 971 bool disable_uhbr; 972 bool force_dp2_lt_fallback_method; 973 bool ignore_cable_id; 974 union mem_low_power_enable_options enable_mem_low_power; 975 union root_clock_optimization_options root_clock_optimization; 976 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 977 bool hpo_optimization; 978 bool force_vblank_alignment; 979 980 /* Enable dmub aux for legacy ddc */ 981 bool enable_dmub_aux_for_legacy_ddc; 982 bool disable_fams; 983 enum in_game_fams_config disable_fams_gaming; 984 /* FEC/PSR1 sequence enable delay in 100us */ 985 uint8_t fec_enable_delay_in100us; 986 bool enable_driver_sequence_debug; 987 enum det_size crb_alloc_policy; 988 int crb_alloc_policy_min_disp_count; 989 bool disable_z10; 990 bool enable_z9_disable_interface; 991 bool psr_skip_crtc_disable; 992 uint32_t ips_skip_crtc_disable_mask; 993 union dpia_debug_options dpia_debug; 994 bool disable_fixed_vs_aux_timeout_wa; 995 uint32_t fixed_vs_aux_delay_config_wa; 996 bool force_disable_subvp; 997 bool force_subvp_mclk_switch; 998 bool allow_sw_cursor_fallback; 999 unsigned int force_subvp_num_ways; 1000 unsigned int force_mall_ss_num_ways; 1001 bool alloc_extra_way_for_cursor; 1002 uint32_t subvp_extra_lines; 1003 bool force_usr_allow; 1004 /* uses value at boot and disables switch */ 1005 bool disable_dtb_ref_clk_switch; 1006 bool extended_blank_optimization; 1007 union aux_wake_wa_options aux_wake_wa; 1008 uint32_t mst_start_top_delay; 1009 uint8_t psr_power_use_phy_fsm; 1010 enum dml_hostvm_override_opts dml_hostvm_override; 1011 bool dml_disallow_alternate_prefetch_modes; 1012 bool use_legacy_soc_bb_mechanism; 1013 bool exit_idle_opt_for_cursor_updates; 1014 bool using_dml2; 1015 bool enable_single_display_2to1_odm_policy; 1016 bool enable_double_buffered_dsc_pg_support; 1017 bool enable_dp_dig_pixel_rate_div_policy; 1018 bool using_dml21; 1019 enum lttpr_mode lttpr_mode_override; 1020 unsigned int dsc_delay_factor_wa_x1000; 1021 unsigned int min_prefetch_in_strobe_ns; 1022 bool disable_unbounded_requesting; 1023 bool dig_fifo_off_in_blank; 1024 bool override_dispclk_programming; 1025 bool otg_crc_db; 1026 bool disallow_dispclk_dppclk_ds; 1027 bool disable_fpo_optimizations; 1028 bool support_eDP1_5; 1029 uint32_t fpo_vactive_margin_us; 1030 bool disable_fpo_vactive; 1031 bool disable_boot_optimizations; 1032 bool override_odm_optimization; 1033 bool minimize_dispclk_using_odm; 1034 bool disable_subvp_high_refresh; 1035 bool disable_dp_plus_plus_wa; 1036 uint32_t fpo_vactive_min_active_margin_us; 1037 uint32_t fpo_vactive_max_blank_us; 1038 bool enable_hpo_pg_support; 1039 bool enable_legacy_fast_update; 1040 bool disable_dc_mode_overwrite; 1041 bool replay_skip_crtc_disabled; 1042 bool ignore_pg;/*do nothing, let pmfw control it*/ 1043 bool psp_disabled_wa; 1044 unsigned int ips2_eval_delay_us; 1045 unsigned int ips2_entry_delay_us; 1046 bool optimize_ips_handshake; 1047 bool disable_dmub_reallow_idle; 1048 bool disable_timeout; 1049 bool disable_extblankadj; 1050 bool enable_idle_reg_checks; 1051 unsigned int static_screen_wait_frames; 1052 uint32_t pwm_freq; 1053 bool force_chroma_subsampling_1tap; 1054 unsigned int dcc_meta_propagation_delay_us; 1055 bool disable_422_left_edge_pixel; 1056 bool dml21_force_pstate_method; 1057 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1058 uint32_t dml21_disable_pstate_method_mask; 1059 union fw_assisted_mclk_switch_version fams_version; 1060 union dmub_fams2_global_feature_config fams2_config; 1061 bool enable_legacy_clock_update; 1062 unsigned int force_cositing; 1063 unsigned int disable_spl; 1064 unsigned int force_easf; 1065 unsigned int force_sharpness; 1066 unsigned int force_sharpness_level; 1067 unsigned int force_lls; 1068 bool notify_dpia_hr_bw; 1069 bool enable_ips_visual_confirm; 1070 unsigned int sharpen_policy; 1071 unsigned int scale_to_sharpness_policy; 1072 bool skip_full_updated_if_possible; 1073 unsigned int enable_oled_edp_power_up_opt; 1074 bool enable_hblank_borrow; 1075 }; 1076 1077 1078 /* Generic structure that can be used to query properties of DC. More fields 1079 * can be added as required. 1080 */ 1081 struct dc_current_properties { 1082 unsigned int cursor_size_limit; 1083 }; 1084 1085 enum frame_buffer_mode { 1086 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1087 FRAME_BUFFER_MODE_ZFB_ONLY, 1088 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1089 } ; 1090 1091 struct dchub_init_data { 1092 int64_t zfb_phys_addr_base; 1093 int64_t zfb_mc_base_addr; 1094 uint64_t zfb_size_in_byte; 1095 enum frame_buffer_mode fb_mode; 1096 bool dchub_initialzied; 1097 bool dchub_info_valid; 1098 }; 1099 1100 struct dml2_soc_bb; 1101 1102 struct dc_init_data { 1103 struct hw_asic_id asic_id; 1104 void *driver; /* ctx */ 1105 struct cgs_device *cgs_device; 1106 struct dc_bounding_box_overrides bb_overrides; 1107 1108 int num_virtual_links; 1109 /* 1110 * If 'vbios_override' not NULL, it will be called instead 1111 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1112 */ 1113 struct dc_bios *vbios_override; 1114 enum dce_environment dce_environment; 1115 1116 struct dmub_offload_funcs *dmub_if; 1117 struct dc_reg_helper_state *dmub_offload; 1118 1119 struct dc_config flags; 1120 uint64_t log_mask; 1121 1122 struct dpcd_vendor_signature vendor_signature; 1123 bool force_smu_not_present; 1124 /* 1125 * IP offset for run time initializaion of register addresses 1126 * 1127 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1128 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1129 * before them. 1130 */ 1131 uint32_t *dcn_reg_offsets; 1132 uint32_t *nbio_reg_offsets; 1133 uint32_t *clk_reg_offsets; 1134 struct dml2_soc_bb *bb_from_dmub; 1135 }; 1136 1137 struct dc_callback_init { 1138 struct cp_psp cp_psp; 1139 }; 1140 1141 struct dc *dc_create(const struct dc_init_data *init_params); 1142 void dc_hardware_init(struct dc *dc); 1143 1144 int dc_get_vmid_use_vector(struct dc *dc); 1145 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1146 /* Returns the number of vmids supported */ 1147 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1148 void dc_init_callbacks(struct dc *dc, 1149 const struct dc_callback_init *init_params); 1150 void dc_deinit_callbacks(struct dc *dc); 1151 void dc_destroy(struct dc **dc); 1152 1153 /* Surface Interfaces */ 1154 1155 enum { 1156 TRANSFER_FUNC_POINTS = 1025 1157 }; 1158 1159 struct dc_hdr_static_metadata { 1160 /* display chromaticities and white point in units of 0.00001 */ 1161 unsigned int chromaticity_green_x; 1162 unsigned int chromaticity_green_y; 1163 unsigned int chromaticity_blue_x; 1164 unsigned int chromaticity_blue_y; 1165 unsigned int chromaticity_red_x; 1166 unsigned int chromaticity_red_y; 1167 unsigned int chromaticity_white_point_x; 1168 unsigned int chromaticity_white_point_y; 1169 1170 uint32_t min_luminance; 1171 uint32_t max_luminance; 1172 uint32_t maximum_content_light_level; 1173 uint32_t maximum_frame_average_light_level; 1174 }; 1175 1176 enum dc_transfer_func_type { 1177 TF_TYPE_PREDEFINED, 1178 TF_TYPE_DISTRIBUTED_POINTS, 1179 TF_TYPE_BYPASS, 1180 TF_TYPE_HWPWL 1181 }; 1182 1183 struct dc_transfer_func_distributed_points { 1184 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1185 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1186 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1187 1188 uint16_t end_exponent; 1189 uint16_t x_point_at_y1_red; 1190 uint16_t x_point_at_y1_green; 1191 uint16_t x_point_at_y1_blue; 1192 }; 1193 1194 enum dc_transfer_func_predefined { 1195 TRANSFER_FUNCTION_SRGB, 1196 TRANSFER_FUNCTION_BT709, 1197 TRANSFER_FUNCTION_PQ, 1198 TRANSFER_FUNCTION_LINEAR, 1199 TRANSFER_FUNCTION_UNITY, 1200 TRANSFER_FUNCTION_HLG, 1201 TRANSFER_FUNCTION_HLG12, 1202 TRANSFER_FUNCTION_GAMMA22, 1203 TRANSFER_FUNCTION_GAMMA24, 1204 TRANSFER_FUNCTION_GAMMA26 1205 }; 1206 1207 1208 struct dc_transfer_func { 1209 struct kref refcount; 1210 enum dc_transfer_func_type type; 1211 enum dc_transfer_func_predefined tf; 1212 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1213 uint32_t sdr_ref_white_level; 1214 union { 1215 struct pwl_params pwl; 1216 struct dc_transfer_func_distributed_points tf_pts; 1217 }; 1218 }; 1219 1220 1221 union dc_3dlut_state { 1222 struct { 1223 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1224 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1225 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1226 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1227 uint32_t mpc_rmu1_mux:4; 1228 uint32_t mpc_rmu2_mux:4; 1229 uint32_t reserved:15; 1230 } bits; 1231 uint32_t raw; 1232 }; 1233 1234 1235 struct dc_3dlut { 1236 struct kref refcount; 1237 struct tetrahedral_params lut_3d; 1238 struct fixed31_32 hdr_multiplier; 1239 union dc_3dlut_state state; 1240 }; 1241 /* 1242 * This structure is filled in by dc_surface_get_status and contains 1243 * the last requested address and the currently active address so the called 1244 * can determine if there are any outstanding flips 1245 */ 1246 struct dc_plane_status { 1247 struct dc_plane_address requested_address; 1248 struct dc_plane_address current_address; 1249 bool is_flip_pending; 1250 bool is_right_eye; 1251 }; 1252 1253 union surface_update_flags { 1254 1255 struct { 1256 uint32_t addr_update:1; 1257 /* Medium updates */ 1258 uint32_t dcc_change:1; 1259 uint32_t color_space_change:1; 1260 uint32_t horizontal_mirror_change:1; 1261 uint32_t per_pixel_alpha_change:1; 1262 uint32_t global_alpha_change:1; 1263 uint32_t hdr_mult:1; 1264 uint32_t rotation_change:1; 1265 uint32_t swizzle_change:1; 1266 uint32_t scaling_change:1; 1267 uint32_t position_change:1; 1268 uint32_t in_transfer_func_change:1; 1269 uint32_t input_csc_change:1; 1270 uint32_t coeff_reduction_change:1; 1271 uint32_t output_tf_change:1; 1272 uint32_t pixel_format_change:1; 1273 uint32_t plane_size_change:1; 1274 uint32_t gamut_remap_change:1; 1275 1276 /* Full updates */ 1277 uint32_t new_plane:1; 1278 uint32_t bpp_change:1; 1279 uint32_t gamma_change:1; 1280 uint32_t bandwidth_change:1; 1281 uint32_t clock_change:1; 1282 uint32_t stereo_format_change:1; 1283 uint32_t lut_3d:1; 1284 uint32_t tmz_changed:1; 1285 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1286 uint32_t full_update:1; 1287 uint32_t sdr_white_level_nits:1; 1288 } bits; 1289 1290 uint32_t raw; 1291 }; 1292 1293 #define DC_REMOVE_PLANE_POINTERS 1 1294 1295 struct dc_plane_state { 1296 struct dc_plane_address address; 1297 struct dc_plane_flip_time time; 1298 bool triplebuffer_flips; 1299 struct scaling_taps scaling_quality; 1300 struct rect src_rect; 1301 struct rect dst_rect; 1302 struct rect clip_rect; 1303 1304 struct plane_size plane_size; 1305 union dc_tiling_info tiling_info; 1306 1307 struct dc_plane_dcc_param dcc; 1308 1309 struct dc_gamma gamma_correction; 1310 struct dc_transfer_func in_transfer_func; 1311 struct dc_bias_and_scale bias_and_scale; 1312 struct dc_csc_transform input_csc_color_matrix; 1313 struct fixed31_32 coeff_reduction_factor; 1314 struct fixed31_32 hdr_mult; 1315 struct colorspace_transform gamut_remap_matrix; 1316 1317 // TODO: No longer used, remove 1318 struct dc_hdr_static_metadata hdr_static_ctx; 1319 1320 enum dc_color_space color_space; 1321 1322 struct dc_3dlut lut3d_func; 1323 struct dc_transfer_func in_shaper_func; 1324 struct dc_transfer_func blend_tf; 1325 1326 struct dc_transfer_func *gamcor_tf; 1327 enum surface_pixel_format format; 1328 enum dc_rotation_angle rotation; 1329 enum plane_stereo_format stereo_format; 1330 1331 bool is_tiling_rotated; 1332 bool per_pixel_alpha; 1333 bool pre_multiplied_alpha; 1334 bool global_alpha; 1335 int global_alpha_value; 1336 bool visible; 1337 bool flip_immediate; 1338 bool horizontal_mirror; 1339 int layer_index; 1340 1341 union surface_update_flags update_flags; 1342 bool flip_int_enabled; 1343 bool skip_manual_trigger; 1344 1345 /* private to DC core */ 1346 struct dc_plane_status status; 1347 struct dc_context *ctx; 1348 1349 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1350 bool force_full_update; 1351 1352 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1353 1354 /* private to dc_surface.c */ 1355 enum dc_irq_source irq_source; 1356 struct kref refcount; 1357 struct tg_color visual_confirm_color; 1358 1359 bool is_statically_allocated; 1360 enum chroma_cositing cositing; 1361 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1362 bool mcm_lut1d_enable; 1363 struct dc_cm2_func_luts mcm_luts; 1364 bool lut_bank_a; 1365 enum mpcc_movable_cm_location mcm_location; 1366 struct dc_csc_transform cursor_csc_color_matrix; 1367 bool adaptive_sharpness_en; 1368 int adaptive_sharpness_policy; 1369 int sharpness_level; 1370 enum linear_light_scaling linear_light_scaling; 1371 unsigned int sdr_white_level_nits; 1372 }; 1373 1374 struct dc_plane_info { 1375 struct plane_size plane_size; 1376 union dc_tiling_info tiling_info; 1377 struct dc_plane_dcc_param dcc; 1378 enum surface_pixel_format format; 1379 enum dc_rotation_angle rotation; 1380 enum plane_stereo_format stereo_format; 1381 enum dc_color_space color_space; 1382 bool horizontal_mirror; 1383 bool visible; 1384 bool per_pixel_alpha; 1385 bool pre_multiplied_alpha; 1386 bool global_alpha; 1387 int global_alpha_value; 1388 bool input_csc_enabled; 1389 int layer_index; 1390 enum chroma_cositing cositing; 1391 }; 1392 1393 #include "dc_stream.h" 1394 1395 struct dc_scratch_space { 1396 /* used to temporarily backup plane states of a stream during 1397 * dc update. The reason is that plane states are overwritten 1398 * with surface updates in dc update. Once they are overwritten 1399 * current state is no longer valid. We want to temporarily 1400 * store current value in plane states so we can still recover 1401 * a valid current state during dc update. 1402 */ 1403 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1404 1405 struct dc_stream_state stream_state; 1406 }; 1407 1408 struct dc { 1409 struct dc_debug_options debug; 1410 struct dc_versions versions; 1411 struct dc_caps caps; 1412 struct dc_cap_funcs cap_funcs; 1413 struct dc_config config; 1414 struct dc_bounding_box_overrides bb_overrides; 1415 struct dc_bug_wa work_arounds; 1416 struct dc_context *ctx; 1417 struct dc_phy_addr_space_config vm_pa_config; 1418 1419 uint8_t link_count; 1420 struct dc_link *links[MAX_LINKS]; 1421 struct link_service *link_srv; 1422 1423 struct dc_state *current_state; 1424 struct resource_pool *res_pool; 1425 1426 struct clk_mgr *clk_mgr; 1427 1428 /* Display Engine Clock levels */ 1429 struct dm_pp_clock_levels sclk_lvls; 1430 1431 /* Inputs into BW and WM calculations. */ 1432 struct bw_calcs_dceip *bw_dceip; 1433 struct bw_calcs_vbios *bw_vbios; 1434 struct dcn_soc_bounding_box *dcn_soc; 1435 struct dcn_ip_params *dcn_ip; 1436 struct display_mode_lib dml; 1437 1438 /* HW functions */ 1439 struct hw_sequencer_funcs hwss; 1440 struct dce_hwseq *hwseq; 1441 1442 /* Require to optimize clocks and bandwidth for added/removed planes */ 1443 bool optimized_required; 1444 bool wm_optimized_required; 1445 bool idle_optimizations_allowed; 1446 bool enable_c20_dtm_b0; 1447 1448 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1449 1450 /* FBC compressor */ 1451 struct compressor *fbc_compressor; 1452 1453 struct dc_debug_data debug_data; 1454 struct dpcd_vendor_signature vendor_signature; 1455 1456 const char *build_id; 1457 struct vm_helper *vm_helper; 1458 1459 uint32_t *dcn_reg_offsets; 1460 uint32_t *nbio_reg_offsets; 1461 uint32_t *clk_reg_offsets; 1462 1463 /* Scratch memory */ 1464 struct { 1465 struct { 1466 /* 1467 * For matching clock_limits table in driver with table 1468 * from PMFW. 1469 */ 1470 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1471 } update_bw_bounding_box; 1472 struct dc_scratch_space current_state; 1473 struct dc_scratch_space new_state; 1474 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1475 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1476 } scratch; 1477 1478 struct dml2_configuration_options dml2_options; 1479 struct dml2_configuration_options dml2_tmp; 1480 enum dc_acpi_cm_power_state power_state; 1481 1482 }; 1483 1484 struct dc_scaling_info { 1485 struct rect src_rect; 1486 struct rect dst_rect; 1487 struct rect clip_rect; 1488 struct scaling_taps scaling_quality; 1489 }; 1490 1491 struct dc_fast_update { 1492 const struct dc_flip_addrs *flip_addr; 1493 const struct dc_gamma *gamma; 1494 const struct colorspace_transform *gamut_remap_matrix; 1495 const struct dc_csc_transform *input_csc_color_matrix; 1496 const struct fixed31_32 *coeff_reduction_factor; 1497 struct dc_transfer_func *out_transfer_func; 1498 struct dc_csc_transform *output_csc_transform; 1499 const struct dc_csc_transform *cursor_csc_color_matrix; 1500 }; 1501 1502 struct dc_surface_update { 1503 struct dc_plane_state *surface; 1504 1505 /* isr safe update parameters. null means no updates */ 1506 const struct dc_flip_addrs *flip_addr; 1507 const struct dc_plane_info *plane_info; 1508 const struct dc_scaling_info *scaling_info; 1509 struct fixed31_32 hdr_mult; 1510 /* following updates require alloc/sleep/spin that is not isr safe, 1511 * null means no updates 1512 */ 1513 const struct dc_gamma *gamma; 1514 const struct dc_transfer_func *in_transfer_func; 1515 1516 const struct dc_csc_transform *input_csc_color_matrix; 1517 const struct fixed31_32 *coeff_reduction_factor; 1518 const struct dc_transfer_func *func_shaper; 1519 const struct dc_3dlut *lut3d_func; 1520 const struct dc_transfer_func *blend_tf; 1521 const struct colorspace_transform *gamut_remap_matrix; 1522 /* 1523 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1524 * 1525 * change cm2_params.component_settings: Full update 1526 * change cm2_params.cm2_luts: Fast update 1527 */ 1528 const struct dc_cm2_parameters *cm2_params; 1529 const struct dc_csc_transform *cursor_csc_color_matrix; 1530 unsigned int sdr_white_level_nits; 1531 struct dc_bias_and_scale bias_and_scale; 1532 }; 1533 1534 /* 1535 * Create a new surface with default parameters; 1536 */ 1537 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1538 void dc_gamma_release(struct dc_gamma **dc_gamma); 1539 struct dc_gamma *dc_create_gamma(void); 1540 1541 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1542 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1543 struct dc_transfer_func *dc_create_transfer_func(void); 1544 1545 struct dc_3dlut *dc_create_3dlut_func(void); 1546 void dc_3dlut_func_release(struct dc_3dlut *lut); 1547 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1548 1549 void dc_post_update_surfaces_to_stream( 1550 struct dc *dc); 1551 1552 #include "dc_stream.h" 1553 1554 /** 1555 * struct dc_validation_set - Struct to store surface/stream associations for validation 1556 */ 1557 struct dc_validation_set { 1558 /** 1559 * @stream: Stream state properties 1560 */ 1561 struct dc_stream_state *stream; 1562 1563 /** 1564 * @plane_states: Surface state 1565 */ 1566 struct dc_plane_state *plane_states[MAX_SURFACES]; 1567 1568 /** 1569 * @plane_count: Total of active planes 1570 */ 1571 uint8_t plane_count; 1572 }; 1573 1574 bool dc_validate_boot_timing(const struct dc *dc, 1575 const struct dc_sink *sink, 1576 struct dc_crtc_timing *crtc_timing); 1577 1578 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1579 1580 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1581 1582 enum dc_status dc_validate_with_context(struct dc *dc, 1583 const struct dc_validation_set set[], 1584 int set_count, 1585 struct dc_state *context, 1586 bool fast_validate); 1587 1588 bool dc_set_generic_gpio_for_stereo(bool enable, 1589 struct gpio_service *gpio_service); 1590 1591 /* 1592 * fast_validate: we return after determining if we can support the new state, 1593 * but before we populate the programming info 1594 */ 1595 enum dc_status dc_validate_global_state( 1596 struct dc *dc, 1597 struct dc_state *new_ctx, 1598 bool fast_validate); 1599 1600 bool dc_acquire_release_mpc_3dlut( 1601 struct dc *dc, bool acquire, 1602 struct dc_stream_state *stream, 1603 struct dc_3dlut **lut, 1604 struct dc_transfer_func **shaper); 1605 1606 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1607 void get_audio_check(struct audio_info *aud_modes, 1608 struct audio_check *aud_chk); 1609 1610 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1611 void populate_fast_updates(struct dc_fast_update *fast_update, 1612 struct dc_surface_update *srf_updates, 1613 int surface_count, 1614 struct dc_stream_update *stream_update); 1615 /* 1616 * Set up streams and links associated to drive sinks 1617 * The streams parameter is an absolute set of all active streams. 1618 * 1619 * After this call: 1620 * Phy, Encoder, Timing Generator are programmed and enabled. 1621 * New streams are enabled with blank stream; no memory read. 1622 */ 1623 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1624 1625 1626 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1627 struct dc_stream_state *stream, 1628 int mpcc_inst); 1629 1630 1631 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1632 1633 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1634 1635 /* The function returns minimum bandwidth required to drive a given timing 1636 * return - minimum required timing bandwidth in kbps. 1637 */ 1638 uint32_t dc_bandwidth_in_kbps_from_timing( 1639 const struct dc_crtc_timing *timing, 1640 const enum dc_link_encoding_format link_encoding); 1641 1642 /* Link Interfaces */ 1643 /* 1644 * A link contains one or more sinks and their connected status. 1645 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1646 */ 1647 struct dc_link { 1648 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1649 unsigned int sink_count; 1650 struct dc_sink *local_sink; 1651 unsigned int link_index; 1652 enum dc_connection_type type; 1653 enum signal_type connector_signal; 1654 enum dc_irq_source irq_source_hpd; 1655 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1656 1657 bool is_hpd_filter_disabled; 1658 bool dp_ss_off; 1659 1660 /** 1661 * @link_state_valid: 1662 * 1663 * If there is no link and local sink, this variable should be set to 1664 * false. Otherwise, it should be set to true; usually, the function 1665 * core_link_enable_stream sets this field to true. 1666 */ 1667 bool link_state_valid; 1668 bool aux_access_disabled; 1669 bool sync_lt_in_progress; 1670 bool skip_stream_reenable; 1671 bool is_internal_display; 1672 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1673 bool is_dig_mapping_flexible; 1674 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1675 bool is_hpd_pending; /* Indicates a new received hpd */ 1676 1677 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1678 * for every link training. This is incompatible with DP LL compliance automation, 1679 * which expects the same link settings to be used every retry on a link loss. 1680 * This flag is used to skip the fallback when link loss occurs during automation. 1681 */ 1682 bool skip_fallback_on_link_loss; 1683 1684 bool edp_sink_present; 1685 1686 struct dp_trace dp_trace; 1687 1688 /* caps is the same as reported_link_cap. link_traing use 1689 * reported_link_cap. Will clean up. TODO 1690 */ 1691 struct dc_link_settings reported_link_cap; 1692 struct dc_link_settings verified_link_cap; 1693 struct dc_link_settings cur_link_settings; 1694 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1695 struct dc_link_settings preferred_link_setting; 1696 /* preferred_training_settings are override values that 1697 * come from DM. DM is responsible for the memory 1698 * management of the override pointers. 1699 */ 1700 struct dc_link_training_overrides preferred_training_settings; 1701 struct dp_audio_test_data audio_test_data; 1702 1703 uint8_t ddc_hw_inst; 1704 1705 uint8_t hpd_src; 1706 1707 uint8_t link_enc_hw_inst; 1708 /* DIG link encoder ID. Used as index in link encoder resource pool. 1709 * For links with fixed mapping to DIG, this is not changed after dc_link 1710 * object creation. 1711 */ 1712 enum engine_id eng_id; 1713 enum engine_id dpia_preferred_eng_id; 1714 1715 bool test_pattern_enabled; 1716 /* Pending/Current test pattern are only used to perform and track 1717 * FIXED_VS retimer test pattern/lane adjustment override state. 1718 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1719 * to perform specific lane adjust overrides before setting certain 1720 * PHY test patterns. In cases when lane adjust and set test pattern 1721 * calls are not performed atomically (i.e. performing link training), 1722 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1723 * and current_test_pattern will contain required context for any future 1724 * set pattern/set lane adjust to transition between override state(s). 1725 * */ 1726 enum dp_test_pattern current_test_pattern; 1727 enum dp_test_pattern pending_test_pattern; 1728 1729 union compliance_test_state compliance_test_state; 1730 1731 void *priv; 1732 1733 struct ddc_service *ddc; 1734 1735 enum dp_panel_mode panel_mode; 1736 bool aux_mode; 1737 1738 /* Private to DC core */ 1739 1740 const struct dc *dc; 1741 1742 struct dc_context *ctx; 1743 1744 struct panel_cntl *panel_cntl; 1745 struct link_encoder *link_enc; 1746 struct graphics_object_id link_id; 1747 /* Endpoint type distinguishes display endpoints which do not have entries 1748 * in the BIOS connector table from those that do. Helps when tracking link 1749 * encoder to display endpoint assignments. 1750 */ 1751 enum display_endpoint_type ep_type; 1752 union ddi_channel_mapping ddi_channel_mapping; 1753 struct connector_device_tag_info device_tag; 1754 struct dpcd_caps dpcd_caps; 1755 uint32_t dongle_max_pix_clk; 1756 unsigned short chip_caps; 1757 unsigned int dpcd_sink_count; 1758 struct hdcp_caps hdcp_caps; 1759 enum edp_revision edp_revision; 1760 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1761 1762 struct psr_settings psr_settings; 1763 struct replay_settings replay_settings; 1764 1765 /* Drive settings read from integrated info table */ 1766 struct dc_lane_settings bios_forced_drive_settings; 1767 1768 /* Vendor specific LTTPR workaround variables */ 1769 uint8_t vendor_specific_lttpr_link_rate_wa; 1770 bool apply_vendor_specific_lttpr_link_rate_wa; 1771 1772 /* MST record stream using this link */ 1773 struct link_flags { 1774 bool dp_keep_receiver_powered; 1775 bool dp_skip_DID2; 1776 bool dp_skip_reset_segment; 1777 bool dp_skip_fs_144hz; 1778 bool dp_mot_reset_segment; 1779 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1780 bool dpia_mst_dsc_always_on; 1781 /* Forced DPIA into TBT3 compatibility mode. */ 1782 bool dpia_forced_tbt3_mode; 1783 bool dongle_mode_timing_override; 1784 bool blank_stream_on_ocs_change; 1785 bool read_dpcd204h_on_irq_hpd; 1786 } wa_flags; 1787 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1788 1789 struct dc_link_status link_status; 1790 struct dprx_states dprx_states; 1791 1792 struct gpio *hpd_gpio; 1793 enum dc_link_fec_state fec_state; 1794 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1795 1796 struct dc_panel_config panel_config; 1797 struct phy_state phy_state; 1798 // BW ALLOCATON USB4 ONLY 1799 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1800 bool skip_implict_edp_power_control; 1801 enum backlight_control_type backlight_control_type; 1802 }; 1803 1804 /* Return an enumerated dc_link. 1805 * dc_link order is constant and determined at 1806 * boot time. They cannot be created or destroyed. 1807 * Use dc_get_caps() to get number of links. 1808 */ 1809 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1810 1811 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1812 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1813 const struct dc_link *link, 1814 unsigned int *inst_out); 1815 1816 /* Return an array of link pointers to edp links. */ 1817 void dc_get_edp_links(const struct dc *dc, 1818 struct dc_link **edp_links, 1819 int *edp_num); 1820 1821 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1822 bool powerOn); 1823 1824 /* The function initiates detection handshake over the given link. It first 1825 * determines if there are display connections over the link. If so it initiates 1826 * detection protocols supported by the connected receiver device. The function 1827 * contains protocol specific handshake sequences which are sometimes mandatory 1828 * to establish a proper connection between TX and RX. So it is always 1829 * recommended to call this function as the first link operation upon HPD event 1830 * or power up event. Upon completion, the function will update link structure 1831 * in place based on latest RX capabilities. The function may also cause dpms 1832 * to be reset to off for all currently enabled streams to the link. It is DM's 1833 * responsibility to serialize detection and DPMS updates. 1834 * 1835 * @reason - Indicate which event triggers this detection. dc may customize 1836 * detection flow depending on the triggering events. 1837 * return false - if detection is not fully completed. This could happen when 1838 * there is an unrecoverable error during detection or detection is partially 1839 * completed (detection has been delegated to dm mst manager ie. 1840 * link->connection_type == dc_connection_mst_branch when returning false). 1841 * return true - detection is completed, link has been fully updated with latest 1842 * detection result. 1843 */ 1844 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1845 1846 struct dc_sink_init_data; 1847 1848 /* When link connection type is dc_connection_mst_branch, remote sink can be 1849 * added to the link. The interface creates a remote sink and associates it with 1850 * current link. The sink will be retained by link until remove remote sink is 1851 * called. 1852 * 1853 * @dc_link - link the remote sink will be added to. 1854 * @edid - byte array of EDID raw data. 1855 * @len - size of the edid in byte 1856 * @init_data - 1857 */ 1858 struct dc_sink *dc_link_add_remote_sink( 1859 struct dc_link *dc_link, 1860 const uint8_t *edid, 1861 int len, 1862 struct dc_sink_init_data *init_data); 1863 1864 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1865 * @link - link the sink should be removed from 1866 * @sink - sink to be removed. 1867 */ 1868 void dc_link_remove_remote_sink( 1869 struct dc_link *link, 1870 struct dc_sink *sink); 1871 1872 /* Enable HPD interrupt handler for a given link */ 1873 void dc_link_enable_hpd(const struct dc_link *link); 1874 1875 /* Disable HPD interrupt handler for a given link */ 1876 void dc_link_disable_hpd(const struct dc_link *link); 1877 1878 /* determine if there is a sink connected to the link 1879 * 1880 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1881 * return - false if an unexpected error occurs, true otherwise. 1882 * 1883 * NOTE: This function doesn't detect downstream sink connections i.e 1884 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1885 * return dc_connection_single if the branch device is connected despite of 1886 * downstream sink's connection status. 1887 */ 1888 bool dc_link_detect_connection_type(struct dc_link *link, 1889 enum dc_connection_type *type); 1890 1891 /* query current hpd pin value 1892 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1893 * 1894 */ 1895 bool dc_link_get_hpd_state(struct dc_link *link); 1896 1897 /* Getter for cached link status from given link */ 1898 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1899 1900 /* enable/disable hardware HPD filter. 1901 * 1902 * @link - The link the HPD pin is associated with. 1903 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1904 * handler once after no HPD change has been detected within dc default HPD 1905 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1906 * pulses within default HPD interval, no HPD event will be received until HPD 1907 * toggles have stopped. Then HPD event will be queued to irq handler once after 1908 * dc default HPD filtering interval since last HPD event. 1909 * 1910 * @enable = false - disable hardware HPD filter. HPD event will be queued 1911 * immediately to irq handler after no HPD change has been detected within 1912 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1913 */ 1914 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1915 1916 /* submit i2c read/write payloads through ddc channel 1917 * @link_index - index to a link with ddc in i2c mode 1918 * @cmd - i2c command structure 1919 * return - true if success, false otherwise. 1920 */ 1921 bool dc_submit_i2c( 1922 struct dc *dc, 1923 uint32_t link_index, 1924 struct i2c_command *cmd); 1925 1926 /* submit i2c read/write payloads through oem channel 1927 * @link_index - index to a link with ddc in i2c mode 1928 * @cmd - i2c command structure 1929 * return - true if success, false otherwise. 1930 */ 1931 bool dc_submit_i2c_oem( 1932 struct dc *dc, 1933 struct i2c_command *cmd); 1934 1935 enum aux_return_code_type; 1936 /* Attempt to transfer the given aux payload. This function does not perform 1937 * retries or handle error states. The reply is returned in the payload->reply 1938 * and the result through operation_result. Returns the number of bytes 1939 * transferred,or -1 on a failure. 1940 */ 1941 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1942 struct aux_payload *payload, 1943 enum aux_return_code_type *operation_result); 1944 1945 bool dc_is_oem_i2c_device_present( 1946 struct dc *dc, 1947 size_t slave_address 1948 ); 1949 1950 /* return true if the connected receiver supports the hdcp version */ 1951 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1952 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1953 1954 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1955 * 1956 * TODO - When defer_handling is true the function will have a different purpose. 1957 * It no longer does complete hpd rx irq handling. We should create a separate 1958 * interface specifically for this case. 1959 * 1960 * Return: 1961 * true - Downstream port status changed. DM should call DC to do the 1962 * detection. 1963 * false - no change in Downstream port status. No further action required 1964 * from DM. 1965 */ 1966 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1967 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1968 bool defer_handling, bool *has_left_work); 1969 /* handle DP specs define test automation sequence*/ 1970 void dc_link_dp_handle_automated_test(struct dc_link *link); 1971 1972 /* handle DP Link loss sequence and try to recover RX link loss with best 1973 * effort 1974 */ 1975 void dc_link_dp_handle_link_loss(struct dc_link *link); 1976 1977 /* Determine if hpd rx irq should be handled or ignored 1978 * return true - hpd rx irq should be handled. 1979 * return false - it is safe to ignore hpd rx irq event 1980 */ 1981 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1982 1983 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1984 * @link - link the hpd irq data associated with 1985 * @hpd_irq_dpcd_data - input hpd irq data 1986 * return - true if hpd irq data indicates a link lost 1987 */ 1988 bool dc_link_check_link_loss_status(struct dc_link *link, 1989 union hpd_irq_data *hpd_irq_dpcd_data); 1990 1991 /* Read hpd rx irq data from a given link 1992 * @link - link where the hpd irq data should be read from 1993 * @irq_data - output hpd irq data 1994 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1995 * read has failed. 1996 */ 1997 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1998 struct dc_link *link, 1999 union hpd_irq_data *irq_data); 2000 2001 /* The function clears recorded DP RX states in the link. DM should call this 2002 * function when it is resuming from S3 power state to previously connected links. 2003 * 2004 * TODO - in the future we should consider to expand link resume interface to 2005 * support clearing previous rx states. So we don't have to rely on dm to call 2006 * this interface explicitly. 2007 */ 2008 void dc_link_clear_dprx_states(struct dc_link *link); 2009 2010 /* Destruct the mst topology of the link and reset the allocated payload table 2011 * 2012 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2013 * still wants to reset MST topology on an unplug event */ 2014 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2015 2016 /* The function calculates effective DP link bandwidth when a given link is 2017 * using the given link settings. 2018 * 2019 * return - total effective link bandwidth in kbps. 2020 */ 2021 uint32_t dc_link_bandwidth_kbps( 2022 const struct dc_link *link, 2023 const struct dc_link_settings *link_setting); 2024 2025 /* The function takes a snapshot of current link resource allocation state 2026 * @dc: pointer to dc of the dm calling this 2027 * @map: a dc link resource snapshot defined internally to dc. 2028 * 2029 * DM needs to capture a snapshot of current link resource allocation mapping 2030 * and store it in its persistent storage. 2031 * 2032 * Some of the link resource is using first come first serve policy. 2033 * The allocation mapping depends on original hotplug order. This information 2034 * is lost after driver is loaded next time. The snapshot is used in order to 2035 * restore link resource to its previous state so user will get consistent 2036 * link capability allocation across reboot. 2037 * 2038 */ 2039 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2040 2041 /* This function restores link resource allocation state from a snapshot 2042 * @dc: pointer to dc of the dm calling this 2043 * @map: a dc link resource snapshot defined internally to dc. 2044 * 2045 * DM needs to call this function after initial link detection on boot and 2046 * before first commit streams to restore link resource allocation state 2047 * from previous boot session. 2048 * 2049 * Some of the link resource is using first come first serve policy. 2050 * The allocation mapping depends on original hotplug order. This information 2051 * is lost after driver is loaded next time. The snapshot is used in order to 2052 * restore link resource to its previous state so user will get consistent 2053 * link capability allocation across reboot. 2054 * 2055 */ 2056 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2057 2058 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2059 * interface i.e stream_update->dsc_config 2060 */ 2061 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2062 2063 /* translate a raw link rate data to bandwidth in kbps */ 2064 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2065 2066 /* determine the optimal bandwidth given link and required bw. 2067 * @link - current detected link 2068 * @req_bw - requested bandwidth in kbps 2069 * @link_settings - returned most optimal link settings that can fit the 2070 * requested bandwidth 2071 * return - false if link can't support requested bandwidth, true if link 2072 * settings is found. 2073 */ 2074 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2075 struct dc_link_settings *link_settings, 2076 uint32_t req_bw); 2077 2078 /* return the max dp link settings can be driven by the link without considering 2079 * connected RX device and its capability 2080 */ 2081 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2082 struct dc_link_settings *max_link_enc_cap); 2083 2084 /* determine when the link is driving MST mode, what DP link channel coding 2085 * format will be used. The decision will remain unchanged until next HPD event. 2086 * 2087 * @link - a link with DP RX connection 2088 * return - if stream is committed to this link with MST signal type, type of 2089 * channel coding format dc will choose. 2090 */ 2091 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2092 const struct dc_link *link); 2093 2094 /* get max dp link settings the link can enable with all things considered. (i.e 2095 * TX/RX/Cable capabilities and dp override policies. 2096 * 2097 * @link - a link with DP RX connection 2098 * return - max dp link settings the link can enable. 2099 * 2100 */ 2101 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2102 2103 /* Get the highest encoding format that the link supports; highest meaning the 2104 * encoding format which supports the maximum bandwidth. 2105 * 2106 * @link - a link with DP RX connection 2107 * return - highest encoding format link supports. 2108 */ 2109 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2110 2111 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2112 * to a link with dp connector signal type. 2113 * @link - a link with dp connector signal type 2114 * return - true if connected, false otherwise 2115 */ 2116 bool dc_link_is_dp_sink_present(struct dc_link *link); 2117 2118 /* Force DP lane settings update to main-link video signal and notify the change 2119 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2120 * tuning purpose. The interface assumes link has already been enabled with DP 2121 * signal. 2122 * 2123 * @lt_settings - a container structure with desired hw_lane_settings 2124 */ 2125 void dc_link_set_drive_settings(struct dc *dc, 2126 struct link_training_settings *lt_settings, 2127 struct dc_link *link); 2128 2129 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2130 * test or debugging purpose. The test pattern will remain until next un-plug. 2131 * 2132 * @link - active link with DP signal output enabled. 2133 * @test_pattern - desired test pattern to output. 2134 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2135 * @test_pattern_color_space - for video test pattern choose a desired color 2136 * space. 2137 * @p_link_settings - For PHY pattern choose a desired link settings 2138 * @p_custom_pattern - some test pattern will require a custom input to 2139 * customize some pattern details. Otherwise keep it to NULL. 2140 * @cust_pattern_size - size of the custom pattern input. 2141 * 2142 */ 2143 bool dc_link_dp_set_test_pattern( 2144 struct dc_link *link, 2145 enum dp_test_pattern test_pattern, 2146 enum dp_test_pattern_color_space test_pattern_color_space, 2147 const struct link_training_settings *p_link_settings, 2148 const unsigned char *p_custom_pattern, 2149 unsigned int cust_pattern_size); 2150 2151 /* Force DP link settings to always use a specific value until reboot to a 2152 * specific link. If link has already been enabled, the interface will also 2153 * switch to desired link settings immediately. This is a debug interface to 2154 * generic dp issue trouble shooting. 2155 */ 2156 void dc_link_set_preferred_link_settings(struct dc *dc, 2157 struct dc_link_settings *link_setting, 2158 struct dc_link *link); 2159 2160 /* Force DP link to customize a specific link training behavior by overriding to 2161 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2162 * display specific link training issues or apply some display specific 2163 * workaround in link training. 2164 * 2165 * @link_settings - if not NULL, force preferred link settings to the link. 2166 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2167 * will apply this particular override in future link training. If NULL is 2168 * passed in, dc resets previous overrides. 2169 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2170 * training settings. 2171 */ 2172 void dc_link_set_preferred_training_settings(struct dc *dc, 2173 struct dc_link_settings *link_setting, 2174 struct dc_link_training_overrides *lt_overrides, 2175 struct dc_link *link, 2176 bool skip_immediate_retrain); 2177 2178 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2179 bool dc_link_is_fec_supported(const struct dc_link *link); 2180 2181 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2182 * link enablement. 2183 * return - true if FEC should be enabled, false otherwise. 2184 */ 2185 bool dc_link_should_enable_fec(const struct dc_link *link); 2186 2187 /* determine lttpr mode the current link should be enabled with a specific link 2188 * settings. 2189 */ 2190 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2191 struct dc_link_settings *link_setting); 2192 2193 /* Force DP RX to update its power state. 2194 * NOTE: this interface doesn't update dp main-link. Calling this function will 2195 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2196 * RX power state back upon finish DM specific execution requiring DP RX in a 2197 * specific power state. 2198 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2199 * state. 2200 */ 2201 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2202 2203 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2204 * current value read from extended receiver cap from 02200h - 0220Fh. 2205 * Some DP RX has problems of providing accurate DP receiver caps from extended 2206 * field, this interface is a workaround to revert link back to use base caps. 2207 */ 2208 void dc_link_overwrite_extended_receiver_cap( 2209 struct dc_link *link); 2210 2211 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2212 bool wait_for_hpd); 2213 2214 /* Set backlight level of an embedded panel (eDP, LVDS). 2215 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2216 * and 16 bit fractional, where 1.0 is max backlight value. 2217 */ 2218 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2219 struct set_backlight_level_params *backlight_level_params); 2220 2221 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2222 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2223 bool isHDR, 2224 uint32_t backlight_millinits, 2225 uint32_t transition_time_in_ms); 2226 2227 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2228 uint32_t *backlight_millinits, 2229 uint32_t *backlight_millinits_peak); 2230 2231 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2232 2233 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2234 2235 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2236 bool wait, bool force_static, const unsigned int *power_opts); 2237 2238 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2239 2240 bool dc_link_setup_psr(struct dc_link *dc_link, 2241 const struct dc_stream_state *stream, struct psr_config *psr_config, 2242 struct psr_context *psr_context); 2243 2244 /* 2245 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2246 * 2247 * @link: pointer to the dc_link struct instance 2248 * @enable: enable(active) or disable(inactive) replay 2249 * @wait: state transition need to wait the active set completed. 2250 * @force_static: force disable(inactive) the replay 2251 * @power_opts: set power optimazation parameters to DMUB. 2252 * 2253 * return: allow Replay active will return true, else will return false. 2254 */ 2255 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2256 bool wait, bool force_static, const unsigned int *power_opts); 2257 2258 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2259 2260 /* On eDP links this function call will stall until T12 has elapsed. 2261 * If the panel is not in power off state, this function will return 2262 * immediately. 2263 */ 2264 bool dc_link_wait_for_t12(struct dc_link *link); 2265 2266 /* Determine if dp trace has been initialized to reflect upto date result * 2267 * return - true if trace is initialized and has valid data. False dp trace 2268 * doesn't have valid result. 2269 */ 2270 bool dc_dp_trace_is_initialized(struct dc_link *link); 2271 2272 /* Query a dp trace flag to indicate if the current dp trace data has been 2273 * logged before 2274 */ 2275 bool dc_dp_trace_is_logged(struct dc_link *link, 2276 bool in_detection); 2277 2278 /* Set dp trace flag to indicate whether DM has already logged the current dp 2279 * trace data. DM can set is_logged to true upon logging and check 2280 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2281 */ 2282 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2283 bool in_detection, 2284 bool is_logged); 2285 2286 /* Obtain driver time stamp for last dp link training end. The time stamp is 2287 * formatted based on dm_get_timestamp DM function. 2288 * @in_detection - true to get link training end time stamp of last link 2289 * training in detection sequence. false to get link training end time stamp 2290 * of last link training in commit (dpms) sequence 2291 */ 2292 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2293 bool in_detection); 2294 2295 /* Get how many link training attempts dc has done with latest sequence. 2296 * @in_detection - true to get link training count of last link 2297 * training in detection sequence. false to get link training count of last link 2298 * training in commit (dpms) sequence 2299 */ 2300 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2301 bool in_detection); 2302 2303 /* Get how many link loss has happened since last link training attempts */ 2304 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2305 2306 /* 2307 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2308 */ 2309 /* 2310 * Send a request from DP-Tx requesting to allocate BW remotely after 2311 * allocating it locally. This will get processed by CM and a CB function 2312 * will be called. 2313 * 2314 * @link: pointer to the dc_link struct instance 2315 * @req_bw: The requested bw in Kbyte to allocated 2316 * 2317 * return: none 2318 */ 2319 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2320 2321 /* 2322 * Handle function for when the status of the Request above is complete. 2323 * We will find out the result of allocating on CM and update structs. 2324 * 2325 * @link: pointer to the dc_link struct instance 2326 * @bw: Allocated or Estimated BW depending on the result 2327 * @result: Response type 2328 * 2329 * return: none 2330 */ 2331 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2332 uint8_t bw, uint8_t result); 2333 2334 /* 2335 * Handle the USB4 BW Allocation related functionality here: 2336 * Plug => Try to allocate max bw from timing parameters supported by the sink 2337 * Unplug => de-allocate bw 2338 * 2339 * @link: pointer to the dc_link struct instance 2340 * @peak_bw: Peak bw used by the link/sink 2341 * 2342 * return: allocated bw else return 0 2343 */ 2344 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2345 struct dc_link *link, int peak_bw); 2346 2347 /* 2348 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2349 * available BW for each host router 2350 * 2351 * @dc: pointer to dc struct 2352 * @stream: pointer to all possible streams 2353 * @count: number of valid DPIA streams 2354 * 2355 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2356 */ 2357 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2358 const unsigned int count); 2359 2360 /* Sink Interfaces - A sink corresponds to a display output device */ 2361 2362 struct dc_container_id { 2363 // 128bit GUID in binary form 2364 unsigned char guid[16]; 2365 // 8 byte port ID -> ELD.PortID 2366 unsigned int portId[2]; 2367 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2368 unsigned short manufacturerName; 2369 // 2 byte product code -> ELD.ProductCode 2370 unsigned short productCode; 2371 }; 2372 2373 2374 struct dc_sink_dsc_caps { 2375 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2376 // 'false' if they are sink's DSC caps 2377 bool is_virtual_dpcd_dsc; 2378 // 'true' if MST topology supports DSC passthrough for sink 2379 // 'false' if MST topology does not support DSC passthrough 2380 bool is_dsc_passthrough_supported; 2381 struct dsc_dec_dpcd_caps dsc_dec_caps; 2382 }; 2383 2384 struct dc_sink_fec_caps { 2385 bool is_rx_fec_supported; 2386 bool is_topology_fec_supported; 2387 }; 2388 2389 struct scdc_caps { 2390 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2391 union hdmi_scdc_device_id_data device_id; 2392 }; 2393 2394 /* 2395 * The sink structure contains EDID and other display device properties 2396 */ 2397 struct dc_sink { 2398 enum signal_type sink_signal; 2399 struct dc_edid dc_edid; /* raw edid */ 2400 struct dc_edid_caps edid_caps; /* parse display caps */ 2401 struct dc_container_id *dc_container_id; 2402 uint32_t dongle_max_pix_clk; 2403 void *priv; 2404 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2405 bool converter_disable_audio; 2406 2407 struct scdc_caps scdc_caps; 2408 struct dc_sink_dsc_caps dsc_caps; 2409 struct dc_sink_fec_caps fec_caps; 2410 2411 bool is_vsc_sdp_colorimetry_supported; 2412 2413 /* private to DC core */ 2414 struct dc_link *link; 2415 struct dc_context *ctx; 2416 2417 uint32_t sink_id; 2418 2419 /* private to dc_sink.c */ 2420 // refcount must be the last member in dc_sink, since we want the 2421 // sink structure to be logically cloneable up to (but not including) 2422 // refcount 2423 struct kref refcount; 2424 }; 2425 2426 void dc_sink_retain(struct dc_sink *sink); 2427 void dc_sink_release(struct dc_sink *sink); 2428 2429 struct dc_sink_init_data { 2430 enum signal_type sink_signal; 2431 struct dc_link *link; 2432 uint32_t dongle_max_pix_clk; 2433 bool converter_disable_audio; 2434 }; 2435 2436 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2437 2438 /* Newer interfaces */ 2439 struct dc_cursor { 2440 struct dc_plane_address address; 2441 struct dc_cursor_attributes attributes; 2442 }; 2443 2444 2445 /* Interrupt interfaces */ 2446 enum dc_irq_source dc_interrupt_to_irq_source( 2447 struct dc *dc, 2448 uint32_t src_id, 2449 uint32_t ext_id); 2450 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2451 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2452 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2453 struct dc *dc, uint32_t link_index); 2454 2455 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2456 2457 /* Power Interfaces */ 2458 2459 void dc_set_power_state( 2460 struct dc *dc, 2461 enum dc_acpi_cm_power_state power_state); 2462 void dc_resume(struct dc *dc); 2463 2464 void dc_power_down_on_boot(struct dc *dc); 2465 2466 /* 2467 * HDCP Interfaces 2468 */ 2469 enum hdcp_message_status dc_process_hdcp_msg( 2470 enum signal_type signal, 2471 struct dc_link *link, 2472 struct hdcp_protection_message *message_info); 2473 bool dc_is_dmcu_initialized(struct dc *dc); 2474 2475 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2476 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2477 2478 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2479 unsigned int pitch, 2480 unsigned int height, 2481 enum surface_pixel_format format, 2482 struct dc_cursor_attributes *cursor_attr); 2483 2484 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2485 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2486 2487 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2488 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2489 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2490 2491 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2492 void dc_unlock_memory_clock_frequency(struct dc *dc); 2493 2494 /* set min memory clock to the min required for current mode, max to maxDPM */ 2495 void dc_lock_memory_clock_frequency(struct dc *dc); 2496 2497 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2498 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2499 2500 /* cleanup on driver unload */ 2501 void dc_hardware_release(struct dc *dc); 2502 2503 /* disables fw based mclk switch */ 2504 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2505 2506 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2507 2508 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2509 2510 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2511 2512 void dc_z10_restore(const struct dc *dc); 2513 void dc_z10_save_init(struct dc *dc); 2514 2515 bool dc_is_dmub_outbox_supported(struct dc *dc); 2516 bool dc_enable_dmub_notifications(struct dc *dc); 2517 2518 bool dc_abm_save_restore( 2519 struct dc *dc, 2520 struct dc_stream_state *stream, 2521 struct abm_save_restore *pData); 2522 2523 void dc_enable_dmub_outbox(struct dc *dc); 2524 2525 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2526 uint32_t link_index, 2527 struct aux_payload *payload); 2528 2529 /* Get dc link index from dpia port index */ 2530 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2531 uint8_t dpia_port_index); 2532 2533 bool dc_process_dmub_set_config_async(struct dc *dc, 2534 uint32_t link_index, 2535 struct set_config_cmd_payload *payload, 2536 struct dmub_notification *notify); 2537 2538 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2539 uint32_t link_index, 2540 uint8_t mst_alloc_slots, 2541 uint8_t *mst_slots_in_use); 2542 2543 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2544 2545 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2546 uint32_t hpd_int_enable); 2547 2548 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2549 2550 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2551 2552 struct dc_power_profile { 2553 int power_level; /* Lower is better */ 2554 }; 2555 2556 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2557 2558 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2559 2560 /* DSC Interfaces */ 2561 #include "dc_dsc.h" 2562 2563 /* Disable acc mode Interfaces */ 2564 void dc_disable_accelerated_mode(struct dc *dc); 2565 2566 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2567 struct dc_stream_state *new_stream); 2568 2569 #endif /* DC_INTERFACE_H_ */ 2570