1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "spl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.289" 59 60 #define MAX_SURFACES 3 61 #define MAX_PLANES 6 62 #define MAX_STREAMS 6 63 #define MIN_VIEWPORT_SIZE 12 64 #define MAX_NUM_EDP 2 65 #define MAX_HOST_ROUTERS_NUM 2 66 67 /* Display Core Interfaces */ 68 struct dc_versions { 69 const char *dc_ver; 70 struct dmcu_version dmcu_version; 71 }; 72 73 enum dp_protocol_version { 74 DP_VERSION_1_4 = 0, 75 DP_VERSION_2_1, 76 DP_VERSION_UNKNOWN, 77 }; 78 79 enum dc_plane_type { 80 DC_PLANE_TYPE_INVALID, 81 DC_PLANE_TYPE_DCE_RGB, 82 DC_PLANE_TYPE_DCE_UNDERLAY, 83 DC_PLANE_TYPE_DCN_UNIVERSAL, 84 }; 85 86 // Sizes defined as multiples of 64KB 87 enum det_size { 88 DET_SIZE_DEFAULT = 0, 89 DET_SIZE_192KB = 3, 90 DET_SIZE_256KB = 4, 91 DET_SIZE_320KB = 5, 92 DET_SIZE_384KB = 6 93 }; 94 95 96 struct dc_plane_cap { 97 enum dc_plane_type type; 98 uint32_t per_pixel_alpha : 1; 99 struct { 100 uint32_t argb8888 : 1; 101 uint32_t nv12 : 1; 102 uint32_t fp16 : 1; 103 uint32_t p010 : 1; 104 uint32_t ayuv : 1; 105 } pixel_format_support; 106 // max upscaling factor x1000 107 // upscaling factors are always >= 1 108 // for example, 1080p -> 8K is 4.0, or 4000 raw value 109 struct { 110 uint32_t argb8888; 111 uint32_t nv12; 112 uint32_t fp16; 113 } max_upscale_factor; 114 // max downscale factor x1000 115 // downscale factors are always <= 1 116 // for example, 8K -> 1080p is 0.25, or 250 raw value 117 struct { 118 uint32_t argb8888; 119 uint32_t nv12; 120 uint32_t fp16; 121 } max_downscale_factor; 122 // minimal width/height 123 uint32_t min_width; 124 uint32_t min_height; 125 }; 126 127 /** 128 * DOC: color-management-caps 129 * 130 * **Color management caps (DPP and MPC)** 131 * 132 * Modules/color calculates various color operations which are translated to 133 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 134 * DCN1, every new generation comes with fairly major differences in color 135 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 136 * decide mapping to HW block based on logical capabilities. 137 */ 138 139 /** 140 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 141 * @srgb: RGB color space transfer func 142 * @bt2020: BT.2020 transfer func 143 * @gamma2_2: standard gamma 144 * @pq: perceptual quantizer transfer function 145 * @hlg: hybrid log–gamma transfer function 146 */ 147 struct rom_curve_caps { 148 uint16_t srgb : 1; 149 uint16_t bt2020 : 1; 150 uint16_t gamma2_2 : 1; 151 uint16_t pq : 1; 152 uint16_t hlg : 1; 153 }; 154 155 /** 156 * struct dpp_color_caps - color pipeline capabilities for display pipe and 157 * plane blocks 158 * 159 * @dcn_arch: all DCE generations treated the same 160 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 161 * just plain 256-entry lookup 162 * @icsc: input color space conversion 163 * @dgam_ram: programmable degamma LUT 164 * @post_csc: post color space conversion, before gamut remap 165 * @gamma_corr: degamma correction 166 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 167 * with MPC by setting mpc:shared_3d_lut flag 168 * @ogam_ram: programmable out/blend gamma LUT 169 * @ocsc: output color space conversion 170 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 171 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 172 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 173 * 174 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 175 */ 176 struct dpp_color_caps { 177 uint16_t dcn_arch : 1; 178 uint16_t input_lut_shared : 1; 179 uint16_t icsc : 1; 180 uint16_t dgam_ram : 1; 181 uint16_t post_csc : 1; 182 uint16_t gamma_corr : 1; 183 uint16_t hw_3d_lut : 1; 184 uint16_t ogam_ram : 1; 185 uint16_t ocsc : 1; 186 uint16_t dgam_rom_for_yuv : 1; 187 struct rom_curve_caps dgam_rom_caps; 188 struct rom_curve_caps ogam_rom_caps; 189 }; 190 191 /** 192 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 193 * plane combined blocks 194 * 195 * @gamut_remap: color transformation matrix 196 * @ogam_ram: programmable out gamma LUT 197 * @ocsc: output color space conversion matrix 198 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 199 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 200 * instance 201 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 202 */ 203 struct mpc_color_caps { 204 uint16_t gamut_remap : 1; 205 uint16_t ogam_ram : 1; 206 uint16_t ocsc : 1; 207 uint16_t num_3dluts : 3; 208 uint16_t shared_3d_lut:1; 209 struct rom_curve_caps ogam_rom_caps; 210 }; 211 212 /** 213 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 214 * @dpp: color pipes caps for DPP 215 * @mpc: color pipes caps for MPC 216 */ 217 struct dc_color_caps { 218 struct dpp_color_caps dpp; 219 struct mpc_color_caps mpc; 220 }; 221 222 struct dc_dmub_caps { 223 bool psr; 224 bool mclk_sw; 225 bool subvp_psr; 226 bool gecc_enable; 227 uint8_t fams_ver; 228 }; 229 230 struct dc_caps { 231 uint32_t max_streams; 232 uint32_t max_links; 233 uint32_t max_audios; 234 uint32_t max_slave_planes; 235 uint32_t max_slave_yuv_planes; 236 uint32_t max_slave_rgb_planes; 237 uint32_t max_planes; 238 uint32_t max_downscale_ratio; 239 uint32_t i2c_speed_in_khz; 240 uint32_t i2c_speed_in_khz_hdcp; 241 uint32_t dmdata_alloc_size; 242 unsigned int max_cursor_size; 243 unsigned int max_video_width; 244 /* 245 * max video plane width that can be safely assumed to be always 246 * supported by single DPP pipe. 247 */ 248 unsigned int max_optimizable_video_width; 249 unsigned int min_horizontal_blanking_period; 250 int linear_pitch_alignment; 251 bool dcc_const_color; 252 bool dynamic_audio; 253 bool is_apu; 254 bool dual_link_dvi; 255 bool post_blend_color_processing; 256 bool force_dp_tps4_for_cp2520; 257 bool disable_dp_clk_share; 258 bool psp_setup_panel_mode; 259 bool extended_aux_timeout_support; 260 bool dmcub_support; 261 bool zstate_support; 262 bool ips_support; 263 uint32_t num_of_internal_disp; 264 uint32_t max_dwb_htap; 265 uint32_t max_dwb_vtap; 266 enum dp_protocol_version max_dp_protocol_version; 267 bool spdif_aud; 268 unsigned int mall_size_per_mem_channel; 269 unsigned int mall_size_total; 270 unsigned int cursor_cache_size; 271 struct dc_plane_cap planes[MAX_PLANES]; 272 struct dc_color_caps color; 273 struct dc_dmub_caps dmub_caps; 274 bool dp_hpo; 275 bool dp_hdmi21_pcon_support; 276 bool edp_dsc_support; 277 bool vbios_lttpr_aware; 278 bool vbios_lttpr_enable; 279 uint32_t max_otg_num; 280 uint32_t max_cab_allocation_bytes; 281 uint32_t cache_line_size; 282 uint32_t cache_num_ways; 283 uint16_t subvp_fw_processing_delay_us; 284 uint8_t subvp_drr_max_vblank_margin_us; 285 uint16_t subvp_prefetch_end_to_mall_start_us; 286 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 287 uint16_t subvp_pstate_allow_width_us; 288 uint16_t subvp_vertical_int_margin_us; 289 bool seamless_odm; 290 uint32_t max_v_total; 291 uint32_t max_disp_clock_khz_at_vmin; 292 uint8_t subvp_drr_vblank_start_margin_us; 293 bool cursor_not_scaled; 294 bool dcmode_power_limits_present; 295 bool sequential_ono; 296 }; 297 298 struct dc_bug_wa { 299 bool no_connect_phy_config; 300 bool dedcn20_305_wa; 301 bool skip_clock_update; 302 bool lt_early_cr_pattern; 303 struct { 304 uint8_t uclk : 1; 305 uint8_t fclk : 1; 306 uint8_t dcfclk : 1; 307 uint8_t dcfclk_ds: 1; 308 } clock_update_disable_mask; 309 bool skip_psr_ips_crtc_disable; 310 //Customer Specific WAs 311 uint32_t force_backlight_start_level; 312 }; 313 struct dc_dcc_surface_param { 314 struct dc_size surface_size; 315 enum surface_pixel_format format; 316 unsigned int plane0_pitch; 317 struct dc_size plane1_size; 318 unsigned int plane1_pitch; 319 union { 320 enum swizzle_mode_values swizzle_mode; 321 enum swizzle_mode_addr3_values swizzle_mode_addr3; 322 }; 323 enum dc_scan_direction scan; 324 }; 325 326 struct dc_dcc_setting { 327 unsigned int max_compressed_blk_size; 328 unsigned int max_uncompressed_blk_size; 329 bool independent_64b_blks; 330 //These bitfields to be used starting with DCN 3.0 331 struct { 332 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 333 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 334 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 335 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 336 } dcc_controls; 337 }; 338 339 struct dc_surface_dcc_cap { 340 union { 341 struct { 342 struct dc_dcc_setting rgb; 343 } grph; 344 345 struct { 346 struct dc_dcc_setting luma; 347 struct dc_dcc_setting chroma; 348 } video; 349 }; 350 351 bool capable; 352 bool const_color_support; 353 }; 354 355 struct dc_static_screen_params { 356 struct { 357 bool force_trigger; 358 bool cursor_update; 359 bool surface_update; 360 bool overlay_update; 361 } triggers; 362 unsigned int num_frames; 363 }; 364 365 366 /* Surface update type is used by dc_update_surfaces_and_stream 367 * The update type is determined at the very beginning of the function based 368 * on parameters passed in and decides how much programming (or updating) is 369 * going to be done during the call. 370 * 371 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 372 * logical calculations or hardware register programming. This update MUST be 373 * ISR safe on windows. Currently fast update will only be used to flip surface 374 * address. 375 * 376 * UPDATE_TYPE_MED is used for slower updates which require significant hw 377 * re-programming however do not affect bandwidth consumption or clock 378 * requirements. At present, this is the level at which front end updates 379 * that do not require us to run bw_calcs happen. These are in/out transfer func 380 * updates, viewport offset changes, recout size changes and pixel depth changes. 381 * This update can be done at ISR, but we want to minimize how often this happens. 382 * 383 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 384 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 385 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 386 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 387 * a full update. This cannot be done at ISR level and should be a rare event. 388 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 389 * underscan we don't expect to see this call at all. 390 */ 391 392 enum surface_update_type { 393 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 394 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 395 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 396 }; 397 398 /* Forward declaration*/ 399 struct dc; 400 struct dc_plane_state; 401 struct dc_state; 402 403 struct dc_cap_funcs { 404 bool (*get_dcc_compression_cap)(const struct dc *dc, 405 const struct dc_dcc_surface_param *input, 406 struct dc_surface_dcc_cap *output); 407 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 408 }; 409 410 struct link_training_settings; 411 412 union allow_lttpr_non_transparent_mode { 413 struct { 414 bool DP1_4A : 1; 415 bool DP2_0 : 1; 416 } bits; 417 unsigned char raw; 418 }; 419 420 /* Structure to hold configuration flags set by dm at dc creation. */ 421 struct dc_config { 422 bool gpu_vm_support; 423 bool disable_disp_pll_sharing; 424 bool fbc_support; 425 bool disable_fractional_pwm; 426 bool allow_seamless_boot_optimization; 427 bool seamless_boot_edp_requested; 428 bool edp_not_connected; 429 bool edp_no_power_sequencing; 430 bool force_enum_edp; 431 bool forced_clocks; 432 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 433 bool multi_mon_pp_mclk_switch; 434 bool disable_dmcu; 435 bool enable_4to1MPC; 436 bool enable_windowed_mpo_odm; 437 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 438 uint32_t allow_edp_hotplug_detection; 439 bool clamp_min_dcfclk; 440 uint64_t vblank_alignment_dto_params; 441 uint8_t vblank_alignment_max_frame_time_diff; 442 bool is_asymmetric_memory; 443 bool is_single_rank_dimm; 444 bool is_vmin_only_asic; 445 bool use_spl; 446 bool prefer_easf; 447 bool use_pipe_ctx_sync_logic; 448 bool ignore_dpref_ss; 449 bool enable_mipi_converter_optimization; 450 bool use_default_clock_table; 451 bool force_bios_enable_lttpr; 452 uint8_t force_bios_fixed_vs; 453 int sdpif_request_limit_words_per_umc; 454 bool dc_mode_clk_limit_support; 455 bool EnableMinDispClkODM; 456 bool enable_auto_dpm_test_logs; 457 unsigned int disable_ips; 458 unsigned int disable_ips_in_vpb; 459 bool usb4_bw_alloc_support; 460 bool allow_0_dtb_clk; 461 bool use_assr_psp_message; 462 bool support_edp0_on_dp1; 463 unsigned int enable_fpo_flicker_detection; 464 }; 465 466 enum visual_confirm { 467 VISUAL_CONFIRM_DISABLE = 0, 468 VISUAL_CONFIRM_SURFACE = 1, 469 VISUAL_CONFIRM_HDR = 2, 470 VISUAL_CONFIRM_MPCTREE = 4, 471 VISUAL_CONFIRM_PSR = 5, 472 VISUAL_CONFIRM_SWAPCHAIN = 6, 473 VISUAL_CONFIRM_FAMS = 7, 474 VISUAL_CONFIRM_SWIZZLE = 9, 475 VISUAL_CONFIRM_REPLAY = 12, 476 VISUAL_CONFIRM_SUBVP = 14, 477 VISUAL_CONFIRM_MCLK_SWITCH = 16, 478 VISUAL_CONFIRM_FAMS2 = 19, 479 }; 480 481 enum dc_psr_power_opts { 482 psr_power_opt_invalid = 0x0, 483 psr_power_opt_smu_opt_static_screen = 0x1, 484 psr_power_opt_z10_static_screen = 0x10, 485 psr_power_opt_ds_disable_allow = 0x100, 486 }; 487 488 enum dml_hostvm_override_opts { 489 DML_HOSTVM_NO_OVERRIDE = 0x0, 490 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 491 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 492 }; 493 494 enum dc_replay_power_opts { 495 replay_power_opt_invalid = 0x0, 496 replay_power_opt_smu_opt_static_screen = 0x1, 497 replay_power_opt_z10_static_screen = 0x10, 498 }; 499 500 enum dcc_option { 501 DCC_ENABLE = 0, 502 DCC_DISABLE = 1, 503 DCC_HALF_REQ_DISALBE = 2, 504 }; 505 506 enum in_game_fams_config { 507 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 508 INGAME_FAMS_DISABLE, // disable in-game fams 509 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 510 }; 511 512 /** 513 * enum pipe_split_policy - Pipe split strategy supported by DCN 514 * 515 * This enum is used to define the pipe split policy supported by DCN. By 516 * default, DC favors MPC_SPLIT_DYNAMIC. 517 */ 518 enum pipe_split_policy { 519 /** 520 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 521 * pipe in order to bring the best trade-off between performance and 522 * power consumption. This is the recommended option. 523 */ 524 MPC_SPLIT_DYNAMIC = 0, 525 526 /** 527 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 528 * try any sort of split optimization. 529 */ 530 MPC_SPLIT_AVOID = 1, 531 532 /** 533 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 534 * optimize the pipe utilization when using a single display; if the 535 * user connects to a second display, DC will avoid pipe split. 536 */ 537 MPC_SPLIT_AVOID_MULT_DISP = 2, 538 }; 539 540 enum wm_report_mode { 541 WM_REPORT_DEFAULT = 0, 542 WM_REPORT_OVERRIDE = 1, 543 }; 544 enum dtm_pstate{ 545 dtm_level_p0 = 0,/*highest voltage*/ 546 dtm_level_p1, 547 dtm_level_p2, 548 dtm_level_p3, 549 dtm_level_p4,/*when active_display_count = 0*/ 550 }; 551 552 enum dcn_pwr_state { 553 DCN_PWR_STATE_UNKNOWN = -1, 554 DCN_PWR_STATE_MISSION_MODE = 0, 555 DCN_PWR_STATE_LOW_POWER = 3, 556 }; 557 558 enum dcn_zstate_support_state { 559 DCN_ZSTATE_SUPPORT_UNKNOWN, 560 DCN_ZSTATE_SUPPORT_ALLOW, 561 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 562 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 563 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 564 DCN_ZSTATE_SUPPORT_DISALLOW, 565 }; 566 567 /* 568 * struct dc_clocks - DC pipe clocks 569 * 570 * For any clocks that may differ per pipe only the max is stored in this 571 * structure 572 */ 573 struct dc_clocks { 574 int dispclk_khz; 575 int actual_dispclk_khz; 576 int dppclk_khz; 577 int actual_dppclk_khz; 578 int disp_dpp_voltage_level_khz; 579 int dcfclk_khz; 580 int socclk_khz; 581 int dcfclk_deep_sleep_khz; 582 int fclk_khz; 583 int phyclk_khz; 584 int dramclk_khz; 585 bool p_state_change_support; 586 enum dcn_zstate_support_state zstate_support; 587 bool dtbclk_en; 588 int ref_dtbclk_khz; 589 bool fclk_p_state_change_support; 590 enum dcn_pwr_state pwr_state; 591 /* 592 * Elements below are not compared for the purposes of 593 * optimization required 594 */ 595 bool prev_p_state_change_support; 596 bool fclk_prev_p_state_change_support; 597 int num_ways; 598 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 599 600 /* 601 * @fw_based_mclk_switching 602 * 603 * DC has a mechanism that leverage the variable refresh rate to switch 604 * memory clock in cases that we have a large latency to achieve the 605 * memory clock change and a short vblank window. DC has some 606 * requirements to enable this feature, and this field describes if the 607 * system support or not such a feature. 608 */ 609 bool fw_based_mclk_switching; 610 bool fw_based_mclk_switching_shut_down; 611 int prev_num_ways; 612 enum dtm_pstate dtm_level; 613 int max_supported_dppclk_khz; 614 int max_supported_dispclk_khz; 615 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 616 int bw_dispclk_khz; 617 int idle_dramclk_khz; 618 int idle_fclk_khz; 619 }; 620 621 struct dc_bw_validation_profile { 622 bool enable; 623 624 unsigned long long total_ticks; 625 unsigned long long voltage_level_ticks; 626 unsigned long long watermark_ticks; 627 unsigned long long rq_dlg_ticks; 628 629 unsigned long long total_count; 630 unsigned long long skip_fast_count; 631 unsigned long long skip_pass_count; 632 unsigned long long skip_fail_count; 633 }; 634 635 #define BW_VAL_TRACE_SETUP() \ 636 unsigned long long end_tick = 0; \ 637 unsigned long long voltage_level_tick = 0; \ 638 unsigned long long watermark_tick = 0; \ 639 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 640 dm_get_timestamp(dc->ctx) : 0 641 642 #define BW_VAL_TRACE_COUNT() \ 643 if (dc->debug.bw_val_profile.enable) \ 644 dc->debug.bw_val_profile.total_count++ 645 646 #define BW_VAL_TRACE_SKIP(status) \ 647 if (dc->debug.bw_val_profile.enable) { \ 648 if (!voltage_level_tick) \ 649 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 650 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 651 } 652 653 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 654 if (dc->debug.bw_val_profile.enable) \ 655 voltage_level_tick = dm_get_timestamp(dc->ctx) 656 657 #define BW_VAL_TRACE_END_WATERMARKS() \ 658 if (dc->debug.bw_val_profile.enable) \ 659 watermark_tick = dm_get_timestamp(dc->ctx) 660 661 #define BW_VAL_TRACE_FINISH() \ 662 if (dc->debug.bw_val_profile.enable) { \ 663 end_tick = dm_get_timestamp(dc->ctx); \ 664 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 665 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 666 if (watermark_tick) { \ 667 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 668 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 669 } \ 670 } 671 672 union mem_low_power_enable_options { 673 struct { 674 bool vga: 1; 675 bool i2c: 1; 676 bool dmcu: 1; 677 bool dscl: 1; 678 bool cm: 1; 679 bool mpc: 1; 680 bool optc: 1; 681 bool vpg: 1; 682 bool afmt: 1; 683 } bits; 684 uint32_t u32All; 685 }; 686 687 union root_clock_optimization_options { 688 struct { 689 bool dpp: 1; 690 bool dsc: 1; 691 bool hdmistream: 1; 692 bool hdmichar: 1; 693 bool dpstream: 1; 694 bool symclk32_se: 1; 695 bool symclk32_le: 1; 696 bool symclk_fe: 1; 697 bool physymclk: 1; 698 bool dpiasymclk: 1; 699 uint32_t reserved: 22; 700 } bits; 701 uint32_t u32All; 702 }; 703 704 union fine_grain_clock_gating_enable_options { 705 struct { 706 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 707 bool dchub : 1; /* Display controller hub */ 708 bool dchubbub : 1; 709 bool dpp : 1; /* Display pipes and planes */ 710 bool opp : 1; /* Output pixel processing */ 711 bool optc : 1; /* Output pipe timing combiner */ 712 bool dio : 1; /* Display output */ 713 bool dwb : 1; /* Display writeback */ 714 bool mmhubbub : 1; /* Multimedia hub */ 715 bool dmu : 1; /* Display core management unit */ 716 bool az : 1; /* Azalia */ 717 bool dchvm : 1; 718 bool dsc : 1; /* Display stream compression */ 719 720 uint32_t reserved : 19; 721 } bits; 722 uint32_t u32All; 723 }; 724 725 enum pg_hw_pipe_resources { 726 PG_HUBP = 0, 727 PG_DPP, 728 PG_DSC, 729 PG_MPCC, 730 PG_OPP, 731 PG_OPTC, 732 PG_DPSTREAM, 733 PG_HDMISTREAM, 734 PG_PHYSYMCLK, 735 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 736 }; 737 738 enum pg_hw_resources { 739 PG_DCCG = 0, 740 PG_DCIO, 741 PG_DIO, 742 PG_DCHUBBUB, 743 PG_DCHVM, 744 PG_DWB, 745 PG_HPO, 746 PG_HW_RESOURCES_NUM_ELEMENT 747 }; 748 749 struct pg_block_update { 750 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 751 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 752 }; 753 754 union dpia_debug_options { 755 struct { 756 uint32_t disable_dpia:1; /* bit 0 */ 757 uint32_t force_non_lttpr:1; /* bit 1 */ 758 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 759 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 760 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 761 uint32_t reserved:27; 762 } bits; 763 uint32_t raw; 764 }; 765 766 /* AUX wake work around options 767 * 0: enable/disable work around 768 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 769 * 15-2: reserved 770 * 31-16: timeout in ms 771 */ 772 union aux_wake_wa_options { 773 struct { 774 uint32_t enable_wa : 1; 775 uint32_t use_default_timeout : 1; 776 uint32_t rsvd: 14; 777 uint32_t timeout_ms : 16; 778 } bits; 779 uint32_t raw; 780 }; 781 782 struct dc_debug_data { 783 uint32_t ltFailCount; 784 uint32_t i2cErrorCount; 785 uint32_t auxErrorCount; 786 }; 787 788 struct dc_phy_addr_space_config { 789 struct { 790 uint64_t start_addr; 791 uint64_t end_addr; 792 uint64_t fb_top; 793 uint64_t fb_offset; 794 uint64_t fb_base; 795 uint64_t agp_top; 796 uint64_t agp_bot; 797 uint64_t agp_base; 798 } system_aperture; 799 800 struct { 801 uint64_t page_table_start_addr; 802 uint64_t page_table_end_addr; 803 uint64_t page_table_base_addr; 804 bool base_addr_is_mc_addr; 805 } gart_config; 806 807 bool valid; 808 bool is_hvm_enabled; 809 uint64_t page_table_default_page_addr; 810 }; 811 812 struct dc_virtual_addr_space_config { 813 uint64_t page_table_base_addr; 814 uint64_t page_table_start_addr; 815 uint64_t page_table_end_addr; 816 uint32_t page_table_block_size_in_bytes; 817 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 818 }; 819 820 struct dc_bounding_box_overrides { 821 int sr_exit_time_ns; 822 int sr_enter_plus_exit_time_ns; 823 int sr_exit_z8_time_ns; 824 int sr_enter_plus_exit_z8_time_ns; 825 int urgent_latency_ns; 826 int percent_of_ideal_drambw; 827 int dram_clock_change_latency_ns; 828 int dummy_clock_change_latency_ns; 829 int fclk_clock_change_latency_ns; 830 /* This forces a hard min on the DCFCLK we use 831 * for DML. Unlike the debug option for forcing 832 * DCFCLK, this override affects watermark calculations 833 */ 834 int min_dcfclk_mhz; 835 }; 836 837 struct dc_state; 838 struct resource_pool; 839 struct dce_hwseq; 840 struct link_service; 841 842 /* 843 * struct dc_debug_options - DC debug struct 844 * 845 * This struct provides a simple mechanism for developers to change some 846 * configurations, enable/disable features, and activate extra debug options. 847 * This can be very handy to narrow down whether some specific feature is 848 * causing an issue or not. 849 */ 850 struct dc_debug_options { 851 bool native422_support; 852 bool disable_dsc; 853 enum visual_confirm visual_confirm; 854 int visual_confirm_rect_height; 855 856 bool sanity_checks; 857 bool max_disp_clk; 858 bool surface_trace; 859 bool timing_trace; 860 bool clock_trace; 861 bool validation_trace; 862 bool bandwidth_calcs_trace; 863 int max_downscale_src_width; 864 865 /* stutter efficiency related */ 866 bool disable_stutter; 867 bool use_max_lb; 868 enum dcc_option disable_dcc; 869 870 /* 871 * @pipe_split_policy: Define which pipe split policy is used by the 872 * display core. 873 */ 874 enum pipe_split_policy pipe_split_policy; 875 bool force_single_disp_pipe_split; 876 bool voltage_align_fclk; 877 bool disable_min_fclk; 878 879 bool disable_dfs_bypass; 880 bool disable_dpp_power_gate; 881 bool disable_hubp_power_gate; 882 bool disable_dsc_power_gate; 883 bool disable_optc_power_gate; 884 bool disable_hpo_power_gate; 885 int dsc_min_slice_height_override; 886 int dsc_bpp_increment_div; 887 bool disable_pplib_wm_range; 888 enum wm_report_mode pplib_wm_report_mode; 889 unsigned int min_disp_clk_khz; 890 unsigned int min_dpp_clk_khz; 891 unsigned int min_dram_clk_khz; 892 int sr_exit_time_dpm0_ns; 893 int sr_enter_plus_exit_time_dpm0_ns; 894 int sr_exit_time_ns; 895 int sr_enter_plus_exit_time_ns; 896 int sr_exit_z8_time_ns; 897 int sr_enter_plus_exit_z8_time_ns; 898 int urgent_latency_ns; 899 uint32_t underflow_assert_delay_us; 900 int percent_of_ideal_drambw; 901 int dram_clock_change_latency_ns; 902 bool optimized_watermark; 903 int always_scale; 904 bool disable_pplib_clock_request; 905 bool disable_clock_gate; 906 bool disable_mem_low_power; 907 bool pstate_enabled; 908 bool disable_dmcu; 909 bool force_abm_enable; 910 bool disable_stereo_support; 911 bool vsr_support; 912 bool performance_trace; 913 bool az_endpoint_mute_only; 914 bool always_use_regamma; 915 bool recovery_enabled; 916 bool avoid_vbios_exec_table; 917 bool scl_reset_length10; 918 bool hdmi20_disable; 919 bool skip_detection_link_training; 920 uint32_t edid_read_retry_times; 921 unsigned int force_odm_combine; //bit vector based on otg inst 922 unsigned int seamless_boot_odm_combine; 923 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 924 int minimum_z8_residency_time; 925 int minimum_z10_residency_time; 926 bool disable_z9_mpc; 927 unsigned int force_fclk_khz; 928 bool enable_tri_buf; 929 bool ips_disallow_entry; 930 bool dmub_offload_enabled; 931 bool dmcub_emulation; 932 bool disable_idle_power_optimizations; 933 unsigned int mall_size_override; 934 unsigned int mall_additional_timer_percent; 935 bool mall_error_as_fatal; 936 bool dmub_command_table; /* for testing only */ 937 struct dc_bw_validation_profile bw_val_profile; 938 bool disable_fec; 939 bool disable_48mhz_pwrdwn; 940 /* This forces a hard min on the DCFCLK requested to SMU/PP 941 * watermarks are not affected. 942 */ 943 unsigned int force_min_dcfclk_mhz; 944 int dwb_fi_phase; 945 bool disable_timing_sync; 946 bool cm_in_bypass; 947 int force_clock_mode;/*every mode change.*/ 948 949 bool disable_dram_clock_change_vactive_support; 950 bool validate_dml_output; 951 bool enable_dmcub_surface_flip; 952 bool usbc_combo_phy_reset_wa; 953 bool enable_dram_clock_change_one_display_vactive; 954 /* TODO - remove once tested */ 955 bool legacy_dp2_lt; 956 bool set_mst_en_for_sst; 957 bool disable_uhbr; 958 bool force_dp2_lt_fallback_method; 959 bool ignore_cable_id; 960 union mem_low_power_enable_options enable_mem_low_power; 961 union root_clock_optimization_options root_clock_optimization; 962 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 963 bool hpo_optimization; 964 bool force_vblank_alignment; 965 966 /* Enable dmub aux for legacy ddc */ 967 bool enable_dmub_aux_for_legacy_ddc; 968 bool disable_fams; 969 enum in_game_fams_config disable_fams_gaming; 970 /* FEC/PSR1 sequence enable delay in 100us */ 971 uint8_t fec_enable_delay_in100us; 972 bool enable_driver_sequence_debug; 973 enum det_size crb_alloc_policy; 974 int crb_alloc_policy_min_disp_count; 975 bool disable_z10; 976 bool enable_z9_disable_interface; 977 bool psr_skip_crtc_disable; 978 union dpia_debug_options dpia_debug; 979 bool disable_fixed_vs_aux_timeout_wa; 980 uint32_t fixed_vs_aux_delay_config_wa; 981 bool force_disable_subvp; 982 bool force_subvp_mclk_switch; 983 bool allow_sw_cursor_fallback; 984 unsigned int force_subvp_num_ways; 985 unsigned int force_mall_ss_num_ways; 986 bool alloc_extra_way_for_cursor; 987 uint32_t subvp_extra_lines; 988 bool force_usr_allow; 989 /* uses value at boot and disables switch */ 990 bool disable_dtb_ref_clk_switch; 991 bool extended_blank_optimization; 992 union aux_wake_wa_options aux_wake_wa; 993 uint32_t mst_start_top_delay; 994 uint8_t psr_power_use_phy_fsm; 995 enum dml_hostvm_override_opts dml_hostvm_override; 996 bool dml_disallow_alternate_prefetch_modes; 997 bool use_legacy_soc_bb_mechanism; 998 bool exit_idle_opt_for_cursor_updates; 999 bool using_dml2; 1000 bool enable_single_display_2to1_odm_policy; 1001 bool enable_double_buffered_dsc_pg_support; 1002 bool enable_dp_dig_pixel_rate_div_policy; 1003 bool using_dml21; 1004 enum lttpr_mode lttpr_mode_override; 1005 unsigned int dsc_delay_factor_wa_x1000; 1006 unsigned int min_prefetch_in_strobe_ns; 1007 bool disable_unbounded_requesting; 1008 bool dig_fifo_off_in_blank; 1009 bool override_dispclk_programming; 1010 bool otg_crc_db; 1011 bool disallow_dispclk_dppclk_ds; 1012 bool disable_fpo_optimizations; 1013 bool support_eDP1_5; 1014 uint32_t fpo_vactive_margin_us; 1015 bool disable_fpo_vactive; 1016 bool disable_boot_optimizations; 1017 bool override_odm_optimization; 1018 bool minimize_dispclk_using_odm; 1019 bool disable_subvp_high_refresh; 1020 bool disable_dp_plus_plus_wa; 1021 uint32_t fpo_vactive_min_active_margin_us; 1022 uint32_t fpo_vactive_max_blank_us; 1023 bool enable_hpo_pg_support; 1024 bool enable_legacy_fast_update; 1025 bool disable_dc_mode_overwrite; 1026 bool replay_skip_crtc_disabled; 1027 bool ignore_pg;/*do nothing, let pmfw control it*/ 1028 bool psp_disabled_wa; 1029 unsigned int ips2_eval_delay_us; 1030 unsigned int ips2_entry_delay_us; 1031 bool optimize_ips_handshake; 1032 bool disable_dmub_reallow_idle; 1033 bool disable_timeout; 1034 bool disable_extblankadj; 1035 bool enable_idle_reg_checks; 1036 unsigned int static_screen_wait_frames; 1037 uint32_t pwm_freq; 1038 bool force_chroma_subsampling_1tap; 1039 bool disable_422_left_edge_pixel; 1040 bool dml21_force_pstate_method; 1041 uint32_t dml21_force_pstate_method_value; 1042 uint32_t dml21_disable_pstate_method_mask; 1043 union dmub_fams2_global_feature_config fams2_config; 1044 bool enable_legacy_clock_update; 1045 unsigned int force_cositing; 1046 unsigned int disable_spl; 1047 unsigned int force_easf; 1048 unsigned int force_sharpness; 1049 unsigned int force_lls; 1050 bool notify_dpia_hr_bw; 1051 }; 1052 1053 1054 /* Generic structure that can be used to query properties of DC. More fields 1055 * can be added as required. 1056 */ 1057 struct dc_current_properties { 1058 unsigned int cursor_size_limit; 1059 }; 1060 1061 enum frame_buffer_mode { 1062 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1063 FRAME_BUFFER_MODE_ZFB_ONLY, 1064 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1065 } ; 1066 1067 struct dchub_init_data { 1068 int64_t zfb_phys_addr_base; 1069 int64_t zfb_mc_base_addr; 1070 uint64_t zfb_size_in_byte; 1071 enum frame_buffer_mode fb_mode; 1072 bool dchub_initialzied; 1073 bool dchub_info_valid; 1074 }; 1075 1076 struct dml2_soc_bb; 1077 1078 struct dc_init_data { 1079 struct hw_asic_id asic_id; 1080 void *driver; /* ctx */ 1081 struct cgs_device *cgs_device; 1082 struct dc_bounding_box_overrides bb_overrides; 1083 1084 int num_virtual_links; 1085 /* 1086 * If 'vbios_override' not NULL, it will be called instead 1087 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1088 */ 1089 struct dc_bios *vbios_override; 1090 enum dce_environment dce_environment; 1091 1092 struct dmub_offload_funcs *dmub_if; 1093 struct dc_reg_helper_state *dmub_offload; 1094 1095 struct dc_config flags; 1096 uint64_t log_mask; 1097 1098 struct dpcd_vendor_signature vendor_signature; 1099 bool force_smu_not_present; 1100 /* 1101 * IP offset for run time initializaion of register addresses 1102 * 1103 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1104 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1105 * before them. 1106 */ 1107 uint32_t *dcn_reg_offsets; 1108 uint32_t *nbio_reg_offsets; 1109 uint32_t *clk_reg_offsets; 1110 struct dml2_soc_bb *bb_from_dmub; 1111 }; 1112 1113 struct dc_callback_init { 1114 struct cp_psp cp_psp; 1115 }; 1116 1117 struct dc *dc_create(const struct dc_init_data *init_params); 1118 void dc_hardware_init(struct dc *dc); 1119 1120 int dc_get_vmid_use_vector(struct dc *dc); 1121 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1122 /* Returns the number of vmids supported */ 1123 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1124 void dc_init_callbacks(struct dc *dc, 1125 const struct dc_callback_init *init_params); 1126 void dc_deinit_callbacks(struct dc *dc); 1127 void dc_destroy(struct dc **dc); 1128 1129 /* Surface Interfaces */ 1130 1131 enum { 1132 TRANSFER_FUNC_POINTS = 1025 1133 }; 1134 1135 struct dc_hdr_static_metadata { 1136 /* display chromaticities and white point in units of 0.00001 */ 1137 unsigned int chromaticity_green_x; 1138 unsigned int chromaticity_green_y; 1139 unsigned int chromaticity_blue_x; 1140 unsigned int chromaticity_blue_y; 1141 unsigned int chromaticity_red_x; 1142 unsigned int chromaticity_red_y; 1143 unsigned int chromaticity_white_point_x; 1144 unsigned int chromaticity_white_point_y; 1145 1146 uint32_t min_luminance; 1147 uint32_t max_luminance; 1148 uint32_t maximum_content_light_level; 1149 uint32_t maximum_frame_average_light_level; 1150 }; 1151 1152 enum dc_transfer_func_type { 1153 TF_TYPE_PREDEFINED, 1154 TF_TYPE_DISTRIBUTED_POINTS, 1155 TF_TYPE_BYPASS, 1156 TF_TYPE_HWPWL 1157 }; 1158 1159 struct dc_transfer_func_distributed_points { 1160 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1161 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1162 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1163 1164 uint16_t end_exponent; 1165 uint16_t x_point_at_y1_red; 1166 uint16_t x_point_at_y1_green; 1167 uint16_t x_point_at_y1_blue; 1168 }; 1169 1170 enum dc_transfer_func_predefined { 1171 TRANSFER_FUNCTION_SRGB, 1172 TRANSFER_FUNCTION_BT709, 1173 TRANSFER_FUNCTION_PQ, 1174 TRANSFER_FUNCTION_LINEAR, 1175 TRANSFER_FUNCTION_UNITY, 1176 TRANSFER_FUNCTION_HLG, 1177 TRANSFER_FUNCTION_HLG12, 1178 TRANSFER_FUNCTION_GAMMA22, 1179 TRANSFER_FUNCTION_GAMMA24, 1180 TRANSFER_FUNCTION_GAMMA26 1181 }; 1182 1183 1184 struct dc_transfer_func { 1185 struct kref refcount; 1186 enum dc_transfer_func_type type; 1187 enum dc_transfer_func_predefined tf; 1188 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1189 uint32_t sdr_ref_white_level; 1190 union { 1191 struct pwl_params pwl; 1192 struct dc_transfer_func_distributed_points tf_pts; 1193 }; 1194 }; 1195 1196 1197 union dc_3dlut_state { 1198 struct { 1199 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1200 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1201 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1202 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1203 uint32_t mpc_rmu1_mux:4; 1204 uint32_t mpc_rmu2_mux:4; 1205 uint32_t reserved:15; 1206 } bits; 1207 uint32_t raw; 1208 }; 1209 1210 1211 struct dc_3dlut { 1212 struct kref refcount; 1213 struct tetrahedral_params lut_3d; 1214 struct fixed31_32 hdr_multiplier; 1215 union dc_3dlut_state state; 1216 }; 1217 /* 1218 * This structure is filled in by dc_surface_get_status and contains 1219 * the last requested address and the currently active address so the called 1220 * can determine if there are any outstanding flips 1221 */ 1222 struct dc_plane_status { 1223 struct dc_plane_address requested_address; 1224 struct dc_plane_address current_address; 1225 bool is_flip_pending; 1226 bool is_right_eye; 1227 }; 1228 1229 union surface_update_flags { 1230 1231 struct { 1232 uint32_t addr_update:1; 1233 /* Medium updates */ 1234 uint32_t dcc_change:1; 1235 uint32_t color_space_change:1; 1236 uint32_t horizontal_mirror_change:1; 1237 uint32_t per_pixel_alpha_change:1; 1238 uint32_t global_alpha_change:1; 1239 uint32_t hdr_mult:1; 1240 uint32_t rotation_change:1; 1241 uint32_t swizzle_change:1; 1242 uint32_t scaling_change:1; 1243 uint32_t clip_size_change: 1; 1244 uint32_t position_change:1; 1245 uint32_t in_transfer_func_change:1; 1246 uint32_t input_csc_change:1; 1247 uint32_t coeff_reduction_change:1; 1248 uint32_t output_tf_change:1; 1249 uint32_t pixel_format_change:1; 1250 uint32_t plane_size_change:1; 1251 uint32_t gamut_remap_change:1; 1252 1253 /* Full updates */ 1254 uint32_t new_plane:1; 1255 uint32_t bpp_change:1; 1256 uint32_t gamma_change:1; 1257 uint32_t bandwidth_change:1; 1258 uint32_t clock_change:1; 1259 uint32_t stereo_format_change:1; 1260 uint32_t lut_3d:1; 1261 uint32_t tmz_changed:1; 1262 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1263 uint32_t full_update:1; 1264 } bits; 1265 1266 uint32_t raw; 1267 }; 1268 1269 #define DC_REMOVE_PLANE_POINTERS 1 1270 1271 struct dc_plane_state { 1272 struct dc_plane_address address; 1273 struct dc_plane_flip_time time; 1274 bool triplebuffer_flips; 1275 struct scaling_taps scaling_quality; 1276 struct rect src_rect; 1277 struct rect dst_rect; 1278 struct rect clip_rect; 1279 1280 struct plane_size plane_size; 1281 union dc_tiling_info tiling_info; 1282 1283 struct dc_plane_dcc_param dcc; 1284 1285 struct dc_gamma gamma_correction; 1286 struct dc_transfer_func in_transfer_func; 1287 struct dc_bias_and_scale *bias_and_scale; 1288 struct dc_csc_transform input_csc_color_matrix; 1289 struct fixed31_32 coeff_reduction_factor; 1290 struct fixed31_32 hdr_mult; 1291 struct colorspace_transform gamut_remap_matrix; 1292 1293 // TODO: No longer used, remove 1294 struct dc_hdr_static_metadata hdr_static_ctx; 1295 1296 enum dc_color_space color_space; 1297 1298 struct dc_3dlut lut3d_func; 1299 struct dc_transfer_func in_shaper_func; 1300 struct dc_transfer_func blend_tf; 1301 1302 struct dc_transfer_func *gamcor_tf; 1303 enum surface_pixel_format format; 1304 enum dc_rotation_angle rotation; 1305 enum plane_stereo_format stereo_format; 1306 1307 bool is_tiling_rotated; 1308 bool per_pixel_alpha; 1309 bool pre_multiplied_alpha; 1310 bool global_alpha; 1311 int global_alpha_value; 1312 bool visible; 1313 bool flip_immediate; 1314 bool horizontal_mirror; 1315 int layer_index; 1316 1317 union surface_update_flags update_flags; 1318 bool flip_int_enabled; 1319 bool skip_manual_trigger; 1320 1321 /* private to DC core */ 1322 struct dc_plane_status status; 1323 struct dc_context *ctx; 1324 1325 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1326 bool force_full_update; 1327 1328 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1329 1330 /* private to dc_surface.c */ 1331 enum dc_irq_source irq_source; 1332 struct kref refcount; 1333 struct tg_color visual_confirm_color; 1334 1335 bool is_statically_allocated; 1336 enum chroma_cositing cositing; 1337 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1338 bool mcm_lut1d_enable; 1339 struct dc_cm2_func_luts mcm_luts; 1340 bool lut_bank_a; 1341 enum mpcc_movable_cm_location mcm_location; 1342 struct dc_csc_transform cursor_csc_color_matrix; 1343 bool adaptive_sharpness_en; 1344 unsigned int sharpnessX1000; 1345 enum linear_light_scaling linear_light_scaling; 1346 }; 1347 1348 struct dc_plane_info { 1349 struct plane_size plane_size; 1350 union dc_tiling_info tiling_info; 1351 struct dc_plane_dcc_param dcc; 1352 enum surface_pixel_format format; 1353 enum dc_rotation_angle rotation; 1354 enum plane_stereo_format stereo_format; 1355 enum dc_color_space color_space; 1356 bool horizontal_mirror; 1357 bool visible; 1358 bool per_pixel_alpha; 1359 bool pre_multiplied_alpha; 1360 bool global_alpha; 1361 int global_alpha_value; 1362 bool input_csc_enabled; 1363 int layer_index; 1364 bool front_buffer_rendering_active; 1365 enum chroma_cositing cositing; 1366 }; 1367 1368 #include "dc_stream.h" 1369 1370 struct dc_scratch_space { 1371 /* used to temporarily backup plane states of a stream during 1372 * dc update. The reason is that plane states are overwritten 1373 * with surface updates in dc update. Once they are overwritten 1374 * current state is no longer valid. We want to temporarily 1375 * store current value in plane states so we can still recover 1376 * a valid current state during dc update. 1377 */ 1378 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1379 1380 struct dc_stream_state stream_state; 1381 }; 1382 1383 struct dc { 1384 struct dc_debug_options debug; 1385 struct dc_versions versions; 1386 struct dc_caps caps; 1387 struct dc_cap_funcs cap_funcs; 1388 struct dc_config config; 1389 struct dc_bounding_box_overrides bb_overrides; 1390 struct dc_bug_wa work_arounds; 1391 struct dc_context *ctx; 1392 struct dc_phy_addr_space_config vm_pa_config; 1393 1394 uint8_t link_count; 1395 struct dc_link *links[MAX_LINKS]; 1396 struct link_service *link_srv; 1397 1398 struct dc_state *current_state; 1399 struct resource_pool *res_pool; 1400 1401 struct clk_mgr *clk_mgr; 1402 1403 /* Display Engine Clock levels */ 1404 struct dm_pp_clock_levels sclk_lvls; 1405 1406 /* Inputs into BW and WM calculations. */ 1407 struct bw_calcs_dceip *bw_dceip; 1408 struct bw_calcs_vbios *bw_vbios; 1409 struct dcn_soc_bounding_box *dcn_soc; 1410 struct dcn_ip_params *dcn_ip; 1411 struct display_mode_lib dml; 1412 1413 /* HW functions */ 1414 struct hw_sequencer_funcs hwss; 1415 struct dce_hwseq *hwseq; 1416 1417 /* Require to optimize clocks and bandwidth for added/removed planes */ 1418 bool optimized_required; 1419 bool wm_optimized_required; 1420 bool idle_optimizations_allowed; 1421 bool enable_c20_dtm_b0; 1422 1423 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1424 1425 /* FBC compressor */ 1426 struct compressor *fbc_compressor; 1427 1428 struct dc_debug_data debug_data; 1429 struct dpcd_vendor_signature vendor_signature; 1430 1431 const char *build_id; 1432 struct vm_helper *vm_helper; 1433 1434 uint32_t *dcn_reg_offsets; 1435 uint32_t *nbio_reg_offsets; 1436 uint32_t *clk_reg_offsets; 1437 1438 /* Scratch memory */ 1439 struct { 1440 struct { 1441 /* 1442 * For matching clock_limits table in driver with table 1443 * from PMFW. 1444 */ 1445 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1446 } update_bw_bounding_box; 1447 struct dc_scratch_space current_state; 1448 struct dc_scratch_space new_state; 1449 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1450 } scratch; 1451 1452 struct dml2_configuration_options dml2_options; 1453 struct dml2_configuration_options dml2_tmp; 1454 enum dc_acpi_cm_power_state power_state; 1455 1456 }; 1457 1458 struct dc_scaling_info { 1459 struct rect src_rect; 1460 struct rect dst_rect; 1461 struct rect clip_rect; 1462 struct scaling_taps scaling_quality; 1463 }; 1464 1465 struct dc_fast_update { 1466 const struct dc_flip_addrs *flip_addr; 1467 const struct dc_gamma *gamma; 1468 const struct colorspace_transform *gamut_remap_matrix; 1469 const struct dc_csc_transform *input_csc_color_matrix; 1470 const struct fixed31_32 *coeff_reduction_factor; 1471 struct dc_transfer_func *out_transfer_func; 1472 struct dc_csc_transform *output_csc_transform; 1473 const struct dc_csc_transform *cursor_csc_color_matrix; 1474 }; 1475 1476 struct dc_surface_update { 1477 struct dc_plane_state *surface; 1478 1479 /* isr safe update parameters. null means no updates */ 1480 const struct dc_flip_addrs *flip_addr; 1481 const struct dc_plane_info *plane_info; 1482 const struct dc_scaling_info *scaling_info; 1483 struct fixed31_32 hdr_mult; 1484 /* following updates require alloc/sleep/spin that is not isr safe, 1485 * null means no updates 1486 */ 1487 const struct dc_gamma *gamma; 1488 const struct dc_transfer_func *in_transfer_func; 1489 1490 const struct dc_csc_transform *input_csc_color_matrix; 1491 const struct fixed31_32 *coeff_reduction_factor; 1492 const struct dc_transfer_func *func_shaper; 1493 const struct dc_3dlut *lut3d_func; 1494 const struct dc_transfer_func *blend_tf; 1495 const struct colorspace_transform *gamut_remap_matrix; 1496 /* 1497 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1498 * 1499 * change cm2_params.component_settings: Full update 1500 * change cm2_params.cm2_luts: Fast update 1501 */ 1502 struct dc_cm2_parameters *cm2_params; 1503 const struct dc_csc_transform *cursor_csc_color_matrix; 1504 }; 1505 1506 /* 1507 * Create a new surface with default parameters; 1508 */ 1509 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1510 void dc_gamma_release(struct dc_gamma **dc_gamma); 1511 struct dc_gamma *dc_create_gamma(void); 1512 1513 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1514 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1515 struct dc_transfer_func *dc_create_transfer_func(void); 1516 1517 struct dc_3dlut *dc_create_3dlut_func(void); 1518 void dc_3dlut_func_release(struct dc_3dlut *lut); 1519 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1520 1521 void dc_post_update_surfaces_to_stream( 1522 struct dc *dc); 1523 1524 #include "dc_stream.h" 1525 1526 /** 1527 * struct dc_validation_set - Struct to store surface/stream associations for validation 1528 */ 1529 struct dc_validation_set { 1530 /** 1531 * @stream: Stream state properties 1532 */ 1533 struct dc_stream_state *stream; 1534 1535 /** 1536 * @plane_states: Surface state 1537 */ 1538 struct dc_plane_state *plane_states[MAX_SURFACES]; 1539 1540 /** 1541 * @plane_count: Total of active planes 1542 */ 1543 uint8_t plane_count; 1544 }; 1545 1546 bool dc_validate_boot_timing(const struct dc *dc, 1547 const struct dc_sink *sink, 1548 struct dc_crtc_timing *crtc_timing); 1549 1550 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1551 1552 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1553 1554 enum dc_status dc_validate_with_context(struct dc *dc, 1555 const struct dc_validation_set set[], 1556 int set_count, 1557 struct dc_state *context, 1558 bool fast_validate); 1559 1560 bool dc_set_generic_gpio_for_stereo(bool enable, 1561 struct gpio_service *gpio_service); 1562 1563 /* 1564 * fast_validate: we return after determining if we can support the new state, 1565 * but before we populate the programming info 1566 */ 1567 enum dc_status dc_validate_global_state( 1568 struct dc *dc, 1569 struct dc_state *new_ctx, 1570 bool fast_validate); 1571 1572 bool dc_acquire_release_mpc_3dlut( 1573 struct dc *dc, bool acquire, 1574 struct dc_stream_state *stream, 1575 struct dc_3dlut **lut, 1576 struct dc_transfer_func **shaper); 1577 1578 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1579 void get_audio_check(struct audio_info *aud_modes, 1580 struct audio_check *aud_chk); 1581 /* 1582 * Set up streams and links associated to drive sinks 1583 * The streams parameter is an absolute set of all active streams. 1584 * 1585 * After this call: 1586 * Phy, Encoder, Timing Generator are programmed and enabled. 1587 * New streams are enabled with blank stream; no memory read. 1588 */ 1589 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1590 1591 1592 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1593 struct dc_stream_state *stream, 1594 int mpcc_inst); 1595 1596 1597 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1598 1599 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1600 1601 /* The function returns minimum bandwidth required to drive a given timing 1602 * return - minimum required timing bandwidth in kbps. 1603 */ 1604 uint32_t dc_bandwidth_in_kbps_from_timing( 1605 const struct dc_crtc_timing *timing, 1606 const enum dc_link_encoding_format link_encoding); 1607 1608 /* Link Interfaces */ 1609 /* 1610 * A link contains one or more sinks and their connected status. 1611 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1612 */ 1613 struct dc_link { 1614 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1615 unsigned int sink_count; 1616 struct dc_sink *local_sink; 1617 unsigned int link_index; 1618 enum dc_connection_type type; 1619 enum signal_type connector_signal; 1620 enum dc_irq_source irq_source_hpd; 1621 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1622 1623 bool is_hpd_filter_disabled; 1624 bool dp_ss_off; 1625 1626 /** 1627 * @link_state_valid: 1628 * 1629 * If there is no link and local sink, this variable should be set to 1630 * false. Otherwise, it should be set to true; usually, the function 1631 * core_link_enable_stream sets this field to true. 1632 */ 1633 bool link_state_valid; 1634 bool aux_access_disabled; 1635 bool sync_lt_in_progress; 1636 bool skip_stream_reenable; 1637 bool is_internal_display; 1638 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1639 bool is_dig_mapping_flexible; 1640 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1641 bool is_hpd_pending; /* Indicates a new received hpd */ 1642 1643 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1644 * for every link training. This is incompatible with DP LL compliance automation, 1645 * which expects the same link settings to be used every retry on a link loss. 1646 * This flag is used to skip the fallback when link loss occurs during automation. 1647 */ 1648 bool skip_fallback_on_link_loss; 1649 1650 bool edp_sink_present; 1651 1652 struct dp_trace dp_trace; 1653 1654 /* caps is the same as reported_link_cap. link_traing use 1655 * reported_link_cap. Will clean up. TODO 1656 */ 1657 struct dc_link_settings reported_link_cap; 1658 struct dc_link_settings verified_link_cap; 1659 struct dc_link_settings cur_link_settings; 1660 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1661 struct dc_link_settings preferred_link_setting; 1662 /* preferred_training_settings are override values that 1663 * come from DM. DM is responsible for the memory 1664 * management of the override pointers. 1665 */ 1666 struct dc_link_training_overrides preferred_training_settings; 1667 struct dp_audio_test_data audio_test_data; 1668 1669 uint8_t ddc_hw_inst; 1670 1671 uint8_t hpd_src; 1672 1673 uint8_t link_enc_hw_inst; 1674 /* DIG link encoder ID. Used as index in link encoder resource pool. 1675 * For links with fixed mapping to DIG, this is not changed after dc_link 1676 * object creation. 1677 */ 1678 enum engine_id eng_id; 1679 enum engine_id dpia_preferred_eng_id; 1680 1681 bool test_pattern_enabled; 1682 /* Pending/Current test pattern are only used to perform and track 1683 * FIXED_VS retimer test pattern/lane adjustment override state. 1684 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1685 * to perform specific lane adjust overrides before setting certain 1686 * PHY test patterns. In cases when lane adjust and set test pattern 1687 * calls are not performed atomically (i.e. performing link training), 1688 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1689 * and current_test_pattern will contain required context for any future 1690 * set pattern/set lane adjust to transition between override state(s). 1691 * */ 1692 enum dp_test_pattern current_test_pattern; 1693 enum dp_test_pattern pending_test_pattern; 1694 1695 union compliance_test_state compliance_test_state; 1696 1697 void *priv; 1698 1699 struct ddc_service *ddc; 1700 1701 enum dp_panel_mode panel_mode; 1702 bool aux_mode; 1703 1704 /* Private to DC core */ 1705 1706 const struct dc *dc; 1707 1708 struct dc_context *ctx; 1709 1710 struct panel_cntl *panel_cntl; 1711 struct link_encoder *link_enc; 1712 struct graphics_object_id link_id; 1713 /* Endpoint type distinguishes display endpoints which do not have entries 1714 * in the BIOS connector table from those that do. Helps when tracking link 1715 * encoder to display endpoint assignments. 1716 */ 1717 enum display_endpoint_type ep_type; 1718 union ddi_channel_mapping ddi_channel_mapping; 1719 struct connector_device_tag_info device_tag; 1720 struct dpcd_caps dpcd_caps; 1721 uint32_t dongle_max_pix_clk; 1722 unsigned short chip_caps; 1723 unsigned int dpcd_sink_count; 1724 struct hdcp_caps hdcp_caps; 1725 enum edp_revision edp_revision; 1726 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1727 1728 struct psr_settings psr_settings; 1729 struct replay_settings replay_settings; 1730 1731 /* Drive settings read from integrated info table */ 1732 struct dc_lane_settings bios_forced_drive_settings; 1733 1734 /* Vendor specific LTTPR workaround variables */ 1735 uint8_t vendor_specific_lttpr_link_rate_wa; 1736 bool apply_vendor_specific_lttpr_link_rate_wa; 1737 1738 /* MST record stream using this link */ 1739 struct link_flags { 1740 bool dp_keep_receiver_powered; 1741 bool dp_skip_DID2; 1742 bool dp_skip_reset_segment; 1743 bool dp_skip_fs_144hz; 1744 bool dp_mot_reset_segment; 1745 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1746 bool dpia_mst_dsc_always_on; 1747 /* Forced DPIA into TBT3 compatibility mode. */ 1748 bool dpia_forced_tbt3_mode; 1749 bool dongle_mode_timing_override; 1750 bool blank_stream_on_ocs_change; 1751 bool read_dpcd204h_on_irq_hpd; 1752 } wa_flags; 1753 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1754 1755 struct dc_link_status link_status; 1756 struct dprx_states dprx_states; 1757 1758 struct gpio *hpd_gpio; 1759 enum dc_link_fec_state fec_state; 1760 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1761 1762 struct dc_panel_config panel_config; 1763 struct phy_state phy_state; 1764 // BW ALLOCATON USB4 ONLY 1765 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1766 bool skip_implict_edp_power_control; 1767 }; 1768 1769 /* Return an enumerated dc_link. 1770 * dc_link order is constant and determined at 1771 * boot time. They cannot be created or destroyed. 1772 * Use dc_get_caps() to get number of links. 1773 */ 1774 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1775 1776 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1777 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1778 const struct dc_link *link, 1779 unsigned int *inst_out); 1780 1781 /* Return an array of link pointers to edp links. */ 1782 void dc_get_edp_links(const struct dc *dc, 1783 struct dc_link **edp_links, 1784 int *edp_num); 1785 1786 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1787 bool powerOn); 1788 1789 /* The function initiates detection handshake over the given link. It first 1790 * determines if there are display connections over the link. If so it initiates 1791 * detection protocols supported by the connected receiver device. The function 1792 * contains protocol specific handshake sequences which are sometimes mandatory 1793 * to establish a proper connection between TX and RX. So it is always 1794 * recommended to call this function as the first link operation upon HPD event 1795 * or power up event. Upon completion, the function will update link structure 1796 * in place based on latest RX capabilities. The function may also cause dpms 1797 * to be reset to off for all currently enabled streams to the link. It is DM's 1798 * responsibility to serialize detection and DPMS updates. 1799 * 1800 * @reason - Indicate which event triggers this detection. dc may customize 1801 * detection flow depending on the triggering events. 1802 * return false - if detection is not fully completed. This could happen when 1803 * there is an unrecoverable error during detection or detection is partially 1804 * completed (detection has been delegated to dm mst manager ie. 1805 * link->connection_type == dc_connection_mst_branch when returning false). 1806 * return true - detection is completed, link has been fully updated with latest 1807 * detection result. 1808 */ 1809 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1810 1811 struct dc_sink_init_data; 1812 1813 /* When link connection type is dc_connection_mst_branch, remote sink can be 1814 * added to the link. The interface creates a remote sink and associates it with 1815 * current link. The sink will be retained by link until remove remote sink is 1816 * called. 1817 * 1818 * @dc_link - link the remote sink will be added to. 1819 * @edid - byte array of EDID raw data. 1820 * @len - size of the edid in byte 1821 * @init_data - 1822 */ 1823 struct dc_sink *dc_link_add_remote_sink( 1824 struct dc_link *dc_link, 1825 const uint8_t *edid, 1826 int len, 1827 struct dc_sink_init_data *init_data); 1828 1829 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1830 * @link - link the sink should be removed from 1831 * @sink - sink to be removed. 1832 */ 1833 void dc_link_remove_remote_sink( 1834 struct dc_link *link, 1835 struct dc_sink *sink); 1836 1837 /* Enable HPD interrupt handler for a given link */ 1838 void dc_link_enable_hpd(const struct dc_link *link); 1839 1840 /* Disable HPD interrupt handler for a given link */ 1841 void dc_link_disable_hpd(const struct dc_link *link); 1842 1843 /* determine if there is a sink connected to the link 1844 * 1845 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1846 * return - false if an unexpected error occurs, true otherwise. 1847 * 1848 * NOTE: This function doesn't detect downstream sink connections i.e 1849 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1850 * return dc_connection_single if the branch device is connected despite of 1851 * downstream sink's connection status. 1852 */ 1853 bool dc_link_detect_connection_type(struct dc_link *link, 1854 enum dc_connection_type *type); 1855 1856 /* query current hpd pin value 1857 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1858 * 1859 */ 1860 bool dc_link_get_hpd_state(struct dc_link *link); 1861 1862 /* Getter for cached link status from given link */ 1863 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1864 1865 /* enable/disable hardware HPD filter. 1866 * 1867 * @link - The link the HPD pin is associated with. 1868 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1869 * handler once after no HPD change has been detected within dc default HPD 1870 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1871 * pulses within default HPD interval, no HPD event will be received until HPD 1872 * toggles have stopped. Then HPD event will be queued to irq handler once after 1873 * dc default HPD filtering interval since last HPD event. 1874 * 1875 * @enable = false - disable hardware HPD filter. HPD event will be queued 1876 * immediately to irq handler after no HPD change has been detected within 1877 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1878 */ 1879 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1880 1881 /* submit i2c read/write payloads through ddc channel 1882 * @link_index - index to a link with ddc in i2c mode 1883 * @cmd - i2c command structure 1884 * return - true if success, false otherwise. 1885 */ 1886 bool dc_submit_i2c( 1887 struct dc *dc, 1888 uint32_t link_index, 1889 struct i2c_command *cmd); 1890 1891 /* submit i2c read/write payloads through oem channel 1892 * @link_index - index to a link with ddc in i2c mode 1893 * @cmd - i2c command structure 1894 * return - true if success, false otherwise. 1895 */ 1896 bool dc_submit_i2c_oem( 1897 struct dc *dc, 1898 struct i2c_command *cmd); 1899 1900 enum aux_return_code_type; 1901 /* Attempt to transfer the given aux payload. This function does not perform 1902 * retries or handle error states. The reply is returned in the payload->reply 1903 * and the result through operation_result. Returns the number of bytes 1904 * transferred,or -1 on a failure. 1905 */ 1906 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1907 struct aux_payload *payload, 1908 enum aux_return_code_type *operation_result); 1909 1910 bool dc_is_oem_i2c_device_present( 1911 struct dc *dc, 1912 size_t slave_address 1913 ); 1914 1915 /* return true if the connected receiver supports the hdcp version */ 1916 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1917 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1918 1919 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1920 * 1921 * TODO - When defer_handling is true the function will have a different purpose. 1922 * It no longer does complete hpd rx irq handling. We should create a separate 1923 * interface specifically for this case. 1924 * 1925 * Return: 1926 * true - Downstream port status changed. DM should call DC to do the 1927 * detection. 1928 * false - no change in Downstream port status. No further action required 1929 * from DM. 1930 */ 1931 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1932 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1933 bool defer_handling, bool *has_left_work); 1934 /* handle DP specs define test automation sequence*/ 1935 void dc_link_dp_handle_automated_test(struct dc_link *link); 1936 1937 /* handle DP Link loss sequence and try to recover RX link loss with best 1938 * effort 1939 */ 1940 void dc_link_dp_handle_link_loss(struct dc_link *link); 1941 1942 /* Determine if hpd rx irq should be handled or ignored 1943 * return true - hpd rx irq should be handled. 1944 * return false - it is safe to ignore hpd rx irq event 1945 */ 1946 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1947 1948 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1949 * @link - link the hpd irq data associated with 1950 * @hpd_irq_dpcd_data - input hpd irq data 1951 * return - true if hpd irq data indicates a link lost 1952 */ 1953 bool dc_link_check_link_loss_status(struct dc_link *link, 1954 union hpd_irq_data *hpd_irq_dpcd_data); 1955 1956 /* Read hpd rx irq data from a given link 1957 * @link - link where the hpd irq data should be read from 1958 * @irq_data - output hpd irq data 1959 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1960 * read has failed. 1961 */ 1962 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1963 struct dc_link *link, 1964 union hpd_irq_data *irq_data); 1965 1966 /* The function clears recorded DP RX states in the link. DM should call this 1967 * function when it is resuming from S3 power state to previously connected links. 1968 * 1969 * TODO - in the future we should consider to expand link resume interface to 1970 * support clearing previous rx states. So we don't have to rely on dm to call 1971 * this interface explicitly. 1972 */ 1973 void dc_link_clear_dprx_states(struct dc_link *link); 1974 1975 /* Destruct the mst topology of the link and reset the allocated payload table 1976 * 1977 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1978 * still wants to reset MST topology on an unplug event */ 1979 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1980 1981 /* The function calculates effective DP link bandwidth when a given link is 1982 * using the given link settings. 1983 * 1984 * return - total effective link bandwidth in kbps. 1985 */ 1986 uint32_t dc_link_bandwidth_kbps( 1987 const struct dc_link *link, 1988 const struct dc_link_settings *link_setting); 1989 1990 /* The function takes a snapshot of current link resource allocation state 1991 * @dc: pointer to dc of the dm calling this 1992 * @map: a dc link resource snapshot defined internally to dc. 1993 * 1994 * DM needs to capture a snapshot of current link resource allocation mapping 1995 * and store it in its persistent storage. 1996 * 1997 * Some of the link resource is using first come first serve policy. 1998 * The allocation mapping depends on original hotplug order. This information 1999 * is lost after driver is loaded next time. The snapshot is used in order to 2000 * restore link resource to its previous state so user will get consistent 2001 * link capability allocation across reboot. 2002 * 2003 */ 2004 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2005 2006 /* This function restores link resource allocation state from a snapshot 2007 * @dc: pointer to dc of the dm calling this 2008 * @map: a dc link resource snapshot defined internally to dc. 2009 * 2010 * DM needs to call this function after initial link detection on boot and 2011 * before first commit streams to restore link resource allocation state 2012 * from previous boot session. 2013 * 2014 * Some of the link resource is using first come first serve policy. 2015 * The allocation mapping depends on original hotplug order. This information 2016 * is lost after driver is loaded next time. The snapshot is used in order to 2017 * restore link resource to its previous state so user will get consistent 2018 * link capability allocation across reboot. 2019 * 2020 */ 2021 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2022 2023 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2024 * interface i.e stream_update->dsc_config 2025 */ 2026 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2027 2028 /* translate a raw link rate data to bandwidth in kbps */ 2029 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2030 2031 /* determine the optimal bandwidth given link and required bw. 2032 * @link - current detected link 2033 * @req_bw - requested bandwidth in kbps 2034 * @link_settings - returned most optimal link settings that can fit the 2035 * requested bandwidth 2036 * return - false if link can't support requested bandwidth, true if link 2037 * settings is found. 2038 */ 2039 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2040 struct dc_link_settings *link_settings, 2041 uint32_t req_bw); 2042 2043 /* return the max dp link settings can be driven by the link without considering 2044 * connected RX device and its capability 2045 */ 2046 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2047 struct dc_link_settings *max_link_enc_cap); 2048 2049 /* determine when the link is driving MST mode, what DP link channel coding 2050 * format will be used. The decision will remain unchanged until next HPD event. 2051 * 2052 * @link - a link with DP RX connection 2053 * return - if stream is committed to this link with MST signal type, type of 2054 * channel coding format dc will choose. 2055 */ 2056 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2057 const struct dc_link *link); 2058 2059 /* get max dp link settings the link can enable with all things considered. (i.e 2060 * TX/RX/Cable capabilities and dp override policies. 2061 * 2062 * @link - a link with DP RX connection 2063 * return - max dp link settings the link can enable. 2064 * 2065 */ 2066 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2067 2068 /* Get the highest encoding format that the link supports; highest meaning the 2069 * encoding format which supports the maximum bandwidth. 2070 * 2071 * @link - a link with DP RX connection 2072 * return - highest encoding format link supports. 2073 */ 2074 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2075 2076 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2077 * to a link with dp connector signal type. 2078 * @link - a link with dp connector signal type 2079 * return - true if connected, false otherwise 2080 */ 2081 bool dc_link_is_dp_sink_present(struct dc_link *link); 2082 2083 /* Force DP lane settings update to main-link video signal and notify the change 2084 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2085 * tuning purpose. The interface assumes link has already been enabled with DP 2086 * signal. 2087 * 2088 * @lt_settings - a container structure with desired hw_lane_settings 2089 */ 2090 void dc_link_set_drive_settings(struct dc *dc, 2091 struct link_training_settings *lt_settings, 2092 struct dc_link *link); 2093 2094 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2095 * test or debugging purpose. The test pattern will remain until next un-plug. 2096 * 2097 * @link - active link with DP signal output enabled. 2098 * @test_pattern - desired test pattern to output. 2099 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2100 * @test_pattern_color_space - for video test pattern choose a desired color 2101 * space. 2102 * @p_link_settings - For PHY pattern choose a desired link settings 2103 * @p_custom_pattern - some test pattern will require a custom input to 2104 * customize some pattern details. Otherwise keep it to NULL. 2105 * @cust_pattern_size - size of the custom pattern input. 2106 * 2107 */ 2108 bool dc_link_dp_set_test_pattern( 2109 struct dc_link *link, 2110 enum dp_test_pattern test_pattern, 2111 enum dp_test_pattern_color_space test_pattern_color_space, 2112 const struct link_training_settings *p_link_settings, 2113 const unsigned char *p_custom_pattern, 2114 unsigned int cust_pattern_size); 2115 2116 /* Force DP link settings to always use a specific value until reboot to a 2117 * specific link. If link has already been enabled, the interface will also 2118 * switch to desired link settings immediately. This is a debug interface to 2119 * generic dp issue trouble shooting. 2120 */ 2121 void dc_link_set_preferred_link_settings(struct dc *dc, 2122 struct dc_link_settings *link_setting, 2123 struct dc_link *link); 2124 2125 /* Force DP link to customize a specific link training behavior by overriding to 2126 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2127 * display specific link training issues or apply some display specific 2128 * workaround in link training. 2129 * 2130 * @link_settings - if not NULL, force preferred link settings to the link. 2131 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2132 * will apply this particular override in future link training. If NULL is 2133 * passed in, dc resets previous overrides. 2134 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2135 * training settings. 2136 */ 2137 void dc_link_set_preferred_training_settings(struct dc *dc, 2138 struct dc_link_settings *link_setting, 2139 struct dc_link_training_overrides *lt_overrides, 2140 struct dc_link *link, 2141 bool skip_immediate_retrain); 2142 2143 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2144 bool dc_link_is_fec_supported(const struct dc_link *link); 2145 2146 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2147 * link enablement. 2148 * return - true if FEC should be enabled, false otherwise. 2149 */ 2150 bool dc_link_should_enable_fec(const struct dc_link *link); 2151 2152 /* determine lttpr mode the current link should be enabled with a specific link 2153 * settings. 2154 */ 2155 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2156 struct dc_link_settings *link_setting); 2157 2158 /* Force DP RX to update its power state. 2159 * NOTE: this interface doesn't update dp main-link. Calling this function will 2160 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2161 * RX power state back upon finish DM specific execution requiring DP RX in a 2162 * specific power state. 2163 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2164 * state. 2165 */ 2166 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2167 2168 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2169 * current value read from extended receiver cap from 02200h - 0220Fh. 2170 * Some DP RX has problems of providing accurate DP receiver caps from extended 2171 * field, this interface is a workaround to revert link back to use base caps. 2172 */ 2173 void dc_link_overwrite_extended_receiver_cap( 2174 struct dc_link *link); 2175 2176 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2177 bool wait_for_hpd); 2178 2179 /* Set backlight level of an embedded panel (eDP, LVDS). 2180 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2181 * and 16 bit fractional, where 1.0 is max backlight value. 2182 */ 2183 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2184 uint32_t backlight_pwm_u16_16, 2185 uint32_t frame_ramp); 2186 2187 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2188 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2189 bool isHDR, 2190 uint32_t backlight_millinits, 2191 uint32_t transition_time_in_ms); 2192 2193 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2194 uint32_t *backlight_millinits, 2195 uint32_t *backlight_millinits_peak); 2196 2197 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2198 2199 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2200 2201 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2202 bool wait, bool force_static, const unsigned int *power_opts); 2203 2204 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2205 2206 bool dc_link_setup_psr(struct dc_link *dc_link, 2207 const struct dc_stream_state *stream, struct psr_config *psr_config, 2208 struct psr_context *psr_context); 2209 2210 /* 2211 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2212 * 2213 * @link: pointer to the dc_link struct instance 2214 * @enable: enable(active) or disable(inactive) replay 2215 * @wait: state transition need to wait the active set completed. 2216 * @force_static: force disable(inactive) the replay 2217 * @power_opts: set power optimazation parameters to DMUB. 2218 * 2219 * return: allow Replay active will return true, else will return false. 2220 */ 2221 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2222 bool wait, bool force_static, const unsigned int *power_opts); 2223 2224 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2225 2226 /* On eDP links this function call will stall until T12 has elapsed. 2227 * If the panel is not in power off state, this function will return 2228 * immediately. 2229 */ 2230 bool dc_link_wait_for_t12(struct dc_link *link); 2231 2232 /* Determine if dp trace has been initialized to reflect upto date result * 2233 * return - true if trace is initialized and has valid data. False dp trace 2234 * doesn't have valid result. 2235 */ 2236 bool dc_dp_trace_is_initialized(struct dc_link *link); 2237 2238 /* Query a dp trace flag to indicate if the current dp trace data has been 2239 * logged before 2240 */ 2241 bool dc_dp_trace_is_logged(struct dc_link *link, 2242 bool in_detection); 2243 2244 /* Set dp trace flag to indicate whether DM has already logged the current dp 2245 * trace data. DM can set is_logged to true upon logging and check 2246 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2247 */ 2248 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2249 bool in_detection, 2250 bool is_logged); 2251 2252 /* Obtain driver time stamp for last dp link training end. The time stamp is 2253 * formatted based on dm_get_timestamp DM function. 2254 * @in_detection - true to get link training end time stamp of last link 2255 * training in detection sequence. false to get link training end time stamp 2256 * of last link training in commit (dpms) sequence 2257 */ 2258 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2259 bool in_detection); 2260 2261 /* Get how many link training attempts dc has done with latest sequence. 2262 * @in_detection - true to get link training count of last link 2263 * training in detection sequence. false to get link training count of last link 2264 * training in commit (dpms) sequence 2265 */ 2266 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2267 bool in_detection); 2268 2269 /* Get how many link loss has happened since last link training attempts */ 2270 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2271 2272 /* 2273 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2274 */ 2275 /* 2276 * Send a request from DP-Tx requesting to allocate BW remotely after 2277 * allocating it locally. This will get processed by CM and a CB function 2278 * will be called. 2279 * 2280 * @link: pointer to the dc_link struct instance 2281 * @req_bw: The requested bw in Kbyte to allocated 2282 * 2283 * return: none 2284 */ 2285 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2286 2287 /* 2288 * Handle function for when the status of the Request above is complete. 2289 * We will find out the result of allocating on CM and update structs. 2290 * 2291 * @link: pointer to the dc_link struct instance 2292 * @bw: Allocated or Estimated BW depending on the result 2293 * @result: Response type 2294 * 2295 * return: none 2296 */ 2297 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2298 uint8_t bw, uint8_t result); 2299 2300 /* 2301 * Handle the USB4 BW Allocation related functionality here: 2302 * Plug => Try to allocate max bw from timing parameters supported by the sink 2303 * Unplug => de-allocate bw 2304 * 2305 * @link: pointer to the dc_link struct instance 2306 * @peak_bw: Peak bw used by the link/sink 2307 * 2308 * return: allocated bw else return 0 2309 */ 2310 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2311 struct dc_link *link, int peak_bw); 2312 2313 /* 2314 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2315 * available BW for each host router 2316 * 2317 * @dc: pointer to dc struct 2318 * @stream: pointer to all possible streams 2319 * @count: number of valid DPIA streams 2320 * 2321 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2322 */ 2323 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2324 const unsigned int count); 2325 2326 /* Sink Interfaces - A sink corresponds to a display output device */ 2327 2328 struct dc_container_id { 2329 // 128bit GUID in binary form 2330 unsigned char guid[16]; 2331 // 8 byte port ID -> ELD.PortID 2332 unsigned int portId[2]; 2333 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2334 unsigned short manufacturerName; 2335 // 2 byte product code -> ELD.ProductCode 2336 unsigned short productCode; 2337 }; 2338 2339 2340 struct dc_sink_dsc_caps { 2341 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2342 // 'false' if they are sink's DSC caps 2343 bool is_virtual_dpcd_dsc; 2344 // 'true' if MST topology supports DSC passthrough for sink 2345 // 'false' if MST topology does not support DSC passthrough 2346 bool is_dsc_passthrough_supported; 2347 struct dsc_dec_dpcd_caps dsc_dec_caps; 2348 }; 2349 2350 struct dc_sink_fec_caps { 2351 bool is_rx_fec_supported; 2352 bool is_topology_fec_supported; 2353 }; 2354 2355 struct scdc_caps { 2356 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2357 union hdmi_scdc_device_id_data device_id; 2358 }; 2359 2360 /* 2361 * The sink structure contains EDID and other display device properties 2362 */ 2363 struct dc_sink { 2364 enum signal_type sink_signal; 2365 struct dc_edid dc_edid; /* raw edid */ 2366 struct dc_edid_caps edid_caps; /* parse display caps */ 2367 struct dc_container_id *dc_container_id; 2368 uint32_t dongle_max_pix_clk; 2369 void *priv; 2370 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2371 bool converter_disable_audio; 2372 2373 struct scdc_caps scdc_caps; 2374 struct dc_sink_dsc_caps dsc_caps; 2375 struct dc_sink_fec_caps fec_caps; 2376 2377 bool is_vsc_sdp_colorimetry_supported; 2378 2379 /* private to DC core */ 2380 struct dc_link *link; 2381 struct dc_context *ctx; 2382 2383 uint32_t sink_id; 2384 2385 /* private to dc_sink.c */ 2386 // refcount must be the last member in dc_sink, since we want the 2387 // sink structure to be logically cloneable up to (but not including) 2388 // refcount 2389 struct kref refcount; 2390 }; 2391 2392 void dc_sink_retain(struct dc_sink *sink); 2393 void dc_sink_release(struct dc_sink *sink); 2394 2395 struct dc_sink_init_data { 2396 enum signal_type sink_signal; 2397 struct dc_link *link; 2398 uint32_t dongle_max_pix_clk; 2399 bool converter_disable_audio; 2400 }; 2401 2402 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2403 2404 /* Newer interfaces */ 2405 struct dc_cursor { 2406 struct dc_plane_address address; 2407 struct dc_cursor_attributes attributes; 2408 }; 2409 2410 2411 /* Interrupt interfaces */ 2412 enum dc_irq_source dc_interrupt_to_irq_source( 2413 struct dc *dc, 2414 uint32_t src_id, 2415 uint32_t ext_id); 2416 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2417 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2418 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2419 struct dc *dc, uint32_t link_index); 2420 2421 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2422 2423 /* Power Interfaces */ 2424 2425 void dc_set_power_state( 2426 struct dc *dc, 2427 enum dc_acpi_cm_power_state power_state); 2428 void dc_resume(struct dc *dc); 2429 2430 void dc_power_down_on_boot(struct dc *dc); 2431 2432 /* 2433 * HDCP Interfaces 2434 */ 2435 enum hdcp_message_status dc_process_hdcp_msg( 2436 enum signal_type signal, 2437 struct dc_link *link, 2438 struct hdcp_protection_message *message_info); 2439 bool dc_is_dmcu_initialized(struct dc *dc); 2440 2441 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2442 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2443 2444 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2445 unsigned int pitch, 2446 unsigned int height, 2447 enum surface_pixel_format format, 2448 struct dc_cursor_attributes *cursor_attr); 2449 2450 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2451 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2452 2453 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2454 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2455 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2456 2457 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2458 void dc_unlock_memory_clock_frequency(struct dc *dc); 2459 2460 /* set min memory clock to the min required for current mode, max to maxDPM */ 2461 void dc_lock_memory_clock_frequency(struct dc *dc); 2462 2463 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2464 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2465 2466 /* cleanup on driver unload */ 2467 void dc_hardware_release(struct dc *dc); 2468 2469 /* disables fw based mclk switch */ 2470 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2471 2472 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2473 2474 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2475 2476 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2477 2478 void dc_z10_restore(const struct dc *dc); 2479 void dc_z10_save_init(struct dc *dc); 2480 2481 bool dc_is_dmub_outbox_supported(struct dc *dc); 2482 bool dc_enable_dmub_notifications(struct dc *dc); 2483 2484 bool dc_abm_save_restore( 2485 struct dc *dc, 2486 struct dc_stream_state *stream, 2487 struct abm_save_restore *pData); 2488 2489 void dc_enable_dmub_outbox(struct dc *dc); 2490 2491 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2492 uint32_t link_index, 2493 struct aux_payload *payload); 2494 2495 /* Get dc link index from dpia port index */ 2496 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2497 uint8_t dpia_port_index); 2498 2499 bool dc_process_dmub_set_config_async(struct dc *dc, 2500 uint32_t link_index, 2501 struct set_config_cmd_payload *payload, 2502 struct dmub_notification *notify); 2503 2504 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2505 uint32_t link_index, 2506 uint8_t mst_alloc_slots, 2507 uint8_t *mst_slots_in_use); 2508 2509 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2510 uint32_t hpd_int_enable); 2511 2512 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2513 2514 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2515 2516 struct dc_power_profile { 2517 int power_level; /* Lower is better */ 2518 }; 2519 2520 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2521 2522 /* DSC Interfaces */ 2523 #include "dc_dsc.h" 2524 2525 /* Disable acc mode Interfaces */ 2526 void dc_disable_accelerated_mode(struct dc *dc); 2527 2528 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2529 struct dc_stream_state *new_stream); 2530 2531 #endif /* DC_INTERFACE_H_ */ 2532