xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 9e56ff53b4115875667760445b028357848b4748)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 struct abm_save_restore;
48 
49 /* forward declaration */
50 struct aux_payload;
51 struct set_config_cmd_payload;
52 struct dmub_notification;
53 
54 #define DC_VER "3.2.266"
55 
56 #define MAX_SURFACES 3
57 #define MAX_PLANES 6
58 #define MAX_STREAMS 6
59 #define MIN_VIEWPORT_SIZE 12
60 #define MAX_NUM_EDP 2
61 
62 /* Display Core Interfaces */
63 struct dc_versions {
64 	const char *dc_ver;
65 	struct dmcu_version dmcu_version;
66 };
67 
68 enum dp_protocol_version {
69 	DP_VERSION_1_4 = 0,
70 	DP_VERSION_2_1,
71 	DP_VERSION_UNKNOWN,
72 };
73 
74 enum dc_plane_type {
75 	DC_PLANE_TYPE_INVALID,
76 	DC_PLANE_TYPE_DCE_RGB,
77 	DC_PLANE_TYPE_DCE_UNDERLAY,
78 	DC_PLANE_TYPE_DCN_UNIVERSAL,
79 };
80 
81 // Sizes defined as multiples of 64KB
82 enum det_size {
83 	DET_SIZE_DEFAULT = 0,
84 	DET_SIZE_192KB = 3,
85 	DET_SIZE_256KB = 4,
86 	DET_SIZE_320KB = 5,
87 	DET_SIZE_384KB = 6
88 };
89 
90 
91 struct dc_plane_cap {
92 	enum dc_plane_type type;
93 	uint32_t per_pixel_alpha : 1;
94 	struct {
95 		uint32_t argb8888 : 1;
96 		uint32_t nv12 : 1;
97 		uint32_t fp16 : 1;
98 		uint32_t p010 : 1;
99 		uint32_t ayuv : 1;
100 	} pixel_format_support;
101 	// max upscaling factor x1000
102 	// upscaling factors are always >= 1
103 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
104 	struct {
105 		uint32_t argb8888;
106 		uint32_t nv12;
107 		uint32_t fp16;
108 	} max_upscale_factor;
109 	// max downscale factor x1000
110 	// downscale factors are always <= 1
111 	// for example, 8K -> 1080p is 0.25, or 250 raw value
112 	struct {
113 		uint32_t argb8888;
114 		uint32_t nv12;
115 		uint32_t fp16;
116 	} max_downscale_factor;
117 	// minimal width/height
118 	uint32_t min_width;
119 	uint32_t min_height;
120 };
121 
122 /**
123  * DOC: color-management-caps
124  *
125  * **Color management caps (DPP and MPC)**
126  *
127  * Modules/color calculates various color operations which are translated to
128  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
129  * DCN1, every new generation comes with fairly major differences in color
130  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
131  * decide mapping to HW block based on logical capabilities.
132  */
133 
134 /**
135  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
136  * @srgb: RGB color space transfer func
137  * @bt2020: BT.2020 transfer func
138  * @gamma2_2: standard gamma
139  * @pq: perceptual quantizer transfer function
140  * @hlg: hybrid log–gamma transfer function
141  */
142 struct rom_curve_caps {
143 	uint16_t srgb : 1;
144 	uint16_t bt2020 : 1;
145 	uint16_t gamma2_2 : 1;
146 	uint16_t pq : 1;
147 	uint16_t hlg : 1;
148 };
149 
150 /**
151  * struct dpp_color_caps - color pipeline capabilities for display pipe and
152  * plane blocks
153  *
154  * @dcn_arch: all DCE generations treated the same
155  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
156  * just plain 256-entry lookup
157  * @icsc: input color space conversion
158  * @dgam_ram: programmable degamma LUT
159  * @post_csc: post color space conversion, before gamut remap
160  * @gamma_corr: degamma correction
161  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
162  * with MPC by setting mpc:shared_3d_lut flag
163  * @ogam_ram: programmable out/blend gamma LUT
164  * @ocsc: output color space conversion
165  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
166  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
167  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
168  *
169  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
170  */
171 struct dpp_color_caps {
172 	uint16_t dcn_arch : 1;
173 	uint16_t input_lut_shared : 1;
174 	uint16_t icsc : 1;
175 	uint16_t dgam_ram : 1;
176 	uint16_t post_csc : 1;
177 	uint16_t gamma_corr : 1;
178 	uint16_t hw_3d_lut : 1;
179 	uint16_t ogam_ram : 1;
180 	uint16_t ocsc : 1;
181 	uint16_t dgam_rom_for_yuv : 1;
182 	struct rom_curve_caps dgam_rom_caps;
183 	struct rom_curve_caps ogam_rom_caps;
184 };
185 
186 /**
187  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
188  * plane combined blocks
189  *
190  * @gamut_remap: color transformation matrix
191  * @ogam_ram: programmable out gamma LUT
192  * @ocsc: output color space conversion matrix
193  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
194  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
195  * instance
196  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
197  */
198 struct mpc_color_caps {
199 	uint16_t gamut_remap : 1;
200 	uint16_t ogam_ram : 1;
201 	uint16_t ocsc : 1;
202 	uint16_t num_3dluts : 3;
203 	uint16_t shared_3d_lut:1;
204 	struct rom_curve_caps ogam_rom_caps;
205 };
206 
207 /**
208  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
209  * @dpp: color pipes caps for DPP
210  * @mpc: color pipes caps for MPC
211  */
212 struct dc_color_caps {
213 	struct dpp_color_caps dpp;
214 	struct mpc_color_caps mpc;
215 };
216 
217 struct dc_dmub_caps {
218 	bool psr;
219 	bool mclk_sw;
220 	bool subvp_psr;
221 	bool gecc_enable;
222 };
223 
224 struct dc_caps {
225 	uint32_t max_streams;
226 	uint32_t max_links;
227 	uint32_t max_audios;
228 	uint32_t max_slave_planes;
229 	uint32_t max_slave_yuv_planes;
230 	uint32_t max_slave_rgb_planes;
231 	uint32_t max_planes;
232 	uint32_t max_downscale_ratio;
233 	uint32_t i2c_speed_in_khz;
234 	uint32_t i2c_speed_in_khz_hdcp;
235 	uint32_t dmdata_alloc_size;
236 	unsigned int max_cursor_size;
237 	unsigned int max_video_width;
238 	/*
239 	 * max video plane width that can be safely assumed to be always
240 	 * supported by single DPP pipe.
241 	 */
242 	unsigned int max_optimizable_video_width;
243 	unsigned int min_horizontal_blanking_period;
244 	int linear_pitch_alignment;
245 	bool dcc_const_color;
246 	bool dynamic_audio;
247 	bool is_apu;
248 	bool dual_link_dvi;
249 	bool post_blend_color_processing;
250 	bool force_dp_tps4_for_cp2520;
251 	bool disable_dp_clk_share;
252 	bool psp_setup_panel_mode;
253 	bool extended_aux_timeout_support;
254 	bool dmcub_support;
255 	bool zstate_support;
256 	bool ips_support;
257 	uint32_t num_of_internal_disp;
258 	enum dp_protocol_version max_dp_protocol_version;
259 	unsigned int mall_size_per_mem_channel;
260 	unsigned int mall_size_total;
261 	unsigned int cursor_cache_size;
262 	struct dc_plane_cap planes[MAX_PLANES];
263 	struct dc_color_caps color;
264 	struct dc_dmub_caps dmub_caps;
265 	bool dp_hpo;
266 	bool dp_hdmi21_pcon_support;
267 	bool edp_dsc_support;
268 	bool vbios_lttpr_aware;
269 	bool vbios_lttpr_enable;
270 	uint32_t max_otg_num;
271 	uint32_t max_cab_allocation_bytes;
272 	uint32_t cache_line_size;
273 	uint32_t cache_num_ways;
274 	uint16_t subvp_fw_processing_delay_us;
275 	uint8_t subvp_drr_max_vblank_margin_us;
276 	uint16_t subvp_prefetch_end_to_mall_start_us;
277 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
278 	uint16_t subvp_pstate_allow_width_us;
279 	uint16_t subvp_vertical_int_margin_us;
280 	bool seamless_odm;
281 	uint32_t max_v_total;
282 	uint32_t max_disp_clock_khz_at_vmin;
283 	uint8_t subvp_drr_vblank_start_margin_us;
284 };
285 
286 struct dc_bug_wa {
287 	bool no_connect_phy_config;
288 	bool dedcn20_305_wa;
289 	bool skip_clock_update;
290 	bool lt_early_cr_pattern;
291 	struct {
292 		uint8_t uclk : 1;
293 		uint8_t fclk : 1;
294 		uint8_t dcfclk : 1;
295 		uint8_t dcfclk_ds: 1;
296 	} clock_update_disable_mask;
297 };
298 struct dc_dcc_surface_param {
299 	struct dc_size surface_size;
300 	enum surface_pixel_format format;
301 	enum swizzle_mode_values swizzle_mode;
302 	enum dc_scan_direction scan;
303 };
304 
305 struct dc_dcc_setting {
306 	unsigned int max_compressed_blk_size;
307 	unsigned int max_uncompressed_blk_size;
308 	bool independent_64b_blks;
309 	//These bitfields to be used starting with DCN
310 	struct {
311 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case)
312 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN
313 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN
314 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN (the best compression case)
315 	} dcc_controls;
316 };
317 
318 struct dc_surface_dcc_cap {
319 	union {
320 		struct {
321 			struct dc_dcc_setting rgb;
322 		} grph;
323 
324 		struct {
325 			struct dc_dcc_setting luma;
326 			struct dc_dcc_setting chroma;
327 		} video;
328 	};
329 
330 	bool capable;
331 	bool const_color_support;
332 };
333 
334 struct dc_static_screen_params {
335 	struct {
336 		bool force_trigger;
337 		bool cursor_update;
338 		bool surface_update;
339 		bool overlay_update;
340 	} triggers;
341 	unsigned int num_frames;
342 };
343 
344 
345 /* Surface update type is used by dc_update_surfaces_and_stream
346  * The update type is determined at the very beginning of the function based
347  * on parameters passed in and decides how much programming (or updating) is
348  * going to be done during the call.
349  *
350  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
351  * logical calculations or hardware register programming. This update MUST be
352  * ISR safe on windows. Currently fast update will only be used to flip surface
353  * address.
354  *
355  * UPDATE_TYPE_MED is used for slower updates which require significant hw
356  * re-programming however do not affect bandwidth consumption or clock
357  * requirements. At present, this is the level at which front end updates
358  * that do not require us to run bw_calcs happen. These are in/out transfer func
359  * updates, viewport offset changes, recout size changes and pixel depth changes.
360  * This update can be done at ISR, but we want to minimize how often this happens.
361  *
362  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
363  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
364  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
365  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
366  * a full update. This cannot be done at ISR level and should be a rare event.
367  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
368  * underscan we don't expect to see this call at all.
369  */
370 
371 enum surface_update_type {
372 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
373 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
374 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
375 };
376 
377 /* Forward declaration*/
378 struct dc;
379 struct dc_plane_state;
380 struct dc_state;
381 
382 
383 struct dc_cap_funcs {
384 	bool (*get_dcc_compression_cap)(const struct dc *dc,
385 			const struct dc_dcc_surface_param *input,
386 			struct dc_surface_dcc_cap *output);
387 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
388 };
389 
390 struct link_training_settings;
391 
392 union allow_lttpr_non_transparent_mode {
393 	struct {
394 		bool DP1_4A : 1;
395 		bool DP2_0 : 1;
396 	} bits;
397 	unsigned char raw;
398 };
399 
400 /* Structure to hold configuration flags set by dm at dc creation. */
401 struct dc_config {
402 	bool gpu_vm_support;
403 	bool disable_disp_pll_sharing;
404 	bool fbc_support;
405 	bool disable_fractional_pwm;
406 	bool allow_seamless_boot_optimization;
407 	bool seamless_boot_edp_requested;
408 	bool edp_not_connected;
409 	bool edp_no_power_sequencing;
410 	bool force_enum_edp;
411 	bool forced_clocks;
412 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
413 	bool multi_mon_pp_mclk_switch;
414 	bool disable_dmcu;
415 	bool enable_4to1MPC;
416 	bool enable_windowed_mpo_odm;
417 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
418 	uint32_t allow_edp_hotplug_detection;
419 	bool clamp_min_dcfclk;
420 	uint64_t vblank_alignment_dto_params;
421 	uint8_t  vblank_alignment_max_frame_time_diff;
422 	bool is_asymmetric_memory;
423 	bool is_single_rank_dimm;
424 	bool is_vmin_only_asic;
425 	bool use_pipe_ctx_sync_logic;
426 	bool ignore_dpref_ss;
427 	bool enable_mipi_converter_optimization;
428 	bool use_default_clock_table;
429 	bool force_bios_enable_lttpr;
430 	uint8_t force_bios_fixed_vs;
431 	int sdpif_request_limit_words_per_umc;
432 	bool use_old_fixed_vs_sequence;
433 	bool dc_mode_clk_limit_support;
434 	bool EnableMinDispClkODM;
435 	bool enable_auto_dpm_test_logs;
436 	unsigned int disable_ips;
437 };
438 
439 enum visual_confirm {
440 	VISUAL_CONFIRM_DISABLE = 0,
441 	VISUAL_CONFIRM_SURFACE = 1,
442 	VISUAL_CONFIRM_HDR = 2,
443 	VISUAL_CONFIRM_MPCTREE = 4,
444 	VISUAL_CONFIRM_PSR = 5,
445 	VISUAL_CONFIRM_SWAPCHAIN = 6,
446 	VISUAL_CONFIRM_FAMS = 7,
447 	VISUAL_CONFIRM_SWIZZLE = 9,
448 	VISUAL_CONFIRM_REPLAY = 12,
449 	VISUAL_CONFIRM_SUBVP = 14,
450 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
451 };
452 
453 enum dc_psr_power_opts {
454 	psr_power_opt_invalid = 0x0,
455 	psr_power_opt_smu_opt_static_screen = 0x1,
456 	psr_power_opt_z10_static_screen = 0x10,
457 	psr_power_opt_ds_disable_allow = 0x100,
458 };
459 
460 enum dml_hostvm_override_opts {
461 	DML_HOSTVM_NO_OVERRIDE = 0x0,
462 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
463 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
464 };
465 
466 enum dc_replay_power_opts {
467 	replay_power_opt_invalid		= 0x0,
468 	replay_power_opt_smu_opt_static_screen	= 0x1,
469 	replay_power_opt_z10_static_screen	= 0x10,
470 };
471 
472 enum dcc_option {
473 	DCC_ENABLE = 0,
474 	DCC_DISABLE = 1,
475 	DCC_HALF_REQ_DISALBE = 2,
476 };
477 
478 /**
479  * enum pipe_split_policy - Pipe split strategy supported by DCN
480  *
481  * This enum is used to define the pipe split policy supported by DCN. By
482  * default, DC favors MPC_SPLIT_DYNAMIC.
483  */
484 enum pipe_split_policy {
485 	/**
486 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
487 	 * pipe in order to bring the best trade-off between performance and
488 	 * power consumption. This is the recommended option.
489 	 */
490 	MPC_SPLIT_DYNAMIC = 0,
491 
492 	/**
493 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
494 	 * try any sort of split optimization.
495 	 */
496 	MPC_SPLIT_AVOID = 1,
497 
498 	/**
499 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
500 	 * optimize the pipe utilization when using a single display; if the
501 	 * user connects to a second display, DC will avoid pipe split.
502 	 */
503 	MPC_SPLIT_AVOID_MULT_DISP = 2,
504 };
505 
506 enum wm_report_mode {
507 	WM_REPORT_DEFAULT = 0,
508 	WM_REPORT_OVERRIDE = 1,
509 };
510 enum dtm_pstate{
511 	dtm_level_p0 = 0,/*highest voltage*/
512 	dtm_level_p1,
513 	dtm_level_p2,
514 	dtm_level_p3,
515 	dtm_level_p4,/*when active_display_count = 0*/
516 };
517 
518 enum dcn_pwr_state {
519 	DCN_PWR_STATE_UNKNOWN = -1,
520 	DCN_PWR_STATE_MISSION_MODE = 0,
521 	DCN_PWR_STATE_LOW_POWER = 3,
522 };
523 
524 enum dcn_zstate_support_state {
525 	DCN_ZSTATE_SUPPORT_UNKNOWN,
526 	DCN_ZSTATE_SUPPORT_ALLOW,
527 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
528 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
529 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
530 	DCN_ZSTATE_SUPPORT_DISALLOW,
531 };
532 
533 /*
534  * struct dc_clocks - DC pipe clocks
535  *
536  * For any clocks that may differ per pipe only the max is stored in this
537  * structure
538  */
539 struct dc_clocks {
540 	int dispclk_khz;
541 	int actual_dispclk_khz;
542 	int dppclk_khz;
543 	int actual_dppclk_khz;
544 	int disp_dpp_voltage_level_khz;
545 	int dcfclk_khz;
546 	int socclk_khz;
547 	int dcfclk_deep_sleep_khz;
548 	int fclk_khz;
549 	int phyclk_khz;
550 	int dramclk_khz;
551 	bool p_state_change_support;
552 	enum dcn_zstate_support_state zstate_support;
553 	bool dtbclk_en;
554 	int ref_dtbclk_khz;
555 	bool fclk_p_state_change_support;
556 	enum dcn_pwr_state pwr_state;
557 	/*
558 	 * Elements below are not compared for the purposes of
559 	 * optimization required
560 	 */
561 	bool prev_p_state_change_support;
562 	bool fclk_prev_p_state_change_support;
563 	int num_ways;
564 
565 	/*
566 	 * @fw_based_mclk_switching
567 	 *
568 	 * DC has a mechanism that leverage the variable refresh rate to switch
569 	 * memory clock in cases that we have a large latency to achieve the
570 	 * memory clock change and a short vblank window. DC has some
571 	 * requirements to enable this feature, and this field describes if the
572 	 * system support or not such a feature.
573 	 */
574 	bool fw_based_mclk_switching;
575 	bool fw_based_mclk_switching_shut_down;
576 	int prev_num_ways;
577 	enum dtm_pstate dtm_level;
578 	int max_supported_dppclk_khz;
579 	int max_supported_dispclk_khz;
580 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
581 	int bw_dispclk_khz;
582 };
583 
584 struct dc_bw_validation_profile {
585 	bool enable;
586 
587 	unsigned long long total_ticks;
588 	unsigned long long voltage_level_ticks;
589 	unsigned long long watermark_ticks;
590 	unsigned long long rq_dlg_ticks;
591 
592 	unsigned long long total_count;
593 	unsigned long long skip_fast_count;
594 	unsigned long long skip_pass_count;
595 	unsigned long long skip_fail_count;
596 };
597 
598 #define BW_VAL_TRACE_SETUP() \
599 		unsigned long long end_tick = 0; \
600 		unsigned long long voltage_level_tick = 0; \
601 		unsigned long long watermark_tick = 0; \
602 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
603 				dm_get_timestamp(dc->ctx) : 0
604 
605 #define BW_VAL_TRACE_COUNT() \
606 		if (dc->debug.bw_val_profile.enable) \
607 			dc->debug.bw_val_profile.total_count++
608 
609 #define BW_VAL_TRACE_SKIP(status) \
610 		if (dc->debug.bw_val_profile.enable) { \
611 			if (!voltage_level_tick) \
612 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
613 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
614 		}
615 
616 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
617 		if (dc->debug.bw_val_profile.enable) \
618 			voltage_level_tick = dm_get_timestamp(dc->ctx)
619 
620 #define BW_VAL_TRACE_END_WATERMARKS() \
621 		if (dc->debug.bw_val_profile.enable) \
622 			watermark_tick = dm_get_timestamp(dc->ctx)
623 
624 #define BW_VAL_TRACE_FINISH() \
625 		if (dc->debug.bw_val_profile.enable) { \
626 			end_tick = dm_get_timestamp(dc->ctx); \
627 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
628 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
629 			if (watermark_tick) { \
630 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
631 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
632 			} \
633 		}
634 
635 union mem_low_power_enable_options {
636 	struct {
637 		bool vga: 1;
638 		bool i2c: 1;
639 		bool dmcu: 1;
640 		bool dscl: 1;
641 		bool cm: 1;
642 		bool mpc: 1;
643 		bool optc: 1;
644 		bool vpg: 1;
645 		bool afmt: 1;
646 	} bits;
647 	uint32_t u32All;
648 };
649 
650 union root_clock_optimization_options {
651 	struct {
652 		bool dpp: 1;
653 		bool dsc: 1;
654 		bool hdmistream: 1;
655 		bool hdmichar: 1;
656 		bool dpstream: 1;
657 		bool symclk32_se: 1;
658 		bool symclk32_le: 1;
659 		bool symclk_fe: 1;
660 		bool physymclk: 1;
661 		bool dpiasymclk: 1;
662 		uint32_t reserved: 22;
663 	} bits;
664 	uint32_t u32All;
665 };
666 
667 union fine_grain_clock_gating_enable_options {
668 	struct {
669 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
670 		bool dchub : 1;	   /* Display controller hub */
671 		bool dchubbub : 1;
672 		bool dpp : 1;	   /* Display pipes and planes */
673 		bool opp : 1;	   /* Output pixel processing */
674 		bool optc : 1;	   /* Output pipe timing combiner */
675 		bool dio : 1;	   /* Display output */
676 		bool dwb : 1;	   /* Display writeback */
677 		bool mmhubbub : 1; /* Multimedia hub */
678 		bool dmu : 1;	   /* Display core management unit */
679 		bool az : 1;	   /* Azalia */
680 		bool dchvm : 1;
681 		bool dsc : 1;	   /* Display stream compression */
682 
683 		uint32_t reserved : 19;
684 	} bits;
685 	uint32_t u32All;
686 };
687 
688 enum pg_hw_pipe_resources {
689 	PG_HUBP = 0,
690 	PG_DPP,
691 	PG_DSC,
692 	PG_MPCC,
693 	PG_OPP,
694 	PG_OPTC,
695 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
696 };
697 
698 enum pg_hw_resources {
699 	PG_DCCG = 0,
700 	PG_DCIO,
701 	PG_DIO,
702 	PG_DCHUBBUB,
703 	PG_DCHVM,
704 	PG_DWB,
705 	PG_HPO,
706 	PG_HW_RESOURCES_NUM_ELEMENT
707 };
708 
709 struct pg_block_update {
710 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
711 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
712 };
713 
714 union dpia_debug_options {
715 	struct {
716 		uint32_t disable_dpia:1; /* bit 0 */
717 		uint32_t force_non_lttpr:1; /* bit 1 */
718 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
719 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
720 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
721 		uint32_t reserved:27;
722 	} bits;
723 	uint32_t raw;
724 };
725 
726 /* AUX wake work around options
727  * 0: enable/disable work around
728  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
729  * 15-2: reserved
730  * 31-16: timeout in ms
731  */
732 union aux_wake_wa_options {
733 	struct {
734 		uint32_t enable_wa : 1;
735 		uint32_t use_default_timeout : 1;
736 		uint32_t rsvd: 14;
737 		uint32_t timeout_ms : 16;
738 	} bits;
739 	uint32_t raw;
740 };
741 
742 struct dc_debug_data {
743 	uint32_t ltFailCount;
744 	uint32_t i2cErrorCount;
745 	uint32_t auxErrorCount;
746 };
747 
748 struct dc_phy_addr_space_config {
749 	struct {
750 		uint64_t start_addr;
751 		uint64_t end_addr;
752 		uint64_t fb_top;
753 		uint64_t fb_offset;
754 		uint64_t fb_base;
755 		uint64_t agp_top;
756 		uint64_t agp_bot;
757 		uint64_t agp_base;
758 	} system_aperture;
759 
760 	struct {
761 		uint64_t page_table_start_addr;
762 		uint64_t page_table_end_addr;
763 		uint64_t page_table_base_addr;
764 		bool base_addr_is_mc_addr;
765 	} gart_config;
766 
767 	bool valid;
768 	bool is_hvm_enabled;
769 	uint64_t page_table_default_page_addr;
770 };
771 
772 struct dc_virtual_addr_space_config {
773 	uint64_t	page_table_base_addr;
774 	uint64_t	page_table_start_addr;
775 	uint64_t	page_table_end_addr;
776 	uint32_t	page_table_block_size_in_bytes;
777 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
778 };
779 
780 struct dc_bounding_box_overrides {
781 	int sr_exit_time_ns;
782 	int sr_enter_plus_exit_time_ns;
783 	int sr_exit_z8_time_ns;
784 	int sr_enter_plus_exit_z8_time_ns;
785 	int urgent_latency_ns;
786 	int percent_of_ideal_drambw;
787 	int dram_clock_change_latency_ns;
788 	int dummy_clock_change_latency_ns;
789 	int fclk_clock_change_latency_ns;
790 	/* This forces a hard min on the DCFCLK we use
791 	 * for DML.  Unlike the debug option for forcing
792 	 * DCFCLK, this override affects watermark calculations
793 	 */
794 	int min_dcfclk_mhz;
795 };
796 
797 struct dc_state;
798 struct resource_pool;
799 struct dce_hwseq;
800 struct link_service;
801 
802 /*
803  * struct dc_debug_options - DC debug struct
804  *
805  * This struct provides a simple mechanism for developers to change some
806  * configurations, enable/disable features, and activate extra debug options.
807  * This can be very handy to narrow down whether some specific feature is
808  * causing an issue or not.
809  */
810 struct dc_debug_options {
811 	bool native422_support;
812 	bool disable_dsc;
813 	enum visual_confirm visual_confirm;
814 	int visual_confirm_rect_height;
815 
816 	bool sanity_checks;
817 	bool max_disp_clk;
818 	bool surface_trace;
819 	bool timing_trace;
820 	bool clock_trace;
821 	bool validation_trace;
822 	bool bandwidth_calcs_trace;
823 	int max_downscale_src_width;
824 
825 	/* stutter efficiency related */
826 	bool disable_stutter;
827 	bool use_max_lb;
828 	enum dcc_option disable_dcc;
829 
830 	/*
831 	 * @pipe_split_policy: Define which pipe split policy is used by the
832 	 * display core.
833 	 */
834 	enum pipe_split_policy pipe_split_policy;
835 	bool force_single_disp_pipe_split;
836 	bool voltage_align_fclk;
837 	bool disable_min_fclk;
838 
839 	bool disable_dfs_bypass;
840 	bool disable_dpp_power_gate;
841 	bool disable_hubp_power_gate;
842 	bool disable_dsc_power_gate;
843 	bool disable_optc_power_gate;
844 	bool disable_hpo_power_gate;
845 	int dsc_min_slice_height_override;
846 	int dsc_bpp_increment_div;
847 	bool disable_pplib_wm_range;
848 	enum wm_report_mode pplib_wm_report_mode;
849 	unsigned int min_disp_clk_khz;
850 	unsigned int min_dpp_clk_khz;
851 	unsigned int min_dram_clk_khz;
852 	int sr_exit_time_dpm0_ns;
853 	int sr_enter_plus_exit_time_dpm0_ns;
854 	int sr_exit_time_ns;
855 	int sr_enter_plus_exit_time_ns;
856 	int sr_exit_z8_time_ns;
857 	int sr_enter_plus_exit_z8_time_ns;
858 	int urgent_latency_ns;
859 	uint32_t underflow_assert_delay_us;
860 	int percent_of_ideal_drambw;
861 	int dram_clock_change_latency_ns;
862 	bool optimized_watermark;
863 	int always_scale;
864 	bool disable_pplib_clock_request;
865 	bool disable_clock_gate;
866 	bool disable_mem_low_power;
867 	bool pstate_enabled;
868 	bool disable_dmcu;
869 	bool force_abm_enable;
870 	bool disable_stereo_support;
871 	bool vsr_support;
872 	bool performance_trace;
873 	bool az_endpoint_mute_only;
874 	bool always_use_regamma;
875 	bool recovery_enabled;
876 	bool avoid_vbios_exec_table;
877 	bool scl_reset_length10;
878 	bool hdmi20_disable;
879 	bool skip_detection_link_training;
880 	uint32_t edid_read_retry_times;
881 	unsigned int force_odm_combine; //bit vector based on otg inst
882 	unsigned int seamless_boot_odm_combine;
883 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
884 	int minimum_z8_residency_time;
885 	int minimum_z10_residency_time;
886 	bool disable_z9_mpc;
887 	unsigned int force_fclk_khz;
888 	bool enable_tri_buf;
889 	bool dmub_offload_enabled;
890 	bool dmcub_emulation;
891 	bool disable_idle_power_optimizations;
892 	unsigned int mall_size_override;
893 	unsigned int mall_additional_timer_percent;
894 	bool mall_error_as_fatal;
895 	bool dmub_command_table; /* for testing only */
896 	struct dc_bw_validation_profile bw_val_profile;
897 	bool disable_fec;
898 	bool disable_48mhz_pwrdwn;
899 	/* This forces a hard min on the DCFCLK requested to SMU/PP
900 	 * watermarks are not affected.
901 	 */
902 	unsigned int force_min_dcfclk_mhz;
903 	int dwb_fi_phase;
904 	bool disable_timing_sync;
905 	bool cm_in_bypass;
906 	int force_clock_mode;/*every mode change.*/
907 
908 	bool disable_dram_clock_change_vactive_support;
909 	bool validate_dml_output;
910 	bool enable_dmcub_surface_flip;
911 	bool usbc_combo_phy_reset_wa;
912 	bool enable_dram_clock_change_one_display_vactive;
913 	/* TODO - remove once tested */
914 	bool legacy_dp2_lt;
915 	bool set_mst_en_for_sst;
916 	bool disable_uhbr;
917 	bool force_dp2_lt_fallback_method;
918 	bool ignore_cable_id;
919 	union mem_low_power_enable_options enable_mem_low_power;
920 	union root_clock_optimization_options root_clock_optimization;
921 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
922 	bool hpo_optimization;
923 	bool force_vblank_alignment;
924 
925 	/* Enable dmub aux for legacy ddc */
926 	bool enable_dmub_aux_for_legacy_ddc;
927 	bool disable_fams;
928 	bool disable_fams_gaming;
929 	/* FEC/PSR1 sequence enable delay in 100us */
930 	uint8_t fec_enable_delay_in100us;
931 	bool enable_driver_sequence_debug;
932 	enum det_size crb_alloc_policy;
933 	int crb_alloc_policy_min_disp_count;
934 	bool disable_z10;
935 	bool enable_z9_disable_interface;
936 	bool psr_skip_crtc_disable;
937 	union dpia_debug_options dpia_debug;
938 	bool disable_fixed_vs_aux_timeout_wa;
939 	uint32_t fixed_vs_aux_delay_config_wa;
940 	bool force_disable_subvp;
941 	bool force_subvp_mclk_switch;
942 	bool allow_sw_cursor_fallback;
943 	unsigned int force_subvp_num_ways;
944 	unsigned int force_mall_ss_num_ways;
945 	bool alloc_extra_way_for_cursor;
946 	uint32_t subvp_extra_lines;
947 	bool force_usr_allow;
948 	/* uses value at boot and disables switch */
949 	bool disable_dtb_ref_clk_switch;
950 	bool extended_blank_optimization;
951 	union aux_wake_wa_options aux_wake_wa;
952 	uint32_t mst_start_top_delay;
953 	uint8_t psr_power_use_phy_fsm;
954 	enum dml_hostvm_override_opts dml_hostvm_override;
955 	bool dml_disallow_alternate_prefetch_modes;
956 	bool use_legacy_soc_bb_mechanism;
957 	bool exit_idle_opt_for_cursor_updates;
958 	bool using_dml2;
959 	bool enable_single_display_2to1_odm_policy;
960 	bool enable_double_buffered_dsc_pg_support;
961 	bool enable_dp_dig_pixel_rate_div_policy;
962 	enum lttpr_mode lttpr_mode_override;
963 	unsigned int dsc_delay_factor_wa_x1000;
964 	unsigned int min_prefetch_in_strobe_ns;
965 	bool disable_unbounded_requesting;
966 	bool dig_fifo_off_in_blank;
967 	bool override_dispclk_programming;
968 	bool otg_crc_db;
969 	bool disallow_dispclk_dppclk_ds;
970 	bool disable_fpo_optimizations;
971 	bool support_eDP1_5;
972 	uint32_t fpo_vactive_margin_us;
973 	bool disable_fpo_vactive;
974 	bool disable_boot_optimizations;
975 	bool override_odm_optimization;
976 	bool minimize_dispclk_using_odm;
977 	bool disable_subvp_high_refresh;
978 	bool disable_dp_plus_plus_wa;
979 	uint32_t fpo_vactive_min_active_margin_us;
980 	uint32_t fpo_vactive_max_blank_us;
981 	bool enable_hpo_pg_support;
982 	bool enable_legacy_fast_update;
983 	bool disable_dc_mode_overwrite;
984 	bool replay_skip_crtc_disabled;
985 	bool ignore_pg;/*do nothing, let pmfw control it*/
986 	bool psp_disabled_wa;
987 	unsigned int ips2_eval_delay_us;
988 	unsigned int ips2_entry_delay_us;
989 	bool disable_timeout;
990 	bool disable_extblankadj;
991 	unsigned int static_screen_wait_frames;
992 };
993 
994 struct gpu_info_soc_bounding_box_v1_0;
995 
996 /* Generic structure that can be used to query properties of DC. More fields
997  * can be added as required.
998  */
999 struct dc_current_properties {
1000 	unsigned int cursor_size_limit;
1001 };
1002 
1003 struct dc {
1004 	struct dc_debug_options debug;
1005 	struct dc_versions versions;
1006 	struct dc_caps caps;
1007 	struct dc_cap_funcs cap_funcs;
1008 	struct dc_config config;
1009 	struct dc_bounding_box_overrides bb_overrides;
1010 	struct dc_bug_wa work_arounds;
1011 	struct dc_context *ctx;
1012 	struct dc_phy_addr_space_config vm_pa_config;
1013 
1014 	uint8_t link_count;
1015 	struct dc_link *links[MAX_PIPES * 2];
1016 	struct link_service *link_srv;
1017 
1018 	struct dc_state *current_state;
1019 	struct resource_pool *res_pool;
1020 
1021 	struct clk_mgr *clk_mgr;
1022 
1023 	/* Display Engine Clock levels */
1024 	struct dm_pp_clock_levels sclk_lvls;
1025 
1026 	/* Inputs into BW and WM calculations. */
1027 	struct bw_calcs_dceip *bw_dceip;
1028 	struct bw_calcs_vbios *bw_vbios;
1029 	struct dcn_soc_bounding_box *dcn_soc;
1030 	struct dcn_ip_params *dcn_ip;
1031 	struct display_mode_lib dml;
1032 
1033 	/* HW functions */
1034 	struct hw_sequencer_funcs hwss;
1035 	struct dce_hwseq *hwseq;
1036 
1037 	/* Require to optimize clocks and bandwidth for added/removed planes */
1038 	bool optimized_required;
1039 	bool wm_optimized_required;
1040 	bool idle_optimizations_allowed;
1041 	bool enable_c20_dtm_b0;
1042 
1043 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1044 
1045 	/* FBC compressor */
1046 	struct compressor *fbc_compressor;
1047 
1048 	struct dc_debug_data debug_data;
1049 	struct dpcd_vendor_signature vendor_signature;
1050 
1051 	const char *build_id;
1052 	struct vm_helper *vm_helper;
1053 
1054 	uint32_t *dcn_reg_offsets;
1055 	uint32_t *nbio_reg_offsets;
1056 	uint32_t *clk_reg_offsets;
1057 
1058 	/* Scratch memory */
1059 	struct {
1060 		struct {
1061 			/*
1062 			 * For matching clock_limits table in driver with table
1063 			 * from PMFW.
1064 			 */
1065 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1066 		} update_bw_bounding_box;
1067 	} scratch;
1068 
1069 	struct dml2_configuration_options dml2_options;
1070 };
1071 
1072 enum frame_buffer_mode {
1073 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1074 	FRAME_BUFFER_MODE_ZFB_ONLY,
1075 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1076 } ;
1077 
1078 struct dchub_init_data {
1079 	int64_t zfb_phys_addr_base;
1080 	int64_t zfb_mc_base_addr;
1081 	uint64_t zfb_size_in_byte;
1082 	enum frame_buffer_mode fb_mode;
1083 	bool dchub_initialzied;
1084 	bool dchub_info_valid;
1085 };
1086 
1087 struct dc_init_data {
1088 	struct hw_asic_id asic_id;
1089 	void *driver; /* ctx */
1090 	struct cgs_device *cgs_device;
1091 	struct dc_bounding_box_overrides bb_overrides;
1092 
1093 	int num_virtual_links;
1094 	/*
1095 	 * If 'vbios_override' not NULL, it will be called instead
1096 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1097 	 */
1098 	struct dc_bios *vbios_override;
1099 	enum dce_environment dce_environment;
1100 
1101 	struct dmub_offload_funcs *dmub_if;
1102 	struct dc_reg_helper_state *dmub_offload;
1103 
1104 	struct dc_config flags;
1105 	uint64_t log_mask;
1106 
1107 	struct dpcd_vendor_signature vendor_signature;
1108 	bool force_smu_not_present;
1109 	/*
1110 	 * IP offset for run time initializaion of register addresses
1111 	 *
1112 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1113 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1114 	 * before them.
1115 	 */
1116 	uint32_t *dcn_reg_offsets;
1117 	uint32_t *nbio_reg_offsets;
1118 	uint32_t *clk_reg_offsets;
1119 };
1120 
1121 struct dc_callback_init {
1122 	struct cp_psp cp_psp;
1123 };
1124 
1125 struct dc *dc_create(const struct dc_init_data *init_params);
1126 void dc_hardware_init(struct dc *dc);
1127 
1128 int dc_get_vmid_use_vector(struct dc *dc);
1129 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1130 /* Returns the number of vmids supported */
1131 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1132 void dc_init_callbacks(struct dc *dc,
1133 		const struct dc_callback_init *init_params);
1134 void dc_deinit_callbacks(struct dc *dc);
1135 void dc_destroy(struct dc **dc);
1136 
1137 /* Surface Interfaces */
1138 
1139 enum {
1140 	TRANSFER_FUNC_POINTS = 1025
1141 };
1142 
1143 struct dc_hdr_static_metadata {
1144 	/* display chromaticities and white point in units of 0.00001 */
1145 	unsigned int chromaticity_green_x;
1146 	unsigned int chromaticity_green_y;
1147 	unsigned int chromaticity_blue_x;
1148 	unsigned int chromaticity_blue_y;
1149 	unsigned int chromaticity_red_x;
1150 	unsigned int chromaticity_red_y;
1151 	unsigned int chromaticity_white_point_x;
1152 	unsigned int chromaticity_white_point_y;
1153 
1154 	uint32_t min_luminance;
1155 	uint32_t max_luminance;
1156 	uint32_t maximum_content_light_level;
1157 	uint32_t maximum_frame_average_light_level;
1158 };
1159 
1160 enum dc_transfer_func_type {
1161 	TF_TYPE_PREDEFINED,
1162 	TF_TYPE_DISTRIBUTED_POINTS,
1163 	TF_TYPE_BYPASS,
1164 	TF_TYPE_HWPWL
1165 };
1166 
1167 struct dc_transfer_func_distributed_points {
1168 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1169 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1170 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1171 
1172 	uint16_t end_exponent;
1173 	uint16_t x_point_at_y1_red;
1174 	uint16_t x_point_at_y1_green;
1175 	uint16_t x_point_at_y1_blue;
1176 };
1177 
1178 enum dc_transfer_func_predefined {
1179 	TRANSFER_FUNCTION_SRGB,
1180 	TRANSFER_FUNCTION_BT709,
1181 	TRANSFER_FUNCTION_PQ,
1182 	TRANSFER_FUNCTION_LINEAR,
1183 	TRANSFER_FUNCTION_UNITY,
1184 	TRANSFER_FUNCTION_HLG,
1185 	TRANSFER_FUNCTION_HLG12,
1186 	TRANSFER_FUNCTION_GAMMA22,
1187 	TRANSFER_FUNCTION_GAMMA24,
1188 	TRANSFER_FUNCTION_GAMMA26
1189 };
1190 
1191 
1192 struct dc_transfer_func {
1193 	struct kref refcount;
1194 	enum dc_transfer_func_type type;
1195 	enum dc_transfer_func_predefined tf;
1196 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1197 	uint32_t sdr_ref_white_level;
1198 	union {
1199 		struct pwl_params pwl;
1200 		struct dc_transfer_func_distributed_points tf_pts;
1201 	};
1202 };
1203 
1204 
1205 union dc_3dlut_state {
1206 	struct {
1207 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1208 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1209 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1210 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1211 		uint32_t mpc_rmu1_mux:4;
1212 		uint32_t mpc_rmu2_mux:4;
1213 		uint32_t reserved:15;
1214 	} bits;
1215 	uint32_t raw;
1216 };
1217 
1218 
1219 struct dc_3dlut {
1220 	struct kref refcount;
1221 	struct tetrahedral_params lut_3d;
1222 	struct fixed31_32 hdr_multiplier;
1223 	union dc_3dlut_state state;
1224 };
1225 /*
1226  * This structure is filled in by dc_surface_get_status and contains
1227  * the last requested address and the currently active address so the called
1228  * can determine if there are any outstanding flips
1229  */
1230 struct dc_plane_status {
1231 	struct dc_plane_address requested_address;
1232 	struct dc_plane_address current_address;
1233 	bool is_flip_pending;
1234 	bool is_right_eye;
1235 };
1236 
1237 union surface_update_flags {
1238 
1239 	struct {
1240 		uint32_t addr_update:1;
1241 		/* Medium updates */
1242 		uint32_t dcc_change:1;
1243 		uint32_t color_space_change:1;
1244 		uint32_t horizontal_mirror_change:1;
1245 		uint32_t per_pixel_alpha_change:1;
1246 		uint32_t global_alpha_change:1;
1247 		uint32_t hdr_mult:1;
1248 		uint32_t rotation_change:1;
1249 		uint32_t swizzle_change:1;
1250 		uint32_t scaling_change:1;
1251 		uint32_t position_change:1;
1252 		uint32_t in_transfer_func_change:1;
1253 		uint32_t input_csc_change:1;
1254 		uint32_t coeff_reduction_change:1;
1255 		uint32_t output_tf_change:1;
1256 		uint32_t pixel_format_change:1;
1257 		uint32_t plane_size_change:1;
1258 		uint32_t gamut_remap_change:1;
1259 
1260 		/* Full updates */
1261 		uint32_t new_plane:1;
1262 		uint32_t bpp_change:1;
1263 		uint32_t gamma_change:1;
1264 		uint32_t bandwidth_change:1;
1265 		uint32_t clock_change:1;
1266 		uint32_t stereo_format_change:1;
1267 		uint32_t lut_3d:1;
1268 		uint32_t tmz_changed:1;
1269 		uint32_t full_update:1;
1270 	} bits;
1271 
1272 	uint32_t raw;
1273 };
1274 
1275 struct dc_plane_state {
1276 	struct dc_plane_address address;
1277 	struct dc_plane_flip_time time;
1278 	bool triplebuffer_flips;
1279 	struct scaling_taps scaling_quality;
1280 	struct rect src_rect;
1281 	struct rect dst_rect;
1282 	struct rect clip_rect;
1283 
1284 	struct plane_size plane_size;
1285 	union dc_tiling_info tiling_info;
1286 
1287 	struct dc_plane_dcc_param dcc;
1288 
1289 	struct dc_gamma *gamma_correction;
1290 	struct dc_transfer_func *in_transfer_func;
1291 	struct dc_bias_and_scale *bias_and_scale;
1292 	struct dc_csc_transform input_csc_color_matrix;
1293 	struct fixed31_32 coeff_reduction_factor;
1294 	struct fixed31_32 hdr_mult;
1295 	struct colorspace_transform gamut_remap_matrix;
1296 
1297 	// TODO: No longer used, remove
1298 	struct dc_hdr_static_metadata hdr_static_ctx;
1299 
1300 	enum dc_color_space color_space;
1301 
1302 	struct dc_3dlut *lut3d_func;
1303 	struct dc_transfer_func *in_shaper_func;
1304 	struct dc_transfer_func *blend_tf;
1305 
1306 	struct dc_transfer_func *gamcor_tf;
1307 	enum surface_pixel_format format;
1308 	enum dc_rotation_angle rotation;
1309 	enum plane_stereo_format stereo_format;
1310 
1311 	bool is_tiling_rotated;
1312 	bool per_pixel_alpha;
1313 	bool pre_multiplied_alpha;
1314 	bool global_alpha;
1315 	int  global_alpha_value;
1316 	bool visible;
1317 	bool flip_immediate;
1318 	bool horizontal_mirror;
1319 	int layer_index;
1320 
1321 	union surface_update_flags update_flags;
1322 	bool flip_int_enabled;
1323 	bool skip_manual_trigger;
1324 
1325 	/* private to DC core */
1326 	struct dc_plane_status status;
1327 	struct dc_context *ctx;
1328 
1329 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1330 	bool force_full_update;
1331 
1332 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1333 
1334 	/* private to dc_surface.c */
1335 	enum dc_irq_source irq_source;
1336 	struct kref refcount;
1337 	struct tg_color visual_confirm_color;
1338 
1339 	bool is_statically_allocated;
1340 };
1341 
1342 struct dc_plane_info {
1343 	struct plane_size plane_size;
1344 	union dc_tiling_info tiling_info;
1345 	struct dc_plane_dcc_param dcc;
1346 	enum surface_pixel_format format;
1347 	enum dc_rotation_angle rotation;
1348 	enum plane_stereo_format stereo_format;
1349 	enum dc_color_space color_space;
1350 	bool horizontal_mirror;
1351 	bool visible;
1352 	bool per_pixel_alpha;
1353 	bool pre_multiplied_alpha;
1354 	bool global_alpha;
1355 	int  global_alpha_value;
1356 	bool input_csc_enabled;
1357 	int layer_index;
1358 };
1359 
1360 struct dc_scaling_info {
1361 	struct rect src_rect;
1362 	struct rect dst_rect;
1363 	struct rect clip_rect;
1364 	struct scaling_taps scaling_quality;
1365 };
1366 
1367 struct dc_fast_update {
1368 	const struct dc_flip_addrs *flip_addr;
1369 	const struct dc_gamma *gamma;
1370 	const struct colorspace_transform *gamut_remap_matrix;
1371 	const struct dc_csc_transform *input_csc_color_matrix;
1372 	const struct fixed31_32 *coeff_reduction_factor;
1373 	struct dc_transfer_func *out_transfer_func;
1374 	struct dc_csc_transform *output_csc_transform;
1375 };
1376 
1377 struct dc_surface_update {
1378 	struct dc_plane_state *surface;
1379 
1380 	/* isr safe update parameters.  null means no updates */
1381 	const struct dc_flip_addrs *flip_addr;
1382 	const struct dc_plane_info *plane_info;
1383 	const struct dc_scaling_info *scaling_info;
1384 	struct fixed31_32 hdr_mult;
1385 	/* following updates require alloc/sleep/spin that is not isr safe,
1386 	 * null means no updates
1387 	 */
1388 	const struct dc_gamma *gamma;
1389 	const struct dc_transfer_func *in_transfer_func;
1390 
1391 	const struct dc_csc_transform *input_csc_color_matrix;
1392 	const struct fixed31_32 *coeff_reduction_factor;
1393 	const struct dc_transfer_func *func_shaper;
1394 	const struct dc_3dlut *lut3d_func;
1395 	const struct dc_transfer_func *blend_tf;
1396 	const struct colorspace_transform *gamut_remap_matrix;
1397 };
1398 
1399 /*
1400  * Create a new surface with default parameters;
1401  */
1402 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1403 void dc_gamma_release(struct dc_gamma **dc_gamma);
1404 struct dc_gamma *dc_create_gamma(void);
1405 
1406 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1407 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1408 struct dc_transfer_func *dc_create_transfer_func(void);
1409 
1410 struct dc_3dlut *dc_create_3dlut_func(void);
1411 void dc_3dlut_func_release(struct dc_3dlut *lut);
1412 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1413 
1414 void dc_post_update_surfaces_to_stream(
1415 		struct dc *dc);
1416 
1417 #include "dc_stream.h"
1418 
1419 /**
1420  * struct dc_validation_set - Struct to store surface/stream associations for validation
1421  */
1422 struct dc_validation_set {
1423 	/**
1424 	 * @stream: Stream state properties
1425 	 */
1426 	struct dc_stream_state *stream;
1427 
1428 	/**
1429 	 * @plane_states: Surface state
1430 	 */
1431 	struct dc_plane_state *plane_states[MAX_SURFACES];
1432 
1433 	/**
1434 	 * @plane_count: Total of active planes
1435 	 */
1436 	uint8_t plane_count;
1437 };
1438 
1439 bool dc_validate_boot_timing(const struct dc *dc,
1440 				const struct dc_sink *sink,
1441 				struct dc_crtc_timing *crtc_timing);
1442 
1443 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1444 
1445 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);
1446 
1447 enum dc_status dc_validate_with_context(struct dc *dc,
1448 					const struct dc_validation_set set[],
1449 					int set_count,
1450 					struct dc_state *context,
1451 					bool fast_validate);
1452 
1453 bool dc_set_generic_gpio_for_stereo(bool enable,
1454 		struct gpio_service *gpio_service);
1455 
1456 /*
1457  * fast_validate: we return after determining if we can support the new state,
1458  * but before we populate the programming info
1459  */
1460 enum dc_status dc_validate_global_state(
1461 		struct dc *dc,
1462 		struct dc_state *new_ctx,
1463 		bool fast_validate);
1464 
1465 bool dc_acquire_release_mpc_3dlut(
1466 		struct dc *dc, bool acquire,
1467 		struct dc_stream_state *stream,
1468 		struct dc_3dlut **lut,
1469 		struct dc_transfer_func **shaper);
1470 
1471 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1472 void get_audio_check(struct audio_info *aud_modes,
1473 	struct audio_check *aud_chk);
1474 
1475 enum dc_status dc_commit_streams(struct dc *dc,
1476 				 struct dc_stream_state *streams[],
1477 				 uint8_t stream_count);
1478 
1479 
1480 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1481 		struct dc_stream_state *stream,
1482 		int mpcc_inst);
1483 
1484 
1485 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1486 
1487 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1488 
1489 /* The function returns minimum bandwidth required to drive a given timing
1490  * return - minimum required timing bandwidth in kbps.
1491  */
1492 uint32_t dc_bandwidth_in_kbps_from_timing(
1493 		const struct dc_crtc_timing *timing,
1494 		const enum dc_link_encoding_format link_encoding);
1495 
1496 /* Link Interfaces */
1497 /*
1498  * A link contains one or more sinks and their connected status.
1499  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1500  */
1501 struct dc_link {
1502 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1503 	unsigned int sink_count;
1504 	struct dc_sink *local_sink;
1505 	unsigned int link_index;
1506 	enum dc_connection_type type;
1507 	enum signal_type connector_signal;
1508 	enum dc_irq_source irq_source_hpd;
1509 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1510 
1511 	bool is_hpd_filter_disabled;
1512 	bool dp_ss_off;
1513 
1514 	/**
1515 	 * @link_state_valid:
1516 	 *
1517 	 * If there is no link and local sink, this variable should be set to
1518 	 * false. Otherwise, it should be set to true; usually, the function
1519 	 * core_link_enable_stream sets this field to true.
1520 	 */
1521 	bool link_state_valid;
1522 	bool aux_access_disabled;
1523 	bool sync_lt_in_progress;
1524 	bool skip_stream_reenable;
1525 	bool is_internal_display;
1526 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1527 	bool is_dig_mapping_flexible;
1528 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1529 	bool is_hpd_pending; /* Indicates a new received hpd */
1530 
1531 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1532 	 * for every link training. This is incompatible with DP LL compliance automation,
1533 	 * which expects the same link settings to be used every retry on a link loss.
1534 	 * This flag is used to skip the fallback when link loss occurs during automation.
1535 	 */
1536 	bool skip_fallback_on_link_loss;
1537 
1538 	bool edp_sink_present;
1539 
1540 	struct dp_trace dp_trace;
1541 
1542 	/* caps is the same as reported_link_cap. link_traing use
1543 	 * reported_link_cap. Will clean up.  TODO
1544 	 */
1545 	struct dc_link_settings reported_link_cap;
1546 	struct dc_link_settings verified_link_cap;
1547 	struct dc_link_settings cur_link_settings;
1548 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1549 	struct dc_link_settings preferred_link_setting;
1550 	/* preferred_training_settings are override values that
1551 	 * come from DM. DM is responsible for the memory
1552 	 * management of the override pointers.
1553 	 */
1554 	struct dc_link_training_overrides preferred_training_settings;
1555 	struct dp_audio_test_data audio_test_data;
1556 
1557 	uint8_t ddc_hw_inst;
1558 
1559 	uint8_t hpd_src;
1560 
1561 	uint8_t link_enc_hw_inst;
1562 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1563 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1564 	 * object creation.
1565 	 */
1566 	enum engine_id eng_id;
1567 	enum engine_id dpia_preferred_eng_id;
1568 
1569 	bool test_pattern_enabled;
1570 	enum dp_test_pattern current_test_pattern;
1571 	union compliance_test_state compliance_test_state;
1572 
1573 	void *priv;
1574 
1575 	struct ddc_service *ddc;
1576 
1577 	enum dp_panel_mode panel_mode;
1578 	bool aux_mode;
1579 
1580 	/* Private to DC core */
1581 
1582 	const struct dc *dc;
1583 
1584 	struct dc_context *ctx;
1585 
1586 	struct panel_cntl *panel_cntl;
1587 	struct link_encoder *link_enc;
1588 	struct graphics_object_id link_id;
1589 	/* Endpoint type distinguishes display endpoints which do not have entries
1590 	 * in the BIOS connector table from those that do. Helps when tracking link
1591 	 * encoder to display endpoint assignments.
1592 	 */
1593 	enum display_endpoint_type ep_type;
1594 	union ddi_channel_mapping ddi_channel_mapping;
1595 	struct connector_device_tag_info device_tag;
1596 	struct dpcd_caps dpcd_caps;
1597 	uint32_t dongle_max_pix_clk;
1598 	unsigned short chip_caps;
1599 	unsigned int dpcd_sink_count;
1600 	struct hdcp_caps hdcp_caps;
1601 	enum edp_revision edp_revision;
1602 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1603 
1604 	struct psr_settings psr_settings;
1605 
1606 	struct replay_settings replay_settings;
1607 
1608 	/* Drive settings read from integrated info table */
1609 	struct dc_lane_settings bios_forced_drive_settings;
1610 
1611 	/* Vendor specific LTTPR workaround variables */
1612 	uint8_t vendor_specific_lttpr_link_rate_wa;
1613 	bool apply_vendor_specific_lttpr_link_rate_wa;
1614 
1615 	/* MST record stream using this link */
1616 	struct link_flags {
1617 		bool dp_keep_receiver_powered;
1618 		bool dp_skip_DID2;
1619 		bool dp_skip_reset_segment;
1620 		bool dp_skip_fs_144hz;
1621 		bool dp_mot_reset_segment;
1622 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1623 		bool dpia_mst_dsc_always_on;
1624 		/* Forced DPIA into TBT3 compatibility mode. */
1625 		bool dpia_forced_tbt3_mode;
1626 		bool dongle_mode_timing_override;
1627 		bool blank_stream_on_ocs_change;
1628 		bool read_dpcd204h_on_irq_hpd;
1629 	} wa_flags;
1630 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1631 
1632 	struct dc_link_status link_status;
1633 	struct dprx_states dprx_states;
1634 
1635 	struct gpio *hpd_gpio;
1636 	enum dc_link_fec_state fec_state;
1637 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1638 
1639 	struct dc_panel_config panel_config;
1640 	struct phy_state phy_state;
1641 	// BW ALLOCATON USB4 ONLY
1642 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1643 	bool skip_implict_edp_power_control;
1644 };
1645 
1646 /* Return an enumerated dc_link.
1647  * dc_link order is constant and determined at
1648  * boot time.  They cannot be created or destroyed.
1649  * Use dc_get_caps() to get number of links.
1650  */
1651 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1652 
1653 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1654 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1655 		const struct dc_link *link,
1656 		unsigned int *inst_out);
1657 
1658 /* Return an array of link pointers to edp links. */
1659 void dc_get_edp_links(const struct dc *dc,
1660 		struct dc_link **edp_links,
1661 		int *edp_num);
1662 
1663 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1664 				 bool powerOn);
1665 
1666 /* The function initiates detection handshake over the given link. It first
1667  * determines if there are display connections over the link. If so it initiates
1668  * detection protocols supported by the connected receiver device. The function
1669  * contains protocol specific handshake sequences which are sometimes mandatory
1670  * to establish a proper connection between TX and RX. So it is always
1671  * recommended to call this function as the first link operation upon HPD event
1672  * or power up event. Upon completion, the function will update link structure
1673  * in place based on latest RX capabilities. The function may also cause dpms
1674  * to be reset to off for all currently enabled streams to the link. It is DM's
1675  * responsibility to serialize detection and DPMS updates.
1676  *
1677  * @reason - Indicate which event triggers this detection. dc may customize
1678  * detection flow depending on the triggering events.
1679  * return false - if detection is not fully completed. This could happen when
1680  * there is an unrecoverable error during detection or detection is partially
1681  * completed (detection has been delegated to dm mst manager ie.
1682  * link->connection_type == dc_connection_mst_branch when returning false).
1683  * return true - detection is completed, link has been fully updated with latest
1684  * detection result.
1685  */
1686 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1687 
1688 struct dc_sink_init_data;
1689 
1690 /* When link connection type is dc_connection_mst_branch, remote sink can be
1691  * added to the link. The interface creates a remote sink and associates it with
1692  * current link. The sink will be retained by link until remove remote sink is
1693  * called.
1694  *
1695  * @dc_link - link the remote sink will be added to.
1696  * @edid - byte array of EDID raw data.
1697  * @len - size of the edid in byte
1698  * @init_data -
1699  */
1700 struct dc_sink *dc_link_add_remote_sink(
1701 		struct dc_link *dc_link,
1702 		const uint8_t *edid,
1703 		int len,
1704 		struct dc_sink_init_data *init_data);
1705 
1706 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1707  * @link - link the sink should be removed from
1708  * @sink - sink to be removed.
1709  */
1710 void dc_link_remove_remote_sink(
1711 	struct dc_link *link,
1712 	struct dc_sink *sink);
1713 
1714 /* Enable HPD interrupt handler for a given link */
1715 void dc_link_enable_hpd(const struct dc_link *link);
1716 
1717 /* Disable HPD interrupt handler for a given link */
1718 void dc_link_disable_hpd(const struct dc_link *link);
1719 
1720 /* determine if there is a sink connected to the link
1721  *
1722  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1723  * return - false if an unexpected error occurs, true otherwise.
1724  *
1725  * NOTE: This function doesn't detect downstream sink connections i.e
1726  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1727  * return dc_connection_single if the branch device is connected despite of
1728  * downstream sink's connection status.
1729  */
1730 bool dc_link_detect_connection_type(struct dc_link *link,
1731 		enum dc_connection_type *type);
1732 
1733 /* query current hpd pin value
1734  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1735  *
1736  */
1737 bool dc_link_get_hpd_state(struct dc_link *link);
1738 
1739 /* Getter for cached link status from given link */
1740 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1741 
1742 /* enable/disable hardware HPD filter.
1743  *
1744  * @link - The link the HPD pin is associated with.
1745  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1746  * handler once after no HPD change has been detected within dc default HPD
1747  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1748  * pulses within default HPD interval, no HPD event will be received until HPD
1749  * toggles have stopped. Then HPD event will be queued to irq handler once after
1750  * dc default HPD filtering interval since last HPD event.
1751  *
1752  * @enable = false - disable hardware HPD filter. HPD event will be queued
1753  * immediately to irq handler after no HPD change has been detected within
1754  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1755  */
1756 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1757 
1758 /* submit i2c read/write payloads through ddc channel
1759  * @link_index - index to a link with ddc in i2c mode
1760  * @cmd - i2c command structure
1761  * return - true if success, false otherwise.
1762  */
1763 bool dc_submit_i2c(
1764 		struct dc *dc,
1765 		uint32_t link_index,
1766 		struct i2c_command *cmd);
1767 
1768 /* submit i2c read/write payloads through oem channel
1769  * @link_index - index to a link with ddc in i2c mode
1770  * @cmd - i2c command structure
1771  * return - true if success, false otherwise.
1772  */
1773 bool dc_submit_i2c_oem(
1774 		struct dc *dc,
1775 		struct i2c_command *cmd);
1776 
1777 enum aux_return_code_type;
1778 /* Attempt to transfer the given aux payload. This function does not perform
1779  * retries or handle error states. The reply is returned in the payload->reply
1780  * and the result through operation_result. Returns the number of bytes
1781  * transferred,or -1 on a failure.
1782  */
1783 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1784 		struct aux_payload *payload,
1785 		enum aux_return_code_type *operation_result);
1786 
1787 bool dc_is_oem_i2c_device_present(
1788 	struct dc *dc,
1789 	size_t slave_address
1790 );
1791 
1792 /* return true if the connected receiver supports the hdcp version */
1793 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
1794 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
1795 
1796 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
1797  *
1798  * TODO - When defer_handling is true the function will have a different purpose.
1799  * It no longer does complete hpd rx irq handling. We should create a separate
1800  * interface specifically for this case.
1801  *
1802  * Return:
1803  * true - Downstream port status changed. DM should call DC to do the
1804  * detection.
1805  * false - no change in Downstream port status. No further action required
1806  * from DM.
1807  */
1808 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
1809 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
1810 		bool defer_handling, bool *has_left_work);
1811 /* handle DP specs define test automation sequence*/
1812 void dc_link_dp_handle_automated_test(struct dc_link *link);
1813 
1814 /* handle DP Link loss sequence and try to recover RX link loss with best
1815  * effort
1816  */
1817 void dc_link_dp_handle_link_loss(struct dc_link *link);
1818 
1819 /* Determine if hpd rx irq should be handled or ignored
1820  * return true - hpd rx irq should be handled.
1821  * return false - it is safe to ignore hpd rx irq event
1822  */
1823 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
1824 
1825 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
1826  * @link - link the hpd irq data associated with
1827  * @hpd_irq_dpcd_data - input hpd irq data
1828  * return - true if hpd irq data indicates a link lost
1829  */
1830 bool dc_link_check_link_loss_status(struct dc_link *link,
1831 		union hpd_irq_data *hpd_irq_dpcd_data);
1832 
1833 /* Read hpd rx irq data from a given link
1834  * @link - link where the hpd irq data should be read from
1835  * @irq_data - output hpd irq data
1836  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
1837  * read has failed.
1838  */
1839 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
1840 	struct dc_link *link,
1841 	union hpd_irq_data *irq_data);
1842 
1843 /* The function clears recorded DP RX states in the link. DM should call this
1844  * function when it is resuming from S3 power state to previously connected links.
1845  *
1846  * TODO - in the future we should consider to expand link resume interface to
1847  * support clearing previous rx states. So we don't have to rely on dm to call
1848  * this interface explicitly.
1849  */
1850 void dc_link_clear_dprx_states(struct dc_link *link);
1851 
1852 /* Destruct the mst topology of the link and reset the allocated payload table
1853  *
1854  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
1855  * still wants to reset MST topology on an unplug event */
1856 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
1857 
1858 /* The function calculates effective DP link bandwidth when a given link is
1859  * using the given link settings.
1860  *
1861  * return - total effective link bandwidth in kbps.
1862  */
1863 uint32_t dc_link_bandwidth_kbps(
1864 	const struct dc_link *link,
1865 	const struct dc_link_settings *link_setting);
1866 
1867 /* The function takes a snapshot of current link resource allocation state
1868  * @dc: pointer to dc of the dm calling this
1869  * @map: a dc link resource snapshot defined internally to dc.
1870  *
1871  * DM needs to capture a snapshot of current link resource allocation mapping
1872  * and store it in its persistent storage.
1873  *
1874  * Some of the link resource is using first come first serve policy.
1875  * The allocation mapping depends on original hotplug order. This information
1876  * is lost after driver is loaded next time. The snapshot is used in order to
1877  * restore link resource to its previous state so user will get consistent
1878  * link capability allocation across reboot.
1879  *
1880  */
1881 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
1882 
1883 /* This function restores link resource allocation state from a snapshot
1884  * @dc: pointer to dc of the dm calling this
1885  * @map: a dc link resource snapshot defined internally to dc.
1886  *
1887  * DM needs to call this function after initial link detection on boot and
1888  * before first commit streams to restore link resource allocation state
1889  * from previous boot session.
1890  *
1891  * Some of the link resource is using first come first serve policy.
1892  * The allocation mapping depends on original hotplug order. This information
1893  * is lost after driver is loaded next time. The snapshot is used in order to
1894  * restore link resource to its previous state so user will get consistent
1895  * link capability allocation across reboot.
1896  *
1897  */
1898 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
1899 
1900 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
1901  * interface i.e stream_update->dsc_config
1902  */
1903 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
1904 
1905 /* translate a raw link rate data to bandwidth in kbps */
1906 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
1907 
1908 /* determine the optimal bandwidth given link and required bw.
1909  * @link - current detected link
1910  * @req_bw - requested bandwidth in kbps
1911  * @link_settings - returned most optimal link settings that can fit the
1912  * requested bandwidth
1913  * return - false if link can't support requested bandwidth, true if link
1914  * settings is found.
1915  */
1916 bool dc_link_decide_edp_link_settings(struct dc_link *link,
1917 		struct dc_link_settings *link_settings,
1918 		uint32_t req_bw);
1919 
1920 /* return the max dp link settings can be driven by the link without considering
1921  * connected RX device and its capability
1922  */
1923 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
1924 		struct dc_link_settings *max_link_enc_cap);
1925 
1926 /* determine when the link is driving MST mode, what DP link channel coding
1927  * format will be used. The decision will remain unchanged until next HPD event.
1928  *
1929  * @link -  a link with DP RX connection
1930  * return - if stream is committed to this link with MST signal type, type of
1931  * channel coding format dc will choose.
1932  */
1933 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
1934 		const struct dc_link *link);
1935 
1936 /* get max dp link settings the link can enable with all things considered. (i.e
1937  * TX/RX/Cable capabilities and dp override policies.
1938  *
1939  * @link - a link with DP RX connection
1940  * return - max dp link settings the link can enable.
1941  *
1942  */
1943 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
1944 
1945 /* Get the highest encoding format that the link supports; highest meaning the
1946  * encoding format which supports the maximum bandwidth.
1947  *
1948  * @link - a link with DP RX connection
1949  * return - highest encoding format link supports.
1950  */
1951 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
1952 
1953 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
1954  * to a link with dp connector signal type.
1955  * @link - a link with dp connector signal type
1956  * return - true if connected, false otherwise
1957  */
1958 bool dc_link_is_dp_sink_present(struct dc_link *link);
1959 
1960 /* Force DP lane settings update to main-link video signal and notify the change
1961  * to DP RX via DPCD. This is a debug interface used for video signal integrity
1962  * tuning purpose. The interface assumes link has already been enabled with DP
1963  * signal.
1964  *
1965  * @lt_settings - a container structure with desired hw_lane_settings
1966  */
1967 void dc_link_set_drive_settings(struct dc *dc,
1968 				struct link_training_settings *lt_settings,
1969 				struct dc_link *link);
1970 
1971 /* Enable a test pattern in Link or PHY layer in an active link for compliance
1972  * test or debugging purpose. The test pattern will remain until next un-plug.
1973  *
1974  * @link - active link with DP signal output enabled.
1975  * @test_pattern - desired test pattern to output.
1976  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
1977  * @test_pattern_color_space - for video test pattern choose a desired color
1978  * space.
1979  * @p_link_settings - For PHY pattern choose a desired link settings
1980  * @p_custom_pattern - some test pattern will require a custom input to
1981  * customize some pattern details. Otherwise keep it to NULL.
1982  * @cust_pattern_size - size of the custom pattern input.
1983  *
1984  */
1985 bool dc_link_dp_set_test_pattern(
1986 	struct dc_link *link,
1987 	enum dp_test_pattern test_pattern,
1988 	enum dp_test_pattern_color_space test_pattern_color_space,
1989 	const struct link_training_settings *p_link_settings,
1990 	const unsigned char *p_custom_pattern,
1991 	unsigned int cust_pattern_size);
1992 
1993 /* Force DP link settings to always use a specific value until reboot to a
1994  * specific link. If link has already been enabled, the interface will also
1995  * switch to desired link settings immediately. This is a debug interface to
1996  * generic dp issue trouble shooting.
1997  */
1998 void dc_link_set_preferred_link_settings(struct dc *dc,
1999 		struct dc_link_settings *link_setting,
2000 		struct dc_link *link);
2001 
2002 /* Force DP link to customize a specific link training behavior by overriding to
2003  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2004  * display specific link training issues or apply some display specific
2005  * workaround in link training.
2006  *
2007  * @link_settings - if not NULL, force preferred link settings to the link.
2008  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2009  * will apply this particular override in future link training. If NULL is
2010  * passed in, dc resets previous overrides.
2011  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2012  * training settings.
2013  */
2014 void dc_link_set_preferred_training_settings(struct dc *dc,
2015 		struct dc_link_settings *link_setting,
2016 		struct dc_link_training_overrides *lt_overrides,
2017 		struct dc_link *link,
2018 		bool skip_immediate_retrain);
2019 
2020 /* return - true if FEC is supported with connected DP RX, false otherwise */
2021 bool dc_link_is_fec_supported(const struct dc_link *link);
2022 
2023 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2024  * link enablement.
2025  * return - true if FEC should be enabled, false otherwise.
2026  */
2027 bool dc_link_should_enable_fec(const struct dc_link *link);
2028 
2029 /* determine lttpr mode the current link should be enabled with a specific link
2030  * settings.
2031  */
2032 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2033 		struct dc_link_settings *link_setting);
2034 
2035 /* Force DP RX to update its power state.
2036  * NOTE: this interface doesn't update dp main-link. Calling this function will
2037  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2038  * RX power state back upon finish DM specific execution requiring DP RX in a
2039  * specific power state.
2040  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2041  * state.
2042  */
2043 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2044 
2045 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2046  * current value read from extended receiver cap from 02200h - 0220Fh.
2047  * Some DP RX has problems of providing accurate DP receiver caps from extended
2048  * field, this interface is a workaround to revert link back to use base caps.
2049  */
2050 void dc_link_overwrite_extended_receiver_cap(
2051 		struct dc_link *link);
2052 
2053 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2054 		bool wait_for_hpd);
2055 
2056 /* Set backlight level of an embedded panel (eDP, LVDS).
2057  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2058  * and 16 bit fractional, where 1.0 is max backlight value.
2059  */
2060 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2061 		uint32_t backlight_pwm_u16_16,
2062 		uint32_t frame_ramp);
2063 
2064 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2065 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2066 		bool isHDR,
2067 		uint32_t backlight_millinits,
2068 		uint32_t transition_time_in_ms);
2069 
2070 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2071 		uint32_t *backlight_millinits,
2072 		uint32_t *backlight_millinits_peak);
2073 
2074 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2075 
2076 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2077 
2078 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2079 		bool wait, bool force_static, const unsigned int *power_opts);
2080 
2081 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2082 
2083 bool dc_link_setup_psr(struct dc_link *dc_link,
2084 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2085 		struct psr_context *psr_context);
2086 
2087 /*
2088  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2089  *
2090  * @link: pointer to the dc_link struct instance
2091  * @enable: enable(active) or disable(inactive) replay
2092  * @wait: state transition need to wait the active set completed.
2093  * @force_static: force disable(inactive) the replay
2094  * @power_opts: set power optimazation parameters to DMUB.
2095  *
2096  * return: allow Replay active will return true, else will return false.
2097  */
2098 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2099 		bool wait, bool force_static, const unsigned int *power_opts);
2100 
2101 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2102 
2103 /* On eDP links this function call will stall until T12 has elapsed.
2104  * If the panel is not in power off state, this function will return
2105  * immediately.
2106  */
2107 bool dc_link_wait_for_t12(struct dc_link *link);
2108 
2109 /* Determine if dp trace has been initialized to reflect upto date result *
2110  * return - true if trace is initialized and has valid data. False dp trace
2111  * doesn't have valid result.
2112  */
2113 bool dc_dp_trace_is_initialized(struct dc_link *link);
2114 
2115 /* Query a dp trace flag to indicate if the current dp trace data has been
2116  * logged before
2117  */
2118 bool dc_dp_trace_is_logged(struct dc_link *link,
2119 		bool in_detection);
2120 
2121 /* Set dp trace flag to indicate whether DM has already logged the current dp
2122  * trace data. DM can set is_logged to true upon logging and check
2123  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2124  */
2125 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2126 		bool in_detection,
2127 		bool is_logged);
2128 
2129 /* Obtain driver time stamp for last dp link training end. The time stamp is
2130  * formatted based on dm_get_timestamp DM function.
2131  * @in_detection - true to get link training end time stamp of last link
2132  * training in detection sequence. false to get link training end time stamp
2133  * of last link training in commit (dpms) sequence
2134  */
2135 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2136 		bool in_detection);
2137 
2138 /* Get how many link training attempts dc has done with latest sequence.
2139  * @in_detection - true to get link training count of last link
2140  * training in detection sequence. false to get link training count of last link
2141  * training in commit (dpms) sequence
2142  */
2143 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2144 		bool in_detection);
2145 
2146 /* Get how many link loss has happened since last link training attempts */
2147 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2148 
2149 /*
2150  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2151  */
2152 /*
2153  * Send a request from DP-Tx requesting to allocate BW remotely after
2154  * allocating it locally. This will get processed by CM and a CB function
2155  * will be called.
2156  *
2157  * @link: pointer to the dc_link struct instance
2158  * @req_bw: The requested bw in Kbyte to allocated
2159  *
2160  * return: none
2161  */
2162 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2163 
2164 /*
2165  * Handle function for when the status of the Request above is complete.
2166  * We will find out the result of allocating on CM and update structs.
2167  *
2168  * @link: pointer to the dc_link struct instance
2169  * @bw: Allocated or Estimated BW depending on the result
2170  * @result: Response type
2171  *
2172  * return: none
2173  */
2174 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link,
2175 		uint8_t bw, uint8_t result);
2176 
2177 /*
2178  * Handle the USB4 BW Allocation related functionality here:
2179  * Plug => Try to allocate max bw from timing parameters supported by the sink
2180  * Unplug => de-allocate bw
2181  *
2182  * @link: pointer to the dc_link struct instance
2183  * @peak_bw: Peak bw used by the link/sink
2184  *
2185  * return: allocated bw else return 0
2186  */
2187 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2188 		struct dc_link *link, int peak_bw);
2189 
2190 /*
2191  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2192  * available BW for each host router
2193  *
2194  * @dc: pointer to dc struct
2195  * @stream: pointer to all possible streams
2196  * @count: number of valid DPIA streams
2197  *
2198  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2199  */
2200 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2201 		const unsigned int count);
2202 
2203 /* Sink Interfaces - A sink corresponds to a display output device */
2204 
2205 struct dc_container_id {
2206 	// 128bit GUID in binary form
2207 	unsigned char  guid[16];
2208 	// 8 byte port ID -> ELD.PortID
2209 	unsigned int   portId[2];
2210 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2211 	unsigned short manufacturerName;
2212 	// 2 byte product code -> ELD.ProductCode
2213 	unsigned short productCode;
2214 };
2215 
2216 
2217 struct dc_sink_dsc_caps {
2218 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2219 	// 'false' if they are sink's DSC caps
2220 	bool is_virtual_dpcd_dsc;
2221 #if defined(CONFIG_DRM_AMD_DC_FP)
2222 	// 'true' if MST topology supports DSC passthrough for sink
2223 	// 'false' if MST topology does not support DSC passthrough
2224 	bool is_dsc_passthrough_supported;
2225 #endif
2226 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2227 };
2228 
2229 struct dc_sink_fec_caps {
2230 	bool is_rx_fec_supported;
2231 	bool is_topology_fec_supported;
2232 };
2233 
2234 struct scdc_caps {
2235 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2236 	union hdmi_scdc_device_id_data device_id;
2237 };
2238 
2239 /*
2240  * The sink structure contains EDID and other display device properties
2241  */
2242 struct dc_sink {
2243 	enum signal_type sink_signal;
2244 	struct dc_edid dc_edid; /* raw edid */
2245 	struct dc_edid_caps edid_caps; /* parse display caps */
2246 	struct dc_container_id *dc_container_id;
2247 	uint32_t dongle_max_pix_clk;
2248 	void *priv;
2249 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2250 	bool converter_disable_audio;
2251 
2252 	struct scdc_caps scdc_caps;
2253 	struct dc_sink_dsc_caps dsc_caps;
2254 	struct dc_sink_fec_caps fec_caps;
2255 
2256 	bool is_vsc_sdp_colorimetry_supported;
2257 
2258 	/* private to DC core */
2259 	struct dc_link *link;
2260 	struct dc_context *ctx;
2261 
2262 	uint32_t sink_id;
2263 
2264 	/* private to dc_sink.c */
2265 	// refcount must be the last member in dc_sink, since we want the
2266 	// sink structure to be logically cloneable up to (but not including)
2267 	// refcount
2268 	struct kref refcount;
2269 };
2270 
2271 void dc_sink_retain(struct dc_sink *sink);
2272 void dc_sink_release(struct dc_sink *sink);
2273 
2274 struct dc_sink_init_data {
2275 	enum signal_type sink_signal;
2276 	struct dc_link *link;
2277 	uint32_t dongle_max_pix_clk;
2278 	bool converter_disable_audio;
2279 };
2280 
2281 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2282 
2283 /* Newer interfaces  */
2284 struct dc_cursor {
2285 	struct dc_plane_address address;
2286 	struct dc_cursor_attributes attributes;
2287 };
2288 
2289 
2290 /* Interrupt interfaces */
2291 enum dc_irq_source dc_interrupt_to_irq_source(
2292 		struct dc *dc,
2293 		uint32_t src_id,
2294 		uint32_t ext_id);
2295 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2296 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2297 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2298 		struct dc *dc, uint32_t link_index);
2299 
2300 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2301 
2302 /* Power Interfaces */
2303 
2304 void dc_set_power_state(
2305 		struct dc *dc,
2306 		enum dc_acpi_cm_power_state power_state);
2307 void dc_resume(struct dc *dc);
2308 
2309 void dc_power_down_on_boot(struct dc *dc);
2310 
2311 /*
2312  * HDCP Interfaces
2313  */
2314 enum hdcp_message_status dc_process_hdcp_msg(
2315 		enum signal_type signal,
2316 		struct dc_link *link,
2317 		struct hdcp_protection_message *message_info);
2318 bool dc_is_dmcu_initialized(struct dc *dc);
2319 
2320 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2321 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2322 
2323 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane,
2324 				struct dc_cursor_attributes *cursor_attr);
2325 
2326 void dc_allow_idle_optimizations(struct dc *dc, bool allow);
2327 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2328 
2329 /* set min and max memory clock to lowest and highest DPM level, respectively */
2330 void dc_unlock_memory_clock_frequency(struct dc *dc);
2331 
2332 /* set min memory clock to the min required for current mode, max to maxDPM */
2333 void dc_lock_memory_clock_frequency(struct dc *dc);
2334 
2335 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2336 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2337 
2338 /* cleanup on driver unload */
2339 void dc_hardware_release(struct dc *dc);
2340 
2341 /* disables fw based mclk switch */
2342 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2343 
2344 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2345 
2346 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2347 
2348 void dc_z10_restore(const struct dc *dc);
2349 void dc_z10_save_init(struct dc *dc);
2350 
2351 bool dc_is_dmub_outbox_supported(struct dc *dc);
2352 bool dc_enable_dmub_notifications(struct dc *dc);
2353 
2354 bool dc_abm_save_restore(
2355 		struct dc *dc,
2356 		struct dc_stream_state *stream,
2357 		struct abm_save_restore *pData);
2358 
2359 void dc_enable_dmub_outbox(struct dc *dc);
2360 
2361 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2362 				uint32_t link_index,
2363 				struct aux_payload *payload);
2364 
2365 /* Get dc link index from dpia port index */
2366 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2367 				uint8_t dpia_port_index);
2368 
2369 bool dc_process_dmub_set_config_async(struct dc *dc,
2370 				uint32_t link_index,
2371 				struct set_config_cmd_payload *payload,
2372 				struct dmub_notification *notify);
2373 
2374 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2375 				uint32_t link_index,
2376 				uint8_t mst_alloc_slots,
2377 				uint8_t *mst_slots_in_use);
2378 
2379 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2380 				uint32_t hpd_int_enable);
2381 
2382 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2383 
2384 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2385 
2386 struct dc_power_profile {
2387 	int power_level; /* Lower is better */
2388 };
2389 
2390 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2391 
2392 /* DSC Interfaces */
2393 #include "dc_dsc.h"
2394 
2395 /* Disable acc mode Interfaces */
2396 void dc_disable_accelerated_mode(struct dc *dc);
2397 
2398 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2399 		       struct dc_stream_state *new_stream);
2400 
2401 #endif /* DC_INTERFACE_H_ */
2402