xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 90adb32480fce1ccda76ed5ebd58c4463ead3fd6)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 #include "sspl/dc_spl_types.h"
50 
51 struct abm_save_restore;
52 
53 /* forward declaration */
54 struct aux_payload;
55 struct set_config_cmd_payload;
56 struct dmub_notification;
57 
58 #define DC_VER "3.2.338"
59 
60 /**
61  * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC
62  */
63 #define MAX_SURFACES 4
64 /**
65  * MAX_PLANES - representative of the upper bound of planes that are supported by the HW
66  */
67 #define MAX_PLANES 6
68 #define MAX_STREAMS 6
69 #define MIN_VIEWPORT_SIZE 12
70 #define MAX_NUM_EDP 2
71 #define MAX_HOST_ROUTERS_NUM 3
72 #define MAX_DPIA_PER_HOST_ROUTER 2
73 #define MAX_SUPPORTED_FORMATS 7
74 
75 /* Display Core Interfaces */
76 struct dc_versions {
77 	const char *dc_ver;
78 	struct dmcu_version dmcu_version;
79 };
80 
81 enum dp_protocol_version {
82 	DP_VERSION_1_4 = 0,
83 	DP_VERSION_2_1,
84 	DP_VERSION_UNKNOWN,
85 };
86 
87 enum dc_plane_type {
88 	DC_PLANE_TYPE_INVALID,
89 	DC_PLANE_TYPE_DCE_RGB,
90 	DC_PLANE_TYPE_DCE_UNDERLAY,
91 	DC_PLANE_TYPE_DCN_UNIVERSAL,
92 };
93 
94 // Sizes defined as multiples of 64KB
95 enum det_size {
96 	DET_SIZE_DEFAULT = 0,
97 	DET_SIZE_192KB = 3,
98 	DET_SIZE_256KB = 4,
99 	DET_SIZE_320KB = 5,
100 	DET_SIZE_384KB = 6
101 };
102 
103 
104 struct dc_plane_cap {
105 	enum dc_plane_type type;
106 	uint32_t per_pixel_alpha : 1;
107 	struct {
108 		uint32_t argb8888 : 1;
109 		uint32_t nv12 : 1;
110 		uint32_t fp16 : 1;
111 		uint32_t p010 : 1;
112 		uint32_t ayuv : 1;
113 	} pixel_format_support;
114 	// max upscaling factor x1000
115 	// upscaling factors are always >= 1
116 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
117 	struct {
118 		uint32_t argb8888;
119 		uint32_t nv12;
120 		uint32_t fp16;
121 	} max_upscale_factor;
122 	// max downscale factor x1000
123 	// downscale factors are always <= 1
124 	// for example, 8K -> 1080p is 0.25, or 250 raw value
125 	struct {
126 		uint32_t argb8888;
127 		uint32_t nv12;
128 		uint32_t fp16;
129 	} max_downscale_factor;
130 	// minimal width/height
131 	uint32_t min_width;
132 	uint32_t min_height;
133 };
134 
135 /**
136  * DOC: color-management-caps
137  *
138  * **Color management caps (DPP and MPC)**
139  *
140  * Modules/color calculates various color operations which are translated to
141  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
142  * DCN1, every new generation comes with fairly major differences in color
143  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
144  * decide mapping to HW block based on logical capabilities.
145  */
146 
147 /**
148  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
149  * @srgb: RGB color space transfer func
150  * @bt2020: BT.2020 transfer func
151  * @gamma2_2: standard gamma
152  * @pq: perceptual quantizer transfer function
153  * @hlg: hybrid log–gamma transfer function
154  */
155 struct rom_curve_caps {
156 	uint16_t srgb : 1;
157 	uint16_t bt2020 : 1;
158 	uint16_t gamma2_2 : 1;
159 	uint16_t pq : 1;
160 	uint16_t hlg : 1;
161 };
162 
163 /**
164  * struct dpp_color_caps - color pipeline capabilities for display pipe and
165  * plane blocks
166  *
167  * @dcn_arch: all DCE generations treated the same
168  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
169  * just plain 256-entry lookup
170  * @icsc: input color space conversion
171  * @dgam_ram: programmable degamma LUT
172  * @post_csc: post color space conversion, before gamut remap
173  * @gamma_corr: degamma correction
174  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
175  * with MPC by setting mpc:shared_3d_lut flag
176  * @ogam_ram: programmable out/blend gamma LUT
177  * @ocsc: output color space conversion
178  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
179  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
180  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
181  *
182  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
183  */
184 struct dpp_color_caps {
185 	uint16_t dcn_arch : 1;
186 	uint16_t input_lut_shared : 1;
187 	uint16_t icsc : 1;
188 	uint16_t dgam_ram : 1;
189 	uint16_t post_csc : 1;
190 	uint16_t gamma_corr : 1;
191 	uint16_t hw_3d_lut : 1;
192 	uint16_t ogam_ram : 1;
193 	uint16_t ocsc : 1;
194 	uint16_t dgam_rom_for_yuv : 1;
195 	struct rom_curve_caps dgam_rom_caps;
196 	struct rom_curve_caps ogam_rom_caps;
197 };
198 
199 /* Below structure is to describe the HW support for mem layout, extend support
200 	range to match what OS could handle in the roadmap */
201 struct lut3d_caps {
202 	uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */
203 	struct {
204 		uint32_t swizzle_3d_rgb : 1;
205 		uint32_t swizzle_3d_bgr : 1;
206 		uint32_t linear_1d : 1;
207 	} mem_layout_support;
208 	struct {
209 		uint32_t unorm_12msb : 1;
210 		uint32_t unorm_12lsb : 1;
211 		uint32_t float_fp1_5_10 : 1;
212 	} mem_format_support;
213 	struct {
214 		uint32_t order_rgba : 1;
215 		uint32_t order_bgra : 1;
216 	} mem_pixel_order_support;
217 	/*< size options are 9, 17, 33, 45, 65 */
218 	struct {
219 		uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */
220 		uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */
221 		uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */
222 		uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */
223 		uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */
224 	} lut_dim_caps;
225 };
226 
227 /**
228  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
229  * plane combined blocks
230  *
231  * @gamut_remap: color transformation matrix
232  * @ogam_ram: programmable out gamma LUT
233  * @ocsc: output color space conversion matrix
234  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
235  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
236  * instance
237  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
238  * @mcm_3d_lut_caps: HW support cap for MCM LUT memory
239  * @rmcm_3d_lut_caps: HW support cap for RMCM LUT memory
240  * @preblend: whether color manager supports preblend with MPC
241  */
242 struct mpc_color_caps {
243 	uint16_t gamut_remap : 1;
244 	uint16_t ogam_ram : 1;
245 	uint16_t ocsc : 1;
246 	uint16_t num_3dluts : 3;
247 	uint16_t shared_3d_lut:1;
248 	struct rom_curve_caps ogam_rom_caps;
249 	struct lut3d_caps mcm_3d_lut_caps;
250 	struct lut3d_caps rmcm_3d_lut_caps;
251 	bool preblend;
252 };
253 
254 /**
255  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
256  * @dpp: color pipes caps for DPP
257  * @mpc: color pipes caps for MPC
258  */
259 struct dc_color_caps {
260 	struct dpp_color_caps dpp;
261 	struct mpc_color_caps mpc;
262 };
263 
264 struct dc_dmub_caps {
265 	bool psr;
266 	bool mclk_sw;
267 	bool subvp_psr;
268 	bool gecc_enable;
269 	uint8_t fams_ver;
270 	bool aux_backlight_support;
271 };
272 
273 struct dc_scl_caps {
274 	bool sharpener_support;
275 };
276 
277 struct dc_caps {
278 	uint32_t max_streams;
279 	uint32_t max_links;
280 	uint32_t max_audios;
281 	uint32_t max_slave_planes;
282 	uint32_t max_slave_yuv_planes;
283 	uint32_t max_slave_rgb_planes;
284 	uint32_t max_planes;
285 	uint32_t max_downscale_ratio;
286 	uint32_t i2c_speed_in_khz;
287 	uint32_t i2c_speed_in_khz_hdcp;
288 	uint32_t dmdata_alloc_size;
289 	unsigned int max_cursor_size;
290 	unsigned int max_buffered_cursor_size;
291 	unsigned int max_video_width;
292 	/*
293 	 * max video plane width that can be safely assumed to be always
294 	 * supported by single DPP pipe.
295 	 */
296 	unsigned int max_optimizable_video_width;
297 	unsigned int min_horizontal_blanking_period;
298 	int linear_pitch_alignment;
299 	bool dcc_const_color;
300 	bool dynamic_audio;
301 	bool is_apu;
302 	bool dual_link_dvi;
303 	bool post_blend_color_processing;
304 	bool force_dp_tps4_for_cp2520;
305 	bool disable_dp_clk_share;
306 	bool psp_setup_panel_mode;
307 	bool extended_aux_timeout_support;
308 	bool dmcub_support;
309 	bool zstate_support;
310 	bool ips_support;
311 	uint32_t num_of_internal_disp;
312 	enum dp_protocol_version max_dp_protocol_version;
313 	unsigned int mall_size_per_mem_channel;
314 	unsigned int mall_size_total;
315 	unsigned int cursor_cache_size;
316 	struct dc_plane_cap planes[MAX_PLANES];
317 	struct dc_color_caps color;
318 	struct dc_dmub_caps dmub_caps;
319 	bool dp_hpo;
320 	bool dp_hdmi21_pcon_support;
321 	bool edp_dsc_support;
322 	bool vbios_lttpr_aware;
323 	bool vbios_lttpr_enable;
324 	bool fused_io_supported;
325 	uint32_t max_otg_num;
326 	uint32_t max_cab_allocation_bytes;
327 	uint32_t cache_line_size;
328 	uint32_t cache_num_ways;
329 	uint16_t subvp_fw_processing_delay_us;
330 	uint8_t subvp_drr_max_vblank_margin_us;
331 	uint16_t subvp_prefetch_end_to_mall_start_us;
332 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
333 	uint16_t subvp_pstate_allow_width_us;
334 	uint16_t subvp_vertical_int_margin_us;
335 	bool seamless_odm;
336 	uint32_t max_v_total;
337 	bool vtotal_limited_by_fp2;
338 	uint32_t max_disp_clock_khz_at_vmin;
339 	uint8_t subvp_drr_vblank_start_margin_us;
340 	bool cursor_not_scaled;
341 	bool dcmode_power_limits_present;
342 	bool sequential_ono;
343 	/* Conservative limit for DCC cases which require ODM4:1 to support*/
344 	uint32_t dcc_plane_width_limit;
345 	struct dc_scl_caps scl_caps;
346 	uint8_t num_of_host_routers;
347 	uint8_t num_of_dpias_per_host_router;
348 };
349 
350 struct dc_bug_wa {
351 	bool no_connect_phy_config;
352 	bool dedcn20_305_wa;
353 	bool skip_clock_update;
354 	bool lt_early_cr_pattern;
355 	struct {
356 		uint8_t uclk : 1;
357 		uint8_t fclk : 1;
358 		uint8_t dcfclk : 1;
359 		uint8_t dcfclk_ds: 1;
360 	} clock_update_disable_mask;
361 	bool skip_psr_ips_crtc_disable;
362 };
363 struct dc_dcc_surface_param {
364 	struct dc_size surface_size;
365 	enum surface_pixel_format format;
366 	unsigned int plane0_pitch;
367 	struct dc_size plane1_size;
368 	unsigned int plane1_pitch;
369 	union {
370 		enum swizzle_mode_values swizzle_mode;
371 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
372 	};
373 	enum dc_scan_direction scan;
374 };
375 
376 struct dc_dcc_setting {
377 	unsigned int max_compressed_blk_size;
378 	unsigned int max_uncompressed_blk_size;
379 	bool independent_64b_blks;
380 	//These bitfields to be used starting with DCN 3.0
381 	struct {
382 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
383 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
384 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
385 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
386 		uint32_t dcc_256_256 : 1;  //available in ASICs starting with DCN 4.0x (the best compression case)
387 		uint32_t dcc_256_128 : 1;  //available in ASICs starting with DCN 4.0x
388 		uint32_t dcc_256_64 : 1;   //available in ASICs starting with DCN 4.0x (the worst compression case)
389 	} dcc_controls;
390 };
391 
392 struct dc_surface_dcc_cap {
393 	union {
394 		struct {
395 			struct dc_dcc_setting rgb;
396 		} grph;
397 
398 		struct {
399 			struct dc_dcc_setting luma;
400 			struct dc_dcc_setting chroma;
401 		} video;
402 	};
403 
404 	bool capable;
405 	bool const_color_support;
406 };
407 
408 struct dc_static_screen_params {
409 	struct {
410 		bool force_trigger;
411 		bool cursor_update;
412 		bool surface_update;
413 		bool overlay_update;
414 	} triggers;
415 	unsigned int num_frames;
416 };
417 
418 
419 /* Surface update type is used by dc_update_surfaces_and_stream
420  * The update type is determined at the very beginning of the function based
421  * on parameters passed in and decides how much programming (or updating) is
422  * going to be done during the call.
423  *
424  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
425  * logical calculations or hardware register programming. This update MUST be
426  * ISR safe on windows. Currently fast update will only be used to flip surface
427  * address.
428  *
429  * UPDATE_TYPE_MED is used for slower updates which require significant hw
430  * re-programming however do not affect bandwidth consumption or clock
431  * requirements. At present, this is the level at which front end updates
432  * that do not require us to run bw_calcs happen. These are in/out transfer func
433  * updates, viewport offset changes, recout size changes and pixel depth changes.
434  * This update can be done at ISR, but we want to minimize how often this happens.
435  *
436  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
437  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
438  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
439  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
440  * a full update. This cannot be done at ISR level and should be a rare event.
441  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
442  * underscan we don't expect to see this call at all.
443  */
444 
445 enum surface_update_type {
446 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
447 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
448 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
449 };
450 
451 /* Forward declaration*/
452 struct dc;
453 struct dc_plane_state;
454 struct dc_state;
455 
456 struct dc_cap_funcs {
457 	bool (*get_dcc_compression_cap)(const struct dc *dc,
458 			const struct dc_dcc_surface_param *input,
459 			struct dc_surface_dcc_cap *output);
460 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
461 };
462 
463 struct link_training_settings;
464 
465 union allow_lttpr_non_transparent_mode {
466 	struct {
467 		bool DP1_4A : 1;
468 		bool DP2_0 : 1;
469 	} bits;
470 	unsigned char raw;
471 };
472 
473 /* Structure to hold configuration flags set by dm at dc creation. */
474 struct dc_config {
475 	bool gpu_vm_support;
476 	bool disable_disp_pll_sharing;
477 	bool fbc_support;
478 	bool disable_fractional_pwm;
479 	bool allow_seamless_boot_optimization;
480 	bool seamless_boot_edp_requested;
481 	bool edp_not_connected;
482 	bool edp_no_power_sequencing;
483 	bool force_enum_edp;
484 	bool forced_clocks;
485 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
486 	bool multi_mon_pp_mclk_switch;
487 	bool disable_dmcu;
488 	bool enable_4to1MPC;
489 	bool enable_windowed_mpo_odm;
490 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
491 	uint32_t allow_edp_hotplug_detection;
492 	bool skip_riommu_prefetch_wa;
493 	bool clamp_min_dcfclk;
494 	uint64_t vblank_alignment_dto_params;
495 	uint8_t  vblank_alignment_max_frame_time_diff;
496 	bool is_asymmetric_memory;
497 	bool is_single_rank_dimm;
498 	bool is_vmin_only_asic;
499 	bool use_spl;
500 	bool prefer_easf;
501 	bool use_pipe_ctx_sync_logic;
502 	bool ignore_dpref_ss;
503 	bool enable_mipi_converter_optimization;
504 	bool use_default_clock_table;
505 	bool force_bios_enable_lttpr;
506 	uint8_t force_bios_fixed_vs;
507 	int sdpif_request_limit_words_per_umc;
508 	bool dc_mode_clk_limit_support;
509 	bool EnableMinDispClkODM;
510 	bool enable_auto_dpm_test_logs;
511 	unsigned int disable_ips;
512 	unsigned int disable_ips_in_vpb;
513 	bool disable_ips_in_dpms_off;
514 	bool usb4_bw_alloc_support;
515 	bool allow_0_dtb_clk;
516 	bool use_assr_psp_message;
517 	bool support_edp0_on_dp1;
518 	unsigned int enable_fpo_flicker_detection;
519 	bool disable_hbr_audio_dp2;
520 	bool consolidated_dpia_dp_lt;
521 	bool set_pipe_unlock_order;
522 	bool enable_dpia_pre_training;
523 	bool unify_link_enc_assignment;
524 	struct spl_sharpness_range dcn_sharpness_range;
525 	struct spl_sharpness_range dcn_override_sharpness_range;
526 };
527 
528 enum visual_confirm {
529 	VISUAL_CONFIRM_DISABLE = 0,
530 	VISUAL_CONFIRM_SURFACE = 1,
531 	VISUAL_CONFIRM_HDR = 2,
532 	VISUAL_CONFIRM_MPCTREE = 4,
533 	VISUAL_CONFIRM_PSR = 5,
534 	VISUAL_CONFIRM_SWAPCHAIN = 6,
535 	VISUAL_CONFIRM_FAMS = 7,
536 	VISUAL_CONFIRM_SWIZZLE = 9,
537 	VISUAL_CONFIRM_REPLAY = 12,
538 	VISUAL_CONFIRM_SUBVP = 14,
539 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
540 	VISUAL_CONFIRM_FAMS2 = 19,
541 	VISUAL_CONFIRM_HW_CURSOR = 20,
542 	VISUAL_CONFIRM_VABC = 21,
543 	VISUAL_CONFIRM_DCC = 22,
544 	VISUAL_CONFIRM_EXPLICIT = 0x80000000,
545 };
546 
547 enum dc_psr_power_opts {
548 	psr_power_opt_invalid = 0x0,
549 	psr_power_opt_smu_opt_static_screen = 0x1,
550 	psr_power_opt_z10_static_screen = 0x10,
551 	psr_power_opt_ds_disable_allow = 0x100,
552 };
553 
554 enum dml_hostvm_override_opts {
555 	DML_HOSTVM_NO_OVERRIDE = 0x0,
556 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
557 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
558 };
559 
560 enum dc_replay_power_opts {
561 	replay_power_opt_invalid		= 0x0,
562 	replay_power_opt_smu_opt_static_screen	= 0x1,
563 	replay_power_opt_z10_static_screen	= 0x10,
564 };
565 
566 enum dcc_option {
567 	DCC_ENABLE = 0,
568 	DCC_DISABLE = 1,
569 	DCC_HALF_REQ_DISALBE = 2,
570 };
571 
572 enum in_game_fams_config {
573 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
574 	INGAME_FAMS_DISABLE, // disable in-game fams
575 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
576 	INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies
577 };
578 
579 /**
580  * enum pipe_split_policy - Pipe split strategy supported by DCN
581  *
582  * This enum is used to define the pipe split policy supported by DCN. By
583  * default, DC favors MPC_SPLIT_DYNAMIC.
584  */
585 enum pipe_split_policy {
586 	/**
587 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
588 	 * pipe in order to bring the best trade-off between performance and
589 	 * power consumption. This is the recommended option.
590 	 */
591 	MPC_SPLIT_DYNAMIC = 0,
592 
593 	/**
594 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
595 	 * try any sort of split optimization.
596 	 */
597 	MPC_SPLIT_AVOID = 1,
598 
599 	/**
600 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
601 	 * optimize the pipe utilization when using a single display; if the
602 	 * user connects to a second display, DC will avoid pipe split.
603 	 */
604 	MPC_SPLIT_AVOID_MULT_DISP = 2,
605 };
606 
607 enum wm_report_mode {
608 	WM_REPORT_DEFAULT = 0,
609 	WM_REPORT_OVERRIDE = 1,
610 };
611 enum dtm_pstate{
612 	dtm_level_p0 = 0,/*highest voltage*/
613 	dtm_level_p1,
614 	dtm_level_p2,
615 	dtm_level_p3,
616 	dtm_level_p4,/*when active_display_count = 0*/
617 };
618 
619 enum dcn_pwr_state {
620 	DCN_PWR_STATE_UNKNOWN = -1,
621 	DCN_PWR_STATE_MISSION_MODE = 0,
622 	DCN_PWR_STATE_LOW_POWER = 3,
623 };
624 
625 enum dcn_zstate_support_state {
626 	DCN_ZSTATE_SUPPORT_UNKNOWN,
627 	DCN_ZSTATE_SUPPORT_ALLOW,
628 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
629 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
630 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
631 	DCN_ZSTATE_SUPPORT_DISALLOW,
632 };
633 
634 /*
635  * struct dc_clocks - DC pipe clocks
636  *
637  * For any clocks that may differ per pipe only the max is stored in this
638  * structure
639  */
640 struct dc_clocks {
641 	int dispclk_khz;
642 	int actual_dispclk_khz;
643 	int dppclk_khz;
644 	int actual_dppclk_khz;
645 	int disp_dpp_voltage_level_khz;
646 	int dcfclk_khz;
647 	int socclk_khz;
648 	int dcfclk_deep_sleep_khz;
649 	int fclk_khz;
650 	int phyclk_khz;
651 	int dramclk_khz;
652 	bool p_state_change_support;
653 	enum dcn_zstate_support_state zstate_support;
654 	bool dtbclk_en;
655 	int ref_dtbclk_khz;
656 	bool fclk_p_state_change_support;
657 	enum dcn_pwr_state pwr_state;
658 	/*
659 	 * Elements below are not compared for the purposes of
660 	 * optimization required
661 	 */
662 	bool prev_p_state_change_support;
663 	bool fclk_prev_p_state_change_support;
664 	int num_ways;
665 	int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM];
666 
667 	/*
668 	 * @fw_based_mclk_switching
669 	 *
670 	 * DC has a mechanism that leverage the variable refresh rate to switch
671 	 * memory clock in cases that we have a large latency to achieve the
672 	 * memory clock change and a short vblank window. DC has some
673 	 * requirements to enable this feature, and this field describes if the
674 	 * system support or not such a feature.
675 	 */
676 	bool fw_based_mclk_switching;
677 	bool fw_based_mclk_switching_shut_down;
678 	int prev_num_ways;
679 	enum dtm_pstate dtm_level;
680 	int max_supported_dppclk_khz;
681 	int max_supported_dispclk_khz;
682 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
683 	int bw_dispclk_khz;
684 	int idle_dramclk_khz;
685 	int idle_fclk_khz;
686 	int subvp_prefetch_dramclk_khz;
687 	int subvp_prefetch_fclk_khz;
688 };
689 
690 struct dc_bw_validation_profile {
691 	bool enable;
692 
693 	unsigned long long total_ticks;
694 	unsigned long long voltage_level_ticks;
695 	unsigned long long watermark_ticks;
696 	unsigned long long rq_dlg_ticks;
697 
698 	unsigned long long total_count;
699 	unsigned long long skip_fast_count;
700 	unsigned long long skip_pass_count;
701 	unsigned long long skip_fail_count;
702 };
703 
704 #define BW_VAL_TRACE_SETUP() \
705 		unsigned long long end_tick = 0; \
706 		unsigned long long voltage_level_tick = 0; \
707 		unsigned long long watermark_tick = 0; \
708 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
709 				dm_get_timestamp(dc->ctx) : 0
710 
711 #define BW_VAL_TRACE_COUNT() \
712 		if (dc->debug.bw_val_profile.enable) \
713 			dc->debug.bw_val_profile.total_count++
714 
715 #define BW_VAL_TRACE_SKIP(status) \
716 		if (dc->debug.bw_val_profile.enable) { \
717 			if (!voltage_level_tick) \
718 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
719 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
720 		}
721 
722 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
723 		if (dc->debug.bw_val_profile.enable) \
724 			voltage_level_tick = dm_get_timestamp(dc->ctx)
725 
726 #define BW_VAL_TRACE_END_WATERMARKS() \
727 		if (dc->debug.bw_val_profile.enable) \
728 			watermark_tick = dm_get_timestamp(dc->ctx)
729 
730 #define BW_VAL_TRACE_FINISH() \
731 		if (dc->debug.bw_val_profile.enable) { \
732 			end_tick = dm_get_timestamp(dc->ctx); \
733 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
734 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
735 			if (watermark_tick) { \
736 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
737 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
738 			} \
739 		}
740 
741 union mem_low_power_enable_options {
742 	struct {
743 		bool vga: 1;
744 		bool i2c: 1;
745 		bool dmcu: 1;
746 		bool dscl: 1;
747 		bool cm: 1;
748 		bool mpc: 1;
749 		bool optc: 1;
750 		bool vpg: 1;
751 		bool afmt: 1;
752 	} bits;
753 	uint32_t u32All;
754 };
755 
756 union root_clock_optimization_options {
757 	struct {
758 		bool dpp: 1;
759 		bool dsc: 1;
760 		bool hdmistream: 1;
761 		bool hdmichar: 1;
762 		bool dpstream: 1;
763 		bool symclk32_se: 1;
764 		bool symclk32_le: 1;
765 		bool symclk_fe: 1;
766 		bool physymclk: 1;
767 		bool dpiasymclk: 1;
768 		uint32_t reserved: 22;
769 	} bits;
770 	uint32_t u32All;
771 };
772 
773 union fine_grain_clock_gating_enable_options {
774 	struct {
775 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
776 		bool dchub : 1;	   /* Display controller hub */
777 		bool dchubbub : 1;
778 		bool dpp : 1;	   /* Display pipes and planes */
779 		bool opp : 1;	   /* Output pixel processing */
780 		bool optc : 1;	   /* Output pipe timing combiner */
781 		bool dio : 1;	   /* Display output */
782 		bool dwb : 1;	   /* Display writeback */
783 		bool mmhubbub : 1; /* Multimedia hub */
784 		bool dmu : 1;	   /* Display core management unit */
785 		bool az : 1;	   /* Azalia */
786 		bool dchvm : 1;
787 		bool dsc : 1;	   /* Display stream compression */
788 
789 		uint32_t reserved : 19;
790 	} bits;
791 	uint32_t u32All;
792 };
793 
794 enum pg_hw_pipe_resources {
795 	PG_HUBP = 0,
796 	PG_DPP,
797 	PG_DSC,
798 	PG_MPCC,
799 	PG_OPP,
800 	PG_OPTC,
801 	PG_DPSTREAM,
802 	PG_HDMISTREAM,
803 	PG_PHYSYMCLK,
804 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
805 };
806 
807 enum pg_hw_resources {
808 	PG_DCCG = 0,
809 	PG_DCIO,
810 	PG_DIO,
811 	PG_DCHUBBUB,
812 	PG_DCHVM,
813 	PG_DWB,
814 	PG_HPO,
815 	PG_HW_RESOURCES_NUM_ELEMENT
816 };
817 
818 struct pg_block_update {
819 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
820 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
821 };
822 
823 union dpia_debug_options {
824 	struct {
825 		uint32_t disable_dpia:1; /* bit 0 */
826 		uint32_t force_non_lttpr:1; /* bit 1 */
827 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
828 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
829 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
830 		uint32_t disable_usb4_pm_support:1; /* bit 5 */
831 		uint32_t enable_usb4_bw_zero_alloc_patch:1; /* bit 6 */
832 		uint32_t reserved:25;
833 	} bits;
834 	uint32_t raw;
835 };
836 
837 /* AUX wake work around options
838  * 0: enable/disable work around
839  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
840  * 15-2: reserved
841  * 31-16: timeout in ms
842  */
843 union aux_wake_wa_options {
844 	struct {
845 		uint32_t enable_wa : 1;
846 		uint32_t use_default_timeout : 1;
847 		uint32_t rsvd: 14;
848 		uint32_t timeout_ms : 16;
849 	} bits;
850 	uint32_t raw;
851 };
852 
853 struct dc_debug_data {
854 	uint32_t ltFailCount;
855 	uint32_t i2cErrorCount;
856 	uint32_t auxErrorCount;
857 };
858 
859 struct dc_phy_addr_space_config {
860 	struct {
861 		uint64_t start_addr;
862 		uint64_t end_addr;
863 		uint64_t fb_top;
864 		uint64_t fb_offset;
865 		uint64_t fb_base;
866 		uint64_t agp_top;
867 		uint64_t agp_bot;
868 		uint64_t agp_base;
869 	} system_aperture;
870 
871 	struct {
872 		uint64_t page_table_start_addr;
873 		uint64_t page_table_end_addr;
874 		uint64_t page_table_base_addr;
875 		bool base_addr_is_mc_addr;
876 	} gart_config;
877 
878 	bool valid;
879 	bool is_hvm_enabled;
880 	uint64_t page_table_default_page_addr;
881 };
882 
883 struct dc_virtual_addr_space_config {
884 	uint64_t	page_table_base_addr;
885 	uint64_t	page_table_start_addr;
886 	uint64_t	page_table_end_addr;
887 	uint32_t	page_table_block_size_in_bytes;
888 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
889 };
890 
891 struct dc_bounding_box_overrides {
892 	int sr_exit_time_ns;
893 	int sr_enter_plus_exit_time_ns;
894 	int sr_exit_z8_time_ns;
895 	int sr_enter_plus_exit_z8_time_ns;
896 	int urgent_latency_ns;
897 	int percent_of_ideal_drambw;
898 	int dram_clock_change_latency_ns;
899 	int dummy_clock_change_latency_ns;
900 	int fclk_clock_change_latency_ns;
901 	/* This forces a hard min on the DCFCLK we use
902 	 * for DML.  Unlike the debug option for forcing
903 	 * DCFCLK, this override affects watermark calculations
904 	 */
905 	int min_dcfclk_mhz;
906 };
907 
908 struct dc_state;
909 struct resource_pool;
910 struct dce_hwseq;
911 struct link_service;
912 
913 /*
914  * struct dc_debug_options - DC debug struct
915  *
916  * This struct provides a simple mechanism for developers to change some
917  * configurations, enable/disable features, and activate extra debug options.
918  * This can be very handy to narrow down whether some specific feature is
919  * causing an issue or not.
920  */
921 struct dc_debug_options {
922 	bool native422_support;
923 	bool disable_dsc;
924 	enum visual_confirm visual_confirm;
925 	int visual_confirm_rect_height;
926 
927 	bool sanity_checks;
928 	bool max_disp_clk;
929 	bool surface_trace;
930 	bool clock_trace;
931 	bool validation_trace;
932 	bool bandwidth_calcs_trace;
933 	int max_downscale_src_width;
934 
935 	/* stutter efficiency related */
936 	bool disable_stutter;
937 	bool use_max_lb;
938 	enum dcc_option disable_dcc;
939 
940 	/*
941 	 * @pipe_split_policy: Define which pipe split policy is used by the
942 	 * display core.
943 	 */
944 	enum pipe_split_policy pipe_split_policy;
945 	bool force_single_disp_pipe_split;
946 	bool voltage_align_fclk;
947 	bool disable_min_fclk;
948 
949 	bool hdcp_lc_force_fw_enable;
950 	bool hdcp_lc_enable_sw_fallback;
951 
952 	bool disable_dfs_bypass;
953 	bool disable_dpp_power_gate;
954 	bool disable_hubp_power_gate;
955 	bool disable_dsc_power_gate;
956 	bool disable_optc_power_gate;
957 	bool disable_hpo_power_gate;
958 	int dsc_min_slice_height_override;
959 	int dsc_bpp_increment_div;
960 	bool disable_pplib_wm_range;
961 	enum wm_report_mode pplib_wm_report_mode;
962 	unsigned int min_disp_clk_khz;
963 	unsigned int min_dpp_clk_khz;
964 	unsigned int min_dram_clk_khz;
965 	int sr_exit_time_dpm0_ns;
966 	int sr_enter_plus_exit_time_dpm0_ns;
967 	int sr_exit_time_ns;
968 	int sr_enter_plus_exit_time_ns;
969 	int sr_exit_z8_time_ns;
970 	int sr_enter_plus_exit_z8_time_ns;
971 	int urgent_latency_ns;
972 	uint32_t underflow_assert_delay_us;
973 	int percent_of_ideal_drambw;
974 	int dram_clock_change_latency_ns;
975 	bool optimized_watermark;
976 	int always_scale;
977 	bool disable_pplib_clock_request;
978 	bool disable_clock_gate;
979 	bool disable_mem_low_power;
980 	bool pstate_enabled;
981 	bool disable_dmcu;
982 	bool force_abm_enable;
983 	bool disable_stereo_support;
984 	bool vsr_support;
985 	bool performance_trace;
986 	bool az_endpoint_mute_only;
987 	bool always_use_regamma;
988 	bool recovery_enabled;
989 	bool avoid_vbios_exec_table;
990 	bool scl_reset_length10;
991 	bool hdmi20_disable;
992 	bool skip_detection_link_training;
993 	uint32_t edid_read_retry_times;
994 	unsigned int force_odm_combine; //bit vector based on otg inst
995 	unsigned int seamless_boot_odm_combine;
996 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
997 	int minimum_z8_residency_time;
998 	int minimum_z10_residency_time;
999 	bool disable_z9_mpc;
1000 	unsigned int force_fclk_khz;
1001 	bool enable_tri_buf;
1002 	bool ips_disallow_entry;
1003 	bool dmub_offload_enabled;
1004 	bool dmcub_emulation;
1005 	bool disable_idle_power_optimizations;
1006 	unsigned int mall_size_override;
1007 	unsigned int mall_additional_timer_percent;
1008 	bool mall_error_as_fatal;
1009 	bool dmub_command_table; /* for testing only */
1010 	struct dc_bw_validation_profile bw_val_profile;
1011 	bool disable_fec;
1012 	bool disable_48mhz_pwrdwn;
1013 	/* This forces a hard min on the DCFCLK requested to SMU/PP
1014 	 * watermarks are not affected.
1015 	 */
1016 	unsigned int force_min_dcfclk_mhz;
1017 	int dwb_fi_phase;
1018 	bool disable_timing_sync;
1019 	bool cm_in_bypass;
1020 	int force_clock_mode;/*every mode change.*/
1021 
1022 	bool disable_dram_clock_change_vactive_support;
1023 	bool validate_dml_output;
1024 	bool enable_dmcub_surface_flip;
1025 	bool usbc_combo_phy_reset_wa;
1026 	bool enable_dram_clock_change_one_display_vactive;
1027 	/* TODO - remove once tested */
1028 	bool legacy_dp2_lt;
1029 	bool set_mst_en_for_sst;
1030 	bool disable_uhbr;
1031 	bool force_dp2_lt_fallback_method;
1032 	bool ignore_cable_id;
1033 	union mem_low_power_enable_options enable_mem_low_power;
1034 	union root_clock_optimization_options root_clock_optimization;
1035 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
1036 	bool hpo_optimization;
1037 	bool force_vblank_alignment;
1038 
1039 	/* Enable dmub aux for legacy ddc */
1040 	bool enable_dmub_aux_for_legacy_ddc;
1041 	bool disable_fams;
1042 	enum in_game_fams_config disable_fams_gaming;
1043 	/* FEC/PSR1 sequence enable delay in 100us */
1044 	uint8_t fec_enable_delay_in100us;
1045 	bool enable_driver_sequence_debug;
1046 	enum det_size crb_alloc_policy;
1047 	int crb_alloc_policy_min_disp_count;
1048 	bool disable_z10;
1049 	bool enable_z9_disable_interface;
1050 	bool psr_skip_crtc_disable;
1051 	uint32_t ips_skip_crtc_disable_mask;
1052 	union dpia_debug_options dpia_debug;
1053 	bool disable_fixed_vs_aux_timeout_wa;
1054 	uint32_t fixed_vs_aux_delay_config_wa;
1055 	bool force_disable_subvp;
1056 	bool force_subvp_mclk_switch;
1057 	bool allow_sw_cursor_fallback;
1058 	unsigned int force_subvp_num_ways;
1059 	unsigned int force_mall_ss_num_ways;
1060 	bool alloc_extra_way_for_cursor;
1061 	uint32_t subvp_extra_lines;
1062 	bool force_usr_allow;
1063 	/* uses value at boot and disables switch */
1064 	bool disable_dtb_ref_clk_switch;
1065 	bool extended_blank_optimization;
1066 	union aux_wake_wa_options aux_wake_wa;
1067 	uint32_t mst_start_top_delay;
1068 	uint8_t psr_power_use_phy_fsm;
1069 	enum dml_hostvm_override_opts dml_hostvm_override;
1070 	bool dml_disallow_alternate_prefetch_modes;
1071 	bool use_legacy_soc_bb_mechanism;
1072 	bool exit_idle_opt_for_cursor_updates;
1073 	bool using_dml2;
1074 	bool enable_single_display_2to1_odm_policy;
1075 	bool enable_double_buffered_dsc_pg_support;
1076 	bool enable_dp_dig_pixel_rate_div_policy;
1077 	bool using_dml21;
1078 	enum lttpr_mode lttpr_mode_override;
1079 	unsigned int dsc_delay_factor_wa_x1000;
1080 	unsigned int min_prefetch_in_strobe_ns;
1081 	bool disable_unbounded_requesting;
1082 	bool dig_fifo_off_in_blank;
1083 	bool override_dispclk_programming;
1084 	bool otg_crc_db;
1085 	bool disallow_dispclk_dppclk_ds;
1086 	bool disable_fpo_optimizations;
1087 	bool support_eDP1_5;
1088 	uint32_t fpo_vactive_margin_us;
1089 	bool disable_fpo_vactive;
1090 	bool disable_boot_optimizations;
1091 	bool override_odm_optimization;
1092 	bool minimize_dispclk_using_odm;
1093 	bool disable_subvp_high_refresh;
1094 	bool disable_dp_plus_plus_wa;
1095 	uint32_t fpo_vactive_min_active_margin_us;
1096 	uint32_t fpo_vactive_max_blank_us;
1097 	bool enable_hpo_pg_support;
1098 	bool enable_legacy_fast_update;
1099 	bool disable_dc_mode_overwrite;
1100 	bool replay_skip_crtc_disabled;
1101 	bool ignore_pg;/*do nothing, let pmfw control it*/
1102 	bool psp_disabled_wa;
1103 	unsigned int ips2_eval_delay_us;
1104 	unsigned int ips2_entry_delay_us;
1105 	bool optimize_ips_handshake;
1106 	bool disable_dmub_reallow_idle;
1107 	bool disable_timeout;
1108 	bool disable_extblankadj;
1109 	bool enable_idle_reg_checks;
1110 	unsigned int static_screen_wait_frames;
1111 	uint32_t pwm_freq;
1112 	bool force_chroma_subsampling_1tap;
1113 	unsigned int dcc_meta_propagation_delay_us;
1114 	bool disable_422_left_edge_pixel;
1115 	bool dml21_force_pstate_method;
1116 	uint32_t dml21_force_pstate_method_values[MAX_PIPES];
1117 	uint32_t dml21_disable_pstate_method_mask;
1118 	union fw_assisted_mclk_switch_version fams_version;
1119 	union dmub_fams2_global_feature_config fams2_config;
1120 	unsigned int force_cositing;
1121 	unsigned int disable_spl;
1122 	unsigned int force_easf;
1123 	unsigned int force_sharpness;
1124 	unsigned int force_sharpness_level;
1125 	unsigned int force_lls;
1126 	bool notify_dpia_hr_bw;
1127 	bool enable_ips_visual_confirm;
1128 	unsigned int sharpen_policy;
1129 	unsigned int scale_to_sharpness_policy;
1130 	bool skip_full_updated_if_possible;
1131 	unsigned int enable_oled_edp_power_up_opt;
1132 	bool enable_hblank_borrow;
1133 	bool force_subvp_df_throttle;
1134 	uint32_t acpi_transition_bitmasks[MAX_PIPES];
1135 };
1136 
1137 
1138 /* Generic structure that can be used to query properties of DC. More fields
1139  * can be added as required.
1140  */
1141 struct dc_current_properties {
1142 	unsigned int cursor_size_limit;
1143 };
1144 
1145 enum frame_buffer_mode {
1146 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1147 	FRAME_BUFFER_MODE_ZFB_ONLY,
1148 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1149 } ;
1150 
1151 struct dchub_init_data {
1152 	int64_t zfb_phys_addr_base;
1153 	int64_t zfb_mc_base_addr;
1154 	uint64_t zfb_size_in_byte;
1155 	enum frame_buffer_mode fb_mode;
1156 	bool dchub_initialzied;
1157 	bool dchub_info_valid;
1158 };
1159 
1160 struct dml2_soc_bb;
1161 
1162 struct dc_init_data {
1163 	struct hw_asic_id asic_id;
1164 	void *driver; /* ctx */
1165 	struct cgs_device *cgs_device;
1166 	struct dc_bounding_box_overrides bb_overrides;
1167 
1168 	int num_virtual_links;
1169 	/*
1170 	 * If 'vbios_override' not NULL, it will be called instead
1171 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1172 	 */
1173 	struct dc_bios *vbios_override;
1174 	enum dce_environment dce_environment;
1175 
1176 	struct dmub_offload_funcs *dmub_if;
1177 	struct dc_reg_helper_state *dmub_offload;
1178 
1179 	struct dc_config flags;
1180 	uint64_t log_mask;
1181 
1182 	struct dpcd_vendor_signature vendor_signature;
1183 	bool force_smu_not_present;
1184 	/*
1185 	 * IP offset for run time initializaion of register addresses
1186 	 *
1187 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1188 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1189 	 * before them.
1190 	 */
1191 	uint32_t *dcn_reg_offsets;
1192 	uint32_t *nbio_reg_offsets;
1193 	uint32_t *clk_reg_offsets;
1194 	void *bb_from_dmub;
1195 };
1196 
1197 struct dc_callback_init {
1198 	struct cp_psp cp_psp;
1199 };
1200 
1201 struct dc *dc_create(const struct dc_init_data *init_params);
1202 void dc_hardware_init(struct dc *dc);
1203 
1204 int dc_get_vmid_use_vector(struct dc *dc);
1205 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1206 /* Returns the number of vmids supported */
1207 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1208 void dc_init_callbacks(struct dc *dc,
1209 		const struct dc_callback_init *init_params);
1210 void dc_deinit_callbacks(struct dc *dc);
1211 void dc_destroy(struct dc **dc);
1212 
1213 /* Surface Interfaces */
1214 
1215 enum {
1216 	TRANSFER_FUNC_POINTS = 1025
1217 };
1218 
1219 struct dc_hdr_static_metadata {
1220 	/* display chromaticities and white point in units of 0.00001 */
1221 	unsigned int chromaticity_green_x;
1222 	unsigned int chromaticity_green_y;
1223 	unsigned int chromaticity_blue_x;
1224 	unsigned int chromaticity_blue_y;
1225 	unsigned int chromaticity_red_x;
1226 	unsigned int chromaticity_red_y;
1227 	unsigned int chromaticity_white_point_x;
1228 	unsigned int chromaticity_white_point_y;
1229 
1230 	uint32_t min_luminance;
1231 	uint32_t max_luminance;
1232 	uint32_t maximum_content_light_level;
1233 	uint32_t maximum_frame_average_light_level;
1234 };
1235 
1236 enum dc_transfer_func_type {
1237 	TF_TYPE_PREDEFINED,
1238 	TF_TYPE_DISTRIBUTED_POINTS,
1239 	TF_TYPE_BYPASS,
1240 	TF_TYPE_HWPWL
1241 };
1242 
1243 struct dc_transfer_func_distributed_points {
1244 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1245 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1246 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1247 
1248 	uint16_t end_exponent;
1249 	uint16_t x_point_at_y1_red;
1250 	uint16_t x_point_at_y1_green;
1251 	uint16_t x_point_at_y1_blue;
1252 };
1253 
1254 enum dc_transfer_func_predefined {
1255 	TRANSFER_FUNCTION_SRGB,
1256 	TRANSFER_FUNCTION_BT709,
1257 	TRANSFER_FUNCTION_PQ,
1258 	TRANSFER_FUNCTION_LINEAR,
1259 	TRANSFER_FUNCTION_UNITY,
1260 	TRANSFER_FUNCTION_HLG,
1261 	TRANSFER_FUNCTION_HLG12,
1262 	TRANSFER_FUNCTION_GAMMA22,
1263 	TRANSFER_FUNCTION_GAMMA24,
1264 	TRANSFER_FUNCTION_GAMMA26
1265 };
1266 
1267 
1268 struct dc_transfer_func {
1269 	struct kref refcount;
1270 	enum dc_transfer_func_type type;
1271 	enum dc_transfer_func_predefined tf;
1272 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1273 	uint32_t sdr_ref_white_level;
1274 	union {
1275 		struct pwl_params pwl;
1276 		struct dc_transfer_func_distributed_points tf_pts;
1277 	};
1278 };
1279 
1280 
1281 union dc_3dlut_state {
1282 	struct {
1283 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1284 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1285 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1286 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1287 		uint32_t mpc_rmu1_mux:4;
1288 		uint32_t mpc_rmu2_mux:4;
1289 		uint32_t reserved:15;
1290 	} bits;
1291 	uint32_t raw;
1292 };
1293 
1294 
1295 struct dc_3dlut {
1296 	struct kref refcount;
1297 	struct tetrahedral_params lut_3d;
1298 	struct fixed31_32 hdr_multiplier;
1299 	union dc_3dlut_state state;
1300 };
1301 /*
1302  * This structure is filled in by dc_surface_get_status and contains
1303  * the last requested address and the currently active address so the called
1304  * can determine if there are any outstanding flips
1305  */
1306 struct dc_plane_status {
1307 	struct dc_plane_address requested_address;
1308 	struct dc_plane_address current_address;
1309 	bool is_flip_pending;
1310 	bool is_right_eye;
1311 };
1312 
1313 union surface_update_flags {
1314 
1315 	struct {
1316 		uint32_t addr_update:1;
1317 		/* Medium updates */
1318 		uint32_t dcc_change:1;
1319 		uint32_t color_space_change:1;
1320 		uint32_t horizontal_mirror_change:1;
1321 		uint32_t per_pixel_alpha_change:1;
1322 		uint32_t global_alpha_change:1;
1323 		uint32_t hdr_mult:1;
1324 		uint32_t rotation_change:1;
1325 		uint32_t swizzle_change:1;
1326 		uint32_t scaling_change:1;
1327 		uint32_t position_change:1;
1328 		uint32_t in_transfer_func_change:1;
1329 		uint32_t input_csc_change:1;
1330 		uint32_t coeff_reduction_change:1;
1331 		uint32_t output_tf_change:1;
1332 		uint32_t pixel_format_change:1;
1333 		uint32_t plane_size_change:1;
1334 		uint32_t gamut_remap_change:1;
1335 
1336 		/* Full updates */
1337 		uint32_t new_plane:1;
1338 		uint32_t bpp_change:1;
1339 		uint32_t gamma_change:1;
1340 		uint32_t bandwidth_change:1;
1341 		uint32_t clock_change:1;
1342 		uint32_t stereo_format_change:1;
1343 		uint32_t lut_3d:1;
1344 		uint32_t tmz_changed:1;
1345 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1346 		uint32_t full_update:1;
1347 		uint32_t sdr_white_level_nits:1;
1348 	} bits;
1349 
1350 	uint32_t raw;
1351 };
1352 
1353 #define DC_REMOVE_PLANE_POINTERS 1
1354 
1355 struct dc_plane_state {
1356 	struct dc_plane_address address;
1357 	struct dc_plane_flip_time time;
1358 	bool triplebuffer_flips;
1359 	struct scaling_taps scaling_quality;
1360 	struct rect src_rect;
1361 	struct rect dst_rect;
1362 	struct rect clip_rect;
1363 
1364 	struct plane_size plane_size;
1365 	struct dc_tiling_info tiling_info;
1366 
1367 	struct dc_plane_dcc_param dcc;
1368 
1369 	struct dc_gamma gamma_correction;
1370 	struct dc_transfer_func in_transfer_func;
1371 	struct dc_bias_and_scale bias_and_scale;
1372 	struct dc_csc_transform input_csc_color_matrix;
1373 	struct fixed31_32 coeff_reduction_factor;
1374 	struct fixed31_32 hdr_mult;
1375 	struct colorspace_transform gamut_remap_matrix;
1376 
1377 	// TODO: No longer used, remove
1378 	struct dc_hdr_static_metadata hdr_static_ctx;
1379 
1380 	enum dc_color_space color_space;
1381 
1382 	struct dc_3dlut lut3d_func;
1383 	struct dc_transfer_func in_shaper_func;
1384 	struct dc_transfer_func blend_tf;
1385 
1386 	struct dc_transfer_func *gamcor_tf;
1387 	enum surface_pixel_format format;
1388 	enum dc_rotation_angle rotation;
1389 	enum plane_stereo_format stereo_format;
1390 
1391 	bool is_tiling_rotated;
1392 	bool per_pixel_alpha;
1393 	bool pre_multiplied_alpha;
1394 	bool global_alpha;
1395 	int  global_alpha_value;
1396 	bool visible;
1397 	bool flip_immediate;
1398 	bool horizontal_mirror;
1399 	int layer_index;
1400 
1401 	union surface_update_flags update_flags;
1402 	bool flip_int_enabled;
1403 	bool skip_manual_trigger;
1404 
1405 	/* private to DC core */
1406 	struct dc_plane_status status;
1407 	struct dc_context *ctx;
1408 
1409 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1410 	bool force_full_update;
1411 
1412 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1413 
1414 	/* private to dc_surface.c */
1415 	enum dc_irq_source irq_source;
1416 	struct kref refcount;
1417 	struct tg_color visual_confirm_color;
1418 
1419 	bool is_statically_allocated;
1420 	enum chroma_cositing cositing;
1421 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1422 	bool mcm_lut1d_enable;
1423 	struct dc_cm2_func_luts mcm_luts;
1424 	bool lut_bank_a;
1425 	enum mpcc_movable_cm_location mcm_location;
1426 	struct dc_csc_transform cursor_csc_color_matrix;
1427 	bool adaptive_sharpness_en;
1428 	int adaptive_sharpness_policy;
1429 	int sharpness_level;
1430 	enum linear_light_scaling linear_light_scaling;
1431 	unsigned int sdr_white_level_nits;
1432 	struct spl_sharpness_range sharpness_range;
1433 	enum sharpness_range_source sharpness_source;
1434 };
1435 
1436 struct dc_plane_info {
1437 	struct plane_size plane_size;
1438 	struct dc_tiling_info tiling_info;
1439 	struct dc_plane_dcc_param dcc;
1440 	enum surface_pixel_format format;
1441 	enum dc_rotation_angle rotation;
1442 	enum plane_stereo_format stereo_format;
1443 	enum dc_color_space color_space;
1444 	bool horizontal_mirror;
1445 	bool visible;
1446 	bool per_pixel_alpha;
1447 	bool pre_multiplied_alpha;
1448 	bool global_alpha;
1449 	int  global_alpha_value;
1450 	bool input_csc_enabled;
1451 	int layer_index;
1452 	enum chroma_cositing cositing;
1453 };
1454 
1455 #include "dc_stream.h"
1456 
1457 struct dc_scratch_space {
1458 	/* used to temporarily backup plane states of a stream during
1459 	 * dc update. The reason is that plane states are overwritten
1460 	 * with surface updates in dc update. Once they are overwritten
1461 	 * current state is no longer valid. We want to temporarily
1462 	 * store current value in plane states so we can still recover
1463 	 * a valid current state during dc update.
1464 	 */
1465 	struct dc_plane_state plane_states[MAX_SURFACES];
1466 
1467 	struct dc_stream_state stream_state;
1468 };
1469 
1470 /*
1471  * A link contains one or more sinks and their connected status.
1472  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1473  */
1474  struct dc_link {
1475 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1476 	unsigned int sink_count;
1477 	struct dc_sink *local_sink;
1478 	unsigned int link_index;
1479 	enum dc_connection_type type;
1480 	enum signal_type connector_signal;
1481 	enum dc_irq_source irq_source_hpd;
1482 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1483 	enum dc_irq_source irq_source_read_request;/* Read Request */
1484 
1485 	bool is_hpd_filter_disabled;
1486 	bool dp_ss_off;
1487 
1488 	/**
1489 	 * @link_state_valid:
1490 	 *
1491 	 * If there is no link and local sink, this variable should be set to
1492 	 * false. Otherwise, it should be set to true; usually, the function
1493 	 * core_link_enable_stream sets this field to true.
1494 	 */
1495 	bool link_state_valid;
1496 	bool aux_access_disabled;
1497 	bool sync_lt_in_progress;
1498 	bool skip_stream_reenable;
1499 	bool is_internal_display;
1500 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1501 	bool is_dig_mapping_flexible;
1502 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1503 	bool is_hpd_pending; /* Indicates a new received hpd */
1504 
1505 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1506 	 * for every link training. This is incompatible with DP LL compliance automation,
1507 	 * which expects the same link settings to be used every retry on a link loss.
1508 	 * This flag is used to skip the fallback when link loss occurs during automation.
1509 	 */
1510 	bool skip_fallback_on_link_loss;
1511 
1512 	bool edp_sink_present;
1513 
1514 	struct dp_trace dp_trace;
1515 
1516 	/* caps is the same as reported_link_cap. link_traing use
1517 	 * reported_link_cap. Will clean up.  TODO
1518 	 */
1519 	struct dc_link_settings reported_link_cap;
1520 	struct dc_link_settings verified_link_cap;
1521 	struct dc_link_settings cur_link_settings;
1522 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1523 	struct dc_link_settings preferred_link_setting;
1524 	/* preferred_training_settings are override values that
1525 	 * come from DM. DM is responsible for the memory
1526 	 * management of the override pointers.
1527 	 */
1528 	struct dc_link_training_overrides preferred_training_settings;
1529 	struct dp_audio_test_data audio_test_data;
1530 
1531 	uint8_t ddc_hw_inst;
1532 
1533 	uint8_t hpd_src;
1534 
1535 	uint8_t link_enc_hw_inst;
1536 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1537 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1538 	 * object creation.
1539 	 */
1540 	enum engine_id eng_id;
1541 	enum engine_id dpia_preferred_eng_id;
1542 
1543 	bool test_pattern_enabled;
1544 	/* Pending/Current test pattern are only used to perform and track
1545 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1546 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1547 	 * to perform specific lane adjust overrides before setting certain
1548 	 * PHY test patterns. In cases when lane adjust and set test pattern
1549 	 * calls are not performed atomically (i.e. performing link training),
1550 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1551 	 * and current_test_pattern will contain required context for any future
1552 	 * set pattern/set lane adjust to transition between override state(s).
1553 	 * */
1554 	enum dp_test_pattern current_test_pattern;
1555 	enum dp_test_pattern pending_test_pattern;
1556 
1557 	union compliance_test_state compliance_test_state;
1558 
1559 	void *priv;
1560 
1561 	struct ddc_service *ddc;
1562 
1563 	enum dp_panel_mode panel_mode;
1564 	bool aux_mode;
1565 
1566 	/* Private to DC core */
1567 
1568 	const struct dc *dc;
1569 
1570 	struct dc_context *ctx;
1571 
1572 	struct panel_cntl *panel_cntl;
1573 	struct link_encoder *link_enc;
1574 	struct graphics_object_id link_id;
1575 	/* Endpoint type distinguishes display endpoints which do not have entries
1576 	 * in the BIOS connector table from those that do. Helps when tracking link
1577 	 * encoder to display endpoint assignments.
1578 	 */
1579 	enum display_endpoint_type ep_type;
1580 	union ddi_channel_mapping ddi_channel_mapping;
1581 	struct connector_device_tag_info device_tag;
1582 	struct dpcd_caps dpcd_caps;
1583 	uint32_t dongle_max_pix_clk;
1584 	unsigned short chip_caps;
1585 	unsigned int dpcd_sink_count;
1586 	struct hdcp_caps hdcp_caps;
1587 	enum edp_revision edp_revision;
1588 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1589 
1590 	struct psr_settings psr_settings;
1591 	struct replay_settings replay_settings;
1592 
1593 	/* Drive settings read from integrated info table */
1594 	struct dc_lane_settings bios_forced_drive_settings;
1595 
1596 	/* Vendor specific LTTPR workaround variables */
1597 	uint8_t vendor_specific_lttpr_link_rate_wa;
1598 	bool apply_vendor_specific_lttpr_link_rate_wa;
1599 
1600 	/* MST record stream using this link */
1601 	struct link_flags {
1602 		bool dp_keep_receiver_powered;
1603 		bool dp_skip_DID2;
1604 		bool dp_skip_reset_segment;
1605 		bool dp_skip_fs_144hz;
1606 		bool dp_mot_reset_segment;
1607 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1608 		bool dpia_mst_dsc_always_on;
1609 		/* Forced DPIA into TBT3 compatibility mode. */
1610 		bool dpia_forced_tbt3_mode;
1611 		bool dongle_mode_timing_override;
1612 		bool blank_stream_on_ocs_change;
1613 		bool read_dpcd204h_on_irq_hpd;
1614 		bool force_dp_ffe_preset;
1615 		bool skip_phy_ssc_reduction;
1616 	} wa_flags;
1617 	union dc_dp_ffe_preset forced_dp_ffe_preset;
1618 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1619 
1620 	struct dc_link_status link_status;
1621 	struct dprx_states dprx_states;
1622 
1623 	struct gpio *hpd_gpio;
1624 	enum dc_link_fec_state fec_state;
1625 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1626 
1627 	struct dc_panel_config panel_config;
1628 	struct phy_state phy_state;
1629 	uint32_t phy_transition_bitmask;
1630 	// BW ALLOCATON USB4 ONLY
1631 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1632 	bool skip_implict_edp_power_control;
1633 	enum backlight_control_type backlight_control_type;
1634 };
1635 
1636 struct dc {
1637 	struct dc_debug_options debug;
1638 	struct dc_versions versions;
1639 	struct dc_caps caps;
1640 	struct dc_cap_funcs cap_funcs;
1641 	struct dc_config config;
1642 	struct dc_bounding_box_overrides bb_overrides;
1643 	struct dc_bug_wa work_arounds;
1644 	struct dc_context *ctx;
1645 	struct dc_phy_addr_space_config vm_pa_config;
1646 
1647 	uint8_t link_count;
1648 	struct dc_link *links[MAX_LINKS];
1649 	uint8_t lowest_dpia_link_index;
1650 	struct link_service *link_srv;
1651 
1652 	struct dc_state *current_state;
1653 	struct resource_pool *res_pool;
1654 
1655 	struct clk_mgr *clk_mgr;
1656 
1657 	/* Display Engine Clock levels */
1658 	struct dm_pp_clock_levels sclk_lvls;
1659 
1660 	/* Inputs into BW and WM calculations. */
1661 	struct bw_calcs_dceip *bw_dceip;
1662 	struct bw_calcs_vbios *bw_vbios;
1663 	struct dcn_soc_bounding_box *dcn_soc;
1664 	struct dcn_ip_params *dcn_ip;
1665 	struct display_mode_lib dml;
1666 
1667 	/* HW functions */
1668 	struct hw_sequencer_funcs hwss;
1669 	struct dce_hwseq *hwseq;
1670 
1671 	/* Require to optimize clocks and bandwidth for added/removed planes */
1672 	bool optimized_required;
1673 	bool wm_optimized_required;
1674 	bool idle_optimizations_allowed;
1675 	bool enable_c20_dtm_b0;
1676 
1677 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1678 
1679 	/* FBC compressor */
1680 	struct compressor *fbc_compressor;
1681 
1682 	struct dc_debug_data debug_data;
1683 	struct dpcd_vendor_signature vendor_signature;
1684 
1685 	const char *build_id;
1686 	struct vm_helper *vm_helper;
1687 
1688 	uint32_t *dcn_reg_offsets;
1689 	uint32_t *nbio_reg_offsets;
1690 	uint32_t *clk_reg_offsets;
1691 
1692 	/* Scratch memory */
1693 	struct {
1694 		struct {
1695 			/*
1696 			 * For matching clock_limits table in driver with table
1697 			 * from PMFW.
1698 			 */
1699 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1700 		} update_bw_bounding_box;
1701 		struct dc_scratch_space current_state;
1702 		struct dc_scratch_space new_state;
1703 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1704 		struct dc_link temp_link;
1705 		bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */
1706 	} scratch;
1707 
1708 	struct dml2_configuration_options dml2_options;
1709 	struct dml2_configuration_options dml2_dc_power_options;
1710 	enum dc_acpi_cm_power_state power_state;
1711 
1712 };
1713 
1714 struct dc_scaling_info {
1715 	struct rect src_rect;
1716 	struct rect dst_rect;
1717 	struct rect clip_rect;
1718 	struct scaling_taps scaling_quality;
1719 };
1720 
1721 struct dc_fast_update {
1722 	const struct dc_flip_addrs *flip_addr;
1723 	const struct dc_gamma *gamma;
1724 	const struct colorspace_transform *gamut_remap_matrix;
1725 	const struct dc_csc_transform *input_csc_color_matrix;
1726 	const struct fixed31_32 *coeff_reduction_factor;
1727 	struct dc_transfer_func *out_transfer_func;
1728 	struct dc_csc_transform *output_csc_transform;
1729 	const struct dc_csc_transform *cursor_csc_color_matrix;
1730 };
1731 
1732 struct dc_surface_update {
1733 	struct dc_plane_state *surface;
1734 
1735 	/* isr safe update parameters.  null means no updates */
1736 	const struct dc_flip_addrs *flip_addr;
1737 	const struct dc_plane_info *plane_info;
1738 	const struct dc_scaling_info *scaling_info;
1739 	struct fixed31_32 hdr_mult;
1740 	/* following updates require alloc/sleep/spin that is not isr safe,
1741 	 * null means no updates
1742 	 */
1743 	const struct dc_gamma *gamma;
1744 	const struct dc_transfer_func *in_transfer_func;
1745 
1746 	const struct dc_csc_transform *input_csc_color_matrix;
1747 	const struct fixed31_32 *coeff_reduction_factor;
1748 	const struct dc_transfer_func *func_shaper;
1749 	const struct dc_3dlut *lut3d_func;
1750 	const struct dc_transfer_func *blend_tf;
1751 	const struct colorspace_transform *gamut_remap_matrix;
1752 	/*
1753 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1754 	 *
1755 	 * change cm2_params.component_settings: Full update
1756 	 * change cm2_params.cm2_luts: Fast update
1757 	 */
1758 	const struct dc_cm2_parameters *cm2_params;
1759 	const struct dc_csc_transform *cursor_csc_color_matrix;
1760 	unsigned int sdr_white_level_nits;
1761 	struct dc_bias_and_scale bias_and_scale;
1762 };
1763 
1764 /*
1765  * Create a new surface with default parameters;
1766  */
1767 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1768 void dc_gamma_release(struct dc_gamma **dc_gamma);
1769 struct dc_gamma *dc_create_gamma(void);
1770 
1771 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1772 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1773 struct dc_transfer_func *dc_create_transfer_func(void);
1774 
1775 struct dc_3dlut *dc_create_3dlut_func(void);
1776 void dc_3dlut_func_release(struct dc_3dlut *lut);
1777 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1778 
1779 void dc_post_update_surfaces_to_stream(
1780 		struct dc *dc);
1781 
1782 #include "dc_stream.h"
1783 
1784 /**
1785  * struct dc_validation_set - Struct to store surface/stream associations for validation
1786  */
1787 struct dc_validation_set {
1788 	/**
1789 	 * @stream: Stream state properties
1790 	 */
1791 	struct dc_stream_state *stream;
1792 
1793 	/**
1794 	 * @plane_states: Surface state
1795 	 */
1796 	struct dc_plane_state *plane_states[MAX_SURFACES];
1797 
1798 	/**
1799 	 * @plane_count: Total of active planes
1800 	 */
1801 	uint8_t plane_count;
1802 };
1803 
1804 bool dc_validate_boot_timing(const struct dc *dc,
1805 				const struct dc_sink *sink,
1806 				struct dc_crtc_timing *crtc_timing);
1807 
1808 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1809 
1810 enum dc_status dc_validate_with_context(struct dc *dc,
1811 					const struct dc_validation_set set[],
1812 					int set_count,
1813 					struct dc_state *context,
1814 					enum dc_validate_mode validate_mode);
1815 
1816 bool dc_set_generic_gpio_for_stereo(bool enable,
1817 		struct gpio_service *gpio_service);
1818 
1819 enum dc_status dc_validate_global_state(
1820 		struct dc *dc,
1821 		struct dc_state *new_ctx,
1822 		enum dc_validate_mode validate_mode);
1823 
1824 bool dc_acquire_release_mpc_3dlut(
1825 		struct dc *dc, bool acquire,
1826 		struct dc_stream_state *stream,
1827 		struct dc_3dlut **lut,
1828 		struct dc_transfer_func **shaper);
1829 
1830 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1831 void get_audio_check(struct audio_info *aud_modes,
1832 	struct audio_check *aud_chk);
1833 
1834 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count);
1835 void populate_fast_updates(struct dc_fast_update *fast_update,
1836 		struct dc_surface_update *srf_updates,
1837 		int surface_count,
1838 		struct dc_stream_update *stream_update);
1839 /*
1840  * Set up streams and links associated to drive sinks
1841  * The streams parameter is an absolute set of all active streams.
1842  *
1843  * After this call:
1844  *   Phy, Encoder, Timing Generator are programmed and enabled.
1845  *   New streams are enabled with blank stream; no memory read.
1846  */
1847 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1848 
1849 
1850 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1851 		struct dc_stream_state *stream,
1852 		int mpcc_inst);
1853 
1854 
1855 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1856 
1857 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1858 
1859 /* The function returns minimum bandwidth required to drive a given timing
1860  * return - minimum required timing bandwidth in kbps.
1861  */
1862 uint32_t dc_bandwidth_in_kbps_from_timing(
1863 		const struct dc_crtc_timing *timing,
1864 		const enum dc_link_encoding_format link_encoding);
1865 
1866 /* Link Interfaces */
1867 /* Return an enumerated dc_link.
1868  * dc_link order is constant and determined at
1869  * boot time.  They cannot be created or destroyed.
1870  * Use dc_get_caps() to get number of links.
1871  */
1872 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1873 
1874 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1875 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1876 		const struct dc_link *link,
1877 		unsigned int *inst_out);
1878 
1879 /* Return an array of link pointers to edp links. */
1880 void dc_get_edp_links(const struct dc *dc,
1881 		struct dc_link **edp_links,
1882 		int *edp_num);
1883 
1884 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1885 				 bool powerOn);
1886 
1887 /* The function initiates detection handshake over the given link. It first
1888  * determines if there are display connections over the link. If so it initiates
1889  * detection protocols supported by the connected receiver device. The function
1890  * contains protocol specific handshake sequences which are sometimes mandatory
1891  * to establish a proper connection between TX and RX. So it is always
1892  * recommended to call this function as the first link operation upon HPD event
1893  * or power up event. Upon completion, the function will update link structure
1894  * in place based on latest RX capabilities. The function may also cause dpms
1895  * to be reset to off for all currently enabled streams to the link. It is DM's
1896  * responsibility to serialize detection and DPMS updates.
1897  *
1898  * @reason - Indicate which event triggers this detection. dc may customize
1899  * detection flow depending on the triggering events.
1900  * return false - if detection is not fully completed. This could happen when
1901  * there is an unrecoverable error during detection or detection is partially
1902  * completed (detection has been delegated to dm mst manager ie.
1903  * link->connection_type == dc_connection_mst_branch when returning false).
1904  * return true - detection is completed, link has been fully updated with latest
1905  * detection result.
1906  */
1907 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1908 
1909 struct dc_sink_init_data;
1910 
1911 /* When link connection type is dc_connection_mst_branch, remote sink can be
1912  * added to the link. The interface creates a remote sink and associates it with
1913  * current link. The sink will be retained by link until remove remote sink is
1914  * called.
1915  *
1916  * @dc_link - link the remote sink will be added to.
1917  * @edid - byte array of EDID raw data.
1918  * @len - size of the edid in byte
1919  * @init_data -
1920  */
1921 struct dc_sink *dc_link_add_remote_sink(
1922 		struct dc_link *dc_link,
1923 		const uint8_t *edid,
1924 		int len,
1925 		struct dc_sink_init_data *init_data);
1926 
1927 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1928  * @link - link the sink should be removed from
1929  * @sink - sink to be removed.
1930  */
1931 void dc_link_remove_remote_sink(
1932 	struct dc_link *link,
1933 	struct dc_sink *sink);
1934 
1935 /* Enable HPD interrupt handler for a given link */
1936 void dc_link_enable_hpd(const struct dc_link *link);
1937 
1938 /* Disable HPD interrupt handler for a given link */
1939 void dc_link_disable_hpd(const struct dc_link *link);
1940 
1941 /* determine if there is a sink connected to the link
1942  *
1943  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1944  * return - false if an unexpected error occurs, true otherwise.
1945  *
1946  * NOTE: This function doesn't detect downstream sink connections i.e
1947  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1948  * return dc_connection_single if the branch device is connected despite of
1949  * downstream sink's connection status.
1950  */
1951 bool dc_link_detect_connection_type(struct dc_link *link,
1952 		enum dc_connection_type *type);
1953 
1954 /* query current hpd pin value
1955  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1956  *
1957  */
1958 bool dc_link_get_hpd_state(struct dc_link *link);
1959 
1960 /* Getter for cached link status from given link */
1961 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1962 
1963 /* enable/disable hardware HPD filter.
1964  *
1965  * @link - The link the HPD pin is associated with.
1966  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1967  * handler once after no HPD change has been detected within dc default HPD
1968  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1969  * pulses within default HPD interval, no HPD event will be received until HPD
1970  * toggles have stopped. Then HPD event will be queued to irq handler once after
1971  * dc default HPD filtering interval since last HPD event.
1972  *
1973  * @enable = false - disable hardware HPD filter. HPD event will be queued
1974  * immediately to irq handler after no HPD change has been detected within
1975  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1976  */
1977 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1978 
1979 /* submit i2c read/write payloads through ddc channel
1980  * @link_index - index to a link with ddc in i2c mode
1981  * @cmd - i2c command structure
1982  * return - true if success, false otherwise.
1983  */
1984 bool dc_submit_i2c(
1985 		struct dc *dc,
1986 		uint32_t link_index,
1987 		struct i2c_command *cmd);
1988 
1989 /* submit i2c read/write payloads through oem channel
1990  * @link_index - index to a link with ddc in i2c mode
1991  * @cmd - i2c command structure
1992  * return - true if success, false otherwise.
1993  */
1994 bool dc_submit_i2c_oem(
1995 		struct dc *dc,
1996 		struct i2c_command *cmd);
1997 
1998 enum aux_return_code_type;
1999 /* Attempt to transfer the given aux payload. This function does not perform
2000  * retries or handle error states. The reply is returned in the payload->reply
2001  * and the result through operation_result. Returns the number of bytes
2002  * transferred,or -1 on a failure.
2003  */
2004 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
2005 		struct aux_payload *payload,
2006 		enum aux_return_code_type *operation_result);
2007 
2008 struct ddc_service *
2009 dc_get_oem_i2c_device(struct dc *dc);
2010 
2011 bool dc_is_oem_i2c_device_present(
2012 	struct dc *dc,
2013 	size_t slave_address
2014 );
2015 
2016 /* return true if the connected receiver supports the hdcp version */
2017 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
2018 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
2019 
2020 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
2021  *
2022  * TODO - When defer_handling is true the function will have a different purpose.
2023  * It no longer does complete hpd rx irq handling. We should create a separate
2024  * interface specifically for this case.
2025  *
2026  * Return:
2027  * true - Downstream port status changed. DM should call DC to do the
2028  * detection.
2029  * false - no change in Downstream port status. No further action required
2030  * from DM.
2031  */
2032 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
2033 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
2034 		bool defer_handling, bool *has_left_work);
2035 /* handle DP specs define test automation sequence*/
2036 void dc_link_dp_handle_automated_test(struct dc_link *link);
2037 
2038 /* handle DP Link loss sequence and try to recover RX link loss with best
2039  * effort
2040  */
2041 void dc_link_dp_handle_link_loss(struct dc_link *link);
2042 
2043 /* Determine if hpd rx irq should be handled or ignored
2044  * return true - hpd rx irq should be handled.
2045  * return false - it is safe to ignore hpd rx irq event
2046  */
2047 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
2048 
2049 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
2050  * @link - link the hpd irq data associated with
2051  * @hpd_irq_dpcd_data - input hpd irq data
2052  * return - true if hpd irq data indicates a link lost
2053  */
2054 bool dc_link_check_link_loss_status(struct dc_link *link,
2055 		union hpd_irq_data *hpd_irq_dpcd_data);
2056 
2057 /* Read hpd rx irq data from a given link
2058  * @link - link where the hpd irq data should be read from
2059  * @irq_data - output hpd irq data
2060  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
2061  * read has failed.
2062  */
2063 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
2064 	struct dc_link *link,
2065 	union hpd_irq_data *irq_data);
2066 
2067 /* The function clears recorded DP RX states in the link. DM should call this
2068  * function when it is resuming from S3 power state to previously connected links.
2069  *
2070  * TODO - in the future we should consider to expand link resume interface to
2071  * support clearing previous rx states. So we don't have to rely on dm to call
2072  * this interface explicitly.
2073  */
2074 void dc_link_clear_dprx_states(struct dc_link *link);
2075 
2076 /* Destruct the mst topology of the link and reset the allocated payload table
2077  *
2078  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
2079  * still wants to reset MST topology on an unplug event */
2080 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
2081 
2082 /* The function calculates effective DP link bandwidth when a given link is
2083  * using the given link settings.
2084  *
2085  * return - total effective link bandwidth in kbps.
2086  */
2087 uint32_t dc_link_bandwidth_kbps(
2088 	const struct dc_link *link,
2089 	const struct dc_link_settings *link_setting);
2090 
2091 struct dp_audio_bandwidth_params {
2092 	const struct dc_crtc_timing *crtc_timing;
2093 	enum dp_link_encoding link_encoding;
2094 	uint32_t channel_count;
2095 	uint32_t sample_rate_hz;
2096 };
2097 
2098 /* The function calculates the minimum size of hblank (in bytes) needed to
2099  * support the specified channel count and sample rate combination, given the
2100  * link encoding and timing to be used. This calculation is not supported
2101  * for 8b/10b SST.
2102  *
2103  * return - min hblank size in bytes, 0 if 8b/10b SST.
2104  */
2105 uint32_t dc_link_required_hblank_size_bytes(
2106 	const struct dc_link *link,
2107 	struct dp_audio_bandwidth_params *audio_params);
2108 
2109 /* The function takes a snapshot of current link resource allocation state
2110  * @dc: pointer to dc of the dm calling this
2111  * @map: a dc link resource snapshot defined internally to dc.
2112  *
2113  * DM needs to capture a snapshot of current link resource allocation mapping
2114  * and store it in its persistent storage.
2115  *
2116  * Some of the link resource is using first come first serve policy.
2117  * The allocation mapping depends on original hotplug order. This information
2118  * is lost after driver is loaded next time. The snapshot is used in order to
2119  * restore link resource to its previous state so user will get consistent
2120  * link capability allocation across reboot.
2121  *
2122  */
2123 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
2124 
2125 /* This function restores link resource allocation state from a snapshot
2126  * @dc: pointer to dc of the dm calling this
2127  * @map: a dc link resource snapshot defined internally to dc.
2128  *
2129  * DM needs to call this function after initial link detection on boot and
2130  * before first commit streams to restore link resource allocation state
2131  * from previous boot session.
2132  *
2133  * Some of the link resource is using first come first serve policy.
2134  * The allocation mapping depends on original hotplug order. This information
2135  * is lost after driver is loaded next time. The snapshot is used in order to
2136  * restore link resource to its previous state so user will get consistent
2137  * link capability allocation across reboot.
2138  *
2139  */
2140 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2141 
2142 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2143  * interface i.e stream_update->dsc_config
2144  */
2145 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2146 
2147 /* translate a raw link rate data to bandwidth in kbps */
2148 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2149 
2150 /* determine the optimal bandwidth given link and required bw.
2151  * @link - current detected link
2152  * @req_bw - requested bandwidth in kbps
2153  * @link_settings - returned most optimal link settings that can fit the
2154  * requested bandwidth
2155  * return - false if link can't support requested bandwidth, true if link
2156  * settings is found.
2157  */
2158 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2159 		struct dc_link_settings *link_settings,
2160 		uint32_t req_bw);
2161 
2162 /* return the max dp link settings can be driven by the link without considering
2163  * connected RX device and its capability
2164  */
2165 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2166 		struct dc_link_settings *max_link_enc_cap);
2167 
2168 /* determine when the link is driving MST mode, what DP link channel coding
2169  * format will be used. The decision will remain unchanged until next HPD event.
2170  *
2171  * @link -  a link with DP RX connection
2172  * return - if stream is committed to this link with MST signal type, type of
2173  * channel coding format dc will choose.
2174  */
2175 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2176 		const struct dc_link *link);
2177 
2178 /* get max dp link settings the link can enable with all things considered. (i.e
2179  * TX/RX/Cable capabilities and dp override policies.
2180  *
2181  * @link - a link with DP RX connection
2182  * return - max dp link settings the link can enable.
2183  *
2184  */
2185 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2186 
2187 /* Get the highest encoding format that the link supports; highest meaning the
2188  * encoding format which supports the maximum bandwidth.
2189  *
2190  * @link - a link with DP RX connection
2191  * return - highest encoding format link supports.
2192  */
2193 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2194 
2195 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2196  * to a link with dp connector signal type.
2197  * @link - a link with dp connector signal type
2198  * return - true if connected, false otherwise
2199  */
2200 bool dc_link_is_dp_sink_present(struct dc_link *link);
2201 
2202 /* Force DP lane settings update to main-link video signal and notify the change
2203  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2204  * tuning purpose. The interface assumes link has already been enabled with DP
2205  * signal.
2206  *
2207  * @lt_settings - a container structure with desired hw_lane_settings
2208  */
2209 void dc_link_set_drive_settings(struct dc *dc,
2210 				struct link_training_settings *lt_settings,
2211 				struct dc_link *link);
2212 
2213 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2214  * test or debugging purpose. The test pattern will remain until next un-plug.
2215  *
2216  * @link - active link with DP signal output enabled.
2217  * @test_pattern - desired test pattern to output.
2218  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2219  * @test_pattern_color_space - for video test pattern choose a desired color
2220  * space.
2221  * @p_link_settings - For PHY pattern choose a desired link settings
2222  * @p_custom_pattern - some test pattern will require a custom input to
2223  * customize some pattern details. Otherwise keep it to NULL.
2224  * @cust_pattern_size - size of the custom pattern input.
2225  *
2226  */
2227 bool dc_link_dp_set_test_pattern(
2228 	struct dc_link *link,
2229 	enum dp_test_pattern test_pattern,
2230 	enum dp_test_pattern_color_space test_pattern_color_space,
2231 	const struct link_training_settings *p_link_settings,
2232 	const unsigned char *p_custom_pattern,
2233 	unsigned int cust_pattern_size);
2234 
2235 /* Force DP link settings to always use a specific value until reboot to a
2236  * specific link. If link has already been enabled, the interface will also
2237  * switch to desired link settings immediately. This is a debug interface to
2238  * generic dp issue trouble shooting.
2239  */
2240 void dc_link_set_preferred_link_settings(struct dc *dc,
2241 		struct dc_link_settings *link_setting,
2242 		struct dc_link *link);
2243 
2244 /* Force DP link to customize a specific link training behavior by overriding to
2245  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2246  * display specific link training issues or apply some display specific
2247  * workaround in link training.
2248  *
2249  * @link_settings - if not NULL, force preferred link settings to the link.
2250  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2251  * will apply this particular override in future link training. If NULL is
2252  * passed in, dc resets previous overrides.
2253  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2254  * training settings.
2255  */
2256 void dc_link_set_preferred_training_settings(struct dc *dc,
2257 		struct dc_link_settings *link_setting,
2258 		struct dc_link_training_overrides *lt_overrides,
2259 		struct dc_link *link,
2260 		bool skip_immediate_retrain);
2261 
2262 /* return - true if FEC is supported with connected DP RX, false otherwise */
2263 bool dc_link_is_fec_supported(const struct dc_link *link);
2264 
2265 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2266  * link enablement.
2267  * return - true if FEC should be enabled, false otherwise.
2268  */
2269 bool dc_link_should_enable_fec(const struct dc_link *link);
2270 
2271 /* determine lttpr mode the current link should be enabled with a specific link
2272  * settings.
2273  */
2274 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2275 		struct dc_link_settings *link_setting);
2276 
2277 /* Force DP RX to update its power state.
2278  * NOTE: this interface doesn't update dp main-link. Calling this function will
2279  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2280  * RX power state back upon finish DM specific execution requiring DP RX in a
2281  * specific power state.
2282  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2283  * state.
2284  */
2285 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2286 
2287 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2288  * current value read from extended receiver cap from 02200h - 0220Fh.
2289  * Some DP RX has problems of providing accurate DP receiver caps from extended
2290  * field, this interface is a workaround to revert link back to use base caps.
2291  */
2292 void dc_link_overwrite_extended_receiver_cap(
2293 		struct dc_link *link);
2294 
2295 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2296 		bool wait_for_hpd);
2297 
2298 /* Set backlight level of an embedded panel (eDP, LVDS).
2299  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2300  * and 16 bit fractional, where 1.0 is max backlight value.
2301  */
2302 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2303 		struct set_backlight_level_params *backlight_level_params);
2304 
2305 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2306 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2307 		bool isHDR,
2308 		uint32_t backlight_millinits,
2309 		uint32_t transition_time_in_ms);
2310 
2311 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2312 		uint32_t *backlight_millinits,
2313 		uint32_t *backlight_millinits_peak);
2314 
2315 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2316 
2317 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2318 
2319 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2320 		bool wait, bool force_static, const unsigned int *power_opts);
2321 
2322 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2323 
2324 bool dc_link_setup_psr(struct dc_link *dc_link,
2325 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2326 		struct psr_context *psr_context);
2327 
2328 /*
2329  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2330  *
2331  * @link: pointer to the dc_link struct instance
2332  * @enable: enable(active) or disable(inactive) replay
2333  * @wait: state transition need to wait the active set completed.
2334  * @force_static: force disable(inactive) the replay
2335  * @power_opts: set power optimazation parameters to DMUB.
2336  *
2337  * return: allow Replay active will return true, else will return false.
2338  */
2339 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2340 		bool wait, bool force_static, const unsigned int *power_opts);
2341 
2342 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2343 
2344 /* On eDP links this function call will stall until T12 has elapsed.
2345  * If the panel is not in power off state, this function will return
2346  * immediately.
2347  */
2348 bool dc_link_wait_for_t12(struct dc_link *link);
2349 
2350 /* Determine if dp trace has been initialized to reflect upto date result *
2351  * return - true if trace is initialized and has valid data. False dp trace
2352  * doesn't have valid result.
2353  */
2354 bool dc_dp_trace_is_initialized(struct dc_link *link);
2355 
2356 /* Query a dp trace flag to indicate if the current dp trace data has been
2357  * logged before
2358  */
2359 bool dc_dp_trace_is_logged(struct dc_link *link,
2360 		bool in_detection);
2361 
2362 /* Set dp trace flag to indicate whether DM has already logged the current dp
2363  * trace data. DM can set is_logged to true upon logging and check
2364  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2365  */
2366 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2367 		bool in_detection,
2368 		bool is_logged);
2369 
2370 /* Obtain driver time stamp for last dp link training end. The time stamp is
2371  * formatted based on dm_get_timestamp DM function.
2372  * @in_detection - true to get link training end time stamp of last link
2373  * training in detection sequence. false to get link training end time stamp
2374  * of last link training in commit (dpms) sequence
2375  */
2376 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2377 		bool in_detection);
2378 
2379 /* Get how many link training attempts dc has done with latest sequence.
2380  * @in_detection - true to get link training count of last link
2381  * training in detection sequence. false to get link training count of last link
2382  * training in commit (dpms) sequence
2383  */
2384 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2385 		bool in_detection);
2386 
2387 /* Get how many link loss has happened since last link training attempts */
2388 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2389 
2390 /*
2391  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2392  */
2393 /*
2394  * Send a request from DP-Tx requesting to allocate BW remotely after
2395  * allocating it locally. This will get processed by CM and a CB function
2396  * will be called.
2397  *
2398  * @link: pointer to the dc_link struct instance
2399  * @req_bw: The requested bw in Kbyte to allocated
2400  *
2401  * return: none
2402  */
2403 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2404 
2405 /*
2406  * Handle the USB4 BW Allocation related functionality here:
2407  * Plug => Try to allocate max bw from timing parameters supported by the sink
2408  * Unplug => de-allocate bw
2409  *
2410  * @link: pointer to the dc_link struct instance
2411  * @peak_bw: Peak bw used by the link/sink
2412  *
2413  */
2414 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2415 		struct dc_link *link, int peak_bw);
2416 
2417 /*
2418  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2419  * available BW for each host router
2420  *
2421  * @dc: pointer to dc struct
2422  * @stream: pointer to all possible streams
2423  * @count: number of valid DPIA streams
2424  *
2425  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2426  */
2427 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2428 		const unsigned int count);
2429 
2430 /* Sink Interfaces - A sink corresponds to a display output device */
2431 
2432 struct dc_container_id {
2433 	// 128bit GUID in binary form
2434 	unsigned char  guid[16];
2435 	// 8 byte port ID -> ELD.PortID
2436 	unsigned int   portId[2];
2437 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2438 	unsigned short manufacturerName;
2439 	// 2 byte product code -> ELD.ProductCode
2440 	unsigned short productCode;
2441 };
2442 
2443 
2444 struct dc_sink_dsc_caps {
2445 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2446 	// 'false' if they are sink's DSC caps
2447 	bool is_virtual_dpcd_dsc;
2448 	// 'true' if MST topology supports DSC passthrough for sink
2449 	// 'false' if MST topology does not support DSC passthrough
2450 	bool is_dsc_passthrough_supported;
2451 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2452 };
2453 
2454 struct dc_sink_hblank_expansion_caps {
2455 	// 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology),
2456 	// 'false' if they are sink's HBlank expansion caps
2457 	bool is_virtual_dpcd_hblank_expansion;
2458 	struct hblank_expansion_dpcd_caps dpcd_caps;
2459 };
2460 
2461 struct dc_sink_fec_caps {
2462 	bool is_rx_fec_supported;
2463 	bool is_topology_fec_supported;
2464 };
2465 
2466 struct scdc_caps {
2467 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2468 	union hdmi_scdc_device_id_data device_id;
2469 };
2470 
2471 /*
2472  * The sink structure contains EDID and other display device properties
2473  */
2474 struct dc_sink {
2475 	enum signal_type sink_signal;
2476 	struct dc_edid dc_edid; /* raw edid */
2477 	struct dc_edid_caps edid_caps; /* parse display caps */
2478 	struct dc_container_id *dc_container_id;
2479 	uint32_t dongle_max_pix_clk;
2480 	void *priv;
2481 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2482 	bool converter_disable_audio;
2483 
2484 	struct scdc_caps scdc_caps;
2485 	struct dc_sink_dsc_caps dsc_caps;
2486 	struct dc_sink_fec_caps fec_caps;
2487 	struct dc_sink_hblank_expansion_caps hblank_expansion_caps;
2488 
2489 	bool is_vsc_sdp_colorimetry_supported;
2490 
2491 	/* private to DC core */
2492 	struct dc_link *link;
2493 	struct dc_context *ctx;
2494 
2495 	uint32_t sink_id;
2496 
2497 	/* private to dc_sink.c */
2498 	// refcount must be the last member in dc_sink, since we want the
2499 	// sink structure to be logically cloneable up to (but not including)
2500 	// refcount
2501 	struct kref refcount;
2502 };
2503 
2504 void dc_sink_retain(struct dc_sink *sink);
2505 void dc_sink_release(struct dc_sink *sink);
2506 
2507 struct dc_sink_init_data {
2508 	enum signal_type sink_signal;
2509 	struct dc_link *link;
2510 	uint32_t dongle_max_pix_clk;
2511 	bool converter_disable_audio;
2512 };
2513 
2514 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2515 
2516 /* Newer interfaces  */
2517 struct dc_cursor {
2518 	struct dc_plane_address address;
2519 	struct dc_cursor_attributes attributes;
2520 };
2521 
2522 
2523 /* Interrupt interfaces */
2524 enum dc_irq_source dc_interrupt_to_irq_source(
2525 		struct dc *dc,
2526 		uint32_t src_id,
2527 		uint32_t ext_id);
2528 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2529 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2530 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2531 		struct dc *dc, uint32_t link_index);
2532 
2533 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2534 
2535 /* Power Interfaces */
2536 
2537 void dc_set_power_state(
2538 		struct dc *dc,
2539 		enum dc_acpi_cm_power_state power_state);
2540 void dc_resume(struct dc *dc);
2541 
2542 void dc_power_down_on_boot(struct dc *dc);
2543 
2544 /*
2545  * HDCP Interfaces
2546  */
2547 enum hdcp_message_status dc_process_hdcp_msg(
2548 		enum signal_type signal,
2549 		struct dc_link *link,
2550 		struct hdcp_protection_message *message_info);
2551 bool dc_is_dmcu_initialized(struct dc *dc);
2552 
2553 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2554 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2555 
2556 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2557 		unsigned int pitch,
2558 		unsigned int height,
2559 		enum surface_pixel_format format,
2560 		struct dc_cursor_attributes *cursor_attr);
2561 
2562 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2563 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2564 
2565 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2566 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2567 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2568 
2569 /* set min and max memory clock to lowest and highest DPM level, respectively */
2570 void dc_unlock_memory_clock_frequency(struct dc *dc);
2571 
2572 /* set min memory clock to the min required for current mode, max to maxDPM */
2573 void dc_lock_memory_clock_frequency(struct dc *dc);
2574 
2575 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2576 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2577 
2578 /* cleanup on driver unload */
2579 void dc_hardware_release(struct dc *dc);
2580 
2581 /* disables fw based mclk switch */
2582 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2583 
2584 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2585 
2586 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2587 
2588 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips);
2589 
2590 void dc_z10_restore(const struct dc *dc);
2591 void dc_z10_save_init(struct dc *dc);
2592 
2593 bool dc_is_dmub_outbox_supported(struct dc *dc);
2594 bool dc_enable_dmub_notifications(struct dc *dc);
2595 
2596 bool dc_abm_save_restore(
2597 		struct dc *dc,
2598 		struct dc_stream_state *stream,
2599 		struct abm_save_restore *pData);
2600 
2601 void dc_enable_dmub_outbox(struct dc *dc);
2602 
2603 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2604 				uint32_t link_index,
2605 				struct aux_payload *payload);
2606 
2607 /* Get dc link index from dpia port index */
2608 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2609 				uint8_t dpia_port_index);
2610 
2611 bool dc_process_dmub_set_config_async(struct dc *dc,
2612 				uint32_t link_index,
2613 				struct set_config_cmd_payload *payload,
2614 				struct dmub_notification *notify);
2615 
2616 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2617 				uint32_t link_index,
2618 				uint8_t mst_alloc_slots,
2619 				uint8_t *mst_slots_in_use);
2620 
2621 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps);
2622 
2623 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2624 				uint32_t hpd_int_enable);
2625 
2626 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2627 
2628 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2629 
2630 struct dc_power_profile {
2631 	int power_level; /* Lower is better */
2632 };
2633 
2634 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2635 
2636 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context);
2637 
2638 bool dc_get_host_router_index(const struct dc_link *link, unsigned int *host_router_index);
2639 
2640 /* DSC Interfaces */
2641 #include "dc_dsc.h"
2642 
2643 void dc_get_visual_confirm_for_stream(
2644 	struct dc *dc,
2645 	struct dc_stream_state *stream_state,
2646 	struct tg_color *color);
2647 
2648 /* Disable acc mode Interfaces */
2649 void dc_disable_accelerated_mode(struct dc *dc);
2650 
2651 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2652 		       struct dc_stream_state *new_stream);
2653 
2654 bool dc_is_cursor_limit_pending(struct dc *dc);
2655 bool dc_can_clear_cursor_limit(struct dc *dc);
2656 
2657 #endif /* DC_INTERFACE_H_ */
2658