xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 71e17aedb465a8b2b7b6260d9fc85dddec04b341)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 struct abm_save_restore;
50 
51 /* forward declaration */
52 struct aux_payload;
53 struct set_config_cmd_payload;
54 struct dmub_notification;
55 
56 #define DC_VER "3.2.334"
57 
58 /**
59  * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC
60  */
61 #define MAX_SURFACES 4
62 /**
63  * MAX_PLANES - representative of the upper bound of planes that are supported by the HW
64  */
65 #define MAX_PLANES 6
66 #define MAX_STREAMS 6
67 #define MIN_VIEWPORT_SIZE 12
68 #define MAX_NUM_EDP 2
69 #define MAX_HOST_ROUTERS_NUM 2
70 #define MAX_SUPPORTED_FORMATS 7
71 
72 /* Display Core Interfaces */
73 struct dc_versions {
74 	const char *dc_ver;
75 	struct dmcu_version dmcu_version;
76 };
77 
78 enum dp_protocol_version {
79 	DP_VERSION_1_4 = 0,
80 	DP_VERSION_2_1,
81 	DP_VERSION_UNKNOWN,
82 };
83 
84 enum dc_plane_type {
85 	DC_PLANE_TYPE_INVALID,
86 	DC_PLANE_TYPE_DCE_RGB,
87 	DC_PLANE_TYPE_DCE_UNDERLAY,
88 	DC_PLANE_TYPE_DCN_UNIVERSAL,
89 };
90 
91 // Sizes defined as multiples of 64KB
92 enum det_size {
93 	DET_SIZE_DEFAULT = 0,
94 	DET_SIZE_192KB = 3,
95 	DET_SIZE_256KB = 4,
96 	DET_SIZE_320KB = 5,
97 	DET_SIZE_384KB = 6
98 };
99 
100 
101 struct dc_plane_cap {
102 	enum dc_plane_type type;
103 	uint32_t per_pixel_alpha : 1;
104 	struct {
105 		uint32_t argb8888 : 1;
106 		uint32_t nv12 : 1;
107 		uint32_t fp16 : 1;
108 		uint32_t p010 : 1;
109 		uint32_t ayuv : 1;
110 	} pixel_format_support;
111 	// max upscaling factor x1000
112 	// upscaling factors are always >= 1
113 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
114 	struct {
115 		uint32_t argb8888;
116 		uint32_t nv12;
117 		uint32_t fp16;
118 	} max_upscale_factor;
119 	// max downscale factor x1000
120 	// downscale factors are always <= 1
121 	// for example, 8K -> 1080p is 0.25, or 250 raw value
122 	struct {
123 		uint32_t argb8888;
124 		uint32_t nv12;
125 		uint32_t fp16;
126 	} max_downscale_factor;
127 	// minimal width/height
128 	uint32_t min_width;
129 	uint32_t min_height;
130 };
131 
132 /**
133  * DOC: color-management-caps
134  *
135  * **Color management caps (DPP and MPC)**
136  *
137  * Modules/color calculates various color operations which are translated to
138  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
139  * DCN1, every new generation comes with fairly major differences in color
140  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
141  * decide mapping to HW block based on logical capabilities.
142  */
143 
144 /**
145  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
146  * @srgb: RGB color space transfer func
147  * @bt2020: BT.2020 transfer func
148  * @gamma2_2: standard gamma
149  * @pq: perceptual quantizer transfer function
150  * @hlg: hybrid log–gamma transfer function
151  */
152 struct rom_curve_caps {
153 	uint16_t srgb : 1;
154 	uint16_t bt2020 : 1;
155 	uint16_t gamma2_2 : 1;
156 	uint16_t pq : 1;
157 	uint16_t hlg : 1;
158 };
159 
160 /**
161  * struct dpp_color_caps - color pipeline capabilities for display pipe and
162  * plane blocks
163  *
164  * @dcn_arch: all DCE generations treated the same
165  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
166  * just plain 256-entry lookup
167  * @icsc: input color space conversion
168  * @dgam_ram: programmable degamma LUT
169  * @post_csc: post color space conversion, before gamut remap
170  * @gamma_corr: degamma correction
171  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
172  * with MPC by setting mpc:shared_3d_lut flag
173  * @ogam_ram: programmable out/blend gamma LUT
174  * @ocsc: output color space conversion
175  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
176  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
177  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
178  *
179  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
180  */
181 struct dpp_color_caps {
182 	uint16_t dcn_arch : 1;
183 	uint16_t input_lut_shared : 1;
184 	uint16_t icsc : 1;
185 	uint16_t dgam_ram : 1;
186 	uint16_t post_csc : 1;
187 	uint16_t gamma_corr : 1;
188 	uint16_t hw_3d_lut : 1;
189 	uint16_t ogam_ram : 1;
190 	uint16_t ocsc : 1;
191 	uint16_t dgam_rom_for_yuv : 1;
192 	struct rom_curve_caps dgam_rom_caps;
193 	struct rom_curve_caps ogam_rom_caps;
194 };
195 
196 /* Below structure is to describe the HW support for mem layout, extend support
197 	range to match what OS could handle in the roadmap */
198 struct lut3d_caps {
199 	uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */
200 	struct {
201 		uint32_t swizzle_3d_rgb : 1;
202 		uint32_t swizzle_3d_bgr : 1;
203 		uint32_t linear_1d : 1;
204 	} mem_layout_support;
205 	struct {
206 		uint32_t unorm_12msb : 1;
207 		uint32_t unorm_12lsb : 1;
208 		uint32_t float_fp1_5_10 : 1;
209 	} mem_format_support;
210 	struct {
211 		uint32_t order_rgba : 1;
212 		uint32_t order_bgra : 1;
213 	} mem_pixel_order_support;
214 	/*< size options are 9, 17, 33, 45, 65 */
215 	struct {
216 		uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */
217 		uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */
218 		uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */
219 		uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */
220 		uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */
221 	} lut_dim_caps;
222 };
223 
224 /**
225  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
226  * plane combined blocks
227  *
228  * @gamut_remap: color transformation matrix
229  * @ogam_ram: programmable out gamma LUT
230  * @ocsc: output color space conversion matrix
231  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
232  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
233  * instance
234  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
235  */
236 struct mpc_color_caps {
237 	uint16_t gamut_remap : 1;
238 	uint16_t ogam_ram : 1;
239 	uint16_t ocsc : 1;
240 	uint16_t num_3dluts : 3;
241 	uint16_t shared_3d_lut:1;
242 	struct rom_curve_caps ogam_rom_caps;
243 	struct lut3d_caps mcm_3d_lut_caps;
244 	struct lut3d_caps rmcm_3d_lut_caps;
245 };
246 
247 /**
248  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
249  * @dpp: color pipes caps for DPP
250  * @mpc: color pipes caps for MPC
251  */
252 struct dc_color_caps {
253 	struct dpp_color_caps dpp;
254 	struct mpc_color_caps mpc;
255 };
256 
257 struct dc_dmub_caps {
258 	bool psr;
259 	bool mclk_sw;
260 	bool subvp_psr;
261 	bool gecc_enable;
262 	uint8_t fams_ver;
263 	bool aux_backlight_support;
264 };
265 
266 struct dc_scl_caps {
267 	bool sharpener_support;
268 };
269 
270 struct dc_caps {
271 	uint32_t max_streams;
272 	uint32_t max_links;
273 	uint32_t max_audios;
274 	uint32_t max_slave_planes;
275 	uint32_t max_slave_yuv_planes;
276 	uint32_t max_slave_rgb_planes;
277 	uint32_t max_planes;
278 	uint32_t max_downscale_ratio;
279 	uint32_t i2c_speed_in_khz;
280 	uint32_t i2c_speed_in_khz_hdcp;
281 	uint32_t dmdata_alloc_size;
282 	unsigned int max_cursor_size;
283 	unsigned int max_buffered_cursor_size;
284 	unsigned int max_video_width;
285 	/*
286 	 * max video plane width that can be safely assumed to be always
287 	 * supported by single DPP pipe.
288 	 */
289 	unsigned int max_optimizable_video_width;
290 	unsigned int min_horizontal_blanking_period;
291 	int linear_pitch_alignment;
292 	bool dcc_const_color;
293 	bool dynamic_audio;
294 	bool is_apu;
295 	bool dual_link_dvi;
296 	bool post_blend_color_processing;
297 	bool force_dp_tps4_for_cp2520;
298 	bool disable_dp_clk_share;
299 	bool psp_setup_panel_mode;
300 	bool extended_aux_timeout_support;
301 	bool dmcub_support;
302 	bool zstate_support;
303 	bool ips_support;
304 	uint32_t num_of_internal_disp;
305 	enum dp_protocol_version max_dp_protocol_version;
306 	unsigned int mall_size_per_mem_channel;
307 	unsigned int mall_size_total;
308 	unsigned int cursor_cache_size;
309 	struct dc_plane_cap planes[MAX_PLANES];
310 	struct dc_color_caps color;
311 	struct dc_dmub_caps dmub_caps;
312 	bool dp_hpo;
313 	bool dp_hdmi21_pcon_support;
314 	bool edp_dsc_support;
315 	bool vbios_lttpr_aware;
316 	bool vbios_lttpr_enable;
317 	bool fused_io_supported;
318 	uint32_t max_otg_num;
319 	uint32_t max_cab_allocation_bytes;
320 	uint32_t cache_line_size;
321 	uint32_t cache_num_ways;
322 	uint16_t subvp_fw_processing_delay_us;
323 	uint8_t subvp_drr_max_vblank_margin_us;
324 	uint16_t subvp_prefetch_end_to_mall_start_us;
325 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
326 	uint16_t subvp_pstate_allow_width_us;
327 	uint16_t subvp_vertical_int_margin_us;
328 	bool seamless_odm;
329 	uint32_t max_v_total;
330 	bool vtotal_limited_by_fp2;
331 	uint32_t max_disp_clock_khz_at_vmin;
332 	uint8_t subvp_drr_vblank_start_margin_us;
333 	bool cursor_not_scaled;
334 	bool dcmode_power_limits_present;
335 	bool sequential_ono;
336 	/* Conservative limit for DCC cases which require ODM4:1 to support*/
337 	uint32_t dcc_plane_width_limit;
338 	struct dc_scl_caps scl_caps;
339 };
340 
341 struct dc_bug_wa {
342 	bool no_connect_phy_config;
343 	bool dedcn20_305_wa;
344 	bool skip_clock_update;
345 	bool lt_early_cr_pattern;
346 	struct {
347 		uint8_t uclk : 1;
348 		uint8_t fclk : 1;
349 		uint8_t dcfclk : 1;
350 		uint8_t dcfclk_ds: 1;
351 	} clock_update_disable_mask;
352 	bool skip_psr_ips_crtc_disable;
353 };
354 struct dc_dcc_surface_param {
355 	struct dc_size surface_size;
356 	enum surface_pixel_format format;
357 	unsigned int plane0_pitch;
358 	struct dc_size plane1_size;
359 	unsigned int plane1_pitch;
360 	union {
361 		enum swizzle_mode_values swizzle_mode;
362 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
363 	};
364 	enum dc_scan_direction scan;
365 };
366 
367 struct dc_dcc_setting {
368 	unsigned int max_compressed_blk_size;
369 	unsigned int max_uncompressed_blk_size;
370 	bool independent_64b_blks;
371 	//These bitfields to be used starting with DCN 3.0
372 	struct {
373 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
374 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
375 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
376 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
377 		uint32_t dcc_256_256 : 1;  //available in ASICs starting with DCN 4.0x (the best compression case)
378 		uint32_t dcc_256_128 : 1;  //available in ASICs starting with DCN 4.0x
379 		uint32_t dcc_256_64 : 1;   //available in ASICs starting with DCN 4.0x (the worst compression case)
380 	} dcc_controls;
381 };
382 
383 struct dc_surface_dcc_cap {
384 	union {
385 		struct {
386 			struct dc_dcc_setting rgb;
387 		} grph;
388 
389 		struct {
390 			struct dc_dcc_setting luma;
391 			struct dc_dcc_setting chroma;
392 		} video;
393 	};
394 
395 	bool capable;
396 	bool const_color_support;
397 };
398 
399 struct dc_static_screen_params {
400 	struct {
401 		bool force_trigger;
402 		bool cursor_update;
403 		bool surface_update;
404 		bool overlay_update;
405 	} triggers;
406 	unsigned int num_frames;
407 };
408 
409 
410 /* Surface update type is used by dc_update_surfaces_and_stream
411  * The update type is determined at the very beginning of the function based
412  * on parameters passed in and decides how much programming (or updating) is
413  * going to be done during the call.
414  *
415  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
416  * logical calculations or hardware register programming. This update MUST be
417  * ISR safe on windows. Currently fast update will only be used to flip surface
418  * address.
419  *
420  * UPDATE_TYPE_MED is used for slower updates which require significant hw
421  * re-programming however do not affect bandwidth consumption or clock
422  * requirements. At present, this is the level at which front end updates
423  * that do not require us to run bw_calcs happen. These are in/out transfer func
424  * updates, viewport offset changes, recout size changes and pixel depth changes.
425  * This update can be done at ISR, but we want to minimize how often this happens.
426  *
427  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
428  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
429  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
430  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
431  * a full update. This cannot be done at ISR level and should be a rare event.
432  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
433  * underscan we don't expect to see this call at all.
434  */
435 
436 enum surface_update_type {
437 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
438 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
439 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
440 };
441 
442 /* Forward declaration*/
443 struct dc;
444 struct dc_plane_state;
445 struct dc_state;
446 
447 struct dc_cap_funcs {
448 	bool (*get_dcc_compression_cap)(const struct dc *dc,
449 			const struct dc_dcc_surface_param *input,
450 			struct dc_surface_dcc_cap *output);
451 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
452 };
453 
454 struct link_training_settings;
455 
456 union allow_lttpr_non_transparent_mode {
457 	struct {
458 		bool DP1_4A : 1;
459 		bool DP2_0 : 1;
460 	} bits;
461 	unsigned char raw;
462 };
463 
464 /* Structure to hold configuration flags set by dm at dc creation. */
465 struct dc_config {
466 	bool gpu_vm_support;
467 	bool disable_disp_pll_sharing;
468 	bool fbc_support;
469 	bool disable_fractional_pwm;
470 	bool allow_seamless_boot_optimization;
471 	bool seamless_boot_edp_requested;
472 	bool edp_not_connected;
473 	bool edp_no_power_sequencing;
474 	bool force_enum_edp;
475 	bool forced_clocks;
476 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
477 	bool multi_mon_pp_mclk_switch;
478 	bool disable_dmcu;
479 	bool enable_4to1MPC;
480 	bool enable_windowed_mpo_odm;
481 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
482 	uint32_t allow_edp_hotplug_detection;
483 	bool skip_riommu_prefetch_wa;
484 	bool clamp_min_dcfclk;
485 	uint64_t vblank_alignment_dto_params;
486 	uint8_t  vblank_alignment_max_frame_time_diff;
487 	bool is_asymmetric_memory;
488 	bool is_single_rank_dimm;
489 	bool is_vmin_only_asic;
490 	bool use_spl;
491 	bool prefer_easf;
492 	bool use_pipe_ctx_sync_logic;
493 	bool ignore_dpref_ss;
494 	bool enable_mipi_converter_optimization;
495 	bool use_default_clock_table;
496 	bool force_bios_enable_lttpr;
497 	uint8_t force_bios_fixed_vs;
498 	int sdpif_request_limit_words_per_umc;
499 	bool dc_mode_clk_limit_support;
500 	bool EnableMinDispClkODM;
501 	bool enable_auto_dpm_test_logs;
502 	unsigned int disable_ips;
503 	unsigned int disable_ips_in_vpb;
504 	bool disable_ips_in_dpms_off;
505 	bool usb4_bw_alloc_support;
506 	bool allow_0_dtb_clk;
507 	bool use_assr_psp_message;
508 	bool support_edp0_on_dp1;
509 	unsigned int enable_fpo_flicker_detection;
510 	bool disable_hbr_audio_dp2;
511 	bool consolidated_dpia_dp_lt;
512 	bool set_pipe_unlock_order;
513 	bool enable_dpia_pre_training;
514 	bool unify_link_enc_assignment;
515 };
516 
517 enum visual_confirm {
518 	VISUAL_CONFIRM_DISABLE = 0,
519 	VISUAL_CONFIRM_SURFACE = 1,
520 	VISUAL_CONFIRM_HDR = 2,
521 	VISUAL_CONFIRM_MPCTREE = 4,
522 	VISUAL_CONFIRM_PSR = 5,
523 	VISUAL_CONFIRM_SWAPCHAIN = 6,
524 	VISUAL_CONFIRM_FAMS = 7,
525 	VISUAL_CONFIRM_SWIZZLE = 9,
526 	VISUAL_CONFIRM_REPLAY = 12,
527 	VISUAL_CONFIRM_SUBVP = 14,
528 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
529 	VISUAL_CONFIRM_FAMS2 = 19,
530 	VISUAL_CONFIRM_HW_CURSOR = 20,
531 	VISUAL_CONFIRM_VABC = 21,
532 	VISUAL_CONFIRM_DCC = 22,
533 	VISUAL_CONFIRM_EXPLICIT = 0x80000000,
534 };
535 
536 enum dc_psr_power_opts {
537 	psr_power_opt_invalid = 0x0,
538 	psr_power_opt_smu_opt_static_screen = 0x1,
539 	psr_power_opt_z10_static_screen = 0x10,
540 	psr_power_opt_ds_disable_allow = 0x100,
541 };
542 
543 enum dml_hostvm_override_opts {
544 	DML_HOSTVM_NO_OVERRIDE = 0x0,
545 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
546 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
547 };
548 
549 enum dc_replay_power_opts {
550 	replay_power_opt_invalid		= 0x0,
551 	replay_power_opt_smu_opt_static_screen	= 0x1,
552 	replay_power_opt_z10_static_screen	= 0x10,
553 };
554 
555 enum dcc_option {
556 	DCC_ENABLE = 0,
557 	DCC_DISABLE = 1,
558 	DCC_HALF_REQ_DISALBE = 2,
559 };
560 
561 enum in_game_fams_config {
562 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
563 	INGAME_FAMS_DISABLE, // disable in-game fams
564 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
565 	INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies
566 };
567 
568 /**
569  * enum pipe_split_policy - Pipe split strategy supported by DCN
570  *
571  * This enum is used to define the pipe split policy supported by DCN. By
572  * default, DC favors MPC_SPLIT_DYNAMIC.
573  */
574 enum pipe_split_policy {
575 	/**
576 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
577 	 * pipe in order to bring the best trade-off between performance and
578 	 * power consumption. This is the recommended option.
579 	 */
580 	MPC_SPLIT_DYNAMIC = 0,
581 
582 	/**
583 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
584 	 * try any sort of split optimization.
585 	 */
586 	MPC_SPLIT_AVOID = 1,
587 
588 	/**
589 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
590 	 * optimize the pipe utilization when using a single display; if the
591 	 * user connects to a second display, DC will avoid pipe split.
592 	 */
593 	MPC_SPLIT_AVOID_MULT_DISP = 2,
594 };
595 
596 enum wm_report_mode {
597 	WM_REPORT_DEFAULT = 0,
598 	WM_REPORT_OVERRIDE = 1,
599 };
600 enum dtm_pstate{
601 	dtm_level_p0 = 0,/*highest voltage*/
602 	dtm_level_p1,
603 	dtm_level_p2,
604 	dtm_level_p3,
605 	dtm_level_p4,/*when active_display_count = 0*/
606 };
607 
608 enum dcn_pwr_state {
609 	DCN_PWR_STATE_UNKNOWN = -1,
610 	DCN_PWR_STATE_MISSION_MODE = 0,
611 	DCN_PWR_STATE_LOW_POWER = 3,
612 };
613 
614 enum dcn_zstate_support_state {
615 	DCN_ZSTATE_SUPPORT_UNKNOWN,
616 	DCN_ZSTATE_SUPPORT_ALLOW,
617 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
618 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
619 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
620 	DCN_ZSTATE_SUPPORT_DISALLOW,
621 };
622 
623 /*
624  * struct dc_clocks - DC pipe clocks
625  *
626  * For any clocks that may differ per pipe only the max is stored in this
627  * structure
628  */
629 struct dc_clocks {
630 	int dispclk_khz;
631 	int actual_dispclk_khz;
632 	int dppclk_khz;
633 	int actual_dppclk_khz;
634 	int disp_dpp_voltage_level_khz;
635 	int dcfclk_khz;
636 	int socclk_khz;
637 	int dcfclk_deep_sleep_khz;
638 	int fclk_khz;
639 	int phyclk_khz;
640 	int dramclk_khz;
641 	bool p_state_change_support;
642 	enum dcn_zstate_support_state zstate_support;
643 	bool dtbclk_en;
644 	int ref_dtbclk_khz;
645 	bool fclk_p_state_change_support;
646 	enum dcn_pwr_state pwr_state;
647 	/*
648 	 * Elements below are not compared for the purposes of
649 	 * optimization required
650 	 */
651 	bool prev_p_state_change_support;
652 	bool fclk_prev_p_state_change_support;
653 	int num_ways;
654 	int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM];
655 
656 	/*
657 	 * @fw_based_mclk_switching
658 	 *
659 	 * DC has a mechanism that leverage the variable refresh rate to switch
660 	 * memory clock in cases that we have a large latency to achieve the
661 	 * memory clock change and a short vblank window. DC has some
662 	 * requirements to enable this feature, and this field describes if the
663 	 * system support or not such a feature.
664 	 */
665 	bool fw_based_mclk_switching;
666 	bool fw_based_mclk_switching_shut_down;
667 	int prev_num_ways;
668 	enum dtm_pstate dtm_level;
669 	int max_supported_dppclk_khz;
670 	int max_supported_dispclk_khz;
671 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
672 	int bw_dispclk_khz;
673 	int idle_dramclk_khz;
674 	int idle_fclk_khz;
675 	int subvp_prefetch_dramclk_khz;
676 	int subvp_prefetch_fclk_khz;
677 };
678 
679 struct dc_bw_validation_profile {
680 	bool enable;
681 
682 	unsigned long long total_ticks;
683 	unsigned long long voltage_level_ticks;
684 	unsigned long long watermark_ticks;
685 	unsigned long long rq_dlg_ticks;
686 
687 	unsigned long long total_count;
688 	unsigned long long skip_fast_count;
689 	unsigned long long skip_pass_count;
690 	unsigned long long skip_fail_count;
691 };
692 
693 #define BW_VAL_TRACE_SETUP() \
694 		unsigned long long end_tick = 0; \
695 		unsigned long long voltage_level_tick = 0; \
696 		unsigned long long watermark_tick = 0; \
697 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
698 				dm_get_timestamp(dc->ctx) : 0
699 
700 #define BW_VAL_TRACE_COUNT() \
701 		if (dc->debug.bw_val_profile.enable) \
702 			dc->debug.bw_val_profile.total_count++
703 
704 #define BW_VAL_TRACE_SKIP(status) \
705 		if (dc->debug.bw_val_profile.enable) { \
706 			if (!voltage_level_tick) \
707 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
708 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
709 		}
710 
711 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
712 		if (dc->debug.bw_val_profile.enable) \
713 			voltage_level_tick = dm_get_timestamp(dc->ctx)
714 
715 #define BW_VAL_TRACE_END_WATERMARKS() \
716 		if (dc->debug.bw_val_profile.enable) \
717 			watermark_tick = dm_get_timestamp(dc->ctx)
718 
719 #define BW_VAL_TRACE_FINISH() \
720 		if (dc->debug.bw_val_profile.enable) { \
721 			end_tick = dm_get_timestamp(dc->ctx); \
722 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
723 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
724 			if (watermark_tick) { \
725 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
726 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
727 			} \
728 		}
729 
730 union mem_low_power_enable_options {
731 	struct {
732 		bool vga: 1;
733 		bool i2c: 1;
734 		bool dmcu: 1;
735 		bool dscl: 1;
736 		bool cm: 1;
737 		bool mpc: 1;
738 		bool optc: 1;
739 		bool vpg: 1;
740 		bool afmt: 1;
741 	} bits;
742 	uint32_t u32All;
743 };
744 
745 union root_clock_optimization_options {
746 	struct {
747 		bool dpp: 1;
748 		bool dsc: 1;
749 		bool hdmistream: 1;
750 		bool hdmichar: 1;
751 		bool dpstream: 1;
752 		bool symclk32_se: 1;
753 		bool symclk32_le: 1;
754 		bool symclk_fe: 1;
755 		bool physymclk: 1;
756 		bool dpiasymclk: 1;
757 		uint32_t reserved: 22;
758 	} bits;
759 	uint32_t u32All;
760 };
761 
762 union fine_grain_clock_gating_enable_options {
763 	struct {
764 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
765 		bool dchub : 1;	   /* Display controller hub */
766 		bool dchubbub : 1;
767 		bool dpp : 1;	   /* Display pipes and planes */
768 		bool opp : 1;	   /* Output pixel processing */
769 		bool optc : 1;	   /* Output pipe timing combiner */
770 		bool dio : 1;	   /* Display output */
771 		bool dwb : 1;	   /* Display writeback */
772 		bool mmhubbub : 1; /* Multimedia hub */
773 		bool dmu : 1;	   /* Display core management unit */
774 		bool az : 1;	   /* Azalia */
775 		bool dchvm : 1;
776 		bool dsc : 1;	   /* Display stream compression */
777 
778 		uint32_t reserved : 19;
779 	} bits;
780 	uint32_t u32All;
781 };
782 
783 enum pg_hw_pipe_resources {
784 	PG_HUBP = 0,
785 	PG_DPP,
786 	PG_DSC,
787 	PG_MPCC,
788 	PG_OPP,
789 	PG_OPTC,
790 	PG_DPSTREAM,
791 	PG_HDMISTREAM,
792 	PG_PHYSYMCLK,
793 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
794 };
795 
796 enum pg_hw_resources {
797 	PG_DCCG = 0,
798 	PG_DCIO,
799 	PG_DIO,
800 	PG_DCHUBBUB,
801 	PG_DCHVM,
802 	PG_DWB,
803 	PG_HPO,
804 	PG_HW_RESOURCES_NUM_ELEMENT
805 };
806 
807 struct pg_block_update {
808 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
809 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
810 };
811 
812 union dpia_debug_options {
813 	struct {
814 		uint32_t disable_dpia:1; /* bit 0 */
815 		uint32_t force_non_lttpr:1; /* bit 1 */
816 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
817 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
818 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
819 		uint32_t disable_usb4_pm_support:1; /* bit 5 */
820 		uint32_t enable_consolidated_dpia_dp_lt:1; /* bit 6 */
821 		uint32_t enable_dpia_pre_training:1; /* bit 7 */
822 		uint32_t unify_link_enc_assignment:1; /* bit 8 */
823 		uint32_t reserved:24;
824 	} bits;
825 	uint32_t raw;
826 };
827 
828 /* AUX wake work around options
829  * 0: enable/disable work around
830  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
831  * 15-2: reserved
832  * 31-16: timeout in ms
833  */
834 union aux_wake_wa_options {
835 	struct {
836 		uint32_t enable_wa : 1;
837 		uint32_t use_default_timeout : 1;
838 		uint32_t rsvd: 14;
839 		uint32_t timeout_ms : 16;
840 	} bits;
841 	uint32_t raw;
842 };
843 
844 struct dc_debug_data {
845 	uint32_t ltFailCount;
846 	uint32_t i2cErrorCount;
847 	uint32_t auxErrorCount;
848 };
849 
850 struct dc_phy_addr_space_config {
851 	struct {
852 		uint64_t start_addr;
853 		uint64_t end_addr;
854 		uint64_t fb_top;
855 		uint64_t fb_offset;
856 		uint64_t fb_base;
857 		uint64_t agp_top;
858 		uint64_t agp_bot;
859 		uint64_t agp_base;
860 	} system_aperture;
861 
862 	struct {
863 		uint64_t page_table_start_addr;
864 		uint64_t page_table_end_addr;
865 		uint64_t page_table_base_addr;
866 		bool base_addr_is_mc_addr;
867 	} gart_config;
868 
869 	bool valid;
870 	bool is_hvm_enabled;
871 	uint64_t page_table_default_page_addr;
872 };
873 
874 struct dc_virtual_addr_space_config {
875 	uint64_t	page_table_base_addr;
876 	uint64_t	page_table_start_addr;
877 	uint64_t	page_table_end_addr;
878 	uint32_t	page_table_block_size_in_bytes;
879 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
880 };
881 
882 struct dc_bounding_box_overrides {
883 	int sr_exit_time_ns;
884 	int sr_enter_plus_exit_time_ns;
885 	int sr_exit_z8_time_ns;
886 	int sr_enter_plus_exit_z8_time_ns;
887 	int urgent_latency_ns;
888 	int percent_of_ideal_drambw;
889 	int dram_clock_change_latency_ns;
890 	int dummy_clock_change_latency_ns;
891 	int fclk_clock_change_latency_ns;
892 	/* This forces a hard min on the DCFCLK we use
893 	 * for DML.  Unlike the debug option for forcing
894 	 * DCFCLK, this override affects watermark calculations
895 	 */
896 	int min_dcfclk_mhz;
897 };
898 
899 struct dc_state;
900 struct resource_pool;
901 struct dce_hwseq;
902 struct link_service;
903 
904 /*
905  * struct dc_debug_options - DC debug struct
906  *
907  * This struct provides a simple mechanism for developers to change some
908  * configurations, enable/disable features, and activate extra debug options.
909  * This can be very handy to narrow down whether some specific feature is
910  * causing an issue or not.
911  */
912 struct dc_debug_options {
913 	bool native422_support;
914 	bool disable_dsc;
915 	enum visual_confirm visual_confirm;
916 	int visual_confirm_rect_height;
917 
918 	bool sanity_checks;
919 	bool max_disp_clk;
920 	bool surface_trace;
921 	bool clock_trace;
922 	bool validation_trace;
923 	bool bandwidth_calcs_trace;
924 	int max_downscale_src_width;
925 
926 	/* stutter efficiency related */
927 	bool disable_stutter;
928 	bool use_max_lb;
929 	enum dcc_option disable_dcc;
930 
931 	/*
932 	 * @pipe_split_policy: Define which pipe split policy is used by the
933 	 * display core.
934 	 */
935 	enum pipe_split_policy pipe_split_policy;
936 	bool force_single_disp_pipe_split;
937 	bool voltage_align_fclk;
938 	bool disable_min_fclk;
939 
940 	bool hdcp_lc_force_fw_enable;
941 	bool hdcp_lc_enable_sw_fallback;
942 
943 	bool disable_dfs_bypass;
944 	bool disable_dpp_power_gate;
945 	bool disable_hubp_power_gate;
946 	bool disable_dsc_power_gate;
947 	bool disable_optc_power_gate;
948 	bool disable_hpo_power_gate;
949 	int dsc_min_slice_height_override;
950 	int dsc_bpp_increment_div;
951 	bool disable_pplib_wm_range;
952 	enum wm_report_mode pplib_wm_report_mode;
953 	unsigned int min_disp_clk_khz;
954 	unsigned int min_dpp_clk_khz;
955 	unsigned int min_dram_clk_khz;
956 	int sr_exit_time_dpm0_ns;
957 	int sr_enter_plus_exit_time_dpm0_ns;
958 	int sr_exit_time_ns;
959 	int sr_enter_plus_exit_time_ns;
960 	int sr_exit_z8_time_ns;
961 	int sr_enter_plus_exit_z8_time_ns;
962 	int urgent_latency_ns;
963 	uint32_t underflow_assert_delay_us;
964 	int percent_of_ideal_drambw;
965 	int dram_clock_change_latency_ns;
966 	bool optimized_watermark;
967 	int always_scale;
968 	bool disable_pplib_clock_request;
969 	bool disable_clock_gate;
970 	bool disable_mem_low_power;
971 	bool pstate_enabled;
972 	bool disable_dmcu;
973 	bool force_abm_enable;
974 	bool disable_stereo_support;
975 	bool vsr_support;
976 	bool performance_trace;
977 	bool az_endpoint_mute_only;
978 	bool always_use_regamma;
979 	bool recovery_enabled;
980 	bool avoid_vbios_exec_table;
981 	bool scl_reset_length10;
982 	bool hdmi20_disable;
983 	bool skip_detection_link_training;
984 	uint32_t edid_read_retry_times;
985 	unsigned int force_odm_combine; //bit vector based on otg inst
986 	unsigned int seamless_boot_odm_combine;
987 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
988 	int minimum_z8_residency_time;
989 	int minimum_z10_residency_time;
990 	bool disable_z9_mpc;
991 	unsigned int force_fclk_khz;
992 	bool enable_tri_buf;
993 	bool ips_disallow_entry;
994 	bool dmub_offload_enabled;
995 	bool dmcub_emulation;
996 	bool disable_idle_power_optimizations;
997 	unsigned int mall_size_override;
998 	unsigned int mall_additional_timer_percent;
999 	bool mall_error_as_fatal;
1000 	bool dmub_command_table; /* for testing only */
1001 	struct dc_bw_validation_profile bw_val_profile;
1002 	bool disable_fec;
1003 	bool disable_48mhz_pwrdwn;
1004 	/* This forces a hard min on the DCFCLK requested to SMU/PP
1005 	 * watermarks are not affected.
1006 	 */
1007 	unsigned int force_min_dcfclk_mhz;
1008 	int dwb_fi_phase;
1009 	bool disable_timing_sync;
1010 	bool cm_in_bypass;
1011 	int force_clock_mode;/*every mode change.*/
1012 
1013 	bool disable_dram_clock_change_vactive_support;
1014 	bool validate_dml_output;
1015 	bool enable_dmcub_surface_flip;
1016 	bool usbc_combo_phy_reset_wa;
1017 	bool enable_dram_clock_change_one_display_vactive;
1018 	/* TODO - remove once tested */
1019 	bool legacy_dp2_lt;
1020 	bool set_mst_en_for_sst;
1021 	bool disable_uhbr;
1022 	bool force_dp2_lt_fallback_method;
1023 	bool ignore_cable_id;
1024 	union mem_low_power_enable_options enable_mem_low_power;
1025 	union root_clock_optimization_options root_clock_optimization;
1026 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
1027 	bool hpo_optimization;
1028 	bool force_vblank_alignment;
1029 
1030 	/* Enable dmub aux for legacy ddc */
1031 	bool enable_dmub_aux_for_legacy_ddc;
1032 	bool disable_fams;
1033 	enum in_game_fams_config disable_fams_gaming;
1034 	/* FEC/PSR1 sequence enable delay in 100us */
1035 	uint8_t fec_enable_delay_in100us;
1036 	bool enable_driver_sequence_debug;
1037 	enum det_size crb_alloc_policy;
1038 	int crb_alloc_policy_min_disp_count;
1039 	bool disable_z10;
1040 	bool enable_z9_disable_interface;
1041 	bool psr_skip_crtc_disable;
1042 	uint32_t ips_skip_crtc_disable_mask;
1043 	union dpia_debug_options dpia_debug;
1044 	bool disable_fixed_vs_aux_timeout_wa;
1045 	uint32_t fixed_vs_aux_delay_config_wa;
1046 	bool force_disable_subvp;
1047 	bool force_subvp_mclk_switch;
1048 	bool allow_sw_cursor_fallback;
1049 	unsigned int force_subvp_num_ways;
1050 	unsigned int force_mall_ss_num_ways;
1051 	bool alloc_extra_way_for_cursor;
1052 	uint32_t subvp_extra_lines;
1053 	bool force_usr_allow;
1054 	/* uses value at boot and disables switch */
1055 	bool disable_dtb_ref_clk_switch;
1056 	bool extended_blank_optimization;
1057 	union aux_wake_wa_options aux_wake_wa;
1058 	uint32_t mst_start_top_delay;
1059 	uint8_t psr_power_use_phy_fsm;
1060 	enum dml_hostvm_override_opts dml_hostvm_override;
1061 	bool dml_disallow_alternate_prefetch_modes;
1062 	bool use_legacy_soc_bb_mechanism;
1063 	bool exit_idle_opt_for_cursor_updates;
1064 	bool using_dml2;
1065 	bool enable_single_display_2to1_odm_policy;
1066 	bool enable_double_buffered_dsc_pg_support;
1067 	bool enable_dp_dig_pixel_rate_div_policy;
1068 	bool using_dml21;
1069 	enum lttpr_mode lttpr_mode_override;
1070 	unsigned int dsc_delay_factor_wa_x1000;
1071 	unsigned int min_prefetch_in_strobe_ns;
1072 	bool disable_unbounded_requesting;
1073 	bool dig_fifo_off_in_blank;
1074 	bool override_dispclk_programming;
1075 	bool otg_crc_db;
1076 	bool disallow_dispclk_dppclk_ds;
1077 	bool disable_fpo_optimizations;
1078 	bool support_eDP1_5;
1079 	uint32_t fpo_vactive_margin_us;
1080 	bool disable_fpo_vactive;
1081 	bool disable_boot_optimizations;
1082 	bool override_odm_optimization;
1083 	bool minimize_dispclk_using_odm;
1084 	bool disable_subvp_high_refresh;
1085 	bool disable_dp_plus_plus_wa;
1086 	uint32_t fpo_vactive_min_active_margin_us;
1087 	uint32_t fpo_vactive_max_blank_us;
1088 	bool enable_hpo_pg_support;
1089 	bool enable_legacy_fast_update;
1090 	bool disable_dc_mode_overwrite;
1091 	bool replay_skip_crtc_disabled;
1092 	bool ignore_pg;/*do nothing, let pmfw control it*/
1093 	bool psp_disabled_wa;
1094 	unsigned int ips2_eval_delay_us;
1095 	unsigned int ips2_entry_delay_us;
1096 	bool optimize_ips_handshake;
1097 	bool disable_dmub_reallow_idle;
1098 	bool disable_timeout;
1099 	bool disable_extblankadj;
1100 	bool enable_idle_reg_checks;
1101 	unsigned int static_screen_wait_frames;
1102 	uint32_t pwm_freq;
1103 	bool force_chroma_subsampling_1tap;
1104 	unsigned int dcc_meta_propagation_delay_us;
1105 	bool disable_422_left_edge_pixel;
1106 	bool dml21_force_pstate_method;
1107 	uint32_t dml21_force_pstate_method_values[MAX_PIPES];
1108 	uint32_t dml21_disable_pstate_method_mask;
1109 	union fw_assisted_mclk_switch_version fams_version;
1110 	union dmub_fams2_global_feature_config fams2_config;
1111 	unsigned int force_cositing;
1112 	unsigned int disable_spl;
1113 	unsigned int force_easf;
1114 	unsigned int force_sharpness;
1115 	unsigned int force_sharpness_level;
1116 	unsigned int force_lls;
1117 	bool notify_dpia_hr_bw;
1118 	bool enable_ips_visual_confirm;
1119 	unsigned int sharpen_policy;
1120 	unsigned int scale_to_sharpness_policy;
1121 	bool skip_full_updated_if_possible;
1122 	unsigned int enable_oled_edp_power_up_opt;
1123 	bool enable_hblank_borrow;
1124 	bool force_subvp_df_throttle;
1125 	uint32_t acpi_transition_bitmasks[MAX_PIPES];
1126 };
1127 
1128 
1129 /* Generic structure that can be used to query properties of DC. More fields
1130  * can be added as required.
1131  */
1132 struct dc_current_properties {
1133 	unsigned int cursor_size_limit;
1134 };
1135 
1136 enum frame_buffer_mode {
1137 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1138 	FRAME_BUFFER_MODE_ZFB_ONLY,
1139 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1140 } ;
1141 
1142 struct dchub_init_data {
1143 	int64_t zfb_phys_addr_base;
1144 	int64_t zfb_mc_base_addr;
1145 	uint64_t zfb_size_in_byte;
1146 	enum frame_buffer_mode fb_mode;
1147 	bool dchub_initialzied;
1148 	bool dchub_info_valid;
1149 };
1150 
1151 struct dml2_soc_bb;
1152 
1153 struct dc_init_data {
1154 	struct hw_asic_id asic_id;
1155 	void *driver; /* ctx */
1156 	struct cgs_device *cgs_device;
1157 	struct dc_bounding_box_overrides bb_overrides;
1158 
1159 	int num_virtual_links;
1160 	/*
1161 	 * If 'vbios_override' not NULL, it will be called instead
1162 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1163 	 */
1164 	struct dc_bios *vbios_override;
1165 	enum dce_environment dce_environment;
1166 
1167 	struct dmub_offload_funcs *dmub_if;
1168 	struct dc_reg_helper_state *dmub_offload;
1169 
1170 	struct dc_config flags;
1171 	uint64_t log_mask;
1172 
1173 	struct dpcd_vendor_signature vendor_signature;
1174 	bool force_smu_not_present;
1175 	/*
1176 	 * IP offset for run time initializaion of register addresses
1177 	 *
1178 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1179 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1180 	 * before them.
1181 	 */
1182 	uint32_t *dcn_reg_offsets;
1183 	uint32_t *nbio_reg_offsets;
1184 	uint32_t *clk_reg_offsets;
1185 	struct dml2_soc_bb *bb_from_dmub;
1186 };
1187 
1188 struct dc_callback_init {
1189 	struct cp_psp cp_psp;
1190 };
1191 
1192 struct dc *dc_create(const struct dc_init_data *init_params);
1193 void dc_hardware_init(struct dc *dc);
1194 
1195 int dc_get_vmid_use_vector(struct dc *dc);
1196 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1197 /* Returns the number of vmids supported */
1198 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1199 void dc_init_callbacks(struct dc *dc,
1200 		const struct dc_callback_init *init_params);
1201 void dc_deinit_callbacks(struct dc *dc);
1202 void dc_destroy(struct dc **dc);
1203 
1204 /* Surface Interfaces */
1205 
1206 enum {
1207 	TRANSFER_FUNC_POINTS = 1025
1208 };
1209 
1210 struct dc_hdr_static_metadata {
1211 	/* display chromaticities and white point in units of 0.00001 */
1212 	unsigned int chromaticity_green_x;
1213 	unsigned int chromaticity_green_y;
1214 	unsigned int chromaticity_blue_x;
1215 	unsigned int chromaticity_blue_y;
1216 	unsigned int chromaticity_red_x;
1217 	unsigned int chromaticity_red_y;
1218 	unsigned int chromaticity_white_point_x;
1219 	unsigned int chromaticity_white_point_y;
1220 
1221 	uint32_t min_luminance;
1222 	uint32_t max_luminance;
1223 	uint32_t maximum_content_light_level;
1224 	uint32_t maximum_frame_average_light_level;
1225 };
1226 
1227 enum dc_transfer_func_type {
1228 	TF_TYPE_PREDEFINED,
1229 	TF_TYPE_DISTRIBUTED_POINTS,
1230 	TF_TYPE_BYPASS,
1231 	TF_TYPE_HWPWL
1232 };
1233 
1234 struct dc_transfer_func_distributed_points {
1235 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1236 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1237 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1238 
1239 	uint16_t end_exponent;
1240 	uint16_t x_point_at_y1_red;
1241 	uint16_t x_point_at_y1_green;
1242 	uint16_t x_point_at_y1_blue;
1243 };
1244 
1245 enum dc_transfer_func_predefined {
1246 	TRANSFER_FUNCTION_SRGB,
1247 	TRANSFER_FUNCTION_BT709,
1248 	TRANSFER_FUNCTION_PQ,
1249 	TRANSFER_FUNCTION_LINEAR,
1250 	TRANSFER_FUNCTION_UNITY,
1251 	TRANSFER_FUNCTION_HLG,
1252 	TRANSFER_FUNCTION_HLG12,
1253 	TRANSFER_FUNCTION_GAMMA22,
1254 	TRANSFER_FUNCTION_GAMMA24,
1255 	TRANSFER_FUNCTION_GAMMA26
1256 };
1257 
1258 
1259 struct dc_transfer_func {
1260 	struct kref refcount;
1261 	enum dc_transfer_func_type type;
1262 	enum dc_transfer_func_predefined tf;
1263 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1264 	uint32_t sdr_ref_white_level;
1265 	union {
1266 		struct pwl_params pwl;
1267 		struct dc_transfer_func_distributed_points tf_pts;
1268 	};
1269 };
1270 
1271 
1272 union dc_3dlut_state {
1273 	struct {
1274 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1275 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1276 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1277 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1278 		uint32_t mpc_rmu1_mux:4;
1279 		uint32_t mpc_rmu2_mux:4;
1280 		uint32_t reserved:15;
1281 	} bits;
1282 	uint32_t raw;
1283 };
1284 
1285 
1286 struct dc_3dlut {
1287 	struct kref refcount;
1288 	struct tetrahedral_params lut_3d;
1289 	struct fixed31_32 hdr_multiplier;
1290 	union dc_3dlut_state state;
1291 };
1292 /*
1293  * This structure is filled in by dc_surface_get_status and contains
1294  * the last requested address and the currently active address so the called
1295  * can determine if there are any outstanding flips
1296  */
1297 struct dc_plane_status {
1298 	struct dc_plane_address requested_address;
1299 	struct dc_plane_address current_address;
1300 	bool is_flip_pending;
1301 	bool is_right_eye;
1302 };
1303 
1304 union surface_update_flags {
1305 
1306 	struct {
1307 		uint32_t addr_update:1;
1308 		/* Medium updates */
1309 		uint32_t dcc_change:1;
1310 		uint32_t color_space_change:1;
1311 		uint32_t horizontal_mirror_change:1;
1312 		uint32_t per_pixel_alpha_change:1;
1313 		uint32_t global_alpha_change:1;
1314 		uint32_t hdr_mult:1;
1315 		uint32_t rotation_change:1;
1316 		uint32_t swizzle_change:1;
1317 		uint32_t scaling_change:1;
1318 		uint32_t position_change:1;
1319 		uint32_t in_transfer_func_change:1;
1320 		uint32_t input_csc_change:1;
1321 		uint32_t coeff_reduction_change:1;
1322 		uint32_t output_tf_change:1;
1323 		uint32_t pixel_format_change:1;
1324 		uint32_t plane_size_change:1;
1325 		uint32_t gamut_remap_change:1;
1326 
1327 		/* Full updates */
1328 		uint32_t new_plane:1;
1329 		uint32_t bpp_change:1;
1330 		uint32_t gamma_change:1;
1331 		uint32_t bandwidth_change:1;
1332 		uint32_t clock_change:1;
1333 		uint32_t stereo_format_change:1;
1334 		uint32_t lut_3d:1;
1335 		uint32_t tmz_changed:1;
1336 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1337 		uint32_t full_update:1;
1338 		uint32_t sdr_white_level_nits:1;
1339 	} bits;
1340 
1341 	uint32_t raw;
1342 };
1343 
1344 #define DC_REMOVE_PLANE_POINTERS 1
1345 
1346 struct dc_plane_state {
1347 	struct dc_plane_address address;
1348 	struct dc_plane_flip_time time;
1349 	bool triplebuffer_flips;
1350 	struct scaling_taps scaling_quality;
1351 	struct rect src_rect;
1352 	struct rect dst_rect;
1353 	struct rect clip_rect;
1354 
1355 	struct plane_size plane_size;
1356 	struct dc_tiling_info tiling_info;
1357 
1358 	struct dc_plane_dcc_param dcc;
1359 
1360 	struct dc_gamma gamma_correction;
1361 	struct dc_transfer_func in_transfer_func;
1362 	struct dc_bias_and_scale bias_and_scale;
1363 	struct dc_csc_transform input_csc_color_matrix;
1364 	struct fixed31_32 coeff_reduction_factor;
1365 	struct fixed31_32 hdr_mult;
1366 	struct colorspace_transform gamut_remap_matrix;
1367 
1368 	// TODO: No longer used, remove
1369 	struct dc_hdr_static_metadata hdr_static_ctx;
1370 
1371 	enum dc_color_space color_space;
1372 
1373 	struct dc_3dlut lut3d_func;
1374 	struct dc_transfer_func in_shaper_func;
1375 	struct dc_transfer_func blend_tf;
1376 
1377 	struct dc_transfer_func *gamcor_tf;
1378 	enum surface_pixel_format format;
1379 	enum dc_rotation_angle rotation;
1380 	enum plane_stereo_format stereo_format;
1381 
1382 	bool is_tiling_rotated;
1383 	bool per_pixel_alpha;
1384 	bool pre_multiplied_alpha;
1385 	bool global_alpha;
1386 	int  global_alpha_value;
1387 	bool visible;
1388 	bool flip_immediate;
1389 	bool horizontal_mirror;
1390 	int layer_index;
1391 
1392 	union surface_update_flags update_flags;
1393 	bool flip_int_enabled;
1394 	bool skip_manual_trigger;
1395 
1396 	/* private to DC core */
1397 	struct dc_plane_status status;
1398 	struct dc_context *ctx;
1399 
1400 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1401 	bool force_full_update;
1402 
1403 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1404 
1405 	/* private to dc_surface.c */
1406 	enum dc_irq_source irq_source;
1407 	struct kref refcount;
1408 	struct tg_color visual_confirm_color;
1409 
1410 	bool is_statically_allocated;
1411 	enum chroma_cositing cositing;
1412 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1413 	bool mcm_lut1d_enable;
1414 	struct dc_cm2_func_luts mcm_luts;
1415 	bool lut_bank_a;
1416 	enum mpcc_movable_cm_location mcm_location;
1417 	struct dc_csc_transform cursor_csc_color_matrix;
1418 	bool adaptive_sharpness_en;
1419 	int adaptive_sharpness_policy;
1420 	int sharpness_level;
1421 	enum linear_light_scaling linear_light_scaling;
1422 	unsigned int sdr_white_level_nits;
1423 };
1424 
1425 struct dc_plane_info {
1426 	struct plane_size plane_size;
1427 	struct dc_tiling_info tiling_info;
1428 	struct dc_plane_dcc_param dcc;
1429 	enum surface_pixel_format format;
1430 	enum dc_rotation_angle rotation;
1431 	enum plane_stereo_format stereo_format;
1432 	enum dc_color_space color_space;
1433 	bool horizontal_mirror;
1434 	bool visible;
1435 	bool per_pixel_alpha;
1436 	bool pre_multiplied_alpha;
1437 	bool global_alpha;
1438 	int  global_alpha_value;
1439 	bool input_csc_enabled;
1440 	int layer_index;
1441 	enum chroma_cositing cositing;
1442 };
1443 
1444 #include "dc_stream.h"
1445 
1446 struct dc_scratch_space {
1447 	/* used to temporarily backup plane states of a stream during
1448 	 * dc update. The reason is that plane states are overwritten
1449 	 * with surface updates in dc update. Once they are overwritten
1450 	 * current state is no longer valid. We want to temporarily
1451 	 * store current value in plane states so we can still recover
1452 	 * a valid current state during dc update.
1453 	 */
1454 	struct dc_plane_state plane_states[MAX_SURFACES];
1455 
1456 	struct dc_stream_state stream_state;
1457 };
1458 
1459 /*
1460  * A link contains one or more sinks and their connected status.
1461  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1462  */
1463  struct dc_link {
1464 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1465 	unsigned int sink_count;
1466 	struct dc_sink *local_sink;
1467 	unsigned int link_index;
1468 	enum dc_connection_type type;
1469 	enum signal_type connector_signal;
1470 	enum dc_irq_source irq_source_hpd;
1471 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1472 	enum dc_irq_source irq_source_read_request;/* Read Request */
1473 
1474 	bool is_hpd_filter_disabled;
1475 	bool dp_ss_off;
1476 
1477 	/**
1478 	 * @link_state_valid:
1479 	 *
1480 	 * If there is no link and local sink, this variable should be set to
1481 	 * false. Otherwise, it should be set to true; usually, the function
1482 	 * core_link_enable_stream sets this field to true.
1483 	 */
1484 	bool link_state_valid;
1485 	bool aux_access_disabled;
1486 	bool sync_lt_in_progress;
1487 	bool skip_stream_reenable;
1488 	bool is_internal_display;
1489 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1490 	bool is_dig_mapping_flexible;
1491 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1492 	bool is_hpd_pending; /* Indicates a new received hpd */
1493 
1494 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1495 	 * for every link training. This is incompatible with DP LL compliance automation,
1496 	 * which expects the same link settings to be used every retry on a link loss.
1497 	 * This flag is used to skip the fallback when link loss occurs during automation.
1498 	 */
1499 	bool skip_fallback_on_link_loss;
1500 
1501 	bool edp_sink_present;
1502 
1503 	struct dp_trace dp_trace;
1504 
1505 	/* caps is the same as reported_link_cap. link_traing use
1506 	 * reported_link_cap. Will clean up.  TODO
1507 	 */
1508 	struct dc_link_settings reported_link_cap;
1509 	struct dc_link_settings verified_link_cap;
1510 	struct dc_link_settings cur_link_settings;
1511 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1512 	struct dc_link_settings preferred_link_setting;
1513 	/* preferred_training_settings are override values that
1514 	 * come from DM. DM is responsible for the memory
1515 	 * management of the override pointers.
1516 	 */
1517 	struct dc_link_training_overrides preferred_training_settings;
1518 	struct dp_audio_test_data audio_test_data;
1519 
1520 	uint8_t ddc_hw_inst;
1521 
1522 	uint8_t hpd_src;
1523 
1524 	uint8_t link_enc_hw_inst;
1525 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1526 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1527 	 * object creation.
1528 	 */
1529 	enum engine_id eng_id;
1530 	enum engine_id dpia_preferred_eng_id;
1531 
1532 	bool test_pattern_enabled;
1533 	/* Pending/Current test pattern are only used to perform and track
1534 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1535 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1536 	 * to perform specific lane adjust overrides before setting certain
1537 	 * PHY test patterns. In cases when lane adjust and set test pattern
1538 	 * calls are not performed atomically (i.e. performing link training),
1539 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1540 	 * and current_test_pattern will contain required context for any future
1541 	 * set pattern/set lane adjust to transition between override state(s).
1542 	 * */
1543 	enum dp_test_pattern current_test_pattern;
1544 	enum dp_test_pattern pending_test_pattern;
1545 
1546 	union compliance_test_state compliance_test_state;
1547 
1548 	void *priv;
1549 
1550 	struct ddc_service *ddc;
1551 
1552 	enum dp_panel_mode panel_mode;
1553 	bool aux_mode;
1554 
1555 	/* Private to DC core */
1556 
1557 	const struct dc *dc;
1558 
1559 	struct dc_context *ctx;
1560 
1561 	struct panel_cntl *panel_cntl;
1562 	struct link_encoder *link_enc;
1563 	struct graphics_object_id link_id;
1564 	/* Endpoint type distinguishes display endpoints which do not have entries
1565 	 * in the BIOS connector table from those that do. Helps when tracking link
1566 	 * encoder to display endpoint assignments.
1567 	 */
1568 	enum display_endpoint_type ep_type;
1569 	union ddi_channel_mapping ddi_channel_mapping;
1570 	struct connector_device_tag_info device_tag;
1571 	struct dpcd_caps dpcd_caps;
1572 	uint32_t dongle_max_pix_clk;
1573 	unsigned short chip_caps;
1574 	unsigned int dpcd_sink_count;
1575 	struct hdcp_caps hdcp_caps;
1576 	enum edp_revision edp_revision;
1577 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1578 
1579 	struct psr_settings psr_settings;
1580 	struct replay_settings replay_settings;
1581 
1582 	/* Drive settings read from integrated info table */
1583 	struct dc_lane_settings bios_forced_drive_settings;
1584 
1585 	/* Vendor specific LTTPR workaround variables */
1586 	uint8_t vendor_specific_lttpr_link_rate_wa;
1587 	bool apply_vendor_specific_lttpr_link_rate_wa;
1588 
1589 	/* MST record stream using this link */
1590 	struct link_flags {
1591 		bool dp_keep_receiver_powered;
1592 		bool dp_skip_DID2;
1593 		bool dp_skip_reset_segment;
1594 		bool dp_skip_fs_144hz;
1595 		bool dp_mot_reset_segment;
1596 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1597 		bool dpia_mst_dsc_always_on;
1598 		/* Forced DPIA into TBT3 compatibility mode. */
1599 		bool dpia_forced_tbt3_mode;
1600 		bool dongle_mode_timing_override;
1601 		bool blank_stream_on_ocs_change;
1602 		bool read_dpcd204h_on_irq_hpd;
1603 		bool force_dp_ffe_preset;
1604 	} wa_flags;
1605 	union dc_dp_ffe_preset forced_dp_ffe_preset;
1606 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1607 
1608 	struct dc_link_status link_status;
1609 	struct dprx_states dprx_states;
1610 
1611 	struct gpio *hpd_gpio;
1612 	enum dc_link_fec_state fec_state;
1613 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1614 
1615 	struct dc_panel_config panel_config;
1616 	struct phy_state phy_state;
1617 	uint32_t phy_transition_bitmask;
1618 	// BW ALLOCATON USB4 ONLY
1619 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1620 	bool skip_implict_edp_power_control;
1621 	enum backlight_control_type backlight_control_type;
1622 };
1623 
1624 struct dc {
1625 	struct dc_debug_options debug;
1626 	struct dc_versions versions;
1627 	struct dc_caps caps;
1628 	struct dc_cap_funcs cap_funcs;
1629 	struct dc_config config;
1630 	struct dc_bounding_box_overrides bb_overrides;
1631 	struct dc_bug_wa work_arounds;
1632 	struct dc_context *ctx;
1633 	struct dc_phy_addr_space_config vm_pa_config;
1634 
1635 	uint8_t link_count;
1636 	struct dc_link *links[MAX_LINKS];
1637 	struct link_service *link_srv;
1638 
1639 	struct dc_state *current_state;
1640 	struct resource_pool *res_pool;
1641 
1642 	struct clk_mgr *clk_mgr;
1643 
1644 	/* Display Engine Clock levels */
1645 	struct dm_pp_clock_levels sclk_lvls;
1646 
1647 	/* Inputs into BW and WM calculations. */
1648 	struct bw_calcs_dceip *bw_dceip;
1649 	struct bw_calcs_vbios *bw_vbios;
1650 	struct dcn_soc_bounding_box *dcn_soc;
1651 	struct dcn_ip_params *dcn_ip;
1652 	struct display_mode_lib dml;
1653 
1654 	/* HW functions */
1655 	struct hw_sequencer_funcs hwss;
1656 	struct dce_hwseq *hwseq;
1657 
1658 	/* Require to optimize clocks and bandwidth for added/removed planes */
1659 	bool optimized_required;
1660 	bool wm_optimized_required;
1661 	bool idle_optimizations_allowed;
1662 	bool enable_c20_dtm_b0;
1663 
1664 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1665 
1666 	/* FBC compressor */
1667 	struct compressor *fbc_compressor;
1668 
1669 	struct dc_debug_data debug_data;
1670 	struct dpcd_vendor_signature vendor_signature;
1671 
1672 	const char *build_id;
1673 	struct vm_helper *vm_helper;
1674 
1675 	uint32_t *dcn_reg_offsets;
1676 	uint32_t *nbio_reg_offsets;
1677 	uint32_t *clk_reg_offsets;
1678 
1679 	/* Scratch memory */
1680 	struct {
1681 		struct {
1682 			/*
1683 			 * For matching clock_limits table in driver with table
1684 			 * from PMFW.
1685 			 */
1686 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1687 		} update_bw_bounding_box;
1688 		struct dc_scratch_space current_state;
1689 		struct dc_scratch_space new_state;
1690 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1691 		struct dc_link temp_link;
1692 		bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */
1693 	} scratch;
1694 
1695 	struct dml2_configuration_options dml2_options;
1696 	struct dml2_configuration_options dml2_tmp;
1697 	enum dc_acpi_cm_power_state power_state;
1698 
1699 };
1700 
1701 struct dc_scaling_info {
1702 	struct rect src_rect;
1703 	struct rect dst_rect;
1704 	struct rect clip_rect;
1705 	struct scaling_taps scaling_quality;
1706 };
1707 
1708 struct dc_fast_update {
1709 	const struct dc_flip_addrs *flip_addr;
1710 	const struct dc_gamma *gamma;
1711 	const struct colorspace_transform *gamut_remap_matrix;
1712 	const struct dc_csc_transform *input_csc_color_matrix;
1713 	const struct fixed31_32 *coeff_reduction_factor;
1714 	struct dc_transfer_func *out_transfer_func;
1715 	struct dc_csc_transform *output_csc_transform;
1716 	const struct dc_csc_transform *cursor_csc_color_matrix;
1717 };
1718 
1719 struct dc_surface_update {
1720 	struct dc_plane_state *surface;
1721 
1722 	/* isr safe update parameters.  null means no updates */
1723 	const struct dc_flip_addrs *flip_addr;
1724 	const struct dc_plane_info *plane_info;
1725 	const struct dc_scaling_info *scaling_info;
1726 	struct fixed31_32 hdr_mult;
1727 	/* following updates require alloc/sleep/spin that is not isr safe,
1728 	 * null means no updates
1729 	 */
1730 	const struct dc_gamma *gamma;
1731 	const struct dc_transfer_func *in_transfer_func;
1732 
1733 	const struct dc_csc_transform *input_csc_color_matrix;
1734 	const struct fixed31_32 *coeff_reduction_factor;
1735 	const struct dc_transfer_func *func_shaper;
1736 	const struct dc_3dlut *lut3d_func;
1737 	const struct dc_transfer_func *blend_tf;
1738 	const struct colorspace_transform *gamut_remap_matrix;
1739 	/*
1740 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1741 	 *
1742 	 * change cm2_params.component_settings: Full update
1743 	 * change cm2_params.cm2_luts: Fast update
1744 	 */
1745 	const struct dc_cm2_parameters *cm2_params;
1746 	const struct dc_csc_transform *cursor_csc_color_matrix;
1747 	unsigned int sdr_white_level_nits;
1748 	struct dc_bias_and_scale bias_and_scale;
1749 };
1750 
1751 /*
1752  * Create a new surface with default parameters;
1753  */
1754 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1755 void dc_gamma_release(struct dc_gamma **dc_gamma);
1756 struct dc_gamma *dc_create_gamma(void);
1757 
1758 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1759 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1760 struct dc_transfer_func *dc_create_transfer_func(void);
1761 
1762 struct dc_3dlut *dc_create_3dlut_func(void);
1763 void dc_3dlut_func_release(struct dc_3dlut *lut);
1764 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1765 
1766 void dc_post_update_surfaces_to_stream(
1767 		struct dc *dc);
1768 
1769 #include "dc_stream.h"
1770 
1771 /**
1772  * struct dc_validation_set - Struct to store surface/stream associations for validation
1773  */
1774 struct dc_validation_set {
1775 	/**
1776 	 * @stream: Stream state properties
1777 	 */
1778 	struct dc_stream_state *stream;
1779 
1780 	/**
1781 	 * @plane_states: Surface state
1782 	 */
1783 	struct dc_plane_state *plane_states[MAX_SURFACES];
1784 
1785 	/**
1786 	 * @plane_count: Total of active planes
1787 	 */
1788 	uint8_t plane_count;
1789 };
1790 
1791 bool dc_validate_boot_timing(const struct dc *dc,
1792 				const struct dc_sink *sink,
1793 				struct dc_crtc_timing *crtc_timing);
1794 
1795 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1796 
1797 enum dc_status dc_validate_with_context(struct dc *dc,
1798 					const struct dc_validation_set set[],
1799 					int set_count,
1800 					struct dc_state *context,
1801 					bool fast_validate);
1802 
1803 bool dc_set_generic_gpio_for_stereo(bool enable,
1804 		struct gpio_service *gpio_service);
1805 
1806 /*
1807  * fast_validate: we return after determining if we can support the new state,
1808  * but before we populate the programming info
1809  */
1810 enum dc_status dc_validate_global_state(
1811 		struct dc *dc,
1812 		struct dc_state *new_ctx,
1813 		bool fast_validate);
1814 
1815 bool dc_acquire_release_mpc_3dlut(
1816 		struct dc *dc, bool acquire,
1817 		struct dc_stream_state *stream,
1818 		struct dc_3dlut **lut,
1819 		struct dc_transfer_func **shaper);
1820 
1821 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1822 void get_audio_check(struct audio_info *aud_modes,
1823 	struct audio_check *aud_chk);
1824 
1825 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count);
1826 void populate_fast_updates(struct dc_fast_update *fast_update,
1827 		struct dc_surface_update *srf_updates,
1828 		int surface_count,
1829 		struct dc_stream_update *stream_update);
1830 /*
1831  * Set up streams and links associated to drive sinks
1832  * The streams parameter is an absolute set of all active streams.
1833  *
1834  * After this call:
1835  *   Phy, Encoder, Timing Generator are programmed and enabled.
1836  *   New streams are enabled with blank stream; no memory read.
1837  */
1838 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1839 
1840 
1841 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1842 		struct dc_stream_state *stream,
1843 		int mpcc_inst);
1844 
1845 
1846 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1847 
1848 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1849 
1850 /* The function returns minimum bandwidth required to drive a given timing
1851  * return - minimum required timing bandwidth in kbps.
1852  */
1853 uint32_t dc_bandwidth_in_kbps_from_timing(
1854 		const struct dc_crtc_timing *timing,
1855 		const enum dc_link_encoding_format link_encoding);
1856 
1857 /* Link Interfaces */
1858 /* Return an enumerated dc_link.
1859  * dc_link order is constant and determined at
1860  * boot time.  They cannot be created or destroyed.
1861  * Use dc_get_caps() to get number of links.
1862  */
1863 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1864 
1865 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1866 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1867 		const struct dc_link *link,
1868 		unsigned int *inst_out);
1869 
1870 /* Return an array of link pointers to edp links. */
1871 void dc_get_edp_links(const struct dc *dc,
1872 		struct dc_link **edp_links,
1873 		int *edp_num);
1874 
1875 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1876 				 bool powerOn);
1877 
1878 /* The function initiates detection handshake over the given link. It first
1879  * determines if there are display connections over the link. If so it initiates
1880  * detection protocols supported by the connected receiver device. The function
1881  * contains protocol specific handshake sequences which are sometimes mandatory
1882  * to establish a proper connection between TX and RX. So it is always
1883  * recommended to call this function as the first link operation upon HPD event
1884  * or power up event. Upon completion, the function will update link structure
1885  * in place based on latest RX capabilities. The function may also cause dpms
1886  * to be reset to off for all currently enabled streams to the link. It is DM's
1887  * responsibility to serialize detection and DPMS updates.
1888  *
1889  * @reason - Indicate which event triggers this detection. dc may customize
1890  * detection flow depending on the triggering events.
1891  * return false - if detection is not fully completed. This could happen when
1892  * there is an unrecoverable error during detection or detection is partially
1893  * completed (detection has been delegated to dm mst manager ie.
1894  * link->connection_type == dc_connection_mst_branch when returning false).
1895  * return true - detection is completed, link has been fully updated with latest
1896  * detection result.
1897  */
1898 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1899 
1900 struct dc_sink_init_data;
1901 
1902 /* When link connection type is dc_connection_mst_branch, remote sink can be
1903  * added to the link. The interface creates a remote sink and associates it with
1904  * current link. The sink will be retained by link until remove remote sink is
1905  * called.
1906  *
1907  * @dc_link - link the remote sink will be added to.
1908  * @edid - byte array of EDID raw data.
1909  * @len - size of the edid in byte
1910  * @init_data -
1911  */
1912 struct dc_sink *dc_link_add_remote_sink(
1913 		struct dc_link *dc_link,
1914 		const uint8_t *edid,
1915 		int len,
1916 		struct dc_sink_init_data *init_data);
1917 
1918 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1919  * @link - link the sink should be removed from
1920  * @sink - sink to be removed.
1921  */
1922 void dc_link_remove_remote_sink(
1923 	struct dc_link *link,
1924 	struct dc_sink *sink);
1925 
1926 /* Enable HPD interrupt handler for a given link */
1927 void dc_link_enable_hpd(const struct dc_link *link);
1928 
1929 /* Disable HPD interrupt handler for a given link */
1930 void dc_link_disable_hpd(const struct dc_link *link);
1931 
1932 /* determine if there is a sink connected to the link
1933  *
1934  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1935  * return - false if an unexpected error occurs, true otherwise.
1936  *
1937  * NOTE: This function doesn't detect downstream sink connections i.e
1938  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1939  * return dc_connection_single if the branch device is connected despite of
1940  * downstream sink's connection status.
1941  */
1942 bool dc_link_detect_connection_type(struct dc_link *link,
1943 		enum dc_connection_type *type);
1944 
1945 /* query current hpd pin value
1946  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1947  *
1948  */
1949 bool dc_link_get_hpd_state(struct dc_link *link);
1950 
1951 /* Getter for cached link status from given link */
1952 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1953 
1954 /* enable/disable hardware HPD filter.
1955  *
1956  * @link - The link the HPD pin is associated with.
1957  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1958  * handler once after no HPD change has been detected within dc default HPD
1959  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1960  * pulses within default HPD interval, no HPD event will be received until HPD
1961  * toggles have stopped. Then HPD event will be queued to irq handler once after
1962  * dc default HPD filtering interval since last HPD event.
1963  *
1964  * @enable = false - disable hardware HPD filter. HPD event will be queued
1965  * immediately to irq handler after no HPD change has been detected within
1966  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1967  */
1968 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1969 
1970 /* submit i2c read/write payloads through ddc channel
1971  * @link_index - index to a link with ddc in i2c mode
1972  * @cmd - i2c command structure
1973  * return - true if success, false otherwise.
1974  */
1975 bool dc_submit_i2c(
1976 		struct dc *dc,
1977 		uint32_t link_index,
1978 		struct i2c_command *cmd);
1979 
1980 /* submit i2c read/write payloads through oem channel
1981  * @link_index - index to a link with ddc in i2c mode
1982  * @cmd - i2c command structure
1983  * return - true if success, false otherwise.
1984  */
1985 bool dc_submit_i2c_oem(
1986 		struct dc *dc,
1987 		struct i2c_command *cmd);
1988 
1989 enum aux_return_code_type;
1990 /* Attempt to transfer the given aux payload. This function does not perform
1991  * retries or handle error states. The reply is returned in the payload->reply
1992  * and the result through operation_result. Returns the number of bytes
1993  * transferred,or -1 on a failure.
1994  */
1995 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1996 		struct aux_payload *payload,
1997 		enum aux_return_code_type *operation_result);
1998 
1999 struct ddc_service *
2000 dc_get_oem_i2c_device(struct dc *dc);
2001 
2002 bool dc_is_oem_i2c_device_present(
2003 	struct dc *dc,
2004 	size_t slave_address
2005 );
2006 
2007 /* return true if the connected receiver supports the hdcp version */
2008 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
2009 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
2010 
2011 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
2012  *
2013  * TODO - When defer_handling is true the function will have a different purpose.
2014  * It no longer does complete hpd rx irq handling. We should create a separate
2015  * interface specifically for this case.
2016  *
2017  * Return:
2018  * true - Downstream port status changed. DM should call DC to do the
2019  * detection.
2020  * false - no change in Downstream port status. No further action required
2021  * from DM.
2022  */
2023 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
2024 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
2025 		bool defer_handling, bool *has_left_work);
2026 /* handle DP specs define test automation sequence*/
2027 void dc_link_dp_handle_automated_test(struct dc_link *link);
2028 
2029 /* handle DP Link loss sequence and try to recover RX link loss with best
2030  * effort
2031  */
2032 void dc_link_dp_handle_link_loss(struct dc_link *link);
2033 
2034 /* Determine if hpd rx irq should be handled or ignored
2035  * return true - hpd rx irq should be handled.
2036  * return false - it is safe to ignore hpd rx irq event
2037  */
2038 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
2039 
2040 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
2041  * @link - link the hpd irq data associated with
2042  * @hpd_irq_dpcd_data - input hpd irq data
2043  * return - true if hpd irq data indicates a link lost
2044  */
2045 bool dc_link_check_link_loss_status(struct dc_link *link,
2046 		union hpd_irq_data *hpd_irq_dpcd_data);
2047 
2048 /* Read hpd rx irq data from a given link
2049  * @link - link where the hpd irq data should be read from
2050  * @irq_data - output hpd irq data
2051  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
2052  * read has failed.
2053  */
2054 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
2055 	struct dc_link *link,
2056 	union hpd_irq_data *irq_data);
2057 
2058 /* The function clears recorded DP RX states in the link. DM should call this
2059  * function when it is resuming from S3 power state to previously connected links.
2060  *
2061  * TODO - in the future we should consider to expand link resume interface to
2062  * support clearing previous rx states. So we don't have to rely on dm to call
2063  * this interface explicitly.
2064  */
2065 void dc_link_clear_dprx_states(struct dc_link *link);
2066 
2067 /* Destruct the mst topology of the link and reset the allocated payload table
2068  *
2069  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
2070  * still wants to reset MST topology on an unplug event */
2071 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
2072 
2073 /* The function calculates effective DP link bandwidth when a given link is
2074  * using the given link settings.
2075  *
2076  * return - total effective link bandwidth in kbps.
2077  */
2078 uint32_t dc_link_bandwidth_kbps(
2079 	const struct dc_link *link,
2080 	const struct dc_link_settings *link_setting);
2081 
2082 struct dp_audio_bandwidth_params {
2083 	const struct dc_crtc_timing *crtc_timing;
2084 	enum dp_link_encoding link_encoding;
2085 	uint32_t channel_count;
2086 	uint32_t sample_rate_hz;
2087 };
2088 
2089 /* The function calculates the minimum size of hblank (in bytes) needed to
2090  * support the specified channel count and sample rate combination, given the
2091  * link encoding and timing to be used. This calculation is not supported
2092  * for 8b/10b SST.
2093  *
2094  * return - min hblank size in bytes, 0 if 8b/10b SST.
2095  */
2096 uint32_t dc_link_required_hblank_size_bytes(
2097 	const struct dc_link *link,
2098 	struct dp_audio_bandwidth_params *audio_params);
2099 
2100 /* The function takes a snapshot of current link resource allocation state
2101  * @dc: pointer to dc of the dm calling this
2102  * @map: a dc link resource snapshot defined internally to dc.
2103  *
2104  * DM needs to capture a snapshot of current link resource allocation mapping
2105  * and store it in its persistent storage.
2106  *
2107  * Some of the link resource is using first come first serve policy.
2108  * The allocation mapping depends on original hotplug order. This information
2109  * is lost after driver is loaded next time. The snapshot is used in order to
2110  * restore link resource to its previous state so user will get consistent
2111  * link capability allocation across reboot.
2112  *
2113  */
2114 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
2115 
2116 /* This function restores link resource allocation state from a snapshot
2117  * @dc: pointer to dc of the dm calling this
2118  * @map: a dc link resource snapshot defined internally to dc.
2119  *
2120  * DM needs to call this function after initial link detection on boot and
2121  * before first commit streams to restore link resource allocation state
2122  * from previous boot session.
2123  *
2124  * Some of the link resource is using first come first serve policy.
2125  * The allocation mapping depends on original hotplug order. This information
2126  * is lost after driver is loaded next time. The snapshot is used in order to
2127  * restore link resource to its previous state so user will get consistent
2128  * link capability allocation across reboot.
2129  *
2130  */
2131 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2132 
2133 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2134  * interface i.e stream_update->dsc_config
2135  */
2136 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2137 
2138 /* translate a raw link rate data to bandwidth in kbps */
2139 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2140 
2141 /* determine the optimal bandwidth given link and required bw.
2142  * @link - current detected link
2143  * @req_bw - requested bandwidth in kbps
2144  * @link_settings - returned most optimal link settings that can fit the
2145  * requested bandwidth
2146  * return - false if link can't support requested bandwidth, true if link
2147  * settings is found.
2148  */
2149 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2150 		struct dc_link_settings *link_settings,
2151 		uint32_t req_bw);
2152 
2153 /* return the max dp link settings can be driven by the link without considering
2154  * connected RX device and its capability
2155  */
2156 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2157 		struct dc_link_settings *max_link_enc_cap);
2158 
2159 /* determine when the link is driving MST mode, what DP link channel coding
2160  * format will be used. The decision will remain unchanged until next HPD event.
2161  *
2162  * @link -  a link with DP RX connection
2163  * return - if stream is committed to this link with MST signal type, type of
2164  * channel coding format dc will choose.
2165  */
2166 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2167 		const struct dc_link *link);
2168 
2169 /* get max dp link settings the link can enable with all things considered. (i.e
2170  * TX/RX/Cable capabilities and dp override policies.
2171  *
2172  * @link - a link with DP RX connection
2173  * return - max dp link settings the link can enable.
2174  *
2175  */
2176 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2177 
2178 /* Get the highest encoding format that the link supports; highest meaning the
2179  * encoding format which supports the maximum bandwidth.
2180  *
2181  * @link - a link with DP RX connection
2182  * return - highest encoding format link supports.
2183  */
2184 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2185 
2186 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2187  * to a link with dp connector signal type.
2188  * @link - a link with dp connector signal type
2189  * return - true if connected, false otherwise
2190  */
2191 bool dc_link_is_dp_sink_present(struct dc_link *link);
2192 
2193 /* Force DP lane settings update to main-link video signal and notify the change
2194  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2195  * tuning purpose. The interface assumes link has already been enabled with DP
2196  * signal.
2197  *
2198  * @lt_settings - a container structure with desired hw_lane_settings
2199  */
2200 void dc_link_set_drive_settings(struct dc *dc,
2201 				struct link_training_settings *lt_settings,
2202 				struct dc_link *link);
2203 
2204 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2205  * test or debugging purpose. The test pattern will remain until next un-plug.
2206  *
2207  * @link - active link with DP signal output enabled.
2208  * @test_pattern - desired test pattern to output.
2209  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2210  * @test_pattern_color_space - for video test pattern choose a desired color
2211  * space.
2212  * @p_link_settings - For PHY pattern choose a desired link settings
2213  * @p_custom_pattern - some test pattern will require a custom input to
2214  * customize some pattern details. Otherwise keep it to NULL.
2215  * @cust_pattern_size - size of the custom pattern input.
2216  *
2217  */
2218 bool dc_link_dp_set_test_pattern(
2219 	struct dc_link *link,
2220 	enum dp_test_pattern test_pattern,
2221 	enum dp_test_pattern_color_space test_pattern_color_space,
2222 	const struct link_training_settings *p_link_settings,
2223 	const unsigned char *p_custom_pattern,
2224 	unsigned int cust_pattern_size);
2225 
2226 /* Force DP link settings to always use a specific value until reboot to a
2227  * specific link. If link has already been enabled, the interface will also
2228  * switch to desired link settings immediately. This is a debug interface to
2229  * generic dp issue trouble shooting.
2230  */
2231 void dc_link_set_preferred_link_settings(struct dc *dc,
2232 		struct dc_link_settings *link_setting,
2233 		struct dc_link *link);
2234 
2235 /* Force DP link to customize a specific link training behavior by overriding to
2236  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2237  * display specific link training issues or apply some display specific
2238  * workaround in link training.
2239  *
2240  * @link_settings - if not NULL, force preferred link settings to the link.
2241  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2242  * will apply this particular override in future link training. If NULL is
2243  * passed in, dc resets previous overrides.
2244  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2245  * training settings.
2246  */
2247 void dc_link_set_preferred_training_settings(struct dc *dc,
2248 		struct dc_link_settings *link_setting,
2249 		struct dc_link_training_overrides *lt_overrides,
2250 		struct dc_link *link,
2251 		bool skip_immediate_retrain);
2252 
2253 /* return - true if FEC is supported with connected DP RX, false otherwise */
2254 bool dc_link_is_fec_supported(const struct dc_link *link);
2255 
2256 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2257  * link enablement.
2258  * return - true if FEC should be enabled, false otherwise.
2259  */
2260 bool dc_link_should_enable_fec(const struct dc_link *link);
2261 
2262 /* determine lttpr mode the current link should be enabled with a specific link
2263  * settings.
2264  */
2265 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2266 		struct dc_link_settings *link_setting);
2267 
2268 /* Force DP RX to update its power state.
2269  * NOTE: this interface doesn't update dp main-link. Calling this function will
2270  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2271  * RX power state back upon finish DM specific execution requiring DP RX in a
2272  * specific power state.
2273  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2274  * state.
2275  */
2276 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2277 
2278 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2279  * current value read from extended receiver cap from 02200h - 0220Fh.
2280  * Some DP RX has problems of providing accurate DP receiver caps from extended
2281  * field, this interface is a workaround to revert link back to use base caps.
2282  */
2283 void dc_link_overwrite_extended_receiver_cap(
2284 		struct dc_link *link);
2285 
2286 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2287 		bool wait_for_hpd);
2288 
2289 /* Set backlight level of an embedded panel (eDP, LVDS).
2290  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2291  * and 16 bit fractional, where 1.0 is max backlight value.
2292  */
2293 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2294 		struct set_backlight_level_params *backlight_level_params);
2295 
2296 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2297 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2298 		bool isHDR,
2299 		uint32_t backlight_millinits,
2300 		uint32_t transition_time_in_ms);
2301 
2302 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2303 		uint32_t *backlight_millinits,
2304 		uint32_t *backlight_millinits_peak);
2305 
2306 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2307 
2308 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2309 
2310 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2311 		bool wait, bool force_static, const unsigned int *power_opts);
2312 
2313 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2314 
2315 bool dc_link_setup_psr(struct dc_link *dc_link,
2316 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2317 		struct psr_context *psr_context);
2318 
2319 /*
2320  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2321  *
2322  * @link: pointer to the dc_link struct instance
2323  * @enable: enable(active) or disable(inactive) replay
2324  * @wait: state transition need to wait the active set completed.
2325  * @force_static: force disable(inactive) the replay
2326  * @power_opts: set power optimazation parameters to DMUB.
2327  *
2328  * return: allow Replay active will return true, else will return false.
2329  */
2330 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2331 		bool wait, bool force_static, const unsigned int *power_opts);
2332 
2333 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2334 
2335 /* On eDP links this function call will stall until T12 has elapsed.
2336  * If the panel is not in power off state, this function will return
2337  * immediately.
2338  */
2339 bool dc_link_wait_for_t12(struct dc_link *link);
2340 
2341 /* Determine if dp trace has been initialized to reflect upto date result *
2342  * return - true if trace is initialized and has valid data. False dp trace
2343  * doesn't have valid result.
2344  */
2345 bool dc_dp_trace_is_initialized(struct dc_link *link);
2346 
2347 /* Query a dp trace flag to indicate if the current dp trace data has been
2348  * logged before
2349  */
2350 bool dc_dp_trace_is_logged(struct dc_link *link,
2351 		bool in_detection);
2352 
2353 /* Set dp trace flag to indicate whether DM has already logged the current dp
2354  * trace data. DM can set is_logged to true upon logging and check
2355  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2356  */
2357 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2358 		bool in_detection,
2359 		bool is_logged);
2360 
2361 /* Obtain driver time stamp for last dp link training end. The time stamp is
2362  * formatted based on dm_get_timestamp DM function.
2363  * @in_detection - true to get link training end time stamp of last link
2364  * training in detection sequence. false to get link training end time stamp
2365  * of last link training in commit (dpms) sequence
2366  */
2367 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2368 		bool in_detection);
2369 
2370 /* Get how many link training attempts dc has done with latest sequence.
2371  * @in_detection - true to get link training count of last link
2372  * training in detection sequence. false to get link training count of last link
2373  * training in commit (dpms) sequence
2374  */
2375 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2376 		bool in_detection);
2377 
2378 /* Get how many link loss has happened since last link training attempts */
2379 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2380 
2381 /*
2382  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2383  */
2384 /*
2385  * Send a request from DP-Tx requesting to allocate BW remotely after
2386  * allocating it locally. This will get processed by CM and a CB function
2387  * will be called.
2388  *
2389  * @link: pointer to the dc_link struct instance
2390  * @req_bw: The requested bw in Kbyte to allocated
2391  *
2392  * return: none
2393  */
2394 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2395 
2396 /*
2397  * Handle the USB4 BW Allocation related functionality here:
2398  * Plug => Try to allocate max bw from timing parameters supported by the sink
2399  * Unplug => de-allocate bw
2400  *
2401  * @link: pointer to the dc_link struct instance
2402  * @peak_bw: Peak bw used by the link/sink
2403  *
2404  */
2405 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2406 		struct dc_link *link, int peak_bw);
2407 
2408 /*
2409  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2410  * available BW for each host router
2411  *
2412  * @dc: pointer to dc struct
2413  * @stream: pointer to all possible streams
2414  * @count: number of valid DPIA streams
2415  *
2416  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2417  */
2418 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2419 		const unsigned int count);
2420 
2421 /* Sink Interfaces - A sink corresponds to a display output device */
2422 
2423 struct dc_container_id {
2424 	// 128bit GUID in binary form
2425 	unsigned char  guid[16];
2426 	// 8 byte port ID -> ELD.PortID
2427 	unsigned int   portId[2];
2428 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2429 	unsigned short manufacturerName;
2430 	// 2 byte product code -> ELD.ProductCode
2431 	unsigned short productCode;
2432 };
2433 
2434 
2435 struct dc_sink_dsc_caps {
2436 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2437 	// 'false' if they are sink's DSC caps
2438 	bool is_virtual_dpcd_dsc;
2439 	// 'true' if MST topology supports DSC passthrough for sink
2440 	// 'false' if MST topology does not support DSC passthrough
2441 	bool is_dsc_passthrough_supported;
2442 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2443 };
2444 
2445 struct dc_sink_hblank_expansion_caps {
2446 	// 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology),
2447 	// 'false' if they are sink's HBlank expansion caps
2448 	bool is_virtual_dpcd_hblank_expansion;
2449 	struct hblank_expansion_dpcd_caps dpcd_caps;
2450 };
2451 
2452 struct dc_sink_fec_caps {
2453 	bool is_rx_fec_supported;
2454 	bool is_topology_fec_supported;
2455 };
2456 
2457 struct scdc_caps {
2458 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2459 	union hdmi_scdc_device_id_data device_id;
2460 };
2461 
2462 /*
2463  * The sink structure contains EDID and other display device properties
2464  */
2465 struct dc_sink {
2466 	enum signal_type sink_signal;
2467 	struct dc_edid dc_edid; /* raw edid */
2468 	struct dc_edid_caps edid_caps; /* parse display caps */
2469 	struct dc_container_id *dc_container_id;
2470 	uint32_t dongle_max_pix_clk;
2471 	void *priv;
2472 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2473 	bool converter_disable_audio;
2474 
2475 	struct scdc_caps scdc_caps;
2476 	struct dc_sink_dsc_caps dsc_caps;
2477 	struct dc_sink_fec_caps fec_caps;
2478 	struct dc_sink_hblank_expansion_caps hblank_expansion_caps;
2479 
2480 	bool is_vsc_sdp_colorimetry_supported;
2481 
2482 	/* private to DC core */
2483 	struct dc_link *link;
2484 	struct dc_context *ctx;
2485 
2486 	uint32_t sink_id;
2487 
2488 	/* private to dc_sink.c */
2489 	// refcount must be the last member in dc_sink, since we want the
2490 	// sink structure to be logically cloneable up to (but not including)
2491 	// refcount
2492 	struct kref refcount;
2493 };
2494 
2495 void dc_sink_retain(struct dc_sink *sink);
2496 void dc_sink_release(struct dc_sink *sink);
2497 
2498 struct dc_sink_init_data {
2499 	enum signal_type sink_signal;
2500 	struct dc_link *link;
2501 	uint32_t dongle_max_pix_clk;
2502 	bool converter_disable_audio;
2503 };
2504 
2505 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2506 
2507 /* Newer interfaces  */
2508 struct dc_cursor {
2509 	struct dc_plane_address address;
2510 	struct dc_cursor_attributes attributes;
2511 };
2512 
2513 
2514 /* Interrupt interfaces */
2515 enum dc_irq_source dc_interrupt_to_irq_source(
2516 		struct dc *dc,
2517 		uint32_t src_id,
2518 		uint32_t ext_id);
2519 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2520 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2521 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2522 		struct dc *dc, uint32_t link_index);
2523 
2524 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2525 
2526 /* Power Interfaces */
2527 
2528 void dc_set_power_state(
2529 		struct dc *dc,
2530 		enum dc_acpi_cm_power_state power_state);
2531 void dc_resume(struct dc *dc);
2532 
2533 void dc_power_down_on_boot(struct dc *dc);
2534 
2535 /*
2536  * HDCP Interfaces
2537  */
2538 enum hdcp_message_status dc_process_hdcp_msg(
2539 		enum signal_type signal,
2540 		struct dc_link *link,
2541 		struct hdcp_protection_message *message_info);
2542 bool dc_is_dmcu_initialized(struct dc *dc);
2543 
2544 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2545 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2546 
2547 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2548 		unsigned int pitch,
2549 		unsigned int height,
2550 		enum surface_pixel_format format,
2551 		struct dc_cursor_attributes *cursor_attr);
2552 
2553 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2554 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2555 
2556 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2557 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2558 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2559 
2560 /* set min and max memory clock to lowest and highest DPM level, respectively */
2561 void dc_unlock_memory_clock_frequency(struct dc *dc);
2562 
2563 /* set min memory clock to the min required for current mode, max to maxDPM */
2564 void dc_lock_memory_clock_frequency(struct dc *dc);
2565 
2566 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2567 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2568 
2569 /* cleanup on driver unload */
2570 void dc_hardware_release(struct dc *dc);
2571 
2572 /* disables fw based mclk switch */
2573 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2574 
2575 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2576 
2577 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2578 
2579 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips);
2580 
2581 void dc_z10_restore(const struct dc *dc);
2582 void dc_z10_save_init(struct dc *dc);
2583 
2584 bool dc_is_dmub_outbox_supported(struct dc *dc);
2585 bool dc_enable_dmub_notifications(struct dc *dc);
2586 
2587 bool dc_abm_save_restore(
2588 		struct dc *dc,
2589 		struct dc_stream_state *stream,
2590 		struct abm_save_restore *pData);
2591 
2592 void dc_enable_dmub_outbox(struct dc *dc);
2593 
2594 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2595 				uint32_t link_index,
2596 				struct aux_payload *payload);
2597 
2598 /* Get dc link index from dpia port index */
2599 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2600 				uint8_t dpia_port_index);
2601 
2602 bool dc_process_dmub_set_config_async(struct dc *dc,
2603 				uint32_t link_index,
2604 				struct set_config_cmd_payload *payload,
2605 				struct dmub_notification *notify);
2606 
2607 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2608 				uint32_t link_index,
2609 				uint8_t mst_alloc_slots,
2610 				uint8_t *mst_slots_in_use);
2611 
2612 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps);
2613 
2614 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2615 				uint32_t hpd_int_enable);
2616 
2617 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2618 
2619 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2620 
2621 struct dc_power_profile {
2622 	int power_level; /* Lower is better */
2623 };
2624 
2625 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2626 
2627 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context);
2628 
2629 /* DSC Interfaces */
2630 #include "dc_dsc.h"
2631 
2632 void dc_get_visual_confirm_for_stream(
2633 	struct dc *dc,
2634 	struct dc_stream_state *stream_state,
2635 	struct tg_color *color);
2636 
2637 /* Disable acc mode Interfaces */
2638 void dc_disable_accelerated_mode(struct dc *dc);
2639 
2640 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2641 		       struct dc_stream_state *new_stream);
2642 
2643 bool dc_is_cursor_limit_pending(struct dc *dc);
2644 bool dc_can_clear_cursor_limit(struct dc *dc);
2645 
2646 #endif /* DC_INTERFACE_H_ */
2647