xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 6ac05ae5fff84866a56358740681869c3bc62af3)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 #include "spl/dc_spl_types.h"
50 
51 struct abm_save_restore;
52 
53 /* forward declaration */
54 struct aux_payload;
55 struct set_config_cmd_payload;
56 struct dmub_notification;
57 
58 #define DC_VER "3.2.284"
59 
60 #define MAX_SURFACES 3
61 #define MAX_PLANES 6
62 #define MAX_STREAMS 6
63 #define MIN_VIEWPORT_SIZE 12
64 #define MAX_NUM_EDP 2
65 
66 /* Display Core Interfaces */
67 struct dc_versions {
68 	const char *dc_ver;
69 	struct dmcu_version dmcu_version;
70 };
71 
72 enum dp_protocol_version {
73 	DP_VERSION_1_4 = 0,
74 	DP_VERSION_2_1,
75 	DP_VERSION_UNKNOWN,
76 };
77 
78 enum dc_plane_type {
79 	DC_PLANE_TYPE_INVALID,
80 	DC_PLANE_TYPE_DCE_RGB,
81 	DC_PLANE_TYPE_DCE_UNDERLAY,
82 	DC_PLANE_TYPE_DCN_UNIVERSAL,
83 };
84 
85 // Sizes defined as multiples of 64KB
86 enum det_size {
87 	DET_SIZE_DEFAULT = 0,
88 	DET_SIZE_192KB = 3,
89 	DET_SIZE_256KB = 4,
90 	DET_SIZE_320KB = 5,
91 	DET_SIZE_384KB = 6
92 };
93 
94 
95 struct dc_plane_cap {
96 	enum dc_plane_type type;
97 	uint32_t per_pixel_alpha : 1;
98 	struct {
99 		uint32_t argb8888 : 1;
100 		uint32_t nv12 : 1;
101 		uint32_t fp16 : 1;
102 		uint32_t p010 : 1;
103 		uint32_t ayuv : 1;
104 	} pixel_format_support;
105 	// max upscaling factor x1000
106 	// upscaling factors are always >= 1
107 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
108 	struct {
109 		uint32_t argb8888;
110 		uint32_t nv12;
111 		uint32_t fp16;
112 	} max_upscale_factor;
113 	// max downscale factor x1000
114 	// downscale factors are always <= 1
115 	// for example, 8K -> 1080p is 0.25, or 250 raw value
116 	struct {
117 		uint32_t argb8888;
118 		uint32_t nv12;
119 		uint32_t fp16;
120 	} max_downscale_factor;
121 	// minimal width/height
122 	uint32_t min_width;
123 	uint32_t min_height;
124 };
125 
126 /**
127  * DOC: color-management-caps
128  *
129  * **Color management caps (DPP and MPC)**
130  *
131  * Modules/color calculates various color operations which are translated to
132  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
133  * DCN1, every new generation comes with fairly major differences in color
134  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
135  * decide mapping to HW block based on logical capabilities.
136  */
137 
138 /**
139  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
140  * @srgb: RGB color space transfer func
141  * @bt2020: BT.2020 transfer func
142  * @gamma2_2: standard gamma
143  * @pq: perceptual quantizer transfer function
144  * @hlg: hybrid log–gamma transfer function
145  */
146 struct rom_curve_caps {
147 	uint16_t srgb : 1;
148 	uint16_t bt2020 : 1;
149 	uint16_t gamma2_2 : 1;
150 	uint16_t pq : 1;
151 	uint16_t hlg : 1;
152 };
153 
154 /**
155  * struct dpp_color_caps - color pipeline capabilities for display pipe and
156  * plane blocks
157  *
158  * @dcn_arch: all DCE generations treated the same
159  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
160  * just plain 256-entry lookup
161  * @icsc: input color space conversion
162  * @dgam_ram: programmable degamma LUT
163  * @post_csc: post color space conversion, before gamut remap
164  * @gamma_corr: degamma correction
165  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
166  * with MPC by setting mpc:shared_3d_lut flag
167  * @ogam_ram: programmable out/blend gamma LUT
168  * @ocsc: output color space conversion
169  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
170  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
171  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
172  *
173  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
174  */
175 struct dpp_color_caps {
176 	uint16_t dcn_arch : 1;
177 	uint16_t input_lut_shared : 1;
178 	uint16_t icsc : 1;
179 	uint16_t dgam_ram : 1;
180 	uint16_t post_csc : 1;
181 	uint16_t gamma_corr : 1;
182 	uint16_t hw_3d_lut : 1;
183 	uint16_t ogam_ram : 1;
184 	uint16_t ocsc : 1;
185 	uint16_t dgam_rom_for_yuv : 1;
186 	struct rom_curve_caps dgam_rom_caps;
187 	struct rom_curve_caps ogam_rom_caps;
188 };
189 
190 /**
191  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
192  * plane combined blocks
193  *
194  * @gamut_remap: color transformation matrix
195  * @ogam_ram: programmable out gamma LUT
196  * @ocsc: output color space conversion matrix
197  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
198  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
199  * instance
200  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
201  */
202 struct mpc_color_caps {
203 	uint16_t gamut_remap : 1;
204 	uint16_t ogam_ram : 1;
205 	uint16_t ocsc : 1;
206 	uint16_t num_3dluts : 3;
207 	uint16_t shared_3d_lut:1;
208 	struct rom_curve_caps ogam_rom_caps;
209 };
210 
211 /**
212  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
213  * @dpp: color pipes caps for DPP
214  * @mpc: color pipes caps for MPC
215  */
216 struct dc_color_caps {
217 	struct dpp_color_caps dpp;
218 	struct mpc_color_caps mpc;
219 };
220 
221 struct dc_dmub_caps {
222 	bool psr;
223 	bool mclk_sw;
224 	bool subvp_psr;
225 	bool gecc_enable;
226 	uint8_t fams_ver;
227 };
228 
229 struct dc_caps {
230 	uint32_t max_streams;
231 	uint32_t max_links;
232 	uint32_t max_audios;
233 	uint32_t max_slave_planes;
234 	uint32_t max_slave_yuv_planes;
235 	uint32_t max_slave_rgb_planes;
236 	uint32_t max_planes;
237 	uint32_t max_downscale_ratio;
238 	uint32_t i2c_speed_in_khz;
239 	uint32_t i2c_speed_in_khz_hdcp;
240 	uint32_t dmdata_alloc_size;
241 	unsigned int max_cursor_size;
242 	unsigned int max_video_width;
243 	/*
244 	 * max video plane width that can be safely assumed to be always
245 	 * supported by single DPP pipe.
246 	 */
247 	unsigned int max_optimizable_video_width;
248 	unsigned int min_horizontal_blanking_period;
249 	int linear_pitch_alignment;
250 	bool dcc_const_color;
251 	bool dynamic_audio;
252 	bool is_apu;
253 	bool dual_link_dvi;
254 	bool post_blend_color_processing;
255 	bool force_dp_tps4_for_cp2520;
256 	bool disable_dp_clk_share;
257 	bool psp_setup_panel_mode;
258 	bool extended_aux_timeout_support;
259 	bool dmcub_support;
260 	bool zstate_support;
261 	bool ips_support;
262 	uint32_t num_of_internal_disp;
263 	uint32_t max_dwb_htap;
264 	uint32_t max_dwb_vtap;
265 	enum dp_protocol_version max_dp_protocol_version;
266 	bool spdif_aud;
267 	unsigned int mall_size_per_mem_channel;
268 	unsigned int mall_size_total;
269 	unsigned int cursor_cache_size;
270 	struct dc_plane_cap planes[MAX_PLANES];
271 	struct dc_color_caps color;
272 	struct dc_dmub_caps dmub_caps;
273 	bool dp_hpo;
274 	bool dp_hdmi21_pcon_support;
275 	bool edp_dsc_support;
276 	bool vbios_lttpr_aware;
277 	bool vbios_lttpr_enable;
278 	uint32_t max_otg_num;
279 	uint32_t max_cab_allocation_bytes;
280 	uint32_t cache_line_size;
281 	uint32_t cache_num_ways;
282 	uint16_t subvp_fw_processing_delay_us;
283 	uint8_t subvp_drr_max_vblank_margin_us;
284 	uint16_t subvp_prefetch_end_to_mall_start_us;
285 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
286 	uint16_t subvp_pstate_allow_width_us;
287 	uint16_t subvp_vertical_int_margin_us;
288 	bool seamless_odm;
289 	uint32_t max_v_total;
290 	uint32_t max_disp_clock_khz_at_vmin;
291 	uint8_t subvp_drr_vblank_start_margin_us;
292 	bool cursor_not_scaled;
293 	bool dcmode_power_limits_present;
294 };
295 
296 struct dc_bug_wa {
297 	bool no_connect_phy_config;
298 	bool dedcn20_305_wa;
299 	bool skip_clock_update;
300 	bool lt_early_cr_pattern;
301 	struct {
302 		uint8_t uclk : 1;
303 		uint8_t fclk : 1;
304 		uint8_t dcfclk : 1;
305 		uint8_t dcfclk_ds: 1;
306 	} clock_update_disable_mask;
307 	//Customer Specific WAs
308 	uint32_t force_backlight_start_level;
309 };
310 struct dc_dcc_surface_param {
311 	struct dc_size surface_size;
312 	enum surface_pixel_format format;
313 	unsigned int plane0_pitch;
314 	struct dc_size plane1_size;
315 	unsigned int plane1_pitch;
316 	union {
317 		enum swizzle_mode_values swizzle_mode;
318 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
319 	};
320 	enum dc_scan_direction scan;
321 };
322 
323 struct dc_dcc_setting {
324 	unsigned int max_compressed_blk_size;
325 	unsigned int max_uncompressed_blk_size;
326 	bool independent_64b_blks;
327 	//These bitfields to be used starting with DCN 3.0
328 	struct {
329 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
330 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
331 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
332 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
333 	} dcc_controls;
334 };
335 
336 struct dc_surface_dcc_cap {
337 	union {
338 		struct {
339 			struct dc_dcc_setting rgb;
340 		} grph;
341 
342 		struct {
343 			struct dc_dcc_setting luma;
344 			struct dc_dcc_setting chroma;
345 		} video;
346 	};
347 
348 	bool capable;
349 	bool const_color_support;
350 };
351 
352 struct dc_static_screen_params {
353 	struct {
354 		bool force_trigger;
355 		bool cursor_update;
356 		bool surface_update;
357 		bool overlay_update;
358 	} triggers;
359 	unsigned int num_frames;
360 };
361 
362 
363 /* Surface update type is used by dc_update_surfaces_and_stream
364  * The update type is determined at the very beginning of the function based
365  * on parameters passed in and decides how much programming (or updating) is
366  * going to be done during the call.
367  *
368  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
369  * logical calculations or hardware register programming. This update MUST be
370  * ISR safe on windows. Currently fast update will only be used to flip surface
371  * address.
372  *
373  * UPDATE_TYPE_MED is used for slower updates which require significant hw
374  * re-programming however do not affect bandwidth consumption or clock
375  * requirements. At present, this is the level at which front end updates
376  * that do not require us to run bw_calcs happen. These are in/out transfer func
377  * updates, viewport offset changes, recout size changes and pixel depth changes.
378  * This update can be done at ISR, but we want to minimize how often this happens.
379  *
380  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
381  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
382  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
383  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
384  * a full update. This cannot be done at ISR level and should be a rare event.
385  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
386  * underscan we don't expect to see this call at all.
387  */
388 
389 enum surface_update_type {
390 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
391 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
392 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
393 };
394 
395 /* Forward declaration*/
396 struct dc;
397 struct dc_plane_state;
398 struct dc_state;
399 
400 struct dc_cap_funcs {
401 	bool (*get_dcc_compression_cap)(const struct dc *dc,
402 			const struct dc_dcc_surface_param *input,
403 			struct dc_surface_dcc_cap *output);
404 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
405 };
406 
407 struct link_training_settings;
408 
409 union allow_lttpr_non_transparent_mode {
410 	struct {
411 		bool DP1_4A : 1;
412 		bool DP2_0 : 1;
413 	} bits;
414 	unsigned char raw;
415 };
416 
417 /* Structure to hold configuration flags set by dm at dc creation. */
418 struct dc_config {
419 	bool gpu_vm_support;
420 	bool disable_disp_pll_sharing;
421 	bool fbc_support;
422 	bool disable_fractional_pwm;
423 	bool allow_seamless_boot_optimization;
424 	bool seamless_boot_edp_requested;
425 	bool edp_not_connected;
426 	bool edp_no_power_sequencing;
427 	bool force_enum_edp;
428 	bool forced_clocks;
429 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
430 	bool multi_mon_pp_mclk_switch;
431 	bool disable_dmcu;
432 	bool enable_4to1MPC;
433 	bool enable_windowed_mpo_odm;
434 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
435 	uint32_t allow_edp_hotplug_detection;
436 	bool clamp_min_dcfclk;
437 	uint64_t vblank_alignment_dto_params;
438 	uint8_t  vblank_alignment_max_frame_time_diff;
439 	bool is_asymmetric_memory;
440 	bool is_single_rank_dimm;
441 	bool is_vmin_only_asic;
442 	bool use_spl;
443 	bool prefer_easf;
444 	bool use_pipe_ctx_sync_logic;
445 	bool ignore_dpref_ss;
446 	bool enable_mipi_converter_optimization;
447 	bool use_default_clock_table;
448 	bool force_bios_enable_lttpr;
449 	uint8_t force_bios_fixed_vs;
450 	int sdpif_request_limit_words_per_umc;
451 	bool dc_mode_clk_limit_support;
452 	bool EnableMinDispClkODM;
453 	bool enable_auto_dpm_test_logs;
454 	unsigned int disable_ips;
455 	unsigned int disable_ips_in_vpb;
456 	bool usb4_bw_alloc_support;
457 	bool allow_0_dtb_clk;
458 	bool use_assr_psp_message;
459 	bool support_edp0_on_dp1;
460 	unsigned int enable_fpo_flicker_detection;
461 };
462 
463 enum visual_confirm {
464 	VISUAL_CONFIRM_DISABLE = 0,
465 	VISUAL_CONFIRM_SURFACE = 1,
466 	VISUAL_CONFIRM_HDR = 2,
467 	VISUAL_CONFIRM_MPCTREE = 4,
468 	VISUAL_CONFIRM_PSR = 5,
469 	VISUAL_CONFIRM_SWAPCHAIN = 6,
470 	VISUAL_CONFIRM_FAMS = 7,
471 	VISUAL_CONFIRM_SWIZZLE = 9,
472 	VISUAL_CONFIRM_REPLAY = 12,
473 	VISUAL_CONFIRM_SUBVP = 14,
474 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
475 	VISUAL_CONFIRM_FAMS2 = 19,
476 };
477 
478 enum dc_psr_power_opts {
479 	psr_power_opt_invalid = 0x0,
480 	psr_power_opt_smu_opt_static_screen = 0x1,
481 	psr_power_opt_z10_static_screen = 0x10,
482 	psr_power_opt_ds_disable_allow = 0x100,
483 };
484 
485 enum dml_hostvm_override_opts {
486 	DML_HOSTVM_NO_OVERRIDE = 0x0,
487 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
488 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
489 };
490 
491 enum dc_replay_power_opts {
492 	replay_power_opt_invalid		= 0x0,
493 	replay_power_opt_smu_opt_static_screen	= 0x1,
494 	replay_power_opt_z10_static_screen	= 0x10,
495 };
496 
497 enum dcc_option {
498 	DCC_ENABLE = 0,
499 	DCC_DISABLE = 1,
500 	DCC_HALF_REQ_DISALBE = 2,
501 };
502 
503 enum in_game_fams_config {
504 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
505 	INGAME_FAMS_DISABLE, // disable in-game fams
506 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
507 };
508 
509 /**
510  * enum pipe_split_policy - Pipe split strategy supported by DCN
511  *
512  * This enum is used to define the pipe split policy supported by DCN. By
513  * default, DC favors MPC_SPLIT_DYNAMIC.
514  */
515 enum pipe_split_policy {
516 	/**
517 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
518 	 * pipe in order to bring the best trade-off between performance and
519 	 * power consumption. This is the recommended option.
520 	 */
521 	MPC_SPLIT_DYNAMIC = 0,
522 
523 	/**
524 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
525 	 * try any sort of split optimization.
526 	 */
527 	MPC_SPLIT_AVOID = 1,
528 
529 	/**
530 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
531 	 * optimize the pipe utilization when using a single display; if the
532 	 * user connects to a second display, DC will avoid pipe split.
533 	 */
534 	MPC_SPLIT_AVOID_MULT_DISP = 2,
535 };
536 
537 enum wm_report_mode {
538 	WM_REPORT_DEFAULT = 0,
539 	WM_REPORT_OVERRIDE = 1,
540 };
541 enum dtm_pstate{
542 	dtm_level_p0 = 0,/*highest voltage*/
543 	dtm_level_p1,
544 	dtm_level_p2,
545 	dtm_level_p3,
546 	dtm_level_p4,/*when active_display_count = 0*/
547 };
548 
549 enum dcn_pwr_state {
550 	DCN_PWR_STATE_UNKNOWN = -1,
551 	DCN_PWR_STATE_MISSION_MODE = 0,
552 	DCN_PWR_STATE_LOW_POWER = 3,
553 };
554 
555 enum dcn_zstate_support_state {
556 	DCN_ZSTATE_SUPPORT_UNKNOWN,
557 	DCN_ZSTATE_SUPPORT_ALLOW,
558 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
559 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
560 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
561 	DCN_ZSTATE_SUPPORT_DISALLOW,
562 };
563 
564 /*
565  * struct dc_clocks - DC pipe clocks
566  *
567  * For any clocks that may differ per pipe only the max is stored in this
568  * structure
569  */
570 struct dc_clocks {
571 	int dispclk_khz;
572 	int actual_dispclk_khz;
573 	int dppclk_khz;
574 	int actual_dppclk_khz;
575 	int disp_dpp_voltage_level_khz;
576 	int dcfclk_khz;
577 	int socclk_khz;
578 	int dcfclk_deep_sleep_khz;
579 	int fclk_khz;
580 	int phyclk_khz;
581 	int dramclk_khz;
582 	bool p_state_change_support;
583 	enum dcn_zstate_support_state zstate_support;
584 	bool dtbclk_en;
585 	int ref_dtbclk_khz;
586 	bool fclk_p_state_change_support;
587 	enum dcn_pwr_state pwr_state;
588 	/*
589 	 * Elements below are not compared for the purposes of
590 	 * optimization required
591 	 */
592 	bool prev_p_state_change_support;
593 	bool fclk_prev_p_state_change_support;
594 	int num_ways;
595 
596 	/*
597 	 * @fw_based_mclk_switching
598 	 *
599 	 * DC has a mechanism that leverage the variable refresh rate to switch
600 	 * memory clock in cases that we have a large latency to achieve the
601 	 * memory clock change and a short vblank window. DC has some
602 	 * requirements to enable this feature, and this field describes if the
603 	 * system support or not such a feature.
604 	 */
605 	bool fw_based_mclk_switching;
606 	bool fw_based_mclk_switching_shut_down;
607 	int prev_num_ways;
608 	enum dtm_pstate dtm_level;
609 	int max_supported_dppclk_khz;
610 	int max_supported_dispclk_khz;
611 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
612 	int bw_dispclk_khz;
613 };
614 
615 struct dc_bw_validation_profile {
616 	bool enable;
617 
618 	unsigned long long total_ticks;
619 	unsigned long long voltage_level_ticks;
620 	unsigned long long watermark_ticks;
621 	unsigned long long rq_dlg_ticks;
622 
623 	unsigned long long total_count;
624 	unsigned long long skip_fast_count;
625 	unsigned long long skip_pass_count;
626 	unsigned long long skip_fail_count;
627 };
628 
629 #define BW_VAL_TRACE_SETUP() \
630 		unsigned long long end_tick = 0; \
631 		unsigned long long voltage_level_tick = 0; \
632 		unsigned long long watermark_tick = 0; \
633 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
634 				dm_get_timestamp(dc->ctx) : 0
635 
636 #define BW_VAL_TRACE_COUNT() \
637 		if (dc->debug.bw_val_profile.enable) \
638 			dc->debug.bw_val_profile.total_count++
639 
640 #define BW_VAL_TRACE_SKIP(status) \
641 		if (dc->debug.bw_val_profile.enable) { \
642 			if (!voltage_level_tick) \
643 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
644 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
645 		}
646 
647 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
648 		if (dc->debug.bw_val_profile.enable) \
649 			voltage_level_tick = dm_get_timestamp(dc->ctx)
650 
651 #define BW_VAL_TRACE_END_WATERMARKS() \
652 		if (dc->debug.bw_val_profile.enable) \
653 			watermark_tick = dm_get_timestamp(dc->ctx)
654 
655 #define BW_VAL_TRACE_FINISH() \
656 		if (dc->debug.bw_val_profile.enable) { \
657 			end_tick = dm_get_timestamp(dc->ctx); \
658 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
659 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
660 			if (watermark_tick) { \
661 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
662 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
663 			} \
664 		}
665 
666 union mem_low_power_enable_options {
667 	struct {
668 		bool vga: 1;
669 		bool i2c: 1;
670 		bool dmcu: 1;
671 		bool dscl: 1;
672 		bool cm: 1;
673 		bool mpc: 1;
674 		bool optc: 1;
675 		bool vpg: 1;
676 		bool afmt: 1;
677 	} bits;
678 	uint32_t u32All;
679 };
680 
681 union root_clock_optimization_options {
682 	struct {
683 		bool dpp: 1;
684 		bool dsc: 1;
685 		bool hdmistream: 1;
686 		bool hdmichar: 1;
687 		bool dpstream: 1;
688 		bool symclk32_se: 1;
689 		bool symclk32_le: 1;
690 		bool symclk_fe: 1;
691 		bool physymclk: 1;
692 		bool dpiasymclk: 1;
693 		uint32_t reserved: 22;
694 	} bits;
695 	uint32_t u32All;
696 };
697 
698 union fine_grain_clock_gating_enable_options {
699 	struct {
700 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
701 		bool dchub : 1;	   /* Display controller hub */
702 		bool dchubbub : 1;
703 		bool dpp : 1;	   /* Display pipes and planes */
704 		bool opp : 1;	   /* Output pixel processing */
705 		bool optc : 1;	   /* Output pipe timing combiner */
706 		bool dio : 1;	   /* Display output */
707 		bool dwb : 1;	   /* Display writeback */
708 		bool mmhubbub : 1; /* Multimedia hub */
709 		bool dmu : 1;	   /* Display core management unit */
710 		bool az : 1;	   /* Azalia */
711 		bool dchvm : 1;
712 		bool dsc : 1;	   /* Display stream compression */
713 
714 		uint32_t reserved : 19;
715 	} bits;
716 	uint32_t u32All;
717 };
718 
719 enum pg_hw_pipe_resources {
720 	PG_HUBP = 0,
721 	PG_DPP,
722 	PG_DSC,
723 	PG_MPCC,
724 	PG_OPP,
725 	PG_OPTC,
726 	PG_DPSTREAM,
727 	PG_HDMISTREAM,
728 	PG_PHYSYMCLK,
729 	PG_SYMCLK,
730 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
731 };
732 
733 enum pg_hw_resources {
734 	PG_DCCG = 0,
735 	PG_DCIO,
736 	PG_DIO,
737 	PG_DCHUBBUB,
738 	PG_DCHVM,
739 	PG_DWB,
740 	PG_HPO,
741 	PG_HW_RESOURCES_NUM_ELEMENT
742 };
743 
744 struct pg_block_update {
745 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
746 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
747 };
748 
749 union dpia_debug_options {
750 	struct {
751 		uint32_t disable_dpia:1; /* bit 0 */
752 		uint32_t force_non_lttpr:1; /* bit 1 */
753 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
754 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
755 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
756 		uint32_t reserved:27;
757 	} bits;
758 	uint32_t raw;
759 };
760 
761 /* AUX wake work around options
762  * 0: enable/disable work around
763  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
764  * 15-2: reserved
765  * 31-16: timeout in ms
766  */
767 union aux_wake_wa_options {
768 	struct {
769 		uint32_t enable_wa : 1;
770 		uint32_t use_default_timeout : 1;
771 		uint32_t rsvd: 14;
772 		uint32_t timeout_ms : 16;
773 	} bits;
774 	uint32_t raw;
775 };
776 
777 struct dc_debug_data {
778 	uint32_t ltFailCount;
779 	uint32_t i2cErrorCount;
780 	uint32_t auxErrorCount;
781 };
782 
783 struct dc_phy_addr_space_config {
784 	struct {
785 		uint64_t start_addr;
786 		uint64_t end_addr;
787 		uint64_t fb_top;
788 		uint64_t fb_offset;
789 		uint64_t fb_base;
790 		uint64_t agp_top;
791 		uint64_t agp_bot;
792 		uint64_t agp_base;
793 	} system_aperture;
794 
795 	struct {
796 		uint64_t page_table_start_addr;
797 		uint64_t page_table_end_addr;
798 		uint64_t page_table_base_addr;
799 		bool base_addr_is_mc_addr;
800 	} gart_config;
801 
802 	bool valid;
803 	bool is_hvm_enabled;
804 	uint64_t page_table_default_page_addr;
805 };
806 
807 struct dc_virtual_addr_space_config {
808 	uint64_t	page_table_base_addr;
809 	uint64_t	page_table_start_addr;
810 	uint64_t	page_table_end_addr;
811 	uint32_t	page_table_block_size_in_bytes;
812 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
813 };
814 
815 struct dc_bounding_box_overrides {
816 	int sr_exit_time_ns;
817 	int sr_enter_plus_exit_time_ns;
818 	int sr_exit_z8_time_ns;
819 	int sr_enter_plus_exit_z8_time_ns;
820 	int urgent_latency_ns;
821 	int percent_of_ideal_drambw;
822 	int dram_clock_change_latency_ns;
823 	int dummy_clock_change_latency_ns;
824 	int fclk_clock_change_latency_ns;
825 	/* This forces a hard min on the DCFCLK we use
826 	 * for DML.  Unlike the debug option for forcing
827 	 * DCFCLK, this override affects watermark calculations
828 	 */
829 	int min_dcfclk_mhz;
830 };
831 
832 struct dc_state;
833 struct resource_pool;
834 struct dce_hwseq;
835 struct link_service;
836 
837 /*
838  * struct dc_debug_options - DC debug struct
839  *
840  * This struct provides a simple mechanism for developers to change some
841  * configurations, enable/disable features, and activate extra debug options.
842  * This can be very handy to narrow down whether some specific feature is
843  * causing an issue or not.
844  */
845 struct dc_debug_options {
846 	bool native422_support;
847 	bool disable_dsc;
848 	enum visual_confirm visual_confirm;
849 	int visual_confirm_rect_height;
850 
851 	bool sanity_checks;
852 	bool max_disp_clk;
853 	bool surface_trace;
854 	bool timing_trace;
855 	bool clock_trace;
856 	bool validation_trace;
857 	bool bandwidth_calcs_trace;
858 	int max_downscale_src_width;
859 
860 	/* stutter efficiency related */
861 	bool disable_stutter;
862 	bool use_max_lb;
863 	enum dcc_option disable_dcc;
864 
865 	/*
866 	 * @pipe_split_policy: Define which pipe split policy is used by the
867 	 * display core.
868 	 */
869 	enum pipe_split_policy pipe_split_policy;
870 	bool force_single_disp_pipe_split;
871 	bool voltage_align_fclk;
872 	bool disable_min_fclk;
873 
874 	bool disable_dfs_bypass;
875 	bool disable_dpp_power_gate;
876 	bool disable_hubp_power_gate;
877 	bool disable_dsc_power_gate;
878 	bool disable_optc_power_gate;
879 	bool disable_hpo_power_gate;
880 	int dsc_min_slice_height_override;
881 	int dsc_bpp_increment_div;
882 	bool disable_pplib_wm_range;
883 	enum wm_report_mode pplib_wm_report_mode;
884 	unsigned int min_disp_clk_khz;
885 	unsigned int min_dpp_clk_khz;
886 	unsigned int min_dram_clk_khz;
887 	int sr_exit_time_dpm0_ns;
888 	int sr_enter_plus_exit_time_dpm0_ns;
889 	int sr_exit_time_ns;
890 	int sr_enter_plus_exit_time_ns;
891 	int sr_exit_z8_time_ns;
892 	int sr_enter_plus_exit_z8_time_ns;
893 	int urgent_latency_ns;
894 	uint32_t underflow_assert_delay_us;
895 	int percent_of_ideal_drambw;
896 	int dram_clock_change_latency_ns;
897 	bool optimized_watermark;
898 	int always_scale;
899 	bool disable_pplib_clock_request;
900 	bool disable_clock_gate;
901 	bool disable_mem_low_power;
902 	bool pstate_enabled;
903 	bool disable_dmcu;
904 	bool force_abm_enable;
905 	bool disable_stereo_support;
906 	bool vsr_support;
907 	bool performance_trace;
908 	bool az_endpoint_mute_only;
909 	bool always_use_regamma;
910 	bool recovery_enabled;
911 	bool avoid_vbios_exec_table;
912 	bool scl_reset_length10;
913 	bool hdmi20_disable;
914 	bool skip_detection_link_training;
915 	uint32_t edid_read_retry_times;
916 	unsigned int force_odm_combine; //bit vector based on otg inst
917 	unsigned int seamless_boot_odm_combine;
918 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
919 	int minimum_z8_residency_time;
920 	int minimum_z10_residency_time;
921 	bool disable_z9_mpc;
922 	unsigned int force_fclk_khz;
923 	bool enable_tri_buf;
924 	bool dmub_offload_enabled;
925 	bool dmcub_emulation;
926 	bool disable_idle_power_optimizations;
927 	unsigned int mall_size_override;
928 	unsigned int mall_additional_timer_percent;
929 	bool mall_error_as_fatal;
930 	bool dmub_command_table; /* for testing only */
931 	struct dc_bw_validation_profile bw_val_profile;
932 	bool disable_fec;
933 	bool disable_48mhz_pwrdwn;
934 	/* This forces a hard min on the DCFCLK requested to SMU/PP
935 	 * watermarks are not affected.
936 	 */
937 	unsigned int force_min_dcfclk_mhz;
938 	int dwb_fi_phase;
939 	bool disable_timing_sync;
940 	bool cm_in_bypass;
941 	int force_clock_mode;/*every mode change.*/
942 
943 	bool disable_dram_clock_change_vactive_support;
944 	bool validate_dml_output;
945 	bool enable_dmcub_surface_flip;
946 	bool usbc_combo_phy_reset_wa;
947 	bool enable_dram_clock_change_one_display_vactive;
948 	/* TODO - remove once tested */
949 	bool legacy_dp2_lt;
950 	bool set_mst_en_for_sst;
951 	bool disable_uhbr;
952 	bool force_dp2_lt_fallback_method;
953 	bool ignore_cable_id;
954 	union mem_low_power_enable_options enable_mem_low_power;
955 	union root_clock_optimization_options root_clock_optimization;
956 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
957 	bool hpo_optimization;
958 	bool force_vblank_alignment;
959 
960 	/* Enable dmub aux for legacy ddc */
961 	bool enable_dmub_aux_for_legacy_ddc;
962 	bool disable_fams;
963 	enum in_game_fams_config disable_fams_gaming;
964 	/* FEC/PSR1 sequence enable delay in 100us */
965 	uint8_t fec_enable_delay_in100us;
966 	bool enable_driver_sequence_debug;
967 	enum det_size crb_alloc_policy;
968 	int crb_alloc_policy_min_disp_count;
969 	bool disable_z10;
970 	bool enable_z9_disable_interface;
971 	bool psr_skip_crtc_disable;
972 	union dpia_debug_options dpia_debug;
973 	bool disable_fixed_vs_aux_timeout_wa;
974 	uint32_t fixed_vs_aux_delay_config_wa;
975 	bool force_disable_subvp;
976 	bool force_subvp_mclk_switch;
977 	bool allow_sw_cursor_fallback;
978 	unsigned int force_subvp_num_ways;
979 	unsigned int force_mall_ss_num_ways;
980 	bool alloc_extra_way_for_cursor;
981 	uint32_t subvp_extra_lines;
982 	bool force_usr_allow;
983 	/* uses value at boot and disables switch */
984 	bool disable_dtb_ref_clk_switch;
985 	bool extended_blank_optimization;
986 	union aux_wake_wa_options aux_wake_wa;
987 	uint32_t mst_start_top_delay;
988 	uint8_t psr_power_use_phy_fsm;
989 	enum dml_hostvm_override_opts dml_hostvm_override;
990 	bool dml_disallow_alternate_prefetch_modes;
991 	bool use_legacy_soc_bb_mechanism;
992 	bool exit_idle_opt_for_cursor_updates;
993 	bool using_dml2;
994 	bool enable_single_display_2to1_odm_policy;
995 	bool enable_double_buffered_dsc_pg_support;
996 	bool enable_dp_dig_pixel_rate_div_policy;
997 	bool using_dml21;
998 	enum lttpr_mode lttpr_mode_override;
999 	unsigned int dsc_delay_factor_wa_x1000;
1000 	unsigned int min_prefetch_in_strobe_ns;
1001 	bool disable_unbounded_requesting;
1002 	bool dig_fifo_off_in_blank;
1003 	bool override_dispclk_programming;
1004 	bool otg_crc_db;
1005 	bool disallow_dispclk_dppclk_ds;
1006 	bool disable_fpo_optimizations;
1007 	bool support_eDP1_5;
1008 	uint32_t fpo_vactive_margin_us;
1009 	bool disable_fpo_vactive;
1010 	bool disable_boot_optimizations;
1011 	bool override_odm_optimization;
1012 	bool minimize_dispclk_using_odm;
1013 	bool disable_subvp_high_refresh;
1014 	bool disable_dp_plus_plus_wa;
1015 	uint32_t fpo_vactive_min_active_margin_us;
1016 	uint32_t fpo_vactive_max_blank_us;
1017 	bool enable_hpo_pg_support;
1018 	bool enable_legacy_fast_update;
1019 	bool disable_dc_mode_overwrite;
1020 	bool replay_skip_crtc_disabled;
1021 	bool ignore_pg;/*do nothing, let pmfw control it*/
1022 	bool psp_disabled_wa;
1023 	unsigned int ips2_eval_delay_us;
1024 	unsigned int ips2_entry_delay_us;
1025 	bool optimize_ips_handshake;
1026 	bool disable_dmub_reallow_idle;
1027 	bool disable_timeout;
1028 	bool disable_extblankadj;
1029 	bool enable_idle_reg_checks;
1030 	unsigned int static_screen_wait_frames;
1031 	uint32_t pwm_freq;
1032 	bool force_chroma_subsampling_1tap;
1033 	bool disable_422_left_edge_pixel;
1034 	bool dml21_force_pstate_method;
1035 	uint32_t dml21_force_pstate_method_value;
1036 	uint32_t dml21_disable_pstate_method_mask;
1037 	union dmub_fams2_global_feature_config fams2_config;
1038 	unsigned int force_cositing;
1039 };
1040 
1041 
1042 /* Generic structure that can be used to query properties of DC. More fields
1043  * can be added as required.
1044  */
1045 struct dc_current_properties {
1046 	unsigned int cursor_size_limit;
1047 };
1048 
1049 enum frame_buffer_mode {
1050 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1051 	FRAME_BUFFER_MODE_ZFB_ONLY,
1052 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1053 } ;
1054 
1055 struct dchub_init_data {
1056 	int64_t zfb_phys_addr_base;
1057 	int64_t zfb_mc_base_addr;
1058 	uint64_t zfb_size_in_byte;
1059 	enum frame_buffer_mode fb_mode;
1060 	bool dchub_initialzied;
1061 	bool dchub_info_valid;
1062 };
1063 
1064 struct dc_init_data {
1065 	struct hw_asic_id asic_id;
1066 	void *driver; /* ctx */
1067 	struct cgs_device *cgs_device;
1068 	struct dc_bounding_box_overrides bb_overrides;
1069 
1070 	int num_virtual_links;
1071 	/*
1072 	 * If 'vbios_override' not NULL, it will be called instead
1073 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1074 	 */
1075 	struct dc_bios *vbios_override;
1076 	enum dce_environment dce_environment;
1077 
1078 	struct dmub_offload_funcs *dmub_if;
1079 	struct dc_reg_helper_state *dmub_offload;
1080 
1081 	struct dc_config flags;
1082 	uint64_t log_mask;
1083 
1084 	struct dpcd_vendor_signature vendor_signature;
1085 	bool force_smu_not_present;
1086 	/*
1087 	 * IP offset for run time initializaion of register addresses
1088 	 *
1089 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1090 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1091 	 * before them.
1092 	 */
1093 	uint32_t *dcn_reg_offsets;
1094 	uint32_t *nbio_reg_offsets;
1095 	uint32_t *clk_reg_offsets;
1096 };
1097 
1098 struct dc_callback_init {
1099 	struct cp_psp cp_psp;
1100 };
1101 
1102 struct dc *dc_create(const struct dc_init_data *init_params);
1103 void dc_hardware_init(struct dc *dc);
1104 
1105 int dc_get_vmid_use_vector(struct dc *dc);
1106 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1107 /* Returns the number of vmids supported */
1108 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1109 void dc_init_callbacks(struct dc *dc,
1110 		const struct dc_callback_init *init_params);
1111 void dc_deinit_callbacks(struct dc *dc);
1112 void dc_destroy(struct dc **dc);
1113 
1114 /* Surface Interfaces */
1115 
1116 enum {
1117 	TRANSFER_FUNC_POINTS = 1025
1118 };
1119 
1120 struct dc_hdr_static_metadata {
1121 	/* display chromaticities and white point in units of 0.00001 */
1122 	unsigned int chromaticity_green_x;
1123 	unsigned int chromaticity_green_y;
1124 	unsigned int chromaticity_blue_x;
1125 	unsigned int chromaticity_blue_y;
1126 	unsigned int chromaticity_red_x;
1127 	unsigned int chromaticity_red_y;
1128 	unsigned int chromaticity_white_point_x;
1129 	unsigned int chromaticity_white_point_y;
1130 
1131 	uint32_t min_luminance;
1132 	uint32_t max_luminance;
1133 	uint32_t maximum_content_light_level;
1134 	uint32_t maximum_frame_average_light_level;
1135 };
1136 
1137 enum dc_transfer_func_type {
1138 	TF_TYPE_PREDEFINED,
1139 	TF_TYPE_DISTRIBUTED_POINTS,
1140 	TF_TYPE_BYPASS,
1141 	TF_TYPE_HWPWL
1142 };
1143 
1144 struct dc_transfer_func_distributed_points {
1145 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1146 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1147 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1148 
1149 	uint16_t end_exponent;
1150 	uint16_t x_point_at_y1_red;
1151 	uint16_t x_point_at_y1_green;
1152 	uint16_t x_point_at_y1_blue;
1153 };
1154 
1155 enum dc_transfer_func_predefined {
1156 	TRANSFER_FUNCTION_SRGB,
1157 	TRANSFER_FUNCTION_BT709,
1158 	TRANSFER_FUNCTION_PQ,
1159 	TRANSFER_FUNCTION_LINEAR,
1160 	TRANSFER_FUNCTION_UNITY,
1161 	TRANSFER_FUNCTION_HLG,
1162 	TRANSFER_FUNCTION_HLG12,
1163 	TRANSFER_FUNCTION_GAMMA22,
1164 	TRANSFER_FUNCTION_GAMMA24,
1165 	TRANSFER_FUNCTION_GAMMA26
1166 };
1167 
1168 
1169 struct dc_transfer_func {
1170 	struct kref refcount;
1171 	enum dc_transfer_func_type type;
1172 	enum dc_transfer_func_predefined tf;
1173 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1174 	uint32_t sdr_ref_white_level;
1175 	union {
1176 		struct pwl_params pwl;
1177 		struct dc_transfer_func_distributed_points tf_pts;
1178 	};
1179 };
1180 
1181 
1182 union dc_3dlut_state {
1183 	struct {
1184 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1185 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1186 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1187 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1188 		uint32_t mpc_rmu1_mux:4;
1189 		uint32_t mpc_rmu2_mux:4;
1190 		uint32_t reserved:15;
1191 	} bits;
1192 	uint32_t raw;
1193 };
1194 
1195 
1196 struct dc_3dlut {
1197 	struct kref refcount;
1198 	struct tetrahedral_params lut_3d;
1199 	struct fixed31_32 hdr_multiplier;
1200 	union dc_3dlut_state state;
1201 };
1202 /*
1203  * This structure is filled in by dc_surface_get_status and contains
1204  * the last requested address and the currently active address so the called
1205  * can determine if there are any outstanding flips
1206  */
1207 struct dc_plane_status {
1208 	struct dc_plane_address requested_address;
1209 	struct dc_plane_address current_address;
1210 	bool is_flip_pending;
1211 	bool is_right_eye;
1212 };
1213 
1214 union surface_update_flags {
1215 
1216 	struct {
1217 		uint32_t addr_update:1;
1218 		/* Medium updates */
1219 		uint32_t dcc_change:1;
1220 		uint32_t color_space_change:1;
1221 		uint32_t horizontal_mirror_change:1;
1222 		uint32_t per_pixel_alpha_change:1;
1223 		uint32_t global_alpha_change:1;
1224 		uint32_t hdr_mult:1;
1225 		uint32_t rotation_change:1;
1226 		uint32_t swizzle_change:1;
1227 		uint32_t scaling_change:1;
1228 		uint32_t clip_size_change: 1;
1229 		uint32_t position_change:1;
1230 		uint32_t in_transfer_func_change:1;
1231 		uint32_t input_csc_change:1;
1232 		uint32_t coeff_reduction_change:1;
1233 		uint32_t output_tf_change:1;
1234 		uint32_t pixel_format_change:1;
1235 		uint32_t plane_size_change:1;
1236 		uint32_t gamut_remap_change:1;
1237 
1238 		/* Full updates */
1239 		uint32_t new_plane:1;
1240 		uint32_t bpp_change:1;
1241 		uint32_t gamma_change:1;
1242 		uint32_t bandwidth_change:1;
1243 		uint32_t clock_change:1;
1244 		uint32_t stereo_format_change:1;
1245 		uint32_t lut_3d:1;
1246 		uint32_t tmz_changed:1;
1247 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1248 		uint32_t full_update:1;
1249 	} bits;
1250 
1251 	uint32_t raw;
1252 };
1253 
1254 #define DC_REMOVE_PLANE_POINTERS 1
1255 
1256 struct dc_plane_state {
1257 	struct dc_plane_address address;
1258 	struct dc_plane_flip_time time;
1259 	bool triplebuffer_flips;
1260 	struct scaling_taps scaling_quality;
1261 	struct rect src_rect;
1262 	struct rect dst_rect;
1263 	struct rect clip_rect;
1264 
1265 	struct plane_size plane_size;
1266 	union dc_tiling_info tiling_info;
1267 
1268 	struct dc_plane_dcc_param dcc;
1269 
1270 	struct dc_gamma gamma_correction;
1271 	struct dc_transfer_func in_transfer_func;
1272 	struct dc_bias_and_scale *bias_and_scale;
1273 	struct dc_csc_transform input_csc_color_matrix;
1274 	struct fixed31_32 coeff_reduction_factor;
1275 	struct fixed31_32 hdr_mult;
1276 	struct colorspace_transform gamut_remap_matrix;
1277 
1278 	// TODO: No longer used, remove
1279 	struct dc_hdr_static_metadata hdr_static_ctx;
1280 
1281 	enum dc_color_space color_space;
1282 
1283 	struct dc_3dlut lut3d_func;
1284 	struct dc_transfer_func in_shaper_func;
1285 	struct dc_transfer_func blend_tf;
1286 
1287 	struct dc_transfer_func *gamcor_tf;
1288 	enum surface_pixel_format format;
1289 	enum dc_rotation_angle rotation;
1290 	enum plane_stereo_format stereo_format;
1291 
1292 	bool is_tiling_rotated;
1293 	bool per_pixel_alpha;
1294 	bool pre_multiplied_alpha;
1295 	bool global_alpha;
1296 	int  global_alpha_value;
1297 	bool visible;
1298 	bool flip_immediate;
1299 	bool horizontal_mirror;
1300 	int layer_index;
1301 
1302 	union surface_update_flags update_flags;
1303 	bool flip_int_enabled;
1304 	bool skip_manual_trigger;
1305 
1306 	/* private to DC core */
1307 	struct dc_plane_status status;
1308 	struct dc_context *ctx;
1309 
1310 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1311 	bool force_full_update;
1312 
1313 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1314 
1315 	/* private to dc_surface.c */
1316 	enum dc_irq_source irq_source;
1317 	struct kref refcount;
1318 	struct tg_color visual_confirm_color;
1319 
1320 	bool is_statically_allocated;
1321 	enum chroma_cositing cositing;
1322 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1323 	bool mcm_lut1d_enable;
1324 	struct dc_cm2_func_luts mcm_luts;
1325 	bool lut_bank_a;
1326 	enum mpcc_movable_cm_location mcm_location;
1327 	struct dc_csc_transform cursor_csc_color_matrix;
1328 	bool adaptive_sharpness_en;
1329 	unsigned int sharpnessX1000;
1330 	enum linear_light_scaling linear_light_scaling;
1331 };
1332 
1333 struct dc_plane_info {
1334 	struct plane_size plane_size;
1335 	union dc_tiling_info tiling_info;
1336 	struct dc_plane_dcc_param dcc;
1337 	enum surface_pixel_format format;
1338 	enum dc_rotation_angle rotation;
1339 	enum plane_stereo_format stereo_format;
1340 	enum dc_color_space color_space;
1341 	bool horizontal_mirror;
1342 	bool visible;
1343 	bool per_pixel_alpha;
1344 	bool pre_multiplied_alpha;
1345 	bool global_alpha;
1346 	int  global_alpha_value;
1347 	bool input_csc_enabled;
1348 	int layer_index;
1349 	bool front_buffer_rendering_active;
1350 	enum chroma_cositing cositing;
1351 };
1352 
1353 #include "dc_stream.h"
1354 
1355 struct dc_scratch_space {
1356 	/* used to temporarily backup plane states of a stream during
1357 	 * dc update. The reason is that plane states are overwritten
1358 	 * with surface updates in dc update. Once they are overwritten
1359 	 * current state is no longer valid. We want to temporarily
1360 	 * store current value in plane states so we can still recover
1361 	 * a valid current state during dc update.
1362 	 */
1363 	struct dc_plane_state plane_states[MAX_SURFACE_NUM];
1364 
1365 	struct dc_stream_state stream_state;
1366 };
1367 
1368 struct dc {
1369 	struct dc_debug_options debug;
1370 	struct dc_versions versions;
1371 	struct dc_caps caps;
1372 	struct dc_cap_funcs cap_funcs;
1373 	struct dc_config config;
1374 	struct dc_bounding_box_overrides bb_overrides;
1375 	struct dc_bug_wa work_arounds;
1376 	struct dc_context *ctx;
1377 	struct dc_phy_addr_space_config vm_pa_config;
1378 
1379 	uint8_t link_count;
1380 	struct dc_link *links[MAX_LINKS];
1381 	struct link_service *link_srv;
1382 
1383 	struct dc_state *current_state;
1384 	struct resource_pool *res_pool;
1385 
1386 	struct clk_mgr *clk_mgr;
1387 
1388 	/* Display Engine Clock levels */
1389 	struct dm_pp_clock_levels sclk_lvls;
1390 
1391 	/* Inputs into BW and WM calculations. */
1392 	struct bw_calcs_dceip *bw_dceip;
1393 	struct bw_calcs_vbios *bw_vbios;
1394 	struct dcn_soc_bounding_box *dcn_soc;
1395 	struct dcn_ip_params *dcn_ip;
1396 	struct display_mode_lib dml;
1397 
1398 	/* HW functions */
1399 	struct hw_sequencer_funcs hwss;
1400 	struct dce_hwseq *hwseq;
1401 
1402 	/* Require to optimize clocks and bandwidth for added/removed planes */
1403 	bool optimized_required;
1404 	bool wm_optimized_required;
1405 	bool idle_optimizations_allowed;
1406 	bool enable_c20_dtm_b0;
1407 
1408 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1409 
1410 	/* FBC compressor */
1411 	struct compressor *fbc_compressor;
1412 
1413 	struct dc_debug_data debug_data;
1414 	struct dpcd_vendor_signature vendor_signature;
1415 
1416 	const char *build_id;
1417 	struct vm_helper *vm_helper;
1418 
1419 	uint32_t *dcn_reg_offsets;
1420 	uint32_t *nbio_reg_offsets;
1421 	uint32_t *clk_reg_offsets;
1422 
1423 	/* Scratch memory */
1424 	struct {
1425 		struct {
1426 			/*
1427 			 * For matching clock_limits table in driver with table
1428 			 * from PMFW.
1429 			 */
1430 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1431 		} update_bw_bounding_box;
1432 		struct dc_scratch_space current_state;
1433 		struct dc_scratch_space new_state;
1434 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1435 	} scratch;
1436 
1437 	struct dml2_configuration_options dml2_options;
1438 	enum dc_acpi_cm_power_state power_state;
1439 
1440 };
1441 
1442 struct dc_scaling_info {
1443 	struct rect src_rect;
1444 	struct rect dst_rect;
1445 	struct rect clip_rect;
1446 	struct scaling_taps scaling_quality;
1447 };
1448 
1449 struct dc_fast_update {
1450 	const struct dc_flip_addrs *flip_addr;
1451 	const struct dc_gamma *gamma;
1452 	const struct colorspace_transform *gamut_remap_matrix;
1453 	const struct dc_csc_transform *input_csc_color_matrix;
1454 	const struct fixed31_32 *coeff_reduction_factor;
1455 	struct dc_transfer_func *out_transfer_func;
1456 	struct dc_csc_transform *output_csc_transform;
1457 	const struct dc_csc_transform *cursor_csc_color_matrix;
1458 };
1459 
1460 struct dc_surface_update {
1461 	struct dc_plane_state *surface;
1462 
1463 	/* isr safe update parameters.  null means no updates */
1464 	const struct dc_flip_addrs *flip_addr;
1465 	const struct dc_plane_info *plane_info;
1466 	const struct dc_scaling_info *scaling_info;
1467 	struct fixed31_32 hdr_mult;
1468 	/* following updates require alloc/sleep/spin that is not isr safe,
1469 	 * null means no updates
1470 	 */
1471 	const struct dc_gamma *gamma;
1472 	const struct dc_transfer_func *in_transfer_func;
1473 
1474 	const struct dc_csc_transform *input_csc_color_matrix;
1475 	const struct fixed31_32 *coeff_reduction_factor;
1476 	const struct dc_transfer_func *func_shaper;
1477 	const struct dc_3dlut *lut3d_func;
1478 	const struct dc_transfer_func *blend_tf;
1479 	const struct colorspace_transform *gamut_remap_matrix;
1480 	/*
1481 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1482 	 *
1483 	 * change cm2_params.component_settings: Full update
1484 	 * change cm2_params.cm2_luts: Fast update
1485 	 */
1486 	struct dc_cm2_parameters *cm2_params;
1487 	const struct dc_csc_transform *cursor_csc_color_matrix;
1488 };
1489 
1490 /*
1491  * Create a new surface with default parameters;
1492  */
1493 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1494 void dc_gamma_release(struct dc_gamma **dc_gamma);
1495 struct dc_gamma *dc_create_gamma(void);
1496 
1497 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1498 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1499 struct dc_transfer_func *dc_create_transfer_func(void);
1500 
1501 struct dc_3dlut *dc_create_3dlut_func(void);
1502 void dc_3dlut_func_release(struct dc_3dlut *lut);
1503 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1504 
1505 void dc_post_update_surfaces_to_stream(
1506 		struct dc *dc);
1507 
1508 #include "dc_stream.h"
1509 
1510 /**
1511  * struct dc_validation_set - Struct to store surface/stream associations for validation
1512  */
1513 struct dc_validation_set {
1514 	/**
1515 	 * @stream: Stream state properties
1516 	 */
1517 	struct dc_stream_state *stream;
1518 
1519 	/**
1520 	 * @plane_states: Surface state
1521 	 */
1522 	struct dc_plane_state *plane_states[MAX_SURFACES];
1523 
1524 	/**
1525 	 * @plane_count: Total of active planes
1526 	 */
1527 	uint8_t plane_count;
1528 };
1529 
1530 bool dc_validate_boot_timing(const struct dc *dc,
1531 				const struct dc_sink *sink,
1532 				struct dc_crtc_timing *crtc_timing);
1533 
1534 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1535 
1536 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);
1537 
1538 enum dc_status dc_validate_with_context(struct dc *dc,
1539 					const struct dc_validation_set set[],
1540 					int set_count,
1541 					struct dc_state *context,
1542 					bool fast_validate);
1543 
1544 bool dc_set_generic_gpio_for_stereo(bool enable,
1545 		struct gpio_service *gpio_service);
1546 
1547 /*
1548  * fast_validate: we return after determining if we can support the new state,
1549  * but before we populate the programming info
1550  */
1551 enum dc_status dc_validate_global_state(
1552 		struct dc *dc,
1553 		struct dc_state *new_ctx,
1554 		bool fast_validate);
1555 
1556 bool dc_acquire_release_mpc_3dlut(
1557 		struct dc *dc, bool acquire,
1558 		struct dc_stream_state *stream,
1559 		struct dc_3dlut **lut,
1560 		struct dc_transfer_func **shaper);
1561 
1562 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1563 void get_audio_check(struct audio_info *aud_modes,
1564 	struct audio_check *aud_chk);
1565 /*
1566  * Set up streams and links associated to drive sinks
1567  * The streams parameter is an absolute set of all active streams.
1568  *
1569  * After this call:
1570  *   Phy, Encoder, Timing Generator are programmed and enabled.
1571  *   New streams are enabled with blank stream; no memory read.
1572  */
1573 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1574 
1575 
1576 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1577 		struct dc_stream_state *stream,
1578 		int mpcc_inst);
1579 
1580 
1581 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1582 
1583 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1584 bool dc_get_disable_128b_132b_stream_overhead(void);
1585 
1586 /* The function returns minimum bandwidth required to drive a given timing
1587  * return - minimum required timing bandwidth in kbps.
1588  */
1589 uint32_t dc_bandwidth_in_kbps_from_timing(
1590 		const struct dc_crtc_timing *timing,
1591 		const enum dc_link_encoding_format link_encoding);
1592 
1593 /* Link Interfaces */
1594 /*
1595  * A link contains one or more sinks and their connected status.
1596  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1597  */
1598 struct dc_link {
1599 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1600 	unsigned int sink_count;
1601 	struct dc_sink *local_sink;
1602 	unsigned int link_index;
1603 	enum dc_connection_type type;
1604 	enum signal_type connector_signal;
1605 	enum dc_irq_source irq_source_hpd;
1606 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1607 
1608 	bool is_hpd_filter_disabled;
1609 	bool dp_ss_off;
1610 
1611 	/**
1612 	 * @link_state_valid:
1613 	 *
1614 	 * If there is no link and local sink, this variable should be set to
1615 	 * false. Otherwise, it should be set to true; usually, the function
1616 	 * core_link_enable_stream sets this field to true.
1617 	 */
1618 	bool link_state_valid;
1619 	bool aux_access_disabled;
1620 	bool sync_lt_in_progress;
1621 	bool skip_stream_reenable;
1622 	bool is_internal_display;
1623 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1624 	bool is_dig_mapping_flexible;
1625 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1626 	bool is_hpd_pending; /* Indicates a new received hpd */
1627 
1628 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1629 	 * for every link training. This is incompatible with DP LL compliance automation,
1630 	 * which expects the same link settings to be used every retry on a link loss.
1631 	 * This flag is used to skip the fallback when link loss occurs during automation.
1632 	 */
1633 	bool skip_fallback_on_link_loss;
1634 
1635 	bool edp_sink_present;
1636 
1637 	struct dp_trace dp_trace;
1638 
1639 	/* caps is the same as reported_link_cap. link_traing use
1640 	 * reported_link_cap. Will clean up.  TODO
1641 	 */
1642 	struct dc_link_settings reported_link_cap;
1643 	struct dc_link_settings verified_link_cap;
1644 	struct dc_link_settings cur_link_settings;
1645 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1646 	struct dc_link_settings preferred_link_setting;
1647 	/* preferred_training_settings are override values that
1648 	 * come from DM. DM is responsible for the memory
1649 	 * management of the override pointers.
1650 	 */
1651 	struct dc_link_training_overrides preferred_training_settings;
1652 	struct dp_audio_test_data audio_test_data;
1653 
1654 	uint8_t ddc_hw_inst;
1655 
1656 	uint8_t hpd_src;
1657 
1658 	uint8_t link_enc_hw_inst;
1659 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1660 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1661 	 * object creation.
1662 	 */
1663 	enum engine_id eng_id;
1664 	enum engine_id dpia_preferred_eng_id;
1665 
1666 	bool test_pattern_enabled;
1667 	/* Pending/Current test pattern are only used to perform and track
1668 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1669 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1670 	 * to perform specific lane adjust overrides before setting certain
1671 	 * PHY test patterns. In cases when lane adjust and set test pattern
1672 	 * calls are not performed atomically (i.e. performing link training),
1673 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1674 	 * and current_test_pattern will contain required context for any future
1675 	 * set pattern/set lane adjust to transition between override state(s).
1676 	 * */
1677 	enum dp_test_pattern current_test_pattern;
1678 	enum dp_test_pattern pending_test_pattern;
1679 
1680 	union compliance_test_state compliance_test_state;
1681 
1682 	void *priv;
1683 
1684 	struct ddc_service *ddc;
1685 
1686 	enum dp_panel_mode panel_mode;
1687 	bool aux_mode;
1688 
1689 	/* Private to DC core */
1690 
1691 	const struct dc *dc;
1692 
1693 	struct dc_context *ctx;
1694 
1695 	struct panel_cntl *panel_cntl;
1696 	struct link_encoder *link_enc;
1697 	struct graphics_object_id link_id;
1698 	/* Endpoint type distinguishes display endpoints which do not have entries
1699 	 * in the BIOS connector table from those that do. Helps when tracking link
1700 	 * encoder to display endpoint assignments.
1701 	 */
1702 	enum display_endpoint_type ep_type;
1703 	union ddi_channel_mapping ddi_channel_mapping;
1704 	struct connector_device_tag_info device_tag;
1705 	struct dpcd_caps dpcd_caps;
1706 	uint32_t dongle_max_pix_clk;
1707 	unsigned short chip_caps;
1708 	unsigned int dpcd_sink_count;
1709 	struct hdcp_caps hdcp_caps;
1710 	enum edp_revision edp_revision;
1711 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1712 
1713 	struct psr_settings psr_settings;
1714 	struct replay_settings replay_settings;
1715 
1716 	/* Drive settings read from integrated info table */
1717 	struct dc_lane_settings bios_forced_drive_settings;
1718 
1719 	/* Vendor specific LTTPR workaround variables */
1720 	uint8_t vendor_specific_lttpr_link_rate_wa;
1721 	bool apply_vendor_specific_lttpr_link_rate_wa;
1722 
1723 	/* MST record stream using this link */
1724 	struct link_flags {
1725 		bool dp_keep_receiver_powered;
1726 		bool dp_skip_DID2;
1727 		bool dp_skip_reset_segment;
1728 		bool dp_skip_fs_144hz;
1729 		bool dp_mot_reset_segment;
1730 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1731 		bool dpia_mst_dsc_always_on;
1732 		/* Forced DPIA into TBT3 compatibility mode. */
1733 		bool dpia_forced_tbt3_mode;
1734 		bool dongle_mode_timing_override;
1735 		bool blank_stream_on_ocs_change;
1736 		bool read_dpcd204h_on_irq_hpd;
1737 	} wa_flags;
1738 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1739 
1740 	struct dc_link_status link_status;
1741 	struct dprx_states dprx_states;
1742 
1743 	struct gpio *hpd_gpio;
1744 	enum dc_link_fec_state fec_state;
1745 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1746 
1747 	struct dc_panel_config panel_config;
1748 	struct phy_state phy_state;
1749 	// BW ALLOCATON USB4 ONLY
1750 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1751 	bool skip_implict_edp_power_control;
1752 };
1753 
1754 /* Return an enumerated dc_link.
1755  * dc_link order is constant and determined at
1756  * boot time.  They cannot be created or destroyed.
1757  * Use dc_get_caps() to get number of links.
1758  */
1759 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1760 
1761 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1762 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1763 		const struct dc_link *link,
1764 		unsigned int *inst_out);
1765 
1766 /* Return an array of link pointers to edp links. */
1767 void dc_get_edp_links(const struct dc *dc,
1768 		struct dc_link **edp_links,
1769 		int *edp_num);
1770 
1771 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1772 				 bool powerOn);
1773 
1774 /* The function initiates detection handshake over the given link. It first
1775  * determines if there are display connections over the link. If so it initiates
1776  * detection protocols supported by the connected receiver device. The function
1777  * contains protocol specific handshake sequences which are sometimes mandatory
1778  * to establish a proper connection between TX and RX. So it is always
1779  * recommended to call this function as the first link operation upon HPD event
1780  * or power up event. Upon completion, the function will update link structure
1781  * in place based on latest RX capabilities. The function may also cause dpms
1782  * to be reset to off for all currently enabled streams to the link. It is DM's
1783  * responsibility to serialize detection and DPMS updates.
1784  *
1785  * @reason - Indicate which event triggers this detection. dc may customize
1786  * detection flow depending on the triggering events.
1787  * return false - if detection is not fully completed. This could happen when
1788  * there is an unrecoverable error during detection or detection is partially
1789  * completed (detection has been delegated to dm mst manager ie.
1790  * link->connection_type == dc_connection_mst_branch when returning false).
1791  * return true - detection is completed, link has been fully updated with latest
1792  * detection result.
1793  */
1794 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1795 
1796 struct dc_sink_init_data;
1797 
1798 /* When link connection type is dc_connection_mst_branch, remote sink can be
1799  * added to the link. The interface creates a remote sink and associates it with
1800  * current link. The sink will be retained by link until remove remote sink is
1801  * called.
1802  *
1803  * @dc_link - link the remote sink will be added to.
1804  * @edid - byte array of EDID raw data.
1805  * @len - size of the edid in byte
1806  * @init_data -
1807  */
1808 struct dc_sink *dc_link_add_remote_sink(
1809 		struct dc_link *dc_link,
1810 		const uint8_t *edid,
1811 		int len,
1812 		struct dc_sink_init_data *init_data);
1813 
1814 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1815  * @link - link the sink should be removed from
1816  * @sink - sink to be removed.
1817  */
1818 void dc_link_remove_remote_sink(
1819 	struct dc_link *link,
1820 	struct dc_sink *sink);
1821 
1822 /* Enable HPD interrupt handler for a given link */
1823 void dc_link_enable_hpd(const struct dc_link *link);
1824 
1825 /* Disable HPD interrupt handler for a given link */
1826 void dc_link_disable_hpd(const struct dc_link *link);
1827 
1828 /* determine if there is a sink connected to the link
1829  *
1830  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1831  * return - false if an unexpected error occurs, true otherwise.
1832  *
1833  * NOTE: This function doesn't detect downstream sink connections i.e
1834  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1835  * return dc_connection_single if the branch device is connected despite of
1836  * downstream sink's connection status.
1837  */
1838 bool dc_link_detect_connection_type(struct dc_link *link,
1839 		enum dc_connection_type *type);
1840 
1841 /* query current hpd pin value
1842  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1843  *
1844  */
1845 bool dc_link_get_hpd_state(struct dc_link *link);
1846 
1847 /* Getter for cached link status from given link */
1848 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1849 
1850 /* enable/disable hardware HPD filter.
1851  *
1852  * @link - The link the HPD pin is associated with.
1853  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1854  * handler once after no HPD change has been detected within dc default HPD
1855  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1856  * pulses within default HPD interval, no HPD event will be received until HPD
1857  * toggles have stopped. Then HPD event will be queued to irq handler once after
1858  * dc default HPD filtering interval since last HPD event.
1859  *
1860  * @enable = false - disable hardware HPD filter. HPD event will be queued
1861  * immediately to irq handler after no HPD change has been detected within
1862  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1863  */
1864 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1865 
1866 /* submit i2c read/write payloads through ddc channel
1867  * @link_index - index to a link with ddc in i2c mode
1868  * @cmd - i2c command structure
1869  * return - true if success, false otherwise.
1870  */
1871 bool dc_submit_i2c(
1872 		struct dc *dc,
1873 		uint32_t link_index,
1874 		struct i2c_command *cmd);
1875 
1876 /* submit i2c read/write payloads through oem channel
1877  * @link_index - index to a link with ddc in i2c mode
1878  * @cmd - i2c command structure
1879  * return - true if success, false otherwise.
1880  */
1881 bool dc_submit_i2c_oem(
1882 		struct dc *dc,
1883 		struct i2c_command *cmd);
1884 
1885 enum aux_return_code_type;
1886 /* Attempt to transfer the given aux payload. This function does not perform
1887  * retries or handle error states. The reply is returned in the payload->reply
1888  * and the result through operation_result. Returns the number of bytes
1889  * transferred,or -1 on a failure.
1890  */
1891 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1892 		struct aux_payload *payload,
1893 		enum aux_return_code_type *operation_result);
1894 
1895 bool dc_is_oem_i2c_device_present(
1896 	struct dc *dc,
1897 	size_t slave_address
1898 );
1899 
1900 /* return true if the connected receiver supports the hdcp version */
1901 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
1902 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
1903 
1904 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
1905  *
1906  * TODO - When defer_handling is true the function will have a different purpose.
1907  * It no longer does complete hpd rx irq handling. We should create a separate
1908  * interface specifically for this case.
1909  *
1910  * Return:
1911  * true - Downstream port status changed. DM should call DC to do the
1912  * detection.
1913  * false - no change in Downstream port status. No further action required
1914  * from DM.
1915  */
1916 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
1917 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
1918 		bool defer_handling, bool *has_left_work);
1919 /* handle DP specs define test automation sequence*/
1920 void dc_link_dp_handle_automated_test(struct dc_link *link);
1921 
1922 /* handle DP Link loss sequence and try to recover RX link loss with best
1923  * effort
1924  */
1925 void dc_link_dp_handle_link_loss(struct dc_link *link);
1926 
1927 /* Determine if hpd rx irq should be handled or ignored
1928  * return true - hpd rx irq should be handled.
1929  * return false - it is safe to ignore hpd rx irq event
1930  */
1931 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
1932 
1933 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
1934  * @link - link the hpd irq data associated with
1935  * @hpd_irq_dpcd_data - input hpd irq data
1936  * return - true if hpd irq data indicates a link lost
1937  */
1938 bool dc_link_check_link_loss_status(struct dc_link *link,
1939 		union hpd_irq_data *hpd_irq_dpcd_data);
1940 
1941 /* Read hpd rx irq data from a given link
1942  * @link - link where the hpd irq data should be read from
1943  * @irq_data - output hpd irq data
1944  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
1945  * read has failed.
1946  */
1947 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
1948 	struct dc_link *link,
1949 	union hpd_irq_data *irq_data);
1950 
1951 /* The function clears recorded DP RX states in the link. DM should call this
1952  * function when it is resuming from S3 power state to previously connected links.
1953  *
1954  * TODO - in the future we should consider to expand link resume interface to
1955  * support clearing previous rx states. So we don't have to rely on dm to call
1956  * this interface explicitly.
1957  */
1958 void dc_link_clear_dprx_states(struct dc_link *link);
1959 
1960 /* Destruct the mst topology of the link and reset the allocated payload table
1961  *
1962  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
1963  * still wants to reset MST topology on an unplug event */
1964 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
1965 
1966 /* The function calculates effective DP link bandwidth when a given link is
1967  * using the given link settings.
1968  *
1969  * return - total effective link bandwidth in kbps.
1970  */
1971 uint32_t dc_link_bandwidth_kbps(
1972 	const struct dc_link *link,
1973 	const struct dc_link_settings *link_setting);
1974 
1975 /* The function takes a snapshot of current link resource allocation state
1976  * @dc: pointer to dc of the dm calling this
1977  * @map: a dc link resource snapshot defined internally to dc.
1978  *
1979  * DM needs to capture a snapshot of current link resource allocation mapping
1980  * and store it in its persistent storage.
1981  *
1982  * Some of the link resource is using first come first serve policy.
1983  * The allocation mapping depends on original hotplug order. This information
1984  * is lost after driver is loaded next time. The snapshot is used in order to
1985  * restore link resource to its previous state so user will get consistent
1986  * link capability allocation across reboot.
1987  *
1988  */
1989 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
1990 
1991 /* This function restores link resource allocation state from a snapshot
1992  * @dc: pointer to dc of the dm calling this
1993  * @map: a dc link resource snapshot defined internally to dc.
1994  *
1995  * DM needs to call this function after initial link detection on boot and
1996  * before first commit streams to restore link resource allocation state
1997  * from previous boot session.
1998  *
1999  * Some of the link resource is using first come first serve policy.
2000  * The allocation mapping depends on original hotplug order. This information
2001  * is lost after driver is loaded next time. The snapshot is used in order to
2002  * restore link resource to its previous state so user will get consistent
2003  * link capability allocation across reboot.
2004  *
2005  */
2006 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2007 
2008 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2009  * interface i.e stream_update->dsc_config
2010  */
2011 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2012 
2013 /* translate a raw link rate data to bandwidth in kbps */
2014 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2015 
2016 /* determine the optimal bandwidth given link and required bw.
2017  * @link - current detected link
2018  * @req_bw - requested bandwidth in kbps
2019  * @link_settings - returned most optimal link settings that can fit the
2020  * requested bandwidth
2021  * return - false if link can't support requested bandwidth, true if link
2022  * settings is found.
2023  */
2024 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2025 		struct dc_link_settings *link_settings,
2026 		uint32_t req_bw);
2027 
2028 /* return the max dp link settings can be driven by the link without considering
2029  * connected RX device and its capability
2030  */
2031 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2032 		struct dc_link_settings *max_link_enc_cap);
2033 
2034 /* determine when the link is driving MST mode, what DP link channel coding
2035  * format will be used. The decision will remain unchanged until next HPD event.
2036  *
2037  * @link -  a link with DP RX connection
2038  * return - if stream is committed to this link with MST signal type, type of
2039  * channel coding format dc will choose.
2040  */
2041 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2042 		const struct dc_link *link);
2043 
2044 /* get max dp link settings the link can enable with all things considered. (i.e
2045  * TX/RX/Cable capabilities and dp override policies.
2046  *
2047  * @link - a link with DP RX connection
2048  * return - max dp link settings the link can enable.
2049  *
2050  */
2051 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2052 
2053 /* Get the highest encoding format that the link supports; highest meaning the
2054  * encoding format which supports the maximum bandwidth.
2055  *
2056  * @link - a link with DP RX connection
2057  * return - highest encoding format link supports.
2058  */
2059 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2060 
2061 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2062  * to a link with dp connector signal type.
2063  * @link - a link with dp connector signal type
2064  * return - true if connected, false otherwise
2065  */
2066 bool dc_link_is_dp_sink_present(struct dc_link *link);
2067 
2068 /* Force DP lane settings update to main-link video signal and notify the change
2069  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2070  * tuning purpose. The interface assumes link has already been enabled with DP
2071  * signal.
2072  *
2073  * @lt_settings - a container structure with desired hw_lane_settings
2074  */
2075 void dc_link_set_drive_settings(struct dc *dc,
2076 				struct link_training_settings *lt_settings,
2077 				struct dc_link *link);
2078 
2079 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2080  * test or debugging purpose. The test pattern will remain until next un-plug.
2081  *
2082  * @link - active link with DP signal output enabled.
2083  * @test_pattern - desired test pattern to output.
2084  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2085  * @test_pattern_color_space - for video test pattern choose a desired color
2086  * space.
2087  * @p_link_settings - For PHY pattern choose a desired link settings
2088  * @p_custom_pattern - some test pattern will require a custom input to
2089  * customize some pattern details. Otherwise keep it to NULL.
2090  * @cust_pattern_size - size of the custom pattern input.
2091  *
2092  */
2093 bool dc_link_dp_set_test_pattern(
2094 	struct dc_link *link,
2095 	enum dp_test_pattern test_pattern,
2096 	enum dp_test_pattern_color_space test_pattern_color_space,
2097 	const struct link_training_settings *p_link_settings,
2098 	const unsigned char *p_custom_pattern,
2099 	unsigned int cust_pattern_size);
2100 
2101 /* Force DP link settings to always use a specific value until reboot to a
2102  * specific link. If link has already been enabled, the interface will also
2103  * switch to desired link settings immediately. This is a debug interface to
2104  * generic dp issue trouble shooting.
2105  */
2106 void dc_link_set_preferred_link_settings(struct dc *dc,
2107 		struct dc_link_settings *link_setting,
2108 		struct dc_link *link);
2109 
2110 /* Force DP link to customize a specific link training behavior by overriding to
2111  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2112  * display specific link training issues or apply some display specific
2113  * workaround in link training.
2114  *
2115  * @link_settings - if not NULL, force preferred link settings to the link.
2116  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2117  * will apply this particular override in future link training. If NULL is
2118  * passed in, dc resets previous overrides.
2119  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2120  * training settings.
2121  */
2122 void dc_link_set_preferred_training_settings(struct dc *dc,
2123 		struct dc_link_settings *link_setting,
2124 		struct dc_link_training_overrides *lt_overrides,
2125 		struct dc_link *link,
2126 		bool skip_immediate_retrain);
2127 
2128 /* return - true if FEC is supported with connected DP RX, false otherwise */
2129 bool dc_link_is_fec_supported(const struct dc_link *link);
2130 
2131 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2132  * link enablement.
2133  * return - true if FEC should be enabled, false otherwise.
2134  */
2135 bool dc_link_should_enable_fec(const struct dc_link *link);
2136 
2137 /* determine lttpr mode the current link should be enabled with a specific link
2138  * settings.
2139  */
2140 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2141 		struct dc_link_settings *link_setting);
2142 
2143 /* Force DP RX to update its power state.
2144  * NOTE: this interface doesn't update dp main-link. Calling this function will
2145  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2146  * RX power state back upon finish DM specific execution requiring DP RX in a
2147  * specific power state.
2148  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2149  * state.
2150  */
2151 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2152 
2153 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2154  * current value read from extended receiver cap from 02200h - 0220Fh.
2155  * Some DP RX has problems of providing accurate DP receiver caps from extended
2156  * field, this interface is a workaround to revert link back to use base caps.
2157  */
2158 void dc_link_overwrite_extended_receiver_cap(
2159 		struct dc_link *link);
2160 
2161 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2162 		bool wait_for_hpd);
2163 
2164 /* Set backlight level of an embedded panel (eDP, LVDS).
2165  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2166  * and 16 bit fractional, where 1.0 is max backlight value.
2167  */
2168 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2169 		uint32_t backlight_pwm_u16_16,
2170 		uint32_t frame_ramp);
2171 
2172 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2173 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2174 		bool isHDR,
2175 		uint32_t backlight_millinits,
2176 		uint32_t transition_time_in_ms);
2177 
2178 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2179 		uint32_t *backlight_millinits,
2180 		uint32_t *backlight_millinits_peak);
2181 
2182 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2183 
2184 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2185 
2186 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2187 		bool wait, bool force_static, const unsigned int *power_opts);
2188 
2189 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2190 
2191 bool dc_link_setup_psr(struct dc_link *dc_link,
2192 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2193 		struct psr_context *psr_context);
2194 
2195 /*
2196  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2197  *
2198  * @link: pointer to the dc_link struct instance
2199  * @enable: enable(active) or disable(inactive) replay
2200  * @wait: state transition need to wait the active set completed.
2201  * @force_static: force disable(inactive) the replay
2202  * @power_opts: set power optimazation parameters to DMUB.
2203  *
2204  * return: allow Replay active will return true, else will return false.
2205  */
2206 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2207 		bool wait, bool force_static, const unsigned int *power_opts);
2208 
2209 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2210 
2211 /* On eDP links this function call will stall until T12 has elapsed.
2212  * If the panel is not in power off state, this function will return
2213  * immediately.
2214  */
2215 bool dc_link_wait_for_t12(struct dc_link *link);
2216 
2217 /* Determine if dp trace has been initialized to reflect upto date result *
2218  * return - true if trace is initialized and has valid data. False dp trace
2219  * doesn't have valid result.
2220  */
2221 bool dc_dp_trace_is_initialized(struct dc_link *link);
2222 
2223 /* Query a dp trace flag to indicate if the current dp trace data has been
2224  * logged before
2225  */
2226 bool dc_dp_trace_is_logged(struct dc_link *link,
2227 		bool in_detection);
2228 
2229 /* Set dp trace flag to indicate whether DM has already logged the current dp
2230  * trace data. DM can set is_logged to true upon logging and check
2231  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2232  */
2233 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2234 		bool in_detection,
2235 		bool is_logged);
2236 
2237 /* Obtain driver time stamp for last dp link training end. The time stamp is
2238  * formatted based on dm_get_timestamp DM function.
2239  * @in_detection - true to get link training end time stamp of last link
2240  * training in detection sequence. false to get link training end time stamp
2241  * of last link training in commit (dpms) sequence
2242  */
2243 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2244 		bool in_detection);
2245 
2246 /* Get how many link training attempts dc has done with latest sequence.
2247  * @in_detection - true to get link training count of last link
2248  * training in detection sequence. false to get link training count of last link
2249  * training in commit (dpms) sequence
2250  */
2251 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2252 		bool in_detection);
2253 
2254 /* Get how many link loss has happened since last link training attempts */
2255 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2256 
2257 /*
2258  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2259  */
2260 /*
2261  * Send a request from DP-Tx requesting to allocate BW remotely after
2262  * allocating it locally. This will get processed by CM and a CB function
2263  * will be called.
2264  *
2265  * @link: pointer to the dc_link struct instance
2266  * @req_bw: The requested bw in Kbyte to allocated
2267  *
2268  * return: none
2269  */
2270 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2271 
2272 /*
2273  * Handle function for when the status of the Request above is complete.
2274  * We will find out the result of allocating on CM and update structs.
2275  *
2276  * @link: pointer to the dc_link struct instance
2277  * @bw: Allocated or Estimated BW depending on the result
2278  * @result: Response type
2279  *
2280  * return: none
2281  */
2282 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link,
2283 		uint8_t bw, uint8_t result);
2284 
2285 /*
2286  * Handle the USB4 BW Allocation related functionality here:
2287  * Plug => Try to allocate max bw from timing parameters supported by the sink
2288  * Unplug => de-allocate bw
2289  *
2290  * @link: pointer to the dc_link struct instance
2291  * @peak_bw: Peak bw used by the link/sink
2292  *
2293  * return: allocated bw else return 0
2294  */
2295 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2296 		struct dc_link *link, int peak_bw);
2297 
2298 /*
2299  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2300  * available BW for each host router
2301  *
2302  * @dc: pointer to dc struct
2303  * @stream: pointer to all possible streams
2304  * @count: number of valid DPIA streams
2305  *
2306  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2307  */
2308 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2309 		const unsigned int count);
2310 
2311 /* Sink Interfaces - A sink corresponds to a display output device */
2312 
2313 struct dc_container_id {
2314 	// 128bit GUID in binary form
2315 	unsigned char  guid[16];
2316 	// 8 byte port ID -> ELD.PortID
2317 	unsigned int   portId[2];
2318 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2319 	unsigned short manufacturerName;
2320 	// 2 byte product code -> ELD.ProductCode
2321 	unsigned short productCode;
2322 };
2323 
2324 
2325 struct dc_sink_dsc_caps {
2326 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2327 	// 'false' if they are sink's DSC caps
2328 	bool is_virtual_dpcd_dsc;
2329 	// 'true' if MST topology supports DSC passthrough for sink
2330 	// 'false' if MST topology does not support DSC passthrough
2331 	bool is_dsc_passthrough_supported;
2332 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2333 };
2334 
2335 struct dc_sink_fec_caps {
2336 	bool is_rx_fec_supported;
2337 	bool is_topology_fec_supported;
2338 };
2339 
2340 struct scdc_caps {
2341 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2342 	union hdmi_scdc_device_id_data device_id;
2343 };
2344 
2345 /*
2346  * The sink structure contains EDID and other display device properties
2347  */
2348 struct dc_sink {
2349 	enum signal_type sink_signal;
2350 	struct dc_edid dc_edid; /* raw edid */
2351 	struct dc_edid_caps edid_caps; /* parse display caps */
2352 	struct dc_container_id *dc_container_id;
2353 	uint32_t dongle_max_pix_clk;
2354 	void *priv;
2355 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2356 	bool converter_disable_audio;
2357 
2358 	struct scdc_caps scdc_caps;
2359 	struct dc_sink_dsc_caps dsc_caps;
2360 	struct dc_sink_fec_caps fec_caps;
2361 
2362 	bool is_vsc_sdp_colorimetry_supported;
2363 
2364 	/* private to DC core */
2365 	struct dc_link *link;
2366 	struct dc_context *ctx;
2367 
2368 	uint32_t sink_id;
2369 
2370 	/* private to dc_sink.c */
2371 	// refcount must be the last member in dc_sink, since we want the
2372 	// sink structure to be logically cloneable up to (but not including)
2373 	// refcount
2374 	struct kref refcount;
2375 };
2376 
2377 void dc_sink_retain(struct dc_sink *sink);
2378 void dc_sink_release(struct dc_sink *sink);
2379 
2380 struct dc_sink_init_data {
2381 	enum signal_type sink_signal;
2382 	struct dc_link *link;
2383 	uint32_t dongle_max_pix_clk;
2384 	bool converter_disable_audio;
2385 };
2386 
2387 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2388 
2389 /* Newer interfaces  */
2390 struct dc_cursor {
2391 	struct dc_plane_address address;
2392 	struct dc_cursor_attributes attributes;
2393 };
2394 
2395 
2396 /* Interrupt interfaces */
2397 enum dc_irq_source dc_interrupt_to_irq_source(
2398 		struct dc *dc,
2399 		uint32_t src_id,
2400 		uint32_t ext_id);
2401 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2402 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2403 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2404 		struct dc *dc, uint32_t link_index);
2405 
2406 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2407 
2408 /* Power Interfaces */
2409 
2410 void dc_set_power_state(
2411 		struct dc *dc,
2412 		enum dc_acpi_cm_power_state power_state);
2413 void dc_resume(struct dc *dc);
2414 
2415 void dc_power_down_on_boot(struct dc *dc);
2416 
2417 /*
2418  * HDCP Interfaces
2419  */
2420 enum hdcp_message_status dc_process_hdcp_msg(
2421 		enum signal_type signal,
2422 		struct dc_link *link,
2423 		struct hdcp_protection_message *message_info);
2424 bool dc_is_dmcu_initialized(struct dc *dc);
2425 
2426 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2427 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2428 
2429 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2430 		unsigned int pitch,
2431 		unsigned int height,
2432 		enum surface_pixel_format format,
2433 		struct dc_cursor_attributes *cursor_attr);
2434 
2435 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2436 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2437 
2438 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2439 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2440 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2441 
2442 /* set min and max memory clock to lowest and highest DPM level, respectively */
2443 void dc_unlock_memory_clock_frequency(struct dc *dc);
2444 
2445 /* set min memory clock to the min required for current mode, max to maxDPM */
2446 void dc_lock_memory_clock_frequency(struct dc *dc);
2447 
2448 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2449 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2450 
2451 /* cleanup on driver unload */
2452 void dc_hardware_release(struct dc *dc);
2453 
2454 /* disables fw based mclk switch */
2455 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2456 
2457 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2458 
2459 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2460 
2461 void dc_z10_restore(const struct dc *dc);
2462 void dc_z10_save_init(struct dc *dc);
2463 
2464 bool dc_is_dmub_outbox_supported(struct dc *dc);
2465 bool dc_enable_dmub_notifications(struct dc *dc);
2466 
2467 bool dc_abm_save_restore(
2468 		struct dc *dc,
2469 		struct dc_stream_state *stream,
2470 		struct abm_save_restore *pData);
2471 
2472 void dc_enable_dmub_outbox(struct dc *dc);
2473 
2474 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2475 				uint32_t link_index,
2476 				struct aux_payload *payload);
2477 
2478 /* Get dc link index from dpia port index */
2479 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2480 				uint8_t dpia_port_index);
2481 
2482 bool dc_process_dmub_set_config_async(struct dc *dc,
2483 				uint32_t link_index,
2484 				struct set_config_cmd_payload *payload,
2485 				struct dmub_notification *notify);
2486 
2487 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2488 				uint32_t link_index,
2489 				uint8_t mst_alloc_slots,
2490 				uint8_t *mst_slots_in_use);
2491 
2492 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2493 				uint32_t hpd_int_enable);
2494 
2495 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2496 
2497 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2498 
2499 struct dc_power_profile {
2500 	int power_level; /* Lower is better */
2501 };
2502 
2503 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2504 
2505 /* DSC Interfaces */
2506 #include "dc_dsc.h"
2507 
2508 /* Disable acc mode Interfaces */
2509 void dc_disable_accelerated_mode(struct dc *dc);
2510 
2511 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2512 		       struct dc_stream_state *new_stream);
2513 
2514 #endif /* DC_INTERFACE_H_ */
2515