xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 5c8d5e2619f7d2985adfe45608dc942ca8151aa3)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 #include "sspl/dc_spl_types.h"
50 
51 struct abm_save_restore;
52 
53 /* forward declaration */
54 struct aux_payload;
55 struct set_config_cmd_payload;
56 struct dmub_notification;
57 
58 #define DC_VER "3.2.345"
59 
60 /**
61  * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC
62  */
63 #define MAX_SURFACES 4
64 /**
65  * MAX_PLANES - representative of the upper bound of planes that are supported by the HW
66  */
67 #define MAX_PLANES 6
68 #define MAX_STREAMS 6
69 #define MIN_VIEWPORT_SIZE 12
70 #define MAX_NUM_EDP 2
71 #define MAX_SUPPORTED_FORMATS 7
72 
73 #define MAX_HOST_ROUTERS_NUM 3
74 #define MAX_DPIA_PER_HOST_ROUTER 3
75 #define MAX_DPIA_NUM  (MAX_HOST_ROUTERS_NUM * MAX_DPIA_PER_HOST_ROUTER)
76 
77 /* Display Core Interfaces */
78 struct dc_versions {
79 	const char *dc_ver;
80 	struct dmcu_version dmcu_version;
81 };
82 
83 enum dp_protocol_version {
84 	DP_VERSION_1_4 = 0,
85 	DP_VERSION_2_1,
86 	DP_VERSION_UNKNOWN,
87 };
88 
89 enum dc_plane_type {
90 	DC_PLANE_TYPE_INVALID,
91 	DC_PLANE_TYPE_DCE_RGB,
92 	DC_PLANE_TYPE_DCE_UNDERLAY,
93 	DC_PLANE_TYPE_DCN_UNIVERSAL,
94 };
95 
96 // Sizes defined as multiples of 64KB
97 enum det_size {
98 	DET_SIZE_DEFAULT = 0,
99 	DET_SIZE_192KB = 3,
100 	DET_SIZE_256KB = 4,
101 	DET_SIZE_320KB = 5,
102 	DET_SIZE_384KB = 6
103 };
104 
105 
106 struct dc_plane_cap {
107 	enum dc_plane_type type;
108 	uint32_t per_pixel_alpha : 1;
109 	struct {
110 		uint32_t argb8888 : 1;
111 		uint32_t nv12 : 1;
112 		uint32_t fp16 : 1;
113 		uint32_t p010 : 1;
114 		uint32_t ayuv : 1;
115 	} pixel_format_support;
116 	// max upscaling factor x1000
117 	// upscaling factors are always >= 1
118 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
119 	struct {
120 		uint32_t argb8888;
121 		uint32_t nv12;
122 		uint32_t fp16;
123 	} max_upscale_factor;
124 	// max downscale factor x1000
125 	// downscale factors are always <= 1
126 	// for example, 8K -> 1080p is 0.25, or 250 raw value
127 	struct {
128 		uint32_t argb8888;
129 		uint32_t nv12;
130 		uint32_t fp16;
131 	} max_downscale_factor;
132 	// minimal width/height
133 	uint32_t min_width;
134 	uint32_t min_height;
135 };
136 
137 /**
138  * DOC: color-management-caps
139  *
140  * **Color management caps (DPP and MPC)**
141  *
142  * Modules/color calculates various color operations which are translated to
143  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
144  * DCN1, every new generation comes with fairly major differences in color
145  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
146  * decide mapping to HW block based on logical capabilities.
147  */
148 
149 /**
150  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
151  * @srgb: RGB color space transfer func
152  * @bt2020: BT.2020 transfer func
153  * @gamma2_2: standard gamma
154  * @pq: perceptual quantizer transfer function
155  * @hlg: hybrid log–gamma transfer function
156  */
157 struct rom_curve_caps {
158 	uint16_t srgb : 1;
159 	uint16_t bt2020 : 1;
160 	uint16_t gamma2_2 : 1;
161 	uint16_t pq : 1;
162 	uint16_t hlg : 1;
163 };
164 
165 /**
166  * struct dpp_color_caps - color pipeline capabilities for display pipe and
167  * plane blocks
168  *
169  * @dcn_arch: all DCE generations treated the same
170  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
171  * just plain 256-entry lookup
172  * @icsc: input color space conversion
173  * @dgam_ram: programmable degamma LUT
174  * @post_csc: post color space conversion, before gamut remap
175  * @gamma_corr: degamma correction
176  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
177  * with MPC by setting mpc:shared_3d_lut flag
178  * @ogam_ram: programmable out/blend gamma LUT
179  * @ocsc: output color space conversion
180  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
181  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
182  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
183  *
184  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
185  */
186 struct dpp_color_caps {
187 	uint16_t dcn_arch : 1;
188 	uint16_t input_lut_shared : 1;
189 	uint16_t icsc : 1;
190 	uint16_t dgam_ram : 1;
191 	uint16_t post_csc : 1;
192 	uint16_t gamma_corr : 1;
193 	uint16_t hw_3d_lut : 1;
194 	uint16_t ogam_ram : 1;
195 	uint16_t ocsc : 1;
196 	uint16_t dgam_rom_for_yuv : 1;
197 	struct rom_curve_caps dgam_rom_caps;
198 	struct rom_curve_caps ogam_rom_caps;
199 };
200 
201 /* Below structure is to describe the HW support for mem layout, extend support
202 	range to match what OS could handle in the roadmap */
203 struct lut3d_caps {
204 	uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */
205 	struct {
206 		uint32_t swizzle_3d_rgb : 1;
207 		uint32_t swizzle_3d_bgr : 1;
208 		uint32_t linear_1d : 1;
209 	} mem_layout_support;
210 	struct {
211 		uint32_t unorm_12msb : 1;
212 		uint32_t unorm_12lsb : 1;
213 		uint32_t float_fp1_5_10 : 1;
214 	} mem_format_support;
215 	struct {
216 		uint32_t order_rgba : 1;
217 		uint32_t order_bgra : 1;
218 	} mem_pixel_order_support;
219 	/*< size options are 9, 17, 33, 45, 65 */
220 	struct {
221 		uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */
222 		uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */
223 		uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */
224 		uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */
225 		uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */
226 	} lut_dim_caps;
227 };
228 
229 /**
230  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
231  * plane combined blocks
232  *
233  * @gamut_remap: color transformation matrix
234  * @ogam_ram: programmable out gamma LUT
235  * @ocsc: output color space conversion matrix
236  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
237  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
238  * instance
239  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
240  * @mcm_3d_lut_caps: HW support cap for MCM LUT memory
241  * @rmcm_3d_lut_caps: HW support cap for RMCM LUT memory
242  * @preblend: whether color manager supports preblend with MPC
243  */
244 struct mpc_color_caps {
245 	uint16_t gamut_remap : 1;
246 	uint16_t ogam_ram : 1;
247 	uint16_t ocsc : 1;
248 	uint16_t num_3dluts : 3;
249 	uint16_t num_rmcm_3dluts : 3;
250 	uint16_t shared_3d_lut:1;
251 	struct rom_curve_caps ogam_rom_caps;
252 	struct lut3d_caps mcm_3d_lut_caps;
253 	struct lut3d_caps rmcm_3d_lut_caps;
254 	bool preblend;
255 };
256 
257 /**
258  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
259  * @dpp: color pipes caps for DPP
260  * @mpc: color pipes caps for MPC
261  */
262 struct dc_color_caps {
263 	struct dpp_color_caps dpp;
264 	struct mpc_color_caps mpc;
265 };
266 
267 struct dc_dmub_caps {
268 	bool psr;
269 	bool mclk_sw;
270 	bool subvp_psr;
271 	bool gecc_enable;
272 	uint8_t fams_ver;
273 	bool aux_backlight_support;
274 };
275 
276 struct dc_scl_caps {
277 	bool sharpener_support;
278 };
279 
280 struct dc_caps {
281 	uint32_t max_streams;
282 	uint32_t max_links;
283 	uint32_t max_audios;
284 	uint32_t max_slave_planes;
285 	uint32_t max_slave_yuv_planes;
286 	uint32_t max_slave_rgb_planes;
287 	uint32_t max_planes;
288 	uint32_t max_downscale_ratio;
289 	uint32_t i2c_speed_in_khz;
290 	uint32_t i2c_speed_in_khz_hdcp;
291 	uint32_t dmdata_alloc_size;
292 	unsigned int max_cursor_size;
293 	unsigned int max_buffered_cursor_size;
294 	unsigned int max_video_width;
295 	/*
296 	 * max video plane width that can be safely assumed to be always
297 	 * supported by single DPP pipe.
298 	 */
299 	unsigned int max_optimizable_video_width;
300 	unsigned int min_horizontal_blanking_period;
301 	int linear_pitch_alignment;
302 	bool dcc_const_color;
303 	bool dynamic_audio;
304 	bool is_apu;
305 	bool dual_link_dvi;
306 	bool post_blend_color_processing;
307 	bool force_dp_tps4_for_cp2520;
308 	bool disable_dp_clk_share;
309 	bool psp_setup_panel_mode;
310 	bool extended_aux_timeout_support;
311 	bool dmcub_support;
312 	bool zstate_support;
313 	bool ips_support;
314 	bool ips_v2_support;
315 	uint32_t num_of_internal_disp;
316 	enum dp_protocol_version max_dp_protocol_version;
317 	unsigned int mall_size_per_mem_channel;
318 	unsigned int mall_size_total;
319 	unsigned int cursor_cache_size;
320 	struct dc_plane_cap planes[MAX_PLANES];
321 	struct dc_color_caps color;
322 	struct dc_dmub_caps dmub_caps;
323 	bool dp_hpo;
324 	bool dp_hdmi21_pcon_support;
325 	bool edp_dsc_support;
326 	bool vbios_lttpr_aware;
327 	bool vbios_lttpr_enable;
328 	bool fused_io_supported;
329 	uint32_t max_otg_num;
330 	uint32_t max_cab_allocation_bytes;
331 	uint32_t cache_line_size;
332 	uint32_t cache_num_ways;
333 	uint16_t subvp_fw_processing_delay_us;
334 	uint8_t subvp_drr_max_vblank_margin_us;
335 	uint16_t subvp_prefetch_end_to_mall_start_us;
336 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
337 	uint16_t subvp_pstate_allow_width_us;
338 	uint16_t subvp_vertical_int_margin_us;
339 	bool seamless_odm;
340 	uint32_t max_v_total;
341 	bool vtotal_limited_by_fp2;
342 	uint32_t max_disp_clock_khz_at_vmin;
343 	uint8_t subvp_drr_vblank_start_margin_us;
344 	bool cursor_not_scaled;
345 	bool dcmode_power_limits_present;
346 	bool sequential_ono;
347 	/* Conservative limit for DCC cases which require ODM4:1 to support*/
348 	uint32_t dcc_plane_width_limit;
349 	struct dc_scl_caps scl_caps;
350 	uint8_t num_of_host_routers;
351 	uint8_t num_of_dpias_per_host_router;
352 	/* limit of the ODM only, could be limited by other factors (like pipe count)*/
353 	uint8_t max_odm_combine_factor;
354 };
355 
356 struct dc_bug_wa {
357 	bool no_connect_phy_config;
358 	bool dedcn20_305_wa;
359 	bool skip_clock_update;
360 	bool lt_early_cr_pattern;
361 	struct {
362 		uint8_t uclk : 1;
363 		uint8_t fclk : 1;
364 		uint8_t dcfclk : 1;
365 		uint8_t dcfclk_ds: 1;
366 	} clock_update_disable_mask;
367 	bool skip_psr_ips_crtc_disable;
368 };
369 struct dc_dcc_surface_param {
370 	struct dc_size surface_size;
371 	enum surface_pixel_format format;
372 	unsigned int plane0_pitch;
373 	struct dc_size plane1_size;
374 	unsigned int plane1_pitch;
375 	union {
376 		enum swizzle_mode_values swizzle_mode;
377 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
378 	};
379 	enum dc_scan_direction scan;
380 };
381 
382 struct dc_dcc_setting {
383 	unsigned int max_compressed_blk_size;
384 	unsigned int max_uncompressed_blk_size;
385 	bool independent_64b_blks;
386 	//These bitfields to be used starting with DCN 3.0
387 	struct {
388 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
389 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
390 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
391 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
392 		uint32_t dcc_256_256 : 1;  //available in ASICs starting with DCN 4.0x (the best compression case)
393 		uint32_t dcc_256_128 : 1;  //available in ASICs starting with DCN 4.0x
394 		uint32_t dcc_256_64 : 1;   //available in ASICs starting with DCN 4.0x (the worst compression case)
395 	} dcc_controls;
396 };
397 
398 struct dc_surface_dcc_cap {
399 	union {
400 		struct {
401 			struct dc_dcc_setting rgb;
402 		} grph;
403 
404 		struct {
405 			struct dc_dcc_setting luma;
406 			struct dc_dcc_setting chroma;
407 		} video;
408 	};
409 
410 	bool capable;
411 	bool const_color_support;
412 };
413 
414 struct dc_static_screen_params {
415 	struct {
416 		bool force_trigger;
417 		bool cursor_update;
418 		bool surface_update;
419 		bool overlay_update;
420 	} triggers;
421 	unsigned int num_frames;
422 };
423 
424 
425 /* Surface update type is used by dc_update_surfaces_and_stream
426  * The update type is determined at the very beginning of the function based
427  * on parameters passed in and decides how much programming (or updating) is
428  * going to be done during the call.
429  *
430  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
431  * logical calculations or hardware register programming. This update MUST be
432  * ISR safe on windows. Currently fast update will only be used to flip surface
433  * address.
434  *
435  * UPDATE_TYPE_MED is used for slower updates which require significant hw
436  * re-programming however do not affect bandwidth consumption or clock
437  * requirements. At present, this is the level at which front end updates
438  * that do not require us to run bw_calcs happen. These are in/out transfer func
439  * updates, viewport offset changes, recout size changes and pixel depth changes.
440  * This update can be done at ISR, but we want to minimize how often this happens.
441  *
442  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
443  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
444  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
445  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
446  * a full update. This cannot be done at ISR level and should be a rare event.
447  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
448  * underscan we don't expect to see this call at all.
449  */
450 
451 enum surface_update_type {
452 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
453 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
454 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
455 };
456 
457 /* Forward declaration*/
458 struct dc;
459 struct dc_plane_state;
460 struct dc_state;
461 
462 struct dc_cap_funcs {
463 	bool (*get_dcc_compression_cap)(const struct dc *dc,
464 			const struct dc_dcc_surface_param *input,
465 			struct dc_surface_dcc_cap *output);
466 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
467 };
468 
469 struct link_training_settings;
470 
471 union allow_lttpr_non_transparent_mode {
472 	struct {
473 		bool DP1_4A : 1;
474 		bool DP2_0 : 1;
475 	} bits;
476 	unsigned char raw;
477 };
478 
479 /* Structure to hold configuration flags set by dm at dc creation. */
480 struct dc_config {
481 	bool gpu_vm_support;
482 	bool disable_disp_pll_sharing;
483 	bool fbc_support;
484 	bool disable_fractional_pwm;
485 	bool allow_seamless_boot_optimization;
486 	bool seamless_boot_edp_requested;
487 	bool edp_not_connected;
488 	bool edp_no_power_sequencing;
489 	bool force_enum_edp;
490 	bool forced_clocks;
491 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
492 	bool multi_mon_pp_mclk_switch;
493 	bool disable_dmcu;
494 	bool enable_4to1MPC;
495 	bool enable_windowed_mpo_odm;
496 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
497 	uint32_t allow_edp_hotplug_detection;
498 	bool skip_riommu_prefetch_wa;
499 	bool clamp_min_dcfclk;
500 	uint64_t vblank_alignment_dto_params;
501 	uint8_t  vblank_alignment_max_frame_time_diff;
502 	bool is_asymmetric_memory;
503 	bool is_single_rank_dimm;
504 	bool is_vmin_only_asic;
505 	bool use_spl;
506 	bool prefer_easf;
507 	bool use_pipe_ctx_sync_logic;
508 	int smart_mux_version;
509 	bool ignore_dpref_ss;
510 	bool enable_mipi_converter_optimization;
511 	bool use_default_clock_table;
512 	bool force_bios_enable_lttpr;
513 	uint8_t force_bios_fixed_vs;
514 	int sdpif_request_limit_words_per_umc;
515 	bool dc_mode_clk_limit_support;
516 	bool EnableMinDispClkODM;
517 	bool enable_auto_dpm_test_logs;
518 	unsigned int disable_ips;
519 	unsigned int disable_ips_rcg;
520 	unsigned int disable_ips_in_vpb;
521 	bool disable_ips_in_dpms_off;
522 	bool usb4_bw_alloc_support;
523 	bool allow_0_dtb_clk;
524 	bool use_assr_psp_message;
525 	bool support_edp0_on_dp1;
526 	unsigned int enable_fpo_flicker_detection;
527 	bool disable_hbr_audio_dp2;
528 	bool consolidated_dpia_dp_lt;
529 	bool set_pipe_unlock_order;
530 	bool enable_dpia_pre_training;
531 	bool unify_link_enc_assignment;
532 	struct spl_sharpness_range dcn_sharpness_range;
533 	struct spl_sharpness_range dcn_override_sharpness_range;
534 };
535 
536 enum visual_confirm {
537 	VISUAL_CONFIRM_DISABLE = 0,
538 	VISUAL_CONFIRM_SURFACE = 1,
539 	VISUAL_CONFIRM_HDR = 2,
540 	VISUAL_CONFIRM_MPCTREE = 4,
541 	VISUAL_CONFIRM_PSR = 5,
542 	VISUAL_CONFIRM_SWAPCHAIN = 6,
543 	VISUAL_CONFIRM_FAMS = 7,
544 	VISUAL_CONFIRM_SWIZZLE = 9,
545 	VISUAL_CONFIRM_SMARTMUX_DGPU = 10,
546 	VISUAL_CONFIRM_REPLAY = 12,
547 	VISUAL_CONFIRM_SUBVP = 14,
548 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
549 	VISUAL_CONFIRM_FAMS2 = 19,
550 	VISUAL_CONFIRM_HW_CURSOR = 20,
551 	VISUAL_CONFIRM_VABC = 21,
552 	VISUAL_CONFIRM_DCC = 22,
553 	VISUAL_CONFIRM_EXPLICIT = 0x80000000,
554 };
555 
556 enum dc_psr_power_opts {
557 	psr_power_opt_invalid = 0x0,
558 	psr_power_opt_smu_opt_static_screen = 0x1,
559 	psr_power_opt_z10_static_screen = 0x10,
560 	psr_power_opt_ds_disable_allow = 0x100,
561 };
562 
563 enum dml_hostvm_override_opts {
564 	DML_HOSTVM_NO_OVERRIDE = 0x0,
565 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
566 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
567 };
568 
569 enum dc_replay_power_opts {
570 	replay_power_opt_invalid		= 0x0,
571 	replay_power_opt_smu_opt_static_screen	= 0x1,
572 	replay_power_opt_z10_static_screen	= 0x10,
573 };
574 
575 enum dcc_option {
576 	DCC_ENABLE = 0,
577 	DCC_DISABLE = 1,
578 	DCC_HALF_REQ_DISALBE = 2,
579 };
580 
581 enum in_game_fams_config {
582 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
583 	INGAME_FAMS_DISABLE, // disable in-game fams
584 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
585 	INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies
586 };
587 
588 /**
589  * enum pipe_split_policy - Pipe split strategy supported by DCN
590  *
591  * This enum is used to define the pipe split policy supported by DCN. By
592  * default, DC favors MPC_SPLIT_DYNAMIC.
593  */
594 enum pipe_split_policy {
595 	/**
596 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
597 	 * pipe in order to bring the best trade-off between performance and
598 	 * power consumption. This is the recommended option.
599 	 */
600 	MPC_SPLIT_DYNAMIC = 0,
601 
602 	/**
603 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
604 	 * try any sort of split optimization.
605 	 */
606 	MPC_SPLIT_AVOID = 1,
607 
608 	/**
609 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
610 	 * optimize the pipe utilization when using a single display; if the
611 	 * user connects to a second display, DC will avoid pipe split.
612 	 */
613 	MPC_SPLIT_AVOID_MULT_DISP = 2,
614 };
615 
616 enum wm_report_mode {
617 	WM_REPORT_DEFAULT = 0,
618 	WM_REPORT_OVERRIDE = 1,
619 };
620 enum dtm_pstate{
621 	dtm_level_p0 = 0,/*highest voltage*/
622 	dtm_level_p1,
623 	dtm_level_p2,
624 	dtm_level_p3,
625 	dtm_level_p4,/*when active_display_count = 0*/
626 };
627 
628 enum dcn_pwr_state {
629 	DCN_PWR_STATE_UNKNOWN = -1,
630 	DCN_PWR_STATE_MISSION_MODE = 0,
631 	DCN_PWR_STATE_LOW_POWER = 3,
632 };
633 
634 enum dcn_zstate_support_state {
635 	DCN_ZSTATE_SUPPORT_UNKNOWN,
636 	DCN_ZSTATE_SUPPORT_ALLOW,
637 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
638 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
639 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
640 	DCN_ZSTATE_SUPPORT_DISALLOW,
641 };
642 
643 /*
644  * struct dc_clocks - DC pipe clocks
645  *
646  * For any clocks that may differ per pipe only the max is stored in this
647  * structure
648  */
649 struct dc_clocks {
650 	int dispclk_khz;
651 	int actual_dispclk_khz;
652 	int dppclk_khz;
653 	int actual_dppclk_khz;
654 	int disp_dpp_voltage_level_khz;
655 	int dcfclk_khz;
656 	int socclk_khz;
657 	int dcfclk_deep_sleep_khz;
658 	int fclk_khz;
659 	int phyclk_khz;
660 	int dramclk_khz;
661 	bool p_state_change_support;
662 	enum dcn_zstate_support_state zstate_support;
663 	bool dtbclk_en;
664 	int ref_dtbclk_khz;
665 	bool fclk_p_state_change_support;
666 	enum dcn_pwr_state pwr_state;
667 	/*
668 	 * Elements below are not compared for the purposes of
669 	 * optimization required
670 	 */
671 	bool prev_p_state_change_support;
672 	bool fclk_prev_p_state_change_support;
673 	int num_ways;
674 	int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM];
675 
676 	/*
677 	 * @fw_based_mclk_switching
678 	 *
679 	 * DC has a mechanism that leverage the variable refresh rate to switch
680 	 * memory clock in cases that we have a large latency to achieve the
681 	 * memory clock change and a short vblank window. DC has some
682 	 * requirements to enable this feature, and this field describes if the
683 	 * system support or not such a feature.
684 	 */
685 	bool fw_based_mclk_switching;
686 	bool fw_based_mclk_switching_shut_down;
687 	int prev_num_ways;
688 	enum dtm_pstate dtm_level;
689 	int max_supported_dppclk_khz;
690 	int max_supported_dispclk_khz;
691 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
692 	int bw_dispclk_khz;
693 	int idle_dramclk_khz;
694 	int idle_fclk_khz;
695 	int subvp_prefetch_dramclk_khz;
696 	int subvp_prefetch_fclk_khz;
697 };
698 
699 struct dc_bw_validation_profile {
700 	bool enable;
701 
702 	unsigned long long total_ticks;
703 	unsigned long long voltage_level_ticks;
704 	unsigned long long watermark_ticks;
705 	unsigned long long rq_dlg_ticks;
706 
707 	unsigned long long total_count;
708 	unsigned long long skip_fast_count;
709 	unsigned long long skip_pass_count;
710 	unsigned long long skip_fail_count;
711 };
712 
713 #define BW_VAL_TRACE_SETUP() \
714 		unsigned long long end_tick = 0; \
715 		unsigned long long voltage_level_tick = 0; \
716 		unsigned long long watermark_tick = 0; \
717 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
718 				dm_get_timestamp(dc->ctx) : 0
719 
720 #define BW_VAL_TRACE_COUNT() \
721 		if (dc->debug.bw_val_profile.enable) \
722 			dc->debug.bw_val_profile.total_count++
723 
724 #define BW_VAL_TRACE_SKIP(status) \
725 		if (dc->debug.bw_val_profile.enable) { \
726 			if (!voltage_level_tick) \
727 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
728 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
729 		}
730 
731 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
732 		if (dc->debug.bw_val_profile.enable) \
733 			voltage_level_tick = dm_get_timestamp(dc->ctx)
734 
735 #define BW_VAL_TRACE_END_WATERMARKS() \
736 		if (dc->debug.bw_val_profile.enable) \
737 			watermark_tick = dm_get_timestamp(dc->ctx)
738 
739 #define BW_VAL_TRACE_FINISH() \
740 		if (dc->debug.bw_val_profile.enable) { \
741 			end_tick = dm_get_timestamp(dc->ctx); \
742 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
743 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
744 			if (watermark_tick) { \
745 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
746 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
747 			} \
748 		}
749 
750 union mem_low_power_enable_options {
751 	struct {
752 		bool vga: 1;
753 		bool i2c: 1;
754 		bool dmcu: 1;
755 		bool dscl: 1;
756 		bool cm: 1;
757 		bool mpc: 1;
758 		bool optc: 1;
759 		bool vpg: 1;
760 		bool afmt: 1;
761 	} bits;
762 	uint32_t u32All;
763 };
764 
765 union root_clock_optimization_options {
766 	struct {
767 		bool dpp: 1;
768 		bool dsc: 1;
769 		bool hdmistream: 1;
770 		bool hdmichar: 1;
771 		bool dpstream: 1;
772 		bool symclk32_se: 1;
773 		bool symclk32_le: 1;
774 		bool symclk_fe: 1;
775 		bool physymclk: 1;
776 		bool dpiasymclk: 1;
777 		uint32_t reserved: 22;
778 	} bits;
779 	uint32_t u32All;
780 };
781 
782 union fine_grain_clock_gating_enable_options {
783 	struct {
784 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
785 		bool dchub : 1;	   /* Display controller hub */
786 		bool dchubbub : 1;
787 		bool dpp : 1;	   /* Display pipes and planes */
788 		bool opp : 1;	   /* Output pixel processing */
789 		bool optc : 1;	   /* Output pipe timing combiner */
790 		bool dio : 1;	   /* Display output */
791 		bool dwb : 1;	   /* Display writeback */
792 		bool mmhubbub : 1; /* Multimedia hub */
793 		bool dmu : 1;	   /* Display core management unit */
794 		bool az : 1;	   /* Azalia */
795 		bool dchvm : 1;
796 		bool dsc : 1;	   /* Display stream compression */
797 
798 		uint32_t reserved : 19;
799 	} bits;
800 	uint32_t u32All;
801 };
802 
803 enum pg_hw_pipe_resources {
804 	PG_HUBP = 0,
805 	PG_DPP,
806 	PG_DSC,
807 	PG_MPCC,
808 	PG_OPP,
809 	PG_OPTC,
810 	PG_DPSTREAM,
811 	PG_HDMISTREAM,
812 	PG_PHYSYMCLK,
813 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
814 };
815 
816 enum pg_hw_resources {
817 	PG_DCCG = 0,
818 	PG_DCIO,
819 	PG_DIO,
820 	PG_DCHUBBUB,
821 	PG_DCHVM,
822 	PG_DWB,
823 	PG_HPO,
824 	PG_DCOH,
825 	PG_HW_RESOURCES_NUM_ELEMENT
826 };
827 
828 struct pg_block_update {
829 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
830 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
831 };
832 
833 union dpia_debug_options {
834 	struct {
835 		uint32_t disable_dpia:1; /* bit 0 */
836 		uint32_t force_non_lttpr:1; /* bit 1 */
837 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
838 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
839 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
840 		uint32_t disable_usb4_pm_support:1; /* bit 5 */
841 		uint32_t enable_usb4_bw_zero_alloc_patch:1; /* bit 6 */
842 		uint32_t enable_bw_allocation_mode:1; /* bit 7 */
843 		uint32_t reserved:24;
844 	} bits;
845 	uint32_t raw;
846 };
847 
848 /* AUX wake work around options
849  * 0: enable/disable work around
850  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
851  * 15-2: reserved
852  * 31-16: timeout in ms
853  */
854 union aux_wake_wa_options {
855 	struct {
856 		uint32_t enable_wa : 1;
857 		uint32_t use_default_timeout : 1;
858 		uint32_t rsvd: 14;
859 		uint32_t timeout_ms : 16;
860 	} bits;
861 	uint32_t raw;
862 };
863 
864 struct dc_debug_data {
865 	uint32_t ltFailCount;
866 	uint32_t i2cErrorCount;
867 	uint32_t auxErrorCount;
868 };
869 
870 struct dc_phy_addr_space_config {
871 	struct {
872 		uint64_t start_addr;
873 		uint64_t end_addr;
874 		uint64_t fb_top;
875 		uint64_t fb_offset;
876 		uint64_t fb_base;
877 		uint64_t agp_top;
878 		uint64_t agp_bot;
879 		uint64_t agp_base;
880 	} system_aperture;
881 
882 	struct {
883 		uint64_t page_table_start_addr;
884 		uint64_t page_table_end_addr;
885 		uint64_t page_table_base_addr;
886 		bool base_addr_is_mc_addr;
887 	} gart_config;
888 
889 	bool valid;
890 	bool is_hvm_enabled;
891 	uint64_t page_table_default_page_addr;
892 };
893 
894 struct dc_virtual_addr_space_config {
895 	uint64_t	page_table_base_addr;
896 	uint64_t	page_table_start_addr;
897 	uint64_t	page_table_end_addr;
898 	uint32_t	page_table_block_size_in_bytes;
899 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
900 };
901 
902 struct dc_bounding_box_overrides {
903 	int sr_exit_time_ns;
904 	int sr_enter_plus_exit_time_ns;
905 	int sr_exit_z8_time_ns;
906 	int sr_enter_plus_exit_z8_time_ns;
907 	int urgent_latency_ns;
908 	int percent_of_ideal_drambw;
909 	int dram_clock_change_latency_ns;
910 	int dummy_clock_change_latency_ns;
911 	int fclk_clock_change_latency_ns;
912 	/* This forces a hard min on the DCFCLK we use
913 	 * for DML.  Unlike the debug option for forcing
914 	 * DCFCLK, this override affects watermark calculations
915 	 */
916 	int min_dcfclk_mhz;
917 };
918 
919 struct dc_state;
920 struct resource_pool;
921 struct dce_hwseq;
922 struct link_service;
923 
924 /*
925  * struct dc_debug_options - DC debug struct
926  *
927  * This struct provides a simple mechanism for developers to change some
928  * configurations, enable/disable features, and activate extra debug options.
929  * This can be very handy to narrow down whether some specific feature is
930  * causing an issue or not.
931  */
932 struct dc_debug_options {
933 	bool native422_support;
934 	bool disable_dsc;
935 	enum visual_confirm visual_confirm;
936 	int visual_confirm_rect_height;
937 
938 	bool sanity_checks;
939 	bool max_disp_clk;
940 	bool surface_trace;
941 	bool clock_trace;
942 	bool validation_trace;
943 	bool bandwidth_calcs_trace;
944 	int max_downscale_src_width;
945 
946 	/* stutter efficiency related */
947 	bool disable_stutter;
948 	bool use_max_lb;
949 	enum dcc_option disable_dcc;
950 
951 	/*
952 	 * @pipe_split_policy: Define which pipe split policy is used by the
953 	 * display core.
954 	 */
955 	enum pipe_split_policy pipe_split_policy;
956 	bool force_single_disp_pipe_split;
957 	bool voltage_align_fclk;
958 	bool disable_min_fclk;
959 
960 	bool hdcp_lc_force_fw_enable;
961 	bool hdcp_lc_enable_sw_fallback;
962 
963 	bool disable_dfs_bypass;
964 	bool disable_dpp_power_gate;
965 	bool disable_hubp_power_gate;
966 	bool disable_dsc_power_gate;
967 	bool disable_optc_power_gate;
968 	bool disable_hpo_power_gate;
969 	bool disable_io_clk_power_gate;
970 	bool disable_mem_power_gate;
971 	bool disable_dio_power_gate;
972 	int dsc_min_slice_height_override;
973 	int dsc_bpp_increment_div;
974 	bool disable_pplib_wm_range;
975 	enum wm_report_mode pplib_wm_report_mode;
976 	unsigned int min_disp_clk_khz;
977 	unsigned int min_dpp_clk_khz;
978 	unsigned int min_dram_clk_khz;
979 	int sr_exit_time_dpm0_ns;
980 	int sr_enter_plus_exit_time_dpm0_ns;
981 	int sr_exit_time_ns;
982 	int sr_enter_plus_exit_time_ns;
983 	int sr_exit_z8_time_ns;
984 	int sr_enter_plus_exit_z8_time_ns;
985 	int urgent_latency_ns;
986 	uint32_t underflow_assert_delay_us;
987 	int percent_of_ideal_drambw;
988 	int dram_clock_change_latency_ns;
989 	bool optimized_watermark;
990 	int always_scale;
991 	bool disable_pplib_clock_request;
992 	bool disable_clock_gate;
993 	bool disable_mem_low_power;
994 	bool pstate_enabled;
995 	bool disable_dmcu;
996 	bool force_abm_enable;
997 	bool disable_stereo_support;
998 	bool vsr_support;
999 	bool performance_trace;
1000 	bool az_endpoint_mute_only;
1001 	bool always_use_regamma;
1002 	bool recovery_enabled;
1003 	bool avoid_vbios_exec_table;
1004 	bool scl_reset_length10;
1005 	bool hdmi20_disable;
1006 	bool skip_detection_link_training;
1007 	uint32_t edid_read_retry_times;
1008 	unsigned int force_odm_combine; //bit vector based on otg inst
1009 	unsigned int seamless_boot_odm_combine;
1010 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
1011 	int minimum_z8_residency_time;
1012 	int minimum_z10_residency_time;
1013 	bool disable_z9_mpc;
1014 	unsigned int force_fclk_khz;
1015 	bool enable_tri_buf;
1016 	bool ips_disallow_entry;
1017 	bool dmub_offload_enabled;
1018 	bool dmcub_emulation;
1019 	bool disable_idle_power_optimizations;
1020 	unsigned int mall_size_override;
1021 	unsigned int mall_additional_timer_percent;
1022 	bool mall_error_as_fatal;
1023 	bool dmub_command_table; /* for testing only */
1024 	struct dc_bw_validation_profile bw_val_profile;
1025 	bool disable_fec;
1026 	bool disable_48mhz_pwrdwn;
1027 	/* This forces a hard min on the DCFCLK requested to SMU/PP
1028 	 * watermarks are not affected.
1029 	 */
1030 	unsigned int force_min_dcfclk_mhz;
1031 	int dwb_fi_phase;
1032 	bool disable_timing_sync;
1033 	bool cm_in_bypass;
1034 	int force_clock_mode;/*every mode change.*/
1035 
1036 	bool disable_dram_clock_change_vactive_support;
1037 	bool validate_dml_output;
1038 	bool enable_dmcub_surface_flip;
1039 	bool usbc_combo_phy_reset_wa;
1040 	bool enable_dram_clock_change_one_display_vactive;
1041 	/* TODO - remove once tested */
1042 	bool legacy_dp2_lt;
1043 	bool set_mst_en_for_sst;
1044 	bool disable_uhbr;
1045 	bool force_dp2_lt_fallback_method;
1046 	bool ignore_cable_id;
1047 	union mem_low_power_enable_options enable_mem_low_power;
1048 	union root_clock_optimization_options root_clock_optimization;
1049 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
1050 	bool hpo_optimization;
1051 	bool force_vblank_alignment;
1052 
1053 	/* Enable dmub aux for legacy ddc */
1054 	bool enable_dmub_aux_for_legacy_ddc;
1055 	bool disable_fams;
1056 	enum in_game_fams_config disable_fams_gaming;
1057 	/* FEC/PSR1 sequence enable delay in 100us */
1058 	uint8_t fec_enable_delay_in100us;
1059 	bool enable_driver_sequence_debug;
1060 	enum det_size crb_alloc_policy;
1061 	int crb_alloc_policy_min_disp_count;
1062 	bool disable_z10;
1063 	bool enable_z9_disable_interface;
1064 	bool psr_skip_crtc_disable;
1065 	uint32_t ips_skip_crtc_disable_mask;
1066 	union dpia_debug_options dpia_debug;
1067 	bool disable_fixed_vs_aux_timeout_wa;
1068 	uint32_t fixed_vs_aux_delay_config_wa;
1069 	bool force_disable_subvp;
1070 	bool force_subvp_mclk_switch;
1071 	bool allow_sw_cursor_fallback;
1072 	unsigned int force_subvp_num_ways;
1073 	unsigned int force_mall_ss_num_ways;
1074 	bool alloc_extra_way_for_cursor;
1075 	uint32_t subvp_extra_lines;
1076 	bool disable_force_pstate_allow_on_hw_release;
1077 	bool force_usr_allow;
1078 	/* uses value at boot and disables switch */
1079 	bool disable_dtb_ref_clk_switch;
1080 	bool extended_blank_optimization;
1081 	union aux_wake_wa_options aux_wake_wa;
1082 	uint32_t mst_start_top_delay;
1083 	uint8_t psr_power_use_phy_fsm;
1084 	enum dml_hostvm_override_opts dml_hostvm_override;
1085 	bool dml_disallow_alternate_prefetch_modes;
1086 	bool use_legacy_soc_bb_mechanism;
1087 	bool exit_idle_opt_for_cursor_updates;
1088 	bool using_dml2;
1089 	bool enable_single_display_2to1_odm_policy;
1090 	bool enable_double_buffered_dsc_pg_support;
1091 	bool enable_dp_dig_pixel_rate_div_policy;
1092 	bool using_dml21;
1093 	enum lttpr_mode lttpr_mode_override;
1094 	unsigned int dsc_delay_factor_wa_x1000;
1095 	unsigned int min_prefetch_in_strobe_ns;
1096 	bool disable_unbounded_requesting;
1097 	bool dig_fifo_off_in_blank;
1098 	bool override_dispclk_programming;
1099 	bool otg_crc_db;
1100 	bool disallow_dispclk_dppclk_ds;
1101 	bool disable_fpo_optimizations;
1102 	bool support_eDP1_5;
1103 	uint32_t fpo_vactive_margin_us;
1104 	bool disable_fpo_vactive;
1105 	bool disable_boot_optimizations;
1106 	bool override_odm_optimization;
1107 	bool minimize_dispclk_using_odm;
1108 	bool disable_subvp_high_refresh;
1109 	bool disable_dp_plus_plus_wa;
1110 	uint32_t fpo_vactive_min_active_margin_us;
1111 	uint32_t fpo_vactive_max_blank_us;
1112 	bool enable_hpo_pg_support;
1113 	bool enable_legacy_fast_update;
1114 	bool disable_dc_mode_overwrite;
1115 	bool replay_skip_crtc_disabled;
1116 	bool ignore_pg;/*do nothing, let pmfw control it*/
1117 	bool psp_disabled_wa;
1118 	unsigned int ips2_eval_delay_us;
1119 	unsigned int ips2_entry_delay_us;
1120 	bool optimize_ips_handshake;
1121 	bool disable_dmub_reallow_idle;
1122 	bool disable_timeout;
1123 	bool disable_extblankadj;
1124 	bool enable_idle_reg_checks;
1125 	unsigned int static_screen_wait_frames;
1126 	uint32_t pwm_freq;
1127 	bool force_chroma_subsampling_1tap;
1128 	unsigned int dcc_meta_propagation_delay_us;
1129 	bool disable_422_left_edge_pixel;
1130 	bool dml21_force_pstate_method;
1131 	uint32_t dml21_force_pstate_method_values[MAX_PIPES];
1132 	uint32_t dml21_disable_pstate_method_mask;
1133 	union fw_assisted_mclk_switch_version fams_version;
1134 	union dmub_fams2_global_feature_config fams2_config;
1135 	unsigned int force_cositing;
1136 	unsigned int disable_spl;
1137 	unsigned int force_easf;
1138 	unsigned int force_sharpness;
1139 	unsigned int force_sharpness_level;
1140 	unsigned int force_lls;
1141 	bool notify_dpia_hr_bw;
1142 	bool enable_ips_visual_confirm;
1143 	unsigned int sharpen_policy;
1144 	unsigned int scale_to_sharpness_policy;
1145 	bool skip_full_updated_if_possible;
1146 	unsigned int enable_oled_edp_power_up_opt;
1147 	bool enable_hblank_borrow;
1148 	bool force_subvp_df_throttle;
1149 	uint32_t acpi_transition_bitmasks[MAX_PIPES];
1150 	unsigned int auxless_alpm_lfps_setup_ns;
1151 	unsigned int auxless_alpm_lfps_period_ns;
1152 	unsigned int auxless_alpm_lfps_silence_ns;
1153 	unsigned int auxless_alpm_lfps_t1t2_us;
1154 	short auxless_alpm_lfps_t1t2_offset_us;
1155 };
1156 
1157 
1158 /* Generic structure that can be used to query properties of DC. More fields
1159  * can be added as required.
1160  */
1161 struct dc_current_properties {
1162 	unsigned int cursor_size_limit;
1163 };
1164 
1165 enum frame_buffer_mode {
1166 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1167 	FRAME_BUFFER_MODE_ZFB_ONLY,
1168 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1169 } ;
1170 
1171 struct dchub_init_data {
1172 	int64_t zfb_phys_addr_base;
1173 	int64_t zfb_mc_base_addr;
1174 	uint64_t zfb_size_in_byte;
1175 	enum frame_buffer_mode fb_mode;
1176 	bool dchub_initialzied;
1177 	bool dchub_info_valid;
1178 };
1179 
1180 struct dml2_soc_bb;
1181 
1182 struct dc_init_data {
1183 	struct hw_asic_id asic_id;
1184 	void *driver; /* ctx */
1185 	struct cgs_device *cgs_device;
1186 	struct dc_bounding_box_overrides bb_overrides;
1187 
1188 	int num_virtual_links;
1189 	/*
1190 	 * If 'vbios_override' not NULL, it will be called instead
1191 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1192 	 */
1193 	struct dc_bios *vbios_override;
1194 	enum dce_environment dce_environment;
1195 
1196 	struct dmub_offload_funcs *dmub_if;
1197 	struct dc_reg_helper_state *dmub_offload;
1198 
1199 	struct dc_config flags;
1200 	uint64_t log_mask;
1201 
1202 	struct dpcd_vendor_signature vendor_signature;
1203 	bool force_smu_not_present;
1204 	/*
1205 	 * IP offset for run time initializaion of register addresses
1206 	 *
1207 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1208 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1209 	 * before them.
1210 	 */
1211 	uint32_t *dcn_reg_offsets;
1212 	uint32_t *nbio_reg_offsets;
1213 	uint32_t *clk_reg_offsets;
1214 	void *bb_from_dmub;
1215 };
1216 
1217 struct dc_callback_init {
1218 	struct cp_psp cp_psp;
1219 };
1220 
1221 struct dc *dc_create(const struct dc_init_data *init_params);
1222 void dc_hardware_init(struct dc *dc);
1223 
1224 int dc_get_vmid_use_vector(struct dc *dc);
1225 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1226 /* Returns the number of vmids supported */
1227 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1228 void dc_init_callbacks(struct dc *dc,
1229 		const struct dc_callback_init *init_params);
1230 void dc_deinit_callbacks(struct dc *dc);
1231 void dc_destroy(struct dc **dc);
1232 
1233 /* Surface Interfaces */
1234 
1235 enum {
1236 	TRANSFER_FUNC_POINTS = 1025
1237 };
1238 
1239 struct dc_hdr_static_metadata {
1240 	/* display chromaticities and white point in units of 0.00001 */
1241 	unsigned int chromaticity_green_x;
1242 	unsigned int chromaticity_green_y;
1243 	unsigned int chromaticity_blue_x;
1244 	unsigned int chromaticity_blue_y;
1245 	unsigned int chromaticity_red_x;
1246 	unsigned int chromaticity_red_y;
1247 	unsigned int chromaticity_white_point_x;
1248 	unsigned int chromaticity_white_point_y;
1249 
1250 	uint32_t min_luminance;
1251 	uint32_t max_luminance;
1252 	uint32_t maximum_content_light_level;
1253 	uint32_t maximum_frame_average_light_level;
1254 };
1255 
1256 enum dc_transfer_func_type {
1257 	TF_TYPE_PREDEFINED,
1258 	TF_TYPE_DISTRIBUTED_POINTS,
1259 	TF_TYPE_BYPASS,
1260 	TF_TYPE_HWPWL
1261 };
1262 
1263 struct dc_transfer_func_distributed_points {
1264 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1265 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1266 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1267 
1268 	uint16_t end_exponent;
1269 	uint16_t x_point_at_y1_red;
1270 	uint16_t x_point_at_y1_green;
1271 	uint16_t x_point_at_y1_blue;
1272 };
1273 
1274 enum dc_transfer_func_predefined {
1275 	TRANSFER_FUNCTION_SRGB,
1276 	TRANSFER_FUNCTION_BT709,
1277 	TRANSFER_FUNCTION_PQ,
1278 	TRANSFER_FUNCTION_LINEAR,
1279 	TRANSFER_FUNCTION_UNITY,
1280 	TRANSFER_FUNCTION_HLG,
1281 	TRANSFER_FUNCTION_HLG12,
1282 	TRANSFER_FUNCTION_GAMMA22,
1283 	TRANSFER_FUNCTION_GAMMA24,
1284 	TRANSFER_FUNCTION_GAMMA26
1285 };
1286 
1287 
1288 struct dc_transfer_func {
1289 	struct kref refcount;
1290 	enum dc_transfer_func_type type;
1291 	enum dc_transfer_func_predefined tf;
1292 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1293 	uint32_t sdr_ref_white_level;
1294 	union {
1295 		struct pwl_params pwl;
1296 		struct dc_transfer_func_distributed_points tf_pts;
1297 	};
1298 };
1299 
1300 
1301 union dc_3dlut_state {
1302 	struct {
1303 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1304 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1305 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1306 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1307 		uint32_t mpc_rmu1_mux:4;
1308 		uint32_t mpc_rmu2_mux:4;
1309 		uint32_t reserved:15;
1310 	} bits;
1311 	uint32_t raw;
1312 };
1313 
1314 
1315 #define MATRIX_9C__DIM_128_ALIGNED_LEN   16 // 9+8 :  9 * 8 +  7 * 8 = 72  + 56  = 128 % 128 = 0
1316 #define MATRIX_17C__DIM_128_ALIGNED_LEN  32 //17+15:  17 * 8 + 15 * 8 = 136 + 120 = 256 % 128 = 0
1317 #define MATRIX_33C__DIM_128_ALIGNED_LEN  64 //17+47:  17 * 8 + 47 * 8 = 136 + 376 = 512 % 128 = 0
1318 
1319 struct lut_rgb {
1320 	uint16_t b;
1321 	uint16_t g;
1322 	uint16_t r;
1323 	uint16_t padding;
1324 };
1325 
1326 //this structure maps directly to how the lut will read it from memory
1327 struct lut_mem_mapping {
1328 	union {
1329 		//NATIVE MODE 1, 2
1330 		//RGB layout          [b][g][r]      //red  is 128 byte aligned
1331 		//BGR layout          [r][g][b]      //blue is 128 byte aligned
1332 		struct lut_rgb rgb_17c[17][17][MATRIX_17C__DIM_128_ALIGNED_LEN];
1333 		struct lut_rgb rgb_33c[33][33][MATRIX_33C__DIM_128_ALIGNED_LEN];
1334 
1335 		//TRANSFORMED
1336 		uint16_t linear_rgb[(33*33*33*4/128+1)*128];
1337 	};
1338 	uint16_t size;
1339 };
1340 
1341 struct dc_rmcm_3dlut {
1342 	bool isInUse;
1343 	const struct dc_stream_state *stream;
1344 	uint8_t protection_bits;
1345 };
1346 
1347 struct dc_3dlut {
1348 	struct kref refcount;
1349 	struct tetrahedral_params lut_3d;
1350 	struct fixed31_32 hdr_multiplier;
1351 	union dc_3dlut_state state;
1352 };
1353 /*
1354  * This structure is filled in by dc_surface_get_status and contains
1355  * the last requested address and the currently active address so the called
1356  * can determine if there are any outstanding flips
1357  */
1358 struct dc_plane_status {
1359 	struct dc_plane_address requested_address;
1360 	struct dc_plane_address current_address;
1361 	bool is_flip_pending;
1362 	bool is_right_eye;
1363 };
1364 
1365 union surface_update_flags {
1366 
1367 	struct {
1368 		uint32_t addr_update:1;
1369 		/* Medium updates */
1370 		uint32_t dcc_change:1;
1371 		uint32_t color_space_change:1;
1372 		uint32_t horizontal_mirror_change:1;
1373 		uint32_t per_pixel_alpha_change:1;
1374 		uint32_t global_alpha_change:1;
1375 		uint32_t hdr_mult:1;
1376 		uint32_t rotation_change:1;
1377 		uint32_t swizzle_change:1;
1378 		uint32_t scaling_change:1;
1379 		uint32_t position_change:1;
1380 		uint32_t in_transfer_func_change:1;
1381 		uint32_t input_csc_change:1;
1382 		uint32_t coeff_reduction_change:1;
1383 		uint32_t output_tf_change:1;
1384 		uint32_t pixel_format_change:1;
1385 		uint32_t plane_size_change:1;
1386 		uint32_t gamut_remap_change:1;
1387 
1388 		/* Full updates */
1389 		uint32_t new_plane:1;
1390 		uint32_t bpp_change:1;
1391 		uint32_t gamma_change:1;
1392 		uint32_t bandwidth_change:1;
1393 		uint32_t clock_change:1;
1394 		uint32_t stereo_format_change:1;
1395 		uint32_t lut_3d:1;
1396 		uint32_t tmz_changed:1;
1397 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1398 		uint32_t full_update:1;
1399 		uint32_t sdr_white_level_nits:1;
1400 	} bits;
1401 
1402 	uint32_t raw;
1403 };
1404 
1405 #define DC_REMOVE_PLANE_POINTERS 1
1406 
1407 struct dc_plane_state {
1408 	struct dc_plane_address address;
1409 	struct dc_plane_flip_time time;
1410 	bool triplebuffer_flips;
1411 	struct scaling_taps scaling_quality;
1412 	struct rect src_rect;
1413 	struct rect dst_rect;
1414 	struct rect clip_rect;
1415 
1416 	struct plane_size plane_size;
1417 	struct dc_tiling_info tiling_info;
1418 
1419 	struct dc_plane_dcc_param dcc;
1420 
1421 	struct dc_gamma gamma_correction;
1422 	struct dc_transfer_func in_transfer_func;
1423 	struct dc_bias_and_scale bias_and_scale;
1424 	struct dc_csc_transform input_csc_color_matrix;
1425 	struct fixed31_32 coeff_reduction_factor;
1426 	struct fixed31_32 hdr_mult;
1427 	struct colorspace_transform gamut_remap_matrix;
1428 
1429 	// TODO: No longer used, remove
1430 	struct dc_hdr_static_metadata hdr_static_ctx;
1431 
1432 	enum dc_color_space color_space;
1433 
1434 	struct dc_3dlut lut3d_func;
1435 	struct dc_transfer_func in_shaper_func;
1436 	struct dc_transfer_func blend_tf;
1437 
1438 	struct dc_transfer_func *gamcor_tf;
1439 	enum surface_pixel_format format;
1440 	enum dc_rotation_angle rotation;
1441 	enum plane_stereo_format stereo_format;
1442 
1443 	bool is_tiling_rotated;
1444 	bool per_pixel_alpha;
1445 	bool pre_multiplied_alpha;
1446 	bool global_alpha;
1447 	int  global_alpha_value;
1448 	bool visible;
1449 	bool flip_immediate;
1450 	bool horizontal_mirror;
1451 	int layer_index;
1452 
1453 	union surface_update_flags update_flags;
1454 	bool flip_int_enabled;
1455 	bool skip_manual_trigger;
1456 
1457 	/* private to DC core */
1458 	struct dc_plane_status status;
1459 	struct dc_context *ctx;
1460 
1461 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1462 	bool force_full_update;
1463 
1464 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1465 
1466 	/* private to dc_surface.c */
1467 	enum dc_irq_source irq_source;
1468 	struct kref refcount;
1469 	struct tg_color visual_confirm_color;
1470 
1471 	bool is_statically_allocated;
1472 	enum chroma_cositing cositing;
1473 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1474 	bool mcm_lut1d_enable;
1475 	struct dc_cm2_func_luts mcm_luts;
1476 	bool lut_bank_a;
1477 	enum mpcc_movable_cm_location mcm_location;
1478 	struct dc_csc_transform cursor_csc_color_matrix;
1479 	bool adaptive_sharpness_en;
1480 	int adaptive_sharpness_policy;
1481 	int sharpness_level;
1482 	enum linear_light_scaling linear_light_scaling;
1483 	unsigned int sdr_white_level_nits;
1484 	struct spl_sharpness_range sharpness_range;
1485 	enum sharpness_range_source sharpness_source;
1486 };
1487 
1488 struct dc_plane_info {
1489 	struct plane_size plane_size;
1490 	struct dc_tiling_info tiling_info;
1491 	struct dc_plane_dcc_param dcc;
1492 	enum surface_pixel_format format;
1493 	enum dc_rotation_angle rotation;
1494 	enum plane_stereo_format stereo_format;
1495 	enum dc_color_space color_space;
1496 	bool horizontal_mirror;
1497 	bool visible;
1498 	bool per_pixel_alpha;
1499 	bool pre_multiplied_alpha;
1500 	bool global_alpha;
1501 	int  global_alpha_value;
1502 	bool input_csc_enabled;
1503 	int layer_index;
1504 	enum chroma_cositing cositing;
1505 };
1506 
1507 #include "dc_stream.h"
1508 
1509 struct dc_scratch_space {
1510 	/* used to temporarily backup plane states of a stream during
1511 	 * dc update. The reason is that plane states are overwritten
1512 	 * with surface updates in dc update. Once they are overwritten
1513 	 * current state is no longer valid. We want to temporarily
1514 	 * store current value in plane states so we can still recover
1515 	 * a valid current state during dc update.
1516 	 */
1517 	struct dc_plane_state plane_states[MAX_SURFACES];
1518 
1519 	struct dc_stream_state stream_state;
1520 };
1521 
1522 /*
1523  * A link contains one or more sinks and their connected status.
1524  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1525  */
1526  struct dc_link {
1527 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1528 	unsigned int sink_count;
1529 	struct dc_sink *local_sink;
1530 	unsigned int link_index;
1531 	enum dc_connection_type type;
1532 	enum signal_type connector_signal;
1533 	enum dc_irq_source irq_source_hpd;
1534 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1535 	enum dc_irq_source irq_source_read_request;/* Read Request */
1536 
1537 	bool is_hpd_filter_disabled;
1538 	bool dp_ss_off;
1539 
1540 	/**
1541 	 * @link_state_valid:
1542 	 *
1543 	 * If there is no link and local sink, this variable should be set to
1544 	 * false. Otherwise, it should be set to true; usually, the function
1545 	 * core_link_enable_stream sets this field to true.
1546 	 */
1547 	bool link_state_valid;
1548 	bool aux_access_disabled;
1549 	bool sync_lt_in_progress;
1550 	bool skip_stream_reenable;
1551 	bool is_internal_display;
1552 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1553 	bool is_dig_mapping_flexible;
1554 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1555 	bool is_hpd_pending; /* Indicates a new received hpd */
1556 
1557 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1558 	 * for every link training. This is incompatible with DP LL compliance automation,
1559 	 * which expects the same link settings to be used every retry on a link loss.
1560 	 * This flag is used to skip the fallback when link loss occurs during automation.
1561 	 */
1562 	bool skip_fallback_on_link_loss;
1563 
1564 	bool edp_sink_present;
1565 
1566 	struct dp_trace dp_trace;
1567 
1568 	/* caps is the same as reported_link_cap. link_traing use
1569 	 * reported_link_cap. Will clean up.  TODO
1570 	 */
1571 	struct dc_link_settings reported_link_cap;
1572 	struct dc_link_settings verified_link_cap;
1573 	struct dc_link_settings cur_link_settings;
1574 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1575 	struct dc_link_settings preferred_link_setting;
1576 	/* preferred_training_settings are override values that
1577 	 * come from DM. DM is responsible for the memory
1578 	 * management of the override pointers.
1579 	 */
1580 	struct dc_link_training_overrides preferred_training_settings;
1581 	struct dp_audio_test_data audio_test_data;
1582 
1583 	uint8_t ddc_hw_inst;
1584 
1585 	uint8_t hpd_src;
1586 
1587 	uint8_t link_enc_hw_inst;
1588 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1589 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1590 	 * object creation.
1591 	 */
1592 	enum engine_id eng_id;
1593 	enum engine_id dpia_preferred_eng_id;
1594 
1595 	bool test_pattern_enabled;
1596 	/* Pending/Current test pattern are only used to perform and track
1597 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1598 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1599 	 * to perform specific lane adjust overrides before setting certain
1600 	 * PHY test patterns. In cases when lane adjust and set test pattern
1601 	 * calls are not performed atomically (i.e. performing link training),
1602 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1603 	 * and current_test_pattern will contain required context for any future
1604 	 * set pattern/set lane adjust to transition between override state(s).
1605 	 * */
1606 	enum dp_test_pattern current_test_pattern;
1607 	enum dp_test_pattern pending_test_pattern;
1608 
1609 	union compliance_test_state compliance_test_state;
1610 
1611 	void *priv;
1612 
1613 	struct ddc_service *ddc;
1614 
1615 	enum dp_panel_mode panel_mode;
1616 	bool aux_mode;
1617 
1618 	/* Private to DC core */
1619 
1620 	const struct dc *dc;
1621 
1622 	struct dc_context *ctx;
1623 
1624 	struct panel_cntl *panel_cntl;
1625 	struct link_encoder *link_enc;
1626 	struct graphics_object_id link_id;
1627 	/* Endpoint type distinguishes display endpoints which do not have entries
1628 	 * in the BIOS connector table from those that do. Helps when tracking link
1629 	 * encoder to display endpoint assignments.
1630 	 */
1631 	enum display_endpoint_type ep_type;
1632 	union ddi_channel_mapping ddi_channel_mapping;
1633 	struct connector_device_tag_info device_tag;
1634 	struct dpcd_caps dpcd_caps;
1635 	uint32_t dongle_max_pix_clk;
1636 	unsigned short chip_caps;
1637 	unsigned int dpcd_sink_count;
1638 	struct hdcp_caps hdcp_caps;
1639 	enum edp_revision edp_revision;
1640 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1641 
1642 	struct psr_settings psr_settings;
1643 	struct replay_settings replay_settings;
1644 
1645 	/* Drive settings read from integrated info table */
1646 	struct dc_lane_settings bios_forced_drive_settings;
1647 
1648 	/* Vendor specific LTTPR workaround variables */
1649 	uint8_t vendor_specific_lttpr_link_rate_wa;
1650 	bool apply_vendor_specific_lttpr_link_rate_wa;
1651 
1652 	/* MST record stream using this link */
1653 	struct link_flags {
1654 		bool dp_keep_receiver_powered;
1655 		bool dp_skip_DID2;
1656 		bool dp_skip_reset_segment;
1657 		bool dp_skip_fs_144hz;
1658 		bool dp_mot_reset_segment;
1659 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1660 		bool dpia_mst_dsc_always_on;
1661 		/* Forced DPIA into TBT3 compatibility mode. */
1662 		bool dpia_forced_tbt3_mode;
1663 		bool dongle_mode_timing_override;
1664 		bool blank_stream_on_ocs_change;
1665 		bool read_dpcd204h_on_irq_hpd;
1666 		bool force_dp_ffe_preset;
1667 		bool skip_phy_ssc_reduction;
1668 	} wa_flags;
1669 	union dc_dp_ffe_preset forced_dp_ffe_preset;
1670 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1671 
1672 	struct dc_link_status link_status;
1673 	struct dprx_states dprx_states;
1674 
1675 	struct gpio *hpd_gpio;
1676 	enum dc_link_fec_state fec_state;
1677 	bool is_dds;
1678 	bool is_display_mux_present;
1679 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1680 
1681 	struct dc_panel_config panel_config;
1682 	struct phy_state phy_state;
1683 	uint32_t phy_transition_bitmask;
1684 	// BW ALLOCATON USB4 ONLY
1685 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1686 	bool skip_implict_edp_power_control;
1687 	enum backlight_control_type backlight_control_type;
1688 };
1689 
1690 struct dc {
1691 	struct dc_debug_options debug;
1692 	struct dc_versions versions;
1693 	struct dc_caps caps;
1694 	struct dc_cap_funcs cap_funcs;
1695 	struct dc_config config;
1696 	struct dc_bounding_box_overrides bb_overrides;
1697 	struct dc_bug_wa work_arounds;
1698 	struct dc_context *ctx;
1699 	struct dc_phy_addr_space_config vm_pa_config;
1700 
1701 	uint8_t link_count;
1702 	struct dc_link *links[MAX_LINKS];
1703 	uint8_t lowest_dpia_link_index;
1704 	struct link_service *link_srv;
1705 
1706 	struct dc_state *current_state;
1707 	struct resource_pool *res_pool;
1708 
1709 	struct clk_mgr *clk_mgr;
1710 
1711 	/* Display Engine Clock levels */
1712 	struct dm_pp_clock_levels sclk_lvls;
1713 
1714 	/* Inputs into BW and WM calculations. */
1715 	struct bw_calcs_dceip *bw_dceip;
1716 	struct bw_calcs_vbios *bw_vbios;
1717 	struct dcn_soc_bounding_box *dcn_soc;
1718 	struct dcn_ip_params *dcn_ip;
1719 	struct display_mode_lib dml;
1720 
1721 	/* HW functions */
1722 	struct hw_sequencer_funcs hwss;
1723 	struct dce_hwseq *hwseq;
1724 
1725 	/* Require to optimize clocks and bandwidth for added/removed planes */
1726 	bool optimized_required;
1727 	bool wm_optimized_required;
1728 	bool idle_optimizations_allowed;
1729 	bool enable_c20_dtm_b0;
1730 
1731 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1732 
1733 	/* For eDP to know the switching state of SmartMux */
1734 	bool is_switch_in_progress_orig;
1735 	bool is_switch_in_progress_dest;
1736 
1737 	/* FBC compressor */
1738 	struct compressor *fbc_compressor;
1739 
1740 	struct dc_debug_data debug_data;
1741 	struct dpcd_vendor_signature vendor_signature;
1742 
1743 	const char *build_id;
1744 	struct vm_helper *vm_helper;
1745 
1746 	uint32_t *dcn_reg_offsets;
1747 	uint32_t *nbio_reg_offsets;
1748 	uint32_t *clk_reg_offsets;
1749 
1750 	/* Scratch memory */
1751 	struct {
1752 		struct {
1753 			/*
1754 			 * For matching clock_limits table in driver with table
1755 			 * from PMFW.
1756 			 */
1757 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1758 		} update_bw_bounding_box;
1759 		struct dc_scratch_space current_state;
1760 		struct dc_scratch_space new_state;
1761 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1762 		struct dc_link temp_link;
1763 		bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */
1764 	} scratch;
1765 
1766 	struct dml2_configuration_options dml2_options;
1767 	struct dml2_configuration_options dml2_dc_power_options;
1768 	enum dc_acpi_cm_power_state power_state;
1769 
1770 };
1771 
1772 struct dc_scaling_info {
1773 	struct rect src_rect;
1774 	struct rect dst_rect;
1775 	struct rect clip_rect;
1776 	struct scaling_taps scaling_quality;
1777 };
1778 
1779 struct dc_fast_update {
1780 	const struct dc_flip_addrs *flip_addr;
1781 	const struct dc_gamma *gamma;
1782 	const struct colorspace_transform *gamut_remap_matrix;
1783 	const struct dc_csc_transform *input_csc_color_matrix;
1784 	const struct fixed31_32 *coeff_reduction_factor;
1785 	struct dc_transfer_func *out_transfer_func;
1786 	struct dc_csc_transform *output_csc_transform;
1787 	const struct dc_csc_transform *cursor_csc_color_matrix;
1788 };
1789 
1790 struct dc_surface_update {
1791 	struct dc_plane_state *surface;
1792 
1793 	/* isr safe update parameters.  null means no updates */
1794 	const struct dc_flip_addrs *flip_addr;
1795 	const struct dc_plane_info *plane_info;
1796 	const struct dc_scaling_info *scaling_info;
1797 	struct fixed31_32 hdr_mult;
1798 	/* following updates require alloc/sleep/spin that is not isr safe,
1799 	 * null means no updates
1800 	 */
1801 	const struct dc_gamma *gamma;
1802 	const struct dc_transfer_func *in_transfer_func;
1803 
1804 	const struct dc_csc_transform *input_csc_color_matrix;
1805 	const struct fixed31_32 *coeff_reduction_factor;
1806 	const struct dc_transfer_func *func_shaper;
1807 	const struct dc_3dlut *lut3d_func;
1808 	const struct dc_transfer_func *blend_tf;
1809 	const struct colorspace_transform *gamut_remap_matrix;
1810 	/*
1811 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1812 	 *
1813 	 * change cm2_params.component_settings: Full update
1814 	 * change cm2_params.cm2_luts: Fast update
1815 	 */
1816 	const struct dc_cm2_parameters *cm2_params;
1817 	const struct dc_csc_transform *cursor_csc_color_matrix;
1818 	unsigned int sdr_white_level_nits;
1819 	struct dc_bias_and_scale bias_and_scale;
1820 };
1821 
1822 struct dc_underflow_debug_data {
1823 	uint32_t otg_inst;
1824 	uint32_t otg_underflow;
1825 	uint32_t h_position;
1826 	uint32_t v_position;
1827 	uint32_t otg_frame_count;
1828 	struct dc_underflow_per_hubp_debug_data {
1829 		uint32_t hubp_underflow;
1830 		uint32_t hubp_in_blank;
1831 		uint32_t hubp_readline;
1832 		uint32_t det_config_error;
1833 	} hubps[MAX_PIPES];
1834 	uint32_t curr_det_sizes[MAX_PIPES];
1835 	uint32_t target_det_sizes[MAX_PIPES];
1836 	uint32_t compbuf_config_error;
1837 };
1838 
1839 /*
1840  * Create a new surface with default parameters;
1841  */
1842 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1843 void dc_gamma_release(struct dc_gamma **dc_gamma);
1844 struct dc_gamma *dc_create_gamma(void);
1845 
1846 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1847 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1848 struct dc_transfer_func *dc_create_transfer_func(void);
1849 
1850 struct dc_3dlut *dc_create_3dlut_func(void);
1851 void dc_3dlut_func_release(struct dc_3dlut *lut);
1852 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1853 
1854 void dc_post_update_surfaces_to_stream(
1855 		struct dc *dc);
1856 
1857 #include "dc_stream.h"
1858 
1859 /**
1860  * struct dc_validation_set - Struct to store surface/stream associations for validation
1861  */
1862 struct dc_validation_set {
1863 	/**
1864 	 * @stream: Stream state properties
1865 	 */
1866 	struct dc_stream_state *stream;
1867 
1868 	/**
1869 	 * @plane_states: Surface state
1870 	 */
1871 	struct dc_plane_state *plane_states[MAX_SURFACES];
1872 
1873 	/**
1874 	 * @plane_count: Total of active planes
1875 	 */
1876 	uint8_t plane_count;
1877 };
1878 
1879 bool dc_validate_boot_timing(const struct dc *dc,
1880 				const struct dc_sink *sink,
1881 				struct dc_crtc_timing *crtc_timing);
1882 
1883 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1884 
1885 enum dc_status dc_validate_with_context(struct dc *dc,
1886 					const struct dc_validation_set set[],
1887 					int set_count,
1888 					struct dc_state *context,
1889 					enum dc_validate_mode validate_mode);
1890 
1891 bool dc_set_generic_gpio_for_stereo(bool enable,
1892 		struct gpio_service *gpio_service);
1893 
1894 enum dc_status dc_validate_global_state(
1895 		struct dc *dc,
1896 		struct dc_state *new_ctx,
1897 		enum dc_validate_mode validate_mode);
1898 
1899 bool dc_acquire_release_mpc_3dlut(
1900 		struct dc *dc, bool acquire,
1901 		struct dc_stream_state *stream,
1902 		struct dc_3dlut **lut,
1903 		struct dc_transfer_func **shaper);
1904 
1905 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1906 void get_audio_check(struct audio_info *aud_modes,
1907 	struct audio_check *aud_chk);
1908 
1909 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count);
1910 void populate_fast_updates(struct dc_fast_update *fast_update,
1911 		struct dc_surface_update *srf_updates,
1912 		int surface_count,
1913 		struct dc_stream_update *stream_update);
1914 /*
1915  * Set up streams and links associated to drive sinks
1916  * The streams parameter is an absolute set of all active streams.
1917  *
1918  * After this call:
1919  *   Phy, Encoder, Timing Generator are programmed and enabled.
1920  *   New streams are enabled with blank stream; no memory read.
1921  */
1922 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1923 
1924 
1925 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1926 		struct dc_stream_state *stream,
1927 		int mpcc_inst);
1928 
1929 
1930 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1931 
1932 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1933 
1934 /* The function returns minimum bandwidth required to drive a given timing
1935  * return - minimum required timing bandwidth in kbps.
1936  */
1937 uint32_t dc_bandwidth_in_kbps_from_timing(
1938 		const struct dc_crtc_timing *timing,
1939 		const enum dc_link_encoding_format link_encoding);
1940 
1941 /* Link Interfaces */
1942 /* Return an enumerated dc_link.
1943  * dc_link order is constant and determined at
1944  * boot time.  They cannot be created or destroyed.
1945  * Use dc_get_caps() to get number of links.
1946  */
1947 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1948 
1949 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1950 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1951 		const struct dc_link *link,
1952 		unsigned int *inst_out);
1953 
1954 /* Return an array of link pointers to edp links. */
1955 void dc_get_edp_links(const struct dc *dc,
1956 		struct dc_link **edp_links,
1957 		int *edp_num);
1958 
1959 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1960 				 bool powerOn);
1961 
1962 /* The function initiates detection handshake over the given link. It first
1963  * determines if there are display connections over the link. If so it initiates
1964  * detection protocols supported by the connected receiver device. The function
1965  * contains protocol specific handshake sequences which are sometimes mandatory
1966  * to establish a proper connection between TX and RX. So it is always
1967  * recommended to call this function as the first link operation upon HPD event
1968  * or power up event. Upon completion, the function will update link structure
1969  * in place based on latest RX capabilities. The function may also cause dpms
1970  * to be reset to off for all currently enabled streams to the link. It is DM's
1971  * responsibility to serialize detection and DPMS updates.
1972  *
1973  * @reason - Indicate which event triggers this detection. dc may customize
1974  * detection flow depending on the triggering events.
1975  * return false - if detection is not fully completed. This could happen when
1976  * there is an unrecoverable error during detection or detection is partially
1977  * completed (detection has been delegated to dm mst manager ie.
1978  * link->connection_type == dc_connection_mst_branch when returning false).
1979  * return true - detection is completed, link has been fully updated with latest
1980  * detection result.
1981  */
1982 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1983 
1984 struct dc_sink_init_data;
1985 
1986 /* When link connection type is dc_connection_mst_branch, remote sink can be
1987  * added to the link. The interface creates a remote sink and associates it with
1988  * current link. The sink will be retained by link until remove remote sink is
1989  * called.
1990  *
1991  * @dc_link - link the remote sink will be added to.
1992  * @edid - byte array of EDID raw data.
1993  * @len - size of the edid in byte
1994  * @init_data -
1995  */
1996 struct dc_sink *dc_link_add_remote_sink(
1997 		struct dc_link *dc_link,
1998 		const uint8_t *edid,
1999 		int len,
2000 		struct dc_sink_init_data *init_data);
2001 
2002 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
2003  * @link - link the sink should be removed from
2004  * @sink - sink to be removed.
2005  */
2006 void dc_link_remove_remote_sink(
2007 	struct dc_link *link,
2008 	struct dc_sink *sink);
2009 
2010 /* Enable HPD interrupt handler for a given link */
2011 void dc_link_enable_hpd(const struct dc_link *link);
2012 
2013 /* Disable HPD interrupt handler for a given link */
2014 void dc_link_disable_hpd(const struct dc_link *link);
2015 
2016 /* determine if there is a sink connected to the link
2017  *
2018  * @type - dc_connection_single if connected, dc_connection_none otherwise.
2019  * return - false if an unexpected error occurs, true otherwise.
2020  *
2021  * NOTE: This function doesn't detect downstream sink connections i.e
2022  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
2023  * return dc_connection_single if the branch device is connected despite of
2024  * downstream sink's connection status.
2025  */
2026 bool dc_link_detect_connection_type(struct dc_link *link,
2027 		enum dc_connection_type *type);
2028 
2029 /* query current hpd pin value
2030  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
2031  *
2032  */
2033 bool dc_link_get_hpd_state(struct dc_link *link);
2034 
2035 /* Getter for cached link status from given link */
2036 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
2037 
2038 /* enable/disable hardware HPD filter.
2039  *
2040  * @link - The link the HPD pin is associated with.
2041  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
2042  * handler once after no HPD change has been detected within dc default HPD
2043  * filtering interval since last HPD event. i.e if display keeps toggling hpd
2044  * pulses within default HPD interval, no HPD event will be received until HPD
2045  * toggles have stopped. Then HPD event will be queued to irq handler once after
2046  * dc default HPD filtering interval since last HPD event.
2047  *
2048  * @enable = false - disable hardware HPD filter. HPD event will be queued
2049  * immediately to irq handler after no HPD change has been detected within
2050  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
2051  */
2052 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
2053 
2054 /* submit i2c read/write payloads through ddc channel
2055  * @link_index - index to a link with ddc in i2c mode
2056  * @cmd - i2c command structure
2057  * return - true if success, false otherwise.
2058  */
2059 bool dc_submit_i2c(
2060 		struct dc *dc,
2061 		uint32_t link_index,
2062 		struct i2c_command *cmd);
2063 
2064 /* submit i2c read/write payloads through oem channel
2065  * @link_index - index to a link with ddc in i2c mode
2066  * @cmd - i2c command structure
2067  * return - true if success, false otherwise.
2068  */
2069 bool dc_submit_i2c_oem(
2070 		struct dc *dc,
2071 		struct i2c_command *cmd);
2072 
2073 enum aux_return_code_type;
2074 /* Attempt to transfer the given aux payload. This function does not perform
2075  * retries or handle error states. The reply is returned in the payload->reply
2076  * and the result through operation_result. Returns the number of bytes
2077  * transferred,or -1 on a failure.
2078  */
2079 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
2080 		struct aux_payload *payload,
2081 		enum aux_return_code_type *operation_result);
2082 
2083 struct ddc_service *
2084 dc_get_oem_i2c_device(struct dc *dc);
2085 
2086 bool dc_is_oem_i2c_device_present(
2087 	struct dc *dc,
2088 	size_t slave_address
2089 );
2090 
2091 /* return true if the connected receiver supports the hdcp version */
2092 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
2093 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
2094 
2095 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
2096  *
2097  * TODO - When defer_handling is true the function will have a different purpose.
2098  * It no longer does complete hpd rx irq handling. We should create a separate
2099  * interface specifically for this case.
2100  *
2101  * Return:
2102  * true - Downstream port status changed. DM should call DC to do the
2103  * detection.
2104  * false - no change in Downstream port status. No further action required
2105  * from DM.
2106  */
2107 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
2108 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
2109 		bool defer_handling, bool *has_left_work);
2110 /* handle DP specs define test automation sequence*/
2111 void dc_link_dp_handle_automated_test(struct dc_link *link);
2112 
2113 /* handle DP Link loss sequence and try to recover RX link loss with best
2114  * effort
2115  */
2116 void dc_link_dp_handle_link_loss(struct dc_link *link);
2117 
2118 /* Determine if hpd rx irq should be handled or ignored
2119  * return true - hpd rx irq should be handled.
2120  * return false - it is safe to ignore hpd rx irq event
2121  */
2122 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
2123 
2124 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
2125  * @link - link the hpd irq data associated with
2126  * @hpd_irq_dpcd_data - input hpd irq data
2127  * return - true if hpd irq data indicates a link lost
2128  */
2129 bool dc_link_check_link_loss_status(struct dc_link *link,
2130 		union hpd_irq_data *hpd_irq_dpcd_data);
2131 
2132 /* Read hpd rx irq data from a given link
2133  * @link - link where the hpd irq data should be read from
2134  * @irq_data - output hpd irq data
2135  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
2136  * read has failed.
2137  */
2138 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
2139 	struct dc_link *link,
2140 	union hpd_irq_data *irq_data);
2141 
2142 /* The function clears recorded DP RX states in the link. DM should call this
2143  * function when it is resuming from S3 power state to previously connected links.
2144  *
2145  * TODO - in the future we should consider to expand link resume interface to
2146  * support clearing previous rx states. So we don't have to rely on dm to call
2147  * this interface explicitly.
2148  */
2149 void dc_link_clear_dprx_states(struct dc_link *link);
2150 
2151 /* Destruct the mst topology of the link and reset the allocated payload table
2152  *
2153  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
2154  * still wants to reset MST topology on an unplug event */
2155 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
2156 
2157 /* The function calculates effective DP link bandwidth when a given link is
2158  * using the given link settings.
2159  *
2160  * return - total effective link bandwidth in kbps.
2161  */
2162 uint32_t dc_link_bandwidth_kbps(
2163 	const struct dc_link *link,
2164 	const struct dc_link_settings *link_setting);
2165 
2166 struct dp_audio_bandwidth_params {
2167 	const struct dc_crtc_timing *crtc_timing;
2168 	enum dp_link_encoding link_encoding;
2169 	uint32_t channel_count;
2170 	uint32_t sample_rate_hz;
2171 };
2172 
2173 /* The function calculates the minimum size of hblank (in bytes) needed to
2174  * support the specified channel count and sample rate combination, given the
2175  * link encoding and timing to be used. This calculation is not supported
2176  * for 8b/10b SST.
2177  *
2178  * return - min hblank size in bytes, 0 if 8b/10b SST.
2179  */
2180 uint32_t dc_link_required_hblank_size_bytes(
2181 	const struct dc_link *link,
2182 	struct dp_audio_bandwidth_params *audio_params);
2183 
2184 /* The function takes a snapshot of current link resource allocation state
2185  * @dc: pointer to dc of the dm calling this
2186  * @map: a dc link resource snapshot defined internally to dc.
2187  *
2188  * DM needs to capture a snapshot of current link resource allocation mapping
2189  * and store it in its persistent storage.
2190  *
2191  * Some of the link resource is using first come first serve policy.
2192  * The allocation mapping depends on original hotplug order. This information
2193  * is lost after driver is loaded next time. The snapshot is used in order to
2194  * restore link resource to its previous state so user will get consistent
2195  * link capability allocation across reboot.
2196  *
2197  */
2198 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
2199 
2200 /* This function restores link resource allocation state from a snapshot
2201  * @dc: pointer to dc of the dm calling this
2202  * @map: a dc link resource snapshot defined internally to dc.
2203  *
2204  * DM needs to call this function after initial link detection on boot and
2205  * before first commit streams to restore link resource allocation state
2206  * from previous boot session.
2207  *
2208  * Some of the link resource is using first come first serve policy.
2209  * The allocation mapping depends on original hotplug order. This information
2210  * is lost after driver is loaded next time. The snapshot is used in order to
2211  * restore link resource to its previous state so user will get consistent
2212  * link capability allocation across reboot.
2213  *
2214  */
2215 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2216 
2217 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2218  * interface i.e stream_update->dsc_config
2219  */
2220 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2221 
2222 /* translate a raw link rate data to bandwidth in kbps */
2223 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2224 
2225 /* determine the optimal bandwidth given link and required bw.
2226  * @link - current detected link
2227  * @req_bw - requested bandwidth in kbps
2228  * @link_settings - returned most optimal link settings that can fit the
2229  * requested bandwidth
2230  * return - false if link can't support requested bandwidth, true if link
2231  * settings is found.
2232  */
2233 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2234 		struct dc_link_settings *link_settings,
2235 		uint32_t req_bw);
2236 
2237 /* return the max dp link settings can be driven by the link without considering
2238  * connected RX device and its capability
2239  */
2240 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2241 		struct dc_link_settings *max_link_enc_cap);
2242 
2243 /* determine when the link is driving MST mode, what DP link channel coding
2244  * format will be used. The decision will remain unchanged until next HPD event.
2245  *
2246  * @link -  a link with DP RX connection
2247  * return - if stream is committed to this link with MST signal type, type of
2248  * channel coding format dc will choose.
2249  */
2250 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2251 		const struct dc_link *link);
2252 
2253 /* get max dp link settings the link can enable with all things considered. (i.e
2254  * TX/RX/Cable capabilities and dp override policies.
2255  *
2256  * @link - a link with DP RX connection
2257  * return - max dp link settings the link can enable.
2258  *
2259  */
2260 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2261 
2262 /* Get the highest encoding format that the link supports; highest meaning the
2263  * encoding format which supports the maximum bandwidth.
2264  *
2265  * @link - a link with DP RX connection
2266  * return - highest encoding format link supports.
2267  */
2268 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2269 
2270 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2271  * to a link with dp connector signal type.
2272  * @link - a link with dp connector signal type
2273  * return - true if connected, false otherwise
2274  */
2275 bool dc_link_is_dp_sink_present(struct dc_link *link);
2276 
2277 /* Force DP lane settings update to main-link video signal and notify the change
2278  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2279  * tuning purpose. The interface assumes link has already been enabled with DP
2280  * signal.
2281  *
2282  * @lt_settings - a container structure with desired hw_lane_settings
2283  */
2284 void dc_link_set_drive_settings(struct dc *dc,
2285 				struct link_training_settings *lt_settings,
2286 				struct dc_link *link);
2287 
2288 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2289  * test or debugging purpose. The test pattern will remain until next un-plug.
2290  *
2291  * @link - active link with DP signal output enabled.
2292  * @test_pattern - desired test pattern to output.
2293  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2294  * @test_pattern_color_space - for video test pattern choose a desired color
2295  * space.
2296  * @p_link_settings - For PHY pattern choose a desired link settings
2297  * @p_custom_pattern - some test pattern will require a custom input to
2298  * customize some pattern details. Otherwise keep it to NULL.
2299  * @cust_pattern_size - size of the custom pattern input.
2300  *
2301  */
2302 bool dc_link_dp_set_test_pattern(
2303 	struct dc_link *link,
2304 	enum dp_test_pattern test_pattern,
2305 	enum dp_test_pattern_color_space test_pattern_color_space,
2306 	const struct link_training_settings *p_link_settings,
2307 	const unsigned char *p_custom_pattern,
2308 	unsigned int cust_pattern_size);
2309 
2310 /* Force DP link settings to always use a specific value until reboot to a
2311  * specific link. If link has already been enabled, the interface will also
2312  * switch to desired link settings immediately. This is a debug interface to
2313  * generic dp issue trouble shooting.
2314  */
2315 void dc_link_set_preferred_link_settings(struct dc *dc,
2316 		struct dc_link_settings *link_setting,
2317 		struct dc_link *link);
2318 
2319 /* Force DP link to customize a specific link training behavior by overriding to
2320  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2321  * display specific link training issues or apply some display specific
2322  * workaround in link training.
2323  *
2324  * @link_settings - if not NULL, force preferred link settings to the link.
2325  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2326  * will apply this particular override in future link training. If NULL is
2327  * passed in, dc resets previous overrides.
2328  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2329  * training settings.
2330  */
2331 void dc_link_set_preferred_training_settings(struct dc *dc,
2332 		struct dc_link_settings *link_setting,
2333 		struct dc_link_training_overrides *lt_overrides,
2334 		struct dc_link *link,
2335 		bool skip_immediate_retrain);
2336 
2337 /* return - true if FEC is supported with connected DP RX, false otherwise */
2338 bool dc_link_is_fec_supported(const struct dc_link *link);
2339 
2340 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2341  * link enablement.
2342  * return - true if FEC should be enabled, false otherwise.
2343  */
2344 bool dc_link_should_enable_fec(const struct dc_link *link);
2345 
2346 /* determine lttpr mode the current link should be enabled with a specific link
2347  * settings.
2348  */
2349 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2350 		struct dc_link_settings *link_setting);
2351 
2352 /* Force DP RX to update its power state.
2353  * NOTE: this interface doesn't update dp main-link. Calling this function will
2354  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2355  * RX power state back upon finish DM specific execution requiring DP RX in a
2356  * specific power state.
2357  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2358  * state.
2359  */
2360 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2361 
2362 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2363  * current value read from extended receiver cap from 02200h - 0220Fh.
2364  * Some DP RX has problems of providing accurate DP receiver caps from extended
2365  * field, this interface is a workaround to revert link back to use base caps.
2366  */
2367 void dc_link_overwrite_extended_receiver_cap(
2368 		struct dc_link *link);
2369 
2370 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2371 		bool wait_for_hpd);
2372 
2373 /* Set backlight level of an embedded panel (eDP, LVDS).
2374  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2375  * and 16 bit fractional, where 1.0 is max backlight value.
2376  */
2377 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2378 		struct set_backlight_level_params *backlight_level_params);
2379 
2380 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2381 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2382 		bool isHDR,
2383 		uint32_t backlight_millinits,
2384 		uint32_t transition_time_in_ms);
2385 
2386 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2387 		uint32_t *backlight_millinits,
2388 		uint32_t *backlight_millinits_peak);
2389 
2390 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2391 
2392 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2393 
2394 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2395 		bool wait, bool force_static, const unsigned int *power_opts);
2396 
2397 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2398 
2399 bool dc_link_setup_psr(struct dc_link *dc_link,
2400 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2401 		struct psr_context *psr_context);
2402 
2403 /*
2404  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2405  *
2406  * @link: pointer to the dc_link struct instance
2407  * @enable: enable(active) or disable(inactive) replay
2408  * @wait: state transition need to wait the active set completed.
2409  * @force_static: force disable(inactive) the replay
2410  * @power_opts: set power optimazation parameters to DMUB.
2411  *
2412  * return: allow Replay active will return true, else will return false.
2413  */
2414 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2415 		bool wait, bool force_static, const unsigned int *power_opts);
2416 
2417 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2418 
2419 /* On eDP links this function call will stall until T12 has elapsed.
2420  * If the panel is not in power off state, this function will return
2421  * immediately.
2422  */
2423 bool dc_link_wait_for_t12(struct dc_link *link);
2424 
2425 /* Determine if dp trace has been initialized to reflect upto date result *
2426  * return - true if trace is initialized and has valid data. False dp trace
2427  * doesn't have valid result.
2428  */
2429 bool dc_dp_trace_is_initialized(struct dc_link *link);
2430 
2431 /* Query a dp trace flag to indicate if the current dp trace data has been
2432  * logged before
2433  */
2434 bool dc_dp_trace_is_logged(struct dc_link *link,
2435 		bool in_detection);
2436 
2437 /* Set dp trace flag to indicate whether DM has already logged the current dp
2438  * trace data. DM can set is_logged to true upon logging and check
2439  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2440  */
2441 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2442 		bool in_detection,
2443 		bool is_logged);
2444 
2445 /* Obtain driver time stamp for last dp link training end. The time stamp is
2446  * formatted based on dm_get_timestamp DM function.
2447  * @in_detection - true to get link training end time stamp of last link
2448  * training in detection sequence. false to get link training end time stamp
2449  * of last link training in commit (dpms) sequence
2450  */
2451 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2452 		bool in_detection);
2453 
2454 /* Get how many link training attempts dc has done with latest sequence.
2455  * @in_detection - true to get link training count of last link
2456  * training in detection sequence. false to get link training count of last link
2457  * training in commit (dpms) sequence
2458  */
2459 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2460 		bool in_detection);
2461 
2462 /* Get how many link loss has happened since last link training attempts */
2463 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2464 
2465 /*
2466  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2467  */
2468 /*
2469  * Send a request from DP-Tx requesting to allocate BW remotely after
2470  * allocating it locally. This will get processed by CM and a CB function
2471  * will be called.
2472  *
2473  * @link: pointer to the dc_link struct instance
2474  * @req_bw: The requested bw in Kbyte to allocated
2475  *
2476  * return: none
2477  */
2478 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2479 
2480 /*
2481  * Handle the USB4 BW Allocation related functionality here:
2482  * Plug => Try to allocate max bw from timing parameters supported by the sink
2483  * Unplug => de-allocate bw
2484  *
2485  * @link: pointer to the dc_link struct instance
2486  * @peak_bw: Peak bw used by the link/sink
2487  *
2488  */
2489 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2490 		struct dc_link *link, int peak_bw);
2491 
2492 /*
2493  * Calculates the DP tunneling bandwidth required for the stream timing
2494  * and aggregates the stream bandwidth for the respective DP tunneling link
2495  *
2496  * return: dc_status
2497  */
2498 enum dc_status dc_link_validate_dp_tunneling_bandwidth(const struct dc *dc, const struct dc_state *new_ctx);
2499 
2500 /*
2501  * Get if ALPM is supported by the link
2502  */
2503 void dc_link_get_alpm_support(struct dc_link *link, bool *auxless_support,
2504 	bool *auxwake_support);
2505 
2506 /* Sink Interfaces - A sink corresponds to a display output device */
2507 
2508 struct dc_container_id {
2509 	// 128bit GUID in binary form
2510 	unsigned char  guid[16];
2511 	// 8 byte port ID -> ELD.PortID
2512 	unsigned int   portId[2];
2513 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2514 	unsigned short manufacturerName;
2515 	// 2 byte product code -> ELD.ProductCode
2516 	unsigned short productCode;
2517 };
2518 
2519 
2520 struct dc_sink_dsc_caps {
2521 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2522 	// 'false' if they are sink's DSC caps
2523 	bool is_virtual_dpcd_dsc;
2524 	// 'true' if MST topology supports DSC passthrough for sink
2525 	// 'false' if MST topology does not support DSC passthrough
2526 	bool is_dsc_passthrough_supported;
2527 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2528 };
2529 
2530 struct dc_sink_hblank_expansion_caps {
2531 	// 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology),
2532 	// 'false' if they are sink's HBlank expansion caps
2533 	bool is_virtual_dpcd_hblank_expansion;
2534 	struct hblank_expansion_dpcd_caps dpcd_caps;
2535 };
2536 
2537 struct dc_sink_fec_caps {
2538 	bool is_rx_fec_supported;
2539 	bool is_topology_fec_supported;
2540 };
2541 
2542 struct scdc_caps {
2543 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2544 	union hdmi_scdc_device_id_data device_id;
2545 };
2546 
2547 /*
2548  * The sink structure contains EDID and other display device properties
2549  */
2550 struct dc_sink {
2551 	enum signal_type sink_signal;
2552 	struct dc_edid dc_edid; /* raw edid */
2553 	struct dc_edid_caps edid_caps; /* parse display caps */
2554 	struct dc_container_id *dc_container_id;
2555 	uint32_t dongle_max_pix_clk;
2556 	void *priv;
2557 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2558 	bool converter_disable_audio;
2559 
2560 	struct scdc_caps scdc_caps;
2561 	struct dc_sink_dsc_caps dsc_caps;
2562 	struct dc_sink_fec_caps fec_caps;
2563 	struct dc_sink_hblank_expansion_caps hblank_expansion_caps;
2564 
2565 	bool is_vsc_sdp_colorimetry_supported;
2566 
2567 	/* private to DC core */
2568 	struct dc_link *link;
2569 	struct dc_context *ctx;
2570 
2571 	uint32_t sink_id;
2572 
2573 	/* private to dc_sink.c */
2574 	// refcount must be the last member in dc_sink, since we want the
2575 	// sink structure to be logically cloneable up to (but not including)
2576 	// refcount
2577 	struct kref refcount;
2578 };
2579 
2580 void dc_sink_retain(struct dc_sink *sink);
2581 void dc_sink_release(struct dc_sink *sink);
2582 
2583 struct dc_sink_init_data {
2584 	enum signal_type sink_signal;
2585 	struct dc_link *link;
2586 	uint32_t dongle_max_pix_clk;
2587 	bool converter_disable_audio;
2588 };
2589 
2590 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2591 
2592 /* Newer interfaces  */
2593 struct dc_cursor {
2594 	struct dc_plane_address address;
2595 	struct dc_cursor_attributes attributes;
2596 };
2597 
2598 
2599 /* Interrupt interfaces */
2600 enum dc_irq_source dc_interrupt_to_irq_source(
2601 		struct dc *dc,
2602 		uint32_t src_id,
2603 		uint32_t ext_id);
2604 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2605 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2606 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2607 		struct dc *dc, uint32_t link_index);
2608 
2609 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2610 
2611 /* Power Interfaces */
2612 
2613 void dc_set_power_state(
2614 		struct dc *dc,
2615 		enum dc_acpi_cm_power_state power_state);
2616 void dc_resume(struct dc *dc);
2617 
2618 void dc_power_down_on_boot(struct dc *dc);
2619 
2620 /*
2621  * HDCP Interfaces
2622  */
2623 enum hdcp_message_status dc_process_hdcp_msg(
2624 		enum signal_type signal,
2625 		struct dc_link *link,
2626 		struct hdcp_protection_message *message_info);
2627 bool dc_is_dmcu_initialized(struct dc *dc);
2628 
2629 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2630 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2631 
2632 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2633 		unsigned int pitch,
2634 		unsigned int height,
2635 		enum surface_pixel_format format,
2636 		struct dc_cursor_attributes *cursor_attr);
2637 
2638 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2639 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2640 
2641 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2642 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2643 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2644 
2645 /* set min and max memory clock to lowest and highest DPM level, respectively */
2646 void dc_unlock_memory_clock_frequency(struct dc *dc);
2647 
2648 /* set min memory clock to the min required for current mode, max to maxDPM */
2649 void dc_lock_memory_clock_frequency(struct dc *dc);
2650 
2651 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2652 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2653 
2654 /* cleanup on driver unload */
2655 void dc_hardware_release(struct dc *dc);
2656 
2657 /* disables fw based mclk switch */
2658 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2659 
2660 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2661 
2662 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2663 
2664 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips);
2665 
2666 void dc_z10_restore(const struct dc *dc);
2667 void dc_z10_save_init(struct dc *dc);
2668 
2669 bool dc_is_dmub_outbox_supported(struct dc *dc);
2670 bool dc_enable_dmub_notifications(struct dc *dc);
2671 
2672 bool dc_abm_save_restore(
2673 		struct dc *dc,
2674 		struct dc_stream_state *stream,
2675 		struct abm_save_restore *pData);
2676 
2677 void dc_enable_dmub_outbox(struct dc *dc);
2678 
2679 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2680 				uint32_t link_index,
2681 				struct aux_payload *payload);
2682 
2683 /* Get dc link index from dpia port index */
2684 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2685 				uint8_t dpia_port_index);
2686 
2687 bool dc_process_dmub_set_config_async(struct dc *dc,
2688 				uint32_t link_index,
2689 				struct set_config_cmd_payload *payload,
2690 				struct dmub_notification *notify);
2691 
2692 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2693 				uint32_t link_index,
2694 				uint8_t mst_alloc_slots,
2695 				uint8_t *mst_slots_in_use);
2696 
2697 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps);
2698 
2699 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2700 				uint32_t hpd_int_enable);
2701 
2702 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2703 
2704 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2705 
2706 struct dc_power_profile {
2707 	int power_level; /* Lower is better */
2708 };
2709 
2710 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2711 
2712 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context);
2713 
2714 bool dc_get_host_router_index(const struct dc_link *link, unsigned int *host_router_index);
2715 
2716 /* DSC Interfaces */
2717 #include "dc_dsc.h"
2718 
2719 void dc_get_visual_confirm_for_stream(
2720 	struct dc *dc,
2721 	struct dc_stream_state *stream_state,
2722 	struct tg_color *color);
2723 
2724 /* Disable acc mode Interfaces */
2725 void dc_disable_accelerated_mode(struct dc *dc);
2726 
2727 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2728 		       struct dc_stream_state *new_stream);
2729 
2730 bool dc_is_cursor_limit_pending(struct dc *dc);
2731 bool dc_can_clear_cursor_limit(struct dc *dc);
2732 
2733 /**
2734  * dc_get_underflow_debug_data_for_otg() - Retrieve underflow debug data.
2735  *
2736  * @dc: Pointer to the display core context.
2737  * @primary_otg_inst: Instance index of the primary OTG that underflowed.
2738  * @out_data: Pointer to a dc_underflow_debug_data struct to be filled with debug information.
2739  *
2740  * This function collects and logs underflow-related HW states when underflow happens,
2741  * including OTG underflow status, current read positions, frame count, and per-HUBP debug data.
2742  * The results are stored in the provided out_data structure for further analysis or logging.
2743  */
2744 void dc_get_underflow_debug_data_for_otg(struct dc *dc, int primary_otg_inst, struct dc_underflow_debug_data *out_data);
2745 
2746 #endif /* DC_INTERFACE_H_ */
2747