1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "sspl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.334" 59 60 /** 61 * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC 62 */ 63 #define MAX_SURFACES 4 64 /** 65 * MAX_PLANES - representative of the upper bound of planes that are supported by the HW 66 */ 67 #define MAX_PLANES 6 68 #define MAX_STREAMS 6 69 #define MIN_VIEWPORT_SIZE 12 70 #define MAX_NUM_EDP 2 71 #define MAX_HOST_ROUTERS_NUM 2 72 #define MAX_SUPPORTED_FORMATS 7 73 74 /* Display Core Interfaces */ 75 struct dc_versions { 76 const char *dc_ver; 77 struct dmcu_version dmcu_version; 78 }; 79 80 enum dp_protocol_version { 81 DP_VERSION_1_4 = 0, 82 DP_VERSION_2_1, 83 DP_VERSION_UNKNOWN, 84 }; 85 86 enum dc_plane_type { 87 DC_PLANE_TYPE_INVALID, 88 DC_PLANE_TYPE_DCE_RGB, 89 DC_PLANE_TYPE_DCE_UNDERLAY, 90 DC_PLANE_TYPE_DCN_UNIVERSAL, 91 }; 92 93 // Sizes defined as multiples of 64KB 94 enum det_size { 95 DET_SIZE_DEFAULT = 0, 96 DET_SIZE_192KB = 3, 97 DET_SIZE_256KB = 4, 98 DET_SIZE_320KB = 5, 99 DET_SIZE_384KB = 6 100 }; 101 102 103 struct dc_plane_cap { 104 enum dc_plane_type type; 105 uint32_t per_pixel_alpha : 1; 106 struct { 107 uint32_t argb8888 : 1; 108 uint32_t nv12 : 1; 109 uint32_t fp16 : 1; 110 uint32_t p010 : 1; 111 uint32_t ayuv : 1; 112 } pixel_format_support; 113 // max upscaling factor x1000 114 // upscaling factors are always >= 1 115 // for example, 1080p -> 8K is 4.0, or 4000 raw value 116 struct { 117 uint32_t argb8888; 118 uint32_t nv12; 119 uint32_t fp16; 120 } max_upscale_factor; 121 // max downscale factor x1000 122 // downscale factors are always <= 1 123 // for example, 8K -> 1080p is 0.25, or 250 raw value 124 struct { 125 uint32_t argb8888; 126 uint32_t nv12; 127 uint32_t fp16; 128 } max_downscale_factor; 129 // minimal width/height 130 uint32_t min_width; 131 uint32_t min_height; 132 }; 133 134 /** 135 * DOC: color-management-caps 136 * 137 * **Color management caps (DPP and MPC)** 138 * 139 * Modules/color calculates various color operations which are translated to 140 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 141 * DCN1, every new generation comes with fairly major differences in color 142 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 143 * decide mapping to HW block based on logical capabilities. 144 */ 145 146 /** 147 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 148 * @srgb: RGB color space transfer func 149 * @bt2020: BT.2020 transfer func 150 * @gamma2_2: standard gamma 151 * @pq: perceptual quantizer transfer function 152 * @hlg: hybrid log–gamma transfer function 153 */ 154 struct rom_curve_caps { 155 uint16_t srgb : 1; 156 uint16_t bt2020 : 1; 157 uint16_t gamma2_2 : 1; 158 uint16_t pq : 1; 159 uint16_t hlg : 1; 160 }; 161 162 /** 163 * struct dpp_color_caps - color pipeline capabilities for display pipe and 164 * plane blocks 165 * 166 * @dcn_arch: all DCE generations treated the same 167 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 168 * just plain 256-entry lookup 169 * @icsc: input color space conversion 170 * @dgam_ram: programmable degamma LUT 171 * @post_csc: post color space conversion, before gamut remap 172 * @gamma_corr: degamma correction 173 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 174 * with MPC by setting mpc:shared_3d_lut flag 175 * @ogam_ram: programmable out/blend gamma LUT 176 * @ocsc: output color space conversion 177 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 178 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 179 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 180 * 181 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 182 */ 183 struct dpp_color_caps { 184 uint16_t dcn_arch : 1; 185 uint16_t input_lut_shared : 1; 186 uint16_t icsc : 1; 187 uint16_t dgam_ram : 1; 188 uint16_t post_csc : 1; 189 uint16_t gamma_corr : 1; 190 uint16_t hw_3d_lut : 1; 191 uint16_t ogam_ram : 1; 192 uint16_t ocsc : 1; 193 uint16_t dgam_rom_for_yuv : 1; 194 struct rom_curve_caps dgam_rom_caps; 195 struct rom_curve_caps ogam_rom_caps; 196 }; 197 198 /* Below structure is to describe the HW support for mem layout, extend support 199 range to match what OS could handle in the roadmap */ 200 struct lut3d_caps { 201 uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */ 202 struct { 203 uint32_t swizzle_3d_rgb : 1; 204 uint32_t swizzle_3d_bgr : 1; 205 uint32_t linear_1d : 1; 206 } mem_layout_support; 207 struct { 208 uint32_t unorm_12msb : 1; 209 uint32_t unorm_12lsb : 1; 210 uint32_t float_fp1_5_10 : 1; 211 } mem_format_support; 212 struct { 213 uint32_t order_rgba : 1; 214 uint32_t order_bgra : 1; 215 } mem_pixel_order_support; 216 /*< size options are 9, 17, 33, 45, 65 */ 217 struct { 218 uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */ 219 uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */ 220 uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */ 221 uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */ 222 uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */ 223 } lut_dim_caps; 224 }; 225 226 /** 227 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 228 * plane combined blocks 229 * 230 * @gamut_remap: color transformation matrix 231 * @ogam_ram: programmable out gamma LUT 232 * @ocsc: output color space conversion matrix 233 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 234 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 235 * instance 236 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 237 */ 238 struct mpc_color_caps { 239 uint16_t gamut_remap : 1; 240 uint16_t ogam_ram : 1; 241 uint16_t ocsc : 1; 242 uint16_t num_3dluts : 3; 243 uint16_t shared_3d_lut:1; 244 struct rom_curve_caps ogam_rom_caps; 245 struct lut3d_caps mcm_3d_lut_caps; 246 struct lut3d_caps rmcm_3d_lut_caps; 247 }; 248 249 /** 250 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 251 * @dpp: color pipes caps for DPP 252 * @mpc: color pipes caps for MPC 253 */ 254 struct dc_color_caps { 255 struct dpp_color_caps dpp; 256 struct mpc_color_caps mpc; 257 }; 258 259 struct dc_dmub_caps { 260 bool psr; 261 bool mclk_sw; 262 bool subvp_psr; 263 bool gecc_enable; 264 uint8_t fams_ver; 265 bool aux_backlight_support; 266 }; 267 268 struct dc_scl_caps { 269 bool sharpener_support; 270 }; 271 272 struct dc_caps { 273 uint32_t max_streams; 274 uint32_t max_links; 275 uint32_t max_audios; 276 uint32_t max_slave_planes; 277 uint32_t max_slave_yuv_planes; 278 uint32_t max_slave_rgb_planes; 279 uint32_t max_planes; 280 uint32_t max_downscale_ratio; 281 uint32_t i2c_speed_in_khz; 282 uint32_t i2c_speed_in_khz_hdcp; 283 uint32_t dmdata_alloc_size; 284 unsigned int max_cursor_size; 285 unsigned int max_buffered_cursor_size; 286 unsigned int max_video_width; 287 /* 288 * max video plane width that can be safely assumed to be always 289 * supported by single DPP pipe. 290 */ 291 unsigned int max_optimizable_video_width; 292 unsigned int min_horizontal_blanking_period; 293 int linear_pitch_alignment; 294 bool dcc_const_color; 295 bool dynamic_audio; 296 bool is_apu; 297 bool dual_link_dvi; 298 bool post_blend_color_processing; 299 bool force_dp_tps4_for_cp2520; 300 bool disable_dp_clk_share; 301 bool psp_setup_panel_mode; 302 bool extended_aux_timeout_support; 303 bool dmcub_support; 304 bool zstate_support; 305 bool ips_support; 306 uint32_t num_of_internal_disp; 307 enum dp_protocol_version max_dp_protocol_version; 308 unsigned int mall_size_per_mem_channel; 309 unsigned int mall_size_total; 310 unsigned int cursor_cache_size; 311 struct dc_plane_cap planes[MAX_PLANES]; 312 struct dc_color_caps color; 313 struct dc_dmub_caps dmub_caps; 314 bool dp_hpo; 315 bool dp_hdmi21_pcon_support; 316 bool edp_dsc_support; 317 bool vbios_lttpr_aware; 318 bool vbios_lttpr_enable; 319 bool fused_io_supported; 320 uint32_t max_otg_num; 321 uint32_t max_cab_allocation_bytes; 322 uint32_t cache_line_size; 323 uint32_t cache_num_ways; 324 uint16_t subvp_fw_processing_delay_us; 325 uint8_t subvp_drr_max_vblank_margin_us; 326 uint16_t subvp_prefetch_end_to_mall_start_us; 327 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 328 uint16_t subvp_pstate_allow_width_us; 329 uint16_t subvp_vertical_int_margin_us; 330 bool seamless_odm; 331 uint32_t max_v_total; 332 bool vtotal_limited_by_fp2; 333 uint32_t max_disp_clock_khz_at_vmin; 334 uint8_t subvp_drr_vblank_start_margin_us; 335 bool cursor_not_scaled; 336 bool dcmode_power_limits_present; 337 bool sequential_ono; 338 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 339 uint32_t dcc_plane_width_limit; 340 struct dc_scl_caps scl_caps; 341 }; 342 343 struct dc_bug_wa { 344 bool no_connect_phy_config; 345 bool dedcn20_305_wa; 346 bool skip_clock_update; 347 bool lt_early_cr_pattern; 348 struct { 349 uint8_t uclk : 1; 350 uint8_t fclk : 1; 351 uint8_t dcfclk : 1; 352 uint8_t dcfclk_ds: 1; 353 } clock_update_disable_mask; 354 bool skip_psr_ips_crtc_disable; 355 }; 356 struct dc_dcc_surface_param { 357 struct dc_size surface_size; 358 enum surface_pixel_format format; 359 unsigned int plane0_pitch; 360 struct dc_size plane1_size; 361 unsigned int plane1_pitch; 362 union { 363 enum swizzle_mode_values swizzle_mode; 364 enum swizzle_mode_addr3_values swizzle_mode_addr3; 365 }; 366 enum dc_scan_direction scan; 367 }; 368 369 struct dc_dcc_setting { 370 unsigned int max_compressed_blk_size; 371 unsigned int max_uncompressed_blk_size; 372 bool independent_64b_blks; 373 //These bitfields to be used starting with DCN 3.0 374 struct { 375 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 376 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 377 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 378 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 379 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 380 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 381 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 382 } dcc_controls; 383 }; 384 385 struct dc_surface_dcc_cap { 386 union { 387 struct { 388 struct dc_dcc_setting rgb; 389 } grph; 390 391 struct { 392 struct dc_dcc_setting luma; 393 struct dc_dcc_setting chroma; 394 } video; 395 }; 396 397 bool capable; 398 bool const_color_support; 399 }; 400 401 struct dc_static_screen_params { 402 struct { 403 bool force_trigger; 404 bool cursor_update; 405 bool surface_update; 406 bool overlay_update; 407 } triggers; 408 unsigned int num_frames; 409 }; 410 411 412 /* Surface update type is used by dc_update_surfaces_and_stream 413 * The update type is determined at the very beginning of the function based 414 * on parameters passed in and decides how much programming (or updating) is 415 * going to be done during the call. 416 * 417 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 418 * logical calculations or hardware register programming. This update MUST be 419 * ISR safe on windows. Currently fast update will only be used to flip surface 420 * address. 421 * 422 * UPDATE_TYPE_MED is used for slower updates which require significant hw 423 * re-programming however do not affect bandwidth consumption or clock 424 * requirements. At present, this is the level at which front end updates 425 * that do not require us to run bw_calcs happen. These are in/out transfer func 426 * updates, viewport offset changes, recout size changes and pixel depth changes. 427 * This update can be done at ISR, but we want to minimize how often this happens. 428 * 429 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 430 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 431 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 432 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 433 * a full update. This cannot be done at ISR level and should be a rare event. 434 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 435 * underscan we don't expect to see this call at all. 436 */ 437 438 enum surface_update_type { 439 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 440 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 441 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 442 }; 443 444 /* Forward declaration*/ 445 struct dc; 446 struct dc_plane_state; 447 struct dc_state; 448 449 struct dc_cap_funcs { 450 bool (*get_dcc_compression_cap)(const struct dc *dc, 451 const struct dc_dcc_surface_param *input, 452 struct dc_surface_dcc_cap *output); 453 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 454 }; 455 456 struct link_training_settings; 457 458 union allow_lttpr_non_transparent_mode { 459 struct { 460 bool DP1_4A : 1; 461 bool DP2_0 : 1; 462 } bits; 463 unsigned char raw; 464 }; 465 466 /* Structure to hold configuration flags set by dm at dc creation. */ 467 struct dc_config { 468 bool gpu_vm_support; 469 bool disable_disp_pll_sharing; 470 bool fbc_support; 471 bool disable_fractional_pwm; 472 bool allow_seamless_boot_optimization; 473 bool seamless_boot_edp_requested; 474 bool edp_not_connected; 475 bool edp_no_power_sequencing; 476 bool force_enum_edp; 477 bool forced_clocks; 478 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 479 bool multi_mon_pp_mclk_switch; 480 bool disable_dmcu; 481 bool enable_4to1MPC; 482 bool enable_windowed_mpo_odm; 483 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 484 uint32_t allow_edp_hotplug_detection; 485 bool skip_riommu_prefetch_wa; 486 bool clamp_min_dcfclk; 487 uint64_t vblank_alignment_dto_params; 488 uint8_t vblank_alignment_max_frame_time_diff; 489 bool is_asymmetric_memory; 490 bool is_single_rank_dimm; 491 bool is_vmin_only_asic; 492 bool use_spl; 493 bool prefer_easf; 494 bool use_pipe_ctx_sync_logic; 495 bool ignore_dpref_ss; 496 bool enable_mipi_converter_optimization; 497 bool use_default_clock_table; 498 bool force_bios_enable_lttpr; 499 uint8_t force_bios_fixed_vs; 500 int sdpif_request_limit_words_per_umc; 501 bool dc_mode_clk_limit_support; 502 bool EnableMinDispClkODM; 503 bool enable_auto_dpm_test_logs; 504 unsigned int disable_ips; 505 unsigned int disable_ips_in_vpb; 506 bool disable_ips_in_dpms_off; 507 bool usb4_bw_alloc_support; 508 bool allow_0_dtb_clk; 509 bool use_assr_psp_message; 510 bool support_edp0_on_dp1; 511 unsigned int enable_fpo_flicker_detection; 512 bool disable_hbr_audio_dp2; 513 bool consolidated_dpia_dp_lt; 514 bool set_pipe_unlock_order; 515 bool enable_dpia_pre_training; 516 bool unify_link_enc_assignment; 517 struct spl_sharpness_range dcn_sharpness_range; 518 struct spl_sharpness_range dcn_override_sharpness_range; 519 }; 520 521 enum visual_confirm { 522 VISUAL_CONFIRM_DISABLE = 0, 523 VISUAL_CONFIRM_SURFACE = 1, 524 VISUAL_CONFIRM_HDR = 2, 525 VISUAL_CONFIRM_MPCTREE = 4, 526 VISUAL_CONFIRM_PSR = 5, 527 VISUAL_CONFIRM_SWAPCHAIN = 6, 528 VISUAL_CONFIRM_FAMS = 7, 529 VISUAL_CONFIRM_SWIZZLE = 9, 530 VISUAL_CONFIRM_REPLAY = 12, 531 VISUAL_CONFIRM_SUBVP = 14, 532 VISUAL_CONFIRM_MCLK_SWITCH = 16, 533 VISUAL_CONFIRM_FAMS2 = 19, 534 VISUAL_CONFIRM_HW_CURSOR = 20, 535 VISUAL_CONFIRM_VABC = 21, 536 VISUAL_CONFIRM_DCC = 22, 537 VISUAL_CONFIRM_EXPLICIT = 0x80000000, 538 }; 539 540 enum dc_psr_power_opts { 541 psr_power_opt_invalid = 0x0, 542 psr_power_opt_smu_opt_static_screen = 0x1, 543 psr_power_opt_z10_static_screen = 0x10, 544 psr_power_opt_ds_disable_allow = 0x100, 545 }; 546 547 enum dml_hostvm_override_opts { 548 DML_HOSTVM_NO_OVERRIDE = 0x0, 549 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 550 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 551 }; 552 553 enum dc_replay_power_opts { 554 replay_power_opt_invalid = 0x0, 555 replay_power_opt_smu_opt_static_screen = 0x1, 556 replay_power_opt_z10_static_screen = 0x10, 557 }; 558 559 enum dcc_option { 560 DCC_ENABLE = 0, 561 DCC_DISABLE = 1, 562 DCC_HALF_REQ_DISALBE = 2, 563 }; 564 565 enum in_game_fams_config { 566 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 567 INGAME_FAMS_DISABLE, // disable in-game fams 568 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 569 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 570 }; 571 572 /** 573 * enum pipe_split_policy - Pipe split strategy supported by DCN 574 * 575 * This enum is used to define the pipe split policy supported by DCN. By 576 * default, DC favors MPC_SPLIT_DYNAMIC. 577 */ 578 enum pipe_split_policy { 579 /** 580 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 581 * pipe in order to bring the best trade-off between performance and 582 * power consumption. This is the recommended option. 583 */ 584 MPC_SPLIT_DYNAMIC = 0, 585 586 /** 587 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 588 * try any sort of split optimization. 589 */ 590 MPC_SPLIT_AVOID = 1, 591 592 /** 593 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 594 * optimize the pipe utilization when using a single display; if the 595 * user connects to a second display, DC will avoid pipe split. 596 */ 597 MPC_SPLIT_AVOID_MULT_DISP = 2, 598 }; 599 600 enum wm_report_mode { 601 WM_REPORT_DEFAULT = 0, 602 WM_REPORT_OVERRIDE = 1, 603 }; 604 enum dtm_pstate{ 605 dtm_level_p0 = 0,/*highest voltage*/ 606 dtm_level_p1, 607 dtm_level_p2, 608 dtm_level_p3, 609 dtm_level_p4,/*when active_display_count = 0*/ 610 }; 611 612 enum dcn_pwr_state { 613 DCN_PWR_STATE_UNKNOWN = -1, 614 DCN_PWR_STATE_MISSION_MODE = 0, 615 DCN_PWR_STATE_LOW_POWER = 3, 616 }; 617 618 enum dcn_zstate_support_state { 619 DCN_ZSTATE_SUPPORT_UNKNOWN, 620 DCN_ZSTATE_SUPPORT_ALLOW, 621 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 622 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 623 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 624 DCN_ZSTATE_SUPPORT_DISALLOW, 625 }; 626 627 /* 628 * struct dc_clocks - DC pipe clocks 629 * 630 * For any clocks that may differ per pipe only the max is stored in this 631 * structure 632 */ 633 struct dc_clocks { 634 int dispclk_khz; 635 int actual_dispclk_khz; 636 int dppclk_khz; 637 int actual_dppclk_khz; 638 int disp_dpp_voltage_level_khz; 639 int dcfclk_khz; 640 int socclk_khz; 641 int dcfclk_deep_sleep_khz; 642 int fclk_khz; 643 int phyclk_khz; 644 int dramclk_khz; 645 bool p_state_change_support; 646 enum dcn_zstate_support_state zstate_support; 647 bool dtbclk_en; 648 int ref_dtbclk_khz; 649 bool fclk_p_state_change_support; 650 enum dcn_pwr_state pwr_state; 651 /* 652 * Elements below are not compared for the purposes of 653 * optimization required 654 */ 655 bool prev_p_state_change_support; 656 bool fclk_prev_p_state_change_support; 657 int num_ways; 658 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 659 660 /* 661 * @fw_based_mclk_switching 662 * 663 * DC has a mechanism that leverage the variable refresh rate to switch 664 * memory clock in cases that we have a large latency to achieve the 665 * memory clock change and a short vblank window. DC has some 666 * requirements to enable this feature, and this field describes if the 667 * system support or not such a feature. 668 */ 669 bool fw_based_mclk_switching; 670 bool fw_based_mclk_switching_shut_down; 671 int prev_num_ways; 672 enum dtm_pstate dtm_level; 673 int max_supported_dppclk_khz; 674 int max_supported_dispclk_khz; 675 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 676 int bw_dispclk_khz; 677 int idle_dramclk_khz; 678 int idle_fclk_khz; 679 int subvp_prefetch_dramclk_khz; 680 int subvp_prefetch_fclk_khz; 681 }; 682 683 struct dc_bw_validation_profile { 684 bool enable; 685 686 unsigned long long total_ticks; 687 unsigned long long voltage_level_ticks; 688 unsigned long long watermark_ticks; 689 unsigned long long rq_dlg_ticks; 690 691 unsigned long long total_count; 692 unsigned long long skip_fast_count; 693 unsigned long long skip_pass_count; 694 unsigned long long skip_fail_count; 695 }; 696 697 #define BW_VAL_TRACE_SETUP() \ 698 unsigned long long end_tick = 0; \ 699 unsigned long long voltage_level_tick = 0; \ 700 unsigned long long watermark_tick = 0; \ 701 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 702 dm_get_timestamp(dc->ctx) : 0 703 704 #define BW_VAL_TRACE_COUNT() \ 705 if (dc->debug.bw_val_profile.enable) \ 706 dc->debug.bw_val_profile.total_count++ 707 708 #define BW_VAL_TRACE_SKIP(status) \ 709 if (dc->debug.bw_val_profile.enable) { \ 710 if (!voltage_level_tick) \ 711 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 712 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 713 } 714 715 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 716 if (dc->debug.bw_val_profile.enable) \ 717 voltage_level_tick = dm_get_timestamp(dc->ctx) 718 719 #define BW_VAL_TRACE_END_WATERMARKS() \ 720 if (dc->debug.bw_val_profile.enable) \ 721 watermark_tick = dm_get_timestamp(dc->ctx) 722 723 #define BW_VAL_TRACE_FINISH() \ 724 if (dc->debug.bw_val_profile.enable) { \ 725 end_tick = dm_get_timestamp(dc->ctx); \ 726 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 727 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 728 if (watermark_tick) { \ 729 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 730 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 731 } \ 732 } 733 734 union mem_low_power_enable_options { 735 struct { 736 bool vga: 1; 737 bool i2c: 1; 738 bool dmcu: 1; 739 bool dscl: 1; 740 bool cm: 1; 741 bool mpc: 1; 742 bool optc: 1; 743 bool vpg: 1; 744 bool afmt: 1; 745 } bits; 746 uint32_t u32All; 747 }; 748 749 union root_clock_optimization_options { 750 struct { 751 bool dpp: 1; 752 bool dsc: 1; 753 bool hdmistream: 1; 754 bool hdmichar: 1; 755 bool dpstream: 1; 756 bool symclk32_se: 1; 757 bool symclk32_le: 1; 758 bool symclk_fe: 1; 759 bool physymclk: 1; 760 bool dpiasymclk: 1; 761 uint32_t reserved: 22; 762 } bits; 763 uint32_t u32All; 764 }; 765 766 union fine_grain_clock_gating_enable_options { 767 struct { 768 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 769 bool dchub : 1; /* Display controller hub */ 770 bool dchubbub : 1; 771 bool dpp : 1; /* Display pipes and planes */ 772 bool opp : 1; /* Output pixel processing */ 773 bool optc : 1; /* Output pipe timing combiner */ 774 bool dio : 1; /* Display output */ 775 bool dwb : 1; /* Display writeback */ 776 bool mmhubbub : 1; /* Multimedia hub */ 777 bool dmu : 1; /* Display core management unit */ 778 bool az : 1; /* Azalia */ 779 bool dchvm : 1; 780 bool dsc : 1; /* Display stream compression */ 781 782 uint32_t reserved : 19; 783 } bits; 784 uint32_t u32All; 785 }; 786 787 enum pg_hw_pipe_resources { 788 PG_HUBP = 0, 789 PG_DPP, 790 PG_DSC, 791 PG_MPCC, 792 PG_OPP, 793 PG_OPTC, 794 PG_DPSTREAM, 795 PG_HDMISTREAM, 796 PG_PHYSYMCLK, 797 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 798 }; 799 800 enum pg_hw_resources { 801 PG_DCCG = 0, 802 PG_DCIO, 803 PG_DIO, 804 PG_DCHUBBUB, 805 PG_DCHVM, 806 PG_DWB, 807 PG_HPO, 808 PG_HW_RESOURCES_NUM_ELEMENT 809 }; 810 811 struct pg_block_update { 812 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 813 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 814 }; 815 816 union dpia_debug_options { 817 struct { 818 uint32_t disable_dpia:1; /* bit 0 */ 819 uint32_t force_non_lttpr:1; /* bit 1 */ 820 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 821 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 822 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 823 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 824 uint32_t enable_consolidated_dpia_dp_lt:1; /* bit 6 */ 825 uint32_t enable_dpia_pre_training:1; /* bit 7 */ 826 uint32_t unify_link_enc_assignment:1; /* bit 8 */ 827 uint32_t reserved:24; 828 } bits; 829 uint32_t raw; 830 }; 831 832 /* AUX wake work around options 833 * 0: enable/disable work around 834 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 835 * 15-2: reserved 836 * 31-16: timeout in ms 837 */ 838 union aux_wake_wa_options { 839 struct { 840 uint32_t enable_wa : 1; 841 uint32_t use_default_timeout : 1; 842 uint32_t rsvd: 14; 843 uint32_t timeout_ms : 16; 844 } bits; 845 uint32_t raw; 846 }; 847 848 struct dc_debug_data { 849 uint32_t ltFailCount; 850 uint32_t i2cErrorCount; 851 uint32_t auxErrorCount; 852 }; 853 854 struct dc_phy_addr_space_config { 855 struct { 856 uint64_t start_addr; 857 uint64_t end_addr; 858 uint64_t fb_top; 859 uint64_t fb_offset; 860 uint64_t fb_base; 861 uint64_t agp_top; 862 uint64_t agp_bot; 863 uint64_t agp_base; 864 } system_aperture; 865 866 struct { 867 uint64_t page_table_start_addr; 868 uint64_t page_table_end_addr; 869 uint64_t page_table_base_addr; 870 bool base_addr_is_mc_addr; 871 } gart_config; 872 873 bool valid; 874 bool is_hvm_enabled; 875 uint64_t page_table_default_page_addr; 876 }; 877 878 struct dc_virtual_addr_space_config { 879 uint64_t page_table_base_addr; 880 uint64_t page_table_start_addr; 881 uint64_t page_table_end_addr; 882 uint32_t page_table_block_size_in_bytes; 883 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 884 }; 885 886 struct dc_bounding_box_overrides { 887 int sr_exit_time_ns; 888 int sr_enter_plus_exit_time_ns; 889 int sr_exit_z8_time_ns; 890 int sr_enter_plus_exit_z8_time_ns; 891 int urgent_latency_ns; 892 int percent_of_ideal_drambw; 893 int dram_clock_change_latency_ns; 894 int dummy_clock_change_latency_ns; 895 int fclk_clock_change_latency_ns; 896 /* This forces a hard min on the DCFCLK we use 897 * for DML. Unlike the debug option for forcing 898 * DCFCLK, this override affects watermark calculations 899 */ 900 int min_dcfclk_mhz; 901 }; 902 903 struct dc_state; 904 struct resource_pool; 905 struct dce_hwseq; 906 struct link_service; 907 908 /* 909 * struct dc_debug_options - DC debug struct 910 * 911 * This struct provides a simple mechanism for developers to change some 912 * configurations, enable/disable features, and activate extra debug options. 913 * This can be very handy to narrow down whether some specific feature is 914 * causing an issue or not. 915 */ 916 struct dc_debug_options { 917 bool native422_support; 918 bool disable_dsc; 919 enum visual_confirm visual_confirm; 920 int visual_confirm_rect_height; 921 922 bool sanity_checks; 923 bool max_disp_clk; 924 bool surface_trace; 925 bool clock_trace; 926 bool validation_trace; 927 bool bandwidth_calcs_trace; 928 int max_downscale_src_width; 929 930 /* stutter efficiency related */ 931 bool disable_stutter; 932 bool use_max_lb; 933 enum dcc_option disable_dcc; 934 935 /* 936 * @pipe_split_policy: Define which pipe split policy is used by the 937 * display core. 938 */ 939 enum pipe_split_policy pipe_split_policy; 940 bool force_single_disp_pipe_split; 941 bool voltage_align_fclk; 942 bool disable_min_fclk; 943 944 bool hdcp_lc_force_fw_enable; 945 bool hdcp_lc_enable_sw_fallback; 946 947 bool disable_dfs_bypass; 948 bool disable_dpp_power_gate; 949 bool disable_hubp_power_gate; 950 bool disable_dsc_power_gate; 951 bool disable_optc_power_gate; 952 bool disable_hpo_power_gate; 953 int dsc_min_slice_height_override; 954 int dsc_bpp_increment_div; 955 bool disable_pplib_wm_range; 956 enum wm_report_mode pplib_wm_report_mode; 957 unsigned int min_disp_clk_khz; 958 unsigned int min_dpp_clk_khz; 959 unsigned int min_dram_clk_khz; 960 int sr_exit_time_dpm0_ns; 961 int sr_enter_plus_exit_time_dpm0_ns; 962 int sr_exit_time_ns; 963 int sr_enter_plus_exit_time_ns; 964 int sr_exit_z8_time_ns; 965 int sr_enter_plus_exit_z8_time_ns; 966 int urgent_latency_ns; 967 uint32_t underflow_assert_delay_us; 968 int percent_of_ideal_drambw; 969 int dram_clock_change_latency_ns; 970 bool optimized_watermark; 971 int always_scale; 972 bool disable_pplib_clock_request; 973 bool disable_clock_gate; 974 bool disable_mem_low_power; 975 bool pstate_enabled; 976 bool disable_dmcu; 977 bool force_abm_enable; 978 bool disable_stereo_support; 979 bool vsr_support; 980 bool performance_trace; 981 bool az_endpoint_mute_only; 982 bool always_use_regamma; 983 bool recovery_enabled; 984 bool avoid_vbios_exec_table; 985 bool scl_reset_length10; 986 bool hdmi20_disable; 987 bool skip_detection_link_training; 988 uint32_t edid_read_retry_times; 989 unsigned int force_odm_combine; //bit vector based on otg inst 990 unsigned int seamless_boot_odm_combine; 991 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 992 int minimum_z8_residency_time; 993 int minimum_z10_residency_time; 994 bool disable_z9_mpc; 995 unsigned int force_fclk_khz; 996 bool enable_tri_buf; 997 bool ips_disallow_entry; 998 bool dmub_offload_enabled; 999 bool dmcub_emulation; 1000 bool disable_idle_power_optimizations; 1001 unsigned int mall_size_override; 1002 unsigned int mall_additional_timer_percent; 1003 bool mall_error_as_fatal; 1004 bool dmub_command_table; /* for testing only */ 1005 struct dc_bw_validation_profile bw_val_profile; 1006 bool disable_fec; 1007 bool disable_48mhz_pwrdwn; 1008 /* This forces a hard min on the DCFCLK requested to SMU/PP 1009 * watermarks are not affected. 1010 */ 1011 unsigned int force_min_dcfclk_mhz; 1012 int dwb_fi_phase; 1013 bool disable_timing_sync; 1014 bool cm_in_bypass; 1015 int force_clock_mode;/*every mode change.*/ 1016 1017 bool disable_dram_clock_change_vactive_support; 1018 bool validate_dml_output; 1019 bool enable_dmcub_surface_flip; 1020 bool usbc_combo_phy_reset_wa; 1021 bool enable_dram_clock_change_one_display_vactive; 1022 /* TODO - remove once tested */ 1023 bool legacy_dp2_lt; 1024 bool set_mst_en_for_sst; 1025 bool disable_uhbr; 1026 bool force_dp2_lt_fallback_method; 1027 bool ignore_cable_id; 1028 union mem_low_power_enable_options enable_mem_low_power; 1029 union root_clock_optimization_options root_clock_optimization; 1030 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 1031 bool hpo_optimization; 1032 bool force_vblank_alignment; 1033 1034 /* Enable dmub aux for legacy ddc */ 1035 bool enable_dmub_aux_for_legacy_ddc; 1036 bool disable_fams; 1037 enum in_game_fams_config disable_fams_gaming; 1038 /* FEC/PSR1 sequence enable delay in 100us */ 1039 uint8_t fec_enable_delay_in100us; 1040 bool enable_driver_sequence_debug; 1041 enum det_size crb_alloc_policy; 1042 int crb_alloc_policy_min_disp_count; 1043 bool disable_z10; 1044 bool enable_z9_disable_interface; 1045 bool psr_skip_crtc_disable; 1046 uint32_t ips_skip_crtc_disable_mask; 1047 union dpia_debug_options dpia_debug; 1048 bool disable_fixed_vs_aux_timeout_wa; 1049 uint32_t fixed_vs_aux_delay_config_wa; 1050 bool force_disable_subvp; 1051 bool force_subvp_mclk_switch; 1052 bool allow_sw_cursor_fallback; 1053 unsigned int force_subvp_num_ways; 1054 unsigned int force_mall_ss_num_ways; 1055 bool alloc_extra_way_for_cursor; 1056 uint32_t subvp_extra_lines; 1057 bool force_usr_allow; 1058 /* uses value at boot and disables switch */ 1059 bool disable_dtb_ref_clk_switch; 1060 bool extended_blank_optimization; 1061 union aux_wake_wa_options aux_wake_wa; 1062 uint32_t mst_start_top_delay; 1063 uint8_t psr_power_use_phy_fsm; 1064 enum dml_hostvm_override_opts dml_hostvm_override; 1065 bool dml_disallow_alternate_prefetch_modes; 1066 bool use_legacy_soc_bb_mechanism; 1067 bool exit_idle_opt_for_cursor_updates; 1068 bool using_dml2; 1069 bool enable_single_display_2to1_odm_policy; 1070 bool enable_double_buffered_dsc_pg_support; 1071 bool enable_dp_dig_pixel_rate_div_policy; 1072 bool using_dml21; 1073 enum lttpr_mode lttpr_mode_override; 1074 unsigned int dsc_delay_factor_wa_x1000; 1075 unsigned int min_prefetch_in_strobe_ns; 1076 bool disable_unbounded_requesting; 1077 bool dig_fifo_off_in_blank; 1078 bool override_dispclk_programming; 1079 bool otg_crc_db; 1080 bool disallow_dispclk_dppclk_ds; 1081 bool disable_fpo_optimizations; 1082 bool support_eDP1_5; 1083 uint32_t fpo_vactive_margin_us; 1084 bool disable_fpo_vactive; 1085 bool disable_boot_optimizations; 1086 bool override_odm_optimization; 1087 bool minimize_dispclk_using_odm; 1088 bool disable_subvp_high_refresh; 1089 bool disable_dp_plus_plus_wa; 1090 uint32_t fpo_vactive_min_active_margin_us; 1091 uint32_t fpo_vactive_max_blank_us; 1092 bool enable_hpo_pg_support; 1093 bool enable_legacy_fast_update; 1094 bool disable_dc_mode_overwrite; 1095 bool replay_skip_crtc_disabled; 1096 bool ignore_pg;/*do nothing, let pmfw control it*/ 1097 bool psp_disabled_wa; 1098 unsigned int ips2_eval_delay_us; 1099 unsigned int ips2_entry_delay_us; 1100 bool optimize_ips_handshake; 1101 bool disable_dmub_reallow_idle; 1102 bool disable_timeout; 1103 bool disable_extblankadj; 1104 bool enable_idle_reg_checks; 1105 unsigned int static_screen_wait_frames; 1106 uint32_t pwm_freq; 1107 bool force_chroma_subsampling_1tap; 1108 unsigned int dcc_meta_propagation_delay_us; 1109 bool disable_422_left_edge_pixel; 1110 bool dml21_force_pstate_method; 1111 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1112 uint32_t dml21_disable_pstate_method_mask; 1113 union fw_assisted_mclk_switch_version fams_version; 1114 union dmub_fams2_global_feature_config fams2_config; 1115 unsigned int force_cositing; 1116 unsigned int disable_spl; 1117 unsigned int force_easf; 1118 unsigned int force_sharpness; 1119 unsigned int force_sharpness_level; 1120 unsigned int force_lls; 1121 bool notify_dpia_hr_bw; 1122 bool enable_ips_visual_confirm; 1123 unsigned int sharpen_policy; 1124 unsigned int scale_to_sharpness_policy; 1125 bool skip_full_updated_if_possible; 1126 unsigned int enable_oled_edp_power_up_opt; 1127 bool enable_hblank_borrow; 1128 bool force_subvp_df_throttle; 1129 uint32_t acpi_transition_bitmasks[MAX_PIPES]; 1130 }; 1131 1132 1133 /* Generic structure that can be used to query properties of DC. More fields 1134 * can be added as required. 1135 */ 1136 struct dc_current_properties { 1137 unsigned int cursor_size_limit; 1138 }; 1139 1140 enum frame_buffer_mode { 1141 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1142 FRAME_BUFFER_MODE_ZFB_ONLY, 1143 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1144 } ; 1145 1146 struct dchub_init_data { 1147 int64_t zfb_phys_addr_base; 1148 int64_t zfb_mc_base_addr; 1149 uint64_t zfb_size_in_byte; 1150 enum frame_buffer_mode fb_mode; 1151 bool dchub_initialzied; 1152 bool dchub_info_valid; 1153 }; 1154 1155 struct dml2_soc_bb; 1156 1157 struct dc_init_data { 1158 struct hw_asic_id asic_id; 1159 void *driver; /* ctx */ 1160 struct cgs_device *cgs_device; 1161 struct dc_bounding_box_overrides bb_overrides; 1162 1163 int num_virtual_links; 1164 /* 1165 * If 'vbios_override' not NULL, it will be called instead 1166 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1167 */ 1168 struct dc_bios *vbios_override; 1169 enum dce_environment dce_environment; 1170 1171 struct dmub_offload_funcs *dmub_if; 1172 struct dc_reg_helper_state *dmub_offload; 1173 1174 struct dc_config flags; 1175 uint64_t log_mask; 1176 1177 struct dpcd_vendor_signature vendor_signature; 1178 bool force_smu_not_present; 1179 /* 1180 * IP offset for run time initializaion of register addresses 1181 * 1182 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1183 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1184 * before them. 1185 */ 1186 uint32_t *dcn_reg_offsets; 1187 uint32_t *nbio_reg_offsets; 1188 uint32_t *clk_reg_offsets; 1189 struct dml2_soc_bb *bb_from_dmub; 1190 }; 1191 1192 struct dc_callback_init { 1193 struct cp_psp cp_psp; 1194 }; 1195 1196 struct dc *dc_create(const struct dc_init_data *init_params); 1197 void dc_hardware_init(struct dc *dc); 1198 1199 int dc_get_vmid_use_vector(struct dc *dc); 1200 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1201 /* Returns the number of vmids supported */ 1202 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1203 void dc_init_callbacks(struct dc *dc, 1204 const struct dc_callback_init *init_params); 1205 void dc_deinit_callbacks(struct dc *dc); 1206 void dc_destroy(struct dc **dc); 1207 1208 /* Surface Interfaces */ 1209 1210 enum { 1211 TRANSFER_FUNC_POINTS = 1025 1212 }; 1213 1214 struct dc_hdr_static_metadata { 1215 /* display chromaticities and white point in units of 0.00001 */ 1216 unsigned int chromaticity_green_x; 1217 unsigned int chromaticity_green_y; 1218 unsigned int chromaticity_blue_x; 1219 unsigned int chromaticity_blue_y; 1220 unsigned int chromaticity_red_x; 1221 unsigned int chromaticity_red_y; 1222 unsigned int chromaticity_white_point_x; 1223 unsigned int chromaticity_white_point_y; 1224 1225 uint32_t min_luminance; 1226 uint32_t max_luminance; 1227 uint32_t maximum_content_light_level; 1228 uint32_t maximum_frame_average_light_level; 1229 }; 1230 1231 enum dc_transfer_func_type { 1232 TF_TYPE_PREDEFINED, 1233 TF_TYPE_DISTRIBUTED_POINTS, 1234 TF_TYPE_BYPASS, 1235 TF_TYPE_HWPWL 1236 }; 1237 1238 struct dc_transfer_func_distributed_points { 1239 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1240 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1241 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1242 1243 uint16_t end_exponent; 1244 uint16_t x_point_at_y1_red; 1245 uint16_t x_point_at_y1_green; 1246 uint16_t x_point_at_y1_blue; 1247 }; 1248 1249 enum dc_transfer_func_predefined { 1250 TRANSFER_FUNCTION_SRGB, 1251 TRANSFER_FUNCTION_BT709, 1252 TRANSFER_FUNCTION_PQ, 1253 TRANSFER_FUNCTION_LINEAR, 1254 TRANSFER_FUNCTION_UNITY, 1255 TRANSFER_FUNCTION_HLG, 1256 TRANSFER_FUNCTION_HLG12, 1257 TRANSFER_FUNCTION_GAMMA22, 1258 TRANSFER_FUNCTION_GAMMA24, 1259 TRANSFER_FUNCTION_GAMMA26 1260 }; 1261 1262 1263 struct dc_transfer_func { 1264 struct kref refcount; 1265 enum dc_transfer_func_type type; 1266 enum dc_transfer_func_predefined tf; 1267 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1268 uint32_t sdr_ref_white_level; 1269 union { 1270 struct pwl_params pwl; 1271 struct dc_transfer_func_distributed_points tf_pts; 1272 }; 1273 }; 1274 1275 1276 union dc_3dlut_state { 1277 struct { 1278 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1279 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1280 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1281 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1282 uint32_t mpc_rmu1_mux:4; 1283 uint32_t mpc_rmu2_mux:4; 1284 uint32_t reserved:15; 1285 } bits; 1286 uint32_t raw; 1287 }; 1288 1289 1290 struct dc_3dlut { 1291 struct kref refcount; 1292 struct tetrahedral_params lut_3d; 1293 struct fixed31_32 hdr_multiplier; 1294 union dc_3dlut_state state; 1295 }; 1296 /* 1297 * This structure is filled in by dc_surface_get_status and contains 1298 * the last requested address and the currently active address so the called 1299 * can determine if there are any outstanding flips 1300 */ 1301 struct dc_plane_status { 1302 struct dc_plane_address requested_address; 1303 struct dc_plane_address current_address; 1304 bool is_flip_pending; 1305 bool is_right_eye; 1306 }; 1307 1308 union surface_update_flags { 1309 1310 struct { 1311 uint32_t addr_update:1; 1312 /* Medium updates */ 1313 uint32_t dcc_change:1; 1314 uint32_t color_space_change:1; 1315 uint32_t horizontal_mirror_change:1; 1316 uint32_t per_pixel_alpha_change:1; 1317 uint32_t global_alpha_change:1; 1318 uint32_t hdr_mult:1; 1319 uint32_t rotation_change:1; 1320 uint32_t swizzle_change:1; 1321 uint32_t scaling_change:1; 1322 uint32_t position_change:1; 1323 uint32_t in_transfer_func_change:1; 1324 uint32_t input_csc_change:1; 1325 uint32_t coeff_reduction_change:1; 1326 uint32_t output_tf_change:1; 1327 uint32_t pixel_format_change:1; 1328 uint32_t plane_size_change:1; 1329 uint32_t gamut_remap_change:1; 1330 1331 /* Full updates */ 1332 uint32_t new_plane:1; 1333 uint32_t bpp_change:1; 1334 uint32_t gamma_change:1; 1335 uint32_t bandwidth_change:1; 1336 uint32_t clock_change:1; 1337 uint32_t stereo_format_change:1; 1338 uint32_t lut_3d:1; 1339 uint32_t tmz_changed:1; 1340 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1341 uint32_t full_update:1; 1342 uint32_t sdr_white_level_nits:1; 1343 } bits; 1344 1345 uint32_t raw; 1346 }; 1347 1348 #define DC_REMOVE_PLANE_POINTERS 1 1349 1350 struct dc_plane_state { 1351 struct dc_plane_address address; 1352 struct dc_plane_flip_time time; 1353 bool triplebuffer_flips; 1354 struct scaling_taps scaling_quality; 1355 struct rect src_rect; 1356 struct rect dst_rect; 1357 struct rect clip_rect; 1358 1359 struct plane_size plane_size; 1360 struct dc_tiling_info tiling_info; 1361 1362 struct dc_plane_dcc_param dcc; 1363 1364 struct dc_gamma gamma_correction; 1365 struct dc_transfer_func in_transfer_func; 1366 struct dc_bias_and_scale bias_and_scale; 1367 struct dc_csc_transform input_csc_color_matrix; 1368 struct fixed31_32 coeff_reduction_factor; 1369 struct fixed31_32 hdr_mult; 1370 struct colorspace_transform gamut_remap_matrix; 1371 1372 // TODO: No longer used, remove 1373 struct dc_hdr_static_metadata hdr_static_ctx; 1374 1375 enum dc_color_space color_space; 1376 1377 struct dc_3dlut lut3d_func; 1378 struct dc_transfer_func in_shaper_func; 1379 struct dc_transfer_func blend_tf; 1380 1381 struct dc_transfer_func *gamcor_tf; 1382 enum surface_pixel_format format; 1383 enum dc_rotation_angle rotation; 1384 enum plane_stereo_format stereo_format; 1385 1386 bool is_tiling_rotated; 1387 bool per_pixel_alpha; 1388 bool pre_multiplied_alpha; 1389 bool global_alpha; 1390 int global_alpha_value; 1391 bool visible; 1392 bool flip_immediate; 1393 bool horizontal_mirror; 1394 int layer_index; 1395 1396 union surface_update_flags update_flags; 1397 bool flip_int_enabled; 1398 bool skip_manual_trigger; 1399 1400 /* private to DC core */ 1401 struct dc_plane_status status; 1402 struct dc_context *ctx; 1403 1404 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1405 bool force_full_update; 1406 1407 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1408 1409 /* private to dc_surface.c */ 1410 enum dc_irq_source irq_source; 1411 struct kref refcount; 1412 struct tg_color visual_confirm_color; 1413 1414 bool is_statically_allocated; 1415 enum chroma_cositing cositing; 1416 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1417 bool mcm_lut1d_enable; 1418 struct dc_cm2_func_luts mcm_luts; 1419 bool lut_bank_a; 1420 enum mpcc_movable_cm_location mcm_location; 1421 struct dc_csc_transform cursor_csc_color_matrix; 1422 bool adaptive_sharpness_en; 1423 int adaptive_sharpness_policy; 1424 int sharpness_level; 1425 enum linear_light_scaling linear_light_scaling; 1426 unsigned int sdr_white_level_nits; 1427 struct spl_sharpness_range sharpness_range; 1428 enum sharpness_range_source sharpness_source; 1429 }; 1430 1431 struct dc_plane_info { 1432 struct plane_size plane_size; 1433 struct dc_tiling_info tiling_info; 1434 struct dc_plane_dcc_param dcc; 1435 enum surface_pixel_format format; 1436 enum dc_rotation_angle rotation; 1437 enum plane_stereo_format stereo_format; 1438 enum dc_color_space color_space; 1439 bool horizontal_mirror; 1440 bool visible; 1441 bool per_pixel_alpha; 1442 bool pre_multiplied_alpha; 1443 bool global_alpha; 1444 int global_alpha_value; 1445 bool input_csc_enabled; 1446 int layer_index; 1447 enum chroma_cositing cositing; 1448 }; 1449 1450 #include "dc_stream.h" 1451 1452 struct dc_scratch_space { 1453 /* used to temporarily backup plane states of a stream during 1454 * dc update. The reason is that plane states are overwritten 1455 * with surface updates in dc update. Once they are overwritten 1456 * current state is no longer valid. We want to temporarily 1457 * store current value in plane states so we can still recover 1458 * a valid current state during dc update. 1459 */ 1460 struct dc_plane_state plane_states[MAX_SURFACES]; 1461 1462 struct dc_stream_state stream_state; 1463 }; 1464 1465 /* 1466 * A link contains one or more sinks and their connected status. 1467 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1468 */ 1469 struct dc_link { 1470 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1471 unsigned int sink_count; 1472 struct dc_sink *local_sink; 1473 unsigned int link_index; 1474 enum dc_connection_type type; 1475 enum signal_type connector_signal; 1476 enum dc_irq_source irq_source_hpd; 1477 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1478 enum dc_irq_source irq_source_read_request;/* Read Request */ 1479 1480 bool is_hpd_filter_disabled; 1481 bool dp_ss_off; 1482 1483 /** 1484 * @link_state_valid: 1485 * 1486 * If there is no link and local sink, this variable should be set to 1487 * false. Otherwise, it should be set to true; usually, the function 1488 * core_link_enable_stream sets this field to true. 1489 */ 1490 bool link_state_valid; 1491 bool aux_access_disabled; 1492 bool sync_lt_in_progress; 1493 bool skip_stream_reenable; 1494 bool is_internal_display; 1495 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1496 bool is_dig_mapping_flexible; 1497 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1498 bool is_hpd_pending; /* Indicates a new received hpd */ 1499 1500 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1501 * for every link training. This is incompatible with DP LL compliance automation, 1502 * which expects the same link settings to be used every retry on a link loss. 1503 * This flag is used to skip the fallback when link loss occurs during automation. 1504 */ 1505 bool skip_fallback_on_link_loss; 1506 1507 bool edp_sink_present; 1508 1509 struct dp_trace dp_trace; 1510 1511 /* caps is the same as reported_link_cap. link_traing use 1512 * reported_link_cap. Will clean up. TODO 1513 */ 1514 struct dc_link_settings reported_link_cap; 1515 struct dc_link_settings verified_link_cap; 1516 struct dc_link_settings cur_link_settings; 1517 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1518 struct dc_link_settings preferred_link_setting; 1519 /* preferred_training_settings are override values that 1520 * come from DM. DM is responsible for the memory 1521 * management of the override pointers. 1522 */ 1523 struct dc_link_training_overrides preferred_training_settings; 1524 struct dp_audio_test_data audio_test_data; 1525 1526 uint8_t ddc_hw_inst; 1527 1528 uint8_t hpd_src; 1529 1530 uint8_t link_enc_hw_inst; 1531 /* DIG link encoder ID. Used as index in link encoder resource pool. 1532 * For links with fixed mapping to DIG, this is not changed after dc_link 1533 * object creation. 1534 */ 1535 enum engine_id eng_id; 1536 enum engine_id dpia_preferred_eng_id; 1537 1538 bool test_pattern_enabled; 1539 /* Pending/Current test pattern are only used to perform and track 1540 * FIXED_VS retimer test pattern/lane adjustment override state. 1541 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1542 * to perform specific lane adjust overrides before setting certain 1543 * PHY test patterns. In cases when lane adjust and set test pattern 1544 * calls are not performed atomically (i.e. performing link training), 1545 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1546 * and current_test_pattern will contain required context for any future 1547 * set pattern/set lane adjust to transition between override state(s). 1548 * */ 1549 enum dp_test_pattern current_test_pattern; 1550 enum dp_test_pattern pending_test_pattern; 1551 1552 union compliance_test_state compliance_test_state; 1553 1554 void *priv; 1555 1556 struct ddc_service *ddc; 1557 1558 enum dp_panel_mode panel_mode; 1559 bool aux_mode; 1560 1561 /* Private to DC core */ 1562 1563 const struct dc *dc; 1564 1565 struct dc_context *ctx; 1566 1567 struct panel_cntl *panel_cntl; 1568 struct link_encoder *link_enc; 1569 struct graphics_object_id link_id; 1570 /* Endpoint type distinguishes display endpoints which do not have entries 1571 * in the BIOS connector table from those that do. Helps when tracking link 1572 * encoder to display endpoint assignments. 1573 */ 1574 enum display_endpoint_type ep_type; 1575 union ddi_channel_mapping ddi_channel_mapping; 1576 struct connector_device_tag_info device_tag; 1577 struct dpcd_caps dpcd_caps; 1578 uint32_t dongle_max_pix_clk; 1579 unsigned short chip_caps; 1580 unsigned int dpcd_sink_count; 1581 struct hdcp_caps hdcp_caps; 1582 enum edp_revision edp_revision; 1583 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1584 1585 struct psr_settings psr_settings; 1586 struct replay_settings replay_settings; 1587 1588 /* Drive settings read from integrated info table */ 1589 struct dc_lane_settings bios_forced_drive_settings; 1590 1591 /* Vendor specific LTTPR workaround variables */ 1592 uint8_t vendor_specific_lttpr_link_rate_wa; 1593 bool apply_vendor_specific_lttpr_link_rate_wa; 1594 1595 /* MST record stream using this link */ 1596 struct link_flags { 1597 bool dp_keep_receiver_powered; 1598 bool dp_skip_DID2; 1599 bool dp_skip_reset_segment; 1600 bool dp_skip_fs_144hz; 1601 bool dp_mot_reset_segment; 1602 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1603 bool dpia_mst_dsc_always_on; 1604 /* Forced DPIA into TBT3 compatibility mode. */ 1605 bool dpia_forced_tbt3_mode; 1606 bool dongle_mode_timing_override; 1607 bool blank_stream_on_ocs_change; 1608 bool read_dpcd204h_on_irq_hpd; 1609 bool force_dp_ffe_preset; 1610 } wa_flags; 1611 union dc_dp_ffe_preset forced_dp_ffe_preset; 1612 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1613 1614 struct dc_link_status link_status; 1615 struct dprx_states dprx_states; 1616 1617 struct gpio *hpd_gpio; 1618 enum dc_link_fec_state fec_state; 1619 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1620 1621 struct dc_panel_config panel_config; 1622 struct phy_state phy_state; 1623 uint32_t phy_transition_bitmask; 1624 // BW ALLOCATON USB4 ONLY 1625 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1626 bool skip_implict_edp_power_control; 1627 enum backlight_control_type backlight_control_type; 1628 }; 1629 1630 struct dc { 1631 struct dc_debug_options debug; 1632 struct dc_versions versions; 1633 struct dc_caps caps; 1634 struct dc_cap_funcs cap_funcs; 1635 struct dc_config config; 1636 struct dc_bounding_box_overrides bb_overrides; 1637 struct dc_bug_wa work_arounds; 1638 struct dc_context *ctx; 1639 struct dc_phy_addr_space_config vm_pa_config; 1640 1641 uint8_t link_count; 1642 struct dc_link *links[MAX_LINKS]; 1643 struct link_service *link_srv; 1644 1645 struct dc_state *current_state; 1646 struct resource_pool *res_pool; 1647 1648 struct clk_mgr *clk_mgr; 1649 1650 /* Display Engine Clock levels */ 1651 struct dm_pp_clock_levels sclk_lvls; 1652 1653 /* Inputs into BW and WM calculations. */ 1654 struct bw_calcs_dceip *bw_dceip; 1655 struct bw_calcs_vbios *bw_vbios; 1656 struct dcn_soc_bounding_box *dcn_soc; 1657 struct dcn_ip_params *dcn_ip; 1658 struct display_mode_lib dml; 1659 1660 /* HW functions */ 1661 struct hw_sequencer_funcs hwss; 1662 struct dce_hwseq *hwseq; 1663 1664 /* Require to optimize clocks and bandwidth for added/removed planes */ 1665 bool optimized_required; 1666 bool wm_optimized_required; 1667 bool idle_optimizations_allowed; 1668 bool enable_c20_dtm_b0; 1669 1670 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1671 1672 /* FBC compressor */ 1673 struct compressor *fbc_compressor; 1674 1675 struct dc_debug_data debug_data; 1676 struct dpcd_vendor_signature vendor_signature; 1677 1678 const char *build_id; 1679 struct vm_helper *vm_helper; 1680 1681 uint32_t *dcn_reg_offsets; 1682 uint32_t *nbio_reg_offsets; 1683 uint32_t *clk_reg_offsets; 1684 1685 /* Scratch memory */ 1686 struct { 1687 struct { 1688 /* 1689 * For matching clock_limits table in driver with table 1690 * from PMFW. 1691 */ 1692 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1693 } update_bw_bounding_box; 1694 struct dc_scratch_space current_state; 1695 struct dc_scratch_space new_state; 1696 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1697 struct dc_link temp_link; 1698 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1699 } scratch; 1700 1701 struct dml2_configuration_options dml2_options; 1702 struct dml2_configuration_options dml2_tmp; 1703 enum dc_acpi_cm_power_state power_state; 1704 1705 }; 1706 1707 struct dc_scaling_info { 1708 struct rect src_rect; 1709 struct rect dst_rect; 1710 struct rect clip_rect; 1711 struct scaling_taps scaling_quality; 1712 }; 1713 1714 struct dc_fast_update { 1715 const struct dc_flip_addrs *flip_addr; 1716 const struct dc_gamma *gamma; 1717 const struct colorspace_transform *gamut_remap_matrix; 1718 const struct dc_csc_transform *input_csc_color_matrix; 1719 const struct fixed31_32 *coeff_reduction_factor; 1720 struct dc_transfer_func *out_transfer_func; 1721 struct dc_csc_transform *output_csc_transform; 1722 const struct dc_csc_transform *cursor_csc_color_matrix; 1723 }; 1724 1725 struct dc_surface_update { 1726 struct dc_plane_state *surface; 1727 1728 /* isr safe update parameters. null means no updates */ 1729 const struct dc_flip_addrs *flip_addr; 1730 const struct dc_plane_info *plane_info; 1731 const struct dc_scaling_info *scaling_info; 1732 struct fixed31_32 hdr_mult; 1733 /* following updates require alloc/sleep/spin that is not isr safe, 1734 * null means no updates 1735 */ 1736 const struct dc_gamma *gamma; 1737 const struct dc_transfer_func *in_transfer_func; 1738 1739 const struct dc_csc_transform *input_csc_color_matrix; 1740 const struct fixed31_32 *coeff_reduction_factor; 1741 const struct dc_transfer_func *func_shaper; 1742 const struct dc_3dlut *lut3d_func; 1743 const struct dc_transfer_func *blend_tf; 1744 const struct colorspace_transform *gamut_remap_matrix; 1745 /* 1746 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1747 * 1748 * change cm2_params.component_settings: Full update 1749 * change cm2_params.cm2_luts: Fast update 1750 */ 1751 const struct dc_cm2_parameters *cm2_params; 1752 const struct dc_csc_transform *cursor_csc_color_matrix; 1753 unsigned int sdr_white_level_nits; 1754 struct dc_bias_and_scale bias_and_scale; 1755 }; 1756 1757 /* 1758 * Create a new surface with default parameters; 1759 */ 1760 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1761 void dc_gamma_release(struct dc_gamma **dc_gamma); 1762 struct dc_gamma *dc_create_gamma(void); 1763 1764 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1765 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1766 struct dc_transfer_func *dc_create_transfer_func(void); 1767 1768 struct dc_3dlut *dc_create_3dlut_func(void); 1769 void dc_3dlut_func_release(struct dc_3dlut *lut); 1770 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1771 1772 void dc_post_update_surfaces_to_stream( 1773 struct dc *dc); 1774 1775 #include "dc_stream.h" 1776 1777 /** 1778 * struct dc_validation_set - Struct to store surface/stream associations for validation 1779 */ 1780 struct dc_validation_set { 1781 /** 1782 * @stream: Stream state properties 1783 */ 1784 struct dc_stream_state *stream; 1785 1786 /** 1787 * @plane_states: Surface state 1788 */ 1789 struct dc_plane_state *plane_states[MAX_SURFACES]; 1790 1791 /** 1792 * @plane_count: Total of active planes 1793 */ 1794 uint8_t plane_count; 1795 }; 1796 1797 bool dc_validate_boot_timing(const struct dc *dc, 1798 const struct dc_sink *sink, 1799 struct dc_crtc_timing *crtc_timing); 1800 1801 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1802 1803 enum dc_status dc_validate_with_context(struct dc *dc, 1804 const struct dc_validation_set set[], 1805 int set_count, 1806 struct dc_state *context, 1807 bool fast_validate); 1808 1809 bool dc_set_generic_gpio_for_stereo(bool enable, 1810 struct gpio_service *gpio_service); 1811 1812 /* 1813 * fast_validate: we return after determining if we can support the new state, 1814 * but before we populate the programming info 1815 */ 1816 enum dc_status dc_validate_global_state( 1817 struct dc *dc, 1818 struct dc_state *new_ctx, 1819 bool fast_validate); 1820 1821 bool dc_acquire_release_mpc_3dlut( 1822 struct dc *dc, bool acquire, 1823 struct dc_stream_state *stream, 1824 struct dc_3dlut **lut, 1825 struct dc_transfer_func **shaper); 1826 1827 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1828 void get_audio_check(struct audio_info *aud_modes, 1829 struct audio_check *aud_chk); 1830 1831 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1832 void populate_fast_updates(struct dc_fast_update *fast_update, 1833 struct dc_surface_update *srf_updates, 1834 int surface_count, 1835 struct dc_stream_update *stream_update); 1836 /* 1837 * Set up streams and links associated to drive sinks 1838 * The streams parameter is an absolute set of all active streams. 1839 * 1840 * After this call: 1841 * Phy, Encoder, Timing Generator are programmed and enabled. 1842 * New streams are enabled with blank stream; no memory read. 1843 */ 1844 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1845 1846 1847 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1848 struct dc_stream_state *stream, 1849 int mpcc_inst); 1850 1851 1852 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1853 1854 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1855 1856 /* The function returns minimum bandwidth required to drive a given timing 1857 * return - minimum required timing bandwidth in kbps. 1858 */ 1859 uint32_t dc_bandwidth_in_kbps_from_timing( 1860 const struct dc_crtc_timing *timing, 1861 const enum dc_link_encoding_format link_encoding); 1862 1863 /* Link Interfaces */ 1864 /* Return an enumerated dc_link. 1865 * dc_link order is constant and determined at 1866 * boot time. They cannot be created or destroyed. 1867 * Use dc_get_caps() to get number of links. 1868 */ 1869 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1870 1871 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1872 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1873 const struct dc_link *link, 1874 unsigned int *inst_out); 1875 1876 /* Return an array of link pointers to edp links. */ 1877 void dc_get_edp_links(const struct dc *dc, 1878 struct dc_link **edp_links, 1879 int *edp_num); 1880 1881 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1882 bool powerOn); 1883 1884 /* The function initiates detection handshake over the given link. It first 1885 * determines if there are display connections over the link. If so it initiates 1886 * detection protocols supported by the connected receiver device. The function 1887 * contains protocol specific handshake sequences which are sometimes mandatory 1888 * to establish a proper connection between TX and RX. So it is always 1889 * recommended to call this function as the first link operation upon HPD event 1890 * or power up event. Upon completion, the function will update link structure 1891 * in place based on latest RX capabilities. The function may also cause dpms 1892 * to be reset to off for all currently enabled streams to the link. It is DM's 1893 * responsibility to serialize detection and DPMS updates. 1894 * 1895 * @reason - Indicate which event triggers this detection. dc may customize 1896 * detection flow depending on the triggering events. 1897 * return false - if detection is not fully completed. This could happen when 1898 * there is an unrecoverable error during detection or detection is partially 1899 * completed (detection has been delegated to dm mst manager ie. 1900 * link->connection_type == dc_connection_mst_branch when returning false). 1901 * return true - detection is completed, link has been fully updated with latest 1902 * detection result. 1903 */ 1904 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1905 1906 struct dc_sink_init_data; 1907 1908 /* When link connection type is dc_connection_mst_branch, remote sink can be 1909 * added to the link. The interface creates a remote sink and associates it with 1910 * current link. The sink will be retained by link until remove remote sink is 1911 * called. 1912 * 1913 * @dc_link - link the remote sink will be added to. 1914 * @edid - byte array of EDID raw data. 1915 * @len - size of the edid in byte 1916 * @init_data - 1917 */ 1918 struct dc_sink *dc_link_add_remote_sink( 1919 struct dc_link *dc_link, 1920 const uint8_t *edid, 1921 int len, 1922 struct dc_sink_init_data *init_data); 1923 1924 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1925 * @link - link the sink should be removed from 1926 * @sink - sink to be removed. 1927 */ 1928 void dc_link_remove_remote_sink( 1929 struct dc_link *link, 1930 struct dc_sink *sink); 1931 1932 /* Enable HPD interrupt handler for a given link */ 1933 void dc_link_enable_hpd(const struct dc_link *link); 1934 1935 /* Disable HPD interrupt handler for a given link */ 1936 void dc_link_disable_hpd(const struct dc_link *link); 1937 1938 /* determine if there is a sink connected to the link 1939 * 1940 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1941 * return - false if an unexpected error occurs, true otherwise. 1942 * 1943 * NOTE: This function doesn't detect downstream sink connections i.e 1944 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1945 * return dc_connection_single if the branch device is connected despite of 1946 * downstream sink's connection status. 1947 */ 1948 bool dc_link_detect_connection_type(struct dc_link *link, 1949 enum dc_connection_type *type); 1950 1951 /* query current hpd pin value 1952 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1953 * 1954 */ 1955 bool dc_link_get_hpd_state(struct dc_link *link); 1956 1957 /* Getter for cached link status from given link */ 1958 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1959 1960 /* enable/disable hardware HPD filter. 1961 * 1962 * @link - The link the HPD pin is associated with. 1963 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1964 * handler once after no HPD change has been detected within dc default HPD 1965 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1966 * pulses within default HPD interval, no HPD event will be received until HPD 1967 * toggles have stopped. Then HPD event will be queued to irq handler once after 1968 * dc default HPD filtering interval since last HPD event. 1969 * 1970 * @enable = false - disable hardware HPD filter. HPD event will be queued 1971 * immediately to irq handler after no HPD change has been detected within 1972 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1973 */ 1974 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1975 1976 /* submit i2c read/write payloads through ddc channel 1977 * @link_index - index to a link with ddc in i2c mode 1978 * @cmd - i2c command structure 1979 * return - true if success, false otherwise. 1980 */ 1981 bool dc_submit_i2c( 1982 struct dc *dc, 1983 uint32_t link_index, 1984 struct i2c_command *cmd); 1985 1986 /* submit i2c read/write payloads through oem channel 1987 * @link_index - index to a link with ddc in i2c mode 1988 * @cmd - i2c command structure 1989 * return - true if success, false otherwise. 1990 */ 1991 bool dc_submit_i2c_oem( 1992 struct dc *dc, 1993 struct i2c_command *cmd); 1994 1995 enum aux_return_code_type; 1996 /* Attempt to transfer the given aux payload. This function does not perform 1997 * retries or handle error states. The reply is returned in the payload->reply 1998 * and the result through operation_result. Returns the number of bytes 1999 * transferred,or -1 on a failure. 2000 */ 2001 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 2002 struct aux_payload *payload, 2003 enum aux_return_code_type *operation_result); 2004 2005 struct ddc_service * 2006 dc_get_oem_i2c_device(struct dc *dc); 2007 2008 bool dc_is_oem_i2c_device_present( 2009 struct dc *dc, 2010 size_t slave_address 2011 ); 2012 2013 /* return true if the connected receiver supports the hdcp version */ 2014 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 2015 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 2016 2017 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 2018 * 2019 * TODO - When defer_handling is true the function will have a different purpose. 2020 * It no longer does complete hpd rx irq handling. We should create a separate 2021 * interface specifically for this case. 2022 * 2023 * Return: 2024 * true - Downstream port status changed. DM should call DC to do the 2025 * detection. 2026 * false - no change in Downstream port status. No further action required 2027 * from DM. 2028 */ 2029 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 2030 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 2031 bool defer_handling, bool *has_left_work); 2032 /* handle DP specs define test automation sequence*/ 2033 void dc_link_dp_handle_automated_test(struct dc_link *link); 2034 2035 /* handle DP Link loss sequence and try to recover RX link loss with best 2036 * effort 2037 */ 2038 void dc_link_dp_handle_link_loss(struct dc_link *link); 2039 2040 /* Determine if hpd rx irq should be handled or ignored 2041 * return true - hpd rx irq should be handled. 2042 * return false - it is safe to ignore hpd rx irq event 2043 */ 2044 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 2045 2046 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 2047 * @link - link the hpd irq data associated with 2048 * @hpd_irq_dpcd_data - input hpd irq data 2049 * return - true if hpd irq data indicates a link lost 2050 */ 2051 bool dc_link_check_link_loss_status(struct dc_link *link, 2052 union hpd_irq_data *hpd_irq_dpcd_data); 2053 2054 /* Read hpd rx irq data from a given link 2055 * @link - link where the hpd irq data should be read from 2056 * @irq_data - output hpd irq data 2057 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 2058 * read has failed. 2059 */ 2060 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 2061 struct dc_link *link, 2062 union hpd_irq_data *irq_data); 2063 2064 /* The function clears recorded DP RX states in the link. DM should call this 2065 * function when it is resuming from S3 power state to previously connected links. 2066 * 2067 * TODO - in the future we should consider to expand link resume interface to 2068 * support clearing previous rx states. So we don't have to rely on dm to call 2069 * this interface explicitly. 2070 */ 2071 void dc_link_clear_dprx_states(struct dc_link *link); 2072 2073 /* Destruct the mst topology of the link and reset the allocated payload table 2074 * 2075 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2076 * still wants to reset MST topology on an unplug event */ 2077 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2078 2079 /* The function calculates effective DP link bandwidth when a given link is 2080 * using the given link settings. 2081 * 2082 * return - total effective link bandwidth in kbps. 2083 */ 2084 uint32_t dc_link_bandwidth_kbps( 2085 const struct dc_link *link, 2086 const struct dc_link_settings *link_setting); 2087 2088 struct dp_audio_bandwidth_params { 2089 const struct dc_crtc_timing *crtc_timing; 2090 enum dp_link_encoding link_encoding; 2091 uint32_t channel_count; 2092 uint32_t sample_rate_hz; 2093 }; 2094 2095 /* The function calculates the minimum size of hblank (in bytes) needed to 2096 * support the specified channel count and sample rate combination, given the 2097 * link encoding and timing to be used. This calculation is not supported 2098 * for 8b/10b SST. 2099 * 2100 * return - min hblank size in bytes, 0 if 8b/10b SST. 2101 */ 2102 uint32_t dc_link_required_hblank_size_bytes( 2103 const struct dc_link *link, 2104 struct dp_audio_bandwidth_params *audio_params); 2105 2106 /* The function takes a snapshot of current link resource allocation state 2107 * @dc: pointer to dc of the dm calling this 2108 * @map: a dc link resource snapshot defined internally to dc. 2109 * 2110 * DM needs to capture a snapshot of current link resource allocation mapping 2111 * and store it in its persistent storage. 2112 * 2113 * Some of the link resource is using first come first serve policy. 2114 * The allocation mapping depends on original hotplug order. This information 2115 * is lost after driver is loaded next time. The snapshot is used in order to 2116 * restore link resource to its previous state so user will get consistent 2117 * link capability allocation across reboot. 2118 * 2119 */ 2120 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2121 2122 /* This function restores link resource allocation state from a snapshot 2123 * @dc: pointer to dc of the dm calling this 2124 * @map: a dc link resource snapshot defined internally to dc. 2125 * 2126 * DM needs to call this function after initial link detection on boot and 2127 * before first commit streams to restore link resource allocation state 2128 * from previous boot session. 2129 * 2130 * Some of the link resource is using first come first serve policy. 2131 * The allocation mapping depends on original hotplug order. This information 2132 * is lost after driver is loaded next time. The snapshot is used in order to 2133 * restore link resource to its previous state so user will get consistent 2134 * link capability allocation across reboot. 2135 * 2136 */ 2137 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2138 2139 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2140 * interface i.e stream_update->dsc_config 2141 */ 2142 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2143 2144 /* translate a raw link rate data to bandwidth in kbps */ 2145 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2146 2147 /* determine the optimal bandwidth given link and required bw. 2148 * @link - current detected link 2149 * @req_bw - requested bandwidth in kbps 2150 * @link_settings - returned most optimal link settings that can fit the 2151 * requested bandwidth 2152 * return - false if link can't support requested bandwidth, true if link 2153 * settings is found. 2154 */ 2155 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2156 struct dc_link_settings *link_settings, 2157 uint32_t req_bw); 2158 2159 /* return the max dp link settings can be driven by the link without considering 2160 * connected RX device and its capability 2161 */ 2162 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2163 struct dc_link_settings *max_link_enc_cap); 2164 2165 /* determine when the link is driving MST mode, what DP link channel coding 2166 * format will be used. The decision will remain unchanged until next HPD event. 2167 * 2168 * @link - a link with DP RX connection 2169 * return - if stream is committed to this link with MST signal type, type of 2170 * channel coding format dc will choose. 2171 */ 2172 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2173 const struct dc_link *link); 2174 2175 /* get max dp link settings the link can enable with all things considered. (i.e 2176 * TX/RX/Cable capabilities and dp override policies. 2177 * 2178 * @link - a link with DP RX connection 2179 * return - max dp link settings the link can enable. 2180 * 2181 */ 2182 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2183 2184 /* Get the highest encoding format that the link supports; highest meaning the 2185 * encoding format which supports the maximum bandwidth. 2186 * 2187 * @link - a link with DP RX connection 2188 * return - highest encoding format link supports. 2189 */ 2190 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2191 2192 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2193 * to a link with dp connector signal type. 2194 * @link - a link with dp connector signal type 2195 * return - true if connected, false otherwise 2196 */ 2197 bool dc_link_is_dp_sink_present(struct dc_link *link); 2198 2199 /* Force DP lane settings update to main-link video signal and notify the change 2200 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2201 * tuning purpose. The interface assumes link has already been enabled with DP 2202 * signal. 2203 * 2204 * @lt_settings - a container structure with desired hw_lane_settings 2205 */ 2206 void dc_link_set_drive_settings(struct dc *dc, 2207 struct link_training_settings *lt_settings, 2208 struct dc_link *link); 2209 2210 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2211 * test or debugging purpose. The test pattern will remain until next un-plug. 2212 * 2213 * @link - active link with DP signal output enabled. 2214 * @test_pattern - desired test pattern to output. 2215 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2216 * @test_pattern_color_space - for video test pattern choose a desired color 2217 * space. 2218 * @p_link_settings - For PHY pattern choose a desired link settings 2219 * @p_custom_pattern - some test pattern will require a custom input to 2220 * customize some pattern details. Otherwise keep it to NULL. 2221 * @cust_pattern_size - size of the custom pattern input. 2222 * 2223 */ 2224 bool dc_link_dp_set_test_pattern( 2225 struct dc_link *link, 2226 enum dp_test_pattern test_pattern, 2227 enum dp_test_pattern_color_space test_pattern_color_space, 2228 const struct link_training_settings *p_link_settings, 2229 const unsigned char *p_custom_pattern, 2230 unsigned int cust_pattern_size); 2231 2232 /* Force DP link settings to always use a specific value until reboot to a 2233 * specific link. If link has already been enabled, the interface will also 2234 * switch to desired link settings immediately. This is a debug interface to 2235 * generic dp issue trouble shooting. 2236 */ 2237 void dc_link_set_preferred_link_settings(struct dc *dc, 2238 struct dc_link_settings *link_setting, 2239 struct dc_link *link); 2240 2241 /* Force DP link to customize a specific link training behavior by overriding to 2242 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2243 * display specific link training issues or apply some display specific 2244 * workaround in link training. 2245 * 2246 * @link_settings - if not NULL, force preferred link settings to the link. 2247 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2248 * will apply this particular override in future link training. If NULL is 2249 * passed in, dc resets previous overrides. 2250 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2251 * training settings. 2252 */ 2253 void dc_link_set_preferred_training_settings(struct dc *dc, 2254 struct dc_link_settings *link_setting, 2255 struct dc_link_training_overrides *lt_overrides, 2256 struct dc_link *link, 2257 bool skip_immediate_retrain); 2258 2259 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2260 bool dc_link_is_fec_supported(const struct dc_link *link); 2261 2262 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2263 * link enablement. 2264 * return - true if FEC should be enabled, false otherwise. 2265 */ 2266 bool dc_link_should_enable_fec(const struct dc_link *link); 2267 2268 /* determine lttpr mode the current link should be enabled with a specific link 2269 * settings. 2270 */ 2271 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2272 struct dc_link_settings *link_setting); 2273 2274 /* Force DP RX to update its power state. 2275 * NOTE: this interface doesn't update dp main-link. Calling this function will 2276 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2277 * RX power state back upon finish DM specific execution requiring DP RX in a 2278 * specific power state. 2279 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2280 * state. 2281 */ 2282 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2283 2284 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2285 * current value read from extended receiver cap from 02200h - 0220Fh. 2286 * Some DP RX has problems of providing accurate DP receiver caps from extended 2287 * field, this interface is a workaround to revert link back to use base caps. 2288 */ 2289 void dc_link_overwrite_extended_receiver_cap( 2290 struct dc_link *link); 2291 2292 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2293 bool wait_for_hpd); 2294 2295 /* Set backlight level of an embedded panel (eDP, LVDS). 2296 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2297 * and 16 bit fractional, where 1.0 is max backlight value. 2298 */ 2299 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2300 struct set_backlight_level_params *backlight_level_params); 2301 2302 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2303 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2304 bool isHDR, 2305 uint32_t backlight_millinits, 2306 uint32_t transition_time_in_ms); 2307 2308 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2309 uint32_t *backlight_millinits, 2310 uint32_t *backlight_millinits_peak); 2311 2312 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2313 2314 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2315 2316 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2317 bool wait, bool force_static, const unsigned int *power_opts); 2318 2319 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2320 2321 bool dc_link_setup_psr(struct dc_link *dc_link, 2322 const struct dc_stream_state *stream, struct psr_config *psr_config, 2323 struct psr_context *psr_context); 2324 2325 /* 2326 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2327 * 2328 * @link: pointer to the dc_link struct instance 2329 * @enable: enable(active) or disable(inactive) replay 2330 * @wait: state transition need to wait the active set completed. 2331 * @force_static: force disable(inactive) the replay 2332 * @power_opts: set power optimazation parameters to DMUB. 2333 * 2334 * return: allow Replay active will return true, else will return false. 2335 */ 2336 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2337 bool wait, bool force_static, const unsigned int *power_opts); 2338 2339 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2340 2341 /* On eDP links this function call will stall until T12 has elapsed. 2342 * If the panel is not in power off state, this function will return 2343 * immediately. 2344 */ 2345 bool dc_link_wait_for_t12(struct dc_link *link); 2346 2347 /* Determine if dp trace has been initialized to reflect upto date result * 2348 * return - true if trace is initialized and has valid data. False dp trace 2349 * doesn't have valid result. 2350 */ 2351 bool dc_dp_trace_is_initialized(struct dc_link *link); 2352 2353 /* Query a dp trace flag to indicate if the current dp trace data has been 2354 * logged before 2355 */ 2356 bool dc_dp_trace_is_logged(struct dc_link *link, 2357 bool in_detection); 2358 2359 /* Set dp trace flag to indicate whether DM has already logged the current dp 2360 * trace data. DM can set is_logged to true upon logging and check 2361 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2362 */ 2363 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2364 bool in_detection, 2365 bool is_logged); 2366 2367 /* Obtain driver time stamp for last dp link training end. The time stamp is 2368 * formatted based on dm_get_timestamp DM function. 2369 * @in_detection - true to get link training end time stamp of last link 2370 * training in detection sequence. false to get link training end time stamp 2371 * of last link training in commit (dpms) sequence 2372 */ 2373 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2374 bool in_detection); 2375 2376 /* Get how many link training attempts dc has done with latest sequence. 2377 * @in_detection - true to get link training count of last link 2378 * training in detection sequence. false to get link training count of last link 2379 * training in commit (dpms) sequence 2380 */ 2381 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2382 bool in_detection); 2383 2384 /* Get how many link loss has happened since last link training attempts */ 2385 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2386 2387 /* 2388 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2389 */ 2390 /* 2391 * Send a request from DP-Tx requesting to allocate BW remotely after 2392 * allocating it locally. This will get processed by CM and a CB function 2393 * will be called. 2394 * 2395 * @link: pointer to the dc_link struct instance 2396 * @req_bw: The requested bw in Kbyte to allocated 2397 * 2398 * return: none 2399 */ 2400 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2401 2402 /* 2403 * Handle the USB4 BW Allocation related functionality here: 2404 * Plug => Try to allocate max bw from timing parameters supported by the sink 2405 * Unplug => de-allocate bw 2406 * 2407 * @link: pointer to the dc_link struct instance 2408 * @peak_bw: Peak bw used by the link/sink 2409 * 2410 */ 2411 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2412 struct dc_link *link, int peak_bw); 2413 2414 /* 2415 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2416 * available BW for each host router 2417 * 2418 * @dc: pointer to dc struct 2419 * @stream: pointer to all possible streams 2420 * @count: number of valid DPIA streams 2421 * 2422 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2423 */ 2424 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2425 const unsigned int count); 2426 2427 /* Sink Interfaces - A sink corresponds to a display output device */ 2428 2429 struct dc_container_id { 2430 // 128bit GUID in binary form 2431 unsigned char guid[16]; 2432 // 8 byte port ID -> ELD.PortID 2433 unsigned int portId[2]; 2434 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2435 unsigned short manufacturerName; 2436 // 2 byte product code -> ELD.ProductCode 2437 unsigned short productCode; 2438 }; 2439 2440 2441 struct dc_sink_dsc_caps { 2442 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2443 // 'false' if they are sink's DSC caps 2444 bool is_virtual_dpcd_dsc; 2445 // 'true' if MST topology supports DSC passthrough for sink 2446 // 'false' if MST topology does not support DSC passthrough 2447 bool is_dsc_passthrough_supported; 2448 struct dsc_dec_dpcd_caps dsc_dec_caps; 2449 }; 2450 2451 struct dc_sink_hblank_expansion_caps { 2452 // 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology), 2453 // 'false' if they are sink's HBlank expansion caps 2454 bool is_virtual_dpcd_hblank_expansion; 2455 struct hblank_expansion_dpcd_caps dpcd_caps; 2456 }; 2457 2458 struct dc_sink_fec_caps { 2459 bool is_rx_fec_supported; 2460 bool is_topology_fec_supported; 2461 }; 2462 2463 struct scdc_caps { 2464 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2465 union hdmi_scdc_device_id_data device_id; 2466 }; 2467 2468 /* 2469 * The sink structure contains EDID and other display device properties 2470 */ 2471 struct dc_sink { 2472 enum signal_type sink_signal; 2473 struct dc_edid dc_edid; /* raw edid */ 2474 struct dc_edid_caps edid_caps; /* parse display caps */ 2475 struct dc_container_id *dc_container_id; 2476 uint32_t dongle_max_pix_clk; 2477 void *priv; 2478 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2479 bool converter_disable_audio; 2480 2481 struct scdc_caps scdc_caps; 2482 struct dc_sink_dsc_caps dsc_caps; 2483 struct dc_sink_fec_caps fec_caps; 2484 struct dc_sink_hblank_expansion_caps hblank_expansion_caps; 2485 2486 bool is_vsc_sdp_colorimetry_supported; 2487 2488 /* private to DC core */ 2489 struct dc_link *link; 2490 struct dc_context *ctx; 2491 2492 uint32_t sink_id; 2493 2494 /* private to dc_sink.c */ 2495 // refcount must be the last member in dc_sink, since we want the 2496 // sink structure to be logically cloneable up to (but not including) 2497 // refcount 2498 struct kref refcount; 2499 }; 2500 2501 void dc_sink_retain(struct dc_sink *sink); 2502 void dc_sink_release(struct dc_sink *sink); 2503 2504 struct dc_sink_init_data { 2505 enum signal_type sink_signal; 2506 struct dc_link *link; 2507 uint32_t dongle_max_pix_clk; 2508 bool converter_disable_audio; 2509 }; 2510 2511 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2512 2513 /* Newer interfaces */ 2514 struct dc_cursor { 2515 struct dc_plane_address address; 2516 struct dc_cursor_attributes attributes; 2517 }; 2518 2519 2520 /* Interrupt interfaces */ 2521 enum dc_irq_source dc_interrupt_to_irq_source( 2522 struct dc *dc, 2523 uint32_t src_id, 2524 uint32_t ext_id); 2525 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2526 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2527 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2528 struct dc *dc, uint32_t link_index); 2529 2530 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2531 2532 /* Power Interfaces */ 2533 2534 void dc_set_power_state( 2535 struct dc *dc, 2536 enum dc_acpi_cm_power_state power_state); 2537 void dc_resume(struct dc *dc); 2538 2539 void dc_power_down_on_boot(struct dc *dc); 2540 2541 /* 2542 * HDCP Interfaces 2543 */ 2544 enum hdcp_message_status dc_process_hdcp_msg( 2545 enum signal_type signal, 2546 struct dc_link *link, 2547 struct hdcp_protection_message *message_info); 2548 bool dc_is_dmcu_initialized(struct dc *dc); 2549 2550 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2551 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2552 2553 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2554 unsigned int pitch, 2555 unsigned int height, 2556 enum surface_pixel_format format, 2557 struct dc_cursor_attributes *cursor_attr); 2558 2559 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2560 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2561 2562 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2563 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2564 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2565 2566 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2567 void dc_unlock_memory_clock_frequency(struct dc *dc); 2568 2569 /* set min memory clock to the min required for current mode, max to maxDPM */ 2570 void dc_lock_memory_clock_frequency(struct dc *dc); 2571 2572 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2573 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2574 2575 /* cleanup on driver unload */ 2576 void dc_hardware_release(struct dc *dc); 2577 2578 /* disables fw based mclk switch */ 2579 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2580 2581 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2582 2583 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2584 2585 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2586 2587 void dc_z10_restore(const struct dc *dc); 2588 void dc_z10_save_init(struct dc *dc); 2589 2590 bool dc_is_dmub_outbox_supported(struct dc *dc); 2591 bool dc_enable_dmub_notifications(struct dc *dc); 2592 2593 bool dc_abm_save_restore( 2594 struct dc *dc, 2595 struct dc_stream_state *stream, 2596 struct abm_save_restore *pData); 2597 2598 void dc_enable_dmub_outbox(struct dc *dc); 2599 2600 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2601 uint32_t link_index, 2602 struct aux_payload *payload); 2603 2604 /* Get dc link index from dpia port index */ 2605 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2606 uint8_t dpia_port_index); 2607 2608 bool dc_process_dmub_set_config_async(struct dc *dc, 2609 uint32_t link_index, 2610 struct set_config_cmd_payload *payload, 2611 struct dmub_notification *notify); 2612 2613 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2614 uint32_t link_index, 2615 uint8_t mst_alloc_slots, 2616 uint8_t *mst_slots_in_use); 2617 2618 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2619 2620 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2621 uint32_t hpd_int_enable); 2622 2623 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2624 2625 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2626 2627 struct dc_power_profile { 2628 int power_level; /* Lower is better */ 2629 }; 2630 2631 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2632 2633 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2634 2635 /* DSC Interfaces */ 2636 #include "dc_dsc.h" 2637 2638 void dc_get_visual_confirm_for_stream( 2639 struct dc *dc, 2640 struct dc_stream_state *stream_state, 2641 struct tg_color *color); 2642 2643 /* Disable acc mode Interfaces */ 2644 void dc_disable_accelerated_mode(struct dc *dc); 2645 2646 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2647 struct dc_stream_state *new_stream); 2648 2649 bool dc_is_cursor_limit_pending(struct dc *dc); 2650 bool dc_can_clear_cursor_limit(struct dc *dc); 2651 2652 #endif /* DC_INTERFACE_H_ */ 2653