1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "spl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.289" 59 60 #define MAX_SURFACES 3 61 #define MAX_PLANES 6 62 #define MAX_STREAMS 6 63 #define MIN_VIEWPORT_SIZE 12 64 #define MAX_NUM_EDP 2 65 #define MAX_HOST_ROUTERS_NUM 2 66 67 /* Display Core Interfaces */ 68 struct dc_versions { 69 const char *dc_ver; 70 struct dmcu_version dmcu_version; 71 }; 72 73 enum dp_protocol_version { 74 DP_VERSION_1_4 = 0, 75 DP_VERSION_2_1, 76 DP_VERSION_UNKNOWN, 77 }; 78 79 enum dc_plane_type { 80 DC_PLANE_TYPE_INVALID, 81 DC_PLANE_TYPE_DCE_RGB, 82 DC_PLANE_TYPE_DCE_UNDERLAY, 83 DC_PLANE_TYPE_DCN_UNIVERSAL, 84 }; 85 86 // Sizes defined as multiples of 64KB 87 enum det_size { 88 DET_SIZE_DEFAULT = 0, 89 DET_SIZE_192KB = 3, 90 DET_SIZE_256KB = 4, 91 DET_SIZE_320KB = 5, 92 DET_SIZE_384KB = 6 93 }; 94 95 96 struct dc_plane_cap { 97 enum dc_plane_type type; 98 uint32_t per_pixel_alpha : 1; 99 struct { 100 uint32_t argb8888 : 1; 101 uint32_t nv12 : 1; 102 uint32_t fp16 : 1; 103 uint32_t p010 : 1; 104 uint32_t ayuv : 1; 105 } pixel_format_support; 106 // max upscaling factor x1000 107 // upscaling factors are always >= 1 108 // for example, 1080p -> 8K is 4.0, or 4000 raw value 109 struct { 110 uint32_t argb8888; 111 uint32_t nv12; 112 uint32_t fp16; 113 } max_upscale_factor; 114 // max downscale factor x1000 115 // downscale factors are always <= 1 116 // for example, 8K -> 1080p is 0.25, or 250 raw value 117 struct { 118 uint32_t argb8888; 119 uint32_t nv12; 120 uint32_t fp16; 121 } max_downscale_factor; 122 // minimal width/height 123 uint32_t min_width; 124 uint32_t min_height; 125 }; 126 127 /** 128 * DOC: color-management-caps 129 * 130 * **Color management caps (DPP and MPC)** 131 * 132 * Modules/color calculates various color operations which are translated to 133 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 134 * DCN1, every new generation comes with fairly major differences in color 135 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 136 * decide mapping to HW block based on logical capabilities. 137 */ 138 139 /** 140 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 141 * @srgb: RGB color space transfer func 142 * @bt2020: BT.2020 transfer func 143 * @gamma2_2: standard gamma 144 * @pq: perceptual quantizer transfer function 145 * @hlg: hybrid log–gamma transfer function 146 */ 147 struct rom_curve_caps { 148 uint16_t srgb : 1; 149 uint16_t bt2020 : 1; 150 uint16_t gamma2_2 : 1; 151 uint16_t pq : 1; 152 uint16_t hlg : 1; 153 }; 154 155 /** 156 * struct dpp_color_caps - color pipeline capabilities for display pipe and 157 * plane blocks 158 * 159 * @dcn_arch: all DCE generations treated the same 160 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 161 * just plain 256-entry lookup 162 * @icsc: input color space conversion 163 * @dgam_ram: programmable degamma LUT 164 * @post_csc: post color space conversion, before gamut remap 165 * @gamma_corr: degamma correction 166 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 167 * with MPC by setting mpc:shared_3d_lut flag 168 * @ogam_ram: programmable out/blend gamma LUT 169 * @ocsc: output color space conversion 170 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 171 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 172 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 173 * 174 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 175 */ 176 struct dpp_color_caps { 177 uint16_t dcn_arch : 1; 178 uint16_t input_lut_shared : 1; 179 uint16_t icsc : 1; 180 uint16_t dgam_ram : 1; 181 uint16_t post_csc : 1; 182 uint16_t gamma_corr : 1; 183 uint16_t hw_3d_lut : 1; 184 uint16_t ogam_ram : 1; 185 uint16_t ocsc : 1; 186 uint16_t dgam_rom_for_yuv : 1; 187 struct rom_curve_caps dgam_rom_caps; 188 struct rom_curve_caps ogam_rom_caps; 189 }; 190 191 /** 192 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 193 * plane combined blocks 194 * 195 * @gamut_remap: color transformation matrix 196 * @ogam_ram: programmable out gamma LUT 197 * @ocsc: output color space conversion matrix 198 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 199 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 200 * instance 201 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 202 */ 203 struct mpc_color_caps { 204 uint16_t gamut_remap : 1; 205 uint16_t ogam_ram : 1; 206 uint16_t ocsc : 1; 207 uint16_t num_3dluts : 3; 208 uint16_t shared_3d_lut:1; 209 struct rom_curve_caps ogam_rom_caps; 210 }; 211 212 /** 213 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 214 * @dpp: color pipes caps for DPP 215 * @mpc: color pipes caps for MPC 216 */ 217 struct dc_color_caps { 218 struct dpp_color_caps dpp; 219 struct mpc_color_caps mpc; 220 }; 221 222 struct dc_dmub_caps { 223 bool psr; 224 bool mclk_sw; 225 bool subvp_psr; 226 bool gecc_enable; 227 uint8_t fams_ver; 228 }; 229 230 struct dc_caps { 231 uint32_t max_streams; 232 uint32_t max_links; 233 uint32_t max_audios; 234 uint32_t max_slave_planes; 235 uint32_t max_slave_yuv_planes; 236 uint32_t max_slave_rgb_planes; 237 uint32_t max_planes; 238 uint32_t max_downscale_ratio; 239 uint32_t i2c_speed_in_khz; 240 uint32_t i2c_speed_in_khz_hdcp; 241 uint32_t dmdata_alloc_size; 242 unsigned int max_cursor_size; 243 unsigned int max_video_width; 244 /* 245 * max video plane width that can be safely assumed to be always 246 * supported by single DPP pipe. 247 */ 248 unsigned int max_optimizable_video_width; 249 unsigned int min_horizontal_blanking_period; 250 int linear_pitch_alignment; 251 bool dcc_const_color; 252 bool dynamic_audio; 253 bool is_apu; 254 bool dual_link_dvi; 255 bool post_blend_color_processing; 256 bool force_dp_tps4_for_cp2520; 257 bool disable_dp_clk_share; 258 bool psp_setup_panel_mode; 259 bool extended_aux_timeout_support; 260 bool dmcub_support; 261 bool zstate_support; 262 bool ips_support; 263 uint32_t num_of_internal_disp; 264 uint32_t max_dwb_htap; 265 uint32_t max_dwb_vtap; 266 enum dp_protocol_version max_dp_protocol_version; 267 bool spdif_aud; 268 unsigned int mall_size_per_mem_channel; 269 unsigned int mall_size_total; 270 unsigned int cursor_cache_size; 271 struct dc_plane_cap planes[MAX_PLANES]; 272 struct dc_color_caps color; 273 struct dc_dmub_caps dmub_caps; 274 bool dp_hpo; 275 bool dp_hdmi21_pcon_support; 276 bool edp_dsc_support; 277 bool vbios_lttpr_aware; 278 bool vbios_lttpr_enable; 279 uint32_t max_otg_num; 280 uint32_t max_cab_allocation_bytes; 281 uint32_t cache_line_size; 282 uint32_t cache_num_ways; 283 uint16_t subvp_fw_processing_delay_us; 284 uint8_t subvp_drr_max_vblank_margin_us; 285 uint16_t subvp_prefetch_end_to_mall_start_us; 286 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 287 uint16_t subvp_pstate_allow_width_us; 288 uint16_t subvp_vertical_int_margin_us; 289 bool seamless_odm; 290 uint32_t max_v_total; 291 uint32_t max_disp_clock_khz_at_vmin; 292 uint8_t subvp_drr_vblank_start_margin_us; 293 bool cursor_not_scaled; 294 bool dcmode_power_limits_present; 295 bool sequential_ono; 296 }; 297 298 struct dc_bug_wa { 299 bool no_connect_phy_config; 300 bool dedcn20_305_wa; 301 bool skip_clock_update; 302 bool lt_early_cr_pattern; 303 struct { 304 uint8_t uclk : 1; 305 uint8_t fclk : 1; 306 uint8_t dcfclk : 1; 307 uint8_t dcfclk_ds: 1; 308 } clock_update_disable_mask; 309 bool skip_psr_ips_crtc_disable; 310 //Customer Specific WAs 311 uint32_t force_backlight_start_level; 312 }; 313 struct dc_dcc_surface_param { 314 struct dc_size surface_size; 315 enum surface_pixel_format format; 316 unsigned int plane0_pitch; 317 struct dc_size plane1_size; 318 unsigned int plane1_pitch; 319 union { 320 enum swizzle_mode_values swizzle_mode; 321 enum swizzle_mode_addr3_values swizzle_mode_addr3; 322 }; 323 enum dc_scan_direction scan; 324 }; 325 326 struct dc_dcc_setting { 327 unsigned int max_compressed_blk_size; 328 unsigned int max_uncompressed_blk_size; 329 bool independent_64b_blks; 330 //These bitfields to be used starting with DCN 3.0 331 struct { 332 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 333 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 334 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 335 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 336 } dcc_controls; 337 }; 338 339 struct dc_surface_dcc_cap { 340 union { 341 struct { 342 struct dc_dcc_setting rgb; 343 } grph; 344 345 struct { 346 struct dc_dcc_setting luma; 347 struct dc_dcc_setting chroma; 348 } video; 349 }; 350 351 bool capable; 352 bool const_color_support; 353 }; 354 355 struct dc_static_screen_params { 356 struct { 357 bool force_trigger; 358 bool cursor_update; 359 bool surface_update; 360 bool overlay_update; 361 } triggers; 362 unsigned int num_frames; 363 }; 364 365 366 /* Surface update type is used by dc_update_surfaces_and_stream 367 * The update type is determined at the very beginning of the function based 368 * on parameters passed in and decides how much programming (or updating) is 369 * going to be done during the call. 370 * 371 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 372 * logical calculations or hardware register programming. This update MUST be 373 * ISR safe on windows. Currently fast update will only be used to flip surface 374 * address. 375 * 376 * UPDATE_TYPE_MED is used for slower updates which require significant hw 377 * re-programming however do not affect bandwidth consumption or clock 378 * requirements. At present, this is the level at which front end updates 379 * that do not require us to run bw_calcs happen. These are in/out transfer func 380 * updates, viewport offset changes, recout size changes and pixel depth changes. 381 * This update can be done at ISR, but we want to minimize how often this happens. 382 * 383 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 384 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 385 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 386 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 387 * a full update. This cannot be done at ISR level and should be a rare event. 388 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 389 * underscan we don't expect to see this call at all. 390 */ 391 392 enum surface_update_type { 393 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 394 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 395 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 396 }; 397 398 /* Forward declaration*/ 399 struct dc; 400 struct dc_plane_state; 401 struct dc_state; 402 403 struct dc_cap_funcs { 404 bool (*get_dcc_compression_cap)(const struct dc *dc, 405 const struct dc_dcc_surface_param *input, 406 struct dc_surface_dcc_cap *output); 407 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 408 }; 409 410 struct link_training_settings; 411 412 union allow_lttpr_non_transparent_mode { 413 struct { 414 bool DP1_4A : 1; 415 bool DP2_0 : 1; 416 } bits; 417 unsigned char raw; 418 }; 419 420 /* Structure to hold configuration flags set by dm at dc creation. */ 421 struct dc_config { 422 bool gpu_vm_support; 423 bool disable_disp_pll_sharing; 424 bool fbc_support; 425 bool disable_fractional_pwm; 426 bool allow_seamless_boot_optimization; 427 bool seamless_boot_edp_requested; 428 bool edp_not_connected; 429 bool edp_no_power_sequencing; 430 bool force_enum_edp; 431 bool forced_clocks; 432 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 433 bool multi_mon_pp_mclk_switch; 434 bool disable_dmcu; 435 bool enable_4to1MPC; 436 bool enable_windowed_mpo_odm; 437 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 438 uint32_t allow_edp_hotplug_detection; 439 bool clamp_min_dcfclk; 440 uint64_t vblank_alignment_dto_params; 441 uint8_t vblank_alignment_max_frame_time_diff; 442 bool is_asymmetric_memory; 443 bool is_single_rank_dimm; 444 bool is_vmin_only_asic; 445 bool use_spl; 446 bool prefer_easf; 447 bool use_pipe_ctx_sync_logic; 448 bool ignore_dpref_ss; 449 bool enable_mipi_converter_optimization; 450 bool use_default_clock_table; 451 bool force_bios_enable_lttpr; 452 uint8_t force_bios_fixed_vs; 453 int sdpif_request_limit_words_per_umc; 454 bool dc_mode_clk_limit_support; 455 bool EnableMinDispClkODM; 456 bool enable_auto_dpm_test_logs; 457 unsigned int disable_ips; 458 unsigned int disable_ips_in_vpb; 459 bool usb4_bw_alloc_support; 460 bool allow_0_dtb_clk; 461 bool use_assr_psp_message; 462 bool support_edp0_on_dp1; 463 unsigned int enable_fpo_flicker_detection; 464 }; 465 466 enum visual_confirm { 467 VISUAL_CONFIRM_DISABLE = 0, 468 VISUAL_CONFIRM_SURFACE = 1, 469 VISUAL_CONFIRM_HDR = 2, 470 VISUAL_CONFIRM_MPCTREE = 4, 471 VISUAL_CONFIRM_PSR = 5, 472 VISUAL_CONFIRM_SWAPCHAIN = 6, 473 VISUAL_CONFIRM_FAMS = 7, 474 VISUAL_CONFIRM_SWIZZLE = 9, 475 VISUAL_CONFIRM_REPLAY = 12, 476 VISUAL_CONFIRM_SUBVP = 14, 477 VISUAL_CONFIRM_MCLK_SWITCH = 16, 478 VISUAL_CONFIRM_FAMS2 = 19, 479 VISUAL_CONFIRM_HW_CURSOR = 20, 480 }; 481 482 enum dc_psr_power_opts { 483 psr_power_opt_invalid = 0x0, 484 psr_power_opt_smu_opt_static_screen = 0x1, 485 psr_power_opt_z10_static_screen = 0x10, 486 psr_power_opt_ds_disable_allow = 0x100, 487 }; 488 489 enum dml_hostvm_override_opts { 490 DML_HOSTVM_NO_OVERRIDE = 0x0, 491 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 492 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 493 }; 494 495 enum dc_replay_power_opts { 496 replay_power_opt_invalid = 0x0, 497 replay_power_opt_smu_opt_static_screen = 0x1, 498 replay_power_opt_z10_static_screen = 0x10, 499 }; 500 501 enum dcc_option { 502 DCC_ENABLE = 0, 503 DCC_DISABLE = 1, 504 DCC_HALF_REQ_DISALBE = 2, 505 }; 506 507 enum in_game_fams_config { 508 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 509 INGAME_FAMS_DISABLE, // disable in-game fams 510 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 511 }; 512 513 /** 514 * enum pipe_split_policy - Pipe split strategy supported by DCN 515 * 516 * This enum is used to define the pipe split policy supported by DCN. By 517 * default, DC favors MPC_SPLIT_DYNAMIC. 518 */ 519 enum pipe_split_policy { 520 /** 521 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 522 * pipe in order to bring the best trade-off between performance and 523 * power consumption. This is the recommended option. 524 */ 525 MPC_SPLIT_DYNAMIC = 0, 526 527 /** 528 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 529 * try any sort of split optimization. 530 */ 531 MPC_SPLIT_AVOID = 1, 532 533 /** 534 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 535 * optimize the pipe utilization when using a single display; if the 536 * user connects to a second display, DC will avoid pipe split. 537 */ 538 MPC_SPLIT_AVOID_MULT_DISP = 2, 539 }; 540 541 enum wm_report_mode { 542 WM_REPORT_DEFAULT = 0, 543 WM_REPORT_OVERRIDE = 1, 544 }; 545 enum dtm_pstate{ 546 dtm_level_p0 = 0,/*highest voltage*/ 547 dtm_level_p1, 548 dtm_level_p2, 549 dtm_level_p3, 550 dtm_level_p4,/*when active_display_count = 0*/ 551 }; 552 553 enum dcn_pwr_state { 554 DCN_PWR_STATE_UNKNOWN = -1, 555 DCN_PWR_STATE_MISSION_MODE = 0, 556 DCN_PWR_STATE_LOW_POWER = 3, 557 }; 558 559 enum dcn_zstate_support_state { 560 DCN_ZSTATE_SUPPORT_UNKNOWN, 561 DCN_ZSTATE_SUPPORT_ALLOW, 562 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 563 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 564 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 565 DCN_ZSTATE_SUPPORT_DISALLOW, 566 }; 567 568 /* 569 * struct dc_clocks - DC pipe clocks 570 * 571 * For any clocks that may differ per pipe only the max is stored in this 572 * structure 573 */ 574 struct dc_clocks { 575 int dispclk_khz; 576 int actual_dispclk_khz; 577 int dppclk_khz; 578 int actual_dppclk_khz; 579 int disp_dpp_voltage_level_khz; 580 int dcfclk_khz; 581 int socclk_khz; 582 int dcfclk_deep_sleep_khz; 583 int fclk_khz; 584 int phyclk_khz; 585 int dramclk_khz; 586 bool p_state_change_support; 587 enum dcn_zstate_support_state zstate_support; 588 bool dtbclk_en; 589 int ref_dtbclk_khz; 590 bool fclk_p_state_change_support; 591 enum dcn_pwr_state pwr_state; 592 /* 593 * Elements below are not compared for the purposes of 594 * optimization required 595 */ 596 bool prev_p_state_change_support; 597 bool fclk_prev_p_state_change_support; 598 int num_ways; 599 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 600 601 /* 602 * @fw_based_mclk_switching 603 * 604 * DC has a mechanism that leverage the variable refresh rate to switch 605 * memory clock in cases that we have a large latency to achieve the 606 * memory clock change and a short vblank window. DC has some 607 * requirements to enable this feature, and this field describes if the 608 * system support or not such a feature. 609 */ 610 bool fw_based_mclk_switching; 611 bool fw_based_mclk_switching_shut_down; 612 int prev_num_ways; 613 enum dtm_pstate dtm_level; 614 int max_supported_dppclk_khz; 615 int max_supported_dispclk_khz; 616 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 617 int bw_dispclk_khz; 618 int idle_dramclk_khz; 619 int idle_fclk_khz; 620 }; 621 622 struct dc_bw_validation_profile { 623 bool enable; 624 625 unsigned long long total_ticks; 626 unsigned long long voltage_level_ticks; 627 unsigned long long watermark_ticks; 628 unsigned long long rq_dlg_ticks; 629 630 unsigned long long total_count; 631 unsigned long long skip_fast_count; 632 unsigned long long skip_pass_count; 633 unsigned long long skip_fail_count; 634 }; 635 636 #define BW_VAL_TRACE_SETUP() \ 637 unsigned long long end_tick = 0; \ 638 unsigned long long voltage_level_tick = 0; \ 639 unsigned long long watermark_tick = 0; \ 640 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 641 dm_get_timestamp(dc->ctx) : 0 642 643 #define BW_VAL_TRACE_COUNT() \ 644 if (dc->debug.bw_val_profile.enable) \ 645 dc->debug.bw_val_profile.total_count++ 646 647 #define BW_VAL_TRACE_SKIP(status) \ 648 if (dc->debug.bw_val_profile.enable) { \ 649 if (!voltage_level_tick) \ 650 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 651 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 652 } 653 654 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 655 if (dc->debug.bw_val_profile.enable) \ 656 voltage_level_tick = dm_get_timestamp(dc->ctx) 657 658 #define BW_VAL_TRACE_END_WATERMARKS() \ 659 if (dc->debug.bw_val_profile.enable) \ 660 watermark_tick = dm_get_timestamp(dc->ctx) 661 662 #define BW_VAL_TRACE_FINISH() \ 663 if (dc->debug.bw_val_profile.enable) { \ 664 end_tick = dm_get_timestamp(dc->ctx); \ 665 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 666 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 667 if (watermark_tick) { \ 668 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 669 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 670 } \ 671 } 672 673 union mem_low_power_enable_options { 674 struct { 675 bool vga: 1; 676 bool i2c: 1; 677 bool dmcu: 1; 678 bool dscl: 1; 679 bool cm: 1; 680 bool mpc: 1; 681 bool optc: 1; 682 bool vpg: 1; 683 bool afmt: 1; 684 } bits; 685 uint32_t u32All; 686 }; 687 688 union root_clock_optimization_options { 689 struct { 690 bool dpp: 1; 691 bool dsc: 1; 692 bool hdmistream: 1; 693 bool hdmichar: 1; 694 bool dpstream: 1; 695 bool symclk32_se: 1; 696 bool symclk32_le: 1; 697 bool symclk_fe: 1; 698 bool physymclk: 1; 699 bool dpiasymclk: 1; 700 uint32_t reserved: 22; 701 } bits; 702 uint32_t u32All; 703 }; 704 705 union fine_grain_clock_gating_enable_options { 706 struct { 707 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 708 bool dchub : 1; /* Display controller hub */ 709 bool dchubbub : 1; 710 bool dpp : 1; /* Display pipes and planes */ 711 bool opp : 1; /* Output pixel processing */ 712 bool optc : 1; /* Output pipe timing combiner */ 713 bool dio : 1; /* Display output */ 714 bool dwb : 1; /* Display writeback */ 715 bool mmhubbub : 1; /* Multimedia hub */ 716 bool dmu : 1; /* Display core management unit */ 717 bool az : 1; /* Azalia */ 718 bool dchvm : 1; 719 bool dsc : 1; /* Display stream compression */ 720 721 uint32_t reserved : 19; 722 } bits; 723 uint32_t u32All; 724 }; 725 726 enum pg_hw_pipe_resources { 727 PG_HUBP = 0, 728 PG_DPP, 729 PG_DSC, 730 PG_MPCC, 731 PG_OPP, 732 PG_OPTC, 733 PG_DPSTREAM, 734 PG_HDMISTREAM, 735 PG_PHYSYMCLK, 736 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 737 }; 738 739 enum pg_hw_resources { 740 PG_DCCG = 0, 741 PG_DCIO, 742 PG_DIO, 743 PG_DCHUBBUB, 744 PG_DCHVM, 745 PG_DWB, 746 PG_HPO, 747 PG_HW_RESOURCES_NUM_ELEMENT 748 }; 749 750 struct pg_block_update { 751 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 752 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 753 }; 754 755 union dpia_debug_options { 756 struct { 757 uint32_t disable_dpia:1; /* bit 0 */ 758 uint32_t force_non_lttpr:1; /* bit 1 */ 759 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 760 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 761 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 762 uint32_t reserved:27; 763 } bits; 764 uint32_t raw; 765 }; 766 767 /* AUX wake work around options 768 * 0: enable/disable work around 769 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 770 * 15-2: reserved 771 * 31-16: timeout in ms 772 */ 773 union aux_wake_wa_options { 774 struct { 775 uint32_t enable_wa : 1; 776 uint32_t use_default_timeout : 1; 777 uint32_t rsvd: 14; 778 uint32_t timeout_ms : 16; 779 } bits; 780 uint32_t raw; 781 }; 782 783 struct dc_debug_data { 784 uint32_t ltFailCount; 785 uint32_t i2cErrorCount; 786 uint32_t auxErrorCount; 787 }; 788 789 struct dc_phy_addr_space_config { 790 struct { 791 uint64_t start_addr; 792 uint64_t end_addr; 793 uint64_t fb_top; 794 uint64_t fb_offset; 795 uint64_t fb_base; 796 uint64_t agp_top; 797 uint64_t agp_bot; 798 uint64_t agp_base; 799 } system_aperture; 800 801 struct { 802 uint64_t page_table_start_addr; 803 uint64_t page_table_end_addr; 804 uint64_t page_table_base_addr; 805 bool base_addr_is_mc_addr; 806 } gart_config; 807 808 bool valid; 809 bool is_hvm_enabled; 810 uint64_t page_table_default_page_addr; 811 }; 812 813 struct dc_virtual_addr_space_config { 814 uint64_t page_table_base_addr; 815 uint64_t page_table_start_addr; 816 uint64_t page_table_end_addr; 817 uint32_t page_table_block_size_in_bytes; 818 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 819 }; 820 821 struct dc_bounding_box_overrides { 822 int sr_exit_time_ns; 823 int sr_enter_plus_exit_time_ns; 824 int sr_exit_z8_time_ns; 825 int sr_enter_plus_exit_z8_time_ns; 826 int urgent_latency_ns; 827 int percent_of_ideal_drambw; 828 int dram_clock_change_latency_ns; 829 int dummy_clock_change_latency_ns; 830 int fclk_clock_change_latency_ns; 831 /* This forces a hard min on the DCFCLK we use 832 * for DML. Unlike the debug option for forcing 833 * DCFCLK, this override affects watermark calculations 834 */ 835 int min_dcfclk_mhz; 836 }; 837 838 struct dc_state; 839 struct resource_pool; 840 struct dce_hwseq; 841 struct link_service; 842 843 /* 844 * struct dc_debug_options - DC debug struct 845 * 846 * This struct provides a simple mechanism for developers to change some 847 * configurations, enable/disable features, and activate extra debug options. 848 * This can be very handy to narrow down whether some specific feature is 849 * causing an issue or not. 850 */ 851 struct dc_debug_options { 852 bool native422_support; 853 bool disable_dsc; 854 enum visual_confirm visual_confirm; 855 int visual_confirm_rect_height; 856 857 bool sanity_checks; 858 bool max_disp_clk; 859 bool surface_trace; 860 bool timing_trace; 861 bool clock_trace; 862 bool validation_trace; 863 bool bandwidth_calcs_trace; 864 int max_downscale_src_width; 865 866 /* stutter efficiency related */ 867 bool disable_stutter; 868 bool use_max_lb; 869 enum dcc_option disable_dcc; 870 871 /* 872 * @pipe_split_policy: Define which pipe split policy is used by the 873 * display core. 874 */ 875 enum pipe_split_policy pipe_split_policy; 876 bool force_single_disp_pipe_split; 877 bool voltage_align_fclk; 878 bool disable_min_fclk; 879 880 bool disable_dfs_bypass; 881 bool disable_dpp_power_gate; 882 bool disable_hubp_power_gate; 883 bool disable_dsc_power_gate; 884 bool disable_optc_power_gate; 885 bool disable_hpo_power_gate; 886 int dsc_min_slice_height_override; 887 int dsc_bpp_increment_div; 888 bool disable_pplib_wm_range; 889 enum wm_report_mode pplib_wm_report_mode; 890 unsigned int min_disp_clk_khz; 891 unsigned int min_dpp_clk_khz; 892 unsigned int min_dram_clk_khz; 893 int sr_exit_time_dpm0_ns; 894 int sr_enter_plus_exit_time_dpm0_ns; 895 int sr_exit_time_ns; 896 int sr_enter_plus_exit_time_ns; 897 int sr_exit_z8_time_ns; 898 int sr_enter_plus_exit_z8_time_ns; 899 int urgent_latency_ns; 900 uint32_t underflow_assert_delay_us; 901 int percent_of_ideal_drambw; 902 int dram_clock_change_latency_ns; 903 bool optimized_watermark; 904 int always_scale; 905 bool disable_pplib_clock_request; 906 bool disable_clock_gate; 907 bool disable_mem_low_power; 908 bool pstate_enabled; 909 bool disable_dmcu; 910 bool force_abm_enable; 911 bool disable_stereo_support; 912 bool vsr_support; 913 bool performance_trace; 914 bool az_endpoint_mute_only; 915 bool always_use_regamma; 916 bool recovery_enabled; 917 bool avoid_vbios_exec_table; 918 bool scl_reset_length10; 919 bool hdmi20_disable; 920 bool skip_detection_link_training; 921 uint32_t edid_read_retry_times; 922 unsigned int force_odm_combine; //bit vector based on otg inst 923 unsigned int seamless_boot_odm_combine; 924 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 925 int minimum_z8_residency_time; 926 int minimum_z10_residency_time; 927 bool disable_z9_mpc; 928 unsigned int force_fclk_khz; 929 bool enable_tri_buf; 930 bool ips_disallow_entry; 931 bool dmub_offload_enabled; 932 bool dmcub_emulation; 933 bool disable_idle_power_optimizations; 934 unsigned int mall_size_override; 935 unsigned int mall_additional_timer_percent; 936 bool mall_error_as_fatal; 937 bool dmub_command_table; /* for testing only */ 938 struct dc_bw_validation_profile bw_val_profile; 939 bool disable_fec; 940 bool disable_48mhz_pwrdwn; 941 /* This forces a hard min on the DCFCLK requested to SMU/PP 942 * watermarks are not affected. 943 */ 944 unsigned int force_min_dcfclk_mhz; 945 int dwb_fi_phase; 946 bool disable_timing_sync; 947 bool cm_in_bypass; 948 int force_clock_mode;/*every mode change.*/ 949 950 bool disable_dram_clock_change_vactive_support; 951 bool validate_dml_output; 952 bool enable_dmcub_surface_flip; 953 bool usbc_combo_phy_reset_wa; 954 bool enable_dram_clock_change_one_display_vactive; 955 /* TODO - remove once tested */ 956 bool legacy_dp2_lt; 957 bool set_mst_en_for_sst; 958 bool disable_uhbr; 959 bool force_dp2_lt_fallback_method; 960 bool ignore_cable_id; 961 union mem_low_power_enable_options enable_mem_low_power; 962 union root_clock_optimization_options root_clock_optimization; 963 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 964 bool hpo_optimization; 965 bool force_vblank_alignment; 966 967 /* Enable dmub aux for legacy ddc */ 968 bool enable_dmub_aux_for_legacy_ddc; 969 bool disable_fams; 970 enum in_game_fams_config disable_fams_gaming; 971 /* FEC/PSR1 sequence enable delay in 100us */ 972 uint8_t fec_enable_delay_in100us; 973 bool enable_driver_sequence_debug; 974 enum det_size crb_alloc_policy; 975 int crb_alloc_policy_min_disp_count; 976 bool disable_z10; 977 bool enable_z9_disable_interface; 978 bool psr_skip_crtc_disable; 979 union dpia_debug_options dpia_debug; 980 bool disable_fixed_vs_aux_timeout_wa; 981 uint32_t fixed_vs_aux_delay_config_wa; 982 bool force_disable_subvp; 983 bool force_subvp_mclk_switch; 984 bool allow_sw_cursor_fallback; 985 unsigned int force_subvp_num_ways; 986 unsigned int force_mall_ss_num_ways; 987 bool alloc_extra_way_for_cursor; 988 uint32_t subvp_extra_lines; 989 bool force_usr_allow; 990 /* uses value at boot and disables switch */ 991 bool disable_dtb_ref_clk_switch; 992 bool extended_blank_optimization; 993 union aux_wake_wa_options aux_wake_wa; 994 uint32_t mst_start_top_delay; 995 uint8_t psr_power_use_phy_fsm; 996 enum dml_hostvm_override_opts dml_hostvm_override; 997 bool dml_disallow_alternate_prefetch_modes; 998 bool use_legacy_soc_bb_mechanism; 999 bool exit_idle_opt_for_cursor_updates; 1000 bool using_dml2; 1001 bool enable_single_display_2to1_odm_policy; 1002 bool enable_double_buffered_dsc_pg_support; 1003 bool enable_dp_dig_pixel_rate_div_policy; 1004 bool using_dml21; 1005 enum lttpr_mode lttpr_mode_override; 1006 unsigned int dsc_delay_factor_wa_x1000; 1007 unsigned int min_prefetch_in_strobe_ns; 1008 bool disable_unbounded_requesting; 1009 bool dig_fifo_off_in_blank; 1010 bool override_dispclk_programming; 1011 bool otg_crc_db; 1012 bool disallow_dispclk_dppclk_ds; 1013 bool disable_fpo_optimizations; 1014 bool support_eDP1_5; 1015 uint32_t fpo_vactive_margin_us; 1016 bool disable_fpo_vactive; 1017 bool disable_boot_optimizations; 1018 bool override_odm_optimization; 1019 bool minimize_dispclk_using_odm; 1020 bool disable_subvp_high_refresh; 1021 bool disable_dp_plus_plus_wa; 1022 uint32_t fpo_vactive_min_active_margin_us; 1023 uint32_t fpo_vactive_max_blank_us; 1024 bool enable_hpo_pg_support; 1025 bool enable_legacy_fast_update; 1026 bool disable_dc_mode_overwrite; 1027 bool replay_skip_crtc_disabled; 1028 bool ignore_pg;/*do nothing, let pmfw control it*/ 1029 bool psp_disabled_wa; 1030 unsigned int ips2_eval_delay_us; 1031 unsigned int ips2_entry_delay_us; 1032 bool optimize_ips_handshake; 1033 bool disable_dmub_reallow_idle; 1034 bool disable_timeout; 1035 bool disable_extblankadj; 1036 bool enable_idle_reg_checks; 1037 unsigned int static_screen_wait_frames; 1038 uint32_t pwm_freq; 1039 bool force_chroma_subsampling_1tap; 1040 bool disable_422_left_edge_pixel; 1041 bool dml21_force_pstate_method; 1042 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1043 uint32_t dml21_disable_pstate_method_mask; 1044 union dmub_fams2_global_feature_config fams2_config; 1045 bool enable_legacy_clock_update; 1046 unsigned int force_cositing; 1047 unsigned int disable_spl; 1048 unsigned int force_easf; 1049 unsigned int force_sharpness; 1050 unsigned int force_lls; 1051 bool notify_dpia_hr_bw; 1052 }; 1053 1054 1055 /* Generic structure that can be used to query properties of DC. More fields 1056 * can be added as required. 1057 */ 1058 struct dc_current_properties { 1059 unsigned int cursor_size_limit; 1060 }; 1061 1062 enum frame_buffer_mode { 1063 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1064 FRAME_BUFFER_MODE_ZFB_ONLY, 1065 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1066 } ; 1067 1068 struct dchub_init_data { 1069 int64_t zfb_phys_addr_base; 1070 int64_t zfb_mc_base_addr; 1071 uint64_t zfb_size_in_byte; 1072 enum frame_buffer_mode fb_mode; 1073 bool dchub_initialzied; 1074 bool dchub_info_valid; 1075 }; 1076 1077 struct dml2_soc_bb; 1078 1079 struct dc_init_data { 1080 struct hw_asic_id asic_id; 1081 void *driver; /* ctx */ 1082 struct cgs_device *cgs_device; 1083 struct dc_bounding_box_overrides bb_overrides; 1084 1085 int num_virtual_links; 1086 /* 1087 * If 'vbios_override' not NULL, it will be called instead 1088 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1089 */ 1090 struct dc_bios *vbios_override; 1091 enum dce_environment dce_environment; 1092 1093 struct dmub_offload_funcs *dmub_if; 1094 struct dc_reg_helper_state *dmub_offload; 1095 1096 struct dc_config flags; 1097 uint64_t log_mask; 1098 1099 struct dpcd_vendor_signature vendor_signature; 1100 bool force_smu_not_present; 1101 /* 1102 * IP offset for run time initializaion of register addresses 1103 * 1104 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1105 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1106 * before them. 1107 */ 1108 uint32_t *dcn_reg_offsets; 1109 uint32_t *nbio_reg_offsets; 1110 uint32_t *clk_reg_offsets; 1111 struct dml2_soc_bb *bb_from_dmub; 1112 }; 1113 1114 struct dc_callback_init { 1115 struct cp_psp cp_psp; 1116 }; 1117 1118 struct dc *dc_create(const struct dc_init_data *init_params); 1119 void dc_hardware_init(struct dc *dc); 1120 1121 int dc_get_vmid_use_vector(struct dc *dc); 1122 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1123 /* Returns the number of vmids supported */ 1124 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1125 void dc_init_callbacks(struct dc *dc, 1126 const struct dc_callback_init *init_params); 1127 void dc_deinit_callbacks(struct dc *dc); 1128 void dc_destroy(struct dc **dc); 1129 1130 /* Surface Interfaces */ 1131 1132 enum { 1133 TRANSFER_FUNC_POINTS = 1025 1134 }; 1135 1136 struct dc_hdr_static_metadata { 1137 /* display chromaticities and white point in units of 0.00001 */ 1138 unsigned int chromaticity_green_x; 1139 unsigned int chromaticity_green_y; 1140 unsigned int chromaticity_blue_x; 1141 unsigned int chromaticity_blue_y; 1142 unsigned int chromaticity_red_x; 1143 unsigned int chromaticity_red_y; 1144 unsigned int chromaticity_white_point_x; 1145 unsigned int chromaticity_white_point_y; 1146 1147 uint32_t min_luminance; 1148 uint32_t max_luminance; 1149 uint32_t maximum_content_light_level; 1150 uint32_t maximum_frame_average_light_level; 1151 }; 1152 1153 enum dc_transfer_func_type { 1154 TF_TYPE_PREDEFINED, 1155 TF_TYPE_DISTRIBUTED_POINTS, 1156 TF_TYPE_BYPASS, 1157 TF_TYPE_HWPWL 1158 }; 1159 1160 struct dc_transfer_func_distributed_points { 1161 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1162 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1163 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1164 1165 uint16_t end_exponent; 1166 uint16_t x_point_at_y1_red; 1167 uint16_t x_point_at_y1_green; 1168 uint16_t x_point_at_y1_blue; 1169 }; 1170 1171 enum dc_transfer_func_predefined { 1172 TRANSFER_FUNCTION_SRGB, 1173 TRANSFER_FUNCTION_BT709, 1174 TRANSFER_FUNCTION_PQ, 1175 TRANSFER_FUNCTION_LINEAR, 1176 TRANSFER_FUNCTION_UNITY, 1177 TRANSFER_FUNCTION_HLG, 1178 TRANSFER_FUNCTION_HLG12, 1179 TRANSFER_FUNCTION_GAMMA22, 1180 TRANSFER_FUNCTION_GAMMA24, 1181 TRANSFER_FUNCTION_GAMMA26 1182 }; 1183 1184 1185 struct dc_transfer_func { 1186 struct kref refcount; 1187 enum dc_transfer_func_type type; 1188 enum dc_transfer_func_predefined tf; 1189 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1190 uint32_t sdr_ref_white_level; 1191 union { 1192 struct pwl_params pwl; 1193 struct dc_transfer_func_distributed_points tf_pts; 1194 }; 1195 }; 1196 1197 1198 union dc_3dlut_state { 1199 struct { 1200 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1201 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1202 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1203 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1204 uint32_t mpc_rmu1_mux:4; 1205 uint32_t mpc_rmu2_mux:4; 1206 uint32_t reserved:15; 1207 } bits; 1208 uint32_t raw; 1209 }; 1210 1211 1212 struct dc_3dlut { 1213 struct kref refcount; 1214 struct tetrahedral_params lut_3d; 1215 struct fixed31_32 hdr_multiplier; 1216 union dc_3dlut_state state; 1217 }; 1218 /* 1219 * This structure is filled in by dc_surface_get_status and contains 1220 * the last requested address and the currently active address so the called 1221 * can determine if there are any outstanding flips 1222 */ 1223 struct dc_plane_status { 1224 struct dc_plane_address requested_address; 1225 struct dc_plane_address current_address; 1226 bool is_flip_pending; 1227 bool is_right_eye; 1228 }; 1229 1230 union surface_update_flags { 1231 1232 struct { 1233 uint32_t addr_update:1; 1234 /* Medium updates */ 1235 uint32_t dcc_change:1; 1236 uint32_t color_space_change:1; 1237 uint32_t horizontal_mirror_change:1; 1238 uint32_t per_pixel_alpha_change:1; 1239 uint32_t global_alpha_change:1; 1240 uint32_t hdr_mult:1; 1241 uint32_t rotation_change:1; 1242 uint32_t swizzle_change:1; 1243 uint32_t scaling_change:1; 1244 uint32_t clip_size_change: 1; 1245 uint32_t position_change:1; 1246 uint32_t in_transfer_func_change:1; 1247 uint32_t input_csc_change:1; 1248 uint32_t coeff_reduction_change:1; 1249 uint32_t output_tf_change:1; 1250 uint32_t pixel_format_change:1; 1251 uint32_t plane_size_change:1; 1252 uint32_t gamut_remap_change:1; 1253 1254 /* Full updates */ 1255 uint32_t new_plane:1; 1256 uint32_t bpp_change:1; 1257 uint32_t gamma_change:1; 1258 uint32_t bandwidth_change:1; 1259 uint32_t clock_change:1; 1260 uint32_t stereo_format_change:1; 1261 uint32_t lut_3d:1; 1262 uint32_t tmz_changed:1; 1263 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1264 uint32_t full_update:1; 1265 } bits; 1266 1267 uint32_t raw; 1268 }; 1269 1270 #define DC_REMOVE_PLANE_POINTERS 1 1271 1272 struct dc_plane_state { 1273 struct dc_plane_address address; 1274 struct dc_plane_flip_time time; 1275 bool triplebuffer_flips; 1276 struct scaling_taps scaling_quality; 1277 struct rect src_rect; 1278 struct rect dst_rect; 1279 struct rect clip_rect; 1280 1281 struct plane_size plane_size; 1282 union dc_tiling_info tiling_info; 1283 1284 struct dc_plane_dcc_param dcc; 1285 1286 struct dc_gamma gamma_correction; 1287 struct dc_transfer_func in_transfer_func; 1288 struct dc_bias_and_scale *bias_and_scale; 1289 struct dc_csc_transform input_csc_color_matrix; 1290 struct fixed31_32 coeff_reduction_factor; 1291 struct fixed31_32 hdr_mult; 1292 struct colorspace_transform gamut_remap_matrix; 1293 1294 // TODO: No longer used, remove 1295 struct dc_hdr_static_metadata hdr_static_ctx; 1296 1297 enum dc_color_space color_space; 1298 1299 struct dc_3dlut lut3d_func; 1300 struct dc_transfer_func in_shaper_func; 1301 struct dc_transfer_func blend_tf; 1302 1303 struct dc_transfer_func *gamcor_tf; 1304 enum surface_pixel_format format; 1305 enum dc_rotation_angle rotation; 1306 enum plane_stereo_format stereo_format; 1307 1308 bool is_tiling_rotated; 1309 bool per_pixel_alpha; 1310 bool pre_multiplied_alpha; 1311 bool global_alpha; 1312 int global_alpha_value; 1313 bool visible; 1314 bool flip_immediate; 1315 bool horizontal_mirror; 1316 int layer_index; 1317 1318 union surface_update_flags update_flags; 1319 bool flip_int_enabled; 1320 bool skip_manual_trigger; 1321 1322 /* private to DC core */ 1323 struct dc_plane_status status; 1324 struct dc_context *ctx; 1325 1326 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1327 bool force_full_update; 1328 1329 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1330 1331 /* private to dc_surface.c */ 1332 enum dc_irq_source irq_source; 1333 struct kref refcount; 1334 struct tg_color visual_confirm_color; 1335 1336 bool is_statically_allocated; 1337 enum chroma_cositing cositing; 1338 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1339 bool mcm_lut1d_enable; 1340 struct dc_cm2_func_luts mcm_luts; 1341 bool lut_bank_a; 1342 enum mpcc_movable_cm_location mcm_location; 1343 struct dc_csc_transform cursor_csc_color_matrix; 1344 bool adaptive_sharpness_en; 1345 unsigned int sharpnessX1000; 1346 enum linear_light_scaling linear_light_scaling; 1347 }; 1348 1349 struct dc_plane_info { 1350 struct plane_size plane_size; 1351 union dc_tiling_info tiling_info; 1352 struct dc_plane_dcc_param dcc; 1353 enum surface_pixel_format format; 1354 enum dc_rotation_angle rotation; 1355 enum plane_stereo_format stereo_format; 1356 enum dc_color_space color_space; 1357 bool horizontal_mirror; 1358 bool visible; 1359 bool per_pixel_alpha; 1360 bool pre_multiplied_alpha; 1361 bool global_alpha; 1362 int global_alpha_value; 1363 bool input_csc_enabled; 1364 int layer_index; 1365 bool front_buffer_rendering_active; 1366 enum chroma_cositing cositing; 1367 }; 1368 1369 #include "dc_stream.h" 1370 1371 struct dc_scratch_space { 1372 /* used to temporarily backup plane states of a stream during 1373 * dc update. The reason is that plane states are overwritten 1374 * with surface updates in dc update. Once they are overwritten 1375 * current state is no longer valid. We want to temporarily 1376 * store current value in plane states so we can still recover 1377 * a valid current state during dc update. 1378 */ 1379 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1380 1381 struct dc_stream_state stream_state; 1382 }; 1383 1384 struct dc { 1385 struct dc_debug_options debug; 1386 struct dc_versions versions; 1387 struct dc_caps caps; 1388 struct dc_cap_funcs cap_funcs; 1389 struct dc_config config; 1390 struct dc_bounding_box_overrides bb_overrides; 1391 struct dc_bug_wa work_arounds; 1392 struct dc_context *ctx; 1393 struct dc_phy_addr_space_config vm_pa_config; 1394 1395 uint8_t link_count; 1396 struct dc_link *links[MAX_LINKS]; 1397 struct link_service *link_srv; 1398 1399 struct dc_state *current_state; 1400 struct resource_pool *res_pool; 1401 1402 struct clk_mgr *clk_mgr; 1403 1404 /* Display Engine Clock levels */ 1405 struct dm_pp_clock_levels sclk_lvls; 1406 1407 /* Inputs into BW and WM calculations. */ 1408 struct bw_calcs_dceip *bw_dceip; 1409 struct bw_calcs_vbios *bw_vbios; 1410 struct dcn_soc_bounding_box *dcn_soc; 1411 struct dcn_ip_params *dcn_ip; 1412 struct display_mode_lib dml; 1413 1414 /* HW functions */ 1415 struct hw_sequencer_funcs hwss; 1416 struct dce_hwseq *hwseq; 1417 1418 /* Require to optimize clocks and bandwidth for added/removed planes */ 1419 bool optimized_required; 1420 bool wm_optimized_required; 1421 bool idle_optimizations_allowed; 1422 bool enable_c20_dtm_b0; 1423 1424 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1425 1426 /* FBC compressor */ 1427 struct compressor *fbc_compressor; 1428 1429 struct dc_debug_data debug_data; 1430 struct dpcd_vendor_signature vendor_signature; 1431 1432 const char *build_id; 1433 struct vm_helper *vm_helper; 1434 1435 uint32_t *dcn_reg_offsets; 1436 uint32_t *nbio_reg_offsets; 1437 uint32_t *clk_reg_offsets; 1438 1439 /* Scratch memory */ 1440 struct { 1441 struct { 1442 /* 1443 * For matching clock_limits table in driver with table 1444 * from PMFW. 1445 */ 1446 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1447 } update_bw_bounding_box; 1448 struct dc_scratch_space current_state; 1449 struct dc_scratch_space new_state; 1450 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1451 } scratch; 1452 1453 struct dml2_configuration_options dml2_options; 1454 struct dml2_configuration_options dml2_tmp; 1455 enum dc_acpi_cm_power_state power_state; 1456 1457 }; 1458 1459 struct dc_scaling_info { 1460 struct rect src_rect; 1461 struct rect dst_rect; 1462 struct rect clip_rect; 1463 struct scaling_taps scaling_quality; 1464 }; 1465 1466 struct dc_fast_update { 1467 const struct dc_flip_addrs *flip_addr; 1468 const struct dc_gamma *gamma; 1469 const struct colorspace_transform *gamut_remap_matrix; 1470 const struct dc_csc_transform *input_csc_color_matrix; 1471 const struct fixed31_32 *coeff_reduction_factor; 1472 struct dc_transfer_func *out_transfer_func; 1473 struct dc_csc_transform *output_csc_transform; 1474 const struct dc_csc_transform *cursor_csc_color_matrix; 1475 }; 1476 1477 struct dc_surface_update { 1478 struct dc_plane_state *surface; 1479 1480 /* isr safe update parameters. null means no updates */ 1481 const struct dc_flip_addrs *flip_addr; 1482 const struct dc_plane_info *plane_info; 1483 const struct dc_scaling_info *scaling_info; 1484 struct fixed31_32 hdr_mult; 1485 /* following updates require alloc/sleep/spin that is not isr safe, 1486 * null means no updates 1487 */ 1488 const struct dc_gamma *gamma; 1489 const struct dc_transfer_func *in_transfer_func; 1490 1491 const struct dc_csc_transform *input_csc_color_matrix; 1492 const struct fixed31_32 *coeff_reduction_factor; 1493 const struct dc_transfer_func *func_shaper; 1494 const struct dc_3dlut *lut3d_func; 1495 const struct dc_transfer_func *blend_tf; 1496 const struct colorspace_transform *gamut_remap_matrix; 1497 /* 1498 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1499 * 1500 * change cm2_params.component_settings: Full update 1501 * change cm2_params.cm2_luts: Fast update 1502 */ 1503 struct dc_cm2_parameters *cm2_params; 1504 const struct dc_csc_transform *cursor_csc_color_matrix; 1505 }; 1506 1507 /* 1508 * Create a new surface with default parameters; 1509 */ 1510 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1511 void dc_gamma_release(struct dc_gamma **dc_gamma); 1512 struct dc_gamma *dc_create_gamma(void); 1513 1514 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1515 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1516 struct dc_transfer_func *dc_create_transfer_func(void); 1517 1518 struct dc_3dlut *dc_create_3dlut_func(void); 1519 void dc_3dlut_func_release(struct dc_3dlut *lut); 1520 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1521 1522 void dc_post_update_surfaces_to_stream( 1523 struct dc *dc); 1524 1525 #include "dc_stream.h" 1526 1527 /** 1528 * struct dc_validation_set - Struct to store surface/stream associations for validation 1529 */ 1530 struct dc_validation_set { 1531 /** 1532 * @stream: Stream state properties 1533 */ 1534 struct dc_stream_state *stream; 1535 1536 /** 1537 * @plane_states: Surface state 1538 */ 1539 struct dc_plane_state *plane_states[MAX_SURFACES]; 1540 1541 /** 1542 * @plane_count: Total of active planes 1543 */ 1544 uint8_t plane_count; 1545 }; 1546 1547 bool dc_validate_boot_timing(const struct dc *dc, 1548 const struct dc_sink *sink, 1549 struct dc_crtc_timing *crtc_timing); 1550 1551 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1552 1553 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1554 1555 enum dc_status dc_validate_with_context(struct dc *dc, 1556 const struct dc_validation_set set[], 1557 int set_count, 1558 struct dc_state *context, 1559 bool fast_validate); 1560 1561 bool dc_set_generic_gpio_for_stereo(bool enable, 1562 struct gpio_service *gpio_service); 1563 1564 /* 1565 * fast_validate: we return after determining if we can support the new state, 1566 * but before we populate the programming info 1567 */ 1568 enum dc_status dc_validate_global_state( 1569 struct dc *dc, 1570 struct dc_state *new_ctx, 1571 bool fast_validate); 1572 1573 bool dc_acquire_release_mpc_3dlut( 1574 struct dc *dc, bool acquire, 1575 struct dc_stream_state *stream, 1576 struct dc_3dlut **lut, 1577 struct dc_transfer_func **shaper); 1578 1579 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1580 void get_audio_check(struct audio_info *aud_modes, 1581 struct audio_check *aud_chk); 1582 /* 1583 * Set up streams and links associated to drive sinks 1584 * The streams parameter is an absolute set of all active streams. 1585 * 1586 * After this call: 1587 * Phy, Encoder, Timing Generator are programmed and enabled. 1588 * New streams are enabled with blank stream; no memory read. 1589 */ 1590 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1591 1592 1593 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1594 struct dc_stream_state *stream, 1595 int mpcc_inst); 1596 1597 1598 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1599 1600 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1601 1602 /* The function returns minimum bandwidth required to drive a given timing 1603 * return - minimum required timing bandwidth in kbps. 1604 */ 1605 uint32_t dc_bandwidth_in_kbps_from_timing( 1606 const struct dc_crtc_timing *timing, 1607 const enum dc_link_encoding_format link_encoding); 1608 1609 /* Link Interfaces */ 1610 /* 1611 * A link contains one or more sinks and their connected status. 1612 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1613 */ 1614 struct dc_link { 1615 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1616 unsigned int sink_count; 1617 struct dc_sink *local_sink; 1618 unsigned int link_index; 1619 enum dc_connection_type type; 1620 enum signal_type connector_signal; 1621 enum dc_irq_source irq_source_hpd; 1622 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1623 1624 bool is_hpd_filter_disabled; 1625 bool dp_ss_off; 1626 1627 /** 1628 * @link_state_valid: 1629 * 1630 * If there is no link and local sink, this variable should be set to 1631 * false. Otherwise, it should be set to true; usually, the function 1632 * core_link_enable_stream sets this field to true. 1633 */ 1634 bool link_state_valid; 1635 bool aux_access_disabled; 1636 bool sync_lt_in_progress; 1637 bool skip_stream_reenable; 1638 bool is_internal_display; 1639 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1640 bool is_dig_mapping_flexible; 1641 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1642 bool is_hpd_pending; /* Indicates a new received hpd */ 1643 1644 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1645 * for every link training. This is incompatible with DP LL compliance automation, 1646 * which expects the same link settings to be used every retry on a link loss. 1647 * This flag is used to skip the fallback when link loss occurs during automation. 1648 */ 1649 bool skip_fallback_on_link_loss; 1650 1651 bool edp_sink_present; 1652 1653 struct dp_trace dp_trace; 1654 1655 /* caps is the same as reported_link_cap. link_traing use 1656 * reported_link_cap. Will clean up. TODO 1657 */ 1658 struct dc_link_settings reported_link_cap; 1659 struct dc_link_settings verified_link_cap; 1660 struct dc_link_settings cur_link_settings; 1661 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1662 struct dc_link_settings preferred_link_setting; 1663 /* preferred_training_settings are override values that 1664 * come from DM. DM is responsible for the memory 1665 * management of the override pointers. 1666 */ 1667 struct dc_link_training_overrides preferred_training_settings; 1668 struct dp_audio_test_data audio_test_data; 1669 1670 uint8_t ddc_hw_inst; 1671 1672 uint8_t hpd_src; 1673 1674 uint8_t link_enc_hw_inst; 1675 /* DIG link encoder ID. Used as index in link encoder resource pool. 1676 * For links with fixed mapping to DIG, this is not changed after dc_link 1677 * object creation. 1678 */ 1679 enum engine_id eng_id; 1680 enum engine_id dpia_preferred_eng_id; 1681 1682 bool test_pattern_enabled; 1683 /* Pending/Current test pattern are only used to perform and track 1684 * FIXED_VS retimer test pattern/lane adjustment override state. 1685 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1686 * to perform specific lane adjust overrides before setting certain 1687 * PHY test patterns. In cases when lane adjust and set test pattern 1688 * calls are not performed atomically (i.e. performing link training), 1689 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1690 * and current_test_pattern will contain required context for any future 1691 * set pattern/set lane adjust to transition between override state(s). 1692 * */ 1693 enum dp_test_pattern current_test_pattern; 1694 enum dp_test_pattern pending_test_pattern; 1695 1696 union compliance_test_state compliance_test_state; 1697 1698 void *priv; 1699 1700 struct ddc_service *ddc; 1701 1702 enum dp_panel_mode panel_mode; 1703 bool aux_mode; 1704 1705 /* Private to DC core */ 1706 1707 const struct dc *dc; 1708 1709 struct dc_context *ctx; 1710 1711 struct panel_cntl *panel_cntl; 1712 struct link_encoder *link_enc; 1713 struct graphics_object_id link_id; 1714 /* Endpoint type distinguishes display endpoints which do not have entries 1715 * in the BIOS connector table from those that do. Helps when tracking link 1716 * encoder to display endpoint assignments. 1717 */ 1718 enum display_endpoint_type ep_type; 1719 union ddi_channel_mapping ddi_channel_mapping; 1720 struct connector_device_tag_info device_tag; 1721 struct dpcd_caps dpcd_caps; 1722 uint32_t dongle_max_pix_clk; 1723 unsigned short chip_caps; 1724 unsigned int dpcd_sink_count; 1725 struct hdcp_caps hdcp_caps; 1726 enum edp_revision edp_revision; 1727 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1728 1729 struct psr_settings psr_settings; 1730 struct replay_settings replay_settings; 1731 1732 /* Drive settings read from integrated info table */ 1733 struct dc_lane_settings bios_forced_drive_settings; 1734 1735 /* Vendor specific LTTPR workaround variables */ 1736 uint8_t vendor_specific_lttpr_link_rate_wa; 1737 bool apply_vendor_specific_lttpr_link_rate_wa; 1738 1739 /* MST record stream using this link */ 1740 struct link_flags { 1741 bool dp_keep_receiver_powered; 1742 bool dp_skip_DID2; 1743 bool dp_skip_reset_segment; 1744 bool dp_skip_fs_144hz; 1745 bool dp_mot_reset_segment; 1746 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1747 bool dpia_mst_dsc_always_on; 1748 /* Forced DPIA into TBT3 compatibility mode. */ 1749 bool dpia_forced_tbt3_mode; 1750 bool dongle_mode_timing_override; 1751 bool blank_stream_on_ocs_change; 1752 bool read_dpcd204h_on_irq_hpd; 1753 } wa_flags; 1754 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1755 1756 struct dc_link_status link_status; 1757 struct dprx_states dprx_states; 1758 1759 struct gpio *hpd_gpio; 1760 enum dc_link_fec_state fec_state; 1761 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1762 1763 struct dc_panel_config panel_config; 1764 struct phy_state phy_state; 1765 // BW ALLOCATON USB4 ONLY 1766 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1767 bool skip_implict_edp_power_control; 1768 }; 1769 1770 /* Return an enumerated dc_link. 1771 * dc_link order is constant and determined at 1772 * boot time. They cannot be created or destroyed. 1773 * Use dc_get_caps() to get number of links. 1774 */ 1775 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1776 1777 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1778 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1779 const struct dc_link *link, 1780 unsigned int *inst_out); 1781 1782 /* Return an array of link pointers to edp links. */ 1783 void dc_get_edp_links(const struct dc *dc, 1784 struct dc_link **edp_links, 1785 int *edp_num); 1786 1787 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1788 bool powerOn); 1789 1790 /* The function initiates detection handshake over the given link. It first 1791 * determines if there are display connections over the link. If so it initiates 1792 * detection protocols supported by the connected receiver device. The function 1793 * contains protocol specific handshake sequences which are sometimes mandatory 1794 * to establish a proper connection between TX and RX. So it is always 1795 * recommended to call this function as the first link operation upon HPD event 1796 * or power up event. Upon completion, the function will update link structure 1797 * in place based on latest RX capabilities. The function may also cause dpms 1798 * to be reset to off for all currently enabled streams to the link. It is DM's 1799 * responsibility to serialize detection and DPMS updates. 1800 * 1801 * @reason - Indicate which event triggers this detection. dc may customize 1802 * detection flow depending on the triggering events. 1803 * return false - if detection is not fully completed. This could happen when 1804 * there is an unrecoverable error during detection or detection is partially 1805 * completed (detection has been delegated to dm mst manager ie. 1806 * link->connection_type == dc_connection_mst_branch when returning false). 1807 * return true - detection is completed, link has been fully updated with latest 1808 * detection result. 1809 */ 1810 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1811 1812 struct dc_sink_init_data; 1813 1814 /* When link connection type is dc_connection_mst_branch, remote sink can be 1815 * added to the link. The interface creates a remote sink and associates it with 1816 * current link. The sink will be retained by link until remove remote sink is 1817 * called. 1818 * 1819 * @dc_link - link the remote sink will be added to. 1820 * @edid - byte array of EDID raw data. 1821 * @len - size of the edid in byte 1822 * @init_data - 1823 */ 1824 struct dc_sink *dc_link_add_remote_sink( 1825 struct dc_link *dc_link, 1826 const uint8_t *edid, 1827 int len, 1828 struct dc_sink_init_data *init_data); 1829 1830 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1831 * @link - link the sink should be removed from 1832 * @sink - sink to be removed. 1833 */ 1834 void dc_link_remove_remote_sink( 1835 struct dc_link *link, 1836 struct dc_sink *sink); 1837 1838 /* Enable HPD interrupt handler for a given link */ 1839 void dc_link_enable_hpd(const struct dc_link *link); 1840 1841 /* Disable HPD interrupt handler for a given link */ 1842 void dc_link_disable_hpd(const struct dc_link *link); 1843 1844 /* determine if there is a sink connected to the link 1845 * 1846 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1847 * return - false if an unexpected error occurs, true otherwise. 1848 * 1849 * NOTE: This function doesn't detect downstream sink connections i.e 1850 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1851 * return dc_connection_single if the branch device is connected despite of 1852 * downstream sink's connection status. 1853 */ 1854 bool dc_link_detect_connection_type(struct dc_link *link, 1855 enum dc_connection_type *type); 1856 1857 /* query current hpd pin value 1858 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1859 * 1860 */ 1861 bool dc_link_get_hpd_state(struct dc_link *link); 1862 1863 /* Getter for cached link status from given link */ 1864 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1865 1866 /* enable/disable hardware HPD filter. 1867 * 1868 * @link - The link the HPD pin is associated with. 1869 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1870 * handler once after no HPD change has been detected within dc default HPD 1871 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1872 * pulses within default HPD interval, no HPD event will be received until HPD 1873 * toggles have stopped. Then HPD event will be queued to irq handler once after 1874 * dc default HPD filtering interval since last HPD event. 1875 * 1876 * @enable = false - disable hardware HPD filter. HPD event will be queued 1877 * immediately to irq handler after no HPD change has been detected within 1878 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1879 */ 1880 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1881 1882 /* submit i2c read/write payloads through ddc channel 1883 * @link_index - index to a link with ddc in i2c mode 1884 * @cmd - i2c command structure 1885 * return - true if success, false otherwise. 1886 */ 1887 bool dc_submit_i2c( 1888 struct dc *dc, 1889 uint32_t link_index, 1890 struct i2c_command *cmd); 1891 1892 /* submit i2c read/write payloads through oem channel 1893 * @link_index - index to a link with ddc in i2c mode 1894 * @cmd - i2c command structure 1895 * return - true if success, false otherwise. 1896 */ 1897 bool dc_submit_i2c_oem( 1898 struct dc *dc, 1899 struct i2c_command *cmd); 1900 1901 enum aux_return_code_type; 1902 /* Attempt to transfer the given aux payload. This function does not perform 1903 * retries or handle error states. The reply is returned in the payload->reply 1904 * and the result through operation_result. Returns the number of bytes 1905 * transferred,or -1 on a failure. 1906 */ 1907 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1908 struct aux_payload *payload, 1909 enum aux_return_code_type *operation_result); 1910 1911 bool dc_is_oem_i2c_device_present( 1912 struct dc *dc, 1913 size_t slave_address 1914 ); 1915 1916 /* return true if the connected receiver supports the hdcp version */ 1917 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1918 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1919 1920 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1921 * 1922 * TODO - When defer_handling is true the function will have a different purpose. 1923 * It no longer does complete hpd rx irq handling. We should create a separate 1924 * interface specifically for this case. 1925 * 1926 * Return: 1927 * true - Downstream port status changed. DM should call DC to do the 1928 * detection. 1929 * false - no change in Downstream port status. No further action required 1930 * from DM. 1931 */ 1932 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1933 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1934 bool defer_handling, bool *has_left_work); 1935 /* handle DP specs define test automation sequence*/ 1936 void dc_link_dp_handle_automated_test(struct dc_link *link); 1937 1938 /* handle DP Link loss sequence and try to recover RX link loss with best 1939 * effort 1940 */ 1941 void dc_link_dp_handle_link_loss(struct dc_link *link); 1942 1943 /* Determine if hpd rx irq should be handled or ignored 1944 * return true - hpd rx irq should be handled. 1945 * return false - it is safe to ignore hpd rx irq event 1946 */ 1947 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1948 1949 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1950 * @link - link the hpd irq data associated with 1951 * @hpd_irq_dpcd_data - input hpd irq data 1952 * return - true if hpd irq data indicates a link lost 1953 */ 1954 bool dc_link_check_link_loss_status(struct dc_link *link, 1955 union hpd_irq_data *hpd_irq_dpcd_data); 1956 1957 /* Read hpd rx irq data from a given link 1958 * @link - link where the hpd irq data should be read from 1959 * @irq_data - output hpd irq data 1960 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1961 * read has failed. 1962 */ 1963 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1964 struct dc_link *link, 1965 union hpd_irq_data *irq_data); 1966 1967 /* The function clears recorded DP RX states in the link. DM should call this 1968 * function when it is resuming from S3 power state to previously connected links. 1969 * 1970 * TODO - in the future we should consider to expand link resume interface to 1971 * support clearing previous rx states. So we don't have to rely on dm to call 1972 * this interface explicitly. 1973 */ 1974 void dc_link_clear_dprx_states(struct dc_link *link); 1975 1976 /* Destruct the mst topology of the link and reset the allocated payload table 1977 * 1978 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1979 * still wants to reset MST topology on an unplug event */ 1980 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1981 1982 /* The function calculates effective DP link bandwidth when a given link is 1983 * using the given link settings. 1984 * 1985 * return - total effective link bandwidth in kbps. 1986 */ 1987 uint32_t dc_link_bandwidth_kbps( 1988 const struct dc_link *link, 1989 const struct dc_link_settings *link_setting); 1990 1991 /* The function takes a snapshot of current link resource allocation state 1992 * @dc: pointer to dc of the dm calling this 1993 * @map: a dc link resource snapshot defined internally to dc. 1994 * 1995 * DM needs to capture a snapshot of current link resource allocation mapping 1996 * and store it in its persistent storage. 1997 * 1998 * Some of the link resource is using first come first serve policy. 1999 * The allocation mapping depends on original hotplug order. This information 2000 * is lost after driver is loaded next time. The snapshot is used in order to 2001 * restore link resource to its previous state so user will get consistent 2002 * link capability allocation across reboot. 2003 * 2004 */ 2005 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2006 2007 /* This function restores link resource allocation state from a snapshot 2008 * @dc: pointer to dc of the dm calling this 2009 * @map: a dc link resource snapshot defined internally to dc. 2010 * 2011 * DM needs to call this function after initial link detection on boot and 2012 * before first commit streams to restore link resource allocation state 2013 * from previous boot session. 2014 * 2015 * Some of the link resource is using first come first serve policy. 2016 * The allocation mapping depends on original hotplug order. This information 2017 * is lost after driver is loaded next time. The snapshot is used in order to 2018 * restore link resource to its previous state so user will get consistent 2019 * link capability allocation across reboot. 2020 * 2021 */ 2022 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2023 2024 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2025 * interface i.e stream_update->dsc_config 2026 */ 2027 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2028 2029 /* translate a raw link rate data to bandwidth in kbps */ 2030 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2031 2032 /* determine the optimal bandwidth given link and required bw. 2033 * @link - current detected link 2034 * @req_bw - requested bandwidth in kbps 2035 * @link_settings - returned most optimal link settings that can fit the 2036 * requested bandwidth 2037 * return - false if link can't support requested bandwidth, true if link 2038 * settings is found. 2039 */ 2040 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2041 struct dc_link_settings *link_settings, 2042 uint32_t req_bw); 2043 2044 /* return the max dp link settings can be driven by the link without considering 2045 * connected RX device and its capability 2046 */ 2047 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2048 struct dc_link_settings *max_link_enc_cap); 2049 2050 /* determine when the link is driving MST mode, what DP link channel coding 2051 * format will be used. The decision will remain unchanged until next HPD event. 2052 * 2053 * @link - a link with DP RX connection 2054 * return - if stream is committed to this link with MST signal type, type of 2055 * channel coding format dc will choose. 2056 */ 2057 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2058 const struct dc_link *link); 2059 2060 /* get max dp link settings the link can enable with all things considered. (i.e 2061 * TX/RX/Cable capabilities and dp override policies. 2062 * 2063 * @link - a link with DP RX connection 2064 * return - max dp link settings the link can enable. 2065 * 2066 */ 2067 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2068 2069 /* Get the highest encoding format that the link supports; highest meaning the 2070 * encoding format which supports the maximum bandwidth. 2071 * 2072 * @link - a link with DP RX connection 2073 * return - highest encoding format link supports. 2074 */ 2075 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2076 2077 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2078 * to a link with dp connector signal type. 2079 * @link - a link with dp connector signal type 2080 * return - true if connected, false otherwise 2081 */ 2082 bool dc_link_is_dp_sink_present(struct dc_link *link); 2083 2084 /* Force DP lane settings update to main-link video signal and notify the change 2085 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2086 * tuning purpose. The interface assumes link has already been enabled with DP 2087 * signal. 2088 * 2089 * @lt_settings - a container structure with desired hw_lane_settings 2090 */ 2091 void dc_link_set_drive_settings(struct dc *dc, 2092 struct link_training_settings *lt_settings, 2093 struct dc_link *link); 2094 2095 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2096 * test or debugging purpose. The test pattern will remain until next un-plug. 2097 * 2098 * @link - active link with DP signal output enabled. 2099 * @test_pattern - desired test pattern to output. 2100 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2101 * @test_pattern_color_space - for video test pattern choose a desired color 2102 * space. 2103 * @p_link_settings - For PHY pattern choose a desired link settings 2104 * @p_custom_pattern - some test pattern will require a custom input to 2105 * customize some pattern details. Otherwise keep it to NULL. 2106 * @cust_pattern_size - size of the custom pattern input. 2107 * 2108 */ 2109 bool dc_link_dp_set_test_pattern( 2110 struct dc_link *link, 2111 enum dp_test_pattern test_pattern, 2112 enum dp_test_pattern_color_space test_pattern_color_space, 2113 const struct link_training_settings *p_link_settings, 2114 const unsigned char *p_custom_pattern, 2115 unsigned int cust_pattern_size); 2116 2117 /* Force DP link settings to always use a specific value until reboot to a 2118 * specific link. If link has already been enabled, the interface will also 2119 * switch to desired link settings immediately. This is a debug interface to 2120 * generic dp issue trouble shooting. 2121 */ 2122 void dc_link_set_preferred_link_settings(struct dc *dc, 2123 struct dc_link_settings *link_setting, 2124 struct dc_link *link); 2125 2126 /* Force DP link to customize a specific link training behavior by overriding to 2127 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2128 * display specific link training issues or apply some display specific 2129 * workaround in link training. 2130 * 2131 * @link_settings - if not NULL, force preferred link settings to the link. 2132 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2133 * will apply this particular override in future link training. If NULL is 2134 * passed in, dc resets previous overrides. 2135 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2136 * training settings. 2137 */ 2138 void dc_link_set_preferred_training_settings(struct dc *dc, 2139 struct dc_link_settings *link_setting, 2140 struct dc_link_training_overrides *lt_overrides, 2141 struct dc_link *link, 2142 bool skip_immediate_retrain); 2143 2144 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2145 bool dc_link_is_fec_supported(const struct dc_link *link); 2146 2147 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2148 * link enablement. 2149 * return - true if FEC should be enabled, false otherwise. 2150 */ 2151 bool dc_link_should_enable_fec(const struct dc_link *link); 2152 2153 /* determine lttpr mode the current link should be enabled with a specific link 2154 * settings. 2155 */ 2156 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2157 struct dc_link_settings *link_setting); 2158 2159 /* Force DP RX to update its power state. 2160 * NOTE: this interface doesn't update dp main-link. Calling this function will 2161 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2162 * RX power state back upon finish DM specific execution requiring DP RX in a 2163 * specific power state. 2164 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2165 * state. 2166 */ 2167 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2168 2169 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2170 * current value read from extended receiver cap from 02200h - 0220Fh. 2171 * Some DP RX has problems of providing accurate DP receiver caps from extended 2172 * field, this interface is a workaround to revert link back to use base caps. 2173 */ 2174 void dc_link_overwrite_extended_receiver_cap( 2175 struct dc_link *link); 2176 2177 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2178 bool wait_for_hpd); 2179 2180 /* Set backlight level of an embedded panel (eDP, LVDS). 2181 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2182 * and 16 bit fractional, where 1.0 is max backlight value. 2183 */ 2184 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2185 uint32_t backlight_pwm_u16_16, 2186 uint32_t frame_ramp); 2187 2188 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2189 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2190 bool isHDR, 2191 uint32_t backlight_millinits, 2192 uint32_t transition_time_in_ms); 2193 2194 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2195 uint32_t *backlight_millinits, 2196 uint32_t *backlight_millinits_peak); 2197 2198 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2199 2200 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2201 2202 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2203 bool wait, bool force_static, const unsigned int *power_opts); 2204 2205 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2206 2207 bool dc_link_setup_psr(struct dc_link *dc_link, 2208 const struct dc_stream_state *stream, struct psr_config *psr_config, 2209 struct psr_context *psr_context); 2210 2211 /* 2212 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2213 * 2214 * @link: pointer to the dc_link struct instance 2215 * @enable: enable(active) or disable(inactive) replay 2216 * @wait: state transition need to wait the active set completed. 2217 * @force_static: force disable(inactive) the replay 2218 * @power_opts: set power optimazation parameters to DMUB. 2219 * 2220 * return: allow Replay active will return true, else will return false. 2221 */ 2222 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2223 bool wait, bool force_static, const unsigned int *power_opts); 2224 2225 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2226 2227 /* On eDP links this function call will stall until T12 has elapsed. 2228 * If the panel is not in power off state, this function will return 2229 * immediately. 2230 */ 2231 bool dc_link_wait_for_t12(struct dc_link *link); 2232 2233 /* Determine if dp trace has been initialized to reflect upto date result * 2234 * return - true if trace is initialized and has valid data. False dp trace 2235 * doesn't have valid result. 2236 */ 2237 bool dc_dp_trace_is_initialized(struct dc_link *link); 2238 2239 /* Query a dp trace flag to indicate if the current dp trace data has been 2240 * logged before 2241 */ 2242 bool dc_dp_trace_is_logged(struct dc_link *link, 2243 bool in_detection); 2244 2245 /* Set dp trace flag to indicate whether DM has already logged the current dp 2246 * trace data. DM can set is_logged to true upon logging and check 2247 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2248 */ 2249 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2250 bool in_detection, 2251 bool is_logged); 2252 2253 /* Obtain driver time stamp for last dp link training end. The time stamp is 2254 * formatted based on dm_get_timestamp DM function. 2255 * @in_detection - true to get link training end time stamp of last link 2256 * training in detection sequence. false to get link training end time stamp 2257 * of last link training in commit (dpms) sequence 2258 */ 2259 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2260 bool in_detection); 2261 2262 /* Get how many link training attempts dc has done with latest sequence. 2263 * @in_detection - true to get link training count of last link 2264 * training in detection sequence. false to get link training count of last link 2265 * training in commit (dpms) sequence 2266 */ 2267 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2268 bool in_detection); 2269 2270 /* Get how many link loss has happened since last link training attempts */ 2271 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2272 2273 /* 2274 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2275 */ 2276 /* 2277 * Send a request from DP-Tx requesting to allocate BW remotely after 2278 * allocating it locally. This will get processed by CM and a CB function 2279 * will be called. 2280 * 2281 * @link: pointer to the dc_link struct instance 2282 * @req_bw: The requested bw in Kbyte to allocated 2283 * 2284 * return: none 2285 */ 2286 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2287 2288 /* 2289 * Handle function for when the status of the Request above is complete. 2290 * We will find out the result of allocating on CM and update structs. 2291 * 2292 * @link: pointer to the dc_link struct instance 2293 * @bw: Allocated or Estimated BW depending on the result 2294 * @result: Response type 2295 * 2296 * return: none 2297 */ 2298 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2299 uint8_t bw, uint8_t result); 2300 2301 /* 2302 * Handle the USB4 BW Allocation related functionality here: 2303 * Plug => Try to allocate max bw from timing parameters supported by the sink 2304 * Unplug => de-allocate bw 2305 * 2306 * @link: pointer to the dc_link struct instance 2307 * @peak_bw: Peak bw used by the link/sink 2308 * 2309 * return: allocated bw else return 0 2310 */ 2311 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2312 struct dc_link *link, int peak_bw); 2313 2314 /* 2315 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2316 * available BW for each host router 2317 * 2318 * @dc: pointer to dc struct 2319 * @stream: pointer to all possible streams 2320 * @count: number of valid DPIA streams 2321 * 2322 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2323 */ 2324 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2325 const unsigned int count); 2326 2327 /* Sink Interfaces - A sink corresponds to a display output device */ 2328 2329 struct dc_container_id { 2330 // 128bit GUID in binary form 2331 unsigned char guid[16]; 2332 // 8 byte port ID -> ELD.PortID 2333 unsigned int portId[2]; 2334 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2335 unsigned short manufacturerName; 2336 // 2 byte product code -> ELD.ProductCode 2337 unsigned short productCode; 2338 }; 2339 2340 2341 struct dc_sink_dsc_caps { 2342 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2343 // 'false' if they are sink's DSC caps 2344 bool is_virtual_dpcd_dsc; 2345 // 'true' if MST topology supports DSC passthrough for sink 2346 // 'false' if MST topology does not support DSC passthrough 2347 bool is_dsc_passthrough_supported; 2348 struct dsc_dec_dpcd_caps dsc_dec_caps; 2349 }; 2350 2351 struct dc_sink_fec_caps { 2352 bool is_rx_fec_supported; 2353 bool is_topology_fec_supported; 2354 }; 2355 2356 struct scdc_caps { 2357 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2358 union hdmi_scdc_device_id_data device_id; 2359 }; 2360 2361 /* 2362 * The sink structure contains EDID and other display device properties 2363 */ 2364 struct dc_sink { 2365 enum signal_type sink_signal; 2366 struct dc_edid dc_edid; /* raw edid */ 2367 struct dc_edid_caps edid_caps; /* parse display caps */ 2368 struct dc_container_id *dc_container_id; 2369 uint32_t dongle_max_pix_clk; 2370 void *priv; 2371 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2372 bool converter_disable_audio; 2373 2374 struct scdc_caps scdc_caps; 2375 struct dc_sink_dsc_caps dsc_caps; 2376 struct dc_sink_fec_caps fec_caps; 2377 2378 bool is_vsc_sdp_colorimetry_supported; 2379 2380 /* private to DC core */ 2381 struct dc_link *link; 2382 struct dc_context *ctx; 2383 2384 uint32_t sink_id; 2385 2386 /* private to dc_sink.c */ 2387 // refcount must be the last member in dc_sink, since we want the 2388 // sink structure to be logically cloneable up to (but not including) 2389 // refcount 2390 struct kref refcount; 2391 }; 2392 2393 void dc_sink_retain(struct dc_sink *sink); 2394 void dc_sink_release(struct dc_sink *sink); 2395 2396 struct dc_sink_init_data { 2397 enum signal_type sink_signal; 2398 struct dc_link *link; 2399 uint32_t dongle_max_pix_clk; 2400 bool converter_disable_audio; 2401 }; 2402 2403 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2404 2405 /* Newer interfaces */ 2406 struct dc_cursor { 2407 struct dc_plane_address address; 2408 struct dc_cursor_attributes attributes; 2409 }; 2410 2411 2412 /* Interrupt interfaces */ 2413 enum dc_irq_source dc_interrupt_to_irq_source( 2414 struct dc *dc, 2415 uint32_t src_id, 2416 uint32_t ext_id); 2417 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2418 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2419 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2420 struct dc *dc, uint32_t link_index); 2421 2422 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2423 2424 /* Power Interfaces */ 2425 2426 void dc_set_power_state( 2427 struct dc *dc, 2428 enum dc_acpi_cm_power_state power_state); 2429 void dc_resume(struct dc *dc); 2430 2431 void dc_power_down_on_boot(struct dc *dc); 2432 2433 /* 2434 * HDCP Interfaces 2435 */ 2436 enum hdcp_message_status dc_process_hdcp_msg( 2437 enum signal_type signal, 2438 struct dc_link *link, 2439 struct hdcp_protection_message *message_info); 2440 bool dc_is_dmcu_initialized(struct dc *dc); 2441 2442 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2443 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2444 2445 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2446 unsigned int pitch, 2447 unsigned int height, 2448 enum surface_pixel_format format, 2449 struct dc_cursor_attributes *cursor_attr); 2450 2451 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2452 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2453 2454 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2455 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2456 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2457 2458 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2459 void dc_unlock_memory_clock_frequency(struct dc *dc); 2460 2461 /* set min memory clock to the min required for current mode, max to maxDPM */ 2462 void dc_lock_memory_clock_frequency(struct dc *dc); 2463 2464 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2465 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2466 2467 /* cleanup on driver unload */ 2468 void dc_hardware_release(struct dc *dc); 2469 2470 /* disables fw based mclk switch */ 2471 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2472 2473 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2474 2475 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2476 2477 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2478 2479 void dc_z10_restore(const struct dc *dc); 2480 void dc_z10_save_init(struct dc *dc); 2481 2482 bool dc_is_dmub_outbox_supported(struct dc *dc); 2483 bool dc_enable_dmub_notifications(struct dc *dc); 2484 2485 bool dc_abm_save_restore( 2486 struct dc *dc, 2487 struct dc_stream_state *stream, 2488 struct abm_save_restore *pData); 2489 2490 void dc_enable_dmub_outbox(struct dc *dc); 2491 2492 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2493 uint32_t link_index, 2494 struct aux_payload *payload); 2495 2496 /* Get dc link index from dpia port index */ 2497 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2498 uint8_t dpia_port_index); 2499 2500 bool dc_process_dmub_set_config_async(struct dc *dc, 2501 uint32_t link_index, 2502 struct set_config_cmd_payload *payload, 2503 struct dmub_notification *notify); 2504 2505 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2506 uint32_t link_index, 2507 uint8_t mst_alloc_slots, 2508 uint8_t *mst_slots_in_use); 2509 2510 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2511 uint32_t hpd_int_enable); 2512 2513 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2514 2515 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2516 2517 struct dc_power_profile { 2518 int power_level; /* Lower is better */ 2519 }; 2520 2521 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2522 2523 /* DSC Interfaces */ 2524 #include "dc_dsc.h" 2525 2526 /* Disable acc mode Interfaces */ 2527 void dc_disable_accelerated_mode(struct dc *dc); 2528 2529 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2530 struct dc_stream_state *new_stream); 2531 2532 #endif /* DC_INTERFACE_H_ */ 2533