xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 4482b4f6c2cce51a3e28eb814ea61ac5a1690412)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 #include "spl/dc_spl_types.h"
50 
51 struct abm_save_restore;
52 
53 /* forward declaration */
54 struct aux_payload;
55 struct set_config_cmd_payload;
56 struct dmub_notification;
57 
58 #define DC_VER "3.2.283"
59 
60 #define MAX_SURFACES 3
61 #define MAX_PLANES 6
62 #define MAX_STREAMS 6
63 #define MIN_VIEWPORT_SIZE 12
64 #define MAX_NUM_EDP 2
65 
66 /* Display Core Interfaces */
67 struct dc_versions {
68 	const char *dc_ver;
69 	struct dmcu_version dmcu_version;
70 };
71 
72 enum dp_protocol_version {
73 	DP_VERSION_1_4 = 0,
74 	DP_VERSION_2_1,
75 	DP_VERSION_UNKNOWN,
76 };
77 
78 enum dc_plane_type {
79 	DC_PLANE_TYPE_INVALID,
80 	DC_PLANE_TYPE_DCE_RGB,
81 	DC_PLANE_TYPE_DCE_UNDERLAY,
82 	DC_PLANE_TYPE_DCN_UNIVERSAL,
83 };
84 
85 // Sizes defined as multiples of 64KB
86 enum det_size {
87 	DET_SIZE_DEFAULT = 0,
88 	DET_SIZE_192KB = 3,
89 	DET_SIZE_256KB = 4,
90 	DET_SIZE_320KB = 5,
91 	DET_SIZE_384KB = 6
92 };
93 
94 
95 struct dc_plane_cap {
96 	enum dc_plane_type type;
97 	uint32_t per_pixel_alpha : 1;
98 	struct {
99 		uint32_t argb8888 : 1;
100 		uint32_t nv12 : 1;
101 		uint32_t fp16 : 1;
102 		uint32_t p010 : 1;
103 		uint32_t ayuv : 1;
104 	} pixel_format_support;
105 	// max upscaling factor x1000
106 	// upscaling factors are always >= 1
107 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
108 	struct {
109 		uint32_t argb8888;
110 		uint32_t nv12;
111 		uint32_t fp16;
112 	} max_upscale_factor;
113 	// max downscale factor x1000
114 	// downscale factors are always <= 1
115 	// for example, 8K -> 1080p is 0.25, or 250 raw value
116 	struct {
117 		uint32_t argb8888;
118 		uint32_t nv12;
119 		uint32_t fp16;
120 	} max_downscale_factor;
121 	// minimal width/height
122 	uint32_t min_width;
123 	uint32_t min_height;
124 };
125 
126 /**
127  * DOC: color-management-caps
128  *
129  * **Color management caps (DPP and MPC)**
130  *
131  * Modules/color calculates various color operations which are translated to
132  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
133  * DCN1, every new generation comes with fairly major differences in color
134  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
135  * decide mapping to HW block based on logical capabilities.
136  */
137 
138 /**
139  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
140  * @srgb: RGB color space transfer func
141  * @bt2020: BT.2020 transfer func
142  * @gamma2_2: standard gamma
143  * @pq: perceptual quantizer transfer function
144  * @hlg: hybrid log–gamma transfer function
145  */
146 struct rom_curve_caps {
147 	uint16_t srgb : 1;
148 	uint16_t bt2020 : 1;
149 	uint16_t gamma2_2 : 1;
150 	uint16_t pq : 1;
151 	uint16_t hlg : 1;
152 };
153 
154 /**
155  * struct dpp_color_caps - color pipeline capabilities for display pipe and
156  * plane blocks
157  *
158  * @dcn_arch: all DCE generations treated the same
159  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
160  * just plain 256-entry lookup
161  * @icsc: input color space conversion
162  * @dgam_ram: programmable degamma LUT
163  * @post_csc: post color space conversion, before gamut remap
164  * @gamma_corr: degamma correction
165  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
166  * with MPC by setting mpc:shared_3d_lut flag
167  * @ogam_ram: programmable out/blend gamma LUT
168  * @ocsc: output color space conversion
169  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
170  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
171  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
172  *
173  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
174  */
175 struct dpp_color_caps {
176 	uint16_t dcn_arch : 1;
177 	uint16_t input_lut_shared : 1;
178 	uint16_t icsc : 1;
179 	uint16_t dgam_ram : 1;
180 	uint16_t post_csc : 1;
181 	uint16_t gamma_corr : 1;
182 	uint16_t hw_3d_lut : 1;
183 	uint16_t ogam_ram : 1;
184 	uint16_t ocsc : 1;
185 	uint16_t dgam_rom_for_yuv : 1;
186 	struct rom_curve_caps dgam_rom_caps;
187 	struct rom_curve_caps ogam_rom_caps;
188 };
189 
190 /**
191  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
192  * plane combined blocks
193  *
194  * @gamut_remap: color transformation matrix
195  * @ogam_ram: programmable out gamma LUT
196  * @ocsc: output color space conversion matrix
197  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
198  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
199  * instance
200  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
201  */
202 struct mpc_color_caps {
203 	uint16_t gamut_remap : 1;
204 	uint16_t ogam_ram : 1;
205 	uint16_t ocsc : 1;
206 	uint16_t num_3dluts : 3;
207 	uint16_t shared_3d_lut:1;
208 	struct rom_curve_caps ogam_rom_caps;
209 };
210 
211 /**
212  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
213  * @dpp: color pipes caps for DPP
214  * @mpc: color pipes caps for MPC
215  */
216 struct dc_color_caps {
217 	struct dpp_color_caps dpp;
218 	struct mpc_color_caps mpc;
219 };
220 
221 struct dc_dmub_caps {
222 	bool psr;
223 	bool mclk_sw;
224 	bool subvp_psr;
225 	bool gecc_enable;
226 	uint8_t fams_ver;
227 };
228 
229 struct dc_caps {
230 	uint32_t max_streams;
231 	uint32_t max_links;
232 	uint32_t max_audios;
233 	uint32_t max_slave_planes;
234 	uint32_t max_slave_yuv_planes;
235 	uint32_t max_slave_rgb_planes;
236 	uint32_t max_planes;
237 	uint32_t max_downscale_ratio;
238 	uint32_t i2c_speed_in_khz;
239 	uint32_t i2c_speed_in_khz_hdcp;
240 	uint32_t dmdata_alloc_size;
241 	unsigned int max_cursor_size;
242 	unsigned int max_video_width;
243 	/*
244 	 * max video plane width that can be safely assumed to be always
245 	 * supported by single DPP pipe.
246 	 */
247 	unsigned int max_optimizable_video_width;
248 	unsigned int min_horizontal_blanking_period;
249 	int linear_pitch_alignment;
250 	bool dcc_const_color;
251 	bool dynamic_audio;
252 	bool is_apu;
253 	bool dual_link_dvi;
254 	bool post_blend_color_processing;
255 	bool force_dp_tps4_for_cp2520;
256 	bool disable_dp_clk_share;
257 	bool psp_setup_panel_mode;
258 	bool extended_aux_timeout_support;
259 	bool dmcub_support;
260 	bool zstate_support;
261 	bool ips_support;
262 	uint32_t num_of_internal_disp;
263 	uint32_t max_dwb_htap;
264 	uint32_t max_dwb_vtap;
265 	enum dp_protocol_version max_dp_protocol_version;
266 	bool spdif_aud;
267 	unsigned int mall_size_per_mem_channel;
268 	unsigned int mall_size_total;
269 	unsigned int cursor_cache_size;
270 	struct dc_plane_cap planes[MAX_PLANES];
271 	struct dc_color_caps color;
272 	struct dc_dmub_caps dmub_caps;
273 	bool dp_hpo;
274 	bool dp_hdmi21_pcon_support;
275 	bool edp_dsc_support;
276 	bool vbios_lttpr_aware;
277 	bool vbios_lttpr_enable;
278 	uint32_t max_otg_num;
279 	uint32_t max_cab_allocation_bytes;
280 	uint32_t cache_line_size;
281 	uint32_t cache_num_ways;
282 	uint16_t subvp_fw_processing_delay_us;
283 	uint8_t subvp_drr_max_vblank_margin_us;
284 	uint16_t subvp_prefetch_end_to_mall_start_us;
285 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
286 	uint16_t subvp_pstate_allow_width_us;
287 	uint16_t subvp_vertical_int_margin_us;
288 	bool seamless_odm;
289 	uint32_t max_v_total;
290 	uint32_t max_disp_clock_khz_at_vmin;
291 	uint8_t subvp_drr_vblank_start_margin_us;
292 	bool cursor_not_scaled;
293 };
294 
295 struct dc_bug_wa {
296 	bool no_connect_phy_config;
297 	bool dedcn20_305_wa;
298 	bool skip_clock_update;
299 	bool lt_early_cr_pattern;
300 	struct {
301 		uint8_t uclk : 1;
302 		uint8_t fclk : 1;
303 		uint8_t dcfclk : 1;
304 		uint8_t dcfclk_ds: 1;
305 	} clock_update_disable_mask;
306 	//Customer Specific WAs
307 	uint32_t force_backlight_start_level;
308 };
309 struct dc_dcc_surface_param {
310 	struct dc_size surface_size;
311 	enum surface_pixel_format format;
312 	unsigned int plane0_pitch;
313 	struct dc_size plane1_size;
314 	unsigned int plane1_pitch;
315 	union {
316 		enum swizzle_mode_values swizzle_mode;
317 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
318 	};
319 	enum dc_scan_direction scan;
320 };
321 
322 struct dc_dcc_setting {
323 	unsigned int max_compressed_blk_size;
324 	unsigned int max_uncompressed_blk_size;
325 	bool independent_64b_blks;
326 	//These bitfields to be used starting with DCN 3.0
327 	struct {
328 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
329 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
330 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
331 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
332 	} dcc_controls;
333 };
334 
335 struct dc_surface_dcc_cap {
336 	union {
337 		struct {
338 			struct dc_dcc_setting rgb;
339 		} grph;
340 
341 		struct {
342 			struct dc_dcc_setting luma;
343 			struct dc_dcc_setting chroma;
344 		} video;
345 	};
346 
347 	bool capable;
348 	bool const_color_support;
349 };
350 
351 struct dc_static_screen_params {
352 	struct {
353 		bool force_trigger;
354 		bool cursor_update;
355 		bool surface_update;
356 		bool overlay_update;
357 	} triggers;
358 	unsigned int num_frames;
359 };
360 
361 
362 /* Surface update type is used by dc_update_surfaces_and_stream
363  * The update type is determined at the very beginning of the function based
364  * on parameters passed in and decides how much programming (or updating) is
365  * going to be done during the call.
366  *
367  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
368  * logical calculations or hardware register programming. This update MUST be
369  * ISR safe on windows. Currently fast update will only be used to flip surface
370  * address.
371  *
372  * UPDATE_TYPE_MED is used for slower updates which require significant hw
373  * re-programming however do not affect bandwidth consumption or clock
374  * requirements. At present, this is the level at which front end updates
375  * that do not require us to run bw_calcs happen. These are in/out transfer func
376  * updates, viewport offset changes, recout size changes and pixel depth changes.
377  * This update can be done at ISR, but we want to minimize how often this happens.
378  *
379  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
380  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
381  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
382  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
383  * a full update. This cannot be done at ISR level and should be a rare event.
384  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
385  * underscan we don't expect to see this call at all.
386  */
387 
388 enum surface_update_type {
389 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
390 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
391 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
392 };
393 
394 /* Forward declaration*/
395 struct dc;
396 struct dc_plane_state;
397 struct dc_state;
398 
399 struct dc_cap_funcs {
400 	bool (*get_dcc_compression_cap)(const struct dc *dc,
401 			const struct dc_dcc_surface_param *input,
402 			struct dc_surface_dcc_cap *output);
403 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
404 };
405 
406 struct link_training_settings;
407 
408 union allow_lttpr_non_transparent_mode {
409 	struct {
410 		bool DP1_4A : 1;
411 		bool DP2_0 : 1;
412 	} bits;
413 	unsigned char raw;
414 };
415 
416 /* Structure to hold configuration flags set by dm at dc creation. */
417 struct dc_config {
418 	bool gpu_vm_support;
419 	bool disable_disp_pll_sharing;
420 	bool fbc_support;
421 	bool disable_fractional_pwm;
422 	bool allow_seamless_boot_optimization;
423 	bool seamless_boot_edp_requested;
424 	bool edp_not_connected;
425 	bool edp_no_power_sequencing;
426 	bool force_enum_edp;
427 	bool forced_clocks;
428 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
429 	bool multi_mon_pp_mclk_switch;
430 	bool disable_dmcu;
431 	bool enable_4to1MPC;
432 	bool enable_windowed_mpo_odm;
433 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
434 	uint32_t allow_edp_hotplug_detection;
435 	bool clamp_min_dcfclk;
436 	uint64_t vblank_alignment_dto_params;
437 	uint8_t  vblank_alignment_max_frame_time_diff;
438 	bool is_asymmetric_memory;
439 	bool is_single_rank_dimm;
440 	bool is_vmin_only_asic;
441 	bool use_spl;
442 	bool prefer_easf;
443 	bool use_pipe_ctx_sync_logic;
444 	bool ignore_dpref_ss;
445 	bool enable_mipi_converter_optimization;
446 	bool use_default_clock_table;
447 	bool force_bios_enable_lttpr;
448 	uint8_t force_bios_fixed_vs;
449 	int sdpif_request_limit_words_per_umc;
450 	bool dc_mode_clk_limit_support;
451 	bool EnableMinDispClkODM;
452 	bool enable_auto_dpm_test_logs;
453 	unsigned int disable_ips;
454 	unsigned int disable_ips_in_vpb;
455 	bool usb4_bw_alloc_support;
456 	bool allow_0_dtb_clk;
457 	bool use_assr_psp_message;
458 	bool support_edp0_on_dp1;
459 	unsigned int enable_fpo_flicker_detection;
460 };
461 
462 enum visual_confirm {
463 	VISUAL_CONFIRM_DISABLE = 0,
464 	VISUAL_CONFIRM_SURFACE = 1,
465 	VISUAL_CONFIRM_HDR = 2,
466 	VISUAL_CONFIRM_MPCTREE = 4,
467 	VISUAL_CONFIRM_PSR = 5,
468 	VISUAL_CONFIRM_SWAPCHAIN = 6,
469 	VISUAL_CONFIRM_FAMS = 7,
470 	VISUAL_CONFIRM_SWIZZLE = 9,
471 	VISUAL_CONFIRM_REPLAY = 12,
472 	VISUAL_CONFIRM_SUBVP = 14,
473 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
474 	VISUAL_CONFIRM_FAMS2 = 19,
475 };
476 
477 enum dc_psr_power_opts {
478 	psr_power_opt_invalid = 0x0,
479 	psr_power_opt_smu_opt_static_screen = 0x1,
480 	psr_power_opt_z10_static_screen = 0x10,
481 	psr_power_opt_ds_disable_allow = 0x100,
482 };
483 
484 enum dml_hostvm_override_opts {
485 	DML_HOSTVM_NO_OVERRIDE = 0x0,
486 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
487 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
488 };
489 
490 enum dc_replay_power_opts {
491 	replay_power_opt_invalid		= 0x0,
492 	replay_power_opt_smu_opt_static_screen	= 0x1,
493 	replay_power_opt_z10_static_screen	= 0x10,
494 };
495 
496 enum dcc_option {
497 	DCC_ENABLE = 0,
498 	DCC_DISABLE = 1,
499 	DCC_HALF_REQ_DISALBE = 2,
500 };
501 
502 enum in_game_fams_config {
503 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
504 	INGAME_FAMS_DISABLE, // disable in-game fams
505 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
506 };
507 
508 /**
509  * enum pipe_split_policy - Pipe split strategy supported by DCN
510  *
511  * This enum is used to define the pipe split policy supported by DCN. By
512  * default, DC favors MPC_SPLIT_DYNAMIC.
513  */
514 enum pipe_split_policy {
515 	/**
516 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
517 	 * pipe in order to bring the best trade-off between performance and
518 	 * power consumption. This is the recommended option.
519 	 */
520 	MPC_SPLIT_DYNAMIC = 0,
521 
522 	/**
523 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
524 	 * try any sort of split optimization.
525 	 */
526 	MPC_SPLIT_AVOID = 1,
527 
528 	/**
529 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
530 	 * optimize the pipe utilization when using a single display; if the
531 	 * user connects to a second display, DC will avoid pipe split.
532 	 */
533 	MPC_SPLIT_AVOID_MULT_DISP = 2,
534 };
535 
536 enum wm_report_mode {
537 	WM_REPORT_DEFAULT = 0,
538 	WM_REPORT_OVERRIDE = 1,
539 };
540 enum dtm_pstate{
541 	dtm_level_p0 = 0,/*highest voltage*/
542 	dtm_level_p1,
543 	dtm_level_p2,
544 	dtm_level_p3,
545 	dtm_level_p4,/*when active_display_count = 0*/
546 };
547 
548 enum dcn_pwr_state {
549 	DCN_PWR_STATE_UNKNOWN = -1,
550 	DCN_PWR_STATE_MISSION_MODE = 0,
551 	DCN_PWR_STATE_LOW_POWER = 3,
552 };
553 
554 enum dcn_zstate_support_state {
555 	DCN_ZSTATE_SUPPORT_UNKNOWN,
556 	DCN_ZSTATE_SUPPORT_ALLOW,
557 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
558 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
559 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
560 	DCN_ZSTATE_SUPPORT_DISALLOW,
561 };
562 
563 /*
564  * struct dc_clocks - DC pipe clocks
565  *
566  * For any clocks that may differ per pipe only the max is stored in this
567  * structure
568  */
569 struct dc_clocks {
570 	int dispclk_khz;
571 	int actual_dispclk_khz;
572 	int dppclk_khz;
573 	int actual_dppclk_khz;
574 	int disp_dpp_voltage_level_khz;
575 	int dcfclk_khz;
576 	int socclk_khz;
577 	int dcfclk_deep_sleep_khz;
578 	int fclk_khz;
579 	int phyclk_khz;
580 	int dramclk_khz;
581 	bool p_state_change_support;
582 	enum dcn_zstate_support_state zstate_support;
583 	bool dtbclk_en;
584 	int ref_dtbclk_khz;
585 	bool fclk_p_state_change_support;
586 	enum dcn_pwr_state pwr_state;
587 	/*
588 	 * Elements below are not compared for the purposes of
589 	 * optimization required
590 	 */
591 	bool prev_p_state_change_support;
592 	bool fclk_prev_p_state_change_support;
593 	int num_ways;
594 
595 	/*
596 	 * @fw_based_mclk_switching
597 	 *
598 	 * DC has a mechanism that leverage the variable refresh rate to switch
599 	 * memory clock in cases that we have a large latency to achieve the
600 	 * memory clock change and a short vblank window. DC has some
601 	 * requirements to enable this feature, and this field describes if the
602 	 * system support or not such a feature.
603 	 */
604 	bool fw_based_mclk_switching;
605 	bool fw_based_mclk_switching_shut_down;
606 	int prev_num_ways;
607 	enum dtm_pstate dtm_level;
608 	int max_supported_dppclk_khz;
609 	int max_supported_dispclk_khz;
610 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
611 	int bw_dispclk_khz;
612 };
613 
614 struct dc_bw_validation_profile {
615 	bool enable;
616 
617 	unsigned long long total_ticks;
618 	unsigned long long voltage_level_ticks;
619 	unsigned long long watermark_ticks;
620 	unsigned long long rq_dlg_ticks;
621 
622 	unsigned long long total_count;
623 	unsigned long long skip_fast_count;
624 	unsigned long long skip_pass_count;
625 	unsigned long long skip_fail_count;
626 };
627 
628 #define BW_VAL_TRACE_SETUP() \
629 		unsigned long long end_tick = 0; \
630 		unsigned long long voltage_level_tick = 0; \
631 		unsigned long long watermark_tick = 0; \
632 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
633 				dm_get_timestamp(dc->ctx) : 0
634 
635 #define BW_VAL_TRACE_COUNT() \
636 		if (dc->debug.bw_val_profile.enable) \
637 			dc->debug.bw_val_profile.total_count++
638 
639 #define BW_VAL_TRACE_SKIP(status) \
640 		if (dc->debug.bw_val_profile.enable) { \
641 			if (!voltage_level_tick) \
642 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
643 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
644 		}
645 
646 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
647 		if (dc->debug.bw_val_profile.enable) \
648 			voltage_level_tick = dm_get_timestamp(dc->ctx)
649 
650 #define BW_VAL_TRACE_END_WATERMARKS() \
651 		if (dc->debug.bw_val_profile.enable) \
652 			watermark_tick = dm_get_timestamp(dc->ctx)
653 
654 #define BW_VAL_TRACE_FINISH() \
655 		if (dc->debug.bw_val_profile.enable) { \
656 			end_tick = dm_get_timestamp(dc->ctx); \
657 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
658 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
659 			if (watermark_tick) { \
660 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
661 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
662 			} \
663 		}
664 
665 union mem_low_power_enable_options {
666 	struct {
667 		bool vga: 1;
668 		bool i2c: 1;
669 		bool dmcu: 1;
670 		bool dscl: 1;
671 		bool cm: 1;
672 		bool mpc: 1;
673 		bool optc: 1;
674 		bool vpg: 1;
675 		bool afmt: 1;
676 	} bits;
677 	uint32_t u32All;
678 };
679 
680 union root_clock_optimization_options {
681 	struct {
682 		bool dpp: 1;
683 		bool dsc: 1;
684 		bool hdmistream: 1;
685 		bool hdmichar: 1;
686 		bool dpstream: 1;
687 		bool symclk32_se: 1;
688 		bool symclk32_le: 1;
689 		bool symclk_fe: 1;
690 		bool physymclk: 1;
691 		bool dpiasymclk: 1;
692 		uint32_t reserved: 22;
693 	} bits;
694 	uint32_t u32All;
695 };
696 
697 union fine_grain_clock_gating_enable_options {
698 	struct {
699 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
700 		bool dchub : 1;	   /* Display controller hub */
701 		bool dchubbub : 1;
702 		bool dpp : 1;	   /* Display pipes and planes */
703 		bool opp : 1;	   /* Output pixel processing */
704 		bool optc : 1;	   /* Output pipe timing combiner */
705 		bool dio : 1;	   /* Display output */
706 		bool dwb : 1;	   /* Display writeback */
707 		bool mmhubbub : 1; /* Multimedia hub */
708 		bool dmu : 1;	   /* Display core management unit */
709 		bool az : 1;	   /* Azalia */
710 		bool dchvm : 1;
711 		bool dsc : 1;	   /* Display stream compression */
712 
713 		uint32_t reserved : 19;
714 	} bits;
715 	uint32_t u32All;
716 };
717 
718 enum pg_hw_pipe_resources {
719 	PG_HUBP = 0,
720 	PG_DPP,
721 	PG_DSC,
722 	PG_MPCC,
723 	PG_OPP,
724 	PG_OPTC,
725 	PG_DPSTREAM,
726 	PG_HDMISTREAM,
727 	PG_PHYSYMCLK,
728 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
729 };
730 
731 enum pg_hw_resources {
732 	PG_DCCG = 0,
733 	PG_DCIO,
734 	PG_DIO,
735 	PG_DCHUBBUB,
736 	PG_DCHVM,
737 	PG_DWB,
738 	PG_HPO,
739 	PG_HW_RESOURCES_NUM_ELEMENT
740 };
741 
742 struct pg_block_update {
743 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
744 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
745 };
746 
747 union dpia_debug_options {
748 	struct {
749 		uint32_t disable_dpia:1; /* bit 0 */
750 		uint32_t force_non_lttpr:1; /* bit 1 */
751 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
752 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
753 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
754 		uint32_t reserved:27;
755 	} bits;
756 	uint32_t raw;
757 };
758 
759 /* AUX wake work around options
760  * 0: enable/disable work around
761  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
762  * 15-2: reserved
763  * 31-16: timeout in ms
764  */
765 union aux_wake_wa_options {
766 	struct {
767 		uint32_t enable_wa : 1;
768 		uint32_t use_default_timeout : 1;
769 		uint32_t rsvd: 14;
770 		uint32_t timeout_ms : 16;
771 	} bits;
772 	uint32_t raw;
773 };
774 
775 struct dc_debug_data {
776 	uint32_t ltFailCount;
777 	uint32_t i2cErrorCount;
778 	uint32_t auxErrorCount;
779 };
780 
781 struct dc_phy_addr_space_config {
782 	struct {
783 		uint64_t start_addr;
784 		uint64_t end_addr;
785 		uint64_t fb_top;
786 		uint64_t fb_offset;
787 		uint64_t fb_base;
788 		uint64_t agp_top;
789 		uint64_t agp_bot;
790 		uint64_t agp_base;
791 	} system_aperture;
792 
793 	struct {
794 		uint64_t page_table_start_addr;
795 		uint64_t page_table_end_addr;
796 		uint64_t page_table_base_addr;
797 		bool base_addr_is_mc_addr;
798 	} gart_config;
799 
800 	bool valid;
801 	bool is_hvm_enabled;
802 	uint64_t page_table_default_page_addr;
803 };
804 
805 struct dc_virtual_addr_space_config {
806 	uint64_t	page_table_base_addr;
807 	uint64_t	page_table_start_addr;
808 	uint64_t	page_table_end_addr;
809 	uint32_t	page_table_block_size_in_bytes;
810 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
811 };
812 
813 struct dc_bounding_box_overrides {
814 	int sr_exit_time_ns;
815 	int sr_enter_plus_exit_time_ns;
816 	int sr_exit_z8_time_ns;
817 	int sr_enter_plus_exit_z8_time_ns;
818 	int urgent_latency_ns;
819 	int percent_of_ideal_drambw;
820 	int dram_clock_change_latency_ns;
821 	int dummy_clock_change_latency_ns;
822 	int fclk_clock_change_latency_ns;
823 	/* This forces a hard min on the DCFCLK we use
824 	 * for DML.  Unlike the debug option for forcing
825 	 * DCFCLK, this override affects watermark calculations
826 	 */
827 	int min_dcfclk_mhz;
828 };
829 
830 struct dc_state;
831 struct resource_pool;
832 struct dce_hwseq;
833 struct link_service;
834 
835 /*
836  * struct dc_debug_options - DC debug struct
837  *
838  * This struct provides a simple mechanism for developers to change some
839  * configurations, enable/disable features, and activate extra debug options.
840  * This can be very handy to narrow down whether some specific feature is
841  * causing an issue or not.
842  */
843 struct dc_debug_options {
844 	bool native422_support;
845 	bool disable_dsc;
846 	enum visual_confirm visual_confirm;
847 	int visual_confirm_rect_height;
848 
849 	bool sanity_checks;
850 	bool max_disp_clk;
851 	bool surface_trace;
852 	bool timing_trace;
853 	bool clock_trace;
854 	bool validation_trace;
855 	bool bandwidth_calcs_trace;
856 	int max_downscale_src_width;
857 
858 	/* stutter efficiency related */
859 	bool disable_stutter;
860 	bool use_max_lb;
861 	enum dcc_option disable_dcc;
862 
863 	/*
864 	 * @pipe_split_policy: Define which pipe split policy is used by the
865 	 * display core.
866 	 */
867 	enum pipe_split_policy pipe_split_policy;
868 	bool force_single_disp_pipe_split;
869 	bool voltage_align_fclk;
870 	bool disable_min_fclk;
871 
872 	bool disable_dfs_bypass;
873 	bool disable_dpp_power_gate;
874 	bool disable_hubp_power_gate;
875 	bool disable_dsc_power_gate;
876 	bool disable_optc_power_gate;
877 	bool disable_hpo_power_gate;
878 	int dsc_min_slice_height_override;
879 	int dsc_bpp_increment_div;
880 	bool disable_pplib_wm_range;
881 	enum wm_report_mode pplib_wm_report_mode;
882 	unsigned int min_disp_clk_khz;
883 	unsigned int min_dpp_clk_khz;
884 	unsigned int min_dram_clk_khz;
885 	int sr_exit_time_dpm0_ns;
886 	int sr_enter_plus_exit_time_dpm0_ns;
887 	int sr_exit_time_ns;
888 	int sr_enter_plus_exit_time_ns;
889 	int sr_exit_z8_time_ns;
890 	int sr_enter_plus_exit_z8_time_ns;
891 	int urgent_latency_ns;
892 	uint32_t underflow_assert_delay_us;
893 	int percent_of_ideal_drambw;
894 	int dram_clock_change_latency_ns;
895 	bool optimized_watermark;
896 	int always_scale;
897 	bool disable_pplib_clock_request;
898 	bool disable_clock_gate;
899 	bool disable_mem_low_power;
900 	bool pstate_enabled;
901 	bool disable_dmcu;
902 	bool force_abm_enable;
903 	bool disable_stereo_support;
904 	bool vsr_support;
905 	bool performance_trace;
906 	bool az_endpoint_mute_only;
907 	bool always_use_regamma;
908 	bool recovery_enabled;
909 	bool avoid_vbios_exec_table;
910 	bool scl_reset_length10;
911 	bool hdmi20_disable;
912 	bool skip_detection_link_training;
913 	uint32_t edid_read_retry_times;
914 	unsigned int force_odm_combine; //bit vector based on otg inst
915 	unsigned int seamless_boot_odm_combine;
916 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
917 	int minimum_z8_residency_time;
918 	int minimum_z10_residency_time;
919 	bool disable_z9_mpc;
920 	unsigned int force_fclk_khz;
921 	bool enable_tri_buf;
922 	bool dmub_offload_enabled;
923 	bool dmcub_emulation;
924 	bool disable_idle_power_optimizations;
925 	unsigned int mall_size_override;
926 	unsigned int mall_additional_timer_percent;
927 	bool mall_error_as_fatal;
928 	bool dmub_command_table; /* for testing only */
929 	struct dc_bw_validation_profile bw_val_profile;
930 	bool disable_fec;
931 	bool disable_48mhz_pwrdwn;
932 	/* This forces a hard min on the DCFCLK requested to SMU/PP
933 	 * watermarks are not affected.
934 	 */
935 	unsigned int force_min_dcfclk_mhz;
936 	int dwb_fi_phase;
937 	bool disable_timing_sync;
938 	bool cm_in_bypass;
939 	int force_clock_mode;/*every mode change.*/
940 
941 	bool disable_dram_clock_change_vactive_support;
942 	bool validate_dml_output;
943 	bool enable_dmcub_surface_flip;
944 	bool usbc_combo_phy_reset_wa;
945 	bool enable_dram_clock_change_one_display_vactive;
946 	/* TODO - remove once tested */
947 	bool legacy_dp2_lt;
948 	bool set_mst_en_for_sst;
949 	bool disable_uhbr;
950 	bool force_dp2_lt_fallback_method;
951 	bool ignore_cable_id;
952 	union mem_low_power_enable_options enable_mem_low_power;
953 	union root_clock_optimization_options root_clock_optimization;
954 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
955 	bool hpo_optimization;
956 	bool force_vblank_alignment;
957 
958 	/* Enable dmub aux for legacy ddc */
959 	bool enable_dmub_aux_for_legacy_ddc;
960 	bool disable_fams;
961 	enum in_game_fams_config disable_fams_gaming;
962 	/* FEC/PSR1 sequence enable delay in 100us */
963 	uint8_t fec_enable_delay_in100us;
964 	bool enable_driver_sequence_debug;
965 	enum det_size crb_alloc_policy;
966 	int crb_alloc_policy_min_disp_count;
967 	bool disable_z10;
968 	bool enable_z9_disable_interface;
969 	bool psr_skip_crtc_disable;
970 	union dpia_debug_options dpia_debug;
971 	bool disable_fixed_vs_aux_timeout_wa;
972 	uint32_t fixed_vs_aux_delay_config_wa;
973 	bool force_disable_subvp;
974 	bool force_subvp_mclk_switch;
975 	bool allow_sw_cursor_fallback;
976 	unsigned int force_subvp_num_ways;
977 	unsigned int force_mall_ss_num_ways;
978 	bool alloc_extra_way_for_cursor;
979 	uint32_t subvp_extra_lines;
980 	bool force_usr_allow;
981 	/* uses value at boot and disables switch */
982 	bool disable_dtb_ref_clk_switch;
983 	bool extended_blank_optimization;
984 	union aux_wake_wa_options aux_wake_wa;
985 	uint32_t mst_start_top_delay;
986 	uint8_t psr_power_use_phy_fsm;
987 	enum dml_hostvm_override_opts dml_hostvm_override;
988 	bool dml_disallow_alternate_prefetch_modes;
989 	bool use_legacy_soc_bb_mechanism;
990 	bool exit_idle_opt_for_cursor_updates;
991 	bool using_dml2;
992 	bool enable_single_display_2to1_odm_policy;
993 	bool enable_double_buffered_dsc_pg_support;
994 	bool enable_dp_dig_pixel_rate_div_policy;
995 	bool using_dml21;
996 	enum lttpr_mode lttpr_mode_override;
997 	unsigned int dsc_delay_factor_wa_x1000;
998 	unsigned int min_prefetch_in_strobe_ns;
999 	bool disable_unbounded_requesting;
1000 	bool dig_fifo_off_in_blank;
1001 	bool override_dispclk_programming;
1002 	bool otg_crc_db;
1003 	bool disallow_dispclk_dppclk_ds;
1004 	bool disable_fpo_optimizations;
1005 	bool support_eDP1_5;
1006 	uint32_t fpo_vactive_margin_us;
1007 	bool disable_fpo_vactive;
1008 	bool disable_boot_optimizations;
1009 	bool override_odm_optimization;
1010 	bool minimize_dispclk_using_odm;
1011 	bool disable_subvp_high_refresh;
1012 	bool disable_dp_plus_plus_wa;
1013 	uint32_t fpo_vactive_min_active_margin_us;
1014 	uint32_t fpo_vactive_max_blank_us;
1015 	bool enable_hpo_pg_support;
1016 	bool enable_legacy_fast_update;
1017 	bool disable_dc_mode_overwrite;
1018 	bool replay_skip_crtc_disabled;
1019 	bool ignore_pg;/*do nothing, let pmfw control it*/
1020 	bool psp_disabled_wa;
1021 	unsigned int ips2_eval_delay_us;
1022 	unsigned int ips2_entry_delay_us;
1023 	bool optimize_ips_handshake;
1024 	bool disable_dmub_reallow_idle;
1025 	bool disable_timeout;
1026 	bool disable_extblankadj;
1027 	bool enable_idle_reg_checks;
1028 	unsigned int static_screen_wait_frames;
1029 	uint32_t pwm_freq;
1030 	bool force_chroma_subsampling_1tap;
1031 	bool disable_422_left_edge_pixel;
1032 	bool dml21_force_pstate_method;
1033 	uint32_t dml21_force_pstate_method_value;
1034 	uint32_t dml21_disable_pstate_method_mask;
1035 	union dmub_fams2_global_feature_config fams2_config;
1036 	unsigned int force_cositing;
1037 };
1038 
1039 
1040 /* Generic structure that can be used to query properties of DC. More fields
1041  * can be added as required.
1042  */
1043 struct dc_current_properties {
1044 	unsigned int cursor_size_limit;
1045 };
1046 
1047 enum frame_buffer_mode {
1048 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1049 	FRAME_BUFFER_MODE_ZFB_ONLY,
1050 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1051 } ;
1052 
1053 struct dchub_init_data {
1054 	int64_t zfb_phys_addr_base;
1055 	int64_t zfb_mc_base_addr;
1056 	uint64_t zfb_size_in_byte;
1057 	enum frame_buffer_mode fb_mode;
1058 	bool dchub_initialzied;
1059 	bool dchub_info_valid;
1060 };
1061 
1062 struct dc_init_data {
1063 	struct hw_asic_id asic_id;
1064 	void *driver; /* ctx */
1065 	struct cgs_device *cgs_device;
1066 	struct dc_bounding_box_overrides bb_overrides;
1067 
1068 	int num_virtual_links;
1069 	/*
1070 	 * If 'vbios_override' not NULL, it will be called instead
1071 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1072 	 */
1073 	struct dc_bios *vbios_override;
1074 	enum dce_environment dce_environment;
1075 
1076 	struct dmub_offload_funcs *dmub_if;
1077 	struct dc_reg_helper_state *dmub_offload;
1078 
1079 	struct dc_config flags;
1080 	uint64_t log_mask;
1081 
1082 	struct dpcd_vendor_signature vendor_signature;
1083 	bool force_smu_not_present;
1084 	/*
1085 	 * IP offset for run time initializaion of register addresses
1086 	 *
1087 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1088 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1089 	 * before them.
1090 	 */
1091 	uint32_t *dcn_reg_offsets;
1092 	uint32_t *nbio_reg_offsets;
1093 	uint32_t *clk_reg_offsets;
1094 };
1095 
1096 struct dc_callback_init {
1097 	struct cp_psp cp_psp;
1098 };
1099 
1100 struct dc *dc_create(const struct dc_init_data *init_params);
1101 void dc_hardware_init(struct dc *dc);
1102 
1103 int dc_get_vmid_use_vector(struct dc *dc);
1104 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1105 /* Returns the number of vmids supported */
1106 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1107 void dc_init_callbacks(struct dc *dc,
1108 		const struct dc_callback_init *init_params);
1109 void dc_deinit_callbacks(struct dc *dc);
1110 void dc_destroy(struct dc **dc);
1111 
1112 /* Surface Interfaces */
1113 
1114 enum {
1115 	TRANSFER_FUNC_POINTS = 1025
1116 };
1117 
1118 struct dc_hdr_static_metadata {
1119 	/* display chromaticities and white point in units of 0.00001 */
1120 	unsigned int chromaticity_green_x;
1121 	unsigned int chromaticity_green_y;
1122 	unsigned int chromaticity_blue_x;
1123 	unsigned int chromaticity_blue_y;
1124 	unsigned int chromaticity_red_x;
1125 	unsigned int chromaticity_red_y;
1126 	unsigned int chromaticity_white_point_x;
1127 	unsigned int chromaticity_white_point_y;
1128 
1129 	uint32_t min_luminance;
1130 	uint32_t max_luminance;
1131 	uint32_t maximum_content_light_level;
1132 	uint32_t maximum_frame_average_light_level;
1133 };
1134 
1135 enum dc_transfer_func_type {
1136 	TF_TYPE_PREDEFINED,
1137 	TF_TYPE_DISTRIBUTED_POINTS,
1138 	TF_TYPE_BYPASS,
1139 	TF_TYPE_HWPWL
1140 };
1141 
1142 struct dc_transfer_func_distributed_points {
1143 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1144 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1145 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1146 
1147 	uint16_t end_exponent;
1148 	uint16_t x_point_at_y1_red;
1149 	uint16_t x_point_at_y1_green;
1150 	uint16_t x_point_at_y1_blue;
1151 };
1152 
1153 enum dc_transfer_func_predefined {
1154 	TRANSFER_FUNCTION_SRGB,
1155 	TRANSFER_FUNCTION_BT709,
1156 	TRANSFER_FUNCTION_PQ,
1157 	TRANSFER_FUNCTION_LINEAR,
1158 	TRANSFER_FUNCTION_UNITY,
1159 	TRANSFER_FUNCTION_HLG,
1160 	TRANSFER_FUNCTION_HLG12,
1161 	TRANSFER_FUNCTION_GAMMA22,
1162 	TRANSFER_FUNCTION_GAMMA24,
1163 	TRANSFER_FUNCTION_GAMMA26
1164 };
1165 
1166 
1167 struct dc_transfer_func {
1168 	struct kref refcount;
1169 	enum dc_transfer_func_type type;
1170 	enum dc_transfer_func_predefined tf;
1171 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1172 	uint32_t sdr_ref_white_level;
1173 	union {
1174 		struct pwl_params pwl;
1175 		struct dc_transfer_func_distributed_points tf_pts;
1176 	};
1177 };
1178 
1179 
1180 union dc_3dlut_state {
1181 	struct {
1182 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1183 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1184 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1185 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1186 		uint32_t mpc_rmu1_mux:4;
1187 		uint32_t mpc_rmu2_mux:4;
1188 		uint32_t reserved:15;
1189 	} bits;
1190 	uint32_t raw;
1191 };
1192 
1193 
1194 struct dc_3dlut {
1195 	struct kref refcount;
1196 	struct tetrahedral_params lut_3d;
1197 	struct fixed31_32 hdr_multiplier;
1198 	union dc_3dlut_state state;
1199 };
1200 /*
1201  * This structure is filled in by dc_surface_get_status and contains
1202  * the last requested address and the currently active address so the called
1203  * can determine if there are any outstanding flips
1204  */
1205 struct dc_plane_status {
1206 	struct dc_plane_address requested_address;
1207 	struct dc_plane_address current_address;
1208 	bool is_flip_pending;
1209 	bool is_right_eye;
1210 };
1211 
1212 union surface_update_flags {
1213 
1214 	struct {
1215 		uint32_t addr_update:1;
1216 		/* Medium updates */
1217 		uint32_t dcc_change:1;
1218 		uint32_t color_space_change:1;
1219 		uint32_t horizontal_mirror_change:1;
1220 		uint32_t per_pixel_alpha_change:1;
1221 		uint32_t global_alpha_change:1;
1222 		uint32_t hdr_mult:1;
1223 		uint32_t rotation_change:1;
1224 		uint32_t swizzle_change:1;
1225 		uint32_t scaling_change:1;
1226 		uint32_t clip_size_change: 1;
1227 		uint32_t position_change:1;
1228 		uint32_t in_transfer_func_change:1;
1229 		uint32_t input_csc_change:1;
1230 		uint32_t coeff_reduction_change:1;
1231 		uint32_t output_tf_change:1;
1232 		uint32_t pixel_format_change:1;
1233 		uint32_t plane_size_change:1;
1234 		uint32_t gamut_remap_change:1;
1235 
1236 		/* Full updates */
1237 		uint32_t new_plane:1;
1238 		uint32_t bpp_change:1;
1239 		uint32_t gamma_change:1;
1240 		uint32_t bandwidth_change:1;
1241 		uint32_t clock_change:1;
1242 		uint32_t stereo_format_change:1;
1243 		uint32_t lut_3d:1;
1244 		uint32_t tmz_changed:1;
1245 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1246 		uint32_t full_update:1;
1247 	} bits;
1248 
1249 	uint32_t raw;
1250 };
1251 
1252 #define DC_REMOVE_PLANE_POINTERS 1
1253 
1254 struct dc_plane_state {
1255 	struct dc_plane_address address;
1256 	struct dc_plane_flip_time time;
1257 	bool triplebuffer_flips;
1258 	struct scaling_taps scaling_quality;
1259 	struct rect src_rect;
1260 	struct rect dst_rect;
1261 	struct rect clip_rect;
1262 
1263 	struct plane_size plane_size;
1264 	union dc_tiling_info tiling_info;
1265 
1266 	struct dc_plane_dcc_param dcc;
1267 
1268 	struct dc_gamma gamma_correction;
1269 	struct dc_transfer_func in_transfer_func;
1270 	struct dc_bias_and_scale *bias_and_scale;
1271 	struct dc_csc_transform input_csc_color_matrix;
1272 	struct fixed31_32 coeff_reduction_factor;
1273 	struct fixed31_32 hdr_mult;
1274 	struct colorspace_transform gamut_remap_matrix;
1275 
1276 	// TODO: No longer used, remove
1277 	struct dc_hdr_static_metadata hdr_static_ctx;
1278 
1279 	enum dc_color_space color_space;
1280 
1281 	struct dc_3dlut lut3d_func;
1282 	struct dc_transfer_func in_shaper_func;
1283 	struct dc_transfer_func blend_tf;
1284 
1285 	struct dc_transfer_func *gamcor_tf;
1286 	enum surface_pixel_format format;
1287 	enum dc_rotation_angle rotation;
1288 	enum plane_stereo_format stereo_format;
1289 
1290 	bool is_tiling_rotated;
1291 	bool per_pixel_alpha;
1292 	bool pre_multiplied_alpha;
1293 	bool global_alpha;
1294 	int  global_alpha_value;
1295 	bool visible;
1296 	bool flip_immediate;
1297 	bool horizontal_mirror;
1298 	int layer_index;
1299 
1300 	union surface_update_flags update_flags;
1301 	bool flip_int_enabled;
1302 	bool skip_manual_trigger;
1303 
1304 	/* private to DC core */
1305 	struct dc_plane_status status;
1306 	struct dc_context *ctx;
1307 
1308 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1309 	bool force_full_update;
1310 
1311 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1312 
1313 	/* private to dc_surface.c */
1314 	enum dc_irq_source irq_source;
1315 	struct kref refcount;
1316 	struct tg_color visual_confirm_color;
1317 
1318 	bool is_statically_allocated;
1319 	enum chroma_cositing cositing;
1320 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1321 	bool mcm_lut1d_enable;
1322 	struct dc_cm2_func_luts mcm_luts;
1323 	bool lut_bank_a;
1324 	enum mpcc_movable_cm_location mcm_location;
1325 	struct dc_csc_transform cursor_csc_color_matrix;
1326 	bool adaptive_sharpness_en;
1327 	unsigned int sharpnessX1000;
1328 	enum linear_light_scaling linear_light_scaling;
1329 };
1330 
1331 struct dc_plane_info {
1332 	struct plane_size plane_size;
1333 	union dc_tiling_info tiling_info;
1334 	struct dc_plane_dcc_param dcc;
1335 	enum surface_pixel_format format;
1336 	enum dc_rotation_angle rotation;
1337 	enum plane_stereo_format stereo_format;
1338 	enum dc_color_space color_space;
1339 	bool horizontal_mirror;
1340 	bool visible;
1341 	bool per_pixel_alpha;
1342 	bool pre_multiplied_alpha;
1343 	bool global_alpha;
1344 	int  global_alpha_value;
1345 	bool input_csc_enabled;
1346 	int layer_index;
1347 	bool front_buffer_rendering_active;
1348 	enum chroma_cositing cositing;
1349 };
1350 
1351 #include "dc_stream.h"
1352 
1353 struct dc_scratch_space {
1354 	/* used to temporarily backup plane states of a stream during
1355 	 * dc update. The reason is that plane states are overwritten
1356 	 * with surface updates in dc update. Once they are overwritten
1357 	 * current state is no longer valid. We want to temporarily
1358 	 * store current value in plane states so we can still recover
1359 	 * a valid current state during dc update.
1360 	 */
1361 	struct dc_plane_state plane_states[MAX_SURFACE_NUM];
1362 
1363 	struct dc_stream_state stream_state;
1364 };
1365 
1366 struct dc {
1367 	struct dc_debug_options debug;
1368 	struct dc_versions versions;
1369 	struct dc_caps caps;
1370 	struct dc_cap_funcs cap_funcs;
1371 	struct dc_config config;
1372 	struct dc_bounding_box_overrides bb_overrides;
1373 	struct dc_bug_wa work_arounds;
1374 	struct dc_context *ctx;
1375 	struct dc_phy_addr_space_config vm_pa_config;
1376 
1377 	uint8_t link_count;
1378 	struct dc_link *links[MAX_LINKS];
1379 	struct link_service *link_srv;
1380 
1381 	struct dc_state *current_state;
1382 	struct resource_pool *res_pool;
1383 
1384 	struct clk_mgr *clk_mgr;
1385 
1386 	/* Display Engine Clock levels */
1387 	struct dm_pp_clock_levels sclk_lvls;
1388 
1389 	/* Inputs into BW and WM calculations. */
1390 	struct bw_calcs_dceip *bw_dceip;
1391 	struct bw_calcs_vbios *bw_vbios;
1392 	struct dcn_soc_bounding_box *dcn_soc;
1393 	struct dcn_ip_params *dcn_ip;
1394 	struct display_mode_lib dml;
1395 
1396 	/* HW functions */
1397 	struct hw_sequencer_funcs hwss;
1398 	struct dce_hwseq *hwseq;
1399 
1400 	/* Require to optimize clocks and bandwidth for added/removed planes */
1401 	bool optimized_required;
1402 	bool wm_optimized_required;
1403 	bool idle_optimizations_allowed;
1404 	bool enable_c20_dtm_b0;
1405 
1406 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1407 
1408 	/* FBC compressor */
1409 	struct compressor *fbc_compressor;
1410 
1411 	struct dc_debug_data debug_data;
1412 	struct dpcd_vendor_signature vendor_signature;
1413 
1414 	const char *build_id;
1415 	struct vm_helper *vm_helper;
1416 
1417 	uint32_t *dcn_reg_offsets;
1418 	uint32_t *nbio_reg_offsets;
1419 	uint32_t *clk_reg_offsets;
1420 
1421 	/* Scratch memory */
1422 	struct {
1423 		struct {
1424 			/*
1425 			 * For matching clock_limits table in driver with table
1426 			 * from PMFW.
1427 			 */
1428 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1429 		} update_bw_bounding_box;
1430 		struct dc_scratch_space current_state;
1431 		struct dc_scratch_space new_state;
1432 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1433 	} scratch;
1434 
1435 	struct dml2_configuration_options dml2_options;
1436 	enum dc_acpi_cm_power_state power_state;
1437 
1438 };
1439 
1440 struct dc_scaling_info {
1441 	struct rect src_rect;
1442 	struct rect dst_rect;
1443 	struct rect clip_rect;
1444 	struct scaling_taps scaling_quality;
1445 };
1446 
1447 struct dc_fast_update {
1448 	const struct dc_flip_addrs *flip_addr;
1449 	const struct dc_gamma *gamma;
1450 	const struct colorspace_transform *gamut_remap_matrix;
1451 	const struct dc_csc_transform *input_csc_color_matrix;
1452 	const struct fixed31_32 *coeff_reduction_factor;
1453 	struct dc_transfer_func *out_transfer_func;
1454 	struct dc_csc_transform *output_csc_transform;
1455 	const struct dc_csc_transform *cursor_csc_color_matrix;
1456 };
1457 
1458 struct dc_surface_update {
1459 	struct dc_plane_state *surface;
1460 
1461 	/* isr safe update parameters.  null means no updates */
1462 	const struct dc_flip_addrs *flip_addr;
1463 	const struct dc_plane_info *plane_info;
1464 	const struct dc_scaling_info *scaling_info;
1465 	struct fixed31_32 hdr_mult;
1466 	/* following updates require alloc/sleep/spin that is not isr safe,
1467 	 * null means no updates
1468 	 */
1469 	const struct dc_gamma *gamma;
1470 	const struct dc_transfer_func *in_transfer_func;
1471 
1472 	const struct dc_csc_transform *input_csc_color_matrix;
1473 	const struct fixed31_32 *coeff_reduction_factor;
1474 	const struct dc_transfer_func *func_shaper;
1475 	const struct dc_3dlut *lut3d_func;
1476 	const struct dc_transfer_func *blend_tf;
1477 	const struct colorspace_transform *gamut_remap_matrix;
1478 	/*
1479 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1480 	 *
1481 	 * change cm2_params.component_settings: Full update
1482 	 * change cm2_params.cm2_luts: Fast update
1483 	 */
1484 	struct dc_cm2_parameters *cm2_params;
1485 	const struct dc_csc_transform *cursor_csc_color_matrix;
1486 };
1487 
1488 /*
1489  * Create a new surface with default parameters;
1490  */
1491 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1492 void dc_gamma_release(struct dc_gamma **dc_gamma);
1493 struct dc_gamma *dc_create_gamma(void);
1494 
1495 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1496 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1497 struct dc_transfer_func *dc_create_transfer_func(void);
1498 
1499 struct dc_3dlut *dc_create_3dlut_func(void);
1500 void dc_3dlut_func_release(struct dc_3dlut *lut);
1501 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1502 
1503 void dc_post_update_surfaces_to_stream(
1504 		struct dc *dc);
1505 
1506 #include "dc_stream.h"
1507 
1508 /**
1509  * struct dc_validation_set - Struct to store surface/stream associations for validation
1510  */
1511 struct dc_validation_set {
1512 	/**
1513 	 * @stream: Stream state properties
1514 	 */
1515 	struct dc_stream_state *stream;
1516 
1517 	/**
1518 	 * @plane_states: Surface state
1519 	 */
1520 	struct dc_plane_state *plane_states[MAX_SURFACES];
1521 
1522 	/**
1523 	 * @plane_count: Total of active planes
1524 	 */
1525 	uint8_t plane_count;
1526 };
1527 
1528 bool dc_validate_boot_timing(const struct dc *dc,
1529 				const struct dc_sink *sink,
1530 				struct dc_crtc_timing *crtc_timing);
1531 
1532 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1533 
1534 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);
1535 
1536 enum dc_status dc_validate_with_context(struct dc *dc,
1537 					const struct dc_validation_set set[],
1538 					int set_count,
1539 					struct dc_state *context,
1540 					bool fast_validate);
1541 
1542 bool dc_set_generic_gpio_for_stereo(bool enable,
1543 		struct gpio_service *gpio_service);
1544 
1545 /*
1546  * fast_validate: we return after determining if we can support the new state,
1547  * but before we populate the programming info
1548  */
1549 enum dc_status dc_validate_global_state(
1550 		struct dc *dc,
1551 		struct dc_state *new_ctx,
1552 		bool fast_validate);
1553 
1554 bool dc_acquire_release_mpc_3dlut(
1555 		struct dc *dc, bool acquire,
1556 		struct dc_stream_state *stream,
1557 		struct dc_3dlut **lut,
1558 		struct dc_transfer_func **shaper);
1559 
1560 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1561 void get_audio_check(struct audio_info *aud_modes,
1562 	struct audio_check *aud_chk);
1563 /*
1564  * Set up streams and links associated to drive sinks
1565  * The streams parameter is an absolute set of all active streams.
1566  *
1567  * After this call:
1568  *   Phy, Encoder, Timing Generator are programmed and enabled.
1569  *   New streams are enabled with blank stream; no memory read.
1570  */
1571 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1572 
1573 
1574 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1575 		struct dc_stream_state *stream,
1576 		int mpcc_inst);
1577 
1578 
1579 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1580 
1581 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1582 bool dc_get_disable_128b_132b_stream_overhead(void);
1583 
1584 /* The function returns minimum bandwidth required to drive a given timing
1585  * return - minimum required timing bandwidth in kbps.
1586  */
1587 uint32_t dc_bandwidth_in_kbps_from_timing(
1588 		const struct dc_crtc_timing *timing,
1589 		const enum dc_link_encoding_format link_encoding);
1590 
1591 /* Link Interfaces */
1592 /*
1593  * A link contains one or more sinks and their connected status.
1594  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1595  */
1596 struct dc_link {
1597 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1598 	unsigned int sink_count;
1599 	struct dc_sink *local_sink;
1600 	unsigned int link_index;
1601 	enum dc_connection_type type;
1602 	enum signal_type connector_signal;
1603 	enum dc_irq_source irq_source_hpd;
1604 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1605 
1606 	bool is_hpd_filter_disabled;
1607 	bool dp_ss_off;
1608 
1609 	/**
1610 	 * @link_state_valid:
1611 	 *
1612 	 * If there is no link and local sink, this variable should be set to
1613 	 * false. Otherwise, it should be set to true; usually, the function
1614 	 * core_link_enable_stream sets this field to true.
1615 	 */
1616 	bool link_state_valid;
1617 	bool aux_access_disabled;
1618 	bool sync_lt_in_progress;
1619 	bool skip_stream_reenable;
1620 	bool is_internal_display;
1621 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1622 	bool is_dig_mapping_flexible;
1623 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1624 	bool is_hpd_pending; /* Indicates a new received hpd */
1625 
1626 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1627 	 * for every link training. This is incompatible with DP LL compliance automation,
1628 	 * which expects the same link settings to be used every retry on a link loss.
1629 	 * This flag is used to skip the fallback when link loss occurs during automation.
1630 	 */
1631 	bool skip_fallback_on_link_loss;
1632 
1633 	bool edp_sink_present;
1634 
1635 	struct dp_trace dp_trace;
1636 
1637 	/* caps is the same as reported_link_cap. link_traing use
1638 	 * reported_link_cap. Will clean up.  TODO
1639 	 */
1640 	struct dc_link_settings reported_link_cap;
1641 	struct dc_link_settings verified_link_cap;
1642 	struct dc_link_settings cur_link_settings;
1643 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1644 	struct dc_link_settings preferred_link_setting;
1645 	/* preferred_training_settings are override values that
1646 	 * come from DM. DM is responsible for the memory
1647 	 * management of the override pointers.
1648 	 */
1649 	struct dc_link_training_overrides preferred_training_settings;
1650 	struct dp_audio_test_data audio_test_data;
1651 
1652 	uint8_t ddc_hw_inst;
1653 
1654 	uint8_t hpd_src;
1655 
1656 	uint8_t link_enc_hw_inst;
1657 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1658 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1659 	 * object creation.
1660 	 */
1661 	enum engine_id eng_id;
1662 	enum engine_id dpia_preferred_eng_id;
1663 
1664 	bool test_pattern_enabled;
1665 	/* Pending/Current test pattern are only used to perform and track
1666 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1667 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1668 	 * to perform specific lane adjust overrides before setting certain
1669 	 * PHY test patterns. In cases when lane adjust and set test pattern
1670 	 * calls are not performed atomically (i.e. performing link training),
1671 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1672 	 * and current_test_pattern will contain required context for any future
1673 	 * set pattern/set lane adjust to transition between override state(s).
1674 	 * */
1675 	enum dp_test_pattern current_test_pattern;
1676 	enum dp_test_pattern pending_test_pattern;
1677 
1678 	union compliance_test_state compliance_test_state;
1679 
1680 	void *priv;
1681 
1682 	struct ddc_service *ddc;
1683 
1684 	enum dp_panel_mode panel_mode;
1685 	bool aux_mode;
1686 
1687 	/* Private to DC core */
1688 
1689 	const struct dc *dc;
1690 
1691 	struct dc_context *ctx;
1692 
1693 	struct panel_cntl *panel_cntl;
1694 	struct link_encoder *link_enc;
1695 	struct graphics_object_id link_id;
1696 	/* Endpoint type distinguishes display endpoints which do not have entries
1697 	 * in the BIOS connector table from those that do. Helps when tracking link
1698 	 * encoder to display endpoint assignments.
1699 	 */
1700 	enum display_endpoint_type ep_type;
1701 	union ddi_channel_mapping ddi_channel_mapping;
1702 	struct connector_device_tag_info device_tag;
1703 	struct dpcd_caps dpcd_caps;
1704 	uint32_t dongle_max_pix_clk;
1705 	unsigned short chip_caps;
1706 	unsigned int dpcd_sink_count;
1707 	struct hdcp_caps hdcp_caps;
1708 	enum edp_revision edp_revision;
1709 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1710 
1711 	struct psr_settings psr_settings;
1712 	struct replay_settings replay_settings;
1713 
1714 	/* Drive settings read from integrated info table */
1715 	struct dc_lane_settings bios_forced_drive_settings;
1716 
1717 	/* Vendor specific LTTPR workaround variables */
1718 	uint8_t vendor_specific_lttpr_link_rate_wa;
1719 	bool apply_vendor_specific_lttpr_link_rate_wa;
1720 
1721 	/* MST record stream using this link */
1722 	struct link_flags {
1723 		bool dp_keep_receiver_powered;
1724 		bool dp_skip_DID2;
1725 		bool dp_skip_reset_segment;
1726 		bool dp_skip_fs_144hz;
1727 		bool dp_mot_reset_segment;
1728 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1729 		bool dpia_mst_dsc_always_on;
1730 		/* Forced DPIA into TBT3 compatibility mode. */
1731 		bool dpia_forced_tbt3_mode;
1732 		bool dongle_mode_timing_override;
1733 		bool blank_stream_on_ocs_change;
1734 		bool read_dpcd204h_on_irq_hpd;
1735 	} wa_flags;
1736 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1737 
1738 	struct dc_link_status link_status;
1739 	struct dprx_states dprx_states;
1740 
1741 	struct gpio *hpd_gpio;
1742 	enum dc_link_fec_state fec_state;
1743 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1744 
1745 	struct dc_panel_config panel_config;
1746 	struct phy_state phy_state;
1747 	// BW ALLOCATON USB4 ONLY
1748 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1749 	bool skip_implict_edp_power_control;
1750 };
1751 
1752 /* Return an enumerated dc_link.
1753  * dc_link order is constant and determined at
1754  * boot time.  They cannot be created or destroyed.
1755  * Use dc_get_caps() to get number of links.
1756  */
1757 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1758 
1759 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1760 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1761 		const struct dc_link *link,
1762 		unsigned int *inst_out);
1763 
1764 /* Return an array of link pointers to edp links. */
1765 void dc_get_edp_links(const struct dc *dc,
1766 		struct dc_link **edp_links,
1767 		int *edp_num);
1768 
1769 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1770 				 bool powerOn);
1771 
1772 /* The function initiates detection handshake over the given link. It first
1773  * determines if there are display connections over the link. If so it initiates
1774  * detection protocols supported by the connected receiver device. The function
1775  * contains protocol specific handshake sequences which are sometimes mandatory
1776  * to establish a proper connection between TX and RX. So it is always
1777  * recommended to call this function as the first link operation upon HPD event
1778  * or power up event. Upon completion, the function will update link structure
1779  * in place based on latest RX capabilities. The function may also cause dpms
1780  * to be reset to off for all currently enabled streams to the link. It is DM's
1781  * responsibility to serialize detection and DPMS updates.
1782  *
1783  * @reason - Indicate which event triggers this detection. dc may customize
1784  * detection flow depending on the triggering events.
1785  * return false - if detection is not fully completed. This could happen when
1786  * there is an unrecoverable error during detection or detection is partially
1787  * completed (detection has been delegated to dm mst manager ie.
1788  * link->connection_type == dc_connection_mst_branch when returning false).
1789  * return true - detection is completed, link has been fully updated with latest
1790  * detection result.
1791  */
1792 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1793 
1794 struct dc_sink_init_data;
1795 
1796 /* When link connection type is dc_connection_mst_branch, remote sink can be
1797  * added to the link. The interface creates a remote sink and associates it with
1798  * current link. The sink will be retained by link until remove remote sink is
1799  * called.
1800  *
1801  * @dc_link - link the remote sink will be added to.
1802  * @edid - byte array of EDID raw data.
1803  * @len - size of the edid in byte
1804  * @init_data -
1805  */
1806 struct dc_sink *dc_link_add_remote_sink(
1807 		struct dc_link *dc_link,
1808 		const uint8_t *edid,
1809 		int len,
1810 		struct dc_sink_init_data *init_data);
1811 
1812 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1813  * @link - link the sink should be removed from
1814  * @sink - sink to be removed.
1815  */
1816 void dc_link_remove_remote_sink(
1817 	struct dc_link *link,
1818 	struct dc_sink *sink);
1819 
1820 /* Enable HPD interrupt handler for a given link */
1821 void dc_link_enable_hpd(const struct dc_link *link);
1822 
1823 /* Disable HPD interrupt handler for a given link */
1824 void dc_link_disable_hpd(const struct dc_link *link);
1825 
1826 /* determine if there is a sink connected to the link
1827  *
1828  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1829  * return - false if an unexpected error occurs, true otherwise.
1830  *
1831  * NOTE: This function doesn't detect downstream sink connections i.e
1832  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1833  * return dc_connection_single if the branch device is connected despite of
1834  * downstream sink's connection status.
1835  */
1836 bool dc_link_detect_connection_type(struct dc_link *link,
1837 		enum dc_connection_type *type);
1838 
1839 /* query current hpd pin value
1840  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1841  *
1842  */
1843 bool dc_link_get_hpd_state(struct dc_link *link);
1844 
1845 /* Getter for cached link status from given link */
1846 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1847 
1848 /* enable/disable hardware HPD filter.
1849  *
1850  * @link - The link the HPD pin is associated with.
1851  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1852  * handler once after no HPD change has been detected within dc default HPD
1853  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1854  * pulses within default HPD interval, no HPD event will be received until HPD
1855  * toggles have stopped. Then HPD event will be queued to irq handler once after
1856  * dc default HPD filtering interval since last HPD event.
1857  *
1858  * @enable = false - disable hardware HPD filter. HPD event will be queued
1859  * immediately to irq handler after no HPD change has been detected within
1860  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1861  */
1862 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1863 
1864 /* submit i2c read/write payloads through ddc channel
1865  * @link_index - index to a link with ddc in i2c mode
1866  * @cmd - i2c command structure
1867  * return - true if success, false otherwise.
1868  */
1869 bool dc_submit_i2c(
1870 		struct dc *dc,
1871 		uint32_t link_index,
1872 		struct i2c_command *cmd);
1873 
1874 /* submit i2c read/write payloads through oem channel
1875  * @link_index - index to a link with ddc in i2c mode
1876  * @cmd - i2c command structure
1877  * return - true if success, false otherwise.
1878  */
1879 bool dc_submit_i2c_oem(
1880 		struct dc *dc,
1881 		struct i2c_command *cmd);
1882 
1883 enum aux_return_code_type;
1884 /* Attempt to transfer the given aux payload. This function does not perform
1885  * retries or handle error states. The reply is returned in the payload->reply
1886  * and the result through operation_result. Returns the number of bytes
1887  * transferred,or -1 on a failure.
1888  */
1889 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1890 		struct aux_payload *payload,
1891 		enum aux_return_code_type *operation_result);
1892 
1893 bool dc_is_oem_i2c_device_present(
1894 	struct dc *dc,
1895 	size_t slave_address
1896 );
1897 
1898 /* return true if the connected receiver supports the hdcp version */
1899 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
1900 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
1901 
1902 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
1903  *
1904  * TODO - When defer_handling is true the function will have a different purpose.
1905  * It no longer does complete hpd rx irq handling. We should create a separate
1906  * interface specifically for this case.
1907  *
1908  * Return:
1909  * true - Downstream port status changed. DM should call DC to do the
1910  * detection.
1911  * false - no change in Downstream port status. No further action required
1912  * from DM.
1913  */
1914 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
1915 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
1916 		bool defer_handling, bool *has_left_work);
1917 /* handle DP specs define test automation sequence*/
1918 void dc_link_dp_handle_automated_test(struct dc_link *link);
1919 
1920 /* handle DP Link loss sequence and try to recover RX link loss with best
1921  * effort
1922  */
1923 void dc_link_dp_handle_link_loss(struct dc_link *link);
1924 
1925 /* Determine if hpd rx irq should be handled or ignored
1926  * return true - hpd rx irq should be handled.
1927  * return false - it is safe to ignore hpd rx irq event
1928  */
1929 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
1930 
1931 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
1932  * @link - link the hpd irq data associated with
1933  * @hpd_irq_dpcd_data - input hpd irq data
1934  * return - true if hpd irq data indicates a link lost
1935  */
1936 bool dc_link_check_link_loss_status(struct dc_link *link,
1937 		union hpd_irq_data *hpd_irq_dpcd_data);
1938 
1939 /* Read hpd rx irq data from a given link
1940  * @link - link where the hpd irq data should be read from
1941  * @irq_data - output hpd irq data
1942  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
1943  * read has failed.
1944  */
1945 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
1946 	struct dc_link *link,
1947 	union hpd_irq_data *irq_data);
1948 
1949 /* The function clears recorded DP RX states in the link. DM should call this
1950  * function when it is resuming from S3 power state to previously connected links.
1951  *
1952  * TODO - in the future we should consider to expand link resume interface to
1953  * support clearing previous rx states. So we don't have to rely on dm to call
1954  * this interface explicitly.
1955  */
1956 void dc_link_clear_dprx_states(struct dc_link *link);
1957 
1958 /* Destruct the mst topology of the link and reset the allocated payload table
1959  *
1960  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
1961  * still wants to reset MST topology on an unplug event */
1962 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
1963 
1964 /* The function calculates effective DP link bandwidth when a given link is
1965  * using the given link settings.
1966  *
1967  * return - total effective link bandwidth in kbps.
1968  */
1969 uint32_t dc_link_bandwidth_kbps(
1970 	const struct dc_link *link,
1971 	const struct dc_link_settings *link_setting);
1972 
1973 /* The function takes a snapshot of current link resource allocation state
1974  * @dc: pointer to dc of the dm calling this
1975  * @map: a dc link resource snapshot defined internally to dc.
1976  *
1977  * DM needs to capture a snapshot of current link resource allocation mapping
1978  * and store it in its persistent storage.
1979  *
1980  * Some of the link resource is using first come first serve policy.
1981  * The allocation mapping depends on original hotplug order. This information
1982  * is lost after driver is loaded next time. The snapshot is used in order to
1983  * restore link resource to its previous state so user will get consistent
1984  * link capability allocation across reboot.
1985  *
1986  */
1987 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
1988 
1989 /* This function restores link resource allocation state from a snapshot
1990  * @dc: pointer to dc of the dm calling this
1991  * @map: a dc link resource snapshot defined internally to dc.
1992  *
1993  * DM needs to call this function after initial link detection on boot and
1994  * before first commit streams to restore link resource allocation state
1995  * from previous boot session.
1996  *
1997  * Some of the link resource is using first come first serve policy.
1998  * The allocation mapping depends on original hotplug order. This information
1999  * is lost after driver is loaded next time. The snapshot is used in order to
2000  * restore link resource to its previous state so user will get consistent
2001  * link capability allocation across reboot.
2002  *
2003  */
2004 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2005 
2006 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2007  * interface i.e stream_update->dsc_config
2008  */
2009 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2010 
2011 /* translate a raw link rate data to bandwidth in kbps */
2012 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2013 
2014 /* determine the optimal bandwidth given link and required bw.
2015  * @link - current detected link
2016  * @req_bw - requested bandwidth in kbps
2017  * @link_settings - returned most optimal link settings that can fit the
2018  * requested bandwidth
2019  * return - false if link can't support requested bandwidth, true if link
2020  * settings is found.
2021  */
2022 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2023 		struct dc_link_settings *link_settings,
2024 		uint32_t req_bw);
2025 
2026 /* return the max dp link settings can be driven by the link without considering
2027  * connected RX device and its capability
2028  */
2029 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2030 		struct dc_link_settings *max_link_enc_cap);
2031 
2032 /* determine when the link is driving MST mode, what DP link channel coding
2033  * format will be used. The decision will remain unchanged until next HPD event.
2034  *
2035  * @link -  a link with DP RX connection
2036  * return - if stream is committed to this link with MST signal type, type of
2037  * channel coding format dc will choose.
2038  */
2039 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2040 		const struct dc_link *link);
2041 
2042 /* get max dp link settings the link can enable with all things considered. (i.e
2043  * TX/RX/Cable capabilities and dp override policies.
2044  *
2045  * @link - a link with DP RX connection
2046  * return - max dp link settings the link can enable.
2047  *
2048  */
2049 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2050 
2051 /* Get the highest encoding format that the link supports; highest meaning the
2052  * encoding format which supports the maximum bandwidth.
2053  *
2054  * @link - a link with DP RX connection
2055  * return - highest encoding format link supports.
2056  */
2057 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2058 
2059 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2060  * to a link with dp connector signal type.
2061  * @link - a link with dp connector signal type
2062  * return - true if connected, false otherwise
2063  */
2064 bool dc_link_is_dp_sink_present(struct dc_link *link);
2065 
2066 /* Force DP lane settings update to main-link video signal and notify the change
2067  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2068  * tuning purpose. The interface assumes link has already been enabled with DP
2069  * signal.
2070  *
2071  * @lt_settings - a container structure with desired hw_lane_settings
2072  */
2073 void dc_link_set_drive_settings(struct dc *dc,
2074 				struct link_training_settings *lt_settings,
2075 				struct dc_link *link);
2076 
2077 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2078  * test or debugging purpose. The test pattern will remain until next un-plug.
2079  *
2080  * @link - active link with DP signal output enabled.
2081  * @test_pattern - desired test pattern to output.
2082  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2083  * @test_pattern_color_space - for video test pattern choose a desired color
2084  * space.
2085  * @p_link_settings - For PHY pattern choose a desired link settings
2086  * @p_custom_pattern - some test pattern will require a custom input to
2087  * customize some pattern details. Otherwise keep it to NULL.
2088  * @cust_pattern_size - size of the custom pattern input.
2089  *
2090  */
2091 bool dc_link_dp_set_test_pattern(
2092 	struct dc_link *link,
2093 	enum dp_test_pattern test_pattern,
2094 	enum dp_test_pattern_color_space test_pattern_color_space,
2095 	const struct link_training_settings *p_link_settings,
2096 	const unsigned char *p_custom_pattern,
2097 	unsigned int cust_pattern_size);
2098 
2099 /* Force DP link settings to always use a specific value until reboot to a
2100  * specific link. If link has already been enabled, the interface will also
2101  * switch to desired link settings immediately. This is a debug interface to
2102  * generic dp issue trouble shooting.
2103  */
2104 void dc_link_set_preferred_link_settings(struct dc *dc,
2105 		struct dc_link_settings *link_setting,
2106 		struct dc_link *link);
2107 
2108 /* Force DP link to customize a specific link training behavior by overriding to
2109  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2110  * display specific link training issues or apply some display specific
2111  * workaround in link training.
2112  *
2113  * @link_settings - if not NULL, force preferred link settings to the link.
2114  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2115  * will apply this particular override in future link training. If NULL is
2116  * passed in, dc resets previous overrides.
2117  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2118  * training settings.
2119  */
2120 void dc_link_set_preferred_training_settings(struct dc *dc,
2121 		struct dc_link_settings *link_setting,
2122 		struct dc_link_training_overrides *lt_overrides,
2123 		struct dc_link *link,
2124 		bool skip_immediate_retrain);
2125 
2126 /* return - true if FEC is supported with connected DP RX, false otherwise */
2127 bool dc_link_is_fec_supported(const struct dc_link *link);
2128 
2129 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2130  * link enablement.
2131  * return - true if FEC should be enabled, false otherwise.
2132  */
2133 bool dc_link_should_enable_fec(const struct dc_link *link);
2134 
2135 /* determine lttpr mode the current link should be enabled with a specific link
2136  * settings.
2137  */
2138 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2139 		struct dc_link_settings *link_setting);
2140 
2141 /* Force DP RX to update its power state.
2142  * NOTE: this interface doesn't update dp main-link. Calling this function will
2143  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2144  * RX power state back upon finish DM specific execution requiring DP RX in a
2145  * specific power state.
2146  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2147  * state.
2148  */
2149 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2150 
2151 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2152  * current value read from extended receiver cap from 02200h - 0220Fh.
2153  * Some DP RX has problems of providing accurate DP receiver caps from extended
2154  * field, this interface is a workaround to revert link back to use base caps.
2155  */
2156 void dc_link_overwrite_extended_receiver_cap(
2157 		struct dc_link *link);
2158 
2159 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2160 		bool wait_for_hpd);
2161 
2162 /* Set backlight level of an embedded panel (eDP, LVDS).
2163  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2164  * and 16 bit fractional, where 1.0 is max backlight value.
2165  */
2166 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2167 		uint32_t backlight_pwm_u16_16,
2168 		uint32_t frame_ramp);
2169 
2170 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2171 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2172 		bool isHDR,
2173 		uint32_t backlight_millinits,
2174 		uint32_t transition_time_in_ms);
2175 
2176 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2177 		uint32_t *backlight_millinits,
2178 		uint32_t *backlight_millinits_peak);
2179 
2180 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2181 
2182 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2183 
2184 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2185 		bool wait, bool force_static, const unsigned int *power_opts);
2186 
2187 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2188 
2189 bool dc_link_setup_psr(struct dc_link *dc_link,
2190 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2191 		struct psr_context *psr_context);
2192 
2193 /*
2194  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2195  *
2196  * @link: pointer to the dc_link struct instance
2197  * @enable: enable(active) or disable(inactive) replay
2198  * @wait: state transition need to wait the active set completed.
2199  * @force_static: force disable(inactive) the replay
2200  * @power_opts: set power optimazation parameters to DMUB.
2201  *
2202  * return: allow Replay active will return true, else will return false.
2203  */
2204 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2205 		bool wait, bool force_static, const unsigned int *power_opts);
2206 
2207 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2208 
2209 /* On eDP links this function call will stall until T12 has elapsed.
2210  * If the panel is not in power off state, this function will return
2211  * immediately.
2212  */
2213 bool dc_link_wait_for_t12(struct dc_link *link);
2214 
2215 /* Determine if dp trace has been initialized to reflect upto date result *
2216  * return - true if trace is initialized and has valid data. False dp trace
2217  * doesn't have valid result.
2218  */
2219 bool dc_dp_trace_is_initialized(struct dc_link *link);
2220 
2221 /* Query a dp trace flag to indicate if the current dp trace data has been
2222  * logged before
2223  */
2224 bool dc_dp_trace_is_logged(struct dc_link *link,
2225 		bool in_detection);
2226 
2227 /* Set dp trace flag to indicate whether DM has already logged the current dp
2228  * trace data. DM can set is_logged to true upon logging and check
2229  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2230  */
2231 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2232 		bool in_detection,
2233 		bool is_logged);
2234 
2235 /* Obtain driver time stamp for last dp link training end. The time stamp is
2236  * formatted based on dm_get_timestamp DM function.
2237  * @in_detection - true to get link training end time stamp of last link
2238  * training in detection sequence. false to get link training end time stamp
2239  * of last link training in commit (dpms) sequence
2240  */
2241 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2242 		bool in_detection);
2243 
2244 /* Get how many link training attempts dc has done with latest sequence.
2245  * @in_detection - true to get link training count of last link
2246  * training in detection sequence. false to get link training count of last link
2247  * training in commit (dpms) sequence
2248  */
2249 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2250 		bool in_detection);
2251 
2252 /* Get how many link loss has happened since last link training attempts */
2253 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2254 
2255 /*
2256  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2257  */
2258 /*
2259  * Send a request from DP-Tx requesting to allocate BW remotely after
2260  * allocating it locally. This will get processed by CM and a CB function
2261  * will be called.
2262  *
2263  * @link: pointer to the dc_link struct instance
2264  * @req_bw: The requested bw in Kbyte to allocated
2265  *
2266  * return: none
2267  */
2268 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2269 
2270 /*
2271  * Handle function for when the status of the Request above is complete.
2272  * We will find out the result of allocating on CM and update structs.
2273  *
2274  * @link: pointer to the dc_link struct instance
2275  * @bw: Allocated or Estimated BW depending on the result
2276  * @result: Response type
2277  *
2278  * return: none
2279  */
2280 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link,
2281 		uint8_t bw, uint8_t result);
2282 
2283 /*
2284  * Handle the USB4 BW Allocation related functionality here:
2285  * Plug => Try to allocate max bw from timing parameters supported by the sink
2286  * Unplug => de-allocate bw
2287  *
2288  * @link: pointer to the dc_link struct instance
2289  * @peak_bw: Peak bw used by the link/sink
2290  *
2291  * return: allocated bw else return 0
2292  */
2293 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2294 		struct dc_link *link, int peak_bw);
2295 
2296 /*
2297  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2298  * available BW for each host router
2299  *
2300  * @dc: pointer to dc struct
2301  * @stream: pointer to all possible streams
2302  * @count: number of valid DPIA streams
2303  *
2304  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2305  */
2306 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2307 		const unsigned int count);
2308 
2309 /* Sink Interfaces - A sink corresponds to a display output device */
2310 
2311 struct dc_container_id {
2312 	// 128bit GUID in binary form
2313 	unsigned char  guid[16];
2314 	// 8 byte port ID -> ELD.PortID
2315 	unsigned int   portId[2];
2316 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2317 	unsigned short manufacturerName;
2318 	// 2 byte product code -> ELD.ProductCode
2319 	unsigned short productCode;
2320 };
2321 
2322 
2323 struct dc_sink_dsc_caps {
2324 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2325 	// 'false' if they are sink's DSC caps
2326 	bool is_virtual_dpcd_dsc;
2327 	// 'true' if MST topology supports DSC passthrough for sink
2328 	// 'false' if MST topology does not support DSC passthrough
2329 	bool is_dsc_passthrough_supported;
2330 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2331 };
2332 
2333 struct dc_sink_fec_caps {
2334 	bool is_rx_fec_supported;
2335 	bool is_topology_fec_supported;
2336 };
2337 
2338 struct scdc_caps {
2339 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2340 	union hdmi_scdc_device_id_data device_id;
2341 };
2342 
2343 /*
2344  * The sink structure contains EDID and other display device properties
2345  */
2346 struct dc_sink {
2347 	enum signal_type sink_signal;
2348 	struct dc_edid dc_edid; /* raw edid */
2349 	struct dc_edid_caps edid_caps; /* parse display caps */
2350 	struct dc_container_id *dc_container_id;
2351 	uint32_t dongle_max_pix_clk;
2352 	void *priv;
2353 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2354 	bool converter_disable_audio;
2355 
2356 	struct scdc_caps scdc_caps;
2357 	struct dc_sink_dsc_caps dsc_caps;
2358 	struct dc_sink_fec_caps fec_caps;
2359 
2360 	bool is_vsc_sdp_colorimetry_supported;
2361 
2362 	/* private to DC core */
2363 	struct dc_link *link;
2364 	struct dc_context *ctx;
2365 
2366 	uint32_t sink_id;
2367 
2368 	/* private to dc_sink.c */
2369 	// refcount must be the last member in dc_sink, since we want the
2370 	// sink structure to be logically cloneable up to (but not including)
2371 	// refcount
2372 	struct kref refcount;
2373 };
2374 
2375 void dc_sink_retain(struct dc_sink *sink);
2376 void dc_sink_release(struct dc_sink *sink);
2377 
2378 struct dc_sink_init_data {
2379 	enum signal_type sink_signal;
2380 	struct dc_link *link;
2381 	uint32_t dongle_max_pix_clk;
2382 	bool converter_disable_audio;
2383 };
2384 
2385 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2386 
2387 /* Newer interfaces  */
2388 struct dc_cursor {
2389 	struct dc_plane_address address;
2390 	struct dc_cursor_attributes attributes;
2391 };
2392 
2393 
2394 /* Interrupt interfaces */
2395 enum dc_irq_source dc_interrupt_to_irq_source(
2396 		struct dc *dc,
2397 		uint32_t src_id,
2398 		uint32_t ext_id);
2399 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2400 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2401 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2402 		struct dc *dc, uint32_t link_index);
2403 
2404 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2405 
2406 /* Power Interfaces */
2407 
2408 void dc_set_power_state(
2409 		struct dc *dc,
2410 		enum dc_acpi_cm_power_state power_state);
2411 void dc_resume(struct dc *dc);
2412 
2413 void dc_power_down_on_boot(struct dc *dc);
2414 
2415 /*
2416  * HDCP Interfaces
2417  */
2418 enum hdcp_message_status dc_process_hdcp_msg(
2419 		enum signal_type signal,
2420 		struct dc_link *link,
2421 		struct hdcp_protection_message *message_info);
2422 bool dc_is_dmcu_initialized(struct dc *dc);
2423 
2424 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2425 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2426 
2427 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2428 		unsigned int pitch,
2429 		unsigned int height,
2430 		enum surface_pixel_format format,
2431 		struct dc_cursor_attributes *cursor_attr);
2432 
2433 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2434 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2435 
2436 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2437 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2438 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2439 
2440 /* set min and max memory clock to lowest and highest DPM level, respectively */
2441 void dc_unlock_memory_clock_frequency(struct dc *dc);
2442 
2443 /* set min memory clock to the min required for current mode, max to maxDPM */
2444 void dc_lock_memory_clock_frequency(struct dc *dc);
2445 
2446 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2447 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2448 
2449 /* cleanup on driver unload */
2450 void dc_hardware_release(struct dc *dc);
2451 
2452 /* disables fw based mclk switch */
2453 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2454 
2455 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2456 
2457 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2458 
2459 void dc_z10_restore(const struct dc *dc);
2460 void dc_z10_save_init(struct dc *dc);
2461 
2462 bool dc_is_dmub_outbox_supported(struct dc *dc);
2463 bool dc_enable_dmub_notifications(struct dc *dc);
2464 
2465 bool dc_abm_save_restore(
2466 		struct dc *dc,
2467 		struct dc_stream_state *stream,
2468 		struct abm_save_restore *pData);
2469 
2470 void dc_enable_dmub_outbox(struct dc *dc);
2471 
2472 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2473 				uint32_t link_index,
2474 				struct aux_payload *payload);
2475 
2476 /* Get dc link index from dpia port index */
2477 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2478 				uint8_t dpia_port_index);
2479 
2480 bool dc_process_dmub_set_config_async(struct dc *dc,
2481 				uint32_t link_index,
2482 				struct set_config_cmd_payload *payload,
2483 				struct dmub_notification *notify);
2484 
2485 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2486 				uint32_t link_index,
2487 				uint8_t mst_alloc_slots,
2488 				uint8_t *mst_slots_in_use);
2489 
2490 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2491 				uint32_t hpd_int_enable);
2492 
2493 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2494 
2495 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2496 
2497 struct dc_power_profile {
2498 	int power_level; /* Lower is better */
2499 };
2500 
2501 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2502 
2503 /* DSC Interfaces */
2504 #include "dc_dsc.h"
2505 
2506 /* Disable acc mode Interfaces */
2507 void dc_disable_accelerated_mode(struct dc *dc);
2508 
2509 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2510 		       struct dc_stream_state *new_stream);
2511 
2512 #endif /* DC_INTERFACE_H_ */
2513