1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "spl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.290" 59 60 #define MAX_SURFACES 3 61 #define MAX_PLANES 6 62 #define MAX_STREAMS 6 63 #define MIN_VIEWPORT_SIZE 12 64 #define MAX_NUM_EDP 2 65 #define MAX_HOST_ROUTERS_NUM 2 66 67 /* Display Core Interfaces */ 68 struct dc_versions { 69 const char *dc_ver; 70 struct dmcu_version dmcu_version; 71 }; 72 73 enum dp_protocol_version { 74 DP_VERSION_1_4 = 0, 75 DP_VERSION_2_1, 76 DP_VERSION_UNKNOWN, 77 }; 78 79 enum dc_plane_type { 80 DC_PLANE_TYPE_INVALID, 81 DC_PLANE_TYPE_DCE_RGB, 82 DC_PLANE_TYPE_DCE_UNDERLAY, 83 DC_PLANE_TYPE_DCN_UNIVERSAL, 84 }; 85 86 // Sizes defined as multiples of 64KB 87 enum det_size { 88 DET_SIZE_DEFAULT = 0, 89 DET_SIZE_192KB = 3, 90 DET_SIZE_256KB = 4, 91 DET_SIZE_320KB = 5, 92 DET_SIZE_384KB = 6 93 }; 94 95 96 struct dc_plane_cap { 97 enum dc_plane_type type; 98 uint32_t per_pixel_alpha : 1; 99 struct { 100 uint32_t argb8888 : 1; 101 uint32_t nv12 : 1; 102 uint32_t fp16 : 1; 103 uint32_t p010 : 1; 104 uint32_t ayuv : 1; 105 } pixel_format_support; 106 // max upscaling factor x1000 107 // upscaling factors are always >= 1 108 // for example, 1080p -> 8K is 4.0, or 4000 raw value 109 struct { 110 uint32_t argb8888; 111 uint32_t nv12; 112 uint32_t fp16; 113 } max_upscale_factor; 114 // max downscale factor x1000 115 // downscale factors are always <= 1 116 // for example, 8K -> 1080p is 0.25, or 250 raw value 117 struct { 118 uint32_t argb8888; 119 uint32_t nv12; 120 uint32_t fp16; 121 } max_downscale_factor; 122 // minimal width/height 123 uint32_t min_width; 124 uint32_t min_height; 125 }; 126 127 /** 128 * DOC: color-management-caps 129 * 130 * **Color management caps (DPP and MPC)** 131 * 132 * Modules/color calculates various color operations which are translated to 133 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 134 * DCN1, every new generation comes with fairly major differences in color 135 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 136 * decide mapping to HW block based on logical capabilities. 137 */ 138 139 /** 140 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 141 * @srgb: RGB color space transfer func 142 * @bt2020: BT.2020 transfer func 143 * @gamma2_2: standard gamma 144 * @pq: perceptual quantizer transfer function 145 * @hlg: hybrid log–gamma transfer function 146 */ 147 struct rom_curve_caps { 148 uint16_t srgb : 1; 149 uint16_t bt2020 : 1; 150 uint16_t gamma2_2 : 1; 151 uint16_t pq : 1; 152 uint16_t hlg : 1; 153 }; 154 155 /** 156 * struct dpp_color_caps - color pipeline capabilities for display pipe and 157 * plane blocks 158 * 159 * @dcn_arch: all DCE generations treated the same 160 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 161 * just plain 256-entry lookup 162 * @icsc: input color space conversion 163 * @dgam_ram: programmable degamma LUT 164 * @post_csc: post color space conversion, before gamut remap 165 * @gamma_corr: degamma correction 166 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 167 * with MPC by setting mpc:shared_3d_lut flag 168 * @ogam_ram: programmable out/blend gamma LUT 169 * @ocsc: output color space conversion 170 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 171 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 172 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 173 * 174 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 175 */ 176 struct dpp_color_caps { 177 uint16_t dcn_arch : 1; 178 uint16_t input_lut_shared : 1; 179 uint16_t icsc : 1; 180 uint16_t dgam_ram : 1; 181 uint16_t post_csc : 1; 182 uint16_t gamma_corr : 1; 183 uint16_t hw_3d_lut : 1; 184 uint16_t ogam_ram : 1; 185 uint16_t ocsc : 1; 186 uint16_t dgam_rom_for_yuv : 1; 187 struct rom_curve_caps dgam_rom_caps; 188 struct rom_curve_caps ogam_rom_caps; 189 }; 190 191 /** 192 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 193 * plane combined blocks 194 * 195 * @gamut_remap: color transformation matrix 196 * @ogam_ram: programmable out gamma LUT 197 * @ocsc: output color space conversion matrix 198 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 199 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 200 * instance 201 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 202 */ 203 struct mpc_color_caps { 204 uint16_t gamut_remap : 1; 205 uint16_t ogam_ram : 1; 206 uint16_t ocsc : 1; 207 uint16_t num_3dluts : 3; 208 uint16_t shared_3d_lut:1; 209 struct rom_curve_caps ogam_rom_caps; 210 }; 211 212 /** 213 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 214 * @dpp: color pipes caps for DPP 215 * @mpc: color pipes caps for MPC 216 */ 217 struct dc_color_caps { 218 struct dpp_color_caps dpp; 219 struct mpc_color_caps mpc; 220 }; 221 222 struct dc_dmub_caps { 223 bool psr; 224 bool mclk_sw; 225 bool subvp_psr; 226 bool gecc_enable; 227 uint8_t fams_ver; 228 }; 229 230 struct dc_caps { 231 uint32_t max_streams; 232 uint32_t max_links; 233 uint32_t max_audios; 234 uint32_t max_slave_planes; 235 uint32_t max_slave_yuv_planes; 236 uint32_t max_slave_rgb_planes; 237 uint32_t max_planes; 238 uint32_t max_downscale_ratio; 239 uint32_t i2c_speed_in_khz; 240 uint32_t i2c_speed_in_khz_hdcp; 241 uint32_t dmdata_alloc_size; 242 unsigned int max_cursor_size; 243 unsigned int max_video_width; 244 /* 245 * max video plane width that can be safely assumed to be always 246 * supported by single DPP pipe. 247 */ 248 unsigned int max_optimizable_video_width; 249 unsigned int min_horizontal_blanking_period; 250 int linear_pitch_alignment; 251 bool dcc_const_color; 252 bool dynamic_audio; 253 bool is_apu; 254 bool dual_link_dvi; 255 bool post_blend_color_processing; 256 bool force_dp_tps4_for_cp2520; 257 bool disable_dp_clk_share; 258 bool psp_setup_panel_mode; 259 bool extended_aux_timeout_support; 260 bool dmcub_support; 261 bool zstate_support; 262 bool ips_support; 263 uint32_t num_of_internal_disp; 264 uint32_t max_dwb_htap; 265 uint32_t max_dwb_vtap; 266 enum dp_protocol_version max_dp_protocol_version; 267 bool spdif_aud; 268 unsigned int mall_size_per_mem_channel; 269 unsigned int mall_size_total; 270 unsigned int cursor_cache_size; 271 struct dc_plane_cap planes[MAX_PLANES]; 272 struct dc_color_caps color; 273 struct dc_dmub_caps dmub_caps; 274 bool dp_hpo; 275 bool dp_hdmi21_pcon_support; 276 bool edp_dsc_support; 277 bool vbios_lttpr_aware; 278 bool vbios_lttpr_enable; 279 uint32_t max_otg_num; 280 uint32_t max_cab_allocation_bytes; 281 uint32_t cache_line_size; 282 uint32_t cache_num_ways; 283 uint16_t subvp_fw_processing_delay_us; 284 uint8_t subvp_drr_max_vblank_margin_us; 285 uint16_t subvp_prefetch_end_to_mall_start_us; 286 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 287 uint16_t subvp_pstate_allow_width_us; 288 uint16_t subvp_vertical_int_margin_us; 289 bool seamless_odm; 290 uint32_t max_v_total; 291 uint32_t max_disp_clock_khz_at_vmin; 292 uint8_t subvp_drr_vblank_start_margin_us; 293 bool cursor_not_scaled; 294 bool dcmode_power_limits_present; 295 bool sequential_ono; 296 }; 297 298 struct dc_bug_wa { 299 bool no_connect_phy_config; 300 bool dedcn20_305_wa; 301 bool skip_clock_update; 302 bool lt_early_cr_pattern; 303 struct { 304 uint8_t uclk : 1; 305 uint8_t fclk : 1; 306 uint8_t dcfclk : 1; 307 uint8_t dcfclk_ds: 1; 308 } clock_update_disable_mask; 309 bool skip_psr_ips_crtc_disable; 310 //Customer Specific WAs 311 uint32_t force_backlight_start_level; 312 }; 313 struct dc_dcc_surface_param { 314 struct dc_size surface_size; 315 enum surface_pixel_format format; 316 unsigned int plane0_pitch; 317 struct dc_size plane1_size; 318 unsigned int plane1_pitch; 319 union { 320 enum swizzle_mode_values swizzle_mode; 321 enum swizzle_mode_addr3_values swizzle_mode_addr3; 322 }; 323 enum dc_scan_direction scan; 324 }; 325 326 struct dc_dcc_setting { 327 unsigned int max_compressed_blk_size; 328 unsigned int max_uncompressed_blk_size; 329 bool independent_64b_blks; 330 //These bitfields to be used starting with DCN 3.0 331 struct { 332 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 333 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 334 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 335 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 336 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 337 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 338 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 339 } dcc_controls; 340 }; 341 342 struct dc_surface_dcc_cap { 343 union { 344 struct { 345 struct dc_dcc_setting rgb; 346 } grph; 347 348 struct { 349 struct dc_dcc_setting luma; 350 struct dc_dcc_setting chroma; 351 } video; 352 }; 353 354 bool capable; 355 bool const_color_support; 356 }; 357 358 struct dc_static_screen_params { 359 struct { 360 bool force_trigger; 361 bool cursor_update; 362 bool surface_update; 363 bool overlay_update; 364 } triggers; 365 unsigned int num_frames; 366 }; 367 368 369 /* Surface update type is used by dc_update_surfaces_and_stream 370 * The update type is determined at the very beginning of the function based 371 * on parameters passed in and decides how much programming (or updating) is 372 * going to be done during the call. 373 * 374 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 375 * logical calculations or hardware register programming. This update MUST be 376 * ISR safe on windows. Currently fast update will only be used to flip surface 377 * address. 378 * 379 * UPDATE_TYPE_MED is used for slower updates which require significant hw 380 * re-programming however do not affect bandwidth consumption or clock 381 * requirements. At present, this is the level at which front end updates 382 * that do not require us to run bw_calcs happen. These are in/out transfer func 383 * updates, viewport offset changes, recout size changes and pixel depth changes. 384 * This update can be done at ISR, but we want to minimize how often this happens. 385 * 386 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 387 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 388 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 389 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 390 * a full update. This cannot be done at ISR level and should be a rare event. 391 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 392 * underscan we don't expect to see this call at all. 393 */ 394 395 enum surface_update_type { 396 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 397 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 398 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 399 }; 400 401 /* Forward declaration*/ 402 struct dc; 403 struct dc_plane_state; 404 struct dc_state; 405 406 struct dc_cap_funcs { 407 bool (*get_dcc_compression_cap)(const struct dc *dc, 408 const struct dc_dcc_surface_param *input, 409 struct dc_surface_dcc_cap *output); 410 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 411 }; 412 413 struct link_training_settings; 414 415 union allow_lttpr_non_transparent_mode { 416 struct { 417 bool DP1_4A : 1; 418 bool DP2_0 : 1; 419 } bits; 420 unsigned char raw; 421 }; 422 423 /* Structure to hold configuration flags set by dm at dc creation. */ 424 struct dc_config { 425 bool gpu_vm_support; 426 bool disable_disp_pll_sharing; 427 bool fbc_support; 428 bool disable_fractional_pwm; 429 bool allow_seamless_boot_optimization; 430 bool seamless_boot_edp_requested; 431 bool edp_not_connected; 432 bool edp_no_power_sequencing; 433 bool force_enum_edp; 434 bool forced_clocks; 435 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 436 bool multi_mon_pp_mclk_switch; 437 bool disable_dmcu; 438 bool enable_4to1MPC; 439 bool enable_windowed_mpo_odm; 440 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 441 uint32_t allow_edp_hotplug_detection; 442 bool clamp_min_dcfclk; 443 uint64_t vblank_alignment_dto_params; 444 uint8_t vblank_alignment_max_frame_time_diff; 445 bool is_asymmetric_memory; 446 bool is_single_rank_dimm; 447 bool is_vmin_only_asic; 448 bool use_spl; 449 bool prefer_easf; 450 bool use_pipe_ctx_sync_logic; 451 bool ignore_dpref_ss; 452 bool enable_mipi_converter_optimization; 453 bool use_default_clock_table; 454 bool force_bios_enable_lttpr; 455 uint8_t force_bios_fixed_vs; 456 int sdpif_request_limit_words_per_umc; 457 bool dc_mode_clk_limit_support; 458 bool EnableMinDispClkODM; 459 bool enable_auto_dpm_test_logs; 460 unsigned int disable_ips; 461 unsigned int disable_ips_in_vpb; 462 bool usb4_bw_alloc_support; 463 bool allow_0_dtb_clk; 464 bool use_assr_psp_message; 465 bool support_edp0_on_dp1; 466 unsigned int enable_fpo_flicker_detection; 467 }; 468 469 enum visual_confirm { 470 VISUAL_CONFIRM_DISABLE = 0, 471 VISUAL_CONFIRM_SURFACE = 1, 472 VISUAL_CONFIRM_HDR = 2, 473 VISUAL_CONFIRM_MPCTREE = 4, 474 VISUAL_CONFIRM_PSR = 5, 475 VISUAL_CONFIRM_SWAPCHAIN = 6, 476 VISUAL_CONFIRM_FAMS = 7, 477 VISUAL_CONFIRM_SWIZZLE = 9, 478 VISUAL_CONFIRM_REPLAY = 12, 479 VISUAL_CONFIRM_SUBVP = 14, 480 VISUAL_CONFIRM_MCLK_SWITCH = 16, 481 VISUAL_CONFIRM_FAMS2 = 19, 482 VISUAL_CONFIRM_HW_CURSOR = 20, 483 }; 484 485 enum dc_psr_power_opts { 486 psr_power_opt_invalid = 0x0, 487 psr_power_opt_smu_opt_static_screen = 0x1, 488 psr_power_opt_z10_static_screen = 0x10, 489 psr_power_opt_ds_disable_allow = 0x100, 490 }; 491 492 enum dml_hostvm_override_opts { 493 DML_HOSTVM_NO_OVERRIDE = 0x0, 494 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 495 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 496 }; 497 498 enum dc_replay_power_opts { 499 replay_power_opt_invalid = 0x0, 500 replay_power_opt_smu_opt_static_screen = 0x1, 501 replay_power_opt_z10_static_screen = 0x10, 502 }; 503 504 enum dcc_option { 505 DCC_ENABLE = 0, 506 DCC_DISABLE = 1, 507 DCC_HALF_REQ_DISALBE = 2, 508 }; 509 510 enum in_game_fams_config { 511 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 512 INGAME_FAMS_DISABLE, // disable in-game fams 513 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 514 }; 515 516 /** 517 * enum pipe_split_policy - Pipe split strategy supported by DCN 518 * 519 * This enum is used to define the pipe split policy supported by DCN. By 520 * default, DC favors MPC_SPLIT_DYNAMIC. 521 */ 522 enum pipe_split_policy { 523 /** 524 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 525 * pipe in order to bring the best trade-off between performance and 526 * power consumption. This is the recommended option. 527 */ 528 MPC_SPLIT_DYNAMIC = 0, 529 530 /** 531 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 532 * try any sort of split optimization. 533 */ 534 MPC_SPLIT_AVOID = 1, 535 536 /** 537 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 538 * optimize the pipe utilization when using a single display; if the 539 * user connects to a second display, DC will avoid pipe split. 540 */ 541 MPC_SPLIT_AVOID_MULT_DISP = 2, 542 }; 543 544 enum wm_report_mode { 545 WM_REPORT_DEFAULT = 0, 546 WM_REPORT_OVERRIDE = 1, 547 }; 548 enum dtm_pstate{ 549 dtm_level_p0 = 0,/*highest voltage*/ 550 dtm_level_p1, 551 dtm_level_p2, 552 dtm_level_p3, 553 dtm_level_p4,/*when active_display_count = 0*/ 554 }; 555 556 enum dcn_pwr_state { 557 DCN_PWR_STATE_UNKNOWN = -1, 558 DCN_PWR_STATE_MISSION_MODE = 0, 559 DCN_PWR_STATE_LOW_POWER = 3, 560 }; 561 562 enum dcn_zstate_support_state { 563 DCN_ZSTATE_SUPPORT_UNKNOWN, 564 DCN_ZSTATE_SUPPORT_ALLOW, 565 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 566 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 567 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 568 DCN_ZSTATE_SUPPORT_DISALLOW, 569 }; 570 571 /* 572 * struct dc_clocks - DC pipe clocks 573 * 574 * For any clocks that may differ per pipe only the max is stored in this 575 * structure 576 */ 577 struct dc_clocks { 578 int dispclk_khz; 579 int actual_dispclk_khz; 580 int dppclk_khz; 581 int actual_dppclk_khz; 582 int disp_dpp_voltage_level_khz; 583 int dcfclk_khz; 584 int socclk_khz; 585 int dcfclk_deep_sleep_khz; 586 int fclk_khz; 587 int phyclk_khz; 588 int dramclk_khz; 589 bool p_state_change_support; 590 enum dcn_zstate_support_state zstate_support; 591 bool dtbclk_en; 592 int ref_dtbclk_khz; 593 bool fclk_p_state_change_support; 594 enum dcn_pwr_state pwr_state; 595 /* 596 * Elements below are not compared for the purposes of 597 * optimization required 598 */ 599 bool prev_p_state_change_support; 600 bool fclk_prev_p_state_change_support; 601 int num_ways; 602 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 603 604 /* 605 * @fw_based_mclk_switching 606 * 607 * DC has a mechanism that leverage the variable refresh rate to switch 608 * memory clock in cases that we have a large latency to achieve the 609 * memory clock change and a short vblank window. DC has some 610 * requirements to enable this feature, and this field describes if the 611 * system support or not such a feature. 612 */ 613 bool fw_based_mclk_switching; 614 bool fw_based_mclk_switching_shut_down; 615 int prev_num_ways; 616 enum dtm_pstate dtm_level; 617 int max_supported_dppclk_khz; 618 int max_supported_dispclk_khz; 619 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 620 int bw_dispclk_khz; 621 int idle_dramclk_khz; 622 int idle_fclk_khz; 623 }; 624 625 struct dc_bw_validation_profile { 626 bool enable; 627 628 unsigned long long total_ticks; 629 unsigned long long voltage_level_ticks; 630 unsigned long long watermark_ticks; 631 unsigned long long rq_dlg_ticks; 632 633 unsigned long long total_count; 634 unsigned long long skip_fast_count; 635 unsigned long long skip_pass_count; 636 unsigned long long skip_fail_count; 637 }; 638 639 #define BW_VAL_TRACE_SETUP() \ 640 unsigned long long end_tick = 0; \ 641 unsigned long long voltage_level_tick = 0; \ 642 unsigned long long watermark_tick = 0; \ 643 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 644 dm_get_timestamp(dc->ctx) : 0 645 646 #define BW_VAL_TRACE_COUNT() \ 647 if (dc->debug.bw_val_profile.enable) \ 648 dc->debug.bw_val_profile.total_count++ 649 650 #define BW_VAL_TRACE_SKIP(status) \ 651 if (dc->debug.bw_val_profile.enable) { \ 652 if (!voltage_level_tick) \ 653 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 654 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 655 } 656 657 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 658 if (dc->debug.bw_val_profile.enable) \ 659 voltage_level_tick = dm_get_timestamp(dc->ctx) 660 661 #define BW_VAL_TRACE_END_WATERMARKS() \ 662 if (dc->debug.bw_val_profile.enable) \ 663 watermark_tick = dm_get_timestamp(dc->ctx) 664 665 #define BW_VAL_TRACE_FINISH() \ 666 if (dc->debug.bw_val_profile.enable) { \ 667 end_tick = dm_get_timestamp(dc->ctx); \ 668 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 669 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 670 if (watermark_tick) { \ 671 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 672 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 673 } \ 674 } 675 676 union mem_low_power_enable_options { 677 struct { 678 bool vga: 1; 679 bool i2c: 1; 680 bool dmcu: 1; 681 bool dscl: 1; 682 bool cm: 1; 683 bool mpc: 1; 684 bool optc: 1; 685 bool vpg: 1; 686 bool afmt: 1; 687 } bits; 688 uint32_t u32All; 689 }; 690 691 union root_clock_optimization_options { 692 struct { 693 bool dpp: 1; 694 bool dsc: 1; 695 bool hdmistream: 1; 696 bool hdmichar: 1; 697 bool dpstream: 1; 698 bool symclk32_se: 1; 699 bool symclk32_le: 1; 700 bool symclk_fe: 1; 701 bool physymclk: 1; 702 bool dpiasymclk: 1; 703 uint32_t reserved: 22; 704 } bits; 705 uint32_t u32All; 706 }; 707 708 union fine_grain_clock_gating_enable_options { 709 struct { 710 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 711 bool dchub : 1; /* Display controller hub */ 712 bool dchubbub : 1; 713 bool dpp : 1; /* Display pipes and planes */ 714 bool opp : 1; /* Output pixel processing */ 715 bool optc : 1; /* Output pipe timing combiner */ 716 bool dio : 1; /* Display output */ 717 bool dwb : 1; /* Display writeback */ 718 bool mmhubbub : 1; /* Multimedia hub */ 719 bool dmu : 1; /* Display core management unit */ 720 bool az : 1; /* Azalia */ 721 bool dchvm : 1; 722 bool dsc : 1; /* Display stream compression */ 723 724 uint32_t reserved : 19; 725 } bits; 726 uint32_t u32All; 727 }; 728 729 enum pg_hw_pipe_resources { 730 PG_HUBP = 0, 731 PG_DPP, 732 PG_DSC, 733 PG_MPCC, 734 PG_OPP, 735 PG_OPTC, 736 PG_DPSTREAM, 737 PG_HDMISTREAM, 738 PG_PHYSYMCLK, 739 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 740 }; 741 742 enum pg_hw_resources { 743 PG_DCCG = 0, 744 PG_DCIO, 745 PG_DIO, 746 PG_DCHUBBUB, 747 PG_DCHVM, 748 PG_DWB, 749 PG_HPO, 750 PG_HW_RESOURCES_NUM_ELEMENT 751 }; 752 753 struct pg_block_update { 754 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 755 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 756 }; 757 758 union dpia_debug_options { 759 struct { 760 uint32_t disable_dpia:1; /* bit 0 */ 761 uint32_t force_non_lttpr:1; /* bit 1 */ 762 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 763 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 764 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 765 uint32_t reserved:27; 766 } bits; 767 uint32_t raw; 768 }; 769 770 /* AUX wake work around options 771 * 0: enable/disable work around 772 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 773 * 15-2: reserved 774 * 31-16: timeout in ms 775 */ 776 union aux_wake_wa_options { 777 struct { 778 uint32_t enable_wa : 1; 779 uint32_t use_default_timeout : 1; 780 uint32_t rsvd: 14; 781 uint32_t timeout_ms : 16; 782 } bits; 783 uint32_t raw; 784 }; 785 786 struct dc_debug_data { 787 uint32_t ltFailCount; 788 uint32_t i2cErrorCount; 789 uint32_t auxErrorCount; 790 }; 791 792 struct dc_phy_addr_space_config { 793 struct { 794 uint64_t start_addr; 795 uint64_t end_addr; 796 uint64_t fb_top; 797 uint64_t fb_offset; 798 uint64_t fb_base; 799 uint64_t agp_top; 800 uint64_t agp_bot; 801 uint64_t agp_base; 802 } system_aperture; 803 804 struct { 805 uint64_t page_table_start_addr; 806 uint64_t page_table_end_addr; 807 uint64_t page_table_base_addr; 808 bool base_addr_is_mc_addr; 809 } gart_config; 810 811 bool valid; 812 bool is_hvm_enabled; 813 uint64_t page_table_default_page_addr; 814 }; 815 816 struct dc_virtual_addr_space_config { 817 uint64_t page_table_base_addr; 818 uint64_t page_table_start_addr; 819 uint64_t page_table_end_addr; 820 uint32_t page_table_block_size_in_bytes; 821 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 822 }; 823 824 struct dc_bounding_box_overrides { 825 int sr_exit_time_ns; 826 int sr_enter_plus_exit_time_ns; 827 int sr_exit_z8_time_ns; 828 int sr_enter_plus_exit_z8_time_ns; 829 int urgent_latency_ns; 830 int percent_of_ideal_drambw; 831 int dram_clock_change_latency_ns; 832 int dummy_clock_change_latency_ns; 833 int fclk_clock_change_latency_ns; 834 /* This forces a hard min on the DCFCLK we use 835 * for DML. Unlike the debug option for forcing 836 * DCFCLK, this override affects watermark calculations 837 */ 838 int min_dcfclk_mhz; 839 }; 840 841 struct dc_state; 842 struct resource_pool; 843 struct dce_hwseq; 844 struct link_service; 845 846 /* 847 * struct dc_debug_options - DC debug struct 848 * 849 * This struct provides a simple mechanism for developers to change some 850 * configurations, enable/disable features, and activate extra debug options. 851 * This can be very handy to narrow down whether some specific feature is 852 * causing an issue or not. 853 */ 854 struct dc_debug_options { 855 bool native422_support; 856 bool disable_dsc; 857 enum visual_confirm visual_confirm; 858 int visual_confirm_rect_height; 859 860 bool sanity_checks; 861 bool max_disp_clk; 862 bool surface_trace; 863 bool timing_trace; 864 bool clock_trace; 865 bool validation_trace; 866 bool bandwidth_calcs_trace; 867 int max_downscale_src_width; 868 869 /* stutter efficiency related */ 870 bool disable_stutter; 871 bool use_max_lb; 872 enum dcc_option disable_dcc; 873 874 /* 875 * @pipe_split_policy: Define which pipe split policy is used by the 876 * display core. 877 */ 878 enum pipe_split_policy pipe_split_policy; 879 bool force_single_disp_pipe_split; 880 bool voltage_align_fclk; 881 bool disable_min_fclk; 882 883 bool disable_dfs_bypass; 884 bool disable_dpp_power_gate; 885 bool disable_hubp_power_gate; 886 bool disable_dsc_power_gate; 887 bool disable_optc_power_gate; 888 bool disable_hpo_power_gate; 889 int dsc_min_slice_height_override; 890 int dsc_bpp_increment_div; 891 bool disable_pplib_wm_range; 892 enum wm_report_mode pplib_wm_report_mode; 893 unsigned int min_disp_clk_khz; 894 unsigned int min_dpp_clk_khz; 895 unsigned int min_dram_clk_khz; 896 int sr_exit_time_dpm0_ns; 897 int sr_enter_plus_exit_time_dpm0_ns; 898 int sr_exit_time_ns; 899 int sr_enter_plus_exit_time_ns; 900 int sr_exit_z8_time_ns; 901 int sr_enter_plus_exit_z8_time_ns; 902 int urgent_latency_ns; 903 uint32_t underflow_assert_delay_us; 904 int percent_of_ideal_drambw; 905 int dram_clock_change_latency_ns; 906 bool optimized_watermark; 907 int always_scale; 908 bool disable_pplib_clock_request; 909 bool disable_clock_gate; 910 bool disable_mem_low_power; 911 bool pstate_enabled; 912 bool disable_dmcu; 913 bool force_abm_enable; 914 bool disable_stereo_support; 915 bool vsr_support; 916 bool performance_trace; 917 bool az_endpoint_mute_only; 918 bool always_use_regamma; 919 bool recovery_enabled; 920 bool avoid_vbios_exec_table; 921 bool scl_reset_length10; 922 bool hdmi20_disable; 923 bool skip_detection_link_training; 924 uint32_t edid_read_retry_times; 925 unsigned int force_odm_combine; //bit vector based on otg inst 926 unsigned int seamless_boot_odm_combine; 927 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 928 int minimum_z8_residency_time; 929 int minimum_z10_residency_time; 930 bool disable_z9_mpc; 931 unsigned int force_fclk_khz; 932 bool enable_tri_buf; 933 bool ips_disallow_entry; 934 bool dmub_offload_enabled; 935 bool dmcub_emulation; 936 bool disable_idle_power_optimizations; 937 unsigned int mall_size_override; 938 unsigned int mall_additional_timer_percent; 939 bool mall_error_as_fatal; 940 bool dmub_command_table; /* for testing only */ 941 struct dc_bw_validation_profile bw_val_profile; 942 bool disable_fec; 943 bool disable_48mhz_pwrdwn; 944 /* This forces a hard min on the DCFCLK requested to SMU/PP 945 * watermarks are not affected. 946 */ 947 unsigned int force_min_dcfclk_mhz; 948 int dwb_fi_phase; 949 bool disable_timing_sync; 950 bool cm_in_bypass; 951 int force_clock_mode;/*every mode change.*/ 952 953 bool disable_dram_clock_change_vactive_support; 954 bool validate_dml_output; 955 bool enable_dmcub_surface_flip; 956 bool usbc_combo_phy_reset_wa; 957 bool enable_dram_clock_change_one_display_vactive; 958 /* TODO - remove once tested */ 959 bool legacy_dp2_lt; 960 bool set_mst_en_for_sst; 961 bool disable_uhbr; 962 bool force_dp2_lt_fallback_method; 963 bool ignore_cable_id; 964 union mem_low_power_enable_options enable_mem_low_power; 965 union root_clock_optimization_options root_clock_optimization; 966 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 967 bool hpo_optimization; 968 bool force_vblank_alignment; 969 970 /* Enable dmub aux for legacy ddc */ 971 bool enable_dmub_aux_for_legacy_ddc; 972 bool disable_fams; 973 enum in_game_fams_config disable_fams_gaming; 974 /* FEC/PSR1 sequence enable delay in 100us */ 975 uint8_t fec_enable_delay_in100us; 976 bool enable_driver_sequence_debug; 977 enum det_size crb_alloc_policy; 978 int crb_alloc_policy_min_disp_count; 979 bool disable_z10; 980 bool enable_z9_disable_interface; 981 bool psr_skip_crtc_disable; 982 union dpia_debug_options dpia_debug; 983 bool disable_fixed_vs_aux_timeout_wa; 984 uint32_t fixed_vs_aux_delay_config_wa; 985 bool force_disable_subvp; 986 bool force_subvp_mclk_switch; 987 bool allow_sw_cursor_fallback; 988 unsigned int force_subvp_num_ways; 989 unsigned int force_mall_ss_num_ways; 990 bool alloc_extra_way_for_cursor; 991 uint32_t subvp_extra_lines; 992 bool force_usr_allow; 993 /* uses value at boot and disables switch */ 994 bool disable_dtb_ref_clk_switch; 995 bool extended_blank_optimization; 996 union aux_wake_wa_options aux_wake_wa; 997 uint32_t mst_start_top_delay; 998 uint8_t psr_power_use_phy_fsm; 999 enum dml_hostvm_override_opts dml_hostvm_override; 1000 bool dml_disallow_alternate_prefetch_modes; 1001 bool use_legacy_soc_bb_mechanism; 1002 bool exit_idle_opt_for_cursor_updates; 1003 bool using_dml2; 1004 bool enable_single_display_2to1_odm_policy; 1005 bool enable_double_buffered_dsc_pg_support; 1006 bool enable_dp_dig_pixel_rate_div_policy; 1007 bool using_dml21; 1008 enum lttpr_mode lttpr_mode_override; 1009 unsigned int dsc_delay_factor_wa_x1000; 1010 unsigned int min_prefetch_in_strobe_ns; 1011 bool disable_unbounded_requesting; 1012 bool dig_fifo_off_in_blank; 1013 bool override_dispclk_programming; 1014 bool otg_crc_db; 1015 bool disallow_dispclk_dppclk_ds; 1016 bool disable_fpo_optimizations; 1017 bool support_eDP1_5; 1018 uint32_t fpo_vactive_margin_us; 1019 bool disable_fpo_vactive; 1020 bool disable_boot_optimizations; 1021 bool override_odm_optimization; 1022 bool minimize_dispclk_using_odm; 1023 bool disable_subvp_high_refresh; 1024 bool disable_dp_plus_plus_wa; 1025 uint32_t fpo_vactive_min_active_margin_us; 1026 uint32_t fpo_vactive_max_blank_us; 1027 bool enable_hpo_pg_support; 1028 bool enable_legacy_fast_update; 1029 bool disable_dc_mode_overwrite; 1030 bool replay_skip_crtc_disabled; 1031 bool ignore_pg;/*do nothing, let pmfw control it*/ 1032 bool psp_disabled_wa; 1033 unsigned int ips2_eval_delay_us; 1034 unsigned int ips2_entry_delay_us; 1035 bool optimize_ips_handshake; 1036 bool disable_dmub_reallow_idle; 1037 bool disable_timeout; 1038 bool disable_extblankadj; 1039 bool enable_idle_reg_checks; 1040 unsigned int static_screen_wait_frames; 1041 uint32_t pwm_freq; 1042 bool force_chroma_subsampling_1tap; 1043 unsigned int dcc_meta_propagation_delay_us; 1044 bool disable_422_left_edge_pixel; 1045 bool dml21_force_pstate_method; 1046 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1047 uint32_t dml21_disable_pstate_method_mask; 1048 union dmub_fams2_global_feature_config fams2_config; 1049 bool enable_legacy_clock_update; 1050 unsigned int force_cositing; 1051 unsigned int disable_spl; 1052 unsigned int force_easf; 1053 unsigned int force_sharpness; 1054 unsigned int force_lls; 1055 bool notify_dpia_hr_bw; 1056 }; 1057 1058 1059 /* Generic structure that can be used to query properties of DC. More fields 1060 * can be added as required. 1061 */ 1062 struct dc_current_properties { 1063 unsigned int cursor_size_limit; 1064 }; 1065 1066 enum frame_buffer_mode { 1067 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1068 FRAME_BUFFER_MODE_ZFB_ONLY, 1069 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1070 } ; 1071 1072 struct dchub_init_data { 1073 int64_t zfb_phys_addr_base; 1074 int64_t zfb_mc_base_addr; 1075 uint64_t zfb_size_in_byte; 1076 enum frame_buffer_mode fb_mode; 1077 bool dchub_initialzied; 1078 bool dchub_info_valid; 1079 }; 1080 1081 struct dml2_soc_bb; 1082 1083 struct dc_init_data { 1084 struct hw_asic_id asic_id; 1085 void *driver; /* ctx */ 1086 struct cgs_device *cgs_device; 1087 struct dc_bounding_box_overrides bb_overrides; 1088 1089 int num_virtual_links; 1090 /* 1091 * If 'vbios_override' not NULL, it will be called instead 1092 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1093 */ 1094 struct dc_bios *vbios_override; 1095 enum dce_environment dce_environment; 1096 1097 struct dmub_offload_funcs *dmub_if; 1098 struct dc_reg_helper_state *dmub_offload; 1099 1100 struct dc_config flags; 1101 uint64_t log_mask; 1102 1103 struct dpcd_vendor_signature vendor_signature; 1104 bool force_smu_not_present; 1105 /* 1106 * IP offset for run time initializaion of register addresses 1107 * 1108 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1109 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1110 * before them. 1111 */ 1112 uint32_t *dcn_reg_offsets; 1113 uint32_t *nbio_reg_offsets; 1114 uint32_t *clk_reg_offsets; 1115 struct dml2_soc_bb *bb_from_dmub; 1116 }; 1117 1118 struct dc_callback_init { 1119 struct cp_psp cp_psp; 1120 }; 1121 1122 struct dc *dc_create(const struct dc_init_data *init_params); 1123 void dc_hardware_init(struct dc *dc); 1124 1125 int dc_get_vmid_use_vector(struct dc *dc); 1126 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1127 /* Returns the number of vmids supported */ 1128 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1129 void dc_init_callbacks(struct dc *dc, 1130 const struct dc_callback_init *init_params); 1131 void dc_deinit_callbacks(struct dc *dc); 1132 void dc_destroy(struct dc **dc); 1133 1134 /* Surface Interfaces */ 1135 1136 enum { 1137 TRANSFER_FUNC_POINTS = 1025 1138 }; 1139 1140 struct dc_hdr_static_metadata { 1141 /* display chromaticities and white point in units of 0.00001 */ 1142 unsigned int chromaticity_green_x; 1143 unsigned int chromaticity_green_y; 1144 unsigned int chromaticity_blue_x; 1145 unsigned int chromaticity_blue_y; 1146 unsigned int chromaticity_red_x; 1147 unsigned int chromaticity_red_y; 1148 unsigned int chromaticity_white_point_x; 1149 unsigned int chromaticity_white_point_y; 1150 1151 uint32_t min_luminance; 1152 uint32_t max_luminance; 1153 uint32_t maximum_content_light_level; 1154 uint32_t maximum_frame_average_light_level; 1155 }; 1156 1157 enum dc_transfer_func_type { 1158 TF_TYPE_PREDEFINED, 1159 TF_TYPE_DISTRIBUTED_POINTS, 1160 TF_TYPE_BYPASS, 1161 TF_TYPE_HWPWL 1162 }; 1163 1164 struct dc_transfer_func_distributed_points { 1165 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1166 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1167 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1168 1169 uint16_t end_exponent; 1170 uint16_t x_point_at_y1_red; 1171 uint16_t x_point_at_y1_green; 1172 uint16_t x_point_at_y1_blue; 1173 }; 1174 1175 enum dc_transfer_func_predefined { 1176 TRANSFER_FUNCTION_SRGB, 1177 TRANSFER_FUNCTION_BT709, 1178 TRANSFER_FUNCTION_PQ, 1179 TRANSFER_FUNCTION_LINEAR, 1180 TRANSFER_FUNCTION_UNITY, 1181 TRANSFER_FUNCTION_HLG, 1182 TRANSFER_FUNCTION_HLG12, 1183 TRANSFER_FUNCTION_GAMMA22, 1184 TRANSFER_FUNCTION_GAMMA24, 1185 TRANSFER_FUNCTION_GAMMA26 1186 }; 1187 1188 1189 struct dc_transfer_func { 1190 struct kref refcount; 1191 enum dc_transfer_func_type type; 1192 enum dc_transfer_func_predefined tf; 1193 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1194 uint32_t sdr_ref_white_level; 1195 union { 1196 struct pwl_params pwl; 1197 struct dc_transfer_func_distributed_points tf_pts; 1198 }; 1199 }; 1200 1201 1202 union dc_3dlut_state { 1203 struct { 1204 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1205 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1206 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1207 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1208 uint32_t mpc_rmu1_mux:4; 1209 uint32_t mpc_rmu2_mux:4; 1210 uint32_t reserved:15; 1211 } bits; 1212 uint32_t raw; 1213 }; 1214 1215 1216 struct dc_3dlut { 1217 struct kref refcount; 1218 struct tetrahedral_params lut_3d; 1219 struct fixed31_32 hdr_multiplier; 1220 union dc_3dlut_state state; 1221 }; 1222 /* 1223 * This structure is filled in by dc_surface_get_status and contains 1224 * the last requested address and the currently active address so the called 1225 * can determine if there are any outstanding flips 1226 */ 1227 struct dc_plane_status { 1228 struct dc_plane_address requested_address; 1229 struct dc_plane_address current_address; 1230 bool is_flip_pending; 1231 bool is_right_eye; 1232 }; 1233 1234 union surface_update_flags { 1235 1236 struct { 1237 uint32_t addr_update:1; 1238 /* Medium updates */ 1239 uint32_t dcc_change:1; 1240 uint32_t color_space_change:1; 1241 uint32_t horizontal_mirror_change:1; 1242 uint32_t per_pixel_alpha_change:1; 1243 uint32_t global_alpha_change:1; 1244 uint32_t hdr_mult:1; 1245 uint32_t rotation_change:1; 1246 uint32_t swizzle_change:1; 1247 uint32_t scaling_change:1; 1248 uint32_t clip_size_change: 1; 1249 uint32_t position_change:1; 1250 uint32_t in_transfer_func_change:1; 1251 uint32_t input_csc_change:1; 1252 uint32_t coeff_reduction_change:1; 1253 uint32_t output_tf_change:1; 1254 uint32_t pixel_format_change:1; 1255 uint32_t plane_size_change:1; 1256 uint32_t gamut_remap_change:1; 1257 1258 /* Full updates */ 1259 uint32_t new_plane:1; 1260 uint32_t bpp_change:1; 1261 uint32_t gamma_change:1; 1262 uint32_t bandwidth_change:1; 1263 uint32_t clock_change:1; 1264 uint32_t stereo_format_change:1; 1265 uint32_t lut_3d:1; 1266 uint32_t tmz_changed:1; 1267 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1268 uint32_t full_update:1; 1269 } bits; 1270 1271 uint32_t raw; 1272 }; 1273 1274 #define DC_REMOVE_PLANE_POINTERS 1 1275 1276 struct dc_plane_state { 1277 struct dc_plane_address address; 1278 struct dc_plane_flip_time time; 1279 bool triplebuffer_flips; 1280 struct scaling_taps scaling_quality; 1281 struct rect src_rect; 1282 struct rect dst_rect; 1283 struct rect clip_rect; 1284 1285 struct plane_size plane_size; 1286 union dc_tiling_info tiling_info; 1287 1288 struct dc_plane_dcc_param dcc; 1289 1290 struct dc_gamma gamma_correction; 1291 struct dc_transfer_func in_transfer_func; 1292 struct dc_bias_and_scale *bias_and_scale; 1293 struct dc_csc_transform input_csc_color_matrix; 1294 struct fixed31_32 coeff_reduction_factor; 1295 struct fixed31_32 hdr_mult; 1296 struct colorspace_transform gamut_remap_matrix; 1297 1298 // TODO: No longer used, remove 1299 struct dc_hdr_static_metadata hdr_static_ctx; 1300 1301 enum dc_color_space color_space; 1302 1303 struct dc_3dlut lut3d_func; 1304 struct dc_transfer_func in_shaper_func; 1305 struct dc_transfer_func blend_tf; 1306 1307 struct dc_transfer_func *gamcor_tf; 1308 enum surface_pixel_format format; 1309 enum dc_rotation_angle rotation; 1310 enum plane_stereo_format stereo_format; 1311 1312 bool is_tiling_rotated; 1313 bool per_pixel_alpha; 1314 bool pre_multiplied_alpha; 1315 bool global_alpha; 1316 int global_alpha_value; 1317 bool visible; 1318 bool flip_immediate; 1319 bool horizontal_mirror; 1320 int layer_index; 1321 1322 union surface_update_flags update_flags; 1323 bool flip_int_enabled; 1324 bool skip_manual_trigger; 1325 1326 /* private to DC core */ 1327 struct dc_plane_status status; 1328 struct dc_context *ctx; 1329 1330 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1331 bool force_full_update; 1332 1333 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1334 1335 /* private to dc_surface.c */ 1336 enum dc_irq_source irq_source; 1337 struct kref refcount; 1338 struct tg_color visual_confirm_color; 1339 1340 bool is_statically_allocated; 1341 enum chroma_cositing cositing; 1342 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1343 bool mcm_lut1d_enable; 1344 struct dc_cm2_func_luts mcm_luts; 1345 bool lut_bank_a; 1346 enum mpcc_movable_cm_location mcm_location; 1347 struct dc_csc_transform cursor_csc_color_matrix; 1348 bool adaptive_sharpness_en; 1349 unsigned int sharpnessX1000; 1350 enum linear_light_scaling linear_light_scaling; 1351 }; 1352 1353 struct dc_plane_info { 1354 struct plane_size plane_size; 1355 union dc_tiling_info tiling_info; 1356 struct dc_plane_dcc_param dcc; 1357 enum surface_pixel_format format; 1358 enum dc_rotation_angle rotation; 1359 enum plane_stereo_format stereo_format; 1360 enum dc_color_space color_space; 1361 bool horizontal_mirror; 1362 bool visible; 1363 bool per_pixel_alpha; 1364 bool pre_multiplied_alpha; 1365 bool global_alpha; 1366 int global_alpha_value; 1367 bool input_csc_enabled; 1368 int layer_index; 1369 bool front_buffer_rendering_active; 1370 enum chroma_cositing cositing; 1371 }; 1372 1373 #include "dc_stream.h" 1374 1375 struct dc_scratch_space { 1376 /* used to temporarily backup plane states of a stream during 1377 * dc update. The reason is that plane states are overwritten 1378 * with surface updates in dc update. Once they are overwritten 1379 * current state is no longer valid. We want to temporarily 1380 * store current value in plane states so we can still recover 1381 * a valid current state during dc update. 1382 */ 1383 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1384 1385 struct dc_stream_state stream_state; 1386 }; 1387 1388 struct dc { 1389 struct dc_debug_options debug; 1390 struct dc_versions versions; 1391 struct dc_caps caps; 1392 struct dc_cap_funcs cap_funcs; 1393 struct dc_config config; 1394 struct dc_bounding_box_overrides bb_overrides; 1395 struct dc_bug_wa work_arounds; 1396 struct dc_context *ctx; 1397 struct dc_phy_addr_space_config vm_pa_config; 1398 1399 uint8_t link_count; 1400 struct dc_link *links[MAX_LINKS]; 1401 struct link_service *link_srv; 1402 1403 struct dc_state *current_state; 1404 struct resource_pool *res_pool; 1405 1406 struct clk_mgr *clk_mgr; 1407 1408 /* Display Engine Clock levels */ 1409 struct dm_pp_clock_levels sclk_lvls; 1410 1411 /* Inputs into BW and WM calculations. */ 1412 struct bw_calcs_dceip *bw_dceip; 1413 struct bw_calcs_vbios *bw_vbios; 1414 struct dcn_soc_bounding_box *dcn_soc; 1415 struct dcn_ip_params *dcn_ip; 1416 struct display_mode_lib dml; 1417 1418 /* HW functions */ 1419 struct hw_sequencer_funcs hwss; 1420 struct dce_hwseq *hwseq; 1421 1422 /* Require to optimize clocks and bandwidth for added/removed planes */ 1423 bool optimized_required; 1424 bool wm_optimized_required; 1425 bool idle_optimizations_allowed; 1426 bool enable_c20_dtm_b0; 1427 1428 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1429 1430 /* FBC compressor */ 1431 struct compressor *fbc_compressor; 1432 1433 struct dc_debug_data debug_data; 1434 struct dpcd_vendor_signature vendor_signature; 1435 1436 const char *build_id; 1437 struct vm_helper *vm_helper; 1438 1439 uint32_t *dcn_reg_offsets; 1440 uint32_t *nbio_reg_offsets; 1441 uint32_t *clk_reg_offsets; 1442 1443 /* Scratch memory */ 1444 struct { 1445 struct { 1446 /* 1447 * For matching clock_limits table in driver with table 1448 * from PMFW. 1449 */ 1450 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1451 } update_bw_bounding_box; 1452 struct dc_scratch_space current_state; 1453 struct dc_scratch_space new_state; 1454 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1455 } scratch; 1456 1457 struct dml2_configuration_options dml2_options; 1458 struct dml2_configuration_options dml2_tmp; 1459 enum dc_acpi_cm_power_state power_state; 1460 1461 }; 1462 1463 struct dc_scaling_info { 1464 struct rect src_rect; 1465 struct rect dst_rect; 1466 struct rect clip_rect; 1467 struct scaling_taps scaling_quality; 1468 }; 1469 1470 struct dc_fast_update { 1471 const struct dc_flip_addrs *flip_addr; 1472 const struct dc_gamma *gamma; 1473 const struct colorspace_transform *gamut_remap_matrix; 1474 const struct dc_csc_transform *input_csc_color_matrix; 1475 const struct fixed31_32 *coeff_reduction_factor; 1476 struct dc_transfer_func *out_transfer_func; 1477 struct dc_csc_transform *output_csc_transform; 1478 const struct dc_csc_transform *cursor_csc_color_matrix; 1479 }; 1480 1481 struct dc_surface_update { 1482 struct dc_plane_state *surface; 1483 1484 /* isr safe update parameters. null means no updates */ 1485 const struct dc_flip_addrs *flip_addr; 1486 const struct dc_plane_info *plane_info; 1487 const struct dc_scaling_info *scaling_info; 1488 struct fixed31_32 hdr_mult; 1489 /* following updates require alloc/sleep/spin that is not isr safe, 1490 * null means no updates 1491 */ 1492 const struct dc_gamma *gamma; 1493 const struct dc_transfer_func *in_transfer_func; 1494 1495 const struct dc_csc_transform *input_csc_color_matrix; 1496 const struct fixed31_32 *coeff_reduction_factor; 1497 const struct dc_transfer_func *func_shaper; 1498 const struct dc_3dlut *lut3d_func; 1499 const struct dc_transfer_func *blend_tf; 1500 const struct colorspace_transform *gamut_remap_matrix; 1501 /* 1502 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1503 * 1504 * change cm2_params.component_settings: Full update 1505 * change cm2_params.cm2_luts: Fast update 1506 */ 1507 struct dc_cm2_parameters *cm2_params; 1508 const struct dc_csc_transform *cursor_csc_color_matrix; 1509 }; 1510 1511 /* 1512 * Create a new surface with default parameters; 1513 */ 1514 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1515 void dc_gamma_release(struct dc_gamma **dc_gamma); 1516 struct dc_gamma *dc_create_gamma(void); 1517 1518 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1519 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1520 struct dc_transfer_func *dc_create_transfer_func(void); 1521 1522 struct dc_3dlut *dc_create_3dlut_func(void); 1523 void dc_3dlut_func_release(struct dc_3dlut *lut); 1524 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1525 1526 void dc_post_update_surfaces_to_stream( 1527 struct dc *dc); 1528 1529 #include "dc_stream.h" 1530 1531 /** 1532 * struct dc_validation_set - Struct to store surface/stream associations for validation 1533 */ 1534 struct dc_validation_set { 1535 /** 1536 * @stream: Stream state properties 1537 */ 1538 struct dc_stream_state *stream; 1539 1540 /** 1541 * @plane_states: Surface state 1542 */ 1543 struct dc_plane_state *plane_states[MAX_SURFACES]; 1544 1545 /** 1546 * @plane_count: Total of active planes 1547 */ 1548 uint8_t plane_count; 1549 }; 1550 1551 bool dc_validate_boot_timing(const struct dc *dc, 1552 const struct dc_sink *sink, 1553 struct dc_crtc_timing *crtc_timing); 1554 1555 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1556 1557 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1558 1559 enum dc_status dc_validate_with_context(struct dc *dc, 1560 const struct dc_validation_set set[], 1561 int set_count, 1562 struct dc_state *context, 1563 bool fast_validate); 1564 1565 bool dc_set_generic_gpio_for_stereo(bool enable, 1566 struct gpio_service *gpio_service); 1567 1568 /* 1569 * fast_validate: we return after determining if we can support the new state, 1570 * but before we populate the programming info 1571 */ 1572 enum dc_status dc_validate_global_state( 1573 struct dc *dc, 1574 struct dc_state *new_ctx, 1575 bool fast_validate); 1576 1577 bool dc_acquire_release_mpc_3dlut( 1578 struct dc *dc, bool acquire, 1579 struct dc_stream_state *stream, 1580 struct dc_3dlut **lut, 1581 struct dc_transfer_func **shaper); 1582 1583 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1584 void get_audio_check(struct audio_info *aud_modes, 1585 struct audio_check *aud_chk); 1586 /* 1587 * Set up streams and links associated to drive sinks 1588 * The streams parameter is an absolute set of all active streams. 1589 * 1590 * After this call: 1591 * Phy, Encoder, Timing Generator are programmed and enabled. 1592 * New streams are enabled with blank stream; no memory read. 1593 */ 1594 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1595 1596 1597 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1598 struct dc_stream_state *stream, 1599 int mpcc_inst); 1600 1601 1602 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1603 1604 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1605 1606 /* The function returns minimum bandwidth required to drive a given timing 1607 * return - minimum required timing bandwidth in kbps. 1608 */ 1609 uint32_t dc_bandwidth_in_kbps_from_timing( 1610 const struct dc_crtc_timing *timing, 1611 const enum dc_link_encoding_format link_encoding); 1612 1613 /* Link Interfaces */ 1614 /* 1615 * A link contains one or more sinks and their connected status. 1616 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1617 */ 1618 struct dc_link { 1619 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1620 unsigned int sink_count; 1621 struct dc_sink *local_sink; 1622 unsigned int link_index; 1623 enum dc_connection_type type; 1624 enum signal_type connector_signal; 1625 enum dc_irq_source irq_source_hpd; 1626 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1627 1628 bool is_hpd_filter_disabled; 1629 bool dp_ss_off; 1630 1631 /** 1632 * @link_state_valid: 1633 * 1634 * If there is no link and local sink, this variable should be set to 1635 * false. Otherwise, it should be set to true; usually, the function 1636 * core_link_enable_stream sets this field to true. 1637 */ 1638 bool link_state_valid; 1639 bool aux_access_disabled; 1640 bool sync_lt_in_progress; 1641 bool skip_stream_reenable; 1642 bool is_internal_display; 1643 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1644 bool is_dig_mapping_flexible; 1645 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1646 bool is_hpd_pending; /* Indicates a new received hpd */ 1647 1648 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1649 * for every link training. This is incompatible with DP LL compliance automation, 1650 * which expects the same link settings to be used every retry on a link loss. 1651 * This flag is used to skip the fallback when link loss occurs during automation. 1652 */ 1653 bool skip_fallback_on_link_loss; 1654 1655 bool edp_sink_present; 1656 1657 struct dp_trace dp_trace; 1658 1659 /* caps is the same as reported_link_cap. link_traing use 1660 * reported_link_cap. Will clean up. TODO 1661 */ 1662 struct dc_link_settings reported_link_cap; 1663 struct dc_link_settings verified_link_cap; 1664 struct dc_link_settings cur_link_settings; 1665 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1666 struct dc_link_settings preferred_link_setting; 1667 /* preferred_training_settings are override values that 1668 * come from DM. DM is responsible for the memory 1669 * management of the override pointers. 1670 */ 1671 struct dc_link_training_overrides preferred_training_settings; 1672 struct dp_audio_test_data audio_test_data; 1673 1674 uint8_t ddc_hw_inst; 1675 1676 uint8_t hpd_src; 1677 1678 uint8_t link_enc_hw_inst; 1679 /* DIG link encoder ID. Used as index in link encoder resource pool. 1680 * For links with fixed mapping to DIG, this is not changed after dc_link 1681 * object creation. 1682 */ 1683 enum engine_id eng_id; 1684 enum engine_id dpia_preferred_eng_id; 1685 1686 bool test_pattern_enabled; 1687 /* Pending/Current test pattern are only used to perform and track 1688 * FIXED_VS retimer test pattern/lane adjustment override state. 1689 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1690 * to perform specific lane adjust overrides before setting certain 1691 * PHY test patterns. In cases when lane adjust and set test pattern 1692 * calls are not performed atomically (i.e. performing link training), 1693 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1694 * and current_test_pattern will contain required context for any future 1695 * set pattern/set lane adjust to transition between override state(s). 1696 * */ 1697 enum dp_test_pattern current_test_pattern; 1698 enum dp_test_pattern pending_test_pattern; 1699 1700 union compliance_test_state compliance_test_state; 1701 1702 void *priv; 1703 1704 struct ddc_service *ddc; 1705 1706 enum dp_panel_mode panel_mode; 1707 bool aux_mode; 1708 1709 /* Private to DC core */ 1710 1711 const struct dc *dc; 1712 1713 struct dc_context *ctx; 1714 1715 struct panel_cntl *panel_cntl; 1716 struct link_encoder *link_enc; 1717 struct graphics_object_id link_id; 1718 /* Endpoint type distinguishes display endpoints which do not have entries 1719 * in the BIOS connector table from those that do. Helps when tracking link 1720 * encoder to display endpoint assignments. 1721 */ 1722 enum display_endpoint_type ep_type; 1723 union ddi_channel_mapping ddi_channel_mapping; 1724 struct connector_device_tag_info device_tag; 1725 struct dpcd_caps dpcd_caps; 1726 uint32_t dongle_max_pix_clk; 1727 unsigned short chip_caps; 1728 unsigned int dpcd_sink_count; 1729 struct hdcp_caps hdcp_caps; 1730 enum edp_revision edp_revision; 1731 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1732 1733 struct psr_settings psr_settings; 1734 struct replay_settings replay_settings; 1735 1736 /* Drive settings read from integrated info table */ 1737 struct dc_lane_settings bios_forced_drive_settings; 1738 1739 /* Vendor specific LTTPR workaround variables */ 1740 uint8_t vendor_specific_lttpr_link_rate_wa; 1741 bool apply_vendor_specific_lttpr_link_rate_wa; 1742 1743 /* MST record stream using this link */ 1744 struct link_flags { 1745 bool dp_keep_receiver_powered; 1746 bool dp_skip_DID2; 1747 bool dp_skip_reset_segment; 1748 bool dp_skip_fs_144hz; 1749 bool dp_mot_reset_segment; 1750 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1751 bool dpia_mst_dsc_always_on; 1752 /* Forced DPIA into TBT3 compatibility mode. */ 1753 bool dpia_forced_tbt3_mode; 1754 bool dongle_mode_timing_override; 1755 bool blank_stream_on_ocs_change; 1756 bool read_dpcd204h_on_irq_hpd; 1757 } wa_flags; 1758 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1759 1760 struct dc_link_status link_status; 1761 struct dprx_states dprx_states; 1762 1763 struct gpio *hpd_gpio; 1764 enum dc_link_fec_state fec_state; 1765 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1766 1767 struct dc_panel_config panel_config; 1768 struct phy_state phy_state; 1769 // BW ALLOCATON USB4 ONLY 1770 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1771 bool skip_implict_edp_power_control; 1772 }; 1773 1774 /* Return an enumerated dc_link. 1775 * dc_link order is constant and determined at 1776 * boot time. They cannot be created or destroyed. 1777 * Use dc_get_caps() to get number of links. 1778 */ 1779 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1780 1781 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1782 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1783 const struct dc_link *link, 1784 unsigned int *inst_out); 1785 1786 /* Return an array of link pointers to edp links. */ 1787 void dc_get_edp_links(const struct dc *dc, 1788 struct dc_link **edp_links, 1789 int *edp_num); 1790 1791 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1792 bool powerOn); 1793 1794 /* The function initiates detection handshake over the given link. It first 1795 * determines if there are display connections over the link. If so it initiates 1796 * detection protocols supported by the connected receiver device. The function 1797 * contains protocol specific handshake sequences which are sometimes mandatory 1798 * to establish a proper connection between TX and RX. So it is always 1799 * recommended to call this function as the first link operation upon HPD event 1800 * or power up event. Upon completion, the function will update link structure 1801 * in place based on latest RX capabilities. The function may also cause dpms 1802 * to be reset to off for all currently enabled streams to the link. It is DM's 1803 * responsibility to serialize detection and DPMS updates. 1804 * 1805 * @reason - Indicate which event triggers this detection. dc may customize 1806 * detection flow depending on the triggering events. 1807 * return false - if detection is not fully completed. This could happen when 1808 * there is an unrecoverable error during detection or detection is partially 1809 * completed (detection has been delegated to dm mst manager ie. 1810 * link->connection_type == dc_connection_mst_branch when returning false). 1811 * return true - detection is completed, link has been fully updated with latest 1812 * detection result. 1813 */ 1814 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1815 1816 struct dc_sink_init_data; 1817 1818 /* When link connection type is dc_connection_mst_branch, remote sink can be 1819 * added to the link. The interface creates a remote sink and associates it with 1820 * current link. The sink will be retained by link until remove remote sink is 1821 * called. 1822 * 1823 * @dc_link - link the remote sink will be added to. 1824 * @edid - byte array of EDID raw data. 1825 * @len - size of the edid in byte 1826 * @init_data - 1827 */ 1828 struct dc_sink *dc_link_add_remote_sink( 1829 struct dc_link *dc_link, 1830 const uint8_t *edid, 1831 int len, 1832 struct dc_sink_init_data *init_data); 1833 1834 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1835 * @link - link the sink should be removed from 1836 * @sink - sink to be removed. 1837 */ 1838 void dc_link_remove_remote_sink( 1839 struct dc_link *link, 1840 struct dc_sink *sink); 1841 1842 /* Enable HPD interrupt handler for a given link */ 1843 void dc_link_enable_hpd(const struct dc_link *link); 1844 1845 /* Disable HPD interrupt handler for a given link */ 1846 void dc_link_disable_hpd(const struct dc_link *link); 1847 1848 /* determine if there is a sink connected to the link 1849 * 1850 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1851 * return - false if an unexpected error occurs, true otherwise. 1852 * 1853 * NOTE: This function doesn't detect downstream sink connections i.e 1854 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1855 * return dc_connection_single if the branch device is connected despite of 1856 * downstream sink's connection status. 1857 */ 1858 bool dc_link_detect_connection_type(struct dc_link *link, 1859 enum dc_connection_type *type); 1860 1861 /* query current hpd pin value 1862 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1863 * 1864 */ 1865 bool dc_link_get_hpd_state(struct dc_link *link); 1866 1867 /* Getter for cached link status from given link */ 1868 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1869 1870 /* enable/disable hardware HPD filter. 1871 * 1872 * @link - The link the HPD pin is associated with. 1873 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1874 * handler once after no HPD change has been detected within dc default HPD 1875 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1876 * pulses within default HPD interval, no HPD event will be received until HPD 1877 * toggles have stopped. Then HPD event will be queued to irq handler once after 1878 * dc default HPD filtering interval since last HPD event. 1879 * 1880 * @enable = false - disable hardware HPD filter. HPD event will be queued 1881 * immediately to irq handler after no HPD change has been detected within 1882 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1883 */ 1884 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1885 1886 /* submit i2c read/write payloads through ddc channel 1887 * @link_index - index to a link with ddc in i2c mode 1888 * @cmd - i2c command structure 1889 * return - true if success, false otherwise. 1890 */ 1891 bool dc_submit_i2c( 1892 struct dc *dc, 1893 uint32_t link_index, 1894 struct i2c_command *cmd); 1895 1896 /* submit i2c read/write payloads through oem channel 1897 * @link_index - index to a link with ddc in i2c mode 1898 * @cmd - i2c command structure 1899 * return - true if success, false otherwise. 1900 */ 1901 bool dc_submit_i2c_oem( 1902 struct dc *dc, 1903 struct i2c_command *cmd); 1904 1905 enum aux_return_code_type; 1906 /* Attempt to transfer the given aux payload. This function does not perform 1907 * retries or handle error states. The reply is returned in the payload->reply 1908 * and the result through operation_result. Returns the number of bytes 1909 * transferred,or -1 on a failure. 1910 */ 1911 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1912 struct aux_payload *payload, 1913 enum aux_return_code_type *operation_result); 1914 1915 bool dc_is_oem_i2c_device_present( 1916 struct dc *dc, 1917 size_t slave_address 1918 ); 1919 1920 /* return true if the connected receiver supports the hdcp version */ 1921 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1922 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1923 1924 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1925 * 1926 * TODO - When defer_handling is true the function will have a different purpose. 1927 * It no longer does complete hpd rx irq handling. We should create a separate 1928 * interface specifically for this case. 1929 * 1930 * Return: 1931 * true - Downstream port status changed. DM should call DC to do the 1932 * detection. 1933 * false - no change in Downstream port status. No further action required 1934 * from DM. 1935 */ 1936 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1937 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1938 bool defer_handling, bool *has_left_work); 1939 /* handle DP specs define test automation sequence*/ 1940 void dc_link_dp_handle_automated_test(struct dc_link *link); 1941 1942 /* handle DP Link loss sequence and try to recover RX link loss with best 1943 * effort 1944 */ 1945 void dc_link_dp_handle_link_loss(struct dc_link *link); 1946 1947 /* Determine if hpd rx irq should be handled or ignored 1948 * return true - hpd rx irq should be handled. 1949 * return false - it is safe to ignore hpd rx irq event 1950 */ 1951 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1952 1953 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1954 * @link - link the hpd irq data associated with 1955 * @hpd_irq_dpcd_data - input hpd irq data 1956 * return - true if hpd irq data indicates a link lost 1957 */ 1958 bool dc_link_check_link_loss_status(struct dc_link *link, 1959 union hpd_irq_data *hpd_irq_dpcd_data); 1960 1961 /* Read hpd rx irq data from a given link 1962 * @link - link where the hpd irq data should be read from 1963 * @irq_data - output hpd irq data 1964 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1965 * read has failed. 1966 */ 1967 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1968 struct dc_link *link, 1969 union hpd_irq_data *irq_data); 1970 1971 /* The function clears recorded DP RX states in the link. DM should call this 1972 * function when it is resuming from S3 power state to previously connected links. 1973 * 1974 * TODO - in the future we should consider to expand link resume interface to 1975 * support clearing previous rx states. So we don't have to rely on dm to call 1976 * this interface explicitly. 1977 */ 1978 void dc_link_clear_dprx_states(struct dc_link *link); 1979 1980 /* Destruct the mst topology of the link and reset the allocated payload table 1981 * 1982 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1983 * still wants to reset MST topology on an unplug event */ 1984 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1985 1986 /* The function calculates effective DP link bandwidth when a given link is 1987 * using the given link settings. 1988 * 1989 * return - total effective link bandwidth in kbps. 1990 */ 1991 uint32_t dc_link_bandwidth_kbps( 1992 const struct dc_link *link, 1993 const struct dc_link_settings *link_setting); 1994 1995 /* The function takes a snapshot of current link resource allocation state 1996 * @dc: pointer to dc of the dm calling this 1997 * @map: a dc link resource snapshot defined internally to dc. 1998 * 1999 * DM needs to capture a snapshot of current link resource allocation mapping 2000 * and store it in its persistent storage. 2001 * 2002 * Some of the link resource is using first come first serve policy. 2003 * The allocation mapping depends on original hotplug order. This information 2004 * is lost after driver is loaded next time. The snapshot is used in order to 2005 * restore link resource to its previous state so user will get consistent 2006 * link capability allocation across reboot. 2007 * 2008 */ 2009 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2010 2011 /* This function restores link resource allocation state from a snapshot 2012 * @dc: pointer to dc of the dm calling this 2013 * @map: a dc link resource snapshot defined internally to dc. 2014 * 2015 * DM needs to call this function after initial link detection on boot and 2016 * before first commit streams to restore link resource allocation state 2017 * from previous boot session. 2018 * 2019 * Some of the link resource is using first come first serve policy. 2020 * The allocation mapping depends on original hotplug order. This information 2021 * is lost after driver is loaded next time. The snapshot is used in order to 2022 * restore link resource to its previous state so user will get consistent 2023 * link capability allocation across reboot. 2024 * 2025 */ 2026 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2027 2028 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2029 * interface i.e stream_update->dsc_config 2030 */ 2031 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2032 2033 /* translate a raw link rate data to bandwidth in kbps */ 2034 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2035 2036 /* determine the optimal bandwidth given link and required bw. 2037 * @link - current detected link 2038 * @req_bw - requested bandwidth in kbps 2039 * @link_settings - returned most optimal link settings that can fit the 2040 * requested bandwidth 2041 * return - false if link can't support requested bandwidth, true if link 2042 * settings is found. 2043 */ 2044 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2045 struct dc_link_settings *link_settings, 2046 uint32_t req_bw); 2047 2048 /* return the max dp link settings can be driven by the link without considering 2049 * connected RX device and its capability 2050 */ 2051 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2052 struct dc_link_settings *max_link_enc_cap); 2053 2054 /* determine when the link is driving MST mode, what DP link channel coding 2055 * format will be used. The decision will remain unchanged until next HPD event. 2056 * 2057 * @link - a link with DP RX connection 2058 * return - if stream is committed to this link with MST signal type, type of 2059 * channel coding format dc will choose. 2060 */ 2061 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2062 const struct dc_link *link); 2063 2064 /* get max dp link settings the link can enable with all things considered. (i.e 2065 * TX/RX/Cable capabilities and dp override policies. 2066 * 2067 * @link - a link with DP RX connection 2068 * return - max dp link settings the link can enable. 2069 * 2070 */ 2071 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2072 2073 /* Get the highest encoding format that the link supports; highest meaning the 2074 * encoding format which supports the maximum bandwidth. 2075 * 2076 * @link - a link with DP RX connection 2077 * return - highest encoding format link supports. 2078 */ 2079 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2080 2081 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2082 * to a link with dp connector signal type. 2083 * @link - a link with dp connector signal type 2084 * return - true if connected, false otherwise 2085 */ 2086 bool dc_link_is_dp_sink_present(struct dc_link *link); 2087 2088 /* Force DP lane settings update to main-link video signal and notify the change 2089 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2090 * tuning purpose. The interface assumes link has already been enabled with DP 2091 * signal. 2092 * 2093 * @lt_settings - a container structure with desired hw_lane_settings 2094 */ 2095 void dc_link_set_drive_settings(struct dc *dc, 2096 struct link_training_settings *lt_settings, 2097 struct dc_link *link); 2098 2099 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2100 * test or debugging purpose. The test pattern will remain until next un-plug. 2101 * 2102 * @link - active link with DP signal output enabled. 2103 * @test_pattern - desired test pattern to output. 2104 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2105 * @test_pattern_color_space - for video test pattern choose a desired color 2106 * space. 2107 * @p_link_settings - For PHY pattern choose a desired link settings 2108 * @p_custom_pattern - some test pattern will require a custom input to 2109 * customize some pattern details. Otherwise keep it to NULL. 2110 * @cust_pattern_size - size of the custom pattern input. 2111 * 2112 */ 2113 bool dc_link_dp_set_test_pattern( 2114 struct dc_link *link, 2115 enum dp_test_pattern test_pattern, 2116 enum dp_test_pattern_color_space test_pattern_color_space, 2117 const struct link_training_settings *p_link_settings, 2118 const unsigned char *p_custom_pattern, 2119 unsigned int cust_pattern_size); 2120 2121 /* Force DP link settings to always use a specific value until reboot to a 2122 * specific link. If link has already been enabled, the interface will also 2123 * switch to desired link settings immediately. This is a debug interface to 2124 * generic dp issue trouble shooting. 2125 */ 2126 void dc_link_set_preferred_link_settings(struct dc *dc, 2127 struct dc_link_settings *link_setting, 2128 struct dc_link *link); 2129 2130 /* Force DP link to customize a specific link training behavior by overriding to 2131 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2132 * display specific link training issues or apply some display specific 2133 * workaround in link training. 2134 * 2135 * @link_settings - if not NULL, force preferred link settings to the link. 2136 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2137 * will apply this particular override in future link training. If NULL is 2138 * passed in, dc resets previous overrides. 2139 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2140 * training settings. 2141 */ 2142 void dc_link_set_preferred_training_settings(struct dc *dc, 2143 struct dc_link_settings *link_setting, 2144 struct dc_link_training_overrides *lt_overrides, 2145 struct dc_link *link, 2146 bool skip_immediate_retrain); 2147 2148 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2149 bool dc_link_is_fec_supported(const struct dc_link *link); 2150 2151 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2152 * link enablement. 2153 * return - true if FEC should be enabled, false otherwise. 2154 */ 2155 bool dc_link_should_enable_fec(const struct dc_link *link); 2156 2157 /* determine lttpr mode the current link should be enabled with a specific link 2158 * settings. 2159 */ 2160 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2161 struct dc_link_settings *link_setting); 2162 2163 /* Force DP RX to update its power state. 2164 * NOTE: this interface doesn't update dp main-link. Calling this function will 2165 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2166 * RX power state back upon finish DM specific execution requiring DP RX in a 2167 * specific power state. 2168 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2169 * state. 2170 */ 2171 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2172 2173 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2174 * current value read from extended receiver cap from 02200h - 0220Fh. 2175 * Some DP RX has problems of providing accurate DP receiver caps from extended 2176 * field, this interface is a workaround to revert link back to use base caps. 2177 */ 2178 void dc_link_overwrite_extended_receiver_cap( 2179 struct dc_link *link); 2180 2181 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2182 bool wait_for_hpd); 2183 2184 /* Set backlight level of an embedded panel (eDP, LVDS). 2185 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2186 * and 16 bit fractional, where 1.0 is max backlight value. 2187 */ 2188 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2189 uint32_t backlight_pwm_u16_16, 2190 uint32_t frame_ramp); 2191 2192 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2193 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2194 bool isHDR, 2195 uint32_t backlight_millinits, 2196 uint32_t transition_time_in_ms); 2197 2198 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2199 uint32_t *backlight_millinits, 2200 uint32_t *backlight_millinits_peak); 2201 2202 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2203 2204 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2205 2206 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2207 bool wait, bool force_static, const unsigned int *power_opts); 2208 2209 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2210 2211 bool dc_link_setup_psr(struct dc_link *dc_link, 2212 const struct dc_stream_state *stream, struct psr_config *psr_config, 2213 struct psr_context *psr_context); 2214 2215 /* 2216 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2217 * 2218 * @link: pointer to the dc_link struct instance 2219 * @enable: enable(active) or disable(inactive) replay 2220 * @wait: state transition need to wait the active set completed. 2221 * @force_static: force disable(inactive) the replay 2222 * @power_opts: set power optimazation parameters to DMUB. 2223 * 2224 * return: allow Replay active will return true, else will return false. 2225 */ 2226 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2227 bool wait, bool force_static, const unsigned int *power_opts); 2228 2229 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2230 2231 /* On eDP links this function call will stall until T12 has elapsed. 2232 * If the panel is not in power off state, this function will return 2233 * immediately. 2234 */ 2235 bool dc_link_wait_for_t12(struct dc_link *link); 2236 2237 /* Determine if dp trace has been initialized to reflect upto date result * 2238 * return - true if trace is initialized and has valid data. False dp trace 2239 * doesn't have valid result. 2240 */ 2241 bool dc_dp_trace_is_initialized(struct dc_link *link); 2242 2243 /* Query a dp trace flag to indicate if the current dp trace data has been 2244 * logged before 2245 */ 2246 bool dc_dp_trace_is_logged(struct dc_link *link, 2247 bool in_detection); 2248 2249 /* Set dp trace flag to indicate whether DM has already logged the current dp 2250 * trace data. DM can set is_logged to true upon logging and check 2251 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2252 */ 2253 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2254 bool in_detection, 2255 bool is_logged); 2256 2257 /* Obtain driver time stamp for last dp link training end. The time stamp is 2258 * formatted based on dm_get_timestamp DM function. 2259 * @in_detection - true to get link training end time stamp of last link 2260 * training in detection sequence. false to get link training end time stamp 2261 * of last link training in commit (dpms) sequence 2262 */ 2263 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2264 bool in_detection); 2265 2266 /* Get how many link training attempts dc has done with latest sequence. 2267 * @in_detection - true to get link training count of last link 2268 * training in detection sequence. false to get link training count of last link 2269 * training in commit (dpms) sequence 2270 */ 2271 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2272 bool in_detection); 2273 2274 /* Get how many link loss has happened since last link training attempts */ 2275 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2276 2277 /* 2278 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2279 */ 2280 /* 2281 * Send a request from DP-Tx requesting to allocate BW remotely after 2282 * allocating it locally. This will get processed by CM and a CB function 2283 * will be called. 2284 * 2285 * @link: pointer to the dc_link struct instance 2286 * @req_bw: The requested bw in Kbyte to allocated 2287 * 2288 * return: none 2289 */ 2290 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2291 2292 /* 2293 * Handle function for when the status of the Request above is complete. 2294 * We will find out the result of allocating on CM and update structs. 2295 * 2296 * @link: pointer to the dc_link struct instance 2297 * @bw: Allocated or Estimated BW depending on the result 2298 * @result: Response type 2299 * 2300 * return: none 2301 */ 2302 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2303 uint8_t bw, uint8_t result); 2304 2305 /* 2306 * Handle the USB4 BW Allocation related functionality here: 2307 * Plug => Try to allocate max bw from timing parameters supported by the sink 2308 * Unplug => de-allocate bw 2309 * 2310 * @link: pointer to the dc_link struct instance 2311 * @peak_bw: Peak bw used by the link/sink 2312 * 2313 * return: allocated bw else return 0 2314 */ 2315 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2316 struct dc_link *link, int peak_bw); 2317 2318 /* 2319 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2320 * available BW for each host router 2321 * 2322 * @dc: pointer to dc struct 2323 * @stream: pointer to all possible streams 2324 * @count: number of valid DPIA streams 2325 * 2326 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2327 */ 2328 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2329 const unsigned int count); 2330 2331 /* Sink Interfaces - A sink corresponds to a display output device */ 2332 2333 struct dc_container_id { 2334 // 128bit GUID in binary form 2335 unsigned char guid[16]; 2336 // 8 byte port ID -> ELD.PortID 2337 unsigned int portId[2]; 2338 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2339 unsigned short manufacturerName; 2340 // 2 byte product code -> ELD.ProductCode 2341 unsigned short productCode; 2342 }; 2343 2344 2345 struct dc_sink_dsc_caps { 2346 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2347 // 'false' if they are sink's DSC caps 2348 bool is_virtual_dpcd_dsc; 2349 // 'true' if MST topology supports DSC passthrough for sink 2350 // 'false' if MST topology does not support DSC passthrough 2351 bool is_dsc_passthrough_supported; 2352 struct dsc_dec_dpcd_caps dsc_dec_caps; 2353 }; 2354 2355 struct dc_sink_fec_caps { 2356 bool is_rx_fec_supported; 2357 bool is_topology_fec_supported; 2358 }; 2359 2360 struct scdc_caps { 2361 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2362 union hdmi_scdc_device_id_data device_id; 2363 }; 2364 2365 /* 2366 * The sink structure contains EDID and other display device properties 2367 */ 2368 struct dc_sink { 2369 enum signal_type sink_signal; 2370 struct dc_edid dc_edid; /* raw edid */ 2371 struct dc_edid_caps edid_caps; /* parse display caps */ 2372 struct dc_container_id *dc_container_id; 2373 uint32_t dongle_max_pix_clk; 2374 void *priv; 2375 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2376 bool converter_disable_audio; 2377 2378 struct scdc_caps scdc_caps; 2379 struct dc_sink_dsc_caps dsc_caps; 2380 struct dc_sink_fec_caps fec_caps; 2381 2382 bool is_vsc_sdp_colorimetry_supported; 2383 2384 /* private to DC core */ 2385 struct dc_link *link; 2386 struct dc_context *ctx; 2387 2388 uint32_t sink_id; 2389 2390 /* private to dc_sink.c */ 2391 // refcount must be the last member in dc_sink, since we want the 2392 // sink structure to be logically cloneable up to (but not including) 2393 // refcount 2394 struct kref refcount; 2395 }; 2396 2397 void dc_sink_retain(struct dc_sink *sink); 2398 void dc_sink_release(struct dc_sink *sink); 2399 2400 struct dc_sink_init_data { 2401 enum signal_type sink_signal; 2402 struct dc_link *link; 2403 uint32_t dongle_max_pix_clk; 2404 bool converter_disable_audio; 2405 }; 2406 2407 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2408 2409 /* Newer interfaces */ 2410 struct dc_cursor { 2411 struct dc_plane_address address; 2412 struct dc_cursor_attributes attributes; 2413 }; 2414 2415 2416 /* Interrupt interfaces */ 2417 enum dc_irq_source dc_interrupt_to_irq_source( 2418 struct dc *dc, 2419 uint32_t src_id, 2420 uint32_t ext_id); 2421 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2422 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2423 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2424 struct dc *dc, uint32_t link_index); 2425 2426 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2427 2428 /* Power Interfaces */ 2429 2430 void dc_set_power_state( 2431 struct dc *dc, 2432 enum dc_acpi_cm_power_state power_state); 2433 void dc_resume(struct dc *dc); 2434 2435 void dc_power_down_on_boot(struct dc *dc); 2436 2437 /* 2438 * HDCP Interfaces 2439 */ 2440 enum hdcp_message_status dc_process_hdcp_msg( 2441 enum signal_type signal, 2442 struct dc_link *link, 2443 struct hdcp_protection_message *message_info); 2444 bool dc_is_dmcu_initialized(struct dc *dc); 2445 2446 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2447 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2448 2449 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2450 unsigned int pitch, 2451 unsigned int height, 2452 enum surface_pixel_format format, 2453 struct dc_cursor_attributes *cursor_attr); 2454 2455 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2456 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2457 2458 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2459 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2460 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2461 2462 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2463 void dc_unlock_memory_clock_frequency(struct dc *dc); 2464 2465 /* set min memory clock to the min required for current mode, max to maxDPM */ 2466 void dc_lock_memory_clock_frequency(struct dc *dc); 2467 2468 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2469 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2470 2471 /* cleanup on driver unload */ 2472 void dc_hardware_release(struct dc *dc); 2473 2474 /* disables fw based mclk switch */ 2475 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2476 2477 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2478 2479 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2480 2481 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2482 2483 void dc_z10_restore(const struct dc *dc); 2484 void dc_z10_save_init(struct dc *dc); 2485 2486 bool dc_is_dmub_outbox_supported(struct dc *dc); 2487 bool dc_enable_dmub_notifications(struct dc *dc); 2488 2489 bool dc_abm_save_restore( 2490 struct dc *dc, 2491 struct dc_stream_state *stream, 2492 struct abm_save_restore *pData); 2493 2494 void dc_enable_dmub_outbox(struct dc *dc); 2495 2496 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2497 uint32_t link_index, 2498 struct aux_payload *payload); 2499 2500 /* Get dc link index from dpia port index */ 2501 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2502 uint8_t dpia_port_index); 2503 2504 bool dc_process_dmub_set_config_async(struct dc *dc, 2505 uint32_t link_index, 2506 struct set_config_cmd_payload *payload, 2507 struct dmub_notification *notify); 2508 2509 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2510 uint32_t link_index, 2511 uint8_t mst_alloc_slots, 2512 uint8_t *mst_slots_in_use); 2513 2514 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2515 uint32_t hpd_int_enable); 2516 2517 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2518 2519 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2520 2521 struct dc_power_profile { 2522 int power_level; /* Lower is better */ 2523 }; 2524 2525 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2526 2527 /* DSC Interfaces */ 2528 #include "dc_dsc.h" 2529 2530 /* Disable acc mode Interfaces */ 2531 void dc_disable_accelerated_mode(struct dc *dc); 2532 2533 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2534 struct dc_stream_state *new_stream); 2535 2536 #endif /* DC_INTERFACE_H_ */ 2537