xref: /linux/drivers/gpu/drm/amd/display/dc/dc.h (revision 3027ce13e04eee76539ca65c2cb1028a01c8c508)
1 /*
2  * Copyright 2012-2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 #ifndef DC_INTERFACE_H_
27 #define DC_INTERFACE_H_
28 
29 #include "dc_types.h"
30 #include "dc_state.h"
31 #include "dc_plane.h"
32 #include "grph_object_defs.h"
33 #include "logger_types.h"
34 #include "hdcp_msg_types.h"
35 #include "gpio_types.h"
36 #include "link_service_types.h"
37 #include "grph_object_ctrl_defs.h"
38 #include <inc/hw/opp.h>
39 
40 #include "hwss/hw_sequencer.h"
41 #include "inc/compressor.h"
42 #include "inc/hw/dmcu.h"
43 #include "dml/display_mode_lib.h"
44 
45 #include "dml2/dml2_wrapper.h"
46 
47 #include "dmub/inc/dmub_cmd.h"
48 
49 #include "spl/dc_spl_types.h"
50 
51 struct abm_save_restore;
52 
53 /* forward declaration */
54 struct aux_payload;
55 struct set_config_cmd_payload;
56 struct dmub_notification;
57 
58 #define DC_VER "3.2.286"
59 
60 #define MAX_SURFACES 3
61 #define MAX_PLANES 6
62 #define MAX_STREAMS 6
63 #define MIN_VIEWPORT_SIZE 12
64 #define MAX_NUM_EDP 2
65 
66 /* Display Core Interfaces */
67 struct dc_versions {
68 	const char *dc_ver;
69 	struct dmcu_version dmcu_version;
70 };
71 
72 enum dp_protocol_version {
73 	DP_VERSION_1_4 = 0,
74 	DP_VERSION_2_1,
75 	DP_VERSION_UNKNOWN,
76 };
77 
78 enum dc_plane_type {
79 	DC_PLANE_TYPE_INVALID,
80 	DC_PLANE_TYPE_DCE_RGB,
81 	DC_PLANE_TYPE_DCE_UNDERLAY,
82 	DC_PLANE_TYPE_DCN_UNIVERSAL,
83 };
84 
85 // Sizes defined as multiples of 64KB
86 enum det_size {
87 	DET_SIZE_DEFAULT = 0,
88 	DET_SIZE_192KB = 3,
89 	DET_SIZE_256KB = 4,
90 	DET_SIZE_320KB = 5,
91 	DET_SIZE_384KB = 6
92 };
93 
94 
95 struct dc_plane_cap {
96 	enum dc_plane_type type;
97 	uint32_t per_pixel_alpha : 1;
98 	struct {
99 		uint32_t argb8888 : 1;
100 		uint32_t nv12 : 1;
101 		uint32_t fp16 : 1;
102 		uint32_t p010 : 1;
103 		uint32_t ayuv : 1;
104 	} pixel_format_support;
105 	// max upscaling factor x1000
106 	// upscaling factors are always >= 1
107 	// for example, 1080p -> 8K is 4.0, or 4000 raw value
108 	struct {
109 		uint32_t argb8888;
110 		uint32_t nv12;
111 		uint32_t fp16;
112 	} max_upscale_factor;
113 	// max downscale factor x1000
114 	// downscale factors are always <= 1
115 	// for example, 8K -> 1080p is 0.25, or 250 raw value
116 	struct {
117 		uint32_t argb8888;
118 		uint32_t nv12;
119 		uint32_t fp16;
120 	} max_downscale_factor;
121 	// minimal width/height
122 	uint32_t min_width;
123 	uint32_t min_height;
124 };
125 
126 /**
127  * DOC: color-management-caps
128  *
129  * **Color management caps (DPP and MPC)**
130  *
131  * Modules/color calculates various color operations which are translated to
132  * abstracted HW. DCE 5-12 had almost no important changes, but starting with
133  * DCN1, every new generation comes with fairly major differences in color
134  * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can
135  * decide mapping to HW block based on logical capabilities.
136  */
137 
138 /**
139  * struct rom_curve_caps - predefined transfer function caps for degamma and regamma
140  * @srgb: RGB color space transfer func
141  * @bt2020: BT.2020 transfer func
142  * @gamma2_2: standard gamma
143  * @pq: perceptual quantizer transfer function
144  * @hlg: hybrid log–gamma transfer function
145  */
146 struct rom_curve_caps {
147 	uint16_t srgb : 1;
148 	uint16_t bt2020 : 1;
149 	uint16_t gamma2_2 : 1;
150 	uint16_t pq : 1;
151 	uint16_t hlg : 1;
152 };
153 
154 /**
155  * struct dpp_color_caps - color pipeline capabilities for display pipe and
156  * plane blocks
157  *
158  * @dcn_arch: all DCE generations treated the same
159  * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs,
160  * just plain 256-entry lookup
161  * @icsc: input color space conversion
162  * @dgam_ram: programmable degamma LUT
163  * @post_csc: post color space conversion, before gamut remap
164  * @gamma_corr: degamma correction
165  * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared
166  * with MPC by setting mpc:shared_3d_lut flag
167  * @ogam_ram: programmable out/blend gamma LUT
168  * @ocsc: output color space conversion
169  * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes
170  * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT
171  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
172  *
173  * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order)
174  */
175 struct dpp_color_caps {
176 	uint16_t dcn_arch : 1;
177 	uint16_t input_lut_shared : 1;
178 	uint16_t icsc : 1;
179 	uint16_t dgam_ram : 1;
180 	uint16_t post_csc : 1;
181 	uint16_t gamma_corr : 1;
182 	uint16_t hw_3d_lut : 1;
183 	uint16_t ogam_ram : 1;
184 	uint16_t ocsc : 1;
185 	uint16_t dgam_rom_for_yuv : 1;
186 	struct rom_curve_caps dgam_rom_caps;
187 	struct rom_curve_caps ogam_rom_caps;
188 };
189 
190 /**
191  * struct mpc_color_caps - color pipeline capabilities for multiple pipe and
192  * plane combined blocks
193  *
194  * @gamut_remap: color transformation matrix
195  * @ogam_ram: programmable out gamma LUT
196  * @ocsc: output color space conversion matrix
197  * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT
198  * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single
199  * instance
200  * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT
201  */
202 struct mpc_color_caps {
203 	uint16_t gamut_remap : 1;
204 	uint16_t ogam_ram : 1;
205 	uint16_t ocsc : 1;
206 	uint16_t num_3dluts : 3;
207 	uint16_t shared_3d_lut:1;
208 	struct rom_curve_caps ogam_rom_caps;
209 };
210 
211 /**
212  * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks
213  * @dpp: color pipes caps for DPP
214  * @mpc: color pipes caps for MPC
215  */
216 struct dc_color_caps {
217 	struct dpp_color_caps dpp;
218 	struct mpc_color_caps mpc;
219 };
220 
221 struct dc_dmub_caps {
222 	bool psr;
223 	bool mclk_sw;
224 	bool subvp_psr;
225 	bool gecc_enable;
226 	uint8_t fams_ver;
227 };
228 
229 struct dc_caps {
230 	uint32_t max_streams;
231 	uint32_t max_links;
232 	uint32_t max_audios;
233 	uint32_t max_slave_planes;
234 	uint32_t max_slave_yuv_planes;
235 	uint32_t max_slave_rgb_planes;
236 	uint32_t max_planes;
237 	uint32_t max_downscale_ratio;
238 	uint32_t i2c_speed_in_khz;
239 	uint32_t i2c_speed_in_khz_hdcp;
240 	uint32_t dmdata_alloc_size;
241 	unsigned int max_cursor_size;
242 	unsigned int max_video_width;
243 	/*
244 	 * max video plane width that can be safely assumed to be always
245 	 * supported by single DPP pipe.
246 	 */
247 	unsigned int max_optimizable_video_width;
248 	unsigned int min_horizontal_blanking_period;
249 	int linear_pitch_alignment;
250 	bool dcc_const_color;
251 	bool dynamic_audio;
252 	bool is_apu;
253 	bool dual_link_dvi;
254 	bool post_blend_color_processing;
255 	bool force_dp_tps4_for_cp2520;
256 	bool disable_dp_clk_share;
257 	bool psp_setup_panel_mode;
258 	bool extended_aux_timeout_support;
259 	bool dmcub_support;
260 	bool zstate_support;
261 	bool ips_support;
262 	uint32_t num_of_internal_disp;
263 	uint32_t max_dwb_htap;
264 	uint32_t max_dwb_vtap;
265 	enum dp_protocol_version max_dp_protocol_version;
266 	bool spdif_aud;
267 	unsigned int mall_size_per_mem_channel;
268 	unsigned int mall_size_total;
269 	unsigned int cursor_cache_size;
270 	struct dc_plane_cap planes[MAX_PLANES];
271 	struct dc_color_caps color;
272 	struct dc_dmub_caps dmub_caps;
273 	bool dp_hpo;
274 	bool dp_hdmi21_pcon_support;
275 	bool edp_dsc_support;
276 	bool vbios_lttpr_aware;
277 	bool vbios_lttpr_enable;
278 	uint32_t max_otg_num;
279 	uint32_t max_cab_allocation_bytes;
280 	uint32_t cache_line_size;
281 	uint32_t cache_num_ways;
282 	uint16_t subvp_fw_processing_delay_us;
283 	uint8_t subvp_drr_max_vblank_margin_us;
284 	uint16_t subvp_prefetch_end_to_mall_start_us;
285 	uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height
286 	uint16_t subvp_pstate_allow_width_us;
287 	uint16_t subvp_vertical_int_margin_us;
288 	bool seamless_odm;
289 	uint32_t max_v_total;
290 	uint32_t max_disp_clock_khz_at_vmin;
291 	uint8_t subvp_drr_vblank_start_margin_us;
292 	bool cursor_not_scaled;
293 	bool dcmode_power_limits_present;
294 };
295 
296 struct dc_bug_wa {
297 	bool no_connect_phy_config;
298 	bool dedcn20_305_wa;
299 	bool skip_clock_update;
300 	bool lt_early_cr_pattern;
301 	struct {
302 		uint8_t uclk : 1;
303 		uint8_t fclk : 1;
304 		uint8_t dcfclk : 1;
305 		uint8_t dcfclk_ds: 1;
306 	} clock_update_disable_mask;
307 	//Customer Specific WAs
308 	uint32_t force_backlight_start_level;
309 };
310 struct dc_dcc_surface_param {
311 	struct dc_size surface_size;
312 	enum surface_pixel_format format;
313 	unsigned int plane0_pitch;
314 	struct dc_size plane1_size;
315 	unsigned int plane1_pitch;
316 	union {
317 		enum swizzle_mode_values swizzle_mode;
318 		enum swizzle_mode_addr3_values swizzle_mode_addr3;
319 	};
320 	enum dc_scan_direction scan;
321 };
322 
323 struct dc_dcc_setting {
324 	unsigned int max_compressed_blk_size;
325 	unsigned int max_uncompressed_blk_size;
326 	bool independent_64b_blks;
327 	//These bitfields to be used starting with DCN 3.0
328 	struct {
329 		uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case)
330 		uint32_t dcc_128_128_uncontrained : 1;  //available in ASICs before DCN 3.0
331 		uint32_t dcc_256_128_128 : 1;		//available starting with DCN 3.0
332 		uint32_t dcc_256_256_unconstrained : 1;  //available in ASICs before DCN 3.0 (the best compression case)
333 	} dcc_controls;
334 };
335 
336 struct dc_surface_dcc_cap {
337 	union {
338 		struct {
339 			struct dc_dcc_setting rgb;
340 		} grph;
341 
342 		struct {
343 			struct dc_dcc_setting luma;
344 			struct dc_dcc_setting chroma;
345 		} video;
346 	};
347 
348 	bool capable;
349 	bool const_color_support;
350 };
351 
352 struct dc_static_screen_params {
353 	struct {
354 		bool force_trigger;
355 		bool cursor_update;
356 		bool surface_update;
357 		bool overlay_update;
358 	} triggers;
359 	unsigned int num_frames;
360 };
361 
362 
363 /* Surface update type is used by dc_update_surfaces_and_stream
364  * The update type is determined at the very beginning of the function based
365  * on parameters passed in and decides how much programming (or updating) is
366  * going to be done during the call.
367  *
368  * UPDATE_TYPE_FAST is used for really fast updates that do not require much
369  * logical calculations or hardware register programming. This update MUST be
370  * ISR safe on windows. Currently fast update will only be used to flip surface
371  * address.
372  *
373  * UPDATE_TYPE_MED is used for slower updates which require significant hw
374  * re-programming however do not affect bandwidth consumption or clock
375  * requirements. At present, this is the level at which front end updates
376  * that do not require us to run bw_calcs happen. These are in/out transfer func
377  * updates, viewport offset changes, recout size changes and pixel depth changes.
378  * This update can be done at ISR, but we want to minimize how often this happens.
379  *
380  * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
381  * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
382  * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
383  * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
384  * a full update. This cannot be done at ISR level and should be a rare event.
385  * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
386  * underscan we don't expect to see this call at all.
387  */
388 
389 enum surface_update_type {
390 	UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
391 	UPDATE_TYPE_MED,  /* ISR safe, most of programming needed, no bw/clk change*/
392 	UPDATE_TYPE_FULL, /* may need to shuffle resources */
393 };
394 
395 /* Forward declaration*/
396 struct dc;
397 struct dc_plane_state;
398 struct dc_state;
399 
400 struct dc_cap_funcs {
401 	bool (*get_dcc_compression_cap)(const struct dc *dc,
402 			const struct dc_dcc_surface_param *input,
403 			struct dc_surface_dcc_cap *output);
404 	bool (*get_subvp_en)(struct dc *dc, struct dc_state *context);
405 };
406 
407 struct link_training_settings;
408 
409 union allow_lttpr_non_transparent_mode {
410 	struct {
411 		bool DP1_4A : 1;
412 		bool DP2_0 : 1;
413 	} bits;
414 	unsigned char raw;
415 };
416 
417 /* Structure to hold configuration flags set by dm at dc creation. */
418 struct dc_config {
419 	bool gpu_vm_support;
420 	bool disable_disp_pll_sharing;
421 	bool fbc_support;
422 	bool disable_fractional_pwm;
423 	bool allow_seamless_boot_optimization;
424 	bool seamless_boot_edp_requested;
425 	bool edp_not_connected;
426 	bool edp_no_power_sequencing;
427 	bool force_enum_edp;
428 	bool forced_clocks;
429 	union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode;
430 	bool multi_mon_pp_mclk_switch;
431 	bool disable_dmcu;
432 	bool enable_4to1MPC;
433 	bool enable_windowed_mpo_odm;
434 	bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520
435 	uint32_t allow_edp_hotplug_detection;
436 	bool clamp_min_dcfclk;
437 	uint64_t vblank_alignment_dto_params;
438 	uint8_t  vblank_alignment_max_frame_time_diff;
439 	bool is_asymmetric_memory;
440 	bool is_single_rank_dimm;
441 	bool is_vmin_only_asic;
442 	bool use_spl;
443 	bool prefer_easf;
444 	bool use_pipe_ctx_sync_logic;
445 	bool ignore_dpref_ss;
446 	bool enable_mipi_converter_optimization;
447 	bool use_default_clock_table;
448 	bool force_bios_enable_lttpr;
449 	uint8_t force_bios_fixed_vs;
450 	int sdpif_request_limit_words_per_umc;
451 	bool dc_mode_clk_limit_support;
452 	bool EnableMinDispClkODM;
453 	bool enable_auto_dpm_test_logs;
454 	unsigned int disable_ips;
455 	unsigned int disable_ips_in_vpb;
456 	bool usb4_bw_alloc_support;
457 	bool allow_0_dtb_clk;
458 	bool use_assr_psp_message;
459 	bool support_edp0_on_dp1;
460 	unsigned int enable_fpo_flicker_detection;
461 };
462 
463 enum visual_confirm {
464 	VISUAL_CONFIRM_DISABLE = 0,
465 	VISUAL_CONFIRM_SURFACE = 1,
466 	VISUAL_CONFIRM_HDR = 2,
467 	VISUAL_CONFIRM_MPCTREE = 4,
468 	VISUAL_CONFIRM_PSR = 5,
469 	VISUAL_CONFIRM_SWAPCHAIN = 6,
470 	VISUAL_CONFIRM_FAMS = 7,
471 	VISUAL_CONFIRM_SWIZZLE = 9,
472 	VISUAL_CONFIRM_REPLAY = 12,
473 	VISUAL_CONFIRM_SUBVP = 14,
474 	VISUAL_CONFIRM_MCLK_SWITCH = 16,
475 	VISUAL_CONFIRM_FAMS2 = 19,
476 };
477 
478 enum dc_psr_power_opts {
479 	psr_power_opt_invalid = 0x0,
480 	psr_power_opt_smu_opt_static_screen = 0x1,
481 	psr_power_opt_z10_static_screen = 0x10,
482 	psr_power_opt_ds_disable_allow = 0x100,
483 };
484 
485 enum dml_hostvm_override_opts {
486 	DML_HOSTVM_NO_OVERRIDE = 0x0,
487 	DML_HOSTVM_OVERRIDE_FALSE = 0x1,
488 	DML_HOSTVM_OVERRIDE_TRUE = 0x2,
489 };
490 
491 enum dc_replay_power_opts {
492 	replay_power_opt_invalid		= 0x0,
493 	replay_power_opt_smu_opt_static_screen	= 0x1,
494 	replay_power_opt_z10_static_screen	= 0x10,
495 };
496 
497 enum dcc_option {
498 	DCC_ENABLE = 0,
499 	DCC_DISABLE = 1,
500 	DCC_HALF_REQ_DISALBE = 2,
501 };
502 
503 enum in_game_fams_config {
504 	INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams
505 	INGAME_FAMS_DISABLE, // disable in-game fams
506 	INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display
507 };
508 
509 /**
510  * enum pipe_split_policy - Pipe split strategy supported by DCN
511  *
512  * This enum is used to define the pipe split policy supported by DCN. By
513  * default, DC favors MPC_SPLIT_DYNAMIC.
514  */
515 enum pipe_split_policy {
516 	/**
517 	 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the
518 	 * pipe in order to bring the best trade-off between performance and
519 	 * power consumption. This is the recommended option.
520 	 */
521 	MPC_SPLIT_DYNAMIC = 0,
522 
523 	/**
524 	 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not
525 	 * try any sort of split optimization.
526 	 */
527 	MPC_SPLIT_AVOID = 1,
528 
529 	/**
530 	 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to
531 	 * optimize the pipe utilization when using a single display; if the
532 	 * user connects to a second display, DC will avoid pipe split.
533 	 */
534 	MPC_SPLIT_AVOID_MULT_DISP = 2,
535 };
536 
537 enum wm_report_mode {
538 	WM_REPORT_DEFAULT = 0,
539 	WM_REPORT_OVERRIDE = 1,
540 };
541 enum dtm_pstate{
542 	dtm_level_p0 = 0,/*highest voltage*/
543 	dtm_level_p1,
544 	dtm_level_p2,
545 	dtm_level_p3,
546 	dtm_level_p4,/*when active_display_count = 0*/
547 };
548 
549 enum dcn_pwr_state {
550 	DCN_PWR_STATE_UNKNOWN = -1,
551 	DCN_PWR_STATE_MISSION_MODE = 0,
552 	DCN_PWR_STATE_LOW_POWER = 3,
553 };
554 
555 enum dcn_zstate_support_state {
556 	DCN_ZSTATE_SUPPORT_UNKNOWN,
557 	DCN_ZSTATE_SUPPORT_ALLOW,
558 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY,
559 	DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY,
560 	DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY,
561 	DCN_ZSTATE_SUPPORT_DISALLOW,
562 };
563 
564 /*
565  * struct dc_clocks - DC pipe clocks
566  *
567  * For any clocks that may differ per pipe only the max is stored in this
568  * structure
569  */
570 struct dc_clocks {
571 	int dispclk_khz;
572 	int actual_dispclk_khz;
573 	int dppclk_khz;
574 	int actual_dppclk_khz;
575 	int disp_dpp_voltage_level_khz;
576 	int dcfclk_khz;
577 	int socclk_khz;
578 	int dcfclk_deep_sleep_khz;
579 	int fclk_khz;
580 	int phyclk_khz;
581 	int dramclk_khz;
582 	bool p_state_change_support;
583 	enum dcn_zstate_support_state zstate_support;
584 	bool dtbclk_en;
585 	int ref_dtbclk_khz;
586 	bool fclk_p_state_change_support;
587 	enum dcn_pwr_state pwr_state;
588 	/*
589 	 * Elements below are not compared for the purposes of
590 	 * optimization required
591 	 */
592 	bool prev_p_state_change_support;
593 	bool fclk_prev_p_state_change_support;
594 	int num_ways;
595 
596 	/*
597 	 * @fw_based_mclk_switching
598 	 *
599 	 * DC has a mechanism that leverage the variable refresh rate to switch
600 	 * memory clock in cases that we have a large latency to achieve the
601 	 * memory clock change and a short vblank window. DC has some
602 	 * requirements to enable this feature, and this field describes if the
603 	 * system support or not such a feature.
604 	 */
605 	bool fw_based_mclk_switching;
606 	bool fw_based_mclk_switching_shut_down;
607 	int prev_num_ways;
608 	enum dtm_pstate dtm_level;
609 	int max_supported_dppclk_khz;
610 	int max_supported_dispclk_khz;
611 	int bw_dppclk_khz; /*a copy of dppclk_khz*/
612 	int bw_dispclk_khz;
613 	int idle_dramclk_khz;
614 	int idle_fclk_khz;
615 };
616 
617 struct dc_bw_validation_profile {
618 	bool enable;
619 
620 	unsigned long long total_ticks;
621 	unsigned long long voltage_level_ticks;
622 	unsigned long long watermark_ticks;
623 	unsigned long long rq_dlg_ticks;
624 
625 	unsigned long long total_count;
626 	unsigned long long skip_fast_count;
627 	unsigned long long skip_pass_count;
628 	unsigned long long skip_fail_count;
629 };
630 
631 #define BW_VAL_TRACE_SETUP() \
632 		unsigned long long end_tick = 0; \
633 		unsigned long long voltage_level_tick = 0; \
634 		unsigned long long watermark_tick = 0; \
635 		unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \
636 				dm_get_timestamp(dc->ctx) : 0
637 
638 #define BW_VAL_TRACE_COUNT() \
639 		if (dc->debug.bw_val_profile.enable) \
640 			dc->debug.bw_val_profile.total_count++
641 
642 #define BW_VAL_TRACE_SKIP(status) \
643 		if (dc->debug.bw_val_profile.enable) { \
644 			if (!voltage_level_tick) \
645 				voltage_level_tick = dm_get_timestamp(dc->ctx); \
646 			dc->debug.bw_val_profile.skip_ ## status ## _count++; \
647 		}
648 
649 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \
650 		if (dc->debug.bw_val_profile.enable) \
651 			voltage_level_tick = dm_get_timestamp(dc->ctx)
652 
653 #define BW_VAL_TRACE_END_WATERMARKS() \
654 		if (dc->debug.bw_val_profile.enable) \
655 			watermark_tick = dm_get_timestamp(dc->ctx)
656 
657 #define BW_VAL_TRACE_FINISH() \
658 		if (dc->debug.bw_val_profile.enable) { \
659 			end_tick = dm_get_timestamp(dc->ctx); \
660 			dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \
661 			dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \
662 			if (watermark_tick) { \
663 				dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \
664 				dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \
665 			} \
666 		}
667 
668 union mem_low_power_enable_options {
669 	struct {
670 		bool vga: 1;
671 		bool i2c: 1;
672 		bool dmcu: 1;
673 		bool dscl: 1;
674 		bool cm: 1;
675 		bool mpc: 1;
676 		bool optc: 1;
677 		bool vpg: 1;
678 		bool afmt: 1;
679 	} bits;
680 	uint32_t u32All;
681 };
682 
683 union root_clock_optimization_options {
684 	struct {
685 		bool dpp: 1;
686 		bool dsc: 1;
687 		bool hdmistream: 1;
688 		bool hdmichar: 1;
689 		bool dpstream: 1;
690 		bool symclk32_se: 1;
691 		bool symclk32_le: 1;
692 		bool symclk_fe: 1;
693 		bool physymclk: 1;
694 		bool dpiasymclk: 1;
695 		uint32_t reserved: 22;
696 	} bits;
697 	uint32_t u32All;
698 };
699 
700 union fine_grain_clock_gating_enable_options {
701 	struct {
702 		bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */
703 		bool dchub : 1;	   /* Display controller hub */
704 		bool dchubbub : 1;
705 		bool dpp : 1;	   /* Display pipes and planes */
706 		bool opp : 1;	   /* Output pixel processing */
707 		bool optc : 1;	   /* Output pipe timing combiner */
708 		bool dio : 1;	   /* Display output */
709 		bool dwb : 1;	   /* Display writeback */
710 		bool mmhubbub : 1; /* Multimedia hub */
711 		bool dmu : 1;	   /* Display core management unit */
712 		bool az : 1;	   /* Azalia */
713 		bool dchvm : 1;
714 		bool dsc : 1;	   /* Display stream compression */
715 
716 		uint32_t reserved : 19;
717 	} bits;
718 	uint32_t u32All;
719 };
720 
721 enum pg_hw_pipe_resources {
722 	PG_HUBP = 0,
723 	PG_DPP,
724 	PG_DSC,
725 	PG_MPCC,
726 	PG_OPP,
727 	PG_OPTC,
728 	PG_DPSTREAM,
729 	PG_HDMISTREAM,
730 	PG_PHYSYMCLK,
731 	PG_HW_PIPE_RESOURCES_NUM_ELEMENT
732 };
733 
734 enum pg_hw_resources {
735 	PG_DCCG = 0,
736 	PG_DCIO,
737 	PG_DIO,
738 	PG_DCHUBBUB,
739 	PG_DCHVM,
740 	PG_DWB,
741 	PG_HPO,
742 	PG_HW_RESOURCES_NUM_ELEMENT
743 };
744 
745 struct pg_block_update {
746 	bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES];
747 	bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT];
748 };
749 
750 union dpia_debug_options {
751 	struct {
752 		uint32_t disable_dpia:1; /* bit 0 */
753 		uint32_t force_non_lttpr:1; /* bit 1 */
754 		uint32_t extend_aux_rd_interval:1; /* bit 2 */
755 		uint32_t disable_mst_dsc_work_around:1; /* bit 3 */
756 		uint32_t enable_force_tbt3_work_around:1; /* bit 4 */
757 		uint32_t reserved:27;
758 	} bits;
759 	uint32_t raw;
760 };
761 
762 /* AUX wake work around options
763  * 0: enable/disable work around
764  * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS
765  * 15-2: reserved
766  * 31-16: timeout in ms
767  */
768 union aux_wake_wa_options {
769 	struct {
770 		uint32_t enable_wa : 1;
771 		uint32_t use_default_timeout : 1;
772 		uint32_t rsvd: 14;
773 		uint32_t timeout_ms : 16;
774 	} bits;
775 	uint32_t raw;
776 };
777 
778 struct dc_debug_data {
779 	uint32_t ltFailCount;
780 	uint32_t i2cErrorCount;
781 	uint32_t auxErrorCount;
782 };
783 
784 struct dc_phy_addr_space_config {
785 	struct {
786 		uint64_t start_addr;
787 		uint64_t end_addr;
788 		uint64_t fb_top;
789 		uint64_t fb_offset;
790 		uint64_t fb_base;
791 		uint64_t agp_top;
792 		uint64_t agp_bot;
793 		uint64_t agp_base;
794 	} system_aperture;
795 
796 	struct {
797 		uint64_t page_table_start_addr;
798 		uint64_t page_table_end_addr;
799 		uint64_t page_table_base_addr;
800 		bool base_addr_is_mc_addr;
801 	} gart_config;
802 
803 	bool valid;
804 	bool is_hvm_enabled;
805 	uint64_t page_table_default_page_addr;
806 };
807 
808 struct dc_virtual_addr_space_config {
809 	uint64_t	page_table_base_addr;
810 	uint64_t	page_table_start_addr;
811 	uint64_t	page_table_end_addr;
812 	uint32_t	page_table_block_size_in_bytes;
813 	uint8_t		page_table_depth; // 1 = 1 level, 2 = 2 level, etc.  0 = invalid
814 };
815 
816 struct dc_bounding_box_overrides {
817 	int sr_exit_time_ns;
818 	int sr_enter_plus_exit_time_ns;
819 	int sr_exit_z8_time_ns;
820 	int sr_enter_plus_exit_z8_time_ns;
821 	int urgent_latency_ns;
822 	int percent_of_ideal_drambw;
823 	int dram_clock_change_latency_ns;
824 	int dummy_clock_change_latency_ns;
825 	int fclk_clock_change_latency_ns;
826 	/* This forces a hard min on the DCFCLK we use
827 	 * for DML.  Unlike the debug option for forcing
828 	 * DCFCLK, this override affects watermark calculations
829 	 */
830 	int min_dcfclk_mhz;
831 };
832 
833 struct dc_state;
834 struct resource_pool;
835 struct dce_hwseq;
836 struct link_service;
837 
838 /*
839  * struct dc_debug_options - DC debug struct
840  *
841  * This struct provides a simple mechanism for developers to change some
842  * configurations, enable/disable features, and activate extra debug options.
843  * This can be very handy to narrow down whether some specific feature is
844  * causing an issue or not.
845  */
846 struct dc_debug_options {
847 	bool native422_support;
848 	bool disable_dsc;
849 	enum visual_confirm visual_confirm;
850 	int visual_confirm_rect_height;
851 
852 	bool sanity_checks;
853 	bool max_disp_clk;
854 	bool surface_trace;
855 	bool timing_trace;
856 	bool clock_trace;
857 	bool validation_trace;
858 	bool bandwidth_calcs_trace;
859 	int max_downscale_src_width;
860 
861 	/* stutter efficiency related */
862 	bool disable_stutter;
863 	bool use_max_lb;
864 	enum dcc_option disable_dcc;
865 
866 	/*
867 	 * @pipe_split_policy: Define which pipe split policy is used by the
868 	 * display core.
869 	 */
870 	enum pipe_split_policy pipe_split_policy;
871 	bool force_single_disp_pipe_split;
872 	bool voltage_align_fclk;
873 	bool disable_min_fclk;
874 
875 	bool disable_dfs_bypass;
876 	bool disable_dpp_power_gate;
877 	bool disable_hubp_power_gate;
878 	bool disable_dsc_power_gate;
879 	bool disable_optc_power_gate;
880 	bool disable_hpo_power_gate;
881 	int dsc_min_slice_height_override;
882 	int dsc_bpp_increment_div;
883 	bool disable_pplib_wm_range;
884 	enum wm_report_mode pplib_wm_report_mode;
885 	unsigned int min_disp_clk_khz;
886 	unsigned int min_dpp_clk_khz;
887 	unsigned int min_dram_clk_khz;
888 	int sr_exit_time_dpm0_ns;
889 	int sr_enter_plus_exit_time_dpm0_ns;
890 	int sr_exit_time_ns;
891 	int sr_enter_plus_exit_time_ns;
892 	int sr_exit_z8_time_ns;
893 	int sr_enter_plus_exit_z8_time_ns;
894 	int urgent_latency_ns;
895 	uint32_t underflow_assert_delay_us;
896 	int percent_of_ideal_drambw;
897 	int dram_clock_change_latency_ns;
898 	bool optimized_watermark;
899 	int always_scale;
900 	bool disable_pplib_clock_request;
901 	bool disable_clock_gate;
902 	bool disable_mem_low_power;
903 	bool pstate_enabled;
904 	bool disable_dmcu;
905 	bool force_abm_enable;
906 	bool disable_stereo_support;
907 	bool vsr_support;
908 	bool performance_trace;
909 	bool az_endpoint_mute_only;
910 	bool always_use_regamma;
911 	bool recovery_enabled;
912 	bool avoid_vbios_exec_table;
913 	bool scl_reset_length10;
914 	bool hdmi20_disable;
915 	bool skip_detection_link_training;
916 	uint32_t edid_read_retry_times;
917 	unsigned int force_odm_combine; //bit vector based on otg inst
918 	unsigned int seamless_boot_odm_combine;
919 	unsigned int force_odm_combine_4to1; //bit vector based on otg inst
920 	int minimum_z8_residency_time;
921 	int minimum_z10_residency_time;
922 	bool disable_z9_mpc;
923 	unsigned int force_fclk_khz;
924 	bool enable_tri_buf;
925 	bool dmub_offload_enabled;
926 	bool dmcub_emulation;
927 	bool disable_idle_power_optimizations;
928 	unsigned int mall_size_override;
929 	unsigned int mall_additional_timer_percent;
930 	bool mall_error_as_fatal;
931 	bool dmub_command_table; /* for testing only */
932 	struct dc_bw_validation_profile bw_val_profile;
933 	bool disable_fec;
934 	bool disable_48mhz_pwrdwn;
935 	/* This forces a hard min on the DCFCLK requested to SMU/PP
936 	 * watermarks are not affected.
937 	 */
938 	unsigned int force_min_dcfclk_mhz;
939 	int dwb_fi_phase;
940 	bool disable_timing_sync;
941 	bool cm_in_bypass;
942 	int force_clock_mode;/*every mode change.*/
943 
944 	bool disable_dram_clock_change_vactive_support;
945 	bool validate_dml_output;
946 	bool enable_dmcub_surface_flip;
947 	bool usbc_combo_phy_reset_wa;
948 	bool enable_dram_clock_change_one_display_vactive;
949 	/* TODO - remove once tested */
950 	bool legacy_dp2_lt;
951 	bool set_mst_en_for_sst;
952 	bool disable_uhbr;
953 	bool force_dp2_lt_fallback_method;
954 	bool ignore_cable_id;
955 	union mem_low_power_enable_options enable_mem_low_power;
956 	union root_clock_optimization_options root_clock_optimization;
957 	union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating;
958 	bool hpo_optimization;
959 	bool force_vblank_alignment;
960 
961 	/* Enable dmub aux for legacy ddc */
962 	bool enable_dmub_aux_for_legacy_ddc;
963 	bool disable_fams;
964 	enum in_game_fams_config disable_fams_gaming;
965 	/* FEC/PSR1 sequence enable delay in 100us */
966 	uint8_t fec_enable_delay_in100us;
967 	bool enable_driver_sequence_debug;
968 	enum det_size crb_alloc_policy;
969 	int crb_alloc_policy_min_disp_count;
970 	bool disable_z10;
971 	bool enable_z9_disable_interface;
972 	bool psr_skip_crtc_disable;
973 	union dpia_debug_options dpia_debug;
974 	bool disable_fixed_vs_aux_timeout_wa;
975 	uint32_t fixed_vs_aux_delay_config_wa;
976 	bool force_disable_subvp;
977 	bool force_subvp_mclk_switch;
978 	bool allow_sw_cursor_fallback;
979 	unsigned int force_subvp_num_ways;
980 	unsigned int force_mall_ss_num_ways;
981 	bool alloc_extra_way_for_cursor;
982 	uint32_t subvp_extra_lines;
983 	bool force_usr_allow;
984 	/* uses value at boot and disables switch */
985 	bool disable_dtb_ref_clk_switch;
986 	bool extended_blank_optimization;
987 	union aux_wake_wa_options aux_wake_wa;
988 	uint32_t mst_start_top_delay;
989 	uint8_t psr_power_use_phy_fsm;
990 	enum dml_hostvm_override_opts dml_hostvm_override;
991 	bool dml_disallow_alternate_prefetch_modes;
992 	bool use_legacy_soc_bb_mechanism;
993 	bool exit_idle_opt_for_cursor_updates;
994 	bool using_dml2;
995 	bool enable_single_display_2to1_odm_policy;
996 	bool enable_double_buffered_dsc_pg_support;
997 	bool enable_dp_dig_pixel_rate_div_policy;
998 	bool using_dml21;
999 	enum lttpr_mode lttpr_mode_override;
1000 	unsigned int dsc_delay_factor_wa_x1000;
1001 	unsigned int min_prefetch_in_strobe_ns;
1002 	bool disable_unbounded_requesting;
1003 	bool dig_fifo_off_in_blank;
1004 	bool override_dispclk_programming;
1005 	bool otg_crc_db;
1006 	bool disallow_dispclk_dppclk_ds;
1007 	bool disable_fpo_optimizations;
1008 	bool support_eDP1_5;
1009 	uint32_t fpo_vactive_margin_us;
1010 	bool disable_fpo_vactive;
1011 	bool disable_boot_optimizations;
1012 	bool override_odm_optimization;
1013 	bool minimize_dispclk_using_odm;
1014 	bool disable_subvp_high_refresh;
1015 	bool disable_dp_plus_plus_wa;
1016 	uint32_t fpo_vactive_min_active_margin_us;
1017 	uint32_t fpo_vactive_max_blank_us;
1018 	bool enable_hpo_pg_support;
1019 	bool enable_legacy_fast_update;
1020 	bool disable_dc_mode_overwrite;
1021 	bool replay_skip_crtc_disabled;
1022 	bool ignore_pg;/*do nothing, let pmfw control it*/
1023 	bool psp_disabled_wa;
1024 	unsigned int ips2_eval_delay_us;
1025 	unsigned int ips2_entry_delay_us;
1026 	bool optimize_ips_handshake;
1027 	bool disable_dmub_reallow_idle;
1028 	bool disable_timeout;
1029 	bool disable_extblankadj;
1030 	bool enable_idle_reg_checks;
1031 	unsigned int static_screen_wait_frames;
1032 	uint32_t pwm_freq;
1033 	bool force_chroma_subsampling_1tap;
1034 	bool disable_422_left_edge_pixel;
1035 	bool dml21_force_pstate_method;
1036 	uint32_t dml21_force_pstate_method_value;
1037 	uint32_t dml21_disable_pstate_method_mask;
1038 	union dmub_fams2_global_feature_config fams2_config;
1039 	bool enable_legacy_clock_update;
1040 	unsigned int force_cositing;
1041 	unsigned int disable_spl;
1042 	unsigned int force_easf;
1043 	unsigned int force_sharpness;
1044 	unsigned int force_lls;
1045 };
1046 
1047 
1048 /* Generic structure that can be used to query properties of DC. More fields
1049  * can be added as required.
1050  */
1051 struct dc_current_properties {
1052 	unsigned int cursor_size_limit;
1053 };
1054 
1055 enum frame_buffer_mode {
1056 	FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
1057 	FRAME_BUFFER_MODE_ZFB_ONLY,
1058 	FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
1059 } ;
1060 
1061 struct dchub_init_data {
1062 	int64_t zfb_phys_addr_base;
1063 	int64_t zfb_mc_base_addr;
1064 	uint64_t zfb_size_in_byte;
1065 	enum frame_buffer_mode fb_mode;
1066 	bool dchub_initialzied;
1067 	bool dchub_info_valid;
1068 };
1069 
1070 struct dml2_soc_bb;
1071 
1072 struct dc_init_data {
1073 	struct hw_asic_id asic_id;
1074 	void *driver; /* ctx */
1075 	struct cgs_device *cgs_device;
1076 	struct dc_bounding_box_overrides bb_overrides;
1077 
1078 	int num_virtual_links;
1079 	/*
1080 	 * If 'vbios_override' not NULL, it will be called instead
1081 	 * of the real VBIOS. Intended use is Diagnostics on FPGA.
1082 	 */
1083 	struct dc_bios *vbios_override;
1084 	enum dce_environment dce_environment;
1085 
1086 	struct dmub_offload_funcs *dmub_if;
1087 	struct dc_reg_helper_state *dmub_offload;
1088 
1089 	struct dc_config flags;
1090 	uint64_t log_mask;
1091 
1092 	struct dpcd_vendor_signature vendor_signature;
1093 	bool force_smu_not_present;
1094 	/*
1095 	 * IP offset for run time initializaion of register addresses
1096 	 *
1097 	 * DCN3.5+ will fail dc_create() if these fields are null for them. They are
1098 	 * applicable starting with DCN32/321 and are not used for ASICs upstreamed
1099 	 * before them.
1100 	 */
1101 	uint32_t *dcn_reg_offsets;
1102 	uint32_t *nbio_reg_offsets;
1103 	uint32_t *clk_reg_offsets;
1104 	struct dml2_soc_bb *bb_from_dmub;
1105 };
1106 
1107 struct dc_callback_init {
1108 	struct cp_psp cp_psp;
1109 };
1110 
1111 struct dc *dc_create(const struct dc_init_data *init_params);
1112 void dc_hardware_init(struct dc *dc);
1113 
1114 int dc_get_vmid_use_vector(struct dc *dc);
1115 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid);
1116 /* Returns the number of vmids supported */
1117 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config);
1118 void dc_init_callbacks(struct dc *dc,
1119 		const struct dc_callback_init *init_params);
1120 void dc_deinit_callbacks(struct dc *dc);
1121 void dc_destroy(struct dc **dc);
1122 
1123 /* Surface Interfaces */
1124 
1125 enum {
1126 	TRANSFER_FUNC_POINTS = 1025
1127 };
1128 
1129 struct dc_hdr_static_metadata {
1130 	/* display chromaticities and white point in units of 0.00001 */
1131 	unsigned int chromaticity_green_x;
1132 	unsigned int chromaticity_green_y;
1133 	unsigned int chromaticity_blue_x;
1134 	unsigned int chromaticity_blue_y;
1135 	unsigned int chromaticity_red_x;
1136 	unsigned int chromaticity_red_y;
1137 	unsigned int chromaticity_white_point_x;
1138 	unsigned int chromaticity_white_point_y;
1139 
1140 	uint32_t min_luminance;
1141 	uint32_t max_luminance;
1142 	uint32_t maximum_content_light_level;
1143 	uint32_t maximum_frame_average_light_level;
1144 };
1145 
1146 enum dc_transfer_func_type {
1147 	TF_TYPE_PREDEFINED,
1148 	TF_TYPE_DISTRIBUTED_POINTS,
1149 	TF_TYPE_BYPASS,
1150 	TF_TYPE_HWPWL
1151 };
1152 
1153 struct dc_transfer_func_distributed_points {
1154 	struct fixed31_32 red[TRANSFER_FUNC_POINTS];
1155 	struct fixed31_32 green[TRANSFER_FUNC_POINTS];
1156 	struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
1157 
1158 	uint16_t end_exponent;
1159 	uint16_t x_point_at_y1_red;
1160 	uint16_t x_point_at_y1_green;
1161 	uint16_t x_point_at_y1_blue;
1162 };
1163 
1164 enum dc_transfer_func_predefined {
1165 	TRANSFER_FUNCTION_SRGB,
1166 	TRANSFER_FUNCTION_BT709,
1167 	TRANSFER_FUNCTION_PQ,
1168 	TRANSFER_FUNCTION_LINEAR,
1169 	TRANSFER_FUNCTION_UNITY,
1170 	TRANSFER_FUNCTION_HLG,
1171 	TRANSFER_FUNCTION_HLG12,
1172 	TRANSFER_FUNCTION_GAMMA22,
1173 	TRANSFER_FUNCTION_GAMMA24,
1174 	TRANSFER_FUNCTION_GAMMA26
1175 };
1176 
1177 
1178 struct dc_transfer_func {
1179 	struct kref refcount;
1180 	enum dc_transfer_func_type type;
1181 	enum dc_transfer_func_predefined tf;
1182 	/* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
1183 	uint32_t sdr_ref_white_level;
1184 	union {
1185 		struct pwl_params pwl;
1186 		struct dc_transfer_func_distributed_points tf_pts;
1187 	};
1188 };
1189 
1190 
1191 union dc_3dlut_state {
1192 	struct {
1193 		uint32_t initialized:1;		/*if 3dlut is went through color module for initialization */
1194 		uint32_t rmu_idx_valid:1;	/*if mux settings are valid*/
1195 		uint32_t rmu_mux_num:3;		/*index of mux to use*/
1196 		uint32_t mpc_rmu0_mux:4;	/*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/
1197 		uint32_t mpc_rmu1_mux:4;
1198 		uint32_t mpc_rmu2_mux:4;
1199 		uint32_t reserved:15;
1200 	} bits;
1201 	uint32_t raw;
1202 };
1203 
1204 
1205 struct dc_3dlut {
1206 	struct kref refcount;
1207 	struct tetrahedral_params lut_3d;
1208 	struct fixed31_32 hdr_multiplier;
1209 	union dc_3dlut_state state;
1210 };
1211 /*
1212  * This structure is filled in by dc_surface_get_status and contains
1213  * the last requested address and the currently active address so the called
1214  * can determine if there are any outstanding flips
1215  */
1216 struct dc_plane_status {
1217 	struct dc_plane_address requested_address;
1218 	struct dc_plane_address current_address;
1219 	bool is_flip_pending;
1220 	bool is_right_eye;
1221 };
1222 
1223 union surface_update_flags {
1224 
1225 	struct {
1226 		uint32_t addr_update:1;
1227 		/* Medium updates */
1228 		uint32_t dcc_change:1;
1229 		uint32_t color_space_change:1;
1230 		uint32_t horizontal_mirror_change:1;
1231 		uint32_t per_pixel_alpha_change:1;
1232 		uint32_t global_alpha_change:1;
1233 		uint32_t hdr_mult:1;
1234 		uint32_t rotation_change:1;
1235 		uint32_t swizzle_change:1;
1236 		uint32_t scaling_change:1;
1237 		uint32_t clip_size_change: 1;
1238 		uint32_t position_change:1;
1239 		uint32_t in_transfer_func_change:1;
1240 		uint32_t input_csc_change:1;
1241 		uint32_t coeff_reduction_change:1;
1242 		uint32_t output_tf_change:1;
1243 		uint32_t pixel_format_change:1;
1244 		uint32_t plane_size_change:1;
1245 		uint32_t gamut_remap_change:1;
1246 
1247 		/* Full updates */
1248 		uint32_t new_plane:1;
1249 		uint32_t bpp_change:1;
1250 		uint32_t gamma_change:1;
1251 		uint32_t bandwidth_change:1;
1252 		uint32_t clock_change:1;
1253 		uint32_t stereo_format_change:1;
1254 		uint32_t lut_3d:1;
1255 		uint32_t tmz_changed:1;
1256 		uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */
1257 		uint32_t full_update:1;
1258 	} bits;
1259 
1260 	uint32_t raw;
1261 };
1262 
1263 #define DC_REMOVE_PLANE_POINTERS 1
1264 
1265 struct dc_plane_state {
1266 	struct dc_plane_address address;
1267 	struct dc_plane_flip_time time;
1268 	bool triplebuffer_flips;
1269 	struct scaling_taps scaling_quality;
1270 	struct rect src_rect;
1271 	struct rect dst_rect;
1272 	struct rect clip_rect;
1273 
1274 	struct plane_size plane_size;
1275 	union dc_tiling_info tiling_info;
1276 
1277 	struct dc_plane_dcc_param dcc;
1278 
1279 	struct dc_gamma gamma_correction;
1280 	struct dc_transfer_func in_transfer_func;
1281 	struct dc_bias_and_scale *bias_and_scale;
1282 	struct dc_csc_transform input_csc_color_matrix;
1283 	struct fixed31_32 coeff_reduction_factor;
1284 	struct fixed31_32 hdr_mult;
1285 	struct colorspace_transform gamut_remap_matrix;
1286 
1287 	// TODO: No longer used, remove
1288 	struct dc_hdr_static_metadata hdr_static_ctx;
1289 
1290 	enum dc_color_space color_space;
1291 
1292 	struct dc_3dlut lut3d_func;
1293 	struct dc_transfer_func in_shaper_func;
1294 	struct dc_transfer_func blend_tf;
1295 
1296 	struct dc_transfer_func *gamcor_tf;
1297 	enum surface_pixel_format format;
1298 	enum dc_rotation_angle rotation;
1299 	enum plane_stereo_format stereo_format;
1300 
1301 	bool is_tiling_rotated;
1302 	bool per_pixel_alpha;
1303 	bool pre_multiplied_alpha;
1304 	bool global_alpha;
1305 	int  global_alpha_value;
1306 	bool visible;
1307 	bool flip_immediate;
1308 	bool horizontal_mirror;
1309 	int layer_index;
1310 
1311 	union surface_update_flags update_flags;
1312 	bool flip_int_enabled;
1313 	bool skip_manual_trigger;
1314 
1315 	/* private to DC core */
1316 	struct dc_plane_status status;
1317 	struct dc_context *ctx;
1318 
1319 	/* HACK: Workaround for forcing full reprogramming under some conditions */
1320 	bool force_full_update;
1321 
1322 	bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead
1323 
1324 	/* private to dc_surface.c */
1325 	enum dc_irq_source irq_source;
1326 	struct kref refcount;
1327 	struct tg_color visual_confirm_color;
1328 
1329 	bool is_statically_allocated;
1330 	enum chroma_cositing cositing;
1331 	enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting;
1332 	bool mcm_lut1d_enable;
1333 	struct dc_cm2_func_luts mcm_luts;
1334 	bool lut_bank_a;
1335 	enum mpcc_movable_cm_location mcm_location;
1336 	struct dc_csc_transform cursor_csc_color_matrix;
1337 	bool adaptive_sharpness_en;
1338 	unsigned int sharpnessX1000;
1339 	enum linear_light_scaling linear_light_scaling;
1340 };
1341 
1342 struct dc_plane_info {
1343 	struct plane_size plane_size;
1344 	union dc_tiling_info tiling_info;
1345 	struct dc_plane_dcc_param dcc;
1346 	enum surface_pixel_format format;
1347 	enum dc_rotation_angle rotation;
1348 	enum plane_stereo_format stereo_format;
1349 	enum dc_color_space color_space;
1350 	bool horizontal_mirror;
1351 	bool visible;
1352 	bool per_pixel_alpha;
1353 	bool pre_multiplied_alpha;
1354 	bool global_alpha;
1355 	int  global_alpha_value;
1356 	bool input_csc_enabled;
1357 	int layer_index;
1358 	bool front_buffer_rendering_active;
1359 	enum chroma_cositing cositing;
1360 };
1361 
1362 #include "dc_stream.h"
1363 
1364 struct dc_scratch_space {
1365 	/* used to temporarily backup plane states of a stream during
1366 	 * dc update. The reason is that plane states are overwritten
1367 	 * with surface updates in dc update. Once they are overwritten
1368 	 * current state is no longer valid. We want to temporarily
1369 	 * store current value in plane states so we can still recover
1370 	 * a valid current state during dc update.
1371 	 */
1372 	struct dc_plane_state plane_states[MAX_SURFACE_NUM];
1373 
1374 	struct dc_stream_state stream_state;
1375 };
1376 
1377 struct dc {
1378 	struct dc_debug_options debug;
1379 	struct dc_versions versions;
1380 	struct dc_caps caps;
1381 	struct dc_cap_funcs cap_funcs;
1382 	struct dc_config config;
1383 	struct dc_bounding_box_overrides bb_overrides;
1384 	struct dc_bug_wa work_arounds;
1385 	struct dc_context *ctx;
1386 	struct dc_phy_addr_space_config vm_pa_config;
1387 
1388 	uint8_t link_count;
1389 	struct dc_link *links[MAX_LINKS];
1390 	struct link_service *link_srv;
1391 
1392 	struct dc_state *current_state;
1393 	struct resource_pool *res_pool;
1394 
1395 	struct clk_mgr *clk_mgr;
1396 
1397 	/* Display Engine Clock levels */
1398 	struct dm_pp_clock_levels sclk_lvls;
1399 
1400 	/* Inputs into BW and WM calculations. */
1401 	struct bw_calcs_dceip *bw_dceip;
1402 	struct bw_calcs_vbios *bw_vbios;
1403 	struct dcn_soc_bounding_box *dcn_soc;
1404 	struct dcn_ip_params *dcn_ip;
1405 	struct display_mode_lib dml;
1406 
1407 	/* HW functions */
1408 	struct hw_sequencer_funcs hwss;
1409 	struct dce_hwseq *hwseq;
1410 
1411 	/* Require to optimize clocks and bandwidth for added/removed planes */
1412 	bool optimized_required;
1413 	bool wm_optimized_required;
1414 	bool idle_optimizations_allowed;
1415 	bool enable_c20_dtm_b0;
1416 
1417 	/* Require to maintain clocks and bandwidth for UEFI enabled HW */
1418 
1419 	/* FBC compressor */
1420 	struct compressor *fbc_compressor;
1421 
1422 	struct dc_debug_data debug_data;
1423 	struct dpcd_vendor_signature vendor_signature;
1424 
1425 	const char *build_id;
1426 	struct vm_helper *vm_helper;
1427 
1428 	uint32_t *dcn_reg_offsets;
1429 	uint32_t *nbio_reg_offsets;
1430 	uint32_t *clk_reg_offsets;
1431 
1432 	/* Scratch memory */
1433 	struct {
1434 		struct {
1435 			/*
1436 			 * For matching clock_limits table in driver with table
1437 			 * from PMFW.
1438 			 */
1439 			struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES];
1440 		} update_bw_bounding_box;
1441 		struct dc_scratch_space current_state;
1442 		struct dc_scratch_space new_state;
1443 		struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack
1444 	} scratch;
1445 
1446 	struct dml2_configuration_options dml2_options;
1447 	enum dc_acpi_cm_power_state power_state;
1448 
1449 };
1450 
1451 struct dc_scaling_info {
1452 	struct rect src_rect;
1453 	struct rect dst_rect;
1454 	struct rect clip_rect;
1455 	struct scaling_taps scaling_quality;
1456 };
1457 
1458 struct dc_fast_update {
1459 	const struct dc_flip_addrs *flip_addr;
1460 	const struct dc_gamma *gamma;
1461 	const struct colorspace_transform *gamut_remap_matrix;
1462 	const struct dc_csc_transform *input_csc_color_matrix;
1463 	const struct fixed31_32 *coeff_reduction_factor;
1464 	struct dc_transfer_func *out_transfer_func;
1465 	struct dc_csc_transform *output_csc_transform;
1466 	const struct dc_csc_transform *cursor_csc_color_matrix;
1467 };
1468 
1469 struct dc_surface_update {
1470 	struct dc_plane_state *surface;
1471 
1472 	/* isr safe update parameters.  null means no updates */
1473 	const struct dc_flip_addrs *flip_addr;
1474 	const struct dc_plane_info *plane_info;
1475 	const struct dc_scaling_info *scaling_info;
1476 	struct fixed31_32 hdr_mult;
1477 	/* following updates require alloc/sleep/spin that is not isr safe,
1478 	 * null means no updates
1479 	 */
1480 	const struct dc_gamma *gamma;
1481 	const struct dc_transfer_func *in_transfer_func;
1482 
1483 	const struct dc_csc_transform *input_csc_color_matrix;
1484 	const struct fixed31_32 *coeff_reduction_factor;
1485 	const struct dc_transfer_func *func_shaper;
1486 	const struct dc_3dlut *lut3d_func;
1487 	const struct dc_transfer_func *blend_tf;
1488 	const struct colorspace_transform *gamut_remap_matrix;
1489 	/*
1490 	 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT)
1491 	 *
1492 	 * change cm2_params.component_settings: Full update
1493 	 * change cm2_params.cm2_luts: Fast update
1494 	 */
1495 	struct dc_cm2_parameters *cm2_params;
1496 	const struct dc_csc_transform *cursor_csc_color_matrix;
1497 };
1498 
1499 /*
1500  * Create a new surface with default parameters;
1501  */
1502 void dc_gamma_retain(struct dc_gamma *dc_gamma);
1503 void dc_gamma_release(struct dc_gamma **dc_gamma);
1504 struct dc_gamma *dc_create_gamma(void);
1505 
1506 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
1507 void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
1508 struct dc_transfer_func *dc_create_transfer_func(void);
1509 
1510 struct dc_3dlut *dc_create_3dlut_func(void);
1511 void dc_3dlut_func_release(struct dc_3dlut *lut);
1512 void dc_3dlut_func_retain(struct dc_3dlut *lut);
1513 
1514 void dc_post_update_surfaces_to_stream(
1515 		struct dc *dc);
1516 
1517 #include "dc_stream.h"
1518 
1519 /**
1520  * struct dc_validation_set - Struct to store surface/stream associations for validation
1521  */
1522 struct dc_validation_set {
1523 	/**
1524 	 * @stream: Stream state properties
1525 	 */
1526 	struct dc_stream_state *stream;
1527 
1528 	/**
1529 	 * @plane_states: Surface state
1530 	 */
1531 	struct dc_plane_state *plane_states[MAX_SURFACES];
1532 
1533 	/**
1534 	 * @plane_count: Total of active planes
1535 	 */
1536 	uint8_t plane_count;
1537 };
1538 
1539 bool dc_validate_boot_timing(const struct dc *dc,
1540 				const struct dc_sink *sink,
1541 				struct dc_crtc_timing *crtc_timing);
1542 
1543 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
1544 
1545 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info);
1546 
1547 enum dc_status dc_validate_with_context(struct dc *dc,
1548 					const struct dc_validation_set set[],
1549 					int set_count,
1550 					struct dc_state *context,
1551 					bool fast_validate);
1552 
1553 bool dc_set_generic_gpio_for_stereo(bool enable,
1554 		struct gpio_service *gpio_service);
1555 
1556 /*
1557  * fast_validate: we return after determining if we can support the new state,
1558  * but before we populate the programming info
1559  */
1560 enum dc_status dc_validate_global_state(
1561 		struct dc *dc,
1562 		struct dc_state *new_ctx,
1563 		bool fast_validate);
1564 
1565 bool dc_acquire_release_mpc_3dlut(
1566 		struct dc *dc, bool acquire,
1567 		struct dc_stream_state *stream,
1568 		struct dc_3dlut **lut,
1569 		struct dc_transfer_func **shaper);
1570 
1571 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc);
1572 void get_audio_check(struct audio_info *aud_modes,
1573 	struct audio_check *aud_chk);
1574 /*
1575  * Set up streams and links associated to drive sinks
1576  * The streams parameter is an absolute set of all active streams.
1577  *
1578  * After this call:
1579  *   Phy, Encoder, Timing Generator are programmed and enabled.
1580  *   New streams are enabled with blank stream; no memory read.
1581  */
1582 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params);
1583 
1584 
1585 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc,
1586 		struct dc_stream_state *stream,
1587 		int mpcc_inst);
1588 
1589 
1590 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane);
1591 
1592 void dc_set_disable_128b_132b_stream_overhead(bool disable);
1593 
1594 /* The function returns minimum bandwidth required to drive a given timing
1595  * return - minimum required timing bandwidth in kbps.
1596  */
1597 uint32_t dc_bandwidth_in_kbps_from_timing(
1598 		const struct dc_crtc_timing *timing,
1599 		const enum dc_link_encoding_format link_encoding);
1600 
1601 /* Link Interfaces */
1602 /*
1603  * A link contains one or more sinks and their connected status.
1604  * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
1605  */
1606 struct dc_link {
1607 	struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
1608 	unsigned int sink_count;
1609 	struct dc_sink *local_sink;
1610 	unsigned int link_index;
1611 	enum dc_connection_type type;
1612 	enum signal_type connector_signal;
1613 	enum dc_irq_source irq_source_hpd;
1614 	enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse  */
1615 
1616 	bool is_hpd_filter_disabled;
1617 	bool dp_ss_off;
1618 
1619 	/**
1620 	 * @link_state_valid:
1621 	 *
1622 	 * If there is no link and local sink, this variable should be set to
1623 	 * false. Otherwise, it should be set to true; usually, the function
1624 	 * core_link_enable_stream sets this field to true.
1625 	 */
1626 	bool link_state_valid;
1627 	bool aux_access_disabled;
1628 	bool sync_lt_in_progress;
1629 	bool skip_stream_reenable;
1630 	bool is_internal_display;
1631 	/** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */
1632 	bool is_dig_mapping_flexible;
1633 	bool hpd_status; /* HPD status of link without physical HPD pin. */
1634 	bool is_hpd_pending; /* Indicates a new received hpd */
1635 
1636 	/* USB4 DPIA links skip verifying link cap, instead performing the fallback method
1637 	 * for every link training. This is incompatible with DP LL compliance automation,
1638 	 * which expects the same link settings to be used every retry on a link loss.
1639 	 * This flag is used to skip the fallback when link loss occurs during automation.
1640 	 */
1641 	bool skip_fallback_on_link_loss;
1642 
1643 	bool edp_sink_present;
1644 
1645 	struct dp_trace dp_trace;
1646 
1647 	/* caps is the same as reported_link_cap. link_traing use
1648 	 * reported_link_cap. Will clean up.  TODO
1649 	 */
1650 	struct dc_link_settings reported_link_cap;
1651 	struct dc_link_settings verified_link_cap;
1652 	struct dc_link_settings cur_link_settings;
1653 	struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX];
1654 	struct dc_link_settings preferred_link_setting;
1655 	/* preferred_training_settings are override values that
1656 	 * come from DM. DM is responsible for the memory
1657 	 * management of the override pointers.
1658 	 */
1659 	struct dc_link_training_overrides preferred_training_settings;
1660 	struct dp_audio_test_data audio_test_data;
1661 
1662 	uint8_t ddc_hw_inst;
1663 
1664 	uint8_t hpd_src;
1665 
1666 	uint8_t link_enc_hw_inst;
1667 	/* DIG link encoder ID. Used as index in link encoder resource pool.
1668 	 * For links with fixed mapping to DIG, this is not changed after dc_link
1669 	 * object creation.
1670 	 */
1671 	enum engine_id eng_id;
1672 	enum engine_id dpia_preferred_eng_id;
1673 
1674 	bool test_pattern_enabled;
1675 	/* Pending/Current test pattern are only used to perform and track
1676 	 * FIXED_VS retimer test pattern/lane adjustment override state.
1677 	 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern,
1678 	 * to perform specific lane adjust overrides before setting certain
1679 	 * PHY test patterns. In cases when lane adjust and set test pattern
1680 	 * calls are not performed atomically (i.e. performing link training),
1681 	 * pending_test_pattern will be invalid or contain a non-PHY test pattern
1682 	 * and current_test_pattern will contain required context for any future
1683 	 * set pattern/set lane adjust to transition between override state(s).
1684 	 * */
1685 	enum dp_test_pattern current_test_pattern;
1686 	enum dp_test_pattern pending_test_pattern;
1687 
1688 	union compliance_test_state compliance_test_state;
1689 
1690 	void *priv;
1691 
1692 	struct ddc_service *ddc;
1693 
1694 	enum dp_panel_mode panel_mode;
1695 	bool aux_mode;
1696 
1697 	/* Private to DC core */
1698 
1699 	const struct dc *dc;
1700 
1701 	struct dc_context *ctx;
1702 
1703 	struct panel_cntl *panel_cntl;
1704 	struct link_encoder *link_enc;
1705 	struct graphics_object_id link_id;
1706 	/* Endpoint type distinguishes display endpoints which do not have entries
1707 	 * in the BIOS connector table from those that do. Helps when tracking link
1708 	 * encoder to display endpoint assignments.
1709 	 */
1710 	enum display_endpoint_type ep_type;
1711 	union ddi_channel_mapping ddi_channel_mapping;
1712 	struct connector_device_tag_info device_tag;
1713 	struct dpcd_caps dpcd_caps;
1714 	uint32_t dongle_max_pix_clk;
1715 	unsigned short chip_caps;
1716 	unsigned int dpcd_sink_count;
1717 	struct hdcp_caps hdcp_caps;
1718 	enum edp_revision edp_revision;
1719 	union dpcd_sink_ext_caps dpcd_sink_ext_caps;
1720 
1721 	struct psr_settings psr_settings;
1722 	struct replay_settings replay_settings;
1723 
1724 	/* Drive settings read from integrated info table */
1725 	struct dc_lane_settings bios_forced_drive_settings;
1726 
1727 	/* Vendor specific LTTPR workaround variables */
1728 	uint8_t vendor_specific_lttpr_link_rate_wa;
1729 	bool apply_vendor_specific_lttpr_link_rate_wa;
1730 
1731 	/* MST record stream using this link */
1732 	struct link_flags {
1733 		bool dp_keep_receiver_powered;
1734 		bool dp_skip_DID2;
1735 		bool dp_skip_reset_segment;
1736 		bool dp_skip_fs_144hz;
1737 		bool dp_mot_reset_segment;
1738 		/* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */
1739 		bool dpia_mst_dsc_always_on;
1740 		/* Forced DPIA into TBT3 compatibility mode. */
1741 		bool dpia_forced_tbt3_mode;
1742 		bool dongle_mode_timing_override;
1743 		bool blank_stream_on_ocs_change;
1744 		bool read_dpcd204h_on_irq_hpd;
1745 	} wa_flags;
1746 	struct link_mst_stream_allocation_table mst_stream_alloc_table;
1747 
1748 	struct dc_link_status link_status;
1749 	struct dprx_states dprx_states;
1750 
1751 	struct gpio *hpd_gpio;
1752 	enum dc_link_fec_state fec_state;
1753 	bool link_powered_externally;	// Used to bypass hardware sequencing delays when panel is powered down forcibly
1754 
1755 	struct dc_panel_config panel_config;
1756 	struct phy_state phy_state;
1757 	// BW ALLOCATON USB4 ONLY
1758 	struct dc_dpia_bw_alloc dpia_bw_alloc_config;
1759 	bool skip_implict_edp_power_control;
1760 };
1761 
1762 /* Return an enumerated dc_link.
1763  * dc_link order is constant and determined at
1764  * boot time.  They cannot be created or destroyed.
1765  * Use dc_get_caps() to get number of links.
1766  */
1767 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index);
1768 
1769 /* Return instance id of the edp link. Inst 0 is primary edp link. */
1770 bool dc_get_edp_link_panel_inst(const struct dc *dc,
1771 		const struct dc_link *link,
1772 		unsigned int *inst_out);
1773 
1774 /* Return an array of link pointers to edp links. */
1775 void dc_get_edp_links(const struct dc *dc,
1776 		struct dc_link **edp_links,
1777 		int *edp_num);
1778 
1779 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link,
1780 				 bool powerOn);
1781 
1782 /* The function initiates detection handshake over the given link. It first
1783  * determines if there are display connections over the link. If so it initiates
1784  * detection protocols supported by the connected receiver device. The function
1785  * contains protocol specific handshake sequences which are sometimes mandatory
1786  * to establish a proper connection between TX and RX. So it is always
1787  * recommended to call this function as the first link operation upon HPD event
1788  * or power up event. Upon completion, the function will update link structure
1789  * in place based on latest RX capabilities. The function may also cause dpms
1790  * to be reset to off for all currently enabled streams to the link. It is DM's
1791  * responsibility to serialize detection and DPMS updates.
1792  *
1793  * @reason - Indicate which event triggers this detection. dc may customize
1794  * detection flow depending on the triggering events.
1795  * return false - if detection is not fully completed. This could happen when
1796  * there is an unrecoverable error during detection or detection is partially
1797  * completed (detection has been delegated to dm mst manager ie.
1798  * link->connection_type == dc_connection_mst_branch when returning false).
1799  * return true - detection is completed, link has been fully updated with latest
1800  * detection result.
1801  */
1802 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason);
1803 
1804 struct dc_sink_init_data;
1805 
1806 /* When link connection type is dc_connection_mst_branch, remote sink can be
1807  * added to the link. The interface creates a remote sink and associates it with
1808  * current link. The sink will be retained by link until remove remote sink is
1809  * called.
1810  *
1811  * @dc_link - link the remote sink will be added to.
1812  * @edid - byte array of EDID raw data.
1813  * @len - size of the edid in byte
1814  * @init_data -
1815  */
1816 struct dc_sink *dc_link_add_remote_sink(
1817 		struct dc_link *dc_link,
1818 		const uint8_t *edid,
1819 		int len,
1820 		struct dc_sink_init_data *init_data);
1821 
1822 /* Remove remote sink from a link with dc_connection_mst_branch connection type.
1823  * @link - link the sink should be removed from
1824  * @sink - sink to be removed.
1825  */
1826 void dc_link_remove_remote_sink(
1827 	struct dc_link *link,
1828 	struct dc_sink *sink);
1829 
1830 /* Enable HPD interrupt handler for a given link */
1831 void dc_link_enable_hpd(const struct dc_link *link);
1832 
1833 /* Disable HPD interrupt handler for a given link */
1834 void dc_link_disable_hpd(const struct dc_link *link);
1835 
1836 /* determine if there is a sink connected to the link
1837  *
1838  * @type - dc_connection_single if connected, dc_connection_none otherwise.
1839  * return - false if an unexpected error occurs, true otherwise.
1840  *
1841  * NOTE: This function doesn't detect downstream sink connections i.e
1842  * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will
1843  * return dc_connection_single if the branch device is connected despite of
1844  * downstream sink's connection status.
1845  */
1846 bool dc_link_detect_connection_type(struct dc_link *link,
1847 		enum dc_connection_type *type);
1848 
1849 /* query current hpd pin value
1850  * return - true HPD is asserted (HPD high), false otherwise (HPD low)
1851  *
1852  */
1853 bool dc_link_get_hpd_state(struct dc_link *link);
1854 
1855 /* Getter for cached link status from given link */
1856 const struct dc_link_status *dc_link_get_status(const struct dc_link *link);
1857 
1858 /* enable/disable hardware HPD filter.
1859  *
1860  * @link - The link the HPD pin is associated with.
1861  * @enable = true - enable hardware HPD filter. HPD event will only queued to irq
1862  * handler once after no HPD change has been detected within dc default HPD
1863  * filtering interval since last HPD event. i.e if display keeps toggling hpd
1864  * pulses within default HPD interval, no HPD event will be received until HPD
1865  * toggles have stopped. Then HPD event will be queued to irq handler once after
1866  * dc default HPD filtering interval since last HPD event.
1867  *
1868  * @enable = false - disable hardware HPD filter. HPD event will be queued
1869  * immediately to irq handler after no HPD change has been detected within
1870  * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms).
1871  */
1872 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable);
1873 
1874 /* submit i2c read/write payloads through ddc channel
1875  * @link_index - index to a link with ddc in i2c mode
1876  * @cmd - i2c command structure
1877  * return - true if success, false otherwise.
1878  */
1879 bool dc_submit_i2c(
1880 		struct dc *dc,
1881 		uint32_t link_index,
1882 		struct i2c_command *cmd);
1883 
1884 /* submit i2c read/write payloads through oem channel
1885  * @link_index - index to a link with ddc in i2c mode
1886  * @cmd - i2c command structure
1887  * return - true if success, false otherwise.
1888  */
1889 bool dc_submit_i2c_oem(
1890 		struct dc *dc,
1891 		struct i2c_command *cmd);
1892 
1893 enum aux_return_code_type;
1894 /* Attempt to transfer the given aux payload. This function does not perform
1895  * retries or handle error states. The reply is returned in the payload->reply
1896  * and the result through operation_result. Returns the number of bytes
1897  * transferred,or -1 on a failure.
1898  */
1899 int dc_link_aux_transfer_raw(struct ddc_service *ddc,
1900 		struct aux_payload *payload,
1901 		enum aux_return_code_type *operation_result);
1902 
1903 bool dc_is_oem_i2c_device_present(
1904 	struct dc *dc,
1905 	size_t slave_address
1906 );
1907 
1908 /* return true if the connected receiver supports the hdcp version */
1909 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal);
1910 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal);
1911 
1912 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD).
1913  *
1914  * TODO - When defer_handling is true the function will have a different purpose.
1915  * It no longer does complete hpd rx irq handling. We should create a separate
1916  * interface specifically for this case.
1917  *
1918  * Return:
1919  * true - Downstream port status changed. DM should call DC to do the
1920  * detection.
1921  * false - no change in Downstream port status. No further action required
1922  * from DM.
1923  */
1924 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
1925 		union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss,
1926 		bool defer_handling, bool *has_left_work);
1927 /* handle DP specs define test automation sequence*/
1928 void dc_link_dp_handle_automated_test(struct dc_link *link);
1929 
1930 /* handle DP Link loss sequence and try to recover RX link loss with best
1931  * effort
1932  */
1933 void dc_link_dp_handle_link_loss(struct dc_link *link);
1934 
1935 /* Determine if hpd rx irq should be handled or ignored
1936  * return true - hpd rx irq should be handled.
1937  * return false - it is safe to ignore hpd rx irq event
1938  */
1939 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link);
1940 
1941 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data.
1942  * @link - link the hpd irq data associated with
1943  * @hpd_irq_dpcd_data - input hpd irq data
1944  * return - true if hpd irq data indicates a link lost
1945  */
1946 bool dc_link_check_link_loss_status(struct dc_link *link,
1947 		union hpd_irq_data *hpd_irq_dpcd_data);
1948 
1949 /* Read hpd rx irq data from a given link
1950  * @link - link where the hpd irq data should be read from
1951  * @irq_data - output hpd irq data
1952  * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data
1953  * read has failed.
1954  */
1955 enum dc_status dc_link_dp_read_hpd_rx_irq_data(
1956 	struct dc_link *link,
1957 	union hpd_irq_data *irq_data);
1958 
1959 /* The function clears recorded DP RX states in the link. DM should call this
1960  * function when it is resuming from S3 power state to previously connected links.
1961  *
1962  * TODO - in the future we should consider to expand link resume interface to
1963  * support clearing previous rx states. So we don't have to rely on dm to call
1964  * this interface explicitly.
1965  */
1966 void dc_link_clear_dprx_states(struct dc_link *link);
1967 
1968 /* Destruct the mst topology of the link and reset the allocated payload table
1969  *
1970  * NOTE: this should only be called if DM chooses not to call dc_link_detect but
1971  * still wants to reset MST topology on an unplug event */
1972 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link);
1973 
1974 /* The function calculates effective DP link bandwidth when a given link is
1975  * using the given link settings.
1976  *
1977  * return - total effective link bandwidth in kbps.
1978  */
1979 uint32_t dc_link_bandwidth_kbps(
1980 	const struct dc_link *link,
1981 	const struct dc_link_settings *link_setting);
1982 
1983 /* The function takes a snapshot of current link resource allocation state
1984  * @dc: pointer to dc of the dm calling this
1985  * @map: a dc link resource snapshot defined internally to dc.
1986  *
1987  * DM needs to capture a snapshot of current link resource allocation mapping
1988  * and store it in its persistent storage.
1989  *
1990  * Some of the link resource is using first come first serve policy.
1991  * The allocation mapping depends on original hotplug order. This information
1992  * is lost after driver is loaded next time. The snapshot is used in order to
1993  * restore link resource to its previous state so user will get consistent
1994  * link capability allocation across reboot.
1995  *
1996  */
1997 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map);
1998 
1999 /* This function restores link resource allocation state from a snapshot
2000  * @dc: pointer to dc of the dm calling this
2001  * @map: a dc link resource snapshot defined internally to dc.
2002  *
2003  * DM needs to call this function after initial link detection on boot and
2004  * before first commit streams to restore link resource allocation state
2005  * from previous boot session.
2006  *
2007  * Some of the link resource is using first come first serve policy.
2008  * The allocation mapping depends on original hotplug order. This information
2009  * is lost after driver is loaded next time. The snapshot is used in order to
2010  * restore link resource to its previous state so user will get consistent
2011  * link capability allocation across reboot.
2012  *
2013  */
2014 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map);
2015 
2016 /* TODO: this is not meant to be exposed to DM. Should switch to stream update
2017  * interface i.e stream_update->dsc_config
2018  */
2019 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx);
2020 
2021 /* translate a raw link rate data to bandwidth in kbps */
2022 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw);
2023 
2024 /* determine the optimal bandwidth given link and required bw.
2025  * @link - current detected link
2026  * @req_bw - requested bandwidth in kbps
2027  * @link_settings - returned most optimal link settings that can fit the
2028  * requested bandwidth
2029  * return - false if link can't support requested bandwidth, true if link
2030  * settings is found.
2031  */
2032 bool dc_link_decide_edp_link_settings(struct dc_link *link,
2033 		struct dc_link_settings *link_settings,
2034 		uint32_t req_bw);
2035 
2036 /* return the max dp link settings can be driven by the link without considering
2037  * connected RX device and its capability
2038  */
2039 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link,
2040 		struct dc_link_settings *max_link_enc_cap);
2041 
2042 /* determine when the link is driving MST mode, what DP link channel coding
2043  * format will be used. The decision will remain unchanged until next HPD event.
2044  *
2045  * @link -  a link with DP RX connection
2046  * return - if stream is committed to this link with MST signal type, type of
2047  * channel coding format dc will choose.
2048  */
2049 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format(
2050 		const struct dc_link *link);
2051 
2052 /* get max dp link settings the link can enable with all things considered. (i.e
2053  * TX/RX/Cable capabilities and dp override policies.
2054  *
2055  * @link - a link with DP RX connection
2056  * return - max dp link settings the link can enable.
2057  *
2058  */
2059 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link);
2060 
2061 /* Get the highest encoding format that the link supports; highest meaning the
2062  * encoding format which supports the maximum bandwidth.
2063  *
2064  * @link - a link with DP RX connection
2065  * return - highest encoding format link supports.
2066  */
2067 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link);
2068 
2069 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected
2070  * to a link with dp connector signal type.
2071  * @link - a link with dp connector signal type
2072  * return - true if connected, false otherwise
2073  */
2074 bool dc_link_is_dp_sink_present(struct dc_link *link);
2075 
2076 /* Force DP lane settings update to main-link video signal and notify the change
2077  * to DP RX via DPCD. This is a debug interface used for video signal integrity
2078  * tuning purpose. The interface assumes link has already been enabled with DP
2079  * signal.
2080  *
2081  * @lt_settings - a container structure with desired hw_lane_settings
2082  */
2083 void dc_link_set_drive_settings(struct dc *dc,
2084 				struct link_training_settings *lt_settings,
2085 				struct dc_link *link);
2086 
2087 /* Enable a test pattern in Link or PHY layer in an active link for compliance
2088  * test or debugging purpose. The test pattern will remain until next un-plug.
2089  *
2090  * @link - active link with DP signal output enabled.
2091  * @test_pattern - desired test pattern to output.
2092  * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern.
2093  * @test_pattern_color_space - for video test pattern choose a desired color
2094  * space.
2095  * @p_link_settings - For PHY pattern choose a desired link settings
2096  * @p_custom_pattern - some test pattern will require a custom input to
2097  * customize some pattern details. Otherwise keep it to NULL.
2098  * @cust_pattern_size - size of the custom pattern input.
2099  *
2100  */
2101 bool dc_link_dp_set_test_pattern(
2102 	struct dc_link *link,
2103 	enum dp_test_pattern test_pattern,
2104 	enum dp_test_pattern_color_space test_pattern_color_space,
2105 	const struct link_training_settings *p_link_settings,
2106 	const unsigned char *p_custom_pattern,
2107 	unsigned int cust_pattern_size);
2108 
2109 /* Force DP link settings to always use a specific value until reboot to a
2110  * specific link. If link has already been enabled, the interface will also
2111  * switch to desired link settings immediately. This is a debug interface to
2112  * generic dp issue trouble shooting.
2113  */
2114 void dc_link_set_preferred_link_settings(struct dc *dc,
2115 		struct dc_link_settings *link_setting,
2116 		struct dc_link *link);
2117 
2118 /* Force DP link to customize a specific link training behavior by overriding to
2119  * standard DP specs defined protocol. This is a debug interface to trouble shoot
2120  * display specific link training issues or apply some display specific
2121  * workaround in link training.
2122  *
2123  * @link_settings - if not NULL, force preferred link settings to the link.
2124  * @lt_override - a set of override pointers. If any pointer is none NULL, dc
2125  * will apply this particular override in future link training. If NULL is
2126  * passed in, dc resets previous overrides.
2127  * NOTE: DM must keep the memory from override pointers until DM resets preferred
2128  * training settings.
2129  */
2130 void dc_link_set_preferred_training_settings(struct dc *dc,
2131 		struct dc_link_settings *link_setting,
2132 		struct dc_link_training_overrides *lt_overrides,
2133 		struct dc_link *link,
2134 		bool skip_immediate_retrain);
2135 
2136 /* return - true if FEC is supported with connected DP RX, false otherwise */
2137 bool dc_link_is_fec_supported(const struct dc_link *link);
2138 
2139 /* query FEC enablement policy to determine if FEC will be enabled by dc during
2140  * link enablement.
2141  * return - true if FEC should be enabled, false otherwise.
2142  */
2143 bool dc_link_should_enable_fec(const struct dc_link *link);
2144 
2145 /* determine lttpr mode the current link should be enabled with a specific link
2146  * settings.
2147  */
2148 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link,
2149 		struct dc_link_settings *link_setting);
2150 
2151 /* Force DP RX to update its power state.
2152  * NOTE: this interface doesn't update dp main-link. Calling this function will
2153  * cause DP TX main-link and DP RX power states out of sync. DM has to restore
2154  * RX power state back upon finish DM specific execution requiring DP RX in a
2155  * specific power state.
2156  * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power
2157  * state.
2158  */
2159 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on);
2160 
2161 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite
2162  * current value read from extended receiver cap from 02200h - 0220Fh.
2163  * Some DP RX has problems of providing accurate DP receiver caps from extended
2164  * field, this interface is a workaround to revert link back to use base caps.
2165  */
2166 void dc_link_overwrite_extended_receiver_cap(
2167 		struct dc_link *link);
2168 
2169 void dc_link_edp_panel_backlight_power_on(struct dc_link *link,
2170 		bool wait_for_hpd);
2171 
2172 /* Set backlight level of an embedded panel (eDP, LVDS).
2173  * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer
2174  * and 16 bit fractional, where 1.0 is max backlight value.
2175  */
2176 bool dc_link_set_backlight_level(const struct dc_link *dc_link,
2177 		uint32_t backlight_pwm_u16_16,
2178 		uint32_t frame_ramp);
2179 
2180 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */
2181 bool dc_link_set_backlight_level_nits(struct dc_link *link,
2182 		bool isHDR,
2183 		uint32_t backlight_millinits,
2184 		uint32_t transition_time_in_ms);
2185 
2186 bool dc_link_get_backlight_level_nits(struct dc_link *link,
2187 		uint32_t *backlight_millinits,
2188 		uint32_t *backlight_millinits_peak);
2189 
2190 int dc_link_get_backlight_level(const struct dc_link *dc_link);
2191 
2192 int dc_link_get_target_backlight_pwm(const struct dc_link *link);
2193 
2194 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable,
2195 		bool wait, bool force_static, const unsigned int *power_opts);
2196 
2197 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state);
2198 
2199 bool dc_link_setup_psr(struct dc_link *dc_link,
2200 		const struct dc_stream_state *stream, struct psr_config *psr_config,
2201 		struct psr_context *psr_context);
2202 
2203 /*
2204  * Communicate with DMUB to allow or disallow Panel Replay on the specified link:
2205  *
2206  * @link: pointer to the dc_link struct instance
2207  * @enable: enable(active) or disable(inactive) replay
2208  * @wait: state transition need to wait the active set completed.
2209  * @force_static: force disable(inactive) the replay
2210  * @power_opts: set power optimazation parameters to DMUB.
2211  *
2212  * return: allow Replay active will return true, else will return false.
2213  */
2214 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable,
2215 		bool wait, bool force_static, const unsigned int *power_opts);
2216 
2217 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state);
2218 
2219 /* On eDP links this function call will stall until T12 has elapsed.
2220  * If the panel is not in power off state, this function will return
2221  * immediately.
2222  */
2223 bool dc_link_wait_for_t12(struct dc_link *link);
2224 
2225 /* Determine if dp trace has been initialized to reflect upto date result *
2226  * return - true if trace is initialized and has valid data. False dp trace
2227  * doesn't have valid result.
2228  */
2229 bool dc_dp_trace_is_initialized(struct dc_link *link);
2230 
2231 /* Query a dp trace flag to indicate if the current dp trace data has been
2232  * logged before
2233  */
2234 bool dc_dp_trace_is_logged(struct dc_link *link,
2235 		bool in_detection);
2236 
2237 /* Set dp trace flag to indicate whether DM has already logged the current dp
2238  * trace data. DM can set is_logged to true upon logging and check
2239  * dc_dp_trace_is_logged before logging to avoid logging the same result twice.
2240  */
2241 void dc_dp_trace_set_is_logged_flag(struct dc_link *link,
2242 		bool in_detection,
2243 		bool is_logged);
2244 
2245 /* Obtain driver time stamp for last dp link training end. The time stamp is
2246  * formatted based on dm_get_timestamp DM function.
2247  * @in_detection - true to get link training end time stamp of last link
2248  * training in detection sequence. false to get link training end time stamp
2249  * of last link training in commit (dpms) sequence
2250  */
2251 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link,
2252 		bool in_detection);
2253 
2254 /* Get how many link training attempts dc has done with latest sequence.
2255  * @in_detection - true to get link training count of last link
2256  * training in detection sequence. false to get link training count of last link
2257  * training in commit (dpms) sequence
2258  */
2259 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link,
2260 		bool in_detection);
2261 
2262 /* Get how many link loss has happened since last link training attempts */
2263 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link);
2264 
2265 /*
2266  *  USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS
2267  */
2268 /*
2269  * Send a request from DP-Tx requesting to allocate BW remotely after
2270  * allocating it locally. This will get processed by CM and a CB function
2271  * will be called.
2272  *
2273  * @link: pointer to the dc_link struct instance
2274  * @req_bw: The requested bw in Kbyte to allocated
2275  *
2276  * return: none
2277  */
2278 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw);
2279 
2280 /*
2281  * Handle function for when the status of the Request above is complete.
2282  * We will find out the result of allocating on CM and update structs.
2283  *
2284  * @link: pointer to the dc_link struct instance
2285  * @bw: Allocated or Estimated BW depending on the result
2286  * @result: Response type
2287  *
2288  * return: none
2289  */
2290 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link,
2291 		uint8_t bw, uint8_t result);
2292 
2293 /*
2294  * Handle the USB4 BW Allocation related functionality here:
2295  * Plug => Try to allocate max bw from timing parameters supported by the sink
2296  * Unplug => de-allocate bw
2297  *
2298  * @link: pointer to the dc_link struct instance
2299  * @peak_bw: Peak bw used by the link/sink
2300  *
2301  * return: allocated bw else return 0
2302  */
2303 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link(
2304 		struct dc_link *link, int peak_bw);
2305 
2306 /*
2307  * Validate the BW of all the valid DPIA links to make sure it doesn't exceed
2308  * available BW for each host router
2309  *
2310  * @dc: pointer to dc struct
2311  * @stream: pointer to all possible streams
2312  * @count: number of valid DPIA streams
2313  *
2314  * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE
2315  */
2316 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams,
2317 		const unsigned int count);
2318 
2319 /* Sink Interfaces - A sink corresponds to a display output device */
2320 
2321 struct dc_container_id {
2322 	// 128bit GUID in binary form
2323 	unsigned char  guid[16];
2324 	// 8 byte port ID -> ELD.PortID
2325 	unsigned int   portId[2];
2326 	// 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
2327 	unsigned short manufacturerName;
2328 	// 2 byte product code -> ELD.ProductCode
2329 	unsigned short productCode;
2330 };
2331 
2332 
2333 struct dc_sink_dsc_caps {
2334 	// 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology),
2335 	// 'false' if they are sink's DSC caps
2336 	bool is_virtual_dpcd_dsc;
2337 	// 'true' if MST topology supports DSC passthrough for sink
2338 	// 'false' if MST topology does not support DSC passthrough
2339 	bool is_dsc_passthrough_supported;
2340 	struct dsc_dec_dpcd_caps dsc_dec_caps;
2341 };
2342 
2343 struct dc_sink_fec_caps {
2344 	bool is_rx_fec_supported;
2345 	bool is_topology_fec_supported;
2346 };
2347 
2348 struct scdc_caps {
2349 	union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI;
2350 	union hdmi_scdc_device_id_data device_id;
2351 };
2352 
2353 /*
2354  * The sink structure contains EDID and other display device properties
2355  */
2356 struct dc_sink {
2357 	enum signal_type sink_signal;
2358 	struct dc_edid dc_edid; /* raw edid */
2359 	struct dc_edid_caps edid_caps; /* parse display caps */
2360 	struct dc_container_id *dc_container_id;
2361 	uint32_t dongle_max_pix_clk;
2362 	void *priv;
2363 	struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
2364 	bool converter_disable_audio;
2365 
2366 	struct scdc_caps scdc_caps;
2367 	struct dc_sink_dsc_caps dsc_caps;
2368 	struct dc_sink_fec_caps fec_caps;
2369 
2370 	bool is_vsc_sdp_colorimetry_supported;
2371 
2372 	/* private to DC core */
2373 	struct dc_link *link;
2374 	struct dc_context *ctx;
2375 
2376 	uint32_t sink_id;
2377 
2378 	/* private to dc_sink.c */
2379 	// refcount must be the last member in dc_sink, since we want the
2380 	// sink structure to be logically cloneable up to (but not including)
2381 	// refcount
2382 	struct kref refcount;
2383 };
2384 
2385 void dc_sink_retain(struct dc_sink *sink);
2386 void dc_sink_release(struct dc_sink *sink);
2387 
2388 struct dc_sink_init_data {
2389 	enum signal_type sink_signal;
2390 	struct dc_link *link;
2391 	uint32_t dongle_max_pix_clk;
2392 	bool converter_disable_audio;
2393 };
2394 
2395 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
2396 
2397 /* Newer interfaces  */
2398 struct dc_cursor {
2399 	struct dc_plane_address address;
2400 	struct dc_cursor_attributes attributes;
2401 };
2402 
2403 
2404 /* Interrupt interfaces */
2405 enum dc_irq_source dc_interrupt_to_irq_source(
2406 		struct dc *dc,
2407 		uint32_t src_id,
2408 		uint32_t ext_id);
2409 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
2410 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
2411 enum dc_irq_source dc_get_hpd_irq_source_at_index(
2412 		struct dc *dc, uint32_t link_index);
2413 
2414 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable);
2415 
2416 /* Power Interfaces */
2417 
2418 void dc_set_power_state(
2419 		struct dc *dc,
2420 		enum dc_acpi_cm_power_state power_state);
2421 void dc_resume(struct dc *dc);
2422 
2423 void dc_power_down_on_boot(struct dc *dc);
2424 
2425 /*
2426  * HDCP Interfaces
2427  */
2428 enum hdcp_message_status dc_process_hdcp_msg(
2429 		enum signal_type signal,
2430 		struct dc_link *link,
2431 		struct hdcp_protection_message *message_info);
2432 bool dc_is_dmcu_initialized(struct dc *dc);
2433 
2434 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping);
2435 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg);
2436 
2437 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc,
2438 		unsigned int pitch,
2439 		unsigned int height,
2440 		enum surface_pixel_format format,
2441 		struct dc_cursor_attributes *cursor_attr);
2442 
2443 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__)
2444 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__)
2445 
2446 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name);
2447 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name);
2448 bool dc_dmub_is_ips_idle_state(struct dc *dc);
2449 
2450 /* set min and max memory clock to lowest and highest DPM level, respectively */
2451 void dc_unlock_memory_clock_frequency(struct dc *dc);
2452 
2453 /* set min memory clock to the min required for current mode, max to maxDPM */
2454 void dc_lock_memory_clock_frequency(struct dc *dc);
2455 
2456 /* set soft max for memclk, to be used for AC/DC switching clock limitations */
2457 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable);
2458 
2459 /* cleanup on driver unload */
2460 void dc_hardware_release(struct dc *dc);
2461 
2462 /* disables fw based mclk switch */
2463 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc);
2464 
2465 bool dc_set_psr_allow_active(struct dc *dc, bool enable);
2466 
2467 bool dc_set_replay_allow_active(struct dc *dc, bool active);
2468 
2469 void dc_z10_restore(const struct dc *dc);
2470 void dc_z10_save_init(struct dc *dc);
2471 
2472 bool dc_is_dmub_outbox_supported(struct dc *dc);
2473 bool dc_enable_dmub_notifications(struct dc *dc);
2474 
2475 bool dc_abm_save_restore(
2476 		struct dc *dc,
2477 		struct dc_stream_state *stream,
2478 		struct abm_save_restore *pData);
2479 
2480 void dc_enable_dmub_outbox(struct dc *dc);
2481 
2482 bool dc_process_dmub_aux_transfer_async(struct dc *dc,
2483 				uint32_t link_index,
2484 				struct aux_payload *payload);
2485 
2486 /* Get dc link index from dpia port index */
2487 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc,
2488 				uint8_t dpia_port_index);
2489 
2490 bool dc_process_dmub_set_config_async(struct dc *dc,
2491 				uint32_t link_index,
2492 				struct set_config_cmd_payload *payload,
2493 				struct dmub_notification *notify);
2494 
2495 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc,
2496 				uint32_t link_index,
2497 				uint8_t mst_alloc_slots,
2498 				uint8_t *mst_slots_in_use);
2499 
2500 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc,
2501 				uint32_t hpd_int_enable);
2502 
2503 void dc_print_dmub_diagnostic_data(const struct dc *dc);
2504 
2505 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties);
2506 
2507 struct dc_power_profile {
2508 	int power_level; /* Lower is better */
2509 };
2510 
2511 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context);
2512 
2513 /* DSC Interfaces */
2514 #include "dc_dsc.h"
2515 
2516 /* Disable acc mode Interfaces */
2517 void dc_disable_accelerated_mode(struct dc *dc);
2518 
2519 bool dc_is_timing_changed(struct dc_stream_state *cur_stream,
2520 		       struct dc_stream_state *new_stream);
2521 
2522 #endif /* DC_INTERFACE_H_ */
2523