1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 struct abm_save_restore; 50 51 /* forward declaration */ 52 struct aux_payload; 53 struct set_config_cmd_payload; 54 struct dmub_notification; 55 56 #define DC_VER "3.2.334" 57 58 /** 59 * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC 60 */ 61 #define MAX_SURFACES 4 62 /** 63 * MAX_PLANES - representative of the upper bound of planes that are supported by the HW 64 */ 65 #define MAX_PLANES 6 66 #define MAX_STREAMS 6 67 #define MIN_VIEWPORT_SIZE 12 68 #define MAX_NUM_EDP 2 69 #define MAX_HOST_ROUTERS_NUM 2 70 71 /* Display Core Interfaces */ 72 struct dc_versions { 73 const char *dc_ver; 74 struct dmcu_version dmcu_version; 75 }; 76 77 enum dp_protocol_version { 78 DP_VERSION_1_4 = 0, 79 DP_VERSION_2_1, 80 DP_VERSION_UNKNOWN, 81 }; 82 83 enum dc_plane_type { 84 DC_PLANE_TYPE_INVALID, 85 DC_PLANE_TYPE_DCE_RGB, 86 DC_PLANE_TYPE_DCE_UNDERLAY, 87 DC_PLANE_TYPE_DCN_UNIVERSAL, 88 }; 89 90 // Sizes defined as multiples of 64KB 91 enum det_size { 92 DET_SIZE_DEFAULT = 0, 93 DET_SIZE_192KB = 3, 94 DET_SIZE_256KB = 4, 95 DET_SIZE_320KB = 5, 96 DET_SIZE_384KB = 6 97 }; 98 99 100 struct dc_plane_cap { 101 enum dc_plane_type type; 102 uint32_t per_pixel_alpha : 1; 103 struct { 104 uint32_t argb8888 : 1; 105 uint32_t nv12 : 1; 106 uint32_t fp16 : 1; 107 uint32_t p010 : 1; 108 uint32_t ayuv : 1; 109 } pixel_format_support; 110 // max upscaling factor x1000 111 // upscaling factors are always >= 1 112 // for example, 1080p -> 8K is 4.0, or 4000 raw value 113 struct { 114 uint32_t argb8888; 115 uint32_t nv12; 116 uint32_t fp16; 117 } max_upscale_factor; 118 // max downscale factor x1000 119 // downscale factors are always <= 1 120 // for example, 8K -> 1080p is 0.25, or 250 raw value 121 struct { 122 uint32_t argb8888; 123 uint32_t nv12; 124 uint32_t fp16; 125 } max_downscale_factor; 126 // minimal width/height 127 uint32_t min_width; 128 uint32_t min_height; 129 }; 130 131 /** 132 * DOC: color-management-caps 133 * 134 * **Color management caps (DPP and MPC)** 135 * 136 * Modules/color calculates various color operations which are translated to 137 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 138 * DCN1, every new generation comes with fairly major differences in color 139 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 140 * decide mapping to HW block based on logical capabilities. 141 */ 142 143 /** 144 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 145 * @srgb: RGB color space transfer func 146 * @bt2020: BT.2020 transfer func 147 * @gamma2_2: standard gamma 148 * @pq: perceptual quantizer transfer function 149 * @hlg: hybrid log–gamma transfer function 150 */ 151 struct rom_curve_caps { 152 uint16_t srgb : 1; 153 uint16_t bt2020 : 1; 154 uint16_t gamma2_2 : 1; 155 uint16_t pq : 1; 156 uint16_t hlg : 1; 157 }; 158 159 /** 160 * struct dpp_color_caps - color pipeline capabilities for display pipe and 161 * plane blocks 162 * 163 * @dcn_arch: all DCE generations treated the same 164 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 165 * just plain 256-entry lookup 166 * @icsc: input color space conversion 167 * @dgam_ram: programmable degamma LUT 168 * @post_csc: post color space conversion, before gamut remap 169 * @gamma_corr: degamma correction 170 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 171 * with MPC by setting mpc:shared_3d_lut flag 172 * @ogam_ram: programmable out/blend gamma LUT 173 * @ocsc: output color space conversion 174 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 175 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 176 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 177 * 178 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 179 */ 180 struct dpp_color_caps { 181 uint16_t dcn_arch : 1; 182 uint16_t input_lut_shared : 1; 183 uint16_t icsc : 1; 184 uint16_t dgam_ram : 1; 185 uint16_t post_csc : 1; 186 uint16_t gamma_corr : 1; 187 uint16_t hw_3d_lut : 1; 188 uint16_t ogam_ram : 1; 189 uint16_t ocsc : 1; 190 uint16_t dgam_rom_for_yuv : 1; 191 struct rom_curve_caps dgam_rom_caps; 192 struct rom_curve_caps ogam_rom_caps; 193 }; 194 195 /** 196 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 197 * plane combined blocks 198 * 199 * @gamut_remap: color transformation matrix 200 * @ogam_ram: programmable out gamma LUT 201 * @ocsc: output color space conversion matrix 202 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 203 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 204 * instance 205 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 206 */ 207 struct mpc_color_caps { 208 uint16_t gamut_remap : 1; 209 uint16_t ogam_ram : 1; 210 uint16_t ocsc : 1; 211 uint16_t num_3dluts : 3; 212 uint16_t shared_3d_lut:1; 213 struct rom_curve_caps ogam_rom_caps; 214 }; 215 216 /** 217 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 218 * @dpp: color pipes caps for DPP 219 * @mpc: color pipes caps for MPC 220 */ 221 struct dc_color_caps { 222 struct dpp_color_caps dpp; 223 struct mpc_color_caps mpc; 224 }; 225 226 struct dc_dmub_caps { 227 bool psr; 228 bool mclk_sw; 229 bool subvp_psr; 230 bool gecc_enable; 231 uint8_t fams_ver; 232 bool aux_backlight_support; 233 }; 234 235 struct dc_scl_caps { 236 bool sharpener_support; 237 }; 238 239 struct dc_caps { 240 uint32_t max_streams; 241 uint32_t max_links; 242 uint32_t max_audios; 243 uint32_t max_slave_planes; 244 uint32_t max_slave_yuv_planes; 245 uint32_t max_slave_rgb_planes; 246 uint32_t max_planes; 247 uint32_t max_downscale_ratio; 248 uint32_t i2c_speed_in_khz; 249 uint32_t i2c_speed_in_khz_hdcp; 250 uint32_t dmdata_alloc_size; 251 unsigned int max_cursor_size; 252 unsigned int max_buffered_cursor_size; 253 unsigned int max_video_width; 254 /* 255 * max video plane width that can be safely assumed to be always 256 * supported by single DPP pipe. 257 */ 258 unsigned int max_optimizable_video_width; 259 unsigned int min_horizontal_blanking_period; 260 int linear_pitch_alignment; 261 bool dcc_const_color; 262 bool dynamic_audio; 263 bool is_apu; 264 bool dual_link_dvi; 265 bool post_blend_color_processing; 266 bool force_dp_tps4_for_cp2520; 267 bool disable_dp_clk_share; 268 bool psp_setup_panel_mode; 269 bool extended_aux_timeout_support; 270 bool dmcub_support; 271 bool zstate_support; 272 bool ips_support; 273 uint32_t num_of_internal_disp; 274 enum dp_protocol_version max_dp_protocol_version; 275 unsigned int mall_size_per_mem_channel; 276 unsigned int mall_size_total; 277 unsigned int cursor_cache_size; 278 struct dc_plane_cap planes[MAX_PLANES]; 279 struct dc_color_caps color; 280 struct dc_dmub_caps dmub_caps; 281 bool dp_hpo; 282 bool dp_hdmi21_pcon_support; 283 bool edp_dsc_support; 284 bool vbios_lttpr_aware; 285 bool vbios_lttpr_enable; 286 bool fused_io_supported; 287 uint32_t max_otg_num; 288 uint32_t max_cab_allocation_bytes; 289 uint32_t cache_line_size; 290 uint32_t cache_num_ways; 291 uint16_t subvp_fw_processing_delay_us; 292 uint8_t subvp_drr_max_vblank_margin_us; 293 uint16_t subvp_prefetch_end_to_mall_start_us; 294 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 295 uint16_t subvp_pstate_allow_width_us; 296 uint16_t subvp_vertical_int_margin_us; 297 bool seamless_odm; 298 uint32_t max_v_total; 299 bool vtotal_limited_by_fp2; 300 uint32_t max_disp_clock_khz_at_vmin; 301 uint8_t subvp_drr_vblank_start_margin_us; 302 bool cursor_not_scaled; 303 bool dcmode_power_limits_present; 304 bool sequential_ono; 305 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 306 uint32_t dcc_plane_width_limit; 307 struct dc_scl_caps scl_caps; 308 }; 309 310 struct dc_bug_wa { 311 bool no_connect_phy_config; 312 bool dedcn20_305_wa; 313 bool skip_clock_update; 314 bool lt_early_cr_pattern; 315 struct { 316 uint8_t uclk : 1; 317 uint8_t fclk : 1; 318 uint8_t dcfclk : 1; 319 uint8_t dcfclk_ds: 1; 320 } clock_update_disable_mask; 321 bool skip_psr_ips_crtc_disable; 322 }; 323 struct dc_dcc_surface_param { 324 struct dc_size surface_size; 325 enum surface_pixel_format format; 326 unsigned int plane0_pitch; 327 struct dc_size plane1_size; 328 unsigned int plane1_pitch; 329 union { 330 enum swizzle_mode_values swizzle_mode; 331 enum swizzle_mode_addr3_values swizzle_mode_addr3; 332 }; 333 enum dc_scan_direction scan; 334 }; 335 336 struct dc_dcc_setting { 337 unsigned int max_compressed_blk_size; 338 unsigned int max_uncompressed_blk_size; 339 bool independent_64b_blks; 340 //These bitfields to be used starting with DCN 3.0 341 struct { 342 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 343 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 344 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 345 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 346 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 347 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 348 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 349 } dcc_controls; 350 }; 351 352 struct dc_surface_dcc_cap { 353 union { 354 struct { 355 struct dc_dcc_setting rgb; 356 } grph; 357 358 struct { 359 struct dc_dcc_setting luma; 360 struct dc_dcc_setting chroma; 361 } video; 362 }; 363 364 bool capable; 365 bool const_color_support; 366 }; 367 368 struct dc_static_screen_params { 369 struct { 370 bool force_trigger; 371 bool cursor_update; 372 bool surface_update; 373 bool overlay_update; 374 } triggers; 375 unsigned int num_frames; 376 }; 377 378 379 /* Surface update type is used by dc_update_surfaces_and_stream 380 * The update type is determined at the very beginning of the function based 381 * on parameters passed in and decides how much programming (or updating) is 382 * going to be done during the call. 383 * 384 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 385 * logical calculations or hardware register programming. This update MUST be 386 * ISR safe on windows. Currently fast update will only be used to flip surface 387 * address. 388 * 389 * UPDATE_TYPE_MED is used for slower updates which require significant hw 390 * re-programming however do not affect bandwidth consumption or clock 391 * requirements. At present, this is the level at which front end updates 392 * that do not require us to run bw_calcs happen. These are in/out transfer func 393 * updates, viewport offset changes, recout size changes and pixel depth changes. 394 * This update can be done at ISR, but we want to minimize how often this happens. 395 * 396 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 397 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 398 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 399 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 400 * a full update. This cannot be done at ISR level and should be a rare event. 401 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 402 * underscan we don't expect to see this call at all. 403 */ 404 405 enum surface_update_type { 406 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 407 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 408 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 409 }; 410 411 /* Forward declaration*/ 412 struct dc; 413 struct dc_plane_state; 414 struct dc_state; 415 416 struct dc_cap_funcs { 417 bool (*get_dcc_compression_cap)(const struct dc *dc, 418 const struct dc_dcc_surface_param *input, 419 struct dc_surface_dcc_cap *output); 420 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 421 }; 422 423 struct link_training_settings; 424 425 union allow_lttpr_non_transparent_mode { 426 struct { 427 bool DP1_4A : 1; 428 bool DP2_0 : 1; 429 } bits; 430 unsigned char raw; 431 }; 432 433 /* Structure to hold configuration flags set by dm at dc creation. */ 434 struct dc_config { 435 bool gpu_vm_support; 436 bool disable_disp_pll_sharing; 437 bool fbc_support; 438 bool disable_fractional_pwm; 439 bool allow_seamless_boot_optimization; 440 bool seamless_boot_edp_requested; 441 bool edp_not_connected; 442 bool edp_no_power_sequencing; 443 bool force_enum_edp; 444 bool forced_clocks; 445 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 446 bool multi_mon_pp_mclk_switch; 447 bool disable_dmcu; 448 bool enable_4to1MPC; 449 bool enable_windowed_mpo_odm; 450 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 451 uint32_t allow_edp_hotplug_detection; 452 bool skip_riommu_prefetch_wa; 453 bool clamp_min_dcfclk; 454 uint64_t vblank_alignment_dto_params; 455 uint8_t vblank_alignment_max_frame_time_diff; 456 bool is_asymmetric_memory; 457 bool is_single_rank_dimm; 458 bool is_vmin_only_asic; 459 bool use_spl; 460 bool prefer_easf; 461 bool use_pipe_ctx_sync_logic; 462 bool ignore_dpref_ss; 463 bool enable_mipi_converter_optimization; 464 bool use_default_clock_table; 465 bool force_bios_enable_lttpr; 466 uint8_t force_bios_fixed_vs; 467 int sdpif_request_limit_words_per_umc; 468 bool dc_mode_clk_limit_support; 469 bool EnableMinDispClkODM; 470 bool enable_auto_dpm_test_logs; 471 unsigned int disable_ips; 472 unsigned int disable_ips_in_vpb; 473 bool disable_ips_in_dpms_off; 474 bool usb4_bw_alloc_support; 475 bool allow_0_dtb_clk; 476 bool use_assr_psp_message; 477 bool support_edp0_on_dp1; 478 unsigned int enable_fpo_flicker_detection; 479 bool disable_hbr_audio_dp2; 480 bool consolidated_dpia_dp_lt; 481 bool set_pipe_unlock_order; 482 bool enable_dpia_pre_training; 483 bool unify_link_enc_assignment; 484 }; 485 486 enum visual_confirm { 487 VISUAL_CONFIRM_DISABLE = 0, 488 VISUAL_CONFIRM_SURFACE = 1, 489 VISUAL_CONFIRM_HDR = 2, 490 VISUAL_CONFIRM_MPCTREE = 4, 491 VISUAL_CONFIRM_PSR = 5, 492 VISUAL_CONFIRM_SWAPCHAIN = 6, 493 VISUAL_CONFIRM_FAMS = 7, 494 VISUAL_CONFIRM_SWIZZLE = 9, 495 VISUAL_CONFIRM_REPLAY = 12, 496 VISUAL_CONFIRM_SUBVP = 14, 497 VISUAL_CONFIRM_MCLK_SWITCH = 16, 498 VISUAL_CONFIRM_FAMS2 = 19, 499 VISUAL_CONFIRM_HW_CURSOR = 20, 500 VISUAL_CONFIRM_VABC = 21, 501 VISUAL_CONFIRM_DCC = 22, 502 VISUAL_CONFIRM_EXPLICIT = 0x80000000, 503 }; 504 505 enum dc_psr_power_opts { 506 psr_power_opt_invalid = 0x0, 507 psr_power_opt_smu_opt_static_screen = 0x1, 508 psr_power_opt_z10_static_screen = 0x10, 509 psr_power_opt_ds_disable_allow = 0x100, 510 }; 511 512 enum dml_hostvm_override_opts { 513 DML_HOSTVM_NO_OVERRIDE = 0x0, 514 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 515 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 516 }; 517 518 enum dc_replay_power_opts { 519 replay_power_opt_invalid = 0x0, 520 replay_power_opt_smu_opt_static_screen = 0x1, 521 replay_power_opt_z10_static_screen = 0x10, 522 }; 523 524 enum dcc_option { 525 DCC_ENABLE = 0, 526 DCC_DISABLE = 1, 527 DCC_HALF_REQ_DISALBE = 2, 528 }; 529 530 enum in_game_fams_config { 531 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 532 INGAME_FAMS_DISABLE, // disable in-game fams 533 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 534 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 535 }; 536 537 /** 538 * enum pipe_split_policy - Pipe split strategy supported by DCN 539 * 540 * This enum is used to define the pipe split policy supported by DCN. By 541 * default, DC favors MPC_SPLIT_DYNAMIC. 542 */ 543 enum pipe_split_policy { 544 /** 545 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 546 * pipe in order to bring the best trade-off between performance and 547 * power consumption. This is the recommended option. 548 */ 549 MPC_SPLIT_DYNAMIC = 0, 550 551 /** 552 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 553 * try any sort of split optimization. 554 */ 555 MPC_SPLIT_AVOID = 1, 556 557 /** 558 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 559 * optimize the pipe utilization when using a single display; if the 560 * user connects to a second display, DC will avoid pipe split. 561 */ 562 MPC_SPLIT_AVOID_MULT_DISP = 2, 563 }; 564 565 enum wm_report_mode { 566 WM_REPORT_DEFAULT = 0, 567 WM_REPORT_OVERRIDE = 1, 568 }; 569 enum dtm_pstate{ 570 dtm_level_p0 = 0,/*highest voltage*/ 571 dtm_level_p1, 572 dtm_level_p2, 573 dtm_level_p3, 574 dtm_level_p4,/*when active_display_count = 0*/ 575 }; 576 577 enum dcn_pwr_state { 578 DCN_PWR_STATE_UNKNOWN = -1, 579 DCN_PWR_STATE_MISSION_MODE = 0, 580 DCN_PWR_STATE_LOW_POWER = 3, 581 }; 582 583 enum dcn_zstate_support_state { 584 DCN_ZSTATE_SUPPORT_UNKNOWN, 585 DCN_ZSTATE_SUPPORT_ALLOW, 586 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 587 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 588 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 589 DCN_ZSTATE_SUPPORT_DISALLOW, 590 }; 591 592 /* 593 * struct dc_clocks - DC pipe clocks 594 * 595 * For any clocks that may differ per pipe only the max is stored in this 596 * structure 597 */ 598 struct dc_clocks { 599 int dispclk_khz; 600 int actual_dispclk_khz; 601 int dppclk_khz; 602 int actual_dppclk_khz; 603 int disp_dpp_voltage_level_khz; 604 int dcfclk_khz; 605 int socclk_khz; 606 int dcfclk_deep_sleep_khz; 607 int fclk_khz; 608 int phyclk_khz; 609 int dramclk_khz; 610 bool p_state_change_support; 611 enum dcn_zstate_support_state zstate_support; 612 bool dtbclk_en; 613 int ref_dtbclk_khz; 614 bool fclk_p_state_change_support; 615 enum dcn_pwr_state pwr_state; 616 /* 617 * Elements below are not compared for the purposes of 618 * optimization required 619 */ 620 bool prev_p_state_change_support; 621 bool fclk_prev_p_state_change_support; 622 int num_ways; 623 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 624 625 /* 626 * @fw_based_mclk_switching 627 * 628 * DC has a mechanism that leverage the variable refresh rate to switch 629 * memory clock in cases that we have a large latency to achieve the 630 * memory clock change and a short vblank window. DC has some 631 * requirements to enable this feature, and this field describes if the 632 * system support or not such a feature. 633 */ 634 bool fw_based_mclk_switching; 635 bool fw_based_mclk_switching_shut_down; 636 int prev_num_ways; 637 enum dtm_pstate dtm_level; 638 int max_supported_dppclk_khz; 639 int max_supported_dispclk_khz; 640 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 641 int bw_dispclk_khz; 642 int idle_dramclk_khz; 643 int idle_fclk_khz; 644 int subvp_prefetch_dramclk_khz; 645 int subvp_prefetch_fclk_khz; 646 }; 647 648 struct dc_bw_validation_profile { 649 bool enable; 650 651 unsigned long long total_ticks; 652 unsigned long long voltage_level_ticks; 653 unsigned long long watermark_ticks; 654 unsigned long long rq_dlg_ticks; 655 656 unsigned long long total_count; 657 unsigned long long skip_fast_count; 658 unsigned long long skip_pass_count; 659 unsigned long long skip_fail_count; 660 }; 661 662 #define BW_VAL_TRACE_SETUP() \ 663 unsigned long long end_tick = 0; \ 664 unsigned long long voltage_level_tick = 0; \ 665 unsigned long long watermark_tick = 0; \ 666 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 667 dm_get_timestamp(dc->ctx) : 0 668 669 #define BW_VAL_TRACE_COUNT() \ 670 if (dc->debug.bw_val_profile.enable) \ 671 dc->debug.bw_val_profile.total_count++ 672 673 #define BW_VAL_TRACE_SKIP(status) \ 674 if (dc->debug.bw_val_profile.enable) { \ 675 if (!voltage_level_tick) \ 676 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 677 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 678 } 679 680 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 681 if (dc->debug.bw_val_profile.enable) \ 682 voltage_level_tick = dm_get_timestamp(dc->ctx) 683 684 #define BW_VAL_TRACE_END_WATERMARKS() \ 685 if (dc->debug.bw_val_profile.enable) \ 686 watermark_tick = dm_get_timestamp(dc->ctx) 687 688 #define BW_VAL_TRACE_FINISH() \ 689 if (dc->debug.bw_val_profile.enable) { \ 690 end_tick = dm_get_timestamp(dc->ctx); \ 691 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 692 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 693 if (watermark_tick) { \ 694 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 695 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 696 } \ 697 } 698 699 union mem_low_power_enable_options { 700 struct { 701 bool vga: 1; 702 bool i2c: 1; 703 bool dmcu: 1; 704 bool dscl: 1; 705 bool cm: 1; 706 bool mpc: 1; 707 bool optc: 1; 708 bool vpg: 1; 709 bool afmt: 1; 710 } bits; 711 uint32_t u32All; 712 }; 713 714 union root_clock_optimization_options { 715 struct { 716 bool dpp: 1; 717 bool dsc: 1; 718 bool hdmistream: 1; 719 bool hdmichar: 1; 720 bool dpstream: 1; 721 bool symclk32_se: 1; 722 bool symclk32_le: 1; 723 bool symclk_fe: 1; 724 bool physymclk: 1; 725 bool dpiasymclk: 1; 726 uint32_t reserved: 22; 727 } bits; 728 uint32_t u32All; 729 }; 730 731 union fine_grain_clock_gating_enable_options { 732 struct { 733 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 734 bool dchub : 1; /* Display controller hub */ 735 bool dchubbub : 1; 736 bool dpp : 1; /* Display pipes and planes */ 737 bool opp : 1; /* Output pixel processing */ 738 bool optc : 1; /* Output pipe timing combiner */ 739 bool dio : 1; /* Display output */ 740 bool dwb : 1; /* Display writeback */ 741 bool mmhubbub : 1; /* Multimedia hub */ 742 bool dmu : 1; /* Display core management unit */ 743 bool az : 1; /* Azalia */ 744 bool dchvm : 1; 745 bool dsc : 1; /* Display stream compression */ 746 747 uint32_t reserved : 19; 748 } bits; 749 uint32_t u32All; 750 }; 751 752 enum pg_hw_pipe_resources { 753 PG_HUBP = 0, 754 PG_DPP, 755 PG_DSC, 756 PG_MPCC, 757 PG_OPP, 758 PG_OPTC, 759 PG_DPSTREAM, 760 PG_HDMISTREAM, 761 PG_PHYSYMCLK, 762 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 763 }; 764 765 enum pg_hw_resources { 766 PG_DCCG = 0, 767 PG_DCIO, 768 PG_DIO, 769 PG_DCHUBBUB, 770 PG_DCHVM, 771 PG_DWB, 772 PG_HPO, 773 PG_HW_RESOURCES_NUM_ELEMENT 774 }; 775 776 struct pg_block_update { 777 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 778 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 779 }; 780 781 union dpia_debug_options { 782 struct { 783 uint32_t disable_dpia:1; /* bit 0 */ 784 uint32_t force_non_lttpr:1; /* bit 1 */ 785 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 786 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 787 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 788 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 789 uint32_t enable_consolidated_dpia_dp_lt:1; /* bit 6 */ 790 uint32_t enable_dpia_pre_training:1; /* bit 7 */ 791 uint32_t unify_link_enc_assignment:1; /* bit 8 */ 792 uint32_t reserved:24; 793 } bits; 794 uint32_t raw; 795 }; 796 797 /* AUX wake work around options 798 * 0: enable/disable work around 799 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 800 * 15-2: reserved 801 * 31-16: timeout in ms 802 */ 803 union aux_wake_wa_options { 804 struct { 805 uint32_t enable_wa : 1; 806 uint32_t use_default_timeout : 1; 807 uint32_t rsvd: 14; 808 uint32_t timeout_ms : 16; 809 } bits; 810 uint32_t raw; 811 }; 812 813 struct dc_debug_data { 814 uint32_t ltFailCount; 815 uint32_t i2cErrorCount; 816 uint32_t auxErrorCount; 817 }; 818 819 struct dc_phy_addr_space_config { 820 struct { 821 uint64_t start_addr; 822 uint64_t end_addr; 823 uint64_t fb_top; 824 uint64_t fb_offset; 825 uint64_t fb_base; 826 uint64_t agp_top; 827 uint64_t agp_bot; 828 uint64_t agp_base; 829 } system_aperture; 830 831 struct { 832 uint64_t page_table_start_addr; 833 uint64_t page_table_end_addr; 834 uint64_t page_table_base_addr; 835 bool base_addr_is_mc_addr; 836 } gart_config; 837 838 bool valid; 839 bool is_hvm_enabled; 840 uint64_t page_table_default_page_addr; 841 }; 842 843 struct dc_virtual_addr_space_config { 844 uint64_t page_table_base_addr; 845 uint64_t page_table_start_addr; 846 uint64_t page_table_end_addr; 847 uint32_t page_table_block_size_in_bytes; 848 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 849 }; 850 851 struct dc_bounding_box_overrides { 852 int sr_exit_time_ns; 853 int sr_enter_plus_exit_time_ns; 854 int sr_exit_z8_time_ns; 855 int sr_enter_plus_exit_z8_time_ns; 856 int urgent_latency_ns; 857 int percent_of_ideal_drambw; 858 int dram_clock_change_latency_ns; 859 int dummy_clock_change_latency_ns; 860 int fclk_clock_change_latency_ns; 861 /* This forces a hard min on the DCFCLK we use 862 * for DML. Unlike the debug option for forcing 863 * DCFCLK, this override affects watermark calculations 864 */ 865 int min_dcfclk_mhz; 866 }; 867 868 struct dc_state; 869 struct resource_pool; 870 struct dce_hwseq; 871 struct link_service; 872 873 /* 874 * struct dc_debug_options - DC debug struct 875 * 876 * This struct provides a simple mechanism for developers to change some 877 * configurations, enable/disable features, and activate extra debug options. 878 * This can be very handy to narrow down whether some specific feature is 879 * causing an issue or not. 880 */ 881 struct dc_debug_options { 882 bool native422_support; 883 bool disable_dsc; 884 enum visual_confirm visual_confirm; 885 int visual_confirm_rect_height; 886 887 bool sanity_checks; 888 bool max_disp_clk; 889 bool surface_trace; 890 bool clock_trace; 891 bool validation_trace; 892 bool bandwidth_calcs_trace; 893 int max_downscale_src_width; 894 895 /* stutter efficiency related */ 896 bool disable_stutter; 897 bool use_max_lb; 898 enum dcc_option disable_dcc; 899 900 /* 901 * @pipe_split_policy: Define which pipe split policy is used by the 902 * display core. 903 */ 904 enum pipe_split_policy pipe_split_policy; 905 bool force_single_disp_pipe_split; 906 bool voltage_align_fclk; 907 bool disable_min_fclk; 908 909 bool hdcp_lc_force_fw_enable; 910 bool hdcp_lc_enable_sw_fallback; 911 912 bool disable_dfs_bypass; 913 bool disable_dpp_power_gate; 914 bool disable_hubp_power_gate; 915 bool disable_dsc_power_gate; 916 bool disable_optc_power_gate; 917 bool disable_hpo_power_gate; 918 int dsc_min_slice_height_override; 919 int dsc_bpp_increment_div; 920 bool disable_pplib_wm_range; 921 enum wm_report_mode pplib_wm_report_mode; 922 unsigned int min_disp_clk_khz; 923 unsigned int min_dpp_clk_khz; 924 unsigned int min_dram_clk_khz; 925 int sr_exit_time_dpm0_ns; 926 int sr_enter_plus_exit_time_dpm0_ns; 927 int sr_exit_time_ns; 928 int sr_enter_plus_exit_time_ns; 929 int sr_exit_z8_time_ns; 930 int sr_enter_plus_exit_z8_time_ns; 931 int urgent_latency_ns; 932 uint32_t underflow_assert_delay_us; 933 int percent_of_ideal_drambw; 934 int dram_clock_change_latency_ns; 935 bool optimized_watermark; 936 int always_scale; 937 bool disable_pplib_clock_request; 938 bool disable_clock_gate; 939 bool disable_mem_low_power; 940 bool pstate_enabled; 941 bool disable_dmcu; 942 bool force_abm_enable; 943 bool disable_stereo_support; 944 bool vsr_support; 945 bool performance_trace; 946 bool az_endpoint_mute_only; 947 bool always_use_regamma; 948 bool recovery_enabled; 949 bool avoid_vbios_exec_table; 950 bool scl_reset_length10; 951 bool hdmi20_disable; 952 bool skip_detection_link_training; 953 uint32_t edid_read_retry_times; 954 unsigned int force_odm_combine; //bit vector based on otg inst 955 unsigned int seamless_boot_odm_combine; 956 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 957 int minimum_z8_residency_time; 958 int minimum_z10_residency_time; 959 bool disable_z9_mpc; 960 unsigned int force_fclk_khz; 961 bool enable_tri_buf; 962 bool ips_disallow_entry; 963 bool dmub_offload_enabled; 964 bool dmcub_emulation; 965 bool disable_idle_power_optimizations; 966 unsigned int mall_size_override; 967 unsigned int mall_additional_timer_percent; 968 bool mall_error_as_fatal; 969 bool dmub_command_table; /* for testing only */ 970 struct dc_bw_validation_profile bw_val_profile; 971 bool disable_fec; 972 bool disable_48mhz_pwrdwn; 973 /* This forces a hard min on the DCFCLK requested to SMU/PP 974 * watermarks are not affected. 975 */ 976 unsigned int force_min_dcfclk_mhz; 977 int dwb_fi_phase; 978 bool disable_timing_sync; 979 bool cm_in_bypass; 980 int force_clock_mode;/*every mode change.*/ 981 982 bool disable_dram_clock_change_vactive_support; 983 bool validate_dml_output; 984 bool enable_dmcub_surface_flip; 985 bool usbc_combo_phy_reset_wa; 986 bool enable_dram_clock_change_one_display_vactive; 987 /* TODO - remove once tested */ 988 bool legacy_dp2_lt; 989 bool set_mst_en_for_sst; 990 bool disable_uhbr; 991 bool force_dp2_lt_fallback_method; 992 bool ignore_cable_id; 993 union mem_low_power_enable_options enable_mem_low_power; 994 union root_clock_optimization_options root_clock_optimization; 995 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 996 bool hpo_optimization; 997 bool force_vblank_alignment; 998 999 /* Enable dmub aux for legacy ddc */ 1000 bool enable_dmub_aux_for_legacy_ddc; 1001 bool disable_fams; 1002 enum in_game_fams_config disable_fams_gaming; 1003 /* FEC/PSR1 sequence enable delay in 100us */ 1004 uint8_t fec_enable_delay_in100us; 1005 bool enable_driver_sequence_debug; 1006 enum det_size crb_alloc_policy; 1007 int crb_alloc_policy_min_disp_count; 1008 bool disable_z10; 1009 bool enable_z9_disable_interface; 1010 bool psr_skip_crtc_disable; 1011 uint32_t ips_skip_crtc_disable_mask; 1012 union dpia_debug_options dpia_debug; 1013 bool disable_fixed_vs_aux_timeout_wa; 1014 uint32_t fixed_vs_aux_delay_config_wa; 1015 bool force_disable_subvp; 1016 bool force_subvp_mclk_switch; 1017 bool allow_sw_cursor_fallback; 1018 unsigned int force_subvp_num_ways; 1019 unsigned int force_mall_ss_num_ways; 1020 bool alloc_extra_way_for_cursor; 1021 uint32_t subvp_extra_lines; 1022 bool force_usr_allow; 1023 /* uses value at boot and disables switch */ 1024 bool disable_dtb_ref_clk_switch; 1025 bool extended_blank_optimization; 1026 union aux_wake_wa_options aux_wake_wa; 1027 uint32_t mst_start_top_delay; 1028 uint8_t psr_power_use_phy_fsm; 1029 enum dml_hostvm_override_opts dml_hostvm_override; 1030 bool dml_disallow_alternate_prefetch_modes; 1031 bool use_legacy_soc_bb_mechanism; 1032 bool exit_idle_opt_for_cursor_updates; 1033 bool using_dml2; 1034 bool enable_single_display_2to1_odm_policy; 1035 bool enable_double_buffered_dsc_pg_support; 1036 bool enable_dp_dig_pixel_rate_div_policy; 1037 bool using_dml21; 1038 enum lttpr_mode lttpr_mode_override; 1039 unsigned int dsc_delay_factor_wa_x1000; 1040 unsigned int min_prefetch_in_strobe_ns; 1041 bool disable_unbounded_requesting; 1042 bool dig_fifo_off_in_blank; 1043 bool override_dispclk_programming; 1044 bool otg_crc_db; 1045 bool disallow_dispclk_dppclk_ds; 1046 bool disable_fpo_optimizations; 1047 bool support_eDP1_5; 1048 uint32_t fpo_vactive_margin_us; 1049 bool disable_fpo_vactive; 1050 bool disable_boot_optimizations; 1051 bool override_odm_optimization; 1052 bool minimize_dispclk_using_odm; 1053 bool disable_subvp_high_refresh; 1054 bool disable_dp_plus_plus_wa; 1055 uint32_t fpo_vactive_min_active_margin_us; 1056 uint32_t fpo_vactive_max_blank_us; 1057 bool enable_hpo_pg_support; 1058 bool enable_legacy_fast_update; 1059 bool disable_dc_mode_overwrite; 1060 bool replay_skip_crtc_disabled; 1061 bool ignore_pg;/*do nothing, let pmfw control it*/ 1062 bool psp_disabled_wa; 1063 unsigned int ips2_eval_delay_us; 1064 unsigned int ips2_entry_delay_us; 1065 bool optimize_ips_handshake; 1066 bool disable_dmub_reallow_idle; 1067 bool disable_timeout; 1068 bool disable_extblankadj; 1069 bool enable_idle_reg_checks; 1070 unsigned int static_screen_wait_frames; 1071 uint32_t pwm_freq; 1072 bool force_chroma_subsampling_1tap; 1073 unsigned int dcc_meta_propagation_delay_us; 1074 bool disable_422_left_edge_pixel; 1075 bool dml21_force_pstate_method; 1076 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1077 uint32_t dml21_disable_pstate_method_mask; 1078 union fw_assisted_mclk_switch_version fams_version; 1079 union dmub_fams2_global_feature_config fams2_config; 1080 unsigned int force_cositing; 1081 unsigned int disable_spl; 1082 unsigned int force_easf; 1083 unsigned int force_sharpness; 1084 unsigned int force_sharpness_level; 1085 unsigned int force_lls; 1086 bool notify_dpia_hr_bw; 1087 bool enable_ips_visual_confirm; 1088 unsigned int sharpen_policy; 1089 unsigned int scale_to_sharpness_policy; 1090 bool skip_full_updated_if_possible; 1091 unsigned int enable_oled_edp_power_up_opt; 1092 bool enable_hblank_borrow; 1093 bool force_subvp_df_throttle; 1094 uint32_t acpi_transition_bitmasks[MAX_PIPES]; 1095 }; 1096 1097 1098 /* Generic structure that can be used to query properties of DC. More fields 1099 * can be added as required. 1100 */ 1101 struct dc_current_properties { 1102 unsigned int cursor_size_limit; 1103 }; 1104 1105 enum frame_buffer_mode { 1106 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1107 FRAME_BUFFER_MODE_ZFB_ONLY, 1108 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1109 } ; 1110 1111 struct dchub_init_data { 1112 int64_t zfb_phys_addr_base; 1113 int64_t zfb_mc_base_addr; 1114 uint64_t zfb_size_in_byte; 1115 enum frame_buffer_mode fb_mode; 1116 bool dchub_initialzied; 1117 bool dchub_info_valid; 1118 }; 1119 1120 struct dml2_soc_bb; 1121 1122 struct dc_init_data { 1123 struct hw_asic_id asic_id; 1124 void *driver; /* ctx */ 1125 struct cgs_device *cgs_device; 1126 struct dc_bounding_box_overrides bb_overrides; 1127 1128 int num_virtual_links; 1129 /* 1130 * If 'vbios_override' not NULL, it will be called instead 1131 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1132 */ 1133 struct dc_bios *vbios_override; 1134 enum dce_environment dce_environment; 1135 1136 struct dmub_offload_funcs *dmub_if; 1137 struct dc_reg_helper_state *dmub_offload; 1138 1139 struct dc_config flags; 1140 uint64_t log_mask; 1141 1142 struct dpcd_vendor_signature vendor_signature; 1143 bool force_smu_not_present; 1144 /* 1145 * IP offset for run time initializaion of register addresses 1146 * 1147 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1148 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1149 * before them. 1150 */ 1151 uint32_t *dcn_reg_offsets; 1152 uint32_t *nbio_reg_offsets; 1153 uint32_t *clk_reg_offsets; 1154 struct dml2_soc_bb *bb_from_dmub; 1155 }; 1156 1157 struct dc_callback_init { 1158 struct cp_psp cp_psp; 1159 }; 1160 1161 struct dc *dc_create(const struct dc_init_data *init_params); 1162 void dc_hardware_init(struct dc *dc); 1163 1164 int dc_get_vmid_use_vector(struct dc *dc); 1165 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1166 /* Returns the number of vmids supported */ 1167 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1168 void dc_init_callbacks(struct dc *dc, 1169 const struct dc_callback_init *init_params); 1170 void dc_deinit_callbacks(struct dc *dc); 1171 void dc_destroy(struct dc **dc); 1172 1173 /* Surface Interfaces */ 1174 1175 enum { 1176 TRANSFER_FUNC_POINTS = 1025 1177 }; 1178 1179 struct dc_hdr_static_metadata { 1180 /* display chromaticities and white point in units of 0.00001 */ 1181 unsigned int chromaticity_green_x; 1182 unsigned int chromaticity_green_y; 1183 unsigned int chromaticity_blue_x; 1184 unsigned int chromaticity_blue_y; 1185 unsigned int chromaticity_red_x; 1186 unsigned int chromaticity_red_y; 1187 unsigned int chromaticity_white_point_x; 1188 unsigned int chromaticity_white_point_y; 1189 1190 uint32_t min_luminance; 1191 uint32_t max_luminance; 1192 uint32_t maximum_content_light_level; 1193 uint32_t maximum_frame_average_light_level; 1194 }; 1195 1196 enum dc_transfer_func_type { 1197 TF_TYPE_PREDEFINED, 1198 TF_TYPE_DISTRIBUTED_POINTS, 1199 TF_TYPE_BYPASS, 1200 TF_TYPE_HWPWL 1201 }; 1202 1203 struct dc_transfer_func_distributed_points { 1204 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1205 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1206 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1207 1208 uint16_t end_exponent; 1209 uint16_t x_point_at_y1_red; 1210 uint16_t x_point_at_y1_green; 1211 uint16_t x_point_at_y1_blue; 1212 }; 1213 1214 enum dc_transfer_func_predefined { 1215 TRANSFER_FUNCTION_SRGB, 1216 TRANSFER_FUNCTION_BT709, 1217 TRANSFER_FUNCTION_PQ, 1218 TRANSFER_FUNCTION_LINEAR, 1219 TRANSFER_FUNCTION_UNITY, 1220 TRANSFER_FUNCTION_HLG, 1221 TRANSFER_FUNCTION_HLG12, 1222 TRANSFER_FUNCTION_GAMMA22, 1223 TRANSFER_FUNCTION_GAMMA24, 1224 TRANSFER_FUNCTION_GAMMA26 1225 }; 1226 1227 1228 struct dc_transfer_func { 1229 struct kref refcount; 1230 enum dc_transfer_func_type type; 1231 enum dc_transfer_func_predefined tf; 1232 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1233 uint32_t sdr_ref_white_level; 1234 union { 1235 struct pwl_params pwl; 1236 struct dc_transfer_func_distributed_points tf_pts; 1237 }; 1238 }; 1239 1240 1241 union dc_3dlut_state { 1242 struct { 1243 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1244 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1245 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1246 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1247 uint32_t mpc_rmu1_mux:4; 1248 uint32_t mpc_rmu2_mux:4; 1249 uint32_t reserved:15; 1250 } bits; 1251 uint32_t raw; 1252 }; 1253 1254 1255 struct dc_3dlut { 1256 struct kref refcount; 1257 struct tetrahedral_params lut_3d; 1258 struct fixed31_32 hdr_multiplier; 1259 union dc_3dlut_state state; 1260 }; 1261 /* 1262 * This structure is filled in by dc_surface_get_status and contains 1263 * the last requested address and the currently active address so the called 1264 * can determine if there are any outstanding flips 1265 */ 1266 struct dc_plane_status { 1267 struct dc_plane_address requested_address; 1268 struct dc_plane_address current_address; 1269 bool is_flip_pending; 1270 bool is_right_eye; 1271 }; 1272 1273 union surface_update_flags { 1274 1275 struct { 1276 uint32_t addr_update:1; 1277 /* Medium updates */ 1278 uint32_t dcc_change:1; 1279 uint32_t color_space_change:1; 1280 uint32_t horizontal_mirror_change:1; 1281 uint32_t per_pixel_alpha_change:1; 1282 uint32_t global_alpha_change:1; 1283 uint32_t hdr_mult:1; 1284 uint32_t rotation_change:1; 1285 uint32_t swizzle_change:1; 1286 uint32_t scaling_change:1; 1287 uint32_t position_change:1; 1288 uint32_t in_transfer_func_change:1; 1289 uint32_t input_csc_change:1; 1290 uint32_t coeff_reduction_change:1; 1291 uint32_t output_tf_change:1; 1292 uint32_t pixel_format_change:1; 1293 uint32_t plane_size_change:1; 1294 uint32_t gamut_remap_change:1; 1295 1296 /* Full updates */ 1297 uint32_t new_plane:1; 1298 uint32_t bpp_change:1; 1299 uint32_t gamma_change:1; 1300 uint32_t bandwidth_change:1; 1301 uint32_t clock_change:1; 1302 uint32_t stereo_format_change:1; 1303 uint32_t lut_3d:1; 1304 uint32_t tmz_changed:1; 1305 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1306 uint32_t full_update:1; 1307 uint32_t sdr_white_level_nits:1; 1308 } bits; 1309 1310 uint32_t raw; 1311 }; 1312 1313 #define DC_REMOVE_PLANE_POINTERS 1 1314 1315 struct dc_plane_state { 1316 struct dc_plane_address address; 1317 struct dc_plane_flip_time time; 1318 bool triplebuffer_flips; 1319 struct scaling_taps scaling_quality; 1320 struct rect src_rect; 1321 struct rect dst_rect; 1322 struct rect clip_rect; 1323 1324 struct plane_size plane_size; 1325 struct dc_tiling_info tiling_info; 1326 1327 struct dc_plane_dcc_param dcc; 1328 1329 struct dc_gamma gamma_correction; 1330 struct dc_transfer_func in_transfer_func; 1331 struct dc_bias_and_scale bias_and_scale; 1332 struct dc_csc_transform input_csc_color_matrix; 1333 struct fixed31_32 coeff_reduction_factor; 1334 struct fixed31_32 hdr_mult; 1335 struct colorspace_transform gamut_remap_matrix; 1336 1337 // TODO: No longer used, remove 1338 struct dc_hdr_static_metadata hdr_static_ctx; 1339 1340 enum dc_color_space color_space; 1341 1342 struct dc_3dlut lut3d_func; 1343 struct dc_transfer_func in_shaper_func; 1344 struct dc_transfer_func blend_tf; 1345 1346 struct dc_transfer_func *gamcor_tf; 1347 enum surface_pixel_format format; 1348 enum dc_rotation_angle rotation; 1349 enum plane_stereo_format stereo_format; 1350 1351 bool is_tiling_rotated; 1352 bool per_pixel_alpha; 1353 bool pre_multiplied_alpha; 1354 bool global_alpha; 1355 int global_alpha_value; 1356 bool visible; 1357 bool flip_immediate; 1358 bool horizontal_mirror; 1359 int layer_index; 1360 1361 union surface_update_flags update_flags; 1362 bool flip_int_enabled; 1363 bool skip_manual_trigger; 1364 1365 /* private to DC core */ 1366 struct dc_plane_status status; 1367 struct dc_context *ctx; 1368 1369 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1370 bool force_full_update; 1371 1372 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1373 1374 /* private to dc_surface.c */ 1375 enum dc_irq_source irq_source; 1376 struct kref refcount; 1377 struct tg_color visual_confirm_color; 1378 1379 bool is_statically_allocated; 1380 enum chroma_cositing cositing; 1381 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1382 bool mcm_lut1d_enable; 1383 struct dc_cm2_func_luts mcm_luts; 1384 bool lut_bank_a; 1385 enum mpcc_movable_cm_location mcm_location; 1386 struct dc_csc_transform cursor_csc_color_matrix; 1387 bool adaptive_sharpness_en; 1388 int adaptive_sharpness_policy; 1389 int sharpness_level; 1390 enum linear_light_scaling linear_light_scaling; 1391 unsigned int sdr_white_level_nits; 1392 }; 1393 1394 struct dc_plane_info { 1395 struct plane_size plane_size; 1396 struct dc_tiling_info tiling_info; 1397 struct dc_plane_dcc_param dcc; 1398 enum surface_pixel_format format; 1399 enum dc_rotation_angle rotation; 1400 enum plane_stereo_format stereo_format; 1401 enum dc_color_space color_space; 1402 bool horizontal_mirror; 1403 bool visible; 1404 bool per_pixel_alpha; 1405 bool pre_multiplied_alpha; 1406 bool global_alpha; 1407 int global_alpha_value; 1408 bool input_csc_enabled; 1409 int layer_index; 1410 enum chroma_cositing cositing; 1411 }; 1412 1413 #include "dc_stream.h" 1414 1415 struct dc_scratch_space { 1416 /* used to temporarily backup plane states of a stream during 1417 * dc update. The reason is that plane states are overwritten 1418 * with surface updates in dc update. Once they are overwritten 1419 * current state is no longer valid. We want to temporarily 1420 * store current value in plane states so we can still recover 1421 * a valid current state during dc update. 1422 */ 1423 struct dc_plane_state plane_states[MAX_SURFACES]; 1424 1425 struct dc_stream_state stream_state; 1426 }; 1427 1428 /* 1429 * A link contains one or more sinks and their connected status. 1430 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1431 */ 1432 struct dc_link { 1433 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1434 unsigned int sink_count; 1435 struct dc_sink *local_sink; 1436 unsigned int link_index; 1437 enum dc_connection_type type; 1438 enum signal_type connector_signal; 1439 enum dc_irq_source irq_source_hpd; 1440 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1441 enum dc_irq_source irq_source_read_request;/* Read Request */ 1442 1443 bool is_hpd_filter_disabled; 1444 bool dp_ss_off; 1445 1446 /** 1447 * @link_state_valid: 1448 * 1449 * If there is no link and local sink, this variable should be set to 1450 * false. Otherwise, it should be set to true; usually, the function 1451 * core_link_enable_stream sets this field to true. 1452 */ 1453 bool link_state_valid; 1454 bool aux_access_disabled; 1455 bool sync_lt_in_progress; 1456 bool skip_stream_reenable; 1457 bool is_internal_display; 1458 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1459 bool is_dig_mapping_flexible; 1460 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1461 bool is_hpd_pending; /* Indicates a new received hpd */ 1462 1463 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1464 * for every link training. This is incompatible with DP LL compliance automation, 1465 * which expects the same link settings to be used every retry on a link loss. 1466 * This flag is used to skip the fallback when link loss occurs during automation. 1467 */ 1468 bool skip_fallback_on_link_loss; 1469 1470 bool edp_sink_present; 1471 1472 struct dp_trace dp_trace; 1473 1474 /* caps is the same as reported_link_cap. link_traing use 1475 * reported_link_cap. Will clean up. TODO 1476 */ 1477 struct dc_link_settings reported_link_cap; 1478 struct dc_link_settings verified_link_cap; 1479 struct dc_link_settings cur_link_settings; 1480 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1481 struct dc_link_settings preferred_link_setting; 1482 /* preferred_training_settings are override values that 1483 * come from DM. DM is responsible for the memory 1484 * management of the override pointers. 1485 */ 1486 struct dc_link_training_overrides preferred_training_settings; 1487 struct dp_audio_test_data audio_test_data; 1488 1489 uint8_t ddc_hw_inst; 1490 1491 uint8_t hpd_src; 1492 1493 uint8_t link_enc_hw_inst; 1494 /* DIG link encoder ID. Used as index in link encoder resource pool. 1495 * For links with fixed mapping to DIG, this is not changed after dc_link 1496 * object creation. 1497 */ 1498 enum engine_id eng_id; 1499 enum engine_id dpia_preferred_eng_id; 1500 1501 bool test_pattern_enabled; 1502 /* Pending/Current test pattern are only used to perform and track 1503 * FIXED_VS retimer test pattern/lane adjustment override state. 1504 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1505 * to perform specific lane adjust overrides before setting certain 1506 * PHY test patterns. In cases when lane adjust and set test pattern 1507 * calls are not performed atomically (i.e. performing link training), 1508 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1509 * and current_test_pattern will contain required context for any future 1510 * set pattern/set lane adjust to transition between override state(s). 1511 * */ 1512 enum dp_test_pattern current_test_pattern; 1513 enum dp_test_pattern pending_test_pattern; 1514 1515 union compliance_test_state compliance_test_state; 1516 1517 void *priv; 1518 1519 struct ddc_service *ddc; 1520 1521 enum dp_panel_mode panel_mode; 1522 bool aux_mode; 1523 1524 /* Private to DC core */ 1525 1526 const struct dc *dc; 1527 1528 struct dc_context *ctx; 1529 1530 struct panel_cntl *panel_cntl; 1531 struct link_encoder *link_enc; 1532 struct graphics_object_id link_id; 1533 /* Endpoint type distinguishes display endpoints which do not have entries 1534 * in the BIOS connector table from those that do. Helps when tracking link 1535 * encoder to display endpoint assignments. 1536 */ 1537 enum display_endpoint_type ep_type; 1538 union ddi_channel_mapping ddi_channel_mapping; 1539 struct connector_device_tag_info device_tag; 1540 struct dpcd_caps dpcd_caps; 1541 uint32_t dongle_max_pix_clk; 1542 unsigned short chip_caps; 1543 unsigned int dpcd_sink_count; 1544 struct hdcp_caps hdcp_caps; 1545 enum edp_revision edp_revision; 1546 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1547 1548 struct psr_settings psr_settings; 1549 struct replay_settings replay_settings; 1550 1551 /* Drive settings read from integrated info table */ 1552 struct dc_lane_settings bios_forced_drive_settings; 1553 1554 /* Vendor specific LTTPR workaround variables */ 1555 uint8_t vendor_specific_lttpr_link_rate_wa; 1556 bool apply_vendor_specific_lttpr_link_rate_wa; 1557 1558 /* MST record stream using this link */ 1559 struct link_flags { 1560 bool dp_keep_receiver_powered; 1561 bool dp_skip_DID2; 1562 bool dp_skip_reset_segment; 1563 bool dp_skip_fs_144hz; 1564 bool dp_mot_reset_segment; 1565 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1566 bool dpia_mst_dsc_always_on; 1567 /* Forced DPIA into TBT3 compatibility mode. */ 1568 bool dpia_forced_tbt3_mode; 1569 bool dongle_mode_timing_override; 1570 bool blank_stream_on_ocs_change; 1571 bool read_dpcd204h_on_irq_hpd; 1572 bool force_dp_ffe_preset; 1573 } wa_flags; 1574 union dc_dp_ffe_preset forced_dp_ffe_preset; 1575 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1576 1577 struct dc_link_status link_status; 1578 struct dprx_states dprx_states; 1579 1580 struct gpio *hpd_gpio; 1581 enum dc_link_fec_state fec_state; 1582 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1583 1584 struct dc_panel_config panel_config; 1585 struct phy_state phy_state; 1586 uint32_t phy_transition_bitmask; 1587 // BW ALLOCATON USB4 ONLY 1588 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1589 bool skip_implict_edp_power_control; 1590 enum backlight_control_type backlight_control_type; 1591 }; 1592 1593 struct dc { 1594 struct dc_debug_options debug; 1595 struct dc_versions versions; 1596 struct dc_caps caps; 1597 struct dc_cap_funcs cap_funcs; 1598 struct dc_config config; 1599 struct dc_bounding_box_overrides bb_overrides; 1600 struct dc_bug_wa work_arounds; 1601 struct dc_context *ctx; 1602 struct dc_phy_addr_space_config vm_pa_config; 1603 1604 uint8_t link_count; 1605 struct dc_link *links[MAX_LINKS]; 1606 struct link_service *link_srv; 1607 1608 struct dc_state *current_state; 1609 struct resource_pool *res_pool; 1610 1611 struct clk_mgr *clk_mgr; 1612 1613 /* Display Engine Clock levels */ 1614 struct dm_pp_clock_levels sclk_lvls; 1615 1616 /* Inputs into BW and WM calculations. */ 1617 struct bw_calcs_dceip *bw_dceip; 1618 struct bw_calcs_vbios *bw_vbios; 1619 struct dcn_soc_bounding_box *dcn_soc; 1620 struct dcn_ip_params *dcn_ip; 1621 struct display_mode_lib dml; 1622 1623 /* HW functions */ 1624 struct hw_sequencer_funcs hwss; 1625 struct dce_hwseq *hwseq; 1626 1627 /* Require to optimize clocks and bandwidth for added/removed planes */ 1628 bool optimized_required; 1629 bool wm_optimized_required; 1630 bool idle_optimizations_allowed; 1631 bool enable_c20_dtm_b0; 1632 1633 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1634 1635 /* FBC compressor */ 1636 struct compressor *fbc_compressor; 1637 1638 struct dc_debug_data debug_data; 1639 struct dpcd_vendor_signature vendor_signature; 1640 1641 const char *build_id; 1642 struct vm_helper *vm_helper; 1643 1644 uint32_t *dcn_reg_offsets; 1645 uint32_t *nbio_reg_offsets; 1646 uint32_t *clk_reg_offsets; 1647 1648 /* Scratch memory */ 1649 struct { 1650 struct { 1651 /* 1652 * For matching clock_limits table in driver with table 1653 * from PMFW. 1654 */ 1655 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1656 } update_bw_bounding_box; 1657 struct dc_scratch_space current_state; 1658 struct dc_scratch_space new_state; 1659 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1660 struct dc_link temp_link; 1661 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1662 } scratch; 1663 1664 struct dml2_configuration_options dml2_options; 1665 struct dml2_configuration_options dml2_tmp; 1666 enum dc_acpi_cm_power_state power_state; 1667 1668 }; 1669 1670 struct dc_scaling_info { 1671 struct rect src_rect; 1672 struct rect dst_rect; 1673 struct rect clip_rect; 1674 struct scaling_taps scaling_quality; 1675 }; 1676 1677 struct dc_fast_update { 1678 const struct dc_flip_addrs *flip_addr; 1679 const struct dc_gamma *gamma; 1680 const struct colorspace_transform *gamut_remap_matrix; 1681 const struct dc_csc_transform *input_csc_color_matrix; 1682 const struct fixed31_32 *coeff_reduction_factor; 1683 struct dc_transfer_func *out_transfer_func; 1684 struct dc_csc_transform *output_csc_transform; 1685 const struct dc_csc_transform *cursor_csc_color_matrix; 1686 }; 1687 1688 struct dc_surface_update { 1689 struct dc_plane_state *surface; 1690 1691 /* isr safe update parameters. null means no updates */ 1692 const struct dc_flip_addrs *flip_addr; 1693 const struct dc_plane_info *plane_info; 1694 const struct dc_scaling_info *scaling_info; 1695 struct fixed31_32 hdr_mult; 1696 /* following updates require alloc/sleep/spin that is not isr safe, 1697 * null means no updates 1698 */ 1699 const struct dc_gamma *gamma; 1700 const struct dc_transfer_func *in_transfer_func; 1701 1702 const struct dc_csc_transform *input_csc_color_matrix; 1703 const struct fixed31_32 *coeff_reduction_factor; 1704 const struct dc_transfer_func *func_shaper; 1705 const struct dc_3dlut *lut3d_func; 1706 const struct dc_transfer_func *blend_tf; 1707 const struct colorspace_transform *gamut_remap_matrix; 1708 /* 1709 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1710 * 1711 * change cm2_params.component_settings: Full update 1712 * change cm2_params.cm2_luts: Fast update 1713 */ 1714 const struct dc_cm2_parameters *cm2_params; 1715 const struct dc_csc_transform *cursor_csc_color_matrix; 1716 unsigned int sdr_white_level_nits; 1717 struct dc_bias_and_scale bias_and_scale; 1718 }; 1719 1720 /* 1721 * Create a new surface with default parameters; 1722 */ 1723 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1724 void dc_gamma_release(struct dc_gamma **dc_gamma); 1725 struct dc_gamma *dc_create_gamma(void); 1726 1727 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1728 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1729 struct dc_transfer_func *dc_create_transfer_func(void); 1730 1731 struct dc_3dlut *dc_create_3dlut_func(void); 1732 void dc_3dlut_func_release(struct dc_3dlut *lut); 1733 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1734 1735 void dc_post_update_surfaces_to_stream( 1736 struct dc *dc); 1737 1738 #include "dc_stream.h" 1739 1740 /** 1741 * struct dc_validation_set - Struct to store surface/stream associations for validation 1742 */ 1743 struct dc_validation_set { 1744 /** 1745 * @stream: Stream state properties 1746 */ 1747 struct dc_stream_state *stream; 1748 1749 /** 1750 * @plane_states: Surface state 1751 */ 1752 struct dc_plane_state *plane_states[MAX_SURFACES]; 1753 1754 /** 1755 * @plane_count: Total of active planes 1756 */ 1757 uint8_t plane_count; 1758 }; 1759 1760 bool dc_validate_boot_timing(const struct dc *dc, 1761 const struct dc_sink *sink, 1762 struct dc_crtc_timing *crtc_timing); 1763 1764 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1765 1766 enum dc_status dc_validate_with_context(struct dc *dc, 1767 const struct dc_validation_set set[], 1768 int set_count, 1769 struct dc_state *context, 1770 bool fast_validate); 1771 1772 bool dc_set_generic_gpio_for_stereo(bool enable, 1773 struct gpio_service *gpio_service); 1774 1775 /* 1776 * fast_validate: we return after determining if we can support the new state, 1777 * but before we populate the programming info 1778 */ 1779 enum dc_status dc_validate_global_state( 1780 struct dc *dc, 1781 struct dc_state *new_ctx, 1782 bool fast_validate); 1783 1784 bool dc_acquire_release_mpc_3dlut( 1785 struct dc *dc, bool acquire, 1786 struct dc_stream_state *stream, 1787 struct dc_3dlut **lut, 1788 struct dc_transfer_func **shaper); 1789 1790 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1791 void get_audio_check(struct audio_info *aud_modes, 1792 struct audio_check *aud_chk); 1793 1794 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1795 void populate_fast_updates(struct dc_fast_update *fast_update, 1796 struct dc_surface_update *srf_updates, 1797 int surface_count, 1798 struct dc_stream_update *stream_update); 1799 /* 1800 * Set up streams and links associated to drive sinks 1801 * The streams parameter is an absolute set of all active streams. 1802 * 1803 * After this call: 1804 * Phy, Encoder, Timing Generator are programmed and enabled. 1805 * New streams are enabled with blank stream; no memory read. 1806 */ 1807 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1808 1809 1810 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1811 struct dc_stream_state *stream, 1812 int mpcc_inst); 1813 1814 1815 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1816 1817 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1818 1819 /* The function returns minimum bandwidth required to drive a given timing 1820 * return - minimum required timing bandwidth in kbps. 1821 */ 1822 uint32_t dc_bandwidth_in_kbps_from_timing( 1823 const struct dc_crtc_timing *timing, 1824 const enum dc_link_encoding_format link_encoding); 1825 1826 /* Link Interfaces */ 1827 /* Return an enumerated dc_link. 1828 * dc_link order is constant and determined at 1829 * boot time. They cannot be created or destroyed. 1830 * Use dc_get_caps() to get number of links. 1831 */ 1832 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1833 1834 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1835 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1836 const struct dc_link *link, 1837 unsigned int *inst_out); 1838 1839 /* Return an array of link pointers to edp links. */ 1840 void dc_get_edp_links(const struct dc *dc, 1841 struct dc_link **edp_links, 1842 int *edp_num); 1843 1844 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1845 bool powerOn); 1846 1847 /* The function initiates detection handshake over the given link. It first 1848 * determines if there are display connections over the link. If so it initiates 1849 * detection protocols supported by the connected receiver device. The function 1850 * contains protocol specific handshake sequences which are sometimes mandatory 1851 * to establish a proper connection between TX and RX. So it is always 1852 * recommended to call this function as the first link operation upon HPD event 1853 * or power up event. Upon completion, the function will update link structure 1854 * in place based on latest RX capabilities. The function may also cause dpms 1855 * to be reset to off for all currently enabled streams to the link. It is DM's 1856 * responsibility to serialize detection and DPMS updates. 1857 * 1858 * @reason - Indicate which event triggers this detection. dc may customize 1859 * detection flow depending on the triggering events. 1860 * return false - if detection is not fully completed. This could happen when 1861 * there is an unrecoverable error during detection or detection is partially 1862 * completed (detection has been delegated to dm mst manager ie. 1863 * link->connection_type == dc_connection_mst_branch when returning false). 1864 * return true - detection is completed, link has been fully updated with latest 1865 * detection result. 1866 */ 1867 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1868 1869 struct dc_sink_init_data; 1870 1871 /* When link connection type is dc_connection_mst_branch, remote sink can be 1872 * added to the link. The interface creates a remote sink and associates it with 1873 * current link. The sink will be retained by link until remove remote sink is 1874 * called. 1875 * 1876 * @dc_link - link the remote sink will be added to. 1877 * @edid - byte array of EDID raw data. 1878 * @len - size of the edid in byte 1879 * @init_data - 1880 */ 1881 struct dc_sink *dc_link_add_remote_sink( 1882 struct dc_link *dc_link, 1883 const uint8_t *edid, 1884 int len, 1885 struct dc_sink_init_data *init_data); 1886 1887 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1888 * @link - link the sink should be removed from 1889 * @sink - sink to be removed. 1890 */ 1891 void dc_link_remove_remote_sink( 1892 struct dc_link *link, 1893 struct dc_sink *sink); 1894 1895 /* Enable HPD interrupt handler for a given link */ 1896 void dc_link_enable_hpd(const struct dc_link *link); 1897 1898 /* Disable HPD interrupt handler for a given link */ 1899 void dc_link_disable_hpd(const struct dc_link *link); 1900 1901 /* determine if there is a sink connected to the link 1902 * 1903 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1904 * return - false if an unexpected error occurs, true otherwise. 1905 * 1906 * NOTE: This function doesn't detect downstream sink connections i.e 1907 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1908 * return dc_connection_single if the branch device is connected despite of 1909 * downstream sink's connection status. 1910 */ 1911 bool dc_link_detect_connection_type(struct dc_link *link, 1912 enum dc_connection_type *type); 1913 1914 /* query current hpd pin value 1915 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1916 * 1917 */ 1918 bool dc_link_get_hpd_state(struct dc_link *link); 1919 1920 /* Getter for cached link status from given link */ 1921 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1922 1923 /* enable/disable hardware HPD filter. 1924 * 1925 * @link - The link the HPD pin is associated with. 1926 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1927 * handler once after no HPD change has been detected within dc default HPD 1928 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1929 * pulses within default HPD interval, no HPD event will be received until HPD 1930 * toggles have stopped. Then HPD event will be queued to irq handler once after 1931 * dc default HPD filtering interval since last HPD event. 1932 * 1933 * @enable = false - disable hardware HPD filter. HPD event will be queued 1934 * immediately to irq handler after no HPD change has been detected within 1935 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1936 */ 1937 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1938 1939 /* submit i2c read/write payloads through ddc channel 1940 * @link_index - index to a link with ddc in i2c mode 1941 * @cmd - i2c command structure 1942 * return - true if success, false otherwise. 1943 */ 1944 bool dc_submit_i2c( 1945 struct dc *dc, 1946 uint32_t link_index, 1947 struct i2c_command *cmd); 1948 1949 /* submit i2c read/write payloads through oem channel 1950 * @link_index - index to a link with ddc in i2c mode 1951 * @cmd - i2c command structure 1952 * return - true if success, false otherwise. 1953 */ 1954 bool dc_submit_i2c_oem( 1955 struct dc *dc, 1956 struct i2c_command *cmd); 1957 1958 enum aux_return_code_type; 1959 /* Attempt to transfer the given aux payload. This function does not perform 1960 * retries or handle error states. The reply is returned in the payload->reply 1961 * and the result through operation_result. Returns the number of bytes 1962 * transferred,or -1 on a failure. 1963 */ 1964 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1965 struct aux_payload *payload, 1966 enum aux_return_code_type *operation_result); 1967 1968 struct ddc_service * 1969 dc_get_oem_i2c_device(struct dc *dc); 1970 1971 bool dc_is_oem_i2c_device_present( 1972 struct dc *dc, 1973 size_t slave_address 1974 ); 1975 1976 /* return true if the connected receiver supports the hdcp version */ 1977 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1978 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1979 1980 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1981 * 1982 * TODO - When defer_handling is true the function will have a different purpose. 1983 * It no longer does complete hpd rx irq handling. We should create a separate 1984 * interface specifically for this case. 1985 * 1986 * Return: 1987 * true - Downstream port status changed. DM should call DC to do the 1988 * detection. 1989 * false - no change in Downstream port status. No further action required 1990 * from DM. 1991 */ 1992 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1993 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1994 bool defer_handling, bool *has_left_work); 1995 /* handle DP specs define test automation sequence*/ 1996 void dc_link_dp_handle_automated_test(struct dc_link *link); 1997 1998 /* handle DP Link loss sequence and try to recover RX link loss with best 1999 * effort 2000 */ 2001 void dc_link_dp_handle_link_loss(struct dc_link *link); 2002 2003 /* Determine if hpd rx irq should be handled or ignored 2004 * return true - hpd rx irq should be handled. 2005 * return false - it is safe to ignore hpd rx irq event 2006 */ 2007 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 2008 2009 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 2010 * @link - link the hpd irq data associated with 2011 * @hpd_irq_dpcd_data - input hpd irq data 2012 * return - true if hpd irq data indicates a link lost 2013 */ 2014 bool dc_link_check_link_loss_status(struct dc_link *link, 2015 union hpd_irq_data *hpd_irq_dpcd_data); 2016 2017 /* Read hpd rx irq data from a given link 2018 * @link - link where the hpd irq data should be read from 2019 * @irq_data - output hpd irq data 2020 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 2021 * read has failed. 2022 */ 2023 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 2024 struct dc_link *link, 2025 union hpd_irq_data *irq_data); 2026 2027 /* The function clears recorded DP RX states in the link. DM should call this 2028 * function when it is resuming from S3 power state to previously connected links. 2029 * 2030 * TODO - in the future we should consider to expand link resume interface to 2031 * support clearing previous rx states. So we don't have to rely on dm to call 2032 * this interface explicitly. 2033 */ 2034 void dc_link_clear_dprx_states(struct dc_link *link); 2035 2036 /* Destruct the mst topology of the link and reset the allocated payload table 2037 * 2038 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2039 * still wants to reset MST topology on an unplug event */ 2040 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2041 2042 /* The function calculates effective DP link bandwidth when a given link is 2043 * using the given link settings. 2044 * 2045 * return - total effective link bandwidth in kbps. 2046 */ 2047 uint32_t dc_link_bandwidth_kbps( 2048 const struct dc_link *link, 2049 const struct dc_link_settings *link_setting); 2050 2051 struct dp_audio_bandwidth_params { 2052 const struct dc_crtc_timing *crtc_timing; 2053 enum dp_link_encoding link_encoding; 2054 uint32_t channel_count; 2055 uint32_t sample_rate_hz; 2056 }; 2057 2058 /* The function calculates the minimum size of hblank (in bytes) needed to 2059 * support the specified channel count and sample rate combination, given the 2060 * link encoding and timing to be used. This calculation is not supported 2061 * for 8b/10b SST. 2062 * 2063 * return - min hblank size in bytes, 0 if 8b/10b SST. 2064 */ 2065 uint32_t dc_link_required_hblank_size_bytes( 2066 const struct dc_link *link, 2067 struct dp_audio_bandwidth_params *audio_params); 2068 2069 /* The function takes a snapshot of current link resource allocation state 2070 * @dc: pointer to dc of the dm calling this 2071 * @map: a dc link resource snapshot defined internally to dc. 2072 * 2073 * DM needs to capture a snapshot of current link resource allocation mapping 2074 * and store it in its persistent storage. 2075 * 2076 * Some of the link resource is using first come first serve policy. 2077 * The allocation mapping depends on original hotplug order. This information 2078 * is lost after driver is loaded next time. The snapshot is used in order to 2079 * restore link resource to its previous state so user will get consistent 2080 * link capability allocation across reboot. 2081 * 2082 */ 2083 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2084 2085 /* This function restores link resource allocation state from a snapshot 2086 * @dc: pointer to dc of the dm calling this 2087 * @map: a dc link resource snapshot defined internally to dc. 2088 * 2089 * DM needs to call this function after initial link detection on boot and 2090 * before first commit streams to restore link resource allocation state 2091 * from previous boot session. 2092 * 2093 * Some of the link resource is using first come first serve policy. 2094 * The allocation mapping depends on original hotplug order. This information 2095 * is lost after driver is loaded next time. The snapshot is used in order to 2096 * restore link resource to its previous state so user will get consistent 2097 * link capability allocation across reboot. 2098 * 2099 */ 2100 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2101 2102 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2103 * interface i.e stream_update->dsc_config 2104 */ 2105 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2106 2107 /* translate a raw link rate data to bandwidth in kbps */ 2108 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2109 2110 /* determine the optimal bandwidth given link and required bw. 2111 * @link - current detected link 2112 * @req_bw - requested bandwidth in kbps 2113 * @link_settings - returned most optimal link settings that can fit the 2114 * requested bandwidth 2115 * return - false if link can't support requested bandwidth, true if link 2116 * settings is found. 2117 */ 2118 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2119 struct dc_link_settings *link_settings, 2120 uint32_t req_bw); 2121 2122 /* return the max dp link settings can be driven by the link without considering 2123 * connected RX device and its capability 2124 */ 2125 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2126 struct dc_link_settings *max_link_enc_cap); 2127 2128 /* determine when the link is driving MST mode, what DP link channel coding 2129 * format will be used. The decision will remain unchanged until next HPD event. 2130 * 2131 * @link - a link with DP RX connection 2132 * return - if stream is committed to this link with MST signal type, type of 2133 * channel coding format dc will choose. 2134 */ 2135 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2136 const struct dc_link *link); 2137 2138 /* get max dp link settings the link can enable with all things considered. (i.e 2139 * TX/RX/Cable capabilities and dp override policies. 2140 * 2141 * @link - a link with DP RX connection 2142 * return - max dp link settings the link can enable. 2143 * 2144 */ 2145 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2146 2147 /* Get the highest encoding format that the link supports; highest meaning the 2148 * encoding format which supports the maximum bandwidth. 2149 * 2150 * @link - a link with DP RX connection 2151 * return - highest encoding format link supports. 2152 */ 2153 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2154 2155 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2156 * to a link with dp connector signal type. 2157 * @link - a link with dp connector signal type 2158 * return - true if connected, false otherwise 2159 */ 2160 bool dc_link_is_dp_sink_present(struct dc_link *link); 2161 2162 /* Force DP lane settings update to main-link video signal and notify the change 2163 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2164 * tuning purpose. The interface assumes link has already been enabled with DP 2165 * signal. 2166 * 2167 * @lt_settings - a container structure with desired hw_lane_settings 2168 */ 2169 void dc_link_set_drive_settings(struct dc *dc, 2170 struct link_training_settings *lt_settings, 2171 struct dc_link *link); 2172 2173 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2174 * test or debugging purpose. The test pattern will remain until next un-plug. 2175 * 2176 * @link - active link with DP signal output enabled. 2177 * @test_pattern - desired test pattern to output. 2178 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2179 * @test_pattern_color_space - for video test pattern choose a desired color 2180 * space. 2181 * @p_link_settings - For PHY pattern choose a desired link settings 2182 * @p_custom_pattern - some test pattern will require a custom input to 2183 * customize some pattern details. Otherwise keep it to NULL. 2184 * @cust_pattern_size - size of the custom pattern input. 2185 * 2186 */ 2187 bool dc_link_dp_set_test_pattern( 2188 struct dc_link *link, 2189 enum dp_test_pattern test_pattern, 2190 enum dp_test_pattern_color_space test_pattern_color_space, 2191 const struct link_training_settings *p_link_settings, 2192 const unsigned char *p_custom_pattern, 2193 unsigned int cust_pattern_size); 2194 2195 /* Force DP link settings to always use a specific value until reboot to a 2196 * specific link. If link has already been enabled, the interface will also 2197 * switch to desired link settings immediately. This is a debug interface to 2198 * generic dp issue trouble shooting. 2199 */ 2200 void dc_link_set_preferred_link_settings(struct dc *dc, 2201 struct dc_link_settings *link_setting, 2202 struct dc_link *link); 2203 2204 /* Force DP link to customize a specific link training behavior by overriding to 2205 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2206 * display specific link training issues or apply some display specific 2207 * workaround in link training. 2208 * 2209 * @link_settings - if not NULL, force preferred link settings to the link. 2210 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2211 * will apply this particular override in future link training. If NULL is 2212 * passed in, dc resets previous overrides. 2213 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2214 * training settings. 2215 */ 2216 void dc_link_set_preferred_training_settings(struct dc *dc, 2217 struct dc_link_settings *link_setting, 2218 struct dc_link_training_overrides *lt_overrides, 2219 struct dc_link *link, 2220 bool skip_immediate_retrain); 2221 2222 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2223 bool dc_link_is_fec_supported(const struct dc_link *link); 2224 2225 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2226 * link enablement. 2227 * return - true if FEC should be enabled, false otherwise. 2228 */ 2229 bool dc_link_should_enable_fec(const struct dc_link *link); 2230 2231 /* determine lttpr mode the current link should be enabled with a specific link 2232 * settings. 2233 */ 2234 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2235 struct dc_link_settings *link_setting); 2236 2237 /* Force DP RX to update its power state. 2238 * NOTE: this interface doesn't update dp main-link. Calling this function will 2239 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2240 * RX power state back upon finish DM specific execution requiring DP RX in a 2241 * specific power state. 2242 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2243 * state. 2244 */ 2245 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2246 2247 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2248 * current value read from extended receiver cap from 02200h - 0220Fh. 2249 * Some DP RX has problems of providing accurate DP receiver caps from extended 2250 * field, this interface is a workaround to revert link back to use base caps. 2251 */ 2252 void dc_link_overwrite_extended_receiver_cap( 2253 struct dc_link *link); 2254 2255 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2256 bool wait_for_hpd); 2257 2258 /* Set backlight level of an embedded panel (eDP, LVDS). 2259 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2260 * and 16 bit fractional, where 1.0 is max backlight value. 2261 */ 2262 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2263 struct set_backlight_level_params *backlight_level_params); 2264 2265 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2266 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2267 bool isHDR, 2268 uint32_t backlight_millinits, 2269 uint32_t transition_time_in_ms); 2270 2271 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2272 uint32_t *backlight_millinits, 2273 uint32_t *backlight_millinits_peak); 2274 2275 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2276 2277 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2278 2279 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2280 bool wait, bool force_static, const unsigned int *power_opts); 2281 2282 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2283 2284 bool dc_link_setup_psr(struct dc_link *dc_link, 2285 const struct dc_stream_state *stream, struct psr_config *psr_config, 2286 struct psr_context *psr_context); 2287 2288 /* 2289 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2290 * 2291 * @link: pointer to the dc_link struct instance 2292 * @enable: enable(active) or disable(inactive) replay 2293 * @wait: state transition need to wait the active set completed. 2294 * @force_static: force disable(inactive) the replay 2295 * @power_opts: set power optimazation parameters to DMUB. 2296 * 2297 * return: allow Replay active will return true, else will return false. 2298 */ 2299 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2300 bool wait, bool force_static, const unsigned int *power_opts); 2301 2302 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2303 2304 /* On eDP links this function call will stall until T12 has elapsed. 2305 * If the panel is not in power off state, this function will return 2306 * immediately. 2307 */ 2308 bool dc_link_wait_for_t12(struct dc_link *link); 2309 2310 /* Determine if dp trace has been initialized to reflect upto date result * 2311 * return - true if trace is initialized and has valid data. False dp trace 2312 * doesn't have valid result. 2313 */ 2314 bool dc_dp_trace_is_initialized(struct dc_link *link); 2315 2316 /* Query a dp trace flag to indicate if the current dp trace data has been 2317 * logged before 2318 */ 2319 bool dc_dp_trace_is_logged(struct dc_link *link, 2320 bool in_detection); 2321 2322 /* Set dp trace flag to indicate whether DM has already logged the current dp 2323 * trace data. DM can set is_logged to true upon logging and check 2324 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2325 */ 2326 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2327 bool in_detection, 2328 bool is_logged); 2329 2330 /* Obtain driver time stamp for last dp link training end. The time stamp is 2331 * formatted based on dm_get_timestamp DM function. 2332 * @in_detection - true to get link training end time stamp of last link 2333 * training in detection sequence. false to get link training end time stamp 2334 * of last link training in commit (dpms) sequence 2335 */ 2336 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2337 bool in_detection); 2338 2339 /* Get how many link training attempts dc has done with latest sequence. 2340 * @in_detection - true to get link training count of last link 2341 * training in detection sequence. false to get link training count of last link 2342 * training in commit (dpms) sequence 2343 */ 2344 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2345 bool in_detection); 2346 2347 /* Get how many link loss has happened since last link training attempts */ 2348 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2349 2350 /* 2351 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2352 */ 2353 /* 2354 * Send a request from DP-Tx requesting to allocate BW remotely after 2355 * allocating it locally. This will get processed by CM and a CB function 2356 * will be called. 2357 * 2358 * @link: pointer to the dc_link struct instance 2359 * @req_bw: The requested bw in Kbyte to allocated 2360 * 2361 * return: none 2362 */ 2363 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2364 2365 /* 2366 * Handle the USB4 BW Allocation related functionality here: 2367 * Plug => Try to allocate max bw from timing parameters supported by the sink 2368 * Unplug => de-allocate bw 2369 * 2370 * @link: pointer to the dc_link struct instance 2371 * @peak_bw: Peak bw used by the link/sink 2372 * 2373 */ 2374 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2375 struct dc_link *link, int peak_bw); 2376 2377 /* 2378 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2379 * available BW for each host router 2380 * 2381 * @dc: pointer to dc struct 2382 * @stream: pointer to all possible streams 2383 * @count: number of valid DPIA streams 2384 * 2385 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2386 */ 2387 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2388 const unsigned int count); 2389 2390 /* Sink Interfaces - A sink corresponds to a display output device */ 2391 2392 struct dc_container_id { 2393 // 128bit GUID in binary form 2394 unsigned char guid[16]; 2395 // 8 byte port ID -> ELD.PortID 2396 unsigned int portId[2]; 2397 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2398 unsigned short manufacturerName; 2399 // 2 byte product code -> ELD.ProductCode 2400 unsigned short productCode; 2401 }; 2402 2403 2404 struct dc_sink_dsc_caps { 2405 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2406 // 'false' if they are sink's DSC caps 2407 bool is_virtual_dpcd_dsc; 2408 // 'true' if MST topology supports DSC passthrough for sink 2409 // 'false' if MST topology does not support DSC passthrough 2410 bool is_dsc_passthrough_supported; 2411 struct dsc_dec_dpcd_caps dsc_dec_caps; 2412 }; 2413 2414 struct dc_sink_hblank_expansion_caps { 2415 // 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology), 2416 // 'false' if they are sink's HBlank expansion caps 2417 bool is_virtual_dpcd_hblank_expansion; 2418 struct hblank_expansion_dpcd_caps dpcd_caps; 2419 }; 2420 2421 struct dc_sink_fec_caps { 2422 bool is_rx_fec_supported; 2423 bool is_topology_fec_supported; 2424 }; 2425 2426 struct scdc_caps { 2427 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2428 union hdmi_scdc_device_id_data device_id; 2429 }; 2430 2431 /* 2432 * The sink structure contains EDID and other display device properties 2433 */ 2434 struct dc_sink { 2435 enum signal_type sink_signal; 2436 struct dc_edid dc_edid; /* raw edid */ 2437 struct dc_edid_caps edid_caps; /* parse display caps */ 2438 struct dc_container_id *dc_container_id; 2439 uint32_t dongle_max_pix_clk; 2440 void *priv; 2441 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2442 bool converter_disable_audio; 2443 2444 struct scdc_caps scdc_caps; 2445 struct dc_sink_dsc_caps dsc_caps; 2446 struct dc_sink_fec_caps fec_caps; 2447 struct dc_sink_hblank_expansion_caps hblank_expansion_caps; 2448 2449 bool is_vsc_sdp_colorimetry_supported; 2450 2451 /* private to DC core */ 2452 struct dc_link *link; 2453 struct dc_context *ctx; 2454 2455 uint32_t sink_id; 2456 2457 /* private to dc_sink.c */ 2458 // refcount must be the last member in dc_sink, since we want the 2459 // sink structure to be logically cloneable up to (but not including) 2460 // refcount 2461 struct kref refcount; 2462 }; 2463 2464 void dc_sink_retain(struct dc_sink *sink); 2465 void dc_sink_release(struct dc_sink *sink); 2466 2467 struct dc_sink_init_data { 2468 enum signal_type sink_signal; 2469 struct dc_link *link; 2470 uint32_t dongle_max_pix_clk; 2471 bool converter_disable_audio; 2472 }; 2473 2474 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2475 2476 /* Newer interfaces */ 2477 struct dc_cursor { 2478 struct dc_plane_address address; 2479 struct dc_cursor_attributes attributes; 2480 }; 2481 2482 2483 /* Interrupt interfaces */ 2484 enum dc_irq_source dc_interrupt_to_irq_source( 2485 struct dc *dc, 2486 uint32_t src_id, 2487 uint32_t ext_id); 2488 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2489 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2490 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2491 struct dc *dc, uint32_t link_index); 2492 2493 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2494 2495 /* Power Interfaces */ 2496 2497 void dc_set_power_state( 2498 struct dc *dc, 2499 enum dc_acpi_cm_power_state power_state); 2500 void dc_resume(struct dc *dc); 2501 2502 void dc_power_down_on_boot(struct dc *dc); 2503 2504 /* 2505 * HDCP Interfaces 2506 */ 2507 enum hdcp_message_status dc_process_hdcp_msg( 2508 enum signal_type signal, 2509 struct dc_link *link, 2510 struct hdcp_protection_message *message_info); 2511 bool dc_is_dmcu_initialized(struct dc *dc); 2512 2513 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2514 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2515 2516 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2517 unsigned int pitch, 2518 unsigned int height, 2519 enum surface_pixel_format format, 2520 struct dc_cursor_attributes *cursor_attr); 2521 2522 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2523 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2524 2525 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2526 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2527 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2528 2529 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2530 void dc_unlock_memory_clock_frequency(struct dc *dc); 2531 2532 /* set min memory clock to the min required for current mode, max to maxDPM */ 2533 void dc_lock_memory_clock_frequency(struct dc *dc); 2534 2535 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2536 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2537 2538 /* cleanup on driver unload */ 2539 void dc_hardware_release(struct dc *dc); 2540 2541 /* disables fw based mclk switch */ 2542 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2543 2544 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2545 2546 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2547 2548 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2549 2550 void dc_z10_restore(const struct dc *dc); 2551 void dc_z10_save_init(struct dc *dc); 2552 2553 bool dc_is_dmub_outbox_supported(struct dc *dc); 2554 bool dc_enable_dmub_notifications(struct dc *dc); 2555 2556 bool dc_abm_save_restore( 2557 struct dc *dc, 2558 struct dc_stream_state *stream, 2559 struct abm_save_restore *pData); 2560 2561 void dc_enable_dmub_outbox(struct dc *dc); 2562 2563 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2564 uint32_t link_index, 2565 struct aux_payload *payload); 2566 2567 /* Get dc link index from dpia port index */ 2568 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2569 uint8_t dpia_port_index); 2570 2571 bool dc_process_dmub_set_config_async(struct dc *dc, 2572 uint32_t link_index, 2573 struct set_config_cmd_payload *payload, 2574 struct dmub_notification *notify); 2575 2576 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2577 uint32_t link_index, 2578 uint8_t mst_alloc_slots, 2579 uint8_t *mst_slots_in_use); 2580 2581 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2582 2583 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2584 uint32_t hpd_int_enable); 2585 2586 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2587 2588 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2589 2590 struct dc_power_profile { 2591 int power_level; /* Lower is better */ 2592 }; 2593 2594 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2595 2596 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2597 2598 /* DSC Interfaces */ 2599 #include "dc_dsc.h" 2600 2601 void dc_get_visual_confirm_for_stream( 2602 struct dc *dc, 2603 struct dc_stream_state *stream_state, 2604 struct tg_color *color); 2605 2606 /* Disable acc mode Interfaces */ 2607 void dc_disable_accelerated_mode(struct dc *dc); 2608 2609 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2610 struct dc_stream_state *new_stream); 2611 2612 bool dc_is_cursor_limit_pending(struct dc *dc); 2613 bool dc_can_clear_cursor_limit(struct dc *dc); 2614 2615 #endif /* DC_INTERFACE_H_ */ 2616