1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "spl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.297" 59 60 #define MAX_SURFACES 3 61 #define MAX_PLANES 6 62 #define MAX_STREAMS 6 63 #define MIN_VIEWPORT_SIZE 12 64 #define MAX_NUM_EDP 2 65 #define MAX_HOST_ROUTERS_NUM 2 66 67 /* Display Core Interfaces */ 68 struct dc_versions { 69 const char *dc_ver; 70 struct dmcu_version dmcu_version; 71 }; 72 73 enum dp_protocol_version { 74 DP_VERSION_1_4 = 0, 75 DP_VERSION_2_1, 76 DP_VERSION_UNKNOWN, 77 }; 78 79 enum dc_plane_type { 80 DC_PLANE_TYPE_INVALID, 81 DC_PLANE_TYPE_DCE_RGB, 82 DC_PLANE_TYPE_DCE_UNDERLAY, 83 DC_PLANE_TYPE_DCN_UNIVERSAL, 84 }; 85 86 // Sizes defined as multiples of 64KB 87 enum det_size { 88 DET_SIZE_DEFAULT = 0, 89 DET_SIZE_192KB = 3, 90 DET_SIZE_256KB = 4, 91 DET_SIZE_320KB = 5, 92 DET_SIZE_384KB = 6 93 }; 94 95 96 struct dc_plane_cap { 97 enum dc_plane_type type; 98 uint32_t per_pixel_alpha : 1; 99 struct { 100 uint32_t argb8888 : 1; 101 uint32_t nv12 : 1; 102 uint32_t fp16 : 1; 103 uint32_t p010 : 1; 104 uint32_t ayuv : 1; 105 } pixel_format_support; 106 // max upscaling factor x1000 107 // upscaling factors are always >= 1 108 // for example, 1080p -> 8K is 4.0, or 4000 raw value 109 struct { 110 uint32_t argb8888; 111 uint32_t nv12; 112 uint32_t fp16; 113 } max_upscale_factor; 114 // max downscale factor x1000 115 // downscale factors are always <= 1 116 // for example, 8K -> 1080p is 0.25, or 250 raw value 117 struct { 118 uint32_t argb8888; 119 uint32_t nv12; 120 uint32_t fp16; 121 } max_downscale_factor; 122 // minimal width/height 123 uint32_t min_width; 124 uint32_t min_height; 125 }; 126 127 /** 128 * DOC: color-management-caps 129 * 130 * **Color management caps (DPP and MPC)** 131 * 132 * Modules/color calculates various color operations which are translated to 133 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 134 * DCN1, every new generation comes with fairly major differences in color 135 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 136 * decide mapping to HW block based on logical capabilities. 137 */ 138 139 /** 140 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 141 * @srgb: RGB color space transfer func 142 * @bt2020: BT.2020 transfer func 143 * @gamma2_2: standard gamma 144 * @pq: perceptual quantizer transfer function 145 * @hlg: hybrid log–gamma transfer function 146 */ 147 struct rom_curve_caps { 148 uint16_t srgb : 1; 149 uint16_t bt2020 : 1; 150 uint16_t gamma2_2 : 1; 151 uint16_t pq : 1; 152 uint16_t hlg : 1; 153 }; 154 155 /** 156 * struct dpp_color_caps - color pipeline capabilities for display pipe and 157 * plane blocks 158 * 159 * @dcn_arch: all DCE generations treated the same 160 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 161 * just plain 256-entry lookup 162 * @icsc: input color space conversion 163 * @dgam_ram: programmable degamma LUT 164 * @post_csc: post color space conversion, before gamut remap 165 * @gamma_corr: degamma correction 166 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 167 * with MPC by setting mpc:shared_3d_lut flag 168 * @ogam_ram: programmable out/blend gamma LUT 169 * @ocsc: output color space conversion 170 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 171 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 172 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 173 * 174 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 175 */ 176 struct dpp_color_caps { 177 uint16_t dcn_arch : 1; 178 uint16_t input_lut_shared : 1; 179 uint16_t icsc : 1; 180 uint16_t dgam_ram : 1; 181 uint16_t post_csc : 1; 182 uint16_t gamma_corr : 1; 183 uint16_t hw_3d_lut : 1; 184 uint16_t ogam_ram : 1; 185 uint16_t ocsc : 1; 186 uint16_t dgam_rom_for_yuv : 1; 187 struct rom_curve_caps dgam_rom_caps; 188 struct rom_curve_caps ogam_rom_caps; 189 }; 190 191 /** 192 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 193 * plane combined blocks 194 * 195 * @gamut_remap: color transformation matrix 196 * @ogam_ram: programmable out gamma LUT 197 * @ocsc: output color space conversion matrix 198 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 199 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 200 * instance 201 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 202 */ 203 struct mpc_color_caps { 204 uint16_t gamut_remap : 1; 205 uint16_t ogam_ram : 1; 206 uint16_t ocsc : 1; 207 uint16_t num_3dluts : 3; 208 uint16_t shared_3d_lut:1; 209 struct rom_curve_caps ogam_rom_caps; 210 }; 211 212 /** 213 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 214 * @dpp: color pipes caps for DPP 215 * @mpc: color pipes caps for MPC 216 */ 217 struct dc_color_caps { 218 struct dpp_color_caps dpp; 219 struct mpc_color_caps mpc; 220 }; 221 222 struct dc_dmub_caps { 223 bool psr; 224 bool mclk_sw; 225 bool subvp_psr; 226 bool gecc_enable; 227 uint8_t fams_ver; 228 }; 229 230 struct dc_caps { 231 uint32_t max_streams; 232 uint32_t max_links; 233 uint32_t max_audios; 234 uint32_t max_slave_planes; 235 uint32_t max_slave_yuv_planes; 236 uint32_t max_slave_rgb_planes; 237 uint32_t max_planes; 238 uint32_t max_downscale_ratio; 239 uint32_t i2c_speed_in_khz; 240 uint32_t i2c_speed_in_khz_hdcp; 241 uint32_t dmdata_alloc_size; 242 unsigned int max_cursor_size; 243 unsigned int max_video_width; 244 /* 245 * max video plane width that can be safely assumed to be always 246 * supported by single DPP pipe. 247 */ 248 unsigned int max_optimizable_video_width; 249 unsigned int min_horizontal_blanking_period; 250 int linear_pitch_alignment; 251 bool dcc_const_color; 252 bool dynamic_audio; 253 bool is_apu; 254 bool dual_link_dvi; 255 bool post_blend_color_processing; 256 bool force_dp_tps4_for_cp2520; 257 bool disable_dp_clk_share; 258 bool psp_setup_panel_mode; 259 bool extended_aux_timeout_support; 260 bool dmcub_support; 261 bool zstate_support; 262 bool ips_support; 263 uint32_t num_of_internal_disp; 264 enum dp_protocol_version max_dp_protocol_version; 265 unsigned int mall_size_per_mem_channel; 266 unsigned int mall_size_total; 267 unsigned int cursor_cache_size; 268 struct dc_plane_cap planes[MAX_PLANES]; 269 struct dc_color_caps color; 270 struct dc_dmub_caps dmub_caps; 271 bool dp_hpo; 272 bool dp_hdmi21_pcon_support; 273 bool edp_dsc_support; 274 bool vbios_lttpr_aware; 275 bool vbios_lttpr_enable; 276 uint32_t max_otg_num; 277 uint32_t max_cab_allocation_bytes; 278 uint32_t cache_line_size; 279 uint32_t cache_num_ways; 280 uint16_t subvp_fw_processing_delay_us; 281 uint8_t subvp_drr_max_vblank_margin_us; 282 uint16_t subvp_prefetch_end_to_mall_start_us; 283 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 284 uint16_t subvp_pstate_allow_width_us; 285 uint16_t subvp_vertical_int_margin_us; 286 bool seamless_odm; 287 uint32_t max_v_total; 288 uint32_t max_disp_clock_khz_at_vmin; 289 uint8_t subvp_drr_vblank_start_margin_us; 290 bool cursor_not_scaled; 291 bool dcmode_power_limits_present; 292 bool sequential_ono; 293 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 294 uint32_t dcc_plane_width_limit; 295 }; 296 297 struct dc_bug_wa { 298 bool no_connect_phy_config; 299 bool dedcn20_305_wa; 300 bool skip_clock_update; 301 bool lt_early_cr_pattern; 302 struct { 303 uint8_t uclk : 1; 304 uint8_t fclk : 1; 305 uint8_t dcfclk : 1; 306 uint8_t dcfclk_ds: 1; 307 } clock_update_disable_mask; 308 bool skip_psr_ips_crtc_disable; 309 }; 310 struct dc_dcc_surface_param { 311 struct dc_size surface_size; 312 enum surface_pixel_format format; 313 unsigned int plane0_pitch; 314 struct dc_size plane1_size; 315 unsigned int plane1_pitch; 316 union { 317 enum swizzle_mode_values swizzle_mode; 318 enum swizzle_mode_addr3_values swizzle_mode_addr3; 319 }; 320 enum dc_scan_direction scan; 321 }; 322 323 struct dc_dcc_setting { 324 unsigned int max_compressed_blk_size; 325 unsigned int max_uncompressed_blk_size; 326 bool independent_64b_blks; 327 //These bitfields to be used starting with DCN 3.0 328 struct { 329 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 330 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 331 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 332 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 333 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 334 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 335 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 336 } dcc_controls; 337 }; 338 339 struct dc_surface_dcc_cap { 340 union { 341 struct { 342 struct dc_dcc_setting rgb; 343 } grph; 344 345 struct { 346 struct dc_dcc_setting luma; 347 struct dc_dcc_setting chroma; 348 } video; 349 }; 350 351 bool capable; 352 bool const_color_support; 353 }; 354 355 struct dc_static_screen_params { 356 struct { 357 bool force_trigger; 358 bool cursor_update; 359 bool surface_update; 360 bool overlay_update; 361 } triggers; 362 unsigned int num_frames; 363 }; 364 365 366 /* Surface update type is used by dc_update_surfaces_and_stream 367 * The update type is determined at the very beginning of the function based 368 * on parameters passed in and decides how much programming (or updating) is 369 * going to be done during the call. 370 * 371 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 372 * logical calculations or hardware register programming. This update MUST be 373 * ISR safe on windows. Currently fast update will only be used to flip surface 374 * address. 375 * 376 * UPDATE_TYPE_MED is used for slower updates which require significant hw 377 * re-programming however do not affect bandwidth consumption or clock 378 * requirements. At present, this is the level at which front end updates 379 * that do not require us to run bw_calcs happen. These are in/out transfer func 380 * updates, viewport offset changes, recout size changes and pixel depth changes. 381 * This update can be done at ISR, but we want to minimize how often this happens. 382 * 383 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 384 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 385 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 386 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 387 * a full update. This cannot be done at ISR level and should be a rare event. 388 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 389 * underscan we don't expect to see this call at all. 390 */ 391 392 enum surface_update_type { 393 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 394 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 395 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 396 }; 397 398 /* Forward declaration*/ 399 struct dc; 400 struct dc_plane_state; 401 struct dc_state; 402 403 struct dc_cap_funcs { 404 bool (*get_dcc_compression_cap)(const struct dc *dc, 405 const struct dc_dcc_surface_param *input, 406 struct dc_surface_dcc_cap *output); 407 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 408 }; 409 410 struct link_training_settings; 411 412 union allow_lttpr_non_transparent_mode { 413 struct { 414 bool DP1_4A : 1; 415 bool DP2_0 : 1; 416 } bits; 417 unsigned char raw; 418 }; 419 420 /* Structure to hold configuration flags set by dm at dc creation. */ 421 struct dc_config { 422 bool gpu_vm_support; 423 bool disable_disp_pll_sharing; 424 bool fbc_support; 425 bool disable_fractional_pwm; 426 bool allow_seamless_boot_optimization; 427 bool seamless_boot_edp_requested; 428 bool edp_not_connected; 429 bool edp_no_power_sequencing; 430 bool force_enum_edp; 431 bool forced_clocks; 432 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 433 bool multi_mon_pp_mclk_switch; 434 bool disable_dmcu; 435 bool enable_4to1MPC; 436 bool enable_windowed_mpo_odm; 437 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 438 uint32_t allow_edp_hotplug_detection; 439 bool clamp_min_dcfclk; 440 uint64_t vblank_alignment_dto_params; 441 uint8_t vblank_alignment_max_frame_time_diff; 442 bool is_asymmetric_memory; 443 bool is_single_rank_dimm; 444 bool is_vmin_only_asic; 445 bool use_spl; 446 bool prefer_easf; 447 bool use_pipe_ctx_sync_logic; 448 bool ignore_dpref_ss; 449 bool enable_mipi_converter_optimization; 450 bool use_default_clock_table; 451 bool force_bios_enable_lttpr; 452 uint8_t force_bios_fixed_vs; 453 int sdpif_request_limit_words_per_umc; 454 bool dc_mode_clk_limit_support; 455 bool EnableMinDispClkODM; 456 bool enable_auto_dpm_test_logs; 457 unsigned int disable_ips; 458 unsigned int disable_ips_in_vpb; 459 bool usb4_bw_alloc_support; 460 bool allow_0_dtb_clk; 461 bool use_assr_psp_message; 462 bool support_edp0_on_dp1; 463 unsigned int enable_fpo_flicker_detection; 464 bool disable_hbr_audio_dp2; 465 }; 466 467 enum visual_confirm { 468 VISUAL_CONFIRM_DISABLE = 0, 469 VISUAL_CONFIRM_SURFACE = 1, 470 VISUAL_CONFIRM_HDR = 2, 471 VISUAL_CONFIRM_MPCTREE = 4, 472 VISUAL_CONFIRM_PSR = 5, 473 VISUAL_CONFIRM_SWAPCHAIN = 6, 474 VISUAL_CONFIRM_FAMS = 7, 475 VISUAL_CONFIRM_SWIZZLE = 9, 476 VISUAL_CONFIRM_REPLAY = 12, 477 VISUAL_CONFIRM_SUBVP = 14, 478 VISUAL_CONFIRM_MCLK_SWITCH = 16, 479 VISUAL_CONFIRM_FAMS2 = 19, 480 VISUAL_CONFIRM_HW_CURSOR = 20, 481 }; 482 483 enum dc_psr_power_opts { 484 psr_power_opt_invalid = 0x0, 485 psr_power_opt_smu_opt_static_screen = 0x1, 486 psr_power_opt_z10_static_screen = 0x10, 487 psr_power_opt_ds_disable_allow = 0x100, 488 }; 489 490 enum dml_hostvm_override_opts { 491 DML_HOSTVM_NO_OVERRIDE = 0x0, 492 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 493 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 494 }; 495 496 enum dc_replay_power_opts { 497 replay_power_opt_invalid = 0x0, 498 replay_power_opt_smu_opt_static_screen = 0x1, 499 replay_power_opt_z10_static_screen = 0x10, 500 }; 501 502 enum dcc_option { 503 DCC_ENABLE = 0, 504 DCC_DISABLE = 1, 505 DCC_HALF_REQ_DISALBE = 2, 506 }; 507 508 enum in_game_fams_config { 509 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 510 INGAME_FAMS_DISABLE, // disable in-game fams 511 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 512 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 513 }; 514 515 /** 516 * enum pipe_split_policy - Pipe split strategy supported by DCN 517 * 518 * This enum is used to define the pipe split policy supported by DCN. By 519 * default, DC favors MPC_SPLIT_DYNAMIC. 520 */ 521 enum pipe_split_policy { 522 /** 523 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 524 * pipe in order to bring the best trade-off between performance and 525 * power consumption. This is the recommended option. 526 */ 527 MPC_SPLIT_DYNAMIC = 0, 528 529 /** 530 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 531 * try any sort of split optimization. 532 */ 533 MPC_SPLIT_AVOID = 1, 534 535 /** 536 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 537 * optimize the pipe utilization when using a single display; if the 538 * user connects to a second display, DC will avoid pipe split. 539 */ 540 MPC_SPLIT_AVOID_MULT_DISP = 2, 541 }; 542 543 enum wm_report_mode { 544 WM_REPORT_DEFAULT = 0, 545 WM_REPORT_OVERRIDE = 1, 546 }; 547 enum dtm_pstate{ 548 dtm_level_p0 = 0,/*highest voltage*/ 549 dtm_level_p1, 550 dtm_level_p2, 551 dtm_level_p3, 552 dtm_level_p4,/*when active_display_count = 0*/ 553 }; 554 555 enum dcn_pwr_state { 556 DCN_PWR_STATE_UNKNOWN = -1, 557 DCN_PWR_STATE_MISSION_MODE = 0, 558 DCN_PWR_STATE_LOW_POWER = 3, 559 }; 560 561 enum dcn_zstate_support_state { 562 DCN_ZSTATE_SUPPORT_UNKNOWN, 563 DCN_ZSTATE_SUPPORT_ALLOW, 564 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 565 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 566 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 567 DCN_ZSTATE_SUPPORT_DISALLOW, 568 }; 569 570 /* 571 * struct dc_clocks - DC pipe clocks 572 * 573 * For any clocks that may differ per pipe only the max is stored in this 574 * structure 575 */ 576 struct dc_clocks { 577 int dispclk_khz; 578 int actual_dispclk_khz; 579 int dppclk_khz; 580 int actual_dppclk_khz; 581 int disp_dpp_voltage_level_khz; 582 int dcfclk_khz; 583 int socclk_khz; 584 int dcfclk_deep_sleep_khz; 585 int fclk_khz; 586 int phyclk_khz; 587 int dramclk_khz; 588 bool p_state_change_support; 589 enum dcn_zstate_support_state zstate_support; 590 bool dtbclk_en; 591 int ref_dtbclk_khz; 592 bool fclk_p_state_change_support; 593 enum dcn_pwr_state pwr_state; 594 /* 595 * Elements below are not compared for the purposes of 596 * optimization required 597 */ 598 bool prev_p_state_change_support; 599 bool fclk_prev_p_state_change_support; 600 int num_ways; 601 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 602 603 /* 604 * @fw_based_mclk_switching 605 * 606 * DC has a mechanism that leverage the variable refresh rate to switch 607 * memory clock in cases that we have a large latency to achieve the 608 * memory clock change and a short vblank window. DC has some 609 * requirements to enable this feature, and this field describes if the 610 * system support or not such a feature. 611 */ 612 bool fw_based_mclk_switching; 613 bool fw_based_mclk_switching_shut_down; 614 int prev_num_ways; 615 enum dtm_pstate dtm_level; 616 int max_supported_dppclk_khz; 617 int max_supported_dispclk_khz; 618 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 619 int bw_dispclk_khz; 620 int idle_dramclk_khz; 621 int idle_fclk_khz; 622 }; 623 624 struct dc_bw_validation_profile { 625 bool enable; 626 627 unsigned long long total_ticks; 628 unsigned long long voltage_level_ticks; 629 unsigned long long watermark_ticks; 630 unsigned long long rq_dlg_ticks; 631 632 unsigned long long total_count; 633 unsigned long long skip_fast_count; 634 unsigned long long skip_pass_count; 635 unsigned long long skip_fail_count; 636 }; 637 638 #define BW_VAL_TRACE_SETUP() \ 639 unsigned long long end_tick = 0; \ 640 unsigned long long voltage_level_tick = 0; \ 641 unsigned long long watermark_tick = 0; \ 642 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 643 dm_get_timestamp(dc->ctx) : 0 644 645 #define BW_VAL_TRACE_COUNT() \ 646 if (dc->debug.bw_val_profile.enable) \ 647 dc->debug.bw_val_profile.total_count++ 648 649 #define BW_VAL_TRACE_SKIP(status) \ 650 if (dc->debug.bw_val_profile.enable) { \ 651 if (!voltage_level_tick) \ 652 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 653 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 654 } 655 656 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 657 if (dc->debug.bw_val_profile.enable) \ 658 voltage_level_tick = dm_get_timestamp(dc->ctx) 659 660 #define BW_VAL_TRACE_END_WATERMARKS() \ 661 if (dc->debug.bw_val_profile.enable) \ 662 watermark_tick = dm_get_timestamp(dc->ctx) 663 664 #define BW_VAL_TRACE_FINISH() \ 665 if (dc->debug.bw_val_profile.enable) { \ 666 end_tick = dm_get_timestamp(dc->ctx); \ 667 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 668 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 669 if (watermark_tick) { \ 670 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 671 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 672 } \ 673 } 674 675 union mem_low_power_enable_options { 676 struct { 677 bool vga: 1; 678 bool i2c: 1; 679 bool dmcu: 1; 680 bool dscl: 1; 681 bool cm: 1; 682 bool mpc: 1; 683 bool optc: 1; 684 bool vpg: 1; 685 bool afmt: 1; 686 } bits; 687 uint32_t u32All; 688 }; 689 690 union root_clock_optimization_options { 691 struct { 692 bool dpp: 1; 693 bool dsc: 1; 694 bool hdmistream: 1; 695 bool hdmichar: 1; 696 bool dpstream: 1; 697 bool symclk32_se: 1; 698 bool symclk32_le: 1; 699 bool symclk_fe: 1; 700 bool physymclk: 1; 701 bool dpiasymclk: 1; 702 uint32_t reserved: 22; 703 } bits; 704 uint32_t u32All; 705 }; 706 707 union fine_grain_clock_gating_enable_options { 708 struct { 709 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 710 bool dchub : 1; /* Display controller hub */ 711 bool dchubbub : 1; 712 bool dpp : 1; /* Display pipes and planes */ 713 bool opp : 1; /* Output pixel processing */ 714 bool optc : 1; /* Output pipe timing combiner */ 715 bool dio : 1; /* Display output */ 716 bool dwb : 1; /* Display writeback */ 717 bool mmhubbub : 1; /* Multimedia hub */ 718 bool dmu : 1; /* Display core management unit */ 719 bool az : 1; /* Azalia */ 720 bool dchvm : 1; 721 bool dsc : 1; /* Display stream compression */ 722 723 uint32_t reserved : 19; 724 } bits; 725 uint32_t u32All; 726 }; 727 728 enum pg_hw_pipe_resources { 729 PG_HUBP = 0, 730 PG_DPP, 731 PG_DSC, 732 PG_MPCC, 733 PG_OPP, 734 PG_OPTC, 735 PG_DPSTREAM, 736 PG_HDMISTREAM, 737 PG_PHYSYMCLK, 738 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 739 }; 740 741 enum pg_hw_resources { 742 PG_DCCG = 0, 743 PG_DCIO, 744 PG_DIO, 745 PG_DCHUBBUB, 746 PG_DCHVM, 747 PG_DWB, 748 PG_HPO, 749 PG_HW_RESOURCES_NUM_ELEMENT 750 }; 751 752 struct pg_block_update { 753 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 754 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 755 }; 756 757 union dpia_debug_options { 758 struct { 759 uint32_t disable_dpia:1; /* bit 0 */ 760 uint32_t force_non_lttpr:1; /* bit 1 */ 761 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 762 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 763 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 764 uint32_t reserved:27; 765 } bits; 766 uint32_t raw; 767 }; 768 769 /* AUX wake work around options 770 * 0: enable/disable work around 771 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 772 * 15-2: reserved 773 * 31-16: timeout in ms 774 */ 775 union aux_wake_wa_options { 776 struct { 777 uint32_t enable_wa : 1; 778 uint32_t use_default_timeout : 1; 779 uint32_t rsvd: 14; 780 uint32_t timeout_ms : 16; 781 } bits; 782 uint32_t raw; 783 }; 784 785 struct dc_debug_data { 786 uint32_t ltFailCount; 787 uint32_t i2cErrorCount; 788 uint32_t auxErrorCount; 789 }; 790 791 struct dc_phy_addr_space_config { 792 struct { 793 uint64_t start_addr; 794 uint64_t end_addr; 795 uint64_t fb_top; 796 uint64_t fb_offset; 797 uint64_t fb_base; 798 uint64_t agp_top; 799 uint64_t agp_bot; 800 uint64_t agp_base; 801 } system_aperture; 802 803 struct { 804 uint64_t page_table_start_addr; 805 uint64_t page_table_end_addr; 806 uint64_t page_table_base_addr; 807 bool base_addr_is_mc_addr; 808 } gart_config; 809 810 bool valid; 811 bool is_hvm_enabled; 812 uint64_t page_table_default_page_addr; 813 }; 814 815 struct dc_virtual_addr_space_config { 816 uint64_t page_table_base_addr; 817 uint64_t page_table_start_addr; 818 uint64_t page_table_end_addr; 819 uint32_t page_table_block_size_in_bytes; 820 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 821 }; 822 823 struct dc_bounding_box_overrides { 824 int sr_exit_time_ns; 825 int sr_enter_plus_exit_time_ns; 826 int sr_exit_z8_time_ns; 827 int sr_enter_plus_exit_z8_time_ns; 828 int urgent_latency_ns; 829 int percent_of_ideal_drambw; 830 int dram_clock_change_latency_ns; 831 int dummy_clock_change_latency_ns; 832 int fclk_clock_change_latency_ns; 833 /* This forces a hard min on the DCFCLK we use 834 * for DML. Unlike the debug option for forcing 835 * DCFCLK, this override affects watermark calculations 836 */ 837 int min_dcfclk_mhz; 838 }; 839 840 struct dc_state; 841 struct resource_pool; 842 struct dce_hwseq; 843 struct link_service; 844 845 /* 846 * struct dc_debug_options - DC debug struct 847 * 848 * This struct provides a simple mechanism for developers to change some 849 * configurations, enable/disable features, and activate extra debug options. 850 * This can be very handy to narrow down whether some specific feature is 851 * causing an issue or not. 852 */ 853 struct dc_debug_options { 854 bool native422_support; 855 bool disable_dsc; 856 enum visual_confirm visual_confirm; 857 int visual_confirm_rect_height; 858 859 bool sanity_checks; 860 bool max_disp_clk; 861 bool surface_trace; 862 bool timing_trace; 863 bool clock_trace; 864 bool validation_trace; 865 bool bandwidth_calcs_trace; 866 int max_downscale_src_width; 867 868 /* stutter efficiency related */ 869 bool disable_stutter; 870 bool use_max_lb; 871 enum dcc_option disable_dcc; 872 873 /* 874 * @pipe_split_policy: Define which pipe split policy is used by the 875 * display core. 876 */ 877 enum pipe_split_policy pipe_split_policy; 878 bool force_single_disp_pipe_split; 879 bool voltage_align_fclk; 880 bool disable_min_fclk; 881 882 bool disable_dfs_bypass; 883 bool disable_dpp_power_gate; 884 bool disable_hubp_power_gate; 885 bool disable_dsc_power_gate; 886 bool disable_optc_power_gate; 887 bool disable_hpo_power_gate; 888 int dsc_min_slice_height_override; 889 int dsc_bpp_increment_div; 890 bool disable_pplib_wm_range; 891 enum wm_report_mode pplib_wm_report_mode; 892 unsigned int min_disp_clk_khz; 893 unsigned int min_dpp_clk_khz; 894 unsigned int min_dram_clk_khz; 895 int sr_exit_time_dpm0_ns; 896 int sr_enter_plus_exit_time_dpm0_ns; 897 int sr_exit_time_ns; 898 int sr_enter_plus_exit_time_ns; 899 int sr_exit_z8_time_ns; 900 int sr_enter_plus_exit_z8_time_ns; 901 int urgent_latency_ns; 902 uint32_t underflow_assert_delay_us; 903 int percent_of_ideal_drambw; 904 int dram_clock_change_latency_ns; 905 bool optimized_watermark; 906 int always_scale; 907 bool disable_pplib_clock_request; 908 bool disable_clock_gate; 909 bool disable_mem_low_power; 910 bool pstate_enabled; 911 bool disable_dmcu; 912 bool force_abm_enable; 913 bool disable_stereo_support; 914 bool vsr_support; 915 bool performance_trace; 916 bool az_endpoint_mute_only; 917 bool always_use_regamma; 918 bool recovery_enabled; 919 bool avoid_vbios_exec_table; 920 bool scl_reset_length10; 921 bool hdmi20_disable; 922 bool skip_detection_link_training; 923 uint32_t edid_read_retry_times; 924 unsigned int force_odm_combine; //bit vector based on otg inst 925 unsigned int seamless_boot_odm_combine; 926 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 927 int minimum_z8_residency_time; 928 int minimum_z10_residency_time; 929 bool disable_z9_mpc; 930 unsigned int force_fclk_khz; 931 bool enable_tri_buf; 932 bool ips_disallow_entry; 933 bool dmub_offload_enabled; 934 bool dmcub_emulation; 935 bool disable_idle_power_optimizations; 936 unsigned int mall_size_override; 937 unsigned int mall_additional_timer_percent; 938 bool mall_error_as_fatal; 939 bool dmub_command_table; /* for testing only */ 940 struct dc_bw_validation_profile bw_val_profile; 941 bool disable_fec; 942 bool disable_48mhz_pwrdwn; 943 /* This forces a hard min on the DCFCLK requested to SMU/PP 944 * watermarks are not affected. 945 */ 946 unsigned int force_min_dcfclk_mhz; 947 int dwb_fi_phase; 948 bool disable_timing_sync; 949 bool cm_in_bypass; 950 int force_clock_mode;/*every mode change.*/ 951 952 bool disable_dram_clock_change_vactive_support; 953 bool validate_dml_output; 954 bool enable_dmcub_surface_flip; 955 bool usbc_combo_phy_reset_wa; 956 bool enable_dram_clock_change_one_display_vactive; 957 /* TODO - remove once tested */ 958 bool legacy_dp2_lt; 959 bool set_mst_en_for_sst; 960 bool disable_uhbr; 961 bool force_dp2_lt_fallback_method; 962 bool ignore_cable_id; 963 union mem_low_power_enable_options enable_mem_low_power; 964 union root_clock_optimization_options root_clock_optimization; 965 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 966 bool hpo_optimization; 967 bool force_vblank_alignment; 968 969 /* Enable dmub aux for legacy ddc */ 970 bool enable_dmub_aux_for_legacy_ddc; 971 bool disable_fams; 972 enum in_game_fams_config disable_fams_gaming; 973 /* FEC/PSR1 sequence enable delay in 100us */ 974 uint8_t fec_enable_delay_in100us; 975 bool enable_driver_sequence_debug; 976 enum det_size crb_alloc_policy; 977 int crb_alloc_policy_min_disp_count; 978 bool disable_z10; 979 bool enable_z9_disable_interface; 980 bool psr_skip_crtc_disable; 981 uint32_t ips_skip_crtc_disable_mask; 982 union dpia_debug_options dpia_debug; 983 bool disable_fixed_vs_aux_timeout_wa; 984 uint32_t fixed_vs_aux_delay_config_wa; 985 bool force_disable_subvp; 986 bool force_subvp_mclk_switch; 987 bool allow_sw_cursor_fallback; 988 unsigned int force_subvp_num_ways; 989 unsigned int force_mall_ss_num_ways; 990 bool alloc_extra_way_for_cursor; 991 uint32_t subvp_extra_lines; 992 bool force_usr_allow; 993 /* uses value at boot and disables switch */ 994 bool disable_dtb_ref_clk_switch; 995 bool extended_blank_optimization; 996 union aux_wake_wa_options aux_wake_wa; 997 uint32_t mst_start_top_delay; 998 uint8_t psr_power_use_phy_fsm; 999 enum dml_hostvm_override_opts dml_hostvm_override; 1000 bool dml_disallow_alternate_prefetch_modes; 1001 bool use_legacy_soc_bb_mechanism; 1002 bool exit_idle_opt_for_cursor_updates; 1003 bool using_dml2; 1004 bool enable_single_display_2to1_odm_policy; 1005 bool enable_double_buffered_dsc_pg_support; 1006 bool enable_dp_dig_pixel_rate_div_policy; 1007 bool using_dml21; 1008 enum lttpr_mode lttpr_mode_override; 1009 unsigned int dsc_delay_factor_wa_x1000; 1010 unsigned int min_prefetch_in_strobe_ns; 1011 bool disable_unbounded_requesting; 1012 bool dig_fifo_off_in_blank; 1013 bool override_dispclk_programming; 1014 bool otg_crc_db; 1015 bool disallow_dispclk_dppclk_ds; 1016 bool disable_fpo_optimizations; 1017 bool support_eDP1_5; 1018 uint32_t fpo_vactive_margin_us; 1019 bool disable_fpo_vactive; 1020 bool disable_boot_optimizations; 1021 bool override_odm_optimization; 1022 bool minimize_dispclk_using_odm; 1023 bool disable_subvp_high_refresh; 1024 bool disable_dp_plus_plus_wa; 1025 uint32_t fpo_vactive_min_active_margin_us; 1026 uint32_t fpo_vactive_max_blank_us; 1027 bool enable_hpo_pg_support; 1028 bool enable_legacy_fast_update; 1029 bool disable_dc_mode_overwrite; 1030 bool replay_skip_crtc_disabled; 1031 bool ignore_pg;/*do nothing, let pmfw control it*/ 1032 bool psp_disabled_wa; 1033 unsigned int ips2_eval_delay_us; 1034 unsigned int ips2_entry_delay_us; 1035 bool optimize_ips_handshake; 1036 bool disable_dmub_reallow_idle; 1037 bool disable_timeout; 1038 bool disable_extblankadj; 1039 bool enable_idle_reg_checks; 1040 unsigned int static_screen_wait_frames; 1041 uint32_t pwm_freq; 1042 bool force_chroma_subsampling_1tap; 1043 unsigned int dcc_meta_propagation_delay_us; 1044 bool disable_422_left_edge_pixel; 1045 bool dml21_force_pstate_method; 1046 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1047 uint32_t dml21_disable_pstate_method_mask; 1048 union dmub_fams2_global_feature_config fams2_config; 1049 bool enable_legacy_clock_update; 1050 unsigned int force_cositing; 1051 unsigned int disable_spl; 1052 unsigned int force_easf; 1053 unsigned int force_sharpness; 1054 unsigned int force_lls; 1055 bool notify_dpia_hr_bw; 1056 bool enable_ips_visual_confirm; 1057 }; 1058 1059 1060 /* Generic structure that can be used to query properties of DC. More fields 1061 * can be added as required. 1062 */ 1063 struct dc_current_properties { 1064 unsigned int cursor_size_limit; 1065 }; 1066 1067 enum frame_buffer_mode { 1068 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1069 FRAME_BUFFER_MODE_ZFB_ONLY, 1070 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1071 } ; 1072 1073 struct dchub_init_data { 1074 int64_t zfb_phys_addr_base; 1075 int64_t zfb_mc_base_addr; 1076 uint64_t zfb_size_in_byte; 1077 enum frame_buffer_mode fb_mode; 1078 bool dchub_initialzied; 1079 bool dchub_info_valid; 1080 }; 1081 1082 struct dml2_soc_bb; 1083 1084 struct dc_init_data { 1085 struct hw_asic_id asic_id; 1086 void *driver; /* ctx */ 1087 struct cgs_device *cgs_device; 1088 struct dc_bounding_box_overrides bb_overrides; 1089 1090 int num_virtual_links; 1091 /* 1092 * If 'vbios_override' not NULL, it will be called instead 1093 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1094 */ 1095 struct dc_bios *vbios_override; 1096 enum dce_environment dce_environment; 1097 1098 struct dmub_offload_funcs *dmub_if; 1099 struct dc_reg_helper_state *dmub_offload; 1100 1101 struct dc_config flags; 1102 uint64_t log_mask; 1103 1104 struct dpcd_vendor_signature vendor_signature; 1105 bool force_smu_not_present; 1106 /* 1107 * IP offset for run time initializaion of register addresses 1108 * 1109 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1110 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1111 * before them. 1112 */ 1113 uint32_t *dcn_reg_offsets; 1114 uint32_t *nbio_reg_offsets; 1115 uint32_t *clk_reg_offsets; 1116 struct dml2_soc_bb *bb_from_dmub; 1117 }; 1118 1119 struct dc_callback_init { 1120 struct cp_psp cp_psp; 1121 }; 1122 1123 struct dc *dc_create(const struct dc_init_data *init_params); 1124 void dc_hardware_init(struct dc *dc); 1125 1126 int dc_get_vmid_use_vector(struct dc *dc); 1127 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1128 /* Returns the number of vmids supported */ 1129 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1130 void dc_init_callbacks(struct dc *dc, 1131 const struct dc_callback_init *init_params); 1132 void dc_deinit_callbacks(struct dc *dc); 1133 void dc_destroy(struct dc **dc); 1134 1135 /* Surface Interfaces */ 1136 1137 enum { 1138 TRANSFER_FUNC_POINTS = 1025 1139 }; 1140 1141 struct dc_hdr_static_metadata { 1142 /* display chromaticities and white point in units of 0.00001 */ 1143 unsigned int chromaticity_green_x; 1144 unsigned int chromaticity_green_y; 1145 unsigned int chromaticity_blue_x; 1146 unsigned int chromaticity_blue_y; 1147 unsigned int chromaticity_red_x; 1148 unsigned int chromaticity_red_y; 1149 unsigned int chromaticity_white_point_x; 1150 unsigned int chromaticity_white_point_y; 1151 1152 uint32_t min_luminance; 1153 uint32_t max_luminance; 1154 uint32_t maximum_content_light_level; 1155 uint32_t maximum_frame_average_light_level; 1156 }; 1157 1158 enum dc_transfer_func_type { 1159 TF_TYPE_PREDEFINED, 1160 TF_TYPE_DISTRIBUTED_POINTS, 1161 TF_TYPE_BYPASS, 1162 TF_TYPE_HWPWL 1163 }; 1164 1165 struct dc_transfer_func_distributed_points { 1166 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1167 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1168 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1169 1170 uint16_t end_exponent; 1171 uint16_t x_point_at_y1_red; 1172 uint16_t x_point_at_y1_green; 1173 uint16_t x_point_at_y1_blue; 1174 }; 1175 1176 enum dc_transfer_func_predefined { 1177 TRANSFER_FUNCTION_SRGB, 1178 TRANSFER_FUNCTION_BT709, 1179 TRANSFER_FUNCTION_PQ, 1180 TRANSFER_FUNCTION_LINEAR, 1181 TRANSFER_FUNCTION_UNITY, 1182 TRANSFER_FUNCTION_HLG, 1183 TRANSFER_FUNCTION_HLG12, 1184 TRANSFER_FUNCTION_GAMMA22, 1185 TRANSFER_FUNCTION_GAMMA24, 1186 TRANSFER_FUNCTION_GAMMA26 1187 }; 1188 1189 1190 struct dc_transfer_func { 1191 struct kref refcount; 1192 enum dc_transfer_func_type type; 1193 enum dc_transfer_func_predefined tf; 1194 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1195 uint32_t sdr_ref_white_level; 1196 union { 1197 struct pwl_params pwl; 1198 struct dc_transfer_func_distributed_points tf_pts; 1199 }; 1200 }; 1201 1202 1203 union dc_3dlut_state { 1204 struct { 1205 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1206 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1207 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1208 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1209 uint32_t mpc_rmu1_mux:4; 1210 uint32_t mpc_rmu2_mux:4; 1211 uint32_t reserved:15; 1212 } bits; 1213 uint32_t raw; 1214 }; 1215 1216 1217 struct dc_3dlut { 1218 struct kref refcount; 1219 struct tetrahedral_params lut_3d; 1220 struct fixed31_32 hdr_multiplier; 1221 union dc_3dlut_state state; 1222 }; 1223 /* 1224 * This structure is filled in by dc_surface_get_status and contains 1225 * the last requested address and the currently active address so the called 1226 * can determine if there are any outstanding flips 1227 */ 1228 struct dc_plane_status { 1229 struct dc_plane_address requested_address; 1230 struct dc_plane_address current_address; 1231 bool is_flip_pending; 1232 bool is_right_eye; 1233 }; 1234 1235 union surface_update_flags { 1236 1237 struct { 1238 uint32_t addr_update:1; 1239 /* Medium updates */ 1240 uint32_t dcc_change:1; 1241 uint32_t color_space_change:1; 1242 uint32_t horizontal_mirror_change:1; 1243 uint32_t per_pixel_alpha_change:1; 1244 uint32_t global_alpha_change:1; 1245 uint32_t hdr_mult:1; 1246 uint32_t rotation_change:1; 1247 uint32_t swizzle_change:1; 1248 uint32_t scaling_change:1; 1249 uint32_t clip_size_change: 1; 1250 uint32_t position_change:1; 1251 uint32_t in_transfer_func_change:1; 1252 uint32_t input_csc_change:1; 1253 uint32_t coeff_reduction_change:1; 1254 uint32_t output_tf_change:1; 1255 uint32_t pixel_format_change:1; 1256 uint32_t plane_size_change:1; 1257 uint32_t gamut_remap_change:1; 1258 1259 /* Full updates */ 1260 uint32_t new_plane:1; 1261 uint32_t bpp_change:1; 1262 uint32_t gamma_change:1; 1263 uint32_t bandwidth_change:1; 1264 uint32_t clock_change:1; 1265 uint32_t stereo_format_change:1; 1266 uint32_t lut_3d:1; 1267 uint32_t tmz_changed:1; 1268 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1269 uint32_t full_update:1; 1270 } bits; 1271 1272 uint32_t raw; 1273 }; 1274 1275 #define DC_REMOVE_PLANE_POINTERS 1 1276 1277 struct dc_plane_state { 1278 struct dc_plane_address address; 1279 struct dc_plane_flip_time time; 1280 bool triplebuffer_flips; 1281 struct scaling_taps scaling_quality; 1282 struct rect src_rect; 1283 struct rect dst_rect; 1284 struct rect clip_rect; 1285 1286 struct plane_size plane_size; 1287 union dc_tiling_info tiling_info; 1288 1289 struct dc_plane_dcc_param dcc; 1290 1291 struct dc_gamma gamma_correction; 1292 struct dc_transfer_func in_transfer_func; 1293 struct dc_bias_and_scale bias_and_scale; 1294 struct dc_csc_transform input_csc_color_matrix; 1295 struct fixed31_32 coeff_reduction_factor; 1296 struct fixed31_32 hdr_mult; 1297 struct colorspace_transform gamut_remap_matrix; 1298 1299 // TODO: No longer used, remove 1300 struct dc_hdr_static_metadata hdr_static_ctx; 1301 1302 enum dc_color_space color_space; 1303 1304 struct dc_3dlut lut3d_func; 1305 struct dc_transfer_func in_shaper_func; 1306 struct dc_transfer_func blend_tf; 1307 1308 struct dc_transfer_func *gamcor_tf; 1309 enum surface_pixel_format format; 1310 enum dc_rotation_angle rotation; 1311 enum plane_stereo_format stereo_format; 1312 1313 bool is_tiling_rotated; 1314 bool per_pixel_alpha; 1315 bool pre_multiplied_alpha; 1316 bool global_alpha; 1317 int global_alpha_value; 1318 bool visible; 1319 bool flip_immediate; 1320 bool horizontal_mirror; 1321 int layer_index; 1322 1323 union surface_update_flags update_flags; 1324 bool flip_int_enabled; 1325 bool skip_manual_trigger; 1326 1327 /* private to DC core */ 1328 struct dc_plane_status status; 1329 struct dc_context *ctx; 1330 1331 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1332 bool force_full_update; 1333 1334 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1335 1336 /* private to dc_surface.c */ 1337 enum dc_irq_source irq_source; 1338 struct kref refcount; 1339 struct tg_color visual_confirm_color; 1340 1341 bool is_statically_allocated; 1342 enum chroma_cositing cositing; 1343 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1344 bool mcm_lut1d_enable; 1345 struct dc_cm2_func_luts mcm_luts; 1346 bool lut_bank_a; 1347 enum mpcc_movable_cm_location mcm_location; 1348 struct dc_csc_transform cursor_csc_color_matrix; 1349 bool adaptive_sharpness_en; 1350 unsigned int sharpnessX1000; 1351 enum linear_light_scaling linear_light_scaling; 1352 }; 1353 1354 struct dc_plane_info { 1355 struct plane_size plane_size; 1356 union dc_tiling_info tiling_info; 1357 struct dc_plane_dcc_param dcc; 1358 enum surface_pixel_format format; 1359 enum dc_rotation_angle rotation; 1360 enum plane_stereo_format stereo_format; 1361 enum dc_color_space color_space; 1362 bool horizontal_mirror; 1363 bool visible; 1364 bool per_pixel_alpha; 1365 bool pre_multiplied_alpha; 1366 bool global_alpha; 1367 int global_alpha_value; 1368 bool input_csc_enabled; 1369 int layer_index; 1370 enum chroma_cositing cositing; 1371 }; 1372 1373 #include "dc_stream.h" 1374 1375 struct dc_scratch_space { 1376 /* used to temporarily backup plane states of a stream during 1377 * dc update. The reason is that plane states are overwritten 1378 * with surface updates in dc update. Once they are overwritten 1379 * current state is no longer valid. We want to temporarily 1380 * store current value in plane states so we can still recover 1381 * a valid current state during dc update. 1382 */ 1383 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1384 1385 struct dc_stream_state stream_state; 1386 }; 1387 1388 struct dc { 1389 struct dc_debug_options debug; 1390 struct dc_versions versions; 1391 struct dc_caps caps; 1392 struct dc_cap_funcs cap_funcs; 1393 struct dc_config config; 1394 struct dc_bounding_box_overrides bb_overrides; 1395 struct dc_bug_wa work_arounds; 1396 struct dc_context *ctx; 1397 struct dc_phy_addr_space_config vm_pa_config; 1398 1399 uint8_t link_count; 1400 struct dc_link *links[MAX_LINKS]; 1401 struct link_service *link_srv; 1402 1403 struct dc_state *current_state; 1404 struct resource_pool *res_pool; 1405 1406 struct clk_mgr *clk_mgr; 1407 1408 /* Display Engine Clock levels */ 1409 struct dm_pp_clock_levels sclk_lvls; 1410 1411 /* Inputs into BW and WM calculations. */ 1412 struct bw_calcs_dceip *bw_dceip; 1413 struct bw_calcs_vbios *bw_vbios; 1414 struct dcn_soc_bounding_box *dcn_soc; 1415 struct dcn_ip_params *dcn_ip; 1416 struct display_mode_lib dml; 1417 1418 /* HW functions */ 1419 struct hw_sequencer_funcs hwss; 1420 struct dce_hwseq *hwseq; 1421 1422 /* Require to optimize clocks and bandwidth for added/removed planes */ 1423 bool optimized_required; 1424 bool wm_optimized_required; 1425 bool idle_optimizations_allowed; 1426 bool enable_c20_dtm_b0; 1427 1428 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1429 1430 /* FBC compressor */ 1431 struct compressor *fbc_compressor; 1432 1433 struct dc_debug_data debug_data; 1434 struct dpcd_vendor_signature vendor_signature; 1435 1436 const char *build_id; 1437 struct vm_helper *vm_helper; 1438 1439 uint32_t *dcn_reg_offsets; 1440 uint32_t *nbio_reg_offsets; 1441 uint32_t *clk_reg_offsets; 1442 1443 /* Scratch memory */ 1444 struct { 1445 struct { 1446 /* 1447 * For matching clock_limits table in driver with table 1448 * from PMFW. 1449 */ 1450 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1451 } update_bw_bounding_box; 1452 struct dc_scratch_space current_state; 1453 struct dc_scratch_space new_state; 1454 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1455 } scratch; 1456 1457 struct dml2_configuration_options dml2_options; 1458 struct dml2_configuration_options dml2_tmp; 1459 enum dc_acpi_cm_power_state power_state; 1460 1461 }; 1462 1463 struct dc_scaling_info { 1464 struct rect src_rect; 1465 struct rect dst_rect; 1466 struct rect clip_rect; 1467 struct scaling_taps scaling_quality; 1468 }; 1469 1470 struct dc_fast_update { 1471 const struct dc_flip_addrs *flip_addr; 1472 const struct dc_gamma *gamma; 1473 const struct colorspace_transform *gamut_remap_matrix; 1474 const struct dc_csc_transform *input_csc_color_matrix; 1475 const struct fixed31_32 *coeff_reduction_factor; 1476 struct dc_transfer_func *out_transfer_func; 1477 struct dc_csc_transform *output_csc_transform; 1478 const struct dc_csc_transform *cursor_csc_color_matrix; 1479 }; 1480 1481 struct dc_surface_update { 1482 struct dc_plane_state *surface; 1483 1484 /* isr safe update parameters. null means no updates */ 1485 const struct dc_flip_addrs *flip_addr; 1486 const struct dc_plane_info *plane_info; 1487 const struct dc_scaling_info *scaling_info; 1488 struct fixed31_32 hdr_mult; 1489 /* following updates require alloc/sleep/spin that is not isr safe, 1490 * null means no updates 1491 */ 1492 const struct dc_gamma *gamma; 1493 const struct dc_transfer_func *in_transfer_func; 1494 1495 const struct dc_csc_transform *input_csc_color_matrix; 1496 const struct fixed31_32 *coeff_reduction_factor; 1497 const struct dc_transfer_func *func_shaper; 1498 const struct dc_3dlut *lut3d_func; 1499 const struct dc_transfer_func *blend_tf; 1500 const struct colorspace_transform *gamut_remap_matrix; 1501 /* 1502 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1503 * 1504 * change cm2_params.component_settings: Full update 1505 * change cm2_params.cm2_luts: Fast update 1506 */ 1507 struct dc_cm2_parameters *cm2_params; 1508 const struct dc_csc_transform *cursor_csc_color_matrix; 1509 }; 1510 1511 /* 1512 * Create a new surface with default parameters; 1513 */ 1514 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1515 void dc_gamma_release(struct dc_gamma **dc_gamma); 1516 struct dc_gamma *dc_create_gamma(void); 1517 1518 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1519 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1520 struct dc_transfer_func *dc_create_transfer_func(void); 1521 1522 struct dc_3dlut *dc_create_3dlut_func(void); 1523 void dc_3dlut_func_release(struct dc_3dlut *lut); 1524 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1525 1526 void dc_post_update_surfaces_to_stream( 1527 struct dc *dc); 1528 1529 #include "dc_stream.h" 1530 1531 /** 1532 * struct dc_validation_set - Struct to store surface/stream associations for validation 1533 */ 1534 struct dc_validation_set { 1535 /** 1536 * @stream: Stream state properties 1537 */ 1538 struct dc_stream_state *stream; 1539 1540 /** 1541 * @plane_states: Surface state 1542 */ 1543 struct dc_plane_state *plane_states[MAX_SURFACES]; 1544 1545 /** 1546 * @plane_count: Total of active planes 1547 */ 1548 uint8_t plane_count; 1549 }; 1550 1551 bool dc_validate_boot_timing(const struct dc *dc, 1552 const struct dc_sink *sink, 1553 struct dc_crtc_timing *crtc_timing); 1554 1555 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1556 1557 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1558 1559 enum dc_status dc_validate_with_context(struct dc *dc, 1560 const struct dc_validation_set set[], 1561 int set_count, 1562 struct dc_state *context, 1563 bool fast_validate); 1564 1565 bool dc_set_generic_gpio_for_stereo(bool enable, 1566 struct gpio_service *gpio_service); 1567 1568 /* 1569 * fast_validate: we return after determining if we can support the new state, 1570 * but before we populate the programming info 1571 */ 1572 enum dc_status dc_validate_global_state( 1573 struct dc *dc, 1574 struct dc_state *new_ctx, 1575 bool fast_validate); 1576 1577 bool dc_acquire_release_mpc_3dlut( 1578 struct dc *dc, bool acquire, 1579 struct dc_stream_state *stream, 1580 struct dc_3dlut **lut, 1581 struct dc_transfer_func **shaper); 1582 1583 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1584 void get_audio_check(struct audio_info *aud_modes, 1585 struct audio_check *aud_chk); 1586 1587 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1588 void populate_fast_updates(struct dc_fast_update *fast_update, 1589 struct dc_surface_update *srf_updates, 1590 int surface_count, 1591 struct dc_stream_update *stream_update); 1592 /* 1593 * Set up streams and links associated to drive sinks 1594 * The streams parameter is an absolute set of all active streams. 1595 * 1596 * After this call: 1597 * Phy, Encoder, Timing Generator are programmed and enabled. 1598 * New streams are enabled with blank stream; no memory read. 1599 */ 1600 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1601 1602 1603 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1604 struct dc_stream_state *stream, 1605 int mpcc_inst); 1606 1607 1608 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1609 1610 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1611 1612 /* The function returns minimum bandwidth required to drive a given timing 1613 * return - minimum required timing bandwidth in kbps. 1614 */ 1615 uint32_t dc_bandwidth_in_kbps_from_timing( 1616 const struct dc_crtc_timing *timing, 1617 const enum dc_link_encoding_format link_encoding); 1618 1619 /* Link Interfaces */ 1620 /* 1621 * A link contains one or more sinks and their connected status. 1622 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1623 */ 1624 struct dc_link { 1625 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1626 unsigned int sink_count; 1627 struct dc_sink *local_sink; 1628 unsigned int link_index; 1629 enum dc_connection_type type; 1630 enum signal_type connector_signal; 1631 enum dc_irq_source irq_source_hpd; 1632 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1633 1634 bool is_hpd_filter_disabled; 1635 bool dp_ss_off; 1636 1637 /** 1638 * @link_state_valid: 1639 * 1640 * If there is no link and local sink, this variable should be set to 1641 * false. Otherwise, it should be set to true; usually, the function 1642 * core_link_enable_stream sets this field to true. 1643 */ 1644 bool link_state_valid; 1645 bool aux_access_disabled; 1646 bool sync_lt_in_progress; 1647 bool skip_stream_reenable; 1648 bool is_internal_display; 1649 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1650 bool is_dig_mapping_flexible; 1651 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1652 bool is_hpd_pending; /* Indicates a new received hpd */ 1653 1654 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1655 * for every link training. This is incompatible with DP LL compliance automation, 1656 * which expects the same link settings to be used every retry on a link loss. 1657 * This flag is used to skip the fallback when link loss occurs during automation. 1658 */ 1659 bool skip_fallback_on_link_loss; 1660 1661 bool edp_sink_present; 1662 1663 struct dp_trace dp_trace; 1664 1665 /* caps is the same as reported_link_cap. link_traing use 1666 * reported_link_cap. Will clean up. TODO 1667 */ 1668 struct dc_link_settings reported_link_cap; 1669 struct dc_link_settings verified_link_cap; 1670 struct dc_link_settings cur_link_settings; 1671 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1672 struct dc_link_settings preferred_link_setting; 1673 /* preferred_training_settings are override values that 1674 * come from DM. DM is responsible for the memory 1675 * management of the override pointers. 1676 */ 1677 struct dc_link_training_overrides preferred_training_settings; 1678 struct dp_audio_test_data audio_test_data; 1679 1680 uint8_t ddc_hw_inst; 1681 1682 uint8_t hpd_src; 1683 1684 uint8_t link_enc_hw_inst; 1685 /* DIG link encoder ID. Used as index in link encoder resource pool. 1686 * For links with fixed mapping to DIG, this is not changed after dc_link 1687 * object creation. 1688 */ 1689 enum engine_id eng_id; 1690 enum engine_id dpia_preferred_eng_id; 1691 1692 bool test_pattern_enabled; 1693 /* Pending/Current test pattern are only used to perform and track 1694 * FIXED_VS retimer test pattern/lane adjustment override state. 1695 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1696 * to perform specific lane adjust overrides before setting certain 1697 * PHY test patterns. In cases when lane adjust and set test pattern 1698 * calls are not performed atomically (i.e. performing link training), 1699 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1700 * and current_test_pattern will contain required context for any future 1701 * set pattern/set lane adjust to transition between override state(s). 1702 * */ 1703 enum dp_test_pattern current_test_pattern; 1704 enum dp_test_pattern pending_test_pattern; 1705 1706 union compliance_test_state compliance_test_state; 1707 1708 void *priv; 1709 1710 struct ddc_service *ddc; 1711 1712 enum dp_panel_mode panel_mode; 1713 bool aux_mode; 1714 1715 /* Private to DC core */ 1716 1717 const struct dc *dc; 1718 1719 struct dc_context *ctx; 1720 1721 struct panel_cntl *panel_cntl; 1722 struct link_encoder *link_enc; 1723 struct graphics_object_id link_id; 1724 /* Endpoint type distinguishes display endpoints which do not have entries 1725 * in the BIOS connector table from those that do. Helps when tracking link 1726 * encoder to display endpoint assignments. 1727 */ 1728 enum display_endpoint_type ep_type; 1729 union ddi_channel_mapping ddi_channel_mapping; 1730 struct connector_device_tag_info device_tag; 1731 struct dpcd_caps dpcd_caps; 1732 uint32_t dongle_max_pix_clk; 1733 unsigned short chip_caps; 1734 unsigned int dpcd_sink_count; 1735 struct hdcp_caps hdcp_caps; 1736 enum edp_revision edp_revision; 1737 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1738 1739 struct psr_settings psr_settings; 1740 struct replay_settings replay_settings; 1741 1742 /* Drive settings read from integrated info table */ 1743 struct dc_lane_settings bios_forced_drive_settings; 1744 1745 /* Vendor specific LTTPR workaround variables */ 1746 uint8_t vendor_specific_lttpr_link_rate_wa; 1747 bool apply_vendor_specific_lttpr_link_rate_wa; 1748 1749 /* MST record stream using this link */ 1750 struct link_flags { 1751 bool dp_keep_receiver_powered; 1752 bool dp_skip_DID2; 1753 bool dp_skip_reset_segment; 1754 bool dp_skip_fs_144hz; 1755 bool dp_mot_reset_segment; 1756 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1757 bool dpia_mst_dsc_always_on; 1758 /* Forced DPIA into TBT3 compatibility mode. */ 1759 bool dpia_forced_tbt3_mode; 1760 bool dongle_mode_timing_override; 1761 bool blank_stream_on_ocs_change; 1762 bool read_dpcd204h_on_irq_hpd; 1763 bool disable_assr_for_uhbr; 1764 } wa_flags; 1765 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1766 1767 struct dc_link_status link_status; 1768 struct dprx_states dprx_states; 1769 1770 struct gpio *hpd_gpio; 1771 enum dc_link_fec_state fec_state; 1772 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1773 1774 struct dc_panel_config panel_config; 1775 struct phy_state phy_state; 1776 // BW ALLOCATON USB4 ONLY 1777 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1778 bool skip_implict_edp_power_control; 1779 }; 1780 1781 /* Return an enumerated dc_link. 1782 * dc_link order is constant and determined at 1783 * boot time. They cannot be created or destroyed. 1784 * Use dc_get_caps() to get number of links. 1785 */ 1786 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1787 1788 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1789 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1790 const struct dc_link *link, 1791 unsigned int *inst_out); 1792 1793 /* Return an array of link pointers to edp links. */ 1794 void dc_get_edp_links(const struct dc *dc, 1795 struct dc_link **edp_links, 1796 int *edp_num); 1797 1798 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1799 bool powerOn); 1800 1801 /* The function initiates detection handshake over the given link. It first 1802 * determines if there are display connections over the link. If so it initiates 1803 * detection protocols supported by the connected receiver device. The function 1804 * contains protocol specific handshake sequences which are sometimes mandatory 1805 * to establish a proper connection between TX and RX. So it is always 1806 * recommended to call this function as the first link operation upon HPD event 1807 * or power up event. Upon completion, the function will update link structure 1808 * in place based on latest RX capabilities. The function may also cause dpms 1809 * to be reset to off for all currently enabled streams to the link. It is DM's 1810 * responsibility to serialize detection and DPMS updates. 1811 * 1812 * @reason - Indicate which event triggers this detection. dc may customize 1813 * detection flow depending on the triggering events. 1814 * return false - if detection is not fully completed. This could happen when 1815 * there is an unrecoverable error during detection or detection is partially 1816 * completed (detection has been delegated to dm mst manager ie. 1817 * link->connection_type == dc_connection_mst_branch when returning false). 1818 * return true - detection is completed, link has been fully updated with latest 1819 * detection result. 1820 */ 1821 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1822 1823 struct dc_sink_init_data; 1824 1825 /* When link connection type is dc_connection_mst_branch, remote sink can be 1826 * added to the link. The interface creates a remote sink and associates it with 1827 * current link. The sink will be retained by link until remove remote sink is 1828 * called. 1829 * 1830 * @dc_link - link the remote sink will be added to. 1831 * @edid - byte array of EDID raw data. 1832 * @len - size of the edid in byte 1833 * @init_data - 1834 */ 1835 struct dc_sink *dc_link_add_remote_sink( 1836 struct dc_link *dc_link, 1837 const uint8_t *edid, 1838 int len, 1839 struct dc_sink_init_data *init_data); 1840 1841 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1842 * @link - link the sink should be removed from 1843 * @sink - sink to be removed. 1844 */ 1845 void dc_link_remove_remote_sink( 1846 struct dc_link *link, 1847 struct dc_sink *sink); 1848 1849 /* Enable HPD interrupt handler for a given link */ 1850 void dc_link_enable_hpd(const struct dc_link *link); 1851 1852 /* Disable HPD interrupt handler for a given link */ 1853 void dc_link_disable_hpd(const struct dc_link *link); 1854 1855 /* determine if there is a sink connected to the link 1856 * 1857 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1858 * return - false if an unexpected error occurs, true otherwise. 1859 * 1860 * NOTE: This function doesn't detect downstream sink connections i.e 1861 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1862 * return dc_connection_single if the branch device is connected despite of 1863 * downstream sink's connection status. 1864 */ 1865 bool dc_link_detect_connection_type(struct dc_link *link, 1866 enum dc_connection_type *type); 1867 1868 /* query current hpd pin value 1869 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1870 * 1871 */ 1872 bool dc_link_get_hpd_state(struct dc_link *link); 1873 1874 /* Getter for cached link status from given link */ 1875 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1876 1877 /* enable/disable hardware HPD filter. 1878 * 1879 * @link - The link the HPD pin is associated with. 1880 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1881 * handler once after no HPD change has been detected within dc default HPD 1882 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1883 * pulses within default HPD interval, no HPD event will be received until HPD 1884 * toggles have stopped. Then HPD event will be queued to irq handler once after 1885 * dc default HPD filtering interval since last HPD event. 1886 * 1887 * @enable = false - disable hardware HPD filter. HPD event will be queued 1888 * immediately to irq handler after no HPD change has been detected within 1889 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1890 */ 1891 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1892 1893 /* submit i2c read/write payloads through ddc channel 1894 * @link_index - index to a link with ddc in i2c mode 1895 * @cmd - i2c command structure 1896 * return - true if success, false otherwise. 1897 */ 1898 bool dc_submit_i2c( 1899 struct dc *dc, 1900 uint32_t link_index, 1901 struct i2c_command *cmd); 1902 1903 /* submit i2c read/write payloads through oem channel 1904 * @link_index - index to a link with ddc in i2c mode 1905 * @cmd - i2c command structure 1906 * return - true if success, false otherwise. 1907 */ 1908 bool dc_submit_i2c_oem( 1909 struct dc *dc, 1910 struct i2c_command *cmd); 1911 1912 enum aux_return_code_type; 1913 /* Attempt to transfer the given aux payload. This function does not perform 1914 * retries or handle error states. The reply is returned in the payload->reply 1915 * and the result through operation_result. Returns the number of bytes 1916 * transferred,or -1 on a failure. 1917 */ 1918 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1919 struct aux_payload *payload, 1920 enum aux_return_code_type *operation_result); 1921 1922 bool dc_is_oem_i2c_device_present( 1923 struct dc *dc, 1924 size_t slave_address 1925 ); 1926 1927 /* return true if the connected receiver supports the hdcp version */ 1928 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1929 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1930 1931 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1932 * 1933 * TODO - When defer_handling is true the function will have a different purpose. 1934 * It no longer does complete hpd rx irq handling. We should create a separate 1935 * interface specifically for this case. 1936 * 1937 * Return: 1938 * true - Downstream port status changed. DM should call DC to do the 1939 * detection. 1940 * false - no change in Downstream port status. No further action required 1941 * from DM. 1942 */ 1943 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1944 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1945 bool defer_handling, bool *has_left_work); 1946 /* handle DP specs define test automation sequence*/ 1947 void dc_link_dp_handle_automated_test(struct dc_link *link); 1948 1949 /* handle DP Link loss sequence and try to recover RX link loss with best 1950 * effort 1951 */ 1952 void dc_link_dp_handle_link_loss(struct dc_link *link); 1953 1954 /* Determine if hpd rx irq should be handled or ignored 1955 * return true - hpd rx irq should be handled. 1956 * return false - it is safe to ignore hpd rx irq event 1957 */ 1958 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1959 1960 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1961 * @link - link the hpd irq data associated with 1962 * @hpd_irq_dpcd_data - input hpd irq data 1963 * return - true if hpd irq data indicates a link lost 1964 */ 1965 bool dc_link_check_link_loss_status(struct dc_link *link, 1966 union hpd_irq_data *hpd_irq_dpcd_data); 1967 1968 /* Read hpd rx irq data from a given link 1969 * @link - link where the hpd irq data should be read from 1970 * @irq_data - output hpd irq data 1971 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1972 * read has failed. 1973 */ 1974 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1975 struct dc_link *link, 1976 union hpd_irq_data *irq_data); 1977 1978 /* The function clears recorded DP RX states in the link. DM should call this 1979 * function when it is resuming from S3 power state to previously connected links. 1980 * 1981 * TODO - in the future we should consider to expand link resume interface to 1982 * support clearing previous rx states. So we don't have to rely on dm to call 1983 * this interface explicitly. 1984 */ 1985 void dc_link_clear_dprx_states(struct dc_link *link); 1986 1987 /* Destruct the mst topology of the link and reset the allocated payload table 1988 * 1989 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1990 * still wants to reset MST topology on an unplug event */ 1991 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1992 1993 /* The function calculates effective DP link bandwidth when a given link is 1994 * using the given link settings. 1995 * 1996 * return - total effective link bandwidth in kbps. 1997 */ 1998 uint32_t dc_link_bandwidth_kbps( 1999 const struct dc_link *link, 2000 const struct dc_link_settings *link_setting); 2001 2002 /* The function takes a snapshot of current link resource allocation state 2003 * @dc: pointer to dc of the dm calling this 2004 * @map: a dc link resource snapshot defined internally to dc. 2005 * 2006 * DM needs to capture a snapshot of current link resource allocation mapping 2007 * and store it in its persistent storage. 2008 * 2009 * Some of the link resource is using first come first serve policy. 2010 * The allocation mapping depends on original hotplug order. This information 2011 * is lost after driver is loaded next time. The snapshot is used in order to 2012 * restore link resource to its previous state so user will get consistent 2013 * link capability allocation across reboot. 2014 * 2015 */ 2016 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2017 2018 /* This function restores link resource allocation state from a snapshot 2019 * @dc: pointer to dc of the dm calling this 2020 * @map: a dc link resource snapshot defined internally to dc. 2021 * 2022 * DM needs to call this function after initial link detection on boot and 2023 * before first commit streams to restore link resource allocation state 2024 * from previous boot session. 2025 * 2026 * Some of the link resource is using first come first serve policy. 2027 * The allocation mapping depends on original hotplug order. This information 2028 * is lost after driver is loaded next time. The snapshot is used in order to 2029 * restore link resource to its previous state so user will get consistent 2030 * link capability allocation across reboot. 2031 * 2032 */ 2033 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2034 2035 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2036 * interface i.e stream_update->dsc_config 2037 */ 2038 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2039 2040 /* translate a raw link rate data to bandwidth in kbps */ 2041 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2042 2043 /* determine the optimal bandwidth given link and required bw. 2044 * @link - current detected link 2045 * @req_bw - requested bandwidth in kbps 2046 * @link_settings - returned most optimal link settings that can fit the 2047 * requested bandwidth 2048 * return - false if link can't support requested bandwidth, true if link 2049 * settings is found. 2050 */ 2051 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2052 struct dc_link_settings *link_settings, 2053 uint32_t req_bw); 2054 2055 /* return the max dp link settings can be driven by the link without considering 2056 * connected RX device and its capability 2057 */ 2058 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2059 struct dc_link_settings *max_link_enc_cap); 2060 2061 /* determine when the link is driving MST mode, what DP link channel coding 2062 * format will be used. The decision will remain unchanged until next HPD event. 2063 * 2064 * @link - a link with DP RX connection 2065 * return - if stream is committed to this link with MST signal type, type of 2066 * channel coding format dc will choose. 2067 */ 2068 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2069 const struct dc_link *link); 2070 2071 /* get max dp link settings the link can enable with all things considered. (i.e 2072 * TX/RX/Cable capabilities and dp override policies. 2073 * 2074 * @link - a link with DP RX connection 2075 * return - max dp link settings the link can enable. 2076 * 2077 */ 2078 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2079 2080 /* Get the highest encoding format that the link supports; highest meaning the 2081 * encoding format which supports the maximum bandwidth. 2082 * 2083 * @link - a link with DP RX connection 2084 * return - highest encoding format link supports. 2085 */ 2086 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2087 2088 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2089 * to a link with dp connector signal type. 2090 * @link - a link with dp connector signal type 2091 * return - true if connected, false otherwise 2092 */ 2093 bool dc_link_is_dp_sink_present(struct dc_link *link); 2094 2095 /* Force DP lane settings update to main-link video signal and notify the change 2096 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2097 * tuning purpose. The interface assumes link has already been enabled with DP 2098 * signal. 2099 * 2100 * @lt_settings - a container structure with desired hw_lane_settings 2101 */ 2102 void dc_link_set_drive_settings(struct dc *dc, 2103 struct link_training_settings *lt_settings, 2104 struct dc_link *link); 2105 2106 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2107 * test or debugging purpose. The test pattern will remain until next un-plug. 2108 * 2109 * @link - active link with DP signal output enabled. 2110 * @test_pattern - desired test pattern to output. 2111 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2112 * @test_pattern_color_space - for video test pattern choose a desired color 2113 * space. 2114 * @p_link_settings - For PHY pattern choose a desired link settings 2115 * @p_custom_pattern - some test pattern will require a custom input to 2116 * customize some pattern details. Otherwise keep it to NULL. 2117 * @cust_pattern_size - size of the custom pattern input. 2118 * 2119 */ 2120 bool dc_link_dp_set_test_pattern( 2121 struct dc_link *link, 2122 enum dp_test_pattern test_pattern, 2123 enum dp_test_pattern_color_space test_pattern_color_space, 2124 const struct link_training_settings *p_link_settings, 2125 const unsigned char *p_custom_pattern, 2126 unsigned int cust_pattern_size); 2127 2128 /* Force DP link settings to always use a specific value until reboot to a 2129 * specific link. If link has already been enabled, the interface will also 2130 * switch to desired link settings immediately. This is a debug interface to 2131 * generic dp issue trouble shooting. 2132 */ 2133 void dc_link_set_preferred_link_settings(struct dc *dc, 2134 struct dc_link_settings *link_setting, 2135 struct dc_link *link); 2136 2137 /* Force DP link to customize a specific link training behavior by overriding to 2138 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2139 * display specific link training issues or apply some display specific 2140 * workaround in link training. 2141 * 2142 * @link_settings - if not NULL, force preferred link settings to the link. 2143 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2144 * will apply this particular override in future link training. If NULL is 2145 * passed in, dc resets previous overrides. 2146 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2147 * training settings. 2148 */ 2149 void dc_link_set_preferred_training_settings(struct dc *dc, 2150 struct dc_link_settings *link_setting, 2151 struct dc_link_training_overrides *lt_overrides, 2152 struct dc_link *link, 2153 bool skip_immediate_retrain); 2154 2155 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2156 bool dc_link_is_fec_supported(const struct dc_link *link); 2157 2158 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2159 * link enablement. 2160 * return - true if FEC should be enabled, false otherwise. 2161 */ 2162 bool dc_link_should_enable_fec(const struct dc_link *link); 2163 2164 /* determine lttpr mode the current link should be enabled with a specific link 2165 * settings. 2166 */ 2167 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2168 struct dc_link_settings *link_setting); 2169 2170 /* Force DP RX to update its power state. 2171 * NOTE: this interface doesn't update dp main-link. Calling this function will 2172 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2173 * RX power state back upon finish DM specific execution requiring DP RX in a 2174 * specific power state. 2175 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2176 * state. 2177 */ 2178 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2179 2180 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2181 * current value read from extended receiver cap from 02200h - 0220Fh. 2182 * Some DP RX has problems of providing accurate DP receiver caps from extended 2183 * field, this interface is a workaround to revert link back to use base caps. 2184 */ 2185 void dc_link_overwrite_extended_receiver_cap( 2186 struct dc_link *link); 2187 2188 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2189 bool wait_for_hpd); 2190 2191 /* Set backlight level of an embedded panel (eDP, LVDS). 2192 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2193 * and 16 bit fractional, where 1.0 is max backlight value. 2194 */ 2195 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2196 uint32_t backlight_pwm_u16_16, 2197 uint32_t frame_ramp); 2198 2199 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2200 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2201 bool isHDR, 2202 uint32_t backlight_millinits, 2203 uint32_t transition_time_in_ms); 2204 2205 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2206 uint32_t *backlight_millinits, 2207 uint32_t *backlight_millinits_peak); 2208 2209 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2210 2211 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2212 2213 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2214 bool wait, bool force_static, const unsigned int *power_opts); 2215 2216 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2217 2218 bool dc_link_setup_psr(struct dc_link *dc_link, 2219 const struct dc_stream_state *stream, struct psr_config *psr_config, 2220 struct psr_context *psr_context); 2221 2222 /* 2223 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2224 * 2225 * @link: pointer to the dc_link struct instance 2226 * @enable: enable(active) or disable(inactive) replay 2227 * @wait: state transition need to wait the active set completed. 2228 * @force_static: force disable(inactive) the replay 2229 * @power_opts: set power optimazation parameters to DMUB. 2230 * 2231 * return: allow Replay active will return true, else will return false. 2232 */ 2233 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2234 bool wait, bool force_static, const unsigned int *power_opts); 2235 2236 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2237 2238 /* On eDP links this function call will stall until T12 has elapsed. 2239 * If the panel is not in power off state, this function will return 2240 * immediately. 2241 */ 2242 bool dc_link_wait_for_t12(struct dc_link *link); 2243 2244 /* Determine if dp trace has been initialized to reflect upto date result * 2245 * return - true if trace is initialized and has valid data. False dp trace 2246 * doesn't have valid result. 2247 */ 2248 bool dc_dp_trace_is_initialized(struct dc_link *link); 2249 2250 /* Query a dp trace flag to indicate if the current dp trace data has been 2251 * logged before 2252 */ 2253 bool dc_dp_trace_is_logged(struct dc_link *link, 2254 bool in_detection); 2255 2256 /* Set dp trace flag to indicate whether DM has already logged the current dp 2257 * trace data. DM can set is_logged to true upon logging and check 2258 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2259 */ 2260 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2261 bool in_detection, 2262 bool is_logged); 2263 2264 /* Obtain driver time stamp for last dp link training end. The time stamp is 2265 * formatted based on dm_get_timestamp DM function. 2266 * @in_detection - true to get link training end time stamp of last link 2267 * training in detection sequence. false to get link training end time stamp 2268 * of last link training in commit (dpms) sequence 2269 */ 2270 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2271 bool in_detection); 2272 2273 /* Get how many link training attempts dc has done with latest sequence. 2274 * @in_detection - true to get link training count of last link 2275 * training in detection sequence. false to get link training count of last link 2276 * training in commit (dpms) sequence 2277 */ 2278 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2279 bool in_detection); 2280 2281 /* Get how many link loss has happened since last link training attempts */ 2282 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2283 2284 /* 2285 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2286 */ 2287 /* 2288 * Send a request from DP-Tx requesting to allocate BW remotely after 2289 * allocating it locally. This will get processed by CM and a CB function 2290 * will be called. 2291 * 2292 * @link: pointer to the dc_link struct instance 2293 * @req_bw: The requested bw in Kbyte to allocated 2294 * 2295 * return: none 2296 */ 2297 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2298 2299 /* 2300 * Handle function for when the status of the Request above is complete. 2301 * We will find out the result of allocating on CM and update structs. 2302 * 2303 * @link: pointer to the dc_link struct instance 2304 * @bw: Allocated or Estimated BW depending on the result 2305 * @result: Response type 2306 * 2307 * return: none 2308 */ 2309 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2310 uint8_t bw, uint8_t result); 2311 2312 /* 2313 * Handle the USB4 BW Allocation related functionality here: 2314 * Plug => Try to allocate max bw from timing parameters supported by the sink 2315 * Unplug => de-allocate bw 2316 * 2317 * @link: pointer to the dc_link struct instance 2318 * @peak_bw: Peak bw used by the link/sink 2319 * 2320 * return: allocated bw else return 0 2321 */ 2322 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2323 struct dc_link *link, int peak_bw); 2324 2325 /* 2326 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2327 * available BW for each host router 2328 * 2329 * @dc: pointer to dc struct 2330 * @stream: pointer to all possible streams 2331 * @count: number of valid DPIA streams 2332 * 2333 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2334 */ 2335 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2336 const unsigned int count); 2337 2338 /* Sink Interfaces - A sink corresponds to a display output device */ 2339 2340 struct dc_container_id { 2341 // 128bit GUID in binary form 2342 unsigned char guid[16]; 2343 // 8 byte port ID -> ELD.PortID 2344 unsigned int portId[2]; 2345 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2346 unsigned short manufacturerName; 2347 // 2 byte product code -> ELD.ProductCode 2348 unsigned short productCode; 2349 }; 2350 2351 2352 struct dc_sink_dsc_caps { 2353 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2354 // 'false' if they are sink's DSC caps 2355 bool is_virtual_dpcd_dsc; 2356 // 'true' if MST topology supports DSC passthrough for sink 2357 // 'false' if MST topology does not support DSC passthrough 2358 bool is_dsc_passthrough_supported; 2359 struct dsc_dec_dpcd_caps dsc_dec_caps; 2360 }; 2361 2362 struct dc_sink_fec_caps { 2363 bool is_rx_fec_supported; 2364 bool is_topology_fec_supported; 2365 }; 2366 2367 struct scdc_caps { 2368 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2369 union hdmi_scdc_device_id_data device_id; 2370 }; 2371 2372 /* 2373 * The sink structure contains EDID and other display device properties 2374 */ 2375 struct dc_sink { 2376 enum signal_type sink_signal; 2377 struct dc_edid dc_edid; /* raw edid */ 2378 struct dc_edid_caps edid_caps; /* parse display caps */ 2379 struct dc_container_id *dc_container_id; 2380 uint32_t dongle_max_pix_clk; 2381 void *priv; 2382 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2383 bool converter_disable_audio; 2384 2385 struct scdc_caps scdc_caps; 2386 struct dc_sink_dsc_caps dsc_caps; 2387 struct dc_sink_fec_caps fec_caps; 2388 2389 bool is_vsc_sdp_colorimetry_supported; 2390 2391 /* private to DC core */ 2392 struct dc_link *link; 2393 struct dc_context *ctx; 2394 2395 uint32_t sink_id; 2396 2397 /* private to dc_sink.c */ 2398 // refcount must be the last member in dc_sink, since we want the 2399 // sink structure to be logically cloneable up to (but not including) 2400 // refcount 2401 struct kref refcount; 2402 }; 2403 2404 void dc_sink_retain(struct dc_sink *sink); 2405 void dc_sink_release(struct dc_sink *sink); 2406 2407 struct dc_sink_init_data { 2408 enum signal_type sink_signal; 2409 struct dc_link *link; 2410 uint32_t dongle_max_pix_clk; 2411 bool converter_disable_audio; 2412 }; 2413 2414 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2415 2416 /* Newer interfaces */ 2417 struct dc_cursor { 2418 struct dc_plane_address address; 2419 struct dc_cursor_attributes attributes; 2420 }; 2421 2422 2423 /* Interrupt interfaces */ 2424 enum dc_irq_source dc_interrupt_to_irq_source( 2425 struct dc *dc, 2426 uint32_t src_id, 2427 uint32_t ext_id); 2428 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2429 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2430 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2431 struct dc *dc, uint32_t link_index); 2432 2433 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2434 2435 /* Power Interfaces */ 2436 2437 void dc_set_power_state( 2438 struct dc *dc, 2439 enum dc_acpi_cm_power_state power_state); 2440 void dc_resume(struct dc *dc); 2441 2442 void dc_power_down_on_boot(struct dc *dc); 2443 2444 /* 2445 * HDCP Interfaces 2446 */ 2447 enum hdcp_message_status dc_process_hdcp_msg( 2448 enum signal_type signal, 2449 struct dc_link *link, 2450 struct hdcp_protection_message *message_info); 2451 bool dc_is_dmcu_initialized(struct dc *dc); 2452 2453 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2454 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2455 2456 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2457 unsigned int pitch, 2458 unsigned int height, 2459 enum surface_pixel_format format, 2460 struct dc_cursor_attributes *cursor_attr); 2461 2462 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2463 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2464 2465 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2466 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2467 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2468 2469 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2470 void dc_unlock_memory_clock_frequency(struct dc *dc); 2471 2472 /* set min memory clock to the min required for current mode, max to maxDPM */ 2473 void dc_lock_memory_clock_frequency(struct dc *dc); 2474 2475 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2476 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2477 2478 /* cleanup on driver unload */ 2479 void dc_hardware_release(struct dc *dc); 2480 2481 /* disables fw based mclk switch */ 2482 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2483 2484 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2485 2486 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2487 2488 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2489 2490 void dc_z10_restore(const struct dc *dc); 2491 void dc_z10_save_init(struct dc *dc); 2492 2493 bool dc_is_dmub_outbox_supported(struct dc *dc); 2494 bool dc_enable_dmub_notifications(struct dc *dc); 2495 2496 bool dc_abm_save_restore( 2497 struct dc *dc, 2498 struct dc_stream_state *stream, 2499 struct abm_save_restore *pData); 2500 2501 void dc_enable_dmub_outbox(struct dc *dc); 2502 2503 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2504 uint32_t link_index, 2505 struct aux_payload *payload); 2506 2507 /* Get dc link index from dpia port index */ 2508 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2509 uint8_t dpia_port_index); 2510 2511 bool dc_process_dmub_set_config_async(struct dc *dc, 2512 uint32_t link_index, 2513 struct set_config_cmd_payload *payload, 2514 struct dmub_notification *notify); 2515 2516 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2517 uint32_t link_index, 2518 uint8_t mst_alloc_slots, 2519 uint8_t *mst_slots_in_use); 2520 2521 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2522 uint32_t hpd_int_enable); 2523 2524 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2525 2526 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2527 2528 struct dc_power_profile { 2529 int power_level; /* Lower is better */ 2530 }; 2531 2532 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2533 2534 /* DSC Interfaces */ 2535 #include "dc_dsc.h" 2536 2537 /* Disable acc mode Interfaces */ 2538 void dc_disable_accelerated_mode(struct dc *dc); 2539 2540 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2541 struct dc_stream_state *new_stream); 2542 2543 #endif /* DC_INTERFACE_H_ */ 2544