1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "grph_object_defs.h" 31 #include "logger_types.h" 32 #include "hdcp_msg_types.h" 33 #include "gpio_types.h" 34 #include "link_service_types.h" 35 #include "grph_object_ctrl_defs.h" 36 #include <inc/hw/opp.h> 37 38 #include "inc/hw_sequencer.h" 39 #include "inc/compressor.h" 40 #include "inc/hw/dmcu.h" 41 #include "dml/display_mode_lib.h" 42 43 struct abm_save_restore; 44 45 /* forward declaration */ 46 struct aux_payload; 47 struct set_config_cmd_payload; 48 struct dmub_notification; 49 50 #define DC_VER "3.2.250" 51 52 #define MAX_SURFACES 3 53 #define MAX_PLANES 6 54 #define MAX_STREAMS 6 55 #define MIN_VIEWPORT_SIZE 12 56 #define MAX_NUM_EDP 2 57 58 /* Display Core Interfaces */ 59 struct dc_versions { 60 const char *dc_ver; 61 struct dmcu_version dmcu_version; 62 }; 63 64 enum dp_protocol_version { 65 DP_VERSION_1_4 = 0, 66 DP_VERSION_2_1, 67 DP_VERSION_UNKNOWN, 68 }; 69 70 enum dc_plane_type { 71 DC_PLANE_TYPE_INVALID, 72 DC_PLANE_TYPE_DCE_RGB, 73 DC_PLANE_TYPE_DCE_UNDERLAY, 74 DC_PLANE_TYPE_DCN_UNIVERSAL, 75 }; 76 77 // Sizes defined as multiples of 64KB 78 enum det_size { 79 DET_SIZE_DEFAULT = 0, 80 DET_SIZE_192KB = 3, 81 DET_SIZE_256KB = 4, 82 DET_SIZE_320KB = 5, 83 DET_SIZE_384KB = 6 84 }; 85 86 87 struct dc_plane_cap { 88 enum dc_plane_type type; 89 uint32_t per_pixel_alpha : 1; 90 struct { 91 uint32_t argb8888 : 1; 92 uint32_t nv12 : 1; 93 uint32_t fp16 : 1; 94 uint32_t p010 : 1; 95 uint32_t ayuv : 1; 96 } pixel_format_support; 97 // max upscaling factor x1000 98 // upscaling factors are always >= 1 99 // for example, 1080p -> 8K is 4.0, or 4000 raw value 100 struct { 101 uint32_t argb8888; 102 uint32_t nv12; 103 uint32_t fp16; 104 } max_upscale_factor; 105 // max downscale factor x1000 106 // downscale factors are always <= 1 107 // for example, 8K -> 1080p is 0.25, or 250 raw value 108 struct { 109 uint32_t argb8888; 110 uint32_t nv12; 111 uint32_t fp16; 112 } max_downscale_factor; 113 // minimal width/height 114 uint32_t min_width; 115 uint32_t min_height; 116 }; 117 118 /** 119 * DOC: color-management-caps 120 * 121 * **Color management caps (DPP and MPC)** 122 * 123 * Modules/color calculates various color operations which are translated to 124 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 125 * DCN1, every new generation comes with fairly major differences in color 126 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 127 * decide mapping to HW block based on logical capabilities. 128 */ 129 130 /** 131 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 132 * @srgb: RGB color space transfer func 133 * @bt2020: BT.2020 transfer func 134 * @gamma2_2: standard gamma 135 * @pq: perceptual quantizer transfer function 136 * @hlg: hybrid log–gamma transfer function 137 */ 138 struct rom_curve_caps { 139 uint16_t srgb : 1; 140 uint16_t bt2020 : 1; 141 uint16_t gamma2_2 : 1; 142 uint16_t pq : 1; 143 uint16_t hlg : 1; 144 }; 145 146 /** 147 * struct dpp_color_caps - color pipeline capabilities for display pipe and 148 * plane blocks 149 * 150 * @dcn_arch: all DCE generations treated the same 151 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 152 * just plain 256-entry lookup 153 * @icsc: input color space conversion 154 * @dgam_ram: programmable degamma LUT 155 * @post_csc: post color space conversion, before gamut remap 156 * @gamma_corr: degamma correction 157 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 158 * with MPC by setting mpc:shared_3d_lut flag 159 * @ogam_ram: programmable out/blend gamma LUT 160 * @ocsc: output color space conversion 161 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 162 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 163 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 164 * 165 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 166 */ 167 struct dpp_color_caps { 168 uint16_t dcn_arch : 1; 169 uint16_t input_lut_shared : 1; 170 uint16_t icsc : 1; 171 uint16_t dgam_ram : 1; 172 uint16_t post_csc : 1; 173 uint16_t gamma_corr : 1; 174 uint16_t hw_3d_lut : 1; 175 uint16_t ogam_ram : 1; 176 uint16_t ocsc : 1; 177 uint16_t dgam_rom_for_yuv : 1; 178 struct rom_curve_caps dgam_rom_caps; 179 struct rom_curve_caps ogam_rom_caps; 180 }; 181 182 /** 183 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 184 * plane combined blocks 185 * 186 * @gamut_remap: color transformation matrix 187 * @ogam_ram: programmable out gamma LUT 188 * @ocsc: output color space conversion matrix 189 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 190 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 191 * instance 192 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 193 */ 194 struct mpc_color_caps { 195 uint16_t gamut_remap : 1; 196 uint16_t ogam_ram : 1; 197 uint16_t ocsc : 1; 198 uint16_t num_3dluts : 3; 199 uint16_t shared_3d_lut:1; 200 struct rom_curve_caps ogam_rom_caps; 201 }; 202 203 /** 204 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 205 * @dpp: color pipes caps for DPP 206 * @mpc: color pipes caps for MPC 207 */ 208 struct dc_color_caps { 209 struct dpp_color_caps dpp; 210 struct mpc_color_caps mpc; 211 }; 212 213 struct dc_dmub_caps { 214 bool psr; 215 bool mclk_sw; 216 bool subvp_psr; 217 bool gecc_enable; 218 }; 219 220 struct dc_caps { 221 uint32_t max_streams; 222 uint32_t max_links; 223 uint32_t max_audios; 224 uint32_t max_slave_planes; 225 uint32_t max_slave_yuv_planes; 226 uint32_t max_slave_rgb_planes; 227 uint32_t max_planes; 228 uint32_t max_downscale_ratio; 229 uint32_t i2c_speed_in_khz; 230 uint32_t i2c_speed_in_khz_hdcp; 231 uint32_t dmdata_alloc_size; 232 unsigned int max_cursor_size; 233 unsigned int max_video_width; 234 unsigned int min_horizontal_blanking_period; 235 int linear_pitch_alignment; 236 bool dcc_const_color; 237 bool dynamic_audio; 238 bool is_apu; 239 bool dual_link_dvi; 240 bool post_blend_color_processing; 241 bool force_dp_tps4_for_cp2520; 242 bool disable_dp_clk_share; 243 bool psp_setup_panel_mode; 244 bool extended_aux_timeout_support; 245 bool dmcub_support; 246 bool zstate_support; 247 bool ips_support; 248 uint32_t num_of_internal_disp; 249 enum dp_protocol_version max_dp_protocol_version; 250 unsigned int mall_size_per_mem_channel; 251 unsigned int mall_size_total; 252 unsigned int cursor_cache_size; 253 struct dc_plane_cap planes[MAX_PLANES]; 254 struct dc_color_caps color; 255 struct dc_dmub_caps dmub_caps; 256 bool dp_hpo; 257 bool dp_hdmi21_pcon_support; 258 bool edp_dsc_support; 259 bool vbios_lttpr_aware; 260 bool vbios_lttpr_enable; 261 uint32_t max_otg_num; 262 uint32_t max_cab_allocation_bytes; 263 uint32_t cache_line_size; 264 uint32_t cache_num_ways; 265 uint16_t subvp_fw_processing_delay_us; 266 uint8_t subvp_drr_max_vblank_margin_us; 267 uint16_t subvp_prefetch_end_to_mall_start_us; 268 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 269 uint16_t subvp_pstate_allow_width_us; 270 uint16_t subvp_vertical_int_margin_us; 271 bool seamless_odm; 272 uint32_t max_v_total; 273 uint8_t subvp_drr_vblank_start_margin_us; 274 }; 275 276 struct dc_bug_wa { 277 bool no_connect_phy_config; 278 bool dedcn20_305_wa; 279 bool skip_clock_update; 280 bool lt_early_cr_pattern; 281 struct { 282 uint8_t uclk : 1; 283 uint8_t fclk : 1; 284 uint8_t dcfclk : 1; 285 uint8_t dcfclk_ds: 1; 286 } clock_update_disable_mask; 287 }; 288 struct dc_dcc_surface_param { 289 struct dc_size surface_size; 290 enum surface_pixel_format format; 291 enum swizzle_mode_values swizzle_mode; 292 enum dc_scan_direction scan; 293 }; 294 295 struct dc_dcc_setting { 296 unsigned int max_compressed_blk_size; 297 unsigned int max_uncompressed_blk_size; 298 bool independent_64b_blks; 299 //These bitfields to be used starting with DCN 300 struct { 301 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case) 302 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 303 uint32_t dcc_256_128_128 : 1; //available starting with DCN 304 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN (the best compression case) 305 } dcc_controls; 306 }; 307 308 struct dc_surface_dcc_cap { 309 union { 310 struct { 311 struct dc_dcc_setting rgb; 312 } grph; 313 314 struct { 315 struct dc_dcc_setting luma; 316 struct dc_dcc_setting chroma; 317 } video; 318 }; 319 320 bool capable; 321 bool const_color_support; 322 }; 323 324 struct dc_static_screen_params { 325 struct { 326 bool force_trigger; 327 bool cursor_update; 328 bool surface_update; 329 bool overlay_update; 330 } triggers; 331 unsigned int num_frames; 332 }; 333 334 335 /* Surface update type is used by dc_update_surfaces_and_stream 336 * The update type is determined at the very beginning of the function based 337 * on parameters passed in and decides how much programming (or updating) is 338 * going to be done during the call. 339 * 340 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 341 * logical calculations or hardware register programming. This update MUST be 342 * ISR safe on windows. Currently fast update will only be used to flip surface 343 * address. 344 * 345 * UPDATE_TYPE_MED is used for slower updates which require significant hw 346 * re-programming however do not affect bandwidth consumption or clock 347 * requirements. At present, this is the level at which front end updates 348 * that do not require us to run bw_calcs happen. These are in/out transfer func 349 * updates, viewport offset changes, recout size changes and pixel depth changes. 350 * This update can be done at ISR, but we want to minimize how often this happens. 351 * 352 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 353 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 354 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 355 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 356 * a full update. This cannot be done at ISR level and should be a rare event. 357 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 358 * underscan we don't expect to see this call at all. 359 */ 360 361 enum surface_update_type { 362 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 363 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 364 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 365 }; 366 367 /* Forward declaration*/ 368 struct dc; 369 struct dc_plane_state; 370 struct dc_state; 371 372 373 struct dc_cap_funcs { 374 bool (*get_dcc_compression_cap)(const struct dc *dc, 375 const struct dc_dcc_surface_param *input, 376 struct dc_surface_dcc_cap *output); 377 }; 378 379 struct link_training_settings; 380 381 union allow_lttpr_non_transparent_mode { 382 struct { 383 bool DP1_4A : 1; 384 bool DP2_0 : 1; 385 } bits; 386 unsigned char raw; 387 }; 388 389 /* Structure to hold configuration flags set by dm at dc creation. */ 390 struct dc_config { 391 bool gpu_vm_support; 392 bool disable_disp_pll_sharing; 393 bool fbc_support; 394 bool disable_fractional_pwm; 395 bool allow_seamless_boot_optimization; 396 bool seamless_boot_edp_requested; 397 bool edp_not_connected; 398 bool edp_no_power_sequencing; 399 bool force_enum_edp; 400 bool forced_clocks; 401 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 402 bool multi_mon_pp_mclk_switch; 403 bool disable_dmcu; 404 bool enable_4to1MPC; 405 bool enable_windowed_mpo_odm; 406 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 407 uint32_t allow_edp_hotplug_detection; 408 bool clamp_min_dcfclk; 409 uint64_t vblank_alignment_dto_params; 410 uint8_t vblank_alignment_max_frame_time_diff; 411 bool is_asymmetric_memory; 412 bool is_single_rank_dimm; 413 bool is_vmin_only_asic; 414 bool use_pipe_ctx_sync_logic; 415 bool ignore_dpref_ss; 416 bool enable_mipi_converter_optimization; 417 bool use_default_clock_table; 418 bool force_bios_enable_lttpr; 419 uint8_t force_bios_fixed_vs; 420 int sdpif_request_limit_words_per_umc; 421 bool use_old_fixed_vs_sequence; 422 bool dc_mode_clk_limit_support; 423 bool enable_auto_dpm_test_logs; 424 }; 425 426 enum visual_confirm { 427 VISUAL_CONFIRM_DISABLE = 0, 428 VISUAL_CONFIRM_SURFACE = 1, 429 VISUAL_CONFIRM_HDR = 2, 430 VISUAL_CONFIRM_MPCTREE = 4, 431 VISUAL_CONFIRM_PSR = 5, 432 VISUAL_CONFIRM_SWAPCHAIN = 6, 433 VISUAL_CONFIRM_FAMS = 7, 434 VISUAL_CONFIRM_SWIZZLE = 9, 435 VISUAL_CONFIRM_REPLAY = 12, 436 VISUAL_CONFIRM_SUBVP = 14, 437 VISUAL_CONFIRM_MCLK_SWITCH = 16, 438 }; 439 440 enum dc_psr_power_opts { 441 psr_power_opt_invalid = 0x0, 442 psr_power_opt_smu_opt_static_screen = 0x1, 443 psr_power_opt_z10_static_screen = 0x10, 444 psr_power_opt_ds_disable_allow = 0x100, 445 }; 446 447 enum dml_hostvm_override_opts { 448 DML_HOSTVM_NO_OVERRIDE = 0x0, 449 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 450 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 451 }; 452 453 enum dcc_option { 454 DCC_ENABLE = 0, 455 DCC_DISABLE = 1, 456 DCC_HALF_REQ_DISALBE = 2, 457 }; 458 459 /** 460 * enum pipe_split_policy - Pipe split strategy supported by DCN 461 * 462 * This enum is used to define the pipe split policy supported by DCN. By 463 * default, DC favors MPC_SPLIT_DYNAMIC. 464 */ 465 enum pipe_split_policy { 466 /** 467 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 468 * pipe in order to bring the best trade-off between performance and 469 * power consumption. This is the recommended option. 470 */ 471 MPC_SPLIT_DYNAMIC = 0, 472 473 /** 474 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 475 * try any sort of split optimization. 476 */ 477 MPC_SPLIT_AVOID = 1, 478 479 /** 480 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 481 * optimize the pipe utilization when using a single display; if the 482 * user connects to a second display, DC will avoid pipe split. 483 */ 484 MPC_SPLIT_AVOID_MULT_DISP = 2, 485 }; 486 487 enum wm_report_mode { 488 WM_REPORT_DEFAULT = 0, 489 WM_REPORT_OVERRIDE = 1, 490 }; 491 enum dtm_pstate{ 492 dtm_level_p0 = 0,/*highest voltage*/ 493 dtm_level_p1, 494 dtm_level_p2, 495 dtm_level_p3, 496 dtm_level_p4,/*when active_display_count = 0*/ 497 }; 498 499 enum dcn_pwr_state { 500 DCN_PWR_STATE_UNKNOWN = -1, 501 DCN_PWR_STATE_MISSION_MODE = 0, 502 DCN_PWR_STATE_LOW_POWER = 3, 503 }; 504 505 enum dcn_zstate_support_state { 506 DCN_ZSTATE_SUPPORT_UNKNOWN, 507 DCN_ZSTATE_SUPPORT_ALLOW, 508 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 509 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 510 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 511 DCN_ZSTATE_SUPPORT_DISALLOW, 512 }; 513 514 /* 515 * struct dc_clocks - DC pipe clocks 516 * 517 * For any clocks that may differ per pipe only the max is stored in this 518 * structure 519 */ 520 struct dc_clocks { 521 int dispclk_khz; 522 int actual_dispclk_khz; 523 int dppclk_khz; 524 int actual_dppclk_khz; 525 int disp_dpp_voltage_level_khz; 526 int dcfclk_khz; 527 int socclk_khz; 528 int dcfclk_deep_sleep_khz; 529 int fclk_khz; 530 int phyclk_khz; 531 int dramclk_khz; 532 bool p_state_change_support; 533 enum dcn_zstate_support_state zstate_support; 534 bool dtbclk_en; 535 int ref_dtbclk_khz; 536 bool fclk_p_state_change_support; 537 enum dcn_pwr_state pwr_state; 538 /* 539 * Elements below are not compared for the purposes of 540 * optimization required 541 */ 542 bool prev_p_state_change_support; 543 bool fclk_prev_p_state_change_support; 544 int num_ways; 545 546 /* 547 * @fw_based_mclk_switching 548 * 549 * DC has a mechanism that leverage the variable refresh rate to switch 550 * memory clock in cases that we have a large latency to achieve the 551 * memory clock change and a short vblank window. DC has some 552 * requirements to enable this feature, and this field describes if the 553 * system support or not such a feature. 554 */ 555 bool fw_based_mclk_switching; 556 bool fw_based_mclk_switching_shut_down; 557 int prev_num_ways; 558 enum dtm_pstate dtm_level; 559 int max_supported_dppclk_khz; 560 int max_supported_dispclk_khz; 561 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 562 int bw_dispclk_khz; 563 }; 564 565 struct dc_bw_validation_profile { 566 bool enable; 567 568 unsigned long long total_ticks; 569 unsigned long long voltage_level_ticks; 570 unsigned long long watermark_ticks; 571 unsigned long long rq_dlg_ticks; 572 573 unsigned long long total_count; 574 unsigned long long skip_fast_count; 575 unsigned long long skip_pass_count; 576 unsigned long long skip_fail_count; 577 }; 578 579 #define BW_VAL_TRACE_SETUP() \ 580 unsigned long long end_tick = 0; \ 581 unsigned long long voltage_level_tick = 0; \ 582 unsigned long long watermark_tick = 0; \ 583 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 584 dm_get_timestamp(dc->ctx) : 0 585 586 #define BW_VAL_TRACE_COUNT() \ 587 if (dc->debug.bw_val_profile.enable) \ 588 dc->debug.bw_val_profile.total_count++ 589 590 #define BW_VAL_TRACE_SKIP(status) \ 591 if (dc->debug.bw_val_profile.enable) { \ 592 if (!voltage_level_tick) \ 593 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 594 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 595 } 596 597 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 598 if (dc->debug.bw_val_profile.enable) \ 599 voltage_level_tick = dm_get_timestamp(dc->ctx) 600 601 #define BW_VAL_TRACE_END_WATERMARKS() \ 602 if (dc->debug.bw_val_profile.enable) \ 603 watermark_tick = dm_get_timestamp(dc->ctx) 604 605 #define BW_VAL_TRACE_FINISH() \ 606 if (dc->debug.bw_val_profile.enable) { \ 607 end_tick = dm_get_timestamp(dc->ctx); \ 608 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 609 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 610 if (watermark_tick) { \ 611 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 612 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 613 } \ 614 } 615 616 union mem_low_power_enable_options { 617 struct { 618 bool vga: 1; 619 bool i2c: 1; 620 bool dmcu: 1; 621 bool dscl: 1; 622 bool cm: 1; 623 bool mpc: 1; 624 bool optc: 1; 625 bool vpg: 1; 626 bool afmt: 1; 627 } bits; 628 uint32_t u32All; 629 }; 630 631 union root_clock_optimization_options { 632 struct { 633 bool dpp: 1; 634 bool dsc: 1; 635 bool hdmistream: 1; 636 bool hdmichar: 1; 637 bool dpstream: 1; 638 bool symclk32_se: 1; 639 bool symclk32_le: 1; 640 bool symclk_fe: 1; 641 bool physymclk: 1; 642 bool dpiasymclk: 1; 643 uint32_t reserved: 22; 644 } bits; 645 uint32_t u32All; 646 }; 647 648 union fine_grain_clock_gating_enable_options { 649 struct { 650 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 651 bool dchub : 1; /* Display controller hub */ 652 bool dchubbub : 1; 653 bool dpp : 1; /* Display pipes and planes */ 654 bool opp : 1; /* Output pixel processing */ 655 bool optc : 1; /* Output pipe timing combiner */ 656 bool dio : 1; /* Display output */ 657 bool dwb : 1; /* Display writeback */ 658 bool mmhubbub : 1; /* Multimedia hub */ 659 bool dmu : 1; /* Display core management unit */ 660 bool az : 1; /* Azalia */ 661 bool dchvm : 1; 662 bool dsc : 1; /* Display stream compression */ 663 664 uint32_t reserved : 19; 665 } bits; 666 uint32_t u32All; 667 }; 668 669 enum pg_hw_pipe_resources { 670 PG_HUBP = 0, 671 PG_DPP, 672 PG_DSC, 673 PG_MPCC, 674 PG_OPP, 675 PG_OPTC, 676 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 677 }; 678 679 enum pg_hw_resources { 680 PG_DCCG = 0, 681 PG_DCIO, 682 PG_DIO, 683 PG_DCHUBBUB, 684 PG_DCHVM, 685 PG_DWB, 686 PG_HPO, 687 PG_HW_RESOURCES_NUM_ELEMENT 688 }; 689 690 struct pg_block_update { 691 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 692 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 693 }; 694 695 union dpia_debug_options { 696 struct { 697 uint32_t disable_dpia:1; /* bit 0 */ 698 uint32_t force_non_lttpr:1; /* bit 1 */ 699 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 700 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 701 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 702 uint32_t reserved:27; 703 } bits; 704 uint32_t raw; 705 }; 706 707 /* AUX wake work around options 708 * 0: enable/disable work around 709 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 710 * 15-2: reserved 711 * 31-16: timeout in ms 712 */ 713 union aux_wake_wa_options { 714 struct { 715 uint32_t enable_wa : 1; 716 uint32_t use_default_timeout : 1; 717 uint32_t rsvd: 14; 718 uint32_t timeout_ms : 16; 719 } bits; 720 uint32_t raw; 721 }; 722 723 struct dc_debug_data { 724 uint32_t ltFailCount; 725 uint32_t i2cErrorCount; 726 uint32_t auxErrorCount; 727 }; 728 729 struct dc_phy_addr_space_config { 730 struct { 731 uint64_t start_addr; 732 uint64_t end_addr; 733 uint64_t fb_top; 734 uint64_t fb_offset; 735 uint64_t fb_base; 736 uint64_t agp_top; 737 uint64_t agp_bot; 738 uint64_t agp_base; 739 } system_aperture; 740 741 struct { 742 uint64_t page_table_start_addr; 743 uint64_t page_table_end_addr; 744 uint64_t page_table_base_addr; 745 bool base_addr_is_mc_addr; 746 } gart_config; 747 748 bool valid; 749 bool is_hvm_enabled; 750 uint64_t page_table_default_page_addr; 751 }; 752 753 struct dc_virtual_addr_space_config { 754 uint64_t page_table_base_addr; 755 uint64_t page_table_start_addr; 756 uint64_t page_table_end_addr; 757 uint32_t page_table_block_size_in_bytes; 758 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 759 }; 760 761 struct dc_bounding_box_overrides { 762 int sr_exit_time_ns; 763 int sr_enter_plus_exit_time_ns; 764 int sr_exit_z8_time_ns; 765 int sr_enter_plus_exit_z8_time_ns; 766 int urgent_latency_ns; 767 int percent_of_ideal_drambw; 768 int dram_clock_change_latency_ns; 769 int dummy_clock_change_latency_ns; 770 int fclk_clock_change_latency_ns; 771 /* This forces a hard min on the DCFCLK we use 772 * for DML. Unlike the debug option for forcing 773 * DCFCLK, this override affects watermark calculations 774 */ 775 int min_dcfclk_mhz; 776 }; 777 778 struct dc_state; 779 struct resource_pool; 780 struct dce_hwseq; 781 struct link_service; 782 783 /* 784 * struct dc_debug_options - DC debug struct 785 * 786 * This struct provides a simple mechanism for developers to change some 787 * configurations, enable/disable features, and activate extra debug options. 788 * This can be very handy to narrow down whether some specific feature is 789 * causing an issue or not. 790 */ 791 struct dc_debug_options { 792 bool native422_support; 793 bool disable_dsc; 794 enum visual_confirm visual_confirm; 795 int visual_confirm_rect_height; 796 797 bool sanity_checks; 798 bool max_disp_clk; 799 bool surface_trace; 800 bool timing_trace; 801 bool clock_trace; 802 bool validation_trace; 803 bool bandwidth_calcs_trace; 804 int max_downscale_src_width; 805 806 /* stutter efficiency related */ 807 bool disable_stutter; 808 bool use_max_lb; 809 enum dcc_option disable_dcc; 810 811 /* 812 * @pipe_split_policy: Define which pipe split policy is used by the 813 * display core. 814 */ 815 enum pipe_split_policy pipe_split_policy; 816 bool force_single_disp_pipe_split; 817 bool voltage_align_fclk; 818 bool disable_min_fclk; 819 820 bool disable_dfs_bypass; 821 bool disable_dpp_power_gate; 822 bool disable_hubp_power_gate; 823 bool disable_dsc_power_gate; 824 bool disable_optc_power_gate; 825 int dsc_min_slice_height_override; 826 int dsc_bpp_increment_div; 827 bool disable_pplib_wm_range; 828 enum wm_report_mode pplib_wm_report_mode; 829 unsigned int min_disp_clk_khz; 830 unsigned int min_dpp_clk_khz; 831 unsigned int min_dram_clk_khz; 832 int sr_exit_time_dpm0_ns; 833 int sr_enter_plus_exit_time_dpm0_ns; 834 int sr_exit_time_ns; 835 int sr_enter_plus_exit_time_ns; 836 int sr_exit_z8_time_ns; 837 int sr_enter_plus_exit_z8_time_ns; 838 int urgent_latency_ns; 839 uint32_t underflow_assert_delay_us; 840 int percent_of_ideal_drambw; 841 int dram_clock_change_latency_ns; 842 bool optimized_watermark; 843 int always_scale; 844 bool disable_pplib_clock_request; 845 bool disable_clock_gate; 846 bool disable_mem_low_power; 847 bool pstate_enabled; 848 bool disable_dmcu; 849 bool force_abm_enable; 850 bool disable_stereo_support; 851 bool vsr_support; 852 bool performance_trace; 853 bool az_endpoint_mute_only; 854 bool always_use_regamma; 855 bool recovery_enabled; 856 bool avoid_vbios_exec_table; 857 bool scl_reset_length10; 858 bool hdmi20_disable; 859 bool skip_detection_link_training; 860 uint32_t edid_read_retry_times; 861 unsigned int force_odm_combine; //bit vector based on otg inst 862 unsigned int seamless_boot_odm_combine; 863 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 864 int minimum_z8_residency_time; 865 bool disable_z9_mpc; 866 unsigned int force_fclk_khz; 867 bool enable_tri_buf; 868 bool dmub_offload_enabled; 869 bool dmcub_emulation; 870 bool disable_idle_power_optimizations; 871 unsigned int mall_size_override; 872 unsigned int mall_additional_timer_percent; 873 bool mall_error_as_fatal; 874 bool dmub_command_table; /* for testing only */ 875 struct dc_bw_validation_profile bw_val_profile; 876 bool disable_fec; 877 bool disable_48mhz_pwrdwn; 878 /* This forces a hard min on the DCFCLK requested to SMU/PP 879 * watermarks are not affected. 880 */ 881 unsigned int force_min_dcfclk_mhz; 882 int dwb_fi_phase; 883 bool disable_timing_sync; 884 bool cm_in_bypass; 885 int force_clock_mode;/*every mode change.*/ 886 887 bool disable_dram_clock_change_vactive_support; 888 bool validate_dml_output; 889 bool enable_dmcub_surface_flip; 890 bool usbc_combo_phy_reset_wa; 891 bool enable_dram_clock_change_one_display_vactive; 892 /* TODO - remove once tested */ 893 bool legacy_dp2_lt; 894 bool set_mst_en_for_sst; 895 bool disable_uhbr; 896 bool force_dp2_lt_fallback_method; 897 bool ignore_cable_id; 898 union mem_low_power_enable_options enable_mem_low_power; 899 union root_clock_optimization_options root_clock_optimization; 900 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 901 bool hpo_optimization; 902 bool force_vblank_alignment; 903 904 /* Enable dmub aux for legacy ddc */ 905 bool enable_dmub_aux_for_legacy_ddc; 906 bool disable_fams; 907 bool disable_fams_gaming; 908 /* FEC/PSR1 sequence enable delay in 100us */ 909 uint8_t fec_enable_delay_in100us; 910 bool enable_driver_sequence_debug; 911 enum det_size crb_alloc_policy; 912 int crb_alloc_policy_min_disp_count; 913 bool disable_z10; 914 unsigned int disable_ips; 915 bool enable_z9_disable_interface; 916 bool psr_skip_crtc_disable; 917 union dpia_debug_options dpia_debug; 918 bool disable_fixed_vs_aux_timeout_wa; 919 uint32_t fixed_vs_aux_delay_config_wa; 920 bool force_disable_subvp; 921 bool force_subvp_mclk_switch; 922 bool allow_sw_cursor_fallback; 923 unsigned int force_subvp_num_ways; 924 unsigned int force_mall_ss_num_ways; 925 bool alloc_extra_way_for_cursor; 926 uint32_t subvp_extra_lines; 927 bool force_usr_allow; 928 /* uses value at boot and disables switch */ 929 bool disable_dtb_ref_clk_switch; 930 bool extended_blank_optimization; 931 union aux_wake_wa_options aux_wake_wa; 932 uint32_t mst_start_top_delay; 933 uint8_t psr_power_use_phy_fsm; 934 enum dml_hostvm_override_opts dml_hostvm_override; 935 bool dml_disallow_alternate_prefetch_modes; 936 bool use_legacy_soc_bb_mechanism; 937 bool exit_idle_opt_for_cursor_updates; 938 bool enable_single_display_2to1_odm_policy; 939 bool enable_double_buffered_dsc_pg_support; 940 bool enable_dp_dig_pixel_rate_div_policy; 941 enum lttpr_mode lttpr_mode_override; 942 unsigned int dsc_delay_factor_wa_x1000; 943 unsigned int min_prefetch_in_strobe_ns; 944 bool disable_unbounded_requesting; 945 bool dig_fifo_off_in_blank; 946 bool temp_mst_deallocation_sequence; 947 bool override_dispclk_programming; 948 bool otg_crc_db; 949 bool disallow_dispclk_dppclk_ds; 950 bool disable_fpo_optimizations; 951 bool support_eDP1_5; 952 uint32_t fpo_vactive_margin_us; 953 bool disable_fpo_vactive; 954 bool disable_boot_optimizations; 955 bool override_odm_optimization; 956 bool minimize_dispclk_using_odm; 957 bool disable_subvp_high_refresh; 958 bool disable_dp_plus_plus_wa; 959 uint32_t fpo_vactive_min_active_margin_us; 960 uint32_t fpo_vactive_max_blank_us; 961 bool enable_hpo_pg_support; 962 bool enable_legacy_fast_update; 963 bool disable_dc_mode_overwrite; 964 bool replay_skip_crtc_disabled; 965 bool ignore_pg;/*do nothing, let pmfw control it*/ 966 bool psp_disabled_wa; 967 }; 968 969 struct gpu_info_soc_bounding_box_v1_0; 970 971 /* Generic structure that can be used to query properties of DC. More fields 972 * can be added as required. 973 */ 974 struct dc_current_properties { 975 unsigned int cursor_size_limit; 976 }; 977 978 struct dc { 979 struct dc_debug_options debug; 980 struct dc_versions versions; 981 struct dc_caps caps; 982 struct dc_cap_funcs cap_funcs; 983 struct dc_config config; 984 struct dc_bounding_box_overrides bb_overrides; 985 struct dc_bug_wa work_arounds; 986 struct dc_context *ctx; 987 struct dc_phy_addr_space_config vm_pa_config; 988 989 uint8_t link_count; 990 struct dc_link *links[MAX_PIPES * 2]; 991 struct link_service *link_srv; 992 993 struct dc_state *current_state; 994 struct resource_pool *res_pool; 995 996 struct clk_mgr *clk_mgr; 997 998 /* Display Engine Clock levels */ 999 struct dm_pp_clock_levels sclk_lvls; 1000 1001 /* Inputs into BW and WM calculations. */ 1002 struct bw_calcs_dceip *bw_dceip; 1003 struct bw_calcs_vbios *bw_vbios; 1004 struct dcn_soc_bounding_box *dcn_soc; 1005 struct dcn_ip_params *dcn_ip; 1006 struct display_mode_lib dml; 1007 1008 /* HW functions */ 1009 struct hw_sequencer_funcs hwss; 1010 struct dce_hwseq *hwseq; 1011 1012 /* Require to optimize clocks and bandwidth for added/removed planes */ 1013 bool optimized_required; 1014 bool wm_optimized_required; 1015 bool idle_optimizations_allowed; 1016 bool enable_c20_dtm_b0; 1017 1018 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1019 1020 /* FBC compressor */ 1021 struct compressor *fbc_compressor; 1022 1023 struct dc_debug_data debug_data; 1024 struct dpcd_vendor_signature vendor_signature; 1025 1026 const char *build_id; 1027 struct vm_helper *vm_helper; 1028 1029 uint32_t *dcn_reg_offsets; 1030 uint32_t *nbio_reg_offsets; 1031 uint32_t *clk_reg_offsets; 1032 1033 /* Scratch memory */ 1034 struct { 1035 struct { 1036 /* 1037 * For matching clock_limits table in driver with table 1038 * from PMFW. 1039 */ 1040 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1041 } update_bw_bounding_box; 1042 } scratch; 1043 }; 1044 1045 enum frame_buffer_mode { 1046 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1047 FRAME_BUFFER_MODE_ZFB_ONLY, 1048 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1049 } ; 1050 1051 struct dchub_init_data { 1052 int64_t zfb_phys_addr_base; 1053 int64_t zfb_mc_base_addr; 1054 uint64_t zfb_size_in_byte; 1055 enum frame_buffer_mode fb_mode; 1056 bool dchub_initialzied; 1057 bool dchub_info_valid; 1058 }; 1059 1060 struct dc_init_data { 1061 struct hw_asic_id asic_id; 1062 void *driver; /* ctx */ 1063 struct cgs_device *cgs_device; 1064 struct dc_bounding_box_overrides bb_overrides; 1065 1066 int num_virtual_links; 1067 /* 1068 * If 'vbios_override' not NULL, it will be called instead 1069 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1070 */ 1071 struct dc_bios *vbios_override; 1072 enum dce_environment dce_environment; 1073 1074 struct dmub_offload_funcs *dmub_if; 1075 struct dc_reg_helper_state *dmub_offload; 1076 1077 struct dc_config flags; 1078 uint64_t log_mask; 1079 1080 struct dpcd_vendor_signature vendor_signature; 1081 bool force_smu_not_present; 1082 /* 1083 * IP offset for run time initializaion of register addresses 1084 * 1085 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1086 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1087 * before them. 1088 */ 1089 uint32_t *dcn_reg_offsets; 1090 uint32_t *nbio_reg_offsets; 1091 uint32_t *clk_reg_offsets; 1092 }; 1093 1094 struct dc_callback_init { 1095 struct cp_psp cp_psp; 1096 }; 1097 1098 struct dc *dc_create(const struct dc_init_data *init_params); 1099 void dc_hardware_init(struct dc *dc); 1100 1101 int dc_get_vmid_use_vector(struct dc *dc); 1102 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1103 /* Returns the number of vmids supported */ 1104 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1105 void dc_init_callbacks(struct dc *dc, 1106 const struct dc_callback_init *init_params); 1107 void dc_deinit_callbacks(struct dc *dc); 1108 void dc_destroy(struct dc **dc); 1109 1110 /* Surface Interfaces */ 1111 1112 enum { 1113 TRANSFER_FUNC_POINTS = 1025 1114 }; 1115 1116 struct dc_hdr_static_metadata { 1117 /* display chromaticities and white point in units of 0.00001 */ 1118 unsigned int chromaticity_green_x; 1119 unsigned int chromaticity_green_y; 1120 unsigned int chromaticity_blue_x; 1121 unsigned int chromaticity_blue_y; 1122 unsigned int chromaticity_red_x; 1123 unsigned int chromaticity_red_y; 1124 unsigned int chromaticity_white_point_x; 1125 unsigned int chromaticity_white_point_y; 1126 1127 uint32_t min_luminance; 1128 uint32_t max_luminance; 1129 uint32_t maximum_content_light_level; 1130 uint32_t maximum_frame_average_light_level; 1131 }; 1132 1133 enum dc_transfer_func_type { 1134 TF_TYPE_PREDEFINED, 1135 TF_TYPE_DISTRIBUTED_POINTS, 1136 TF_TYPE_BYPASS, 1137 TF_TYPE_HWPWL 1138 }; 1139 1140 struct dc_transfer_func_distributed_points { 1141 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1142 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1143 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1144 1145 uint16_t end_exponent; 1146 uint16_t x_point_at_y1_red; 1147 uint16_t x_point_at_y1_green; 1148 uint16_t x_point_at_y1_blue; 1149 }; 1150 1151 enum dc_transfer_func_predefined { 1152 TRANSFER_FUNCTION_SRGB, 1153 TRANSFER_FUNCTION_BT709, 1154 TRANSFER_FUNCTION_PQ, 1155 TRANSFER_FUNCTION_LINEAR, 1156 TRANSFER_FUNCTION_UNITY, 1157 TRANSFER_FUNCTION_HLG, 1158 TRANSFER_FUNCTION_HLG12, 1159 TRANSFER_FUNCTION_GAMMA22, 1160 TRANSFER_FUNCTION_GAMMA24, 1161 TRANSFER_FUNCTION_GAMMA26 1162 }; 1163 1164 1165 struct dc_transfer_func { 1166 struct kref refcount; 1167 enum dc_transfer_func_type type; 1168 enum dc_transfer_func_predefined tf; 1169 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1170 uint32_t sdr_ref_white_level; 1171 union { 1172 struct pwl_params pwl; 1173 struct dc_transfer_func_distributed_points tf_pts; 1174 }; 1175 }; 1176 1177 1178 union dc_3dlut_state { 1179 struct { 1180 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1181 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1182 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1183 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1184 uint32_t mpc_rmu1_mux:4; 1185 uint32_t mpc_rmu2_mux:4; 1186 uint32_t reserved:15; 1187 } bits; 1188 uint32_t raw; 1189 }; 1190 1191 1192 struct dc_3dlut { 1193 struct kref refcount; 1194 struct tetrahedral_params lut_3d; 1195 struct fixed31_32 hdr_multiplier; 1196 union dc_3dlut_state state; 1197 }; 1198 /* 1199 * This structure is filled in by dc_surface_get_status and contains 1200 * the last requested address and the currently active address so the called 1201 * can determine if there are any outstanding flips 1202 */ 1203 struct dc_plane_status { 1204 struct dc_plane_address requested_address; 1205 struct dc_plane_address current_address; 1206 bool is_flip_pending; 1207 bool is_right_eye; 1208 }; 1209 1210 union surface_update_flags { 1211 1212 struct { 1213 uint32_t addr_update:1; 1214 /* Medium updates */ 1215 uint32_t dcc_change:1; 1216 uint32_t color_space_change:1; 1217 uint32_t horizontal_mirror_change:1; 1218 uint32_t per_pixel_alpha_change:1; 1219 uint32_t global_alpha_change:1; 1220 uint32_t hdr_mult:1; 1221 uint32_t rotation_change:1; 1222 uint32_t swizzle_change:1; 1223 uint32_t scaling_change:1; 1224 uint32_t position_change:1; 1225 uint32_t in_transfer_func_change:1; 1226 uint32_t input_csc_change:1; 1227 uint32_t coeff_reduction_change:1; 1228 uint32_t output_tf_change:1; 1229 uint32_t pixel_format_change:1; 1230 uint32_t plane_size_change:1; 1231 uint32_t gamut_remap_change:1; 1232 1233 /* Full updates */ 1234 uint32_t new_plane:1; 1235 uint32_t bpp_change:1; 1236 uint32_t gamma_change:1; 1237 uint32_t bandwidth_change:1; 1238 uint32_t clock_change:1; 1239 uint32_t stereo_format_change:1; 1240 uint32_t lut_3d:1; 1241 uint32_t tmz_changed:1; 1242 uint32_t full_update:1; 1243 } bits; 1244 1245 uint32_t raw; 1246 }; 1247 1248 struct dc_plane_state { 1249 struct dc_plane_address address; 1250 struct dc_plane_flip_time time; 1251 bool triplebuffer_flips; 1252 struct scaling_taps scaling_quality; 1253 struct rect src_rect; 1254 struct rect dst_rect; 1255 struct rect clip_rect; 1256 1257 struct plane_size plane_size; 1258 union dc_tiling_info tiling_info; 1259 1260 struct dc_plane_dcc_param dcc; 1261 1262 struct dc_gamma *gamma_correction; 1263 struct dc_transfer_func *in_transfer_func; 1264 struct dc_bias_and_scale *bias_and_scale; 1265 struct dc_csc_transform input_csc_color_matrix; 1266 struct fixed31_32 coeff_reduction_factor; 1267 struct fixed31_32 hdr_mult; 1268 struct colorspace_transform gamut_remap_matrix; 1269 1270 // TODO: No longer used, remove 1271 struct dc_hdr_static_metadata hdr_static_ctx; 1272 1273 enum dc_color_space color_space; 1274 1275 struct dc_3dlut *lut3d_func; 1276 struct dc_transfer_func *in_shaper_func; 1277 struct dc_transfer_func *blend_tf; 1278 1279 struct dc_transfer_func *gamcor_tf; 1280 enum surface_pixel_format format; 1281 enum dc_rotation_angle rotation; 1282 enum plane_stereo_format stereo_format; 1283 1284 bool is_tiling_rotated; 1285 bool per_pixel_alpha; 1286 bool pre_multiplied_alpha; 1287 bool global_alpha; 1288 int global_alpha_value; 1289 bool visible; 1290 bool flip_immediate; 1291 bool horizontal_mirror; 1292 int layer_index; 1293 1294 union surface_update_flags update_flags; 1295 bool flip_int_enabled; 1296 bool skip_manual_trigger; 1297 1298 /* private to DC core */ 1299 struct dc_plane_status status; 1300 struct dc_context *ctx; 1301 1302 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1303 bool force_full_update; 1304 1305 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1306 1307 /* private to dc_surface.c */ 1308 enum dc_irq_source irq_source; 1309 struct kref refcount; 1310 struct tg_color visual_confirm_color; 1311 1312 bool is_statically_allocated; 1313 }; 1314 1315 struct dc_plane_info { 1316 struct plane_size plane_size; 1317 union dc_tiling_info tiling_info; 1318 struct dc_plane_dcc_param dcc; 1319 enum surface_pixel_format format; 1320 enum dc_rotation_angle rotation; 1321 enum plane_stereo_format stereo_format; 1322 enum dc_color_space color_space; 1323 bool horizontal_mirror; 1324 bool visible; 1325 bool per_pixel_alpha; 1326 bool pre_multiplied_alpha; 1327 bool global_alpha; 1328 int global_alpha_value; 1329 bool input_csc_enabled; 1330 int layer_index; 1331 }; 1332 1333 struct dc_scaling_info { 1334 struct rect src_rect; 1335 struct rect dst_rect; 1336 struct rect clip_rect; 1337 struct scaling_taps scaling_quality; 1338 }; 1339 1340 struct dc_fast_update { 1341 const struct dc_flip_addrs *flip_addr; 1342 const struct dc_gamma *gamma; 1343 const struct colorspace_transform *gamut_remap_matrix; 1344 const struct dc_csc_transform *input_csc_color_matrix; 1345 const struct fixed31_32 *coeff_reduction_factor; 1346 struct dc_transfer_func *out_transfer_func; 1347 struct dc_csc_transform *output_csc_transform; 1348 }; 1349 1350 struct dc_surface_update { 1351 struct dc_plane_state *surface; 1352 1353 /* isr safe update parameters. null means no updates */ 1354 const struct dc_flip_addrs *flip_addr; 1355 const struct dc_plane_info *plane_info; 1356 const struct dc_scaling_info *scaling_info; 1357 struct fixed31_32 hdr_mult; 1358 /* following updates require alloc/sleep/spin that is not isr safe, 1359 * null means no updates 1360 */ 1361 const struct dc_gamma *gamma; 1362 const struct dc_transfer_func *in_transfer_func; 1363 1364 const struct dc_csc_transform *input_csc_color_matrix; 1365 const struct fixed31_32 *coeff_reduction_factor; 1366 const struct dc_transfer_func *func_shaper; 1367 const struct dc_3dlut *lut3d_func; 1368 const struct dc_transfer_func *blend_tf; 1369 const struct colorspace_transform *gamut_remap_matrix; 1370 }; 1371 1372 /* 1373 * Create a new surface with default parameters; 1374 */ 1375 struct dc_plane_state *dc_create_plane_state(struct dc *dc); 1376 const struct dc_plane_status *dc_plane_get_status( 1377 const struct dc_plane_state *plane_state); 1378 1379 void dc_plane_state_retain(struct dc_plane_state *plane_state); 1380 void dc_plane_state_release(struct dc_plane_state *plane_state); 1381 1382 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1383 void dc_gamma_release(struct dc_gamma **dc_gamma); 1384 struct dc_gamma *dc_create_gamma(void); 1385 1386 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1387 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1388 struct dc_transfer_func *dc_create_transfer_func(void); 1389 1390 struct dc_3dlut *dc_create_3dlut_func(void); 1391 void dc_3dlut_func_release(struct dc_3dlut *lut); 1392 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1393 1394 void dc_post_update_surfaces_to_stream( 1395 struct dc *dc); 1396 1397 #include "dc_stream.h" 1398 1399 /** 1400 * struct dc_validation_set - Struct to store surface/stream associations for validation 1401 */ 1402 struct dc_validation_set { 1403 /** 1404 * @stream: Stream state properties 1405 */ 1406 struct dc_stream_state *stream; 1407 1408 /** 1409 * @plane_states: Surface state 1410 */ 1411 struct dc_plane_state *plane_states[MAX_SURFACES]; 1412 1413 /** 1414 * @plane_count: Total of active planes 1415 */ 1416 uint8_t plane_count; 1417 }; 1418 1419 bool dc_validate_boot_timing(const struct dc *dc, 1420 const struct dc_sink *sink, 1421 struct dc_crtc_timing *crtc_timing); 1422 1423 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1424 1425 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1426 1427 enum dc_status dc_validate_with_context(struct dc *dc, 1428 const struct dc_validation_set set[], 1429 int set_count, 1430 struct dc_state *context, 1431 bool fast_validate); 1432 1433 bool dc_set_generic_gpio_for_stereo(bool enable, 1434 struct gpio_service *gpio_service); 1435 1436 /* 1437 * fast_validate: we return after determining if we can support the new state, 1438 * but before we populate the programming info 1439 */ 1440 enum dc_status dc_validate_global_state( 1441 struct dc *dc, 1442 struct dc_state *new_ctx, 1443 bool fast_validate); 1444 1445 1446 void dc_resource_state_construct( 1447 const struct dc *dc, 1448 struct dc_state *dst_ctx); 1449 1450 bool dc_acquire_release_mpc_3dlut( 1451 struct dc *dc, bool acquire, 1452 struct dc_stream_state *stream, 1453 struct dc_3dlut **lut, 1454 struct dc_transfer_func **shaper); 1455 1456 void dc_resource_state_copy_construct( 1457 const struct dc_state *src_ctx, 1458 struct dc_state *dst_ctx); 1459 1460 void dc_resource_state_copy_construct_current( 1461 const struct dc *dc, 1462 struct dc_state *dst_ctx); 1463 1464 void dc_resource_state_destruct(struct dc_state *context); 1465 1466 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1467 1468 enum dc_status dc_commit_streams(struct dc *dc, 1469 struct dc_stream_state *streams[], 1470 uint8_t stream_count); 1471 1472 struct dc_state *dc_create_state(struct dc *dc); 1473 struct dc_state *dc_copy_state(struct dc_state *src_ctx); 1474 void dc_retain_state(struct dc_state *context); 1475 void dc_release_state(struct dc_state *context); 1476 1477 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1478 struct dc_stream_state *stream, 1479 int mpcc_inst); 1480 1481 1482 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1483 1484 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1485 1486 /* The function returns minimum bandwidth required to drive a given timing 1487 * return - minimum required timing bandwidth in kbps. 1488 */ 1489 uint32_t dc_bandwidth_in_kbps_from_timing( 1490 const struct dc_crtc_timing *timing, 1491 const enum dc_link_encoding_format link_encoding); 1492 1493 /* Link Interfaces */ 1494 /* 1495 * A link contains one or more sinks and their connected status. 1496 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1497 */ 1498 struct dc_link { 1499 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1500 unsigned int sink_count; 1501 struct dc_sink *local_sink; 1502 unsigned int link_index; 1503 enum dc_connection_type type; 1504 enum signal_type connector_signal; 1505 enum dc_irq_source irq_source_hpd; 1506 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1507 1508 bool is_hpd_filter_disabled; 1509 bool dp_ss_off; 1510 1511 /** 1512 * @link_state_valid: 1513 * 1514 * If there is no link and local sink, this variable should be set to 1515 * false. Otherwise, it should be set to true; usually, the function 1516 * core_link_enable_stream sets this field to true. 1517 */ 1518 bool link_state_valid; 1519 bool aux_access_disabled; 1520 bool sync_lt_in_progress; 1521 bool skip_stream_reenable; 1522 bool is_internal_display; 1523 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1524 bool is_dig_mapping_flexible; 1525 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1526 bool is_hpd_pending; /* Indicates a new received hpd */ 1527 bool is_automated; /* Indicates automated testing */ 1528 1529 bool edp_sink_present; 1530 1531 struct dp_trace dp_trace; 1532 1533 /* caps is the same as reported_link_cap. link_traing use 1534 * reported_link_cap. Will clean up. TODO 1535 */ 1536 struct dc_link_settings reported_link_cap; 1537 struct dc_link_settings verified_link_cap; 1538 struct dc_link_settings cur_link_settings; 1539 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1540 struct dc_link_settings preferred_link_setting; 1541 /* preferred_training_settings are override values that 1542 * come from DM. DM is responsible for the memory 1543 * management of the override pointers. 1544 */ 1545 struct dc_link_training_overrides preferred_training_settings; 1546 struct dp_audio_test_data audio_test_data; 1547 1548 uint8_t ddc_hw_inst; 1549 1550 uint8_t hpd_src; 1551 1552 uint8_t link_enc_hw_inst; 1553 /* DIG link encoder ID. Used as index in link encoder resource pool. 1554 * For links with fixed mapping to DIG, this is not changed after dc_link 1555 * object creation. 1556 */ 1557 enum engine_id eng_id; 1558 enum engine_id dpia_preferred_eng_id; 1559 1560 bool test_pattern_enabled; 1561 enum dp_test_pattern current_test_pattern; 1562 union compliance_test_state compliance_test_state; 1563 1564 void *priv; 1565 1566 struct ddc_service *ddc; 1567 1568 enum dp_panel_mode panel_mode; 1569 bool aux_mode; 1570 1571 /* Private to DC core */ 1572 1573 const struct dc *dc; 1574 1575 struct dc_context *ctx; 1576 1577 struct panel_cntl *panel_cntl; 1578 struct link_encoder *link_enc; 1579 struct graphics_object_id link_id; 1580 /* Endpoint type distinguishes display endpoints which do not have entries 1581 * in the BIOS connector table from those that do. Helps when tracking link 1582 * encoder to display endpoint assignments. 1583 */ 1584 enum display_endpoint_type ep_type; 1585 union ddi_channel_mapping ddi_channel_mapping; 1586 struct connector_device_tag_info device_tag; 1587 struct dpcd_caps dpcd_caps; 1588 uint32_t dongle_max_pix_clk; 1589 unsigned short chip_caps; 1590 unsigned int dpcd_sink_count; 1591 struct hdcp_caps hdcp_caps; 1592 enum edp_revision edp_revision; 1593 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1594 1595 struct backlight_settings backlight_settings; 1596 struct psr_settings psr_settings; 1597 1598 struct replay_settings replay_settings; 1599 1600 /* Drive settings read from integrated info table */ 1601 struct dc_lane_settings bios_forced_drive_settings; 1602 1603 /* Vendor specific LTTPR workaround variables */ 1604 uint8_t vendor_specific_lttpr_link_rate_wa; 1605 bool apply_vendor_specific_lttpr_link_rate_wa; 1606 1607 /* MST record stream using this link */ 1608 struct link_flags { 1609 bool dp_keep_receiver_powered; 1610 bool dp_skip_DID2; 1611 bool dp_skip_reset_segment; 1612 bool dp_skip_fs_144hz; 1613 bool dp_mot_reset_segment; 1614 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1615 bool dpia_mst_dsc_always_on; 1616 /* Forced DPIA into TBT3 compatibility mode. */ 1617 bool dpia_forced_tbt3_mode; 1618 bool dongle_mode_timing_override; 1619 bool blank_stream_on_ocs_change; 1620 bool read_dpcd204h_on_irq_hpd; 1621 } wa_flags; 1622 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1623 1624 struct dc_link_status link_status; 1625 struct dprx_states dprx_states; 1626 1627 struct gpio *hpd_gpio; 1628 enum dc_link_fec_state fec_state; 1629 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1630 1631 struct dc_panel_config panel_config; 1632 struct phy_state phy_state; 1633 // BW ALLOCATON USB4 ONLY 1634 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1635 bool skip_implict_edp_power_control; 1636 }; 1637 1638 /* Return an enumerated dc_link. 1639 * dc_link order is constant and determined at 1640 * boot time. They cannot be created or destroyed. 1641 * Use dc_get_caps() to get number of links. 1642 */ 1643 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1644 1645 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1646 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1647 const struct dc_link *link, 1648 unsigned int *inst_out); 1649 1650 /* Return an array of link pointers to edp links. */ 1651 void dc_get_edp_links(const struct dc *dc, 1652 struct dc_link **edp_links, 1653 int *edp_num); 1654 1655 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1656 bool powerOn); 1657 1658 /* The function initiates detection handshake over the given link. It first 1659 * determines if there are display connections over the link. If so it initiates 1660 * detection protocols supported by the connected receiver device. The function 1661 * contains protocol specific handshake sequences which are sometimes mandatory 1662 * to establish a proper connection between TX and RX. So it is always 1663 * recommended to call this function as the first link operation upon HPD event 1664 * or power up event. Upon completion, the function will update link structure 1665 * in place based on latest RX capabilities. The function may also cause dpms 1666 * to be reset to off for all currently enabled streams to the link. It is DM's 1667 * responsibility to serialize detection and DPMS updates. 1668 * 1669 * @reason - Indicate which event triggers this detection. dc may customize 1670 * detection flow depending on the triggering events. 1671 * return false - if detection is not fully completed. This could happen when 1672 * there is an unrecoverable error during detection or detection is partially 1673 * completed (detection has been delegated to dm mst manager ie. 1674 * link->connection_type == dc_connection_mst_branch when returning false). 1675 * return true - detection is completed, link has been fully updated with latest 1676 * detection result. 1677 */ 1678 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1679 1680 struct dc_sink_init_data; 1681 1682 /* When link connection type is dc_connection_mst_branch, remote sink can be 1683 * added to the link. The interface creates a remote sink and associates it with 1684 * current link. The sink will be retained by link until remove remote sink is 1685 * called. 1686 * 1687 * @dc_link - link the remote sink will be added to. 1688 * @edid - byte array of EDID raw data. 1689 * @len - size of the edid in byte 1690 * @init_data - 1691 */ 1692 struct dc_sink *dc_link_add_remote_sink( 1693 struct dc_link *dc_link, 1694 const uint8_t *edid, 1695 int len, 1696 struct dc_sink_init_data *init_data); 1697 1698 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1699 * @link - link the sink should be removed from 1700 * @sink - sink to be removed. 1701 */ 1702 void dc_link_remove_remote_sink( 1703 struct dc_link *link, 1704 struct dc_sink *sink); 1705 1706 /* Enable HPD interrupt handler for a given link */ 1707 void dc_link_enable_hpd(const struct dc_link *link); 1708 1709 /* Disable HPD interrupt handler for a given link */ 1710 void dc_link_disable_hpd(const struct dc_link *link); 1711 1712 /* determine if there is a sink connected to the link 1713 * 1714 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1715 * return - false if an unexpected error occurs, true otherwise. 1716 * 1717 * NOTE: This function doesn't detect downstream sink connections i.e 1718 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1719 * return dc_connection_single if the branch device is connected despite of 1720 * downstream sink's connection status. 1721 */ 1722 bool dc_link_detect_connection_type(struct dc_link *link, 1723 enum dc_connection_type *type); 1724 1725 /* query current hpd pin value 1726 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1727 * 1728 */ 1729 bool dc_link_get_hpd_state(struct dc_link *link); 1730 1731 /* Getter for cached link status from given link */ 1732 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1733 1734 /* enable/disable hardware HPD filter. 1735 * 1736 * @link - The link the HPD pin is associated with. 1737 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1738 * handler once after no HPD change has been detected within dc default HPD 1739 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1740 * pulses within default HPD interval, no HPD event will be received until HPD 1741 * toggles have stopped. Then HPD event will be queued to irq handler once after 1742 * dc default HPD filtering interval since last HPD event. 1743 * 1744 * @enable = false - disable hardware HPD filter. HPD event will be queued 1745 * immediately to irq handler after no HPD change has been detected within 1746 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1747 */ 1748 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1749 1750 /* submit i2c read/write payloads through ddc channel 1751 * @link_index - index to a link with ddc in i2c mode 1752 * @cmd - i2c command structure 1753 * return - true if success, false otherwise. 1754 */ 1755 bool dc_submit_i2c( 1756 struct dc *dc, 1757 uint32_t link_index, 1758 struct i2c_command *cmd); 1759 1760 /* submit i2c read/write payloads through oem channel 1761 * @link_index - index to a link with ddc in i2c mode 1762 * @cmd - i2c command structure 1763 * return - true if success, false otherwise. 1764 */ 1765 bool dc_submit_i2c_oem( 1766 struct dc *dc, 1767 struct i2c_command *cmd); 1768 1769 enum aux_return_code_type; 1770 /* Attempt to transfer the given aux payload. This function does not perform 1771 * retries or handle error states. The reply is returned in the payload->reply 1772 * and the result through operation_result. Returns the number of bytes 1773 * transferred,or -1 on a failure. 1774 */ 1775 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1776 struct aux_payload *payload, 1777 enum aux_return_code_type *operation_result); 1778 1779 bool dc_is_oem_i2c_device_present( 1780 struct dc *dc, 1781 size_t slave_address 1782 ); 1783 1784 /* return true if the connected receiver supports the hdcp version */ 1785 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1786 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1787 1788 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1789 * 1790 * TODO - When defer_handling is true the function will have a different purpose. 1791 * It no longer does complete hpd rx irq handling. We should create a separate 1792 * interface specifically for this case. 1793 * 1794 * Return: 1795 * true - Downstream port status changed. DM should call DC to do the 1796 * detection. 1797 * false - no change in Downstream port status. No further action required 1798 * from DM. 1799 */ 1800 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1801 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1802 bool defer_handling, bool *has_left_work); 1803 /* handle DP specs define test automation sequence*/ 1804 void dc_link_dp_handle_automated_test(struct dc_link *link); 1805 1806 /* handle DP Link loss sequence and try to recover RX link loss with best 1807 * effort 1808 */ 1809 void dc_link_dp_handle_link_loss(struct dc_link *link); 1810 1811 /* Determine if hpd rx irq should be handled or ignored 1812 * return true - hpd rx irq should be handled. 1813 * return false - it is safe to ignore hpd rx irq event 1814 */ 1815 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1816 1817 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1818 * @link - link the hpd irq data associated with 1819 * @hpd_irq_dpcd_data - input hpd irq data 1820 * return - true if hpd irq data indicates a link lost 1821 */ 1822 bool dc_link_check_link_loss_status(struct dc_link *link, 1823 union hpd_irq_data *hpd_irq_dpcd_data); 1824 1825 /* Read hpd rx irq data from a given link 1826 * @link - link where the hpd irq data should be read from 1827 * @irq_data - output hpd irq data 1828 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1829 * read has failed. 1830 */ 1831 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1832 struct dc_link *link, 1833 union hpd_irq_data *irq_data); 1834 1835 /* The function clears recorded DP RX states in the link. DM should call this 1836 * function when it is resuming from S3 power state to previously connected links. 1837 * 1838 * TODO - in the future we should consider to expand link resume interface to 1839 * support clearing previous rx states. So we don't have to rely on dm to call 1840 * this interface explicitly. 1841 */ 1842 void dc_link_clear_dprx_states(struct dc_link *link); 1843 1844 /* Destruct the mst topology of the link and reset the allocated payload table 1845 * 1846 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1847 * still wants to reset MST topology on an unplug event */ 1848 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1849 1850 /* The function calculates effective DP link bandwidth when a given link is 1851 * using the given link settings. 1852 * 1853 * return - total effective link bandwidth in kbps. 1854 */ 1855 uint32_t dc_link_bandwidth_kbps( 1856 const struct dc_link *link, 1857 const struct dc_link_settings *link_setting); 1858 1859 /* The function takes a snapshot of current link resource allocation state 1860 * @dc: pointer to dc of the dm calling this 1861 * @map: a dc link resource snapshot defined internally to dc. 1862 * 1863 * DM needs to capture a snapshot of current link resource allocation mapping 1864 * and store it in its persistent storage. 1865 * 1866 * Some of the link resource is using first come first serve policy. 1867 * The allocation mapping depends on original hotplug order. This information 1868 * is lost after driver is loaded next time. The snapshot is used in order to 1869 * restore link resource to its previous state so user will get consistent 1870 * link capability allocation across reboot. 1871 * 1872 */ 1873 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 1874 1875 /* This function restores link resource allocation state from a snapshot 1876 * @dc: pointer to dc of the dm calling this 1877 * @map: a dc link resource snapshot defined internally to dc. 1878 * 1879 * DM needs to call this function after initial link detection on boot and 1880 * before first commit streams to restore link resource allocation state 1881 * from previous boot session. 1882 * 1883 * Some of the link resource is using first come first serve policy. 1884 * The allocation mapping depends on original hotplug order. This information 1885 * is lost after driver is loaded next time. The snapshot is used in order to 1886 * restore link resource to its previous state so user will get consistent 1887 * link capability allocation across reboot. 1888 * 1889 */ 1890 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 1891 1892 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 1893 * interface i.e stream_update->dsc_config 1894 */ 1895 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 1896 1897 /* translate a raw link rate data to bandwidth in kbps */ 1898 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 1899 1900 /* determine the optimal bandwidth given link and required bw. 1901 * @link - current detected link 1902 * @req_bw - requested bandwidth in kbps 1903 * @link_settings - returned most optimal link settings that can fit the 1904 * requested bandwidth 1905 * return - false if link can't support requested bandwidth, true if link 1906 * settings is found. 1907 */ 1908 bool dc_link_decide_edp_link_settings(struct dc_link *link, 1909 struct dc_link_settings *link_settings, 1910 uint32_t req_bw); 1911 1912 /* return the max dp link settings can be driven by the link without considering 1913 * connected RX device and its capability 1914 */ 1915 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 1916 struct dc_link_settings *max_link_enc_cap); 1917 1918 /* determine when the link is driving MST mode, what DP link channel coding 1919 * format will be used. The decision will remain unchanged until next HPD event. 1920 * 1921 * @link - a link with DP RX connection 1922 * return - if stream is committed to this link with MST signal type, type of 1923 * channel coding format dc will choose. 1924 */ 1925 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 1926 const struct dc_link *link); 1927 1928 /* get max dp link settings the link can enable with all things considered. (i.e 1929 * TX/RX/Cable capabilities and dp override policies. 1930 * 1931 * @link - a link with DP RX connection 1932 * return - max dp link settings the link can enable. 1933 * 1934 */ 1935 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 1936 1937 /* Get the highest encoding format that the link supports; highest meaning the 1938 * encoding format which supports the maximum bandwidth. 1939 * 1940 * @link - a link with DP RX connection 1941 * return - highest encoding format link supports. 1942 */ 1943 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 1944 1945 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 1946 * to a link with dp connector signal type. 1947 * @link - a link with dp connector signal type 1948 * return - true if connected, false otherwise 1949 */ 1950 bool dc_link_is_dp_sink_present(struct dc_link *link); 1951 1952 /* Force DP lane settings update to main-link video signal and notify the change 1953 * to DP RX via DPCD. This is a debug interface used for video signal integrity 1954 * tuning purpose. The interface assumes link has already been enabled with DP 1955 * signal. 1956 * 1957 * @lt_settings - a container structure with desired hw_lane_settings 1958 */ 1959 void dc_link_set_drive_settings(struct dc *dc, 1960 struct link_training_settings *lt_settings, 1961 struct dc_link *link); 1962 1963 /* Enable a test pattern in Link or PHY layer in an active link for compliance 1964 * test or debugging purpose. The test pattern will remain until next un-plug. 1965 * 1966 * @link - active link with DP signal output enabled. 1967 * @test_pattern - desired test pattern to output. 1968 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 1969 * @test_pattern_color_space - for video test pattern choose a desired color 1970 * space. 1971 * @p_link_settings - For PHY pattern choose a desired link settings 1972 * @p_custom_pattern - some test pattern will require a custom input to 1973 * customize some pattern details. Otherwise keep it to NULL. 1974 * @cust_pattern_size - size of the custom pattern input. 1975 * 1976 */ 1977 bool dc_link_dp_set_test_pattern( 1978 struct dc_link *link, 1979 enum dp_test_pattern test_pattern, 1980 enum dp_test_pattern_color_space test_pattern_color_space, 1981 const struct link_training_settings *p_link_settings, 1982 const unsigned char *p_custom_pattern, 1983 unsigned int cust_pattern_size); 1984 1985 /* Force DP link settings to always use a specific value until reboot to a 1986 * specific link. If link has already been enabled, the interface will also 1987 * switch to desired link settings immediately. This is a debug interface to 1988 * generic dp issue trouble shooting. 1989 */ 1990 void dc_link_set_preferred_link_settings(struct dc *dc, 1991 struct dc_link_settings *link_setting, 1992 struct dc_link *link); 1993 1994 /* Force DP link to customize a specific link training behavior by overriding to 1995 * standard DP specs defined protocol. This is a debug interface to trouble shoot 1996 * display specific link training issues or apply some display specific 1997 * workaround in link training. 1998 * 1999 * @link_settings - if not NULL, force preferred link settings to the link. 2000 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2001 * will apply this particular override in future link training. If NULL is 2002 * passed in, dc resets previous overrides. 2003 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2004 * training settings. 2005 */ 2006 void dc_link_set_preferred_training_settings(struct dc *dc, 2007 struct dc_link_settings *link_setting, 2008 struct dc_link_training_overrides *lt_overrides, 2009 struct dc_link *link, 2010 bool skip_immediate_retrain); 2011 2012 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2013 bool dc_link_is_fec_supported(const struct dc_link *link); 2014 2015 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2016 * link enablement. 2017 * return - true if FEC should be enabled, false otherwise. 2018 */ 2019 bool dc_link_should_enable_fec(const struct dc_link *link); 2020 2021 /* determine lttpr mode the current link should be enabled with a specific link 2022 * settings. 2023 */ 2024 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2025 struct dc_link_settings *link_setting); 2026 2027 /* Force DP RX to update its power state. 2028 * NOTE: this interface doesn't update dp main-link. Calling this function will 2029 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2030 * RX power state back upon finish DM specific execution requiring DP RX in a 2031 * specific power state. 2032 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2033 * state. 2034 */ 2035 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2036 2037 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2038 * current value read from extended receiver cap from 02200h - 0220Fh. 2039 * Some DP RX has problems of providing accurate DP receiver caps from extended 2040 * field, this interface is a workaround to revert link back to use base caps. 2041 */ 2042 void dc_link_overwrite_extended_receiver_cap( 2043 struct dc_link *link); 2044 2045 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2046 bool wait_for_hpd); 2047 2048 /* Set backlight level of an embedded panel (eDP, LVDS). 2049 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2050 * and 16 bit fractional, where 1.0 is max backlight value. 2051 */ 2052 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2053 uint32_t backlight_pwm_u16_16, 2054 uint32_t frame_ramp); 2055 2056 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2057 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2058 bool isHDR, 2059 uint32_t backlight_millinits, 2060 uint32_t transition_time_in_ms); 2061 2062 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2063 uint32_t *backlight_millinits, 2064 uint32_t *backlight_millinits_peak); 2065 2066 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2067 2068 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2069 2070 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2071 bool wait, bool force_static, const unsigned int *power_opts); 2072 2073 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2074 2075 bool dc_link_setup_psr(struct dc_link *dc_link, 2076 const struct dc_stream_state *stream, struct psr_config *psr_config, 2077 struct psr_context *psr_context); 2078 2079 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2080 2081 /* On eDP links this function call will stall until T12 has elapsed. 2082 * If the panel is not in power off state, this function will return 2083 * immediately. 2084 */ 2085 bool dc_link_wait_for_t12(struct dc_link *link); 2086 2087 /* Determine if dp trace has been initialized to reflect upto date result * 2088 * return - true if trace is initialized and has valid data. False dp trace 2089 * doesn't have valid result. 2090 */ 2091 bool dc_dp_trace_is_initialized(struct dc_link *link); 2092 2093 /* Query a dp trace flag to indicate if the current dp trace data has been 2094 * logged before 2095 */ 2096 bool dc_dp_trace_is_logged(struct dc_link *link, 2097 bool in_detection); 2098 2099 /* Set dp trace flag to indicate whether DM has already logged the current dp 2100 * trace data. DM can set is_logged to true upon logging and check 2101 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2102 */ 2103 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2104 bool in_detection, 2105 bool is_logged); 2106 2107 /* Obtain driver time stamp for last dp link training end. The time stamp is 2108 * formatted based on dm_get_timestamp DM function. 2109 * @in_detection - true to get link training end time stamp of last link 2110 * training in detection sequence. false to get link training end time stamp 2111 * of last link training in commit (dpms) sequence 2112 */ 2113 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2114 bool in_detection); 2115 2116 /* Get how many link training attempts dc has done with latest sequence. 2117 * @in_detection - true to get link training count of last link 2118 * training in detection sequence. false to get link training count of last link 2119 * training in commit (dpms) sequence 2120 */ 2121 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2122 bool in_detection); 2123 2124 /* Get how many link loss has happened since last link training attempts */ 2125 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2126 2127 /* 2128 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2129 */ 2130 /* 2131 * Send a request from DP-Tx requesting to allocate BW remotely after 2132 * allocating it locally. This will get processed by CM and a CB function 2133 * will be called. 2134 * 2135 * @link: pointer to the dc_link struct instance 2136 * @req_bw: The requested bw in Kbyte to allocated 2137 * 2138 * return: none 2139 */ 2140 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2141 2142 /* 2143 * Handle function for when the status of the Request above is complete. 2144 * We will find out the result of allocating on CM and update structs. 2145 * 2146 * @link: pointer to the dc_link struct instance 2147 * @bw: Allocated or Estimated BW depending on the result 2148 * @result: Response type 2149 * 2150 * return: none 2151 */ 2152 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2153 uint8_t bw, uint8_t result); 2154 2155 /* 2156 * Handle the USB4 BW Allocation related functionality here: 2157 * Plug => Try to allocate max bw from timing parameters supported by the sink 2158 * Unplug => de-allocate bw 2159 * 2160 * @link: pointer to the dc_link struct instance 2161 * @peak_bw: Peak bw used by the link/sink 2162 * 2163 * return: allocated bw else return 0 2164 */ 2165 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2166 struct dc_link *link, int peak_bw); 2167 2168 /* 2169 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2170 * available BW for each host router 2171 * 2172 * @dc: pointer to dc struct 2173 * @stream: pointer to all possible streams 2174 * @num_streams: number of valid DPIA streams 2175 * 2176 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2177 */ 2178 bool dc_link_validate(struct dc *dc, const struct dc_stream_state *streams, 2179 const unsigned int count); 2180 2181 /* Sink Interfaces - A sink corresponds to a display output device */ 2182 2183 struct dc_container_id { 2184 // 128bit GUID in binary form 2185 unsigned char guid[16]; 2186 // 8 byte port ID -> ELD.PortID 2187 unsigned int portId[2]; 2188 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2189 unsigned short manufacturerName; 2190 // 2 byte product code -> ELD.ProductCode 2191 unsigned short productCode; 2192 }; 2193 2194 2195 struct dc_sink_dsc_caps { 2196 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2197 // 'false' if they are sink's DSC caps 2198 bool is_virtual_dpcd_dsc; 2199 #if defined(CONFIG_DRM_AMD_DC_FP) 2200 // 'true' if MST topology supports DSC passthrough for sink 2201 // 'false' if MST topology does not support DSC passthrough 2202 bool is_dsc_passthrough_supported; 2203 #endif 2204 struct dsc_dec_dpcd_caps dsc_dec_caps; 2205 }; 2206 2207 struct dc_sink_fec_caps { 2208 bool is_rx_fec_supported; 2209 bool is_topology_fec_supported; 2210 }; 2211 2212 struct scdc_caps { 2213 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2214 union hdmi_scdc_device_id_data device_id; 2215 }; 2216 2217 /* 2218 * The sink structure contains EDID and other display device properties 2219 */ 2220 struct dc_sink { 2221 enum signal_type sink_signal; 2222 struct dc_edid dc_edid; /* raw edid */ 2223 struct dc_edid_caps edid_caps; /* parse display caps */ 2224 struct dc_container_id *dc_container_id; 2225 uint32_t dongle_max_pix_clk; 2226 void *priv; 2227 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2228 bool converter_disable_audio; 2229 2230 struct scdc_caps scdc_caps; 2231 struct dc_sink_dsc_caps dsc_caps; 2232 struct dc_sink_fec_caps fec_caps; 2233 2234 bool is_vsc_sdp_colorimetry_supported; 2235 2236 /* private to DC core */ 2237 struct dc_link *link; 2238 struct dc_context *ctx; 2239 2240 uint32_t sink_id; 2241 2242 /* private to dc_sink.c */ 2243 // refcount must be the last member in dc_sink, since we want the 2244 // sink structure to be logically cloneable up to (but not including) 2245 // refcount 2246 struct kref refcount; 2247 }; 2248 2249 void dc_sink_retain(struct dc_sink *sink); 2250 void dc_sink_release(struct dc_sink *sink); 2251 2252 struct dc_sink_init_data { 2253 enum signal_type sink_signal; 2254 struct dc_link *link; 2255 uint32_t dongle_max_pix_clk; 2256 bool converter_disable_audio; 2257 }; 2258 2259 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2260 2261 /* Newer interfaces */ 2262 struct dc_cursor { 2263 struct dc_plane_address address; 2264 struct dc_cursor_attributes attributes; 2265 }; 2266 2267 2268 /* Interrupt interfaces */ 2269 enum dc_irq_source dc_interrupt_to_irq_source( 2270 struct dc *dc, 2271 uint32_t src_id, 2272 uint32_t ext_id); 2273 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2274 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2275 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2276 struct dc *dc, uint32_t link_index); 2277 2278 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2279 2280 /* Power Interfaces */ 2281 2282 void dc_set_power_state( 2283 struct dc *dc, 2284 enum dc_acpi_cm_power_state power_state); 2285 void dc_resume(struct dc *dc); 2286 2287 void dc_power_down_on_boot(struct dc *dc); 2288 2289 /* 2290 * HDCP Interfaces 2291 */ 2292 enum hdcp_message_status dc_process_hdcp_msg( 2293 enum signal_type signal, 2294 struct dc_link *link, 2295 struct hdcp_protection_message *message_info); 2296 bool dc_is_dmcu_initialized(struct dc *dc); 2297 2298 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2299 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2300 2301 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, struct dc_plane_state *plane, 2302 struct dc_cursor_attributes *cursor_attr); 2303 2304 void dc_allow_idle_optimizations(struct dc *dc, bool allow); 2305 2306 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2307 void dc_unlock_memory_clock_frequency(struct dc *dc); 2308 2309 /* set min memory clock to the min required for current mode, max to maxDPM */ 2310 void dc_lock_memory_clock_frequency(struct dc *dc); 2311 2312 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2313 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2314 2315 /* cleanup on driver unload */ 2316 void dc_hardware_release(struct dc *dc); 2317 2318 /* disables fw based mclk switch */ 2319 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2320 2321 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2322 void dc_z10_restore(const struct dc *dc); 2323 void dc_z10_save_init(struct dc *dc); 2324 2325 bool dc_is_dmub_outbox_supported(struct dc *dc); 2326 bool dc_enable_dmub_notifications(struct dc *dc); 2327 2328 bool dc_abm_save_restore( 2329 struct dc *dc, 2330 struct dc_stream_state *stream, 2331 struct abm_save_restore *pData); 2332 2333 void dc_enable_dmub_outbox(struct dc *dc); 2334 2335 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2336 uint32_t link_index, 2337 struct aux_payload *payload); 2338 2339 /* Get dc link index from dpia port index */ 2340 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2341 uint8_t dpia_port_index); 2342 2343 bool dc_process_dmub_set_config_async(struct dc *dc, 2344 uint32_t link_index, 2345 struct set_config_cmd_payload *payload, 2346 struct dmub_notification *notify); 2347 2348 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2349 uint32_t link_index, 2350 uint8_t mst_alloc_slots, 2351 uint8_t *mst_slots_in_use); 2352 2353 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2354 uint32_t hpd_int_enable); 2355 2356 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2357 2358 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2359 2360 /* DSC Interfaces */ 2361 #include "dc_dsc.h" 2362 2363 /* Disable acc mode Interfaces */ 2364 void dc_disable_accelerated_mode(struct dc *dc); 2365 2366 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2367 struct dc_stream_state *new_stream); 2368 2369 #endif /* DC_INTERFACE_H_ */ 2370