1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 struct abm_save_restore; 48 49 /* forward declaration */ 50 struct aux_payload; 51 struct set_config_cmd_payload; 52 struct dmub_notification; 53 54 #define DC_VER "3.2.279" 55 56 #define MAX_SURFACES 3 57 #define MAX_PLANES 6 58 #define MAX_STREAMS 6 59 #define MIN_VIEWPORT_SIZE 12 60 #define MAX_NUM_EDP 2 61 62 /* Display Core Interfaces */ 63 struct dc_versions { 64 const char *dc_ver; 65 struct dmcu_version dmcu_version; 66 }; 67 68 enum dp_protocol_version { 69 DP_VERSION_1_4 = 0, 70 DP_VERSION_2_1, 71 DP_VERSION_UNKNOWN, 72 }; 73 74 enum dc_plane_type { 75 DC_PLANE_TYPE_INVALID, 76 DC_PLANE_TYPE_DCE_RGB, 77 DC_PLANE_TYPE_DCE_UNDERLAY, 78 DC_PLANE_TYPE_DCN_UNIVERSAL, 79 }; 80 81 // Sizes defined as multiples of 64KB 82 enum det_size { 83 DET_SIZE_DEFAULT = 0, 84 DET_SIZE_192KB = 3, 85 DET_SIZE_256KB = 4, 86 DET_SIZE_320KB = 5, 87 DET_SIZE_384KB = 6 88 }; 89 90 91 struct dc_plane_cap { 92 enum dc_plane_type type; 93 uint32_t per_pixel_alpha : 1; 94 struct { 95 uint32_t argb8888 : 1; 96 uint32_t nv12 : 1; 97 uint32_t fp16 : 1; 98 uint32_t p010 : 1; 99 uint32_t ayuv : 1; 100 } pixel_format_support; 101 // max upscaling factor x1000 102 // upscaling factors are always >= 1 103 // for example, 1080p -> 8K is 4.0, or 4000 raw value 104 struct { 105 uint32_t argb8888; 106 uint32_t nv12; 107 uint32_t fp16; 108 } max_upscale_factor; 109 // max downscale factor x1000 110 // downscale factors are always <= 1 111 // for example, 8K -> 1080p is 0.25, or 250 raw value 112 struct { 113 uint32_t argb8888; 114 uint32_t nv12; 115 uint32_t fp16; 116 } max_downscale_factor; 117 // minimal width/height 118 uint32_t min_width; 119 uint32_t min_height; 120 }; 121 122 /** 123 * DOC: color-management-caps 124 * 125 * **Color management caps (DPP and MPC)** 126 * 127 * Modules/color calculates various color operations which are translated to 128 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 129 * DCN1, every new generation comes with fairly major differences in color 130 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 131 * decide mapping to HW block based on logical capabilities. 132 */ 133 134 /** 135 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 136 * @srgb: RGB color space transfer func 137 * @bt2020: BT.2020 transfer func 138 * @gamma2_2: standard gamma 139 * @pq: perceptual quantizer transfer function 140 * @hlg: hybrid log–gamma transfer function 141 */ 142 struct rom_curve_caps { 143 uint16_t srgb : 1; 144 uint16_t bt2020 : 1; 145 uint16_t gamma2_2 : 1; 146 uint16_t pq : 1; 147 uint16_t hlg : 1; 148 }; 149 150 /** 151 * struct dpp_color_caps - color pipeline capabilities for display pipe and 152 * plane blocks 153 * 154 * @dcn_arch: all DCE generations treated the same 155 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 156 * just plain 256-entry lookup 157 * @icsc: input color space conversion 158 * @dgam_ram: programmable degamma LUT 159 * @post_csc: post color space conversion, before gamut remap 160 * @gamma_corr: degamma correction 161 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 162 * with MPC by setting mpc:shared_3d_lut flag 163 * @ogam_ram: programmable out/blend gamma LUT 164 * @ocsc: output color space conversion 165 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 166 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 167 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 168 * 169 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 170 */ 171 struct dpp_color_caps { 172 uint16_t dcn_arch : 1; 173 uint16_t input_lut_shared : 1; 174 uint16_t icsc : 1; 175 uint16_t dgam_ram : 1; 176 uint16_t post_csc : 1; 177 uint16_t gamma_corr : 1; 178 uint16_t hw_3d_lut : 1; 179 uint16_t ogam_ram : 1; 180 uint16_t ocsc : 1; 181 uint16_t dgam_rom_for_yuv : 1; 182 struct rom_curve_caps dgam_rom_caps; 183 struct rom_curve_caps ogam_rom_caps; 184 }; 185 186 /** 187 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 188 * plane combined blocks 189 * 190 * @gamut_remap: color transformation matrix 191 * @ogam_ram: programmable out gamma LUT 192 * @ocsc: output color space conversion matrix 193 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 194 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 195 * instance 196 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 197 */ 198 struct mpc_color_caps { 199 uint16_t gamut_remap : 1; 200 uint16_t ogam_ram : 1; 201 uint16_t ocsc : 1; 202 uint16_t num_3dluts : 3; 203 uint16_t shared_3d_lut:1; 204 struct rom_curve_caps ogam_rom_caps; 205 }; 206 207 /** 208 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 209 * @dpp: color pipes caps for DPP 210 * @mpc: color pipes caps for MPC 211 */ 212 struct dc_color_caps { 213 struct dpp_color_caps dpp; 214 struct mpc_color_caps mpc; 215 }; 216 217 struct dc_dmub_caps { 218 bool psr; 219 bool mclk_sw; 220 bool subvp_psr; 221 bool gecc_enable; 222 }; 223 224 struct dc_caps { 225 uint32_t max_streams; 226 uint32_t max_links; 227 uint32_t max_audios; 228 uint32_t max_slave_planes; 229 uint32_t max_slave_yuv_planes; 230 uint32_t max_slave_rgb_planes; 231 uint32_t max_planes; 232 uint32_t max_downscale_ratio; 233 uint32_t i2c_speed_in_khz; 234 uint32_t i2c_speed_in_khz_hdcp; 235 uint32_t dmdata_alloc_size; 236 unsigned int max_cursor_size; 237 unsigned int max_video_width; 238 /* 239 * max video plane width that can be safely assumed to be always 240 * supported by single DPP pipe. 241 */ 242 unsigned int max_optimizable_video_width; 243 unsigned int min_horizontal_blanking_period; 244 int linear_pitch_alignment; 245 bool dcc_const_color; 246 bool dynamic_audio; 247 bool is_apu; 248 bool dual_link_dvi; 249 bool post_blend_color_processing; 250 bool force_dp_tps4_for_cp2520; 251 bool disable_dp_clk_share; 252 bool psp_setup_panel_mode; 253 bool extended_aux_timeout_support; 254 bool dmcub_support; 255 bool zstate_support; 256 bool ips_support; 257 uint32_t num_of_internal_disp; 258 enum dp_protocol_version max_dp_protocol_version; 259 unsigned int mall_size_per_mem_channel; 260 unsigned int mall_size_total; 261 unsigned int cursor_cache_size; 262 struct dc_plane_cap planes[MAX_PLANES]; 263 struct dc_color_caps color; 264 struct dc_dmub_caps dmub_caps; 265 bool dp_hpo; 266 bool dp_hdmi21_pcon_support; 267 bool edp_dsc_support; 268 bool vbios_lttpr_aware; 269 bool vbios_lttpr_enable; 270 uint32_t max_otg_num; 271 uint32_t max_cab_allocation_bytes; 272 uint32_t cache_line_size; 273 uint32_t cache_num_ways; 274 uint16_t subvp_fw_processing_delay_us; 275 uint8_t subvp_drr_max_vblank_margin_us; 276 uint16_t subvp_prefetch_end_to_mall_start_us; 277 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 278 uint16_t subvp_pstate_allow_width_us; 279 uint16_t subvp_vertical_int_margin_us; 280 bool seamless_odm; 281 uint32_t max_v_total; 282 uint32_t max_disp_clock_khz_at_vmin; 283 uint8_t subvp_drr_vblank_start_margin_us; 284 }; 285 286 struct dc_bug_wa { 287 bool no_connect_phy_config; 288 bool dedcn20_305_wa; 289 bool skip_clock_update; 290 bool lt_early_cr_pattern; 291 struct { 292 uint8_t uclk : 1; 293 uint8_t fclk : 1; 294 uint8_t dcfclk : 1; 295 uint8_t dcfclk_ds: 1; 296 } clock_update_disable_mask; 297 }; 298 struct dc_dcc_surface_param { 299 struct dc_size surface_size; 300 enum surface_pixel_format format; 301 enum swizzle_mode_values swizzle_mode; 302 enum dc_scan_direction scan; 303 }; 304 305 struct dc_dcc_setting { 306 unsigned int max_compressed_blk_size; 307 unsigned int max_uncompressed_blk_size; 308 bool independent_64b_blks; 309 //These bitfields to be used starting with DCN 310 struct { 311 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN (the worst compression case) 312 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 313 uint32_t dcc_256_128_128 : 1; //available starting with DCN 314 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN (the best compression case) 315 } dcc_controls; 316 }; 317 318 struct dc_surface_dcc_cap { 319 union { 320 struct { 321 struct dc_dcc_setting rgb; 322 } grph; 323 324 struct { 325 struct dc_dcc_setting luma; 326 struct dc_dcc_setting chroma; 327 } video; 328 }; 329 330 bool capable; 331 bool const_color_support; 332 }; 333 334 struct dc_static_screen_params { 335 struct { 336 bool force_trigger; 337 bool cursor_update; 338 bool surface_update; 339 bool overlay_update; 340 } triggers; 341 unsigned int num_frames; 342 }; 343 344 345 /* Surface update type is used by dc_update_surfaces_and_stream 346 * The update type is determined at the very beginning of the function based 347 * on parameters passed in and decides how much programming (or updating) is 348 * going to be done during the call. 349 * 350 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 351 * logical calculations or hardware register programming. This update MUST be 352 * ISR safe on windows. Currently fast update will only be used to flip surface 353 * address. 354 * 355 * UPDATE_TYPE_MED is used for slower updates which require significant hw 356 * re-programming however do not affect bandwidth consumption or clock 357 * requirements. At present, this is the level at which front end updates 358 * that do not require us to run bw_calcs happen. These are in/out transfer func 359 * updates, viewport offset changes, recout size changes and pixel depth changes. 360 * This update can be done at ISR, but we want to minimize how often this happens. 361 * 362 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 363 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 364 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 365 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 366 * a full update. This cannot be done at ISR level and should be a rare event. 367 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 368 * underscan we don't expect to see this call at all. 369 */ 370 371 enum surface_update_type { 372 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 373 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 374 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 375 }; 376 377 /* Forward declaration*/ 378 struct dc; 379 struct dc_plane_state; 380 struct dc_state; 381 382 383 struct dc_cap_funcs { 384 bool (*get_dcc_compression_cap)(const struct dc *dc, 385 const struct dc_dcc_surface_param *input, 386 struct dc_surface_dcc_cap *output); 387 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 388 }; 389 390 struct link_training_settings; 391 392 union allow_lttpr_non_transparent_mode { 393 struct { 394 bool DP1_4A : 1; 395 bool DP2_0 : 1; 396 } bits; 397 unsigned char raw; 398 }; 399 400 /* Structure to hold configuration flags set by dm at dc creation. */ 401 struct dc_config { 402 bool gpu_vm_support; 403 bool disable_disp_pll_sharing; 404 bool fbc_support; 405 bool disable_fractional_pwm; 406 bool allow_seamless_boot_optimization; 407 bool seamless_boot_edp_requested; 408 bool edp_not_connected; 409 bool edp_no_power_sequencing; 410 bool force_enum_edp; 411 bool forced_clocks; 412 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 413 bool multi_mon_pp_mclk_switch; 414 bool disable_dmcu; 415 bool enable_4to1MPC; 416 bool enable_windowed_mpo_odm; 417 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 418 uint32_t allow_edp_hotplug_detection; 419 bool clamp_min_dcfclk; 420 uint64_t vblank_alignment_dto_params; 421 uint8_t vblank_alignment_max_frame_time_diff; 422 bool is_asymmetric_memory; 423 bool is_single_rank_dimm; 424 bool is_vmin_only_asic; 425 bool use_pipe_ctx_sync_logic; 426 bool ignore_dpref_ss; 427 bool enable_mipi_converter_optimization; 428 bool use_default_clock_table; 429 bool force_bios_enable_lttpr; 430 uint8_t force_bios_fixed_vs; 431 int sdpif_request_limit_words_per_umc; 432 bool dc_mode_clk_limit_support; 433 bool EnableMinDispClkODM; 434 bool enable_auto_dpm_test_logs; 435 unsigned int disable_ips; 436 unsigned int disable_ips_in_vpb; 437 bool usb4_bw_alloc_support; 438 bool allow_0_dtb_clk; 439 bool use_assr_psp_message; 440 bool support_edp0_on_dp1; 441 }; 442 443 enum visual_confirm { 444 VISUAL_CONFIRM_DISABLE = 0, 445 VISUAL_CONFIRM_SURFACE = 1, 446 VISUAL_CONFIRM_HDR = 2, 447 VISUAL_CONFIRM_MPCTREE = 4, 448 VISUAL_CONFIRM_PSR = 5, 449 VISUAL_CONFIRM_SWAPCHAIN = 6, 450 VISUAL_CONFIRM_FAMS = 7, 451 VISUAL_CONFIRM_SWIZZLE = 9, 452 VISUAL_CONFIRM_REPLAY = 12, 453 VISUAL_CONFIRM_SUBVP = 14, 454 VISUAL_CONFIRM_MCLK_SWITCH = 16, 455 }; 456 457 enum dc_psr_power_opts { 458 psr_power_opt_invalid = 0x0, 459 psr_power_opt_smu_opt_static_screen = 0x1, 460 psr_power_opt_z10_static_screen = 0x10, 461 psr_power_opt_ds_disable_allow = 0x100, 462 }; 463 464 enum dml_hostvm_override_opts { 465 DML_HOSTVM_NO_OVERRIDE = 0x0, 466 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 467 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 468 }; 469 470 enum dc_replay_power_opts { 471 replay_power_opt_invalid = 0x0, 472 replay_power_opt_smu_opt_static_screen = 0x1, 473 replay_power_opt_z10_static_screen = 0x10, 474 }; 475 476 enum dcc_option { 477 DCC_ENABLE = 0, 478 DCC_DISABLE = 1, 479 DCC_HALF_REQ_DISALBE = 2, 480 }; 481 482 /** 483 * enum pipe_split_policy - Pipe split strategy supported by DCN 484 * 485 * This enum is used to define the pipe split policy supported by DCN. By 486 * default, DC favors MPC_SPLIT_DYNAMIC. 487 */ 488 enum pipe_split_policy { 489 /** 490 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 491 * pipe in order to bring the best trade-off between performance and 492 * power consumption. This is the recommended option. 493 */ 494 MPC_SPLIT_DYNAMIC = 0, 495 496 /** 497 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 498 * try any sort of split optimization. 499 */ 500 MPC_SPLIT_AVOID = 1, 501 502 /** 503 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 504 * optimize the pipe utilization when using a single display; if the 505 * user connects to a second display, DC will avoid pipe split. 506 */ 507 MPC_SPLIT_AVOID_MULT_DISP = 2, 508 }; 509 510 enum wm_report_mode { 511 WM_REPORT_DEFAULT = 0, 512 WM_REPORT_OVERRIDE = 1, 513 }; 514 enum dtm_pstate{ 515 dtm_level_p0 = 0,/*highest voltage*/ 516 dtm_level_p1, 517 dtm_level_p2, 518 dtm_level_p3, 519 dtm_level_p4,/*when active_display_count = 0*/ 520 }; 521 522 enum dcn_pwr_state { 523 DCN_PWR_STATE_UNKNOWN = -1, 524 DCN_PWR_STATE_MISSION_MODE = 0, 525 DCN_PWR_STATE_LOW_POWER = 3, 526 }; 527 528 enum dcn_zstate_support_state { 529 DCN_ZSTATE_SUPPORT_UNKNOWN, 530 DCN_ZSTATE_SUPPORT_ALLOW, 531 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 532 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 533 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 534 DCN_ZSTATE_SUPPORT_DISALLOW, 535 }; 536 537 /* 538 * struct dc_clocks - DC pipe clocks 539 * 540 * For any clocks that may differ per pipe only the max is stored in this 541 * structure 542 */ 543 struct dc_clocks { 544 int dispclk_khz; 545 int actual_dispclk_khz; 546 int dppclk_khz; 547 int actual_dppclk_khz; 548 int disp_dpp_voltage_level_khz; 549 int dcfclk_khz; 550 int socclk_khz; 551 int dcfclk_deep_sleep_khz; 552 int fclk_khz; 553 int phyclk_khz; 554 int dramclk_khz; 555 bool p_state_change_support; 556 enum dcn_zstate_support_state zstate_support; 557 bool dtbclk_en; 558 int ref_dtbclk_khz; 559 bool fclk_p_state_change_support; 560 enum dcn_pwr_state pwr_state; 561 /* 562 * Elements below are not compared for the purposes of 563 * optimization required 564 */ 565 bool prev_p_state_change_support; 566 bool fclk_prev_p_state_change_support; 567 int num_ways; 568 569 /* 570 * @fw_based_mclk_switching 571 * 572 * DC has a mechanism that leverage the variable refresh rate to switch 573 * memory clock in cases that we have a large latency to achieve the 574 * memory clock change and a short vblank window. DC has some 575 * requirements to enable this feature, and this field describes if the 576 * system support or not such a feature. 577 */ 578 bool fw_based_mclk_switching; 579 bool fw_based_mclk_switching_shut_down; 580 int prev_num_ways; 581 enum dtm_pstate dtm_level; 582 int max_supported_dppclk_khz; 583 int max_supported_dispclk_khz; 584 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 585 int bw_dispclk_khz; 586 }; 587 588 struct dc_bw_validation_profile { 589 bool enable; 590 591 unsigned long long total_ticks; 592 unsigned long long voltage_level_ticks; 593 unsigned long long watermark_ticks; 594 unsigned long long rq_dlg_ticks; 595 596 unsigned long long total_count; 597 unsigned long long skip_fast_count; 598 unsigned long long skip_pass_count; 599 unsigned long long skip_fail_count; 600 }; 601 602 #define BW_VAL_TRACE_SETUP() \ 603 unsigned long long end_tick = 0; \ 604 unsigned long long voltage_level_tick = 0; \ 605 unsigned long long watermark_tick = 0; \ 606 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 607 dm_get_timestamp(dc->ctx) : 0 608 609 #define BW_VAL_TRACE_COUNT() \ 610 if (dc->debug.bw_val_profile.enable) \ 611 dc->debug.bw_val_profile.total_count++ 612 613 #define BW_VAL_TRACE_SKIP(status) \ 614 if (dc->debug.bw_val_profile.enable) { \ 615 if (!voltage_level_tick) \ 616 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 617 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 618 } 619 620 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 621 if (dc->debug.bw_val_profile.enable) \ 622 voltage_level_tick = dm_get_timestamp(dc->ctx) 623 624 #define BW_VAL_TRACE_END_WATERMARKS() \ 625 if (dc->debug.bw_val_profile.enable) \ 626 watermark_tick = dm_get_timestamp(dc->ctx) 627 628 #define BW_VAL_TRACE_FINISH() \ 629 if (dc->debug.bw_val_profile.enable) { \ 630 end_tick = dm_get_timestamp(dc->ctx); \ 631 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 632 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 633 if (watermark_tick) { \ 634 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 635 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 636 } \ 637 } 638 639 union mem_low_power_enable_options { 640 struct { 641 bool vga: 1; 642 bool i2c: 1; 643 bool dmcu: 1; 644 bool dscl: 1; 645 bool cm: 1; 646 bool mpc: 1; 647 bool optc: 1; 648 bool vpg: 1; 649 bool afmt: 1; 650 } bits; 651 uint32_t u32All; 652 }; 653 654 union root_clock_optimization_options { 655 struct { 656 bool dpp: 1; 657 bool dsc: 1; 658 bool hdmistream: 1; 659 bool hdmichar: 1; 660 bool dpstream: 1; 661 bool symclk32_se: 1; 662 bool symclk32_le: 1; 663 bool symclk_fe: 1; 664 bool physymclk: 1; 665 bool dpiasymclk: 1; 666 uint32_t reserved: 22; 667 } bits; 668 uint32_t u32All; 669 }; 670 671 union fine_grain_clock_gating_enable_options { 672 struct { 673 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 674 bool dchub : 1; /* Display controller hub */ 675 bool dchubbub : 1; 676 bool dpp : 1; /* Display pipes and planes */ 677 bool opp : 1; /* Output pixel processing */ 678 bool optc : 1; /* Output pipe timing combiner */ 679 bool dio : 1; /* Display output */ 680 bool dwb : 1; /* Display writeback */ 681 bool mmhubbub : 1; /* Multimedia hub */ 682 bool dmu : 1; /* Display core management unit */ 683 bool az : 1; /* Azalia */ 684 bool dchvm : 1; 685 bool dsc : 1; /* Display stream compression */ 686 687 uint32_t reserved : 19; 688 } bits; 689 uint32_t u32All; 690 }; 691 692 enum pg_hw_pipe_resources { 693 PG_HUBP = 0, 694 PG_DPP, 695 PG_DSC, 696 PG_MPCC, 697 PG_OPP, 698 PG_OPTC, 699 PG_DPSTREAM, 700 PG_HDMISTREAM, 701 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 702 }; 703 704 enum pg_hw_resources { 705 PG_DCCG = 0, 706 PG_DCIO, 707 PG_DIO, 708 PG_DCHUBBUB, 709 PG_DCHVM, 710 PG_DWB, 711 PG_HPO, 712 PG_HW_RESOURCES_NUM_ELEMENT 713 }; 714 715 struct pg_block_update { 716 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 717 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 718 }; 719 720 union dpia_debug_options { 721 struct { 722 uint32_t disable_dpia:1; /* bit 0 */ 723 uint32_t force_non_lttpr:1; /* bit 1 */ 724 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 725 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 726 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 727 uint32_t reserved:27; 728 } bits; 729 uint32_t raw; 730 }; 731 732 /* AUX wake work around options 733 * 0: enable/disable work around 734 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 735 * 15-2: reserved 736 * 31-16: timeout in ms 737 */ 738 union aux_wake_wa_options { 739 struct { 740 uint32_t enable_wa : 1; 741 uint32_t use_default_timeout : 1; 742 uint32_t rsvd: 14; 743 uint32_t timeout_ms : 16; 744 } bits; 745 uint32_t raw; 746 }; 747 748 struct dc_debug_data { 749 uint32_t ltFailCount; 750 uint32_t i2cErrorCount; 751 uint32_t auxErrorCount; 752 }; 753 754 struct dc_phy_addr_space_config { 755 struct { 756 uint64_t start_addr; 757 uint64_t end_addr; 758 uint64_t fb_top; 759 uint64_t fb_offset; 760 uint64_t fb_base; 761 uint64_t agp_top; 762 uint64_t agp_bot; 763 uint64_t agp_base; 764 } system_aperture; 765 766 struct { 767 uint64_t page_table_start_addr; 768 uint64_t page_table_end_addr; 769 uint64_t page_table_base_addr; 770 bool base_addr_is_mc_addr; 771 } gart_config; 772 773 bool valid; 774 bool is_hvm_enabled; 775 uint64_t page_table_default_page_addr; 776 }; 777 778 struct dc_virtual_addr_space_config { 779 uint64_t page_table_base_addr; 780 uint64_t page_table_start_addr; 781 uint64_t page_table_end_addr; 782 uint32_t page_table_block_size_in_bytes; 783 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 784 }; 785 786 struct dc_bounding_box_overrides { 787 int sr_exit_time_ns; 788 int sr_enter_plus_exit_time_ns; 789 int sr_exit_z8_time_ns; 790 int sr_enter_plus_exit_z8_time_ns; 791 int urgent_latency_ns; 792 int percent_of_ideal_drambw; 793 int dram_clock_change_latency_ns; 794 int dummy_clock_change_latency_ns; 795 int fclk_clock_change_latency_ns; 796 /* This forces a hard min on the DCFCLK we use 797 * for DML. Unlike the debug option for forcing 798 * DCFCLK, this override affects watermark calculations 799 */ 800 int min_dcfclk_mhz; 801 }; 802 803 struct dc_state; 804 struct resource_pool; 805 struct dce_hwseq; 806 struct link_service; 807 808 /* 809 * struct dc_debug_options - DC debug struct 810 * 811 * This struct provides a simple mechanism for developers to change some 812 * configurations, enable/disable features, and activate extra debug options. 813 * This can be very handy to narrow down whether some specific feature is 814 * causing an issue or not. 815 */ 816 struct dc_debug_options { 817 bool native422_support; 818 bool disable_dsc; 819 enum visual_confirm visual_confirm; 820 int visual_confirm_rect_height; 821 822 bool sanity_checks; 823 bool max_disp_clk; 824 bool surface_trace; 825 bool timing_trace; 826 bool clock_trace; 827 bool validation_trace; 828 bool bandwidth_calcs_trace; 829 int max_downscale_src_width; 830 831 /* stutter efficiency related */ 832 bool disable_stutter; 833 bool use_max_lb; 834 enum dcc_option disable_dcc; 835 836 /* 837 * @pipe_split_policy: Define which pipe split policy is used by the 838 * display core. 839 */ 840 enum pipe_split_policy pipe_split_policy; 841 bool force_single_disp_pipe_split; 842 bool voltage_align_fclk; 843 bool disable_min_fclk; 844 845 bool disable_dfs_bypass; 846 bool disable_dpp_power_gate; 847 bool disable_hubp_power_gate; 848 bool disable_dsc_power_gate; 849 bool disable_optc_power_gate; 850 bool disable_hpo_power_gate; 851 int dsc_min_slice_height_override; 852 int dsc_bpp_increment_div; 853 bool disable_pplib_wm_range; 854 enum wm_report_mode pplib_wm_report_mode; 855 unsigned int min_disp_clk_khz; 856 unsigned int min_dpp_clk_khz; 857 unsigned int min_dram_clk_khz; 858 int sr_exit_time_dpm0_ns; 859 int sr_enter_plus_exit_time_dpm0_ns; 860 int sr_exit_time_ns; 861 int sr_enter_plus_exit_time_ns; 862 int sr_exit_z8_time_ns; 863 int sr_enter_plus_exit_z8_time_ns; 864 int urgent_latency_ns; 865 uint32_t underflow_assert_delay_us; 866 int percent_of_ideal_drambw; 867 int dram_clock_change_latency_ns; 868 bool optimized_watermark; 869 int always_scale; 870 bool disable_pplib_clock_request; 871 bool disable_clock_gate; 872 bool disable_mem_low_power; 873 bool pstate_enabled; 874 bool disable_dmcu; 875 bool force_abm_enable; 876 bool disable_stereo_support; 877 bool vsr_support; 878 bool performance_trace; 879 bool az_endpoint_mute_only; 880 bool always_use_regamma; 881 bool recovery_enabled; 882 bool avoid_vbios_exec_table; 883 bool scl_reset_length10; 884 bool hdmi20_disable; 885 bool skip_detection_link_training; 886 uint32_t edid_read_retry_times; 887 unsigned int force_odm_combine; //bit vector based on otg inst 888 unsigned int seamless_boot_odm_combine; 889 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 890 int minimum_z8_residency_time; 891 int minimum_z10_residency_time; 892 bool disable_z9_mpc; 893 unsigned int force_fclk_khz; 894 bool enable_tri_buf; 895 bool dmub_offload_enabled; 896 bool dmcub_emulation; 897 bool disable_idle_power_optimizations; 898 unsigned int mall_size_override; 899 unsigned int mall_additional_timer_percent; 900 bool mall_error_as_fatal; 901 bool dmub_command_table; /* for testing only */ 902 struct dc_bw_validation_profile bw_val_profile; 903 bool disable_fec; 904 bool disable_48mhz_pwrdwn; 905 /* This forces a hard min on the DCFCLK requested to SMU/PP 906 * watermarks are not affected. 907 */ 908 unsigned int force_min_dcfclk_mhz; 909 int dwb_fi_phase; 910 bool disable_timing_sync; 911 bool cm_in_bypass; 912 int force_clock_mode;/*every mode change.*/ 913 914 bool disable_dram_clock_change_vactive_support; 915 bool validate_dml_output; 916 bool enable_dmcub_surface_flip; 917 bool usbc_combo_phy_reset_wa; 918 bool enable_dram_clock_change_one_display_vactive; 919 /* TODO - remove once tested */ 920 bool legacy_dp2_lt; 921 bool set_mst_en_for_sst; 922 bool disable_uhbr; 923 bool force_dp2_lt_fallback_method; 924 bool ignore_cable_id; 925 union mem_low_power_enable_options enable_mem_low_power; 926 union root_clock_optimization_options root_clock_optimization; 927 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 928 bool hpo_optimization; 929 bool force_vblank_alignment; 930 931 /* Enable dmub aux for legacy ddc */ 932 bool enable_dmub_aux_for_legacy_ddc; 933 bool disable_fams; 934 bool disable_fams_gaming; 935 /* FEC/PSR1 sequence enable delay in 100us */ 936 uint8_t fec_enable_delay_in100us; 937 bool enable_driver_sequence_debug; 938 enum det_size crb_alloc_policy; 939 int crb_alloc_policy_min_disp_count; 940 bool disable_z10; 941 bool enable_z9_disable_interface; 942 bool psr_skip_crtc_disable; 943 union dpia_debug_options dpia_debug; 944 bool disable_fixed_vs_aux_timeout_wa; 945 uint32_t fixed_vs_aux_delay_config_wa; 946 bool force_disable_subvp; 947 bool force_subvp_mclk_switch; 948 bool allow_sw_cursor_fallback; 949 unsigned int force_subvp_num_ways; 950 unsigned int force_mall_ss_num_ways; 951 bool alloc_extra_way_for_cursor; 952 uint32_t subvp_extra_lines; 953 bool force_usr_allow; 954 /* uses value at boot and disables switch */ 955 bool disable_dtb_ref_clk_switch; 956 bool extended_blank_optimization; 957 union aux_wake_wa_options aux_wake_wa; 958 uint32_t mst_start_top_delay; 959 uint8_t psr_power_use_phy_fsm; 960 enum dml_hostvm_override_opts dml_hostvm_override; 961 bool dml_disallow_alternate_prefetch_modes; 962 bool use_legacy_soc_bb_mechanism; 963 bool exit_idle_opt_for_cursor_updates; 964 bool using_dml2; 965 bool enable_single_display_2to1_odm_policy; 966 bool enable_double_buffered_dsc_pg_support; 967 bool enable_dp_dig_pixel_rate_div_policy; 968 enum lttpr_mode lttpr_mode_override; 969 unsigned int dsc_delay_factor_wa_x1000; 970 unsigned int min_prefetch_in_strobe_ns; 971 bool disable_unbounded_requesting; 972 bool dig_fifo_off_in_blank; 973 bool override_dispclk_programming; 974 bool otg_crc_db; 975 bool disallow_dispclk_dppclk_ds; 976 bool disable_fpo_optimizations; 977 bool support_eDP1_5; 978 uint32_t fpo_vactive_margin_us; 979 bool disable_fpo_vactive; 980 bool disable_boot_optimizations; 981 bool override_odm_optimization; 982 bool minimize_dispclk_using_odm; 983 bool disable_subvp_high_refresh; 984 bool disable_dp_plus_plus_wa; 985 uint32_t fpo_vactive_min_active_margin_us; 986 uint32_t fpo_vactive_max_blank_us; 987 bool enable_hpo_pg_support; 988 bool enable_legacy_fast_update; 989 bool disable_dc_mode_overwrite; 990 bool replay_skip_crtc_disabled; 991 bool ignore_pg;/*do nothing, let pmfw control it*/ 992 bool psp_disabled_wa; 993 unsigned int ips2_eval_delay_us; 994 unsigned int ips2_entry_delay_us; 995 bool optimize_ips_handshake; 996 bool disable_dmub_reallow_idle; 997 bool disable_timeout; 998 bool disable_extblankadj; 999 bool enable_idle_reg_checks; 1000 unsigned int static_screen_wait_frames; 1001 bool force_chroma_subsampling_1tap; 1002 bool disable_422_left_edge_pixel; 1003 }; 1004 1005 struct gpu_info_soc_bounding_box_v1_0; 1006 1007 /* Generic structure that can be used to query properties of DC. More fields 1008 * can be added as required. 1009 */ 1010 struct dc_current_properties { 1011 unsigned int cursor_size_limit; 1012 }; 1013 1014 enum frame_buffer_mode { 1015 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1016 FRAME_BUFFER_MODE_ZFB_ONLY, 1017 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1018 } ; 1019 1020 struct dchub_init_data { 1021 int64_t zfb_phys_addr_base; 1022 int64_t zfb_mc_base_addr; 1023 uint64_t zfb_size_in_byte; 1024 enum frame_buffer_mode fb_mode; 1025 bool dchub_initialzied; 1026 bool dchub_info_valid; 1027 }; 1028 1029 struct dc_init_data { 1030 struct hw_asic_id asic_id; 1031 void *driver; /* ctx */ 1032 struct cgs_device *cgs_device; 1033 struct dc_bounding_box_overrides bb_overrides; 1034 1035 int num_virtual_links; 1036 /* 1037 * If 'vbios_override' not NULL, it will be called instead 1038 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1039 */ 1040 struct dc_bios *vbios_override; 1041 enum dce_environment dce_environment; 1042 1043 struct dmub_offload_funcs *dmub_if; 1044 struct dc_reg_helper_state *dmub_offload; 1045 1046 struct dc_config flags; 1047 uint64_t log_mask; 1048 1049 struct dpcd_vendor_signature vendor_signature; 1050 bool force_smu_not_present; 1051 /* 1052 * IP offset for run time initializaion of register addresses 1053 * 1054 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1055 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1056 * before them. 1057 */ 1058 uint32_t *dcn_reg_offsets; 1059 uint32_t *nbio_reg_offsets; 1060 uint32_t *clk_reg_offsets; 1061 }; 1062 1063 struct dc_callback_init { 1064 struct cp_psp cp_psp; 1065 }; 1066 1067 struct dc *dc_create(const struct dc_init_data *init_params); 1068 void dc_hardware_init(struct dc *dc); 1069 1070 int dc_get_vmid_use_vector(struct dc *dc); 1071 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1072 /* Returns the number of vmids supported */ 1073 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1074 void dc_init_callbacks(struct dc *dc, 1075 const struct dc_callback_init *init_params); 1076 void dc_deinit_callbacks(struct dc *dc); 1077 void dc_destroy(struct dc **dc); 1078 1079 /* Surface Interfaces */ 1080 1081 enum { 1082 TRANSFER_FUNC_POINTS = 1025 1083 }; 1084 1085 struct dc_hdr_static_metadata { 1086 /* display chromaticities and white point in units of 0.00001 */ 1087 unsigned int chromaticity_green_x; 1088 unsigned int chromaticity_green_y; 1089 unsigned int chromaticity_blue_x; 1090 unsigned int chromaticity_blue_y; 1091 unsigned int chromaticity_red_x; 1092 unsigned int chromaticity_red_y; 1093 unsigned int chromaticity_white_point_x; 1094 unsigned int chromaticity_white_point_y; 1095 1096 uint32_t min_luminance; 1097 uint32_t max_luminance; 1098 uint32_t maximum_content_light_level; 1099 uint32_t maximum_frame_average_light_level; 1100 }; 1101 1102 enum dc_transfer_func_type { 1103 TF_TYPE_PREDEFINED, 1104 TF_TYPE_DISTRIBUTED_POINTS, 1105 TF_TYPE_BYPASS, 1106 TF_TYPE_HWPWL 1107 }; 1108 1109 struct dc_transfer_func_distributed_points { 1110 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1111 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1112 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1113 1114 uint16_t end_exponent; 1115 uint16_t x_point_at_y1_red; 1116 uint16_t x_point_at_y1_green; 1117 uint16_t x_point_at_y1_blue; 1118 }; 1119 1120 enum dc_transfer_func_predefined { 1121 TRANSFER_FUNCTION_SRGB, 1122 TRANSFER_FUNCTION_BT709, 1123 TRANSFER_FUNCTION_PQ, 1124 TRANSFER_FUNCTION_LINEAR, 1125 TRANSFER_FUNCTION_UNITY, 1126 TRANSFER_FUNCTION_HLG, 1127 TRANSFER_FUNCTION_HLG12, 1128 TRANSFER_FUNCTION_GAMMA22, 1129 TRANSFER_FUNCTION_GAMMA24, 1130 TRANSFER_FUNCTION_GAMMA26 1131 }; 1132 1133 1134 struct dc_transfer_func { 1135 struct kref refcount; 1136 enum dc_transfer_func_type type; 1137 enum dc_transfer_func_predefined tf; 1138 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1139 uint32_t sdr_ref_white_level; 1140 union { 1141 struct pwl_params pwl; 1142 struct dc_transfer_func_distributed_points tf_pts; 1143 }; 1144 }; 1145 1146 1147 union dc_3dlut_state { 1148 struct { 1149 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1150 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1151 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1152 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1153 uint32_t mpc_rmu1_mux:4; 1154 uint32_t mpc_rmu2_mux:4; 1155 uint32_t reserved:15; 1156 } bits; 1157 uint32_t raw; 1158 }; 1159 1160 1161 struct dc_3dlut { 1162 struct kref refcount; 1163 struct tetrahedral_params lut_3d; 1164 struct fixed31_32 hdr_multiplier; 1165 union dc_3dlut_state state; 1166 }; 1167 /* 1168 * This structure is filled in by dc_surface_get_status and contains 1169 * the last requested address and the currently active address so the called 1170 * can determine if there are any outstanding flips 1171 */ 1172 struct dc_plane_status { 1173 struct dc_plane_address requested_address; 1174 struct dc_plane_address current_address; 1175 bool is_flip_pending; 1176 bool is_right_eye; 1177 }; 1178 1179 union surface_update_flags { 1180 1181 struct { 1182 uint32_t addr_update:1; 1183 /* Medium updates */ 1184 uint32_t dcc_change:1; 1185 uint32_t color_space_change:1; 1186 uint32_t horizontal_mirror_change:1; 1187 uint32_t per_pixel_alpha_change:1; 1188 uint32_t global_alpha_change:1; 1189 uint32_t hdr_mult:1; 1190 uint32_t rotation_change:1; 1191 uint32_t swizzle_change:1; 1192 uint32_t scaling_change:1; 1193 uint32_t clip_size_change: 1; 1194 uint32_t position_change:1; 1195 uint32_t in_transfer_func_change:1; 1196 uint32_t input_csc_change:1; 1197 uint32_t coeff_reduction_change:1; 1198 uint32_t output_tf_change:1; 1199 uint32_t pixel_format_change:1; 1200 uint32_t plane_size_change:1; 1201 uint32_t gamut_remap_change:1; 1202 1203 /* Full updates */ 1204 uint32_t new_plane:1; 1205 uint32_t bpp_change:1; 1206 uint32_t gamma_change:1; 1207 uint32_t bandwidth_change:1; 1208 uint32_t clock_change:1; 1209 uint32_t stereo_format_change:1; 1210 uint32_t lut_3d:1; 1211 uint32_t tmz_changed:1; 1212 uint32_t full_update:1; 1213 } bits; 1214 1215 uint32_t raw; 1216 }; 1217 1218 #define DC_REMOVE_PLANE_POINTERS 1 1219 1220 struct dc_plane_state { 1221 struct dc_plane_address address; 1222 struct dc_plane_flip_time time; 1223 bool triplebuffer_flips; 1224 struct scaling_taps scaling_quality; 1225 struct rect src_rect; 1226 struct rect dst_rect; 1227 struct rect clip_rect; 1228 1229 struct plane_size plane_size; 1230 union dc_tiling_info tiling_info; 1231 1232 struct dc_plane_dcc_param dcc; 1233 1234 struct dc_gamma gamma_correction; 1235 struct dc_transfer_func in_transfer_func; 1236 struct dc_bias_and_scale *bias_and_scale; 1237 struct dc_csc_transform input_csc_color_matrix; 1238 struct fixed31_32 coeff_reduction_factor; 1239 struct fixed31_32 hdr_mult; 1240 struct colorspace_transform gamut_remap_matrix; 1241 1242 // TODO: No longer used, remove 1243 struct dc_hdr_static_metadata hdr_static_ctx; 1244 1245 enum dc_color_space color_space; 1246 1247 struct dc_3dlut lut3d_func; 1248 struct dc_transfer_func in_shaper_func; 1249 struct dc_transfer_func blend_tf; 1250 1251 struct dc_transfer_func *gamcor_tf; 1252 enum surface_pixel_format format; 1253 enum dc_rotation_angle rotation; 1254 enum plane_stereo_format stereo_format; 1255 1256 bool is_tiling_rotated; 1257 bool per_pixel_alpha; 1258 bool pre_multiplied_alpha; 1259 bool global_alpha; 1260 int global_alpha_value; 1261 bool visible; 1262 bool flip_immediate; 1263 bool horizontal_mirror; 1264 int layer_index; 1265 1266 union surface_update_flags update_flags; 1267 bool flip_int_enabled; 1268 bool skip_manual_trigger; 1269 1270 /* private to DC core */ 1271 struct dc_plane_status status; 1272 struct dc_context *ctx; 1273 1274 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1275 bool force_full_update; 1276 1277 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1278 1279 /* private to dc_surface.c */ 1280 enum dc_irq_source irq_source; 1281 struct kref refcount; 1282 struct tg_color visual_confirm_color; 1283 1284 bool is_statically_allocated; 1285 }; 1286 1287 struct dc_plane_info { 1288 struct plane_size plane_size; 1289 union dc_tiling_info tiling_info; 1290 struct dc_plane_dcc_param dcc; 1291 enum surface_pixel_format format; 1292 enum dc_rotation_angle rotation; 1293 enum plane_stereo_format stereo_format; 1294 enum dc_color_space color_space; 1295 bool horizontal_mirror; 1296 bool visible; 1297 bool per_pixel_alpha; 1298 bool pre_multiplied_alpha; 1299 bool global_alpha; 1300 int global_alpha_value; 1301 bool input_csc_enabled; 1302 int layer_index; 1303 }; 1304 1305 #include "dc_stream.h" 1306 1307 struct dc_scratch_space { 1308 /* used to temporarily backup plane states of a stream during 1309 * dc update. The reason is that plane states are overwritten 1310 * with surface updates in dc update. Once they are overwritten 1311 * current state is no longer valid. We want to temporarily 1312 * store current value in plane states so we can still recover 1313 * a valid current state during dc update. 1314 */ 1315 struct dc_plane_state plane_states[MAX_SURFACE_NUM]; 1316 1317 struct dc_stream_state stream_state; 1318 }; 1319 1320 struct dc { 1321 struct dc_debug_options debug; 1322 struct dc_versions versions; 1323 struct dc_caps caps; 1324 struct dc_cap_funcs cap_funcs; 1325 struct dc_config config; 1326 struct dc_bounding_box_overrides bb_overrides; 1327 struct dc_bug_wa work_arounds; 1328 struct dc_context *ctx; 1329 struct dc_phy_addr_space_config vm_pa_config; 1330 1331 uint8_t link_count; 1332 struct dc_link *links[MAX_LINKS]; 1333 struct link_service *link_srv; 1334 1335 struct dc_state *current_state; 1336 struct resource_pool *res_pool; 1337 1338 struct clk_mgr *clk_mgr; 1339 1340 /* Display Engine Clock levels */ 1341 struct dm_pp_clock_levels sclk_lvls; 1342 1343 /* Inputs into BW and WM calculations. */ 1344 struct bw_calcs_dceip *bw_dceip; 1345 struct bw_calcs_vbios *bw_vbios; 1346 struct dcn_soc_bounding_box *dcn_soc; 1347 struct dcn_ip_params *dcn_ip; 1348 struct display_mode_lib dml; 1349 1350 /* HW functions */ 1351 struct hw_sequencer_funcs hwss; 1352 struct dce_hwseq *hwseq; 1353 1354 /* Require to optimize clocks and bandwidth for added/removed planes */ 1355 bool optimized_required; 1356 bool wm_optimized_required; 1357 bool idle_optimizations_allowed; 1358 bool enable_c20_dtm_b0; 1359 1360 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1361 1362 /* FBC compressor */ 1363 struct compressor *fbc_compressor; 1364 1365 struct dc_debug_data debug_data; 1366 struct dpcd_vendor_signature vendor_signature; 1367 1368 const char *build_id; 1369 struct vm_helper *vm_helper; 1370 1371 uint32_t *dcn_reg_offsets; 1372 uint32_t *nbio_reg_offsets; 1373 uint32_t *clk_reg_offsets; 1374 1375 /* Scratch memory */ 1376 struct { 1377 struct { 1378 /* 1379 * For matching clock_limits table in driver with table 1380 * from PMFW. 1381 */ 1382 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1383 } update_bw_bounding_box; 1384 struct dc_scratch_space current_state; 1385 struct dc_scratch_space new_state; 1386 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1387 } scratch; 1388 1389 struct dml2_configuration_options dml2_options; 1390 enum dc_acpi_cm_power_state power_state; 1391 1392 }; 1393 1394 struct dc_scaling_info { 1395 struct rect src_rect; 1396 struct rect dst_rect; 1397 struct rect clip_rect; 1398 struct scaling_taps scaling_quality; 1399 }; 1400 1401 struct dc_fast_update { 1402 const struct dc_flip_addrs *flip_addr; 1403 const struct dc_gamma *gamma; 1404 const struct colorspace_transform *gamut_remap_matrix; 1405 const struct dc_csc_transform *input_csc_color_matrix; 1406 const struct fixed31_32 *coeff_reduction_factor; 1407 struct dc_transfer_func *out_transfer_func; 1408 struct dc_csc_transform *output_csc_transform; 1409 }; 1410 1411 struct dc_surface_update { 1412 struct dc_plane_state *surface; 1413 1414 /* isr safe update parameters. null means no updates */ 1415 const struct dc_flip_addrs *flip_addr; 1416 const struct dc_plane_info *plane_info; 1417 const struct dc_scaling_info *scaling_info; 1418 struct fixed31_32 hdr_mult; 1419 /* following updates require alloc/sleep/spin that is not isr safe, 1420 * null means no updates 1421 */ 1422 const struct dc_gamma *gamma; 1423 const struct dc_transfer_func *in_transfer_func; 1424 1425 const struct dc_csc_transform *input_csc_color_matrix; 1426 const struct fixed31_32 *coeff_reduction_factor; 1427 const struct dc_transfer_func *func_shaper; 1428 const struct dc_3dlut *lut3d_func; 1429 const struct dc_transfer_func *blend_tf; 1430 const struct colorspace_transform *gamut_remap_matrix; 1431 }; 1432 1433 /* 1434 * Create a new surface with default parameters; 1435 */ 1436 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1437 void dc_gamma_release(struct dc_gamma **dc_gamma); 1438 struct dc_gamma *dc_create_gamma(void); 1439 1440 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1441 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1442 struct dc_transfer_func *dc_create_transfer_func(void); 1443 1444 struct dc_3dlut *dc_create_3dlut_func(void); 1445 void dc_3dlut_func_release(struct dc_3dlut *lut); 1446 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1447 1448 void dc_post_update_surfaces_to_stream( 1449 struct dc *dc); 1450 1451 #include "dc_stream.h" 1452 1453 /** 1454 * struct dc_validation_set - Struct to store surface/stream associations for validation 1455 */ 1456 struct dc_validation_set { 1457 /** 1458 * @stream: Stream state properties 1459 */ 1460 struct dc_stream_state *stream; 1461 1462 /** 1463 * @plane_states: Surface state 1464 */ 1465 struct dc_plane_state *plane_states[MAX_SURFACES]; 1466 1467 /** 1468 * @plane_count: Total of active planes 1469 */ 1470 uint8_t plane_count; 1471 }; 1472 1473 bool dc_validate_boot_timing(const struct dc *dc, 1474 const struct dc_sink *sink, 1475 struct dc_crtc_timing *crtc_timing); 1476 1477 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1478 1479 void get_clock_requirements_for_state(struct dc_state *state, struct AsicStateEx *info); 1480 1481 enum dc_status dc_validate_with_context(struct dc *dc, 1482 const struct dc_validation_set set[], 1483 int set_count, 1484 struct dc_state *context, 1485 bool fast_validate); 1486 1487 bool dc_set_generic_gpio_for_stereo(bool enable, 1488 struct gpio_service *gpio_service); 1489 1490 /* 1491 * fast_validate: we return after determining if we can support the new state, 1492 * but before we populate the programming info 1493 */ 1494 enum dc_status dc_validate_global_state( 1495 struct dc *dc, 1496 struct dc_state *new_ctx, 1497 bool fast_validate); 1498 1499 bool dc_acquire_release_mpc_3dlut( 1500 struct dc *dc, bool acquire, 1501 struct dc_stream_state *stream, 1502 struct dc_3dlut **lut, 1503 struct dc_transfer_func **shaper); 1504 1505 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1506 void get_audio_check(struct audio_info *aud_modes, 1507 struct audio_check *aud_chk); 1508 /* 1509 * Set up streams and links associated to drive sinks 1510 * The streams parameter is an absolute set of all active streams. 1511 * 1512 * After this call: 1513 * Phy, Encoder, Timing Generator are programmed and enabled. 1514 * New streams are enabled with blank stream; no memory read. 1515 */ 1516 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1517 1518 1519 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1520 struct dc_stream_state *stream, 1521 int mpcc_inst); 1522 1523 1524 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1525 1526 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1527 1528 /* The function returns minimum bandwidth required to drive a given timing 1529 * return - minimum required timing bandwidth in kbps. 1530 */ 1531 uint32_t dc_bandwidth_in_kbps_from_timing( 1532 const struct dc_crtc_timing *timing, 1533 const enum dc_link_encoding_format link_encoding); 1534 1535 /* Link Interfaces */ 1536 /* 1537 * A link contains one or more sinks and their connected status. 1538 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1539 */ 1540 struct dc_link { 1541 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1542 unsigned int sink_count; 1543 struct dc_sink *local_sink; 1544 unsigned int link_index; 1545 enum dc_connection_type type; 1546 enum signal_type connector_signal; 1547 enum dc_irq_source irq_source_hpd; 1548 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1549 1550 bool is_hpd_filter_disabled; 1551 bool dp_ss_off; 1552 1553 /** 1554 * @link_state_valid: 1555 * 1556 * If there is no link and local sink, this variable should be set to 1557 * false. Otherwise, it should be set to true; usually, the function 1558 * core_link_enable_stream sets this field to true. 1559 */ 1560 bool link_state_valid; 1561 bool aux_access_disabled; 1562 bool sync_lt_in_progress; 1563 bool skip_stream_reenable; 1564 bool is_internal_display; 1565 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1566 bool is_dig_mapping_flexible; 1567 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1568 bool is_hpd_pending; /* Indicates a new received hpd */ 1569 1570 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1571 * for every link training. This is incompatible with DP LL compliance automation, 1572 * which expects the same link settings to be used every retry on a link loss. 1573 * This flag is used to skip the fallback when link loss occurs during automation. 1574 */ 1575 bool skip_fallback_on_link_loss; 1576 1577 bool edp_sink_present; 1578 1579 struct dp_trace dp_trace; 1580 1581 /* caps is the same as reported_link_cap. link_traing use 1582 * reported_link_cap. Will clean up. TODO 1583 */ 1584 struct dc_link_settings reported_link_cap; 1585 struct dc_link_settings verified_link_cap; 1586 struct dc_link_settings cur_link_settings; 1587 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1588 struct dc_link_settings preferred_link_setting; 1589 /* preferred_training_settings are override values that 1590 * come from DM. DM is responsible for the memory 1591 * management of the override pointers. 1592 */ 1593 struct dc_link_training_overrides preferred_training_settings; 1594 struct dp_audio_test_data audio_test_data; 1595 1596 uint8_t ddc_hw_inst; 1597 1598 uint8_t hpd_src; 1599 1600 uint8_t link_enc_hw_inst; 1601 /* DIG link encoder ID. Used as index in link encoder resource pool. 1602 * For links with fixed mapping to DIG, this is not changed after dc_link 1603 * object creation. 1604 */ 1605 enum engine_id eng_id; 1606 enum engine_id dpia_preferred_eng_id; 1607 1608 bool test_pattern_enabled; 1609 /* Pending/Current test pattern are only used to perform and track 1610 * FIXED_VS retimer test pattern/lane adjustment override state. 1611 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1612 * to perform specific lane adjust overrides before setting certain 1613 * PHY test patterns. In cases when lane adjust and set test pattern 1614 * calls are not performed atomically (i.e. performing link training), 1615 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1616 * and current_test_pattern will contain required context for any future 1617 * set pattern/set lane adjust to transition between override state(s). 1618 * */ 1619 enum dp_test_pattern current_test_pattern; 1620 enum dp_test_pattern pending_test_pattern; 1621 1622 union compliance_test_state compliance_test_state; 1623 1624 void *priv; 1625 1626 struct ddc_service *ddc; 1627 1628 enum dp_panel_mode panel_mode; 1629 bool aux_mode; 1630 1631 /* Private to DC core */ 1632 1633 const struct dc *dc; 1634 1635 struct dc_context *ctx; 1636 1637 struct panel_cntl *panel_cntl; 1638 struct link_encoder *link_enc; 1639 struct graphics_object_id link_id; 1640 /* Endpoint type distinguishes display endpoints which do not have entries 1641 * in the BIOS connector table from those that do. Helps when tracking link 1642 * encoder to display endpoint assignments. 1643 */ 1644 enum display_endpoint_type ep_type; 1645 union ddi_channel_mapping ddi_channel_mapping; 1646 struct connector_device_tag_info device_tag; 1647 struct dpcd_caps dpcd_caps; 1648 uint32_t dongle_max_pix_clk; 1649 unsigned short chip_caps; 1650 unsigned int dpcd_sink_count; 1651 struct hdcp_caps hdcp_caps; 1652 enum edp_revision edp_revision; 1653 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1654 1655 struct psr_settings psr_settings; 1656 1657 struct replay_settings replay_settings; 1658 1659 /* Drive settings read from integrated info table */ 1660 struct dc_lane_settings bios_forced_drive_settings; 1661 1662 /* Vendor specific LTTPR workaround variables */ 1663 uint8_t vendor_specific_lttpr_link_rate_wa; 1664 bool apply_vendor_specific_lttpr_link_rate_wa; 1665 1666 /* MST record stream using this link */ 1667 struct link_flags { 1668 bool dp_keep_receiver_powered; 1669 bool dp_skip_DID2; 1670 bool dp_skip_reset_segment; 1671 bool dp_skip_fs_144hz; 1672 bool dp_mot_reset_segment; 1673 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1674 bool dpia_mst_dsc_always_on; 1675 /* Forced DPIA into TBT3 compatibility mode. */ 1676 bool dpia_forced_tbt3_mode; 1677 bool dongle_mode_timing_override; 1678 bool blank_stream_on_ocs_change; 1679 bool read_dpcd204h_on_irq_hpd; 1680 } wa_flags; 1681 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1682 1683 struct dc_link_status link_status; 1684 struct dprx_states dprx_states; 1685 1686 struct gpio *hpd_gpio; 1687 enum dc_link_fec_state fec_state; 1688 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1689 1690 struct dc_panel_config panel_config; 1691 struct phy_state phy_state; 1692 // BW ALLOCATON USB4 ONLY 1693 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1694 bool skip_implict_edp_power_control; 1695 }; 1696 1697 /* Return an enumerated dc_link. 1698 * dc_link order is constant and determined at 1699 * boot time. They cannot be created or destroyed. 1700 * Use dc_get_caps() to get number of links. 1701 */ 1702 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1703 1704 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1705 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1706 const struct dc_link *link, 1707 unsigned int *inst_out); 1708 1709 /* Return an array of link pointers to edp links. */ 1710 void dc_get_edp_links(const struct dc *dc, 1711 struct dc_link **edp_links, 1712 int *edp_num); 1713 1714 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1715 bool powerOn); 1716 1717 /* The function initiates detection handshake over the given link. It first 1718 * determines if there are display connections over the link. If so it initiates 1719 * detection protocols supported by the connected receiver device. The function 1720 * contains protocol specific handshake sequences which are sometimes mandatory 1721 * to establish a proper connection between TX and RX. So it is always 1722 * recommended to call this function as the first link operation upon HPD event 1723 * or power up event. Upon completion, the function will update link structure 1724 * in place based on latest RX capabilities. The function may also cause dpms 1725 * to be reset to off for all currently enabled streams to the link. It is DM's 1726 * responsibility to serialize detection and DPMS updates. 1727 * 1728 * @reason - Indicate which event triggers this detection. dc may customize 1729 * detection flow depending on the triggering events. 1730 * return false - if detection is not fully completed. This could happen when 1731 * there is an unrecoverable error during detection or detection is partially 1732 * completed (detection has been delegated to dm mst manager ie. 1733 * link->connection_type == dc_connection_mst_branch when returning false). 1734 * return true - detection is completed, link has been fully updated with latest 1735 * detection result. 1736 */ 1737 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1738 1739 struct dc_sink_init_data; 1740 1741 /* When link connection type is dc_connection_mst_branch, remote sink can be 1742 * added to the link. The interface creates a remote sink and associates it with 1743 * current link. The sink will be retained by link until remove remote sink is 1744 * called. 1745 * 1746 * @dc_link - link the remote sink will be added to. 1747 * @edid - byte array of EDID raw data. 1748 * @len - size of the edid in byte 1749 * @init_data - 1750 */ 1751 struct dc_sink *dc_link_add_remote_sink( 1752 struct dc_link *dc_link, 1753 const uint8_t *edid, 1754 int len, 1755 struct dc_sink_init_data *init_data); 1756 1757 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1758 * @link - link the sink should be removed from 1759 * @sink - sink to be removed. 1760 */ 1761 void dc_link_remove_remote_sink( 1762 struct dc_link *link, 1763 struct dc_sink *sink); 1764 1765 /* Enable HPD interrupt handler for a given link */ 1766 void dc_link_enable_hpd(const struct dc_link *link); 1767 1768 /* Disable HPD interrupt handler for a given link */ 1769 void dc_link_disable_hpd(const struct dc_link *link); 1770 1771 /* determine if there is a sink connected to the link 1772 * 1773 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1774 * return - false if an unexpected error occurs, true otherwise. 1775 * 1776 * NOTE: This function doesn't detect downstream sink connections i.e 1777 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1778 * return dc_connection_single if the branch device is connected despite of 1779 * downstream sink's connection status. 1780 */ 1781 bool dc_link_detect_connection_type(struct dc_link *link, 1782 enum dc_connection_type *type); 1783 1784 /* query current hpd pin value 1785 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1786 * 1787 */ 1788 bool dc_link_get_hpd_state(struct dc_link *link); 1789 1790 /* Getter for cached link status from given link */ 1791 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1792 1793 /* enable/disable hardware HPD filter. 1794 * 1795 * @link - The link the HPD pin is associated with. 1796 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1797 * handler once after no HPD change has been detected within dc default HPD 1798 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1799 * pulses within default HPD interval, no HPD event will be received until HPD 1800 * toggles have stopped. Then HPD event will be queued to irq handler once after 1801 * dc default HPD filtering interval since last HPD event. 1802 * 1803 * @enable = false - disable hardware HPD filter. HPD event will be queued 1804 * immediately to irq handler after no HPD change has been detected within 1805 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 1806 */ 1807 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 1808 1809 /* submit i2c read/write payloads through ddc channel 1810 * @link_index - index to a link with ddc in i2c mode 1811 * @cmd - i2c command structure 1812 * return - true if success, false otherwise. 1813 */ 1814 bool dc_submit_i2c( 1815 struct dc *dc, 1816 uint32_t link_index, 1817 struct i2c_command *cmd); 1818 1819 /* submit i2c read/write payloads through oem channel 1820 * @link_index - index to a link with ddc in i2c mode 1821 * @cmd - i2c command structure 1822 * return - true if success, false otherwise. 1823 */ 1824 bool dc_submit_i2c_oem( 1825 struct dc *dc, 1826 struct i2c_command *cmd); 1827 1828 enum aux_return_code_type; 1829 /* Attempt to transfer the given aux payload. This function does not perform 1830 * retries or handle error states. The reply is returned in the payload->reply 1831 * and the result through operation_result. Returns the number of bytes 1832 * transferred,or -1 on a failure. 1833 */ 1834 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 1835 struct aux_payload *payload, 1836 enum aux_return_code_type *operation_result); 1837 1838 bool dc_is_oem_i2c_device_present( 1839 struct dc *dc, 1840 size_t slave_address 1841 ); 1842 1843 /* return true if the connected receiver supports the hdcp version */ 1844 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 1845 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 1846 1847 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 1848 * 1849 * TODO - When defer_handling is true the function will have a different purpose. 1850 * It no longer does complete hpd rx irq handling. We should create a separate 1851 * interface specifically for this case. 1852 * 1853 * Return: 1854 * true - Downstream port status changed. DM should call DC to do the 1855 * detection. 1856 * false - no change in Downstream port status. No further action required 1857 * from DM. 1858 */ 1859 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 1860 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 1861 bool defer_handling, bool *has_left_work); 1862 /* handle DP specs define test automation sequence*/ 1863 void dc_link_dp_handle_automated_test(struct dc_link *link); 1864 1865 /* handle DP Link loss sequence and try to recover RX link loss with best 1866 * effort 1867 */ 1868 void dc_link_dp_handle_link_loss(struct dc_link *link); 1869 1870 /* Determine if hpd rx irq should be handled or ignored 1871 * return true - hpd rx irq should be handled. 1872 * return false - it is safe to ignore hpd rx irq event 1873 */ 1874 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 1875 1876 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 1877 * @link - link the hpd irq data associated with 1878 * @hpd_irq_dpcd_data - input hpd irq data 1879 * return - true if hpd irq data indicates a link lost 1880 */ 1881 bool dc_link_check_link_loss_status(struct dc_link *link, 1882 union hpd_irq_data *hpd_irq_dpcd_data); 1883 1884 /* Read hpd rx irq data from a given link 1885 * @link - link where the hpd irq data should be read from 1886 * @irq_data - output hpd irq data 1887 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 1888 * read has failed. 1889 */ 1890 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 1891 struct dc_link *link, 1892 union hpd_irq_data *irq_data); 1893 1894 /* The function clears recorded DP RX states in the link. DM should call this 1895 * function when it is resuming from S3 power state to previously connected links. 1896 * 1897 * TODO - in the future we should consider to expand link resume interface to 1898 * support clearing previous rx states. So we don't have to rely on dm to call 1899 * this interface explicitly. 1900 */ 1901 void dc_link_clear_dprx_states(struct dc_link *link); 1902 1903 /* Destruct the mst topology of the link and reset the allocated payload table 1904 * 1905 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 1906 * still wants to reset MST topology on an unplug event */ 1907 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 1908 1909 /* The function calculates effective DP link bandwidth when a given link is 1910 * using the given link settings. 1911 * 1912 * return - total effective link bandwidth in kbps. 1913 */ 1914 uint32_t dc_link_bandwidth_kbps( 1915 const struct dc_link *link, 1916 const struct dc_link_settings *link_setting); 1917 1918 /* The function takes a snapshot of current link resource allocation state 1919 * @dc: pointer to dc of the dm calling this 1920 * @map: a dc link resource snapshot defined internally to dc. 1921 * 1922 * DM needs to capture a snapshot of current link resource allocation mapping 1923 * and store it in its persistent storage. 1924 * 1925 * Some of the link resource is using first come first serve policy. 1926 * The allocation mapping depends on original hotplug order. This information 1927 * is lost after driver is loaded next time. The snapshot is used in order to 1928 * restore link resource to its previous state so user will get consistent 1929 * link capability allocation across reboot. 1930 * 1931 */ 1932 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 1933 1934 /* This function restores link resource allocation state from a snapshot 1935 * @dc: pointer to dc of the dm calling this 1936 * @map: a dc link resource snapshot defined internally to dc. 1937 * 1938 * DM needs to call this function after initial link detection on boot and 1939 * before first commit streams to restore link resource allocation state 1940 * from previous boot session. 1941 * 1942 * Some of the link resource is using first come first serve policy. 1943 * The allocation mapping depends on original hotplug order. This information 1944 * is lost after driver is loaded next time. The snapshot is used in order to 1945 * restore link resource to its previous state so user will get consistent 1946 * link capability allocation across reboot. 1947 * 1948 */ 1949 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 1950 1951 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 1952 * interface i.e stream_update->dsc_config 1953 */ 1954 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 1955 1956 /* translate a raw link rate data to bandwidth in kbps */ 1957 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 1958 1959 /* determine the optimal bandwidth given link and required bw. 1960 * @link - current detected link 1961 * @req_bw - requested bandwidth in kbps 1962 * @link_settings - returned most optimal link settings that can fit the 1963 * requested bandwidth 1964 * return - false if link can't support requested bandwidth, true if link 1965 * settings is found. 1966 */ 1967 bool dc_link_decide_edp_link_settings(struct dc_link *link, 1968 struct dc_link_settings *link_settings, 1969 uint32_t req_bw); 1970 1971 /* return the max dp link settings can be driven by the link without considering 1972 * connected RX device and its capability 1973 */ 1974 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 1975 struct dc_link_settings *max_link_enc_cap); 1976 1977 /* determine when the link is driving MST mode, what DP link channel coding 1978 * format will be used. The decision will remain unchanged until next HPD event. 1979 * 1980 * @link - a link with DP RX connection 1981 * return - if stream is committed to this link with MST signal type, type of 1982 * channel coding format dc will choose. 1983 */ 1984 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 1985 const struct dc_link *link); 1986 1987 /* get max dp link settings the link can enable with all things considered. (i.e 1988 * TX/RX/Cable capabilities and dp override policies. 1989 * 1990 * @link - a link with DP RX connection 1991 * return - max dp link settings the link can enable. 1992 * 1993 */ 1994 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 1995 1996 /* Get the highest encoding format that the link supports; highest meaning the 1997 * encoding format which supports the maximum bandwidth. 1998 * 1999 * @link - a link with DP RX connection 2000 * return - highest encoding format link supports. 2001 */ 2002 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2003 2004 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2005 * to a link with dp connector signal type. 2006 * @link - a link with dp connector signal type 2007 * return - true if connected, false otherwise 2008 */ 2009 bool dc_link_is_dp_sink_present(struct dc_link *link); 2010 2011 /* Force DP lane settings update to main-link video signal and notify the change 2012 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2013 * tuning purpose. The interface assumes link has already been enabled with DP 2014 * signal. 2015 * 2016 * @lt_settings - a container structure with desired hw_lane_settings 2017 */ 2018 void dc_link_set_drive_settings(struct dc *dc, 2019 struct link_training_settings *lt_settings, 2020 struct dc_link *link); 2021 2022 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2023 * test or debugging purpose. The test pattern will remain until next un-plug. 2024 * 2025 * @link - active link with DP signal output enabled. 2026 * @test_pattern - desired test pattern to output. 2027 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2028 * @test_pattern_color_space - for video test pattern choose a desired color 2029 * space. 2030 * @p_link_settings - For PHY pattern choose a desired link settings 2031 * @p_custom_pattern - some test pattern will require a custom input to 2032 * customize some pattern details. Otherwise keep it to NULL. 2033 * @cust_pattern_size - size of the custom pattern input. 2034 * 2035 */ 2036 bool dc_link_dp_set_test_pattern( 2037 struct dc_link *link, 2038 enum dp_test_pattern test_pattern, 2039 enum dp_test_pattern_color_space test_pattern_color_space, 2040 const struct link_training_settings *p_link_settings, 2041 const unsigned char *p_custom_pattern, 2042 unsigned int cust_pattern_size); 2043 2044 /* Force DP link settings to always use a specific value until reboot to a 2045 * specific link. If link has already been enabled, the interface will also 2046 * switch to desired link settings immediately. This is a debug interface to 2047 * generic dp issue trouble shooting. 2048 */ 2049 void dc_link_set_preferred_link_settings(struct dc *dc, 2050 struct dc_link_settings *link_setting, 2051 struct dc_link *link); 2052 2053 /* Force DP link to customize a specific link training behavior by overriding to 2054 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2055 * display specific link training issues or apply some display specific 2056 * workaround in link training. 2057 * 2058 * @link_settings - if not NULL, force preferred link settings to the link. 2059 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2060 * will apply this particular override in future link training. If NULL is 2061 * passed in, dc resets previous overrides. 2062 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2063 * training settings. 2064 */ 2065 void dc_link_set_preferred_training_settings(struct dc *dc, 2066 struct dc_link_settings *link_setting, 2067 struct dc_link_training_overrides *lt_overrides, 2068 struct dc_link *link, 2069 bool skip_immediate_retrain); 2070 2071 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2072 bool dc_link_is_fec_supported(const struct dc_link *link); 2073 2074 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2075 * link enablement. 2076 * return - true if FEC should be enabled, false otherwise. 2077 */ 2078 bool dc_link_should_enable_fec(const struct dc_link *link); 2079 2080 /* determine lttpr mode the current link should be enabled with a specific link 2081 * settings. 2082 */ 2083 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2084 struct dc_link_settings *link_setting); 2085 2086 /* Force DP RX to update its power state. 2087 * NOTE: this interface doesn't update dp main-link. Calling this function will 2088 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2089 * RX power state back upon finish DM specific execution requiring DP RX in a 2090 * specific power state. 2091 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2092 * state. 2093 */ 2094 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2095 2096 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2097 * current value read from extended receiver cap from 02200h - 0220Fh. 2098 * Some DP RX has problems of providing accurate DP receiver caps from extended 2099 * field, this interface is a workaround to revert link back to use base caps. 2100 */ 2101 void dc_link_overwrite_extended_receiver_cap( 2102 struct dc_link *link); 2103 2104 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2105 bool wait_for_hpd); 2106 2107 /* Set backlight level of an embedded panel (eDP, LVDS). 2108 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2109 * and 16 bit fractional, where 1.0 is max backlight value. 2110 */ 2111 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2112 uint32_t backlight_pwm_u16_16, 2113 uint32_t frame_ramp); 2114 2115 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2116 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2117 bool isHDR, 2118 uint32_t backlight_millinits, 2119 uint32_t transition_time_in_ms); 2120 2121 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2122 uint32_t *backlight_millinits, 2123 uint32_t *backlight_millinits_peak); 2124 2125 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2126 2127 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2128 2129 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2130 bool wait, bool force_static, const unsigned int *power_opts); 2131 2132 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2133 2134 bool dc_link_setup_psr(struct dc_link *dc_link, 2135 const struct dc_stream_state *stream, struct psr_config *psr_config, 2136 struct psr_context *psr_context); 2137 2138 /* 2139 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2140 * 2141 * @link: pointer to the dc_link struct instance 2142 * @enable: enable(active) or disable(inactive) replay 2143 * @wait: state transition need to wait the active set completed. 2144 * @force_static: force disable(inactive) the replay 2145 * @power_opts: set power optimazation parameters to DMUB. 2146 * 2147 * return: allow Replay active will return true, else will return false. 2148 */ 2149 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2150 bool wait, bool force_static, const unsigned int *power_opts); 2151 2152 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2153 2154 /* On eDP links this function call will stall until T12 has elapsed. 2155 * If the panel is not in power off state, this function will return 2156 * immediately. 2157 */ 2158 bool dc_link_wait_for_t12(struct dc_link *link); 2159 2160 /* Determine if dp trace has been initialized to reflect upto date result * 2161 * return - true if trace is initialized and has valid data. False dp trace 2162 * doesn't have valid result. 2163 */ 2164 bool dc_dp_trace_is_initialized(struct dc_link *link); 2165 2166 /* Query a dp trace flag to indicate if the current dp trace data has been 2167 * logged before 2168 */ 2169 bool dc_dp_trace_is_logged(struct dc_link *link, 2170 bool in_detection); 2171 2172 /* Set dp trace flag to indicate whether DM has already logged the current dp 2173 * trace data. DM can set is_logged to true upon logging and check 2174 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2175 */ 2176 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2177 bool in_detection, 2178 bool is_logged); 2179 2180 /* Obtain driver time stamp for last dp link training end. The time stamp is 2181 * formatted based on dm_get_timestamp DM function. 2182 * @in_detection - true to get link training end time stamp of last link 2183 * training in detection sequence. false to get link training end time stamp 2184 * of last link training in commit (dpms) sequence 2185 */ 2186 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2187 bool in_detection); 2188 2189 /* Get how many link training attempts dc has done with latest sequence. 2190 * @in_detection - true to get link training count of last link 2191 * training in detection sequence. false to get link training count of last link 2192 * training in commit (dpms) sequence 2193 */ 2194 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2195 bool in_detection); 2196 2197 /* Get how many link loss has happened since last link training attempts */ 2198 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2199 2200 /* 2201 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2202 */ 2203 /* 2204 * Send a request from DP-Tx requesting to allocate BW remotely after 2205 * allocating it locally. This will get processed by CM and a CB function 2206 * will be called. 2207 * 2208 * @link: pointer to the dc_link struct instance 2209 * @req_bw: The requested bw in Kbyte to allocated 2210 * 2211 * return: none 2212 */ 2213 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2214 2215 /* 2216 * Handle function for when the status of the Request above is complete. 2217 * We will find out the result of allocating on CM and update structs. 2218 * 2219 * @link: pointer to the dc_link struct instance 2220 * @bw: Allocated or Estimated BW depending on the result 2221 * @result: Response type 2222 * 2223 * return: none 2224 */ 2225 void dc_link_handle_usb4_bw_alloc_response(struct dc_link *link, 2226 uint8_t bw, uint8_t result); 2227 2228 /* 2229 * Handle the USB4 BW Allocation related functionality here: 2230 * Plug => Try to allocate max bw from timing parameters supported by the sink 2231 * Unplug => de-allocate bw 2232 * 2233 * @link: pointer to the dc_link struct instance 2234 * @peak_bw: Peak bw used by the link/sink 2235 * 2236 * return: allocated bw else return 0 2237 */ 2238 int dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2239 struct dc_link *link, int peak_bw); 2240 2241 /* 2242 * Validate the BW of all the valid DPIA links to make sure it doesn't exceed 2243 * available BW for each host router 2244 * 2245 * @dc: pointer to dc struct 2246 * @stream: pointer to all possible streams 2247 * @count: number of valid DPIA streams 2248 * 2249 * return: TRUE if bw used by DPIAs doesn't exceed available BW else return FALSE 2250 */ 2251 bool dc_link_dp_dpia_validate(struct dc *dc, const struct dc_stream_state *streams, 2252 const unsigned int count); 2253 2254 /* Sink Interfaces - A sink corresponds to a display output device */ 2255 2256 struct dc_container_id { 2257 // 128bit GUID in binary form 2258 unsigned char guid[16]; 2259 // 8 byte port ID -> ELD.PortID 2260 unsigned int portId[2]; 2261 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2262 unsigned short manufacturerName; 2263 // 2 byte product code -> ELD.ProductCode 2264 unsigned short productCode; 2265 }; 2266 2267 2268 struct dc_sink_dsc_caps { 2269 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2270 // 'false' if they are sink's DSC caps 2271 bool is_virtual_dpcd_dsc; 2272 // 'true' if MST topology supports DSC passthrough for sink 2273 // 'false' if MST topology does not support DSC passthrough 2274 bool is_dsc_passthrough_supported; 2275 struct dsc_dec_dpcd_caps dsc_dec_caps; 2276 }; 2277 2278 struct dc_sink_fec_caps { 2279 bool is_rx_fec_supported; 2280 bool is_topology_fec_supported; 2281 }; 2282 2283 struct scdc_caps { 2284 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2285 union hdmi_scdc_device_id_data device_id; 2286 }; 2287 2288 /* 2289 * The sink structure contains EDID and other display device properties 2290 */ 2291 struct dc_sink { 2292 enum signal_type sink_signal; 2293 struct dc_edid dc_edid; /* raw edid */ 2294 struct dc_edid_caps edid_caps; /* parse display caps */ 2295 struct dc_container_id *dc_container_id; 2296 uint32_t dongle_max_pix_clk; 2297 void *priv; 2298 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2299 bool converter_disable_audio; 2300 2301 struct scdc_caps scdc_caps; 2302 struct dc_sink_dsc_caps dsc_caps; 2303 struct dc_sink_fec_caps fec_caps; 2304 2305 bool is_vsc_sdp_colorimetry_supported; 2306 2307 /* private to DC core */ 2308 struct dc_link *link; 2309 struct dc_context *ctx; 2310 2311 uint32_t sink_id; 2312 2313 /* private to dc_sink.c */ 2314 // refcount must be the last member in dc_sink, since we want the 2315 // sink structure to be logically cloneable up to (but not including) 2316 // refcount 2317 struct kref refcount; 2318 }; 2319 2320 void dc_sink_retain(struct dc_sink *sink); 2321 void dc_sink_release(struct dc_sink *sink); 2322 2323 struct dc_sink_init_data { 2324 enum signal_type sink_signal; 2325 struct dc_link *link; 2326 uint32_t dongle_max_pix_clk; 2327 bool converter_disable_audio; 2328 }; 2329 2330 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2331 2332 /* Newer interfaces */ 2333 struct dc_cursor { 2334 struct dc_plane_address address; 2335 struct dc_cursor_attributes attributes; 2336 }; 2337 2338 2339 /* Interrupt interfaces */ 2340 enum dc_irq_source dc_interrupt_to_irq_source( 2341 struct dc *dc, 2342 uint32_t src_id, 2343 uint32_t ext_id); 2344 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2345 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2346 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2347 struct dc *dc, uint32_t link_index); 2348 2349 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2350 2351 /* Power Interfaces */ 2352 2353 void dc_set_power_state( 2354 struct dc *dc, 2355 enum dc_acpi_cm_power_state power_state); 2356 void dc_resume(struct dc *dc); 2357 2358 void dc_power_down_on_boot(struct dc *dc); 2359 2360 /* 2361 * HDCP Interfaces 2362 */ 2363 enum hdcp_message_status dc_process_hdcp_msg( 2364 enum signal_type signal, 2365 struct dc_link *link, 2366 struct hdcp_protection_message *message_info); 2367 bool dc_is_dmcu_initialized(struct dc *dc); 2368 2369 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2370 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2371 2372 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2373 unsigned int pitch, 2374 unsigned int height, 2375 enum surface_pixel_format format, 2376 struct dc_cursor_attributes *cursor_attr); 2377 2378 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2379 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2380 2381 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2382 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2383 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2384 2385 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2386 void dc_unlock_memory_clock_frequency(struct dc *dc); 2387 2388 /* set min memory clock to the min required for current mode, max to maxDPM */ 2389 void dc_lock_memory_clock_frequency(struct dc *dc); 2390 2391 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2392 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2393 2394 /* cleanup on driver unload */ 2395 void dc_hardware_release(struct dc *dc); 2396 2397 /* disables fw based mclk switch */ 2398 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2399 2400 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2401 2402 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2403 2404 void dc_z10_restore(const struct dc *dc); 2405 void dc_z10_save_init(struct dc *dc); 2406 2407 bool dc_is_dmub_outbox_supported(struct dc *dc); 2408 bool dc_enable_dmub_notifications(struct dc *dc); 2409 2410 bool dc_abm_save_restore( 2411 struct dc *dc, 2412 struct dc_stream_state *stream, 2413 struct abm_save_restore *pData); 2414 2415 void dc_enable_dmub_outbox(struct dc *dc); 2416 2417 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2418 uint32_t link_index, 2419 struct aux_payload *payload); 2420 2421 /* Get dc link index from dpia port index */ 2422 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2423 uint8_t dpia_port_index); 2424 2425 bool dc_process_dmub_set_config_async(struct dc *dc, 2426 uint32_t link_index, 2427 struct set_config_cmd_payload *payload, 2428 struct dmub_notification *notify); 2429 2430 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2431 uint32_t link_index, 2432 uint8_t mst_alloc_slots, 2433 uint8_t *mst_slots_in_use); 2434 2435 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2436 uint32_t hpd_int_enable); 2437 2438 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2439 2440 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2441 2442 struct dc_power_profile { 2443 int power_level; /* Lower is better */ 2444 }; 2445 2446 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2447 2448 /* DSC Interfaces */ 2449 #include "dc_dsc.h" 2450 2451 /* Disable acc mode Interfaces */ 2452 void dc_disable_accelerated_mode(struct dc *dc); 2453 2454 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2455 struct dc_stream_state *new_stream); 2456 2457 #endif /* DC_INTERFACE_H_ */ 2458