xref: /linux/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c (revision eec7e23d848d2194dd8791fcd0f4a54d4378eecd)
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright 2015 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: AMD
24  *
25  */
26 
27 /* The caprices of the preprocessor require that this be declared right here */
28 #define CREATE_TRACE_POINTS
29 
30 #include "dm_services_types.h"
31 #include "dc.h"
32 #include "link_enc_cfg.h"
33 #include "dc/inc/core_types.h"
34 #include "dal_asic_id.h"
35 #include "dmub/dmub_srv.h"
36 #include "dc/inc/hw/dmcu.h"
37 #include "dc/inc/hw/abm.h"
38 #include "dc/dc_dmub_srv.h"
39 #include "dc/dc_edid_parser.h"
40 #include "dc/dc_stat.h"
41 #include "dc/dc_state.h"
42 #include "amdgpu_dm_trace.h"
43 #include "link/protocols/link_dpcd.h"
44 #include "link_service_types.h"
45 #include "link/protocols/link_dp_capability.h"
46 #include "link/protocols/link_ddc.h"
47 
48 #include "amdgpu.h"
49 #include "amdgpu_display.h"
50 #include "amdgpu_ucode.h"
51 #include "atom.h"
52 #include "amdgpu_dm.h"
53 #include "amdgpu_dm_plane.h"
54 #include "amdgpu_dm_crtc.h"
55 #include "amdgpu_dm_hdcp.h"
56 #include <drm/display/drm_hdcp_helper.h>
57 #include "amdgpu_dm_wb.h"
58 #include "amdgpu_atombios.h"
59 
60 #include "amd_shared.h"
61 #include "amdgpu_dm_irq.h"
62 #include "dm_helpers.h"
63 #include "amdgpu_dm_mst_types.h"
64 #if defined(CONFIG_DEBUG_FS)
65 #include "amdgpu_dm_debugfs.h"
66 #endif
67 #include "amdgpu_dm_psr.h"
68 #include "amdgpu_dm_replay.h"
69 
70 #include "ivsrcid/ivsrcid_vislands30.h"
71 
72 #include <linux/backlight.h>
73 #include <linux/module.h>
74 #include <linux/moduleparam.h>
75 #include <linux/types.h>
76 #include <linux/pm_runtime.h>
77 #include <linux/pci.h>
78 #include <linux/power_supply.h>
79 #include <linux/firmware.h>
80 #include <linux/component.h>
81 #include <linux/sort.h>
82 
83 #include <drm/drm_privacy_screen_consumer.h>
84 #include <drm/display/drm_dp_mst_helper.h>
85 #include <drm/display/drm_hdmi_helper.h>
86 #include <drm/drm_atomic.h>
87 #include <drm/drm_atomic_uapi.h>
88 #include <drm/drm_atomic_helper.h>
89 #include <drm/drm_blend.h>
90 #include <drm/drm_fixed.h>
91 #include <drm/drm_fourcc.h>
92 #include <drm/drm_edid.h>
93 #include <drm/drm_eld.h>
94 #include <drm/drm_utils.h>
95 #include <drm/drm_vblank.h>
96 #include <drm/drm_audio_component.h>
97 #include <drm/drm_gem_atomic_helper.h>
98 
99 #include <media/cec-notifier.h>
100 #include <acpi/video.h>
101 
102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
103 
104 #include "modules/inc/mod_freesync.h"
105 #include "modules/power/power_helpers.h"
106 
107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch");
108 
109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
131 
132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
136 
137 #define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
139 
140 #define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
142 
143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin"
144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB);
145 
146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin"
147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB);
148 
149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin"
150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB);
151 
152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin"
153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB);
154 
155 /* Number of bytes in PSP header for firmware. */
156 #define PSP_HEADER_BYTES 0x100
157 
158 /* Number of bytes in PSP footer for firmware. */
159 #define PSP_FOOTER_BYTES 0x100
160 
161 /**
162  * DOC: overview
163  *
164  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
165  * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
166  * requests into DC requests, and DC responses into DRM responses.
167  *
168  * The root control structure is &struct amdgpu_display_manager.
169  */
170 
171 /* basic init/fini API */
172 static int amdgpu_dm_init(struct amdgpu_device *adev);
173 static void amdgpu_dm_fini(struct amdgpu_device *adev);
174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state);
176 static struct amdgpu_i2c_adapter *
177 create_i2c(struct ddc_service *ddc_service, bool oem);
178 
179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
180 {
181 	switch (link->dpcd_caps.dongle_type) {
182 	case DISPLAY_DONGLE_NONE:
183 		return DRM_MODE_SUBCONNECTOR_Native;
184 	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
185 		return DRM_MODE_SUBCONNECTOR_VGA;
186 	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
187 	case DISPLAY_DONGLE_DP_DVI_DONGLE:
188 		return DRM_MODE_SUBCONNECTOR_DVID;
189 	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
190 	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
191 		return DRM_MODE_SUBCONNECTOR_HDMIA;
192 	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
193 	default:
194 		return DRM_MODE_SUBCONNECTOR_Unknown;
195 	}
196 }
197 
198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
199 {
200 	struct dc_link *link = aconnector->dc_link;
201 	struct drm_connector *connector = &aconnector->base;
202 	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
203 
204 	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
205 		return;
206 
207 	if (aconnector->dc_sink)
208 		subconnector = get_subconnector_type(link);
209 
210 	drm_object_property_set_value(&connector->base,
211 			connector->dev->mode_config.dp_subconnector_property,
212 			subconnector);
213 }
214 
215 /*
216  * initializes drm_device display related structures, based on the information
217  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
218  * drm_encoder, drm_mode_config
219  *
220  * Returns 0 on success
221  */
222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
223 /* removes and deallocates the drm structures, created by the above function */
224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
225 
226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
227 				    struct amdgpu_dm_connector *amdgpu_dm_connector,
228 				    u32 link_index,
229 				    struct amdgpu_encoder *amdgpu_encoder);
230 static int amdgpu_dm_encoder_init(struct drm_device *dev,
231 				  struct amdgpu_encoder *aencoder,
232 				  uint32_t link_index);
233 
234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
235 
236 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state);
237 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
238 
239 static int amdgpu_dm_atomic_check(struct drm_device *dev,
240 				  struct drm_atomic_state *state);
241 
242 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
243 static void handle_hpd_rx_irq(void *param);
244 
245 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
246 					 int bl_idx,
247 					 u32 user_brightness);
248 
249 static bool
250 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
251 				 struct drm_crtc_state *new_crtc_state);
252 /*
253  * dm_vblank_get_counter
254  *
255  * @brief
256  * Get counter for number of vertical blanks
257  *
258  * @param
259  * struct amdgpu_device *adev - [in] desired amdgpu device
260  * int disp_idx - [in] which CRTC to get the counter from
261  *
262  * @return
263  * Counter for vertical blanks
264  */
265 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
266 {
267 	struct amdgpu_crtc *acrtc = NULL;
268 
269 	if (crtc >= adev->mode_info.num_crtc)
270 		return 0;
271 
272 	acrtc = adev->mode_info.crtcs[crtc];
273 
274 	if (!acrtc->dm_irq_params.stream) {
275 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
276 			  crtc);
277 		return 0;
278 	}
279 
280 	return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
281 }
282 
283 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
284 				  u32 *vbl, u32 *position)
285 {
286 	u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0;
287 	struct amdgpu_crtc *acrtc = NULL;
288 	struct dc *dc = adev->dm.dc;
289 
290 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
291 		return -EINVAL;
292 
293 	acrtc = adev->mode_info.crtcs[crtc];
294 
295 	if (!acrtc->dm_irq_params.stream) {
296 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
297 			  crtc);
298 		return 0;
299 	}
300 
301 	if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed)
302 		dc_allow_idle_optimizations(dc, false);
303 
304 	/*
305 	 * TODO rework base driver to use values directly.
306 	 * for now parse it back into reg-format
307 	 */
308 	dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
309 				 &v_blank_start,
310 				 &v_blank_end,
311 				 &h_position,
312 				 &v_position);
313 
314 	*position = v_position | (h_position << 16);
315 	*vbl = v_blank_start | (v_blank_end << 16);
316 
317 	return 0;
318 }
319 
320 static bool dm_is_idle(struct amdgpu_ip_block *ip_block)
321 {
322 	/* XXX todo */
323 	return true;
324 }
325 
326 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block)
327 {
328 	/* XXX todo */
329 	return 0;
330 }
331 
332 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block)
333 {
334 	return false;
335 }
336 
337 static int dm_soft_reset(struct amdgpu_ip_block *ip_block)
338 {
339 	/* XXX todo */
340 	return 0;
341 }
342 
343 static struct amdgpu_crtc *
344 get_crtc_by_otg_inst(struct amdgpu_device *adev,
345 		     int otg_inst)
346 {
347 	struct drm_device *dev = adev_to_drm(adev);
348 	struct drm_crtc *crtc;
349 	struct amdgpu_crtc *amdgpu_crtc;
350 
351 	if (WARN_ON(otg_inst == -1))
352 		return adev->mode_info.crtcs[0];
353 
354 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
355 		amdgpu_crtc = to_amdgpu_crtc(crtc);
356 
357 		if (amdgpu_crtc->otg_inst == otg_inst)
358 			return amdgpu_crtc;
359 	}
360 
361 	return NULL;
362 }
363 
364 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
365 					      struct dm_crtc_state *new_state)
366 {
367 	if (new_state->stream->adjust.timing_adjust_pending)
368 		return true;
369 	if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
370 		return true;
371 	else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
372 		return true;
373 	else
374 		return false;
375 }
376 
377 /*
378  * DC will program planes with their z-order determined by their ordering
379  * in the dc_surface_updates array. This comparator is used to sort them
380  * by descending zpos.
381  */
382 static int dm_plane_layer_index_cmp(const void *a, const void *b)
383 {
384 	const struct dc_surface_update *sa = (struct dc_surface_update *)a;
385 	const struct dc_surface_update *sb = (struct dc_surface_update *)b;
386 
387 	/* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */
388 	return sb->surface->layer_index - sa->surface->layer_index;
389 }
390 
391 /**
392  * update_planes_and_stream_adapter() - Send planes to be updated in DC
393  *
394  * DC has a generic way to update planes and stream via
395  * dc_update_planes_and_stream function; however, DM might need some
396  * adjustments and preparation before calling it. This function is a wrapper
397  * for the dc_update_planes_and_stream that does any required configuration
398  * before passing control to DC.
399  *
400  * @dc: Display Core control structure
401  * @update_type: specify whether it is FULL/MEDIUM/FAST update
402  * @planes_count: planes count to update
403  * @stream: stream state
404  * @stream_update: stream update
405  * @array_of_surface_update: dc surface update pointer
406  *
407  */
408 static inline bool update_planes_and_stream_adapter(struct dc *dc,
409 						    int update_type,
410 						    int planes_count,
411 						    struct dc_stream_state *stream,
412 						    struct dc_stream_update *stream_update,
413 						    struct dc_surface_update *array_of_surface_update)
414 {
415 	sort(array_of_surface_update, planes_count,
416 	     sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL);
417 
418 	/*
419 	 * Previous frame finished and HW is ready for optimization.
420 	 */
421 	dc_post_update_surfaces_to_stream(dc);
422 
423 	return dc_update_planes_and_stream(dc,
424 					   array_of_surface_update,
425 					   planes_count,
426 					   stream,
427 					   stream_update);
428 }
429 
430 /**
431  * dm_pflip_high_irq() - Handle pageflip interrupt
432  * @interrupt_params: ignored
433  *
434  * Handles the pageflip interrupt by notifying all interested parties
435  * that the pageflip has been completed.
436  */
437 static void dm_pflip_high_irq(void *interrupt_params)
438 {
439 	struct amdgpu_crtc *amdgpu_crtc;
440 	struct common_irq_params *irq_params = interrupt_params;
441 	struct amdgpu_device *adev = irq_params->adev;
442 	struct drm_device *dev = adev_to_drm(adev);
443 	unsigned long flags;
444 	struct drm_pending_vblank_event *e;
445 	u32 vpos, hpos, v_blank_start, v_blank_end;
446 	bool vrr_active;
447 
448 	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
449 
450 	/* IRQ could occur when in initial stage */
451 	/* TODO work and BO cleanup */
452 	if (amdgpu_crtc == NULL) {
453 		drm_dbg_state(dev, "CRTC is null, returning.\n");
454 		return;
455 	}
456 
457 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
458 
459 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
460 		drm_dbg_state(dev,
461 			      "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n",
462 			      amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED,
463 			      amdgpu_crtc->crtc_id, amdgpu_crtc);
464 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
465 		return;
466 	}
467 
468 	/* page flip completed. */
469 	e = amdgpu_crtc->event;
470 	amdgpu_crtc->event = NULL;
471 
472 	WARN_ON(!e);
473 
474 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
475 
476 	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
477 	if (!vrr_active ||
478 	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
479 				      &v_blank_end, &hpos, &vpos) ||
480 	    (vpos < v_blank_start)) {
481 		/* Update to correct count and vblank timestamp if racing with
482 		 * vblank irq. This also updates to the correct vblank timestamp
483 		 * even in VRR mode, as scanout is past the front-porch atm.
484 		 */
485 		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
486 
487 		/* Wake up userspace by sending the pageflip event with proper
488 		 * count and timestamp of vblank of flip completion.
489 		 */
490 		if (e) {
491 			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
492 
493 			/* Event sent, so done with vblank for this flip */
494 			drm_crtc_vblank_put(&amdgpu_crtc->base);
495 		}
496 	} else if (e) {
497 		/* VRR active and inside front-porch: vblank count and
498 		 * timestamp for pageflip event will only be up to date after
499 		 * drm_crtc_handle_vblank() has been executed from late vblank
500 		 * irq handler after start of back-porch (vline 0). We queue the
501 		 * pageflip event for send-out by drm_crtc_handle_vblank() with
502 		 * updated timestamp and count, once it runs after us.
503 		 *
504 		 * We need to open-code this instead of using the helper
505 		 * drm_crtc_arm_vblank_event(), as that helper would
506 		 * call drm_crtc_accurate_vblank_count(), which we must
507 		 * not call in VRR mode while we are in front-porch!
508 		 */
509 
510 		/* sequence will be replaced by real count during send-out. */
511 		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
512 		e->pipe = amdgpu_crtc->crtc_id;
513 
514 		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
515 		e = NULL;
516 	}
517 
518 	/* Keep track of vblank of this flip for flip throttling. We use the
519 	 * cooked hw counter, as that one incremented at start of this vblank
520 	 * of pageflip completion, so last_flip_vblank is the forbidden count
521 	 * for queueing new pageflips if vsync + VRR is enabled.
522 	 */
523 	amdgpu_crtc->dm_irq_params.last_flip_vblank =
524 		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
525 
526 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
527 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
528 
529 	drm_dbg_state(dev,
530 		      "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
531 		      amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e);
532 }
533 
534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work)
535 {
536 	struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work);
537 	struct amdgpu_device *adev = work->adev;
538 	struct dc_stream_state *stream = work->stream;
539 	struct dc_crtc_timing_adjust *adjust = work->adjust;
540 
541 	mutex_lock(&adev->dm.dc_lock);
542 	dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust);
543 	mutex_unlock(&adev->dm.dc_lock);
544 
545 	dc_stream_release(stream);
546 	kfree(work->adjust);
547 	kfree(work);
548 }
549 
550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev,
551 	struct dc_stream_state *stream,
552 	struct dc_crtc_timing_adjust *adjust)
553 {
554 	struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_NOWAIT);
555 	if (!offload_work) {
556 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n");
557 		return;
558 	}
559 
560 	struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_NOWAIT);
561 	if (!adjust_copy) {
562 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n");
563 		kfree(offload_work);
564 		return;
565 	}
566 
567 	dc_stream_retain(stream);
568 	memcpy(adjust_copy, adjust, sizeof(*adjust_copy));
569 
570 	INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update);
571 	offload_work->adev = adev;
572 	offload_work->stream = stream;
573 	offload_work->adjust = adjust_copy;
574 
575 	queue_work(system_wq, &offload_work->work);
576 }
577 
578 static void dm_vupdate_high_irq(void *interrupt_params)
579 {
580 	struct common_irq_params *irq_params = interrupt_params;
581 	struct amdgpu_device *adev = irq_params->adev;
582 	struct amdgpu_crtc *acrtc;
583 	struct drm_device *drm_dev;
584 	struct drm_vblank_crtc *vblank;
585 	ktime_t frame_duration_ns, previous_timestamp;
586 	unsigned long flags;
587 	int vrr_active;
588 
589 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
590 
591 	if (acrtc) {
592 		vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
593 		drm_dev = acrtc->base.dev;
594 		vblank = drm_crtc_vblank_crtc(&acrtc->base);
595 		previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
596 		frame_duration_ns = vblank->time - previous_timestamp;
597 
598 		if (frame_duration_ns > 0) {
599 			trace_amdgpu_refresh_rate_track(acrtc->base.index,
600 						frame_duration_ns,
601 						ktime_divns(NSEC_PER_SEC, frame_duration_ns));
602 			atomic64_set(&irq_params->previous_timestamp, vblank->time);
603 		}
604 
605 		drm_dbg_vbl(drm_dev,
606 			    "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
607 			    vrr_active);
608 
609 		/* Core vblank handling is done here after end of front-porch in
610 		 * vrr mode, as vblank timestamping will give valid results
611 		 * while now done after front-porch. This will also deliver
612 		 * page-flip completion events that have been queued to us
613 		 * if a pageflip happened inside front-porch.
614 		 */
615 		if (vrr_active && acrtc->dm_irq_params.stream) {
616 			bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
617 			bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
618 			bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state
619 				== VRR_STATE_ACTIVE_VARIABLE;
620 
621 			amdgpu_dm_crtc_handle_vblank(acrtc);
622 
623 			/* BTR processing for pre-DCE12 ASICs */
624 			if (adev->family < AMDGPU_FAMILY_AI) {
625 				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
626 				mod_freesync_handle_v_update(
627 				    adev->dm.freesync_module,
628 				    acrtc->dm_irq_params.stream,
629 				    &acrtc->dm_irq_params.vrr_params);
630 
631 				if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
632 					schedule_dc_vmin_vmax(adev,
633 						acrtc->dm_irq_params.stream,
634 						&acrtc->dm_irq_params.vrr_params.adjust);
635 				}
636 				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
637 			}
638 		}
639 	}
640 }
641 
642 /**
643  * dm_crtc_high_irq() - Handles CRTC interrupt
644  * @interrupt_params: used for determining the CRTC instance
645  *
646  * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
647  * event handler.
648  */
649 static void dm_crtc_high_irq(void *interrupt_params)
650 {
651 	struct common_irq_params *irq_params = interrupt_params;
652 	struct amdgpu_device *adev = irq_params->adev;
653 	struct drm_writeback_job *job;
654 	struct amdgpu_crtc *acrtc;
655 	unsigned long flags;
656 	int vrr_active;
657 
658 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
659 	if (!acrtc)
660 		return;
661 
662 	if (acrtc->wb_conn) {
663 		spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags);
664 
665 		if (acrtc->wb_pending) {
666 			job = list_first_entry_or_null(&acrtc->wb_conn->job_queue,
667 						       struct drm_writeback_job,
668 						       list_entry);
669 			acrtc->wb_pending = false;
670 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
671 
672 			if (job) {
673 				unsigned int v_total, refresh_hz;
674 				struct dc_stream_state *stream = acrtc->dm_irq_params.stream;
675 
676 				v_total = stream->adjust.v_total_max ?
677 					  stream->adjust.v_total_max : stream->timing.v_total;
678 				refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz *
679 					     100LL, (v_total * stream->timing.h_total));
680 				mdelay(1000 / refresh_hz);
681 
682 				drm_writeback_signal_completion(acrtc->wb_conn, 0);
683 				dc_stream_fc_disable_writeback(adev->dm.dc,
684 							       acrtc->dm_irq_params.stream, 0);
685 			}
686 		} else
687 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
688 	}
689 
690 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
691 
692 	drm_dbg_vbl(adev_to_drm(adev),
693 		    "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
694 		    vrr_active, acrtc->dm_irq_params.active_planes);
695 
696 	/**
697 	 * Core vblank handling at start of front-porch is only possible
698 	 * in non-vrr mode, as only there vblank timestamping will give
699 	 * valid results while done in front-porch. Otherwise defer it
700 	 * to dm_vupdate_high_irq after end of front-porch.
701 	 */
702 	if (!vrr_active)
703 		amdgpu_dm_crtc_handle_vblank(acrtc);
704 
705 	/**
706 	 * Following stuff must happen at start of vblank, for crc
707 	 * computation and below-the-range btr support in vrr mode.
708 	 */
709 	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
710 
711 	/* BTR updates need to happen before VUPDATE on Vega and above. */
712 	if (adev->family < AMDGPU_FAMILY_AI)
713 		return;
714 
715 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
716 
717 	if (acrtc->dm_irq_params.stream &&
718 		acrtc->dm_irq_params.vrr_params.supported) {
719 		bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
720 		bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
721 		bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE;
722 
723 		mod_freesync_handle_v_update(adev->dm.freesync_module,
724 					     acrtc->dm_irq_params.stream,
725 					     &acrtc->dm_irq_params.vrr_params);
726 
727 		/* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */
728 		if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
729 			schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream,
730 					&acrtc->dm_irq_params.vrr_params.adjust);
731 		}
732 	}
733 
734 	/*
735 	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
736 	 * In that case, pageflip completion interrupts won't fire and pageflip
737 	 * completion events won't get delivered. Prevent this by sending
738 	 * pending pageflip events from here if a flip is still pending.
739 	 *
740 	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
741 	 * avoid race conditions between flip programming and completion,
742 	 * which could cause too early flip completion events.
743 	 */
744 	if (adev->family >= AMDGPU_FAMILY_RV &&
745 	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
746 	    acrtc->dm_irq_params.active_planes == 0) {
747 		if (acrtc->event) {
748 			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
749 			acrtc->event = NULL;
750 			drm_crtc_vblank_put(&acrtc->base);
751 		}
752 		acrtc->pflip_status = AMDGPU_FLIP_NONE;
753 	}
754 
755 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
756 }
757 
758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
759 /**
760  * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
761  * DCN generation ASICs
762  * @interrupt_params: interrupt parameters
763  *
764  * Used to set crc window/read out crc value at vertical line 0 position
765  */
766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
767 {
768 	struct common_irq_params *irq_params = interrupt_params;
769 	struct amdgpu_device *adev = irq_params->adev;
770 	struct amdgpu_crtc *acrtc;
771 
772 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
773 
774 	if (!acrtc)
775 		return;
776 
777 	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
778 }
779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
780 
781 /**
782  * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
783  * @adev: amdgpu_device pointer
784  * @notify: dmub notification structure
785  *
786  * Dmub AUX or SET_CONFIG command completion processing callback
787  * Copies dmub notification to DM which is to be read by AUX command.
788  * issuing thread and also signals the event to wake up the thread.
789  */
790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
791 					struct dmub_notification *notify)
792 {
793 	if (adev->dm.dmub_notify)
794 		memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
795 	if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
796 		complete(&adev->dm.dmub_aux_transfer_done);
797 }
798 
799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev,
800 					struct dmub_notification *notify)
801 {
802 	if (!adev || !notify) {
803 		ASSERT(false);
804 		return;
805 	}
806 
807 	const struct dmub_cmd_fused_request *req = &notify->fused_request;
808 	const uint8_t ddc_line = req->u.aux.ddc_line;
809 
810 	if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) {
811 		ASSERT(false);
812 		return;
813 	}
814 
815 	struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line];
816 
817 	static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch");
818 	memcpy(sync->reply_data, req, sizeof(*req));
819 	complete(&sync->replied);
820 }
821 
822 /**
823  * dmub_hpd_callback - DMUB HPD interrupt processing callback.
824  * @adev: amdgpu_device pointer
825  * @notify: dmub notification structure
826  *
827  * Dmub Hpd interrupt processing callback. Gets displayindex through the
828  * ink index and calls helper to do the processing.
829  */
830 static void dmub_hpd_callback(struct amdgpu_device *adev,
831 			      struct dmub_notification *notify)
832 {
833 	struct amdgpu_dm_connector *aconnector;
834 	struct amdgpu_dm_connector *hpd_aconnector = NULL;
835 	struct drm_connector *connector;
836 	struct drm_connector_list_iter iter;
837 	struct dc_link *link;
838 	u8 link_index = 0;
839 	struct drm_device *dev;
840 
841 	if (adev == NULL)
842 		return;
843 
844 	if (notify == NULL) {
845 		drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL");
846 		return;
847 	}
848 
849 	if (notify->link_index > adev->dm.dc->link_count) {
850 		drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index);
851 		return;
852 	}
853 
854 	/* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */
855 	if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) {
856 		drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n");
857 		return;
858 	}
859 
860 	link_index = notify->link_index;
861 	link = adev->dm.dc->links[link_index];
862 	dev = adev->dm.ddev;
863 
864 	drm_connector_list_iter_begin(dev, &iter);
865 	drm_for_each_connector_iter(connector, &iter) {
866 
867 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
868 			continue;
869 
870 		aconnector = to_amdgpu_dm_connector(connector);
871 		if (link && aconnector->dc_link == link) {
872 			if (notify->type == DMUB_NOTIFICATION_HPD)
873 				drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index);
874 			else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
875 				drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index);
876 			else
877 				drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n",
878 						notify->type, link_index);
879 
880 			hpd_aconnector = aconnector;
881 			break;
882 		}
883 	}
884 	drm_connector_list_iter_end(&iter);
885 
886 	if (hpd_aconnector) {
887 		if (notify->type == DMUB_NOTIFICATION_HPD) {
888 			if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG))
889 				drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index);
890 			handle_hpd_irq_helper(hpd_aconnector);
891 		} else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) {
892 			handle_hpd_rx_irq(hpd_aconnector);
893 		}
894 	}
895 }
896 
897 /**
898  * dmub_hpd_sense_callback - DMUB HPD sense processing callback.
899  * @adev: amdgpu_device pointer
900  * @notify: dmub notification structure
901  *
902  * HPD sense changes can occur during low power states and need to be
903  * notified from firmware to driver.
904  */
905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev,
906 			      struct dmub_notification *notify)
907 {
908 	drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n");
909 }
910 
911 /**
912  * register_dmub_notify_callback - Sets callback for DMUB notify
913  * @adev: amdgpu_device pointer
914  * @type: Type of dmub notification
915  * @callback: Dmub interrupt callback function
916  * @dmub_int_thread_offload: offload indicator
917  *
918  * API to register a dmub callback handler for a dmub notification
919  * Also sets indicator whether callback processing to be offloaded.
920  * to dmub interrupt handling thread
921  * Return: true if successfully registered, false if there is existing registration
922  */
923 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
924 					  enum dmub_notification_type type,
925 					  dmub_notify_interrupt_callback_t callback,
926 					  bool dmub_int_thread_offload)
927 {
928 	if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
929 		adev->dm.dmub_callback[type] = callback;
930 		adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
931 	} else
932 		return false;
933 
934 	return true;
935 }
936 
937 static void dm_handle_hpd_work(struct work_struct *work)
938 {
939 	struct dmub_hpd_work *dmub_hpd_wrk;
940 
941 	dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
942 
943 	if (!dmub_hpd_wrk->dmub_notify) {
944 		drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL");
945 		return;
946 	}
947 
948 	if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
949 		dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
950 		dmub_hpd_wrk->dmub_notify);
951 	}
952 
953 	kfree(dmub_hpd_wrk->dmub_notify);
954 	kfree(dmub_hpd_wrk);
955 
956 }
957 
958 static const char *dmub_notification_type_str(enum dmub_notification_type e)
959 {
960 	switch (e) {
961 	case DMUB_NOTIFICATION_NO_DATA:
962 		return "NO_DATA";
963 	case DMUB_NOTIFICATION_AUX_REPLY:
964 		return "AUX_REPLY";
965 	case DMUB_NOTIFICATION_HPD:
966 		return "HPD";
967 	case DMUB_NOTIFICATION_HPD_IRQ:
968 		return "HPD_IRQ";
969 	case DMUB_NOTIFICATION_SET_CONFIG_REPLY:
970 		return "SET_CONFIG_REPLY";
971 	case DMUB_NOTIFICATION_DPIA_NOTIFICATION:
972 		return "DPIA_NOTIFICATION";
973 	case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY:
974 		return "HPD_SENSE_NOTIFY";
975 	case DMUB_NOTIFICATION_FUSED_IO:
976 		return "FUSED_IO";
977 	default:
978 		return "<unknown>";
979 	}
980 }
981 
982 #define DMUB_TRACE_MAX_READ 64
983 /**
984  * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
985  * @interrupt_params: used for determining the Outbox instance
986  *
987  * Handles the Outbox Interrupt
988  * event handler.
989  */
990 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
991 {
992 	struct dmub_notification notify = {0};
993 	struct common_irq_params *irq_params = interrupt_params;
994 	struct amdgpu_device *adev = irq_params->adev;
995 	struct amdgpu_display_manager *dm = &adev->dm;
996 	struct dmcub_trace_buf_entry entry = { 0 };
997 	u32 count = 0;
998 	struct dmub_hpd_work *dmub_hpd_wrk;
999 
1000 	do {
1001 		if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
1002 			trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
1003 							entry.param0, entry.param1);
1004 
1005 			drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
1006 				 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
1007 		} else
1008 			break;
1009 
1010 		count++;
1011 
1012 	} while (count <= DMUB_TRACE_MAX_READ);
1013 
1014 	if (count > DMUB_TRACE_MAX_READ)
1015 		drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ");
1016 
1017 	if (dc_enable_dmub_notifications(adev->dm.dc) &&
1018 		irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
1019 
1020 		do {
1021 			dc_stat_get_dmub_notification(adev->dm.dc, &notify);
1022 			if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
1023 				drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type);
1024 				continue;
1025 			}
1026 			if (!dm->dmub_callback[notify.type]) {
1027 				drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n",
1028 					dmub_notification_type_str(notify.type));
1029 				continue;
1030 			}
1031 			if (dm->dmub_thread_offload[notify.type] == true) {
1032 				dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
1033 				if (!dmub_hpd_wrk) {
1034 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk");
1035 					return;
1036 				}
1037 				dmub_hpd_wrk->dmub_notify = kmemdup(&notify, sizeof(struct dmub_notification),
1038 								    GFP_ATOMIC);
1039 				if (!dmub_hpd_wrk->dmub_notify) {
1040 					kfree(dmub_hpd_wrk);
1041 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify");
1042 					return;
1043 				}
1044 				INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
1045 				dmub_hpd_wrk->adev = adev;
1046 				queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
1047 			} else {
1048 				dm->dmub_callback[notify.type](adev, &notify);
1049 			}
1050 		} while (notify.pending_notification);
1051 	}
1052 }
1053 
1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1055 		  enum amd_clockgating_state state)
1056 {
1057 	return 0;
1058 }
1059 
1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block,
1061 		  enum amd_powergating_state state)
1062 {
1063 	return 0;
1064 }
1065 
1066 /* Prototypes of private functions */
1067 static int dm_early_init(struct amdgpu_ip_block *ip_block);
1068 
1069 /* Allocate memory for FBC compressed data  */
1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
1071 {
1072 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
1073 	struct dm_compressor_info *compressor = &adev->dm.compressor;
1074 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
1075 	struct drm_display_mode *mode;
1076 	unsigned long max_size = 0;
1077 
1078 	if (adev->dm.dc->fbc_compressor == NULL)
1079 		return;
1080 
1081 	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
1082 		return;
1083 
1084 	if (compressor->bo_ptr)
1085 		return;
1086 
1087 
1088 	list_for_each_entry(mode, &connector->modes, head) {
1089 		if (max_size < (unsigned long) mode->htotal * mode->vtotal)
1090 			max_size = (unsigned long) mode->htotal * mode->vtotal;
1091 	}
1092 
1093 	if (max_size) {
1094 		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
1095 			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
1096 			    &compressor->gpu_addr, &compressor->cpu_addr);
1097 
1098 		if (r)
1099 			drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n");
1100 		else {
1101 			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
1102 			drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4);
1103 		}
1104 
1105 	}
1106 
1107 }
1108 
1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
1110 					  int pipe, bool *enabled,
1111 					  unsigned char *buf, int max_bytes)
1112 {
1113 	struct drm_device *dev = dev_get_drvdata(kdev);
1114 	struct amdgpu_device *adev = drm_to_adev(dev);
1115 	struct drm_connector *connector;
1116 	struct drm_connector_list_iter conn_iter;
1117 	struct amdgpu_dm_connector *aconnector;
1118 	int ret = 0;
1119 
1120 	*enabled = false;
1121 
1122 	mutex_lock(&adev->dm.audio_lock);
1123 
1124 	drm_connector_list_iter_begin(dev, &conn_iter);
1125 	drm_for_each_connector_iter(connector, &conn_iter) {
1126 
1127 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
1128 			continue;
1129 
1130 		aconnector = to_amdgpu_dm_connector(connector);
1131 		if (aconnector->audio_inst != port)
1132 			continue;
1133 
1134 		*enabled = true;
1135 		mutex_lock(&connector->eld_mutex);
1136 		ret = drm_eld_size(connector->eld);
1137 		memcpy(buf, connector->eld, min(max_bytes, ret));
1138 		mutex_unlock(&connector->eld_mutex);
1139 
1140 		break;
1141 	}
1142 	drm_connector_list_iter_end(&conn_iter);
1143 
1144 	mutex_unlock(&adev->dm.audio_lock);
1145 
1146 	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
1147 
1148 	return ret;
1149 }
1150 
1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
1152 	.get_eld = amdgpu_dm_audio_component_get_eld,
1153 };
1154 
1155 static int amdgpu_dm_audio_component_bind(struct device *kdev,
1156 				       struct device *hda_kdev, void *data)
1157 {
1158 	struct drm_device *dev = dev_get_drvdata(kdev);
1159 	struct amdgpu_device *adev = drm_to_adev(dev);
1160 	struct drm_audio_component *acomp = data;
1161 
1162 	acomp->ops = &amdgpu_dm_audio_component_ops;
1163 	acomp->dev = kdev;
1164 	adev->dm.audio_component = acomp;
1165 
1166 	return 0;
1167 }
1168 
1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
1170 					  struct device *hda_kdev, void *data)
1171 {
1172 	struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev));
1173 	struct drm_audio_component *acomp = data;
1174 
1175 	acomp->ops = NULL;
1176 	acomp->dev = NULL;
1177 	adev->dm.audio_component = NULL;
1178 }
1179 
1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
1181 	.bind	= amdgpu_dm_audio_component_bind,
1182 	.unbind	= amdgpu_dm_audio_component_unbind,
1183 };
1184 
1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
1186 {
1187 	int i, ret;
1188 
1189 	if (!amdgpu_audio)
1190 		return 0;
1191 
1192 	adev->mode_info.audio.enabled = true;
1193 
1194 	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1195 
1196 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1197 		adev->mode_info.audio.pin[i].channels = -1;
1198 		adev->mode_info.audio.pin[i].rate = -1;
1199 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1200 		adev->mode_info.audio.pin[i].status_bits = 0;
1201 		adev->mode_info.audio.pin[i].category_code = 0;
1202 		adev->mode_info.audio.pin[i].connected = false;
1203 		adev->mode_info.audio.pin[i].id =
1204 			adev->dm.dc->res_pool->audios[i]->inst;
1205 		adev->mode_info.audio.pin[i].offset = 0;
1206 	}
1207 
1208 	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1209 	if (ret < 0)
1210 		return ret;
1211 
1212 	adev->dm.audio_registered = true;
1213 
1214 	return 0;
1215 }
1216 
1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1218 {
1219 	if (!amdgpu_audio)
1220 		return;
1221 
1222 	if (!adev->mode_info.audio.enabled)
1223 		return;
1224 
1225 	if (adev->dm.audio_registered) {
1226 		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1227 		adev->dm.audio_registered = false;
1228 	}
1229 
1230 	/* TODO: Disable audio? */
1231 
1232 	adev->mode_info.audio.enabled = false;
1233 }
1234 
1235 static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1236 {
1237 	struct drm_audio_component *acomp = adev->dm.audio_component;
1238 
1239 	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1240 		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1241 
1242 		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1243 						 pin, -1);
1244 	}
1245 }
1246 
1247 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1248 {
1249 	const struct dmcub_firmware_header_v1_0 *hdr;
1250 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1251 	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1252 	const struct firmware *dmub_fw = adev->dm.dmub_fw;
1253 	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1254 	struct abm *abm = adev->dm.dc->res_pool->abm;
1255 	struct dc_context *ctx = adev->dm.dc->ctx;
1256 	struct dmub_srv_hw_params hw_params;
1257 	enum dmub_status status;
1258 	const unsigned char *fw_inst_const, *fw_bss_data;
1259 	u32 i, fw_inst_const_size, fw_bss_data_size;
1260 	bool has_hw_support;
1261 
1262 	if (!dmub_srv)
1263 		/* DMUB isn't supported on the ASIC. */
1264 		return 0;
1265 
1266 	if (!fb_info) {
1267 		drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n");
1268 		return -EINVAL;
1269 	}
1270 
1271 	if (!dmub_fw) {
1272 		/* Firmware required for DMUB support. */
1273 		drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n");
1274 		return -EINVAL;
1275 	}
1276 
1277 	/* initialize register offsets for ASICs with runtime initialization available */
1278 	if (dmub_srv->hw_funcs.init_reg_offsets)
1279 		dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx);
1280 
1281 	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1282 	if (status != DMUB_STATUS_OK) {
1283 		drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status);
1284 		return -EINVAL;
1285 	}
1286 
1287 	if (!has_hw_support) {
1288 		drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n");
1289 		return 0;
1290 	}
1291 
1292 	/* Reset DMCUB if it was previously running - before we overwrite its memory. */
1293 	status = dmub_srv_hw_reset(dmub_srv);
1294 	if (status != DMUB_STATUS_OK)
1295 		drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status);
1296 
1297 	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1298 
1299 	fw_inst_const = dmub_fw->data +
1300 			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1301 			PSP_HEADER_BYTES;
1302 
1303 	fw_bss_data = dmub_fw->data +
1304 		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1305 		      le32_to_cpu(hdr->inst_const_bytes);
1306 
1307 	/* Copy firmware and bios info into FB memory. */
1308 	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1309 			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1310 
1311 	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1312 
1313 	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1314 	 * amdgpu_ucode_init_single_fw will load dmub firmware
1315 	 * fw_inst_const part to cw0; otherwise, the firmware back door load
1316 	 * will be done by dm_dmub_hw_init
1317 	 */
1318 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1319 		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1320 				fw_inst_const_size);
1321 	}
1322 
1323 	if (fw_bss_data_size)
1324 		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1325 		       fw_bss_data, fw_bss_data_size);
1326 
1327 	/* Copy firmware bios info into FB memory. */
1328 	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1329 	       adev->bios_size);
1330 
1331 	/* Reset regions that need to be reset. */
1332 	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1333 	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1334 
1335 	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1336 	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1337 
1338 	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1339 	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1340 
1341 	memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0,
1342 	       fb_info->fb[DMUB_WINDOW_SHARED_STATE].size);
1343 
1344 	/* Initialize hardware. */
1345 	memset(&hw_params, 0, sizeof(hw_params));
1346 	hw_params.fb_base = adev->gmc.fb_start;
1347 	hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1348 
1349 	/* backdoor load firmware and trigger dmub running */
1350 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1351 		hw_params.load_inst_const = true;
1352 
1353 	if (dmcu)
1354 		hw_params.psp_version = dmcu->psp_version;
1355 
1356 	for (i = 0; i < fb_info->num_fb; ++i)
1357 		hw_params.fb[i] = &fb_info->fb[i];
1358 
1359 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1360 	case IP_VERSION(3, 1, 3):
1361 	case IP_VERSION(3, 1, 4):
1362 	case IP_VERSION(3, 5, 0):
1363 	case IP_VERSION(3, 5, 1):
1364 	case IP_VERSION(3, 6, 0):
1365 	case IP_VERSION(4, 0, 1):
1366 		hw_params.dpia_supported = true;
1367 		hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1368 		break;
1369 	default:
1370 		break;
1371 	}
1372 
1373 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1374 	case IP_VERSION(3, 5, 0):
1375 	case IP_VERSION(3, 5, 1):
1376 	case IP_VERSION(3, 6, 0):
1377 		hw_params.ips_sequential_ono = adev->external_rev_id > 0x10;
1378 		hw_params.lower_hbr3_phy_ssc = true;
1379 		break;
1380 	default:
1381 		break;
1382 	}
1383 
1384 	status = dmub_srv_hw_init(dmub_srv, &hw_params);
1385 	if (status != DMUB_STATUS_OK) {
1386 		drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status);
1387 		return -EINVAL;
1388 	}
1389 
1390 	/* Wait for firmware load to finish. */
1391 	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1392 	if (status != DMUB_STATUS_OK)
1393 		drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1394 
1395 	/* Init DMCU and ABM if available. */
1396 	if (dmcu && abm) {
1397 		dmcu->funcs->dmcu_init(dmcu);
1398 		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1399 	}
1400 
1401 	if (!adev->dm.dc->ctx->dmub_srv)
1402 		adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1403 	if (!adev->dm.dc->ctx->dmub_srv) {
1404 		drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n");
1405 		return -ENOMEM;
1406 	}
1407 
1408 	drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n",
1409 		 adev->dm.dmcub_fw_version);
1410 
1411 	/* Keeping sanity checks off if
1412 	 * DCN31 >= 4.0.59.0
1413 	 * DCN314 >= 8.0.16.0
1414 	 * Otherwise, turn on sanity checks
1415 	 */
1416 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1417 	case IP_VERSION(3, 1, 2):
1418 	case IP_VERSION(3, 1, 3):
1419 		if (adev->dm.dmcub_fw_version &&
1420 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1421 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59))
1422 				adev->dm.dc->debug.sanity_checks = true;
1423 		break;
1424 	case IP_VERSION(3, 1, 4):
1425 		if (adev->dm.dmcub_fw_version &&
1426 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1427 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16))
1428 				adev->dm.dc->debug.sanity_checks = true;
1429 		break;
1430 	default:
1431 		break;
1432 	}
1433 
1434 	return 0;
1435 }
1436 
1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1438 {
1439 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1440 	enum dmub_status status;
1441 	bool init;
1442 	int r;
1443 
1444 	if (!dmub_srv) {
1445 		/* DMUB isn't supported on the ASIC. */
1446 		return;
1447 	}
1448 
1449 	status = dmub_srv_is_hw_init(dmub_srv, &init);
1450 	if (status != DMUB_STATUS_OK)
1451 		drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status);
1452 
1453 	if (status == DMUB_STATUS_OK && init) {
1454 		/* Wait for firmware load to finish. */
1455 		status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1456 		if (status != DMUB_STATUS_OK)
1457 			drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1458 	} else {
1459 		/* Perform the full hardware initialization. */
1460 		r = dm_dmub_hw_init(adev);
1461 		if (r)
1462 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
1463 	}
1464 }
1465 
1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1467 {
1468 	u64 pt_base;
1469 	u32 logical_addr_low;
1470 	u32 logical_addr_high;
1471 	u32 agp_base, agp_bot, agp_top;
1472 	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1473 
1474 	memset(pa_config, 0, sizeof(*pa_config));
1475 
1476 	agp_base = 0;
1477 	agp_bot = adev->gmc.agp_start >> 24;
1478 	agp_top = adev->gmc.agp_end >> 24;
1479 
1480 	/* AGP aperture is disabled */
1481 	if (agp_bot > agp_top) {
1482 		logical_addr_low = adev->gmc.fb_start >> 18;
1483 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1484 				       AMD_APU_IS_RENOIR |
1485 				       AMD_APU_IS_GREEN_SARDINE))
1486 			/*
1487 			 * Raven2 has a HW issue that it is unable to use the vram which
1488 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1489 			 * workaround that increase system aperture high address (add 1)
1490 			 * to get rid of the VM fault and hardware hang.
1491 			 */
1492 			logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1493 		else
1494 			logical_addr_high = adev->gmc.fb_end >> 18;
1495 	} else {
1496 		logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1497 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1498 				       AMD_APU_IS_RENOIR |
1499 				       AMD_APU_IS_GREEN_SARDINE))
1500 			/*
1501 			 * Raven2 has a HW issue that it is unable to use the vram which
1502 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1503 			 * workaround that increase system aperture high address (add 1)
1504 			 * to get rid of the VM fault and hardware hang.
1505 			 */
1506 			logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1507 		else
1508 			logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1509 	}
1510 
1511 	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1512 
1513 	page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >>
1514 						   AMDGPU_GPU_PAGE_SHIFT);
1515 	page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >>
1516 						  AMDGPU_GPU_PAGE_SHIFT);
1517 	page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >>
1518 						 AMDGPU_GPU_PAGE_SHIFT);
1519 	page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >>
1520 						AMDGPU_GPU_PAGE_SHIFT);
1521 	page_table_base.high_part = upper_32_bits(pt_base);
1522 	page_table_base.low_part = lower_32_bits(pt_base);
1523 
1524 	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1525 	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1526 
1527 	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24;
1528 	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1529 	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1530 
1531 	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1532 	pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1533 	pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1534 
1535 	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1536 	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1537 	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1538 
1539 	pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1540 
1541 }
1542 
1543 static void force_connector_state(
1544 	struct amdgpu_dm_connector *aconnector,
1545 	enum drm_connector_force force_state)
1546 {
1547 	struct drm_connector *connector = &aconnector->base;
1548 
1549 	mutex_lock(&connector->dev->mode_config.mutex);
1550 	aconnector->base.force = force_state;
1551 	mutex_unlock(&connector->dev->mode_config.mutex);
1552 
1553 	mutex_lock(&aconnector->hpd_lock);
1554 	drm_kms_helper_connector_hotplug_event(connector);
1555 	mutex_unlock(&aconnector->hpd_lock);
1556 }
1557 
1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1559 {
1560 	struct hpd_rx_irq_offload_work *offload_work;
1561 	struct amdgpu_dm_connector *aconnector;
1562 	struct dc_link *dc_link;
1563 	struct amdgpu_device *adev;
1564 	enum dc_connection_type new_connection_type = dc_connection_none;
1565 	unsigned long flags;
1566 	union test_response test_response;
1567 
1568 	memset(&test_response, 0, sizeof(test_response));
1569 
1570 	offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1571 	aconnector = offload_work->offload_wq->aconnector;
1572 	adev = offload_work->adev;
1573 
1574 	if (!aconnector) {
1575 		drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work");
1576 		goto skip;
1577 	}
1578 
1579 	dc_link = aconnector->dc_link;
1580 
1581 	mutex_lock(&aconnector->hpd_lock);
1582 	if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1583 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
1584 	mutex_unlock(&aconnector->hpd_lock);
1585 
1586 	if (new_connection_type == dc_connection_none)
1587 		goto skip;
1588 
1589 	if (amdgpu_in_reset(adev))
1590 		goto skip;
1591 
1592 	if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
1593 		offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
1594 		dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT);
1595 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1596 		offload_work->offload_wq->is_handling_mst_msg_rdy_event = false;
1597 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1598 		goto skip;
1599 	}
1600 
1601 	mutex_lock(&adev->dm.dc_lock);
1602 	if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1603 		dc_link_dp_handle_automated_test(dc_link);
1604 
1605 		if (aconnector->timing_changed) {
1606 			/* force connector disconnect and reconnect */
1607 			force_connector_state(aconnector, DRM_FORCE_OFF);
1608 			msleep(100);
1609 			force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1610 		}
1611 
1612 		test_response.bits.ACK = 1;
1613 
1614 		core_link_write_dpcd(
1615 		dc_link,
1616 		DP_TEST_RESPONSE,
1617 		&test_response.raw,
1618 		sizeof(test_response));
1619 	} else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1620 			dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1621 			dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1622 		/* offload_work->data is from handle_hpd_rx_irq->
1623 		 * schedule_hpd_rx_offload_work.this is defer handle
1624 		 * for hpd short pulse. upon here, link status may be
1625 		 * changed, need get latest link status from dpcd
1626 		 * registers. if link status is good, skip run link
1627 		 * training again.
1628 		 */
1629 		union hpd_irq_data irq_data;
1630 
1631 		memset(&irq_data, 0, sizeof(irq_data));
1632 
1633 		/* before dc_link_dp_handle_link_loss, allow new link lost handle
1634 		 * request be added to work queue if link lost at end of dc_link_
1635 		 * dp_handle_link_loss
1636 		 */
1637 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1638 		offload_work->offload_wq->is_handling_link_loss = false;
1639 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1640 
1641 		if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1642 			dc_link_check_link_loss_status(dc_link, &irq_data))
1643 			dc_link_dp_handle_link_loss(dc_link);
1644 	}
1645 	mutex_unlock(&adev->dm.dc_lock);
1646 
1647 skip:
1648 	kfree(offload_work);
1649 
1650 }
1651 
1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev)
1653 {
1654 	struct dc *dc = adev->dm.dc;
1655 	int max_caps = dc->caps.max_links;
1656 	int i = 0;
1657 	struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1658 
1659 	hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1660 
1661 	if (!hpd_rx_offload_wq)
1662 		return NULL;
1663 
1664 
1665 	for (i = 0; i < max_caps; i++) {
1666 		hpd_rx_offload_wq[i].wq =
1667 				    create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1668 
1669 		if (hpd_rx_offload_wq[i].wq == NULL) {
1670 			drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!");
1671 			goto out_err;
1672 		}
1673 
1674 		spin_lock_init(&hpd_rx_offload_wq[i].offload_lock);
1675 	}
1676 
1677 	return hpd_rx_offload_wq;
1678 
1679 out_err:
1680 	for (i = 0; i < max_caps; i++) {
1681 		if (hpd_rx_offload_wq[i].wq)
1682 			destroy_workqueue(hpd_rx_offload_wq[i].wq);
1683 	}
1684 	kfree(hpd_rx_offload_wq);
1685 	return NULL;
1686 }
1687 
1688 struct amdgpu_stutter_quirk {
1689 	u16 chip_vendor;
1690 	u16 chip_device;
1691 	u16 subsys_vendor;
1692 	u16 subsys_device;
1693 	u8 revision;
1694 };
1695 
1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1697 	/* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1698 	{ 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1699 	{ 0, 0, 0, 0, 0 },
1700 };
1701 
1702 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1703 {
1704 	const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1705 
1706 	while (p && p->chip_device != 0) {
1707 		if (pdev->vendor == p->chip_vendor &&
1708 		    pdev->device == p->chip_device &&
1709 		    pdev->subsystem_vendor == p->subsys_vendor &&
1710 		    pdev->subsystem_device == p->subsys_device &&
1711 		    pdev->revision == p->revision) {
1712 			return true;
1713 		}
1714 		++p;
1715 	}
1716 	return false;
1717 }
1718 
1719 
1720 void*
1721 dm_allocate_gpu_mem(
1722 		struct amdgpu_device *adev,
1723 		enum dc_gpu_mem_alloc_type type,
1724 		size_t size,
1725 		long long *addr)
1726 {
1727 	struct dal_allocation *da;
1728 	u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ?
1729 		AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM;
1730 	int ret;
1731 
1732 	da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL);
1733 	if (!da)
1734 		return NULL;
1735 
1736 	ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
1737 				      domain, &da->bo,
1738 				      &da->gpu_addr, &da->cpu_ptr);
1739 
1740 	*addr = da->gpu_addr;
1741 
1742 	if (ret) {
1743 		kfree(da);
1744 		return NULL;
1745 	}
1746 
1747 	/* add da to list in dm */
1748 	list_add(&da->list, &adev->dm.da_list);
1749 
1750 	return da->cpu_ptr;
1751 }
1752 
1753 void
1754 dm_free_gpu_mem(
1755 		struct amdgpu_device *adev,
1756 		enum dc_gpu_mem_alloc_type type,
1757 		void *pvMem)
1758 {
1759 	struct dal_allocation *da;
1760 
1761 	/* walk the da list in DM */
1762 	list_for_each_entry(da, &adev->dm.da_list, list) {
1763 		if (pvMem == da->cpu_ptr) {
1764 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
1765 			list_del(&da->list);
1766 			kfree(da);
1767 			break;
1768 		}
1769 	}
1770 
1771 }
1772 
1773 static enum dmub_status
1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev,
1775 				 enum dmub_gpint_command command_code,
1776 				 uint16_t param,
1777 				 uint32_t timeout_us)
1778 {
1779 	union dmub_gpint_data_register reg, test;
1780 	uint32_t i;
1781 
1782 	/* Assume that VBIOS DMUB is ready to take commands */
1783 
1784 	reg.bits.status = 1;
1785 	reg.bits.command_code = command_code;
1786 	reg.bits.param = param;
1787 
1788 	cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all);
1789 
1790 	for (i = 0; i < timeout_us; ++i) {
1791 		udelay(1);
1792 
1793 		/* Check if our GPINT got acked */
1794 		reg.bits.status = 0;
1795 		test = (union dmub_gpint_data_register)
1796 			cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8);
1797 
1798 		if (test.all == reg.all)
1799 			return DMUB_STATUS_OK;
1800 	}
1801 
1802 	return DMUB_STATUS_TIMEOUT;
1803 }
1804 
1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev)
1806 {
1807 	void *bb;
1808 	long long addr;
1809 	unsigned int bb_size;
1810 	int i = 0;
1811 	uint16_t chunk;
1812 	enum dmub_gpint_command send_addrs[] = {
1813 		DMUB_GPINT__SET_BB_ADDR_WORD0,
1814 		DMUB_GPINT__SET_BB_ADDR_WORD1,
1815 		DMUB_GPINT__SET_BB_ADDR_WORD2,
1816 		DMUB_GPINT__SET_BB_ADDR_WORD3,
1817 	};
1818 	enum dmub_status ret;
1819 
1820 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1821 	case IP_VERSION(4, 0, 1):
1822 		bb_size = sizeof(struct dml2_soc_bb);
1823 		break;
1824 	default:
1825 		return NULL;
1826 	}
1827 
1828 	bb =  dm_allocate_gpu_mem(adev,
1829 				  DC_MEM_ALLOC_TYPE_GART,
1830 				  bb_size,
1831 				  &addr);
1832 	if (!bb)
1833 		return NULL;
1834 
1835 	for (i = 0; i < 4; i++) {
1836 		/* Extract 16-bit chunk */
1837 		chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF;
1838 		/* Send the chunk */
1839 		ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000);
1840 		if (ret != DMUB_STATUS_OK)
1841 			goto free_bb;
1842 	}
1843 
1844 	/* Now ask DMUB to copy the bb */
1845 	ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000);
1846 	if (ret != DMUB_STATUS_OK)
1847 		goto free_bb;
1848 
1849 	return bb;
1850 
1851 free_bb:
1852 	dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb);
1853 	return NULL;
1854 
1855 }
1856 
1857 static enum dmub_ips_disable_type dm_get_default_ips_mode(
1858 	struct amdgpu_device *adev)
1859 {
1860 	enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE;
1861 
1862 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1863 	case IP_VERSION(3, 5, 0):
1864 	case IP_VERSION(3, 6, 0):
1865 	case IP_VERSION(3, 5, 1):
1866 		ret =  DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1867 		break;
1868 	default:
1869 		/* ASICs older than DCN35 do not have IPSs */
1870 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0))
1871 			ret = DMUB_IPS_DISABLE_ALL;
1872 		break;
1873 	}
1874 
1875 	return ret;
1876 }
1877 
1878 static int amdgpu_dm_init(struct amdgpu_device *adev)
1879 {
1880 	struct dc_init_data init_data;
1881 	struct dc_callback_init init_params;
1882 	int r;
1883 
1884 	adev->dm.ddev = adev_to_drm(adev);
1885 	adev->dm.adev = adev;
1886 
1887 	/* Zero all the fields */
1888 	memset(&init_data, 0, sizeof(init_data));
1889 	memset(&init_params, 0, sizeof(init_params));
1890 
1891 	mutex_init(&adev->dm.dpia_aux_lock);
1892 	mutex_init(&adev->dm.dc_lock);
1893 	mutex_init(&adev->dm.audio_lock);
1894 
1895 	if (amdgpu_dm_irq_init(adev)) {
1896 		drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n");
1897 		goto error;
1898 	}
1899 
1900 	init_data.asic_id.chip_family = adev->family;
1901 
1902 	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1903 	init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1904 	init_data.asic_id.chip_id = adev->pdev->device;
1905 
1906 	init_data.asic_id.vram_width = adev->gmc.vram_width;
1907 	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
1908 	init_data.asic_id.atombios_base_address =
1909 		adev->mode_info.atom_context->bios;
1910 
1911 	init_data.driver = adev;
1912 
1913 	/* cgs_device was created in dm_sw_init() */
1914 	init_data.cgs_device = adev->dm.cgs_device;
1915 
1916 	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1917 
1918 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1919 	case IP_VERSION(2, 1, 0):
1920 		switch (adev->dm.dmcub_fw_version) {
1921 		case 0: /* development */
1922 		case 0x1: /* linux-firmware.git hash 6d9f399 */
1923 		case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1924 			init_data.flags.disable_dmcu = false;
1925 			break;
1926 		default:
1927 			init_data.flags.disable_dmcu = true;
1928 		}
1929 		break;
1930 	case IP_VERSION(2, 0, 3):
1931 		init_data.flags.disable_dmcu = true;
1932 		break;
1933 	default:
1934 		break;
1935 	}
1936 
1937 	/* APU support S/G display by default except:
1938 	 * ASICs before Carrizo,
1939 	 * RAVEN1 (Users reported stability issue)
1940 	 */
1941 
1942 	if (adev->asic_type < CHIP_CARRIZO) {
1943 		init_data.flags.gpu_vm_support = false;
1944 	} else if (adev->asic_type == CHIP_RAVEN) {
1945 		if (adev->apu_flags & AMD_APU_IS_RAVEN)
1946 			init_data.flags.gpu_vm_support = false;
1947 		else
1948 			init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0);
1949 	} else {
1950 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3))
1951 			init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1);
1952 		else
1953 			init_data.flags.gpu_vm_support =
1954 				(amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU);
1955 	}
1956 
1957 	adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support;
1958 
1959 	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1960 		init_data.flags.fbc_support = true;
1961 
1962 	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1963 		init_data.flags.multi_mon_pp_mclk_switch = true;
1964 
1965 	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1966 		init_data.flags.disable_fractional_pwm = true;
1967 
1968 	if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1969 		init_data.flags.edp_no_power_sequencing = true;
1970 
1971 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1972 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1973 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1974 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1975 
1976 	init_data.flags.seamless_boot_edp_requested = false;
1977 
1978 	if (amdgpu_device_seamless_boot_supported(adev)) {
1979 		init_data.flags.seamless_boot_edp_requested = true;
1980 		init_data.flags.allow_seamless_boot_optimization = true;
1981 		drm_dbg(adev->dm.ddev, "Seamless boot requested\n");
1982 	}
1983 
1984 	init_data.flags.enable_mipi_converter_optimization = true;
1985 
1986 	init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1987 	init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1988 	init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0];
1989 
1990 	if (amdgpu_dc_debug_mask & DC_DISABLE_IPS)
1991 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL;
1992 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC)
1993 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC;
1994 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC)
1995 		init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1996 	else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE)
1997 		init_data.flags.disable_ips = DMUB_IPS_ENABLE;
1998 	else
1999 		init_data.flags.disable_ips = dm_get_default_ips_mode(adev);
2000 
2001 	init_data.flags.disable_ips_in_vpb = 0;
2002 
2003 	/* DCN35 and above supports dynamic DTBCLK switch */
2004 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 5, 0))
2005 		init_data.flags.allow_0_dtb_clk = true;
2006 
2007 	/* Enable DWB for tested platforms only */
2008 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0))
2009 		init_data.num_virtual_links = 1;
2010 
2011 	retrieve_dmi_info(&adev->dm);
2012 	if (adev->dm.edp0_on_dp1_quirk)
2013 		init_data.flags.support_edp0_on_dp1 = true;
2014 
2015 	if (adev->dm.bb_from_dmub)
2016 		init_data.bb_from_dmub = adev->dm.bb_from_dmub;
2017 	else
2018 		init_data.bb_from_dmub = NULL;
2019 
2020 	/* Display Core create. */
2021 	adev->dm.dc = dc_create(&init_data);
2022 
2023 	if (adev->dm.dc) {
2024 		drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER,
2025 			 dce_version_to_string(adev->dm.dc->ctx->dce_version));
2026 	} else {
2027 		drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER);
2028 		goto error;
2029 	}
2030 
2031 	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
2032 		adev->dm.dc->debug.force_single_disp_pipe_split = false;
2033 		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
2034 	}
2035 
2036 	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
2037 		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
2038 	if (dm_should_disable_stutter(adev->pdev))
2039 		adev->dm.dc->debug.disable_stutter = true;
2040 
2041 	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
2042 		adev->dm.dc->debug.disable_stutter = true;
2043 
2044 	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
2045 		adev->dm.dc->debug.disable_dsc = true;
2046 
2047 	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
2048 		adev->dm.dc->debug.disable_clock_gate = true;
2049 
2050 	if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
2051 		adev->dm.dc->debug.force_subvp_mclk_switch = true;
2052 
2053 	if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) {
2054 		adev->dm.dc->debug.force_disable_subvp = true;
2055 		adev->dm.dc->debug.fams2_config.bits.enable = false;
2056 	}
2057 
2058 	if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) {
2059 		adev->dm.dc->debug.using_dml2 = true;
2060 		adev->dm.dc->debug.using_dml21 = true;
2061 	}
2062 
2063 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE)
2064 		adev->dm.dc->debug.hdcp_lc_force_fw_enable = true;
2065 
2066 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK)
2067 		adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true;
2068 
2069 	if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT)
2070 		adev->dm.dc->debug.skip_detection_link_training = true;
2071 
2072 	adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
2073 
2074 	/* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
2075 	adev->dm.dc->debug.ignore_cable_id = true;
2076 
2077 	if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
2078 		drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n");
2079 
2080 	r = dm_dmub_hw_init(adev);
2081 	if (r) {
2082 		drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
2083 		goto error;
2084 	}
2085 
2086 	dc_hardware_init(adev->dm.dc);
2087 
2088 	adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev);
2089 	if (!adev->dm.hpd_rx_offload_wq) {
2090 		drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n");
2091 		goto error;
2092 	}
2093 
2094 	if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
2095 		struct dc_phy_addr_space_config pa_config;
2096 
2097 		mmhub_read_system_context(adev, &pa_config);
2098 
2099 		// Call the DC init_memory func
2100 		dc_setup_system_context(adev->dm.dc, &pa_config);
2101 	}
2102 
2103 	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
2104 	if (!adev->dm.freesync_module) {
2105 		drm_err(adev_to_drm(adev),
2106 		"failed to initialize freesync_module.\n");
2107 	} else
2108 		drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n",
2109 				adev->dm.freesync_module);
2110 
2111 	amdgpu_dm_init_color_mod();
2112 
2113 	if (adev->dm.dc->caps.max_links > 0) {
2114 		adev->dm.vblank_control_workqueue =
2115 			create_singlethread_workqueue("dm_vblank_control_workqueue");
2116 		if (!adev->dm.vblank_control_workqueue)
2117 			drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n");
2118 	}
2119 
2120 	if (adev->dm.dc->caps.ips_support &&
2121 	    adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL)
2122 		adev->dm.idle_workqueue = idle_create_workqueue(adev);
2123 
2124 	if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
2125 		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
2126 
2127 		if (!adev->dm.hdcp_workqueue)
2128 			drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n");
2129 		else
2130 			drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
2131 
2132 		dc_init_callbacks(adev->dm.dc, &init_params);
2133 	}
2134 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2135 		init_completion(&adev->dm.dmub_aux_transfer_done);
2136 		adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
2137 		if (!adev->dm.dmub_notify) {
2138 			drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify");
2139 			goto error;
2140 		}
2141 
2142 		adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
2143 		if (!adev->dm.delayed_hpd_wq) {
2144 			drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n");
2145 			goto error;
2146 		}
2147 
2148 		amdgpu_dm_outbox_init(adev);
2149 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
2150 			dmub_aux_setconfig_callback, false)) {
2151 			drm_err(adev_to_drm(adev), "fail to register dmub aux callback");
2152 			goto error;
2153 		}
2154 
2155 		for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++)
2156 			init_completion(&adev->dm.fused_io[i].replied);
2157 
2158 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO,
2159 			dmub_aux_fused_io_callback, false)) {
2160 			drm_err(adev_to_drm(adev), "fail to register dmub fused io callback");
2161 			goto error;
2162 		}
2163 		/* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
2164 		 * It is expected that DMUB will resend any pending notifications at this point. Note
2165 		 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to
2166 		 * align legacy interface initialization sequence. Connection status will be proactivly
2167 		 * detected once in the amdgpu_dm_initialize_drm_device.
2168 		 */
2169 		dc_enable_dmub_outbox(adev->dm.dc);
2170 
2171 		/* DPIA trace goes to dmesg logs only if outbox is enabled */
2172 		if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE)
2173 			dc_dmub_srv_enable_dpia_trace(adev->dm.dc);
2174 	}
2175 
2176 	if (amdgpu_dm_initialize_drm_device(adev)) {
2177 		drm_err(adev_to_drm(adev),
2178 		"failed to initialize sw for display support.\n");
2179 		goto error;
2180 	}
2181 
2182 	/* create fake encoders for MST */
2183 	dm_dp_create_fake_mst_encoders(adev);
2184 
2185 	/* TODO: Add_display_info? */
2186 
2187 	/* TODO use dynamic cursor width */
2188 	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
2189 	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
2190 
2191 	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
2192 		drm_err(adev_to_drm(adev),
2193 		"failed to initialize vblank for display support.\n");
2194 		goto error;
2195 	}
2196 
2197 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2198 	amdgpu_dm_crtc_secure_display_create_contexts(adev);
2199 	if (!adev->dm.secure_display_ctx.crtc_ctx)
2200 		drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n");
2201 
2202 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1))
2203 		adev->dm.secure_display_ctx.support_mul_roi = true;
2204 
2205 #endif
2206 
2207 	drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n");
2208 
2209 	return 0;
2210 error:
2211 	amdgpu_dm_fini(adev);
2212 
2213 	return -EINVAL;
2214 }
2215 
2216 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block)
2217 {
2218 	struct amdgpu_device *adev = ip_block->adev;
2219 
2220 	amdgpu_dm_audio_fini(adev);
2221 
2222 	return 0;
2223 }
2224 
2225 static void amdgpu_dm_fini(struct amdgpu_device *adev)
2226 {
2227 	int i;
2228 
2229 	if (adev->dm.vblank_control_workqueue) {
2230 		destroy_workqueue(adev->dm.vblank_control_workqueue);
2231 		adev->dm.vblank_control_workqueue = NULL;
2232 	}
2233 
2234 	if (adev->dm.idle_workqueue) {
2235 		if (adev->dm.idle_workqueue->running) {
2236 			adev->dm.idle_workqueue->enable = false;
2237 			flush_work(&adev->dm.idle_workqueue->work);
2238 		}
2239 
2240 		kfree(adev->dm.idle_workqueue);
2241 		adev->dm.idle_workqueue = NULL;
2242 	}
2243 
2244 	amdgpu_dm_destroy_drm_device(&adev->dm);
2245 
2246 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2247 	if (adev->dm.secure_display_ctx.crtc_ctx) {
2248 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
2249 			if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) {
2250 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work);
2251 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work);
2252 			}
2253 		}
2254 		kfree(adev->dm.secure_display_ctx.crtc_ctx);
2255 		adev->dm.secure_display_ctx.crtc_ctx = NULL;
2256 	}
2257 #endif
2258 	if (adev->dm.hdcp_workqueue) {
2259 		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
2260 		adev->dm.hdcp_workqueue = NULL;
2261 	}
2262 
2263 	if (adev->dm.dc) {
2264 		dc_deinit_callbacks(adev->dm.dc);
2265 		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
2266 		if (dc_enable_dmub_notifications(adev->dm.dc)) {
2267 			kfree(adev->dm.dmub_notify);
2268 			adev->dm.dmub_notify = NULL;
2269 			destroy_workqueue(adev->dm.delayed_hpd_wq);
2270 			adev->dm.delayed_hpd_wq = NULL;
2271 		}
2272 	}
2273 
2274 	if (adev->dm.dmub_bo)
2275 		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
2276 				      &adev->dm.dmub_bo_gpu_addr,
2277 				      &adev->dm.dmub_bo_cpu_addr);
2278 
2279 	if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) {
2280 		for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
2281 			if (adev->dm.hpd_rx_offload_wq[i].wq) {
2282 				destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
2283 				adev->dm.hpd_rx_offload_wq[i].wq = NULL;
2284 			}
2285 		}
2286 
2287 		kfree(adev->dm.hpd_rx_offload_wq);
2288 		adev->dm.hpd_rx_offload_wq = NULL;
2289 	}
2290 
2291 	/* DC Destroy TODO: Replace destroy DAL */
2292 	if (adev->dm.dc)
2293 		dc_destroy(&adev->dm.dc);
2294 	/*
2295 	 * TODO: pageflip, vlank interrupt
2296 	 *
2297 	 * amdgpu_dm_irq_fini(adev);
2298 	 */
2299 
2300 	if (adev->dm.cgs_device) {
2301 		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
2302 		adev->dm.cgs_device = NULL;
2303 	}
2304 	if (adev->dm.freesync_module) {
2305 		mod_freesync_destroy(adev->dm.freesync_module);
2306 		adev->dm.freesync_module = NULL;
2307 	}
2308 
2309 	mutex_destroy(&adev->dm.audio_lock);
2310 	mutex_destroy(&adev->dm.dc_lock);
2311 	mutex_destroy(&adev->dm.dpia_aux_lock);
2312 }
2313 
2314 static int load_dmcu_fw(struct amdgpu_device *adev)
2315 {
2316 	const char *fw_name_dmcu = NULL;
2317 	int r;
2318 	const struct dmcu_firmware_header_v1_0 *hdr;
2319 
2320 	switch (adev->asic_type) {
2321 #if defined(CONFIG_DRM_AMD_DC_SI)
2322 	case CHIP_TAHITI:
2323 	case CHIP_PITCAIRN:
2324 	case CHIP_VERDE:
2325 	case CHIP_OLAND:
2326 #endif
2327 	case CHIP_BONAIRE:
2328 	case CHIP_HAWAII:
2329 	case CHIP_KAVERI:
2330 	case CHIP_KABINI:
2331 	case CHIP_MULLINS:
2332 	case CHIP_TONGA:
2333 	case CHIP_FIJI:
2334 	case CHIP_CARRIZO:
2335 	case CHIP_STONEY:
2336 	case CHIP_POLARIS11:
2337 	case CHIP_POLARIS10:
2338 	case CHIP_POLARIS12:
2339 	case CHIP_VEGAM:
2340 	case CHIP_VEGA10:
2341 	case CHIP_VEGA12:
2342 	case CHIP_VEGA20:
2343 		return 0;
2344 	case CHIP_NAVI12:
2345 		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
2346 		break;
2347 	case CHIP_RAVEN:
2348 		if (ASICREV_IS_PICASSO(adev->external_rev_id))
2349 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2350 		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
2351 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2352 		else
2353 			return 0;
2354 		break;
2355 	default:
2356 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2357 		case IP_VERSION(2, 0, 2):
2358 		case IP_VERSION(2, 0, 3):
2359 		case IP_VERSION(2, 0, 0):
2360 		case IP_VERSION(2, 1, 0):
2361 		case IP_VERSION(3, 0, 0):
2362 		case IP_VERSION(3, 0, 2):
2363 		case IP_VERSION(3, 0, 3):
2364 		case IP_VERSION(3, 0, 1):
2365 		case IP_VERSION(3, 1, 2):
2366 		case IP_VERSION(3, 1, 3):
2367 		case IP_VERSION(3, 1, 4):
2368 		case IP_VERSION(3, 1, 5):
2369 		case IP_VERSION(3, 1, 6):
2370 		case IP_VERSION(3, 2, 0):
2371 		case IP_VERSION(3, 2, 1):
2372 		case IP_VERSION(3, 5, 0):
2373 		case IP_VERSION(3, 5, 1):
2374 		case IP_VERSION(3, 6, 0):
2375 		case IP_VERSION(4, 0, 1):
2376 			return 0;
2377 		default:
2378 			break;
2379 		}
2380 		drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type);
2381 		return -EINVAL;
2382 	}
2383 
2384 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2385 		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2386 		return 0;
2387 	}
2388 
2389 	r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED,
2390 				 "%s", fw_name_dmcu);
2391 	if (r == -ENODEV) {
2392 		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2393 		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2394 		adev->dm.fw_dmcu = NULL;
2395 		return 0;
2396 	}
2397 	if (r) {
2398 		drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n",
2399 			fw_name_dmcu);
2400 		amdgpu_ucode_release(&adev->dm.fw_dmcu);
2401 		return r;
2402 	}
2403 
2404 	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2405 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2406 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2407 	adev->firmware.fw_size +=
2408 		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2409 
2410 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2411 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2412 	adev->firmware.fw_size +=
2413 		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2414 
2415 	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2416 
2417 	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2418 
2419 	return 0;
2420 }
2421 
2422 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2423 {
2424 	struct amdgpu_device *adev = ctx;
2425 
2426 	return dm_read_reg(adev->dm.dc->ctx, address);
2427 }
2428 
2429 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2430 				     uint32_t value)
2431 {
2432 	struct amdgpu_device *adev = ctx;
2433 
2434 	return dm_write_reg(adev->dm.dc->ctx, address, value);
2435 }
2436 
2437 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2438 {
2439 	struct dmub_srv_create_params create_params;
2440 	struct dmub_srv_region_params region_params;
2441 	struct dmub_srv_region_info region_info;
2442 	struct dmub_srv_memory_params memory_params;
2443 	struct dmub_srv_fb_info *fb_info;
2444 	struct dmub_srv *dmub_srv;
2445 	const struct dmcub_firmware_header_v1_0 *hdr;
2446 	enum dmub_asic dmub_asic;
2447 	enum dmub_status status;
2448 	static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = {
2449 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_0_INST_CONST
2450 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_1_STACK
2451 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_2_BSS_DATA
2452 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_3_VBIOS
2453 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_4_MAILBOX
2454 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_5_TRACEBUFF
2455 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_6_FW_STATE
2456 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_7_SCRATCH_MEM
2457 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_IB_MEM
2458 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_SHARED_STATE
2459 	};
2460 	int r;
2461 
2462 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2463 	case IP_VERSION(2, 1, 0):
2464 		dmub_asic = DMUB_ASIC_DCN21;
2465 		break;
2466 	case IP_VERSION(3, 0, 0):
2467 		dmub_asic = DMUB_ASIC_DCN30;
2468 		break;
2469 	case IP_VERSION(3, 0, 1):
2470 		dmub_asic = DMUB_ASIC_DCN301;
2471 		break;
2472 	case IP_VERSION(3, 0, 2):
2473 		dmub_asic = DMUB_ASIC_DCN302;
2474 		break;
2475 	case IP_VERSION(3, 0, 3):
2476 		dmub_asic = DMUB_ASIC_DCN303;
2477 		break;
2478 	case IP_VERSION(3, 1, 2):
2479 	case IP_VERSION(3, 1, 3):
2480 		dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2481 		break;
2482 	case IP_VERSION(3, 1, 4):
2483 		dmub_asic = DMUB_ASIC_DCN314;
2484 		break;
2485 	case IP_VERSION(3, 1, 5):
2486 		dmub_asic = DMUB_ASIC_DCN315;
2487 		break;
2488 	case IP_VERSION(3, 1, 6):
2489 		dmub_asic = DMUB_ASIC_DCN316;
2490 		break;
2491 	case IP_VERSION(3, 2, 0):
2492 		dmub_asic = DMUB_ASIC_DCN32;
2493 		break;
2494 	case IP_VERSION(3, 2, 1):
2495 		dmub_asic = DMUB_ASIC_DCN321;
2496 		break;
2497 	case IP_VERSION(3, 5, 0):
2498 	case IP_VERSION(3, 5, 1):
2499 		dmub_asic = DMUB_ASIC_DCN35;
2500 		break;
2501 	case IP_VERSION(3, 6, 0):
2502 		dmub_asic = DMUB_ASIC_DCN36;
2503 		break;
2504 	case IP_VERSION(4, 0, 1):
2505 		dmub_asic = DMUB_ASIC_DCN401;
2506 		break;
2507 
2508 	default:
2509 		/* ASIC doesn't support DMUB. */
2510 		return 0;
2511 	}
2512 
2513 	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2514 	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2515 
2516 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2517 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2518 			AMDGPU_UCODE_ID_DMCUB;
2519 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2520 			adev->dm.dmub_fw;
2521 		adev->firmware.fw_size +=
2522 			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2523 
2524 		drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n",
2525 			 adev->dm.dmcub_fw_version);
2526 	}
2527 
2528 
2529 	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2530 	dmub_srv = adev->dm.dmub_srv;
2531 
2532 	if (!dmub_srv) {
2533 		drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n");
2534 		return -ENOMEM;
2535 	}
2536 
2537 	memset(&create_params, 0, sizeof(create_params));
2538 	create_params.user_ctx = adev;
2539 	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2540 	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2541 	create_params.asic = dmub_asic;
2542 
2543 	/* Create the DMUB service. */
2544 	status = dmub_srv_create(dmub_srv, &create_params);
2545 	if (status != DMUB_STATUS_OK) {
2546 		drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status);
2547 		return -EINVAL;
2548 	}
2549 
2550 	/* Calculate the size of all the regions for the DMUB service. */
2551 	memset(&region_params, 0, sizeof(region_params));
2552 
2553 	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2554 					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2555 	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2556 	region_params.vbios_size = adev->bios_size;
2557 	region_params.fw_bss_data = region_params.bss_data_size ?
2558 		adev->dm.dmub_fw->data +
2559 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2560 		le32_to_cpu(hdr->inst_const_bytes) : NULL;
2561 	region_params.fw_inst_const =
2562 		adev->dm.dmub_fw->data +
2563 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2564 		PSP_HEADER_BYTES;
2565 	region_params.window_memory_type = window_memory_type;
2566 
2567 	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
2568 					   &region_info);
2569 
2570 	if (status != DMUB_STATUS_OK) {
2571 		drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status);
2572 		return -EINVAL;
2573 	}
2574 
2575 	/*
2576 	 * Allocate a framebuffer based on the total size of all the regions.
2577 	 * TODO: Move this into GART.
2578 	 */
2579 	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2580 				    AMDGPU_GEM_DOMAIN_VRAM |
2581 				    AMDGPU_GEM_DOMAIN_GTT,
2582 				    &adev->dm.dmub_bo,
2583 				    &adev->dm.dmub_bo_gpu_addr,
2584 				    &adev->dm.dmub_bo_cpu_addr);
2585 	if (r)
2586 		return r;
2587 
2588 	/* Rebase the regions on the framebuffer address. */
2589 	memset(&memory_params, 0, sizeof(memory_params));
2590 	memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr;
2591 	memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr;
2592 	memory_params.region_info = &region_info;
2593 	memory_params.window_memory_type = window_memory_type;
2594 
2595 	adev->dm.dmub_fb_info =
2596 		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2597 	fb_info = adev->dm.dmub_fb_info;
2598 
2599 	if (!fb_info) {
2600 		drm_err(adev_to_drm(adev),
2601 			"Failed to allocate framebuffer info for DMUB service!\n");
2602 		return -ENOMEM;
2603 	}
2604 
2605 	status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info);
2606 	if (status != DMUB_STATUS_OK) {
2607 		drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status);
2608 		return -EINVAL;
2609 	}
2610 
2611 	adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev);
2612 
2613 	return 0;
2614 }
2615 
2616 static int dm_sw_init(struct amdgpu_ip_block *ip_block)
2617 {
2618 	struct amdgpu_device *adev = ip_block->adev;
2619 	int r;
2620 
2621 	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
2622 
2623 	if (!adev->dm.cgs_device) {
2624 		drm_err(adev_to_drm(adev), "failed to create cgs device.\n");
2625 		return -EINVAL;
2626 	}
2627 
2628 	/* Moved from dm init since we need to use allocations for storing bounding box data */
2629 	INIT_LIST_HEAD(&adev->dm.da_list);
2630 
2631 	r = dm_dmub_sw_init(adev);
2632 	if (r)
2633 		return r;
2634 
2635 	return load_dmcu_fw(adev);
2636 }
2637 
2638 static int dm_sw_fini(struct amdgpu_ip_block *ip_block)
2639 {
2640 	struct amdgpu_device *adev = ip_block->adev;
2641 	struct dal_allocation *da;
2642 
2643 	list_for_each_entry(da, &adev->dm.da_list, list) {
2644 		if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) {
2645 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
2646 			list_del(&da->list);
2647 			kfree(da);
2648 			adev->dm.bb_from_dmub = NULL;
2649 			break;
2650 		}
2651 	}
2652 
2653 
2654 	kfree(adev->dm.dmub_fb_info);
2655 	adev->dm.dmub_fb_info = NULL;
2656 
2657 	if (adev->dm.dmub_srv) {
2658 		dmub_srv_destroy(adev->dm.dmub_srv);
2659 		kfree(adev->dm.dmub_srv);
2660 		adev->dm.dmub_srv = NULL;
2661 	}
2662 
2663 	amdgpu_ucode_release(&adev->dm.dmub_fw);
2664 	amdgpu_ucode_release(&adev->dm.fw_dmcu);
2665 
2666 	return 0;
2667 }
2668 
2669 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2670 {
2671 	struct amdgpu_dm_connector *aconnector;
2672 	struct drm_connector *connector;
2673 	struct drm_connector_list_iter iter;
2674 	int ret = 0;
2675 
2676 	drm_connector_list_iter_begin(dev, &iter);
2677 	drm_for_each_connector_iter(connector, &iter) {
2678 
2679 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2680 			continue;
2681 
2682 		aconnector = to_amdgpu_dm_connector(connector);
2683 		if (aconnector->dc_link->type == dc_connection_mst_branch &&
2684 		    aconnector->mst_mgr.aux) {
2685 			drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n",
2686 					 aconnector,
2687 					 aconnector->base.base.id);
2688 
2689 			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2690 			if (ret < 0) {
2691 				drm_err(dev, "DM_MST: Failed to start MST\n");
2692 				aconnector->dc_link->type =
2693 					dc_connection_single;
2694 				ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2695 								     aconnector->dc_link);
2696 				break;
2697 			}
2698 		}
2699 	}
2700 	drm_connector_list_iter_end(&iter);
2701 
2702 	return ret;
2703 }
2704 
2705 static int dm_late_init(struct amdgpu_ip_block *ip_block)
2706 {
2707 	struct amdgpu_device *adev = ip_block->adev;
2708 
2709 	struct dmcu_iram_parameters params;
2710 	unsigned int linear_lut[16];
2711 	int i;
2712 	struct dmcu *dmcu = NULL;
2713 
2714 	dmcu = adev->dm.dc->res_pool->dmcu;
2715 
2716 	for (i = 0; i < 16; i++)
2717 		linear_lut[i] = 0xFFFF * i / 15;
2718 
2719 	params.set = 0;
2720 	params.backlight_ramping_override = false;
2721 	params.backlight_ramping_start = 0xCCCC;
2722 	params.backlight_ramping_reduction = 0xCCCCCCCC;
2723 	params.backlight_lut_array_size = 16;
2724 	params.backlight_lut_array = linear_lut;
2725 
2726 	/* Min backlight level after ABM reduction,  Don't allow below 1%
2727 	 * 0xFFFF x 0.01 = 0x28F
2728 	 */
2729 	params.min_abm_backlight = 0x28F;
2730 	/* In the case where abm is implemented on dmcub,
2731 	 * dmcu object will be null.
2732 	 * ABM 2.4 and up are implemented on dmcub.
2733 	 */
2734 	if (dmcu) {
2735 		if (!dmcu_load_iram(dmcu, params))
2736 			return -EINVAL;
2737 	} else if (adev->dm.dc->ctx->dmub_srv) {
2738 		struct dc_link *edp_links[MAX_NUM_EDP];
2739 		int edp_num;
2740 
2741 		dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2742 		for (i = 0; i < edp_num; i++) {
2743 			if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2744 				return -EINVAL;
2745 		}
2746 	}
2747 
2748 	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2749 }
2750 
2751 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr)
2752 {
2753 	u8 buf[UUID_SIZE];
2754 	guid_t guid;
2755 	int ret;
2756 
2757 	mutex_lock(&mgr->lock);
2758 	if (!mgr->mst_primary)
2759 		goto out_fail;
2760 
2761 	if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) {
2762 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2763 		goto out_fail;
2764 	}
2765 
2766 	ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL,
2767 				 DP_MST_EN |
2768 				 DP_UP_REQ_EN |
2769 				 DP_UPSTREAM_IS_SRC);
2770 	if (ret < 0) {
2771 		drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n");
2772 		goto out_fail;
2773 	}
2774 
2775 	/* Some hubs forget their guids after they resume */
2776 	ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf));
2777 	if (ret != sizeof(buf)) {
2778 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2779 		goto out_fail;
2780 	}
2781 
2782 	import_guid(&guid, buf);
2783 
2784 	if (guid_is_null(&guid)) {
2785 		guid_gen(&guid);
2786 		export_guid(buf, &guid);
2787 
2788 		ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf));
2789 
2790 		if (ret != sizeof(buf)) {
2791 			drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n");
2792 			goto out_fail;
2793 		}
2794 	}
2795 
2796 	guid_copy(&mgr->mst_primary->guid, &guid);
2797 
2798 out_fail:
2799 	mutex_unlock(&mgr->lock);
2800 }
2801 
2802 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector)
2803 {
2804 	struct cec_notifier *n = aconnector->notifier;
2805 
2806 	if (!n)
2807 		return;
2808 
2809 	cec_notifier_phys_addr_invalidate(n);
2810 }
2811 
2812 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector)
2813 {
2814 	struct drm_connector *connector = &aconnector->base;
2815 	struct cec_notifier *n = aconnector->notifier;
2816 
2817 	if (!n)
2818 		return;
2819 
2820 	cec_notifier_set_phys_addr(n,
2821 				   connector->display_info.source_physical_address);
2822 }
2823 
2824 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend)
2825 {
2826 	struct amdgpu_dm_connector *aconnector;
2827 	struct drm_connector *connector;
2828 	struct drm_connector_list_iter conn_iter;
2829 
2830 	drm_connector_list_iter_begin(ddev, &conn_iter);
2831 	drm_for_each_connector_iter(connector, &conn_iter) {
2832 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2833 			continue;
2834 
2835 		aconnector = to_amdgpu_dm_connector(connector);
2836 		if (suspend)
2837 			hdmi_cec_unset_edid(aconnector);
2838 		else
2839 			hdmi_cec_set_edid(aconnector);
2840 	}
2841 	drm_connector_list_iter_end(&conn_iter);
2842 }
2843 
2844 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2845 {
2846 	struct amdgpu_dm_connector *aconnector;
2847 	struct drm_connector *connector;
2848 	struct drm_connector_list_iter iter;
2849 	struct drm_dp_mst_topology_mgr *mgr;
2850 
2851 	drm_connector_list_iter_begin(dev, &iter);
2852 	drm_for_each_connector_iter(connector, &iter) {
2853 
2854 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2855 			continue;
2856 
2857 		aconnector = to_amdgpu_dm_connector(connector);
2858 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
2859 		    aconnector->mst_root)
2860 			continue;
2861 
2862 		mgr = &aconnector->mst_mgr;
2863 
2864 		if (suspend) {
2865 			drm_dp_mst_topology_mgr_suspend(mgr);
2866 		} else {
2867 			/* if extended timeout is supported in hardware,
2868 			 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2869 			 * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2870 			 */
2871 			try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2872 			if (!dp_is_lttpr_present(aconnector->dc_link))
2873 				try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2874 
2875 			/* TODO: move resume_mst_branch_status() into drm mst resume again
2876 			 * once topology probing work is pulled out from mst resume into mst
2877 			 * resume 2nd step. mst resume 2nd step should be called after old
2878 			 * state getting restored (i.e. drm_atomic_helper_resume()).
2879 			 */
2880 			resume_mst_branch_status(mgr);
2881 		}
2882 	}
2883 	drm_connector_list_iter_end(&iter);
2884 }
2885 
2886 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2887 {
2888 	int ret = 0;
2889 
2890 	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2891 	 * on window driver dc implementation.
2892 	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2893 	 * should be passed to smu during boot up and resume from s3.
2894 	 * boot up: dc calculate dcn watermark clock settings within dc_create,
2895 	 * dcn20_resource_construct
2896 	 * then call pplib functions below to pass the settings to smu:
2897 	 * smu_set_watermarks_for_clock_ranges
2898 	 * smu_set_watermarks_table
2899 	 * navi10_set_watermarks_table
2900 	 * smu_write_watermarks_table
2901 	 *
2902 	 * For Renoir, clock settings of dcn watermark are also fixed values.
2903 	 * dc has implemented different flow for window driver:
2904 	 * dc_hardware_init / dc_set_power_state
2905 	 * dcn10_init_hw
2906 	 * notify_wm_ranges
2907 	 * set_wm_ranges
2908 	 * -- Linux
2909 	 * smu_set_watermarks_for_clock_ranges
2910 	 * renoir_set_watermarks_table
2911 	 * smu_write_watermarks_table
2912 	 *
2913 	 * For Linux,
2914 	 * dc_hardware_init -> amdgpu_dm_init
2915 	 * dc_set_power_state --> dm_resume
2916 	 *
2917 	 * therefore, this function apply to navi10/12/14 but not Renoir
2918 	 * *
2919 	 */
2920 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2921 	case IP_VERSION(2, 0, 2):
2922 	case IP_VERSION(2, 0, 0):
2923 		break;
2924 	default:
2925 		return 0;
2926 	}
2927 
2928 	ret = amdgpu_dpm_write_watermarks_table(adev);
2929 	if (ret) {
2930 		drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n");
2931 		return ret;
2932 	}
2933 
2934 	return 0;
2935 }
2936 
2937 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev)
2938 {
2939 	struct amdgpu_display_manager *dm = &adev->dm;
2940 	struct amdgpu_i2c_adapter *oem_i2c;
2941 	struct ddc_service *oem_ddc_service;
2942 	int r;
2943 
2944 	oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc);
2945 	if (oem_ddc_service) {
2946 		oem_i2c = create_i2c(oem_ddc_service, true);
2947 		if (!oem_i2c) {
2948 			drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n");
2949 			return -ENOMEM;
2950 		}
2951 
2952 		r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base);
2953 		if (r) {
2954 			drm_info(adev_to_drm(adev), "Failed to register oem i2c\n");
2955 			kfree(oem_i2c);
2956 			return r;
2957 		}
2958 		dm->oem_i2c = oem_i2c;
2959 	}
2960 
2961 	return 0;
2962 }
2963 
2964 /**
2965  * dm_hw_init() - Initialize DC device
2966  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
2967  *
2968  * Initialize the &struct amdgpu_display_manager device. This involves calling
2969  * the initializers of each DM component, then populating the struct with them.
2970  *
2971  * Although the function implies hardware initialization, both hardware and
2972  * software are initialized here. Splitting them out to their relevant init
2973  * hooks is a future TODO item.
2974  *
2975  * Some notable things that are initialized here:
2976  *
2977  * - Display Core, both software and hardware
2978  * - DC modules that we need (freesync and color management)
2979  * - DRM software states
2980  * - Interrupt sources and handlers
2981  * - Vblank support
2982  * - Debug FS entries, if enabled
2983  */
2984 static int dm_hw_init(struct amdgpu_ip_block *ip_block)
2985 {
2986 	struct amdgpu_device *adev = ip_block->adev;
2987 	int r;
2988 
2989 	/* Create DAL display manager */
2990 	r = amdgpu_dm_init(adev);
2991 	if (r)
2992 		return r;
2993 	amdgpu_dm_hpd_init(adev);
2994 
2995 	r = dm_oem_i2c_hw_init(adev);
2996 	if (r)
2997 		drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n");
2998 
2999 	return 0;
3000 }
3001 
3002 /**
3003  * dm_hw_fini() - Teardown DC device
3004  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
3005  *
3006  * Teardown components within &struct amdgpu_display_manager that require
3007  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
3008  * were loaded. Also flush IRQ workqueues and disable them.
3009  */
3010 static int dm_hw_fini(struct amdgpu_ip_block *ip_block)
3011 {
3012 	struct amdgpu_device *adev = ip_block->adev;
3013 
3014 	amdgpu_dm_hpd_fini(adev);
3015 
3016 	amdgpu_dm_irq_fini(adev);
3017 	amdgpu_dm_fini(adev);
3018 	return 0;
3019 }
3020 
3021 
3022 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
3023 				 struct dc_state *state, bool enable)
3024 {
3025 	enum dc_irq_source irq_source;
3026 	struct amdgpu_crtc *acrtc;
3027 	int rc = -EBUSY;
3028 	int i = 0;
3029 
3030 	for (i = 0; i < state->stream_count; i++) {
3031 		acrtc = get_crtc_by_otg_inst(
3032 				adev, state->stream_status[i].primary_otg_inst);
3033 
3034 		if (acrtc && state->stream_status[i].plane_count != 0) {
3035 			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
3036 			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3037 			if (rc)
3038 				drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n",
3039 					 enable ? "enable" : "disable");
3040 
3041 			if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) {
3042 				if (enable) {
3043 					if (amdgpu_dm_crtc_vrr_active(
3044 							to_dm_crtc_state(acrtc->base.state)))
3045 						rc = amdgpu_dm_crtc_set_vupdate_irq(
3046 							&acrtc->base, true);
3047 				} else
3048 					rc = amdgpu_dm_crtc_set_vupdate_irq(
3049 							&acrtc->base, false);
3050 
3051 				if (rc)
3052 					drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n",
3053 						enable ? "en" : "dis");
3054 			}
3055 
3056 			irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3057 			/* During gpu-reset we disable and then enable vblank irq, so
3058 			 * don't use amdgpu_irq_get/put() to avoid refcount change.
3059 			 */
3060 			if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
3061 				drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis");
3062 		}
3063 	}
3064 
3065 }
3066 
3067 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T))
3068 
3069 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
3070 {
3071 	struct dc_state *context __free(state_release) = NULL;
3072 	int i;
3073 	struct dc_stream_state *del_streams[MAX_PIPES];
3074 	int del_streams_count = 0;
3075 	struct dc_commit_streams_params params = {};
3076 
3077 	memset(del_streams, 0, sizeof(del_streams));
3078 
3079 	context = dc_state_create_current_copy(dc);
3080 	if (context == NULL)
3081 		return DC_ERROR_UNEXPECTED;
3082 
3083 	/* First remove from context all streams */
3084 	for (i = 0; i < context->stream_count; i++) {
3085 		struct dc_stream_state *stream = context->streams[i];
3086 
3087 		del_streams[del_streams_count++] = stream;
3088 	}
3089 
3090 	/* Remove all planes for removed streams and then remove the streams */
3091 	for (i = 0; i < del_streams_count; i++) {
3092 		enum dc_status res;
3093 
3094 		if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context))
3095 			return DC_FAIL_DETACH_SURFACES;
3096 
3097 		res = dc_state_remove_stream(dc, context, del_streams[i]);
3098 		if (res != DC_OK)
3099 			return res;
3100 	}
3101 
3102 	params.streams = context->streams;
3103 	params.stream_count = context->stream_count;
3104 
3105 	return dc_commit_streams(dc, &params);
3106 }
3107 
3108 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
3109 {
3110 	int i;
3111 
3112 	if (dm->hpd_rx_offload_wq) {
3113 		for (i = 0; i < dm->dc->caps.max_links; i++)
3114 			flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
3115 	}
3116 }
3117 
3118 static int dm_cache_state(struct amdgpu_device *adev)
3119 {
3120 	int r;
3121 
3122 	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
3123 	if (IS_ERR(adev->dm.cached_state)) {
3124 		r = PTR_ERR(adev->dm.cached_state);
3125 		adev->dm.cached_state = NULL;
3126 	}
3127 
3128 	return adev->dm.cached_state ? 0 : r;
3129 }
3130 
3131 static void dm_destroy_cached_state(struct amdgpu_device *adev)
3132 {
3133 	struct amdgpu_display_manager *dm = &adev->dm;
3134 	struct drm_device *ddev = adev_to_drm(adev);
3135 	struct dm_plane_state *dm_new_plane_state;
3136 	struct drm_plane_state *new_plane_state;
3137 	struct dm_crtc_state *dm_new_crtc_state;
3138 	struct drm_crtc_state *new_crtc_state;
3139 	struct drm_plane *plane;
3140 	struct drm_crtc *crtc;
3141 	int i;
3142 
3143 	if (!dm->cached_state)
3144 		return;
3145 
3146 	/* Force mode set in atomic commit */
3147 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3148 		new_crtc_state->active_changed = true;
3149 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3150 		reset_freesync_config_for_crtc(dm_new_crtc_state);
3151 	}
3152 
3153 	/*
3154 	 * atomic_check is expected to create the dc states. We need to release
3155 	 * them here, since they were duplicated as part of the suspend
3156 	 * procedure.
3157 	 */
3158 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3159 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3160 		if (dm_new_crtc_state->stream) {
3161 			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
3162 			dc_stream_release(dm_new_crtc_state->stream);
3163 			dm_new_crtc_state->stream = NULL;
3164 		}
3165 		dm_new_crtc_state->base.color_mgmt_changed = true;
3166 	}
3167 
3168 	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
3169 		dm_new_plane_state = to_dm_plane_state(new_plane_state);
3170 		if (dm_new_plane_state->dc_state) {
3171 			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
3172 			dc_plane_state_release(dm_new_plane_state->dc_state);
3173 			dm_new_plane_state->dc_state = NULL;
3174 		}
3175 	}
3176 
3177 	drm_atomic_helper_resume(ddev, dm->cached_state);
3178 
3179 	dm->cached_state = NULL;
3180 }
3181 
3182 static int dm_suspend(struct amdgpu_ip_block *ip_block)
3183 {
3184 	struct amdgpu_device *adev = ip_block->adev;
3185 	struct amdgpu_display_manager *dm = &adev->dm;
3186 
3187 	if (amdgpu_in_reset(adev)) {
3188 		enum dc_status res;
3189 
3190 		mutex_lock(&dm->dc_lock);
3191 
3192 		dc_allow_idle_optimizations(adev->dm.dc, false);
3193 
3194 		dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state);
3195 
3196 		if (dm->cached_dc_state)
3197 			dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
3198 
3199 		res = amdgpu_dm_commit_zero_streams(dm->dc);
3200 		if (res != DC_OK) {
3201 			drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res);
3202 			return -EINVAL;
3203 		}
3204 
3205 		amdgpu_dm_irq_suspend(adev);
3206 
3207 		hpd_rx_irq_work_suspend(dm);
3208 
3209 		return 0;
3210 	}
3211 
3212 	if (!adev->dm.cached_state) {
3213 		int r = dm_cache_state(adev);
3214 
3215 		if (r)
3216 			return r;
3217 	}
3218 
3219 	s3_handle_hdmi_cec(adev_to_drm(adev), true);
3220 
3221 	s3_handle_mst(adev_to_drm(adev), true);
3222 
3223 	amdgpu_dm_irq_suspend(adev);
3224 
3225 	hpd_rx_irq_work_suspend(dm);
3226 
3227 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
3228 
3229 	if (dm->dc->caps.ips_support && adev->in_s0ix)
3230 		dc_allow_idle_optimizations(dm->dc, true);
3231 
3232 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3);
3233 
3234 	return 0;
3235 }
3236 
3237 struct drm_connector *
3238 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
3239 					     struct drm_crtc *crtc)
3240 {
3241 	u32 i;
3242 	struct drm_connector_state *new_con_state;
3243 	struct drm_connector *connector;
3244 	struct drm_crtc *crtc_from_state;
3245 
3246 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
3247 		crtc_from_state = new_con_state->crtc;
3248 
3249 		if (crtc_from_state == crtc)
3250 			return connector;
3251 	}
3252 
3253 	return NULL;
3254 }
3255 
3256 static void emulated_link_detect(struct dc_link *link)
3257 {
3258 	struct dc_sink_init_data sink_init_data = { 0 };
3259 	struct display_sink_capability sink_caps = { 0 };
3260 	enum dc_edid_status edid_status;
3261 	struct dc_context *dc_ctx = link->ctx;
3262 	struct drm_device *dev = adev_to_drm(dc_ctx->driver_context);
3263 	struct dc_sink *sink = NULL;
3264 	struct dc_sink *prev_sink = NULL;
3265 
3266 	link->type = dc_connection_none;
3267 	prev_sink = link->local_sink;
3268 
3269 	if (prev_sink)
3270 		dc_sink_release(prev_sink);
3271 
3272 	switch (link->connector_signal) {
3273 	case SIGNAL_TYPE_HDMI_TYPE_A: {
3274 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3275 		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
3276 		break;
3277 	}
3278 
3279 	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
3280 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3281 		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
3282 		break;
3283 	}
3284 
3285 	case SIGNAL_TYPE_DVI_DUAL_LINK: {
3286 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3287 		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
3288 		break;
3289 	}
3290 
3291 	case SIGNAL_TYPE_LVDS: {
3292 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3293 		sink_caps.signal = SIGNAL_TYPE_LVDS;
3294 		break;
3295 	}
3296 
3297 	case SIGNAL_TYPE_EDP: {
3298 		sink_caps.transaction_type =
3299 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3300 		sink_caps.signal = SIGNAL_TYPE_EDP;
3301 		break;
3302 	}
3303 
3304 	case SIGNAL_TYPE_DISPLAY_PORT: {
3305 		sink_caps.transaction_type =
3306 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3307 		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
3308 		break;
3309 	}
3310 
3311 	default:
3312 		drm_err(dev, "Invalid connector type! signal:%d\n",
3313 			link->connector_signal);
3314 		return;
3315 	}
3316 
3317 	sink_init_data.link = link;
3318 	sink_init_data.sink_signal = sink_caps.signal;
3319 
3320 	sink = dc_sink_create(&sink_init_data);
3321 	if (!sink) {
3322 		drm_err(dev, "Failed to create sink!\n");
3323 		return;
3324 	}
3325 
3326 	/* dc_sink_create returns a new reference */
3327 	link->local_sink = sink;
3328 
3329 	edid_status = dm_helpers_read_local_edid(
3330 			link->ctx,
3331 			link,
3332 			sink);
3333 
3334 	if (edid_status != EDID_OK)
3335 		drm_err(dev, "Failed to read EDID\n");
3336 
3337 }
3338 
3339 static void dm_gpureset_commit_state(struct dc_state *dc_state,
3340 				     struct amdgpu_display_manager *dm)
3341 {
3342 	struct {
3343 		struct dc_surface_update surface_updates[MAX_SURFACES];
3344 		struct dc_plane_info plane_infos[MAX_SURFACES];
3345 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
3346 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
3347 		struct dc_stream_update stream_update;
3348 	} *bundle __free(kfree);
3349 	int k, m;
3350 
3351 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
3352 
3353 	if (!bundle) {
3354 		drm_err(dm->ddev, "Failed to allocate update bundle\n");
3355 		return;
3356 	}
3357 
3358 	for (k = 0; k < dc_state->stream_count; k++) {
3359 		bundle->stream_update.stream = dc_state->streams[k];
3360 
3361 		for (m = 0; m < dc_state->stream_status[k].plane_count; m++) {
3362 			bundle->surface_updates[m].surface =
3363 				dc_state->stream_status[k].plane_states[m];
3364 			bundle->surface_updates[m].surface->force_full_update =
3365 				true;
3366 		}
3367 
3368 		update_planes_and_stream_adapter(dm->dc,
3369 					 UPDATE_TYPE_FULL,
3370 					 dc_state->stream_status[k].plane_count,
3371 					 dc_state->streams[k],
3372 					 &bundle->stream_update,
3373 					 bundle->surface_updates);
3374 	}
3375 }
3376 
3377 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev,
3378 					    struct dc_sink *sink)
3379 {
3380 	struct dc_panel_patch *ppatch = NULL;
3381 
3382 	if (!sink)
3383 		return;
3384 
3385 	ppatch = &sink->edid_caps.panel_patch;
3386 	if (ppatch->wait_after_dpcd_poweroff_ms) {
3387 		msleep(ppatch->wait_after_dpcd_poweroff_ms);
3388 		drm_dbg_driver(adev_to_drm(adev),
3389 			       "%s: adding a %ds delay as w/a for panel\n",
3390 			       __func__,
3391 			       ppatch->wait_after_dpcd_poweroff_ms / 1000);
3392 	}
3393 }
3394 
3395 /**
3396  * amdgpu_dm_dump_links_and_sinks - Debug dump of all DC links and their sinks
3397  * @adev: amdgpu device pointer
3398  *
3399  * Iterates through all DC links and dumps information about local and remote
3400  * (MST) sinks. Should be called after connector detection is complete to see
3401  * the final state of all links.
3402  */
3403 static void amdgpu_dm_dump_links_and_sinks(struct amdgpu_device *adev)
3404 {
3405 	struct dc *dc = adev->dm.dc;
3406 	struct drm_device *dev = adev_to_drm(adev);
3407 	int li;
3408 
3409 	if (!dc)
3410 		return;
3411 
3412 	for (li = 0; li < dc->link_count; li++) {
3413 		struct dc_link *l = dc->links[li];
3414 		const char *name = NULL;
3415 		int rs;
3416 
3417 		if (!l)
3418 			continue;
3419 		if (l->local_sink && l->local_sink->edid_caps.display_name[0])
3420 			name = l->local_sink->edid_caps.display_name;
3421 		else
3422 			name = "n/a";
3423 
3424 		drm_dbg_kms(dev,
3425 			"LINK_DUMP[%d]: local_sink=%p type=%d sink_signal=%d sink_count=%u edid_name=%s mst_capable=%d mst_alloc_streams=%d\n",
3426 			li,
3427 			l->local_sink,
3428 			l->type,
3429 			l->local_sink ? l->local_sink->sink_signal : SIGNAL_TYPE_NONE,
3430 			l->sink_count,
3431 			name,
3432 			l->dpcd_caps.is_mst_capable,
3433 			l->mst_stream_alloc_table.stream_count);
3434 
3435 		/* Dump remote (MST) sinks if any */
3436 		for (rs = 0; rs < l->sink_count; rs++) {
3437 			struct dc_sink *rsink = l->remote_sinks[rs];
3438 			const char *rname = NULL;
3439 
3440 			if (!rsink)
3441 				continue;
3442 			if (rsink->edid_caps.display_name[0])
3443 				rname = rsink->edid_caps.display_name;
3444 			else
3445 				rname = "n/a";
3446 			drm_dbg_kms(dev,
3447 				"  REMOTE_SINK[%d:%d]: sink=%p signal=%d edid_name=%s\n",
3448 				li, rs,
3449 				rsink,
3450 				rsink->sink_signal,
3451 				rname);
3452 		}
3453 	}
3454 }
3455 
3456 static int dm_resume(struct amdgpu_ip_block *ip_block)
3457 {
3458 	struct amdgpu_device *adev = ip_block->adev;
3459 	struct drm_device *ddev = adev_to_drm(adev);
3460 	struct amdgpu_display_manager *dm = &adev->dm;
3461 	struct amdgpu_dm_connector *aconnector;
3462 	struct drm_connector *connector;
3463 	struct drm_connector_list_iter iter;
3464 	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
3465 	enum dc_connection_type new_connection_type = dc_connection_none;
3466 	struct dc_state *dc_state;
3467 	int i, r, j;
3468 	struct dc_commit_streams_params commit_params = {};
3469 
3470 	if (dm->dc->caps.ips_support) {
3471 		dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false);
3472 	}
3473 
3474 	if (amdgpu_in_reset(adev)) {
3475 		dc_state = dm->cached_dc_state;
3476 
3477 		/*
3478 		 * The dc->current_state is backed up into dm->cached_dc_state
3479 		 * before we commit 0 streams.
3480 		 *
3481 		 * DC will clear link encoder assignments on the real state
3482 		 * but the changes won't propagate over to the copy we made
3483 		 * before the 0 streams commit.
3484 		 *
3485 		 * DC expects that link encoder assignments are *not* valid
3486 		 * when committing a state, so as a workaround we can copy
3487 		 * off of the current state.
3488 		 *
3489 		 * We lose the previous assignments, but we had already
3490 		 * commit 0 streams anyway.
3491 		 */
3492 		link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
3493 
3494 		r = dm_dmub_hw_init(adev);
3495 		if (r) {
3496 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
3497 			return r;
3498 		}
3499 
3500 		dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3501 		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3502 
3503 		dc_resume(dm->dc);
3504 
3505 		amdgpu_dm_irq_resume_early(adev);
3506 
3507 		for (i = 0; i < dc_state->stream_count; i++) {
3508 			dc_state->streams[i]->mode_changed = true;
3509 			for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
3510 				dc_state->stream_status[i].plane_states[j]->update_flags.raw
3511 					= 0xffffffff;
3512 			}
3513 		}
3514 
3515 		if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3516 			amdgpu_dm_outbox_init(adev);
3517 			dc_enable_dmub_outbox(adev->dm.dc);
3518 		}
3519 
3520 		commit_params.streams = dc_state->streams;
3521 		commit_params.stream_count = dc_state->stream_count;
3522 		dc_exit_ips_for_hw_access(dm->dc);
3523 		WARN_ON(!dc_commit_streams(dm->dc, &commit_params));
3524 
3525 		dm_gpureset_commit_state(dm->cached_dc_state, dm);
3526 
3527 		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
3528 
3529 		dc_state_release(dm->cached_dc_state);
3530 		dm->cached_dc_state = NULL;
3531 
3532 		amdgpu_dm_irq_resume_late(adev);
3533 
3534 		mutex_unlock(&dm->dc_lock);
3535 
3536 		/* set the backlight after a reset */
3537 		for (i = 0; i < dm->num_of_edps; i++) {
3538 			if (dm->backlight_dev[i])
3539 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
3540 		}
3541 
3542 		return 0;
3543 	}
3544 	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
3545 	dc_state_release(dm_state->context);
3546 	dm_state->context = dc_state_create(dm->dc, NULL);
3547 	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
3548 
3549 	/* Before powering on DC we need to re-initialize DMUB. */
3550 	dm_dmub_hw_resume(adev);
3551 
3552 	/* Re-enable outbox interrupts for DPIA. */
3553 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3554 		amdgpu_dm_outbox_init(adev);
3555 		dc_enable_dmub_outbox(adev->dm.dc);
3556 	}
3557 
3558 	/* power on hardware */
3559 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3560 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3561 
3562 	/* program HPD filter */
3563 	dc_resume(dm->dc);
3564 
3565 	/*
3566 	 * early enable HPD Rx IRQ, should be done before set mode as short
3567 	 * pulse interrupts are used for MST
3568 	 */
3569 	amdgpu_dm_irq_resume_early(adev);
3570 
3571 	s3_handle_hdmi_cec(ddev, false);
3572 
3573 	/* On resume we need to rewrite the MSTM control bits to enable MST*/
3574 	s3_handle_mst(ddev, false);
3575 
3576 	/* Do detection*/
3577 	drm_connector_list_iter_begin(ddev, &iter);
3578 	drm_for_each_connector_iter(connector, &iter) {
3579 		bool ret;
3580 
3581 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3582 			continue;
3583 
3584 		aconnector = to_amdgpu_dm_connector(connector);
3585 
3586 		if (!aconnector->dc_link)
3587 			continue;
3588 
3589 		/*
3590 		 * this is the case when traversing through already created end sink
3591 		 * MST connectors, should be skipped
3592 		 */
3593 		if (aconnector->mst_root)
3594 			continue;
3595 
3596 		guard(mutex)(&aconnector->hpd_lock);
3597 		if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3598 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3599 
3600 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
3601 			emulated_link_detect(aconnector->dc_link);
3602 		} else {
3603 			guard(mutex)(&dm->dc_lock);
3604 			dc_exit_ips_for_hw_access(dm->dc);
3605 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4);
3606 			if (ret) {
3607 				/* w/a delay for certain panels */
3608 				apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3609 			}
3610 		}
3611 
3612 		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
3613 			aconnector->fake_enable = false;
3614 
3615 		if (aconnector->dc_sink)
3616 			dc_sink_release(aconnector->dc_sink);
3617 		aconnector->dc_sink = NULL;
3618 		amdgpu_dm_update_connector_after_detect(aconnector);
3619 	}
3620 	drm_connector_list_iter_end(&iter);
3621 
3622 	dm_destroy_cached_state(adev);
3623 
3624 	/* Do mst topology probing after resuming cached state*/
3625 	drm_connector_list_iter_begin(ddev, &iter);
3626 	drm_for_each_connector_iter(connector, &iter) {
3627 		bool init = false;
3628 
3629 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3630 			continue;
3631 
3632 		aconnector = to_amdgpu_dm_connector(connector);
3633 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
3634 		    aconnector->mst_root)
3635 			continue;
3636 
3637 		scoped_guard(mutex, &aconnector->mst_mgr.lock) {
3638 			init = !aconnector->mst_mgr.mst_primary;
3639 		}
3640 		if (init)
3641 			dm_helpers_dp_mst_start_top_mgr(aconnector->dc_link->ctx,
3642 				aconnector->dc_link, false);
3643 		else
3644 			drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr);
3645 	}
3646 	drm_connector_list_iter_end(&iter);
3647 
3648 	/* Debug dump: list all DC links and their associated sinks after detection
3649 	 * is complete for all connectors. This provides a comprehensive view of the
3650 	 * final state without repeating the dump for each connector.
3651 	 */
3652 	amdgpu_dm_dump_links_and_sinks(adev);
3653 
3654 	amdgpu_dm_irq_resume_late(adev);
3655 
3656 	amdgpu_dm_smu_write_watermarks_table(adev);
3657 
3658 	drm_kms_helper_hotplug_event(ddev);
3659 
3660 	return 0;
3661 }
3662 
3663 /**
3664  * DOC: DM Lifecycle
3665  *
3666  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
3667  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
3668  * the base driver's device list to be initialized and torn down accordingly.
3669  *
3670  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
3671  */
3672 
3673 static const struct amd_ip_funcs amdgpu_dm_funcs = {
3674 	.name = "dm",
3675 	.early_init = dm_early_init,
3676 	.late_init = dm_late_init,
3677 	.sw_init = dm_sw_init,
3678 	.sw_fini = dm_sw_fini,
3679 	.early_fini = amdgpu_dm_early_fini,
3680 	.hw_init = dm_hw_init,
3681 	.hw_fini = dm_hw_fini,
3682 	.suspend = dm_suspend,
3683 	.resume = dm_resume,
3684 	.is_idle = dm_is_idle,
3685 	.wait_for_idle = dm_wait_for_idle,
3686 	.check_soft_reset = dm_check_soft_reset,
3687 	.soft_reset = dm_soft_reset,
3688 	.set_clockgating_state = dm_set_clockgating_state,
3689 	.set_powergating_state = dm_set_powergating_state,
3690 };
3691 
3692 const struct amdgpu_ip_block_version dm_ip_block = {
3693 	.type = AMD_IP_BLOCK_TYPE_DCE,
3694 	.major = 1,
3695 	.minor = 0,
3696 	.rev = 0,
3697 	.funcs = &amdgpu_dm_funcs,
3698 };
3699 
3700 
3701 /**
3702  * DOC: atomic
3703  *
3704  * *WIP*
3705  */
3706 
3707 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
3708 	.fb_create = amdgpu_display_user_framebuffer_create,
3709 	.get_format_info = amdgpu_dm_plane_get_format_info,
3710 	.atomic_check = amdgpu_dm_atomic_check,
3711 	.atomic_commit = drm_atomic_helper_commit,
3712 };
3713 
3714 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
3715 	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
3716 	.atomic_commit_setup = amdgpu_dm_atomic_setup_commit,
3717 };
3718 
3719 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
3720 {
3721 	const struct drm_panel_backlight_quirk *panel_backlight_quirk;
3722 	struct amdgpu_dm_backlight_caps *caps;
3723 	struct drm_connector *conn_base;
3724 	struct amdgpu_device *adev;
3725 	struct drm_luminance_range_info *luminance_range;
3726 	struct drm_device *drm;
3727 
3728 	if (aconnector->bl_idx == -1 ||
3729 	    aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP)
3730 		return;
3731 
3732 	conn_base = &aconnector->base;
3733 	drm = conn_base->dev;
3734 	adev = drm_to_adev(drm);
3735 
3736 	caps = &adev->dm.backlight_caps[aconnector->bl_idx];
3737 	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3738 	caps->aux_support = false;
3739 
3740 	if (caps->ext_caps->bits.oled == 1
3741 	    /*
3742 	     * ||
3743 	     * caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3744 	     * caps->ext_caps->bits.hdr_aux_backlight_control == 1
3745 	     */)
3746 		caps->aux_support = true;
3747 
3748 	if (amdgpu_backlight == 0)
3749 		caps->aux_support = false;
3750 	else if (amdgpu_backlight == 1)
3751 		caps->aux_support = true;
3752 	if (caps->aux_support)
3753 		aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX;
3754 
3755 	luminance_range = &conn_base->display_info.luminance_range;
3756 
3757 	if (luminance_range->max_luminance)
3758 		caps->aux_max_input_signal = luminance_range->max_luminance;
3759 	else
3760 		caps->aux_max_input_signal = 512;
3761 
3762 	if (luminance_range->min_luminance)
3763 		caps->aux_min_input_signal = luminance_range->min_luminance;
3764 	else
3765 		caps->aux_min_input_signal = 1;
3766 
3767 	panel_backlight_quirk =
3768 		drm_get_panel_backlight_quirk(aconnector->drm_edid);
3769 	if (!IS_ERR_OR_NULL(panel_backlight_quirk)) {
3770 		if (panel_backlight_quirk->min_brightness) {
3771 			caps->min_input_signal =
3772 				panel_backlight_quirk->min_brightness - 1;
3773 			drm_info(drm,
3774 				 "Applying panel backlight quirk, min_brightness: %d\n",
3775 				 caps->min_input_signal);
3776 		}
3777 		if (panel_backlight_quirk->brightness_mask) {
3778 			drm_info(drm,
3779 				 "Applying panel backlight quirk, brightness_mask: 0x%X\n",
3780 				 panel_backlight_quirk->brightness_mask);
3781 			caps->brightness_mask =
3782 				panel_backlight_quirk->brightness_mask;
3783 		}
3784 	}
3785 }
3786 
3787 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T))
3788 
3789 void amdgpu_dm_update_connector_after_detect(
3790 		struct amdgpu_dm_connector *aconnector)
3791 {
3792 	struct drm_connector *connector = &aconnector->base;
3793 	struct dc_sink *sink __free(sink_release) = NULL;
3794 	struct drm_device *dev = connector->dev;
3795 
3796 	/* MST handled by drm_mst framework */
3797 	if (aconnector->mst_mgr.mst_state == true)
3798 		return;
3799 
3800 	sink = aconnector->dc_link->local_sink;
3801 	if (sink)
3802 		dc_sink_retain(sink);
3803 
3804 	/*
3805 	 * Edid mgmt connector gets first update only in mode_valid hook and then
3806 	 * the connector sink is set to either fake or physical sink depends on link status.
3807 	 * Skip if already done during boot.
3808 	 */
3809 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3810 			&& aconnector->dc_em_sink) {
3811 
3812 		/*
3813 		 * For S3 resume with headless use eml_sink to fake stream
3814 		 * because on resume connector->sink is set to NULL
3815 		 */
3816 		guard(mutex)(&dev->mode_config.mutex);
3817 
3818 		if (sink) {
3819 			if (aconnector->dc_sink) {
3820 				amdgpu_dm_update_freesync_caps(connector, NULL);
3821 				/*
3822 				 * retain and release below are used to
3823 				 * bump up refcount for sink because the link doesn't point
3824 				 * to it anymore after disconnect, so on next crtc to connector
3825 				 * reshuffle by UMD we will get into unwanted dc_sink release
3826 				 */
3827 				dc_sink_release(aconnector->dc_sink);
3828 			}
3829 			aconnector->dc_sink = sink;
3830 			dc_sink_retain(aconnector->dc_sink);
3831 			amdgpu_dm_update_freesync_caps(connector,
3832 					aconnector->drm_edid);
3833 		} else {
3834 			amdgpu_dm_update_freesync_caps(connector, NULL);
3835 			if (!aconnector->dc_sink) {
3836 				aconnector->dc_sink = aconnector->dc_em_sink;
3837 				dc_sink_retain(aconnector->dc_sink);
3838 			}
3839 		}
3840 
3841 		return;
3842 	}
3843 
3844 	/*
3845 	 * TODO: temporary guard to look for proper fix
3846 	 * if this sink is MST sink, we should not do anything
3847 	 */
3848 	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
3849 		return;
3850 
3851 	if (aconnector->dc_sink == sink) {
3852 		/*
3853 		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
3854 		 * Do nothing!!
3855 		 */
3856 		drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n",
3857 				 aconnector->connector_id);
3858 		return;
3859 	}
3860 
3861 	drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3862 		    aconnector->connector_id, aconnector->dc_sink, sink);
3863 
3864 	/* When polling, DRM has already locked the mutex for us. */
3865 	if (!drm_kms_helper_is_poll_worker())
3866 		mutex_lock(&dev->mode_config.mutex);
3867 
3868 	/*
3869 	 * 1. Update status of the drm connector
3870 	 * 2. Send an event and let userspace tell us what to do
3871 	 */
3872 	if (sink) {
3873 		/*
3874 		 * TODO: check if we still need the S3 mode update workaround.
3875 		 * If yes, put it here.
3876 		 */
3877 		if (aconnector->dc_sink) {
3878 			amdgpu_dm_update_freesync_caps(connector, NULL);
3879 			dc_sink_release(aconnector->dc_sink);
3880 		}
3881 
3882 		aconnector->dc_sink = sink;
3883 		dc_sink_retain(aconnector->dc_sink);
3884 		if (sink->dc_edid.length == 0) {
3885 			aconnector->drm_edid = NULL;
3886 			hdmi_cec_unset_edid(aconnector);
3887 			if (aconnector->dc_link->aux_mode) {
3888 				drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3889 			}
3890 		} else {
3891 			const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid;
3892 
3893 			aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length);
3894 			drm_edid_connector_update(connector, aconnector->drm_edid);
3895 
3896 			hdmi_cec_set_edid(aconnector);
3897 			if (aconnector->dc_link->aux_mode)
3898 				drm_dp_cec_attach(&aconnector->dm_dp_aux.aux,
3899 						  connector->display_info.source_physical_address);
3900 		}
3901 
3902 		if (!aconnector->timing_requested) {
3903 			aconnector->timing_requested =
3904 				kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3905 			if (!aconnector->timing_requested)
3906 				drm_err(dev,
3907 					"failed to create aconnector->requested_timing\n");
3908 		}
3909 
3910 		amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid);
3911 		update_connector_ext_caps(aconnector);
3912 	} else {
3913 		hdmi_cec_unset_edid(aconnector);
3914 		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3915 		amdgpu_dm_update_freesync_caps(connector, NULL);
3916 		aconnector->num_modes = 0;
3917 		dc_sink_release(aconnector->dc_sink);
3918 		aconnector->dc_sink = NULL;
3919 		drm_edid_free(aconnector->drm_edid);
3920 		aconnector->drm_edid = NULL;
3921 		kfree(aconnector->timing_requested);
3922 		aconnector->timing_requested = NULL;
3923 		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3924 		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3925 			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3926 	}
3927 
3928 	update_subconnector_property(aconnector);
3929 
3930 	/* When polling, the mutex will be unlocked for us by DRM. */
3931 	if (!drm_kms_helper_is_poll_worker())
3932 		mutex_unlock(&dev->mode_config.mutex);
3933 }
3934 
3935 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
3936 {
3937 	struct drm_connector *connector = &aconnector->base;
3938 	struct drm_device *dev = connector->dev;
3939 	enum dc_connection_type new_connection_type = dc_connection_none;
3940 	struct amdgpu_device *adev = drm_to_adev(dev);
3941 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
3942 	struct dc *dc = aconnector->dc_link->ctx->dc;
3943 	bool ret = false;
3944 
3945 	if (adev->dm.disable_hpd_irq)
3946 		return;
3947 
3948 	/*
3949 	 * In case of failure or MST no need to update connector status or notify the OS
3950 	 * since (for MST case) MST does this in its own context.
3951 	 */
3952 	guard(mutex)(&aconnector->hpd_lock);
3953 
3954 	if (adev->dm.hdcp_workqueue) {
3955 		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
3956 		dm_con_state->update_hdcp = true;
3957 	}
3958 	if (aconnector->fake_enable)
3959 		aconnector->fake_enable = false;
3960 
3961 	aconnector->timing_changed = false;
3962 
3963 	if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3964 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3965 
3966 	if (aconnector->base.force && new_connection_type == dc_connection_none) {
3967 		emulated_link_detect(aconnector->dc_link);
3968 
3969 		drm_modeset_lock_all(dev);
3970 		dm_restore_drm_connector_state(dev, connector);
3971 		drm_modeset_unlock_all(dev);
3972 
3973 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3974 			drm_kms_helper_connector_hotplug_event(connector);
3975 	} else {
3976 		scoped_guard(mutex, &adev->dm.dc_lock) {
3977 			dc_exit_ips_for_hw_access(dc);
3978 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3979 		}
3980 		if (ret) {
3981 			/* w/a delay for certain panels */
3982 			apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3983 			amdgpu_dm_update_connector_after_detect(aconnector);
3984 
3985 			drm_modeset_lock_all(dev);
3986 			dm_restore_drm_connector_state(dev, connector);
3987 			drm_modeset_unlock_all(dev);
3988 
3989 			if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3990 				drm_kms_helper_connector_hotplug_event(connector);
3991 		}
3992 	}
3993 }
3994 
3995 static void handle_hpd_irq(void *param)
3996 {
3997 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3998 
3999 	handle_hpd_irq_helper(aconnector);
4000 
4001 }
4002 
4003 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq,
4004 							union hpd_irq_data hpd_irq_data)
4005 {
4006 	struct hpd_rx_irq_offload_work *offload_work =
4007 				kzalloc(sizeof(*offload_work), GFP_KERNEL);
4008 
4009 	if (!offload_work) {
4010 		drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n");
4011 		return;
4012 	}
4013 
4014 	INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
4015 	offload_work->data = hpd_irq_data;
4016 	offload_work->offload_wq = offload_wq;
4017 	offload_work->adev = adev;
4018 
4019 	queue_work(offload_wq->wq, &offload_work->work);
4020 	DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
4021 }
4022 
4023 static void handle_hpd_rx_irq(void *param)
4024 {
4025 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
4026 	struct drm_connector *connector = &aconnector->base;
4027 	struct drm_device *dev = connector->dev;
4028 	struct dc_link *dc_link = aconnector->dc_link;
4029 	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
4030 	bool result = false;
4031 	enum dc_connection_type new_connection_type = dc_connection_none;
4032 	struct amdgpu_device *adev = drm_to_adev(dev);
4033 	union hpd_irq_data hpd_irq_data;
4034 	bool link_loss = false;
4035 	bool has_left_work = false;
4036 	int idx = dc_link->link_index;
4037 	struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
4038 	struct dc *dc = aconnector->dc_link->ctx->dc;
4039 
4040 	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
4041 
4042 	if (adev->dm.disable_hpd_irq)
4043 		return;
4044 
4045 	/*
4046 	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
4047 	 * conflict, after implement i2c helper, this mutex should be
4048 	 * retired.
4049 	 */
4050 	mutex_lock(&aconnector->hpd_lock);
4051 
4052 	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
4053 						&link_loss, true, &has_left_work);
4054 
4055 	if (!has_left_work)
4056 		goto out;
4057 
4058 	if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
4059 		schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4060 		goto out;
4061 	}
4062 
4063 	if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
4064 		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
4065 			hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
4066 			bool skip = false;
4067 
4068 			/*
4069 			 * DOWN_REP_MSG_RDY is also handled by polling method
4070 			 * mgr->cbs->poll_hpd_irq()
4071 			 */
4072 			spin_lock(&offload_wq->offload_lock);
4073 			skip = offload_wq->is_handling_mst_msg_rdy_event;
4074 
4075 			if (!skip)
4076 				offload_wq->is_handling_mst_msg_rdy_event = true;
4077 
4078 			spin_unlock(&offload_wq->offload_lock);
4079 
4080 			if (!skip)
4081 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4082 
4083 			goto out;
4084 		}
4085 
4086 		if (link_loss) {
4087 			bool skip = false;
4088 
4089 			spin_lock(&offload_wq->offload_lock);
4090 			skip = offload_wq->is_handling_link_loss;
4091 
4092 			if (!skip)
4093 				offload_wq->is_handling_link_loss = true;
4094 
4095 			spin_unlock(&offload_wq->offload_lock);
4096 
4097 			if (!skip)
4098 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4099 
4100 			goto out;
4101 		}
4102 	}
4103 
4104 out:
4105 	if (result && !is_mst_root_connector) {
4106 		/* Downstream Port status changed. */
4107 		if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
4108 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
4109 
4110 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
4111 			emulated_link_detect(dc_link);
4112 
4113 			if (aconnector->fake_enable)
4114 				aconnector->fake_enable = false;
4115 
4116 			amdgpu_dm_update_connector_after_detect(aconnector);
4117 
4118 
4119 			drm_modeset_lock_all(dev);
4120 			dm_restore_drm_connector_state(dev, connector);
4121 			drm_modeset_unlock_all(dev);
4122 
4123 			drm_kms_helper_connector_hotplug_event(connector);
4124 		} else {
4125 			bool ret = false;
4126 
4127 			mutex_lock(&adev->dm.dc_lock);
4128 			dc_exit_ips_for_hw_access(dc);
4129 			ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
4130 			mutex_unlock(&adev->dm.dc_lock);
4131 
4132 			if (ret) {
4133 				if (aconnector->fake_enable)
4134 					aconnector->fake_enable = false;
4135 
4136 				amdgpu_dm_update_connector_after_detect(aconnector);
4137 
4138 				drm_modeset_lock_all(dev);
4139 				dm_restore_drm_connector_state(dev, connector);
4140 				drm_modeset_unlock_all(dev);
4141 
4142 				drm_kms_helper_connector_hotplug_event(connector);
4143 			}
4144 		}
4145 	}
4146 	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
4147 		if (adev->dm.hdcp_workqueue)
4148 			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
4149 	}
4150 
4151 	if (dc_link->type != dc_connection_mst_branch)
4152 		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
4153 
4154 	mutex_unlock(&aconnector->hpd_lock);
4155 }
4156 
4157 static int register_hpd_handlers(struct amdgpu_device *adev)
4158 {
4159 	struct drm_device *dev = adev_to_drm(adev);
4160 	struct drm_connector *connector;
4161 	struct amdgpu_dm_connector *aconnector;
4162 	const struct dc_link *dc_link;
4163 	struct dc_interrupt_params int_params = {0};
4164 
4165 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4166 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4167 
4168 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
4169 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD,
4170 			dmub_hpd_callback, true)) {
4171 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4172 			return -EINVAL;
4173 		}
4174 
4175 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ,
4176 			dmub_hpd_callback, true)) {
4177 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4178 			return -EINVAL;
4179 		}
4180 
4181 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY,
4182 			dmub_hpd_sense_callback, true)) {
4183 			drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback");
4184 			return -EINVAL;
4185 		}
4186 	}
4187 
4188 	list_for_each_entry(connector,
4189 			&dev->mode_config.connector_list, head)	{
4190 
4191 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
4192 			continue;
4193 
4194 		aconnector = to_amdgpu_dm_connector(connector);
4195 		dc_link = aconnector->dc_link;
4196 
4197 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
4198 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4199 			int_params.irq_source = dc_link->irq_source_hpd;
4200 
4201 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4202 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1 ||
4203 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6) {
4204 				drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n");
4205 				return -EINVAL;
4206 			}
4207 
4208 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4209 				handle_hpd_irq, (void *) aconnector))
4210 				return -ENOMEM;
4211 		}
4212 
4213 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
4214 
4215 			/* Also register for DP short pulse (hpd_rx). */
4216 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4217 			int_params.irq_source =	dc_link->irq_source_hpd_rx;
4218 
4219 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4220 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1RX ||
4221 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6RX) {
4222 				drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n");
4223 				return -EINVAL;
4224 			}
4225 
4226 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4227 				handle_hpd_rx_irq, (void *) aconnector))
4228 				return -ENOMEM;
4229 		}
4230 	}
4231 	return 0;
4232 }
4233 
4234 #if defined(CONFIG_DRM_AMD_DC_SI)
4235 /* Register IRQ sources and initialize IRQ callbacks */
4236 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
4237 {
4238 	struct dc *dc = adev->dm.dc;
4239 	struct common_irq_params *c_irq_params;
4240 	struct dc_interrupt_params int_params = {0};
4241 	int r;
4242 	int i;
4243 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4244 
4245 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4246 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4247 
4248 	/*
4249 	 * Actions of amdgpu_irq_add_id():
4250 	 * 1. Register a set() function with base driver.
4251 	 *    Base driver will call set() function to enable/disable an
4252 	 *    interrupt in DC hardware.
4253 	 * 2. Register amdgpu_dm_irq_handler().
4254 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4255 	 *    coming from DC hardware.
4256 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4257 	 *    for acknowledging and handling.
4258 	 */
4259 
4260 	/* Use VBLANK interrupt */
4261 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
4262 		r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
4263 		if (r) {
4264 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4265 			return r;
4266 		}
4267 
4268 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4269 		int_params.irq_source =
4270 			dc_interrupt_to_irq_source(dc, i + 1, 0);
4271 
4272 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4273 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4274 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4275 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4276 			return -EINVAL;
4277 		}
4278 
4279 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4280 
4281 		c_irq_params->adev = adev;
4282 		c_irq_params->irq_src = int_params.irq_source;
4283 
4284 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4285 			dm_crtc_high_irq, c_irq_params))
4286 			return -ENOMEM;
4287 	}
4288 
4289 	/* Use GRPH_PFLIP interrupt */
4290 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4291 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4292 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4293 		if (r) {
4294 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4295 			return r;
4296 		}
4297 
4298 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4299 		int_params.irq_source =
4300 			dc_interrupt_to_irq_source(dc, i, 0);
4301 
4302 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4303 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4304 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4305 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4306 			return -EINVAL;
4307 		}
4308 
4309 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4310 
4311 		c_irq_params->adev = adev;
4312 		c_irq_params->irq_src = int_params.irq_source;
4313 
4314 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4315 			dm_pflip_high_irq, c_irq_params))
4316 			return -ENOMEM;
4317 	}
4318 
4319 	/* HPD */
4320 	r = amdgpu_irq_add_id(adev, client_id,
4321 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4322 	if (r) {
4323 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4324 		return r;
4325 	}
4326 
4327 	r = register_hpd_handlers(adev);
4328 
4329 	return r;
4330 }
4331 #endif
4332 
4333 /* Register IRQ sources and initialize IRQ callbacks */
4334 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
4335 {
4336 	struct dc *dc = adev->dm.dc;
4337 	struct common_irq_params *c_irq_params;
4338 	struct dc_interrupt_params int_params = {0};
4339 	int r;
4340 	int i;
4341 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4342 
4343 	if (adev->family >= AMDGPU_FAMILY_AI)
4344 		client_id = SOC15_IH_CLIENTID_DCE;
4345 
4346 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4347 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4348 
4349 	/*
4350 	 * Actions of amdgpu_irq_add_id():
4351 	 * 1. Register a set() function with base driver.
4352 	 *    Base driver will call set() function to enable/disable an
4353 	 *    interrupt in DC hardware.
4354 	 * 2. Register amdgpu_dm_irq_handler().
4355 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4356 	 *    coming from DC hardware.
4357 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4358 	 *    for acknowledging and handling.
4359 	 */
4360 
4361 	/* Use VBLANK interrupt */
4362 	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
4363 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
4364 		if (r) {
4365 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4366 			return r;
4367 		}
4368 
4369 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4370 		int_params.irq_source =
4371 			dc_interrupt_to_irq_source(dc, i, 0);
4372 
4373 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4374 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4375 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4376 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4377 			return -EINVAL;
4378 		}
4379 
4380 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4381 
4382 		c_irq_params->adev = adev;
4383 		c_irq_params->irq_src = int_params.irq_source;
4384 
4385 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4386 			dm_crtc_high_irq, c_irq_params))
4387 			return -ENOMEM;
4388 	}
4389 
4390 	/* Use VUPDATE interrupt */
4391 	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
4392 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
4393 		if (r) {
4394 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4395 			return r;
4396 		}
4397 
4398 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4399 		int_params.irq_source =
4400 			dc_interrupt_to_irq_source(dc, i, 0);
4401 
4402 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4403 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4404 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4405 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4406 			return -EINVAL;
4407 		}
4408 
4409 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4410 
4411 		c_irq_params->adev = adev;
4412 		c_irq_params->irq_src = int_params.irq_source;
4413 
4414 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4415 			dm_vupdate_high_irq, c_irq_params))
4416 			return -ENOMEM;
4417 	}
4418 
4419 	/* Use GRPH_PFLIP interrupt */
4420 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4421 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4422 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4423 		if (r) {
4424 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4425 			return r;
4426 		}
4427 
4428 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4429 		int_params.irq_source =
4430 			dc_interrupt_to_irq_source(dc, i, 0);
4431 
4432 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4433 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4434 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4435 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4436 			return -EINVAL;
4437 		}
4438 
4439 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4440 
4441 		c_irq_params->adev = adev;
4442 		c_irq_params->irq_src = int_params.irq_source;
4443 
4444 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4445 			dm_pflip_high_irq, c_irq_params))
4446 			return -ENOMEM;
4447 	}
4448 
4449 	/* HPD */
4450 	r = amdgpu_irq_add_id(adev, client_id,
4451 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4452 	if (r) {
4453 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4454 		return r;
4455 	}
4456 
4457 	r = register_hpd_handlers(adev);
4458 
4459 	return r;
4460 }
4461 
4462 /* Register IRQ sources and initialize IRQ callbacks */
4463 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
4464 {
4465 	struct dc *dc = adev->dm.dc;
4466 	struct common_irq_params *c_irq_params;
4467 	struct dc_interrupt_params int_params = {0};
4468 	int r;
4469 	int i;
4470 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4471 	static const unsigned int vrtl_int_srcid[] = {
4472 		DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
4473 		DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
4474 		DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
4475 		DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
4476 		DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
4477 		DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
4478 	};
4479 #endif
4480 
4481 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4482 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4483 
4484 	/*
4485 	 * Actions of amdgpu_irq_add_id():
4486 	 * 1. Register a set() function with base driver.
4487 	 *    Base driver will call set() function to enable/disable an
4488 	 *    interrupt in DC hardware.
4489 	 * 2. Register amdgpu_dm_irq_handler().
4490 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4491 	 *    coming from DC hardware.
4492 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4493 	 *    for acknowledging and handling.
4494 	 */
4495 
4496 	/* Use VSTARTUP interrupt */
4497 	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
4498 			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
4499 			i++) {
4500 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
4501 
4502 		if (r) {
4503 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4504 			return r;
4505 		}
4506 
4507 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4508 		int_params.irq_source =
4509 			dc_interrupt_to_irq_source(dc, i, 0);
4510 
4511 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4512 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4513 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4514 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4515 			return -EINVAL;
4516 		}
4517 
4518 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4519 
4520 		c_irq_params->adev = adev;
4521 		c_irq_params->irq_src = int_params.irq_source;
4522 
4523 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4524 			dm_crtc_high_irq, c_irq_params))
4525 			return -ENOMEM;
4526 	}
4527 
4528 	/* Use otg vertical line interrupt */
4529 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4530 	for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
4531 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
4532 				vrtl_int_srcid[i], &adev->vline0_irq);
4533 
4534 		if (r) {
4535 			drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n");
4536 			return r;
4537 		}
4538 
4539 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4540 		int_params.irq_source =
4541 			dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
4542 
4543 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4544 			int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 ||
4545 			int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) {
4546 			drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n");
4547 			return -EINVAL;
4548 		}
4549 
4550 		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
4551 					- DC_IRQ_SOURCE_DC1_VLINE0];
4552 
4553 		c_irq_params->adev = adev;
4554 		c_irq_params->irq_src = int_params.irq_source;
4555 
4556 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4557 			dm_dcn_vertical_interrupt0_high_irq,
4558 			c_irq_params))
4559 			return -ENOMEM;
4560 	}
4561 #endif
4562 
4563 	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
4564 	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
4565 	 * to trigger at end of each vblank, regardless of state of the lock,
4566 	 * matching DCE behaviour.
4567 	 */
4568 	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
4569 	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
4570 	     i++) {
4571 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
4572 
4573 		if (r) {
4574 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4575 			return r;
4576 		}
4577 
4578 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4579 		int_params.irq_source =
4580 			dc_interrupt_to_irq_source(dc, i, 0);
4581 
4582 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4583 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4584 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4585 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4586 			return -EINVAL;
4587 		}
4588 
4589 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4590 
4591 		c_irq_params->adev = adev;
4592 		c_irq_params->irq_src = int_params.irq_source;
4593 
4594 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4595 			dm_vupdate_high_irq, c_irq_params))
4596 			return -ENOMEM;
4597 	}
4598 
4599 	/* Use GRPH_PFLIP interrupt */
4600 	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
4601 			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
4602 			i++) {
4603 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
4604 		if (r) {
4605 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4606 			return r;
4607 		}
4608 
4609 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4610 		int_params.irq_source =
4611 			dc_interrupt_to_irq_source(dc, i, 0);
4612 
4613 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4614 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4615 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4616 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4617 			return -EINVAL;
4618 		}
4619 
4620 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4621 
4622 		c_irq_params->adev = adev;
4623 		c_irq_params->irq_src = int_params.irq_source;
4624 
4625 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4626 			dm_pflip_high_irq, c_irq_params))
4627 			return -ENOMEM;
4628 	}
4629 
4630 	/* HPD */
4631 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
4632 			&adev->hpd_irq);
4633 	if (r) {
4634 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4635 		return r;
4636 	}
4637 
4638 	r = register_hpd_handlers(adev);
4639 
4640 	return r;
4641 }
4642 /* Register Outbox IRQ sources and initialize IRQ callbacks */
4643 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
4644 {
4645 	struct dc *dc = adev->dm.dc;
4646 	struct common_irq_params *c_irq_params;
4647 	struct dc_interrupt_params int_params = {0};
4648 	int r, i;
4649 
4650 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4651 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4652 
4653 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
4654 			&adev->dmub_outbox_irq);
4655 	if (r) {
4656 		drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n");
4657 		return r;
4658 	}
4659 
4660 	if (dc->ctx->dmub_srv) {
4661 		i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
4662 		int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4663 		int_params.irq_source =
4664 		dc_interrupt_to_irq_source(dc, i, 0);
4665 
4666 		c_irq_params = &adev->dm.dmub_outbox_params[0];
4667 
4668 		c_irq_params->adev = adev;
4669 		c_irq_params->irq_src = int_params.irq_source;
4670 
4671 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4672 			dm_dmub_outbox1_low_irq, c_irq_params))
4673 			return -ENOMEM;
4674 	}
4675 
4676 	return 0;
4677 }
4678 
4679 /*
4680  * Acquires the lock for the atomic state object and returns
4681  * the new atomic state.
4682  *
4683  * This should only be called during atomic check.
4684  */
4685 int dm_atomic_get_state(struct drm_atomic_state *state,
4686 			struct dm_atomic_state **dm_state)
4687 {
4688 	struct drm_device *dev = state->dev;
4689 	struct amdgpu_device *adev = drm_to_adev(dev);
4690 	struct amdgpu_display_manager *dm = &adev->dm;
4691 	struct drm_private_state *priv_state;
4692 
4693 	if (*dm_state)
4694 		return 0;
4695 
4696 	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
4697 	if (IS_ERR(priv_state))
4698 		return PTR_ERR(priv_state);
4699 
4700 	*dm_state = to_dm_atomic_state(priv_state);
4701 
4702 	return 0;
4703 }
4704 
4705 static struct dm_atomic_state *
4706 dm_atomic_get_new_state(struct drm_atomic_state *state)
4707 {
4708 	struct drm_device *dev = state->dev;
4709 	struct amdgpu_device *adev = drm_to_adev(dev);
4710 	struct amdgpu_display_manager *dm = &adev->dm;
4711 	struct drm_private_obj *obj;
4712 	struct drm_private_state *new_obj_state;
4713 	int i;
4714 
4715 	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
4716 		if (obj->funcs == dm->atomic_obj.funcs)
4717 			return to_dm_atomic_state(new_obj_state);
4718 	}
4719 
4720 	return NULL;
4721 }
4722 
4723 static struct drm_private_state *
4724 dm_atomic_duplicate_state(struct drm_private_obj *obj)
4725 {
4726 	struct dm_atomic_state *old_state, *new_state;
4727 
4728 	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
4729 	if (!new_state)
4730 		return NULL;
4731 
4732 	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
4733 
4734 	old_state = to_dm_atomic_state(obj->state);
4735 
4736 	if (old_state && old_state->context)
4737 		new_state->context = dc_state_create_copy(old_state->context);
4738 
4739 	if (!new_state->context) {
4740 		kfree(new_state);
4741 		return NULL;
4742 	}
4743 
4744 	return &new_state->base;
4745 }
4746 
4747 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
4748 				    struct drm_private_state *state)
4749 {
4750 	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4751 
4752 	if (dm_state && dm_state->context)
4753 		dc_state_release(dm_state->context);
4754 
4755 	kfree(dm_state);
4756 }
4757 
4758 static struct drm_private_state_funcs dm_atomic_state_funcs = {
4759 	.atomic_duplicate_state = dm_atomic_duplicate_state,
4760 	.atomic_destroy_state = dm_atomic_destroy_state,
4761 };
4762 
4763 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
4764 {
4765 	struct dm_atomic_state *state;
4766 	int r;
4767 
4768 	adev->mode_info.mode_config_initialized = true;
4769 
4770 	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
4771 	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
4772 
4773 	adev_to_drm(adev)->mode_config.max_width = 16384;
4774 	adev_to_drm(adev)->mode_config.max_height = 16384;
4775 
4776 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
4777 	if (adev->asic_type == CHIP_HAWAII)
4778 		/* disable prefer shadow for now due to hibernation issues */
4779 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
4780 	else
4781 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
4782 	/* indicates support for immediate flip */
4783 	adev_to_drm(adev)->mode_config.async_page_flip = true;
4784 
4785 	state = kzalloc(sizeof(*state), GFP_KERNEL);
4786 	if (!state)
4787 		return -ENOMEM;
4788 
4789 	state->context = dc_state_create_current_copy(adev->dm.dc);
4790 	if (!state->context) {
4791 		kfree(state);
4792 		return -ENOMEM;
4793 	}
4794 
4795 	drm_atomic_private_obj_init(adev_to_drm(adev),
4796 				    &adev->dm.atomic_obj,
4797 				    &state->base,
4798 				    &dm_atomic_state_funcs);
4799 
4800 	r = amdgpu_display_modeset_create_props(adev);
4801 	if (r) {
4802 		dc_state_release(state->context);
4803 		kfree(state);
4804 		return r;
4805 	}
4806 
4807 #ifdef AMD_PRIVATE_COLOR
4808 	if (amdgpu_dm_create_color_properties(adev)) {
4809 		dc_state_release(state->context);
4810 		kfree(state);
4811 		return -ENOMEM;
4812 	}
4813 #endif
4814 
4815 	r = amdgpu_dm_audio_init(adev);
4816 	if (r) {
4817 		dc_state_release(state->context);
4818 		kfree(state);
4819 		return r;
4820 	}
4821 
4822 	return 0;
4823 }
4824 
4825 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4826 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4827 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2)
4828 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4829 
4830 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4831 					    int bl_idx)
4832 {
4833 	struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx];
4834 
4835 	if (caps->caps_valid)
4836 		return;
4837 
4838 #if defined(CONFIG_ACPI)
4839 	amdgpu_acpi_get_backlight_caps(caps);
4840 
4841 	/* validate the firmware value is sane */
4842 	if (caps->caps_valid) {
4843 		int spread = caps->max_input_signal - caps->min_input_signal;
4844 
4845 		if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4846 		    caps->min_input_signal < 0 ||
4847 		    spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4848 		    spread < AMDGPU_DM_MIN_SPREAD) {
4849 			DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n",
4850 				      caps->min_input_signal, caps->max_input_signal);
4851 			caps->caps_valid = false;
4852 		}
4853 	}
4854 
4855 	if (!caps->caps_valid) {
4856 		caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4857 		caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4858 		caps->caps_valid = true;
4859 	}
4860 #else
4861 	if (caps->aux_support)
4862 		return;
4863 
4864 	caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4865 	caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4866 	caps->caps_valid = true;
4867 #endif
4868 }
4869 
4870 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4871 				unsigned int *min, unsigned int *max)
4872 {
4873 	if (!caps)
4874 		return 0;
4875 
4876 	if (caps->aux_support) {
4877 		// Firmware limits are in nits, DC API wants millinits.
4878 		*max = 1000 * caps->aux_max_input_signal;
4879 		*min = 1000 * caps->aux_min_input_signal;
4880 	} else {
4881 		// Firmware limits are 8-bit, PWM control is 16-bit.
4882 		*max = 0x101 * caps->max_input_signal;
4883 		*min = 0x101 * caps->min_input_signal;
4884 	}
4885 	return 1;
4886 }
4887 
4888 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */
4889 static inline u32 scale_input_to_fw(int min, int max, u64 input)
4890 {
4891 	return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min);
4892 }
4893 
4894 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */
4895 static inline u32 scale_fw_to_input(int min, int max, u64 input)
4896 {
4897 	return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL);
4898 }
4899 
4900 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps,
4901 				      unsigned int min, unsigned int max,
4902 				      uint32_t *user_brightness)
4903 {
4904 	u32 brightness = scale_input_to_fw(min, max, *user_brightness);
4905 	u8 lower_signal, upper_signal, upper_lum, lower_lum, lum;
4906 	int left, right;
4907 
4908 	if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)
4909 		return;
4910 
4911 	if (!caps->data_points)
4912 		return;
4913 
4914 	/*
4915 	 * Handle the case where brightness is below the first data point
4916 	 * Interpolate between (0,0) and (first_signal, first_lum)
4917 	 */
4918 	if (brightness < caps->luminance_data[0].input_signal) {
4919 		lum = DIV_ROUND_CLOSEST(caps->luminance_data[0].luminance * brightness,
4920 					caps->luminance_data[0].input_signal);
4921 		goto scale;
4922 	}
4923 
4924 	left = 0;
4925 	right = caps->data_points - 1;
4926 	while (left <= right) {
4927 		int mid = left + (right - left) / 2;
4928 		u8 signal = caps->luminance_data[mid].input_signal;
4929 
4930 		/* Exact match found */
4931 		if (signal == brightness) {
4932 			lum = caps->luminance_data[mid].luminance;
4933 			goto scale;
4934 		}
4935 
4936 		if (signal < brightness)
4937 			left = mid + 1;
4938 		else
4939 			right = mid - 1;
4940 	}
4941 
4942 	/* verify bound */
4943 	if (left >= caps->data_points)
4944 		left = caps->data_points - 1;
4945 
4946 	/* At this point, left > right */
4947 	lower_signal = caps->luminance_data[right].input_signal;
4948 	upper_signal = caps->luminance_data[left].input_signal;
4949 	lower_lum = caps->luminance_data[right].luminance;
4950 	upper_lum = caps->luminance_data[left].luminance;
4951 
4952 	/* interpolate */
4953 	if (right == left || !lower_lum)
4954 		lum = upper_lum;
4955 	else
4956 		lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) *
4957 						    (brightness - lower_signal),
4958 						    upper_signal - lower_signal);
4959 scale:
4960 	*user_brightness = scale_fw_to_input(min, max,
4961 					     DIV_ROUND_CLOSEST(lum * brightness, 101));
4962 }
4963 
4964 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
4965 					uint32_t brightness)
4966 {
4967 	unsigned int min, max;
4968 
4969 	if (!get_brightness_range(caps, &min, &max))
4970 		return brightness;
4971 
4972 	convert_custom_brightness(caps, min, max, &brightness);
4973 
4974 	// Rescale 0..max to min..max
4975 	return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max);
4976 }
4977 
4978 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
4979 				      uint32_t brightness)
4980 {
4981 	unsigned int min, max;
4982 
4983 	if (!get_brightness_range(caps, &min, &max))
4984 		return brightness;
4985 
4986 	if (brightness < min)
4987 		return 0;
4988 	// Rescale min..max to 0..max
4989 	return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min),
4990 				 max - min);
4991 }
4992 
4993 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
4994 					 int bl_idx,
4995 					 u32 user_brightness)
4996 {
4997 	struct amdgpu_dm_backlight_caps *caps;
4998 	struct dc_link *link;
4999 	u32 brightness;
5000 	bool rc, reallow_idle = false;
5001 
5002 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5003 	caps = &dm->backlight_caps[bl_idx];
5004 
5005 	dm->brightness[bl_idx] = user_brightness;
5006 	/* update scratch register */
5007 	if (bl_idx == 0)
5008 		amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
5009 	brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]);
5010 	link = (struct dc_link *)dm->backlight_link[bl_idx];
5011 
5012 	/* Apply brightness quirk */
5013 	if (caps->brightness_mask)
5014 		brightness |= caps->brightness_mask;
5015 
5016 	/* Change brightness based on AUX property */
5017 	mutex_lock(&dm->dc_lock);
5018 	if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) {
5019 		dc_allow_idle_optimizations(dm->dc, false);
5020 		reallow_idle = true;
5021 	}
5022 
5023 	if (trace_amdgpu_dm_brightness_enabled()) {
5024 		trace_amdgpu_dm_brightness(__builtin_return_address(0),
5025 					   user_brightness,
5026 					   brightness,
5027 					   caps->aux_support,
5028 					   power_supply_is_system_supplied() > 0);
5029 	}
5030 
5031 	if (caps->aux_support) {
5032 		rc = dc_link_set_backlight_level_nits(link, true, brightness,
5033 						      AUX_BL_DEFAULT_TRANSITION_TIME_MS);
5034 		if (!rc)
5035 			DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
5036 	} else {
5037 		struct set_backlight_level_params backlight_level_params = { 0 };
5038 
5039 		backlight_level_params.backlight_pwm_u16_16 = brightness;
5040 		backlight_level_params.transition_time_in_ms = 0;
5041 
5042 		rc = dc_link_set_backlight_level(link, &backlight_level_params);
5043 		if (!rc)
5044 			DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
5045 	}
5046 
5047 	if (dm->dc->caps.ips_support && reallow_idle)
5048 		dc_allow_idle_optimizations(dm->dc, true);
5049 
5050 	mutex_unlock(&dm->dc_lock);
5051 
5052 	if (rc)
5053 		dm->actual_brightness[bl_idx] = user_brightness;
5054 }
5055 
5056 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
5057 {
5058 	struct amdgpu_display_manager *dm = bl_get_data(bd);
5059 	int i;
5060 
5061 	for (i = 0; i < dm->num_of_edps; i++) {
5062 		if (bd == dm->backlight_dev[i])
5063 			break;
5064 	}
5065 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
5066 		i = 0;
5067 	amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
5068 
5069 	return 0;
5070 }
5071 
5072 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
5073 					 int bl_idx)
5074 {
5075 	int ret;
5076 	struct amdgpu_dm_backlight_caps caps;
5077 	struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
5078 
5079 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5080 	caps = dm->backlight_caps[bl_idx];
5081 
5082 	if (caps.aux_support) {
5083 		u32 avg, peak;
5084 
5085 		if (!dc_link_get_backlight_level_nits(link, &avg, &peak))
5086 			return dm->brightness[bl_idx];
5087 		return convert_brightness_to_user(&caps, avg);
5088 	}
5089 
5090 	ret = dc_link_get_backlight_level(link);
5091 
5092 	if (ret == DC_ERROR_UNEXPECTED)
5093 		return dm->brightness[bl_idx];
5094 
5095 	return convert_brightness_to_user(&caps, ret);
5096 }
5097 
5098 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
5099 {
5100 	struct amdgpu_display_manager *dm = bl_get_data(bd);
5101 	int i;
5102 
5103 	for (i = 0; i < dm->num_of_edps; i++) {
5104 		if (bd == dm->backlight_dev[i])
5105 			break;
5106 	}
5107 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
5108 		i = 0;
5109 	return amdgpu_dm_backlight_get_level(dm, i);
5110 }
5111 
5112 static const struct backlight_ops amdgpu_dm_backlight_ops = {
5113 	.options = BL_CORE_SUSPENDRESUME,
5114 	.get_brightness = amdgpu_dm_backlight_get_brightness,
5115 	.update_status	= amdgpu_dm_backlight_update_status,
5116 };
5117 
5118 static void
5119 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector)
5120 {
5121 	struct drm_device *drm = aconnector->base.dev;
5122 	struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
5123 	struct backlight_properties props = { 0 };
5124 	struct amdgpu_dm_backlight_caps *caps;
5125 	char bl_name[16];
5126 	int min, max;
5127 
5128 	if (aconnector->bl_idx == -1)
5129 		return;
5130 
5131 	if (!acpi_video_backlight_use_native()) {
5132 		drm_info(drm, "Skipping amdgpu DM backlight registration\n");
5133 		/* Try registering an ACPI video backlight device instead. */
5134 		acpi_video_register_backlight();
5135 		return;
5136 	}
5137 
5138 	caps = &dm->backlight_caps[aconnector->bl_idx];
5139 	if (get_brightness_range(caps, &min, &max)) {
5140 		if (power_supply_is_system_supplied() > 0)
5141 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100);
5142 		else
5143 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100);
5144 		/* min is zero, so max needs to be adjusted */
5145 		props.max_brightness = max - min;
5146 		drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max,
5147 			caps->ac_level, caps->dc_level);
5148 	} else
5149 		props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL;
5150 
5151 	if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) {
5152 		drm_info(drm, "Using custom brightness curve\n");
5153 		props.scale = BACKLIGHT_SCALE_NON_LINEAR;
5154 	} else
5155 		props.scale = BACKLIGHT_SCALE_LINEAR;
5156 	props.type = BACKLIGHT_RAW;
5157 
5158 	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
5159 		 drm->primary->index + aconnector->bl_idx);
5160 
5161 	dm->backlight_dev[aconnector->bl_idx] =
5162 		backlight_device_register(bl_name, aconnector->base.kdev, dm,
5163 					  &amdgpu_dm_backlight_ops, &props);
5164 	dm->brightness[aconnector->bl_idx] = props.brightness;
5165 
5166 	if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) {
5167 		drm_err(drm, "DM: Backlight registration failed!\n");
5168 		dm->backlight_dev[aconnector->bl_idx] = NULL;
5169 	} else
5170 		drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name);
5171 }
5172 
5173 static int initialize_plane(struct amdgpu_display_manager *dm,
5174 			    struct amdgpu_mode_info *mode_info, int plane_id,
5175 			    enum drm_plane_type plane_type,
5176 			    const struct dc_plane_cap *plane_cap)
5177 {
5178 	struct drm_plane *plane;
5179 	unsigned long possible_crtcs;
5180 	int ret = 0;
5181 
5182 	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
5183 	if (!plane) {
5184 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n");
5185 		return -ENOMEM;
5186 	}
5187 	plane->type = plane_type;
5188 
5189 	/*
5190 	 * HACK: IGT tests expect that the primary plane for a CRTC
5191 	 * can only have one possible CRTC. Only expose support for
5192 	 * any CRTC if they're not going to be used as a primary plane
5193 	 * for a CRTC - like overlay or underlay planes.
5194 	 */
5195 	possible_crtcs = 1 << plane_id;
5196 	if (plane_id >= dm->dc->caps.max_streams)
5197 		possible_crtcs = 0xff;
5198 
5199 	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
5200 
5201 	if (ret) {
5202 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n");
5203 		kfree(plane);
5204 		return ret;
5205 	}
5206 
5207 	if (mode_info)
5208 		mode_info->planes[plane_id] = plane;
5209 
5210 	return ret;
5211 }
5212 
5213 
5214 static void setup_backlight_device(struct amdgpu_display_manager *dm,
5215 				   struct amdgpu_dm_connector *aconnector)
5216 {
5217 	struct amdgpu_dm_backlight_caps *caps;
5218 	struct dc_link *link = aconnector->dc_link;
5219 	int bl_idx = dm->num_of_edps;
5220 
5221 	if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
5222 	    link->type == dc_connection_none)
5223 		return;
5224 
5225 	if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
5226 		drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
5227 		return;
5228 	}
5229 
5230 	aconnector->bl_idx = bl_idx;
5231 
5232 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5233 	dm->backlight_link[bl_idx] = link;
5234 	dm->num_of_edps++;
5235 
5236 	update_connector_ext_caps(aconnector);
5237 	caps = &dm->backlight_caps[aconnector->bl_idx];
5238 
5239 	/* Only offer ABM property when non-OLED and user didn't turn off by module parameter */
5240 	if (!caps->ext_caps->bits.oled && amdgpu_dm_abm_level < 0)
5241 		drm_object_attach_property(&aconnector->base.base,
5242 					   dm->adev->mode_info.abm_level_property,
5243 					   ABM_SYSFS_CONTROL);
5244 }
5245 
5246 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
5247 
5248 /*
5249  * In this architecture, the association
5250  * connector -> encoder -> crtc
5251  * id not really requried. The crtc and connector will hold the
5252  * display_index as an abstraction to use with DAL component
5253  *
5254  * Returns 0 on success
5255  */
5256 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
5257 {
5258 	struct amdgpu_display_manager *dm = &adev->dm;
5259 	s32 i;
5260 	struct amdgpu_dm_connector *aconnector = NULL;
5261 	struct amdgpu_encoder *aencoder = NULL;
5262 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5263 	u32 link_cnt;
5264 	s32 primary_planes;
5265 	enum dc_connection_type new_connection_type = dc_connection_none;
5266 	const struct dc_plane_cap *plane;
5267 	bool psr_feature_enabled = false;
5268 	bool replay_feature_enabled = false;
5269 	int max_overlay = dm->dc->caps.max_slave_planes;
5270 
5271 	dm->display_indexes_num = dm->dc->caps.max_streams;
5272 	/* Update the actual used number of crtc */
5273 	adev->mode_info.num_crtc = adev->dm.display_indexes_num;
5274 
5275 	amdgpu_dm_set_irq_funcs(adev);
5276 
5277 	link_cnt = dm->dc->caps.max_links;
5278 	if (amdgpu_dm_mode_config_init(dm->adev)) {
5279 		drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n");
5280 		return -EINVAL;
5281 	}
5282 
5283 	/* There is one primary plane per CRTC */
5284 	primary_planes = dm->dc->caps.max_streams;
5285 	if (primary_planes > AMDGPU_MAX_PLANES) {
5286 		drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n");
5287 		return -EINVAL;
5288 	}
5289 
5290 	/*
5291 	 * Initialize primary planes, implicit planes for legacy IOCTLS.
5292 	 * Order is reversed to match iteration order in atomic check.
5293 	 */
5294 	for (i = (primary_planes - 1); i >= 0; i--) {
5295 		plane = &dm->dc->caps.planes[i];
5296 
5297 		if (initialize_plane(dm, mode_info, i,
5298 				     DRM_PLANE_TYPE_PRIMARY, plane)) {
5299 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n");
5300 			goto fail;
5301 		}
5302 	}
5303 
5304 	/*
5305 	 * Initialize overlay planes, index starting after primary planes.
5306 	 * These planes have a higher DRM index than the primary planes since
5307 	 * they should be considered as having a higher z-order.
5308 	 * Order is reversed to match iteration order in atomic check.
5309 	 *
5310 	 * Only support DCN for now, and only expose one so we don't encourage
5311 	 * userspace to use up all the pipes.
5312 	 */
5313 	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
5314 		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
5315 
5316 		/* Do not create overlay if MPO disabled */
5317 		if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
5318 			break;
5319 
5320 		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
5321 			continue;
5322 
5323 		if (!plane->pixel_format_support.argb8888)
5324 			continue;
5325 
5326 		if (max_overlay-- == 0)
5327 			break;
5328 
5329 		if (initialize_plane(dm, NULL, primary_planes + i,
5330 				     DRM_PLANE_TYPE_OVERLAY, plane)) {
5331 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n");
5332 			goto fail;
5333 		}
5334 	}
5335 
5336 	for (i = 0; i < dm->dc->caps.max_streams; i++)
5337 		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
5338 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n");
5339 			goto fail;
5340 		}
5341 
5342 	/* Use Outbox interrupt */
5343 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5344 	case IP_VERSION(3, 0, 0):
5345 	case IP_VERSION(3, 1, 2):
5346 	case IP_VERSION(3, 1, 3):
5347 	case IP_VERSION(3, 1, 4):
5348 	case IP_VERSION(3, 1, 5):
5349 	case IP_VERSION(3, 1, 6):
5350 	case IP_VERSION(3, 2, 0):
5351 	case IP_VERSION(3, 2, 1):
5352 	case IP_VERSION(2, 1, 0):
5353 	case IP_VERSION(3, 5, 0):
5354 	case IP_VERSION(3, 5, 1):
5355 	case IP_VERSION(3, 6, 0):
5356 	case IP_VERSION(4, 0, 1):
5357 		if (register_outbox_irq_handlers(dm->adev)) {
5358 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5359 			goto fail;
5360 		}
5361 		break;
5362 	default:
5363 		DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
5364 			      amdgpu_ip_version(adev, DCE_HWIP, 0));
5365 	}
5366 
5367 	/* Determine whether to enable PSR support by default. */
5368 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
5369 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5370 		case IP_VERSION(3, 1, 2):
5371 		case IP_VERSION(3, 1, 3):
5372 		case IP_VERSION(3, 1, 4):
5373 		case IP_VERSION(3, 1, 5):
5374 		case IP_VERSION(3, 1, 6):
5375 		case IP_VERSION(3, 2, 0):
5376 		case IP_VERSION(3, 2, 1):
5377 		case IP_VERSION(3, 5, 0):
5378 		case IP_VERSION(3, 5, 1):
5379 		case IP_VERSION(3, 6, 0):
5380 		case IP_VERSION(4, 0, 1):
5381 			psr_feature_enabled = true;
5382 			break;
5383 		default:
5384 			psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
5385 			break;
5386 		}
5387 	}
5388 
5389 	/* Determine whether to enable Replay support by default. */
5390 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) {
5391 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5392 		case IP_VERSION(3, 1, 4):
5393 		case IP_VERSION(3, 2, 0):
5394 		case IP_VERSION(3, 2, 1):
5395 		case IP_VERSION(3, 5, 0):
5396 		case IP_VERSION(3, 5, 1):
5397 		case IP_VERSION(3, 6, 0):
5398 			replay_feature_enabled = true;
5399 			break;
5400 
5401 		default:
5402 			replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK;
5403 			break;
5404 		}
5405 	}
5406 
5407 	if (link_cnt > MAX_LINKS) {
5408 		drm_err(adev_to_drm(adev),
5409 			"KMS: Cannot support more than %d display indexes\n",
5410 				MAX_LINKS);
5411 		goto fail;
5412 	}
5413 
5414 	/* loops over all connectors on the board */
5415 	for (i = 0; i < link_cnt; i++) {
5416 		struct dc_link *link = NULL;
5417 
5418 		link = dc_get_link_at_index(dm->dc, i);
5419 
5420 		if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) {
5421 			struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL);
5422 
5423 			if (!wbcon) {
5424 				drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n");
5425 				continue;
5426 			}
5427 
5428 			if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) {
5429 				drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n");
5430 				kfree(wbcon);
5431 				continue;
5432 			}
5433 
5434 			link->psr_settings.psr_feature_enabled = false;
5435 			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
5436 
5437 			continue;
5438 		}
5439 
5440 		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
5441 		if (!aconnector)
5442 			goto fail;
5443 
5444 		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
5445 		if (!aencoder)
5446 			goto fail;
5447 
5448 		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
5449 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n");
5450 			goto fail;
5451 		}
5452 
5453 		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
5454 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n");
5455 			goto fail;
5456 		}
5457 
5458 		if (dm->hpd_rx_offload_wq)
5459 			dm->hpd_rx_offload_wq[aconnector->base.index].aconnector =
5460 				aconnector;
5461 
5462 		if (!dc_link_detect_connection_type(link, &new_connection_type))
5463 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
5464 
5465 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
5466 			emulated_link_detect(link);
5467 			amdgpu_dm_update_connector_after_detect(aconnector);
5468 		} else {
5469 			bool ret = false;
5470 
5471 			mutex_lock(&dm->dc_lock);
5472 			dc_exit_ips_for_hw_access(dm->dc);
5473 			ret = dc_link_detect(link, DETECT_REASON_BOOT);
5474 			mutex_unlock(&dm->dc_lock);
5475 
5476 			if (ret) {
5477 				amdgpu_dm_update_connector_after_detect(aconnector);
5478 				setup_backlight_device(dm, aconnector);
5479 
5480 				/* Disable PSR if Replay can be enabled */
5481 				if (replay_feature_enabled)
5482 					if (amdgpu_dm_set_replay_caps(link, aconnector))
5483 						psr_feature_enabled = false;
5484 
5485 				if (psr_feature_enabled) {
5486 					amdgpu_dm_set_psr_caps(link);
5487 					drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n",
5488 						 link->psr_settings.psr_feature_enabled,
5489 						 link->psr_settings.psr_version,
5490 						 link->dpcd_caps.psr_info.psr_version,
5491 						 link->dpcd_caps.psr_info.psr_dpcd_caps.raw,
5492 						 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap);
5493 				}
5494 			}
5495 		}
5496 		amdgpu_set_panel_orientation(&aconnector->base);
5497 	}
5498 
5499 	/* Debug dump: list all DC links and their associated sinks after detection
5500 	 * is complete for all connectors. This provides a comprehensive view of the
5501 	 * final state without repeating the dump for each connector.
5502 	 */
5503 	amdgpu_dm_dump_links_and_sinks(adev);
5504 
5505 	/* Software is initialized. Now we can register interrupt handlers. */
5506 	switch (adev->asic_type) {
5507 #if defined(CONFIG_DRM_AMD_DC_SI)
5508 	case CHIP_TAHITI:
5509 	case CHIP_PITCAIRN:
5510 	case CHIP_VERDE:
5511 	case CHIP_OLAND:
5512 		if (dce60_register_irq_handlers(dm->adev)) {
5513 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5514 			goto fail;
5515 		}
5516 		break;
5517 #endif
5518 	case CHIP_BONAIRE:
5519 	case CHIP_HAWAII:
5520 	case CHIP_KAVERI:
5521 	case CHIP_KABINI:
5522 	case CHIP_MULLINS:
5523 	case CHIP_TONGA:
5524 	case CHIP_FIJI:
5525 	case CHIP_CARRIZO:
5526 	case CHIP_STONEY:
5527 	case CHIP_POLARIS11:
5528 	case CHIP_POLARIS10:
5529 	case CHIP_POLARIS12:
5530 	case CHIP_VEGAM:
5531 	case CHIP_VEGA10:
5532 	case CHIP_VEGA12:
5533 	case CHIP_VEGA20:
5534 		if (dce110_register_irq_handlers(dm->adev)) {
5535 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5536 			goto fail;
5537 		}
5538 		break;
5539 	default:
5540 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5541 		case IP_VERSION(1, 0, 0):
5542 		case IP_VERSION(1, 0, 1):
5543 		case IP_VERSION(2, 0, 2):
5544 		case IP_VERSION(2, 0, 3):
5545 		case IP_VERSION(2, 0, 0):
5546 		case IP_VERSION(2, 1, 0):
5547 		case IP_VERSION(3, 0, 0):
5548 		case IP_VERSION(3, 0, 2):
5549 		case IP_VERSION(3, 0, 3):
5550 		case IP_VERSION(3, 0, 1):
5551 		case IP_VERSION(3, 1, 2):
5552 		case IP_VERSION(3, 1, 3):
5553 		case IP_VERSION(3, 1, 4):
5554 		case IP_VERSION(3, 1, 5):
5555 		case IP_VERSION(3, 1, 6):
5556 		case IP_VERSION(3, 2, 0):
5557 		case IP_VERSION(3, 2, 1):
5558 		case IP_VERSION(3, 5, 0):
5559 		case IP_VERSION(3, 5, 1):
5560 		case IP_VERSION(3, 6, 0):
5561 		case IP_VERSION(4, 0, 1):
5562 			if (dcn10_register_irq_handlers(dm->adev)) {
5563 				drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5564 				goto fail;
5565 			}
5566 			break;
5567 		default:
5568 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n",
5569 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5570 			goto fail;
5571 		}
5572 		break;
5573 	}
5574 
5575 	return 0;
5576 fail:
5577 	kfree(aencoder);
5578 	kfree(aconnector);
5579 
5580 	return -EINVAL;
5581 }
5582 
5583 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
5584 {
5585 	if (dm->atomic_obj.state)
5586 		drm_atomic_private_obj_fini(&dm->atomic_obj);
5587 }
5588 
5589 /******************************************************************************
5590  * amdgpu_display_funcs functions
5591  *****************************************************************************/
5592 
5593 /*
5594  * dm_bandwidth_update - program display watermarks
5595  *
5596  * @adev: amdgpu_device pointer
5597  *
5598  * Calculate and program the display watermarks and line buffer allocation.
5599  */
5600 static void dm_bandwidth_update(struct amdgpu_device *adev)
5601 {
5602 	/* TODO: implement later */
5603 }
5604 
5605 static const struct amdgpu_display_funcs dm_display_funcs = {
5606 	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
5607 	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
5608 	.backlight_set_level = NULL, /* never called for DC */
5609 	.backlight_get_level = NULL, /* never called for DC */
5610 	.hpd_sense = NULL,/* called unconditionally */
5611 	.hpd_set_polarity = NULL, /* called unconditionally */
5612 	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
5613 	.page_flip_get_scanoutpos =
5614 		dm_crtc_get_scanoutpos,/* called unconditionally */
5615 	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
5616 	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
5617 };
5618 
5619 #if defined(CONFIG_DEBUG_KERNEL_DC)
5620 
5621 static ssize_t s3_debug_store(struct device *device,
5622 			      struct device_attribute *attr,
5623 			      const char *buf,
5624 			      size_t count)
5625 {
5626 	int ret;
5627 	int s3_state;
5628 	struct drm_device *drm_dev = dev_get_drvdata(device);
5629 	struct amdgpu_device *adev = drm_to_adev(drm_dev);
5630 	struct amdgpu_ip_block *ip_block;
5631 
5632 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE);
5633 	if (!ip_block)
5634 		return -EINVAL;
5635 
5636 	ret = kstrtoint(buf, 0, &s3_state);
5637 
5638 	if (ret == 0) {
5639 		if (s3_state) {
5640 			dm_resume(ip_block);
5641 			drm_kms_helper_hotplug_event(adev_to_drm(adev));
5642 		} else
5643 			dm_suspend(ip_block);
5644 	}
5645 
5646 	return ret == 0 ? count : 0;
5647 }
5648 
5649 DEVICE_ATTR_WO(s3_debug);
5650 
5651 #endif
5652 
5653 static int dm_init_microcode(struct amdgpu_device *adev)
5654 {
5655 	char *fw_name_dmub;
5656 	int r;
5657 
5658 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5659 	case IP_VERSION(2, 1, 0):
5660 		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
5661 		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
5662 			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
5663 		break;
5664 	case IP_VERSION(3, 0, 0):
5665 		if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0))
5666 			fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
5667 		else
5668 			fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
5669 		break;
5670 	case IP_VERSION(3, 0, 1):
5671 		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
5672 		break;
5673 	case IP_VERSION(3, 0, 2):
5674 		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
5675 		break;
5676 	case IP_VERSION(3, 0, 3):
5677 		fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
5678 		break;
5679 	case IP_VERSION(3, 1, 2):
5680 	case IP_VERSION(3, 1, 3):
5681 		fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
5682 		break;
5683 	case IP_VERSION(3, 1, 4):
5684 		fw_name_dmub = FIRMWARE_DCN_314_DMUB;
5685 		break;
5686 	case IP_VERSION(3, 1, 5):
5687 		fw_name_dmub = FIRMWARE_DCN_315_DMUB;
5688 		break;
5689 	case IP_VERSION(3, 1, 6):
5690 		fw_name_dmub = FIRMWARE_DCN316_DMUB;
5691 		break;
5692 	case IP_VERSION(3, 2, 0):
5693 		fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
5694 		break;
5695 	case IP_VERSION(3, 2, 1):
5696 		fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
5697 		break;
5698 	case IP_VERSION(3, 5, 0):
5699 		fw_name_dmub = FIRMWARE_DCN_35_DMUB;
5700 		break;
5701 	case IP_VERSION(3, 5, 1):
5702 		fw_name_dmub = FIRMWARE_DCN_351_DMUB;
5703 		break;
5704 	case IP_VERSION(3, 6, 0):
5705 		fw_name_dmub = FIRMWARE_DCN_36_DMUB;
5706 		break;
5707 	case IP_VERSION(4, 0, 1):
5708 		fw_name_dmub = FIRMWARE_DCN_401_DMUB;
5709 		break;
5710 	default:
5711 		/* ASIC doesn't support DMUB. */
5712 		return 0;
5713 	}
5714 	r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED,
5715 				 "%s", fw_name_dmub);
5716 	return r;
5717 }
5718 
5719 static int dm_early_init(struct amdgpu_ip_block *ip_block)
5720 {
5721 	struct amdgpu_device *adev = ip_block->adev;
5722 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5723 	struct atom_context *ctx = mode_info->atom_context;
5724 	int index = GetIndexIntoMasterTable(DATA, Object_Header);
5725 	u16 data_offset;
5726 
5727 	/* if there is no object header, skip DM */
5728 	if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
5729 		adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
5730 		drm_info(adev_to_drm(adev), "No object header, skipping DM\n");
5731 		return -ENOENT;
5732 	}
5733 
5734 	switch (adev->asic_type) {
5735 #if defined(CONFIG_DRM_AMD_DC_SI)
5736 	case CHIP_TAHITI:
5737 	case CHIP_PITCAIRN:
5738 	case CHIP_VERDE:
5739 		adev->mode_info.num_crtc = 6;
5740 		adev->mode_info.num_hpd = 6;
5741 		adev->mode_info.num_dig = 6;
5742 		break;
5743 	case CHIP_OLAND:
5744 		adev->mode_info.num_crtc = 2;
5745 		adev->mode_info.num_hpd = 2;
5746 		adev->mode_info.num_dig = 2;
5747 		break;
5748 #endif
5749 	case CHIP_BONAIRE:
5750 	case CHIP_HAWAII:
5751 		adev->mode_info.num_crtc = 6;
5752 		adev->mode_info.num_hpd = 6;
5753 		adev->mode_info.num_dig = 6;
5754 		break;
5755 	case CHIP_KAVERI:
5756 		adev->mode_info.num_crtc = 4;
5757 		adev->mode_info.num_hpd = 6;
5758 		adev->mode_info.num_dig = 7;
5759 		break;
5760 	case CHIP_KABINI:
5761 	case CHIP_MULLINS:
5762 		adev->mode_info.num_crtc = 2;
5763 		adev->mode_info.num_hpd = 6;
5764 		adev->mode_info.num_dig = 6;
5765 		break;
5766 	case CHIP_FIJI:
5767 	case CHIP_TONGA:
5768 		adev->mode_info.num_crtc = 6;
5769 		adev->mode_info.num_hpd = 6;
5770 		adev->mode_info.num_dig = 7;
5771 		break;
5772 	case CHIP_CARRIZO:
5773 		adev->mode_info.num_crtc = 3;
5774 		adev->mode_info.num_hpd = 6;
5775 		adev->mode_info.num_dig = 9;
5776 		break;
5777 	case CHIP_STONEY:
5778 		adev->mode_info.num_crtc = 2;
5779 		adev->mode_info.num_hpd = 6;
5780 		adev->mode_info.num_dig = 9;
5781 		break;
5782 	case CHIP_POLARIS11:
5783 	case CHIP_POLARIS12:
5784 		adev->mode_info.num_crtc = 5;
5785 		adev->mode_info.num_hpd = 5;
5786 		adev->mode_info.num_dig = 5;
5787 		break;
5788 	case CHIP_POLARIS10:
5789 	case CHIP_VEGAM:
5790 		adev->mode_info.num_crtc = 6;
5791 		adev->mode_info.num_hpd = 6;
5792 		adev->mode_info.num_dig = 6;
5793 		break;
5794 	case CHIP_VEGA10:
5795 	case CHIP_VEGA12:
5796 	case CHIP_VEGA20:
5797 		adev->mode_info.num_crtc = 6;
5798 		adev->mode_info.num_hpd = 6;
5799 		adev->mode_info.num_dig = 6;
5800 		break;
5801 	default:
5802 
5803 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5804 		case IP_VERSION(2, 0, 2):
5805 		case IP_VERSION(3, 0, 0):
5806 			adev->mode_info.num_crtc = 6;
5807 			adev->mode_info.num_hpd = 6;
5808 			adev->mode_info.num_dig = 6;
5809 			break;
5810 		case IP_VERSION(2, 0, 0):
5811 		case IP_VERSION(3, 0, 2):
5812 			adev->mode_info.num_crtc = 5;
5813 			adev->mode_info.num_hpd = 5;
5814 			adev->mode_info.num_dig = 5;
5815 			break;
5816 		case IP_VERSION(2, 0, 3):
5817 		case IP_VERSION(3, 0, 3):
5818 			adev->mode_info.num_crtc = 2;
5819 			adev->mode_info.num_hpd = 2;
5820 			adev->mode_info.num_dig = 2;
5821 			break;
5822 		case IP_VERSION(1, 0, 0):
5823 		case IP_VERSION(1, 0, 1):
5824 		case IP_VERSION(3, 0, 1):
5825 		case IP_VERSION(2, 1, 0):
5826 		case IP_VERSION(3, 1, 2):
5827 		case IP_VERSION(3, 1, 3):
5828 		case IP_VERSION(3, 1, 4):
5829 		case IP_VERSION(3, 1, 5):
5830 		case IP_VERSION(3, 1, 6):
5831 		case IP_VERSION(3, 2, 0):
5832 		case IP_VERSION(3, 2, 1):
5833 		case IP_VERSION(3, 5, 0):
5834 		case IP_VERSION(3, 5, 1):
5835 		case IP_VERSION(3, 6, 0):
5836 		case IP_VERSION(4, 0, 1):
5837 			adev->mode_info.num_crtc = 4;
5838 			adev->mode_info.num_hpd = 4;
5839 			adev->mode_info.num_dig = 4;
5840 			break;
5841 		default:
5842 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n",
5843 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5844 			return -EINVAL;
5845 		}
5846 		break;
5847 	}
5848 
5849 	if (adev->mode_info.funcs == NULL)
5850 		adev->mode_info.funcs = &dm_display_funcs;
5851 
5852 	/*
5853 	 * Note: Do NOT change adev->audio_endpt_rreg and
5854 	 * adev->audio_endpt_wreg because they are initialised in
5855 	 * amdgpu_device_init()
5856 	 */
5857 #if defined(CONFIG_DEBUG_KERNEL_DC)
5858 	device_create_file(
5859 		adev_to_drm(adev)->dev,
5860 		&dev_attr_s3_debug);
5861 #endif
5862 	adev->dc_enabled = true;
5863 
5864 	return dm_init_microcode(adev);
5865 }
5866 
5867 static bool modereset_required(struct drm_crtc_state *crtc_state)
5868 {
5869 	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
5870 }
5871 
5872 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
5873 {
5874 	drm_encoder_cleanup(encoder);
5875 	kfree(encoder);
5876 }
5877 
5878 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
5879 	.destroy = amdgpu_dm_encoder_destroy,
5880 };
5881 
5882 static int
5883 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
5884 			    const enum surface_pixel_format format,
5885 			    enum dc_color_space *color_space)
5886 {
5887 	bool full_range;
5888 
5889 	*color_space = COLOR_SPACE_SRGB;
5890 
5891 	/* DRM color properties only affect non-RGB formats. */
5892 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
5893 		return 0;
5894 
5895 	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
5896 
5897 	switch (plane_state->color_encoding) {
5898 	case DRM_COLOR_YCBCR_BT601:
5899 		if (full_range)
5900 			*color_space = COLOR_SPACE_YCBCR601;
5901 		else
5902 			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
5903 		break;
5904 
5905 	case DRM_COLOR_YCBCR_BT709:
5906 		if (full_range)
5907 			*color_space = COLOR_SPACE_YCBCR709;
5908 		else
5909 			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
5910 		break;
5911 
5912 	case DRM_COLOR_YCBCR_BT2020:
5913 		if (full_range)
5914 			*color_space = COLOR_SPACE_2020_YCBCR_FULL;
5915 		else
5916 			*color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
5917 		break;
5918 
5919 	default:
5920 		return -EINVAL;
5921 	}
5922 
5923 	return 0;
5924 }
5925 
5926 static int
5927 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
5928 			    const struct drm_plane_state *plane_state,
5929 			    const u64 tiling_flags,
5930 			    struct dc_plane_info *plane_info,
5931 			    struct dc_plane_address *address,
5932 			    bool tmz_surface)
5933 {
5934 	const struct drm_framebuffer *fb = plane_state->fb;
5935 	const struct amdgpu_framebuffer *afb =
5936 		to_amdgpu_framebuffer(plane_state->fb);
5937 	int ret;
5938 
5939 	memset(plane_info, 0, sizeof(*plane_info));
5940 
5941 	switch (fb->format->format) {
5942 	case DRM_FORMAT_C8:
5943 		plane_info->format =
5944 			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
5945 		break;
5946 	case DRM_FORMAT_RGB565:
5947 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
5948 		break;
5949 	case DRM_FORMAT_XRGB8888:
5950 	case DRM_FORMAT_ARGB8888:
5951 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
5952 		break;
5953 	case DRM_FORMAT_XRGB2101010:
5954 	case DRM_FORMAT_ARGB2101010:
5955 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
5956 		break;
5957 	case DRM_FORMAT_XBGR2101010:
5958 	case DRM_FORMAT_ABGR2101010:
5959 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
5960 		break;
5961 	case DRM_FORMAT_XBGR8888:
5962 	case DRM_FORMAT_ABGR8888:
5963 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
5964 		break;
5965 	case DRM_FORMAT_NV21:
5966 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
5967 		break;
5968 	case DRM_FORMAT_NV12:
5969 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
5970 		break;
5971 	case DRM_FORMAT_P010:
5972 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
5973 		break;
5974 	case DRM_FORMAT_XRGB16161616F:
5975 	case DRM_FORMAT_ARGB16161616F:
5976 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
5977 		break;
5978 	case DRM_FORMAT_XBGR16161616F:
5979 	case DRM_FORMAT_ABGR16161616F:
5980 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
5981 		break;
5982 	case DRM_FORMAT_XRGB16161616:
5983 	case DRM_FORMAT_ARGB16161616:
5984 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
5985 		break;
5986 	case DRM_FORMAT_XBGR16161616:
5987 	case DRM_FORMAT_ABGR16161616:
5988 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
5989 		break;
5990 	default:
5991 		drm_err(adev_to_drm(adev),
5992 			"Unsupported screen format %p4cc\n",
5993 			&fb->format->format);
5994 		return -EINVAL;
5995 	}
5996 
5997 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
5998 	case DRM_MODE_ROTATE_0:
5999 		plane_info->rotation = ROTATION_ANGLE_0;
6000 		break;
6001 	case DRM_MODE_ROTATE_90:
6002 		plane_info->rotation = ROTATION_ANGLE_90;
6003 		break;
6004 	case DRM_MODE_ROTATE_180:
6005 		plane_info->rotation = ROTATION_ANGLE_180;
6006 		break;
6007 	case DRM_MODE_ROTATE_270:
6008 		plane_info->rotation = ROTATION_ANGLE_270;
6009 		break;
6010 	default:
6011 		plane_info->rotation = ROTATION_ANGLE_0;
6012 		break;
6013 	}
6014 
6015 
6016 	plane_info->visible = true;
6017 	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
6018 
6019 	plane_info->layer_index = plane_state->normalized_zpos;
6020 
6021 	ret = fill_plane_color_attributes(plane_state, plane_info->format,
6022 					  &plane_info->color_space);
6023 	if (ret)
6024 		return ret;
6025 
6026 	ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
6027 					   plane_info->rotation, tiling_flags,
6028 					   &plane_info->tiling_info,
6029 					   &plane_info->plane_size,
6030 					   &plane_info->dcc, address,
6031 					   tmz_surface);
6032 	if (ret)
6033 		return ret;
6034 
6035 	amdgpu_dm_plane_fill_blending_from_plane_state(
6036 		plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
6037 		&plane_info->global_alpha, &plane_info->global_alpha_value);
6038 
6039 	return 0;
6040 }
6041 
6042 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
6043 				    struct dc_plane_state *dc_plane_state,
6044 				    struct drm_plane_state *plane_state,
6045 				    struct drm_crtc_state *crtc_state)
6046 {
6047 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6048 	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
6049 	struct dc_scaling_info scaling_info;
6050 	struct dc_plane_info plane_info;
6051 	int ret;
6052 
6053 	ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
6054 	if (ret)
6055 		return ret;
6056 
6057 	dc_plane_state->src_rect = scaling_info.src_rect;
6058 	dc_plane_state->dst_rect = scaling_info.dst_rect;
6059 	dc_plane_state->clip_rect = scaling_info.clip_rect;
6060 	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
6061 
6062 	ret = fill_dc_plane_info_and_addr(adev, plane_state,
6063 					  afb->tiling_flags,
6064 					  &plane_info,
6065 					  &dc_plane_state->address,
6066 					  afb->tmz_surface);
6067 	if (ret)
6068 		return ret;
6069 
6070 	dc_plane_state->format = plane_info.format;
6071 	dc_plane_state->color_space = plane_info.color_space;
6072 	dc_plane_state->format = plane_info.format;
6073 	dc_plane_state->plane_size = plane_info.plane_size;
6074 	dc_plane_state->rotation = plane_info.rotation;
6075 	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
6076 	dc_plane_state->stereo_format = plane_info.stereo_format;
6077 	dc_plane_state->tiling_info = plane_info.tiling_info;
6078 	dc_plane_state->visible = plane_info.visible;
6079 	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
6080 	dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
6081 	dc_plane_state->global_alpha = plane_info.global_alpha;
6082 	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
6083 	dc_plane_state->dcc = plane_info.dcc;
6084 	dc_plane_state->layer_index = plane_info.layer_index;
6085 	dc_plane_state->flip_int_enabled = true;
6086 
6087 	/*
6088 	 * Always set input transfer function, since plane state is refreshed
6089 	 * every time.
6090 	 */
6091 	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state,
6092 						plane_state,
6093 						dc_plane_state);
6094 	if (ret)
6095 		return ret;
6096 
6097 	return 0;
6098 }
6099 
6100 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
6101 				      struct rect *dirty_rect, int32_t x,
6102 				      s32 y, s32 width, s32 height,
6103 				      int *i, bool ffu)
6104 {
6105 	WARN_ON(*i >= DC_MAX_DIRTY_RECTS);
6106 
6107 	dirty_rect->x = x;
6108 	dirty_rect->y = y;
6109 	dirty_rect->width = width;
6110 	dirty_rect->height = height;
6111 
6112 	if (ffu)
6113 		drm_dbg(plane->dev,
6114 			"[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
6115 			plane->base.id, width, height);
6116 	else
6117 		drm_dbg(plane->dev,
6118 			"[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
6119 			plane->base.id, x, y, width, height);
6120 
6121 	(*i)++;
6122 }
6123 
6124 /**
6125  * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
6126  *
6127  * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
6128  *         remote fb
6129  * @old_plane_state: Old state of @plane
6130  * @new_plane_state: New state of @plane
6131  * @crtc_state: New state of CRTC connected to the @plane
6132  * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
6133  * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled.
6134  *             If PSR SU is enabled and damage clips are available, only the regions of the screen
6135  *             that have changed will be updated. If PSR SU is not enabled,
6136  *             or if damage clips are not available, the entire screen will be updated.
6137  * @dirty_regions_changed: dirty regions changed
6138  *
6139  * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
6140  * (referred to as "damage clips" in DRM nomenclature) that require updating on
6141  * the eDP remote buffer. The responsibility of specifying the dirty regions is
6142  * amdgpu_dm's.
6143  *
6144  * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
6145  * plane with regions that require flushing to the eDP remote buffer. In
6146  * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
6147  * implicitly provide damage clips without any client support via the plane
6148  * bounds.
6149  */
6150 static void fill_dc_dirty_rects(struct drm_plane *plane,
6151 				struct drm_plane_state *old_plane_state,
6152 				struct drm_plane_state *new_plane_state,
6153 				struct drm_crtc_state *crtc_state,
6154 				struct dc_flip_addrs *flip_addrs,
6155 				bool is_psr_su,
6156 				bool *dirty_regions_changed)
6157 {
6158 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6159 	struct rect *dirty_rects = flip_addrs->dirty_rects;
6160 	u32 num_clips;
6161 	struct drm_mode_rect *clips;
6162 	bool bb_changed;
6163 	bool fb_changed;
6164 	u32 i = 0;
6165 	*dirty_regions_changed = false;
6166 
6167 	/*
6168 	 * Cursor plane has it's own dirty rect update interface. See
6169 	 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
6170 	 */
6171 	if (plane->type == DRM_PLANE_TYPE_CURSOR)
6172 		return;
6173 
6174 	if (new_plane_state->rotation != DRM_MODE_ROTATE_0)
6175 		goto ffu;
6176 
6177 	num_clips = drm_plane_get_damage_clips_count(new_plane_state);
6178 	clips = drm_plane_get_damage_clips(new_plane_state);
6179 
6180 	if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 &&
6181 						   is_psr_su)))
6182 		goto ffu;
6183 
6184 	if (!dm_crtc_state->mpo_requested) {
6185 		if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
6186 			goto ffu;
6187 
6188 		for (; flip_addrs->dirty_rect_count < num_clips; clips++)
6189 			fill_dc_dirty_rect(new_plane_state->plane,
6190 					   &dirty_rects[flip_addrs->dirty_rect_count],
6191 					   clips->x1, clips->y1,
6192 					   clips->x2 - clips->x1, clips->y2 - clips->y1,
6193 					   &flip_addrs->dirty_rect_count,
6194 					   false);
6195 		return;
6196 	}
6197 
6198 	/*
6199 	 * MPO is requested. Add entire plane bounding box to dirty rects if
6200 	 * flipped to or damaged.
6201 	 *
6202 	 * If plane is moved or resized, also add old bounding box to dirty
6203 	 * rects.
6204 	 */
6205 	fb_changed = old_plane_state->fb->base.id !=
6206 		     new_plane_state->fb->base.id;
6207 	bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
6208 		      old_plane_state->crtc_y != new_plane_state->crtc_y ||
6209 		      old_plane_state->crtc_w != new_plane_state->crtc_w ||
6210 		      old_plane_state->crtc_h != new_plane_state->crtc_h);
6211 
6212 	drm_dbg(plane->dev,
6213 		"[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
6214 		new_plane_state->plane->base.id,
6215 		bb_changed, fb_changed, num_clips);
6216 
6217 	*dirty_regions_changed = bb_changed;
6218 
6219 	if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS)
6220 		goto ffu;
6221 
6222 	if (bb_changed) {
6223 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6224 				   new_plane_state->crtc_x,
6225 				   new_plane_state->crtc_y,
6226 				   new_plane_state->crtc_w,
6227 				   new_plane_state->crtc_h, &i, false);
6228 
6229 		/* Add old plane bounding-box if plane is moved or resized */
6230 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6231 				   old_plane_state->crtc_x,
6232 				   old_plane_state->crtc_y,
6233 				   old_plane_state->crtc_w,
6234 				   old_plane_state->crtc_h, &i, false);
6235 	}
6236 
6237 	if (num_clips) {
6238 		for (; i < num_clips; clips++)
6239 			fill_dc_dirty_rect(new_plane_state->plane,
6240 					   &dirty_rects[i], clips->x1,
6241 					   clips->y1, clips->x2 - clips->x1,
6242 					   clips->y2 - clips->y1, &i, false);
6243 	} else if (fb_changed && !bb_changed) {
6244 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6245 				   new_plane_state->crtc_x,
6246 				   new_plane_state->crtc_y,
6247 				   new_plane_state->crtc_w,
6248 				   new_plane_state->crtc_h, &i, false);
6249 	}
6250 
6251 	flip_addrs->dirty_rect_count = i;
6252 	return;
6253 
6254 ffu:
6255 	fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
6256 			   dm_crtc_state->base.mode.crtc_hdisplay,
6257 			   dm_crtc_state->base.mode.crtc_vdisplay,
6258 			   &flip_addrs->dirty_rect_count, true);
6259 }
6260 
6261 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
6262 					   const struct dm_connector_state *dm_state,
6263 					   struct dc_stream_state *stream)
6264 {
6265 	enum amdgpu_rmx_type rmx_type;
6266 
6267 	struct rect src = { 0 }; /* viewport in composition space*/
6268 	struct rect dst = { 0 }; /* stream addressable area */
6269 
6270 	/* no mode. nothing to be done */
6271 	if (!mode)
6272 		return;
6273 
6274 	/* Full screen scaling by default */
6275 	src.width = mode->hdisplay;
6276 	src.height = mode->vdisplay;
6277 	dst.width = stream->timing.h_addressable;
6278 	dst.height = stream->timing.v_addressable;
6279 
6280 	if (dm_state) {
6281 		rmx_type = dm_state->scaling;
6282 		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
6283 			if (src.width * dst.height <
6284 					src.height * dst.width) {
6285 				/* height needs less upscaling/more downscaling */
6286 				dst.width = src.width *
6287 						dst.height / src.height;
6288 			} else {
6289 				/* width needs less upscaling/more downscaling */
6290 				dst.height = src.height *
6291 						dst.width / src.width;
6292 			}
6293 		} else if (rmx_type == RMX_CENTER) {
6294 			dst = src;
6295 		}
6296 
6297 		dst.x = (stream->timing.h_addressable - dst.width) / 2;
6298 		dst.y = (stream->timing.v_addressable - dst.height) / 2;
6299 
6300 		if (dm_state->underscan_enable) {
6301 			dst.x += dm_state->underscan_hborder / 2;
6302 			dst.y += dm_state->underscan_vborder / 2;
6303 			dst.width -= dm_state->underscan_hborder;
6304 			dst.height -= dm_state->underscan_vborder;
6305 		}
6306 	}
6307 
6308 	stream->src = src;
6309 	stream->dst = dst;
6310 
6311 	DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
6312 		      dst.x, dst.y, dst.width, dst.height);
6313 
6314 }
6315 
6316 static enum dc_color_depth
6317 convert_color_depth_from_display_info(const struct drm_connector *connector,
6318 				      bool is_y420, int requested_bpc)
6319 {
6320 	u8 bpc;
6321 
6322 	if (is_y420) {
6323 		bpc = 8;
6324 
6325 		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
6326 		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
6327 			bpc = 16;
6328 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
6329 			bpc = 12;
6330 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
6331 			bpc = 10;
6332 	} else {
6333 		bpc = (uint8_t)connector->display_info.bpc;
6334 		/* Assume 8 bpc by default if no bpc is specified. */
6335 		bpc = bpc ? bpc : 8;
6336 	}
6337 
6338 	if (requested_bpc > 0) {
6339 		/*
6340 		 * Cap display bpc based on the user requested value.
6341 		 *
6342 		 * The value for state->max_bpc may not correctly updated
6343 		 * depending on when the connector gets added to the state
6344 		 * or if this was called outside of atomic check, so it
6345 		 * can't be used directly.
6346 		 */
6347 		bpc = min_t(u8, bpc, requested_bpc);
6348 
6349 		/* Round down to the nearest even number. */
6350 		bpc = bpc - (bpc & 1);
6351 	}
6352 
6353 	switch (bpc) {
6354 	case 0:
6355 		/*
6356 		 * Temporary Work around, DRM doesn't parse color depth for
6357 		 * EDID revision before 1.4
6358 		 * TODO: Fix edid parsing
6359 		 */
6360 		return COLOR_DEPTH_888;
6361 	case 6:
6362 		return COLOR_DEPTH_666;
6363 	case 8:
6364 		return COLOR_DEPTH_888;
6365 	case 10:
6366 		return COLOR_DEPTH_101010;
6367 	case 12:
6368 		return COLOR_DEPTH_121212;
6369 	case 14:
6370 		return COLOR_DEPTH_141414;
6371 	case 16:
6372 		return COLOR_DEPTH_161616;
6373 	default:
6374 		return COLOR_DEPTH_UNDEFINED;
6375 	}
6376 }
6377 
6378 static enum dc_aspect_ratio
6379 get_aspect_ratio(const struct drm_display_mode *mode_in)
6380 {
6381 	/* 1-1 mapping, since both enums follow the HDMI spec. */
6382 	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
6383 }
6384 
6385 static enum dc_color_space
6386 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing,
6387 		       const struct drm_connector_state *connector_state)
6388 {
6389 	enum dc_color_space color_space = COLOR_SPACE_SRGB;
6390 
6391 	switch (connector_state->colorspace) {
6392 	case DRM_MODE_COLORIMETRY_BT601_YCC:
6393 		if (dc_crtc_timing->flags.Y_ONLY)
6394 			color_space = COLOR_SPACE_YCBCR601_LIMITED;
6395 		else
6396 			color_space = COLOR_SPACE_YCBCR601;
6397 		break;
6398 	case DRM_MODE_COLORIMETRY_BT709_YCC:
6399 		if (dc_crtc_timing->flags.Y_ONLY)
6400 			color_space = COLOR_SPACE_YCBCR709_LIMITED;
6401 		else
6402 			color_space = COLOR_SPACE_YCBCR709;
6403 		break;
6404 	case DRM_MODE_COLORIMETRY_OPRGB:
6405 		color_space = COLOR_SPACE_ADOBERGB;
6406 		break;
6407 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
6408 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
6409 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB)
6410 			color_space = COLOR_SPACE_2020_RGB_FULLRANGE;
6411 		else
6412 			color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
6413 		break;
6414 	case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601
6415 	default:
6416 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) {
6417 			color_space = COLOR_SPACE_SRGB;
6418 			if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED)
6419 				color_space = COLOR_SPACE_SRGB_LIMITED;
6420 		/*
6421 		 * 27030khz is the separation point between HDTV and SDTV
6422 		 * according to HDMI spec, we use YCbCr709 and YCbCr601
6423 		 * respectively
6424 		 */
6425 		} else if (dc_crtc_timing->pix_clk_100hz > 270300) {
6426 			if (dc_crtc_timing->flags.Y_ONLY)
6427 				color_space =
6428 					COLOR_SPACE_YCBCR709_LIMITED;
6429 			else
6430 				color_space = COLOR_SPACE_YCBCR709;
6431 		} else {
6432 			if (dc_crtc_timing->flags.Y_ONLY)
6433 				color_space =
6434 					COLOR_SPACE_YCBCR601_LIMITED;
6435 			else
6436 				color_space = COLOR_SPACE_YCBCR601;
6437 		}
6438 		break;
6439 	}
6440 
6441 	return color_space;
6442 }
6443 
6444 static enum display_content_type
6445 get_output_content_type(const struct drm_connector_state *connector_state)
6446 {
6447 	switch (connector_state->content_type) {
6448 	default:
6449 	case DRM_MODE_CONTENT_TYPE_NO_DATA:
6450 		return DISPLAY_CONTENT_TYPE_NO_DATA;
6451 	case DRM_MODE_CONTENT_TYPE_GRAPHICS:
6452 		return DISPLAY_CONTENT_TYPE_GRAPHICS;
6453 	case DRM_MODE_CONTENT_TYPE_PHOTO:
6454 		return DISPLAY_CONTENT_TYPE_PHOTO;
6455 	case DRM_MODE_CONTENT_TYPE_CINEMA:
6456 		return DISPLAY_CONTENT_TYPE_CINEMA;
6457 	case DRM_MODE_CONTENT_TYPE_GAME:
6458 		return DISPLAY_CONTENT_TYPE_GAME;
6459 	}
6460 }
6461 
6462 static bool adjust_colour_depth_from_display_info(
6463 	struct dc_crtc_timing *timing_out,
6464 	const struct drm_display_info *info)
6465 {
6466 	enum dc_color_depth depth = timing_out->display_color_depth;
6467 	int normalized_clk;
6468 
6469 	do {
6470 		normalized_clk = timing_out->pix_clk_100hz / 10;
6471 		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
6472 		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
6473 			normalized_clk /= 2;
6474 		/* Adjusting pix clock following on HDMI spec based on colour depth */
6475 		switch (depth) {
6476 		case COLOR_DEPTH_888:
6477 			break;
6478 		case COLOR_DEPTH_101010:
6479 			normalized_clk = (normalized_clk * 30) / 24;
6480 			break;
6481 		case COLOR_DEPTH_121212:
6482 			normalized_clk = (normalized_clk * 36) / 24;
6483 			break;
6484 		case COLOR_DEPTH_161616:
6485 			normalized_clk = (normalized_clk * 48) / 24;
6486 			break;
6487 		default:
6488 			/* The above depths are the only ones valid for HDMI. */
6489 			return false;
6490 		}
6491 		if (normalized_clk <= info->max_tmds_clock) {
6492 			timing_out->display_color_depth = depth;
6493 			return true;
6494 		}
6495 	} while (--depth > COLOR_DEPTH_666);
6496 	return false;
6497 }
6498 
6499 static void fill_stream_properties_from_drm_display_mode(
6500 	struct dc_stream_state *stream,
6501 	const struct drm_display_mode *mode_in,
6502 	const struct drm_connector *connector,
6503 	const struct drm_connector_state *connector_state,
6504 	const struct dc_stream_state *old_stream,
6505 	int requested_bpc)
6506 {
6507 	struct dc_crtc_timing *timing_out = &stream->timing;
6508 	const struct drm_display_info *info = &connector->display_info;
6509 	struct amdgpu_dm_connector *aconnector = NULL;
6510 	struct hdmi_vendor_infoframe hv_frame;
6511 	struct hdmi_avi_infoframe avi_frame;
6512 	ssize_t err;
6513 
6514 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
6515 		aconnector = to_amdgpu_dm_connector(connector);
6516 
6517 	memset(&hv_frame, 0, sizeof(hv_frame));
6518 	memset(&avi_frame, 0, sizeof(avi_frame));
6519 
6520 	timing_out->h_border_left = 0;
6521 	timing_out->h_border_right = 0;
6522 	timing_out->v_border_top = 0;
6523 	timing_out->v_border_bottom = 0;
6524 	/* TODO: un-hardcode */
6525 	if (drm_mode_is_420_only(info, mode_in)
6526 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6527 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6528 	else if (drm_mode_is_420_also(info, mode_in)
6529 			&& aconnector
6530 			&& aconnector->force_yuv420_output)
6531 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6532 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422)
6533 			&& aconnector
6534 			&& aconnector->force_yuv422_output)
6535 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422;
6536 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
6537 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6538 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
6539 	else
6540 		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
6541 
6542 	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
6543 	timing_out->display_color_depth = convert_color_depth_from_display_info(
6544 		connector,
6545 		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
6546 		requested_bpc);
6547 	timing_out->scan_type = SCANNING_TYPE_NODATA;
6548 	timing_out->hdmi_vic = 0;
6549 
6550 	if (old_stream) {
6551 		timing_out->vic = old_stream->timing.vic;
6552 		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
6553 		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
6554 	} else {
6555 		timing_out->vic = drm_match_cea_mode(mode_in);
6556 		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
6557 			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
6558 		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
6559 			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
6560 	}
6561 
6562 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6563 		err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame,
6564 							       (struct drm_connector *)connector,
6565 							       mode_in);
6566 		if (err < 0)
6567 			drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n",
6568 				      connector->name, err);
6569 		timing_out->vic = avi_frame.video_code;
6570 		err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame,
6571 								  (struct drm_connector *)connector,
6572 								  mode_in);
6573 		if (err < 0)
6574 			drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n",
6575 				      connector->name, err);
6576 		timing_out->hdmi_vic = hv_frame.vic;
6577 	}
6578 
6579 	if (aconnector && is_freesync_video_mode(mode_in, aconnector)) {
6580 		timing_out->h_addressable = mode_in->hdisplay;
6581 		timing_out->h_total = mode_in->htotal;
6582 		timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
6583 		timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
6584 		timing_out->v_total = mode_in->vtotal;
6585 		timing_out->v_addressable = mode_in->vdisplay;
6586 		timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
6587 		timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
6588 		timing_out->pix_clk_100hz = mode_in->clock * 10;
6589 	} else {
6590 		timing_out->h_addressable = mode_in->crtc_hdisplay;
6591 		timing_out->h_total = mode_in->crtc_htotal;
6592 		timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
6593 		timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
6594 		timing_out->v_total = mode_in->crtc_vtotal;
6595 		timing_out->v_addressable = mode_in->crtc_vdisplay;
6596 		timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
6597 		timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
6598 		timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
6599 	}
6600 
6601 	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
6602 
6603 	stream->out_transfer_func.type = TF_TYPE_PREDEFINED;
6604 	stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB;
6605 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6606 		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
6607 		    drm_mode_is_420_also(info, mode_in) &&
6608 		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
6609 			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6610 			adjust_colour_depth_from_display_info(timing_out, info);
6611 		}
6612 	}
6613 
6614 	stream->output_color_space = get_output_color_space(timing_out, connector_state);
6615 	stream->content_type = get_output_content_type(connector_state);
6616 }
6617 
6618 static void fill_audio_info(struct audio_info *audio_info,
6619 			    const struct drm_connector *drm_connector,
6620 			    const struct dc_sink *dc_sink)
6621 {
6622 	int i = 0;
6623 	int cea_revision = 0;
6624 	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
6625 
6626 	audio_info->manufacture_id = edid_caps->manufacturer_id;
6627 	audio_info->product_id = edid_caps->product_id;
6628 
6629 	cea_revision = drm_connector->display_info.cea_rev;
6630 
6631 	strscpy(audio_info->display_name,
6632 		edid_caps->display_name,
6633 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
6634 
6635 	if (cea_revision >= 3) {
6636 		audio_info->mode_count = edid_caps->audio_mode_count;
6637 
6638 		for (i = 0; i < audio_info->mode_count; ++i) {
6639 			audio_info->modes[i].format_code =
6640 					(enum audio_format_code)
6641 					(edid_caps->audio_modes[i].format_code);
6642 			audio_info->modes[i].channel_count =
6643 					edid_caps->audio_modes[i].channel_count;
6644 			audio_info->modes[i].sample_rates.all =
6645 					edid_caps->audio_modes[i].sample_rate;
6646 			audio_info->modes[i].sample_size =
6647 					edid_caps->audio_modes[i].sample_size;
6648 		}
6649 	}
6650 
6651 	audio_info->flags.all = edid_caps->speaker_flags;
6652 
6653 	/* TODO: We only check for the progressive mode, check for interlace mode too */
6654 	if (drm_connector->latency_present[0]) {
6655 		audio_info->video_latency = drm_connector->video_latency[0];
6656 		audio_info->audio_latency = drm_connector->audio_latency[0];
6657 	}
6658 
6659 	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */
6660 
6661 }
6662 
6663 static void
6664 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
6665 				      struct drm_display_mode *dst_mode)
6666 {
6667 	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
6668 	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
6669 	dst_mode->crtc_clock = src_mode->crtc_clock;
6670 	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
6671 	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
6672 	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
6673 	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
6674 	dst_mode->crtc_htotal = src_mode->crtc_htotal;
6675 	dst_mode->crtc_hskew = src_mode->crtc_hskew;
6676 	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
6677 	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
6678 	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
6679 	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
6680 	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
6681 }
6682 
6683 static void
6684 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
6685 					const struct drm_display_mode *native_mode,
6686 					bool scale_enabled)
6687 {
6688 	if (scale_enabled || (
6689 	    native_mode->clock == drm_mode->clock &&
6690 	    native_mode->htotal == drm_mode->htotal &&
6691 	    native_mode->vtotal == drm_mode->vtotal)) {
6692 		if (native_mode->crtc_clock)
6693 			copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
6694 	} else {
6695 		/* no scaling nor amdgpu inserted, no need to patch */
6696 	}
6697 }
6698 
6699 static struct dc_sink *
6700 create_fake_sink(struct drm_device *dev, struct dc_link *link)
6701 {
6702 	struct dc_sink_init_data sink_init_data = { 0 };
6703 	struct dc_sink *sink = NULL;
6704 
6705 	sink_init_data.link = link;
6706 	sink_init_data.sink_signal = link->connector_signal;
6707 
6708 	sink = dc_sink_create(&sink_init_data);
6709 	if (!sink) {
6710 		drm_err(dev, "Failed to create sink!\n");
6711 		return NULL;
6712 	}
6713 	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
6714 
6715 	return sink;
6716 }
6717 
6718 static void set_multisync_trigger_params(
6719 		struct dc_stream_state *stream)
6720 {
6721 	struct dc_stream_state *master = NULL;
6722 
6723 	if (stream->triggered_crtc_reset.enabled) {
6724 		master = stream->triggered_crtc_reset.event_source;
6725 		stream->triggered_crtc_reset.event =
6726 			master->timing.flags.VSYNC_POSITIVE_POLARITY ?
6727 			CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
6728 		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
6729 	}
6730 }
6731 
6732 static void set_master_stream(struct dc_stream_state *stream_set[],
6733 			      int stream_count)
6734 {
6735 	int j, highest_rfr = 0, master_stream = 0;
6736 
6737 	for (j = 0;  j < stream_count; j++) {
6738 		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
6739 			int refresh_rate = 0;
6740 
6741 			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
6742 				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
6743 			if (refresh_rate > highest_rfr) {
6744 				highest_rfr = refresh_rate;
6745 				master_stream = j;
6746 			}
6747 		}
6748 	}
6749 	for (j = 0;  j < stream_count; j++) {
6750 		if (stream_set[j])
6751 			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
6752 	}
6753 }
6754 
6755 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
6756 {
6757 	int i = 0;
6758 	struct dc_stream_state *stream;
6759 
6760 	if (context->stream_count < 2)
6761 		return;
6762 	for (i = 0; i < context->stream_count ; i++) {
6763 		if (!context->streams[i])
6764 			continue;
6765 		/*
6766 		 * TODO: add a function to read AMD VSDB bits and set
6767 		 * crtc_sync_master.multi_sync_enabled flag
6768 		 * For now it's set to false
6769 		 */
6770 	}
6771 
6772 	set_master_stream(context->streams, context->stream_count);
6773 
6774 	for (i = 0; i < context->stream_count ; i++) {
6775 		stream = context->streams[i];
6776 
6777 		if (!stream)
6778 			continue;
6779 
6780 		set_multisync_trigger_params(stream);
6781 	}
6782 }
6783 
6784 /**
6785  * DOC: FreeSync Video
6786  *
6787  * When a userspace application wants to play a video, the content follows a
6788  * standard format definition that usually specifies the FPS for that format.
6789  * The below list illustrates some video format and the expected FPS,
6790  * respectively:
6791  *
6792  * - TV/NTSC (23.976 FPS)
6793  * - Cinema (24 FPS)
6794  * - TV/PAL (25 FPS)
6795  * - TV/NTSC (29.97 FPS)
6796  * - TV/NTSC (30 FPS)
6797  * - Cinema HFR (48 FPS)
6798  * - TV/PAL (50 FPS)
6799  * - Commonly used (60 FPS)
6800  * - Multiples of 24 (48,72,96 FPS)
6801  *
6802  * The list of standards video format is not huge and can be added to the
6803  * connector modeset list beforehand. With that, userspace can leverage
6804  * FreeSync to extends the front porch in order to attain the target refresh
6805  * rate. Such a switch will happen seamlessly, without screen blanking or
6806  * reprogramming of the output in any other way. If the userspace requests a
6807  * modesetting change compatible with FreeSync modes that only differ in the
6808  * refresh rate, DC will skip the full update and avoid blink during the
6809  * transition. For example, the video player can change the modesetting from
6810  * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
6811  * causing any display blink. This same concept can be applied to a mode
6812  * setting change.
6813  */
6814 static struct drm_display_mode *
6815 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
6816 		bool use_probed_modes)
6817 {
6818 	struct drm_display_mode *m, *m_pref = NULL;
6819 	u16 current_refresh, highest_refresh;
6820 	struct list_head *list_head = use_probed_modes ?
6821 		&aconnector->base.probed_modes :
6822 		&aconnector->base.modes;
6823 
6824 	if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
6825 		return NULL;
6826 
6827 	if (aconnector->freesync_vid_base.clock != 0)
6828 		return &aconnector->freesync_vid_base;
6829 
6830 	/* Find the preferred mode */
6831 	list_for_each_entry(m, list_head, head) {
6832 		if (m->type & DRM_MODE_TYPE_PREFERRED) {
6833 			m_pref = m;
6834 			break;
6835 		}
6836 	}
6837 
6838 	if (!m_pref) {
6839 		/* Probably an EDID with no preferred mode. Fallback to first entry */
6840 		m_pref = list_first_entry_or_null(
6841 				&aconnector->base.modes, struct drm_display_mode, head);
6842 		if (!m_pref) {
6843 			drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n");
6844 			return NULL;
6845 		}
6846 	}
6847 
6848 	highest_refresh = drm_mode_vrefresh(m_pref);
6849 
6850 	/*
6851 	 * Find the mode with highest refresh rate with same resolution.
6852 	 * For some monitors, preferred mode is not the mode with highest
6853 	 * supported refresh rate.
6854 	 */
6855 	list_for_each_entry(m, list_head, head) {
6856 		current_refresh  = drm_mode_vrefresh(m);
6857 
6858 		if (m->hdisplay == m_pref->hdisplay &&
6859 		    m->vdisplay == m_pref->vdisplay &&
6860 		    highest_refresh < current_refresh) {
6861 			highest_refresh = current_refresh;
6862 			m_pref = m;
6863 		}
6864 	}
6865 
6866 	drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
6867 	return m_pref;
6868 }
6869 
6870 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
6871 		struct amdgpu_dm_connector *aconnector)
6872 {
6873 	struct drm_display_mode *high_mode;
6874 	int timing_diff;
6875 
6876 	high_mode = get_highest_refresh_rate_mode(aconnector, false);
6877 	if (!high_mode || !mode)
6878 		return false;
6879 
6880 	timing_diff = high_mode->vtotal - mode->vtotal;
6881 
6882 	if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
6883 	    high_mode->hdisplay != mode->hdisplay ||
6884 	    high_mode->vdisplay != mode->vdisplay ||
6885 	    high_mode->hsync_start != mode->hsync_start ||
6886 	    high_mode->hsync_end != mode->hsync_end ||
6887 	    high_mode->htotal != mode->htotal ||
6888 	    high_mode->hskew != mode->hskew ||
6889 	    high_mode->vscan != mode->vscan ||
6890 	    high_mode->vsync_start - mode->vsync_start != timing_diff ||
6891 	    high_mode->vsync_end - mode->vsync_end != timing_diff)
6892 		return false;
6893 	else
6894 		return true;
6895 }
6896 
6897 #if defined(CONFIG_DRM_AMD_DC_FP)
6898 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
6899 			    struct dc_sink *sink, struct dc_stream_state *stream,
6900 			    struct dsc_dec_dpcd_caps *dsc_caps)
6901 {
6902 	stream->timing.flags.DSC = 0;
6903 	dsc_caps->is_dsc_supported = false;
6904 
6905 	if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
6906 	    sink->sink_signal == SIGNAL_TYPE_EDP)) {
6907 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
6908 			sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
6909 			dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
6910 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
6911 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
6912 				dsc_caps);
6913 	}
6914 }
6915 
6916 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
6917 				    struct dc_sink *sink, struct dc_stream_state *stream,
6918 				    struct dsc_dec_dpcd_caps *dsc_caps,
6919 				    uint32_t max_dsc_target_bpp_limit_override)
6920 {
6921 	const struct dc_link_settings *verified_link_cap = NULL;
6922 	u32 link_bw_in_kbps;
6923 	u32 edp_min_bpp_x16, edp_max_bpp_x16;
6924 	struct dc *dc = sink->ctx->dc;
6925 	struct dc_dsc_bw_range bw_range = {0};
6926 	struct dc_dsc_config dsc_cfg = {0};
6927 	struct dc_dsc_config_options dsc_options = {0};
6928 
6929 	dc_dsc_get_default_config_option(dc, &dsc_options);
6930 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6931 
6932 	verified_link_cap = dc_link_get_link_cap(stream->link);
6933 	link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
6934 	edp_min_bpp_x16 = 8 * 16;
6935 	edp_max_bpp_x16 = 8 * 16;
6936 
6937 	if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
6938 		edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
6939 
6940 	if (edp_max_bpp_x16 < edp_min_bpp_x16)
6941 		edp_min_bpp_x16 = edp_max_bpp_x16;
6942 
6943 	if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
6944 				dc->debug.dsc_min_slice_height_override,
6945 				edp_min_bpp_x16, edp_max_bpp_x16,
6946 				dsc_caps,
6947 				&stream->timing,
6948 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6949 				&bw_range)) {
6950 
6951 		if (bw_range.max_kbps < link_bw_in_kbps) {
6952 			if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6953 					dsc_caps,
6954 					&dsc_options,
6955 					0,
6956 					&stream->timing,
6957 					dc_link_get_highest_encoding_format(aconnector->dc_link),
6958 					&dsc_cfg)) {
6959 				stream->timing.dsc_cfg = dsc_cfg;
6960 				stream->timing.flags.DSC = 1;
6961 				stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
6962 			}
6963 			return;
6964 		}
6965 	}
6966 
6967 	if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6968 				dsc_caps,
6969 				&dsc_options,
6970 				link_bw_in_kbps,
6971 				&stream->timing,
6972 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6973 				&dsc_cfg)) {
6974 		stream->timing.dsc_cfg = dsc_cfg;
6975 		stream->timing.flags.DSC = 1;
6976 	}
6977 }
6978 
6979 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
6980 					struct dc_sink *sink, struct dc_stream_state *stream,
6981 					struct dsc_dec_dpcd_caps *dsc_caps)
6982 {
6983 	struct drm_connector *drm_connector = &aconnector->base;
6984 	u32 link_bandwidth_kbps;
6985 	struct dc *dc = sink->ctx->dc;
6986 	u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
6987 	u32 dsc_max_supported_bw_in_kbps;
6988 	u32 max_dsc_target_bpp_limit_override =
6989 		drm_connector->display_info.max_dsc_bpp;
6990 	struct dc_dsc_config_options dsc_options = {0};
6991 
6992 	dc_dsc_get_default_config_option(dc, &dsc_options);
6993 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6994 
6995 	link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
6996 							dc_link_get_link_cap(aconnector->dc_link));
6997 
6998 	/* Set DSC policy according to dsc_clock_en */
6999 	dc_dsc_policy_set_enable_dsc_when_not_needed(
7000 		aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
7001 
7002 	if (sink->sink_signal == SIGNAL_TYPE_EDP &&
7003 	    !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
7004 	    dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
7005 
7006 		apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
7007 
7008 	} else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7009 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
7010 			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
7011 						dsc_caps,
7012 						&dsc_options,
7013 						link_bandwidth_kbps,
7014 						&stream->timing,
7015 						dc_link_get_highest_encoding_format(aconnector->dc_link),
7016 						&stream->timing.dsc_cfg)) {
7017 				stream->timing.flags.DSC = 1;
7018 				drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n",
7019 							__func__, drm_connector->name);
7020 			}
7021 		} else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
7022 			timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing,
7023 					dc_link_get_highest_encoding_format(aconnector->dc_link));
7024 			max_supported_bw_in_kbps = link_bandwidth_kbps;
7025 			dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
7026 
7027 			if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
7028 					max_supported_bw_in_kbps > 0 &&
7029 					dsc_max_supported_bw_in_kbps > 0)
7030 				if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
7031 						dsc_caps,
7032 						&dsc_options,
7033 						dsc_max_supported_bw_in_kbps,
7034 						&stream->timing,
7035 						dc_link_get_highest_encoding_format(aconnector->dc_link),
7036 						&stream->timing.dsc_cfg)) {
7037 					stream->timing.flags.DSC = 1;
7038 					drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n",
7039 									 __func__, drm_connector->name);
7040 				}
7041 		}
7042 	}
7043 
7044 	/* Overwrite the stream flag if DSC is enabled through debugfs */
7045 	if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
7046 		stream->timing.flags.DSC = 1;
7047 
7048 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
7049 		stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
7050 
7051 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
7052 		stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
7053 
7054 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
7055 		stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
7056 }
7057 #endif
7058 
7059 static struct dc_stream_state *
7060 create_stream_for_sink(struct drm_connector *connector,
7061 		       const struct drm_display_mode *drm_mode,
7062 		       const struct dm_connector_state *dm_state,
7063 		       const struct dc_stream_state *old_stream,
7064 		       int requested_bpc)
7065 {
7066 	struct drm_device *dev = connector->dev;
7067 	struct amdgpu_dm_connector *aconnector = NULL;
7068 	struct drm_display_mode *preferred_mode = NULL;
7069 	const struct drm_connector_state *con_state = &dm_state->base;
7070 	struct dc_stream_state *stream = NULL;
7071 	struct drm_display_mode mode;
7072 	struct drm_display_mode saved_mode;
7073 	struct drm_display_mode *freesync_mode = NULL;
7074 	bool native_mode_found = false;
7075 	bool recalculate_timing = false;
7076 	bool scale = dm_state->scaling != RMX_OFF;
7077 	int mode_refresh;
7078 	int preferred_refresh = 0;
7079 	enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
7080 #if defined(CONFIG_DRM_AMD_DC_FP)
7081 	struct dsc_dec_dpcd_caps dsc_caps;
7082 #endif
7083 	struct dc_link *link = NULL;
7084 	struct dc_sink *sink = NULL;
7085 
7086 	drm_mode_init(&mode, drm_mode);
7087 	memset(&saved_mode, 0, sizeof(saved_mode));
7088 
7089 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) {
7090 		aconnector = NULL;
7091 		aconnector = to_amdgpu_dm_connector(connector);
7092 		link = aconnector->dc_link;
7093 	} else {
7094 		struct drm_writeback_connector *wbcon = NULL;
7095 		struct amdgpu_dm_wb_connector *dm_wbcon = NULL;
7096 
7097 		wbcon = drm_connector_to_writeback(connector);
7098 		dm_wbcon = to_amdgpu_dm_wb_connector(wbcon);
7099 		link = dm_wbcon->link;
7100 	}
7101 
7102 	if (!aconnector || !aconnector->dc_sink) {
7103 		sink = create_fake_sink(dev, link);
7104 		if (!sink)
7105 			return stream;
7106 
7107 	} else {
7108 		sink = aconnector->dc_sink;
7109 		dc_sink_retain(sink);
7110 	}
7111 
7112 	stream = dc_create_stream_for_sink(sink);
7113 
7114 	if (stream == NULL) {
7115 		drm_err(dev, "Failed to create stream for sink!\n");
7116 		goto finish;
7117 	}
7118 
7119 	/* We leave this NULL for writeback connectors */
7120 	stream->dm_stream_context = aconnector;
7121 
7122 	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
7123 		connector->display_info.hdmi.scdc.scrambling.low_rates;
7124 
7125 	list_for_each_entry(preferred_mode, &connector->modes, head) {
7126 		/* Search for preferred mode */
7127 		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
7128 			native_mode_found = true;
7129 			break;
7130 		}
7131 	}
7132 	if (!native_mode_found)
7133 		preferred_mode = list_first_entry_or_null(
7134 				&connector->modes,
7135 				struct drm_display_mode,
7136 				head);
7137 
7138 	mode_refresh = drm_mode_vrefresh(&mode);
7139 
7140 	if (preferred_mode == NULL) {
7141 		/*
7142 		 * This may not be an error, the use case is when we have no
7143 		 * usermode calls to reset and set mode upon hotplug. In this
7144 		 * case, we call set mode ourselves to restore the previous mode
7145 		 * and the modelist may not be filled in time.
7146 		 */
7147 		drm_dbg_driver(dev, "No preferred mode found\n");
7148 	} else if (aconnector) {
7149 		recalculate_timing = amdgpu_freesync_vid_mode &&
7150 				 is_freesync_video_mode(&mode, aconnector);
7151 		if (recalculate_timing) {
7152 			freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
7153 			drm_mode_copy(&saved_mode, &mode);
7154 			saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio;
7155 			drm_mode_copy(&mode, freesync_mode);
7156 			mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio;
7157 		} else {
7158 			decide_crtc_timing_for_drm_display_mode(
7159 					&mode, preferred_mode, scale);
7160 
7161 			preferred_refresh = drm_mode_vrefresh(preferred_mode);
7162 		}
7163 	}
7164 
7165 	if (recalculate_timing)
7166 		drm_mode_set_crtcinfo(&saved_mode, 0);
7167 
7168 	/*
7169 	 * If scaling is enabled and refresh rate didn't change
7170 	 * we copy the vic and polarities of the old timings
7171 	 */
7172 	if (!scale || mode_refresh != preferred_refresh)
7173 		fill_stream_properties_from_drm_display_mode(
7174 			stream, &mode, connector, con_state, NULL,
7175 			requested_bpc);
7176 	else
7177 		fill_stream_properties_from_drm_display_mode(
7178 			stream, &mode, connector, con_state, old_stream,
7179 			requested_bpc);
7180 
7181 	/* The rest isn't needed for writeback connectors */
7182 	if (!aconnector)
7183 		goto finish;
7184 
7185 	if (aconnector->timing_changed) {
7186 		drm_dbg(aconnector->base.dev,
7187 			"overriding timing for automated test, bpc %d, changing to %d\n",
7188 			stream->timing.display_color_depth,
7189 			aconnector->timing_requested->display_color_depth);
7190 		stream->timing = *aconnector->timing_requested;
7191 	}
7192 
7193 #if defined(CONFIG_DRM_AMD_DC_FP)
7194 	/* SST DSC determination policy */
7195 	update_dsc_caps(aconnector, sink, stream, &dsc_caps);
7196 	if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
7197 		apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
7198 #endif
7199 
7200 	update_stream_scaling_settings(&mode, dm_state, stream);
7201 
7202 	fill_audio_info(
7203 		&stream->audio_info,
7204 		connector,
7205 		sink);
7206 
7207 	update_stream_signal(stream, sink);
7208 
7209 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
7210 		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
7211 
7212 	if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
7213 	    stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST ||
7214 	    stream->signal == SIGNAL_TYPE_EDP) {
7215 		const struct dc_edid_caps *edid_caps;
7216 		unsigned int disable_colorimetry = 0;
7217 
7218 		if (aconnector->dc_sink) {
7219 			edid_caps = &aconnector->dc_sink->edid_caps;
7220 			disable_colorimetry = edid_caps->panel_patch.disable_colorimetry;
7221 		}
7222 
7223 		//
7224 		// should decide stream support vsc sdp colorimetry capability
7225 		// before building vsc info packet
7226 		//
7227 		stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 &&
7228 						      stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED &&
7229 						      !disable_colorimetry;
7230 
7231 		if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22)
7232 			tf = TRANSFER_FUNC_GAMMA_22;
7233 		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
7234 		aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
7235 
7236 	}
7237 finish:
7238 	dc_sink_release(sink);
7239 
7240 	return stream;
7241 }
7242 
7243 /**
7244  * amdgpu_dm_connector_poll - Poll a connector to see if it's connected to a display
7245  * @aconnector: DM connector to poll (owns @base drm_connector and @dc_link)
7246  * @force: if true, force polling even when DAC load detection was used
7247  *
7248  * Used for connectors that don't support HPD (hotplug detection) to
7249  * periodically check whether the connector is connected to a display.
7250  *
7251  * When connection was determined via DAC load detection, we avoid
7252  * re-running it on normal polls to prevent visible glitches, unless
7253  * @force is set.
7254  *
7255  * Return: The probed connector status (connected/disconnected/unknown).
7256  */
7257 static enum drm_connector_status
7258 amdgpu_dm_connector_poll(struct amdgpu_dm_connector *aconnector, bool force)
7259 {
7260 	struct drm_connector *connector = &aconnector->base;
7261 	struct drm_device *dev = connector->dev;
7262 	struct amdgpu_device *adev = drm_to_adev(dev);
7263 	struct dc_link *link = aconnector->dc_link;
7264 	enum dc_connection_type conn_type = dc_connection_none;
7265 	enum drm_connector_status status = connector_status_disconnected;
7266 
7267 	/* When we determined the connection using DAC load detection,
7268 	 * do NOT poll the connector do detect disconnect because
7269 	 * that would run DAC load detection again which can cause
7270 	 * visible visual glitches.
7271 	 *
7272 	 * Only allow to poll such a connector again when forcing.
7273 	 */
7274 	if (!force && link->local_sink && link->type == dc_connection_dac_load)
7275 		return connector->status;
7276 
7277 	mutex_lock(&aconnector->hpd_lock);
7278 
7279 	if (dc_link_detect_connection_type(aconnector->dc_link, &conn_type) &&
7280 	    conn_type != dc_connection_none) {
7281 		mutex_lock(&adev->dm.dc_lock);
7282 
7283 		/* Only call full link detection when a sink isn't created yet,
7284 		 * ie. just when the display is plugged in, otherwise we risk flickering.
7285 		 */
7286 		if (link->local_sink ||
7287 			dc_link_detect(link, DETECT_REASON_HPD))
7288 			status = connector_status_connected;
7289 
7290 		mutex_unlock(&adev->dm.dc_lock);
7291 	}
7292 
7293 	if (connector->status != status) {
7294 		if (status == connector_status_disconnected) {
7295 			if (link->local_sink)
7296 				dc_sink_release(link->local_sink);
7297 
7298 			link->local_sink = NULL;
7299 			link->dpcd_sink_count = 0;
7300 			link->type = dc_connection_none;
7301 		}
7302 
7303 		amdgpu_dm_update_connector_after_detect(aconnector);
7304 	}
7305 
7306 	mutex_unlock(&aconnector->hpd_lock);
7307 	return status;
7308 }
7309 
7310 /**
7311  * amdgpu_dm_connector_detect() - Detect whether a DRM connector is connected to a display
7312  *
7313  * A connector is considered connected when it has a sink that is not NULL.
7314  * For connectors that support HPD (hotplug detection), the connection is
7315  * handled in the HPD interrupt.
7316  * For connectors that may not support HPD, such as analog connectors,
7317  * DRM will call this function repeatedly to poll them.
7318  *
7319  * Notes:
7320  * 1. This interface is NOT called in context of HPD irq.
7321  * 2. This interface *is called* in context of user-mode ioctl. Which
7322  *    makes it a bad place for *any* MST-related activity.
7323  *
7324  * @connector: The DRM connector we are checking. We convert it to
7325  *             amdgpu_dm_connector so we can read the DC link and state.
7326  * @force:     If true, do a full detect again. This is used even when
7327  *             a lighter check would normally be used to avoid flicker.
7328  *
7329  * Return: The connector status (connected, disconnected, or unknown).
7330  *
7331  */
7332 static enum drm_connector_status
7333 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
7334 {
7335 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7336 
7337 	update_subconnector_property(aconnector);
7338 
7339 	if (aconnector->base.force == DRM_FORCE_ON ||
7340 		aconnector->base.force == DRM_FORCE_ON_DIGITAL)
7341 		return connector_status_connected;
7342 	else if (aconnector->base.force == DRM_FORCE_OFF)
7343 		return connector_status_disconnected;
7344 
7345 	/* Poll analog connectors and only when either
7346 	 * disconnected or connected to an analog display.
7347 	 */
7348 	if (drm_kms_helper_is_poll_worker() &&
7349 		dc_connector_supports_analog(aconnector->dc_link->link_id.id) &&
7350 		(!aconnector->dc_sink || aconnector->dc_sink->edid_caps.analog))
7351 		return amdgpu_dm_connector_poll(aconnector, force);
7352 
7353 	return (aconnector->dc_sink ? connector_status_connected :
7354 			connector_status_disconnected);
7355 }
7356 
7357 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
7358 					    struct drm_connector_state *connector_state,
7359 					    struct drm_property *property,
7360 					    uint64_t val)
7361 {
7362 	struct drm_device *dev = connector->dev;
7363 	struct amdgpu_device *adev = drm_to_adev(dev);
7364 	struct dm_connector_state *dm_old_state =
7365 		to_dm_connector_state(connector->state);
7366 	struct dm_connector_state *dm_new_state =
7367 		to_dm_connector_state(connector_state);
7368 
7369 	int ret = -EINVAL;
7370 
7371 	if (property == dev->mode_config.scaling_mode_property) {
7372 		enum amdgpu_rmx_type rmx_type;
7373 
7374 		switch (val) {
7375 		case DRM_MODE_SCALE_CENTER:
7376 			rmx_type = RMX_CENTER;
7377 			break;
7378 		case DRM_MODE_SCALE_ASPECT:
7379 			rmx_type = RMX_ASPECT;
7380 			break;
7381 		case DRM_MODE_SCALE_FULLSCREEN:
7382 			rmx_type = RMX_FULL;
7383 			break;
7384 		case DRM_MODE_SCALE_NONE:
7385 		default:
7386 			rmx_type = RMX_OFF;
7387 			break;
7388 		}
7389 
7390 		if (dm_old_state->scaling == rmx_type)
7391 			return 0;
7392 
7393 		dm_new_state->scaling = rmx_type;
7394 		ret = 0;
7395 	} else if (property == adev->mode_info.underscan_hborder_property) {
7396 		dm_new_state->underscan_hborder = val;
7397 		ret = 0;
7398 	} else if (property == adev->mode_info.underscan_vborder_property) {
7399 		dm_new_state->underscan_vborder = val;
7400 		ret = 0;
7401 	} else if (property == adev->mode_info.underscan_property) {
7402 		dm_new_state->underscan_enable = val;
7403 		ret = 0;
7404 	} else if (property == adev->mode_info.abm_level_property) {
7405 		switch (val) {
7406 		case ABM_SYSFS_CONTROL:
7407 			dm_new_state->abm_sysfs_forbidden = false;
7408 			break;
7409 		case ABM_LEVEL_OFF:
7410 			dm_new_state->abm_sysfs_forbidden = true;
7411 			dm_new_state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7412 			break;
7413 		default:
7414 			dm_new_state->abm_sysfs_forbidden = true;
7415 			dm_new_state->abm_level = val;
7416 		}
7417 		ret = 0;
7418 	}
7419 
7420 	return ret;
7421 }
7422 
7423 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
7424 					    const struct drm_connector_state *state,
7425 					    struct drm_property *property,
7426 					    uint64_t *val)
7427 {
7428 	struct drm_device *dev = connector->dev;
7429 	struct amdgpu_device *adev = drm_to_adev(dev);
7430 	struct dm_connector_state *dm_state =
7431 		to_dm_connector_state(state);
7432 	int ret = -EINVAL;
7433 
7434 	if (property == dev->mode_config.scaling_mode_property) {
7435 		switch (dm_state->scaling) {
7436 		case RMX_CENTER:
7437 			*val = DRM_MODE_SCALE_CENTER;
7438 			break;
7439 		case RMX_ASPECT:
7440 			*val = DRM_MODE_SCALE_ASPECT;
7441 			break;
7442 		case RMX_FULL:
7443 			*val = DRM_MODE_SCALE_FULLSCREEN;
7444 			break;
7445 		case RMX_OFF:
7446 		default:
7447 			*val = DRM_MODE_SCALE_NONE;
7448 			break;
7449 		}
7450 		ret = 0;
7451 	} else if (property == adev->mode_info.underscan_hborder_property) {
7452 		*val = dm_state->underscan_hborder;
7453 		ret = 0;
7454 	} else if (property == adev->mode_info.underscan_vborder_property) {
7455 		*val = dm_state->underscan_vborder;
7456 		ret = 0;
7457 	} else if (property == adev->mode_info.underscan_property) {
7458 		*val = dm_state->underscan_enable;
7459 		ret = 0;
7460 	} else if (property == adev->mode_info.abm_level_property) {
7461 		if (!dm_state->abm_sysfs_forbidden)
7462 			*val = ABM_SYSFS_CONTROL;
7463 		else
7464 			*val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ?
7465 				dm_state->abm_level : 0;
7466 		ret = 0;
7467 	}
7468 
7469 	return ret;
7470 }
7471 
7472 /**
7473  * DOC: panel power savings
7474  *
7475  * The display manager allows you to set your desired **panel power savings**
7476  * level (between 0-4, with 0 representing off), e.g. using the following::
7477  *
7478  *   # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings
7479  *
7480  * Modifying this value can have implications on color accuracy, so tread
7481  * carefully.
7482  */
7483 
7484 static ssize_t panel_power_savings_show(struct device *device,
7485 					struct device_attribute *attr,
7486 					char *buf)
7487 {
7488 	struct drm_connector *connector = dev_get_drvdata(device);
7489 	struct drm_device *dev = connector->dev;
7490 	u8 val;
7491 
7492 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7493 	val = to_dm_connector_state(connector->state)->abm_level ==
7494 		ABM_LEVEL_IMMEDIATE_DISABLE ? 0 :
7495 		to_dm_connector_state(connector->state)->abm_level;
7496 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7497 
7498 	return sysfs_emit(buf, "%u\n", val);
7499 }
7500 
7501 static ssize_t panel_power_savings_store(struct device *device,
7502 					 struct device_attribute *attr,
7503 					 const char *buf, size_t count)
7504 {
7505 	struct drm_connector *connector = dev_get_drvdata(device);
7506 	struct drm_device *dev = connector->dev;
7507 	long val;
7508 	int ret;
7509 
7510 	ret = kstrtol(buf, 0, &val);
7511 
7512 	if (ret)
7513 		return ret;
7514 
7515 	if (val < 0 || val > 4)
7516 		return -EINVAL;
7517 
7518 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7519 	if (to_dm_connector_state(connector->state)->abm_sysfs_forbidden)
7520 		ret = -EBUSY;
7521 	else
7522 		to_dm_connector_state(connector->state)->abm_level = val ?:
7523 			ABM_LEVEL_IMMEDIATE_DISABLE;
7524 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7525 
7526 	if (ret)
7527 		return ret;
7528 
7529 	drm_kms_helper_hotplug_event(dev);
7530 
7531 	return count;
7532 }
7533 
7534 static DEVICE_ATTR_RW(panel_power_savings);
7535 
7536 static struct attribute *amdgpu_attrs[] = {
7537 	&dev_attr_panel_power_savings.attr,
7538 	NULL
7539 };
7540 
7541 static const struct attribute_group amdgpu_group = {
7542 	.name = "amdgpu",
7543 	.attrs = amdgpu_attrs
7544 };
7545 
7546 static bool
7547 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector)
7548 {
7549 	if (amdgpu_dm_abm_level >= 0)
7550 		return false;
7551 
7552 	if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
7553 		return false;
7554 
7555 	/* check for OLED panels */
7556 	if (amdgpu_dm_connector->bl_idx >= 0) {
7557 		struct drm_device *drm = amdgpu_dm_connector->base.dev;
7558 		struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
7559 		struct amdgpu_dm_backlight_caps *caps;
7560 
7561 		caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx];
7562 		if (caps->aux_support)
7563 			return false;
7564 	}
7565 
7566 	return true;
7567 }
7568 
7569 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
7570 {
7571 	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
7572 
7573 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector))
7574 		sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group);
7575 
7576 	cec_notifier_conn_unregister(amdgpu_dm_connector->notifier);
7577 	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
7578 }
7579 
7580 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
7581 {
7582 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7583 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7584 	struct amdgpu_display_manager *dm = &adev->dm;
7585 
7586 	/*
7587 	 * Call only if mst_mgr was initialized before since it's not done
7588 	 * for all connector types.
7589 	 */
7590 	if (aconnector->mst_mgr.dev)
7591 		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
7592 
7593 	if (aconnector->bl_idx != -1) {
7594 		backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]);
7595 		dm->backlight_dev[aconnector->bl_idx] = NULL;
7596 	}
7597 
7598 	if (aconnector->dc_em_sink)
7599 		dc_sink_release(aconnector->dc_em_sink);
7600 	aconnector->dc_em_sink = NULL;
7601 	if (aconnector->dc_sink)
7602 		dc_sink_release(aconnector->dc_sink);
7603 	aconnector->dc_sink = NULL;
7604 
7605 	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
7606 	drm_connector_unregister(connector);
7607 	drm_connector_cleanup(connector);
7608 	kfree(aconnector->dm_dp_aux.aux.name);
7609 
7610 	kfree(connector);
7611 }
7612 
7613 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
7614 {
7615 	struct dm_connector_state *state =
7616 		to_dm_connector_state(connector->state);
7617 
7618 	if (connector->state)
7619 		__drm_atomic_helper_connector_destroy_state(connector->state);
7620 
7621 	kfree(state);
7622 
7623 	state = kzalloc(sizeof(*state), GFP_KERNEL);
7624 
7625 	if (state) {
7626 		state->scaling = RMX_OFF;
7627 		state->underscan_enable = false;
7628 		state->underscan_hborder = 0;
7629 		state->underscan_vborder = 0;
7630 		state->base.max_requested_bpc = 8;
7631 		state->vcpi_slots = 0;
7632 		state->pbn = 0;
7633 
7634 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
7635 			if (amdgpu_dm_abm_level <= 0)
7636 				state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7637 			else
7638 				state->abm_level = amdgpu_dm_abm_level;
7639 		}
7640 
7641 		__drm_atomic_helper_connector_reset(connector, &state->base);
7642 	}
7643 }
7644 
7645 struct drm_connector_state *
7646 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
7647 {
7648 	struct dm_connector_state *state =
7649 		to_dm_connector_state(connector->state);
7650 
7651 	struct dm_connector_state *new_state =
7652 			kmemdup(state, sizeof(*state), GFP_KERNEL);
7653 
7654 	if (!new_state)
7655 		return NULL;
7656 
7657 	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
7658 
7659 	new_state->freesync_capable = state->freesync_capable;
7660 	new_state->abm_level = state->abm_level;
7661 	new_state->scaling = state->scaling;
7662 	new_state->underscan_enable = state->underscan_enable;
7663 	new_state->underscan_hborder = state->underscan_hborder;
7664 	new_state->underscan_vborder = state->underscan_vborder;
7665 	new_state->vcpi_slots = state->vcpi_slots;
7666 	new_state->pbn = state->pbn;
7667 	return &new_state->base;
7668 }
7669 
7670 static int
7671 amdgpu_dm_connector_late_register(struct drm_connector *connector)
7672 {
7673 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7674 		to_amdgpu_dm_connector(connector);
7675 	int r;
7676 
7677 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) {
7678 		r = sysfs_create_group(&connector->kdev->kobj,
7679 				       &amdgpu_group);
7680 		if (r)
7681 			return r;
7682 	}
7683 
7684 	amdgpu_dm_register_backlight_device(amdgpu_dm_connector);
7685 
7686 	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
7687 	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
7688 		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
7689 		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
7690 		if (r)
7691 			return r;
7692 	}
7693 
7694 #if defined(CONFIG_DEBUG_FS)
7695 	connector_debugfs_init(amdgpu_dm_connector);
7696 #endif
7697 
7698 	return 0;
7699 }
7700 
7701 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector)
7702 {
7703 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7704 	struct dc_link *dc_link = aconnector->dc_link;
7705 	struct dc_sink *dc_em_sink = aconnector->dc_em_sink;
7706 	const struct drm_edid *drm_edid;
7707 	struct i2c_adapter *ddc;
7708 	struct drm_device *dev = connector->dev;
7709 
7710 	if (dc_link && dc_link->aux_mode)
7711 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7712 	else
7713 		ddc = &aconnector->i2c->base;
7714 
7715 	drm_edid = drm_edid_read_ddc(connector, ddc);
7716 	drm_edid_connector_update(connector, drm_edid);
7717 	if (!drm_edid) {
7718 		drm_err(dev, "No EDID found on connector: %s.\n", connector->name);
7719 		return;
7720 	}
7721 
7722 	aconnector->drm_edid = drm_edid;
7723 	/* Update emulated (virtual) sink's EDID */
7724 	if (dc_em_sink && dc_link) {
7725 		// FIXME: Get rid of drm_edid_raw()
7726 		const struct edid *edid = drm_edid_raw(drm_edid);
7727 
7728 		memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps));
7729 		memmove(dc_em_sink->dc_edid.raw_edid, edid,
7730 			(edid->extensions + 1) * EDID_LENGTH);
7731 		dm_helpers_parse_edid_caps(
7732 			dc_link,
7733 			&dc_em_sink->dc_edid,
7734 			&dc_em_sink->edid_caps);
7735 	}
7736 }
7737 
7738 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
7739 	.reset = amdgpu_dm_connector_funcs_reset,
7740 	.detect = amdgpu_dm_connector_detect,
7741 	.fill_modes = drm_helper_probe_single_connector_modes,
7742 	.destroy = amdgpu_dm_connector_destroy,
7743 	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
7744 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7745 	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
7746 	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
7747 	.late_register = amdgpu_dm_connector_late_register,
7748 	.early_unregister = amdgpu_dm_connector_unregister,
7749 	.force = amdgpu_dm_connector_funcs_force
7750 };
7751 
7752 static int get_modes(struct drm_connector *connector)
7753 {
7754 	return amdgpu_dm_connector_get_modes(connector);
7755 }
7756 
7757 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
7758 {
7759 	struct drm_connector *connector = &aconnector->base;
7760 	struct dc_link *dc_link = aconnector->dc_link;
7761 	struct dc_sink_init_data init_params = {
7762 			.link = aconnector->dc_link,
7763 			.sink_signal = SIGNAL_TYPE_VIRTUAL
7764 	};
7765 	const struct drm_edid *drm_edid;
7766 	const struct edid *edid;
7767 	struct i2c_adapter *ddc;
7768 
7769 	if (dc_link && dc_link->aux_mode)
7770 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7771 	else
7772 		ddc = &aconnector->i2c->base;
7773 
7774 	drm_edid = drm_edid_read_ddc(connector, ddc);
7775 	drm_edid_connector_update(connector, drm_edid);
7776 	if (!drm_edid) {
7777 		drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name);
7778 		return;
7779 	}
7780 
7781 	if (connector->display_info.is_hdmi)
7782 		init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A;
7783 
7784 	aconnector->drm_edid = drm_edid;
7785 
7786 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
7787 	aconnector->dc_em_sink = dc_link_add_remote_sink(
7788 		aconnector->dc_link,
7789 		(uint8_t *)edid,
7790 		(edid->extensions + 1) * EDID_LENGTH,
7791 		&init_params);
7792 
7793 	if (aconnector->base.force == DRM_FORCE_ON) {
7794 		aconnector->dc_sink = aconnector->dc_link->local_sink ?
7795 		aconnector->dc_link->local_sink :
7796 		aconnector->dc_em_sink;
7797 		if (aconnector->dc_sink)
7798 			dc_sink_retain(aconnector->dc_sink);
7799 	}
7800 }
7801 
7802 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
7803 {
7804 	struct dc_link *link = (struct dc_link *)aconnector->dc_link;
7805 
7806 	/*
7807 	 * In case of headless boot with force on for DP managed connector
7808 	 * Those settings have to be != 0 to get initial modeset
7809 	 */
7810 	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7811 		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
7812 		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
7813 	}
7814 
7815 	create_eml_sink(aconnector);
7816 }
7817 
7818 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
7819 						struct dc_stream_state *stream)
7820 {
7821 	enum dc_status dc_result = DC_ERROR_UNEXPECTED;
7822 	struct dc_plane_state *dc_plane_state = NULL;
7823 	struct dc_state *dc_state = NULL;
7824 
7825 	if (!stream)
7826 		goto cleanup;
7827 
7828 	dc_plane_state = dc_create_plane_state(dc);
7829 	if (!dc_plane_state)
7830 		goto cleanup;
7831 
7832 	dc_state = dc_state_create(dc, NULL);
7833 	if (!dc_state)
7834 		goto cleanup;
7835 
7836 	/* populate stream to plane */
7837 	dc_plane_state->src_rect.height  = stream->src.height;
7838 	dc_plane_state->src_rect.width   = stream->src.width;
7839 	dc_plane_state->dst_rect.height  = stream->src.height;
7840 	dc_plane_state->dst_rect.width   = stream->src.width;
7841 	dc_plane_state->clip_rect.height = stream->src.height;
7842 	dc_plane_state->clip_rect.width  = stream->src.width;
7843 	dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
7844 	dc_plane_state->plane_size.surface_size.height = stream->src.height;
7845 	dc_plane_state->plane_size.surface_size.width  = stream->src.width;
7846 	dc_plane_state->plane_size.chroma_size.height  = stream->src.height;
7847 	dc_plane_state->plane_size.chroma_size.width   = stream->src.width;
7848 	dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
7849 	dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
7850 	dc_plane_state->rotation = ROTATION_ANGLE_0;
7851 	dc_plane_state->is_tiling_rotated = false;
7852 	dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
7853 
7854 	dc_result = dc_validate_stream(dc, stream);
7855 	if (dc_result == DC_OK)
7856 		dc_result = dc_validate_plane(dc, dc_plane_state);
7857 
7858 	if (dc_result == DC_OK)
7859 		dc_result = dc_state_add_stream(dc, dc_state, stream);
7860 
7861 	if (dc_result == DC_OK && !dc_state_add_plane(
7862 						dc,
7863 						stream,
7864 						dc_plane_state,
7865 						dc_state))
7866 		dc_result = DC_FAIL_ATTACH_SURFACES;
7867 
7868 	if (dc_result == DC_OK)
7869 		dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY);
7870 
7871 cleanup:
7872 	if (dc_state)
7873 		dc_state_release(dc_state);
7874 
7875 	if (dc_plane_state)
7876 		dc_plane_state_release(dc_plane_state);
7877 
7878 	return dc_result;
7879 }
7880 
7881 struct dc_stream_state *
7882 create_validate_stream_for_sink(struct drm_connector *connector,
7883 				const struct drm_display_mode *drm_mode,
7884 				const struct dm_connector_state *dm_state,
7885 				const struct dc_stream_state *old_stream)
7886 {
7887 	struct amdgpu_dm_connector *aconnector = NULL;
7888 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7889 	struct dc_stream_state *stream;
7890 	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
7891 	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
7892 	enum dc_status dc_result = DC_OK;
7893 	uint8_t bpc_limit = 6;
7894 
7895 	if (!dm_state)
7896 		return NULL;
7897 
7898 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
7899 		aconnector = to_amdgpu_dm_connector(connector);
7900 
7901 	if (aconnector &&
7902 	    (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A ||
7903 	     aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER))
7904 		bpc_limit = 8;
7905 
7906 	do {
7907 		drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc);
7908 		stream = create_stream_for_sink(connector, drm_mode,
7909 						dm_state, old_stream,
7910 						requested_bpc);
7911 		if (stream == NULL) {
7912 			drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n");
7913 			break;
7914 		}
7915 
7916 		dc_result = dc_validate_stream(adev->dm.dc, stream);
7917 
7918 		if (!aconnector) /* writeback connector */
7919 			return stream;
7920 
7921 		if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
7922 			dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
7923 
7924 		if (dc_result == DC_OK)
7925 			dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
7926 
7927 		if (dc_result != DC_OK) {
7928 			DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n",
7929 				      drm_mode->hdisplay,
7930 				      drm_mode->vdisplay,
7931 				      drm_mode->clock,
7932 				      dc_pixel_encoding_to_str(stream->timing.pixel_encoding),
7933 				      dc_color_depth_to_str(stream->timing.display_color_depth),
7934 				      dc_status_to_str(dc_result));
7935 
7936 			dc_stream_release(stream);
7937 			stream = NULL;
7938 			requested_bpc -= 2; /* lower bpc to retry validation */
7939 		}
7940 
7941 	} while (stream == NULL && requested_bpc >= bpc_limit);
7942 
7943 	switch (dc_result) {
7944 	/*
7945 	 * If we failed to validate DP bandwidth stream with the requested RGB color depth,
7946 	 * we try to fallback and configure in order:
7947 	 * YUV422 (8bpc, 6bpc)
7948 	 * YUV420 (8bpc, 6bpc)
7949 	 */
7950 	case DC_FAIL_ENC_VALIDATE:
7951 	case DC_EXCEED_DONGLE_CAP:
7952 	case DC_NO_DP_LINK_BANDWIDTH:
7953 		/* recursively entered twice and already tried both YUV422 and YUV420 */
7954 		if (aconnector->force_yuv422_output && aconnector->force_yuv420_output)
7955 			break;
7956 		/* first failure; try YUV422 */
7957 		if (!aconnector->force_yuv422_output) {
7958 			drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n",
7959 				    __func__, __LINE__, dc_result);
7960 			aconnector->force_yuv422_output = true;
7961 		/* recursively entered and YUV422 failed, try YUV420 */
7962 		} else if (!aconnector->force_yuv420_output) {
7963 			drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n",
7964 				    __func__, __LINE__, dc_result);
7965 			aconnector->force_yuv420_output = true;
7966 		}
7967 		stream = create_validate_stream_for_sink(connector, drm_mode,
7968 							 dm_state, old_stream);
7969 		aconnector->force_yuv422_output = false;
7970 		aconnector->force_yuv420_output = false;
7971 		break;
7972 	case DC_OK:
7973 		break;
7974 	default:
7975 		drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n",
7976 			    __func__, __LINE__, dc_result);
7977 		break;
7978 	}
7979 
7980 	return stream;
7981 }
7982 
7983 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
7984 				   const struct drm_display_mode *mode)
7985 {
7986 	int result = MODE_ERROR;
7987 	struct dc_sink *dc_sink;
7988 	struct drm_display_mode *test_mode;
7989 	/* TODO: Unhardcode stream count */
7990 	struct dc_stream_state *stream;
7991 	/* we always have an amdgpu_dm_connector here since we got
7992 	 * here via the amdgpu_dm_connector_helper_funcs
7993 	 */
7994 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7995 
7996 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
7997 			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
7998 		return result;
7999 
8000 	/*
8001 	 * Only run this the first time mode_valid is called to initilialize
8002 	 * EDID mgmt
8003 	 */
8004 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
8005 		!aconnector->dc_em_sink)
8006 		handle_edid_mgmt(aconnector);
8007 
8008 	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
8009 
8010 	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
8011 				aconnector->base.force != DRM_FORCE_ON) {
8012 		drm_err(connector->dev, "dc_sink is NULL!\n");
8013 		goto fail;
8014 	}
8015 
8016 	test_mode = drm_mode_duplicate(connector->dev, mode);
8017 	if (!test_mode)
8018 		goto fail;
8019 
8020 	drm_mode_set_crtcinfo(test_mode, 0);
8021 
8022 	stream = create_validate_stream_for_sink(connector, test_mode,
8023 						 to_dm_connector_state(connector->state),
8024 						 NULL);
8025 	drm_mode_destroy(connector->dev, test_mode);
8026 	if (stream) {
8027 		dc_stream_release(stream);
8028 		result = MODE_OK;
8029 	}
8030 
8031 fail:
8032 	/* TODO: error handling*/
8033 	return result;
8034 }
8035 
8036 static int fill_hdr_info_packet(const struct drm_connector_state *state,
8037 				struct dc_info_packet *out)
8038 {
8039 	struct hdmi_drm_infoframe frame;
8040 	unsigned char buf[30]; /* 26 + 4 */
8041 	ssize_t len;
8042 	int ret, i;
8043 
8044 	memset(out, 0, sizeof(*out));
8045 
8046 	if (!state->hdr_output_metadata)
8047 		return 0;
8048 
8049 	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
8050 	if (ret)
8051 		return ret;
8052 
8053 	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
8054 	if (len < 0)
8055 		return (int)len;
8056 
8057 	/* Static metadata is a fixed 26 bytes + 4 byte header. */
8058 	if (len != 30)
8059 		return -EINVAL;
8060 
8061 	/* Prepare the infopacket for DC. */
8062 	switch (state->connector->connector_type) {
8063 	case DRM_MODE_CONNECTOR_HDMIA:
8064 		out->hb0 = 0x87; /* type */
8065 		out->hb1 = 0x01; /* version */
8066 		out->hb2 = 0x1A; /* length */
8067 		out->sb[0] = buf[3]; /* checksum */
8068 		i = 1;
8069 		break;
8070 
8071 	case DRM_MODE_CONNECTOR_DisplayPort:
8072 	case DRM_MODE_CONNECTOR_eDP:
8073 		out->hb0 = 0x00; /* sdp id, zero */
8074 		out->hb1 = 0x87; /* type */
8075 		out->hb2 = 0x1D; /* payload len - 1 */
8076 		out->hb3 = (0x13 << 2); /* sdp version */
8077 		out->sb[0] = 0x01; /* version */
8078 		out->sb[1] = 0x1A; /* length */
8079 		i = 2;
8080 		break;
8081 
8082 	default:
8083 		return -EINVAL;
8084 	}
8085 
8086 	memcpy(&out->sb[i], &buf[4], 26);
8087 	out->valid = true;
8088 
8089 	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
8090 		       sizeof(out->sb), false);
8091 
8092 	return 0;
8093 }
8094 
8095 static int
8096 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
8097 				 struct drm_atomic_state *state)
8098 {
8099 	struct drm_connector_state *new_con_state =
8100 		drm_atomic_get_new_connector_state(state, conn);
8101 	struct drm_connector_state *old_con_state =
8102 		drm_atomic_get_old_connector_state(state, conn);
8103 	struct drm_crtc *crtc = new_con_state->crtc;
8104 	struct drm_crtc_state *new_crtc_state;
8105 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
8106 	int ret;
8107 
8108 	if (WARN_ON(unlikely(!old_con_state || !new_con_state)))
8109 		return -EINVAL;
8110 
8111 	trace_amdgpu_dm_connector_atomic_check(new_con_state);
8112 
8113 	if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
8114 		ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
8115 		if (ret < 0)
8116 			return ret;
8117 	}
8118 
8119 	if (!crtc)
8120 		return 0;
8121 
8122 	if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) {
8123 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8124 		if (IS_ERR(new_crtc_state))
8125 			return PTR_ERR(new_crtc_state);
8126 
8127 		new_crtc_state->mode_changed = true;
8128 	}
8129 
8130 	if (new_con_state->colorspace != old_con_state->colorspace) {
8131 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8132 		if (IS_ERR(new_crtc_state))
8133 			return PTR_ERR(new_crtc_state);
8134 
8135 		new_crtc_state->mode_changed = true;
8136 	}
8137 
8138 	if (new_con_state->content_type != old_con_state->content_type) {
8139 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8140 		if (IS_ERR(new_crtc_state))
8141 			return PTR_ERR(new_crtc_state);
8142 
8143 		new_crtc_state->mode_changed = true;
8144 	}
8145 
8146 	if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
8147 		struct dc_info_packet hdr_infopacket;
8148 
8149 		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
8150 		if (ret)
8151 			return ret;
8152 
8153 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8154 		if (IS_ERR(new_crtc_state))
8155 			return PTR_ERR(new_crtc_state);
8156 
8157 		/*
8158 		 * DC considers the stream backends changed if the
8159 		 * static metadata changes. Forcing the modeset also
8160 		 * gives a simple way for userspace to switch from
8161 		 * 8bpc to 10bpc when setting the metadata to enter
8162 		 * or exit HDR.
8163 		 *
8164 		 * Changing the static metadata after it's been
8165 		 * set is permissible, however. So only force a
8166 		 * modeset if we're entering or exiting HDR.
8167 		 */
8168 		new_crtc_state->mode_changed = new_crtc_state->mode_changed ||
8169 			!old_con_state->hdr_output_metadata ||
8170 			!new_con_state->hdr_output_metadata;
8171 	}
8172 
8173 	return 0;
8174 }
8175 
8176 static const struct drm_connector_helper_funcs
8177 amdgpu_dm_connector_helper_funcs = {
8178 	/*
8179 	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
8180 	 * modes will be filtered by drm_mode_validate_size(), and those modes
8181 	 * are missing after user start lightdm. So we need to renew modes list.
8182 	 * in get_modes call back, not just return the modes count
8183 	 */
8184 	.get_modes = get_modes,
8185 	.mode_valid = amdgpu_dm_connector_mode_valid,
8186 	.atomic_check = amdgpu_dm_connector_atomic_check,
8187 };
8188 
8189 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
8190 {
8191 
8192 }
8193 
8194 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
8195 {
8196 	switch (display_color_depth) {
8197 	case COLOR_DEPTH_666:
8198 		return 6;
8199 	case COLOR_DEPTH_888:
8200 		return 8;
8201 	case COLOR_DEPTH_101010:
8202 		return 10;
8203 	case COLOR_DEPTH_121212:
8204 		return 12;
8205 	case COLOR_DEPTH_141414:
8206 		return 14;
8207 	case COLOR_DEPTH_161616:
8208 		return 16;
8209 	default:
8210 		break;
8211 	}
8212 	return 0;
8213 }
8214 
8215 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
8216 					  struct drm_crtc_state *crtc_state,
8217 					  struct drm_connector_state *conn_state)
8218 {
8219 	struct drm_atomic_state *state = crtc_state->state;
8220 	struct drm_connector *connector = conn_state->connector;
8221 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8222 	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
8223 	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
8224 	struct drm_dp_mst_topology_mgr *mst_mgr;
8225 	struct drm_dp_mst_port *mst_port;
8226 	struct drm_dp_mst_topology_state *mst_state;
8227 	enum dc_color_depth color_depth;
8228 	int clock, bpp = 0;
8229 	bool is_y420 = false;
8230 
8231 	if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
8232 	    (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
8233 		struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8234 		struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8235 		enum drm_mode_status result;
8236 
8237 		result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode);
8238 		if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) {
8239 			drm_dbg_driver(encoder->dev,
8240 				       "mode %dx%d@%dHz is not native, enabling scaling\n",
8241 				       adjusted_mode->hdisplay, adjusted_mode->vdisplay,
8242 				       drm_mode_vrefresh(adjusted_mode));
8243 			dm_new_connector_state->scaling = RMX_ASPECT;
8244 		}
8245 		return 0;
8246 	}
8247 
8248 	if (!aconnector->mst_output_port)
8249 		return 0;
8250 
8251 	mst_port = aconnector->mst_output_port;
8252 	mst_mgr = &aconnector->mst_root->mst_mgr;
8253 
8254 	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
8255 		return 0;
8256 
8257 	mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
8258 	if (IS_ERR(mst_state))
8259 		return PTR_ERR(mst_state);
8260 
8261 	mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link);
8262 
8263 	if (!state->duplicated) {
8264 		int max_bpc = conn_state->max_requested_bpc;
8265 
8266 		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
8267 			  aconnector->force_yuv420_output;
8268 		color_depth = convert_color_depth_from_display_info(connector,
8269 								    is_y420,
8270 								    max_bpc);
8271 		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
8272 		clock = adjusted_mode->clock;
8273 		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4);
8274 	}
8275 
8276 	dm_new_connector_state->vcpi_slots =
8277 		drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
8278 					      dm_new_connector_state->pbn);
8279 	if (dm_new_connector_state->vcpi_slots < 0) {
8280 		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
8281 		return dm_new_connector_state->vcpi_slots;
8282 	}
8283 	return 0;
8284 }
8285 
8286 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
8287 	.disable = dm_encoder_helper_disable,
8288 	.atomic_check = dm_encoder_helper_atomic_check
8289 };
8290 
8291 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
8292 					    struct dc_state *dc_state,
8293 					    struct dsc_mst_fairness_vars *vars)
8294 {
8295 	struct dc_stream_state *stream = NULL;
8296 	struct drm_connector *connector;
8297 	struct drm_connector_state *new_con_state;
8298 	struct amdgpu_dm_connector *aconnector;
8299 	struct dm_connector_state *dm_conn_state;
8300 	int i, j, ret;
8301 	int vcpi, pbn_div, pbn = 0, slot_num = 0;
8302 
8303 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
8304 
8305 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
8306 			continue;
8307 
8308 		aconnector = to_amdgpu_dm_connector(connector);
8309 
8310 		if (!aconnector->mst_output_port)
8311 			continue;
8312 
8313 		if (!new_con_state || !new_con_state->crtc)
8314 			continue;
8315 
8316 		dm_conn_state = to_dm_connector_state(new_con_state);
8317 
8318 		for (j = 0; j < dc_state->stream_count; j++) {
8319 			stream = dc_state->streams[j];
8320 			if (!stream)
8321 				continue;
8322 
8323 			if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
8324 				break;
8325 
8326 			stream = NULL;
8327 		}
8328 
8329 		if (!stream)
8330 			continue;
8331 
8332 		pbn_div = dm_mst_get_pbn_divider(stream->link);
8333 		/* pbn is calculated by compute_mst_dsc_configs_for_state*/
8334 		for (j = 0; j < dc_state->stream_count; j++) {
8335 			if (vars[j].aconnector == aconnector) {
8336 				pbn = vars[j].pbn;
8337 				break;
8338 			}
8339 		}
8340 
8341 		if (j == dc_state->stream_count || pbn_div == 0)
8342 			continue;
8343 
8344 		slot_num = DIV_ROUND_UP(pbn, pbn_div);
8345 
8346 		if (stream->timing.flags.DSC != 1) {
8347 			dm_conn_state->pbn = pbn;
8348 			dm_conn_state->vcpi_slots = slot_num;
8349 
8350 			ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
8351 							   dm_conn_state->pbn, false);
8352 			if (ret < 0)
8353 				return ret;
8354 
8355 			continue;
8356 		}
8357 
8358 		vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
8359 		if (vcpi < 0)
8360 			return vcpi;
8361 
8362 		dm_conn_state->pbn = pbn;
8363 		dm_conn_state->vcpi_slots = vcpi;
8364 	}
8365 	return 0;
8366 }
8367 
8368 static int to_drm_connector_type(enum signal_type st, uint32_t connector_id)
8369 {
8370 	switch (st) {
8371 	case SIGNAL_TYPE_HDMI_TYPE_A:
8372 		return DRM_MODE_CONNECTOR_HDMIA;
8373 	case SIGNAL_TYPE_EDP:
8374 		return DRM_MODE_CONNECTOR_eDP;
8375 	case SIGNAL_TYPE_LVDS:
8376 		return DRM_MODE_CONNECTOR_LVDS;
8377 	case SIGNAL_TYPE_RGB:
8378 		return DRM_MODE_CONNECTOR_VGA;
8379 	case SIGNAL_TYPE_DISPLAY_PORT:
8380 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
8381 		return DRM_MODE_CONNECTOR_DisplayPort;
8382 	case SIGNAL_TYPE_DVI_DUAL_LINK:
8383 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
8384 		if (connector_id == CONNECTOR_ID_SINGLE_LINK_DVII ||
8385 			connector_id == CONNECTOR_ID_DUAL_LINK_DVII)
8386 			return DRM_MODE_CONNECTOR_DVII;
8387 
8388 		return DRM_MODE_CONNECTOR_DVID;
8389 	case SIGNAL_TYPE_VIRTUAL:
8390 		return DRM_MODE_CONNECTOR_VIRTUAL;
8391 
8392 	default:
8393 		return DRM_MODE_CONNECTOR_Unknown;
8394 	}
8395 }
8396 
8397 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
8398 {
8399 	struct drm_encoder *encoder;
8400 
8401 	/* There is only one encoder per connector */
8402 	drm_connector_for_each_possible_encoder(connector, encoder)
8403 		return encoder;
8404 
8405 	return NULL;
8406 }
8407 
8408 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
8409 {
8410 	struct drm_encoder *encoder;
8411 	struct amdgpu_encoder *amdgpu_encoder;
8412 
8413 	encoder = amdgpu_dm_connector_to_encoder(connector);
8414 
8415 	if (encoder == NULL)
8416 		return;
8417 
8418 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8419 
8420 	amdgpu_encoder->native_mode.clock = 0;
8421 
8422 	if (!list_empty(&connector->probed_modes)) {
8423 		struct drm_display_mode *preferred_mode = NULL;
8424 
8425 		list_for_each_entry(preferred_mode,
8426 				    &connector->probed_modes,
8427 				    head) {
8428 			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
8429 				amdgpu_encoder->native_mode = *preferred_mode;
8430 
8431 			break;
8432 		}
8433 
8434 	}
8435 }
8436 
8437 static struct drm_display_mode *
8438 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
8439 			     const char *name,
8440 			     int hdisplay, int vdisplay)
8441 {
8442 	struct drm_device *dev = encoder->dev;
8443 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8444 	struct drm_display_mode *mode = NULL;
8445 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8446 
8447 	mode = drm_mode_duplicate(dev, native_mode);
8448 
8449 	if (mode == NULL)
8450 		return NULL;
8451 
8452 	mode->hdisplay = hdisplay;
8453 	mode->vdisplay = vdisplay;
8454 	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8455 	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
8456 
8457 	return mode;
8458 
8459 }
8460 
8461 static const struct amdgpu_dm_mode_size {
8462 	char name[DRM_DISPLAY_MODE_LEN];
8463 	int w;
8464 	int h;
8465 } common_modes[] = {
8466 	{  "640x480",  640,  480},
8467 	{  "800x600",  800,  600},
8468 	{ "1024x768", 1024,  768},
8469 	{ "1280x720", 1280,  720},
8470 	{ "1280x800", 1280,  800},
8471 	{"1280x1024", 1280, 1024},
8472 	{ "1440x900", 1440,  900},
8473 	{"1680x1050", 1680, 1050},
8474 	{"1600x1200", 1600, 1200},
8475 	{"1920x1080", 1920, 1080},
8476 	{"1920x1200", 1920, 1200}
8477 };
8478 
8479 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
8480 						 struct drm_connector *connector)
8481 {
8482 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8483 	struct drm_display_mode *mode = NULL;
8484 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8485 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8486 				to_amdgpu_dm_connector(connector);
8487 	int i;
8488 	int n;
8489 
8490 	if ((connector->connector_type != DRM_MODE_CONNECTOR_eDP) &&
8491 	    (connector->connector_type != DRM_MODE_CONNECTOR_LVDS))
8492 		return;
8493 
8494 	n = ARRAY_SIZE(common_modes);
8495 
8496 	for (i = 0; i < n; i++) {
8497 		struct drm_display_mode *curmode = NULL;
8498 		bool mode_existed = false;
8499 
8500 		if (common_modes[i].w > native_mode->hdisplay ||
8501 		    common_modes[i].h > native_mode->vdisplay ||
8502 		   (common_modes[i].w == native_mode->hdisplay &&
8503 		    common_modes[i].h == native_mode->vdisplay))
8504 			continue;
8505 
8506 		list_for_each_entry(curmode, &connector->probed_modes, head) {
8507 			if (common_modes[i].w == curmode->hdisplay &&
8508 			    common_modes[i].h == curmode->vdisplay) {
8509 				mode_existed = true;
8510 				break;
8511 			}
8512 		}
8513 
8514 		if (mode_existed)
8515 			continue;
8516 
8517 		mode = amdgpu_dm_create_common_mode(encoder,
8518 				common_modes[i].name, common_modes[i].w,
8519 				common_modes[i].h);
8520 		if (!mode)
8521 			continue;
8522 
8523 		drm_mode_probed_add(connector, mode);
8524 		amdgpu_dm_connector->num_modes++;
8525 	}
8526 }
8527 
8528 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
8529 {
8530 	struct drm_encoder *encoder;
8531 	struct amdgpu_encoder *amdgpu_encoder;
8532 	const struct drm_display_mode *native_mode;
8533 
8534 	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
8535 	    connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
8536 		return;
8537 
8538 	mutex_lock(&connector->dev->mode_config.mutex);
8539 	amdgpu_dm_connector_get_modes(connector);
8540 	mutex_unlock(&connector->dev->mode_config.mutex);
8541 
8542 	encoder = amdgpu_dm_connector_to_encoder(connector);
8543 	if (!encoder)
8544 		return;
8545 
8546 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8547 
8548 	native_mode = &amdgpu_encoder->native_mode;
8549 	if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
8550 		return;
8551 
8552 	drm_connector_set_panel_orientation_with_quirk(connector,
8553 						       DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
8554 						       native_mode->hdisplay,
8555 						       native_mode->vdisplay);
8556 }
8557 
8558 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
8559 					      const struct drm_edid *drm_edid)
8560 {
8561 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8562 			to_amdgpu_dm_connector(connector);
8563 
8564 	if (drm_edid) {
8565 		/* empty probed_modes */
8566 		INIT_LIST_HEAD(&connector->probed_modes);
8567 		amdgpu_dm_connector->num_modes =
8568 				drm_edid_connector_add_modes(connector);
8569 
8570 		/* sorting the probed modes before calling function
8571 		 * amdgpu_dm_get_native_mode() since EDID can have
8572 		 * more than one preferred mode. The modes that are
8573 		 * later in the probed mode list could be of higher
8574 		 * and preferred resolution. For example, 3840x2160
8575 		 * resolution in base EDID preferred timing and 4096x2160
8576 		 * preferred resolution in DID extension block later.
8577 		 */
8578 		drm_mode_sort(&connector->probed_modes);
8579 		amdgpu_dm_get_native_mode(connector);
8580 
8581 		/* Freesync capabilities are reset by calling
8582 		 * drm_edid_connector_add_modes() and need to be
8583 		 * restored here.
8584 		 */
8585 		amdgpu_dm_update_freesync_caps(connector, drm_edid);
8586 	} else {
8587 		amdgpu_dm_connector->num_modes = 0;
8588 	}
8589 }
8590 
8591 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
8592 			      struct drm_display_mode *mode)
8593 {
8594 	struct drm_display_mode *m;
8595 
8596 	list_for_each_entry(m, &aconnector->base.probed_modes, head) {
8597 		if (drm_mode_equal(m, mode))
8598 			return true;
8599 	}
8600 
8601 	return false;
8602 }
8603 
8604 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
8605 {
8606 	const struct drm_display_mode *m;
8607 	struct drm_display_mode *new_mode;
8608 	uint i;
8609 	u32 new_modes_count = 0;
8610 
8611 	/* Standard FPS values
8612 	 *
8613 	 * 23.976       - TV/NTSC
8614 	 * 24           - Cinema
8615 	 * 25           - TV/PAL
8616 	 * 29.97        - TV/NTSC
8617 	 * 30           - TV/NTSC
8618 	 * 48           - Cinema HFR
8619 	 * 50           - TV/PAL
8620 	 * 60           - Commonly used
8621 	 * 48,72,96,120 - Multiples of 24
8622 	 */
8623 	static const u32 common_rates[] = {
8624 		23976, 24000, 25000, 29970, 30000,
8625 		48000, 50000, 60000, 72000, 96000, 120000
8626 	};
8627 
8628 	/*
8629 	 * Find mode with highest refresh rate with the same resolution
8630 	 * as the preferred mode. Some monitors report a preferred mode
8631 	 * with lower resolution than the highest refresh rate supported.
8632 	 */
8633 
8634 	m = get_highest_refresh_rate_mode(aconnector, true);
8635 	if (!m)
8636 		return 0;
8637 
8638 	for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
8639 		u64 target_vtotal, target_vtotal_diff;
8640 		u64 num, den;
8641 
8642 		if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
8643 			continue;
8644 
8645 		if (common_rates[i] < aconnector->min_vfreq * 1000 ||
8646 		    common_rates[i] > aconnector->max_vfreq * 1000)
8647 			continue;
8648 
8649 		num = (unsigned long long)m->clock * 1000 * 1000;
8650 		den = common_rates[i] * (unsigned long long)m->htotal;
8651 		target_vtotal = div_u64(num, den);
8652 		target_vtotal_diff = target_vtotal - m->vtotal;
8653 
8654 		/* Check for illegal modes */
8655 		if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
8656 		    m->vsync_end + target_vtotal_diff < m->vsync_start ||
8657 		    m->vtotal + target_vtotal_diff < m->vsync_end)
8658 			continue;
8659 
8660 		new_mode = drm_mode_duplicate(aconnector->base.dev, m);
8661 		if (!new_mode)
8662 			goto out;
8663 
8664 		new_mode->vtotal += (u16)target_vtotal_diff;
8665 		new_mode->vsync_start += (u16)target_vtotal_diff;
8666 		new_mode->vsync_end += (u16)target_vtotal_diff;
8667 		new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8668 		new_mode->type |= DRM_MODE_TYPE_DRIVER;
8669 
8670 		if (!is_duplicate_mode(aconnector, new_mode)) {
8671 			drm_mode_probed_add(&aconnector->base, new_mode);
8672 			new_modes_count += 1;
8673 		} else
8674 			drm_mode_destroy(aconnector->base.dev, new_mode);
8675 	}
8676  out:
8677 	return new_modes_count;
8678 }
8679 
8680 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
8681 						   const struct drm_edid *drm_edid)
8682 {
8683 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8684 		to_amdgpu_dm_connector(connector);
8685 
8686 	if (!(amdgpu_freesync_vid_mode && drm_edid))
8687 		return;
8688 
8689 	if (!amdgpu_dm_connector->dc_sink || amdgpu_dm_connector->dc_sink->edid_caps.analog ||
8690 		!dc_supports_vrr(amdgpu_dm_connector->dc_sink->ctx->dce_version))
8691 		return;
8692 
8693 	if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
8694 		amdgpu_dm_connector->num_modes +=
8695 			add_fs_modes(amdgpu_dm_connector);
8696 }
8697 
8698 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
8699 {
8700 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8701 			to_amdgpu_dm_connector(connector);
8702 	struct drm_encoder *encoder;
8703 	const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid;
8704 	struct dc_link_settings *verified_link_cap =
8705 			&amdgpu_dm_connector->dc_link->verified_link_cap;
8706 	const struct dc *dc = amdgpu_dm_connector->dc_link->dc;
8707 
8708 	encoder = amdgpu_dm_connector_to_encoder(connector);
8709 
8710 	if (!drm_edid) {
8711 		amdgpu_dm_connector->num_modes =
8712 				drm_add_modes_noedid(connector, 640, 480);
8713 		if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
8714 			amdgpu_dm_connector->num_modes +=
8715 				drm_add_modes_noedid(connector, 1920, 1080);
8716 
8717 		if (amdgpu_dm_connector->dc_sink && amdgpu_dm_connector->dc_sink->edid_caps.analog) {
8718 			/* Analog monitor connected by DAC load detection.
8719 			 * Add common modes. It will be up to the user to select one that works.
8720 			 */
8721 			for (int i = 0; i < ARRAY_SIZE(common_modes); i++)
8722 				amdgpu_dm_connector->num_modes += drm_add_modes_noedid(
8723 					connector, common_modes[i].w, common_modes[i].h);
8724 		}
8725 	} else {
8726 		amdgpu_dm_connector_ddc_get_modes(connector, drm_edid);
8727 		if (encoder)
8728 			amdgpu_dm_connector_add_common_modes(encoder, connector);
8729 		amdgpu_dm_connector_add_freesync_modes(connector, drm_edid);
8730 	}
8731 	amdgpu_dm_fbc_init(connector);
8732 
8733 	return amdgpu_dm_connector->num_modes;
8734 }
8735 
8736 static const u32 supported_colorspaces =
8737 	BIT(DRM_MODE_COLORIMETRY_BT709_YCC) |
8738 	BIT(DRM_MODE_COLORIMETRY_OPRGB) |
8739 	BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) |
8740 	BIT(DRM_MODE_COLORIMETRY_BT2020_YCC);
8741 
8742 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
8743 				     struct amdgpu_dm_connector *aconnector,
8744 				     int connector_type,
8745 				     struct dc_link *link,
8746 				     int link_index)
8747 {
8748 	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
8749 
8750 	/*
8751 	 * Some of the properties below require access to state, like bpc.
8752 	 * Allocate some default initial connector state with our reset helper.
8753 	 */
8754 	if (aconnector->base.funcs->reset)
8755 		aconnector->base.funcs->reset(&aconnector->base);
8756 
8757 	aconnector->connector_id = link_index;
8758 	aconnector->bl_idx = -1;
8759 	aconnector->dc_link = link;
8760 	aconnector->base.interlace_allowed = false;
8761 	aconnector->base.doublescan_allowed = false;
8762 	aconnector->base.stereo_allowed = false;
8763 	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
8764 	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
8765 	aconnector->audio_inst = -1;
8766 	aconnector->pack_sdp_v1_3 = false;
8767 	aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
8768 	memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
8769 	mutex_init(&aconnector->hpd_lock);
8770 	mutex_init(&aconnector->handle_mst_msg_ready);
8771 
8772 	/*
8773 	 * configure support HPD hot plug connector_>polled default value is 0
8774 	 * which means HPD hot plug not supported
8775 	 */
8776 	switch (connector_type) {
8777 	case DRM_MODE_CONNECTOR_HDMIA:
8778 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8779 		aconnector->base.ycbcr_420_allowed =
8780 			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
8781 		break;
8782 	case DRM_MODE_CONNECTOR_DisplayPort:
8783 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8784 		link->link_enc = link_enc_cfg_get_link_enc(link);
8785 		ASSERT(link->link_enc);
8786 		if (link->link_enc)
8787 			aconnector->base.ycbcr_420_allowed =
8788 			link->link_enc->features.dp_ycbcr420_supported ? true : false;
8789 		break;
8790 	case DRM_MODE_CONNECTOR_DVID:
8791 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8792 		break;
8793 	case DRM_MODE_CONNECTOR_DVII:
8794 	case DRM_MODE_CONNECTOR_VGA:
8795 		aconnector->base.polled =
8796 			DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
8797 		break;
8798 	default:
8799 		break;
8800 	}
8801 
8802 	drm_object_attach_property(&aconnector->base.base,
8803 				dm->ddev->mode_config.scaling_mode_property,
8804 				DRM_MODE_SCALE_NONE);
8805 
8806 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA
8807 		|| (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root))
8808 		drm_connector_attach_broadcast_rgb_property(&aconnector->base);
8809 
8810 	drm_object_attach_property(&aconnector->base.base,
8811 				adev->mode_info.underscan_property,
8812 				UNDERSCAN_OFF);
8813 	drm_object_attach_property(&aconnector->base.base,
8814 				adev->mode_info.underscan_hborder_property,
8815 				0);
8816 	drm_object_attach_property(&aconnector->base.base,
8817 				adev->mode_info.underscan_vborder_property,
8818 				0);
8819 
8820 	if (!aconnector->mst_root)
8821 		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
8822 
8823 	aconnector->base.state->max_bpc = 16;
8824 	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
8825 
8826 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8827 		/* Content Type is currently only implemented for HDMI. */
8828 		drm_connector_attach_content_type_property(&aconnector->base);
8829 	}
8830 
8831 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8832 		if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces))
8833 			drm_connector_attach_colorspace_property(&aconnector->base);
8834 	} else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) ||
8835 		   connector_type == DRM_MODE_CONNECTOR_eDP) {
8836 		if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces))
8837 			drm_connector_attach_colorspace_property(&aconnector->base);
8838 	}
8839 
8840 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8841 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
8842 	    connector_type == DRM_MODE_CONNECTOR_eDP) {
8843 		drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
8844 
8845 		if (!aconnector->mst_root)
8846 			drm_connector_attach_vrr_capable_property(&aconnector->base);
8847 
8848 		if (adev->dm.hdcp_workqueue)
8849 			drm_connector_attach_content_protection_property(&aconnector->base, true);
8850 	}
8851 
8852 	if (connector_type == DRM_MODE_CONNECTOR_eDP) {
8853 		struct drm_privacy_screen *privacy_screen;
8854 
8855 		privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL);
8856 		if (!IS_ERR(privacy_screen)) {
8857 			drm_connector_attach_privacy_screen_provider(&aconnector->base,
8858 								     privacy_screen);
8859 		} else if (PTR_ERR(privacy_screen) != -ENODEV) {
8860 			drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n");
8861 		}
8862 	}
8863 }
8864 
8865 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
8866 			      struct i2c_msg *msgs, int num)
8867 {
8868 	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
8869 	struct ddc_service *ddc_service = i2c->ddc_service;
8870 	struct i2c_command cmd;
8871 	int i;
8872 	int result = -EIO;
8873 
8874 	if (!ddc_service->ddc_pin)
8875 		return result;
8876 
8877 	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
8878 
8879 	if (!cmd.payloads)
8880 		return result;
8881 
8882 	cmd.number_of_payloads = num;
8883 	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
8884 	cmd.speed = 100;
8885 
8886 	for (i = 0; i < num; i++) {
8887 		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
8888 		cmd.payloads[i].address = msgs[i].addr;
8889 		cmd.payloads[i].length = msgs[i].len;
8890 		cmd.payloads[i].data = msgs[i].buf;
8891 	}
8892 
8893 	if (i2c->oem) {
8894 		if (dc_submit_i2c_oem(
8895 			    ddc_service->ctx->dc,
8896 			    &cmd))
8897 			result = num;
8898 	} else {
8899 		if (dc_submit_i2c(
8900 			    ddc_service->ctx->dc,
8901 			    ddc_service->link->link_index,
8902 			    &cmd))
8903 			result = num;
8904 	}
8905 
8906 	kfree(cmd.payloads);
8907 	return result;
8908 }
8909 
8910 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
8911 {
8912 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
8913 }
8914 
8915 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
8916 	.master_xfer = amdgpu_dm_i2c_xfer,
8917 	.functionality = amdgpu_dm_i2c_func,
8918 };
8919 
8920 static struct amdgpu_i2c_adapter *
8921 create_i2c(struct ddc_service *ddc_service, bool oem)
8922 {
8923 	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
8924 	struct amdgpu_i2c_adapter *i2c;
8925 
8926 	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
8927 	if (!i2c)
8928 		return NULL;
8929 	i2c->base.owner = THIS_MODULE;
8930 	i2c->base.dev.parent = &adev->pdev->dev;
8931 	i2c->base.algo = &amdgpu_dm_i2c_algo;
8932 	if (oem)
8933 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus");
8934 	else
8935 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d",
8936 			 ddc_service->link->link_index);
8937 	i2c_set_adapdata(&i2c->base, i2c);
8938 	i2c->ddc_service = ddc_service;
8939 	i2c->oem = oem;
8940 
8941 	return i2c;
8942 }
8943 
8944 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector)
8945 {
8946 	struct cec_connector_info conn_info;
8947 	struct drm_device *ddev = aconnector->base.dev;
8948 	struct device *hdmi_dev = ddev->dev;
8949 
8950 	if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) {
8951 		drm_info(ddev, "HDMI-CEC feature masked\n");
8952 		return -EINVAL;
8953 	}
8954 
8955 	cec_fill_conn_info_from_drm(&conn_info, &aconnector->base);
8956 	aconnector->notifier =
8957 		cec_notifier_conn_register(hdmi_dev, NULL, &conn_info);
8958 	if (!aconnector->notifier) {
8959 		drm_err(ddev, "Failed to create cec notifier\n");
8960 		return -ENOMEM;
8961 	}
8962 
8963 	return 0;
8964 }
8965 
8966 /*
8967  * Note: this function assumes that dc_link_detect() was called for the
8968  * dc_link which will be represented by this aconnector.
8969  */
8970 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
8971 				    struct amdgpu_dm_connector *aconnector,
8972 				    u32 link_index,
8973 				    struct amdgpu_encoder *aencoder)
8974 {
8975 	int res = 0;
8976 	int connector_type;
8977 	struct dc *dc = dm->dc;
8978 	struct dc_link *link = dc_get_link_at_index(dc, link_index);
8979 	struct amdgpu_i2c_adapter *i2c;
8980 
8981 	/* Not needed for writeback connector */
8982 	link->priv = aconnector;
8983 
8984 
8985 	i2c = create_i2c(link->ddc, false);
8986 	if (!i2c) {
8987 		drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n");
8988 		return -ENOMEM;
8989 	}
8990 
8991 	aconnector->i2c = i2c;
8992 	res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base);
8993 
8994 	if (res) {
8995 		drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index);
8996 		goto out_free;
8997 	}
8998 
8999 	connector_type = to_drm_connector_type(link->connector_signal, link->link_id.id);
9000 
9001 	res = drm_connector_init_with_ddc(
9002 			dm->ddev,
9003 			&aconnector->base,
9004 			&amdgpu_dm_connector_funcs,
9005 			connector_type,
9006 			&i2c->base);
9007 
9008 	if (res) {
9009 		drm_err(adev_to_drm(dm->adev), "connector_init failed\n");
9010 		aconnector->connector_id = -1;
9011 		goto out_free;
9012 	}
9013 
9014 	drm_connector_helper_add(
9015 			&aconnector->base,
9016 			&amdgpu_dm_connector_helper_funcs);
9017 
9018 	amdgpu_dm_connector_init_helper(
9019 		dm,
9020 		aconnector,
9021 		connector_type,
9022 		link,
9023 		link_index);
9024 
9025 	drm_connector_attach_encoder(
9026 		&aconnector->base, &aencoder->base);
9027 
9028 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
9029 	    connector_type == DRM_MODE_CONNECTOR_HDMIB)
9030 		amdgpu_dm_initialize_hdmi_connector(aconnector);
9031 
9032 	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
9033 		|| connector_type == DRM_MODE_CONNECTOR_eDP)
9034 		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
9035 
9036 out_free:
9037 	if (res) {
9038 		kfree(i2c);
9039 		aconnector->i2c = NULL;
9040 	}
9041 	return res;
9042 }
9043 
9044 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
9045 {
9046 	switch (adev->mode_info.num_crtc) {
9047 	case 1:
9048 		return 0x1;
9049 	case 2:
9050 		return 0x3;
9051 	case 3:
9052 		return 0x7;
9053 	case 4:
9054 		return 0xf;
9055 	case 5:
9056 		return 0x1f;
9057 	case 6:
9058 	default:
9059 		return 0x3f;
9060 	}
9061 }
9062 
9063 static int amdgpu_dm_encoder_init(struct drm_device *dev,
9064 				  struct amdgpu_encoder *aencoder,
9065 				  uint32_t link_index)
9066 {
9067 	struct amdgpu_device *adev = drm_to_adev(dev);
9068 
9069 	int res = drm_encoder_init(dev,
9070 				   &aencoder->base,
9071 				   &amdgpu_dm_encoder_funcs,
9072 				   DRM_MODE_ENCODER_TMDS,
9073 				   NULL);
9074 
9075 	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
9076 
9077 	if (!res)
9078 		aencoder->encoder_id = link_index;
9079 	else
9080 		aencoder->encoder_id = -1;
9081 
9082 	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
9083 
9084 	return res;
9085 }
9086 
9087 static void manage_dm_interrupts(struct amdgpu_device *adev,
9088 				 struct amdgpu_crtc *acrtc,
9089 				 struct dm_crtc_state *acrtc_state)
9090 {	/*
9091 	 * We cannot be sure that the frontend index maps to the same
9092 	 * backend index - some even map to more than one.
9093 	 * So we have to go through the CRTC to find the right IRQ.
9094 	 */
9095 	int irq_type = amdgpu_display_crtc_idx_to_irq_type(
9096 			adev,
9097 			acrtc->crtc_id);
9098 	struct drm_device *dev = adev_to_drm(adev);
9099 
9100 	struct drm_vblank_crtc_config config = {0};
9101 	struct dc_crtc_timing *timing;
9102 	int offdelay;
9103 
9104 	if (acrtc_state) {
9105 		timing = &acrtc_state->stream->timing;
9106 
9107 		/*
9108 		 * Depending on when the HW latching event of double-buffered
9109 		 * registers happen relative to the PSR SDP deadline, and how
9110 		 * bad the Panel clock has drifted since the last ALPM off
9111 		 * event, there can be up to 3 frames of delay between sending
9112 		 * the PSR exit cmd to DMUB fw, and when the panel starts
9113 		 * displaying live frames.
9114 		 *
9115 		 * We can set:
9116 		 *
9117 		 * 20/100 * offdelay_ms = 3_frames_ms
9118 		 * => offdelay_ms = 5 * 3_frames_ms
9119 		 *
9120 		 * This ensures that `3_frames_ms` will only be experienced as a
9121 		 * 20% delay on top how long the display has been static, and
9122 		 * thus make the delay less perceivable.
9123 		 */
9124 		if (acrtc_state->stream->link->psr_settings.psr_version <
9125 		    DC_PSR_VERSION_UNSUPPORTED) {
9126 			offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 *
9127 						      timing->v_total *
9128 						      timing->h_total,
9129 						      timing->pix_clk_100hz);
9130 			config.offdelay_ms = offdelay ?: 30;
9131 		} else if (amdgpu_ip_version(adev, DCE_HWIP, 0) <
9132 			   IP_VERSION(3, 5, 0) ||
9133 			   !(adev->flags & AMD_IS_APU)) {
9134 			/*
9135 			 * Older HW and DGPU have issues with instant off;
9136 			 * use a 2 frame offdelay.
9137 			 */
9138 			offdelay = DIV64_U64_ROUND_UP((u64)20 *
9139 						      timing->v_total *
9140 						      timing->h_total,
9141 						      timing->pix_clk_100hz);
9142 
9143 			config.offdelay_ms = offdelay ?: 30;
9144 		} else {
9145 			/* offdelay_ms = 0 will never disable vblank */
9146 			config.offdelay_ms = 1;
9147 			config.disable_immediate = true;
9148 		}
9149 
9150 		drm_crtc_vblank_on_config(&acrtc->base,
9151 					  &config);
9152 		/* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/
9153 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
9154 		case IP_VERSION(3, 0, 0):
9155 		case IP_VERSION(3, 0, 2):
9156 		case IP_VERSION(3, 0, 3):
9157 		case IP_VERSION(3, 2, 0):
9158 			if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type))
9159 				drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n");
9160 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
9161 			if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type))
9162 				drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n");
9163 #endif
9164 		}
9165 
9166 	} else {
9167 		/* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/
9168 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
9169 		case IP_VERSION(3, 0, 0):
9170 		case IP_VERSION(3, 0, 2):
9171 		case IP_VERSION(3, 0, 3):
9172 		case IP_VERSION(3, 2, 0):
9173 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
9174 			if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type))
9175 				drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n");
9176 #endif
9177 			if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type))
9178 				drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n");
9179 		}
9180 
9181 		drm_crtc_vblank_off(&acrtc->base);
9182 	}
9183 }
9184 
9185 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
9186 				      struct amdgpu_crtc *acrtc)
9187 {
9188 	int irq_type =
9189 		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
9190 
9191 	/**
9192 	 * This reads the current state for the IRQ and force reapplies
9193 	 * the setting to hardware.
9194 	 */
9195 	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
9196 }
9197 
9198 static bool
9199 is_scaling_state_different(const struct dm_connector_state *dm_state,
9200 			   const struct dm_connector_state *old_dm_state)
9201 {
9202 	if (dm_state->scaling != old_dm_state->scaling)
9203 		return true;
9204 	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
9205 		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
9206 			return true;
9207 	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
9208 		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
9209 			return true;
9210 	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
9211 		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
9212 		return true;
9213 	return false;
9214 }
9215 
9216 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
9217 					    struct drm_crtc_state *old_crtc_state,
9218 					    struct drm_connector_state *new_conn_state,
9219 					    struct drm_connector_state *old_conn_state,
9220 					    const struct drm_connector *connector,
9221 					    struct hdcp_workqueue *hdcp_w)
9222 {
9223 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
9224 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
9225 
9226 	pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
9227 		connector->index, connector->status, connector->dpms);
9228 	pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
9229 		old_conn_state->content_protection, new_conn_state->content_protection);
9230 
9231 	if (old_crtc_state)
9232 		pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
9233 		old_crtc_state->enable,
9234 		old_crtc_state->active,
9235 		old_crtc_state->mode_changed,
9236 		old_crtc_state->active_changed,
9237 		old_crtc_state->connectors_changed);
9238 
9239 	if (new_crtc_state)
9240 		pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
9241 		new_crtc_state->enable,
9242 		new_crtc_state->active,
9243 		new_crtc_state->mode_changed,
9244 		new_crtc_state->active_changed,
9245 		new_crtc_state->connectors_changed);
9246 
9247 	/* hdcp content type change */
9248 	if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
9249 	    new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
9250 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9251 		pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
9252 		return true;
9253 	}
9254 
9255 	/* CP is being re enabled, ignore this */
9256 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
9257 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9258 		if (new_crtc_state && new_crtc_state->mode_changed) {
9259 			new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9260 			pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
9261 			return true;
9262 		}
9263 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
9264 		pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
9265 		return false;
9266 	}
9267 
9268 	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
9269 	 *
9270 	 * Handles:	UNDESIRED -> ENABLED
9271 	 */
9272 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
9273 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
9274 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9275 
9276 	/* Stream removed and re-enabled
9277 	 *
9278 	 * Can sometimes overlap with the HPD case,
9279 	 * thus set update_hdcp to false to avoid
9280 	 * setting HDCP multiple times.
9281 	 *
9282 	 * Handles:	DESIRED -> DESIRED (Special case)
9283 	 */
9284 	if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
9285 		new_conn_state->crtc && new_conn_state->crtc->enabled &&
9286 		connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9287 		dm_con_state->update_hdcp = false;
9288 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
9289 			__func__);
9290 		return true;
9291 	}
9292 
9293 	/* Hot-plug, headless s3, dpms
9294 	 *
9295 	 * Only start HDCP if the display is connected/enabled.
9296 	 * update_hdcp flag will be set to false until the next
9297 	 * HPD comes in.
9298 	 *
9299 	 * Handles:	DESIRED -> DESIRED (Special case)
9300 	 */
9301 	if (dm_con_state->update_hdcp &&
9302 	new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
9303 	connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
9304 		dm_con_state->update_hdcp = false;
9305 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
9306 			__func__);
9307 		return true;
9308 	}
9309 
9310 	if (old_conn_state->content_protection == new_conn_state->content_protection) {
9311 		if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9312 			if (new_crtc_state && new_crtc_state->mode_changed) {
9313 				pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
9314 					__func__);
9315 				return true;
9316 			}
9317 			pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
9318 				__func__);
9319 			return false;
9320 		}
9321 
9322 		pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
9323 		return false;
9324 	}
9325 
9326 	if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
9327 		pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
9328 			__func__);
9329 		return true;
9330 	}
9331 
9332 	pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
9333 	return false;
9334 }
9335 
9336 static void remove_stream(struct amdgpu_device *adev,
9337 			  struct amdgpu_crtc *acrtc,
9338 			  struct dc_stream_state *stream)
9339 {
9340 	/* this is the update mode case */
9341 
9342 	acrtc->otg_inst = -1;
9343 	acrtc->enabled = false;
9344 }
9345 
9346 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
9347 {
9348 
9349 	assert_spin_locked(&acrtc->base.dev->event_lock);
9350 	WARN_ON(acrtc->event);
9351 
9352 	acrtc->event = acrtc->base.state->event;
9353 
9354 	/* Set the flip status */
9355 	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
9356 
9357 	/* Mark this event as consumed */
9358 	acrtc->base.state->event = NULL;
9359 
9360 	drm_dbg_state(acrtc->base.dev,
9361 		      "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
9362 		      acrtc->crtc_id);
9363 }
9364 
9365 static void update_freesync_state_on_stream(
9366 	struct amdgpu_display_manager *dm,
9367 	struct dm_crtc_state *new_crtc_state,
9368 	struct dc_stream_state *new_stream,
9369 	struct dc_plane_state *surface,
9370 	u32 flip_timestamp_in_us)
9371 {
9372 	struct mod_vrr_params vrr_params;
9373 	struct dc_info_packet vrr_infopacket = {0};
9374 	struct amdgpu_device *adev = dm->adev;
9375 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9376 	unsigned long flags;
9377 	bool pack_sdp_v1_3 = false;
9378 	struct amdgpu_dm_connector *aconn;
9379 	enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
9380 
9381 	if (!new_stream)
9382 		return;
9383 
9384 	/*
9385 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9386 	 * For now it's sufficient to just guard against these conditions.
9387 	 */
9388 
9389 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9390 		return;
9391 
9392 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9393 	vrr_params = acrtc->dm_irq_params.vrr_params;
9394 
9395 	if (surface) {
9396 		mod_freesync_handle_preflip(
9397 			dm->freesync_module,
9398 			surface,
9399 			new_stream,
9400 			flip_timestamp_in_us,
9401 			&vrr_params);
9402 
9403 		if (adev->family < AMDGPU_FAMILY_AI &&
9404 		    amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
9405 			mod_freesync_handle_v_update(dm->freesync_module,
9406 						     new_stream, &vrr_params);
9407 
9408 			/* Need to call this before the frame ends. */
9409 			dc_stream_adjust_vmin_vmax(dm->dc,
9410 						   new_crtc_state->stream,
9411 						   &vrr_params.adjust);
9412 		}
9413 	}
9414 
9415 	aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
9416 
9417 	if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) {
9418 		pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
9419 
9420 		if (aconn->vsdb_info.amd_vsdb_version == 1)
9421 			packet_type = PACKET_TYPE_FS_V1;
9422 		else if (aconn->vsdb_info.amd_vsdb_version == 2)
9423 			packet_type = PACKET_TYPE_FS_V2;
9424 		else if (aconn->vsdb_info.amd_vsdb_version == 3)
9425 			packet_type = PACKET_TYPE_FS_V3;
9426 
9427 		mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
9428 					&new_stream->adaptive_sync_infopacket);
9429 	}
9430 
9431 	mod_freesync_build_vrr_infopacket(
9432 		dm->freesync_module,
9433 		new_stream,
9434 		&vrr_params,
9435 		packet_type,
9436 		TRANSFER_FUNC_UNKNOWN,
9437 		&vrr_infopacket,
9438 		pack_sdp_v1_3);
9439 
9440 	new_crtc_state->freesync_vrr_info_changed |=
9441 		(memcmp(&new_crtc_state->vrr_infopacket,
9442 			&vrr_infopacket,
9443 			sizeof(vrr_infopacket)) != 0);
9444 
9445 	acrtc->dm_irq_params.vrr_params = vrr_params;
9446 	new_crtc_state->vrr_infopacket = vrr_infopacket;
9447 
9448 	new_stream->vrr_infopacket = vrr_infopacket;
9449 	new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
9450 
9451 	if (new_crtc_state->freesync_vrr_info_changed)
9452 		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
9453 			      new_crtc_state->base.crtc->base.id,
9454 			      (int)new_crtc_state->base.vrr_enabled,
9455 			      (int)vrr_params.state);
9456 
9457 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9458 }
9459 
9460 static void update_stream_irq_parameters(
9461 	struct amdgpu_display_manager *dm,
9462 	struct dm_crtc_state *new_crtc_state)
9463 {
9464 	struct dc_stream_state *new_stream = new_crtc_state->stream;
9465 	struct mod_vrr_params vrr_params;
9466 	struct mod_freesync_config config = new_crtc_state->freesync_config;
9467 	struct amdgpu_device *adev = dm->adev;
9468 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9469 	unsigned long flags;
9470 
9471 	if (!new_stream)
9472 		return;
9473 
9474 	/*
9475 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9476 	 * For now it's sufficient to just guard against these conditions.
9477 	 */
9478 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9479 		return;
9480 
9481 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9482 	vrr_params = acrtc->dm_irq_params.vrr_params;
9483 
9484 	if (new_crtc_state->vrr_supported &&
9485 	    config.min_refresh_in_uhz &&
9486 	    config.max_refresh_in_uhz) {
9487 		/*
9488 		 * if freesync compatible mode was set, config.state will be set
9489 		 * in atomic check
9490 		 */
9491 		if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
9492 		    (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
9493 		     new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
9494 			vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
9495 			vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
9496 			vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
9497 			vrr_params.state = VRR_STATE_ACTIVE_FIXED;
9498 		} else {
9499 			config.state = new_crtc_state->base.vrr_enabled ?
9500 						     VRR_STATE_ACTIVE_VARIABLE :
9501 						     VRR_STATE_INACTIVE;
9502 		}
9503 	} else {
9504 		config.state = VRR_STATE_UNSUPPORTED;
9505 	}
9506 
9507 	mod_freesync_build_vrr_params(dm->freesync_module,
9508 				      new_stream,
9509 				      &config, &vrr_params);
9510 
9511 	new_crtc_state->freesync_config = config;
9512 	/* Copy state for access from DM IRQ handler */
9513 	acrtc->dm_irq_params.freesync_config = config;
9514 	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
9515 	acrtc->dm_irq_params.vrr_params = vrr_params;
9516 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9517 }
9518 
9519 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
9520 					    struct dm_crtc_state *new_state)
9521 {
9522 	bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
9523 	bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
9524 
9525 	if (!old_vrr_active && new_vrr_active) {
9526 		/* Transition VRR inactive -> active:
9527 		 * While VRR is active, we must not disable vblank irq, as a
9528 		 * reenable after disable would compute bogus vblank/pflip
9529 		 * timestamps if it likely happened inside display front-porch.
9530 		 *
9531 		 * We also need vupdate irq for the actual core vblank handling
9532 		 * at end of vblank.
9533 		 */
9534 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
9535 		WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
9536 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n",
9537 				 __func__, new_state->base.crtc->base.id);
9538 	} else if (old_vrr_active && !new_vrr_active) {
9539 		/* Transition VRR active -> inactive:
9540 		 * Allow vblank irq disable again for fixed refresh rate.
9541 		 */
9542 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
9543 		drm_crtc_vblank_put(new_state->base.crtc);
9544 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n",
9545 				 __func__, new_state->base.crtc->base.id);
9546 	}
9547 }
9548 
9549 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
9550 {
9551 	struct drm_plane *plane;
9552 	struct drm_plane_state *old_plane_state;
9553 	int i;
9554 
9555 	/*
9556 	 * TODO: Make this per-stream so we don't issue redundant updates for
9557 	 * commits with multiple streams.
9558 	 */
9559 	for_each_old_plane_in_state(state, plane, old_plane_state, i)
9560 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
9561 			amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
9562 }
9563 
9564 static inline uint32_t get_mem_type(struct drm_framebuffer *fb)
9565 {
9566 	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
9567 
9568 	return abo->tbo.resource ? abo->tbo.resource->mem_type : 0;
9569 }
9570 
9571 static void amdgpu_dm_update_cursor(struct drm_plane *plane,
9572 				    struct drm_plane_state *old_plane_state,
9573 				    struct dc_stream_update *update)
9574 {
9575 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
9576 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
9577 	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
9578 	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
9579 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
9580 	uint64_t address = afb ? afb->address : 0;
9581 	struct dc_cursor_position position = {0};
9582 	struct dc_cursor_attributes attributes;
9583 	int ret;
9584 
9585 	if (!plane->state->fb && !old_plane_state->fb)
9586 		return;
9587 
9588 	drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n",
9589 		       amdgpu_crtc->crtc_id, plane->state->crtc_w,
9590 		       plane->state->crtc_h);
9591 
9592 	ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position);
9593 	if (ret)
9594 		return;
9595 
9596 	if (!position.enable) {
9597 		/* turn off cursor */
9598 		if (crtc_state && crtc_state->stream) {
9599 			dc_stream_set_cursor_position(crtc_state->stream,
9600 						      &position);
9601 			update->cursor_position = &crtc_state->stream->cursor_position;
9602 		}
9603 		return;
9604 	}
9605 
9606 	amdgpu_crtc->cursor_width = plane->state->crtc_w;
9607 	amdgpu_crtc->cursor_height = plane->state->crtc_h;
9608 
9609 	memset(&attributes, 0, sizeof(attributes));
9610 	attributes.address.high_part = upper_32_bits(address);
9611 	attributes.address.low_part  = lower_32_bits(address);
9612 	attributes.width             = plane->state->crtc_w;
9613 	attributes.height            = plane->state->crtc_h;
9614 	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
9615 	attributes.rotation_angle    = 0;
9616 	attributes.attribute_flags.value = 0;
9617 
9618 	/* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM
9619 	 * legacy gamma setup.
9620 	 */
9621 	if (crtc_state->cm_is_degamma_srgb &&
9622 	    adev->dm.dc->caps.color.dpp.gamma_corr)
9623 		attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1;
9624 
9625 	if (afb)
9626 		attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
9627 
9628 	if (crtc_state->stream) {
9629 		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
9630 						     &attributes))
9631 			drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n");
9632 
9633 		update->cursor_attributes = &crtc_state->stream->cursor_attributes;
9634 
9635 		if (!dc_stream_set_cursor_position(crtc_state->stream,
9636 						   &position))
9637 			drm_err(adev_to_drm(adev), "DC failed to set cursor position\n");
9638 
9639 		update->cursor_position = &crtc_state->stream->cursor_position;
9640 	}
9641 }
9642 
9643 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach,
9644 					  const struct dm_crtc_state *acrtc_state,
9645 					  const u64 current_ts)
9646 {
9647 	struct psr_settings *psr = &acrtc_state->stream->link->psr_settings;
9648 	struct replay_settings *pr = &acrtc_state->stream->link->replay_settings;
9649 	struct amdgpu_dm_connector *aconn =
9650 		(struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
9651 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9652 
9653 	if (acrtc_state->update_type > UPDATE_TYPE_FAST) {
9654 		if (pr->config.replay_supported && !pr->replay_feature_enabled)
9655 			amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn);
9656 		else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED &&
9657 			     !psr->psr_feature_enabled)
9658 			if (!aconn->disallow_edp_enter_psr)
9659 				amdgpu_dm_link_setup_psr(acrtc_state->stream);
9660 	}
9661 
9662 	/* Decrement skip count when SR is enabled and we're doing fast updates. */
9663 	if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
9664 	    (psr->psr_feature_enabled || pr->config.replay_supported)) {
9665 		if (aconn->sr_skip_count > 0)
9666 			aconn->sr_skip_count--;
9667 
9668 		/* Allow SR when skip count is 0. */
9669 		acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count;
9670 
9671 		/*
9672 		 * If sink supports PSR SU/Panel Replay, there is no need to rely on
9673 		 * a vblank event disable request to enable PSR/RP. PSR SU/RP
9674 		 * can be enabled immediately once OS demonstrates an
9675 		 * adequate number of fast atomic commits to notify KMD
9676 		 * of update events. See `vblank_control_worker()`.
9677 		 */
9678 		if (!vrr_active &&
9679 		    acrtc_attach->dm_irq_params.allow_sr_entry &&
9680 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9681 		    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9682 #endif
9683 		    (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) {
9684 			if (pr->replay_feature_enabled && !pr->replay_allow_active)
9685 				amdgpu_dm_replay_enable(acrtc_state->stream, true);
9686 			if (psr->psr_version == DC_PSR_VERSION_SU_1 &&
9687 			    !psr->psr_allow_active && !aconn->disallow_edp_enter_psr)
9688 				amdgpu_dm_psr_enable(acrtc_state->stream);
9689 		}
9690 	} else {
9691 		acrtc_attach->dm_irq_params.allow_sr_entry = false;
9692 	}
9693 }
9694 
9695 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
9696 				    struct drm_device *dev,
9697 				    struct amdgpu_display_manager *dm,
9698 				    struct drm_crtc *pcrtc,
9699 				    bool wait_for_vblank)
9700 {
9701 	u32 i;
9702 	u64 timestamp_ns = ktime_get_ns();
9703 	struct drm_plane *plane;
9704 	struct drm_plane_state *old_plane_state, *new_plane_state;
9705 	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
9706 	struct drm_crtc_state *new_pcrtc_state =
9707 			drm_atomic_get_new_crtc_state(state, pcrtc);
9708 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
9709 	struct dm_crtc_state *dm_old_crtc_state =
9710 			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
9711 	int planes_count = 0, vpos, hpos;
9712 	unsigned long flags;
9713 	u32 target_vblank, last_flip_vblank;
9714 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9715 	bool cursor_update = false;
9716 	bool pflip_present = false;
9717 	bool dirty_rects_changed = false;
9718 	bool updated_planes_and_streams = false;
9719 	struct {
9720 		struct dc_surface_update surface_updates[MAX_SURFACES];
9721 		struct dc_plane_info plane_infos[MAX_SURFACES];
9722 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
9723 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
9724 		struct dc_stream_update stream_update;
9725 	} *bundle;
9726 
9727 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
9728 
9729 	if (!bundle) {
9730 		drm_err(dev, "Failed to allocate update bundle\n");
9731 		goto cleanup;
9732 	}
9733 
9734 	/*
9735 	 * Disable the cursor first if we're disabling all the planes.
9736 	 * It'll remain on the screen after the planes are re-enabled
9737 	 * if we don't.
9738 	 *
9739 	 * If the cursor is transitioning from native to overlay mode, the
9740 	 * native cursor needs to be disabled first.
9741 	 */
9742 	if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE &&
9743 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9744 		struct dc_cursor_position cursor_position = {0};
9745 
9746 		if (!dc_stream_set_cursor_position(acrtc_state->stream,
9747 						   &cursor_position))
9748 			drm_err(dev, "DC failed to disable native cursor\n");
9749 
9750 		bundle->stream_update.cursor_position =
9751 				&acrtc_state->stream->cursor_position;
9752 	}
9753 
9754 	if (acrtc_state->active_planes == 0 &&
9755 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9756 		amdgpu_dm_commit_cursors(state);
9757 
9758 	/* update planes when needed */
9759 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9760 		struct drm_crtc *crtc = new_plane_state->crtc;
9761 		struct drm_crtc_state *new_crtc_state;
9762 		struct drm_framebuffer *fb = new_plane_state->fb;
9763 		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
9764 		bool plane_needs_flip;
9765 		struct dc_plane_state *dc_plane;
9766 		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
9767 
9768 		/* Cursor plane is handled after stream updates */
9769 		if (plane->type == DRM_PLANE_TYPE_CURSOR &&
9770 		    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9771 			if ((fb && crtc == pcrtc) ||
9772 			    (old_plane_state->fb && old_plane_state->crtc == pcrtc)) {
9773 				cursor_update = true;
9774 				if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0)
9775 					amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update);
9776 			}
9777 
9778 			continue;
9779 		}
9780 
9781 		if (!fb || !crtc || pcrtc != crtc)
9782 			continue;
9783 
9784 		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
9785 		if (!new_crtc_state->active)
9786 			continue;
9787 
9788 		dc_plane = dm_new_plane_state->dc_state;
9789 		if (!dc_plane)
9790 			continue;
9791 
9792 		bundle->surface_updates[planes_count].surface = dc_plane;
9793 		if (new_pcrtc_state->color_mgmt_changed) {
9794 			bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction;
9795 			bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func;
9796 			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
9797 			bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult;
9798 			bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func;
9799 			bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func;
9800 			bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf;
9801 		}
9802 
9803 		amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
9804 				     &bundle->scaling_infos[planes_count]);
9805 
9806 		bundle->surface_updates[planes_count].scaling_info =
9807 			&bundle->scaling_infos[planes_count];
9808 
9809 		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
9810 
9811 		pflip_present = pflip_present || plane_needs_flip;
9812 
9813 		if (!plane_needs_flip) {
9814 			planes_count += 1;
9815 			continue;
9816 		}
9817 
9818 		fill_dc_plane_info_and_addr(
9819 			dm->adev, new_plane_state,
9820 			afb->tiling_flags,
9821 			&bundle->plane_infos[planes_count],
9822 			&bundle->flip_addrs[planes_count].address,
9823 			afb->tmz_surface);
9824 
9825 		drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
9826 				 new_plane_state->plane->index,
9827 				 bundle->plane_infos[planes_count].dcc.enable);
9828 
9829 		bundle->surface_updates[planes_count].plane_info =
9830 			&bundle->plane_infos[planes_count];
9831 
9832 		if (acrtc_state->stream->link->psr_settings.psr_feature_enabled ||
9833 		    acrtc_state->stream->link->replay_settings.replay_feature_enabled) {
9834 			fill_dc_dirty_rects(plane, old_plane_state,
9835 					    new_plane_state, new_crtc_state,
9836 					    &bundle->flip_addrs[planes_count],
9837 					    acrtc_state->stream->link->psr_settings.psr_version ==
9838 					    DC_PSR_VERSION_SU_1,
9839 					    &dirty_rects_changed);
9840 
9841 			/*
9842 			 * If the dirty regions changed, PSR-SU need to be disabled temporarily
9843 			 * and enabled it again after dirty regions are stable to avoid video glitch.
9844 			 * PSR-SU will be enabled in vblank_control_worker() if user pause the video
9845 			 * during the PSR-SU was disabled.
9846 			 */
9847 			if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
9848 			    acrtc_attach->dm_irq_params.allow_sr_entry &&
9849 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9850 			    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9851 #endif
9852 			    dirty_rects_changed) {
9853 				mutex_lock(&dm->dc_lock);
9854 				acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
9855 				timestamp_ns;
9856 				if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9857 					amdgpu_dm_psr_disable(acrtc_state->stream, true);
9858 				mutex_unlock(&dm->dc_lock);
9859 			}
9860 		}
9861 
9862 		/*
9863 		 * Only allow immediate flips for fast updates that don't
9864 		 * change memory domain, FB pitch, DCC state, rotation or
9865 		 * mirroring.
9866 		 *
9867 		 * dm_crtc_helper_atomic_check() only accepts async flips with
9868 		 * fast updates.
9869 		 */
9870 		if (crtc->state->async_flip &&
9871 		    (acrtc_state->update_type != UPDATE_TYPE_FAST ||
9872 		     get_mem_type(old_plane_state->fb) != get_mem_type(fb)))
9873 			drm_warn_once(state->dev,
9874 				      "[PLANE:%d:%s] async flip with non-fast update\n",
9875 				      plane->base.id, plane->name);
9876 
9877 		bundle->flip_addrs[planes_count].flip_immediate =
9878 			crtc->state->async_flip &&
9879 			acrtc_state->update_type == UPDATE_TYPE_FAST &&
9880 			get_mem_type(old_plane_state->fb) == get_mem_type(fb);
9881 
9882 		timestamp_ns = ktime_get_ns();
9883 		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
9884 		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
9885 		bundle->surface_updates[planes_count].surface = dc_plane;
9886 
9887 		if (!bundle->surface_updates[planes_count].surface) {
9888 			drm_err(dev, "No surface for CRTC: id=%d\n",
9889 					acrtc_attach->crtc_id);
9890 			continue;
9891 		}
9892 
9893 		if (plane == pcrtc->primary)
9894 			update_freesync_state_on_stream(
9895 				dm,
9896 				acrtc_state,
9897 				acrtc_state->stream,
9898 				dc_plane,
9899 				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
9900 
9901 		drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
9902 				 __func__,
9903 				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
9904 				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
9905 
9906 		planes_count += 1;
9907 
9908 	}
9909 
9910 	if (pflip_present) {
9911 		if (!vrr_active) {
9912 			/* Use old throttling in non-vrr fixed refresh rate mode
9913 			 * to keep flip scheduling based on target vblank counts
9914 			 * working in a backwards compatible way, e.g., for
9915 			 * clients using the GLX_OML_sync_control extension or
9916 			 * DRI3/Present extension with defined target_msc.
9917 			 */
9918 			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
9919 		} else {
9920 			/* For variable refresh rate mode only:
9921 			 * Get vblank of last completed flip to avoid > 1 vrr
9922 			 * flips per video frame by use of throttling, but allow
9923 			 * flip programming anywhere in the possibly large
9924 			 * variable vrr vblank interval for fine-grained flip
9925 			 * timing control and more opportunity to avoid stutter
9926 			 * on late submission of flips.
9927 			 */
9928 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9929 			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
9930 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9931 		}
9932 
9933 		target_vblank = last_flip_vblank + wait_for_vblank;
9934 
9935 		/*
9936 		 * Wait until we're out of the vertical blank period before the one
9937 		 * targeted by the flip
9938 		 */
9939 		while ((acrtc_attach->enabled &&
9940 			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
9941 							    0, &vpos, &hpos, NULL,
9942 							    NULL, &pcrtc->hwmode)
9943 			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
9944 			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
9945 			(int)(target_vblank -
9946 			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
9947 			usleep_range(1000, 1100);
9948 		}
9949 
9950 		/**
9951 		 * Prepare the flip event for the pageflip interrupt to handle.
9952 		 *
9953 		 * This only works in the case where we've already turned on the
9954 		 * appropriate hardware blocks (eg. HUBP) so in the transition case
9955 		 * from 0 -> n planes we have to skip a hardware generated event
9956 		 * and rely on sending it from software.
9957 		 */
9958 		if (acrtc_attach->base.state->event &&
9959 		    acrtc_state->active_planes > 0) {
9960 			drm_crtc_vblank_get(pcrtc);
9961 
9962 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9963 
9964 			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
9965 			prepare_flip_isr(acrtc_attach);
9966 
9967 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9968 		}
9969 
9970 		if (acrtc_state->stream) {
9971 			if (acrtc_state->freesync_vrr_info_changed)
9972 				bundle->stream_update.vrr_infopacket =
9973 					&acrtc_state->stream->vrr_infopacket;
9974 		}
9975 	} else if (cursor_update && acrtc_state->active_planes > 0) {
9976 		spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9977 		if (acrtc_attach->base.state->event) {
9978 			drm_crtc_vblank_get(pcrtc);
9979 			acrtc_attach->event = acrtc_attach->base.state->event;
9980 			acrtc_attach->base.state->event = NULL;
9981 		}
9982 		spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9983 	}
9984 
9985 	/* Update the planes if changed or disable if we don't have any. */
9986 	if ((planes_count || acrtc_state->active_planes == 0) &&
9987 		acrtc_state->stream) {
9988 		/*
9989 		 * If PSR or idle optimizations are enabled then flush out
9990 		 * any pending work before hardware programming.
9991 		 */
9992 		if (dm->vblank_control_workqueue)
9993 			flush_workqueue(dm->vblank_control_workqueue);
9994 
9995 		bundle->stream_update.stream = acrtc_state->stream;
9996 		if (new_pcrtc_state->mode_changed) {
9997 			bundle->stream_update.src = acrtc_state->stream->src;
9998 			bundle->stream_update.dst = acrtc_state->stream->dst;
9999 		}
10000 
10001 		if (new_pcrtc_state->color_mgmt_changed) {
10002 			/*
10003 			 * TODO: This isn't fully correct since we've actually
10004 			 * already modified the stream in place.
10005 			 */
10006 			bundle->stream_update.gamut_remap =
10007 				&acrtc_state->stream->gamut_remap_matrix;
10008 			bundle->stream_update.output_csc_transform =
10009 				&acrtc_state->stream->csc_color_matrix;
10010 			bundle->stream_update.out_transfer_func =
10011 				&acrtc_state->stream->out_transfer_func;
10012 			bundle->stream_update.lut3d_func =
10013 				(struct dc_3dlut *) acrtc_state->stream->lut3d_func;
10014 			bundle->stream_update.func_shaper =
10015 				(struct dc_transfer_func *) acrtc_state->stream->func_shaper;
10016 		}
10017 
10018 		acrtc_state->stream->abm_level = acrtc_state->abm_level;
10019 		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
10020 			bundle->stream_update.abm_level = &acrtc_state->abm_level;
10021 
10022 		mutex_lock(&dm->dc_lock);
10023 		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) {
10024 			if (acrtc_state->stream->link->replay_settings.replay_allow_active)
10025 				amdgpu_dm_replay_disable(acrtc_state->stream);
10026 			if (acrtc_state->stream->link->psr_settings.psr_allow_active)
10027 				amdgpu_dm_psr_disable(acrtc_state->stream, true);
10028 		}
10029 		mutex_unlock(&dm->dc_lock);
10030 
10031 		/*
10032 		 * If FreeSync state on the stream has changed then we need to
10033 		 * re-adjust the min/max bounds now that DC doesn't handle this
10034 		 * as part of commit.
10035 		 */
10036 		if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
10037 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
10038 			dc_stream_adjust_vmin_vmax(
10039 				dm->dc, acrtc_state->stream,
10040 				&acrtc_attach->dm_irq_params.vrr_params.adjust);
10041 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
10042 		}
10043 		mutex_lock(&dm->dc_lock);
10044 		update_planes_and_stream_adapter(dm->dc,
10045 					 acrtc_state->update_type,
10046 					 planes_count,
10047 					 acrtc_state->stream,
10048 					 &bundle->stream_update,
10049 					 bundle->surface_updates);
10050 		updated_planes_and_streams = true;
10051 
10052 		/**
10053 		 * Enable or disable the interrupts on the backend.
10054 		 *
10055 		 * Most pipes are put into power gating when unused.
10056 		 *
10057 		 * When power gating is enabled on a pipe we lose the
10058 		 * interrupt enablement state when power gating is disabled.
10059 		 *
10060 		 * So we need to update the IRQ control state in hardware
10061 		 * whenever the pipe turns on (since it could be previously
10062 		 * power gated) or off (since some pipes can't be power gated
10063 		 * on some ASICs).
10064 		 */
10065 		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
10066 			dm_update_pflip_irq_state(drm_to_adev(dev),
10067 						  acrtc_attach);
10068 
10069 		amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns);
10070 		mutex_unlock(&dm->dc_lock);
10071 	}
10072 
10073 	/*
10074 	 * Update cursor state *after* programming all the planes.
10075 	 * This avoids redundant programming in the case where we're going
10076 	 * to be disabling a single plane - those pipes are being disabled.
10077 	 */
10078 	if (acrtc_state->active_planes &&
10079 	    (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) &&
10080 	    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
10081 		amdgpu_dm_commit_cursors(state);
10082 
10083 cleanup:
10084 	kfree(bundle);
10085 }
10086 
10087 static void amdgpu_dm_commit_audio(struct drm_device *dev,
10088 				   struct drm_atomic_state *state)
10089 {
10090 	struct amdgpu_device *adev = drm_to_adev(dev);
10091 	struct amdgpu_dm_connector *aconnector;
10092 	struct drm_connector *connector;
10093 	struct drm_connector_state *old_con_state, *new_con_state;
10094 	struct drm_crtc_state *new_crtc_state;
10095 	struct dm_crtc_state *new_dm_crtc_state;
10096 	const struct dc_stream_status *status;
10097 	int i, inst;
10098 
10099 	/* Notify device removals. */
10100 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10101 		if (old_con_state->crtc != new_con_state->crtc) {
10102 			/* CRTC changes require notification. */
10103 			goto notify;
10104 		}
10105 
10106 		if (!new_con_state->crtc)
10107 			continue;
10108 
10109 		new_crtc_state = drm_atomic_get_new_crtc_state(
10110 			state, new_con_state->crtc);
10111 
10112 		if (!new_crtc_state)
10113 			continue;
10114 
10115 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10116 			continue;
10117 
10118 notify:
10119 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10120 			continue;
10121 
10122 		aconnector = to_amdgpu_dm_connector(connector);
10123 
10124 		mutex_lock(&adev->dm.audio_lock);
10125 		inst = aconnector->audio_inst;
10126 		aconnector->audio_inst = -1;
10127 		mutex_unlock(&adev->dm.audio_lock);
10128 
10129 		amdgpu_dm_audio_eld_notify(adev, inst);
10130 	}
10131 
10132 	/* Notify audio device additions. */
10133 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
10134 		if (!new_con_state->crtc)
10135 			continue;
10136 
10137 		new_crtc_state = drm_atomic_get_new_crtc_state(
10138 			state, new_con_state->crtc);
10139 
10140 		if (!new_crtc_state)
10141 			continue;
10142 
10143 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10144 			continue;
10145 
10146 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
10147 		if (!new_dm_crtc_state->stream)
10148 			continue;
10149 
10150 		status = dc_stream_get_status(new_dm_crtc_state->stream);
10151 		if (!status)
10152 			continue;
10153 
10154 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10155 			continue;
10156 
10157 		aconnector = to_amdgpu_dm_connector(connector);
10158 
10159 		mutex_lock(&adev->dm.audio_lock);
10160 		inst = status->audio_inst;
10161 		aconnector->audio_inst = inst;
10162 		mutex_unlock(&adev->dm.audio_lock);
10163 
10164 		amdgpu_dm_audio_eld_notify(adev, inst);
10165 	}
10166 }
10167 
10168 /*
10169  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
10170  * @crtc_state: the DRM CRTC state
10171  * @stream_state: the DC stream state.
10172  *
10173  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
10174  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
10175  */
10176 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
10177 						struct dc_stream_state *stream_state)
10178 {
10179 	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
10180 }
10181 
10182 static void dm_clear_writeback(struct amdgpu_display_manager *dm,
10183 			      struct dm_crtc_state *crtc_state)
10184 {
10185 	dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0);
10186 }
10187 
10188 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state,
10189 					struct dc_state *dc_state)
10190 {
10191 	struct drm_device *dev = state->dev;
10192 	struct amdgpu_device *adev = drm_to_adev(dev);
10193 	struct amdgpu_display_manager *dm = &adev->dm;
10194 	struct drm_crtc *crtc;
10195 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10196 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10197 	struct drm_connector_state *old_con_state;
10198 	struct drm_connector *connector;
10199 	bool mode_set_reset_required = false;
10200 	u32 i;
10201 	struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count};
10202 	bool set_backlight_level = false;
10203 
10204 	/* Disable writeback */
10205 	for_each_old_connector_in_state(state, connector, old_con_state, i) {
10206 		struct dm_connector_state *dm_old_con_state;
10207 		struct amdgpu_crtc *acrtc;
10208 
10209 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10210 			continue;
10211 
10212 		old_crtc_state = NULL;
10213 
10214 		dm_old_con_state = to_dm_connector_state(old_con_state);
10215 		if (!dm_old_con_state->base.crtc)
10216 			continue;
10217 
10218 		acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc);
10219 		if (acrtc)
10220 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10221 
10222 		if (!acrtc || !acrtc->wb_enabled)
10223 			continue;
10224 
10225 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10226 
10227 		dm_clear_writeback(dm, dm_old_crtc_state);
10228 		acrtc->wb_enabled = false;
10229 	}
10230 
10231 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
10232 				      new_crtc_state, i) {
10233 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10234 
10235 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10236 
10237 		if (old_crtc_state->active &&
10238 		    (!new_crtc_state->active ||
10239 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10240 			manage_dm_interrupts(adev, acrtc, NULL);
10241 			dc_stream_release(dm_old_crtc_state->stream);
10242 		}
10243 	}
10244 
10245 	drm_atomic_helper_calc_timestamping_constants(state);
10246 
10247 	/* update changed items */
10248 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10249 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10250 
10251 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10252 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10253 
10254 		drm_dbg_state(state->dev,
10255 			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
10256 			acrtc->crtc_id,
10257 			new_crtc_state->enable,
10258 			new_crtc_state->active,
10259 			new_crtc_state->planes_changed,
10260 			new_crtc_state->mode_changed,
10261 			new_crtc_state->active_changed,
10262 			new_crtc_state->connectors_changed);
10263 
10264 		/* Disable cursor if disabling crtc */
10265 		if (old_crtc_state->active && !new_crtc_state->active) {
10266 			struct dc_cursor_position position;
10267 
10268 			memset(&position, 0, sizeof(position));
10269 			mutex_lock(&dm->dc_lock);
10270 			dc_exit_ips_for_hw_access(dm->dc);
10271 			dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position);
10272 			mutex_unlock(&dm->dc_lock);
10273 		}
10274 
10275 		/* Copy all transient state flags into dc state */
10276 		if (dm_new_crtc_state->stream) {
10277 			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
10278 							    dm_new_crtc_state->stream);
10279 		}
10280 
10281 		/* handles headless hotplug case, updating new_state and
10282 		 * aconnector as needed
10283 		 */
10284 
10285 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
10286 
10287 			drm_dbg_atomic(dev,
10288 				       "Atomic commit: SET crtc id %d: [%p]\n",
10289 				       acrtc->crtc_id, acrtc);
10290 
10291 			if (!dm_new_crtc_state->stream) {
10292 				/*
10293 				 * this could happen because of issues with
10294 				 * userspace notifications delivery.
10295 				 * In this case userspace tries to set mode on
10296 				 * display which is disconnected in fact.
10297 				 * dc_sink is NULL in this case on aconnector.
10298 				 * We expect reset mode will come soon.
10299 				 *
10300 				 * This can also happen when unplug is done
10301 				 * during resume sequence ended
10302 				 *
10303 				 * In this case, we want to pretend we still
10304 				 * have a sink to keep the pipe running so that
10305 				 * hw state is consistent with the sw state
10306 				 */
10307 				drm_dbg_atomic(dev,
10308 					       "Failed to create new stream for crtc %d\n",
10309 						acrtc->base.base.id);
10310 				continue;
10311 			}
10312 
10313 			if (dm_old_crtc_state->stream)
10314 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10315 
10316 			pm_runtime_get_noresume(dev->dev);
10317 
10318 			acrtc->enabled = true;
10319 			acrtc->hw_mode = new_crtc_state->mode;
10320 			crtc->hwmode = new_crtc_state->mode;
10321 			mode_set_reset_required = true;
10322 			set_backlight_level = true;
10323 		} else if (modereset_required(new_crtc_state)) {
10324 			drm_dbg_atomic(dev,
10325 				       "Atomic commit: RESET. crtc id %d:[%p]\n",
10326 				       acrtc->crtc_id, acrtc);
10327 			/* i.e. reset mode */
10328 			if (dm_old_crtc_state->stream)
10329 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10330 
10331 			mode_set_reset_required = true;
10332 		}
10333 	} /* for_each_crtc_in_state() */
10334 
10335 	/* if there mode set or reset, disable eDP PSR, Replay */
10336 	if (mode_set_reset_required) {
10337 		if (dm->vblank_control_workqueue)
10338 			flush_workqueue(dm->vblank_control_workqueue);
10339 
10340 		amdgpu_dm_replay_disable_all(dm);
10341 		amdgpu_dm_psr_disable_all(dm);
10342 	}
10343 
10344 	dm_enable_per_frame_crtc_master_sync(dc_state);
10345 	mutex_lock(&dm->dc_lock);
10346 	dc_exit_ips_for_hw_access(dm->dc);
10347 	WARN_ON(!dc_commit_streams(dm->dc, &params));
10348 
10349 	/* Allow idle optimization when vblank count is 0 for display off */
10350 	if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev))
10351 		dc_allow_idle_optimizations(dm->dc, true);
10352 	mutex_unlock(&dm->dc_lock);
10353 
10354 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10355 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10356 
10357 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10358 
10359 		if (dm_new_crtc_state->stream != NULL) {
10360 			const struct dc_stream_status *status =
10361 					dc_stream_get_status(dm_new_crtc_state->stream);
10362 
10363 			if (!status)
10364 				status = dc_state_get_stream_status(dc_state,
10365 									 dm_new_crtc_state->stream);
10366 			if (!status)
10367 				drm_err(dev,
10368 					"got no status for stream %p on acrtc%p\n",
10369 					dm_new_crtc_state->stream, acrtc);
10370 			else
10371 				acrtc->otg_inst = status->primary_otg_inst;
10372 		}
10373 	}
10374 
10375 	/* During boot up and resume the DC layer will reset the panel brightness
10376 	 * to fix a flicker issue.
10377 	 * It will cause the dm->actual_brightness is not the current panel brightness
10378 	 * level. (the dm->brightness is the correct panel level)
10379 	 * So we set the backlight level with dm->brightness value after set mode
10380 	 */
10381 	if (set_backlight_level) {
10382 		for (i = 0; i < dm->num_of_edps; i++) {
10383 			if (dm->backlight_dev[i])
10384 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10385 		}
10386 	}
10387 }
10388 
10389 static void dm_set_writeback(struct amdgpu_display_manager *dm,
10390 			      struct dm_crtc_state *crtc_state,
10391 			      struct drm_connector *connector,
10392 			      struct drm_connector_state *new_con_state)
10393 {
10394 	struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector);
10395 	struct amdgpu_device *adev = dm->adev;
10396 	struct amdgpu_crtc *acrtc;
10397 	struct dc_writeback_info *wb_info;
10398 	struct pipe_ctx *pipe = NULL;
10399 	struct amdgpu_framebuffer *afb;
10400 	int i = 0;
10401 
10402 	wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL);
10403 	if (!wb_info) {
10404 		drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n");
10405 		return;
10406 	}
10407 
10408 	acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc);
10409 	if (!acrtc) {
10410 		drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n");
10411 		kfree(wb_info);
10412 		return;
10413 	}
10414 
10415 	afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb);
10416 	if (!afb) {
10417 		drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n");
10418 		kfree(wb_info);
10419 		return;
10420 	}
10421 
10422 	for (i = 0; i < MAX_PIPES; i++) {
10423 		if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) {
10424 			pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i];
10425 			break;
10426 		}
10427 	}
10428 
10429 	/* fill in wb_info */
10430 	wb_info->wb_enabled = true;
10431 
10432 	wb_info->dwb_pipe_inst = 0;
10433 	wb_info->dwb_params.dwbscl_black_color = 0;
10434 	wb_info->dwb_params.hdr_mult = 0x1F000;
10435 	wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS;
10436 	wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13;
10437 	wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC;
10438 	wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC;
10439 
10440 	/* width & height from crtc */
10441 	wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay;
10442 	wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay;
10443 	wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay;
10444 	wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay;
10445 
10446 	wb_info->dwb_params.cnv_params.crop_en = false;
10447 	wb_info->dwb_params.stereo_params.stereo_enabled = false;
10448 
10449 	wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff;	// 10 bits
10450 	wb_info->dwb_params.cnv_params.out_min_pix_val = 0;
10451 	wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB;
10452 	wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS;
10453 
10454 	wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444;
10455 
10456 	wb_info->dwb_params.capture_rate = dwb_capture_rate_0;
10457 
10458 	wb_info->dwb_params.scaler_taps.h_taps = 4;
10459 	wb_info->dwb_params.scaler_taps.v_taps = 4;
10460 	wb_info->dwb_params.scaler_taps.h_taps_c = 2;
10461 	wb_info->dwb_params.scaler_taps.v_taps_c = 2;
10462 	wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING;
10463 
10464 	wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0];
10465 	wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1];
10466 
10467 	for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) {
10468 		wb_info->mcif_buf_params.luma_address[i] = afb->address;
10469 		wb_info->mcif_buf_params.chroma_address[i] = 0;
10470 	}
10471 
10472 	wb_info->mcif_buf_params.p_vmid = 1;
10473 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) {
10474 		wb_info->mcif_warmup_params.start_address.quad_part = afb->address;
10475 		wb_info->mcif_warmup_params.region_size =
10476 			wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height;
10477 	}
10478 	wb_info->mcif_warmup_params.p_vmid = 1;
10479 	wb_info->writeback_source_plane = pipe->plane_state;
10480 
10481 	dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info);
10482 
10483 	acrtc->wb_pending = true;
10484 	acrtc->wb_conn = wb_conn;
10485 	drm_writeback_queue_job(wb_conn, new_con_state);
10486 }
10487 
10488 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state)
10489 {
10490 	struct drm_connector_state *old_con_state, *new_con_state;
10491 	struct drm_device *dev = state->dev;
10492 	struct drm_connector *connector;
10493 	struct amdgpu_device *adev = drm_to_adev(dev);
10494 	int i;
10495 
10496 	if (!adev->dm.hdcp_workqueue)
10497 		return;
10498 
10499 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10500 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10501 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10502 		struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10503 		struct dm_crtc_state *dm_new_crtc_state;
10504 		struct amdgpu_dm_connector *aconnector;
10505 
10506 		if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10507 			continue;
10508 
10509 		aconnector = to_amdgpu_dm_connector(connector);
10510 
10511 		drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i);
10512 
10513 		drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
10514 			connector->index, connector->status, connector->dpms);
10515 		drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n",
10516 			old_con_state->content_protection, new_con_state->content_protection);
10517 
10518 		if (aconnector->dc_sink) {
10519 			if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
10520 				aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
10521 				drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n",
10522 				aconnector->dc_sink->edid_caps.display_name);
10523 			}
10524 		}
10525 
10526 		new_crtc_state = NULL;
10527 		old_crtc_state = NULL;
10528 
10529 		if (acrtc) {
10530 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10531 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10532 		}
10533 
10534 		if (old_crtc_state)
10535 			drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10536 			old_crtc_state->enable,
10537 			old_crtc_state->active,
10538 			old_crtc_state->mode_changed,
10539 			old_crtc_state->active_changed,
10540 			old_crtc_state->connectors_changed);
10541 
10542 		if (new_crtc_state)
10543 			drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10544 			new_crtc_state->enable,
10545 			new_crtc_state->active,
10546 			new_crtc_state->mode_changed,
10547 			new_crtc_state->active_changed,
10548 			new_crtc_state->connectors_changed);
10549 
10550 
10551 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10552 
10553 		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
10554 		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
10555 			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
10556 			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
10557 			dm_new_con_state->update_hdcp = true;
10558 			continue;
10559 		}
10560 
10561 		if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
10562 											old_con_state, connector, adev->dm.hdcp_workqueue)) {
10563 			/* when display is unplugged from mst hub, connctor will
10564 			 * be destroyed within dm_dp_mst_connector_destroy. connector
10565 			 * hdcp perperties, like type, undesired, desired, enabled,
10566 			 * will be lost. So, save hdcp properties into hdcp_work within
10567 			 * amdgpu_dm_atomic_commit_tail. if the same display is
10568 			 * plugged back with same display index, its hdcp properties
10569 			 * will be retrieved from hdcp_work within dm_dp_mst_get_modes
10570 			 */
10571 
10572 			bool enable_encryption = false;
10573 
10574 			if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
10575 				enable_encryption = true;
10576 
10577 			if (aconnector->dc_link && aconnector->dc_sink &&
10578 				aconnector->dc_link->type == dc_connection_mst_branch) {
10579 				struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
10580 				struct hdcp_workqueue *hdcp_w =
10581 					&hdcp_work[aconnector->dc_link->link_index];
10582 
10583 				hdcp_w->hdcp_content_type[connector->index] =
10584 					new_con_state->hdcp_content_type;
10585 				hdcp_w->content_protection[connector->index] =
10586 					new_con_state->content_protection;
10587 			}
10588 
10589 			if (new_crtc_state && new_crtc_state->mode_changed &&
10590 				new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
10591 				enable_encryption = true;
10592 
10593 			drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
10594 
10595 			if (aconnector->dc_link)
10596 				hdcp_update_display(
10597 					adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
10598 					new_con_state->hdcp_content_type, enable_encryption);
10599 		}
10600 	}
10601 }
10602 
10603 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state)
10604 {
10605 	struct drm_crtc *crtc;
10606 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10607 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10608 	int i, ret;
10609 
10610 	ret = drm_dp_mst_atomic_setup_commit(state);
10611 	if (ret)
10612 		return ret;
10613 
10614 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10615 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10616 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10617 		/*
10618 		 * Color management settings. We also update color properties
10619 		 * when a modeset is needed, to ensure it gets reprogrammed.
10620 		 */
10621 		if (dm_new_crtc_state->base.active && dm_new_crtc_state->stream &&
10622 		    (dm_new_crtc_state->base.color_mgmt_changed ||
10623 		     dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
10624 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10625 			ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
10626 			if (ret) {
10627 				drm_dbg_atomic(state->dev, "Failed to update color state\n");
10628 				return ret;
10629 			}
10630 		}
10631 	}
10632 
10633 	return 0;
10634 }
10635 
10636 /**
10637  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
10638  * @state: The atomic state to commit
10639  *
10640  * This will tell DC to commit the constructed DC state from atomic_check,
10641  * programming the hardware. Any failures here implies a hardware failure, since
10642  * atomic check should have filtered anything non-kosher.
10643  */
10644 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
10645 {
10646 	struct drm_device *dev = state->dev;
10647 	struct amdgpu_device *adev = drm_to_adev(dev);
10648 	struct amdgpu_display_manager *dm = &adev->dm;
10649 	struct dm_atomic_state *dm_state;
10650 	struct dc_state *dc_state = NULL;
10651 	u32 i, j;
10652 	struct drm_crtc *crtc;
10653 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10654 	unsigned long flags;
10655 	bool wait_for_vblank = true;
10656 	struct drm_connector *connector;
10657 	struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL;
10658 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10659 	int crtc_disable_count = 0;
10660 
10661 	trace_amdgpu_dm_atomic_commit_tail_begin(state);
10662 
10663 	drm_atomic_helper_update_legacy_modeset_state(dev, state);
10664 	drm_dp_mst_atomic_wait_for_dependencies(state);
10665 
10666 	dm_state = dm_atomic_get_new_state(state);
10667 	if (dm_state && dm_state->context) {
10668 		dc_state = dm_state->context;
10669 		amdgpu_dm_commit_streams(state, dc_state);
10670 	}
10671 
10672 	amdgpu_dm_update_hdcp(state);
10673 
10674 	/* Handle connector state changes */
10675 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10676 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10677 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10678 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10679 		struct dc_surface_update *dummy_updates;
10680 		struct dc_stream_update stream_update;
10681 		struct dc_info_packet hdr_packet;
10682 		struct dc_stream_status *status = NULL;
10683 		bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false;
10684 
10685 		memset(&stream_update, 0, sizeof(stream_update));
10686 
10687 		if (acrtc) {
10688 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10689 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10690 		}
10691 
10692 		/* Skip any modesets/resets */
10693 		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
10694 			continue;
10695 
10696 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10697 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10698 
10699 		scaling_changed = is_scaling_state_different(dm_new_con_state,
10700 							     dm_old_con_state);
10701 
10702 		if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) &&
10703 			(dm_old_crtc_state->stream->output_color_space !=
10704 				get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state)))
10705 			output_color_space_changed = true;
10706 
10707 		abm_changed = dm_new_crtc_state->abm_level !=
10708 			      dm_old_crtc_state->abm_level;
10709 
10710 		hdr_changed =
10711 			!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
10712 
10713 		if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed)
10714 			continue;
10715 
10716 		stream_update.stream = dm_new_crtc_state->stream;
10717 		if (scaling_changed) {
10718 			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
10719 					dm_new_con_state, dm_new_crtc_state->stream);
10720 
10721 			stream_update.src = dm_new_crtc_state->stream->src;
10722 			stream_update.dst = dm_new_crtc_state->stream->dst;
10723 		}
10724 
10725 		if (output_color_space_changed) {
10726 			dm_new_crtc_state->stream->output_color_space
10727 				= get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state);
10728 
10729 			stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space;
10730 		}
10731 
10732 		if (abm_changed) {
10733 			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
10734 
10735 			stream_update.abm_level = &dm_new_crtc_state->abm_level;
10736 		}
10737 
10738 		if (hdr_changed) {
10739 			fill_hdr_info_packet(new_con_state, &hdr_packet);
10740 			stream_update.hdr_static_metadata = &hdr_packet;
10741 		}
10742 
10743 		status = dc_stream_get_status(dm_new_crtc_state->stream);
10744 
10745 		if (WARN_ON(!status))
10746 			continue;
10747 
10748 		WARN_ON(!status->plane_count);
10749 
10750 		/*
10751 		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
10752 		 * Here we create an empty update on each plane.
10753 		 * To fix this, DC should permit updating only stream properties.
10754 		 */
10755 		dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_KERNEL);
10756 		if (!dummy_updates) {
10757 			drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n");
10758 			continue;
10759 		}
10760 		for (j = 0; j < status->plane_count; j++)
10761 			dummy_updates[j].surface = status->plane_states[0];
10762 
10763 		sort(dummy_updates, status->plane_count,
10764 		     sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL);
10765 
10766 		mutex_lock(&dm->dc_lock);
10767 		dc_exit_ips_for_hw_access(dm->dc);
10768 		dc_update_planes_and_stream(dm->dc,
10769 					    dummy_updates,
10770 					    status->plane_count,
10771 					    dm_new_crtc_state->stream,
10772 					    &stream_update);
10773 		mutex_unlock(&dm->dc_lock);
10774 		kfree(dummy_updates);
10775 
10776 		drm_connector_update_privacy_screen(new_con_state);
10777 	}
10778 
10779 	/**
10780 	 * Enable interrupts for CRTCs that are newly enabled or went through
10781 	 * a modeset. It was intentionally deferred until after the front end
10782 	 * state was modified to wait until the OTG was on and so the IRQ
10783 	 * handlers didn't access stale or invalid state.
10784 	 */
10785 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10786 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10787 #ifdef CONFIG_DEBUG_FS
10788 		enum amdgpu_dm_pipe_crc_source cur_crc_src;
10789 #endif
10790 		/* Count number of newly disabled CRTCs for dropping PM refs later. */
10791 		if (old_crtc_state->active && !new_crtc_state->active)
10792 			crtc_disable_count++;
10793 
10794 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10795 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10796 
10797 		/* For freesync config update on crtc state and params for irq */
10798 		update_stream_irq_parameters(dm, dm_new_crtc_state);
10799 
10800 #ifdef CONFIG_DEBUG_FS
10801 		spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10802 		cur_crc_src = acrtc->dm_irq_params.crc_src;
10803 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10804 #endif
10805 
10806 		if (new_crtc_state->active &&
10807 		    (!old_crtc_state->active ||
10808 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10809 			dc_stream_retain(dm_new_crtc_state->stream);
10810 			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
10811 			manage_dm_interrupts(adev, acrtc, dm_new_crtc_state);
10812 		}
10813 		/* Handle vrr on->off / off->on transitions */
10814 		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
10815 
10816 #ifdef CONFIG_DEBUG_FS
10817 		if (new_crtc_state->active &&
10818 		    (!old_crtc_state->active ||
10819 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10820 			/**
10821 			 * Frontend may have changed so reapply the CRC capture
10822 			 * settings for the stream.
10823 			 */
10824 			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
10825 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
10826 				if (amdgpu_dm_crc_window_is_activated(crtc)) {
10827 					uint8_t cnt;
10828 
10829 					spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10830 					for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) {
10831 						if (acrtc->dm_irq_params.window_param[cnt].enable) {
10832 							acrtc->dm_irq_params.window_param[cnt].update_win = true;
10833 
10834 							/**
10835 							 * It takes 2 frames for HW to stably generate CRC when
10836 							 * resuming from suspend, so we set skip_frame_cnt 2.
10837 							 */
10838 							acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2;
10839 						}
10840 					}
10841 					spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10842 				}
10843 #endif
10844 				if (amdgpu_dm_crtc_configure_crc_source(
10845 					crtc, dm_new_crtc_state, cur_crc_src))
10846 					drm_dbg_atomic(dev, "Failed to configure crc source");
10847 			}
10848 		}
10849 #endif
10850 	}
10851 
10852 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
10853 		if (new_crtc_state->async_flip)
10854 			wait_for_vblank = false;
10855 
10856 	/* update planes when needed per crtc*/
10857 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
10858 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10859 
10860 		if (dm_new_crtc_state->stream)
10861 			amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank);
10862 	}
10863 
10864 	/* Enable writeback */
10865 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
10866 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10867 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10868 
10869 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10870 			continue;
10871 
10872 		if (!new_con_state->writeback_job)
10873 			continue;
10874 
10875 		new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10876 
10877 		if (!new_crtc_state)
10878 			continue;
10879 
10880 		if (acrtc->wb_enabled)
10881 			continue;
10882 
10883 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10884 
10885 		dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state);
10886 		acrtc->wb_enabled = true;
10887 	}
10888 
10889 	/* Update audio instances for each connector. */
10890 	amdgpu_dm_commit_audio(dev, state);
10891 
10892 	/* restore the backlight level */
10893 	for (i = 0; i < dm->num_of_edps; i++) {
10894 		if (dm->backlight_dev[i] &&
10895 		    (dm->actual_brightness[i] != dm->brightness[i]))
10896 			amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10897 	}
10898 
10899 	/*
10900 	 * send vblank event on all events not handled in flip and
10901 	 * mark consumed event for drm_atomic_helper_commit_hw_done
10902 	 */
10903 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10904 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10905 
10906 		if (new_crtc_state->event)
10907 			drm_send_event_locked(dev, &new_crtc_state->event->base);
10908 
10909 		new_crtc_state->event = NULL;
10910 	}
10911 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10912 
10913 	/* Signal HW programming completion */
10914 	drm_atomic_helper_commit_hw_done(state);
10915 
10916 	if (wait_for_vblank)
10917 		drm_atomic_helper_wait_for_flip_done(dev, state);
10918 
10919 	drm_atomic_helper_cleanup_planes(dev, state);
10920 
10921 	/* Don't free the memory if we are hitting this as part of suspend.
10922 	 * This way we don't free any memory during suspend; see
10923 	 * amdgpu_bo_free_kernel().  The memory will be freed in the first
10924 	 * non-suspend modeset or when the driver is torn down.
10925 	 */
10926 	if (!adev->in_suspend) {
10927 		/* return the stolen vga memory back to VRAM */
10928 		if (!adev->mman.keep_stolen_vga_memory)
10929 			amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
10930 		amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
10931 	}
10932 
10933 	/*
10934 	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
10935 	 * so we can put the GPU into runtime suspend if we're not driving any
10936 	 * displays anymore
10937 	 */
10938 	for (i = 0; i < crtc_disable_count; i++)
10939 		pm_runtime_put_autosuspend(dev->dev);
10940 	pm_runtime_mark_last_busy(dev->dev);
10941 
10942 	trace_amdgpu_dm_atomic_commit_tail_finish(state);
10943 }
10944 
10945 static int dm_force_atomic_commit(struct drm_connector *connector)
10946 {
10947 	int ret = 0;
10948 	struct drm_device *ddev = connector->dev;
10949 	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
10950 	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10951 	struct drm_plane *plane = disconnected_acrtc->base.primary;
10952 	struct drm_connector_state *conn_state;
10953 	struct drm_crtc_state *crtc_state;
10954 	struct drm_plane_state *plane_state;
10955 
10956 	if (!state)
10957 		return -ENOMEM;
10958 
10959 	state->acquire_ctx = ddev->mode_config.acquire_ctx;
10960 
10961 	/* Construct an atomic state to restore previous display setting */
10962 
10963 	/*
10964 	 * Attach connectors to drm_atomic_state
10965 	 */
10966 	conn_state = drm_atomic_get_connector_state(state, connector);
10967 
10968 	/* Check for error in getting connector state */
10969 	if (IS_ERR(conn_state)) {
10970 		ret = PTR_ERR(conn_state);
10971 		goto out;
10972 	}
10973 
10974 	/* Attach crtc to drm_atomic_state*/
10975 	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
10976 
10977 	/* Check for error in getting crtc state */
10978 	if (IS_ERR(crtc_state)) {
10979 		ret = PTR_ERR(crtc_state);
10980 		goto out;
10981 	}
10982 
10983 	/* force a restore */
10984 	crtc_state->mode_changed = true;
10985 
10986 	/* Attach plane to drm_atomic_state */
10987 	plane_state = drm_atomic_get_plane_state(state, plane);
10988 
10989 	/* Check for error in getting plane state */
10990 	if (IS_ERR(plane_state)) {
10991 		ret = PTR_ERR(plane_state);
10992 		goto out;
10993 	}
10994 
10995 	/* Call commit internally with the state we just constructed */
10996 	ret = drm_atomic_commit(state);
10997 
10998 out:
10999 	drm_atomic_state_put(state);
11000 	if (ret)
11001 		drm_err(ddev, "Restoring old state failed with %i\n", ret);
11002 
11003 	return ret;
11004 }
11005 
11006 /*
11007  * This function handles all cases when set mode does not come upon hotplug.
11008  * This includes when a display is unplugged then plugged back into the
11009  * same port and when running without usermode desktop manager supprot
11010  */
11011 void dm_restore_drm_connector_state(struct drm_device *dev,
11012 				    struct drm_connector *connector)
11013 {
11014 	struct amdgpu_dm_connector *aconnector;
11015 	struct amdgpu_crtc *disconnected_acrtc;
11016 	struct dm_crtc_state *acrtc_state;
11017 
11018 	if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11019 		return;
11020 
11021 	aconnector = to_amdgpu_dm_connector(connector);
11022 
11023 	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
11024 		return;
11025 
11026 	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
11027 	if (!disconnected_acrtc)
11028 		return;
11029 
11030 	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
11031 	if (!acrtc_state->stream)
11032 		return;
11033 
11034 	/*
11035 	 * If the previous sink is not released and different from the current,
11036 	 * we deduce we are in a state where we can not rely on usermode call
11037 	 * to turn on the display, so we do it here
11038 	 */
11039 	if (acrtc_state->stream->sink != aconnector->dc_sink)
11040 		dm_force_atomic_commit(&aconnector->base);
11041 }
11042 
11043 /*
11044  * Grabs all modesetting locks to serialize against any blocking commits,
11045  * Waits for completion of all non blocking commits.
11046  */
11047 static int do_aquire_global_lock(struct drm_device *dev,
11048 				 struct drm_atomic_state *state)
11049 {
11050 	struct drm_crtc *crtc;
11051 	struct drm_crtc_commit *commit;
11052 	long ret;
11053 
11054 	/*
11055 	 * Adding all modeset locks to aquire_ctx will
11056 	 * ensure that when the framework release it the
11057 	 * extra locks we are locking here will get released to
11058 	 */
11059 	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
11060 	if (ret)
11061 		return ret;
11062 
11063 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11064 		spin_lock(&crtc->commit_lock);
11065 		commit = list_first_entry_or_null(&crtc->commit_list,
11066 				struct drm_crtc_commit, commit_entry);
11067 		if (commit)
11068 			drm_crtc_commit_get(commit);
11069 		spin_unlock(&crtc->commit_lock);
11070 
11071 		if (!commit)
11072 			continue;
11073 
11074 		/*
11075 		 * Make sure all pending HW programming completed and
11076 		 * page flips done
11077 		 */
11078 		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
11079 
11080 		if (ret > 0)
11081 			ret = wait_for_completion_interruptible_timeout(
11082 					&commit->flip_done, 10*HZ);
11083 
11084 		if (ret == 0)
11085 			drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n",
11086 				  crtc->base.id, crtc->name);
11087 
11088 		drm_crtc_commit_put(commit);
11089 	}
11090 
11091 	return ret < 0 ? ret : 0;
11092 }
11093 
11094 static void get_freesync_config_for_crtc(
11095 	struct dm_crtc_state *new_crtc_state,
11096 	struct dm_connector_state *new_con_state)
11097 {
11098 	struct mod_freesync_config config = {0};
11099 	struct amdgpu_dm_connector *aconnector;
11100 	struct drm_display_mode *mode = &new_crtc_state->base.mode;
11101 	int vrefresh = drm_mode_vrefresh(mode);
11102 	bool fs_vid_mode = false;
11103 
11104 	if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11105 		return;
11106 
11107 	aconnector = to_amdgpu_dm_connector(new_con_state->base.connector);
11108 
11109 	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
11110 					vrefresh >= aconnector->min_vfreq &&
11111 					vrefresh <= aconnector->max_vfreq;
11112 
11113 	if (new_crtc_state->vrr_supported) {
11114 		new_crtc_state->stream->ignore_msa_timing_param = true;
11115 		fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
11116 
11117 		config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
11118 		config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
11119 		config.vsif_supported = true;
11120 		config.btr = true;
11121 
11122 		if (fs_vid_mode) {
11123 			config.state = VRR_STATE_ACTIVE_FIXED;
11124 			config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
11125 			goto out;
11126 		} else if (new_crtc_state->base.vrr_enabled) {
11127 			config.state = VRR_STATE_ACTIVE_VARIABLE;
11128 		} else {
11129 			config.state = VRR_STATE_INACTIVE;
11130 		}
11131 	} else {
11132 		config.state = VRR_STATE_UNSUPPORTED;
11133 	}
11134 out:
11135 	new_crtc_state->freesync_config = config;
11136 }
11137 
11138 static void reset_freesync_config_for_crtc(
11139 	struct dm_crtc_state *new_crtc_state)
11140 {
11141 	new_crtc_state->vrr_supported = false;
11142 
11143 	memset(&new_crtc_state->vrr_infopacket, 0,
11144 	       sizeof(new_crtc_state->vrr_infopacket));
11145 }
11146 
11147 static bool
11148 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
11149 				 struct drm_crtc_state *new_crtc_state)
11150 {
11151 	const struct drm_display_mode *old_mode, *new_mode;
11152 
11153 	if (!old_crtc_state || !new_crtc_state)
11154 		return false;
11155 
11156 	old_mode = &old_crtc_state->mode;
11157 	new_mode = &new_crtc_state->mode;
11158 
11159 	if (old_mode->clock       == new_mode->clock &&
11160 	    old_mode->hdisplay    == new_mode->hdisplay &&
11161 	    old_mode->vdisplay    == new_mode->vdisplay &&
11162 	    old_mode->htotal      == new_mode->htotal &&
11163 	    old_mode->vtotal      != new_mode->vtotal &&
11164 	    old_mode->hsync_start == new_mode->hsync_start &&
11165 	    old_mode->vsync_start != new_mode->vsync_start &&
11166 	    old_mode->hsync_end   == new_mode->hsync_end &&
11167 	    old_mode->vsync_end   != new_mode->vsync_end &&
11168 	    old_mode->hskew       == new_mode->hskew &&
11169 	    old_mode->vscan       == new_mode->vscan &&
11170 	    (old_mode->vsync_end - old_mode->vsync_start) ==
11171 	    (new_mode->vsync_end - new_mode->vsync_start))
11172 		return true;
11173 
11174 	return false;
11175 }
11176 
11177 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state)
11178 {
11179 	u64 num, den, res;
11180 	struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
11181 
11182 	dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
11183 
11184 	num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
11185 	den = (unsigned long long)new_crtc_state->mode.htotal *
11186 	      (unsigned long long)new_crtc_state->mode.vtotal;
11187 
11188 	res = div_u64(num, den);
11189 	dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
11190 }
11191 
11192 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
11193 			 struct drm_atomic_state *state,
11194 			 struct drm_crtc *crtc,
11195 			 struct drm_crtc_state *old_crtc_state,
11196 			 struct drm_crtc_state *new_crtc_state,
11197 			 bool enable,
11198 			 bool *lock_and_validation_needed)
11199 {
11200 	struct dm_atomic_state *dm_state = NULL;
11201 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11202 	struct dc_stream_state *new_stream;
11203 	struct amdgpu_device *adev = dm->adev;
11204 	int ret = 0;
11205 
11206 	/*
11207 	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
11208 	 * update changed items
11209 	 */
11210 	struct amdgpu_crtc *acrtc = NULL;
11211 	struct drm_connector *connector = NULL;
11212 	struct amdgpu_dm_connector *aconnector = NULL;
11213 	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
11214 	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
11215 
11216 	new_stream = NULL;
11217 
11218 	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11219 	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11220 	acrtc = to_amdgpu_crtc(crtc);
11221 	connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
11222 	if (connector)
11223 		aconnector = to_amdgpu_dm_connector(connector);
11224 
11225 	/* TODO This hack should go away */
11226 	if (connector && enable) {
11227 		/* Make sure fake sink is created in plug-in scenario */
11228 		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
11229 									connector);
11230 		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
11231 									connector);
11232 
11233 		if (WARN_ON(!drm_new_conn_state)) {
11234 			ret = -EINVAL;
11235 			goto fail;
11236 		}
11237 
11238 		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
11239 		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
11240 
11241 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
11242 			goto skip_modeset;
11243 
11244 		new_stream = create_validate_stream_for_sink(connector,
11245 							     &new_crtc_state->mode,
11246 							     dm_new_conn_state,
11247 							     dm_old_crtc_state->stream);
11248 
11249 		/*
11250 		 * we can have no stream on ACTION_SET if a display
11251 		 * was disconnected during S3, in this case it is not an
11252 		 * error, the OS will be updated after detection, and
11253 		 * will do the right thing on next atomic commit
11254 		 */
11255 
11256 		if (!new_stream) {
11257 			drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n",
11258 					__func__, acrtc->base.base.id);
11259 			ret = -ENOMEM;
11260 			goto fail;
11261 		}
11262 
11263 		/*
11264 		 * TODO: Check VSDB bits to decide whether this should
11265 		 * be enabled or not.
11266 		 */
11267 		new_stream->triggered_crtc_reset.enabled =
11268 			dm->force_timing_sync;
11269 
11270 		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11271 
11272 		ret = fill_hdr_info_packet(drm_new_conn_state,
11273 					   &new_stream->hdr_static_metadata);
11274 		if (ret)
11275 			goto fail;
11276 
11277 		/*
11278 		 * If we already removed the old stream from the context
11279 		 * (and set the new stream to NULL) then we can't reuse
11280 		 * the old stream even if the stream and scaling are unchanged.
11281 		 * We'll hit the BUG_ON and black screen.
11282 		 *
11283 		 * TODO: Refactor this function to allow this check to work
11284 		 * in all conditions.
11285 		 */
11286 		if (amdgpu_freesync_vid_mode &&
11287 		    dm_new_crtc_state->stream &&
11288 		    is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
11289 			goto skip_modeset;
11290 
11291 		if (dm_new_crtc_state->stream &&
11292 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
11293 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
11294 			new_crtc_state->mode_changed = false;
11295 			drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d",
11296 					 new_crtc_state->mode_changed);
11297 		}
11298 	}
11299 
11300 	/* mode_changed flag may get updated above, need to check again */
11301 	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
11302 		goto skip_modeset;
11303 
11304 	drm_dbg_state(state->dev,
11305 		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
11306 		acrtc->crtc_id,
11307 		new_crtc_state->enable,
11308 		new_crtc_state->active,
11309 		new_crtc_state->planes_changed,
11310 		new_crtc_state->mode_changed,
11311 		new_crtc_state->active_changed,
11312 		new_crtc_state->connectors_changed);
11313 
11314 	/* Remove stream for any changed/disabled CRTC */
11315 	if (!enable) {
11316 
11317 		if (!dm_old_crtc_state->stream)
11318 			goto skip_modeset;
11319 
11320 		/* Unset freesync video if it was active before */
11321 		if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
11322 			dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
11323 			dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
11324 		}
11325 
11326 		/* Now check if we should set freesync video mode */
11327 		if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
11328 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
11329 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) &&
11330 		    is_timing_unchanged_for_freesync(new_crtc_state,
11331 						     old_crtc_state)) {
11332 			new_crtc_state->mode_changed = false;
11333 			drm_dbg_driver(adev_to_drm(adev),
11334 				"Mode change not required for front porch change, setting mode_changed to %d",
11335 				new_crtc_state->mode_changed);
11336 
11337 			set_freesync_fixed_config(dm_new_crtc_state);
11338 
11339 			goto skip_modeset;
11340 		} else if (amdgpu_freesync_vid_mode && aconnector &&
11341 			   is_freesync_video_mode(&new_crtc_state->mode,
11342 						  aconnector)) {
11343 			struct drm_display_mode *high_mode;
11344 
11345 			high_mode = get_highest_refresh_rate_mode(aconnector, false);
11346 			if (!drm_mode_equal(&new_crtc_state->mode, high_mode))
11347 				set_freesync_fixed_config(dm_new_crtc_state);
11348 		}
11349 
11350 		ret = dm_atomic_get_state(state, &dm_state);
11351 		if (ret)
11352 			goto fail;
11353 
11354 		drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n",
11355 				crtc->base.id);
11356 
11357 		/* i.e. reset mode */
11358 		if (dc_state_remove_stream(
11359 				dm->dc,
11360 				dm_state->context,
11361 				dm_old_crtc_state->stream) != DC_OK) {
11362 			ret = -EINVAL;
11363 			goto fail;
11364 		}
11365 
11366 		dc_stream_release(dm_old_crtc_state->stream);
11367 		dm_new_crtc_state->stream = NULL;
11368 
11369 		reset_freesync_config_for_crtc(dm_new_crtc_state);
11370 
11371 		*lock_and_validation_needed = true;
11372 
11373 	} else {/* Add stream for any updated/enabled CRTC */
11374 		/*
11375 		 * Quick fix to prevent NULL pointer on new_stream when
11376 		 * added MST connectors not found in existing crtc_state in the chained mode
11377 		 * TODO: need to dig out the root cause of that
11378 		 */
11379 		if (!connector)
11380 			goto skip_modeset;
11381 
11382 		if (modereset_required(new_crtc_state))
11383 			goto skip_modeset;
11384 
11385 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
11386 				     dm_old_crtc_state->stream)) {
11387 
11388 			WARN_ON(dm_new_crtc_state->stream);
11389 
11390 			ret = dm_atomic_get_state(state, &dm_state);
11391 			if (ret)
11392 				goto fail;
11393 
11394 			dm_new_crtc_state->stream = new_stream;
11395 
11396 			dc_stream_retain(new_stream);
11397 
11398 			DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
11399 					 crtc->base.id);
11400 
11401 			if (dc_state_add_stream(
11402 					dm->dc,
11403 					dm_state->context,
11404 					dm_new_crtc_state->stream) != DC_OK) {
11405 				ret = -EINVAL;
11406 				goto fail;
11407 			}
11408 
11409 			*lock_and_validation_needed = true;
11410 		}
11411 	}
11412 
11413 skip_modeset:
11414 	/* Release extra reference */
11415 	if (new_stream)
11416 		dc_stream_release(new_stream);
11417 
11418 	/*
11419 	 * We want to do dc stream updates that do not require a
11420 	 * full modeset below.
11421 	 */
11422 	if (!(enable && connector && new_crtc_state->active))
11423 		return 0;
11424 	/*
11425 	 * Given above conditions, the dc state cannot be NULL because:
11426 	 * 1. We're in the process of enabling CRTCs (just been added
11427 	 *    to the dc context, or already is on the context)
11428 	 * 2. Has a valid connector attached, and
11429 	 * 3. Is currently active and enabled.
11430 	 * => The dc stream state currently exists.
11431 	 */
11432 	BUG_ON(dm_new_crtc_state->stream == NULL);
11433 
11434 	/* Scaling or underscan settings */
11435 	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
11436 				drm_atomic_crtc_needs_modeset(new_crtc_state))
11437 		update_stream_scaling_settings(
11438 			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
11439 
11440 	/* ABM settings */
11441 	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11442 
11443 	/*
11444 	 * Color management settings. We also update color properties
11445 	 * when a modeset is needed, to ensure it gets reprogrammed.
11446 	 */
11447 	if (dm_new_crtc_state->base.color_mgmt_changed ||
11448 	    dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
11449 	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11450 		ret = amdgpu_dm_check_crtc_color_mgmt(dm_new_crtc_state, true);
11451 		if (ret)
11452 			goto fail;
11453 	}
11454 
11455 	/* Update Freesync settings. */
11456 	get_freesync_config_for_crtc(dm_new_crtc_state,
11457 				     dm_new_conn_state);
11458 
11459 	return ret;
11460 
11461 fail:
11462 	if (new_stream)
11463 		dc_stream_release(new_stream);
11464 	return ret;
11465 }
11466 
11467 static bool should_reset_plane(struct drm_atomic_state *state,
11468 			       struct drm_plane *plane,
11469 			       struct drm_plane_state *old_plane_state,
11470 			       struct drm_plane_state *new_plane_state)
11471 {
11472 	struct drm_plane *other;
11473 	struct drm_plane_state *old_other_state, *new_other_state;
11474 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11475 	struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state;
11476 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
11477 	int i;
11478 
11479 	/*
11480 	 * TODO: Remove this hack for all asics once it proves that the
11481 	 * fast updates works fine on DCN3.2+.
11482 	 */
11483 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) &&
11484 	    state->allow_modeset)
11485 		return true;
11486 
11487 	if (amdgpu_in_reset(adev) && state->allow_modeset)
11488 		return true;
11489 
11490 	/* Exit early if we know that we're adding or removing the plane. */
11491 	if (old_plane_state->crtc != new_plane_state->crtc)
11492 		return true;
11493 
11494 	/* old crtc == new_crtc == NULL, plane not in context. */
11495 	if (!new_plane_state->crtc)
11496 		return false;
11497 
11498 	new_crtc_state =
11499 		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
11500 	old_crtc_state =
11501 		drm_atomic_get_old_crtc_state(state, old_plane_state->crtc);
11502 
11503 	if (!new_crtc_state)
11504 		return true;
11505 
11506 	/*
11507 	 * A change in cursor mode means a new dc pipe needs to be acquired or
11508 	 * released from the state
11509 	 */
11510 	old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
11511 	new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
11512 	if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11513 	    old_dm_crtc_state != NULL &&
11514 	    old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) {
11515 		return true;
11516 	}
11517 
11518 	/* CRTC Degamma changes currently require us to recreate planes. */
11519 	if (new_crtc_state->color_mgmt_changed)
11520 		return true;
11521 
11522 	/*
11523 	 * On zpos change, planes need to be reordered by removing and re-adding
11524 	 * them one by one to the dc state, in order of descending zpos.
11525 	 *
11526 	 * TODO: We can likely skip bandwidth validation if the only thing that
11527 	 * changed about the plane was it'z z-ordering.
11528 	 */
11529 	if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos)
11530 		return true;
11531 
11532 	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
11533 		return true;
11534 
11535 	/*
11536 	 * If there are any new primary or overlay planes being added or
11537 	 * removed then the z-order can potentially change. To ensure
11538 	 * correct z-order and pipe acquisition the current DC architecture
11539 	 * requires us to remove and recreate all existing planes.
11540 	 *
11541 	 * TODO: Come up with a more elegant solution for this.
11542 	 */
11543 	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
11544 		struct amdgpu_framebuffer *old_afb, *new_afb;
11545 		struct dm_plane_state *dm_new_other_state, *dm_old_other_state;
11546 
11547 		dm_new_other_state = to_dm_plane_state(new_other_state);
11548 		dm_old_other_state = to_dm_plane_state(old_other_state);
11549 
11550 		if (other->type == DRM_PLANE_TYPE_CURSOR)
11551 			continue;
11552 
11553 		if (old_other_state->crtc != new_plane_state->crtc &&
11554 		    new_other_state->crtc != new_plane_state->crtc)
11555 			continue;
11556 
11557 		if (old_other_state->crtc != new_other_state->crtc)
11558 			return true;
11559 
11560 		/* Src/dst size and scaling updates. */
11561 		if (old_other_state->src_w != new_other_state->src_w ||
11562 		    old_other_state->src_h != new_other_state->src_h ||
11563 		    old_other_state->crtc_w != new_other_state->crtc_w ||
11564 		    old_other_state->crtc_h != new_other_state->crtc_h)
11565 			return true;
11566 
11567 		/* Rotation / mirroring updates. */
11568 		if (old_other_state->rotation != new_other_state->rotation)
11569 			return true;
11570 
11571 		/* Blending updates. */
11572 		if (old_other_state->pixel_blend_mode !=
11573 		    new_other_state->pixel_blend_mode)
11574 			return true;
11575 
11576 		/* Alpha updates. */
11577 		if (old_other_state->alpha != new_other_state->alpha)
11578 			return true;
11579 
11580 		/* Colorspace changes. */
11581 		if (old_other_state->color_range != new_other_state->color_range ||
11582 		    old_other_state->color_encoding != new_other_state->color_encoding)
11583 			return true;
11584 
11585 		/* HDR/Transfer Function changes. */
11586 		if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf ||
11587 		    dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut ||
11588 		    dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult ||
11589 		    dm_old_other_state->ctm != dm_new_other_state->ctm ||
11590 		    dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut ||
11591 		    dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf ||
11592 		    dm_old_other_state->lut3d != dm_new_other_state->lut3d ||
11593 		    dm_old_other_state->blend_lut != dm_new_other_state->blend_lut ||
11594 		    dm_old_other_state->blend_tf != dm_new_other_state->blend_tf)
11595 			return true;
11596 
11597 		/* Framebuffer checks fall at the end. */
11598 		if (!old_other_state->fb || !new_other_state->fb)
11599 			continue;
11600 
11601 		/* Pixel format changes can require bandwidth updates. */
11602 		if (old_other_state->fb->format != new_other_state->fb->format)
11603 			return true;
11604 
11605 		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
11606 		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
11607 
11608 		/* Tiling and DCC changes also require bandwidth updates. */
11609 		if (old_afb->tiling_flags != new_afb->tiling_flags ||
11610 		    old_afb->base.modifier != new_afb->base.modifier)
11611 			return true;
11612 	}
11613 
11614 	return false;
11615 }
11616 
11617 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
11618 			      struct drm_plane_state *new_plane_state,
11619 			      struct drm_framebuffer *fb)
11620 {
11621 	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
11622 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
11623 	unsigned int pitch;
11624 	bool linear;
11625 
11626 	if (fb->width > new_acrtc->max_cursor_width ||
11627 	    fb->height > new_acrtc->max_cursor_height) {
11628 		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
11629 				 new_plane_state->fb->width,
11630 				 new_plane_state->fb->height);
11631 		return -EINVAL;
11632 	}
11633 	if (new_plane_state->src_w != fb->width << 16 ||
11634 	    new_plane_state->src_h != fb->height << 16) {
11635 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11636 		return -EINVAL;
11637 	}
11638 
11639 	/* Pitch in pixels */
11640 	pitch = fb->pitches[0] / fb->format->cpp[0];
11641 
11642 	if (fb->width != pitch) {
11643 		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
11644 				 fb->width, pitch);
11645 		return -EINVAL;
11646 	}
11647 
11648 	switch (pitch) {
11649 	case 64:
11650 	case 128:
11651 	case 256:
11652 		/* FB pitch is supported by cursor plane */
11653 		break;
11654 	default:
11655 		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
11656 		return -EINVAL;
11657 	}
11658 
11659 	/* Core DRM takes care of checking FB modifiers, so we only need to
11660 	 * check tiling flags when the FB doesn't have a modifier.
11661 	 */
11662 	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
11663 		if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) {
11664 			linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0;
11665 		} else if (adev->family >= AMDGPU_FAMILY_AI) {
11666 			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
11667 		} else {
11668 			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
11669 				 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
11670 				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
11671 		}
11672 		if (!linear) {
11673 			DRM_DEBUG_ATOMIC("Cursor FB not linear");
11674 			return -EINVAL;
11675 		}
11676 	}
11677 
11678 	return 0;
11679 }
11680 
11681 /*
11682  * Helper function for checking the cursor in native mode
11683  */
11684 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc,
11685 					struct drm_plane *plane,
11686 					struct drm_plane_state *new_plane_state,
11687 					bool enable)
11688 {
11689 
11690 	struct amdgpu_crtc *new_acrtc;
11691 	int ret;
11692 
11693 	if (!enable || !new_plane_crtc ||
11694 	    drm_atomic_plane_disabling(plane->state, new_plane_state))
11695 		return 0;
11696 
11697 	new_acrtc = to_amdgpu_crtc(new_plane_crtc);
11698 
11699 	if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
11700 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11701 		return -EINVAL;
11702 	}
11703 
11704 	if (new_plane_state->fb) {
11705 		ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
11706 						new_plane_state->fb);
11707 		if (ret)
11708 			return ret;
11709 	}
11710 
11711 	return 0;
11712 }
11713 
11714 static bool dm_should_update_native_cursor(struct drm_atomic_state *state,
11715 					   struct drm_crtc *old_plane_crtc,
11716 					   struct drm_crtc *new_plane_crtc,
11717 					   bool enable)
11718 {
11719 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11720 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11721 
11722 	if (!enable) {
11723 		if (old_plane_crtc == NULL)
11724 			return true;
11725 
11726 		old_crtc_state = drm_atomic_get_old_crtc_state(
11727 			state, old_plane_crtc);
11728 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11729 
11730 		return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11731 	} else {
11732 		if (new_plane_crtc == NULL)
11733 			return true;
11734 
11735 		new_crtc_state = drm_atomic_get_new_crtc_state(
11736 			state, new_plane_crtc);
11737 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11738 
11739 		return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11740 	}
11741 }
11742 
11743 static int dm_update_plane_state(struct dc *dc,
11744 				 struct drm_atomic_state *state,
11745 				 struct drm_plane *plane,
11746 				 struct drm_plane_state *old_plane_state,
11747 				 struct drm_plane_state *new_plane_state,
11748 				 bool enable,
11749 				 bool *lock_and_validation_needed,
11750 				 bool *is_top_most_overlay)
11751 {
11752 
11753 	struct dm_atomic_state *dm_state = NULL;
11754 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
11755 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11756 	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
11757 	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
11758 	bool needs_reset, update_native_cursor;
11759 	int ret = 0;
11760 
11761 
11762 	new_plane_crtc = new_plane_state->crtc;
11763 	old_plane_crtc = old_plane_state->crtc;
11764 	dm_new_plane_state = to_dm_plane_state(new_plane_state);
11765 	dm_old_plane_state = to_dm_plane_state(old_plane_state);
11766 
11767 	update_native_cursor = dm_should_update_native_cursor(state,
11768 							      old_plane_crtc,
11769 							      new_plane_crtc,
11770 							      enable);
11771 
11772 	if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) {
11773 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11774 						    new_plane_state, enable);
11775 		if (ret)
11776 			return ret;
11777 
11778 		return 0;
11779 	}
11780 
11781 	needs_reset = should_reset_plane(state, plane, old_plane_state,
11782 					 new_plane_state);
11783 
11784 	/* Remove any changed/removed planes */
11785 	if (!enable) {
11786 		if (!needs_reset)
11787 			return 0;
11788 
11789 		if (!old_plane_crtc)
11790 			return 0;
11791 
11792 		old_crtc_state = drm_atomic_get_old_crtc_state(
11793 				state, old_plane_crtc);
11794 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11795 
11796 		if (!dm_old_crtc_state->stream)
11797 			return 0;
11798 
11799 		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
11800 				plane->base.id, old_plane_crtc->base.id);
11801 
11802 		ret = dm_atomic_get_state(state, &dm_state);
11803 		if (ret)
11804 			return ret;
11805 
11806 		if (!dc_state_remove_plane(
11807 				dc,
11808 				dm_old_crtc_state->stream,
11809 				dm_old_plane_state->dc_state,
11810 				dm_state->context)) {
11811 
11812 			return -EINVAL;
11813 		}
11814 
11815 		if (dm_old_plane_state->dc_state)
11816 			dc_plane_state_release(dm_old_plane_state->dc_state);
11817 
11818 		dm_new_plane_state->dc_state = NULL;
11819 
11820 		*lock_and_validation_needed = true;
11821 
11822 	} else { /* Add new planes */
11823 		struct dc_plane_state *dc_new_plane_state;
11824 
11825 		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
11826 			return 0;
11827 
11828 		if (!new_plane_crtc)
11829 			return 0;
11830 
11831 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
11832 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11833 
11834 		if (!dm_new_crtc_state->stream)
11835 			return 0;
11836 
11837 		if (!needs_reset)
11838 			return 0;
11839 
11840 		ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
11841 		if (ret)
11842 			goto out;
11843 
11844 		WARN_ON(dm_new_plane_state->dc_state);
11845 
11846 		dc_new_plane_state = dc_create_plane_state(dc);
11847 		if (!dc_new_plane_state) {
11848 			ret = -ENOMEM;
11849 			goto out;
11850 		}
11851 
11852 		DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
11853 				 plane->base.id, new_plane_crtc->base.id);
11854 
11855 		ret = fill_dc_plane_attributes(
11856 			drm_to_adev(new_plane_crtc->dev),
11857 			dc_new_plane_state,
11858 			new_plane_state,
11859 			new_crtc_state);
11860 		if (ret) {
11861 			dc_plane_state_release(dc_new_plane_state);
11862 			goto out;
11863 		}
11864 
11865 		ret = dm_atomic_get_state(state, &dm_state);
11866 		if (ret) {
11867 			dc_plane_state_release(dc_new_plane_state);
11868 			goto out;
11869 		}
11870 
11871 		/*
11872 		 * Any atomic check errors that occur after this will
11873 		 * not need a release. The plane state will be attached
11874 		 * to the stream, and therefore part of the atomic
11875 		 * state. It'll be released when the atomic state is
11876 		 * cleaned.
11877 		 */
11878 		if (!dc_state_add_plane(
11879 				dc,
11880 				dm_new_crtc_state->stream,
11881 				dc_new_plane_state,
11882 				dm_state->context)) {
11883 
11884 			dc_plane_state_release(dc_new_plane_state);
11885 			ret = -EINVAL;
11886 			goto out;
11887 		}
11888 
11889 		dm_new_plane_state->dc_state = dc_new_plane_state;
11890 
11891 		dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
11892 
11893 		/* Tell DC to do a full surface update every time there
11894 		 * is a plane change. Inefficient, but works for now.
11895 		 */
11896 		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
11897 
11898 		*lock_and_validation_needed = true;
11899 	}
11900 
11901 out:
11902 	/* If enabling cursor overlay failed, attempt fallback to native mode */
11903 	if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) {
11904 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11905 						    new_plane_state, enable);
11906 		if (ret)
11907 			return ret;
11908 
11909 		dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE;
11910 	}
11911 
11912 	return ret;
11913 }
11914 
11915 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
11916 				       int *src_w, int *src_h)
11917 {
11918 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
11919 	case DRM_MODE_ROTATE_90:
11920 	case DRM_MODE_ROTATE_270:
11921 		*src_w = plane_state->src_h >> 16;
11922 		*src_h = plane_state->src_w >> 16;
11923 		break;
11924 	case DRM_MODE_ROTATE_0:
11925 	case DRM_MODE_ROTATE_180:
11926 	default:
11927 		*src_w = plane_state->src_w >> 16;
11928 		*src_h = plane_state->src_h >> 16;
11929 		break;
11930 	}
11931 }
11932 
11933 static void
11934 dm_get_plane_scale(struct drm_plane_state *plane_state,
11935 		   int *out_plane_scale_w, int *out_plane_scale_h)
11936 {
11937 	int plane_src_w, plane_src_h;
11938 
11939 	dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h);
11940 	*out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0;
11941 	*out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0;
11942 }
11943 
11944 /*
11945  * The normalized_zpos value cannot be used by this iterator directly. It's only
11946  * calculated for enabled planes, potentially causing normalized_zpos collisions
11947  * between enabled/disabled planes in the atomic state. We need a unique value
11948  * so that the iterator will not generate the same object twice, or loop
11949  * indefinitely.
11950  */
11951 static inline struct __drm_planes_state *__get_next_zpos(
11952 	struct drm_atomic_state *state,
11953 	struct __drm_planes_state *prev)
11954 {
11955 	unsigned int highest_zpos = 0, prev_zpos = 256;
11956 	uint32_t highest_id = 0, prev_id = UINT_MAX;
11957 	struct drm_plane_state *new_plane_state;
11958 	struct drm_plane *plane;
11959 	int i, highest_i = -1;
11960 
11961 	if (prev != NULL) {
11962 		prev_zpos = prev->new_state->zpos;
11963 		prev_id = prev->ptr->base.id;
11964 	}
11965 
11966 	for_each_new_plane_in_state(state, plane, new_plane_state, i) {
11967 		/* Skip planes with higher zpos than the previously returned */
11968 		if (new_plane_state->zpos > prev_zpos ||
11969 		    (new_plane_state->zpos == prev_zpos &&
11970 		     plane->base.id >= prev_id))
11971 			continue;
11972 
11973 		/* Save the index of the plane with highest zpos */
11974 		if (new_plane_state->zpos > highest_zpos ||
11975 		    (new_plane_state->zpos == highest_zpos &&
11976 		     plane->base.id > highest_id)) {
11977 			highest_zpos = new_plane_state->zpos;
11978 			highest_id = plane->base.id;
11979 			highest_i = i;
11980 		}
11981 	}
11982 
11983 	if (highest_i < 0)
11984 		return NULL;
11985 
11986 	return &state->planes[highest_i];
11987 }
11988 
11989 /*
11990  * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate
11991  * by descending zpos, as read from the new plane state. This is the same
11992  * ordering as defined by drm_atomic_normalize_zpos().
11993  */
11994 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \
11995 	for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \
11996 	     __i != NULL; __i = __get_next_zpos((__state), __i))		\
11997 		for_each_if(((plane) = __i->ptr,				\
11998 			     (void)(plane) /* Only to avoid unused-but-set-variable warning */, \
11999 			     (old_plane_state) = __i->old_state,		\
12000 			     (new_plane_state) = __i->new_state, 1))
12001 
12002 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
12003 {
12004 	struct drm_connector *connector;
12005 	struct drm_connector_state *conn_state, *old_conn_state;
12006 	struct amdgpu_dm_connector *aconnector = NULL;
12007 	int i;
12008 
12009 	for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
12010 		if (!conn_state->crtc)
12011 			conn_state = old_conn_state;
12012 
12013 		if (conn_state->crtc != crtc)
12014 			continue;
12015 
12016 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
12017 			continue;
12018 
12019 		aconnector = to_amdgpu_dm_connector(connector);
12020 		if (!aconnector->mst_output_port || !aconnector->mst_root)
12021 			aconnector = NULL;
12022 		else
12023 			break;
12024 	}
12025 
12026 	if (!aconnector)
12027 		return 0;
12028 
12029 	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
12030 }
12031 
12032 /**
12033  * DOC: Cursor Modes - Native vs Overlay
12034  *
12035  * In native mode, the cursor uses a integrated cursor pipe within each DCN hw
12036  * plane. It does not require a dedicated hw plane to enable, but it is
12037  * subjected to the same z-order and scaling as the hw plane. It also has format
12038  * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB
12039  * hw plane.
12040  *
12041  * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its
12042  * own scaling and z-pos. It also has no blending restrictions. It lends to a
12043  * cursor behavior more akin to a DRM client's expectations. However, it does
12044  * occupy an extra DCN plane, and therefore will only be used if a DCN plane is
12045  * available.
12046  */
12047 
12048 /**
12049  * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc
12050  * @adev: amdgpu device
12051  * @state: DRM atomic state
12052  * @dm_crtc_state: amdgpu state for the CRTC containing the cursor
12053  * @cursor_mode: Returns the required cursor mode on dm_crtc_state
12054  *
12055  * Get whether the cursor should be enabled in native mode, or overlay mode, on
12056  * the dm_crtc_state.
12057  *
12058  * The cursor should be enabled in overlay mode if there exists an underlying
12059  * plane - on which the cursor may be blended - that is either YUV formatted, or
12060  * scaled differently from the cursor.
12061  *
12062  * Since zpos info is required, drm_atomic_normalize_zpos must be called before
12063  * calling this function.
12064  *
12065  * Return: 0 on success, or an error code if getting the cursor plane state
12066  * failed.
12067  */
12068 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev,
12069 				   struct drm_atomic_state *state,
12070 				   struct dm_crtc_state *dm_crtc_state,
12071 				   enum amdgpu_dm_cursor_mode *cursor_mode)
12072 {
12073 	struct drm_plane_state *old_plane_state, *plane_state, *cursor_state;
12074 	struct drm_crtc_state *crtc_state = &dm_crtc_state->base;
12075 	struct drm_plane *plane;
12076 	bool consider_mode_change = false;
12077 	bool entire_crtc_covered = false;
12078 	bool cursor_changed = false;
12079 	int underlying_scale_w, underlying_scale_h;
12080 	int cursor_scale_w, cursor_scale_h;
12081 	int i;
12082 
12083 	/* Overlay cursor not supported on HW before DCN
12084 	 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions
12085 	 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE
12086 	 */
12087 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 ||
12088 	    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12089 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
12090 		return 0;
12091 	}
12092 
12093 	/* Init cursor_mode to be the same as current */
12094 	*cursor_mode = dm_crtc_state->cursor_mode;
12095 
12096 	/*
12097 	 * Cursor mode can change if a plane's format changes, scale changes, is
12098 	 * enabled/disabled, or z-order changes.
12099 	 */
12100 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) {
12101 		int new_scale_w, new_scale_h, old_scale_w, old_scale_h;
12102 
12103 		/* Only care about planes on this CRTC */
12104 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0)
12105 			continue;
12106 
12107 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
12108 			cursor_changed = true;
12109 
12110 		if (drm_atomic_plane_enabling(old_plane_state, plane_state) ||
12111 		    drm_atomic_plane_disabling(old_plane_state, plane_state) ||
12112 		    old_plane_state->fb->format != plane_state->fb->format) {
12113 			consider_mode_change = true;
12114 			break;
12115 		}
12116 
12117 		dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h);
12118 		dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h);
12119 		if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) {
12120 			consider_mode_change = true;
12121 			break;
12122 		}
12123 	}
12124 
12125 	if (!consider_mode_change && !crtc_state->zpos_changed)
12126 		return 0;
12127 
12128 	/*
12129 	 * If no cursor change on this CRTC, and not enabled on this CRTC, then
12130 	 * no need to set cursor mode. This avoids needlessly locking the cursor
12131 	 * state.
12132 	 */
12133 	if (!cursor_changed &&
12134 	    !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) {
12135 		return 0;
12136 	}
12137 
12138 	cursor_state = drm_atomic_get_plane_state(state,
12139 						  crtc_state->crtc->cursor);
12140 	if (IS_ERR(cursor_state))
12141 		return PTR_ERR(cursor_state);
12142 
12143 	/* Cursor is disabled */
12144 	if (!cursor_state->fb)
12145 		return 0;
12146 
12147 	/* For all planes in descending z-order (all of which are below cursor
12148 	 * as per zpos definitions), check their scaling and format
12149 	 */
12150 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) {
12151 
12152 		/* Only care about non-cursor planes on this CRTC */
12153 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 ||
12154 		    plane->type == DRM_PLANE_TYPE_CURSOR)
12155 			continue;
12156 
12157 		/* Underlying plane is YUV format - use overlay cursor */
12158 		if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) {
12159 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
12160 			return 0;
12161 		}
12162 
12163 		dm_get_plane_scale(plane_state,
12164 				   &underlying_scale_w, &underlying_scale_h);
12165 		dm_get_plane_scale(cursor_state,
12166 				   &cursor_scale_w, &cursor_scale_h);
12167 
12168 		/* Underlying plane has different scale - use overlay cursor */
12169 		if (cursor_scale_w != underlying_scale_w &&
12170 		    cursor_scale_h != underlying_scale_h) {
12171 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
12172 			return 0;
12173 		}
12174 
12175 		/* If this plane covers the whole CRTC, no need to check planes underneath */
12176 		if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 &&
12177 		    plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay &&
12178 		    plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) {
12179 			entire_crtc_covered = true;
12180 			break;
12181 		}
12182 	}
12183 
12184 	/* If planes do not cover the entire CRTC, use overlay mode to enable
12185 	 * cursor over holes
12186 	 */
12187 	if (entire_crtc_covered)
12188 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
12189 	else
12190 		*cursor_mode = DM_CURSOR_OVERLAY_MODE;
12191 
12192 	return 0;
12193 }
12194 
12195 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev,
12196 					    struct drm_atomic_state *state,
12197 					    struct drm_crtc_state *crtc_state)
12198 {
12199 	struct drm_plane *plane;
12200 	struct drm_plane_state *new_plane_state, *old_plane_state;
12201 
12202 	drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) {
12203 		new_plane_state = drm_atomic_get_plane_state(state, plane);
12204 		old_plane_state = drm_atomic_get_plane_state(state, plane);
12205 
12206 		if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) {
12207 			drm_err(dev, "Failed to get plane state for plane %s\n", plane->name);
12208 			return false;
12209 		}
12210 
12211 		if (old_plane_state->fb && new_plane_state->fb &&
12212 		    get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb))
12213 			return true;
12214 	}
12215 
12216 	return false;
12217 }
12218 
12219 /**
12220  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
12221  *
12222  * @dev: The DRM device
12223  * @state: The atomic state to commit
12224  *
12225  * Validate that the given atomic state is programmable by DC into hardware.
12226  * This involves constructing a &struct dc_state reflecting the new hardware
12227  * state we wish to commit, then querying DC to see if it is programmable. It's
12228  * important not to modify the existing DC state. Otherwise, atomic_check
12229  * may unexpectedly commit hardware changes.
12230  *
12231  * When validating the DC state, it's important that the right locks are
12232  * acquired. For full updates case which removes/adds/updates streams on one
12233  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
12234  * that any such full update commit will wait for completion of any outstanding
12235  * flip using DRMs synchronization events.
12236  *
12237  * Note that DM adds the affected connectors for all CRTCs in state, when that
12238  * might not seem necessary. This is because DC stream creation requires the
12239  * DC sink, which is tied to the DRM connector state. Cleaning this up should
12240  * be possible but non-trivial - a possible TODO item.
12241  *
12242  * Return: -Error code if validation failed.
12243  */
12244 static int amdgpu_dm_atomic_check(struct drm_device *dev,
12245 				  struct drm_atomic_state *state)
12246 {
12247 	struct amdgpu_device *adev = drm_to_adev(dev);
12248 	struct dm_atomic_state *dm_state = NULL;
12249 	struct dc *dc = adev->dm.dc;
12250 	struct drm_connector *connector;
12251 	struct drm_connector_state *old_con_state, *new_con_state;
12252 	struct drm_crtc *crtc;
12253 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12254 	struct drm_plane *plane;
12255 	struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state;
12256 	enum dc_status status;
12257 	int ret, i;
12258 	bool lock_and_validation_needed = false;
12259 	bool is_top_most_overlay = true;
12260 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
12261 	struct drm_dp_mst_topology_mgr *mgr;
12262 	struct drm_dp_mst_topology_state *mst_state;
12263 	struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0};
12264 
12265 	trace_amdgpu_dm_atomic_check_begin(state);
12266 
12267 	ret = drm_atomic_helper_check_modeset(dev, state);
12268 	if (ret) {
12269 		drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n");
12270 		goto fail;
12271 	}
12272 
12273 	/* Check connector changes */
12274 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12275 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12276 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12277 
12278 		/* Skip connectors that are disabled or part of modeset already. */
12279 		if (!new_con_state->crtc)
12280 			continue;
12281 
12282 		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
12283 		if (IS_ERR(new_crtc_state)) {
12284 			drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n");
12285 			ret = PTR_ERR(new_crtc_state);
12286 			goto fail;
12287 		}
12288 
12289 		if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
12290 		    dm_old_con_state->scaling != dm_new_con_state->scaling)
12291 			new_crtc_state->connectors_changed = true;
12292 	}
12293 
12294 	if (dc_resource_is_dsc_encoding_supported(dc)) {
12295 		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12296 			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
12297 				ret = add_affected_mst_dsc_crtcs(state, crtc);
12298 				if (ret) {
12299 					drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n");
12300 					goto fail;
12301 				}
12302 			}
12303 		}
12304 	}
12305 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12306 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
12307 
12308 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
12309 		    !new_crtc_state->color_mgmt_changed &&
12310 		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
12311 			dm_old_crtc_state->dsc_force_changed == false)
12312 			continue;
12313 
12314 		ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
12315 		if (ret) {
12316 			drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n");
12317 			goto fail;
12318 		}
12319 
12320 		if (!new_crtc_state->enable)
12321 			continue;
12322 
12323 		ret = drm_atomic_add_affected_connectors(state, crtc);
12324 		if (ret) {
12325 			drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n");
12326 			goto fail;
12327 		}
12328 
12329 		ret = drm_atomic_add_affected_planes(state, crtc);
12330 		if (ret) {
12331 			drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n");
12332 			goto fail;
12333 		}
12334 
12335 		if (dm_old_crtc_state->dsc_force_changed)
12336 			new_crtc_state->mode_changed = true;
12337 	}
12338 
12339 	/*
12340 	 * Add all primary and overlay planes on the CRTC to the state
12341 	 * whenever a plane is enabled to maintain correct z-ordering
12342 	 * and to enable fast surface updates.
12343 	 */
12344 	drm_for_each_crtc(crtc, dev) {
12345 		bool modified = false;
12346 
12347 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
12348 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
12349 				continue;
12350 
12351 			if (new_plane_state->crtc == crtc ||
12352 			    old_plane_state->crtc == crtc) {
12353 				modified = true;
12354 				break;
12355 			}
12356 		}
12357 
12358 		if (!modified)
12359 			continue;
12360 
12361 		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
12362 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
12363 				continue;
12364 
12365 			new_plane_state =
12366 				drm_atomic_get_plane_state(state, plane);
12367 
12368 			if (IS_ERR(new_plane_state)) {
12369 				ret = PTR_ERR(new_plane_state);
12370 				drm_dbg_atomic(dev, "new_plane_state is BAD\n");
12371 				goto fail;
12372 			}
12373 		}
12374 	}
12375 
12376 	/*
12377 	 * DC consults the zpos (layer_index in DC terminology) to determine the
12378 	 * hw plane on which to enable the hw cursor (see
12379 	 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
12380 	 * atomic state, so call drm helper to normalize zpos.
12381 	 */
12382 	ret = drm_atomic_normalize_zpos(dev, state);
12383 	if (ret) {
12384 		drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
12385 		goto fail;
12386 	}
12387 
12388 	/*
12389 	 * Determine whether cursors on each CRTC should be enabled in native or
12390 	 * overlay mode.
12391 	 */
12392 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12393 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12394 
12395 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12396 					      &dm_new_crtc_state->cursor_mode);
12397 		if (ret) {
12398 			drm_dbg(dev, "Failed to determine cursor mode\n");
12399 			goto fail;
12400 		}
12401 
12402 		/*
12403 		 * If overlay cursor is needed, DC cannot go through the
12404 		 * native cursor update path. All enabled planes on the CRTC
12405 		 * need to be added for DC to not disable a plane by mistake
12406 		 */
12407 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12408 			ret = drm_atomic_add_affected_planes(state, crtc);
12409 			if (ret)
12410 				goto fail;
12411 		}
12412 	}
12413 
12414 	/* Remove exiting planes if they are modified */
12415 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12416 
12417 		ret = dm_update_plane_state(dc, state, plane,
12418 					    old_plane_state,
12419 					    new_plane_state,
12420 					    false,
12421 					    &lock_and_validation_needed,
12422 					    &is_top_most_overlay);
12423 		if (ret) {
12424 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12425 			goto fail;
12426 		}
12427 	}
12428 
12429 	/* Disable all crtcs which require disable */
12430 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12431 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12432 					   old_crtc_state,
12433 					   new_crtc_state,
12434 					   false,
12435 					   &lock_and_validation_needed);
12436 		if (ret) {
12437 			drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n");
12438 			goto fail;
12439 		}
12440 	}
12441 
12442 	/* Enable all crtcs which require enable */
12443 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12444 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12445 					   old_crtc_state,
12446 					   new_crtc_state,
12447 					   true,
12448 					   &lock_and_validation_needed);
12449 		if (ret) {
12450 			drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n");
12451 			goto fail;
12452 		}
12453 	}
12454 
12455 	/* Add new/modified planes */
12456 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12457 		ret = dm_update_plane_state(dc, state, plane,
12458 					    old_plane_state,
12459 					    new_plane_state,
12460 					    true,
12461 					    &lock_and_validation_needed,
12462 					    &is_top_most_overlay);
12463 		if (ret) {
12464 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12465 			goto fail;
12466 		}
12467 	}
12468 
12469 #if defined(CONFIG_DRM_AMD_DC_FP)
12470 	if (dc_resource_is_dsc_encoding_supported(dc)) {
12471 		ret = pre_validate_dsc(state, &dm_state, vars);
12472 		if (ret != 0)
12473 			goto fail;
12474 	}
12475 #endif
12476 
12477 	/* Run this here since we want to validate the streams we created */
12478 	ret = drm_atomic_helper_check_planes(dev, state);
12479 	if (ret) {
12480 		drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n");
12481 		goto fail;
12482 	}
12483 
12484 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12485 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12486 		if (dm_new_crtc_state->mpo_requested)
12487 			drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc);
12488 	}
12489 
12490 	/* Check cursor restrictions */
12491 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12492 		enum amdgpu_dm_cursor_mode required_cursor_mode;
12493 		int is_rotated, is_scaled;
12494 
12495 		/* Overlay cusor not subject to native cursor restrictions */
12496 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12497 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE)
12498 			continue;
12499 
12500 		/* Check if rotation or scaling is enabled on DCN401 */
12501 		if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) &&
12502 		    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12503 			new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
12504 
12505 			is_rotated = new_cursor_state &&
12506 				((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0);
12507 			is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) ||
12508 				(new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h));
12509 
12510 			if (is_rotated || is_scaled) {
12511 				drm_dbg_driver(
12512 					crtc->dev,
12513 					"[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n",
12514 					crtc->base.id, crtc->name);
12515 				ret = -EINVAL;
12516 				goto fail;
12517 			}
12518 		}
12519 
12520 		/* If HW can only do native cursor, check restrictions again */
12521 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12522 					      &required_cursor_mode);
12523 		if (ret) {
12524 			drm_dbg_driver(crtc->dev,
12525 				       "[CRTC:%d:%s] Checking cursor mode failed\n",
12526 				       crtc->base.id, crtc->name);
12527 			goto fail;
12528 		} else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12529 			drm_dbg_driver(crtc->dev,
12530 				       "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n",
12531 				       crtc->base.id, crtc->name);
12532 			ret = -EINVAL;
12533 			goto fail;
12534 		}
12535 	}
12536 
12537 	if (state->legacy_cursor_update) {
12538 		/*
12539 		 * This is a fast cursor update coming from the plane update
12540 		 * helper, check if it can be done asynchronously for better
12541 		 * performance.
12542 		 */
12543 		state->async_update =
12544 			!drm_atomic_helper_async_check(dev, state);
12545 
12546 		/*
12547 		 * Skip the remaining global validation if this is an async
12548 		 * update. Cursor updates can be done without affecting
12549 		 * state or bandwidth calcs and this avoids the performance
12550 		 * penalty of locking the private state object and
12551 		 * allocating a new dc_state.
12552 		 */
12553 		if (state->async_update)
12554 			return 0;
12555 	}
12556 
12557 	/* Check scaling and underscan changes*/
12558 	/* TODO Removed scaling changes validation due to inability to commit
12559 	 * new stream into context w\o causing full reset. Need to
12560 	 * decide how to handle.
12561 	 */
12562 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12563 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12564 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12565 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
12566 
12567 		/* Skip any modesets/resets */
12568 		if (!acrtc || drm_atomic_crtc_needs_modeset(
12569 				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
12570 			continue;
12571 
12572 		/* Skip any thing not scale or underscan changes */
12573 		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
12574 			continue;
12575 
12576 		lock_and_validation_needed = true;
12577 	}
12578 
12579 	/* set the slot info for each mst_state based on the link encoding format */
12580 	for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
12581 		struct amdgpu_dm_connector *aconnector;
12582 		struct drm_connector *connector;
12583 		struct drm_connector_list_iter iter;
12584 		u8 link_coding_cap;
12585 
12586 		drm_connector_list_iter_begin(dev, &iter);
12587 		drm_for_each_connector_iter(connector, &iter) {
12588 			if (connector->index == mst_state->mgr->conn_base_id) {
12589 				aconnector = to_amdgpu_dm_connector(connector);
12590 				link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
12591 				drm_dp_mst_update_slots(mst_state, link_coding_cap);
12592 
12593 				break;
12594 			}
12595 		}
12596 		drm_connector_list_iter_end(&iter);
12597 	}
12598 
12599 	/**
12600 	 * Streams and planes are reset when there are changes that affect
12601 	 * bandwidth. Anything that affects bandwidth needs to go through
12602 	 * DC global validation to ensure that the configuration can be applied
12603 	 * to hardware.
12604 	 *
12605 	 * We have to currently stall out here in atomic_check for outstanding
12606 	 * commits to finish in this case because our IRQ handlers reference
12607 	 * DRM state directly - we can end up disabling interrupts too early
12608 	 * if we don't.
12609 	 *
12610 	 * TODO: Remove this stall and drop DM state private objects.
12611 	 */
12612 	if (lock_and_validation_needed) {
12613 		ret = dm_atomic_get_state(state, &dm_state);
12614 		if (ret) {
12615 			drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n");
12616 			goto fail;
12617 		}
12618 
12619 		ret = do_aquire_global_lock(dev, state);
12620 		if (ret) {
12621 			drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n");
12622 			goto fail;
12623 		}
12624 
12625 #if defined(CONFIG_DRM_AMD_DC_FP)
12626 		if (dc_resource_is_dsc_encoding_supported(dc)) {
12627 			ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
12628 			if (ret) {
12629 				drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n");
12630 				ret = -EINVAL;
12631 				goto fail;
12632 			}
12633 		}
12634 #endif
12635 
12636 		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
12637 		if (ret) {
12638 			drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n");
12639 			goto fail;
12640 		}
12641 
12642 		/*
12643 		 * Perform validation of MST topology in the state:
12644 		 * We need to perform MST atomic check before calling
12645 		 * dc_validate_global_state(), or there is a chance
12646 		 * to get stuck in an infinite loop and hang eventually.
12647 		 */
12648 		ret = drm_dp_mst_atomic_check(state);
12649 		if (ret) {
12650 			drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n");
12651 			goto fail;
12652 		}
12653 		status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY);
12654 		if (status != DC_OK) {
12655 			drm_dbg_atomic(dev, "DC global validation failure: %s (%d)",
12656 				       dc_status_to_str(status), status);
12657 			ret = -EINVAL;
12658 			goto fail;
12659 		}
12660 	} else {
12661 		/*
12662 		 * The commit is a fast update. Fast updates shouldn't change
12663 		 * the DC context, affect global validation, and can have their
12664 		 * commit work done in parallel with other commits not touching
12665 		 * the same resource. If we have a new DC context as part of
12666 		 * the DM atomic state from validation we need to free it and
12667 		 * retain the existing one instead.
12668 		 *
12669 		 * Furthermore, since the DM atomic state only contains the DC
12670 		 * context and can safely be annulled, we can free the state
12671 		 * and clear the associated private object now to free
12672 		 * some memory and avoid a possible use-after-free later.
12673 		 */
12674 
12675 		for (i = 0; i < state->num_private_objs; i++) {
12676 			struct drm_private_obj *obj = state->private_objs[i].ptr;
12677 
12678 			if (obj->funcs == adev->dm.atomic_obj.funcs) {
12679 				int j = state->num_private_objs-1;
12680 
12681 				dm_atomic_destroy_state(obj,
12682 						state->private_objs[i].state_to_destroy);
12683 
12684 				/* If i is not at the end of the array then the
12685 				 * last element needs to be moved to where i was
12686 				 * before the array can safely be truncated.
12687 				 */
12688 				if (i != j)
12689 					state->private_objs[i] =
12690 						state->private_objs[j];
12691 
12692 				state->private_objs[j].ptr = NULL;
12693 				state->private_objs[j].state_to_destroy = NULL;
12694 				state->private_objs[j].old_state = NULL;
12695 				state->private_objs[j].new_state = NULL;
12696 
12697 				state->num_private_objs = j;
12698 				break;
12699 			}
12700 		}
12701 	}
12702 
12703 	/* Store the overall update type for use later in atomic check. */
12704 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12705 		struct dm_crtc_state *dm_new_crtc_state =
12706 			to_dm_crtc_state(new_crtc_state);
12707 
12708 		/*
12709 		 * Only allow async flips for fast updates that don't change
12710 		 * the FB pitch, the DCC state, rotation, mem_type, etc.
12711 		 */
12712 		if (new_crtc_state->async_flip &&
12713 		    (lock_and_validation_needed ||
12714 		     amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) {
12715 			drm_dbg_atomic(crtc->dev,
12716 				       "[CRTC:%d:%s] async flips are only supported for fast updates\n",
12717 				       crtc->base.id, crtc->name);
12718 			ret = -EINVAL;
12719 			goto fail;
12720 		}
12721 
12722 		dm_new_crtc_state->update_type = lock_and_validation_needed ?
12723 			UPDATE_TYPE_FULL : UPDATE_TYPE_FAST;
12724 	}
12725 
12726 	/* Must be success */
12727 	WARN_ON(ret);
12728 
12729 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12730 
12731 	return ret;
12732 
12733 fail:
12734 	if (ret == -EDEADLK)
12735 		drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n");
12736 	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
12737 		drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n");
12738 	else
12739 		drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret);
12740 
12741 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12742 
12743 	return ret;
12744 }
12745 
12746 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
12747 		unsigned int offset,
12748 		unsigned int total_length,
12749 		u8 *data,
12750 		unsigned int length,
12751 		struct amdgpu_hdmi_vsdb_info *vsdb)
12752 {
12753 	bool res;
12754 	union dmub_rb_cmd cmd;
12755 	struct dmub_cmd_send_edid_cea *input;
12756 	struct dmub_cmd_edid_cea_output *output;
12757 
12758 	if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
12759 		return false;
12760 
12761 	memset(&cmd, 0, sizeof(cmd));
12762 
12763 	input = &cmd.edid_cea.data.input;
12764 
12765 	cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
12766 	cmd.edid_cea.header.sub_type = 0;
12767 	cmd.edid_cea.header.payload_bytes =
12768 		sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
12769 	input->offset = offset;
12770 	input->length = length;
12771 	input->cea_total_length = total_length;
12772 	memcpy(input->payload, data, length);
12773 
12774 	res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY);
12775 	if (!res) {
12776 		drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n");
12777 		return false;
12778 	}
12779 
12780 	output = &cmd.edid_cea.data.output;
12781 
12782 	if (output->type == DMUB_CMD__EDID_CEA_ACK) {
12783 		if (!output->ack.success) {
12784 			drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n",
12785 					output->ack.offset);
12786 		}
12787 	} else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
12788 		if (!output->amd_vsdb.vsdb_found)
12789 			return false;
12790 
12791 		vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
12792 		vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
12793 		vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
12794 		vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
12795 	} else {
12796 		drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n");
12797 		return false;
12798 	}
12799 
12800 	return true;
12801 }
12802 
12803 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
12804 		u8 *edid_ext, int len,
12805 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12806 {
12807 	int i;
12808 
12809 	/* send extension block to DMCU for parsing */
12810 	for (i = 0; i < len; i += 8) {
12811 		bool res;
12812 		int offset;
12813 
12814 		/* send 8 bytes a time */
12815 		if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
12816 			return false;
12817 
12818 		if (i+8 == len) {
12819 			/* EDID block sent completed, expect result */
12820 			int version, min_rate, max_rate;
12821 
12822 			res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
12823 			if (res) {
12824 				/* amd vsdb found */
12825 				vsdb_info->freesync_supported = 1;
12826 				vsdb_info->amd_vsdb_version = version;
12827 				vsdb_info->min_refresh_rate_hz = min_rate;
12828 				vsdb_info->max_refresh_rate_hz = max_rate;
12829 				return true;
12830 			}
12831 			/* not amd vsdb */
12832 			return false;
12833 		}
12834 
12835 		/* check for ack*/
12836 		res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
12837 		if (!res)
12838 			return false;
12839 	}
12840 
12841 	return false;
12842 }
12843 
12844 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
12845 		u8 *edid_ext, int len,
12846 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12847 {
12848 	int i;
12849 
12850 	/* send extension block to DMCU for parsing */
12851 	for (i = 0; i < len; i += 8) {
12852 		/* send 8 bytes a time */
12853 		if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
12854 			return false;
12855 	}
12856 
12857 	return vsdb_info->freesync_supported;
12858 }
12859 
12860 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
12861 		u8 *edid_ext, int len,
12862 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12863 {
12864 	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
12865 	bool ret;
12866 
12867 	mutex_lock(&adev->dm.dc_lock);
12868 	if (adev->dm.dmub_srv)
12869 		ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
12870 	else
12871 		ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
12872 	mutex_unlock(&adev->dm.dc_lock);
12873 	return ret;
12874 }
12875 
12876 static void parse_edid_displayid_vrr(struct drm_connector *connector,
12877 				     const struct edid *edid)
12878 {
12879 	u8 *edid_ext = NULL;
12880 	int i;
12881 	int j = 0;
12882 	u16 min_vfreq;
12883 	u16 max_vfreq;
12884 
12885 	if (edid == NULL || edid->extensions == 0)
12886 		return;
12887 
12888 	/* Find DisplayID extension */
12889 	for (i = 0; i < edid->extensions; i++) {
12890 		edid_ext = (void *)(edid + (i + 1));
12891 		if (edid_ext[0] == DISPLAYID_EXT)
12892 			break;
12893 	}
12894 
12895 	if (edid_ext == NULL)
12896 		return;
12897 
12898 	while (j < EDID_LENGTH) {
12899 		/* Get dynamic video timing range from DisplayID if available */
12900 		if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25	&&
12901 		    (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) {
12902 			min_vfreq = edid_ext[j+9];
12903 			if (edid_ext[j+1] & 7)
12904 				max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8);
12905 			else
12906 				max_vfreq = edid_ext[j+10];
12907 
12908 			if (max_vfreq && min_vfreq) {
12909 				connector->display_info.monitor_range.max_vfreq = max_vfreq;
12910 				connector->display_info.monitor_range.min_vfreq = min_vfreq;
12911 
12912 				return;
12913 			}
12914 		}
12915 		j++;
12916 	}
12917 }
12918 
12919 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12920 			  const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
12921 {
12922 	u8 *edid_ext = NULL;
12923 	int i;
12924 	int j = 0;
12925 
12926 	if (edid == NULL || edid->extensions == 0)
12927 		return -ENODEV;
12928 
12929 	/* Find DisplayID extension */
12930 	for (i = 0; i < edid->extensions; i++) {
12931 		edid_ext = (void *)(edid + (i + 1));
12932 		if (edid_ext[0] == DISPLAYID_EXT)
12933 			break;
12934 	}
12935 
12936 	while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) {
12937 		struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j];
12938 		unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]);
12939 
12940 		if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID &&
12941 				amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) {
12942 			vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false;
12943 			vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3;
12944 			DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode);
12945 
12946 			return true;
12947 		}
12948 		j++;
12949 	}
12950 
12951 	return false;
12952 }
12953 
12954 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12955 			       const struct edid *edid,
12956 			       struct amdgpu_hdmi_vsdb_info *vsdb_info)
12957 {
12958 	u8 *edid_ext = NULL;
12959 	int i;
12960 	bool valid_vsdb_found = false;
12961 
12962 	/*----- drm_find_cea_extension() -----*/
12963 	/* No EDID or EDID extensions */
12964 	if (edid == NULL || edid->extensions == 0)
12965 		return -ENODEV;
12966 
12967 	/* Find CEA extension */
12968 	for (i = 0; i < edid->extensions; i++) {
12969 		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
12970 		if (edid_ext[0] == CEA_EXT)
12971 			break;
12972 	}
12973 
12974 	if (i == edid->extensions)
12975 		return -ENODEV;
12976 
12977 	/*----- cea_db_offsets() -----*/
12978 	if (edid_ext[0] != CEA_EXT)
12979 		return -ENODEV;
12980 
12981 	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
12982 
12983 	return valid_vsdb_found ? i : -ENODEV;
12984 }
12985 
12986 /**
12987  * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
12988  *
12989  * @connector: Connector to query.
12990  * @drm_edid: DRM EDID from monitor
12991  *
12992  * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
12993  * track of some of the display information in the internal data struct used by
12994  * amdgpu_dm. This function checks which type of connector we need to set the
12995  * FreeSync parameters.
12996  */
12997 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
12998 				    const struct drm_edid *drm_edid)
12999 {
13000 	int i = 0;
13001 	struct amdgpu_dm_connector *amdgpu_dm_connector =
13002 			to_amdgpu_dm_connector(connector);
13003 	struct dm_connector_state *dm_con_state = NULL;
13004 	struct dc_sink *sink;
13005 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
13006 	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
13007 	const struct edid *edid;
13008 	bool freesync_capable = false;
13009 	enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
13010 
13011 	if (!connector->state) {
13012 		drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__);
13013 		goto update;
13014 	}
13015 
13016 	sink = amdgpu_dm_connector->dc_sink ?
13017 		amdgpu_dm_connector->dc_sink :
13018 		amdgpu_dm_connector->dc_em_sink;
13019 
13020 	drm_edid_connector_update(connector, drm_edid);
13021 
13022 	if (!drm_edid || !sink) {
13023 		dm_con_state = to_dm_connector_state(connector->state);
13024 
13025 		amdgpu_dm_connector->min_vfreq = 0;
13026 		amdgpu_dm_connector->max_vfreq = 0;
13027 		freesync_capable = false;
13028 
13029 		goto update;
13030 	}
13031 
13032 	dm_con_state = to_dm_connector_state(connector->state);
13033 
13034 	if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version))
13035 		goto update;
13036 
13037 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
13038 
13039 	/* Some eDP panels only have the refresh rate range info in DisplayID */
13040 	if ((connector->display_info.monitor_range.min_vfreq == 0 ||
13041 	     connector->display_info.monitor_range.max_vfreq == 0))
13042 		parse_edid_displayid_vrr(connector, edid);
13043 
13044 	if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
13045 		     sink->sink_signal == SIGNAL_TYPE_EDP)) {
13046 		if (amdgpu_dm_connector->dc_link &&
13047 		    amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) {
13048 			amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq;
13049 			amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq;
13050 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
13051 				freesync_capable = true;
13052 		}
13053 
13054 		parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
13055 
13056 		if (vsdb_info.replay_mode) {
13057 			amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode;
13058 			amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version;
13059 			amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP;
13060 		}
13061 
13062 	} else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
13063 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
13064 		if (i >= 0 && vsdb_info.freesync_supported) {
13065 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
13066 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
13067 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
13068 				freesync_capable = true;
13069 
13070 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
13071 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
13072 		}
13073 	}
13074 
13075 	if (amdgpu_dm_connector->dc_link)
13076 		as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
13077 
13078 	if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
13079 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
13080 		if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
13081 
13082 			amdgpu_dm_connector->pack_sdp_v1_3 = true;
13083 			amdgpu_dm_connector->as_type = as_type;
13084 			amdgpu_dm_connector->vsdb_info = vsdb_info;
13085 
13086 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
13087 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
13088 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
13089 				freesync_capable = true;
13090 
13091 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
13092 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
13093 		}
13094 	}
13095 
13096 update:
13097 	if (dm_con_state)
13098 		dm_con_state->freesync_capable = freesync_capable;
13099 
13100 	if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable &&
13101 	    amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) {
13102 		amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false;
13103 		amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false;
13104 	}
13105 
13106 	if (connector->vrr_capable_property)
13107 		drm_connector_set_vrr_capable_property(connector,
13108 						       freesync_capable);
13109 }
13110 
13111 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
13112 {
13113 	struct amdgpu_device *adev = drm_to_adev(dev);
13114 	struct dc *dc = adev->dm.dc;
13115 	int i;
13116 
13117 	mutex_lock(&adev->dm.dc_lock);
13118 	if (dc->current_state) {
13119 		for (i = 0; i < dc->current_state->stream_count; ++i)
13120 			dc->current_state->streams[i]
13121 				->triggered_crtc_reset.enabled =
13122 				adev->dm.force_timing_sync;
13123 
13124 		dm_enable_per_frame_crtc_master_sync(dc->current_state);
13125 		dc_trigger_sync(dc, dc->current_state);
13126 	}
13127 	mutex_unlock(&adev->dm.dc_lock);
13128 }
13129 
13130 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc)
13131 {
13132 	if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter)
13133 		dc_exit_ips_for_hw_access(dc);
13134 }
13135 
13136 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
13137 		       u32 value, const char *func_name)
13138 {
13139 #ifdef DM_CHECK_ADDR_0
13140 	if (address == 0) {
13141 		drm_err(adev_to_drm(ctx->driver_context),
13142 			"invalid register write. address = 0");
13143 		return;
13144 	}
13145 #endif
13146 
13147 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
13148 	cgs_write_register(ctx->cgs_device, address, value);
13149 	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
13150 }
13151 
13152 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
13153 			  const char *func_name)
13154 {
13155 	u32 value;
13156 #ifdef DM_CHECK_ADDR_0
13157 	if (address == 0) {
13158 		drm_err(adev_to_drm(ctx->driver_context),
13159 			"invalid register read; address = 0\n");
13160 		return 0;
13161 	}
13162 #endif
13163 
13164 	if (ctx->dmub_srv &&
13165 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
13166 	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
13167 		ASSERT(false);
13168 		return 0;
13169 	}
13170 
13171 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
13172 
13173 	value = cgs_read_register(ctx->cgs_device, address);
13174 
13175 	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
13176 
13177 	return value;
13178 }
13179 
13180 int amdgpu_dm_process_dmub_aux_transfer_sync(
13181 		struct dc_context *ctx,
13182 		unsigned int link_index,
13183 		struct aux_payload *payload,
13184 		enum aux_return_code_type *operation_result)
13185 {
13186 	struct amdgpu_device *adev = ctx->driver_context;
13187 	struct dmub_notification *p_notify = adev->dm.dmub_notify;
13188 	int ret = -1;
13189 
13190 	mutex_lock(&adev->dm.dpia_aux_lock);
13191 	if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
13192 		*operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
13193 		goto out;
13194 	}
13195 
13196 	if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
13197 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
13198 		*operation_result = AUX_RET_ERROR_TIMEOUT;
13199 		goto out;
13200 	}
13201 
13202 	if (p_notify->result != AUX_RET_SUCCESS) {
13203 		/*
13204 		 * Transient states before tunneling is enabled could
13205 		 * lead to this error. We can ignore this for now.
13206 		 */
13207 		if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) {
13208 			drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n",
13209 					payload->address, payload->length,
13210 					p_notify->result);
13211 		}
13212 		*operation_result = p_notify->result;
13213 		goto out;
13214 	}
13215 
13216 	payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF;
13217 	if (adev->dm.dmub_notify->aux_reply.command & 0xF0)
13218 		/* The reply is stored in the top nibble of the command. */
13219 		payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF;
13220 
13221 	/*write req may receive a byte indicating partially written number as well*/
13222 	if (p_notify->aux_reply.length)
13223 		memcpy(payload->data, p_notify->aux_reply.data,
13224 				p_notify->aux_reply.length);
13225 
13226 	/* success */
13227 	ret = p_notify->aux_reply.length;
13228 	*operation_result = p_notify->result;
13229 out:
13230 	reinit_completion(&adev->dm.dmub_aux_transfer_done);
13231 	mutex_unlock(&adev->dm.dpia_aux_lock);
13232 	return ret;
13233 }
13234 
13235 static void abort_fused_io(
13236 		struct dc_context *ctx,
13237 		const struct dmub_cmd_fused_request *request
13238 )
13239 {
13240 	union dmub_rb_cmd command = { 0 };
13241 	struct dmub_rb_cmd_fused_io *io = &command.fused_io;
13242 
13243 	io->header.type = DMUB_CMD__FUSED_IO;
13244 	io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT;
13245 	io->header.payload_bytes = sizeof(*io) - sizeof(io->header);
13246 	io->request = *request;
13247 	dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT);
13248 }
13249 
13250 static bool execute_fused_io(
13251 		struct amdgpu_device *dev,
13252 		struct dc_context *ctx,
13253 		union dmub_rb_cmd *commands,
13254 		uint8_t count,
13255 		uint32_t timeout_us
13256 )
13257 {
13258 	const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line;
13259 
13260 	if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io))
13261 		return false;
13262 
13263 	struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line];
13264 	struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io;
13265 	const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY)
13266 			&& first->header.ret_status
13267 			&& first->request.status == FUSED_REQUEST_STATUS_SUCCESS;
13268 
13269 	if (!result)
13270 		return false;
13271 
13272 	while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) {
13273 		reinit_completion(&sync->replied);
13274 
13275 		struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data;
13276 
13277 		static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch");
13278 
13279 		if (reply->identifier == first->request.identifier) {
13280 			first->request = *reply;
13281 			return true;
13282 		}
13283 	}
13284 
13285 	reinit_completion(&sync->replied);
13286 	first->request.status = FUSED_REQUEST_STATUS_TIMEOUT;
13287 	abort_fused_io(ctx, &first->request);
13288 	return false;
13289 }
13290 
13291 bool amdgpu_dm_execute_fused_io(
13292 		struct amdgpu_device *dev,
13293 		struct dc_link *link,
13294 		union dmub_rb_cmd *commands,
13295 		uint8_t count,
13296 		uint32_t timeout_us)
13297 {
13298 	struct amdgpu_display_manager *dm = &dev->dm;
13299 
13300 	mutex_lock(&dm->dpia_aux_lock);
13301 
13302 	const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us);
13303 
13304 	mutex_unlock(&dm->dpia_aux_lock);
13305 	return result;
13306 }
13307 
13308 int amdgpu_dm_process_dmub_set_config_sync(
13309 		struct dc_context *ctx,
13310 		unsigned int link_index,
13311 		struct set_config_cmd_payload *payload,
13312 		enum set_config_status *operation_result)
13313 {
13314 	struct amdgpu_device *adev = ctx->driver_context;
13315 	bool is_cmd_complete;
13316 	int ret;
13317 
13318 	mutex_lock(&adev->dm.dpia_aux_lock);
13319 	is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
13320 			link_index, payload, adev->dm.dmub_notify);
13321 
13322 	if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
13323 		ret = 0;
13324 		*operation_result = adev->dm.dmub_notify->sc_status;
13325 	} else {
13326 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
13327 		ret = -1;
13328 		*operation_result = SET_CONFIG_UNKNOWN_ERROR;
13329 	}
13330 
13331 	if (!is_cmd_complete)
13332 		reinit_completion(&adev->dm.dmub_aux_transfer_done);
13333 	mutex_unlock(&adev->dm.dpia_aux_lock);
13334 	return ret;
13335 }
13336 
13337 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13338 {
13339 	return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type);
13340 }
13341 
13342 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13343 {
13344 	return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type);
13345 }
13346 
13347 void dm_acpi_process_phy_transition_interlock(
13348 	const struct dc_context *ctx,
13349 	struct dm_process_phy_transition_init_params process_phy_transition_init_params)
13350 {
13351 	// Not yet implemented
13352 }
13353