xref: /linux/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c (revision edae98a2bdf25d719297f5aa5dfbfc1b4d86bde5)
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright 2015 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: AMD
24  *
25  */
26 
27 /* The caprices of the preprocessor require that this be declared right here */
28 #define CREATE_TRACE_POINTS
29 
30 #include "dm_services_types.h"
31 #include "dc.h"
32 #include "link_enc_cfg.h"
33 #include "dc/inc/core_types.h"
34 #include "dal_asic_id.h"
35 #include "dmub/dmub_srv.h"
36 #include "dc/inc/hw/dmcu.h"
37 #include "dc/inc/hw/abm.h"
38 #include "dc/dc_dmub_srv.h"
39 #include "dc/dc_edid_parser.h"
40 #include "dc/dc_stat.h"
41 #include "dc/dc_state.h"
42 #include "amdgpu_dm_trace.h"
43 #include "link/protocols/link_dpcd.h"
44 #include "link_service_types.h"
45 #include "link/protocols/link_dp_capability.h"
46 #include "link/protocols/link_ddc.h"
47 
48 #include "amdgpu.h"
49 #include "amdgpu_display.h"
50 #include "amdgpu_ucode.h"
51 #include "atom.h"
52 #include "amdgpu_dm.h"
53 #include "amdgpu_dm_plane.h"
54 #include "amdgpu_dm_crtc.h"
55 #include "amdgpu_dm_hdcp.h"
56 #include <drm/display/drm_hdcp_helper.h>
57 #include "amdgpu_dm_wb.h"
58 #include "amdgpu_atombios.h"
59 
60 #include "amd_shared.h"
61 #include "amdgpu_dm_irq.h"
62 #include "dm_helpers.h"
63 #include "amdgpu_dm_mst_types.h"
64 #if defined(CONFIG_DEBUG_FS)
65 #include "amdgpu_dm_debugfs.h"
66 #endif
67 #include "amdgpu_dm_psr.h"
68 #include "amdgpu_dm_replay.h"
69 
70 #include "ivsrcid/ivsrcid_vislands30.h"
71 
72 #include <linux/backlight.h>
73 #include <linux/module.h>
74 #include <linux/moduleparam.h>
75 #include <linux/types.h>
76 #include <linux/pm_runtime.h>
77 #include <linux/pci.h>
78 #include <linux/power_supply.h>
79 #include <linux/firmware.h>
80 #include <linux/component.h>
81 #include <linux/sort.h>
82 
83 #include <drm/drm_privacy_screen_consumer.h>
84 #include <drm/display/drm_dp_mst_helper.h>
85 #include <drm/display/drm_hdmi_helper.h>
86 #include <drm/drm_atomic.h>
87 #include <drm/drm_atomic_uapi.h>
88 #include <drm/drm_atomic_helper.h>
89 #include <drm/drm_blend.h>
90 #include <drm/drm_fixed.h>
91 #include <drm/drm_fourcc.h>
92 #include <drm/drm_edid.h>
93 #include <drm/drm_eld.h>
94 #include <drm/drm_utils.h>
95 #include <drm/drm_vblank.h>
96 #include <drm/drm_audio_component.h>
97 #include <drm/drm_gem_atomic_helper.h>
98 
99 #include <media/cec-notifier.h>
100 #include <acpi/video.h>
101 
102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
103 
104 #include "modules/inc/mod_freesync.h"
105 #include "modules/power/power_helpers.h"
106 
107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch");
108 
109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
131 
132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
136 
137 #define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
139 
140 #define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
142 
143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin"
144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB);
145 
146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin"
147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB);
148 
149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin"
150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB);
151 
152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin"
153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB);
154 
155 /* Number of bytes in PSP header for firmware. */
156 #define PSP_HEADER_BYTES 0x100
157 
158 /* Number of bytes in PSP footer for firmware. */
159 #define PSP_FOOTER_BYTES 0x100
160 
161 /**
162  * DOC: overview
163  *
164  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
165  * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
166  * requests into DC requests, and DC responses into DRM responses.
167  *
168  * The root control structure is &struct amdgpu_display_manager.
169  */
170 
171 /* basic init/fini API */
172 static int amdgpu_dm_init(struct amdgpu_device *adev);
173 static void amdgpu_dm_fini(struct amdgpu_device *adev);
174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state);
176 static struct amdgpu_i2c_adapter *
177 create_i2c(struct ddc_service *ddc_service, bool oem);
178 
179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
180 {
181 	switch (link->dpcd_caps.dongle_type) {
182 	case DISPLAY_DONGLE_NONE:
183 		return DRM_MODE_SUBCONNECTOR_Native;
184 	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
185 		return DRM_MODE_SUBCONNECTOR_VGA;
186 	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
187 	case DISPLAY_DONGLE_DP_DVI_DONGLE:
188 		return DRM_MODE_SUBCONNECTOR_DVID;
189 	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
190 	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
191 		return DRM_MODE_SUBCONNECTOR_HDMIA;
192 	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
193 	default:
194 		return DRM_MODE_SUBCONNECTOR_Unknown;
195 	}
196 }
197 
198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
199 {
200 	struct dc_link *link = aconnector->dc_link;
201 	struct drm_connector *connector = &aconnector->base;
202 	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
203 
204 	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
205 		return;
206 
207 	if (aconnector->dc_sink)
208 		subconnector = get_subconnector_type(link);
209 
210 	drm_object_property_set_value(&connector->base,
211 			connector->dev->mode_config.dp_subconnector_property,
212 			subconnector);
213 }
214 
215 /*
216  * initializes drm_device display related structures, based on the information
217  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
218  * drm_encoder, drm_mode_config
219  *
220  * Returns 0 on success
221  */
222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
223 /* removes and deallocates the drm structures, created by the above function */
224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
225 
226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
227 				    struct amdgpu_dm_connector *amdgpu_dm_connector,
228 				    u32 link_index,
229 				    struct amdgpu_encoder *amdgpu_encoder);
230 static int amdgpu_dm_encoder_init(struct drm_device *dev,
231 				  struct amdgpu_encoder *aencoder,
232 				  uint32_t link_index);
233 
234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
235 
236 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
237 
238 static int amdgpu_dm_atomic_check(struct drm_device *dev,
239 				  struct drm_atomic_state *state);
240 
241 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
242 static void handle_hpd_rx_irq(void *param);
243 
244 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
245 					 int bl_idx,
246 					 u32 user_brightness);
247 
248 static bool
249 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
250 				 struct drm_crtc_state *new_crtc_state);
251 /*
252  * dm_vblank_get_counter
253  *
254  * @brief
255  * Get counter for number of vertical blanks
256  *
257  * @param
258  * struct amdgpu_device *adev - [in] desired amdgpu device
259  * int disp_idx - [in] which CRTC to get the counter from
260  *
261  * @return
262  * Counter for vertical blanks
263  */
264 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
265 {
266 	struct amdgpu_crtc *acrtc = NULL;
267 
268 	if (crtc >= adev->mode_info.num_crtc)
269 		return 0;
270 
271 	acrtc = adev->mode_info.crtcs[crtc];
272 
273 	if (!acrtc->dm_irq_params.stream) {
274 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
275 			  crtc);
276 		return 0;
277 	}
278 
279 	return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
280 }
281 
282 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
283 				  u32 *vbl, u32 *position)
284 {
285 	u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0;
286 	struct amdgpu_crtc *acrtc = NULL;
287 	struct dc *dc = adev->dm.dc;
288 
289 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
290 		return -EINVAL;
291 
292 	acrtc = adev->mode_info.crtcs[crtc];
293 
294 	if (!acrtc->dm_irq_params.stream) {
295 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
296 			  crtc);
297 		return 0;
298 	}
299 
300 	if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed)
301 		dc_allow_idle_optimizations(dc, false);
302 
303 	/*
304 	 * TODO rework base driver to use values directly.
305 	 * for now parse it back into reg-format
306 	 */
307 	dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
308 				 &v_blank_start,
309 				 &v_blank_end,
310 				 &h_position,
311 				 &v_position);
312 
313 	*position = v_position | (h_position << 16);
314 	*vbl = v_blank_start | (v_blank_end << 16);
315 
316 	return 0;
317 }
318 
319 static bool dm_is_idle(struct amdgpu_ip_block *ip_block)
320 {
321 	/* XXX todo */
322 	return true;
323 }
324 
325 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block)
326 {
327 	/* XXX todo */
328 	return 0;
329 }
330 
331 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block)
332 {
333 	return false;
334 }
335 
336 static int dm_soft_reset(struct amdgpu_ip_block *ip_block)
337 {
338 	/* XXX todo */
339 	return 0;
340 }
341 
342 static struct amdgpu_crtc *
343 get_crtc_by_otg_inst(struct amdgpu_device *adev,
344 		     int otg_inst)
345 {
346 	struct drm_device *dev = adev_to_drm(adev);
347 	struct drm_crtc *crtc;
348 	struct amdgpu_crtc *amdgpu_crtc;
349 
350 	if (WARN_ON(otg_inst == -1))
351 		return adev->mode_info.crtcs[0];
352 
353 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
354 		amdgpu_crtc = to_amdgpu_crtc(crtc);
355 
356 		if (amdgpu_crtc->otg_inst == otg_inst)
357 			return amdgpu_crtc;
358 	}
359 
360 	return NULL;
361 }
362 
363 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
364 					      struct dm_crtc_state *new_state)
365 {
366 	if (new_state->stream->adjust.timing_adjust_pending)
367 		return true;
368 	if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
369 		return true;
370 	else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
371 		return true;
372 	else
373 		return false;
374 }
375 
376 /*
377  * DC will program planes with their z-order determined by their ordering
378  * in the dc_surface_updates array. This comparator is used to sort them
379  * by descending zpos.
380  */
381 static int dm_plane_layer_index_cmp(const void *a, const void *b)
382 {
383 	const struct dc_surface_update *sa = (struct dc_surface_update *)a;
384 	const struct dc_surface_update *sb = (struct dc_surface_update *)b;
385 
386 	/* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */
387 	return sb->surface->layer_index - sa->surface->layer_index;
388 }
389 
390 /**
391  * update_planes_and_stream_adapter() - Send planes to be updated in DC
392  *
393  * DC has a generic way to update planes and stream via
394  * dc_update_planes_and_stream function; however, DM might need some
395  * adjustments and preparation before calling it. This function is a wrapper
396  * for the dc_update_planes_and_stream that does any required configuration
397  * before passing control to DC.
398  *
399  * @dc: Display Core control structure
400  * @update_type: specify whether it is FULL/MEDIUM/FAST update
401  * @planes_count: planes count to update
402  * @stream: stream state
403  * @stream_update: stream update
404  * @array_of_surface_update: dc surface update pointer
405  *
406  */
407 static inline bool update_planes_and_stream_adapter(struct dc *dc,
408 						    int update_type,
409 						    int planes_count,
410 						    struct dc_stream_state *stream,
411 						    struct dc_stream_update *stream_update,
412 						    struct dc_surface_update *array_of_surface_update)
413 {
414 	sort(array_of_surface_update, planes_count,
415 	     sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL);
416 
417 	/*
418 	 * Previous frame finished and HW is ready for optimization.
419 	 */
420 	if (update_type == UPDATE_TYPE_FAST)
421 		dc_post_update_surfaces_to_stream(dc);
422 
423 	return dc_update_planes_and_stream(dc,
424 					   array_of_surface_update,
425 					   planes_count,
426 					   stream,
427 					   stream_update);
428 }
429 
430 /**
431  * dm_pflip_high_irq() - Handle pageflip interrupt
432  * @interrupt_params: ignored
433  *
434  * Handles the pageflip interrupt by notifying all interested parties
435  * that the pageflip has been completed.
436  */
437 static void dm_pflip_high_irq(void *interrupt_params)
438 {
439 	struct amdgpu_crtc *amdgpu_crtc;
440 	struct common_irq_params *irq_params = interrupt_params;
441 	struct amdgpu_device *adev = irq_params->adev;
442 	struct drm_device *dev = adev_to_drm(adev);
443 	unsigned long flags;
444 	struct drm_pending_vblank_event *e;
445 	u32 vpos, hpos, v_blank_start, v_blank_end;
446 	bool vrr_active;
447 
448 	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
449 
450 	/* IRQ could occur when in initial stage */
451 	/* TODO work and BO cleanup */
452 	if (amdgpu_crtc == NULL) {
453 		drm_dbg_state(dev, "CRTC is null, returning.\n");
454 		return;
455 	}
456 
457 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
458 
459 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
460 		drm_dbg_state(dev,
461 			      "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n",
462 			      amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED,
463 			      amdgpu_crtc->crtc_id, amdgpu_crtc);
464 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
465 		return;
466 	}
467 
468 	/* page flip completed. */
469 	e = amdgpu_crtc->event;
470 	amdgpu_crtc->event = NULL;
471 
472 	WARN_ON(!e);
473 
474 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
475 
476 	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
477 	if (!vrr_active ||
478 	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
479 				      &v_blank_end, &hpos, &vpos) ||
480 	    (vpos < v_blank_start)) {
481 		/* Update to correct count and vblank timestamp if racing with
482 		 * vblank irq. This also updates to the correct vblank timestamp
483 		 * even in VRR mode, as scanout is past the front-porch atm.
484 		 */
485 		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
486 
487 		/* Wake up userspace by sending the pageflip event with proper
488 		 * count and timestamp of vblank of flip completion.
489 		 */
490 		if (e) {
491 			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
492 
493 			/* Event sent, so done with vblank for this flip */
494 			drm_crtc_vblank_put(&amdgpu_crtc->base);
495 		}
496 	} else if (e) {
497 		/* VRR active and inside front-porch: vblank count and
498 		 * timestamp for pageflip event will only be up to date after
499 		 * drm_crtc_handle_vblank() has been executed from late vblank
500 		 * irq handler after start of back-porch (vline 0). We queue the
501 		 * pageflip event for send-out by drm_crtc_handle_vblank() with
502 		 * updated timestamp and count, once it runs after us.
503 		 *
504 		 * We need to open-code this instead of using the helper
505 		 * drm_crtc_arm_vblank_event(), as that helper would
506 		 * call drm_crtc_accurate_vblank_count(), which we must
507 		 * not call in VRR mode while we are in front-porch!
508 		 */
509 
510 		/* sequence will be replaced by real count during send-out. */
511 		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
512 		e->pipe = amdgpu_crtc->crtc_id;
513 
514 		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
515 		e = NULL;
516 	}
517 
518 	/* Keep track of vblank of this flip for flip throttling. We use the
519 	 * cooked hw counter, as that one incremented at start of this vblank
520 	 * of pageflip completion, so last_flip_vblank is the forbidden count
521 	 * for queueing new pageflips if vsync + VRR is enabled.
522 	 */
523 	amdgpu_crtc->dm_irq_params.last_flip_vblank =
524 		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
525 
526 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
527 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
528 
529 	drm_dbg_state(dev,
530 		      "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
531 		      amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e);
532 }
533 
534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work)
535 {
536 	struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work);
537 	struct amdgpu_device *adev = work->adev;
538 	struct dc_stream_state *stream = work->stream;
539 	struct dc_crtc_timing_adjust *adjust = work->adjust;
540 
541 	mutex_lock(&adev->dm.dc_lock);
542 	dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust);
543 	mutex_unlock(&adev->dm.dc_lock);
544 
545 	dc_stream_release(stream);
546 	kfree(work->adjust);
547 	kfree(work);
548 }
549 
550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev,
551 	struct dc_stream_state *stream,
552 	struct dc_crtc_timing_adjust *adjust)
553 {
554 	struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_KERNEL);
555 	if (!offload_work) {
556 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n");
557 		return;
558 	}
559 
560 	struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_KERNEL);
561 	if (!adjust_copy) {
562 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n");
563 		kfree(offload_work);
564 		return;
565 	}
566 
567 	dc_stream_retain(stream);
568 	memcpy(adjust_copy, adjust, sizeof(*adjust_copy));
569 
570 	INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update);
571 	offload_work->adev = adev;
572 	offload_work->stream = stream;
573 	offload_work->adjust = adjust_copy;
574 
575 	queue_work(system_wq, &offload_work->work);
576 }
577 
578 static void dm_vupdate_high_irq(void *interrupt_params)
579 {
580 	struct common_irq_params *irq_params = interrupt_params;
581 	struct amdgpu_device *adev = irq_params->adev;
582 	struct amdgpu_crtc *acrtc;
583 	struct drm_device *drm_dev;
584 	struct drm_vblank_crtc *vblank;
585 	ktime_t frame_duration_ns, previous_timestamp;
586 	unsigned long flags;
587 	int vrr_active;
588 
589 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
590 
591 	if (acrtc) {
592 		vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
593 		drm_dev = acrtc->base.dev;
594 		vblank = drm_crtc_vblank_crtc(&acrtc->base);
595 		previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
596 		frame_duration_ns = vblank->time - previous_timestamp;
597 
598 		if (frame_duration_ns > 0) {
599 			trace_amdgpu_refresh_rate_track(acrtc->base.index,
600 						frame_duration_ns,
601 						ktime_divns(NSEC_PER_SEC, frame_duration_ns));
602 			atomic64_set(&irq_params->previous_timestamp, vblank->time);
603 		}
604 
605 		drm_dbg_vbl(drm_dev,
606 			    "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
607 			    vrr_active);
608 
609 		/* Core vblank handling is done here after end of front-porch in
610 		 * vrr mode, as vblank timestamping will give valid results
611 		 * while now done after front-porch. This will also deliver
612 		 * page-flip completion events that have been queued to us
613 		 * if a pageflip happened inside front-porch.
614 		 */
615 		if (vrr_active && acrtc->dm_irq_params.stream) {
616 			bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
617 			bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
618 			bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state
619 				== VRR_STATE_ACTIVE_VARIABLE;
620 
621 			amdgpu_dm_crtc_handle_vblank(acrtc);
622 
623 			/* BTR processing for pre-DCE12 ASICs */
624 			if (adev->family < AMDGPU_FAMILY_AI) {
625 				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
626 				mod_freesync_handle_v_update(
627 				    adev->dm.freesync_module,
628 				    acrtc->dm_irq_params.stream,
629 				    &acrtc->dm_irq_params.vrr_params);
630 
631 				if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
632 					schedule_dc_vmin_vmax(adev,
633 						acrtc->dm_irq_params.stream,
634 						&acrtc->dm_irq_params.vrr_params.adjust);
635 				}
636 				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
637 			}
638 		}
639 	}
640 }
641 
642 /**
643  * dm_crtc_high_irq() - Handles CRTC interrupt
644  * @interrupt_params: used for determining the CRTC instance
645  *
646  * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
647  * event handler.
648  */
649 static void dm_crtc_high_irq(void *interrupt_params)
650 {
651 	struct common_irq_params *irq_params = interrupt_params;
652 	struct amdgpu_device *adev = irq_params->adev;
653 	struct drm_writeback_job *job;
654 	struct amdgpu_crtc *acrtc;
655 	unsigned long flags;
656 	int vrr_active;
657 
658 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
659 	if (!acrtc)
660 		return;
661 
662 	if (acrtc->wb_conn) {
663 		spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags);
664 
665 		if (acrtc->wb_pending) {
666 			job = list_first_entry_or_null(&acrtc->wb_conn->job_queue,
667 						       struct drm_writeback_job,
668 						       list_entry);
669 			acrtc->wb_pending = false;
670 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
671 
672 			if (job) {
673 				unsigned int v_total, refresh_hz;
674 				struct dc_stream_state *stream = acrtc->dm_irq_params.stream;
675 
676 				v_total = stream->adjust.v_total_max ?
677 					  stream->adjust.v_total_max : stream->timing.v_total;
678 				refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz *
679 					     100LL, (v_total * stream->timing.h_total));
680 				mdelay(1000 / refresh_hz);
681 
682 				drm_writeback_signal_completion(acrtc->wb_conn, 0);
683 				dc_stream_fc_disable_writeback(adev->dm.dc,
684 							       acrtc->dm_irq_params.stream, 0);
685 			}
686 		} else
687 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
688 	}
689 
690 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
691 
692 	drm_dbg_vbl(adev_to_drm(adev),
693 		    "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
694 		    vrr_active, acrtc->dm_irq_params.active_planes);
695 
696 	/**
697 	 * Core vblank handling at start of front-porch is only possible
698 	 * in non-vrr mode, as only there vblank timestamping will give
699 	 * valid results while done in front-porch. Otherwise defer it
700 	 * to dm_vupdate_high_irq after end of front-porch.
701 	 */
702 	if (!vrr_active)
703 		amdgpu_dm_crtc_handle_vblank(acrtc);
704 
705 	/**
706 	 * Following stuff must happen at start of vblank, for crc
707 	 * computation and below-the-range btr support in vrr mode.
708 	 */
709 	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
710 
711 	/* BTR updates need to happen before VUPDATE on Vega and above. */
712 	if (adev->family < AMDGPU_FAMILY_AI)
713 		return;
714 
715 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
716 
717 	if (acrtc->dm_irq_params.stream &&
718 		acrtc->dm_irq_params.vrr_params.supported) {
719 		bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
720 		bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
721 		bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE;
722 
723 		mod_freesync_handle_v_update(adev->dm.freesync_module,
724 					     acrtc->dm_irq_params.stream,
725 					     &acrtc->dm_irq_params.vrr_params);
726 
727 		/* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */
728 		if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
729 			schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream,
730 					&acrtc->dm_irq_params.vrr_params.adjust);
731 		}
732 	}
733 
734 	/*
735 	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
736 	 * In that case, pageflip completion interrupts won't fire and pageflip
737 	 * completion events won't get delivered. Prevent this by sending
738 	 * pending pageflip events from here if a flip is still pending.
739 	 *
740 	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
741 	 * avoid race conditions between flip programming and completion,
742 	 * which could cause too early flip completion events.
743 	 */
744 	if (adev->family >= AMDGPU_FAMILY_RV &&
745 	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
746 	    acrtc->dm_irq_params.active_planes == 0) {
747 		if (acrtc->event) {
748 			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
749 			acrtc->event = NULL;
750 			drm_crtc_vblank_put(&acrtc->base);
751 		}
752 		acrtc->pflip_status = AMDGPU_FLIP_NONE;
753 	}
754 
755 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
756 }
757 
758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
759 /**
760  * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
761  * DCN generation ASICs
762  * @interrupt_params: interrupt parameters
763  *
764  * Used to set crc window/read out crc value at vertical line 0 position
765  */
766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
767 {
768 	struct common_irq_params *irq_params = interrupt_params;
769 	struct amdgpu_device *adev = irq_params->adev;
770 	struct amdgpu_crtc *acrtc;
771 
772 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
773 
774 	if (!acrtc)
775 		return;
776 
777 	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
778 }
779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
780 
781 /**
782  * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
783  * @adev: amdgpu_device pointer
784  * @notify: dmub notification structure
785  *
786  * Dmub AUX or SET_CONFIG command completion processing callback
787  * Copies dmub notification to DM which is to be read by AUX command.
788  * issuing thread and also signals the event to wake up the thread.
789  */
790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
791 					struct dmub_notification *notify)
792 {
793 	if (adev->dm.dmub_notify)
794 		memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
795 	if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
796 		complete(&adev->dm.dmub_aux_transfer_done);
797 }
798 
799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev,
800 					struct dmub_notification *notify)
801 {
802 	if (!adev || !notify) {
803 		ASSERT(false);
804 		return;
805 	}
806 
807 	const struct dmub_cmd_fused_request *req = &notify->fused_request;
808 	const uint8_t ddc_line = req->u.aux.ddc_line;
809 
810 	if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) {
811 		ASSERT(false);
812 		return;
813 	}
814 
815 	struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line];
816 
817 	static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch");
818 	memcpy(sync->reply_data, req, sizeof(*req));
819 	complete(&sync->replied);
820 }
821 
822 /**
823  * dmub_hpd_callback - DMUB HPD interrupt processing callback.
824  * @adev: amdgpu_device pointer
825  * @notify: dmub notification structure
826  *
827  * Dmub Hpd interrupt processing callback. Gets displayindex through the
828  * ink index and calls helper to do the processing.
829  */
830 static void dmub_hpd_callback(struct amdgpu_device *adev,
831 			      struct dmub_notification *notify)
832 {
833 	struct amdgpu_dm_connector *aconnector;
834 	struct amdgpu_dm_connector *hpd_aconnector = NULL;
835 	struct drm_connector *connector;
836 	struct drm_connector_list_iter iter;
837 	struct dc_link *link;
838 	u8 link_index = 0;
839 	struct drm_device *dev;
840 
841 	if (adev == NULL)
842 		return;
843 
844 	if (notify == NULL) {
845 		drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL");
846 		return;
847 	}
848 
849 	if (notify->link_index > adev->dm.dc->link_count) {
850 		drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index);
851 		return;
852 	}
853 
854 	/* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */
855 	if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) {
856 		drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n");
857 		return;
858 	}
859 
860 	link_index = notify->link_index;
861 	link = adev->dm.dc->links[link_index];
862 	dev = adev->dm.ddev;
863 
864 	drm_connector_list_iter_begin(dev, &iter);
865 	drm_for_each_connector_iter(connector, &iter) {
866 
867 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
868 			continue;
869 
870 		aconnector = to_amdgpu_dm_connector(connector);
871 		if (link && aconnector->dc_link == link) {
872 			if (notify->type == DMUB_NOTIFICATION_HPD)
873 				drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index);
874 			else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
875 				drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index);
876 			else
877 				drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n",
878 						notify->type, link_index);
879 
880 			hpd_aconnector = aconnector;
881 			break;
882 		}
883 	}
884 	drm_connector_list_iter_end(&iter);
885 
886 	if (hpd_aconnector) {
887 		if (notify->type == DMUB_NOTIFICATION_HPD) {
888 			if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG))
889 				drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index);
890 			handle_hpd_irq_helper(hpd_aconnector);
891 		} else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) {
892 			handle_hpd_rx_irq(hpd_aconnector);
893 		}
894 	}
895 }
896 
897 /**
898  * dmub_hpd_sense_callback - DMUB HPD sense processing callback.
899  * @adev: amdgpu_device pointer
900  * @notify: dmub notification structure
901  *
902  * HPD sense changes can occur during low power states and need to be
903  * notified from firmware to driver.
904  */
905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev,
906 			      struct dmub_notification *notify)
907 {
908 	drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n");
909 }
910 
911 /**
912  * register_dmub_notify_callback - Sets callback for DMUB notify
913  * @adev: amdgpu_device pointer
914  * @type: Type of dmub notification
915  * @callback: Dmub interrupt callback function
916  * @dmub_int_thread_offload: offload indicator
917  *
918  * API to register a dmub callback handler for a dmub notification
919  * Also sets indicator whether callback processing to be offloaded.
920  * to dmub interrupt handling thread
921  * Return: true if successfully registered, false if there is existing registration
922  */
923 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
924 					  enum dmub_notification_type type,
925 					  dmub_notify_interrupt_callback_t callback,
926 					  bool dmub_int_thread_offload)
927 {
928 	if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
929 		adev->dm.dmub_callback[type] = callback;
930 		adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
931 	} else
932 		return false;
933 
934 	return true;
935 }
936 
937 static void dm_handle_hpd_work(struct work_struct *work)
938 {
939 	struct dmub_hpd_work *dmub_hpd_wrk;
940 
941 	dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
942 
943 	if (!dmub_hpd_wrk->dmub_notify) {
944 		drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL");
945 		return;
946 	}
947 
948 	if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
949 		dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
950 		dmub_hpd_wrk->dmub_notify);
951 	}
952 
953 	kfree(dmub_hpd_wrk->dmub_notify);
954 	kfree(dmub_hpd_wrk);
955 
956 }
957 
958 static const char *dmub_notification_type_str(enum dmub_notification_type e)
959 {
960 	switch (e) {
961 	case DMUB_NOTIFICATION_NO_DATA:
962 		return "NO_DATA";
963 	case DMUB_NOTIFICATION_AUX_REPLY:
964 		return "AUX_REPLY";
965 	case DMUB_NOTIFICATION_HPD:
966 		return "HPD";
967 	case DMUB_NOTIFICATION_HPD_IRQ:
968 		return "HPD_IRQ";
969 	case DMUB_NOTIFICATION_SET_CONFIG_REPLY:
970 		return "SET_CONFIG_REPLY";
971 	case DMUB_NOTIFICATION_DPIA_NOTIFICATION:
972 		return "DPIA_NOTIFICATION";
973 	case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY:
974 		return "HPD_SENSE_NOTIFY";
975 	case DMUB_NOTIFICATION_FUSED_IO:
976 		return "FUSED_IO";
977 	default:
978 		return "<unknown>";
979 	}
980 }
981 
982 #define DMUB_TRACE_MAX_READ 64
983 /**
984  * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
985  * @interrupt_params: used for determining the Outbox instance
986  *
987  * Handles the Outbox Interrupt
988  * event handler.
989  */
990 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
991 {
992 	struct dmub_notification notify = {0};
993 	struct common_irq_params *irq_params = interrupt_params;
994 	struct amdgpu_device *adev = irq_params->adev;
995 	struct amdgpu_display_manager *dm = &adev->dm;
996 	struct dmcub_trace_buf_entry entry = { 0 };
997 	u32 count = 0;
998 	struct dmub_hpd_work *dmub_hpd_wrk;
999 
1000 	do {
1001 		if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
1002 			trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
1003 							entry.param0, entry.param1);
1004 
1005 			drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
1006 				 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
1007 		} else
1008 			break;
1009 
1010 		count++;
1011 
1012 	} while (count <= DMUB_TRACE_MAX_READ);
1013 
1014 	if (count > DMUB_TRACE_MAX_READ)
1015 		drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ");
1016 
1017 	if (dc_enable_dmub_notifications(adev->dm.dc) &&
1018 		irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
1019 
1020 		do {
1021 			dc_stat_get_dmub_notification(adev->dm.dc, &notify);
1022 			if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
1023 				drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type);
1024 				continue;
1025 			}
1026 			if (!dm->dmub_callback[notify.type]) {
1027 				drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n",
1028 					dmub_notification_type_str(notify.type));
1029 				continue;
1030 			}
1031 			if (dm->dmub_thread_offload[notify.type] == true) {
1032 				dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
1033 				if (!dmub_hpd_wrk) {
1034 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk");
1035 					return;
1036 				}
1037 				dmub_hpd_wrk->dmub_notify = kmemdup(&notify, sizeof(struct dmub_notification),
1038 								    GFP_ATOMIC);
1039 				if (!dmub_hpd_wrk->dmub_notify) {
1040 					kfree(dmub_hpd_wrk);
1041 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify");
1042 					return;
1043 				}
1044 				INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
1045 				dmub_hpd_wrk->adev = adev;
1046 				queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
1047 			} else {
1048 				dm->dmub_callback[notify.type](adev, &notify);
1049 			}
1050 		} while (notify.pending_notification);
1051 	}
1052 }
1053 
1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1055 		  enum amd_clockgating_state state)
1056 {
1057 	return 0;
1058 }
1059 
1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block,
1061 		  enum amd_powergating_state state)
1062 {
1063 	return 0;
1064 }
1065 
1066 /* Prototypes of private functions */
1067 static int dm_early_init(struct amdgpu_ip_block *ip_block);
1068 
1069 /* Allocate memory for FBC compressed data  */
1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
1071 {
1072 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
1073 	struct dm_compressor_info *compressor = &adev->dm.compressor;
1074 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
1075 	struct drm_display_mode *mode;
1076 	unsigned long max_size = 0;
1077 
1078 	if (adev->dm.dc->fbc_compressor == NULL)
1079 		return;
1080 
1081 	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
1082 		return;
1083 
1084 	if (compressor->bo_ptr)
1085 		return;
1086 
1087 
1088 	list_for_each_entry(mode, &connector->modes, head) {
1089 		if (max_size < (unsigned long) mode->htotal * mode->vtotal)
1090 			max_size = (unsigned long) mode->htotal * mode->vtotal;
1091 	}
1092 
1093 	if (max_size) {
1094 		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
1095 			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
1096 			    &compressor->gpu_addr, &compressor->cpu_addr);
1097 
1098 		if (r)
1099 			drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n");
1100 		else {
1101 			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
1102 			drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4);
1103 		}
1104 
1105 	}
1106 
1107 }
1108 
1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
1110 					  int pipe, bool *enabled,
1111 					  unsigned char *buf, int max_bytes)
1112 {
1113 	struct drm_device *dev = dev_get_drvdata(kdev);
1114 	struct amdgpu_device *adev = drm_to_adev(dev);
1115 	struct drm_connector *connector;
1116 	struct drm_connector_list_iter conn_iter;
1117 	struct amdgpu_dm_connector *aconnector;
1118 	int ret = 0;
1119 
1120 	*enabled = false;
1121 
1122 	mutex_lock(&adev->dm.audio_lock);
1123 
1124 	drm_connector_list_iter_begin(dev, &conn_iter);
1125 	drm_for_each_connector_iter(connector, &conn_iter) {
1126 
1127 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
1128 			continue;
1129 
1130 		aconnector = to_amdgpu_dm_connector(connector);
1131 		if (aconnector->audio_inst != port)
1132 			continue;
1133 
1134 		*enabled = true;
1135 		mutex_lock(&connector->eld_mutex);
1136 		ret = drm_eld_size(connector->eld);
1137 		memcpy(buf, connector->eld, min(max_bytes, ret));
1138 		mutex_unlock(&connector->eld_mutex);
1139 
1140 		break;
1141 	}
1142 	drm_connector_list_iter_end(&conn_iter);
1143 
1144 	mutex_unlock(&adev->dm.audio_lock);
1145 
1146 	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
1147 
1148 	return ret;
1149 }
1150 
1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
1152 	.get_eld = amdgpu_dm_audio_component_get_eld,
1153 };
1154 
1155 static int amdgpu_dm_audio_component_bind(struct device *kdev,
1156 				       struct device *hda_kdev, void *data)
1157 {
1158 	struct drm_device *dev = dev_get_drvdata(kdev);
1159 	struct amdgpu_device *adev = drm_to_adev(dev);
1160 	struct drm_audio_component *acomp = data;
1161 
1162 	acomp->ops = &amdgpu_dm_audio_component_ops;
1163 	acomp->dev = kdev;
1164 	adev->dm.audio_component = acomp;
1165 
1166 	return 0;
1167 }
1168 
1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
1170 					  struct device *hda_kdev, void *data)
1171 {
1172 	struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev));
1173 	struct drm_audio_component *acomp = data;
1174 
1175 	acomp->ops = NULL;
1176 	acomp->dev = NULL;
1177 	adev->dm.audio_component = NULL;
1178 }
1179 
1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
1181 	.bind	= amdgpu_dm_audio_component_bind,
1182 	.unbind	= amdgpu_dm_audio_component_unbind,
1183 };
1184 
1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
1186 {
1187 	int i, ret;
1188 
1189 	if (!amdgpu_audio)
1190 		return 0;
1191 
1192 	adev->mode_info.audio.enabled = true;
1193 
1194 	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1195 
1196 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1197 		adev->mode_info.audio.pin[i].channels = -1;
1198 		adev->mode_info.audio.pin[i].rate = -1;
1199 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1200 		adev->mode_info.audio.pin[i].status_bits = 0;
1201 		adev->mode_info.audio.pin[i].category_code = 0;
1202 		adev->mode_info.audio.pin[i].connected = false;
1203 		adev->mode_info.audio.pin[i].id =
1204 			adev->dm.dc->res_pool->audios[i]->inst;
1205 		adev->mode_info.audio.pin[i].offset = 0;
1206 	}
1207 
1208 	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1209 	if (ret < 0)
1210 		return ret;
1211 
1212 	adev->dm.audio_registered = true;
1213 
1214 	return 0;
1215 }
1216 
1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1218 {
1219 	if (!amdgpu_audio)
1220 		return;
1221 
1222 	if (!adev->mode_info.audio.enabled)
1223 		return;
1224 
1225 	if (adev->dm.audio_registered) {
1226 		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1227 		adev->dm.audio_registered = false;
1228 	}
1229 
1230 	/* TODO: Disable audio? */
1231 
1232 	adev->mode_info.audio.enabled = false;
1233 }
1234 
1235 static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1236 {
1237 	struct drm_audio_component *acomp = adev->dm.audio_component;
1238 
1239 	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1240 		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1241 
1242 		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1243 						 pin, -1);
1244 	}
1245 }
1246 
1247 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1248 {
1249 	const struct dmcub_firmware_header_v1_0 *hdr;
1250 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1251 	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1252 	const struct firmware *dmub_fw = adev->dm.dmub_fw;
1253 	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1254 	struct abm *abm = adev->dm.dc->res_pool->abm;
1255 	struct dc_context *ctx = adev->dm.dc->ctx;
1256 	struct dmub_srv_hw_params hw_params;
1257 	enum dmub_status status;
1258 	const unsigned char *fw_inst_const, *fw_bss_data;
1259 	u32 i, fw_inst_const_size, fw_bss_data_size;
1260 	bool has_hw_support;
1261 
1262 	if (!dmub_srv)
1263 		/* DMUB isn't supported on the ASIC. */
1264 		return 0;
1265 
1266 	if (!fb_info) {
1267 		drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n");
1268 		return -EINVAL;
1269 	}
1270 
1271 	if (!dmub_fw) {
1272 		/* Firmware required for DMUB support. */
1273 		drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n");
1274 		return -EINVAL;
1275 	}
1276 
1277 	/* initialize register offsets for ASICs with runtime initialization available */
1278 	if (dmub_srv->hw_funcs.init_reg_offsets)
1279 		dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx);
1280 
1281 	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1282 	if (status != DMUB_STATUS_OK) {
1283 		drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status);
1284 		return -EINVAL;
1285 	}
1286 
1287 	if (!has_hw_support) {
1288 		drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n");
1289 		return 0;
1290 	}
1291 
1292 	/* Reset DMCUB if it was previously running - before we overwrite its memory. */
1293 	status = dmub_srv_hw_reset(dmub_srv);
1294 	if (status != DMUB_STATUS_OK)
1295 		drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status);
1296 
1297 	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1298 
1299 	fw_inst_const = dmub_fw->data +
1300 			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1301 			PSP_HEADER_BYTES;
1302 
1303 	fw_bss_data = dmub_fw->data +
1304 		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1305 		      le32_to_cpu(hdr->inst_const_bytes);
1306 
1307 	/* Copy firmware and bios info into FB memory. */
1308 	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1309 			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1310 
1311 	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1312 
1313 	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1314 	 * amdgpu_ucode_init_single_fw will load dmub firmware
1315 	 * fw_inst_const part to cw0; otherwise, the firmware back door load
1316 	 * will be done by dm_dmub_hw_init
1317 	 */
1318 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1319 		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1320 				fw_inst_const_size);
1321 	}
1322 
1323 	if (fw_bss_data_size)
1324 		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1325 		       fw_bss_data, fw_bss_data_size);
1326 
1327 	/* Copy firmware bios info into FB memory. */
1328 	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1329 	       adev->bios_size);
1330 
1331 	/* Reset regions that need to be reset. */
1332 	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1333 	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1334 
1335 	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1336 	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1337 
1338 	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1339 	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1340 
1341 	memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0,
1342 	       fb_info->fb[DMUB_WINDOW_SHARED_STATE].size);
1343 
1344 	/* Initialize hardware. */
1345 	memset(&hw_params, 0, sizeof(hw_params));
1346 	hw_params.fb_base = adev->gmc.fb_start;
1347 	hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1348 
1349 	/* backdoor load firmware and trigger dmub running */
1350 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1351 		hw_params.load_inst_const = true;
1352 
1353 	if (dmcu)
1354 		hw_params.psp_version = dmcu->psp_version;
1355 
1356 	for (i = 0; i < fb_info->num_fb; ++i)
1357 		hw_params.fb[i] = &fb_info->fb[i];
1358 
1359 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1360 	case IP_VERSION(3, 1, 3):
1361 	case IP_VERSION(3, 1, 4):
1362 	case IP_VERSION(3, 5, 0):
1363 	case IP_VERSION(3, 5, 1):
1364 	case IP_VERSION(3, 6, 0):
1365 	case IP_VERSION(4, 0, 1):
1366 		hw_params.dpia_supported = true;
1367 		hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1368 		break;
1369 	default:
1370 		break;
1371 	}
1372 
1373 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1374 	case IP_VERSION(3, 5, 0):
1375 	case IP_VERSION(3, 5, 1):
1376 	case IP_VERSION(3, 6, 0):
1377 		hw_params.ips_sequential_ono = adev->external_rev_id > 0x10;
1378 		hw_params.lower_hbr3_phy_ssc = true;
1379 		break;
1380 	default:
1381 		break;
1382 	}
1383 
1384 	status = dmub_srv_hw_init(dmub_srv, &hw_params);
1385 	if (status != DMUB_STATUS_OK) {
1386 		drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status);
1387 		return -EINVAL;
1388 	}
1389 
1390 	/* Wait for firmware load to finish. */
1391 	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1392 	if (status != DMUB_STATUS_OK)
1393 		drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1394 
1395 	/* Init DMCU and ABM if available. */
1396 	if (dmcu && abm) {
1397 		dmcu->funcs->dmcu_init(dmcu);
1398 		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1399 	}
1400 
1401 	if (!adev->dm.dc->ctx->dmub_srv)
1402 		adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1403 	if (!adev->dm.dc->ctx->dmub_srv) {
1404 		drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n");
1405 		return -ENOMEM;
1406 	}
1407 
1408 	drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n",
1409 		 adev->dm.dmcub_fw_version);
1410 
1411 	/* Keeping sanity checks off if
1412 	 * DCN31 >= 4.0.59.0
1413 	 * DCN314 >= 8.0.16.0
1414 	 * Otherwise, turn on sanity checks
1415 	 */
1416 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1417 	case IP_VERSION(3, 1, 2):
1418 	case IP_VERSION(3, 1, 3):
1419 		if (adev->dm.dmcub_fw_version &&
1420 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1421 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59))
1422 				adev->dm.dc->debug.sanity_checks = true;
1423 		break;
1424 	case IP_VERSION(3, 1, 4):
1425 		if (adev->dm.dmcub_fw_version &&
1426 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1427 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16))
1428 				adev->dm.dc->debug.sanity_checks = true;
1429 		break;
1430 	default:
1431 		break;
1432 	}
1433 
1434 	return 0;
1435 }
1436 
1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1438 {
1439 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1440 	enum dmub_status status;
1441 	bool init;
1442 	int r;
1443 
1444 	if (!dmub_srv) {
1445 		/* DMUB isn't supported on the ASIC. */
1446 		return;
1447 	}
1448 
1449 	status = dmub_srv_is_hw_init(dmub_srv, &init);
1450 	if (status != DMUB_STATUS_OK)
1451 		drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status);
1452 
1453 	if (status == DMUB_STATUS_OK && init) {
1454 		/* Wait for firmware load to finish. */
1455 		status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1456 		if (status != DMUB_STATUS_OK)
1457 			drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1458 	} else {
1459 		/* Perform the full hardware initialization. */
1460 		r = dm_dmub_hw_init(adev);
1461 		if (r)
1462 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
1463 	}
1464 }
1465 
1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1467 {
1468 	u64 pt_base;
1469 	u32 logical_addr_low;
1470 	u32 logical_addr_high;
1471 	u32 agp_base, agp_bot, agp_top;
1472 	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1473 
1474 	memset(pa_config, 0, sizeof(*pa_config));
1475 
1476 	agp_base = 0;
1477 	agp_bot = adev->gmc.agp_start >> 24;
1478 	agp_top = adev->gmc.agp_end >> 24;
1479 
1480 	/* AGP aperture is disabled */
1481 	if (agp_bot > agp_top) {
1482 		logical_addr_low = adev->gmc.fb_start >> 18;
1483 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1484 				       AMD_APU_IS_RENOIR |
1485 				       AMD_APU_IS_GREEN_SARDINE))
1486 			/*
1487 			 * Raven2 has a HW issue that it is unable to use the vram which
1488 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1489 			 * workaround that increase system aperture high address (add 1)
1490 			 * to get rid of the VM fault and hardware hang.
1491 			 */
1492 			logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1493 		else
1494 			logical_addr_high = adev->gmc.fb_end >> 18;
1495 	} else {
1496 		logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1497 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1498 				       AMD_APU_IS_RENOIR |
1499 				       AMD_APU_IS_GREEN_SARDINE))
1500 			/*
1501 			 * Raven2 has a HW issue that it is unable to use the vram which
1502 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1503 			 * workaround that increase system aperture high address (add 1)
1504 			 * to get rid of the VM fault and hardware hang.
1505 			 */
1506 			logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1507 		else
1508 			logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1509 	}
1510 
1511 	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1512 
1513 	page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >>
1514 						   AMDGPU_GPU_PAGE_SHIFT);
1515 	page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >>
1516 						  AMDGPU_GPU_PAGE_SHIFT);
1517 	page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >>
1518 						 AMDGPU_GPU_PAGE_SHIFT);
1519 	page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >>
1520 						AMDGPU_GPU_PAGE_SHIFT);
1521 	page_table_base.high_part = upper_32_bits(pt_base);
1522 	page_table_base.low_part = lower_32_bits(pt_base);
1523 
1524 	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1525 	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1526 
1527 	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24;
1528 	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1529 	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1530 
1531 	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1532 	pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1533 	pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1534 
1535 	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1536 	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1537 	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1538 
1539 	pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1540 
1541 }
1542 
1543 static void force_connector_state(
1544 	struct amdgpu_dm_connector *aconnector,
1545 	enum drm_connector_force force_state)
1546 {
1547 	struct drm_connector *connector = &aconnector->base;
1548 
1549 	mutex_lock(&connector->dev->mode_config.mutex);
1550 	aconnector->base.force = force_state;
1551 	mutex_unlock(&connector->dev->mode_config.mutex);
1552 
1553 	mutex_lock(&aconnector->hpd_lock);
1554 	drm_kms_helper_connector_hotplug_event(connector);
1555 	mutex_unlock(&aconnector->hpd_lock);
1556 }
1557 
1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1559 {
1560 	struct hpd_rx_irq_offload_work *offload_work;
1561 	struct amdgpu_dm_connector *aconnector;
1562 	struct dc_link *dc_link;
1563 	struct amdgpu_device *adev;
1564 	enum dc_connection_type new_connection_type = dc_connection_none;
1565 	unsigned long flags;
1566 	union test_response test_response;
1567 
1568 	memset(&test_response, 0, sizeof(test_response));
1569 
1570 	offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1571 	aconnector = offload_work->offload_wq->aconnector;
1572 	adev = offload_work->adev;
1573 
1574 	if (!aconnector) {
1575 		drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work");
1576 		goto skip;
1577 	}
1578 
1579 	dc_link = aconnector->dc_link;
1580 
1581 	mutex_lock(&aconnector->hpd_lock);
1582 	if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1583 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
1584 	mutex_unlock(&aconnector->hpd_lock);
1585 
1586 	if (new_connection_type == dc_connection_none)
1587 		goto skip;
1588 
1589 	if (amdgpu_in_reset(adev))
1590 		goto skip;
1591 
1592 	if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
1593 		offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
1594 		dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT);
1595 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1596 		offload_work->offload_wq->is_handling_mst_msg_rdy_event = false;
1597 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1598 		goto skip;
1599 	}
1600 
1601 	mutex_lock(&adev->dm.dc_lock);
1602 	if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1603 		dc_link_dp_handle_automated_test(dc_link);
1604 
1605 		if (aconnector->timing_changed) {
1606 			/* force connector disconnect and reconnect */
1607 			force_connector_state(aconnector, DRM_FORCE_OFF);
1608 			msleep(100);
1609 			force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1610 		}
1611 
1612 		test_response.bits.ACK = 1;
1613 
1614 		core_link_write_dpcd(
1615 		dc_link,
1616 		DP_TEST_RESPONSE,
1617 		&test_response.raw,
1618 		sizeof(test_response));
1619 	} else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1620 			dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1621 			dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1622 		/* offload_work->data is from handle_hpd_rx_irq->
1623 		 * schedule_hpd_rx_offload_work.this is defer handle
1624 		 * for hpd short pulse. upon here, link status may be
1625 		 * changed, need get latest link status from dpcd
1626 		 * registers. if link status is good, skip run link
1627 		 * training again.
1628 		 */
1629 		union hpd_irq_data irq_data;
1630 
1631 		memset(&irq_data, 0, sizeof(irq_data));
1632 
1633 		/* before dc_link_dp_handle_link_loss, allow new link lost handle
1634 		 * request be added to work queue if link lost at end of dc_link_
1635 		 * dp_handle_link_loss
1636 		 */
1637 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1638 		offload_work->offload_wq->is_handling_link_loss = false;
1639 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1640 
1641 		if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1642 			dc_link_check_link_loss_status(dc_link, &irq_data))
1643 			dc_link_dp_handle_link_loss(dc_link);
1644 	}
1645 	mutex_unlock(&adev->dm.dc_lock);
1646 
1647 skip:
1648 	kfree(offload_work);
1649 
1650 }
1651 
1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev)
1653 {
1654 	struct dc *dc = adev->dm.dc;
1655 	int max_caps = dc->caps.max_links;
1656 	int i = 0;
1657 	struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1658 
1659 	hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1660 
1661 	if (!hpd_rx_offload_wq)
1662 		return NULL;
1663 
1664 
1665 	for (i = 0; i < max_caps; i++) {
1666 		hpd_rx_offload_wq[i].wq =
1667 				    create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1668 
1669 		if (hpd_rx_offload_wq[i].wq == NULL) {
1670 			drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!");
1671 			goto out_err;
1672 		}
1673 
1674 		spin_lock_init(&hpd_rx_offload_wq[i].offload_lock);
1675 	}
1676 
1677 	return hpd_rx_offload_wq;
1678 
1679 out_err:
1680 	for (i = 0; i < max_caps; i++) {
1681 		if (hpd_rx_offload_wq[i].wq)
1682 			destroy_workqueue(hpd_rx_offload_wq[i].wq);
1683 	}
1684 	kfree(hpd_rx_offload_wq);
1685 	return NULL;
1686 }
1687 
1688 struct amdgpu_stutter_quirk {
1689 	u16 chip_vendor;
1690 	u16 chip_device;
1691 	u16 subsys_vendor;
1692 	u16 subsys_device;
1693 	u8 revision;
1694 };
1695 
1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1697 	/* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1698 	{ 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1699 	{ 0, 0, 0, 0, 0 },
1700 };
1701 
1702 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1703 {
1704 	const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1705 
1706 	while (p && p->chip_device != 0) {
1707 		if (pdev->vendor == p->chip_vendor &&
1708 		    pdev->device == p->chip_device &&
1709 		    pdev->subsystem_vendor == p->subsys_vendor &&
1710 		    pdev->subsystem_device == p->subsys_device &&
1711 		    pdev->revision == p->revision) {
1712 			return true;
1713 		}
1714 		++p;
1715 	}
1716 	return false;
1717 }
1718 
1719 
1720 void*
1721 dm_allocate_gpu_mem(
1722 		struct amdgpu_device *adev,
1723 		enum dc_gpu_mem_alloc_type type,
1724 		size_t size,
1725 		long long *addr)
1726 {
1727 	struct dal_allocation *da;
1728 	u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ?
1729 		AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM;
1730 	int ret;
1731 
1732 	da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL);
1733 	if (!da)
1734 		return NULL;
1735 
1736 	ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
1737 				      domain, &da->bo,
1738 				      &da->gpu_addr, &da->cpu_ptr);
1739 
1740 	*addr = da->gpu_addr;
1741 
1742 	if (ret) {
1743 		kfree(da);
1744 		return NULL;
1745 	}
1746 
1747 	/* add da to list in dm */
1748 	list_add(&da->list, &adev->dm.da_list);
1749 
1750 	return da->cpu_ptr;
1751 }
1752 
1753 void
1754 dm_free_gpu_mem(
1755 		struct amdgpu_device *adev,
1756 		enum dc_gpu_mem_alloc_type type,
1757 		void *pvMem)
1758 {
1759 	struct dal_allocation *da;
1760 
1761 	/* walk the da list in DM */
1762 	list_for_each_entry(da, &adev->dm.da_list, list) {
1763 		if (pvMem == da->cpu_ptr) {
1764 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
1765 			list_del(&da->list);
1766 			kfree(da);
1767 			break;
1768 		}
1769 	}
1770 
1771 }
1772 
1773 static enum dmub_status
1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev,
1775 				 enum dmub_gpint_command command_code,
1776 				 uint16_t param,
1777 				 uint32_t timeout_us)
1778 {
1779 	union dmub_gpint_data_register reg, test;
1780 	uint32_t i;
1781 
1782 	/* Assume that VBIOS DMUB is ready to take commands */
1783 
1784 	reg.bits.status = 1;
1785 	reg.bits.command_code = command_code;
1786 	reg.bits.param = param;
1787 
1788 	cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all);
1789 
1790 	for (i = 0; i < timeout_us; ++i) {
1791 		udelay(1);
1792 
1793 		/* Check if our GPINT got acked */
1794 		reg.bits.status = 0;
1795 		test = (union dmub_gpint_data_register)
1796 			cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8);
1797 
1798 		if (test.all == reg.all)
1799 			return DMUB_STATUS_OK;
1800 	}
1801 
1802 	return DMUB_STATUS_TIMEOUT;
1803 }
1804 
1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev)
1806 {
1807 	void *bb;
1808 	long long addr;
1809 	unsigned int bb_size;
1810 	int i = 0;
1811 	uint16_t chunk;
1812 	enum dmub_gpint_command send_addrs[] = {
1813 		DMUB_GPINT__SET_BB_ADDR_WORD0,
1814 		DMUB_GPINT__SET_BB_ADDR_WORD1,
1815 		DMUB_GPINT__SET_BB_ADDR_WORD2,
1816 		DMUB_GPINT__SET_BB_ADDR_WORD3,
1817 	};
1818 	enum dmub_status ret;
1819 
1820 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1821 	case IP_VERSION(4, 0, 1):
1822 		bb_size = sizeof(struct dml2_soc_bb);
1823 		break;
1824 	default:
1825 		return NULL;
1826 	}
1827 
1828 	bb =  dm_allocate_gpu_mem(adev,
1829 				  DC_MEM_ALLOC_TYPE_GART,
1830 				  bb_size,
1831 				  &addr);
1832 	if (!bb)
1833 		return NULL;
1834 
1835 	for (i = 0; i < 4; i++) {
1836 		/* Extract 16-bit chunk */
1837 		chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF;
1838 		/* Send the chunk */
1839 		ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000);
1840 		if (ret != DMUB_STATUS_OK)
1841 			goto free_bb;
1842 	}
1843 
1844 	/* Now ask DMUB to copy the bb */
1845 	ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000);
1846 	if (ret != DMUB_STATUS_OK)
1847 		goto free_bb;
1848 
1849 	return bb;
1850 
1851 free_bb:
1852 	dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb);
1853 	return NULL;
1854 
1855 }
1856 
1857 static enum dmub_ips_disable_type dm_get_default_ips_mode(
1858 	struct amdgpu_device *adev)
1859 {
1860 	enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE;
1861 
1862 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1863 	case IP_VERSION(3, 5, 0):
1864 	case IP_VERSION(3, 6, 0):
1865 	case IP_VERSION(3, 5, 1):
1866 		ret =  DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1867 		break;
1868 	default:
1869 		/* ASICs older than DCN35 do not have IPSs */
1870 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0))
1871 			ret = DMUB_IPS_DISABLE_ALL;
1872 		break;
1873 	}
1874 
1875 	return ret;
1876 }
1877 
1878 static int amdgpu_dm_init(struct amdgpu_device *adev)
1879 {
1880 	struct dc_init_data init_data;
1881 	struct dc_callback_init init_params;
1882 	int r;
1883 
1884 	adev->dm.ddev = adev_to_drm(adev);
1885 	adev->dm.adev = adev;
1886 
1887 	/* Zero all the fields */
1888 	memset(&init_data, 0, sizeof(init_data));
1889 	memset(&init_params, 0, sizeof(init_params));
1890 
1891 	mutex_init(&adev->dm.dpia_aux_lock);
1892 	mutex_init(&adev->dm.dc_lock);
1893 	mutex_init(&adev->dm.audio_lock);
1894 
1895 	if (amdgpu_dm_irq_init(adev)) {
1896 		drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n");
1897 		goto error;
1898 	}
1899 
1900 	init_data.asic_id.chip_family = adev->family;
1901 
1902 	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1903 	init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1904 	init_data.asic_id.chip_id = adev->pdev->device;
1905 
1906 	init_data.asic_id.vram_width = adev->gmc.vram_width;
1907 	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
1908 	init_data.asic_id.atombios_base_address =
1909 		adev->mode_info.atom_context->bios;
1910 
1911 	init_data.driver = adev;
1912 
1913 	/* cgs_device was created in dm_sw_init() */
1914 	init_data.cgs_device = adev->dm.cgs_device;
1915 
1916 	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1917 
1918 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1919 	case IP_VERSION(2, 1, 0):
1920 		switch (adev->dm.dmcub_fw_version) {
1921 		case 0: /* development */
1922 		case 0x1: /* linux-firmware.git hash 6d9f399 */
1923 		case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1924 			init_data.flags.disable_dmcu = false;
1925 			break;
1926 		default:
1927 			init_data.flags.disable_dmcu = true;
1928 		}
1929 		break;
1930 	case IP_VERSION(2, 0, 3):
1931 		init_data.flags.disable_dmcu = true;
1932 		break;
1933 	default:
1934 		break;
1935 	}
1936 
1937 	/* APU support S/G display by default except:
1938 	 * ASICs before Carrizo,
1939 	 * RAVEN1 (Users reported stability issue)
1940 	 */
1941 
1942 	if (adev->asic_type < CHIP_CARRIZO) {
1943 		init_data.flags.gpu_vm_support = false;
1944 	} else if (adev->asic_type == CHIP_RAVEN) {
1945 		if (adev->apu_flags & AMD_APU_IS_RAVEN)
1946 			init_data.flags.gpu_vm_support = false;
1947 		else
1948 			init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0);
1949 	} else {
1950 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3))
1951 			init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1);
1952 		else
1953 			init_data.flags.gpu_vm_support =
1954 				(amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU);
1955 	}
1956 
1957 	adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support;
1958 
1959 	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1960 		init_data.flags.fbc_support = true;
1961 
1962 	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1963 		init_data.flags.multi_mon_pp_mclk_switch = true;
1964 
1965 	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1966 		init_data.flags.disable_fractional_pwm = true;
1967 
1968 	if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1969 		init_data.flags.edp_no_power_sequencing = true;
1970 
1971 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1972 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1973 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1974 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1975 
1976 	init_data.flags.seamless_boot_edp_requested = false;
1977 
1978 	if (amdgpu_device_seamless_boot_supported(adev)) {
1979 		init_data.flags.seamless_boot_edp_requested = true;
1980 		init_data.flags.allow_seamless_boot_optimization = true;
1981 		drm_dbg(adev->dm.ddev, "Seamless boot requested\n");
1982 	}
1983 
1984 	init_data.flags.enable_mipi_converter_optimization = true;
1985 
1986 	init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1987 	init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1988 	init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0];
1989 
1990 	if (amdgpu_dc_debug_mask & DC_DISABLE_IPS)
1991 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL;
1992 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC)
1993 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC;
1994 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC)
1995 		init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1996 	else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE)
1997 		init_data.flags.disable_ips = DMUB_IPS_ENABLE;
1998 	else
1999 		init_data.flags.disable_ips = dm_get_default_ips_mode(adev);
2000 
2001 	init_data.flags.disable_ips_in_vpb = 0;
2002 
2003 	/* Enable DWB for tested platforms only */
2004 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0))
2005 		init_data.num_virtual_links = 1;
2006 
2007 	retrieve_dmi_info(&adev->dm);
2008 	if (adev->dm.edp0_on_dp1_quirk)
2009 		init_data.flags.support_edp0_on_dp1 = true;
2010 
2011 	if (adev->dm.bb_from_dmub)
2012 		init_data.bb_from_dmub = adev->dm.bb_from_dmub;
2013 	else
2014 		init_data.bb_from_dmub = NULL;
2015 
2016 	/* Display Core create. */
2017 	adev->dm.dc = dc_create(&init_data);
2018 
2019 	if (adev->dm.dc) {
2020 		drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER,
2021 			 dce_version_to_string(adev->dm.dc->ctx->dce_version));
2022 	} else {
2023 		drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER);
2024 		goto error;
2025 	}
2026 
2027 	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
2028 		adev->dm.dc->debug.force_single_disp_pipe_split = false;
2029 		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
2030 	}
2031 
2032 	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
2033 		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
2034 	if (dm_should_disable_stutter(adev->pdev))
2035 		adev->dm.dc->debug.disable_stutter = true;
2036 
2037 	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
2038 		adev->dm.dc->debug.disable_stutter = true;
2039 
2040 	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
2041 		adev->dm.dc->debug.disable_dsc = true;
2042 
2043 	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
2044 		adev->dm.dc->debug.disable_clock_gate = true;
2045 
2046 	if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
2047 		adev->dm.dc->debug.force_subvp_mclk_switch = true;
2048 
2049 	if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) {
2050 		adev->dm.dc->debug.force_disable_subvp = true;
2051 		adev->dm.dc->debug.fams2_config.bits.enable = false;
2052 	}
2053 
2054 	if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) {
2055 		adev->dm.dc->debug.using_dml2 = true;
2056 		adev->dm.dc->debug.using_dml21 = true;
2057 	}
2058 
2059 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE)
2060 		adev->dm.dc->debug.hdcp_lc_force_fw_enable = true;
2061 
2062 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK)
2063 		adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true;
2064 
2065 	if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT)
2066 		adev->dm.dc->debug.skip_detection_link_training = true;
2067 
2068 	adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
2069 
2070 	/* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
2071 	adev->dm.dc->debug.ignore_cable_id = true;
2072 
2073 	if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
2074 		drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n");
2075 
2076 	r = dm_dmub_hw_init(adev);
2077 	if (r) {
2078 		drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
2079 		goto error;
2080 	}
2081 
2082 	dc_hardware_init(adev->dm.dc);
2083 
2084 	adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev);
2085 	if (!adev->dm.hpd_rx_offload_wq) {
2086 		drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n");
2087 		goto error;
2088 	}
2089 
2090 	if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
2091 		struct dc_phy_addr_space_config pa_config;
2092 
2093 		mmhub_read_system_context(adev, &pa_config);
2094 
2095 		// Call the DC init_memory func
2096 		dc_setup_system_context(adev->dm.dc, &pa_config);
2097 	}
2098 
2099 	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
2100 	if (!adev->dm.freesync_module) {
2101 		drm_err(adev_to_drm(adev),
2102 		"failed to initialize freesync_module.\n");
2103 	} else
2104 		drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n",
2105 				adev->dm.freesync_module);
2106 
2107 	amdgpu_dm_init_color_mod();
2108 
2109 	if (adev->dm.dc->caps.max_links > 0) {
2110 		adev->dm.vblank_control_workqueue =
2111 			create_singlethread_workqueue("dm_vblank_control_workqueue");
2112 		if (!adev->dm.vblank_control_workqueue)
2113 			drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n");
2114 	}
2115 
2116 	if (adev->dm.dc->caps.ips_support &&
2117 	    adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL)
2118 		adev->dm.idle_workqueue = idle_create_workqueue(adev);
2119 
2120 	if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
2121 		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
2122 
2123 		if (!adev->dm.hdcp_workqueue)
2124 			drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n");
2125 		else
2126 			drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
2127 
2128 		dc_init_callbacks(adev->dm.dc, &init_params);
2129 	}
2130 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2131 		init_completion(&adev->dm.dmub_aux_transfer_done);
2132 		adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
2133 		if (!adev->dm.dmub_notify) {
2134 			drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify");
2135 			goto error;
2136 		}
2137 
2138 		adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
2139 		if (!adev->dm.delayed_hpd_wq) {
2140 			drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n");
2141 			goto error;
2142 		}
2143 
2144 		amdgpu_dm_outbox_init(adev);
2145 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
2146 			dmub_aux_setconfig_callback, false)) {
2147 			drm_err(adev_to_drm(adev), "fail to register dmub aux callback");
2148 			goto error;
2149 		}
2150 
2151 		for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++)
2152 			init_completion(&adev->dm.fused_io[i].replied);
2153 
2154 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO,
2155 			dmub_aux_fused_io_callback, false)) {
2156 			drm_err(adev_to_drm(adev), "fail to register dmub fused io callback");
2157 			goto error;
2158 		}
2159 		/* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
2160 		 * It is expected that DMUB will resend any pending notifications at this point. Note
2161 		 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to
2162 		 * align legacy interface initialization sequence. Connection status will be proactivly
2163 		 * detected once in the amdgpu_dm_initialize_drm_device.
2164 		 */
2165 		dc_enable_dmub_outbox(adev->dm.dc);
2166 
2167 		/* DPIA trace goes to dmesg logs only if outbox is enabled */
2168 		if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE)
2169 			dc_dmub_srv_enable_dpia_trace(adev->dm.dc);
2170 	}
2171 
2172 	if (amdgpu_dm_initialize_drm_device(adev)) {
2173 		drm_err(adev_to_drm(adev),
2174 		"failed to initialize sw for display support.\n");
2175 		goto error;
2176 	}
2177 
2178 	/* create fake encoders for MST */
2179 	dm_dp_create_fake_mst_encoders(adev);
2180 
2181 	/* TODO: Add_display_info? */
2182 
2183 	/* TODO use dynamic cursor width */
2184 	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
2185 	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
2186 
2187 	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
2188 		drm_err(adev_to_drm(adev),
2189 		"failed to initialize vblank for display support.\n");
2190 		goto error;
2191 	}
2192 
2193 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2194 	amdgpu_dm_crtc_secure_display_create_contexts(adev);
2195 	if (!adev->dm.secure_display_ctx.crtc_ctx)
2196 		drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n");
2197 
2198 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1))
2199 		adev->dm.secure_display_ctx.support_mul_roi = true;
2200 
2201 #endif
2202 
2203 	drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n");
2204 
2205 	return 0;
2206 error:
2207 	amdgpu_dm_fini(adev);
2208 
2209 	return -EINVAL;
2210 }
2211 
2212 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block)
2213 {
2214 	struct amdgpu_device *adev = ip_block->adev;
2215 
2216 	amdgpu_dm_audio_fini(adev);
2217 
2218 	return 0;
2219 }
2220 
2221 static void amdgpu_dm_fini(struct amdgpu_device *adev)
2222 {
2223 	int i;
2224 
2225 	if (adev->dm.vblank_control_workqueue) {
2226 		destroy_workqueue(adev->dm.vblank_control_workqueue);
2227 		adev->dm.vblank_control_workqueue = NULL;
2228 	}
2229 
2230 	if (adev->dm.idle_workqueue) {
2231 		if (adev->dm.idle_workqueue->running) {
2232 			adev->dm.idle_workqueue->enable = false;
2233 			flush_work(&adev->dm.idle_workqueue->work);
2234 		}
2235 
2236 		kfree(adev->dm.idle_workqueue);
2237 		adev->dm.idle_workqueue = NULL;
2238 	}
2239 
2240 	amdgpu_dm_destroy_drm_device(&adev->dm);
2241 
2242 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2243 	if (adev->dm.secure_display_ctx.crtc_ctx) {
2244 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
2245 			if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) {
2246 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work);
2247 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work);
2248 			}
2249 		}
2250 		kfree(adev->dm.secure_display_ctx.crtc_ctx);
2251 		adev->dm.secure_display_ctx.crtc_ctx = NULL;
2252 	}
2253 #endif
2254 	if (adev->dm.hdcp_workqueue) {
2255 		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
2256 		adev->dm.hdcp_workqueue = NULL;
2257 	}
2258 
2259 	if (adev->dm.dc) {
2260 		dc_deinit_callbacks(adev->dm.dc);
2261 		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
2262 		if (dc_enable_dmub_notifications(adev->dm.dc)) {
2263 			kfree(adev->dm.dmub_notify);
2264 			adev->dm.dmub_notify = NULL;
2265 			destroy_workqueue(adev->dm.delayed_hpd_wq);
2266 			adev->dm.delayed_hpd_wq = NULL;
2267 		}
2268 	}
2269 
2270 	if (adev->dm.dmub_bo)
2271 		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
2272 				      &adev->dm.dmub_bo_gpu_addr,
2273 				      &adev->dm.dmub_bo_cpu_addr);
2274 
2275 	if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) {
2276 		for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
2277 			if (adev->dm.hpd_rx_offload_wq[i].wq) {
2278 				destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
2279 				adev->dm.hpd_rx_offload_wq[i].wq = NULL;
2280 			}
2281 		}
2282 
2283 		kfree(adev->dm.hpd_rx_offload_wq);
2284 		adev->dm.hpd_rx_offload_wq = NULL;
2285 	}
2286 
2287 	/* DC Destroy TODO: Replace destroy DAL */
2288 	if (adev->dm.dc)
2289 		dc_destroy(&adev->dm.dc);
2290 	/*
2291 	 * TODO: pageflip, vlank interrupt
2292 	 *
2293 	 * amdgpu_dm_irq_fini(adev);
2294 	 */
2295 
2296 	if (adev->dm.cgs_device) {
2297 		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
2298 		adev->dm.cgs_device = NULL;
2299 	}
2300 	if (adev->dm.freesync_module) {
2301 		mod_freesync_destroy(adev->dm.freesync_module);
2302 		adev->dm.freesync_module = NULL;
2303 	}
2304 
2305 	mutex_destroy(&adev->dm.audio_lock);
2306 	mutex_destroy(&adev->dm.dc_lock);
2307 	mutex_destroy(&adev->dm.dpia_aux_lock);
2308 }
2309 
2310 static int load_dmcu_fw(struct amdgpu_device *adev)
2311 {
2312 	const char *fw_name_dmcu = NULL;
2313 	int r;
2314 	const struct dmcu_firmware_header_v1_0 *hdr;
2315 
2316 	switch (adev->asic_type) {
2317 #if defined(CONFIG_DRM_AMD_DC_SI)
2318 	case CHIP_TAHITI:
2319 	case CHIP_PITCAIRN:
2320 	case CHIP_VERDE:
2321 	case CHIP_OLAND:
2322 #endif
2323 	case CHIP_BONAIRE:
2324 	case CHIP_HAWAII:
2325 	case CHIP_KAVERI:
2326 	case CHIP_KABINI:
2327 	case CHIP_MULLINS:
2328 	case CHIP_TONGA:
2329 	case CHIP_FIJI:
2330 	case CHIP_CARRIZO:
2331 	case CHIP_STONEY:
2332 	case CHIP_POLARIS11:
2333 	case CHIP_POLARIS10:
2334 	case CHIP_POLARIS12:
2335 	case CHIP_VEGAM:
2336 	case CHIP_VEGA10:
2337 	case CHIP_VEGA12:
2338 	case CHIP_VEGA20:
2339 		return 0;
2340 	case CHIP_NAVI12:
2341 		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
2342 		break;
2343 	case CHIP_RAVEN:
2344 		if (ASICREV_IS_PICASSO(adev->external_rev_id))
2345 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2346 		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
2347 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2348 		else
2349 			return 0;
2350 		break;
2351 	default:
2352 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2353 		case IP_VERSION(2, 0, 2):
2354 		case IP_VERSION(2, 0, 3):
2355 		case IP_VERSION(2, 0, 0):
2356 		case IP_VERSION(2, 1, 0):
2357 		case IP_VERSION(3, 0, 0):
2358 		case IP_VERSION(3, 0, 2):
2359 		case IP_VERSION(3, 0, 3):
2360 		case IP_VERSION(3, 0, 1):
2361 		case IP_VERSION(3, 1, 2):
2362 		case IP_VERSION(3, 1, 3):
2363 		case IP_VERSION(3, 1, 4):
2364 		case IP_VERSION(3, 1, 5):
2365 		case IP_VERSION(3, 1, 6):
2366 		case IP_VERSION(3, 2, 0):
2367 		case IP_VERSION(3, 2, 1):
2368 		case IP_VERSION(3, 5, 0):
2369 		case IP_VERSION(3, 5, 1):
2370 		case IP_VERSION(3, 6, 0):
2371 		case IP_VERSION(4, 0, 1):
2372 			return 0;
2373 		default:
2374 			break;
2375 		}
2376 		drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type);
2377 		return -EINVAL;
2378 	}
2379 
2380 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2381 		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2382 		return 0;
2383 	}
2384 
2385 	r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED,
2386 				 "%s", fw_name_dmcu);
2387 	if (r == -ENODEV) {
2388 		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2389 		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2390 		adev->dm.fw_dmcu = NULL;
2391 		return 0;
2392 	}
2393 	if (r) {
2394 		drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n",
2395 			fw_name_dmcu);
2396 		amdgpu_ucode_release(&adev->dm.fw_dmcu);
2397 		return r;
2398 	}
2399 
2400 	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2401 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2402 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2403 	adev->firmware.fw_size +=
2404 		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2405 
2406 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2407 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2408 	adev->firmware.fw_size +=
2409 		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2410 
2411 	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2412 
2413 	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2414 
2415 	return 0;
2416 }
2417 
2418 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2419 {
2420 	struct amdgpu_device *adev = ctx;
2421 
2422 	return dm_read_reg(adev->dm.dc->ctx, address);
2423 }
2424 
2425 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2426 				     uint32_t value)
2427 {
2428 	struct amdgpu_device *adev = ctx;
2429 
2430 	return dm_write_reg(adev->dm.dc->ctx, address, value);
2431 }
2432 
2433 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2434 {
2435 	struct dmub_srv_create_params create_params;
2436 	struct dmub_srv_region_params region_params;
2437 	struct dmub_srv_region_info region_info;
2438 	struct dmub_srv_memory_params memory_params;
2439 	struct dmub_srv_fb_info *fb_info;
2440 	struct dmub_srv *dmub_srv;
2441 	const struct dmcub_firmware_header_v1_0 *hdr;
2442 	enum dmub_asic dmub_asic;
2443 	enum dmub_status status;
2444 	static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = {
2445 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_0_INST_CONST
2446 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_1_STACK
2447 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_2_BSS_DATA
2448 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_3_VBIOS
2449 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_4_MAILBOX
2450 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_5_TRACEBUFF
2451 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_6_FW_STATE
2452 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_7_SCRATCH_MEM
2453 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_IB_MEM
2454 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_SHARED_STATE
2455 	};
2456 	int r;
2457 
2458 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2459 	case IP_VERSION(2, 1, 0):
2460 		dmub_asic = DMUB_ASIC_DCN21;
2461 		break;
2462 	case IP_VERSION(3, 0, 0):
2463 		dmub_asic = DMUB_ASIC_DCN30;
2464 		break;
2465 	case IP_VERSION(3, 0, 1):
2466 		dmub_asic = DMUB_ASIC_DCN301;
2467 		break;
2468 	case IP_VERSION(3, 0, 2):
2469 		dmub_asic = DMUB_ASIC_DCN302;
2470 		break;
2471 	case IP_VERSION(3, 0, 3):
2472 		dmub_asic = DMUB_ASIC_DCN303;
2473 		break;
2474 	case IP_VERSION(3, 1, 2):
2475 	case IP_VERSION(3, 1, 3):
2476 		dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2477 		break;
2478 	case IP_VERSION(3, 1, 4):
2479 		dmub_asic = DMUB_ASIC_DCN314;
2480 		break;
2481 	case IP_VERSION(3, 1, 5):
2482 		dmub_asic = DMUB_ASIC_DCN315;
2483 		break;
2484 	case IP_VERSION(3, 1, 6):
2485 		dmub_asic = DMUB_ASIC_DCN316;
2486 		break;
2487 	case IP_VERSION(3, 2, 0):
2488 		dmub_asic = DMUB_ASIC_DCN32;
2489 		break;
2490 	case IP_VERSION(3, 2, 1):
2491 		dmub_asic = DMUB_ASIC_DCN321;
2492 		break;
2493 	case IP_VERSION(3, 5, 0):
2494 	case IP_VERSION(3, 5, 1):
2495 		dmub_asic = DMUB_ASIC_DCN35;
2496 		break;
2497 	case IP_VERSION(3, 6, 0):
2498 		dmub_asic = DMUB_ASIC_DCN36;
2499 		break;
2500 	case IP_VERSION(4, 0, 1):
2501 		dmub_asic = DMUB_ASIC_DCN401;
2502 		break;
2503 
2504 	default:
2505 		/* ASIC doesn't support DMUB. */
2506 		return 0;
2507 	}
2508 
2509 	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2510 	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2511 
2512 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2513 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2514 			AMDGPU_UCODE_ID_DMCUB;
2515 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2516 			adev->dm.dmub_fw;
2517 		adev->firmware.fw_size +=
2518 			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2519 
2520 		drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n",
2521 			 adev->dm.dmcub_fw_version);
2522 	}
2523 
2524 
2525 	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2526 	dmub_srv = adev->dm.dmub_srv;
2527 
2528 	if (!dmub_srv) {
2529 		drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n");
2530 		return -ENOMEM;
2531 	}
2532 
2533 	memset(&create_params, 0, sizeof(create_params));
2534 	create_params.user_ctx = adev;
2535 	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2536 	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2537 	create_params.asic = dmub_asic;
2538 
2539 	/* Create the DMUB service. */
2540 	status = dmub_srv_create(dmub_srv, &create_params);
2541 	if (status != DMUB_STATUS_OK) {
2542 		drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status);
2543 		return -EINVAL;
2544 	}
2545 
2546 	/* Calculate the size of all the regions for the DMUB service. */
2547 	memset(&region_params, 0, sizeof(region_params));
2548 
2549 	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2550 					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2551 	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2552 	region_params.vbios_size = adev->bios_size;
2553 	region_params.fw_bss_data = region_params.bss_data_size ?
2554 		adev->dm.dmub_fw->data +
2555 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2556 		le32_to_cpu(hdr->inst_const_bytes) : NULL;
2557 	region_params.fw_inst_const =
2558 		adev->dm.dmub_fw->data +
2559 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2560 		PSP_HEADER_BYTES;
2561 	region_params.window_memory_type = window_memory_type;
2562 
2563 	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
2564 					   &region_info);
2565 
2566 	if (status != DMUB_STATUS_OK) {
2567 		drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status);
2568 		return -EINVAL;
2569 	}
2570 
2571 	/*
2572 	 * Allocate a framebuffer based on the total size of all the regions.
2573 	 * TODO: Move this into GART.
2574 	 */
2575 	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2576 				    AMDGPU_GEM_DOMAIN_VRAM |
2577 				    AMDGPU_GEM_DOMAIN_GTT,
2578 				    &adev->dm.dmub_bo,
2579 				    &adev->dm.dmub_bo_gpu_addr,
2580 				    &adev->dm.dmub_bo_cpu_addr);
2581 	if (r)
2582 		return r;
2583 
2584 	/* Rebase the regions on the framebuffer address. */
2585 	memset(&memory_params, 0, sizeof(memory_params));
2586 	memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr;
2587 	memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr;
2588 	memory_params.region_info = &region_info;
2589 	memory_params.window_memory_type = window_memory_type;
2590 
2591 	adev->dm.dmub_fb_info =
2592 		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2593 	fb_info = adev->dm.dmub_fb_info;
2594 
2595 	if (!fb_info) {
2596 		drm_err(adev_to_drm(adev),
2597 			"Failed to allocate framebuffer info for DMUB service!\n");
2598 		return -ENOMEM;
2599 	}
2600 
2601 	status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info);
2602 	if (status != DMUB_STATUS_OK) {
2603 		drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status);
2604 		return -EINVAL;
2605 	}
2606 
2607 	adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev);
2608 
2609 	return 0;
2610 }
2611 
2612 static int dm_sw_init(struct amdgpu_ip_block *ip_block)
2613 {
2614 	struct amdgpu_device *adev = ip_block->adev;
2615 	int r;
2616 
2617 	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
2618 
2619 	if (!adev->dm.cgs_device) {
2620 		drm_err(adev_to_drm(adev), "failed to create cgs device.\n");
2621 		return -EINVAL;
2622 	}
2623 
2624 	/* Moved from dm init since we need to use allocations for storing bounding box data */
2625 	INIT_LIST_HEAD(&adev->dm.da_list);
2626 
2627 	r = dm_dmub_sw_init(adev);
2628 	if (r)
2629 		return r;
2630 
2631 	return load_dmcu_fw(adev);
2632 }
2633 
2634 static int dm_sw_fini(struct amdgpu_ip_block *ip_block)
2635 {
2636 	struct amdgpu_device *adev = ip_block->adev;
2637 	struct dal_allocation *da;
2638 
2639 	list_for_each_entry(da, &adev->dm.da_list, list) {
2640 		if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) {
2641 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
2642 			list_del(&da->list);
2643 			kfree(da);
2644 			adev->dm.bb_from_dmub = NULL;
2645 			break;
2646 		}
2647 	}
2648 
2649 
2650 	kfree(adev->dm.dmub_fb_info);
2651 	adev->dm.dmub_fb_info = NULL;
2652 
2653 	if (adev->dm.dmub_srv) {
2654 		dmub_srv_destroy(adev->dm.dmub_srv);
2655 		kfree(adev->dm.dmub_srv);
2656 		adev->dm.dmub_srv = NULL;
2657 	}
2658 
2659 	amdgpu_ucode_release(&adev->dm.dmub_fw);
2660 	amdgpu_ucode_release(&adev->dm.fw_dmcu);
2661 
2662 	return 0;
2663 }
2664 
2665 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2666 {
2667 	struct amdgpu_dm_connector *aconnector;
2668 	struct drm_connector *connector;
2669 	struct drm_connector_list_iter iter;
2670 	int ret = 0;
2671 
2672 	drm_connector_list_iter_begin(dev, &iter);
2673 	drm_for_each_connector_iter(connector, &iter) {
2674 
2675 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2676 			continue;
2677 
2678 		aconnector = to_amdgpu_dm_connector(connector);
2679 		if (aconnector->dc_link->type == dc_connection_mst_branch &&
2680 		    aconnector->mst_mgr.aux) {
2681 			drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n",
2682 					 aconnector,
2683 					 aconnector->base.base.id);
2684 
2685 			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2686 			if (ret < 0) {
2687 				drm_err(dev, "DM_MST: Failed to start MST\n");
2688 				aconnector->dc_link->type =
2689 					dc_connection_single;
2690 				ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2691 								     aconnector->dc_link);
2692 				break;
2693 			}
2694 		}
2695 	}
2696 	drm_connector_list_iter_end(&iter);
2697 
2698 	return ret;
2699 }
2700 
2701 static int dm_late_init(struct amdgpu_ip_block *ip_block)
2702 {
2703 	struct amdgpu_device *adev = ip_block->adev;
2704 
2705 	struct dmcu_iram_parameters params;
2706 	unsigned int linear_lut[16];
2707 	int i;
2708 	struct dmcu *dmcu = NULL;
2709 
2710 	dmcu = adev->dm.dc->res_pool->dmcu;
2711 
2712 	for (i = 0; i < 16; i++)
2713 		linear_lut[i] = 0xFFFF * i / 15;
2714 
2715 	params.set = 0;
2716 	params.backlight_ramping_override = false;
2717 	params.backlight_ramping_start = 0xCCCC;
2718 	params.backlight_ramping_reduction = 0xCCCCCCCC;
2719 	params.backlight_lut_array_size = 16;
2720 	params.backlight_lut_array = linear_lut;
2721 
2722 	/* Min backlight level after ABM reduction,  Don't allow below 1%
2723 	 * 0xFFFF x 0.01 = 0x28F
2724 	 */
2725 	params.min_abm_backlight = 0x28F;
2726 	/* In the case where abm is implemented on dmcub,
2727 	 * dmcu object will be null.
2728 	 * ABM 2.4 and up are implemented on dmcub.
2729 	 */
2730 	if (dmcu) {
2731 		if (!dmcu_load_iram(dmcu, params))
2732 			return -EINVAL;
2733 	} else if (adev->dm.dc->ctx->dmub_srv) {
2734 		struct dc_link *edp_links[MAX_NUM_EDP];
2735 		int edp_num;
2736 
2737 		dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2738 		for (i = 0; i < edp_num; i++) {
2739 			if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2740 				return -EINVAL;
2741 		}
2742 	}
2743 
2744 	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2745 }
2746 
2747 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr)
2748 {
2749 	u8 buf[UUID_SIZE];
2750 	guid_t guid;
2751 	int ret;
2752 
2753 	mutex_lock(&mgr->lock);
2754 	if (!mgr->mst_primary)
2755 		goto out_fail;
2756 
2757 	if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) {
2758 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2759 		goto out_fail;
2760 	}
2761 
2762 	ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL,
2763 				 DP_MST_EN |
2764 				 DP_UP_REQ_EN |
2765 				 DP_UPSTREAM_IS_SRC);
2766 	if (ret < 0) {
2767 		drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n");
2768 		goto out_fail;
2769 	}
2770 
2771 	/* Some hubs forget their guids after they resume */
2772 	ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf));
2773 	if (ret != sizeof(buf)) {
2774 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2775 		goto out_fail;
2776 	}
2777 
2778 	import_guid(&guid, buf);
2779 
2780 	if (guid_is_null(&guid)) {
2781 		guid_gen(&guid);
2782 		export_guid(buf, &guid);
2783 
2784 		ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf));
2785 
2786 		if (ret != sizeof(buf)) {
2787 			drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n");
2788 			goto out_fail;
2789 		}
2790 	}
2791 
2792 	guid_copy(&mgr->mst_primary->guid, &guid);
2793 
2794 out_fail:
2795 	mutex_unlock(&mgr->lock);
2796 }
2797 
2798 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector)
2799 {
2800 	struct cec_notifier *n = aconnector->notifier;
2801 
2802 	if (!n)
2803 		return;
2804 
2805 	cec_notifier_phys_addr_invalidate(n);
2806 }
2807 
2808 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector)
2809 {
2810 	struct drm_connector *connector = &aconnector->base;
2811 	struct cec_notifier *n = aconnector->notifier;
2812 
2813 	if (!n)
2814 		return;
2815 
2816 	cec_notifier_set_phys_addr(n,
2817 				   connector->display_info.source_physical_address);
2818 }
2819 
2820 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend)
2821 {
2822 	struct amdgpu_dm_connector *aconnector;
2823 	struct drm_connector *connector;
2824 	struct drm_connector_list_iter conn_iter;
2825 
2826 	drm_connector_list_iter_begin(ddev, &conn_iter);
2827 	drm_for_each_connector_iter(connector, &conn_iter) {
2828 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2829 			continue;
2830 
2831 		aconnector = to_amdgpu_dm_connector(connector);
2832 		if (suspend)
2833 			hdmi_cec_unset_edid(aconnector);
2834 		else
2835 			hdmi_cec_set_edid(aconnector);
2836 	}
2837 	drm_connector_list_iter_end(&conn_iter);
2838 }
2839 
2840 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2841 {
2842 	struct amdgpu_dm_connector *aconnector;
2843 	struct drm_connector *connector;
2844 	struct drm_connector_list_iter iter;
2845 	struct drm_dp_mst_topology_mgr *mgr;
2846 
2847 	drm_connector_list_iter_begin(dev, &iter);
2848 	drm_for_each_connector_iter(connector, &iter) {
2849 
2850 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2851 			continue;
2852 
2853 		aconnector = to_amdgpu_dm_connector(connector);
2854 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
2855 		    aconnector->mst_root)
2856 			continue;
2857 
2858 		mgr = &aconnector->mst_mgr;
2859 
2860 		if (suspend) {
2861 			drm_dp_mst_topology_mgr_suspend(mgr);
2862 		} else {
2863 			/* if extended timeout is supported in hardware,
2864 			 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2865 			 * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2866 			 */
2867 			try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2868 			if (!dp_is_lttpr_present(aconnector->dc_link))
2869 				try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2870 
2871 			/* TODO: move resume_mst_branch_status() into drm mst resume again
2872 			 * once topology probing work is pulled out from mst resume into mst
2873 			 * resume 2nd step. mst resume 2nd step should be called after old
2874 			 * state getting restored (i.e. drm_atomic_helper_resume()).
2875 			 */
2876 			resume_mst_branch_status(mgr);
2877 		}
2878 	}
2879 	drm_connector_list_iter_end(&iter);
2880 }
2881 
2882 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2883 {
2884 	int ret = 0;
2885 
2886 	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2887 	 * on window driver dc implementation.
2888 	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2889 	 * should be passed to smu during boot up and resume from s3.
2890 	 * boot up: dc calculate dcn watermark clock settings within dc_create,
2891 	 * dcn20_resource_construct
2892 	 * then call pplib functions below to pass the settings to smu:
2893 	 * smu_set_watermarks_for_clock_ranges
2894 	 * smu_set_watermarks_table
2895 	 * navi10_set_watermarks_table
2896 	 * smu_write_watermarks_table
2897 	 *
2898 	 * For Renoir, clock settings of dcn watermark are also fixed values.
2899 	 * dc has implemented different flow for window driver:
2900 	 * dc_hardware_init / dc_set_power_state
2901 	 * dcn10_init_hw
2902 	 * notify_wm_ranges
2903 	 * set_wm_ranges
2904 	 * -- Linux
2905 	 * smu_set_watermarks_for_clock_ranges
2906 	 * renoir_set_watermarks_table
2907 	 * smu_write_watermarks_table
2908 	 *
2909 	 * For Linux,
2910 	 * dc_hardware_init -> amdgpu_dm_init
2911 	 * dc_set_power_state --> dm_resume
2912 	 *
2913 	 * therefore, this function apply to navi10/12/14 but not Renoir
2914 	 * *
2915 	 */
2916 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2917 	case IP_VERSION(2, 0, 2):
2918 	case IP_VERSION(2, 0, 0):
2919 		break;
2920 	default:
2921 		return 0;
2922 	}
2923 
2924 	ret = amdgpu_dpm_write_watermarks_table(adev);
2925 	if (ret) {
2926 		drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n");
2927 		return ret;
2928 	}
2929 
2930 	return 0;
2931 }
2932 
2933 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev)
2934 {
2935 	struct amdgpu_display_manager *dm = &adev->dm;
2936 	struct amdgpu_i2c_adapter *oem_i2c;
2937 	struct ddc_service *oem_ddc_service;
2938 	int r;
2939 
2940 	oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc);
2941 	if (oem_ddc_service) {
2942 		oem_i2c = create_i2c(oem_ddc_service, true);
2943 		if (!oem_i2c) {
2944 			drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n");
2945 			return -ENOMEM;
2946 		}
2947 
2948 		r = i2c_add_adapter(&oem_i2c->base);
2949 		if (r) {
2950 			drm_info(adev_to_drm(adev), "Failed to register oem i2c\n");
2951 			kfree(oem_i2c);
2952 			return r;
2953 		}
2954 		dm->oem_i2c = oem_i2c;
2955 	}
2956 
2957 	return 0;
2958 }
2959 
2960 static void dm_oem_i2c_hw_fini(struct amdgpu_device *adev)
2961 {
2962 	struct amdgpu_display_manager *dm = &adev->dm;
2963 
2964 	if (dm->oem_i2c) {
2965 		i2c_del_adapter(&dm->oem_i2c->base);
2966 		kfree(dm->oem_i2c);
2967 		dm->oem_i2c = NULL;
2968 	}
2969 }
2970 
2971 /**
2972  * dm_hw_init() - Initialize DC device
2973  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
2974  *
2975  * Initialize the &struct amdgpu_display_manager device. This involves calling
2976  * the initializers of each DM component, then populating the struct with them.
2977  *
2978  * Although the function implies hardware initialization, both hardware and
2979  * software are initialized here. Splitting them out to their relevant init
2980  * hooks is a future TODO item.
2981  *
2982  * Some notable things that are initialized here:
2983  *
2984  * - Display Core, both software and hardware
2985  * - DC modules that we need (freesync and color management)
2986  * - DRM software states
2987  * - Interrupt sources and handlers
2988  * - Vblank support
2989  * - Debug FS entries, if enabled
2990  */
2991 static int dm_hw_init(struct amdgpu_ip_block *ip_block)
2992 {
2993 	struct amdgpu_device *adev = ip_block->adev;
2994 	int r;
2995 
2996 	/* Create DAL display manager */
2997 	r = amdgpu_dm_init(adev);
2998 	if (r)
2999 		return r;
3000 	amdgpu_dm_hpd_init(adev);
3001 
3002 	r = dm_oem_i2c_hw_init(adev);
3003 	if (r)
3004 		drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n");
3005 
3006 	return 0;
3007 }
3008 
3009 /**
3010  * dm_hw_fini() - Teardown DC device
3011  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
3012  *
3013  * Teardown components within &struct amdgpu_display_manager that require
3014  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
3015  * were loaded. Also flush IRQ workqueues and disable them.
3016  */
3017 static int dm_hw_fini(struct amdgpu_ip_block *ip_block)
3018 {
3019 	struct amdgpu_device *adev = ip_block->adev;
3020 
3021 	dm_oem_i2c_hw_fini(adev);
3022 
3023 	amdgpu_dm_hpd_fini(adev);
3024 
3025 	amdgpu_dm_irq_fini(adev);
3026 	amdgpu_dm_fini(adev);
3027 	return 0;
3028 }
3029 
3030 
3031 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
3032 				 struct dc_state *state, bool enable)
3033 {
3034 	enum dc_irq_source irq_source;
3035 	struct amdgpu_crtc *acrtc;
3036 	int rc = -EBUSY;
3037 	int i = 0;
3038 
3039 	for (i = 0; i < state->stream_count; i++) {
3040 		acrtc = get_crtc_by_otg_inst(
3041 				adev, state->stream_status[i].primary_otg_inst);
3042 
3043 		if (acrtc && state->stream_status[i].plane_count != 0) {
3044 			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
3045 			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3046 			if (rc)
3047 				drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n",
3048 					 enable ? "enable" : "disable");
3049 
3050 			if (enable) {
3051 				if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state)))
3052 					rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true);
3053 			} else
3054 				rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false);
3055 
3056 			if (rc)
3057 				drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", enable ? "en" : "dis");
3058 
3059 			irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3060 			/* During gpu-reset we disable and then enable vblank irq, so
3061 			 * don't use amdgpu_irq_get/put() to avoid refcount change.
3062 			 */
3063 			if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
3064 				drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis");
3065 		}
3066 	}
3067 
3068 }
3069 
3070 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T))
3071 
3072 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
3073 {
3074 	struct dc_state *context __free(state_release) = NULL;
3075 	int i;
3076 	struct dc_stream_state *del_streams[MAX_PIPES];
3077 	int del_streams_count = 0;
3078 	struct dc_commit_streams_params params = {};
3079 
3080 	memset(del_streams, 0, sizeof(del_streams));
3081 
3082 	context = dc_state_create_current_copy(dc);
3083 	if (context == NULL)
3084 		return DC_ERROR_UNEXPECTED;
3085 
3086 	/* First remove from context all streams */
3087 	for (i = 0; i < context->stream_count; i++) {
3088 		struct dc_stream_state *stream = context->streams[i];
3089 
3090 		del_streams[del_streams_count++] = stream;
3091 	}
3092 
3093 	/* Remove all planes for removed streams and then remove the streams */
3094 	for (i = 0; i < del_streams_count; i++) {
3095 		enum dc_status res;
3096 
3097 		if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context))
3098 			return DC_FAIL_DETACH_SURFACES;
3099 
3100 		res = dc_state_remove_stream(dc, context, del_streams[i]);
3101 		if (res != DC_OK)
3102 			return res;
3103 	}
3104 
3105 	params.streams = context->streams;
3106 	params.stream_count = context->stream_count;
3107 
3108 	return dc_commit_streams(dc, &params);
3109 }
3110 
3111 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
3112 {
3113 	int i;
3114 
3115 	if (dm->hpd_rx_offload_wq) {
3116 		for (i = 0; i < dm->dc->caps.max_links; i++)
3117 			flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
3118 	}
3119 }
3120 
3121 static int dm_cache_state(struct amdgpu_device *adev)
3122 {
3123 	int r;
3124 
3125 	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
3126 	if (IS_ERR(adev->dm.cached_state)) {
3127 		r = PTR_ERR(adev->dm.cached_state);
3128 		adev->dm.cached_state = NULL;
3129 	}
3130 
3131 	return adev->dm.cached_state ? 0 : r;
3132 }
3133 
3134 static void dm_destroy_cached_state(struct amdgpu_device *adev)
3135 {
3136 	struct amdgpu_display_manager *dm = &adev->dm;
3137 	struct drm_device *ddev = adev_to_drm(adev);
3138 	struct dm_plane_state *dm_new_plane_state;
3139 	struct drm_plane_state *new_plane_state;
3140 	struct dm_crtc_state *dm_new_crtc_state;
3141 	struct drm_crtc_state *new_crtc_state;
3142 	struct drm_plane *plane;
3143 	struct drm_crtc *crtc;
3144 	int i;
3145 
3146 	if (!dm->cached_state)
3147 		return;
3148 
3149 	/* Force mode set in atomic commit */
3150 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3151 		new_crtc_state->active_changed = true;
3152 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3153 		reset_freesync_config_for_crtc(dm_new_crtc_state);
3154 	}
3155 
3156 	/*
3157 	 * atomic_check is expected to create the dc states. We need to release
3158 	 * them here, since they were duplicated as part of the suspend
3159 	 * procedure.
3160 	 */
3161 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3162 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3163 		if (dm_new_crtc_state->stream) {
3164 			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
3165 			dc_stream_release(dm_new_crtc_state->stream);
3166 			dm_new_crtc_state->stream = NULL;
3167 		}
3168 		dm_new_crtc_state->base.color_mgmt_changed = true;
3169 	}
3170 
3171 	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
3172 		dm_new_plane_state = to_dm_plane_state(new_plane_state);
3173 		if (dm_new_plane_state->dc_state) {
3174 			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
3175 			dc_plane_state_release(dm_new_plane_state->dc_state);
3176 			dm_new_plane_state->dc_state = NULL;
3177 		}
3178 	}
3179 
3180 	drm_atomic_helper_resume(ddev, dm->cached_state);
3181 
3182 	dm->cached_state = NULL;
3183 }
3184 
3185 static int dm_suspend(struct amdgpu_ip_block *ip_block)
3186 {
3187 	struct amdgpu_device *adev = ip_block->adev;
3188 	struct amdgpu_display_manager *dm = &adev->dm;
3189 
3190 	if (amdgpu_in_reset(adev)) {
3191 		enum dc_status res;
3192 
3193 		mutex_lock(&dm->dc_lock);
3194 
3195 		dc_allow_idle_optimizations(adev->dm.dc, false);
3196 
3197 		dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state);
3198 
3199 		if (dm->cached_dc_state)
3200 			dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
3201 
3202 		res = amdgpu_dm_commit_zero_streams(dm->dc);
3203 		if (res != DC_OK) {
3204 			drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res);
3205 			return -EINVAL;
3206 		}
3207 
3208 		amdgpu_dm_irq_suspend(adev);
3209 
3210 		hpd_rx_irq_work_suspend(dm);
3211 
3212 		return 0;
3213 	}
3214 
3215 	if (!adev->dm.cached_state) {
3216 		int r = dm_cache_state(adev);
3217 
3218 		if (r)
3219 			return r;
3220 	}
3221 
3222 	s3_handle_hdmi_cec(adev_to_drm(adev), true);
3223 
3224 	s3_handle_mst(adev_to_drm(adev), true);
3225 
3226 	amdgpu_dm_irq_suspend(adev);
3227 
3228 	hpd_rx_irq_work_suspend(dm);
3229 
3230 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
3231 
3232 	if (dm->dc->caps.ips_support && adev->in_s0ix)
3233 		dc_allow_idle_optimizations(dm->dc, true);
3234 
3235 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3);
3236 
3237 	return 0;
3238 }
3239 
3240 struct drm_connector *
3241 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
3242 					     struct drm_crtc *crtc)
3243 {
3244 	u32 i;
3245 	struct drm_connector_state *new_con_state;
3246 	struct drm_connector *connector;
3247 	struct drm_crtc *crtc_from_state;
3248 
3249 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
3250 		crtc_from_state = new_con_state->crtc;
3251 
3252 		if (crtc_from_state == crtc)
3253 			return connector;
3254 	}
3255 
3256 	return NULL;
3257 }
3258 
3259 static void emulated_link_detect(struct dc_link *link)
3260 {
3261 	struct dc_sink_init_data sink_init_data = { 0 };
3262 	struct display_sink_capability sink_caps = { 0 };
3263 	enum dc_edid_status edid_status;
3264 	struct dc_context *dc_ctx = link->ctx;
3265 	struct drm_device *dev = adev_to_drm(dc_ctx->driver_context);
3266 	struct dc_sink *sink = NULL;
3267 	struct dc_sink *prev_sink = NULL;
3268 
3269 	link->type = dc_connection_none;
3270 	prev_sink = link->local_sink;
3271 
3272 	if (prev_sink)
3273 		dc_sink_release(prev_sink);
3274 
3275 	switch (link->connector_signal) {
3276 	case SIGNAL_TYPE_HDMI_TYPE_A: {
3277 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3278 		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
3279 		break;
3280 	}
3281 
3282 	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
3283 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3284 		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
3285 		break;
3286 	}
3287 
3288 	case SIGNAL_TYPE_DVI_DUAL_LINK: {
3289 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3290 		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
3291 		break;
3292 	}
3293 
3294 	case SIGNAL_TYPE_LVDS: {
3295 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3296 		sink_caps.signal = SIGNAL_TYPE_LVDS;
3297 		break;
3298 	}
3299 
3300 	case SIGNAL_TYPE_EDP: {
3301 		sink_caps.transaction_type =
3302 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3303 		sink_caps.signal = SIGNAL_TYPE_EDP;
3304 		break;
3305 	}
3306 
3307 	case SIGNAL_TYPE_DISPLAY_PORT: {
3308 		sink_caps.transaction_type =
3309 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3310 		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
3311 		break;
3312 	}
3313 
3314 	default:
3315 		drm_err(dev, "Invalid connector type! signal:%d\n",
3316 			link->connector_signal);
3317 		return;
3318 	}
3319 
3320 	sink_init_data.link = link;
3321 	sink_init_data.sink_signal = sink_caps.signal;
3322 
3323 	sink = dc_sink_create(&sink_init_data);
3324 	if (!sink) {
3325 		drm_err(dev, "Failed to create sink!\n");
3326 		return;
3327 	}
3328 
3329 	/* dc_sink_create returns a new reference */
3330 	link->local_sink = sink;
3331 
3332 	edid_status = dm_helpers_read_local_edid(
3333 			link->ctx,
3334 			link,
3335 			sink);
3336 
3337 	if (edid_status != EDID_OK)
3338 		drm_err(dev, "Failed to read EDID\n");
3339 
3340 }
3341 
3342 static void dm_gpureset_commit_state(struct dc_state *dc_state,
3343 				     struct amdgpu_display_manager *dm)
3344 {
3345 	struct {
3346 		struct dc_surface_update surface_updates[MAX_SURFACES];
3347 		struct dc_plane_info plane_infos[MAX_SURFACES];
3348 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
3349 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
3350 		struct dc_stream_update stream_update;
3351 	} *bundle __free(kfree);
3352 	int k, m;
3353 
3354 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
3355 
3356 	if (!bundle) {
3357 		drm_err(dm->ddev, "Failed to allocate update bundle\n");
3358 		return;
3359 	}
3360 
3361 	for (k = 0; k < dc_state->stream_count; k++) {
3362 		bundle->stream_update.stream = dc_state->streams[k];
3363 
3364 		for (m = 0; m < dc_state->stream_status[k].plane_count; m++) {
3365 			bundle->surface_updates[m].surface =
3366 				dc_state->stream_status[k].plane_states[m];
3367 			bundle->surface_updates[m].surface->force_full_update =
3368 				true;
3369 		}
3370 
3371 		update_planes_and_stream_adapter(dm->dc,
3372 					 UPDATE_TYPE_FULL,
3373 					 dc_state->stream_status[k].plane_count,
3374 					 dc_state->streams[k],
3375 					 &bundle->stream_update,
3376 					 bundle->surface_updates);
3377 	}
3378 }
3379 
3380 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev,
3381 					    struct dc_sink *sink)
3382 {
3383 	struct dc_panel_patch *ppatch = NULL;
3384 
3385 	if (!sink)
3386 		return;
3387 
3388 	ppatch = &sink->edid_caps.panel_patch;
3389 	if (ppatch->wait_after_dpcd_poweroff_ms) {
3390 		msleep(ppatch->wait_after_dpcd_poweroff_ms);
3391 		drm_dbg_driver(adev_to_drm(adev),
3392 			       "%s: adding a %ds delay as w/a for panel\n",
3393 			       __func__,
3394 			       ppatch->wait_after_dpcd_poweroff_ms / 1000);
3395 	}
3396 }
3397 
3398 static int dm_resume(struct amdgpu_ip_block *ip_block)
3399 {
3400 	struct amdgpu_device *adev = ip_block->adev;
3401 	struct drm_device *ddev = adev_to_drm(adev);
3402 	struct amdgpu_display_manager *dm = &adev->dm;
3403 	struct amdgpu_dm_connector *aconnector;
3404 	struct drm_connector *connector;
3405 	struct drm_connector_list_iter iter;
3406 	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
3407 	enum dc_connection_type new_connection_type = dc_connection_none;
3408 	struct dc_state *dc_state;
3409 	int i, r, j;
3410 	struct dc_commit_streams_params commit_params = {};
3411 
3412 	if (dm->dc->caps.ips_support) {
3413 		dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false);
3414 	}
3415 
3416 	if (amdgpu_in_reset(adev)) {
3417 		dc_state = dm->cached_dc_state;
3418 
3419 		/*
3420 		 * The dc->current_state is backed up into dm->cached_dc_state
3421 		 * before we commit 0 streams.
3422 		 *
3423 		 * DC will clear link encoder assignments on the real state
3424 		 * but the changes won't propagate over to the copy we made
3425 		 * before the 0 streams commit.
3426 		 *
3427 		 * DC expects that link encoder assignments are *not* valid
3428 		 * when committing a state, so as a workaround we can copy
3429 		 * off of the current state.
3430 		 *
3431 		 * We lose the previous assignments, but we had already
3432 		 * commit 0 streams anyway.
3433 		 */
3434 		link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
3435 
3436 		r = dm_dmub_hw_init(adev);
3437 		if (r) {
3438 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
3439 			return r;
3440 		}
3441 
3442 		dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3443 		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3444 
3445 		dc_resume(dm->dc);
3446 
3447 		amdgpu_dm_irq_resume_early(adev);
3448 
3449 		for (i = 0; i < dc_state->stream_count; i++) {
3450 			dc_state->streams[i]->mode_changed = true;
3451 			for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
3452 				dc_state->stream_status[i].plane_states[j]->update_flags.raw
3453 					= 0xffffffff;
3454 			}
3455 		}
3456 
3457 		if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3458 			amdgpu_dm_outbox_init(adev);
3459 			dc_enable_dmub_outbox(adev->dm.dc);
3460 		}
3461 
3462 		commit_params.streams = dc_state->streams;
3463 		commit_params.stream_count = dc_state->stream_count;
3464 		dc_exit_ips_for_hw_access(dm->dc);
3465 		WARN_ON(!dc_commit_streams(dm->dc, &commit_params));
3466 
3467 		dm_gpureset_commit_state(dm->cached_dc_state, dm);
3468 
3469 		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
3470 
3471 		dc_state_release(dm->cached_dc_state);
3472 		dm->cached_dc_state = NULL;
3473 
3474 		amdgpu_dm_irq_resume_late(adev);
3475 
3476 		mutex_unlock(&dm->dc_lock);
3477 
3478 		/* set the backlight after a reset */
3479 		for (i = 0; i < dm->num_of_edps; i++) {
3480 			if (dm->backlight_dev[i])
3481 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
3482 		}
3483 
3484 		return 0;
3485 	}
3486 	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
3487 	dc_state_release(dm_state->context);
3488 	dm_state->context = dc_state_create(dm->dc, NULL);
3489 	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
3490 
3491 	/* Before powering on DC we need to re-initialize DMUB. */
3492 	dm_dmub_hw_resume(adev);
3493 
3494 	/* Re-enable outbox interrupts for DPIA. */
3495 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3496 		amdgpu_dm_outbox_init(adev);
3497 		dc_enable_dmub_outbox(adev->dm.dc);
3498 	}
3499 
3500 	/* power on hardware */
3501 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3502 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3503 
3504 	/* program HPD filter */
3505 	dc_resume(dm->dc);
3506 
3507 	/*
3508 	 * early enable HPD Rx IRQ, should be done before set mode as short
3509 	 * pulse interrupts are used for MST
3510 	 */
3511 	amdgpu_dm_irq_resume_early(adev);
3512 
3513 	s3_handle_hdmi_cec(ddev, false);
3514 
3515 	/* On resume we need to rewrite the MSTM control bits to enable MST*/
3516 	s3_handle_mst(ddev, false);
3517 
3518 	/* Do detection*/
3519 	drm_connector_list_iter_begin(ddev, &iter);
3520 	drm_for_each_connector_iter(connector, &iter) {
3521 		bool ret;
3522 
3523 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3524 			continue;
3525 
3526 		aconnector = to_amdgpu_dm_connector(connector);
3527 
3528 		if (!aconnector->dc_link)
3529 			continue;
3530 
3531 		/*
3532 		 * this is the case when traversing through already created end sink
3533 		 * MST connectors, should be skipped
3534 		 */
3535 		if (aconnector->mst_root)
3536 			continue;
3537 
3538 		guard(mutex)(&aconnector->hpd_lock);
3539 		if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3540 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3541 
3542 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
3543 			emulated_link_detect(aconnector->dc_link);
3544 		} else {
3545 			guard(mutex)(&dm->dc_lock);
3546 			dc_exit_ips_for_hw_access(dm->dc);
3547 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4);
3548 			if (ret) {
3549 				/* w/a delay for certain panels */
3550 				apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3551 			}
3552 		}
3553 
3554 		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
3555 			aconnector->fake_enable = false;
3556 
3557 		if (aconnector->dc_sink)
3558 			dc_sink_release(aconnector->dc_sink);
3559 		aconnector->dc_sink = NULL;
3560 		amdgpu_dm_update_connector_after_detect(aconnector);
3561 	}
3562 	drm_connector_list_iter_end(&iter);
3563 
3564 	dm_destroy_cached_state(adev);
3565 
3566 	/* Do mst topology probing after resuming cached state*/
3567 	drm_connector_list_iter_begin(ddev, &iter);
3568 	drm_for_each_connector_iter(connector, &iter) {
3569 
3570 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3571 			continue;
3572 
3573 		aconnector = to_amdgpu_dm_connector(connector);
3574 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
3575 		    aconnector->mst_root)
3576 			continue;
3577 
3578 		drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr);
3579 	}
3580 	drm_connector_list_iter_end(&iter);
3581 
3582 	amdgpu_dm_irq_resume_late(adev);
3583 
3584 	amdgpu_dm_smu_write_watermarks_table(adev);
3585 
3586 	drm_kms_helper_hotplug_event(ddev);
3587 
3588 	return 0;
3589 }
3590 
3591 /**
3592  * DOC: DM Lifecycle
3593  *
3594  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
3595  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
3596  * the base driver's device list to be initialized and torn down accordingly.
3597  *
3598  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
3599  */
3600 
3601 static const struct amd_ip_funcs amdgpu_dm_funcs = {
3602 	.name = "dm",
3603 	.early_init = dm_early_init,
3604 	.late_init = dm_late_init,
3605 	.sw_init = dm_sw_init,
3606 	.sw_fini = dm_sw_fini,
3607 	.early_fini = amdgpu_dm_early_fini,
3608 	.hw_init = dm_hw_init,
3609 	.hw_fini = dm_hw_fini,
3610 	.suspend = dm_suspend,
3611 	.resume = dm_resume,
3612 	.is_idle = dm_is_idle,
3613 	.wait_for_idle = dm_wait_for_idle,
3614 	.check_soft_reset = dm_check_soft_reset,
3615 	.soft_reset = dm_soft_reset,
3616 	.set_clockgating_state = dm_set_clockgating_state,
3617 	.set_powergating_state = dm_set_powergating_state,
3618 };
3619 
3620 const struct amdgpu_ip_block_version dm_ip_block = {
3621 	.type = AMD_IP_BLOCK_TYPE_DCE,
3622 	.major = 1,
3623 	.minor = 0,
3624 	.rev = 0,
3625 	.funcs = &amdgpu_dm_funcs,
3626 };
3627 
3628 
3629 /**
3630  * DOC: atomic
3631  *
3632  * *WIP*
3633  */
3634 
3635 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
3636 	.fb_create = amdgpu_display_user_framebuffer_create,
3637 	.get_format_info = amdgpu_dm_plane_get_format_info,
3638 	.atomic_check = amdgpu_dm_atomic_check,
3639 	.atomic_commit = drm_atomic_helper_commit,
3640 };
3641 
3642 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
3643 	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
3644 	.atomic_commit_setup = drm_dp_mst_atomic_setup_commit,
3645 };
3646 
3647 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
3648 {
3649 	struct amdgpu_dm_backlight_caps *caps;
3650 	struct drm_connector *conn_base;
3651 	struct amdgpu_device *adev;
3652 	struct drm_luminance_range_info *luminance_range;
3653 	int min_input_signal_override;
3654 
3655 	if (aconnector->bl_idx == -1 ||
3656 	    aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP)
3657 		return;
3658 
3659 	conn_base = &aconnector->base;
3660 	adev = drm_to_adev(conn_base->dev);
3661 
3662 	caps = &adev->dm.backlight_caps[aconnector->bl_idx];
3663 	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3664 	caps->aux_support = false;
3665 
3666 	if (caps->ext_caps->bits.oled == 1
3667 	    /*
3668 	     * ||
3669 	     * caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3670 	     * caps->ext_caps->bits.hdr_aux_backlight_control == 1
3671 	     */)
3672 		caps->aux_support = true;
3673 
3674 	if (amdgpu_backlight == 0)
3675 		caps->aux_support = false;
3676 	else if (amdgpu_backlight == 1)
3677 		caps->aux_support = true;
3678 	if (caps->aux_support)
3679 		aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX;
3680 
3681 	luminance_range = &conn_base->display_info.luminance_range;
3682 
3683 	if (luminance_range->max_luminance)
3684 		caps->aux_max_input_signal = luminance_range->max_luminance;
3685 	else
3686 		caps->aux_max_input_signal = 512;
3687 
3688 	if (luminance_range->min_luminance)
3689 		caps->aux_min_input_signal = luminance_range->min_luminance;
3690 	else
3691 		caps->aux_min_input_signal = 1;
3692 
3693 	min_input_signal_override = drm_get_panel_min_brightness_quirk(aconnector->drm_edid);
3694 	if (min_input_signal_override >= 0)
3695 		caps->min_input_signal = min_input_signal_override;
3696 }
3697 
3698 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T))
3699 
3700 void amdgpu_dm_update_connector_after_detect(
3701 		struct amdgpu_dm_connector *aconnector)
3702 {
3703 	struct drm_connector *connector = &aconnector->base;
3704 	struct dc_sink *sink __free(sink_release) = NULL;
3705 	struct drm_device *dev = connector->dev;
3706 
3707 	/* MST handled by drm_mst framework */
3708 	if (aconnector->mst_mgr.mst_state == true)
3709 		return;
3710 
3711 	sink = aconnector->dc_link->local_sink;
3712 	if (sink)
3713 		dc_sink_retain(sink);
3714 
3715 	/*
3716 	 * Edid mgmt connector gets first update only in mode_valid hook and then
3717 	 * the connector sink is set to either fake or physical sink depends on link status.
3718 	 * Skip if already done during boot.
3719 	 */
3720 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3721 			&& aconnector->dc_em_sink) {
3722 
3723 		/*
3724 		 * For S3 resume with headless use eml_sink to fake stream
3725 		 * because on resume connector->sink is set to NULL
3726 		 */
3727 		guard(mutex)(&dev->mode_config.mutex);
3728 
3729 		if (sink) {
3730 			if (aconnector->dc_sink) {
3731 				amdgpu_dm_update_freesync_caps(connector, NULL);
3732 				/*
3733 				 * retain and release below are used to
3734 				 * bump up refcount for sink because the link doesn't point
3735 				 * to it anymore after disconnect, so on next crtc to connector
3736 				 * reshuffle by UMD we will get into unwanted dc_sink release
3737 				 */
3738 				dc_sink_release(aconnector->dc_sink);
3739 			}
3740 			aconnector->dc_sink = sink;
3741 			dc_sink_retain(aconnector->dc_sink);
3742 			amdgpu_dm_update_freesync_caps(connector,
3743 					aconnector->drm_edid);
3744 		} else {
3745 			amdgpu_dm_update_freesync_caps(connector, NULL);
3746 			if (!aconnector->dc_sink) {
3747 				aconnector->dc_sink = aconnector->dc_em_sink;
3748 				dc_sink_retain(aconnector->dc_sink);
3749 			}
3750 		}
3751 
3752 		return;
3753 	}
3754 
3755 	/*
3756 	 * TODO: temporary guard to look for proper fix
3757 	 * if this sink is MST sink, we should not do anything
3758 	 */
3759 	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
3760 		return;
3761 
3762 	if (aconnector->dc_sink == sink) {
3763 		/*
3764 		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
3765 		 * Do nothing!!
3766 		 */
3767 		drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n",
3768 				 aconnector->connector_id);
3769 		return;
3770 	}
3771 
3772 	drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3773 		    aconnector->connector_id, aconnector->dc_sink, sink);
3774 
3775 	guard(mutex)(&dev->mode_config.mutex);
3776 
3777 	/*
3778 	 * 1. Update status of the drm connector
3779 	 * 2. Send an event and let userspace tell us what to do
3780 	 */
3781 	if (sink) {
3782 		/*
3783 		 * TODO: check if we still need the S3 mode update workaround.
3784 		 * If yes, put it here.
3785 		 */
3786 		if (aconnector->dc_sink) {
3787 			amdgpu_dm_update_freesync_caps(connector, NULL);
3788 			dc_sink_release(aconnector->dc_sink);
3789 		}
3790 
3791 		aconnector->dc_sink = sink;
3792 		dc_sink_retain(aconnector->dc_sink);
3793 		if (sink->dc_edid.length == 0) {
3794 			aconnector->drm_edid = NULL;
3795 			hdmi_cec_unset_edid(aconnector);
3796 			if (aconnector->dc_link->aux_mode) {
3797 				drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3798 			}
3799 		} else {
3800 			const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid;
3801 
3802 			aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length);
3803 			drm_edid_connector_update(connector, aconnector->drm_edid);
3804 
3805 			hdmi_cec_set_edid(aconnector);
3806 			if (aconnector->dc_link->aux_mode)
3807 				drm_dp_cec_attach(&aconnector->dm_dp_aux.aux,
3808 						  connector->display_info.source_physical_address);
3809 		}
3810 
3811 		if (!aconnector->timing_requested) {
3812 			aconnector->timing_requested =
3813 				kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3814 			if (!aconnector->timing_requested)
3815 				drm_err(dev,
3816 					"failed to create aconnector->requested_timing\n");
3817 		}
3818 
3819 		amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid);
3820 		update_connector_ext_caps(aconnector);
3821 	} else {
3822 		hdmi_cec_unset_edid(aconnector);
3823 		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3824 		amdgpu_dm_update_freesync_caps(connector, NULL);
3825 		aconnector->num_modes = 0;
3826 		dc_sink_release(aconnector->dc_sink);
3827 		aconnector->dc_sink = NULL;
3828 		drm_edid_free(aconnector->drm_edid);
3829 		aconnector->drm_edid = NULL;
3830 		kfree(aconnector->timing_requested);
3831 		aconnector->timing_requested = NULL;
3832 		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3833 		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3834 			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3835 	}
3836 
3837 	update_subconnector_property(aconnector);
3838 }
3839 
3840 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
3841 {
3842 	struct drm_connector *connector = &aconnector->base;
3843 	struct drm_device *dev = connector->dev;
3844 	enum dc_connection_type new_connection_type = dc_connection_none;
3845 	struct amdgpu_device *adev = drm_to_adev(dev);
3846 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
3847 	struct dc *dc = aconnector->dc_link->ctx->dc;
3848 	bool ret = false;
3849 
3850 	if (adev->dm.disable_hpd_irq)
3851 		return;
3852 
3853 	/*
3854 	 * In case of failure or MST no need to update connector status or notify the OS
3855 	 * since (for MST case) MST does this in its own context.
3856 	 */
3857 	guard(mutex)(&aconnector->hpd_lock);
3858 
3859 	if (adev->dm.hdcp_workqueue) {
3860 		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
3861 		dm_con_state->update_hdcp = true;
3862 	}
3863 	if (aconnector->fake_enable)
3864 		aconnector->fake_enable = false;
3865 
3866 	aconnector->timing_changed = false;
3867 
3868 	if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3869 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3870 
3871 	if (aconnector->base.force && new_connection_type == dc_connection_none) {
3872 		emulated_link_detect(aconnector->dc_link);
3873 
3874 		drm_modeset_lock_all(dev);
3875 		dm_restore_drm_connector_state(dev, connector);
3876 		drm_modeset_unlock_all(dev);
3877 
3878 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3879 			drm_kms_helper_connector_hotplug_event(connector);
3880 	} else {
3881 		scoped_guard(mutex, &adev->dm.dc_lock) {
3882 			dc_exit_ips_for_hw_access(dc);
3883 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3884 		}
3885 		if (ret) {
3886 			/* w/a delay for certain panels */
3887 			apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3888 			amdgpu_dm_update_connector_after_detect(aconnector);
3889 
3890 			drm_modeset_lock_all(dev);
3891 			dm_restore_drm_connector_state(dev, connector);
3892 			drm_modeset_unlock_all(dev);
3893 
3894 			if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3895 				drm_kms_helper_connector_hotplug_event(connector);
3896 		}
3897 	}
3898 }
3899 
3900 static void handle_hpd_irq(void *param)
3901 {
3902 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3903 
3904 	handle_hpd_irq_helper(aconnector);
3905 
3906 }
3907 
3908 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq,
3909 							union hpd_irq_data hpd_irq_data)
3910 {
3911 	struct hpd_rx_irq_offload_work *offload_work =
3912 				kzalloc(sizeof(*offload_work), GFP_KERNEL);
3913 
3914 	if (!offload_work) {
3915 		drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n");
3916 		return;
3917 	}
3918 
3919 	INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
3920 	offload_work->data = hpd_irq_data;
3921 	offload_work->offload_wq = offload_wq;
3922 	offload_work->adev = adev;
3923 
3924 	queue_work(offload_wq->wq, &offload_work->work);
3925 	DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
3926 }
3927 
3928 static void handle_hpd_rx_irq(void *param)
3929 {
3930 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3931 	struct drm_connector *connector = &aconnector->base;
3932 	struct drm_device *dev = connector->dev;
3933 	struct dc_link *dc_link = aconnector->dc_link;
3934 	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
3935 	bool result = false;
3936 	enum dc_connection_type new_connection_type = dc_connection_none;
3937 	struct amdgpu_device *adev = drm_to_adev(dev);
3938 	union hpd_irq_data hpd_irq_data;
3939 	bool link_loss = false;
3940 	bool has_left_work = false;
3941 	int idx = dc_link->link_index;
3942 	struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
3943 	struct dc *dc = aconnector->dc_link->ctx->dc;
3944 
3945 	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
3946 
3947 	if (adev->dm.disable_hpd_irq)
3948 		return;
3949 
3950 	/*
3951 	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
3952 	 * conflict, after implement i2c helper, this mutex should be
3953 	 * retired.
3954 	 */
3955 	mutex_lock(&aconnector->hpd_lock);
3956 
3957 	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
3958 						&link_loss, true, &has_left_work);
3959 
3960 	if (!has_left_work)
3961 		goto out;
3962 
3963 	if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
3964 		schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
3965 		goto out;
3966 	}
3967 
3968 	if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
3969 		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
3970 			hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
3971 			bool skip = false;
3972 
3973 			/*
3974 			 * DOWN_REP_MSG_RDY is also handled by polling method
3975 			 * mgr->cbs->poll_hpd_irq()
3976 			 */
3977 			spin_lock(&offload_wq->offload_lock);
3978 			skip = offload_wq->is_handling_mst_msg_rdy_event;
3979 
3980 			if (!skip)
3981 				offload_wq->is_handling_mst_msg_rdy_event = true;
3982 
3983 			spin_unlock(&offload_wq->offload_lock);
3984 
3985 			if (!skip)
3986 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
3987 
3988 			goto out;
3989 		}
3990 
3991 		if (link_loss) {
3992 			bool skip = false;
3993 
3994 			spin_lock(&offload_wq->offload_lock);
3995 			skip = offload_wq->is_handling_link_loss;
3996 
3997 			if (!skip)
3998 				offload_wq->is_handling_link_loss = true;
3999 
4000 			spin_unlock(&offload_wq->offload_lock);
4001 
4002 			if (!skip)
4003 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4004 
4005 			goto out;
4006 		}
4007 	}
4008 
4009 out:
4010 	if (result && !is_mst_root_connector) {
4011 		/* Downstream Port status changed. */
4012 		if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
4013 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
4014 
4015 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
4016 			emulated_link_detect(dc_link);
4017 
4018 			if (aconnector->fake_enable)
4019 				aconnector->fake_enable = false;
4020 
4021 			amdgpu_dm_update_connector_after_detect(aconnector);
4022 
4023 
4024 			drm_modeset_lock_all(dev);
4025 			dm_restore_drm_connector_state(dev, connector);
4026 			drm_modeset_unlock_all(dev);
4027 
4028 			drm_kms_helper_connector_hotplug_event(connector);
4029 		} else {
4030 			bool ret = false;
4031 
4032 			mutex_lock(&adev->dm.dc_lock);
4033 			dc_exit_ips_for_hw_access(dc);
4034 			ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
4035 			mutex_unlock(&adev->dm.dc_lock);
4036 
4037 			if (ret) {
4038 				if (aconnector->fake_enable)
4039 					aconnector->fake_enable = false;
4040 
4041 				amdgpu_dm_update_connector_after_detect(aconnector);
4042 
4043 				drm_modeset_lock_all(dev);
4044 				dm_restore_drm_connector_state(dev, connector);
4045 				drm_modeset_unlock_all(dev);
4046 
4047 				drm_kms_helper_connector_hotplug_event(connector);
4048 			}
4049 		}
4050 	}
4051 	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
4052 		if (adev->dm.hdcp_workqueue)
4053 			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
4054 	}
4055 
4056 	if (dc_link->type != dc_connection_mst_branch)
4057 		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
4058 
4059 	mutex_unlock(&aconnector->hpd_lock);
4060 }
4061 
4062 static int register_hpd_handlers(struct amdgpu_device *adev)
4063 {
4064 	struct drm_device *dev = adev_to_drm(adev);
4065 	struct drm_connector *connector;
4066 	struct amdgpu_dm_connector *aconnector;
4067 	const struct dc_link *dc_link;
4068 	struct dc_interrupt_params int_params = {0};
4069 
4070 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4071 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4072 
4073 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
4074 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD,
4075 			dmub_hpd_callback, true)) {
4076 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4077 			return -EINVAL;
4078 		}
4079 
4080 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ,
4081 			dmub_hpd_callback, true)) {
4082 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4083 			return -EINVAL;
4084 		}
4085 
4086 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY,
4087 			dmub_hpd_sense_callback, true)) {
4088 			drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback");
4089 			return -EINVAL;
4090 		}
4091 	}
4092 
4093 	list_for_each_entry(connector,
4094 			&dev->mode_config.connector_list, head)	{
4095 
4096 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
4097 			continue;
4098 
4099 		aconnector = to_amdgpu_dm_connector(connector);
4100 		dc_link = aconnector->dc_link;
4101 
4102 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
4103 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4104 			int_params.irq_source = dc_link->irq_source_hpd;
4105 
4106 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4107 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1 ||
4108 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6) {
4109 				drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n");
4110 				return -EINVAL;
4111 			}
4112 
4113 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4114 				handle_hpd_irq, (void *) aconnector))
4115 				return -ENOMEM;
4116 		}
4117 
4118 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
4119 
4120 			/* Also register for DP short pulse (hpd_rx). */
4121 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4122 			int_params.irq_source =	dc_link->irq_source_hpd_rx;
4123 
4124 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4125 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1RX ||
4126 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6RX) {
4127 				drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n");
4128 				return -EINVAL;
4129 			}
4130 
4131 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4132 				handle_hpd_rx_irq, (void *) aconnector))
4133 				return -ENOMEM;
4134 		}
4135 	}
4136 	return 0;
4137 }
4138 
4139 #if defined(CONFIG_DRM_AMD_DC_SI)
4140 /* Register IRQ sources and initialize IRQ callbacks */
4141 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
4142 {
4143 	struct dc *dc = adev->dm.dc;
4144 	struct common_irq_params *c_irq_params;
4145 	struct dc_interrupt_params int_params = {0};
4146 	int r;
4147 	int i;
4148 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4149 
4150 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4151 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4152 
4153 	/*
4154 	 * Actions of amdgpu_irq_add_id():
4155 	 * 1. Register a set() function with base driver.
4156 	 *    Base driver will call set() function to enable/disable an
4157 	 *    interrupt in DC hardware.
4158 	 * 2. Register amdgpu_dm_irq_handler().
4159 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4160 	 *    coming from DC hardware.
4161 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4162 	 *    for acknowledging and handling.
4163 	 */
4164 
4165 	/* Use VBLANK interrupt */
4166 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
4167 		r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
4168 		if (r) {
4169 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4170 			return r;
4171 		}
4172 
4173 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4174 		int_params.irq_source =
4175 			dc_interrupt_to_irq_source(dc, i + 1, 0);
4176 
4177 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4178 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4179 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4180 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4181 			return -EINVAL;
4182 		}
4183 
4184 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4185 
4186 		c_irq_params->adev = adev;
4187 		c_irq_params->irq_src = int_params.irq_source;
4188 
4189 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4190 			dm_crtc_high_irq, c_irq_params))
4191 			return -ENOMEM;
4192 	}
4193 
4194 	/* Use GRPH_PFLIP interrupt */
4195 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4196 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4197 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4198 		if (r) {
4199 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4200 			return r;
4201 		}
4202 
4203 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4204 		int_params.irq_source =
4205 			dc_interrupt_to_irq_source(dc, i, 0);
4206 
4207 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4208 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4209 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4210 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4211 			return -EINVAL;
4212 		}
4213 
4214 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4215 
4216 		c_irq_params->adev = adev;
4217 		c_irq_params->irq_src = int_params.irq_source;
4218 
4219 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4220 			dm_pflip_high_irq, c_irq_params))
4221 			return -ENOMEM;
4222 	}
4223 
4224 	/* HPD */
4225 	r = amdgpu_irq_add_id(adev, client_id,
4226 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4227 	if (r) {
4228 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4229 		return r;
4230 	}
4231 
4232 	r = register_hpd_handlers(adev);
4233 
4234 	return r;
4235 }
4236 #endif
4237 
4238 /* Register IRQ sources and initialize IRQ callbacks */
4239 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
4240 {
4241 	struct dc *dc = adev->dm.dc;
4242 	struct common_irq_params *c_irq_params;
4243 	struct dc_interrupt_params int_params = {0};
4244 	int r;
4245 	int i;
4246 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4247 
4248 	if (adev->family >= AMDGPU_FAMILY_AI)
4249 		client_id = SOC15_IH_CLIENTID_DCE;
4250 
4251 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4252 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4253 
4254 	/*
4255 	 * Actions of amdgpu_irq_add_id():
4256 	 * 1. Register a set() function with base driver.
4257 	 *    Base driver will call set() function to enable/disable an
4258 	 *    interrupt in DC hardware.
4259 	 * 2. Register amdgpu_dm_irq_handler().
4260 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4261 	 *    coming from DC hardware.
4262 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4263 	 *    for acknowledging and handling.
4264 	 */
4265 
4266 	/* Use VBLANK interrupt */
4267 	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
4268 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
4269 		if (r) {
4270 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4271 			return r;
4272 		}
4273 
4274 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4275 		int_params.irq_source =
4276 			dc_interrupt_to_irq_source(dc, i, 0);
4277 
4278 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4279 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4280 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4281 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4282 			return -EINVAL;
4283 		}
4284 
4285 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4286 
4287 		c_irq_params->adev = adev;
4288 		c_irq_params->irq_src = int_params.irq_source;
4289 
4290 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4291 			dm_crtc_high_irq, c_irq_params))
4292 			return -ENOMEM;
4293 	}
4294 
4295 	/* Use VUPDATE interrupt */
4296 	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
4297 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
4298 		if (r) {
4299 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4300 			return r;
4301 		}
4302 
4303 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4304 		int_params.irq_source =
4305 			dc_interrupt_to_irq_source(dc, i, 0);
4306 
4307 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4308 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4309 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4310 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4311 			return -EINVAL;
4312 		}
4313 
4314 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4315 
4316 		c_irq_params->adev = adev;
4317 		c_irq_params->irq_src = int_params.irq_source;
4318 
4319 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4320 			dm_vupdate_high_irq, c_irq_params))
4321 			return -ENOMEM;
4322 	}
4323 
4324 	/* Use GRPH_PFLIP interrupt */
4325 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4326 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4327 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4328 		if (r) {
4329 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4330 			return r;
4331 		}
4332 
4333 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4334 		int_params.irq_source =
4335 			dc_interrupt_to_irq_source(dc, i, 0);
4336 
4337 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4338 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4339 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4340 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4341 			return -EINVAL;
4342 		}
4343 
4344 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4345 
4346 		c_irq_params->adev = adev;
4347 		c_irq_params->irq_src = int_params.irq_source;
4348 
4349 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4350 			dm_pflip_high_irq, c_irq_params))
4351 			return -ENOMEM;
4352 	}
4353 
4354 	/* HPD */
4355 	r = amdgpu_irq_add_id(adev, client_id,
4356 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4357 	if (r) {
4358 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4359 		return r;
4360 	}
4361 
4362 	r = register_hpd_handlers(adev);
4363 
4364 	return r;
4365 }
4366 
4367 /* Register IRQ sources and initialize IRQ callbacks */
4368 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
4369 {
4370 	struct dc *dc = adev->dm.dc;
4371 	struct common_irq_params *c_irq_params;
4372 	struct dc_interrupt_params int_params = {0};
4373 	int r;
4374 	int i;
4375 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4376 	static const unsigned int vrtl_int_srcid[] = {
4377 		DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
4378 		DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
4379 		DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
4380 		DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
4381 		DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
4382 		DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
4383 	};
4384 #endif
4385 
4386 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4387 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4388 
4389 	/*
4390 	 * Actions of amdgpu_irq_add_id():
4391 	 * 1. Register a set() function with base driver.
4392 	 *    Base driver will call set() function to enable/disable an
4393 	 *    interrupt in DC hardware.
4394 	 * 2. Register amdgpu_dm_irq_handler().
4395 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4396 	 *    coming from DC hardware.
4397 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4398 	 *    for acknowledging and handling.
4399 	 */
4400 
4401 	/* Use VSTARTUP interrupt */
4402 	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
4403 			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
4404 			i++) {
4405 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
4406 
4407 		if (r) {
4408 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4409 			return r;
4410 		}
4411 
4412 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4413 		int_params.irq_source =
4414 			dc_interrupt_to_irq_source(dc, i, 0);
4415 
4416 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4417 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4418 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4419 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4420 			return -EINVAL;
4421 		}
4422 
4423 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4424 
4425 		c_irq_params->adev = adev;
4426 		c_irq_params->irq_src = int_params.irq_source;
4427 
4428 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4429 			dm_crtc_high_irq, c_irq_params))
4430 			return -ENOMEM;
4431 	}
4432 
4433 	/* Use otg vertical line interrupt */
4434 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4435 	for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
4436 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
4437 				vrtl_int_srcid[i], &adev->vline0_irq);
4438 
4439 		if (r) {
4440 			drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n");
4441 			return r;
4442 		}
4443 
4444 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4445 		int_params.irq_source =
4446 			dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
4447 
4448 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4449 			int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 ||
4450 			int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) {
4451 			drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n");
4452 			return -EINVAL;
4453 		}
4454 
4455 		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
4456 					- DC_IRQ_SOURCE_DC1_VLINE0];
4457 
4458 		c_irq_params->adev = adev;
4459 		c_irq_params->irq_src = int_params.irq_source;
4460 
4461 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4462 			dm_dcn_vertical_interrupt0_high_irq,
4463 			c_irq_params))
4464 			return -ENOMEM;
4465 	}
4466 #endif
4467 
4468 	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
4469 	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
4470 	 * to trigger at end of each vblank, regardless of state of the lock,
4471 	 * matching DCE behaviour.
4472 	 */
4473 	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
4474 	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
4475 	     i++) {
4476 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
4477 
4478 		if (r) {
4479 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4480 			return r;
4481 		}
4482 
4483 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4484 		int_params.irq_source =
4485 			dc_interrupt_to_irq_source(dc, i, 0);
4486 
4487 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4488 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4489 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4490 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4491 			return -EINVAL;
4492 		}
4493 
4494 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4495 
4496 		c_irq_params->adev = adev;
4497 		c_irq_params->irq_src = int_params.irq_source;
4498 
4499 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4500 			dm_vupdate_high_irq, c_irq_params))
4501 			return -ENOMEM;
4502 	}
4503 
4504 	/* Use GRPH_PFLIP interrupt */
4505 	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
4506 			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
4507 			i++) {
4508 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
4509 		if (r) {
4510 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4511 			return r;
4512 		}
4513 
4514 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4515 		int_params.irq_source =
4516 			dc_interrupt_to_irq_source(dc, i, 0);
4517 
4518 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4519 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4520 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4521 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4522 			return -EINVAL;
4523 		}
4524 
4525 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4526 
4527 		c_irq_params->adev = adev;
4528 		c_irq_params->irq_src = int_params.irq_source;
4529 
4530 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4531 			dm_pflip_high_irq, c_irq_params))
4532 			return -ENOMEM;
4533 	}
4534 
4535 	/* HPD */
4536 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
4537 			&adev->hpd_irq);
4538 	if (r) {
4539 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4540 		return r;
4541 	}
4542 
4543 	r = register_hpd_handlers(adev);
4544 
4545 	return r;
4546 }
4547 /* Register Outbox IRQ sources and initialize IRQ callbacks */
4548 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
4549 {
4550 	struct dc *dc = adev->dm.dc;
4551 	struct common_irq_params *c_irq_params;
4552 	struct dc_interrupt_params int_params = {0};
4553 	int r, i;
4554 
4555 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4556 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4557 
4558 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
4559 			&adev->dmub_outbox_irq);
4560 	if (r) {
4561 		drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n");
4562 		return r;
4563 	}
4564 
4565 	if (dc->ctx->dmub_srv) {
4566 		i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
4567 		int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4568 		int_params.irq_source =
4569 		dc_interrupt_to_irq_source(dc, i, 0);
4570 
4571 		c_irq_params = &adev->dm.dmub_outbox_params[0];
4572 
4573 		c_irq_params->adev = adev;
4574 		c_irq_params->irq_src = int_params.irq_source;
4575 
4576 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4577 			dm_dmub_outbox1_low_irq, c_irq_params))
4578 			return -ENOMEM;
4579 	}
4580 
4581 	return 0;
4582 }
4583 
4584 /*
4585  * Acquires the lock for the atomic state object and returns
4586  * the new atomic state.
4587  *
4588  * This should only be called during atomic check.
4589  */
4590 int dm_atomic_get_state(struct drm_atomic_state *state,
4591 			struct dm_atomic_state **dm_state)
4592 {
4593 	struct drm_device *dev = state->dev;
4594 	struct amdgpu_device *adev = drm_to_adev(dev);
4595 	struct amdgpu_display_manager *dm = &adev->dm;
4596 	struct drm_private_state *priv_state;
4597 
4598 	if (*dm_state)
4599 		return 0;
4600 
4601 	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
4602 	if (IS_ERR(priv_state))
4603 		return PTR_ERR(priv_state);
4604 
4605 	*dm_state = to_dm_atomic_state(priv_state);
4606 
4607 	return 0;
4608 }
4609 
4610 static struct dm_atomic_state *
4611 dm_atomic_get_new_state(struct drm_atomic_state *state)
4612 {
4613 	struct drm_device *dev = state->dev;
4614 	struct amdgpu_device *adev = drm_to_adev(dev);
4615 	struct amdgpu_display_manager *dm = &adev->dm;
4616 	struct drm_private_obj *obj;
4617 	struct drm_private_state *new_obj_state;
4618 	int i;
4619 
4620 	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
4621 		if (obj->funcs == dm->atomic_obj.funcs)
4622 			return to_dm_atomic_state(new_obj_state);
4623 	}
4624 
4625 	return NULL;
4626 }
4627 
4628 static struct drm_private_state *
4629 dm_atomic_duplicate_state(struct drm_private_obj *obj)
4630 {
4631 	struct dm_atomic_state *old_state, *new_state;
4632 
4633 	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
4634 	if (!new_state)
4635 		return NULL;
4636 
4637 	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
4638 
4639 	old_state = to_dm_atomic_state(obj->state);
4640 
4641 	if (old_state && old_state->context)
4642 		new_state->context = dc_state_create_copy(old_state->context);
4643 
4644 	if (!new_state->context) {
4645 		kfree(new_state);
4646 		return NULL;
4647 	}
4648 
4649 	return &new_state->base;
4650 }
4651 
4652 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
4653 				    struct drm_private_state *state)
4654 {
4655 	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4656 
4657 	if (dm_state && dm_state->context)
4658 		dc_state_release(dm_state->context);
4659 
4660 	kfree(dm_state);
4661 }
4662 
4663 static struct drm_private_state_funcs dm_atomic_state_funcs = {
4664 	.atomic_duplicate_state = dm_atomic_duplicate_state,
4665 	.atomic_destroy_state = dm_atomic_destroy_state,
4666 };
4667 
4668 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
4669 {
4670 	struct dm_atomic_state *state;
4671 	int r;
4672 
4673 	adev->mode_info.mode_config_initialized = true;
4674 
4675 	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
4676 	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
4677 
4678 	adev_to_drm(adev)->mode_config.max_width = 16384;
4679 	adev_to_drm(adev)->mode_config.max_height = 16384;
4680 
4681 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
4682 	if (adev->asic_type == CHIP_HAWAII)
4683 		/* disable prefer shadow for now due to hibernation issues */
4684 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
4685 	else
4686 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
4687 	/* indicates support for immediate flip */
4688 	adev_to_drm(adev)->mode_config.async_page_flip = true;
4689 
4690 	state = kzalloc(sizeof(*state), GFP_KERNEL);
4691 	if (!state)
4692 		return -ENOMEM;
4693 
4694 	state->context = dc_state_create_current_copy(adev->dm.dc);
4695 	if (!state->context) {
4696 		kfree(state);
4697 		return -ENOMEM;
4698 	}
4699 
4700 	drm_atomic_private_obj_init(adev_to_drm(adev),
4701 				    &adev->dm.atomic_obj,
4702 				    &state->base,
4703 				    &dm_atomic_state_funcs);
4704 
4705 	r = amdgpu_display_modeset_create_props(adev);
4706 	if (r) {
4707 		dc_state_release(state->context);
4708 		kfree(state);
4709 		return r;
4710 	}
4711 
4712 #ifdef AMD_PRIVATE_COLOR
4713 	if (amdgpu_dm_create_color_properties(adev)) {
4714 		dc_state_release(state->context);
4715 		kfree(state);
4716 		return -ENOMEM;
4717 	}
4718 #endif
4719 
4720 	r = amdgpu_dm_audio_init(adev);
4721 	if (r) {
4722 		dc_state_release(state->context);
4723 		kfree(state);
4724 		return r;
4725 	}
4726 
4727 	return 0;
4728 }
4729 
4730 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4731 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4732 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2)
4733 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4734 
4735 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4736 					    int bl_idx)
4737 {
4738 	struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx];
4739 
4740 	if (caps->caps_valid)
4741 		return;
4742 
4743 #if defined(CONFIG_ACPI)
4744 	amdgpu_acpi_get_backlight_caps(caps);
4745 
4746 	/* validate the firmware value is sane */
4747 	if (caps->caps_valid) {
4748 		int spread = caps->max_input_signal - caps->min_input_signal;
4749 
4750 		if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4751 		    caps->min_input_signal < 0 ||
4752 		    spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4753 		    spread < AMDGPU_DM_MIN_SPREAD) {
4754 			DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n",
4755 				      caps->min_input_signal, caps->max_input_signal);
4756 			caps->caps_valid = false;
4757 		}
4758 	}
4759 
4760 	if (!caps->caps_valid) {
4761 		caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4762 		caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4763 		caps->caps_valid = true;
4764 	}
4765 #else
4766 	if (caps->aux_support)
4767 		return;
4768 
4769 	caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4770 	caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4771 	caps->caps_valid = true;
4772 #endif
4773 }
4774 
4775 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4776 				unsigned int *min, unsigned int *max)
4777 {
4778 	if (!caps)
4779 		return 0;
4780 
4781 	if (caps->aux_support) {
4782 		// Firmware limits are in nits, DC API wants millinits.
4783 		*max = 1000 * caps->aux_max_input_signal;
4784 		*min = 1000 * caps->aux_min_input_signal;
4785 	} else {
4786 		// Firmware limits are 8-bit, PWM control is 16-bit.
4787 		*max = 0x101 * caps->max_input_signal;
4788 		*min = 0x101 * caps->min_input_signal;
4789 	}
4790 	return 1;
4791 }
4792 
4793 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */
4794 static inline u32 scale_input_to_fw(int min, int max, u64 input)
4795 {
4796 	return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min);
4797 }
4798 
4799 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */
4800 static inline u32 scale_fw_to_input(int min, int max, u64 input)
4801 {
4802 	return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL);
4803 }
4804 
4805 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps,
4806 				      unsigned int min, unsigned int max,
4807 				      uint32_t *user_brightness)
4808 {
4809 	u32 brightness = scale_input_to_fw(min, max, *user_brightness);
4810 	u8 lower_signal, upper_signal, upper_lum, lower_lum, lum;
4811 	int left, right;
4812 
4813 	if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)
4814 		return;
4815 
4816 	if (!caps->data_points)
4817 		return;
4818 
4819 	left = 0;
4820 	right = caps->data_points - 1;
4821 	while (left <= right) {
4822 		int mid = left + (right - left) / 2;
4823 		u8 signal = caps->luminance_data[mid].input_signal;
4824 
4825 		/* Exact match found */
4826 		if (signal == brightness) {
4827 			lum = caps->luminance_data[mid].luminance;
4828 			goto scale;
4829 		}
4830 
4831 		if (signal < brightness)
4832 			left = mid + 1;
4833 		else
4834 			right = mid - 1;
4835 	}
4836 
4837 	/* verify bound */
4838 	if (left >= caps->data_points)
4839 		left = caps->data_points - 1;
4840 
4841 	/* At this point, left > right */
4842 	lower_signal = caps->luminance_data[right].input_signal;
4843 	upper_signal = caps->luminance_data[left].input_signal;
4844 	lower_lum = caps->luminance_data[right].luminance;
4845 	upper_lum = caps->luminance_data[left].luminance;
4846 
4847 	/* interpolate */
4848 	if (right == left || !lower_lum)
4849 		lum = upper_lum;
4850 	else
4851 		lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) *
4852 						    (brightness - lower_signal),
4853 						    upper_signal - lower_signal);
4854 scale:
4855 	*user_brightness = scale_fw_to_input(min, max,
4856 					     DIV_ROUND_CLOSEST(lum * brightness, 101));
4857 }
4858 
4859 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
4860 					uint32_t brightness)
4861 {
4862 	unsigned int min, max;
4863 
4864 	if (!get_brightness_range(caps, &min, &max))
4865 		return brightness;
4866 
4867 	convert_custom_brightness(caps, min, max, &brightness);
4868 
4869 	// Rescale 0..max to min..max
4870 	return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max);
4871 }
4872 
4873 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
4874 				      uint32_t brightness)
4875 {
4876 	unsigned int min, max;
4877 
4878 	if (!get_brightness_range(caps, &min, &max))
4879 		return brightness;
4880 
4881 	if (brightness < min)
4882 		return 0;
4883 	// Rescale min..max to 0..max
4884 	return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min),
4885 				 max - min);
4886 }
4887 
4888 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
4889 					 int bl_idx,
4890 					 u32 user_brightness)
4891 {
4892 	struct amdgpu_dm_backlight_caps *caps;
4893 	struct dc_link *link;
4894 	u32 brightness;
4895 	bool rc, reallow_idle = false;
4896 
4897 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4898 	caps = &dm->backlight_caps[bl_idx];
4899 
4900 	dm->brightness[bl_idx] = user_brightness;
4901 	/* update scratch register */
4902 	if (bl_idx == 0)
4903 		amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
4904 	brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]);
4905 	link = (struct dc_link *)dm->backlight_link[bl_idx];
4906 
4907 	/* Change brightness based on AUX property */
4908 	mutex_lock(&dm->dc_lock);
4909 	if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) {
4910 		dc_allow_idle_optimizations(dm->dc, false);
4911 		reallow_idle = true;
4912 	}
4913 
4914 	if (trace_amdgpu_dm_brightness_enabled()) {
4915 		trace_amdgpu_dm_brightness(__builtin_return_address(0),
4916 					   user_brightness,
4917 					   brightness,
4918 					   caps->aux_support,
4919 					   power_supply_is_system_supplied() > 0);
4920 	}
4921 
4922 	if (caps->aux_support) {
4923 		rc = dc_link_set_backlight_level_nits(link, true, brightness,
4924 						      AUX_BL_DEFAULT_TRANSITION_TIME_MS);
4925 		if (!rc)
4926 			DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
4927 	} else {
4928 		struct set_backlight_level_params backlight_level_params = { 0 };
4929 
4930 		backlight_level_params.backlight_pwm_u16_16 = brightness;
4931 		backlight_level_params.transition_time_in_ms = 0;
4932 
4933 		rc = dc_link_set_backlight_level(link, &backlight_level_params);
4934 		if (!rc)
4935 			DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
4936 	}
4937 
4938 	if (dm->dc->caps.ips_support && reallow_idle)
4939 		dc_allow_idle_optimizations(dm->dc, true);
4940 
4941 	mutex_unlock(&dm->dc_lock);
4942 
4943 	if (rc)
4944 		dm->actual_brightness[bl_idx] = user_brightness;
4945 }
4946 
4947 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
4948 {
4949 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4950 	int i;
4951 
4952 	for (i = 0; i < dm->num_of_edps; i++) {
4953 		if (bd == dm->backlight_dev[i])
4954 			break;
4955 	}
4956 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4957 		i = 0;
4958 	amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
4959 
4960 	return 0;
4961 }
4962 
4963 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
4964 					 int bl_idx)
4965 {
4966 	int ret;
4967 	struct amdgpu_dm_backlight_caps caps;
4968 	struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
4969 
4970 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4971 	caps = dm->backlight_caps[bl_idx];
4972 
4973 	if (caps.aux_support) {
4974 		u32 avg, peak;
4975 
4976 		if (!dc_link_get_backlight_level_nits(link, &avg, &peak))
4977 			return dm->brightness[bl_idx];
4978 		return convert_brightness_to_user(&caps, avg);
4979 	}
4980 
4981 	ret = dc_link_get_backlight_level(link);
4982 
4983 	if (ret == DC_ERROR_UNEXPECTED)
4984 		return dm->brightness[bl_idx];
4985 
4986 	return convert_brightness_to_user(&caps, ret);
4987 }
4988 
4989 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
4990 {
4991 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4992 	int i;
4993 
4994 	for (i = 0; i < dm->num_of_edps; i++) {
4995 		if (bd == dm->backlight_dev[i])
4996 			break;
4997 	}
4998 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4999 		i = 0;
5000 	return amdgpu_dm_backlight_get_level(dm, i);
5001 }
5002 
5003 static const struct backlight_ops amdgpu_dm_backlight_ops = {
5004 	.options = BL_CORE_SUSPENDRESUME,
5005 	.get_brightness = amdgpu_dm_backlight_get_brightness,
5006 	.update_status	= amdgpu_dm_backlight_update_status,
5007 };
5008 
5009 static void
5010 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector)
5011 {
5012 	struct drm_device *drm = aconnector->base.dev;
5013 	struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
5014 	struct backlight_properties props = { 0 };
5015 	struct amdgpu_dm_backlight_caps *caps;
5016 	char bl_name[16];
5017 	int min, max;
5018 
5019 	if (aconnector->bl_idx == -1)
5020 		return;
5021 
5022 	if (!acpi_video_backlight_use_native()) {
5023 		drm_info(drm, "Skipping amdgpu DM backlight registration\n");
5024 		/* Try registering an ACPI video backlight device instead. */
5025 		acpi_video_register_backlight();
5026 		return;
5027 	}
5028 
5029 	caps = &dm->backlight_caps[aconnector->bl_idx];
5030 	if (get_brightness_range(caps, &min, &max)) {
5031 		if (power_supply_is_system_supplied() > 0)
5032 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100);
5033 		else
5034 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100);
5035 		/* min is zero, so max needs to be adjusted */
5036 		props.max_brightness = max - min;
5037 		drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max,
5038 			caps->ac_level, caps->dc_level);
5039 	} else
5040 		props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL;
5041 
5042 	if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) {
5043 		drm_info(drm, "Using custom brightness curve\n");
5044 		props.scale = BACKLIGHT_SCALE_NON_LINEAR;
5045 	} else
5046 		props.scale = BACKLIGHT_SCALE_LINEAR;
5047 	props.type = BACKLIGHT_RAW;
5048 
5049 	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
5050 		 drm->primary->index + aconnector->bl_idx);
5051 
5052 	dm->backlight_dev[aconnector->bl_idx] =
5053 		backlight_device_register(bl_name, aconnector->base.kdev, dm,
5054 					  &amdgpu_dm_backlight_ops, &props);
5055 	dm->brightness[aconnector->bl_idx] = props.brightness;
5056 
5057 	if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) {
5058 		drm_err(drm, "DM: Backlight registration failed!\n");
5059 		dm->backlight_dev[aconnector->bl_idx] = NULL;
5060 	} else
5061 		drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name);
5062 }
5063 
5064 static int initialize_plane(struct amdgpu_display_manager *dm,
5065 			    struct amdgpu_mode_info *mode_info, int plane_id,
5066 			    enum drm_plane_type plane_type,
5067 			    const struct dc_plane_cap *plane_cap)
5068 {
5069 	struct drm_plane *plane;
5070 	unsigned long possible_crtcs;
5071 	int ret = 0;
5072 
5073 	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
5074 	if (!plane) {
5075 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n");
5076 		return -ENOMEM;
5077 	}
5078 	plane->type = plane_type;
5079 
5080 	/*
5081 	 * HACK: IGT tests expect that the primary plane for a CRTC
5082 	 * can only have one possible CRTC. Only expose support for
5083 	 * any CRTC if they're not going to be used as a primary plane
5084 	 * for a CRTC - like overlay or underlay planes.
5085 	 */
5086 	possible_crtcs = 1 << plane_id;
5087 	if (plane_id >= dm->dc->caps.max_streams)
5088 		possible_crtcs = 0xff;
5089 
5090 	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
5091 
5092 	if (ret) {
5093 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n");
5094 		kfree(plane);
5095 		return ret;
5096 	}
5097 
5098 	if (mode_info)
5099 		mode_info->planes[plane_id] = plane;
5100 
5101 	return ret;
5102 }
5103 
5104 
5105 static void setup_backlight_device(struct amdgpu_display_manager *dm,
5106 				   struct amdgpu_dm_connector *aconnector)
5107 {
5108 	struct dc_link *link = aconnector->dc_link;
5109 	int bl_idx = dm->num_of_edps;
5110 
5111 	if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
5112 	    link->type == dc_connection_none)
5113 		return;
5114 
5115 	if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
5116 		drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
5117 		return;
5118 	}
5119 
5120 	aconnector->bl_idx = bl_idx;
5121 
5122 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5123 	dm->backlight_link[bl_idx] = link;
5124 	dm->num_of_edps++;
5125 
5126 	update_connector_ext_caps(aconnector);
5127 }
5128 
5129 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
5130 
5131 /*
5132  * In this architecture, the association
5133  * connector -> encoder -> crtc
5134  * id not really requried. The crtc and connector will hold the
5135  * display_index as an abstraction to use with DAL component
5136  *
5137  * Returns 0 on success
5138  */
5139 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
5140 {
5141 	struct amdgpu_display_manager *dm = &adev->dm;
5142 	s32 i;
5143 	struct amdgpu_dm_connector *aconnector = NULL;
5144 	struct amdgpu_encoder *aencoder = NULL;
5145 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5146 	u32 link_cnt;
5147 	s32 primary_planes;
5148 	enum dc_connection_type new_connection_type = dc_connection_none;
5149 	const struct dc_plane_cap *plane;
5150 	bool psr_feature_enabled = false;
5151 	bool replay_feature_enabled = false;
5152 	int max_overlay = dm->dc->caps.max_slave_planes;
5153 
5154 	dm->display_indexes_num = dm->dc->caps.max_streams;
5155 	/* Update the actual used number of crtc */
5156 	adev->mode_info.num_crtc = adev->dm.display_indexes_num;
5157 
5158 	amdgpu_dm_set_irq_funcs(adev);
5159 
5160 	link_cnt = dm->dc->caps.max_links;
5161 	if (amdgpu_dm_mode_config_init(dm->adev)) {
5162 		drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n");
5163 		return -EINVAL;
5164 	}
5165 
5166 	/* There is one primary plane per CRTC */
5167 	primary_planes = dm->dc->caps.max_streams;
5168 	if (primary_planes > AMDGPU_MAX_PLANES) {
5169 		drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n");
5170 		return -EINVAL;
5171 	}
5172 
5173 	/*
5174 	 * Initialize primary planes, implicit planes for legacy IOCTLS.
5175 	 * Order is reversed to match iteration order in atomic check.
5176 	 */
5177 	for (i = (primary_planes - 1); i >= 0; i--) {
5178 		plane = &dm->dc->caps.planes[i];
5179 
5180 		if (initialize_plane(dm, mode_info, i,
5181 				     DRM_PLANE_TYPE_PRIMARY, plane)) {
5182 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n");
5183 			goto fail;
5184 		}
5185 	}
5186 
5187 	/*
5188 	 * Initialize overlay planes, index starting after primary planes.
5189 	 * These planes have a higher DRM index than the primary planes since
5190 	 * they should be considered as having a higher z-order.
5191 	 * Order is reversed to match iteration order in atomic check.
5192 	 *
5193 	 * Only support DCN for now, and only expose one so we don't encourage
5194 	 * userspace to use up all the pipes.
5195 	 */
5196 	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
5197 		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
5198 
5199 		/* Do not create overlay if MPO disabled */
5200 		if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
5201 			break;
5202 
5203 		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
5204 			continue;
5205 
5206 		if (!plane->pixel_format_support.argb8888)
5207 			continue;
5208 
5209 		if (max_overlay-- == 0)
5210 			break;
5211 
5212 		if (initialize_plane(dm, NULL, primary_planes + i,
5213 				     DRM_PLANE_TYPE_OVERLAY, plane)) {
5214 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n");
5215 			goto fail;
5216 		}
5217 	}
5218 
5219 	for (i = 0; i < dm->dc->caps.max_streams; i++)
5220 		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
5221 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n");
5222 			goto fail;
5223 		}
5224 
5225 	/* Use Outbox interrupt */
5226 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5227 	case IP_VERSION(3, 0, 0):
5228 	case IP_VERSION(3, 1, 2):
5229 	case IP_VERSION(3, 1, 3):
5230 	case IP_VERSION(3, 1, 4):
5231 	case IP_VERSION(3, 1, 5):
5232 	case IP_VERSION(3, 1, 6):
5233 	case IP_VERSION(3, 2, 0):
5234 	case IP_VERSION(3, 2, 1):
5235 	case IP_VERSION(2, 1, 0):
5236 	case IP_VERSION(3, 5, 0):
5237 	case IP_VERSION(3, 5, 1):
5238 	case IP_VERSION(3, 6, 0):
5239 	case IP_VERSION(4, 0, 1):
5240 		if (register_outbox_irq_handlers(dm->adev)) {
5241 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5242 			goto fail;
5243 		}
5244 		break;
5245 	default:
5246 		DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
5247 			      amdgpu_ip_version(adev, DCE_HWIP, 0));
5248 	}
5249 
5250 	/* Determine whether to enable PSR support by default. */
5251 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
5252 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5253 		case IP_VERSION(3, 1, 2):
5254 		case IP_VERSION(3, 1, 3):
5255 		case IP_VERSION(3, 1, 4):
5256 		case IP_VERSION(3, 1, 5):
5257 		case IP_VERSION(3, 1, 6):
5258 		case IP_VERSION(3, 2, 0):
5259 		case IP_VERSION(3, 2, 1):
5260 		case IP_VERSION(3, 5, 0):
5261 		case IP_VERSION(3, 5, 1):
5262 		case IP_VERSION(3, 6, 0):
5263 		case IP_VERSION(4, 0, 1):
5264 			psr_feature_enabled = true;
5265 			break;
5266 		default:
5267 			psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
5268 			break;
5269 		}
5270 	}
5271 
5272 	/* Determine whether to enable Replay support by default. */
5273 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) {
5274 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5275 		case IP_VERSION(3, 1, 4):
5276 		case IP_VERSION(3, 2, 0):
5277 		case IP_VERSION(3, 2, 1):
5278 		case IP_VERSION(3, 5, 0):
5279 		case IP_VERSION(3, 5, 1):
5280 		case IP_VERSION(3, 6, 0):
5281 			replay_feature_enabled = true;
5282 			break;
5283 
5284 		default:
5285 			replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK;
5286 			break;
5287 		}
5288 	}
5289 
5290 	if (link_cnt > MAX_LINKS) {
5291 		drm_err(adev_to_drm(adev),
5292 			"KMS: Cannot support more than %d display indexes\n",
5293 				MAX_LINKS);
5294 		goto fail;
5295 	}
5296 
5297 	/* loops over all connectors on the board */
5298 	for (i = 0; i < link_cnt; i++) {
5299 		struct dc_link *link = NULL;
5300 
5301 		link = dc_get_link_at_index(dm->dc, i);
5302 
5303 		if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) {
5304 			struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL);
5305 
5306 			if (!wbcon) {
5307 				drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n");
5308 				continue;
5309 			}
5310 
5311 			if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) {
5312 				drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n");
5313 				kfree(wbcon);
5314 				continue;
5315 			}
5316 
5317 			link->psr_settings.psr_feature_enabled = false;
5318 			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
5319 
5320 			continue;
5321 		}
5322 
5323 		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
5324 		if (!aconnector)
5325 			goto fail;
5326 
5327 		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
5328 		if (!aencoder)
5329 			goto fail;
5330 
5331 		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
5332 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n");
5333 			goto fail;
5334 		}
5335 
5336 		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
5337 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n");
5338 			goto fail;
5339 		}
5340 
5341 		if (dm->hpd_rx_offload_wq)
5342 			dm->hpd_rx_offload_wq[aconnector->base.index].aconnector =
5343 				aconnector;
5344 
5345 		if (!dc_link_detect_connection_type(link, &new_connection_type))
5346 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
5347 
5348 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
5349 			emulated_link_detect(link);
5350 			amdgpu_dm_update_connector_after_detect(aconnector);
5351 		} else {
5352 			bool ret = false;
5353 
5354 			mutex_lock(&dm->dc_lock);
5355 			dc_exit_ips_for_hw_access(dm->dc);
5356 			ret = dc_link_detect(link, DETECT_REASON_BOOT);
5357 			mutex_unlock(&dm->dc_lock);
5358 
5359 			if (ret) {
5360 				amdgpu_dm_update_connector_after_detect(aconnector);
5361 				setup_backlight_device(dm, aconnector);
5362 
5363 				/* Disable PSR if Replay can be enabled */
5364 				if (replay_feature_enabled)
5365 					if (amdgpu_dm_set_replay_caps(link, aconnector))
5366 						psr_feature_enabled = false;
5367 
5368 				if (psr_feature_enabled) {
5369 					amdgpu_dm_set_psr_caps(link);
5370 					drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n",
5371 						 link->psr_settings.psr_feature_enabled,
5372 						 link->psr_settings.psr_version,
5373 						 link->dpcd_caps.psr_info.psr_version,
5374 						 link->dpcd_caps.psr_info.psr_dpcd_caps.raw,
5375 						 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap);
5376 				}
5377 			}
5378 		}
5379 		amdgpu_set_panel_orientation(&aconnector->base);
5380 	}
5381 
5382 	/* Software is initialized. Now we can register interrupt handlers. */
5383 	switch (adev->asic_type) {
5384 #if defined(CONFIG_DRM_AMD_DC_SI)
5385 	case CHIP_TAHITI:
5386 	case CHIP_PITCAIRN:
5387 	case CHIP_VERDE:
5388 	case CHIP_OLAND:
5389 		if (dce60_register_irq_handlers(dm->adev)) {
5390 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5391 			goto fail;
5392 		}
5393 		break;
5394 #endif
5395 	case CHIP_BONAIRE:
5396 	case CHIP_HAWAII:
5397 	case CHIP_KAVERI:
5398 	case CHIP_KABINI:
5399 	case CHIP_MULLINS:
5400 	case CHIP_TONGA:
5401 	case CHIP_FIJI:
5402 	case CHIP_CARRIZO:
5403 	case CHIP_STONEY:
5404 	case CHIP_POLARIS11:
5405 	case CHIP_POLARIS10:
5406 	case CHIP_POLARIS12:
5407 	case CHIP_VEGAM:
5408 	case CHIP_VEGA10:
5409 	case CHIP_VEGA12:
5410 	case CHIP_VEGA20:
5411 		if (dce110_register_irq_handlers(dm->adev)) {
5412 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5413 			goto fail;
5414 		}
5415 		break;
5416 	default:
5417 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5418 		case IP_VERSION(1, 0, 0):
5419 		case IP_VERSION(1, 0, 1):
5420 		case IP_VERSION(2, 0, 2):
5421 		case IP_VERSION(2, 0, 3):
5422 		case IP_VERSION(2, 0, 0):
5423 		case IP_VERSION(2, 1, 0):
5424 		case IP_VERSION(3, 0, 0):
5425 		case IP_VERSION(3, 0, 2):
5426 		case IP_VERSION(3, 0, 3):
5427 		case IP_VERSION(3, 0, 1):
5428 		case IP_VERSION(3, 1, 2):
5429 		case IP_VERSION(3, 1, 3):
5430 		case IP_VERSION(3, 1, 4):
5431 		case IP_VERSION(3, 1, 5):
5432 		case IP_VERSION(3, 1, 6):
5433 		case IP_VERSION(3, 2, 0):
5434 		case IP_VERSION(3, 2, 1):
5435 		case IP_VERSION(3, 5, 0):
5436 		case IP_VERSION(3, 5, 1):
5437 		case IP_VERSION(3, 6, 0):
5438 		case IP_VERSION(4, 0, 1):
5439 			if (dcn10_register_irq_handlers(dm->adev)) {
5440 				drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5441 				goto fail;
5442 			}
5443 			break;
5444 		default:
5445 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n",
5446 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5447 			goto fail;
5448 		}
5449 		break;
5450 	}
5451 
5452 	return 0;
5453 fail:
5454 	kfree(aencoder);
5455 	kfree(aconnector);
5456 
5457 	return -EINVAL;
5458 }
5459 
5460 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
5461 {
5462 	if (dm->atomic_obj.state)
5463 		drm_atomic_private_obj_fini(&dm->atomic_obj);
5464 }
5465 
5466 /******************************************************************************
5467  * amdgpu_display_funcs functions
5468  *****************************************************************************/
5469 
5470 /*
5471  * dm_bandwidth_update - program display watermarks
5472  *
5473  * @adev: amdgpu_device pointer
5474  *
5475  * Calculate and program the display watermarks and line buffer allocation.
5476  */
5477 static void dm_bandwidth_update(struct amdgpu_device *adev)
5478 {
5479 	/* TODO: implement later */
5480 }
5481 
5482 static const struct amdgpu_display_funcs dm_display_funcs = {
5483 	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
5484 	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
5485 	.backlight_set_level = NULL, /* never called for DC */
5486 	.backlight_get_level = NULL, /* never called for DC */
5487 	.hpd_sense = NULL,/* called unconditionally */
5488 	.hpd_set_polarity = NULL, /* called unconditionally */
5489 	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
5490 	.page_flip_get_scanoutpos =
5491 		dm_crtc_get_scanoutpos,/* called unconditionally */
5492 	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
5493 	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
5494 };
5495 
5496 #if defined(CONFIG_DEBUG_KERNEL_DC)
5497 
5498 static ssize_t s3_debug_store(struct device *device,
5499 			      struct device_attribute *attr,
5500 			      const char *buf,
5501 			      size_t count)
5502 {
5503 	int ret;
5504 	int s3_state;
5505 	struct drm_device *drm_dev = dev_get_drvdata(device);
5506 	struct amdgpu_device *adev = drm_to_adev(drm_dev);
5507 	struct amdgpu_ip_block *ip_block;
5508 
5509 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE);
5510 	if (!ip_block)
5511 		return -EINVAL;
5512 
5513 	ret = kstrtoint(buf, 0, &s3_state);
5514 
5515 	if (ret == 0) {
5516 		if (s3_state) {
5517 			dm_resume(ip_block);
5518 			drm_kms_helper_hotplug_event(adev_to_drm(adev));
5519 		} else
5520 			dm_suspend(ip_block);
5521 	}
5522 
5523 	return ret == 0 ? count : 0;
5524 }
5525 
5526 DEVICE_ATTR_WO(s3_debug);
5527 
5528 #endif
5529 
5530 static int dm_init_microcode(struct amdgpu_device *adev)
5531 {
5532 	char *fw_name_dmub;
5533 	int r;
5534 
5535 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5536 	case IP_VERSION(2, 1, 0):
5537 		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
5538 		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
5539 			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
5540 		break;
5541 	case IP_VERSION(3, 0, 0):
5542 		if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0))
5543 			fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
5544 		else
5545 			fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
5546 		break;
5547 	case IP_VERSION(3, 0, 1):
5548 		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
5549 		break;
5550 	case IP_VERSION(3, 0, 2):
5551 		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
5552 		break;
5553 	case IP_VERSION(3, 0, 3):
5554 		fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
5555 		break;
5556 	case IP_VERSION(3, 1, 2):
5557 	case IP_VERSION(3, 1, 3):
5558 		fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
5559 		break;
5560 	case IP_VERSION(3, 1, 4):
5561 		fw_name_dmub = FIRMWARE_DCN_314_DMUB;
5562 		break;
5563 	case IP_VERSION(3, 1, 5):
5564 		fw_name_dmub = FIRMWARE_DCN_315_DMUB;
5565 		break;
5566 	case IP_VERSION(3, 1, 6):
5567 		fw_name_dmub = FIRMWARE_DCN316_DMUB;
5568 		break;
5569 	case IP_VERSION(3, 2, 0):
5570 		fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
5571 		break;
5572 	case IP_VERSION(3, 2, 1):
5573 		fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
5574 		break;
5575 	case IP_VERSION(3, 5, 0):
5576 		fw_name_dmub = FIRMWARE_DCN_35_DMUB;
5577 		break;
5578 	case IP_VERSION(3, 5, 1):
5579 		fw_name_dmub = FIRMWARE_DCN_351_DMUB;
5580 		break;
5581 	case IP_VERSION(3, 6, 0):
5582 		fw_name_dmub = FIRMWARE_DCN_36_DMUB;
5583 		break;
5584 	case IP_VERSION(4, 0, 1):
5585 		fw_name_dmub = FIRMWARE_DCN_401_DMUB;
5586 		break;
5587 	default:
5588 		/* ASIC doesn't support DMUB. */
5589 		return 0;
5590 	}
5591 	r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED,
5592 				 "%s", fw_name_dmub);
5593 	return r;
5594 }
5595 
5596 static int dm_early_init(struct amdgpu_ip_block *ip_block)
5597 {
5598 	struct amdgpu_device *adev = ip_block->adev;
5599 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5600 	struct atom_context *ctx = mode_info->atom_context;
5601 	int index = GetIndexIntoMasterTable(DATA, Object_Header);
5602 	u16 data_offset;
5603 
5604 	/* if there is no object header, skip DM */
5605 	if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
5606 		adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
5607 		drm_info(adev_to_drm(adev), "No object header, skipping DM\n");
5608 		return -ENOENT;
5609 	}
5610 
5611 	switch (adev->asic_type) {
5612 #if defined(CONFIG_DRM_AMD_DC_SI)
5613 	case CHIP_TAHITI:
5614 	case CHIP_PITCAIRN:
5615 	case CHIP_VERDE:
5616 		adev->mode_info.num_crtc = 6;
5617 		adev->mode_info.num_hpd = 6;
5618 		adev->mode_info.num_dig = 6;
5619 		break;
5620 	case CHIP_OLAND:
5621 		adev->mode_info.num_crtc = 2;
5622 		adev->mode_info.num_hpd = 2;
5623 		adev->mode_info.num_dig = 2;
5624 		break;
5625 #endif
5626 	case CHIP_BONAIRE:
5627 	case CHIP_HAWAII:
5628 		adev->mode_info.num_crtc = 6;
5629 		adev->mode_info.num_hpd = 6;
5630 		adev->mode_info.num_dig = 6;
5631 		break;
5632 	case CHIP_KAVERI:
5633 		adev->mode_info.num_crtc = 4;
5634 		adev->mode_info.num_hpd = 6;
5635 		adev->mode_info.num_dig = 7;
5636 		break;
5637 	case CHIP_KABINI:
5638 	case CHIP_MULLINS:
5639 		adev->mode_info.num_crtc = 2;
5640 		adev->mode_info.num_hpd = 6;
5641 		adev->mode_info.num_dig = 6;
5642 		break;
5643 	case CHIP_FIJI:
5644 	case CHIP_TONGA:
5645 		adev->mode_info.num_crtc = 6;
5646 		adev->mode_info.num_hpd = 6;
5647 		adev->mode_info.num_dig = 7;
5648 		break;
5649 	case CHIP_CARRIZO:
5650 		adev->mode_info.num_crtc = 3;
5651 		adev->mode_info.num_hpd = 6;
5652 		adev->mode_info.num_dig = 9;
5653 		break;
5654 	case CHIP_STONEY:
5655 		adev->mode_info.num_crtc = 2;
5656 		adev->mode_info.num_hpd = 6;
5657 		adev->mode_info.num_dig = 9;
5658 		break;
5659 	case CHIP_POLARIS11:
5660 	case CHIP_POLARIS12:
5661 		adev->mode_info.num_crtc = 5;
5662 		adev->mode_info.num_hpd = 5;
5663 		adev->mode_info.num_dig = 5;
5664 		break;
5665 	case CHIP_POLARIS10:
5666 	case CHIP_VEGAM:
5667 		adev->mode_info.num_crtc = 6;
5668 		adev->mode_info.num_hpd = 6;
5669 		adev->mode_info.num_dig = 6;
5670 		break;
5671 	case CHIP_VEGA10:
5672 	case CHIP_VEGA12:
5673 	case CHIP_VEGA20:
5674 		adev->mode_info.num_crtc = 6;
5675 		adev->mode_info.num_hpd = 6;
5676 		adev->mode_info.num_dig = 6;
5677 		break;
5678 	default:
5679 
5680 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5681 		case IP_VERSION(2, 0, 2):
5682 		case IP_VERSION(3, 0, 0):
5683 			adev->mode_info.num_crtc = 6;
5684 			adev->mode_info.num_hpd = 6;
5685 			adev->mode_info.num_dig = 6;
5686 			break;
5687 		case IP_VERSION(2, 0, 0):
5688 		case IP_VERSION(3, 0, 2):
5689 			adev->mode_info.num_crtc = 5;
5690 			adev->mode_info.num_hpd = 5;
5691 			adev->mode_info.num_dig = 5;
5692 			break;
5693 		case IP_VERSION(2, 0, 3):
5694 		case IP_VERSION(3, 0, 3):
5695 			adev->mode_info.num_crtc = 2;
5696 			adev->mode_info.num_hpd = 2;
5697 			adev->mode_info.num_dig = 2;
5698 			break;
5699 		case IP_VERSION(1, 0, 0):
5700 		case IP_VERSION(1, 0, 1):
5701 		case IP_VERSION(3, 0, 1):
5702 		case IP_VERSION(2, 1, 0):
5703 		case IP_VERSION(3, 1, 2):
5704 		case IP_VERSION(3, 1, 3):
5705 		case IP_VERSION(3, 1, 4):
5706 		case IP_VERSION(3, 1, 5):
5707 		case IP_VERSION(3, 1, 6):
5708 		case IP_VERSION(3, 2, 0):
5709 		case IP_VERSION(3, 2, 1):
5710 		case IP_VERSION(3, 5, 0):
5711 		case IP_VERSION(3, 5, 1):
5712 		case IP_VERSION(3, 6, 0):
5713 		case IP_VERSION(4, 0, 1):
5714 			adev->mode_info.num_crtc = 4;
5715 			adev->mode_info.num_hpd = 4;
5716 			adev->mode_info.num_dig = 4;
5717 			break;
5718 		default:
5719 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n",
5720 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5721 			return -EINVAL;
5722 		}
5723 		break;
5724 	}
5725 
5726 	if (adev->mode_info.funcs == NULL)
5727 		adev->mode_info.funcs = &dm_display_funcs;
5728 
5729 	/*
5730 	 * Note: Do NOT change adev->audio_endpt_rreg and
5731 	 * adev->audio_endpt_wreg because they are initialised in
5732 	 * amdgpu_device_init()
5733 	 */
5734 #if defined(CONFIG_DEBUG_KERNEL_DC)
5735 	device_create_file(
5736 		adev_to_drm(adev)->dev,
5737 		&dev_attr_s3_debug);
5738 #endif
5739 	adev->dc_enabled = true;
5740 
5741 	return dm_init_microcode(adev);
5742 }
5743 
5744 static bool modereset_required(struct drm_crtc_state *crtc_state)
5745 {
5746 	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
5747 }
5748 
5749 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
5750 {
5751 	drm_encoder_cleanup(encoder);
5752 	kfree(encoder);
5753 }
5754 
5755 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
5756 	.destroy = amdgpu_dm_encoder_destroy,
5757 };
5758 
5759 static int
5760 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
5761 			    const enum surface_pixel_format format,
5762 			    enum dc_color_space *color_space)
5763 {
5764 	bool full_range;
5765 
5766 	*color_space = COLOR_SPACE_SRGB;
5767 
5768 	/* DRM color properties only affect non-RGB formats. */
5769 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
5770 		return 0;
5771 
5772 	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
5773 
5774 	switch (plane_state->color_encoding) {
5775 	case DRM_COLOR_YCBCR_BT601:
5776 		if (full_range)
5777 			*color_space = COLOR_SPACE_YCBCR601;
5778 		else
5779 			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
5780 		break;
5781 
5782 	case DRM_COLOR_YCBCR_BT709:
5783 		if (full_range)
5784 			*color_space = COLOR_SPACE_YCBCR709;
5785 		else
5786 			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
5787 		break;
5788 
5789 	case DRM_COLOR_YCBCR_BT2020:
5790 		if (full_range)
5791 			*color_space = COLOR_SPACE_2020_YCBCR_FULL;
5792 		else
5793 			*color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
5794 		break;
5795 
5796 	default:
5797 		return -EINVAL;
5798 	}
5799 
5800 	return 0;
5801 }
5802 
5803 static int
5804 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
5805 			    const struct drm_plane_state *plane_state,
5806 			    const u64 tiling_flags,
5807 			    struct dc_plane_info *plane_info,
5808 			    struct dc_plane_address *address,
5809 			    bool tmz_surface)
5810 {
5811 	const struct drm_framebuffer *fb = plane_state->fb;
5812 	const struct amdgpu_framebuffer *afb =
5813 		to_amdgpu_framebuffer(plane_state->fb);
5814 	int ret;
5815 
5816 	memset(plane_info, 0, sizeof(*plane_info));
5817 
5818 	switch (fb->format->format) {
5819 	case DRM_FORMAT_C8:
5820 		plane_info->format =
5821 			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
5822 		break;
5823 	case DRM_FORMAT_RGB565:
5824 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
5825 		break;
5826 	case DRM_FORMAT_XRGB8888:
5827 	case DRM_FORMAT_ARGB8888:
5828 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
5829 		break;
5830 	case DRM_FORMAT_XRGB2101010:
5831 	case DRM_FORMAT_ARGB2101010:
5832 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
5833 		break;
5834 	case DRM_FORMAT_XBGR2101010:
5835 	case DRM_FORMAT_ABGR2101010:
5836 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
5837 		break;
5838 	case DRM_FORMAT_XBGR8888:
5839 	case DRM_FORMAT_ABGR8888:
5840 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
5841 		break;
5842 	case DRM_FORMAT_NV21:
5843 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
5844 		break;
5845 	case DRM_FORMAT_NV12:
5846 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
5847 		break;
5848 	case DRM_FORMAT_P010:
5849 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
5850 		break;
5851 	case DRM_FORMAT_XRGB16161616F:
5852 	case DRM_FORMAT_ARGB16161616F:
5853 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
5854 		break;
5855 	case DRM_FORMAT_XBGR16161616F:
5856 	case DRM_FORMAT_ABGR16161616F:
5857 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
5858 		break;
5859 	case DRM_FORMAT_XRGB16161616:
5860 	case DRM_FORMAT_ARGB16161616:
5861 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
5862 		break;
5863 	case DRM_FORMAT_XBGR16161616:
5864 	case DRM_FORMAT_ABGR16161616:
5865 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
5866 		break;
5867 	default:
5868 		drm_err(adev_to_drm(adev),
5869 			"Unsupported screen format %p4cc\n",
5870 			&fb->format->format);
5871 		return -EINVAL;
5872 	}
5873 
5874 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
5875 	case DRM_MODE_ROTATE_0:
5876 		plane_info->rotation = ROTATION_ANGLE_0;
5877 		break;
5878 	case DRM_MODE_ROTATE_90:
5879 		plane_info->rotation = ROTATION_ANGLE_90;
5880 		break;
5881 	case DRM_MODE_ROTATE_180:
5882 		plane_info->rotation = ROTATION_ANGLE_180;
5883 		break;
5884 	case DRM_MODE_ROTATE_270:
5885 		plane_info->rotation = ROTATION_ANGLE_270;
5886 		break;
5887 	default:
5888 		plane_info->rotation = ROTATION_ANGLE_0;
5889 		break;
5890 	}
5891 
5892 
5893 	plane_info->visible = true;
5894 	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
5895 
5896 	plane_info->layer_index = plane_state->normalized_zpos;
5897 
5898 	ret = fill_plane_color_attributes(plane_state, plane_info->format,
5899 					  &plane_info->color_space);
5900 	if (ret)
5901 		return ret;
5902 
5903 	ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
5904 					   plane_info->rotation, tiling_flags,
5905 					   &plane_info->tiling_info,
5906 					   &plane_info->plane_size,
5907 					   &plane_info->dcc, address,
5908 					   tmz_surface);
5909 	if (ret)
5910 		return ret;
5911 
5912 	amdgpu_dm_plane_fill_blending_from_plane_state(
5913 		plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
5914 		&plane_info->global_alpha, &plane_info->global_alpha_value);
5915 
5916 	return 0;
5917 }
5918 
5919 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
5920 				    struct dc_plane_state *dc_plane_state,
5921 				    struct drm_plane_state *plane_state,
5922 				    struct drm_crtc_state *crtc_state)
5923 {
5924 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5925 	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
5926 	struct dc_scaling_info scaling_info;
5927 	struct dc_plane_info plane_info;
5928 	int ret;
5929 
5930 	ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
5931 	if (ret)
5932 		return ret;
5933 
5934 	dc_plane_state->src_rect = scaling_info.src_rect;
5935 	dc_plane_state->dst_rect = scaling_info.dst_rect;
5936 	dc_plane_state->clip_rect = scaling_info.clip_rect;
5937 	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
5938 
5939 	ret = fill_dc_plane_info_and_addr(adev, plane_state,
5940 					  afb->tiling_flags,
5941 					  &plane_info,
5942 					  &dc_plane_state->address,
5943 					  afb->tmz_surface);
5944 	if (ret)
5945 		return ret;
5946 
5947 	dc_plane_state->format = plane_info.format;
5948 	dc_plane_state->color_space = plane_info.color_space;
5949 	dc_plane_state->format = plane_info.format;
5950 	dc_plane_state->plane_size = plane_info.plane_size;
5951 	dc_plane_state->rotation = plane_info.rotation;
5952 	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
5953 	dc_plane_state->stereo_format = plane_info.stereo_format;
5954 	dc_plane_state->tiling_info = plane_info.tiling_info;
5955 	dc_plane_state->visible = plane_info.visible;
5956 	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
5957 	dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
5958 	dc_plane_state->global_alpha = plane_info.global_alpha;
5959 	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
5960 	dc_plane_state->dcc = plane_info.dcc;
5961 	dc_plane_state->layer_index = plane_info.layer_index;
5962 	dc_plane_state->flip_int_enabled = true;
5963 
5964 	/*
5965 	 * Always set input transfer function, since plane state is refreshed
5966 	 * every time.
5967 	 */
5968 	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state,
5969 						plane_state,
5970 						dc_plane_state);
5971 	if (ret)
5972 		return ret;
5973 
5974 	return 0;
5975 }
5976 
5977 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
5978 				      struct rect *dirty_rect, int32_t x,
5979 				      s32 y, s32 width, s32 height,
5980 				      int *i, bool ffu)
5981 {
5982 	WARN_ON(*i >= DC_MAX_DIRTY_RECTS);
5983 
5984 	dirty_rect->x = x;
5985 	dirty_rect->y = y;
5986 	dirty_rect->width = width;
5987 	dirty_rect->height = height;
5988 
5989 	if (ffu)
5990 		drm_dbg(plane->dev,
5991 			"[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
5992 			plane->base.id, width, height);
5993 	else
5994 		drm_dbg(plane->dev,
5995 			"[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
5996 			plane->base.id, x, y, width, height);
5997 
5998 	(*i)++;
5999 }
6000 
6001 /**
6002  * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
6003  *
6004  * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
6005  *         remote fb
6006  * @old_plane_state: Old state of @plane
6007  * @new_plane_state: New state of @plane
6008  * @crtc_state: New state of CRTC connected to the @plane
6009  * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
6010  * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled.
6011  *             If PSR SU is enabled and damage clips are available, only the regions of the screen
6012  *             that have changed will be updated. If PSR SU is not enabled,
6013  *             or if damage clips are not available, the entire screen will be updated.
6014  * @dirty_regions_changed: dirty regions changed
6015  *
6016  * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
6017  * (referred to as "damage clips" in DRM nomenclature) that require updating on
6018  * the eDP remote buffer. The responsibility of specifying the dirty regions is
6019  * amdgpu_dm's.
6020  *
6021  * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
6022  * plane with regions that require flushing to the eDP remote buffer. In
6023  * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
6024  * implicitly provide damage clips without any client support via the plane
6025  * bounds.
6026  */
6027 static void fill_dc_dirty_rects(struct drm_plane *plane,
6028 				struct drm_plane_state *old_plane_state,
6029 				struct drm_plane_state *new_plane_state,
6030 				struct drm_crtc_state *crtc_state,
6031 				struct dc_flip_addrs *flip_addrs,
6032 				bool is_psr_su,
6033 				bool *dirty_regions_changed)
6034 {
6035 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6036 	struct rect *dirty_rects = flip_addrs->dirty_rects;
6037 	u32 num_clips;
6038 	struct drm_mode_rect *clips;
6039 	bool bb_changed;
6040 	bool fb_changed;
6041 	u32 i = 0;
6042 	*dirty_regions_changed = false;
6043 
6044 	/*
6045 	 * Cursor plane has it's own dirty rect update interface. See
6046 	 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
6047 	 */
6048 	if (plane->type == DRM_PLANE_TYPE_CURSOR)
6049 		return;
6050 
6051 	if (new_plane_state->rotation != DRM_MODE_ROTATE_0)
6052 		goto ffu;
6053 
6054 	num_clips = drm_plane_get_damage_clips_count(new_plane_state);
6055 	clips = drm_plane_get_damage_clips(new_plane_state);
6056 
6057 	if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 &&
6058 						   is_psr_su)))
6059 		goto ffu;
6060 
6061 	if (!dm_crtc_state->mpo_requested) {
6062 		if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
6063 			goto ffu;
6064 
6065 		for (; flip_addrs->dirty_rect_count < num_clips; clips++)
6066 			fill_dc_dirty_rect(new_plane_state->plane,
6067 					   &dirty_rects[flip_addrs->dirty_rect_count],
6068 					   clips->x1, clips->y1,
6069 					   clips->x2 - clips->x1, clips->y2 - clips->y1,
6070 					   &flip_addrs->dirty_rect_count,
6071 					   false);
6072 		return;
6073 	}
6074 
6075 	/*
6076 	 * MPO is requested. Add entire plane bounding box to dirty rects if
6077 	 * flipped to or damaged.
6078 	 *
6079 	 * If plane is moved or resized, also add old bounding box to dirty
6080 	 * rects.
6081 	 */
6082 	fb_changed = old_plane_state->fb->base.id !=
6083 		     new_plane_state->fb->base.id;
6084 	bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
6085 		      old_plane_state->crtc_y != new_plane_state->crtc_y ||
6086 		      old_plane_state->crtc_w != new_plane_state->crtc_w ||
6087 		      old_plane_state->crtc_h != new_plane_state->crtc_h);
6088 
6089 	drm_dbg(plane->dev,
6090 		"[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
6091 		new_plane_state->plane->base.id,
6092 		bb_changed, fb_changed, num_clips);
6093 
6094 	*dirty_regions_changed = bb_changed;
6095 
6096 	if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS)
6097 		goto ffu;
6098 
6099 	if (bb_changed) {
6100 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6101 				   new_plane_state->crtc_x,
6102 				   new_plane_state->crtc_y,
6103 				   new_plane_state->crtc_w,
6104 				   new_plane_state->crtc_h, &i, false);
6105 
6106 		/* Add old plane bounding-box if plane is moved or resized */
6107 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6108 				   old_plane_state->crtc_x,
6109 				   old_plane_state->crtc_y,
6110 				   old_plane_state->crtc_w,
6111 				   old_plane_state->crtc_h, &i, false);
6112 	}
6113 
6114 	if (num_clips) {
6115 		for (; i < num_clips; clips++)
6116 			fill_dc_dirty_rect(new_plane_state->plane,
6117 					   &dirty_rects[i], clips->x1,
6118 					   clips->y1, clips->x2 - clips->x1,
6119 					   clips->y2 - clips->y1, &i, false);
6120 	} else if (fb_changed && !bb_changed) {
6121 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6122 				   new_plane_state->crtc_x,
6123 				   new_plane_state->crtc_y,
6124 				   new_plane_state->crtc_w,
6125 				   new_plane_state->crtc_h, &i, false);
6126 	}
6127 
6128 	flip_addrs->dirty_rect_count = i;
6129 	return;
6130 
6131 ffu:
6132 	fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
6133 			   dm_crtc_state->base.mode.crtc_hdisplay,
6134 			   dm_crtc_state->base.mode.crtc_vdisplay,
6135 			   &flip_addrs->dirty_rect_count, true);
6136 }
6137 
6138 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
6139 					   const struct dm_connector_state *dm_state,
6140 					   struct dc_stream_state *stream)
6141 {
6142 	enum amdgpu_rmx_type rmx_type;
6143 
6144 	struct rect src = { 0 }; /* viewport in composition space*/
6145 	struct rect dst = { 0 }; /* stream addressable area */
6146 
6147 	/* no mode. nothing to be done */
6148 	if (!mode)
6149 		return;
6150 
6151 	/* Full screen scaling by default */
6152 	src.width = mode->hdisplay;
6153 	src.height = mode->vdisplay;
6154 	dst.width = stream->timing.h_addressable;
6155 	dst.height = stream->timing.v_addressable;
6156 
6157 	if (dm_state) {
6158 		rmx_type = dm_state->scaling;
6159 		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
6160 			if (src.width * dst.height <
6161 					src.height * dst.width) {
6162 				/* height needs less upscaling/more downscaling */
6163 				dst.width = src.width *
6164 						dst.height / src.height;
6165 			} else {
6166 				/* width needs less upscaling/more downscaling */
6167 				dst.height = src.height *
6168 						dst.width / src.width;
6169 			}
6170 		} else if (rmx_type == RMX_CENTER) {
6171 			dst = src;
6172 		}
6173 
6174 		dst.x = (stream->timing.h_addressable - dst.width) / 2;
6175 		dst.y = (stream->timing.v_addressable - dst.height) / 2;
6176 
6177 		if (dm_state->underscan_enable) {
6178 			dst.x += dm_state->underscan_hborder / 2;
6179 			dst.y += dm_state->underscan_vborder / 2;
6180 			dst.width -= dm_state->underscan_hborder;
6181 			dst.height -= dm_state->underscan_vborder;
6182 		}
6183 	}
6184 
6185 	stream->src = src;
6186 	stream->dst = dst;
6187 
6188 	DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
6189 		      dst.x, dst.y, dst.width, dst.height);
6190 
6191 }
6192 
6193 static enum dc_color_depth
6194 convert_color_depth_from_display_info(const struct drm_connector *connector,
6195 				      bool is_y420, int requested_bpc)
6196 {
6197 	u8 bpc;
6198 
6199 	if (is_y420) {
6200 		bpc = 8;
6201 
6202 		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
6203 		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
6204 			bpc = 16;
6205 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
6206 			bpc = 12;
6207 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
6208 			bpc = 10;
6209 	} else {
6210 		bpc = (uint8_t)connector->display_info.bpc;
6211 		/* Assume 8 bpc by default if no bpc is specified. */
6212 		bpc = bpc ? bpc : 8;
6213 	}
6214 
6215 	if (requested_bpc > 0) {
6216 		/*
6217 		 * Cap display bpc based on the user requested value.
6218 		 *
6219 		 * The value for state->max_bpc may not correctly updated
6220 		 * depending on when the connector gets added to the state
6221 		 * or if this was called outside of atomic check, so it
6222 		 * can't be used directly.
6223 		 */
6224 		bpc = min_t(u8, bpc, requested_bpc);
6225 
6226 		/* Round down to the nearest even number. */
6227 		bpc = bpc - (bpc & 1);
6228 	}
6229 
6230 	switch (bpc) {
6231 	case 0:
6232 		/*
6233 		 * Temporary Work around, DRM doesn't parse color depth for
6234 		 * EDID revision before 1.4
6235 		 * TODO: Fix edid parsing
6236 		 */
6237 		return COLOR_DEPTH_888;
6238 	case 6:
6239 		return COLOR_DEPTH_666;
6240 	case 8:
6241 		return COLOR_DEPTH_888;
6242 	case 10:
6243 		return COLOR_DEPTH_101010;
6244 	case 12:
6245 		return COLOR_DEPTH_121212;
6246 	case 14:
6247 		return COLOR_DEPTH_141414;
6248 	case 16:
6249 		return COLOR_DEPTH_161616;
6250 	default:
6251 		return COLOR_DEPTH_UNDEFINED;
6252 	}
6253 }
6254 
6255 static enum dc_aspect_ratio
6256 get_aspect_ratio(const struct drm_display_mode *mode_in)
6257 {
6258 	/* 1-1 mapping, since both enums follow the HDMI spec. */
6259 	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
6260 }
6261 
6262 static enum dc_color_space
6263 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing,
6264 		       const struct drm_connector_state *connector_state)
6265 {
6266 	enum dc_color_space color_space = COLOR_SPACE_SRGB;
6267 
6268 	switch (connector_state->colorspace) {
6269 	case DRM_MODE_COLORIMETRY_BT601_YCC:
6270 		if (dc_crtc_timing->flags.Y_ONLY)
6271 			color_space = COLOR_SPACE_YCBCR601_LIMITED;
6272 		else
6273 			color_space = COLOR_SPACE_YCBCR601;
6274 		break;
6275 	case DRM_MODE_COLORIMETRY_BT709_YCC:
6276 		if (dc_crtc_timing->flags.Y_ONLY)
6277 			color_space = COLOR_SPACE_YCBCR709_LIMITED;
6278 		else
6279 			color_space = COLOR_SPACE_YCBCR709;
6280 		break;
6281 	case DRM_MODE_COLORIMETRY_OPRGB:
6282 		color_space = COLOR_SPACE_ADOBERGB;
6283 		break;
6284 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
6285 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
6286 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB)
6287 			color_space = COLOR_SPACE_2020_RGB_FULLRANGE;
6288 		else
6289 			color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
6290 		break;
6291 	case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601
6292 	default:
6293 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) {
6294 			color_space = COLOR_SPACE_SRGB;
6295 			if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED)
6296 				color_space = COLOR_SPACE_SRGB_LIMITED;
6297 		/*
6298 		 * 27030khz is the separation point between HDTV and SDTV
6299 		 * according to HDMI spec, we use YCbCr709 and YCbCr601
6300 		 * respectively
6301 		 */
6302 		} else if (dc_crtc_timing->pix_clk_100hz > 270300) {
6303 			if (dc_crtc_timing->flags.Y_ONLY)
6304 				color_space =
6305 					COLOR_SPACE_YCBCR709_LIMITED;
6306 			else
6307 				color_space = COLOR_SPACE_YCBCR709;
6308 		} else {
6309 			if (dc_crtc_timing->flags.Y_ONLY)
6310 				color_space =
6311 					COLOR_SPACE_YCBCR601_LIMITED;
6312 			else
6313 				color_space = COLOR_SPACE_YCBCR601;
6314 		}
6315 		break;
6316 	}
6317 
6318 	return color_space;
6319 }
6320 
6321 static enum display_content_type
6322 get_output_content_type(const struct drm_connector_state *connector_state)
6323 {
6324 	switch (connector_state->content_type) {
6325 	default:
6326 	case DRM_MODE_CONTENT_TYPE_NO_DATA:
6327 		return DISPLAY_CONTENT_TYPE_NO_DATA;
6328 	case DRM_MODE_CONTENT_TYPE_GRAPHICS:
6329 		return DISPLAY_CONTENT_TYPE_GRAPHICS;
6330 	case DRM_MODE_CONTENT_TYPE_PHOTO:
6331 		return DISPLAY_CONTENT_TYPE_PHOTO;
6332 	case DRM_MODE_CONTENT_TYPE_CINEMA:
6333 		return DISPLAY_CONTENT_TYPE_CINEMA;
6334 	case DRM_MODE_CONTENT_TYPE_GAME:
6335 		return DISPLAY_CONTENT_TYPE_GAME;
6336 	}
6337 }
6338 
6339 static bool adjust_colour_depth_from_display_info(
6340 	struct dc_crtc_timing *timing_out,
6341 	const struct drm_display_info *info)
6342 {
6343 	enum dc_color_depth depth = timing_out->display_color_depth;
6344 	int normalized_clk;
6345 
6346 	do {
6347 		normalized_clk = timing_out->pix_clk_100hz / 10;
6348 		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
6349 		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
6350 			normalized_clk /= 2;
6351 		/* Adjusting pix clock following on HDMI spec based on colour depth */
6352 		switch (depth) {
6353 		case COLOR_DEPTH_888:
6354 			break;
6355 		case COLOR_DEPTH_101010:
6356 			normalized_clk = (normalized_clk * 30) / 24;
6357 			break;
6358 		case COLOR_DEPTH_121212:
6359 			normalized_clk = (normalized_clk * 36) / 24;
6360 			break;
6361 		case COLOR_DEPTH_161616:
6362 			normalized_clk = (normalized_clk * 48) / 24;
6363 			break;
6364 		default:
6365 			/* The above depths are the only ones valid for HDMI. */
6366 			return false;
6367 		}
6368 		if (normalized_clk <= info->max_tmds_clock) {
6369 			timing_out->display_color_depth = depth;
6370 			return true;
6371 		}
6372 	} while (--depth > COLOR_DEPTH_666);
6373 	return false;
6374 }
6375 
6376 static void fill_stream_properties_from_drm_display_mode(
6377 	struct dc_stream_state *stream,
6378 	const struct drm_display_mode *mode_in,
6379 	const struct drm_connector *connector,
6380 	const struct drm_connector_state *connector_state,
6381 	const struct dc_stream_state *old_stream,
6382 	int requested_bpc)
6383 {
6384 	struct dc_crtc_timing *timing_out = &stream->timing;
6385 	const struct drm_display_info *info = &connector->display_info;
6386 	struct amdgpu_dm_connector *aconnector = NULL;
6387 	struct hdmi_vendor_infoframe hv_frame;
6388 	struct hdmi_avi_infoframe avi_frame;
6389 	ssize_t err;
6390 
6391 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
6392 		aconnector = to_amdgpu_dm_connector(connector);
6393 
6394 	memset(&hv_frame, 0, sizeof(hv_frame));
6395 	memset(&avi_frame, 0, sizeof(avi_frame));
6396 
6397 	timing_out->h_border_left = 0;
6398 	timing_out->h_border_right = 0;
6399 	timing_out->v_border_top = 0;
6400 	timing_out->v_border_bottom = 0;
6401 	/* TODO: un-hardcode */
6402 	if (drm_mode_is_420_only(info, mode_in)
6403 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6404 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6405 	else if (drm_mode_is_420_also(info, mode_in)
6406 			&& aconnector
6407 			&& aconnector->force_yuv420_output)
6408 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6409 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422)
6410 			&& aconnector
6411 			&& aconnector->force_yuv422_output)
6412 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422;
6413 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
6414 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6415 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
6416 	else
6417 		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
6418 
6419 	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
6420 	timing_out->display_color_depth = convert_color_depth_from_display_info(
6421 		connector,
6422 		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
6423 		requested_bpc);
6424 	timing_out->scan_type = SCANNING_TYPE_NODATA;
6425 	timing_out->hdmi_vic = 0;
6426 
6427 	if (old_stream) {
6428 		timing_out->vic = old_stream->timing.vic;
6429 		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
6430 		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
6431 	} else {
6432 		timing_out->vic = drm_match_cea_mode(mode_in);
6433 		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
6434 			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
6435 		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
6436 			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
6437 	}
6438 
6439 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6440 		err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame,
6441 							       (struct drm_connector *)connector,
6442 							       mode_in);
6443 		if (err < 0)
6444 			drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n",
6445 				      connector->name, err);
6446 		timing_out->vic = avi_frame.video_code;
6447 		err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame,
6448 								  (struct drm_connector *)connector,
6449 								  mode_in);
6450 		if (err < 0)
6451 			drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n",
6452 				      connector->name, err);
6453 		timing_out->hdmi_vic = hv_frame.vic;
6454 	}
6455 
6456 	if (aconnector && is_freesync_video_mode(mode_in, aconnector)) {
6457 		timing_out->h_addressable = mode_in->hdisplay;
6458 		timing_out->h_total = mode_in->htotal;
6459 		timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
6460 		timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
6461 		timing_out->v_total = mode_in->vtotal;
6462 		timing_out->v_addressable = mode_in->vdisplay;
6463 		timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
6464 		timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
6465 		timing_out->pix_clk_100hz = mode_in->clock * 10;
6466 	} else {
6467 		timing_out->h_addressable = mode_in->crtc_hdisplay;
6468 		timing_out->h_total = mode_in->crtc_htotal;
6469 		timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
6470 		timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
6471 		timing_out->v_total = mode_in->crtc_vtotal;
6472 		timing_out->v_addressable = mode_in->crtc_vdisplay;
6473 		timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
6474 		timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
6475 		timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
6476 	}
6477 
6478 	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
6479 
6480 	stream->out_transfer_func.type = TF_TYPE_PREDEFINED;
6481 	stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB;
6482 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6483 		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
6484 		    drm_mode_is_420_also(info, mode_in) &&
6485 		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
6486 			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6487 			adjust_colour_depth_from_display_info(timing_out, info);
6488 		}
6489 	}
6490 
6491 	stream->output_color_space = get_output_color_space(timing_out, connector_state);
6492 	stream->content_type = get_output_content_type(connector_state);
6493 }
6494 
6495 static void fill_audio_info(struct audio_info *audio_info,
6496 			    const struct drm_connector *drm_connector,
6497 			    const struct dc_sink *dc_sink)
6498 {
6499 	int i = 0;
6500 	int cea_revision = 0;
6501 	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
6502 
6503 	audio_info->manufacture_id = edid_caps->manufacturer_id;
6504 	audio_info->product_id = edid_caps->product_id;
6505 
6506 	cea_revision = drm_connector->display_info.cea_rev;
6507 
6508 	strscpy(audio_info->display_name,
6509 		edid_caps->display_name,
6510 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
6511 
6512 	if (cea_revision >= 3) {
6513 		audio_info->mode_count = edid_caps->audio_mode_count;
6514 
6515 		for (i = 0; i < audio_info->mode_count; ++i) {
6516 			audio_info->modes[i].format_code =
6517 					(enum audio_format_code)
6518 					(edid_caps->audio_modes[i].format_code);
6519 			audio_info->modes[i].channel_count =
6520 					edid_caps->audio_modes[i].channel_count;
6521 			audio_info->modes[i].sample_rates.all =
6522 					edid_caps->audio_modes[i].sample_rate;
6523 			audio_info->modes[i].sample_size =
6524 					edid_caps->audio_modes[i].sample_size;
6525 		}
6526 	}
6527 
6528 	audio_info->flags.all = edid_caps->speaker_flags;
6529 
6530 	/* TODO: We only check for the progressive mode, check for interlace mode too */
6531 	if (drm_connector->latency_present[0]) {
6532 		audio_info->video_latency = drm_connector->video_latency[0];
6533 		audio_info->audio_latency = drm_connector->audio_latency[0];
6534 	}
6535 
6536 	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */
6537 
6538 }
6539 
6540 static void
6541 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
6542 				      struct drm_display_mode *dst_mode)
6543 {
6544 	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
6545 	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
6546 	dst_mode->crtc_clock = src_mode->crtc_clock;
6547 	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
6548 	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
6549 	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
6550 	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
6551 	dst_mode->crtc_htotal = src_mode->crtc_htotal;
6552 	dst_mode->crtc_hskew = src_mode->crtc_hskew;
6553 	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
6554 	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
6555 	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
6556 	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
6557 	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
6558 }
6559 
6560 static void
6561 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
6562 					const struct drm_display_mode *native_mode,
6563 					bool scale_enabled)
6564 {
6565 	if (scale_enabled || (
6566 	    native_mode->clock == drm_mode->clock &&
6567 	    native_mode->htotal == drm_mode->htotal &&
6568 	    native_mode->vtotal == drm_mode->vtotal)) {
6569 		if (native_mode->crtc_clock)
6570 			copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
6571 	} else {
6572 		/* no scaling nor amdgpu inserted, no need to patch */
6573 	}
6574 }
6575 
6576 static struct dc_sink *
6577 create_fake_sink(struct drm_device *dev, struct dc_link *link)
6578 {
6579 	struct dc_sink_init_data sink_init_data = { 0 };
6580 	struct dc_sink *sink = NULL;
6581 
6582 	sink_init_data.link = link;
6583 	sink_init_data.sink_signal = link->connector_signal;
6584 
6585 	sink = dc_sink_create(&sink_init_data);
6586 	if (!sink) {
6587 		drm_err(dev, "Failed to create sink!\n");
6588 		return NULL;
6589 	}
6590 	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
6591 
6592 	return sink;
6593 }
6594 
6595 static void set_multisync_trigger_params(
6596 		struct dc_stream_state *stream)
6597 {
6598 	struct dc_stream_state *master = NULL;
6599 
6600 	if (stream->triggered_crtc_reset.enabled) {
6601 		master = stream->triggered_crtc_reset.event_source;
6602 		stream->triggered_crtc_reset.event =
6603 			master->timing.flags.VSYNC_POSITIVE_POLARITY ?
6604 			CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
6605 		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
6606 	}
6607 }
6608 
6609 static void set_master_stream(struct dc_stream_state *stream_set[],
6610 			      int stream_count)
6611 {
6612 	int j, highest_rfr = 0, master_stream = 0;
6613 
6614 	for (j = 0;  j < stream_count; j++) {
6615 		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
6616 			int refresh_rate = 0;
6617 
6618 			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
6619 				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
6620 			if (refresh_rate > highest_rfr) {
6621 				highest_rfr = refresh_rate;
6622 				master_stream = j;
6623 			}
6624 		}
6625 	}
6626 	for (j = 0;  j < stream_count; j++) {
6627 		if (stream_set[j])
6628 			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
6629 	}
6630 }
6631 
6632 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
6633 {
6634 	int i = 0;
6635 	struct dc_stream_state *stream;
6636 
6637 	if (context->stream_count < 2)
6638 		return;
6639 	for (i = 0; i < context->stream_count ; i++) {
6640 		if (!context->streams[i])
6641 			continue;
6642 		/*
6643 		 * TODO: add a function to read AMD VSDB bits and set
6644 		 * crtc_sync_master.multi_sync_enabled flag
6645 		 * For now it's set to false
6646 		 */
6647 	}
6648 
6649 	set_master_stream(context->streams, context->stream_count);
6650 
6651 	for (i = 0; i < context->stream_count ; i++) {
6652 		stream = context->streams[i];
6653 
6654 		if (!stream)
6655 			continue;
6656 
6657 		set_multisync_trigger_params(stream);
6658 	}
6659 }
6660 
6661 /**
6662  * DOC: FreeSync Video
6663  *
6664  * When a userspace application wants to play a video, the content follows a
6665  * standard format definition that usually specifies the FPS for that format.
6666  * The below list illustrates some video format and the expected FPS,
6667  * respectively:
6668  *
6669  * - TV/NTSC (23.976 FPS)
6670  * - Cinema (24 FPS)
6671  * - TV/PAL (25 FPS)
6672  * - TV/NTSC (29.97 FPS)
6673  * - TV/NTSC (30 FPS)
6674  * - Cinema HFR (48 FPS)
6675  * - TV/PAL (50 FPS)
6676  * - Commonly used (60 FPS)
6677  * - Multiples of 24 (48,72,96 FPS)
6678  *
6679  * The list of standards video format is not huge and can be added to the
6680  * connector modeset list beforehand. With that, userspace can leverage
6681  * FreeSync to extends the front porch in order to attain the target refresh
6682  * rate. Such a switch will happen seamlessly, without screen blanking or
6683  * reprogramming of the output in any other way. If the userspace requests a
6684  * modesetting change compatible with FreeSync modes that only differ in the
6685  * refresh rate, DC will skip the full update and avoid blink during the
6686  * transition. For example, the video player can change the modesetting from
6687  * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
6688  * causing any display blink. This same concept can be applied to a mode
6689  * setting change.
6690  */
6691 static struct drm_display_mode *
6692 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
6693 		bool use_probed_modes)
6694 {
6695 	struct drm_display_mode *m, *m_pref = NULL;
6696 	u16 current_refresh, highest_refresh;
6697 	struct list_head *list_head = use_probed_modes ?
6698 		&aconnector->base.probed_modes :
6699 		&aconnector->base.modes;
6700 
6701 	if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
6702 		return NULL;
6703 
6704 	if (aconnector->freesync_vid_base.clock != 0)
6705 		return &aconnector->freesync_vid_base;
6706 
6707 	/* Find the preferred mode */
6708 	list_for_each_entry(m, list_head, head) {
6709 		if (m->type & DRM_MODE_TYPE_PREFERRED) {
6710 			m_pref = m;
6711 			break;
6712 		}
6713 	}
6714 
6715 	if (!m_pref) {
6716 		/* Probably an EDID with no preferred mode. Fallback to first entry */
6717 		m_pref = list_first_entry_or_null(
6718 				&aconnector->base.modes, struct drm_display_mode, head);
6719 		if (!m_pref) {
6720 			drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n");
6721 			return NULL;
6722 		}
6723 	}
6724 
6725 	highest_refresh = drm_mode_vrefresh(m_pref);
6726 
6727 	/*
6728 	 * Find the mode with highest refresh rate with same resolution.
6729 	 * For some monitors, preferred mode is not the mode with highest
6730 	 * supported refresh rate.
6731 	 */
6732 	list_for_each_entry(m, list_head, head) {
6733 		current_refresh  = drm_mode_vrefresh(m);
6734 
6735 		if (m->hdisplay == m_pref->hdisplay &&
6736 		    m->vdisplay == m_pref->vdisplay &&
6737 		    highest_refresh < current_refresh) {
6738 			highest_refresh = current_refresh;
6739 			m_pref = m;
6740 		}
6741 	}
6742 
6743 	drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
6744 	return m_pref;
6745 }
6746 
6747 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
6748 		struct amdgpu_dm_connector *aconnector)
6749 {
6750 	struct drm_display_mode *high_mode;
6751 	int timing_diff;
6752 
6753 	high_mode = get_highest_refresh_rate_mode(aconnector, false);
6754 	if (!high_mode || !mode)
6755 		return false;
6756 
6757 	timing_diff = high_mode->vtotal - mode->vtotal;
6758 
6759 	if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
6760 	    high_mode->hdisplay != mode->hdisplay ||
6761 	    high_mode->vdisplay != mode->vdisplay ||
6762 	    high_mode->hsync_start != mode->hsync_start ||
6763 	    high_mode->hsync_end != mode->hsync_end ||
6764 	    high_mode->htotal != mode->htotal ||
6765 	    high_mode->hskew != mode->hskew ||
6766 	    high_mode->vscan != mode->vscan ||
6767 	    high_mode->vsync_start - mode->vsync_start != timing_diff ||
6768 	    high_mode->vsync_end - mode->vsync_end != timing_diff)
6769 		return false;
6770 	else
6771 		return true;
6772 }
6773 
6774 #if defined(CONFIG_DRM_AMD_DC_FP)
6775 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
6776 			    struct dc_sink *sink, struct dc_stream_state *stream,
6777 			    struct dsc_dec_dpcd_caps *dsc_caps)
6778 {
6779 	stream->timing.flags.DSC = 0;
6780 	dsc_caps->is_dsc_supported = false;
6781 
6782 	if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
6783 	    sink->sink_signal == SIGNAL_TYPE_EDP)) {
6784 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
6785 			sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
6786 			dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
6787 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
6788 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
6789 				dsc_caps);
6790 	}
6791 }
6792 
6793 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
6794 				    struct dc_sink *sink, struct dc_stream_state *stream,
6795 				    struct dsc_dec_dpcd_caps *dsc_caps,
6796 				    uint32_t max_dsc_target_bpp_limit_override)
6797 {
6798 	const struct dc_link_settings *verified_link_cap = NULL;
6799 	u32 link_bw_in_kbps;
6800 	u32 edp_min_bpp_x16, edp_max_bpp_x16;
6801 	struct dc *dc = sink->ctx->dc;
6802 	struct dc_dsc_bw_range bw_range = {0};
6803 	struct dc_dsc_config dsc_cfg = {0};
6804 	struct dc_dsc_config_options dsc_options = {0};
6805 
6806 	dc_dsc_get_default_config_option(dc, &dsc_options);
6807 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6808 
6809 	verified_link_cap = dc_link_get_link_cap(stream->link);
6810 	link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
6811 	edp_min_bpp_x16 = 8 * 16;
6812 	edp_max_bpp_x16 = 8 * 16;
6813 
6814 	if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
6815 		edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
6816 
6817 	if (edp_max_bpp_x16 < edp_min_bpp_x16)
6818 		edp_min_bpp_x16 = edp_max_bpp_x16;
6819 
6820 	if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
6821 				dc->debug.dsc_min_slice_height_override,
6822 				edp_min_bpp_x16, edp_max_bpp_x16,
6823 				dsc_caps,
6824 				&stream->timing,
6825 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6826 				&bw_range)) {
6827 
6828 		if (bw_range.max_kbps < link_bw_in_kbps) {
6829 			if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6830 					dsc_caps,
6831 					&dsc_options,
6832 					0,
6833 					&stream->timing,
6834 					dc_link_get_highest_encoding_format(aconnector->dc_link),
6835 					&dsc_cfg)) {
6836 				stream->timing.dsc_cfg = dsc_cfg;
6837 				stream->timing.flags.DSC = 1;
6838 				stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
6839 			}
6840 			return;
6841 		}
6842 	}
6843 
6844 	if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6845 				dsc_caps,
6846 				&dsc_options,
6847 				link_bw_in_kbps,
6848 				&stream->timing,
6849 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6850 				&dsc_cfg)) {
6851 		stream->timing.dsc_cfg = dsc_cfg;
6852 		stream->timing.flags.DSC = 1;
6853 	}
6854 }
6855 
6856 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
6857 					struct dc_sink *sink, struct dc_stream_state *stream,
6858 					struct dsc_dec_dpcd_caps *dsc_caps)
6859 {
6860 	struct drm_connector *drm_connector = &aconnector->base;
6861 	u32 link_bandwidth_kbps;
6862 	struct dc *dc = sink->ctx->dc;
6863 	u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
6864 	u32 dsc_max_supported_bw_in_kbps;
6865 	u32 max_dsc_target_bpp_limit_override =
6866 		drm_connector->display_info.max_dsc_bpp;
6867 	struct dc_dsc_config_options dsc_options = {0};
6868 
6869 	dc_dsc_get_default_config_option(dc, &dsc_options);
6870 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6871 
6872 	link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
6873 							dc_link_get_link_cap(aconnector->dc_link));
6874 
6875 	/* Set DSC policy according to dsc_clock_en */
6876 	dc_dsc_policy_set_enable_dsc_when_not_needed(
6877 		aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
6878 
6879 	if (sink->sink_signal == SIGNAL_TYPE_EDP &&
6880 	    !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
6881 	    dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
6882 
6883 		apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
6884 
6885 	} else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
6886 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
6887 			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
6888 						dsc_caps,
6889 						&dsc_options,
6890 						link_bandwidth_kbps,
6891 						&stream->timing,
6892 						dc_link_get_highest_encoding_format(aconnector->dc_link),
6893 						&stream->timing.dsc_cfg)) {
6894 				stream->timing.flags.DSC = 1;
6895 				drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n",
6896 							__func__, drm_connector->name);
6897 			}
6898 		} else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
6899 			timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing,
6900 					dc_link_get_highest_encoding_format(aconnector->dc_link));
6901 			max_supported_bw_in_kbps = link_bandwidth_kbps;
6902 			dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
6903 
6904 			if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
6905 					max_supported_bw_in_kbps > 0 &&
6906 					dsc_max_supported_bw_in_kbps > 0)
6907 				if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
6908 						dsc_caps,
6909 						&dsc_options,
6910 						dsc_max_supported_bw_in_kbps,
6911 						&stream->timing,
6912 						dc_link_get_highest_encoding_format(aconnector->dc_link),
6913 						&stream->timing.dsc_cfg)) {
6914 					stream->timing.flags.DSC = 1;
6915 					drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n",
6916 									 __func__, drm_connector->name);
6917 				}
6918 		}
6919 	}
6920 
6921 	/* Overwrite the stream flag if DSC is enabled through debugfs */
6922 	if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
6923 		stream->timing.flags.DSC = 1;
6924 
6925 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
6926 		stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
6927 
6928 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
6929 		stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
6930 
6931 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
6932 		stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
6933 }
6934 #endif
6935 
6936 static struct dc_stream_state *
6937 create_stream_for_sink(struct drm_connector *connector,
6938 		       const struct drm_display_mode *drm_mode,
6939 		       const struct dm_connector_state *dm_state,
6940 		       const struct dc_stream_state *old_stream,
6941 		       int requested_bpc)
6942 {
6943 	struct drm_device *dev = connector->dev;
6944 	struct amdgpu_dm_connector *aconnector = NULL;
6945 	struct drm_display_mode *preferred_mode = NULL;
6946 	const struct drm_connector_state *con_state = &dm_state->base;
6947 	struct dc_stream_state *stream = NULL;
6948 	struct drm_display_mode mode;
6949 	struct drm_display_mode saved_mode;
6950 	struct drm_display_mode *freesync_mode = NULL;
6951 	bool native_mode_found = false;
6952 	bool recalculate_timing = false;
6953 	bool scale = dm_state->scaling != RMX_OFF;
6954 	int mode_refresh;
6955 	int preferred_refresh = 0;
6956 	enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
6957 #if defined(CONFIG_DRM_AMD_DC_FP)
6958 	struct dsc_dec_dpcd_caps dsc_caps;
6959 #endif
6960 	struct dc_link *link = NULL;
6961 	struct dc_sink *sink = NULL;
6962 
6963 	drm_mode_init(&mode, drm_mode);
6964 	memset(&saved_mode, 0, sizeof(saved_mode));
6965 
6966 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) {
6967 		aconnector = NULL;
6968 		aconnector = to_amdgpu_dm_connector(connector);
6969 		link = aconnector->dc_link;
6970 	} else {
6971 		struct drm_writeback_connector *wbcon = NULL;
6972 		struct amdgpu_dm_wb_connector *dm_wbcon = NULL;
6973 
6974 		wbcon = drm_connector_to_writeback(connector);
6975 		dm_wbcon = to_amdgpu_dm_wb_connector(wbcon);
6976 		link = dm_wbcon->link;
6977 	}
6978 
6979 	if (!aconnector || !aconnector->dc_sink) {
6980 		sink = create_fake_sink(dev, link);
6981 		if (!sink)
6982 			return stream;
6983 
6984 	} else {
6985 		sink = aconnector->dc_sink;
6986 		dc_sink_retain(sink);
6987 	}
6988 
6989 	stream = dc_create_stream_for_sink(sink);
6990 
6991 	if (stream == NULL) {
6992 		drm_err(dev, "Failed to create stream for sink!\n");
6993 		goto finish;
6994 	}
6995 
6996 	/* We leave this NULL for writeback connectors */
6997 	stream->dm_stream_context = aconnector;
6998 
6999 	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
7000 		connector->display_info.hdmi.scdc.scrambling.low_rates;
7001 
7002 	list_for_each_entry(preferred_mode, &connector->modes, head) {
7003 		/* Search for preferred mode */
7004 		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
7005 			native_mode_found = true;
7006 			break;
7007 		}
7008 	}
7009 	if (!native_mode_found)
7010 		preferred_mode = list_first_entry_or_null(
7011 				&connector->modes,
7012 				struct drm_display_mode,
7013 				head);
7014 
7015 	mode_refresh = drm_mode_vrefresh(&mode);
7016 
7017 	if (preferred_mode == NULL) {
7018 		/*
7019 		 * This may not be an error, the use case is when we have no
7020 		 * usermode calls to reset and set mode upon hotplug. In this
7021 		 * case, we call set mode ourselves to restore the previous mode
7022 		 * and the modelist may not be filled in time.
7023 		 */
7024 		drm_dbg_driver(dev, "No preferred mode found\n");
7025 	} else if (aconnector) {
7026 		recalculate_timing = amdgpu_freesync_vid_mode &&
7027 				 is_freesync_video_mode(&mode, aconnector);
7028 		if (recalculate_timing) {
7029 			freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
7030 			drm_mode_copy(&saved_mode, &mode);
7031 			saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio;
7032 			drm_mode_copy(&mode, freesync_mode);
7033 			mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio;
7034 		} else {
7035 			decide_crtc_timing_for_drm_display_mode(
7036 					&mode, preferred_mode, scale);
7037 
7038 			preferred_refresh = drm_mode_vrefresh(preferred_mode);
7039 		}
7040 	}
7041 
7042 	if (recalculate_timing)
7043 		drm_mode_set_crtcinfo(&saved_mode, 0);
7044 
7045 	/*
7046 	 * If scaling is enabled and refresh rate didn't change
7047 	 * we copy the vic and polarities of the old timings
7048 	 */
7049 	if (!scale || mode_refresh != preferred_refresh)
7050 		fill_stream_properties_from_drm_display_mode(
7051 			stream, &mode, connector, con_state, NULL,
7052 			requested_bpc);
7053 	else
7054 		fill_stream_properties_from_drm_display_mode(
7055 			stream, &mode, connector, con_state, old_stream,
7056 			requested_bpc);
7057 
7058 	/* The rest isn't needed for writeback connectors */
7059 	if (!aconnector)
7060 		goto finish;
7061 
7062 	if (aconnector->timing_changed) {
7063 		drm_dbg(aconnector->base.dev,
7064 			"overriding timing for automated test, bpc %d, changing to %d\n",
7065 			stream->timing.display_color_depth,
7066 			aconnector->timing_requested->display_color_depth);
7067 		stream->timing = *aconnector->timing_requested;
7068 	}
7069 
7070 #if defined(CONFIG_DRM_AMD_DC_FP)
7071 	/* SST DSC determination policy */
7072 	update_dsc_caps(aconnector, sink, stream, &dsc_caps);
7073 	if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
7074 		apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
7075 #endif
7076 
7077 	update_stream_scaling_settings(&mode, dm_state, stream);
7078 
7079 	fill_audio_info(
7080 		&stream->audio_info,
7081 		connector,
7082 		sink);
7083 
7084 	update_stream_signal(stream, sink);
7085 
7086 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
7087 		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
7088 
7089 	if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
7090 	    stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST ||
7091 	    stream->signal == SIGNAL_TYPE_EDP) {
7092 		const struct dc_edid_caps *edid_caps;
7093 		unsigned int disable_colorimetry = 0;
7094 
7095 		if (aconnector->dc_sink) {
7096 			edid_caps = &aconnector->dc_sink->edid_caps;
7097 			disable_colorimetry = edid_caps->panel_patch.disable_colorimetry;
7098 		}
7099 
7100 		//
7101 		// should decide stream support vsc sdp colorimetry capability
7102 		// before building vsc info packet
7103 		//
7104 		stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 &&
7105 						      stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED &&
7106 						      !disable_colorimetry;
7107 
7108 		if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22)
7109 			tf = TRANSFER_FUNC_GAMMA_22;
7110 		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
7111 		aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
7112 
7113 	}
7114 finish:
7115 	dc_sink_release(sink);
7116 
7117 	return stream;
7118 }
7119 
7120 static enum drm_connector_status
7121 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
7122 {
7123 	bool connected;
7124 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7125 
7126 	/*
7127 	 * Notes:
7128 	 * 1. This interface is NOT called in context of HPD irq.
7129 	 * 2. This interface *is called* in context of user-mode ioctl. Which
7130 	 * makes it a bad place for *any* MST-related activity.
7131 	 */
7132 
7133 	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
7134 	    !aconnector->fake_enable)
7135 		connected = (aconnector->dc_sink != NULL);
7136 	else
7137 		connected = (aconnector->base.force == DRM_FORCE_ON ||
7138 				aconnector->base.force == DRM_FORCE_ON_DIGITAL);
7139 
7140 	update_subconnector_property(aconnector);
7141 
7142 	return (connected ? connector_status_connected :
7143 			connector_status_disconnected);
7144 }
7145 
7146 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
7147 					    struct drm_connector_state *connector_state,
7148 					    struct drm_property *property,
7149 					    uint64_t val)
7150 {
7151 	struct drm_device *dev = connector->dev;
7152 	struct amdgpu_device *adev = drm_to_adev(dev);
7153 	struct dm_connector_state *dm_old_state =
7154 		to_dm_connector_state(connector->state);
7155 	struct dm_connector_state *dm_new_state =
7156 		to_dm_connector_state(connector_state);
7157 
7158 	int ret = -EINVAL;
7159 
7160 	if (property == dev->mode_config.scaling_mode_property) {
7161 		enum amdgpu_rmx_type rmx_type;
7162 
7163 		switch (val) {
7164 		case DRM_MODE_SCALE_CENTER:
7165 			rmx_type = RMX_CENTER;
7166 			break;
7167 		case DRM_MODE_SCALE_ASPECT:
7168 			rmx_type = RMX_ASPECT;
7169 			break;
7170 		case DRM_MODE_SCALE_FULLSCREEN:
7171 			rmx_type = RMX_FULL;
7172 			break;
7173 		case DRM_MODE_SCALE_NONE:
7174 		default:
7175 			rmx_type = RMX_OFF;
7176 			break;
7177 		}
7178 
7179 		if (dm_old_state->scaling == rmx_type)
7180 			return 0;
7181 
7182 		dm_new_state->scaling = rmx_type;
7183 		ret = 0;
7184 	} else if (property == adev->mode_info.underscan_hborder_property) {
7185 		dm_new_state->underscan_hborder = val;
7186 		ret = 0;
7187 	} else if (property == adev->mode_info.underscan_vborder_property) {
7188 		dm_new_state->underscan_vborder = val;
7189 		ret = 0;
7190 	} else if (property == adev->mode_info.underscan_property) {
7191 		dm_new_state->underscan_enable = val;
7192 		ret = 0;
7193 	}
7194 
7195 	return ret;
7196 }
7197 
7198 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
7199 					    const struct drm_connector_state *state,
7200 					    struct drm_property *property,
7201 					    uint64_t *val)
7202 {
7203 	struct drm_device *dev = connector->dev;
7204 	struct amdgpu_device *adev = drm_to_adev(dev);
7205 	struct dm_connector_state *dm_state =
7206 		to_dm_connector_state(state);
7207 	int ret = -EINVAL;
7208 
7209 	if (property == dev->mode_config.scaling_mode_property) {
7210 		switch (dm_state->scaling) {
7211 		case RMX_CENTER:
7212 			*val = DRM_MODE_SCALE_CENTER;
7213 			break;
7214 		case RMX_ASPECT:
7215 			*val = DRM_MODE_SCALE_ASPECT;
7216 			break;
7217 		case RMX_FULL:
7218 			*val = DRM_MODE_SCALE_FULLSCREEN;
7219 			break;
7220 		case RMX_OFF:
7221 		default:
7222 			*val = DRM_MODE_SCALE_NONE;
7223 			break;
7224 		}
7225 		ret = 0;
7226 	} else if (property == adev->mode_info.underscan_hborder_property) {
7227 		*val = dm_state->underscan_hborder;
7228 		ret = 0;
7229 	} else if (property == adev->mode_info.underscan_vborder_property) {
7230 		*val = dm_state->underscan_vborder;
7231 		ret = 0;
7232 	} else if (property == adev->mode_info.underscan_property) {
7233 		*val = dm_state->underscan_enable;
7234 		ret = 0;
7235 	}
7236 
7237 	return ret;
7238 }
7239 
7240 /**
7241  * DOC: panel power savings
7242  *
7243  * The display manager allows you to set your desired **panel power savings**
7244  * level (between 0-4, with 0 representing off), e.g. using the following::
7245  *
7246  *   # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings
7247  *
7248  * Modifying this value can have implications on color accuracy, so tread
7249  * carefully.
7250  */
7251 
7252 static ssize_t panel_power_savings_show(struct device *device,
7253 					struct device_attribute *attr,
7254 					char *buf)
7255 {
7256 	struct drm_connector *connector = dev_get_drvdata(device);
7257 	struct drm_device *dev = connector->dev;
7258 	u8 val;
7259 
7260 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7261 	val = to_dm_connector_state(connector->state)->abm_level ==
7262 		ABM_LEVEL_IMMEDIATE_DISABLE ? 0 :
7263 		to_dm_connector_state(connector->state)->abm_level;
7264 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7265 
7266 	return sysfs_emit(buf, "%u\n", val);
7267 }
7268 
7269 static ssize_t panel_power_savings_store(struct device *device,
7270 					 struct device_attribute *attr,
7271 					 const char *buf, size_t count)
7272 {
7273 	struct drm_connector *connector = dev_get_drvdata(device);
7274 	struct drm_device *dev = connector->dev;
7275 	long val;
7276 	int ret;
7277 
7278 	ret = kstrtol(buf, 0, &val);
7279 
7280 	if (ret)
7281 		return ret;
7282 
7283 	if (val < 0 || val > 4)
7284 		return -EINVAL;
7285 
7286 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7287 	to_dm_connector_state(connector->state)->abm_level = val ?:
7288 		ABM_LEVEL_IMMEDIATE_DISABLE;
7289 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7290 
7291 	drm_kms_helper_hotplug_event(dev);
7292 
7293 	return count;
7294 }
7295 
7296 static DEVICE_ATTR_RW(panel_power_savings);
7297 
7298 static struct attribute *amdgpu_attrs[] = {
7299 	&dev_attr_panel_power_savings.attr,
7300 	NULL
7301 };
7302 
7303 static const struct attribute_group amdgpu_group = {
7304 	.name = "amdgpu",
7305 	.attrs = amdgpu_attrs
7306 };
7307 
7308 static bool
7309 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector)
7310 {
7311 	if (amdgpu_dm_abm_level >= 0)
7312 		return false;
7313 
7314 	if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
7315 		return false;
7316 
7317 	/* check for OLED panels */
7318 	if (amdgpu_dm_connector->bl_idx >= 0) {
7319 		struct drm_device *drm = amdgpu_dm_connector->base.dev;
7320 		struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
7321 		struct amdgpu_dm_backlight_caps *caps;
7322 
7323 		caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx];
7324 		if (caps->aux_support)
7325 			return false;
7326 	}
7327 
7328 	return true;
7329 }
7330 
7331 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
7332 {
7333 	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
7334 
7335 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector))
7336 		sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group);
7337 
7338 	cec_notifier_conn_unregister(amdgpu_dm_connector->notifier);
7339 	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
7340 }
7341 
7342 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
7343 {
7344 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7345 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7346 	struct amdgpu_display_manager *dm = &adev->dm;
7347 
7348 	/*
7349 	 * Call only if mst_mgr was initialized before since it's not done
7350 	 * for all connector types.
7351 	 */
7352 	if (aconnector->mst_mgr.dev)
7353 		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
7354 
7355 	if (aconnector->bl_idx != -1) {
7356 		backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]);
7357 		dm->backlight_dev[aconnector->bl_idx] = NULL;
7358 	}
7359 
7360 	if (aconnector->dc_em_sink)
7361 		dc_sink_release(aconnector->dc_em_sink);
7362 	aconnector->dc_em_sink = NULL;
7363 	if (aconnector->dc_sink)
7364 		dc_sink_release(aconnector->dc_sink);
7365 	aconnector->dc_sink = NULL;
7366 
7367 	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
7368 	drm_connector_unregister(connector);
7369 	drm_connector_cleanup(connector);
7370 	if (aconnector->i2c) {
7371 		i2c_del_adapter(&aconnector->i2c->base);
7372 		kfree(aconnector->i2c);
7373 	}
7374 	kfree(aconnector->dm_dp_aux.aux.name);
7375 
7376 	kfree(connector);
7377 }
7378 
7379 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
7380 {
7381 	struct dm_connector_state *state =
7382 		to_dm_connector_state(connector->state);
7383 
7384 	if (connector->state)
7385 		__drm_atomic_helper_connector_destroy_state(connector->state);
7386 
7387 	kfree(state);
7388 
7389 	state = kzalloc(sizeof(*state), GFP_KERNEL);
7390 
7391 	if (state) {
7392 		state->scaling = RMX_OFF;
7393 		state->underscan_enable = false;
7394 		state->underscan_hborder = 0;
7395 		state->underscan_vborder = 0;
7396 		state->base.max_requested_bpc = 8;
7397 		state->vcpi_slots = 0;
7398 		state->pbn = 0;
7399 
7400 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
7401 			if (amdgpu_dm_abm_level <= 0)
7402 				state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7403 			else
7404 				state->abm_level = amdgpu_dm_abm_level;
7405 		}
7406 
7407 		__drm_atomic_helper_connector_reset(connector, &state->base);
7408 	}
7409 }
7410 
7411 struct drm_connector_state *
7412 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
7413 {
7414 	struct dm_connector_state *state =
7415 		to_dm_connector_state(connector->state);
7416 
7417 	struct dm_connector_state *new_state =
7418 			kmemdup(state, sizeof(*state), GFP_KERNEL);
7419 
7420 	if (!new_state)
7421 		return NULL;
7422 
7423 	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
7424 
7425 	new_state->freesync_capable = state->freesync_capable;
7426 	new_state->abm_level = state->abm_level;
7427 	new_state->scaling = state->scaling;
7428 	new_state->underscan_enable = state->underscan_enable;
7429 	new_state->underscan_hborder = state->underscan_hborder;
7430 	new_state->underscan_vborder = state->underscan_vborder;
7431 	new_state->vcpi_slots = state->vcpi_slots;
7432 	new_state->pbn = state->pbn;
7433 	return &new_state->base;
7434 }
7435 
7436 static int
7437 amdgpu_dm_connector_late_register(struct drm_connector *connector)
7438 {
7439 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7440 		to_amdgpu_dm_connector(connector);
7441 	int r;
7442 
7443 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) {
7444 		r = sysfs_create_group(&connector->kdev->kobj,
7445 				       &amdgpu_group);
7446 		if (r)
7447 			return r;
7448 	}
7449 
7450 	amdgpu_dm_register_backlight_device(amdgpu_dm_connector);
7451 
7452 	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
7453 	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
7454 		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
7455 		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
7456 		if (r)
7457 			return r;
7458 	}
7459 
7460 #if defined(CONFIG_DEBUG_FS)
7461 	connector_debugfs_init(amdgpu_dm_connector);
7462 #endif
7463 
7464 	return 0;
7465 }
7466 
7467 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector)
7468 {
7469 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7470 	struct dc_link *dc_link = aconnector->dc_link;
7471 	struct dc_sink *dc_em_sink = aconnector->dc_em_sink;
7472 	const struct drm_edid *drm_edid;
7473 	struct i2c_adapter *ddc;
7474 	struct drm_device *dev = connector->dev;
7475 
7476 	if (dc_link && dc_link->aux_mode)
7477 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7478 	else
7479 		ddc = &aconnector->i2c->base;
7480 
7481 	drm_edid = drm_edid_read_ddc(connector, ddc);
7482 	drm_edid_connector_update(connector, drm_edid);
7483 	if (!drm_edid) {
7484 		drm_err(dev, "No EDID found on connector: %s.\n", connector->name);
7485 		return;
7486 	}
7487 
7488 	aconnector->drm_edid = drm_edid;
7489 	/* Update emulated (virtual) sink's EDID */
7490 	if (dc_em_sink && dc_link) {
7491 		// FIXME: Get rid of drm_edid_raw()
7492 		const struct edid *edid = drm_edid_raw(drm_edid);
7493 
7494 		memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps));
7495 		memmove(dc_em_sink->dc_edid.raw_edid, edid,
7496 			(edid->extensions + 1) * EDID_LENGTH);
7497 		dm_helpers_parse_edid_caps(
7498 			dc_link,
7499 			&dc_em_sink->dc_edid,
7500 			&dc_em_sink->edid_caps);
7501 	}
7502 }
7503 
7504 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
7505 	.reset = amdgpu_dm_connector_funcs_reset,
7506 	.detect = amdgpu_dm_connector_detect,
7507 	.fill_modes = drm_helper_probe_single_connector_modes,
7508 	.destroy = amdgpu_dm_connector_destroy,
7509 	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
7510 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7511 	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
7512 	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
7513 	.late_register = amdgpu_dm_connector_late_register,
7514 	.early_unregister = amdgpu_dm_connector_unregister,
7515 	.force = amdgpu_dm_connector_funcs_force
7516 };
7517 
7518 static int get_modes(struct drm_connector *connector)
7519 {
7520 	return amdgpu_dm_connector_get_modes(connector);
7521 }
7522 
7523 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
7524 {
7525 	struct drm_connector *connector = &aconnector->base;
7526 	struct dc_link *dc_link = aconnector->dc_link;
7527 	struct dc_sink_init_data init_params = {
7528 			.link = aconnector->dc_link,
7529 			.sink_signal = SIGNAL_TYPE_VIRTUAL
7530 	};
7531 	const struct drm_edid *drm_edid;
7532 	const struct edid *edid;
7533 	struct i2c_adapter *ddc;
7534 
7535 	if (dc_link && dc_link->aux_mode)
7536 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7537 	else
7538 		ddc = &aconnector->i2c->base;
7539 
7540 	drm_edid = drm_edid_read_ddc(connector, ddc);
7541 	drm_edid_connector_update(connector, drm_edid);
7542 	if (!drm_edid) {
7543 		drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name);
7544 		return;
7545 	}
7546 
7547 	if (connector->display_info.is_hdmi)
7548 		init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A;
7549 
7550 	aconnector->drm_edid = drm_edid;
7551 
7552 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
7553 	aconnector->dc_em_sink = dc_link_add_remote_sink(
7554 		aconnector->dc_link,
7555 		(uint8_t *)edid,
7556 		(edid->extensions + 1) * EDID_LENGTH,
7557 		&init_params);
7558 
7559 	if (aconnector->base.force == DRM_FORCE_ON) {
7560 		aconnector->dc_sink = aconnector->dc_link->local_sink ?
7561 		aconnector->dc_link->local_sink :
7562 		aconnector->dc_em_sink;
7563 		if (aconnector->dc_sink)
7564 			dc_sink_retain(aconnector->dc_sink);
7565 	}
7566 }
7567 
7568 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
7569 {
7570 	struct dc_link *link = (struct dc_link *)aconnector->dc_link;
7571 
7572 	/*
7573 	 * In case of headless boot with force on for DP managed connector
7574 	 * Those settings have to be != 0 to get initial modeset
7575 	 */
7576 	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7577 		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
7578 		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
7579 	}
7580 
7581 	create_eml_sink(aconnector);
7582 }
7583 
7584 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
7585 						struct dc_stream_state *stream)
7586 {
7587 	enum dc_status dc_result = DC_ERROR_UNEXPECTED;
7588 	struct dc_plane_state *dc_plane_state = NULL;
7589 	struct dc_state *dc_state = NULL;
7590 
7591 	if (!stream)
7592 		goto cleanup;
7593 
7594 	dc_plane_state = dc_create_plane_state(dc);
7595 	if (!dc_plane_state)
7596 		goto cleanup;
7597 
7598 	dc_state = dc_state_create(dc, NULL);
7599 	if (!dc_state)
7600 		goto cleanup;
7601 
7602 	/* populate stream to plane */
7603 	dc_plane_state->src_rect.height  = stream->src.height;
7604 	dc_plane_state->src_rect.width   = stream->src.width;
7605 	dc_plane_state->dst_rect.height  = stream->src.height;
7606 	dc_plane_state->dst_rect.width   = stream->src.width;
7607 	dc_plane_state->clip_rect.height = stream->src.height;
7608 	dc_plane_state->clip_rect.width  = stream->src.width;
7609 	dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
7610 	dc_plane_state->plane_size.surface_size.height = stream->src.height;
7611 	dc_plane_state->plane_size.surface_size.width  = stream->src.width;
7612 	dc_plane_state->plane_size.chroma_size.height  = stream->src.height;
7613 	dc_plane_state->plane_size.chroma_size.width   = stream->src.width;
7614 	dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
7615 	dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
7616 	dc_plane_state->rotation = ROTATION_ANGLE_0;
7617 	dc_plane_state->is_tiling_rotated = false;
7618 	dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
7619 
7620 	dc_result = dc_validate_stream(dc, stream);
7621 	if (dc_result == DC_OK)
7622 		dc_result = dc_validate_plane(dc, dc_plane_state);
7623 
7624 	if (dc_result == DC_OK)
7625 		dc_result = dc_state_add_stream(dc, dc_state, stream);
7626 
7627 	if (dc_result == DC_OK && !dc_state_add_plane(
7628 						dc,
7629 						stream,
7630 						dc_plane_state,
7631 						dc_state))
7632 		dc_result = DC_FAIL_ATTACH_SURFACES;
7633 
7634 	if (dc_result == DC_OK)
7635 		dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY);
7636 
7637 cleanup:
7638 	if (dc_state)
7639 		dc_state_release(dc_state);
7640 
7641 	if (dc_plane_state)
7642 		dc_plane_state_release(dc_plane_state);
7643 
7644 	return dc_result;
7645 }
7646 
7647 struct dc_stream_state *
7648 create_validate_stream_for_sink(struct drm_connector *connector,
7649 				const struct drm_display_mode *drm_mode,
7650 				const struct dm_connector_state *dm_state,
7651 				const struct dc_stream_state *old_stream)
7652 {
7653 	struct amdgpu_dm_connector *aconnector = NULL;
7654 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7655 	struct dc_stream_state *stream;
7656 	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
7657 	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
7658 	enum dc_status dc_result = DC_OK;
7659 	uint8_t bpc_limit = 6;
7660 
7661 	if (!dm_state)
7662 		return NULL;
7663 
7664 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
7665 		aconnector = to_amdgpu_dm_connector(connector);
7666 
7667 	if (aconnector &&
7668 	    (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A ||
7669 	     aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER))
7670 		bpc_limit = 8;
7671 
7672 	do {
7673 		drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc);
7674 		stream = create_stream_for_sink(connector, drm_mode,
7675 						dm_state, old_stream,
7676 						requested_bpc);
7677 		if (stream == NULL) {
7678 			drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n");
7679 			break;
7680 		}
7681 
7682 		dc_result = dc_validate_stream(adev->dm.dc, stream);
7683 
7684 		if (!aconnector) /* writeback connector */
7685 			return stream;
7686 
7687 		if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
7688 			dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
7689 
7690 		if (dc_result == DC_OK)
7691 			dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
7692 
7693 		if (dc_result != DC_OK) {
7694 			DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n",
7695 				      drm_mode->hdisplay,
7696 				      drm_mode->vdisplay,
7697 				      drm_mode->clock,
7698 				      dc_pixel_encoding_to_str(stream->timing.pixel_encoding),
7699 				      dc_color_depth_to_str(stream->timing.display_color_depth),
7700 				      dc_status_to_str(dc_result));
7701 
7702 			dc_stream_release(stream);
7703 			stream = NULL;
7704 			requested_bpc -= 2; /* lower bpc to retry validation */
7705 		}
7706 
7707 	} while (stream == NULL && requested_bpc >= bpc_limit);
7708 
7709 	switch (dc_result) {
7710 	/*
7711 	 * If we failed to validate DP bandwidth stream with the requested RGB color depth,
7712 	 * we try to fallback and configure in order:
7713 	 * YUV422 (8bpc, 6bpc)
7714 	 * YUV420 (8bpc, 6bpc)
7715 	 */
7716 	case DC_FAIL_ENC_VALIDATE:
7717 	case DC_EXCEED_DONGLE_CAP:
7718 	case DC_NO_DP_LINK_BANDWIDTH:
7719 		/* recursively entered twice and already tried both YUV422 and YUV420 */
7720 		if (aconnector->force_yuv422_output && aconnector->force_yuv420_output)
7721 			break;
7722 		/* first failure; try YUV422 */
7723 		if (!aconnector->force_yuv422_output) {
7724 			drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n",
7725 				    __func__, __LINE__, dc_result);
7726 			aconnector->force_yuv422_output = true;
7727 		/* recursively entered and YUV422 failed, try YUV420 */
7728 		} else if (!aconnector->force_yuv420_output) {
7729 			drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n",
7730 				    __func__, __LINE__, dc_result);
7731 			aconnector->force_yuv420_output = true;
7732 		}
7733 		stream = create_validate_stream_for_sink(connector, drm_mode,
7734 							 dm_state, old_stream);
7735 		aconnector->force_yuv422_output = false;
7736 		aconnector->force_yuv420_output = false;
7737 		break;
7738 	case DC_OK:
7739 		break;
7740 	default:
7741 		drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n",
7742 			    __func__, __LINE__, dc_result);
7743 		break;
7744 	}
7745 
7746 	return stream;
7747 }
7748 
7749 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
7750 				   const struct drm_display_mode *mode)
7751 {
7752 	int result = MODE_ERROR;
7753 	struct dc_sink *dc_sink;
7754 	struct drm_display_mode *test_mode;
7755 	/* TODO: Unhardcode stream count */
7756 	struct dc_stream_state *stream;
7757 	/* we always have an amdgpu_dm_connector here since we got
7758 	 * here via the amdgpu_dm_connector_helper_funcs
7759 	 */
7760 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7761 
7762 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
7763 			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
7764 		return result;
7765 
7766 	/*
7767 	 * Only run this the first time mode_valid is called to initilialize
7768 	 * EDID mgmt
7769 	 */
7770 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
7771 		!aconnector->dc_em_sink)
7772 		handle_edid_mgmt(aconnector);
7773 
7774 	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
7775 
7776 	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
7777 				aconnector->base.force != DRM_FORCE_ON) {
7778 		drm_err(connector->dev, "dc_sink is NULL!\n");
7779 		goto fail;
7780 	}
7781 
7782 	test_mode = drm_mode_duplicate(connector->dev, mode);
7783 	if (!test_mode)
7784 		goto fail;
7785 
7786 	drm_mode_set_crtcinfo(test_mode, 0);
7787 
7788 	stream = create_validate_stream_for_sink(connector, test_mode,
7789 						 to_dm_connector_state(connector->state),
7790 						 NULL);
7791 	drm_mode_destroy(connector->dev, test_mode);
7792 	if (stream) {
7793 		dc_stream_release(stream);
7794 		result = MODE_OK;
7795 	}
7796 
7797 fail:
7798 	/* TODO: error handling*/
7799 	return result;
7800 }
7801 
7802 static int fill_hdr_info_packet(const struct drm_connector_state *state,
7803 				struct dc_info_packet *out)
7804 {
7805 	struct hdmi_drm_infoframe frame;
7806 	unsigned char buf[30]; /* 26 + 4 */
7807 	ssize_t len;
7808 	int ret, i;
7809 
7810 	memset(out, 0, sizeof(*out));
7811 
7812 	if (!state->hdr_output_metadata)
7813 		return 0;
7814 
7815 	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
7816 	if (ret)
7817 		return ret;
7818 
7819 	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
7820 	if (len < 0)
7821 		return (int)len;
7822 
7823 	/* Static metadata is a fixed 26 bytes + 4 byte header. */
7824 	if (len != 30)
7825 		return -EINVAL;
7826 
7827 	/* Prepare the infopacket for DC. */
7828 	switch (state->connector->connector_type) {
7829 	case DRM_MODE_CONNECTOR_HDMIA:
7830 		out->hb0 = 0x87; /* type */
7831 		out->hb1 = 0x01; /* version */
7832 		out->hb2 = 0x1A; /* length */
7833 		out->sb[0] = buf[3]; /* checksum */
7834 		i = 1;
7835 		break;
7836 
7837 	case DRM_MODE_CONNECTOR_DisplayPort:
7838 	case DRM_MODE_CONNECTOR_eDP:
7839 		out->hb0 = 0x00; /* sdp id, zero */
7840 		out->hb1 = 0x87; /* type */
7841 		out->hb2 = 0x1D; /* payload len - 1 */
7842 		out->hb3 = (0x13 << 2); /* sdp version */
7843 		out->sb[0] = 0x01; /* version */
7844 		out->sb[1] = 0x1A; /* length */
7845 		i = 2;
7846 		break;
7847 
7848 	default:
7849 		return -EINVAL;
7850 	}
7851 
7852 	memcpy(&out->sb[i], &buf[4], 26);
7853 	out->valid = true;
7854 
7855 	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
7856 		       sizeof(out->sb), false);
7857 
7858 	return 0;
7859 }
7860 
7861 static int
7862 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
7863 				 struct drm_atomic_state *state)
7864 {
7865 	struct drm_connector_state *new_con_state =
7866 		drm_atomic_get_new_connector_state(state, conn);
7867 	struct drm_connector_state *old_con_state =
7868 		drm_atomic_get_old_connector_state(state, conn);
7869 	struct drm_crtc *crtc = new_con_state->crtc;
7870 	struct drm_crtc_state *new_crtc_state;
7871 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
7872 	int ret;
7873 
7874 	if (WARN_ON(unlikely(!old_con_state || !new_con_state)))
7875 		return -EINVAL;
7876 
7877 	trace_amdgpu_dm_connector_atomic_check(new_con_state);
7878 
7879 	if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
7880 		ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
7881 		if (ret < 0)
7882 			return ret;
7883 	}
7884 
7885 	if (!crtc)
7886 		return 0;
7887 
7888 	if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) {
7889 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7890 		if (IS_ERR(new_crtc_state))
7891 			return PTR_ERR(new_crtc_state);
7892 
7893 		new_crtc_state->mode_changed = true;
7894 	}
7895 
7896 	if (new_con_state->colorspace != old_con_state->colorspace) {
7897 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7898 		if (IS_ERR(new_crtc_state))
7899 			return PTR_ERR(new_crtc_state);
7900 
7901 		new_crtc_state->mode_changed = true;
7902 	}
7903 
7904 	if (new_con_state->content_type != old_con_state->content_type) {
7905 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7906 		if (IS_ERR(new_crtc_state))
7907 			return PTR_ERR(new_crtc_state);
7908 
7909 		new_crtc_state->mode_changed = true;
7910 	}
7911 
7912 	if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
7913 		struct dc_info_packet hdr_infopacket;
7914 
7915 		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
7916 		if (ret)
7917 			return ret;
7918 
7919 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7920 		if (IS_ERR(new_crtc_state))
7921 			return PTR_ERR(new_crtc_state);
7922 
7923 		/*
7924 		 * DC considers the stream backends changed if the
7925 		 * static metadata changes. Forcing the modeset also
7926 		 * gives a simple way for userspace to switch from
7927 		 * 8bpc to 10bpc when setting the metadata to enter
7928 		 * or exit HDR.
7929 		 *
7930 		 * Changing the static metadata after it's been
7931 		 * set is permissible, however. So only force a
7932 		 * modeset if we're entering or exiting HDR.
7933 		 */
7934 		new_crtc_state->mode_changed = new_crtc_state->mode_changed ||
7935 			!old_con_state->hdr_output_metadata ||
7936 			!new_con_state->hdr_output_metadata;
7937 	}
7938 
7939 	return 0;
7940 }
7941 
7942 static const struct drm_connector_helper_funcs
7943 amdgpu_dm_connector_helper_funcs = {
7944 	/*
7945 	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
7946 	 * modes will be filtered by drm_mode_validate_size(), and those modes
7947 	 * are missing after user start lightdm. So we need to renew modes list.
7948 	 * in get_modes call back, not just return the modes count
7949 	 */
7950 	.get_modes = get_modes,
7951 	.mode_valid = amdgpu_dm_connector_mode_valid,
7952 	.atomic_check = amdgpu_dm_connector_atomic_check,
7953 };
7954 
7955 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
7956 {
7957 
7958 }
7959 
7960 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
7961 {
7962 	switch (display_color_depth) {
7963 	case COLOR_DEPTH_666:
7964 		return 6;
7965 	case COLOR_DEPTH_888:
7966 		return 8;
7967 	case COLOR_DEPTH_101010:
7968 		return 10;
7969 	case COLOR_DEPTH_121212:
7970 		return 12;
7971 	case COLOR_DEPTH_141414:
7972 		return 14;
7973 	case COLOR_DEPTH_161616:
7974 		return 16;
7975 	default:
7976 		break;
7977 	}
7978 	return 0;
7979 }
7980 
7981 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
7982 					  struct drm_crtc_state *crtc_state,
7983 					  struct drm_connector_state *conn_state)
7984 {
7985 	struct drm_atomic_state *state = crtc_state->state;
7986 	struct drm_connector *connector = conn_state->connector;
7987 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7988 	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
7989 	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
7990 	struct drm_dp_mst_topology_mgr *mst_mgr;
7991 	struct drm_dp_mst_port *mst_port;
7992 	struct drm_dp_mst_topology_state *mst_state;
7993 	enum dc_color_depth color_depth;
7994 	int clock, bpp = 0;
7995 	bool is_y420 = false;
7996 
7997 	if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
7998 	    (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
7999 		struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8000 		struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8001 		enum drm_mode_status result;
8002 
8003 		result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode);
8004 		if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) {
8005 			drm_dbg_driver(encoder->dev,
8006 				       "mode %dx%d@%dHz is not native, enabling scaling\n",
8007 				       adjusted_mode->hdisplay, adjusted_mode->vdisplay,
8008 				       drm_mode_vrefresh(adjusted_mode));
8009 			dm_new_connector_state->scaling = RMX_FULL;
8010 		}
8011 		return 0;
8012 	}
8013 
8014 	if (!aconnector->mst_output_port)
8015 		return 0;
8016 
8017 	mst_port = aconnector->mst_output_port;
8018 	mst_mgr = &aconnector->mst_root->mst_mgr;
8019 
8020 	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
8021 		return 0;
8022 
8023 	mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
8024 	if (IS_ERR(mst_state))
8025 		return PTR_ERR(mst_state);
8026 
8027 	mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link);
8028 
8029 	if (!state->duplicated) {
8030 		int max_bpc = conn_state->max_requested_bpc;
8031 
8032 		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
8033 			  aconnector->force_yuv420_output;
8034 		color_depth = convert_color_depth_from_display_info(connector,
8035 								    is_y420,
8036 								    max_bpc);
8037 		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
8038 		clock = adjusted_mode->clock;
8039 		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4);
8040 	}
8041 
8042 	dm_new_connector_state->vcpi_slots =
8043 		drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
8044 					      dm_new_connector_state->pbn);
8045 	if (dm_new_connector_state->vcpi_slots < 0) {
8046 		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
8047 		return dm_new_connector_state->vcpi_slots;
8048 	}
8049 	return 0;
8050 }
8051 
8052 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
8053 	.disable = dm_encoder_helper_disable,
8054 	.atomic_check = dm_encoder_helper_atomic_check
8055 };
8056 
8057 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
8058 					    struct dc_state *dc_state,
8059 					    struct dsc_mst_fairness_vars *vars)
8060 {
8061 	struct dc_stream_state *stream = NULL;
8062 	struct drm_connector *connector;
8063 	struct drm_connector_state *new_con_state;
8064 	struct amdgpu_dm_connector *aconnector;
8065 	struct dm_connector_state *dm_conn_state;
8066 	int i, j, ret;
8067 	int vcpi, pbn_div, pbn = 0, slot_num = 0;
8068 
8069 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
8070 
8071 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
8072 			continue;
8073 
8074 		aconnector = to_amdgpu_dm_connector(connector);
8075 
8076 		if (!aconnector->mst_output_port)
8077 			continue;
8078 
8079 		if (!new_con_state || !new_con_state->crtc)
8080 			continue;
8081 
8082 		dm_conn_state = to_dm_connector_state(new_con_state);
8083 
8084 		for (j = 0; j < dc_state->stream_count; j++) {
8085 			stream = dc_state->streams[j];
8086 			if (!stream)
8087 				continue;
8088 
8089 			if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
8090 				break;
8091 
8092 			stream = NULL;
8093 		}
8094 
8095 		if (!stream)
8096 			continue;
8097 
8098 		pbn_div = dm_mst_get_pbn_divider(stream->link);
8099 		/* pbn is calculated by compute_mst_dsc_configs_for_state*/
8100 		for (j = 0; j < dc_state->stream_count; j++) {
8101 			if (vars[j].aconnector == aconnector) {
8102 				pbn = vars[j].pbn;
8103 				break;
8104 			}
8105 		}
8106 
8107 		if (j == dc_state->stream_count || pbn_div == 0)
8108 			continue;
8109 
8110 		slot_num = DIV_ROUND_UP(pbn, pbn_div);
8111 
8112 		if (stream->timing.flags.DSC != 1) {
8113 			dm_conn_state->pbn = pbn;
8114 			dm_conn_state->vcpi_slots = slot_num;
8115 
8116 			ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
8117 							   dm_conn_state->pbn, false);
8118 			if (ret < 0)
8119 				return ret;
8120 
8121 			continue;
8122 		}
8123 
8124 		vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
8125 		if (vcpi < 0)
8126 			return vcpi;
8127 
8128 		dm_conn_state->pbn = pbn;
8129 		dm_conn_state->vcpi_slots = vcpi;
8130 	}
8131 	return 0;
8132 }
8133 
8134 static int to_drm_connector_type(enum signal_type st)
8135 {
8136 	switch (st) {
8137 	case SIGNAL_TYPE_HDMI_TYPE_A:
8138 		return DRM_MODE_CONNECTOR_HDMIA;
8139 	case SIGNAL_TYPE_EDP:
8140 		return DRM_MODE_CONNECTOR_eDP;
8141 	case SIGNAL_TYPE_LVDS:
8142 		return DRM_MODE_CONNECTOR_LVDS;
8143 	case SIGNAL_TYPE_RGB:
8144 		return DRM_MODE_CONNECTOR_VGA;
8145 	case SIGNAL_TYPE_DISPLAY_PORT:
8146 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
8147 		return DRM_MODE_CONNECTOR_DisplayPort;
8148 	case SIGNAL_TYPE_DVI_DUAL_LINK:
8149 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
8150 		return DRM_MODE_CONNECTOR_DVID;
8151 	case SIGNAL_TYPE_VIRTUAL:
8152 		return DRM_MODE_CONNECTOR_VIRTUAL;
8153 
8154 	default:
8155 		return DRM_MODE_CONNECTOR_Unknown;
8156 	}
8157 }
8158 
8159 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
8160 {
8161 	struct drm_encoder *encoder;
8162 
8163 	/* There is only one encoder per connector */
8164 	drm_connector_for_each_possible_encoder(connector, encoder)
8165 		return encoder;
8166 
8167 	return NULL;
8168 }
8169 
8170 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
8171 {
8172 	struct drm_encoder *encoder;
8173 	struct amdgpu_encoder *amdgpu_encoder;
8174 
8175 	encoder = amdgpu_dm_connector_to_encoder(connector);
8176 
8177 	if (encoder == NULL)
8178 		return;
8179 
8180 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8181 
8182 	amdgpu_encoder->native_mode.clock = 0;
8183 
8184 	if (!list_empty(&connector->probed_modes)) {
8185 		struct drm_display_mode *preferred_mode = NULL;
8186 
8187 		list_for_each_entry(preferred_mode,
8188 				    &connector->probed_modes,
8189 				    head) {
8190 			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
8191 				amdgpu_encoder->native_mode = *preferred_mode;
8192 
8193 			break;
8194 		}
8195 
8196 	}
8197 }
8198 
8199 static struct drm_display_mode *
8200 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
8201 			     char *name,
8202 			     int hdisplay, int vdisplay)
8203 {
8204 	struct drm_device *dev = encoder->dev;
8205 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8206 	struct drm_display_mode *mode = NULL;
8207 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8208 
8209 	mode = drm_mode_duplicate(dev, native_mode);
8210 
8211 	if (mode == NULL)
8212 		return NULL;
8213 
8214 	mode->hdisplay = hdisplay;
8215 	mode->vdisplay = vdisplay;
8216 	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8217 	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
8218 
8219 	return mode;
8220 
8221 }
8222 
8223 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
8224 						 struct drm_connector *connector)
8225 {
8226 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8227 	struct drm_display_mode *mode = NULL;
8228 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8229 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8230 				to_amdgpu_dm_connector(connector);
8231 	int i;
8232 	int n;
8233 	struct mode_size {
8234 		char name[DRM_DISPLAY_MODE_LEN];
8235 		int w;
8236 		int h;
8237 	} common_modes[] = {
8238 		{  "640x480",  640,  480},
8239 		{  "800x600",  800,  600},
8240 		{ "1024x768", 1024,  768},
8241 		{ "1280x720", 1280,  720},
8242 		{ "1280x800", 1280,  800},
8243 		{"1280x1024", 1280, 1024},
8244 		{ "1440x900", 1440,  900},
8245 		{"1680x1050", 1680, 1050},
8246 		{"1600x1200", 1600, 1200},
8247 		{"1920x1080", 1920, 1080},
8248 		{"1920x1200", 1920, 1200}
8249 	};
8250 
8251 	n = ARRAY_SIZE(common_modes);
8252 
8253 	for (i = 0; i < n; i++) {
8254 		struct drm_display_mode *curmode = NULL;
8255 		bool mode_existed = false;
8256 
8257 		if (common_modes[i].w > native_mode->hdisplay ||
8258 		    common_modes[i].h > native_mode->vdisplay ||
8259 		   (common_modes[i].w == native_mode->hdisplay &&
8260 		    common_modes[i].h == native_mode->vdisplay))
8261 			continue;
8262 
8263 		list_for_each_entry(curmode, &connector->probed_modes, head) {
8264 			if (common_modes[i].w == curmode->hdisplay &&
8265 			    common_modes[i].h == curmode->vdisplay) {
8266 				mode_existed = true;
8267 				break;
8268 			}
8269 		}
8270 
8271 		if (mode_existed)
8272 			continue;
8273 
8274 		mode = amdgpu_dm_create_common_mode(encoder,
8275 				common_modes[i].name, common_modes[i].w,
8276 				common_modes[i].h);
8277 		if (!mode)
8278 			continue;
8279 
8280 		drm_mode_probed_add(connector, mode);
8281 		amdgpu_dm_connector->num_modes++;
8282 	}
8283 }
8284 
8285 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
8286 {
8287 	struct drm_encoder *encoder;
8288 	struct amdgpu_encoder *amdgpu_encoder;
8289 	const struct drm_display_mode *native_mode;
8290 
8291 	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
8292 	    connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
8293 		return;
8294 
8295 	mutex_lock(&connector->dev->mode_config.mutex);
8296 	amdgpu_dm_connector_get_modes(connector);
8297 	mutex_unlock(&connector->dev->mode_config.mutex);
8298 
8299 	encoder = amdgpu_dm_connector_to_encoder(connector);
8300 	if (!encoder)
8301 		return;
8302 
8303 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8304 
8305 	native_mode = &amdgpu_encoder->native_mode;
8306 	if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
8307 		return;
8308 
8309 	drm_connector_set_panel_orientation_with_quirk(connector,
8310 						       DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
8311 						       native_mode->hdisplay,
8312 						       native_mode->vdisplay);
8313 }
8314 
8315 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
8316 					      const struct drm_edid *drm_edid)
8317 {
8318 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8319 			to_amdgpu_dm_connector(connector);
8320 
8321 	if (drm_edid) {
8322 		/* empty probed_modes */
8323 		INIT_LIST_HEAD(&connector->probed_modes);
8324 		amdgpu_dm_connector->num_modes =
8325 				drm_edid_connector_add_modes(connector);
8326 
8327 		/* sorting the probed modes before calling function
8328 		 * amdgpu_dm_get_native_mode() since EDID can have
8329 		 * more than one preferred mode. The modes that are
8330 		 * later in the probed mode list could be of higher
8331 		 * and preferred resolution. For example, 3840x2160
8332 		 * resolution in base EDID preferred timing and 4096x2160
8333 		 * preferred resolution in DID extension block later.
8334 		 */
8335 		drm_mode_sort(&connector->probed_modes);
8336 		amdgpu_dm_get_native_mode(connector);
8337 
8338 		/* Freesync capabilities are reset by calling
8339 		 * drm_edid_connector_add_modes() and need to be
8340 		 * restored here.
8341 		 */
8342 		amdgpu_dm_update_freesync_caps(connector, drm_edid);
8343 	} else {
8344 		amdgpu_dm_connector->num_modes = 0;
8345 	}
8346 }
8347 
8348 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
8349 			      struct drm_display_mode *mode)
8350 {
8351 	struct drm_display_mode *m;
8352 
8353 	list_for_each_entry(m, &aconnector->base.probed_modes, head) {
8354 		if (drm_mode_equal(m, mode))
8355 			return true;
8356 	}
8357 
8358 	return false;
8359 }
8360 
8361 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
8362 {
8363 	const struct drm_display_mode *m;
8364 	struct drm_display_mode *new_mode;
8365 	uint i;
8366 	u32 new_modes_count = 0;
8367 
8368 	/* Standard FPS values
8369 	 *
8370 	 * 23.976       - TV/NTSC
8371 	 * 24           - Cinema
8372 	 * 25           - TV/PAL
8373 	 * 29.97        - TV/NTSC
8374 	 * 30           - TV/NTSC
8375 	 * 48           - Cinema HFR
8376 	 * 50           - TV/PAL
8377 	 * 60           - Commonly used
8378 	 * 48,72,96,120 - Multiples of 24
8379 	 */
8380 	static const u32 common_rates[] = {
8381 		23976, 24000, 25000, 29970, 30000,
8382 		48000, 50000, 60000, 72000, 96000, 120000
8383 	};
8384 
8385 	/*
8386 	 * Find mode with highest refresh rate with the same resolution
8387 	 * as the preferred mode. Some monitors report a preferred mode
8388 	 * with lower resolution than the highest refresh rate supported.
8389 	 */
8390 
8391 	m = get_highest_refresh_rate_mode(aconnector, true);
8392 	if (!m)
8393 		return 0;
8394 
8395 	for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
8396 		u64 target_vtotal, target_vtotal_diff;
8397 		u64 num, den;
8398 
8399 		if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
8400 			continue;
8401 
8402 		if (common_rates[i] < aconnector->min_vfreq * 1000 ||
8403 		    common_rates[i] > aconnector->max_vfreq * 1000)
8404 			continue;
8405 
8406 		num = (unsigned long long)m->clock * 1000 * 1000;
8407 		den = common_rates[i] * (unsigned long long)m->htotal;
8408 		target_vtotal = div_u64(num, den);
8409 		target_vtotal_diff = target_vtotal - m->vtotal;
8410 
8411 		/* Check for illegal modes */
8412 		if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
8413 		    m->vsync_end + target_vtotal_diff < m->vsync_start ||
8414 		    m->vtotal + target_vtotal_diff < m->vsync_end)
8415 			continue;
8416 
8417 		new_mode = drm_mode_duplicate(aconnector->base.dev, m);
8418 		if (!new_mode)
8419 			goto out;
8420 
8421 		new_mode->vtotal += (u16)target_vtotal_diff;
8422 		new_mode->vsync_start += (u16)target_vtotal_diff;
8423 		new_mode->vsync_end += (u16)target_vtotal_diff;
8424 		new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8425 		new_mode->type |= DRM_MODE_TYPE_DRIVER;
8426 
8427 		if (!is_duplicate_mode(aconnector, new_mode)) {
8428 			drm_mode_probed_add(&aconnector->base, new_mode);
8429 			new_modes_count += 1;
8430 		} else
8431 			drm_mode_destroy(aconnector->base.dev, new_mode);
8432 	}
8433  out:
8434 	return new_modes_count;
8435 }
8436 
8437 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
8438 						   const struct drm_edid *drm_edid)
8439 {
8440 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8441 		to_amdgpu_dm_connector(connector);
8442 
8443 	if (!(amdgpu_freesync_vid_mode && drm_edid))
8444 		return;
8445 
8446 	if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
8447 		amdgpu_dm_connector->num_modes +=
8448 			add_fs_modes(amdgpu_dm_connector);
8449 }
8450 
8451 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
8452 {
8453 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8454 			to_amdgpu_dm_connector(connector);
8455 	struct drm_encoder *encoder;
8456 	const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid;
8457 	struct dc_link_settings *verified_link_cap =
8458 			&amdgpu_dm_connector->dc_link->verified_link_cap;
8459 	const struct dc *dc = amdgpu_dm_connector->dc_link->dc;
8460 
8461 	encoder = amdgpu_dm_connector_to_encoder(connector);
8462 
8463 	if (!drm_edid) {
8464 		amdgpu_dm_connector->num_modes =
8465 				drm_add_modes_noedid(connector, 640, 480);
8466 		if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
8467 			amdgpu_dm_connector->num_modes +=
8468 				drm_add_modes_noedid(connector, 1920, 1080);
8469 	} else {
8470 		amdgpu_dm_connector_ddc_get_modes(connector, drm_edid);
8471 		if (encoder)
8472 			amdgpu_dm_connector_add_common_modes(encoder, connector);
8473 		amdgpu_dm_connector_add_freesync_modes(connector, drm_edid);
8474 	}
8475 	amdgpu_dm_fbc_init(connector);
8476 
8477 	return amdgpu_dm_connector->num_modes;
8478 }
8479 
8480 static const u32 supported_colorspaces =
8481 	BIT(DRM_MODE_COLORIMETRY_BT709_YCC) |
8482 	BIT(DRM_MODE_COLORIMETRY_OPRGB) |
8483 	BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) |
8484 	BIT(DRM_MODE_COLORIMETRY_BT2020_YCC);
8485 
8486 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
8487 				     struct amdgpu_dm_connector *aconnector,
8488 				     int connector_type,
8489 				     struct dc_link *link,
8490 				     int link_index)
8491 {
8492 	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
8493 
8494 	/*
8495 	 * Some of the properties below require access to state, like bpc.
8496 	 * Allocate some default initial connector state with our reset helper.
8497 	 */
8498 	if (aconnector->base.funcs->reset)
8499 		aconnector->base.funcs->reset(&aconnector->base);
8500 
8501 	aconnector->connector_id = link_index;
8502 	aconnector->bl_idx = -1;
8503 	aconnector->dc_link = link;
8504 	aconnector->base.interlace_allowed = false;
8505 	aconnector->base.doublescan_allowed = false;
8506 	aconnector->base.stereo_allowed = false;
8507 	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
8508 	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
8509 	aconnector->audio_inst = -1;
8510 	aconnector->pack_sdp_v1_3 = false;
8511 	aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
8512 	memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
8513 	mutex_init(&aconnector->hpd_lock);
8514 	mutex_init(&aconnector->handle_mst_msg_ready);
8515 
8516 	/*
8517 	 * configure support HPD hot plug connector_>polled default value is 0
8518 	 * which means HPD hot plug not supported
8519 	 */
8520 	switch (connector_type) {
8521 	case DRM_MODE_CONNECTOR_HDMIA:
8522 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8523 		aconnector->base.ycbcr_420_allowed =
8524 			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
8525 		break;
8526 	case DRM_MODE_CONNECTOR_DisplayPort:
8527 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8528 		link->link_enc = link_enc_cfg_get_link_enc(link);
8529 		ASSERT(link->link_enc);
8530 		if (link->link_enc)
8531 			aconnector->base.ycbcr_420_allowed =
8532 			link->link_enc->features.dp_ycbcr420_supported ? true : false;
8533 		break;
8534 	case DRM_MODE_CONNECTOR_DVID:
8535 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8536 		break;
8537 	default:
8538 		break;
8539 	}
8540 
8541 	drm_object_attach_property(&aconnector->base.base,
8542 				dm->ddev->mode_config.scaling_mode_property,
8543 				DRM_MODE_SCALE_NONE);
8544 
8545 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA
8546 		|| (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root))
8547 		drm_connector_attach_broadcast_rgb_property(&aconnector->base);
8548 
8549 	drm_object_attach_property(&aconnector->base.base,
8550 				adev->mode_info.underscan_property,
8551 				UNDERSCAN_OFF);
8552 	drm_object_attach_property(&aconnector->base.base,
8553 				adev->mode_info.underscan_hborder_property,
8554 				0);
8555 	drm_object_attach_property(&aconnector->base.base,
8556 				adev->mode_info.underscan_vborder_property,
8557 				0);
8558 
8559 	if (!aconnector->mst_root)
8560 		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
8561 
8562 	aconnector->base.state->max_bpc = 16;
8563 	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
8564 
8565 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8566 		/* Content Type is currently only implemented for HDMI. */
8567 		drm_connector_attach_content_type_property(&aconnector->base);
8568 	}
8569 
8570 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8571 		if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces))
8572 			drm_connector_attach_colorspace_property(&aconnector->base);
8573 	} else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) ||
8574 		   connector_type == DRM_MODE_CONNECTOR_eDP) {
8575 		if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces))
8576 			drm_connector_attach_colorspace_property(&aconnector->base);
8577 	}
8578 
8579 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8580 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
8581 	    connector_type == DRM_MODE_CONNECTOR_eDP) {
8582 		drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
8583 
8584 		if (!aconnector->mst_root)
8585 			drm_connector_attach_vrr_capable_property(&aconnector->base);
8586 
8587 		if (adev->dm.hdcp_workqueue)
8588 			drm_connector_attach_content_protection_property(&aconnector->base, true);
8589 	}
8590 
8591 	if (connector_type == DRM_MODE_CONNECTOR_eDP) {
8592 		struct drm_privacy_screen *privacy_screen;
8593 
8594 		privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL);
8595 		if (!IS_ERR(privacy_screen)) {
8596 			drm_connector_attach_privacy_screen_provider(&aconnector->base,
8597 								     privacy_screen);
8598 		} else if (PTR_ERR(privacy_screen) != -ENODEV) {
8599 			drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n");
8600 		}
8601 	}
8602 }
8603 
8604 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
8605 			      struct i2c_msg *msgs, int num)
8606 {
8607 	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
8608 	struct ddc_service *ddc_service = i2c->ddc_service;
8609 	struct i2c_command cmd;
8610 	int i;
8611 	int result = -EIO;
8612 
8613 	if (!ddc_service->ddc_pin)
8614 		return result;
8615 
8616 	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
8617 
8618 	if (!cmd.payloads)
8619 		return result;
8620 
8621 	cmd.number_of_payloads = num;
8622 	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
8623 	cmd.speed = 100;
8624 
8625 	for (i = 0; i < num; i++) {
8626 		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
8627 		cmd.payloads[i].address = msgs[i].addr;
8628 		cmd.payloads[i].length = msgs[i].len;
8629 		cmd.payloads[i].data = msgs[i].buf;
8630 	}
8631 
8632 	if (i2c->oem) {
8633 		if (dc_submit_i2c_oem(
8634 			    ddc_service->ctx->dc,
8635 			    &cmd))
8636 			result = num;
8637 	} else {
8638 		if (dc_submit_i2c(
8639 			    ddc_service->ctx->dc,
8640 			    ddc_service->link->link_index,
8641 			    &cmd))
8642 			result = num;
8643 	}
8644 
8645 	kfree(cmd.payloads);
8646 	return result;
8647 }
8648 
8649 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
8650 {
8651 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
8652 }
8653 
8654 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
8655 	.master_xfer = amdgpu_dm_i2c_xfer,
8656 	.functionality = amdgpu_dm_i2c_func,
8657 };
8658 
8659 static struct amdgpu_i2c_adapter *
8660 create_i2c(struct ddc_service *ddc_service, bool oem)
8661 {
8662 	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
8663 	struct amdgpu_i2c_adapter *i2c;
8664 
8665 	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
8666 	if (!i2c)
8667 		return NULL;
8668 	i2c->base.owner = THIS_MODULE;
8669 	i2c->base.dev.parent = &adev->pdev->dev;
8670 	i2c->base.algo = &amdgpu_dm_i2c_algo;
8671 	if (oem)
8672 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus");
8673 	else
8674 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d",
8675 			 ddc_service->link->link_index);
8676 	i2c_set_adapdata(&i2c->base, i2c);
8677 	i2c->ddc_service = ddc_service;
8678 	i2c->oem = oem;
8679 
8680 	return i2c;
8681 }
8682 
8683 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector)
8684 {
8685 	struct cec_connector_info conn_info;
8686 	struct drm_device *ddev = aconnector->base.dev;
8687 	struct device *hdmi_dev = ddev->dev;
8688 
8689 	if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) {
8690 		drm_info(ddev, "HDMI-CEC feature masked\n");
8691 		return -EINVAL;
8692 	}
8693 
8694 	cec_fill_conn_info_from_drm(&conn_info, &aconnector->base);
8695 	aconnector->notifier =
8696 		cec_notifier_conn_register(hdmi_dev, NULL, &conn_info);
8697 	if (!aconnector->notifier) {
8698 		drm_err(ddev, "Failed to create cec notifier\n");
8699 		return -ENOMEM;
8700 	}
8701 
8702 	return 0;
8703 }
8704 
8705 /*
8706  * Note: this function assumes that dc_link_detect() was called for the
8707  * dc_link which will be represented by this aconnector.
8708  */
8709 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
8710 				    struct amdgpu_dm_connector *aconnector,
8711 				    u32 link_index,
8712 				    struct amdgpu_encoder *aencoder)
8713 {
8714 	int res = 0;
8715 	int connector_type;
8716 	struct dc *dc = dm->dc;
8717 	struct dc_link *link = dc_get_link_at_index(dc, link_index);
8718 	struct amdgpu_i2c_adapter *i2c;
8719 
8720 	/* Not needed for writeback connector */
8721 	link->priv = aconnector;
8722 
8723 
8724 	i2c = create_i2c(link->ddc, false);
8725 	if (!i2c) {
8726 		drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n");
8727 		return -ENOMEM;
8728 	}
8729 
8730 	aconnector->i2c = i2c;
8731 	res = i2c_add_adapter(&i2c->base);
8732 
8733 	if (res) {
8734 		drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index);
8735 		goto out_free;
8736 	}
8737 
8738 	connector_type = to_drm_connector_type(link->connector_signal);
8739 
8740 	res = drm_connector_init_with_ddc(
8741 			dm->ddev,
8742 			&aconnector->base,
8743 			&amdgpu_dm_connector_funcs,
8744 			connector_type,
8745 			&i2c->base);
8746 
8747 	if (res) {
8748 		drm_err(adev_to_drm(dm->adev), "connector_init failed\n");
8749 		aconnector->connector_id = -1;
8750 		goto out_free;
8751 	}
8752 
8753 	drm_connector_helper_add(
8754 			&aconnector->base,
8755 			&amdgpu_dm_connector_helper_funcs);
8756 
8757 	amdgpu_dm_connector_init_helper(
8758 		dm,
8759 		aconnector,
8760 		connector_type,
8761 		link,
8762 		link_index);
8763 
8764 	drm_connector_attach_encoder(
8765 		&aconnector->base, &aencoder->base);
8766 
8767 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8768 	    connector_type == DRM_MODE_CONNECTOR_HDMIB)
8769 		amdgpu_dm_initialize_hdmi_connector(aconnector);
8770 
8771 	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
8772 		|| connector_type == DRM_MODE_CONNECTOR_eDP)
8773 		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
8774 
8775 out_free:
8776 	if (res) {
8777 		kfree(i2c);
8778 		aconnector->i2c = NULL;
8779 	}
8780 	return res;
8781 }
8782 
8783 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
8784 {
8785 	switch (adev->mode_info.num_crtc) {
8786 	case 1:
8787 		return 0x1;
8788 	case 2:
8789 		return 0x3;
8790 	case 3:
8791 		return 0x7;
8792 	case 4:
8793 		return 0xf;
8794 	case 5:
8795 		return 0x1f;
8796 	case 6:
8797 	default:
8798 		return 0x3f;
8799 	}
8800 }
8801 
8802 static int amdgpu_dm_encoder_init(struct drm_device *dev,
8803 				  struct amdgpu_encoder *aencoder,
8804 				  uint32_t link_index)
8805 {
8806 	struct amdgpu_device *adev = drm_to_adev(dev);
8807 
8808 	int res = drm_encoder_init(dev,
8809 				   &aencoder->base,
8810 				   &amdgpu_dm_encoder_funcs,
8811 				   DRM_MODE_ENCODER_TMDS,
8812 				   NULL);
8813 
8814 	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
8815 
8816 	if (!res)
8817 		aencoder->encoder_id = link_index;
8818 	else
8819 		aencoder->encoder_id = -1;
8820 
8821 	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
8822 
8823 	return res;
8824 }
8825 
8826 static void manage_dm_interrupts(struct amdgpu_device *adev,
8827 				 struct amdgpu_crtc *acrtc,
8828 				 struct dm_crtc_state *acrtc_state)
8829 {	/*
8830 	 * We cannot be sure that the frontend index maps to the same
8831 	 * backend index - some even map to more than one.
8832 	 * So we have to go through the CRTC to find the right IRQ.
8833 	 */
8834 	int irq_type = amdgpu_display_crtc_idx_to_irq_type(
8835 			adev,
8836 			acrtc->crtc_id);
8837 	struct drm_device *dev = adev_to_drm(adev);
8838 
8839 	struct drm_vblank_crtc_config config = {0};
8840 	struct dc_crtc_timing *timing;
8841 	int offdelay;
8842 
8843 	if (acrtc_state) {
8844 		timing = &acrtc_state->stream->timing;
8845 
8846 		/*
8847 		 * Depending on when the HW latching event of double-buffered
8848 		 * registers happen relative to the PSR SDP deadline, and how
8849 		 * bad the Panel clock has drifted since the last ALPM off
8850 		 * event, there can be up to 3 frames of delay between sending
8851 		 * the PSR exit cmd to DMUB fw, and when the panel starts
8852 		 * displaying live frames.
8853 		 *
8854 		 * We can set:
8855 		 *
8856 		 * 20/100 * offdelay_ms = 3_frames_ms
8857 		 * => offdelay_ms = 5 * 3_frames_ms
8858 		 *
8859 		 * This ensures that `3_frames_ms` will only be experienced as a
8860 		 * 20% delay on top how long the display has been static, and
8861 		 * thus make the delay less perceivable.
8862 		 */
8863 		if (acrtc_state->stream->link->psr_settings.psr_version <
8864 		    DC_PSR_VERSION_UNSUPPORTED) {
8865 			offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 *
8866 						      timing->v_total *
8867 						      timing->h_total,
8868 						      timing->pix_clk_100hz);
8869 			config.offdelay_ms = offdelay ?: 30;
8870 		} else if (amdgpu_ip_version(adev, DCE_HWIP, 0) <
8871 			   IP_VERSION(3, 5, 0) ||
8872 			   !(adev->flags & AMD_IS_APU)) {
8873 			/*
8874 			 * Older HW and DGPU have issues with instant off;
8875 			 * use a 2 frame offdelay.
8876 			 */
8877 			offdelay = DIV64_U64_ROUND_UP((u64)20 *
8878 						      timing->v_total *
8879 						      timing->h_total,
8880 						      timing->pix_clk_100hz);
8881 
8882 			config.offdelay_ms = offdelay ?: 30;
8883 		} else {
8884 			/* offdelay_ms = 0 will never disable vblank */
8885 			config.offdelay_ms = 1;
8886 			config.disable_immediate = true;
8887 		}
8888 
8889 		drm_crtc_vblank_on_config(&acrtc->base,
8890 					  &config);
8891 		/* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/
8892 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
8893 		case IP_VERSION(3, 0, 0):
8894 		case IP_VERSION(3, 0, 2):
8895 		case IP_VERSION(3, 0, 3):
8896 		case IP_VERSION(3, 2, 0):
8897 			if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type))
8898 				drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n");
8899 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
8900 			if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type))
8901 				drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n");
8902 #endif
8903 		}
8904 
8905 	} else {
8906 		/* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/
8907 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
8908 		case IP_VERSION(3, 0, 0):
8909 		case IP_VERSION(3, 0, 2):
8910 		case IP_VERSION(3, 0, 3):
8911 		case IP_VERSION(3, 2, 0):
8912 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
8913 			if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type))
8914 				drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n");
8915 #endif
8916 			if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type))
8917 				drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n");
8918 		}
8919 
8920 		drm_crtc_vblank_off(&acrtc->base);
8921 	}
8922 }
8923 
8924 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
8925 				      struct amdgpu_crtc *acrtc)
8926 {
8927 	int irq_type =
8928 		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
8929 
8930 	/**
8931 	 * This reads the current state for the IRQ and force reapplies
8932 	 * the setting to hardware.
8933 	 */
8934 	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
8935 }
8936 
8937 static bool
8938 is_scaling_state_different(const struct dm_connector_state *dm_state,
8939 			   const struct dm_connector_state *old_dm_state)
8940 {
8941 	if (dm_state->scaling != old_dm_state->scaling)
8942 		return true;
8943 	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
8944 		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
8945 			return true;
8946 	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
8947 		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
8948 			return true;
8949 	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
8950 		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
8951 		return true;
8952 	return false;
8953 }
8954 
8955 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
8956 					    struct drm_crtc_state *old_crtc_state,
8957 					    struct drm_connector_state *new_conn_state,
8958 					    struct drm_connector_state *old_conn_state,
8959 					    const struct drm_connector *connector,
8960 					    struct hdcp_workqueue *hdcp_w)
8961 {
8962 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8963 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
8964 
8965 	pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
8966 		connector->index, connector->status, connector->dpms);
8967 	pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
8968 		old_conn_state->content_protection, new_conn_state->content_protection);
8969 
8970 	if (old_crtc_state)
8971 		pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8972 		old_crtc_state->enable,
8973 		old_crtc_state->active,
8974 		old_crtc_state->mode_changed,
8975 		old_crtc_state->active_changed,
8976 		old_crtc_state->connectors_changed);
8977 
8978 	if (new_crtc_state)
8979 		pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8980 		new_crtc_state->enable,
8981 		new_crtc_state->active,
8982 		new_crtc_state->mode_changed,
8983 		new_crtc_state->active_changed,
8984 		new_crtc_state->connectors_changed);
8985 
8986 	/* hdcp content type change */
8987 	if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
8988 	    new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
8989 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8990 		pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
8991 		return true;
8992 	}
8993 
8994 	/* CP is being re enabled, ignore this */
8995 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
8996 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
8997 		if (new_crtc_state && new_crtc_state->mode_changed) {
8998 			new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8999 			pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
9000 			return true;
9001 		}
9002 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
9003 		pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
9004 		return false;
9005 	}
9006 
9007 	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
9008 	 *
9009 	 * Handles:	UNDESIRED -> ENABLED
9010 	 */
9011 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
9012 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
9013 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9014 
9015 	/* Stream removed and re-enabled
9016 	 *
9017 	 * Can sometimes overlap with the HPD case,
9018 	 * thus set update_hdcp to false to avoid
9019 	 * setting HDCP multiple times.
9020 	 *
9021 	 * Handles:	DESIRED -> DESIRED (Special case)
9022 	 */
9023 	if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
9024 		new_conn_state->crtc && new_conn_state->crtc->enabled &&
9025 		connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9026 		dm_con_state->update_hdcp = false;
9027 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
9028 			__func__);
9029 		return true;
9030 	}
9031 
9032 	/* Hot-plug, headless s3, dpms
9033 	 *
9034 	 * Only start HDCP if the display is connected/enabled.
9035 	 * update_hdcp flag will be set to false until the next
9036 	 * HPD comes in.
9037 	 *
9038 	 * Handles:	DESIRED -> DESIRED (Special case)
9039 	 */
9040 	if (dm_con_state->update_hdcp &&
9041 	new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
9042 	connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
9043 		dm_con_state->update_hdcp = false;
9044 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
9045 			__func__);
9046 		return true;
9047 	}
9048 
9049 	if (old_conn_state->content_protection == new_conn_state->content_protection) {
9050 		if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9051 			if (new_crtc_state && new_crtc_state->mode_changed) {
9052 				pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
9053 					__func__);
9054 				return true;
9055 			}
9056 			pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
9057 				__func__);
9058 			return false;
9059 		}
9060 
9061 		pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
9062 		return false;
9063 	}
9064 
9065 	if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
9066 		pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
9067 			__func__);
9068 		return true;
9069 	}
9070 
9071 	pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
9072 	return false;
9073 }
9074 
9075 static void remove_stream(struct amdgpu_device *adev,
9076 			  struct amdgpu_crtc *acrtc,
9077 			  struct dc_stream_state *stream)
9078 {
9079 	/* this is the update mode case */
9080 
9081 	acrtc->otg_inst = -1;
9082 	acrtc->enabled = false;
9083 }
9084 
9085 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
9086 {
9087 
9088 	assert_spin_locked(&acrtc->base.dev->event_lock);
9089 	WARN_ON(acrtc->event);
9090 
9091 	acrtc->event = acrtc->base.state->event;
9092 
9093 	/* Set the flip status */
9094 	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
9095 
9096 	/* Mark this event as consumed */
9097 	acrtc->base.state->event = NULL;
9098 
9099 	drm_dbg_state(acrtc->base.dev,
9100 		      "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
9101 		      acrtc->crtc_id);
9102 }
9103 
9104 static void update_freesync_state_on_stream(
9105 	struct amdgpu_display_manager *dm,
9106 	struct dm_crtc_state *new_crtc_state,
9107 	struct dc_stream_state *new_stream,
9108 	struct dc_plane_state *surface,
9109 	u32 flip_timestamp_in_us)
9110 {
9111 	struct mod_vrr_params vrr_params;
9112 	struct dc_info_packet vrr_infopacket = {0};
9113 	struct amdgpu_device *adev = dm->adev;
9114 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9115 	unsigned long flags;
9116 	bool pack_sdp_v1_3 = false;
9117 	struct amdgpu_dm_connector *aconn;
9118 	enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
9119 
9120 	if (!new_stream)
9121 		return;
9122 
9123 	/*
9124 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9125 	 * For now it's sufficient to just guard against these conditions.
9126 	 */
9127 
9128 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9129 		return;
9130 
9131 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9132 	vrr_params = acrtc->dm_irq_params.vrr_params;
9133 
9134 	if (surface) {
9135 		mod_freesync_handle_preflip(
9136 			dm->freesync_module,
9137 			surface,
9138 			new_stream,
9139 			flip_timestamp_in_us,
9140 			&vrr_params);
9141 
9142 		if (adev->family < AMDGPU_FAMILY_AI &&
9143 		    amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
9144 			mod_freesync_handle_v_update(dm->freesync_module,
9145 						     new_stream, &vrr_params);
9146 
9147 			/* Need to call this before the frame ends. */
9148 			dc_stream_adjust_vmin_vmax(dm->dc,
9149 						   new_crtc_state->stream,
9150 						   &vrr_params.adjust);
9151 		}
9152 	}
9153 
9154 	aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
9155 
9156 	if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) {
9157 		pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
9158 
9159 		if (aconn->vsdb_info.amd_vsdb_version == 1)
9160 			packet_type = PACKET_TYPE_FS_V1;
9161 		else if (aconn->vsdb_info.amd_vsdb_version == 2)
9162 			packet_type = PACKET_TYPE_FS_V2;
9163 		else if (aconn->vsdb_info.amd_vsdb_version == 3)
9164 			packet_type = PACKET_TYPE_FS_V3;
9165 
9166 		mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
9167 					&new_stream->adaptive_sync_infopacket);
9168 	}
9169 
9170 	mod_freesync_build_vrr_infopacket(
9171 		dm->freesync_module,
9172 		new_stream,
9173 		&vrr_params,
9174 		packet_type,
9175 		TRANSFER_FUNC_UNKNOWN,
9176 		&vrr_infopacket,
9177 		pack_sdp_v1_3);
9178 
9179 	new_crtc_state->freesync_vrr_info_changed |=
9180 		(memcmp(&new_crtc_state->vrr_infopacket,
9181 			&vrr_infopacket,
9182 			sizeof(vrr_infopacket)) != 0);
9183 
9184 	acrtc->dm_irq_params.vrr_params = vrr_params;
9185 	new_crtc_state->vrr_infopacket = vrr_infopacket;
9186 
9187 	new_stream->vrr_infopacket = vrr_infopacket;
9188 	new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
9189 
9190 	if (new_crtc_state->freesync_vrr_info_changed)
9191 		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
9192 			      new_crtc_state->base.crtc->base.id,
9193 			      (int)new_crtc_state->base.vrr_enabled,
9194 			      (int)vrr_params.state);
9195 
9196 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9197 }
9198 
9199 static void update_stream_irq_parameters(
9200 	struct amdgpu_display_manager *dm,
9201 	struct dm_crtc_state *new_crtc_state)
9202 {
9203 	struct dc_stream_state *new_stream = new_crtc_state->stream;
9204 	struct mod_vrr_params vrr_params;
9205 	struct mod_freesync_config config = new_crtc_state->freesync_config;
9206 	struct amdgpu_device *adev = dm->adev;
9207 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9208 	unsigned long flags;
9209 
9210 	if (!new_stream)
9211 		return;
9212 
9213 	/*
9214 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9215 	 * For now it's sufficient to just guard against these conditions.
9216 	 */
9217 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9218 		return;
9219 
9220 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9221 	vrr_params = acrtc->dm_irq_params.vrr_params;
9222 
9223 	if (new_crtc_state->vrr_supported &&
9224 	    config.min_refresh_in_uhz &&
9225 	    config.max_refresh_in_uhz) {
9226 		/*
9227 		 * if freesync compatible mode was set, config.state will be set
9228 		 * in atomic check
9229 		 */
9230 		if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
9231 		    (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
9232 		     new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
9233 			vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
9234 			vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
9235 			vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
9236 			vrr_params.state = VRR_STATE_ACTIVE_FIXED;
9237 		} else {
9238 			config.state = new_crtc_state->base.vrr_enabled ?
9239 						     VRR_STATE_ACTIVE_VARIABLE :
9240 						     VRR_STATE_INACTIVE;
9241 		}
9242 	} else {
9243 		config.state = VRR_STATE_UNSUPPORTED;
9244 	}
9245 
9246 	mod_freesync_build_vrr_params(dm->freesync_module,
9247 				      new_stream,
9248 				      &config, &vrr_params);
9249 
9250 	new_crtc_state->freesync_config = config;
9251 	/* Copy state for access from DM IRQ handler */
9252 	acrtc->dm_irq_params.freesync_config = config;
9253 	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
9254 	acrtc->dm_irq_params.vrr_params = vrr_params;
9255 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9256 }
9257 
9258 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
9259 					    struct dm_crtc_state *new_state)
9260 {
9261 	bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
9262 	bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
9263 
9264 	if (!old_vrr_active && new_vrr_active) {
9265 		/* Transition VRR inactive -> active:
9266 		 * While VRR is active, we must not disable vblank irq, as a
9267 		 * reenable after disable would compute bogus vblank/pflip
9268 		 * timestamps if it likely happened inside display front-porch.
9269 		 *
9270 		 * We also need vupdate irq for the actual core vblank handling
9271 		 * at end of vblank.
9272 		 */
9273 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
9274 		WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
9275 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n",
9276 				 __func__, new_state->base.crtc->base.id);
9277 	} else if (old_vrr_active && !new_vrr_active) {
9278 		/* Transition VRR active -> inactive:
9279 		 * Allow vblank irq disable again for fixed refresh rate.
9280 		 */
9281 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
9282 		drm_crtc_vblank_put(new_state->base.crtc);
9283 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n",
9284 				 __func__, new_state->base.crtc->base.id);
9285 	}
9286 }
9287 
9288 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
9289 {
9290 	struct drm_plane *plane;
9291 	struct drm_plane_state *old_plane_state;
9292 	int i;
9293 
9294 	/*
9295 	 * TODO: Make this per-stream so we don't issue redundant updates for
9296 	 * commits with multiple streams.
9297 	 */
9298 	for_each_old_plane_in_state(state, plane, old_plane_state, i)
9299 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
9300 			amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
9301 }
9302 
9303 static inline uint32_t get_mem_type(struct drm_framebuffer *fb)
9304 {
9305 	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
9306 
9307 	return abo->tbo.resource ? abo->tbo.resource->mem_type : 0;
9308 }
9309 
9310 static void amdgpu_dm_update_cursor(struct drm_plane *plane,
9311 				    struct drm_plane_state *old_plane_state,
9312 				    struct dc_stream_update *update)
9313 {
9314 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
9315 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
9316 	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
9317 	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
9318 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
9319 	uint64_t address = afb ? afb->address : 0;
9320 	struct dc_cursor_position position = {0};
9321 	struct dc_cursor_attributes attributes;
9322 	int ret;
9323 
9324 	if (!plane->state->fb && !old_plane_state->fb)
9325 		return;
9326 
9327 	drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n",
9328 		       amdgpu_crtc->crtc_id, plane->state->crtc_w,
9329 		       plane->state->crtc_h);
9330 
9331 	ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position);
9332 	if (ret)
9333 		return;
9334 
9335 	if (!position.enable) {
9336 		/* turn off cursor */
9337 		if (crtc_state && crtc_state->stream) {
9338 			dc_stream_set_cursor_position(crtc_state->stream,
9339 						      &position);
9340 			update->cursor_position = &crtc_state->stream->cursor_position;
9341 		}
9342 		return;
9343 	}
9344 
9345 	amdgpu_crtc->cursor_width = plane->state->crtc_w;
9346 	amdgpu_crtc->cursor_height = plane->state->crtc_h;
9347 
9348 	memset(&attributes, 0, sizeof(attributes));
9349 	attributes.address.high_part = upper_32_bits(address);
9350 	attributes.address.low_part  = lower_32_bits(address);
9351 	attributes.width             = plane->state->crtc_w;
9352 	attributes.height            = plane->state->crtc_h;
9353 	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
9354 	attributes.rotation_angle    = 0;
9355 	attributes.attribute_flags.value = 0;
9356 
9357 	/* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM
9358 	 * legacy gamma setup.
9359 	 */
9360 	if (crtc_state->cm_is_degamma_srgb &&
9361 	    adev->dm.dc->caps.color.dpp.gamma_corr)
9362 		attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1;
9363 
9364 	if (afb)
9365 		attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
9366 
9367 	if (crtc_state->stream) {
9368 		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
9369 						     &attributes))
9370 			drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n");
9371 
9372 		update->cursor_attributes = &crtc_state->stream->cursor_attributes;
9373 
9374 		if (!dc_stream_set_cursor_position(crtc_state->stream,
9375 						   &position))
9376 			drm_err(adev_to_drm(adev), "DC failed to set cursor position\n");
9377 
9378 		update->cursor_position = &crtc_state->stream->cursor_position;
9379 	}
9380 }
9381 
9382 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach,
9383 					  const struct dm_crtc_state *acrtc_state,
9384 					  const u64 current_ts)
9385 {
9386 	struct psr_settings *psr = &acrtc_state->stream->link->psr_settings;
9387 	struct replay_settings *pr = &acrtc_state->stream->link->replay_settings;
9388 	struct amdgpu_dm_connector *aconn =
9389 		(struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
9390 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9391 
9392 	if (acrtc_state->update_type > UPDATE_TYPE_FAST) {
9393 		if (pr->config.replay_supported && !pr->replay_feature_enabled)
9394 			amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn);
9395 		else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED &&
9396 			     !psr->psr_feature_enabled)
9397 			if (!aconn->disallow_edp_enter_psr)
9398 				amdgpu_dm_link_setup_psr(acrtc_state->stream);
9399 	}
9400 
9401 	/* Decrement skip count when SR is enabled and we're doing fast updates. */
9402 	if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
9403 	    (psr->psr_feature_enabled || pr->config.replay_supported)) {
9404 		if (aconn->sr_skip_count > 0)
9405 			aconn->sr_skip_count--;
9406 
9407 		/* Allow SR when skip count is 0. */
9408 		acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count;
9409 
9410 		/*
9411 		 * If sink supports PSR SU/Panel Replay, there is no need to rely on
9412 		 * a vblank event disable request to enable PSR/RP. PSR SU/RP
9413 		 * can be enabled immediately once OS demonstrates an
9414 		 * adequate number of fast atomic commits to notify KMD
9415 		 * of update events. See `vblank_control_worker()`.
9416 		 */
9417 		if (!vrr_active &&
9418 		    acrtc_attach->dm_irq_params.allow_sr_entry &&
9419 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9420 		    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9421 #endif
9422 		    (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) {
9423 			if (pr->replay_feature_enabled && !pr->replay_allow_active)
9424 				amdgpu_dm_replay_enable(acrtc_state->stream, true);
9425 			if (psr->psr_version == DC_PSR_VERSION_SU_1 &&
9426 			    !psr->psr_allow_active && !aconn->disallow_edp_enter_psr)
9427 				amdgpu_dm_psr_enable(acrtc_state->stream);
9428 		}
9429 	} else {
9430 		acrtc_attach->dm_irq_params.allow_sr_entry = false;
9431 	}
9432 }
9433 
9434 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
9435 				    struct drm_device *dev,
9436 				    struct amdgpu_display_manager *dm,
9437 				    struct drm_crtc *pcrtc,
9438 				    bool wait_for_vblank)
9439 {
9440 	u32 i;
9441 	u64 timestamp_ns = ktime_get_ns();
9442 	struct drm_plane *plane;
9443 	struct drm_plane_state *old_plane_state, *new_plane_state;
9444 	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
9445 	struct drm_crtc_state *new_pcrtc_state =
9446 			drm_atomic_get_new_crtc_state(state, pcrtc);
9447 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
9448 	struct dm_crtc_state *dm_old_crtc_state =
9449 			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
9450 	int planes_count = 0, vpos, hpos;
9451 	unsigned long flags;
9452 	u32 target_vblank, last_flip_vblank;
9453 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9454 	bool cursor_update = false;
9455 	bool pflip_present = false;
9456 	bool dirty_rects_changed = false;
9457 	bool updated_planes_and_streams = false;
9458 	struct {
9459 		struct dc_surface_update surface_updates[MAX_SURFACES];
9460 		struct dc_plane_info plane_infos[MAX_SURFACES];
9461 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
9462 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
9463 		struct dc_stream_update stream_update;
9464 	} *bundle;
9465 
9466 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
9467 
9468 	if (!bundle) {
9469 		drm_err(dev, "Failed to allocate update bundle\n");
9470 		goto cleanup;
9471 	}
9472 
9473 	/*
9474 	 * Disable the cursor first if we're disabling all the planes.
9475 	 * It'll remain on the screen after the planes are re-enabled
9476 	 * if we don't.
9477 	 *
9478 	 * If the cursor is transitioning from native to overlay mode, the
9479 	 * native cursor needs to be disabled first.
9480 	 */
9481 	if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE &&
9482 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9483 		struct dc_cursor_position cursor_position = {0};
9484 
9485 		if (!dc_stream_set_cursor_position(acrtc_state->stream,
9486 						   &cursor_position))
9487 			drm_err(dev, "DC failed to disable native cursor\n");
9488 
9489 		bundle->stream_update.cursor_position =
9490 				&acrtc_state->stream->cursor_position;
9491 	}
9492 
9493 	if (acrtc_state->active_planes == 0 &&
9494 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9495 		amdgpu_dm_commit_cursors(state);
9496 
9497 	/* update planes when needed */
9498 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9499 		struct drm_crtc *crtc = new_plane_state->crtc;
9500 		struct drm_crtc_state *new_crtc_state;
9501 		struct drm_framebuffer *fb = new_plane_state->fb;
9502 		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
9503 		bool plane_needs_flip;
9504 		struct dc_plane_state *dc_plane;
9505 		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
9506 
9507 		/* Cursor plane is handled after stream updates */
9508 		if (plane->type == DRM_PLANE_TYPE_CURSOR &&
9509 		    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9510 			if ((fb && crtc == pcrtc) ||
9511 			    (old_plane_state->fb && old_plane_state->crtc == pcrtc)) {
9512 				cursor_update = true;
9513 				if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0)
9514 					amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update);
9515 			}
9516 
9517 			continue;
9518 		}
9519 
9520 		if (!fb || !crtc || pcrtc != crtc)
9521 			continue;
9522 
9523 		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
9524 		if (!new_crtc_state->active)
9525 			continue;
9526 
9527 		dc_plane = dm_new_plane_state->dc_state;
9528 		if (!dc_plane)
9529 			continue;
9530 
9531 		bundle->surface_updates[planes_count].surface = dc_plane;
9532 		if (new_pcrtc_state->color_mgmt_changed) {
9533 			bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction;
9534 			bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func;
9535 			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
9536 			bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult;
9537 			bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func;
9538 			bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func;
9539 			bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf;
9540 		}
9541 
9542 		amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
9543 				     &bundle->scaling_infos[planes_count]);
9544 
9545 		bundle->surface_updates[planes_count].scaling_info =
9546 			&bundle->scaling_infos[planes_count];
9547 
9548 		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
9549 
9550 		pflip_present = pflip_present || plane_needs_flip;
9551 
9552 		if (!plane_needs_flip) {
9553 			planes_count += 1;
9554 			continue;
9555 		}
9556 
9557 		fill_dc_plane_info_and_addr(
9558 			dm->adev, new_plane_state,
9559 			afb->tiling_flags,
9560 			&bundle->plane_infos[planes_count],
9561 			&bundle->flip_addrs[planes_count].address,
9562 			afb->tmz_surface);
9563 
9564 		drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
9565 				 new_plane_state->plane->index,
9566 				 bundle->plane_infos[planes_count].dcc.enable);
9567 
9568 		bundle->surface_updates[planes_count].plane_info =
9569 			&bundle->plane_infos[planes_count];
9570 
9571 		if (acrtc_state->stream->link->psr_settings.psr_feature_enabled ||
9572 		    acrtc_state->stream->link->replay_settings.replay_feature_enabled) {
9573 			fill_dc_dirty_rects(plane, old_plane_state,
9574 					    new_plane_state, new_crtc_state,
9575 					    &bundle->flip_addrs[planes_count],
9576 					    acrtc_state->stream->link->psr_settings.psr_version ==
9577 					    DC_PSR_VERSION_SU_1,
9578 					    &dirty_rects_changed);
9579 
9580 			/*
9581 			 * If the dirty regions changed, PSR-SU need to be disabled temporarily
9582 			 * and enabled it again after dirty regions are stable to avoid video glitch.
9583 			 * PSR-SU will be enabled in vblank_control_worker() if user pause the video
9584 			 * during the PSR-SU was disabled.
9585 			 */
9586 			if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
9587 			    acrtc_attach->dm_irq_params.allow_sr_entry &&
9588 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9589 			    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9590 #endif
9591 			    dirty_rects_changed) {
9592 				mutex_lock(&dm->dc_lock);
9593 				acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
9594 				timestamp_ns;
9595 				if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9596 					amdgpu_dm_psr_disable(acrtc_state->stream, true);
9597 				mutex_unlock(&dm->dc_lock);
9598 			}
9599 		}
9600 
9601 		/*
9602 		 * Only allow immediate flips for fast updates that don't
9603 		 * change memory domain, FB pitch, DCC state, rotation or
9604 		 * mirroring.
9605 		 *
9606 		 * dm_crtc_helper_atomic_check() only accepts async flips with
9607 		 * fast updates.
9608 		 */
9609 		if (crtc->state->async_flip &&
9610 		    (acrtc_state->update_type != UPDATE_TYPE_FAST ||
9611 		     get_mem_type(old_plane_state->fb) != get_mem_type(fb)))
9612 			drm_warn_once(state->dev,
9613 				      "[PLANE:%d:%s] async flip with non-fast update\n",
9614 				      plane->base.id, plane->name);
9615 
9616 		bundle->flip_addrs[planes_count].flip_immediate =
9617 			crtc->state->async_flip &&
9618 			acrtc_state->update_type == UPDATE_TYPE_FAST &&
9619 			get_mem_type(old_plane_state->fb) == get_mem_type(fb);
9620 
9621 		timestamp_ns = ktime_get_ns();
9622 		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
9623 		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
9624 		bundle->surface_updates[planes_count].surface = dc_plane;
9625 
9626 		if (!bundle->surface_updates[planes_count].surface) {
9627 			drm_err(dev, "No surface for CRTC: id=%d\n",
9628 					acrtc_attach->crtc_id);
9629 			continue;
9630 		}
9631 
9632 		if (plane == pcrtc->primary)
9633 			update_freesync_state_on_stream(
9634 				dm,
9635 				acrtc_state,
9636 				acrtc_state->stream,
9637 				dc_plane,
9638 				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
9639 
9640 		drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
9641 				 __func__,
9642 				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
9643 				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
9644 
9645 		planes_count += 1;
9646 
9647 	}
9648 
9649 	if (pflip_present) {
9650 		if (!vrr_active) {
9651 			/* Use old throttling in non-vrr fixed refresh rate mode
9652 			 * to keep flip scheduling based on target vblank counts
9653 			 * working in a backwards compatible way, e.g., for
9654 			 * clients using the GLX_OML_sync_control extension or
9655 			 * DRI3/Present extension with defined target_msc.
9656 			 */
9657 			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
9658 		} else {
9659 			/* For variable refresh rate mode only:
9660 			 * Get vblank of last completed flip to avoid > 1 vrr
9661 			 * flips per video frame by use of throttling, but allow
9662 			 * flip programming anywhere in the possibly large
9663 			 * variable vrr vblank interval for fine-grained flip
9664 			 * timing control and more opportunity to avoid stutter
9665 			 * on late submission of flips.
9666 			 */
9667 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9668 			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
9669 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9670 		}
9671 
9672 		target_vblank = last_flip_vblank + wait_for_vblank;
9673 
9674 		/*
9675 		 * Wait until we're out of the vertical blank period before the one
9676 		 * targeted by the flip
9677 		 */
9678 		while ((acrtc_attach->enabled &&
9679 			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
9680 							    0, &vpos, &hpos, NULL,
9681 							    NULL, &pcrtc->hwmode)
9682 			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
9683 			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
9684 			(int)(target_vblank -
9685 			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
9686 			usleep_range(1000, 1100);
9687 		}
9688 
9689 		/**
9690 		 * Prepare the flip event for the pageflip interrupt to handle.
9691 		 *
9692 		 * This only works in the case where we've already turned on the
9693 		 * appropriate hardware blocks (eg. HUBP) so in the transition case
9694 		 * from 0 -> n planes we have to skip a hardware generated event
9695 		 * and rely on sending it from software.
9696 		 */
9697 		if (acrtc_attach->base.state->event &&
9698 		    acrtc_state->active_planes > 0) {
9699 			drm_crtc_vblank_get(pcrtc);
9700 
9701 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9702 
9703 			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
9704 			prepare_flip_isr(acrtc_attach);
9705 
9706 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9707 		}
9708 
9709 		if (acrtc_state->stream) {
9710 			if (acrtc_state->freesync_vrr_info_changed)
9711 				bundle->stream_update.vrr_infopacket =
9712 					&acrtc_state->stream->vrr_infopacket;
9713 		}
9714 	} else if (cursor_update && acrtc_state->active_planes > 0) {
9715 		spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9716 		if (acrtc_attach->base.state->event) {
9717 			drm_crtc_vblank_get(pcrtc);
9718 			acrtc_attach->event = acrtc_attach->base.state->event;
9719 			acrtc_attach->base.state->event = NULL;
9720 		}
9721 		spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9722 	}
9723 
9724 	/* Update the planes if changed or disable if we don't have any. */
9725 	if ((planes_count || acrtc_state->active_planes == 0) &&
9726 		acrtc_state->stream) {
9727 		/*
9728 		 * If PSR or idle optimizations are enabled then flush out
9729 		 * any pending work before hardware programming.
9730 		 */
9731 		if (dm->vblank_control_workqueue)
9732 			flush_workqueue(dm->vblank_control_workqueue);
9733 
9734 		bundle->stream_update.stream = acrtc_state->stream;
9735 		if (new_pcrtc_state->mode_changed) {
9736 			bundle->stream_update.src = acrtc_state->stream->src;
9737 			bundle->stream_update.dst = acrtc_state->stream->dst;
9738 		}
9739 
9740 		if (new_pcrtc_state->color_mgmt_changed) {
9741 			/*
9742 			 * TODO: This isn't fully correct since we've actually
9743 			 * already modified the stream in place.
9744 			 */
9745 			bundle->stream_update.gamut_remap =
9746 				&acrtc_state->stream->gamut_remap_matrix;
9747 			bundle->stream_update.output_csc_transform =
9748 				&acrtc_state->stream->csc_color_matrix;
9749 			bundle->stream_update.out_transfer_func =
9750 				&acrtc_state->stream->out_transfer_func;
9751 			bundle->stream_update.lut3d_func =
9752 				(struct dc_3dlut *) acrtc_state->stream->lut3d_func;
9753 			bundle->stream_update.func_shaper =
9754 				(struct dc_transfer_func *) acrtc_state->stream->func_shaper;
9755 		}
9756 
9757 		acrtc_state->stream->abm_level = acrtc_state->abm_level;
9758 		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
9759 			bundle->stream_update.abm_level = &acrtc_state->abm_level;
9760 
9761 		mutex_lock(&dm->dc_lock);
9762 		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) {
9763 			if (acrtc_state->stream->link->replay_settings.replay_allow_active)
9764 				amdgpu_dm_replay_disable(acrtc_state->stream);
9765 			if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9766 				amdgpu_dm_psr_disable(acrtc_state->stream, true);
9767 		}
9768 		mutex_unlock(&dm->dc_lock);
9769 
9770 		/*
9771 		 * If FreeSync state on the stream has changed then we need to
9772 		 * re-adjust the min/max bounds now that DC doesn't handle this
9773 		 * as part of commit.
9774 		 */
9775 		if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
9776 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9777 			dc_stream_adjust_vmin_vmax(
9778 				dm->dc, acrtc_state->stream,
9779 				&acrtc_attach->dm_irq_params.vrr_params.adjust);
9780 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9781 		}
9782 		mutex_lock(&dm->dc_lock);
9783 		update_planes_and_stream_adapter(dm->dc,
9784 					 acrtc_state->update_type,
9785 					 planes_count,
9786 					 acrtc_state->stream,
9787 					 &bundle->stream_update,
9788 					 bundle->surface_updates);
9789 		updated_planes_and_streams = true;
9790 
9791 		/**
9792 		 * Enable or disable the interrupts on the backend.
9793 		 *
9794 		 * Most pipes are put into power gating when unused.
9795 		 *
9796 		 * When power gating is enabled on a pipe we lose the
9797 		 * interrupt enablement state when power gating is disabled.
9798 		 *
9799 		 * So we need to update the IRQ control state in hardware
9800 		 * whenever the pipe turns on (since it could be previously
9801 		 * power gated) or off (since some pipes can't be power gated
9802 		 * on some ASICs).
9803 		 */
9804 		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
9805 			dm_update_pflip_irq_state(drm_to_adev(dev),
9806 						  acrtc_attach);
9807 
9808 		amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns);
9809 		mutex_unlock(&dm->dc_lock);
9810 	}
9811 
9812 	/*
9813 	 * Update cursor state *after* programming all the planes.
9814 	 * This avoids redundant programming in the case where we're going
9815 	 * to be disabling a single plane - those pipes are being disabled.
9816 	 */
9817 	if (acrtc_state->active_planes &&
9818 	    (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) &&
9819 	    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9820 		amdgpu_dm_commit_cursors(state);
9821 
9822 cleanup:
9823 	kfree(bundle);
9824 }
9825 
9826 static void amdgpu_dm_commit_audio(struct drm_device *dev,
9827 				   struct drm_atomic_state *state)
9828 {
9829 	struct amdgpu_device *adev = drm_to_adev(dev);
9830 	struct amdgpu_dm_connector *aconnector;
9831 	struct drm_connector *connector;
9832 	struct drm_connector_state *old_con_state, *new_con_state;
9833 	struct drm_crtc_state *new_crtc_state;
9834 	struct dm_crtc_state *new_dm_crtc_state;
9835 	const struct dc_stream_status *status;
9836 	int i, inst;
9837 
9838 	/* Notify device removals. */
9839 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9840 		if (old_con_state->crtc != new_con_state->crtc) {
9841 			/* CRTC changes require notification. */
9842 			goto notify;
9843 		}
9844 
9845 		if (!new_con_state->crtc)
9846 			continue;
9847 
9848 		new_crtc_state = drm_atomic_get_new_crtc_state(
9849 			state, new_con_state->crtc);
9850 
9851 		if (!new_crtc_state)
9852 			continue;
9853 
9854 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9855 			continue;
9856 
9857 notify:
9858 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9859 			continue;
9860 
9861 		aconnector = to_amdgpu_dm_connector(connector);
9862 
9863 		mutex_lock(&adev->dm.audio_lock);
9864 		inst = aconnector->audio_inst;
9865 		aconnector->audio_inst = -1;
9866 		mutex_unlock(&adev->dm.audio_lock);
9867 
9868 		amdgpu_dm_audio_eld_notify(adev, inst);
9869 	}
9870 
9871 	/* Notify audio device additions. */
9872 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
9873 		if (!new_con_state->crtc)
9874 			continue;
9875 
9876 		new_crtc_state = drm_atomic_get_new_crtc_state(
9877 			state, new_con_state->crtc);
9878 
9879 		if (!new_crtc_state)
9880 			continue;
9881 
9882 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9883 			continue;
9884 
9885 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
9886 		if (!new_dm_crtc_state->stream)
9887 			continue;
9888 
9889 		status = dc_stream_get_status(new_dm_crtc_state->stream);
9890 		if (!status)
9891 			continue;
9892 
9893 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9894 			continue;
9895 
9896 		aconnector = to_amdgpu_dm_connector(connector);
9897 
9898 		mutex_lock(&adev->dm.audio_lock);
9899 		inst = status->audio_inst;
9900 		aconnector->audio_inst = inst;
9901 		mutex_unlock(&adev->dm.audio_lock);
9902 
9903 		amdgpu_dm_audio_eld_notify(adev, inst);
9904 	}
9905 }
9906 
9907 /*
9908  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
9909  * @crtc_state: the DRM CRTC state
9910  * @stream_state: the DC stream state.
9911  *
9912  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
9913  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
9914  */
9915 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
9916 						struct dc_stream_state *stream_state)
9917 {
9918 	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
9919 }
9920 
9921 static void dm_clear_writeback(struct amdgpu_display_manager *dm,
9922 			      struct dm_crtc_state *crtc_state)
9923 {
9924 	dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0);
9925 }
9926 
9927 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state,
9928 					struct dc_state *dc_state)
9929 {
9930 	struct drm_device *dev = state->dev;
9931 	struct amdgpu_device *adev = drm_to_adev(dev);
9932 	struct amdgpu_display_manager *dm = &adev->dm;
9933 	struct drm_crtc *crtc;
9934 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9935 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
9936 	struct drm_connector_state *old_con_state;
9937 	struct drm_connector *connector;
9938 	bool mode_set_reset_required = false;
9939 	u32 i;
9940 	struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count};
9941 	bool set_backlight_level = false;
9942 
9943 	/* Disable writeback */
9944 	for_each_old_connector_in_state(state, connector, old_con_state, i) {
9945 		struct dm_connector_state *dm_old_con_state;
9946 		struct amdgpu_crtc *acrtc;
9947 
9948 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
9949 			continue;
9950 
9951 		old_crtc_state = NULL;
9952 
9953 		dm_old_con_state = to_dm_connector_state(old_con_state);
9954 		if (!dm_old_con_state->base.crtc)
9955 			continue;
9956 
9957 		acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc);
9958 		if (acrtc)
9959 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
9960 
9961 		if (!acrtc || !acrtc->wb_enabled)
9962 			continue;
9963 
9964 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9965 
9966 		dm_clear_writeback(dm, dm_old_crtc_state);
9967 		acrtc->wb_enabled = false;
9968 	}
9969 
9970 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
9971 				      new_crtc_state, i) {
9972 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9973 
9974 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9975 
9976 		if (old_crtc_state->active &&
9977 		    (!new_crtc_state->active ||
9978 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
9979 			manage_dm_interrupts(adev, acrtc, NULL);
9980 			dc_stream_release(dm_old_crtc_state->stream);
9981 		}
9982 	}
9983 
9984 	drm_atomic_helper_calc_timestamping_constants(state);
9985 
9986 	/* update changed items */
9987 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
9988 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9989 
9990 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9991 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9992 
9993 		drm_dbg_state(state->dev,
9994 			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
9995 			acrtc->crtc_id,
9996 			new_crtc_state->enable,
9997 			new_crtc_state->active,
9998 			new_crtc_state->planes_changed,
9999 			new_crtc_state->mode_changed,
10000 			new_crtc_state->active_changed,
10001 			new_crtc_state->connectors_changed);
10002 
10003 		/* Disable cursor if disabling crtc */
10004 		if (old_crtc_state->active && !new_crtc_state->active) {
10005 			struct dc_cursor_position position;
10006 
10007 			memset(&position, 0, sizeof(position));
10008 			mutex_lock(&dm->dc_lock);
10009 			dc_exit_ips_for_hw_access(dm->dc);
10010 			dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position);
10011 			mutex_unlock(&dm->dc_lock);
10012 		}
10013 
10014 		/* Copy all transient state flags into dc state */
10015 		if (dm_new_crtc_state->stream) {
10016 			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
10017 							    dm_new_crtc_state->stream);
10018 		}
10019 
10020 		/* handles headless hotplug case, updating new_state and
10021 		 * aconnector as needed
10022 		 */
10023 
10024 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
10025 
10026 			drm_dbg_atomic(dev,
10027 				       "Atomic commit: SET crtc id %d: [%p]\n",
10028 				       acrtc->crtc_id, acrtc);
10029 
10030 			if (!dm_new_crtc_state->stream) {
10031 				/*
10032 				 * this could happen because of issues with
10033 				 * userspace notifications delivery.
10034 				 * In this case userspace tries to set mode on
10035 				 * display which is disconnected in fact.
10036 				 * dc_sink is NULL in this case on aconnector.
10037 				 * We expect reset mode will come soon.
10038 				 *
10039 				 * This can also happen when unplug is done
10040 				 * during resume sequence ended
10041 				 *
10042 				 * In this case, we want to pretend we still
10043 				 * have a sink to keep the pipe running so that
10044 				 * hw state is consistent with the sw state
10045 				 */
10046 				drm_dbg_atomic(dev,
10047 					       "Failed to create new stream for crtc %d\n",
10048 						acrtc->base.base.id);
10049 				continue;
10050 			}
10051 
10052 			if (dm_old_crtc_state->stream)
10053 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10054 
10055 			pm_runtime_get_noresume(dev->dev);
10056 
10057 			acrtc->enabled = true;
10058 			acrtc->hw_mode = new_crtc_state->mode;
10059 			crtc->hwmode = new_crtc_state->mode;
10060 			mode_set_reset_required = true;
10061 			set_backlight_level = true;
10062 		} else if (modereset_required(new_crtc_state)) {
10063 			drm_dbg_atomic(dev,
10064 				       "Atomic commit: RESET. crtc id %d:[%p]\n",
10065 				       acrtc->crtc_id, acrtc);
10066 			/* i.e. reset mode */
10067 			if (dm_old_crtc_state->stream)
10068 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10069 
10070 			mode_set_reset_required = true;
10071 		}
10072 	} /* for_each_crtc_in_state() */
10073 
10074 	/* if there mode set or reset, disable eDP PSR, Replay */
10075 	if (mode_set_reset_required) {
10076 		if (dm->vblank_control_workqueue)
10077 			flush_workqueue(dm->vblank_control_workqueue);
10078 
10079 		amdgpu_dm_replay_disable_all(dm);
10080 		amdgpu_dm_psr_disable_all(dm);
10081 	}
10082 
10083 	dm_enable_per_frame_crtc_master_sync(dc_state);
10084 	mutex_lock(&dm->dc_lock);
10085 	dc_exit_ips_for_hw_access(dm->dc);
10086 	WARN_ON(!dc_commit_streams(dm->dc, &params));
10087 
10088 	/* Allow idle optimization when vblank count is 0 for display off */
10089 	if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev))
10090 		dc_allow_idle_optimizations(dm->dc, true);
10091 	mutex_unlock(&dm->dc_lock);
10092 
10093 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10094 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10095 
10096 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10097 
10098 		if (dm_new_crtc_state->stream != NULL) {
10099 			const struct dc_stream_status *status =
10100 					dc_stream_get_status(dm_new_crtc_state->stream);
10101 
10102 			if (!status)
10103 				status = dc_state_get_stream_status(dc_state,
10104 									 dm_new_crtc_state->stream);
10105 			if (!status)
10106 				drm_err(dev,
10107 					"got no status for stream %p on acrtc%p\n",
10108 					dm_new_crtc_state->stream, acrtc);
10109 			else
10110 				acrtc->otg_inst = status->primary_otg_inst;
10111 		}
10112 	}
10113 
10114 	/* During boot up and resume the DC layer will reset the panel brightness
10115 	 * to fix a flicker issue.
10116 	 * It will cause the dm->actual_brightness is not the current panel brightness
10117 	 * level. (the dm->brightness is the correct panel level)
10118 	 * So we set the backlight level with dm->brightness value after set mode
10119 	 */
10120 	if (set_backlight_level) {
10121 		for (i = 0; i < dm->num_of_edps; i++) {
10122 			if (dm->backlight_dev[i])
10123 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10124 		}
10125 	}
10126 }
10127 
10128 static void dm_set_writeback(struct amdgpu_display_manager *dm,
10129 			      struct dm_crtc_state *crtc_state,
10130 			      struct drm_connector *connector,
10131 			      struct drm_connector_state *new_con_state)
10132 {
10133 	struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector);
10134 	struct amdgpu_device *adev = dm->adev;
10135 	struct amdgpu_crtc *acrtc;
10136 	struct dc_writeback_info *wb_info;
10137 	struct pipe_ctx *pipe = NULL;
10138 	struct amdgpu_framebuffer *afb;
10139 	int i = 0;
10140 
10141 	wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL);
10142 	if (!wb_info) {
10143 		drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n");
10144 		return;
10145 	}
10146 
10147 	acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc);
10148 	if (!acrtc) {
10149 		drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n");
10150 		kfree(wb_info);
10151 		return;
10152 	}
10153 
10154 	afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb);
10155 	if (!afb) {
10156 		drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n");
10157 		kfree(wb_info);
10158 		return;
10159 	}
10160 
10161 	for (i = 0; i < MAX_PIPES; i++) {
10162 		if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) {
10163 			pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i];
10164 			break;
10165 		}
10166 	}
10167 
10168 	/* fill in wb_info */
10169 	wb_info->wb_enabled = true;
10170 
10171 	wb_info->dwb_pipe_inst = 0;
10172 	wb_info->dwb_params.dwbscl_black_color = 0;
10173 	wb_info->dwb_params.hdr_mult = 0x1F000;
10174 	wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS;
10175 	wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13;
10176 	wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC;
10177 	wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC;
10178 
10179 	/* width & height from crtc */
10180 	wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay;
10181 	wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay;
10182 	wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay;
10183 	wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay;
10184 
10185 	wb_info->dwb_params.cnv_params.crop_en = false;
10186 	wb_info->dwb_params.stereo_params.stereo_enabled = false;
10187 
10188 	wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff;	// 10 bits
10189 	wb_info->dwb_params.cnv_params.out_min_pix_val = 0;
10190 	wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB;
10191 	wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS;
10192 
10193 	wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444;
10194 
10195 	wb_info->dwb_params.capture_rate = dwb_capture_rate_0;
10196 
10197 	wb_info->dwb_params.scaler_taps.h_taps = 4;
10198 	wb_info->dwb_params.scaler_taps.v_taps = 4;
10199 	wb_info->dwb_params.scaler_taps.h_taps_c = 2;
10200 	wb_info->dwb_params.scaler_taps.v_taps_c = 2;
10201 	wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING;
10202 
10203 	wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0];
10204 	wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1];
10205 
10206 	for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) {
10207 		wb_info->mcif_buf_params.luma_address[i] = afb->address;
10208 		wb_info->mcif_buf_params.chroma_address[i] = 0;
10209 	}
10210 
10211 	wb_info->mcif_buf_params.p_vmid = 1;
10212 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) {
10213 		wb_info->mcif_warmup_params.start_address.quad_part = afb->address;
10214 		wb_info->mcif_warmup_params.region_size =
10215 			wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height;
10216 	}
10217 	wb_info->mcif_warmup_params.p_vmid = 1;
10218 	wb_info->writeback_source_plane = pipe->plane_state;
10219 
10220 	dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info);
10221 
10222 	acrtc->wb_pending = true;
10223 	acrtc->wb_conn = wb_conn;
10224 	drm_writeback_queue_job(wb_conn, new_con_state);
10225 }
10226 
10227 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state)
10228 {
10229 	struct drm_connector_state *old_con_state, *new_con_state;
10230 	struct drm_device *dev = state->dev;
10231 	struct drm_connector *connector;
10232 	struct amdgpu_device *adev = drm_to_adev(dev);
10233 	int i;
10234 
10235 	if (!adev->dm.hdcp_workqueue)
10236 		return;
10237 
10238 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10239 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10240 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10241 		struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10242 		struct dm_crtc_state *dm_new_crtc_state;
10243 		struct amdgpu_dm_connector *aconnector;
10244 
10245 		if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10246 			continue;
10247 
10248 		aconnector = to_amdgpu_dm_connector(connector);
10249 
10250 		drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i);
10251 
10252 		drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
10253 			connector->index, connector->status, connector->dpms);
10254 		drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n",
10255 			old_con_state->content_protection, new_con_state->content_protection);
10256 
10257 		if (aconnector->dc_sink) {
10258 			if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
10259 				aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
10260 				drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n",
10261 				aconnector->dc_sink->edid_caps.display_name);
10262 			}
10263 		}
10264 
10265 		new_crtc_state = NULL;
10266 		old_crtc_state = NULL;
10267 
10268 		if (acrtc) {
10269 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10270 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10271 		}
10272 
10273 		if (old_crtc_state)
10274 			drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10275 			old_crtc_state->enable,
10276 			old_crtc_state->active,
10277 			old_crtc_state->mode_changed,
10278 			old_crtc_state->active_changed,
10279 			old_crtc_state->connectors_changed);
10280 
10281 		if (new_crtc_state)
10282 			drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10283 			new_crtc_state->enable,
10284 			new_crtc_state->active,
10285 			new_crtc_state->mode_changed,
10286 			new_crtc_state->active_changed,
10287 			new_crtc_state->connectors_changed);
10288 
10289 
10290 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10291 
10292 		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
10293 		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
10294 			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
10295 			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
10296 			dm_new_con_state->update_hdcp = true;
10297 			continue;
10298 		}
10299 
10300 		if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
10301 											old_con_state, connector, adev->dm.hdcp_workqueue)) {
10302 			/* when display is unplugged from mst hub, connctor will
10303 			 * be destroyed within dm_dp_mst_connector_destroy. connector
10304 			 * hdcp perperties, like type, undesired, desired, enabled,
10305 			 * will be lost. So, save hdcp properties into hdcp_work within
10306 			 * amdgpu_dm_atomic_commit_tail. if the same display is
10307 			 * plugged back with same display index, its hdcp properties
10308 			 * will be retrieved from hdcp_work within dm_dp_mst_get_modes
10309 			 */
10310 
10311 			bool enable_encryption = false;
10312 
10313 			if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
10314 				enable_encryption = true;
10315 
10316 			if (aconnector->dc_link && aconnector->dc_sink &&
10317 				aconnector->dc_link->type == dc_connection_mst_branch) {
10318 				struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
10319 				struct hdcp_workqueue *hdcp_w =
10320 					&hdcp_work[aconnector->dc_link->link_index];
10321 
10322 				hdcp_w->hdcp_content_type[connector->index] =
10323 					new_con_state->hdcp_content_type;
10324 				hdcp_w->content_protection[connector->index] =
10325 					new_con_state->content_protection;
10326 			}
10327 
10328 			if (new_crtc_state && new_crtc_state->mode_changed &&
10329 				new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
10330 				enable_encryption = true;
10331 
10332 			drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
10333 
10334 			if (aconnector->dc_link)
10335 				hdcp_update_display(
10336 					adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
10337 					new_con_state->hdcp_content_type, enable_encryption);
10338 		}
10339 	}
10340 }
10341 
10342 /**
10343  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
10344  * @state: The atomic state to commit
10345  *
10346  * This will tell DC to commit the constructed DC state from atomic_check,
10347  * programming the hardware. Any failures here implies a hardware failure, since
10348  * atomic check should have filtered anything non-kosher.
10349  */
10350 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
10351 {
10352 	struct drm_device *dev = state->dev;
10353 	struct amdgpu_device *adev = drm_to_adev(dev);
10354 	struct amdgpu_display_manager *dm = &adev->dm;
10355 	struct dm_atomic_state *dm_state;
10356 	struct dc_state *dc_state = NULL;
10357 	u32 i, j;
10358 	struct drm_crtc *crtc;
10359 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10360 	unsigned long flags;
10361 	bool wait_for_vblank = true;
10362 	struct drm_connector *connector;
10363 	struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL;
10364 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10365 	int crtc_disable_count = 0;
10366 
10367 	trace_amdgpu_dm_atomic_commit_tail_begin(state);
10368 
10369 	drm_atomic_helper_update_legacy_modeset_state(dev, state);
10370 	drm_dp_mst_atomic_wait_for_dependencies(state);
10371 
10372 	dm_state = dm_atomic_get_new_state(state);
10373 	if (dm_state && dm_state->context) {
10374 		dc_state = dm_state->context;
10375 		amdgpu_dm_commit_streams(state, dc_state);
10376 	}
10377 
10378 	amdgpu_dm_update_hdcp(state);
10379 
10380 	/* Handle connector state changes */
10381 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10382 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10383 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10384 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10385 		struct dc_surface_update *dummy_updates;
10386 		struct dc_stream_update stream_update;
10387 		struct dc_info_packet hdr_packet;
10388 		struct dc_stream_status *status = NULL;
10389 		bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false;
10390 
10391 		memset(&stream_update, 0, sizeof(stream_update));
10392 
10393 		if (acrtc) {
10394 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10395 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10396 		}
10397 
10398 		/* Skip any modesets/resets */
10399 		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
10400 			continue;
10401 
10402 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10403 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10404 
10405 		scaling_changed = is_scaling_state_different(dm_new_con_state,
10406 							     dm_old_con_state);
10407 
10408 		if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) &&
10409 			(dm_old_crtc_state->stream->output_color_space !=
10410 				get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state)))
10411 			output_color_space_changed = true;
10412 
10413 		abm_changed = dm_new_crtc_state->abm_level !=
10414 			      dm_old_crtc_state->abm_level;
10415 
10416 		hdr_changed =
10417 			!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
10418 
10419 		if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed)
10420 			continue;
10421 
10422 		stream_update.stream = dm_new_crtc_state->stream;
10423 		if (scaling_changed) {
10424 			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
10425 					dm_new_con_state, dm_new_crtc_state->stream);
10426 
10427 			stream_update.src = dm_new_crtc_state->stream->src;
10428 			stream_update.dst = dm_new_crtc_state->stream->dst;
10429 		}
10430 
10431 		if (output_color_space_changed) {
10432 			dm_new_crtc_state->stream->output_color_space
10433 				= get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state);
10434 
10435 			stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space;
10436 		}
10437 
10438 		if (abm_changed) {
10439 			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
10440 
10441 			stream_update.abm_level = &dm_new_crtc_state->abm_level;
10442 		}
10443 
10444 		if (hdr_changed) {
10445 			fill_hdr_info_packet(new_con_state, &hdr_packet);
10446 			stream_update.hdr_static_metadata = &hdr_packet;
10447 		}
10448 
10449 		status = dc_stream_get_status(dm_new_crtc_state->stream);
10450 
10451 		if (WARN_ON(!status))
10452 			continue;
10453 
10454 		WARN_ON(!status->plane_count);
10455 
10456 		/*
10457 		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
10458 		 * Here we create an empty update on each plane.
10459 		 * To fix this, DC should permit updating only stream properties.
10460 		 */
10461 		dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC);
10462 		if (!dummy_updates) {
10463 			drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n");
10464 			continue;
10465 		}
10466 		for (j = 0; j < status->plane_count; j++)
10467 			dummy_updates[j].surface = status->plane_states[0];
10468 
10469 		sort(dummy_updates, status->plane_count,
10470 		     sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL);
10471 
10472 		mutex_lock(&dm->dc_lock);
10473 		dc_exit_ips_for_hw_access(dm->dc);
10474 		dc_update_planes_and_stream(dm->dc,
10475 					    dummy_updates,
10476 					    status->plane_count,
10477 					    dm_new_crtc_state->stream,
10478 					    &stream_update);
10479 		mutex_unlock(&dm->dc_lock);
10480 		kfree(dummy_updates);
10481 
10482 		drm_connector_update_privacy_screen(new_con_state);
10483 	}
10484 
10485 	/**
10486 	 * Enable interrupts for CRTCs that are newly enabled or went through
10487 	 * a modeset. It was intentionally deferred until after the front end
10488 	 * state was modified to wait until the OTG was on and so the IRQ
10489 	 * handlers didn't access stale or invalid state.
10490 	 */
10491 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10492 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10493 #ifdef CONFIG_DEBUG_FS
10494 		enum amdgpu_dm_pipe_crc_source cur_crc_src;
10495 #endif
10496 		/* Count number of newly disabled CRTCs for dropping PM refs later. */
10497 		if (old_crtc_state->active && !new_crtc_state->active)
10498 			crtc_disable_count++;
10499 
10500 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10501 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10502 
10503 		/* For freesync config update on crtc state and params for irq */
10504 		update_stream_irq_parameters(dm, dm_new_crtc_state);
10505 
10506 #ifdef CONFIG_DEBUG_FS
10507 		spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10508 		cur_crc_src = acrtc->dm_irq_params.crc_src;
10509 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10510 #endif
10511 
10512 		if (new_crtc_state->active &&
10513 		    (!old_crtc_state->active ||
10514 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10515 			dc_stream_retain(dm_new_crtc_state->stream);
10516 			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
10517 			manage_dm_interrupts(adev, acrtc, dm_new_crtc_state);
10518 		}
10519 		/* Handle vrr on->off / off->on transitions */
10520 		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
10521 
10522 #ifdef CONFIG_DEBUG_FS
10523 		if (new_crtc_state->active &&
10524 		    (!old_crtc_state->active ||
10525 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10526 			/**
10527 			 * Frontend may have changed so reapply the CRC capture
10528 			 * settings for the stream.
10529 			 */
10530 			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
10531 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
10532 				if (amdgpu_dm_crc_window_is_activated(crtc)) {
10533 					uint8_t cnt;
10534 
10535 					spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10536 					for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) {
10537 						if (acrtc->dm_irq_params.window_param[cnt].enable) {
10538 							acrtc->dm_irq_params.window_param[cnt].update_win = true;
10539 
10540 							/**
10541 							 * It takes 2 frames for HW to stably generate CRC when
10542 							 * resuming from suspend, so we set skip_frame_cnt 2.
10543 							 */
10544 							acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2;
10545 						}
10546 					}
10547 					spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10548 				}
10549 #endif
10550 				if (amdgpu_dm_crtc_configure_crc_source(
10551 					crtc, dm_new_crtc_state, cur_crc_src))
10552 					drm_dbg_atomic(dev, "Failed to configure crc source");
10553 			}
10554 		}
10555 #endif
10556 	}
10557 
10558 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
10559 		if (new_crtc_state->async_flip)
10560 			wait_for_vblank = false;
10561 
10562 	/* update planes when needed per crtc*/
10563 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
10564 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10565 
10566 		if (dm_new_crtc_state->stream)
10567 			amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank);
10568 	}
10569 
10570 	/* Enable writeback */
10571 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
10572 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10573 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10574 
10575 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10576 			continue;
10577 
10578 		if (!new_con_state->writeback_job)
10579 			continue;
10580 
10581 		new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10582 
10583 		if (!new_crtc_state)
10584 			continue;
10585 
10586 		if (acrtc->wb_enabled)
10587 			continue;
10588 
10589 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10590 
10591 		dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state);
10592 		acrtc->wb_enabled = true;
10593 	}
10594 
10595 	/* Update audio instances for each connector. */
10596 	amdgpu_dm_commit_audio(dev, state);
10597 
10598 	/* restore the backlight level */
10599 	for (i = 0; i < dm->num_of_edps; i++) {
10600 		if (dm->backlight_dev[i] &&
10601 		    (dm->actual_brightness[i] != dm->brightness[i]))
10602 			amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10603 	}
10604 
10605 	/*
10606 	 * send vblank event on all events not handled in flip and
10607 	 * mark consumed event for drm_atomic_helper_commit_hw_done
10608 	 */
10609 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10610 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10611 
10612 		if (new_crtc_state->event)
10613 			drm_send_event_locked(dev, &new_crtc_state->event->base);
10614 
10615 		new_crtc_state->event = NULL;
10616 	}
10617 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10618 
10619 	/* Signal HW programming completion */
10620 	drm_atomic_helper_commit_hw_done(state);
10621 
10622 	if (wait_for_vblank)
10623 		drm_atomic_helper_wait_for_flip_done(dev, state);
10624 
10625 	drm_atomic_helper_cleanup_planes(dev, state);
10626 
10627 	/* Don't free the memory if we are hitting this as part of suspend.
10628 	 * This way we don't free any memory during suspend; see
10629 	 * amdgpu_bo_free_kernel().  The memory will be freed in the first
10630 	 * non-suspend modeset or when the driver is torn down.
10631 	 */
10632 	if (!adev->in_suspend) {
10633 		/* return the stolen vga memory back to VRAM */
10634 		if (!adev->mman.keep_stolen_vga_memory)
10635 			amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
10636 		amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
10637 	}
10638 
10639 	/*
10640 	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
10641 	 * so we can put the GPU into runtime suspend if we're not driving any
10642 	 * displays anymore
10643 	 */
10644 	for (i = 0; i < crtc_disable_count; i++)
10645 		pm_runtime_put_autosuspend(dev->dev);
10646 	pm_runtime_mark_last_busy(dev->dev);
10647 
10648 	trace_amdgpu_dm_atomic_commit_tail_finish(state);
10649 }
10650 
10651 static int dm_force_atomic_commit(struct drm_connector *connector)
10652 {
10653 	int ret = 0;
10654 	struct drm_device *ddev = connector->dev;
10655 	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
10656 	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10657 	struct drm_plane *plane = disconnected_acrtc->base.primary;
10658 	struct drm_connector_state *conn_state;
10659 	struct drm_crtc_state *crtc_state;
10660 	struct drm_plane_state *plane_state;
10661 
10662 	if (!state)
10663 		return -ENOMEM;
10664 
10665 	state->acquire_ctx = ddev->mode_config.acquire_ctx;
10666 
10667 	/* Construct an atomic state to restore previous display setting */
10668 
10669 	/*
10670 	 * Attach connectors to drm_atomic_state
10671 	 */
10672 	conn_state = drm_atomic_get_connector_state(state, connector);
10673 
10674 	/* Check for error in getting connector state */
10675 	if (IS_ERR(conn_state)) {
10676 		ret = PTR_ERR(conn_state);
10677 		goto out;
10678 	}
10679 
10680 	/* Attach crtc to drm_atomic_state*/
10681 	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
10682 
10683 	/* Check for error in getting crtc state */
10684 	if (IS_ERR(crtc_state)) {
10685 		ret = PTR_ERR(crtc_state);
10686 		goto out;
10687 	}
10688 
10689 	/* force a restore */
10690 	crtc_state->mode_changed = true;
10691 
10692 	/* Attach plane to drm_atomic_state */
10693 	plane_state = drm_atomic_get_plane_state(state, plane);
10694 
10695 	/* Check for error in getting plane state */
10696 	if (IS_ERR(plane_state)) {
10697 		ret = PTR_ERR(plane_state);
10698 		goto out;
10699 	}
10700 
10701 	/* Call commit internally with the state we just constructed */
10702 	ret = drm_atomic_commit(state);
10703 
10704 out:
10705 	drm_atomic_state_put(state);
10706 	if (ret)
10707 		drm_err(ddev, "Restoring old state failed with %i\n", ret);
10708 
10709 	return ret;
10710 }
10711 
10712 /*
10713  * This function handles all cases when set mode does not come upon hotplug.
10714  * This includes when a display is unplugged then plugged back into the
10715  * same port and when running without usermode desktop manager supprot
10716  */
10717 void dm_restore_drm_connector_state(struct drm_device *dev,
10718 				    struct drm_connector *connector)
10719 {
10720 	struct amdgpu_dm_connector *aconnector;
10721 	struct amdgpu_crtc *disconnected_acrtc;
10722 	struct dm_crtc_state *acrtc_state;
10723 
10724 	if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10725 		return;
10726 
10727 	aconnector = to_amdgpu_dm_connector(connector);
10728 
10729 	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
10730 		return;
10731 
10732 	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10733 	if (!disconnected_acrtc)
10734 		return;
10735 
10736 	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
10737 	if (!acrtc_state->stream)
10738 		return;
10739 
10740 	/*
10741 	 * If the previous sink is not released and different from the current,
10742 	 * we deduce we are in a state where we can not rely on usermode call
10743 	 * to turn on the display, so we do it here
10744 	 */
10745 	if (acrtc_state->stream->sink != aconnector->dc_sink)
10746 		dm_force_atomic_commit(&aconnector->base);
10747 }
10748 
10749 /*
10750  * Grabs all modesetting locks to serialize against any blocking commits,
10751  * Waits for completion of all non blocking commits.
10752  */
10753 static int do_aquire_global_lock(struct drm_device *dev,
10754 				 struct drm_atomic_state *state)
10755 {
10756 	struct drm_crtc *crtc;
10757 	struct drm_crtc_commit *commit;
10758 	long ret;
10759 
10760 	/*
10761 	 * Adding all modeset locks to aquire_ctx will
10762 	 * ensure that when the framework release it the
10763 	 * extra locks we are locking here will get released to
10764 	 */
10765 	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
10766 	if (ret)
10767 		return ret;
10768 
10769 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10770 		spin_lock(&crtc->commit_lock);
10771 		commit = list_first_entry_or_null(&crtc->commit_list,
10772 				struct drm_crtc_commit, commit_entry);
10773 		if (commit)
10774 			drm_crtc_commit_get(commit);
10775 		spin_unlock(&crtc->commit_lock);
10776 
10777 		if (!commit)
10778 			continue;
10779 
10780 		/*
10781 		 * Make sure all pending HW programming completed and
10782 		 * page flips done
10783 		 */
10784 		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
10785 
10786 		if (ret > 0)
10787 			ret = wait_for_completion_interruptible_timeout(
10788 					&commit->flip_done, 10*HZ);
10789 
10790 		if (ret == 0)
10791 			drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n",
10792 				  crtc->base.id, crtc->name);
10793 
10794 		drm_crtc_commit_put(commit);
10795 	}
10796 
10797 	return ret < 0 ? ret : 0;
10798 }
10799 
10800 static void get_freesync_config_for_crtc(
10801 	struct dm_crtc_state *new_crtc_state,
10802 	struct dm_connector_state *new_con_state)
10803 {
10804 	struct mod_freesync_config config = {0};
10805 	struct amdgpu_dm_connector *aconnector;
10806 	struct drm_display_mode *mode = &new_crtc_state->base.mode;
10807 	int vrefresh = drm_mode_vrefresh(mode);
10808 	bool fs_vid_mode = false;
10809 
10810 	if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10811 		return;
10812 
10813 	aconnector = to_amdgpu_dm_connector(new_con_state->base.connector);
10814 
10815 	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
10816 					vrefresh >= aconnector->min_vfreq &&
10817 					vrefresh <= aconnector->max_vfreq;
10818 
10819 	if (new_crtc_state->vrr_supported) {
10820 		new_crtc_state->stream->ignore_msa_timing_param = true;
10821 		fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
10822 
10823 		config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
10824 		config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
10825 		config.vsif_supported = true;
10826 		config.btr = true;
10827 
10828 		if (fs_vid_mode) {
10829 			config.state = VRR_STATE_ACTIVE_FIXED;
10830 			config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
10831 			goto out;
10832 		} else if (new_crtc_state->base.vrr_enabled) {
10833 			config.state = VRR_STATE_ACTIVE_VARIABLE;
10834 		} else {
10835 			config.state = VRR_STATE_INACTIVE;
10836 		}
10837 	}
10838 out:
10839 	new_crtc_state->freesync_config = config;
10840 }
10841 
10842 static void reset_freesync_config_for_crtc(
10843 	struct dm_crtc_state *new_crtc_state)
10844 {
10845 	new_crtc_state->vrr_supported = false;
10846 
10847 	memset(&new_crtc_state->vrr_infopacket, 0,
10848 	       sizeof(new_crtc_state->vrr_infopacket));
10849 }
10850 
10851 static bool
10852 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
10853 				 struct drm_crtc_state *new_crtc_state)
10854 {
10855 	const struct drm_display_mode *old_mode, *new_mode;
10856 
10857 	if (!old_crtc_state || !new_crtc_state)
10858 		return false;
10859 
10860 	old_mode = &old_crtc_state->mode;
10861 	new_mode = &new_crtc_state->mode;
10862 
10863 	if (old_mode->clock       == new_mode->clock &&
10864 	    old_mode->hdisplay    == new_mode->hdisplay &&
10865 	    old_mode->vdisplay    == new_mode->vdisplay &&
10866 	    old_mode->htotal      == new_mode->htotal &&
10867 	    old_mode->vtotal      != new_mode->vtotal &&
10868 	    old_mode->hsync_start == new_mode->hsync_start &&
10869 	    old_mode->vsync_start != new_mode->vsync_start &&
10870 	    old_mode->hsync_end   == new_mode->hsync_end &&
10871 	    old_mode->vsync_end   != new_mode->vsync_end &&
10872 	    old_mode->hskew       == new_mode->hskew &&
10873 	    old_mode->vscan       == new_mode->vscan &&
10874 	    (old_mode->vsync_end - old_mode->vsync_start) ==
10875 	    (new_mode->vsync_end - new_mode->vsync_start))
10876 		return true;
10877 
10878 	return false;
10879 }
10880 
10881 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state)
10882 {
10883 	u64 num, den, res;
10884 	struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
10885 
10886 	dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
10887 
10888 	num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
10889 	den = (unsigned long long)new_crtc_state->mode.htotal *
10890 	      (unsigned long long)new_crtc_state->mode.vtotal;
10891 
10892 	res = div_u64(num, den);
10893 	dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
10894 }
10895 
10896 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
10897 			 struct drm_atomic_state *state,
10898 			 struct drm_crtc *crtc,
10899 			 struct drm_crtc_state *old_crtc_state,
10900 			 struct drm_crtc_state *new_crtc_state,
10901 			 bool enable,
10902 			 bool *lock_and_validation_needed)
10903 {
10904 	struct dm_atomic_state *dm_state = NULL;
10905 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10906 	struct dc_stream_state *new_stream;
10907 	struct amdgpu_device *adev = dm->adev;
10908 	int ret = 0;
10909 
10910 	/*
10911 	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
10912 	 * update changed items
10913 	 */
10914 	struct amdgpu_crtc *acrtc = NULL;
10915 	struct drm_connector *connector = NULL;
10916 	struct amdgpu_dm_connector *aconnector = NULL;
10917 	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
10918 	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
10919 
10920 	new_stream = NULL;
10921 
10922 	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10923 	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10924 	acrtc = to_amdgpu_crtc(crtc);
10925 	connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
10926 	if (connector)
10927 		aconnector = to_amdgpu_dm_connector(connector);
10928 
10929 	/* TODO This hack should go away */
10930 	if (connector && enable) {
10931 		/* Make sure fake sink is created in plug-in scenario */
10932 		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
10933 									connector);
10934 		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
10935 									connector);
10936 
10937 		if (WARN_ON(!drm_new_conn_state)) {
10938 			ret = -EINVAL;
10939 			goto fail;
10940 		}
10941 
10942 		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
10943 		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
10944 
10945 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10946 			goto skip_modeset;
10947 
10948 		new_stream = create_validate_stream_for_sink(connector,
10949 							     &new_crtc_state->mode,
10950 							     dm_new_conn_state,
10951 							     dm_old_crtc_state->stream);
10952 
10953 		/*
10954 		 * we can have no stream on ACTION_SET if a display
10955 		 * was disconnected during S3, in this case it is not an
10956 		 * error, the OS will be updated after detection, and
10957 		 * will do the right thing on next atomic commit
10958 		 */
10959 
10960 		if (!new_stream) {
10961 			drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n",
10962 					__func__, acrtc->base.base.id);
10963 			ret = -ENOMEM;
10964 			goto fail;
10965 		}
10966 
10967 		/*
10968 		 * TODO: Check VSDB bits to decide whether this should
10969 		 * be enabled or not.
10970 		 */
10971 		new_stream->triggered_crtc_reset.enabled =
10972 			dm->force_timing_sync;
10973 
10974 		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
10975 
10976 		ret = fill_hdr_info_packet(drm_new_conn_state,
10977 					   &new_stream->hdr_static_metadata);
10978 		if (ret)
10979 			goto fail;
10980 
10981 		/*
10982 		 * If we already removed the old stream from the context
10983 		 * (and set the new stream to NULL) then we can't reuse
10984 		 * the old stream even if the stream and scaling are unchanged.
10985 		 * We'll hit the BUG_ON and black screen.
10986 		 *
10987 		 * TODO: Refactor this function to allow this check to work
10988 		 * in all conditions.
10989 		 */
10990 		if (amdgpu_freesync_vid_mode &&
10991 		    dm_new_crtc_state->stream &&
10992 		    is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
10993 			goto skip_modeset;
10994 
10995 		if (dm_new_crtc_state->stream &&
10996 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
10997 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
10998 			new_crtc_state->mode_changed = false;
10999 			drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d",
11000 					 new_crtc_state->mode_changed);
11001 		}
11002 	}
11003 
11004 	/* mode_changed flag may get updated above, need to check again */
11005 	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
11006 		goto skip_modeset;
11007 
11008 	drm_dbg_state(state->dev,
11009 		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
11010 		acrtc->crtc_id,
11011 		new_crtc_state->enable,
11012 		new_crtc_state->active,
11013 		new_crtc_state->planes_changed,
11014 		new_crtc_state->mode_changed,
11015 		new_crtc_state->active_changed,
11016 		new_crtc_state->connectors_changed);
11017 
11018 	/* Remove stream for any changed/disabled CRTC */
11019 	if (!enable) {
11020 
11021 		if (!dm_old_crtc_state->stream)
11022 			goto skip_modeset;
11023 
11024 		/* Unset freesync video if it was active before */
11025 		if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
11026 			dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
11027 			dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
11028 		}
11029 
11030 		/* Now check if we should set freesync video mode */
11031 		if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
11032 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
11033 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) &&
11034 		    is_timing_unchanged_for_freesync(new_crtc_state,
11035 						     old_crtc_state)) {
11036 			new_crtc_state->mode_changed = false;
11037 			drm_dbg_driver(adev_to_drm(adev),
11038 				"Mode change not required for front porch change, setting mode_changed to %d",
11039 				new_crtc_state->mode_changed);
11040 
11041 			set_freesync_fixed_config(dm_new_crtc_state);
11042 
11043 			goto skip_modeset;
11044 		} else if (amdgpu_freesync_vid_mode && aconnector &&
11045 			   is_freesync_video_mode(&new_crtc_state->mode,
11046 						  aconnector)) {
11047 			struct drm_display_mode *high_mode;
11048 
11049 			high_mode = get_highest_refresh_rate_mode(aconnector, false);
11050 			if (!drm_mode_equal(&new_crtc_state->mode, high_mode))
11051 				set_freesync_fixed_config(dm_new_crtc_state);
11052 		}
11053 
11054 		ret = dm_atomic_get_state(state, &dm_state);
11055 		if (ret)
11056 			goto fail;
11057 
11058 		drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n",
11059 				crtc->base.id);
11060 
11061 		/* i.e. reset mode */
11062 		if (dc_state_remove_stream(
11063 				dm->dc,
11064 				dm_state->context,
11065 				dm_old_crtc_state->stream) != DC_OK) {
11066 			ret = -EINVAL;
11067 			goto fail;
11068 		}
11069 
11070 		dc_stream_release(dm_old_crtc_state->stream);
11071 		dm_new_crtc_state->stream = NULL;
11072 
11073 		reset_freesync_config_for_crtc(dm_new_crtc_state);
11074 
11075 		*lock_and_validation_needed = true;
11076 
11077 	} else {/* Add stream for any updated/enabled CRTC */
11078 		/*
11079 		 * Quick fix to prevent NULL pointer on new_stream when
11080 		 * added MST connectors not found in existing crtc_state in the chained mode
11081 		 * TODO: need to dig out the root cause of that
11082 		 */
11083 		if (!connector)
11084 			goto skip_modeset;
11085 
11086 		if (modereset_required(new_crtc_state))
11087 			goto skip_modeset;
11088 
11089 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
11090 				     dm_old_crtc_state->stream)) {
11091 
11092 			WARN_ON(dm_new_crtc_state->stream);
11093 
11094 			ret = dm_atomic_get_state(state, &dm_state);
11095 			if (ret)
11096 				goto fail;
11097 
11098 			dm_new_crtc_state->stream = new_stream;
11099 
11100 			dc_stream_retain(new_stream);
11101 
11102 			DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
11103 					 crtc->base.id);
11104 
11105 			if (dc_state_add_stream(
11106 					dm->dc,
11107 					dm_state->context,
11108 					dm_new_crtc_state->stream) != DC_OK) {
11109 				ret = -EINVAL;
11110 				goto fail;
11111 			}
11112 
11113 			*lock_and_validation_needed = true;
11114 		}
11115 	}
11116 
11117 skip_modeset:
11118 	/* Release extra reference */
11119 	if (new_stream)
11120 		dc_stream_release(new_stream);
11121 
11122 	/*
11123 	 * We want to do dc stream updates that do not require a
11124 	 * full modeset below.
11125 	 */
11126 	if (!(enable && connector && new_crtc_state->active))
11127 		return 0;
11128 	/*
11129 	 * Given above conditions, the dc state cannot be NULL because:
11130 	 * 1. We're in the process of enabling CRTCs (just been added
11131 	 *    to the dc context, or already is on the context)
11132 	 * 2. Has a valid connector attached, and
11133 	 * 3. Is currently active and enabled.
11134 	 * => The dc stream state currently exists.
11135 	 */
11136 	BUG_ON(dm_new_crtc_state->stream == NULL);
11137 
11138 	/* Scaling or underscan settings */
11139 	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
11140 				drm_atomic_crtc_needs_modeset(new_crtc_state))
11141 		update_stream_scaling_settings(
11142 			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
11143 
11144 	/* ABM settings */
11145 	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11146 
11147 	/*
11148 	 * Color management settings. We also update color properties
11149 	 * when a modeset is needed, to ensure it gets reprogrammed.
11150 	 */
11151 	if (dm_new_crtc_state->base.color_mgmt_changed ||
11152 	    dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
11153 	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11154 		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
11155 		if (ret)
11156 			goto fail;
11157 	}
11158 
11159 	/* Update Freesync settings. */
11160 	get_freesync_config_for_crtc(dm_new_crtc_state,
11161 				     dm_new_conn_state);
11162 
11163 	return ret;
11164 
11165 fail:
11166 	if (new_stream)
11167 		dc_stream_release(new_stream);
11168 	return ret;
11169 }
11170 
11171 static bool should_reset_plane(struct drm_atomic_state *state,
11172 			       struct drm_plane *plane,
11173 			       struct drm_plane_state *old_plane_state,
11174 			       struct drm_plane_state *new_plane_state)
11175 {
11176 	struct drm_plane *other;
11177 	struct drm_plane_state *old_other_state, *new_other_state;
11178 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11179 	struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state;
11180 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
11181 	int i;
11182 
11183 	/*
11184 	 * TODO: Remove this hack for all asics once it proves that the
11185 	 * fast updates works fine on DCN3.2+.
11186 	 */
11187 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) &&
11188 	    state->allow_modeset)
11189 		return true;
11190 
11191 	if (amdgpu_in_reset(adev) && state->allow_modeset)
11192 		return true;
11193 
11194 	/* Exit early if we know that we're adding or removing the plane. */
11195 	if (old_plane_state->crtc != new_plane_state->crtc)
11196 		return true;
11197 
11198 	/* old crtc == new_crtc == NULL, plane not in context. */
11199 	if (!new_plane_state->crtc)
11200 		return false;
11201 
11202 	new_crtc_state =
11203 		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
11204 	old_crtc_state =
11205 		drm_atomic_get_old_crtc_state(state, old_plane_state->crtc);
11206 
11207 	if (!new_crtc_state)
11208 		return true;
11209 
11210 	/*
11211 	 * A change in cursor mode means a new dc pipe needs to be acquired or
11212 	 * released from the state
11213 	 */
11214 	old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
11215 	new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
11216 	if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11217 	    old_dm_crtc_state != NULL &&
11218 	    old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) {
11219 		return true;
11220 	}
11221 
11222 	/* CRTC Degamma changes currently require us to recreate planes. */
11223 	if (new_crtc_state->color_mgmt_changed)
11224 		return true;
11225 
11226 	/*
11227 	 * On zpos change, planes need to be reordered by removing and re-adding
11228 	 * them one by one to the dc state, in order of descending zpos.
11229 	 *
11230 	 * TODO: We can likely skip bandwidth validation if the only thing that
11231 	 * changed about the plane was it'z z-ordering.
11232 	 */
11233 	if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos)
11234 		return true;
11235 
11236 	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
11237 		return true;
11238 
11239 	/*
11240 	 * If there are any new primary or overlay planes being added or
11241 	 * removed then the z-order can potentially change. To ensure
11242 	 * correct z-order and pipe acquisition the current DC architecture
11243 	 * requires us to remove and recreate all existing planes.
11244 	 *
11245 	 * TODO: Come up with a more elegant solution for this.
11246 	 */
11247 	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
11248 		struct amdgpu_framebuffer *old_afb, *new_afb;
11249 		struct dm_plane_state *dm_new_other_state, *dm_old_other_state;
11250 
11251 		dm_new_other_state = to_dm_plane_state(new_other_state);
11252 		dm_old_other_state = to_dm_plane_state(old_other_state);
11253 
11254 		if (other->type == DRM_PLANE_TYPE_CURSOR)
11255 			continue;
11256 
11257 		if (old_other_state->crtc != new_plane_state->crtc &&
11258 		    new_other_state->crtc != new_plane_state->crtc)
11259 			continue;
11260 
11261 		if (old_other_state->crtc != new_other_state->crtc)
11262 			return true;
11263 
11264 		/* Src/dst size and scaling updates. */
11265 		if (old_other_state->src_w != new_other_state->src_w ||
11266 		    old_other_state->src_h != new_other_state->src_h ||
11267 		    old_other_state->crtc_w != new_other_state->crtc_w ||
11268 		    old_other_state->crtc_h != new_other_state->crtc_h)
11269 			return true;
11270 
11271 		/* Rotation / mirroring updates. */
11272 		if (old_other_state->rotation != new_other_state->rotation)
11273 			return true;
11274 
11275 		/* Blending updates. */
11276 		if (old_other_state->pixel_blend_mode !=
11277 		    new_other_state->pixel_blend_mode)
11278 			return true;
11279 
11280 		/* Alpha updates. */
11281 		if (old_other_state->alpha != new_other_state->alpha)
11282 			return true;
11283 
11284 		/* Colorspace changes. */
11285 		if (old_other_state->color_range != new_other_state->color_range ||
11286 		    old_other_state->color_encoding != new_other_state->color_encoding)
11287 			return true;
11288 
11289 		/* HDR/Transfer Function changes. */
11290 		if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf ||
11291 		    dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut ||
11292 		    dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult ||
11293 		    dm_old_other_state->ctm != dm_new_other_state->ctm ||
11294 		    dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut ||
11295 		    dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf ||
11296 		    dm_old_other_state->lut3d != dm_new_other_state->lut3d ||
11297 		    dm_old_other_state->blend_lut != dm_new_other_state->blend_lut ||
11298 		    dm_old_other_state->blend_tf != dm_new_other_state->blend_tf)
11299 			return true;
11300 
11301 		/* Framebuffer checks fall at the end. */
11302 		if (!old_other_state->fb || !new_other_state->fb)
11303 			continue;
11304 
11305 		/* Pixel format changes can require bandwidth updates. */
11306 		if (old_other_state->fb->format != new_other_state->fb->format)
11307 			return true;
11308 
11309 		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
11310 		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
11311 
11312 		/* Tiling and DCC changes also require bandwidth updates. */
11313 		if (old_afb->tiling_flags != new_afb->tiling_flags ||
11314 		    old_afb->base.modifier != new_afb->base.modifier)
11315 			return true;
11316 	}
11317 
11318 	return false;
11319 }
11320 
11321 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
11322 			      struct drm_plane_state *new_plane_state,
11323 			      struct drm_framebuffer *fb)
11324 {
11325 	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
11326 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
11327 	unsigned int pitch;
11328 	bool linear;
11329 
11330 	if (fb->width > new_acrtc->max_cursor_width ||
11331 	    fb->height > new_acrtc->max_cursor_height) {
11332 		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
11333 				 new_plane_state->fb->width,
11334 				 new_plane_state->fb->height);
11335 		return -EINVAL;
11336 	}
11337 	if (new_plane_state->src_w != fb->width << 16 ||
11338 	    new_plane_state->src_h != fb->height << 16) {
11339 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11340 		return -EINVAL;
11341 	}
11342 
11343 	/* Pitch in pixels */
11344 	pitch = fb->pitches[0] / fb->format->cpp[0];
11345 
11346 	if (fb->width != pitch) {
11347 		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
11348 				 fb->width, pitch);
11349 		return -EINVAL;
11350 	}
11351 
11352 	switch (pitch) {
11353 	case 64:
11354 	case 128:
11355 	case 256:
11356 		/* FB pitch is supported by cursor plane */
11357 		break;
11358 	default:
11359 		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
11360 		return -EINVAL;
11361 	}
11362 
11363 	/* Core DRM takes care of checking FB modifiers, so we only need to
11364 	 * check tiling flags when the FB doesn't have a modifier.
11365 	 */
11366 	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
11367 		if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) {
11368 			linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0;
11369 		} else if (adev->family >= AMDGPU_FAMILY_AI) {
11370 			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
11371 		} else {
11372 			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
11373 				 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
11374 				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
11375 		}
11376 		if (!linear) {
11377 			DRM_DEBUG_ATOMIC("Cursor FB not linear");
11378 			return -EINVAL;
11379 		}
11380 	}
11381 
11382 	return 0;
11383 }
11384 
11385 /*
11386  * Helper function for checking the cursor in native mode
11387  */
11388 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc,
11389 					struct drm_plane *plane,
11390 					struct drm_plane_state *new_plane_state,
11391 					bool enable)
11392 {
11393 
11394 	struct amdgpu_crtc *new_acrtc;
11395 	int ret;
11396 
11397 	if (!enable || !new_plane_crtc ||
11398 	    drm_atomic_plane_disabling(plane->state, new_plane_state))
11399 		return 0;
11400 
11401 	new_acrtc = to_amdgpu_crtc(new_plane_crtc);
11402 
11403 	if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
11404 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11405 		return -EINVAL;
11406 	}
11407 
11408 	if (new_plane_state->fb) {
11409 		ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
11410 						new_plane_state->fb);
11411 		if (ret)
11412 			return ret;
11413 	}
11414 
11415 	return 0;
11416 }
11417 
11418 static bool dm_should_update_native_cursor(struct drm_atomic_state *state,
11419 					   struct drm_crtc *old_plane_crtc,
11420 					   struct drm_crtc *new_plane_crtc,
11421 					   bool enable)
11422 {
11423 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11424 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11425 
11426 	if (!enable) {
11427 		if (old_plane_crtc == NULL)
11428 			return true;
11429 
11430 		old_crtc_state = drm_atomic_get_old_crtc_state(
11431 			state, old_plane_crtc);
11432 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11433 
11434 		return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11435 	} else {
11436 		if (new_plane_crtc == NULL)
11437 			return true;
11438 
11439 		new_crtc_state = drm_atomic_get_new_crtc_state(
11440 			state, new_plane_crtc);
11441 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11442 
11443 		return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11444 	}
11445 }
11446 
11447 static int dm_update_plane_state(struct dc *dc,
11448 				 struct drm_atomic_state *state,
11449 				 struct drm_plane *plane,
11450 				 struct drm_plane_state *old_plane_state,
11451 				 struct drm_plane_state *new_plane_state,
11452 				 bool enable,
11453 				 bool *lock_and_validation_needed,
11454 				 bool *is_top_most_overlay)
11455 {
11456 
11457 	struct dm_atomic_state *dm_state = NULL;
11458 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
11459 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11460 	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
11461 	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
11462 	bool needs_reset, update_native_cursor;
11463 	int ret = 0;
11464 
11465 
11466 	new_plane_crtc = new_plane_state->crtc;
11467 	old_plane_crtc = old_plane_state->crtc;
11468 	dm_new_plane_state = to_dm_plane_state(new_plane_state);
11469 	dm_old_plane_state = to_dm_plane_state(old_plane_state);
11470 
11471 	update_native_cursor = dm_should_update_native_cursor(state,
11472 							      old_plane_crtc,
11473 							      new_plane_crtc,
11474 							      enable);
11475 
11476 	if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) {
11477 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11478 						    new_plane_state, enable);
11479 		if (ret)
11480 			return ret;
11481 
11482 		return 0;
11483 	}
11484 
11485 	needs_reset = should_reset_plane(state, plane, old_plane_state,
11486 					 new_plane_state);
11487 
11488 	/* Remove any changed/removed planes */
11489 	if (!enable) {
11490 		if (!needs_reset)
11491 			return 0;
11492 
11493 		if (!old_plane_crtc)
11494 			return 0;
11495 
11496 		old_crtc_state = drm_atomic_get_old_crtc_state(
11497 				state, old_plane_crtc);
11498 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11499 
11500 		if (!dm_old_crtc_state->stream)
11501 			return 0;
11502 
11503 		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
11504 				plane->base.id, old_plane_crtc->base.id);
11505 
11506 		ret = dm_atomic_get_state(state, &dm_state);
11507 		if (ret)
11508 			return ret;
11509 
11510 		if (!dc_state_remove_plane(
11511 				dc,
11512 				dm_old_crtc_state->stream,
11513 				dm_old_plane_state->dc_state,
11514 				dm_state->context)) {
11515 
11516 			return -EINVAL;
11517 		}
11518 
11519 		if (dm_old_plane_state->dc_state)
11520 			dc_plane_state_release(dm_old_plane_state->dc_state);
11521 
11522 		dm_new_plane_state->dc_state = NULL;
11523 
11524 		*lock_and_validation_needed = true;
11525 
11526 	} else { /* Add new planes */
11527 		struct dc_plane_state *dc_new_plane_state;
11528 
11529 		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
11530 			return 0;
11531 
11532 		if (!new_plane_crtc)
11533 			return 0;
11534 
11535 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
11536 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11537 
11538 		if (!dm_new_crtc_state->stream)
11539 			return 0;
11540 
11541 		if (!needs_reset)
11542 			return 0;
11543 
11544 		ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
11545 		if (ret)
11546 			goto out;
11547 
11548 		WARN_ON(dm_new_plane_state->dc_state);
11549 
11550 		dc_new_plane_state = dc_create_plane_state(dc);
11551 		if (!dc_new_plane_state) {
11552 			ret = -ENOMEM;
11553 			goto out;
11554 		}
11555 
11556 		DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
11557 				 plane->base.id, new_plane_crtc->base.id);
11558 
11559 		ret = fill_dc_plane_attributes(
11560 			drm_to_adev(new_plane_crtc->dev),
11561 			dc_new_plane_state,
11562 			new_plane_state,
11563 			new_crtc_state);
11564 		if (ret) {
11565 			dc_plane_state_release(dc_new_plane_state);
11566 			goto out;
11567 		}
11568 
11569 		ret = dm_atomic_get_state(state, &dm_state);
11570 		if (ret) {
11571 			dc_plane_state_release(dc_new_plane_state);
11572 			goto out;
11573 		}
11574 
11575 		/*
11576 		 * Any atomic check errors that occur after this will
11577 		 * not need a release. The plane state will be attached
11578 		 * to the stream, and therefore part of the atomic
11579 		 * state. It'll be released when the atomic state is
11580 		 * cleaned.
11581 		 */
11582 		if (!dc_state_add_plane(
11583 				dc,
11584 				dm_new_crtc_state->stream,
11585 				dc_new_plane_state,
11586 				dm_state->context)) {
11587 
11588 			dc_plane_state_release(dc_new_plane_state);
11589 			ret = -EINVAL;
11590 			goto out;
11591 		}
11592 
11593 		dm_new_plane_state->dc_state = dc_new_plane_state;
11594 
11595 		dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
11596 
11597 		/* Tell DC to do a full surface update every time there
11598 		 * is a plane change. Inefficient, but works for now.
11599 		 */
11600 		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
11601 
11602 		*lock_and_validation_needed = true;
11603 	}
11604 
11605 out:
11606 	/* If enabling cursor overlay failed, attempt fallback to native mode */
11607 	if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) {
11608 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11609 						    new_plane_state, enable);
11610 		if (ret)
11611 			return ret;
11612 
11613 		dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE;
11614 	}
11615 
11616 	return ret;
11617 }
11618 
11619 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
11620 				       int *src_w, int *src_h)
11621 {
11622 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
11623 	case DRM_MODE_ROTATE_90:
11624 	case DRM_MODE_ROTATE_270:
11625 		*src_w = plane_state->src_h >> 16;
11626 		*src_h = plane_state->src_w >> 16;
11627 		break;
11628 	case DRM_MODE_ROTATE_0:
11629 	case DRM_MODE_ROTATE_180:
11630 	default:
11631 		*src_w = plane_state->src_w >> 16;
11632 		*src_h = plane_state->src_h >> 16;
11633 		break;
11634 	}
11635 }
11636 
11637 static void
11638 dm_get_plane_scale(struct drm_plane_state *plane_state,
11639 		   int *out_plane_scale_w, int *out_plane_scale_h)
11640 {
11641 	int plane_src_w, plane_src_h;
11642 
11643 	dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h);
11644 	*out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0;
11645 	*out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0;
11646 }
11647 
11648 /*
11649  * The normalized_zpos value cannot be used by this iterator directly. It's only
11650  * calculated for enabled planes, potentially causing normalized_zpos collisions
11651  * between enabled/disabled planes in the atomic state. We need a unique value
11652  * so that the iterator will not generate the same object twice, or loop
11653  * indefinitely.
11654  */
11655 static inline struct __drm_planes_state *__get_next_zpos(
11656 	struct drm_atomic_state *state,
11657 	struct __drm_planes_state *prev)
11658 {
11659 	unsigned int highest_zpos = 0, prev_zpos = 256;
11660 	uint32_t highest_id = 0, prev_id = UINT_MAX;
11661 	struct drm_plane_state *new_plane_state;
11662 	struct drm_plane *plane;
11663 	int i, highest_i = -1;
11664 
11665 	if (prev != NULL) {
11666 		prev_zpos = prev->new_state->zpos;
11667 		prev_id = prev->ptr->base.id;
11668 	}
11669 
11670 	for_each_new_plane_in_state(state, plane, new_plane_state, i) {
11671 		/* Skip planes with higher zpos than the previously returned */
11672 		if (new_plane_state->zpos > prev_zpos ||
11673 		    (new_plane_state->zpos == prev_zpos &&
11674 		     plane->base.id >= prev_id))
11675 			continue;
11676 
11677 		/* Save the index of the plane with highest zpos */
11678 		if (new_plane_state->zpos > highest_zpos ||
11679 		    (new_plane_state->zpos == highest_zpos &&
11680 		     plane->base.id > highest_id)) {
11681 			highest_zpos = new_plane_state->zpos;
11682 			highest_id = plane->base.id;
11683 			highest_i = i;
11684 		}
11685 	}
11686 
11687 	if (highest_i < 0)
11688 		return NULL;
11689 
11690 	return &state->planes[highest_i];
11691 }
11692 
11693 /*
11694  * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate
11695  * by descending zpos, as read from the new plane state. This is the same
11696  * ordering as defined by drm_atomic_normalize_zpos().
11697  */
11698 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \
11699 	for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \
11700 	     __i != NULL; __i = __get_next_zpos((__state), __i))		\
11701 		for_each_if(((plane) = __i->ptr,				\
11702 			     (void)(plane) /* Only to avoid unused-but-set-variable warning */, \
11703 			     (old_plane_state) = __i->old_state,		\
11704 			     (new_plane_state) = __i->new_state, 1))
11705 
11706 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
11707 {
11708 	struct drm_connector *connector;
11709 	struct drm_connector_state *conn_state, *old_conn_state;
11710 	struct amdgpu_dm_connector *aconnector = NULL;
11711 	int i;
11712 
11713 	for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
11714 		if (!conn_state->crtc)
11715 			conn_state = old_conn_state;
11716 
11717 		if (conn_state->crtc != crtc)
11718 			continue;
11719 
11720 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11721 			continue;
11722 
11723 		aconnector = to_amdgpu_dm_connector(connector);
11724 		if (!aconnector->mst_output_port || !aconnector->mst_root)
11725 			aconnector = NULL;
11726 		else
11727 			break;
11728 	}
11729 
11730 	if (!aconnector)
11731 		return 0;
11732 
11733 	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
11734 }
11735 
11736 /**
11737  * DOC: Cursor Modes - Native vs Overlay
11738  *
11739  * In native mode, the cursor uses a integrated cursor pipe within each DCN hw
11740  * plane. It does not require a dedicated hw plane to enable, but it is
11741  * subjected to the same z-order and scaling as the hw plane. It also has format
11742  * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB
11743  * hw plane.
11744  *
11745  * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its
11746  * own scaling and z-pos. It also has no blending restrictions. It lends to a
11747  * cursor behavior more akin to a DRM client's expectations. However, it does
11748  * occupy an extra DCN plane, and therefore will only be used if a DCN plane is
11749  * available.
11750  */
11751 
11752 /**
11753  * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc
11754  * @adev: amdgpu device
11755  * @state: DRM atomic state
11756  * @dm_crtc_state: amdgpu state for the CRTC containing the cursor
11757  * @cursor_mode: Returns the required cursor mode on dm_crtc_state
11758  *
11759  * Get whether the cursor should be enabled in native mode, or overlay mode, on
11760  * the dm_crtc_state.
11761  *
11762  * The cursor should be enabled in overlay mode if there exists an underlying
11763  * plane - on which the cursor may be blended - that is either YUV formatted, or
11764  * scaled differently from the cursor.
11765  *
11766  * Since zpos info is required, drm_atomic_normalize_zpos must be called before
11767  * calling this function.
11768  *
11769  * Return: 0 on success, or an error code if getting the cursor plane state
11770  * failed.
11771  */
11772 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev,
11773 				   struct drm_atomic_state *state,
11774 				   struct dm_crtc_state *dm_crtc_state,
11775 				   enum amdgpu_dm_cursor_mode *cursor_mode)
11776 {
11777 	struct drm_plane_state *old_plane_state, *plane_state, *cursor_state;
11778 	struct drm_crtc_state *crtc_state = &dm_crtc_state->base;
11779 	struct drm_plane *plane;
11780 	bool consider_mode_change = false;
11781 	bool entire_crtc_covered = false;
11782 	bool cursor_changed = false;
11783 	int underlying_scale_w, underlying_scale_h;
11784 	int cursor_scale_w, cursor_scale_h;
11785 	int i;
11786 
11787 	/* Overlay cursor not supported on HW before DCN
11788 	 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions
11789 	 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE
11790 	 */
11791 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 ||
11792 	    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
11793 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
11794 		return 0;
11795 	}
11796 
11797 	/* Init cursor_mode to be the same as current */
11798 	*cursor_mode = dm_crtc_state->cursor_mode;
11799 
11800 	/*
11801 	 * Cursor mode can change if a plane's format changes, scale changes, is
11802 	 * enabled/disabled, or z-order changes.
11803 	 */
11804 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) {
11805 		int new_scale_w, new_scale_h, old_scale_w, old_scale_h;
11806 
11807 		/* Only care about planes on this CRTC */
11808 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0)
11809 			continue;
11810 
11811 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
11812 			cursor_changed = true;
11813 
11814 		if (drm_atomic_plane_enabling(old_plane_state, plane_state) ||
11815 		    drm_atomic_plane_disabling(old_plane_state, plane_state) ||
11816 		    old_plane_state->fb->format != plane_state->fb->format) {
11817 			consider_mode_change = true;
11818 			break;
11819 		}
11820 
11821 		dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h);
11822 		dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h);
11823 		if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) {
11824 			consider_mode_change = true;
11825 			break;
11826 		}
11827 	}
11828 
11829 	if (!consider_mode_change && !crtc_state->zpos_changed)
11830 		return 0;
11831 
11832 	/*
11833 	 * If no cursor change on this CRTC, and not enabled on this CRTC, then
11834 	 * no need to set cursor mode. This avoids needlessly locking the cursor
11835 	 * state.
11836 	 */
11837 	if (!cursor_changed &&
11838 	    !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) {
11839 		return 0;
11840 	}
11841 
11842 	cursor_state = drm_atomic_get_plane_state(state,
11843 						  crtc_state->crtc->cursor);
11844 	if (IS_ERR(cursor_state))
11845 		return PTR_ERR(cursor_state);
11846 
11847 	/* Cursor is disabled */
11848 	if (!cursor_state->fb)
11849 		return 0;
11850 
11851 	/* For all planes in descending z-order (all of which are below cursor
11852 	 * as per zpos definitions), check their scaling and format
11853 	 */
11854 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) {
11855 
11856 		/* Only care about non-cursor planes on this CRTC */
11857 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 ||
11858 		    plane->type == DRM_PLANE_TYPE_CURSOR)
11859 			continue;
11860 
11861 		/* Underlying plane is YUV format - use overlay cursor */
11862 		if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) {
11863 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11864 			return 0;
11865 		}
11866 
11867 		dm_get_plane_scale(plane_state,
11868 				   &underlying_scale_w, &underlying_scale_h);
11869 		dm_get_plane_scale(cursor_state,
11870 				   &cursor_scale_w, &cursor_scale_h);
11871 
11872 		/* Underlying plane has different scale - use overlay cursor */
11873 		if (cursor_scale_w != underlying_scale_w &&
11874 		    cursor_scale_h != underlying_scale_h) {
11875 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11876 			return 0;
11877 		}
11878 
11879 		/* If this plane covers the whole CRTC, no need to check planes underneath */
11880 		if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 &&
11881 		    plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay &&
11882 		    plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) {
11883 			entire_crtc_covered = true;
11884 			break;
11885 		}
11886 	}
11887 
11888 	/* If planes do not cover the entire CRTC, use overlay mode to enable
11889 	 * cursor over holes
11890 	 */
11891 	if (entire_crtc_covered)
11892 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
11893 	else
11894 		*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11895 
11896 	return 0;
11897 }
11898 
11899 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev,
11900 					    struct drm_atomic_state *state,
11901 					    struct drm_crtc_state *crtc_state)
11902 {
11903 	struct drm_plane *plane;
11904 	struct drm_plane_state *new_plane_state, *old_plane_state;
11905 
11906 	drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) {
11907 		new_plane_state = drm_atomic_get_plane_state(state, plane);
11908 		old_plane_state = drm_atomic_get_plane_state(state, plane);
11909 
11910 		if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) {
11911 			drm_err(dev, "Failed to get plane state for plane %s\n", plane->name);
11912 			return false;
11913 		}
11914 
11915 		if (old_plane_state->fb && new_plane_state->fb &&
11916 		    get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb))
11917 			return true;
11918 	}
11919 
11920 	return false;
11921 }
11922 
11923 /**
11924  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
11925  *
11926  * @dev: The DRM device
11927  * @state: The atomic state to commit
11928  *
11929  * Validate that the given atomic state is programmable by DC into hardware.
11930  * This involves constructing a &struct dc_state reflecting the new hardware
11931  * state we wish to commit, then querying DC to see if it is programmable. It's
11932  * important not to modify the existing DC state. Otherwise, atomic_check
11933  * may unexpectedly commit hardware changes.
11934  *
11935  * When validating the DC state, it's important that the right locks are
11936  * acquired. For full updates case which removes/adds/updates streams on one
11937  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
11938  * that any such full update commit will wait for completion of any outstanding
11939  * flip using DRMs synchronization events.
11940  *
11941  * Note that DM adds the affected connectors for all CRTCs in state, when that
11942  * might not seem necessary. This is because DC stream creation requires the
11943  * DC sink, which is tied to the DRM connector state. Cleaning this up should
11944  * be possible but non-trivial - a possible TODO item.
11945  *
11946  * Return: -Error code if validation failed.
11947  */
11948 static int amdgpu_dm_atomic_check(struct drm_device *dev,
11949 				  struct drm_atomic_state *state)
11950 {
11951 	struct amdgpu_device *adev = drm_to_adev(dev);
11952 	struct dm_atomic_state *dm_state = NULL;
11953 	struct dc *dc = adev->dm.dc;
11954 	struct drm_connector *connector;
11955 	struct drm_connector_state *old_con_state, *new_con_state;
11956 	struct drm_crtc *crtc;
11957 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11958 	struct drm_plane *plane;
11959 	struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state;
11960 	enum dc_status status;
11961 	int ret, i;
11962 	bool lock_and_validation_needed = false;
11963 	bool is_top_most_overlay = true;
11964 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11965 	struct drm_dp_mst_topology_mgr *mgr;
11966 	struct drm_dp_mst_topology_state *mst_state;
11967 	struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0};
11968 
11969 	trace_amdgpu_dm_atomic_check_begin(state);
11970 
11971 	ret = drm_atomic_helper_check_modeset(dev, state);
11972 	if (ret) {
11973 		drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n");
11974 		goto fail;
11975 	}
11976 
11977 	/* Check connector changes */
11978 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
11979 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
11980 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
11981 
11982 		/* Skip connectors that are disabled or part of modeset already. */
11983 		if (!new_con_state->crtc)
11984 			continue;
11985 
11986 		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
11987 		if (IS_ERR(new_crtc_state)) {
11988 			drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n");
11989 			ret = PTR_ERR(new_crtc_state);
11990 			goto fail;
11991 		}
11992 
11993 		if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
11994 		    dm_old_con_state->scaling != dm_new_con_state->scaling)
11995 			new_crtc_state->connectors_changed = true;
11996 	}
11997 
11998 	if (dc_resource_is_dsc_encoding_supported(dc)) {
11999 		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12000 			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
12001 				ret = add_affected_mst_dsc_crtcs(state, crtc);
12002 				if (ret) {
12003 					drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n");
12004 					goto fail;
12005 				}
12006 			}
12007 		}
12008 	}
12009 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12010 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
12011 
12012 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
12013 		    !new_crtc_state->color_mgmt_changed &&
12014 		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
12015 			dm_old_crtc_state->dsc_force_changed == false)
12016 			continue;
12017 
12018 		ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
12019 		if (ret) {
12020 			drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n");
12021 			goto fail;
12022 		}
12023 
12024 		if (!new_crtc_state->enable)
12025 			continue;
12026 
12027 		ret = drm_atomic_add_affected_connectors(state, crtc);
12028 		if (ret) {
12029 			drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n");
12030 			goto fail;
12031 		}
12032 
12033 		ret = drm_atomic_add_affected_planes(state, crtc);
12034 		if (ret) {
12035 			drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n");
12036 			goto fail;
12037 		}
12038 
12039 		if (dm_old_crtc_state->dsc_force_changed)
12040 			new_crtc_state->mode_changed = true;
12041 	}
12042 
12043 	/*
12044 	 * Add all primary and overlay planes on the CRTC to the state
12045 	 * whenever a plane is enabled to maintain correct z-ordering
12046 	 * and to enable fast surface updates.
12047 	 */
12048 	drm_for_each_crtc(crtc, dev) {
12049 		bool modified = false;
12050 
12051 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
12052 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
12053 				continue;
12054 
12055 			if (new_plane_state->crtc == crtc ||
12056 			    old_plane_state->crtc == crtc) {
12057 				modified = true;
12058 				break;
12059 			}
12060 		}
12061 
12062 		if (!modified)
12063 			continue;
12064 
12065 		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
12066 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
12067 				continue;
12068 
12069 			new_plane_state =
12070 				drm_atomic_get_plane_state(state, plane);
12071 
12072 			if (IS_ERR(new_plane_state)) {
12073 				ret = PTR_ERR(new_plane_state);
12074 				drm_dbg_atomic(dev, "new_plane_state is BAD\n");
12075 				goto fail;
12076 			}
12077 		}
12078 	}
12079 
12080 	/*
12081 	 * DC consults the zpos (layer_index in DC terminology) to determine the
12082 	 * hw plane on which to enable the hw cursor (see
12083 	 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
12084 	 * atomic state, so call drm helper to normalize zpos.
12085 	 */
12086 	ret = drm_atomic_normalize_zpos(dev, state);
12087 	if (ret) {
12088 		drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
12089 		goto fail;
12090 	}
12091 
12092 	/*
12093 	 * Determine whether cursors on each CRTC should be enabled in native or
12094 	 * overlay mode.
12095 	 */
12096 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12097 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12098 
12099 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12100 					      &dm_new_crtc_state->cursor_mode);
12101 		if (ret) {
12102 			drm_dbg(dev, "Failed to determine cursor mode\n");
12103 			goto fail;
12104 		}
12105 
12106 		/*
12107 		 * If overlay cursor is needed, DC cannot go through the
12108 		 * native cursor update path. All enabled planes on the CRTC
12109 		 * need to be added for DC to not disable a plane by mistake
12110 		 */
12111 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12112 			ret = drm_atomic_add_affected_planes(state, crtc);
12113 			if (ret)
12114 				goto fail;
12115 		}
12116 	}
12117 
12118 	/* Remove exiting planes if they are modified */
12119 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12120 
12121 		ret = dm_update_plane_state(dc, state, plane,
12122 					    old_plane_state,
12123 					    new_plane_state,
12124 					    false,
12125 					    &lock_and_validation_needed,
12126 					    &is_top_most_overlay);
12127 		if (ret) {
12128 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12129 			goto fail;
12130 		}
12131 	}
12132 
12133 	/* Disable all crtcs which require disable */
12134 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12135 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12136 					   old_crtc_state,
12137 					   new_crtc_state,
12138 					   false,
12139 					   &lock_and_validation_needed);
12140 		if (ret) {
12141 			drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n");
12142 			goto fail;
12143 		}
12144 	}
12145 
12146 	/* Enable all crtcs which require enable */
12147 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12148 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12149 					   old_crtc_state,
12150 					   new_crtc_state,
12151 					   true,
12152 					   &lock_and_validation_needed);
12153 		if (ret) {
12154 			drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n");
12155 			goto fail;
12156 		}
12157 	}
12158 
12159 	/* Add new/modified planes */
12160 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12161 		ret = dm_update_plane_state(dc, state, plane,
12162 					    old_plane_state,
12163 					    new_plane_state,
12164 					    true,
12165 					    &lock_and_validation_needed,
12166 					    &is_top_most_overlay);
12167 		if (ret) {
12168 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12169 			goto fail;
12170 		}
12171 	}
12172 
12173 #if defined(CONFIG_DRM_AMD_DC_FP)
12174 	if (dc_resource_is_dsc_encoding_supported(dc)) {
12175 		ret = pre_validate_dsc(state, &dm_state, vars);
12176 		if (ret != 0)
12177 			goto fail;
12178 	}
12179 #endif
12180 
12181 	/* Run this here since we want to validate the streams we created */
12182 	ret = drm_atomic_helper_check_planes(dev, state);
12183 	if (ret) {
12184 		drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n");
12185 		goto fail;
12186 	}
12187 
12188 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12189 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12190 		if (dm_new_crtc_state->mpo_requested)
12191 			drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc);
12192 	}
12193 
12194 	/* Check cursor restrictions */
12195 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12196 		enum amdgpu_dm_cursor_mode required_cursor_mode;
12197 		int is_rotated, is_scaled;
12198 
12199 		/* Overlay cusor not subject to native cursor restrictions */
12200 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12201 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE)
12202 			continue;
12203 
12204 		/* Check if rotation or scaling is enabled on DCN401 */
12205 		if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) &&
12206 		    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12207 			new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
12208 
12209 			is_rotated = new_cursor_state &&
12210 				((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0);
12211 			is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) ||
12212 				(new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h));
12213 
12214 			if (is_rotated || is_scaled) {
12215 				drm_dbg_driver(
12216 					crtc->dev,
12217 					"[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n",
12218 					crtc->base.id, crtc->name);
12219 				ret = -EINVAL;
12220 				goto fail;
12221 			}
12222 		}
12223 
12224 		/* If HW can only do native cursor, check restrictions again */
12225 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12226 					      &required_cursor_mode);
12227 		if (ret) {
12228 			drm_dbg_driver(crtc->dev,
12229 				       "[CRTC:%d:%s] Checking cursor mode failed\n",
12230 				       crtc->base.id, crtc->name);
12231 			goto fail;
12232 		} else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12233 			drm_dbg_driver(crtc->dev,
12234 				       "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n",
12235 				       crtc->base.id, crtc->name);
12236 			ret = -EINVAL;
12237 			goto fail;
12238 		}
12239 	}
12240 
12241 	if (state->legacy_cursor_update) {
12242 		/*
12243 		 * This is a fast cursor update coming from the plane update
12244 		 * helper, check if it can be done asynchronously for better
12245 		 * performance.
12246 		 */
12247 		state->async_update =
12248 			!drm_atomic_helper_async_check(dev, state);
12249 
12250 		/*
12251 		 * Skip the remaining global validation if this is an async
12252 		 * update. Cursor updates can be done without affecting
12253 		 * state or bandwidth calcs and this avoids the performance
12254 		 * penalty of locking the private state object and
12255 		 * allocating a new dc_state.
12256 		 */
12257 		if (state->async_update)
12258 			return 0;
12259 	}
12260 
12261 	/* Check scaling and underscan changes*/
12262 	/* TODO Removed scaling changes validation due to inability to commit
12263 	 * new stream into context w\o causing full reset. Need to
12264 	 * decide how to handle.
12265 	 */
12266 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12267 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12268 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12269 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
12270 
12271 		/* Skip any modesets/resets */
12272 		if (!acrtc || drm_atomic_crtc_needs_modeset(
12273 				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
12274 			continue;
12275 
12276 		/* Skip any thing not scale or underscan changes */
12277 		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
12278 			continue;
12279 
12280 		lock_and_validation_needed = true;
12281 	}
12282 
12283 	/* set the slot info for each mst_state based on the link encoding format */
12284 	for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
12285 		struct amdgpu_dm_connector *aconnector;
12286 		struct drm_connector *connector;
12287 		struct drm_connector_list_iter iter;
12288 		u8 link_coding_cap;
12289 
12290 		drm_connector_list_iter_begin(dev, &iter);
12291 		drm_for_each_connector_iter(connector, &iter) {
12292 			if (connector->index == mst_state->mgr->conn_base_id) {
12293 				aconnector = to_amdgpu_dm_connector(connector);
12294 				link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
12295 				drm_dp_mst_update_slots(mst_state, link_coding_cap);
12296 
12297 				break;
12298 			}
12299 		}
12300 		drm_connector_list_iter_end(&iter);
12301 	}
12302 
12303 	/**
12304 	 * Streams and planes are reset when there are changes that affect
12305 	 * bandwidth. Anything that affects bandwidth needs to go through
12306 	 * DC global validation to ensure that the configuration can be applied
12307 	 * to hardware.
12308 	 *
12309 	 * We have to currently stall out here in atomic_check for outstanding
12310 	 * commits to finish in this case because our IRQ handlers reference
12311 	 * DRM state directly - we can end up disabling interrupts too early
12312 	 * if we don't.
12313 	 *
12314 	 * TODO: Remove this stall and drop DM state private objects.
12315 	 */
12316 	if (lock_and_validation_needed) {
12317 		ret = dm_atomic_get_state(state, &dm_state);
12318 		if (ret) {
12319 			drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n");
12320 			goto fail;
12321 		}
12322 
12323 		ret = do_aquire_global_lock(dev, state);
12324 		if (ret) {
12325 			drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n");
12326 			goto fail;
12327 		}
12328 
12329 #if defined(CONFIG_DRM_AMD_DC_FP)
12330 		if (dc_resource_is_dsc_encoding_supported(dc)) {
12331 			ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
12332 			if (ret) {
12333 				drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n");
12334 				ret = -EINVAL;
12335 				goto fail;
12336 			}
12337 		}
12338 #endif
12339 
12340 		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
12341 		if (ret) {
12342 			drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n");
12343 			goto fail;
12344 		}
12345 
12346 		/*
12347 		 * Perform validation of MST topology in the state:
12348 		 * We need to perform MST atomic check before calling
12349 		 * dc_validate_global_state(), or there is a chance
12350 		 * to get stuck in an infinite loop and hang eventually.
12351 		 */
12352 		ret = drm_dp_mst_atomic_check(state);
12353 		if (ret) {
12354 			drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n");
12355 			goto fail;
12356 		}
12357 		status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY);
12358 		if (status != DC_OK) {
12359 			drm_dbg_atomic(dev, "DC global validation failure: %s (%d)",
12360 				       dc_status_to_str(status), status);
12361 			ret = -EINVAL;
12362 			goto fail;
12363 		}
12364 	} else {
12365 		/*
12366 		 * The commit is a fast update. Fast updates shouldn't change
12367 		 * the DC context, affect global validation, and can have their
12368 		 * commit work done in parallel with other commits not touching
12369 		 * the same resource. If we have a new DC context as part of
12370 		 * the DM atomic state from validation we need to free it and
12371 		 * retain the existing one instead.
12372 		 *
12373 		 * Furthermore, since the DM atomic state only contains the DC
12374 		 * context and can safely be annulled, we can free the state
12375 		 * and clear the associated private object now to free
12376 		 * some memory and avoid a possible use-after-free later.
12377 		 */
12378 
12379 		for (i = 0; i < state->num_private_objs; i++) {
12380 			struct drm_private_obj *obj = state->private_objs[i].ptr;
12381 
12382 			if (obj->funcs == adev->dm.atomic_obj.funcs) {
12383 				int j = state->num_private_objs-1;
12384 
12385 				dm_atomic_destroy_state(obj,
12386 						state->private_objs[i].state);
12387 
12388 				/* If i is not at the end of the array then the
12389 				 * last element needs to be moved to where i was
12390 				 * before the array can safely be truncated.
12391 				 */
12392 				if (i != j)
12393 					state->private_objs[i] =
12394 						state->private_objs[j];
12395 
12396 				state->private_objs[j].ptr = NULL;
12397 				state->private_objs[j].state = NULL;
12398 				state->private_objs[j].old_state = NULL;
12399 				state->private_objs[j].new_state = NULL;
12400 
12401 				state->num_private_objs = j;
12402 				break;
12403 			}
12404 		}
12405 	}
12406 
12407 	/* Store the overall update type for use later in atomic check. */
12408 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12409 		struct dm_crtc_state *dm_new_crtc_state =
12410 			to_dm_crtc_state(new_crtc_state);
12411 
12412 		/*
12413 		 * Only allow async flips for fast updates that don't change
12414 		 * the FB pitch, the DCC state, rotation, mem_type, etc.
12415 		 */
12416 		if (new_crtc_state->async_flip &&
12417 		    (lock_and_validation_needed ||
12418 		     amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) {
12419 			drm_dbg_atomic(crtc->dev,
12420 				       "[CRTC:%d:%s] async flips are only supported for fast updates\n",
12421 				       crtc->base.id, crtc->name);
12422 			ret = -EINVAL;
12423 			goto fail;
12424 		}
12425 
12426 		dm_new_crtc_state->update_type = lock_and_validation_needed ?
12427 			UPDATE_TYPE_FULL : UPDATE_TYPE_FAST;
12428 	}
12429 
12430 	/* Must be success */
12431 	WARN_ON(ret);
12432 
12433 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12434 
12435 	return ret;
12436 
12437 fail:
12438 	if (ret == -EDEADLK)
12439 		drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n");
12440 	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
12441 		drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n");
12442 	else
12443 		drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret);
12444 
12445 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12446 
12447 	return ret;
12448 }
12449 
12450 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
12451 		unsigned int offset,
12452 		unsigned int total_length,
12453 		u8 *data,
12454 		unsigned int length,
12455 		struct amdgpu_hdmi_vsdb_info *vsdb)
12456 {
12457 	bool res;
12458 	union dmub_rb_cmd cmd;
12459 	struct dmub_cmd_send_edid_cea *input;
12460 	struct dmub_cmd_edid_cea_output *output;
12461 
12462 	if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
12463 		return false;
12464 
12465 	memset(&cmd, 0, sizeof(cmd));
12466 
12467 	input = &cmd.edid_cea.data.input;
12468 
12469 	cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
12470 	cmd.edid_cea.header.sub_type = 0;
12471 	cmd.edid_cea.header.payload_bytes =
12472 		sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
12473 	input->offset = offset;
12474 	input->length = length;
12475 	input->cea_total_length = total_length;
12476 	memcpy(input->payload, data, length);
12477 
12478 	res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY);
12479 	if (!res) {
12480 		drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n");
12481 		return false;
12482 	}
12483 
12484 	output = &cmd.edid_cea.data.output;
12485 
12486 	if (output->type == DMUB_CMD__EDID_CEA_ACK) {
12487 		if (!output->ack.success) {
12488 			drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n",
12489 					output->ack.offset);
12490 		}
12491 	} else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
12492 		if (!output->amd_vsdb.vsdb_found)
12493 			return false;
12494 
12495 		vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
12496 		vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
12497 		vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
12498 		vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
12499 	} else {
12500 		drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n");
12501 		return false;
12502 	}
12503 
12504 	return true;
12505 }
12506 
12507 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
12508 		u8 *edid_ext, int len,
12509 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12510 {
12511 	int i;
12512 
12513 	/* send extension block to DMCU for parsing */
12514 	for (i = 0; i < len; i += 8) {
12515 		bool res;
12516 		int offset;
12517 
12518 		/* send 8 bytes a time */
12519 		if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
12520 			return false;
12521 
12522 		if (i+8 == len) {
12523 			/* EDID block sent completed, expect result */
12524 			int version, min_rate, max_rate;
12525 
12526 			res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
12527 			if (res) {
12528 				/* amd vsdb found */
12529 				vsdb_info->freesync_supported = 1;
12530 				vsdb_info->amd_vsdb_version = version;
12531 				vsdb_info->min_refresh_rate_hz = min_rate;
12532 				vsdb_info->max_refresh_rate_hz = max_rate;
12533 				return true;
12534 			}
12535 			/* not amd vsdb */
12536 			return false;
12537 		}
12538 
12539 		/* check for ack*/
12540 		res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
12541 		if (!res)
12542 			return false;
12543 	}
12544 
12545 	return false;
12546 }
12547 
12548 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
12549 		u8 *edid_ext, int len,
12550 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12551 {
12552 	int i;
12553 
12554 	/* send extension block to DMCU for parsing */
12555 	for (i = 0; i < len; i += 8) {
12556 		/* send 8 bytes a time */
12557 		if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
12558 			return false;
12559 	}
12560 
12561 	return vsdb_info->freesync_supported;
12562 }
12563 
12564 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
12565 		u8 *edid_ext, int len,
12566 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12567 {
12568 	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
12569 	bool ret;
12570 
12571 	mutex_lock(&adev->dm.dc_lock);
12572 	if (adev->dm.dmub_srv)
12573 		ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
12574 	else
12575 		ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
12576 	mutex_unlock(&adev->dm.dc_lock);
12577 	return ret;
12578 }
12579 
12580 static void parse_edid_displayid_vrr(struct drm_connector *connector,
12581 				     const struct edid *edid)
12582 {
12583 	u8 *edid_ext = NULL;
12584 	int i;
12585 	int j = 0;
12586 	u16 min_vfreq;
12587 	u16 max_vfreq;
12588 
12589 	if (edid == NULL || edid->extensions == 0)
12590 		return;
12591 
12592 	/* Find DisplayID extension */
12593 	for (i = 0; i < edid->extensions; i++) {
12594 		edid_ext = (void *)(edid + (i + 1));
12595 		if (edid_ext[0] == DISPLAYID_EXT)
12596 			break;
12597 	}
12598 
12599 	if (edid_ext == NULL)
12600 		return;
12601 
12602 	while (j < EDID_LENGTH) {
12603 		/* Get dynamic video timing range from DisplayID if available */
12604 		if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25	&&
12605 		    (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) {
12606 			min_vfreq = edid_ext[j+9];
12607 			if (edid_ext[j+1] & 7)
12608 				max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8);
12609 			else
12610 				max_vfreq = edid_ext[j+10];
12611 
12612 			if (max_vfreq && min_vfreq) {
12613 				connector->display_info.monitor_range.max_vfreq = max_vfreq;
12614 				connector->display_info.monitor_range.min_vfreq = min_vfreq;
12615 
12616 				return;
12617 			}
12618 		}
12619 		j++;
12620 	}
12621 }
12622 
12623 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12624 			  const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
12625 {
12626 	u8 *edid_ext = NULL;
12627 	int i;
12628 	int j = 0;
12629 
12630 	if (edid == NULL || edid->extensions == 0)
12631 		return -ENODEV;
12632 
12633 	/* Find DisplayID extension */
12634 	for (i = 0; i < edid->extensions; i++) {
12635 		edid_ext = (void *)(edid + (i + 1));
12636 		if (edid_ext[0] == DISPLAYID_EXT)
12637 			break;
12638 	}
12639 
12640 	while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) {
12641 		struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j];
12642 		unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]);
12643 
12644 		if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID &&
12645 				amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) {
12646 			vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false;
12647 			vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3;
12648 			DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode);
12649 
12650 			return true;
12651 		}
12652 		j++;
12653 	}
12654 
12655 	return false;
12656 }
12657 
12658 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12659 			       const struct edid *edid,
12660 			       struct amdgpu_hdmi_vsdb_info *vsdb_info)
12661 {
12662 	u8 *edid_ext = NULL;
12663 	int i;
12664 	bool valid_vsdb_found = false;
12665 
12666 	/*----- drm_find_cea_extension() -----*/
12667 	/* No EDID or EDID extensions */
12668 	if (edid == NULL || edid->extensions == 0)
12669 		return -ENODEV;
12670 
12671 	/* Find CEA extension */
12672 	for (i = 0; i < edid->extensions; i++) {
12673 		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
12674 		if (edid_ext[0] == CEA_EXT)
12675 			break;
12676 	}
12677 
12678 	if (i == edid->extensions)
12679 		return -ENODEV;
12680 
12681 	/*----- cea_db_offsets() -----*/
12682 	if (edid_ext[0] != CEA_EXT)
12683 		return -ENODEV;
12684 
12685 	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
12686 
12687 	return valid_vsdb_found ? i : -ENODEV;
12688 }
12689 
12690 /**
12691  * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
12692  *
12693  * @connector: Connector to query.
12694  * @drm_edid: DRM EDID from monitor
12695  *
12696  * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
12697  * track of some of the display information in the internal data struct used by
12698  * amdgpu_dm. This function checks which type of connector we need to set the
12699  * FreeSync parameters.
12700  */
12701 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
12702 				    const struct drm_edid *drm_edid)
12703 {
12704 	int i = 0;
12705 	struct amdgpu_dm_connector *amdgpu_dm_connector =
12706 			to_amdgpu_dm_connector(connector);
12707 	struct dm_connector_state *dm_con_state = NULL;
12708 	struct dc_sink *sink;
12709 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
12710 	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
12711 	const struct edid *edid;
12712 	bool freesync_capable = false;
12713 	enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
12714 
12715 	if (!connector->state) {
12716 		drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__);
12717 		goto update;
12718 	}
12719 
12720 	sink = amdgpu_dm_connector->dc_sink ?
12721 		amdgpu_dm_connector->dc_sink :
12722 		amdgpu_dm_connector->dc_em_sink;
12723 
12724 	drm_edid_connector_update(connector, drm_edid);
12725 
12726 	if (!drm_edid || !sink) {
12727 		dm_con_state = to_dm_connector_state(connector->state);
12728 
12729 		amdgpu_dm_connector->min_vfreq = 0;
12730 		amdgpu_dm_connector->max_vfreq = 0;
12731 		freesync_capable = false;
12732 
12733 		goto update;
12734 	}
12735 
12736 	dm_con_state = to_dm_connector_state(connector->state);
12737 
12738 	if (!adev->dm.freesync_module)
12739 		goto update;
12740 
12741 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
12742 
12743 	/* Some eDP panels only have the refresh rate range info in DisplayID */
12744 	if ((connector->display_info.monitor_range.min_vfreq == 0 ||
12745 	     connector->display_info.monitor_range.max_vfreq == 0))
12746 		parse_edid_displayid_vrr(connector, edid);
12747 
12748 	if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
12749 		     sink->sink_signal == SIGNAL_TYPE_EDP)) {
12750 		if (amdgpu_dm_connector->dc_link &&
12751 		    amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) {
12752 			amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq;
12753 			amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq;
12754 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12755 				freesync_capable = true;
12756 		}
12757 
12758 		parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12759 
12760 		if (vsdb_info.replay_mode) {
12761 			amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode;
12762 			amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version;
12763 			amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP;
12764 		}
12765 
12766 	} else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
12767 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12768 		if (i >= 0 && vsdb_info.freesync_supported) {
12769 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12770 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12771 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12772 				freesync_capable = true;
12773 
12774 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12775 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12776 		}
12777 	}
12778 
12779 	if (amdgpu_dm_connector->dc_link)
12780 		as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
12781 
12782 	if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
12783 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12784 		if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
12785 
12786 			amdgpu_dm_connector->pack_sdp_v1_3 = true;
12787 			amdgpu_dm_connector->as_type = as_type;
12788 			amdgpu_dm_connector->vsdb_info = vsdb_info;
12789 
12790 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12791 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12792 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12793 				freesync_capable = true;
12794 
12795 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12796 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12797 		}
12798 	}
12799 
12800 update:
12801 	if (dm_con_state)
12802 		dm_con_state->freesync_capable = freesync_capable;
12803 
12804 	if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable &&
12805 	    amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) {
12806 		amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false;
12807 		amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false;
12808 	}
12809 
12810 	if (connector->vrr_capable_property)
12811 		drm_connector_set_vrr_capable_property(connector,
12812 						       freesync_capable);
12813 }
12814 
12815 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
12816 {
12817 	struct amdgpu_device *adev = drm_to_adev(dev);
12818 	struct dc *dc = adev->dm.dc;
12819 	int i;
12820 
12821 	mutex_lock(&adev->dm.dc_lock);
12822 	if (dc->current_state) {
12823 		for (i = 0; i < dc->current_state->stream_count; ++i)
12824 			dc->current_state->streams[i]
12825 				->triggered_crtc_reset.enabled =
12826 				adev->dm.force_timing_sync;
12827 
12828 		dm_enable_per_frame_crtc_master_sync(dc->current_state);
12829 		dc_trigger_sync(dc, dc->current_state);
12830 	}
12831 	mutex_unlock(&adev->dm.dc_lock);
12832 }
12833 
12834 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc)
12835 {
12836 	if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter)
12837 		dc_exit_ips_for_hw_access(dc);
12838 }
12839 
12840 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
12841 		       u32 value, const char *func_name)
12842 {
12843 #ifdef DM_CHECK_ADDR_0
12844 	if (address == 0) {
12845 		drm_err(adev_to_drm(ctx->driver_context),
12846 			"invalid register write. address = 0");
12847 		return;
12848 	}
12849 #endif
12850 
12851 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
12852 	cgs_write_register(ctx->cgs_device, address, value);
12853 	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
12854 }
12855 
12856 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
12857 			  const char *func_name)
12858 {
12859 	u32 value;
12860 #ifdef DM_CHECK_ADDR_0
12861 	if (address == 0) {
12862 		drm_err(adev_to_drm(ctx->driver_context),
12863 			"invalid register read; address = 0\n");
12864 		return 0;
12865 	}
12866 #endif
12867 
12868 	if (ctx->dmub_srv &&
12869 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
12870 	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
12871 		ASSERT(false);
12872 		return 0;
12873 	}
12874 
12875 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
12876 
12877 	value = cgs_read_register(ctx->cgs_device, address);
12878 
12879 	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
12880 
12881 	return value;
12882 }
12883 
12884 int amdgpu_dm_process_dmub_aux_transfer_sync(
12885 		struct dc_context *ctx,
12886 		unsigned int link_index,
12887 		struct aux_payload *payload,
12888 		enum aux_return_code_type *operation_result)
12889 {
12890 	struct amdgpu_device *adev = ctx->driver_context;
12891 	struct dmub_notification *p_notify = adev->dm.dmub_notify;
12892 	int ret = -1;
12893 
12894 	mutex_lock(&adev->dm.dpia_aux_lock);
12895 	if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
12896 		*operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
12897 		goto out;
12898 	}
12899 
12900 	if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
12901 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
12902 		*operation_result = AUX_RET_ERROR_TIMEOUT;
12903 		goto out;
12904 	}
12905 
12906 	if (p_notify->result != AUX_RET_SUCCESS) {
12907 		/*
12908 		 * Transient states before tunneling is enabled could
12909 		 * lead to this error. We can ignore this for now.
12910 		 */
12911 		if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) {
12912 			drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n",
12913 					payload->address, payload->length,
12914 					p_notify->result);
12915 		}
12916 		*operation_result = p_notify->result;
12917 		goto out;
12918 	}
12919 
12920 	payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF;
12921 	if (adev->dm.dmub_notify->aux_reply.command & 0xF0)
12922 		/* The reply is stored in the top nibble of the command. */
12923 		payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF;
12924 
12925 	/*write req may receive a byte indicating partially written number as well*/
12926 	if (p_notify->aux_reply.length)
12927 		memcpy(payload->data, p_notify->aux_reply.data,
12928 				p_notify->aux_reply.length);
12929 
12930 	/* success */
12931 	ret = p_notify->aux_reply.length;
12932 	*operation_result = p_notify->result;
12933 out:
12934 	reinit_completion(&adev->dm.dmub_aux_transfer_done);
12935 	mutex_unlock(&adev->dm.dpia_aux_lock);
12936 	return ret;
12937 }
12938 
12939 static void abort_fused_io(
12940 		struct dc_context *ctx,
12941 		const struct dmub_cmd_fused_request *request
12942 )
12943 {
12944 	union dmub_rb_cmd command = { 0 };
12945 	struct dmub_rb_cmd_fused_io *io = &command.fused_io;
12946 
12947 	io->header.type = DMUB_CMD__FUSED_IO;
12948 	io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT;
12949 	io->header.payload_bytes = sizeof(*io) - sizeof(io->header);
12950 	io->request = *request;
12951 	dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT);
12952 }
12953 
12954 static bool execute_fused_io(
12955 		struct amdgpu_device *dev,
12956 		struct dc_context *ctx,
12957 		union dmub_rb_cmd *commands,
12958 		uint8_t count,
12959 		uint32_t timeout_us
12960 )
12961 {
12962 	const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line;
12963 
12964 	if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io))
12965 		return false;
12966 
12967 	struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line];
12968 	struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io;
12969 	const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY)
12970 			&& first->header.ret_status
12971 			&& first->request.status == FUSED_REQUEST_STATUS_SUCCESS;
12972 
12973 	if (!result)
12974 		return false;
12975 
12976 	while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) {
12977 		reinit_completion(&sync->replied);
12978 
12979 		struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data;
12980 
12981 		static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch");
12982 
12983 		if (reply->identifier == first->request.identifier) {
12984 			first->request = *reply;
12985 			return true;
12986 		}
12987 	}
12988 
12989 	reinit_completion(&sync->replied);
12990 	first->request.status = FUSED_REQUEST_STATUS_TIMEOUT;
12991 	abort_fused_io(ctx, &first->request);
12992 	return false;
12993 }
12994 
12995 bool amdgpu_dm_execute_fused_io(
12996 		struct amdgpu_device *dev,
12997 		struct dc_link *link,
12998 		union dmub_rb_cmd *commands,
12999 		uint8_t count,
13000 		uint32_t timeout_us)
13001 {
13002 	struct amdgpu_display_manager *dm = &dev->dm;
13003 
13004 	mutex_lock(&dm->dpia_aux_lock);
13005 
13006 	const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us);
13007 
13008 	mutex_unlock(&dm->dpia_aux_lock);
13009 	return result;
13010 }
13011 
13012 int amdgpu_dm_process_dmub_set_config_sync(
13013 		struct dc_context *ctx,
13014 		unsigned int link_index,
13015 		struct set_config_cmd_payload *payload,
13016 		enum set_config_status *operation_result)
13017 {
13018 	struct amdgpu_device *adev = ctx->driver_context;
13019 	bool is_cmd_complete;
13020 	int ret;
13021 
13022 	mutex_lock(&adev->dm.dpia_aux_lock);
13023 	is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
13024 			link_index, payload, adev->dm.dmub_notify);
13025 
13026 	if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
13027 		ret = 0;
13028 		*operation_result = adev->dm.dmub_notify->sc_status;
13029 	} else {
13030 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
13031 		ret = -1;
13032 		*operation_result = SET_CONFIG_UNKNOWN_ERROR;
13033 	}
13034 
13035 	if (!is_cmd_complete)
13036 		reinit_completion(&adev->dm.dmub_aux_transfer_done);
13037 	mutex_unlock(&adev->dm.dpia_aux_lock);
13038 	return ret;
13039 }
13040 
13041 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13042 {
13043 	return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type);
13044 }
13045 
13046 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13047 {
13048 	return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type);
13049 }
13050 
13051 void dm_acpi_process_phy_transition_interlock(
13052 	const struct dc_context *ctx,
13053 	struct dm_process_phy_transition_init_params process_phy_transition_init_params)
13054 {
13055 	// Not yet implemented
13056 }
13057