1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2015 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 * Authors: AMD 24 * 25 */ 26 27 /* The caprices of the preprocessor require that this be declared right here */ 28 #define CREATE_TRACE_POINTS 29 30 #include "dm_services_types.h" 31 #include "dc.h" 32 #include "link_enc_cfg.h" 33 #include "dc/inc/core_types.h" 34 #include "dal_asic_id.h" 35 #include "dmub/dmub_srv.h" 36 #include "dc/inc/hw/dmcu.h" 37 #include "dc/inc/hw/abm.h" 38 #include "dc/dc_dmub_srv.h" 39 #include "dc/dc_edid_parser.h" 40 #include "dc/dc_stat.h" 41 #include "dc/dc_state.h" 42 #include "amdgpu_dm_trace.h" 43 #include "link/protocols/link_dpcd.h" 44 #include "link_service_types.h" 45 #include "link/protocols/link_dp_capability.h" 46 #include "link/protocols/link_ddc.h" 47 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_dm_wb.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 #include "amdgpu_dm_replay.h" 69 70 #include "ivsrcid/ivsrcid_vislands30.h" 71 72 #include <linux/backlight.h> 73 #include <linux/module.h> 74 #include <linux/moduleparam.h> 75 #include <linux/types.h> 76 #include <linux/pm_runtime.h> 77 #include <linux/pci.h> 78 #include <linux/power_supply.h> 79 #include <linux/firmware.h> 80 #include <linux/component.h> 81 #include <linux/sort.h> 82 83 #include <drm/drm_privacy_screen_consumer.h> 84 #include <drm/display/drm_dp_mst_helper.h> 85 #include <drm/display/drm_hdmi_helper.h> 86 #include <drm/drm_atomic.h> 87 #include <drm/drm_atomic_uapi.h> 88 #include <drm/drm_atomic_helper.h> 89 #include <drm/drm_blend.h> 90 #include <drm/drm_fixed.h> 91 #include <drm/drm_fourcc.h> 92 #include <drm/drm_edid.h> 93 #include <drm/drm_eld.h> 94 #include <drm/drm_utils.h> 95 #include <drm/drm_vblank.h> 96 #include <drm/drm_audio_component.h> 97 #include <drm/drm_gem_atomic_helper.h> 98 99 #include <media/cec-notifier.h> 100 #include <acpi/video.h> 101 102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 103 104 #include "modules/inc/mod_freesync.h" 105 #include "modules/power/power_helpers.h" 106 107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch"); 108 109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 131 132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 136 137 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 139 140 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 142 143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin" 144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB); 145 146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin" 147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB); 148 149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin" 150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB); 151 152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin" 153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB); 154 155 /* Number of bytes in PSP header for firmware. */ 156 #define PSP_HEADER_BYTES 0x100 157 158 /* Number of bytes in PSP footer for firmware. */ 159 #define PSP_FOOTER_BYTES 0x100 160 161 /** 162 * DOC: overview 163 * 164 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 165 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 166 * requests into DC requests, and DC responses into DRM responses. 167 * 168 * The root control structure is &struct amdgpu_display_manager. 169 */ 170 171 /* basic init/fini API */ 172 static int amdgpu_dm_init(struct amdgpu_device *adev); 173 static void amdgpu_dm_fini(struct amdgpu_device *adev); 174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state); 176 static struct amdgpu_i2c_adapter * 177 create_i2c(struct ddc_service *ddc_service, bool oem); 178 179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 180 { 181 switch (link->dpcd_caps.dongle_type) { 182 case DISPLAY_DONGLE_NONE: 183 return DRM_MODE_SUBCONNECTOR_Native; 184 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 185 return DRM_MODE_SUBCONNECTOR_VGA; 186 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 187 case DISPLAY_DONGLE_DP_DVI_DONGLE: 188 return DRM_MODE_SUBCONNECTOR_DVID; 189 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 190 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 191 return DRM_MODE_SUBCONNECTOR_HDMIA; 192 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 193 default: 194 return DRM_MODE_SUBCONNECTOR_Unknown; 195 } 196 } 197 198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 199 { 200 struct dc_link *link = aconnector->dc_link; 201 struct drm_connector *connector = &aconnector->base; 202 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 203 204 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 205 return; 206 207 if (aconnector->dc_sink) 208 subconnector = get_subconnector_type(link); 209 210 drm_object_property_set_value(&connector->base, 211 connector->dev->mode_config.dp_subconnector_property, 212 subconnector); 213 } 214 215 /* 216 * initializes drm_device display related structures, based on the information 217 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 218 * drm_encoder, drm_mode_config 219 * 220 * Returns 0 on success 221 */ 222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 223 /* removes and deallocates the drm structures, created by the above function */ 224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 225 226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 227 struct amdgpu_dm_connector *amdgpu_dm_connector, 228 u32 link_index, 229 struct amdgpu_encoder *amdgpu_encoder); 230 static int amdgpu_dm_encoder_init(struct drm_device *dev, 231 struct amdgpu_encoder *aencoder, 232 uint32_t link_index); 233 234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 235 236 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state); 237 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 238 239 static int amdgpu_dm_atomic_check(struct drm_device *dev, 240 struct drm_atomic_state *state); 241 242 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 243 static void handle_hpd_rx_irq(void *param); 244 245 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 246 int bl_idx, 247 u32 user_brightness); 248 249 static bool 250 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 251 struct drm_crtc_state *new_crtc_state); 252 /* 253 * dm_vblank_get_counter 254 * 255 * @brief 256 * Get counter for number of vertical blanks 257 * 258 * @param 259 * struct amdgpu_device *adev - [in] desired amdgpu device 260 * int disp_idx - [in] which CRTC to get the counter from 261 * 262 * @return 263 * Counter for vertical blanks 264 */ 265 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 266 { 267 struct amdgpu_crtc *acrtc = NULL; 268 269 if (crtc >= adev->mode_info.num_crtc) 270 return 0; 271 272 acrtc = adev->mode_info.crtcs[crtc]; 273 274 if (!acrtc->dm_irq_params.stream) { 275 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 276 crtc); 277 return 0; 278 } 279 280 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 281 } 282 283 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 284 u32 *vbl, u32 *position) 285 { 286 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 287 struct amdgpu_crtc *acrtc = NULL; 288 struct dc *dc = adev->dm.dc; 289 290 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 291 return -EINVAL; 292 293 acrtc = adev->mode_info.crtcs[crtc]; 294 295 if (!acrtc->dm_irq_params.stream) { 296 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 297 crtc); 298 return 0; 299 } 300 301 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed) 302 dc_allow_idle_optimizations(dc, false); 303 304 /* 305 * TODO rework base driver to use values directly. 306 * for now parse it back into reg-format 307 */ 308 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 309 &v_blank_start, 310 &v_blank_end, 311 &h_position, 312 &v_position); 313 314 *position = v_position | (h_position << 16); 315 *vbl = v_blank_start | (v_blank_end << 16); 316 317 return 0; 318 } 319 320 static bool dm_is_idle(struct amdgpu_ip_block *ip_block) 321 { 322 /* XXX todo */ 323 return true; 324 } 325 326 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block) 327 { 328 /* XXX todo */ 329 return 0; 330 } 331 332 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block) 333 { 334 return false; 335 } 336 337 static int dm_soft_reset(struct amdgpu_ip_block *ip_block) 338 { 339 /* XXX todo */ 340 return 0; 341 } 342 343 static struct amdgpu_crtc * 344 get_crtc_by_otg_inst(struct amdgpu_device *adev, 345 int otg_inst) 346 { 347 struct drm_device *dev = adev_to_drm(adev); 348 struct drm_crtc *crtc; 349 struct amdgpu_crtc *amdgpu_crtc; 350 351 if (WARN_ON(otg_inst == -1)) 352 return adev->mode_info.crtcs[0]; 353 354 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 355 amdgpu_crtc = to_amdgpu_crtc(crtc); 356 357 if (amdgpu_crtc->otg_inst == otg_inst) 358 return amdgpu_crtc; 359 } 360 361 return NULL; 362 } 363 364 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 365 struct dm_crtc_state *new_state) 366 { 367 if (new_state->stream->adjust.timing_adjust_pending) 368 return true; 369 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 370 return true; 371 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 372 return true; 373 else 374 return false; 375 } 376 377 /* 378 * DC will program planes with their z-order determined by their ordering 379 * in the dc_surface_updates array. This comparator is used to sort them 380 * by descending zpos. 381 */ 382 static int dm_plane_layer_index_cmp(const void *a, const void *b) 383 { 384 const struct dc_surface_update *sa = (struct dc_surface_update *)a; 385 const struct dc_surface_update *sb = (struct dc_surface_update *)b; 386 387 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */ 388 return sb->surface->layer_index - sa->surface->layer_index; 389 } 390 391 /** 392 * update_planes_and_stream_adapter() - Send planes to be updated in DC 393 * 394 * DC has a generic way to update planes and stream via 395 * dc_update_planes_and_stream function; however, DM might need some 396 * adjustments and preparation before calling it. This function is a wrapper 397 * for the dc_update_planes_and_stream that does any required configuration 398 * before passing control to DC. 399 * 400 * @dc: Display Core control structure 401 * @update_type: specify whether it is FULL/MEDIUM/FAST update 402 * @planes_count: planes count to update 403 * @stream: stream state 404 * @stream_update: stream update 405 * @array_of_surface_update: dc surface update pointer 406 * 407 */ 408 static inline bool update_planes_and_stream_adapter(struct dc *dc, 409 int update_type, 410 int planes_count, 411 struct dc_stream_state *stream, 412 struct dc_stream_update *stream_update, 413 struct dc_surface_update *array_of_surface_update) 414 { 415 sort(array_of_surface_update, planes_count, 416 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL); 417 418 /* 419 * Previous frame finished and HW is ready for optimization. 420 */ 421 dc_post_update_surfaces_to_stream(dc); 422 423 return dc_update_planes_and_stream(dc, 424 array_of_surface_update, 425 planes_count, 426 stream, 427 stream_update); 428 } 429 430 /** 431 * dm_pflip_high_irq() - Handle pageflip interrupt 432 * @interrupt_params: ignored 433 * 434 * Handles the pageflip interrupt by notifying all interested parties 435 * that the pageflip has been completed. 436 */ 437 static void dm_pflip_high_irq(void *interrupt_params) 438 { 439 struct amdgpu_crtc *amdgpu_crtc; 440 struct common_irq_params *irq_params = interrupt_params; 441 struct amdgpu_device *adev = irq_params->adev; 442 struct drm_device *dev = adev_to_drm(adev); 443 unsigned long flags; 444 struct drm_pending_vblank_event *e; 445 u32 vpos, hpos, v_blank_start, v_blank_end; 446 bool vrr_active; 447 448 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 449 450 /* IRQ could occur when in initial stage */ 451 /* TODO work and BO cleanup */ 452 if (amdgpu_crtc == NULL) { 453 drm_dbg_state(dev, "CRTC is null, returning.\n"); 454 return; 455 } 456 457 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 458 459 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 460 drm_dbg_state(dev, 461 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 462 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED, 463 amdgpu_crtc->crtc_id, amdgpu_crtc); 464 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 465 return; 466 } 467 468 /* page flip completed. */ 469 e = amdgpu_crtc->event; 470 amdgpu_crtc->event = NULL; 471 472 WARN_ON(!e); 473 474 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 475 476 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 477 if (!vrr_active || 478 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 479 &v_blank_end, &hpos, &vpos) || 480 (vpos < v_blank_start)) { 481 /* Update to correct count and vblank timestamp if racing with 482 * vblank irq. This also updates to the correct vblank timestamp 483 * even in VRR mode, as scanout is past the front-porch atm. 484 */ 485 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 486 487 /* Wake up userspace by sending the pageflip event with proper 488 * count and timestamp of vblank of flip completion. 489 */ 490 if (e) { 491 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 492 493 /* Event sent, so done with vblank for this flip */ 494 drm_crtc_vblank_put(&amdgpu_crtc->base); 495 } 496 } else if (e) { 497 /* VRR active and inside front-porch: vblank count and 498 * timestamp for pageflip event will only be up to date after 499 * drm_crtc_handle_vblank() has been executed from late vblank 500 * irq handler after start of back-porch (vline 0). We queue the 501 * pageflip event for send-out by drm_crtc_handle_vblank() with 502 * updated timestamp and count, once it runs after us. 503 * 504 * We need to open-code this instead of using the helper 505 * drm_crtc_arm_vblank_event(), as that helper would 506 * call drm_crtc_accurate_vblank_count(), which we must 507 * not call in VRR mode while we are in front-porch! 508 */ 509 510 /* sequence will be replaced by real count during send-out. */ 511 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 512 e->pipe = amdgpu_crtc->crtc_id; 513 514 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 515 e = NULL; 516 } 517 518 /* Keep track of vblank of this flip for flip throttling. We use the 519 * cooked hw counter, as that one incremented at start of this vblank 520 * of pageflip completion, so last_flip_vblank is the forbidden count 521 * for queueing new pageflips if vsync + VRR is enabled. 522 */ 523 amdgpu_crtc->dm_irq_params.last_flip_vblank = 524 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 525 526 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 527 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 528 529 drm_dbg_state(dev, 530 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 531 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e); 532 } 533 534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work) 535 { 536 struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work); 537 struct amdgpu_device *adev = work->adev; 538 struct dc_stream_state *stream = work->stream; 539 struct dc_crtc_timing_adjust *adjust = work->adjust; 540 541 mutex_lock(&adev->dm.dc_lock); 542 dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust); 543 mutex_unlock(&adev->dm.dc_lock); 544 545 dc_stream_release(stream); 546 kfree(work->adjust); 547 kfree(work); 548 } 549 550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev, 551 struct dc_stream_state *stream, 552 struct dc_crtc_timing_adjust *adjust) 553 { 554 struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_KERNEL); 555 if (!offload_work) { 556 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n"); 557 return; 558 } 559 560 struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_KERNEL); 561 if (!adjust_copy) { 562 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n"); 563 kfree(offload_work); 564 return; 565 } 566 567 dc_stream_retain(stream); 568 memcpy(adjust_copy, adjust, sizeof(*adjust_copy)); 569 570 INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update); 571 offload_work->adev = adev; 572 offload_work->stream = stream; 573 offload_work->adjust = adjust_copy; 574 575 queue_work(system_wq, &offload_work->work); 576 } 577 578 static void dm_vupdate_high_irq(void *interrupt_params) 579 { 580 struct common_irq_params *irq_params = interrupt_params; 581 struct amdgpu_device *adev = irq_params->adev; 582 struct amdgpu_crtc *acrtc; 583 struct drm_device *drm_dev; 584 struct drm_vblank_crtc *vblank; 585 ktime_t frame_duration_ns, previous_timestamp; 586 unsigned long flags; 587 int vrr_active; 588 589 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 590 591 if (acrtc) { 592 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 593 drm_dev = acrtc->base.dev; 594 vblank = drm_crtc_vblank_crtc(&acrtc->base); 595 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 596 frame_duration_ns = vblank->time - previous_timestamp; 597 598 if (frame_duration_ns > 0) { 599 trace_amdgpu_refresh_rate_track(acrtc->base.index, 600 frame_duration_ns, 601 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 602 atomic64_set(&irq_params->previous_timestamp, vblank->time); 603 } 604 605 drm_dbg_vbl(drm_dev, 606 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id, 607 vrr_active); 608 609 /* Core vblank handling is done here after end of front-porch in 610 * vrr mode, as vblank timestamping will give valid results 611 * while now done after front-porch. This will also deliver 612 * page-flip completion events that have been queued to us 613 * if a pageflip happened inside front-porch. 614 */ 615 if (vrr_active && acrtc->dm_irq_params.stream) { 616 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 617 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 618 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state 619 == VRR_STATE_ACTIVE_VARIABLE; 620 621 amdgpu_dm_crtc_handle_vblank(acrtc); 622 623 /* BTR processing for pre-DCE12 ASICs */ 624 if (adev->family < AMDGPU_FAMILY_AI) { 625 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 626 mod_freesync_handle_v_update( 627 adev->dm.freesync_module, 628 acrtc->dm_irq_params.stream, 629 &acrtc->dm_irq_params.vrr_params); 630 631 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 632 schedule_dc_vmin_vmax(adev, 633 acrtc->dm_irq_params.stream, 634 &acrtc->dm_irq_params.vrr_params.adjust); 635 } 636 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 637 } 638 } 639 } 640 } 641 642 /** 643 * dm_crtc_high_irq() - Handles CRTC interrupt 644 * @interrupt_params: used for determining the CRTC instance 645 * 646 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 647 * event handler. 648 */ 649 static void dm_crtc_high_irq(void *interrupt_params) 650 { 651 struct common_irq_params *irq_params = interrupt_params; 652 struct amdgpu_device *adev = irq_params->adev; 653 struct drm_writeback_job *job; 654 struct amdgpu_crtc *acrtc; 655 unsigned long flags; 656 int vrr_active; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 659 if (!acrtc) 660 return; 661 662 if (acrtc->wb_conn) { 663 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags); 664 665 if (acrtc->wb_pending) { 666 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue, 667 struct drm_writeback_job, 668 list_entry); 669 acrtc->wb_pending = false; 670 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 671 672 if (job) { 673 unsigned int v_total, refresh_hz; 674 struct dc_stream_state *stream = acrtc->dm_irq_params.stream; 675 676 v_total = stream->adjust.v_total_max ? 677 stream->adjust.v_total_max : stream->timing.v_total; 678 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz * 679 100LL, (v_total * stream->timing.h_total)); 680 mdelay(1000 / refresh_hz); 681 682 drm_writeback_signal_completion(acrtc->wb_conn, 0); 683 dc_stream_fc_disable_writeback(adev->dm.dc, 684 acrtc->dm_irq_params.stream, 0); 685 } 686 } else 687 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 688 } 689 690 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 691 692 drm_dbg_vbl(adev_to_drm(adev), 693 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 694 vrr_active, acrtc->dm_irq_params.active_planes); 695 696 /** 697 * Core vblank handling at start of front-porch is only possible 698 * in non-vrr mode, as only there vblank timestamping will give 699 * valid results while done in front-porch. Otherwise defer it 700 * to dm_vupdate_high_irq after end of front-porch. 701 */ 702 if (!vrr_active) 703 amdgpu_dm_crtc_handle_vblank(acrtc); 704 705 /** 706 * Following stuff must happen at start of vblank, for crc 707 * computation and below-the-range btr support in vrr mode. 708 */ 709 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 710 711 /* BTR updates need to happen before VUPDATE on Vega and above. */ 712 if (adev->family < AMDGPU_FAMILY_AI) 713 return; 714 715 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 716 717 if (acrtc->dm_irq_params.stream && 718 acrtc->dm_irq_params.vrr_params.supported) { 719 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 720 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 721 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE; 722 723 mod_freesync_handle_v_update(adev->dm.freesync_module, 724 acrtc->dm_irq_params.stream, 725 &acrtc->dm_irq_params.vrr_params); 726 727 /* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */ 728 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 729 schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream, 730 &acrtc->dm_irq_params.vrr_params.adjust); 731 } 732 } 733 734 /* 735 * If there aren't any active_planes then DCH HUBP may be clock-gated. 736 * In that case, pageflip completion interrupts won't fire and pageflip 737 * completion events won't get delivered. Prevent this by sending 738 * pending pageflip events from here if a flip is still pending. 739 * 740 * If any planes are enabled, use dm_pflip_high_irq() instead, to 741 * avoid race conditions between flip programming and completion, 742 * which could cause too early flip completion events. 743 */ 744 if (adev->family >= AMDGPU_FAMILY_RV && 745 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 746 acrtc->dm_irq_params.active_planes == 0) { 747 if (acrtc->event) { 748 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 749 acrtc->event = NULL; 750 drm_crtc_vblank_put(&acrtc->base); 751 } 752 acrtc->pflip_status = AMDGPU_FLIP_NONE; 753 } 754 755 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 756 } 757 758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 759 /** 760 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 761 * DCN generation ASICs 762 * @interrupt_params: interrupt parameters 763 * 764 * Used to set crc window/read out crc value at vertical line 0 position 765 */ 766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 767 { 768 struct common_irq_params *irq_params = interrupt_params; 769 struct amdgpu_device *adev = irq_params->adev; 770 struct amdgpu_crtc *acrtc; 771 772 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 773 774 if (!acrtc) 775 return; 776 777 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 778 } 779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 780 781 /** 782 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 783 * @adev: amdgpu_device pointer 784 * @notify: dmub notification structure 785 * 786 * Dmub AUX or SET_CONFIG command completion processing callback 787 * Copies dmub notification to DM which is to be read by AUX command. 788 * issuing thread and also signals the event to wake up the thread. 789 */ 790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 791 struct dmub_notification *notify) 792 { 793 if (adev->dm.dmub_notify) 794 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 795 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 796 complete(&adev->dm.dmub_aux_transfer_done); 797 } 798 799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev, 800 struct dmub_notification *notify) 801 { 802 if (!adev || !notify) { 803 ASSERT(false); 804 return; 805 } 806 807 const struct dmub_cmd_fused_request *req = ¬ify->fused_request; 808 const uint8_t ddc_line = req->u.aux.ddc_line; 809 810 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) { 811 ASSERT(false); 812 return; 813 } 814 815 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line]; 816 817 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch"); 818 memcpy(sync->reply_data, req, sizeof(*req)); 819 complete(&sync->replied); 820 } 821 822 /** 823 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 824 * @adev: amdgpu_device pointer 825 * @notify: dmub notification structure 826 * 827 * Dmub Hpd interrupt processing callback. Gets displayindex through the 828 * ink index and calls helper to do the processing. 829 */ 830 static void dmub_hpd_callback(struct amdgpu_device *adev, 831 struct dmub_notification *notify) 832 { 833 struct amdgpu_dm_connector *aconnector; 834 struct amdgpu_dm_connector *hpd_aconnector = NULL; 835 struct drm_connector *connector; 836 struct drm_connector_list_iter iter; 837 struct dc_link *link; 838 u8 link_index = 0; 839 struct drm_device *dev; 840 841 if (adev == NULL) 842 return; 843 844 if (notify == NULL) { 845 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL"); 846 return; 847 } 848 849 if (notify->link_index > adev->dm.dc->link_count) { 850 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index); 851 return; 852 } 853 854 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */ 855 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) { 856 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n"); 857 return; 858 } 859 860 link_index = notify->link_index; 861 link = adev->dm.dc->links[link_index]; 862 dev = adev->dm.ddev; 863 864 drm_connector_list_iter_begin(dev, &iter); 865 drm_for_each_connector_iter(connector, &iter) { 866 867 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 868 continue; 869 870 aconnector = to_amdgpu_dm_connector(connector); 871 if (link && aconnector->dc_link == link) { 872 if (notify->type == DMUB_NOTIFICATION_HPD) 873 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index); 874 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 875 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index); 876 else 877 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n", 878 notify->type, link_index); 879 880 hpd_aconnector = aconnector; 881 break; 882 } 883 } 884 drm_connector_list_iter_end(&iter); 885 886 if (hpd_aconnector) { 887 if (notify->type == DMUB_NOTIFICATION_HPD) { 888 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG)) 889 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index); 890 handle_hpd_irq_helper(hpd_aconnector); 891 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) { 892 handle_hpd_rx_irq(hpd_aconnector); 893 } 894 } 895 } 896 897 /** 898 * dmub_hpd_sense_callback - DMUB HPD sense processing callback. 899 * @adev: amdgpu_device pointer 900 * @notify: dmub notification structure 901 * 902 * HPD sense changes can occur during low power states and need to be 903 * notified from firmware to driver. 904 */ 905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev, 906 struct dmub_notification *notify) 907 { 908 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n"); 909 } 910 911 /** 912 * register_dmub_notify_callback - Sets callback for DMUB notify 913 * @adev: amdgpu_device pointer 914 * @type: Type of dmub notification 915 * @callback: Dmub interrupt callback function 916 * @dmub_int_thread_offload: offload indicator 917 * 918 * API to register a dmub callback handler for a dmub notification 919 * Also sets indicator whether callback processing to be offloaded. 920 * to dmub interrupt handling thread 921 * Return: true if successfully registered, false if there is existing registration 922 */ 923 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 924 enum dmub_notification_type type, 925 dmub_notify_interrupt_callback_t callback, 926 bool dmub_int_thread_offload) 927 { 928 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 929 adev->dm.dmub_callback[type] = callback; 930 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 931 } else 932 return false; 933 934 return true; 935 } 936 937 static void dm_handle_hpd_work(struct work_struct *work) 938 { 939 struct dmub_hpd_work *dmub_hpd_wrk; 940 941 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 942 943 if (!dmub_hpd_wrk->dmub_notify) { 944 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL"); 945 return; 946 } 947 948 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 949 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 950 dmub_hpd_wrk->dmub_notify); 951 } 952 953 kfree(dmub_hpd_wrk->dmub_notify); 954 kfree(dmub_hpd_wrk); 955 956 } 957 958 static const char *dmub_notification_type_str(enum dmub_notification_type e) 959 { 960 switch (e) { 961 case DMUB_NOTIFICATION_NO_DATA: 962 return "NO_DATA"; 963 case DMUB_NOTIFICATION_AUX_REPLY: 964 return "AUX_REPLY"; 965 case DMUB_NOTIFICATION_HPD: 966 return "HPD"; 967 case DMUB_NOTIFICATION_HPD_IRQ: 968 return "HPD_IRQ"; 969 case DMUB_NOTIFICATION_SET_CONFIG_REPLY: 970 return "SET_CONFIG_REPLY"; 971 case DMUB_NOTIFICATION_DPIA_NOTIFICATION: 972 return "DPIA_NOTIFICATION"; 973 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY: 974 return "HPD_SENSE_NOTIFY"; 975 case DMUB_NOTIFICATION_FUSED_IO: 976 return "FUSED_IO"; 977 default: 978 return "<unknown>"; 979 } 980 } 981 982 #define DMUB_TRACE_MAX_READ 64 983 /** 984 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 985 * @interrupt_params: used for determining the Outbox instance 986 * 987 * Handles the Outbox Interrupt 988 * event handler. 989 */ 990 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 991 { 992 struct dmub_notification notify = {0}; 993 struct common_irq_params *irq_params = interrupt_params; 994 struct amdgpu_device *adev = irq_params->adev; 995 struct amdgpu_display_manager *dm = &adev->dm; 996 struct dmcub_trace_buf_entry entry = { 0 }; 997 u32 count = 0; 998 struct dmub_hpd_work *dmub_hpd_wrk; 999 1000 do { 1001 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 1002 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 1003 entry.param0, entry.param1); 1004 1005 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 1006 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 1007 } else 1008 break; 1009 1010 count++; 1011 1012 } while (count <= DMUB_TRACE_MAX_READ); 1013 1014 if (count > DMUB_TRACE_MAX_READ) 1015 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ"); 1016 1017 if (dc_enable_dmub_notifications(adev->dm.dc) && 1018 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 1019 1020 do { 1021 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 1022 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 1023 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type); 1024 continue; 1025 } 1026 if (!dm->dmub_callback[notify.type]) { 1027 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n", 1028 dmub_notification_type_str(notify.type)); 1029 continue; 1030 } 1031 if (dm->dmub_thread_offload[notify.type] == true) { 1032 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 1033 if (!dmub_hpd_wrk) { 1034 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk"); 1035 return; 1036 } 1037 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 1038 GFP_ATOMIC); 1039 if (!dmub_hpd_wrk->dmub_notify) { 1040 kfree(dmub_hpd_wrk); 1041 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify"); 1042 return; 1043 } 1044 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 1045 dmub_hpd_wrk->adev = adev; 1046 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 1047 } else { 1048 dm->dmub_callback[notify.type](adev, ¬ify); 1049 } 1050 } while (notify.pending_notification); 1051 } 1052 } 1053 1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block, 1055 enum amd_clockgating_state state) 1056 { 1057 return 0; 1058 } 1059 1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block, 1061 enum amd_powergating_state state) 1062 { 1063 return 0; 1064 } 1065 1066 /* Prototypes of private functions */ 1067 static int dm_early_init(struct amdgpu_ip_block *ip_block); 1068 1069 /* Allocate memory for FBC compressed data */ 1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 1071 { 1072 struct amdgpu_device *adev = drm_to_adev(connector->dev); 1073 struct dm_compressor_info *compressor = &adev->dm.compressor; 1074 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 1075 struct drm_display_mode *mode; 1076 unsigned long max_size = 0; 1077 1078 if (adev->dm.dc->fbc_compressor == NULL) 1079 return; 1080 1081 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 1082 return; 1083 1084 if (compressor->bo_ptr) 1085 return; 1086 1087 1088 list_for_each_entry(mode, &connector->modes, head) { 1089 if (max_size < (unsigned long) mode->htotal * mode->vtotal) 1090 max_size = (unsigned long) mode->htotal * mode->vtotal; 1091 } 1092 1093 if (max_size) { 1094 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 1095 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 1096 &compressor->gpu_addr, &compressor->cpu_addr); 1097 1098 if (r) 1099 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n"); 1100 else { 1101 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 1102 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4); 1103 } 1104 1105 } 1106 1107 } 1108 1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 1110 int pipe, bool *enabled, 1111 unsigned char *buf, int max_bytes) 1112 { 1113 struct drm_device *dev = dev_get_drvdata(kdev); 1114 struct amdgpu_device *adev = drm_to_adev(dev); 1115 struct drm_connector *connector; 1116 struct drm_connector_list_iter conn_iter; 1117 struct amdgpu_dm_connector *aconnector; 1118 int ret = 0; 1119 1120 *enabled = false; 1121 1122 mutex_lock(&adev->dm.audio_lock); 1123 1124 drm_connector_list_iter_begin(dev, &conn_iter); 1125 drm_for_each_connector_iter(connector, &conn_iter) { 1126 1127 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 1128 continue; 1129 1130 aconnector = to_amdgpu_dm_connector(connector); 1131 if (aconnector->audio_inst != port) 1132 continue; 1133 1134 *enabled = true; 1135 mutex_lock(&connector->eld_mutex); 1136 ret = drm_eld_size(connector->eld); 1137 memcpy(buf, connector->eld, min(max_bytes, ret)); 1138 mutex_unlock(&connector->eld_mutex); 1139 1140 break; 1141 } 1142 drm_connector_list_iter_end(&conn_iter); 1143 1144 mutex_unlock(&adev->dm.audio_lock); 1145 1146 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 1147 1148 return ret; 1149 } 1150 1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 1152 .get_eld = amdgpu_dm_audio_component_get_eld, 1153 }; 1154 1155 static int amdgpu_dm_audio_component_bind(struct device *kdev, 1156 struct device *hda_kdev, void *data) 1157 { 1158 struct drm_device *dev = dev_get_drvdata(kdev); 1159 struct amdgpu_device *adev = drm_to_adev(dev); 1160 struct drm_audio_component *acomp = data; 1161 1162 acomp->ops = &amdgpu_dm_audio_component_ops; 1163 acomp->dev = kdev; 1164 adev->dm.audio_component = acomp; 1165 1166 return 0; 1167 } 1168 1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 1170 struct device *hda_kdev, void *data) 1171 { 1172 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev)); 1173 struct drm_audio_component *acomp = data; 1174 1175 acomp->ops = NULL; 1176 acomp->dev = NULL; 1177 adev->dm.audio_component = NULL; 1178 } 1179 1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 1181 .bind = amdgpu_dm_audio_component_bind, 1182 .unbind = amdgpu_dm_audio_component_unbind, 1183 }; 1184 1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1186 { 1187 int i, ret; 1188 1189 if (!amdgpu_audio) 1190 return 0; 1191 1192 adev->mode_info.audio.enabled = true; 1193 1194 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1195 1196 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1197 adev->mode_info.audio.pin[i].channels = -1; 1198 adev->mode_info.audio.pin[i].rate = -1; 1199 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1200 adev->mode_info.audio.pin[i].status_bits = 0; 1201 adev->mode_info.audio.pin[i].category_code = 0; 1202 adev->mode_info.audio.pin[i].connected = false; 1203 adev->mode_info.audio.pin[i].id = 1204 adev->dm.dc->res_pool->audios[i]->inst; 1205 adev->mode_info.audio.pin[i].offset = 0; 1206 } 1207 1208 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1209 if (ret < 0) 1210 return ret; 1211 1212 adev->dm.audio_registered = true; 1213 1214 return 0; 1215 } 1216 1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1218 { 1219 if (!amdgpu_audio) 1220 return; 1221 1222 if (!adev->mode_info.audio.enabled) 1223 return; 1224 1225 if (adev->dm.audio_registered) { 1226 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1227 adev->dm.audio_registered = false; 1228 } 1229 1230 /* TODO: Disable audio? */ 1231 1232 adev->mode_info.audio.enabled = false; 1233 } 1234 1235 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1236 { 1237 struct drm_audio_component *acomp = adev->dm.audio_component; 1238 1239 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1240 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1241 1242 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1243 pin, -1); 1244 } 1245 } 1246 1247 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1248 { 1249 const struct dmcub_firmware_header_v1_0 *hdr; 1250 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1251 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1252 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1253 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1254 struct abm *abm = adev->dm.dc->res_pool->abm; 1255 struct dc_context *ctx = adev->dm.dc->ctx; 1256 struct dmub_srv_hw_params hw_params; 1257 enum dmub_status status; 1258 const unsigned char *fw_inst_const, *fw_bss_data; 1259 u32 i, fw_inst_const_size, fw_bss_data_size; 1260 bool has_hw_support; 1261 1262 if (!dmub_srv) 1263 /* DMUB isn't supported on the ASIC. */ 1264 return 0; 1265 1266 if (!fb_info) { 1267 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n"); 1268 return -EINVAL; 1269 } 1270 1271 if (!dmub_fw) { 1272 /* Firmware required for DMUB support. */ 1273 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n"); 1274 return -EINVAL; 1275 } 1276 1277 /* initialize register offsets for ASICs with runtime initialization available */ 1278 if (dmub_srv->hw_funcs.init_reg_offsets) 1279 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx); 1280 1281 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1282 if (status != DMUB_STATUS_OK) { 1283 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status); 1284 return -EINVAL; 1285 } 1286 1287 if (!has_hw_support) { 1288 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n"); 1289 return 0; 1290 } 1291 1292 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1293 status = dmub_srv_hw_reset(dmub_srv); 1294 if (status != DMUB_STATUS_OK) 1295 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status); 1296 1297 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1298 1299 fw_inst_const = dmub_fw->data + 1300 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1301 PSP_HEADER_BYTES; 1302 1303 fw_bss_data = dmub_fw->data + 1304 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1305 le32_to_cpu(hdr->inst_const_bytes); 1306 1307 /* Copy firmware and bios info into FB memory. */ 1308 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1309 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1310 1311 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1312 1313 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1314 * amdgpu_ucode_init_single_fw will load dmub firmware 1315 * fw_inst_const part to cw0; otherwise, the firmware back door load 1316 * will be done by dm_dmub_hw_init 1317 */ 1318 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1319 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1320 fw_inst_const_size); 1321 } 1322 1323 if (fw_bss_data_size) 1324 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1325 fw_bss_data, fw_bss_data_size); 1326 1327 /* Copy firmware bios info into FB memory. */ 1328 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1329 adev->bios_size); 1330 1331 /* Reset regions that need to be reset. */ 1332 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1333 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1334 1335 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1336 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1337 1338 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1339 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1340 1341 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0, 1342 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size); 1343 1344 /* Initialize hardware. */ 1345 memset(&hw_params, 0, sizeof(hw_params)); 1346 hw_params.fb_base = adev->gmc.fb_start; 1347 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1348 1349 /* backdoor load firmware and trigger dmub running */ 1350 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1351 hw_params.load_inst_const = true; 1352 1353 if (dmcu) 1354 hw_params.psp_version = dmcu->psp_version; 1355 1356 for (i = 0; i < fb_info->num_fb; ++i) 1357 hw_params.fb[i] = &fb_info->fb[i]; 1358 1359 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1360 case IP_VERSION(3, 1, 3): 1361 case IP_VERSION(3, 1, 4): 1362 case IP_VERSION(3, 5, 0): 1363 case IP_VERSION(3, 5, 1): 1364 case IP_VERSION(3, 6, 0): 1365 case IP_VERSION(4, 0, 1): 1366 hw_params.dpia_supported = true; 1367 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1368 break; 1369 default: 1370 break; 1371 } 1372 1373 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1374 case IP_VERSION(3, 5, 0): 1375 case IP_VERSION(3, 5, 1): 1376 case IP_VERSION(3, 6, 0): 1377 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10; 1378 hw_params.lower_hbr3_phy_ssc = true; 1379 break; 1380 default: 1381 break; 1382 } 1383 1384 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1385 if (status != DMUB_STATUS_OK) { 1386 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status); 1387 return -EINVAL; 1388 } 1389 1390 /* Wait for firmware load to finish. */ 1391 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1392 if (status != DMUB_STATUS_OK) 1393 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1394 1395 /* Init DMCU and ABM if available. */ 1396 if (dmcu && abm) { 1397 dmcu->funcs->dmcu_init(dmcu); 1398 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1399 } 1400 1401 if (!adev->dm.dc->ctx->dmub_srv) 1402 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1403 if (!adev->dm.dc->ctx->dmub_srv) { 1404 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n"); 1405 return -ENOMEM; 1406 } 1407 1408 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n", 1409 adev->dm.dmcub_fw_version); 1410 1411 /* Keeping sanity checks off if 1412 * DCN31 >= 4.0.59.0 1413 * DCN314 >= 8.0.16.0 1414 * Otherwise, turn on sanity checks 1415 */ 1416 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1417 case IP_VERSION(3, 1, 2): 1418 case IP_VERSION(3, 1, 3): 1419 if (adev->dm.dmcub_fw_version && 1420 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1421 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59)) 1422 adev->dm.dc->debug.sanity_checks = true; 1423 break; 1424 case IP_VERSION(3, 1, 4): 1425 if (adev->dm.dmcub_fw_version && 1426 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1427 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16)) 1428 adev->dm.dc->debug.sanity_checks = true; 1429 break; 1430 default: 1431 break; 1432 } 1433 1434 return 0; 1435 } 1436 1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1438 { 1439 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1440 enum dmub_status status; 1441 bool init; 1442 int r; 1443 1444 if (!dmub_srv) { 1445 /* DMUB isn't supported on the ASIC. */ 1446 return; 1447 } 1448 1449 status = dmub_srv_is_hw_init(dmub_srv, &init); 1450 if (status != DMUB_STATUS_OK) 1451 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status); 1452 1453 if (status == DMUB_STATUS_OK && init) { 1454 /* Wait for firmware load to finish. */ 1455 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1456 if (status != DMUB_STATUS_OK) 1457 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1458 } else { 1459 /* Perform the full hardware initialization. */ 1460 r = dm_dmub_hw_init(adev); 1461 if (r) 1462 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 1463 } 1464 } 1465 1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1467 { 1468 u64 pt_base; 1469 u32 logical_addr_low; 1470 u32 logical_addr_high; 1471 u32 agp_base, agp_bot, agp_top; 1472 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1473 1474 memset(pa_config, 0, sizeof(*pa_config)); 1475 1476 agp_base = 0; 1477 agp_bot = adev->gmc.agp_start >> 24; 1478 agp_top = adev->gmc.agp_end >> 24; 1479 1480 /* AGP aperture is disabled */ 1481 if (agp_bot > agp_top) { 1482 logical_addr_low = adev->gmc.fb_start >> 18; 1483 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1484 AMD_APU_IS_RENOIR | 1485 AMD_APU_IS_GREEN_SARDINE)) 1486 /* 1487 * Raven2 has a HW issue that it is unable to use the vram which 1488 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1489 * workaround that increase system aperture high address (add 1) 1490 * to get rid of the VM fault and hardware hang. 1491 */ 1492 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1493 else 1494 logical_addr_high = adev->gmc.fb_end >> 18; 1495 } else { 1496 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1497 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1498 AMD_APU_IS_RENOIR | 1499 AMD_APU_IS_GREEN_SARDINE)) 1500 /* 1501 * Raven2 has a HW issue that it is unable to use the vram which 1502 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1503 * workaround that increase system aperture high address (add 1) 1504 * to get rid of the VM fault and hardware hang. 1505 */ 1506 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1507 else 1508 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1509 } 1510 1511 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1512 1513 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1514 AMDGPU_GPU_PAGE_SHIFT); 1515 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1516 AMDGPU_GPU_PAGE_SHIFT); 1517 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1518 AMDGPU_GPU_PAGE_SHIFT); 1519 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1520 AMDGPU_GPU_PAGE_SHIFT); 1521 page_table_base.high_part = upper_32_bits(pt_base); 1522 page_table_base.low_part = lower_32_bits(pt_base); 1523 1524 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1525 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1526 1527 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1528 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1529 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1530 1531 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1532 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1533 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1534 1535 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1536 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1537 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1538 1539 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1540 1541 } 1542 1543 static void force_connector_state( 1544 struct amdgpu_dm_connector *aconnector, 1545 enum drm_connector_force force_state) 1546 { 1547 struct drm_connector *connector = &aconnector->base; 1548 1549 mutex_lock(&connector->dev->mode_config.mutex); 1550 aconnector->base.force = force_state; 1551 mutex_unlock(&connector->dev->mode_config.mutex); 1552 1553 mutex_lock(&aconnector->hpd_lock); 1554 drm_kms_helper_connector_hotplug_event(connector); 1555 mutex_unlock(&aconnector->hpd_lock); 1556 } 1557 1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1559 { 1560 struct hpd_rx_irq_offload_work *offload_work; 1561 struct amdgpu_dm_connector *aconnector; 1562 struct dc_link *dc_link; 1563 struct amdgpu_device *adev; 1564 enum dc_connection_type new_connection_type = dc_connection_none; 1565 unsigned long flags; 1566 union test_response test_response; 1567 1568 memset(&test_response, 0, sizeof(test_response)); 1569 1570 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1571 aconnector = offload_work->offload_wq->aconnector; 1572 adev = offload_work->adev; 1573 1574 if (!aconnector) { 1575 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1576 goto skip; 1577 } 1578 1579 dc_link = aconnector->dc_link; 1580 1581 mutex_lock(&aconnector->hpd_lock); 1582 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1583 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 1584 mutex_unlock(&aconnector->hpd_lock); 1585 1586 if (new_connection_type == dc_connection_none) 1587 goto skip; 1588 1589 if (amdgpu_in_reset(adev)) 1590 goto skip; 1591 1592 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1593 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1594 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1595 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1596 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1597 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1598 goto skip; 1599 } 1600 1601 mutex_lock(&adev->dm.dc_lock); 1602 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1603 dc_link_dp_handle_automated_test(dc_link); 1604 1605 if (aconnector->timing_changed) { 1606 /* force connector disconnect and reconnect */ 1607 force_connector_state(aconnector, DRM_FORCE_OFF); 1608 msleep(100); 1609 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1610 } 1611 1612 test_response.bits.ACK = 1; 1613 1614 core_link_write_dpcd( 1615 dc_link, 1616 DP_TEST_RESPONSE, 1617 &test_response.raw, 1618 sizeof(test_response)); 1619 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1620 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1621 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1622 /* offload_work->data is from handle_hpd_rx_irq-> 1623 * schedule_hpd_rx_offload_work.this is defer handle 1624 * for hpd short pulse. upon here, link status may be 1625 * changed, need get latest link status from dpcd 1626 * registers. if link status is good, skip run link 1627 * training again. 1628 */ 1629 union hpd_irq_data irq_data; 1630 1631 memset(&irq_data, 0, sizeof(irq_data)); 1632 1633 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1634 * request be added to work queue if link lost at end of dc_link_ 1635 * dp_handle_link_loss 1636 */ 1637 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1638 offload_work->offload_wq->is_handling_link_loss = false; 1639 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1640 1641 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1642 dc_link_check_link_loss_status(dc_link, &irq_data)) 1643 dc_link_dp_handle_link_loss(dc_link); 1644 } 1645 mutex_unlock(&adev->dm.dc_lock); 1646 1647 skip: 1648 kfree(offload_work); 1649 1650 } 1651 1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev) 1653 { 1654 struct dc *dc = adev->dm.dc; 1655 int max_caps = dc->caps.max_links; 1656 int i = 0; 1657 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1658 1659 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1660 1661 if (!hpd_rx_offload_wq) 1662 return NULL; 1663 1664 1665 for (i = 0; i < max_caps; i++) { 1666 hpd_rx_offload_wq[i].wq = 1667 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1668 1669 if (hpd_rx_offload_wq[i].wq == NULL) { 1670 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!"); 1671 goto out_err; 1672 } 1673 1674 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1675 } 1676 1677 return hpd_rx_offload_wq; 1678 1679 out_err: 1680 for (i = 0; i < max_caps; i++) { 1681 if (hpd_rx_offload_wq[i].wq) 1682 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1683 } 1684 kfree(hpd_rx_offload_wq); 1685 return NULL; 1686 } 1687 1688 struct amdgpu_stutter_quirk { 1689 u16 chip_vendor; 1690 u16 chip_device; 1691 u16 subsys_vendor; 1692 u16 subsys_device; 1693 u8 revision; 1694 }; 1695 1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1697 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1698 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1699 { 0, 0, 0, 0, 0 }, 1700 }; 1701 1702 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1703 { 1704 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1705 1706 while (p && p->chip_device != 0) { 1707 if (pdev->vendor == p->chip_vendor && 1708 pdev->device == p->chip_device && 1709 pdev->subsystem_vendor == p->subsys_vendor && 1710 pdev->subsystem_device == p->subsys_device && 1711 pdev->revision == p->revision) { 1712 return true; 1713 } 1714 ++p; 1715 } 1716 return false; 1717 } 1718 1719 1720 void* 1721 dm_allocate_gpu_mem( 1722 struct amdgpu_device *adev, 1723 enum dc_gpu_mem_alloc_type type, 1724 size_t size, 1725 long long *addr) 1726 { 1727 struct dal_allocation *da; 1728 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ? 1729 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM; 1730 int ret; 1731 1732 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL); 1733 if (!da) 1734 return NULL; 1735 1736 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 1737 domain, &da->bo, 1738 &da->gpu_addr, &da->cpu_ptr); 1739 1740 *addr = da->gpu_addr; 1741 1742 if (ret) { 1743 kfree(da); 1744 return NULL; 1745 } 1746 1747 /* add da to list in dm */ 1748 list_add(&da->list, &adev->dm.da_list); 1749 1750 return da->cpu_ptr; 1751 } 1752 1753 void 1754 dm_free_gpu_mem( 1755 struct amdgpu_device *adev, 1756 enum dc_gpu_mem_alloc_type type, 1757 void *pvMem) 1758 { 1759 struct dal_allocation *da; 1760 1761 /* walk the da list in DM */ 1762 list_for_each_entry(da, &adev->dm.da_list, list) { 1763 if (pvMem == da->cpu_ptr) { 1764 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 1765 list_del(&da->list); 1766 kfree(da); 1767 break; 1768 } 1769 } 1770 1771 } 1772 1773 static enum dmub_status 1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev, 1775 enum dmub_gpint_command command_code, 1776 uint16_t param, 1777 uint32_t timeout_us) 1778 { 1779 union dmub_gpint_data_register reg, test; 1780 uint32_t i; 1781 1782 /* Assume that VBIOS DMUB is ready to take commands */ 1783 1784 reg.bits.status = 1; 1785 reg.bits.command_code = command_code; 1786 reg.bits.param = param; 1787 1788 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all); 1789 1790 for (i = 0; i < timeout_us; ++i) { 1791 udelay(1); 1792 1793 /* Check if our GPINT got acked */ 1794 reg.bits.status = 0; 1795 test = (union dmub_gpint_data_register) 1796 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8); 1797 1798 if (test.all == reg.all) 1799 return DMUB_STATUS_OK; 1800 } 1801 1802 return DMUB_STATUS_TIMEOUT; 1803 } 1804 1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev) 1806 { 1807 void *bb; 1808 long long addr; 1809 unsigned int bb_size; 1810 int i = 0; 1811 uint16_t chunk; 1812 enum dmub_gpint_command send_addrs[] = { 1813 DMUB_GPINT__SET_BB_ADDR_WORD0, 1814 DMUB_GPINT__SET_BB_ADDR_WORD1, 1815 DMUB_GPINT__SET_BB_ADDR_WORD2, 1816 DMUB_GPINT__SET_BB_ADDR_WORD3, 1817 }; 1818 enum dmub_status ret; 1819 1820 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1821 case IP_VERSION(4, 0, 1): 1822 bb_size = sizeof(struct dml2_soc_bb); 1823 break; 1824 default: 1825 return NULL; 1826 } 1827 1828 bb = dm_allocate_gpu_mem(adev, 1829 DC_MEM_ALLOC_TYPE_GART, 1830 bb_size, 1831 &addr); 1832 if (!bb) 1833 return NULL; 1834 1835 for (i = 0; i < 4; i++) { 1836 /* Extract 16-bit chunk */ 1837 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF; 1838 /* Send the chunk */ 1839 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000); 1840 if (ret != DMUB_STATUS_OK) 1841 goto free_bb; 1842 } 1843 1844 /* Now ask DMUB to copy the bb */ 1845 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000); 1846 if (ret != DMUB_STATUS_OK) 1847 goto free_bb; 1848 1849 return bb; 1850 1851 free_bb: 1852 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb); 1853 return NULL; 1854 1855 } 1856 1857 static enum dmub_ips_disable_type dm_get_default_ips_mode( 1858 struct amdgpu_device *adev) 1859 { 1860 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE; 1861 1862 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1863 case IP_VERSION(3, 5, 0): 1864 case IP_VERSION(3, 6, 0): 1865 case IP_VERSION(3, 5, 1): 1866 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1867 break; 1868 default: 1869 /* ASICs older than DCN35 do not have IPSs */ 1870 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0)) 1871 ret = DMUB_IPS_DISABLE_ALL; 1872 break; 1873 } 1874 1875 return ret; 1876 } 1877 1878 static int amdgpu_dm_init(struct amdgpu_device *adev) 1879 { 1880 struct dc_init_data init_data; 1881 struct dc_callback_init init_params; 1882 int r; 1883 1884 adev->dm.ddev = adev_to_drm(adev); 1885 adev->dm.adev = adev; 1886 1887 /* Zero all the fields */ 1888 memset(&init_data, 0, sizeof(init_data)); 1889 memset(&init_params, 0, sizeof(init_params)); 1890 1891 mutex_init(&adev->dm.dpia_aux_lock); 1892 mutex_init(&adev->dm.dc_lock); 1893 mutex_init(&adev->dm.audio_lock); 1894 1895 if (amdgpu_dm_irq_init(adev)) { 1896 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n"); 1897 goto error; 1898 } 1899 1900 init_data.asic_id.chip_family = adev->family; 1901 1902 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1903 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1904 init_data.asic_id.chip_id = adev->pdev->device; 1905 1906 init_data.asic_id.vram_width = adev->gmc.vram_width; 1907 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1908 init_data.asic_id.atombios_base_address = 1909 adev->mode_info.atom_context->bios; 1910 1911 init_data.driver = adev; 1912 1913 /* cgs_device was created in dm_sw_init() */ 1914 init_data.cgs_device = adev->dm.cgs_device; 1915 1916 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1917 1918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1919 case IP_VERSION(2, 1, 0): 1920 switch (adev->dm.dmcub_fw_version) { 1921 case 0: /* development */ 1922 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1923 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1924 init_data.flags.disable_dmcu = false; 1925 break; 1926 default: 1927 init_data.flags.disable_dmcu = true; 1928 } 1929 break; 1930 case IP_VERSION(2, 0, 3): 1931 init_data.flags.disable_dmcu = true; 1932 break; 1933 default: 1934 break; 1935 } 1936 1937 /* APU support S/G display by default except: 1938 * ASICs before Carrizo, 1939 * RAVEN1 (Users reported stability issue) 1940 */ 1941 1942 if (adev->asic_type < CHIP_CARRIZO) { 1943 init_data.flags.gpu_vm_support = false; 1944 } else if (adev->asic_type == CHIP_RAVEN) { 1945 if (adev->apu_flags & AMD_APU_IS_RAVEN) 1946 init_data.flags.gpu_vm_support = false; 1947 else 1948 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0); 1949 } else { 1950 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3)) 1951 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1); 1952 else 1953 init_data.flags.gpu_vm_support = 1954 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU); 1955 } 1956 1957 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support; 1958 1959 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1960 init_data.flags.fbc_support = true; 1961 1962 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1963 init_data.flags.multi_mon_pp_mclk_switch = true; 1964 1965 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1966 init_data.flags.disable_fractional_pwm = true; 1967 1968 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1969 init_data.flags.edp_no_power_sequencing = true; 1970 1971 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1972 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1973 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1974 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1975 1976 init_data.flags.seamless_boot_edp_requested = false; 1977 1978 if (amdgpu_device_seamless_boot_supported(adev)) { 1979 init_data.flags.seamless_boot_edp_requested = true; 1980 init_data.flags.allow_seamless_boot_optimization = true; 1981 drm_dbg(adev->dm.ddev, "Seamless boot requested\n"); 1982 } 1983 1984 init_data.flags.enable_mipi_converter_optimization = true; 1985 1986 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1987 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1988 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0]; 1989 1990 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS) 1991 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL; 1992 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC) 1993 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC; 1994 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC) 1995 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1996 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE) 1997 init_data.flags.disable_ips = DMUB_IPS_ENABLE; 1998 else 1999 init_data.flags.disable_ips = dm_get_default_ips_mode(adev); 2000 2001 init_data.flags.disable_ips_in_vpb = 0; 2002 2003 /* DCN35 and above supports dynamic DTBCLK switch */ 2004 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 5, 0)) 2005 init_data.flags.allow_0_dtb_clk = true; 2006 2007 /* Enable DWB for tested platforms only */ 2008 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) 2009 init_data.num_virtual_links = 1; 2010 2011 retrieve_dmi_info(&adev->dm); 2012 if (adev->dm.edp0_on_dp1_quirk) 2013 init_data.flags.support_edp0_on_dp1 = true; 2014 2015 if (adev->dm.bb_from_dmub) 2016 init_data.bb_from_dmub = adev->dm.bb_from_dmub; 2017 else 2018 init_data.bb_from_dmub = NULL; 2019 2020 /* Display Core create. */ 2021 adev->dm.dc = dc_create(&init_data); 2022 2023 if (adev->dm.dc) { 2024 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER, 2025 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 2026 } else { 2027 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER); 2028 goto error; 2029 } 2030 2031 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 2032 adev->dm.dc->debug.force_single_disp_pipe_split = false; 2033 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 2034 } 2035 2036 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 2037 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 2038 if (dm_should_disable_stutter(adev->pdev)) 2039 adev->dm.dc->debug.disable_stutter = true; 2040 2041 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 2042 adev->dm.dc->debug.disable_stutter = true; 2043 2044 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 2045 adev->dm.dc->debug.disable_dsc = true; 2046 2047 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 2048 adev->dm.dc->debug.disable_clock_gate = true; 2049 2050 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 2051 adev->dm.dc->debug.force_subvp_mclk_switch = true; 2052 2053 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) { 2054 adev->dm.dc->debug.force_disable_subvp = true; 2055 adev->dm.dc->debug.fams2_config.bits.enable = false; 2056 } 2057 2058 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) { 2059 adev->dm.dc->debug.using_dml2 = true; 2060 adev->dm.dc->debug.using_dml21 = true; 2061 } 2062 2063 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE) 2064 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true; 2065 2066 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK) 2067 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true; 2068 2069 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT) 2070 adev->dm.dc->debug.skip_detection_link_training = true; 2071 2072 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 2073 2074 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 2075 adev->dm.dc->debug.ignore_cable_id = true; 2076 2077 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 2078 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n"); 2079 2080 r = dm_dmub_hw_init(adev); 2081 if (r) { 2082 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 2083 goto error; 2084 } 2085 2086 dc_hardware_init(adev->dm.dc); 2087 2088 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev); 2089 if (!adev->dm.hpd_rx_offload_wq) { 2090 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n"); 2091 goto error; 2092 } 2093 2094 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 2095 struct dc_phy_addr_space_config pa_config; 2096 2097 mmhub_read_system_context(adev, &pa_config); 2098 2099 // Call the DC init_memory func 2100 dc_setup_system_context(adev->dm.dc, &pa_config); 2101 } 2102 2103 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 2104 if (!adev->dm.freesync_module) { 2105 drm_err(adev_to_drm(adev), 2106 "failed to initialize freesync_module.\n"); 2107 } else 2108 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n", 2109 adev->dm.freesync_module); 2110 2111 amdgpu_dm_init_color_mod(); 2112 2113 if (adev->dm.dc->caps.max_links > 0) { 2114 adev->dm.vblank_control_workqueue = 2115 create_singlethread_workqueue("dm_vblank_control_workqueue"); 2116 if (!adev->dm.vblank_control_workqueue) 2117 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n"); 2118 } 2119 2120 if (adev->dm.dc->caps.ips_support && 2121 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL) 2122 adev->dm.idle_workqueue = idle_create_workqueue(adev); 2123 2124 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 2125 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 2126 2127 if (!adev->dm.hdcp_workqueue) 2128 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n"); 2129 else 2130 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 2131 2132 dc_init_callbacks(adev->dm.dc, &init_params); 2133 } 2134 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2135 init_completion(&adev->dm.dmub_aux_transfer_done); 2136 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 2137 if (!adev->dm.dmub_notify) { 2138 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify"); 2139 goto error; 2140 } 2141 2142 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 2143 if (!adev->dm.delayed_hpd_wq) { 2144 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n"); 2145 goto error; 2146 } 2147 2148 amdgpu_dm_outbox_init(adev); 2149 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 2150 dmub_aux_setconfig_callback, false)) { 2151 drm_err(adev_to_drm(adev), "fail to register dmub aux callback"); 2152 goto error; 2153 } 2154 2155 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++) 2156 init_completion(&adev->dm.fused_io[i].replied); 2157 2158 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO, 2159 dmub_aux_fused_io_callback, false)) { 2160 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback"); 2161 goto error; 2162 } 2163 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 2164 * It is expected that DMUB will resend any pending notifications at this point. Note 2165 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 2166 * align legacy interface initialization sequence. Connection status will be proactivly 2167 * detected once in the amdgpu_dm_initialize_drm_device. 2168 */ 2169 dc_enable_dmub_outbox(adev->dm.dc); 2170 2171 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 2172 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 2173 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 2174 } 2175 2176 if (amdgpu_dm_initialize_drm_device(adev)) { 2177 drm_err(adev_to_drm(adev), 2178 "failed to initialize sw for display support.\n"); 2179 goto error; 2180 } 2181 2182 /* create fake encoders for MST */ 2183 dm_dp_create_fake_mst_encoders(adev); 2184 2185 /* TODO: Add_display_info? */ 2186 2187 /* TODO use dynamic cursor width */ 2188 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 2189 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 2190 2191 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 2192 drm_err(adev_to_drm(adev), 2193 "failed to initialize vblank for display support.\n"); 2194 goto error; 2195 } 2196 2197 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2198 amdgpu_dm_crtc_secure_display_create_contexts(adev); 2199 if (!adev->dm.secure_display_ctx.crtc_ctx) 2200 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n"); 2201 2202 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1)) 2203 adev->dm.secure_display_ctx.support_mul_roi = true; 2204 2205 #endif 2206 2207 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n"); 2208 2209 return 0; 2210 error: 2211 amdgpu_dm_fini(adev); 2212 2213 return -EINVAL; 2214 } 2215 2216 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block) 2217 { 2218 struct amdgpu_device *adev = ip_block->adev; 2219 2220 amdgpu_dm_audio_fini(adev); 2221 2222 return 0; 2223 } 2224 2225 static void amdgpu_dm_fini(struct amdgpu_device *adev) 2226 { 2227 int i; 2228 2229 if (adev->dm.vblank_control_workqueue) { 2230 destroy_workqueue(adev->dm.vblank_control_workqueue); 2231 adev->dm.vblank_control_workqueue = NULL; 2232 } 2233 2234 if (adev->dm.idle_workqueue) { 2235 if (adev->dm.idle_workqueue->running) { 2236 adev->dm.idle_workqueue->enable = false; 2237 flush_work(&adev->dm.idle_workqueue->work); 2238 } 2239 2240 kfree(adev->dm.idle_workqueue); 2241 adev->dm.idle_workqueue = NULL; 2242 } 2243 2244 amdgpu_dm_destroy_drm_device(&adev->dm); 2245 2246 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2247 if (adev->dm.secure_display_ctx.crtc_ctx) { 2248 for (i = 0; i < adev->mode_info.num_crtc; i++) { 2249 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) { 2250 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work); 2251 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work); 2252 } 2253 } 2254 kfree(adev->dm.secure_display_ctx.crtc_ctx); 2255 adev->dm.secure_display_ctx.crtc_ctx = NULL; 2256 } 2257 #endif 2258 if (adev->dm.hdcp_workqueue) { 2259 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 2260 adev->dm.hdcp_workqueue = NULL; 2261 } 2262 2263 if (adev->dm.dc) { 2264 dc_deinit_callbacks(adev->dm.dc); 2265 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 2266 if (dc_enable_dmub_notifications(adev->dm.dc)) { 2267 kfree(adev->dm.dmub_notify); 2268 adev->dm.dmub_notify = NULL; 2269 destroy_workqueue(adev->dm.delayed_hpd_wq); 2270 adev->dm.delayed_hpd_wq = NULL; 2271 } 2272 } 2273 2274 if (adev->dm.dmub_bo) 2275 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 2276 &adev->dm.dmub_bo_gpu_addr, 2277 &adev->dm.dmub_bo_cpu_addr); 2278 2279 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) { 2280 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 2281 if (adev->dm.hpd_rx_offload_wq[i].wq) { 2282 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 2283 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 2284 } 2285 } 2286 2287 kfree(adev->dm.hpd_rx_offload_wq); 2288 adev->dm.hpd_rx_offload_wq = NULL; 2289 } 2290 2291 /* DC Destroy TODO: Replace destroy DAL */ 2292 if (adev->dm.dc) 2293 dc_destroy(&adev->dm.dc); 2294 /* 2295 * TODO: pageflip, vlank interrupt 2296 * 2297 * amdgpu_dm_irq_fini(adev); 2298 */ 2299 2300 if (adev->dm.cgs_device) { 2301 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 2302 adev->dm.cgs_device = NULL; 2303 } 2304 if (adev->dm.freesync_module) { 2305 mod_freesync_destroy(adev->dm.freesync_module); 2306 adev->dm.freesync_module = NULL; 2307 } 2308 2309 mutex_destroy(&adev->dm.audio_lock); 2310 mutex_destroy(&adev->dm.dc_lock); 2311 mutex_destroy(&adev->dm.dpia_aux_lock); 2312 } 2313 2314 static int load_dmcu_fw(struct amdgpu_device *adev) 2315 { 2316 const char *fw_name_dmcu = NULL; 2317 int r; 2318 const struct dmcu_firmware_header_v1_0 *hdr; 2319 2320 switch (adev->asic_type) { 2321 #if defined(CONFIG_DRM_AMD_DC_SI) 2322 case CHIP_TAHITI: 2323 case CHIP_PITCAIRN: 2324 case CHIP_VERDE: 2325 case CHIP_OLAND: 2326 #endif 2327 case CHIP_BONAIRE: 2328 case CHIP_HAWAII: 2329 case CHIP_KAVERI: 2330 case CHIP_KABINI: 2331 case CHIP_MULLINS: 2332 case CHIP_TONGA: 2333 case CHIP_FIJI: 2334 case CHIP_CARRIZO: 2335 case CHIP_STONEY: 2336 case CHIP_POLARIS11: 2337 case CHIP_POLARIS10: 2338 case CHIP_POLARIS12: 2339 case CHIP_VEGAM: 2340 case CHIP_VEGA10: 2341 case CHIP_VEGA12: 2342 case CHIP_VEGA20: 2343 return 0; 2344 case CHIP_NAVI12: 2345 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 2346 break; 2347 case CHIP_RAVEN: 2348 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 2349 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2350 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 2351 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2352 else 2353 return 0; 2354 break; 2355 default: 2356 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2357 case IP_VERSION(2, 0, 2): 2358 case IP_VERSION(2, 0, 3): 2359 case IP_VERSION(2, 0, 0): 2360 case IP_VERSION(2, 1, 0): 2361 case IP_VERSION(3, 0, 0): 2362 case IP_VERSION(3, 0, 2): 2363 case IP_VERSION(3, 0, 3): 2364 case IP_VERSION(3, 0, 1): 2365 case IP_VERSION(3, 1, 2): 2366 case IP_VERSION(3, 1, 3): 2367 case IP_VERSION(3, 1, 4): 2368 case IP_VERSION(3, 1, 5): 2369 case IP_VERSION(3, 1, 6): 2370 case IP_VERSION(3, 2, 0): 2371 case IP_VERSION(3, 2, 1): 2372 case IP_VERSION(3, 5, 0): 2373 case IP_VERSION(3, 5, 1): 2374 case IP_VERSION(3, 6, 0): 2375 case IP_VERSION(4, 0, 1): 2376 return 0; 2377 default: 2378 break; 2379 } 2380 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type); 2381 return -EINVAL; 2382 } 2383 2384 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2385 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2386 return 0; 2387 } 2388 2389 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED, 2390 "%s", fw_name_dmcu); 2391 if (r == -ENODEV) { 2392 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2393 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2394 adev->dm.fw_dmcu = NULL; 2395 return 0; 2396 } 2397 if (r) { 2398 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n", 2399 fw_name_dmcu); 2400 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2401 return r; 2402 } 2403 2404 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2405 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2406 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2407 adev->firmware.fw_size += 2408 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2409 2410 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2411 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2412 adev->firmware.fw_size += 2413 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2414 2415 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2416 2417 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2418 2419 return 0; 2420 } 2421 2422 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2423 { 2424 struct amdgpu_device *adev = ctx; 2425 2426 return dm_read_reg(adev->dm.dc->ctx, address); 2427 } 2428 2429 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2430 uint32_t value) 2431 { 2432 struct amdgpu_device *adev = ctx; 2433 2434 return dm_write_reg(adev->dm.dc->ctx, address, value); 2435 } 2436 2437 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2438 { 2439 struct dmub_srv_create_params create_params; 2440 struct dmub_srv_region_params region_params; 2441 struct dmub_srv_region_info region_info; 2442 struct dmub_srv_memory_params memory_params; 2443 struct dmub_srv_fb_info *fb_info; 2444 struct dmub_srv *dmub_srv; 2445 const struct dmcub_firmware_header_v1_0 *hdr; 2446 enum dmub_asic dmub_asic; 2447 enum dmub_status status; 2448 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = { 2449 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST 2450 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK 2451 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA 2452 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS 2453 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX 2454 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF 2455 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE 2456 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM 2457 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM 2458 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE 2459 }; 2460 int r; 2461 2462 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2463 case IP_VERSION(2, 1, 0): 2464 dmub_asic = DMUB_ASIC_DCN21; 2465 break; 2466 case IP_VERSION(3, 0, 0): 2467 dmub_asic = DMUB_ASIC_DCN30; 2468 break; 2469 case IP_VERSION(3, 0, 1): 2470 dmub_asic = DMUB_ASIC_DCN301; 2471 break; 2472 case IP_VERSION(3, 0, 2): 2473 dmub_asic = DMUB_ASIC_DCN302; 2474 break; 2475 case IP_VERSION(3, 0, 3): 2476 dmub_asic = DMUB_ASIC_DCN303; 2477 break; 2478 case IP_VERSION(3, 1, 2): 2479 case IP_VERSION(3, 1, 3): 2480 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2481 break; 2482 case IP_VERSION(3, 1, 4): 2483 dmub_asic = DMUB_ASIC_DCN314; 2484 break; 2485 case IP_VERSION(3, 1, 5): 2486 dmub_asic = DMUB_ASIC_DCN315; 2487 break; 2488 case IP_VERSION(3, 1, 6): 2489 dmub_asic = DMUB_ASIC_DCN316; 2490 break; 2491 case IP_VERSION(3, 2, 0): 2492 dmub_asic = DMUB_ASIC_DCN32; 2493 break; 2494 case IP_VERSION(3, 2, 1): 2495 dmub_asic = DMUB_ASIC_DCN321; 2496 break; 2497 case IP_VERSION(3, 5, 0): 2498 case IP_VERSION(3, 5, 1): 2499 dmub_asic = DMUB_ASIC_DCN35; 2500 break; 2501 case IP_VERSION(3, 6, 0): 2502 dmub_asic = DMUB_ASIC_DCN36; 2503 break; 2504 case IP_VERSION(4, 0, 1): 2505 dmub_asic = DMUB_ASIC_DCN401; 2506 break; 2507 2508 default: 2509 /* ASIC doesn't support DMUB. */ 2510 return 0; 2511 } 2512 2513 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2514 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2515 2516 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2517 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2518 AMDGPU_UCODE_ID_DMCUB; 2519 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2520 adev->dm.dmub_fw; 2521 adev->firmware.fw_size += 2522 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2523 2524 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n", 2525 adev->dm.dmcub_fw_version); 2526 } 2527 2528 2529 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2530 dmub_srv = adev->dm.dmub_srv; 2531 2532 if (!dmub_srv) { 2533 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n"); 2534 return -ENOMEM; 2535 } 2536 2537 memset(&create_params, 0, sizeof(create_params)); 2538 create_params.user_ctx = adev; 2539 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2540 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2541 create_params.asic = dmub_asic; 2542 2543 /* Create the DMUB service. */ 2544 status = dmub_srv_create(dmub_srv, &create_params); 2545 if (status != DMUB_STATUS_OK) { 2546 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status); 2547 return -EINVAL; 2548 } 2549 2550 /* Calculate the size of all the regions for the DMUB service. */ 2551 memset(®ion_params, 0, sizeof(region_params)); 2552 2553 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2554 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2555 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2556 region_params.vbios_size = adev->bios_size; 2557 region_params.fw_bss_data = region_params.bss_data_size ? 2558 adev->dm.dmub_fw->data + 2559 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2560 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2561 region_params.fw_inst_const = 2562 adev->dm.dmub_fw->data + 2563 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2564 PSP_HEADER_BYTES; 2565 region_params.window_memory_type = window_memory_type; 2566 2567 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2568 ®ion_info); 2569 2570 if (status != DMUB_STATUS_OK) { 2571 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status); 2572 return -EINVAL; 2573 } 2574 2575 /* 2576 * Allocate a framebuffer based on the total size of all the regions. 2577 * TODO: Move this into GART. 2578 */ 2579 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2580 AMDGPU_GEM_DOMAIN_VRAM | 2581 AMDGPU_GEM_DOMAIN_GTT, 2582 &adev->dm.dmub_bo, 2583 &adev->dm.dmub_bo_gpu_addr, 2584 &adev->dm.dmub_bo_cpu_addr); 2585 if (r) 2586 return r; 2587 2588 /* Rebase the regions on the framebuffer address. */ 2589 memset(&memory_params, 0, sizeof(memory_params)); 2590 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2591 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2592 memory_params.region_info = ®ion_info; 2593 memory_params.window_memory_type = window_memory_type; 2594 2595 adev->dm.dmub_fb_info = 2596 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2597 fb_info = adev->dm.dmub_fb_info; 2598 2599 if (!fb_info) { 2600 drm_err(adev_to_drm(adev), 2601 "Failed to allocate framebuffer info for DMUB service!\n"); 2602 return -ENOMEM; 2603 } 2604 2605 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2606 if (status != DMUB_STATUS_OK) { 2607 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status); 2608 return -EINVAL; 2609 } 2610 2611 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev); 2612 2613 return 0; 2614 } 2615 2616 static int dm_sw_init(struct amdgpu_ip_block *ip_block) 2617 { 2618 struct amdgpu_device *adev = ip_block->adev; 2619 int r; 2620 2621 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 2622 2623 if (!adev->dm.cgs_device) { 2624 drm_err(adev_to_drm(adev), "failed to create cgs device.\n"); 2625 return -EINVAL; 2626 } 2627 2628 /* Moved from dm init since we need to use allocations for storing bounding box data */ 2629 INIT_LIST_HEAD(&adev->dm.da_list); 2630 2631 r = dm_dmub_sw_init(adev); 2632 if (r) 2633 return r; 2634 2635 return load_dmcu_fw(adev); 2636 } 2637 2638 static int dm_sw_fini(struct amdgpu_ip_block *ip_block) 2639 { 2640 struct amdgpu_device *adev = ip_block->adev; 2641 struct dal_allocation *da; 2642 2643 list_for_each_entry(da, &adev->dm.da_list, list) { 2644 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) { 2645 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 2646 list_del(&da->list); 2647 kfree(da); 2648 adev->dm.bb_from_dmub = NULL; 2649 break; 2650 } 2651 } 2652 2653 2654 kfree(adev->dm.dmub_fb_info); 2655 adev->dm.dmub_fb_info = NULL; 2656 2657 if (adev->dm.dmub_srv) { 2658 dmub_srv_destroy(adev->dm.dmub_srv); 2659 kfree(adev->dm.dmub_srv); 2660 adev->dm.dmub_srv = NULL; 2661 } 2662 2663 amdgpu_ucode_release(&adev->dm.dmub_fw); 2664 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2665 2666 return 0; 2667 } 2668 2669 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2670 { 2671 struct amdgpu_dm_connector *aconnector; 2672 struct drm_connector *connector; 2673 struct drm_connector_list_iter iter; 2674 int ret = 0; 2675 2676 drm_connector_list_iter_begin(dev, &iter); 2677 drm_for_each_connector_iter(connector, &iter) { 2678 2679 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2680 continue; 2681 2682 aconnector = to_amdgpu_dm_connector(connector); 2683 if (aconnector->dc_link->type == dc_connection_mst_branch && 2684 aconnector->mst_mgr.aux) { 2685 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n", 2686 aconnector, 2687 aconnector->base.base.id); 2688 2689 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2690 if (ret < 0) { 2691 drm_err(dev, "DM_MST: Failed to start MST\n"); 2692 aconnector->dc_link->type = 2693 dc_connection_single; 2694 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2695 aconnector->dc_link); 2696 break; 2697 } 2698 } 2699 } 2700 drm_connector_list_iter_end(&iter); 2701 2702 return ret; 2703 } 2704 2705 static int dm_late_init(struct amdgpu_ip_block *ip_block) 2706 { 2707 struct amdgpu_device *adev = ip_block->adev; 2708 2709 struct dmcu_iram_parameters params; 2710 unsigned int linear_lut[16]; 2711 int i; 2712 struct dmcu *dmcu = NULL; 2713 2714 dmcu = adev->dm.dc->res_pool->dmcu; 2715 2716 for (i = 0; i < 16; i++) 2717 linear_lut[i] = 0xFFFF * i / 15; 2718 2719 params.set = 0; 2720 params.backlight_ramping_override = false; 2721 params.backlight_ramping_start = 0xCCCC; 2722 params.backlight_ramping_reduction = 0xCCCCCCCC; 2723 params.backlight_lut_array_size = 16; 2724 params.backlight_lut_array = linear_lut; 2725 2726 /* Min backlight level after ABM reduction, Don't allow below 1% 2727 * 0xFFFF x 0.01 = 0x28F 2728 */ 2729 params.min_abm_backlight = 0x28F; 2730 /* In the case where abm is implemented on dmcub, 2731 * dmcu object will be null. 2732 * ABM 2.4 and up are implemented on dmcub. 2733 */ 2734 if (dmcu) { 2735 if (!dmcu_load_iram(dmcu, params)) 2736 return -EINVAL; 2737 } else if (adev->dm.dc->ctx->dmub_srv) { 2738 struct dc_link *edp_links[MAX_NUM_EDP]; 2739 int edp_num; 2740 2741 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2742 for (i = 0; i < edp_num; i++) { 2743 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2744 return -EINVAL; 2745 } 2746 } 2747 2748 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2749 } 2750 2751 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2752 { 2753 u8 buf[UUID_SIZE]; 2754 guid_t guid; 2755 int ret; 2756 2757 mutex_lock(&mgr->lock); 2758 if (!mgr->mst_primary) 2759 goto out_fail; 2760 2761 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2762 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2763 goto out_fail; 2764 } 2765 2766 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2767 DP_MST_EN | 2768 DP_UP_REQ_EN | 2769 DP_UPSTREAM_IS_SRC); 2770 if (ret < 0) { 2771 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2772 goto out_fail; 2773 } 2774 2775 /* Some hubs forget their guids after they resume */ 2776 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf)); 2777 if (ret != sizeof(buf)) { 2778 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2779 goto out_fail; 2780 } 2781 2782 import_guid(&guid, buf); 2783 2784 if (guid_is_null(&guid)) { 2785 guid_gen(&guid); 2786 export_guid(buf, &guid); 2787 2788 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf)); 2789 2790 if (ret != sizeof(buf)) { 2791 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2792 goto out_fail; 2793 } 2794 } 2795 2796 guid_copy(&mgr->mst_primary->guid, &guid); 2797 2798 out_fail: 2799 mutex_unlock(&mgr->lock); 2800 } 2801 2802 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector) 2803 { 2804 struct cec_notifier *n = aconnector->notifier; 2805 2806 if (!n) 2807 return; 2808 2809 cec_notifier_phys_addr_invalidate(n); 2810 } 2811 2812 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector) 2813 { 2814 struct drm_connector *connector = &aconnector->base; 2815 struct cec_notifier *n = aconnector->notifier; 2816 2817 if (!n) 2818 return; 2819 2820 cec_notifier_set_phys_addr(n, 2821 connector->display_info.source_physical_address); 2822 } 2823 2824 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend) 2825 { 2826 struct amdgpu_dm_connector *aconnector; 2827 struct drm_connector *connector; 2828 struct drm_connector_list_iter conn_iter; 2829 2830 drm_connector_list_iter_begin(ddev, &conn_iter); 2831 drm_for_each_connector_iter(connector, &conn_iter) { 2832 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2833 continue; 2834 2835 aconnector = to_amdgpu_dm_connector(connector); 2836 if (suspend) 2837 hdmi_cec_unset_edid(aconnector); 2838 else 2839 hdmi_cec_set_edid(aconnector); 2840 } 2841 drm_connector_list_iter_end(&conn_iter); 2842 } 2843 2844 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2845 { 2846 struct amdgpu_dm_connector *aconnector; 2847 struct drm_connector *connector; 2848 struct drm_connector_list_iter iter; 2849 struct drm_dp_mst_topology_mgr *mgr; 2850 2851 drm_connector_list_iter_begin(dev, &iter); 2852 drm_for_each_connector_iter(connector, &iter) { 2853 2854 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2855 continue; 2856 2857 aconnector = to_amdgpu_dm_connector(connector); 2858 if (aconnector->dc_link->type != dc_connection_mst_branch || 2859 aconnector->mst_root) 2860 continue; 2861 2862 mgr = &aconnector->mst_mgr; 2863 2864 if (suspend) { 2865 drm_dp_mst_topology_mgr_suspend(mgr); 2866 } else { 2867 /* if extended timeout is supported in hardware, 2868 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2869 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2870 */ 2871 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2872 if (!dp_is_lttpr_present(aconnector->dc_link)) 2873 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2874 2875 /* TODO: move resume_mst_branch_status() into drm mst resume again 2876 * once topology probing work is pulled out from mst resume into mst 2877 * resume 2nd step. mst resume 2nd step should be called after old 2878 * state getting restored (i.e. drm_atomic_helper_resume()). 2879 */ 2880 resume_mst_branch_status(mgr); 2881 } 2882 } 2883 drm_connector_list_iter_end(&iter); 2884 } 2885 2886 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2887 { 2888 int ret = 0; 2889 2890 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2891 * on window driver dc implementation. 2892 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2893 * should be passed to smu during boot up and resume from s3. 2894 * boot up: dc calculate dcn watermark clock settings within dc_create, 2895 * dcn20_resource_construct 2896 * then call pplib functions below to pass the settings to smu: 2897 * smu_set_watermarks_for_clock_ranges 2898 * smu_set_watermarks_table 2899 * navi10_set_watermarks_table 2900 * smu_write_watermarks_table 2901 * 2902 * For Renoir, clock settings of dcn watermark are also fixed values. 2903 * dc has implemented different flow for window driver: 2904 * dc_hardware_init / dc_set_power_state 2905 * dcn10_init_hw 2906 * notify_wm_ranges 2907 * set_wm_ranges 2908 * -- Linux 2909 * smu_set_watermarks_for_clock_ranges 2910 * renoir_set_watermarks_table 2911 * smu_write_watermarks_table 2912 * 2913 * For Linux, 2914 * dc_hardware_init -> amdgpu_dm_init 2915 * dc_set_power_state --> dm_resume 2916 * 2917 * therefore, this function apply to navi10/12/14 but not Renoir 2918 * * 2919 */ 2920 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2921 case IP_VERSION(2, 0, 2): 2922 case IP_VERSION(2, 0, 0): 2923 break; 2924 default: 2925 return 0; 2926 } 2927 2928 ret = amdgpu_dpm_write_watermarks_table(adev); 2929 if (ret) { 2930 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n"); 2931 return ret; 2932 } 2933 2934 return 0; 2935 } 2936 2937 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev) 2938 { 2939 struct amdgpu_display_manager *dm = &adev->dm; 2940 struct amdgpu_i2c_adapter *oem_i2c; 2941 struct ddc_service *oem_ddc_service; 2942 int r; 2943 2944 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc); 2945 if (oem_ddc_service) { 2946 oem_i2c = create_i2c(oem_ddc_service, true); 2947 if (!oem_i2c) { 2948 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n"); 2949 return -ENOMEM; 2950 } 2951 2952 r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base); 2953 if (r) { 2954 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n"); 2955 kfree(oem_i2c); 2956 return r; 2957 } 2958 dm->oem_i2c = oem_i2c; 2959 } 2960 2961 return 0; 2962 } 2963 2964 /** 2965 * dm_hw_init() - Initialize DC device 2966 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2967 * 2968 * Initialize the &struct amdgpu_display_manager device. This involves calling 2969 * the initializers of each DM component, then populating the struct with them. 2970 * 2971 * Although the function implies hardware initialization, both hardware and 2972 * software are initialized here. Splitting them out to their relevant init 2973 * hooks is a future TODO item. 2974 * 2975 * Some notable things that are initialized here: 2976 * 2977 * - Display Core, both software and hardware 2978 * - DC modules that we need (freesync and color management) 2979 * - DRM software states 2980 * - Interrupt sources and handlers 2981 * - Vblank support 2982 * - Debug FS entries, if enabled 2983 */ 2984 static int dm_hw_init(struct amdgpu_ip_block *ip_block) 2985 { 2986 struct amdgpu_device *adev = ip_block->adev; 2987 int r; 2988 2989 /* Create DAL display manager */ 2990 r = amdgpu_dm_init(adev); 2991 if (r) 2992 return r; 2993 amdgpu_dm_hpd_init(adev); 2994 2995 r = dm_oem_i2c_hw_init(adev); 2996 if (r) 2997 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n"); 2998 2999 return 0; 3000 } 3001 3002 /** 3003 * dm_hw_fini() - Teardown DC device 3004 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 3005 * 3006 * Teardown components within &struct amdgpu_display_manager that require 3007 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 3008 * were loaded. Also flush IRQ workqueues and disable them. 3009 */ 3010 static int dm_hw_fini(struct amdgpu_ip_block *ip_block) 3011 { 3012 struct amdgpu_device *adev = ip_block->adev; 3013 3014 amdgpu_dm_hpd_fini(adev); 3015 3016 amdgpu_dm_irq_fini(adev); 3017 amdgpu_dm_fini(adev); 3018 return 0; 3019 } 3020 3021 3022 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 3023 struct dc_state *state, bool enable) 3024 { 3025 enum dc_irq_source irq_source; 3026 struct amdgpu_crtc *acrtc; 3027 int rc = -EBUSY; 3028 int i = 0; 3029 3030 for (i = 0; i < state->stream_count; i++) { 3031 acrtc = get_crtc_by_otg_inst( 3032 adev, state->stream_status[i].primary_otg_inst); 3033 3034 if (acrtc && state->stream_status[i].plane_count != 0) { 3035 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 3036 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 3037 if (rc) 3038 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n", 3039 enable ? "enable" : "disable"); 3040 3041 if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) { 3042 if (enable) { 3043 if (amdgpu_dm_crtc_vrr_active( 3044 to_dm_crtc_state(acrtc->base.state))) 3045 rc = amdgpu_dm_crtc_set_vupdate_irq( 3046 &acrtc->base, true); 3047 } else 3048 rc = amdgpu_dm_crtc_set_vupdate_irq( 3049 &acrtc->base, false); 3050 3051 if (rc) 3052 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", 3053 enable ? "en" : "dis"); 3054 } 3055 3056 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 3057 /* During gpu-reset we disable and then enable vblank irq, so 3058 * don't use amdgpu_irq_get/put() to avoid refcount change. 3059 */ 3060 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 3061 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 3062 } 3063 } 3064 3065 } 3066 3067 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T)) 3068 3069 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 3070 { 3071 struct dc_state *context __free(state_release) = NULL; 3072 int i; 3073 struct dc_stream_state *del_streams[MAX_PIPES]; 3074 int del_streams_count = 0; 3075 struct dc_commit_streams_params params = {}; 3076 3077 memset(del_streams, 0, sizeof(del_streams)); 3078 3079 context = dc_state_create_current_copy(dc); 3080 if (context == NULL) 3081 return DC_ERROR_UNEXPECTED; 3082 3083 /* First remove from context all streams */ 3084 for (i = 0; i < context->stream_count; i++) { 3085 struct dc_stream_state *stream = context->streams[i]; 3086 3087 del_streams[del_streams_count++] = stream; 3088 } 3089 3090 /* Remove all planes for removed streams and then remove the streams */ 3091 for (i = 0; i < del_streams_count; i++) { 3092 enum dc_status res; 3093 3094 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context)) 3095 return DC_FAIL_DETACH_SURFACES; 3096 3097 res = dc_state_remove_stream(dc, context, del_streams[i]); 3098 if (res != DC_OK) 3099 return res; 3100 } 3101 3102 params.streams = context->streams; 3103 params.stream_count = context->stream_count; 3104 3105 return dc_commit_streams(dc, ¶ms); 3106 } 3107 3108 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 3109 { 3110 int i; 3111 3112 if (dm->hpd_rx_offload_wq) { 3113 for (i = 0; i < dm->dc->caps.max_links; i++) 3114 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 3115 } 3116 } 3117 3118 static int dm_cache_state(struct amdgpu_device *adev) 3119 { 3120 int r; 3121 3122 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 3123 if (IS_ERR(adev->dm.cached_state)) { 3124 r = PTR_ERR(adev->dm.cached_state); 3125 adev->dm.cached_state = NULL; 3126 } 3127 3128 return adev->dm.cached_state ? 0 : r; 3129 } 3130 3131 static void dm_destroy_cached_state(struct amdgpu_device *adev) 3132 { 3133 struct amdgpu_display_manager *dm = &adev->dm; 3134 struct drm_device *ddev = adev_to_drm(adev); 3135 struct dm_plane_state *dm_new_plane_state; 3136 struct drm_plane_state *new_plane_state; 3137 struct dm_crtc_state *dm_new_crtc_state; 3138 struct drm_crtc_state *new_crtc_state; 3139 struct drm_plane *plane; 3140 struct drm_crtc *crtc; 3141 int i; 3142 3143 if (!dm->cached_state) 3144 return; 3145 3146 /* Force mode set in atomic commit */ 3147 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3148 new_crtc_state->active_changed = true; 3149 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3150 reset_freesync_config_for_crtc(dm_new_crtc_state); 3151 } 3152 3153 /* 3154 * atomic_check is expected to create the dc states. We need to release 3155 * them here, since they were duplicated as part of the suspend 3156 * procedure. 3157 */ 3158 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3159 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3160 if (dm_new_crtc_state->stream) { 3161 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 3162 dc_stream_release(dm_new_crtc_state->stream); 3163 dm_new_crtc_state->stream = NULL; 3164 } 3165 dm_new_crtc_state->base.color_mgmt_changed = true; 3166 } 3167 3168 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 3169 dm_new_plane_state = to_dm_plane_state(new_plane_state); 3170 if (dm_new_plane_state->dc_state) { 3171 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 3172 dc_plane_state_release(dm_new_plane_state->dc_state); 3173 dm_new_plane_state->dc_state = NULL; 3174 } 3175 } 3176 3177 drm_atomic_helper_resume(ddev, dm->cached_state); 3178 3179 dm->cached_state = NULL; 3180 } 3181 3182 static int dm_suspend(struct amdgpu_ip_block *ip_block) 3183 { 3184 struct amdgpu_device *adev = ip_block->adev; 3185 struct amdgpu_display_manager *dm = &adev->dm; 3186 3187 if (amdgpu_in_reset(adev)) { 3188 enum dc_status res; 3189 3190 mutex_lock(&dm->dc_lock); 3191 3192 dc_allow_idle_optimizations(adev->dm.dc, false); 3193 3194 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state); 3195 3196 if (dm->cached_dc_state) 3197 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 3198 3199 res = amdgpu_dm_commit_zero_streams(dm->dc); 3200 if (res != DC_OK) { 3201 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res); 3202 return -EINVAL; 3203 } 3204 3205 amdgpu_dm_irq_suspend(adev); 3206 3207 hpd_rx_irq_work_suspend(dm); 3208 3209 return 0; 3210 } 3211 3212 if (!adev->dm.cached_state) { 3213 int r = dm_cache_state(adev); 3214 3215 if (r) 3216 return r; 3217 } 3218 3219 s3_handle_hdmi_cec(adev_to_drm(adev), true); 3220 3221 s3_handle_mst(adev_to_drm(adev), true); 3222 3223 amdgpu_dm_irq_suspend(adev); 3224 3225 hpd_rx_irq_work_suspend(dm); 3226 3227 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 3228 3229 if (dm->dc->caps.ips_support && adev->in_s0ix) 3230 dc_allow_idle_optimizations(dm->dc, true); 3231 3232 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3); 3233 3234 return 0; 3235 } 3236 3237 struct drm_connector * 3238 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 3239 struct drm_crtc *crtc) 3240 { 3241 u32 i; 3242 struct drm_connector_state *new_con_state; 3243 struct drm_connector *connector; 3244 struct drm_crtc *crtc_from_state; 3245 3246 for_each_new_connector_in_state(state, connector, new_con_state, i) { 3247 crtc_from_state = new_con_state->crtc; 3248 3249 if (crtc_from_state == crtc) 3250 return connector; 3251 } 3252 3253 return NULL; 3254 } 3255 3256 static void emulated_link_detect(struct dc_link *link) 3257 { 3258 struct dc_sink_init_data sink_init_data = { 0 }; 3259 struct display_sink_capability sink_caps = { 0 }; 3260 enum dc_edid_status edid_status; 3261 struct dc_context *dc_ctx = link->ctx; 3262 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context); 3263 struct dc_sink *sink = NULL; 3264 struct dc_sink *prev_sink = NULL; 3265 3266 link->type = dc_connection_none; 3267 prev_sink = link->local_sink; 3268 3269 if (prev_sink) 3270 dc_sink_release(prev_sink); 3271 3272 switch (link->connector_signal) { 3273 case SIGNAL_TYPE_HDMI_TYPE_A: { 3274 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3275 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 3276 break; 3277 } 3278 3279 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 3280 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3281 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 3282 break; 3283 } 3284 3285 case SIGNAL_TYPE_DVI_DUAL_LINK: { 3286 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3287 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 3288 break; 3289 } 3290 3291 case SIGNAL_TYPE_LVDS: { 3292 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3293 sink_caps.signal = SIGNAL_TYPE_LVDS; 3294 break; 3295 } 3296 3297 case SIGNAL_TYPE_EDP: { 3298 sink_caps.transaction_type = 3299 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3300 sink_caps.signal = SIGNAL_TYPE_EDP; 3301 break; 3302 } 3303 3304 case SIGNAL_TYPE_DISPLAY_PORT: { 3305 sink_caps.transaction_type = 3306 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3307 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 3308 break; 3309 } 3310 3311 default: 3312 drm_err(dev, "Invalid connector type! signal:%d\n", 3313 link->connector_signal); 3314 return; 3315 } 3316 3317 sink_init_data.link = link; 3318 sink_init_data.sink_signal = sink_caps.signal; 3319 3320 sink = dc_sink_create(&sink_init_data); 3321 if (!sink) { 3322 drm_err(dev, "Failed to create sink!\n"); 3323 return; 3324 } 3325 3326 /* dc_sink_create returns a new reference */ 3327 link->local_sink = sink; 3328 3329 edid_status = dm_helpers_read_local_edid( 3330 link->ctx, 3331 link, 3332 sink); 3333 3334 if (edid_status != EDID_OK) 3335 drm_err(dev, "Failed to read EDID\n"); 3336 3337 } 3338 3339 static void dm_gpureset_commit_state(struct dc_state *dc_state, 3340 struct amdgpu_display_manager *dm) 3341 { 3342 struct { 3343 struct dc_surface_update surface_updates[MAX_SURFACES]; 3344 struct dc_plane_info plane_infos[MAX_SURFACES]; 3345 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 3346 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 3347 struct dc_stream_update stream_update; 3348 } *bundle __free(kfree); 3349 int k, m; 3350 3351 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 3352 3353 if (!bundle) { 3354 drm_err(dm->ddev, "Failed to allocate update bundle\n"); 3355 return; 3356 } 3357 3358 for (k = 0; k < dc_state->stream_count; k++) { 3359 bundle->stream_update.stream = dc_state->streams[k]; 3360 3361 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) { 3362 bundle->surface_updates[m].surface = 3363 dc_state->stream_status[k].plane_states[m]; 3364 bundle->surface_updates[m].surface->force_full_update = 3365 true; 3366 } 3367 3368 update_planes_and_stream_adapter(dm->dc, 3369 UPDATE_TYPE_FULL, 3370 dc_state->stream_status[k].plane_count, 3371 dc_state->streams[k], 3372 &bundle->stream_update, 3373 bundle->surface_updates); 3374 } 3375 } 3376 3377 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev, 3378 struct dc_sink *sink) 3379 { 3380 struct dc_panel_patch *ppatch = NULL; 3381 3382 if (!sink) 3383 return; 3384 3385 ppatch = &sink->edid_caps.panel_patch; 3386 if (ppatch->wait_after_dpcd_poweroff_ms) { 3387 msleep(ppatch->wait_after_dpcd_poweroff_ms); 3388 drm_dbg_driver(adev_to_drm(adev), 3389 "%s: adding a %ds delay as w/a for panel\n", 3390 __func__, 3391 ppatch->wait_after_dpcd_poweroff_ms / 1000); 3392 } 3393 } 3394 3395 static int dm_resume(struct amdgpu_ip_block *ip_block) 3396 { 3397 struct amdgpu_device *adev = ip_block->adev; 3398 struct drm_device *ddev = adev_to_drm(adev); 3399 struct amdgpu_display_manager *dm = &adev->dm; 3400 struct amdgpu_dm_connector *aconnector; 3401 struct drm_connector *connector; 3402 struct drm_connector_list_iter iter; 3403 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 3404 enum dc_connection_type new_connection_type = dc_connection_none; 3405 struct dc_state *dc_state; 3406 int i, r, j; 3407 struct dc_commit_streams_params commit_params = {}; 3408 3409 if (dm->dc->caps.ips_support) { 3410 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false); 3411 } 3412 3413 if (amdgpu_in_reset(adev)) { 3414 dc_state = dm->cached_dc_state; 3415 3416 /* 3417 * The dc->current_state is backed up into dm->cached_dc_state 3418 * before we commit 0 streams. 3419 * 3420 * DC will clear link encoder assignments on the real state 3421 * but the changes won't propagate over to the copy we made 3422 * before the 0 streams commit. 3423 * 3424 * DC expects that link encoder assignments are *not* valid 3425 * when committing a state, so as a workaround we can copy 3426 * off of the current state. 3427 * 3428 * We lose the previous assignments, but we had already 3429 * commit 0 streams anyway. 3430 */ 3431 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 3432 3433 r = dm_dmub_hw_init(adev); 3434 if (r) { 3435 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 3436 return r; 3437 } 3438 3439 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3440 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3441 3442 dc_resume(dm->dc); 3443 3444 amdgpu_dm_irq_resume_early(adev); 3445 3446 for (i = 0; i < dc_state->stream_count; i++) { 3447 dc_state->streams[i]->mode_changed = true; 3448 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 3449 dc_state->stream_status[i].plane_states[j]->update_flags.raw 3450 = 0xffffffff; 3451 } 3452 } 3453 3454 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3455 amdgpu_dm_outbox_init(adev); 3456 dc_enable_dmub_outbox(adev->dm.dc); 3457 } 3458 3459 commit_params.streams = dc_state->streams; 3460 commit_params.stream_count = dc_state->stream_count; 3461 dc_exit_ips_for_hw_access(dm->dc); 3462 WARN_ON(!dc_commit_streams(dm->dc, &commit_params)); 3463 3464 dm_gpureset_commit_state(dm->cached_dc_state, dm); 3465 3466 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 3467 3468 dc_state_release(dm->cached_dc_state); 3469 dm->cached_dc_state = NULL; 3470 3471 amdgpu_dm_irq_resume_late(adev); 3472 3473 mutex_unlock(&dm->dc_lock); 3474 3475 /* set the backlight after a reset */ 3476 for (i = 0; i < dm->num_of_edps; i++) { 3477 if (dm->backlight_dev[i]) 3478 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 3479 } 3480 3481 return 0; 3482 } 3483 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 3484 dc_state_release(dm_state->context); 3485 dm_state->context = dc_state_create(dm->dc, NULL); 3486 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 3487 3488 /* Before powering on DC we need to re-initialize DMUB. */ 3489 dm_dmub_hw_resume(adev); 3490 3491 /* Re-enable outbox interrupts for DPIA. */ 3492 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3493 amdgpu_dm_outbox_init(adev); 3494 dc_enable_dmub_outbox(adev->dm.dc); 3495 } 3496 3497 /* power on hardware */ 3498 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3499 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3500 3501 /* program HPD filter */ 3502 dc_resume(dm->dc); 3503 3504 /* 3505 * early enable HPD Rx IRQ, should be done before set mode as short 3506 * pulse interrupts are used for MST 3507 */ 3508 amdgpu_dm_irq_resume_early(adev); 3509 3510 s3_handle_hdmi_cec(ddev, false); 3511 3512 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 3513 s3_handle_mst(ddev, false); 3514 3515 /* Do detection*/ 3516 drm_connector_list_iter_begin(ddev, &iter); 3517 drm_for_each_connector_iter(connector, &iter) { 3518 bool ret; 3519 3520 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3521 continue; 3522 3523 aconnector = to_amdgpu_dm_connector(connector); 3524 3525 if (!aconnector->dc_link) 3526 continue; 3527 3528 /* 3529 * this is the case when traversing through already created end sink 3530 * MST connectors, should be skipped 3531 */ 3532 if (aconnector->mst_root) 3533 continue; 3534 3535 guard(mutex)(&aconnector->hpd_lock); 3536 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3537 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3538 3539 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3540 emulated_link_detect(aconnector->dc_link); 3541 } else { 3542 guard(mutex)(&dm->dc_lock); 3543 dc_exit_ips_for_hw_access(dm->dc); 3544 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4); 3545 if (ret) { 3546 /* w/a delay for certain panels */ 3547 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3548 } 3549 } 3550 3551 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 3552 aconnector->fake_enable = false; 3553 3554 if (aconnector->dc_sink) 3555 dc_sink_release(aconnector->dc_sink); 3556 aconnector->dc_sink = NULL; 3557 amdgpu_dm_update_connector_after_detect(aconnector); 3558 } 3559 drm_connector_list_iter_end(&iter); 3560 3561 dm_destroy_cached_state(adev); 3562 3563 /* Do mst topology probing after resuming cached state*/ 3564 drm_connector_list_iter_begin(ddev, &iter); 3565 drm_for_each_connector_iter(connector, &iter) { 3566 3567 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3568 continue; 3569 3570 aconnector = to_amdgpu_dm_connector(connector); 3571 if (aconnector->dc_link->type != dc_connection_mst_branch || 3572 aconnector->mst_root) 3573 continue; 3574 3575 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr); 3576 } 3577 drm_connector_list_iter_end(&iter); 3578 3579 amdgpu_dm_irq_resume_late(adev); 3580 3581 amdgpu_dm_smu_write_watermarks_table(adev); 3582 3583 drm_kms_helper_hotplug_event(ddev); 3584 3585 return 0; 3586 } 3587 3588 /** 3589 * DOC: DM Lifecycle 3590 * 3591 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3592 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3593 * the base driver's device list to be initialized and torn down accordingly. 3594 * 3595 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3596 */ 3597 3598 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3599 .name = "dm", 3600 .early_init = dm_early_init, 3601 .late_init = dm_late_init, 3602 .sw_init = dm_sw_init, 3603 .sw_fini = dm_sw_fini, 3604 .early_fini = amdgpu_dm_early_fini, 3605 .hw_init = dm_hw_init, 3606 .hw_fini = dm_hw_fini, 3607 .suspend = dm_suspend, 3608 .resume = dm_resume, 3609 .is_idle = dm_is_idle, 3610 .wait_for_idle = dm_wait_for_idle, 3611 .check_soft_reset = dm_check_soft_reset, 3612 .soft_reset = dm_soft_reset, 3613 .set_clockgating_state = dm_set_clockgating_state, 3614 .set_powergating_state = dm_set_powergating_state, 3615 }; 3616 3617 const struct amdgpu_ip_block_version dm_ip_block = { 3618 .type = AMD_IP_BLOCK_TYPE_DCE, 3619 .major = 1, 3620 .minor = 0, 3621 .rev = 0, 3622 .funcs = &amdgpu_dm_funcs, 3623 }; 3624 3625 3626 /** 3627 * DOC: atomic 3628 * 3629 * *WIP* 3630 */ 3631 3632 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3633 .fb_create = amdgpu_display_user_framebuffer_create, 3634 .get_format_info = amdgpu_dm_plane_get_format_info, 3635 .atomic_check = amdgpu_dm_atomic_check, 3636 .atomic_commit = drm_atomic_helper_commit, 3637 }; 3638 3639 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3640 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3641 .atomic_commit_setup = amdgpu_dm_atomic_setup_commit, 3642 }; 3643 3644 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3645 { 3646 const struct drm_panel_backlight_quirk *panel_backlight_quirk; 3647 struct amdgpu_dm_backlight_caps *caps; 3648 struct drm_connector *conn_base; 3649 struct amdgpu_device *adev; 3650 struct drm_luminance_range_info *luminance_range; 3651 struct drm_device *drm; 3652 3653 if (aconnector->bl_idx == -1 || 3654 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3655 return; 3656 3657 conn_base = &aconnector->base; 3658 drm = conn_base->dev; 3659 adev = drm_to_adev(drm); 3660 3661 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3662 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3663 caps->aux_support = false; 3664 3665 if (caps->ext_caps->bits.oled == 1 3666 /* 3667 * || 3668 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3669 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3670 */) 3671 caps->aux_support = true; 3672 3673 if (amdgpu_backlight == 0) 3674 caps->aux_support = false; 3675 else if (amdgpu_backlight == 1) 3676 caps->aux_support = true; 3677 if (caps->aux_support) 3678 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX; 3679 3680 luminance_range = &conn_base->display_info.luminance_range; 3681 3682 if (luminance_range->max_luminance) 3683 caps->aux_max_input_signal = luminance_range->max_luminance; 3684 else 3685 caps->aux_max_input_signal = 512; 3686 3687 if (luminance_range->min_luminance) 3688 caps->aux_min_input_signal = luminance_range->min_luminance; 3689 else 3690 caps->aux_min_input_signal = 1; 3691 3692 panel_backlight_quirk = 3693 drm_get_panel_backlight_quirk(aconnector->drm_edid); 3694 if (!IS_ERR_OR_NULL(panel_backlight_quirk)) { 3695 if (panel_backlight_quirk->min_brightness) { 3696 caps->min_input_signal = 3697 panel_backlight_quirk->min_brightness - 1; 3698 drm_info(drm, 3699 "Applying panel backlight quirk, min_brightness: %d\n", 3700 caps->min_input_signal); 3701 } 3702 if (panel_backlight_quirk->brightness_mask) { 3703 drm_info(drm, 3704 "Applying panel backlight quirk, brightness_mask: 0x%X\n", 3705 panel_backlight_quirk->brightness_mask); 3706 caps->brightness_mask = 3707 panel_backlight_quirk->brightness_mask; 3708 } 3709 } 3710 } 3711 3712 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T)) 3713 3714 void amdgpu_dm_update_connector_after_detect( 3715 struct amdgpu_dm_connector *aconnector) 3716 { 3717 struct drm_connector *connector = &aconnector->base; 3718 struct dc_sink *sink __free(sink_release) = NULL; 3719 struct drm_device *dev = connector->dev; 3720 3721 /* MST handled by drm_mst framework */ 3722 if (aconnector->mst_mgr.mst_state == true) 3723 return; 3724 3725 sink = aconnector->dc_link->local_sink; 3726 if (sink) 3727 dc_sink_retain(sink); 3728 3729 /* 3730 * Edid mgmt connector gets first update only in mode_valid hook and then 3731 * the connector sink is set to either fake or physical sink depends on link status. 3732 * Skip if already done during boot. 3733 */ 3734 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3735 && aconnector->dc_em_sink) { 3736 3737 /* 3738 * For S3 resume with headless use eml_sink to fake stream 3739 * because on resume connector->sink is set to NULL 3740 */ 3741 guard(mutex)(&dev->mode_config.mutex); 3742 3743 if (sink) { 3744 if (aconnector->dc_sink) { 3745 amdgpu_dm_update_freesync_caps(connector, NULL); 3746 /* 3747 * retain and release below are used to 3748 * bump up refcount for sink because the link doesn't point 3749 * to it anymore after disconnect, so on next crtc to connector 3750 * reshuffle by UMD we will get into unwanted dc_sink release 3751 */ 3752 dc_sink_release(aconnector->dc_sink); 3753 } 3754 aconnector->dc_sink = sink; 3755 dc_sink_retain(aconnector->dc_sink); 3756 amdgpu_dm_update_freesync_caps(connector, 3757 aconnector->drm_edid); 3758 } else { 3759 amdgpu_dm_update_freesync_caps(connector, NULL); 3760 if (!aconnector->dc_sink) { 3761 aconnector->dc_sink = aconnector->dc_em_sink; 3762 dc_sink_retain(aconnector->dc_sink); 3763 } 3764 } 3765 3766 return; 3767 } 3768 3769 /* 3770 * TODO: temporary guard to look for proper fix 3771 * if this sink is MST sink, we should not do anything 3772 */ 3773 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 3774 return; 3775 3776 if (aconnector->dc_sink == sink) { 3777 /* 3778 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3779 * Do nothing!! 3780 */ 3781 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n", 3782 aconnector->connector_id); 3783 return; 3784 } 3785 3786 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3787 aconnector->connector_id, aconnector->dc_sink, sink); 3788 3789 guard(mutex)(&dev->mode_config.mutex); 3790 3791 /* 3792 * 1. Update status of the drm connector 3793 * 2. Send an event and let userspace tell us what to do 3794 */ 3795 if (sink) { 3796 /* 3797 * TODO: check if we still need the S3 mode update workaround. 3798 * If yes, put it here. 3799 */ 3800 if (aconnector->dc_sink) { 3801 amdgpu_dm_update_freesync_caps(connector, NULL); 3802 dc_sink_release(aconnector->dc_sink); 3803 } 3804 3805 aconnector->dc_sink = sink; 3806 dc_sink_retain(aconnector->dc_sink); 3807 if (sink->dc_edid.length == 0) { 3808 aconnector->drm_edid = NULL; 3809 hdmi_cec_unset_edid(aconnector); 3810 if (aconnector->dc_link->aux_mode) { 3811 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3812 } 3813 } else { 3814 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid; 3815 3816 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length); 3817 drm_edid_connector_update(connector, aconnector->drm_edid); 3818 3819 hdmi_cec_set_edid(aconnector); 3820 if (aconnector->dc_link->aux_mode) 3821 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux, 3822 connector->display_info.source_physical_address); 3823 } 3824 3825 if (!aconnector->timing_requested) { 3826 aconnector->timing_requested = 3827 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3828 if (!aconnector->timing_requested) 3829 drm_err(dev, 3830 "failed to create aconnector->requested_timing\n"); 3831 } 3832 3833 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid); 3834 update_connector_ext_caps(aconnector); 3835 } else { 3836 hdmi_cec_unset_edid(aconnector); 3837 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3838 amdgpu_dm_update_freesync_caps(connector, NULL); 3839 aconnector->num_modes = 0; 3840 dc_sink_release(aconnector->dc_sink); 3841 aconnector->dc_sink = NULL; 3842 drm_edid_free(aconnector->drm_edid); 3843 aconnector->drm_edid = NULL; 3844 kfree(aconnector->timing_requested); 3845 aconnector->timing_requested = NULL; 3846 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3847 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3848 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3849 } 3850 3851 update_subconnector_property(aconnector); 3852 } 3853 3854 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3855 { 3856 struct drm_connector *connector = &aconnector->base; 3857 struct drm_device *dev = connector->dev; 3858 enum dc_connection_type new_connection_type = dc_connection_none; 3859 struct amdgpu_device *adev = drm_to_adev(dev); 3860 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3861 struct dc *dc = aconnector->dc_link->ctx->dc; 3862 bool ret = false; 3863 3864 if (adev->dm.disable_hpd_irq) 3865 return; 3866 3867 /* 3868 * In case of failure or MST no need to update connector status or notify the OS 3869 * since (for MST case) MST does this in its own context. 3870 */ 3871 guard(mutex)(&aconnector->hpd_lock); 3872 3873 if (adev->dm.hdcp_workqueue) { 3874 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3875 dm_con_state->update_hdcp = true; 3876 } 3877 if (aconnector->fake_enable) 3878 aconnector->fake_enable = false; 3879 3880 aconnector->timing_changed = false; 3881 3882 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3883 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3884 3885 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3886 emulated_link_detect(aconnector->dc_link); 3887 3888 drm_modeset_lock_all(dev); 3889 dm_restore_drm_connector_state(dev, connector); 3890 drm_modeset_unlock_all(dev); 3891 3892 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3893 drm_kms_helper_connector_hotplug_event(connector); 3894 } else { 3895 scoped_guard(mutex, &adev->dm.dc_lock) { 3896 dc_exit_ips_for_hw_access(dc); 3897 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3898 } 3899 if (ret) { 3900 /* w/a delay for certain panels */ 3901 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3902 amdgpu_dm_update_connector_after_detect(aconnector); 3903 3904 drm_modeset_lock_all(dev); 3905 dm_restore_drm_connector_state(dev, connector); 3906 drm_modeset_unlock_all(dev); 3907 3908 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3909 drm_kms_helper_connector_hotplug_event(connector); 3910 } 3911 } 3912 } 3913 3914 static void handle_hpd_irq(void *param) 3915 { 3916 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3917 3918 handle_hpd_irq_helper(aconnector); 3919 3920 } 3921 3922 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq, 3923 union hpd_irq_data hpd_irq_data) 3924 { 3925 struct hpd_rx_irq_offload_work *offload_work = 3926 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3927 3928 if (!offload_work) { 3929 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n"); 3930 return; 3931 } 3932 3933 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3934 offload_work->data = hpd_irq_data; 3935 offload_work->offload_wq = offload_wq; 3936 offload_work->adev = adev; 3937 3938 queue_work(offload_wq->wq, &offload_work->work); 3939 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3940 } 3941 3942 static void handle_hpd_rx_irq(void *param) 3943 { 3944 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3945 struct drm_connector *connector = &aconnector->base; 3946 struct drm_device *dev = connector->dev; 3947 struct dc_link *dc_link = aconnector->dc_link; 3948 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3949 bool result = false; 3950 enum dc_connection_type new_connection_type = dc_connection_none; 3951 struct amdgpu_device *adev = drm_to_adev(dev); 3952 union hpd_irq_data hpd_irq_data; 3953 bool link_loss = false; 3954 bool has_left_work = false; 3955 int idx = dc_link->link_index; 3956 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3957 struct dc *dc = aconnector->dc_link->ctx->dc; 3958 3959 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3960 3961 if (adev->dm.disable_hpd_irq) 3962 return; 3963 3964 /* 3965 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3966 * conflict, after implement i2c helper, this mutex should be 3967 * retired. 3968 */ 3969 mutex_lock(&aconnector->hpd_lock); 3970 3971 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3972 &link_loss, true, &has_left_work); 3973 3974 if (!has_left_work) 3975 goto out; 3976 3977 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3978 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 3979 goto out; 3980 } 3981 3982 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3983 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3984 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3985 bool skip = false; 3986 3987 /* 3988 * DOWN_REP_MSG_RDY is also handled by polling method 3989 * mgr->cbs->poll_hpd_irq() 3990 */ 3991 spin_lock(&offload_wq->offload_lock); 3992 skip = offload_wq->is_handling_mst_msg_rdy_event; 3993 3994 if (!skip) 3995 offload_wq->is_handling_mst_msg_rdy_event = true; 3996 3997 spin_unlock(&offload_wq->offload_lock); 3998 3999 if (!skip) 4000 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4001 4002 goto out; 4003 } 4004 4005 if (link_loss) { 4006 bool skip = false; 4007 4008 spin_lock(&offload_wq->offload_lock); 4009 skip = offload_wq->is_handling_link_loss; 4010 4011 if (!skip) 4012 offload_wq->is_handling_link_loss = true; 4013 4014 spin_unlock(&offload_wq->offload_lock); 4015 4016 if (!skip) 4017 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4018 4019 goto out; 4020 } 4021 } 4022 4023 out: 4024 if (result && !is_mst_root_connector) { 4025 /* Downstream Port status changed. */ 4026 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 4027 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 4028 4029 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4030 emulated_link_detect(dc_link); 4031 4032 if (aconnector->fake_enable) 4033 aconnector->fake_enable = false; 4034 4035 amdgpu_dm_update_connector_after_detect(aconnector); 4036 4037 4038 drm_modeset_lock_all(dev); 4039 dm_restore_drm_connector_state(dev, connector); 4040 drm_modeset_unlock_all(dev); 4041 4042 drm_kms_helper_connector_hotplug_event(connector); 4043 } else { 4044 bool ret = false; 4045 4046 mutex_lock(&adev->dm.dc_lock); 4047 dc_exit_ips_for_hw_access(dc); 4048 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 4049 mutex_unlock(&adev->dm.dc_lock); 4050 4051 if (ret) { 4052 if (aconnector->fake_enable) 4053 aconnector->fake_enable = false; 4054 4055 amdgpu_dm_update_connector_after_detect(aconnector); 4056 4057 drm_modeset_lock_all(dev); 4058 dm_restore_drm_connector_state(dev, connector); 4059 drm_modeset_unlock_all(dev); 4060 4061 drm_kms_helper_connector_hotplug_event(connector); 4062 } 4063 } 4064 } 4065 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 4066 if (adev->dm.hdcp_workqueue) 4067 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 4068 } 4069 4070 if (dc_link->type != dc_connection_mst_branch) 4071 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 4072 4073 mutex_unlock(&aconnector->hpd_lock); 4074 } 4075 4076 static int register_hpd_handlers(struct amdgpu_device *adev) 4077 { 4078 struct drm_device *dev = adev_to_drm(adev); 4079 struct drm_connector *connector; 4080 struct amdgpu_dm_connector *aconnector; 4081 const struct dc_link *dc_link; 4082 struct dc_interrupt_params int_params = {0}; 4083 4084 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4085 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4086 4087 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 4088 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, 4089 dmub_hpd_callback, true)) { 4090 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4091 return -EINVAL; 4092 } 4093 4094 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, 4095 dmub_hpd_callback, true)) { 4096 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4097 return -EINVAL; 4098 } 4099 4100 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY, 4101 dmub_hpd_sense_callback, true)) { 4102 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback"); 4103 return -EINVAL; 4104 } 4105 } 4106 4107 list_for_each_entry(connector, 4108 &dev->mode_config.connector_list, head) { 4109 4110 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 4111 continue; 4112 4113 aconnector = to_amdgpu_dm_connector(connector); 4114 dc_link = aconnector->dc_link; 4115 4116 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 4117 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4118 int_params.irq_source = dc_link->irq_source_hpd; 4119 4120 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4121 int_params.irq_source < DC_IRQ_SOURCE_HPD1 || 4122 int_params.irq_source > DC_IRQ_SOURCE_HPD6) { 4123 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n"); 4124 return -EINVAL; 4125 } 4126 4127 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4128 handle_hpd_irq, (void *) aconnector)) 4129 return -ENOMEM; 4130 } 4131 4132 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 4133 4134 /* Also register for DP short pulse (hpd_rx). */ 4135 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4136 int_params.irq_source = dc_link->irq_source_hpd_rx; 4137 4138 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4139 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX || 4140 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) { 4141 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n"); 4142 return -EINVAL; 4143 } 4144 4145 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4146 handle_hpd_rx_irq, (void *) aconnector)) 4147 return -ENOMEM; 4148 } 4149 } 4150 return 0; 4151 } 4152 4153 #if defined(CONFIG_DRM_AMD_DC_SI) 4154 /* Register IRQ sources and initialize IRQ callbacks */ 4155 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 4156 { 4157 struct dc *dc = adev->dm.dc; 4158 struct common_irq_params *c_irq_params; 4159 struct dc_interrupt_params int_params = {0}; 4160 int r; 4161 int i; 4162 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4163 4164 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4165 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4166 4167 /* 4168 * Actions of amdgpu_irq_add_id(): 4169 * 1. Register a set() function with base driver. 4170 * Base driver will call set() function to enable/disable an 4171 * interrupt in DC hardware. 4172 * 2. Register amdgpu_dm_irq_handler(). 4173 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4174 * coming from DC hardware. 4175 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4176 * for acknowledging and handling. 4177 */ 4178 4179 /* Use VBLANK interrupt */ 4180 for (i = 0; i < adev->mode_info.num_crtc; i++) { 4181 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 4182 if (r) { 4183 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4184 return r; 4185 } 4186 4187 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4188 int_params.irq_source = 4189 dc_interrupt_to_irq_source(dc, i + 1, 0); 4190 4191 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4192 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4193 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4194 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4195 return -EINVAL; 4196 } 4197 4198 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4199 4200 c_irq_params->adev = adev; 4201 c_irq_params->irq_src = int_params.irq_source; 4202 4203 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4204 dm_crtc_high_irq, c_irq_params)) 4205 return -ENOMEM; 4206 } 4207 4208 /* Use GRPH_PFLIP interrupt */ 4209 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4210 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4211 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4212 if (r) { 4213 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4214 return r; 4215 } 4216 4217 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4218 int_params.irq_source = 4219 dc_interrupt_to_irq_source(dc, i, 0); 4220 4221 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4222 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4223 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4224 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4225 return -EINVAL; 4226 } 4227 4228 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4229 4230 c_irq_params->adev = adev; 4231 c_irq_params->irq_src = int_params.irq_source; 4232 4233 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4234 dm_pflip_high_irq, c_irq_params)) 4235 return -ENOMEM; 4236 } 4237 4238 /* HPD */ 4239 r = amdgpu_irq_add_id(adev, client_id, 4240 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4241 if (r) { 4242 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4243 return r; 4244 } 4245 4246 r = register_hpd_handlers(adev); 4247 4248 return r; 4249 } 4250 #endif 4251 4252 /* Register IRQ sources and initialize IRQ callbacks */ 4253 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 4254 { 4255 struct dc *dc = adev->dm.dc; 4256 struct common_irq_params *c_irq_params; 4257 struct dc_interrupt_params int_params = {0}; 4258 int r; 4259 int i; 4260 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4261 4262 if (adev->family >= AMDGPU_FAMILY_AI) 4263 client_id = SOC15_IH_CLIENTID_DCE; 4264 4265 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4266 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4267 4268 /* 4269 * Actions of amdgpu_irq_add_id(): 4270 * 1. Register a set() function with base driver. 4271 * Base driver will call set() function to enable/disable an 4272 * interrupt in DC hardware. 4273 * 2. Register amdgpu_dm_irq_handler(). 4274 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4275 * coming from DC hardware. 4276 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4277 * for acknowledging and handling. 4278 */ 4279 4280 /* Use VBLANK interrupt */ 4281 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 4282 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 4283 if (r) { 4284 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4285 return r; 4286 } 4287 4288 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4289 int_params.irq_source = 4290 dc_interrupt_to_irq_source(dc, i, 0); 4291 4292 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4293 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4294 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4295 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4296 return -EINVAL; 4297 } 4298 4299 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4300 4301 c_irq_params->adev = adev; 4302 c_irq_params->irq_src = int_params.irq_source; 4303 4304 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4305 dm_crtc_high_irq, c_irq_params)) 4306 return -ENOMEM; 4307 } 4308 4309 /* Use VUPDATE interrupt */ 4310 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 4311 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 4312 if (r) { 4313 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4314 return r; 4315 } 4316 4317 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4318 int_params.irq_source = 4319 dc_interrupt_to_irq_source(dc, i, 0); 4320 4321 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4322 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4323 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4324 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4325 return -EINVAL; 4326 } 4327 4328 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4329 4330 c_irq_params->adev = adev; 4331 c_irq_params->irq_src = int_params.irq_source; 4332 4333 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4334 dm_vupdate_high_irq, c_irq_params)) 4335 return -ENOMEM; 4336 } 4337 4338 /* Use GRPH_PFLIP interrupt */ 4339 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4340 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4341 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4342 if (r) { 4343 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4344 return r; 4345 } 4346 4347 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4348 int_params.irq_source = 4349 dc_interrupt_to_irq_source(dc, i, 0); 4350 4351 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4352 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4353 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4354 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4355 return -EINVAL; 4356 } 4357 4358 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4359 4360 c_irq_params->adev = adev; 4361 c_irq_params->irq_src = int_params.irq_source; 4362 4363 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4364 dm_pflip_high_irq, c_irq_params)) 4365 return -ENOMEM; 4366 } 4367 4368 /* HPD */ 4369 r = amdgpu_irq_add_id(adev, client_id, 4370 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4371 if (r) { 4372 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4373 return r; 4374 } 4375 4376 r = register_hpd_handlers(adev); 4377 4378 return r; 4379 } 4380 4381 /* Register IRQ sources and initialize IRQ callbacks */ 4382 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 4383 { 4384 struct dc *dc = adev->dm.dc; 4385 struct common_irq_params *c_irq_params; 4386 struct dc_interrupt_params int_params = {0}; 4387 int r; 4388 int i; 4389 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4390 static const unsigned int vrtl_int_srcid[] = { 4391 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 4392 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 4393 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 4394 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 4395 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 4396 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 4397 }; 4398 #endif 4399 4400 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4401 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4402 4403 /* 4404 * Actions of amdgpu_irq_add_id(): 4405 * 1. Register a set() function with base driver. 4406 * Base driver will call set() function to enable/disable an 4407 * interrupt in DC hardware. 4408 * 2. Register amdgpu_dm_irq_handler(). 4409 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4410 * coming from DC hardware. 4411 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4412 * for acknowledging and handling. 4413 */ 4414 4415 /* Use VSTARTUP interrupt */ 4416 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 4417 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 4418 i++) { 4419 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 4420 4421 if (r) { 4422 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4423 return r; 4424 } 4425 4426 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4427 int_params.irq_source = 4428 dc_interrupt_to_irq_source(dc, i, 0); 4429 4430 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4431 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4432 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4433 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4434 return -EINVAL; 4435 } 4436 4437 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4438 4439 c_irq_params->adev = adev; 4440 c_irq_params->irq_src = int_params.irq_source; 4441 4442 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4443 dm_crtc_high_irq, c_irq_params)) 4444 return -ENOMEM; 4445 } 4446 4447 /* Use otg vertical line interrupt */ 4448 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4449 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 4450 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 4451 vrtl_int_srcid[i], &adev->vline0_irq); 4452 4453 if (r) { 4454 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n"); 4455 return r; 4456 } 4457 4458 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4459 int_params.irq_source = 4460 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 4461 4462 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4463 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 || 4464 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) { 4465 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n"); 4466 return -EINVAL; 4467 } 4468 4469 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 4470 - DC_IRQ_SOURCE_DC1_VLINE0]; 4471 4472 c_irq_params->adev = adev; 4473 c_irq_params->irq_src = int_params.irq_source; 4474 4475 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4476 dm_dcn_vertical_interrupt0_high_irq, 4477 c_irq_params)) 4478 return -ENOMEM; 4479 } 4480 #endif 4481 4482 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 4483 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 4484 * to trigger at end of each vblank, regardless of state of the lock, 4485 * matching DCE behaviour. 4486 */ 4487 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 4488 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 4489 i++) { 4490 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 4491 4492 if (r) { 4493 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4494 return r; 4495 } 4496 4497 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4498 int_params.irq_source = 4499 dc_interrupt_to_irq_source(dc, i, 0); 4500 4501 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4502 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4503 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4504 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4505 return -EINVAL; 4506 } 4507 4508 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4509 4510 c_irq_params->adev = adev; 4511 c_irq_params->irq_src = int_params.irq_source; 4512 4513 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4514 dm_vupdate_high_irq, c_irq_params)) 4515 return -ENOMEM; 4516 } 4517 4518 /* Use GRPH_PFLIP interrupt */ 4519 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 4520 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 4521 i++) { 4522 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 4523 if (r) { 4524 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4525 return r; 4526 } 4527 4528 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4529 int_params.irq_source = 4530 dc_interrupt_to_irq_source(dc, i, 0); 4531 4532 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4533 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4534 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4535 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4536 return -EINVAL; 4537 } 4538 4539 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4540 4541 c_irq_params->adev = adev; 4542 c_irq_params->irq_src = int_params.irq_source; 4543 4544 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4545 dm_pflip_high_irq, c_irq_params)) 4546 return -ENOMEM; 4547 } 4548 4549 /* HPD */ 4550 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 4551 &adev->hpd_irq); 4552 if (r) { 4553 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4554 return r; 4555 } 4556 4557 r = register_hpd_handlers(adev); 4558 4559 return r; 4560 } 4561 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 4562 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 4563 { 4564 struct dc *dc = adev->dm.dc; 4565 struct common_irq_params *c_irq_params; 4566 struct dc_interrupt_params int_params = {0}; 4567 int r, i; 4568 4569 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4570 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4571 4572 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 4573 &adev->dmub_outbox_irq); 4574 if (r) { 4575 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n"); 4576 return r; 4577 } 4578 4579 if (dc->ctx->dmub_srv) { 4580 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 4581 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4582 int_params.irq_source = 4583 dc_interrupt_to_irq_source(dc, i, 0); 4584 4585 c_irq_params = &adev->dm.dmub_outbox_params[0]; 4586 4587 c_irq_params->adev = adev; 4588 c_irq_params->irq_src = int_params.irq_source; 4589 4590 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4591 dm_dmub_outbox1_low_irq, c_irq_params)) 4592 return -ENOMEM; 4593 } 4594 4595 return 0; 4596 } 4597 4598 /* 4599 * Acquires the lock for the atomic state object and returns 4600 * the new atomic state. 4601 * 4602 * This should only be called during atomic check. 4603 */ 4604 int dm_atomic_get_state(struct drm_atomic_state *state, 4605 struct dm_atomic_state **dm_state) 4606 { 4607 struct drm_device *dev = state->dev; 4608 struct amdgpu_device *adev = drm_to_adev(dev); 4609 struct amdgpu_display_manager *dm = &adev->dm; 4610 struct drm_private_state *priv_state; 4611 4612 if (*dm_state) 4613 return 0; 4614 4615 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 4616 if (IS_ERR(priv_state)) 4617 return PTR_ERR(priv_state); 4618 4619 *dm_state = to_dm_atomic_state(priv_state); 4620 4621 return 0; 4622 } 4623 4624 static struct dm_atomic_state * 4625 dm_atomic_get_new_state(struct drm_atomic_state *state) 4626 { 4627 struct drm_device *dev = state->dev; 4628 struct amdgpu_device *adev = drm_to_adev(dev); 4629 struct amdgpu_display_manager *dm = &adev->dm; 4630 struct drm_private_obj *obj; 4631 struct drm_private_state *new_obj_state; 4632 int i; 4633 4634 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 4635 if (obj->funcs == dm->atomic_obj.funcs) 4636 return to_dm_atomic_state(new_obj_state); 4637 } 4638 4639 return NULL; 4640 } 4641 4642 static struct drm_private_state * 4643 dm_atomic_duplicate_state(struct drm_private_obj *obj) 4644 { 4645 struct dm_atomic_state *old_state, *new_state; 4646 4647 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 4648 if (!new_state) 4649 return NULL; 4650 4651 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 4652 4653 old_state = to_dm_atomic_state(obj->state); 4654 4655 if (old_state && old_state->context) 4656 new_state->context = dc_state_create_copy(old_state->context); 4657 4658 if (!new_state->context) { 4659 kfree(new_state); 4660 return NULL; 4661 } 4662 4663 return &new_state->base; 4664 } 4665 4666 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 4667 struct drm_private_state *state) 4668 { 4669 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 4670 4671 if (dm_state && dm_state->context) 4672 dc_state_release(dm_state->context); 4673 4674 kfree(dm_state); 4675 } 4676 4677 static struct drm_private_state_funcs dm_atomic_state_funcs = { 4678 .atomic_duplicate_state = dm_atomic_duplicate_state, 4679 .atomic_destroy_state = dm_atomic_destroy_state, 4680 }; 4681 4682 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 4683 { 4684 struct dm_atomic_state *state; 4685 int r; 4686 4687 adev->mode_info.mode_config_initialized = true; 4688 4689 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 4690 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 4691 4692 adev_to_drm(adev)->mode_config.max_width = 16384; 4693 adev_to_drm(adev)->mode_config.max_height = 16384; 4694 4695 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4696 if (adev->asic_type == CHIP_HAWAII) 4697 /* disable prefer shadow for now due to hibernation issues */ 4698 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4699 else 4700 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4701 /* indicates support for immediate flip */ 4702 adev_to_drm(adev)->mode_config.async_page_flip = true; 4703 4704 state = kzalloc(sizeof(*state), GFP_KERNEL); 4705 if (!state) 4706 return -ENOMEM; 4707 4708 state->context = dc_state_create_current_copy(adev->dm.dc); 4709 if (!state->context) { 4710 kfree(state); 4711 return -ENOMEM; 4712 } 4713 4714 drm_atomic_private_obj_init(adev_to_drm(adev), 4715 &adev->dm.atomic_obj, 4716 &state->base, 4717 &dm_atomic_state_funcs); 4718 4719 r = amdgpu_display_modeset_create_props(adev); 4720 if (r) { 4721 dc_state_release(state->context); 4722 kfree(state); 4723 return r; 4724 } 4725 4726 #ifdef AMD_PRIVATE_COLOR 4727 if (amdgpu_dm_create_color_properties(adev)) { 4728 dc_state_release(state->context); 4729 kfree(state); 4730 return -ENOMEM; 4731 } 4732 #endif 4733 4734 r = amdgpu_dm_audio_init(adev); 4735 if (r) { 4736 dc_state_release(state->context); 4737 kfree(state); 4738 return r; 4739 } 4740 4741 return 0; 4742 } 4743 4744 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4745 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4746 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4747 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4748 4749 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4750 int bl_idx) 4751 { 4752 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx]; 4753 4754 if (caps->caps_valid) 4755 return; 4756 4757 #if defined(CONFIG_ACPI) 4758 amdgpu_acpi_get_backlight_caps(caps); 4759 4760 /* validate the firmware value is sane */ 4761 if (caps->caps_valid) { 4762 int spread = caps->max_input_signal - caps->min_input_signal; 4763 4764 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4765 caps->min_input_signal < 0 || 4766 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4767 spread < AMDGPU_DM_MIN_SPREAD) { 4768 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4769 caps->min_input_signal, caps->max_input_signal); 4770 caps->caps_valid = false; 4771 } 4772 } 4773 4774 if (!caps->caps_valid) { 4775 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4776 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4777 caps->caps_valid = true; 4778 } 4779 #else 4780 if (caps->aux_support) 4781 return; 4782 4783 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4784 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4785 caps->caps_valid = true; 4786 #endif 4787 } 4788 4789 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4790 unsigned int *min, unsigned int *max) 4791 { 4792 if (!caps) 4793 return 0; 4794 4795 if (caps->aux_support) { 4796 // Firmware limits are in nits, DC API wants millinits. 4797 *max = 1000 * caps->aux_max_input_signal; 4798 *min = 1000 * caps->aux_min_input_signal; 4799 } else { 4800 // Firmware limits are 8-bit, PWM control is 16-bit. 4801 *max = 0x101 * caps->max_input_signal; 4802 *min = 0x101 * caps->min_input_signal; 4803 } 4804 return 1; 4805 } 4806 4807 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */ 4808 static inline u32 scale_input_to_fw(int min, int max, u64 input) 4809 { 4810 return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min); 4811 } 4812 4813 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */ 4814 static inline u32 scale_fw_to_input(int min, int max, u64 input) 4815 { 4816 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL); 4817 } 4818 4819 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps, 4820 unsigned int min, unsigned int max, 4821 uint32_t *user_brightness) 4822 { 4823 u32 brightness = scale_input_to_fw(min, max, *user_brightness); 4824 u8 lower_signal, upper_signal, upper_lum, lower_lum, lum; 4825 int left, right; 4826 4827 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE) 4828 return; 4829 4830 if (!caps->data_points) 4831 return; 4832 4833 /* 4834 * Handle the case where brightness is below the first data point 4835 * Interpolate between (0,0) and (first_signal, first_lum) 4836 */ 4837 if (brightness < caps->luminance_data[0].input_signal) { 4838 lum = DIV_ROUND_CLOSEST(caps->luminance_data[0].luminance * brightness, 4839 caps->luminance_data[0].input_signal); 4840 goto scale; 4841 } 4842 4843 left = 0; 4844 right = caps->data_points - 1; 4845 while (left <= right) { 4846 int mid = left + (right - left) / 2; 4847 u8 signal = caps->luminance_data[mid].input_signal; 4848 4849 /* Exact match found */ 4850 if (signal == brightness) { 4851 lum = caps->luminance_data[mid].luminance; 4852 goto scale; 4853 } 4854 4855 if (signal < brightness) 4856 left = mid + 1; 4857 else 4858 right = mid - 1; 4859 } 4860 4861 /* verify bound */ 4862 if (left >= caps->data_points) 4863 left = caps->data_points - 1; 4864 4865 /* At this point, left > right */ 4866 lower_signal = caps->luminance_data[right].input_signal; 4867 upper_signal = caps->luminance_data[left].input_signal; 4868 lower_lum = caps->luminance_data[right].luminance; 4869 upper_lum = caps->luminance_data[left].luminance; 4870 4871 /* interpolate */ 4872 if (right == left || !lower_lum) 4873 lum = upper_lum; 4874 else 4875 lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) * 4876 (brightness - lower_signal), 4877 upper_signal - lower_signal); 4878 scale: 4879 *user_brightness = scale_fw_to_input(min, max, 4880 DIV_ROUND_CLOSEST(lum * brightness, 101)); 4881 } 4882 4883 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4884 uint32_t brightness) 4885 { 4886 unsigned int min, max; 4887 4888 if (!get_brightness_range(caps, &min, &max)) 4889 return brightness; 4890 4891 convert_custom_brightness(caps, min, max, &brightness); 4892 4893 // Rescale 0..max to min..max 4894 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max); 4895 } 4896 4897 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4898 uint32_t brightness) 4899 { 4900 unsigned int min, max; 4901 4902 if (!get_brightness_range(caps, &min, &max)) 4903 return brightness; 4904 4905 if (brightness < min) 4906 return 0; 4907 // Rescale min..max to 0..max 4908 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min), 4909 max - min); 4910 } 4911 4912 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4913 int bl_idx, 4914 u32 user_brightness) 4915 { 4916 struct amdgpu_dm_backlight_caps *caps; 4917 struct dc_link *link; 4918 u32 brightness; 4919 bool rc, reallow_idle = false; 4920 4921 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4922 caps = &dm->backlight_caps[bl_idx]; 4923 4924 dm->brightness[bl_idx] = user_brightness; 4925 /* update scratch register */ 4926 if (bl_idx == 0) 4927 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4928 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]); 4929 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4930 4931 /* Apply brightness quirk */ 4932 if (caps->brightness_mask) 4933 brightness |= caps->brightness_mask; 4934 4935 /* Change brightness based on AUX property */ 4936 mutex_lock(&dm->dc_lock); 4937 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) { 4938 dc_allow_idle_optimizations(dm->dc, false); 4939 reallow_idle = true; 4940 } 4941 4942 if (trace_amdgpu_dm_brightness_enabled()) { 4943 trace_amdgpu_dm_brightness(__builtin_return_address(0), 4944 user_brightness, 4945 brightness, 4946 caps->aux_support, 4947 power_supply_is_system_supplied() > 0); 4948 } 4949 4950 if (caps->aux_support) { 4951 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4952 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4953 if (!rc) 4954 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4955 } else { 4956 struct set_backlight_level_params backlight_level_params = { 0 }; 4957 4958 backlight_level_params.backlight_pwm_u16_16 = brightness; 4959 backlight_level_params.transition_time_in_ms = 0; 4960 4961 rc = dc_link_set_backlight_level(link, &backlight_level_params); 4962 if (!rc) 4963 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4964 } 4965 4966 if (dm->dc->caps.ips_support && reallow_idle) 4967 dc_allow_idle_optimizations(dm->dc, true); 4968 4969 mutex_unlock(&dm->dc_lock); 4970 4971 if (rc) 4972 dm->actual_brightness[bl_idx] = user_brightness; 4973 } 4974 4975 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4976 { 4977 struct amdgpu_display_manager *dm = bl_get_data(bd); 4978 int i; 4979 4980 for (i = 0; i < dm->num_of_edps; i++) { 4981 if (bd == dm->backlight_dev[i]) 4982 break; 4983 } 4984 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4985 i = 0; 4986 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4987 4988 return 0; 4989 } 4990 4991 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4992 int bl_idx) 4993 { 4994 int ret; 4995 struct amdgpu_dm_backlight_caps caps; 4996 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4997 4998 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4999 caps = dm->backlight_caps[bl_idx]; 5000 5001 if (caps.aux_support) { 5002 u32 avg, peak; 5003 5004 if (!dc_link_get_backlight_level_nits(link, &avg, &peak)) 5005 return dm->brightness[bl_idx]; 5006 return convert_brightness_to_user(&caps, avg); 5007 } 5008 5009 ret = dc_link_get_backlight_level(link); 5010 5011 if (ret == DC_ERROR_UNEXPECTED) 5012 return dm->brightness[bl_idx]; 5013 5014 return convert_brightness_to_user(&caps, ret); 5015 } 5016 5017 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 5018 { 5019 struct amdgpu_display_manager *dm = bl_get_data(bd); 5020 int i; 5021 5022 for (i = 0; i < dm->num_of_edps; i++) { 5023 if (bd == dm->backlight_dev[i]) 5024 break; 5025 } 5026 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5027 i = 0; 5028 return amdgpu_dm_backlight_get_level(dm, i); 5029 } 5030 5031 static const struct backlight_ops amdgpu_dm_backlight_ops = { 5032 .options = BL_CORE_SUSPENDRESUME, 5033 .get_brightness = amdgpu_dm_backlight_get_brightness, 5034 .update_status = amdgpu_dm_backlight_update_status, 5035 }; 5036 5037 static void 5038 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 5039 { 5040 struct drm_device *drm = aconnector->base.dev; 5041 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 5042 struct backlight_properties props = { 0 }; 5043 struct amdgpu_dm_backlight_caps *caps; 5044 char bl_name[16]; 5045 int min, max; 5046 5047 if (aconnector->bl_idx == -1) 5048 return; 5049 5050 if (!acpi_video_backlight_use_native()) { 5051 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 5052 /* Try registering an ACPI video backlight device instead. */ 5053 acpi_video_register_backlight(); 5054 return; 5055 } 5056 5057 caps = &dm->backlight_caps[aconnector->bl_idx]; 5058 if (get_brightness_range(caps, &min, &max)) { 5059 if (power_supply_is_system_supplied() > 0) 5060 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100); 5061 else 5062 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100); 5063 /* min is zero, so max needs to be adjusted */ 5064 props.max_brightness = max - min; 5065 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max, 5066 caps->ac_level, caps->dc_level); 5067 } else 5068 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL; 5069 5070 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) { 5071 drm_info(drm, "Using custom brightness curve\n"); 5072 props.scale = BACKLIGHT_SCALE_NON_LINEAR; 5073 } else 5074 props.scale = BACKLIGHT_SCALE_LINEAR; 5075 props.type = BACKLIGHT_RAW; 5076 5077 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 5078 drm->primary->index + aconnector->bl_idx); 5079 5080 dm->backlight_dev[aconnector->bl_idx] = 5081 backlight_device_register(bl_name, aconnector->base.kdev, dm, 5082 &amdgpu_dm_backlight_ops, &props); 5083 dm->brightness[aconnector->bl_idx] = props.brightness; 5084 5085 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 5086 drm_err(drm, "DM: Backlight registration failed!\n"); 5087 dm->backlight_dev[aconnector->bl_idx] = NULL; 5088 } else 5089 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name); 5090 } 5091 5092 static int initialize_plane(struct amdgpu_display_manager *dm, 5093 struct amdgpu_mode_info *mode_info, int plane_id, 5094 enum drm_plane_type plane_type, 5095 const struct dc_plane_cap *plane_cap) 5096 { 5097 struct drm_plane *plane; 5098 unsigned long possible_crtcs; 5099 int ret = 0; 5100 5101 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 5102 if (!plane) { 5103 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n"); 5104 return -ENOMEM; 5105 } 5106 plane->type = plane_type; 5107 5108 /* 5109 * HACK: IGT tests expect that the primary plane for a CRTC 5110 * can only have one possible CRTC. Only expose support for 5111 * any CRTC if they're not going to be used as a primary plane 5112 * for a CRTC - like overlay or underlay planes. 5113 */ 5114 possible_crtcs = 1 << plane_id; 5115 if (plane_id >= dm->dc->caps.max_streams) 5116 possible_crtcs = 0xff; 5117 5118 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 5119 5120 if (ret) { 5121 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n"); 5122 kfree(plane); 5123 return ret; 5124 } 5125 5126 if (mode_info) 5127 mode_info->planes[plane_id] = plane; 5128 5129 return ret; 5130 } 5131 5132 5133 static void setup_backlight_device(struct amdgpu_display_manager *dm, 5134 struct amdgpu_dm_connector *aconnector) 5135 { 5136 struct dc_link *link = aconnector->dc_link; 5137 int bl_idx = dm->num_of_edps; 5138 5139 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 5140 link->type == dc_connection_none) 5141 return; 5142 5143 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 5144 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 5145 return; 5146 } 5147 5148 aconnector->bl_idx = bl_idx; 5149 5150 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5151 dm->backlight_link[bl_idx] = link; 5152 dm->num_of_edps++; 5153 5154 update_connector_ext_caps(aconnector); 5155 } 5156 5157 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 5158 5159 /* 5160 * In this architecture, the association 5161 * connector -> encoder -> crtc 5162 * id not really requried. The crtc and connector will hold the 5163 * display_index as an abstraction to use with DAL component 5164 * 5165 * Returns 0 on success 5166 */ 5167 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 5168 { 5169 struct amdgpu_display_manager *dm = &adev->dm; 5170 s32 i; 5171 struct amdgpu_dm_connector *aconnector = NULL; 5172 struct amdgpu_encoder *aencoder = NULL; 5173 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5174 u32 link_cnt; 5175 s32 primary_planes; 5176 enum dc_connection_type new_connection_type = dc_connection_none; 5177 const struct dc_plane_cap *plane; 5178 bool psr_feature_enabled = false; 5179 bool replay_feature_enabled = false; 5180 int max_overlay = dm->dc->caps.max_slave_planes; 5181 5182 dm->display_indexes_num = dm->dc->caps.max_streams; 5183 /* Update the actual used number of crtc */ 5184 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 5185 5186 amdgpu_dm_set_irq_funcs(adev); 5187 5188 link_cnt = dm->dc->caps.max_links; 5189 if (amdgpu_dm_mode_config_init(dm->adev)) { 5190 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n"); 5191 return -EINVAL; 5192 } 5193 5194 /* There is one primary plane per CRTC */ 5195 primary_planes = dm->dc->caps.max_streams; 5196 if (primary_planes > AMDGPU_MAX_PLANES) { 5197 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n"); 5198 return -EINVAL; 5199 } 5200 5201 /* 5202 * Initialize primary planes, implicit planes for legacy IOCTLS. 5203 * Order is reversed to match iteration order in atomic check. 5204 */ 5205 for (i = (primary_planes - 1); i >= 0; i--) { 5206 plane = &dm->dc->caps.planes[i]; 5207 5208 if (initialize_plane(dm, mode_info, i, 5209 DRM_PLANE_TYPE_PRIMARY, plane)) { 5210 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n"); 5211 goto fail; 5212 } 5213 } 5214 5215 /* 5216 * Initialize overlay planes, index starting after primary planes. 5217 * These planes have a higher DRM index than the primary planes since 5218 * they should be considered as having a higher z-order. 5219 * Order is reversed to match iteration order in atomic check. 5220 * 5221 * Only support DCN for now, and only expose one so we don't encourage 5222 * userspace to use up all the pipes. 5223 */ 5224 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 5225 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 5226 5227 /* Do not create overlay if MPO disabled */ 5228 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 5229 break; 5230 5231 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 5232 continue; 5233 5234 if (!plane->pixel_format_support.argb8888) 5235 continue; 5236 5237 if (max_overlay-- == 0) 5238 break; 5239 5240 if (initialize_plane(dm, NULL, primary_planes + i, 5241 DRM_PLANE_TYPE_OVERLAY, plane)) { 5242 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n"); 5243 goto fail; 5244 } 5245 } 5246 5247 for (i = 0; i < dm->dc->caps.max_streams; i++) 5248 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 5249 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n"); 5250 goto fail; 5251 } 5252 5253 /* Use Outbox interrupt */ 5254 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5255 case IP_VERSION(3, 0, 0): 5256 case IP_VERSION(3, 1, 2): 5257 case IP_VERSION(3, 1, 3): 5258 case IP_VERSION(3, 1, 4): 5259 case IP_VERSION(3, 1, 5): 5260 case IP_VERSION(3, 1, 6): 5261 case IP_VERSION(3, 2, 0): 5262 case IP_VERSION(3, 2, 1): 5263 case IP_VERSION(2, 1, 0): 5264 case IP_VERSION(3, 5, 0): 5265 case IP_VERSION(3, 5, 1): 5266 case IP_VERSION(3, 6, 0): 5267 case IP_VERSION(4, 0, 1): 5268 if (register_outbox_irq_handlers(dm->adev)) { 5269 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5270 goto fail; 5271 } 5272 break; 5273 default: 5274 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 5275 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5276 } 5277 5278 /* Determine whether to enable PSR support by default. */ 5279 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 5280 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5281 case IP_VERSION(3, 1, 2): 5282 case IP_VERSION(3, 1, 3): 5283 case IP_VERSION(3, 1, 4): 5284 case IP_VERSION(3, 1, 5): 5285 case IP_VERSION(3, 1, 6): 5286 case IP_VERSION(3, 2, 0): 5287 case IP_VERSION(3, 2, 1): 5288 case IP_VERSION(3, 5, 0): 5289 case IP_VERSION(3, 5, 1): 5290 case IP_VERSION(3, 6, 0): 5291 case IP_VERSION(4, 0, 1): 5292 psr_feature_enabled = true; 5293 break; 5294 default: 5295 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 5296 break; 5297 } 5298 } 5299 5300 /* Determine whether to enable Replay support by default. */ 5301 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) { 5302 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5303 case IP_VERSION(3, 1, 4): 5304 case IP_VERSION(3, 2, 0): 5305 case IP_VERSION(3, 2, 1): 5306 case IP_VERSION(3, 5, 0): 5307 case IP_VERSION(3, 5, 1): 5308 case IP_VERSION(3, 6, 0): 5309 replay_feature_enabled = true; 5310 break; 5311 5312 default: 5313 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK; 5314 break; 5315 } 5316 } 5317 5318 if (link_cnt > MAX_LINKS) { 5319 drm_err(adev_to_drm(adev), 5320 "KMS: Cannot support more than %d display indexes\n", 5321 MAX_LINKS); 5322 goto fail; 5323 } 5324 5325 /* loops over all connectors on the board */ 5326 for (i = 0; i < link_cnt; i++) { 5327 struct dc_link *link = NULL; 5328 5329 link = dc_get_link_at_index(dm->dc, i); 5330 5331 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) { 5332 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL); 5333 5334 if (!wbcon) { 5335 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n"); 5336 continue; 5337 } 5338 5339 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) { 5340 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n"); 5341 kfree(wbcon); 5342 continue; 5343 } 5344 5345 link->psr_settings.psr_feature_enabled = false; 5346 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED; 5347 5348 continue; 5349 } 5350 5351 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 5352 if (!aconnector) 5353 goto fail; 5354 5355 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 5356 if (!aencoder) 5357 goto fail; 5358 5359 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 5360 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n"); 5361 goto fail; 5362 } 5363 5364 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 5365 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n"); 5366 goto fail; 5367 } 5368 5369 if (dm->hpd_rx_offload_wq) 5370 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 5371 aconnector; 5372 5373 if (!dc_link_detect_connection_type(link, &new_connection_type)) 5374 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 5375 5376 if (aconnector->base.force && new_connection_type == dc_connection_none) { 5377 emulated_link_detect(link); 5378 amdgpu_dm_update_connector_after_detect(aconnector); 5379 } else { 5380 bool ret = false; 5381 5382 mutex_lock(&dm->dc_lock); 5383 dc_exit_ips_for_hw_access(dm->dc); 5384 ret = dc_link_detect(link, DETECT_REASON_BOOT); 5385 mutex_unlock(&dm->dc_lock); 5386 5387 if (ret) { 5388 amdgpu_dm_update_connector_after_detect(aconnector); 5389 setup_backlight_device(dm, aconnector); 5390 5391 /* Disable PSR if Replay can be enabled */ 5392 if (replay_feature_enabled) 5393 if (amdgpu_dm_set_replay_caps(link, aconnector)) 5394 psr_feature_enabled = false; 5395 5396 if (psr_feature_enabled) { 5397 amdgpu_dm_set_psr_caps(link); 5398 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n", 5399 link->psr_settings.psr_feature_enabled, 5400 link->psr_settings.psr_version, 5401 link->dpcd_caps.psr_info.psr_version, 5402 link->dpcd_caps.psr_info.psr_dpcd_caps.raw, 5403 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap); 5404 } 5405 } 5406 } 5407 amdgpu_set_panel_orientation(&aconnector->base); 5408 } 5409 5410 /* Software is initialized. Now we can register interrupt handlers. */ 5411 switch (adev->asic_type) { 5412 #if defined(CONFIG_DRM_AMD_DC_SI) 5413 case CHIP_TAHITI: 5414 case CHIP_PITCAIRN: 5415 case CHIP_VERDE: 5416 case CHIP_OLAND: 5417 if (dce60_register_irq_handlers(dm->adev)) { 5418 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5419 goto fail; 5420 } 5421 break; 5422 #endif 5423 case CHIP_BONAIRE: 5424 case CHIP_HAWAII: 5425 case CHIP_KAVERI: 5426 case CHIP_KABINI: 5427 case CHIP_MULLINS: 5428 case CHIP_TONGA: 5429 case CHIP_FIJI: 5430 case CHIP_CARRIZO: 5431 case CHIP_STONEY: 5432 case CHIP_POLARIS11: 5433 case CHIP_POLARIS10: 5434 case CHIP_POLARIS12: 5435 case CHIP_VEGAM: 5436 case CHIP_VEGA10: 5437 case CHIP_VEGA12: 5438 case CHIP_VEGA20: 5439 if (dce110_register_irq_handlers(dm->adev)) { 5440 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5441 goto fail; 5442 } 5443 break; 5444 default: 5445 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5446 case IP_VERSION(1, 0, 0): 5447 case IP_VERSION(1, 0, 1): 5448 case IP_VERSION(2, 0, 2): 5449 case IP_VERSION(2, 0, 3): 5450 case IP_VERSION(2, 0, 0): 5451 case IP_VERSION(2, 1, 0): 5452 case IP_VERSION(3, 0, 0): 5453 case IP_VERSION(3, 0, 2): 5454 case IP_VERSION(3, 0, 3): 5455 case IP_VERSION(3, 0, 1): 5456 case IP_VERSION(3, 1, 2): 5457 case IP_VERSION(3, 1, 3): 5458 case IP_VERSION(3, 1, 4): 5459 case IP_VERSION(3, 1, 5): 5460 case IP_VERSION(3, 1, 6): 5461 case IP_VERSION(3, 2, 0): 5462 case IP_VERSION(3, 2, 1): 5463 case IP_VERSION(3, 5, 0): 5464 case IP_VERSION(3, 5, 1): 5465 case IP_VERSION(3, 6, 0): 5466 case IP_VERSION(4, 0, 1): 5467 if (dcn10_register_irq_handlers(dm->adev)) { 5468 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5469 goto fail; 5470 } 5471 break; 5472 default: 5473 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n", 5474 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5475 goto fail; 5476 } 5477 break; 5478 } 5479 5480 return 0; 5481 fail: 5482 kfree(aencoder); 5483 kfree(aconnector); 5484 5485 return -EINVAL; 5486 } 5487 5488 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 5489 { 5490 if (dm->atomic_obj.state) 5491 drm_atomic_private_obj_fini(&dm->atomic_obj); 5492 } 5493 5494 /****************************************************************************** 5495 * amdgpu_display_funcs functions 5496 *****************************************************************************/ 5497 5498 /* 5499 * dm_bandwidth_update - program display watermarks 5500 * 5501 * @adev: amdgpu_device pointer 5502 * 5503 * Calculate and program the display watermarks and line buffer allocation. 5504 */ 5505 static void dm_bandwidth_update(struct amdgpu_device *adev) 5506 { 5507 /* TODO: implement later */ 5508 } 5509 5510 static const struct amdgpu_display_funcs dm_display_funcs = { 5511 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 5512 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 5513 .backlight_set_level = NULL, /* never called for DC */ 5514 .backlight_get_level = NULL, /* never called for DC */ 5515 .hpd_sense = NULL,/* called unconditionally */ 5516 .hpd_set_polarity = NULL, /* called unconditionally */ 5517 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 5518 .page_flip_get_scanoutpos = 5519 dm_crtc_get_scanoutpos,/* called unconditionally */ 5520 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 5521 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 5522 }; 5523 5524 #if defined(CONFIG_DEBUG_KERNEL_DC) 5525 5526 static ssize_t s3_debug_store(struct device *device, 5527 struct device_attribute *attr, 5528 const char *buf, 5529 size_t count) 5530 { 5531 int ret; 5532 int s3_state; 5533 struct drm_device *drm_dev = dev_get_drvdata(device); 5534 struct amdgpu_device *adev = drm_to_adev(drm_dev); 5535 struct amdgpu_ip_block *ip_block; 5536 5537 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE); 5538 if (!ip_block) 5539 return -EINVAL; 5540 5541 ret = kstrtoint(buf, 0, &s3_state); 5542 5543 if (ret == 0) { 5544 if (s3_state) { 5545 dm_resume(ip_block); 5546 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 5547 } else 5548 dm_suspend(ip_block); 5549 } 5550 5551 return ret == 0 ? count : 0; 5552 } 5553 5554 DEVICE_ATTR_WO(s3_debug); 5555 5556 #endif 5557 5558 static int dm_init_microcode(struct amdgpu_device *adev) 5559 { 5560 char *fw_name_dmub; 5561 int r; 5562 5563 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5564 case IP_VERSION(2, 1, 0): 5565 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 5566 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 5567 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 5568 break; 5569 case IP_VERSION(3, 0, 0): 5570 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 5571 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 5572 else 5573 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 5574 break; 5575 case IP_VERSION(3, 0, 1): 5576 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 5577 break; 5578 case IP_VERSION(3, 0, 2): 5579 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 5580 break; 5581 case IP_VERSION(3, 0, 3): 5582 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 5583 break; 5584 case IP_VERSION(3, 1, 2): 5585 case IP_VERSION(3, 1, 3): 5586 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 5587 break; 5588 case IP_VERSION(3, 1, 4): 5589 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 5590 break; 5591 case IP_VERSION(3, 1, 5): 5592 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 5593 break; 5594 case IP_VERSION(3, 1, 6): 5595 fw_name_dmub = FIRMWARE_DCN316_DMUB; 5596 break; 5597 case IP_VERSION(3, 2, 0): 5598 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 5599 break; 5600 case IP_VERSION(3, 2, 1): 5601 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 5602 break; 5603 case IP_VERSION(3, 5, 0): 5604 fw_name_dmub = FIRMWARE_DCN_35_DMUB; 5605 break; 5606 case IP_VERSION(3, 5, 1): 5607 fw_name_dmub = FIRMWARE_DCN_351_DMUB; 5608 break; 5609 case IP_VERSION(3, 6, 0): 5610 fw_name_dmub = FIRMWARE_DCN_36_DMUB; 5611 break; 5612 case IP_VERSION(4, 0, 1): 5613 fw_name_dmub = FIRMWARE_DCN_401_DMUB; 5614 break; 5615 default: 5616 /* ASIC doesn't support DMUB. */ 5617 return 0; 5618 } 5619 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED, 5620 "%s", fw_name_dmub); 5621 return r; 5622 } 5623 5624 static int dm_early_init(struct amdgpu_ip_block *ip_block) 5625 { 5626 struct amdgpu_device *adev = ip_block->adev; 5627 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5628 struct atom_context *ctx = mode_info->atom_context; 5629 int index = GetIndexIntoMasterTable(DATA, Object_Header); 5630 u16 data_offset; 5631 5632 /* if there is no object header, skip DM */ 5633 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 5634 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 5635 drm_info(adev_to_drm(adev), "No object header, skipping DM\n"); 5636 return -ENOENT; 5637 } 5638 5639 switch (adev->asic_type) { 5640 #if defined(CONFIG_DRM_AMD_DC_SI) 5641 case CHIP_TAHITI: 5642 case CHIP_PITCAIRN: 5643 case CHIP_VERDE: 5644 adev->mode_info.num_crtc = 6; 5645 adev->mode_info.num_hpd = 6; 5646 adev->mode_info.num_dig = 6; 5647 break; 5648 case CHIP_OLAND: 5649 adev->mode_info.num_crtc = 2; 5650 adev->mode_info.num_hpd = 2; 5651 adev->mode_info.num_dig = 2; 5652 break; 5653 #endif 5654 case CHIP_BONAIRE: 5655 case CHIP_HAWAII: 5656 adev->mode_info.num_crtc = 6; 5657 adev->mode_info.num_hpd = 6; 5658 adev->mode_info.num_dig = 6; 5659 break; 5660 case CHIP_KAVERI: 5661 adev->mode_info.num_crtc = 4; 5662 adev->mode_info.num_hpd = 6; 5663 adev->mode_info.num_dig = 7; 5664 break; 5665 case CHIP_KABINI: 5666 case CHIP_MULLINS: 5667 adev->mode_info.num_crtc = 2; 5668 adev->mode_info.num_hpd = 6; 5669 adev->mode_info.num_dig = 6; 5670 break; 5671 case CHIP_FIJI: 5672 case CHIP_TONGA: 5673 adev->mode_info.num_crtc = 6; 5674 adev->mode_info.num_hpd = 6; 5675 adev->mode_info.num_dig = 7; 5676 break; 5677 case CHIP_CARRIZO: 5678 adev->mode_info.num_crtc = 3; 5679 adev->mode_info.num_hpd = 6; 5680 adev->mode_info.num_dig = 9; 5681 break; 5682 case CHIP_STONEY: 5683 adev->mode_info.num_crtc = 2; 5684 adev->mode_info.num_hpd = 6; 5685 adev->mode_info.num_dig = 9; 5686 break; 5687 case CHIP_POLARIS11: 5688 case CHIP_POLARIS12: 5689 adev->mode_info.num_crtc = 5; 5690 adev->mode_info.num_hpd = 5; 5691 adev->mode_info.num_dig = 5; 5692 break; 5693 case CHIP_POLARIS10: 5694 case CHIP_VEGAM: 5695 adev->mode_info.num_crtc = 6; 5696 adev->mode_info.num_hpd = 6; 5697 adev->mode_info.num_dig = 6; 5698 break; 5699 case CHIP_VEGA10: 5700 case CHIP_VEGA12: 5701 case CHIP_VEGA20: 5702 adev->mode_info.num_crtc = 6; 5703 adev->mode_info.num_hpd = 6; 5704 adev->mode_info.num_dig = 6; 5705 break; 5706 default: 5707 5708 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5709 case IP_VERSION(2, 0, 2): 5710 case IP_VERSION(3, 0, 0): 5711 adev->mode_info.num_crtc = 6; 5712 adev->mode_info.num_hpd = 6; 5713 adev->mode_info.num_dig = 6; 5714 break; 5715 case IP_VERSION(2, 0, 0): 5716 case IP_VERSION(3, 0, 2): 5717 adev->mode_info.num_crtc = 5; 5718 adev->mode_info.num_hpd = 5; 5719 adev->mode_info.num_dig = 5; 5720 break; 5721 case IP_VERSION(2, 0, 3): 5722 case IP_VERSION(3, 0, 3): 5723 adev->mode_info.num_crtc = 2; 5724 adev->mode_info.num_hpd = 2; 5725 adev->mode_info.num_dig = 2; 5726 break; 5727 case IP_VERSION(1, 0, 0): 5728 case IP_VERSION(1, 0, 1): 5729 case IP_VERSION(3, 0, 1): 5730 case IP_VERSION(2, 1, 0): 5731 case IP_VERSION(3, 1, 2): 5732 case IP_VERSION(3, 1, 3): 5733 case IP_VERSION(3, 1, 4): 5734 case IP_VERSION(3, 1, 5): 5735 case IP_VERSION(3, 1, 6): 5736 case IP_VERSION(3, 2, 0): 5737 case IP_VERSION(3, 2, 1): 5738 case IP_VERSION(3, 5, 0): 5739 case IP_VERSION(3, 5, 1): 5740 case IP_VERSION(3, 6, 0): 5741 case IP_VERSION(4, 0, 1): 5742 adev->mode_info.num_crtc = 4; 5743 adev->mode_info.num_hpd = 4; 5744 adev->mode_info.num_dig = 4; 5745 break; 5746 default: 5747 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n", 5748 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5749 return -EINVAL; 5750 } 5751 break; 5752 } 5753 5754 if (adev->mode_info.funcs == NULL) 5755 adev->mode_info.funcs = &dm_display_funcs; 5756 5757 /* 5758 * Note: Do NOT change adev->audio_endpt_rreg and 5759 * adev->audio_endpt_wreg because they are initialised in 5760 * amdgpu_device_init() 5761 */ 5762 #if defined(CONFIG_DEBUG_KERNEL_DC) 5763 device_create_file( 5764 adev_to_drm(adev)->dev, 5765 &dev_attr_s3_debug); 5766 #endif 5767 adev->dc_enabled = true; 5768 5769 return dm_init_microcode(adev); 5770 } 5771 5772 static bool modereset_required(struct drm_crtc_state *crtc_state) 5773 { 5774 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 5775 } 5776 5777 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 5778 { 5779 drm_encoder_cleanup(encoder); 5780 kfree(encoder); 5781 } 5782 5783 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 5784 .destroy = amdgpu_dm_encoder_destroy, 5785 }; 5786 5787 static int 5788 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 5789 const enum surface_pixel_format format, 5790 enum dc_color_space *color_space) 5791 { 5792 bool full_range; 5793 5794 *color_space = COLOR_SPACE_SRGB; 5795 5796 /* DRM color properties only affect non-RGB formats. */ 5797 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 5798 return 0; 5799 5800 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 5801 5802 switch (plane_state->color_encoding) { 5803 case DRM_COLOR_YCBCR_BT601: 5804 if (full_range) 5805 *color_space = COLOR_SPACE_YCBCR601; 5806 else 5807 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 5808 break; 5809 5810 case DRM_COLOR_YCBCR_BT709: 5811 if (full_range) 5812 *color_space = COLOR_SPACE_YCBCR709; 5813 else 5814 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 5815 break; 5816 5817 case DRM_COLOR_YCBCR_BT2020: 5818 if (full_range) 5819 *color_space = COLOR_SPACE_2020_YCBCR_FULL; 5820 else 5821 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 5822 break; 5823 5824 default: 5825 return -EINVAL; 5826 } 5827 5828 return 0; 5829 } 5830 5831 static int 5832 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 5833 const struct drm_plane_state *plane_state, 5834 const u64 tiling_flags, 5835 struct dc_plane_info *plane_info, 5836 struct dc_plane_address *address, 5837 bool tmz_surface) 5838 { 5839 const struct drm_framebuffer *fb = plane_state->fb; 5840 const struct amdgpu_framebuffer *afb = 5841 to_amdgpu_framebuffer(plane_state->fb); 5842 int ret; 5843 5844 memset(plane_info, 0, sizeof(*plane_info)); 5845 5846 switch (fb->format->format) { 5847 case DRM_FORMAT_C8: 5848 plane_info->format = 5849 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 5850 break; 5851 case DRM_FORMAT_RGB565: 5852 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 5853 break; 5854 case DRM_FORMAT_XRGB8888: 5855 case DRM_FORMAT_ARGB8888: 5856 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 5857 break; 5858 case DRM_FORMAT_XRGB2101010: 5859 case DRM_FORMAT_ARGB2101010: 5860 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 5861 break; 5862 case DRM_FORMAT_XBGR2101010: 5863 case DRM_FORMAT_ABGR2101010: 5864 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 5865 break; 5866 case DRM_FORMAT_XBGR8888: 5867 case DRM_FORMAT_ABGR8888: 5868 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 5869 break; 5870 case DRM_FORMAT_NV21: 5871 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 5872 break; 5873 case DRM_FORMAT_NV12: 5874 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 5875 break; 5876 case DRM_FORMAT_P010: 5877 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 5878 break; 5879 case DRM_FORMAT_XRGB16161616F: 5880 case DRM_FORMAT_ARGB16161616F: 5881 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 5882 break; 5883 case DRM_FORMAT_XBGR16161616F: 5884 case DRM_FORMAT_ABGR16161616F: 5885 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 5886 break; 5887 case DRM_FORMAT_XRGB16161616: 5888 case DRM_FORMAT_ARGB16161616: 5889 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 5890 break; 5891 case DRM_FORMAT_XBGR16161616: 5892 case DRM_FORMAT_ABGR16161616: 5893 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 5894 break; 5895 default: 5896 drm_err(adev_to_drm(adev), 5897 "Unsupported screen format %p4cc\n", 5898 &fb->format->format); 5899 return -EINVAL; 5900 } 5901 5902 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5903 case DRM_MODE_ROTATE_0: 5904 plane_info->rotation = ROTATION_ANGLE_0; 5905 break; 5906 case DRM_MODE_ROTATE_90: 5907 plane_info->rotation = ROTATION_ANGLE_90; 5908 break; 5909 case DRM_MODE_ROTATE_180: 5910 plane_info->rotation = ROTATION_ANGLE_180; 5911 break; 5912 case DRM_MODE_ROTATE_270: 5913 plane_info->rotation = ROTATION_ANGLE_270; 5914 break; 5915 default: 5916 plane_info->rotation = ROTATION_ANGLE_0; 5917 break; 5918 } 5919 5920 5921 plane_info->visible = true; 5922 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5923 5924 plane_info->layer_index = plane_state->normalized_zpos; 5925 5926 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5927 &plane_info->color_space); 5928 if (ret) 5929 return ret; 5930 5931 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5932 plane_info->rotation, tiling_flags, 5933 &plane_info->tiling_info, 5934 &plane_info->plane_size, 5935 &plane_info->dcc, address, 5936 tmz_surface); 5937 if (ret) 5938 return ret; 5939 5940 amdgpu_dm_plane_fill_blending_from_plane_state( 5941 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5942 &plane_info->global_alpha, &plane_info->global_alpha_value); 5943 5944 return 0; 5945 } 5946 5947 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5948 struct dc_plane_state *dc_plane_state, 5949 struct drm_plane_state *plane_state, 5950 struct drm_crtc_state *crtc_state) 5951 { 5952 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5953 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5954 struct dc_scaling_info scaling_info; 5955 struct dc_plane_info plane_info; 5956 int ret; 5957 5958 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5959 if (ret) 5960 return ret; 5961 5962 dc_plane_state->src_rect = scaling_info.src_rect; 5963 dc_plane_state->dst_rect = scaling_info.dst_rect; 5964 dc_plane_state->clip_rect = scaling_info.clip_rect; 5965 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5966 5967 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5968 afb->tiling_flags, 5969 &plane_info, 5970 &dc_plane_state->address, 5971 afb->tmz_surface); 5972 if (ret) 5973 return ret; 5974 5975 dc_plane_state->format = plane_info.format; 5976 dc_plane_state->color_space = plane_info.color_space; 5977 dc_plane_state->format = plane_info.format; 5978 dc_plane_state->plane_size = plane_info.plane_size; 5979 dc_plane_state->rotation = plane_info.rotation; 5980 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5981 dc_plane_state->stereo_format = plane_info.stereo_format; 5982 dc_plane_state->tiling_info = plane_info.tiling_info; 5983 dc_plane_state->visible = plane_info.visible; 5984 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5985 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5986 dc_plane_state->global_alpha = plane_info.global_alpha; 5987 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5988 dc_plane_state->dcc = plane_info.dcc; 5989 dc_plane_state->layer_index = plane_info.layer_index; 5990 dc_plane_state->flip_int_enabled = true; 5991 5992 /* 5993 * Always set input transfer function, since plane state is refreshed 5994 * every time. 5995 */ 5996 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, 5997 plane_state, 5998 dc_plane_state); 5999 if (ret) 6000 return ret; 6001 6002 return 0; 6003 } 6004 6005 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 6006 struct rect *dirty_rect, int32_t x, 6007 s32 y, s32 width, s32 height, 6008 int *i, bool ffu) 6009 { 6010 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 6011 6012 dirty_rect->x = x; 6013 dirty_rect->y = y; 6014 dirty_rect->width = width; 6015 dirty_rect->height = height; 6016 6017 if (ffu) 6018 drm_dbg(plane->dev, 6019 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 6020 plane->base.id, width, height); 6021 else 6022 drm_dbg(plane->dev, 6023 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 6024 plane->base.id, x, y, width, height); 6025 6026 (*i)++; 6027 } 6028 6029 /** 6030 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 6031 * 6032 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 6033 * remote fb 6034 * @old_plane_state: Old state of @plane 6035 * @new_plane_state: New state of @plane 6036 * @crtc_state: New state of CRTC connected to the @plane 6037 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 6038 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled. 6039 * If PSR SU is enabled and damage clips are available, only the regions of the screen 6040 * that have changed will be updated. If PSR SU is not enabled, 6041 * or if damage clips are not available, the entire screen will be updated. 6042 * @dirty_regions_changed: dirty regions changed 6043 * 6044 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 6045 * (referred to as "damage clips" in DRM nomenclature) that require updating on 6046 * the eDP remote buffer. The responsibility of specifying the dirty regions is 6047 * amdgpu_dm's. 6048 * 6049 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 6050 * plane with regions that require flushing to the eDP remote buffer. In 6051 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 6052 * implicitly provide damage clips without any client support via the plane 6053 * bounds. 6054 */ 6055 static void fill_dc_dirty_rects(struct drm_plane *plane, 6056 struct drm_plane_state *old_plane_state, 6057 struct drm_plane_state *new_plane_state, 6058 struct drm_crtc_state *crtc_state, 6059 struct dc_flip_addrs *flip_addrs, 6060 bool is_psr_su, 6061 bool *dirty_regions_changed) 6062 { 6063 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6064 struct rect *dirty_rects = flip_addrs->dirty_rects; 6065 u32 num_clips; 6066 struct drm_mode_rect *clips; 6067 bool bb_changed; 6068 bool fb_changed; 6069 u32 i = 0; 6070 *dirty_regions_changed = false; 6071 6072 /* 6073 * Cursor plane has it's own dirty rect update interface. See 6074 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 6075 */ 6076 if (plane->type == DRM_PLANE_TYPE_CURSOR) 6077 return; 6078 6079 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 6080 goto ffu; 6081 6082 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 6083 clips = drm_plane_get_damage_clips(new_plane_state); 6084 6085 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 && 6086 is_psr_su))) 6087 goto ffu; 6088 6089 if (!dm_crtc_state->mpo_requested) { 6090 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 6091 goto ffu; 6092 6093 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 6094 fill_dc_dirty_rect(new_plane_state->plane, 6095 &dirty_rects[flip_addrs->dirty_rect_count], 6096 clips->x1, clips->y1, 6097 clips->x2 - clips->x1, clips->y2 - clips->y1, 6098 &flip_addrs->dirty_rect_count, 6099 false); 6100 return; 6101 } 6102 6103 /* 6104 * MPO is requested. Add entire plane bounding box to dirty rects if 6105 * flipped to or damaged. 6106 * 6107 * If plane is moved or resized, also add old bounding box to dirty 6108 * rects. 6109 */ 6110 fb_changed = old_plane_state->fb->base.id != 6111 new_plane_state->fb->base.id; 6112 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 6113 old_plane_state->crtc_y != new_plane_state->crtc_y || 6114 old_plane_state->crtc_w != new_plane_state->crtc_w || 6115 old_plane_state->crtc_h != new_plane_state->crtc_h); 6116 6117 drm_dbg(plane->dev, 6118 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 6119 new_plane_state->plane->base.id, 6120 bb_changed, fb_changed, num_clips); 6121 6122 *dirty_regions_changed = bb_changed; 6123 6124 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 6125 goto ffu; 6126 6127 if (bb_changed) { 6128 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6129 new_plane_state->crtc_x, 6130 new_plane_state->crtc_y, 6131 new_plane_state->crtc_w, 6132 new_plane_state->crtc_h, &i, false); 6133 6134 /* Add old plane bounding-box if plane is moved or resized */ 6135 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6136 old_plane_state->crtc_x, 6137 old_plane_state->crtc_y, 6138 old_plane_state->crtc_w, 6139 old_plane_state->crtc_h, &i, false); 6140 } 6141 6142 if (num_clips) { 6143 for (; i < num_clips; clips++) 6144 fill_dc_dirty_rect(new_plane_state->plane, 6145 &dirty_rects[i], clips->x1, 6146 clips->y1, clips->x2 - clips->x1, 6147 clips->y2 - clips->y1, &i, false); 6148 } else if (fb_changed && !bb_changed) { 6149 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6150 new_plane_state->crtc_x, 6151 new_plane_state->crtc_y, 6152 new_plane_state->crtc_w, 6153 new_plane_state->crtc_h, &i, false); 6154 } 6155 6156 flip_addrs->dirty_rect_count = i; 6157 return; 6158 6159 ffu: 6160 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 6161 dm_crtc_state->base.mode.crtc_hdisplay, 6162 dm_crtc_state->base.mode.crtc_vdisplay, 6163 &flip_addrs->dirty_rect_count, true); 6164 } 6165 6166 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 6167 const struct dm_connector_state *dm_state, 6168 struct dc_stream_state *stream) 6169 { 6170 enum amdgpu_rmx_type rmx_type; 6171 6172 struct rect src = { 0 }; /* viewport in composition space*/ 6173 struct rect dst = { 0 }; /* stream addressable area */ 6174 6175 /* no mode. nothing to be done */ 6176 if (!mode) 6177 return; 6178 6179 /* Full screen scaling by default */ 6180 src.width = mode->hdisplay; 6181 src.height = mode->vdisplay; 6182 dst.width = stream->timing.h_addressable; 6183 dst.height = stream->timing.v_addressable; 6184 6185 if (dm_state) { 6186 rmx_type = dm_state->scaling; 6187 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 6188 if (src.width * dst.height < 6189 src.height * dst.width) { 6190 /* height needs less upscaling/more downscaling */ 6191 dst.width = src.width * 6192 dst.height / src.height; 6193 } else { 6194 /* width needs less upscaling/more downscaling */ 6195 dst.height = src.height * 6196 dst.width / src.width; 6197 } 6198 } else if (rmx_type == RMX_CENTER) { 6199 dst = src; 6200 } 6201 6202 dst.x = (stream->timing.h_addressable - dst.width) / 2; 6203 dst.y = (stream->timing.v_addressable - dst.height) / 2; 6204 6205 if (dm_state->underscan_enable) { 6206 dst.x += dm_state->underscan_hborder / 2; 6207 dst.y += dm_state->underscan_vborder / 2; 6208 dst.width -= dm_state->underscan_hborder; 6209 dst.height -= dm_state->underscan_vborder; 6210 } 6211 } 6212 6213 stream->src = src; 6214 stream->dst = dst; 6215 6216 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 6217 dst.x, dst.y, dst.width, dst.height); 6218 6219 } 6220 6221 static enum dc_color_depth 6222 convert_color_depth_from_display_info(const struct drm_connector *connector, 6223 bool is_y420, int requested_bpc) 6224 { 6225 u8 bpc; 6226 6227 if (is_y420) { 6228 bpc = 8; 6229 6230 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 6231 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 6232 bpc = 16; 6233 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 6234 bpc = 12; 6235 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 6236 bpc = 10; 6237 } else { 6238 bpc = (uint8_t)connector->display_info.bpc; 6239 /* Assume 8 bpc by default if no bpc is specified. */ 6240 bpc = bpc ? bpc : 8; 6241 } 6242 6243 if (requested_bpc > 0) { 6244 /* 6245 * Cap display bpc based on the user requested value. 6246 * 6247 * The value for state->max_bpc may not correctly updated 6248 * depending on when the connector gets added to the state 6249 * or if this was called outside of atomic check, so it 6250 * can't be used directly. 6251 */ 6252 bpc = min_t(u8, bpc, requested_bpc); 6253 6254 /* Round down to the nearest even number. */ 6255 bpc = bpc - (bpc & 1); 6256 } 6257 6258 switch (bpc) { 6259 case 0: 6260 /* 6261 * Temporary Work around, DRM doesn't parse color depth for 6262 * EDID revision before 1.4 6263 * TODO: Fix edid parsing 6264 */ 6265 return COLOR_DEPTH_888; 6266 case 6: 6267 return COLOR_DEPTH_666; 6268 case 8: 6269 return COLOR_DEPTH_888; 6270 case 10: 6271 return COLOR_DEPTH_101010; 6272 case 12: 6273 return COLOR_DEPTH_121212; 6274 case 14: 6275 return COLOR_DEPTH_141414; 6276 case 16: 6277 return COLOR_DEPTH_161616; 6278 default: 6279 return COLOR_DEPTH_UNDEFINED; 6280 } 6281 } 6282 6283 static enum dc_aspect_ratio 6284 get_aspect_ratio(const struct drm_display_mode *mode_in) 6285 { 6286 /* 1-1 mapping, since both enums follow the HDMI spec. */ 6287 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 6288 } 6289 6290 static enum dc_color_space 6291 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 6292 const struct drm_connector_state *connector_state) 6293 { 6294 enum dc_color_space color_space = COLOR_SPACE_SRGB; 6295 6296 switch (connector_state->colorspace) { 6297 case DRM_MODE_COLORIMETRY_BT601_YCC: 6298 if (dc_crtc_timing->flags.Y_ONLY) 6299 color_space = COLOR_SPACE_YCBCR601_LIMITED; 6300 else 6301 color_space = COLOR_SPACE_YCBCR601; 6302 break; 6303 case DRM_MODE_COLORIMETRY_BT709_YCC: 6304 if (dc_crtc_timing->flags.Y_ONLY) 6305 color_space = COLOR_SPACE_YCBCR709_LIMITED; 6306 else 6307 color_space = COLOR_SPACE_YCBCR709; 6308 break; 6309 case DRM_MODE_COLORIMETRY_OPRGB: 6310 color_space = COLOR_SPACE_ADOBERGB; 6311 break; 6312 case DRM_MODE_COLORIMETRY_BT2020_RGB: 6313 case DRM_MODE_COLORIMETRY_BT2020_YCC: 6314 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 6315 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 6316 else 6317 color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 6318 break; 6319 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 6320 default: 6321 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 6322 color_space = COLOR_SPACE_SRGB; 6323 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED) 6324 color_space = COLOR_SPACE_SRGB_LIMITED; 6325 /* 6326 * 27030khz is the separation point between HDTV and SDTV 6327 * according to HDMI spec, we use YCbCr709 and YCbCr601 6328 * respectively 6329 */ 6330 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 6331 if (dc_crtc_timing->flags.Y_ONLY) 6332 color_space = 6333 COLOR_SPACE_YCBCR709_LIMITED; 6334 else 6335 color_space = COLOR_SPACE_YCBCR709; 6336 } else { 6337 if (dc_crtc_timing->flags.Y_ONLY) 6338 color_space = 6339 COLOR_SPACE_YCBCR601_LIMITED; 6340 else 6341 color_space = COLOR_SPACE_YCBCR601; 6342 } 6343 break; 6344 } 6345 6346 return color_space; 6347 } 6348 6349 static enum display_content_type 6350 get_output_content_type(const struct drm_connector_state *connector_state) 6351 { 6352 switch (connector_state->content_type) { 6353 default: 6354 case DRM_MODE_CONTENT_TYPE_NO_DATA: 6355 return DISPLAY_CONTENT_TYPE_NO_DATA; 6356 case DRM_MODE_CONTENT_TYPE_GRAPHICS: 6357 return DISPLAY_CONTENT_TYPE_GRAPHICS; 6358 case DRM_MODE_CONTENT_TYPE_PHOTO: 6359 return DISPLAY_CONTENT_TYPE_PHOTO; 6360 case DRM_MODE_CONTENT_TYPE_CINEMA: 6361 return DISPLAY_CONTENT_TYPE_CINEMA; 6362 case DRM_MODE_CONTENT_TYPE_GAME: 6363 return DISPLAY_CONTENT_TYPE_GAME; 6364 } 6365 } 6366 6367 static bool adjust_colour_depth_from_display_info( 6368 struct dc_crtc_timing *timing_out, 6369 const struct drm_display_info *info) 6370 { 6371 enum dc_color_depth depth = timing_out->display_color_depth; 6372 int normalized_clk; 6373 6374 do { 6375 normalized_clk = timing_out->pix_clk_100hz / 10; 6376 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 6377 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 6378 normalized_clk /= 2; 6379 /* Adjusting pix clock following on HDMI spec based on colour depth */ 6380 switch (depth) { 6381 case COLOR_DEPTH_888: 6382 break; 6383 case COLOR_DEPTH_101010: 6384 normalized_clk = (normalized_clk * 30) / 24; 6385 break; 6386 case COLOR_DEPTH_121212: 6387 normalized_clk = (normalized_clk * 36) / 24; 6388 break; 6389 case COLOR_DEPTH_161616: 6390 normalized_clk = (normalized_clk * 48) / 24; 6391 break; 6392 default: 6393 /* The above depths are the only ones valid for HDMI. */ 6394 return false; 6395 } 6396 if (normalized_clk <= info->max_tmds_clock) { 6397 timing_out->display_color_depth = depth; 6398 return true; 6399 } 6400 } while (--depth > COLOR_DEPTH_666); 6401 return false; 6402 } 6403 6404 static void fill_stream_properties_from_drm_display_mode( 6405 struct dc_stream_state *stream, 6406 const struct drm_display_mode *mode_in, 6407 const struct drm_connector *connector, 6408 const struct drm_connector_state *connector_state, 6409 const struct dc_stream_state *old_stream, 6410 int requested_bpc) 6411 { 6412 struct dc_crtc_timing *timing_out = &stream->timing; 6413 const struct drm_display_info *info = &connector->display_info; 6414 struct amdgpu_dm_connector *aconnector = NULL; 6415 struct hdmi_vendor_infoframe hv_frame; 6416 struct hdmi_avi_infoframe avi_frame; 6417 ssize_t err; 6418 6419 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 6420 aconnector = to_amdgpu_dm_connector(connector); 6421 6422 memset(&hv_frame, 0, sizeof(hv_frame)); 6423 memset(&avi_frame, 0, sizeof(avi_frame)); 6424 6425 timing_out->h_border_left = 0; 6426 timing_out->h_border_right = 0; 6427 timing_out->v_border_top = 0; 6428 timing_out->v_border_bottom = 0; 6429 /* TODO: un-hardcode */ 6430 if (drm_mode_is_420_only(info, mode_in) 6431 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6432 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6433 else if (drm_mode_is_420_also(info, mode_in) 6434 && aconnector 6435 && aconnector->force_yuv420_output) 6436 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6437 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422) 6438 && aconnector 6439 && aconnector->force_yuv422_output) 6440 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422; 6441 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 6442 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6443 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 6444 else 6445 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 6446 6447 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 6448 timing_out->display_color_depth = convert_color_depth_from_display_info( 6449 connector, 6450 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 6451 requested_bpc); 6452 timing_out->scan_type = SCANNING_TYPE_NODATA; 6453 timing_out->hdmi_vic = 0; 6454 6455 if (old_stream) { 6456 timing_out->vic = old_stream->timing.vic; 6457 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 6458 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 6459 } else { 6460 timing_out->vic = drm_match_cea_mode(mode_in); 6461 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 6462 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 6463 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 6464 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 6465 } 6466 6467 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6468 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, 6469 (struct drm_connector *)connector, 6470 mode_in); 6471 if (err < 0) 6472 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n", 6473 connector->name, err); 6474 timing_out->vic = avi_frame.video_code; 6475 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, 6476 (struct drm_connector *)connector, 6477 mode_in); 6478 if (err < 0) 6479 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n", 6480 connector->name, err); 6481 timing_out->hdmi_vic = hv_frame.vic; 6482 } 6483 6484 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) { 6485 timing_out->h_addressable = mode_in->hdisplay; 6486 timing_out->h_total = mode_in->htotal; 6487 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 6488 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 6489 timing_out->v_total = mode_in->vtotal; 6490 timing_out->v_addressable = mode_in->vdisplay; 6491 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 6492 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 6493 timing_out->pix_clk_100hz = mode_in->clock * 10; 6494 } else { 6495 timing_out->h_addressable = mode_in->crtc_hdisplay; 6496 timing_out->h_total = mode_in->crtc_htotal; 6497 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 6498 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 6499 timing_out->v_total = mode_in->crtc_vtotal; 6500 timing_out->v_addressable = mode_in->crtc_vdisplay; 6501 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 6502 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 6503 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 6504 } 6505 6506 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 6507 6508 stream->out_transfer_func.type = TF_TYPE_PREDEFINED; 6509 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB; 6510 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6511 if (!adjust_colour_depth_from_display_info(timing_out, info) && 6512 drm_mode_is_420_also(info, mode_in) && 6513 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 6514 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6515 adjust_colour_depth_from_display_info(timing_out, info); 6516 } 6517 } 6518 6519 stream->output_color_space = get_output_color_space(timing_out, connector_state); 6520 stream->content_type = get_output_content_type(connector_state); 6521 } 6522 6523 static void fill_audio_info(struct audio_info *audio_info, 6524 const struct drm_connector *drm_connector, 6525 const struct dc_sink *dc_sink) 6526 { 6527 int i = 0; 6528 int cea_revision = 0; 6529 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 6530 6531 audio_info->manufacture_id = edid_caps->manufacturer_id; 6532 audio_info->product_id = edid_caps->product_id; 6533 6534 cea_revision = drm_connector->display_info.cea_rev; 6535 6536 strscpy(audio_info->display_name, 6537 edid_caps->display_name, 6538 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 6539 6540 if (cea_revision >= 3) { 6541 audio_info->mode_count = edid_caps->audio_mode_count; 6542 6543 for (i = 0; i < audio_info->mode_count; ++i) { 6544 audio_info->modes[i].format_code = 6545 (enum audio_format_code) 6546 (edid_caps->audio_modes[i].format_code); 6547 audio_info->modes[i].channel_count = 6548 edid_caps->audio_modes[i].channel_count; 6549 audio_info->modes[i].sample_rates.all = 6550 edid_caps->audio_modes[i].sample_rate; 6551 audio_info->modes[i].sample_size = 6552 edid_caps->audio_modes[i].sample_size; 6553 } 6554 } 6555 6556 audio_info->flags.all = edid_caps->speaker_flags; 6557 6558 /* TODO: We only check for the progressive mode, check for interlace mode too */ 6559 if (drm_connector->latency_present[0]) { 6560 audio_info->video_latency = drm_connector->video_latency[0]; 6561 audio_info->audio_latency = drm_connector->audio_latency[0]; 6562 } 6563 6564 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 6565 6566 } 6567 6568 static void 6569 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 6570 struct drm_display_mode *dst_mode) 6571 { 6572 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 6573 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 6574 dst_mode->crtc_clock = src_mode->crtc_clock; 6575 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 6576 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 6577 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 6578 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 6579 dst_mode->crtc_htotal = src_mode->crtc_htotal; 6580 dst_mode->crtc_hskew = src_mode->crtc_hskew; 6581 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 6582 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 6583 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 6584 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 6585 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 6586 } 6587 6588 static void 6589 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 6590 const struct drm_display_mode *native_mode, 6591 bool scale_enabled) 6592 { 6593 if (scale_enabled || ( 6594 native_mode->clock == drm_mode->clock && 6595 native_mode->htotal == drm_mode->htotal && 6596 native_mode->vtotal == drm_mode->vtotal)) { 6597 if (native_mode->crtc_clock) 6598 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 6599 } else { 6600 /* no scaling nor amdgpu inserted, no need to patch */ 6601 } 6602 } 6603 6604 static struct dc_sink * 6605 create_fake_sink(struct drm_device *dev, struct dc_link *link) 6606 { 6607 struct dc_sink_init_data sink_init_data = { 0 }; 6608 struct dc_sink *sink = NULL; 6609 6610 sink_init_data.link = link; 6611 sink_init_data.sink_signal = link->connector_signal; 6612 6613 sink = dc_sink_create(&sink_init_data); 6614 if (!sink) { 6615 drm_err(dev, "Failed to create sink!\n"); 6616 return NULL; 6617 } 6618 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 6619 6620 return sink; 6621 } 6622 6623 static void set_multisync_trigger_params( 6624 struct dc_stream_state *stream) 6625 { 6626 struct dc_stream_state *master = NULL; 6627 6628 if (stream->triggered_crtc_reset.enabled) { 6629 master = stream->triggered_crtc_reset.event_source; 6630 stream->triggered_crtc_reset.event = 6631 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 6632 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 6633 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 6634 } 6635 } 6636 6637 static void set_master_stream(struct dc_stream_state *stream_set[], 6638 int stream_count) 6639 { 6640 int j, highest_rfr = 0, master_stream = 0; 6641 6642 for (j = 0; j < stream_count; j++) { 6643 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 6644 int refresh_rate = 0; 6645 6646 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 6647 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 6648 if (refresh_rate > highest_rfr) { 6649 highest_rfr = refresh_rate; 6650 master_stream = j; 6651 } 6652 } 6653 } 6654 for (j = 0; j < stream_count; j++) { 6655 if (stream_set[j]) 6656 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 6657 } 6658 } 6659 6660 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 6661 { 6662 int i = 0; 6663 struct dc_stream_state *stream; 6664 6665 if (context->stream_count < 2) 6666 return; 6667 for (i = 0; i < context->stream_count ; i++) { 6668 if (!context->streams[i]) 6669 continue; 6670 /* 6671 * TODO: add a function to read AMD VSDB bits and set 6672 * crtc_sync_master.multi_sync_enabled flag 6673 * For now it's set to false 6674 */ 6675 } 6676 6677 set_master_stream(context->streams, context->stream_count); 6678 6679 for (i = 0; i < context->stream_count ; i++) { 6680 stream = context->streams[i]; 6681 6682 if (!stream) 6683 continue; 6684 6685 set_multisync_trigger_params(stream); 6686 } 6687 } 6688 6689 /** 6690 * DOC: FreeSync Video 6691 * 6692 * When a userspace application wants to play a video, the content follows a 6693 * standard format definition that usually specifies the FPS for that format. 6694 * The below list illustrates some video format and the expected FPS, 6695 * respectively: 6696 * 6697 * - TV/NTSC (23.976 FPS) 6698 * - Cinema (24 FPS) 6699 * - TV/PAL (25 FPS) 6700 * - TV/NTSC (29.97 FPS) 6701 * - TV/NTSC (30 FPS) 6702 * - Cinema HFR (48 FPS) 6703 * - TV/PAL (50 FPS) 6704 * - Commonly used (60 FPS) 6705 * - Multiples of 24 (48,72,96 FPS) 6706 * 6707 * The list of standards video format is not huge and can be added to the 6708 * connector modeset list beforehand. With that, userspace can leverage 6709 * FreeSync to extends the front porch in order to attain the target refresh 6710 * rate. Such a switch will happen seamlessly, without screen blanking or 6711 * reprogramming of the output in any other way. If the userspace requests a 6712 * modesetting change compatible with FreeSync modes that only differ in the 6713 * refresh rate, DC will skip the full update and avoid blink during the 6714 * transition. For example, the video player can change the modesetting from 6715 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 6716 * causing any display blink. This same concept can be applied to a mode 6717 * setting change. 6718 */ 6719 static struct drm_display_mode * 6720 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 6721 bool use_probed_modes) 6722 { 6723 struct drm_display_mode *m, *m_pref = NULL; 6724 u16 current_refresh, highest_refresh; 6725 struct list_head *list_head = use_probed_modes ? 6726 &aconnector->base.probed_modes : 6727 &aconnector->base.modes; 6728 6729 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 6730 return NULL; 6731 6732 if (aconnector->freesync_vid_base.clock != 0) 6733 return &aconnector->freesync_vid_base; 6734 6735 /* Find the preferred mode */ 6736 list_for_each_entry(m, list_head, head) { 6737 if (m->type & DRM_MODE_TYPE_PREFERRED) { 6738 m_pref = m; 6739 break; 6740 } 6741 } 6742 6743 if (!m_pref) { 6744 /* Probably an EDID with no preferred mode. Fallback to first entry */ 6745 m_pref = list_first_entry_or_null( 6746 &aconnector->base.modes, struct drm_display_mode, head); 6747 if (!m_pref) { 6748 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n"); 6749 return NULL; 6750 } 6751 } 6752 6753 highest_refresh = drm_mode_vrefresh(m_pref); 6754 6755 /* 6756 * Find the mode with highest refresh rate with same resolution. 6757 * For some monitors, preferred mode is not the mode with highest 6758 * supported refresh rate. 6759 */ 6760 list_for_each_entry(m, list_head, head) { 6761 current_refresh = drm_mode_vrefresh(m); 6762 6763 if (m->hdisplay == m_pref->hdisplay && 6764 m->vdisplay == m_pref->vdisplay && 6765 highest_refresh < current_refresh) { 6766 highest_refresh = current_refresh; 6767 m_pref = m; 6768 } 6769 } 6770 6771 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 6772 return m_pref; 6773 } 6774 6775 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 6776 struct amdgpu_dm_connector *aconnector) 6777 { 6778 struct drm_display_mode *high_mode; 6779 int timing_diff; 6780 6781 high_mode = get_highest_refresh_rate_mode(aconnector, false); 6782 if (!high_mode || !mode) 6783 return false; 6784 6785 timing_diff = high_mode->vtotal - mode->vtotal; 6786 6787 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 6788 high_mode->hdisplay != mode->hdisplay || 6789 high_mode->vdisplay != mode->vdisplay || 6790 high_mode->hsync_start != mode->hsync_start || 6791 high_mode->hsync_end != mode->hsync_end || 6792 high_mode->htotal != mode->htotal || 6793 high_mode->hskew != mode->hskew || 6794 high_mode->vscan != mode->vscan || 6795 high_mode->vsync_start - mode->vsync_start != timing_diff || 6796 high_mode->vsync_end - mode->vsync_end != timing_diff) 6797 return false; 6798 else 6799 return true; 6800 } 6801 6802 #if defined(CONFIG_DRM_AMD_DC_FP) 6803 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 6804 struct dc_sink *sink, struct dc_stream_state *stream, 6805 struct dsc_dec_dpcd_caps *dsc_caps) 6806 { 6807 stream->timing.flags.DSC = 0; 6808 dsc_caps->is_dsc_supported = false; 6809 6810 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 6811 sink->sink_signal == SIGNAL_TYPE_EDP)) { 6812 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 6813 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 6814 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 6815 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 6816 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 6817 dsc_caps); 6818 } 6819 } 6820 6821 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 6822 struct dc_sink *sink, struct dc_stream_state *stream, 6823 struct dsc_dec_dpcd_caps *dsc_caps, 6824 uint32_t max_dsc_target_bpp_limit_override) 6825 { 6826 const struct dc_link_settings *verified_link_cap = NULL; 6827 u32 link_bw_in_kbps; 6828 u32 edp_min_bpp_x16, edp_max_bpp_x16; 6829 struct dc *dc = sink->ctx->dc; 6830 struct dc_dsc_bw_range bw_range = {0}; 6831 struct dc_dsc_config dsc_cfg = {0}; 6832 struct dc_dsc_config_options dsc_options = {0}; 6833 6834 dc_dsc_get_default_config_option(dc, &dsc_options); 6835 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6836 6837 verified_link_cap = dc_link_get_link_cap(stream->link); 6838 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 6839 edp_min_bpp_x16 = 8 * 16; 6840 edp_max_bpp_x16 = 8 * 16; 6841 6842 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 6843 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 6844 6845 if (edp_max_bpp_x16 < edp_min_bpp_x16) 6846 edp_min_bpp_x16 = edp_max_bpp_x16; 6847 6848 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 6849 dc->debug.dsc_min_slice_height_override, 6850 edp_min_bpp_x16, edp_max_bpp_x16, 6851 dsc_caps, 6852 &stream->timing, 6853 dc_link_get_highest_encoding_format(aconnector->dc_link), 6854 &bw_range)) { 6855 6856 if (bw_range.max_kbps < link_bw_in_kbps) { 6857 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6858 dsc_caps, 6859 &dsc_options, 6860 0, 6861 &stream->timing, 6862 dc_link_get_highest_encoding_format(aconnector->dc_link), 6863 &dsc_cfg)) { 6864 stream->timing.dsc_cfg = dsc_cfg; 6865 stream->timing.flags.DSC = 1; 6866 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 6867 } 6868 return; 6869 } 6870 } 6871 6872 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6873 dsc_caps, 6874 &dsc_options, 6875 link_bw_in_kbps, 6876 &stream->timing, 6877 dc_link_get_highest_encoding_format(aconnector->dc_link), 6878 &dsc_cfg)) { 6879 stream->timing.dsc_cfg = dsc_cfg; 6880 stream->timing.flags.DSC = 1; 6881 } 6882 } 6883 6884 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 6885 struct dc_sink *sink, struct dc_stream_state *stream, 6886 struct dsc_dec_dpcd_caps *dsc_caps) 6887 { 6888 struct drm_connector *drm_connector = &aconnector->base; 6889 u32 link_bandwidth_kbps; 6890 struct dc *dc = sink->ctx->dc; 6891 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 6892 u32 dsc_max_supported_bw_in_kbps; 6893 u32 max_dsc_target_bpp_limit_override = 6894 drm_connector->display_info.max_dsc_bpp; 6895 struct dc_dsc_config_options dsc_options = {0}; 6896 6897 dc_dsc_get_default_config_option(dc, &dsc_options); 6898 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6899 6900 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 6901 dc_link_get_link_cap(aconnector->dc_link)); 6902 6903 /* Set DSC policy according to dsc_clock_en */ 6904 dc_dsc_policy_set_enable_dsc_when_not_needed( 6905 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 6906 6907 if (sink->sink_signal == SIGNAL_TYPE_EDP && 6908 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 6909 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 6910 6911 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 6912 6913 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6914 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 6915 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6916 dsc_caps, 6917 &dsc_options, 6918 link_bandwidth_kbps, 6919 &stream->timing, 6920 dc_link_get_highest_encoding_format(aconnector->dc_link), 6921 &stream->timing.dsc_cfg)) { 6922 stream->timing.flags.DSC = 1; 6923 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n", 6924 __func__, drm_connector->name); 6925 } 6926 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 6927 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 6928 dc_link_get_highest_encoding_format(aconnector->dc_link)); 6929 max_supported_bw_in_kbps = link_bandwidth_kbps; 6930 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 6931 6932 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 6933 max_supported_bw_in_kbps > 0 && 6934 dsc_max_supported_bw_in_kbps > 0) 6935 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6936 dsc_caps, 6937 &dsc_options, 6938 dsc_max_supported_bw_in_kbps, 6939 &stream->timing, 6940 dc_link_get_highest_encoding_format(aconnector->dc_link), 6941 &stream->timing.dsc_cfg)) { 6942 stream->timing.flags.DSC = 1; 6943 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n", 6944 __func__, drm_connector->name); 6945 } 6946 } 6947 } 6948 6949 /* Overwrite the stream flag if DSC is enabled through debugfs */ 6950 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 6951 stream->timing.flags.DSC = 1; 6952 6953 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 6954 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 6955 6956 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 6957 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 6958 6959 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6960 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6961 } 6962 #endif 6963 6964 static struct dc_stream_state * 6965 create_stream_for_sink(struct drm_connector *connector, 6966 const struct drm_display_mode *drm_mode, 6967 const struct dm_connector_state *dm_state, 6968 const struct dc_stream_state *old_stream, 6969 int requested_bpc) 6970 { 6971 struct drm_device *dev = connector->dev; 6972 struct amdgpu_dm_connector *aconnector = NULL; 6973 struct drm_display_mode *preferred_mode = NULL; 6974 const struct drm_connector_state *con_state = &dm_state->base; 6975 struct dc_stream_state *stream = NULL; 6976 struct drm_display_mode mode; 6977 struct drm_display_mode saved_mode; 6978 struct drm_display_mode *freesync_mode = NULL; 6979 bool native_mode_found = false; 6980 bool recalculate_timing = false; 6981 bool scale = dm_state->scaling != RMX_OFF; 6982 int mode_refresh; 6983 int preferred_refresh = 0; 6984 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6985 #if defined(CONFIG_DRM_AMD_DC_FP) 6986 struct dsc_dec_dpcd_caps dsc_caps; 6987 #endif 6988 struct dc_link *link = NULL; 6989 struct dc_sink *sink = NULL; 6990 6991 drm_mode_init(&mode, drm_mode); 6992 memset(&saved_mode, 0, sizeof(saved_mode)); 6993 6994 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) { 6995 aconnector = NULL; 6996 aconnector = to_amdgpu_dm_connector(connector); 6997 link = aconnector->dc_link; 6998 } else { 6999 struct drm_writeback_connector *wbcon = NULL; 7000 struct amdgpu_dm_wb_connector *dm_wbcon = NULL; 7001 7002 wbcon = drm_connector_to_writeback(connector); 7003 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon); 7004 link = dm_wbcon->link; 7005 } 7006 7007 if (!aconnector || !aconnector->dc_sink) { 7008 sink = create_fake_sink(dev, link); 7009 if (!sink) 7010 return stream; 7011 7012 } else { 7013 sink = aconnector->dc_sink; 7014 dc_sink_retain(sink); 7015 } 7016 7017 stream = dc_create_stream_for_sink(sink); 7018 7019 if (stream == NULL) { 7020 drm_err(dev, "Failed to create stream for sink!\n"); 7021 goto finish; 7022 } 7023 7024 /* We leave this NULL for writeback connectors */ 7025 stream->dm_stream_context = aconnector; 7026 7027 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 7028 connector->display_info.hdmi.scdc.scrambling.low_rates; 7029 7030 list_for_each_entry(preferred_mode, &connector->modes, head) { 7031 /* Search for preferred mode */ 7032 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 7033 native_mode_found = true; 7034 break; 7035 } 7036 } 7037 if (!native_mode_found) 7038 preferred_mode = list_first_entry_or_null( 7039 &connector->modes, 7040 struct drm_display_mode, 7041 head); 7042 7043 mode_refresh = drm_mode_vrefresh(&mode); 7044 7045 if (preferred_mode == NULL) { 7046 /* 7047 * This may not be an error, the use case is when we have no 7048 * usermode calls to reset and set mode upon hotplug. In this 7049 * case, we call set mode ourselves to restore the previous mode 7050 * and the modelist may not be filled in time. 7051 */ 7052 drm_dbg_driver(dev, "No preferred mode found\n"); 7053 } else if (aconnector) { 7054 recalculate_timing = amdgpu_freesync_vid_mode && 7055 is_freesync_video_mode(&mode, aconnector); 7056 if (recalculate_timing) { 7057 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 7058 drm_mode_copy(&saved_mode, &mode); 7059 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 7060 drm_mode_copy(&mode, freesync_mode); 7061 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 7062 } else { 7063 decide_crtc_timing_for_drm_display_mode( 7064 &mode, preferred_mode, scale); 7065 7066 preferred_refresh = drm_mode_vrefresh(preferred_mode); 7067 } 7068 } 7069 7070 if (recalculate_timing) 7071 drm_mode_set_crtcinfo(&saved_mode, 0); 7072 7073 /* 7074 * If scaling is enabled and refresh rate didn't change 7075 * we copy the vic and polarities of the old timings 7076 */ 7077 if (!scale || mode_refresh != preferred_refresh) 7078 fill_stream_properties_from_drm_display_mode( 7079 stream, &mode, connector, con_state, NULL, 7080 requested_bpc); 7081 else 7082 fill_stream_properties_from_drm_display_mode( 7083 stream, &mode, connector, con_state, old_stream, 7084 requested_bpc); 7085 7086 /* The rest isn't needed for writeback connectors */ 7087 if (!aconnector) 7088 goto finish; 7089 7090 if (aconnector->timing_changed) { 7091 drm_dbg(aconnector->base.dev, 7092 "overriding timing for automated test, bpc %d, changing to %d\n", 7093 stream->timing.display_color_depth, 7094 aconnector->timing_requested->display_color_depth); 7095 stream->timing = *aconnector->timing_requested; 7096 } 7097 7098 #if defined(CONFIG_DRM_AMD_DC_FP) 7099 /* SST DSC determination policy */ 7100 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 7101 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 7102 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 7103 #endif 7104 7105 update_stream_scaling_settings(&mode, dm_state, stream); 7106 7107 fill_audio_info( 7108 &stream->audio_info, 7109 connector, 7110 sink); 7111 7112 update_stream_signal(stream, sink); 7113 7114 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 7115 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 7116 7117 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 7118 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 7119 stream->signal == SIGNAL_TYPE_EDP) { 7120 const struct dc_edid_caps *edid_caps; 7121 unsigned int disable_colorimetry = 0; 7122 7123 if (aconnector->dc_sink) { 7124 edid_caps = &aconnector->dc_sink->edid_caps; 7125 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry; 7126 } 7127 7128 // 7129 // should decide stream support vsc sdp colorimetry capability 7130 // before building vsc info packet 7131 // 7132 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 7133 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED && 7134 !disable_colorimetry; 7135 7136 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22) 7137 tf = TRANSFER_FUNC_GAMMA_22; 7138 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 7139 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 7140 7141 } 7142 finish: 7143 dc_sink_release(sink); 7144 7145 return stream; 7146 } 7147 7148 static enum drm_connector_status 7149 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 7150 { 7151 bool connected; 7152 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7153 7154 /* 7155 * Notes: 7156 * 1. This interface is NOT called in context of HPD irq. 7157 * 2. This interface *is called* in context of user-mode ioctl. Which 7158 * makes it a bad place for *any* MST-related activity. 7159 */ 7160 7161 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 7162 !aconnector->fake_enable) 7163 connected = (aconnector->dc_sink != NULL); 7164 else 7165 connected = (aconnector->base.force == DRM_FORCE_ON || 7166 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 7167 7168 update_subconnector_property(aconnector); 7169 7170 return (connected ? connector_status_connected : 7171 connector_status_disconnected); 7172 } 7173 7174 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 7175 struct drm_connector_state *connector_state, 7176 struct drm_property *property, 7177 uint64_t val) 7178 { 7179 struct drm_device *dev = connector->dev; 7180 struct amdgpu_device *adev = drm_to_adev(dev); 7181 struct dm_connector_state *dm_old_state = 7182 to_dm_connector_state(connector->state); 7183 struct dm_connector_state *dm_new_state = 7184 to_dm_connector_state(connector_state); 7185 7186 int ret = -EINVAL; 7187 7188 if (property == dev->mode_config.scaling_mode_property) { 7189 enum amdgpu_rmx_type rmx_type; 7190 7191 switch (val) { 7192 case DRM_MODE_SCALE_CENTER: 7193 rmx_type = RMX_CENTER; 7194 break; 7195 case DRM_MODE_SCALE_ASPECT: 7196 rmx_type = RMX_ASPECT; 7197 break; 7198 case DRM_MODE_SCALE_FULLSCREEN: 7199 rmx_type = RMX_FULL; 7200 break; 7201 case DRM_MODE_SCALE_NONE: 7202 default: 7203 rmx_type = RMX_OFF; 7204 break; 7205 } 7206 7207 if (dm_old_state->scaling == rmx_type) 7208 return 0; 7209 7210 dm_new_state->scaling = rmx_type; 7211 ret = 0; 7212 } else if (property == adev->mode_info.underscan_hborder_property) { 7213 dm_new_state->underscan_hborder = val; 7214 ret = 0; 7215 } else if (property == adev->mode_info.underscan_vborder_property) { 7216 dm_new_state->underscan_vborder = val; 7217 ret = 0; 7218 } else if (property == adev->mode_info.underscan_property) { 7219 dm_new_state->underscan_enable = val; 7220 ret = 0; 7221 } 7222 7223 return ret; 7224 } 7225 7226 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 7227 const struct drm_connector_state *state, 7228 struct drm_property *property, 7229 uint64_t *val) 7230 { 7231 struct drm_device *dev = connector->dev; 7232 struct amdgpu_device *adev = drm_to_adev(dev); 7233 struct dm_connector_state *dm_state = 7234 to_dm_connector_state(state); 7235 int ret = -EINVAL; 7236 7237 if (property == dev->mode_config.scaling_mode_property) { 7238 switch (dm_state->scaling) { 7239 case RMX_CENTER: 7240 *val = DRM_MODE_SCALE_CENTER; 7241 break; 7242 case RMX_ASPECT: 7243 *val = DRM_MODE_SCALE_ASPECT; 7244 break; 7245 case RMX_FULL: 7246 *val = DRM_MODE_SCALE_FULLSCREEN; 7247 break; 7248 case RMX_OFF: 7249 default: 7250 *val = DRM_MODE_SCALE_NONE; 7251 break; 7252 } 7253 ret = 0; 7254 } else if (property == adev->mode_info.underscan_hborder_property) { 7255 *val = dm_state->underscan_hborder; 7256 ret = 0; 7257 } else if (property == adev->mode_info.underscan_vborder_property) { 7258 *val = dm_state->underscan_vborder; 7259 ret = 0; 7260 } else if (property == adev->mode_info.underscan_property) { 7261 *val = dm_state->underscan_enable; 7262 ret = 0; 7263 } 7264 7265 return ret; 7266 } 7267 7268 /** 7269 * DOC: panel power savings 7270 * 7271 * The display manager allows you to set your desired **panel power savings** 7272 * level (between 0-4, with 0 representing off), e.g. using the following:: 7273 * 7274 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings 7275 * 7276 * Modifying this value can have implications on color accuracy, so tread 7277 * carefully. 7278 */ 7279 7280 static ssize_t panel_power_savings_show(struct device *device, 7281 struct device_attribute *attr, 7282 char *buf) 7283 { 7284 struct drm_connector *connector = dev_get_drvdata(device); 7285 struct drm_device *dev = connector->dev; 7286 u8 val; 7287 7288 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7289 val = to_dm_connector_state(connector->state)->abm_level == 7290 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 : 7291 to_dm_connector_state(connector->state)->abm_level; 7292 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7293 7294 return sysfs_emit(buf, "%u\n", val); 7295 } 7296 7297 static ssize_t panel_power_savings_store(struct device *device, 7298 struct device_attribute *attr, 7299 const char *buf, size_t count) 7300 { 7301 struct drm_connector *connector = dev_get_drvdata(device); 7302 struct drm_device *dev = connector->dev; 7303 long val; 7304 int ret; 7305 7306 ret = kstrtol(buf, 0, &val); 7307 7308 if (ret) 7309 return ret; 7310 7311 if (val < 0 || val > 4) 7312 return -EINVAL; 7313 7314 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7315 to_dm_connector_state(connector->state)->abm_level = val ?: 7316 ABM_LEVEL_IMMEDIATE_DISABLE; 7317 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7318 7319 drm_kms_helper_hotplug_event(dev); 7320 7321 return count; 7322 } 7323 7324 static DEVICE_ATTR_RW(panel_power_savings); 7325 7326 static struct attribute *amdgpu_attrs[] = { 7327 &dev_attr_panel_power_savings.attr, 7328 NULL 7329 }; 7330 7331 static const struct attribute_group amdgpu_group = { 7332 .name = "amdgpu", 7333 .attrs = amdgpu_attrs 7334 }; 7335 7336 static bool 7337 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector) 7338 { 7339 if (amdgpu_dm_abm_level >= 0) 7340 return false; 7341 7342 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP) 7343 return false; 7344 7345 /* check for OLED panels */ 7346 if (amdgpu_dm_connector->bl_idx >= 0) { 7347 struct drm_device *drm = amdgpu_dm_connector->base.dev; 7348 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 7349 struct amdgpu_dm_backlight_caps *caps; 7350 7351 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx]; 7352 if (caps->aux_support) 7353 return false; 7354 } 7355 7356 return true; 7357 } 7358 7359 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 7360 { 7361 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 7362 7363 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) 7364 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group); 7365 7366 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier); 7367 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 7368 } 7369 7370 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 7371 { 7372 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7373 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7374 struct amdgpu_display_manager *dm = &adev->dm; 7375 7376 /* 7377 * Call only if mst_mgr was initialized before since it's not done 7378 * for all connector types. 7379 */ 7380 if (aconnector->mst_mgr.dev) 7381 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 7382 7383 if (aconnector->bl_idx != -1) { 7384 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 7385 dm->backlight_dev[aconnector->bl_idx] = NULL; 7386 } 7387 7388 if (aconnector->dc_em_sink) 7389 dc_sink_release(aconnector->dc_em_sink); 7390 aconnector->dc_em_sink = NULL; 7391 if (aconnector->dc_sink) 7392 dc_sink_release(aconnector->dc_sink); 7393 aconnector->dc_sink = NULL; 7394 7395 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 7396 drm_connector_unregister(connector); 7397 drm_connector_cleanup(connector); 7398 kfree(aconnector->dm_dp_aux.aux.name); 7399 7400 kfree(connector); 7401 } 7402 7403 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 7404 { 7405 struct dm_connector_state *state = 7406 to_dm_connector_state(connector->state); 7407 7408 if (connector->state) 7409 __drm_atomic_helper_connector_destroy_state(connector->state); 7410 7411 kfree(state); 7412 7413 state = kzalloc(sizeof(*state), GFP_KERNEL); 7414 7415 if (state) { 7416 state->scaling = RMX_OFF; 7417 state->underscan_enable = false; 7418 state->underscan_hborder = 0; 7419 state->underscan_vborder = 0; 7420 state->base.max_requested_bpc = 8; 7421 state->vcpi_slots = 0; 7422 state->pbn = 0; 7423 7424 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 7425 if (amdgpu_dm_abm_level <= 0) 7426 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7427 else 7428 state->abm_level = amdgpu_dm_abm_level; 7429 } 7430 7431 __drm_atomic_helper_connector_reset(connector, &state->base); 7432 } 7433 } 7434 7435 struct drm_connector_state * 7436 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 7437 { 7438 struct dm_connector_state *state = 7439 to_dm_connector_state(connector->state); 7440 7441 struct dm_connector_state *new_state = 7442 kmemdup(state, sizeof(*state), GFP_KERNEL); 7443 7444 if (!new_state) 7445 return NULL; 7446 7447 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 7448 7449 new_state->freesync_capable = state->freesync_capable; 7450 new_state->abm_level = state->abm_level; 7451 new_state->scaling = state->scaling; 7452 new_state->underscan_enable = state->underscan_enable; 7453 new_state->underscan_hborder = state->underscan_hborder; 7454 new_state->underscan_vborder = state->underscan_vborder; 7455 new_state->vcpi_slots = state->vcpi_slots; 7456 new_state->pbn = state->pbn; 7457 return &new_state->base; 7458 } 7459 7460 static int 7461 amdgpu_dm_connector_late_register(struct drm_connector *connector) 7462 { 7463 struct amdgpu_dm_connector *amdgpu_dm_connector = 7464 to_amdgpu_dm_connector(connector); 7465 int r; 7466 7467 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) { 7468 r = sysfs_create_group(&connector->kdev->kobj, 7469 &amdgpu_group); 7470 if (r) 7471 return r; 7472 } 7473 7474 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 7475 7476 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 7477 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 7478 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 7479 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 7480 if (r) 7481 return r; 7482 } 7483 7484 #if defined(CONFIG_DEBUG_FS) 7485 connector_debugfs_init(amdgpu_dm_connector); 7486 #endif 7487 7488 return 0; 7489 } 7490 7491 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 7492 { 7493 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7494 struct dc_link *dc_link = aconnector->dc_link; 7495 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 7496 const struct drm_edid *drm_edid; 7497 struct i2c_adapter *ddc; 7498 struct drm_device *dev = connector->dev; 7499 7500 if (dc_link && dc_link->aux_mode) 7501 ddc = &aconnector->dm_dp_aux.aux.ddc; 7502 else 7503 ddc = &aconnector->i2c->base; 7504 7505 drm_edid = drm_edid_read_ddc(connector, ddc); 7506 drm_edid_connector_update(connector, drm_edid); 7507 if (!drm_edid) { 7508 drm_err(dev, "No EDID found on connector: %s.\n", connector->name); 7509 return; 7510 } 7511 7512 aconnector->drm_edid = drm_edid; 7513 /* Update emulated (virtual) sink's EDID */ 7514 if (dc_em_sink && dc_link) { 7515 // FIXME: Get rid of drm_edid_raw() 7516 const struct edid *edid = drm_edid_raw(drm_edid); 7517 7518 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 7519 memmove(dc_em_sink->dc_edid.raw_edid, edid, 7520 (edid->extensions + 1) * EDID_LENGTH); 7521 dm_helpers_parse_edid_caps( 7522 dc_link, 7523 &dc_em_sink->dc_edid, 7524 &dc_em_sink->edid_caps); 7525 } 7526 } 7527 7528 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 7529 .reset = amdgpu_dm_connector_funcs_reset, 7530 .detect = amdgpu_dm_connector_detect, 7531 .fill_modes = drm_helper_probe_single_connector_modes, 7532 .destroy = amdgpu_dm_connector_destroy, 7533 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 7534 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 7535 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 7536 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 7537 .late_register = amdgpu_dm_connector_late_register, 7538 .early_unregister = amdgpu_dm_connector_unregister, 7539 .force = amdgpu_dm_connector_funcs_force 7540 }; 7541 7542 static int get_modes(struct drm_connector *connector) 7543 { 7544 return amdgpu_dm_connector_get_modes(connector); 7545 } 7546 7547 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 7548 { 7549 struct drm_connector *connector = &aconnector->base; 7550 struct dc_link *dc_link = aconnector->dc_link; 7551 struct dc_sink_init_data init_params = { 7552 .link = aconnector->dc_link, 7553 .sink_signal = SIGNAL_TYPE_VIRTUAL 7554 }; 7555 const struct drm_edid *drm_edid; 7556 const struct edid *edid; 7557 struct i2c_adapter *ddc; 7558 7559 if (dc_link && dc_link->aux_mode) 7560 ddc = &aconnector->dm_dp_aux.aux.ddc; 7561 else 7562 ddc = &aconnector->i2c->base; 7563 7564 drm_edid = drm_edid_read_ddc(connector, ddc); 7565 drm_edid_connector_update(connector, drm_edid); 7566 if (!drm_edid) { 7567 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name); 7568 return; 7569 } 7570 7571 if (connector->display_info.is_hdmi) 7572 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A; 7573 7574 aconnector->drm_edid = drm_edid; 7575 7576 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 7577 aconnector->dc_em_sink = dc_link_add_remote_sink( 7578 aconnector->dc_link, 7579 (uint8_t *)edid, 7580 (edid->extensions + 1) * EDID_LENGTH, 7581 &init_params); 7582 7583 if (aconnector->base.force == DRM_FORCE_ON) { 7584 aconnector->dc_sink = aconnector->dc_link->local_sink ? 7585 aconnector->dc_link->local_sink : 7586 aconnector->dc_em_sink; 7587 if (aconnector->dc_sink) 7588 dc_sink_retain(aconnector->dc_sink); 7589 } 7590 } 7591 7592 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 7593 { 7594 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 7595 7596 /* 7597 * In case of headless boot with force on for DP managed connector 7598 * Those settings have to be != 0 to get initial modeset 7599 */ 7600 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7601 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 7602 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 7603 } 7604 7605 create_eml_sink(aconnector); 7606 } 7607 7608 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 7609 struct dc_stream_state *stream) 7610 { 7611 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 7612 struct dc_plane_state *dc_plane_state = NULL; 7613 struct dc_state *dc_state = NULL; 7614 7615 if (!stream) 7616 goto cleanup; 7617 7618 dc_plane_state = dc_create_plane_state(dc); 7619 if (!dc_plane_state) 7620 goto cleanup; 7621 7622 dc_state = dc_state_create(dc, NULL); 7623 if (!dc_state) 7624 goto cleanup; 7625 7626 /* populate stream to plane */ 7627 dc_plane_state->src_rect.height = stream->src.height; 7628 dc_plane_state->src_rect.width = stream->src.width; 7629 dc_plane_state->dst_rect.height = stream->src.height; 7630 dc_plane_state->dst_rect.width = stream->src.width; 7631 dc_plane_state->clip_rect.height = stream->src.height; 7632 dc_plane_state->clip_rect.width = stream->src.width; 7633 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 7634 dc_plane_state->plane_size.surface_size.height = stream->src.height; 7635 dc_plane_state->plane_size.surface_size.width = stream->src.width; 7636 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 7637 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 7638 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 7639 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 7640 dc_plane_state->rotation = ROTATION_ANGLE_0; 7641 dc_plane_state->is_tiling_rotated = false; 7642 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 7643 7644 dc_result = dc_validate_stream(dc, stream); 7645 if (dc_result == DC_OK) 7646 dc_result = dc_validate_plane(dc, dc_plane_state); 7647 7648 if (dc_result == DC_OK) 7649 dc_result = dc_state_add_stream(dc, dc_state, stream); 7650 7651 if (dc_result == DC_OK && !dc_state_add_plane( 7652 dc, 7653 stream, 7654 dc_plane_state, 7655 dc_state)) 7656 dc_result = DC_FAIL_ATTACH_SURFACES; 7657 7658 if (dc_result == DC_OK) 7659 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY); 7660 7661 cleanup: 7662 if (dc_state) 7663 dc_state_release(dc_state); 7664 7665 if (dc_plane_state) 7666 dc_plane_state_release(dc_plane_state); 7667 7668 return dc_result; 7669 } 7670 7671 struct dc_stream_state * 7672 create_validate_stream_for_sink(struct drm_connector *connector, 7673 const struct drm_display_mode *drm_mode, 7674 const struct dm_connector_state *dm_state, 7675 const struct dc_stream_state *old_stream) 7676 { 7677 struct amdgpu_dm_connector *aconnector = NULL; 7678 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7679 struct dc_stream_state *stream; 7680 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 7681 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 7682 enum dc_status dc_result = DC_OK; 7683 uint8_t bpc_limit = 6; 7684 7685 if (!dm_state) 7686 return NULL; 7687 7688 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 7689 aconnector = to_amdgpu_dm_connector(connector); 7690 7691 if (aconnector && 7692 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A || 7693 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)) 7694 bpc_limit = 8; 7695 7696 do { 7697 drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc); 7698 stream = create_stream_for_sink(connector, drm_mode, 7699 dm_state, old_stream, 7700 requested_bpc); 7701 if (stream == NULL) { 7702 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n"); 7703 break; 7704 } 7705 7706 dc_result = dc_validate_stream(adev->dm.dc, stream); 7707 7708 if (!aconnector) /* writeback connector */ 7709 return stream; 7710 7711 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 7712 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 7713 7714 if (dc_result == DC_OK) 7715 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 7716 7717 if (dc_result != DC_OK) { 7718 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n", 7719 drm_mode->hdisplay, 7720 drm_mode->vdisplay, 7721 drm_mode->clock, 7722 dc_pixel_encoding_to_str(stream->timing.pixel_encoding), 7723 dc_color_depth_to_str(stream->timing.display_color_depth), 7724 dc_status_to_str(dc_result)); 7725 7726 dc_stream_release(stream); 7727 stream = NULL; 7728 requested_bpc -= 2; /* lower bpc to retry validation */ 7729 } 7730 7731 } while (stream == NULL && requested_bpc >= bpc_limit); 7732 7733 switch (dc_result) { 7734 /* 7735 * If we failed to validate DP bandwidth stream with the requested RGB color depth, 7736 * we try to fallback and configure in order: 7737 * YUV422 (8bpc, 6bpc) 7738 * YUV420 (8bpc, 6bpc) 7739 */ 7740 case DC_FAIL_ENC_VALIDATE: 7741 case DC_EXCEED_DONGLE_CAP: 7742 case DC_NO_DP_LINK_BANDWIDTH: 7743 /* recursively entered twice and already tried both YUV422 and YUV420 */ 7744 if (aconnector->force_yuv422_output && aconnector->force_yuv420_output) 7745 break; 7746 /* first failure; try YUV422 */ 7747 if (!aconnector->force_yuv422_output) { 7748 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n", 7749 __func__, __LINE__, dc_result); 7750 aconnector->force_yuv422_output = true; 7751 /* recursively entered and YUV422 failed, try YUV420 */ 7752 } else if (!aconnector->force_yuv420_output) { 7753 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n", 7754 __func__, __LINE__, dc_result); 7755 aconnector->force_yuv420_output = true; 7756 } 7757 stream = create_validate_stream_for_sink(connector, drm_mode, 7758 dm_state, old_stream); 7759 aconnector->force_yuv422_output = false; 7760 aconnector->force_yuv420_output = false; 7761 break; 7762 case DC_OK: 7763 break; 7764 default: 7765 drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n", 7766 __func__, __LINE__, dc_result); 7767 break; 7768 } 7769 7770 return stream; 7771 } 7772 7773 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 7774 const struct drm_display_mode *mode) 7775 { 7776 int result = MODE_ERROR; 7777 struct dc_sink *dc_sink; 7778 struct drm_display_mode *test_mode; 7779 /* TODO: Unhardcode stream count */ 7780 struct dc_stream_state *stream; 7781 /* we always have an amdgpu_dm_connector here since we got 7782 * here via the amdgpu_dm_connector_helper_funcs 7783 */ 7784 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7785 7786 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 7787 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 7788 return result; 7789 7790 /* 7791 * Only run this the first time mode_valid is called to initilialize 7792 * EDID mgmt 7793 */ 7794 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 7795 !aconnector->dc_em_sink) 7796 handle_edid_mgmt(aconnector); 7797 7798 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 7799 7800 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 7801 aconnector->base.force != DRM_FORCE_ON) { 7802 drm_err(connector->dev, "dc_sink is NULL!\n"); 7803 goto fail; 7804 } 7805 7806 test_mode = drm_mode_duplicate(connector->dev, mode); 7807 if (!test_mode) 7808 goto fail; 7809 7810 drm_mode_set_crtcinfo(test_mode, 0); 7811 7812 stream = create_validate_stream_for_sink(connector, test_mode, 7813 to_dm_connector_state(connector->state), 7814 NULL); 7815 drm_mode_destroy(connector->dev, test_mode); 7816 if (stream) { 7817 dc_stream_release(stream); 7818 result = MODE_OK; 7819 } 7820 7821 fail: 7822 /* TODO: error handling*/ 7823 return result; 7824 } 7825 7826 static int fill_hdr_info_packet(const struct drm_connector_state *state, 7827 struct dc_info_packet *out) 7828 { 7829 struct hdmi_drm_infoframe frame; 7830 unsigned char buf[30]; /* 26 + 4 */ 7831 ssize_t len; 7832 int ret, i; 7833 7834 memset(out, 0, sizeof(*out)); 7835 7836 if (!state->hdr_output_metadata) 7837 return 0; 7838 7839 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 7840 if (ret) 7841 return ret; 7842 7843 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 7844 if (len < 0) 7845 return (int)len; 7846 7847 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 7848 if (len != 30) 7849 return -EINVAL; 7850 7851 /* Prepare the infopacket for DC. */ 7852 switch (state->connector->connector_type) { 7853 case DRM_MODE_CONNECTOR_HDMIA: 7854 out->hb0 = 0x87; /* type */ 7855 out->hb1 = 0x01; /* version */ 7856 out->hb2 = 0x1A; /* length */ 7857 out->sb[0] = buf[3]; /* checksum */ 7858 i = 1; 7859 break; 7860 7861 case DRM_MODE_CONNECTOR_DisplayPort: 7862 case DRM_MODE_CONNECTOR_eDP: 7863 out->hb0 = 0x00; /* sdp id, zero */ 7864 out->hb1 = 0x87; /* type */ 7865 out->hb2 = 0x1D; /* payload len - 1 */ 7866 out->hb3 = (0x13 << 2); /* sdp version */ 7867 out->sb[0] = 0x01; /* version */ 7868 out->sb[1] = 0x1A; /* length */ 7869 i = 2; 7870 break; 7871 7872 default: 7873 return -EINVAL; 7874 } 7875 7876 memcpy(&out->sb[i], &buf[4], 26); 7877 out->valid = true; 7878 7879 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 7880 sizeof(out->sb), false); 7881 7882 return 0; 7883 } 7884 7885 static int 7886 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 7887 struct drm_atomic_state *state) 7888 { 7889 struct drm_connector_state *new_con_state = 7890 drm_atomic_get_new_connector_state(state, conn); 7891 struct drm_connector_state *old_con_state = 7892 drm_atomic_get_old_connector_state(state, conn); 7893 struct drm_crtc *crtc = new_con_state->crtc; 7894 struct drm_crtc_state *new_crtc_state; 7895 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 7896 int ret; 7897 7898 if (WARN_ON(unlikely(!old_con_state || !new_con_state))) 7899 return -EINVAL; 7900 7901 trace_amdgpu_dm_connector_atomic_check(new_con_state); 7902 7903 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 7904 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 7905 if (ret < 0) 7906 return ret; 7907 } 7908 7909 if (!crtc) 7910 return 0; 7911 7912 if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) { 7913 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7914 if (IS_ERR(new_crtc_state)) 7915 return PTR_ERR(new_crtc_state); 7916 7917 new_crtc_state->mode_changed = true; 7918 } 7919 7920 if (new_con_state->colorspace != old_con_state->colorspace) { 7921 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7922 if (IS_ERR(new_crtc_state)) 7923 return PTR_ERR(new_crtc_state); 7924 7925 new_crtc_state->mode_changed = true; 7926 } 7927 7928 if (new_con_state->content_type != old_con_state->content_type) { 7929 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7930 if (IS_ERR(new_crtc_state)) 7931 return PTR_ERR(new_crtc_state); 7932 7933 new_crtc_state->mode_changed = true; 7934 } 7935 7936 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 7937 struct dc_info_packet hdr_infopacket; 7938 7939 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 7940 if (ret) 7941 return ret; 7942 7943 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7944 if (IS_ERR(new_crtc_state)) 7945 return PTR_ERR(new_crtc_state); 7946 7947 /* 7948 * DC considers the stream backends changed if the 7949 * static metadata changes. Forcing the modeset also 7950 * gives a simple way for userspace to switch from 7951 * 8bpc to 10bpc when setting the metadata to enter 7952 * or exit HDR. 7953 * 7954 * Changing the static metadata after it's been 7955 * set is permissible, however. So only force a 7956 * modeset if we're entering or exiting HDR. 7957 */ 7958 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 7959 !old_con_state->hdr_output_metadata || 7960 !new_con_state->hdr_output_metadata; 7961 } 7962 7963 return 0; 7964 } 7965 7966 static const struct drm_connector_helper_funcs 7967 amdgpu_dm_connector_helper_funcs = { 7968 /* 7969 * If hotplugging a second bigger display in FB Con mode, bigger resolution 7970 * modes will be filtered by drm_mode_validate_size(), and those modes 7971 * are missing after user start lightdm. So we need to renew modes list. 7972 * in get_modes call back, not just return the modes count 7973 */ 7974 .get_modes = get_modes, 7975 .mode_valid = amdgpu_dm_connector_mode_valid, 7976 .atomic_check = amdgpu_dm_connector_atomic_check, 7977 }; 7978 7979 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 7980 { 7981 7982 } 7983 7984 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 7985 { 7986 switch (display_color_depth) { 7987 case COLOR_DEPTH_666: 7988 return 6; 7989 case COLOR_DEPTH_888: 7990 return 8; 7991 case COLOR_DEPTH_101010: 7992 return 10; 7993 case COLOR_DEPTH_121212: 7994 return 12; 7995 case COLOR_DEPTH_141414: 7996 return 14; 7997 case COLOR_DEPTH_161616: 7998 return 16; 7999 default: 8000 break; 8001 } 8002 return 0; 8003 } 8004 8005 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 8006 struct drm_crtc_state *crtc_state, 8007 struct drm_connector_state *conn_state) 8008 { 8009 struct drm_atomic_state *state = crtc_state->state; 8010 struct drm_connector *connector = conn_state->connector; 8011 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8012 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 8013 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 8014 struct drm_dp_mst_topology_mgr *mst_mgr; 8015 struct drm_dp_mst_port *mst_port; 8016 struct drm_dp_mst_topology_state *mst_state; 8017 enum dc_color_depth color_depth; 8018 int clock, bpp = 0; 8019 bool is_y420 = false; 8020 8021 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) || 8022 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) { 8023 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8024 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8025 enum drm_mode_status result; 8026 8027 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode); 8028 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) { 8029 drm_dbg_driver(encoder->dev, 8030 "mode %dx%d@%dHz is not native, enabling scaling\n", 8031 adjusted_mode->hdisplay, adjusted_mode->vdisplay, 8032 drm_mode_vrefresh(adjusted_mode)); 8033 dm_new_connector_state->scaling = RMX_FULL; 8034 } 8035 return 0; 8036 } 8037 8038 if (!aconnector->mst_output_port) 8039 return 0; 8040 8041 mst_port = aconnector->mst_output_port; 8042 mst_mgr = &aconnector->mst_root->mst_mgr; 8043 8044 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 8045 return 0; 8046 8047 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 8048 if (IS_ERR(mst_state)) 8049 return PTR_ERR(mst_state); 8050 8051 mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 8052 8053 if (!state->duplicated) { 8054 int max_bpc = conn_state->max_requested_bpc; 8055 8056 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 8057 aconnector->force_yuv420_output; 8058 color_depth = convert_color_depth_from_display_info(connector, 8059 is_y420, 8060 max_bpc); 8061 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 8062 clock = adjusted_mode->clock; 8063 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 8064 } 8065 8066 dm_new_connector_state->vcpi_slots = 8067 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 8068 dm_new_connector_state->pbn); 8069 if (dm_new_connector_state->vcpi_slots < 0) { 8070 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 8071 return dm_new_connector_state->vcpi_slots; 8072 } 8073 return 0; 8074 } 8075 8076 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 8077 .disable = dm_encoder_helper_disable, 8078 .atomic_check = dm_encoder_helper_atomic_check 8079 }; 8080 8081 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 8082 struct dc_state *dc_state, 8083 struct dsc_mst_fairness_vars *vars) 8084 { 8085 struct dc_stream_state *stream = NULL; 8086 struct drm_connector *connector; 8087 struct drm_connector_state *new_con_state; 8088 struct amdgpu_dm_connector *aconnector; 8089 struct dm_connector_state *dm_conn_state; 8090 int i, j, ret; 8091 int vcpi, pbn_div, pbn = 0, slot_num = 0; 8092 8093 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8094 8095 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8096 continue; 8097 8098 aconnector = to_amdgpu_dm_connector(connector); 8099 8100 if (!aconnector->mst_output_port) 8101 continue; 8102 8103 if (!new_con_state || !new_con_state->crtc) 8104 continue; 8105 8106 dm_conn_state = to_dm_connector_state(new_con_state); 8107 8108 for (j = 0; j < dc_state->stream_count; j++) { 8109 stream = dc_state->streams[j]; 8110 if (!stream) 8111 continue; 8112 8113 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 8114 break; 8115 8116 stream = NULL; 8117 } 8118 8119 if (!stream) 8120 continue; 8121 8122 pbn_div = dm_mst_get_pbn_divider(stream->link); 8123 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 8124 for (j = 0; j < dc_state->stream_count; j++) { 8125 if (vars[j].aconnector == aconnector) { 8126 pbn = vars[j].pbn; 8127 break; 8128 } 8129 } 8130 8131 if (j == dc_state->stream_count || pbn_div == 0) 8132 continue; 8133 8134 slot_num = DIV_ROUND_UP(pbn, pbn_div); 8135 8136 if (stream->timing.flags.DSC != 1) { 8137 dm_conn_state->pbn = pbn; 8138 dm_conn_state->vcpi_slots = slot_num; 8139 8140 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 8141 dm_conn_state->pbn, false); 8142 if (ret < 0) 8143 return ret; 8144 8145 continue; 8146 } 8147 8148 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 8149 if (vcpi < 0) 8150 return vcpi; 8151 8152 dm_conn_state->pbn = pbn; 8153 dm_conn_state->vcpi_slots = vcpi; 8154 } 8155 return 0; 8156 } 8157 8158 static int to_drm_connector_type(enum signal_type st) 8159 { 8160 switch (st) { 8161 case SIGNAL_TYPE_HDMI_TYPE_A: 8162 return DRM_MODE_CONNECTOR_HDMIA; 8163 case SIGNAL_TYPE_EDP: 8164 return DRM_MODE_CONNECTOR_eDP; 8165 case SIGNAL_TYPE_LVDS: 8166 return DRM_MODE_CONNECTOR_LVDS; 8167 case SIGNAL_TYPE_RGB: 8168 return DRM_MODE_CONNECTOR_VGA; 8169 case SIGNAL_TYPE_DISPLAY_PORT: 8170 case SIGNAL_TYPE_DISPLAY_PORT_MST: 8171 return DRM_MODE_CONNECTOR_DisplayPort; 8172 case SIGNAL_TYPE_DVI_DUAL_LINK: 8173 case SIGNAL_TYPE_DVI_SINGLE_LINK: 8174 return DRM_MODE_CONNECTOR_DVID; 8175 case SIGNAL_TYPE_VIRTUAL: 8176 return DRM_MODE_CONNECTOR_VIRTUAL; 8177 8178 default: 8179 return DRM_MODE_CONNECTOR_Unknown; 8180 } 8181 } 8182 8183 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 8184 { 8185 struct drm_encoder *encoder; 8186 8187 /* There is only one encoder per connector */ 8188 drm_connector_for_each_possible_encoder(connector, encoder) 8189 return encoder; 8190 8191 return NULL; 8192 } 8193 8194 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 8195 { 8196 struct drm_encoder *encoder; 8197 struct amdgpu_encoder *amdgpu_encoder; 8198 8199 encoder = amdgpu_dm_connector_to_encoder(connector); 8200 8201 if (encoder == NULL) 8202 return; 8203 8204 amdgpu_encoder = to_amdgpu_encoder(encoder); 8205 8206 amdgpu_encoder->native_mode.clock = 0; 8207 8208 if (!list_empty(&connector->probed_modes)) { 8209 struct drm_display_mode *preferred_mode = NULL; 8210 8211 list_for_each_entry(preferred_mode, 8212 &connector->probed_modes, 8213 head) { 8214 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 8215 amdgpu_encoder->native_mode = *preferred_mode; 8216 8217 break; 8218 } 8219 8220 } 8221 } 8222 8223 static struct drm_display_mode * 8224 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 8225 char *name, 8226 int hdisplay, int vdisplay) 8227 { 8228 struct drm_device *dev = encoder->dev; 8229 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8230 struct drm_display_mode *mode = NULL; 8231 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8232 8233 mode = drm_mode_duplicate(dev, native_mode); 8234 8235 if (mode == NULL) 8236 return NULL; 8237 8238 mode->hdisplay = hdisplay; 8239 mode->vdisplay = vdisplay; 8240 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8241 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 8242 8243 return mode; 8244 8245 } 8246 8247 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 8248 struct drm_connector *connector) 8249 { 8250 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8251 struct drm_display_mode *mode = NULL; 8252 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8253 struct amdgpu_dm_connector *amdgpu_dm_connector = 8254 to_amdgpu_dm_connector(connector); 8255 int i; 8256 int n; 8257 struct mode_size { 8258 char name[DRM_DISPLAY_MODE_LEN]; 8259 int w; 8260 int h; 8261 } common_modes[] = { 8262 { "640x480", 640, 480}, 8263 { "800x600", 800, 600}, 8264 { "1024x768", 1024, 768}, 8265 { "1280x720", 1280, 720}, 8266 { "1280x800", 1280, 800}, 8267 {"1280x1024", 1280, 1024}, 8268 { "1440x900", 1440, 900}, 8269 {"1680x1050", 1680, 1050}, 8270 {"1600x1200", 1600, 1200}, 8271 {"1920x1080", 1920, 1080}, 8272 {"1920x1200", 1920, 1200} 8273 }; 8274 8275 if ((connector->connector_type != DRM_MODE_CONNECTOR_eDP) && 8276 (connector->connector_type != DRM_MODE_CONNECTOR_LVDS)) 8277 return; 8278 8279 n = ARRAY_SIZE(common_modes); 8280 8281 for (i = 0; i < n; i++) { 8282 struct drm_display_mode *curmode = NULL; 8283 bool mode_existed = false; 8284 8285 if (common_modes[i].w > native_mode->hdisplay || 8286 common_modes[i].h > native_mode->vdisplay || 8287 (common_modes[i].w == native_mode->hdisplay && 8288 common_modes[i].h == native_mode->vdisplay)) 8289 continue; 8290 8291 list_for_each_entry(curmode, &connector->probed_modes, head) { 8292 if (common_modes[i].w == curmode->hdisplay && 8293 common_modes[i].h == curmode->vdisplay) { 8294 mode_existed = true; 8295 break; 8296 } 8297 } 8298 8299 if (mode_existed) 8300 continue; 8301 8302 mode = amdgpu_dm_create_common_mode(encoder, 8303 common_modes[i].name, common_modes[i].w, 8304 common_modes[i].h); 8305 if (!mode) 8306 continue; 8307 8308 drm_mode_probed_add(connector, mode); 8309 amdgpu_dm_connector->num_modes++; 8310 } 8311 } 8312 8313 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 8314 { 8315 struct drm_encoder *encoder; 8316 struct amdgpu_encoder *amdgpu_encoder; 8317 const struct drm_display_mode *native_mode; 8318 8319 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 8320 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 8321 return; 8322 8323 mutex_lock(&connector->dev->mode_config.mutex); 8324 amdgpu_dm_connector_get_modes(connector); 8325 mutex_unlock(&connector->dev->mode_config.mutex); 8326 8327 encoder = amdgpu_dm_connector_to_encoder(connector); 8328 if (!encoder) 8329 return; 8330 8331 amdgpu_encoder = to_amdgpu_encoder(encoder); 8332 8333 native_mode = &amdgpu_encoder->native_mode; 8334 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 8335 return; 8336 8337 drm_connector_set_panel_orientation_with_quirk(connector, 8338 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 8339 native_mode->hdisplay, 8340 native_mode->vdisplay); 8341 } 8342 8343 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 8344 const struct drm_edid *drm_edid) 8345 { 8346 struct amdgpu_dm_connector *amdgpu_dm_connector = 8347 to_amdgpu_dm_connector(connector); 8348 8349 if (drm_edid) { 8350 /* empty probed_modes */ 8351 INIT_LIST_HEAD(&connector->probed_modes); 8352 amdgpu_dm_connector->num_modes = 8353 drm_edid_connector_add_modes(connector); 8354 8355 /* sorting the probed modes before calling function 8356 * amdgpu_dm_get_native_mode() since EDID can have 8357 * more than one preferred mode. The modes that are 8358 * later in the probed mode list could be of higher 8359 * and preferred resolution. For example, 3840x2160 8360 * resolution in base EDID preferred timing and 4096x2160 8361 * preferred resolution in DID extension block later. 8362 */ 8363 drm_mode_sort(&connector->probed_modes); 8364 amdgpu_dm_get_native_mode(connector); 8365 8366 /* Freesync capabilities are reset by calling 8367 * drm_edid_connector_add_modes() and need to be 8368 * restored here. 8369 */ 8370 amdgpu_dm_update_freesync_caps(connector, drm_edid); 8371 } else { 8372 amdgpu_dm_connector->num_modes = 0; 8373 } 8374 } 8375 8376 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 8377 struct drm_display_mode *mode) 8378 { 8379 struct drm_display_mode *m; 8380 8381 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 8382 if (drm_mode_equal(m, mode)) 8383 return true; 8384 } 8385 8386 return false; 8387 } 8388 8389 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 8390 { 8391 const struct drm_display_mode *m; 8392 struct drm_display_mode *new_mode; 8393 uint i; 8394 u32 new_modes_count = 0; 8395 8396 /* Standard FPS values 8397 * 8398 * 23.976 - TV/NTSC 8399 * 24 - Cinema 8400 * 25 - TV/PAL 8401 * 29.97 - TV/NTSC 8402 * 30 - TV/NTSC 8403 * 48 - Cinema HFR 8404 * 50 - TV/PAL 8405 * 60 - Commonly used 8406 * 48,72,96,120 - Multiples of 24 8407 */ 8408 static const u32 common_rates[] = { 8409 23976, 24000, 25000, 29970, 30000, 8410 48000, 50000, 60000, 72000, 96000, 120000 8411 }; 8412 8413 /* 8414 * Find mode with highest refresh rate with the same resolution 8415 * as the preferred mode. Some monitors report a preferred mode 8416 * with lower resolution than the highest refresh rate supported. 8417 */ 8418 8419 m = get_highest_refresh_rate_mode(aconnector, true); 8420 if (!m) 8421 return 0; 8422 8423 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 8424 u64 target_vtotal, target_vtotal_diff; 8425 u64 num, den; 8426 8427 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 8428 continue; 8429 8430 if (common_rates[i] < aconnector->min_vfreq * 1000 || 8431 common_rates[i] > aconnector->max_vfreq * 1000) 8432 continue; 8433 8434 num = (unsigned long long)m->clock * 1000 * 1000; 8435 den = common_rates[i] * (unsigned long long)m->htotal; 8436 target_vtotal = div_u64(num, den); 8437 target_vtotal_diff = target_vtotal - m->vtotal; 8438 8439 /* Check for illegal modes */ 8440 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 8441 m->vsync_end + target_vtotal_diff < m->vsync_start || 8442 m->vtotal + target_vtotal_diff < m->vsync_end) 8443 continue; 8444 8445 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 8446 if (!new_mode) 8447 goto out; 8448 8449 new_mode->vtotal += (u16)target_vtotal_diff; 8450 new_mode->vsync_start += (u16)target_vtotal_diff; 8451 new_mode->vsync_end += (u16)target_vtotal_diff; 8452 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8453 new_mode->type |= DRM_MODE_TYPE_DRIVER; 8454 8455 if (!is_duplicate_mode(aconnector, new_mode)) { 8456 drm_mode_probed_add(&aconnector->base, new_mode); 8457 new_modes_count += 1; 8458 } else 8459 drm_mode_destroy(aconnector->base.dev, new_mode); 8460 } 8461 out: 8462 return new_modes_count; 8463 } 8464 8465 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 8466 const struct drm_edid *drm_edid) 8467 { 8468 struct amdgpu_dm_connector *amdgpu_dm_connector = 8469 to_amdgpu_dm_connector(connector); 8470 8471 if (!(amdgpu_freesync_vid_mode && drm_edid)) 8472 return; 8473 8474 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 8475 amdgpu_dm_connector->num_modes += 8476 add_fs_modes(amdgpu_dm_connector); 8477 } 8478 8479 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 8480 { 8481 struct amdgpu_dm_connector *amdgpu_dm_connector = 8482 to_amdgpu_dm_connector(connector); 8483 struct drm_encoder *encoder; 8484 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid; 8485 struct dc_link_settings *verified_link_cap = 8486 &amdgpu_dm_connector->dc_link->verified_link_cap; 8487 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 8488 8489 encoder = amdgpu_dm_connector_to_encoder(connector); 8490 8491 if (!drm_edid) { 8492 amdgpu_dm_connector->num_modes = 8493 drm_add_modes_noedid(connector, 640, 480); 8494 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 8495 amdgpu_dm_connector->num_modes += 8496 drm_add_modes_noedid(connector, 1920, 1080); 8497 } else { 8498 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid); 8499 if (encoder) 8500 amdgpu_dm_connector_add_common_modes(encoder, connector); 8501 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid); 8502 } 8503 amdgpu_dm_fbc_init(connector); 8504 8505 return amdgpu_dm_connector->num_modes; 8506 } 8507 8508 static const u32 supported_colorspaces = 8509 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 8510 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 8511 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 8512 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 8513 8514 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 8515 struct amdgpu_dm_connector *aconnector, 8516 int connector_type, 8517 struct dc_link *link, 8518 int link_index) 8519 { 8520 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 8521 8522 /* 8523 * Some of the properties below require access to state, like bpc. 8524 * Allocate some default initial connector state with our reset helper. 8525 */ 8526 if (aconnector->base.funcs->reset) 8527 aconnector->base.funcs->reset(&aconnector->base); 8528 8529 aconnector->connector_id = link_index; 8530 aconnector->bl_idx = -1; 8531 aconnector->dc_link = link; 8532 aconnector->base.interlace_allowed = false; 8533 aconnector->base.doublescan_allowed = false; 8534 aconnector->base.stereo_allowed = false; 8535 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 8536 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 8537 aconnector->audio_inst = -1; 8538 aconnector->pack_sdp_v1_3 = false; 8539 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 8540 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 8541 mutex_init(&aconnector->hpd_lock); 8542 mutex_init(&aconnector->handle_mst_msg_ready); 8543 8544 /* 8545 * configure support HPD hot plug connector_>polled default value is 0 8546 * which means HPD hot plug not supported 8547 */ 8548 switch (connector_type) { 8549 case DRM_MODE_CONNECTOR_HDMIA: 8550 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8551 aconnector->base.ycbcr_420_allowed = 8552 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 8553 break; 8554 case DRM_MODE_CONNECTOR_DisplayPort: 8555 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8556 link->link_enc = link_enc_cfg_get_link_enc(link); 8557 ASSERT(link->link_enc); 8558 if (link->link_enc) 8559 aconnector->base.ycbcr_420_allowed = 8560 link->link_enc->features.dp_ycbcr420_supported ? true : false; 8561 break; 8562 case DRM_MODE_CONNECTOR_DVID: 8563 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8564 break; 8565 default: 8566 break; 8567 } 8568 8569 drm_object_attach_property(&aconnector->base.base, 8570 dm->ddev->mode_config.scaling_mode_property, 8571 DRM_MODE_SCALE_NONE); 8572 8573 if (connector_type == DRM_MODE_CONNECTOR_HDMIA 8574 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root)) 8575 drm_connector_attach_broadcast_rgb_property(&aconnector->base); 8576 8577 drm_object_attach_property(&aconnector->base.base, 8578 adev->mode_info.underscan_property, 8579 UNDERSCAN_OFF); 8580 drm_object_attach_property(&aconnector->base.base, 8581 adev->mode_info.underscan_hborder_property, 8582 0); 8583 drm_object_attach_property(&aconnector->base.base, 8584 adev->mode_info.underscan_vborder_property, 8585 0); 8586 8587 if (!aconnector->mst_root) 8588 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 8589 8590 aconnector->base.state->max_bpc = 16; 8591 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 8592 8593 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8594 /* Content Type is currently only implemented for HDMI. */ 8595 drm_connector_attach_content_type_property(&aconnector->base); 8596 } 8597 8598 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8599 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 8600 drm_connector_attach_colorspace_property(&aconnector->base); 8601 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 8602 connector_type == DRM_MODE_CONNECTOR_eDP) { 8603 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 8604 drm_connector_attach_colorspace_property(&aconnector->base); 8605 } 8606 8607 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8608 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 8609 connector_type == DRM_MODE_CONNECTOR_eDP) { 8610 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 8611 8612 if (!aconnector->mst_root) 8613 drm_connector_attach_vrr_capable_property(&aconnector->base); 8614 8615 if (adev->dm.hdcp_workqueue) 8616 drm_connector_attach_content_protection_property(&aconnector->base, true); 8617 } 8618 8619 if (connector_type == DRM_MODE_CONNECTOR_eDP) { 8620 struct drm_privacy_screen *privacy_screen; 8621 8622 privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL); 8623 if (!IS_ERR(privacy_screen)) { 8624 drm_connector_attach_privacy_screen_provider(&aconnector->base, 8625 privacy_screen); 8626 } else if (PTR_ERR(privacy_screen) != -ENODEV) { 8627 drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n"); 8628 } 8629 } 8630 } 8631 8632 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 8633 struct i2c_msg *msgs, int num) 8634 { 8635 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 8636 struct ddc_service *ddc_service = i2c->ddc_service; 8637 struct i2c_command cmd; 8638 int i; 8639 int result = -EIO; 8640 8641 if (!ddc_service->ddc_pin) 8642 return result; 8643 8644 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 8645 8646 if (!cmd.payloads) 8647 return result; 8648 8649 cmd.number_of_payloads = num; 8650 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 8651 cmd.speed = 100; 8652 8653 for (i = 0; i < num; i++) { 8654 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 8655 cmd.payloads[i].address = msgs[i].addr; 8656 cmd.payloads[i].length = msgs[i].len; 8657 cmd.payloads[i].data = msgs[i].buf; 8658 } 8659 8660 if (i2c->oem) { 8661 if (dc_submit_i2c_oem( 8662 ddc_service->ctx->dc, 8663 &cmd)) 8664 result = num; 8665 } else { 8666 if (dc_submit_i2c( 8667 ddc_service->ctx->dc, 8668 ddc_service->link->link_index, 8669 &cmd)) 8670 result = num; 8671 } 8672 8673 kfree(cmd.payloads); 8674 return result; 8675 } 8676 8677 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 8678 { 8679 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 8680 } 8681 8682 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 8683 .master_xfer = amdgpu_dm_i2c_xfer, 8684 .functionality = amdgpu_dm_i2c_func, 8685 }; 8686 8687 static struct amdgpu_i2c_adapter * 8688 create_i2c(struct ddc_service *ddc_service, bool oem) 8689 { 8690 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 8691 struct amdgpu_i2c_adapter *i2c; 8692 8693 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 8694 if (!i2c) 8695 return NULL; 8696 i2c->base.owner = THIS_MODULE; 8697 i2c->base.dev.parent = &adev->pdev->dev; 8698 i2c->base.algo = &amdgpu_dm_i2c_algo; 8699 if (oem) 8700 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus"); 8701 else 8702 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", 8703 ddc_service->link->link_index); 8704 i2c_set_adapdata(&i2c->base, i2c); 8705 i2c->ddc_service = ddc_service; 8706 i2c->oem = oem; 8707 8708 return i2c; 8709 } 8710 8711 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector) 8712 { 8713 struct cec_connector_info conn_info; 8714 struct drm_device *ddev = aconnector->base.dev; 8715 struct device *hdmi_dev = ddev->dev; 8716 8717 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) { 8718 drm_info(ddev, "HDMI-CEC feature masked\n"); 8719 return -EINVAL; 8720 } 8721 8722 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base); 8723 aconnector->notifier = 8724 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info); 8725 if (!aconnector->notifier) { 8726 drm_err(ddev, "Failed to create cec notifier\n"); 8727 return -ENOMEM; 8728 } 8729 8730 return 0; 8731 } 8732 8733 /* 8734 * Note: this function assumes that dc_link_detect() was called for the 8735 * dc_link which will be represented by this aconnector. 8736 */ 8737 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 8738 struct amdgpu_dm_connector *aconnector, 8739 u32 link_index, 8740 struct amdgpu_encoder *aencoder) 8741 { 8742 int res = 0; 8743 int connector_type; 8744 struct dc *dc = dm->dc; 8745 struct dc_link *link = dc_get_link_at_index(dc, link_index); 8746 struct amdgpu_i2c_adapter *i2c; 8747 8748 /* Not needed for writeback connector */ 8749 link->priv = aconnector; 8750 8751 8752 i2c = create_i2c(link->ddc, false); 8753 if (!i2c) { 8754 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n"); 8755 return -ENOMEM; 8756 } 8757 8758 aconnector->i2c = i2c; 8759 res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base); 8760 8761 if (res) { 8762 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index); 8763 goto out_free; 8764 } 8765 8766 connector_type = to_drm_connector_type(link->connector_signal); 8767 8768 res = drm_connector_init_with_ddc( 8769 dm->ddev, 8770 &aconnector->base, 8771 &amdgpu_dm_connector_funcs, 8772 connector_type, 8773 &i2c->base); 8774 8775 if (res) { 8776 drm_err(adev_to_drm(dm->adev), "connector_init failed\n"); 8777 aconnector->connector_id = -1; 8778 goto out_free; 8779 } 8780 8781 drm_connector_helper_add( 8782 &aconnector->base, 8783 &amdgpu_dm_connector_helper_funcs); 8784 8785 amdgpu_dm_connector_init_helper( 8786 dm, 8787 aconnector, 8788 connector_type, 8789 link, 8790 link_index); 8791 8792 drm_connector_attach_encoder( 8793 &aconnector->base, &aencoder->base); 8794 8795 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8796 connector_type == DRM_MODE_CONNECTOR_HDMIB) 8797 amdgpu_dm_initialize_hdmi_connector(aconnector); 8798 8799 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 8800 || connector_type == DRM_MODE_CONNECTOR_eDP) 8801 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 8802 8803 out_free: 8804 if (res) { 8805 kfree(i2c); 8806 aconnector->i2c = NULL; 8807 } 8808 return res; 8809 } 8810 8811 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 8812 { 8813 switch (adev->mode_info.num_crtc) { 8814 case 1: 8815 return 0x1; 8816 case 2: 8817 return 0x3; 8818 case 3: 8819 return 0x7; 8820 case 4: 8821 return 0xf; 8822 case 5: 8823 return 0x1f; 8824 case 6: 8825 default: 8826 return 0x3f; 8827 } 8828 } 8829 8830 static int amdgpu_dm_encoder_init(struct drm_device *dev, 8831 struct amdgpu_encoder *aencoder, 8832 uint32_t link_index) 8833 { 8834 struct amdgpu_device *adev = drm_to_adev(dev); 8835 8836 int res = drm_encoder_init(dev, 8837 &aencoder->base, 8838 &amdgpu_dm_encoder_funcs, 8839 DRM_MODE_ENCODER_TMDS, 8840 NULL); 8841 8842 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 8843 8844 if (!res) 8845 aencoder->encoder_id = link_index; 8846 else 8847 aencoder->encoder_id = -1; 8848 8849 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 8850 8851 return res; 8852 } 8853 8854 static void manage_dm_interrupts(struct amdgpu_device *adev, 8855 struct amdgpu_crtc *acrtc, 8856 struct dm_crtc_state *acrtc_state) 8857 { /* 8858 * We cannot be sure that the frontend index maps to the same 8859 * backend index - some even map to more than one. 8860 * So we have to go through the CRTC to find the right IRQ. 8861 */ 8862 int irq_type = amdgpu_display_crtc_idx_to_irq_type( 8863 adev, 8864 acrtc->crtc_id); 8865 struct drm_device *dev = adev_to_drm(adev); 8866 8867 struct drm_vblank_crtc_config config = {0}; 8868 struct dc_crtc_timing *timing; 8869 int offdelay; 8870 8871 if (acrtc_state) { 8872 timing = &acrtc_state->stream->timing; 8873 8874 /* 8875 * Depending on when the HW latching event of double-buffered 8876 * registers happen relative to the PSR SDP deadline, and how 8877 * bad the Panel clock has drifted since the last ALPM off 8878 * event, there can be up to 3 frames of delay between sending 8879 * the PSR exit cmd to DMUB fw, and when the panel starts 8880 * displaying live frames. 8881 * 8882 * We can set: 8883 * 8884 * 20/100 * offdelay_ms = 3_frames_ms 8885 * => offdelay_ms = 5 * 3_frames_ms 8886 * 8887 * This ensures that `3_frames_ms` will only be experienced as a 8888 * 20% delay on top how long the display has been static, and 8889 * thus make the delay less perceivable. 8890 */ 8891 if (acrtc_state->stream->link->psr_settings.psr_version < 8892 DC_PSR_VERSION_UNSUPPORTED) { 8893 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 * 8894 timing->v_total * 8895 timing->h_total, 8896 timing->pix_clk_100hz); 8897 config.offdelay_ms = offdelay ?: 30; 8898 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) < 8899 IP_VERSION(3, 5, 0) || 8900 !(adev->flags & AMD_IS_APU)) { 8901 /* 8902 * Older HW and DGPU have issues with instant off; 8903 * use a 2 frame offdelay. 8904 */ 8905 offdelay = DIV64_U64_ROUND_UP((u64)20 * 8906 timing->v_total * 8907 timing->h_total, 8908 timing->pix_clk_100hz); 8909 8910 config.offdelay_ms = offdelay ?: 30; 8911 } else { 8912 /* offdelay_ms = 0 will never disable vblank */ 8913 config.offdelay_ms = 1; 8914 config.disable_immediate = true; 8915 } 8916 8917 drm_crtc_vblank_on_config(&acrtc->base, 8918 &config); 8919 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/ 8920 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 8921 case IP_VERSION(3, 0, 0): 8922 case IP_VERSION(3, 0, 2): 8923 case IP_VERSION(3, 0, 3): 8924 case IP_VERSION(3, 2, 0): 8925 if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type)) 8926 drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n"); 8927 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8928 if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type)) 8929 drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n"); 8930 #endif 8931 } 8932 8933 } else { 8934 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/ 8935 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 8936 case IP_VERSION(3, 0, 0): 8937 case IP_VERSION(3, 0, 2): 8938 case IP_VERSION(3, 0, 3): 8939 case IP_VERSION(3, 2, 0): 8940 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8941 if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type)) 8942 drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n"); 8943 #endif 8944 if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type)) 8945 drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n"); 8946 } 8947 8948 drm_crtc_vblank_off(&acrtc->base); 8949 } 8950 } 8951 8952 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 8953 struct amdgpu_crtc *acrtc) 8954 { 8955 int irq_type = 8956 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 8957 8958 /** 8959 * This reads the current state for the IRQ and force reapplies 8960 * the setting to hardware. 8961 */ 8962 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 8963 } 8964 8965 static bool 8966 is_scaling_state_different(const struct dm_connector_state *dm_state, 8967 const struct dm_connector_state *old_dm_state) 8968 { 8969 if (dm_state->scaling != old_dm_state->scaling) 8970 return true; 8971 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 8972 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 8973 return true; 8974 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 8975 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 8976 return true; 8977 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 8978 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 8979 return true; 8980 return false; 8981 } 8982 8983 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 8984 struct drm_crtc_state *old_crtc_state, 8985 struct drm_connector_state *new_conn_state, 8986 struct drm_connector_state *old_conn_state, 8987 const struct drm_connector *connector, 8988 struct hdcp_workqueue *hdcp_w) 8989 { 8990 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8991 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 8992 8993 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8994 connector->index, connector->status, connector->dpms); 8995 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8996 old_conn_state->content_protection, new_conn_state->content_protection); 8997 8998 if (old_crtc_state) 8999 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9000 old_crtc_state->enable, 9001 old_crtc_state->active, 9002 old_crtc_state->mode_changed, 9003 old_crtc_state->active_changed, 9004 old_crtc_state->connectors_changed); 9005 9006 if (new_crtc_state) 9007 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9008 new_crtc_state->enable, 9009 new_crtc_state->active, 9010 new_crtc_state->mode_changed, 9011 new_crtc_state->active_changed, 9012 new_crtc_state->connectors_changed); 9013 9014 /* hdcp content type change */ 9015 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 9016 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 9017 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9018 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 9019 return true; 9020 } 9021 9022 /* CP is being re enabled, ignore this */ 9023 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 9024 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9025 if (new_crtc_state && new_crtc_state->mode_changed) { 9026 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9027 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 9028 return true; 9029 } 9030 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 9031 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 9032 return false; 9033 } 9034 9035 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 9036 * 9037 * Handles: UNDESIRED -> ENABLED 9038 */ 9039 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 9040 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 9041 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9042 9043 /* Stream removed and re-enabled 9044 * 9045 * Can sometimes overlap with the HPD case, 9046 * thus set update_hdcp to false to avoid 9047 * setting HDCP multiple times. 9048 * 9049 * Handles: DESIRED -> DESIRED (Special case) 9050 */ 9051 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 9052 new_conn_state->crtc && new_conn_state->crtc->enabled && 9053 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9054 dm_con_state->update_hdcp = false; 9055 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 9056 __func__); 9057 return true; 9058 } 9059 9060 /* Hot-plug, headless s3, dpms 9061 * 9062 * Only start HDCP if the display is connected/enabled. 9063 * update_hdcp flag will be set to false until the next 9064 * HPD comes in. 9065 * 9066 * Handles: DESIRED -> DESIRED (Special case) 9067 */ 9068 if (dm_con_state->update_hdcp && 9069 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 9070 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 9071 dm_con_state->update_hdcp = false; 9072 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 9073 __func__); 9074 return true; 9075 } 9076 9077 if (old_conn_state->content_protection == new_conn_state->content_protection) { 9078 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9079 if (new_crtc_state && new_crtc_state->mode_changed) { 9080 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 9081 __func__); 9082 return true; 9083 } 9084 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 9085 __func__); 9086 return false; 9087 } 9088 9089 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 9090 return false; 9091 } 9092 9093 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 9094 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 9095 __func__); 9096 return true; 9097 } 9098 9099 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 9100 return false; 9101 } 9102 9103 static void remove_stream(struct amdgpu_device *adev, 9104 struct amdgpu_crtc *acrtc, 9105 struct dc_stream_state *stream) 9106 { 9107 /* this is the update mode case */ 9108 9109 acrtc->otg_inst = -1; 9110 acrtc->enabled = false; 9111 } 9112 9113 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 9114 { 9115 9116 assert_spin_locked(&acrtc->base.dev->event_lock); 9117 WARN_ON(acrtc->event); 9118 9119 acrtc->event = acrtc->base.state->event; 9120 9121 /* Set the flip status */ 9122 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 9123 9124 /* Mark this event as consumed */ 9125 acrtc->base.state->event = NULL; 9126 9127 drm_dbg_state(acrtc->base.dev, 9128 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 9129 acrtc->crtc_id); 9130 } 9131 9132 static void update_freesync_state_on_stream( 9133 struct amdgpu_display_manager *dm, 9134 struct dm_crtc_state *new_crtc_state, 9135 struct dc_stream_state *new_stream, 9136 struct dc_plane_state *surface, 9137 u32 flip_timestamp_in_us) 9138 { 9139 struct mod_vrr_params vrr_params; 9140 struct dc_info_packet vrr_infopacket = {0}; 9141 struct amdgpu_device *adev = dm->adev; 9142 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9143 unsigned long flags; 9144 bool pack_sdp_v1_3 = false; 9145 struct amdgpu_dm_connector *aconn; 9146 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 9147 9148 if (!new_stream) 9149 return; 9150 9151 /* 9152 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9153 * For now it's sufficient to just guard against these conditions. 9154 */ 9155 9156 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9157 return; 9158 9159 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9160 vrr_params = acrtc->dm_irq_params.vrr_params; 9161 9162 if (surface) { 9163 mod_freesync_handle_preflip( 9164 dm->freesync_module, 9165 surface, 9166 new_stream, 9167 flip_timestamp_in_us, 9168 &vrr_params); 9169 9170 if (adev->family < AMDGPU_FAMILY_AI && 9171 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 9172 mod_freesync_handle_v_update(dm->freesync_module, 9173 new_stream, &vrr_params); 9174 9175 /* Need to call this before the frame ends. */ 9176 dc_stream_adjust_vmin_vmax(dm->dc, 9177 new_crtc_state->stream, 9178 &vrr_params.adjust); 9179 } 9180 } 9181 9182 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 9183 9184 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 9185 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 9186 9187 if (aconn->vsdb_info.amd_vsdb_version == 1) 9188 packet_type = PACKET_TYPE_FS_V1; 9189 else if (aconn->vsdb_info.amd_vsdb_version == 2) 9190 packet_type = PACKET_TYPE_FS_V2; 9191 else if (aconn->vsdb_info.amd_vsdb_version == 3) 9192 packet_type = PACKET_TYPE_FS_V3; 9193 9194 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 9195 &new_stream->adaptive_sync_infopacket); 9196 } 9197 9198 mod_freesync_build_vrr_infopacket( 9199 dm->freesync_module, 9200 new_stream, 9201 &vrr_params, 9202 packet_type, 9203 TRANSFER_FUNC_UNKNOWN, 9204 &vrr_infopacket, 9205 pack_sdp_v1_3); 9206 9207 new_crtc_state->freesync_vrr_info_changed |= 9208 (memcmp(&new_crtc_state->vrr_infopacket, 9209 &vrr_infopacket, 9210 sizeof(vrr_infopacket)) != 0); 9211 9212 acrtc->dm_irq_params.vrr_params = vrr_params; 9213 new_crtc_state->vrr_infopacket = vrr_infopacket; 9214 9215 new_stream->vrr_infopacket = vrr_infopacket; 9216 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 9217 9218 if (new_crtc_state->freesync_vrr_info_changed) 9219 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 9220 new_crtc_state->base.crtc->base.id, 9221 (int)new_crtc_state->base.vrr_enabled, 9222 (int)vrr_params.state); 9223 9224 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9225 } 9226 9227 static void update_stream_irq_parameters( 9228 struct amdgpu_display_manager *dm, 9229 struct dm_crtc_state *new_crtc_state) 9230 { 9231 struct dc_stream_state *new_stream = new_crtc_state->stream; 9232 struct mod_vrr_params vrr_params; 9233 struct mod_freesync_config config = new_crtc_state->freesync_config; 9234 struct amdgpu_device *adev = dm->adev; 9235 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9236 unsigned long flags; 9237 9238 if (!new_stream) 9239 return; 9240 9241 /* 9242 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9243 * For now it's sufficient to just guard against these conditions. 9244 */ 9245 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9246 return; 9247 9248 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9249 vrr_params = acrtc->dm_irq_params.vrr_params; 9250 9251 if (new_crtc_state->vrr_supported && 9252 config.min_refresh_in_uhz && 9253 config.max_refresh_in_uhz) { 9254 /* 9255 * if freesync compatible mode was set, config.state will be set 9256 * in atomic check 9257 */ 9258 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 9259 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 9260 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 9261 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 9262 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 9263 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 9264 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 9265 } else { 9266 config.state = new_crtc_state->base.vrr_enabled ? 9267 VRR_STATE_ACTIVE_VARIABLE : 9268 VRR_STATE_INACTIVE; 9269 } 9270 } else { 9271 config.state = VRR_STATE_UNSUPPORTED; 9272 } 9273 9274 mod_freesync_build_vrr_params(dm->freesync_module, 9275 new_stream, 9276 &config, &vrr_params); 9277 9278 new_crtc_state->freesync_config = config; 9279 /* Copy state for access from DM IRQ handler */ 9280 acrtc->dm_irq_params.freesync_config = config; 9281 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 9282 acrtc->dm_irq_params.vrr_params = vrr_params; 9283 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9284 } 9285 9286 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 9287 struct dm_crtc_state *new_state) 9288 { 9289 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 9290 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 9291 9292 if (!old_vrr_active && new_vrr_active) { 9293 /* Transition VRR inactive -> active: 9294 * While VRR is active, we must not disable vblank irq, as a 9295 * reenable after disable would compute bogus vblank/pflip 9296 * timestamps if it likely happened inside display front-porch. 9297 * 9298 * We also need vupdate irq for the actual core vblank handling 9299 * at end of vblank. 9300 */ 9301 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 9302 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 9303 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n", 9304 __func__, new_state->base.crtc->base.id); 9305 } else if (old_vrr_active && !new_vrr_active) { 9306 /* Transition VRR active -> inactive: 9307 * Allow vblank irq disable again for fixed refresh rate. 9308 */ 9309 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 9310 drm_crtc_vblank_put(new_state->base.crtc); 9311 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n", 9312 __func__, new_state->base.crtc->base.id); 9313 } 9314 } 9315 9316 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 9317 { 9318 struct drm_plane *plane; 9319 struct drm_plane_state *old_plane_state; 9320 int i; 9321 9322 /* 9323 * TODO: Make this per-stream so we don't issue redundant updates for 9324 * commits with multiple streams. 9325 */ 9326 for_each_old_plane_in_state(state, plane, old_plane_state, i) 9327 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9328 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 9329 } 9330 9331 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 9332 { 9333 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 9334 9335 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 9336 } 9337 9338 static void amdgpu_dm_update_cursor(struct drm_plane *plane, 9339 struct drm_plane_state *old_plane_state, 9340 struct dc_stream_update *update) 9341 { 9342 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9343 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb); 9344 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc; 9345 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL; 9346 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 9347 uint64_t address = afb ? afb->address : 0; 9348 struct dc_cursor_position position = {0}; 9349 struct dc_cursor_attributes attributes; 9350 int ret; 9351 9352 if (!plane->state->fb && !old_plane_state->fb) 9353 return; 9354 9355 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n", 9356 amdgpu_crtc->crtc_id, plane->state->crtc_w, 9357 plane->state->crtc_h); 9358 9359 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position); 9360 if (ret) 9361 return; 9362 9363 if (!position.enable) { 9364 /* turn off cursor */ 9365 if (crtc_state && crtc_state->stream) { 9366 dc_stream_set_cursor_position(crtc_state->stream, 9367 &position); 9368 update->cursor_position = &crtc_state->stream->cursor_position; 9369 } 9370 return; 9371 } 9372 9373 amdgpu_crtc->cursor_width = plane->state->crtc_w; 9374 amdgpu_crtc->cursor_height = plane->state->crtc_h; 9375 9376 memset(&attributes, 0, sizeof(attributes)); 9377 attributes.address.high_part = upper_32_bits(address); 9378 attributes.address.low_part = lower_32_bits(address); 9379 attributes.width = plane->state->crtc_w; 9380 attributes.height = plane->state->crtc_h; 9381 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA; 9382 attributes.rotation_angle = 0; 9383 attributes.attribute_flags.value = 0; 9384 9385 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM 9386 * legacy gamma setup. 9387 */ 9388 if (crtc_state->cm_is_degamma_srgb && 9389 adev->dm.dc->caps.color.dpp.gamma_corr) 9390 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1; 9391 9392 if (afb) 9393 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0]; 9394 9395 if (crtc_state->stream) { 9396 if (!dc_stream_set_cursor_attributes(crtc_state->stream, 9397 &attributes)) 9398 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n"); 9399 9400 update->cursor_attributes = &crtc_state->stream->cursor_attributes; 9401 9402 if (!dc_stream_set_cursor_position(crtc_state->stream, 9403 &position)) 9404 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n"); 9405 9406 update->cursor_position = &crtc_state->stream->cursor_position; 9407 } 9408 } 9409 9410 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach, 9411 const struct dm_crtc_state *acrtc_state, 9412 const u64 current_ts) 9413 { 9414 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings; 9415 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings; 9416 struct amdgpu_dm_connector *aconn = 9417 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 9418 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9419 9420 if (acrtc_state->update_type > UPDATE_TYPE_FAST) { 9421 if (pr->config.replay_supported && !pr->replay_feature_enabled) 9422 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn); 9423 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED && 9424 !psr->psr_feature_enabled) 9425 if (!aconn->disallow_edp_enter_psr) 9426 amdgpu_dm_link_setup_psr(acrtc_state->stream); 9427 } 9428 9429 /* Decrement skip count when SR is enabled and we're doing fast updates. */ 9430 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 9431 (psr->psr_feature_enabled || pr->config.replay_supported)) { 9432 if (aconn->sr_skip_count > 0) 9433 aconn->sr_skip_count--; 9434 9435 /* Allow SR when skip count is 0. */ 9436 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count; 9437 9438 /* 9439 * If sink supports PSR SU/Panel Replay, there is no need to rely on 9440 * a vblank event disable request to enable PSR/RP. PSR SU/RP 9441 * can be enabled immediately once OS demonstrates an 9442 * adequate number of fast atomic commits to notify KMD 9443 * of update events. See `vblank_control_worker()`. 9444 */ 9445 if (!vrr_active && 9446 acrtc_attach->dm_irq_params.allow_sr_entry && 9447 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9448 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9449 #endif 9450 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) { 9451 if (pr->replay_feature_enabled && !pr->replay_allow_active) 9452 amdgpu_dm_replay_enable(acrtc_state->stream, true); 9453 if (psr->psr_version == DC_PSR_VERSION_SU_1 && 9454 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr) 9455 amdgpu_dm_psr_enable(acrtc_state->stream); 9456 } 9457 } else { 9458 acrtc_attach->dm_irq_params.allow_sr_entry = false; 9459 } 9460 } 9461 9462 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 9463 struct drm_device *dev, 9464 struct amdgpu_display_manager *dm, 9465 struct drm_crtc *pcrtc, 9466 bool wait_for_vblank) 9467 { 9468 u32 i; 9469 u64 timestamp_ns = ktime_get_ns(); 9470 struct drm_plane *plane; 9471 struct drm_plane_state *old_plane_state, *new_plane_state; 9472 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 9473 struct drm_crtc_state *new_pcrtc_state = 9474 drm_atomic_get_new_crtc_state(state, pcrtc); 9475 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 9476 struct dm_crtc_state *dm_old_crtc_state = 9477 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 9478 int planes_count = 0, vpos, hpos; 9479 unsigned long flags; 9480 u32 target_vblank, last_flip_vblank; 9481 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9482 bool cursor_update = false; 9483 bool pflip_present = false; 9484 bool dirty_rects_changed = false; 9485 bool updated_planes_and_streams = false; 9486 struct { 9487 struct dc_surface_update surface_updates[MAX_SURFACES]; 9488 struct dc_plane_info plane_infos[MAX_SURFACES]; 9489 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 9490 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 9491 struct dc_stream_update stream_update; 9492 } *bundle; 9493 9494 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 9495 9496 if (!bundle) { 9497 drm_err(dev, "Failed to allocate update bundle\n"); 9498 goto cleanup; 9499 } 9500 9501 /* 9502 * Disable the cursor first if we're disabling all the planes. 9503 * It'll remain on the screen after the planes are re-enabled 9504 * if we don't. 9505 * 9506 * If the cursor is transitioning from native to overlay mode, the 9507 * native cursor needs to be disabled first. 9508 */ 9509 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE && 9510 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9511 struct dc_cursor_position cursor_position = {0}; 9512 9513 if (!dc_stream_set_cursor_position(acrtc_state->stream, 9514 &cursor_position)) 9515 drm_err(dev, "DC failed to disable native cursor\n"); 9516 9517 bundle->stream_update.cursor_position = 9518 &acrtc_state->stream->cursor_position; 9519 } 9520 9521 if (acrtc_state->active_planes == 0 && 9522 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9523 amdgpu_dm_commit_cursors(state); 9524 9525 /* update planes when needed */ 9526 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9527 struct drm_crtc *crtc = new_plane_state->crtc; 9528 struct drm_crtc_state *new_crtc_state; 9529 struct drm_framebuffer *fb = new_plane_state->fb; 9530 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 9531 bool plane_needs_flip; 9532 struct dc_plane_state *dc_plane; 9533 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 9534 9535 /* Cursor plane is handled after stream updates */ 9536 if (plane->type == DRM_PLANE_TYPE_CURSOR && 9537 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9538 if ((fb && crtc == pcrtc) || 9539 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) { 9540 cursor_update = true; 9541 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0) 9542 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update); 9543 } 9544 9545 continue; 9546 } 9547 9548 if (!fb || !crtc || pcrtc != crtc) 9549 continue; 9550 9551 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 9552 if (!new_crtc_state->active) 9553 continue; 9554 9555 dc_plane = dm_new_plane_state->dc_state; 9556 if (!dc_plane) 9557 continue; 9558 9559 bundle->surface_updates[planes_count].surface = dc_plane; 9560 if (new_pcrtc_state->color_mgmt_changed) { 9561 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction; 9562 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func; 9563 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 9564 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult; 9565 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func; 9566 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func; 9567 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf; 9568 } 9569 9570 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 9571 &bundle->scaling_infos[planes_count]); 9572 9573 bundle->surface_updates[planes_count].scaling_info = 9574 &bundle->scaling_infos[planes_count]; 9575 9576 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 9577 9578 pflip_present = pflip_present || plane_needs_flip; 9579 9580 if (!plane_needs_flip) { 9581 planes_count += 1; 9582 continue; 9583 } 9584 9585 fill_dc_plane_info_and_addr( 9586 dm->adev, new_plane_state, 9587 afb->tiling_flags, 9588 &bundle->plane_infos[planes_count], 9589 &bundle->flip_addrs[planes_count].address, 9590 afb->tmz_surface); 9591 9592 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 9593 new_plane_state->plane->index, 9594 bundle->plane_infos[planes_count].dcc.enable); 9595 9596 bundle->surface_updates[planes_count].plane_info = 9597 &bundle->plane_infos[planes_count]; 9598 9599 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 9600 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 9601 fill_dc_dirty_rects(plane, old_plane_state, 9602 new_plane_state, new_crtc_state, 9603 &bundle->flip_addrs[planes_count], 9604 acrtc_state->stream->link->psr_settings.psr_version == 9605 DC_PSR_VERSION_SU_1, 9606 &dirty_rects_changed); 9607 9608 /* 9609 * If the dirty regions changed, PSR-SU need to be disabled temporarily 9610 * and enabled it again after dirty regions are stable to avoid video glitch. 9611 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 9612 * during the PSR-SU was disabled. 9613 */ 9614 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 9615 acrtc_attach->dm_irq_params.allow_sr_entry && 9616 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9617 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9618 #endif 9619 dirty_rects_changed) { 9620 mutex_lock(&dm->dc_lock); 9621 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 9622 timestamp_ns; 9623 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9624 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9625 mutex_unlock(&dm->dc_lock); 9626 } 9627 } 9628 9629 /* 9630 * Only allow immediate flips for fast updates that don't 9631 * change memory domain, FB pitch, DCC state, rotation or 9632 * mirroring. 9633 * 9634 * dm_crtc_helper_atomic_check() only accepts async flips with 9635 * fast updates. 9636 */ 9637 if (crtc->state->async_flip && 9638 (acrtc_state->update_type != UPDATE_TYPE_FAST || 9639 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 9640 drm_warn_once(state->dev, 9641 "[PLANE:%d:%s] async flip with non-fast update\n", 9642 plane->base.id, plane->name); 9643 9644 bundle->flip_addrs[planes_count].flip_immediate = 9645 crtc->state->async_flip && 9646 acrtc_state->update_type == UPDATE_TYPE_FAST && 9647 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 9648 9649 timestamp_ns = ktime_get_ns(); 9650 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 9651 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 9652 bundle->surface_updates[planes_count].surface = dc_plane; 9653 9654 if (!bundle->surface_updates[planes_count].surface) { 9655 drm_err(dev, "No surface for CRTC: id=%d\n", 9656 acrtc_attach->crtc_id); 9657 continue; 9658 } 9659 9660 if (plane == pcrtc->primary) 9661 update_freesync_state_on_stream( 9662 dm, 9663 acrtc_state, 9664 acrtc_state->stream, 9665 dc_plane, 9666 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 9667 9668 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 9669 __func__, 9670 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 9671 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 9672 9673 planes_count += 1; 9674 9675 } 9676 9677 if (pflip_present) { 9678 if (!vrr_active) { 9679 /* Use old throttling in non-vrr fixed refresh rate mode 9680 * to keep flip scheduling based on target vblank counts 9681 * working in a backwards compatible way, e.g., for 9682 * clients using the GLX_OML_sync_control extension or 9683 * DRI3/Present extension with defined target_msc. 9684 */ 9685 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 9686 } else { 9687 /* For variable refresh rate mode only: 9688 * Get vblank of last completed flip to avoid > 1 vrr 9689 * flips per video frame by use of throttling, but allow 9690 * flip programming anywhere in the possibly large 9691 * variable vrr vblank interval for fine-grained flip 9692 * timing control and more opportunity to avoid stutter 9693 * on late submission of flips. 9694 */ 9695 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9696 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 9697 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9698 } 9699 9700 target_vblank = last_flip_vblank + wait_for_vblank; 9701 9702 /* 9703 * Wait until we're out of the vertical blank period before the one 9704 * targeted by the flip 9705 */ 9706 while ((acrtc_attach->enabled && 9707 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 9708 0, &vpos, &hpos, NULL, 9709 NULL, &pcrtc->hwmode) 9710 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 9711 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 9712 (int)(target_vblank - 9713 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 9714 usleep_range(1000, 1100); 9715 } 9716 9717 /** 9718 * Prepare the flip event for the pageflip interrupt to handle. 9719 * 9720 * This only works in the case where we've already turned on the 9721 * appropriate hardware blocks (eg. HUBP) so in the transition case 9722 * from 0 -> n planes we have to skip a hardware generated event 9723 * and rely on sending it from software. 9724 */ 9725 if (acrtc_attach->base.state->event && 9726 acrtc_state->active_planes > 0) { 9727 drm_crtc_vblank_get(pcrtc); 9728 9729 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9730 9731 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 9732 prepare_flip_isr(acrtc_attach); 9733 9734 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9735 } 9736 9737 if (acrtc_state->stream) { 9738 if (acrtc_state->freesync_vrr_info_changed) 9739 bundle->stream_update.vrr_infopacket = 9740 &acrtc_state->stream->vrr_infopacket; 9741 } 9742 } else if (cursor_update && acrtc_state->active_planes > 0) { 9743 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9744 if (acrtc_attach->base.state->event) { 9745 drm_crtc_vblank_get(pcrtc); 9746 acrtc_attach->event = acrtc_attach->base.state->event; 9747 acrtc_attach->base.state->event = NULL; 9748 } 9749 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9750 } 9751 9752 /* Update the planes if changed or disable if we don't have any. */ 9753 if ((planes_count || acrtc_state->active_planes == 0) && 9754 acrtc_state->stream) { 9755 /* 9756 * If PSR or idle optimizations are enabled then flush out 9757 * any pending work before hardware programming. 9758 */ 9759 if (dm->vblank_control_workqueue) 9760 flush_workqueue(dm->vblank_control_workqueue); 9761 9762 bundle->stream_update.stream = acrtc_state->stream; 9763 if (new_pcrtc_state->mode_changed) { 9764 bundle->stream_update.src = acrtc_state->stream->src; 9765 bundle->stream_update.dst = acrtc_state->stream->dst; 9766 } 9767 9768 if (new_pcrtc_state->color_mgmt_changed) { 9769 /* 9770 * TODO: This isn't fully correct since we've actually 9771 * already modified the stream in place. 9772 */ 9773 bundle->stream_update.gamut_remap = 9774 &acrtc_state->stream->gamut_remap_matrix; 9775 bundle->stream_update.output_csc_transform = 9776 &acrtc_state->stream->csc_color_matrix; 9777 bundle->stream_update.out_transfer_func = 9778 &acrtc_state->stream->out_transfer_func; 9779 bundle->stream_update.lut3d_func = 9780 (struct dc_3dlut *) acrtc_state->stream->lut3d_func; 9781 bundle->stream_update.func_shaper = 9782 (struct dc_transfer_func *) acrtc_state->stream->func_shaper; 9783 } 9784 9785 acrtc_state->stream->abm_level = acrtc_state->abm_level; 9786 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 9787 bundle->stream_update.abm_level = &acrtc_state->abm_level; 9788 9789 mutex_lock(&dm->dc_lock); 9790 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) { 9791 if (acrtc_state->stream->link->replay_settings.replay_allow_active) 9792 amdgpu_dm_replay_disable(acrtc_state->stream); 9793 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9794 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9795 } 9796 mutex_unlock(&dm->dc_lock); 9797 9798 /* 9799 * If FreeSync state on the stream has changed then we need to 9800 * re-adjust the min/max bounds now that DC doesn't handle this 9801 * as part of commit. 9802 */ 9803 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 9804 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9805 dc_stream_adjust_vmin_vmax( 9806 dm->dc, acrtc_state->stream, 9807 &acrtc_attach->dm_irq_params.vrr_params.adjust); 9808 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9809 } 9810 mutex_lock(&dm->dc_lock); 9811 update_planes_and_stream_adapter(dm->dc, 9812 acrtc_state->update_type, 9813 planes_count, 9814 acrtc_state->stream, 9815 &bundle->stream_update, 9816 bundle->surface_updates); 9817 updated_planes_and_streams = true; 9818 9819 /** 9820 * Enable or disable the interrupts on the backend. 9821 * 9822 * Most pipes are put into power gating when unused. 9823 * 9824 * When power gating is enabled on a pipe we lose the 9825 * interrupt enablement state when power gating is disabled. 9826 * 9827 * So we need to update the IRQ control state in hardware 9828 * whenever the pipe turns on (since it could be previously 9829 * power gated) or off (since some pipes can't be power gated 9830 * on some ASICs). 9831 */ 9832 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 9833 dm_update_pflip_irq_state(drm_to_adev(dev), 9834 acrtc_attach); 9835 9836 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns); 9837 mutex_unlock(&dm->dc_lock); 9838 } 9839 9840 /* 9841 * Update cursor state *after* programming all the planes. 9842 * This avoids redundant programming in the case where we're going 9843 * to be disabling a single plane - those pipes are being disabled. 9844 */ 9845 if (acrtc_state->active_planes && 9846 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) && 9847 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9848 amdgpu_dm_commit_cursors(state); 9849 9850 cleanup: 9851 kfree(bundle); 9852 } 9853 9854 static void amdgpu_dm_commit_audio(struct drm_device *dev, 9855 struct drm_atomic_state *state) 9856 { 9857 struct amdgpu_device *adev = drm_to_adev(dev); 9858 struct amdgpu_dm_connector *aconnector; 9859 struct drm_connector *connector; 9860 struct drm_connector_state *old_con_state, *new_con_state; 9861 struct drm_crtc_state *new_crtc_state; 9862 struct dm_crtc_state *new_dm_crtc_state; 9863 const struct dc_stream_status *status; 9864 int i, inst; 9865 9866 /* Notify device removals. */ 9867 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9868 if (old_con_state->crtc != new_con_state->crtc) { 9869 /* CRTC changes require notification. */ 9870 goto notify; 9871 } 9872 9873 if (!new_con_state->crtc) 9874 continue; 9875 9876 new_crtc_state = drm_atomic_get_new_crtc_state( 9877 state, new_con_state->crtc); 9878 9879 if (!new_crtc_state) 9880 continue; 9881 9882 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9883 continue; 9884 9885 notify: 9886 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9887 continue; 9888 9889 aconnector = to_amdgpu_dm_connector(connector); 9890 9891 mutex_lock(&adev->dm.audio_lock); 9892 inst = aconnector->audio_inst; 9893 aconnector->audio_inst = -1; 9894 mutex_unlock(&adev->dm.audio_lock); 9895 9896 amdgpu_dm_audio_eld_notify(adev, inst); 9897 } 9898 9899 /* Notify audio device additions. */ 9900 for_each_new_connector_in_state(state, connector, new_con_state, i) { 9901 if (!new_con_state->crtc) 9902 continue; 9903 9904 new_crtc_state = drm_atomic_get_new_crtc_state( 9905 state, new_con_state->crtc); 9906 9907 if (!new_crtc_state) 9908 continue; 9909 9910 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9911 continue; 9912 9913 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 9914 if (!new_dm_crtc_state->stream) 9915 continue; 9916 9917 status = dc_stream_get_status(new_dm_crtc_state->stream); 9918 if (!status) 9919 continue; 9920 9921 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9922 continue; 9923 9924 aconnector = to_amdgpu_dm_connector(connector); 9925 9926 mutex_lock(&adev->dm.audio_lock); 9927 inst = status->audio_inst; 9928 aconnector->audio_inst = inst; 9929 mutex_unlock(&adev->dm.audio_lock); 9930 9931 amdgpu_dm_audio_eld_notify(adev, inst); 9932 } 9933 } 9934 9935 /* 9936 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 9937 * @crtc_state: the DRM CRTC state 9938 * @stream_state: the DC stream state. 9939 * 9940 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 9941 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 9942 */ 9943 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 9944 struct dc_stream_state *stream_state) 9945 { 9946 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 9947 } 9948 9949 static void dm_clear_writeback(struct amdgpu_display_manager *dm, 9950 struct dm_crtc_state *crtc_state) 9951 { 9952 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0); 9953 } 9954 9955 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 9956 struct dc_state *dc_state) 9957 { 9958 struct drm_device *dev = state->dev; 9959 struct amdgpu_device *adev = drm_to_adev(dev); 9960 struct amdgpu_display_manager *dm = &adev->dm; 9961 struct drm_crtc *crtc; 9962 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9963 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9964 struct drm_connector_state *old_con_state; 9965 struct drm_connector *connector; 9966 bool mode_set_reset_required = false; 9967 u32 i; 9968 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count}; 9969 bool set_backlight_level = false; 9970 9971 /* Disable writeback */ 9972 for_each_old_connector_in_state(state, connector, old_con_state, i) { 9973 struct dm_connector_state *dm_old_con_state; 9974 struct amdgpu_crtc *acrtc; 9975 9976 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 9977 continue; 9978 9979 old_crtc_state = NULL; 9980 9981 dm_old_con_state = to_dm_connector_state(old_con_state); 9982 if (!dm_old_con_state->base.crtc) 9983 continue; 9984 9985 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc); 9986 if (acrtc) 9987 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 9988 9989 if (!acrtc || !acrtc->wb_enabled) 9990 continue; 9991 9992 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9993 9994 dm_clear_writeback(dm, dm_old_crtc_state); 9995 acrtc->wb_enabled = false; 9996 } 9997 9998 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 9999 new_crtc_state, i) { 10000 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10001 10002 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10003 10004 if (old_crtc_state->active && 10005 (!new_crtc_state->active || 10006 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10007 manage_dm_interrupts(adev, acrtc, NULL); 10008 dc_stream_release(dm_old_crtc_state->stream); 10009 } 10010 } 10011 10012 drm_atomic_helper_calc_timestamping_constants(state); 10013 10014 /* update changed items */ 10015 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10016 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10017 10018 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10019 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10020 10021 drm_dbg_state(state->dev, 10022 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 10023 acrtc->crtc_id, 10024 new_crtc_state->enable, 10025 new_crtc_state->active, 10026 new_crtc_state->planes_changed, 10027 new_crtc_state->mode_changed, 10028 new_crtc_state->active_changed, 10029 new_crtc_state->connectors_changed); 10030 10031 /* Disable cursor if disabling crtc */ 10032 if (old_crtc_state->active && !new_crtc_state->active) { 10033 struct dc_cursor_position position; 10034 10035 memset(&position, 0, sizeof(position)); 10036 mutex_lock(&dm->dc_lock); 10037 dc_exit_ips_for_hw_access(dm->dc); 10038 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position); 10039 mutex_unlock(&dm->dc_lock); 10040 } 10041 10042 /* Copy all transient state flags into dc state */ 10043 if (dm_new_crtc_state->stream) { 10044 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 10045 dm_new_crtc_state->stream); 10046 } 10047 10048 /* handles headless hotplug case, updating new_state and 10049 * aconnector as needed 10050 */ 10051 10052 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 10053 10054 drm_dbg_atomic(dev, 10055 "Atomic commit: SET crtc id %d: [%p]\n", 10056 acrtc->crtc_id, acrtc); 10057 10058 if (!dm_new_crtc_state->stream) { 10059 /* 10060 * this could happen because of issues with 10061 * userspace notifications delivery. 10062 * In this case userspace tries to set mode on 10063 * display which is disconnected in fact. 10064 * dc_sink is NULL in this case on aconnector. 10065 * We expect reset mode will come soon. 10066 * 10067 * This can also happen when unplug is done 10068 * during resume sequence ended 10069 * 10070 * In this case, we want to pretend we still 10071 * have a sink to keep the pipe running so that 10072 * hw state is consistent with the sw state 10073 */ 10074 drm_dbg_atomic(dev, 10075 "Failed to create new stream for crtc %d\n", 10076 acrtc->base.base.id); 10077 continue; 10078 } 10079 10080 if (dm_old_crtc_state->stream) 10081 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10082 10083 pm_runtime_get_noresume(dev->dev); 10084 10085 acrtc->enabled = true; 10086 acrtc->hw_mode = new_crtc_state->mode; 10087 crtc->hwmode = new_crtc_state->mode; 10088 mode_set_reset_required = true; 10089 set_backlight_level = true; 10090 } else if (modereset_required(new_crtc_state)) { 10091 drm_dbg_atomic(dev, 10092 "Atomic commit: RESET. crtc id %d:[%p]\n", 10093 acrtc->crtc_id, acrtc); 10094 /* i.e. reset mode */ 10095 if (dm_old_crtc_state->stream) 10096 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10097 10098 mode_set_reset_required = true; 10099 } 10100 } /* for_each_crtc_in_state() */ 10101 10102 /* if there mode set or reset, disable eDP PSR, Replay */ 10103 if (mode_set_reset_required) { 10104 if (dm->vblank_control_workqueue) 10105 flush_workqueue(dm->vblank_control_workqueue); 10106 10107 amdgpu_dm_replay_disable_all(dm); 10108 amdgpu_dm_psr_disable_all(dm); 10109 } 10110 10111 dm_enable_per_frame_crtc_master_sync(dc_state); 10112 mutex_lock(&dm->dc_lock); 10113 dc_exit_ips_for_hw_access(dm->dc); 10114 WARN_ON(!dc_commit_streams(dm->dc, ¶ms)); 10115 10116 /* Allow idle optimization when vblank count is 0 for display off */ 10117 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev)) 10118 dc_allow_idle_optimizations(dm->dc, true); 10119 mutex_unlock(&dm->dc_lock); 10120 10121 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10122 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10123 10124 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10125 10126 if (dm_new_crtc_state->stream != NULL) { 10127 const struct dc_stream_status *status = 10128 dc_stream_get_status(dm_new_crtc_state->stream); 10129 10130 if (!status) 10131 status = dc_state_get_stream_status(dc_state, 10132 dm_new_crtc_state->stream); 10133 if (!status) 10134 drm_err(dev, 10135 "got no status for stream %p on acrtc%p\n", 10136 dm_new_crtc_state->stream, acrtc); 10137 else 10138 acrtc->otg_inst = status->primary_otg_inst; 10139 } 10140 } 10141 10142 /* During boot up and resume the DC layer will reset the panel brightness 10143 * to fix a flicker issue. 10144 * It will cause the dm->actual_brightness is not the current panel brightness 10145 * level. (the dm->brightness is the correct panel level) 10146 * So we set the backlight level with dm->brightness value after set mode 10147 */ 10148 if (set_backlight_level) { 10149 for (i = 0; i < dm->num_of_edps; i++) { 10150 if (dm->backlight_dev[i]) 10151 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10152 } 10153 } 10154 } 10155 10156 static void dm_set_writeback(struct amdgpu_display_manager *dm, 10157 struct dm_crtc_state *crtc_state, 10158 struct drm_connector *connector, 10159 struct drm_connector_state *new_con_state) 10160 { 10161 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector); 10162 struct amdgpu_device *adev = dm->adev; 10163 struct amdgpu_crtc *acrtc; 10164 struct dc_writeback_info *wb_info; 10165 struct pipe_ctx *pipe = NULL; 10166 struct amdgpu_framebuffer *afb; 10167 int i = 0; 10168 10169 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL); 10170 if (!wb_info) { 10171 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n"); 10172 return; 10173 } 10174 10175 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc); 10176 if (!acrtc) { 10177 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n"); 10178 kfree(wb_info); 10179 return; 10180 } 10181 10182 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb); 10183 if (!afb) { 10184 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n"); 10185 kfree(wb_info); 10186 return; 10187 } 10188 10189 for (i = 0; i < MAX_PIPES; i++) { 10190 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) { 10191 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i]; 10192 break; 10193 } 10194 } 10195 10196 /* fill in wb_info */ 10197 wb_info->wb_enabled = true; 10198 10199 wb_info->dwb_pipe_inst = 0; 10200 wb_info->dwb_params.dwbscl_black_color = 0; 10201 wb_info->dwb_params.hdr_mult = 0x1F000; 10202 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS; 10203 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13; 10204 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC; 10205 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC; 10206 10207 /* width & height from crtc */ 10208 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay; 10209 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay; 10210 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay; 10211 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay; 10212 10213 wb_info->dwb_params.cnv_params.crop_en = false; 10214 wb_info->dwb_params.stereo_params.stereo_enabled = false; 10215 10216 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits 10217 wb_info->dwb_params.cnv_params.out_min_pix_val = 0; 10218 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB; 10219 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS; 10220 10221 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444; 10222 10223 wb_info->dwb_params.capture_rate = dwb_capture_rate_0; 10224 10225 wb_info->dwb_params.scaler_taps.h_taps = 4; 10226 wb_info->dwb_params.scaler_taps.v_taps = 4; 10227 wb_info->dwb_params.scaler_taps.h_taps_c = 2; 10228 wb_info->dwb_params.scaler_taps.v_taps_c = 2; 10229 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING; 10230 10231 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0]; 10232 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1]; 10233 10234 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) { 10235 wb_info->mcif_buf_params.luma_address[i] = afb->address; 10236 wb_info->mcif_buf_params.chroma_address[i] = 0; 10237 } 10238 10239 wb_info->mcif_buf_params.p_vmid = 1; 10240 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) { 10241 wb_info->mcif_warmup_params.start_address.quad_part = afb->address; 10242 wb_info->mcif_warmup_params.region_size = 10243 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height; 10244 } 10245 wb_info->mcif_warmup_params.p_vmid = 1; 10246 wb_info->writeback_source_plane = pipe->plane_state; 10247 10248 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info); 10249 10250 acrtc->wb_pending = true; 10251 acrtc->wb_conn = wb_conn; 10252 drm_writeback_queue_job(wb_conn, new_con_state); 10253 } 10254 10255 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state) 10256 { 10257 struct drm_connector_state *old_con_state, *new_con_state; 10258 struct drm_device *dev = state->dev; 10259 struct drm_connector *connector; 10260 struct amdgpu_device *adev = drm_to_adev(dev); 10261 int i; 10262 10263 if (!adev->dm.hdcp_workqueue) 10264 return; 10265 10266 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10267 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10268 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10269 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10270 struct dm_crtc_state *dm_new_crtc_state; 10271 struct amdgpu_dm_connector *aconnector; 10272 10273 if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10274 continue; 10275 10276 aconnector = to_amdgpu_dm_connector(connector); 10277 10278 drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i); 10279 10280 drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 10281 connector->index, connector->status, connector->dpms); 10282 drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n", 10283 old_con_state->content_protection, new_con_state->content_protection); 10284 10285 if (aconnector->dc_sink) { 10286 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 10287 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 10288 drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n", 10289 aconnector->dc_sink->edid_caps.display_name); 10290 } 10291 } 10292 10293 new_crtc_state = NULL; 10294 old_crtc_state = NULL; 10295 10296 if (acrtc) { 10297 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10298 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10299 } 10300 10301 if (old_crtc_state) 10302 drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10303 old_crtc_state->enable, 10304 old_crtc_state->active, 10305 old_crtc_state->mode_changed, 10306 old_crtc_state->active_changed, 10307 old_crtc_state->connectors_changed); 10308 10309 if (new_crtc_state) 10310 drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10311 new_crtc_state->enable, 10312 new_crtc_state->active, 10313 new_crtc_state->mode_changed, 10314 new_crtc_state->active_changed, 10315 new_crtc_state->connectors_changed); 10316 10317 10318 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10319 10320 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 10321 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 10322 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 10323 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 10324 dm_new_con_state->update_hdcp = true; 10325 continue; 10326 } 10327 10328 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 10329 old_con_state, connector, adev->dm.hdcp_workqueue)) { 10330 /* when display is unplugged from mst hub, connctor will 10331 * be destroyed within dm_dp_mst_connector_destroy. connector 10332 * hdcp perperties, like type, undesired, desired, enabled, 10333 * will be lost. So, save hdcp properties into hdcp_work within 10334 * amdgpu_dm_atomic_commit_tail. if the same display is 10335 * plugged back with same display index, its hdcp properties 10336 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 10337 */ 10338 10339 bool enable_encryption = false; 10340 10341 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 10342 enable_encryption = true; 10343 10344 if (aconnector->dc_link && aconnector->dc_sink && 10345 aconnector->dc_link->type == dc_connection_mst_branch) { 10346 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 10347 struct hdcp_workqueue *hdcp_w = 10348 &hdcp_work[aconnector->dc_link->link_index]; 10349 10350 hdcp_w->hdcp_content_type[connector->index] = 10351 new_con_state->hdcp_content_type; 10352 hdcp_w->content_protection[connector->index] = 10353 new_con_state->content_protection; 10354 } 10355 10356 if (new_crtc_state && new_crtc_state->mode_changed && 10357 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 10358 enable_encryption = true; 10359 10360 drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 10361 10362 if (aconnector->dc_link) 10363 hdcp_update_display( 10364 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 10365 new_con_state->hdcp_content_type, enable_encryption); 10366 } 10367 } 10368 } 10369 10370 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state) 10371 { 10372 struct drm_crtc *crtc; 10373 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10374 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10375 int i, ret; 10376 10377 ret = drm_dp_mst_atomic_setup_commit(state); 10378 if (ret) 10379 return ret; 10380 10381 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10382 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10383 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10384 /* 10385 * Color management settings. We also update color properties 10386 * when a modeset is needed, to ensure it gets reprogrammed. 10387 */ 10388 if (dm_new_crtc_state->base.active && dm_new_crtc_state->stream && 10389 (dm_new_crtc_state->base.color_mgmt_changed || 10390 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 10391 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10392 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 10393 if (ret) { 10394 drm_dbg_atomic(state->dev, "Failed to update color state\n"); 10395 return ret; 10396 } 10397 } 10398 } 10399 10400 return 0; 10401 } 10402 10403 /** 10404 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 10405 * @state: The atomic state to commit 10406 * 10407 * This will tell DC to commit the constructed DC state from atomic_check, 10408 * programming the hardware. Any failures here implies a hardware failure, since 10409 * atomic check should have filtered anything non-kosher. 10410 */ 10411 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 10412 { 10413 struct drm_device *dev = state->dev; 10414 struct amdgpu_device *adev = drm_to_adev(dev); 10415 struct amdgpu_display_manager *dm = &adev->dm; 10416 struct dm_atomic_state *dm_state; 10417 struct dc_state *dc_state = NULL; 10418 u32 i, j; 10419 struct drm_crtc *crtc; 10420 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10421 unsigned long flags; 10422 bool wait_for_vblank = true; 10423 struct drm_connector *connector; 10424 struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL; 10425 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10426 int crtc_disable_count = 0; 10427 10428 trace_amdgpu_dm_atomic_commit_tail_begin(state); 10429 10430 drm_atomic_helper_update_legacy_modeset_state(dev, state); 10431 drm_dp_mst_atomic_wait_for_dependencies(state); 10432 10433 dm_state = dm_atomic_get_new_state(state); 10434 if (dm_state && dm_state->context) { 10435 dc_state = dm_state->context; 10436 amdgpu_dm_commit_streams(state, dc_state); 10437 } 10438 10439 amdgpu_dm_update_hdcp(state); 10440 10441 /* Handle connector state changes */ 10442 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10443 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10444 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10445 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10446 struct dc_surface_update *dummy_updates; 10447 struct dc_stream_update stream_update; 10448 struct dc_info_packet hdr_packet; 10449 struct dc_stream_status *status = NULL; 10450 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false; 10451 10452 memset(&stream_update, 0, sizeof(stream_update)); 10453 10454 if (acrtc) { 10455 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10456 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10457 } 10458 10459 /* Skip any modesets/resets */ 10460 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 10461 continue; 10462 10463 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10464 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10465 10466 scaling_changed = is_scaling_state_different(dm_new_con_state, 10467 dm_old_con_state); 10468 10469 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) && 10470 (dm_old_crtc_state->stream->output_color_space != 10471 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state))) 10472 output_color_space_changed = true; 10473 10474 abm_changed = dm_new_crtc_state->abm_level != 10475 dm_old_crtc_state->abm_level; 10476 10477 hdr_changed = 10478 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 10479 10480 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed) 10481 continue; 10482 10483 stream_update.stream = dm_new_crtc_state->stream; 10484 if (scaling_changed) { 10485 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 10486 dm_new_con_state, dm_new_crtc_state->stream); 10487 10488 stream_update.src = dm_new_crtc_state->stream->src; 10489 stream_update.dst = dm_new_crtc_state->stream->dst; 10490 } 10491 10492 if (output_color_space_changed) { 10493 dm_new_crtc_state->stream->output_color_space 10494 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state); 10495 10496 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space; 10497 } 10498 10499 if (abm_changed) { 10500 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 10501 10502 stream_update.abm_level = &dm_new_crtc_state->abm_level; 10503 } 10504 10505 if (hdr_changed) { 10506 fill_hdr_info_packet(new_con_state, &hdr_packet); 10507 stream_update.hdr_static_metadata = &hdr_packet; 10508 } 10509 10510 status = dc_stream_get_status(dm_new_crtc_state->stream); 10511 10512 if (WARN_ON(!status)) 10513 continue; 10514 10515 WARN_ON(!status->plane_count); 10516 10517 /* 10518 * TODO: DC refuses to perform stream updates without a dc_surface_update. 10519 * Here we create an empty update on each plane. 10520 * To fix this, DC should permit updating only stream properties. 10521 */ 10522 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 10523 if (!dummy_updates) { 10524 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n"); 10525 continue; 10526 } 10527 for (j = 0; j < status->plane_count; j++) 10528 dummy_updates[j].surface = status->plane_states[0]; 10529 10530 sort(dummy_updates, status->plane_count, 10531 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL); 10532 10533 mutex_lock(&dm->dc_lock); 10534 dc_exit_ips_for_hw_access(dm->dc); 10535 dc_update_planes_and_stream(dm->dc, 10536 dummy_updates, 10537 status->plane_count, 10538 dm_new_crtc_state->stream, 10539 &stream_update); 10540 mutex_unlock(&dm->dc_lock); 10541 kfree(dummy_updates); 10542 10543 drm_connector_update_privacy_screen(new_con_state); 10544 } 10545 10546 /** 10547 * Enable interrupts for CRTCs that are newly enabled or went through 10548 * a modeset. It was intentionally deferred until after the front end 10549 * state was modified to wait until the OTG was on and so the IRQ 10550 * handlers didn't access stale or invalid state. 10551 */ 10552 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10553 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10554 #ifdef CONFIG_DEBUG_FS 10555 enum amdgpu_dm_pipe_crc_source cur_crc_src; 10556 #endif 10557 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 10558 if (old_crtc_state->active && !new_crtc_state->active) 10559 crtc_disable_count++; 10560 10561 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10562 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10563 10564 /* For freesync config update on crtc state and params for irq */ 10565 update_stream_irq_parameters(dm, dm_new_crtc_state); 10566 10567 #ifdef CONFIG_DEBUG_FS 10568 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10569 cur_crc_src = acrtc->dm_irq_params.crc_src; 10570 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10571 #endif 10572 10573 if (new_crtc_state->active && 10574 (!old_crtc_state->active || 10575 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10576 dc_stream_retain(dm_new_crtc_state->stream); 10577 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 10578 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state); 10579 } 10580 /* Handle vrr on->off / off->on transitions */ 10581 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 10582 10583 #ifdef CONFIG_DEBUG_FS 10584 if (new_crtc_state->active && 10585 (!old_crtc_state->active || 10586 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10587 /** 10588 * Frontend may have changed so reapply the CRC capture 10589 * settings for the stream. 10590 */ 10591 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 10592 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 10593 if (amdgpu_dm_crc_window_is_activated(crtc)) { 10594 uint8_t cnt; 10595 10596 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10597 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) { 10598 if (acrtc->dm_irq_params.window_param[cnt].enable) { 10599 acrtc->dm_irq_params.window_param[cnt].update_win = true; 10600 10601 /** 10602 * It takes 2 frames for HW to stably generate CRC when 10603 * resuming from suspend, so we set skip_frame_cnt 2. 10604 */ 10605 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2; 10606 } 10607 } 10608 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10609 } 10610 #endif 10611 if (amdgpu_dm_crtc_configure_crc_source( 10612 crtc, dm_new_crtc_state, cur_crc_src)) 10613 drm_dbg_atomic(dev, "Failed to configure crc source"); 10614 } 10615 } 10616 #endif 10617 } 10618 10619 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 10620 if (new_crtc_state->async_flip) 10621 wait_for_vblank = false; 10622 10623 /* update planes when needed per crtc*/ 10624 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 10625 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10626 10627 if (dm_new_crtc_state->stream) 10628 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 10629 } 10630 10631 /* Enable writeback */ 10632 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10633 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10634 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10635 10636 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10637 continue; 10638 10639 if (!new_con_state->writeback_job) 10640 continue; 10641 10642 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10643 10644 if (!new_crtc_state) 10645 continue; 10646 10647 if (acrtc->wb_enabled) 10648 continue; 10649 10650 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10651 10652 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state); 10653 acrtc->wb_enabled = true; 10654 } 10655 10656 /* Update audio instances for each connector. */ 10657 amdgpu_dm_commit_audio(dev, state); 10658 10659 /* restore the backlight level */ 10660 for (i = 0; i < dm->num_of_edps; i++) { 10661 if (dm->backlight_dev[i] && 10662 (dm->actual_brightness[i] != dm->brightness[i])) 10663 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10664 } 10665 10666 /* 10667 * send vblank event on all events not handled in flip and 10668 * mark consumed event for drm_atomic_helper_commit_hw_done 10669 */ 10670 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10671 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10672 10673 if (new_crtc_state->event) 10674 drm_send_event_locked(dev, &new_crtc_state->event->base); 10675 10676 new_crtc_state->event = NULL; 10677 } 10678 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10679 10680 /* Signal HW programming completion */ 10681 drm_atomic_helper_commit_hw_done(state); 10682 10683 if (wait_for_vblank) 10684 drm_atomic_helper_wait_for_flip_done(dev, state); 10685 10686 drm_atomic_helper_cleanup_planes(dev, state); 10687 10688 /* Don't free the memory if we are hitting this as part of suspend. 10689 * This way we don't free any memory during suspend; see 10690 * amdgpu_bo_free_kernel(). The memory will be freed in the first 10691 * non-suspend modeset or when the driver is torn down. 10692 */ 10693 if (!adev->in_suspend) { 10694 /* return the stolen vga memory back to VRAM */ 10695 if (!adev->mman.keep_stolen_vga_memory) 10696 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 10697 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 10698 } 10699 10700 /* 10701 * Finally, drop a runtime PM reference for each newly disabled CRTC, 10702 * so we can put the GPU into runtime suspend if we're not driving any 10703 * displays anymore 10704 */ 10705 for (i = 0; i < crtc_disable_count; i++) 10706 pm_runtime_put_autosuspend(dev->dev); 10707 pm_runtime_mark_last_busy(dev->dev); 10708 10709 trace_amdgpu_dm_atomic_commit_tail_finish(state); 10710 } 10711 10712 static int dm_force_atomic_commit(struct drm_connector *connector) 10713 { 10714 int ret = 0; 10715 struct drm_device *ddev = connector->dev; 10716 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 10717 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10718 struct drm_plane *plane = disconnected_acrtc->base.primary; 10719 struct drm_connector_state *conn_state; 10720 struct drm_crtc_state *crtc_state; 10721 struct drm_plane_state *plane_state; 10722 10723 if (!state) 10724 return -ENOMEM; 10725 10726 state->acquire_ctx = ddev->mode_config.acquire_ctx; 10727 10728 /* Construct an atomic state to restore previous display setting */ 10729 10730 /* 10731 * Attach connectors to drm_atomic_state 10732 */ 10733 conn_state = drm_atomic_get_connector_state(state, connector); 10734 10735 /* Check for error in getting connector state */ 10736 if (IS_ERR(conn_state)) { 10737 ret = PTR_ERR(conn_state); 10738 goto out; 10739 } 10740 10741 /* Attach crtc to drm_atomic_state*/ 10742 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 10743 10744 /* Check for error in getting crtc state */ 10745 if (IS_ERR(crtc_state)) { 10746 ret = PTR_ERR(crtc_state); 10747 goto out; 10748 } 10749 10750 /* force a restore */ 10751 crtc_state->mode_changed = true; 10752 10753 /* Attach plane to drm_atomic_state */ 10754 plane_state = drm_atomic_get_plane_state(state, plane); 10755 10756 /* Check for error in getting plane state */ 10757 if (IS_ERR(plane_state)) { 10758 ret = PTR_ERR(plane_state); 10759 goto out; 10760 } 10761 10762 /* Call commit internally with the state we just constructed */ 10763 ret = drm_atomic_commit(state); 10764 10765 out: 10766 drm_atomic_state_put(state); 10767 if (ret) 10768 drm_err(ddev, "Restoring old state failed with %i\n", ret); 10769 10770 return ret; 10771 } 10772 10773 /* 10774 * This function handles all cases when set mode does not come upon hotplug. 10775 * This includes when a display is unplugged then plugged back into the 10776 * same port and when running without usermode desktop manager supprot 10777 */ 10778 void dm_restore_drm_connector_state(struct drm_device *dev, 10779 struct drm_connector *connector) 10780 { 10781 struct amdgpu_dm_connector *aconnector; 10782 struct amdgpu_crtc *disconnected_acrtc; 10783 struct dm_crtc_state *acrtc_state; 10784 10785 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10786 return; 10787 10788 aconnector = to_amdgpu_dm_connector(connector); 10789 10790 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 10791 return; 10792 10793 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10794 if (!disconnected_acrtc) 10795 return; 10796 10797 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 10798 if (!acrtc_state->stream) 10799 return; 10800 10801 /* 10802 * If the previous sink is not released and different from the current, 10803 * we deduce we are in a state where we can not rely on usermode call 10804 * to turn on the display, so we do it here 10805 */ 10806 if (acrtc_state->stream->sink != aconnector->dc_sink) 10807 dm_force_atomic_commit(&aconnector->base); 10808 } 10809 10810 /* 10811 * Grabs all modesetting locks to serialize against any blocking commits, 10812 * Waits for completion of all non blocking commits. 10813 */ 10814 static int do_aquire_global_lock(struct drm_device *dev, 10815 struct drm_atomic_state *state) 10816 { 10817 struct drm_crtc *crtc; 10818 struct drm_crtc_commit *commit; 10819 long ret; 10820 10821 /* 10822 * Adding all modeset locks to aquire_ctx will 10823 * ensure that when the framework release it the 10824 * extra locks we are locking here will get released to 10825 */ 10826 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 10827 if (ret) 10828 return ret; 10829 10830 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 10831 spin_lock(&crtc->commit_lock); 10832 commit = list_first_entry_or_null(&crtc->commit_list, 10833 struct drm_crtc_commit, commit_entry); 10834 if (commit) 10835 drm_crtc_commit_get(commit); 10836 spin_unlock(&crtc->commit_lock); 10837 10838 if (!commit) 10839 continue; 10840 10841 /* 10842 * Make sure all pending HW programming completed and 10843 * page flips done 10844 */ 10845 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 10846 10847 if (ret > 0) 10848 ret = wait_for_completion_interruptible_timeout( 10849 &commit->flip_done, 10*HZ); 10850 10851 if (ret == 0) 10852 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n", 10853 crtc->base.id, crtc->name); 10854 10855 drm_crtc_commit_put(commit); 10856 } 10857 10858 return ret < 0 ? ret : 0; 10859 } 10860 10861 static void get_freesync_config_for_crtc( 10862 struct dm_crtc_state *new_crtc_state, 10863 struct dm_connector_state *new_con_state) 10864 { 10865 struct mod_freesync_config config = {0}; 10866 struct amdgpu_dm_connector *aconnector; 10867 struct drm_display_mode *mode = &new_crtc_state->base.mode; 10868 int vrefresh = drm_mode_vrefresh(mode); 10869 bool fs_vid_mode = false; 10870 10871 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10872 return; 10873 10874 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector); 10875 10876 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 10877 vrefresh >= aconnector->min_vfreq && 10878 vrefresh <= aconnector->max_vfreq; 10879 10880 if (new_crtc_state->vrr_supported) { 10881 new_crtc_state->stream->ignore_msa_timing_param = true; 10882 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 10883 10884 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 10885 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 10886 config.vsif_supported = true; 10887 config.btr = true; 10888 10889 if (fs_vid_mode) { 10890 config.state = VRR_STATE_ACTIVE_FIXED; 10891 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 10892 goto out; 10893 } else if (new_crtc_state->base.vrr_enabled) { 10894 config.state = VRR_STATE_ACTIVE_VARIABLE; 10895 } else { 10896 config.state = VRR_STATE_INACTIVE; 10897 } 10898 } else { 10899 config.state = VRR_STATE_UNSUPPORTED; 10900 } 10901 out: 10902 new_crtc_state->freesync_config = config; 10903 } 10904 10905 static void reset_freesync_config_for_crtc( 10906 struct dm_crtc_state *new_crtc_state) 10907 { 10908 new_crtc_state->vrr_supported = false; 10909 10910 memset(&new_crtc_state->vrr_infopacket, 0, 10911 sizeof(new_crtc_state->vrr_infopacket)); 10912 } 10913 10914 static bool 10915 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 10916 struct drm_crtc_state *new_crtc_state) 10917 { 10918 const struct drm_display_mode *old_mode, *new_mode; 10919 10920 if (!old_crtc_state || !new_crtc_state) 10921 return false; 10922 10923 old_mode = &old_crtc_state->mode; 10924 new_mode = &new_crtc_state->mode; 10925 10926 if (old_mode->clock == new_mode->clock && 10927 old_mode->hdisplay == new_mode->hdisplay && 10928 old_mode->vdisplay == new_mode->vdisplay && 10929 old_mode->htotal == new_mode->htotal && 10930 old_mode->vtotal != new_mode->vtotal && 10931 old_mode->hsync_start == new_mode->hsync_start && 10932 old_mode->vsync_start != new_mode->vsync_start && 10933 old_mode->hsync_end == new_mode->hsync_end && 10934 old_mode->vsync_end != new_mode->vsync_end && 10935 old_mode->hskew == new_mode->hskew && 10936 old_mode->vscan == new_mode->vscan && 10937 (old_mode->vsync_end - old_mode->vsync_start) == 10938 (new_mode->vsync_end - new_mode->vsync_start)) 10939 return true; 10940 10941 return false; 10942 } 10943 10944 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 10945 { 10946 u64 num, den, res; 10947 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 10948 10949 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 10950 10951 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 10952 den = (unsigned long long)new_crtc_state->mode.htotal * 10953 (unsigned long long)new_crtc_state->mode.vtotal; 10954 10955 res = div_u64(num, den); 10956 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 10957 } 10958 10959 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 10960 struct drm_atomic_state *state, 10961 struct drm_crtc *crtc, 10962 struct drm_crtc_state *old_crtc_state, 10963 struct drm_crtc_state *new_crtc_state, 10964 bool enable, 10965 bool *lock_and_validation_needed) 10966 { 10967 struct dm_atomic_state *dm_state = NULL; 10968 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10969 struct dc_stream_state *new_stream; 10970 struct amdgpu_device *adev = dm->adev; 10971 int ret = 0; 10972 10973 /* 10974 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 10975 * update changed items 10976 */ 10977 struct amdgpu_crtc *acrtc = NULL; 10978 struct drm_connector *connector = NULL; 10979 struct amdgpu_dm_connector *aconnector = NULL; 10980 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 10981 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 10982 10983 new_stream = NULL; 10984 10985 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10986 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10987 acrtc = to_amdgpu_crtc(crtc); 10988 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 10989 if (connector) 10990 aconnector = to_amdgpu_dm_connector(connector); 10991 10992 /* TODO This hack should go away */ 10993 if (connector && enable) { 10994 /* Make sure fake sink is created in plug-in scenario */ 10995 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 10996 connector); 10997 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 10998 connector); 10999 11000 if (WARN_ON(!drm_new_conn_state)) { 11001 ret = -EINVAL; 11002 goto fail; 11003 } 11004 11005 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 11006 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 11007 11008 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11009 goto skip_modeset; 11010 11011 new_stream = create_validate_stream_for_sink(connector, 11012 &new_crtc_state->mode, 11013 dm_new_conn_state, 11014 dm_old_crtc_state->stream); 11015 11016 /* 11017 * we can have no stream on ACTION_SET if a display 11018 * was disconnected during S3, in this case it is not an 11019 * error, the OS will be updated after detection, and 11020 * will do the right thing on next atomic commit 11021 */ 11022 11023 if (!new_stream) { 11024 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n", 11025 __func__, acrtc->base.base.id); 11026 ret = -ENOMEM; 11027 goto fail; 11028 } 11029 11030 /* 11031 * TODO: Check VSDB bits to decide whether this should 11032 * be enabled or not. 11033 */ 11034 new_stream->triggered_crtc_reset.enabled = 11035 dm->force_timing_sync; 11036 11037 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11038 11039 ret = fill_hdr_info_packet(drm_new_conn_state, 11040 &new_stream->hdr_static_metadata); 11041 if (ret) 11042 goto fail; 11043 11044 /* 11045 * If we already removed the old stream from the context 11046 * (and set the new stream to NULL) then we can't reuse 11047 * the old stream even if the stream and scaling are unchanged. 11048 * We'll hit the BUG_ON and black screen. 11049 * 11050 * TODO: Refactor this function to allow this check to work 11051 * in all conditions. 11052 */ 11053 if (amdgpu_freesync_vid_mode && 11054 dm_new_crtc_state->stream && 11055 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 11056 goto skip_modeset; 11057 11058 if (dm_new_crtc_state->stream && 11059 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11060 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 11061 new_crtc_state->mode_changed = false; 11062 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d", 11063 new_crtc_state->mode_changed); 11064 } 11065 } 11066 11067 /* mode_changed flag may get updated above, need to check again */ 11068 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11069 goto skip_modeset; 11070 11071 drm_dbg_state(state->dev, 11072 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 11073 acrtc->crtc_id, 11074 new_crtc_state->enable, 11075 new_crtc_state->active, 11076 new_crtc_state->planes_changed, 11077 new_crtc_state->mode_changed, 11078 new_crtc_state->active_changed, 11079 new_crtc_state->connectors_changed); 11080 11081 /* Remove stream for any changed/disabled CRTC */ 11082 if (!enable) { 11083 11084 if (!dm_old_crtc_state->stream) 11085 goto skip_modeset; 11086 11087 /* Unset freesync video if it was active before */ 11088 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 11089 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 11090 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 11091 } 11092 11093 /* Now check if we should set freesync video mode */ 11094 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 11095 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11096 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 11097 is_timing_unchanged_for_freesync(new_crtc_state, 11098 old_crtc_state)) { 11099 new_crtc_state->mode_changed = false; 11100 drm_dbg_driver(adev_to_drm(adev), 11101 "Mode change not required for front porch change, setting mode_changed to %d", 11102 new_crtc_state->mode_changed); 11103 11104 set_freesync_fixed_config(dm_new_crtc_state); 11105 11106 goto skip_modeset; 11107 } else if (amdgpu_freesync_vid_mode && aconnector && 11108 is_freesync_video_mode(&new_crtc_state->mode, 11109 aconnector)) { 11110 struct drm_display_mode *high_mode; 11111 11112 high_mode = get_highest_refresh_rate_mode(aconnector, false); 11113 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 11114 set_freesync_fixed_config(dm_new_crtc_state); 11115 } 11116 11117 ret = dm_atomic_get_state(state, &dm_state); 11118 if (ret) 11119 goto fail; 11120 11121 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n", 11122 crtc->base.id); 11123 11124 /* i.e. reset mode */ 11125 if (dc_state_remove_stream( 11126 dm->dc, 11127 dm_state->context, 11128 dm_old_crtc_state->stream) != DC_OK) { 11129 ret = -EINVAL; 11130 goto fail; 11131 } 11132 11133 dc_stream_release(dm_old_crtc_state->stream); 11134 dm_new_crtc_state->stream = NULL; 11135 11136 reset_freesync_config_for_crtc(dm_new_crtc_state); 11137 11138 *lock_and_validation_needed = true; 11139 11140 } else {/* Add stream for any updated/enabled CRTC */ 11141 /* 11142 * Quick fix to prevent NULL pointer on new_stream when 11143 * added MST connectors not found in existing crtc_state in the chained mode 11144 * TODO: need to dig out the root cause of that 11145 */ 11146 if (!connector) 11147 goto skip_modeset; 11148 11149 if (modereset_required(new_crtc_state)) 11150 goto skip_modeset; 11151 11152 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 11153 dm_old_crtc_state->stream)) { 11154 11155 WARN_ON(dm_new_crtc_state->stream); 11156 11157 ret = dm_atomic_get_state(state, &dm_state); 11158 if (ret) 11159 goto fail; 11160 11161 dm_new_crtc_state->stream = new_stream; 11162 11163 dc_stream_retain(new_stream); 11164 11165 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 11166 crtc->base.id); 11167 11168 if (dc_state_add_stream( 11169 dm->dc, 11170 dm_state->context, 11171 dm_new_crtc_state->stream) != DC_OK) { 11172 ret = -EINVAL; 11173 goto fail; 11174 } 11175 11176 *lock_and_validation_needed = true; 11177 } 11178 } 11179 11180 skip_modeset: 11181 /* Release extra reference */ 11182 if (new_stream) 11183 dc_stream_release(new_stream); 11184 11185 /* 11186 * We want to do dc stream updates that do not require a 11187 * full modeset below. 11188 */ 11189 if (!(enable && connector && new_crtc_state->active)) 11190 return 0; 11191 /* 11192 * Given above conditions, the dc state cannot be NULL because: 11193 * 1. We're in the process of enabling CRTCs (just been added 11194 * to the dc context, or already is on the context) 11195 * 2. Has a valid connector attached, and 11196 * 3. Is currently active and enabled. 11197 * => The dc stream state currently exists. 11198 */ 11199 BUG_ON(dm_new_crtc_state->stream == NULL); 11200 11201 /* Scaling or underscan settings */ 11202 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 11203 drm_atomic_crtc_needs_modeset(new_crtc_state)) 11204 update_stream_scaling_settings( 11205 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 11206 11207 /* ABM settings */ 11208 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11209 11210 /* 11211 * Color management settings. We also update color properties 11212 * when a modeset is needed, to ensure it gets reprogrammed. 11213 */ 11214 if (dm_new_crtc_state->base.color_mgmt_changed || 11215 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 11216 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11217 ret = amdgpu_dm_check_crtc_color_mgmt(dm_new_crtc_state, true); 11218 if (ret) 11219 goto fail; 11220 } 11221 11222 /* Update Freesync settings. */ 11223 get_freesync_config_for_crtc(dm_new_crtc_state, 11224 dm_new_conn_state); 11225 11226 return ret; 11227 11228 fail: 11229 if (new_stream) 11230 dc_stream_release(new_stream); 11231 return ret; 11232 } 11233 11234 static bool should_reset_plane(struct drm_atomic_state *state, 11235 struct drm_plane *plane, 11236 struct drm_plane_state *old_plane_state, 11237 struct drm_plane_state *new_plane_state) 11238 { 11239 struct drm_plane *other; 11240 struct drm_plane_state *old_other_state, *new_other_state; 11241 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11242 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state; 11243 struct amdgpu_device *adev = drm_to_adev(plane->dev); 11244 int i; 11245 11246 /* 11247 * TODO: Remove this hack for all asics once it proves that the 11248 * fast updates works fine on DCN3.2+. 11249 */ 11250 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) && 11251 state->allow_modeset) 11252 return true; 11253 11254 if (amdgpu_in_reset(adev) && state->allow_modeset) 11255 return true; 11256 11257 /* Exit early if we know that we're adding or removing the plane. */ 11258 if (old_plane_state->crtc != new_plane_state->crtc) 11259 return true; 11260 11261 /* old crtc == new_crtc == NULL, plane not in context. */ 11262 if (!new_plane_state->crtc) 11263 return false; 11264 11265 new_crtc_state = 11266 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 11267 old_crtc_state = 11268 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc); 11269 11270 if (!new_crtc_state) 11271 return true; 11272 11273 /* 11274 * A change in cursor mode means a new dc pipe needs to be acquired or 11275 * released from the state 11276 */ 11277 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state); 11278 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 11279 if (plane->type == DRM_PLANE_TYPE_CURSOR && 11280 old_dm_crtc_state != NULL && 11281 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) { 11282 return true; 11283 } 11284 11285 /* CRTC Degamma changes currently require us to recreate planes. */ 11286 if (new_crtc_state->color_mgmt_changed) 11287 return true; 11288 11289 /* 11290 * On zpos change, planes need to be reordered by removing and re-adding 11291 * them one by one to the dc state, in order of descending zpos. 11292 * 11293 * TODO: We can likely skip bandwidth validation if the only thing that 11294 * changed about the plane was it'z z-ordering. 11295 */ 11296 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos) 11297 return true; 11298 11299 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 11300 return true; 11301 11302 /* 11303 * If there are any new primary or overlay planes being added or 11304 * removed then the z-order can potentially change. To ensure 11305 * correct z-order and pipe acquisition the current DC architecture 11306 * requires us to remove and recreate all existing planes. 11307 * 11308 * TODO: Come up with a more elegant solution for this. 11309 */ 11310 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 11311 struct amdgpu_framebuffer *old_afb, *new_afb; 11312 struct dm_plane_state *dm_new_other_state, *dm_old_other_state; 11313 11314 dm_new_other_state = to_dm_plane_state(new_other_state); 11315 dm_old_other_state = to_dm_plane_state(old_other_state); 11316 11317 if (other->type == DRM_PLANE_TYPE_CURSOR) 11318 continue; 11319 11320 if (old_other_state->crtc != new_plane_state->crtc && 11321 new_other_state->crtc != new_plane_state->crtc) 11322 continue; 11323 11324 if (old_other_state->crtc != new_other_state->crtc) 11325 return true; 11326 11327 /* Src/dst size and scaling updates. */ 11328 if (old_other_state->src_w != new_other_state->src_w || 11329 old_other_state->src_h != new_other_state->src_h || 11330 old_other_state->crtc_w != new_other_state->crtc_w || 11331 old_other_state->crtc_h != new_other_state->crtc_h) 11332 return true; 11333 11334 /* Rotation / mirroring updates. */ 11335 if (old_other_state->rotation != new_other_state->rotation) 11336 return true; 11337 11338 /* Blending updates. */ 11339 if (old_other_state->pixel_blend_mode != 11340 new_other_state->pixel_blend_mode) 11341 return true; 11342 11343 /* Alpha updates. */ 11344 if (old_other_state->alpha != new_other_state->alpha) 11345 return true; 11346 11347 /* Colorspace changes. */ 11348 if (old_other_state->color_range != new_other_state->color_range || 11349 old_other_state->color_encoding != new_other_state->color_encoding) 11350 return true; 11351 11352 /* HDR/Transfer Function changes. */ 11353 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf || 11354 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut || 11355 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult || 11356 dm_old_other_state->ctm != dm_new_other_state->ctm || 11357 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut || 11358 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf || 11359 dm_old_other_state->lut3d != dm_new_other_state->lut3d || 11360 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut || 11361 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf) 11362 return true; 11363 11364 /* Framebuffer checks fall at the end. */ 11365 if (!old_other_state->fb || !new_other_state->fb) 11366 continue; 11367 11368 /* Pixel format changes can require bandwidth updates. */ 11369 if (old_other_state->fb->format != new_other_state->fb->format) 11370 return true; 11371 11372 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 11373 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 11374 11375 /* Tiling and DCC changes also require bandwidth updates. */ 11376 if (old_afb->tiling_flags != new_afb->tiling_flags || 11377 old_afb->base.modifier != new_afb->base.modifier) 11378 return true; 11379 } 11380 11381 return false; 11382 } 11383 11384 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 11385 struct drm_plane_state *new_plane_state, 11386 struct drm_framebuffer *fb) 11387 { 11388 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 11389 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 11390 unsigned int pitch; 11391 bool linear; 11392 11393 if (fb->width > new_acrtc->max_cursor_width || 11394 fb->height > new_acrtc->max_cursor_height) { 11395 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 11396 new_plane_state->fb->width, 11397 new_plane_state->fb->height); 11398 return -EINVAL; 11399 } 11400 if (new_plane_state->src_w != fb->width << 16 || 11401 new_plane_state->src_h != fb->height << 16) { 11402 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11403 return -EINVAL; 11404 } 11405 11406 /* Pitch in pixels */ 11407 pitch = fb->pitches[0] / fb->format->cpp[0]; 11408 11409 if (fb->width != pitch) { 11410 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 11411 fb->width, pitch); 11412 return -EINVAL; 11413 } 11414 11415 switch (pitch) { 11416 case 64: 11417 case 128: 11418 case 256: 11419 /* FB pitch is supported by cursor plane */ 11420 break; 11421 default: 11422 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 11423 return -EINVAL; 11424 } 11425 11426 /* Core DRM takes care of checking FB modifiers, so we only need to 11427 * check tiling flags when the FB doesn't have a modifier. 11428 */ 11429 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 11430 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) { 11431 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0; 11432 } else if (adev->family >= AMDGPU_FAMILY_AI) { 11433 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 11434 } else { 11435 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 11436 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 11437 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 11438 } 11439 if (!linear) { 11440 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 11441 return -EINVAL; 11442 } 11443 } 11444 11445 return 0; 11446 } 11447 11448 /* 11449 * Helper function for checking the cursor in native mode 11450 */ 11451 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc, 11452 struct drm_plane *plane, 11453 struct drm_plane_state *new_plane_state, 11454 bool enable) 11455 { 11456 11457 struct amdgpu_crtc *new_acrtc; 11458 int ret; 11459 11460 if (!enable || !new_plane_crtc || 11461 drm_atomic_plane_disabling(plane->state, new_plane_state)) 11462 return 0; 11463 11464 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 11465 11466 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 11467 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11468 return -EINVAL; 11469 } 11470 11471 if (new_plane_state->fb) { 11472 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 11473 new_plane_state->fb); 11474 if (ret) 11475 return ret; 11476 } 11477 11478 return 0; 11479 } 11480 11481 static bool dm_should_update_native_cursor(struct drm_atomic_state *state, 11482 struct drm_crtc *old_plane_crtc, 11483 struct drm_crtc *new_plane_crtc, 11484 bool enable) 11485 { 11486 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11487 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11488 11489 if (!enable) { 11490 if (old_plane_crtc == NULL) 11491 return true; 11492 11493 old_crtc_state = drm_atomic_get_old_crtc_state( 11494 state, old_plane_crtc); 11495 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11496 11497 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11498 } else { 11499 if (new_plane_crtc == NULL) 11500 return true; 11501 11502 new_crtc_state = drm_atomic_get_new_crtc_state( 11503 state, new_plane_crtc); 11504 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11505 11506 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11507 } 11508 } 11509 11510 static int dm_update_plane_state(struct dc *dc, 11511 struct drm_atomic_state *state, 11512 struct drm_plane *plane, 11513 struct drm_plane_state *old_plane_state, 11514 struct drm_plane_state *new_plane_state, 11515 bool enable, 11516 bool *lock_and_validation_needed, 11517 bool *is_top_most_overlay) 11518 { 11519 11520 struct dm_atomic_state *dm_state = NULL; 11521 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 11522 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11523 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 11524 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 11525 bool needs_reset, update_native_cursor; 11526 int ret = 0; 11527 11528 11529 new_plane_crtc = new_plane_state->crtc; 11530 old_plane_crtc = old_plane_state->crtc; 11531 dm_new_plane_state = to_dm_plane_state(new_plane_state); 11532 dm_old_plane_state = to_dm_plane_state(old_plane_state); 11533 11534 update_native_cursor = dm_should_update_native_cursor(state, 11535 old_plane_crtc, 11536 new_plane_crtc, 11537 enable); 11538 11539 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) { 11540 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11541 new_plane_state, enable); 11542 if (ret) 11543 return ret; 11544 11545 return 0; 11546 } 11547 11548 needs_reset = should_reset_plane(state, plane, old_plane_state, 11549 new_plane_state); 11550 11551 /* Remove any changed/removed planes */ 11552 if (!enable) { 11553 if (!needs_reset) 11554 return 0; 11555 11556 if (!old_plane_crtc) 11557 return 0; 11558 11559 old_crtc_state = drm_atomic_get_old_crtc_state( 11560 state, old_plane_crtc); 11561 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11562 11563 if (!dm_old_crtc_state->stream) 11564 return 0; 11565 11566 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 11567 plane->base.id, old_plane_crtc->base.id); 11568 11569 ret = dm_atomic_get_state(state, &dm_state); 11570 if (ret) 11571 return ret; 11572 11573 if (!dc_state_remove_plane( 11574 dc, 11575 dm_old_crtc_state->stream, 11576 dm_old_plane_state->dc_state, 11577 dm_state->context)) { 11578 11579 return -EINVAL; 11580 } 11581 11582 if (dm_old_plane_state->dc_state) 11583 dc_plane_state_release(dm_old_plane_state->dc_state); 11584 11585 dm_new_plane_state->dc_state = NULL; 11586 11587 *lock_and_validation_needed = true; 11588 11589 } else { /* Add new planes */ 11590 struct dc_plane_state *dc_new_plane_state; 11591 11592 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 11593 return 0; 11594 11595 if (!new_plane_crtc) 11596 return 0; 11597 11598 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 11599 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11600 11601 if (!dm_new_crtc_state->stream) 11602 return 0; 11603 11604 if (!needs_reset) 11605 return 0; 11606 11607 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 11608 if (ret) 11609 goto out; 11610 11611 WARN_ON(dm_new_plane_state->dc_state); 11612 11613 dc_new_plane_state = dc_create_plane_state(dc); 11614 if (!dc_new_plane_state) { 11615 ret = -ENOMEM; 11616 goto out; 11617 } 11618 11619 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 11620 plane->base.id, new_plane_crtc->base.id); 11621 11622 ret = fill_dc_plane_attributes( 11623 drm_to_adev(new_plane_crtc->dev), 11624 dc_new_plane_state, 11625 new_plane_state, 11626 new_crtc_state); 11627 if (ret) { 11628 dc_plane_state_release(dc_new_plane_state); 11629 goto out; 11630 } 11631 11632 ret = dm_atomic_get_state(state, &dm_state); 11633 if (ret) { 11634 dc_plane_state_release(dc_new_plane_state); 11635 goto out; 11636 } 11637 11638 /* 11639 * Any atomic check errors that occur after this will 11640 * not need a release. The plane state will be attached 11641 * to the stream, and therefore part of the atomic 11642 * state. It'll be released when the atomic state is 11643 * cleaned. 11644 */ 11645 if (!dc_state_add_plane( 11646 dc, 11647 dm_new_crtc_state->stream, 11648 dc_new_plane_state, 11649 dm_state->context)) { 11650 11651 dc_plane_state_release(dc_new_plane_state); 11652 ret = -EINVAL; 11653 goto out; 11654 } 11655 11656 dm_new_plane_state->dc_state = dc_new_plane_state; 11657 11658 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 11659 11660 /* Tell DC to do a full surface update every time there 11661 * is a plane change. Inefficient, but works for now. 11662 */ 11663 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 11664 11665 *lock_and_validation_needed = true; 11666 } 11667 11668 out: 11669 /* If enabling cursor overlay failed, attempt fallback to native mode */ 11670 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) { 11671 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11672 new_plane_state, enable); 11673 if (ret) 11674 return ret; 11675 11676 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE; 11677 } 11678 11679 return ret; 11680 } 11681 11682 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 11683 int *src_w, int *src_h) 11684 { 11685 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 11686 case DRM_MODE_ROTATE_90: 11687 case DRM_MODE_ROTATE_270: 11688 *src_w = plane_state->src_h >> 16; 11689 *src_h = plane_state->src_w >> 16; 11690 break; 11691 case DRM_MODE_ROTATE_0: 11692 case DRM_MODE_ROTATE_180: 11693 default: 11694 *src_w = plane_state->src_w >> 16; 11695 *src_h = plane_state->src_h >> 16; 11696 break; 11697 } 11698 } 11699 11700 static void 11701 dm_get_plane_scale(struct drm_plane_state *plane_state, 11702 int *out_plane_scale_w, int *out_plane_scale_h) 11703 { 11704 int plane_src_w, plane_src_h; 11705 11706 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 11707 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0; 11708 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0; 11709 } 11710 11711 /* 11712 * The normalized_zpos value cannot be used by this iterator directly. It's only 11713 * calculated for enabled planes, potentially causing normalized_zpos collisions 11714 * between enabled/disabled planes in the atomic state. We need a unique value 11715 * so that the iterator will not generate the same object twice, or loop 11716 * indefinitely. 11717 */ 11718 static inline struct __drm_planes_state *__get_next_zpos( 11719 struct drm_atomic_state *state, 11720 struct __drm_planes_state *prev) 11721 { 11722 unsigned int highest_zpos = 0, prev_zpos = 256; 11723 uint32_t highest_id = 0, prev_id = UINT_MAX; 11724 struct drm_plane_state *new_plane_state; 11725 struct drm_plane *plane; 11726 int i, highest_i = -1; 11727 11728 if (prev != NULL) { 11729 prev_zpos = prev->new_state->zpos; 11730 prev_id = prev->ptr->base.id; 11731 } 11732 11733 for_each_new_plane_in_state(state, plane, new_plane_state, i) { 11734 /* Skip planes with higher zpos than the previously returned */ 11735 if (new_plane_state->zpos > prev_zpos || 11736 (new_plane_state->zpos == prev_zpos && 11737 plane->base.id >= prev_id)) 11738 continue; 11739 11740 /* Save the index of the plane with highest zpos */ 11741 if (new_plane_state->zpos > highest_zpos || 11742 (new_plane_state->zpos == highest_zpos && 11743 plane->base.id > highest_id)) { 11744 highest_zpos = new_plane_state->zpos; 11745 highest_id = plane->base.id; 11746 highest_i = i; 11747 } 11748 } 11749 11750 if (highest_i < 0) 11751 return NULL; 11752 11753 return &state->planes[highest_i]; 11754 } 11755 11756 /* 11757 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate 11758 * by descending zpos, as read from the new plane state. This is the same 11759 * ordering as defined by drm_atomic_normalize_zpos(). 11760 */ 11761 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \ 11762 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \ 11763 __i != NULL; __i = __get_next_zpos((__state), __i)) \ 11764 for_each_if(((plane) = __i->ptr, \ 11765 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \ 11766 (old_plane_state) = __i->old_state, \ 11767 (new_plane_state) = __i->new_state, 1)) 11768 11769 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 11770 { 11771 struct drm_connector *connector; 11772 struct drm_connector_state *conn_state, *old_conn_state; 11773 struct amdgpu_dm_connector *aconnector = NULL; 11774 int i; 11775 11776 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 11777 if (!conn_state->crtc) 11778 conn_state = old_conn_state; 11779 11780 if (conn_state->crtc != crtc) 11781 continue; 11782 11783 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11784 continue; 11785 11786 aconnector = to_amdgpu_dm_connector(connector); 11787 if (!aconnector->mst_output_port || !aconnector->mst_root) 11788 aconnector = NULL; 11789 else 11790 break; 11791 } 11792 11793 if (!aconnector) 11794 return 0; 11795 11796 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 11797 } 11798 11799 /** 11800 * DOC: Cursor Modes - Native vs Overlay 11801 * 11802 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw 11803 * plane. It does not require a dedicated hw plane to enable, but it is 11804 * subjected to the same z-order and scaling as the hw plane. It also has format 11805 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB 11806 * hw plane. 11807 * 11808 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its 11809 * own scaling and z-pos. It also has no blending restrictions. It lends to a 11810 * cursor behavior more akin to a DRM client's expectations. However, it does 11811 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is 11812 * available. 11813 */ 11814 11815 /** 11816 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc 11817 * @adev: amdgpu device 11818 * @state: DRM atomic state 11819 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor 11820 * @cursor_mode: Returns the required cursor mode on dm_crtc_state 11821 * 11822 * Get whether the cursor should be enabled in native mode, or overlay mode, on 11823 * the dm_crtc_state. 11824 * 11825 * The cursor should be enabled in overlay mode if there exists an underlying 11826 * plane - on which the cursor may be blended - that is either YUV formatted, or 11827 * scaled differently from the cursor. 11828 * 11829 * Since zpos info is required, drm_atomic_normalize_zpos must be called before 11830 * calling this function. 11831 * 11832 * Return: 0 on success, or an error code if getting the cursor plane state 11833 * failed. 11834 */ 11835 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev, 11836 struct drm_atomic_state *state, 11837 struct dm_crtc_state *dm_crtc_state, 11838 enum amdgpu_dm_cursor_mode *cursor_mode) 11839 { 11840 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state; 11841 struct drm_crtc_state *crtc_state = &dm_crtc_state->base; 11842 struct drm_plane *plane; 11843 bool consider_mode_change = false; 11844 bool entire_crtc_covered = false; 11845 bool cursor_changed = false; 11846 int underlying_scale_w, underlying_scale_h; 11847 int cursor_scale_w, cursor_scale_h; 11848 int i; 11849 11850 /* Overlay cursor not supported on HW before DCN 11851 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions 11852 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE 11853 */ 11854 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 || 11855 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 11856 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11857 return 0; 11858 } 11859 11860 /* Init cursor_mode to be the same as current */ 11861 *cursor_mode = dm_crtc_state->cursor_mode; 11862 11863 /* 11864 * Cursor mode can change if a plane's format changes, scale changes, is 11865 * enabled/disabled, or z-order changes. 11866 */ 11867 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) { 11868 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 11869 11870 /* Only care about planes on this CRTC */ 11871 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0) 11872 continue; 11873 11874 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11875 cursor_changed = true; 11876 11877 if (drm_atomic_plane_enabling(old_plane_state, plane_state) || 11878 drm_atomic_plane_disabling(old_plane_state, plane_state) || 11879 old_plane_state->fb->format != plane_state->fb->format) { 11880 consider_mode_change = true; 11881 break; 11882 } 11883 11884 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h); 11885 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 11886 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 11887 consider_mode_change = true; 11888 break; 11889 } 11890 } 11891 11892 if (!consider_mode_change && !crtc_state->zpos_changed) 11893 return 0; 11894 11895 /* 11896 * If no cursor change on this CRTC, and not enabled on this CRTC, then 11897 * no need to set cursor mode. This avoids needlessly locking the cursor 11898 * state. 11899 */ 11900 if (!cursor_changed && 11901 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) { 11902 return 0; 11903 } 11904 11905 cursor_state = drm_atomic_get_plane_state(state, 11906 crtc_state->crtc->cursor); 11907 if (IS_ERR(cursor_state)) 11908 return PTR_ERR(cursor_state); 11909 11910 /* Cursor is disabled */ 11911 if (!cursor_state->fb) 11912 return 0; 11913 11914 /* For all planes in descending z-order (all of which are below cursor 11915 * as per zpos definitions), check their scaling and format 11916 */ 11917 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) { 11918 11919 /* Only care about non-cursor planes on this CRTC */ 11920 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 || 11921 plane->type == DRM_PLANE_TYPE_CURSOR) 11922 continue; 11923 11924 /* Underlying plane is YUV format - use overlay cursor */ 11925 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) { 11926 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11927 return 0; 11928 } 11929 11930 dm_get_plane_scale(plane_state, 11931 &underlying_scale_w, &underlying_scale_h); 11932 dm_get_plane_scale(cursor_state, 11933 &cursor_scale_w, &cursor_scale_h); 11934 11935 /* Underlying plane has different scale - use overlay cursor */ 11936 if (cursor_scale_w != underlying_scale_w && 11937 cursor_scale_h != underlying_scale_h) { 11938 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11939 return 0; 11940 } 11941 11942 /* If this plane covers the whole CRTC, no need to check planes underneath */ 11943 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 && 11944 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay && 11945 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) { 11946 entire_crtc_covered = true; 11947 break; 11948 } 11949 } 11950 11951 /* If planes do not cover the entire CRTC, use overlay mode to enable 11952 * cursor over holes 11953 */ 11954 if (entire_crtc_covered) 11955 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11956 else 11957 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11958 11959 return 0; 11960 } 11961 11962 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev, 11963 struct drm_atomic_state *state, 11964 struct drm_crtc_state *crtc_state) 11965 { 11966 struct drm_plane *plane; 11967 struct drm_plane_state *new_plane_state, *old_plane_state; 11968 11969 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) { 11970 new_plane_state = drm_atomic_get_plane_state(state, plane); 11971 old_plane_state = drm_atomic_get_plane_state(state, plane); 11972 11973 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) { 11974 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name); 11975 return false; 11976 } 11977 11978 if (old_plane_state->fb && new_plane_state->fb && 11979 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb)) 11980 return true; 11981 } 11982 11983 return false; 11984 } 11985 11986 /** 11987 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 11988 * 11989 * @dev: The DRM device 11990 * @state: The atomic state to commit 11991 * 11992 * Validate that the given atomic state is programmable by DC into hardware. 11993 * This involves constructing a &struct dc_state reflecting the new hardware 11994 * state we wish to commit, then querying DC to see if it is programmable. It's 11995 * important not to modify the existing DC state. Otherwise, atomic_check 11996 * may unexpectedly commit hardware changes. 11997 * 11998 * When validating the DC state, it's important that the right locks are 11999 * acquired. For full updates case which removes/adds/updates streams on one 12000 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 12001 * that any such full update commit will wait for completion of any outstanding 12002 * flip using DRMs synchronization events. 12003 * 12004 * Note that DM adds the affected connectors for all CRTCs in state, when that 12005 * might not seem necessary. This is because DC stream creation requires the 12006 * DC sink, which is tied to the DRM connector state. Cleaning this up should 12007 * be possible but non-trivial - a possible TODO item. 12008 * 12009 * Return: -Error code if validation failed. 12010 */ 12011 static int amdgpu_dm_atomic_check(struct drm_device *dev, 12012 struct drm_atomic_state *state) 12013 { 12014 struct amdgpu_device *adev = drm_to_adev(dev); 12015 struct dm_atomic_state *dm_state = NULL; 12016 struct dc *dc = adev->dm.dc; 12017 struct drm_connector *connector; 12018 struct drm_connector_state *old_con_state, *new_con_state; 12019 struct drm_crtc *crtc; 12020 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 12021 struct drm_plane *plane; 12022 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state; 12023 enum dc_status status; 12024 int ret, i; 12025 bool lock_and_validation_needed = false; 12026 bool is_top_most_overlay = true; 12027 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 12028 struct drm_dp_mst_topology_mgr *mgr; 12029 struct drm_dp_mst_topology_state *mst_state; 12030 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 12031 12032 trace_amdgpu_dm_atomic_check_begin(state); 12033 12034 ret = drm_atomic_helper_check_modeset(dev, state); 12035 if (ret) { 12036 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n"); 12037 goto fail; 12038 } 12039 12040 /* Check connector changes */ 12041 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12042 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12043 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12044 12045 /* Skip connectors that are disabled or part of modeset already. */ 12046 if (!new_con_state->crtc) 12047 continue; 12048 12049 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 12050 if (IS_ERR(new_crtc_state)) { 12051 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n"); 12052 ret = PTR_ERR(new_crtc_state); 12053 goto fail; 12054 } 12055 12056 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 12057 dm_old_con_state->scaling != dm_new_con_state->scaling) 12058 new_crtc_state->connectors_changed = true; 12059 } 12060 12061 if (dc_resource_is_dsc_encoding_supported(dc)) { 12062 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12063 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 12064 ret = add_affected_mst_dsc_crtcs(state, crtc); 12065 if (ret) { 12066 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n"); 12067 goto fail; 12068 } 12069 } 12070 } 12071 } 12072 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12073 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 12074 12075 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 12076 !new_crtc_state->color_mgmt_changed && 12077 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 12078 dm_old_crtc_state->dsc_force_changed == false) 12079 continue; 12080 12081 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 12082 if (ret) { 12083 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n"); 12084 goto fail; 12085 } 12086 12087 if (!new_crtc_state->enable) 12088 continue; 12089 12090 ret = drm_atomic_add_affected_connectors(state, crtc); 12091 if (ret) { 12092 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n"); 12093 goto fail; 12094 } 12095 12096 ret = drm_atomic_add_affected_planes(state, crtc); 12097 if (ret) { 12098 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n"); 12099 goto fail; 12100 } 12101 12102 if (dm_old_crtc_state->dsc_force_changed) 12103 new_crtc_state->mode_changed = true; 12104 } 12105 12106 /* 12107 * Add all primary and overlay planes on the CRTC to the state 12108 * whenever a plane is enabled to maintain correct z-ordering 12109 * and to enable fast surface updates. 12110 */ 12111 drm_for_each_crtc(crtc, dev) { 12112 bool modified = false; 12113 12114 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 12115 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12116 continue; 12117 12118 if (new_plane_state->crtc == crtc || 12119 old_plane_state->crtc == crtc) { 12120 modified = true; 12121 break; 12122 } 12123 } 12124 12125 if (!modified) 12126 continue; 12127 12128 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 12129 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12130 continue; 12131 12132 new_plane_state = 12133 drm_atomic_get_plane_state(state, plane); 12134 12135 if (IS_ERR(new_plane_state)) { 12136 ret = PTR_ERR(new_plane_state); 12137 drm_dbg_atomic(dev, "new_plane_state is BAD\n"); 12138 goto fail; 12139 } 12140 } 12141 } 12142 12143 /* 12144 * DC consults the zpos (layer_index in DC terminology) to determine the 12145 * hw plane on which to enable the hw cursor (see 12146 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 12147 * atomic state, so call drm helper to normalize zpos. 12148 */ 12149 ret = drm_atomic_normalize_zpos(dev, state); 12150 if (ret) { 12151 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 12152 goto fail; 12153 } 12154 12155 /* 12156 * Determine whether cursors on each CRTC should be enabled in native or 12157 * overlay mode. 12158 */ 12159 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12160 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12161 12162 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12163 &dm_new_crtc_state->cursor_mode); 12164 if (ret) { 12165 drm_dbg(dev, "Failed to determine cursor mode\n"); 12166 goto fail; 12167 } 12168 12169 /* 12170 * If overlay cursor is needed, DC cannot go through the 12171 * native cursor update path. All enabled planes on the CRTC 12172 * need to be added for DC to not disable a plane by mistake 12173 */ 12174 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12175 ret = drm_atomic_add_affected_planes(state, crtc); 12176 if (ret) 12177 goto fail; 12178 } 12179 } 12180 12181 /* Remove exiting planes if they are modified */ 12182 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12183 12184 ret = dm_update_plane_state(dc, state, plane, 12185 old_plane_state, 12186 new_plane_state, 12187 false, 12188 &lock_and_validation_needed, 12189 &is_top_most_overlay); 12190 if (ret) { 12191 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12192 goto fail; 12193 } 12194 } 12195 12196 /* Disable all crtcs which require disable */ 12197 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12198 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12199 old_crtc_state, 12200 new_crtc_state, 12201 false, 12202 &lock_and_validation_needed); 12203 if (ret) { 12204 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n"); 12205 goto fail; 12206 } 12207 } 12208 12209 /* Enable all crtcs which require enable */ 12210 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12211 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12212 old_crtc_state, 12213 new_crtc_state, 12214 true, 12215 &lock_and_validation_needed); 12216 if (ret) { 12217 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n"); 12218 goto fail; 12219 } 12220 } 12221 12222 /* Add new/modified planes */ 12223 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12224 ret = dm_update_plane_state(dc, state, plane, 12225 old_plane_state, 12226 new_plane_state, 12227 true, 12228 &lock_and_validation_needed, 12229 &is_top_most_overlay); 12230 if (ret) { 12231 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12232 goto fail; 12233 } 12234 } 12235 12236 #if defined(CONFIG_DRM_AMD_DC_FP) 12237 if (dc_resource_is_dsc_encoding_supported(dc)) { 12238 ret = pre_validate_dsc(state, &dm_state, vars); 12239 if (ret != 0) 12240 goto fail; 12241 } 12242 #endif 12243 12244 /* Run this here since we want to validate the streams we created */ 12245 ret = drm_atomic_helper_check_planes(dev, state); 12246 if (ret) { 12247 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n"); 12248 goto fail; 12249 } 12250 12251 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12252 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12253 if (dm_new_crtc_state->mpo_requested) 12254 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc); 12255 } 12256 12257 /* Check cursor restrictions */ 12258 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12259 enum amdgpu_dm_cursor_mode required_cursor_mode; 12260 int is_rotated, is_scaled; 12261 12262 /* Overlay cusor not subject to native cursor restrictions */ 12263 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12264 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) 12265 continue; 12266 12267 /* Check if rotation or scaling is enabled on DCN401 */ 12268 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) && 12269 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12270 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor); 12271 12272 is_rotated = new_cursor_state && 12273 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0); 12274 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) || 12275 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h)); 12276 12277 if (is_rotated || is_scaled) { 12278 drm_dbg_driver( 12279 crtc->dev, 12280 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n", 12281 crtc->base.id, crtc->name); 12282 ret = -EINVAL; 12283 goto fail; 12284 } 12285 } 12286 12287 /* If HW can only do native cursor, check restrictions again */ 12288 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12289 &required_cursor_mode); 12290 if (ret) { 12291 drm_dbg_driver(crtc->dev, 12292 "[CRTC:%d:%s] Checking cursor mode failed\n", 12293 crtc->base.id, crtc->name); 12294 goto fail; 12295 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12296 drm_dbg_driver(crtc->dev, 12297 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n", 12298 crtc->base.id, crtc->name); 12299 ret = -EINVAL; 12300 goto fail; 12301 } 12302 } 12303 12304 if (state->legacy_cursor_update) { 12305 /* 12306 * This is a fast cursor update coming from the plane update 12307 * helper, check if it can be done asynchronously for better 12308 * performance. 12309 */ 12310 state->async_update = 12311 !drm_atomic_helper_async_check(dev, state); 12312 12313 /* 12314 * Skip the remaining global validation if this is an async 12315 * update. Cursor updates can be done without affecting 12316 * state or bandwidth calcs and this avoids the performance 12317 * penalty of locking the private state object and 12318 * allocating a new dc_state. 12319 */ 12320 if (state->async_update) 12321 return 0; 12322 } 12323 12324 /* Check scaling and underscan changes*/ 12325 /* TODO Removed scaling changes validation due to inability to commit 12326 * new stream into context w\o causing full reset. Need to 12327 * decide how to handle. 12328 */ 12329 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12330 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12331 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12332 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 12333 12334 /* Skip any modesets/resets */ 12335 if (!acrtc || drm_atomic_crtc_needs_modeset( 12336 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 12337 continue; 12338 12339 /* Skip any thing not scale or underscan changes */ 12340 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 12341 continue; 12342 12343 lock_and_validation_needed = true; 12344 } 12345 12346 /* set the slot info for each mst_state based on the link encoding format */ 12347 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 12348 struct amdgpu_dm_connector *aconnector; 12349 struct drm_connector *connector; 12350 struct drm_connector_list_iter iter; 12351 u8 link_coding_cap; 12352 12353 drm_connector_list_iter_begin(dev, &iter); 12354 drm_for_each_connector_iter(connector, &iter) { 12355 if (connector->index == mst_state->mgr->conn_base_id) { 12356 aconnector = to_amdgpu_dm_connector(connector); 12357 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 12358 drm_dp_mst_update_slots(mst_state, link_coding_cap); 12359 12360 break; 12361 } 12362 } 12363 drm_connector_list_iter_end(&iter); 12364 } 12365 12366 /** 12367 * Streams and planes are reset when there are changes that affect 12368 * bandwidth. Anything that affects bandwidth needs to go through 12369 * DC global validation to ensure that the configuration can be applied 12370 * to hardware. 12371 * 12372 * We have to currently stall out here in atomic_check for outstanding 12373 * commits to finish in this case because our IRQ handlers reference 12374 * DRM state directly - we can end up disabling interrupts too early 12375 * if we don't. 12376 * 12377 * TODO: Remove this stall and drop DM state private objects. 12378 */ 12379 if (lock_and_validation_needed) { 12380 ret = dm_atomic_get_state(state, &dm_state); 12381 if (ret) { 12382 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n"); 12383 goto fail; 12384 } 12385 12386 ret = do_aquire_global_lock(dev, state); 12387 if (ret) { 12388 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n"); 12389 goto fail; 12390 } 12391 12392 #if defined(CONFIG_DRM_AMD_DC_FP) 12393 if (dc_resource_is_dsc_encoding_supported(dc)) { 12394 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 12395 if (ret) { 12396 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n"); 12397 ret = -EINVAL; 12398 goto fail; 12399 } 12400 } 12401 #endif 12402 12403 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 12404 if (ret) { 12405 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n"); 12406 goto fail; 12407 } 12408 12409 /* 12410 * Perform validation of MST topology in the state: 12411 * We need to perform MST atomic check before calling 12412 * dc_validate_global_state(), or there is a chance 12413 * to get stuck in an infinite loop and hang eventually. 12414 */ 12415 ret = drm_dp_mst_atomic_check(state); 12416 if (ret) { 12417 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n"); 12418 goto fail; 12419 } 12420 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY); 12421 if (status != DC_OK) { 12422 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)", 12423 dc_status_to_str(status), status); 12424 ret = -EINVAL; 12425 goto fail; 12426 } 12427 } else { 12428 /* 12429 * The commit is a fast update. Fast updates shouldn't change 12430 * the DC context, affect global validation, and can have their 12431 * commit work done in parallel with other commits not touching 12432 * the same resource. If we have a new DC context as part of 12433 * the DM atomic state from validation we need to free it and 12434 * retain the existing one instead. 12435 * 12436 * Furthermore, since the DM atomic state only contains the DC 12437 * context and can safely be annulled, we can free the state 12438 * and clear the associated private object now to free 12439 * some memory and avoid a possible use-after-free later. 12440 */ 12441 12442 for (i = 0; i < state->num_private_objs; i++) { 12443 struct drm_private_obj *obj = state->private_objs[i].ptr; 12444 12445 if (obj->funcs == adev->dm.atomic_obj.funcs) { 12446 int j = state->num_private_objs-1; 12447 12448 dm_atomic_destroy_state(obj, 12449 state->private_objs[i].state); 12450 12451 /* If i is not at the end of the array then the 12452 * last element needs to be moved to where i was 12453 * before the array can safely be truncated. 12454 */ 12455 if (i != j) 12456 state->private_objs[i] = 12457 state->private_objs[j]; 12458 12459 state->private_objs[j].ptr = NULL; 12460 state->private_objs[j].state = NULL; 12461 state->private_objs[j].old_state = NULL; 12462 state->private_objs[j].new_state = NULL; 12463 12464 state->num_private_objs = j; 12465 break; 12466 } 12467 } 12468 } 12469 12470 /* Store the overall update type for use later in atomic check. */ 12471 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12472 struct dm_crtc_state *dm_new_crtc_state = 12473 to_dm_crtc_state(new_crtc_state); 12474 12475 /* 12476 * Only allow async flips for fast updates that don't change 12477 * the FB pitch, the DCC state, rotation, mem_type, etc. 12478 */ 12479 if (new_crtc_state->async_flip && 12480 (lock_and_validation_needed || 12481 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) { 12482 drm_dbg_atomic(crtc->dev, 12483 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 12484 crtc->base.id, crtc->name); 12485 ret = -EINVAL; 12486 goto fail; 12487 } 12488 12489 dm_new_crtc_state->update_type = lock_and_validation_needed ? 12490 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 12491 } 12492 12493 /* Must be success */ 12494 WARN_ON(ret); 12495 12496 trace_amdgpu_dm_atomic_check_finish(state, ret); 12497 12498 return ret; 12499 12500 fail: 12501 if (ret == -EDEADLK) 12502 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n"); 12503 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 12504 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n"); 12505 else 12506 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret); 12507 12508 trace_amdgpu_dm_atomic_check_finish(state, ret); 12509 12510 return ret; 12511 } 12512 12513 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 12514 unsigned int offset, 12515 unsigned int total_length, 12516 u8 *data, 12517 unsigned int length, 12518 struct amdgpu_hdmi_vsdb_info *vsdb) 12519 { 12520 bool res; 12521 union dmub_rb_cmd cmd; 12522 struct dmub_cmd_send_edid_cea *input; 12523 struct dmub_cmd_edid_cea_output *output; 12524 12525 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 12526 return false; 12527 12528 memset(&cmd, 0, sizeof(cmd)); 12529 12530 input = &cmd.edid_cea.data.input; 12531 12532 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 12533 cmd.edid_cea.header.sub_type = 0; 12534 cmd.edid_cea.header.payload_bytes = 12535 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 12536 input->offset = offset; 12537 input->length = length; 12538 input->cea_total_length = total_length; 12539 memcpy(input->payload, data, length); 12540 12541 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 12542 if (!res) { 12543 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n"); 12544 return false; 12545 } 12546 12547 output = &cmd.edid_cea.data.output; 12548 12549 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 12550 if (!output->ack.success) { 12551 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n", 12552 output->ack.offset); 12553 } 12554 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 12555 if (!output->amd_vsdb.vsdb_found) 12556 return false; 12557 12558 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 12559 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 12560 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 12561 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 12562 } else { 12563 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n"); 12564 return false; 12565 } 12566 12567 return true; 12568 } 12569 12570 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 12571 u8 *edid_ext, int len, 12572 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12573 { 12574 int i; 12575 12576 /* send extension block to DMCU for parsing */ 12577 for (i = 0; i < len; i += 8) { 12578 bool res; 12579 int offset; 12580 12581 /* send 8 bytes a time */ 12582 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 12583 return false; 12584 12585 if (i+8 == len) { 12586 /* EDID block sent completed, expect result */ 12587 int version, min_rate, max_rate; 12588 12589 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 12590 if (res) { 12591 /* amd vsdb found */ 12592 vsdb_info->freesync_supported = 1; 12593 vsdb_info->amd_vsdb_version = version; 12594 vsdb_info->min_refresh_rate_hz = min_rate; 12595 vsdb_info->max_refresh_rate_hz = max_rate; 12596 return true; 12597 } 12598 /* not amd vsdb */ 12599 return false; 12600 } 12601 12602 /* check for ack*/ 12603 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 12604 if (!res) 12605 return false; 12606 } 12607 12608 return false; 12609 } 12610 12611 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 12612 u8 *edid_ext, int len, 12613 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12614 { 12615 int i; 12616 12617 /* send extension block to DMCU for parsing */ 12618 for (i = 0; i < len; i += 8) { 12619 /* send 8 bytes a time */ 12620 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 12621 return false; 12622 } 12623 12624 return vsdb_info->freesync_supported; 12625 } 12626 12627 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 12628 u8 *edid_ext, int len, 12629 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12630 { 12631 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 12632 bool ret; 12633 12634 mutex_lock(&adev->dm.dc_lock); 12635 if (adev->dm.dmub_srv) 12636 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 12637 else 12638 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 12639 mutex_unlock(&adev->dm.dc_lock); 12640 return ret; 12641 } 12642 12643 static void parse_edid_displayid_vrr(struct drm_connector *connector, 12644 const struct edid *edid) 12645 { 12646 u8 *edid_ext = NULL; 12647 int i; 12648 int j = 0; 12649 u16 min_vfreq; 12650 u16 max_vfreq; 12651 12652 if (edid == NULL || edid->extensions == 0) 12653 return; 12654 12655 /* Find DisplayID extension */ 12656 for (i = 0; i < edid->extensions; i++) { 12657 edid_ext = (void *)(edid + (i + 1)); 12658 if (edid_ext[0] == DISPLAYID_EXT) 12659 break; 12660 } 12661 12662 if (edid_ext == NULL) 12663 return; 12664 12665 while (j < EDID_LENGTH) { 12666 /* Get dynamic video timing range from DisplayID if available */ 12667 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 12668 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 12669 min_vfreq = edid_ext[j+9]; 12670 if (edid_ext[j+1] & 7) 12671 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 12672 else 12673 max_vfreq = edid_ext[j+10]; 12674 12675 if (max_vfreq && min_vfreq) { 12676 connector->display_info.monitor_range.max_vfreq = max_vfreq; 12677 connector->display_info.monitor_range.min_vfreq = min_vfreq; 12678 12679 return; 12680 } 12681 } 12682 j++; 12683 } 12684 } 12685 12686 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12687 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 12688 { 12689 u8 *edid_ext = NULL; 12690 int i; 12691 int j = 0; 12692 12693 if (edid == NULL || edid->extensions == 0) 12694 return -ENODEV; 12695 12696 /* Find DisplayID extension */ 12697 for (i = 0; i < edid->extensions; i++) { 12698 edid_ext = (void *)(edid + (i + 1)); 12699 if (edid_ext[0] == DISPLAYID_EXT) 12700 break; 12701 } 12702 12703 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) { 12704 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 12705 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 12706 12707 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 12708 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 12709 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 12710 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 12711 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 12712 12713 return true; 12714 } 12715 j++; 12716 } 12717 12718 return false; 12719 } 12720 12721 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12722 const struct edid *edid, 12723 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12724 { 12725 u8 *edid_ext = NULL; 12726 int i; 12727 bool valid_vsdb_found = false; 12728 12729 /*----- drm_find_cea_extension() -----*/ 12730 /* No EDID or EDID extensions */ 12731 if (edid == NULL || edid->extensions == 0) 12732 return -ENODEV; 12733 12734 /* Find CEA extension */ 12735 for (i = 0; i < edid->extensions; i++) { 12736 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 12737 if (edid_ext[0] == CEA_EXT) 12738 break; 12739 } 12740 12741 if (i == edid->extensions) 12742 return -ENODEV; 12743 12744 /*----- cea_db_offsets() -----*/ 12745 if (edid_ext[0] != CEA_EXT) 12746 return -ENODEV; 12747 12748 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 12749 12750 return valid_vsdb_found ? i : -ENODEV; 12751 } 12752 12753 /** 12754 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 12755 * 12756 * @connector: Connector to query. 12757 * @drm_edid: DRM EDID from monitor 12758 * 12759 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 12760 * track of some of the display information in the internal data struct used by 12761 * amdgpu_dm. This function checks which type of connector we need to set the 12762 * FreeSync parameters. 12763 */ 12764 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 12765 const struct drm_edid *drm_edid) 12766 { 12767 int i = 0; 12768 struct amdgpu_dm_connector *amdgpu_dm_connector = 12769 to_amdgpu_dm_connector(connector); 12770 struct dm_connector_state *dm_con_state = NULL; 12771 struct dc_sink *sink; 12772 struct amdgpu_device *adev = drm_to_adev(connector->dev); 12773 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 12774 const struct edid *edid; 12775 bool freesync_capable = false; 12776 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 12777 12778 if (!connector->state) { 12779 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__); 12780 goto update; 12781 } 12782 12783 sink = amdgpu_dm_connector->dc_sink ? 12784 amdgpu_dm_connector->dc_sink : 12785 amdgpu_dm_connector->dc_em_sink; 12786 12787 drm_edid_connector_update(connector, drm_edid); 12788 12789 if (!drm_edid || !sink) { 12790 dm_con_state = to_dm_connector_state(connector->state); 12791 12792 amdgpu_dm_connector->min_vfreq = 0; 12793 amdgpu_dm_connector->max_vfreq = 0; 12794 freesync_capable = false; 12795 12796 goto update; 12797 } 12798 12799 dm_con_state = to_dm_connector_state(connector->state); 12800 12801 if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version)) 12802 goto update; 12803 12804 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 12805 12806 /* Some eDP panels only have the refresh rate range info in DisplayID */ 12807 if ((connector->display_info.monitor_range.min_vfreq == 0 || 12808 connector->display_info.monitor_range.max_vfreq == 0)) 12809 parse_edid_displayid_vrr(connector, edid); 12810 12811 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 12812 sink->sink_signal == SIGNAL_TYPE_EDP)) { 12813 if (amdgpu_dm_connector->dc_link && 12814 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) { 12815 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 12816 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 12817 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12818 freesync_capable = true; 12819 } 12820 12821 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12822 12823 if (vsdb_info.replay_mode) { 12824 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 12825 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 12826 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 12827 } 12828 12829 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 12830 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12831 if (i >= 0 && vsdb_info.freesync_supported) { 12832 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12833 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12834 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12835 freesync_capable = true; 12836 12837 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12838 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12839 } 12840 } 12841 12842 if (amdgpu_dm_connector->dc_link) 12843 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 12844 12845 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 12846 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12847 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 12848 12849 amdgpu_dm_connector->pack_sdp_v1_3 = true; 12850 amdgpu_dm_connector->as_type = as_type; 12851 amdgpu_dm_connector->vsdb_info = vsdb_info; 12852 12853 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12854 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12855 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12856 freesync_capable = true; 12857 12858 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12859 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12860 } 12861 } 12862 12863 update: 12864 if (dm_con_state) 12865 dm_con_state->freesync_capable = freesync_capable; 12866 12867 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable && 12868 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) { 12869 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false; 12870 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false; 12871 } 12872 12873 if (connector->vrr_capable_property) 12874 drm_connector_set_vrr_capable_property(connector, 12875 freesync_capable); 12876 } 12877 12878 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 12879 { 12880 struct amdgpu_device *adev = drm_to_adev(dev); 12881 struct dc *dc = adev->dm.dc; 12882 int i; 12883 12884 mutex_lock(&adev->dm.dc_lock); 12885 if (dc->current_state) { 12886 for (i = 0; i < dc->current_state->stream_count; ++i) 12887 dc->current_state->streams[i] 12888 ->triggered_crtc_reset.enabled = 12889 adev->dm.force_timing_sync; 12890 12891 dm_enable_per_frame_crtc_master_sync(dc->current_state); 12892 dc_trigger_sync(dc, dc->current_state); 12893 } 12894 mutex_unlock(&adev->dm.dc_lock); 12895 } 12896 12897 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc) 12898 { 12899 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter) 12900 dc_exit_ips_for_hw_access(dc); 12901 } 12902 12903 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 12904 u32 value, const char *func_name) 12905 { 12906 #ifdef DM_CHECK_ADDR_0 12907 if (address == 0) { 12908 drm_err(adev_to_drm(ctx->driver_context), 12909 "invalid register write. address = 0"); 12910 return; 12911 } 12912 #endif 12913 12914 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12915 cgs_write_register(ctx->cgs_device, address, value); 12916 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 12917 } 12918 12919 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 12920 const char *func_name) 12921 { 12922 u32 value; 12923 #ifdef DM_CHECK_ADDR_0 12924 if (address == 0) { 12925 drm_err(adev_to_drm(ctx->driver_context), 12926 "invalid register read; address = 0\n"); 12927 return 0; 12928 } 12929 #endif 12930 12931 if (ctx->dmub_srv && 12932 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 12933 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 12934 ASSERT(false); 12935 return 0; 12936 } 12937 12938 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12939 12940 value = cgs_read_register(ctx->cgs_device, address); 12941 12942 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 12943 12944 return value; 12945 } 12946 12947 int amdgpu_dm_process_dmub_aux_transfer_sync( 12948 struct dc_context *ctx, 12949 unsigned int link_index, 12950 struct aux_payload *payload, 12951 enum aux_return_code_type *operation_result) 12952 { 12953 struct amdgpu_device *adev = ctx->driver_context; 12954 struct dmub_notification *p_notify = adev->dm.dmub_notify; 12955 int ret = -1; 12956 12957 mutex_lock(&adev->dm.dpia_aux_lock); 12958 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 12959 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 12960 goto out; 12961 } 12962 12963 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 12964 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 12965 *operation_result = AUX_RET_ERROR_TIMEOUT; 12966 goto out; 12967 } 12968 12969 if (p_notify->result != AUX_RET_SUCCESS) { 12970 /* 12971 * Transient states before tunneling is enabled could 12972 * lead to this error. We can ignore this for now. 12973 */ 12974 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) { 12975 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n", 12976 payload->address, payload->length, 12977 p_notify->result); 12978 } 12979 *operation_result = p_notify->result; 12980 goto out; 12981 } 12982 12983 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF; 12984 if (adev->dm.dmub_notify->aux_reply.command & 0xF0) 12985 /* The reply is stored in the top nibble of the command. */ 12986 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF; 12987 12988 /*write req may receive a byte indicating partially written number as well*/ 12989 if (p_notify->aux_reply.length) 12990 memcpy(payload->data, p_notify->aux_reply.data, 12991 p_notify->aux_reply.length); 12992 12993 /* success */ 12994 ret = p_notify->aux_reply.length; 12995 *operation_result = p_notify->result; 12996 out: 12997 reinit_completion(&adev->dm.dmub_aux_transfer_done); 12998 mutex_unlock(&adev->dm.dpia_aux_lock); 12999 return ret; 13000 } 13001 13002 static void abort_fused_io( 13003 struct dc_context *ctx, 13004 const struct dmub_cmd_fused_request *request 13005 ) 13006 { 13007 union dmub_rb_cmd command = { 0 }; 13008 struct dmub_rb_cmd_fused_io *io = &command.fused_io; 13009 13010 io->header.type = DMUB_CMD__FUSED_IO; 13011 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT; 13012 io->header.payload_bytes = sizeof(*io) - sizeof(io->header); 13013 io->request = *request; 13014 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT); 13015 } 13016 13017 static bool execute_fused_io( 13018 struct amdgpu_device *dev, 13019 struct dc_context *ctx, 13020 union dmub_rb_cmd *commands, 13021 uint8_t count, 13022 uint32_t timeout_us 13023 ) 13024 { 13025 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line; 13026 13027 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io)) 13028 return false; 13029 13030 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line]; 13031 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io; 13032 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 13033 && first->header.ret_status 13034 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS; 13035 13036 if (!result) 13037 return false; 13038 13039 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) { 13040 reinit_completion(&sync->replied); 13041 13042 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data; 13043 13044 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch"); 13045 13046 if (reply->identifier == first->request.identifier) { 13047 first->request = *reply; 13048 return true; 13049 } 13050 } 13051 13052 reinit_completion(&sync->replied); 13053 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT; 13054 abort_fused_io(ctx, &first->request); 13055 return false; 13056 } 13057 13058 bool amdgpu_dm_execute_fused_io( 13059 struct amdgpu_device *dev, 13060 struct dc_link *link, 13061 union dmub_rb_cmd *commands, 13062 uint8_t count, 13063 uint32_t timeout_us) 13064 { 13065 struct amdgpu_display_manager *dm = &dev->dm; 13066 13067 mutex_lock(&dm->dpia_aux_lock); 13068 13069 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us); 13070 13071 mutex_unlock(&dm->dpia_aux_lock); 13072 return result; 13073 } 13074 13075 int amdgpu_dm_process_dmub_set_config_sync( 13076 struct dc_context *ctx, 13077 unsigned int link_index, 13078 struct set_config_cmd_payload *payload, 13079 enum set_config_status *operation_result) 13080 { 13081 struct amdgpu_device *adev = ctx->driver_context; 13082 bool is_cmd_complete; 13083 int ret; 13084 13085 mutex_lock(&adev->dm.dpia_aux_lock); 13086 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 13087 link_index, payload, adev->dm.dmub_notify); 13088 13089 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 13090 ret = 0; 13091 *operation_result = adev->dm.dmub_notify->sc_status; 13092 } else { 13093 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 13094 ret = -1; 13095 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 13096 } 13097 13098 if (!is_cmd_complete) 13099 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13100 mutex_unlock(&adev->dm.dpia_aux_lock); 13101 return ret; 13102 } 13103 13104 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13105 { 13106 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 13107 } 13108 13109 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13110 { 13111 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 13112 } 13113 13114 void dm_acpi_process_phy_transition_interlock( 13115 const struct dc_context *ctx, 13116 struct dm_process_phy_transition_init_params process_phy_transition_init_params) 13117 { 13118 // Not yet implemented 13119 } 13120