xref: /linux/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c (revision 8c6a0234739e33c8be8830c2eee13a49acfd59ea)
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright 2015 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: AMD
24  *
25  */
26 
27 /* The caprices of the preprocessor require that this be declared right here */
28 #define CREATE_TRACE_POINTS
29 
30 #include "dm_services_types.h"
31 #include "dc.h"
32 #include "link_enc_cfg.h"
33 #include "dc/inc/core_types.h"
34 #include "dal_asic_id.h"
35 #include "dmub/dmub_srv.h"
36 #include "dc/inc/hw/dmcu.h"
37 #include "dc/inc/hw/abm.h"
38 #include "dc/dc_dmub_srv.h"
39 #include "dc/dc_edid_parser.h"
40 #include "dc/dc_stat.h"
41 #include "dc/dc_state.h"
42 #include "amdgpu_dm_trace.h"
43 #include "link/protocols/link_dpcd.h"
44 #include "link_service_types.h"
45 #include "link/protocols/link_dp_capability.h"
46 #include "link/protocols/link_ddc.h"
47 
48 #include "amdgpu.h"
49 #include "amdgpu_display.h"
50 #include "amdgpu_ucode.h"
51 #include "atom.h"
52 #include "amdgpu_dm.h"
53 #include "amdgpu_dm_plane.h"
54 #include "amdgpu_dm_crtc.h"
55 #include "amdgpu_dm_hdcp.h"
56 #include <drm/display/drm_hdcp_helper.h>
57 #include "amdgpu_dm_wb.h"
58 #include "amdgpu_atombios.h"
59 
60 #include "amd_shared.h"
61 #include "amdgpu_dm_irq.h"
62 #include "dm_helpers.h"
63 #include "amdgpu_dm_mst_types.h"
64 #if defined(CONFIG_DEBUG_FS)
65 #include "amdgpu_dm_debugfs.h"
66 #endif
67 #include "amdgpu_dm_psr.h"
68 #include "amdgpu_dm_replay.h"
69 
70 #include "ivsrcid/ivsrcid_vislands30.h"
71 
72 #include <linux/backlight.h>
73 #include <linux/module.h>
74 #include <linux/moduleparam.h>
75 #include <linux/types.h>
76 #include <linux/pm_runtime.h>
77 #include <linux/pci.h>
78 #include <linux/power_supply.h>
79 #include <linux/firmware.h>
80 #include <linux/component.h>
81 #include <linux/sort.h>
82 
83 #include <drm/drm_privacy_screen_consumer.h>
84 #include <drm/display/drm_dp_mst_helper.h>
85 #include <drm/display/drm_hdmi_helper.h>
86 #include <drm/drm_atomic.h>
87 #include <drm/drm_atomic_uapi.h>
88 #include <drm/drm_atomic_helper.h>
89 #include <drm/drm_blend.h>
90 #include <drm/drm_fixed.h>
91 #include <drm/drm_fourcc.h>
92 #include <drm/drm_edid.h>
93 #include <drm/drm_eld.h>
94 #include <drm/drm_utils.h>
95 #include <drm/drm_vblank.h>
96 #include <drm/drm_audio_component.h>
97 #include <drm/drm_gem_atomic_helper.h>
98 
99 #include <media/cec-notifier.h>
100 #include <acpi/video.h>
101 
102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
103 
104 #include "modules/inc/mod_freesync.h"
105 #include "modules/power/power_helpers.h"
106 
107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch");
108 
109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
131 
132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
136 
137 #define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
139 
140 #define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
142 
143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin"
144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB);
145 
146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin"
147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB);
148 
149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin"
150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB);
151 
152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin"
153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB);
154 
155 /* Number of bytes in PSP header for firmware. */
156 #define PSP_HEADER_BYTES 0x100
157 
158 /* Number of bytes in PSP footer for firmware. */
159 #define PSP_FOOTER_BYTES 0x100
160 
161 /**
162  * DOC: overview
163  *
164  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
165  * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
166  * requests into DC requests, and DC responses into DRM responses.
167  *
168  * The root control structure is &struct amdgpu_display_manager.
169  */
170 
171 /* basic init/fini API */
172 static int amdgpu_dm_init(struct amdgpu_device *adev);
173 static void amdgpu_dm_fini(struct amdgpu_device *adev);
174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state);
176 static struct amdgpu_i2c_adapter *
177 create_i2c(struct ddc_service *ddc_service, bool oem);
178 
179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
180 {
181 	switch (link->dpcd_caps.dongle_type) {
182 	case DISPLAY_DONGLE_NONE:
183 		return DRM_MODE_SUBCONNECTOR_Native;
184 	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
185 		return DRM_MODE_SUBCONNECTOR_VGA;
186 	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
187 	case DISPLAY_DONGLE_DP_DVI_DONGLE:
188 		return DRM_MODE_SUBCONNECTOR_DVID;
189 	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
190 	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
191 		return DRM_MODE_SUBCONNECTOR_HDMIA;
192 	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
193 	default:
194 		return DRM_MODE_SUBCONNECTOR_Unknown;
195 	}
196 }
197 
198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
199 {
200 	struct dc_link *link = aconnector->dc_link;
201 	struct drm_connector *connector = &aconnector->base;
202 	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
203 
204 	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
205 		return;
206 
207 	if (aconnector->dc_sink)
208 		subconnector = get_subconnector_type(link);
209 
210 	drm_object_property_set_value(&connector->base,
211 			connector->dev->mode_config.dp_subconnector_property,
212 			subconnector);
213 }
214 
215 /*
216  * initializes drm_device display related structures, based on the information
217  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
218  * drm_encoder, drm_mode_config
219  *
220  * Returns 0 on success
221  */
222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
223 /* removes and deallocates the drm structures, created by the above function */
224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
225 
226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
227 				    struct amdgpu_dm_connector *amdgpu_dm_connector,
228 				    u32 link_index,
229 				    struct amdgpu_encoder *amdgpu_encoder);
230 static int amdgpu_dm_encoder_init(struct drm_device *dev,
231 				  struct amdgpu_encoder *aencoder,
232 				  uint32_t link_index);
233 
234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
235 
236 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state);
237 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
238 
239 static int amdgpu_dm_atomic_check(struct drm_device *dev,
240 				  struct drm_atomic_state *state);
241 
242 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
243 static void handle_hpd_rx_irq(void *param);
244 
245 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
246 					 int bl_idx,
247 					 u32 user_brightness);
248 
249 static bool
250 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
251 				 struct drm_crtc_state *new_crtc_state);
252 /*
253  * dm_vblank_get_counter
254  *
255  * @brief
256  * Get counter for number of vertical blanks
257  *
258  * @param
259  * struct amdgpu_device *adev - [in] desired amdgpu device
260  * int disp_idx - [in] which CRTC to get the counter from
261  *
262  * @return
263  * Counter for vertical blanks
264  */
265 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
266 {
267 	struct amdgpu_crtc *acrtc = NULL;
268 
269 	if (crtc >= adev->mode_info.num_crtc)
270 		return 0;
271 
272 	acrtc = adev->mode_info.crtcs[crtc];
273 
274 	if (!acrtc->dm_irq_params.stream) {
275 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
276 			  crtc);
277 		return 0;
278 	}
279 
280 	return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
281 }
282 
283 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
284 				  u32 *vbl, u32 *position)
285 {
286 	u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0;
287 	struct amdgpu_crtc *acrtc = NULL;
288 	struct dc *dc = adev->dm.dc;
289 
290 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
291 		return -EINVAL;
292 
293 	acrtc = adev->mode_info.crtcs[crtc];
294 
295 	if (!acrtc->dm_irq_params.stream) {
296 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
297 			  crtc);
298 		return 0;
299 	}
300 
301 	if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed)
302 		dc_allow_idle_optimizations(dc, false);
303 
304 	/*
305 	 * TODO rework base driver to use values directly.
306 	 * for now parse it back into reg-format
307 	 */
308 	dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
309 				 &v_blank_start,
310 				 &v_blank_end,
311 				 &h_position,
312 				 &v_position);
313 
314 	*position = v_position | (h_position << 16);
315 	*vbl = v_blank_start | (v_blank_end << 16);
316 
317 	return 0;
318 }
319 
320 static bool dm_is_idle(struct amdgpu_ip_block *ip_block)
321 {
322 	/* XXX todo */
323 	return true;
324 }
325 
326 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block)
327 {
328 	/* XXX todo */
329 	return 0;
330 }
331 
332 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block)
333 {
334 	return false;
335 }
336 
337 static int dm_soft_reset(struct amdgpu_ip_block *ip_block)
338 {
339 	/* XXX todo */
340 	return 0;
341 }
342 
343 static struct amdgpu_crtc *
344 get_crtc_by_otg_inst(struct amdgpu_device *adev,
345 		     int otg_inst)
346 {
347 	struct drm_device *dev = adev_to_drm(adev);
348 	struct drm_crtc *crtc;
349 	struct amdgpu_crtc *amdgpu_crtc;
350 
351 	if (WARN_ON(otg_inst == -1))
352 		return adev->mode_info.crtcs[0];
353 
354 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
355 		amdgpu_crtc = to_amdgpu_crtc(crtc);
356 
357 		if (amdgpu_crtc->otg_inst == otg_inst)
358 			return amdgpu_crtc;
359 	}
360 
361 	return NULL;
362 }
363 
364 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
365 					      struct dm_crtc_state *new_state)
366 {
367 	if (new_state->stream->adjust.timing_adjust_pending)
368 		return true;
369 	if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
370 		return true;
371 	else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
372 		return true;
373 	else
374 		return false;
375 }
376 
377 /*
378  * DC will program planes with their z-order determined by their ordering
379  * in the dc_surface_updates array. This comparator is used to sort them
380  * by descending zpos.
381  */
382 static int dm_plane_layer_index_cmp(const void *a, const void *b)
383 {
384 	const struct dc_surface_update *sa = (struct dc_surface_update *)a;
385 	const struct dc_surface_update *sb = (struct dc_surface_update *)b;
386 
387 	/* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */
388 	return sb->surface->layer_index - sa->surface->layer_index;
389 }
390 
391 /**
392  * update_planes_and_stream_adapter() - Send planes to be updated in DC
393  *
394  * DC has a generic way to update planes and stream via
395  * dc_update_planes_and_stream function; however, DM might need some
396  * adjustments and preparation before calling it. This function is a wrapper
397  * for the dc_update_planes_and_stream that does any required configuration
398  * before passing control to DC.
399  *
400  * @dc: Display Core control structure
401  * @update_type: specify whether it is FULL/MEDIUM/FAST update
402  * @planes_count: planes count to update
403  * @stream: stream state
404  * @stream_update: stream update
405  * @array_of_surface_update: dc surface update pointer
406  *
407  */
408 static inline bool update_planes_and_stream_adapter(struct dc *dc,
409 						    int update_type,
410 						    int planes_count,
411 						    struct dc_stream_state *stream,
412 						    struct dc_stream_update *stream_update,
413 						    struct dc_surface_update *array_of_surface_update)
414 {
415 	sort(array_of_surface_update, planes_count,
416 	     sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL);
417 
418 	/*
419 	 * Previous frame finished and HW is ready for optimization.
420 	 */
421 	dc_post_update_surfaces_to_stream(dc);
422 
423 	return dc_update_planes_and_stream(dc,
424 					   array_of_surface_update,
425 					   planes_count,
426 					   stream,
427 					   stream_update);
428 }
429 
430 /**
431  * dm_pflip_high_irq() - Handle pageflip interrupt
432  * @interrupt_params: ignored
433  *
434  * Handles the pageflip interrupt by notifying all interested parties
435  * that the pageflip has been completed.
436  */
437 static void dm_pflip_high_irq(void *interrupt_params)
438 {
439 	struct amdgpu_crtc *amdgpu_crtc;
440 	struct common_irq_params *irq_params = interrupt_params;
441 	struct amdgpu_device *adev = irq_params->adev;
442 	struct drm_device *dev = adev_to_drm(adev);
443 	unsigned long flags;
444 	struct drm_pending_vblank_event *e;
445 	u32 vpos, hpos, v_blank_start, v_blank_end;
446 	bool vrr_active;
447 
448 	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
449 
450 	/* IRQ could occur when in initial stage */
451 	/* TODO work and BO cleanup */
452 	if (amdgpu_crtc == NULL) {
453 		drm_dbg_state(dev, "CRTC is null, returning.\n");
454 		return;
455 	}
456 
457 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
458 
459 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
460 		drm_dbg_state(dev,
461 			      "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n",
462 			      amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED,
463 			      amdgpu_crtc->crtc_id, amdgpu_crtc);
464 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
465 		return;
466 	}
467 
468 	/* page flip completed. */
469 	e = amdgpu_crtc->event;
470 	amdgpu_crtc->event = NULL;
471 
472 	WARN_ON(!e);
473 
474 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
475 
476 	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
477 	if (!vrr_active ||
478 	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
479 				      &v_blank_end, &hpos, &vpos) ||
480 	    (vpos < v_blank_start)) {
481 		/* Update to correct count and vblank timestamp if racing with
482 		 * vblank irq. This also updates to the correct vblank timestamp
483 		 * even in VRR mode, as scanout is past the front-porch atm.
484 		 */
485 		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
486 
487 		/* Wake up userspace by sending the pageflip event with proper
488 		 * count and timestamp of vblank of flip completion.
489 		 */
490 		if (e) {
491 			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
492 
493 			/* Event sent, so done with vblank for this flip */
494 			drm_crtc_vblank_put(&amdgpu_crtc->base);
495 		}
496 	} else if (e) {
497 		/* VRR active and inside front-porch: vblank count and
498 		 * timestamp for pageflip event will only be up to date after
499 		 * drm_crtc_handle_vblank() has been executed from late vblank
500 		 * irq handler after start of back-porch (vline 0). We queue the
501 		 * pageflip event for send-out by drm_crtc_handle_vblank() with
502 		 * updated timestamp and count, once it runs after us.
503 		 *
504 		 * We need to open-code this instead of using the helper
505 		 * drm_crtc_arm_vblank_event(), as that helper would
506 		 * call drm_crtc_accurate_vblank_count(), which we must
507 		 * not call in VRR mode while we are in front-porch!
508 		 */
509 
510 		/* sequence will be replaced by real count during send-out. */
511 		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
512 		e->pipe = amdgpu_crtc->crtc_id;
513 
514 		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
515 		e = NULL;
516 	}
517 
518 	/* Keep track of vblank of this flip for flip throttling. We use the
519 	 * cooked hw counter, as that one incremented at start of this vblank
520 	 * of pageflip completion, so last_flip_vblank is the forbidden count
521 	 * for queueing new pageflips if vsync + VRR is enabled.
522 	 */
523 	amdgpu_crtc->dm_irq_params.last_flip_vblank =
524 		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
525 
526 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
527 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
528 
529 	drm_dbg_state(dev,
530 		      "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
531 		      amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e);
532 }
533 
534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work)
535 {
536 	struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work);
537 	struct amdgpu_device *adev = work->adev;
538 	struct dc_stream_state *stream = work->stream;
539 	struct dc_crtc_timing_adjust *adjust = work->adjust;
540 
541 	mutex_lock(&adev->dm.dc_lock);
542 	dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust);
543 	mutex_unlock(&adev->dm.dc_lock);
544 
545 	dc_stream_release(stream);
546 	kfree(work->adjust);
547 	kfree(work);
548 }
549 
550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev,
551 	struct dc_stream_state *stream,
552 	struct dc_crtc_timing_adjust *adjust)
553 {
554 	struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_NOWAIT);
555 	if (!offload_work) {
556 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n");
557 		return;
558 	}
559 
560 	struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_NOWAIT);
561 	if (!adjust_copy) {
562 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n");
563 		kfree(offload_work);
564 		return;
565 	}
566 
567 	dc_stream_retain(stream);
568 	memcpy(adjust_copy, adjust, sizeof(*adjust_copy));
569 
570 	INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update);
571 	offload_work->adev = adev;
572 	offload_work->stream = stream;
573 	offload_work->adjust = adjust_copy;
574 
575 	queue_work(system_wq, &offload_work->work);
576 }
577 
578 static void dm_vupdate_high_irq(void *interrupt_params)
579 {
580 	struct common_irq_params *irq_params = interrupt_params;
581 	struct amdgpu_device *adev = irq_params->adev;
582 	struct amdgpu_crtc *acrtc;
583 	struct drm_device *drm_dev;
584 	struct drm_vblank_crtc *vblank;
585 	ktime_t frame_duration_ns, previous_timestamp;
586 	unsigned long flags;
587 	int vrr_active;
588 
589 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
590 
591 	if (acrtc) {
592 		vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
593 		drm_dev = acrtc->base.dev;
594 		vblank = drm_crtc_vblank_crtc(&acrtc->base);
595 		previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
596 		frame_duration_ns = vblank->time - previous_timestamp;
597 
598 		if (frame_duration_ns > 0) {
599 			trace_amdgpu_refresh_rate_track(acrtc->base.index,
600 						frame_duration_ns,
601 						ktime_divns(NSEC_PER_SEC, frame_duration_ns));
602 			atomic64_set(&irq_params->previous_timestamp, vblank->time);
603 		}
604 
605 		drm_dbg_vbl(drm_dev,
606 			    "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
607 			    vrr_active);
608 
609 		/* Core vblank handling is done here after end of front-porch in
610 		 * vrr mode, as vblank timestamping will give valid results
611 		 * while now done after front-porch. This will also deliver
612 		 * page-flip completion events that have been queued to us
613 		 * if a pageflip happened inside front-porch.
614 		 */
615 		if (vrr_active && acrtc->dm_irq_params.stream) {
616 			bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
617 			bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
618 			bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state
619 				== VRR_STATE_ACTIVE_VARIABLE;
620 
621 			amdgpu_dm_crtc_handle_vblank(acrtc);
622 
623 			/* BTR processing for pre-DCE12 ASICs */
624 			if (adev->family < AMDGPU_FAMILY_AI) {
625 				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
626 				mod_freesync_handle_v_update(
627 				    adev->dm.freesync_module,
628 				    acrtc->dm_irq_params.stream,
629 				    &acrtc->dm_irq_params.vrr_params);
630 
631 				if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
632 					schedule_dc_vmin_vmax(adev,
633 						acrtc->dm_irq_params.stream,
634 						&acrtc->dm_irq_params.vrr_params.adjust);
635 				}
636 				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
637 			}
638 		}
639 	}
640 }
641 
642 /**
643  * dm_crtc_high_irq() - Handles CRTC interrupt
644  * @interrupt_params: used for determining the CRTC instance
645  *
646  * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
647  * event handler.
648  */
649 static void dm_crtc_high_irq(void *interrupt_params)
650 {
651 	struct common_irq_params *irq_params = interrupt_params;
652 	struct amdgpu_device *adev = irq_params->adev;
653 	struct drm_writeback_job *job;
654 	struct amdgpu_crtc *acrtc;
655 	unsigned long flags;
656 	int vrr_active;
657 
658 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
659 	if (!acrtc)
660 		return;
661 
662 	if (acrtc->wb_conn) {
663 		spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags);
664 
665 		if (acrtc->wb_pending) {
666 			job = list_first_entry_or_null(&acrtc->wb_conn->job_queue,
667 						       struct drm_writeback_job,
668 						       list_entry);
669 			acrtc->wb_pending = false;
670 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
671 
672 			if (job) {
673 				unsigned int v_total, refresh_hz;
674 				struct dc_stream_state *stream = acrtc->dm_irq_params.stream;
675 
676 				v_total = stream->adjust.v_total_max ?
677 					  stream->adjust.v_total_max : stream->timing.v_total;
678 				refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz *
679 					     100LL, (v_total * stream->timing.h_total));
680 				mdelay(1000 / refresh_hz);
681 
682 				drm_writeback_signal_completion(acrtc->wb_conn, 0);
683 				dc_stream_fc_disable_writeback(adev->dm.dc,
684 							       acrtc->dm_irq_params.stream, 0);
685 			}
686 		} else
687 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
688 	}
689 
690 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
691 
692 	drm_dbg_vbl(adev_to_drm(adev),
693 		    "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
694 		    vrr_active, acrtc->dm_irq_params.active_planes);
695 
696 	/**
697 	 * Core vblank handling at start of front-porch is only possible
698 	 * in non-vrr mode, as only there vblank timestamping will give
699 	 * valid results while done in front-porch. Otherwise defer it
700 	 * to dm_vupdate_high_irq after end of front-porch.
701 	 */
702 	if (!vrr_active)
703 		amdgpu_dm_crtc_handle_vblank(acrtc);
704 
705 	/**
706 	 * Following stuff must happen at start of vblank, for crc
707 	 * computation and below-the-range btr support in vrr mode.
708 	 */
709 	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
710 
711 	/* BTR updates need to happen before VUPDATE on Vega and above. */
712 	if (adev->family < AMDGPU_FAMILY_AI)
713 		return;
714 
715 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
716 
717 	if (acrtc->dm_irq_params.stream &&
718 		acrtc->dm_irq_params.vrr_params.supported) {
719 		bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
720 		bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
721 		bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE;
722 
723 		mod_freesync_handle_v_update(adev->dm.freesync_module,
724 					     acrtc->dm_irq_params.stream,
725 					     &acrtc->dm_irq_params.vrr_params);
726 
727 		/* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */
728 		if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
729 			schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream,
730 					&acrtc->dm_irq_params.vrr_params.adjust);
731 		}
732 	}
733 
734 	/*
735 	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
736 	 * In that case, pageflip completion interrupts won't fire and pageflip
737 	 * completion events won't get delivered. Prevent this by sending
738 	 * pending pageflip events from here if a flip is still pending.
739 	 *
740 	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
741 	 * avoid race conditions between flip programming and completion,
742 	 * which could cause too early flip completion events.
743 	 */
744 	if (adev->family >= AMDGPU_FAMILY_RV &&
745 	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
746 	    acrtc->dm_irq_params.active_planes == 0) {
747 		if (acrtc->event) {
748 			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
749 			acrtc->event = NULL;
750 			drm_crtc_vblank_put(&acrtc->base);
751 		}
752 		acrtc->pflip_status = AMDGPU_FLIP_NONE;
753 	}
754 
755 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
756 }
757 
758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
759 /**
760  * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
761  * DCN generation ASICs
762  * @interrupt_params: interrupt parameters
763  *
764  * Used to set crc window/read out crc value at vertical line 0 position
765  */
766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
767 {
768 	struct common_irq_params *irq_params = interrupt_params;
769 	struct amdgpu_device *adev = irq_params->adev;
770 	struct amdgpu_crtc *acrtc;
771 
772 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
773 
774 	if (!acrtc)
775 		return;
776 
777 	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
778 }
779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
780 
781 /**
782  * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
783  * @adev: amdgpu_device pointer
784  * @notify: dmub notification structure
785  *
786  * Dmub AUX or SET_CONFIG command completion processing callback
787  * Copies dmub notification to DM which is to be read by AUX command.
788  * issuing thread and also signals the event to wake up the thread.
789  */
790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
791 					struct dmub_notification *notify)
792 {
793 	if (adev->dm.dmub_notify)
794 		memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
795 	if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
796 		complete(&adev->dm.dmub_aux_transfer_done);
797 }
798 
799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev,
800 					struct dmub_notification *notify)
801 {
802 	if (!adev || !notify) {
803 		ASSERT(false);
804 		return;
805 	}
806 
807 	const struct dmub_cmd_fused_request *req = &notify->fused_request;
808 	const uint8_t ddc_line = req->u.aux.ddc_line;
809 
810 	if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) {
811 		ASSERT(false);
812 		return;
813 	}
814 
815 	struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line];
816 
817 	static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch");
818 	memcpy(sync->reply_data, req, sizeof(*req));
819 	complete(&sync->replied);
820 }
821 
822 /**
823  * dmub_hpd_callback - DMUB HPD interrupt processing callback.
824  * @adev: amdgpu_device pointer
825  * @notify: dmub notification structure
826  *
827  * Dmub Hpd interrupt processing callback. Gets displayindex through the
828  * ink index and calls helper to do the processing.
829  */
830 static void dmub_hpd_callback(struct amdgpu_device *adev,
831 			      struct dmub_notification *notify)
832 {
833 	struct amdgpu_dm_connector *aconnector;
834 	struct amdgpu_dm_connector *hpd_aconnector = NULL;
835 	struct drm_connector *connector;
836 	struct drm_connector_list_iter iter;
837 	struct dc_link *link;
838 	u8 link_index = 0;
839 	struct drm_device *dev;
840 
841 	if (adev == NULL)
842 		return;
843 
844 	if (notify == NULL) {
845 		drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL");
846 		return;
847 	}
848 
849 	if (notify->link_index > adev->dm.dc->link_count) {
850 		drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index);
851 		return;
852 	}
853 
854 	/* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */
855 	if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) {
856 		drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n");
857 		return;
858 	}
859 
860 	link_index = notify->link_index;
861 	link = adev->dm.dc->links[link_index];
862 	dev = adev->dm.ddev;
863 
864 	drm_connector_list_iter_begin(dev, &iter);
865 	drm_for_each_connector_iter(connector, &iter) {
866 
867 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
868 			continue;
869 
870 		aconnector = to_amdgpu_dm_connector(connector);
871 		if (link && aconnector->dc_link == link) {
872 			if (notify->type == DMUB_NOTIFICATION_HPD)
873 				drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index);
874 			else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
875 				drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index);
876 			else
877 				drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n",
878 						notify->type, link_index);
879 
880 			hpd_aconnector = aconnector;
881 			break;
882 		}
883 	}
884 	drm_connector_list_iter_end(&iter);
885 
886 	if (hpd_aconnector) {
887 		if (notify->type == DMUB_NOTIFICATION_HPD) {
888 			if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG))
889 				drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index);
890 			handle_hpd_irq_helper(hpd_aconnector);
891 		} else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) {
892 			handle_hpd_rx_irq(hpd_aconnector);
893 		}
894 	}
895 }
896 
897 /**
898  * dmub_hpd_sense_callback - DMUB HPD sense processing callback.
899  * @adev: amdgpu_device pointer
900  * @notify: dmub notification structure
901  *
902  * HPD sense changes can occur during low power states and need to be
903  * notified from firmware to driver.
904  */
905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev,
906 			      struct dmub_notification *notify)
907 {
908 	drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n");
909 }
910 
911 /**
912  * register_dmub_notify_callback - Sets callback for DMUB notify
913  * @adev: amdgpu_device pointer
914  * @type: Type of dmub notification
915  * @callback: Dmub interrupt callback function
916  * @dmub_int_thread_offload: offload indicator
917  *
918  * API to register a dmub callback handler for a dmub notification
919  * Also sets indicator whether callback processing to be offloaded.
920  * to dmub interrupt handling thread
921  * Return: true if successfully registered, false if there is existing registration
922  */
923 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
924 					  enum dmub_notification_type type,
925 					  dmub_notify_interrupt_callback_t callback,
926 					  bool dmub_int_thread_offload)
927 {
928 	if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
929 		adev->dm.dmub_callback[type] = callback;
930 		adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
931 	} else
932 		return false;
933 
934 	return true;
935 }
936 
937 static void dm_handle_hpd_work(struct work_struct *work)
938 {
939 	struct dmub_hpd_work *dmub_hpd_wrk;
940 
941 	dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
942 
943 	if (!dmub_hpd_wrk->dmub_notify) {
944 		drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL");
945 		return;
946 	}
947 
948 	if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
949 		dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
950 		dmub_hpd_wrk->dmub_notify);
951 	}
952 
953 	kfree(dmub_hpd_wrk->dmub_notify);
954 	kfree(dmub_hpd_wrk);
955 
956 }
957 
958 static const char *dmub_notification_type_str(enum dmub_notification_type e)
959 {
960 	switch (e) {
961 	case DMUB_NOTIFICATION_NO_DATA:
962 		return "NO_DATA";
963 	case DMUB_NOTIFICATION_AUX_REPLY:
964 		return "AUX_REPLY";
965 	case DMUB_NOTIFICATION_HPD:
966 		return "HPD";
967 	case DMUB_NOTIFICATION_HPD_IRQ:
968 		return "HPD_IRQ";
969 	case DMUB_NOTIFICATION_SET_CONFIG_REPLY:
970 		return "SET_CONFIG_REPLY";
971 	case DMUB_NOTIFICATION_DPIA_NOTIFICATION:
972 		return "DPIA_NOTIFICATION";
973 	case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY:
974 		return "HPD_SENSE_NOTIFY";
975 	case DMUB_NOTIFICATION_FUSED_IO:
976 		return "FUSED_IO";
977 	default:
978 		return "<unknown>";
979 	}
980 }
981 
982 #define DMUB_TRACE_MAX_READ 64
983 /**
984  * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
985  * @interrupt_params: used for determining the Outbox instance
986  *
987  * Handles the Outbox Interrupt
988  * event handler.
989  */
990 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
991 {
992 	struct dmub_notification notify = {0};
993 	struct common_irq_params *irq_params = interrupt_params;
994 	struct amdgpu_device *adev = irq_params->adev;
995 	struct amdgpu_display_manager *dm = &adev->dm;
996 	struct dmcub_trace_buf_entry entry = { 0 };
997 	u32 count = 0;
998 	struct dmub_hpd_work *dmub_hpd_wrk;
999 
1000 	do {
1001 		if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
1002 			trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
1003 							entry.param0, entry.param1);
1004 
1005 			drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
1006 				 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
1007 		} else
1008 			break;
1009 
1010 		count++;
1011 
1012 	} while (count <= DMUB_TRACE_MAX_READ);
1013 
1014 	if (count > DMUB_TRACE_MAX_READ)
1015 		drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ");
1016 
1017 	if (dc_enable_dmub_notifications(adev->dm.dc) &&
1018 		irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
1019 
1020 		do {
1021 			dc_stat_get_dmub_notification(adev->dm.dc, &notify);
1022 			if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
1023 				drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type);
1024 				continue;
1025 			}
1026 			if (!dm->dmub_callback[notify.type]) {
1027 				drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n",
1028 					dmub_notification_type_str(notify.type));
1029 				continue;
1030 			}
1031 			if (dm->dmub_thread_offload[notify.type] == true) {
1032 				dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
1033 				if (!dmub_hpd_wrk) {
1034 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk");
1035 					return;
1036 				}
1037 				dmub_hpd_wrk->dmub_notify = kmemdup(&notify, sizeof(struct dmub_notification),
1038 								    GFP_ATOMIC);
1039 				if (!dmub_hpd_wrk->dmub_notify) {
1040 					kfree(dmub_hpd_wrk);
1041 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify");
1042 					return;
1043 				}
1044 				INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
1045 				dmub_hpd_wrk->adev = adev;
1046 				queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
1047 			} else {
1048 				dm->dmub_callback[notify.type](adev, &notify);
1049 			}
1050 		} while (notify.pending_notification);
1051 	}
1052 }
1053 
1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1055 		  enum amd_clockgating_state state)
1056 {
1057 	return 0;
1058 }
1059 
1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block,
1061 		  enum amd_powergating_state state)
1062 {
1063 	return 0;
1064 }
1065 
1066 /* Prototypes of private functions */
1067 static int dm_early_init(struct amdgpu_ip_block *ip_block);
1068 
1069 /* Allocate memory for FBC compressed data  */
1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
1071 {
1072 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
1073 	struct dm_compressor_info *compressor = &adev->dm.compressor;
1074 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
1075 	struct drm_display_mode *mode;
1076 	unsigned long max_size = 0;
1077 
1078 	if (adev->dm.dc->fbc_compressor == NULL)
1079 		return;
1080 
1081 	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
1082 		return;
1083 
1084 	if (compressor->bo_ptr)
1085 		return;
1086 
1087 
1088 	list_for_each_entry(mode, &connector->modes, head) {
1089 		if (max_size < (unsigned long) mode->htotal * mode->vtotal)
1090 			max_size = (unsigned long) mode->htotal * mode->vtotal;
1091 	}
1092 
1093 	if (max_size) {
1094 		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
1095 			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
1096 			    &compressor->gpu_addr, &compressor->cpu_addr);
1097 
1098 		if (r)
1099 			drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n");
1100 		else {
1101 			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
1102 			drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4);
1103 		}
1104 
1105 	}
1106 
1107 }
1108 
1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
1110 					  int pipe, bool *enabled,
1111 					  unsigned char *buf, int max_bytes)
1112 {
1113 	struct drm_device *dev = dev_get_drvdata(kdev);
1114 	struct amdgpu_device *adev = drm_to_adev(dev);
1115 	struct drm_connector *connector;
1116 	struct drm_connector_list_iter conn_iter;
1117 	struct amdgpu_dm_connector *aconnector;
1118 	int ret = 0;
1119 
1120 	*enabled = false;
1121 
1122 	mutex_lock(&adev->dm.audio_lock);
1123 
1124 	drm_connector_list_iter_begin(dev, &conn_iter);
1125 	drm_for_each_connector_iter(connector, &conn_iter) {
1126 
1127 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
1128 			continue;
1129 
1130 		aconnector = to_amdgpu_dm_connector(connector);
1131 		if (aconnector->audio_inst != port)
1132 			continue;
1133 
1134 		*enabled = true;
1135 		mutex_lock(&connector->eld_mutex);
1136 		ret = drm_eld_size(connector->eld);
1137 		memcpy(buf, connector->eld, min(max_bytes, ret));
1138 		mutex_unlock(&connector->eld_mutex);
1139 
1140 		break;
1141 	}
1142 	drm_connector_list_iter_end(&conn_iter);
1143 
1144 	mutex_unlock(&adev->dm.audio_lock);
1145 
1146 	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
1147 
1148 	return ret;
1149 }
1150 
1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
1152 	.get_eld = amdgpu_dm_audio_component_get_eld,
1153 };
1154 
1155 static int amdgpu_dm_audio_component_bind(struct device *kdev,
1156 				       struct device *hda_kdev, void *data)
1157 {
1158 	struct drm_device *dev = dev_get_drvdata(kdev);
1159 	struct amdgpu_device *adev = drm_to_adev(dev);
1160 	struct drm_audio_component *acomp = data;
1161 
1162 	acomp->ops = &amdgpu_dm_audio_component_ops;
1163 	acomp->dev = kdev;
1164 	adev->dm.audio_component = acomp;
1165 
1166 	return 0;
1167 }
1168 
1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
1170 					  struct device *hda_kdev, void *data)
1171 {
1172 	struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev));
1173 	struct drm_audio_component *acomp = data;
1174 
1175 	acomp->ops = NULL;
1176 	acomp->dev = NULL;
1177 	adev->dm.audio_component = NULL;
1178 }
1179 
1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
1181 	.bind	= amdgpu_dm_audio_component_bind,
1182 	.unbind	= amdgpu_dm_audio_component_unbind,
1183 };
1184 
1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
1186 {
1187 	int i, ret;
1188 
1189 	if (!amdgpu_audio)
1190 		return 0;
1191 
1192 	adev->mode_info.audio.enabled = true;
1193 
1194 	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1195 
1196 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1197 		adev->mode_info.audio.pin[i].channels = -1;
1198 		adev->mode_info.audio.pin[i].rate = -1;
1199 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1200 		adev->mode_info.audio.pin[i].status_bits = 0;
1201 		adev->mode_info.audio.pin[i].category_code = 0;
1202 		adev->mode_info.audio.pin[i].connected = false;
1203 		adev->mode_info.audio.pin[i].id =
1204 			adev->dm.dc->res_pool->audios[i]->inst;
1205 		adev->mode_info.audio.pin[i].offset = 0;
1206 	}
1207 
1208 	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1209 	if (ret < 0)
1210 		return ret;
1211 
1212 	adev->dm.audio_registered = true;
1213 
1214 	return 0;
1215 }
1216 
1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1218 {
1219 	if (!amdgpu_audio)
1220 		return;
1221 
1222 	if (!adev->mode_info.audio.enabled)
1223 		return;
1224 
1225 	if (adev->dm.audio_registered) {
1226 		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1227 		adev->dm.audio_registered = false;
1228 	}
1229 
1230 	/* TODO: Disable audio? */
1231 
1232 	adev->mode_info.audio.enabled = false;
1233 }
1234 
1235 static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1236 {
1237 	struct drm_audio_component *acomp = adev->dm.audio_component;
1238 
1239 	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1240 		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1241 
1242 		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1243 						 pin, -1);
1244 	}
1245 }
1246 
1247 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1248 {
1249 	const struct dmcub_firmware_header_v1_0 *hdr;
1250 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1251 	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1252 	const struct firmware *dmub_fw = adev->dm.dmub_fw;
1253 	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1254 	struct abm *abm = adev->dm.dc->res_pool->abm;
1255 	struct dc_context *ctx = adev->dm.dc->ctx;
1256 	struct dmub_srv_hw_params hw_params;
1257 	enum dmub_status status;
1258 	const unsigned char *fw_inst_const, *fw_bss_data;
1259 	u32 i, fw_inst_const_size, fw_bss_data_size;
1260 	bool has_hw_support;
1261 
1262 	if (!dmub_srv)
1263 		/* DMUB isn't supported on the ASIC. */
1264 		return 0;
1265 
1266 	if (!fb_info) {
1267 		drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n");
1268 		return -EINVAL;
1269 	}
1270 
1271 	if (!dmub_fw) {
1272 		/* Firmware required for DMUB support. */
1273 		drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n");
1274 		return -EINVAL;
1275 	}
1276 
1277 	/* initialize register offsets for ASICs with runtime initialization available */
1278 	if (dmub_srv->hw_funcs.init_reg_offsets)
1279 		dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx);
1280 
1281 	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1282 	if (status != DMUB_STATUS_OK) {
1283 		drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status);
1284 		return -EINVAL;
1285 	}
1286 
1287 	if (!has_hw_support) {
1288 		drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n");
1289 		return 0;
1290 	}
1291 
1292 	/* Reset DMCUB if it was previously running - before we overwrite its memory. */
1293 	status = dmub_srv_hw_reset(dmub_srv);
1294 	if (status != DMUB_STATUS_OK)
1295 		drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status);
1296 
1297 	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1298 
1299 	fw_inst_const = dmub_fw->data +
1300 			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1301 			PSP_HEADER_BYTES;
1302 
1303 	fw_bss_data = dmub_fw->data +
1304 		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1305 		      le32_to_cpu(hdr->inst_const_bytes);
1306 
1307 	/* Copy firmware and bios info into FB memory. */
1308 	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1309 			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1310 
1311 	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1312 
1313 	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1314 	 * amdgpu_ucode_init_single_fw will load dmub firmware
1315 	 * fw_inst_const part to cw0; otherwise, the firmware back door load
1316 	 * will be done by dm_dmub_hw_init
1317 	 */
1318 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1319 		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1320 				fw_inst_const_size);
1321 	}
1322 
1323 	if (fw_bss_data_size)
1324 		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1325 		       fw_bss_data, fw_bss_data_size);
1326 
1327 	/* Copy firmware bios info into FB memory. */
1328 	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1329 	       adev->bios_size);
1330 
1331 	/* Reset regions that need to be reset. */
1332 	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1333 	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1334 
1335 	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1336 	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1337 
1338 	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1339 	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1340 
1341 	memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0,
1342 	       fb_info->fb[DMUB_WINDOW_SHARED_STATE].size);
1343 
1344 	/* Initialize hardware. */
1345 	memset(&hw_params, 0, sizeof(hw_params));
1346 	hw_params.fb_base = adev->gmc.fb_start;
1347 	hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1348 
1349 	/* backdoor load firmware and trigger dmub running */
1350 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1351 		hw_params.load_inst_const = true;
1352 
1353 	if (dmcu)
1354 		hw_params.psp_version = dmcu->psp_version;
1355 
1356 	for (i = 0; i < fb_info->num_fb; ++i)
1357 		hw_params.fb[i] = &fb_info->fb[i];
1358 
1359 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1360 	case IP_VERSION(3, 1, 3):
1361 	case IP_VERSION(3, 1, 4):
1362 	case IP_VERSION(3, 5, 0):
1363 	case IP_VERSION(3, 5, 1):
1364 	case IP_VERSION(3, 6, 0):
1365 	case IP_VERSION(4, 0, 1):
1366 		hw_params.dpia_supported = true;
1367 		hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1368 		break;
1369 	default:
1370 		break;
1371 	}
1372 
1373 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1374 	case IP_VERSION(3, 5, 0):
1375 	case IP_VERSION(3, 5, 1):
1376 	case IP_VERSION(3, 6, 0):
1377 		hw_params.ips_sequential_ono = adev->external_rev_id > 0x10;
1378 		hw_params.lower_hbr3_phy_ssc = true;
1379 		break;
1380 	default:
1381 		break;
1382 	}
1383 
1384 	status = dmub_srv_hw_init(dmub_srv, &hw_params);
1385 	if (status != DMUB_STATUS_OK) {
1386 		drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status);
1387 		return -EINVAL;
1388 	}
1389 
1390 	/* Wait for firmware load to finish. */
1391 	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1392 	if (status != DMUB_STATUS_OK)
1393 		drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1394 
1395 	/* Init DMCU and ABM if available. */
1396 	if (dmcu && abm) {
1397 		dmcu->funcs->dmcu_init(dmcu);
1398 		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1399 	}
1400 
1401 	if (!adev->dm.dc->ctx->dmub_srv)
1402 		adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1403 	if (!adev->dm.dc->ctx->dmub_srv) {
1404 		drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n");
1405 		return -ENOMEM;
1406 	}
1407 
1408 	drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n",
1409 		 adev->dm.dmcub_fw_version);
1410 
1411 	/* Keeping sanity checks off if
1412 	 * DCN31 >= 4.0.59.0
1413 	 * DCN314 >= 8.0.16.0
1414 	 * Otherwise, turn on sanity checks
1415 	 */
1416 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1417 	case IP_VERSION(3, 1, 2):
1418 	case IP_VERSION(3, 1, 3):
1419 		if (adev->dm.dmcub_fw_version &&
1420 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1421 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59))
1422 				adev->dm.dc->debug.sanity_checks = true;
1423 		break;
1424 	case IP_VERSION(3, 1, 4):
1425 		if (adev->dm.dmcub_fw_version &&
1426 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1427 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16))
1428 				adev->dm.dc->debug.sanity_checks = true;
1429 		break;
1430 	default:
1431 		break;
1432 	}
1433 
1434 	return 0;
1435 }
1436 
1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1438 {
1439 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1440 	enum dmub_status status;
1441 	bool init;
1442 	int r;
1443 
1444 	if (!dmub_srv) {
1445 		/* DMUB isn't supported on the ASIC. */
1446 		return;
1447 	}
1448 
1449 	status = dmub_srv_is_hw_init(dmub_srv, &init);
1450 	if (status != DMUB_STATUS_OK)
1451 		drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status);
1452 
1453 	if (status == DMUB_STATUS_OK && init) {
1454 		/* Wait for firmware load to finish. */
1455 		status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1456 		if (status != DMUB_STATUS_OK)
1457 			drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1458 	} else {
1459 		/* Perform the full hardware initialization. */
1460 		r = dm_dmub_hw_init(adev);
1461 		if (r)
1462 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
1463 	}
1464 }
1465 
1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1467 {
1468 	u64 pt_base;
1469 	u32 logical_addr_low;
1470 	u32 logical_addr_high;
1471 	u32 agp_base, agp_bot, agp_top;
1472 	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1473 
1474 	memset(pa_config, 0, sizeof(*pa_config));
1475 
1476 	agp_base = 0;
1477 	agp_bot = adev->gmc.agp_start >> 24;
1478 	agp_top = adev->gmc.agp_end >> 24;
1479 
1480 	/* AGP aperture is disabled */
1481 	if (agp_bot > agp_top) {
1482 		logical_addr_low = adev->gmc.fb_start >> 18;
1483 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1484 				       AMD_APU_IS_RENOIR |
1485 				       AMD_APU_IS_GREEN_SARDINE))
1486 			/*
1487 			 * Raven2 has a HW issue that it is unable to use the vram which
1488 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1489 			 * workaround that increase system aperture high address (add 1)
1490 			 * to get rid of the VM fault and hardware hang.
1491 			 */
1492 			logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1493 		else
1494 			logical_addr_high = adev->gmc.fb_end >> 18;
1495 	} else {
1496 		logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1497 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1498 				       AMD_APU_IS_RENOIR |
1499 				       AMD_APU_IS_GREEN_SARDINE))
1500 			/*
1501 			 * Raven2 has a HW issue that it is unable to use the vram which
1502 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1503 			 * workaround that increase system aperture high address (add 1)
1504 			 * to get rid of the VM fault and hardware hang.
1505 			 */
1506 			logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1507 		else
1508 			logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1509 	}
1510 
1511 	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1512 
1513 	page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >>
1514 						   AMDGPU_GPU_PAGE_SHIFT);
1515 	page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >>
1516 						  AMDGPU_GPU_PAGE_SHIFT);
1517 	page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >>
1518 						 AMDGPU_GPU_PAGE_SHIFT);
1519 	page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >>
1520 						AMDGPU_GPU_PAGE_SHIFT);
1521 	page_table_base.high_part = upper_32_bits(pt_base);
1522 	page_table_base.low_part = lower_32_bits(pt_base);
1523 
1524 	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1525 	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1526 
1527 	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24;
1528 	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1529 	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1530 
1531 	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1532 	pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1533 	pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1534 
1535 	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1536 	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1537 	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1538 
1539 	pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1540 
1541 }
1542 
1543 static void force_connector_state(
1544 	struct amdgpu_dm_connector *aconnector,
1545 	enum drm_connector_force force_state)
1546 {
1547 	struct drm_connector *connector = &aconnector->base;
1548 
1549 	mutex_lock(&connector->dev->mode_config.mutex);
1550 	aconnector->base.force = force_state;
1551 	mutex_unlock(&connector->dev->mode_config.mutex);
1552 
1553 	mutex_lock(&aconnector->hpd_lock);
1554 	drm_kms_helper_connector_hotplug_event(connector);
1555 	mutex_unlock(&aconnector->hpd_lock);
1556 }
1557 
1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1559 {
1560 	struct hpd_rx_irq_offload_work *offload_work;
1561 	struct amdgpu_dm_connector *aconnector;
1562 	struct dc_link *dc_link;
1563 	struct amdgpu_device *adev;
1564 	enum dc_connection_type new_connection_type = dc_connection_none;
1565 	unsigned long flags;
1566 	union test_response test_response;
1567 
1568 	memset(&test_response, 0, sizeof(test_response));
1569 
1570 	offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1571 	aconnector = offload_work->offload_wq->aconnector;
1572 	adev = offload_work->adev;
1573 
1574 	if (!aconnector) {
1575 		drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work");
1576 		goto skip;
1577 	}
1578 
1579 	dc_link = aconnector->dc_link;
1580 
1581 	mutex_lock(&aconnector->hpd_lock);
1582 	if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1583 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
1584 	mutex_unlock(&aconnector->hpd_lock);
1585 
1586 	if (new_connection_type == dc_connection_none)
1587 		goto skip;
1588 
1589 	if (amdgpu_in_reset(adev))
1590 		goto skip;
1591 
1592 	if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
1593 		offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
1594 		dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT);
1595 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1596 		offload_work->offload_wq->is_handling_mst_msg_rdy_event = false;
1597 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1598 		goto skip;
1599 	}
1600 
1601 	mutex_lock(&adev->dm.dc_lock);
1602 	if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1603 		dc_link_dp_handle_automated_test(dc_link);
1604 
1605 		if (aconnector->timing_changed) {
1606 			/* force connector disconnect and reconnect */
1607 			force_connector_state(aconnector, DRM_FORCE_OFF);
1608 			msleep(100);
1609 			force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1610 		}
1611 
1612 		test_response.bits.ACK = 1;
1613 
1614 		core_link_write_dpcd(
1615 		dc_link,
1616 		DP_TEST_RESPONSE,
1617 		&test_response.raw,
1618 		sizeof(test_response));
1619 	} else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1620 			dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1621 			dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1622 		/* offload_work->data is from handle_hpd_rx_irq->
1623 		 * schedule_hpd_rx_offload_work.this is defer handle
1624 		 * for hpd short pulse. upon here, link status may be
1625 		 * changed, need get latest link status from dpcd
1626 		 * registers. if link status is good, skip run link
1627 		 * training again.
1628 		 */
1629 		union hpd_irq_data irq_data;
1630 
1631 		memset(&irq_data, 0, sizeof(irq_data));
1632 
1633 		/* before dc_link_dp_handle_link_loss, allow new link lost handle
1634 		 * request be added to work queue if link lost at end of dc_link_
1635 		 * dp_handle_link_loss
1636 		 */
1637 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1638 		offload_work->offload_wq->is_handling_link_loss = false;
1639 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1640 
1641 		if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1642 			dc_link_check_link_loss_status(dc_link, &irq_data))
1643 			dc_link_dp_handle_link_loss(dc_link);
1644 	}
1645 	mutex_unlock(&adev->dm.dc_lock);
1646 
1647 skip:
1648 	kfree(offload_work);
1649 
1650 }
1651 
1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev)
1653 {
1654 	struct dc *dc = adev->dm.dc;
1655 	int max_caps = dc->caps.max_links;
1656 	int i = 0;
1657 	struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1658 
1659 	hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1660 
1661 	if (!hpd_rx_offload_wq)
1662 		return NULL;
1663 
1664 
1665 	for (i = 0; i < max_caps; i++) {
1666 		hpd_rx_offload_wq[i].wq =
1667 				    create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1668 
1669 		if (hpd_rx_offload_wq[i].wq == NULL) {
1670 			drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!");
1671 			goto out_err;
1672 		}
1673 
1674 		spin_lock_init(&hpd_rx_offload_wq[i].offload_lock);
1675 	}
1676 
1677 	return hpd_rx_offload_wq;
1678 
1679 out_err:
1680 	for (i = 0; i < max_caps; i++) {
1681 		if (hpd_rx_offload_wq[i].wq)
1682 			destroy_workqueue(hpd_rx_offload_wq[i].wq);
1683 	}
1684 	kfree(hpd_rx_offload_wq);
1685 	return NULL;
1686 }
1687 
1688 struct amdgpu_stutter_quirk {
1689 	u16 chip_vendor;
1690 	u16 chip_device;
1691 	u16 subsys_vendor;
1692 	u16 subsys_device;
1693 	u8 revision;
1694 };
1695 
1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1697 	/* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1698 	{ 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1699 	{ 0, 0, 0, 0, 0 },
1700 };
1701 
1702 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1703 {
1704 	const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1705 
1706 	while (p && p->chip_device != 0) {
1707 		if (pdev->vendor == p->chip_vendor &&
1708 		    pdev->device == p->chip_device &&
1709 		    pdev->subsystem_vendor == p->subsys_vendor &&
1710 		    pdev->subsystem_device == p->subsys_device &&
1711 		    pdev->revision == p->revision) {
1712 			return true;
1713 		}
1714 		++p;
1715 	}
1716 	return false;
1717 }
1718 
1719 
1720 void*
1721 dm_allocate_gpu_mem(
1722 		struct amdgpu_device *adev,
1723 		enum dc_gpu_mem_alloc_type type,
1724 		size_t size,
1725 		long long *addr)
1726 {
1727 	struct dal_allocation *da;
1728 	u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ?
1729 		AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM;
1730 	int ret;
1731 
1732 	da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL);
1733 	if (!da)
1734 		return NULL;
1735 
1736 	ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
1737 				      domain, &da->bo,
1738 				      &da->gpu_addr, &da->cpu_ptr);
1739 
1740 	*addr = da->gpu_addr;
1741 
1742 	if (ret) {
1743 		kfree(da);
1744 		return NULL;
1745 	}
1746 
1747 	/* add da to list in dm */
1748 	list_add(&da->list, &adev->dm.da_list);
1749 
1750 	return da->cpu_ptr;
1751 }
1752 
1753 void
1754 dm_free_gpu_mem(
1755 		struct amdgpu_device *adev,
1756 		enum dc_gpu_mem_alloc_type type,
1757 		void *pvMem)
1758 {
1759 	struct dal_allocation *da;
1760 
1761 	/* walk the da list in DM */
1762 	list_for_each_entry(da, &adev->dm.da_list, list) {
1763 		if (pvMem == da->cpu_ptr) {
1764 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
1765 			list_del(&da->list);
1766 			kfree(da);
1767 			break;
1768 		}
1769 	}
1770 
1771 }
1772 
1773 static enum dmub_status
1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev,
1775 				 enum dmub_gpint_command command_code,
1776 				 uint16_t param,
1777 				 uint32_t timeout_us)
1778 {
1779 	union dmub_gpint_data_register reg, test;
1780 	uint32_t i;
1781 
1782 	/* Assume that VBIOS DMUB is ready to take commands */
1783 
1784 	reg.bits.status = 1;
1785 	reg.bits.command_code = command_code;
1786 	reg.bits.param = param;
1787 
1788 	cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all);
1789 
1790 	for (i = 0; i < timeout_us; ++i) {
1791 		udelay(1);
1792 
1793 		/* Check if our GPINT got acked */
1794 		reg.bits.status = 0;
1795 		test = (union dmub_gpint_data_register)
1796 			cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8);
1797 
1798 		if (test.all == reg.all)
1799 			return DMUB_STATUS_OK;
1800 	}
1801 
1802 	return DMUB_STATUS_TIMEOUT;
1803 }
1804 
1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev)
1806 {
1807 	void *bb;
1808 	long long addr;
1809 	unsigned int bb_size;
1810 	int i = 0;
1811 	uint16_t chunk;
1812 	enum dmub_gpint_command send_addrs[] = {
1813 		DMUB_GPINT__SET_BB_ADDR_WORD0,
1814 		DMUB_GPINT__SET_BB_ADDR_WORD1,
1815 		DMUB_GPINT__SET_BB_ADDR_WORD2,
1816 		DMUB_GPINT__SET_BB_ADDR_WORD3,
1817 	};
1818 	enum dmub_status ret;
1819 
1820 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1821 	case IP_VERSION(4, 0, 1):
1822 		bb_size = sizeof(struct dml2_soc_bb);
1823 		break;
1824 	default:
1825 		return NULL;
1826 	}
1827 
1828 	bb =  dm_allocate_gpu_mem(adev,
1829 				  DC_MEM_ALLOC_TYPE_GART,
1830 				  bb_size,
1831 				  &addr);
1832 	if (!bb)
1833 		return NULL;
1834 
1835 	for (i = 0; i < 4; i++) {
1836 		/* Extract 16-bit chunk */
1837 		chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF;
1838 		/* Send the chunk */
1839 		ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000);
1840 		if (ret != DMUB_STATUS_OK)
1841 			goto free_bb;
1842 	}
1843 
1844 	/* Now ask DMUB to copy the bb */
1845 	ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000);
1846 	if (ret != DMUB_STATUS_OK)
1847 		goto free_bb;
1848 
1849 	return bb;
1850 
1851 free_bb:
1852 	dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb);
1853 	return NULL;
1854 
1855 }
1856 
1857 static enum dmub_ips_disable_type dm_get_default_ips_mode(
1858 	struct amdgpu_device *adev)
1859 {
1860 	enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE;
1861 
1862 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1863 	case IP_VERSION(3, 5, 0):
1864 	case IP_VERSION(3, 6, 0):
1865 	case IP_VERSION(3, 5, 1):
1866 		ret =  DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1867 		break;
1868 	default:
1869 		/* ASICs older than DCN35 do not have IPSs */
1870 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0))
1871 			ret = DMUB_IPS_DISABLE_ALL;
1872 		break;
1873 	}
1874 
1875 	return ret;
1876 }
1877 
1878 static int amdgpu_dm_init(struct amdgpu_device *adev)
1879 {
1880 	struct dc_init_data init_data;
1881 	struct dc_callback_init init_params;
1882 	int r;
1883 
1884 	adev->dm.ddev = adev_to_drm(adev);
1885 	adev->dm.adev = adev;
1886 
1887 	/* Zero all the fields */
1888 	memset(&init_data, 0, sizeof(init_data));
1889 	memset(&init_params, 0, sizeof(init_params));
1890 
1891 	mutex_init(&adev->dm.dpia_aux_lock);
1892 	mutex_init(&adev->dm.dc_lock);
1893 	mutex_init(&adev->dm.audio_lock);
1894 
1895 	if (amdgpu_dm_irq_init(adev)) {
1896 		drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n");
1897 		goto error;
1898 	}
1899 
1900 	init_data.asic_id.chip_family = adev->family;
1901 
1902 	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1903 	init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1904 	init_data.asic_id.chip_id = adev->pdev->device;
1905 
1906 	init_data.asic_id.vram_width = adev->gmc.vram_width;
1907 	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
1908 	init_data.asic_id.atombios_base_address =
1909 		adev->mode_info.atom_context->bios;
1910 
1911 	init_data.driver = adev;
1912 
1913 	/* cgs_device was created in dm_sw_init() */
1914 	init_data.cgs_device = adev->dm.cgs_device;
1915 
1916 	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1917 
1918 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1919 	case IP_VERSION(2, 1, 0):
1920 		switch (adev->dm.dmcub_fw_version) {
1921 		case 0: /* development */
1922 		case 0x1: /* linux-firmware.git hash 6d9f399 */
1923 		case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1924 			init_data.flags.disable_dmcu = false;
1925 			break;
1926 		default:
1927 			init_data.flags.disable_dmcu = true;
1928 		}
1929 		break;
1930 	case IP_VERSION(2, 0, 3):
1931 		init_data.flags.disable_dmcu = true;
1932 		break;
1933 	default:
1934 		break;
1935 	}
1936 
1937 	/* APU support S/G display by default except:
1938 	 * ASICs before Carrizo,
1939 	 * RAVEN1 (Users reported stability issue)
1940 	 */
1941 
1942 	if (adev->asic_type < CHIP_CARRIZO) {
1943 		init_data.flags.gpu_vm_support = false;
1944 	} else if (adev->asic_type == CHIP_RAVEN) {
1945 		if (adev->apu_flags & AMD_APU_IS_RAVEN)
1946 			init_data.flags.gpu_vm_support = false;
1947 		else
1948 			init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0);
1949 	} else {
1950 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3))
1951 			init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1);
1952 		else
1953 			init_data.flags.gpu_vm_support =
1954 				(amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU);
1955 	}
1956 
1957 	adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support;
1958 
1959 	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1960 		init_data.flags.fbc_support = true;
1961 
1962 	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1963 		init_data.flags.multi_mon_pp_mclk_switch = true;
1964 
1965 	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1966 		init_data.flags.disable_fractional_pwm = true;
1967 
1968 	if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1969 		init_data.flags.edp_no_power_sequencing = true;
1970 
1971 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1972 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1973 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1974 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1975 
1976 	init_data.flags.seamless_boot_edp_requested = false;
1977 
1978 	if (amdgpu_device_seamless_boot_supported(adev)) {
1979 		init_data.flags.seamless_boot_edp_requested = true;
1980 		init_data.flags.allow_seamless_boot_optimization = true;
1981 		drm_dbg(adev->dm.ddev, "Seamless boot requested\n");
1982 	}
1983 
1984 	init_data.flags.enable_mipi_converter_optimization = true;
1985 
1986 	init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1987 	init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1988 	init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0];
1989 
1990 	if (amdgpu_dc_debug_mask & DC_DISABLE_IPS)
1991 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL;
1992 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC)
1993 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC;
1994 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC)
1995 		init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1996 	else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE)
1997 		init_data.flags.disable_ips = DMUB_IPS_ENABLE;
1998 	else
1999 		init_data.flags.disable_ips = dm_get_default_ips_mode(adev);
2000 
2001 	init_data.flags.disable_ips_in_vpb = 0;
2002 
2003 	/* DCN35 and above supports dynamic DTBCLK switch */
2004 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 5, 0))
2005 		init_data.flags.allow_0_dtb_clk = true;
2006 
2007 	/* Enable DWB for tested platforms only */
2008 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0))
2009 		init_data.num_virtual_links = 1;
2010 
2011 	retrieve_dmi_info(&adev->dm);
2012 	if (adev->dm.edp0_on_dp1_quirk)
2013 		init_data.flags.support_edp0_on_dp1 = true;
2014 
2015 	if (adev->dm.bb_from_dmub)
2016 		init_data.bb_from_dmub = adev->dm.bb_from_dmub;
2017 	else
2018 		init_data.bb_from_dmub = NULL;
2019 
2020 	/* Display Core create. */
2021 	adev->dm.dc = dc_create(&init_data);
2022 
2023 	if (adev->dm.dc) {
2024 		drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER,
2025 			 dce_version_to_string(adev->dm.dc->ctx->dce_version));
2026 	} else {
2027 		drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER);
2028 		goto error;
2029 	}
2030 
2031 	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
2032 		adev->dm.dc->debug.force_single_disp_pipe_split = false;
2033 		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
2034 	}
2035 
2036 	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
2037 		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
2038 	if (dm_should_disable_stutter(adev->pdev))
2039 		adev->dm.dc->debug.disable_stutter = true;
2040 
2041 	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
2042 		adev->dm.dc->debug.disable_stutter = true;
2043 
2044 	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
2045 		adev->dm.dc->debug.disable_dsc = true;
2046 
2047 	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
2048 		adev->dm.dc->debug.disable_clock_gate = true;
2049 
2050 	if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
2051 		adev->dm.dc->debug.force_subvp_mclk_switch = true;
2052 
2053 	if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) {
2054 		adev->dm.dc->debug.force_disable_subvp = true;
2055 		adev->dm.dc->debug.fams2_config.bits.enable = false;
2056 	}
2057 
2058 	if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) {
2059 		adev->dm.dc->debug.using_dml2 = true;
2060 		adev->dm.dc->debug.using_dml21 = true;
2061 	}
2062 
2063 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE)
2064 		adev->dm.dc->debug.hdcp_lc_force_fw_enable = true;
2065 
2066 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK)
2067 		adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true;
2068 
2069 	if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT)
2070 		adev->dm.dc->debug.skip_detection_link_training = true;
2071 
2072 	adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
2073 
2074 	/* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
2075 	adev->dm.dc->debug.ignore_cable_id = true;
2076 
2077 	if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
2078 		drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n");
2079 
2080 	r = dm_dmub_hw_init(adev);
2081 	if (r) {
2082 		drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
2083 		goto error;
2084 	}
2085 
2086 	dc_hardware_init(adev->dm.dc);
2087 
2088 	adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev);
2089 	if (!adev->dm.hpd_rx_offload_wq) {
2090 		drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n");
2091 		goto error;
2092 	}
2093 
2094 	if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
2095 		struct dc_phy_addr_space_config pa_config;
2096 
2097 		mmhub_read_system_context(adev, &pa_config);
2098 
2099 		// Call the DC init_memory func
2100 		dc_setup_system_context(adev->dm.dc, &pa_config);
2101 	}
2102 
2103 	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
2104 	if (!adev->dm.freesync_module) {
2105 		drm_err(adev_to_drm(adev),
2106 		"failed to initialize freesync_module.\n");
2107 	} else
2108 		drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n",
2109 				adev->dm.freesync_module);
2110 
2111 	amdgpu_dm_init_color_mod();
2112 
2113 	if (adev->dm.dc->caps.max_links > 0) {
2114 		adev->dm.vblank_control_workqueue =
2115 			create_singlethread_workqueue("dm_vblank_control_workqueue");
2116 		if (!adev->dm.vblank_control_workqueue)
2117 			drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n");
2118 	}
2119 
2120 	if (adev->dm.dc->caps.ips_support &&
2121 	    adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL)
2122 		adev->dm.idle_workqueue = idle_create_workqueue(adev);
2123 
2124 	if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
2125 		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
2126 
2127 		if (!adev->dm.hdcp_workqueue)
2128 			drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n");
2129 		else
2130 			drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
2131 
2132 		dc_init_callbacks(adev->dm.dc, &init_params);
2133 	}
2134 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2135 		init_completion(&adev->dm.dmub_aux_transfer_done);
2136 		adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
2137 		if (!adev->dm.dmub_notify) {
2138 			drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify");
2139 			goto error;
2140 		}
2141 
2142 		adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
2143 		if (!adev->dm.delayed_hpd_wq) {
2144 			drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n");
2145 			goto error;
2146 		}
2147 
2148 		amdgpu_dm_outbox_init(adev);
2149 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
2150 			dmub_aux_setconfig_callback, false)) {
2151 			drm_err(adev_to_drm(adev), "fail to register dmub aux callback");
2152 			goto error;
2153 		}
2154 
2155 		for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++)
2156 			init_completion(&adev->dm.fused_io[i].replied);
2157 
2158 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO,
2159 			dmub_aux_fused_io_callback, false)) {
2160 			drm_err(adev_to_drm(adev), "fail to register dmub fused io callback");
2161 			goto error;
2162 		}
2163 		/* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
2164 		 * It is expected that DMUB will resend any pending notifications at this point. Note
2165 		 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to
2166 		 * align legacy interface initialization sequence. Connection status will be proactivly
2167 		 * detected once in the amdgpu_dm_initialize_drm_device.
2168 		 */
2169 		dc_enable_dmub_outbox(adev->dm.dc);
2170 
2171 		/* DPIA trace goes to dmesg logs only if outbox is enabled */
2172 		if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE)
2173 			dc_dmub_srv_enable_dpia_trace(adev->dm.dc);
2174 	}
2175 
2176 	if (amdgpu_dm_initialize_drm_device(adev)) {
2177 		drm_err(adev_to_drm(adev),
2178 		"failed to initialize sw for display support.\n");
2179 		goto error;
2180 	}
2181 
2182 	/* create fake encoders for MST */
2183 	dm_dp_create_fake_mst_encoders(adev);
2184 
2185 	/* TODO: Add_display_info? */
2186 
2187 	/* TODO use dynamic cursor width */
2188 	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
2189 	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
2190 
2191 	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
2192 		drm_err(adev_to_drm(adev),
2193 		"failed to initialize vblank for display support.\n");
2194 		goto error;
2195 	}
2196 
2197 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2198 	amdgpu_dm_crtc_secure_display_create_contexts(adev);
2199 	if (!adev->dm.secure_display_ctx.crtc_ctx)
2200 		drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n");
2201 
2202 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1))
2203 		adev->dm.secure_display_ctx.support_mul_roi = true;
2204 
2205 #endif
2206 
2207 	drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n");
2208 
2209 	return 0;
2210 error:
2211 	amdgpu_dm_fini(adev);
2212 
2213 	return -EINVAL;
2214 }
2215 
2216 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block)
2217 {
2218 	struct amdgpu_device *adev = ip_block->adev;
2219 
2220 	amdgpu_dm_audio_fini(adev);
2221 
2222 	return 0;
2223 }
2224 
2225 static void amdgpu_dm_fini(struct amdgpu_device *adev)
2226 {
2227 	int i;
2228 
2229 	if (adev->dm.vblank_control_workqueue) {
2230 		destroy_workqueue(adev->dm.vblank_control_workqueue);
2231 		adev->dm.vblank_control_workqueue = NULL;
2232 	}
2233 
2234 	if (adev->dm.idle_workqueue) {
2235 		if (adev->dm.idle_workqueue->running) {
2236 			adev->dm.idle_workqueue->enable = false;
2237 			flush_work(&adev->dm.idle_workqueue->work);
2238 		}
2239 
2240 		kfree(adev->dm.idle_workqueue);
2241 		adev->dm.idle_workqueue = NULL;
2242 	}
2243 
2244 	amdgpu_dm_destroy_drm_device(&adev->dm);
2245 
2246 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2247 	if (adev->dm.secure_display_ctx.crtc_ctx) {
2248 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
2249 			if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) {
2250 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work);
2251 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work);
2252 			}
2253 		}
2254 		kfree(adev->dm.secure_display_ctx.crtc_ctx);
2255 		adev->dm.secure_display_ctx.crtc_ctx = NULL;
2256 	}
2257 #endif
2258 	if (adev->dm.hdcp_workqueue) {
2259 		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
2260 		adev->dm.hdcp_workqueue = NULL;
2261 	}
2262 
2263 	if (adev->dm.dc) {
2264 		dc_deinit_callbacks(adev->dm.dc);
2265 		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
2266 		if (dc_enable_dmub_notifications(adev->dm.dc)) {
2267 			kfree(adev->dm.dmub_notify);
2268 			adev->dm.dmub_notify = NULL;
2269 			destroy_workqueue(adev->dm.delayed_hpd_wq);
2270 			adev->dm.delayed_hpd_wq = NULL;
2271 		}
2272 	}
2273 
2274 	if (adev->dm.dmub_bo)
2275 		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
2276 				      &adev->dm.dmub_bo_gpu_addr,
2277 				      &adev->dm.dmub_bo_cpu_addr);
2278 
2279 	if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) {
2280 		for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
2281 			if (adev->dm.hpd_rx_offload_wq[i].wq) {
2282 				destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
2283 				adev->dm.hpd_rx_offload_wq[i].wq = NULL;
2284 			}
2285 		}
2286 
2287 		kfree(adev->dm.hpd_rx_offload_wq);
2288 		adev->dm.hpd_rx_offload_wq = NULL;
2289 	}
2290 
2291 	/* DC Destroy TODO: Replace destroy DAL */
2292 	if (adev->dm.dc)
2293 		dc_destroy(&adev->dm.dc);
2294 	/*
2295 	 * TODO: pageflip, vlank interrupt
2296 	 *
2297 	 * amdgpu_dm_irq_fini(adev);
2298 	 */
2299 
2300 	if (adev->dm.cgs_device) {
2301 		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
2302 		adev->dm.cgs_device = NULL;
2303 	}
2304 	if (adev->dm.freesync_module) {
2305 		mod_freesync_destroy(adev->dm.freesync_module);
2306 		adev->dm.freesync_module = NULL;
2307 	}
2308 
2309 	mutex_destroy(&adev->dm.audio_lock);
2310 	mutex_destroy(&adev->dm.dc_lock);
2311 	mutex_destroy(&adev->dm.dpia_aux_lock);
2312 }
2313 
2314 static int load_dmcu_fw(struct amdgpu_device *adev)
2315 {
2316 	const char *fw_name_dmcu = NULL;
2317 	int r;
2318 	const struct dmcu_firmware_header_v1_0 *hdr;
2319 
2320 	switch (adev->asic_type) {
2321 #if defined(CONFIG_DRM_AMD_DC_SI)
2322 	case CHIP_TAHITI:
2323 	case CHIP_PITCAIRN:
2324 	case CHIP_VERDE:
2325 	case CHIP_OLAND:
2326 #endif
2327 	case CHIP_BONAIRE:
2328 	case CHIP_HAWAII:
2329 	case CHIP_KAVERI:
2330 	case CHIP_KABINI:
2331 	case CHIP_MULLINS:
2332 	case CHIP_TONGA:
2333 	case CHIP_FIJI:
2334 	case CHIP_CARRIZO:
2335 	case CHIP_STONEY:
2336 	case CHIP_POLARIS11:
2337 	case CHIP_POLARIS10:
2338 	case CHIP_POLARIS12:
2339 	case CHIP_VEGAM:
2340 	case CHIP_VEGA10:
2341 	case CHIP_VEGA12:
2342 	case CHIP_VEGA20:
2343 		return 0;
2344 	case CHIP_NAVI12:
2345 		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
2346 		break;
2347 	case CHIP_RAVEN:
2348 		if (ASICREV_IS_PICASSO(adev->external_rev_id))
2349 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2350 		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
2351 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2352 		else
2353 			return 0;
2354 		break;
2355 	default:
2356 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2357 		case IP_VERSION(2, 0, 2):
2358 		case IP_VERSION(2, 0, 3):
2359 		case IP_VERSION(2, 0, 0):
2360 		case IP_VERSION(2, 1, 0):
2361 		case IP_VERSION(3, 0, 0):
2362 		case IP_VERSION(3, 0, 2):
2363 		case IP_VERSION(3, 0, 3):
2364 		case IP_VERSION(3, 0, 1):
2365 		case IP_VERSION(3, 1, 2):
2366 		case IP_VERSION(3, 1, 3):
2367 		case IP_VERSION(3, 1, 4):
2368 		case IP_VERSION(3, 1, 5):
2369 		case IP_VERSION(3, 1, 6):
2370 		case IP_VERSION(3, 2, 0):
2371 		case IP_VERSION(3, 2, 1):
2372 		case IP_VERSION(3, 5, 0):
2373 		case IP_VERSION(3, 5, 1):
2374 		case IP_VERSION(3, 6, 0):
2375 		case IP_VERSION(4, 0, 1):
2376 			return 0;
2377 		default:
2378 			break;
2379 		}
2380 		drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type);
2381 		return -EINVAL;
2382 	}
2383 
2384 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2385 		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2386 		return 0;
2387 	}
2388 
2389 	r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED,
2390 				 "%s", fw_name_dmcu);
2391 	if (r == -ENODEV) {
2392 		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2393 		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2394 		adev->dm.fw_dmcu = NULL;
2395 		return 0;
2396 	}
2397 	if (r) {
2398 		drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n",
2399 			fw_name_dmcu);
2400 		amdgpu_ucode_release(&adev->dm.fw_dmcu);
2401 		return r;
2402 	}
2403 
2404 	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2405 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2406 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2407 	adev->firmware.fw_size +=
2408 		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2409 
2410 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2411 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2412 	adev->firmware.fw_size +=
2413 		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2414 
2415 	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2416 
2417 	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2418 
2419 	return 0;
2420 }
2421 
2422 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2423 {
2424 	struct amdgpu_device *adev = ctx;
2425 
2426 	return dm_read_reg(adev->dm.dc->ctx, address);
2427 }
2428 
2429 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2430 				     uint32_t value)
2431 {
2432 	struct amdgpu_device *adev = ctx;
2433 
2434 	return dm_write_reg(adev->dm.dc->ctx, address, value);
2435 }
2436 
2437 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2438 {
2439 	struct dmub_srv_create_params create_params;
2440 	struct dmub_srv_region_params region_params;
2441 	struct dmub_srv_region_info region_info;
2442 	struct dmub_srv_memory_params memory_params;
2443 	struct dmub_srv_fb_info *fb_info;
2444 	struct dmub_srv *dmub_srv;
2445 	const struct dmcub_firmware_header_v1_0 *hdr;
2446 	enum dmub_asic dmub_asic;
2447 	enum dmub_status status;
2448 	static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = {
2449 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_0_INST_CONST
2450 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_1_STACK
2451 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_2_BSS_DATA
2452 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_3_VBIOS
2453 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_4_MAILBOX
2454 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_5_TRACEBUFF
2455 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_6_FW_STATE
2456 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_7_SCRATCH_MEM
2457 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_IB_MEM
2458 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_SHARED_STATE
2459 	};
2460 	int r;
2461 
2462 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2463 	case IP_VERSION(2, 1, 0):
2464 		dmub_asic = DMUB_ASIC_DCN21;
2465 		break;
2466 	case IP_VERSION(3, 0, 0):
2467 		dmub_asic = DMUB_ASIC_DCN30;
2468 		break;
2469 	case IP_VERSION(3, 0, 1):
2470 		dmub_asic = DMUB_ASIC_DCN301;
2471 		break;
2472 	case IP_VERSION(3, 0, 2):
2473 		dmub_asic = DMUB_ASIC_DCN302;
2474 		break;
2475 	case IP_VERSION(3, 0, 3):
2476 		dmub_asic = DMUB_ASIC_DCN303;
2477 		break;
2478 	case IP_VERSION(3, 1, 2):
2479 	case IP_VERSION(3, 1, 3):
2480 		dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2481 		break;
2482 	case IP_VERSION(3, 1, 4):
2483 		dmub_asic = DMUB_ASIC_DCN314;
2484 		break;
2485 	case IP_VERSION(3, 1, 5):
2486 		dmub_asic = DMUB_ASIC_DCN315;
2487 		break;
2488 	case IP_VERSION(3, 1, 6):
2489 		dmub_asic = DMUB_ASIC_DCN316;
2490 		break;
2491 	case IP_VERSION(3, 2, 0):
2492 		dmub_asic = DMUB_ASIC_DCN32;
2493 		break;
2494 	case IP_VERSION(3, 2, 1):
2495 		dmub_asic = DMUB_ASIC_DCN321;
2496 		break;
2497 	case IP_VERSION(3, 5, 0):
2498 	case IP_VERSION(3, 5, 1):
2499 		dmub_asic = DMUB_ASIC_DCN35;
2500 		break;
2501 	case IP_VERSION(3, 6, 0):
2502 		dmub_asic = DMUB_ASIC_DCN36;
2503 		break;
2504 	case IP_VERSION(4, 0, 1):
2505 		dmub_asic = DMUB_ASIC_DCN401;
2506 		break;
2507 
2508 	default:
2509 		/* ASIC doesn't support DMUB. */
2510 		return 0;
2511 	}
2512 
2513 	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2514 	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2515 
2516 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2517 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2518 			AMDGPU_UCODE_ID_DMCUB;
2519 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2520 			adev->dm.dmub_fw;
2521 		adev->firmware.fw_size +=
2522 			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2523 
2524 		drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n",
2525 			 adev->dm.dmcub_fw_version);
2526 	}
2527 
2528 
2529 	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2530 	dmub_srv = adev->dm.dmub_srv;
2531 
2532 	if (!dmub_srv) {
2533 		drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n");
2534 		return -ENOMEM;
2535 	}
2536 
2537 	memset(&create_params, 0, sizeof(create_params));
2538 	create_params.user_ctx = adev;
2539 	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2540 	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2541 	create_params.asic = dmub_asic;
2542 
2543 	/* Create the DMUB service. */
2544 	status = dmub_srv_create(dmub_srv, &create_params);
2545 	if (status != DMUB_STATUS_OK) {
2546 		drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status);
2547 		return -EINVAL;
2548 	}
2549 
2550 	/* Calculate the size of all the regions for the DMUB service. */
2551 	memset(&region_params, 0, sizeof(region_params));
2552 
2553 	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2554 					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2555 	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2556 	region_params.vbios_size = adev->bios_size;
2557 	region_params.fw_bss_data = region_params.bss_data_size ?
2558 		adev->dm.dmub_fw->data +
2559 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2560 		le32_to_cpu(hdr->inst_const_bytes) : NULL;
2561 	region_params.fw_inst_const =
2562 		adev->dm.dmub_fw->data +
2563 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2564 		PSP_HEADER_BYTES;
2565 	region_params.window_memory_type = window_memory_type;
2566 
2567 	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
2568 					   &region_info);
2569 
2570 	if (status != DMUB_STATUS_OK) {
2571 		drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status);
2572 		return -EINVAL;
2573 	}
2574 
2575 	/*
2576 	 * Allocate a framebuffer based on the total size of all the regions.
2577 	 * TODO: Move this into GART.
2578 	 */
2579 	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2580 				    AMDGPU_GEM_DOMAIN_VRAM |
2581 				    AMDGPU_GEM_DOMAIN_GTT,
2582 				    &adev->dm.dmub_bo,
2583 				    &adev->dm.dmub_bo_gpu_addr,
2584 				    &adev->dm.dmub_bo_cpu_addr);
2585 	if (r)
2586 		return r;
2587 
2588 	/* Rebase the regions on the framebuffer address. */
2589 	memset(&memory_params, 0, sizeof(memory_params));
2590 	memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr;
2591 	memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr;
2592 	memory_params.region_info = &region_info;
2593 	memory_params.window_memory_type = window_memory_type;
2594 
2595 	adev->dm.dmub_fb_info =
2596 		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2597 	fb_info = adev->dm.dmub_fb_info;
2598 
2599 	if (!fb_info) {
2600 		drm_err(adev_to_drm(adev),
2601 			"Failed to allocate framebuffer info for DMUB service!\n");
2602 		return -ENOMEM;
2603 	}
2604 
2605 	status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info);
2606 	if (status != DMUB_STATUS_OK) {
2607 		drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status);
2608 		return -EINVAL;
2609 	}
2610 
2611 	adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev);
2612 
2613 	return 0;
2614 }
2615 
2616 static int dm_sw_init(struct amdgpu_ip_block *ip_block)
2617 {
2618 	struct amdgpu_device *adev = ip_block->adev;
2619 	int r;
2620 
2621 	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
2622 
2623 	if (!adev->dm.cgs_device) {
2624 		drm_err(adev_to_drm(adev), "failed to create cgs device.\n");
2625 		return -EINVAL;
2626 	}
2627 
2628 	/* Moved from dm init since we need to use allocations for storing bounding box data */
2629 	INIT_LIST_HEAD(&adev->dm.da_list);
2630 
2631 	r = dm_dmub_sw_init(adev);
2632 	if (r)
2633 		return r;
2634 
2635 	return load_dmcu_fw(adev);
2636 }
2637 
2638 static int dm_sw_fini(struct amdgpu_ip_block *ip_block)
2639 {
2640 	struct amdgpu_device *adev = ip_block->adev;
2641 	struct dal_allocation *da;
2642 
2643 	list_for_each_entry(da, &adev->dm.da_list, list) {
2644 		if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) {
2645 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
2646 			list_del(&da->list);
2647 			kfree(da);
2648 			adev->dm.bb_from_dmub = NULL;
2649 			break;
2650 		}
2651 	}
2652 
2653 
2654 	kfree(adev->dm.dmub_fb_info);
2655 	adev->dm.dmub_fb_info = NULL;
2656 
2657 	if (adev->dm.dmub_srv) {
2658 		dmub_srv_destroy(adev->dm.dmub_srv);
2659 		kfree(adev->dm.dmub_srv);
2660 		adev->dm.dmub_srv = NULL;
2661 	}
2662 
2663 	amdgpu_ucode_release(&adev->dm.dmub_fw);
2664 	amdgpu_ucode_release(&adev->dm.fw_dmcu);
2665 
2666 	return 0;
2667 }
2668 
2669 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2670 {
2671 	struct amdgpu_dm_connector *aconnector;
2672 	struct drm_connector *connector;
2673 	struct drm_connector_list_iter iter;
2674 	int ret = 0;
2675 
2676 	drm_connector_list_iter_begin(dev, &iter);
2677 	drm_for_each_connector_iter(connector, &iter) {
2678 
2679 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2680 			continue;
2681 
2682 		aconnector = to_amdgpu_dm_connector(connector);
2683 		if (aconnector->dc_link->type == dc_connection_mst_branch &&
2684 		    aconnector->mst_mgr.aux) {
2685 			drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n",
2686 					 aconnector,
2687 					 aconnector->base.base.id);
2688 
2689 			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2690 			if (ret < 0) {
2691 				drm_err(dev, "DM_MST: Failed to start MST\n");
2692 				aconnector->dc_link->type =
2693 					dc_connection_single;
2694 				ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2695 								     aconnector->dc_link);
2696 				break;
2697 			}
2698 		}
2699 	}
2700 	drm_connector_list_iter_end(&iter);
2701 
2702 	return ret;
2703 }
2704 
2705 static int dm_late_init(struct amdgpu_ip_block *ip_block)
2706 {
2707 	struct amdgpu_device *adev = ip_block->adev;
2708 
2709 	struct dmcu_iram_parameters params;
2710 	unsigned int linear_lut[16];
2711 	int i;
2712 	struct dmcu *dmcu = NULL;
2713 
2714 	dmcu = adev->dm.dc->res_pool->dmcu;
2715 
2716 	for (i = 0; i < 16; i++)
2717 		linear_lut[i] = 0xFFFF * i / 15;
2718 
2719 	params.set = 0;
2720 	params.backlight_ramping_override = false;
2721 	params.backlight_ramping_start = 0xCCCC;
2722 	params.backlight_ramping_reduction = 0xCCCCCCCC;
2723 	params.backlight_lut_array_size = 16;
2724 	params.backlight_lut_array = linear_lut;
2725 
2726 	/* Min backlight level after ABM reduction,  Don't allow below 1%
2727 	 * 0xFFFF x 0.01 = 0x28F
2728 	 */
2729 	params.min_abm_backlight = 0x28F;
2730 	/* In the case where abm is implemented on dmcub,
2731 	 * dmcu object will be null.
2732 	 * ABM 2.4 and up are implemented on dmcub.
2733 	 */
2734 	if (dmcu) {
2735 		if (!dmcu_load_iram(dmcu, params))
2736 			return -EINVAL;
2737 	} else if (adev->dm.dc->ctx->dmub_srv) {
2738 		struct dc_link *edp_links[MAX_NUM_EDP];
2739 		int edp_num;
2740 
2741 		dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2742 		for (i = 0; i < edp_num; i++) {
2743 			if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2744 				return -EINVAL;
2745 		}
2746 	}
2747 
2748 	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2749 }
2750 
2751 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr)
2752 {
2753 	u8 buf[UUID_SIZE];
2754 	guid_t guid;
2755 	int ret;
2756 
2757 	mutex_lock(&mgr->lock);
2758 	if (!mgr->mst_primary)
2759 		goto out_fail;
2760 
2761 	if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) {
2762 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2763 		goto out_fail;
2764 	}
2765 
2766 	ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL,
2767 				 DP_MST_EN |
2768 				 DP_UP_REQ_EN |
2769 				 DP_UPSTREAM_IS_SRC);
2770 	if (ret < 0) {
2771 		drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n");
2772 		goto out_fail;
2773 	}
2774 
2775 	/* Some hubs forget their guids after they resume */
2776 	ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf));
2777 	if (ret != sizeof(buf)) {
2778 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2779 		goto out_fail;
2780 	}
2781 
2782 	import_guid(&guid, buf);
2783 
2784 	if (guid_is_null(&guid)) {
2785 		guid_gen(&guid);
2786 		export_guid(buf, &guid);
2787 
2788 		ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf));
2789 
2790 		if (ret != sizeof(buf)) {
2791 			drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n");
2792 			goto out_fail;
2793 		}
2794 	}
2795 
2796 	guid_copy(&mgr->mst_primary->guid, &guid);
2797 
2798 out_fail:
2799 	mutex_unlock(&mgr->lock);
2800 }
2801 
2802 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector)
2803 {
2804 	struct cec_notifier *n = aconnector->notifier;
2805 
2806 	if (!n)
2807 		return;
2808 
2809 	cec_notifier_phys_addr_invalidate(n);
2810 }
2811 
2812 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector)
2813 {
2814 	struct drm_connector *connector = &aconnector->base;
2815 	struct cec_notifier *n = aconnector->notifier;
2816 
2817 	if (!n)
2818 		return;
2819 
2820 	cec_notifier_set_phys_addr(n,
2821 				   connector->display_info.source_physical_address);
2822 }
2823 
2824 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend)
2825 {
2826 	struct amdgpu_dm_connector *aconnector;
2827 	struct drm_connector *connector;
2828 	struct drm_connector_list_iter conn_iter;
2829 
2830 	drm_connector_list_iter_begin(ddev, &conn_iter);
2831 	drm_for_each_connector_iter(connector, &conn_iter) {
2832 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2833 			continue;
2834 
2835 		aconnector = to_amdgpu_dm_connector(connector);
2836 		if (suspend)
2837 			hdmi_cec_unset_edid(aconnector);
2838 		else
2839 			hdmi_cec_set_edid(aconnector);
2840 	}
2841 	drm_connector_list_iter_end(&conn_iter);
2842 }
2843 
2844 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2845 {
2846 	struct amdgpu_dm_connector *aconnector;
2847 	struct drm_connector *connector;
2848 	struct drm_connector_list_iter iter;
2849 	struct drm_dp_mst_topology_mgr *mgr;
2850 
2851 	drm_connector_list_iter_begin(dev, &iter);
2852 	drm_for_each_connector_iter(connector, &iter) {
2853 
2854 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2855 			continue;
2856 
2857 		aconnector = to_amdgpu_dm_connector(connector);
2858 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
2859 		    aconnector->mst_root)
2860 			continue;
2861 
2862 		mgr = &aconnector->mst_mgr;
2863 
2864 		if (suspend) {
2865 			drm_dp_mst_topology_mgr_suspend(mgr);
2866 		} else {
2867 			/* if extended timeout is supported in hardware,
2868 			 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2869 			 * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2870 			 */
2871 			try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2872 			if (!dp_is_lttpr_present(aconnector->dc_link))
2873 				try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2874 
2875 			/* TODO: move resume_mst_branch_status() into drm mst resume again
2876 			 * once topology probing work is pulled out from mst resume into mst
2877 			 * resume 2nd step. mst resume 2nd step should be called after old
2878 			 * state getting restored (i.e. drm_atomic_helper_resume()).
2879 			 */
2880 			resume_mst_branch_status(mgr);
2881 		}
2882 	}
2883 	drm_connector_list_iter_end(&iter);
2884 }
2885 
2886 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2887 {
2888 	int ret = 0;
2889 
2890 	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2891 	 * on window driver dc implementation.
2892 	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2893 	 * should be passed to smu during boot up and resume from s3.
2894 	 * boot up: dc calculate dcn watermark clock settings within dc_create,
2895 	 * dcn20_resource_construct
2896 	 * then call pplib functions below to pass the settings to smu:
2897 	 * smu_set_watermarks_for_clock_ranges
2898 	 * smu_set_watermarks_table
2899 	 * navi10_set_watermarks_table
2900 	 * smu_write_watermarks_table
2901 	 *
2902 	 * For Renoir, clock settings of dcn watermark are also fixed values.
2903 	 * dc has implemented different flow for window driver:
2904 	 * dc_hardware_init / dc_set_power_state
2905 	 * dcn10_init_hw
2906 	 * notify_wm_ranges
2907 	 * set_wm_ranges
2908 	 * -- Linux
2909 	 * smu_set_watermarks_for_clock_ranges
2910 	 * renoir_set_watermarks_table
2911 	 * smu_write_watermarks_table
2912 	 *
2913 	 * For Linux,
2914 	 * dc_hardware_init -> amdgpu_dm_init
2915 	 * dc_set_power_state --> dm_resume
2916 	 *
2917 	 * therefore, this function apply to navi10/12/14 but not Renoir
2918 	 * *
2919 	 */
2920 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2921 	case IP_VERSION(2, 0, 2):
2922 	case IP_VERSION(2, 0, 0):
2923 		break;
2924 	default:
2925 		return 0;
2926 	}
2927 
2928 	ret = amdgpu_dpm_write_watermarks_table(adev);
2929 	if (ret) {
2930 		drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n");
2931 		return ret;
2932 	}
2933 
2934 	return 0;
2935 }
2936 
2937 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev)
2938 {
2939 	struct amdgpu_display_manager *dm = &adev->dm;
2940 	struct amdgpu_i2c_adapter *oem_i2c;
2941 	struct ddc_service *oem_ddc_service;
2942 	int r;
2943 
2944 	oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc);
2945 	if (oem_ddc_service) {
2946 		oem_i2c = create_i2c(oem_ddc_service, true);
2947 		if (!oem_i2c) {
2948 			drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n");
2949 			return -ENOMEM;
2950 		}
2951 
2952 		r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base);
2953 		if (r) {
2954 			drm_info(adev_to_drm(adev), "Failed to register oem i2c\n");
2955 			kfree(oem_i2c);
2956 			return r;
2957 		}
2958 		dm->oem_i2c = oem_i2c;
2959 	}
2960 
2961 	return 0;
2962 }
2963 
2964 /**
2965  * dm_hw_init() - Initialize DC device
2966  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
2967  *
2968  * Initialize the &struct amdgpu_display_manager device. This involves calling
2969  * the initializers of each DM component, then populating the struct with them.
2970  *
2971  * Although the function implies hardware initialization, both hardware and
2972  * software are initialized here. Splitting them out to their relevant init
2973  * hooks is a future TODO item.
2974  *
2975  * Some notable things that are initialized here:
2976  *
2977  * - Display Core, both software and hardware
2978  * - DC modules that we need (freesync and color management)
2979  * - DRM software states
2980  * - Interrupt sources and handlers
2981  * - Vblank support
2982  * - Debug FS entries, if enabled
2983  */
2984 static int dm_hw_init(struct amdgpu_ip_block *ip_block)
2985 {
2986 	struct amdgpu_device *adev = ip_block->adev;
2987 	int r;
2988 
2989 	/* Create DAL display manager */
2990 	r = amdgpu_dm_init(adev);
2991 	if (r)
2992 		return r;
2993 	amdgpu_dm_hpd_init(adev);
2994 
2995 	r = dm_oem_i2c_hw_init(adev);
2996 	if (r)
2997 		drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n");
2998 
2999 	return 0;
3000 }
3001 
3002 /**
3003  * dm_hw_fini() - Teardown DC device
3004  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
3005  *
3006  * Teardown components within &struct amdgpu_display_manager that require
3007  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
3008  * were loaded. Also flush IRQ workqueues and disable them.
3009  */
3010 static int dm_hw_fini(struct amdgpu_ip_block *ip_block)
3011 {
3012 	struct amdgpu_device *adev = ip_block->adev;
3013 
3014 	amdgpu_dm_hpd_fini(adev);
3015 
3016 	amdgpu_dm_irq_fini(adev);
3017 	amdgpu_dm_fini(adev);
3018 	return 0;
3019 }
3020 
3021 
3022 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
3023 				 struct dc_state *state, bool enable)
3024 {
3025 	enum dc_irq_source irq_source;
3026 	struct amdgpu_crtc *acrtc;
3027 	int rc = -EBUSY;
3028 	int i = 0;
3029 
3030 	for (i = 0; i < state->stream_count; i++) {
3031 		acrtc = get_crtc_by_otg_inst(
3032 				adev, state->stream_status[i].primary_otg_inst);
3033 
3034 		if (acrtc && state->stream_status[i].plane_count != 0) {
3035 			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
3036 			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3037 			if (rc)
3038 				drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n",
3039 					 enable ? "enable" : "disable");
3040 
3041 			if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) {
3042 				if (enable) {
3043 					if (amdgpu_dm_crtc_vrr_active(
3044 							to_dm_crtc_state(acrtc->base.state)))
3045 						rc = amdgpu_dm_crtc_set_vupdate_irq(
3046 							&acrtc->base, true);
3047 				} else
3048 					rc = amdgpu_dm_crtc_set_vupdate_irq(
3049 							&acrtc->base, false);
3050 
3051 				if (rc)
3052 					drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n",
3053 						enable ? "en" : "dis");
3054 			}
3055 
3056 			irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3057 			/* During gpu-reset we disable and then enable vblank irq, so
3058 			 * don't use amdgpu_irq_get/put() to avoid refcount change.
3059 			 */
3060 			if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
3061 				drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis");
3062 		}
3063 	}
3064 
3065 }
3066 
3067 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T))
3068 
3069 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
3070 {
3071 	struct dc_state *context __free(state_release) = NULL;
3072 	int i;
3073 	struct dc_stream_state *del_streams[MAX_PIPES];
3074 	int del_streams_count = 0;
3075 	struct dc_commit_streams_params params = {};
3076 
3077 	memset(del_streams, 0, sizeof(del_streams));
3078 
3079 	context = dc_state_create_current_copy(dc);
3080 	if (context == NULL)
3081 		return DC_ERROR_UNEXPECTED;
3082 
3083 	/* First remove from context all streams */
3084 	for (i = 0; i < context->stream_count; i++) {
3085 		struct dc_stream_state *stream = context->streams[i];
3086 
3087 		del_streams[del_streams_count++] = stream;
3088 	}
3089 
3090 	/* Remove all planes for removed streams and then remove the streams */
3091 	for (i = 0; i < del_streams_count; i++) {
3092 		enum dc_status res;
3093 
3094 		if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context))
3095 			return DC_FAIL_DETACH_SURFACES;
3096 
3097 		res = dc_state_remove_stream(dc, context, del_streams[i]);
3098 		if (res != DC_OK)
3099 			return res;
3100 	}
3101 
3102 	params.streams = context->streams;
3103 	params.stream_count = context->stream_count;
3104 
3105 	return dc_commit_streams(dc, &params);
3106 }
3107 
3108 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
3109 {
3110 	int i;
3111 
3112 	if (dm->hpd_rx_offload_wq) {
3113 		for (i = 0; i < dm->dc->caps.max_links; i++)
3114 			flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
3115 	}
3116 }
3117 
3118 static int dm_cache_state(struct amdgpu_device *adev)
3119 {
3120 	int r;
3121 
3122 	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
3123 	if (IS_ERR(adev->dm.cached_state)) {
3124 		r = PTR_ERR(adev->dm.cached_state);
3125 		adev->dm.cached_state = NULL;
3126 	}
3127 
3128 	return adev->dm.cached_state ? 0 : r;
3129 }
3130 
3131 static void dm_destroy_cached_state(struct amdgpu_device *adev)
3132 {
3133 	struct amdgpu_display_manager *dm = &adev->dm;
3134 	struct drm_device *ddev = adev_to_drm(adev);
3135 	struct dm_plane_state *dm_new_plane_state;
3136 	struct drm_plane_state *new_plane_state;
3137 	struct dm_crtc_state *dm_new_crtc_state;
3138 	struct drm_crtc_state *new_crtc_state;
3139 	struct drm_plane *plane;
3140 	struct drm_crtc *crtc;
3141 	int i;
3142 
3143 	if (!dm->cached_state)
3144 		return;
3145 
3146 	/* Force mode set in atomic commit */
3147 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3148 		new_crtc_state->active_changed = true;
3149 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3150 		reset_freesync_config_for_crtc(dm_new_crtc_state);
3151 	}
3152 
3153 	/*
3154 	 * atomic_check is expected to create the dc states. We need to release
3155 	 * them here, since they were duplicated as part of the suspend
3156 	 * procedure.
3157 	 */
3158 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3159 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3160 		if (dm_new_crtc_state->stream) {
3161 			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
3162 			dc_stream_release(dm_new_crtc_state->stream);
3163 			dm_new_crtc_state->stream = NULL;
3164 		}
3165 		dm_new_crtc_state->base.color_mgmt_changed = true;
3166 	}
3167 
3168 	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
3169 		dm_new_plane_state = to_dm_plane_state(new_plane_state);
3170 		if (dm_new_plane_state->dc_state) {
3171 			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
3172 			dc_plane_state_release(dm_new_plane_state->dc_state);
3173 			dm_new_plane_state->dc_state = NULL;
3174 		}
3175 	}
3176 
3177 	drm_atomic_helper_resume(ddev, dm->cached_state);
3178 
3179 	dm->cached_state = NULL;
3180 }
3181 
3182 static int dm_suspend(struct amdgpu_ip_block *ip_block)
3183 {
3184 	struct amdgpu_device *adev = ip_block->adev;
3185 	struct amdgpu_display_manager *dm = &adev->dm;
3186 
3187 	if (amdgpu_in_reset(adev)) {
3188 		enum dc_status res;
3189 
3190 		mutex_lock(&dm->dc_lock);
3191 
3192 		dc_allow_idle_optimizations(adev->dm.dc, false);
3193 
3194 		dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state);
3195 
3196 		if (dm->cached_dc_state)
3197 			dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
3198 
3199 		res = amdgpu_dm_commit_zero_streams(dm->dc);
3200 		if (res != DC_OK) {
3201 			drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res);
3202 			return -EINVAL;
3203 		}
3204 
3205 		amdgpu_dm_irq_suspend(adev);
3206 
3207 		hpd_rx_irq_work_suspend(dm);
3208 
3209 		return 0;
3210 	}
3211 
3212 	if (!adev->dm.cached_state) {
3213 		int r = dm_cache_state(adev);
3214 
3215 		if (r)
3216 			return r;
3217 	}
3218 
3219 	s3_handle_hdmi_cec(adev_to_drm(adev), true);
3220 
3221 	s3_handle_mst(adev_to_drm(adev), true);
3222 
3223 	amdgpu_dm_irq_suspend(adev);
3224 
3225 	hpd_rx_irq_work_suspend(dm);
3226 
3227 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
3228 
3229 	if (dm->dc->caps.ips_support && adev->in_s0ix)
3230 		dc_allow_idle_optimizations(dm->dc, true);
3231 
3232 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3);
3233 
3234 	return 0;
3235 }
3236 
3237 struct drm_connector *
3238 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
3239 					     struct drm_crtc *crtc)
3240 {
3241 	u32 i;
3242 	struct drm_connector_state *new_con_state;
3243 	struct drm_connector *connector;
3244 	struct drm_crtc *crtc_from_state;
3245 
3246 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
3247 		crtc_from_state = new_con_state->crtc;
3248 
3249 		if (crtc_from_state == crtc)
3250 			return connector;
3251 	}
3252 
3253 	return NULL;
3254 }
3255 
3256 static void emulated_link_detect(struct dc_link *link)
3257 {
3258 	struct dc_sink_init_data sink_init_data = { 0 };
3259 	struct display_sink_capability sink_caps = { 0 };
3260 	enum dc_edid_status edid_status;
3261 	struct dc_context *dc_ctx = link->ctx;
3262 	struct drm_device *dev = adev_to_drm(dc_ctx->driver_context);
3263 	struct dc_sink *sink = NULL;
3264 	struct dc_sink *prev_sink = NULL;
3265 
3266 	link->type = dc_connection_none;
3267 	prev_sink = link->local_sink;
3268 
3269 	if (prev_sink)
3270 		dc_sink_release(prev_sink);
3271 
3272 	switch (link->connector_signal) {
3273 	case SIGNAL_TYPE_HDMI_TYPE_A: {
3274 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3275 		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
3276 		break;
3277 	}
3278 
3279 	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
3280 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3281 		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
3282 		break;
3283 	}
3284 
3285 	case SIGNAL_TYPE_DVI_DUAL_LINK: {
3286 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3287 		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
3288 		break;
3289 	}
3290 
3291 	case SIGNAL_TYPE_LVDS: {
3292 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3293 		sink_caps.signal = SIGNAL_TYPE_LVDS;
3294 		break;
3295 	}
3296 
3297 	case SIGNAL_TYPE_EDP: {
3298 		sink_caps.transaction_type =
3299 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3300 		sink_caps.signal = SIGNAL_TYPE_EDP;
3301 		break;
3302 	}
3303 
3304 	case SIGNAL_TYPE_DISPLAY_PORT: {
3305 		sink_caps.transaction_type =
3306 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3307 		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
3308 		break;
3309 	}
3310 
3311 	default:
3312 		drm_err(dev, "Invalid connector type! signal:%d\n",
3313 			link->connector_signal);
3314 		return;
3315 	}
3316 
3317 	sink_init_data.link = link;
3318 	sink_init_data.sink_signal = sink_caps.signal;
3319 
3320 	sink = dc_sink_create(&sink_init_data);
3321 	if (!sink) {
3322 		drm_err(dev, "Failed to create sink!\n");
3323 		return;
3324 	}
3325 
3326 	/* dc_sink_create returns a new reference */
3327 	link->local_sink = sink;
3328 
3329 	edid_status = dm_helpers_read_local_edid(
3330 			link->ctx,
3331 			link,
3332 			sink);
3333 
3334 	if (edid_status != EDID_OK)
3335 		drm_err(dev, "Failed to read EDID\n");
3336 
3337 }
3338 
3339 static void dm_gpureset_commit_state(struct dc_state *dc_state,
3340 				     struct amdgpu_display_manager *dm)
3341 {
3342 	struct {
3343 		struct dc_surface_update surface_updates[MAX_SURFACES];
3344 		struct dc_plane_info plane_infos[MAX_SURFACES];
3345 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
3346 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
3347 		struct dc_stream_update stream_update;
3348 	} *bundle __free(kfree);
3349 	int k, m;
3350 
3351 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
3352 
3353 	if (!bundle) {
3354 		drm_err(dm->ddev, "Failed to allocate update bundle\n");
3355 		return;
3356 	}
3357 
3358 	for (k = 0; k < dc_state->stream_count; k++) {
3359 		bundle->stream_update.stream = dc_state->streams[k];
3360 
3361 		for (m = 0; m < dc_state->stream_status[k].plane_count; m++) {
3362 			bundle->surface_updates[m].surface =
3363 				dc_state->stream_status[k].plane_states[m];
3364 			bundle->surface_updates[m].surface->force_full_update =
3365 				true;
3366 		}
3367 
3368 		update_planes_and_stream_adapter(dm->dc,
3369 					 UPDATE_TYPE_FULL,
3370 					 dc_state->stream_status[k].plane_count,
3371 					 dc_state->streams[k],
3372 					 &bundle->stream_update,
3373 					 bundle->surface_updates);
3374 	}
3375 }
3376 
3377 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev,
3378 					    struct dc_sink *sink)
3379 {
3380 	struct dc_panel_patch *ppatch = NULL;
3381 
3382 	if (!sink)
3383 		return;
3384 
3385 	ppatch = &sink->edid_caps.panel_patch;
3386 	if (ppatch->wait_after_dpcd_poweroff_ms) {
3387 		msleep(ppatch->wait_after_dpcd_poweroff_ms);
3388 		drm_dbg_driver(adev_to_drm(adev),
3389 			       "%s: adding a %ds delay as w/a for panel\n",
3390 			       __func__,
3391 			       ppatch->wait_after_dpcd_poweroff_ms / 1000);
3392 	}
3393 }
3394 
3395 /**
3396  * amdgpu_dm_dump_links_and_sinks - Debug dump of all DC links and their sinks
3397  * @adev: amdgpu device pointer
3398  *
3399  * Iterates through all DC links and dumps information about local and remote
3400  * (MST) sinks. Should be called after connector detection is complete to see
3401  * the final state of all links.
3402  */
3403 static void amdgpu_dm_dump_links_and_sinks(struct amdgpu_device *adev)
3404 {
3405 	struct dc *dc = adev->dm.dc;
3406 	struct drm_device *dev = adev_to_drm(adev);
3407 	int li;
3408 
3409 	if (!dc)
3410 		return;
3411 
3412 	for (li = 0; li < dc->link_count; li++) {
3413 		struct dc_link *l = dc->links[li];
3414 		const char *name = NULL;
3415 		int rs;
3416 
3417 		if (!l)
3418 			continue;
3419 		if (l->local_sink && l->local_sink->edid_caps.display_name[0])
3420 			name = l->local_sink->edid_caps.display_name;
3421 		else
3422 			name = "n/a";
3423 
3424 		drm_dbg_kms(dev,
3425 			"LINK_DUMP[%d]: local_sink=%p type=%d sink_signal=%d sink_count=%u edid_name=%s mst_capable=%d mst_alloc_streams=%d\n",
3426 			li,
3427 			l->local_sink,
3428 			l->type,
3429 			l->local_sink ? l->local_sink->sink_signal : SIGNAL_TYPE_NONE,
3430 			l->sink_count,
3431 			name,
3432 			l->dpcd_caps.is_mst_capable,
3433 			l->mst_stream_alloc_table.stream_count);
3434 
3435 		/* Dump remote (MST) sinks if any */
3436 		for (rs = 0; rs < l->sink_count; rs++) {
3437 			struct dc_sink *rsink = l->remote_sinks[rs];
3438 			const char *rname = NULL;
3439 
3440 			if (!rsink)
3441 				continue;
3442 			if (rsink->edid_caps.display_name[0])
3443 				rname = rsink->edid_caps.display_name;
3444 			else
3445 				rname = "n/a";
3446 			drm_dbg_kms(dev,
3447 				"  REMOTE_SINK[%d:%d]: sink=%p signal=%d edid_name=%s\n",
3448 				li, rs,
3449 				rsink,
3450 				rsink->sink_signal,
3451 				rname);
3452 		}
3453 	}
3454 }
3455 
3456 static int dm_resume(struct amdgpu_ip_block *ip_block)
3457 {
3458 	struct amdgpu_device *adev = ip_block->adev;
3459 	struct drm_device *ddev = adev_to_drm(adev);
3460 	struct amdgpu_display_manager *dm = &adev->dm;
3461 	struct amdgpu_dm_connector *aconnector;
3462 	struct drm_connector *connector;
3463 	struct drm_connector_list_iter iter;
3464 	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
3465 	enum dc_connection_type new_connection_type = dc_connection_none;
3466 	struct dc_state *dc_state;
3467 	int i, r, j;
3468 	struct dc_commit_streams_params commit_params = {};
3469 
3470 	if (dm->dc->caps.ips_support) {
3471 		dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false);
3472 	}
3473 
3474 	if (amdgpu_in_reset(adev)) {
3475 		dc_state = dm->cached_dc_state;
3476 
3477 		/*
3478 		 * The dc->current_state is backed up into dm->cached_dc_state
3479 		 * before we commit 0 streams.
3480 		 *
3481 		 * DC will clear link encoder assignments on the real state
3482 		 * but the changes won't propagate over to the copy we made
3483 		 * before the 0 streams commit.
3484 		 *
3485 		 * DC expects that link encoder assignments are *not* valid
3486 		 * when committing a state, so as a workaround we can copy
3487 		 * off of the current state.
3488 		 *
3489 		 * We lose the previous assignments, but we had already
3490 		 * commit 0 streams anyway.
3491 		 */
3492 		link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
3493 
3494 		r = dm_dmub_hw_init(adev);
3495 		if (r) {
3496 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
3497 			return r;
3498 		}
3499 
3500 		dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3501 		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3502 
3503 		dc_resume(dm->dc);
3504 
3505 		amdgpu_dm_irq_resume_early(adev);
3506 
3507 		for (i = 0; i < dc_state->stream_count; i++) {
3508 			dc_state->streams[i]->mode_changed = true;
3509 			for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
3510 				dc_state->stream_status[i].plane_states[j]->update_flags.raw
3511 					= 0xffffffff;
3512 			}
3513 		}
3514 
3515 		if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3516 			amdgpu_dm_outbox_init(adev);
3517 			dc_enable_dmub_outbox(adev->dm.dc);
3518 		}
3519 
3520 		commit_params.streams = dc_state->streams;
3521 		commit_params.stream_count = dc_state->stream_count;
3522 		dc_exit_ips_for_hw_access(dm->dc);
3523 		WARN_ON(!dc_commit_streams(dm->dc, &commit_params));
3524 
3525 		dm_gpureset_commit_state(dm->cached_dc_state, dm);
3526 
3527 		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
3528 
3529 		dc_state_release(dm->cached_dc_state);
3530 		dm->cached_dc_state = NULL;
3531 
3532 		amdgpu_dm_irq_resume_late(adev);
3533 
3534 		mutex_unlock(&dm->dc_lock);
3535 
3536 		/* set the backlight after a reset */
3537 		for (i = 0; i < dm->num_of_edps; i++) {
3538 			if (dm->backlight_dev[i])
3539 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
3540 		}
3541 
3542 		return 0;
3543 	}
3544 	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
3545 	dc_state_release(dm_state->context);
3546 	dm_state->context = dc_state_create(dm->dc, NULL);
3547 	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
3548 
3549 	/* Before powering on DC we need to re-initialize DMUB. */
3550 	dm_dmub_hw_resume(adev);
3551 
3552 	/* Re-enable outbox interrupts for DPIA. */
3553 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3554 		amdgpu_dm_outbox_init(adev);
3555 		dc_enable_dmub_outbox(adev->dm.dc);
3556 	}
3557 
3558 	/* power on hardware */
3559 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3560 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3561 
3562 	/* program HPD filter */
3563 	dc_resume(dm->dc);
3564 
3565 	/*
3566 	 * early enable HPD Rx IRQ, should be done before set mode as short
3567 	 * pulse interrupts are used for MST
3568 	 */
3569 	amdgpu_dm_irq_resume_early(adev);
3570 
3571 	s3_handle_hdmi_cec(ddev, false);
3572 
3573 	/* On resume we need to rewrite the MSTM control bits to enable MST*/
3574 	s3_handle_mst(ddev, false);
3575 
3576 	/* Do detection*/
3577 	drm_connector_list_iter_begin(ddev, &iter);
3578 	drm_for_each_connector_iter(connector, &iter) {
3579 		bool ret;
3580 
3581 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3582 			continue;
3583 
3584 		aconnector = to_amdgpu_dm_connector(connector);
3585 
3586 		if (!aconnector->dc_link)
3587 			continue;
3588 
3589 		/*
3590 		 * this is the case when traversing through already created end sink
3591 		 * MST connectors, should be skipped
3592 		 */
3593 		if (aconnector->mst_root)
3594 			continue;
3595 
3596 		guard(mutex)(&aconnector->hpd_lock);
3597 		if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3598 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3599 
3600 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
3601 			emulated_link_detect(aconnector->dc_link);
3602 		} else {
3603 			guard(mutex)(&dm->dc_lock);
3604 			dc_exit_ips_for_hw_access(dm->dc);
3605 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4);
3606 			if (ret) {
3607 				/* w/a delay for certain panels */
3608 				apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3609 			}
3610 		}
3611 
3612 		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
3613 			aconnector->fake_enable = false;
3614 
3615 		if (aconnector->dc_sink)
3616 			dc_sink_release(aconnector->dc_sink);
3617 		aconnector->dc_sink = NULL;
3618 		amdgpu_dm_update_connector_after_detect(aconnector);
3619 	}
3620 	drm_connector_list_iter_end(&iter);
3621 
3622 	dm_destroy_cached_state(adev);
3623 
3624 	/* Do mst topology probing after resuming cached state*/
3625 	drm_connector_list_iter_begin(ddev, &iter);
3626 	drm_for_each_connector_iter(connector, &iter) {
3627 
3628 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3629 			continue;
3630 
3631 		aconnector = to_amdgpu_dm_connector(connector);
3632 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
3633 		    aconnector->mst_root)
3634 			continue;
3635 
3636 		drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr);
3637 	}
3638 	drm_connector_list_iter_end(&iter);
3639 
3640 	/* Debug dump: list all DC links and their associated sinks after detection
3641 	 * is complete for all connectors. This provides a comprehensive view of the
3642 	 * final state without repeating the dump for each connector.
3643 	 */
3644 	amdgpu_dm_dump_links_and_sinks(adev);
3645 
3646 	amdgpu_dm_irq_resume_late(adev);
3647 
3648 	amdgpu_dm_smu_write_watermarks_table(adev);
3649 
3650 	drm_kms_helper_hotplug_event(ddev);
3651 
3652 	return 0;
3653 }
3654 
3655 /**
3656  * DOC: DM Lifecycle
3657  *
3658  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
3659  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
3660  * the base driver's device list to be initialized and torn down accordingly.
3661  *
3662  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
3663  */
3664 
3665 static const struct amd_ip_funcs amdgpu_dm_funcs = {
3666 	.name = "dm",
3667 	.early_init = dm_early_init,
3668 	.late_init = dm_late_init,
3669 	.sw_init = dm_sw_init,
3670 	.sw_fini = dm_sw_fini,
3671 	.early_fini = amdgpu_dm_early_fini,
3672 	.hw_init = dm_hw_init,
3673 	.hw_fini = dm_hw_fini,
3674 	.suspend = dm_suspend,
3675 	.resume = dm_resume,
3676 	.is_idle = dm_is_idle,
3677 	.wait_for_idle = dm_wait_for_idle,
3678 	.check_soft_reset = dm_check_soft_reset,
3679 	.soft_reset = dm_soft_reset,
3680 	.set_clockgating_state = dm_set_clockgating_state,
3681 	.set_powergating_state = dm_set_powergating_state,
3682 };
3683 
3684 const struct amdgpu_ip_block_version dm_ip_block = {
3685 	.type = AMD_IP_BLOCK_TYPE_DCE,
3686 	.major = 1,
3687 	.minor = 0,
3688 	.rev = 0,
3689 	.funcs = &amdgpu_dm_funcs,
3690 };
3691 
3692 
3693 /**
3694  * DOC: atomic
3695  *
3696  * *WIP*
3697  */
3698 
3699 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
3700 	.fb_create = amdgpu_display_user_framebuffer_create,
3701 	.get_format_info = amdgpu_dm_plane_get_format_info,
3702 	.atomic_check = amdgpu_dm_atomic_check,
3703 	.atomic_commit = drm_atomic_helper_commit,
3704 };
3705 
3706 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
3707 	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
3708 	.atomic_commit_setup = amdgpu_dm_atomic_setup_commit,
3709 };
3710 
3711 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
3712 {
3713 	const struct drm_panel_backlight_quirk *panel_backlight_quirk;
3714 	struct amdgpu_dm_backlight_caps *caps;
3715 	struct drm_connector *conn_base;
3716 	struct amdgpu_device *adev;
3717 	struct drm_luminance_range_info *luminance_range;
3718 	struct drm_device *drm;
3719 
3720 	if (aconnector->bl_idx == -1 ||
3721 	    aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP)
3722 		return;
3723 
3724 	conn_base = &aconnector->base;
3725 	drm = conn_base->dev;
3726 	adev = drm_to_adev(drm);
3727 
3728 	caps = &adev->dm.backlight_caps[aconnector->bl_idx];
3729 	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3730 	caps->aux_support = false;
3731 
3732 	if (caps->ext_caps->bits.oled == 1
3733 	    /*
3734 	     * ||
3735 	     * caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3736 	     * caps->ext_caps->bits.hdr_aux_backlight_control == 1
3737 	     */)
3738 		caps->aux_support = true;
3739 
3740 	if (amdgpu_backlight == 0)
3741 		caps->aux_support = false;
3742 	else if (amdgpu_backlight == 1)
3743 		caps->aux_support = true;
3744 	if (caps->aux_support)
3745 		aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX;
3746 
3747 	luminance_range = &conn_base->display_info.luminance_range;
3748 
3749 	if (luminance_range->max_luminance)
3750 		caps->aux_max_input_signal = luminance_range->max_luminance;
3751 	else
3752 		caps->aux_max_input_signal = 512;
3753 
3754 	if (luminance_range->min_luminance)
3755 		caps->aux_min_input_signal = luminance_range->min_luminance;
3756 	else
3757 		caps->aux_min_input_signal = 1;
3758 
3759 	panel_backlight_quirk =
3760 		drm_get_panel_backlight_quirk(aconnector->drm_edid);
3761 	if (!IS_ERR_OR_NULL(panel_backlight_quirk)) {
3762 		if (panel_backlight_quirk->min_brightness) {
3763 			caps->min_input_signal =
3764 				panel_backlight_quirk->min_brightness - 1;
3765 			drm_info(drm,
3766 				 "Applying panel backlight quirk, min_brightness: %d\n",
3767 				 caps->min_input_signal);
3768 		}
3769 		if (panel_backlight_quirk->brightness_mask) {
3770 			drm_info(drm,
3771 				 "Applying panel backlight quirk, brightness_mask: 0x%X\n",
3772 				 panel_backlight_quirk->brightness_mask);
3773 			caps->brightness_mask =
3774 				panel_backlight_quirk->brightness_mask;
3775 		}
3776 	}
3777 }
3778 
3779 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T))
3780 
3781 void amdgpu_dm_update_connector_after_detect(
3782 		struct amdgpu_dm_connector *aconnector)
3783 {
3784 	struct drm_connector *connector = &aconnector->base;
3785 	struct dc_sink *sink __free(sink_release) = NULL;
3786 	struct drm_device *dev = connector->dev;
3787 
3788 	/* MST handled by drm_mst framework */
3789 	if (aconnector->mst_mgr.mst_state == true)
3790 		return;
3791 
3792 	sink = aconnector->dc_link->local_sink;
3793 	if (sink)
3794 		dc_sink_retain(sink);
3795 
3796 	/*
3797 	 * Edid mgmt connector gets first update only in mode_valid hook and then
3798 	 * the connector sink is set to either fake or physical sink depends on link status.
3799 	 * Skip if already done during boot.
3800 	 */
3801 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3802 			&& aconnector->dc_em_sink) {
3803 
3804 		/*
3805 		 * For S3 resume with headless use eml_sink to fake stream
3806 		 * because on resume connector->sink is set to NULL
3807 		 */
3808 		guard(mutex)(&dev->mode_config.mutex);
3809 
3810 		if (sink) {
3811 			if (aconnector->dc_sink) {
3812 				amdgpu_dm_update_freesync_caps(connector, NULL);
3813 				/*
3814 				 * retain and release below are used to
3815 				 * bump up refcount for sink because the link doesn't point
3816 				 * to it anymore after disconnect, so on next crtc to connector
3817 				 * reshuffle by UMD we will get into unwanted dc_sink release
3818 				 */
3819 				dc_sink_release(aconnector->dc_sink);
3820 			}
3821 			aconnector->dc_sink = sink;
3822 			dc_sink_retain(aconnector->dc_sink);
3823 			amdgpu_dm_update_freesync_caps(connector,
3824 					aconnector->drm_edid);
3825 		} else {
3826 			amdgpu_dm_update_freesync_caps(connector, NULL);
3827 			if (!aconnector->dc_sink) {
3828 				aconnector->dc_sink = aconnector->dc_em_sink;
3829 				dc_sink_retain(aconnector->dc_sink);
3830 			}
3831 		}
3832 
3833 		return;
3834 	}
3835 
3836 	/*
3837 	 * TODO: temporary guard to look for proper fix
3838 	 * if this sink is MST sink, we should not do anything
3839 	 */
3840 	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
3841 		return;
3842 
3843 	if (aconnector->dc_sink == sink) {
3844 		/*
3845 		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
3846 		 * Do nothing!!
3847 		 */
3848 		drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n",
3849 				 aconnector->connector_id);
3850 		return;
3851 	}
3852 
3853 	drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3854 		    aconnector->connector_id, aconnector->dc_sink, sink);
3855 
3856 	guard(mutex)(&dev->mode_config.mutex);
3857 
3858 	/*
3859 	 * 1. Update status of the drm connector
3860 	 * 2. Send an event and let userspace tell us what to do
3861 	 */
3862 	if (sink) {
3863 		/*
3864 		 * TODO: check if we still need the S3 mode update workaround.
3865 		 * If yes, put it here.
3866 		 */
3867 		if (aconnector->dc_sink) {
3868 			amdgpu_dm_update_freesync_caps(connector, NULL);
3869 			dc_sink_release(aconnector->dc_sink);
3870 		}
3871 
3872 		aconnector->dc_sink = sink;
3873 		dc_sink_retain(aconnector->dc_sink);
3874 		if (sink->dc_edid.length == 0) {
3875 			aconnector->drm_edid = NULL;
3876 			hdmi_cec_unset_edid(aconnector);
3877 			if (aconnector->dc_link->aux_mode) {
3878 				drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3879 			}
3880 		} else {
3881 			const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid;
3882 
3883 			aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length);
3884 			drm_edid_connector_update(connector, aconnector->drm_edid);
3885 
3886 			hdmi_cec_set_edid(aconnector);
3887 			if (aconnector->dc_link->aux_mode)
3888 				drm_dp_cec_attach(&aconnector->dm_dp_aux.aux,
3889 						  connector->display_info.source_physical_address);
3890 		}
3891 
3892 		if (!aconnector->timing_requested) {
3893 			aconnector->timing_requested =
3894 				kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3895 			if (!aconnector->timing_requested)
3896 				drm_err(dev,
3897 					"failed to create aconnector->requested_timing\n");
3898 		}
3899 
3900 		amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid);
3901 		update_connector_ext_caps(aconnector);
3902 	} else {
3903 		hdmi_cec_unset_edid(aconnector);
3904 		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3905 		amdgpu_dm_update_freesync_caps(connector, NULL);
3906 		aconnector->num_modes = 0;
3907 		dc_sink_release(aconnector->dc_sink);
3908 		aconnector->dc_sink = NULL;
3909 		drm_edid_free(aconnector->drm_edid);
3910 		aconnector->drm_edid = NULL;
3911 		kfree(aconnector->timing_requested);
3912 		aconnector->timing_requested = NULL;
3913 		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3914 		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3915 			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3916 	}
3917 
3918 	update_subconnector_property(aconnector);
3919 }
3920 
3921 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
3922 {
3923 	struct drm_connector *connector = &aconnector->base;
3924 	struct drm_device *dev = connector->dev;
3925 	enum dc_connection_type new_connection_type = dc_connection_none;
3926 	struct amdgpu_device *adev = drm_to_adev(dev);
3927 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
3928 	struct dc *dc = aconnector->dc_link->ctx->dc;
3929 	bool ret = false;
3930 
3931 	if (adev->dm.disable_hpd_irq)
3932 		return;
3933 
3934 	/*
3935 	 * In case of failure or MST no need to update connector status or notify the OS
3936 	 * since (for MST case) MST does this in its own context.
3937 	 */
3938 	guard(mutex)(&aconnector->hpd_lock);
3939 
3940 	if (adev->dm.hdcp_workqueue) {
3941 		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
3942 		dm_con_state->update_hdcp = true;
3943 	}
3944 	if (aconnector->fake_enable)
3945 		aconnector->fake_enable = false;
3946 
3947 	aconnector->timing_changed = false;
3948 
3949 	if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3950 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3951 
3952 	if (aconnector->base.force && new_connection_type == dc_connection_none) {
3953 		emulated_link_detect(aconnector->dc_link);
3954 
3955 		drm_modeset_lock_all(dev);
3956 		dm_restore_drm_connector_state(dev, connector);
3957 		drm_modeset_unlock_all(dev);
3958 
3959 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3960 			drm_kms_helper_connector_hotplug_event(connector);
3961 	} else {
3962 		scoped_guard(mutex, &adev->dm.dc_lock) {
3963 			dc_exit_ips_for_hw_access(dc);
3964 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3965 		}
3966 		if (ret) {
3967 			/* w/a delay for certain panels */
3968 			apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3969 			amdgpu_dm_update_connector_after_detect(aconnector);
3970 
3971 			drm_modeset_lock_all(dev);
3972 			dm_restore_drm_connector_state(dev, connector);
3973 			drm_modeset_unlock_all(dev);
3974 
3975 			if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3976 				drm_kms_helper_connector_hotplug_event(connector);
3977 		}
3978 	}
3979 }
3980 
3981 static void handle_hpd_irq(void *param)
3982 {
3983 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3984 
3985 	handle_hpd_irq_helper(aconnector);
3986 
3987 }
3988 
3989 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq,
3990 							union hpd_irq_data hpd_irq_data)
3991 {
3992 	struct hpd_rx_irq_offload_work *offload_work =
3993 				kzalloc(sizeof(*offload_work), GFP_KERNEL);
3994 
3995 	if (!offload_work) {
3996 		drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n");
3997 		return;
3998 	}
3999 
4000 	INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
4001 	offload_work->data = hpd_irq_data;
4002 	offload_work->offload_wq = offload_wq;
4003 	offload_work->adev = adev;
4004 
4005 	queue_work(offload_wq->wq, &offload_work->work);
4006 	DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
4007 }
4008 
4009 static void handle_hpd_rx_irq(void *param)
4010 {
4011 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
4012 	struct drm_connector *connector = &aconnector->base;
4013 	struct drm_device *dev = connector->dev;
4014 	struct dc_link *dc_link = aconnector->dc_link;
4015 	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
4016 	bool result = false;
4017 	enum dc_connection_type new_connection_type = dc_connection_none;
4018 	struct amdgpu_device *adev = drm_to_adev(dev);
4019 	union hpd_irq_data hpd_irq_data;
4020 	bool link_loss = false;
4021 	bool has_left_work = false;
4022 	int idx = dc_link->link_index;
4023 	struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
4024 	struct dc *dc = aconnector->dc_link->ctx->dc;
4025 
4026 	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
4027 
4028 	if (adev->dm.disable_hpd_irq)
4029 		return;
4030 
4031 	/*
4032 	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
4033 	 * conflict, after implement i2c helper, this mutex should be
4034 	 * retired.
4035 	 */
4036 	mutex_lock(&aconnector->hpd_lock);
4037 
4038 	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
4039 						&link_loss, true, &has_left_work);
4040 
4041 	if (!has_left_work)
4042 		goto out;
4043 
4044 	if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
4045 		schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4046 		goto out;
4047 	}
4048 
4049 	if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
4050 		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
4051 			hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
4052 			bool skip = false;
4053 
4054 			/*
4055 			 * DOWN_REP_MSG_RDY is also handled by polling method
4056 			 * mgr->cbs->poll_hpd_irq()
4057 			 */
4058 			spin_lock(&offload_wq->offload_lock);
4059 			skip = offload_wq->is_handling_mst_msg_rdy_event;
4060 
4061 			if (!skip)
4062 				offload_wq->is_handling_mst_msg_rdy_event = true;
4063 
4064 			spin_unlock(&offload_wq->offload_lock);
4065 
4066 			if (!skip)
4067 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4068 
4069 			goto out;
4070 		}
4071 
4072 		if (link_loss) {
4073 			bool skip = false;
4074 
4075 			spin_lock(&offload_wq->offload_lock);
4076 			skip = offload_wq->is_handling_link_loss;
4077 
4078 			if (!skip)
4079 				offload_wq->is_handling_link_loss = true;
4080 
4081 			spin_unlock(&offload_wq->offload_lock);
4082 
4083 			if (!skip)
4084 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4085 
4086 			goto out;
4087 		}
4088 	}
4089 
4090 out:
4091 	if (result && !is_mst_root_connector) {
4092 		/* Downstream Port status changed. */
4093 		if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
4094 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
4095 
4096 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
4097 			emulated_link_detect(dc_link);
4098 
4099 			if (aconnector->fake_enable)
4100 				aconnector->fake_enable = false;
4101 
4102 			amdgpu_dm_update_connector_after_detect(aconnector);
4103 
4104 
4105 			drm_modeset_lock_all(dev);
4106 			dm_restore_drm_connector_state(dev, connector);
4107 			drm_modeset_unlock_all(dev);
4108 
4109 			drm_kms_helper_connector_hotplug_event(connector);
4110 		} else {
4111 			bool ret = false;
4112 
4113 			mutex_lock(&adev->dm.dc_lock);
4114 			dc_exit_ips_for_hw_access(dc);
4115 			ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
4116 			mutex_unlock(&adev->dm.dc_lock);
4117 
4118 			if (ret) {
4119 				if (aconnector->fake_enable)
4120 					aconnector->fake_enable = false;
4121 
4122 				amdgpu_dm_update_connector_after_detect(aconnector);
4123 
4124 				drm_modeset_lock_all(dev);
4125 				dm_restore_drm_connector_state(dev, connector);
4126 				drm_modeset_unlock_all(dev);
4127 
4128 				drm_kms_helper_connector_hotplug_event(connector);
4129 			}
4130 		}
4131 	}
4132 	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
4133 		if (adev->dm.hdcp_workqueue)
4134 			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
4135 	}
4136 
4137 	if (dc_link->type != dc_connection_mst_branch)
4138 		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
4139 
4140 	mutex_unlock(&aconnector->hpd_lock);
4141 }
4142 
4143 static int register_hpd_handlers(struct amdgpu_device *adev)
4144 {
4145 	struct drm_device *dev = adev_to_drm(adev);
4146 	struct drm_connector *connector;
4147 	struct amdgpu_dm_connector *aconnector;
4148 	const struct dc_link *dc_link;
4149 	struct dc_interrupt_params int_params = {0};
4150 
4151 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4152 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4153 
4154 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
4155 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD,
4156 			dmub_hpd_callback, true)) {
4157 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4158 			return -EINVAL;
4159 		}
4160 
4161 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ,
4162 			dmub_hpd_callback, true)) {
4163 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4164 			return -EINVAL;
4165 		}
4166 
4167 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY,
4168 			dmub_hpd_sense_callback, true)) {
4169 			drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback");
4170 			return -EINVAL;
4171 		}
4172 	}
4173 
4174 	list_for_each_entry(connector,
4175 			&dev->mode_config.connector_list, head)	{
4176 
4177 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
4178 			continue;
4179 
4180 		aconnector = to_amdgpu_dm_connector(connector);
4181 		dc_link = aconnector->dc_link;
4182 
4183 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
4184 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4185 			int_params.irq_source = dc_link->irq_source_hpd;
4186 
4187 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4188 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1 ||
4189 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6) {
4190 				drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n");
4191 				return -EINVAL;
4192 			}
4193 
4194 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4195 				handle_hpd_irq, (void *) aconnector))
4196 				return -ENOMEM;
4197 		}
4198 
4199 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
4200 
4201 			/* Also register for DP short pulse (hpd_rx). */
4202 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4203 			int_params.irq_source =	dc_link->irq_source_hpd_rx;
4204 
4205 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4206 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1RX ||
4207 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6RX) {
4208 				drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n");
4209 				return -EINVAL;
4210 			}
4211 
4212 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4213 				handle_hpd_rx_irq, (void *) aconnector))
4214 				return -ENOMEM;
4215 		}
4216 	}
4217 	return 0;
4218 }
4219 
4220 #if defined(CONFIG_DRM_AMD_DC_SI)
4221 /* Register IRQ sources and initialize IRQ callbacks */
4222 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
4223 {
4224 	struct dc *dc = adev->dm.dc;
4225 	struct common_irq_params *c_irq_params;
4226 	struct dc_interrupt_params int_params = {0};
4227 	int r;
4228 	int i;
4229 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4230 
4231 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4232 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4233 
4234 	/*
4235 	 * Actions of amdgpu_irq_add_id():
4236 	 * 1. Register a set() function with base driver.
4237 	 *    Base driver will call set() function to enable/disable an
4238 	 *    interrupt in DC hardware.
4239 	 * 2. Register amdgpu_dm_irq_handler().
4240 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4241 	 *    coming from DC hardware.
4242 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4243 	 *    for acknowledging and handling.
4244 	 */
4245 
4246 	/* Use VBLANK interrupt */
4247 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
4248 		r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
4249 		if (r) {
4250 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4251 			return r;
4252 		}
4253 
4254 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4255 		int_params.irq_source =
4256 			dc_interrupt_to_irq_source(dc, i + 1, 0);
4257 
4258 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4259 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4260 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4261 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4262 			return -EINVAL;
4263 		}
4264 
4265 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4266 
4267 		c_irq_params->adev = adev;
4268 		c_irq_params->irq_src = int_params.irq_source;
4269 
4270 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4271 			dm_crtc_high_irq, c_irq_params))
4272 			return -ENOMEM;
4273 	}
4274 
4275 	/* Use GRPH_PFLIP interrupt */
4276 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4277 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4278 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4279 		if (r) {
4280 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4281 			return r;
4282 		}
4283 
4284 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4285 		int_params.irq_source =
4286 			dc_interrupt_to_irq_source(dc, i, 0);
4287 
4288 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4289 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4290 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4291 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4292 			return -EINVAL;
4293 		}
4294 
4295 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4296 
4297 		c_irq_params->adev = adev;
4298 		c_irq_params->irq_src = int_params.irq_source;
4299 
4300 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4301 			dm_pflip_high_irq, c_irq_params))
4302 			return -ENOMEM;
4303 	}
4304 
4305 	/* HPD */
4306 	r = amdgpu_irq_add_id(adev, client_id,
4307 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4308 	if (r) {
4309 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4310 		return r;
4311 	}
4312 
4313 	r = register_hpd_handlers(adev);
4314 
4315 	return r;
4316 }
4317 #endif
4318 
4319 /* Register IRQ sources and initialize IRQ callbacks */
4320 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
4321 {
4322 	struct dc *dc = adev->dm.dc;
4323 	struct common_irq_params *c_irq_params;
4324 	struct dc_interrupt_params int_params = {0};
4325 	int r;
4326 	int i;
4327 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4328 
4329 	if (adev->family >= AMDGPU_FAMILY_AI)
4330 		client_id = SOC15_IH_CLIENTID_DCE;
4331 
4332 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4333 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4334 
4335 	/*
4336 	 * Actions of amdgpu_irq_add_id():
4337 	 * 1. Register a set() function with base driver.
4338 	 *    Base driver will call set() function to enable/disable an
4339 	 *    interrupt in DC hardware.
4340 	 * 2. Register amdgpu_dm_irq_handler().
4341 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4342 	 *    coming from DC hardware.
4343 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4344 	 *    for acknowledging and handling.
4345 	 */
4346 
4347 	/* Use VBLANK interrupt */
4348 	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
4349 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
4350 		if (r) {
4351 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4352 			return r;
4353 		}
4354 
4355 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4356 		int_params.irq_source =
4357 			dc_interrupt_to_irq_source(dc, i, 0);
4358 
4359 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4360 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4361 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4362 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4363 			return -EINVAL;
4364 		}
4365 
4366 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4367 
4368 		c_irq_params->adev = adev;
4369 		c_irq_params->irq_src = int_params.irq_source;
4370 
4371 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4372 			dm_crtc_high_irq, c_irq_params))
4373 			return -ENOMEM;
4374 	}
4375 
4376 	/* Use VUPDATE interrupt */
4377 	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
4378 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
4379 		if (r) {
4380 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4381 			return r;
4382 		}
4383 
4384 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4385 		int_params.irq_source =
4386 			dc_interrupt_to_irq_source(dc, i, 0);
4387 
4388 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4389 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4390 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4391 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4392 			return -EINVAL;
4393 		}
4394 
4395 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4396 
4397 		c_irq_params->adev = adev;
4398 		c_irq_params->irq_src = int_params.irq_source;
4399 
4400 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4401 			dm_vupdate_high_irq, c_irq_params))
4402 			return -ENOMEM;
4403 	}
4404 
4405 	/* Use GRPH_PFLIP interrupt */
4406 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4407 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4408 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4409 		if (r) {
4410 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4411 			return r;
4412 		}
4413 
4414 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4415 		int_params.irq_source =
4416 			dc_interrupt_to_irq_source(dc, i, 0);
4417 
4418 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4419 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4420 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4421 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4422 			return -EINVAL;
4423 		}
4424 
4425 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4426 
4427 		c_irq_params->adev = adev;
4428 		c_irq_params->irq_src = int_params.irq_source;
4429 
4430 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4431 			dm_pflip_high_irq, c_irq_params))
4432 			return -ENOMEM;
4433 	}
4434 
4435 	/* HPD */
4436 	r = amdgpu_irq_add_id(adev, client_id,
4437 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4438 	if (r) {
4439 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4440 		return r;
4441 	}
4442 
4443 	r = register_hpd_handlers(adev);
4444 
4445 	return r;
4446 }
4447 
4448 /* Register IRQ sources and initialize IRQ callbacks */
4449 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
4450 {
4451 	struct dc *dc = adev->dm.dc;
4452 	struct common_irq_params *c_irq_params;
4453 	struct dc_interrupt_params int_params = {0};
4454 	int r;
4455 	int i;
4456 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4457 	static const unsigned int vrtl_int_srcid[] = {
4458 		DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
4459 		DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
4460 		DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
4461 		DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
4462 		DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
4463 		DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
4464 	};
4465 #endif
4466 
4467 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4468 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4469 
4470 	/*
4471 	 * Actions of amdgpu_irq_add_id():
4472 	 * 1. Register a set() function with base driver.
4473 	 *    Base driver will call set() function to enable/disable an
4474 	 *    interrupt in DC hardware.
4475 	 * 2. Register amdgpu_dm_irq_handler().
4476 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4477 	 *    coming from DC hardware.
4478 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4479 	 *    for acknowledging and handling.
4480 	 */
4481 
4482 	/* Use VSTARTUP interrupt */
4483 	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
4484 			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
4485 			i++) {
4486 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
4487 
4488 		if (r) {
4489 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4490 			return r;
4491 		}
4492 
4493 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4494 		int_params.irq_source =
4495 			dc_interrupt_to_irq_source(dc, i, 0);
4496 
4497 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4498 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4499 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4500 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4501 			return -EINVAL;
4502 		}
4503 
4504 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4505 
4506 		c_irq_params->adev = adev;
4507 		c_irq_params->irq_src = int_params.irq_source;
4508 
4509 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4510 			dm_crtc_high_irq, c_irq_params))
4511 			return -ENOMEM;
4512 	}
4513 
4514 	/* Use otg vertical line interrupt */
4515 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4516 	for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
4517 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
4518 				vrtl_int_srcid[i], &adev->vline0_irq);
4519 
4520 		if (r) {
4521 			drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n");
4522 			return r;
4523 		}
4524 
4525 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4526 		int_params.irq_source =
4527 			dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
4528 
4529 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4530 			int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 ||
4531 			int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) {
4532 			drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n");
4533 			return -EINVAL;
4534 		}
4535 
4536 		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
4537 					- DC_IRQ_SOURCE_DC1_VLINE0];
4538 
4539 		c_irq_params->adev = adev;
4540 		c_irq_params->irq_src = int_params.irq_source;
4541 
4542 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4543 			dm_dcn_vertical_interrupt0_high_irq,
4544 			c_irq_params))
4545 			return -ENOMEM;
4546 	}
4547 #endif
4548 
4549 	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
4550 	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
4551 	 * to trigger at end of each vblank, regardless of state of the lock,
4552 	 * matching DCE behaviour.
4553 	 */
4554 	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
4555 	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
4556 	     i++) {
4557 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
4558 
4559 		if (r) {
4560 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4561 			return r;
4562 		}
4563 
4564 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4565 		int_params.irq_source =
4566 			dc_interrupt_to_irq_source(dc, i, 0);
4567 
4568 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4569 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4570 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4571 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4572 			return -EINVAL;
4573 		}
4574 
4575 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4576 
4577 		c_irq_params->adev = adev;
4578 		c_irq_params->irq_src = int_params.irq_source;
4579 
4580 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4581 			dm_vupdate_high_irq, c_irq_params))
4582 			return -ENOMEM;
4583 	}
4584 
4585 	/* Use GRPH_PFLIP interrupt */
4586 	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
4587 			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
4588 			i++) {
4589 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
4590 		if (r) {
4591 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4592 			return r;
4593 		}
4594 
4595 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4596 		int_params.irq_source =
4597 			dc_interrupt_to_irq_source(dc, i, 0);
4598 
4599 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4600 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4601 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4602 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4603 			return -EINVAL;
4604 		}
4605 
4606 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4607 
4608 		c_irq_params->adev = adev;
4609 		c_irq_params->irq_src = int_params.irq_source;
4610 
4611 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4612 			dm_pflip_high_irq, c_irq_params))
4613 			return -ENOMEM;
4614 	}
4615 
4616 	/* HPD */
4617 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
4618 			&adev->hpd_irq);
4619 	if (r) {
4620 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4621 		return r;
4622 	}
4623 
4624 	r = register_hpd_handlers(adev);
4625 
4626 	return r;
4627 }
4628 /* Register Outbox IRQ sources and initialize IRQ callbacks */
4629 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
4630 {
4631 	struct dc *dc = adev->dm.dc;
4632 	struct common_irq_params *c_irq_params;
4633 	struct dc_interrupt_params int_params = {0};
4634 	int r, i;
4635 
4636 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4637 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4638 
4639 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
4640 			&adev->dmub_outbox_irq);
4641 	if (r) {
4642 		drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n");
4643 		return r;
4644 	}
4645 
4646 	if (dc->ctx->dmub_srv) {
4647 		i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
4648 		int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4649 		int_params.irq_source =
4650 		dc_interrupt_to_irq_source(dc, i, 0);
4651 
4652 		c_irq_params = &adev->dm.dmub_outbox_params[0];
4653 
4654 		c_irq_params->adev = adev;
4655 		c_irq_params->irq_src = int_params.irq_source;
4656 
4657 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4658 			dm_dmub_outbox1_low_irq, c_irq_params))
4659 			return -ENOMEM;
4660 	}
4661 
4662 	return 0;
4663 }
4664 
4665 /*
4666  * Acquires the lock for the atomic state object and returns
4667  * the new atomic state.
4668  *
4669  * This should only be called during atomic check.
4670  */
4671 int dm_atomic_get_state(struct drm_atomic_state *state,
4672 			struct dm_atomic_state **dm_state)
4673 {
4674 	struct drm_device *dev = state->dev;
4675 	struct amdgpu_device *adev = drm_to_adev(dev);
4676 	struct amdgpu_display_manager *dm = &adev->dm;
4677 	struct drm_private_state *priv_state;
4678 
4679 	if (*dm_state)
4680 		return 0;
4681 
4682 	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
4683 	if (IS_ERR(priv_state))
4684 		return PTR_ERR(priv_state);
4685 
4686 	*dm_state = to_dm_atomic_state(priv_state);
4687 
4688 	return 0;
4689 }
4690 
4691 static struct dm_atomic_state *
4692 dm_atomic_get_new_state(struct drm_atomic_state *state)
4693 {
4694 	struct drm_device *dev = state->dev;
4695 	struct amdgpu_device *adev = drm_to_adev(dev);
4696 	struct amdgpu_display_manager *dm = &adev->dm;
4697 	struct drm_private_obj *obj;
4698 	struct drm_private_state *new_obj_state;
4699 	int i;
4700 
4701 	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
4702 		if (obj->funcs == dm->atomic_obj.funcs)
4703 			return to_dm_atomic_state(new_obj_state);
4704 	}
4705 
4706 	return NULL;
4707 }
4708 
4709 static struct drm_private_state *
4710 dm_atomic_duplicate_state(struct drm_private_obj *obj)
4711 {
4712 	struct dm_atomic_state *old_state, *new_state;
4713 
4714 	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
4715 	if (!new_state)
4716 		return NULL;
4717 
4718 	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
4719 
4720 	old_state = to_dm_atomic_state(obj->state);
4721 
4722 	if (old_state && old_state->context)
4723 		new_state->context = dc_state_create_copy(old_state->context);
4724 
4725 	if (!new_state->context) {
4726 		kfree(new_state);
4727 		return NULL;
4728 	}
4729 
4730 	return &new_state->base;
4731 }
4732 
4733 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
4734 				    struct drm_private_state *state)
4735 {
4736 	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4737 
4738 	if (dm_state && dm_state->context)
4739 		dc_state_release(dm_state->context);
4740 
4741 	kfree(dm_state);
4742 }
4743 
4744 static struct drm_private_state_funcs dm_atomic_state_funcs = {
4745 	.atomic_duplicate_state = dm_atomic_duplicate_state,
4746 	.atomic_destroy_state = dm_atomic_destroy_state,
4747 };
4748 
4749 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
4750 {
4751 	struct dm_atomic_state *state;
4752 	int r;
4753 
4754 	adev->mode_info.mode_config_initialized = true;
4755 
4756 	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
4757 	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
4758 
4759 	adev_to_drm(adev)->mode_config.max_width = 16384;
4760 	adev_to_drm(adev)->mode_config.max_height = 16384;
4761 
4762 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
4763 	if (adev->asic_type == CHIP_HAWAII)
4764 		/* disable prefer shadow for now due to hibernation issues */
4765 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
4766 	else
4767 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
4768 	/* indicates support for immediate flip */
4769 	adev_to_drm(adev)->mode_config.async_page_flip = true;
4770 
4771 	state = kzalloc(sizeof(*state), GFP_KERNEL);
4772 	if (!state)
4773 		return -ENOMEM;
4774 
4775 	state->context = dc_state_create_current_copy(adev->dm.dc);
4776 	if (!state->context) {
4777 		kfree(state);
4778 		return -ENOMEM;
4779 	}
4780 
4781 	drm_atomic_private_obj_init(adev_to_drm(adev),
4782 				    &adev->dm.atomic_obj,
4783 				    &state->base,
4784 				    &dm_atomic_state_funcs);
4785 
4786 	r = amdgpu_display_modeset_create_props(adev);
4787 	if (r) {
4788 		dc_state_release(state->context);
4789 		kfree(state);
4790 		return r;
4791 	}
4792 
4793 #ifdef AMD_PRIVATE_COLOR
4794 	if (amdgpu_dm_create_color_properties(adev)) {
4795 		dc_state_release(state->context);
4796 		kfree(state);
4797 		return -ENOMEM;
4798 	}
4799 #endif
4800 
4801 	r = amdgpu_dm_audio_init(adev);
4802 	if (r) {
4803 		dc_state_release(state->context);
4804 		kfree(state);
4805 		return r;
4806 	}
4807 
4808 	return 0;
4809 }
4810 
4811 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4812 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4813 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2)
4814 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4815 
4816 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4817 					    int bl_idx)
4818 {
4819 	struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx];
4820 
4821 	if (caps->caps_valid)
4822 		return;
4823 
4824 #if defined(CONFIG_ACPI)
4825 	amdgpu_acpi_get_backlight_caps(caps);
4826 
4827 	/* validate the firmware value is sane */
4828 	if (caps->caps_valid) {
4829 		int spread = caps->max_input_signal - caps->min_input_signal;
4830 
4831 		if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4832 		    caps->min_input_signal < 0 ||
4833 		    spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4834 		    spread < AMDGPU_DM_MIN_SPREAD) {
4835 			DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n",
4836 				      caps->min_input_signal, caps->max_input_signal);
4837 			caps->caps_valid = false;
4838 		}
4839 	}
4840 
4841 	if (!caps->caps_valid) {
4842 		caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4843 		caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4844 		caps->caps_valid = true;
4845 	}
4846 #else
4847 	if (caps->aux_support)
4848 		return;
4849 
4850 	caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4851 	caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4852 	caps->caps_valid = true;
4853 #endif
4854 }
4855 
4856 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4857 				unsigned int *min, unsigned int *max)
4858 {
4859 	if (!caps)
4860 		return 0;
4861 
4862 	if (caps->aux_support) {
4863 		// Firmware limits are in nits, DC API wants millinits.
4864 		*max = 1000 * caps->aux_max_input_signal;
4865 		*min = 1000 * caps->aux_min_input_signal;
4866 	} else {
4867 		// Firmware limits are 8-bit, PWM control is 16-bit.
4868 		*max = 0x101 * caps->max_input_signal;
4869 		*min = 0x101 * caps->min_input_signal;
4870 	}
4871 	return 1;
4872 }
4873 
4874 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */
4875 static inline u32 scale_input_to_fw(int min, int max, u64 input)
4876 {
4877 	return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min);
4878 }
4879 
4880 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */
4881 static inline u32 scale_fw_to_input(int min, int max, u64 input)
4882 {
4883 	return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL);
4884 }
4885 
4886 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps,
4887 				      unsigned int min, unsigned int max,
4888 				      uint32_t *user_brightness)
4889 {
4890 	u32 brightness = scale_input_to_fw(min, max, *user_brightness);
4891 	u8 lower_signal, upper_signal, upper_lum, lower_lum, lum;
4892 	int left, right;
4893 
4894 	if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)
4895 		return;
4896 
4897 	if (!caps->data_points)
4898 		return;
4899 
4900 	/*
4901 	 * Handle the case where brightness is below the first data point
4902 	 * Interpolate between (0,0) and (first_signal, first_lum)
4903 	 */
4904 	if (brightness < caps->luminance_data[0].input_signal) {
4905 		lum = DIV_ROUND_CLOSEST(caps->luminance_data[0].luminance * brightness,
4906 					caps->luminance_data[0].input_signal);
4907 		goto scale;
4908 	}
4909 
4910 	left = 0;
4911 	right = caps->data_points - 1;
4912 	while (left <= right) {
4913 		int mid = left + (right - left) / 2;
4914 		u8 signal = caps->luminance_data[mid].input_signal;
4915 
4916 		/* Exact match found */
4917 		if (signal == brightness) {
4918 			lum = caps->luminance_data[mid].luminance;
4919 			goto scale;
4920 		}
4921 
4922 		if (signal < brightness)
4923 			left = mid + 1;
4924 		else
4925 			right = mid - 1;
4926 	}
4927 
4928 	/* verify bound */
4929 	if (left >= caps->data_points)
4930 		left = caps->data_points - 1;
4931 
4932 	/* At this point, left > right */
4933 	lower_signal = caps->luminance_data[right].input_signal;
4934 	upper_signal = caps->luminance_data[left].input_signal;
4935 	lower_lum = caps->luminance_data[right].luminance;
4936 	upper_lum = caps->luminance_data[left].luminance;
4937 
4938 	/* interpolate */
4939 	if (right == left || !lower_lum)
4940 		lum = upper_lum;
4941 	else
4942 		lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) *
4943 						    (brightness - lower_signal),
4944 						    upper_signal - lower_signal);
4945 scale:
4946 	*user_brightness = scale_fw_to_input(min, max,
4947 					     DIV_ROUND_CLOSEST(lum * brightness, 101));
4948 }
4949 
4950 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
4951 					uint32_t brightness)
4952 {
4953 	unsigned int min, max;
4954 
4955 	if (!get_brightness_range(caps, &min, &max))
4956 		return brightness;
4957 
4958 	convert_custom_brightness(caps, min, max, &brightness);
4959 
4960 	// Rescale 0..max to min..max
4961 	return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max);
4962 }
4963 
4964 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
4965 				      uint32_t brightness)
4966 {
4967 	unsigned int min, max;
4968 
4969 	if (!get_brightness_range(caps, &min, &max))
4970 		return brightness;
4971 
4972 	if (brightness < min)
4973 		return 0;
4974 	// Rescale min..max to 0..max
4975 	return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min),
4976 				 max - min);
4977 }
4978 
4979 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
4980 					 int bl_idx,
4981 					 u32 user_brightness)
4982 {
4983 	struct amdgpu_dm_backlight_caps *caps;
4984 	struct dc_link *link;
4985 	u32 brightness;
4986 	bool rc, reallow_idle = false;
4987 
4988 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4989 	caps = &dm->backlight_caps[bl_idx];
4990 
4991 	dm->brightness[bl_idx] = user_brightness;
4992 	/* update scratch register */
4993 	if (bl_idx == 0)
4994 		amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
4995 	brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]);
4996 	link = (struct dc_link *)dm->backlight_link[bl_idx];
4997 
4998 	/* Apply brightness quirk */
4999 	if (caps->brightness_mask)
5000 		brightness |= caps->brightness_mask;
5001 
5002 	/* Change brightness based on AUX property */
5003 	mutex_lock(&dm->dc_lock);
5004 	if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) {
5005 		dc_allow_idle_optimizations(dm->dc, false);
5006 		reallow_idle = true;
5007 	}
5008 
5009 	if (trace_amdgpu_dm_brightness_enabled()) {
5010 		trace_amdgpu_dm_brightness(__builtin_return_address(0),
5011 					   user_brightness,
5012 					   brightness,
5013 					   caps->aux_support,
5014 					   power_supply_is_system_supplied() > 0);
5015 	}
5016 
5017 	if (caps->aux_support) {
5018 		rc = dc_link_set_backlight_level_nits(link, true, brightness,
5019 						      AUX_BL_DEFAULT_TRANSITION_TIME_MS);
5020 		if (!rc)
5021 			DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
5022 	} else {
5023 		struct set_backlight_level_params backlight_level_params = { 0 };
5024 
5025 		backlight_level_params.backlight_pwm_u16_16 = brightness;
5026 		backlight_level_params.transition_time_in_ms = 0;
5027 
5028 		rc = dc_link_set_backlight_level(link, &backlight_level_params);
5029 		if (!rc)
5030 			DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
5031 	}
5032 
5033 	if (dm->dc->caps.ips_support && reallow_idle)
5034 		dc_allow_idle_optimizations(dm->dc, true);
5035 
5036 	mutex_unlock(&dm->dc_lock);
5037 
5038 	if (rc)
5039 		dm->actual_brightness[bl_idx] = user_brightness;
5040 }
5041 
5042 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
5043 {
5044 	struct amdgpu_display_manager *dm = bl_get_data(bd);
5045 	int i;
5046 
5047 	for (i = 0; i < dm->num_of_edps; i++) {
5048 		if (bd == dm->backlight_dev[i])
5049 			break;
5050 	}
5051 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
5052 		i = 0;
5053 	amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
5054 
5055 	return 0;
5056 }
5057 
5058 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
5059 					 int bl_idx)
5060 {
5061 	int ret;
5062 	struct amdgpu_dm_backlight_caps caps;
5063 	struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
5064 
5065 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5066 	caps = dm->backlight_caps[bl_idx];
5067 
5068 	if (caps.aux_support) {
5069 		u32 avg, peak;
5070 
5071 		if (!dc_link_get_backlight_level_nits(link, &avg, &peak))
5072 			return dm->brightness[bl_idx];
5073 		return convert_brightness_to_user(&caps, avg);
5074 	}
5075 
5076 	ret = dc_link_get_backlight_level(link);
5077 
5078 	if (ret == DC_ERROR_UNEXPECTED)
5079 		return dm->brightness[bl_idx];
5080 
5081 	return convert_brightness_to_user(&caps, ret);
5082 }
5083 
5084 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
5085 {
5086 	struct amdgpu_display_manager *dm = bl_get_data(bd);
5087 	int i;
5088 
5089 	for (i = 0; i < dm->num_of_edps; i++) {
5090 		if (bd == dm->backlight_dev[i])
5091 			break;
5092 	}
5093 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
5094 		i = 0;
5095 	return amdgpu_dm_backlight_get_level(dm, i);
5096 }
5097 
5098 static const struct backlight_ops amdgpu_dm_backlight_ops = {
5099 	.options = BL_CORE_SUSPENDRESUME,
5100 	.get_brightness = amdgpu_dm_backlight_get_brightness,
5101 	.update_status	= amdgpu_dm_backlight_update_status,
5102 };
5103 
5104 static void
5105 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector)
5106 {
5107 	struct drm_device *drm = aconnector->base.dev;
5108 	struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
5109 	struct backlight_properties props = { 0 };
5110 	struct amdgpu_dm_backlight_caps *caps;
5111 	char bl_name[16];
5112 	int min, max;
5113 
5114 	if (aconnector->bl_idx == -1)
5115 		return;
5116 
5117 	if (!acpi_video_backlight_use_native()) {
5118 		drm_info(drm, "Skipping amdgpu DM backlight registration\n");
5119 		/* Try registering an ACPI video backlight device instead. */
5120 		acpi_video_register_backlight();
5121 		return;
5122 	}
5123 
5124 	caps = &dm->backlight_caps[aconnector->bl_idx];
5125 	if (get_brightness_range(caps, &min, &max)) {
5126 		if (power_supply_is_system_supplied() > 0)
5127 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100);
5128 		else
5129 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100);
5130 		/* min is zero, so max needs to be adjusted */
5131 		props.max_brightness = max - min;
5132 		drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max,
5133 			caps->ac_level, caps->dc_level);
5134 	} else
5135 		props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL;
5136 
5137 	if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) {
5138 		drm_info(drm, "Using custom brightness curve\n");
5139 		props.scale = BACKLIGHT_SCALE_NON_LINEAR;
5140 	} else
5141 		props.scale = BACKLIGHT_SCALE_LINEAR;
5142 	props.type = BACKLIGHT_RAW;
5143 
5144 	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
5145 		 drm->primary->index + aconnector->bl_idx);
5146 
5147 	dm->backlight_dev[aconnector->bl_idx] =
5148 		backlight_device_register(bl_name, aconnector->base.kdev, dm,
5149 					  &amdgpu_dm_backlight_ops, &props);
5150 	dm->brightness[aconnector->bl_idx] = props.brightness;
5151 
5152 	if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) {
5153 		drm_err(drm, "DM: Backlight registration failed!\n");
5154 		dm->backlight_dev[aconnector->bl_idx] = NULL;
5155 	} else
5156 		drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name);
5157 }
5158 
5159 static int initialize_plane(struct amdgpu_display_manager *dm,
5160 			    struct amdgpu_mode_info *mode_info, int plane_id,
5161 			    enum drm_plane_type plane_type,
5162 			    const struct dc_plane_cap *plane_cap)
5163 {
5164 	struct drm_plane *plane;
5165 	unsigned long possible_crtcs;
5166 	int ret = 0;
5167 
5168 	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
5169 	if (!plane) {
5170 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n");
5171 		return -ENOMEM;
5172 	}
5173 	plane->type = plane_type;
5174 
5175 	/*
5176 	 * HACK: IGT tests expect that the primary plane for a CRTC
5177 	 * can only have one possible CRTC. Only expose support for
5178 	 * any CRTC if they're not going to be used as a primary plane
5179 	 * for a CRTC - like overlay or underlay planes.
5180 	 */
5181 	possible_crtcs = 1 << plane_id;
5182 	if (plane_id >= dm->dc->caps.max_streams)
5183 		possible_crtcs = 0xff;
5184 
5185 	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
5186 
5187 	if (ret) {
5188 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n");
5189 		kfree(plane);
5190 		return ret;
5191 	}
5192 
5193 	if (mode_info)
5194 		mode_info->planes[plane_id] = plane;
5195 
5196 	return ret;
5197 }
5198 
5199 
5200 static void setup_backlight_device(struct amdgpu_display_manager *dm,
5201 				   struct amdgpu_dm_connector *aconnector)
5202 {
5203 	struct dc_link *link = aconnector->dc_link;
5204 	int bl_idx = dm->num_of_edps;
5205 
5206 	if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
5207 	    link->type == dc_connection_none)
5208 		return;
5209 
5210 	if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
5211 		drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
5212 		return;
5213 	}
5214 
5215 	aconnector->bl_idx = bl_idx;
5216 
5217 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5218 	dm->backlight_link[bl_idx] = link;
5219 	dm->num_of_edps++;
5220 
5221 	update_connector_ext_caps(aconnector);
5222 }
5223 
5224 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
5225 
5226 /*
5227  * In this architecture, the association
5228  * connector -> encoder -> crtc
5229  * id not really requried. The crtc and connector will hold the
5230  * display_index as an abstraction to use with DAL component
5231  *
5232  * Returns 0 on success
5233  */
5234 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
5235 {
5236 	struct amdgpu_display_manager *dm = &adev->dm;
5237 	s32 i;
5238 	struct amdgpu_dm_connector *aconnector = NULL;
5239 	struct amdgpu_encoder *aencoder = NULL;
5240 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5241 	u32 link_cnt;
5242 	s32 primary_planes;
5243 	enum dc_connection_type new_connection_type = dc_connection_none;
5244 	const struct dc_plane_cap *plane;
5245 	bool psr_feature_enabled = false;
5246 	bool replay_feature_enabled = false;
5247 	int max_overlay = dm->dc->caps.max_slave_planes;
5248 
5249 	dm->display_indexes_num = dm->dc->caps.max_streams;
5250 	/* Update the actual used number of crtc */
5251 	adev->mode_info.num_crtc = adev->dm.display_indexes_num;
5252 
5253 	amdgpu_dm_set_irq_funcs(adev);
5254 
5255 	link_cnt = dm->dc->caps.max_links;
5256 	if (amdgpu_dm_mode_config_init(dm->adev)) {
5257 		drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n");
5258 		return -EINVAL;
5259 	}
5260 
5261 	/* There is one primary plane per CRTC */
5262 	primary_planes = dm->dc->caps.max_streams;
5263 	if (primary_planes > AMDGPU_MAX_PLANES) {
5264 		drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n");
5265 		return -EINVAL;
5266 	}
5267 
5268 	/*
5269 	 * Initialize primary planes, implicit planes for legacy IOCTLS.
5270 	 * Order is reversed to match iteration order in atomic check.
5271 	 */
5272 	for (i = (primary_planes - 1); i >= 0; i--) {
5273 		plane = &dm->dc->caps.planes[i];
5274 
5275 		if (initialize_plane(dm, mode_info, i,
5276 				     DRM_PLANE_TYPE_PRIMARY, plane)) {
5277 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n");
5278 			goto fail;
5279 		}
5280 	}
5281 
5282 	/*
5283 	 * Initialize overlay planes, index starting after primary planes.
5284 	 * These planes have a higher DRM index than the primary planes since
5285 	 * they should be considered as having a higher z-order.
5286 	 * Order is reversed to match iteration order in atomic check.
5287 	 *
5288 	 * Only support DCN for now, and only expose one so we don't encourage
5289 	 * userspace to use up all the pipes.
5290 	 */
5291 	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
5292 		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
5293 
5294 		/* Do not create overlay if MPO disabled */
5295 		if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
5296 			break;
5297 
5298 		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
5299 			continue;
5300 
5301 		if (!plane->pixel_format_support.argb8888)
5302 			continue;
5303 
5304 		if (max_overlay-- == 0)
5305 			break;
5306 
5307 		if (initialize_plane(dm, NULL, primary_planes + i,
5308 				     DRM_PLANE_TYPE_OVERLAY, plane)) {
5309 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n");
5310 			goto fail;
5311 		}
5312 	}
5313 
5314 	for (i = 0; i < dm->dc->caps.max_streams; i++)
5315 		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
5316 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n");
5317 			goto fail;
5318 		}
5319 
5320 	/* Use Outbox interrupt */
5321 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5322 	case IP_VERSION(3, 0, 0):
5323 	case IP_VERSION(3, 1, 2):
5324 	case IP_VERSION(3, 1, 3):
5325 	case IP_VERSION(3, 1, 4):
5326 	case IP_VERSION(3, 1, 5):
5327 	case IP_VERSION(3, 1, 6):
5328 	case IP_VERSION(3, 2, 0):
5329 	case IP_VERSION(3, 2, 1):
5330 	case IP_VERSION(2, 1, 0):
5331 	case IP_VERSION(3, 5, 0):
5332 	case IP_VERSION(3, 5, 1):
5333 	case IP_VERSION(3, 6, 0):
5334 	case IP_VERSION(4, 0, 1):
5335 		if (register_outbox_irq_handlers(dm->adev)) {
5336 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5337 			goto fail;
5338 		}
5339 		break;
5340 	default:
5341 		DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
5342 			      amdgpu_ip_version(adev, DCE_HWIP, 0));
5343 	}
5344 
5345 	/* Determine whether to enable PSR support by default. */
5346 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
5347 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5348 		case IP_VERSION(3, 1, 2):
5349 		case IP_VERSION(3, 1, 3):
5350 		case IP_VERSION(3, 1, 4):
5351 		case IP_VERSION(3, 1, 5):
5352 		case IP_VERSION(3, 1, 6):
5353 		case IP_VERSION(3, 2, 0):
5354 		case IP_VERSION(3, 2, 1):
5355 		case IP_VERSION(3, 5, 0):
5356 		case IP_VERSION(3, 5, 1):
5357 		case IP_VERSION(3, 6, 0):
5358 		case IP_VERSION(4, 0, 1):
5359 			psr_feature_enabled = true;
5360 			break;
5361 		default:
5362 			psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
5363 			break;
5364 		}
5365 	}
5366 
5367 	/* Determine whether to enable Replay support by default. */
5368 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) {
5369 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5370 		case IP_VERSION(3, 1, 4):
5371 		case IP_VERSION(3, 2, 0):
5372 		case IP_VERSION(3, 2, 1):
5373 		case IP_VERSION(3, 5, 0):
5374 		case IP_VERSION(3, 5, 1):
5375 		case IP_VERSION(3, 6, 0):
5376 			replay_feature_enabled = true;
5377 			break;
5378 
5379 		default:
5380 			replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK;
5381 			break;
5382 		}
5383 	}
5384 
5385 	if (link_cnt > MAX_LINKS) {
5386 		drm_err(adev_to_drm(adev),
5387 			"KMS: Cannot support more than %d display indexes\n",
5388 				MAX_LINKS);
5389 		goto fail;
5390 	}
5391 
5392 	/* loops over all connectors on the board */
5393 	for (i = 0; i < link_cnt; i++) {
5394 		struct dc_link *link = NULL;
5395 
5396 		link = dc_get_link_at_index(dm->dc, i);
5397 
5398 		if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) {
5399 			struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL);
5400 
5401 			if (!wbcon) {
5402 				drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n");
5403 				continue;
5404 			}
5405 
5406 			if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) {
5407 				drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n");
5408 				kfree(wbcon);
5409 				continue;
5410 			}
5411 
5412 			link->psr_settings.psr_feature_enabled = false;
5413 			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
5414 
5415 			continue;
5416 		}
5417 
5418 		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
5419 		if (!aconnector)
5420 			goto fail;
5421 
5422 		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
5423 		if (!aencoder)
5424 			goto fail;
5425 
5426 		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
5427 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n");
5428 			goto fail;
5429 		}
5430 
5431 		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
5432 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n");
5433 			goto fail;
5434 		}
5435 
5436 		if (dm->hpd_rx_offload_wq)
5437 			dm->hpd_rx_offload_wq[aconnector->base.index].aconnector =
5438 				aconnector;
5439 
5440 		if (!dc_link_detect_connection_type(link, &new_connection_type))
5441 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
5442 
5443 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
5444 			emulated_link_detect(link);
5445 			amdgpu_dm_update_connector_after_detect(aconnector);
5446 		} else {
5447 			bool ret = false;
5448 
5449 			mutex_lock(&dm->dc_lock);
5450 			dc_exit_ips_for_hw_access(dm->dc);
5451 			ret = dc_link_detect(link, DETECT_REASON_BOOT);
5452 			mutex_unlock(&dm->dc_lock);
5453 
5454 			if (ret) {
5455 				amdgpu_dm_update_connector_after_detect(aconnector);
5456 				setup_backlight_device(dm, aconnector);
5457 
5458 				/* Disable PSR if Replay can be enabled */
5459 				if (replay_feature_enabled)
5460 					if (amdgpu_dm_set_replay_caps(link, aconnector))
5461 						psr_feature_enabled = false;
5462 
5463 				if (psr_feature_enabled) {
5464 					amdgpu_dm_set_psr_caps(link);
5465 					drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n",
5466 						 link->psr_settings.psr_feature_enabled,
5467 						 link->psr_settings.psr_version,
5468 						 link->dpcd_caps.psr_info.psr_version,
5469 						 link->dpcd_caps.psr_info.psr_dpcd_caps.raw,
5470 						 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap);
5471 				}
5472 			}
5473 		}
5474 		amdgpu_set_panel_orientation(&aconnector->base);
5475 	}
5476 
5477 	/* Debug dump: list all DC links and their associated sinks after detection
5478 	 * is complete for all connectors. This provides a comprehensive view of the
5479 	 * final state without repeating the dump for each connector.
5480 	 */
5481 	amdgpu_dm_dump_links_and_sinks(adev);
5482 
5483 	/* Software is initialized. Now we can register interrupt handlers. */
5484 	switch (adev->asic_type) {
5485 #if defined(CONFIG_DRM_AMD_DC_SI)
5486 	case CHIP_TAHITI:
5487 	case CHIP_PITCAIRN:
5488 	case CHIP_VERDE:
5489 	case CHIP_OLAND:
5490 		if (dce60_register_irq_handlers(dm->adev)) {
5491 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5492 			goto fail;
5493 		}
5494 		break;
5495 #endif
5496 	case CHIP_BONAIRE:
5497 	case CHIP_HAWAII:
5498 	case CHIP_KAVERI:
5499 	case CHIP_KABINI:
5500 	case CHIP_MULLINS:
5501 	case CHIP_TONGA:
5502 	case CHIP_FIJI:
5503 	case CHIP_CARRIZO:
5504 	case CHIP_STONEY:
5505 	case CHIP_POLARIS11:
5506 	case CHIP_POLARIS10:
5507 	case CHIP_POLARIS12:
5508 	case CHIP_VEGAM:
5509 	case CHIP_VEGA10:
5510 	case CHIP_VEGA12:
5511 	case CHIP_VEGA20:
5512 		if (dce110_register_irq_handlers(dm->adev)) {
5513 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5514 			goto fail;
5515 		}
5516 		break;
5517 	default:
5518 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5519 		case IP_VERSION(1, 0, 0):
5520 		case IP_VERSION(1, 0, 1):
5521 		case IP_VERSION(2, 0, 2):
5522 		case IP_VERSION(2, 0, 3):
5523 		case IP_VERSION(2, 0, 0):
5524 		case IP_VERSION(2, 1, 0):
5525 		case IP_VERSION(3, 0, 0):
5526 		case IP_VERSION(3, 0, 2):
5527 		case IP_VERSION(3, 0, 3):
5528 		case IP_VERSION(3, 0, 1):
5529 		case IP_VERSION(3, 1, 2):
5530 		case IP_VERSION(3, 1, 3):
5531 		case IP_VERSION(3, 1, 4):
5532 		case IP_VERSION(3, 1, 5):
5533 		case IP_VERSION(3, 1, 6):
5534 		case IP_VERSION(3, 2, 0):
5535 		case IP_VERSION(3, 2, 1):
5536 		case IP_VERSION(3, 5, 0):
5537 		case IP_VERSION(3, 5, 1):
5538 		case IP_VERSION(3, 6, 0):
5539 		case IP_VERSION(4, 0, 1):
5540 			if (dcn10_register_irq_handlers(dm->adev)) {
5541 				drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5542 				goto fail;
5543 			}
5544 			break;
5545 		default:
5546 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n",
5547 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5548 			goto fail;
5549 		}
5550 		break;
5551 	}
5552 
5553 	return 0;
5554 fail:
5555 	kfree(aencoder);
5556 	kfree(aconnector);
5557 
5558 	return -EINVAL;
5559 }
5560 
5561 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
5562 {
5563 	if (dm->atomic_obj.state)
5564 		drm_atomic_private_obj_fini(&dm->atomic_obj);
5565 }
5566 
5567 /******************************************************************************
5568  * amdgpu_display_funcs functions
5569  *****************************************************************************/
5570 
5571 /*
5572  * dm_bandwidth_update - program display watermarks
5573  *
5574  * @adev: amdgpu_device pointer
5575  *
5576  * Calculate and program the display watermarks and line buffer allocation.
5577  */
5578 static void dm_bandwidth_update(struct amdgpu_device *adev)
5579 {
5580 	/* TODO: implement later */
5581 }
5582 
5583 static const struct amdgpu_display_funcs dm_display_funcs = {
5584 	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
5585 	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
5586 	.backlight_set_level = NULL, /* never called for DC */
5587 	.backlight_get_level = NULL, /* never called for DC */
5588 	.hpd_sense = NULL,/* called unconditionally */
5589 	.hpd_set_polarity = NULL, /* called unconditionally */
5590 	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
5591 	.page_flip_get_scanoutpos =
5592 		dm_crtc_get_scanoutpos,/* called unconditionally */
5593 	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
5594 	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
5595 };
5596 
5597 #if defined(CONFIG_DEBUG_KERNEL_DC)
5598 
5599 static ssize_t s3_debug_store(struct device *device,
5600 			      struct device_attribute *attr,
5601 			      const char *buf,
5602 			      size_t count)
5603 {
5604 	int ret;
5605 	int s3_state;
5606 	struct drm_device *drm_dev = dev_get_drvdata(device);
5607 	struct amdgpu_device *adev = drm_to_adev(drm_dev);
5608 	struct amdgpu_ip_block *ip_block;
5609 
5610 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE);
5611 	if (!ip_block)
5612 		return -EINVAL;
5613 
5614 	ret = kstrtoint(buf, 0, &s3_state);
5615 
5616 	if (ret == 0) {
5617 		if (s3_state) {
5618 			dm_resume(ip_block);
5619 			drm_kms_helper_hotplug_event(adev_to_drm(adev));
5620 		} else
5621 			dm_suspend(ip_block);
5622 	}
5623 
5624 	return ret == 0 ? count : 0;
5625 }
5626 
5627 DEVICE_ATTR_WO(s3_debug);
5628 
5629 #endif
5630 
5631 static int dm_init_microcode(struct amdgpu_device *adev)
5632 {
5633 	char *fw_name_dmub;
5634 	int r;
5635 
5636 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5637 	case IP_VERSION(2, 1, 0):
5638 		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
5639 		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
5640 			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
5641 		break;
5642 	case IP_VERSION(3, 0, 0):
5643 		if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0))
5644 			fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
5645 		else
5646 			fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
5647 		break;
5648 	case IP_VERSION(3, 0, 1):
5649 		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
5650 		break;
5651 	case IP_VERSION(3, 0, 2):
5652 		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
5653 		break;
5654 	case IP_VERSION(3, 0, 3):
5655 		fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
5656 		break;
5657 	case IP_VERSION(3, 1, 2):
5658 	case IP_VERSION(3, 1, 3):
5659 		fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
5660 		break;
5661 	case IP_VERSION(3, 1, 4):
5662 		fw_name_dmub = FIRMWARE_DCN_314_DMUB;
5663 		break;
5664 	case IP_VERSION(3, 1, 5):
5665 		fw_name_dmub = FIRMWARE_DCN_315_DMUB;
5666 		break;
5667 	case IP_VERSION(3, 1, 6):
5668 		fw_name_dmub = FIRMWARE_DCN316_DMUB;
5669 		break;
5670 	case IP_VERSION(3, 2, 0):
5671 		fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
5672 		break;
5673 	case IP_VERSION(3, 2, 1):
5674 		fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
5675 		break;
5676 	case IP_VERSION(3, 5, 0):
5677 		fw_name_dmub = FIRMWARE_DCN_35_DMUB;
5678 		break;
5679 	case IP_VERSION(3, 5, 1):
5680 		fw_name_dmub = FIRMWARE_DCN_351_DMUB;
5681 		break;
5682 	case IP_VERSION(3, 6, 0):
5683 		fw_name_dmub = FIRMWARE_DCN_36_DMUB;
5684 		break;
5685 	case IP_VERSION(4, 0, 1):
5686 		fw_name_dmub = FIRMWARE_DCN_401_DMUB;
5687 		break;
5688 	default:
5689 		/* ASIC doesn't support DMUB. */
5690 		return 0;
5691 	}
5692 	r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED,
5693 				 "%s", fw_name_dmub);
5694 	return r;
5695 }
5696 
5697 static int dm_early_init(struct amdgpu_ip_block *ip_block)
5698 {
5699 	struct amdgpu_device *adev = ip_block->adev;
5700 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5701 	struct atom_context *ctx = mode_info->atom_context;
5702 	int index = GetIndexIntoMasterTable(DATA, Object_Header);
5703 	u16 data_offset;
5704 
5705 	/* if there is no object header, skip DM */
5706 	if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
5707 		adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
5708 		drm_info(adev_to_drm(adev), "No object header, skipping DM\n");
5709 		return -ENOENT;
5710 	}
5711 
5712 	switch (adev->asic_type) {
5713 #if defined(CONFIG_DRM_AMD_DC_SI)
5714 	case CHIP_TAHITI:
5715 	case CHIP_PITCAIRN:
5716 	case CHIP_VERDE:
5717 		adev->mode_info.num_crtc = 6;
5718 		adev->mode_info.num_hpd = 6;
5719 		adev->mode_info.num_dig = 6;
5720 		break;
5721 	case CHIP_OLAND:
5722 		adev->mode_info.num_crtc = 2;
5723 		adev->mode_info.num_hpd = 2;
5724 		adev->mode_info.num_dig = 2;
5725 		break;
5726 #endif
5727 	case CHIP_BONAIRE:
5728 	case CHIP_HAWAII:
5729 		adev->mode_info.num_crtc = 6;
5730 		adev->mode_info.num_hpd = 6;
5731 		adev->mode_info.num_dig = 6;
5732 		break;
5733 	case CHIP_KAVERI:
5734 		adev->mode_info.num_crtc = 4;
5735 		adev->mode_info.num_hpd = 6;
5736 		adev->mode_info.num_dig = 7;
5737 		break;
5738 	case CHIP_KABINI:
5739 	case CHIP_MULLINS:
5740 		adev->mode_info.num_crtc = 2;
5741 		adev->mode_info.num_hpd = 6;
5742 		adev->mode_info.num_dig = 6;
5743 		break;
5744 	case CHIP_FIJI:
5745 	case CHIP_TONGA:
5746 		adev->mode_info.num_crtc = 6;
5747 		adev->mode_info.num_hpd = 6;
5748 		adev->mode_info.num_dig = 7;
5749 		break;
5750 	case CHIP_CARRIZO:
5751 		adev->mode_info.num_crtc = 3;
5752 		adev->mode_info.num_hpd = 6;
5753 		adev->mode_info.num_dig = 9;
5754 		break;
5755 	case CHIP_STONEY:
5756 		adev->mode_info.num_crtc = 2;
5757 		adev->mode_info.num_hpd = 6;
5758 		adev->mode_info.num_dig = 9;
5759 		break;
5760 	case CHIP_POLARIS11:
5761 	case CHIP_POLARIS12:
5762 		adev->mode_info.num_crtc = 5;
5763 		adev->mode_info.num_hpd = 5;
5764 		adev->mode_info.num_dig = 5;
5765 		break;
5766 	case CHIP_POLARIS10:
5767 	case CHIP_VEGAM:
5768 		adev->mode_info.num_crtc = 6;
5769 		adev->mode_info.num_hpd = 6;
5770 		adev->mode_info.num_dig = 6;
5771 		break;
5772 	case CHIP_VEGA10:
5773 	case CHIP_VEGA12:
5774 	case CHIP_VEGA20:
5775 		adev->mode_info.num_crtc = 6;
5776 		adev->mode_info.num_hpd = 6;
5777 		adev->mode_info.num_dig = 6;
5778 		break;
5779 	default:
5780 
5781 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5782 		case IP_VERSION(2, 0, 2):
5783 		case IP_VERSION(3, 0, 0):
5784 			adev->mode_info.num_crtc = 6;
5785 			adev->mode_info.num_hpd = 6;
5786 			adev->mode_info.num_dig = 6;
5787 			break;
5788 		case IP_VERSION(2, 0, 0):
5789 		case IP_VERSION(3, 0, 2):
5790 			adev->mode_info.num_crtc = 5;
5791 			adev->mode_info.num_hpd = 5;
5792 			adev->mode_info.num_dig = 5;
5793 			break;
5794 		case IP_VERSION(2, 0, 3):
5795 		case IP_VERSION(3, 0, 3):
5796 			adev->mode_info.num_crtc = 2;
5797 			adev->mode_info.num_hpd = 2;
5798 			adev->mode_info.num_dig = 2;
5799 			break;
5800 		case IP_VERSION(1, 0, 0):
5801 		case IP_VERSION(1, 0, 1):
5802 		case IP_VERSION(3, 0, 1):
5803 		case IP_VERSION(2, 1, 0):
5804 		case IP_VERSION(3, 1, 2):
5805 		case IP_VERSION(3, 1, 3):
5806 		case IP_VERSION(3, 1, 4):
5807 		case IP_VERSION(3, 1, 5):
5808 		case IP_VERSION(3, 1, 6):
5809 		case IP_VERSION(3, 2, 0):
5810 		case IP_VERSION(3, 2, 1):
5811 		case IP_VERSION(3, 5, 0):
5812 		case IP_VERSION(3, 5, 1):
5813 		case IP_VERSION(3, 6, 0):
5814 		case IP_VERSION(4, 0, 1):
5815 			adev->mode_info.num_crtc = 4;
5816 			adev->mode_info.num_hpd = 4;
5817 			adev->mode_info.num_dig = 4;
5818 			break;
5819 		default:
5820 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n",
5821 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5822 			return -EINVAL;
5823 		}
5824 		break;
5825 	}
5826 
5827 	if (adev->mode_info.funcs == NULL)
5828 		adev->mode_info.funcs = &dm_display_funcs;
5829 
5830 	/*
5831 	 * Note: Do NOT change adev->audio_endpt_rreg and
5832 	 * adev->audio_endpt_wreg because they are initialised in
5833 	 * amdgpu_device_init()
5834 	 */
5835 #if defined(CONFIG_DEBUG_KERNEL_DC)
5836 	device_create_file(
5837 		adev_to_drm(adev)->dev,
5838 		&dev_attr_s3_debug);
5839 #endif
5840 	adev->dc_enabled = true;
5841 
5842 	return dm_init_microcode(adev);
5843 }
5844 
5845 static bool modereset_required(struct drm_crtc_state *crtc_state)
5846 {
5847 	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
5848 }
5849 
5850 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
5851 {
5852 	drm_encoder_cleanup(encoder);
5853 	kfree(encoder);
5854 }
5855 
5856 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
5857 	.destroy = amdgpu_dm_encoder_destroy,
5858 };
5859 
5860 static int
5861 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
5862 			    const enum surface_pixel_format format,
5863 			    enum dc_color_space *color_space)
5864 {
5865 	bool full_range;
5866 
5867 	*color_space = COLOR_SPACE_SRGB;
5868 
5869 	/* DRM color properties only affect non-RGB formats. */
5870 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
5871 		return 0;
5872 
5873 	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
5874 
5875 	switch (plane_state->color_encoding) {
5876 	case DRM_COLOR_YCBCR_BT601:
5877 		if (full_range)
5878 			*color_space = COLOR_SPACE_YCBCR601;
5879 		else
5880 			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
5881 		break;
5882 
5883 	case DRM_COLOR_YCBCR_BT709:
5884 		if (full_range)
5885 			*color_space = COLOR_SPACE_YCBCR709;
5886 		else
5887 			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
5888 		break;
5889 
5890 	case DRM_COLOR_YCBCR_BT2020:
5891 		if (full_range)
5892 			*color_space = COLOR_SPACE_2020_YCBCR_FULL;
5893 		else
5894 			*color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
5895 		break;
5896 
5897 	default:
5898 		return -EINVAL;
5899 	}
5900 
5901 	return 0;
5902 }
5903 
5904 static int
5905 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
5906 			    const struct drm_plane_state *plane_state,
5907 			    const u64 tiling_flags,
5908 			    struct dc_plane_info *plane_info,
5909 			    struct dc_plane_address *address,
5910 			    bool tmz_surface)
5911 {
5912 	const struct drm_framebuffer *fb = plane_state->fb;
5913 	const struct amdgpu_framebuffer *afb =
5914 		to_amdgpu_framebuffer(plane_state->fb);
5915 	int ret;
5916 
5917 	memset(plane_info, 0, sizeof(*plane_info));
5918 
5919 	switch (fb->format->format) {
5920 	case DRM_FORMAT_C8:
5921 		plane_info->format =
5922 			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
5923 		break;
5924 	case DRM_FORMAT_RGB565:
5925 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
5926 		break;
5927 	case DRM_FORMAT_XRGB8888:
5928 	case DRM_FORMAT_ARGB8888:
5929 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
5930 		break;
5931 	case DRM_FORMAT_XRGB2101010:
5932 	case DRM_FORMAT_ARGB2101010:
5933 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
5934 		break;
5935 	case DRM_FORMAT_XBGR2101010:
5936 	case DRM_FORMAT_ABGR2101010:
5937 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
5938 		break;
5939 	case DRM_FORMAT_XBGR8888:
5940 	case DRM_FORMAT_ABGR8888:
5941 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
5942 		break;
5943 	case DRM_FORMAT_NV21:
5944 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
5945 		break;
5946 	case DRM_FORMAT_NV12:
5947 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
5948 		break;
5949 	case DRM_FORMAT_P010:
5950 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
5951 		break;
5952 	case DRM_FORMAT_XRGB16161616F:
5953 	case DRM_FORMAT_ARGB16161616F:
5954 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
5955 		break;
5956 	case DRM_FORMAT_XBGR16161616F:
5957 	case DRM_FORMAT_ABGR16161616F:
5958 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
5959 		break;
5960 	case DRM_FORMAT_XRGB16161616:
5961 	case DRM_FORMAT_ARGB16161616:
5962 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
5963 		break;
5964 	case DRM_FORMAT_XBGR16161616:
5965 	case DRM_FORMAT_ABGR16161616:
5966 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
5967 		break;
5968 	default:
5969 		drm_err(adev_to_drm(adev),
5970 			"Unsupported screen format %p4cc\n",
5971 			&fb->format->format);
5972 		return -EINVAL;
5973 	}
5974 
5975 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
5976 	case DRM_MODE_ROTATE_0:
5977 		plane_info->rotation = ROTATION_ANGLE_0;
5978 		break;
5979 	case DRM_MODE_ROTATE_90:
5980 		plane_info->rotation = ROTATION_ANGLE_90;
5981 		break;
5982 	case DRM_MODE_ROTATE_180:
5983 		plane_info->rotation = ROTATION_ANGLE_180;
5984 		break;
5985 	case DRM_MODE_ROTATE_270:
5986 		plane_info->rotation = ROTATION_ANGLE_270;
5987 		break;
5988 	default:
5989 		plane_info->rotation = ROTATION_ANGLE_0;
5990 		break;
5991 	}
5992 
5993 
5994 	plane_info->visible = true;
5995 	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
5996 
5997 	plane_info->layer_index = plane_state->normalized_zpos;
5998 
5999 	ret = fill_plane_color_attributes(plane_state, plane_info->format,
6000 					  &plane_info->color_space);
6001 	if (ret)
6002 		return ret;
6003 
6004 	ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
6005 					   plane_info->rotation, tiling_flags,
6006 					   &plane_info->tiling_info,
6007 					   &plane_info->plane_size,
6008 					   &plane_info->dcc, address,
6009 					   tmz_surface);
6010 	if (ret)
6011 		return ret;
6012 
6013 	amdgpu_dm_plane_fill_blending_from_plane_state(
6014 		plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
6015 		&plane_info->global_alpha, &plane_info->global_alpha_value);
6016 
6017 	return 0;
6018 }
6019 
6020 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
6021 				    struct dc_plane_state *dc_plane_state,
6022 				    struct drm_plane_state *plane_state,
6023 				    struct drm_crtc_state *crtc_state)
6024 {
6025 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6026 	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
6027 	struct dc_scaling_info scaling_info;
6028 	struct dc_plane_info plane_info;
6029 	int ret;
6030 
6031 	ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
6032 	if (ret)
6033 		return ret;
6034 
6035 	dc_plane_state->src_rect = scaling_info.src_rect;
6036 	dc_plane_state->dst_rect = scaling_info.dst_rect;
6037 	dc_plane_state->clip_rect = scaling_info.clip_rect;
6038 	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
6039 
6040 	ret = fill_dc_plane_info_and_addr(adev, plane_state,
6041 					  afb->tiling_flags,
6042 					  &plane_info,
6043 					  &dc_plane_state->address,
6044 					  afb->tmz_surface);
6045 	if (ret)
6046 		return ret;
6047 
6048 	dc_plane_state->format = plane_info.format;
6049 	dc_plane_state->color_space = plane_info.color_space;
6050 	dc_plane_state->format = plane_info.format;
6051 	dc_plane_state->plane_size = plane_info.plane_size;
6052 	dc_plane_state->rotation = plane_info.rotation;
6053 	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
6054 	dc_plane_state->stereo_format = plane_info.stereo_format;
6055 	dc_plane_state->tiling_info = plane_info.tiling_info;
6056 	dc_plane_state->visible = plane_info.visible;
6057 	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
6058 	dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
6059 	dc_plane_state->global_alpha = plane_info.global_alpha;
6060 	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
6061 	dc_plane_state->dcc = plane_info.dcc;
6062 	dc_plane_state->layer_index = plane_info.layer_index;
6063 	dc_plane_state->flip_int_enabled = true;
6064 
6065 	/*
6066 	 * Always set input transfer function, since plane state is refreshed
6067 	 * every time.
6068 	 */
6069 	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state,
6070 						plane_state,
6071 						dc_plane_state);
6072 	if (ret)
6073 		return ret;
6074 
6075 	return 0;
6076 }
6077 
6078 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
6079 				      struct rect *dirty_rect, int32_t x,
6080 				      s32 y, s32 width, s32 height,
6081 				      int *i, bool ffu)
6082 {
6083 	WARN_ON(*i >= DC_MAX_DIRTY_RECTS);
6084 
6085 	dirty_rect->x = x;
6086 	dirty_rect->y = y;
6087 	dirty_rect->width = width;
6088 	dirty_rect->height = height;
6089 
6090 	if (ffu)
6091 		drm_dbg(plane->dev,
6092 			"[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
6093 			plane->base.id, width, height);
6094 	else
6095 		drm_dbg(plane->dev,
6096 			"[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
6097 			plane->base.id, x, y, width, height);
6098 
6099 	(*i)++;
6100 }
6101 
6102 /**
6103  * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
6104  *
6105  * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
6106  *         remote fb
6107  * @old_plane_state: Old state of @plane
6108  * @new_plane_state: New state of @plane
6109  * @crtc_state: New state of CRTC connected to the @plane
6110  * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
6111  * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled.
6112  *             If PSR SU is enabled and damage clips are available, only the regions of the screen
6113  *             that have changed will be updated. If PSR SU is not enabled,
6114  *             or if damage clips are not available, the entire screen will be updated.
6115  * @dirty_regions_changed: dirty regions changed
6116  *
6117  * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
6118  * (referred to as "damage clips" in DRM nomenclature) that require updating on
6119  * the eDP remote buffer. The responsibility of specifying the dirty regions is
6120  * amdgpu_dm's.
6121  *
6122  * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
6123  * plane with regions that require flushing to the eDP remote buffer. In
6124  * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
6125  * implicitly provide damage clips without any client support via the plane
6126  * bounds.
6127  */
6128 static void fill_dc_dirty_rects(struct drm_plane *plane,
6129 				struct drm_plane_state *old_plane_state,
6130 				struct drm_plane_state *new_plane_state,
6131 				struct drm_crtc_state *crtc_state,
6132 				struct dc_flip_addrs *flip_addrs,
6133 				bool is_psr_su,
6134 				bool *dirty_regions_changed)
6135 {
6136 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6137 	struct rect *dirty_rects = flip_addrs->dirty_rects;
6138 	u32 num_clips;
6139 	struct drm_mode_rect *clips;
6140 	bool bb_changed;
6141 	bool fb_changed;
6142 	u32 i = 0;
6143 	*dirty_regions_changed = false;
6144 
6145 	/*
6146 	 * Cursor plane has it's own dirty rect update interface. See
6147 	 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
6148 	 */
6149 	if (plane->type == DRM_PLANE_TYPE_CURSOR)
6150 		return;
6151 
6152 	if (new_plane_state->rotation != DRM_MODE_ROTATE_0)
6153 		goto ffu;
6154 
6155 	num_clips = drm_plane_get_damage_clips_count(new_plane_state);
6156 	clips = drm_plane_get_damage_clips(new_plane_state);
6157 
6158 	if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 &&
6159 						   is_psr_su)))
6160 		goto ffu;
6161 
6162 	if (!dm_crtc_state->mpo_requested) {
6163 		if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
6164 			goto ffu;
6165 
6166 		for (; flip_addrs->dirty_rect_count < num_clips; clips++)
6167 			fill_dc_dirty_rect(new_plane_state->plane,
6168 					   &dirty_rects[flip_addrs->dirty_rect_count],
6169 					   clips->x1, clips->y1,
6170 					   clips->x2 - clips->x1, clips->y2 - clips->y1,
6171 					   &flip_addrs->dirty_rect_count,
6172 					   false);
6173 		return;
6174 	}
6175 
6176 	/*
6177 	 * MPO is requested. Add entire plane bounding box to dirty rects if
6178 	 * flipped to or damaged.
6179 	 *
6180 	 * If plane is moved or resized, also add old bounding box to dirty
6181 	 * rects.
6182 	 */
6183 	fb_changed = old_plane_state->fb->base.id !=
6184 		     new_plane_state->fb->base.id;
6185 	bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
6186 		      old_plane_state->crtc_y != new_plane_state->crtc_y ||
6187 		      old_plane_state->crtc_w != new_plane_state->crtc_w ||
6188 		      old_plane_state->crtc_h != new_plane_state->crtc_h);
6189 
6190 	drm_dbg(plane->dev,
6191 		"[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
6192 		new_plane_state->plane->base.id,
6193 		bb_changed, fb_changed, num_clips);
6194 
6195 	*dirty_regions_changed = bb_changed;
6196 
6197 	if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS)
6198 		goto ffu;
6199 
6200 	if (bb_changed) {
6201 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6202 				   new_plane_state->crtc_x,
6203 				   new_plane_state->crtc_y,
6204 				   new_plane_state->crtc_w,
6205 				   new_plane_state->crtc_h, &i, false);
6206 
6207 		/* Add old plane bounding-box if plane is moved or resized */
6208 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6209 				   old_plane_state->crtc_x,
6210 				   old_plane_state->crtc_y,
6211 				   old_plane_state->crtc_w,
6212 				   old_plane_state->crtc_h, &i, false);
6213 	}
6214 
6215 	if (num_clips) {
6216 		for (; i < num_clips; clips++)
6217 			fill_dc_dirty_rect(new_plane_state->plane,
6218 					   &dirty_rects[i], clips->x1,
6219 					   clips->y1, clips->x2 - clips->x1,
6220 					   clips->y2 - clips->y1, &i, false);
6221 	} else if (fb_changed && !bb_changed) {
6222 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6223 				   new_plane_state->crtc_x,
6224 				   new_plane_state->crtc_y,
6225 				   new_plane_state->crtc_w,
6226 				   new_plane_state->crtc_h, &i, false);
6227 	}
6228 
6229 	flip_addrs->dirty_rect_count = i;
6230 	return;
6231 
6232 ffu:
6233 	fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
6234 			   dm_crtc_state->base.mode.crtc_hdisplay,
6235 			   dm_crtc_state->base.mode.crtc_vdisplay,
6236 			   &flip_addrs->dirty_rect_count, true);
6237 }
6238 
6239 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
6240 					   const struct dm_connector_state *dm_state,
6241 					   struct dc_stream_state *stream)
6242 {
6243 	enum amdgpu_rmx_type rmx_type;
6244 
6245 	struct rect src = { 0 }; /* viewport in composition space*/
6246 	struct rect dst = { 0 }; /* stream addressable area */
6247 
6248 	/* no mode. nothing to be done */
6249 	if (!mode)
6250 		return;
6251 
6252 	/* Full screen scaling by default */
6253 	src.width = mode->hdisplay;
6254 	src.height = mode->vdisplay;
6255 	dst.width = stream->timing.h_addressable;
6256 	dst.height = stream->timing.v_addressable;
6257 
6258 	if (dm_state) {
6259 		rmx_type = dm_state->scaling;
6260 		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
6261 			if (src.width * dst.height <
6262 					src.height * dst.width) {
6263 				/* height needs less upscaling/more downscaling */
6264 				dst.width = src.width *
6265 						dst.height / src.height;
6266 			} else {
6267 				/* width needs less upscaling/more downscaling */
6268 				dst.height = src.height *
6269 						dst.width / src.width;
6270 			}
6271 		} else if (rmx_type == RMX_CENTER) {
6272 			dst = src;
6273 		}
6274 
6275 		dst.x = (stream->timing.h_addressable - dst.width) / 2;
6276 		dst.y = (stream->timing.v_addressable - dst.height) / 2;
6277 
6278 		if (dm_state->underscan_enable) {
6279 			dst.x += dm_state->underscan_hborder / 2;
6280 			dst.y += dm_state->underscan_vborder / 2;
6281 			dst.width -= dm_state->underscan_hborder;
6282 			dst.height -= dm_state->underscan_vborder;
6283 		}
6284 	}
6285 
6286 	stream->src = src;
6287 	stream->dst = dst;
6288 
6289 	DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
6290 		      dst.x, dst.y, dst.width, dst.height);
6291 
6292 }
6293 
6294 static enum dc_color_depth
6295 convert_color_depth_from_display_info(const struct drm_connector *connector,
6296 				      bool is_y420, int requested_bpc)
6297 {
6298 	u8 bpc;
6299 
6300 	if (is_y420) {
6301 		bpc = 8;
6302 
6303 		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
6304 		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
6305 			bpc = 16;
6306 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
6307 			bpc = 12;
6308 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
6309 			bpc = 10;
6310 	} else {
6311 		bpc = (uint8_t)connector->display_info.bpc;
6312 		/* Assume 8 bpc by default if no bpc is specified. */
6313 		bpc = bpc ? bpc : 8;
6314 	}
6315 
6316 	if (requested_bpc > 0) {
6317 		/*
6318 		 * Cap display bpc based on the user requested value.
6319 		 *
6320 		 * The value for state->max_bpc may not correctly updated
6321 		 * depending on when the connector gets added to the state
6322 		 * or if this was called outside of atomic check, so it
6323 		 * can't be used directly.
6324 		 */
6325 		bpc = min_t(u8, bpc, requested_bpc);
6326 
6327 		/* Round down to the nearest even number. */
6328 		bpc = bpc - (bpc & 1);
6329 	}
6330 
6331 	switch (bpc) {
6332 	case 0:
6333 		/*
6334 		 * Temporary Work around, DRM doesn't parse color depth for
6335 		 * EDID revision before 1.4
6336 		 * TODO: Fix edid parsing
6337 		 */
6338 		return COLOR_DEPTH_888;
6339 	case 6:
6340 		return COLOR_DEPTH_666;
6341 	case 8:
6342 		return COLOR_DEPTH_888;
6343 	case 10:
6344 		return COLOR_DEPTH_101010;
6345 	case 12:
6346 		return COLOR_DEPTH_121212;
6347 	case 14:
6348 		return COLOR_DEPTH_141414;
6349 	case 16:
6350 		return COLOR_DEPTH_161616;
6351 	default:
6352 		return COLOR_DEPTH_UNDEFINED;
6353 	}
6354 }
6355 
6356 static enum dc_aspect_ratio
6357 get_aspect_ratio(const struct drm_display_mode *mode_in)
6358 {
6359 	/* 1-1 mapping, since both enums follow the HDMI spec. */
6360 	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
6361 }
6362 
6363 static enum dc_color_space
6364 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing,
6365 		       const struct drm_connector_state *connector_state)
6366 {
6367 	enum dc_color_space color_space = COLOR_SPACE_SRGB;
6368 
6369 	switch (connector_state->colorspace) {
6370 	case DRM_MODE_COLORIMETRY_BT601_YCC:
6371 		if (dc_crtc_timing->flags.Y_ONLY)
6372 			color_space = COLOR_SPACE_YCBCR601_LIMITED;
6373 		else
6374 			color_space = COLOR_SPACE_YCBCR601;
6375 		break;
6376 	case DRM_MODE_COLORIMETRY_BT709_YCC:
6377 		if (dc_crtc_timing->flags.Y_ONLY)
6378 			color_space = COLOR_SPACE_YCBCR709_LIMITED;
6379 		else
6380 			color_space = COLOR_SPACE_YCBCR709;
6381 		break;
6382 	case DRM_MODE_COLORIMETRY_OPRGB:
6383 		color_space = COLOR_SPACE_ADOBERGB;
6384 		break;
6385 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
6386 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
6387 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB)
6388 			color_space = COLOR_SPACE_2020_RGB_FULLRANGE;
6389 		else
6390 			color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
6391 		break;
6392 	case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601
6393 	default:
6394 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) {
6395 			color_space = COLOR_SPACE_SRGB;
6396 			if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED)
6397 				color_space = COLOR_SPACE_SRGB_LIMITED;
6398 		/*
6399 		 * 27030khz is the separation point between HDTV and SDTV
6400 		 * according to HDMI spec, we use YCbCr709 and YCbCr601
6401 		 * respectively
6402 		 */
6403 		} else if (dc_crtc_timing->pix_clk_100hz > 270300) {
6404 			if (dc_crtc_timing->flags.Y_ONLY)
6405 				color_space =
6406 					COLOR_SPACE_YCBCR709_LIMITED;
6407 			else
6408 				color_space = COLOR_SPACE_YCBCR709;
6409 		} else {
6410 			if (dc_crtc_timing->flags.Y_ONLY)
6411 				color_space =
6412 					COLOR_SPACE_YCBCR601_LIMITED;
6413 			else
6414 				color_space = COLOR_SPACE_YCBCR601;
6415 		}
6416 		break;
6417 	}
6418 
6419 	return color_space;
6420 }
6421 
6422 static enum display_content_type
6423 get_output_content_type(const struct drm_connector_state *connector_state)
6424 {
6425 	switch (connector_state->content_type) {
6426 	default:
6427 	case DRM_MODE_CONTENT_TYPE_NO_DATA:
6428 		return DISPLAY_CONTENT_TYPE_NO_DATA;
6429 	case DRM_MODE_CONTENT_TYPE_GRAPHICS:
6430 		return DISPLAY_CONTENT_TYPE_GRAPHICS;
6431 	case DRM_MODE_CONTENT_TYPE_PHOTO:
6432 		return DISPLAY_CONTENT_TYPE_PHOTO;
6433 	case DRM_MODE_CONTENT_TYPE_CINEMA:
6434 		return DISPLAY_CONTENT_TYPE_CINEMA;
6435 	case DRM_MODE_CONTENT_TYPE_GAME:
6436 		return DISPLAY_CONTENT_TYPE_GAME;
6437 	}
6438 }
6439 
6440 static bool adjust_colour_depth_from_display_info(
6441 	struct dc_crtc_timing *timing_out,
6442 	const struct drm_display_info *info)
6443 {
6444 	enum dc_color_depth depth = timing_out->display_color_depth;
6445 	int normalized_clk;
6446 
6447 	do {
6448 		normalized_clk = timing_out->pix_clk_100hz / 10;
6449 		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
6450 		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
6451 			normalized_clk /= 2;
6452 		/* Adjusting pix clock following on HDMI spec based on colour depth */
6453 		switch (depth) {
6454 		case COLOR_DEPTH_888:
6455 			break;
6456 		case COLOR_DEPTH_101010:
6457 			normalized_clk = (normalized_clk * 30) / 24;
6458 			break;
6459 		case COLOR_DEPTH_121212:
6460 			normalized_clk = (normalized_clk * 36) / 24;
6461 			break;
6462 		case COLOR_DEPTH_161616:
6463 			normalized_clk = (normalized_clk * 48) / 24;
6464 			break;
6465 		default:
6466 			/* The above depths are the only ones valid for HDMI. */
6467 			return false;
6468 		}
6469 		if (normalized_clk <= info->max_tmds_clock) {
6470 			timing_out->display_color_depth = depth;
6471 			return true;
6472 		}
6473 	} while (--depth > COLOR_DEPTH_666);
6474 	return false;
6475 }
6476 
6477 static void fill_stream_properties_from_drm_display_mode(
6478 	struct dc_stream_state *stream,
6479 	const struct drm_display_mode *mode_in,
6480 	const struct drm_connector *connector,
6481 	const struct drm_connector_state *connector_state,
6482 	const struct dc_stream_state *old_stream,
6483 	int requested_bpc)
6484 {
6485 	struct dc_crtc_timing *timing_out = &stream->timing;
6486 	const struct drm_display_info *info = &connector->display_info;
6487 	struct amdgpu_dm_connector *aconnector = NULL;
6488 	struct hdmi_vendor_infoframe hv_frame;
6489 	struct hdmi_avi_infoframe avi_frame;
6490 	ssize_t err;
6491 
6492 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
6493 		aconnector = to_amdgpu_dm_connector(connector);
6494 
6495 	memset(&hv_frame, 0, sizeof(hv_frame));
6496 	memset(&avi_frame, 0, sizeof(avi_frame));
6497 
6498 	timing_out->h_border_left = 0;
6499 	timing_out->h_border_right = 0;
6500 	timing_out->v_border_top = 0;
6501 	timing_out->v_border_bottom = 0;
6502 	/* TODO: un-hardcode */
6503 	if (drm_mode_is_420_only(info, mode_in)
6504 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6505 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6506 	else if (drm_mode_is_420_also(info, mode_in)
6507 			&& aconnector
6508 			&& aconnector->force_yuv420_output)
6509 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6510 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422)
6511 			&& aconnector
6512 			&& aconnector->force_yuv422_output)
6513 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422;
6514 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
6515 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6516 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
6517 	else
6518 		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
6519 
6520 	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
6521 	timing_out->display_color_depth = convert_color_depth_from_display_info(
6522 		connector,
6523 		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
6524 		requested_bpc);
6525 	timing_out->scan_type = SCANNING_TYPE_NODATA;
6526 	timing_out->hdmi_vic = 0;
6527 
6528 	if (old_stream) {
6529 		timing_out->vic = old_stream->timing.vic;
6530 		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
6531 		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
6532 	} else {
6533 		timing_out->vic = drm_match_cea_mode(mode_in);
6534 		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
6535 			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
6536 		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
6537 			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
6538 	}
6539 
6540 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6541 		err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame,
6542 							       (struct drm_connector *)connector,
6543 							       mode_in);
6544 		if (err < 0)
6545 			drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n",
6546 				      connector->name, err);
6547 		timing_out->vic = avi_frame.video_code;
6548 		err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame,
6549 								  (struct drm_connector *)connector,
6550 								  mode_in);
6551 		if (err < 0)
6552 			drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n",
6553 				      connector->name, err);
6554 		timing_out->hdmi_vic = hv_frame.vic;
6555 	}
6556 
6557 	if (aconnector && is_freesync_video_mode(mode_in, aconnector)) {
6558 		timing_out->h_addressable = mode_in->hdisplay;
6559 		timing_out->h_total = mode_in->htotal;
6560 		timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
6561 		timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
6562 		timing_out->v_total = mode_in->vtotal;
6563 		timing_out->v_addressable = mode_in->vdisplay;
6564 		timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
6565 		timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
6566 		timing_out->pix_clk_100hz = mode_in->clock * 10;
6567 	} else {
6568 		timing_out->h_addressable = mode_in->crtc_hdisplay;
6569 		timing_out->h_total = mode_in->crtc_htotal;
6570 		timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
6571 		timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
6572 		timing_out->v_total = mode_in->crtc_vtotal;
6573 		timing_out->v_addressable = mode_in->crtc_vdisplay;
6574 		timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
6575 		timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
6576 		timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
6577 	}
6578 
6579 	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
6580 
6581 	stream->out_transfer_func.type = TF_TYPE_PREDEFINED;
6582 	stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB;
6583 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6584 		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
6585 		    drm_mode_is_420_also(info, mode_in) &&
6586 		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
6587 			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6588 			adjust_colour_depth_from_display_info(timing_out, info);
6589 		}
6590 	}
6591 
6592 	stream->output_color_space = get_output_color_space(timing_out, connector_state);
6593 	stream->content_type = get_output_content_type(connector_state);
6594 }
6595 
6596 static void fill_audio_info(struct audio_info *audio_info,
6597 			    const struct drm_connector *drm_connector,
6598 			    const struct dc_sink *dc_sink)
6599 {
6600 	int i = 0;
6601 	int cea_revision = 0;
6602 	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
6603 
6604 	audio_info->manufacture_id = edid_caps->manufacturer_id;
6605 	audio_info->product_id = edid_caps->product_id;
6606 
6607 	cea_revision = drm_connector->display_info.cea_rev;
6608 
6609 	strscpy(audio_info->display_name,
6610 		edid_caps->display_name,
6611 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
6612 
6613 	if (cea_revision >= 3) {
6614 		audio_info->mode_count = edid_caps->audio_mode_count;
6615 
6616 		for (i = 0; i < audio_info->mode_count; ++i) {
6617 			audio_info->modes[i].format_code =
6618 					(enum audio_format_code)
6619 					(edid_caps->audio_modes[i].format_code);
6620 			audio_info->modes[i].channel_count =
6621 					edid_caps->audio_modes[i].channel_count;
6622 			audio_info->modes[i].sample_rates.all =
6623 					edid_caps->audio_modes[i].sample_rate;
6624 			audio_info->modes[i].sample_size =
6625 					edid_caps->audio_modes[i].sample_size;
6626 		}
6627 	}
6628 
6629 	audio_info->flags.all = edid_caps->speaker_flags;
6630 
6631 	/* TODO: We only check for the progressive mode, check for interlace mode too */
6632 	if (drm_connector->latency_present[0]) {
6633 		audio_info->video_latency = drm_connector->video_latency[0];
6634 		audio_info->audio_latency = drm_connector->audio_latency[0];
6635 	}
6636 
6637 	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */
6638 
6639 }
6640 
6641 static void
6642 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
6643 				      struct drm_display_mode *dst_mode)
6644 {
6645 	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
6646 	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
6647 	dst_mode->crtc_clock = src_mode->crtc_clock;
6648 	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
6649 	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
6650 	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
6651 	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
6652 	dst_mode->crtc_htotal = src_mode->crtc_htotal;
6653 	dst_mode->crtc_hskew = src_mode->crtc_hskew;
6654 	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
6655 	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
6656 	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
6657 	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
6658 	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
6659 }
6660 
6661 static void
6662 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
6663 					const struct drm_display_mode *native_mode,
6664 					bool scale_enabled)
6665 {
6666 	if (scale_enabled || (
6667 	    native_mode->clock == drm_mode->clock &&
6668 	    native_mode->htotal == drm_mode->htotal &&
6669 	    native_mode->vtotal == drm_mode->vtotal)) {
6670 		if (native_mode->crtc_clock)
6671 			copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
6672 	} else {
6673 		/* no scaling nor amdgpu inserted, no need to patch */
6674 	}
6675 }
6676 
6677 static struct dc_sink *
6678 create_fake_sink(struct drm_device *dev, struct dc_link *link)
6679 {
6680 	struct dc_sink_init_data sink_init_data = { 0 };
6681 	struct dc_sink *sink = NULL;
6682 
6683 	sink_init_data.link = link;
6684 	sink_init_data.sink_signal = link->connector_signal;
6685 
6686 	sink = dc_sink_create(&sink_init_data);
6687 	if (!sink) {
6688 		drm_err(dev, "Failed to create sink!\n");
6689 		return NULL;
6690 	}
6691 	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
6692 
6693 	return sink;
6694 }
6695 
6696 static void set_multisync_trigger_params(
6697 		struct dc_stream_state *stream)
6698 {
6699 	struct dc_stream_state *master = NULL;
6700 
6701 	if (stream->triggered_crtc_reset.enabled) {
6702 		master = stream->triggered_crtc_reset.event_source;
6703 		stream->triggered_crtc_reset.event =
6704 			master->timing.flags.VSYNC_POSITIVE_POLARITY ?
6705 			CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
6706 		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
6707 	}
6708 }
6709 
6710 static void set_master_stream(struct dc_stream_state *stream_set[],
6711 			      int stream_count)
6712 {
6713 	int j, highest_rfr = 0, master_stream = 0;
6714 
6715 	for (j = 0;  j < stream_count; j++) {
6716 		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
6717 			int refresh_rate = 0;
6718 
6719 			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
6720 				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
6721 			if (refresh_rate > highest_rfr) {
6722 				highest_rfr = refresh_rate;
6723 				master_stream = j;
6724 			}
6725 		}
6726 	}
6727 	for (j = 0;  j < stream_count; j++) {
6728 		if (stream_set[j])
6729 			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
6730 	}
6731 }
6732 
6733 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
6734 {
6735 	int i = 0;
6736 	struct dc_stream_state *stream;
6737 
6738 	if (context->stream_count < 2)
6739 		return;
6740 	for (i = 0; i < context->stream_count ; i++) {
6741 		if (!context->streams[i])
6742 			continue;
6743 		/*
6744 		 * TODO: add a function to read AMD VSDB bits and set
6745 		 * crtc_sync_master.multi_sync_enabled flag
6746 		 * For now it's set to false
6747 		 */
6748 	}
6749 
6750 	set_master_stream(context->streams, context->stream_count);
6751 
6752 	for (i = 0; i < context->stream_count ; i++) {
6753 		stream = context->streams[i];
6754 
6755 		if (!stream)
6756 			continue;
6757 
6758 		set_multisync_trigger_params(stream);
6759 	}
6760 }
6761 
6762 /**
6763  * DOC: FreeSync Video
6764  *
6765  * When a userspace application wants to play a video, the content follows a
6766  * standard format definition that usually specifies the FPS for that format.
6767  * The below list illustrates some video format and the expected FPS,
6768  * respectively:
6769  *
6770  * - TV/NTSC (23.976 FPS)
6771  * - Cinema (24 FPS)
6772  * - TV/PAL (25 FPS)
6773  * - TV/NTSC (29.97 FPS)
6774  * - TV/NTSC (30 FPS)
6775  * - Cinema HFR (48 FPS)
6776  * - TV/PAL (50 FPS)
6777  * - Commonly used (60 FPS)
6778  * - Multiples of 24 (48,72,96 FPS)
6779  *
6780  * The list of standards video format is not huge and can be added to the
6781  * connector modeset list beforehand. With that, userspace can leverage
6782  * FreeSync to extends the front porch in order to attain the target refresh
6783  * rate. Such a switch will happen seamlessly, without screen blanking or
6784  * reprogramming of the output in any other way. If the userspace requests a
6785  * modesetting change compatible with FreeSync modes that only differ in the
6786  * refresh rate, DC will skip the full update and avoid blink during the
6787  * transition. For example, the video player can change the modesetting from
6788  * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
6789  * causing any display blink. This same concept can be applied to a mode
6790  * setting change.
6791  */
6792 static struct drm_display_mode *
6793 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
6794 		bool use_probed_modes)
6795 {
6796 	struct drm_display_mode *m, *m_pref = NULL;
6797 	u16 current_refresh, highest_refresh;
6798 	struct list_head *list_head = use_probed_modes ?
6799 		&aconnector->base.probed_modes :
6800 		&aconnector->base.modes;
6801 
6802 	if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
6803 		return NULL;
6804 
6805 	if (aconnector->freesync_vid_base.clock != 0)
6806 		return &aconnector->freesync_vid_base;
6807 
6808 	/* Find the preferred mode */
6809 	list_for_each_entry(m, list_head, head) {
6810 		if (m->type & DRM_MODE_TYPE_PREFERRED) {
6811 			m_pref = m;
6812 			break;
6813 		}
6814 	}
6815 
6816 	if (!m_pref) {
6817 		/* Probably an EDID with no preferred mode. Fallback to first entry */
6818 		m_pref = list_first_entry_or_null(
6819 				&aconnector->base.modes, struct drm_display_mode, head);
6820 		if (!m_pref) {
6821 			drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n");
6822 			return NULL;
6823 		}
6824 	}
6825 
6826 	highest_refresh = drm_mode_vrefresh(m_pref);
6827 
6828 	/*
6829 	 * Find the mode with highest refresh rate with same resolution.
6830 	 * For some monitors, preferred mode is not the mode with highest
6831 	 * supported refresh rate.
6832 	 */
6833 	list_for_each_entry(m, list_head, head) {
6834 		current_refresh  = drm_mode_vrefresh(m);
6835 
6836 		if (m->hdisplay == m_pref->hdisplay &&
6837 		    m->vdisplay == m_pref->vdisplay &&
6838 		    highest_refresh < current_refresh) {
6839 			highest_refresh = current_refresh;
6840 			m_pref = m;
6841 		}
6842 	}
6843 
6844 	drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
6845 	return m_pref;
6846 }
6847 
6848 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
6849 		struct amdgpu_dm_connector *aconnector)
6850 {
6851 	struct drm_display_mode *high_mode;
6852 	int timing_diff;
6853 
6854 	high_mode = get_highest_refresh_rate_mode(aconnector, false);
6855 	if (!high_mode || !mode)
6856 		return false;
6857 
6858 	timing_diff = high_mode->vtotal - mode->vtotal;
6859 
6860 	if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
6861 	    high_mode->hdisplay != mode->hdisplay ||
6862 	    high_mode->vdisplay != mode->vdisplay ||
6863 	    high_mode->hsync_start != mode->hsync_start ||
6864 	    high_mode->hsync_end != mode->hsync_end ||
6865 	    high_mode->htotal != mode->htotal ||
6866 	    high_mode->hskew != mode->hskew ||
6867 	    high_mode->vscan != mode->vscan ||
6868 	    high_mode->vsync_start - mode->vsync_start != timing_diff ||
6869 	    high_mode->vsync_end - mode->vsync_end != timing_diff)
6870 		return false;
6871 	else
6872 		return true;
6873 }
6874 
6875 #if defined(CONFIG_DRM_AMD_DC_FP)
6876 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
6877 			    struct dc_sink *sink, struct dc_stream_state *stream,
6878 			    struct dsc_dec_dpcd_caps *dsc_caps)
6879 {
6880 	stream->timing.flags.DSC = 0;
6881 	dsc_caps->is_dsc_supported = false;
6882 
6883 	if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
6884 	    sink->sink_signal == SIGNAL_TYPE_EDP)) {
6885 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
6886 			sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
6887 			dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
6888 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
6889 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
6890 				dsc_caps);
6891 	}
6892 }
6893 
6894 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
6895 				    struct dc_sink *sink, struct dc_stream_state *stream,
6896 				    struct dsc_dec_dpcd_caps *dsc_caps,
6897 				    uint32_t max_dsc_target_bpp_limit_override)
6898 {
6899 	const struct dc_link_settings *verified_link_cap = NULL;
6900 	u32 link_bw_in_kbps;
6901 	u32 edp_min_bpp_x16, edp_max_bpp_x16;
6902 	struct dc *dc = sink->ctx->dc;
6903 	struct dc_dsc_bw_range bw_range = {0};
6904 	struct dc_dsc_config dsc_cfg = {0};
6905 	struct dc_dsc_config_options dsc_options = {0};
6906 
6907 	dc_dsc_get_default_config_option(dc, &dsc_options);
6908 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6909 
6910 	verified_link_cap = dc_link_get_link_cap(stream->link);
6911 	link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
6912 	edp_min_bpp_x16 = 8 * 16;
6913 	edp_max_bpp_x16 = 8 * 16;
6914 
6915 	if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
6916 		edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
6917 
6918 	if (edp_max_bpp_x16 < edp_min_bpp_x16)
6919 		edp_min_bpp_x16 = edp_max_bpp_x16;
6920 
6921 	if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
6922 				dc->debug.dsc_min_slice_height_override,
6923 				edp_min_bpp_x16, edp_max_bpp_x16,
6924 				dsc_caps,
6925 				&stream->timing,
6926 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6927 				&bw_range)) {
6928 
6929 		if (bw_range.max_kbps < link_bw_in_kbps) {
6930 			if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6931 					dsc_caps,
6932 					&dsc_options,
6933 					0,
6934 					&stream->timing,
6935 					dc_link_get_highest_encoding_format(aconnector->dc_link),
6936 					&dsc_cfg)) {
6937 				stream->timing.dsc_cfg = dsc_cfg;
6938 				stream->timing.flags.DSC = 1;
6939 				stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
6940 			}
6941 			return;
6942 		}
6943 	}
6944 
6945 	if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6946 				dsc_caps,
6947 				&dsc_options,
6948 				link_bw_in_kbps,
6949 				&stream->timing,
6950 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6951 				&dsc_cfg)) {
6952 		stream->timing.dsc_cfg = dsc_cfg;
6953 		stream->timing.flags.DSC = 1;
6954 	}
6955 }
6956 
6957 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
6958 					struct dc_sink *sink, struct dc_stream_state *stream,
6959 					struct dsc_dec_dpcd_caps *dsc_caps)
6960 {
6961 	struct drm_connector *drm_connector = &aconnector->base;
6962 	u32 link_bandwidth_kbps;
6963 	struct dc *dc = sink->ctx->dc;
6964 	u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
6965 	u32 dsc_max_supported_bw_in_kbps;
6966 	u32 max_dsc_target_bpp_limit_override =
6967 		drm_connector->display_info.max_dsc_bpp;
6968 	struct dc_dsc_config_options dsc_options = {0};
6969 
6970 	dc_dsc_get_default_config_option(dc, &dsc_options);
6971 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6972 
6973 	link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
6974 							dc_link_get_link_cap(aconnector->dc_link));
6975 
6976 	/* Set DSC policy according to dsc_clock_en */
6977 	dc_dsc_policy_set_enable_dsc_when_not_needed(
6978 		aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
6979 
6980 	if (sink->sink_signal == SIGNAL_TYPE_EDP &&
6981 	    !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
6982 	    dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
6983 
6984 		apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
6985 
6986 	} else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
6987 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
6988 			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
6989 						dsc_caps,
6990 						&dsc_options,
6991 						link_bandwidth_kbps,
6992 						&stream->timing,
6993 						dc_link_get_highest_encoding_format(aconnector->dc_link),
6994 						&stream->timing.dsc_cfg)) {
6995 				stream->timing.flags.DSC = 1;
6996 				drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n",
6997 							__func__, drm_connector->name);
6998 			}
6999 		} else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
7000 			timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing,
7001 					dc_link_get_highest_encoding_format(aconnector->dc_link));
7002 			max_supported_bw_in_kbps = link_bandwidth_kbps;
7003 			dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
7004 
7005 			if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
7006 					max_supported_bw_in_kbps > 0 &&
7007 					dsc_max_supported_bw_in_kbps > 0)
7008 				if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
7009 						dsc_caps,
7010 						&dsc_options,
7011 						dsc_max_supported_bw_in_kbps,
7012 						&stream->timing,
7013 						dc_link_get_highest_encoding_format(aconnector->dc_link),
7014 						&stream->timing.dsc_cfg)) {
7015 					stream->timing.flags.DSC = 1;
7016 					drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n",
7017 									 __func__, drm_connector->name);
7018 				}
7019 		}
7020 	}
7021 
7022 	/* Overwrite the stream flag if DSC is enabled through debugfs */
7023 	if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
7024 		stream->timing.flags.DSC = 1;
7025 
7026 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
7027 		stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
7028 
7029 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
7030 		stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
7031 
7032 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
7033 		stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
7034 }
7035 #endif
7036 
7037 static struct dc_stream_state *
7038 create_stream_for_sink(struct drm_connector *connector,
7039 		       const struct drm_display_mode *drm_mode,
7040 		       const struct dm_connector_state *dm_state,
7041 		       const struct dc_stream_state *old_stream,
7042 		       int requested_bpc)
7043 {
7044 	struct drm_device *dev = connector->dev;
7045 	struct amdgpu_dm_connector *aconnector = NULL;
7046 	struct drm_display_mode *preferred_mode = NULL;
7047 	const struct drm_connector_state *con_state = &dm_state->base;
7048 	struct dc_stream_state *stream = NULL;
7049 	struct drm_display_mode mode;
7050 	struct drm_display_mode saved_mode;
7051 	struct drm_display_mode *freesync_mode = NULL;
7052 	bool native_mode_found = false;
7053 	bool recalculate_timing = false;
7054 	bool scale = dm_state->scaling != RMX_OFF;
7055 	int mode_refresh;
7056 	int preferred_refresh = 0;
7057 	enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
7058 #if defined(CONFIG_DRM_AMD_DC_FP)
7059 	struct dsc_dec_dpcd_caps dsc_caps;
7060 #endif
7061 	struct dc_link *link = NULL;
7062 	struct dc_sink *sink = NULL;
7063 
7064 	drm_mode_init(&mode, drm_mode);
7065 	memset(&saved_mode, 0, sizeof(saved_mode));
7066 
7067 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) {
7068 		aconnector = NULL;
7069 		aconnector = to_amdgpu_dm_connector(connector);
7070 		link = aconnector->dc_link;
7071 	} else {
7072 		struct drm_writeback_connector *wbcon = NULL;
7073 		struct amdgpu_dm_wb_connector *dm_wbcon = NULL;
7074 
7075 		wbcon = drm_connector_to_writeback(connector);
7076 		dm_wbcon = to_amdgpu_dm_wb_connector(wbcon);
7077 		link = dm_wbcon->link;
7078 	}
7079 
7080 	if (!aconnector || !aconnector->dc_sink) {
7081 		sink = create_fake_sink(dev, link);
7082 		if (!sink)
7083 			return stream;
7084 
7085 	} else {
7086 		sink = aconnector->dc_sink;
7087 		dc_sink_retain(sink);
7088 	}
7089 
7090 	stream = dc_create_stream_for_sink(sink);
7091 
7092 	if (stream == NULL) {
7093 		drm_err(dev, "Failed to create stream for sink!\n");
7094 		goto finish;
7095 	}
7096 
7097 	/* We leave this NULL for writeback connectors */
7098 	stream->dm_stream_context = aconnector;
7099 
7100 	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
7101 		connector->display_info.hdmi.scdc.scrambling.low_rates;
7102 
7103 	list_for_each_entry(preferred_mode, &connector->modes, head) {
7104 		/* Search for preferred mode */
7105 		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
7106 			native_mode_found = true;
7107 			break;
7108 		}
7109 	}
7110 	if (!native_mode_found)
7111 		preferred_mode = list_first_entry_or_null(
7112 				&connector->modes,
7113 				struct drm_display_mode,
7114 				head);
7115 
7116 	mode_refresh = drm_mode_vrefresh(&mode);
7117 
7118 	if (preferred_mode == NULL) {
7119 		/*
7120 		 * This may not be an error, the use case is when we have no
7121 		 * usermode calls to reset and set mode upon hotplug. In this
7122 		 * case, we call set mode ourselves to restore the previous mode
7123 		 * and the modelist may not be filled in time.
7124 		 */
7125 		drm_dbg_driver(dev, "No preferred mode found\n");
7126 	} else if (aconnector) {
7127 		recalculate_timing = amdgpu_freesync_vid_mode &&
7128 				 is_freesync_video_mode(&mode, aconnector);
7129 		if (recalculate_timing) {
7130 			freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
7131 			drm_mode_copy(&saved_mode, &mode);
7132 			saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio;
7133 			drm_mode_copy(&mode, freesync_mode);
7134 			mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio;
7135 		} else {
7136 			decide_crtc_timing_for_drm_display_mode(
7137 					&mode, preferred_mode, scale);
7138 
7139 			preferred_refresh = drm_mode_vrefresh(preferred_mode);
7140 		}
7141 	}
7142 
7143 	if (recalculate_timing)
7144 		drm_mode_set_crtcinfo(&saved_mode, 0);
7145 
7146 	/*
7147 	 * If scaling is enabled and refresh rate didn't change
7148 	 * we copy the vic and polarities of the old timings
7149 	 */
7150 	if (!scale || mode_refresh != preferred_refresh)
7151 		fill_stream_properties_from_drm_display_mode(
7152 			stream, &mode, connector, con_state, NULL,
7153 			requested_bpc);
7154 	else
7155 		fill_stream_properties_from_drm_display_mode(
7156 			stream, &mode, connector, con_state, old_stream,
7157 			requested_bpc);
7158 
7159 	/* The rest isn't needed for writeback connectors */
7160 	if (!aconnector)
7161 		goto finish;
7162 
7163 	if (aconnector->timing_changed) {
7164 		drm_dbg(aconnector->base.dev,
7165 			"overriding timing for automated test, bpc %d, changing to %d\n",
7166 			stream->timing.display_color_depth,
7167 			aconnector->timing_requested->display_color_depth);
7168 		stream->timing = *aconnector->timing_requested;
7169 	}
7170 
7171 #if defined(CONFIG_DRM_AMD_DC_FP)
7172 	/* SST DSC determination policy */
7173 	update_dsc_caps(aconnector, sink, stream, &dsc_caps);
7174 	if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
7175 		apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
7176 #endif
7177 
7178 	update_stream_scaling_settings(&mode, dm_state, stream);
7179 
7180 	fill_audio_info(
7181 		&stream->audio_info,
7182 		connector,
7183 		sink);
7184 
7185 	update_stream_signal(stream, sink);
7186 
7187 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
7188 		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
7189 
7190 	if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
7191 	    stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST ||
7192 	    stream->signal == SIGNAL_TYPE_EDP) {
7193 		const struct dc_edid_caps *edid_caps;
7194 		unsigned int disable_colorimetry = 0;
7195 
7196 		if (aconnector->dc_sink) {
7197 			edid_caps = &aconnector->dc_sink->edid_caps;
7198 			disable_colorimetry = edid_caps->panel_patch.disable_colorimetry;
7199 		}
7200 
7201 		//
7202 		// should decide stream support vsc sdp colorimetry capability
7203 		// before building vsc info packet
7204 		//
7205 		stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 &&
7206 						      stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED &&
7207 						      !disable_colorimetry;
7208 
7209 		if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22)
7210 			tf = TRANSFER_FUNC_GAMMA_22;
7211 		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
7212 		aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
7213 
7214 	}
7215 finish:
7216 	dc_sink_release(sink);
7217 
7218 	return stream;
7219 }
7220 
7221 static enum drm_connector_status
7222 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
7223 {
7224 	bool connected;
7225 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7226 
7227 	/*
7228 	 * Notes:
7229 	 * 1. This interface is NOT called in context of HPD irq.
7230 	 * 2. This interface *is called* in context of user-mode ioctl. Which
7231 	 * makes it a bad place for *any* MST-related activity.
7232 	 */
7233 
7234 	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
7235 	    !aconnector->fake_enable)
7236 		connected = (aconnector->dc_sink != NULL);
7237 	else
7238 		connected = (aconnector->base.force == DRM_FORCE_ON ||
7239 				aconnector->base.force == DRM_FORCE_ON_DIGITAL);
7240 
7241 	update_subconnector_property(aconnector);
7242 
7243 	return (connected ? connector_status_connected :
7244 			connector_status_disconnected);
7245 }
7246 
7247 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
7248 					    struct drm_connector_state *connector_state,
7249 					    struct drm_property *property,
7250 					    uint64_t val)
7251 {
7252 	struct drm_device *dev = connector->dev;
7253 	struct amdgpu_device *adev = drm_to_adev(dev);
7254 	struct dm_connector_state *dm_old_state =
7255 		to_dm_connector_state(connector->state);
7256 	struct dm_connector_state *dm_new_state =
7257 		to_dm_connector_state(connector_state);
7258 
7259 	int ret = -EINVAL;
7260 
7261 	if (property == dev->mode_config.scaling_mode_property) {
7262 		enum amdgpu_rmx_type rmx_type;
7263 
7264 		switch (val) {
7265 		case DRM_MODE_SCALE_CENTER:
7266 			rmx_type = RMX_CENTER;
7267 			break;
7268 		case DRM_MODE_SCALE_ASPECT:
7269 			rmx_type = RMX_ASPECT;
7270 			break;
7271 		case DRM_MODE_SCALE_FULLSCREEN:
7272 			rmx_type = RMX_FULL;
7273 			break;
7274 		case DRM_MODE_SCALE_NONE:
7275 		default:
7276 			rmx_type = RMX_OFF;
7277 			break;
7278 		}
7279 
7280 		if (dm_old_state->scaling == rmx_type)
7281 			return 0;
7282 
7283 		dm_new_state->scaling = rmx_type;
7284 		ret = 0;
7285 	} else if (property == adev->mode_info.underscan_hborder_property) {
7286 		dm_new_state->underscan_hborder = val;
7287 		ret = 0;
7288 	} else if (property == adev->mode_info.underscan_vborder_property) {
7289 		dm_new_state->underscan_vborder = val;
7290 		ret = 0;
7291 	} else if (property == adev->mode_info.underscan_property) {
7292 		dm_new_state->underscan_enable = val;
7293 		ret = 0;
7294 	}
7295 
7296 	return ret;
7297 }
7298 
7299 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
7300 					    const struct drm_connector_state *state,
7301 					    struct drm_property *property,
7302 					    uint64_t *val)
7303 {
7304 	struct drm_device *dev = connector->dev;
7305 	struct amdgpu_device *adev = drm_to_adev(dev);
7306 	struct dm_connector_state *dm_state =
7307 		to_dm_connector_state(state);
7308 	int ret = -EINVAL;
7309 
7310 	if (property == dev->mode_config.scaling_mode_property) {
7311 		switch (dm_state->scaling) {
7312 		case RMX_CENTER:
7313 			*val = DRM_MODE_SCALE_CENTER;
7314 			break;
7315 		case RMX_ASPECT:
7316 			*val = DRM_MODE_SCALE_ASPECT;
7317 			break;
7318 		case RMX_FULL:
7319 			*val = DRM_MODE_SCALE_FULLSCREEN;
7320 			break;
7321 		case RMX_OFF:
7322 		default:
7323 			*val = DRM_MODE_SCALE_NONE;
7324 			break;
7325 		}
7326 		ret = 0;
7327 	} else if (property == adev->mode_info.underscan_hborder_property) {
7328 		*val = dm_state->underscan_hborder;
7329 		ret = 0;
7330 	} else if (property == adev->mode_info.underscan_vborder_property) {
7331 		*val = dm_state->underscan_vborder;
7332 		ret = 0;
7333 	} else if (property == adev->mode_info.underscan_property) {
7334 		*val = dm_state->underscan_enable;
7335 		ret = 0;
7336 	}
7337 
7338 	return ret;
7339 }
7340 
7341 /**
7342  * DOC: panel power savings
7343  *
7344  * The display manager allows you to set your desired **panel power savings**
7345  * level (between 0-4, with 0 representing off), e.g. using the following::
7346  *
7347  *   # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings
7348  *
7349  * Modifying this value can have implications on color accuracy, so tread
7350  * carefully.
7351  */
7352 
7353 static ssize_t panel_power_savings_show(struct device *device,
7354 					struct device_attribute *attr,
7355 					char *buf)
7356 {
7357 	struct drm_connector *connector = dev_get_drvdata(device);
7358 	struct drm_device *dev = connector->dev;
7359 	u8 val;
7360 
7361 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7362 	val = to_dm_connector_state(connector->state)->abm_level ==
7363 		ABM_LEVEL_IMMEDIATE_DISABLE ? 0 :
7364 		to_dm_connector_state(connector->state)->abm_level;
7365 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7366 
7367 	return sysfs_emit(buf, "%u\n", val);
7368 }
7369 
7370 static ssize_t panel_power_savings_store(struct device *device,
7371 					 struct device_attribute *attr,
7372 					 const char *buf, size_t count)
7373 {
7374 	struct drm_connector *connector = dev_get_drvdata(device);
7375 	struct drm_device *dev = connector->dev;
7376 	long val;
7377 	int ret;
7378 
7379 	ret = kstrtol(buf, 0, &val);
7380 
7381 	if (ret)
7382 		return ret;
7383 
7384 	if (val < 0 || val > 4)
7385 		return -EINVAL;
7386 
7387 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7388 	to_dm_connector_state(connector->state)->abm_level = val ?:
7389 		ABM_LEVEL_IMMEDIATE_DISABLE;
7390 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7391 
7392 	drm_kms_helper_hotplug_event(dev);
7393 
7394 	return count;
7395 }
7396 
7397 static DEVICE_ATTR_RW(panel_power_savings);
7398 
7399 static struct attribute *amdgpu_attrs[] = {
7400 	&dev_attr_panel_power_savings.attr,
7401 	NULL
7402 };
7403 
7404 static const struct attribute_group amdgpu_group = {
7405 	.name = "amdgpu",
7406 	.attrs = amdgpu_attrs
7407 };
7408 
7409 static bool
7410 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector)
7411 {
7412 	if (amdgpu_dm_abm_level >= 0)
7413 		return false;
7414 
7415 	if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
7416 		return false;
7417 
7418 	/* check for OLED panels */
7419 	if (amdgpu_dm_connector->bl_idx >= 0) {
7420 		struct drm_device *drm = amdgpu_dm_connector->base.dev;
7421 		struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
7422 		struct amdgpu_dm_backlight_caps *caps;
7423 
7424 		caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx];
7425 		if (caps->aux_support)
7426 			return false;
7427 	}
7428 
7429 	return true;
7430 }
7431 
7432 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
7433 {
7434 	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
7435 
7436 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector))
7437 		sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group);
7438 
7439 	cec_notifier_conn_unregister(amdgpu_dm_connector->notifier);
7440 	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
7441 }
7442 
7443 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
7444 {
7445 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7446 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7447 	struct amdgpu_display_manager *dm = &adev->dm;
7448 
7449 	/*
7450 	 * Call only if mst_mgr was initialized before since it's not done
7451 	 * for all connector types.
7452 	 */
7453 	if (aconnector->mst_mgr.dev)
7454 		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
7455 
7456 	if (aconnector->bl_idx != -1) {
7457 		backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]);
7458 		dm->backlight_dev[aconnector->bl_idx] = NULL;
7459 	}
7460 
7461 	if (aconnector->dc_em_sink)
7462 		dc_sink_release(aconnector->dc_em_sink);
7463 	aconnector->dc_em_sink = NULL;
7464 	if (aconnector->dc_sink)
7465 		dc_sink_release(aconnector->dc_sink);
7466 	aconnector->dc_sink = NULL;
7467 
7468 	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
7469 	drm_connector_unregister(connector);
7470 	drm_connector_cleanup(connector);
7471 	kfree(aconnector->dm_dp_aux.aux.name);
7472 
7473 	kfree(connector);
7474 }
7475 
7476 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
7477 {
7478 	struct dm_connector_state *state =
7479 		to_dm_connector_state(connector->state);
7480 
7481 	if (connector->state)
7482 		__drm_atomic_helper_connector_destroy_state(connector->state);
7483 
7484 	kfree(state);
7485 
7486 	state = kzalloc(sizeof(*state), GFP_KERNEL);
7487 
7488 	if (state) {
7489 		state->scaling = RMX_OFF;
7490 		state->underscan_enable = false;
7491 		state->underscan_hborder = 0;
7492 		state->underscan_vborder = 0;
7493 		state->base.max_requested_bpc = 8;
7494 		state->vcpi_slots = 0;
7495 		state->pbn = 0;
7496 
7497 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
7498 			if (amdgpu_dm_abm_level <= 0)
7499 				state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7500 			else
7501 				state->abm_level = amdgpu_dm_abm_level;
7502 		}
7503 
7504 		__drm_atomic_helper_connector_reset(connector, &state->base);
7505 	}
7506 }
7507 
7508 struct drm_connector_state *
7509 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
7510 {
7511 	struct dm_connector_state *state =
7512 		to_dm_connector_state(connector->state);
7513 
7514 	struct dm_connector_state *new_state =
7515 			kmemdup(state, sizeof(*state), GFP_KERNEL);
7516 
7517 	if (!new_state)
7518 		return NULL;
7519 
7520 	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
7521 
7522 	new_state->freesync_capable = state->freesync_capable;
7523 	new_state->abm_level = state->abm_level;
7524 	new_state->scaling = state->scaling;
7525 	new_state->underscan_enable = state->underscan_enable;
7526 	new_state->underscan_hborder = state->underscan_hborder;
7527 	new_state->underscan_vborder = state->underscan_vborder;
7528 	new_state->vcpi_slots = state->vcpi_slots;
7529 	new_state->pbn = state->pbn;
7530 	return &new_state->base;
7531 }
7532 
7533 static int
7534 amdgpu_dm_connector_late_register(struct drm_connector *connector)
7535 {
7536 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7537 		to_amdgpu_dm_connector(connector);
7538 	int r;
7539 
7540 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) {
7541 		r = sysfs_create_group(&connector->kdev->kobj,
7542 				       &amdgpu_group);
7543 		if (r)
7544 			return r;
7545 	}
7546 
7547 	amdgpu_dm_register_backlight_device(amdgpu_dm_connector);
7548 
7549 	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
7550 	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
7551 		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
7552 		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
7553 		if (r)
7554 			return r;
7555 	}
7556 
7557 #if defined(CONFIG_DEBUG_FS)
7558 	connector_debugfs_init(amdgpu_dm_connector);
7559 #endif
7560 
7561 	return 0;
7562 }
7563 
7564 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector)
7565 {
7566 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7567 	struct dc_link *dc_link = aconnector->dc_link;
7568 	struct dc_sink *dc_em_sink = aconnector->dc_em_sink;
7569 	const struct drm_edid *drm_edid;
7570 	struct i2c_adapter *ddc;
7571 	struct drm_device *dev = connector->dev;
7572 
7573 	if (dc_link && dc_link->aux_mode)
7574 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7575 	else
7576 		ddc = &aconnector->i2c->base;
7577 
7578 	drm_edid = drm_edid_read_ddc(connector, ddc);
7579 	drm_edid_connector_update(connector, drm_edid);
7580 	if (!drm_edid) {
7581 		drm_err(dev, "No EDID found on connector: %s.\n", connector->name);
7582 		return;
7583 	}
7584 
7585 	aconnector->drm_edid = drm_edid;
7586 	/* Update emulated (virtual) sink's EDID */
7587 	if (dc_em_sink && dc_link) {
7588 		// FIXME: Get rid of drm_edid_raw()
7589 		const struct edid *edid = drm_edid_raw(drm_edid);
7590 
7591 		memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps));
7592 		memmove(dc_em_sink->dc_edid.raw_edid, edid,
7593 			(edid->extensions + 1) * EDID_LENGTH);
7594 		dm_helpers_parse_edid_caps(
7595 			dc_link,
7596 			&dc_em_sink->dc_edid,
7597 			&dc_em_sink->edid_caps);
7598 	}
7599 }
7600 
7601 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
7602 	.reset = amdgpu_dm_connector_funcs_reset,
7603 	.detect = amdgpu_dm_connector_detect,
7604 	.fill_modes = drm_helper_probe_single_connector_modes,
7605 	.destroy = amdgpu_dm_connector_destroy,
7606 	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
7607 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7608 	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
7609 	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
7610 	.late_register = amdgpu_dm_connector_late_register,
7611 	.early_unregister = amdgpu_dm_connector_unregister,
7612 	.force = amdgpu_dm_connector_funcs_force
7613 };
7614 
7615 static int get_modes(struct drm_connector *connector)
7616 {
7617 	return amdgpu_dm_connector_get_modes(connector);
7618 }
7619 
7620 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
7621 {
7622 	struct drm_connector *connector = &aconnector->base;
7623 	struct dc_link *dc_link = aconnector->dc_link;
7624 	struct dc_sink_init_data init_params = {
7625 			.link = aconnector->dc_link,
7626 			.sink_signal = SIGNAL_TYPE_VIRTUAL
7627 	};
7628 	const struct drm_edid *drm_edid;
7629 	const struct edid *edid;
7630 	struct i2c_adapter *ddc;
7631 
7632 	if (dc_link && dc_link->aux_mode)
7633 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7634 	else
7635 		ddc = &aconnector->i2c->base;
7636 
7637 	drm_edid = drm_edid_read_ddc(connector, ddc);
7638 	drm_edid_connector_update(connector, drm_edid);
7639 	if (!drm_edid) {
7640 		drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name);
7641 		return;
7642 	}
7643 
7644 	if (connector->display_info.is_hdmi)
7645 		init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A;
7646 
7647 	aconnector->drm_edid = drm_edid;
7648 
7649 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
7650 	aconnector->dc_em_sink = dc_link_add_remote_sink(
7651 		aconnector->dc_link,
7652 		(uint8_t *)edid,
7653 		(edid->extensions + 1) * EDID_LENGTH,
7654 		&init_params);
7655 
7656 	if (aconnector->base.force == DRM_FORCE_ON) {
7657 		aconnector->dc_sink = aconnector->dc_link->local_sink ?
7658 		aconnector->dc_link->local_sink :
7659 		aconnector->dc_em_sink;
7660 		if (aconnector->dc_sink)
7661 			dc_sink_retain(aconnector->dc_sink);
7662 	}
7663 }
7664 
7665 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
7666 {
7667 	struct dc_link *link = (struct dc_link *)aconnector->dc_link;
7668 
7669 	/*
7670 	 * In case of headless boot with force on for DP managed connector
7671 	 * Those settings have to be != 0 to get initial modeset
7672 	 */
7673 	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7674 		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
7675 		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
7676 	}
7677 
7678 	create_eml_sink(aconnector);
7679 }
7680 
7681 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
7682 						struct dc_stream_state *stream)
7683 {
7684 	enum dc_status dc_result = DC_ERROR_UNEXPECTED;
7685 	struct dc_plane_state *dc_plane_state = NULL;
7686 	struct dc_state *dc_state = NULL;
7687 
7688 	if (!stream)
7689 		goto cleanup;
7690 
7691 	dc_plane_state = dc_create_plane_state(dc);
7692 	if (!dc_plane_state)
7693 		goto cleanup;
7694 
7695 	dc_state = dc_state_create(dc, NULL);
7696 	if (!dc_state)
7697 		goto cleanup;
7698 
7699 	/* populate stream to plane */
7700 	dc_plane_state->src_rect.height  = stream->src.height;
7701 	dc_plane_state->src_rect.width   = stream->src.width;
7702 	dc_plane_state->dst_rect.height  = stream->src.height;
7703 	dc_plane_state->dst_rect.width   = stream->src.width;
7704 	dc_plane_state->clip_rect.height = stream->src.height;
7705 	dc_plane_state->clip_rect.width  = stream->src.width;
7706 	dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
7707 	dc_plane_state->plane_size.surface_size.height = stream->src.height;
7708 	dc_plane_state->plane_size.surface_size.width  = stream->src.width;
7709 	dc_plane_state->plane_size.chroma_size.height  = stream->src.height;
7710 	dc_plane_state->plane_size.chroma_size.width   = stream->src.width;
7711 	dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
7712 	dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
7713 	dc_plane_state->rotation = ROTATION_ANGLE_0;
7714 	dc_plane_state->is_tiling_rotated = false;
7715 	dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
7716 
7717 	dc_result = dc_validate_stream(dc, stream);
7718 	if (dc_result == DC_OK)
7719 		dc_result = dc_validate_plane(dc, dc_plane_state);
7720 
7721 	if (dc_result == DC_OK)
7722 		dc_result = dc_state_add_stream(dc, dc_state, stream);
7723 
7724 	if (dc_result == DC_OK && !dc_state_add_plane(
7725 						dc,
7726 						stream,
7727 						dc_plane_state,
7728 						dc_state))
7729 		dc_result = DC_FAIL_ATTACH_SURFACES;
7730 
7731 	if (dc_result == DC_OK)
7732 		dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY);
7733 
7734 cleanup:
7735 	if (dc_state)
7736 		dc_state_release(dc_state);
7737 
7738 	if (dc_plane_state)
7739 		dc_plane_state_release(dc_plane_state);
7740 
7741 	return dc_result;
7742 }
7743 
7744 struct dc_stream_state *
7745 create_validate_stream_for_sink(struct drm_connector *connector,
7746 				const struct drm_display_mode *drm_mode,
7747 				const struct dm_connector_state *dm_state,
7748 				const struct dc_stream_state *old_stream)
7749 {
7750 	struct amdgpu_dm_connector *aconnector = NULL;
7751 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7752 	struct dc_stream_state *stream;
7753 	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
7754 	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
7755 	enum dc_status dc_result = DC_OK;
7756 	uint8_t bpc_limit = 6;
7757 
7758 	if (!dm_state)
7759 		return NULL;
7760 
7761 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
7762 		aconnector = to_amdgpu_dm_connector(connector);
7763 
7764 	if (aconnector &&
7765 	    (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A ||
7766 	     aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER))
7767 		bpc_limit = 8;
7768 
7769 	do {
7770 		drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc);
7771 		stream = create_stream_for_sink(connector, drm_mode,
7772 						dm_state, old_stream,
7773 						requested_bpc);
7774 		if (stream == NULL) {
7775 			drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n");
7776 			break;
7777 		}
7778 
7779 		dc_result = dc_validate_stream(adev->dm.dc, stream);
7780 
7781 		if (!aconnector) /* writeback connector */
7782 			return stream;
7783 
7784 		if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
7785 			dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
7786 
7787 		if (dc_result == DC_OK)
7788 			dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
7789 
7790 		if (dc_result != DC_OK) {
7791 			DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n",
7792 				      drm_mode->hdisplay,
7793 				      drm_mode->vdisplay,
7794 				      drm_mode->clock,
7795 				      dc_pixel_encoding_to_str(stream->timing.pixel_encoding),
7796 				      dc_color_depth_to_str(stream->timing.display_color_depth),
7797 				      dc_status_to_str(dc_result));
7798 
7799 			dc_stream_release(stream);
7800 			stream = NULL;
7801 			requested_bpc -= 2; /* lower bpc to retry validation */
7802 		}
7803 
7804 	} while (stream == NULL && requested_bpc >= bpc_limit);
7805 
7806 	switch (dc_result) {
7807 	/*
7808 	 * If we failed to validate DP bandwidth stream with the requested RGB color depth,
7809 	 * we try to fallback and configure in order:
7810 	 * YUV422 (8bpc, 6bpc)
7811 	 * YUV420 (8bpc, 6bpc)
7812 	 */
7813 	case DC_FAIL_ENC_VALIDATE:
7814 	case DC_EXCEED_DONGLE_CAP:
7815 	case DC_NO_DP_LINK_BANDWIDTH:
7816 		/* recursively entered twice and already tried both YUV422 and YUV420 */
7817 		if (aconnector->force_yuv422_output && aconnector->force_yuv420_output)
7818 			break;
7819 		/* first failure; try YUV422 */
7820 		if (!aconnector->force_yuv422_output) {
7821 			drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n",
7822 				    __func__, __LINE__, dc_result);
7823 			aconnector->force_yuv422_output = true;
7824 		/* recursively entered and YUV422 failed, try YUV420 */
7825 		} else if (!aconnector->force_yuv420_output) {
7826 			drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n",
7827 				    __func__, __LINE__, dc_result);
7828 			aconnector->force_yuv420_output = true;
7829 		}
7830 		stream = create_validate_stream_for_sink(connector, drm_mode,
7831 							 dm_state, old_stream);
7832 		aconnector->force_yuv422_output = false;
7833 		aconnector->force_yuv420_output = false;
7834 		break;
7835 	case DC_OK:
7836 		break;
7837 	default:
7838 		drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n",
7839 			    __func__, __LINE__, dc_result);
7840 		break;
7841 	}
7842 
7843 	return stream;
7844 }
7845 
7846 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
7847 				   const struct drm_display_mode *mode)
7848 {
7849 	int result = MODE_ERROR;
7850 	struct dc_sink *dc_sink;
7851 	struct drm_display_mode *test_mode;
7852 	/* TODO: Unhardcode stream count */
7853 	struct dc_stream_state *stream;
7854 	/* we always have an amdgpu_dm_connector here since we got
7855 	 * here via the amdgpu_dm_connector_helper_funcs
7856 	 */
7857 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7858 
7859 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
7860 			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
7861 		return result;
7862 
7863 	/*
7864 	 * Only run this the first time mode_valid is called to initilialize
7865 	 * EDID mgmt
7866 	 */
7867 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
7868 		!aconnector->dc_em_sink)
7869 		handle_edid_mgmt(aconnector);
7870 
7871 	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
7872 
7873 	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
7874 				aconnector->base.force != DRM_FORCE_ON) {
7875 		drm_err(connector->dev, "dc_sink is NULL!\n");
7876 		goto fail;
7877 	}
7878 
7879 	test_mode = drm_mode_duplicate(connector->dev, mode);
7880 	if (!test_mode)
7881 		goto fail;
7882 
7883 	drm_mode_set_crtcinfo(test_mode, 0);
7884 
7885 	stream = create_validate_stream_for_sink(connector, test_mode,
7886 						 to_dm_connector_state(connector->state),
7887 						 NULL);
7888 	drm_mode_destroy(connector->dev, test_mode);
7889 	if (stream) {
7890 		dc_stream_release(stream);
7891 		result = MODE_OK;
7892 	}
7893 
7894 fail:
7895 	/* TODO: error handling*/
7896 	return result;
7897 }
7898 
7899 static int fill_hdr_info_packet(const struct drm_connector_state *state,
7900 				struct dc_info_packet *out)
7901 {
7902 	struct hdmi_drm_infoframe frame;
7903 	unsigned char buf[30]; /* 26 + 4 */
7904 	ssize_t len;
7905 	int ret, i;
7906 
7907 	memset(out, 0, sizeof(*out));
7908 
7909 	if (!state->hdr_output_metadata)
7910 		return 0;
7911 
7912 	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
7913 	if (ret)
7914 		return ret;
7915 
7916 	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
7917 	if (len < 0)
7918 		return (int)len;
7919 
7920 	/* Static metadata is a fixed 26 bytes + 4 byte header. */
7921 	if (len != 30)
7922 		return -EINVAL;
7923 
7924 	/* Prepare the infopacket for DC. */
7925 	switch (state->connector->connector_type) {
7926 	case DRM_MODE_CONNECTOR_HDMIA:
7927 		out->hb0 = 0x87; /* type */
7928 		out->hb1 = 0x01; /* version */
7929 		out->hb2 = 0x1A; /* length */
7930 		out->sb[0] = buf[3]; /* checksum */
7931 		i = 1;
7932 		break;
7933 
7934 	case DRM_MODE_CONNECTOR_DisplayPort:
7935 	case DRM_MODE_CONNECTOR_eDP:
7936 		out->hb0 = 0x00; /* sdp id, zero */
7937 		out->hb1 = 0x87; /* type */
7938 		out->hb2 = 0x1D; /* payload len - 1 */
7939 		out->hb3 = (0x13 << 2); /* sdp version */
7940 		out->sb[0] = 0x01; /* version */
7941 		out->sb[1] = 0x1A; /* length */
7942 		i = 2;
7943 		break;
7944 
7945 	default:
7946 		return -EINVAL;
7947 	}
7948 
7949 	memcpy(&out->sb[i], &buf[4], 26);
7950 	out->valid = true;
7951 
7952 	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
7953 		       sizeof(out->sb), false);
7954 
7955 	return 0;
7956 }
7957 
7958 static int
7959 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
7960 				 struct drm_atomic_state *state)
7961 {
7962 	struct drm_connector_state *new_con_state =
7963 		drm_atomic_get_new_connector_state(state, conn);
7964 	struct drm_connector_state *old_con_state =
7965 		drm_atomic_get_old_connector_state(state, conn);
7966 	struct drm_crtc *crtc = new_con_state->crtc;
7967 	struct drm_crtc_state *new_crtc_state;
7968 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
7969 	int ret;
7970 
7971 	if (WARN_ON(unlikely(!old_con_state || !new_con_state)))
7972 		return -EINVAL;
7973 
7974 	trace_amdgpu_dm_connector_atomic_check(new_con_state);
7975 
7976 	if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
7977 		ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
7978 		if (ret < 0)
7979 			return ret;
7980 	}
7981 
7982 	if (!crtc)
7983 		return 0;
7984 
7985 	if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) {
7986 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7987 		if (IS_ERR(new_crtc_state))
7988 			return PTR_ERR(new_crtc_state);
7989 
7990 		new_crtc_state->mode_changed = true;
7991 	}
7992 
7993 	if (new_con_state->colorspace != old_con_state->colorspace) {
7994 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7995 		if (IS_ERR(new_crtc_state))
7996 			return PTR_ERR(new_crtc_state);
7997 
7998 		new_crtc_state->mode_changed = true;
7999 	}
8000 
8001 	if (new_con_state->content_type != old_con_state->content_type) {
8002 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8003 		if (IS_ERR(new_crtc_state))
8004 			return PTR_ERR(new_crtc_state);
8005 
8006 		new_crtc_state->mode_changed = true;
8007 	}
8008 
8009 	if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
8010 		struct dc_info_packet hdr_infopacket;
8011 
8012 		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
8013 		if (ret)
8014 			return ret;
8015 
8016 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
8017 		if (IS_ERR(new_crtc_state))
8018 			return PTR_ERR(new_crtc_state);
8019 
8020 		/*
8021 		 * DC considers the stream backends changed if the
8022 		 * static metadata changes. Forcing the modeset also
8023 		 * gives a simple way for userspace to switch from
8024 		 * 8bpc to 10bpc when setting the metadata to enter
8025 		 * or exit HDR.
8026 		 *
8027 		 * Changing the static metadata after it's been
8028 		 * set is permissible, however. So only force a
8029 		 * modeset if we're entering or exiting HDR.
8030 		 */
8031 		new_crtc_state->mode_changed = new_crtc_state->mode_changed ||
8032 			!old_con_state->hdr_output_metadata ||
8033 			!new_con_state->hdr_output_metadata;
8034 	}
8035 
8036 	return 0;
8037 }
8038 
8039 static const struct drm_connector_helper_funcs
8040 amdgpu_dm_connector_helper_funcs = {
8041 	/*
8042 	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
8043 	 * modes will be filtered by drm_mode_validate_size(), and those modes
8044 	 * are missing after user start lightdm. So we need to renew modes list.
8045 	 * in get_modes call back, not just return the modes count
8046 	 */
8047 	.get_modes = get_modes,
8048 	.mode_valid = amdgpu_dm_connector_mode_valid,
8049 	.atomic_check = amdgpu_dm_connector_atomic_check,
8050 };
8051 
8052 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
8053 {
8054 
8055 }
8056 
8057 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
8058 {
8059 	switch (display_color_depth) {
8060 	case COLOR_DEPTH_666:
8061 		return 6;
8062 	case COLOR_DEPTH_888:
8063 		return 8;
8064 	case COLOR_DEPTH_101010:
8065 		return 10;
8066 	case COLOR_DEPTH_121212:
8067 		return 12;
8068 	case COLOR_DEPTH_141414:
8069 		return 14;
8070 	case COLOR_DEPTH_161616:
8071 		return 16;
8072 	default:
8073 		break;
8074 	}
8075 	return 0;
8076 }
8077 
8078 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
8079 					  struct drm_crtc_state *crtc_state,
8080 					  struct drm_connector_state *conn_state)
8081 {
8082 	struct drm_atomic_state *state = crtc_state->state;
8083 	struct drm_connector *connector = conn_state->connector;
8084 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8085 	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
8086 	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
8087 	struct drm_dp_mst_topology_mgr *mst_mgr;
8088 	struct drm_dp_mst_port *mst_port;
8089 	struct drm_dp_mst_topology_state *mst_state;
8090 	enum dc_color_depth color_depth;
8091 	int clock, bpp = 0;
8092 	bool is_y420 = false;
8093 
8094 	if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
8095 	    (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
8096 		struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8097 		struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8098 		enum drm_mode_status result;
8099 
8100 		result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode);
8101 		if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) {
8102 			drm_dbg_driver(encoder->dev,
8103 				       "mode %dx%d@%dHz is not native, enabling scaling\n",
8104 				       adjusted_mode->hdisplay, adjusted_mode->vdisplay,
8105 				       drm_mode_vrefresh(adjusted_mode));
8106 			dm_new_connector_state->scaling = RMX_FULL;
8107 		}
8108 		return 0;
8109 	}
8110 
8111 	if (!aconnector->mst_output_port)
8112 		return 0;
8113 
8114 	mst_port = aconnector->mst_output_port;
8115 	mst_mgr = &aconnector->mst_root->mst_mgr;
8116 
8117 	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
8118 		return 0;
8119 
8120 	mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
8121 	if (IS_ERR(mst_state))
8122 		return PTR_ERR(mst_state);
8123 
8124 	mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link);
8125 
8126 	if (!state->duplicated) {
8127 		int max_bpc = conn_state->max_requested_bpc;
8128 
8129 		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
8130 			  aconnector->force_yuv420_output;
8131 		color_depth = convert_color_depth_from_display_info(connector,
8132 								    is_y420,
8133 								    max_bpc);
8134 		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
8135 		clock = adjusted_mode->clock;
8136 		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4);
8137 	}
8138 
8139 	dm_new_connector_state->vcpi_slots =
8140 		drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
8141 					      dm_new_connector_state->pbn);
8142 	if (dm_new_connector_state->vcpi_slots < 0) {
8143 		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
8144 		return dm_new_connector_state->vcpi_slots;
8145 	}
8146 	return 0;
8147 }
8148 
8149 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
8150 	.disable = dm_encoder_helper_disable,
8151 	.atomic_check = dm_encoder_helper_atomic_check
8152 };
8153 
8154 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
8155 					    struct dc_state *dc_state,
8156 					    struct dsc_mst_fairness_vars *vars)
8157 {
8158 	struct dc_stream_state *stream = NULL;
8159 	struct drm_connector *connector;
8160 	struct drm_connector_state *new_con_state;
8161 	struct amdgpu_dm_connector *aconnector;
8162 	struct dm_connector_state *dm_conn_state;
8163 	int i, j, ret;
8164 	int vcpi, pbn_div, pbn = 0, slot_num = 0;
8165 
8166 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
8167 
8168 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
8169 			continue;
8170 
8171 		aconnector = to_amdgpu_dm_connector(connector);
8172 
8173 		if (!aconnector->mst_output_port)
8174 			continue;
8175 
8176 		if (!new_con_state || !new_con_state->crtc)
8177 			continue;
8178 
8179 		dm_conn_state = to_dm_connector_state(new_con_state);
8180 
8181 		for (j = 0; j < dc_state->stream_count; j++) {
8182 			stream = dc_state->streams[j];
8183 			if (!stream)
8184 				continue;
8185 
8186 			if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
8187 				break;
8188 
8189 			stream = NULL;
8190 		}
8191 
8192 		if (!stream)
8193 			continue;
8194 
8195 		pbn_div = dm_mst_get_pbn_divider(stream->link);
8196 		/* pbn is calculated by compute_mst_dsc_configs_for_state*/
8197 		for (j = 0; j < dc_state->stream_count; j++) {
8198 			if (vars[j].aconnector == aconnector) {
8199 				pbn = vars[j].pbn;
8200 				break;
8201 			}
8202 		}
8203 
8204 		if (j == dc_state->stream_count || pbn_div == 0)
8205 			continue;
8206 
8207 		slot_num = DIV_ROUND_UP(pbn, pbn_div);
8208 
8209 		if (stream->timing.flags.DSC != 1) {
8210 			dm_conn_state->pbn = pbn;
8211 			dm_conn_state->vcpi_slots = slot_num;
8212 
8213 			ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
8214 							   dm_conn_state->pbn, false);
8215 			if (ret < 0)
8216 				return ret;
8217 
8218 			continue;
8219 		}
8220 
8221 		vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
8222 		if (vcpi < 0)
8223 			return vcpi;
8224 
8225 		dm_conn_state->pbn = pbn;
8226 		dm_conn_state->vcpi_slots = vcpi;
8227 	}
8228 	return 0;
8229 }
8230 
8231 static int to_drm_connector_type(enum signal_type st)
8232 {
8233 	switch (st) {
8234 	case SIGNAL_TYPE_HDMI_TYPE_A:
8235 		return DRM_MODE_CONNECTOR_HDMIA;
8236 	case SIGNAL_TYPE_EDP:
8237 		return DRM_MODE_CONNECTOR_eDP;
8238 	case SIGNAL_TYPE_LVDS:
8239 		return DRM_MODE_CONNECTOR_LVDS;
8240 	case SIGNAL_TYPE_RGB:
8241 		return DRM_MODE_CONNECTOR_VGA;
8242 	case SIGNAL_TYPE_DISPLAY_PORT:
8243 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
8244 		return DRM_MODE_CONNECTOR_DisplayPort;
8245 	case SIGNAL_TYPE_DVI_DUAL_LINK:
8246 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
8247 		return DRM_MODE_CONNECTOR_DVID;
8248 	case SIGNAL_TYPE_VIRTUAL:
8249 		return DRM_MODE_CONNECTOR_VIRTUAL;
8250 
8251 	default:
8252 		return DRM_MODE_CONNECTOR_Unknown;
8253 	}
8254 }
8255 
8256 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
8257 {
8258 	struct drm_encoder *encoder;
8259 
8260 	/* There is only one encoder per connector */
8261 	drm_connector_for_each_possible_encoder(connector, encoder)
8262 		return encoder;
8263 
8264 	return NULL;
8265 }
8266 
8267 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
8268 {
8269 	struct drm_encoder *encoder;
8270 	struct amdgpu_encoder *amdgpu_encoder;
8271 
8272 	encoder = amdgpu_dm_connector_to_encoder(connector);
8273 
8274 	if (encoder == NULL)
8275 		return;
8276 
8277 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8278 
8279 	amdgpu_encoder->native_mode.clock = 0;
8280 
8281 	if (!list_empty(&connector->probed_modes)) {
8282 		struct drm_display_mode *preferred_mode = NULL;
8283 
8284 		list_for_each_entry(preferred_mode,
8285 				    &connector->probed_modes,
8286 				    head) {
8287 			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
8288 				amdgpu_encoder->native_mode = *preferred_mode;
8289 
8290 			break;
8291 		}
8292 
8293 	}
8294 }
8295 
8296 static struct drm_display_mode *
8297 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
8298 			     char *name,
8299 			     int hdisplay, int vdisplay)
8300 {
8301 	struct drm_device *dev = encoder->dev;
8302 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8303 	struct drm_display_mode *mode = NULL;
8304 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8305 
8306 	mode = drm_mode_duplicate(dev, native_mode);
8307 
8308 	if (mode == NULL)
8309 		return NULL;
8310 
8311 	mode->hdisplay = hdisplay;
8312 	mode->vdisplay = vdisplay;
8313 	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8314 	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
8315 
8316 	return mode;
8317 
8318 }
8319 
8320 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
8321 						 struct drm_connector *connector)
8322 {
8323 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8324 	struct drm_display_mode *mode = NULL;
8325 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8326 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8327 				to_amdgpu_dm_connector(connector);
8328 	int i;
8329 	int n;
8330 	struct mode_size {
8331 		char name[DRM_DISPLAY_MODE_LEN];
8332 		int w;
8333 		int h;
8334 	} common_modes[] = {
8335 		{  "640x480",  640,  480},
8336 		{  "800x600",  800,  600},
8337 		{ "1024x768", 1024,  768},
8338 		{ "1280x720", 1280,  720},
8339 		{ "1280x800", 1280,  800},
8340 		{"1280x1024", 1280, 1024},
8341 		{ "1440x900", 1440,  900},
8342 		{"1680x1050", 1680, 1050},
8343 		{"1600x1200", 1600, 1200},
8344 		{"1920x1080", 1920, 1080},
8345 		{"1920x1200", 1920, 1200}
8346 	};
8347 
8348 	if ((connector->connector_type != DRM_MODE_CONNECTOR_eDP) &&
8349 	    (connector->connector_type != DRM_MODE_CONNECTOR_LVDS))
8350 		return;
8351 
8352 	n = ARRAY_SIZE(common_modes);
8353 
8354 	for (i = 0; i < n; i++) {
8355 		struct drm_display_mode *curmode = NULL;
8356 		bool mode_existed = false;
8357 
8358 		if (common_modes[i].w > native_mode->hdisplay ||
8359 		    common_modes[i].h > native_mode->vdisplay ||
8360 		   (common_modes[i].w == native_mode->hdisplay &&
8361 		    common_modes[i].h == native_mode->vdisplay))
8362 			continue;
8363 
8364 		list_for_each_entry(curmode, &connector->probed_modes, head) {
8365 			if (common_modes[i].w == curmode->hdisplay &&
8366 			    common_modes[i].h == curmode->vdisplay) {
8367 				mode_existed = true;
8368 				break;
8369 			}
8370 		}
8371 
8372 		if (mode_existed)
8373 			continue;
8374 
8375 		mode = amdgpu_dm_create_common_mode(encoder,
8376 				common_modes[i].name, common_modes[i].w,
8377 				common_modes[i].h);
8378 		if (!mode)
8379 			continue;
8380 
8381 		drm_mode_probed_add(connector, mode);
8382 		amdgpu_dm_connector->num_modes++;
8383 	}
8384 }
8385 
8386 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
8387 {
8388 	struct drm_encoder *encoder;
8389 	struct amdgpu_encoder *amdgpu_encoder;
8390 	const struct drm_display_mode *native_mode;
8391 
8392 	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
8393 	    connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
8394 		return;
8395 
8396 	mutex_lock(&connector->dev->mode_config.mutex);
8397 	amdgpu_dm_connector_get_modes(connector);
8398 	mutex_unlock(&connector->dev->mode_config.mutex);
8399 
8400 	encoder = amdgpu_dm_connector_to_encoder(connector);
8401 	if (!encoder)
8402 		return;
8403 
8404 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8405 
8406 	native_mode = &amdgpu_encoder->native_mode;
8407 	if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
8408 		return;
8409 
8410 	drm_connector_set_panel_orientation_with_quirk(connector,
8411 						       DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
8412 						       native_mode->hdisplay,
8413 						       native_mode->vdisplay);
8414 }
8415 
8416 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
8417 					      const struct drm_edid *drm_edid)
8418 {
8419 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8420 			to_amdgpu_dm_connector(connector);
8421 
8422 	if (drm_edid) {
8423 		/* empty probed_modes */
8424 		INIT_LIST_HEAD(&connector->probed_modes);
8425 		amdgpu_dm_connector->num_modes =
8426 				drm_edid_connector_add_modes(connector);
8427 
8428 		/* sorting the probed modes before calling function
8429 		 * amdgpu_dm_get_native_mode() since EDID can have
8430 		 * more than one preferred mode. The modes that are
8431 		 * later in the probed mode list could be of higher
8432 		 * and preferred resolution. For example, 3840x2160
8433 		 * resolution in base EDID preferred timing and 4096x2160
8434 		 * preferred resolution in DID extension block later.
8435 		 */
8436 		drm_mode_sort(&connector->probed_modes);
8437 		amdgpu_dm_get_native_mode(connector);
8438 
8439 		/* Freesync capabilities are reset by calling
8440 		 * drm_edid_connector_add_modes() and need to be
8441 		 * restored here.
8442 		 */
8443 		amdgpu_dm_update_freesync_caps(connector, drm_edid);
8444 	} else {
8445 		amdgpu_dm_connector->num_modes = 0;
8446 	}
8447 }
8448 
8449 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
8450 			      struct drm_display_mode *mode)
8451 {
8452 	struct drm_display_mode *m;
8453 
8454 	list_for_each_entry(m, &aconnector->base.probed_modes, head) {
8455 		if (drm_mode_equal(m, mode))
8456 			return true;
8457 	}
8458 
8459 	return false;
8460 }
8461 
8462 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
8463 {
8464 	const struct drm_display_mode *m;
8465 	struct drm_display_mode *new_mode;
8466 	uint i;
8467 	u32 new_modes_count = 0;
8468 
8469 	/* Standard FPS values
8470 	 *
8471 	 * 23.976       - TV/NTSC
8472 	 * 24           - Cinema
8473 	 * 25           - TV/PAL
8474 	 * 29.97        - TV/NTSC
8475 	 * 30           - TV/NTSC
8476 	 * 48           - Cinema HFR
8477 	 * 50           - TV/PAL
8478 	 * 60           - Commonly used
8479 	 * 48,72,96,120 - Multiples of 24
8480 	 */
8481 	static const u32 common_rates[] = {
8482 		23976, 24000, 25000, 29970, 30000,
8483 		48000, 50000, 60000, 72000, 96000, 120000
8484 	};
8485 
8486 	/*
8487 	 * Find mode with highest refresh rate with the same resolution
8488 	 * as the preferred mode. Some monitors report a preferred mode
8489 	 * with lower resolution than the highest refresh rate supported.
8490 	 */
8491 
8492 	m = get_highest_refresh_rate_mode(aconnector, true);
8493 	if (!m)
8494 		return 0;
8495 
8496 	for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
8497 		u64 target_vtotal, target_vtotal_diff;
8498 		u64 num, den;
8499 
8500 		if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
8501 			continue;
8502 
8503 		if (common_rates[i] < aconnector->min_vfreq * 1000 ||
8504 		    common_rates[i] > aconnector->max_vfreq * 1000)
8505 			continue;
8506 
8507 		num = (unsigned long long)m->clock * 1000 * 1000;
8508 		den = common_rates[i] * (unsigned long long)m->htotal;
8509 		target_vtotal = div_u64(num, den);
8510 		target_vtotal_diff = target_vtotal - m->vtotal;
8511 
8512 		/* Check for illegal modes */
8513 		if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
8514 		    m->vsync_end + target_vtotal_diff < m->vsync_start ||
8515 		    m->vtotal + target_vtotal_diff < m->vsync_end)
8516 			continue;
8517 
8518 		new_mode = drm_mode_duplicate(aconnector->base.dev, m);
8519 		if (!new_mode)
8520 			goto out;
8521 
8522 		new_mode->vtotal += (u16)target_vtotal_diff;
8523 		new_mode->vsync_start += (u16)target_vtotal_diff;
8524 		new_mode->vsync_end += (u16)target_vtotal_diff;
8525 		new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8526 		new_mode->type |= DRM_MODE_TYPE_DRIVER;
8527 
8528 		if (!is_duplicate_mode(aconnector, new_mode)) {
8529 			drm_mode_probed_add(&aconnector->base, new_mode);
8530 			new_modes_count += 1;
8531 		} else
8532 			drm_mode_destroy(aconnector->base.dev, new_mode);
8533 	}
8534  out:
8535 	return new_modes_count;
8536 }
8537 
8538 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
8539 						   const struct drm_edid *drm_edid)
8540 {
8541 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8542 		to_amdgpu_dm_connector(connector);
8543 
8544 	if (!(amdgpu_freesync_vid_mode && drm_edid))
8545 		return;
8546 
8547 	if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
8548 		amdgpu_dm_connector->num_modes +=
8549 			add_fs_modes(amdgpu_dm_connector);
8550 }
8551 
8552 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
8553 {
8554 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8555 			to_amdgpu_dm_connector(connector);
8556 	struct drm_encoder *encoder;
8557 	const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid;
8558 	struct dc_link_settings *verified_link_cap =
8559 			&amdgpu_dm_connector->dc_link->verified_link_cap;
8560 	const struct dc *dc = amdgpu_dm_connector->dc_link->dc;
8561 
8562 	encoder = amdgpu_dm_connector_to_encoder(connector);
8563 
8564 	if (!drm_edid) {
8565 		amdgpu_dm_connector->num_modes =
8566 				drm_add_modes_noedid(connector, 640, 480);
8567 		if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
8568 			amdgpu_dm_connector->num_modes +=
8569 				drm_add_modes_noedid(connector, 1920, 1080);
8570 	} else {
8571 		amdgpu_dm_connector_ddc_get_modes(connector, drm_edid);
8572 		if (encoder)
8573 			amdgpu_dm_connector_add_common_modes(encoder, connector);
8574 		amdgpu_dm_connector_add_freesync_modes(connector, drm_edid);
8575 	}
8576 	amdgpu_dm_fbc_init(connector);
8577 
8578 	return amdgpu_dm_connector->num_modes;
8579 }
8580 
8581 static const u32 supported_colorspaces =
8582 	BIT(DRM_MODE_COLORIMETRY_BT709_YCC) |
8583 	BIT(DRM_MODE_COLORIMETRY_OPRGB) |
8584 	BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) |
8585 	BIT(DRM_MODE_COLORIMETRY_BT2020_YCC);
8586 
8587 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
8588 				     struct amdgpu_dm_connector *aconnector,
8589 				     int connector_type,
8590 				     struct dc_link *link,
8591 				     int link_index)
8592 {
8593 	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
8594 
8595 	/*
8596 	 * Some of the properties below require access to state, like bpc.
8597 	 * Allocate some default initial connector state with our reset helper.
8598 	 */
8599 	if (aconnector->base.funcs->reset)
8600 		aconnector->base.funcs->reset(&aconnector->base);
8601 
8602 	aconnector->connector_id = link_index;
8603 	aconnector->bl_idx = -1;
8604 	aconnector->dc_link = link;
8605 	aconnector->base.interlace_allowed = false;
8606 	aconnector->base.doublescan_allowed = false;
8607 	aconnector->base.stereo_allowed = false;
8608 	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
8609 	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
8610 	aconnector->audio_inst = -1;
8611 	aconnector->pack_sdp_v1_3 = false;
8612 	aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
8613 	memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
8614 	mutex_init(&aconnector->hpd_lock);
8615 	mutex_init(&aconnector->handle_mst_msg_ready);
8616 
8617 	/*
8618 	 * configure support HPD hot plug connector_>polled default value is 0
8619 	 * which means HPD hot plug not supported
8620 	 */
8621 	switch (connector_type) {
8622 	case DRM_MODE_CONNECTOR_HDMIA:
8623 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8624 		aconnector->base.ycbcr_420_allowed =
8625 			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
8626 		break;
8627 	case DRM_MODE_CONNECTOR_DisplayPort:
8628 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8629 		link->link_enc = link_enc_cfg_get_link_enc(link);
8630 		ASSERT(link->link_enc);
8631 		if (link->link_enc)
8632 			aconnector->base.ycbcr_420_allowed =
8633 			link->link_enc->features.dp_ycbcr420_supported ? true : false;
8634 		break;
8635 	case DRM_MODE_CONNECTOR_DVID:
8636 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8637 		break;
8638 	default:
8639 		break;
8640 	}
8641 
8642 	drm_object_attach_property(&aconnector->base.base,
8643 				dm->ddev->mode_config.scaling_mode_property,
8644 				DRM_MODE_SCALE_NONE);
8645 
8646 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA
8647 		|| (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root))
8648 		drm_connector_attach_broadcast_rgb_property(&aconnector->base);
8649 
8650 	drm_object_attach_property(&aconnector->base.base,
8651 				adev->mode_info.underscan_property,
8652 				UNDERSCAN_OFF);
8653 	drm_object_attach_property(&aconnector->base.base,
8654 				adev->mode_info.underscan_hborder_property,
8655 				0);
8656 	drm_object_attach_property(&aconnector->base.base,
8657 				adev->mode_info.underscan_vborder_property,
8658 				0);
8659 
8660 	if (!aconnector->mst_root)
8661 		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
8662 
8663 	aconnector->base.state->max_bpc = 16;
8664 	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
8665 
8666 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8667 		/* Content Type is currently only implemented for HDMI. */
8668 		drm_connector_attach_content_type_property(&aconnector->base);
8669 	}
8670 
8671 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8672 		if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces))
8673 			drm_connector_attach_colorspace_property(&aconnector->base);
8674 	} else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) ||
8675 		   connector_type == DRM_MODE_CONNECTOR_eDP) {
8676 		if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces))
8677 			drm_connector_attach_colorspace_property(&aconnector->base);
8678 	}
8679 
8680 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8681 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
8682 	    connector_type == DRM_MODE_CONNECTOR_eDP) {
8683 		drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
8684 
8685 		if (!aconnector->mst_root)
8686 			drm_connector_attach_vrr_capable_property(&aconnector->base);
8687 
8688 		if (adev->dm.hdcp_workqueue)
8689 			drm_connector_attach_content_protection_property(&aconnector->base, true);
8690 	}
8691 
8692 	if (connector_type == DRM_MODE_CONNECTOR_eDP) {
8693 		struct drm_privacy_screen *privacy_screen;
8694 
8695 		privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL);
8696 		if (!IS_ERR(privacy_screen)) {
8697 			drm_connector_attach_privacy_screen_provider(&aconnector->base,
8698 								     privacy_screen);
8699 		} else if (PTR_ERR(privacy_screen) != -ENODEV) {
8700 			drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n");
8701 		}
8702 	}
8703 }
8704 
8705 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
8706 			      struct i2c_msg *msgs, int num)
8707 {
8708 	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
8709 	struct ddc_service *ddc_service = i2c->ddc_service;
8710 	struct i2c_command cmd;
8711 	int i;
8712 	int result = -EIO;
8713 
8714 	if (!ddc_service->ddc_pin)
8715 		return result;
8716 
8717 	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
8718 
8719 	if (!cmd.payloads)
8720 		return result;
8721 
8722 	cmd.number_of_payloads = num;
8723 	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
8724 	cmd.speed = 100;
8725 
8726 	for (i = 0; i < num; i++) {
8727 		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
8728 		cmd.payloads[i].address = msgs[i].addr;
8729 		cmd.payloads[i].length = msgs[i].len;
8730 		cmd.payloads[i].data = msgs[i].buf;
8731 	}
8732 
8733 	if (i2c->oem) {
8734 		if (dc_submit_i2c_oem(
8735 			    ddc_service->ctx->dc,
8736 			    &cmd))
8737 			result = num;
8738 	} else {
8739 		if (dc_submit_i2c(
8740 			    ddc_service->ctx->dc,
8741 			    ddc_service->link->link_index,
8742 			    &cmd))
8743 			result = num;
8744 	}
8745 
8746 	kfree(cmd.payloads);
8747 	return result;
8748 }
8749 
8750 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
8751 {
8752 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
8753 }
8754 
8755 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
8756 	.master_xfer = amdgpu_dm_i2c_xfer,
8757 	.functionality = amdgpu_dm_i2c_func,
8758 };
8759 
8760 static struct amdgpu_i2c_adapter *
8761 create_i2c(struct ddc_service *ddc_service, bool oem)
8762 {
8763 	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
8764 	struct amdgpu_i2c_adapter *i2c;
8765 
8766 	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
8767 	if (!i2c)
8768 		return NULL;
8769 	i2c->base.owner = THIS_MODULE;
8770 	i2c->base.dev.parent = &adev->pdev->dev;
8771 	i2c->base.algo = &amdgpu_dm_i2c_algo;
8772 	if (oem)
8773 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus");
8774 	else
8775 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d",
8776 			 ddc_service->link->link_index);
8777 	i2c_set_adapdata(&i2c->base, i2c);
8778 	i2c->ddc_service = ddc_service;
8779 	i2c->oem = oem;
8780 
8781 	return i2c;
8782 }
8783 
8784 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector)
8785 {
8786 	struct cec_connector_info conn_info;
8787 	struct drm_device *ddev = aconnector->base.dev;
8788 	struct device *hdmi_dev = ddev->dev;
8789 
8790 	if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) {
8791 		drm_info(ddev, "HDMI-CEC feature masked\n");
8792 		return -EINVAL;
8793 	}
8794 
8795 	cec_fill_conn_info_from_drm(&conn_info, &aconnector->base);
8796 	aconnector->notifier =
8797 		cec_notifier_conn_register(hdmi_dev, NULL, &conn_info);
8798 	if (!aconnector->notifier) {
8799 		drm_err(ddev, "Failed to create cec notifier\n");
8800 		return -ENOMEM;
8801 	}
8802 
8803 	return 0;
8804 }
8805 
8806 /*
8807  * Note: this function assumes that dc_link_detect() was called for the
8808  * dc_link which will be represented by this aconnector.
8809  */
8810 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
8811 				    struct amdgpu_dm_connector *aconnector,
8812 				    u32 link_index,
8813 				    struct amdgpu_encoder *aencoder)
8814 {
8815 	int res = 0;
8816 	int connector_type;
8817 	struct dc *dc = dm->dc;
8818 	struct dc_link *link = dc_get_link_at_index(dc, link_index);
8819 	struct amdgpu_i2c_adapter *i2c;
8820 
8821 	/* Not needed for writeback connector */
8822 	link->priv = aconnector;
8823 
8824 
8825 	i2c = create_i2c(link->ddc, false);
8826 	if (!i2c) {
8827 		drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n");
8828 		return -ENOMEM;
8829 	}
8830 
8831 	aconnector->i2c = i2c;
8832 	res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base);
8833 
8834 	if (res) {
8835 		drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index);
8836 		goto out_free;
8837 	}
8838 
8839 	connector_type = to_drm_connector_type(link->connector_signal);
8840 
8841 	res = drm_connector_init_with_ddc(
8842 			dm->ddev,
8843 			&aconnector->base,
8844 			&amdgpu_dm_connector_funcs,
8845 			connector_type,
8846 			&i2c->base);
8847 
8848 	if (res) {
8849 		drm_err(adev_to_drm(dm->adev), "connector_init failed\n");
8850 		aconnector->connector_id = -1;
8851 		goto out_free;
8852 	}
8853 
8854 	drm_connector_helper_add(
8855 			&aconnector->base,
8856 			&amdgpu_dm_connector_helper_funcs);
8857 
8858 	amdgpu_dm_connector_init_helper(
8859 		dm,
8860 		aconnector,
8861 		connector_type,
8862 		link,
8863 		link_index);
8864 
8865 	drm_connector_attach_encoder(
8866 		&aconnector->base, &aencoder->base);
8867 
8868 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8869 	    connector_type == DRM_MODE_CONNECTOR_HDMIB)
8870 		amdgpu_dm_initialize_hdmi_connector(aconnector);
8871 
8872 	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
8873 		|| connector_type == DRM_MODE_CONNECTOR_eDP)
8874 		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
8875 
8876 out_free:
8877 	if (res) {
8878 		kfree(i2c);
8879 		aconnector->i2c = NULL;
8880 	}
8881 	return res;
8882 }
8883 
8884 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
8885 {
8886 	switch (adev->mode_info.num_crtc) {
8887 	case 1:
8888 		return 0x1;
8889 	case 2:
8890 		return 0x3;
8891 	case 3:
8892 		return 0x7;
8893 	case 4:
8894 		return 0xf;
8895 	case 5:
8896 		return 0x1f;
8897 	case 6:
8898 	default:
8899 		return 0x3f;
8900 	}
8901 }
8902 
8903 static int amdgpu_dm_encoder_init(struct drm_device *dev,
8904 				  struct amdgpu_encoder *aencoder,
8905 				  uint32_t link_index)
8906 {
8907 	struct amdgpu_device *adev = drm_to_adev(dev);
8908 
8909 	int res = drm_encoder_init(dev,
8910 				   &aencoder->base,
8911 				   &amdgpu_dm_encoder_funcs,
8912 				   DRM_MODE_ENCODER_TMDS,
8913 				   NULL);
8914 
8915 	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
8916 
8917 	if (!res)
8918 		aencoder->encoder_id = link_index;
8919 	else
8920 		aencoder->encoder_id = -1;
8921 
8922 	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
8923 
8924 	return res;
8925 }
8926 
8927 static void manage_dm_interrupts(struct amdgpu_device *adev,
8928 				 struct amdgpu_crtc *acrtc,
8929 				 struct dm_crtc_state *acrtc_state)
8930 {	/*
8931 	 * We cannot be sure that the frontend index maps to the same
8932 	 * backend index - some even map to more than one.
8933 	 * So we have to go through the CRTC to find the right IRQ.
8934 	 */
8935 	int irq_type = amdgpu_display_crtc_idx_to_irq_type(
8936 			adev,
8937 			acrtc->crtc_id);
8938 	struct drm_device *dev = adev_to_drm(adev);
8939 
8940 	struct drm_vblank_crtc_config config = {0};
8941 	struct dc_crtc_timing *timing;
8942 	int offdelay;
8943 
8944 	if (acrtc_state) {
8945 		timing = &acrtc_state->stream->timing;
8946 
8947 		/*
8948 		 * Depending on when the HW latching event of double-buffered
8949 		 * registers happen relative to the PSR SDP deadline, and how
8950 		 * bad the Panel clock has drifted since the last ALPM off
8951 		 * event, there can be up to 3 frames of delay between sending
8952 		 * the PSR exit cmd to DMUB fw, and when the panel starts
8953 		 * displaying live frames.
8954 		 *
8955 		 * We can set:
8956 		 *
8957 		 * 20/100 * offdelay_ms = 3_frames_ms
8958 		 * => offdelay_ms = 5 * 3_frames_ms
8959 		 *
8960 		 * This ensures that `3_frames_ms` will only be experienced as a
8961 		 * 20% delay on top how long the display has been static, and
8962 		 * thus make the delay less perceivable.
8963 		 */
8964 		if (acrtc_state->stream->link->psr_settings.psr_version <
8965 		    DC_PSR_VERSION_UNSUPPORTED) {
8966 			offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 *
8967 						      timing->v_total *
8968 						      timing->h_total,
8969 						      timing->pix_clk_100hz);
8970 			config.offdelay_ms = offdelay ?: 30;
8971 		} else if (amdgpu_ip_version(adev, DCE_HWIP, 0) <
8972 			   IP_VERSION(3, 5, 0) ||
8973 			   !(adev->flags & AMD_IS_APU)) {
8974 			/*
8975 			 * Older HW and DGPU have issues with instant off;
8976 			 * use a 2 frame offdelay.
8977 			 */
8978 			offdelay = DIV64_U64_ROUND_UP((u64)20 *
8979 						      timing->v_total *
8980 						      timing->h_total,
8981 						      timing->pix_clk_100hz);
8982 
8983 			config.offdelay_ms = offdelay ?: 30;
8984 		} else {
8985 			/* offdelay_ms = 0 will never disable vblank */
8986 			config.offdelay_ms = 1;
8987 			config.disable_immediate = true;
8988 		}
8989 
8990 		drm_crtc_vblank_on_config(&acrtc->base,
8991 					  &config);
8992 		/* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/
8993 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
8994 		case IP_VERSION(3, 0, 0):
8995 		case IP_VERSION(3, 0, 2):
8996 		case IP_VERSION(3, 0, 3):
8997 		case IP_VERSION(3, 2, 0):
8998 			if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type))
8999 				drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n");
9000 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
9001 			if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type))
9002 				drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n");
9003 #endif
9004 		}
9005 
9006 	} else {
9007 		/* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/
9008 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
9009 		case IP_VERSION(3, 0, 0):
9010 		case IP_VERSION(3, 0, 2):
9011 		case IP_VERSION(3, 0, 3):
9012 		case IP_VERSION(3, 2, 0):
9013 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
9014 			if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type))
9015 				drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n");
9016 #endif
9017 			if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type))
9018 				drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n");
9019 		}
9020 
9021 		drm_crtc_vblank_off(&acrtc->base);
9022 	}
9023 }
9024 
9025 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
9026 				      struct amdgpu_crtc *acrtc)
9027 {
9028 	int irq_type =
9029 		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
9030 
9031 	/**
9032 	 * This reads the current state for the IRQ and force reapplies
9033 	 * the setting to hardware.
9034 	 */
9035 	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
9036 }
9037 
9038 static bool
9039 is_scaling_state_different(const struct dm_connector_state *dm_state,
9040 			   const struct dm_connector_state *old_dm_state)
9041 {
9042 	if (dm_state->scaling != old_dm_state->scaling)
9043 		return true;
9044 	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
9045 		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
9046 			return true;
9047 	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
9048 		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
9049 			return true;
9050 	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
9051 		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
9052 		return true;
9053 	return false;
9054 }
9055 
9056 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
9057 					    struct drm_crtc_state *old_crtc_state,
9058 					    struct drm_connector_state *new_conn_state,
9059 					    struct drm_connector_state *old_conn_state,
9060 					    const struct drm_connector *connector,
9061 					    struct hdcp_workqueue *hdcp_w)
9062 {
9063 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
9064 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
9065 
9066 	pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
9067 		connector->index, connector->status, connector->dpms);
9068 	pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
9069 		old_conn_state->content_protection, new_conn_state->content_protection);
9070 
9071 	if (old_crtc_state)
9072 		pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
9073 		old_crtc_state->enable,
9074 		old_crtc_state->active,
9075 		old_crtc_state->mode_changed,
9076 		old_crtc_state->active_changed,
9077 		old_crtc_state->connectors_changed);
9078 
9079 	if (new_crtc_state)
9080 		pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
9081 		new_crtc_state->enable,
9082 		new_crtc_state->active,
9083 		new_crtc_state->mode_changed,
9084 		new_crtc_state->active_changed,
9085 		new_crtc_state->connectors_changed);
9086 
9087 	/* hdcp content type change */
9088 	if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
9089 	    new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
9090 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9091 		pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
9092 		return true;
9093 	}
9094 
9095 	/* CP is being re enabled, ignore this */
9096 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
9097 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9098 		if (new_crtc_state && new_crtc_state->mode_changed) {
9099 			new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9100 			pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
9101 			return true;
9102 		}
9103 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
9104 		pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
9105 		return false;
9106 	}
9107 
9108 	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
9109 	 *
9110 	 * Handles:	UNDESIRED -> ENABLED
9111 	 */
9112 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
9113 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
9114 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
9115 
9116 	/* Stream removed and re-enabled
9117 	 *
9118 	 * Can sometimes overlap with the HPD case,
9119 	 * thus set update_hdcp to false to avoid
9120 	 * setting HDCP multiple times.
9121 	 *
9122 	 * Handles:	DESIRED -> DESIRED (Special case)
9123 	 */
9124 	if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
9125 		new_conn_state->crtc && new_conn_state->crtc->enabled &&
9126 		connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9127 		dm_con_state->update_hdcp = false;
9128 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
9129 			__func__);
9130 		return true;
9131 	}
9132 
9133 	/* Hot-plug, headless s3, dpms
9134 	 *
9135 	 * Only start HDCP if the display is connected/enabled.
9136 	 * update_hdcp flag will be set to false until the next
9137 	 * HPD comes in.
9138 	 *
9139 	 * Handles:	DESIRED -> DESIRED (Special case)
9140 	 */
9141 	if (dm_con_state->update_hdcp &&
9142 	new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
9143 	connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
9144 		dm_con_state->update_hdcp = false;
9145 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
9146 			__func__);
9147 		return true;
9148 	}
9149 
9150 	if (old_conn_state->content_protection == new_conn_state->content_protection) {
9151 		if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
9152 			if (new_crtc_state && new_crtc_state->mode_changed) {
9153 				pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
9154 					__func__);
9155 				return true;
9156 			}
9157 			pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
9158 				__func__);
9159 			return false;
9160 		}
9161 
9162 		pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
9163 		return false;
9164 	}
9165 
9166 	if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
9167 		pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
9168 			__func__);
9169 		return true;
9170 	}
9171 
9172 	pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
9173 	return false;
9174 }
9175 
9176 static void remove_stream(struct amdgpu_device *adev,
9177 			  struct amdgpu_crtc *acrtc,
9178 			  struct dc_stream_state *stream)
9179 {
9180 	/* this is the update mode case */
9181 
9182 	acrtc->otg_inst = -1;
9183 	acrtc->enabled = false;
9184 }
9185 
9186 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
9187 {
9188 
9189 	assert_spin_locked(&acrtc->base.dev->event_lock);
9190 	WARN_ON(acrtc->event);
9191 
9192 	acrtc->event = acrtc->base.state->event;
9193 
9194 	/* Set the flip status */
9195 	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
9196 
9197 	/* Mark this event as consumed */
9198 	acrtc->base.state->event = NULL;
9199 
9200 	drm_dbg_state(acrtc->base.dev,
9201 		      "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
9202 		      acrtc->crtc_id);
9203 }
9204 
9205 static void update_freesync_state_on_stream(
9206 	struct amdgpu_display_manager *dm,
9207 	struct dm_crtc_state *new_crtc_state,
9208 	struct dc_stream_state *new_stream,
9209 	struct dc_plane_state *surface,
9210 	u32 flip_timestamp_in_us)
9211 {
9212 	struct mod_vrr_params vrr_params;
9213 	struct dc_info_packet vrr_infopacket = {0};
9214 	struct amdgpu_device *adev = dm->adev;
9215 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9216 	unsigned long flags;
9217 	bool pack_sdp_v1_3 = false;
9218 	struct amdgpu_dm_connector *aconn;
9219 	enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
9220 
9221 	if (!new_stream)
9222 		return;
9223 
9224 	/*
9225 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9226 	 * For now it's sufficient to just guard against these conditions.
9227 	 */
9228 
9229 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9230 		return;
9231 
9232 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9233 	vrr_params = acrtc->dm_irq_params.vrr_params;
9234 
9235 	if (surface) {
9236 		mod_freesync_handle_preflip(
9237 			dm->freesync_module,
9238 			surface,
9239 			new_stream,
9240 			flip_timestamp_in_us,
9241 			&vrr_params);
9242 
9243 		if (adev->family < AMDGPU_FAMILY_AI &&
9244 		    amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
9245 			mod_freesync_handle_v_update(dm->freesync_module,
9246 						     new_stream, &vrr_params);
9247 
9248 			/* Need to call this before the frame ends. */
9249 			dc_stream_adjust_vmin_vmax(dm->dc,
9250 						   new_crtc_state->stream,
9251 						   &vrr_params.adjust);
9252 		}
9253 	}
9254 
9255 	aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
9256 
9257 	if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) {
9258 		pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
9259 
9260 		if (aconn->vsdb_info.amd_vsdb_version == 1)
9261 			packet_type = PACKET_TYPE_FS_V1;
9262 		else if (aconn->vsdb_info.amd_vsdb_version == 2)
9263 			packet_type = PACKET_TYPE_FS_V2;
9264 		else if (aconn->vsdb_info.amd_vsdb_version == 3)
9265 			packet_type = PACKET_TYPE_FS_V3;
9266 
9267 		mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
9268 					&new_stream->adaptive_sync_infopacket);
9269 	}
9270 
9271 	mod_freesync_build_vrr_infopacket(
9272 		dm->freesync_module,
9273 		new_stream,
9274 		&vrr_params,
9275 		packet_type,
9276 		TRANSFER_FUNC_UNKNOWN,
9277 		&vrr_infopacket,
9278 		pack_sdp_v1_3);
9279 
9280 	new_crtc_state->freesync_vrr_info_changed |=
9281 		(memcmp(&new_crtc_state->vrr_infopacket,
9282 			&vrr_infopacket,
9283 			sizeof(vrr_infopacket)) != 0);
9284 
9285 	acrtc->dm_irq_params.vrr_params = vrr_params;
9286 	new_crtc_state->vrr_infopacket = vrr_infopacket;
9287 
9288 	new_stream->vrr_infopacket = vrr_infopacket;
9289 	new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
9290 
9291 	if (new_crtc_state->freesync_vrr_info_changed)
9292 		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
9293 			      new_crtc_state->base.crtc->base.id,
9294 			      (int)new_crtc_state->base.vrr_enabled,
9295 			      (int)vrr_params.state);
9296 
9297 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9298 }
9299 
9300 static void update_stream_irq_parameters(
9301 	struct amdgpu_display_manager *dm,
9302 	struct dm_crtc_state *new_crtc_state)
9303 {
9304 	struct dc_stream_state *new_stream = new_crtc_state->stream;
9305 	struct mod_vrr_params vrr_params;
9306 	struct mod_freesync_config config = new_crtc_state->freesync_config;
9307 	struct amdgpu_device *adev = dm->adev;
9308 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9309 	unsigned long flags;
9310 
9311 	if (!new_stream)
9312 		return;
9313 
9314 	/*
9315 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9316 	 * For now it's sufficient to just guard against these conditions.
9317 	 */
9318 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9319 		return;
9320 
9321 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9322 	vrr_params = acrtc->dm_irq_params.vrr_params;
9323 
9324 	if (new_crtc_state->vrr_supported &&
9325 	    config.min_refresh_in_uhz &&
9326 	    config.max_refresh_in_uhz) {
9327 		/*
9328 		 * if freesync compatible mode was set, config.state will be set
9329 		 * in atomic check
9330 		 */
9331 		if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
9332 		    (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
9333 		     new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
9334 			vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
9335 			vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
9336 			vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
9337 			vrr_params.state = VRR_STATE_ACTIVE_FIXED;
9338 		} else {
9339 			config.state = new_crtc_state->base.vrr_enabled ?
9340 						     VRR_STATE_ACTIVE_VARIABLE :
9341 						     VRR_STATE_INACTIVE;
9342 		}
9343 	} else {
9344 		config.state = VRR_STATE_UNSUPPORTED;
9345 	}
9346 
9347 	mod_freesync_build_vrr_params(dm->freesync_module,
9348 				      new_stream,
9349 				      &config, &vrr_params);
9350 
9351 	new_crtc_state->freesync_config = config;
9352 	/* Copy state for access from DM IRQ handler */
9353 	acrtc->dm_irq_params.freesync_config = config;
9354 	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
9355 	acrtc->dm_irq_params.vrr_params = vrr_params;
9356 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9357 }
9358 
9359 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
9360 					    struct dm_crtc_state *new_state)
9361 {
9362 	bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
9363 	bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
9364 
9365 	if (!old_vrr_active && new_vrr_active) {
9366 		/* Transition VRR inactive -> active:
9367 		 * While VRR is active, we must not disable vblank irq, as a
9368 		 * reenable after disable would compute bogus vblank/pflip
9369 		 * timestamps if it likely happened inside display front-porch.
9370 		 *
9371 		 * We also need vupdate irq for the actual core vblank handling
9372 		 * at end of vblank.
9373 		 */
9374 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
9375 		WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
9376 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n",
9377 				 __func__, new_state->base.crtc->base.id);
9378 	} else if (old_vrr_active && !new_vrr_active) {
9379 		/* Transition VRR active -> inactive:
9380 		 * Allow vblank irq disable again for fixed refresh rate.
9381 		 */
9382 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
9383 		drm_crtc_vblank_put(new_state->base.crtc);
9384 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n",
9385 				 __func__, new_state->base.crtc->base.id);
9386 	}
9387 }
9388 
9389 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
9390 {
9391 	struct drm_plane *plane;
9392 	struct drm_plane_state *old_plane_state;
9393 	int i;
9394 
9395 	/*
9396 	 * TODO: Make this per-stream so we don't issue redundant updates for
9397 	 * commits with multiple streams.
9398 	 */
9399 	for_each_old_plane_in_state(state, plane, old_plane_state, i)
9400 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
9401 			amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
9402 }
9403 
9404 static inline uint32_t get_mem_type(struct drm_framebuffer *fb)
9405 {
9406 	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
9407 
9408 	return abo->tbo.resource ? abo->tbo.resource->mem_type : 0;
9409 }
9410 
9411 static void amdgpu_dm_update_cursor(struct drm_plane *plane,
9412 				    struct drm_plane_state *old_plane_state,
9413 				    struct dc_stream_update *update)
9414 {
9415 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
9416 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
9417 	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
9418 	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
9419 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
9420 	uint64_t address = afb ? afb->address : 0;
9421 	struct dc_cursor_position position = {0};
9422 	struct dc_cursor_attributes attributes;
9423 	int ret;
9424 
9425 	if (!plane->state->fb && !old_plane_state->fb)
9426 		return;
9427 
9428 	drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n",
9429 		       amdgpu_crtc->crtc_id, plane->state->crtc_w,
9430 		       plane->state->crtc_h);
9431 
9432 	ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position);
9433 	if (ret)
9434 		return;
9435 
9436 	if (!position.enable) {
9437 		/* turn off cursor */
9438 		if (crtc_state && crtc_state->stream) {
9439 			dc_stream_set_cursor_position(crtc_state->stream,
9440 						      &position);
9441 			update->cursor_position = &crtc_state->stream->cursor_position;
9442 		}
9443 		return;
9444 	}
9445 
9446 	amdgpu_crtc->cursor_width = plane->state->crtc_w;
9447 	amdgpu_crtc->cursor_height = plane->state->crtc_h;
9448 
9449 	memset(&attributes, 0, sizeof(attributes));
9450 	attributes.address.high_part = upper_32_bits(address);
9451 	attributes.address.low_part  = lower_32_bits(address);
9452 	attributes.width             = plane->state->crtc_w;
9453 	attributes.height            = plane->state->crtc_h;
9454 	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
9455 	attributes.rotation_angle    = 0;
9456 	attributes.attribute_flags.value = 0;
9457 
9458 	/* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM
9459 	 * legacy gamma setup.
9460 	 */
9461 	if (crtc_state->cm_is_degamma_srgb &&
9462 	    adev->dm.dc->caps.color.dpp.gamma_corr)
9463 		attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1;
9464 
9465 	if (afb)
9466 		attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
9467 
9468 	if (crtc_state->stream) {
9469 		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
9470 						     &attributes))
9471 			drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n");
9472 
9473 		update->cursor_attributes = &crtc_state->stream->cursor_attributes;
9474 
9475 		if (!dc_stream_set_cursor_position(crtc_state->stream,
9476 						   &position))
9477 			drm_err(adev_to_drm(adev), "DC failed to set cursor position\n");
9478 
9479 		update->cursor_position = &crtc_state->stream->cursor_position;
9480 	}
9481 }
9482 
9483 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach,
9484 					  const struct dm_crtc_state *acrtc_state,
9485 					  const u64 current_ts)
9486 {
9487 	struct psr_settings *psr = &acrtc_state->stream->link->psr_settings;
9488 	struct replay_settings *pr = &acrtc_state->stream->link->replay_settings;
9489 	struct amdgpu_dm_connector *aconn =
9490 		(struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
9491 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9492 
9493 	if (acrtc_state->update_type > UPDATE_TYPE_FAST) {
9494 		if (pr->config.replay_supported && !pr->replay_feature_enabled)
9495 			amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn);
9496 		else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED &&
9497 			     !psr->psr_feature_enabled)
9498 			if (!aconn->disallow_edp_enter_psr)
9499 				amdgpu_dm_link_setup_psr(acrtc_state->stream);
9500 	}
9501 
9502 	/* Decrement skip count when SR is enabled and we're doing fast updates. */
9503 	if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
9504 	    (psr->psr_feature_enabled || pr->config.replay_supported)) {
9505 		if (aconn->sr_skip_count > 0)
9506 			aconn->sr_skip_count--;
9507 
9508 		/* Allow SR when skip count is 0. */
9509 		acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count;
9510 
9511 		/*
9512 		 * If sink supports PSR SU/Panel Replay, there is no need to rely on
9513 		 * a vblank event disable request to enable PSR/RP. PSR SU/RP
9514 		 * can be enabled immediately once OS demonstrates an
9515 		 * adequate number of fast atomic commits to notify KMD
9516 		 * of update events. See `vblank_control_worker()`.
9517 		 */
9518 		if (!vrr_active &&
9519 		    acrtc_attach->dm_irq_params.allow_sr_entry &&
9520 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9521 		    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9522 #endif
9523 		    (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) {
9524 			if (pr->replay_feature_enabled && !pr->replay_allow_active)
9525 				amdgpu_dm_replay_enable(acrtc_state->stream, true);
9526 			if (psr->psr_version == DC_PSR_VERSION_SU_1 &&
9527 			    !psr->psr_allow_active && !aconn->disallow_edp_enter_psr)
9528 				amdgpu_dm_psr_enable(acrtc_state->stream);
9529 		}
9530 	} else {
9531 		acrtc_attach->dm_irq_params.allow_sr_entry = false;
9532 	}
9533 }
9534 
9535 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
9536 				    struct drm_device *dev,
9537 				    struct amdgpu_display_manager *dm,
9538 				    struct drm_crtc *pcrtc,
9539 				    bool wait_for_vblank)
9540 {
9541 	u32 i;
9542 	u64 timestamp_ns = ktime_get_ns();
9543 	struct drm_plane *plane;
9544 	struct drm_plane_state *old_plane_state, *new_plane_state;
9545 	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
9546 	struct drm_crtc_state *new_pcrtc_state =
9547 			drm_atomic_get_new_crtc_state(state, pcrtc);
9548 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
9549 	struct dm_crtc_state *dm_old_crtc_state =
9550 			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
9551 	int planes_count = 0, vpos, hpos;
9552 	unsigned long flags;
9553 	u32 target_vblank, last_flip_vblank;
9554 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9555 	bool cursor_update = false;
9556 	bool pflip_present = false;
9557 	bool dirty_rects_changed = false;
9558 	bool updated_planes_and_streams = false;
9559 	struct {
9560 		struct dc_surface_update surface_updates[MAX_SURFACES];
9561 		struct dc_plane_info plane_infos[MAX_SURFACES];
9562 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
9563 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
9564 		struct dc_stream_update stream_update;
9565 	} *bundle;
9566 
9567 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
9568 
9569 	if (!bundle) {
9570 		drm_err(dev, "Failed to allocate update bundle\n");
9571 		goto cleanup;
9572 	}
9573 
9574 	/*
9575 	 * Disable the cursor first if we're disabling all the planes.
9576 	 * It'll remain on the screen after the planes are re-enabled
9577 	 * if we don't.
9578 	 *
9579 	 * If the cursor is transitioning from native to overlay mode, the
9580 	 * native cursor needs to be disabled first.
9581 	 */
9582 	if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE &&
9583 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9584 		struct dc_cursor_position cursor_position = {0};
9585 
9586 		if (!dc_stream_set_cursor_position(acrtc_state->stream,
9587 						   &cursor_position))
9588 			drm_err(dev, "DC failed to disable native cursor\n");
9589 
9590 		bundle->stream_update.cursor_position =
9591 				&acrtc_state->stream->cursor_position;
9592 	}
9593 
9594 	if (acrtc_state->active_planes == 0 &&
9595 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9596 		amdgpu_dm_commit_cursors(state);
9597 
9598 	/* update planes when needed */
9599 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9600 		struct drm_crtc *crtc = new_plane_state->crtc;
9601 		struct drm_crtc_state *new_crtc_state;
9602 		struct drm_framebuffer *fb = new_plane_state->fb;
9603 		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
9604 		bool plane_needs_flip;
9605 		struct dc_plane_state *dc_plane;
9606 		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
9607 
9608 		/* Cursor plane is handled after stream updates */
9609 		if (plane->type == DRM_PLANE_TYPE_CURSOR &&
9610 		    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9611 			if ((fb && crtc == pcrtc) ||
9612 			    (old_plane_state->fb && old_plane_state->crtc == pcrtc)) {
9613 				cursor_update = true;
9614 				if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0)
9615 					amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update);
9616 			}
9617 
9618 			continue;
9619 		}
9620 
9621 		if (!fb || !crtc || pcrtc != crtc)
9622 			continue;
9623 
9624 		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
9625 		if (!new_crtc_state->active)
9626 			continue;
9627 
9628 		dc_plane = dm_new_plane_state->dc_state;
9629 		if (!dc_plane)
9630 			continue;
9631 
9632 		bundle->surface_updates[planes_count].surface = dc_plane;
9633 		if (new_pcrtc_state->color_mgmt_changed) {
9634 			bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction;
9635 			bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func;
9636 			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
9637 			bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult;
9638 			bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func;
9639 			bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func;
9640 			bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf;
9641 		}
9642 
9643 		amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
9644 				     &bundle->scaling_infos[planes_count]);
9645 
9646 		bundle->surface_updates[planes_count].scaling_info =
9647 			&bundle->scaling_infos[planes_count];
9648 
9649 		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
9650 
9651 		pflip_present = pflip_present || plane_needs_flip;
9652 
9653 		if (!plane_needs_flip) {
9654 			planes_count += 1;
9655 			continue;
9656 		}
9657 
9658 		fill_dc_plane_info_and_addr(
9659 			dm->adev, new_plane_state,
9660 			afb->tiling_flags,
9661 			&bundle->plane_infos[planes_count],
9662 			&bundle->flip_addrs[planes_count].address,
9663 			afb->tmz_surface);
9664 
9665 		drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
9666 				 new_plane_state->plane->index,
9667 				 bundle->plane_infos[planes_count].dcc.enable);
9668 
9669 		bundle->surface_updates[planes_count].plane_info =
9670 			&bundle->plane_infos[planes_count];
9671 
9672 		if (acrtc_state->stream->link->psr_settings.psr_feature_enabled ||
9673 		    acrtc_state->stream->link->replay_settings.replay_feature_enabled) {
9674 			fill_dc_dirty_rects(plane, old_plane_state,
9675 					    new_plane_state, new_crtc_state,
9676 					    &bundle->flip_addrs[planes_count],
9677 					    acrtc_state->stream->link->psr_settings.psr_version ==
9678 					    DC_PSR_VERSION_SU_1,
9679 					    &dirty_rects_changed);
9680 
9681 			/*
9682 			 * If the dirty regions changed, PSR-SU need to be disabled temporarily
9683 			 * and enabled it again after dirty regions are stable to avoid video glitch.
9684 			 * PSR-SU will be enabled in vblank_control_worker() if user pause the video
9685 			 * during the PSR-SU was disabled.
9686 			 */
9687 			if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
9688 			    acrtc_attach->dm_irq_params.allow_sr_entry &&
9689 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9690 			    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9691 #endif
9692 			    dirty_rects_changed) {
9693 				mutex_lock(&dm->dc_lock);
9694 				acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
9695 				timestamp_ns;
9696 				if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9697 					amdgpu_dm_psr_disable(acrtc_state->stream, true);
9698 				mutex_unlock(&dm->dc_lock);
9699 			}
9700 		}
9701 
9702 		/*
9703 		 * Only allow immediate flips for fast updates that don't
9704 		 * change memory domain, FB pitch, DCC state, rotation or
9705 		 * mirroring.
9706 		 *
9707 		 * dm_crtc_helper_atomic_check() only accepts async flips with
9708 		 * fast updates.
9709 		 */
9710 		if (crtc->state->async_flip &&
9711 		    (acrtc_state->update_type != UPDATE_TYPE_FAST ||
9712 		     get_mem_type(old_plane_state->fb) != get_mem_type(fb)))
9713 			drm_warn_once(state->dev,
9714 				      "[PLANE:%d:%s] async flip with non-fast update\n",
9715 				      plane->base.id, plane->name);
9716 
9717 		bundle->flip_addrs[planes_count].flip_immediate =
9718 			crtc->state->async_flip &&
9719 			acrtc_state->update_type == UPDATE_TYPE_FAST &&
9720 			get_mem_type(old_plane_state->fb) == get_mem_type(fb);
9721 
9722 		timestamp_ns = ktime_get_ns();
9723 		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
9724 		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
9725 		bundle->surface_updates[planes_count].surface = dc_plane;
9726 
9727 		if (!bundle->surface_updates[planes_count].surface) {
9728 			drm_err(dev, "No surface for CRTC: id=%d\n",
9729 					acrtc_attach->crtc_id);
9730 			continue;
9731 		}
9732 
9733 		if (plane == pcrtc->primary)
9734 			update_freesync_state_on_stream(
9735 				dm,
9736 				acrtc_state,
9737 				acrtc_state->stream,
9738 				dc_plane,
9739 				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
9740 
9741 		drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
9742 				 __func__,
9743 				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
9744 				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
9745 
9746 		planes_count += 1;
9747 
9748 	}
9749 
9750 	if (pflip_present) {
9751 		if (!vrr_active) {
9752 			/* Use old throttling in non-vrr fixed refresh rate mode
9753 			 * to keep flip scheduling based on target vblank counts
9754 			 * working in a backwards compatible way, e.g., for
9755 			 * clients using the GLX_OML_sync_control extension or
9756 			 * DRI3/Present extension with defined target_msc.
9757 			 */
9758 			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
9759 		} else {
9760 			/* For variable refresh rate mode only:
9761 			 * Get vblank of last completed flip to avoid > 1 vrr
9762 			 * flips per video frame by use of throttling, but allow
9763 			 * flip programming anywhere in the possibly large
9764 			 * variable vrr vblank interval for fine-grained flip
9765 			 * timing control and more opportunity to avoid stutter
9766 			 * on late submission of flips.
9767 			 */
9768 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9769 			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
9770 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9771 		}
9772 
9773 		target_vblank = last_flip_vblank + wait_for_vblank;
9774 
9775 		/*
9776 		 * Wait until we're out of the vertical blank period before the one
9777 		 * targeted by the flip
9778 		 */
9779 		while ((acrtc_attach->enabled &&
9780 			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
9781 							    0, &vpos, &hpos, NULL,
9782 							    NULL, &pcrtc->hwmode)
9783 			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
9784 			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
9785 			(int)(target_vblank -
9786 			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
9787 			usleep_range(1000, 1100);
9788 		}
9789 
9790 		/**
9791 		 * Prepare the flip event for the pageflip interrupt to handle.
9792 		 *
9793 		 * This only works in the case where we've already turned on the
9794 		 * appropriate hardware blocks (eg. HUBP) so in the transition case
9795 		 * from 0 -> n planes we have to skip a hardware generated event
9796 		 * and rely on sending it from software.
9797 		 */
9798 		if (acrtc_attach->base.state->event &&
9799 		    acrtc_state->active_planes > 0) {
9800 			drm_crtc_vblank_get(pcrtc);
9801 
9802 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9803 
9804 			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
9805 			prepare_flip_isr(acrtc_attach);
9806 
9807 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9808 		}
9809 
9810 		if (acrtc_state->stream) {
9811 			if (acrtc_state->freesync_vrr_info_changed)
9812 				bundle->stream_update.vrr_infopacket =
9813 					&acrtc_state->stream->vrr_infopacket;
9814 		}
9815 	} else if (cursor_update && acrtc_state->active_planes > 0) {
9816 		spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9817 		if (acrtc_attach->base.state->event) {
9818 			drm_crtc_vblank_get(pcrtc);
9819 			acrtc_attach->event = acrtc_attach->base.state->event;
9820 			acrtc_attach->base.state->event = NULL;
9821 		}
9822 		spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9823 	}
9824 
9825 	/* Update the planes if changed or disable if we don't have any. */
9826 	if ((planes_count || acrtc_state->active_planes == 0) &&
9827 		acrtc_state->stream) {
9828 		/*
9829 		 * If PSR or idle optimizations are enabled then flush out
9830 		 * any pending work before hardware programming.
9831 		 */
9832 		if (dm->vblank_control_workqueue)
9833 			flush_workqueue(dm->vblank_control_workqueue);
9834 
9835 		bundle->stream_update.stream = acrtc_state->stream;
9836 		if (new_pcrtc_state->mode_changed) {
9837 			bundle->stream_update.src = acrtc_state->stream->src;
9838 			bundle->stream_update.dst = acrtc_state->stream->dst;
9839 		}
9840 
9841 		if (new_pcrtc_state->color_mgmt_changed) {
9842 			/*
9843 			 * TODO: This isn't fully correct since we've actually
9844 			 * already modified the stream in place.
9845 			 */
9846 			bundle->stream_update.gamut_remap =
9847 				&acrtc_state->stream->gamut_remap_matrix;
9848 			bundle->stream_update.output_csc_transform =
9849 				&acrtc_state->stream->csc_color_matrix;
9850 			bundle->stream_update.out_transfer_func =
9851 				&acrtc_state->stream->out_transfer_func;
9852 			bundle->stream_update.lut3d_func =
9853 				(struct dc_3dlut *) acrtc_state->stream->lut3d_func;
9854 			bundle->stream_update.func_shaper =
9855 				(struct dc_transfer_func *) acrtc_state->stream->func_shaper;
9856 		}
9857 
9858 		acrtc_state->stream->abm_level = acrtc_state->abm_level;
9859 		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
9860 			bundle->stream_update.abm_level = &acrtc_state->abm_level;
9861 
9862 		mutex_lock(&dm->dc_lock);
9863 		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) {
9864 			if (acrtc_state->stream->link->replay_settings.replay_allow_active)
9865 				amdgpu_dm_replay_disable(acrtc_state->stream);
9866 			if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9867 				amdgpu_dm_psr_disable(acrtc_state->stream, true);
9868 		}
9869 		mutex_unlock(&dm->dc_lock);
9870 
9871 		/*
9872 		 * If FreeSync state on the stream has changed then we need to
9873 		 * re-adjust the min/max bounds now that DC doesn't handle this
9874 		 * as part of commit.
9875 		 */
9876 		if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
9877 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9878 			dc_stream_adjust_vmin_vmax(
9879 				dm->dc, acrtc_state->stream,
9880 				&acrtc_attach->dm_irq_params.vrr_params.adjust);
9881 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9882 		}
9883 		mutex_lock(&dm->dc_lock);
9884 		update_planes_and_stream_adapter(dm->dc,
9885 					 acrtc_state->update_type,
9886 					 planes_count,
9887 					 acrtc_state->stream,
9888 					 &bundle->stream_update,
9889 					 bundle->surface_updates);
9890 		updated_planes_and_streams = true;
9891 
9892 		/**
9893 		 * Enable or disable the interrupts on the backend.
9894 		 *
9895 		 * Most pipes are put into power gating when unused.
9896 		 *
9897 		 * When power gating is enabled on a pipe we lose the
9898 		 * interrupt enablement state when power gating is disabled.
9899 		 *
9900 		 * So we need to update the IRQ control state in hardware
9901 		 * whenever the pipe turns on (since it could be previously
9902 		 * power gated) or off (since some pipes can't be power gated
9903 		 * on some ASICs).
9904 		 */
9905 		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
9906 			dm_update_pflip_irq_state(drm_to_adev(dev),
9907 						  acrtc_attach);
9908 
9909 		amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns);
9910 		mutex_unlock(&dm->dc_lock);
9911 	}
9912 
9913 	/*
9914 	 * Update cursor state *after* programming all the planes.
9915 	 * This avoids redundant programming in the case where we're going
9916 	 * to be disabling a single plane - those pipes are being disabled.
9917 	 */
9918 	if (acrtc_state->active_planes &&
9919 	    (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) &&
9920 	    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9921 		amdgpu_dm_commit_cursors(state);
9922 
9923 cleanup:
9924 	kfree(bundle);
9925 }
9926 
9927 static void amdgpu_dm_commit_audio(struct drm_device *dev,
9928 				   struct drm_atomic_state *state)
9929 {
9930 	struct amdgpu_device *adev = drm_to_adev(dev);
9931 	struct amdgpu_dm_connector *aconnector;
9932 	struct drm_connector *connector;
9933 	struct drm_connector_state *old_con_state, *new_con_state;
9934 	struct drm_crtc_state *new_crtc_state;
9935 	struct dm_crtc_state *new_dm_crtc_state;
9936 	const struct dc_stream_status *status;
9937 	int i, inst;
9938 
9939 	/* Notify device removals. */
9940 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9941 		if (old_con_state->crtc != new_con_state->crtc) {
9942 			/* CRTC changes require notification. */
9943 			goto notify;
9944 		}
9945 
9946 		if (!new_con_state->crtc)
9947 			continue;
9948 
9949 		new_crtc_state = drm_atomic_get_new_crtc_state(
9950 			state, new_con_state->crtc);
9951 
9952 		if (!new_crtc_state)
9953 			continue;
9954 
9955 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9956 			continue;
9957 
9958 notify:
9959 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9960 			continue;
9961 
9962 		aconnector = to_amdgpu_dm_connector(connector);
9963 
9964 		mutex_lock(&adev->dm.audio_lock);
9965 		inst = aconnector->audio_inst;
9966 		aconnector->audio_inst = -1;
9967 		mutex_unlock(&adev->dm.audio_lock);
9968 
9969 		amdgpu_dm_audio_eld_notify(adev, inst);
9970 	}
9971 
9972 	/* Notify audio device additions. */
9973 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
9974 		if (!new_con_state->crtc)
9975 			continue;
9976 
9977 		new_crtc_state = drm_atomic_get_new_crtc_state(
9978 			state, new_con_state->crtc);
9979 
9980 		if (!new_crtc_state)
9981 			continue;
9982 
9983 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9984 			continue;
9985 
9986 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
9987 		if (!new_dm_crtc_state->stream)
9988 			continue;
9989 
9990 		status = dc_stream_get_status(new_dm_crtc_state->stream);
9991 		if (!status)
9992 			continue;
9993 
9994 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9995 			continue;
9996 
9997 		aconnector = to_amdgpu_dm_connector(connector);
9998 
9999 		mutex_lock(&adev->dm.audio_lock);
10000 		inst = status->audio_inst;
10001 		aconnector->audio_inst = inst;
10002 		mutex_unlock(&adev->dm.audio_lock);
10003 
10004 		amdgpu_dm_audio_eld_notify(adev, inst);
10005 	}
10006 }
10007 
10008 /*
10009  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
10010  * @crtc_state: the DRM CRTC state
10011  * @stream_state: the DC stream state.
10012  *
10013  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
10014  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
10015  */
10016 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
10017 						struct dc_stream_state *stream_state)
10018 {
10019 	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
10020 }
10021 
10022 static void dm_clear_writeback(struct amdgpu_display_manager *dm,
10023 			      struct dm_crtc_state *crtc_state)
10024 {
10025 	dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0);
10026 }
10027 
10028 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state,
10029 					struct dc_state *dc_state)
10030 {
10031 	struct drm_device *dev = state->dev;
10032 	struct amdgpu_device *adev = drm_to_adev(dev);
10033 	struct amdgpu_display_manager *dm = &adev->dm;
10034 	struct drm_crtc *crtc;
10035 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10036 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10037 	struct drm_connector_state *old_con_state;
10038 	struct drm_connector *connector;
10039 	bool mode_set_reset_required = false;
10040 	u32 i;
10041 	struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count};
10042 	bool set_backlight_level = false;
10043 
10044 	/* Disable writeback */
10045 	for_each_old_connector_in_state(state, connector, old_con_state, i) {
10046 		struct dm_connector_state *dm_old_con_state;
10047 		struct amdgpu_crtc *acrtc;
10048 
10049 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10050 			continue;
10051 
10052 		old_crtc_state = NULL;
10053 
10054 		dm_old_con_state = to_dm_connector_state(old_con_state);
10055 		if (!dm_old_con_state->base.crtc)
10056 			continue;
10057 
10058 		acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc);
10059 		if (acrtc)
10060 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10061 
10062 		if (!acrtc || !acrtc->wb_enabled)
10063 			continue;
10064 
10065 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10066 
10067 		dm_clear_writeback(dm, dm_old_crtc_state);
10068 		acrtc->wb_enabled = false;
10069 	}
10070 
10071 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
10072 				      new_crtc_state, i) {
10073 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10074 
10075 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10076 
10077 		if (old_crtc_state->active &&
10078 		    (!new_crtc_state->active ||
10079 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10080 			manage_dm_interrupts(adev, acrtc, NULL);
10081 			dc_stream_release(dm_old_crtc_state->stream);
10082 		}
10083 	}
10084 
10085 	drm_atomic_helper_calc_timestamping_constants(state);
10086 
10087 	/* update changed items */
10088 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10089 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10090 
10091 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10092 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10093 
10094 		drm_dbg_state(state->dev,
10095 			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
10096 			acrtc->crtc_id,
10097 			new_crtc_state->enable,
10098 			new_crtc_state->active,
10099 			new_crtc_state->planes_changed,
10100 			new_crtc_state->mode_changed,
10101 			new_crtc_state->active_changed,
10102 			new_crtc_state->connectors_changed);
10103 
10104 		/* Disable cursor if disabling crtc */
10105 		if (old_crtc_state->active && !new_crtc_state->active) {
10106 			struct dc_cursor_position position;
10107 
10108 			memset(&position, 0, sizeof(position));
10109 			mutex_lock(&dm->dc_lock);
10110 			dc_exit_ips_for_hw_access(dm->dc);
10111 			dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position);
10112 			mutex_unlock(&dm->dc_lock);
10113 		}
10114 
10115 		/* Copy all transient state flags into dc state */
10116 		if (dm_new_crtc_state->stream) {
10117 			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
10118 							    dm_new_crtc_state->stream);
10119 		}
10120 
10121 		/* handles headless hotplug case, updating new_state and
10122 		 * aconnector as needed
10123 		 */
10124 
10125 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
10126 
10127 			drm_dbg_atomic(dev,
10128 				       "Atomic commit: SET crtc id %d: [%p]\n",
10129 				       acrtc->crtc_id, acrtc);
10130 
10131 			if (!dm_new_crtc_state->stream) {
10132 				/*
10133 				 * this could happen because of issues with
10134 				 * userspace notifications delivery.
10135 				 * In this case userspace tries to set mode on
10136 				 * display which is disconnected in fact.
10137 				 * dc_sink is NULL in this case on aconnector.
10138 				 * We expect reset mode will come soon.
10139 				 *
10140 				 * This can also happen when unplug is done
10141 				 * during resume sequence ended
10142 				 *
10143 				 * In this case, we want to pretend we still
10144 				 * have a sink to keep the pipe running so that
10145 				 * hw state is consistent with the sw state
10146 				 */
10147 				drm_dbg_atomic(dev,
10148 					       "Failed to create new stream for crtc %d\n",
10149 						acrtc->base.base.id);
10150 				continue;
10151 			}
10152 
10153 			if (dm_old_crtc_state->stream)
10154 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10155 
10156 			pm_runtime_get_noresume(dev->dev);
10157 
10158 			acrtc->enabled = true;
10159 			acrtc->hw_mode = new_crtc_state->mode;
10160 			crtc->hwmode = new_crtc_state->mode;
10161 			mode_set_reset_required = true;
10162 			set_backlight_level = true;
10163 		} else if (modereset_required(new_crtc_state)) {
10164 			drm_dbg_atomic(dev,
10165 				       "Atomic commit: RESET. crtc id %d:[%p]\n",
10166 				       acrtc->crtc_id, acrtc);
10167 			/* i.e. reset mode */
10168 			if (dm_old_crtc_state->stream)
10169 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
10170 
10171 			mode_set_reset_required = true;
10172 		}
10173 	} /* for_each_crtc_in_state() */
10174 
10175 	/* if there mode set or reset, disable eDP PSR, Replay */
10176 	if (mode_set_reset_required) {
10177 		if (dm->vblank_control_workqueue)
10178 			flush_workqueue(dm->vblank_control_workqueue);
10179 
10180 		amdgpu_dm_replay_disable_all(dm);
10181 		amdgpu_dm_psr_disable_all(dm);
10182 	}
10183 
10184 	dm_enable_per_frame_crtc_master_sync(dc_state);
10185 	mutex_lock(&dm->dc_lock);
10186 	dc_exit_ips_for_hw_access(dm->dc);
10187 	WARN_ON(!dc_commit_streams(dm->dc, &params));
10188 
10189 	/* Allow idle optimization when vblank count is 0 for display off */
10190 	if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev))
10191 		dc_allow_idle_optimizations(dm->dc, true);
10192 	mutex_unlock(&dm->dc_lock);
10193 
10194 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10195 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10196 
10197 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10198 
10199 		if (dm_new_crtc_state->stream != NULL) {
10200 			const struct dc_stream_status *status =
10201 					dc_stream_get_status(dm_new_crtc_state->stream);
10202 
10203 			if (!status)
10204 				status = dc_state_get_stream_status(dc_state,
10205 									 dm_new_crtc_state->stream);
10206 			if (!status)
10207 				drm_err(dev,
10208 					"got no status for stream %p on acrtc%p\n",
10209 					dm_new_crtc_state->stream, acrtc);
10210 			else
10211 				acrtc->otg_inst = status->primary_otg_inst;
10212 		}
10213 	}
10214 
10215 	/* During boot up and resume the DC layer will reset the panel brightness
10216 	 * to fix a flicker issue.
10217 	 * It will cause the dm->actual_brightness is not the current panel brightness
10218 	 * level. (the dm->brightness is the correct panel level)
10219 	 * So we set the backlight level with dm->brightness value after set mode
10220 	 */
10221 	if (set_backlight_level) {
10222 		for (i = 0; i < dm->num_of_edps; i++) {
10223 			if (dm->backlight_dev[i])
10224 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10225 		}
10226 	}
10227 }
10228 
10229 static void dm_set_writeback(struct amdgpu_display_manager *dm,
10230 			      struct dm_crtc_state *crtc_state,
10231 			      struct drm_connector *connector,
10232 			      struct drm_connector_state *new_con_state)
10233 {
10234 	struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector);
10235 	struct amdgpu_device *adev = dm->adev;
10236 	struct amdgpu_crtc *acrtc;
10237 	struct dc_writeback_info *wb_info;
10238 	struct pipe_ctx *pipe = NULL;
10239 	struct amdgpu_framebuffer *afb;
10240 	int i = 0;
10241 
10242 	wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL);
10243 	if (!wb_info) {
10244 		drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n");
10245 		return;
10246 	}
10247 
10248 	acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc);
10249 	if (!acrtc) {
10250 		drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n");
10251 		kfree(wb_info);
10252 		return;
10253 	}
10254 
10255 	afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb);
10256 	if (!afb) {
10257 		drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n");
10258 		kfree(wb_info);
10259 		return;
10260 	}
10261 
10262 	for (i = 0; i < MAX_PIPES; i++) {
10263 		if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) {
10264 			pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i];
10265 			break;
10266 		}
10267 	}
10268 
10269 	/* fill in wb_info */
10270 	wb_info->wb_enabled = true;
10271 
10272 	wb_info->dwb_pipe_inst = 0;
10273 	wb_info->dwb_params.dwbscl_black_color = 0;
10274 	wb_info->dwb_params.hdr_mult = 0x1F000;
10275 	wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS;
10276 	wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13;
10277 	wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC;
10278 	wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC;
10279 
10280 	/* width & height from crtc */
10281 	wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay;
10282 	wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay;
10283 	wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay;
10284 	wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay;
10285 
10286 	wb_info->dwb_params.cnv_params.crop_en = false;
10287 	wb_info->dwb_params.stereo_params.stereo_enabled = false;
10288 
10289 	wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff;	// 10 bits
10290 	wb_info->dwb_params.cnv_params.out_min_pix_val = 0;
10291 	wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB;
10292 	wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS;
10293 
10294 	wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444;
10295 
10296 	wb_info->dwb_params.capture_rate = dwb_capture_rate_0;
10297 
10298 	wb_info->dwb_params.scaler_taps.h_taps = 4;
10299 	wb_info->dwb_params.scaler_taps.v_taps = 4;
10300 	wb_info->dwb_params.scaler_taps.h_taps_c = 2;
10301 	wb_info->dwb_params.scaler_taps.v_taps_c = 2;
10302 	wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING;
10303 
10304 	wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0];
10305 	wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1];
10306 
10307 	for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) {
10308 		wb_info->mcif_buf_params.luma_address[i] = afb->address;
10309 		wb_info->mcif_buf_params.chroma_address[i] = 0;
10310 	}
10311 
10312 	wb_info->mcif_buf_params.p_vmid = 1;
10313 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) {
10314 		wb_info->mcif_warmup_params.start_address.quad_part = afb->address;
10315 		wb_info->mcif_warmup_params.region_size =
10316 			wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height;
10317 	}
10318 	wb_info->mcif_warmup_params.p_vmid = 1;
10319 	wb_info->writeback_source_plane = pipe->plane_state;
10320 
10321 	dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info);
10322 
10323 	acrtc->wb_pending = true;
10324 	acrtc->wb_conn = wb_conn;
10325 	drm_writeback_queue_job(wb_conn, new_con_state);
10326 }
10327 
10328 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state)
10329 {
10330 	struct drm_connector_state *old_con_state, *new_con_state;
10331 	struct drm_device *dev = state->dev;
10332 	struct drm_connector *connector;
10333 	struct amdgpu_device *adev = drm_to_adev(dev);
10334 	int i;
10335 
10336 	if (!adev->dm.hdcp_workqueue)
10337 		return;
10338 
10339 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10340 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10341 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10342 		struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10343 		struct dm_crtc_state *dm_new_crtc_state;
10344 		struct amdgpu_dm_connector *aconnector;
10345 
10346 		if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10347 			continue;
10348 
10349 		aconnector = to_amdgpu_dm_connector(connector);
10350 
10351 		drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i);
10352 
10353 		drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
10354 			connector->index, connector->status, connector->dpms);
10355 		drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n",
10356 			old_con_state->content_protection, new_con_state->content_protection);
10357 
10358 		if (aconnector->dc_sink) {
10359 			if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
10360 				aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
10361 				drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n",
10362 				aconnector->dc_sink->edid_caps.display_name);
10363 			}
10364 		}
10365 
10366 		new_crtc_state = NULL;
10367 		old_crtc_state = NULL;
10368 
10369 		if (acrtc) {
10370 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10371 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10372 		}
10373 
10374 		if (old_crtc_state)
10375 			drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10376 			old_crtc_state->enable,
10377 			old_crtc_state->active,
10378 			old_crtc_state->mode_changed,
10379 			old_crtc_state->active_changed,
10380 			old_crtc_state->connectors_changed);
10381 
10382 		if (new_crtc_state)
10383 			drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10384 			new_crtc_state->enable,
10385 			new_crtc_state->active,
10386 			new_crtc_state->mode_changed,
10387 			new_crtc_state->active_changed,
10388 			new_crtc_state->connectors_changed);
10389 
10390 
10391 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10392 
10393 		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
10394 		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
10395 			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
10396 			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
10397 			dm_new_con_state->update_hdcp = true;
10398 			continue;
10399 		}
10400 
10401 		if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
10402 											old_con_state, connector, adev->dm.hdcp_workqueue)) {
10403 			/* when display is unplugged from mst hub, connctor will
10404 			 * be destroyed within dm_dp_mst_connector_destroy. connector
10405 			 * hdcp perperties, like type, undesired, desired, enabled,
10406 			 * will be lost. So, save hdcp properties into hdcp_work within
10407 			 * amdgpu_dm_atomic_commit_tail. if the same display is
10408 			 * plugged back with same display index, its hdcp properties
10409 			 * will be retrieved from hdcp_work within dm_dp_mst_get_modes
10410 			 */
10411 
10412 			bool enable_encryption = false;
10413 
10414 			if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
10415 				enable_encryption = true;
10416 
10417 			if (aconnector->dc_link && aconnector->dc_sink &&
10418 				aconnector->dc_link->type == dc_connection_mst_branch) {
10419 				struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
10420 				struct hdcp_workqueue *hdcp_w =
10421 					&hdcp_work[aconnector->dc_link->link_index];
10422 
10423 				hdcp_w->hdcp_content_type[connector->index] =
10424 					new_con_state->hdcp_content_type;
10425 				hdcp_w->content_protection[connector->index] =
10426 					new_con_state->content_protection;
10427 			}
10428 
10429 			if (new_crtc_state && new_crtc_state->mode_changed &&
10430 				new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
10431 				enable_encryption = true;
10432 
10433 			drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
10434 
10435 			if (aconnector->dc_link)
10436 				hdcp_update_display(
10437 					adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
10438 					new_con_state->hdcp_content_type, enable_encryption);
10439 		}
10440 	}
10441 }
10442 
10443 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state)
10444 {
10445 	struct drm_crtc *crtc;
10446 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10447 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10448 	int i, ret;
10449 
10450 	ret = drm_dp_mst_atomic_setup_commit(state);
10451 	if (ret)
10452 		return ret;
10453 
10454 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10455 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10456 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10457 		/*
10458 		 * Color management settings. We also update color properties
10459 		 * when a modeset is needed, to ensure it gets reprogrammed.
10460 		 */
10461 		if (dm_new_crtc_state->base.active && dm_new_crtc_state->stream &&
10462 		    (dm_new_crtc_state->base.color_mgmt_changed ||
10463 		     dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
10464 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10465 			ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
10466 			if (ret) {
10467 				drm_dbg_atomic(state->dev, "Failed to update color state\n");
10468 				return ret;
10469 			}
10470 		}
10471 	}
10472 
10473 	return 0;
10474 }
10475 
10476 /**
10477  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
10478  * @state: The atomic state to commit
10479  *
10480  * This will tell DC to commit the constructed DC state from atomic_check,
10481  * programming the hardware. Any failures here implies a hardware failure, since
10482  * atomic check should have filtered anything non-kosher.
10483  */
10484 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
10485 {
10486 	struct drm_device *dev = state->dev;
10487 	struct amdgpu_device *adev = drm_to_adev(dev);
10488 	struct amdgpu_display_manager *dm = &adev->dm;
10489 	struct dm_atomic_state *dm_state;
10490 	struct dc_state *dc_state = NULL;
10491 	u32 i, j;
10492 	struct drm_crtc *crtc;
10493 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10494 	unsigned long flags;
10495 	bool wait_for_vblank = true;
10496 	struct drm_connector *connector;
10497 	struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL;
10498 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10499 	int crtc_disable_count = 0;
10500 
10501 	trace_amdgpu_dm_atomic_commit_tail_begin(state);
10502 
10503 	drm_atomic_helper_update_legacy_modeset_state(dev, state);
10504 	drm_dp_mst_atomic_wait_for_dependencies(state);
10505 
10506 	dm_state = dm_atomic_get_new_state(state);
10507 	if (dm_state && dm_state->context) {
10508 		dc_state = dm_state->context;
10509 		amdgpu_dm_commit_streams(state, dc_state);
10510 	}
10511 
10512 	amdgpu_dm_update_hdcp(state);
10513 
10514 	/* Handle connector state changes */
10515 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10516 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10517 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10518 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10519 		struct dc_surface_update *dummy_updates;
10520 		struct dc_stream_update stream_update;
10521 		struct dc_info_packet hdr_packet;
10522 		struct dc_stream_status *status = NULL;
10523 		bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false;
10524 
10525 		memset(&stream_update, 0, sizeof(stream_update));
10526 
10527 		if (acrtc) {
10528 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10529 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10530 		}
10531 
10532 		/* Skip any modesets/resets */
10533 		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
10534 			continue;
10535 
10536 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10537 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10538 
10539 		scaling_changed = is_scaling_state_different(dm_new_con_state,
10540 							     dm_old_con_state);
10541 
10542 		if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) &&
10543 			(dm_old_crtc_state->stream->output_color_space !=
10544 				get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state)))
10545 			output_color_space_changed = true;
10546 
10547 		abm_changed = dm_new_crtc_state->abm_level !=
10548 			      dm_old_crtc_state->abm_level;
10549 
10550 		hdr_changed =
10551 			!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
10552 
10553 		if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed)
10554 			continue;
10555 
10556 		stream_update.stream = dm_new_crtc_state->stream;
10557 		if (scaling_changed) {
10558 			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
10559 					dm_new_con_state, dm_new_crtc_state->stream);
10560 
10561 			stream_update.src = dm_new_crtc_state->stream->src;
10562 			stream_update.dst = dm_new_crtc_state->stream->dst;
10563 		}
10564 
10565 		if (output_color_space_changed) {
10566 			dm_new_crtc_state->stream->output_color_space
10567 				= get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state);
10568 
10569 			stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space;
10570 		}
10571 
10572 		if (abm_changed) {
10573 			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
10574 
10575 			stream_update.abm_level = &dm_new_crtc_state->abm_level;
10576 		}
10577 
10578 		if (hdr_changed) {
10579 			fill_hdr_info_packet(new_con_state, &hdr_packet);
10580 			stream_update.hdr_static_metadata = &hdr_packet;
10581 		}
10582 
10583 		status = dc_stream_get_status(dm_new_crtc_state->stream);
10584 
10585 		if (WARN_ON(!status))
10586 			continue;
10587 
10588 		WARN_ON(!status->plane_count);
10589 
10590 		/*
10591 		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
10592 		 * Here we create an empty update on each plane.
10593 		 * To fix this, DC should permit updating only stream properties.
10594 		 */
10595 		dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC);
10596 		if (!dummy_updates) {
10597 			drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n");
10598 			continue;
10599 		}
10600 		for (j = 0; j < status->plane_count; j++)
10601 			dummy_updates[j].surface = status->plane_states[0];
10602 
10603 		sort(dummy_updates, status->plane_count,
10604 		     sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL);
10605 
10606 		mutex_lock(&dm->dc_lock);
10607 		dc_exit_ips_for_hw_access(dm->dc);
10608 		dc_update_planes_and_stream(dm->dc,
10609 					    dummy_updates,
10610 					    status->plane_count,
10611 					    dm_new_crtc_state->stream,
10612 					    &stream_update);
10613 		mutex_unlock(&dm->dc_lock);
10614 		kfree(dummy_updates);
10615 
10616 		drm_connector_update_privacy_screen(new_con_state);
10617 	}
10618 
10619 	/**
10620 	 * Enable interrupts for CRTCs that are newly enabled or went through
10621 	 * a modeset. It was intentionally deferred until after the front end
10622 	 * state was modified to wait until the OTG was on and so the IRQ
10623 	 * handlers didn't access stale or invalid state.
10624 	 */
10625 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10626 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10627 #ifdef CONFIG_DEBUG_FS
10628 		enum amdgpu_dm_pipe_crc_source cur_crc_src;
10629 #endif
10630 		/* Count number of newly disabled CRTCs for dropping PM refs later. */
10631 		if (old_crtc_state->active && !new_crtc_state->active)
10632 			crtc_disable_count++;
10633 
10634 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10635 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10636 
10637 		/* For freesync config update on crtc state and params for irq */
10638 		update_stream_irq_parameters(dm, dm_new_crtc_state);
10639 
10640 #ifdef CONFIG_DEBUG_FS
10641 		spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10642 		cur_crc_src = acrtc->dm_irq_params.crc_src;
10643 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10644 #endif
10645 
10646 		if (new_crtc_state->active &&
10647 		    (!old_crtc_state->active ||
10648 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10649 			dc_stream_retain(dm_new_crtc_state->stream);
10650 			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
10651 			manage_dm_interrupts(adev, acrtc, dm_new_crtc_state);
10652 		}
10653 		/* Handle vrr on->off / off->on transitions */
10654 		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
10655 
10656 #ifdef CONFIG_DEBUG_FS
10657 		if (new_crtc_state->active &&
10658 		    (!old_crtc_state->active ||
10659 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10660 			/**
10661 			 * Frontend may have changed so reapply the CRC capture
10662 			 * settings for the stream.
10663 			 */
10664 			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
10665 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
10666 				if (amdgpu_dm_crc_window_is_activated(crtc)) {
10667 					uint8_t cnt;
10668 
10669 					spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10670 					for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) {
10671 						if (acrtc->dm_irq_params.window_param[cnt].enable) {
10672 							acrtc->dm_irq_params.window_param[cnt].update_win = true;
10673 
10674 							/**
10675 							 * It takes 2 frames for HW to stably generate CRC when
10676 							 * resuming from suspend, so we set skip_frame_cnt 2.
10677 							 */
10678 							acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2;
10679 						}
10680 					}
10681 					spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10682 				}
10683 #endif
10684 				if (amdgpu_dm_crtc_configure_crc_source(
10685 					crtc, dm_new_crtc_state, cur_crc_src))
10686 					drm_dbg_atomic(dev, "Failed to configure crc source");
10687 			}
10688 		}
10689 #endif
10690 	}
10691 
10692 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
10693 		if (new_crtc_state->async_flip)
10694 			wait_for_vblank = false;
10695 
10696 	/* update planes when needed per crtc*/
10697 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
10698 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10699 
10700 		if (dm_new_crtc_state->stream)
10701 			amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank);
10702 	}
10703 
10704 	/* Enable writeback */
10705 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
10706 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10707 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10708 
10709 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10710 			continue;
10711 
10712 		if (!new_con_state->writeback_job)
10713 			continue;
10714 
10715 		new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10716 
10717 		if (!new_crtc_state)
10718 			continue;
10719 
10720 		if (acrtc->wb_enabled)
10721 			continue;
10722 
10723 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10724 
10725 		dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state);
10726 		acrtc->wb_enabled = true;
10727 	}
10728 
10729 	/* Update audio instances for each connector. */
10730 	amdgpu_dm_commit_audio(dev, state);
10731 
10732 	/* restore the backlight level */
10733 	for (i = 0; i < dm->num_of_edps; i++) {
10734 		if (dm->backlight_dev[i] &&
10735 		    (dm->actual_brightness[i] != dm->brightness[i]))
10736 			amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10737 	}
10738 
10739 	/*
10740 	 * send vblank event on all events not handled in flip and
10741 	 * mark consumed event for drm_atomic_helper_commit_hw_done
10742 	 */
10743 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10744 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10745 
10746 		if (new_crtc_state->event)
10747 			drm_send_event_locked(dev, &new_crtc_state->event->base);
10748 
10749 		new_crtc_state->event = NULL;
10750 	}
10751 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10752 
10753 	/* Signal HW programming completion */
10754 	drm_atomic_helper_commit_hw_done(state);
10755 
10756 	if (wait_for_vblank)
10757 		drm_atomic_helper_wait_for_flip_done(dev, state);
10758 
10759 	drm_atomic_helper_cleanup_planes(dev, state);
10760 
10761 	/* Don't free the memory if we are hitting this as part of suspend.
10762 	 * This way we don't free any memory during suspend; see
10763 	 * amdgpu_bo_free_kernel().  The memory will be freed in the first
10764 	 * non-suspend modeset or when the driver is torn down.
10765 	 */
10766 	if (!adev->in_suspend) {
10767 		/* return the stolen vga memory back to VRAM */
10768 		if (!adev->mman.keep_stolen_vga_memory)
10769 			amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
10770 		amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
10771 	}
10772 
10773 	/*
10774 	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
10775 	 * so we can put the GPU into runtime suspend if we're not driving any
10776 	 * displays anymore
10777 	 */
10778 	for (i = 0; i < crtc_disable_count; i++)
10779 		pm_runtime_put_autosuspend(dev->dev);
10780 	pm_runtime_mark_last_busy(dev->dev);
10781 
10782 	trace_amdgpu_dm_atomic_commit_tail_finish(state);
10783 }
10784 
10785 static int dm_force_atomic_commit(struct drm_connector *connector)
10786 {
10787 	int ret = 0;
10788 	struct drm_device *ddev = connector->dev;
10789 	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
10790 	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10791 	struct drm_plane *plane = disconnected_acrtc->base.primary;
10792 	struct drm_connector_state *conn_state;
10793 	struct drm_crtc_state *crtc_state;
10794 	struct drm_plane_state *plane_state;
10795 
10796 	if (!state)
10797 		return -ENOMEM;
10798 
10799 	state->acquire_ctx = ddev->mode_config.acquire_ctx;
10800 
10801 	/* Construct an atomic state to restore previous display setting */
10802 
10803 	/*
10804 	 * Attach connectors to drm_atomic_state
10805 	 */
10806 	conn_state = drm_atomic_get_connector_state(state, connector);
10807 
10808 	/* Check for error in getting connector state */
10809 	if (IS_ERR(conn_state)) {
10810 		ret = PTR_ERR(conn_state);
10811 		goto out;
10812 	}
10813 
10814 	/* Attach crtc to drm_atomic_state*/
10815 	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
10816 
10817 	/* Check for error in getting crtc state */
10818 	if (IS_ERR(crtc_state)) {
10819 		ret = PTR_ERR(crtc_state);
10820 		goto out;
10821 	}
10822 
10823 	/* force a restore */
10824 	crtc_state->mode_changed = true;
10825 
10826 	/* Attach plane to drm_atomic_state */
10827 	plane_state = drm_atomic_get_plane_state(state, plane);
10828 
10829 	/* Check for error in getting plane state */
10830 	if (IS_ERR(plane_state)) {
10831 		ret = PTR_ERR(plane_state);
10832 		goto out;
10833 	}
10834 
10835 	/* Call commit internally with the state we just constructed */
10836 	ret = drm_atomic_commit(state);
10837 
10838 out:
10839 	drm_atomic_state_put(state);
10840 	if (ret)
10841 		drm_err(ddev, "Restoring old state failed with %i\n", ret);
10842 
10843 	return ret;
10844 }
10845 
10846 /*
10847  * This function handles all cases when set mode does not come upon hotplug.
10848  * This includes when a display is unplugged then plugged back into the
10849  * same port and when running without usermode desktop manager supprot
10850  */
10851 void dm_restore_drm_connector_state(struct drm_device *dev,
10852 				    struct drm_connector *connector)
10853 {
10854 	struct amdgpu_dm_connector *aconnector;
10855 	struct amdgpu_crtc *disconnected_acrtc;
10856 	struct dm_crtc_state *acrtc_state;
10857 
10858 	if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10859 		return;
10860 
10861 	aconnector = to_amdgpu_dm_connector(connector);
10862 
10863 	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
10864 		return;
10865 
10866 	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10867 	if (!disconnected_acrtc)
10868 		return;
10869 
10870 	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
10871 	if (!acrtc_state->stream)
10872 		return;
10873 
10874 	/*
10875 	 * If the previous sink is not released and different from the current,
10876 	 * we deduce we are in a state where we can not rely on usermode call
10877 	 * to turn on the display, so we do it here
10878 	 */
10879 	if (acrtc_state->stream->sink != aconnector->dc_sink)
10880 		dm_force_atomic_commit(&aconnector->base);
10881 }
10882 
10883 /*
10884  * Grabs all modesetting locks to serialize against any blocking commits,
10885  * Waits for completion of all non blocking commits.
10886  */
10887 static int do_aquire_global_lock(struct drm_device *dev,
10888 				 struct drm_atomic_state *state)
10889 {
10890 	struct drm_crtc *crtc;
10891 	struct drm_crtc_commit *commit;
10892 	long ret;
10893 
10894 	/*
10895 	 * Adding all modeset locks to aquire_ctx will
10896 	 * ensure that when the framework release it the
10897 	 * extra locks we are locking here will get released to
10898 	 */
10899 	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
10900 	if (ret)
10901 		return ret;
10902 
10903 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10904 		spin_lock(&crtc->commit_lock);
10905 		commit = list_first_entry_or_null(&crtc->commit_list,
10906 				struct drm_crtc_commit, commit_entry);
10907 		if (commit)
10908 			drm_crtc_commit_get(commit);
10909 		spin_unlock(&crtc->commit_lock);
10910 
10911 		if (!commit)
10912 			continue;
10913 
10914 		/*
10915 		 * Make sure all pending HW programming completed and
10916 		 * page flips done
10917 		 */
10918 		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
10919 
10920 		if (ret > 0)
10921 			ret = wait_for_completion_interruptible_timeout(
10922 					&commit->flip_done, 10*HZ);
10923 
10924 		if (ret == 0)
10925 			drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n",
10926 				  crtc->base.id, crtc->name);
10927 
10928 		drm_crtc_commit_put(commit);
10929 	}
10930 
10931 	return ret < 0 ? ret : 0;
10932 }
10933 
10934 static void get_freesync_config_for_crtc(
10935 	struct dm_crtc_state *new_crtc_state,
10936 	struct dm_connector_state *new_con_state)
10937 {
10938 	struct mod_freesync_config config = {0};
10939 	struct amdgpu_dm_connector *aconnector;
10940 	struct drm_display_mode *mode = &new_crtc_state->base.mode;
10941 	int vrefresh = drm_mode_vrefresh(mode);
10942 	bool fs_vid_mode = false;
10943 
10944 	if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10945 		return;
10946 
10947 	aconnector = to_amdgpu_dm_connector(new_con_state->base.connector);
10948 
10949 	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
10950 					vrefresh >= aconnector->min_vfreq &&
10951 					vrefresh <= aconnector->max_vfreq;
10952 
10953 	if (new_crtc_state->vrr_supported) {
10954 		new_crtc_state->stream->ignore_msa_timing_param = true;
10955 		fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
10956 
10957 		config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
10958 		config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
10959 		config.vsif_supported = true;
10960 		config.btr = true;
10961 
10962 		if (fs_vid_mode) {
10963 			config.state = VRR_STATE_ACTIVE_FIXED;
10964 			config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
10965 			goto out;
10966 		} else if (new_crtc_state->base.vrr_enabled) {
10967 			config.state = VRR_STATE_ACTIVE_VARIABLE;
10968 		} else {
10969 			config.state = VRR_STATE_INACTIVE;
10970 		}
10971 	} else {
10972 		config.state = VRR_STATE_UNSUPPORTED;
10973 	}
10974 out:
10975 	new_crtc_state->freesync_config = config;
10976 }
10977 
10978 static void reset_freesync_config_for_crtc(
10979 	struct dm_crtc_state *new_crtc_state)
10980 {
10981 	new_crtc_state->vrr_supported = false;
10982 
10983 	memset(&new_crtc_state->vrr_infopacket, 0,
10984 	       sizeof(new_crtc_state->vrr_infopacket));
10985 }
10986 
10987 static bool
10988 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
10989 				 struct drm_crtc_state *new_crtc_state)
10990 {
10991 	const struct drm_display_mode *old_mode, *new_mode;
10992 
10993 	if (!old_crtc_state || !new_crtc_state)
10994 		return false;
10995 
10996 	old_mode = &old_crtc_state->mode;
10997 	new_mode = &new_crtc_state->mode;
10998 
10999 	if (old_mode->clock       == new_mode->clock &&
11000 	    old_mode->hdisplay    == new_mode->hdisplay &&
11001 	    old_mode->vdisplay    == new_mode->vdisplay &&
11002 	    old_mode->htotal      == new_mode->htotal &&
11003 	    old_mode->vtotal      != new_mode->vtotal &&
11004 	    old_mode->hsync_start == new_mode->hsync_start &&
11005 	    old_mode->vsync_start != new_mode->vsync_start &&
11006 	    old_mode->hsync_end   == new_mode->hsync_end &&
11007 	    old_mode->vsync_end   != new_mode->vsync_end &&
11008 	    old_mode->hskew       == new_mode->hskew &&
11009 	    old_mode->vscan       == new_mode->vscan &&
11010 	    (old_mode->vsync_end - old_mode->vsync_start) ==
11011 	    (new_mode->vsync_end - new_mode->vsync_start))
11012 		return true;
11013 
11014 	return false;
11015 }
11016 
11017 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state)
11018 {
11019 	u64 num, den, res;
11020 	struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
11021 
11022 	dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
11023 
11024 	num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
11025 	den = (unsigned long long)new_crtc_state->mode.htotal *
11026 	      (unsigned long long)new_crtc_state->mode.vtotal;
11027 
11028 	res = div_u64(num, den);
11029 	dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
11030 }
11031 
11032 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
11033 			 struct drm_atomic_state *state,
11034 			 struct drm_crtc *crtc,
11035 			 struct drm_crtc_state *old_crtc_state,
11036 			 struct drm_crtc_state *new_crtc_state,
11037 			 bool enable,
11038 			 bool *lock_and_validation_needed)
11039 {
11040 	struct dm_atomic_state *dm_state = NULL;
11041 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11042 	struct dc_stream_state *new_stream;
11043 	struct amdgpu_device *adev = dm->adev;
11044 	int ret = 0;
11045 
11046 	/*
11047 	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
11048 	 * update changed items
11049 	 */
11050 	struct amdgpu_crtc *acrtc = NULL;
11051 	struct drm_connector *connector = NULL;
11052 	struct amdgpu_dm_connector *aconnector = NULL;
11053 	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
11054 	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
11055 
11056 	new_stream = NULL;
11057 
11058 	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11059 	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11060 	acrtc = to_amdgpu_crtc(crtc);
11061 	connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
11062 	if (connector)
11063 		aconnector = to_amdgpu_dm_connector(connector);
11064 
11065 	/* TODO This hack should go away */
11066 	if (connector && enable) {
11067 		/* Make sure fake sink is created in plug-in scenario */
11068 		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
11069 									connector);
11070 		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
11071 									connector);
11072 
11073 		if (WARN_ON(!drm_new_conn_state)) {
11074 			ret = -EINVAL;
11075 			goto fail;
11076 		}
11077 
11078 		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
11079 		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
11080 
11081 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
11082 			goto skip_modeset;
11083 
11084 		new_stream = create_validate_stream_for_sink(connector,
11085 							     &new_crtc_state->mode,
11086 							     dm_new_conn_state,
11087 							     dm_old_crtc_state->stream);
11088 
11089 		/*
11090 		 * we can have no stream on ACTION_SET if a display
11091 		 * was disconnected during S3, in this case it is not an
11092 		 * error, the OS will be updated after detection, and
11093 		 * will do the right thing on next atomic commit
11094 		 */
11095 
11096 		if (!new_stream) {
11097 			drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n",
11098 					__func__, acrtc->base.base.id);
11099 			ret = -ENOMEM;
11100 			goto fail;
11101 		}
11102 
11103 		/*
11104 		 * TODO: Check VSDB bits to decide whether this should
11105 		 * be enabled or not.
11106 		 */
11107 		new_stream->triggered_crtc_reset.enabled =
11108 			dm->force_timing_sync;
11109 
11110 		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11111 
11112 		ret = fill_hdr_info_packet(drm_new_conn_state,
11113 					   &new_stream->hdr_static_metadata);
11114 		if (ret)
11115 			goto fail;
11116 
11117 		/*
11118 		 * If we already removed the old stream from the context
11119 		 * (and set the new stream to NULL) then we can't reuse
11120 		 * the old stream even if the stream and scaling are unchanged.
11121 		 * We'll hit the BUG_ON and black screen.
11122 		 *
11123 		 * TODO: Refactor this function to allow this check to work
11124 		 * in all conditions.
11125 		 */
11126 		if (amdgpu_freesync_vid_mode &&
11127 		    dm_new_crtc_state->stream &&
11128 		    is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
11129 			goto skip_modeset;
11130 
11131 		if (dm_new_crtc_state->stream &&
11132 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
11133 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
11134 			new_crtc_state->mode_changed = false;
11135 			drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d",
11136 					 new_crtc_state->mode_changed);
11137 		}
11138 	}
11139 
11140 	/* mode_changed flag may get updated above, need to check again */
11141 	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
11142 		goto skip_modeset;
11143 
11144 	drm_dbg_state(state->dev,
11145 		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
11146 		acrtc->crtc_id,
11147 		new_crtc_state->enable,
11148 		new_crtc_state->active,
11149 		new_crtc_state->planes_changed,
11150 		new_crtc_state->mode_changed,
11151 		new_crtc_state->active_changed,
11152 		new_crtc_state->connectors_changed);
11153 
11154 	/* Remove stream for any changed/disabled CRTC */
11155 	if (!enable) {
11156 
11157 		if (!dm_old_crtc_state->stream)
11158 			goto skip_modeset;
11159 
11160 		/* Unset freesync video if it was active before */
11161 		if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
11162 			dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
11163 			dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
11164 		}
11165 
11166 		/* Now check if we should set freesync video mode */
11167 		if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
11168 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
11169 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) &&
11170 		    is_timing_unchanged_for_freesync(new_crtc_state,
11171 						     old_crtc_state)) {
11172 			new_crtc_state->mode_changed = false;
11173 			drm_dbg_driver(adev_to_drm(adev),
11174 				"Mode change not required for front porch change, setting mode_changed to %d",
11175 				new_crtc_state->mode_changed);
11176 
11177 			set_freesync_fixed_config(dm_new_crtc_state);
11178 
11179 			goto skip_modeset;
11180 		} else if (amdgpu_freesync_vid_mode && aconnector &&
11181 			   is_freesync_video_mode(&new_crtc_state->mode,
11182 						  aconnector)) {
11183 			struct drm_display_mode *high_mode;
11184 
11185 			high_mode = get_highest_refresh_rate_mode(aconnector, false);
11186 			if (!drm_mode_equal(&new_crtc_state->mode, high_mode))
11187 				set_freesync_fixed_config(dm_new_crtc_state);
11188 		}
11189 
11190 		ret = dm_atomic_get_state(state, &dm_state);
11191 		if (ret)
11192 			goto fail;
11193 
11194 		drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n",
11195 				crtc->base.id);
11196 
11197 		/* i.e. reset mode */
11198 		if (dc_state_remove_stream(
11199 				dm->dc,
11200 				dm_state->context,
11201 				dm_old_crtc_state->stream) != DC_OK) {
11202 			ret = -EINVAL;
11203 			goto fail;
11204 		}
11205 
11206 		dc_stream_release(dm_old_crtc_state->stream);
11207 		dm_new_crtc_state->stream = NULL;
11208 
11209 		reset_freesync_config_for_crtc(dm_new_crtc_state);
11210 
11211 		*lock_and_validation_needed = true;
11212 
11213 	} else {/* Add stream for any updated/enabled CRTC */
11214 		/*
11215 		 * Quick fix to prevent NULL pointer on new_stream when
11216 		 * added MST connectors not found in existing crtc_state in the chained mode
11217 		 * TODO: need to dig out the root cause of that
11218 		 */
11219 		if (!connector)
11220 			goto skip_modeset;
11221 
11222 		if (modereset_required(new_crtc_state))
11223 			goto skip_modeset;
11224 
11225 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
11226 				     dm_old_crtc_state->stream)) {
11227 
11228 			WARN_ON(dm_new_crtc_state->stream);
11229 
11230 			ret = dm_atomic_get_state(state, &dm_state);
11231 			if (ret)
11232 				goto fail;
11233 
11234 			dm_new_crtc_state->stream = new_stream;
11235 
11236 			dc_stream_retain(new_stream);
11237 
11238 			DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
11239 					 crtc->base.id);
11240 
11241 			if (dc_state_add_stream(
11242 					dm->dc,
11243 					dm_state->context,
11244 					dm_new_crtc_state->stream) != DC_OK) {
11245 				ret = -EINVAL;
11246 				goto fail;
11247 			}
11248 
11249 			*lock_and_validation_needed = true;
11250 		}
11251 	}
11252 
11253 skip_modeset:
11254 	/* Release extra reference */
11255 	if (new_stream)
11256 		dc_stream_release(new_stream);
11257 
11258 	/*
11259 	 * We want to do dc stream updates that do not require a
11260 	 * full modeset below.
11261 	 */
11262 	if (!(enable && connector && new_crtc_state->active))
11263 		return 0;
11264 	/*
11265 	 * Given above conditions, the dc state cannot be NULL because:
11266 	 * 1. We're in the process of enabling CRTCs (just been added
11267 	 *    to the dc context, or already is on the context)
11268 	 * 2. Has a valid connector attached, and
11269 	 * 3. Is currently active and enabled.
11270 	 * => The dc stream state currently exists.
11271 	 */
11272 	BUG_ON(dm_new_crtc_state->stream == NULL);
11273 
11274 	/* Scaling or underscan settings */
11275 	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
11276 				drm_atomic_crtc_needs_modeset(new_crtc_state))
11277 		update_stream_scaling_settings(
11278 			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
11279 
11280 	/* ABM settings */
11281 	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11282 
11283 	/*
11284 	 * Color management settings. We also update color properties
11285 	 * when a modeset is needed, to ensure it gets reprogrammed.
11286 	 */
11287 	if (dm_new_crtc_state->base.color_mgmt_changed ||
11288 	    dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
11289 	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11290 		ret = amdgpu_dm_check_crtc_color_mgmt(dm_new_crtc_state, true);
11291 		if (ret)
11292 			goto fail;
11293 	}
11294 
11295 	/* Update Freesync settings. */
11296 	get_freesync_config_for_crtc(dm_new_crtc_state,
11297 				     dm_new_conn_state);
11298 
11299 	return ret;
11300 
11301 fail:
11302 	if (new_stream)
11303 		dc_stream_release(new_stream);
11304 	return ret;
11305 }
11306 
11307 static bool should_reset_plane(struct drm_atomic_state *state,
11308 			       struct drm_plane *plane,
11309 			       struct drm_plane_state *old_plane_state,
11310 			       struct drm_plane_state *new_plane_state)
11311 {
11312 	struct drm_plane *other;
11313 	struct drm_plane_state *old_other_state, *new_other_state;
11314 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11315 	struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state;
11316 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
11317 	int i;
11318 
11319 	/*
11320 	 * TODO: Remove this hack for all asics once it proves that the
11321 	 * fast updates works fine on DCN3.2+.
11322 	 */
11323 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) &&
11324 	    state->allow_modeset)
11325 		return true;
11326 
11327 	if (amdgpu_in_reset(adev) && state->allow_modeset)
11328 		return true;
11329 
11330 	/* Exit early if we know that we're adding or removing the plane. */
11331 	if (old_plane_state->crtc != new_plane_state->crtc)
11332 		return true;
11333 
11334 	/* old crtc == new_crtc == NULL, plane not in context. */
11335 	if (!new_plane_state->crtc)
11336 		return false;
11337 
11338 	new_crtc_state =
11339 		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
11340 	old_crtc_state =
11341 		drm_atomic_get_old_crtc_state(state, old_plane_state->crtc);
11342 
11343 	if (!new_crtc_state)
11344 		return true;
11345 
11346 	/*
11347 	 * A change in cursor mode means a new dc pipe needs to be acquired or
11348 	 * released from the state
11349 	 */
11350 	old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
11351 	new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
11352 	if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11353 	    old_dm_crtc_state != NULL &&
11354 	    old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) {
11355 		return true;
11356 	}
11357 
11358 	/* CRTC Degamma changes currently require us to recreate planes. */
11359 	if (new_crtc_state->color_mgmt_changed)
11360 		return true;
11361 
11362 	/*
11363 	 * On zpos change, planes need to be reordered by removing and re-adding
11364 	 * them one by one to the dc state, in order of descending zpos.
11365 	 *
11366 	 * TODO: We can likely skip bandwidth validation if the only thing that
11367 	 * changed about the plane was it'z z-ordering.
11368 	 */
11369 	if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos)
11370 		return true;
11371 
11372 	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
11373 		return true;
11374 
11375 	/*
11376 	 * If there are any new primary or overlay planes being added or
11377 	 * removed then the z-order can potentially change. To ensure
11378 	 * correct z-order and pipe acquisition the current DC architecture
11379 	 * requires us to remove and recreate all existing planes.
11380 	 *
11381 	 * TODO: Come up with a more elegant solution for this.
11382 	 */
11383 	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
11384 		struct amdgpu_framebuffer *old_afb, *new_afb;
11385 		struct dm_plane_state *dm_new_other_state, *dm_old_other_state;
11386 
11387 		dm_new_other_state = to_dm_plane_state(new_other_state);
11388 		dm_old_other_state = to_dm_plane_state(old_other_state);
11389 
11390 		if (other->type == DRM_PLANE_TYPE_CURSOR)
11391 			continue;
11392 
11393 		if (old_other_state->crtc != new_plane_state->crtc &&
11394 		    new_other_state->crtc != new_plane_state->crtc)
11395 			continue;
11396 
11397 		if (old_other_state->crtc != new_other_state->crtc)
11398 			return true;
11399 
11400 		/* Src/dst size and scaling updates. */
11401 		if (old_other_state->src_w != new_other_state->src_w ||
11402 		    old_other_state->src_h != new_other_state->src_h ||
11403 		    old_other_state->crtc_w != new_other_state->crtc_w ||
11404 		    old_other_state->crtc_h != new_other_state->crtc_h)
11405 			return true;
11406 
11407 		/* Rotation / mirroring updates. */
11408 		if (old_other_state->rotation != new_other_state->rotation)
11409 			return true;
11410 
11411 		/* Blending updates. */
11412 		if (old_other_state->pixel_blend_mode !=
11413 		    new_other_state->pixel_blend_mode)
11414 			return true;
11415 
11416 		/* Alpha updates. */
11417 		if (old_other_state->alpha != new_other_state->alpha)
11418 			return true;
11419 
11420 		/* Colorspace changes. */
11421 		if (old_other_state->color_range != new_other_state->color_range ||
11422 		    old_other_state->color_encoding != new_other_state->color_encoding)
11423 			return true;
11424 
11425 		/* HDR/Transfer Function changes. */
11426 		if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf ||
11427 		    dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut ||
11428 		    dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult ||
11429 		    dm_old_other_state->ctm != dm_new_other_state->ctm ||
11430 		    dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut ||
11431 		    dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf ||
11432 		    dm_old_other_state->lut3d != dm_new_other_state->lut3d ||
11433 		    dm_old_other_state->blend_lut != dm_new_other_state->blend_lut ||
11434 		    dm_old_other_state->blend_tf != dm_new_other_state->blend_tf)
11435 			return true;
11436 
11437 		/* Framebuffer checks fall at the end. */
11438 		if (!old_other_state->fb || !new_other_state->fb)
11439 			continue;
11440 
11441 		/* Pixel format changes can require bandwidth updates. */
11442 		if (old_other_state->fb->format != new_other_state->fb->format)
11443 			return true;
11444 
11445 		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
11446 		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
11447 
11448 		/* Tiling and DCC changes also require bandwidth updates. */
11449 		if (old_afb->tiling_flags != new_afb->tiling_flags ||
11450 		    old_afb->base.modifier != new_afb->base.modifier)
11451 			return true;
11452 	}
11453 
11454 	return false;
11455 }
11456 
11457 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
11458 			      struct drm_plane_state *new_plane_state,
11459 			      struct drm_framebuffer *fb)
11460 {
11461 	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
11462 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
11463 	unsigned int pitch;
11464 	bool linear;
11465 
11466 	if (fb->width > new_acrtc->max_cursor_width ||
11467 	    fb->height > new_acrtc->max_cursor_height) {
11468 		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
11469 				 new_plane_state->fb->width,
11470 				 new_plane_state->fb->height);
11471 		return -EINVAL;
11472 	}
11473 	if (new_plane_state->src_w != fb->width << 16 ||
11474 	    new_plane_state->src_h != fb->height << 16) {
11475 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11476 		return -EINVAL;
11477 	}
11478 
11479 	/* Pitch in pixels */
11480 	pitch = fb->pitches[0] / fb->format->cpp[0];
11481 
11482 	if (fb->width != pitch) {
11483 		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
11484 				 fb->width, pitch);
11485 		return -EINVAL;
11486 	}
11487 
11488 	switch (pitch) {
11489 	case 64:
11490 	case 128:
11491 	case 256:
11492 		/* FB pitch is supported by cursor plane */
11493 		break;
11494 	default:
11495 		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
11496 		return -EINVAL;
11497 	}
11498 
11499 	/* Core DRM takes care of checking FB modifiers, so we only need to
11500 	 * check tiling flags when the FB doesn't have a modifier.
11501 	 */
11502 	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
11503 		if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) {
11504 			linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0;
11505 		} else if (adev->family >= AMDGPU_FAMILY_AI) {
11506 			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
11507 		} else {
11508 			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
11509 				 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
11510 				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
11511 		}
11512 		if (!linear) {
11513 			DRM_DEBUG_ATOMIC("Cursor FB not linear");
11514 			return -EINVAL;
11515 		}
11516 	}
11517 
11518 	return 0;
11519 }
11520 
11521 /*
11522  * Helper function for checking the cursor in native mode
11523  */
11524 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc,
11525 					struct drm_plane *plane,
11526 					struct drm_plane_state *new_plane_state,
11527 					bool enable)
11528 {
11529 
11530 	struct amdgpu_crtc *new_acrtc;
11531 	int ret;
11532 
11533 	if (!enable || !new_plane_crtc ||
11534 	    drm_atomic_plane_disabling(plane->state, new_plane_state))
11535 		return 0;
11536 
11537 	new_acrtc = to_amdgpu_crtc(new_plane_crtc);
11538 
11539 	if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
11540 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11541 		return -EINVAL;
11542 	}
11543 
11544 	if (new_plane_state->fb) {
11545 		ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
11546 						new_plane_state->fb);
11547 		if (ret)
11548 			return ret;
11549 	}
11550 
11551 	return 0;
11552 }
11553 
11554 static bool dm_should_update_native_cursor(struct drm_atomic_state *state,
11555 					   struct drm_crtc *old_plane_crtc,
11556 					   struct drm_crtc *new_plane_crtc,
11557 					   bool enable)
11558 {
11559 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11560 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11561 
11562 	if (!enable) {
11563 		if (old_plane_crtc == NULL)
11564 			return true;
11565 
11566 		old_crtc_state = drm_atomic_get_old_crtc_state(
11567 			state, old_plane_crtc);
11568 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11569 
11570 		return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11571 	} else {
11572 		if (new_plane_crtc == NULL)
11573 			return true;
11574 
11575 		new_crtc_state = drm_atomic_get_new_crtc_state(
11576 			state, new_plane_crtc);
11577 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11578 
11579 		return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11580 	}
11581 }
11582 
11583 static int dm_update_plane_state(struct dc *dc,
11584 				 struct drm_atomic_state *state,
11585 				 struct drm_plane *plane,
11586 				 struct drm_plane_state *old_plane_state,
11587 				 struct drm_plane_state *new_plane_state,
11588 				 bool enable,
11589 				 bool *lock_and_validation_needed,
11590 				 bool *is_top_most_overlay)
11591 {
11592 
11593 	struct dm_atomic_state *dm_state = NULL;
11594 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
11595 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11596 	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
11597 	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
11598 	bool needs_reset, update_native_cursor;
11599 	int ret = 0;
11600 
11601 
11602 	new_plane_crtc = new_plane_state->crtc;
11603 	old_plane_crtc = old_plane_state->crtc;
11604 	dm_new_plane_state = to_dm_plane_state(new_plane_state);
11605 	dm_old_plane_state = to_dm_plane_state(old_plane_state);
11606 
11607 	update_native_cursor = dm_should_update_native_cursor(state,
11608 							      old_plane_crtc,
11609 							      new_plane_crtc,
11610 							      enable);
11611 
11612 	if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) {
11613 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11614 						    new_plane_state, enable);
11615 		if (ret)
11616 			return ret;
11617 
11618 		return 0;
11619 	}
11620 
11621 	needs_reset = should_reset_plane(state, plane, old_plane_state,
11622 					 new_plane_state);
11623 
11624 	/* Remove any changed/removed planes */
11625 	if (!enable) {
11626 		if (!needs_reset)
11627 			return 0;
11628 
11629 		if (!old_plane_crtc)
11630 			return 0;
11631 
11632 		old_crtc_state = drm_atomic_get_old_crtc_state(
11633 				state, old_plane_crtc);
11634 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11635 
11636 		if (!dm_old_crtc_state->stream)
11637 			return 0;
11638 
11639 		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
11640 				plane->base.id, old_plane_crtc->base.id);
11641 
11642 		ret = dm_atomic_get_state(state, &dm_state);
11643 		if (ret)
11644 			return ret;
11645 
11646 		if (!dc_state_remove_plane(
11647 				dc,
11648 				dm_old_crtc_state->stream,
11649 				dm_old_plane_state->dc_state,
11650 				dm_state->context)) {
11651 
11652 			return -EINVAL;
11653 		}
11654 
11655 		if (dm_old_plane_state->dc_state)
11656 			dc_plane_state_release(dm_old_plane_state->dc_state);
11657 
11658 		dm_new_plane_state->dc_state = NULL;
11659 
11660 		*lock_and_validation_needed = true;
11661 
11662 	} else { /* Add new planes */
11663 		struct dc_plane_state *dc_new_plane_state;
11664 
11665 		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
11666 			return 0;
11667 
11668 		if (!new_plane_crtc)
11669 			return 0;
11670 
11671 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
11672 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11673 
11674 		if (!dm_new_crtc_state->stream)
11675 			return 0;
11676 
11677 		if (!needs_reset)
11678 			return 0;
11679 
11680 		ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
11681 		if (ret)
11682 			goto out;
11683 
11684 		WARN_ON(dm_new_plane_state->dc_state);
11685 
11686 		dc_new_plane_state = dc_create_plane_state(dc);
11687 		if (!dc_new_plane_state) {
11688 			ret = -ENOMEM;
11689 			goto out;
11690 		}
11691 
11692 		DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
11693 				 plane->base.id, new_plane_crtc->base.id);
11694 
11695 		ret = fill_dc_plane_attributes(
11696 			drm_to_adev(new_plane_crtc->dev),
11697 			dc_new_plane_state,
11698 			new_plane_state,
11699 			new_crtc_state);
11700 		if (ret) {
11701 			dc_plane_state_release(dc_new_plane_state);
11702 			goto out;
11703 		}
11704 
11705 		ret = dm_atomic_get_state(state, &dm_state);
11706 		if (ret) {
11707 			dc_plane_state_release(dc_new_plane_state);
11708 			goto out;
11709 		}
11710 
11711 		/*
11712 		 * Any atomic check errors that occur after this will
11713 		 * not need a release. The plane state will be attached
11714 		 * to the stream, and therefore part of the atomic
11715 		 * state. It'll be released when the atomic state is
11716 		 * cleaned.
11717 		 */
11718 		if (!dc_state_add_plane(
11719 				dc,
11720 				dm_new_crtc_state->stream,
11721 				dc_new_plane_state,
11722 				dm_state->context)) {
11723 
11724 			dc_plane_state_release(dc_new_plane_state);
11725 			ret = -EINVAL;
11726 			goto out;
11727 		}
11728 
11729 		dm_new_plane_state->dc_state = dc_new_plane_state;
11730 
11731 		dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
11732 
11733 		/* Tell DC to do a full surface update every time there
11734 		 * is a plane change. Inefficient, but works for now.
11735 		 */
11736 		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
11737 
11738 		*lock_and_validation_needed = true;
11739 	}
11740 
11741 out:
11742 	/* If enabling cursor overlay failed, attempt fallback to native mode */
11743 	if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) {
11744 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11745 						    new_plane_state, enable);
11746 		if (ret)
11747 			return ret;
11748 
11749 		dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE;
11750 	}
11751 
11752 	return ret;
11753 }
11754 
11755 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
11756 				       int *src_w, int *src_h)
11757 {
11758 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
11759 	case DRM_MODE_ROTATE_90:
11760 	case DRM_MODE_ROTATE_270:
11761 		*src_w = plane_state->src_h >> 16;
11762 		*src_h = plane_state->src_w >> 16;
11763 		break;
11764 	case DRM_MODE_ROTATE_0:
11765 	case DRM_MODE_ROTATE_180:
11766 	default:
11767 		*src_w = plane_state->src_w >> 16;
11768 		*src_h = plane_state->src_h >> 16;
11769 		break;
11770 	}
11771 }
11772 
11773 static void
11774 dm_get_plane_scale(struct drm_plane_state *plane_state,
11775 		   int *out_plane_scale_w, int *out_plane_scale_h)
11776 {
11777 	int plane_src_w, plane_src_h;
11778 
11779 	dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h);
11780 	*out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0;
11781 	*out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0;
11782 }
11783 
11784 /*
11785  * The normalized_zpos value cannot be used by this iterator directly. It's only
11786  * calculated for enabled planes, potentially causing normalized_zpos collisions
11787  * between enabled/disabled planes in the atomic state. We need a unique value
11788  * so that the iterator will not generate the same object twice, or loop
11789  * indefinitely.
11790  */
11791 static inline struct __drm_planes_state *__get_next_zpos(
11792 	struct drm_atomic_state *state,
11793 	struct __drm_planes_state *prev)
11794 {
11795 	unsigned int highest_zpos = 0, prev_zpos = 256;
11796 	uint32_t highest_id = 0, prev_id = UINT_MAX;
11797 	struct drm_plane_state *new_plane_state;
11798 	struct drm_plane *plane;
11799 	int i, highest_i = -1;
11800 
11801 	if (prev != NULL) {
11802 		prev_zpos = prev->new_state->zpos;
11803 		prev_id = prev->ptr->base.id;
11804 	}
11805 
11806 	for_each_new_plane_in_state(state, plane, new_plane_state, i) {
11807 		/* Skip planes with higher zpos than the previously returned */
11808 		if (new_plane_state->zpos > prev_zpos ||
11809 		    (new_plane_state->zpos == prev_zpos &&
11810 		     plane->base.id >= prev_id))
11811 			continue;
11812 
11813 		/* Save the index of the plane with highest zpos */
11814 		if (new_plane_state->zpos > highest_zpos ||
11815 		    (new_plane_state->zpos == highest_zpos &&
11816 		     plane->base.id > highest_id)) {
11817 			highest_zpos = new_plane_state->zpos;
11818 			highest_id = plane->base.id;
11819 			highest_i = i;
11820 		}
11821 	}
11822 
11823 	if (highest_i < 0)
11824 		return NULL;
11825 
11826 	return &state->planes[highest_i];
11827 }
11828 
11829 /*
11830  * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate
11831  * by descending zpos, as read from the new plane state. This is the same
11832  * ordering as defined by drm_atomic_normalize_zpos().
11833  */
11834 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \
11835 	for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \
11836 	     __i != NULL; __i = __get_next_zpos((__state), __i))		\
11837 		for_each_if(((plane) = __i->ptr,				\
11838 			     (void)(plane) /* Only to avoid unused-but-set-variable warning */, \
11839 			     (old_plane_state) = __i->old_state,		\
11840 			     (new_plane_state) = __i->new_state, 1))
11841 
11842 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
11843 {
11844 	struct drm_connector *connector;
11845 	struct drm_connector_state *conn_state, *old_conn_state;
11846 	struct amdgpu_dm_connector *aconnector = NULL;
11847 	int i;
11848 
11849 	for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
11850 		if (!conn_state->crtc)
11851 			conn_state = old_conn_state;
11852 
11853 		if (conn_state->crtc != crtc)
11854 			continue;
11855 
11856 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11857 			continue;
11858 
11859 		aconnector = to_amdgpu_dm_connector(connector);
11860 		if (!aconnector->mst_output_port || !aconnector->mst_root)
11861 			aconnector = NULL;
11862 		else
11863 			break;
11864 	}
11865 
11866 	if (!aconnector)
11867 		return 0;
11868 
11869 	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
11870 }
11871 
11872 /**
11873  * DOC: Cursor Modes - Native vs Overlay
11874  *
11875  * In native mode, the cursor uses a integrated cursor pipe within each DCN hw
11876  * plane. It does not require a dedicated hw plane to enable, but it is
11877  * subjected to the same z-order and scaling as the hw plane. It also has format
11878  * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB
11879  * hw plane.
11880  *
11881  * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its
11882  * own scaling and z-pos. It also has no blending restrictions. It lends to a
11883  * cursor behavior more akin to a DRM client's expectations. However, it does
11884  * occupy an extra DCN plane, and therefore will only be used if a DCN plane is
11885  * available.
11886  */
11887 
11888 /**
11889  * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc
11890  * @adev: amdgpu device
11891  * @state: DRM atomic state
11892  * @dm_crtc_state: amdgpu state for the CRTC containing the cursor
11893  * @cursor_mode: Returns the required cursor mode on dm_crtc_state
11894  *
11895  * Get whether the cursor should be enabled in native mode, or overlay mode, on
11896  * the dm_crtc_state.
11897  *
11898  * The cursor should be enabled in overlay mode if there exists an underlying
11899  * plane - on which the cursor may be blended - that is either YUV formatted, or
11900  * scaled differently from the cursor.
11901  *
11902  * Since zpos info is required, drm_atomic_normalize_zpos must be called before
11903  * calling this function.
11904  *
11905  * Return: 0 on success, or an error code if getting the cursor plane state
11906  * failed.
11907  */
11908 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev,
11909 				   struct drm_atomic_state *state,
11910 				   struct dm_crtc_state *dm_crtc_state,
11911 				   enum amdgpu_dm_cursor_mode *cursor_mode)
11912 {
11913 	struct drm_plane_state *old_plane_state, *plane_state, *cursor_state;
11914 	struct drm_crtc_state *crtc_state = &dm_crtc_state->base;
11915 	struct drm_plane *plane;
11916 	bool consider_mode_change = false;
11917 	bool entire_crtc_covered = false;
11918 	bool cursor_changed = false;
11919 	int underlying_scale_w, underlying_scale_h;
11920 	int cursor_scale_w, cursor_scale_h;
11921 	int i;
11922 
11923 	/* Overlay cursor not supported on HW before DCN
11924 	 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions
11925 	 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE
11926 	 */
11927 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 ||
11928 	    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
11929 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
11930 		return 0;
11931 	}
11932 
11933 	/* Init cursor_mode to be the same as current */
11934 	*cursor_mode = dm_crtc_state->cursor_mode;
11935 
11936 	/*
11937 	 * Cursor mode can change if a plane's format changes, scale changes, is
11938 	 * enabled/disabled, or z-order changes.
11939 	 */
11940 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) {
11941 		int new_scale_w, new_scale_h, old_scale_w, old_scale_h;
11942 
11943 		/* Only care about planes on this CRTC */
11944 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0)
11945 			continue;
11946 
11947 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
11948 			cursor_changed = true;
11949 
11950 		if (drm_atomic_plane_enabling(old_plane_state, plane_state) ||
11951 		    drm_atomic_plane_disabling(old_plane_state, plane_state) ||
11952 		    old_plane_state->fb->format != plane_state->fb->format) {
11953 			consider_mode_change = true;
11954 			break;
11955 		}
11956 
11957 		dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h);
11958 		dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h);
11959 		if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) {
11960 			consider_mode_change = true;
11961 			break;
11962 		}
11963 	}
11964 
11965 	if (!consider_mode_change && !crtc_state->zpos_changed)
11966 		return 0;
11967 
11968 	/*
11969 	 * If no cursor change on this CRTC, and not enabled on this CRTC, then
11970 	 * no need to set cursor mode. This avoids needlessly locking the cursor
11971 	 * state.
11972 	 */
11973 	if (!cursor_changed &&
11974 	    !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) {
11975 		return 0;
11976 	}
11977 
11978 	cursor_state = drm_atomic_get_plane_state(state,
11979 						  crtc_state->crtc->cursor);
11980 	if (IS_ERR(cursor_state))
11981 		return PTR_ERR(cursor_state);
11982 
11983 	/* Cursor is disabled */
11984 	if (!cursor_state->fb)
11985 		return 0;
11986 
11987 	/* For all planes in descending z-order (all of which are below cursor
11988 	 * as per zpos definitions), check their scaling and format
11989 	 */
11990 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) {
11991 
11992 		/* Only care about non-cursor planes on this CRTC */
11993 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 ||
11994 		    plane->type == DRM_PLANE_TYPE_CURSOR)
11995 			continue;
11996 
11997 		/* Underlying plane is YUV format - use overlay cursor */
11998 		if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) {
11999 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
12000 			return 0;
12001 		}
12002 
12003 		dm_get_plane_scale(plane_state,
12004 				   &underlying_scale_w, &underlying_scale_h);
12005 		dm_get_plane_scale(cursor_state,
12006 				   &cursor_scale_w, &cursor_scale_h);
12007 
12008 		/* Underlying plane has different scale - use overlay cursor */
12009 		if (cursor_scale_w != underlying_scale_w &&
12010 		    cursor_scale_h != underlying_scale_h) {
12011 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
12012 			return 0;
12013 		}
12014 
12015 		/* If this plane covers the whole CRTC, no need to check planes underneath */
12016 		if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 &&
12017 		    plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay &&
12018 		    plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) {
12019 			entire_crtc_covered = true;
12020 			break;
12021 		}
12022 	}
12023 
12024 	/* If planes do not cover the entire CRTC, use overlay mode to enable
12025 	 * cursor over holes
12026 	 */
12027 	if (entire_crtc_covered)
12028 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
12029 	else
12030 		*cursor_mode = DM_CURSOR_OVERLAY_MODE;
12031 
12032 	return 0;
12033 }
12034 
12035 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev,
12036 					    struct drm_atomic_state *state,
12037 					    struct drm_crtc_state *crtc_state)
12038 {
12039 	struct drm_plane *plane;
12040 	struct drm_plane_state *new_plane_state, *old_plane_state;
12041 
12042 	drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) {
12043 		new_plane_state = drm_atomic_get_plane_state(state, plane);
12044 		old_plane_state = drm_atomic_get_plane_state(state, plane);
12045 
12046 		if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) {
12047 			drm_err(dev, "Failed to get plane state for plane %s\n", plane->name);
12048 			return false;
12049 		}
12050 
12051 		if (old_plane_state->fb && new_plane_state->fb &&
12052 		    get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb))
12053 			return true;
12054 	}
12055 
12056 	return false;
12057 }
12058 
12059 /**
12060  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
12061  *
12062  * @dev: The DRM device
12063  * @state: The atomic state to commit
12064  *
12065  * Validate that the given atomic state is programmable by DC into hardware.
12066  * This involves constructing a &struct dc_state reflecting the new hardware
12067  * state we wish to commit, then querying DC to see if it is programmable. It's
12068  * important not to modify the existing DC state. Otherwise, atomic_check
12069  * may unexpectedly commit hardware changes.
12070  *
12071  * When validating the DC state, it's important that the right locks are
12072  * acquired. For full updates case which removes/adds/updates streams on one
12073  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
12074  * that any such full update commit will wait for completion of any outstanding
12075  * flip using DRMs synchronization events.
12076  *
12077  * Note that DM adds the affected connectors for all CRTCs in state, when that
12078  * might not seem necessary. This is because DC stream creation requires the
12079  * DC sink, which is tied to the DRM connector state. Cleaning this up should
12080  * be possible but non-trivial - a possible TODO item.
12081  *
12082  * Return: -Error code if validation failed.
12083  */
12084 static int amdgpu_dm_atomic_check(struct drm_device *dev,
12085 				  struct drm_atomic_state *state)
12086 {
12087 	struct amdgpu_device *adev = drm_to_adev(dev);
12088 	struct dm_atomic_state *dm_state = NULL;
12089 	struct dc *dc = adev->dm.dc;
12090 	struct drm_connector *connector;
12091 	struct drm_connector_state *old_con_state, *new_con_state;
12092 	struct drm_crtc *crtc;
12093 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12094 	struct drm_plane *plane;
12095 	struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state;
12096 	enum dc_status status;
12097 	int ret, i;
12098 	bool lock_and_validation_needed = false;
12099 	bool is_top_most_overlay = true;
12100 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
12101 	struct drm_dp_mst_topology_mgr *mgr;
12102 	struct drm_dp_mst_topology_state *mst_state;
12103 	struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0};
12104 
12105 	trace_amdgpu_dm_atomic_check_begin(state);
12106 
12107 	ret = drm_atomic_helper_check_modeset(dev, state);
12108 	if (ret) {
12109 		drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n");
12110 		goto fail;
12111 	}
12112 
12113 	/* Check connector changes */
12114 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12115 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12116 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12117 
12118 		/* Skip connectors that are disabled or part of modeset already. */
12119 		if (!new_con_state->crtc)
12120 			continue;
12121 
12122 		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
12123 		if (IS_ERR(new_crtc_state)) {
12124 			drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n");
12125 			ret = PTR_ERR(new_crtc_state);
12126 			goto fail;
12127 		}
12128 
12129 		if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
12130 		    dm_old_con_state->scaling != dm_new_con_state->scaling)
12131 			new_crtc_state->connectors_changed = true;
12132 	}
12133 
12134 	if (dc_resource_is_dsc_encoding_supported(dc)) {
12135 		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12136 			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
12137 				ret = add_affected_mst_dsc_crtcs(state, crtc);
12138 				if (ret) {
12139 					drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n");
12140 					goto fail;
12141 				}
12142 			}
12143 		}
12144 	}
12145 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12146 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
12147 
12148 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
12149 		    !new_crtc_state->color_mgmt_changed &&
12150 		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
12151 			dm_old_crtc_state->dsc_force_changed == false)
12152 			continue;
12153 
12154 		ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
12155 		if (ret) {
12156 			drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n");
12157 			goto fail;
12158 		}
12159 
12160 		if (!new_crtc_state->enable)
12161 			continue;
12162 
12163 		ret = drm_atomic_add_affected_connectors(state, crtc);
12164 		if (ret) {
12165 			drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n");
12166 			goto fail;
12167 		}
12168 
12169 		ret = drm_atomic_add_affected_planes(state, crtc);
12170 		if (ret) {
12171 			drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n");
12172 			goto fail;
12173 		}
12174 
12175 		if (dm_old_crtc_state->dsc_force_changed)
12176 			new_crtc_state->mode_changed = true;
12177 	}
12178 
12179 	/*
12180 	 * Add all primary and overlay planes on the CRTC to the state
12181 	 * whenever a plane is enabled to maintain correct z-ordering
12182 	 * and to enable fast surface updates.
12183 	 */
12184 	drm_for_each_crtc(crtc, dev) {
12185 		bool modified = false;
12186 
12187 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
12188 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
12189 				continue;
12190 
12191 			if (new_plane_state->crtc == crtc ||
12192 			    old_plane_state->crtc == crtc) {
12193 				modified = true;
12194 				break;
12195 			}
12196 		}
12197 
12198 		if (!modified)
12199 			continue;
12200 
12201 		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
12202 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
12203 				continue;
12204 
12205 			new_plane_state =
12206 				drm_atomic_get_plane_state(state, plane);
12207 
12208 			if (IS_ERR(new_plane_state)) {
12209 				ret = PTR_ERR(new_plane_state);
12210 				drm_dbg_atomic(dev, "new_plane_state is BAD\n");
12211 				goto fail;
12212 			}
12213 		}
12214 	}
12215 
12216 	/*
12217 	 * DC consults the zpos (layer_index in DC terminology) to determine the
12218 	 * hw plane on which to enable the hw cursor (see
12219 	 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
12220 	 * atomic state, so call drm helper to normalize zpos.
12221 	 */
12222 	ret = drm_atomic_normalize_zpos(dev, state);
12223 	if (ret) {
12224 		drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
12225 		goto fail;
12226 	}
12227 
12228 	/*
12229 	 * Determine whether cursors on each CRTC should be enabled in native or
12230 	 * overlay mode.
12231 	 */
12232 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12233 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12234 
12235 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12236 					      &dm_new_crtc_state->cursor_mode);
12237 		if (ret) {
12238 			drm_dbg(dev, "Failed to determine cursor mode\n");
12239 			goto fail;
12240 		}
12241 
12242 		/*
12243 		 * If overlay cursor is needed, DC cannot go through the
12244 		 * native cursor update path. All enabled planes on the CRTC
12245 		 * need to be added for DC to not disable a plane by mistake
12246 		 */
12247 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12248 			ret = drm_atomic_add_affected_planes(state, crtc);
12249 			if (ret)
12250 				goto fail;
12251 		}
12252 	}
12253 
12254 	/* Remove exiting planes if they are modified */
12255 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12256 
12257 		ret = dm_update_plane_state(dc, state, plane,
12258 					    old_plane_state,
12259 					    new_plane_state,
12260 					    false,
12261 					    &lock_and_validation_needed,
12262 					    &is_top_most_overlay);
12263 		if (ret) {
12264 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12265 			goto fail;
12266 		}
12267 	}
12268 
12269 	/* Disable all crtcs which require disable */
12270 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12271 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12272 					   old_crtc_state,
12273 					   new_crtc_state,
12274 					   false,
12275 					   &lock_and_validation_needed);
12276 		if (ret) {
12277 			drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n");
12278 			goto fail;
12279 		}
12280 	}
12281 
12282 	/* Enable all crtcs which require enable */
12283 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12284 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12285 					   old_crtc_state,
12286 					   new_crtc_state,
12287 					   true,
12288 					   &lock_and_validation_needed);
12289 		if (ret) {
12290 			drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n");
12291 			goto fail;
12292 		}
12293 	}
12294 
12295 	/* Add new/modified planes */
12296 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12297 		ret = dm_update_plane_state(dc, state, plane,
12298 					    old_plane_state,
12299 					    new_plane_state,
12300 					    true,
12301 					    &lock_and_validation_needed,
12302 					    &is_top_most_overlay);
12303 		if (ret) {
12304 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12305 			goto fail;
12306 		}
12307 	}
12308 
12309 #if defined(CONFIG_DRM_AMD_DC_FP)
12310 	if (dc_resource_is_dsc_encoding_supported(dc)) {
12311 		ret = pre_validate_dsc(state, &dm_state, vars);
12312 		if (ret != 0)
12313 			goto fail;
12314 	}
12315 #endif
12316 
12317 	/* Run this here since we want to validate the streams we created */
12318 	ret = drm_atomic_helper_check_planes(dev, state);
12319 	if (ret) {
12320 		drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n");
12321 		goto fail;
12322 	}
12323 
12324 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12325 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12326 		if (dm_new_crtc_state->mpo_requested)
12327 			drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc);
12328 	}
12329 
12330 	/* Check cursor restrictions */
12331 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12332 		enum amdgpu_dm_cursor_mode required_cursor_mode;
12333 		int is_rotated, is_scaled;
12334 
12335 		/* Overlay cusor not subject to native cursor restrictions */
12336 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12337 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE)
12338 			continue;
12339 
12340 		/* Check if rotation or scaling is enabled on DCN401 */
12341 		if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) &&
12342 		    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12343 			new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
12344 
12345 			is_rotated = new_cursor_state &&
12346 				((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0);
12347 			is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) ||
12348 				(new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h));
12349 
12350 			if (is_rotated || is_scaled) {
12351 				drm_dbg_driver(
12352 					crtc->dev,
12353 					"[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n",
12354 					crtc->base.id, crtc->name);
12355 				ret = -EINVAL;
12356 				goto fail;
12357 			}
12358 		}
12359 
12360 		/* If HW can only do native cursor, check restrictions again */
12361 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12362 					      &required_cursor_mode);
12363 		if (ret) {
12364 			drm_dbg_driver(crtc->dev,
12365 				       "[CRTC:%d:%s] Checking cursor mode failed\n",
12366 				       crtc->base.id, crtc->name);
12367 			goto fail;
12368 		} else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12369 			drm_dbg_driver(crtc->dev,
12370 				       "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n",
12371 				       crtc->base.id, crtc->name);
12372 			ret = -EINVAL;
12373 			goto fail;
12374 		}
12375 	}
12376 
12377 	if (state->legacy_cursor_update) {
12378 		/*
12379 		 * This is a fast cursor update coming from the plane update
12380 		 * helper, check if it can be done asynchronously for better
12381 		 * performance.
12382 		 */
12383 		state->async_update =
12384 			!drm_atomic_helper_async_check(dev, state);
12385 
12386 		/*
12387 		 * Skip the remaining global validation if this is an async
12388 		 * update. Cursor updates can be done without affecting
12389 		 * state or bandwidth calcs and this avoids the performance
12390 		 * penalty of locking the private state object and
12391 		 * allocating a new dc_state.
12392 		 */
12393 		if (state->async_update)
12394 			return 0;
12395 	}
12396 
12397 	/* Check scaling and underscan changes*/
12398 	/* TODO Removed scaling changes validation due to inability to commit
12399 	 * new stream into context w\o causing full reset. Need to
12400 	 * decide how to handle.
12401 	 */
12402 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12403 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12404 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12405 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
12406 
12407 		/* Skip any modesets/resets */
12408 		if (!acrtc || drm_atomic_crtc_needs_modeset(
12409 				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
12410 			continue;
12411 
12412 		/* Skip any thing not scale or underscan changes */
12413 		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
12414 			continue;
12415 
12416 		lock_and_validation_needed = true;
12417 	}
12418 
12419 	/* set the slot info for each mst_state based on the link encoding format */
12420 	for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
12421 		struct amdgpu_dm_connector *aconnector;
12422 		struct drm_connector *connector;
12423 		struct drm_connector_list_iter iter;
12424 		u8 link_coding_cap;
12425 
12426 		drm_connector_list_iter_begin(dev, &iter);
12427 		drm_for_each_connector_iter(connector, &iter) {
12428 			if (connector->index == mst_state->mgr->conn_base_id) {
12429 				aconnector = to_amdgpu_dm_connector(connector);
12430 				link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
12431 				drm_dp_mst_update_slots(mst_state, link_coding_cap);
12432 
12433 				break;
12434 			}
12435 		}
12436 		drm_connector_list_iter_end(&iter);
12437 	}
12438 
12439 	/**
12440 	 * Streams and planes are reset when there are changes that affect
12441 	 * bandwidth. Anything that affects bandwidth needs to go through
12442 	 * DC global validation to ensure that the configuration can be applied
12443 	 * to hardware.
12444 	 *
12445 	 * We have to currently stall out here in atomic_check for outstanding
12446 	 * commits to finish in this case because our IRQ handlers reference
12447 	 * DRM state directly - we can end up disabling interrupts too early
12448 	 * if we don't.
12449 	 *
12450 	 * TODO: Remove this stall and drop DM state private objects.
12451 	 */
12452 	if (lock_and_validation_needed) {
12453 		ret = dm_atomic_get_state(state, &dm_state);
12454 		if (ret) {
12455 			drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n");
12456 			goto fail;
12457 		}
12458 
12459 		ret = do_aquire_global_lock(dev, state);
12460 		if (ret) {
12461 			drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n");
12462 			goto fail;
12463 		}
12464 
12465 #if defined(CONFIG_DRM_AMD_DC_FP)
12466 		if (dc_resource_is_dsc_encoding_supported(dc)) {
12467 			ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
12468 			if (ret) {
12469 				drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n");
12470 				ret = -EINVAL;
12471 				goto fail;
12472 			}
12473 		}
12474 #endif
12475 
12476 		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
12477 		if (ret) {
12478 			drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n");
12479 			goto fail;
12480 		}
12481 
12482 		/*
12483 		 * Perform validation of MST topology in the state:
12484 		 * We need to perform MST atomic check before calling
12485 		 * dc_validate_global_state(), or there is a chance
12486 		 * to get stuck in an infinite loop and hang eventually.
12487 		 */
12488 		ret = drm_dp_mst_atomic_check(state);
12489 		if (ret) {
12490 			drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n");
12491 			goto fail;
12492 		}
12493 		status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY);
12494 		if (status != DC_OK) {
12495 			drm_dbg_atomic(dev, "DC global validation failure: %s (%d)",
12496 				       dc_status_to_str(status), status);
12497 			ret = -EINVAL;
12498 			goto fail;
12499 		}
12500 	} else {
12501 		/*
12502 		 * The commit is a fast update. Fast updates shouldn't change
12503 		 * the DC context, affect global validation, and can have their
12504 		 * commit work done in parallel with other commits not touching
12505 		 * the same resource. If we have a new DC context as part of
12506 		 * the DM atomic state from validation we need to free it and
12507 		 * retain the existing one instead.
12508 		 *
12509 		 * Furthermore, since the DM atomic state only contains the DC
12510 		 * context and can safely be annulled, we can free the state
12511 		 * and clear the associated private object now to free
12512 		 * some memory and avoid a possible use-after-free later.
12513 		 */
12514 
12515 		for (i = 0; i < state->num_private_objs; i++) {
12516 			struct drm_private_obj *obj = state->private_objs[i].ptr;
12517 
12518 			if (obj->funcs == adev->dm.atomic_obj.funcs) {
12519 				int j = state->num_private_objs-1;
12520 
12521 				dm_atomic_destroy_state(obj,
12522 						state->private_objs[i].state);
12523 
12524 				/* If i is not at the end of the array then the
12525 				 * last element needs to be moved to where i was
12526 				 * before the array can safely be truncated.
12527 				 */
12528 				if (i != j)
12529 					state->private_objs[i] =
12530 						state->private_objs[j];
12531 
12532 				state->private_objs[j].ptr = NULL;
12533 				state->private_objs[j].state = NULL;
12534 				state->private_objs[j].old_state = NULL;
12535 				state->private_objs[j].new_state = NULL;
12536 
12537 				state->num_private_objs = j;
12538 				break;
12539 			}
12540 		}
12541 	}
12542 
12543 	/* Store the overall update type for use later in atomic check. */
12544 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12545 		struct dm_crtc_state *dm_new_crtc_state =
12546 			to_dm_crtc_state(new_crtc_state);
12547 
12548 		/*
12549 		 * Only allow async flips for fast updates that don't change
12550 		 * the FB pitch, the DCC state, rotation, mem_type, etc.
12551 		 */
12552 		if (new_crtc_state->async_flip &&
12553 		    (lock_and_validation_needed ||
12554 		     amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) {
12555 			drm_dbg_atomic(crtc->dev,
12556 				       "[CRTC:%d:%s] async flips are only supported for fast updates\n",
12557 				       crtc->base.id, crtc->name);
12558 			ret = -EINVAL;
12559 			goto fail;
12560 		}
12561 
12562 		dm_new_crtc_state->update_type = lock_and_validation_needed ?
12563 			UPDATE_TYPE_FULL : UPDATE_TYPE_FAST;
12564 	}
12565 
12566 	/* Must be success */
12567 	WARN_ON(ret);
12568 
12569 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12570 
12571 	return ret;
12572 
12573 fail:
12574 	if (ret == -EDEADLK)
12575 		drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n");
12576 	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
12577 		drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n");
12578 	else
12579 		drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret);
12580 
12581 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12582 
12583 	return ret;
12584 }
12585 
12586 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
12587 		unsigned int offset,
12588 		unsigned int total_length,
12589 		u8 *data,
12590 		unsigned int length,
12591 		struct amdgpu_hdmi_vsdb_info *vsdb)
12592 {
12593 	bool res;
12594 	union dmub_rb_cmd cmd;
12595 	struct dmub_cmd_send_edid_cea *input;
12596 	struct dmub_cmd_edid_cea_output *output;
12597 
12598 	if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
12599 		return false;
12600 
12601 	memset(&cmd, 0, sizeof(cmd));
12602 
12603 	input = &cmd.edid_cea.data.input;
12604 
12605 	cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
12606 	cmd.edid_cea.header.sub_type = 0;
12607 	cmd.edid_cea.header.payload_bytes =
12608 		sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
12609 	input->offset = offset;
12610 	input->length = length;
12611 	input->cea_total_length = total_length;
12612 	memcpy(input->payload, data, length);
12613 
12614 	res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY);
12615 	if (!res) {
12616 		drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n");
12617 		return false;
12618 	}
12619 
12620 	output = &cmd.edid_cea.data.output;
12621 
12622 	if (output->type == DMUB_CMD__EDID_CEA_ACK) {
12623 		if (!output->ack.success) {
12624 			drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n",
12625 					output->ack.offset);
12626 		}
12627 	} else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
12628 		if (!output->amd_vsdb.vsdb_found)
12629 			return false;
12630 
12631 		vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
12632 		vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
12633 		vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
12634 		vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
12635 	} else {
12636 		drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n");
12637 		return false;
12638 	}
12639 
12640 	return true;
12641 }
12642 
12643 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
12644 		u8 *edid_ext, int len,
12645 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12646 {
12647 	int i;
12648 
12649 	/* send extension block to DMCU for parsing */
12650 	for (i = 0; i < len; i += 8) {
12651 		bool res;
12652 		int offset;
12653 
12654 		/* send 8 bytes a time */
12655 		if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
12656 			return false;
12657 
12658 		if (i+8 == len) {
12659 			/* EDID block sent completed, expect result */
12660 			int version, min_rate, max_rate;
12661 
12662 			res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
12663 			if (res) {
12664 				/* amd vsdb found */
12665 				vsdb_info->freesync_supported = 1;
12666 				vsdb_info->amd_vsdb_version = version;
12667 				vsdb_info->min_refresh_rate_hz = min_rate;
12668 				vsdb_info->max_refresh_rate_hz = max_rate;
12669 				return true;
12670 			}
12671 			/* not amd vsdb */
12672 			return false;
12673 		}
12674 
12675 		/* check for ack*/
12676 		res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
12677 		if (!res)
12678 			return false;
12679 	}
12680 
12681 	return false;
12682 }
12683 
12684 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
12685 		u8 *edid_ext, int len,
12686 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12687 {
12688 	int i;
12689 
12690 	/* send extension block to DMCU for parsing */
12691 	for (i = 0; i < len; i += 8) {
12692 		/* send 8 bytes a time */
12693 		if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
12694 			return false;
12695 	}
12696 
12697 	return vsdb_info->freesync_supported;
12698 }
12699 
12700 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
12701 		u8 *edid_ext, int len,
12702 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12703 {
12704 	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
12705 	bool ret;
12706 
12707 	mutex_lock(&adev->dm.dc_lock);
12708 	if (adev->dm.dmub_srv)
12709 		ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
12710 	else
12711 		ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
12712 	mutex_unlock(&adev->dm.dc_lock);
12713 	return ret;
12714 }
12715 
12716 static void parse_edid_displayid_vrr(struct drm_connector *connector,
12717 				     const struct edid *edid)
12718 {
12719 	u8 *edid_ext = NULL;
12720 	int i;
12721 	int j = 0;
12722 	u16 min_vfreq;
12723 	u16 max_vfreq;
12724 
12725 	if (edid == NULL || edid->extensions == 0)
12726 		return;
12727 
12728 	/* Find DisplayID extension */
12729 	for (i = 0; i < edid->extensions; i++) {
12730 		edid_ext = (void *)(edid + (i + 1));
12731 		if (edid_ext[0] == DISPLAYID_EXT)
12732 			break;
12733 	}
12734 
12735 	if (edid_ext == NULL)
12736 		return;
12737 
12738 	while (j < EDID_LENGTH) {
12739 		/* Get dynamic video timing range from DisplayID if available */
12740 		if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25	&&
12741 		    (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) {
12742 			min_vfreq = edid_ext[j+9];
12743 			if (edid_ext[j+1] & 7)
12744 				max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8);
12745 			else
12746 				max_vfreq = edid_ext[j+10];
12747 
12748 			if (max_vfreq && min_vfreq) {
12749 				connector->display_info.monitor_range.max_vfreq = max_vfreq;
12750 				connector->display_info.monitor_range.min_vfreq = min_vfreq;
12751 
12752 				return;
12753 			}
12754 		}
12755 		j++;
12756 	}
12757 }
12758 
12759 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12760 			  const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
12761 {
12762 	u8 *edid_ext = NULL;
12763 	int i;
12764 	int j = 0;
12765 
12766 	if (edid == NULL || edid->extensions == 0)
12767 		return -ENODEV;
12768 
12769 	/* Find DisplayID extension */
12770 	for (i = 0; i < edid->extensions; i++) {
12771 		edid_ext = (void *)(edid + (i + 1));
12772 		if (edid_ext[0] == DISPLAYID_EXT)
12773 			break;
12774 	}
12775 
12776 	while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) {
12777 		struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j];
12778 		unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]);
12779 
12780 		if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID &&
12781 				amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) {
12782 			vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false;
12783 			vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3;
12784 			DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode);
12785 
12786 			return true;
12787 		}
12788 		j++;
12789 	}
12790 
12791 	return false;
12792 }
12793 
12794 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12795 			       const struct edid *edid,
12796 			       struct amdgpu_hdmi_vsdb_info *vsdb_info)
12797 {
12798 	u8 *edid_ext = NULL;
12799 	int i;
12800 	bool valid_vsdb_found = false;
12801 
12802 	/*----- drm_find_cea_extension() -----*/
12803 	/* No EDID or EDID extensions */
12804 	if (edid == NULL || edid->extensions == 0)
12805 		return -ENODEV;
12806 
12807 	/* Find CEA extension */
12808 	for (i = 0; i < edid->extensions; i++) {
12809 		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
12810 		if (edid_ext[0] == CEA_EXT)
12811 			break;
12812 	}
12813 
12814 	if (i == edid->extensions)
12815 		return -ENODEV;
12816 
12817 	/*----- cea_db_offsets() -----*/
12818 	if (edid_ext[0] != CEA_EXT)
12819 		return -ENODEV;
12820 
12821 	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
12822 
12823 	return valid_vsdb_found ? i : -ENODEV;
12824 }
12825 
12826 /**
12827  * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
12828  *
12829  * @connector: Connector to query.
12830  * @drm_edid: DRM EDID from monitor
12831  *
12832  * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
12833  * track of some of the display information in the internal data struct used by
12834  * amdgpu_dm. This function checks which type of connector we need to set the
12835  * FreeSync parameters.
12836  */
12837 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
12838 				    const struct drm_edid *drm_edid)
12839 {
12840 	int i = 0;
12841 	struct amdgpu_dm_connector *amdgpu_dm_connector =
12842 			to_amdgpu_dm_connector(connector);
12843 	struct dm_connector_state *dm_con_state = NULL;
12844 	struct dc_sink *sink;
12845 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
12846 	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
12847 	const struct edid *edid;
12848 	bool freesync_capable = false;
12849 	enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
12850 
12851 	if (!connector->state) {
12852 		drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__);
12853 		goto update;
12854 	}
12855 
12856 	sink = amdgpu_dm_connector->dc_sink ?
12857 		amdgpu_dm_connector->dc_sink :
12858 		amdgpu_dm_connector->dc_em_sink;
12859 
12860 	drm_edid_connector_update(connector, drm_edid);
12861 
12862 	if (!drm_edid || !sink) {
12863 		dm_con_state = to_dm_connector_state(connector->state);
12864 
12865 		amdgpu_dm_connector->min_vfreq = 0;
12866 		amdgpu_dm_connector->max_vfreq = 0;
12867 		freesync_capable = false;
12868 
12869 		goto update;
12870 	}
12871 
12872 	dm_con_state = to_dm_connector_state(connector->state);
12873 
12874 	if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version))
12875 		goto update;
12876 
12877 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
12878 
12879 	/* Some eDP panels only have the refresh rate range info in DisplayID */
12880 	if ((connector->display_info.monitor_range.min_vfreq == 0 ||
12881 	     connector->display_info.monitor_range.max_vfreq == 0))
12882 		parse_edid_displayid_vrr(connector, edid);
12883 
12884 	if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
12885 		     sink->sink_signal == SIGNAL_TYPE_EDP)) {
12886 		if (amdgpu_dm_connector->dc_link &&
12887 		    amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) {
12888 			amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq;
12889 			amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq;
12890 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12891 				freesync_capable = true;
12892 		}
12893 
12894 		parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12895 
12896 		if (vsdb_info.replay_mode) {
12897 			amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode;
12898 			amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version;
12899 			amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP;
12900 		}
12901 
12902 	} else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
12903 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12904 		if (i >= 0 && vsdb_info.freesync_supported) {
12905 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12906 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12907 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12908 				freesync_capable = true;
12909 
12910 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12911 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12912 		}
12913 	}
12914 
12915 	if (amdgpu_dm_connector->dc_link)
12916 		as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
12917 
12918 	if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
12919 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12920 		if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
12921 
12922 			amdgpu_dm_connector->pack_sdp_v1_3 = true;
12923 			amdgpu_dm_connector->as_type = as_type;
12924 			amdgpu_dm_connector->vsdb_info = vsdb_info;
12925 
12926 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12927 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12928 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12929 				freesync_capable = true;
12930 
12931 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12932 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12933 		}
12934 	}
12935 
12936 update:
12937 	if (dm_con_state)
12938 		dm_con_state->freesync_capable = freesync_capable;
12939 
12940 	if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable &&
12941 	    amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) {
12942 		amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false;
12943 		amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false;
12944 	}
12945 
12946 	if (connector->vrr_capable_property)
12947 		drm_connector_set_vrr_capable_property(connector,
12948 						       freesync_capable);
12949 }
12950 
12951 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
12952 {
12953 	struct amdgpu_device *adev = drm_to_adev(dev);
12954 	struct dc *dc = adev->dm.dc;
12955 	int i;
12956 
12957 	mutex_lock(&adev->dm.dc_lock);
12958 	if (dc->current_state) {
12959 		for (i = 0; i < dc->current_state->stream_count; ++i)
12960 			dc->current_state->streams[i]
12961 				->triggered_crtc_reset.enabled =
12962 				adev->dm.force_timing_sync;
12963 
12964 		dm_enable_per_frame_crtc_master_sync(dc->current_state);
12965 		dc_trigger_sync(dc, dc->current_state);
12966 	}
12967 	mutex_unlock(&adev->dm.dc_lock);
12968 }
12969 
12970 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc)
12971 {
12972 	if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter)
12973 		dc_exit_ips_for_hw_access(dc);
12974 }
12975 
12976 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
12977 		       u32 value, const char *func_name)
12978 {
12979 #ifdef DM_CHECK_ADDR_0
12980 	if (address == 0) {
12981 		drm_err(adev_to_drm(ctx->driver_context),
12982 			"invalid register write. address = 0");
12983 		return;
12984 	}
12985 #endif
12986 
12987 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
12988 	cgs_write_register(ctx->cgs_device, address, value);
12989 	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
12990 }
12991 
12992 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
12993 			  const char *func_name)
12994 {
12995 	u32 value;
12996 #ifdef DM_CHECK_ADDR_0
12997 	if (address == 0) {
12998 		drm_err(adev_to_drm(ctx->driver_context),
12999 			"invalid register read; address = 0\n");
13000 		return 0;
13001 	}
13002 #endif
13003 
13004 	if (ctx->dmub_srv &&
13005 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
13006 	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
13007 		ASSERT(false);
13008 		return 0;
13009 	}
13010 
13011 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
13012 
13013 	value = cgs_read_register(ctx->cgs_device, address);
13014 
13015 	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
13016 
13017 	return value;
13018 }
13019 
13020 int amdgpu_dm_process_dmub_aux_transfer_sync(
13021 		struct dc_context *ctx,
13022 		unsigned int link_index,
13023 		struct aux_payload *payload,
13024 		enum aux_return_code_type *operation_result)
13025 {
13026 	struct amdgpu_device *adev = ctx->driver_context;
13027 	struct dmub_notification *p_notify = adev->dm.dmub_notify;
13028 	int ret = -1;
13029 
13030 	mutex_lock(&adev->dm.dpia_aux_lock);
13031 	if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
13032 		*operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
13033 		goto out;
13034 	}
13035 
13036 	if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
13037 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
13038 		*operation_result = AUX_RET_ERROR_TIMEOUT;
13039 		goto out;
13040 	}
13041 
13042 	if (p_notify->result != AUX_RET_SUCCESS) {
13043 		/*
13044 		 * Transient states before tunneling is enabled could
13045 		 * lead to this error. We can ignore this for now.
13046 		 */
13047 		if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) {
13048 			drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n",
13049 					payload->address, payload->length,
13050 					p_notify->result);
13051 		}
13052 		*operation_result = p_notify->result;
13053 		goto out;
13054 	}
13055 
13056 	payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF;
13057 	if (adev->dm.dmub_notify->aux_reply.command & 0xF0)
13058 		/* The reply is stored in the top nibble of the command. */
13059 		payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF;
13060 
13061 	/*write req may receive a byte indicating partially written number as well*/
13062 	if (p_notify->aux_reply.length)
13063 		memcpy(payload->data, p_notify->aux_reply.data,
13064 				p_notify->aux_reply.length);
13065 
13066 	/* success */
13067 	ret = p_notify->aux_reply.length;
13068 	*operation_result = p_notify->result;
13069 out:
13070 	reinit_completion(&adev->dm.dmub_aux_transfer_done);
13071 	mutex_unlock(&adev->dm.dpia_aux_lock);
13072 	return ret;
13073 }
13074 
13075 static void abort_fused_io(
13076 		struct dc_context *ctx,
13077 		const struct dmub_cmd_fused_request *request
13078 )
13079 {
13080 	union dmub_rb_cmd command = { 0 };
13081 	struct dmub_rb_cmd_fused_io *io = &command.fused_io;
13082 
13083 	io->header.type = DMUB_CMD__FUSED_IO;
13084 	io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT;
13085 	io->header.payload_bytes = sizeof(*io) - sizeof(io->header);
13086 	io->request = *request;
13087 	dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT);
13088 }
13089 
13090 static bool execute_fused_io(
13091 		struct amdgpu_device *dev,
13092 		struct dc_context *ctx,
13093 		union dmub_rb_cmd *commands,
13094 		uint8_t count,
13095 		uint32_t timeout_us
13096 )
13097 {
13098 	const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line;
13099 
13100 	if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io))
13101 		return false;
13102 
13103 	struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line];
13104 	struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io;
13105 	const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY)
13106 			&& first->header.ret_status
13107 			&& first->request.status == FUSED_REQUEST_STATUS_SUCCESS;
13108 
13109 	if (!result)
13110 		return false;
13111 
13112 	while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) {
13113 		reinit_completion(&sync->replied);
13114 
13115 		struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data;
13116 
13117 		static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch");
13118 
13119 		if (reply->identifier == first->request.identifier) {
13120 			first->request = *reply;
13121 			return true;
13122 		}
13123 	}
13124 
13125 	reinit_completion(&sync->replied);
13126 	first->request.status = FUSED_REQUEST_STATUS_TIMEOUT;
13127 	abort_fused_io(ctx, &first->request);
13128 	return false;
13129 }
13130 
13131 bool amdgpu_dm_execute_fused_io(
13132 		struct amdgpu_device *dev,
13133 		struct dc_link *link,
13134 		union dmub_rb_cmd *commands,
13135 		uint8_t count,
13136 		uint32_t timeout_us)
13137 {
13138 	struct amdgpu_display_manager *dm = &dev->dm;
13139 
13140 	mutex_lock(&dm->dpia_aux_lock);
13141 
13142 	const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us);
13143 
13144 	mutex_unlock(&dm->dpia_aux_lock);
13145 	return result;
13146 }
13147 
13148 int amdgpu_dm_process_dmub_set_config_sync(
13149 		struct dc_context *ctx,
13150 		unsigned int link_index,
13151 		struct set_config_cmd_payload *payload,
13152 		enum set_config_status *operation_result)
13153 {
13154 	struct amdgpu_device *adev = ctx->driver_context;
13155 	bool is_cmd_complete;
13156 	int ret;
13157 
13158 	mutex_lock(&adev->dm.dpia_aux_lock);
13159 	is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
13160 			link_index, payload, adev->dm.dmub_notify);
13161 
13162 	if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
13163 		ret = 0;
13164 		*operation_result = adev->dm.dmub_notify->sc_status;
13165 	} else {
13166 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
13167 		ret = -1;
13168 		*operation_result = SET_CONFIG_UNKNOWN_ERROR;
13169 	}
13170 
13171 	if (!is_cmd_complete)
13172 		reinit_completion(&adev->dm.dmub_aux_transfer_done);
13173 	mutex_unlock(&adev->dm.dpia_aux_lock);
13174 	return ret;
13175 }
13176 
13177 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13178 {
13179 	return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type);
13180 }
13181 
13182 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
13183 {
13184 	return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type);
13185 }
13186 
13187 void dm_acpi_process_phy_transition_interlock(
13188 	const struct dc_context *ctx,
13189 	struct dm_process_phy_transition_init_params process_phy_transition_init_params)
13190 {
13191 	// Not yet implemented
13192 }
13193