1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2015 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 * Authors: AMD 24 * 25 */ 26 27 /* The caprices of the preprocessor require that this be declared right here */ 28 #define CREATE_TRACE_POINTS 29 30 #include "dm_services_types.h" 31 #include "dc.h" 32 #include "link_enc_cfg.h" 33 #include "dc/inc/core_types.h" 34 #include "dal_asic_id.h" 35 #include "dmub/dmub_srv.h" 36 #include "dc/inc/hw/dmcu.h" 37 #include "dc/inc/hw/abm.h" 38 #include "dc/dc_dmub_srv.h" 39 #include "dc/dc_edid_parser.h" 40 #include "dc/dc_stat.h" 41 #include "dc/dc_state.h" 42 #include "amdgpu_dm_trace.h" 43 #include "link/protocols/link_dpcd.h" 44 #include "link_service_types.h" 45 #include "link/protocols/link_dp_capability.h" 46 #include "link/protocols/link_ddc.h" 47 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_dm_wb.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 #include "amdgpu_dm_replay.h" 69 70 #include "ivsrcid/ivsrcid_vislands30.h" 71 72 #include <linux/backlight.h> 73 #include <linux/module.h> 74 #include <linux/moduleparam.h> 75 #include <linux/types.h> 76 #include <linux/pm_runtime.h> 77 #include <linux/pci.h> 78 #include <linux/power_supply.h> 79 #include <linux/firmware.h> 80 #include <linux/component.h> 81 #include <linux/sort.h> 82 83 #include <drm/drm_privacy_screen_consumer.h> 84 #include <drm/display/drm_dp_mst_helper.h> 85 #include <drm/display/drm_hdmi_helper.h> 86 #include <drm/drm_atomic.h> 87 #include <drm/drm_atomic_uapi.h> 88 #include <drm/drm_atomic_helper.h> 89 #include <drm/drm_blend.h> 90 #include <drm/drm_fixed.h> 91 #include <drm/drm_fourcc.h> 92 #include <drm/drm_edid.h> 93 #include <drm/drm_eld.h> 94 #include <drm/drm_utils.h> 95 #include <drm/drm_vblank.h> 96 #include <drm/drm_audio_component.h> 97 #include <drm/drm_gem_atomic_helper.h> 98 99 #include <media/cec-notifier.h> 100 #include <acpi/video.h> 101 102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 103 104 #include "modules/inc/mod_freesync.h" 105 #include "modules/power/power_helpers.h" 106 107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch"); 108 109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 131 132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 136 137 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 139 140 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 142 143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin" 144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB); 145 146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin" 147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB); 148 149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin" 150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB); 151 152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin" 153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB); 154 155 /* Number of bytes in PSP header for firmware. */ 156 #define PSP_HEADER_BYTES 0x100 157 158 /* Number of bytes in PSP footer for firmware. */ 159 #define PSP_FOOTER_BYTES 0x100 160 161 /** 162 * DOC: overview 163 * 164 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 165 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 166 * requests into DC requests, and DC responses into DRM responses. 167 * 168 * The root control structure is &struct amdgpu_display_manager. 169 */ 170 171 /* basic init/fini API */ 172 static int amdgpu_dm_init(struct amdgpu_device *adev); 173 static void amdgpu_dm_fini(struct amdgpu_device *adev); 174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state); 176 static struct amdgpu_i2c_adapter * 177 create_i2c(struct ddc_service *ddc_service, bool oem); 178 179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 180 { 181 switch (link->dpcd_caps.dongle_type) { 182 case DISPLAY_DONGLE_NONE: 183 return DRM_MODE_SUBCONNECTOR_Native; 184 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 185 return DRM_MODE_SUBCONNECTOR_VGA; 186 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 187 case DISPLAY_DONGLE_DP_DVI_DONGLE: 188 return DRM_MODE_SUBCONNECTOR_DVID; 189 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 190 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 191 return DRM_MODE_SUBCONNECTOR_HDMIA; 192 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 193 default: 194 return DRM_MODE_SUBCONNECTOR_Unknown; 195 } 196 } 197 198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 199 { 200 struct dc_link *link = aconnector->dc_link; 201 struct drm_connector *connector = &aconnector->base; 202 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 203 204 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 205 return; 206 207 if (aconnector->dc_sink) 208 subconnector = get_subconnector_type(link); 209 210 drm_object_property_set_value(&connector->base, 211 connector->dev->mode_config.dp_subconnector_property, 212 subconnector); 213 } 214 215 /* 216 * initializes drm_device display related structures, based on the information 217 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 218 * drm_encoder, drm_mode_config 219 * 220 * Returns 0 on success 221 */ 222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 223 /* removes and deallocates the drm structures, created by the above function */ 224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 225 226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 227 struct amdgpu_dm_connector *amdgpu_dm_connector, 228 u32 link_index, 229 struct amdgpu_encoder *amdgpu_encoder); 230 static int amdgpu_dm_encoder_init(struct drm_device *dev, 231 struct amdgpu_encoder *aencoder, 232 uint32_t link_index); 233 234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 235 236 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state); 237 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 238 239 static int amdgpu_dm_atomic_check(struct drm_device *dev, 240 struct drm_atomic_state *state); 241 242 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 243 static void handle_hpd_rx_irq(void *param); 244 245 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 246 int bl_idx, 247 u32 user_brightness); 248 249 static bool 250 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 251 struct drm_crtc_state *new_crtc_state); 252 /* 253 * dm_vblank_get_counter 254 * 255 * @brief 256 * Get counter for number of vertical blanks 257 * 258 * @param 259 * struct amdgpu_device *adev - [in] desired amdgpu device 260 * int disp_idx - [in] which CRTC to get the counter from 261 * 262 * @return 263 * Counter for vertical blanks 264 */ 265 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 266 { 267 struct amdgpu_crtc *acrtc = NULL; 268 269 if (crtc >= adev->mode_info.num_crtc) 270 return 0; 271 272 acrtc = adev->mode_info.crtcs[crtc]; 273 274 if (!acrtc->dm_irq_params.stream) { 275 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 276 crtc); 277 return 0; 278 } 279 280 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 281 } 282 283 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 284 u32 *vbl, u32 *position) 285 { 286 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 287 struct amdgpu_crtc *acrtc = NULL; 288 struct dc *dc = adev->dm.dc; 289 290 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 291 return -EINVAL; 292 293 acrtc = adev->mode_info.crtcs[crtc]; 294 295 if (!acrtc->dm_irq_params.stream) { 296 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 297 crtc); 298 return 0; 299 } 300 301 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed) 302 dc_allow_idle_optimizations(dc, false); 303 304 /* 305 * TODO rework base driver to use values directly. 306 * for now parse it back into reg-format 307 */ 308 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 309 &v_blank_start, 310 &v_blank_end, 311 &h_position, 312 &v_position); 313 314 *position = v_position | (h_position << 16); 315 *vbl = v_blank_start | (v_blank_end << 16); 316 317 return 0; 318 } 319 320 static bool dm_is_idle(struct amdgpu_ip_block *ip_block) 321 { 322 /* XXX todo */ 323 return true; 324 } 325 326 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block) 327 { 328 /* XXX todo */ 329 return 0; 330 } 331 332 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block) 333 { 334 return false; 335 } 336 337 static int dm_soft_reset(struct amdgpu_ip_block *ip_block) 338 { 339 /* XXX todo */ 340 return 0; 341 } 342 343 static struct amdgpu_crtc * 344 get_crtc_by_otg_inst(struct amdgpu_device *adev, 345 int otg_inst) 346 { 347 struct drm_device *dev = adev_to_drm(adev); 348 struct drm_crtc *crtc; 349 struct amdgpu_crtc *amdgpu_crtc; 350 351 if (WARN_ON(otg_inst == -1)) 352 return adev->mode_info.crtcs[0]; 353 354 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 355 amdgpu_crtc = to_amdgpu_crtc(crtc); 356 357 if (amdgpu_crtc->otg_inst == otg_inst) 358 return amdgpu_crtc; 359 } 360 361 return NULL; 362 } 363 364 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 365 struct dm_crtc_state *new_state) 366 { 367 if (new_state->stream->adjust.timing_adjust_pending) 368 return true; 369 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 370 return true; 371 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 372 return true; 373 else 374 return false; 375 } 376 377 /* 378 * DC will program planes with their z-order determined by their ordering 379 * in the dc_surface_updates array. This comparator is used to sort them 380 * by descending zpos. 381 */ 382 static int dm_plane_layer_index_cmp(const void *a, const void *b) 383 { 384 const struct dc_surface_update *sa = (struct dc_surface_update *)a; 385 const struct dc_surface_update *sb = (struct dc_surface_update *)b; 386 387 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */ 388 return sb->surface->layer_index - sa->surface->layer_index; 389 } 390 391 /** 392 * update_planes_and_stream_adapter() - Send planes to be updated in DC 393 * 394 * DC has a generic way to update planes and stream via 395 * dc_update_planes_and_stream function; however, DM might need some 396 * adjustments and preparation before calling it. This function is a wrapper 397 * for the dc_update_planes_and_stream that does any required configuration 398 * before passing control to DC. 399 * 400 * @dc: Display Core control structure 401 * @update_type: specify whether it is FULL/MEDIUM/FAST update 402 * @planes_count: planes count to update 403 * @stream: stream state 404 * @stream_update: stream update 405 * @array_of_surface_update: dc surface update pointer 406 * 407 */ 408 static inline bool update_planes_and_stream_adapter(struct dc *dc, 409 int update_type, 410 int planes_count, 411 struct dc_stream_state *stream, 412 struct dc_stream_update *stream_update, 413 struct dc_surface_update *array_of_surface_update) 414 { 415 sort(array_of_surface_update, planes_count, 416 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL); 417 418 /* 419 * Previous frame finished and HW is ready for optimization. 420 */ 421 dc_post_update_surfaces_to_stream(dc); 422 423 return dc_update_planes_and_stream(dc, 424 array_of_surface_update, 425 planes_count, 426 stream, 427 stream_update); 428 } 429 430 /** 431 * dm_pflip_high_irq() - Handle pageflip interrupt 432 * @interrupt_params: ignored 433 * 434 * Handles the pageflip interrupt by notifying all interested parties 435 * that the pageflip has been completed. 436 */ 437 static void dm_pflip_high_irq(void *interrupt_params) 438 { 439 struct amdgpu_crtc *amdgpu_crtc; 440 struct common_irq_params *irq_params = interrupt_params; 441 struct amdgpu_device *adev = irq_params->adev; 442 struct drm_device *dev = adev_to_drm(adev); 443 unsigned long flags; 444 struct drm_pending_vblank_event *e; 445 u32 vpos, hpos, v_blank_start, v_blank_end; 446 bool vrr_active; 447 448 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 449 450 /* IRQ could occur when in initial stage */ 451 /* TODO work and BO cleanup */ 452 if (amdgpu_crtc == NULL) { 453 drm_dbg_state(dev, "CRTC is null, returning.\n"); 454 return; 455 } 456 457 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 458 459 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 460 drm_dbg_state(dev, 461 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 462 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED, 463 amdgpu_crtc->crtc_id, amdgpu_crtc); 464 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 465 return; 466 } 467 468 /* page flip completed. */ 469 e = amdgpu_crtc->event; 470 amdgpu_crtc->event = NULL; 471 472 WARN_ON(!e); 473 474 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 475 476 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 477 if (!vrr_active || 478 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 479 &v_blank_end, &hpos, &vpos) || 480 (vpos < v_blank_start)) { 481 /* Update to correct count and vblank timestamp if racing with 482 * vblank irq. This also updates to the correct vblank timestamp 483 * even in VRR mode, as scanout is past the front-porch atm. 484 */ 485 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 486 487 /* Wake up userspace by sending the pageflip event with proper 488 * count and timestamp of vblank of flip completion. 489 */ 490 if (e) { 491 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 492 493 /* Event sent, so done with vblank for this flip */ 494 drm_crtc_vblank_put(&amdgpu_crtc->base); 495 } 496 } else if (e) { 497 /* VRR active and inside front-porch: vblank count and 498 * timestamp for pageflip event will only be up to date after 499 * drm_crtc_handle_vblank() has been executed from late vblank 500 * irq handler after start of back-porch (vline 0). We queue the 501 * pageflip event for send-out by drm_crtc_handle_vblank() with 502 * updated timestamp and count, once it runs after us. 503 * 504 * We need to open-code this instead of using the helper 505 * drm_crtc_arm_vblank_event(), as that helper would 506 * call drm_crtc_accurate_vblank_count(), which we must 507 * not call in VRR mode while we are in front-porch! 508 */ 509 510 /* sequence will be replaced by real count during send-out. */ 511 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 512 e->pipe = amdgpu_crtc->crtc_id; 513 514 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 515 e = NULL; 516 } 517 518 /* Keep track of vblank of this flip for flip throttling. We use the 519 * cooked hw counter, as that one incremented at start of this vblank 520 * of pageflip completion, so last_flip_vblank is the forbidden count 521 * for queueing new pageflips if vsync + VRR is enabled. 522 */ 523 amdgpu_crtc->dm_irq_params.last_flip_vblank = 524 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 525 526 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 527 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 528 529 drm_dbg_state(dev, 530 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 531 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e); 532 } 533 534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work) 535 { 536 struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work); 537 struct amdgpu_device *adev = work->adev; 538 struct dc_stream_state *stream = work->stream; 539 struct dc_crtc_timing_adjust *adjust = work->adjust; 540 541 mutex_lock(&adev->dm.dc_lock); 542 dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust); 543 mutex_unlock(&adev->dm.dc_lock); 544 545 dc_stream_release(stream); 546 kfree(work->adjust); 547 kfree(work); 548 } 549 550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev, 551 struct dc_stream_state *stream, 552 struct dc_crtc_timing_adjust *adjust) 553 { 554 struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_NOWAIT); 555 if (!offload_work) { 556 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n"); 557 return; 558 } 559 560 struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_NOWAIT); 561 if (!adjust_copy) { 562 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n"); 563 kfree(offload_work); 564 return; 565 } 566 567 dc_stream_retain(stream); 568 memcpy(adjust_copy, adjust, sizeof(*adjust_copy)); 569 570 INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update); 571 offload_work->adev = adev; 572 offload_work->stream = stream; 573 offload_work->adjust = adjust_copy; 574 575 queue_work(system_wq, &offload_work->work); 576 } 577 578 static void dm_vupdate_high_irq(void *interrupt_params) 579 { 580 struct common_irq_params *irq_params = interrupt_params; 581 struct amdgpu_device *adev = irq_params->adev; 582 struct amdgpu_crtc *acrtc; 583 struct drm_device *drm_dev; 584 struct drm_vblank_crtc *vblank; 585 ktime_t frame_duration_ns, previous_timestamp; 586 unsigned long flags; 587 int vrr_active; 588 589 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 590 591 if (acrtc) { 592 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 593 drm_dev = acrtc->base.dev; 594 vblank = drm_crtc_vblank_crtc(&acrtc->base); 595 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 596 frame_duration_ns = vblank->time - previous_timestamp; 597 598 if (frame_duration_ns > 0) { 599 trace_amdgpu_refresh_rate_track(acrtc->base.index, 600 frame_duration_ns, 601 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 602 atomic64_set(&irq_params->previous_timestamp, vblank->time); 603 } 604 605 drm_dbg_vbl(drm_dev, 606 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id, 607 vrr_active); 608 609 /* Core vblank handling is done here after end of front-porch in 610 * vrr mode, as vblank timestamping will give valid results 611 * while now done after front-porch. This will also deliver 612 * page-flip completion events that have been queued to us 613 * if a pageflip happened inside front-porch. 614 */ 615 if (vrr_active && acrtc->dm_irq_params.stream) { 616 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 617 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 618 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state 619 == VRR_STATE_ACTIVE_VARIABLE; 620 621 amdgpu_dm_crtc_handle_vblank(acrtc); 622 623 /* BTR processing for pre-DCE12 ASICs */ 624 if (adev->family < AMDGPU_FAMILY_AI) { 625 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 626 mod_freesync_handle_v_update( 627 adev->dm.freesync_module, 628 acrtc->dm_irq_params.stream, 629 &acrtc->dm_irq_params.vrr_params); 630 631 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 632 schedule_dc_vmin_vmax(adev, 633 acrtc->dm_irq_params.stream, 634 &acrtc->dm_irq_params.vrr_params.adjust); 635 } 636 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 637 } 638 } 639 } 640 } 641 642 /** 643 * dm_crtc_high_irq() - Handles CRTC interrupt 644 * @interrupt_params: used for determining the CRTC instance 645 * 646 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 647 * event handler. 648 */ 649 static void dm_crtc_high_irq(void *interrupt_params) 650 { 651 struct common_irq_params *irq_params = interrupt_params; 652 struct amdgpu_device *adev = irq_params->adev; 653 struct drm_writeback_job *job; 654 struct amdgpu_crtc *acrtc; 655 unsigned long flags; 656 int vrr_active; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 659 if (!acrtc) 660 return; 661 662 if (acrtc->wb_conn) { 663 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags); 664 665 if (acrtc->wb_pending) { 666 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue, 667 struct drm_writeback_job, 668 list_entry); 669 acrtc->wb_pending = false; 670 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 671 672 if (job) { 673 unsigned int v_total, refresh_hz; 674 struct dc_stream_state *stream = acrtc->dm_irq_params.stream; 675 676 v_total = stream->adjust.v_total_max ? 677 stream->adjust.v_total_max : stream->timing.v_total; 678 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz * 679 100LL, (v_total * stream->timing.h_total)); 680 mdelay(1000 / refresh_hz); 681 682 drm_writeback_signal_completion(acrtc->wb_conn, 0); 683 dc_stream_fc_disable_writeback(adev->dm.dc, 684 acrtc->dm_irq_params.stream, 0); 685 } 686 } else 687 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 688 } 689 690 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 691 692 drm_dbg_vbl(adev_to_drm(adev), 693 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 694 vrr_active, acrtc->dm_irq_params.active_planes); 695 696 /** 697 * Core vblank handling at start of front-porch is only possible 698 * in non-vrr mode, as only there vblank timestamping will give 699 * valid results while done in front-porch. Otherwise defer it 700 * to dm_vupdate_high_irq after end of front-porch. 701 */ 702 if (!vrr_active) 703 amdgpu_dm_crtc_handle_vblank(acrtc); 704 705 /** 706 * Following stuff must happen at start of vblank, for crc 707 * computation and below-the-range btr support in vrr mode. 708 */ 709 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 710 711 /* BTR updates need to happen before VUPDATE on Vega and above. */ 712 if (adev->family < AMDGPU_FAMILY_AI) 713 return; 714 715 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 716 717 if (acrtc->dm_irq_params.stream && 718 acrtc->dm_irq_params.vrr_params.supported) { 719 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 720 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 721 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE; 722 723 mod_freesync_handle_v_update(adev->dm.freesync_module, 724 acrtc->dm_irq_params.stream, 725 &acrtc->dm_irq_params.vrr_params); 726 727 /* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */ 728 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 729 schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream, 730 &acrtc->dm_irq_params.vrr_params.adjust); 731 } 732 } 733 734 /* 735 * If there aren't any active_planes then DCH HUBP may be clock-gated. 736 * In that case, pageflip completion interrupts won't fire and pageflip 737 * completion events won't get delivered. Prevent this by sending 738 * pending pageflip events from here if a flip is still pending. 739 * 740 * If any planes are enabled, use dm_pflip_high_irq() instead, to 741 * avoid race conditions between flip programming and completion, 742 * which could cause too early flip completion events. 743 */ 744 if (adev->family >= AMDGPU_FAMILY_RV && 745 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 746 acrtc->dm_irq_params.active_planes == 0) { 747 if (acrtc->event) { 748 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 749 acrtc->event = NULL; 750 drm_crtc_vblank_put(&acrtc->base); 751 } 752 acrtc->pflip_status = AMDGPU_FLIP_NONE; 753 } 754 755 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 756 } 757 758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 759 /** 760 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 761 * DCN generation ASICs 762 * @interrupt_params: interrupt parameters 763 * 764 * Used to set crc window/read out crc value at vertical line 0 position 765 */ 766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 767 { 768 struct common_irq_params *irq_params = interrupt_params; 769 struct amdgpu_device *adev = irq_params->adev; 770 struct amdgpu_crtc *acrtc; 771 772 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 773 774 if (!acrtc) 775 return; 776 777 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 778 } 779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 780 781 /** 782 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 783 * @adev: amdgpu_device pointer 784 * @notify: dmub notification structure 785 * 786 * Dmub AUX or SET_CONFIG command completion processing callback 787 * Copies dmub notification to DM which is to be read by AUX command. 788 * issuing thread and also signals the event to wake up the thread. 789 */ 790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 791 struct dmub_notification *notify) 792 { 793 if (adev->dm.dmub_notify) 794 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 795 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 796 complete(&adev->dm.dmub_aux_transfer_done); 797 } 798 799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev, 800 struct dmub_notification *notify) 801 { 802 if (!adev || !notify) { 803 ASSERT(false); 804 return; 805 } 806 807 const struct dmub_cmd_fused_request *req = ¬ify->fused_request; 808 const uint8_t ddc_line = req->u.aux.ddc_line; 809 810 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) { 811 ASSERT(false); 812 return; 813 } 814 815 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line]; 816 817 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch"); 818 memcpy(sync->reply_data, req, sizeof(*req)); 819 complete(&sync->replied); 820 } 821 822 /** 823 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 824 * @adev: amdgpu_device pointer 825 * @notify: dmub notification structure 826 * 827 * Dmub Hpd interrupt processing callback. Gets displayindex through the 828 * ink index and calls helper to do the processing. 829 */ 830 static void dmub_hpd_callback(struct amdgpu_device *adev, 831 struct dmub_notification *notify) 832 { 833 struct amdgpu_dm_connector *aconnector; 834 struct amdgpu_dm_connector *hpd_aconnector = NULL; 835 struct drm_connector *connector; 836 struct drm_connector_list_iter iter; 837 struct dc_link *link; 838 u8 link_index = 0; 839 struct drm_device *dev; 840 841 if (adev == NULL) 842 return; 843 844 if (notify == NULL) { 845 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL"); 846 return; 847 } 848 849 if (notify->link_index > adev->dm.dc->link_count) { 850 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index); 851 return; 852 } 853 854 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */ 855 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) { 856 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n"); 857 return; 858 } 859 860 link_index = notify->link_index; 861 link = adev->dm.dc->links[link_index]; 862 dev = adev->dm.ddev; 863 864 drm_connector_list_iter_begin(dev, &iter); 865 drm_for_each_connector_iter(connector, &iter) { 866 867 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 868 continue; 869 870 aconnector = to_amdgpu_dm_connector(connector); 871 if (link && aconnector->dc_link == link) { 872 if (notify->type == DMUB_NOTIFICATION_HPD) 873 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index); 874 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 875 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index); 876 else 877 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n", 878 notify->type, link_index); 879 880 hpd_aconnector = aconnector; 881 break; 882 } 883 } 884 drm_connector_list_iter_end(&iter); 885 886 if (hpd_aconnector) { 887 if (notify->type == DMUB_NOTIFICATION_HPD) { 888 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG)) 889 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index); 890 handle_hpd_irq_helper(hpd_aconnector); 891 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) { 892 handle_hpd_rx_irq(hpd_aconnector); 893 } 894 } 895 } 896 897 /** 898 * dmub_hpd_sense_callback - DMUB HPD sense processing callback. 899 * @adev: amdgpu_device pointer 900 * @notify: dmub notification structure 901 * 902 * HPD sense changes can occur during low power states and need to be 903 * notified from firmware to driver. 904 */ 905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev, 906 struct dmub_notification *notify) 907 { 908 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n"); 909 } 910 911 /** 912 * register_dmub_notify_callback - Sets callback for DMUB notify 913 * @adev: amdgpu_device pointer 914 * @type: Type of dmub notification 915 * @callback: Dmub interrupt callback function 916 * @dmub_int_thread_offload: offload indicator 917 * 918 * API to register a dmub callback handler for a dmub notification 919 * Also sets indicator whether callback processing to be offloaded. 920 * to dmub interrupt handling thread 921 * Return: true if successfully registered, false if there is existing registration 922 */ 923 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 924 enum dmub_notification_type type, 925 dmub_notify_interrupt_callback_t callback, 926 bool dmub_int_thread_offload) 927 { 928 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 929 adev->dm.dmub_callback[type] = callback; 930 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 931 } else 932 return false; 933 934 return true; 935 } 936 937 static void dm_handle_hpd_work(struct work_struct *work) 938 { 939 struct dmub_hpd_work *dmub_hpd_wrk; 940 941 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 942 943 if (!dmub_hpd_wrk->dmub_notify) { 944 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL"); 945 return; 946 } 947 948 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 949 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 950 dmub_hpd_wrk->dmub_notify); 951 } 952 953 kfree(dmub_hpd_wrk->dmub_notify); 954 kfree(dmub_hpd_wrk); 955 956 } 957 958 static const char *dmub_notification_type_str(enum dmub_notification_type e) 959 { 960 switch (e) { 961 case DMUB_NOTIFICATION_NO_DATA: 962 return "NO_DATA"; 963 case DMUB_NOTIFICATION_AUX_REPLY: 964 return "AUX_REPLY"; 965 case DMUB_NOTIFICATION_HPD: 966 return "HPD"; 967 case DMUB_NOTIFICATION_HPD_IRQ: 968 return "HPD_IRQ"; 969 case DMUB_NOTIFICATION_SET_CONFIG_REPLY: 970 return "SET_CONFIG_REPLY"; 971 case DMUB_NOTIFICATION_DPIA_NOTIFICATION: 972 return "DPIA_NOTIFICATION"; 973 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY: 974 return "HPD_SENSE_NOTIFY"; 975 case DMUB_NOTIFICATION_FUSED_IO: 976 return "FUSED_IO"; 977 default: 978 return "<unknown>"; 979 } 980 } 981 982 #define DMUB_TRACE_MAX_READ 64 983 /** 984 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 985 * @interrupt_params: used for determining the Outbox instance 986 * 987 * Handles the Outbox Interrupt 988 * event handler. 989 */ 990 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 991 { 992 struct dmub_notification notify = {0}; 993 struct common_irq_params *irq_params = interrupt_params; 994 struct amdgpu_device *adev = irq_params->adev; 995 struct amdgpu_display_manager *dm = &adev->dm; 996 struct dmcub_trace_buf_entry entry = { 0 }; 997 u32 count = 0; 998 struct dmub_hpd_work *dmub_hpd_wrk; 999 1000 do { 1001 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 1002 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 1003 entry.param0, entry.param1); 1004 1005 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 1006 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 1007 } else 1008 break; 1009 1010 count++; 1011 1012 } while (count <= DMUB_TRACE_MAX_READ); 1013 1014 if (count > DMUB_TRACE_MAX_READ) 1015 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ"); 1016 1017 if (dc_enable_dmub_notifications(adev->dm.dc) && 1018 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 1019 1020 do { 1021 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 1022 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 1023 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type); 1024 continue; 1025 } 1026 if (!dm->dmub_callback[notify.type]) { 1027 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n", 1028 dmub_notification_type_str(notify.type)); 1029 continue; 1030 } 1031 if (dm->dmub_thread_offload[notify.type] == true) { 1032 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 1033 if (!dmub_hpd_wrk) { 1034 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk"); 1035 return; 1036 } 1037 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 1038 GFP_ATOMIC); 1039 if (!dmub_hpd_wrk->dmub_notify) { 1040 kfree(dmub_hpd_wrk); 1041 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify"); 1042 return; 1043 } 1044 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 1045 dmub_hpd_wrk->adev = adev; 1046 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 1047 } else { 1048 dm->dmub_callback[notify.type](adev, ¬ify); 1049 } 1050 } while (notify.pending_notification); 1051 } 1052 } 1053 1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block, 1055 enum amd_clockgating_state state) 1056 { 1057 return 0; 1058 } 1059 1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block, 1061 enum amd_powergating_state state) 1062 { 1063 return 0; 1064 } 1065 1066 /* Prototypes of private functions */ 1067 static int dm_early_init(struct amdgpu_ip_block *ip_block); 1068 1069 /* Allocate memory for FBC compressed data */ 1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 1071 { 1072 struct amdgpu_device *adev = drm_to_adev(connector->dev); 1073 struct dm_compressor_info *compressor = &adev->dm.compressor; 1074 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 1075 struct drm_display_mode *mode; 1076 unsigned long max_size = 0; 1077 1078 if (adev->dm.dc->fbc_compressor == NULL) 1079 return; 1080 1081 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 1082 return; 1083 1084 if (compressor->bo_ptr) 1085 return; 1086 1087 1088 list_for_each_entry(mode, &connector->modes, head) { 1089 if (max_size < (unsigned long) mode->htotal * mode->vtotal) 1090 max_size = (unsigned long) mode->htotal * mode->vtotal; 1091 } 1092 1093 if (max_size) { 1094 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 1095 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 1096 &compressor->gpu_addr, &compressor->cpu_addr); 1097 1098 if (r) 1099 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n"); 1100 else { 1101 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 1102 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4); 1103 } 1104 1105 } 1106 1107 } 1108 1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 1110 int pipe, bool *enabled, 1111 unsigned char *buf, int max_bytes) 1112 { 1113 struct drm_device *dev = dev_get_drvdata(kdev); 1114 struct amdgpu_device *adev = drm_to_adev(dev); 1115 struct drm_connector *connector; 1116 struct drm_connector_list_iter conn_iter; 1117 struct amdgpu_dm_connector *aconnector; 1118 int ret = 0; 1119 1120 *enabled = false; 1121 1122 mutex_lock(&adev->dm.audio_lock); 1123 1124 drm_connector_list_iter_begin(dev, &conn_iter); 1125 drm_for_each_connector_iter(connector, &conn_iter) { 1126 1127 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 1128 continue; 1129 1130 aconnector = to_amdgpu_dm_connector(connector); 1131 if (aconnector->audio_inst != port) 1132 continue; 1133 1134 *enabled = true; 1135 mutex_lock(&connector->eld_mutex); 1136 ret = drm_eld_size(connector->eld); 1137 memcpy(buf, connector->eld, min(max_bytes, ret)); 1138 mutex_unlock(&connector->eld_mutex); 1139 1140 break; 1141 } 1142 drm_connector_list_iter_end(&conn_iter); 1143 1144 mutex_unlock(&adev->dm.audio_lock); 1145 1146 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 1147 1148 return ret; 1149 } 1150 1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 1152 .get_eld = amdgpu_dm_audio_component_get_eld, 1153 }; 1154 1155 static int amdgpu_dm_audio_component_bind(struct device *kdev, 1156 struct device *hda_kdev, void *data) 1157 { 1158 struct drm_device *dev = dev_get_drvdata(kdev); 1159 struct amdgpu_device *adev = drm_to_adev(dev); 1160 struct drm_audio_component *acomp = data; 1161 1162 acomp->ops = &amdgpu_dm_audio_component_ops; 1163 acomp->dev = kdev; 1164 adev->dm.audio_component = acomp; 1165 1166 return 0; 1167 } 1168 1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 1170 struct device *hda_kdev, void *data) 1171 { 1172 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev)); 1173 struct drm_audio_component *acomp = data; 1174 1175 acomp->ops = NULL; 1176 acomp->dev = NULL; 1177 adev->dm.audio_component = NULL; 1178 } 1179 1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 1181 .bind = amdgpu_dm_audio_component_bind, 1182 .unbind = amdgpu_dm_audio_component_unbind, 1183 }; 1184 1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1186 { 1187 int i, ret; 1188 1189 if (!amdgpu_audio) 1190 return 0; 1191 1192 adev->mode_info.audio.enabled = true; 1193 1194 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1195 1196 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1197 adev->mode_info.audio.pin[i].channels = -1; 1198 adev->mode_info.audio.pin[i].rate = -1; 1199 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1200 adev->mode_info.audio.pin[i].status_bits = 0; 1201 adev->mode_info.audio.pin[i].category_code = 0; 1202 adev->mode_info.audio.pin[i].connected = false; 1203 adev->mode_info.audio.pin[i].id = 1204 adev->dm.dc->res_pool->audios[i]->inst; 1205 adev->mode_info.audio.pin[i].offset = 0; 1206 } 1207 1208 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1209 if (ret < 0) 1210 return ret; 1211 1212 adev->dm.audio_registered = true; 1213 1214 return 0; 1215 } 1216 1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1218 { 1219 if (!amdgpu_audio) 1220 return; 1221 1222 if (!adev->mode_info.audio.enabled) 1223 return; 1224 1225 if (adev->dm.audio_registered) { 1226 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1227 adev->dm.audio_registered = false; 1228 } 1229 1230 /* TODO: Disable audio? */ 1231 1232 adev->mode_info.audio.enabled = false; 1233 } 1234 1235 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1236 { 1237 struct drm_audio_component *acomp = adev->dm.audio_component; 1238 1239 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1240 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1241 1242 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1243 pin, -1); 1244 } 1245 } 1246 1247 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1248 { 1249 const struct dmcub_firmware_header_v1_0 *hdr; 1250 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1251 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1252 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1253 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1254 struct abm *abm = adev->dm.dc->res_pool->abm; 1255 struct dc_context *ctx = adev->dm.dc->ctx; 1256 struct dmub_srv_hw_params hw_params; 1257 enum dmub_status status; 1258 const unsigned char *fw_inst_const, *fw_bss_data; 1259 u32 i, fw_inst_const_size, fw_bss_data_size; 1260 bool has_hw_support; 1261 1262 if (!dmub_srv) 1263 /* DMUB isn't supported on the ASIC. */ 1264 return 0; 1265 1266 if (!fb_info) { 1267 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n"); 1268 return -EINVAL; 1269 } 1270 1271 if (!dmub_fw) { 1272 /* Firmware required for DMUB support. */ 1273 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n"); 1274 return -EINVAL; 1275 } 1276 1277 /* initialize register offsets for ASICs with runtime initialization available */ 1278 if (dmub_srv->hw_funcs.init_reg_offsets) 1279 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx); 1280 1281 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1282 if (status != DMUB_STATUS_OK) { 1283 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status); 1284 return -EINVAL; 1285 } 1286 1287 if (!has_hw_support) { 1288 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n"); 1289 return 0; 1290 } 1291 1292 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1293 status = dmub_srv_hw_reset(dmub_srv); 1294 if (status != DMUB_STATUS_OK) 1295 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status); 1296 1297 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1298 1299 fw_inst_const = dmub_fw->data + 1300 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1301 PSP_HEADER_BYTES; 1302 1303 fw_bss_data = dmub_fw->data + 1304 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1305 le32_to_cpu(hdr->inst_const_bytes); 1306 1307 /* Copy firmware and bios info into FB memory. */ 1308 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1309 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1310 1311 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1312 1313 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1314 * amdgpu_ucode_init_single_fw will load dmub firmware 1315 * fw_inst_const part to cw0; otherwise, the firmware back door load 1316 * will be done by dm_dmub_hw_init 1317 */ 1318 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1319 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1320 fw_inst_const_size); 1321 } 1322 1323 if (fw_bss_data_size) 1324 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1325 fw_bss_data, fw_bss_data_size); 1326 1327 /* Copy firmware bios info into FB memory. */ 1328 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1329 adev->bios_size); 1330 1331 /* Reset regions that need to be reset. */ 1332 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1333 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1334 1335 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1336 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1337 1338 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1339 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1340 1341 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0, 1342 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size); 1343 1344 /* Initialize hardware. */ 1345 memset(&hw_params, 0, sizeof(hw_params)); 1346 hw_params.fb_base = adev->gmc.fb_start; 1347 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1348 1349 /* backdoor load firmware and trigger dmub running */ 1350 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1351 hw_params.load_inst_const = true; 1352 1353 if (dmcu) 1354 hw_params.psp_version = dmcu->psp_version; 1355 1356 for (i = 0; i < fb_info->num_fb; ++i) 1357 hw_params.fb[i] = &fb_info->fb[i]; 1358 1359 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1360 case IP_VERSION(3, 1, 3): 1361 case IP_VERSION(3, 1, 4): 1362 case IP_VERSION(3, 5, 0): 1363 case IP_VERSION(3, 5, 1): 1364 case IP_VERSION(3, 6, 0): 1365 case IP_VERSION(4, 0, 1): 1366 hw_params.dpia_supported = true; 1367 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1368 break; 1369 default: 1370 break; 1371 } 1372 1373 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1374 case IP_VERSION(3, 5, 0): 1375 case IP_VERSION(3, 5, 1): 1376 case IP_VERSION(3, 6, 0): 1377 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10; 1378 hw_params.lower_hbr3_phy_ssc = true; 1379 break; 1380 default: 1381 break; 1382 } 1383 1384 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1385 if (status != DMUB_STATUS_OK) { 1386 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status); 1387 return -EINVAL; 1388 } 1389 1390 /* Wait for firmware load to finish. */ 1391 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1392 if (status != DMUB_STATUS_OK) 1393 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1394 1395 /* Init DMCU and ABM if available. */ 1396 if (dmcu && abm) { 1397 dmcu->funcs->dmcu_init(dmcu); 1398 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1399 } 1400 1401 if (!adev->dm.dc->ctx->dmub_srv) 1402 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1403 if (!adev->dm.dc->ctx->dmub_srv) { 1404 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n"); 1405 return -ENOMEM; 1406 } 1407 1408 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n", 1409 adev->dm.dmcub_fw_version); 1410 1411 /* Keeping sanity checks off if 1412 * DCN31 >= 4.0.59.0 1413 * DCN314 >= 8.0.16.0 1414 * Otherwise, turn on sanity checks 1415 */ 1416 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1417 case IP_VERSION(3, 1, 2): 1418 case IP_VERSION(3, 1, 3): 1419 if (adev->dm.dmcub_fw_version && 1420 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1421 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59)) 1422 adev->dm.dc->debug.sanity_checks = true; 1423 break; 1424 case IP_VERSION(3, 1, 4): 1425 if (adev->dm.dmcub_fw_version && 1426 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1427 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16)) 1428 adev->dm.dc->debug.sanity_checks = true; 1429 break; 1430 default: 1431 break; 1432 } 1433 1434 return 0; 1435 } 1436 1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1438 { 1439 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1440 enum dmub_status status; 1441 bool init; 1442 int r; 1443 1444 if (!dmub_srv) { 1445 /* DMUB isn't supported on the ASIC. */ 1446 return; 1447 } 1448 1449 status = dmub_srv_is_hw_init(dmub_srv, &init); 1450 if (status != DMUB_STATUS_OK) 1451 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status); 1452 1453 if (status == DMUB_STATUS_OK && init) { 1454 /* Wait for firmware load to finish. */ 1455 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1456 if (status != DMUB_STATUS_OK) 1457 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1458 } else { 1459 /* Perform the full hardware initialization. */ 1460 r = dm_dmub_hw_init(adev); 1461 if (r) 1462 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 1463 } 1464 } 1465 1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1467 { 1468 u64 pt_base; 1469 u32 logical_addr_low; 1470 u32 logical_addr_high; 1471 u32 agp_base, agp_bot, agp_top; 1472 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1473 1474 memset(pa_config, 0, sizeof(*pa_config)); 1475 1476 agp_base = 0; 1477 agp_bot = adev->gmc.agp_start >> 24; 1478 agp_top = adev->gmc.agp_end >> 24; 1479 1480 /* AGP aperture is disabled */ 1481 if (agp_bot > agp_top) { 1482 logical_addr_low = adev->gmc.fb_start >> 18; 1483 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1484 AMD_APU_IS_RENOIR | 1485 AMD_APU_IS_GREEN_SARDINE)) 1486 /* 1487 * Raven2 has a HW issue that it is unable to use the vram which 1488 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1489 * workaround that increase system aperture high address (add 1) 1490 * to get rid of the VM fault and hardware hang. 1491 */ 1492 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1493 else 1494 logical_addr_high = adev->gmc.fb_end >> 18; 1495 } else { 1496 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1497 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1498 AMD_APU_IS_RENOIR | 1499 AMD_APU_IS_GREEN_SARDINE)) 1500 /* 1501 * Raven2 has a HW issue that it is unable to use the vram which 1502 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1503 * workaround that increase system aperture high address (add 1) 1504 * to get rid of the VM fault and hardware hang. 1505 */ 1506 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1507 else 1508 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1509 } 1510 1511 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1512 1513 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1514 AMDGPU_GPU_PAGE_SHIFT); 1515 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1516 AMDGPU_GPU_PAGE_SHIFT); 1517 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1518 AMDGPU_GPU_PAGE_SHIFT); 1519 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1520 AMDGPU_GPU_PAGE_SHIFT); 1521 page_table_base.high_part = upper_32_bits(pt_base); 1522 page_table_base.low_part = lower_32_bits(pt_base); 1523 1524 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1525 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1526 1527 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1528 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1529 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1530 1531 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1532 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1533 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1534 1535 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1536 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1537 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1538 1539 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1540 1541 } 1542 1543 static void force_connector_state( 1544 struct amdgpu_dm_connector *aconnector, 1545 enum drm_connector_force force_state) 1546 { 1547 struct drm_connector *connector = &aconnector->base; 1548 1549 mutex_lock(&connector->dev->mode_config.mutex); 1550 aconnector->base.force = force_state; 1551 mutex_unlock(&connector->dev->mode_config.mutex); 1552 1553 mutex_lock(&aconnector->hpd_lock); 1554 drm_kms_helper_connector_hotplug_event(connector); 1555 mutex_unlock(&aconnector->hpd_lock); 1556 } 1557 1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1559 { 1560 struct hpd_rx_irq_offload_work *offload_work; 1561 struct amdgpu_dm_connector *aconnector; 1562 struct dc_link *dc_link; 1563 struct amdgpu_device *adev; 1564 enum dc_connection_type new_connection_type = dc_connection_none; 1565 unsigned long flags; 1566 union test_response test_response; 1567 1568 memset(&test_response, 0, sizeof(test_response)); 1569 1570 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1571 aconnector = offload_work->offload_wq->aconnector; 1572 adev = offload_work->adev; 1573 1574 if (!aconnector) { 1575 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1576 goto skip; 1577 } 1578 1579 dc_link = aconnector->dc_link; 1580 1581 mutex_lock(&aconnector->hpd_lock); 1582 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1583 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 1584 mutex_unlock(&aconnector->hpd_lock); 1585 1586 if (new_connection_type == dc_connection_none) 1587 goto skip; 1588 1589 if (amdgpu_in_reset(adev)) 1590 goto skip; 1591 1592 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1593 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1594 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1595 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1596 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1597 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1598 goto skip; 1599 } 1600 1601 mutex_lock(&adev->dm.dc_lock); 1602 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1603 dc_link_dp_handle_automated_test(dc_link); 1604 1605 if (aconnector->timing_changed) { 1606 /* force connector disconnect and reconnect */ 1607 force_connector_state(aconnector, DRM_FORCE_OFF); 1608 msleep(100); 1609 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1610 } 1611 1612 test_response.bits.ACK = 1; 1613 1614 core_link_write_dpcd( 1615 dc_link, 1616 DP_TEST_RESPONSE, 1617 &test_response.raw, 1618 sizeof(test_response)); 1619 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1620 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1621 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1622 /* offload_work->data is from handle_hpd_rx_irq-> 1623 * schedule_hpd_rx_offload_work.this is defer handle 1624 * for hpd short pulse. upon here, link status may be 1625 * changed, need get latest link status from dpcd 1626 * registers. if link status is good, skip run link 1627 * training again. 1628 */ 1629 union hpd_irq_data irq_data; 1630 1631 memset(&irq_data, 0, sizeof(irq_data)); 1632 1633 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1634 * request be added to work queue if link lost at end of dc_link_ 1635 * dp_handle_link_loss 1636 */ 1637 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1638 offload_work->offload_wq->is_handling_link_loss = false; 1639 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1640 1641 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1642 dc_link_check_link_loss_status(dc_link, &irq_data)) 1643 dc_link_dp_handle_link_loss(dc_link); 1644 } 1645 mutex_unlock(&adev->dm.dc_lock); 1646 1647 skip: 1648 kfree(offload_work); 1649 1650 } 1651 1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev) 1653 { 1654 struct dc *dc = adev->dm.dc; 1655 int max_caps = dc->caps.max_links; 1656 int i = 0; 1657 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1658 1659 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1660 1661 if (!hpd_rx_offload_wq) 1662 return NULL; 1663 1664 1665 for (i = 0; i < max_caps; i++) { 1666 hpd_rx_offload_wq[i].wq = 1667 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1668 1669 if (hpd_rx_offload_wq[i].wq == NULL) { 1670 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!"); 1671 goto out_err; 1672 } 1673 1674 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1675 } 1676 1677 return hpd_rx_offload_wq; 1678 1679 out_err: 1680 for (i = 0; i < max_caps; i++) { 1681 if (hpd_rx_offload_wq[i].wq) 1682 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1683 } 1684 kfree(hpd_rx_offload_wq); 1685 return NULL; 1686 } 1687 1688 struct amdgpu_stutter_quirk { 1689 u16 chip_vendor; 1690 u16 chip_device; 1691 u16 subsys_vendor; 1692 u16 subsys_device; 1693 u8 revision; 1694 }; 1695 1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1697 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1698 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1699 { 0, 0, 0, 0, 0 }, 1700 }; 1701 1702 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1703 { 1704 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1705 1706 while (p && p->chip_device != 0) { 1707 if (pdev->vendor == p->chip_vendor && 1708 pdev->device == p->chip_device && 1709 pdev->subsystem_vendor == p->subsys_vendor && 1710 pdev->subsystem_device == p->subsys_device && 1711 pdev->revision == p->revision) { 1712 return true; 1713 } 1714 ++p; 1715 } 1716 return false; 1717 } 1718 1719 1720 void* 1721 dm_allocate_gpu_mem( 1722 struct amdgpu_device *adev, 1723 enum dc_gpu_mem_alloc_type type, 1724 size_t size, 1725 long long *addr) 1726 { 1727 struct dal_allocation *da; 1728 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ? 1729 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM; 1730 int ret; 1731 1732 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL); 1733 if (!da) 1734 return NULL; 1735 1736 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 1737 domain, &da->bo, 1738 &da->gpu_addr, &da->cpu_ptr); 1739 1740 *addr = da->gpu_addr; 1741 1742 if (ret) { 1743 kfree(da); 1744 return NULL; 1745 } 1746 1747 /* add da to list in dm */ 1748 list_add(&da->list, &adev->dm.da_list); 1749 1750 return da->cpu_ptr; 1751 } 1752 1753 void 1754 dm_free_gpu_mem( 1755 struct amdgpu_device *adev, 1756 enum dc_gpu_mem_alloc_type type, 1757 void *pvMem) 1758 { 1759 struct dal_allocation *da; 1760 1761 /* walk the da list in DM */ 1762 list_for_each_entry(da, &adev->dm.da_list, list) { 1763 if (pvMem == da->cpu_ptr) { 1764 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 1765 list_del(&da->list); 1766 kfree(da); 1767 break; 1768 } 1769 } 1770 1771 } 1772 1773 static enum dmub_status 1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev, 1775 enum dmub_gpint_command command_code, 1776 uint16_t param, 1777 uint32_t timeout_us) 1778 { 1779 union dmub_gpint_data_register reg, test; 1780 uint32_t i; 1781 1782 /* Assume that VBIOS DMUB is ready to take commands */ 1783 1784 reg.bits.status = 1; 1785 reg.bits.command_code = command_code; 1786 reg.bits.param = param; 1787 1788 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all); 1789 1790 for (i = 0; i < timeout_us; ++i) { 1791 udelay(1); 1792 1793 /* Check if our GPINT got acked */ 1794 reg.bits.status = 0; 1795 test = (union dmub_gpint_data_register) 1796 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8); 1797 1798 if (test.all == reg.all) 1799 return DMUB_STATUS_OK; 1800 } 1801 1802 return DMUB_STATUS_TIMEOUT; 1803 } 1804 1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev) 1806 { 1807 void *bb; 1808 long long addr; 1809 unsigned int bb_size; 1810 int i = 0; 1811 uint16_t chunk; 1812 enum dmub_gpint_command send_addrs[] = { 1813 DMUB_GPINT__SET_BB_ADDR_WORD0, 1814 DMUB_GPINT__SET_BB_ADDR_WORD1, 1815 DMUB_GPINT__SET_BB_ADDR_WORD2, 1816 DMUB_GPINT__SET_BB_ADDR_WORD3, 1817 }; 1818 enum dmub_status ret; 1819 1820 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1821 case IP_VERSION(4, 0, 1): 1822 bb_size = sizeof(struct dml2_soc_bb); 1823 break; 1824 default: 1825 return NULL; 1826 } 1827 1828 bb = dm_allocate_gpu_mem(adev, 1829 DC_MEM_ALLOC_TYPE_GART, 1830 bb_size, 1831 &addr); 1832 if (!bb) 1833 return NULL; 1834 1835 for (i = 0; i < 4; i++) { 1836 /* Extract 16-bit chunk */ 1837 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF; 1838 /* Send the chunk */ 1839 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000); 1840 if (ret != DMUB_STATUS_OK) 1841 goto free_bb; 1842 } 1843 1844 /* Now ask DMUB to copy the bb */ 1845 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000); 1846 if (ret != DMUB_STATUS_OK) 1847 goto free_bb; 1848 1849 return bb; 1850 1851 free_bb: 1852 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb); 1853 return NULL; 1854 1855 } 1856 1857 static enum dmub_ips_disable_type dm_get_default_ips_mode( 1858 struct amdgpu_device *adev) 1859 { 1860 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE; 1861 1862 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1863 case IP_VERSION(3, 5, 0): 1864 case IP_VERSION(3, 6, 0): 1865 case IP_VERSION(3, 5, 1): 1866 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1867 break; 1868 default: 1869 /* ASICs older than DCN35 do not have IPSs */ 1870 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0)) 1871 ret = DMUB_IPS_DISABLE_ALL; 1872 break; 1873 } 1874 1875 return ret; 1876 } 1877 1878 static int amdgpu_dm_init(struct amdgpu_device *adev) 1879 { 1880 struct dc_init_data init_data; 1881 struct dc_callback_init init_params; 1882 int r; 1883 1884 adev->dm.ddev = adev_to_drm(adev); 1885 adev->dm.adev = adev; 1886 1887 /* Zero all the fields */ 1888 memset(&init_data, 0, sizeof(init_data)); 1889 memset(&init_params, 0, sizeof(init_params)); 1890 1891 mutex_init(&adev->dm.dpia_aux_lock); 1892 mutex_init(&adev->dm.dc_lock); 1893 mutex_init(&adev->dm.audio_lock); 1894 1895 if (amdgpu_dm_irq_init(adev)) { 1896 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n"); 1897 goto error; 1898 } 1899 1900 init_data.asic_id.chip_family = adev->family; 1901 1902 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1903 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1904 init_data.asic_id.chip_id = adev->pdev->device; 1905 1906 init_data.asic_id.vram_width = adev->gmc.vram_width; 1907 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1908 init_data.asic_id.atombios_base_address = 1909 adev->mode_info.atom_context->bios; 1910 1911 init_data.driver = adev; 1912 1913 /* cgs_device was created in dm_sw_init() */ 1914 init_data.cgs_device = adev->dm.cgs_device; 1915 1916 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1917 1918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1919 case IP_VERSION(2, 1, 0): 1920 switch (adev->dm.dmcub_fw_version) { 1921 case 0: /* development */ 1922 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1923 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1924 init_data.flags.disable_dmcu = false; 1925 break; 1926 default: 1927 init_data.flags.disable_dmcu = true; 1928 } 1929 break; 1930 case IP_VERSION(2, 0, 3): 1931 init_data.flags.disable_dmcu = true; 1932 break; 1933 default: 1934 break; 1935 } 1936 1937 /* APU support S/G display by default except: 1938 * ASICs before Carrizo, 1939 * RAVEN1 (Users reported stability issue) 1940 */ 1941 1942 if (adev->asic_type < CHIP_CARRIZO) { 1943 init_data.flags.gpu_vm_support = false; 1944 } else if (adev->asic_type == CHIP_RAVEN) { 1945 if (adev->apu_flags & AMD_APU_IS_RAVEN) 1946 init_data.flags.gpu_vm_support = false; 1947 else 1948 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0); 1949 } else { 1950 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3)) 1951 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1); 1952 else 1953 init_data.flags.gpu_vm_support = 1954 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU); 1955 } 1956 1957 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support; 1958 1959 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1960 init_data.flags.fbc_support = true; 1961 1962 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1963 init_data.flags.multi_mon_pp_mclk_switch = true; 1964 1965 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1966 init_data.flags.disable_fractional_pwm = true; 1967 1968 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1969 init_data.flags.edp_no_power_sequencing = true; 1970 1971 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1972 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1973 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1974 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1975 1976 init_data.flags.seamless_boot_edp_requested = false; 1977 1978 if (amdgpu_device_seamless_boot_supported(adev)) { 1979 init_data.flags.seamless_boot_edp_requested = true; 1980 init_data.flags.allow_seamless_boot_optimization = true; 1981 drm_dbg(adev->dm.ddev, "Seamless boot requested\n"); 1982 } 1983 1984 init_data.flags.enable_mipi_converter_optimization = true; 1985 1986 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1987 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1988 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0]; 1989 1990 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS) 1991 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL; 1992 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC) 1993 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC; 1994 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC) 1995 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1996 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE) 1997 init_data.flags.disable_ips = DMUB_IPS_ENABLE; 1998 else 1999 init_data.flags.disable_ips = dm_get_default_ips_mode(adev); 2000 2001 init_data.flags.disable_ips_in_vpb = 0; 2002 2003 /* DCN35 and above supports dynamic DTBCLK switch */ 2004 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 5, 0)) 2005 init_data.flags.allow_0_dtb_clk = true; 2006 2007 /* Enable DWB for tested platforms only */ 2008 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) 2009 init_data.num_virtual_links = 1; 2010 2011 retrieve_dmi_info(&adev->dm); 2012 if (adev->dm.edp0_on_dp1_quirk) 2013 init_data.flags.support_edp0_on_dp1 = true; 2014 2015 if (adev->dm.bb_from_dmub) 2016 init_data.bb_from_dmub = adev->dm.bb_from_dmub; 2017 else 2018 init_data.bb_from_dmub = NULL; 2019 2020 /* Display Core create. */ 2021 adev->dm.dc = dc_create(&init_data); 2022 2023 if (adev->dm.dc) { 2024 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER, 2025 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 2026 } else { 2027 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER); 2028 goto error; 2029 } 2030 2031 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 2032 adev->dm.dc->debug.force_single_disp_pipe_split = false; 2033 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 2034 } 2035 2036 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 2037 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 2038 if (dm_should_disable_stutter(adev->pdev)) 2039 adev->dm.dc->debug.disable_stutter = true; 2040 2041 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 2042 adev->dm.dc->debug.disable_stutter = true; 2043 2044 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 2045 adev->dm.dc->debug.disable_dsc = true; 2046 2047 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 2048 adev->dm.dc->debug.disable_clock_gate = true; 2049 2050 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 2051 adev->dm.dc->debug.force_subvp_mclk_switch = true; 2052 2053 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) { 2054 adev->dm.dc->debug.force_disable_subvp = true; 2055 adev->dm.dc->debug.fams2_config.bits.enable = false; 2056 } 2057 2058 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) { 2059 adev->dm.dc->debug.using_dml2 = true; 2060 adev->dm.dc->debug.using_dml21 = true; 2061 } 2062 2063 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE) 2064 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true; 2065 2066 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK) 2067 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true; 2068 2069 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT) 2070 adev->dm.dc->debug.skip_detection_link_training = true; 2071 2072 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 2073 2074 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 2075 adev->dm.dc->debug.ignore_cable_id = true; 2076 2077 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 2078 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n"); 2079 2080 r = dm_dmub_hw_init(adev); 2081 if (r) { 2082 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 2083 goto error; 2084 } 2085 2086 dc_hardware_init(adev->dm.dc); 2087 2088 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev); 2089 if (!adev->dm.hpd_rx_offload_wq) { 2090 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n"); 2091 goto error; 2092 } 2093 2094 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 2095 struct dc_phy_addr_space_config pa_config; 2096 2097 mmhub_read_system_context(adev, &pa_config); 2098 2099 // Call the DC init_memory func 2100 dc_setup_system_context(adev->dm.dc, &pa_config); 2101 } 2102 2103 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 2104 if (!adev->dm.freesync_module) { 2105 drm_err(adev_to_drm(adev), 2106 "failed to initialize freesync_module.\n"); 2107 } else 2108 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n", 2109 adev->dm.freesync_module); 2110 2111 amdgpu_dm_init_color_mod(); 2112 2113 if (adev->dm.dc->caps.max_links > 0) { 2114 adev->dm.vblank_control_workqueue = 2115 create_singlethread_workqueue("dm_vblank_control_workqueue"); 2116 if (!adev->dm.vblank_control_workqueue) 2117 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n"); 2118 } 2119 2120 if (adev->dm.dc->caps.ips_support && 2121 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL) 2122 adev->dm.idle_workqueue = idle_create_workqueue(adev); 2123 2124 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 2125 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 2126 2127 if (!adev->dm.hdcp_workqueue) 2128 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n"); 2129 else 2130 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 2131 2132 dc_init_callbacks(adev->dm.dc, &init_params); 2133 } 2134 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2135 init_completion(&adev->dm.dmub_aux_transfer_done); 2136 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 2137 if (!adev->dm.dmub_notify) { 2138 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify"); 2139 goto error; 2140 } 2141 2142 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 2143 if (!adev->dm.delayed_hpd_wq) { 2144 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n"); 2145 goto error; 2146 } 2147 2148 amdgpu_dm_outbox_init(adev); 2149 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 2150 dmub_aux_setconfig_callback, false)) { 2151 drm_err(adev_to_drm(adev), "fail to register dmub aux callback"); 2152 goto error; 2153 } 2154 2155 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++) 2156 init_completion(&adev->dm.fused_io[i].replied); 2157 2158 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO, 2159 dmub_aux_fused_io_callback, false)) { 2160 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback"); 2161 goto error; 2162 } 2163 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 2164 * It is expected that DMUB will resend any pending notifications at this point. Note 2165 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 2166 * align legacy interface initialization sequence. Connection status will be proactivly 2167 * detected once in the amdgpu_dm_initialize_drm_device. 2168 */ 2169 dc_enable_dmub_outbox(adev->dm.dc); 2170 2171 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 2172 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 2173 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 2174 } 2175 2176 if (amdgpu_dm_initialize_drm_device(adev)) { 2177 drm_err(adev_to_drm(adev), 2178 "failed to initialize sw for display support.\n"); 2179 goto error; 2180 } 2181 2182 /* create fake encoders for MST */ 2183 dm_dp_create_fake_mst_encoders(adev); 2184 2185 /* TODO: Add_display_info? */ 2186 2187 /* TODO use dynamic cursor width */ 2188 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 2189 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 2190 2191 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 2192 drm_err(adev_to_drm(adev), 2193 "failed to initialize vblank for display support.\n"); 2194 goto error; 2195 } 2196 2197 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2198 amdgpu_dm_crtc_secure_display_create_contexts(adev); 2199 if (!adev->dm.secure_display_ctx.crtc_ctx) 2200 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n"); 2201 2202 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1)) 2203 adev->dm.secure_display_ctx.support_mul_roi = true; 2204 2205 #endif 2206 2207 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n"); 2208 2209 return 0; 2210 error: 2211 amdgpu_dm_fini(adev); 2212 2213 return -EINVAL; 2214 } 2215 2216 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block) 2217 { 2218 struct amdgpu_device *adev = ip_block->adev; 2219 2220 amdgpu_dm_audio_fini(adev); 2221 2222 return 0; 2223 } 2224 2225 static void amdgpu_dm_fini(struct amdgpu_device *adev) 2226 { 2227 int i; 2228 2229 if (adev->dm.vblank_control_workqueue) { 2230 destroy_workqueue(adev->dm.vblank_control_workqueue); 2231 adev->dm.vblank_control_workqueue = NULL; 2232 } 2233 2234 if (adev->dm.idle_workqueue) { 2235 if (adev->dm.idle_workqueue->running) { 2236 adev->dm.idle_workqueue->enable = false; 2237 flush_work(&adev->dm.idle_workqueue->work); 2238 } 2239 2240 kfree(adev->dm.idle_workqueue); 2241 adev->dm.idle_workqueue = NULL; 2242 } 2243 2244 amdgpu_dm_destroy_drm_device(&adev->dm); 2245 2246 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2247 if (adev->dm.secure_display_ctx.crtc_ctx) { 2248 for (i = 0; i < adev->mode_info.num_crtc; i++) { 2249 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) { 2250 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work); 2251 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work); 2252 } 2253 } 2254 kfree(adev->dm.secure_display_ctx.crtc_ctx); 2255 adev->dm.secure_display_ctx.crtc_ctx = NULL; 2256 } 2257 #endif 2258 if (adev->dm.hdcp_workqueue) { 2259 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 2260 adev->dm.hdcp_workqueue = NULL; 2261 } 2262 2263 if (adev->dm.dc) { 2264 dc_deinit_callbacks(adev->dm.dc); 2265 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 2266 if (dc_enable_dmub_notifications(adev->dm.dc)) { 2267 kfree(adev->dm.dmub_notify); 2268 adev->dm.dmub_notify = NULL; 2269 destroy_workqueue(adev->dm.delayed_hpd_wq); 2270 adev->dm.delayed_hpd_wq = NULL; 2271 } 2272 } 2273 2274 if (adev->dm.dmub_bo) 2275 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 2276 &adev->dm.dmub_bo_gpu_addr, 2277 &adev->dm.dmub_bo_cpu_addr); 2278 2279 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) { 2280 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 2281 if (adev->dm.hpd_rx_offload_wq[i].wq) { 2282 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 2283 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 2284 } 2285 } 2286 2287 kfree(adev->dm.hpd_rx_offload_wq); 2288 adev->dm.hpd_rx_offload_wq = NULL; 2289 } 2290 2291 /* DC Destroy TODO: Replace destroy DAL */ 2292 if (adev->dm.dc) 2293 dc_destroy(&adev->dm.dc); 2294 /* 2295 * TODO: pageflip, vlank interrupt 2296 * 2297 * amdgpu_dm_irq_fini(adev); 2298 */ 2299 2300 if (adev->dm.cgs_device) { 2301 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 2302 adev->dm.cgs_device = NULL; 2303 } 2304 if (adev->dm.freesync_module) { 2305 mod_freesync_destroy(adev->dm.freesync_module); 2306 adev->dm.freesync_module = NULL; 2307 } 2308 2309 mutex_destroy(&adev->dm.audio_lock); 2310 mutex_destroy(&adev->dm.dc_lock); 2311 mutex_destroy(&adev->dm.dpia_aux_lock); 2312 } 2313 2314 static int load_dmcu_fw(struct amdgpu_device *adev) 2315 { 2316 const char *fw_name_dmcu = NULL; 2317 int r; 2318 const struct dmcu_firmware_header_v1_0 *hdr; 2319 2320 switch (adev->asic_type) { 2321 #if defined(CONFIG_DRM_AMD_DC_SI) 2322 case CHIP_TAHITI: 2323 case CHIP_PITCAIRN: 2324 case CHIP_VERDE: 2325 case CHIP_OLAND: 2326 #endif 2327 case CHIP_BONAIRE: 2328 case CHIP_HAWAII: 2329 case CHIP_KAVERI: 2330 case CHIP_KABINI: 2331 case CHIP_MULLINS: 2332 case CHIP_TONGA: 2333 case CHIP_FIJI: 2334 case CHIP_CARRIZO: 2335 case CHIP_STONEY: 2336 case CHIP_POLARIS11: 2337 case CHIP_POLARIS10: 2338 case CHIP_POLARIS12: 2339 case CHIP_VEGAM: 2340 case CHIP_VEGA10: 2341 case CHIP_VEGA12: 2342 case CHIP_VEGA20: 2343 return 0; 2344 case CHIP_NAVI12: 2345 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 2346 break; 2347 case CHIP_RAVEN: 2348 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 2349 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2350 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 2351 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2352 else 2353 return 0; 2354 break; 2355 default: 2356 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2357 case IP_VERSION(2, 0, 2): 2358 case IP_VERSION(2, 0, 3): 2359 case IP_VERSION(2, 0, 0): 2360 case IP_VERSION(2, 1, 0): 2361 case IP_VERSION(3, 0, 0): 2362 case IP_VERSION(3, 0, 2): 2363 case IP_VERSION(3, 0, 3): 2364 case IP_VERSION(3, 0, 1): 2365 case IP_VERSION(3, 1, 2): 2366 case IP_VERSION(3, 1, 3): 2367 case IP_VERSION(3, 1, 4): 2368 case IP_VERSION(3, 1, 5): 2369 case IP_VERSION(3, 1, 6): 2370 case IP_VERSION(3, 2, 0): 2371 case IP_VERSION(3, 2, 1): 2372 case IP_VERSION(3, 5, 0): 2373 case IP_VERSION(3, 5, 1): 2374 case IP_VERSION(3, 6, 0): 2375 case IP_VERSION(4, 0, 1): 2376 return 0; 2377 default: 2378 break; 2379 } 2380 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type); 2381 return -EINVAL; 2382 } 2383 2384 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2385 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2386 return 0; 2387 } 2388 2389 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED, 2390 "%s", fw_name_dmcu); 2391 if (r == -ENODEV) { 2392 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2393 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2394 adev->dm.fw_dmcu = NULL; 2395 return 0; 2396 } 2397 if (r) { 2398 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n", 2399 fw_name_dmcu); 2400 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2401 return r; 2402 } 2403 2404 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2405 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2406 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2407 adev->firmware.fw_size += 2408 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2409 2410 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2411 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2412 adev->firmware.fw_size += 2413 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2414 2415 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2416 2417 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2418 2419 return 0; 2420 } 2421 2422 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2423 { 2424 struct amdgpu_device *adev = ctx; 2425 2426 return dm_read_reg(adev->dm.dc->ctx, address); 2427 } 2428 2429 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2430 uint32_t value) 2431 { 2432 struct amdgpu_device *adev = ctx; 2433 2434 return dm_write_reg(adev->dm.dc->ctx, address, value); 2435 } 2436 2437 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2438 { 2439 struct dmub_srv_create_params create_params; 2440 struct dmub_srv_region_params region_params; 2441 struct dmub_srv_region_info region_info; 2442 struct dmub_srv_memory_params memory_params; 2443 struct dmub_srv_fb_info *fb_info; 2444 struct dmub_srv *dmub_srv; 2445 const struct dmcub_firmware_header_v1_0 *hdr; 2446 enum dmub_asic dmub_asic; 2447 enum dmub_status status; 2448 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = { 2449 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST 2450 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK 2451 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA 2452 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS 2453 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX 2454 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF 2455 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE 2456 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM 2457 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM 2458 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE 2459 }; 2460 int r; 2461 2462 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2463 case IP_VERSION(2, 1, 0): 2464 dmub_asic = DMUB_ASIC_DCN21; 2465 break; 2466 case IP_VERSION(3, 0, 0): 2467 dmub_asic = DMUB_ASIC_DCN30; 2468 break; 2469 case IP_VERSION(3, 0, 1): 2470 dmub_asic = DMUB_ASIC_DCN301; 2471 break; 2472 case IP_VERSION(3, 0, 2): 2473 dmub_asic = DMUB_ASIC_DCN302; 2474 break; 2475 case IP_VERSION(3, 0, 3): 2476 dmub_asic = DMUB_ASIC_DCN303; 2477 break; 2478 case IP_VERSION(3, 1, 2): 2479 case IP_VERSION(3, 1, 3): 2480 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2481 break; 2482 case IP_VERSION(3, 1, 4): 2483 dmub_asic = DMUB_ASIC_DCN314; 2484 break; 2485 case IP_VERSION(3, 1, 5): 2486 dmub_asic = DMUB_ASIC_DCN315; 2487 break; 2488 case IP_VERSION(3, 1, 6): 2489 dmub_asic = DMUB_ASIC_DCN316; 2490 break; 2491 case IP_VERSION(3, 2, 0): 2492 dmub_asic = DMUB_ASIC_DCN32; 2493 break; 2494 case IP_VERSION(3, 2, 1): 2495 dmub_asic = DMUB_ASIC_DCN321; 2496 break; 2497 case IP_VERSION(3, 5, 0): 2498 case IP_VERSION(3, 5, 1): 2499 dmub_asic = DMUB_ASIC_DCN35; 2500 break; 2501 case IP_VERSION(3, 6, 0): 2502 dmub_asic = DMUB_ASIC_DCN36; 2503 break; 2504 case IP_VERSION(4, 0, 1): 2505 dmub_asic = DMUB_ASIC_DCN401; 2506 break; 2507 2508 default: 2509 /* ASIC doesn't support DMUB. */ 2510 return 0; 2511 } 2512 2513 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2514 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2515 2516 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2517 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2518 AMDGPU_UCODE_ID_DMCUB; 2519 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2520 adev->dm.dmub_fw; 2521 adev->firmware.fw_size += 2522 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2523 2524 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n", 2525 adev->dm.dmcub_fw_version); 2526 } 2527 2528 2529 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2530 dmub_srv = adev->dm.dmub_srv; 2531 2532 if (!dmub_srv) { 2533 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n"); 2534 return -ENOMEM; 2535 } 2536 2537 memset(&create_params, 0, sizeof(create_params)); 2538 create_params.user_ctx = adev; 2539 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2540 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2541 create_params.asic = dmub_asic; 2542 2543 /* Create the DMUB service. */ 2544 status = dmub_srv_create(dmub_srv, &create_params); 2545 if (status != DMUB_STATUS_OK) { 2546 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status); 2547 return -EINVAL; 2548 } 2549 2550 /* Calculate the size of all the regions for the DMUB service. */ 2551 memset(®ion_params, 0, sizeof(region_params)); 2552 2553 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2554 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2555 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2556 region_params.vbios_size = adev->bios_size; 2557 region_params.fw_bss_data = region_params.bss_data_size ? 2558 adev->dm.dmub_fw->data + 2559 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2560 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2561 region_params.fw_inst_const = 2562 adev->dm.dmub_fw->data + 2563 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2564 PSP_HEADER_BYTES; 2565 region_params.window_memory_type = window_memory_type; 2566 2567 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2568 ®ion_info); 2569 2570 if (status != DMUB_STATUS_OK) { 2571 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status); 2572 return -EINVAL; 2573 } 2574 2575 /* 2576 * Allocate a framebuffer based on the total size of all the regions. 2577 * TODO: Move this into GART. 2578 */ 2579 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2580 AMDGPU_GEM_DOMAIN_VRAM | 2581 AMDGPU_GEM_DOMAIN_GTT, 2582 &adev->dm.dmub_bo, 2583 &adev->dm.dmub_bo_gpu_addr, 2584 &adev->dm.dmub_bo_cpu_addr); 2585 if (r) 2586 return r; 2587 2588 /* Rebase the regions on the framebuffer address. */ 2589 memset(&memory_params, 0, sizeof(memory_params)); 2590 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2591 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2592 memory_params.region_info = ®ion_info; 2593 memory_params.window_memory_type = window_memory_type; 2594 2595 adev->dm.dmub_fb_info = 2596 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2597 fb_info = adev->dm.dmub_fb_info; 2598 2599 if (!fb_info) { 2600 drm_err(adev_to_drm(adev), 2601 "Failed to allocate framebuffer info for DMUB service!\n"); 2602 return -ENOMEM; 2603 } 2604 2605 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2606 if (status != DMUB_STATUS_OK) { 2607 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status); 2608 return -EINVAL; 2609 } 2610 2611 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev); 2612 2613 return 0; 2614 } 2615 2616 static int dm_sw_init(struct amdgpu_ip_block *ip_block) 2617 { 2618 struct amdgpu_device *adev = ip_block->adev; 2619 int r; 2620 2621 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 2622 2623 if (!adev->dm.cgs_device) { 2624 drm_err(adev_to_drm(adev), "failed to create cgs device.\n"); 2625 return -EINVAL; 2626 } 2627 2628 /* Moved from dm init since we need to use allocations for storing bounding box data */ 2629 INIT_LIST_HEAD(&adev->dm.da_list); 2630 2631 r = dm_dmub_sw_init(adev); 2632 if (r) 2633 return r; 2634 2635 return load_dmcu_fw(adev); 2636 } 2637 2638 static int dm_sw_fini(struct amdgpu_ip_block *ip_block) 2639 { 2640 struct amdgpu_device *adev = ip_block->adev; 2641 struct dal_allocation *da; 2642 2643 list_for_each_entry(da, &adev->dm.da_list, list) { 2644 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) { 2645 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 2646 list_del(&da->list); 2647 kfree(da); 2648 adev->dm.bb_from_dmub = NULL; 2649 break; 2650 } 2651 } 2652 2653 2654 kfree(adev->dm.dmub_fb_info); 2655 adev->dm.dmub_fb_info = NULL; 2656 2657 if (adev->dm.dmub_srv) { 2658 dmub_srv_destroy(adev->dm.dmub_srv); 2659 kfree(adev->dm.dmub_srv); 2660 adev->dm.dmub_srv = NULL; 2661 } 2662 2663 amdgpu_ucode_release(&adev->dm.dmub_fw); 2664 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2665 2666 return 0; 2667 } 2668 2669 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2670 { 2671 struct amdgpu_dm_connector *aconnector; 2672 struct drm_connector *connector; 2673 struct drm_connector_list_iter iter; 2674 int ret = 0; 2675 2676 drm_connector_list_iter_begin(dev, &iter); 2677 drm_for_each_connector_iter(connector, &iter) { 2678 2679 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2680 continue; 2681 2682 aconnector = to_amdgpu_dm_connector(connector); 2683 if (aconnector->dc_link->type == dc_connection_mst_branch && 2684 aconnector->mst_mgr.aux) { 2685 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n", 2686 aconnector, 2687 aconnector->base.base.id); 2688 2689 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2690 if (ret < 0) { 2691 drm_err(dev, "DM_MST: Failed to start MST\n"); 2692 aconnector->dc_link->type = 2693 dc_connection_single; 2694 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2695 aconnector->dc_link); 2696 break; 2697 } 2698 } 2699 } 2700 drm_connector_list_iter_end(&iter); 2701 2702 return ret; 2703 } 2704 2705 static int dm_late_init(struct amdgpu_ip_block *ip_block) 2706 { 2707 struct amdgpu_device *adev = ip_block->adev; 2708 2709 struct dmcu_iram_parameters params; 2710 unsigned int linear_lut[16]; 2711 int i; 2712 struct dmcu *dmcu = NULL; 2713 2714 dmcu = adev->dm.dc->res_pool->dmcu; 2715 2716 for (i = 0; i < 16; i++) 2717 linear_lut[i] = 0xFFFF * i / 15; 2718 2719 params.set = 0; 2720 params.backlight_ramping_override = false; 2721 params.backlight_ramping_start = 0xCCCC; 2722 params.backlight_ramping_reduction = 0xCCCCCCCC; 2723 params.backlight_lut_array_size = 16; 2724 params.backlight_lut_array = linear_lut; 2725 2726 /* Min backlight level after ABM reduction, Don't allow below 1% 2727 * 0xFFFF x 0.01 = 0x28F 2728 */ 2729 params.min_abm_backlight = 0x28F; 2730 /* In the case where abm is implemented on dmcub, 2731 * dmcu object will be null. 2732 * ABM 2.4 and up are implemented on dmcub. 2733 */ 2734 if (dmcu) { 2735 if (!dmcu_load_iram(dmcu, params)) 2736 return -EINVAL; 2737 } else if (adev->dm.dc->ctx->dmub_srv) { 2738 struct dc_link *edp_links[MAX_NUM_EDP]; 2739 int edp_num; 2740 2741 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2742 for (i = 0; i < edp_num; i++) { 2743 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2744 return -EINVAL; 2745 } 2746 } 2747 2748 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2749 } 2750 2751 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2752 { 2753 u8 buf[UUID_SIZE]; 2754 guid_t guid; 2755 int ret; 2756 2757 mutex_lock(&mgr->lock); 2758 if (!mgr->mst_primary) 2759 goto out_fail; 2760 2761 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2762 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2763 goto out_fail; 2764 } 2765 2766 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2767 DP_MST_EN | 2768 DP_UP_REQ_EN | 2769 DP_UPSTREAM_IS_SRC); 2770 if (ret < 0) { 2771 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2772 goto out_fail; 2773 } 2774 2775 /* Some hubs forget their guids after they resume */ 2776 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf)); 2777 if (ret != sizeof(buf)) { 2778 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2779 goto out_fail; 2780 } 2781 2782 import_guid(&guid, buf); 2783 2784 if (guid_is_null(&guid)) { 2785 guid_gen(&guid); 2786 export_guid(buf, &guid); 2787 2788 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf)); 2789 2790 if (ret != sizeof(buf)) { 2791 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2792 goto out_fail; 2793 } 2794 } 2795 2796 guid_copy(&mgr->mst_primary->guid, &guid); 2797 2798 out_fail: 2799 mutex_unlock(&mgr->lock); 2800 } 2801 2802 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector) 2803 { 2804 struct cec_notifier *n = aconnector->notifier; 2805 2806 if (!n) 2807 return; 2808 2809 cec_notifier_phys_addr_invalidate(n); 2810 } 2811 2812 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector) 2813 { 2814 struct drm_connector *connector = &aconnector->base; 2815 struct cec_notifier *n = aconnector->notifier; 2816 2817 if (!n) 2818 return; 2819 2820 cec_notifier_set_phys_addr(n, 2821 connector->display_info.source_physical_address); 2822 } 2823 2824 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend) 2825 { 2826 struct amdgpu_dm_connector *aconnector; 2827 struct drm_connector *connector; 2828 struct drm_connector_list_iter conn_iter; 2829 2830 drm_connector_list_iter_begin(ddev, &conn_iter); 2831 drm_for_each_connector_iter(connector, &conn_iter) { 2832 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2833 continue; 2834 2835 aconnector = to_amdgpu_dm_connector(connector); 2836 if (suspend) 2837 hdmi_cec_unset_edid(aconnector); 2838 else 2839 hdmi_cec_set_edid(aconnector); 2840 } 2841 drm_connector_list_iter_end(&conn_iter); 2842 } 2843 2844 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2845 { 2846 struct amdgpu_dm_connector *aconnector; 2847 struct drm_connector *connector; 2848 struct drm_connector_list_iter iter; 2849 struct drm_dp_mst_topology_mgr *mgr; 2850 2851 drm_connector_list_iter_begin(dev, &iter); 2852 drm_for_each_connector_iter(connector, &iter) { 2853 2854 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2855 continue; 2856 2857 aconnector = to_amdgpu_dm_connector(connector); 2858 if (aconnector->dc_link->type != dc_connection_mst_branch || 2859 aconnector->mst_root) 2860 continue; 2861 2862 mgr = &aconnector->mst_mgr; 2863 2864 if (suspend) { 2865 drm_dp_mst_topology_mgr_suspend(mgr); 2866 } else { 2867 /* if extended timeout is supported in hardware, 2868 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2869 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2870 */ 2871 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2872 if (!dp_is_lttpr_present(aconnector->dc_link)) 2873 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2874 2875 /* TODO: move resume_mst_branch_status() into drm mst resume again 2876 * once topology probing work is pulled out from mst resume into mst 2877 * resume 2nd step. mst resume 2nd step should be called after old 2878 * state getting restored (i.e. drm_atomic_helper_resume()). 2879 */ 2880 resume_mst_branch_status(mgr); 2881 } 2882 } 2883 drm_connector_list_iter_end(&iter); 2884 } 2885 2886 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2887 { 2888 int ret = 0; 2889 2890 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2891 * on window driver dc implementation. 2892 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2893 * should be passed to smu during boot up and resume from s3. 2894 * boot up: dc calculate dcn watermark clock settings within dc_create, 2895 * dcn20_resource_construct 2896 * then call pplib functions below to pass the settings to smu: 2897 * smu_set_watermarks_for_clock_ranges 2898 * smu_set_watermarks_table 2899 * navi10_set_watermarks_table 2900 * smu_write_watermarks_table 2901 * 2902 * For Renoir, clock settings of dcn watermark are also fixed values. 2903 * dc has implemented different flow for window driver: 2904 * dc_hardware_init / dc_set_power_state 2905 * dcn10_init_hw 2906 * notify_wm_ranges 2907 * set_wm_ranges 2908 * -- Linux 2909 * smu_set_watermarks_for_clock_ranges 2910 * renoir_set_watermarks_table 2911 * smu_write_watermarks_table 2912 * 2913 * For Linux, 2914 * dc_hardware_init -> amdgpu_dm_init 2915 * dc_set_power_state --> dm_resume 2916 * 2917 * therefore, this function apply to navi10/12/14 but not Renoir 2918 * * 2919 */ 2920 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2921 case IP_VERSION(2, 0, 2): 2922 case IP_VERSION(2, 0, 0): 2923 break; 2924 default: 2925 return 0; 2926 } 2927 2928 ret = amdgpu_dpm_write_watermarks_table(adev); 2929 if (ret) { 2930 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n"); 2931 return ret; 2932 } 2933 2934 return 0; 2935 } 2936 2937 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev) 2938 { 2939 struct amdgpu_display_manager *dm = &adev->dm; 2940 struct amdgpu_i2c_adapter *oem_i2c; 2941 struct ddc_service *oem_ddc_service; 2942 int r; 2943 2944 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc); 2945 if (oem_ddc_service) { 2946 oem_i2c = create_i2c(oem_ddc_service, true); 2947 if (!oem_i2c) { 2948 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n"); 2949 return -ENOMEM; 2950 } 2951 2952 r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base); 2953 if (r) { 2954 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n"); 2955 kfree(oem_i2c); 2956 return r; 2957 } 2958 dm->oem_i2c = oem_i2c; 2959 } 2960 2961 return 0; 2962 } 2963 2964 /** 2965 * dm_hw_init() - Initialize DC device 2966 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2967 * 2968 * Initialize the &struct amdgpu_display_manager device. This involves calling 2969 * the initializers of each DM component, then populating the struct with them. 2970 * 2971 * Although the function implies hardware initialization, both hardware and 2972 * software are initialized here. Splitting them out to their relevant init 2973 * hooks is a future TODO item. 2974 * 2975 * Some notable things that are initialized here: 2976 * 2977 * - Display Core, both software and hardware 2978 * - DC modules that we need (freesync and color management) 2979 * - DRM software states 2980 * - Interrupt sources and handlers 2981 * - Vblank support 2982 * - Debug FS entries, if enabled 2983 */ 2984 static int dm_hw_init(struct amdgpu_ip_block *ip_block) 2985 { 2986 struct amdgpu_device *adev = ip_block->adev; 2987 int r; 2988 2989 /* Create DAL display manager */ 2990 r = amdgpu_dm_init(adev); 2991 if (r) 2992 return r; 2993 amdgpu_dm_hpd_init(adev); 2994 2995 r = dm_oem_i2c_hw_init(adev); 2996 if (r) 2997 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n"); 2998 2999 return 0; 3000 } 3001 3002 /** 3003 * dm_hw_fini() - Teardown DC device 3004 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 3005 * 3006 * Teardown components within &struct amdgpu_display_manager that require 3007 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 3008 * were loaded. Also flush IRQ workqueues and disable them. 3009 */ 3010 static int dm_hw_fini(struct amdgpu_ip_block *ip_block) 3011 { 3012 struct amdgpu_device *adev = ip_block->adev; 3013 3014 amdgpu_dm_hpd_fini(adev); 3015 3016 amdgpu_dm_irq_fini(adev); 3017 amdgpu_dm_fini(adev); 3018 return 0; 3019 } 3020 3021 3022 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 3023 struct dc_state *state, bool enable) 3024 { 3025 enum dc_irq_source irq_source; 3026 struct amdgpu_crtc *acrtc; 3027 int rc = -EBUSY; 3028 int i = 0; 3029 3030 for (i = 0; i < state->stream_count; i++) { 3031 acrtc = get_crtc_by_otg_inst( 3032 adev, state->stream_status[i].primary_otg_inst); 3033 3034 if (acrtc && state->stream_status[i].plane_count != 0) { 3035 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 3036 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 3037 if (rc) 3038 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n", 3039 enable ? "enable" : "disable"); 3040 3041 if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) { 3042 if (enable) { 3043 if (amdgpu_dm_crtc_vrr_active( 3044 to_dm_crtc_state(acrtc->base.state))) 3045 rc = amdgpu_dm_crtc_set_vupdate_irq( 3046 &acrtc->base, true); 3047 } else 3048 rc = amdgpu_dm_crtc_set_vupdate_irq( 3049 &acrtc->base, false); 3050 3051 if (rc) 3052 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", 3053 enable ? "en" : "dis"); 3054 } 3055 3056 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 3057 /* During gpu-reset we disable and then enable vblank irq, so 3058 * don't use amdgpu_irq_get/put() to avoid refcount change. 3059 */ 3060 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 3061 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 3062 } 3063 } 3064 3065 } 3066 3067 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T)) 3068 3069 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 3070 { 3071 struct dc_state *context __free(state_release) = NULL; 3072 int i; 3073 struct dc_stream_state *del_streams[MAX_PIPES]; 3074 int del_streams_count = 0; 3075 struct dc_commit_streams_params params = {}; 3076 3077 memset(del_streams, 0, sizeof(del_streams)); 3078 3079 context = dc_state_create_current_copy(dc); 3080 if (context == NULL) 3081 return DC_ERROR_UNEXPECTED; 3082 3083 /* First remove from context all streams */ 3084 for (i = 0; i < context->stream_count; i++) { 3085 struct dc_stream_state *stream = context->streams[i]; 3086 3087 del_streams[del_streams_count++] = stream; 3088 } 3089 3090 /* Remove all planes for removed streams and then remove the streams */ 3091 for (i = 0; i < del_streams_count; i++) { 3092 enum dc_status res; 3093 3094 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context)) 3095 return DC_FAIL_DETACH_SURFACES; 3096 3097 res = dc_state_remove_stream(dc, context, del_streams[i]); 3098 if (res != DC_OK) 3099 return res; 3100 } 3101 3102 params.streams = context->streams; 3103 params.stream_count = context->stream_count; 3104 3105 return dc_commit_streams(dc, ¶ms); 3106 } 3107 3108 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 3109 { 3110 int i; 3111 3112 if (dm->hpd_rx_offload_wq) { 3113 for (i = 0; i < dm->dc->caps.max_links; i++) 3114 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 3115 } 3116 } 3117 3118 static int dm_cache_state(struct amdgpu_device *adev) 3119 { 3120 int r; 3121 3122 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 3123 if (IS_ERR(adev->dm.cached_state)) { 3124 r = PTR_ERR(adev->dm.cached_state); 3125 adev->dm.cached_state = NULL; 3126 } 3127 3128 return adev->dm.cached_state ? 0 : r; 3129 } 3130 3131 static void dm_destroy_cached_state(struct amdgpu_device *adev) 3132 { 3133 struct amdgpu_display_manager *dm = &adev->dm; 3134 struct drm_device *ddev = adev_to_drm(adev); 3135 struct dm_plane_state *dm_new_plane_state; 3136 struct drm_plane_state *new_plane_state; 3137 struct dm_crtc_state *dm_new_crtc_state; 3138 struct drm_crtc_state *new_crtc_state; 3139 struct drm_plane *plane; 3140 struct drm_crtc *crtc; 3141 int i; 3142 3143 if (!dm->cached_state) 3144 return; 3145 3146 /* Force mode set in atomic commit */ 3147 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3148 new_crtc_state->active_changed = true; 3149 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3150 reset_freesync_config_for_crtc(dm_new_crtc_state); 3151 } 3152 3153 /* 3154 * atomic_check is expected to create the dc states. We need to release 3155 * them here, since they were duplicated as part of the suspend 3156 * procedure. 3157 */ 3158 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3159 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3160 if (dm_new_crtc_state->stream) { 3161 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 3162 dc_stream_release(dm_new_crtc_state->stream); 3163 dm_new_crtc_state->stream = NULL; 3164 } 3165 dm_new_crtc_state->base.color_mgmt_changed = true; 3166 } 3167 3168 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 3169 dm_new_plane_state = to_dm_plane_state(new_plane_state); 3170 if (dm_new_plane_state->dc_state) { 3171 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 3172 dc_plane_state_release(dm_new_plane_state->dc_state); 3173 dm_new_plane_state->dc_state = NULL; 3174 } 3175 } 3176 3177 drm_atomic_helper_resume(ddev, dm->cached_state); 3178 3179 dm->cached_state = NULL; 3180 } 3181 3182 static int dm_suspend(struct amdgpu_ip_block *ip_block) 3183 { 3184 struct amdgpu_device *adev = ip_block->adev; 3185 struct amdgpu_display_manager *dm = &adev->dm; 3186 3187 if (amdgpu_in_reset(adev)) { 3188 enum dc_status res; 3189 3190 mutex_lock(&dm->dc_lock); 3191 3192 dc_allow_idle_optimizations(adev->dm.dc, false); 3193 3194 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state); 3195 3196 if (dm->cached_dc_state) 3197 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 3198 3199 res = amdgpu_dm_commit_zero_streams(dm->dc); 3200 if (res != DC_OK) { 3201 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res); 3202 return -EINVAL; 3203 } 3204 3205 amdgpu_dm_irq_suspend(adev); 3206 3207 hpd_rx_irq_work_suspend(dm); 3208 3209 return 0; 3210 } 3211 3212 if (!adev->dm.cached_state) { 3213 int r = dm_cache_state(adev); 3214 3215 if (r) 3216 return r; 3217 } 3218 3219 s3_handle_hdmi_cec(adev_to_drm(adev), true); 3220 3221 s3_handle_mst(adev_to_drm(adev), true); 3222 3223 amdgpu_dm_irq_suspend(adev); 3224 3225 hpd_rx_irq_work_suspend(dm); 3226 3227 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 3228 3229 if (dm->dc->caps.ips_support && adev->in_s0ix) 3230 dc_allow_idle_optimizations(dm->dc, true); 3231 3232 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3); 3233 3234 return 0; 3235 } 3236 3237 struct drm_connector * 3238 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 3239 struct drm_crtc *crtc) 3240 { 3241 u32 i; 3242 struct drm_connector_state *new_con_state; 3243 struct drm_connector *connector; 3244 struct drm_crtc *crtc_from_state; 3245 3246 for_each_new_connector_in_state(state, connector, new_con_state, i) { 3247 crtc_from_state = new_con_state->crtc; 3248 3249 if (crtc_from_state == crtc) 3250 return connector; 3251 } 3252 3253 return NULL; 3254 } 3255 3256 static void emulated_link_detect(struct dc_link *link) 3257 { 3258 struct dc_sink_init_data sink_init_data = { 0 }; 3259 struct display_sink_capability sink_caps = { 0 }; 3260 enum dc_edid_status edid_status; 3261 struct dc_context *dc_ctx = link->ctx; 3262 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context); 3263 struct dc_sink *sink = NULL; 3264 struct dc_sink *prev_sink = NULL; 3265 3266 link->type = dc_connection_none; 3267 prev_sink = link->local_sink; 3268 3269 if (prev_sink) 3270 dc_sink_release(prev_sink); 3271 3272 switch (link->connector_signal) { 3273 case SIGNAL_TYPE_HDMI_TYPE_A: { 3274 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3275 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 3276 break; 3277 } 3278 3279 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 3280 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3281 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 3282 break; 3283 } 3284 3285 case SIGNAL_TYPE_DVI_DUAL_LINK: { 3286 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3287 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 3288 break; 3289 } 3290 3291 case SIGNAL_TYPE_LVDS: { 3292 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3293 sink_caps.signal = SIGNAL_TYPE_LVDS; 3294 break; 3295 } 3296 3297 case SIGNAL_TYPE_EDP: { 3298 sink_caps.transaction_type = 3299 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3300 sink_caps.signal = SIGNAL_TYPE_EDP; 3301 break; 3302 } 3303 3304 case SIGNAL_TYPE_DISPLAY_PORT: { 3305 sink_caps.transaction_type = 3306 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3307 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 3308 break; 3309 } 3310 3311 default: 3312 drm_err(dev, "Invalid connector type! signal:%d\n", 3313 link->connector_signal); 3314 return; 3315 } 3316 3317 sink_init_data.link = link; 3318 sink_init_data.sink_signal = sink_caps.signal; 3319 3320 sink = dc_sink_create(&sink_init_data); 3321 if (!sink) { 3322 drm_err(dev, "Failed to create sink!\n"); 3323 return; 3324 } 3325 3326 /* dc_sink_create returns a new reference */ 3327 link->local_sink = sink; 3328 3329 edid_status = dm_helpers_read_local_edid( 3330 link->ctx, 3331 link, 3332 sink); 3333 3334 if (edid_status != EDID_OK) 3335 drm_err(dev, "Failed to read EDID\n"); 3336 3337 } 3338 3339 static void dm_gpureset_commit_state(struct dc_state *dc_state, 3340 struct amdgpu_display_manager *dm) 3341 { 3342 struct { 3343 struct dc_surface_update surface_updates[MAX_SURFACES]; 3344 struct dc_plane_info plane_infos[MAX_SURFACES]; 3345 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 3346 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 3347 struct dc_stream_update stream_update; 3348 } *bundle __free(kfree); 3349 int k, m; 3350 3351 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 3352 3353 if (!bundle) { 3354 drm_err(dm->ddev, "Failed to allocate update bundle\n"); 3355 return; 3356 } 3357 3358 for (k = 0; k < dc_state->stream_count; k++) { 3359 bundle->stream_update.stream = dc_state->streams[k]; 3360 3361 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) { 3362 bundle->surface_updates[m].surface = 3363 dc_state->stream_status[k].plane_states[m]; 3364 bundle->surface_updates[m].surface->force_full_update = 3365 true; 3366 } 3367 3368 update_planes_and_stream_adapter(dm->dc, 3369 UPDATE_TYPE_FULL, 3370 dc_state->stream_status[k].plane_count, 3371 dc_state->streams[k], 3372 &bundle->stream_update, 3373 bundle->surface_updates); 3374 } 3375 } 3376 3377 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev, 3378 struct dc_sink *sink) 3379 { 3380 struct dc_panel_patch *ppatch = NULL; 3381 3382 if (!sink) 3383 return; 3384 3385 ppatch = &sink->edid_caps.panel_patch; 3386 if (ppatch->wait_after_dpcd_poweroff_ms) { 3387 msleep(ppatch->wait_after_dpcd_poweroff_ms); 3388 drm_dbg_driver(adev_to_drm(adev), 3389 "%s: adding a %ds delay as w/a for panel\n", 3390 __func__, 3391 ppatch->wait_after_dpcd_poweroff_ms / 1000); 3392 } 3393 } 3394 3395 /** 3396 * amdgpu_dm_dump_links_and_sinks - Debug dump of all DC links and their sinks 3397 * @adev: amdgpu device pointer 3398 * 3399 * Iterates through all DC links and dumps information about local and remote 3400 * (MST) sinks. Should be called after connector detection is complete to see 3401 * the final state of all links. 3402 */ 3403 static void amdgpu_dm_dump_links_and_sinks(struct amdgpu_device *adev) 3404 { 3405 struct dc *dc = adev->dm.dc; 3406 struct drm_device *dev = adev_to_drm(adev); 3407 int li; 3408 3409 if (!dc) 3410 return; 3411 3412 for (li = 0; li < dc->link_count; li++) { 3413 struct dc_link *l = dc->links[li]; 3414 const char *name = NULL; 3415 int rs; 3416 3417 if (!l) 3418 continue; 3419 if (l->local_sink && l->local_sink->edid_caps.display_name[0]) 3420 name = l->local_sink->edid_caps.display_name; 3421 else 3422 name = "n/a"; 3423 3424 drm_dbg_kms(dev, 3425 "LINK_DUMP[%d]: local_sink=%p type=%d sink_signal=%d sink_count=%u edid_name=%s mst_capable=%d mst_alloc_streams=%d\n", 3426 li, 3427 l->local_sink, 3428 l->type, 3429 l->local_sink ? l->local_sink->sink_signal : SIGNAL_TYPE_NONE, 3430 l->sink_count, 3431 name, 3432 l->dpcd_caps.is_mst_capable, 3433 l->mst_stream_alloc_table.stream_count); 3434 3435 /* Dump remote (MST) sinks if any */ 3436 for (rs = 0; rs < l->sink_count; rs++) { 3437 struct dc_sink *rsink = l->remote_sinks[rs]; 3438 const char *rname = NULL; 3439 3440 if (!rsink) 3441 continue; 3442 if (rsink->edid_caps.display_name[0]) 3443 rname = rsink->edid_caps.display_name; 3444 else 3445 rname = "n/a"; 3446 drm_dbg_kms(dev, 3447 " REMOTE_SINK[%d:%d]: sink=%p signal=%d edid_name=%s\n", 3448 li, rs, 3449 rsink, 3450 rsink->sink_signal, 3451 rname); 3452 } 3453 } 3454 } 3455 3456 static int dm_resume(struct amdgpu_ip_block *ip_block) 3457 { 3458 struct amdgpu_device *adev = ip_block->adev; 3459 struct drm_device *ddev = adev_to_drm(adev); 3460 struct amdgpu_display_manager *dm = &adev->dm; 3461 struct amdgpu_dm_connector *aconnector; 3462 struct drm_connector *connector; 3463 struct drm_connector_list_iter iter; 3464 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 3465 enum dc_connection_type new_connection_type = dc_connection_none; 3466 struct dc_state *dc_state; 3467 int i, r, j; 3468 struct dc_commit_streams_params commit_params = {}; 3469 3470 if (dm->dc->caps.ips_support) { 3471 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false); 3472 } 3473 3474 if (amdgpu_in_reset(adev)) { 3475 dc_state = dm->cached_dc_state; 3476 3477 /* 3478 * The dc->current_state is backed up into dm->cached_dc_state 3479 * before we commit 0 streams. 3480 * 3481 * DC will clear link encoder assignments on the real state 3482 * but the changes won't propagate over to the copy we made 3483 * before the 0 streams commit. 3484 * 3485 * DC expects that link encoder assignments are *not* valid 3486 * when committing a state, so as a workaround we can copy 3487 * off of the current state. 3488 * 3489 * We lose the previous assignments, but we had already 3490 * commit 0 streams anyway. 3491 */ 3492 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 3493 3494 r = dm_dmub_hw_init(adev); 3495 if (r) { 3496 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 3497 return r; 3498 } 3499 3500 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3501 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3502 3503 dc_resume(dm->dc); 3504 3505 amdgpu_dm_irq_resume_early(adev); 3506 3507 for (i = 0; i < dc_state->stream_count; i++) { 3508 dc_state->streams[i]->mode_changed = true; 3509 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 3510 dc_state->stream_status[i].plane_states[j]->update_flags.raw 3511 = 0xffffffff; 3512 } 3513 } 3514 3515 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3516 amdgpu_dm_outbox_init(adev); 3517 dc_enable_dmub_outbox(adev->dm.dc); 3518 } 3519 3520 commit_params.streams = dc_state->streams; 3521 commit_params.stream_count = dc_state->stream_count; 3522 dc_exit_ips_for_hw_access(dm->dc); 3523 WARN_ON(!dc_commit_streams(dm->dc, &commit_params)); 3524 3525 dm_gpureset_commit_state(dm->cached_dc_state, dm); 3526 3527 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 3528 3529 dc_state_release(dm->cached_dc_state); 3530 dm->cached_dc_state = NULL; 3531 3532 amdgpu_dm_irq_resume_late(adev); 3533 3534 mutex_unlock(&dm->dc_lock); 3535 3536 /* set the backlight after a reset */ 3537 for (i = 0; i < dm->num_of_edps; i++) { 3538 if (dm->backlight_dev[i]) 3539 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 3540 } 3541 3542 return 0; 3543 } 3544 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 3545 dc_state_release(dm_state->context); 3546 dm_state->context = dc_state_create(dm->dc, NULL); 3547 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 3548 3549 /* Before powering on DC we need to re-initialize DMUB. */ 3550 dm_dmub_hw_resume(adev); 3551 3552 /* Re-enable outbox interrupts for DPIA. */ 3553 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3554 amdgpu_dm_outbox_init(adev); 3555 dc_enable_dmub_outbox(adev->dm.dc); 3556 } 3557 3558 /* power on hardware */ 3559 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3560 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3561 3562 /* program HPD filter */ 3563 dc_resume(dm->dc); 3564 3565 /* 3566 * early enable HPD Rx IRQ, should be done before set mode as short 3567 * pulse interrupts are used for MST 3568 */ 3569 amdgpu_dm_irq_resume_early(adev); 3570 3571 s3_handle_hdmi_cec(ddev, false); 3572 3573 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 3574 s3_handle_mst(ddev, false); 3575 3576 /* Do detection*/ 3577 drm_connector_list_iter_begin(ddev, &iter); 3578 drm_for_each_connector_iter(connector, &iter) { 3579 bool ret; 3580 3581 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3582 continue; 3583 3584 aconnector = to_amdgpu_dm_connector(connector); 3585 3586 if (!aconnector->dc_link) 3587 continue; 3588 3589 /* 3590 * this is the case when traversing through already created end sink 3591 * MST connectors, should be skipped 3592 */ 3593 if (aconnector->mst_root) 3594 continue; 3595 3596 guard(mutex)(&aconnector->hpd_lock); 3597 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3598 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3599 3600 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3601 emulated_link_detect(aconnector->dc_link); 3602 } else { 3603 guard(mutex)(&dm->dc_lock); 3604 dc_exit_ips_for_hw_access(dm->dc); 3605 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4); 3606 if (ret) { 3607 /* w/a delay for certain panels */ 3608 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3609 } 3610 } 3611 3612 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 3613 aconnector->fake_enable = false; 3614 3615 if (aconnector->dc_sink) 3616 dc_sink_release(aconnector->dc_sink); 3617 aconnector->dc_sink = NULL; 3618 amdgpu_dm_update_connector_after_detect(aconnector); 3619 } 3620 drm_connector_list_iter_end(&iter); 3621 3622 dm_destroy_cached_state(adev); 3623 3624 /* Do mst topology probing after resuming cached state*/ 3625 drm_connector_list_iter_begin(ddev, &iter); 3626 drm_for_each_connector_iter(connector, &iter) { 3627 bool init = false; 3628 3629 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3630 continue; 3631 3632 aconnector = to_amdgpu_dm_connector(connector); 3633 if (aconnector->dc_link->type != dc_connection_mst_branch || 3634 aconnector->mst_root) 3635 continue; 3636 3637 scoped_guard(mutex, &aconnector->mst_mgr.lock) { 3638 init = !aconnector->mst_mgr.mst_primary; 3639 } 3640 if (init) 3641 dm_helpers_dp_mst_start_top_mgr(aconnector->dc_link->ctx, 3642 aconnector->dc_link, false); 3643 else 3644 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr); 3645 } 3646 drm_connector_list_iter_end(&iter); 3647 3648 /* Debug dump: list all DC links and their associated sinks after detection 3649 * is complete for all connectors. This provides a comprehensive view of the 3650 * final state without repeating the dump for each connector. 3651 */ 3652 amdgpu_dm_dump_links_and_sinks(adev); 3653 3654 amdgpu_dm_irq_resume_late(adev); 3655 3656 amdgpu_dm_smu_write_watermarks_table(adev); 3657 3658 drm_kms_helper_hotplug_event(ddev); 3659 3660 return 0; 3661 } 3662 3663 /** 3664 * DOC: DM Lifecycle 3665 * 3666 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3667 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3668 * the base driver's device list to be initialized and torn down accordingly. 3669 * 3670 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3671 */ 3672 3673 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3674 .name = "dm", 3675 .early_init = dm_early_init, 3676 .late_init = dm_late_init, 3677 .sw_init = dm_sw_init, 3678 .sw_fini = dm_sw_fini, 3679 .early_fini = amdgpu_dm_early_fini, 3680 .hw_init = dm_hw_init, 3681 .hw_fini = dm_hw_fini, 3682 .suspend = dm_suspend, 3683 .resume = dm_resume, 3684 .is_idle = dm_is_idle, 3685 .wait_for_idle = dm_wait_for_idle, 3686 .check_soft_reset = dm_check_soft_reset, 3687 .soft_reset = dm_soft_reset, 3688 .set_clockgating_state = dm_set_clockgating_state, 3689 .set_powergating_state = dm_set_powergating_state, 3690 }; 3691 3692 const struct amdgpu_ip_block_version dm_ip_block = { 3693 .type = AMD_IP_BLOCK_TYPE_DCE, 3694 .major = 1, 3695 .minor = 0, 3696 .rev = 0, 3697 .funcs = &amdgpu_dm_funcs, 3698 }; 3699 3700 3701 /** 3702 * DOC: atomic 3703 * 3704 * *WIP* 3705 */ 3706 3707 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3708 .fb_create = amdgpu_display_user_framebuffer_create, 3709 .get_format_info = amdgpu_dm_plane_get_format_info, 3710 .atomic_check = amdgpu_dm_atomic_check, 3711 .atomic_commit = drm_atomic_helper_commit, 3712 }; 3713 3714 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3715 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3716 .atomic_commit_setup = amdgpu_dm_atomic_setup_commit, 3717 }; 3718 3719 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3720 { 3721 const struct drm_panel_backlight_quirk *panel_backlight_quirk; 3722 struct amdgpu_dm_backlight_caps *caps; 3723 struct drm_connector *conn_base; 3724 struct amdgpu_device *adev; 3725 struct drm_luminance_range_info *luminance_range; 3726 struct drm_device *drm; 3727 3728 if (aconnector->bl_idx == -1 || 3729 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3730 return; 3731 3732 conn_base = &aconnector->base; 3733 drm = conn_base->dev; 3734 adev = drm_to_adev(drm); 3735 3736 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3737 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3738 caps->aux_support = false; 3739 3740 if (caps->ext_caps->bits.oled == 1 3741 /* 3742 * || 3743 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3744 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3745 */) 3746 caps->aux_support = true; 3747 3748 if (amdgpu_backlight == 0) 3749 caps->aux_support = false; 3750 else if (amdgpu_backlight == 1) 3751 caps->aux_support = true; 3752 if (caps->aux_support) 3753 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX; 3754 3755 luminance_range = &conn_base->display_info.luminance_range; 3756 3757 if (luminance_range->max_luminance) 3758 caps->aux_max_input_signal = luminance_range->max_luminance; 3759 else 3760 caps->aux_max_input_signal = 512; 3761 3762 if (luminance_range->min_luminance) 3763 caps->aux_min_input_signal = luminance_range->min_luminance; 3764 else 3765 caps->aux_min_input_signal = 1; 3766 3767 panel_backlight_quirk = 3768 drm_get_panel_backlight_quirk(aconnector->drm_edid); 3769 if (!IS_ERR_OR_NULL(panel_backlight_quirk)) { 3770 if (panel_backlight_quirk->min_brightness) { 3771 caps->min_input_signal = 3772 panel_backlight_quirk->min_brightness - 1; 3773 drm_info(drm, 3774 "Applying panel backlight quirk, min_brightness: %d\n", 3775 caps->min_input_signal); 3776 } 3777 if (panel_backlight_quirk->brightness_mask) { 3778 drm_info(drm, 3779 "Applying panel backlight quirk, brightness_mask: 0x%X\n", 3780 panel_backlight_quirk->brightness_mask); 3781 caps->brightness_mask = 3782 panel_backlight_quirk->brightness_mask; 3783 } 3784 } 3785 } 3786 3787 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T)) 3788 3789 void amdgpu_dm_update_connector_after_detect( 3790 struct amdgpu_dm_connector *aconnector) 3791 { 3792 struct drm_connector *connector = &aconnector->base; 3793 struct dc_sink *sink __free(sink_release) = NULL; 3794 struct drm_device *dev = connector->dev; 3795 3796 /* MST handled by drm_mst framework */ 3797 if (aconnector->mst_mgr.mst_state == true) 3798 return; 3799 3800 sink = aconnector->dc_link->local_sink; 3801 if (sink) 3802 dc_sink_retain(sink); 3803 3804 /* 3805 * Edid mgmt connector gets first update only in mode_valid hook and then 3806 * the connector sink is set to either fake or physical sink depends on link status. 3807 * Skip if already done during boot. 3808 */ 3809 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3810 && aconnector->dc_em_sink) { 3811 3812 /* 3813 * For S3 resume with headless use eml_sink to fake stream 3814 * because on resume connector->sink is set to NULL 3815 */ 3816 guard(mutex)(&dev->mode_config.mutex); 3817 3818 if (sink) { 3819 if (aconnector->dc_sink) { 3820 amdgpu_dm_update_freesync_caps(connector, NULL); 3821 /* 3822 * retain and release below are used to 3823 * bump up refcount for sink because the link doesn't point 3824 * to it anymore after disconnect, so on next crtc to connector 3825 * reshuffle by UMD we will get into unwanted dc_sink release 3826 */ 3827 dc_sink_release(aconnector->dc_sink); 3828 } 3829 aconnector->dc_sink = sink; 3830 dc_sink_retain(aconnector->dc_sink); 3831 amdgpu_dm_update_freesync_caps(connector, 3832 aconnector->drm_edid); 3833 } else { 3834 amdgpu_dm_update_freesync_caps(connector, NULL); 3835 if (!aconnector->dc_sink) { 3836 aconnector->dc_sink = aconnector->dc_em_sink; 3837 dc_sink_retain(aconnector->dc_sink); 3838 } 3839 } 3840 3841 return; 3842 } 3843 3844 /* 3845 * TODO: temporary guard to look for proper fix 3846 * if this sink is MST sink, we should not do anything 3847 */ 3848 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 3849 return; 3850 3851 if (aconnector->dc_sink == sink) { 3852 /* 3853 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3854 * Do nothing!! 3855 */ 3856 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n", 3857 aconnector->connector_id); 3858 return; 3859 } 3860 3861 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3862 aconnector->connector_id, aconnector->dc_sink, sink); 3863 3864 /* When polling, DRM has already locked the mutex for us. */ 3865 if (!drm_kms_helper_is_poll_worker()) 3866 mutex_lock(&dev->mode_config.mutex); 3867 3868 /* 3869 * 1. Update status of the drm connector 3870 * 2. Send an event and let userspace tell us what to do 3871 */ 3872 if (sink) { 3873 /* 3874 * TODO: check if we still need the S3 mode update workaround. 3875 * If yes, put it here. 3876 */ 3877 if (aconnector->dc_sink) { 3878 amdgpu_dm_update_freesync_caps(connector, NULL); 3879 dc_sink_release(aconnector->dc_sink); 3880 } 3881 3882 aconnector->dc_sink = sink; 3883 dc_sink_retain(aconnector->dc_sink); 3884 if (sink->dc_edid.length == 0) { 3885 aconnector->drm_edid = NULL; 3886 hdmi_cec_unset_edid(aconnector); 3887 if (aconnector->dc_link->aux_mode) { 3888 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3889 } 3890 } else { 3891 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid; 3892 3893 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length); 3894 drm_edid_connector_update(connector, aconnector->drm_edid); 3895 3896 hdmi_cec_set_edid(aconnector); 3897 if (aconnector->dc_link->aux_mode) 3898 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux, 3899 connector->display_info.source_physical_address); 3900 } 3901 3902 if (!aconnector->timing_requested) { 3903 aconnector->timing_requested = 3904 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3905 if (!aconnector->timing_requested) 3906 drm_err(dev, 3907 "failed to create aconnector->requested_timing\n"); 3908 } 3909 3910 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid); 3911 update_connector_ext_caps(aconnector); 3912 } else { 3913 hdmi_cec_unset_edid(aconnector); 3914 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3915 amdgpu_dm_update_freesync_caps(connector, NULL); 3916 aconnector->num_modes = 0; 3917 dc_sink_release(aconnector->dc_sink); 3918 aconnector->dc_sink = NULL; 3919 drm_edid_free(aconnector->drm_edid); 3920 aconnector->drm_edid = NULL; 3921 kfree(aconnector->timing_requested); 3922 aconnector->timing_requested = NULL; 3923 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3924 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3925 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3926 } 3927 3928 update_subconnector_property(aconnector); 3929 3930 /* When polling, the mutex will be unlocked for us by DRM. */ 3931 if (!drm_kms_helper_is_poll_worker()) 3932 mutex_unlock(&dev->mode_config.mutex); 3933 } 3934 3935 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3936 { 3937 struct drm_connector *connector = &aconnector->base; 3938 struct drm_device *dev = connector->dev; 3939 enum dc_connection_type new_connection_type = dc_connection_none; 3940 struct amdgpu_device *adev = drm_to_adev(dev); 3941 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3942 struct dc *dc = aconnector->dc_link->ctx->dc; 3943 bool ret = false; 3944 3945 if (adev->dm.disable_hpd_irq) 3946 return; 3947 3948 /* 3949 * In case of failure or MST no need to update connector status or notify the OS 3950 * since (for MST case) MST does this in its own context. 3951 */ 3952 guard(mutex)(&aconnector->hpd_lock); 3953 3954 if (adev->dm.hdcp_workqueue) { 3955 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3956 dm_con_state->update_hdcp = true; 3957 } 3958 if (aconnector->fake_enable) 3959 aconnector->fake_enable = false; 3960 3961 aconnector->timing_changed = false; 3962 3963 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3964 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3965 3966 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3967 emulated_link_detect(aconnector->dc_link); 3968 3969 drm_modeset_lock_all(dev); 3970 dm_restore_drm_connector_state(dev, connector); 3971 drm_modeset_unlock_all(dev); 3972 3973 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3974 drm_kms_helper_connector_hotplug_event(connector); 3975 } else { 3976 scoped_guard(mutex, &adev->dm.dc_lock) { 3977 dc_exit_ips_for_hw_access(dc); 3978 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3979 } 3980 if (ret) { 3981 /* w/a delay for certain panels */ 3982 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3983 amdgpu_dm_update_connector_after_detect(aconnector); 3984 3985 drm_modeset_lock_all(dev); 3986 dm_restore_drm_connector_state(dev, connector); 3987 drm_modeset_unlock_all(dev); 3988 3989 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3990 drm_kms_helper_connector_hotplug_event(connector); 3991 } 3992 } 3993 } 3994 3995 static void handle_hpd_irq(void *param) 3996 { 3997 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3998 3999 handle_hpd_irq_helper(aconnector); 4000 4001 } 4002 4003 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq, 4004 union hpd_irq_data hpd_irq_data) 4005 { 4006 struct hpd_rx_irq_offload_work *offload_work = 4007 kzalloc(sizeof(*offload_work), GFP_KERNEL); 4008 4009 if (!offload_work) { 4010 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n"); 4011 return; 4012 } 4013 4014 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 4015 offload_work->data = hpd_irq_data; 4016 offload_work->offload_wq = offload_wq; 4017 offload_work->adev = adev; 4018 4019 queue_work(offload_wq->wq, &offload_work->work); 4020 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 4021 } 4022 4023 static void handle_hpd_rx_irq(void *param) 4024 { 4025 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 4026 struct drm_connector *connector = &aconnector->base; 4027 struct drm_device *dev = connector->dev; 4028 struct dc_link *dc_link = aconnector->dc_link; 4029 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 4030 bool result = false; 4031 enum dc_connection_type new_connection_type = dc_connection_none; 4032 struct amdgpu_device *adev = drm_to_adev(dev); 4033 union hpd_irq_data hpd_irq_data; 4034 bool link_loss = false; 4035 bool has_left_work = false; 4036 int idx = dc_link->link_index; 4037 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 4038 struct dc *dc = aconnector->dc_link->ctx->dc; 4039 4040 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 4041 4042 if (adev->dm.disable_hpd_irq) 4043 return; 4044 4045 /* 4046 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 4047 * conflict, after implement i2c helper, this mutex should be 4048 * retired. 4049 */ 4050 mutex_lock(&aconnector->hpd_lock); 4051 4052 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 4053 &link_loss, true, &has_left_work); 4054 4055 if (!has_left_work) 4056 goto out; 4057 4058 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 4059 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4060 goto out; 4061 } 4062 4063 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 4064 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 4065 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 4066 bool skip = false; 4067 4068 /* 4069 * DOWN_REP_MSG_RDY is also handled by polling method 4070 * mgr->cbs->poll_hpd_irq() 4071 */ 4072 spin_lock(&offload_wq->offload_lock); 4073 skip = offload_wq->is_handling_mst_msg_rdy_event; 4074 4075 if (!skip) 4076 offload_wq->is_handling_mst_msg_rdy_event = true; 4077 4078 spin_unlock(&offload_wq->offload_lock); 4079 4080 if (!skip) 4081 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4082 4083 goto out; 4084 } 4085 4086 if (link_loss) { 4087 bool skip = false; 4088 4089 spin_lock(&offload_wq->offload_lock); 4090 skip = offload_wq->is_handling_link_loss; 4091 4092 if (!skip) 4093 offload_wq->is_handling_link_loss = true; 4094 4095 spin_unlock(&offload_wq->offload_lock); 4096 4097 if (!skip) 4098 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4099 4100 goto out; 4101 } 4102 } 4103 4104 out: 4105 if (result && !is_mst_root_connector) { 4106 /* Downstream Port status changed. */ 4107 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 4108 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 4109 4110 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4111 emulated_link_detect(dc_link); 4112 4113 if (aconnector->fake_enable) 4114 aconnector->fake_enable = false; 4115 4116 amdgpu_dm_update_connector_after_detect(aconnector); 4117 4118 4119 drm_modeset_lock_all(dev); 4120 dm_restore_drm_connector_state(dev, connector); 4121 drm_modeset_unlock_all(dev); 4122 4123 drm_kms_helper_connector_hotplug_event(connector); 4124 } else { 4125 bool ret = false; 4126 4127 mutex_lock(&adev->dm.dc_lock); 4128 dc_exit_ips_for_hw_access(dc); 4129 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 4130 mutex_unlock(&adev->dm.dc_lock); 4131 4132 if (ret) { 4133 if (aconnector->fake_enable) 4134 aconnector->fake_enable = false; 4135 4136 amdgpu_dm_update_connector_after_detect(aconnector); 4137 4138 drm_modeset_lock_all(dev); 4139 dm_restore_drm_connector_state(dev, connector); 4140 drm_modeset_unlock_all(dev); 4141 4142 drm_kms_helper_connector_hotplug_event(connector); 4143 } 4144 } 4145 } 4146 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 4147 if (adev->dm.hdcp_workqueue) 4148 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 4149 } 4150 4151 if (dc_link->type != dc_connection_mst_branch) 4152 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 4153 4154 mutex_unlock(&aconnector->hpd_lock); 4155 } 4156 4157 static int register_hpd_handlers(struct amdgpu_device *adev) 4158 { 4159 struct drm_device *dev = adev_to_drm(adev); 4160 struct drm_connector *connector; 4161 struct amdgpu_dm_connector *aconnector; 4162 const struct dc_link *dc_link; 4163 struct dc_interrupt_params int_params = {0}; 4164 4165 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4166 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4167 4168 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 4169 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, 4170 dmub_hpd_callback, true)) { 4171 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4172 return -EINVAL; 4173 } 4174 4175 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, 4176 dmub_hpd_callback, true)) { 4177 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4178 return -EINVAL; 4179 } 4180 4181 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY, 4182 dmub_hpd_sense_callback, true)) { 4183 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback"); 4184 return -EINVAL; 4185 } 4186 } 4187 4188 list_for_each_entry(connector, 4189 &dev->mode_config.connector_list, head) { 4190 4191 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 4192 continue; 4193 4194 aconnector = to_amdgpu_dm_connector(connector); 4195 dc_link = aconnector->dc_link; 4196 4197 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 4198 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4199 int_params.irq_source = dc_link->irq_source_hpd; 4200 4201 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4202 int_params.irq_source < DC_IRQ_SOURCE_HPD1 || 4203 int_params.irq_source > DC_IRQ_SOURCE_HPD6) { 4204 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n"); 4205 return -EINVAL; 4206 } 4207 4208 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4209 handle_hpd_irq, (void *) aconnector)) 4210 return -ENOMEM; 4211 } 4212 4213 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 4214 4215 /* Also register for DP short pulse (hpd_rx). */ 4216 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4217 int_params.irq_source = dc_link->irq_source_hpd_rx; 4218 4219 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4220 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX || 4221 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) { 4222 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n"); 4223 return -EINVAL; 4224 } 4225 4226 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4227 handle_hpd_rx_irq, (void *) aconnector)) 4228 return -ENOMEM; 4229 } 4230 } 4231 return 0; 4232 } 4233 4234 #if defined(CONFIG_DRM_AMD_DC_SI) 4235 /* Register IRQ sources and initialize IRQ callbacks */ 4236 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 4237 { 4238 struct dc *dc = adev->dm.dc; 4239 struct common_irq_params *c_irq_params; 4240 struct dc_interrupt_params int_params = {0}; 4241 int r; 4242 int i; 4243 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4244 4245 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4246 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4247 4248 /* 4249 * Actions of amdgpu_irq_add_id(): 4250 * 1. Register a set() function with base driver. 4251 * Base driver will call set() function to enable/disable an 4252 * interrupt in DC hardware. 4253 * 2. Register amdgpu_dm_irq_handler(). 4254 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4255 * coming from DC hardware. 4256 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4257 * for acknowledging and handling. 4258 */ 4259 4260 /* Use VBLANK interrupt */ 4261 for (i = 0; i < adev->mode_info.num_crtc; i++) { 4262 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 4263 if (r) { 4264 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4265 return r; 4266 } 4267 4268 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4269 int_params.irq_source = 4270 dc_interrupt_to_irq_source(dc, i + 1, 0); 4271 4272 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4273 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4274 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4275 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4276 return -EINVAL; 4277 } 4278 4279 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4280 4281 c_irq_params->adev = adev; 4282 c_irq_params->irq_src = int_params.irq_source; 4283 4284 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4285 dm_crtc_high_irq, c_irq_params)) 4286 return -ENOMEM; 4287 } 4288 4289 /* Use GRPH_PFLIP interrupt */ 4290 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4291 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4292 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4293 if (r) { 4294 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4295 return r; 4296 } 4297 4298 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4299 int_params.irq_source = 4300 dc_interrupt_to_irq_source(dc, i, 0); 4301 4302 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4303 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4304 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4305 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4306 return -EINVAL; 4307 } 4308 4309 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4310 4311 c_irq_params->adev = adev; 4312 c_irq_params->irq_src = int_params.irq_source; 4313 4314 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4315 dm_pflip_high_irq, c_irq_params)) 4316 return -ENOMEM; 4317 } 4318 4319 /* HPD */ 4320 r = amdgpu_irq_add_id(adev, client_id, 4321 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4322 if (r) { 4323 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4324 return r; 4325 } 4326 4327 r = register_hpd_handlers(adev); 4328 4329 return r; 4330 } 4331 #endif 4332 4333 /* Register IRQ sources and initialize IRQ callbacks */ 4334 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 4335 { 4336 struct dc *dc = adev->dm.dc; 4337 struct common_irq_params *c_irq_params; 4338 struct dc_interrupt_params int_params = {0}; 4339 int r; 4340 int i; 4341 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4342 4343 if (adev->family >= AMDGPU_FAMILY_AI) 4344 client_id = SOC15_IH_CLIENTID_DCE; 4345 4346 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4347 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4348 4349 /* 4350 * Actions of amdgpu_irq_add_id(): 4351 * 1. Register a set() function with base driver. 4352 * Base driver will call set() function to enable/disable an 4353 * interrupt in DC hardware. 4354 * 2. Register amdgpu_dm_irq_handler(). 4355 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4356 * coming from DC hardware. 4357 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4358 * for acknowledging and handling. 4359 */ 4360 4361 /* Use VBLANK interrupt */ 4362 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 4363 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 4364 if (r) { 4365 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4366 return r; 4367 } 4368 4369 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4370 int_params.irq_source = 4371 dc_interrupt_to_irq_source(dc, i, 0); 4372 4373 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4374 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4375 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4376 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4377 return -EINVAL; 4378 } 4379 4380 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4381 4382 c_irq_params->adev = adev; 4383 c_irq_params->irq_src = int_params.irq_source; 4384 4385 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4386 dm_crtc_high_irq, c_irq_params)) 4387 return -ENOMEM; 4388 } 4389 4390 /* Use VUPDATE interrupt */ 4391 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 4392 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 4393 if (r) { 4394 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4395 return r; 4396 } 4397 4398 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4399 int_params.irq_source = 4400 dc_interrupt_to_irq_source(dc, i, 0); 4401 4402 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4403 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4404 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4405 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4406 return -EINVAL; 4407 } 4408 4409 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4410 4411 c_irq_params->adev = adev; 4412 c_irq_params->irq_src = int_params.irq_source; 4413 4414 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4415 dm_vupdate_high_irq, c_irq_params)) 4416 return -ENOMEM; 4417 } 4418 4419 /* Use GRPH_PFLIP interrupt */ 4420 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4421 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4422 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4423 if (r) { 4424 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4425 return r; 4426 } 4427 4428 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4429 int_params.irq_source = 4430 dc_interrupt_to_irq_source(dc, i, 0); 4431 4432 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4433 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4434 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4435 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4436 return -EINVAL; 4437 } 4438 4439 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4440 4441 c_irq_params->adev = adev; 4442 c_irq_params->irq_src = int_params.irq_source; 4443 4444 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4445 dm_pflip_high_irq, c_irq_params)) 4446 return -ENOMEM; 4447 } 4448 4449 /* HPD */ 4450 r = amdgpu_irq_add_id(adev, client_id, 4451 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4452 if (r) { 4453 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4454 return r; 4455 } 4456 4457 r = register_hpd_handlers(adev); 4458 4459 return r; 4460 } 4461 4462 /* Register IRQ sources and initialize IRQ callbacks */ 4463 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 4464 { 4465 struct dc *dc = adev->dm.dc; 4466 struct common_irq_params *c_irq_params; 4467 struct dc_interrupt_params int_params = {0}; 4468 int r; 4469 int i; 4470 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4471 static const unsigned int vrtl_int_srcid[] = { 4472 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 4473 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 4474 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 4475 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 4476 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 4477 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 4478 }; 4479 #endif 4480 4481 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4482 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4483 4484 /* 4485 * Actions of amdgpu_irq_add_id(): 4486 * 1. Register a set() function with base driver. 4487 * Base driver will call set() function to enable/disable an 4488 * interrupt in DC hardware. 4489 * 2. Register amdgpu_dm_irq_handler(). 4490 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4491 * coming from DC hardware. 4492 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4493 * for acknowledging and handling. 4494 */ 4495 4496 /* Use VSTARTUP interrupt */ 4497 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 4498 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 4499 i++) { 4500 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 4501 4502 if (r) { 4503 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4504 return r; 4505 } 4506 4507 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4508 int_params.irq_source = 4509 dc_interrupt_to_irq_source(dc, i, 0); 4510 4511 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4512 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4513 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4514 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4515 return -EINVAL; 4516 } 4517 4518 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4519 4520 c_irq_params->adev = adev; 4521 c_irq_params->irq_src = int_params.irq_source; 4522 4523 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4524 dm_crtc_high_irq, c_irq_params)) 4525 return -ENOMEM; 4526 } 4527 4528 /* Use otg vertical line interrupt */ 4529 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4530 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 4531 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 4532 vrtl_int_srcid[i], &adev->vline0_irq); 4533 4534 if (r) { 4535 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n"); 4536 return r; 4537 } 4538 4539 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4540 int_params.irq_source = 4541 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 4542 4543 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4544 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 || 4545 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) { 4546 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n"); 4547 return -EINVAL; 4548 } 4549 4550 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 4551 - DC_IRQ_SOURCE_DC1_VLINE0]; 4552 4553 c_irq_params->adev = adev; 4554 c_irq_params->irq_src = int_params.irq_source; 4555 4556 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4557 dm_dcn_vertical_interrupt0_high_irq, 4558 c_irq_params)) 4559 return -ENOMEM; 4560 } 4561 #endif 4562 4563 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 4564 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 4565 * to trigger at end of each vblank, regardless of state of the lock, 4566 * matching DCE behaviour. 4567 */ 4568 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 4569 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 4570 i++) { 4571 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 4572 4573 if (r) { 4574 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4575 return r; 4576 } 4577 4578 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4579 int_params.irq_source = 4580 dc_interrupt_to_irq_source(dc, i, 0); 4581 4582 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4583 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4584 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4585 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4586 return -EINVAL; 4587 } 4588 4589 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4590 4591 c_irq_params->adev = adev; 4592 c_irq_params->irq_src = int_params.irq_source; 4593 4594 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4595 dm_vupdate_high_irq, c_irq_params)) 4596 return -ENOMEM; 4597 } 4598 4599 /* Use GRPH_PFLIP interrupt */ 4600 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 4601 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 4602 i++) { 4603 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 4604 if (r) { 4605 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4606 return r; 4607 } 4608 4609 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4610 int_params.irq_source = 4611 dc_interrupt_to_irq_source(dc, i, 0); 4612 4613 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4614 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4615 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4616 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4617 return -EINVAL; 4618 } 4619 4620 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4621 4622 c_irq_params->adev = adev; 4623 c_irq_params->irq_src = int_params.irq_source; 4624 4625 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4626 dm_pflip_high_irq, c_irq_params)) 4627 return -ENOMEM; 4628 } 4629 4630 /* HPD */ 4631 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 4632 &adev->hpd_irq); 4633 if (r) { 4634 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4635 return r; 4636 } 4637 4638 r = register_hpd_handlers(adev); 4639 4640 return r; 4641 } 4642 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 4643 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 4644 { 4645 struct dc *dc = adev->dm.dc; 4646 struct common_irq_params *c_irq_params; 4647 struct dc_interrupt_params int_params = {0}; 4648 int r, i; 4649 4650 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4651 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4652 4653 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 4654 &adev->dmub_outbox_irq); 4655 if (r) { 4656 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n"); 4657 return r; 4658 } 4659 4660 if (dc->ctx->dmub_srv) { 4661 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 4662 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4663 int_params.irq_source = 4664 dc_interrupt_to_irq_source(dc, i, 0); 4665 4666 c_irq_params = &adev->dm.dmub_outbox_params[0]; 4667 4668 c_irq_params->adev = adev; 4669 c_irq_params->irq_src = int_params.irq_source; 4670 4671 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4672 dm_dmub_outbox1_low_irq, c_irq_params)) 4673 return -ENOMEM; 4674 } 4675 4676 return 0; 4677 } 4678 4679 /* 4680 * Acquires the lock for the atomic state object and returns 4681 * the new atomic state. 4682 * 4683 * This should only be called during atomic check. 4684 */ 4685 int dm_atomic_get_state(struct drm_atomic_state *state, 4686 struct dm_atomic_state **dm_state) 4687 { 4688 struct drm_device *dev = state->dev; 4689 struct amdgpu_device *adev = drm_to_adev(dev); 4690 struct amdgpu_display_manager *dm = &adev->dm; 4691 struct drm_private_state *priv_state; 4692 4693 if (*dm_state) 4694 return 0; 4695 4696 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 4697 if (IS_ERR(priv_state)) 4698 return PTR_ERR(priv_state); 4699 4700 *dm_state = to_dm_atomic_state(priv_state); 4701 4702 return 0; 4703 } 4704 4705 static struct dm_atomic_state * 4706 dm_atomic_get_new_state(struct drm_atomic_state *state) 4707 { 4708 struct drm_device *dev = state->dev; 4709 struct amdgpu_device *adev = drm_to_adev(dev); 4710 struct amdgpu_display_manager *dm = &adev->dm; 4711 struct drm_private_obj *obj; 4712 struct drm_private_state *new_obj_state; 4713 int i; 4714 4715 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 4716 if (obj->funcs == dm->atomic_obj.funcs) 4717 return to_dm_atomic_state(new_obj_state); 4718 } 4719 4720 return NULL; 4721 } 4722 4723 static struct drm_private_state * 4724 dm_atomic_duplicate_state(struct drm_private_obj *obj) 4725 { 4726 struct dm_atomic_state *old_state, *new_state; 4727 4728 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 4729 if (!new_state) 4730 return NULL; 4731 4732 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 4733 4734 old_state = to_dm_atomic_state(obj->state); 4735 4736 if (old_state && old_state->context) 4737 new_state->context = dc_state_create_copy(old_state->context); 4738 4739 if (!new_state->context) { 4740 kfree(new_state); 4741 return NULL; 4742 } 4743 4744 return &new_state->base; 4745 } 4746 4747 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 4748 struct drm_private_state *state) 4749 { 4750 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 4751 4752 if (dm_state && dm_state->context) 4753 dc_state_release(dm_state->context); 4754 4755 kfree(dm_state); 4756 } 4757 4758 static struct drm_private_state_funcs dm_atomic_state_funcs = { 4759 .atomic_duplicate_state = dm_atomic_duplicate_state, 4760 .atomic_destroy_state = dm_atomic_destroy_state, 4761 }; 4762 4763 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 4764 { 4765 struct dm_atomic_state *state; 4766 int r; 4767 4768 adev->mode_info.mode_config_initialized = true; 4769 4770 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 4771 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 4772 4773 adev_to_drm(adev)->mode_config.max_width = 16384; 4774 adev_to_drm(adev)->mode_config.max_height = 16384; 4775 4776 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4777 if (adev->asic_type == CHIP_HAWAII) 4778 /* disable prefer shadow for now due to hibernation issues */ 4779 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4780 else 4781 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4782 /* indicates support for immediate flip */ 4783 adev_to_drm(adev)->mode_config.async_page_flip = true; 4784 4785 state = kzalloc(sizeof(*state), GFP_KERNEL); 4786 if (!state) 4787 return -ENOMEM; 4788 4789 state->context = dc_state_create_current_copy(adev->dm.dc); 4790 if (!state->context) { 4791 kfree(state); 4792 return -ENOMEM; 4793 } 4794 4795 drm_atomic_private_obj_init(adev_to_drm(adev), 4796 &adev->dm.atomic_obj, 4797 &state->base, 4798 &dm_atomic_state_funcs); 4799 4800 r = amdgpu_display_modeset_create_props(adev); 4801 if (r) { 4802 dc_state_release(state->context); 4803 kfree(state); 4804 return r; 4805 } 4806 4807 #ifdef AMD_PRIVATE_COLOR 4808 if (amdgpu_dm_create_color_properties(adev)) { 4809 dc_state_release(state->context); 4810 kfree(state); 4811 return -ENOMEM; 4812 } 4813 #endif 4814 4815 r = amdgpu_dm_audio_init(adev); 4816 if (r) { 4817 dc_state_release(state->context); 4818 kfree(state); 4819 return r; 4820 } 4821 4822 return 0; 4823 } 4824 4825 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4826 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4827 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4828 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4829 4830 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4831 int bl_idx) 4832 { 4833 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx]; 4834 4835 if (caps->caps_valid) 4836 return; 4837 4838 #if defined(CONFIG_ACPI) 4839 amdgpu_acpi_get_backlight_caps(caps); 4840 4841 /* validate the firmware value is sane */ 4842 if (caps->caps_valid) { 4843 int spread = caps->max_input_signal - caps->min_input_signal; 4844 4845 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4846 caps->min_input_signal < 0 || 4847 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4848 spread < AMDGPU_DM_MIN_SPREAD) { 4849 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4850 caps->min_input_signal, caps->max_input_signal); 4851 caps->caps_valid = false; 4852 } 4853 } 4854 4855 if (!caps->caps_valid) { 4856 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4857 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4858 caps->caps_valid = true; 4859 } 4860 #else 4861 if (caps->aux_support) 4862 return; 4863 4864 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4865 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4866 caps->caps_valid = true; 4867 #endif 4868 } 4869 4870 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4871 unsigned int *min, unsigned int *max) 4872 { 4873 if (!caps) 4874 return 0; 4875 4876 if (caps->aux_support) { 4877 // Firmware limits are in nits, DC API wants millinits. 4878 *max = 1000 * caps->aux_max_input_signal; 4879 *min = 1000 * caps->aux_min_input_signal; 4880 } else { 4881 // Firmware limits are 8-bit, PWM control is 16-bit. 4882 *max = 0x101 * caps->max_input_signal; 4883 *min = 0x101 * caps->min_input_signal; 4884 } 4885 return 1; 4886 } 4887 4888 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */ 4889 static inline u32 scale_input_to_fw(int min, int max, u64 input) 4890 { 4891 return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min); 4892 } 4893 4894 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */ 4895 static inline u32 scale_fw_to_input(int min, int max, u64 input) 4896 { 4897 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL); 4898 } 4899 4900 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps, 4901 unsigned int min, unsigned int max, 4902 uint32_t *user_brightness) 4903 { 4904 u32 brightness = scale_input_to_fw(min, max, *user_brightness); 4905 u8 lower_signal, upper_signal, upper_lum, lower_lum, lum; 4906 int left, right; 4907 4908 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE) 4909 return; 4910 4911 if (!caps->data_points) 4912 return; 4913 4914 /* 4915 * Handle the case where brightness is below the first data point 4916 * Interpolate between (0,0) and (first_signal, first_lum) 4917 */ 4918 if (brightness < caps->luminance_data[0].input_signal) { 4919 lum = DIV_ROUND_CLOSEST(caps->luminance_data[0].luminance * brightness, 4920 caps->luminance_data[0].input_signal); 4921 goto scale; 4922 } 4923 4924 left = 0; 4925 right = caps->data_points - 1; 4926 while (left <= right) { 4927 int mid = left + (right - left) / 2; 4928 u8 signal = caps->luminance_data[mid].input_signal; 4929 4930 /* Exact match found */ 4931 if (signal == brightness) { 4932 lum = caps->luminance_data[mid].luminance; 4933 goto scale; 4934 } 4935 4936 if (signal < brightness) 4937 left = mid + 1; 4938 else 4939 right = mid - 1; 4940 } 4941 4942 /* verify bound */ 4943 if (left >= caps->data_points) 4944 left = caps->data_points - 1; 4945 4946 /* At this point, left > right */ 4947 lower_signal = caps->luminance_data[right].input_signal; 4948 upper_signal = caps->luminance_data[left].input_signal; 4949 lower_lum = caps->luminance_data[right].luminance; 4950 upper_lum = caps->luminance_data[left].luminance; 4951 4952 /* interpolate */ 4953 if (right == left || !lower_lum) 4954 lum = upper_lum; 4955 else 4956 lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) * 4957 (brightness - lower_signal), 4958 upper_signal - lower_signal); 4959 scale: 4960 *user_brightness = scale_fw_to_input(min, max, 4961 DIV_ROUND_CLOSEST(lum * brightness, 101)); 4962 } 4963 4964 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4965 uint32_t brightness) 4966 { 4967 unsigned int min, max; 4968 4969 if (!get_brightness_range(caps, &min, &max)) 4970 return brightness; 4971 4972 convert_custom_brightness(caps, min, max, &brightness); 4973 4974 // Rescale 0..max to min..max 4975 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max); 4976 } 4977 4978 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4979 uint32_t brightness) 4980 { 4981 unsigned int min, max; 4982 4983 if (!get_brightness_range(caps, &min, &max)) 4984 return brightness; 4985 4986 if (brightness < min) 4987 return 0; 4988 // Rescale min..max to 0..max 4989 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min), 4990 max - min); 4991 } 4992 4993 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4994 int bl_idx, 4995 u32 user_brightness) 4996 { 4997 struct amdgpu_dm_backlight_caps *caps; 4998 struct dc_link *link; 4999 u32 brightness; 5000 bool rc, reallow_idle = false; 5001 5002 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5003 caps = &dm->backlight_caps[bl_idx]; 5004 5005 dm->brightness[bl_idx] = user_brightness; 5006 /* update scratch register */ 5007 if (bl_idx == 0) 5008 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 5009 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]); 5010 link = (struct dc_link *)dm->backlight_link[bl_idx]; 5011 5012 /* Apply brightness quirk */ 5013 if (caps->brightness_mask) 5014 brightness |= caps->brightness_mask; 5015 5016 /* Change brightness based on AUX property */ 5017 mutex_lock(&dm->dc_lock); 5018 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) { 5019 dc_allow_idle_optimizations(dm->dc, false); 5020 reallow_idle = true; 5021 } 5022 5023 if (trace_amdgpu_dm_brightness_enabled()) { 5024 trace_amdgpu_dm_brightness(__builtin_return_address(0), 5025 user_brightness, 5026 brightness, 5027 caps->aux_support, 5028 power_supply_is_system_supplied() > 0); 5029 } 5030 5031 if (caps->aux_support) { 5032 rc = dc_link_set_backlight_level_nits(link, true, brightness, 5033 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 5034 if (!rc) 5035 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 5036 } else { 5037 struct set_backlight_level_params backlight_level_params = { 0 }; 5038 5039 backlight_level_params.backlight_pwm_u16_16 = brightness; 5040 backlight_level_params.transition_time_in_ms = 0; 5041 5042 rc = dc_link_set_backlight_level(link, &backlight_level_params); 5043 if (!rc) 5044 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 5045 } 5046 5047 if (dm->dc->caps.ips_support && reallow_idle) 5048 dc_allow_idle_optimizations(dm->dc, true); 5049 5050 mutex_unlock(&dm->dc_lock); 5051 5052 if (rc) 5053 dm->actual_brightness[bl_idx] = user_brightness; 5054 } 5055 5056 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 5057 { 5058 struct amdgpu_display_manager *dm = bl_get_data(bd); 5059 int i; 5060 5061 for (i = 0; i < dm->num_of_edps; i++) { 5062 if (bd == dm->backlight_dev[i]) 5063 break; 5064 } 5065 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5066 i = 0; 5067 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 5068 5069 return 0; 5070 } 5071 5072 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 5073 int bl_idx) 5074 { 5075 int ret; 5076 struct amdgpu_dm_backlight_caps caps; 5077 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 5078 5079 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5080 caps = dm->backlight_caps[bl_idx]; 5081 5082 if (caps.aux_support) { 5083 u32 avg, peak; 5084 5085 if (!dc_link_get_backlight_level_nits(link, &avg, &peak)) 5086 return dm->brightness[bl_idx]; 5087 return convert_brightness_to_user(&caps, avg); 5088 } 5089 5090 ret = dc_link_get_backlight_level(link); 5091 5092 if (ret == DC_ERROR_UNEXPECTED) 5093 return dm->brightness[bl_idx]; 5094 5095 return convert_brightness_to_user(&caps, ret); 5096 } 5097 5098 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 5099 { 5100 struct amdgpu_display_manager *dm = bl_get_data(bd); 5101 int i; 5102 5103 for (i = 0; i < dm->num_of_edps; i++) { 5104 if (bd == dm->backlight_dev[i]) 5105 break; 5106 } 5107 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5108 i = 0; 5109 return amdgpu_dm_backlight_get_level(dm, i); 5110 } 5111 5112 static const struct backlight_ops amdgpu_dm_backlight_ops = { 5113 .options = BL_CORE_SUSPENDRESUME, 5114 .get_brightness = amdgpu_dm_backlight_get_brightness, 5115 .update_status = amdgpu_dm_backlight_update_status, 5116 }; 5117 5118 static void 5119 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 5120 { 5121 struct drm_device *drm = aconnector->base.dev; 5122 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 5123 struct backlight_properties props = { 0 }; 5124 struct amdgpu_dm_backlight_caps *caps; 5125 char bl_name[16]; 5126 int min, max; 5127 5128 if (aconnector->bl_idx == -1) 5129 return; 5130 5131 if (!acpi_video_backlight_use_native()) { 5132 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 5133 /* Try registering an ACPI video backlight device instead. */ 5134 acpi_video_register_backlight(); 5135 return; 5136 } 5137 5138 caps = &dm->backlight_caps[aconnector->bl_idx]; 5139 if (get_brightness_range(caps, &min, &max)) { 5140 if (power_supply_is_system_supplied() > 0) 5141 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100); 5142 else 5143 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100); 5144 /* min is zero, so max needs to be adjusted */ 5145 props.max_brightness = max - min; 5146 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max, 5147 caps->ac_level, caps->dc_level); 5148 } else 5149 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL; 5150 5151 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) { 5152 drm_info(drm, "Using custom brightness curve\n"); 5153 props.scale = BACKLIGHT_SCALE_NON_LINEAR; 5154 } else 5155 props.scale = BACKLIGHT_SCALE_LINEAR; 5156 props.type = BACKLIGHT_RAW; 5157 5158 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 5159 drm->primary->index + aconnector->bl_idx); 5160 5161 dm->backlight_dev[aconnector->bl_idx] = 5162 backlight_device_register(bl_name, aconnector->base.kdev, dm, 5163 &amdgpu_dm_backlight_ops, &props); 5164 dm->brightness[aconnector->bl_idx] = props.brightness; 5165 5166 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 5167 drm_err(drm, "DM: Backlight registration failed!\n"); 5168 dm->backlight_dev[aconnector->bl_idx] = NULL; 5169 } else 5170 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name); 5171 } 5172 5173 static int initialize_plane(struct amdgpu_display_manager *dm, 5174 struct amdgpu_mode_info *mode_info, int plane_id, 5175 enum drm_plane_type plane_type, 5176 const struct dc_plane_cap *plane_cap) 5177 { 5178 struct drm_plane *plane; 5179 unsigned long possible_crtcs; 5180 int ret = 0; 5181 5182 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 5183 if (!plane) { 5184 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n"); 5185 return -ENOMEM; 5186 } 5187 plane->type = plane_type; 5188 5189 /* 5190 * HACK: IGT tests expect that the primary plane for a CRTC 5191 * can only have one possible CRTC. Only expose support for 5192 * any CRTC if they're not going to be used as a primary plane 5193 * for a CRTC - like overlay or underlay planes. 5194 */ 5195 possible_crtcs = 1 << plane_id; 5196 if (plane_id >= dm->dc->caps.max_streams) 5197 possible_crtcs = 0xff; 5198 5199 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 5200 5201 if (ret) { 5202 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n"); 5203 kfree(plane); 5204 return ret; 5205 } 5206 5207 if (mode_info) 5208 mode_info->planes[plane_id] = plane; 5209 5210 return ret; 5211 } 5212 5213 5214 static void setup_backlight_device(struct amdgpu_display_manager *dm, 5215 struct amdgpu_dm_connector *aconnector) 5216 { 5217 struct amdgpu_dm_backlight_caps *caps; 5218 struct dc_link *link = aconnector->dc_link; 5219 int bl_idx = dm->num_of_edps; 5220 5221 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 5222 link->type == dc_connection_none) 5223 return; 5224 5225 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 5226 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 5227 return; 5228 } 5229 5230 aconnector->bl_idx = bl_idx; 5231 5232 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5233 dm->backlight_link[bl_idx] = link; 5234 dm->num_of_edps++; 5235 5236 update_connector_ext_caps(aconnector); 5237 caps = &dm->backlight_caps[aconnector->bl_idx]; 5238 5239 /* Only offer ABM property when non-OLED and user didn't turn off by module parameter */ 5240 if (!caps->ext_caps->bits.oled && amdgpu_dm_abm_level < 0) 5241 drm_object_attach_property(&aconnector->base.base, 5242 dm->adev->mode_info.abm_level_property, 5243 ABM_SYSFS_CONTROL); 5244 } 5245 5246 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 5247 5248 /* 5249 * In this architecture, the association 5250 * connector -> encoder -> crtc 5251 * id not really requried. The crtc and connector will hold the 5252 * display_index as an abstraction to use with DAL component 5253 * 5254 * Returns 0 on success 5255 */ 5256 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 5257 { 5258 struct amdgpu_display_manager *dm = &adev->dm; 5259 s32 i; 5260 struct amdgpu_dm_connector *aconnector = NULL; 5261 struct amdgpu_encoder *aencoder = NULL; 5262 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5263 u32 link_cnt; 5264 s32 primary_planes; 5265 enum dc_connection_type new_connection_type = dc_connection_none; 5266 const struct dc_plane_cap *plane; 5267 bool psr_feature_enabled = false; 5268 bool replay_feature_enabled = false; 5269 int max_overlay = dm->dc->caps.max_slave_planes; 5270 5271 dm->display_indexes_num = dm->dc->caps.max_streams; 5272 /* Update the actual used number of crtc */ 5273 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 5274 5275 amdgpu_dm_set_irq_funcs(adev); 5276 5277 link_cnt = dm->dc->caps.max_links; 5278 if (amdgpu_dm_mode_config_init(dm->adev)) { 5279 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n"); 5280 return -EINVAL; 5281 } 5282 5283 /* There is one primary plane per CRTC */ 5284 primary_planes = dm->dc->caps.max_streams; 5285 if (primary_planes > AMDGPU_MAX_PLANES) { 5286 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n"); 5287 return -EINVAL; 5288 } 5289 5290 /* 5291 * Initialize primary planes, implicit planes for legacy IOCTLS. 5292 * Order is reversed to match iteration order in atomic check. 5293 */ 5294 for (i = (primary_planes - 1); i >= 0; i--) { 5295 plane = &dm->dc->caps.planes[i]; 5296 5297 if (initialize_plane(dm, mode_info, i, 5298 DRM_PLANE_TYPE_PRIMARY, plane)) { 5299 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n"); 5300 goto fail; 5301 } 5302 } 5303 5304 /* 5305 * Initialize overlay planes, index starting after primary planes. 5306 * These planes have a higher DRM index than the primary planes since 5307 * they should be considered as having a higher z-order. 5308 * Order is reversed to match iteration order in atomic check. 5309 * 5310 * Only support DCN for now, and only expose one so we don't encourage 5311 * userspace to use up all the pipes. 5312 */ 5313 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 5314 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 5315 5316 /* Do not create overlay if MPO disabled */ 5317 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 5318 break; 5319 5320 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 5321 continue; 5322 5323 if (!plane->pixel_format_support.argb8888) 5324 continue; 5325 5326 if (max_overlay-- == 0) 5327 break; 5328 5329 if (initialize_plane(dm, NULL, primary_planes + i, 5330 DRM_PLANE_TYPE_OVERLAY, plane)) { 5331 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n"); 5332 goto fail; 5333 } 5334 } 5335 5336 for (i = 0; i < dm->dc->caps.max_streams; i++) 5337 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 5338 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n"); 5339 goto fail; 5340 } 5341 5342 /* Use Outbox interrupt */ 5343 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5344 case IP_VERSION(3, 0, 0): 5345 case IP_VERSION(3, 1, 2): 5346 case IP_VERSION(3, 1, 3): 5347 case IP_VERSION(3, 1, 4): 5348 case IP_VERSION(3, 1, 5): 5349 case IP_VERSION(3, 1, 6): 5350 case IP_VERSION(3, 2, 0): 5351 case IP_VERSION(3, 2, 1): 5352 case IP_VERSION(2, 1, 0): 5353 case IP_VERSION(3, 5, 0): 5354 case IP_VERSION(3, 5, 1): 5355 case IP_VERSION(3, 6, 0): 5356 case IP_VERSION(4, 0, 1): 5357 if (register_outbox_irq_handlers(dm->adev)) { 5358 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5359 goto fail; 5360 } 5361 break; 5362 default: 5363 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 5364 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5365 } 5366 5367 /* Determine whether to enable PSR support by default. */ 5368 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 5369 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5370 case IP_VERSION(3, 1, 2): 5371 case IP_VERSION(3, 1, 3): 5372 case IP_VERSION(3, 1, 4): 5373 case IP_VERSION(3, 1, 5): 5374 case IP_VERSION(3, 1, 6): 5375 case IP_VERSION(3, 2, 0): 5376 case IP_VERSION(3, 2, 1): 5377 case IP_VERSION(3, 5, 0): 5378 case IP_VERSION(3, 5, 1): 5379 case IP_VERSION(3, 6, 0): 5380 case IP_VERSION(4, 0, 1): 5381 psr_feature_enabled = true; 5382 break; 5383 default: 5384 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 5385 break; 5386 } 5387 } 5388 5389 /* Determine whether to enable Replay support by default. */ 5390 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) { 5391 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5392 case IP_VERSION(3, 1, 4): 5393 case IP_VERSION(3, 2, 0): 5394 case IP_VERSION(3, 2, 1): 5395 case IP_VERSION(3, 5, 0): 5396 case IP_VERSION(3, 5, 1): 5397 case IP_VERSION(3, 6, 0): 5398 replay_feature_enabled = true; 5399 break; 5400 5401 default: 5402 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK; 5403 break; 5404 } 5405 } 5406 5407 if (link_cnt > MAX_LINKS) { 5408 drm_err(adev_to_drm(adev), 5409 "KMS: Cannot support more than %d display indexes\n", 5410 MAX_LINKS); 5411 goto fail; 5412 } 5413 5414 /* loops over all connectors on the board */ 5415 for (i = 0; i < link_cnt; i++) { 5416 struct dc_link *link = NULL; 5417 5418 link = dc_get_link_at_index(dm->dc, i); 5419 5420 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) { 5421 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL); 5422 5423 if (!wbcon) { 5424 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n"); 5425 continue; 5426 } 5427 5428 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) { 5429 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n"); 5430 kfree(wbcon); 5431 continue; 5432 } 5433 5434 link->psr_settings.psr_feature_enabled = false; 5435 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED; 5436 5437 continue; 5438 } 5439 5440 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 5441 if (!aconnector) 5442 goto fail; 5443 5444 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 5445 if (!aencoder) 5446 goto fail; 5447 5448 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 5449 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n"); 5450 goto fail; 5451 } 5452 5453 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 5454 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n"); 5455 goto fail; 5456 } 5457 5458 if (dm->hpd_rx_offload_wq) 5459 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 5460 aconnector; 5461 5462 if (!dc_link_detect_connection_type(link, &new_connection_type)) 5463 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 5464 5465 if (aconnector->base.force && new_connection_type == dc_connection_none) { 5466 emulated_link_detect(link); 5467 amdgpu_dm_update_connector_after_detect(aconnector); 5468 } else { 5469 bool ret = false; 5470 5471 mutex_lock(&dm->dc_lock); 5472 dc_exit_ips_for_hw_access(dm->dc); 5473 ret = dc_link_detect(link, DETECT_REASON_BOOT); 5474 mutex_unlock(&dm->dc_lock); 5475 5476 if (ret) { 5477 amdgpu_dm_update_connector_after_detect(aconnector); 5478 setup_backlight_device(dm, aconnector); 5479 5480 /* Disable PSR if Replay can be enabled */ 5481 if (replay_feature_enabled) 5482 if (amdgpu_dm_set_replay_caps(link, aconnector)) 5483 psr_feature_enabled = false; 5484 5485 if (psr_feature_enabled) { 5486 amdgpu_dm_set_psr_caps(link); 5487 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n", 5488 link->psr_settings.psr_feature_enabled, 5489 link->psr_settings.psr_version, 5490 link->dpcd_caps.psr_info.psr_version, 5491 link->dpcd_caps.psr_info.psr_dpcd_caps.raw, 5492 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap); 5493 } 5494 } 5495 } 5496 amdgpu_set_panel_orientation(&aconnector->base); 5497 } 5498 5499 /* Debug dump: list all DC links and their associated sinks after detection 5500 * is complete for all connectors. This provides a comprehensive view of the 5501 * final state without repeating the dump for each connector. 5502 */ 5503 amdgpu_dm_dump_links_and_sinks(adev); 5504 5505 /* Software is initialized. Now we can register interrupt handlers. */ 5506 switch (adev->asic_type) { 5507 #if defined(CONFIG_DRM_AMD_DC_SI) 5508 case CHIP_TAHITI: 5509 case CHIP_PITCAIRN: 5510 case CHIP_VERDE: 5511 case CHIP_OLAND: 5512 if (dce60_register_irq_handlers(dm->adev)) { 5513 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5514 goto fail; 5515 } 5516 break; 5517 #endif 5518 case CHIP_BONAIRE: 5519 case CHIP_HAWAII: 5520 case CHIP_KAVERI: 5521 case CHIP_KABINI: 5522 case CHIP_MULLINS: 5523 case CHIP_TONGA: 5524 case CHIP_FIJI: 5525 case CHIP_CARRIZO: 5526 case CHIP_STONEY: 5527 case CHIP_POLARIS11: 5528 case CHIP_POLARIS10: 5529 case CHIP_POLARIS12: 5530 case CHIP_VEGAM: 5531 case CHIP_VEGA10: 5532 case CHIP_VEGA12: 5533 case CHIP_VEGA20: 5534 if (dce110_register_irq_handlers(dm->adev)) { 5535 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5536 goto fail; 5537 } 5538 break; 5539 default: 5540 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5541 case IP_VERSION(1, 0, 0): 5542 case IP_VERSION(1, 0, 1): 5543 case IP_VERSION(2, 0, 2): 5544 case IP_VERSION(2, 0, 3): 5545 case IP_VERSION(2, 0, 0): 5546 case IP_VERSION(2, 1, 0): 5547 case IP_VERSION(3, 0, 0): 5548 case IP_VERSION(3, 0, 2): 5549 case IP_VERSION(3, 0, 3): 5550 case IP_VERSION(3, 0, 1): 5551 case IP_VERSION(3, 1, 2): 5552 case IP_VERSION(3, 1, 3): 5553 case IP_VERSION(3, 1, 4): 5554 case IP_VERSION(3, 1, 5): 5555 case IP_VERSION(3, 1, 6): 5556 case IP_VERSION(3, 2, 0): 5557 case IP_VERSION(3, 2, 1): 5558 case IP_VERSION(3, 5, 0): 5559 case IP_VERSION(3, 5, 1): 5560 case IP_VERSION(3, 6, 0): 5561 case IP_VERSION(4, 0, 1): 5562 if (dcn10_register_irq_handlers(dm->adev)) { 5563 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5564 goto fail; 5565 } 5566 break; 5567 default: 5568 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n", 5569 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5570 goto fail; 5571 } 5572 break; 5573 } 5574 5575 return 0; 5576 fail: 5577 kfree(aencoder); 5578 kfree(aconnector); 5579 5580 return -EINVAL; 5581 } 5582 5583 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 5584 { 5585 if (dm->atomic_obj.state) 5586 drm_atomic_private_obj_fini(&dm->atomic_obj); 5587 } 5588 5589 /****************************************************************************** 5590 * amdgpu_display_funcs functions 5591 *****************************************************************************/ 5592 5593 /* 5594 * dm_bandwidth_update - program display watermarks 5595 * 5596 * @adev: amdgpu_device pointer 5597 * 5598 * Calculate and program the display watermarks and line buffer allocation. 5599 */ 5600 static void dm_bandwidth_update(struct amdgpu_device *adev) 5601 { 5602 /* TODO: implement later */ 5603 } 5604 5605 static const struct amdgpu_display_funcs dm_display_funcs = { 5606 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 5607 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 5608 .backlight_set_level = NULL, /* never called for DC */ 5609 .backlight_get_level = NULL, /* never called for DC */ 5610 .hpd_sense = NULL,/* called unconditionally */ 5611 .hpd_set_polarity = NULL, /* called unconditionally */ 5612 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 5613 .page_flip_get_scanoutpos = 5614 dm_crtc_get_scanoutpos,/* called unconditionally */ 5615 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 5616 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 5617 }; 5618 5619 #if defined(CONFIG_DEBUG_KERNEL_DC) 5620 5621 static ssize_t s3_debug_store(struct device *device, 5622 struct device_attribute *attr, 5623 const char *buf, 5624 size_t count) 5625 { 5626 int ret; 5627 int s3_state; 5628 struct drm_device *drm_dev = dev_get_drvdata(device); 5629 struct amdgpu_device *adev = drm_to_adev(drm_dev); 5630 struct amdgpu_ip_block *ip_block; 5631 5632 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE); 5633 if (!ip_block) 5634 return -EINVAL; 5635 5636 ret = kstrtoint(buf, 0, &s3_state); 5637 5638 if (ret == 0) { 5639 if (s3_state) { 5640 dm_resume(ip_block); 5641 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 5642 } else 5643 dm_suspend(ip_block); 5644 } 5645 5646 return ret == 0 ? count : 0; 5647 } 5648 5649 DEVICE_ATTR_WO(s3_debug); 5650 5651 #endif 5652 5653 static int dm_init_microcode(struct amdgpu_device *adev) 5654 { 5655 char *fw_name_dmub; 5656 int r; 5657 5658 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5659 case IP_VERSION(2, 1, 0): 5660 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 5661 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 5662 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 5663 break; 5664 case IP_VERSION(3, 0, 0): 5665 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 5666 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 5667 else 5668 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 5669 break; 5670 case IP_VERSION(3, 0, 1): 5671 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 5672 break; 5673 case IP_VERSION(3, 0, 2): 5674 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 5675 break; 5676 case IP_VERSION(3, 0, 3): 5677 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 5678 break; 5679 case IP_VERSION(3, 1, 2): 5680 case IP_VERSION(3, 1, 3): 5681 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 5682 break; 5683 case IP_VERSION(3, 1, 4): 5684 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 5685 break; 5686 case IP_VERSION(3, 1, 5): 5687 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 5688 break; 5689 case IP_VERSION(3, 1, 6): 5690 fw_name_dmub = FIRMWARE_DCN316_DMUB; 5691 break; 5692 case IP_VERSION(3, 2, 0): 5693 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 5694 break; 5695 case IP_VERSION(3, 2, 1): 5696 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 5697 break; 5698 case IP_VERSION(3, 5, 0): 5699 fw_name_dmub = FIRMWARE_DCN_35_DMUB; 5700 break; 5701 case IP_VERSION(3, 5, 1): 5702 fw_name_dmub = FIRMWARE_DCN_351_DMUB; 5703 break; 5704 case IP_VERSION(3, 6, 0): 5705 fw_name_dmub = FIRMWARE_DCN_36_DMUB; 5706 break; 5707 case IP_VERSION(4, 0, 1): 5708 fw_name_dmub = FIRMWARE_DCN_401_DMUB; 5709 break; 5710 default: 5711 /* ASIC doesn't support DMUB. */ 5712 return 0; 5713 } 5714 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED, 5715 "%s", fw_name_dmub); 5716 return r; 5717 } 5718 5719 static int dm_early_init(struct amdgpu_ip_block *ip_block) 5720 { 5721 struct amdgpu_device *adev = ip_block->adev; 5722 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5723 struct atom_context *ctx = mode_info->atom_context; 5724 int index = GetIndexIntoMasterTable(DATA, Object_Header); 5725 u16 data_offset; 5726 5727 /* if there is no object header, skip DM */ 5728 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 5729 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 5730 drm_info(adev_to_drm(adev), "No object header, skipping DM\n"); 5731 return -ENOENT; 5732 } 5733 5734 switch (adev->asic_type) { 5735 #if defined(CONFIG_DRM_AMD_DC_SI) 5736 case CHIP_TAHITI: 5737 case CHIP_PITCAIRN: 5738 case CHIP_VERDE: 5739 adev->mode_info.num_crtc = 6; 5740 adev->mode_info.num_hpd = 6; 5741 adev->mode_info.num_dig = 6; 5742 break; 5743 case CHIP_OLAND: 5744 adev->mode_info.num_crtc = 2; 5745 adev->mode_info.num_hpd = 2; 5746 adev->mode_info.num_dig = 2; 5747 break; 5748 #endif 5749 case CHIP_BONAIRE: 5750 case CHIP_HAWAII: 5751 adev->mode_info.num_crtc = 6; 5752 adev->mode_info.num_hpd = 6; 5753 adev->mode_info.num_dig = 6; 5754 break; 5755 case CHIP_KAVERI: 5756 adev->mode_info.num_crtc = 4; 5757 adev->mode_info.num_hpd = 6; 5758 adev->mode_info.num_dig = 7; 5759 break; 5760 case CHIP_KABINI: 5761 case CHIP_MULLINS: 5762 adev->mode_info.num_crtc = 2; 5763 adev->mode_info.num_hpd = 6; 5764 adev->mode_info.num_dig = 6; 5765 break; 5766 case CHIP_FIJI: 5767 case CHIP_TONGA: 5768 adev->mode_info.num_crtc = 6; 5769 adev->mode_info.num_hpd = 6; 5770 adev->mode_info.num_dig = 7; 5771 break; 5772 case CHIP_CARRIZO: 5773 adev->mode_info.num_crtc = 3; 5774 adev->mode_info.num_hpd = 6; 5775 adev->mode_info.num_dig = 9; 5776 break; 5777 case CHIP_STONEY: 5778 adev->mode_info.num_crtc = 2; 5779 adev->mode_info.num_hpd = 6; 5780 adev->mode_info.num_dig = 9; 5781 break; 5782 case CHIP_POLARIS11: 5783 case CHIP_POLARIS12: 5784 adev->mode_info.num_crtc = 5; 5785 adev->mode_info.num_hpd = 5; 5786 adev->mode_info.num_dig = 5; 5787 break; 5788 case CHIP_POLARIS10: 5789 case CHIP_VEGAM: 5790 adev->mode_info.num_crtc = 6; 5791 adev->mode_info.num_hpd = 6; 5792 adev->mode_info.num_dig = 6; 5793 break; 5794 case CHIP_VEGA10: 5795 case CHIP_VEGA12: 5796 case CHIP_VEGA20: 5797 adev->mode_info.num_crtc = 6; 5798 adev->mode_info.num_hpd = 6; 5799 adev->mode_info.num_dig = 6; 5800 break; 5801 default: 5802 5803 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5804 case IP_VERSION(2, 0, 2): 5805 case IP_VERSION(3, 0, 0): 5806 adev->mode_info.num_crtc = 6; 5807 adev->mode_info.num_hpd = 6; 5808 adev->mode_info.num_dig = 6; 5809 break; 5810 case IP_VERSION(2, 0, 0): 5811 case IP_VERSION(3, 0, 2): 5812 adev->mode_info.num_crtc = 5; 5813 adev->mode_info.num_hpd = 5; 5814 adev->mode_info.num_dig = 5; 5815 break; 5816 case IP_VERSION(2, 0, 3): 5817 case IP_VERSION(3, 0, 3): 5818 adev->mode_info.num_crtc = 2; 5819 adev->mode_info.num_hpd = 2; 5820 adev->mode_info.num_dig = 2; 5821 break; 5822 case IP_VERSION(1, 0, 0): 5823 case IP_VERSION(1, 0, 1): 5824 case IP_VERSION(3, 0, 1): 5825 case IP_VERSION(2, 1, 0): 5826 case IP_VERSION(3, 1, 2): 5827 case IP_VERSION(3, 1, 3): 5828 case IP_VERSION(3, 1, 4): 5829 case IP_VERSION(3, 1, 5): 5830 case IP_VERSION(3, 1, 6): 5831 case IP_VERSION(3, 2, 0): 5832 case IP_VERSION(3, 2, 1): 5833 case IP_VERSION(3, 5, 0): 5834 case IP_VERSION(3, 5, 1): 5835 case IP_VERSION(3, 6, 0): 5836 case IP_VERSION(4, 0, 1): 5837 adev->mode_info.num_crtc = 4; 5838 adev->mode_info.num_hpd = 4; 5839 adev->mode_info.num_dig = 4; 5840 break; 5841 default: 5842 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n", 5843 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5844 return -EINVAL; 5845 } 5846 break; 5847 } 5848 5849 if (adev->mode_info.funcs == NULL) 5850 adev->mode_info.funcs = &dm_display_funcs; 5851 5852 /* 5853 * Note: Do NOT change adev->audio_endpt_rreg and 5854 * adev->audio_endpt_wreg because they are initialised in 5855 * amdgpu_device_init() 5856 */ 5857 #if defined(CONFIG_DEBUG_KERNEL_DC) 5858 device_create_file( 5859 adev_to_drm(adev)->dev, 5860 &dev_attr_s3_debug); 5861 #endif 5862 adev->dc_enabled = true; 5863 5864 return dm_init_microcode(adev); 5865 } 5866 5867 static bool modereset_required(struct drm_crtc_state *crtc_state) 5868 { 5869 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 5870 } 5871 5872 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 5873 { 5874 drm_encoder_cleanup(encoder); 5875 kfree(encoder); 5876 } 5877 5878 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 5879 .destroy = amdgpu_dm_encoder_destroy, 5880 }; 5881 5882 static int 5883 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 5884 const enum surface_pixel_format format, 5885 enum dc_color_space *color_space) 5886 { 5887 bool full_range; 5888 5889 *color_space = COLOR_SPACE_SRGB; 5890 5891 /* DRM color properties only affect non-RGB formats. */ 5892 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 5893 return 0; 5894 5895 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 5896 5897 switch (plane_state->color_encoding) { 5898 case DRM_COLOR_YCBCR_BT601: 5899 if (full_range) 5900 *color_space = COLOR_SPACE_YCBCR601; 5901 else 5902 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 5903 break; 5904 5905 case DRM_COLOR_YCBCR_BT709: 5906 if (full_range) 5907 *color_space = COLOR_SPACE_YCBCR709; 5908 else 5909 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 5910 break; 5911 5912 case DRM_COLOR_YCBCR_BT2020: 5913 if (full_range) 5914 *color_space = COLOR_SPACE_2020_YCBCR_FULL; 5915 else 5916 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 5917 break; 5918 5919 default: 5920 return -EINVAL; 5921 } 5922 5923 return 0; 5924 } 5925 5926 static int 5927 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 5928 const struct drm_plane_state *plane_state, 5929 const u64 tiling_flags, 5930 struct dc_plane_info *plane_info, 5931 struct dc_plane_address *address, 5932 bool tmz_surface) 5933 { 5934 const struct drm_framebuffer *fb = plane_state->fb; 5935 const struct amdgpu_framebuffer *afb = 5936 to_amdgpu_framebuffer(plane_state->fb); 5937 int ret; 5938 5939 memset(plane_info, 0, sizeof(*plane_info)); 5940 5941 switch (fb->format->format) { 5942 case DRM_FORMAT_C8: 5943 plane_info->format = 5944 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 5945 break; 5946 case DRM_FORMAT_RGB565: 5947 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 5948 break; 5949 case DRM_FORMAT_XRGB8888: 5950 case DRM_FORMAT_ARGB8888: 5951 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 5952 break; 5953 case DRM_FORMAT_XRGB2101010: 5954 case DRM_FORMAT_ARGB2101010: 5955 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 5956 break; 5957 case DRM_FORMAT_XBGR2101010: 5958 case DRM_FORMAT_ABGR2101010: 5959 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 5960 break; 5961 case DRM_FORMAT_XBGR8888: 5962 case DRM_FORMAT_ABGR8888: 5963 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 5964 break; 5965 case DRM_FORMAT_NV21: 5966 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 5967 break; 5968 case DRM_FORMAT_NV12: 5969 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 5970 break; 5971 case DRM_FORMAT_P010: 5972 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 5973 break; 5974 case DRM_FORMAT_XRGB16161616F: 5975 case DRM_FORMAT_ARGB16161616F: 5976 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 5977 break; 5978 case DRM_FORMAT_XBGR16161616F: 5979 case DRM_FORMAT_ABGR16161616F: 5980 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 5981 break; 5982 case DRM_FORMAT_XRGB16161616: 5983 case DRM_FORMAT_ARGB16161616: 5984 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 5985 break; 5986 case DRM_FORMAT_XBGR16161616: 5987 case DRM_FORMAT_ABGR16161616: 5988 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 5989 break; 5990 default: 5991 drm_err(adev_to_drm(adev), 5992 "Unsupported screen format %p4cc\n", 5993 &fb->format->format); 5994 return -EINVAL; 5995 } 5996 5997 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5998 case DRM_MODE_ROTATE_0: 5999 plane_info->rotation = ROTATION_ANGLE_0; 6000 break; 6001 case DRM_MODE_ROTATE_90: 6002 plane_info->rotation = ROTATION_ANGLE_90; 6003 break; 6004 case DRM_MODE_ROTATE_180: 6005 plane_info->rotation = ROTATION_ANGLE_180; 6006 break; 6007 case DRM_MODE_ROTATE_270: 6008 plane_info->rotation = ROTATION_ANGLE_270; 6009 break; 6010 default: 6011 plane_info->rotation = ROTATION_ANGLE_0; 6012 break; 6013 } 6014 6015 6016 plane_info->visible = true; 6017 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 6018 6019 plane_info->layer_index = plane_state->normalized_zpos; 6020 6021 ret = fill_plane_color_attributes(plane_state, plane_info->format, 6022 &plane_info->color_space); 6023 if (ret) 6024 return ret; 6025 6026 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 6027 plane_info->rotation, tiling_flags, 6028 &plane_info->tiling_info, 6029 &plane_info->plane_size, 6030 &plane_info->dcc, address, 6031 tmz_surface); 6032 if (ret) 6033 return ret; 6034 6035 amdgpu_dm_plane_fill_blending_from_plane_state( 6036 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 6037 &plane_info->global_alpha, &plane_info->global_alpha_value); 6038 6039 return 0; 6040 } 6041 6042 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 6043 struct dc_plane_state *dc_plane_state, 6044 struct drm_plane_state *plane_state, 6045 struct drm_crtc_state *crtc_state) 6046 { 6047 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6048 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 6049 struct dc_scaling_info scaling_info; 6050 struct dc_plane_info plane_info; 6051 int ret; 6052 6053 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 6054 if (ret) 6055 return ret; 6056 6057 dc_plane_state->src_rect = scaling_info.src_rect; 6058 dc_plane_state->dst_rect = scaling_info.dst_rect; 6059 dc_plane_state->clip_rect = scaling_info.clip_rect; 6060 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 6061 6062 ret = fill_dc_plane_info_and_addr(adev, plane_state, 6063 afb->tiling_flags, 6064 &plane_info, 6065 &dc_plane_state->address, 6066 afb->tmz_surface); 6067 if (ret) 6068 return ret; 6069 6070 dc_plane_state->format = plane_info.format; 6071 dc_plane_state->color_space = plane_info.color_space; 6072 dc_plane_state->format = plane_info.format; 6073 dc_plane_state->plane_size = plane_info.plane_size; 6074 dc_plane_state->rotation = plane_info.rotation; 6075 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 6076 dc_plane_state->stereo_format = plane_info.stereo_format; 6077 dc_plane_state->tiling_info = plane_info.tiling_info; 6078 dc_plane_state->visible = plane_info.visible; 6079 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 6080 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 6081 dc_plane_state->global_alpha = plane_info.global_alpha; 6082 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 6083 dc_plane_state->dcc = plane_info.dcc; 6084 dc_plane_state->layer_index = plane_info.layer_index; 6085 dc_plane_state->flip_int_enabled = true; 6086 6087 /* 6088 * Always set input transfer function, since plane state is refreshed 6089 * every time. 6090 */ 6091 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, 6092 plane_state, 6093 dc_plane_state); 6094 if (ret) 6095 return ret; 6096 6097 return 0; 6098 } 6099 6100 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 6101 struct rect *dirty_rect, int32_t x, 6102 s32 y, s32 width, s32 height, 6103 int *i, bool ffu) 6104 { 6105 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 6106 6107 dirty_rect->x = x; 6108 dirty_rect->y = y; 6109 dirty_rect->width = width; 6110 dirty_rect->height = height; 6111 6112 if (ffu) 6113 drm_dbg(plane->dev, 6114 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 6115 plane->base.id, width, height); 6116 else 6117 drm_dbg(plane->dev, 6118 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 6119 plane->base.id, x, y, width, height); 6120 6121 (*i)++; 6122 } 6123 6124 /** 6125 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 6126 * 6127 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 6128 * remote fb 6129 * @old_plane_state: Old state of @plane 6130 * @new_plane_state: New state of @plane 6131 * @crtc_state: New state of CRTC connected to the @plane 6132 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 6133 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled. 6134 * If PSR SU is enabled and damage clips are available, only the regions of the screen 6135 * that have changed will be updated. If PSR SU is not enabled, 6136 * or if damage clips are not available, the entire screen will be updated. 6137 * @dirty_regions_changed: dirty regions changed 6138 * 6139 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 6140 * (referred to as "damage clips" in DRM nomenclature) that require updating on 6141 * the eDP remote buffer. The responsibility of specifying the dirty regions is 6142 * amdgpu_dm's. 6143 * 6144 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 6145 * plane with regions that require flushing to the eDP remote buffer. In 6146 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 6147 * implicitly provide damage clips without any client support via the plane 6148 * bounds. 6149 */ 6150 static void fill_dc_dirty_rects(struct drm_plane *plane, 6151 struct drm_plane_state *old_plane_state, 6152 struct drm_plane_state *new_plane_state, 6153 struct drm_crtc_state *crtc_state, 6154 struct dc_flip_addrs *flip_addrs, 6155 bool is_psr_su, 6156 bool *dirty_regions_changed) 6157 { 6158 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6159 struct rect *dirty_rects = flip_addrs->dirty_rects; 6160 u32 num_clips; 6161 struct drm_mode_rect *clips; 6162 bool bb_changed; 6163 bool fb_changed; 6164 u32 i = 0; 6165 *dirty_regions_changed = false; 6166 6167 /* 6168 * Cursor plane has it's own dirty rect update interface. See 6169 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 6170 */ 6171 if (plane->type == DRM_PLANE_TYPE_CURSOR) 6172 return; 6173 6174 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 6175 goto ffu; 6176 6177 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 6178 clips = drm_plane_get_damage_clips(new_plane_state); 6179 6180 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 && 6181 is_psr_su))) 6182 goto ffu; 6183 6184 if (!dm_crtc_state->mpo_requested) { 6185 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 6186 goto ffu; 6187 6188 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 6189 fill_dc_dirty_rect(new_plane_state->plane, 6190 &dirty_rects[flip_addrs->dirty_rect_count], 6191 clips->x1, clips->y1, 6192 clips->x2 - clips->x1, clips->y2 - clips->y1, 6193 &flip_addrs->dirty_rect_count, 6194 false); 6195 return; 6196 } 6197 6198 /* 6199 * MPO is requested. Add entire plane bounding box to dirty rects if 6200 * flipped to or damaged. 6201 * 6202 * If plane is moved or resized, also add old bounding box to dirty 6203 * rects. 6204 */ 6205 fb_changed = old_plane_state->fb->base.id != 6206 new_plane_state->fb->base.id; 6207 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 6208 old_plane_state->crtc_y != new_plane_state->crtc_y || 6209 old_plane_state->crtc_w != new_plane_state->crtc_w || 6210 old_plane_state->crtc_h != new_plane_state->crtc_h); 6211 6212 drm_dbg(plane->dev, 6213 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 6214 new_plane_state->plane->base.id, 6215 bb_changed, fb_changed, num_clips); 6216 6217 *dirty_regions_changed = bb_changed; 6218 6219 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 6220 goto ffu; 6221 6222 if (bb_changed) { 6223 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6224 new_plane_state->crtc_x, 6225 new_plane_state->crtc_y, 6226 new_plane_state->crtc_w, 6227 new_plane_state->crtc_h, &i, false); 6228 6229 /* Add old plane bounding-box if plane is moved or resized */ 6230 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6231 old_plane_state->crtc_x, 6232 old_plane_state->crtc_y, 6233 old_plane_state->crtc_w, 6234 old_plane_state->crtc_h, &i, false); 6235 } 6236 6237 if (num_clips) { 6238 for (; i < num_clips; clips++) 6239 fill_dc_dirty_rect(new_plane_state->plane, 6240 &dirty_rects[i], clips->x1, 6241 clips->y1, clips->x2 - clips->x1, 6242 clips->y2 - clips->y1, &i, false); 6243 } else if (fb_changed && !bb_changed) { 6244 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6245 new_plane_state->crtc_x, 6246 new_plane_state->crtc_y, 6247 new_plane_state->crtc_w, 6248 new_plane_state->crtc_h, &i, false); 6249 } 6250 6251 flip_addrs->dirty_rect_count = i; 6252 return; 6253 6254 ffu: 6255 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 6256 dm_crtc_state->base.mode.crtc_hdisplay, 6257 dm_crtc_state->base.mode.crtc_vdisplay, 6258 &flip_addrs->dirty_rect_count, true); 6259 } 6260 6261 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 6262 const struct dm_connector_state *dm_state, 6263 struct dc_stream_state *stream) 6264 { 6265 enum amdgpu_rmx_type rmx_type; 6266 6267 struct rect src = { 0 }; /* viewport in composition space*/ 6268 struct rect dst = { 0 }; /* stream addressable area */ 6269 6270 /* no mode. nothing to be done */ 6271 if (!mode) 6272 return; 6273 6274 /* Full screen scaling by default */ 6275 src.width = mode->hdisplay; 6276 src.height = mode->vdisplay; 6277 dst.width = stream->timing.h_addressable; 6278 dst.height = stream->timing.v_addressable; 6279 6280 if (dm_state) { 6281 rmx_type = dm_state->scaling; 6282 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 6283 if (src.width * dst.height < 6284 src.height * dst.width) { 6285 /* height needs less upscaling/more downscaling */ 6286 dst.width = src.width * 6287 dst.height / src.height; 6288 } else { 6289 /* width needs less upscaling/more downscaling */ 6290 dst.height = src.height * 6291 dst.width / src.width; 6292 } 6293 } else if (rmx_type == RMX_CENTER) { 6294 dst = src; 6295 } 6296 6297 dst.x = (stream->timing.h_addressable - dst.width) / 2; 6298 dst.y = (stream->timing.v_addressable - dst.height) / 2; 6299 6300 if (dm_state->underscan_enable) { 6301 dst.x += dm_state->underscan_hborder / 2; 6302 dst.y += dm_state->underscan_vborder / 2; 6303 dst.width -= dm_state->underscan_hborder; 6304 dst.height -= dm_state->underscan_vborder; 6305 } 6306 } 6307 6308 stream->src = src; 6309 stream->dst = dst; 6310 6311 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 6312 dst.x, dst.y, dst.width, dst.height); 6313 6314 } 6315 6316 static enum dc_color_depth 6317 convert_color_depth_from_display_info(const struct drm_connector *connector, 6318 bool is_y420, int requested_bpc) 6319 { 6320 u8 bpc; 6321 6322 if (is_y420) { 6323 bpc = 8; 6324 6325 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 6326 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 6327 bpc = 16; 6328 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 6329 bpc = 12; 6330 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 6331 bpc = 10; 6332 } else { 6333 bpc = (uint8_t)connector->display_info.bpc; 6334 /* Assume 8 bpc by default if no bpc is specified. */ 6335 bpc = bpc ? bpc : 8; 6336 } 6337 6338 if (requested_bpc > 0) { 6339 /* 6340 * Cap display bpc based on the user requested value. 6341 * 6342 * The value for state->max_bpc may not correctly updated 6343 * depending on when the connector gets added to the state 6344 * or if this was called outside of atomic check, so it 6345 * can't be used directly. 6346 */ 6347 bpc = min_t(u8, bpc, requested_bpc); 6348 6349 /* Round down to the nearest even number. */ 6350 bpc = bpc - (bpc & 1); 6351 } 6352 6353 switch (bpc) { 6354 case 0: 6355 /* 6356 * Temporary Work around, DRM doesn't parse color depth for 6357 * EDID revision before 1.4 6358 * TODO: Fix edid parsing 6359 */ 6360 return COLOR_DEPTH_888; 6361 case 6: 6362 return COLOR_DEPTH_666; 6363 case 8: 6364 return COLOR_DEPTH_888; 6365 case 10: 6366 return COLOR_DEPTH_101010; 6367 case 12: 6368 return COLOR_DEPTH_121212; 6369 case 14: 6370 return COLOR_DEPTH_141414; 6371 case 16: 6372 return COLOR_DEPTH_161616; 6373 default: 6374 return COLOR_DEPTH_UNDEFINED; 6375 } 6376 } 6377 6378 static enum dc_aspect_ratio 6379 get_aspect_ratio(const struct drm_display_mode *mode_in) 6380 { 6381 /* 1-1 mapping, since both enums follow the HDMI spec. */ 6382 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 6383 } 6384 6385 static enum dc_color_space 6386 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 6387 const struct drm_connector_state *connector_state) 6388 { 6389 enum dc_color_space color_space = COLOR_SPACE_SRGB; 6390 6391 switch (connector_state->colorspace) { 6392 case DRM_MODE_COLORIMETRY_BT601_YCC: 6393 if (dc_crtc_timing->flags.Y_ONLY) 6394 color_space = COLOR_SPACE_YCBCR601_LIMITED; 6395 else 6396 color_space = COLOR_SPACE_YCBCR601; 6397 break; 6398 case DRM_MODE_COLORIMETRY_BT709_YCC: 6399 if (dc_crtc_timing->flags.Y_ONLY) 6400 color_space = COLOR_SPACE_YCBCR709_LIMITED; 6401 else 6402 color_space = COLOR_SPACE_YCBCR709; 6403 break; 6404 case DRM_MODE_COLORIMETRY_OPRGB: 6405 color_space = COLOR_SPACE_ADOBERGB; 6406 break; 6407 case DRM_MODE_COLORIMETRY_BT2020_RGB: 6408 case DRM_MODE_COLORIMETRY_BT2020_YCC: 6409 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 6410 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 6411 else 6412 color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 6413 break; 6414 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 6415 default: 6416 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 6417 color_space = COLOR_SPACE_SRGB; 6418 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED) 6419 color_space = COLOR_SPACE_SRGB_LIMITED; 6420 /* 6421 * 27030khz is the separation point between HDTV and SDTV 6422 * according to HDMI spec, we use YCbCr709 and YCbCr601 6423 * respectively 6424 */ 6425 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 6426 if (dc_crtc_timing->flags.Y_ONLY) 6427 color_space = 6428 COLOR_SPACE_YCBCR709_LIMITED; 6429 else 6430 color_space = COLOR_SPACE_YCBCR709; 6431 } else { 6432 if (dc_crtc_timing->flags.Y_ONLY) 6433 color_space = 6434 COLOR_SPACE_YCBCR601_LIMITED; 6435 else 6436 color_space = COLOR_SPACE_YCBCR601; 6437 } 6438 break; 6439 } 6440 6441 return color_space; 6442 } 6443 6444 static enum display_content_type 6445 get_output_content_type(const struct drm_connector_state *connector_state) 6446 { 6447 switch (connector_state->content_type) { 6448 default: 6449 case DRM_MODE_CONTENT_TYPE_NO_DATA: 6450 return DISPLAY_CONTENT_TYPE_NO_DATA; 6451 case DRM_MODE_CONTENT_TYPE_GRAPHICS: 6452 return DISPLAY_CONTENT_TYPE_GRAPHICS; 6453 case DRM_MODE_CONTENT_TYPE_PHOTO: 6454 return DISPLAY_CONTENT_TYPE_PHOTO; 6455 case DRM_MODE_CONTENT_TYPE_CINEMA: 6456 return DISPLAY_CONTENT_TYPE_CINEMA; 6457 case DRM_MODE_CONTENT_TYPE_GAME: 6458 return DISPLAY_CONTENT_TYPE_GAME; 6459 } 6460 } 6461 6462 static bool adjust_colour_depth_from_display_info( 6463 struct dc_crtc_timing *timing_out, 6464 const struct drm_display_info *info) 6465 { 6466 enum dc_color_depth depth = timing_out->display_color_depth; 6467 int normalized_clk; 6468 6469 do { 6470 normalized_clk = timing_out->pix_clk_100hz / 10; 6471 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 6472 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 6473 normalized_clk /= 2; 6474 /* Adjusting pix clock following on HDMI spec based on colour depth */ 6475 switch (depth) { 6476 case COLOR_DEPTH_888: 6477 break; 6478 case COLOR_DEPTH_101010: 6479 normalized_clk = (normalized_clk * 30) / 24; 6480 break; 6481 case COLOR_DEPTH_121212: 6482 normalized_clk = (normalized_clk * 36) / 24; 6483 break; 6484 case COLOR_DEPTH_161616: 6485 normalized_clk = (normalized_clk * 48) / 24; 6486 break; 6487 default: 6488 /* The above depths are the only ones valid for HDMI. */ 6489 return false; 6490 } 6491 if (normalized_clk <= info->max_tmds_clock) { 6492 timing_out->display_color_depth = depth; 6493 return true; 6494 } 6495 } while (--depth > COLOR_DEPTH_666); 6496 return false; 6497 } 6498 6499 static void fill_stream_properties_from_drm_display_mode( 6500 struct dc_stream_state *stream, 6501 const struct drm_display_mode *mode_in, 6502 const struct drm_connector *connector, 6503 const struct drm_connector_state *connector_state, 6504 const struct dc_stream_state *old_stream, 6505 int requested_bpc) 6506 { 6507 struct dc_crtc_timing *timing_out = &stream->timing; 6508 const struct drm_display_info *info = &connector->display_info; 6509 struct amdgpu_dm_connector *aconnector = NULL; 6510 struct hdmi_vendor_infoframe hv_frame; 6511 struct hdmi_avi_infoframe avi_frame; 6512 ssize_t err; 6513 6514 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 6515 aconnector = to_amdgpu_dm_connector(connector); 6516 6517 memset(&hv_frame, 0, sizeof(hv_frame)); 6518 memset(&avi_frame, 0, sizeof(avi_frame)); 6519 6520 timing_out->h_border_left = 0; 6521 timing_out->h_border_right = 0; 6522 timing_out->v_border_top = 0; 6523 timing_out->v_border_bottom = 0; 6524 /* TODO: un-hardcode */ 6525 if (drm_mode_is_420_only(info, mode_in) 6526 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6527 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6528 else if (drm_mode_is_420_also(info, mode_in) 6529 && aconnector 6530 && aconnector->force_yuv420_output) 6531 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6532 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422) 6533 && aconnector 6534 && aconnector->force_yuv422_output) 6535 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422; 6536 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 6537 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6538 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 6539 else 6540 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 6541 6542 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 6543 timing_out->display_color_depth = convert_color_depth_from_display_info( 6544 connector, 6545 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 6546 requested_bpc); 6547 timing_out->scan_type = SCANNING_TYPE_NODATA; 6548 timing_out->hdmi_vic = 0; 6549 6550 if (old_stream) { 6551 timing_out->vic = old_stream->timing.vic; 6552 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 6553 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 6554 } else { 6555 timing_out->vic = drm_match_cea_mode(mode_in); 6556 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 6557 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 6558 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 6559 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 6560 } 6561 6562 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6563 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, 6564 (struct drm_connector *)connector, 6565 mode_in); 6566 if (err < 0) 6567 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n", 6568 connector->name, err); 6569 timing_out->vic = avi_frame.video_code; 6570 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, 6571 (struct drm_connector *)connector, 6572 mode_in); 6573 if (err < 0) 6574 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n", 6575 connector->name, err); 6576 timing_out->hdmi_vic = hv_frame.vic; 6577 } 6578 6579 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) { 6580 timing_out->h_addressable = mode_in->hdisplay; 6581 timing_out->h_total = mode_in->htotal; 6582 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 6583 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 6584 timing_out->v_total = mode_in->vtotal; 6585 timing_out->v_addressable = mode_in->vdisplay; 6586 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 6587 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 6588 timing_out->pix_clk_100hz = mode_in->clock * 10; 6589 } else { 6590 timing_out->h_addressable = mode_in->crtc_hdisplay; 6591 timing_out->h_total = mode_in->crtc_htotal; 6592 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 6593 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 6594 timing_out->v_total = mode_in->crtc_vtotal; 6595 timing_out->v_addressable = mode_in->crtc_vdisplay; 6596 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 6597 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 6598 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 6599 } 6600 6601 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 6602 6603 stream->out_transfer_func.type = TF_TYPE_PREDEFINED; 6604 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB; 6605 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6606 if (!adjust_colour_depth_from_display_info(timing_out, info) && 6607 drm_mode_is_420_also(info, mode_in) && 6608 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 6609 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6610 adjust_colour_depth_from_display_info(timing_out, info); 6611 } 6612 } 6613 6614 stream->output_color_space = get_output_color_space(timing_out, connector_state); 6615 stream->content_type = get_output_content_type(connector_state); 6616 } 6617 6618 static void fill_audio_info(struct audio_info *audio_info, 6619 const struct drm_connector *drm_connector, 6620 const struct dc_sink *dc_sink) 6621 { 6622 int i = 0; 6623 int cea_revision = 0; 6624 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 6625 6626 audio_info->manufacture_id = edid_caps->manufacturer_id; 6627 audio_info->product_id = edid_caps->product_id; 6628 6629 cea_revision = drm_connector->display_info.cea_rev; 6630 6631 strscpy(audio_info->display_name, 6632 edid_caps->display_name, 6633 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 6634 6635 if (cea_revision >= 3) { 6636 audio_info->mode_count = edid_caps->audio_mode_count; 6637 6638 for (i = 0; i < audio_info->mode_count; ++i) { 6639 audio_info->modes[i].format_code = 6640 (enum audio_format_code) 6641 (edid_caps->audio_modes[i].format_code); 6642 audio_info->modes[i].channel_count = 6643 edid_caps->audio_modes[i].channel_count; 6644 audio_info->modes[i].sample_rates.all = 6645 edid_caps->audio_modes[i].sample_rate; 6646 audio_info->modes[i].sample_size = 6647 edid_caps->audio_modes[i].sample_size; 6648 } 6649 } 6650 6651 audio_info->flags.all = edid_caps->speaker_flags; 6652 6653 /* TODO: We only check for the progressive mode, check for interlace mode too */ 6654 if (drm_connector->latency_present[0]) { 6655 audio_info->video_latency = drm_connector->video_latency[0]; 6656 audio_info->audio_latency = drm_connector->audio_latency[0]; 6657 } 6658 6659 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 6660 6661 } 6662 6663 static void 6664 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 6665 struct drm_display_mode *dst_mode) 6666 { 6667 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 6668 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 6669 dst_mode->crtc_clock = src_mode->crtc_clock; 6670 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 6671 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 6672 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 6673 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 6674 dst_mode->crtc_htotal = src_mode->crtc_htotal; 6675 dst_mode->crtc_hskew = src_mode->crtc_hskew; 6676 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 6677 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 6678 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 6679 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 6680 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 6681 } 6682 6683 static void 6684 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 6685 const struct drm_display_mode *native_mode, 6686 bool scale_enabled) 6687 { 6688 if (scale_enabled || ( 6689 native_mode->clock == drm_mode->clock && 6690 native_mode->htotal == drm_mode->htotal && 6691 native_mode->vtotal == drm_mode->vtotal)) { 6692 if (native_mode->crtc_clock) 6693 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 6694 } else { 6695 /* no scaling nor amdgpu inserted, no need to patch */ 6696 } 6697 } 6698 6699 static struct dc_sink * 6700 create_fake_sink(struct drm_device *dev, struct dc_link *link) 6701 { 6702 struct dc_sink_init_data sink_init_data = { 0 }; 6703 struct dc_sink *sink = NULL; 6704 6705 sink_init_data.link = link; 6706 sink_init_data.sink_signal = link->connector_signal; 6707 6708 sink = dc_sink_create(&sink_init_data); 6709 if (!sink) { 6710 drm_err(dev, "Failed to create sink!\n"); 6711 return NULL; 6712 } 6713 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 6714 6715 return sink; 6716 } 6717 6718 static void set_multisync_trigger_params( 6719 struct dc_stream_state *stream) 6720 { 6721 struct dc_stream_state *master = NULL; 6722 6723 if (stream->triggered_crtc_reset.enabled) { 6724 master = stream->triggered_crtc_reset.event_source; 6725 stream->triggered_crtc_reset.event = 6726 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 6727 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 6728 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 6729 } 6730 } 6731 6732 static void set_master_stream(struct dc_stream_state *stream_set[], 6733 int stream_count) 6734 { 6735 int j, highest_rfr = 0, master_stream = 0; 6736 6737 for (j = 0; j < stream_count; j++) { 6738 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 6739 int refresh_rate = 0; 6740 6741 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 6742 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 6743 if (refresh_rate > highest_rfr) { 6744 highest_rfr = refresh_rate; 6745 master_stream = j; 6746 } 6747 } 6748 } 6749 for (j = 0; j < stream_count; j++) { 6750 if (stream_set[j]) 6751 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 6752 } 6753 } 6754 6755 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 6756 { 6757 int i = 0; 6758 struct dc_stream_state *stream; 6759 6760 if (context->stream_count < 2) 6761 return; 6762 for (i = 0; i < context->stream_count ; i++) { 6763 if (!context->streams[i]) 6764 continue; 6765 /* 6766 * TODO: add a function to read AMD VSDB bits and set 6767 * crtc_sync_master.multi_sync_enabled flag 6768 * For now it's set to false 6769 */ 6770 } 6771 6772 set_master_stream(context->streams, context->stream_count); 6773 6774 for (i = 0; i < context->stream_count ; i++) { 6775 stream = context->streams[i]; 6776 6777 if (!stream) 6778 continue; 6779 6780 set_multisync_trigger_params(stream); 6781 } 6782 } 6783 6784 /** 6785 * DOC: FreeSync Video 6786 * 6787 * When a userspace application wants to play a video, the content follows a 6788 * standard format definition that usually specifies the FPS for that format. 6789 * The below list illustrates some video format and the expected FPS, 6790 * respectively: 6791 * 6792 * - TV/NTSC (23.976 FPS) 6793 * - Cinema (24 FPS) 6794 * - TV/PAL (25 FPS) 6795 * - TV/NTSC (29.97 FPS) 6796 * - TV/NTSC (30 FPS) 6797 * - Cinema HFR (48 FPS) 6798 * - TV/PAL (50 FPS) 6799 * - Commonly used (60 FPS) 6800 * - Multiples of 24 (48,72,96 FPS) 6801 * 6802 * The list of standards video format is not huge and can be added to the 6803 * connector modeset list beforehand. With that, userspace can leverage 6804 * FreeSync to extends the front porch in order to attain the target refresh 6805 * rate. Such a switch will happen seamlessly, without screen blanking or 6806 * reprogramming of the output in any other way. If the userspace requests a 6807 * modesetting change compatible with FreeSync modes that only differ in the 6808 * refresh rate, DC will skip the full update and avoid blink during the 6809 * transition. For example, the video player can change the modesetting from 6810 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 6811 * causing any display blink. This same concept can be applied to a mode 6812 * setting change. 6813 */ 6814 static struct drm_display_mode * 6815 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 6816 bool use_probed_modes) 6817 { 6818 struct drm_display_mode *m, *m_pref = NULL; 6819 u16 current_refresh, highest_refresh; 6820 struct list_head *list_head = use_probed_modes ? 6821 &aconnector->base.probed_modes : 6822 &aconnector->base.modes; 6823 6824 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 6825 return NULL; 6826 6827 if (aconnector->freesync_vid_base.clock != 0) 6828 return &aconnector->freesync_vid_base; 6829 6830 /* Find the preferred mode */ 6831 list_for_each_entry(m, list_head, head) { 6832 if (m->type & DRM_MODE_TYPE_PREFERRED) { 6833 m_pref = m; 6834 break; 6835 } 6836 } 6837 6838 if (!m_pref) { 6839 /* Probably an EDID with no preferred mode. Fallback to first entry */ 6840 m_pref = list_first_entry_or_null( 6841 &aconnector->base.modes, struct drm_display_mode, head); 6842 if (!m_pref) { 6843 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n"); 6844 return NULL; 6845 } 6846 } 6847 6848 highest_refresh = drm_mode_vrefresh(m_pref); 6849 6850 /* 6851 * Find the mode with highest refresh rate with same resolution. 6852 * For some monitors, preferred mode is not the mode with highest 6853 * supported refresh rate. 6854 */ 6855 list_for_each_entry(m, list_head, head) { 6856 current_refresh = drm_mode_vrefresh(m); 6857 6858 if (m->hdisplay == m_pref->hdisplay && 6859 m->vdisplay == m_pref->vdisplay && 6860 highest_refresh < current_refresh) { 6861 highest_refresh = current_refresh; 6862 m_pref = m; 6863 } 6864 } 6865 6866 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 6867 return m_pref; 6868 } 6869 6870 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 6871 struct amdgpu_dm_connector *aconnector) 6872 { 6873 struct drm_display_mode *high_mode; 6874 int timing_diff; 6875 6876 high_mode = get_highest_refresh_rate_mode(aconnector, false); 6877 if (!high_mode || !mode) 6878 return false; 6879 6880 timing_diff = high_mode->vtotal - mode->vtotal; 6881 6882 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 6883 high_mode->hdisplay != mode->hdisplay || 6884 high_mode->vdisplay != mode->vdisplay || 6885 high_mode->hsync_start != mode->hsync_start || 6886 high_mode->hsync_end != mode->hsync_end || 6887 high_mode->htotal != mode->htotal || 6888 high_mode->hskew != mode->hskew || 6889 high_mode->vscan != mode->vscan || 6890 high_mode->vsync_start - mode->vsync_start != timing_diff || 6891 high_mode->vsync_end - mode->vsync_end != timing_diff) 6892 return false; 6893 else 6894 return true; 6895 } 6896 6897 #if defined(CONFIG_DRM_AMD_DC_FP) 6898 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 6899 struct dc_sink *sink, struct dc_stream_state *stream, 6900 struct dsc_dec_dpcd_caps *dsc_caps) 6901 { 6902 stream->timing.flags.DSC = 0; 6903 dsc_caps->is_dsc_supported = false; 6904 6905 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 6906 sink->sink_signal == SIGNAL_TYPE_EDP)) { 6907 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 6908 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 6909 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 6910 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 6911 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 6912 dsc_caps); 6913 } 6914 } 6915 6916 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 6917 struct dc_sink *sink, struct dc_stream_state *stream, 6918 struct dsc_dec_dpcd_caps *dsc_caps, 6919 uint32_t max_dsc_target_bpp_limit_override) 6920 { 6921 const struct dc_link_settings *verified_link_cap = NULL; 6922 u32 link_bw_in_kbps; 6923 u32 edp_min_bpp_x16, edp_max_bpp_x16; 6924 struct dc *dc = sink->ctx->dc; 6925 struct dc_dsc_bw_range bw_range = {0}; 6926 struct dc_dsc_config dsc_cfg = {0}; 6927 struct dc_dsc_config_options dsc_options = {0}; 6928 6929 dc_dsc_get_default_config_option(dc, &dsc_options); 6930 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6931 6932 verified_link_cap = dc_link_get_link_cap(stream->link); 6933 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 6934 edp_min_bpp_x16 = 8 * 16; 6935 edp_max_bpp_x16 = 8 * 16; 6936 6937 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 6938 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 6939 6940 if (edp_max_bpp_x16 < edp_min_bpp_x16) 6941 edp_min_bpp_x16 = edp_max_bpp_x16; 6942 6943 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 6944 dc->debug.dsc_min_slice_height_override, 6945 edp_min_bpp_x16, edp_max_bpp_x16, 6946 dsc_caps, 6947 &stream->timing, 6948 dc_link_get_highest_encoding_format(aconnector->dc_link), 6949 &bw_range)) { 6950 6951 if (bw_range.max_kbps < link_bw_in_kbps) { 6952 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6953 dsc_caps, 6954 &dsc_options, 6955 0, 6956 &stream->timing, 6957 dc_link_get_highest_encoding_format(aconnector->dc_link), 6958 &dsc_cfg)) { 6959 stream->timing.dsc_cfg = dsc_cfg; 6960 stream->timing.flags.DSC = 1; 6961 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 6962 } 6963 return; 6964 } 6965 } 6966 6967 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6968 dsc_caps, 6969 &dsc_options, 6970 link_bw_in_kbps, 6971 &stream->timing, 6972 dc_link_get_highest_encoding_format(aconnector->dc_link), 6973 &dsc_cfg)) { 6974 stream->timing.dsc_cfg = dsc_cfg; 6975 stream->timing.flags.DSC = 1; 6976 } 6977 } 6978 6979 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 6980 struct dc_sink *sink, struct dc_stream_state *stream, 6981 struct dsc_dec_dpcd_caps *dsc_caps) 6982 { 6983 struct drm_connector *drm_connector = &aconnector->base; 6984 u32 link_bandwidth_kbps; 6985 struct dc *dc = sink->ctx->dc; 6986 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 6987 u32 dsc_max_supported_bw_in_kbps; 6988 u32 max_dsc_target_bpp_limit_override = 6989 drm_connector->display_info.max_dsc_bpp; 6990 struct dc_dsc_config_options dsc_options = {0}; 6991 6992 dc_dsc_get_default_config_option(dc, &dsc_options); 6993 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6994 6995 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 6996 dc_link_get_link_cap(aconnector->dc_link)); 6997 6998 /* Set DSC policy according to dsc_clock_en */ 6999 dc_dsc_policy_set_enable_dsc_when_not_needed( 7000 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 7001 7002 if (sink->sink_signal == SIGNAL_TYPE_EDP && 7003 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 7004 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 7005 7006 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 7007 7008 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7009 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 7010 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 7011 dsc_caps, 7012 &dsc_options, 7013 link_bandwidth_kbps, 7014 &stream->timing, 7015 dc_link_get_highest_encoding_format(aconnector->dc_link), 7016 &stream->timing.dsc_cfg)) { 7017 stream->timing.flags.DSC = 1; 7018 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n", 7019 __func__, drm_connector->name); 7020 } 7021 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 7022 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 7023 dc_link_get_highest_encoding_format(aconnector->dc_link)); 7024 max_supported_bw_in_kbps = link_bandwidth_kbps; 7025 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 7026 7027 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 7028 max_supported_bw_in_kbps > 0 && 7029 dsc_max_supported_bw_in_kbps > 0) 7030 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 7031 dsc_caps, 7032 &dsc_options, 7033 dsc_max_supported_bw_in_kbps, 7034 &stream->timing, 7035 dc_link_get_highest_encoding_format(aconnector->dc_link), 7036 &stream->timing.dsc_cfg)) { 7037 stream->timing.flags.DSC = 1; 7038 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n", 7039 __func__, drm_connector->name); 7040 } 7041 } 7042 } 7043 7044 /* Overwrite the stream flag if DSC is enabled through debugfs */ 7045 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 7046 stream->timing.flags.DSC = 1; 7047 7048 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 7049 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 7050 7051 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 7052 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 7053 7054 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 7055 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 7056 } 7057 #endif 7058 7059 static struct dc_stream_state * 7060 create_stream_for_sink(struct drm_connector *connector, 7061 const struct drm_display_mode *drm_mode, 7062 const struct dm_connector_state *dm_state, 7063 const struct dc_stream_state *old_stream, 7064 int requested_bpc) 7065 { 7066 struct drm_device *dev = connector->dev; 7067 struct amdgpu_dm_connector *aconnector = NULL; 7068 struct drm_display_mode *preferred_mode = NULL; 7069 const struct drm_connector_state *con_state = &dm_state->base; 7070 struct dc_stream_state *stream = NULL; 7071 struct drm_display_mode mode; 7072 struct drm_display_mode saved_mode; 7073 struct drm_display_mode *freesync_mode = NULL; 7074 bool native_mode_found = false; 7075 bool recalculate_timing = false; 7076 bool scale = dm_state->scaling != RMX_OFF; 7077 int mode_refresh; 7078 int preferred_refresh = 0; 7079 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 7080 #if defined(CONFIG_DRM_AMD_DC_FP) 7081 struct dsc_dec_dpcd_caps dsc_caps; 7082 #endif 7083 struct dc_link *link = NULL; 7084 struct dc_sink *sink = NULL; 7085 7086 drm_mode_init(&mode, drm_mode); 7087 memset(&saved_mode, 0, sizeof(saved_mode)); 7088 7089 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) { 7090 aconnector = NULL; 7091 aconnector = to_amdgpu_dm_connector(connector); 7092 link = aconnector->dc_link; 7093 } else { 7094 struct drm_writeback_connector *wbcon = NULL; 7095 struct amdgpu_dm_wb_connector *dm_wbcon = NULL; 7096 7097 wbcon = drm_connector_to_writeback(connector); 7098 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon); 7099 link = dm_wbcon->link; 7100 } 7101 7102 if (!aconnector || !aconnector->dc_sink) { 7103 sink = create_fake_sink(dev, link); 7104 if (!sink) 7105 return stream; 7106 7107 } else { 7108 sink = aconnector->dc_sink; 7109 dc_sink_retain(sink); 7110 } 7111 7112 stream = dc_create_stream_for_sink(sink); 7113 7114 if (stream == NULL) { 7115 drm_err(dev, "Failed to create stream for sink!\n"); 7116 goto finish; 7117 } 7118 7119 /* We leave this NULL for writeback connectors */ 7120 stream->dm_stream_context = aconnector; 7121 7122 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 7123 connector->display_info.hdmi.scdc.scrambling.low_rates; 7124 7125 list_for_each_entry(preferred_mode, &connector->modes, head) { 7126 /* Search for preferred mode */ 7127 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 7128 native_mode_found = true; 7129 break; 7130 } 7131 } 7132 if (!native_mode_found) 7133 preferred_mode = list_first_entry_or_null( 7134 &connector->modes, 7135 struct drm_display_mode, 7136 head); 7137 7138 mode_refresh = drm_mode_vrefresh(&mode); 7139 7140 if (preferred_mode == NULL) { 7141 /* 7142 * This may not be an error, the use case is when we have no 7143 * usermode calls to reset and set mode upon hotplug. In this 7144 * case, we call set mode ourselves to restore the previous mode 7145 * and the modelist may not be filled in time. 7146 */ 7147 drm_dbg_driver(dev, "No preferred mode found\n"); 7148 } else if (aconnector) { 7149 recalculate_timing = amdgpu_freesync_vid_mode && 7150 is_freesync_video_mode(&mode, aconnector); 7151 if (recalculate_timing) { 7152 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 7153 drm_mode_copy(&saved_mode, &mode); 7154 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 7155 drm_mode_copy(&mode, freesync_mode); 7156 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 7157 } else { 7158 decide_crtc_timing_for_drm_display_mode( 7159 &mode, preferred_mode, scale); 7160 7161 preferred_refresh = drm_mode_vrefresh(preferred_mode); 7162 } 7163 } 7164 7165 if (recalculate_timing) 7166 drm_mode_set_crtcinfo(&saved_mode, 0); 7167 7168 /* 7169 * If scaling is enabled and refresh rate didn't change 7170 * we copy the vic and polarities of the old timings 7171 */ 7172 if (!scale || mode_refresh != preferred_refresh) 7173 fill_stream_properties_from_drm_display_mode( 7174 stream, &mode, connector, con_state, NULL, 7175 requested_bpc); 7176 else 7177 fill_stream_properties_from_drm_display_mode( 7178 stream, &mode, connector, con_state, old_stream, 7179 requested_bpc); 7180 7181 /* The rest isn't needed for writeback connectors */ 7182 if (!aconnector) 7183 goto finish; 7184 7185 if (aconnector->timing_changed) { 7186 drm_dbg(aconnector->base.dev, 7187 "overriding timing for automated test, bpc %d, changing to %d\n", 7188 stream->timing.display_color_depth, 7189 aconnector->timing_requested->display_color_depth); 7190 stream->timing = *aconnector->timing_requested; 7191 } 7192 7193 #if defined(CONFIG_DRM_AMD_DC_FP) 7194 /* SST DSC determination policy */ 7195 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 7196 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 7197 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 7198 #endif 7199 7200 update_stream_scaling_settings(&mode, dm_state, stream); 7201 7202 fill_audio_info( 7203 &stream->audio_info, 7204 connector, 7205 sink); 7206 7207 update_stream_signal(stream, sink); 7208 7209 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 7210 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 7211 7212 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 7213 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 7214 stream->signal == SIGNAL_TYPE_EDP) { 7215 const struct dc_edid_caps *edid_caps; 7216 unsigned int disable_colorimetry = 0; 7217 7218 if (aconnector->dc_sink) { 7219 edid_caps = &aconnector->dc_sink->edid_caps; 7220 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry; 7221 } 7222 7223 // 7224 // should decide stream support vsc sdp colorimetry capability 7225 // before building vsc info packet 7226 // 7227 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 7228 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED && 7229 !disable_colorimetry; 7230 7231 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22) 7232 tf = TRANSFER_FUNC_GAMMA_22; 7233 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 7234 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 7235 7236 } 7237 finish: 7238 dc_sink_release(sink); 7239 7240 return stream; 7241 } 7242 7243 /** 7244 * amdgpu_dm_connector_poll() - Poll a connector to see if it's connected to a display 7245 * 7246 * Used for connectors that don't support HPD (hotplug detection) 7247 * to periodically checked whether the connector is connected to a display. 7248 */ 7249 static enum drm_connector_status 7250 amdgpu_dm_connector_poll(struct amdgpu_dm_connector *aconnector, bool force) 7251 { 7252 struct drm_connector *connector = &aconnector->base; 7253 struct drm_device *dev = connector->dev; 7254 struct amdgpu_device *adev = drm_to_adev(dev); 7255 struct dc_link *link = aconnector->dc_link; 7256 enum dc_connection_type conn_type = dc_connection_none; 7257 enum drm_connector_status status = connector_status_disconnected; 7258 7259 /* When we determined the connection using DAC load detection, 7260 * do NOT poll the connector do detect disconnect because 7261 * that would run DAC load detection again which can cause 7262 * visible visual glitches. 7263 * 7264 * Only allow to poll such a connector again when forcing. 7265 */ 7266 if (!force && link->local_sink && link->type == dc_connection_dac_load) 7267 return connector->status; 7268 7269 mutex_lock(&aconnector->hpd_lock); 7270 7271 if (dc_link_detect_connection_type(aconnector->dc_link, &conn_type) && 7272 conn_type != dc_connection_none) { 7273 mutex_lock(&adev->dm.dc_lock); 7274 7275 /* Only call full link detection when a sink isn't created yet, 7276 * ie. just when the display is plugged in, otherwise we risk flickering. 7277 */ 7278 if (link->local_sink || 7279 dc_link_detect(link, DETECT_REASON_HPD)) 7280 status = connector_status_connected; 7281 7282 mutex_unlock(&adev->dm.dc_lock); 7283 } 7284 7285 if (connector->status != status) { 7286 if (status == connector_status_disconnected) { 7287 if (link->local_sink) 7288 dc_sink_release(link->local_sink); 7289 7290 link->local_sink = NULL; 7291 link->dpcd_sink_count = 0; 7292 link->type = dc_connection_none; 7293 } 7294 7295 amdgpu_dm_update_connector_after_detect(aconnector); 7296 } 7297 7298 mutex_unlock(&aconnector->hpd_lock); 7299 return status; 7300 } 7301 7302 /** 7303 * amdgpu_dm_connector_detect() - Detect whether a DRM connector is connected to a display 7304 * 7305 * A connector is considered connected when it has a sink that is not NULL. 7306 * For connectors that support HPD (hotplug detection), the connection is 7307 * handled in the HPD interrupt. 7308 * For connectors that may not support HPD, such as analog connectors, 7309 * DRM will call this function repeatedly to poll them. 7310 * 7311 * Notes: 7312 * 1. This interface is NOT called in context of HPD irq. 7313 * 2. This interface *is called* in context of user-mode ioctl. Which 7314 * makes it a bad place for *any* MST-related activity. 7315 */ 7316 static enum drm_connector_status 7317 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 7318 { 7319 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7320 7321 update_subconnector_property(aconnector); 7322 7323 if (aconnector->base.force == DRM_FORCE_ON || 7324 aconnector->base.force == DRM_FORCE_ON_DIGITAL) 7325 return connector_status_connected; 7326 else if (aconnector->base.force == DRM_FORCE_OFF) 7327 return connector_status_disconnected; 7328 7329 /* Poll analog connectors and only when either 7330 * disconnected or connected to an analog display. 7331 */ 7332 if (drm_kms_helper_is_poll_worker() && 7333 dc_connector_supports_analog(aconnector->dc_link->link_id.id) && 7334 (!aconnector->dc_sink || aconnector->dc_sink->edid_caps.analog)) 7335 return amdgpu_dm_connector_poll(aconnector, force); 7336 7337 return (aconnector->dc_sink ? connector_status_connected : 7338 connector_status_disconnected); 7339 } 7340 7341 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 7342 struct drm_connector_state *connector_state, 7343 struct drm_property *property, 7344 uint64_t val) 7345 { 7346 struct drm_device *dev = connector->dev; 7347 struct amdgpu_device *adev = drm_to_adev(dev); 7348 struct dm_connector_state *dm_old_state = 7349 to_dm_connector_state(connector->state); 7350 struct dm_connector_state *dm_new_state = 7351 to_dm_connector_state(connector_state); 7352 7353 int ret = -EINVAL; 7354 7355 if (property == dev->mode_config.scaling_mode_property) { 7356 enum amdgpu_rmx_type rmx_type; 7357 7358 switch (val) { 7359 case DRM_MODE_SCALE_CENTER: 7360 rmx_type = RMX_CENTER; 7361 break; 7362 case DRM_MODE_SCALE_ASPECT: 7363 rmx_type = RMX_ASPECT; 7364 break; 7365 case DRM_MODE_SCALE_FULLSCREEN: 7366 rmx_type = RMX_FULL; 7367 break; 7368 case DRM_MODE_SCALE_NONE: 7369 default: 7370 rmx_type = RMX_OFF; 7371 break; 7372 } 7373 7374 if (dm_old_state->scaling == rmx_type) 7375 return 0; 7376 7377 dm_new_state->scaling = rmx_type; 7378 ret = 0; 7379 } else if (property == adev->mode_info.underscan_hborder_property) { 7380 dm_new_state->underscan_hborder = val; 7381 ret = 0; 7382 } else if (property == adev->mode_info.underscan_vborder_property) { 7383 dm_new_state->underscan_vborder = val; 7384 ret = 0; 7385 } else if (property == adev->mode_info.underscan_property) { 7386 dm_new_state->underscan_enable = val; 7387 ret = 0; 7388 } else if (property == adev->mode_info.abm_level_property) { 7389 switch (val) { 7390 case ABM_SYSFS_CONTROL: 7391 dm_new_state->abm_sysfs_forbidden = false; 7392 break; 7393 case ABM_LEVEL_OFF: 7394 dm_new_state->abm_sysfs_forbidden = true; 7395 dm_new_state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7396 break; 7397 default: 7398 dm_new_state->abm_sysfs_forbidden = true; 7399 dm_new_state->abm_level = val; 7400 } 7401 ret = 0; 7402 } 7403 7404 return ret; 7405 } 7406 7407 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 7408 const struct drm_connector_state *state, 7409 struct drm_property *property, 7410 uint64_t *val) 7411 { 7412 struct drm_device *dev = connector->dev; 7413 struct amdgpu_device *adev = drm_to_adev(dev); 7414 struct dm_connector_state *dm_state = 7415 to_dm_connector_state(state); 7416 int ret = -EINVAL; 7417 7418 if (property == dev->mode_config.scaling_mode_property) { 7419 switch (dm_state->scaling) { 7420 case RMX_CENTER: 7421 *val = DRM_MODE_SCALE_CENTER; 7422 break; 7423 case RMX_ASPECT: 7424 *val = DRM_MODE_SCALE_ASPECT; 7425 break; 7426 case RMX_FULL: 7427 *val = DRM_MODE_SCALE_FULLSCREEN; 7428 break; 7429 case RMX_OFF: 7430 default: 7431 *val = DRM_MODE_SCALE_NONE; 7432 break; 7433 } 7434 ret = 0; 7435 } else if (property == adev->mode_info.underscan_hborder_property) { 7436 *val = dm_state->underscan_hborder; 7437 ret = 0; 7438 } else if (property == adev->mode_info.underscan_vborder_property) { 7439 *val = dm_state->underscan_vborder; 7440 ret = 0; 7441 } else if (property == adev->mode_info.underscan_property) { 7442 *val = dm_state->underscan_enable; 7443 ret = 0; 7444 } else if (property == adev->mode_info.abm_level_property) { 7445 if (!dm_state->abm_sysfs_forbidden) 7446 *val = ABM_SYSFS_CONTROL; 7447 else 7448 *val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ? 7449 dm_state->abm_level : 0; 7450 ret = 0; 7451 } 7452 7453 return ret; 7454 } 7455 7456 /** 7457 * DOC: panel power savings 7458 * 7459 * The display manager allows you to set your desired **panel power savings** 7460 * level (between 0-4, with 0 representing off), e.g. using the following:: 7461 * 7462 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings 7463 * 7464 * Modifying this value can have implications on color accuracy, so tread 7465 * carefully. 7466 */ 7467 7468 static ssize_t panel_power_savings_show(struct device *device, 7469 struct device_attribute *attr, 7470 char *buf) 7471 { 7472 struct drm_connector *connector = dev_get_drvdata(device); 7473 struct drm_device *dev = connector->dev; 7474 u8 val; 7475 7476 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7477 val = to_dm_connector_state(connector->state)->abm_level == 7478 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 : 7479 to_dm_connector_state(connector->state)->abm_level; 7480 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7481 7482 return sysfs_emit(buf, "%u\n", val); 7483 } 7484 7485 static ssize_t panel_power_savings_store(struct device *device, 7486 struct device_attribute *attr, 7487 const char *buf, size_t count) 7488 { 7489 struct drm_connector *connector = dev_get_drvdata(device); 7490 struct drm_device *dev = connector->dev; 7491 long val; 7492 int ret; 7493 7494 ret = kstrtol(buf, 0, &val); 7495 7496 if (ret) 7497 return ret; 7498 7499 if (val < 0 || val > 4) 7500 return -EINVAL; 7501 7502 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7503 if (to_dm_connector_state(connector->state)->abm_sysfs_forbidden) 7504 ret = -EBUSY; 7505 else 7506 to_dm_connector_state(connector->state)->abm_level = val ?: 7507 ABM_LEVEL_IMMEDIATE_DISABLE; 7508 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7509 7510 if (ret) 7511 return ret; 7512 7513 drm_kms_helper_hotplug_event(dev); 7514 7515 return count; 7516 } 7517 7518 static DEVICE_ATTR_RW(panel_power_savings); 7519 7520 static struct attribute *amdgpu_attrs[] = { 7521 &dev_attr_panel_power_savings.attr, 7522 NULL 7523 }; 7524 7525 static const struct attribute_group amdgpu_group = { 7526 .name = "amdgpu", 7527 .attrs = amdgpu_attrs 7528 }; 7529 7530 static bool 7531 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector) 7532 { 7533 if (amdgpu_dm_abm_level >= 0) 7534 return false; 7535 7536 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP) 7537 return false; 7538 7539 /* check for OLED panels */ 7540 if (amdgpu_dm_connector->bl_idx >= 0) { 7541 struct drm_device *drm = amdgpu_dm_connector->base.dev; 7542 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 7543 struct amdgpu_dm_backlight_caps *caps; 7544 7545 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx]; 7546 if (caps->aux_support) 7547 return false; 7548 } 7549 7550 return true; 7551 } 7552 7553 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 7554 { 7555 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 7556 7557 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) 7558 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group); 7559 7560 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier); 7561 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 7562 } 7563 7564 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 7565 { 7566 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7567 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7568 struct amdgpu_display_manager *dm = &adev->dm; 7569 7570 /* 7571 * Call only if mst_mgr was initialized before since it's not done 7572 * for all connector types. 7573 */ 7574 if (aconnector->mst_mgr.dev) 7575 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 7576 7577 if (aconnector->bl_idx != -1) { 7578 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 7579 dm->backlight_dev[aconnector->bl_idx] = NULL; 7580 } 7581 7582 if (aconnector->dc_em_sink) 7583 dc_sink_release(aconnector->dc_em_sink); 7584 aconnector->dc_em_sink = NULL; 7585 if (aconnector->dc_sink) 7586 dc_sink_release(aconnector->dc_sink); 7587 aconnector->dc_sink = NULL; 7588 7589 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 7590 drm_connector_unregister(connector); 7591 drm_connector_cleanup(connector); 7592 kfree(aconnector->dm_dp_aux.aux.name); 7593 7594 kfree(connector); 7595 } 7596 7597 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 7598 { 7599 struct dm_connector_state *state = 7600 to_dm_connector_state(connector->state); 7601 7602 if (connector->state) 7603 __drm_atomic_helper_connector_destroy_state(connector->state); 7604 7605 kfree(state); 7606 7607 state = kzalloc(sizeof(*state), GFP_KERNEL); 7608 7609 if (state) { 7610 state->scaling = RMX_OFF; 7611 state->underscan_enable = false; 7612 state->underscan_hborder = 0; 7613 state->underscan_vborder = 0; 7614 state->base.max_requested_bpc = 8; 7615 state->vcpi_slots = 0; 7616 state->pbn = 0; 7617 7618 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 7619 if (amdgpu_dm_abm_level <= 0) 7620 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7621 else 7622 state->abm_level = amdgpu_dm_abm_level; 7623 } 7624 7625 __drm_atomic_helper_connector_reset(connector, &state->base); 7626 } 7627 } 7628 7629 struct drm_connector_state * 7630 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 7631 { 7632 struct dm_connector_state *state = 7633 to_dm_connector_state(connector->state); 7634 7635 struct dm_connector_state *new_state = 7636 kmemdup(state, sizeof(*state), GFP_KERNEL); 7637 7638 if (!new_state) 7639 return NULL; 7640 7641 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 7642 7643 new_state->freesync_capable = state->freesync_capable; 7644 new_state->abm_level = state->abm_level; 7645 new_state->scaling = state->scaling; 7646 new_state->underscan_enable = state->underscan_enable; 7647 new_state->underscan_hborder = state->underscan_hborder; 7648 new_state->underscan_vborder = state->underscan_vborder; 7649 new_state->vcpi_slots = state->vcpi_slots; 7650 new_state->pbn = state->pbn; 7651 return &new_state->base; 7652 } 7653 7654 static int 7655 amdgpu_dm_connector_late_register(struct drm_connector *connector) 7656 { 7657 struct amdgpu_dm_connector *amdgpu_dm_connector = 7658 to_amdgpu_dm_connector(connector); 7659 int r; 7660 7661 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) { 7662 r = sysfs_create_group(&connector->kdev->kobj, 7663 &amdgpu_group); 7664 if (r) 7665 return r; 7666 } 7667 7668 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 7669 7670 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 7671 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 7672 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 7673 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 7674 if (r) 7675 return r; 7676 } 7677 7678 #if defined(CONFIG_DEBUG_FS) 7679 connector_debugfs_init(amdgpu_dm_connector); 7680 #endif 7681 7682 return 0; 7683 } 7684 7685 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 7686 { 7687 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7688 struct dc_link *dc_link = aconnector->dc_link; 7689 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 7690 const struct drm_edid *drm_edid; 7691 struct i2c_adapter *ddc; 7692 struct drm_device *dev = connector->dev; 7693 7694 if (dc_link && dc_link->aux_mode) 7695 ddc = &aconnector->dm_dp_aux.aux.ddc; 7696 else 7697 ddc = &aconnector->i2c->base; 7698 7699 drm_edid = drm_edid_read_ddc(connector, ddc); 7700 drm_edid_connector_update(connector, drm_edid); 7701 if (!drm_edid) { 7702 drm_err(dev, "No EDID found on connector: %s.\n", connector->name); 7703 return; 7704 } 7705 7706 aconnector->drm_edid = drm_edid; 7707 /* Update emulated (virtual) sink's EDID */ 7708 if (dc_em_sink && dc_link) { 7709 // FIXME: Get rid of drm_edid_raw() 7710 const struct edid *edid = drm_edid_raw(drm_edid); 7711 7712 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 7713 memmove(dc_em_sink->dc_edid.raw_edid, edid, 7714 (edid->extensions + 1) * EDID_LENGTH); 7715 dm_helpers_parse_edid_caps( 7716 dc_link, 7717 &dc_em_sink->dc_edid, 7718 &dc_em_sink->edid_caps); 7719 } 7720 } 7721 7722 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 7723 .reset = amdgpu_dm_connector_funcs_reset, 7724 .detect = amdgpu_dm_connector_detect, 7725 .fill_modes = drm_helper_probe_single_connector_modes, 7726 .destroy = amdgpu_dm_connector_destroy, 7727 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 7728 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 7729 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 7730 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 7731 .late_register = amdgpu_dm_connector_late_register, 7732 .early_unregister = amdgpu_dm_connector_unregister, 7733 .force = amdgpu_dm_connector_funcs_force 7734 }; 7735 7736 static int get_modes(struct drm_connector *connector) 7737 { 7738 return amdgpu_dm_connector_get_modes(connector); 7739 } 7740 7741 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 7742 { 7743 struct drm_connector *connector = &aconnector->base; 7744 struct dc_link *dc_link = aconnector->dc_link; 7745 struct dc_sink_init_data init_params = { 7746 .link = aconnector->dc_link, 7747 .sink_signal = SIGNAL_TYPE_VIRTUAL 7748 }; 7749 const struct drm_edid *drm_edid; 7750 const struct edid *edid; 7751 struct i2c_adapter *ddc; 7752 7753 if (dc_link && dc_link->aux_mode) 7754 ddc = &aconnector->dm_dp_aux.aux.ddc; 7755 else 7756 ddc = &aconnector->i2c->base; 7757 7758 drm_edid = drm_edid_read_ddc(connector, ddc); 7759 drm_edid_connector_update(connector, drm_edid); 7760 if (!drm_edid) { 7761 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name); 7762 return; 7763 } 7764 7765 if (connector->display_info.is_hdmi) 7766 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A; 7767 7768 aconnector->drm_edid = drm_edid; 7769 7770 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 7771 aconnector->dc_em_sink = dc_link_add_remote_sink( 7772 aconnector->dc_link, 7773 (uint8_t *)edid, 7774 (edid->extensions + 1) * EDID_LENGTH, 7775 &init_params); 7776 7777 if (aconnector->base.force == DRM_FORCE_ON) { 7778 aconnector->dc_sink = aconnector->dc_link->local_sink ? 7779 aconnector->dc_link->local_sink : 7780 aconnector->dc_em_sink; 7781 if (aconnector->dc_sink) 7782 dc_sink_retain(aconnector->dc_sink); 7783 } 7784 } 7785 7786 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 7787 { 7788 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 7789 7790 /* 7791 * In case of headless boot with force on for DP managed connector 7792 * Those settings have to be != 0 to get initial modeset 7793 */ 7794 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7795 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 7796 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 7797 } 7798 7799 create_eml_sink(aconnector); 7800 } 7801 7802 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 7803 struct dc_stream_state *stream) 7804 { 7805 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 7806 struct dc_plane_state *dc_plane_state = NULL; 7807 struct dc_state *dc_state = NULL; 7808 7809 if (!stream) 7810 goto cleanup; 7811 7812 dc_plane_state = dc_create_plane_state(dc); 7813 if (!dc_plane_state) 7814 goto cleanup; 7815 7816 dc_state = dc_state_create(dc, NULL); 7817 if (!dc_state) 7818 goto cleanup; 7819 7820 /* populate stream to plane */ 7821 dc_plane_state->src_rect.height = stream->src.height; 7822 dc_plane_state->src_rect.width = stream->src.width; 7823 dc_plane_state->dst_rect.height = stream->src.height; 7824 dc_plane_state->dst_rect.width = stream->src.width; 7825 dc_plane_state->clip_rect.height = stream->src.height; 7826 dc_plane_state->clip_rect.width = stream->src.width; 7827 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 7828 dc_plane_state->plane_size.surface_size.height = stream->src.height; 7829 dc_plane_state->plane_size.surface_size.width = stream->src.width; 7830 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 7831 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 7832 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 7833 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 7834 dc_plane_state->rotation = ROTATION_ANGLE_0; 7835 dc_plane_state->is_tiling_rotated = false; 7836 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 7837 7838 dc_result = dc_validate_stream(dc, stream); 7839 if (dc_result == DC_OK) 7840 dc_result = dc_validate_plane(dc, dc_plane_state); 7841 7842 if (dc_result == DC_OK) 7843 dc_result = dc_state_add_stream(dc, dc_state, stream); 7844 7845 if (dc_result == DC_OK && !dc_state_add_plane( 7846 dc, 7847 stream, 7848 dc_plane_state, 7849 dc_state)) 7850 dc_result = DC_FAIL_ATTACH_SURFACES; 7851 7852 if (dc_result == DC_OK) 7853 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY); 7854 7855 cleanup: 7856 if (dc_state) 7857 dc_state_release(dc_state); 7858 7859 if (dc_plane_state) 7860 dc_plane_state_release(dc_plane_state); 7861 7862 return dc_result; 7863 } 7864 7865 struct dc_stream_state * 7866 create_validate_stream_for_sink(struct drm_connector *connector, 7867 const struct drm_display_mode *drm_mode, 7868 const struct dm_connector_state *dm_state, 7869 const struct dc_stream_state *old_stream) 7870 { 7871 struct amdgpu_dm_connector *aconnector = NULL; 7872 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7873 struct dc_stream_state *stream; 7874 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 7875 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 7876 enum dc_status dc_result = DC_OK; 7877 uint8_t bpc_limit = 6; 7878 7879 if (!dm_state) 7880 return NULL; 7881 7882 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 7883 aconnector = to_amdgpu_dm_connector(connector); 7884 7885 if (aconnector && 7886 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A || 7887 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)) 7888 bpc_limit = 8; 7889 7890 do { 7891 drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc); 7892 stream = create_stream_for_sink(connector, drm_mode, 7893 dm_state, old_stream, 7894 requested_bpc); 7895 if (stream == NULL) { 7896 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n"); 7897 break; 7898 } 7899 7900 dc_result = dc_validate_stream(adev->dm.dc, stream); 7901 7902 if (!aconnector) /* writeback connector */ 7903 return stream; 7904 7905 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 7906 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 7907 7908 if (dc_result == DC_OK) 7909 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 7910 7911 if (dc_result != DC_OK) { 7912 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n", 7913 drm_mode->hdisplay, 7914 drm_mode->vdisplay, 7915 drm_mode->clock, 7916 dc_pixel_encoding_to_str(stream->timing.pixel_encoding), 7917 dc_color_depth_to_str(stream->timing.display_color_depth), 7918 dc_status_to_str(dc_result)); 7919 7920 dc_stream_release(stream); 7921 stream = NULL; 7922 requested_bpc -= 2; /* lower bpc to retry validation */ 7923 } 7924 7925 } while (stream == NULL && requested_bpc >= bpc_limit); 7926 7927 switch (dc_result) { 7928 /* 7929 * If we failed to validate DP bandwidth stream with the requested RGB color depth, 7930 * we try to fallback and configure in order: 7931 * YUV422 (8bpc, 6bpc) 7932 * YUV420 (8bpc, 6bpc) 7933 */ 7934 case DC_FAIL_ENC_VALIDATE: 7935 case DC_EXCEED_DONGLE_CAP: 7936 case DC_NO_DP_LINK_BANDWIDTH: 7937 /* recursively entered twice and already tried both YUV422 and YUV420 */ 7938 if (aconnector->force_yuv422_output && aconnector->force_yuv420_output) 7939 break; 7940 /* first failure; try YUV422 */ 7941 if (!aconnector->force_yuv422_output) { 7942 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n", 7943 __func__, __LINE__, dc_result); 7944 aconnector->force_yuv422_output = true; 7945 /* recursively entered and YUV422 failed, try YUV420 */ 7946 } else if (!aconnector->force_yuv420_output) { 7947 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n", 7948 __func__, __LINE__, dc_result); 7949 aconnector->force_yuv420_output = true; 7950 } 7951 stream = create_validate_stream_for_sink(connector, drm_mode, 7952 dm_state, old_stream); 7953 aconnector->force_yuv422_output = false; 7954 aconnector->force_yuv420_output = false; 7955 break; 7956 case DC_OK: 7957 break; 7958 default: 7959 drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n", 7960 __func__, __LINE__, dc_result); 7961 break; 7962 } 7963 7964 return stream; 7965 } 7966 7967 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 7968 const struct drm_display_mode *mode) 7969 { 7970 int result = MODE_ERROR; 7971 struct dc_sink *dc_sink; 7972 struct drm_display_mode *test_mode; 7973 /* TODO: Unhardcode stream count */ 7974 struct dc_stream_state *stream; 7975 /* we always have an amdgpu_dm_connector here since we got 7976 * here via the amdgpu_dm_connector_helper_funcs 7977 */ 7978 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7979 7980 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 7981 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 7982 return result; 7983 7984 /* 7985 * Only run this the first time mode_valid is called to initilialize 7986 * EDID mgmt 7987 */ 7988 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 7989 !aconnector->dc_em_sink) 7990 handle_edid_mgmt(aconnector); 7991 7992 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 7993 7994 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 7995 aconnector->base.force != DRM_FORCE_ON) { 7996 drm_err(connector->dev, "dc_sink is NULL!\n"); 7997 goto fail; 7998 } 7999 8000 test_mode = drm_mode_duplicate(connector->dev, mode); 8001 if (!test_mode) 8002 goto fail; 8003 8004 drm_mode_set_crtcinfo(test_mode, 0); 8005 8006 stream = create_validate_stream_for_sink(connector, test_mode, 8007 to_dm_connector_state(connector->state), 8008 NULL); 8009 drm_mode_destroy(connector->dev, test_mode); 8010 if (stream) { 8011 dc_stream_release(stream); 8012 result = MODE_OK; 8013 } 8014 8015 fail: 8016 /* TODO: error handling*/ 8017 return result; 8018 } 8019 8020 static int fill_hdr_info_packet(const struct drm_connector_state *state, 8021 struct dc_info_packet *out) 8022 { 8023 struct hdmi_drm_infoframe frame; 8024 unsigned char buf[30]; /* 26 + 4 */ 8025 ssize_t len; 8026 int ret, i; 8027 8028 memset(out, 0, sizeof(*out)); 8029 8030 if (!state->hdr_output_metadata) 8031 return 0; 8032 8033 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 8034 if (ret) 8035 return ret; 8036 8037 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 8038 if (len < 0) 8039 return (int)len; 8040 8041 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 8042 if (len != 30) 8043 return -EINVAL; 8044 8045 /* Prepare the infopacket for DC. */ 8046 switch (state->connector->connector_type) { 8047 case DRM_MODE_CONNECTOR_HDMIA: 8048 out->hb0 = 0x87; /* type */ 8049 out->hb1 = 0x01; /* version */ 8050 out->hb2 = 0x1A; /* length */ 8051 out->sb[0] = buf[3]; /* checksum */ 8052 i = 1; 8053 break; 8054 8055 case DRM_MODE_CONNECTOR_DisplayPort: 8056 case DRM_MODE_CONNECTOR_eDP: 8057 out->hb0 = 0x00; /* sdp id, zero */ 8058 out->hb1 = 0x87; /* type */ 8059 out->hb2 = 0x1D; /* payload len - 1 */ 8060 out->hb3 = (0x13 << 2); /* sdp version */ 8061 out->sb[0] = 0x01; /* version */ 8062 out->sb[1] = 0x1A; /* length */ 8063 i = 2; 8064 break; 8065 8066 default: 8067 return -EINVAL; 8068 } 8069 8070 memcpy(&out->sb[i], &buf[4], 26); 8071 out->valid = true; 8072 8073 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 8074 sizeof(out->sb), false); 8075 8076 return 0; 8077 } 8078 8079 static int 8080 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 8081 struct drm_atomic_state *state) 8082 { 8083 struct drm_connector_state *new_con_state = 8084 drm_atomic_get_new_connector_state(state, conn); 8085 struct drm_connector_state *old_con_state = 8086 drm_atomic_get_old_connector_state(state, conn); 8087 struct drm_crtc *crtc = new_con_state->crtc; 8088 struct drm_crtc_state *new_crtc_state; 8089 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 8090 int ret; 8091 8092 if (WARN_ON(unlikely(!old_con_state || !new_con_state))) 8093 return -EINVAL; 8094 8095 trace_amdgpu_dm_connector_atomic_check(new_con_state); 8096 8097 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 8098 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 8099 if (ret < 0) 8100 return ret; 8101 } 8102 8103 if (!crtc) 8104 return 0; 8105 8106 if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) { 8107 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8108 if (IS_ERR(new_crtc_state)) 8109 return PTR_ERR(new_crtc_state); 8110 8111 new_crtc_state->mode_changed = true; 8112 } 8113 8114 if (new_con_state->colorspace != old_con_state->colorspace) { 8115 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8116 if (IS_ERR(new_crtc_state)) 8117 return PTR_ERR(new_crtc_state); 8118 8119 new_crtc_state->mode_changed = true; 8120 } 8121 8122 if (new_con_state->content_type != old_con_state->content_type) { 8123 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8124 if (IS_ERR(new_crtc_state)) 8125 return PTR_ERR(new_crtc_state); 8126 8127 new_crtc_state->mode_changed = true; 8128 } 8129 8130 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 8131 struct dc_info_packet hdr_infopacket; 8132 8133 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 8134 if (ret) 8135 return ret; 8136 8137 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8138 if (IS_ERR(new_crtc_state)) 8139 return PTR_ERR(new_crtc_state); 8140 8141 /* 8142 * DC considers the stream backends changed if the 8143 * static metadata changes. Forcing the modeset also 8144 * gives a simple way for userspace to switch from 8145 * 8bpc to 10bpc when setting the metadata to enter 8146 * or exit HDR. 8147 * 8148 * Changing the static metadata after it's been 8149 * set is permissible, however. So only force a 8150 * modeset if we're entering or exiting HDR. 8151 */ 8152 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 8153 !old_con_state->hdr_output_metadata || 8154 !new_con_state->hdr_output_metadata; 8155 } 8156 8157 return 0; 8158 } 8159 8160 static const struct drm_connector_helper_funcs 8161 amdgpu_dm_connector_helper_funcs = { 8162 /* 8163 * If hotplugging a second bigger display in FB Con mode, bigger resolution 8164 * modes will be filtered by drm_mode_validate_size(), and those modes 8165 * are missing after user start lightdm. So we need to renew modes list. 8166 * in get_modes call back, not just return the modes count 8167 */ 8168 .get_modes = get_modes, 8169 .mode_valid = amdgpu_dm_connector_mode_valid, 8170 .atomic_check = amdgpu_dm_connector_atomic_check, 8171 }; 8172 8173 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 8174 { 8175 8176 } 8177 8178 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 8179 { 8180 switch (display_color_depth) { 8181 case COLOR_DEPTH_666: 8182 return 6; 8183 case COLOR_DEPTH_888: 8184 return 8; 8185 case COLOR_DEPTH_101010: 8186 return 10; 8187 case COLOR_DEPTH_121212: 8188 return 12; 8189 case COLOR_DEPTH_141414: 8190 return 14; 8191 case COLOR_DEPTH_161616: 8192 return 16; 8193 default: 8194 break; 8195 } 8196 return 0; 8197 } 8198 8199 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 8200 struct drm_crtc_state *crtc_state, 8201 struct drm_connector_state *conn_state) 8202 { 8203 struct drm_atomic_state *state = crtc_state->state; 8204 struct drm_connector *connector = conn_state->connector; 8205 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8206 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 8207 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 8208 struct drm_dp_mst_topology_mgr *mst_mgr; 8209 struct drm_dp_mst_port *mst_port; 8210 struct drm_dp_mst_topology_state *mst_state; 8211 enum dc_color_depth color_depth; 8212 int clock, bpp = 0; 8213 bool is_y420 = false; 8214 8215 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) || 8216 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) { 8217 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8218 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8219 enum drm_mode_status result; 8220 8221 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode); 8222 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) { 8223 drm_dbg_driver(encoder->dev, 8224 "mode %dx%d@%dHz is not native, enabling scaling\n", 8225 adjusted_mode->hdisplay, adjusted_mode->vdisplay, 8226 drm_mode_vrefresh(adjusted_mode)); 8227 dm_new_connector_state->scaling = RMX_ASPECT; 8228 } 8229 return 0; 8230 } 8231 8232 if (!aconnector->mst_output_port) 8233 return 0; 8234 8235 mst_port = aconnector->mst_output_port; 8236 mst_mgr = &aconnector->mst_root->mst_mgr; 8237 8238 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 8239 return 0; 8240 8241 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 8242 if (IS_ERR(mst_state)) 8243 return PTR_ERR(mst_state); 8244 8245 mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 8246 8247 if (!state->duplicated) { 8248 int max_bpc = conn_state->max_requested_bpc; 8249 8250 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 8251 aconnector->force_yuv420_output; 8252 color_depth = convert_color_depth_from_display_info(connector, 8253 is_y420, 8254 max_bpc); 8255 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 8256 clock = adjusted_mode->clock; 8257 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 8258 } 8259 8260 dm_new_connector_state->vcpi_slots = 8261 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 8262 dm_new_connector_state->pbn); 8263 if (dm_new_connector_state->vcpi_slots < 0) { 8264 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 8265 return dm_new_connector_state->vcpi_slots; 8266 } 8267 return 0; 8268 } 8269 8270 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 8271 .disable = dm_encoder_helper_disable, 8272 .atomic_check = dm_encoder_helper_atomic_check 8273 }; 8274 8275 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 8276 struct dc_state *dc_state, 8277 struct dsc_mst_fairness_vars *vars) 8278 { 8279 struct dc_stream_state *stream = NULL; 8280 struct drm_connector *connector; 8281 struct drm_connector_state *new_con_state; 8282 struct amdgpu_dm_connector *aconnector; 8283 struct dm_connector_state *dm_conn_state; 8284 int i, j, ret; 8285 int vcpi, pbn_div, pbn = 0, slot_num = 0; 8286 8287 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8288 8289 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8290 continue; 8291 8292 aconnector = to_amdgpu_dm_connector(connector); 8293 8294 if (!aconnector->mst_output_port) 8295 continue; 8296 8297 if (!new_con_state || !new_con_state->crtc) 8298 continue; 8299 8300 dm_conn_state = to_dm_connector_state(new_con_state); 8301 8302 for (j = 0; j < dc_state->stream_count; j++) { 8303 stream = dc_state->streams[j]; 8304 if (!stream) 8305 continue; 8306 8307 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 8308 break; 8309 8310 stream = NULL; 8311 } 8312 8313 if (!stream) 8314 continue; 8315 8316 pbn_div = dm_mst_get_pbn_divider(stream->link); 8317 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 8318 for (j = 0; j < dc_state->stream_count; j++) { 8319 if (vars[j].aconnector == aconnector) { 8320 pbn = vars[j].pbn; 8321 break; 8322 } 8323 } 8324 8325 if (j == dc_state->stream_count || pbn_div == 0) 8326 continue; 8327 8328 slot_num = DIV_ROUND_UP(pbn, pbn_div); 8329 8330 if (stream->timing.flags.DSC != 1) { 8331 dm_conn_state->pbn = pbn; 8332 dm_conn_state->vcpi_slots = slot_num; 8333 8334 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 8335 dm_conn_state->pbn, false); 8336 if (ret < 0) 8337 return ret; 8338 8339 continue; 8340 } 8341 8342 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 8343 if (vcpi < 0) 8344 return vcpi; 8345 8346 dm_conn_state->pbn = pbn; 8347 dm_conn_state->vcpi_slots = vcpi; 8348 } 8349 return 0; 8350 } 8351 8352 static int to_drm_connector_type(enum signal_type st, uint32_t connector_id) 8353 { 8354 switch (st) { 8355 case SIGNAL_TYPE_HDMI_TYPE_A: 8356 return DRM_MODE_CONNECTOR_HDMIA; 8357 case SIGNAL_TYPE_EDP: 8358 return DRM_MODE_CONNECTOR_eDP; 8359 case SIGNAL_TYPE_LVDS: 8360 return DRM_MODE_CONNECTOR_LVDS; 8361 case SIGNAL_TYPE_RGB: 8362 return DRM_MODE_CONNECTOR_VGA; 8363 case SIGNAL_TYPE_DISPLAY_PORT: 8364 case SIGNAL_TYPE_DISPLAY_PORT_MST: 8365 return DRM_MODE_CONNECTOR_DisplayPort; 8366 case SIGNAL_TYPE_DVI_DUAL_LINK: 8367 case SIGNAL_TYPE_DVI_SINGLE_LINK: 8368 if (connector_id == CONNECTOR_ID_SINGLE_LINK_DVII || 8369 connector_id == CONNECTOR_ID_DUAL_LINK_DVII) 8370 return DRM_MODE_CONNECTOR_DVII; 8371 8372 return DRM_MODE_CONNECTOR_DVID; 8373 case SIGNAL_TYPE_VIRTUAL: 8374 return DRM_MODE_CONNECTOR_VIRTUAL; 8375 8376 default: 8377 return DRM_MODE_CONNECTOR_Unknown; 8378 } 8379 } 8380 8381 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 8382 { 8383 struct drm_encoder *encoder; 8384 8385 /* There is only one encoder per connector */ 8386 drm_connector_for_each_possible_encoder(connector, encoder) 8387 return encoder; 8388 8389 return NULL; 8390 } 8391 8392 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 8393 { 8394 struct drm_encoder *encoder; 8395 struct amdgpu_encoder *amdgpu_encoder; 8396 8397 encoder = amdgpu_dm_connector_to_encoder(connector); 8398 8399 if (encoder == NULL) 8400 return; 8401 8402 amdgpu_encoder = to_amdgpu_encoder(encoder); 8403 8404 amdgpu_encoder->native_mode.clock = 0; 8405 8406 if (!list_empty(&connector->probed_modes)) { 8407 struct drm_display_mode *preferred_mode = NULL; 8408 8409 list_for_each_entry(preferred_mode, 8410 &connector->probed_modes, 8411 head) { 8412 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 8413 amdgpu_encoder->native_mode = *preferred_mode; 8414 8415 break; 8416 } 8417 8418 } 8419 } 8420 8421 static struct drm_display_mode * 8422 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 8423 const char *name, 8424 int hdisplay, int vdisplay) 8425 { 8426 struct drm_device *dev = encoder->dev; 8427 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8428 struct drm_display_mode *mode = NULL; 8429 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8430 8431 mode = drm_mode_duplicate(dev, native_mode); 8432 8433 if (mode == NULL) 8434 return NULL; 8435 8436 mode->hdisplay = hdisplay; 8437 mode->vdisplay = vdisplay; 8438 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8439 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 8440 8441 return mode; 8442 8443 } 8444 8445 static const struct amdgpu_dm_mode_size { 8446 char name[DRM_DISPLAY_MODE_LEN]; 8447 int w; 8448 int h; 8449 } common_modes[] = { 8450 { "640x480", 640, 480}, 8451 { "800x600", 800, 600}, 8452 { "1024x768", 1024, 768}, 8453 { "1280x720", 1280, 720}, 8454 { "1280x800", 1280, 800}, 8455 {"1280x1024", 1280, 1024}, 8456 { "1440x900", 1440, 900}, 8457 {"1680x1050", 1680, 1050}, 8458 {"1600x1200", 1600, 1200}, 8459 {"1920x1080", 1920, 1080}, 8460 {"1920x1200", 1920, 1200} 8461 }; 8462 8463 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 8464 struct drm_connector *connector) 8465 { 8466 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8467 struct drm_display_mode *mode = NULL; 8468 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8469 struct amdgpu_dm_connector *amdgpu_dm_connector = 8470 to_amdgpu_dm_connector(connector); 8471 int i; 8472 int n; 8473 8474 if ((connector->connector_type != DRM_MODE_CONNECTOR_eDP) && 8475 (connector->connector_type != DRM_MODE_CONNECTOR_LVDS)) 8476 return; 8477 8478 n = ARRAY_SIZE(common_modes); 8479 8480 for (i = 0; i < n; i++) { 8481 struct drm_display_mode *curmode = NULL; 8482 bool mode_existed = false; 8483 8484 if (common_modes[i].w > native_mode->hdisplay || 8485 common_modes[i].h > native_mode->vdisplay || 8486 (common_modes[i].w == native_mode->hdisplay && 8487 common_modes[i].h == native_mode->vdisplay)) 8488 continue; 8489 8490 list_for_each_entry(curmode, &connector->probed_modes, head) { 8491 if (common_modes[i].w == curmode->hdisplay && 8492 common_modes[i].h == curmode->vdisplay) { 8493 mode_existed = true; 8494 break; 8495 } 8496 } 8497 8498 if (mode_existed) 8499 continue; 8500 8501 mode = amdgpu_dm_create_common_mode(encoder, 8502 common_modes[i].name, common_modes[i].w, 8503 common_modes[i].h); 8504 if (!mode) 8505 continue; 8506 8507 drm_mode_probed_add(connector, mode); 8508 amdgpu_dm_connector->num_modes++; 8509 } 8510 } 8511 8512 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 8513 { 8514 struct drm_encoder *encoder; 8515 struct amdgpu_encoder *amdgpu_encoder; 8516 const struct drm_display_mode *native_mode; 8517 8518 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 8519 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 8520 return; 8521 8522 mutex_lock(&connector->dev->mode_config.mutex); 8523 amdgpu_dm_connector_get_modes(connector); 8524 mutex_unlock(&connector->dev->mode_config.mutex); 8525 8526 encoder = amdgpu_dm_connector_to_encoder(connector); 8527 if (!encoder) 8528 return; 8529 8530 amdgpu_encoder = to_amdgpu_encoder(encoder); 8531 8532 native_mode = &amdgpu_encoder->native_mode; 8533 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 8534 return; 8535 8536 drm_connector_set_panel_orientation_with_quirk(connector, 8537 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 8538 native_mode->hdisplay, 8539 native_mode->vdisplay); 8540 } 8541 8542 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 8543 const struct drm_edid *drm_edid) 8544 { 8545 struct amdgpu_dm_connector *amdgpu_dm_connector = 8546 to_amdgpu_dm_connector(connector); 8547 8548 if (drm_edid) { 8549 /* empty probed_modes */ 8550 INIT_LIST_HEAD(&connector->probed_modes); 8551 amdgpu_dm_connector->num_modes = 8552 drm_edid_connector_add_modes(connector); 8553 8554 /* sorting the probed modes before calling function 8555 * amdgpu_dm_get_native_mode() since EDID can have 8556 * more than one preferred mode. The modes that are 8557 * later in the probed mode list could be of higher 8558 * and preferred resolution. For example, 3840x2160 8559 * resolution in base EDID preferred timing and 4096x2160 8560 * preferred resolution in DID extension block later. 8561 */ 8562 drm_mode_sort(&connector->probed_modes); 8563 amdgpu_dm_get_native_mode(connector); 8564 8565 /* Freesync capabilities are reset by calling 8566 * drm_edid_connector_add_modes() and need to be 8567 * restored here. 8568 */ 8569 amdgpu_dm_update_freesync_caps(connector, drm_edid); 8570 } else { 8571 amdgpu_dm_connector->num_modes = 0; 8572 } 8573 } 8574 8575 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 8576 struct drm_display_mode *mode) 8577 { 8578 struct drm_display_mode *m; 8579 8580 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 8581 if (drm_mode_equal(m, mode)) 8582 return true; 8583 } 8584 8585 return false; 8586 } 8587 8588 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 8589 { 8590 const struct drm_display_mode *m; 8591 struct drm_display_mode *new_mode; 8592 uint i; 8593 u32 new_modes_count = 0; 8594 8595 /* Standard FPS values 8596 * 8597 * 23.976 - TV/NTSC 8598 * 24 - Cinema 8599 * 25 - TV/PAL 8600 * 29.97 - TV/NTSC 8601 * 30 - TV/NTSC 8602 * 48 - Cinema HFR 8603 * 50 - TV/PAL 8604 * 60 - Commonly used 8605 * 48,72,96,120 - Multiples of 24 8606 */ 8607 static const u32 common_rates[] = { 8608 23976, 24000, 25000, 29970, 30000, 8609 48000, 50000, 60000, 72000, 96000, 120000 8610 }; 8611 8612 /* 8613 * Find mode with highest refresh rate with the same resolution 8614 * as the preferred mode. Some monitors report a preferred mode 8615 * with lower resolution than the highest refresh rate supported. 8616 */ 8617 8618 m = get_highest_refresh_rate_mode(aconnector, true); 8619 if (!m) 8620 return 0; 8621 8622 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 8623 u64 target_vtotal, target_vtotal_diff; 8624 u64 num, den; 8625 8626 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 8627 continue; 8628 8629 if (common_rates[i] < aconnector->min_vfreq * 1000 || 8630 common_rates[i] > aconnector->max_vfreq * 1000) 8631 continue; 8632 8633 num = (unsigned long long)m->clock * 1000 * 1000; 8634 den = common_rates[i] * (unsigned long long)m->htotal; 8635 target_vtotal = div_u64(num, den); 8636 target_vtotal_diff = target_vtotal - m->vtotal; 8637 8638 /* Check for illegal modes */ 8639 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 8640 m->vsync_end + target_vtotal_diff < m->vsync_start || 8641 m->vtotal + target_vtotal_diff < m->vsync_end) 8642 continue; 8643 8644 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 8645 if (!new_mode) 8646 goto out; 8647 8648 new_mode->vtotal += (u16)target_vtotal_diff; 8649 new_mode->vsync_start += (u16)target_vtotal_diff; 8650 new_mode->vsync_end += (u16)target_vtotal_diff; 8651 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8652 new_mode->type |= DRM_MODE_TYPE_DRIVER; 8653 8654 if (!is_duplicate_mode(aconnector, new_mode)) { 8655 drm_mode_probed_add(&aconnector->base, new_mode); 8656 new_modes_count += 1; 8657 } else 8658 drm_mode_destroy(aconnector->base.dev, new_mode); 8659 } 8660 out: 8661 return new_modes_count; 8662 } 8663 8664 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 8665 const struct drm_edid *drm_edid) 8666 { 8667 struct amdgpu_dm_connector *amdgpu_dm_connector = 8668 to_amdgpu_dm_connector(connector); 8669 8670 if (!(amdgpu_freesync_vid_mode && drm_edid)) 8671 return; 8672 8673 if (!amdgpu_dm_connector->dc_sink || amdgpu_dm_connector->dc_sink->edid_caps.analog || 8674 !dc_supports_vrr(amdgpu_dm_connector->dc_sink->ctx->dce_version)) 8675 return; 8676 8677 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 8678 amdgpu_dm_connector->num_modes += 8679 add_fs_modes(amdgpu_dm_connector); 8680 } 8681 8682 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 8683 { 8684 struct amdgpu_dm_connector *amdgpu_dm_connector = 8685 to_amdgpu_dm_connector(connector); 8686 struct drm_encoder *encoder; 8687 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid; 8688 struct dc_link_settings *verified_link_cap = 8689 &amdgpu_dm_connector->dc_link->verified_link_cap; 8690 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 8691 8692 encoder = amdgpu_dm_connector_to_encoder(connector); 8693 8694 if (!drm_edid) { 8695 amdgpu_dm_connector->num_modes = 8696 drm_add_modes_noedid(connector, 640, 480); 8697 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 8698 amdgpu_dm_connector->num_modes += 8699 drm_add_modes_noedid(connector, 1920, 1080); 8700 8701 if (amdgpu_dm_connector->dc_sink && amdgpu_dm_connector->dc_sink->edid_caps.analog) { 8702 /* Analog monitor connected by DAC load detection. 8703 * Add common modes. It will be up to the user to select one that works. 8704 */ 8705 for (int i = 0; i < ARRAY_SIZE(common_modes); i++) 8706 amdgpu_dm_connector->num_modes += drm_add_modes_noedid( 8707 connector, common_modes[i].w, common_modes[i].h); 8708 } 8709 } else { 8710 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid); 8711 if (encoder) 8712 amdgpu_dm_connector_add_common_modes(encoder, connector); 8713 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid); 8714 } 8715 amdgpu_dm_fbc_init(connector); 8716 8717 return amdgpu_dm_connector->num_modes; 8718 } 8719 8720 static const u32 supported_colorspaces = 8721 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 8722 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 8723 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 8724 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 8725 8726 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 8727 struct amdgpu_dm_connector *aconnector, 8728 int connector_type, 8729 struct dc_link *link, 8730 int link_index) 8731 { 8732 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 8733 8734 /* 8735 * Some of the properties below require access to state, like bpc. 8736 * Allocate some default initial connector state with our reset helper. 8737 */ 8738 if (aconnector->base.funcs->reset) 8739 aconnector->base.funcs->reset(&aconnector->base); 8740 8741 aconnector->connector_id = link_index; 8742 aconnector->bl_idx = -1; 8743 aconnector->dc_link = link; 8744 aconnector->base.interlace_allowed = false; 8745 aconnector->base.doublescan_allowed = false; 8746 aconnector->base.stereo_allowed = false; 8747 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 8748 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 8749 aconnector->audio_inst = -1; 8750 aconnector->pack_sdp_v1_3 = false; 8751 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 8752 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 8753 mutex_init(&aconnector->hpd_lock); 8754 mutex_init(&aconnector->handle_mst_msg_ready); 8755 8756 /* 8757 * configure support HPD hot plug connector_>polled default value is 0 8758 * which means HPD hot plug not supported 8759 */ 8760 switch (connector_type) { 8761 case DRM_MODE_CONNECTOR_HDMIA: 8762 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8763 aconnector->base.ycbcr_420_allowed = 8764 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 8765 break; 8766 case DRM_MODE_CONNECTOR_DisplayPort: 8767 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8768 link->link_enc = link_enc_cfg_get_link_enc(link); 8769 ASSERT(link->link_enc); 8770 if (link->link_enc) 8771 aconnector->base.ycbcr_420_allowed = 8772 link->link_enc->features.dp_ycbcr420_supported ? true : false; 8773 break; 8774 case DRM_MODE_CONNECTOR_DVID: 8775 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8776 break; 8777 case DRM_MODE_CONNECTOR_DVII: 8778 case DRM_MODE_CONNECTOR_VGA: 8779 aconnector->base.polled = 8780 DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT; 8781 break; 8782 default: 8783 break; 8784 } 8785 8786 drm_object_attach_property(&aconnector->base.base, 8787 dm->ddev->mode_config.scaling_mode_property, 8788 DRM_MODE_SCALE_NONE); 8789 8790 if (connector_type == DRM_MODE_CONNECTOR_HDMIA 8791 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root)) 8792 drm_connector_attach_broadcast_rgb_property(&aconnector->base); 8793 8794 drm_object_attach_property(&aconnector->base.base, 8795 adev->mode_info.underscan_property, 8796 UNDERSCAN_OFF); 8797 drm_object_attach_property(&aconnector->base.base, 8798 adev->mode_info.underscan_hborder_property, 8799 0); 8800 drm_object_attach_property(&aconnector->base.base, 8801 adev->mode_info.underscan_vborder_property, 8802 0); 8803 8804 if (!aconnector->mst_root) 8805 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 8806 8807 aconnector->base.state->max_bpc = 16; 8808 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 8809 8810 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8811 /* Content Type is currently only implemented for HDMI. */ 8812 drm_connector_attach_content_type_property(&aconnector->base); 8813 } 8814 8815 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8816 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 8817 drm_connector_attach_colorspace_property(&aconnector->base); 8818 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 8819 connector_type == DRM_MODE_CONNECTOR_eDP) { 8820 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 8821 drm_connector_attach_colorspace_property(&aconnector->base); 8822 } 8823 8824 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8825 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 8826 connector_type == DRM_MODE_CONNECTOR_eDP) { 8827 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 8828 8829 if (!aconnector->mst_root) 8830 drm_connector_attach_vrr_capable_property(&aconnector->base); 8831 8832 if (adev->dm.hdcp_workqueue) 8833 drm_connector_attach_content_protection_property(&aconnector->base, true); 8834 } 8835 8836 if (connector_type == DRM_MODE_CONNECTOR_eDP) { 8837 struct drm_privacy_screen *privacy_screen; 8838 8839 privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL); 8840 if (!IS_ERR(privacy_screen)) { 8841 drm_connector_attach_privacy_screen_provider(&aconnector->base, 8842 privacy_screen); 8843 } else if (PTR_ERR(privacy_screen) != -ENODEV) { 8844 drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n"); 8845 } 8846 } 8847 } 8848 8849 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 8850 struct i2c_msg *msgs, int num) 8851 { 8852 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 8853 struct ddc_service *ddc_service = i2c->ddc_service; 8854 struct i2c_command cmd; 8855 int i; 8856 int result = -EIO; 8857 8858 if (!ddc_service->ddc_pin) 8859 return result; 8860 8861 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 8862 8863 if (!cmd.payloads) 8864 return result; 8865 8866 cmd.number_of_payloads = num; 8867 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 8868 cmd.speed = 100; 8869 8870 for (i = 0; i < num; i++) { 8871 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 8872 cmd.payloads[i].address = msgs[i].addr; 8873 cmd.payloads[i].length = msgs[i].len; 8874 cmd.payloads[i].data = msgs[i].buf; 8875 } 8876 8877 if (i2c->oem) { 8878 if (dc_submit_i2c_oem( 8879 ddc_service->ctx->dc, 8880 &cmd)) 8881 result = num; 8882 } else { 8883 if (dc_submit_i2c( 8884 ddc_service->ctx->dc, 8885 ddc_service->link->link_index, 8886 &cmd)) 8887 result = num; 8888 } 8889 8890 kfree(cmd.payloads); 8891 return result; 8892 } 8893 8894 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 8895 { 8896 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 8897 } 8898 8899 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 8900 .master_xfer = amdgpu_dm_i2c_xfer, 8901 .functionality = amdgpu_dm_i2c_func, 8902 }; 8903 8904 static struct amdgpu_i2c_adapter * 8905 create_i2c(struct ddc_service *ddc_service, bool oem) 8906 { 8907 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 8908 struct amdgpu_i2c_adapter *i2c; 8909 8910 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 8911 if (!i2c) 8912 return NULL; 8913 i2c->base.owner = THIS_MODULE; 8914 i2c->base.dev.parent = &adev->pdev->dev; 8915 i2c->base.algo = &amdgpu_dm_i2c_algo; 8916 if (oem) 8917 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus"); 8918 else 8919 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", 8920 ddc_service->link->link_index); 8921 i2c_set_adapdata(&i2c->base, i2c); 8922 i2c->ddc_service = ddc_service; 8923 i2c->oem = oem; 8924 8925 return i2c; 8926 } 8927 8928 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector) 8929 { 8930 struct cec_connector_info conn_info; 8931 struct drm_device *ddev = aconnector->base.dev; 8932 struct device *hdmi_dev = ddev->dev; 8933 8934 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) { 8935 drm_info(ddev, "HDMI-CEC feature masked\n"); 8936 return -EINVAL; 8937 } 8938 8939 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base); 8940 aconnector->notifier = 8941 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info); 8942 if (!aconnector->notifier) { 8943 drm_err(ddev, "Failed to create cec notifier\n"); 8944 return -ENOMEM; 8945 } 8946 8947 return 0; 8948 } 8949 8950 /* 8951 * Note: this function assumes that dc_link_detect() was called for the 8952 * dc_link which will be represented by this aconnector. 8953 */ 8954 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 8955 struct amdgpu_dm_connector *aconnector, 8956 u32 link_index, 8957 struct amdgpu_encoder *aencoder) 8958 { 8959 int res = 0; 8960 int connector_type; 8961 struct dc *dc = dm->dc; 8962 struct dc_link *link = dc_get_link_at_index(dc, link_index); 8963 struct amdgpu_i2c_adapter *i2c; 8964 8965 /* Not needed for writeback connector */ 8966 link->priv = aconnector; 8967 8968 8969 i2c = create_i2c(link->ddc, false); 8970 if (!i2c) { 8971 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n"); 8972 return -ENOMEM; 8973 } 8974 8975 aconnector->i2c = i2c; 8976 res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base); 8977 8978 if (res) { 8979 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index); 8980 goto out_free; 8981 } 8982 8983 connector_type = to_drm_connector_type(link->connector_signal, link->link_id.id); 8984 8985 res = drm_connector_init_with_ddc( 8986 dm->ddev, 8987 &aconnector->base, 8988 &amdgpu_dm_connector_funcs, 8989 connector_type, 8990 &i2c->base); 8991 8992 if (res) { 8993 drm_err(adev_to_drm(dm->adev), "connector_init failed\n"); 8994 aconnector->connector_id = -1; 8995 goto out_free; 8996 } 8997 8998 drm_connector_helper_add( 8999 &aconnector->base, 9000 &amdgpu_dm_connector_helper_funcs); 9001 9002 amdgpu_dm_connector_init_helper( 9003 dm, 9004 aconnector, 9005 connector_type, 9006 link, 9007 link_index); 9008 9009 drm_connector_attach_encoder( 9010 &aconnector->base, &aencoder->base); 9011 9012 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 9013 connector_type == DRM_MODE_CONNECTOR_HDMIB) 9014 amdgpu_dm_initialize_hdmi_connector(aconnector); 9015 9016 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 9017 || connector_type == DRM_MODE_CONNECTOR_eDP) 9018 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 9019 9020 out_free: 9021 if (res) { 9022 kfree(i2c); 9023 aconnector->i2c = NULL; 9024 } 9025 return res; 9026 } 9027 9028 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 9029 { 9030 switch (adev->mode_info.num_crtc) { 9031 case 1: 9032 return 0x1; 9033 case 2: 9034 return 0x3; 9035 case 3: 9036 return 0x7; 9037 case 4: 9038 return 0xf; 9039 case 5: 9040 return 0x1f; 9041 case 6: 9042 default: 9043 return 0x3f; 9044 } 9045 } 9046 9047 static int amdgpu_dm_encoder_init(struct drm_device *dev, 9048 struct amdgpu_encoder *aencoder, 9049 uint32_t link_index) 9050 { 9051 struct amdgpu_device *adev = drm_to_adev(dev); 9052 9053 int res = drm_encoder_init(dev, 9054 &aencoder->base, 9055 &amdgpu_dm_encoder_funcs, 9056 DRM_MODE_ENCODER_TMDS, 9057 NULL); 9058 9059 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 9060 9061 if (!res) 9062 aencoder->encoder_id = link_index; 9063 else 9064 aencoder->encoder_id = -1; 9065 9066 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 9067 9068 return res; 9069 } 9070 9071 static void manage_dm_interrupts(struct amdgpu_device *adev, 9072 struct amdgpu_crtc *acrtc, 9073 struct dm_crtc_state *acrtc_state) 9074 { /* 9075 * We cannot be sure that the frontend index maps to the same 9076 * backend index - some even map to more than one. 9077 * So we have to go through the CRTC to find the right IRQ. 9078 */ 9079 int irq_type = amdgpu_display_crtc_idx_to_irq_type( 9080 adev, 9081 acrtc->crtc_id); 9082 struct drm_device *dev = adev_to_drm(adev); 9083 9084 struct drm_vblank_crtc_config config = {0}; 9085 struct dc_crtc_timing *timing; 9086 int offdelay; 9087 9088 if (acrtc_state) { 9089 timing = &acrtc_state->stream->timing; 9090 9091 /* 9092 * Depending on when the HW latching event of double-buffered 9093 * registers happen relative to the PSR SDP deadline, and how 9094 * bad the Panel clock has drifted since the last ALPM off 9095 * event, there can be up to 3 frames of delay between sending 9096 * the PSR exit cmd to DMUB fw, and when the panel starts 9097 * displaying live frames. 9098 * 9099 * We can set: 9100 * 9101 * 20/100 * offdelay_ms = 3_frames_ms 9102 * => offdelay_ms = 5 * 3_frames_ms 9103 * 9104 * This ensures that `3_frames_ms` will only be experienced as a 9105 * 20% delay on top how long the display has been static, and 9106 * thus make the delay less perceivable. 9107 */ 9108 if (acrtc_state->stream->link->psr_settings.psr_version < 9109 DC_PSR_VERSION_UNSUPPORTED) { 9110 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 * 9111 timing->v_total * 9112 timing->h_total, 9113 timing->pix_clk_100hz); 9114 config.offdelay_ms = offdelay ?: 30; 9115 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) < 9116 IP_VERSION(3, 5, 0) || 9117 !(adev->flags & AMD_IS_APU)) { 9118 /* 9119 * Older HW and DGPU have issues with instant off; 9120 * use a 2 frame offdelay. 9121 */ 9122 offdelay = DIV64_U64_ROUND_UP((u64)20 * 9123 timing->v_total * 9124 timing->h_total, 9125 timing->pix_clk_100hz); 9126 9127 config.offdelay_ms = offdelay ?: 30; 9128 } else { 9129 /* offdelay_ms = 0 will never disable vblank */ 9130 config.offdelay_ms = 1; 9131 config.disable_immediate = true; 9132 } 9133 9134 drm_crtc_vblank_on_config(&acrtc->base, 9135 &config); 9136 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/ 9137 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 9138 case IP_VERSION(3, 0, 0): 9139 case IP_VERSION(3, 0, 2): 9140 case IP_VERSION(3, 0, 3): 9141 case IP_VERSION(3, 2, 0): 9142 if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type)) 9143 drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n"); 9144 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 9145 if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type)) 9146 drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n"); 9147 #endif 9148 } 9149 9150 } else { 9151 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/ 9152 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 9153 case IP_VERSION(3, 0, 0): 9154 case IP_VERSION(3, 0, 2): 9155 case IP_VERSION(3, 0, 3): 9156 case IP_VERSION(3, 2, 0): 9157 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 9158 if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type)) 9159 drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n"); 9160 #endif 9161 if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type)) 9162 drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n"); 9163 } 9164 9165 drm_crtc_vblank_off(&acrtc->base); 9166 } 9167 } 9168 9169 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 9170 struct amdgpu_crtc *acrtc) 9171 { 9172 int irq_type = 9173 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 9174 9175 /** 9176 * This reads the current state for the IRQ and force reapplies 9177 * the setting to hardware. 9178 */ 9179 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 9180 } 9181 9182 static bool 9183 is_scaling_state_different(const struct dm_connector_state *dm_state, 9184 const struct dm_connector_state *old_dm_state) 9185 { 9186 if (dm_state->scaling != old_dm_state->scaling) 9187 return true; 9188 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 9189 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 9190 return true; 9191 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 9192 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 9193 return true; 9194 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 9195 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 9196 return true; 9197 return false; 9198 } 9199 9200 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 9201 struct drm_crtc_state *old_crtc_state, 9202 struct drm_connector_state *new_conn_state, 9203 struct drm_connector_state *old_conn_state, 9204 const struct drm_connector *connector, 9205 struct hdcp_workqueue *hdcp_w) 9206 { 9207 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 9208 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 9209 9210 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 9211 connector->index, connector->status, connector->dpms); 9212 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 9213 old_conn_state->content_protection, new_conn_state->content_protection); 9214 9215 if (old_crtc_state) 9216 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9217 old_crtc_state->enable, 9218 old_crtc_state->active, 9219 old_crtc_state->mode_changed, 9220 old_crtc_state->active_changed, 9221 old_crtc_state->connectors_changed); 9222 9223 if (new_crtc_state) 9224 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9225 new_crtc_state->enable, 9226 new_crtc_state->active, 9227 new_crtc_state->mode_changed, 9228 new_crtc_state->active_changed, 9229 new_crtc_state->connectors_changed); 9230 9231 /* hdcp content type change */ 9232 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 9233 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 9234 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9235 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 9236 return true; 9237 } 9238 9239 /* CP is being re enabled, ignore this */ 9240 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 9241 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9242 if (new_crtc_state && new_crtc_state->mode_changed) { 9243 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9244 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 9245 return true; 9246 } 9247 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 9248 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 9249 return false; 9250 } 9251 9252 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 9253 * 9254 * Handles: UNDESIRED -> ENABLED 9255 */ 9256 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 9257 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 9258 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9259 9260 /* Stream removed and re-enabled 9261 * 9262 * Can sometimes overlap with the HPD case, 9263 * thus set update_hdcp to false to avoid 9264 * setting HDCP multiple times. 9265 * 9266 * Handles: DESIRED -> DESIRED (Special case) 9267 */ 9268 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 9269 new_conn_state->crtc && new_conn_state->crtc->enabled && 9270 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9271 dm_con_state->update_hdcp = false; 9272 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 9273 __func__); 9274 return true; 9275 } 9276 9277 /* Hot-plug, headless s3, dpms 9278 * 9279 * Only start HDCP if the display is connected/enabled. 9280 * update_hdcp flag will be set to false until the next 9281 * HPD comes in. 9282 * 9283 * Handles: DESIRED -> DESIRED (Special case) 9284 */ 9285 if (dm_con_state->update_hdcp && 9286 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 9287 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 9288 dm_con_state->update_hdcp = false; 9289 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 9290 __func__); 9291 return true; 9292 } 9293 9294 if (old_conn_state->content_protection == new_conn_state->content_protection) { 9295 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9296 if (new_crtc_state && new_crtc_state->mode_changed) { 9297 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 9298 __func__); 9299 return true; 9300 } 9301 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 9302 __func__); 9303 return false; 9304 } 9305 9306 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 9307 return false; 9308 } 9309 9310 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 9311 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 9312 __func__); 9313 return true; 9314 } 9315 9316 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 9317 return false; 9318 } 9319 9320 static void remove_stream(struct amdgpu_device *adev, 9321 struct amdgpu_crtc *acrtc, 9322 struct dc_stream_state *stream) 9323 { 9324 /* this is the update mode case */ 9325 9326 acrtc->otg_inst = -1; 9327 acrtc->enabled = false; 9328 } 9329 9330 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 9331 { 9332 9333 assert_spin_locked(&acrtc->base.dev->event_lock); 9334 WARN_ON(acrtc->event); 9335 9336 acrtc->event = acrtc->base.state->event; 9337 9338 /* Set the flip status */ 9339 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 9340 9341 /* Mark this event as consumed */ 9342 acrtc->base.state->event = NULL; 9343 9344 drm_dbg_state(acrtc->base.dev, 9345 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 9346 acrtc->crtc_id); 9347 } 9348 9349 static void update_freesync_state_on_stream( 9350 struct amdgpu_display_manager *dm, 9351 struct dm_crtc_state *new_crtc_state, 9352 struct dc_stream_state *new_stream, 9353 struct dc_plane_state *surface, 9354 u32 flip_timestamp_in_us) 9355 { 9356 struct mod_vrr_params vrr_params; 9357 struct dc_info_packet vrr_infopacket = {0}; 9358 struct amdgpu_device *adev = dm->adev; 9359 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9360 unsigned long flags; 9361 bool pack_sdp_v1_3 = false; 9362 struct amdgpu_dm_connector *aconn; 9363 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 9364 9365 if (!new_stream) 9366 return; 9367 9368 /* 9369 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9370 * For now it's sufficient to just guard against these conditions. 9371 */ 9372 9373 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9374 return; 9375 9376 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9377 vrr_params = acrtc->dm_irq_params.vrr_params; 9378 9379 if (surface) { 9380 mod_freesync_handle_preflip( 9381 dm->freesync_module, 9382 surface, 9383 new_stream, 9384 flip_timestamp_in_us, 9385 &vrr_params); 9386 9387 if (adev->family < AMDGPU_FAMILY_AI && 9388 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 9389 mod_freesync_handle_v_update(dm->freesync_module, 9390 new_stream, &vrr_params); 9391 9392 /* Need to call this before the frame ends. */ 9393 dc_stream_adjust_vmin_vmax(dm->dc, 9394 new_crtc_state->stream, 9395 &vrr_params.adjust); 9396 } 9397 } 9398 9399 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 9400 9401 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 9402 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 9403 9404 if (aconn->vsdb_info.amd_vsdb_version == 1) 9405 packet_type = PACKET_TYPE_FS_V1; 9406 else if (aconn->vsdb_info.amd_vsdb_version == 2) 9407 packet_type = PACKET_TYPE_FS_V2; 9408 else if (aconn->vsdb_info.amd_vsdb_version == 3) 9409 packet_type = PACKET_TYPE_FS_V3; 9410 9411 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 9412 &new_stream->adaptive_sync_infopacket); 9413 } 9414 9415 mod_freesync_build_vrr_infopacket( 9416 dm->freesync_module, 9417 new_stream, 9418 &vrr_params, 9419 packet_type, 9420 TRANSFER_FUNC_UNKNOWN, 9421 &vrr_infopacket, 9422 pack_sdp_v1_3); 9423 9424 new_crtc_state->freesync_vrr_info_changed |= 9425 (memcmp(&new_crtc_state->vrr_infopacket, 9426 &vrr_infopacket, 9427 sizeof(vrr_infopacket)) != 0); 9428 9429 acrtc->dm_irq_params.vrr_params = vrr_params; 9430 new_crtc_state->vrr_infopacket = vrr_infopacket; 9431 9432 new_stream->vrr_infopacket = vrr_infopacket; 9433 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 9434 9435 if (new_crtc_state->freesync_vrr_info_changed) 9436 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 9437 new_crtc_state->base.crtc->base.id, 9438 (int)new_crtc_state->base.vrr_enabled, 9439 (int)vrr_params.state); 9440 9441 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9442 } 9443 9444 static void update_stream_irq_parameters( 9445 struct amdgpu_display_manager *dm, 9446 struct dm_crtc_state *new_crtc_state) 9447 { 9448 struct dc_stream_state *new_stream = new_crtc_state->stream; 9449 struct mod_vrr_params vrr_params; 9450 struct mod_freesync_config config = new_crtc_state->freesync_config; 9451 struct amdgpu_device *adev = dm->adev; 9452 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9453 unsigned long flags; 9454 9455 if (!new_stream) 9456 return; 9457 9458 /* 9459 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9460 * For now it's sufficient to just guard against these conditions. 9461 */ 9462 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9463 return; 9464 9465 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9466 vrr_params = acrtc->dm_irq_params.vrr_params; 9467 9468 if (new_crtc_state->vrr_supported && 9469 config.min_refresh_in_uhz && 9470 config.max_refresh_in_uhz) { 9471 /* 9472 * if freesync compatible mode was set, config.state will be set 9473 * in atomic check 9474 */ 9475 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 9476 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 9477 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 9478 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 9479 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 9480 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 9481 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 9482 } else { 9483 config.state = new_crtc_state->base.vrr_enabled ? 9484 VRR_STATE_ACTIVE_VARIABLE : 9485 VRR_STATE_INACTIVE; 9486 } 9487 } else { 9488 config.state = VRR_STATE_UNSUPPORTED; 9489 } 9490 9491 mod_freesync_build_vrr_params(dm->freesync_module, 9492 new_stream, 9493 &config, &vrr_params); 9494 9495 new_crtc_state->freesync_config = config; 9496 /* Copy state for access from DM IRQ handler */ 9497 acrtc->dm_irq_params.freesync_config = config; 9498 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 9499 acrtc->dm_irq_params.vrr_params = vrr_params; 9500 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9501 } 9502 9503 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 9504 struct dm_crtc_state *new_state) 9505 { 9506 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 9507 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 9508 9509 if (!old_vrr_active && new_vrr_active) { 9510 /* Transition VRR inactive -> active: 9511 * While VRR is active, we must not disable vblank irq, as a 9512 * reenable after disable would compute bogus vblank/pflip 9513 * timestamps if it likely happened inside display front-porch. 9514 * 9515 * We also need vupdate irq for the actual core vblank handling 9516 * at end of vblank. 9517 */ 9518 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 9519 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 9520 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n", 9521 __func__, new_state->base.crtc->base.id); 9522 } else if (old_vrr_active && !new_vrr_active) { 9523 /* Transition VRR active -> inactive: 9524 * Allow vblank irq disable again for fixed refresh rate. 9525 */ 9526 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 9527 drm_crtc_vblank_put(new_state->base.crtc); 9528 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n", 9529 __func__, new_state->base.crtc->base.id); 9530 } 9531 } 9532 9533 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 9534 { 9535 struct drm_plane *plane; 9536 struct drm_plane_state *old_plane_state; 9537 int i; 9538 9539 /* 9540 * TODO: Make this per-stream so we don't issue redundant updates for 9541 * commits with multiple streams. 9542 */ 9543 for_each_old_plane_in_state(state, plane, old_plane_state, i) 9544 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9545 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 9546 } 9547 9548 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 9549 { 9550 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 9551 9552 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 9553 } 9554 9555 static void amdgpu_dm_update_cursor(struct drm_plane *plane, 9556 struct drm_plane_state *old_plane_state, 9557 struct dc_stream_update *update) 9558 { 9559 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9560 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb); 9561 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc; 9562 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL; 9563 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 9564 uint64_t address = afb ? afb->address : 0; 9565 struct dc_cursor_position position = {0}; 9566 struct dc_cursor_attributes attributes; 9567 int ret; 9568 9569 if (!plane->state->fb && !old_plane_state->fb) 9570 return; 9571 9572 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n", 9573 amdgpu_crtc->crtc_id, plane->state->crtc_w, 9574 plane->state->crtc_h); 9575 9576 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position); 9577 if (ret) 9578 return; 9579 9580 if (!position.enable) { 9581 /* turn off cursor */ 9582 if (crtc_state && crtc_state->stream) { 9583 dc_stream_set_cursor_position(crtc_state->stream, 9584 &position); 9585 update->cursor_position = &crtc_state->stream->cursor_position; 9586 } 9587 return; 9588 } 9589 9590 amdgpu_crtc->cursor_width = plane->state->crtc_w; 9591 amdgpu_crtc->cursor_height = plane->state->crtc_h; 9592 9593 memset(&attributes, 0, sizeof(attributes)); 9594 attributes.address.high_part = upper_32_bits(address); 9595 attributes.address.low_part = lower_32_bits(address); 9596 attributes.width = plane->state->crtc_w; 9597 attributes.height = plane->state->crtc_h; 9598 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA; 9599 attributes.rotation_angle = 0; 9600 attributes.attribute_flags.value = 0; 9601 9602 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM 9603 * legacy gamma setup. 9604 */ 9605 if (crtc_state->cm_is_degamma_srgb && 9606 adev->dm.dc->caps.color.dpp.gamma_corr) 9607 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1; 9608 9609 if (afb) 9610 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0]; 9611 9612 if (crtc_state->stream) { 9613 if (!dc_stream_set_cursor_attributes(crtc_state->stream, 9614 &attributes)) 9615 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n"); 9616 9617 update->cursor_attributes = &crtc_state->stream->cursor_attributes; 9618 9619 if (!dc_stream_set_cursor_position(crtc_state->stream, 9620 &position)) 9621 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n"); 9622 9623 update->cursor_position = &crtc_state->stream->cursor_position; 9624 } 9625 } 9626 9627 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach, 9628 const struct dm_crtc_state *acrtc_state, 9629 const u64 current_ts) 9630 { 9631 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings; 9632 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings; 9633 struct amdgpu_dm_connector *aconn = 9634 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 9635 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9636 9637 if (acrtc_state->update_type > UPDATE_TYPE_FAST) { 9638 if (pr->config.replay_supported && !pr->replay_feature_enabled) 9639 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn); 9640 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED && 9641 !psr->psr_feature_enabled) 9642 if (!aconn->disallow_edp_enter_psr) 9643 amdgpu_dm_link_setup_psr(acrtc_state->stream); 9644 } 9645 9646 /* Decrement skip count when SR is enabled and we're doing fast updates. */ 9647 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 9648 (psr->psr_feature_enabled || pr->config.replay_supported)) { 9649 if (aconn->sr_skip_count > 0) 9650 aconn->sr_skip_count--; 9651 9652 /* Allow SR when skip count is 0. */ 9653 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count; 9654 9655 /* 9656 * If sink supports PSR SU/Panel Replay, there is no need to rely on 9657 * a vblank event disable request to enable PSR/RP. PSR SU/RP 9658 * can be enabled immediately once OS demonstrates an 9659 * adequate number of fast atomic commits to notify KMD 9660 * of update events. See `vblank_control_worker()`. 9661 */ 9662 if (!vrr_active && 9663 acrtc_attach->dm_irq_params.allow_sr_entry && 9664 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9665 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9666 #endif 9667 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) { 9668 if (pr->replay_feature_enabled && !pr->replay_allow_active) 9669 amdgpu_dm_replay_enable(acrtc_state->stream, true); 9670 if (psr->psr_version == DC_PSR_VERSION_SU_1 && 9671 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr) 9672 amdgpu_dm_psr_enable(acrtc_state->stream); 9673 } 9674 } else { 9675 acrtc_attach->dm_irq_params.allow_sr_entry = false; 9676 } 9677 } 9678 9679 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 9680 struct drm_device *dev, 9681 struct amdgpu_display_manager *dm, 9682 struct drm_crtc *pcrtc, 9683 bool wait_for_vblank) 9684 { 9685 u32 i; 9686 u64 timestamp_ns = ktime_get_ns(); 9687 struct drm_plane *plane; 9688 struct drm_plane_state *old_plane_state, *new_plane_state; 9689 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 9690 struct drm_crtc_state *new_pcrtc_state = 9691 drm_atomic_get_new_crtc_state(state, pcrtc); 9692 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 9693 struct dm_crtc_state *dm_old_crtc_state = 9694 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 9695 int planes_count = 0, vpos, hpos; 9696 unsigned long flags; 9697 u32 target_vblank, last_flip_vblank; 9698 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9699 bool cursor_update = false; 9700 bool pflip_present = false; 9701 bool dirty_rects_changed = false; 9702 bool updated_planes_and_streams = false; 9703 struct { 9704 struct dc_surface_update surface_updates[MAX_SURFACES]; 9705 struct dc_plane_info plane_infos[MAX_SURFACES]; 9706 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 9707 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 9708 struct dc_stream_update stream_update; 9709 } *bundle; 9710 9711 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 9712 9713 if (!bundle) { 9714 drm_err(dev, "Failed to allocate update bundle\n"); 9715 goto cleanup; 9716 } 9717 9718 /* 9719 * Disable the cursor first if we're disabling all the planes. 9720 * It'll remain on the screen after the planes are re-enabled 9721 * if we don't. 9722 * 9723 * If the cursor is transitioning from native to overlay mode, the 9724 * native cursor needs to be disabled first. 9725 */ 9726 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE && 9727 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9728 struct dc_cursor_position cursor_position = {0}; 9729 9730 if (!dc_stream_set_cursor_position(acrtc_state->stream, 9731 &cursor_position)) 9732 drm_err(dev, "DC failed to disable native cursor\n"); 9733 9734 bundle->stream_update.cursor_position = 9735 &acrtc_state->stream->cursor_position; 9736 } 9737 9738 if (acrtc_state->active_planes == 0 && 9739 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9740 amdgpu_dm_commit_cursors(state); 9741 9742 /* update planes when needed */ 9743 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9744 struct drm_crtc *crtc = new_plane_state->crtc; 9745 struct drm_crtc_state *new_crtc_state; 9746 struct drm_framebuffer *fb = new_plane_state->fb; 9747 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 9748 bool plane_needs_flip; 9749 struct dc_plane_state *dc_plane; 9750 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 9751 9752 /* Cursor plane is handled after stream updates */ 9753 if (plane->type == DRM_PLANE_TYPE_CURSOR && 9754 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9755 if ((fb && crtc == pcrtc) || 9756 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) { 9757 cursor_update = true; 9758 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0) 9759 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update); 9760 } 9761 9762 continue; 9763 } 9764 9765 if (!fb || !crtc || pcrtc != crtc) 9766 continue; 9767 9768 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 9769 if (!new_crtc_state->active) 9770 continue; 9771 9772 dc_plane = dm_new_plane_state->dc_state; 9773 if (!dc_plane) 9774 continue; 9775 9776 bundle->surface_updates[planes_count].surface = dc_plane; 9777 if (new_pcrtc_state->color_mgmt_changed) { 9778 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction; 9779 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func; 9780 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 9781 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult; 9782 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func; 9783 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func; 9784 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf; 9785 } 9786 9787 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 9788 &bundle->scaling_infos[planes_count]); 9789 9790 bundle->surface_updates[planes_count].scaling_info = 9791 &bundle->scaling_infos[planes_count]; 9792 9793 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 9794 9795 pflip_present = pflip_present || plane_needs_flip; 9796 9797 if (!plane_needs_flip) { 9798 planes_count += 1; 9799 continue; 9800 } 9801 9802 fill_dc_plane_info_and_addr( 9803 dm->adev, new_plane_state, 9804 afb->tiling_flags, 9805 &bundle->plane_infos[planes_count], 9806 &bundle->flip_addrs[planes_count].address, 9807 afb->tmz_surface); 9808 9809 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 9810 new_plane_state->plane->index, 9811 bundle->plane_infos[planes_count].dcc.enable); 9812 9813 bundle->surface_updates[planes_count].plane_info = 9814 &bundle->plane_infos[planes_count]; 9815 9816 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 9817 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 9818 fill_dc_dirty_rects(plane, old_plane_state, 9819 new_plane_state, new_crtc_state, 9820 &bundle->flip_addrs[planes_count], 9821 acrtc_state->stream->link->psr_settings.psr_version == 9822 DC_PSR_VERSION_SU_1, 9823 &dirty_rects_changed); 9824 9825 /* 9826 * If the dirty regions changed, PSR-SU need to be disabled temporarily 9827 * and enabled it again after dirty regions are stable to avoid video glitch. 9828 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 9829 * during the PSR-SU was disabled. 9830 */ 9831 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 9832 acrtc_attach->dm_irq_params.allow_sr_entry && 9833 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9834 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9835 #endif 9836 dirty_rects_changed) { 9837 mutex_lock(&dm->dc_lock); 9838 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 9839 timestamp_ns; 9840 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9841 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9842 mutex_unlock(&dm->dc_lock); 9843 } 9844 } 9845 9846 /* 9847 * Only allow immediate flips for fast updates that don't 9848 * change memory domain, FB pitch, DCC state, rotation or 9849 * mirroring. 9850 * 9851 * dm_crtc_helper_atomic_check() only accepts async flips with 9852 * fast updates. 9853 */ 9854 if (crtc->state->async_flip && 9855 (acrtc_state->update_type != UPDATE_TYPE_FAST || 9856 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 9857 drm_warn_once(state->dev, 9858 "[PLANE:%d:%s] async flip with non-fast update\n", 9859 plane->base.id, plane->name); 9860 9861 bundle->flip_addrs[planes_count].flip_immediate = 9862 crtc->state->async_flip && 9863 acrtc_state->update_type == UPDATE_TYPE_FAST && 9864 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 9865 9866 timestamp_ns = ktime_get_ns(); 9867 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 9868 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 9869 bundle->surface_updates[planes_count].surface = dc_plane; 9870 9871 if (!bundle->surface_updates[planes_count].surface) { 9872 drm_err(dev, "No surface for CRTC: id=%d\n", 9873 acrtc_attach->crtc_id); 9874 continue; 9875 } 9876 9877 if (plane == pcrtc->primary) 9878 update_freesync_state_on_stream( 9879 dm, 9880 acrtc_state, 9881 acrtc_state->stream, 9882 dc_plane, 9883 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 9884 9885 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 9886 __func__, 9887 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 9888 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 9889 9890 planes_count += 1; 9891 9892 } 9893 9894 if (pflip_present) { 9895 if (!vrr_active) { 9896 /* Use old throttling in non-vrr fixed refresh rate mode 9897 * to keep flip scheduling based on target vblank counts 9898 * working in a backwards compatible way, e.g., for 9899 * clients using the GLX_OML_sync_control extension or 9900 * DRI3/Present extension with defined target_msc. 9901 */ 9902 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 9903 } else { 9904 /* For variable refresh rate mode only: 9905 * Get vblank of last completed flip to avoid > 1 vrr 9906 * flips per video frame by use of throttling, but allow 9907 * flip programming anywhere in the possibly large 9908 * variable vrr vblank interval for fine-grained flip 9909 * timing control and more opportunity to avoid stutter 9910 * on late submission of flips. 9911 */ 9912 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9913 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 9914 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9915 } 9916 9917 target_vblank = last_flip_vblank + wait_for_vblank; 9918 9919 /* 9920 * Wait until we're out of the vertical blank period before the one 9921 * targeted by the flip 9922 */ 9923 while ((acrtc_attach->enabled && 9924 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 9925 0, &vpos, &hpos, NULL, 9926 NULL, &pcrtc->hwmode) 9927 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 9928 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 9929 (int)(target_vblank - 9930 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 9931 usleep_range(1000, 1100); 9932 } 9933 9934 /** 9935 * Prepare the flip event for the pageflip interrupt to handle. 9936 * 9937 * This only works in the case where we've already turned on the 9938 * appropriate hardware blocks (eg. HUBP) so in the transition case 9939 * from 0 -> n planes we have to skip a hardware generated event 9940 * and rely on sending it from software. 9941 */ 9942 if (acrtc_attach->base.state->event && 9943 acrtc_state->active_planes > 0) { 9944 drm_crtc_vblank_get(pcrtc); 9945 9946 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9947 9948 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 9949 prepare_flip_isr(acrtc_attach); 9950 9951 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9952 } 9953 9954 if (acrtc_state->stream) { 9955 if (acrtc_state->freesync_vrr_info_changed) 9956 bundle->stream_update.vrr_infopacket = 9957 &acrtc_state->stream->vrr_infopacket; 9958 } 9959 } else if (cursor_update && acrtc_state->active_planes > 0) { 9960 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9961 if (acrtc_attach->base.state->event) { 9962 drm_crtc_vblank_get(pcrtc); 9963 acrtc_attach->event = acrtc_attach->base.state->event; 9964 acrtc_attach->base.state->event = NULL; 9965 } 9966 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9967 } 9968 9969 /* Update the planes if changed or disable if we don't have any. */ 9970 if ((planes_count || acrtc_state->active_planes == 0) && 9971 acrtc_state->stream) { 9972 /* 9973 * If PSR or idle optimizations are enabled then flush out 9974 * any pending work before hardware programming. 9975 */ 9976 if (dm->vblank_control_workqueue) 9977 flush_workqueue(dm->vblank_control_workqueue); 9978 9979 bundle->stream_update.stream = acrtc_state->stream; 9980 if (new_pcrtc_state->mode_changed) { 9981 bundle->stream_update.src = acrtc_state->stream->src; 9982 bundle->stream_update.dst = acrtc_state->stream->dst; 9983 } 9984 9985 if (new_pcrtc_state->color_mgmt_changed) { 9986 /* 9987 * TODO: This isn't fully correct since we've actually 9988 * already modified the stream in place. 9989 */ 9990 bundle->stream_update.gamut_remap = 9991 &acrtc_state->stream->gamut_remap_matrix; 9992 bundle->stream_update.output_csc_transform = 9993 &acrtc_state->stream->csc_color_matrix; 9994 bundle->stream_update.out_transfer_func = 9995 &acrtc_state->stream->out_transfer_func; 9996 bundle->stream_update.lut3d_func = 9997 (struct dc_3dlut *) acrtc_state->stream->lut3d_func; 9998 bundle->stream_update.func_shaper = 9999 (struct dc_transfer_func *) acrtc_state->stream->func_shaper; 10000 } 10001 10002 acrtc_state->stream->abm_level = acrtc_state->abm_level; 10003 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 10004 bundle->stream_update.abm_level = &acrtc_state->abm_level; 10005 10006 mutex_lock(&dm->dc_lock); 10007 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) { 10008 if (acrtc_state->stream->link->replay_settings.replay_allow_active) 10009 amdgpu_dm_replay_disable(acrtc_state->stream); 10010 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 10011 amdgpu_dm_psr_disable(acrtc_state->stream, true); 10012 } 10013 mutex_unlock(&dm->dc_lock); 10014 10015 /* 10016 * If FreeSync state on the stream has changed then we need to 10017 * re-adjust the min/max bounds now that DC doesn't handle this 10018 * as part of commit. 10019 */ 10020 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 10021 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 10022 dc_stream_adjust_vmin_vmax( 10023 dm->dc, acrtc_state->stream, 10024 &acrtc_attach->dm_irq_params.vrr_params.adjust); 10025 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 10026 } 10027 mutex_lock(&dm->dc_lock); 10028 update_planes_and_stream_adapter(dm->dc, 10029 acrtc_state->update_type, 10030 planes_count, 10031 acrtc_state->stream, 10032 &bundle->stream_update, 10033 bundle->surface_updates); 10034 updated_planes_and_streams = true; 10035 10036 /** 10037 * Enable or disable the interrupts on the backend. 10038 * 10039 * Most pipes are put into power gating when unused. 10040 * 10041 * When power gating is enabled on a pipe we lose the 10042 * interrupt enablement state when power gating is disabled. 10043 * 10044 * So we need to update the IRQ control state in hardware 10045 * whenever the pipe turns on (since it could be previously 10046 * power gated) or off (since some pipes can't be power gated 10047 * on some ASICs). 10048 */ 10049 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 10050 dm_update_pflip_irq_state(drm_to_adev(dev), 10051 acrtc_attach); 10052 10053 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns); 10054 mutex_unlock(&dm->dc_lock); 10055 } 10056 10057 /* 10058 * Update cursor state *after* programming all the planes. 10059 * This avoids redundant programming in the case where we're going 10060 * to be disabling a single plane - those pipes are being disabled. 10061 */ 10062 if (acrtc_state->active_planes && 10063 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) && 10064 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 10065 amdgpu_dm_commit_cursors(state); 10066 10067 cleanup: 10068 kfree(bundle); 10069 } 10070 10071 static void amdgpu_dm_commit_audio(struct drm_device *dev, 10072 struct drm_atomic_state *state) 10073 { 10074 struct amdgpu_device *adev = drm_to_adev(dev); 10075 struct amdgpu_dm_connector *aconnector; 10076 struct drm_connector *connector; 10077 struct drm_connector_state *old_con_state, *new_con_state; 10078 struct drm_crtc_state *new_crtc_state; 10079 struct dm_crtc_state *new_dm_crtc_state; 10080 const struct dc_stream_status *status; 10081 int i, inst; 10082 10083 /* Notify device removals. */ 10084 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10085 if (old_con_state->crtc != new_con_state->crtc) { 10086 /* CRTC changes require notification. */ 10087 goto notify; 10088 } 10089 10090 if (!new_con_state->crtc) 10091 continue; 10092 10093 new_crtc_state = drm_atomic_get_new_crtc_state( 10094 state, new_con_state->crtc); 10095 10096 if (!new_crtc_state) 10097 continue; 10098 10099 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10100 continue; 10101 10102 notify: 10103 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10104 continue; 10105 10106 aconnector = to_amdgpu_dm_connector(connector); 10107 10108 mutex_lock(&adev->dm.audio_lock); 10109 inst = aconnector->audio_inst; 10110 aconnector->audio_inst = -1; 10111 mutex_unlock(&adev->dm.audio_lock); 10112 10113 amdgpu_dm_audio_eld_notify(adev, inst); 10114 } 10115 10116 /* Notify audio device additions. */ 10117 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10118 if (!new_con_state->crtc) 10119 continue; 10120 10121 new_crtc_state = drm_atomic_get_new_crtc_state( 10122 state, new_con_state->crtc); 10123 10124 if (!new_crtc_state) 10125 continue; 10126 10127 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10128 continue; 10129 10130 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 10131 if (!new_dm_crtc_state->stream) 10132 continue; 10133 10134 status = dc_stream_get_status(new_dm_crtc_state->stream); 10135 if (!status) 10136 continue; 10137 10138 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10139 continue; 10140 10141 aconnector = to_amdgpu_dm_connector(connector); 10142 10143 mutex_lock(&adev->dm.audio_lock); 10144 inst = status->audio_inst; 10145 aconnector->audio_inst = inst; 10146 mutex_unlock(&adev->dm.audio_lock); 10147 10148 amdgpu_dm_audio_eld_notify(adev, inst); 10149 } 10150 } 10151 10152 /* 10153 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 10154 * @crtc_state: the DRM CRTC state 10155 * @stream_state: the DC stream state. 10156 * 10157 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 10158 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 10159 */ 10160 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 10161 struct dc_stream_state *stream_state) 10162 { 10163 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 10164 } 10165 10166 static void dm_clear_writeback(struct amdgpu_display_manager *dm, 10167 struct dm_crtc_state *crtc_state) 10168 { 10169 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0); 10170 } 10171 10172 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 10173 struct dc_state *dc_state) 10174 { 10175 struct drm_device *dev = state->dev; 10176 struct amdgpu_device *adev = drm_to_adev(dev); 10177 struct amdgpu_display_manager *dm = &adev->dm; 10178 struct drm_crtc *crtc; 10179 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10180 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10181 struct drm_connector_state *old_con_state; 10182 struct drm_connector *connector; 10183 bool mode_set_reset_required = false; 10184 u32 i; 10185 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count}; 10186 bool set_backlight_level = false; 10187 10188 /* Disable writeback */ 10189 for_each_old_connector_in_state(state, connector, old_con_state, i) { 10190 struct dm_connector_state *dm_old_con_state; 10191 struct amdgpu_crtc *acrtc; 10192 10193 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10194 continue; 10195 10196 old_crtc_state = NULL; 10197 10198 dm_old_con_state = to_dm_connector_state(old_con_state); 10199 if (!dm_old_con_state->base.crtc) 10200 continue; 10201 10202 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc); 10203 if (acrtc) 10204 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10205 10206 if (!acrtc || !acrtc->wb_enabled) 10207 continue; 10208 10209 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10210 10211 dm_clear_writeback(dm, dm_old_crtc_state); 10212 acrtc->wb_enabled = false; 10213 } 10214 10215 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 10216 new_crtc_state, i) { 10217 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10218 10219 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10220 10221 if (old_crtc_state->active && 10222 (!new_crtc_state->active || 10223 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10224 manage_dm_interrupts(adev, acrtc, NULL); 10225 dc_stream_release(dm_old_crtc_state->stream); 10226 } 10227 } 10228 10229 drm_atomic_helper_calc_timestamping_constants(state); 10230 10231 /* update changed items */ 10232 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10233 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10234 10235 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10236 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10237 10238 drm_dbg_state(state->dev, 10239 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 10240 acrtc->crtc_id, 10241 new_crtc_state->enable, 10242 new_crtc_state->active, 10243 new_crtc_state->planes_changed, 10244 new_crtc_state->mode_changed, 10245 new_crtc_state->active_changed, 10246 new_crtc_state->connectors_changed); 10247 10248 /* Disable cursor if disabling crtc */ 10249 if (old_crtc_state->active && !new_crtc_state->active) { 10250 struct dc_cursor_position position; 10251 10252 memset(&position, 0, sizeof(position)); 10253 mutex_lock(&dm->dc_lock); 10254 dc_exit_ips_for_hw_access(dm->dc); 10255 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position); 10256 mutex_unlock(&dm->dc_lock); 10257 } 10258 10259 /* Copy all transient state flags into dc state */ 10260 if (dm_new_crtc_state->stream) { 10261 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 10262 dm_new_crtc_state->stream); 10263 } 10264 10265 /* handles headless hotplug case, updating new_state and 10266 * aconnector as needed 10267 */ 10268 10269 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 10270 10271 drm_dbg_atomic(dev, 10272 "Atomic commit: SET crtc id %d: [%p]\n", 10273 acrtc->crtc_id, acrtc); 10274 10275 if (!dm_new_crtc_state->stream) { 10276 /* 10277 * this could happen because of issues with 10278 * userspace notifications delivery. 10279 * In this case userspace tries to set mode on 10280 * display which is disconnected in fact. 10281 * dc_sink is NULL in this case on aconnector. 10282 * We expect reset mode will come soon. 10283 * 10284 * This can also happen when unplug is done 10285 * during resume sequence ended 10286 * 10287 * In this case, we want to pretend we still 10288 * have a sink to keep the pipe running so that 10289 * hw state is consistent with the sw state 10290 */ 10291 drm_dbg_atomic(dev, 10292 "Failed to create new stream for crtc %d\n", 10293 acrtc->base.base.id); 10294 continue; 10295 } 10296 10297 if (dm_old_crtc_state->stream) 10298 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10299 10300 pm_runtime_get_noresume(dev->dev); 10301 10302 acrtc->enabled = true; 10303 acrtc->hw_mode = new_crtc_state->mode; 10304 crtc->hwmode = new_crtc_state->mode; 10305 mode_set_reset_required = true; 10306 set_backlight_level = true; 10307 } else if (modereset_required(new_crtc_state)) { 10308 drm_dbg_atomic(dev, 10309 "Atomic commit: RESET. crtc id %d:[%p]\n", 10310 acrtc->crtc_id, acrtc); 10311 /* i.e. reset mode */ 10312 if (dm_old_crtc_state->stream) 10313 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10314 10315 mode_set_reset_required = true; 10316 } 10317 } /* for_each_crtc_in_state() */ 10318 10319 /* if there mode set or reset, disable eDP PSR, Replay */ 10320 if (mode_set_reset_required) { 10321 if (dm->vblank_control_workqueue) 10322 flush_workqueue(dm->vblank_control_workqueue); 10323 10324 amdgpu_dm_replay_disable_all(dm); 10325 amdgpu_dm_psr_disable_all(dm); 10326 } 10327 10328 dm_enable_per_frame_crtc_master_sync(dc_state); 10329 mutex_lock(&dm->dc_lock); 10330 dc_exit_ips_for_hw_access(dm->dc); 10331 WARN_ON(!dc_commit_streams(dm->dc, ¶ms)); 10332 10333 /* Allow idle optimization when vblank count is 0 for display off */ 10334 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev)) 10335 dc_allow_idle_optimizations(dm->dc, true); 10336 mutex_unlock(&dm->dc_lock); 10337 10338 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10339 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10340 10341 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10342 10343 if (dm_new_crtc_state->stream != NULL) { 10344 const struct dc_stream_status *status = 10345 dc_stream_get_status(dm_new_crtc_state->stream); 10346 10347 if (!status) 10348 status = dc_state_get_stream_status(dc_state, 10349 dm_new_crtc_state->stream); 10350 if (!status) 10351 drm_err(dev, 10352 "got no status for stream %p on acrtc%p\n", 10353 dm_new_crtc_state->stream, acrtc); 10354 else 10355 acrtc->otg_inst = status->primary_otg_inst; 10356 } 10357 } 10358 10359 /* During boot up and resume the DC layer will reset the panel brightness 10360 * to fix a flicker issue. 10361 * It will cause the dm->actual_brightness is not the current panel brightness 10362 * level. (the dm->brightness is the correct panel level) 10363 * So we set the backlight level with dm->brightness value after set mode 10364 */ 10365 if (set_backlight_level) { 10366 for (i = 0; i < dm->num_of_edps; i++) { 10367 if (dm->backlight_dev[i]) 10368 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10369 } 10370 } 10371 } 10372 10373 static void dm_set_writeback(struct amdgpu_display_manager *dm, 10374 struct dm_crtc_state *crtc_state, 10375 struct drm_connector *connector, 10376 struct drm_connector_state *new_con_state) 10377 { 10378 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector); 10379 struct amdgpu_device *adev = dm->adev; 10380 struct amdgpu_crtc *acrtc; 10381 struct dc_writeback_info *wb_info; 10382 struct pipe_ctx *pipe = NULL; 10383 struct amdgpu_framebuffer *afb; 10384 int i = 0; 10385 10386 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL); 10387 if (!wb_info) { 10388 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n"); 10389 return; 10390 } 10391 10392 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc); 10393 if (!acrtc) { 10394 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n"); 10395 kfree(wb_info); 10396 return; 10397 } 10398 10399 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb); 10400 if (!afb) { 10401 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n"); 10402 kfree(wb_info); 10403 return; 10404 } 10405 10406 for (i = 0; i < MAX_PIPES; i++) { 10407 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) { 10408 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i]; 10409 break; 10410 } 10411 } 10412 10413 /* fill in wb_info */ 10414 wb_info->wb_enabled = true; 10415 10416 wb_info->dwb_pipe_inst = 0; 10417 wb_info->dwb_params.dwbscl_black_color = 0; 10418 wb_info->dwb_params.hdr_mult = 0x1F000; 10419 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS; 10420 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13; 10421 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC; 10422 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC; 10423 10424 /* width & height from crtc */ 10425 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay; 10426 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay; 10427 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay; 10428 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay; 10429 10430 wb_info->dwb_params.cnv_params.crop_en = false; 10431 wb_info->dwb_params.stereo_params.stereo_enabled = false; 10432 10433 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits 10434 wb_info->dwb_params.cnv_params.out_min_pix_val = 0; 10435 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB; 10436 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS; 10437 10438 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444; 10439 10440 wb_info->dwb_params.capture_rate = dwb_capture_rate_0; 10441 10442 wb_info->dwb_params.scaler_taps.h_taps = 4; 10443 wb_info->dwb_params.scaler_taps.v_taps = 4; 10444 wb_info->dwb_params.scaler_taps.h_taps_c = 2; 10445 wb_info->dwb_params.scaler_taps.v_taps_c = 2; 10446 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING; 10447 10448 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0]; 10449 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1]; 10450 10451 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) { 10452 wb_info->mcif_buf_params.luma_address[i] = afb->address; 10453 wb_info->mcif_buf_params.chroma_address[i] = 0; 10454 } 10455 10456 wb_info->mcif_buf_params.p_vmid = 1; 10457 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) { 10458 wb_info->mcif_warmup_params.start_address.quad_part = afb->address; 10459 wb_info->mcif_warmup_params.region_size = 10460 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height; 10461 } 10462 wb_info->mcif_warmup_params.p_vmid = 1; 10463 wb_info->writeback_source_plane = pipe->plane_state; 10464 10465 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info); 10466 10467 acrtc->wb_pending = true; 10468 acrtc->wb_conn = wb_conn; 10469 drm_writeback_queue_job(wb_conn, new_con_state); 10470 } 10471 10472 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state) 10473 { 10474 struct drm_connector_state *old_con_state, *new_con_state; 10475 struct drm_device *dev = state->dev; 10476 struct drm_connector *connector; 10477 struct amdgpu_device *adev = drm_to_adev(dev); 10478 int i; 10479 10480 if (!adev->dm.hdcp_workqueue) 10481 return; 10482 10483 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10484 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10485 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10486 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10487 struct dm_crtc_state *dm_new_crtc_state; 10488 struct amdgpu_dm_connector *aconnector; 10489 10490 if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10491 continue; 10492 10493 aconnector = to_amdgpu_dm_connector(connector); 10494 10495 drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i); 10496 10497 drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 10498 connector->index, connector->status, connector->dpms); 10499 drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n", 10500 old_con_state->content_protection, new_con_state->content_protection); 10501 10502 if (aconnector->dc_sink) { 10503 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 10504 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 10505 drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n", 10506 aconnector->dc_sink->edid_caps.display_name); 10507 } 10508 } 10509 10510 new_crtc_state = NULL; 10511 old_crtc_state = NULL; 10512 10513 if (acrtc) { 10514 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10515 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10516 } 10517 10518 if (old_crtc_state) 10519 drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10520 old_crtc_state->enable, 10521 old_crtc_state->active, 10522 old_crtc_state->mode_changed, 10523 old_crtc_state->active_changed, 10524 old_crtc_state->connectors_changed); 10525 10526 if (new_crtc_state) 10527 drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10528 new_crtc_state->enable, 10529 new_crtc_state->active, 10530 new_crtc_state->mode_changed, 10531 new_crtc_state->active_changed, 10532 new_crtc_state->connectors_changed); 10533 10534 10535 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10536 10537 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 10538 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 10539 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 10540 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 10541 dm_new_con_state->update_hdcp = true; 10542 continue; 10543 } 10544 10545 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 10546 old_con_state, connector, adev->dm.hdcp_workqueue)) { 10547 /* when display is unplugged from mst hub, connctor will 10548 * be destroyed within dm_dp_mst_connector_destroy. connector 10549 * hdcp perperties, like type, undesired, desired, enabled, 10550 * will be lost. So, save hdcp properties into hdcp_work within 10551 * amdgpu_dm_atomic_commit_tail. if the same display is 10552 * plugged back with same display index, its hdcp properties 10553 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 10554 */ 10555 10556 bool enable_encryption = false; 10557 10558 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 10559 enable_encryption = true; 10560 10561 if (aconnector->dc_link && aconnector->dc_sink && 10562 aconnector->dc_link->type == dc_connection_mst_branch) { 10563 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 10564 struct hdcp_workqueue *hdcp_w = 10565 &hdcp_work[aconnector->dc_link->link_index]; 10566 10567 hdcp_w->hdcp_content_type[connector->index] = 10568 new_con_state->hdcp_content_type; 10569 hdcp_w->content_protection[connector->index] = 10570 new_con_state->content_protection; 10571 } 10572 10573 if (new_crtc_state && new_crtc_state->mode_changed && 10574 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 10575 enable_encryption = true; 10576 10577 drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 10578 10579 if (aconnector->dc_link) 10580 hdcp_update_display( 10581 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 10582 new_con_state->hdcp_content_type, enable_encryption); 10583 } 10584 } 10585 } 10586 10587 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state) 10588 { 10589 struct drm_crtc *crtc; 10590 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10591 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10592 int i, ret; 10593 10594 ret = drm_dp_mst_atomic_setup_commit(state); 10595 if (ret) 10596 return ret; 10597 10598 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10599 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10600 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10601 /* 10602 * Color management settings. We also update color properties 10603 * when a modeset is needed, to ensure it gets reprogrammed. 10604 */ 10605 if (dm_new_crtc_state->base.active && dm_new_crtc_state->stream && 10606 (dm_new_crtc_state->base.color_mgmt_changed || 10607 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 10608 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10609 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 10610 if (ret) { 10611 drm_dbg_atomic(state->dev, "Failed to update color state\n"); 10612 return ret; 10613 } 10614 } 10615 } 10616 10617 return 0; 10618 } 10619 10620 /** 10621 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 10622 * @state: The atomic state to commit 10623 * 10624 * This will tell DC to commit the constructed DC state from atomic_check, 10625 * programming the hardware. Any failures here implies a hardware failure, since 10626 * atomic check should have filtered anything non-kosher. 10627 */ 10628 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 10629 { 10630 struct drm_device *dev = state->dev; 10631 struct amdgpu_device *adev = drm_to_adev(dev); 10632 struct amdgpu_display_manager *dm = &adev->dm; 10633 struct dm_atomic_state *dm_state; 10634 struct dc_state *dc_state = NULL; 10635 u32 i, j; 10636 struct drm_crtc *crtc; 10637 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10638 unsigned long flags; 10639 bool wait_for_vblank = true; 10640 struct drm_connector *connector; 10641 struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL; 10642 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10643 int crtc_disable_count = 0; 10644 10645 trace_amdgpu_dm_atomic_commit_tail_begin(state); 10646 10647 drm_atomic_helper_update_legacy_modeset_state(dev, state); 10648 drm_dp_mst_atomic_wait_for_dependencies(state); 10649 10650 dm_state = dm_atomic_get_new_state(state); 10651 if (dm_state && dm_state->context) { 10652 dc_state = dm_state->context; 10653 amdgpu_dm_commit_streams(state, dc_state); 10654 } 10655 10656 amdgpu_dm_update_hdcp(state); 10657 10658 /* Handle connector state changes */ 10659 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10660 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10661 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10662 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10663 struct dc_surface_update *dummy_updates; 10664 struct dc_stream_update stream_update; 10665 struct dc_info_packet hdr_packet; 10666 struct dc_stream_status *status = NULL; 10667 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false; 10668 10669 memset(&stream_update, 0, sizeof(stream_update)); 10670 10671 if (acrtc) { 10672 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10673 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10674 } 10675 10676 /* Skip any modesets/resets */ 10677 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 10678 continue; 10679 10680 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10681 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10682 10683 scaling_changed = is_scaling_state_different(dm_new_con_state, 10684 dm_old_con_state); 10685 10686 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) && 10687 (dm_old_crtc_state->stream->output_color_space != 10688 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state))) 10689 output_color_space_changed = true; 10690 10691 abm_changed = dm_new_crtc_state->abm_level != 10692 dm_old_crtc_state->abm_level; 10693 10694 hdr_changed = 10695 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 10696 10697 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed) 10698 continue; 10699 10700 stream_update.stream = dm_new_crtc_state->stream; 10701 if (scaling_changed) { 10702 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 10703 dm_new_con_state, dm_new_crtc_state->stream); 10704 10705 stream_update.src = dm_new_crtc_state->stream->src; 10706 stream_update.dst = dm_new_crtc_state->stream->dst; 10707 } 10708 10709 if (output_color_space_changed) { 10710 dm_new_crtc_state->stream->output_color_space 10711 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state); 10712 10713 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space; 10714 } 10715 10716 if (abm_changed) { 10717 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 10718 10719 stream_update.abm_level = &dm_new_crtc_state->abm_level; 10720 } 10721 10722 if (hdr_changed) { 10723 fill_hdr_info_packet(new_con_state, &hdr_packet); 10724 stream_update.hdr_static_metadata = &hdr_packet; 10725 } 10726 10727 status = dc_stream_get_status(dm_new_crtc_state->stream); 10728 10729 if (WARN_ON(!status)) 10730 continue; 10731 10732 WARN_ON(!status->plane_count); 10733 10734 /* 10735 * TODO: DC refuses to perform stream updates without a dc_surface_update. 10736 * Here we create an empty update on each plane. 10737 * To fix this, DC should permit updating only stream properties. 10738 */ 10739 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_KERNEL); 10740 if (!dummy_updates) { 10741 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n"); 10742 continue; 10743 } 10744 for (j = 0; j < status->plane_count; j++) 10745 dummy_updates[j].surface = status->plane_states[0]; 10746 10747 sort(dummy_updates, status->plane_count, 10748 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL); 10749 10750 mutex_lock(&dm->dc_lock); 10751 dc_exit_ips_for_hw_access(dm->dc); 10752 dc_update_planes_and_stream(dm->dc, 10753 dummy_updates, 10754 status->plane_count, 10755 dm_new_crtc_state->stream, 10756 &stream_update); 10757 mutex_unlock(&dm->dc_lock); 10758 kfree(dummy_updates); 10759 10760 drm_connector_update_privacy_screen(new_con_state); 10761 } 10762 10763 /** 10764 * Enable interrupts for CRTCs that are newly enabled or went through 10765 * a modeset. It was intentionally deferred until after the front end 10766 * state was modified to wait until the OTG was on and so the IRQ 10767 * handlers didn't access stale or invalid state. 10768 */ 10769 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10770 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10771 #ifdef CONFIG_DEBUG_FS 10772 enum amdgpu_dm_pipe_crc_source cur_crc_src; 10773 #endif 10774 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 10775 if (old_crtc_state->active && !new_crtc_state->active) 10776 crtc_disable_count++; 10777 10778 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10779 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10780 10781 /* For freesync config update on crtc state and params for irq */ 10782 update_stream_irq_parameters(dm, dm_new_crtc_state); 10783 10784 #ifdef CONFIG_DEBUG_FS 10785 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10786 cur_crc_src = acrtc->dm_irq_params.crc_src; 10787 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10788 #endif 10789 10790 if (new_crtc_state->active && 10791 (!old_crtc_state->active || 10792 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10793 dc_stream_retain(dm_new_crtc_state->stream); 10794 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 10795 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state); 10796 } 10797 /* Handle vrr on->off / off->on transitions */ 10798 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 10799 10800 #ifdef CONFIG_DEBUG_FS 10801 if (new_crtc_state->active && 10802 (!old_crtc_state->active || 10803 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10804 /** 10805 * Frontend may have changed so reapply the CRC capture 10806 * settings for the stream. 10807 */ 10808 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 10809 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 10810 if (amdgpu_dm_crc_window_is_activated(crtc)) { 10811 uint8_t cnt; 10812 10813 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10814 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) { 10815 if (acrtc->dm_irq_params.window_param[cnt].enable) { 10816 acrtc->dm_irq_params.window_param[cnt].update_win = true; 10817 10818 /** 10819 * It takes 2 frames for HW to stably generate CRC when 10820 * resuming from suspend, so we set skip_frame_cnt 2. 10821 */ 10822 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2; 10823 } 10824 } 10825 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10826 } 10827 #endif 10828 if (amdgpu_dm_crtc_configure_crc_source( 10829 crtc, dm_new_crtc_state, cur_crc_src)) 10830 drm_dbg_atomic(dev, "Failed to configure crc source"); 10831 } 10832 } 10833 #endif 10834 } 10835 10836 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 10837 if (new_crtc_state->async_flip) 10838 wait_for_vblank = false; 10839 10840 /* update planes when needed per crtc*/ 10841 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 10842 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10843 10844 if (dm_new_crtc_state->stream) 10845 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 10846 } 10847 10848 /* Enable writeback */ 10849 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10850 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10851 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10852 10853 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10854 continue; 10855 10856 if (!new_con_state->writeback_job) 10857 continue; 10858 10859 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10860 10861 if (!new_crtc_state) 10862 continue; 10863 10864 if (acrtc->wb_enabled) 10865 continue; 10866 10867 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10868 10869 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state); 10870 acrtc->wb_enabled = true; 10871 } 10872 10873 /* Update audio instances for each connector. */ 10874 amdgpu_dm_commit_audio(dev, state); 10875 10876 /* restore the backlight level */ 10877 for (i = 0; i < dm->num_of_edps; i++) { 10878 if (dm->backlight_dev[i] && 10879 (dm->actual_brightness[i] != dm->brightness[i])) 10880 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10881 } 10882 10883 /* 10884 * send vblank event on all events not handled in flip and 10885 * mark consumed event for drm_atomic_helper_commit_hw_done 10886 */ 10887 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10888 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10889 10890 if (new_crtc_state->event) 10891 drm_send_event_locked(dev, &new_crtc_state->event->base); 10892 10893 new_crtc_state->event = NULL; 10894 } 10895 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10896 10897 /* Signal HW programming completion */ 10898 drm_atomic_helper_commit_hw_done(state); 10899 10900 if (wait_for_vblank) 10901 drm_atomic_helper_wait_for_flip_done(dev, state); 10902 10903 drm_atomic_helper_cleanup_planes(dev, state); 10904 10905 /* Don't free the memory if we are hitting this as part of suspend. 10906 * This way we don't free any memory during suspend; see 10907 * amdgpu_bo_free_kernel(). The memory will be freed in the first 10908 * non-suspend modeset or when the driver is torn down. 10909 */ 10910 if (!adev->in_suspend) { 10911 /* return the stolen vga memory back to VRAM */ 10912 if (!adev->mman.keep_stolen_vga_memory) 10913 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 10914 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 10915 } 10916 10917 /* 10918 * Finally, drop a runtime PM reference for each newly disabled CRTC, 10919 * so we can put the GPU into runtime suspend if we're not driving any 10920 * displays anymore 10921 */ 10922 for (i = 0; i < crtc_disable_count; i++) 10923 pm_runtime_put_autosuspend(dev->dev); 10924 pm_runtime_mark_last_busy(dev->dev); 10925 10926 trace_amdgpu_dm_atomic_commit_tail_finish(state); 10927 } 10928 10929 static int dm_force_atomic_commit(struct drm_connector *connector) 10930 { 10931 int ret = 0; 10932 struct drm_device *ddev = connector->dev; 10933 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 10934 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10935 struct drm_plane *plane = disconnected_acrtc->base.primary; 10936 struct drm_connector_state *conn_state; 10937 struct drm_crtc_state *crtc_state; 10938 struct drm_plane_state *plane_state; 10939 10940 if (!state) 10941 return -ENOMEM; 10942 10943 state->acquire_ctx = ddev->mode_config.acquire_ctx; 10944 10945 /* Construct an atomic state to restore previous display setting */ 10946 10947 /* 10948 * Attach connectors to drm_atomic_state 10949 */ 10950 conn_state = drm_atomic_get_connector_state(state, connector); 10951 10952 /* Check for error in getting connector state */ 10953 if (IS_ERR(conn_state)) { 10954 ret = PTR_ERR(conn_state); 10955 goto out; 10956 } 10957 10958 /* Attach crtc to drm_atomic_state*/ 10959 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 10960 10961 /* Check for error in getting crtc state */ 10962 if (IS_ERR(crtc_state)) { 10963 ret = PTR_ERR(crtc_state); 10964 goto out; 10965 } 10966 10967 /* force a restore */ 10968 crtc_state->mode_changed = true; 10969 10970 /* Attach plane to drm_atomic_state */ 10971 plane_state = drm_atomic_get_plane_state(state, plane); 10972 10973 /* Check for error in getting plane state */ 10974 if (IS_ERR(plane_state)) { 10975 ret = PTR_ERR(plane_state); 10976 goto out; 10977 } 10978 10979 /* Call commit internally with the state we just constructed */ 10980 ret = drm_atomic_commit(state); 10981 10982 out: 10983 drm_atomic_state_put(state); 10984 if (ret) 10985 drm_err(ddev, "Restoring old state failed with %i\n", ret); 10986 10987 return ret; 10988 } 10989 10990 /* 10991 * This function handles all cases when set mode does not come upon hotplug. 10992 * This includes when a display is unplugged then plugged back into the 10993 * same port and when running without usermode desktop manager supprot 10994 */ 10995 void dm_restore_drm_connector_state(struct drm_device *dev, 10996 struct drm_connector *connector) 10997 { 10998 struct amdgpu_dm_connector *aconnector; 10999 struct amdgpu_crtc *disconnected_acrtc; 11000 struct dm_crtc_state *acrtc_state; 11001 11002 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11003 return; 11004 11005 aconnector = to_amdgpu_dm_connector(connector); 11006 11007 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 11008 return; 11009 11010 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 11011 if (!disconnected_acrtc) 11012 return; 11013 11014 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 11015 if (!acrtc_state->stream) 11016 return; 11017 11018 /* 11019 * If the previous sink is not released and different from the current, 11020 * we deduce we are in a state where we can not rely on usermode call 11021 * to turn on the display, so we do it here 11022 */ 11023 if (acrtc_state->stream->sink != aconnector->dc_sink) 11024 dm_force_atomic_commit(&aconnector->base); 11025 } 11026 11027 /* 11028 * Grabs all modesetting locks to serialize against any blocking commits, 11029 * Waits for completion of all non blocking commits. 11030 */ 11031 static int do_aquire_global_lock(struct drm_device *dev, 11032 struct drm_atomic_state *state) 11033 { 11034 struct drm_crtc *crtc; 11035 struct drm_crtc_commit *commit; 11036 long ret; 11037 11038 /* 11039 * Adding all modeset locks to aquire_ctx will 11040 * ensure that when the framework release it the 11041 * extra locks we are locking here will get released to 11042 */ 11043 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 11044 if (ret) 11045 return ret; 11046 11047 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 11048 spin_lock(&crtc->commit_lock); 11049 commit = list_first_entry_or_null(&crtc->commit_list, 11050 struct drm_crtc_commit, commit_entry); 11051 if (commit) 11052 drm_crtc_commit_get(commit); 11053 spin_unlock(&crtc->commit_lock); 11054 11055 if (!commit) 11056 continue; 11057 11058 /* 11059 * Make sure all pending HW programming completed and 11060 * page flips done 11061 */ 11062 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 11063 11064 if (ret > 0) 11065 ret = wait_for_completion_interruptible_timeout( 11066 &commit->flip_done, 10*HZ); 11067 11068 if (ret == 0) 11069 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n", 11070 crtc->base.id, crtc->name); 11071 11072 drm_crtc_commit_put(commit); 11073 } 11074 11075 return ret < 0 ? ret : 0; 11076 } 11077 11078 static void get_freesync_config_for_crtc( 11079 struct dm_crtc_state *new_crtc_state, 11080 struct dm_connector_state *new_con_state) 11081 { 11082 struct mod_freesync_config config = {0}; 11083 struct amdgpu_dm_connector *aconnector; 11084 struct drm_display_mode *mode = &new_crtc_state->base.mode; 11085 int vrefresh = drm_mode_vrefresh(mode); 11086 bool fs_vid_mode = false; 11087 11088 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11089 return; 11090 11091 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector); 11092 11093 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 11094 vrefresh >= aconnector->min_vfreq && 11095 vrefresh <= aconnector->max_vfreq; 11096 11097 if (new_crtc_state->vrr_supported) { 11098 new_crtc_state->stream->ignore_msa_timing_param = true; 11099 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 11100 11101 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 11102 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 11103 config.vsif_supported = true; 11104 config.btr = true; 11105 11106 if (fs_vid_mode) { 11107 config.state = VRR_STATE_ACTIVE_FIXED; 11108 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 11109 goto out; 11110 } else if (new_crtc_state->base.vrr_enabled) { 11111 config.state = VRR_STATE_ACTIVE_VARIABLE; 11112 } else { 11113 config.state = VRR_STATE_INACTIVE; 11114 } 11115 } else { 11116 config.state = VRR_STATE_UNSUPPORTED; 11117 } 11118 out: 11119 new_crtc_state->freesync_config = config; 11120 } 11121 11122 static void reset_freesync_config_for_crtc( 11123 struct dm_crtc_state *new_crtc_state) 11124 { 11125 new_crtc_state->vrr_supported = false; 11126 11127 memset(&new_crtc_state->vrr_infopacket, 0, 11128 sizeof(new_crtc_state->vrr_infopacket)); 11129 } 11130 11131 static bool 11132 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 11133 struct drm_crtc_state *new_crtc_state) 11134 { 11135 const struct drm_display_mode *old_mode, *new_mode; 11136 11137 if (!old_crtc_state || !new_crtc_state) 11138 return false; 11139 11140 old_mode = &old_crtc_state->mode; 11141 new_mode = &new_crtc_state->mode; 11142 11143 if (old_mode->clock == new_mode->clock && 11144 old_mode->hdisplay == new_mode->hdisplay && 11145 old_mode->vdisplay == new_mode->vdisplay && 11146 old_mode->htotal == new_mode->htotal && 11147 old_mode->vtotal != new_mode->vtotal && 11148 old_mode->hsync_start == new_mode->hsync_start && 11149 old_mode->vsync_start != new_mode->vsync_start && 11150 old_mode->hsync_end == new_mode->hsync_end && 11151 old_mode->vsync_end != new_mode->vsync_end && 11152 old_mode->hskew == new_mode->hskew && 11153 old_mode->vscan == new_mode->vscan && 11154 (old_mode->vsync_end - old_mode->vsync_start) == 11155 (new_mode->vsync_end - new_mode->vsync_start)) 11156 return true; 11157 11158 return false; 11159 } 11160 11161 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 11162 { 11163 u64 num, den, res; 11164 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 11165 11166 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 11167 11168 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 11169 den = (unsigned long long)new_crtc_state->mode.htotal * 11170 (unsigned long long)new_crtc_state->mode.vtotal; 11171 11172 res = div_u64(num, den); 11173 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 11174 } 11175 11176 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 11177 struct drm_atomic_state *state, 11178 struct drm_crtc *crtc, 11179 struct drm_crtc_state *old_crtc_state, 11180 struct drm_crtc_state *new_crtc_state, 11181 bool enable, 11182 bool *lock_and_validation_needed) 11183 { 11184 struct dm_atomic_state *dm_state = NULL; 11185 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11186 struct dc_stream_state *new_stream; 11187 struct amdgpu_device *adev = dm->adev; 11188 int ret = 0; 11189 11190 /* 11191 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 11192 * update changed items 11193 */ 11194 struct amdgpu_crtc *acrtc = NULL; 11195 struct drm_connector *connector = NULL; 11196 struct amdgpu_dm_connector *aconnector = NULL; 11197 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 11198 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 11199 11200 new_stream = NULL; 11201 11202 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11203 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11204 acrtc = to_amdgpu_crtc(crtc); 11205 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 11206 if (connector) 11207 aconnector = to_amdgpu_dm_connector(connector); 11208 11209 /* TODO This hack should go away */ 11210 if (connector && enable) { 11211 /* Make sure fake sink is created in plug-in scenario */ 11212 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 11213 connector); 11214 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 11215 connector); 11216 11217 if (WARN_ON(!drm_new_conn_state)) { 11218 ret = -EINVAL; 11219 goto fail; 11220 } 11221 11222 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 11223 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 11224 11225 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11226 goto skip_modeset; 11227 11228 new_stream = create_validate_stream_for_sink(connector, 11229 &new_crtc_state->mode, 11230 dm_new_conn_state, 11231 dm_old_crtc_state->stream); 11232 11233 /* 11234 * we can have no stream on ACTION_SET if a display 11235 * was disconnected during S3, in this case it is not an 11236 * error, the OS will be updated after detection, and 11237 * will do the right thing on next atomic commit 11238 */ 11239 11240 if (!new_stream) { 11241 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n", 11242 __func__, acrtc->base.base.id); 11243 ret = -ENOMEM; 11244 goto fail; 11245 } 11246 11247 /* 11248 * TODO: Check VSDB bits to decide whether this should 11249 * be enabled or not. 11250 */ 11251 new_stream->triggered_crtc_reset.enabled = 11252 dm->force_timing_sync; 11253 11254 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11255 11256 ret = fill_hdr_info_packet(drm_new_conn_state, 11257 &new_stream->hdr_static_metadata); 11258 if (ret) 11259 goto fail; 11260 11261 /* 11262 * If we already removed the old stream from the context 11263 * (and set the new stream to NULL) then we can't reuse 11264 * the old stream even if the stream and scaling are unchanged. 11265 * We'll hit the BUG_ON and black screen. 11266 * 11267 * TODO: Refactor this function to allow this check to work 11268 * in all conditions. 11269 */ 11270 if (amdgpu_freesync_vid_mode && 11271 dm_new_crtc_state->stream && 11272 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 11273 goto skip_modeset; 11274 11275 if (dm_new_crtc_state->stream && 11276 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11277 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 11278 new_crtc_state->mode_changed = false; 11279 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d", 11280 new_crtc_state->mode_changed); 11281 } 11282 } 11283 11284 /* mode_changed flag may get updated above, need to check again */ 11285 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11286 goto skip_modeset; 11287 11288 drm_dbg_state(state->dev, 11289 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 11290 acrtc->crtc_id, 11291 new_crtc_state->enable, 11292 new_crtc_state->active, 11293 new_crtc_state->planes_changed, 11294 new_crtc_state->mode_changed, 11295 new_crtc_state->active_changed, 11296 new_crtc_state->connectors_changed); 11297 11298 /* Remove stream for any changed/disabled CRTC */ 11299 if (!enable) { 11300 11301 if (!dm_old_crtc_state->stream) 11302 goto skip_modeset; 11303 11304 /* Unset freesync video if it was active before */ 11305 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 11306 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 11307 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 11308 } 11309 11310 /* Now check if we should set freesync video mode */ 11311 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 11312 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11313 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 11314 is_timing_unchanged_for_freesync(new_crtc_state, 11315 old_crtc_state)) { 11316 new_crtc_state->mode_changed = false; 11317 drm_dbg_driver(adev_to_drm(adev), 11318 "Mode change not required for front porch change, setting mode_changed to %d", 11319 new_crtc_state->mode_changed); 11320 11321 set_freesync_fixed_config(dm_new_crtc_state); 11322 11323 goto skip_modeset; 11324 } else if (amdgpu_freesync_vid_mode && aconnector && 11325 is_freesync_video_mode(&new_crtc_state->mode, 11326 aconnector)) { 11327 struct drm_display_mode *high_mode; 11328 11329 high_mode = get_highest_refresh_rate_mode(aconnector, false); 11330 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 11331 set_freesync_fixed_config(dm_new_crtc_state); 11332 } 11333 11334 ret = dm_atomic_get_state(state, &dm_state); 11335 if (ret) 11336 goto fail; 11337 11338 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n", 11339 crtc->base.id); 11340 11341 /* i.e. reset mode */ 11342 if (dc_state_remove_stream( 11343 dm->dc, 11344 dm_state->context, 11345 dm_old_crtc_state->stream) != DC_OK) { 11346 ret = -EINVAL; 11347 goto fail; 11348 } 11349 11350 dc_stream_release(dm_old_crtc_state->stream); 11351 dm_new_crtc_state->stream = NULL; 11352 11353 reset_freesync_config_for_crtc(dm_new_crtc_state); 11354 11355 *lock_and_validation_needed = true; 11356 11357 } else {/* Add stream for any updated/enabled CRTC */ 11358 /* 11359 * Quick fix to prevent NULL pointer on new_stream when 11360 * added MST connectors not found in existing crtc_state in the chained mode 11361 * TODO: need to dig out the root cause of that 11362 */ 11363 if (!connector) 11364 goto skip_modeset; 11365 11366 if (modereset_required(new_crtc_state)) 11367 goto skip_modeset; 11368 11369 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 11370 dm_old_crtc_state->stream)) { 11371 11372 WARN_ON(dm_new_crtc_state->stream); 11373 11374 ret = dm_atomic_get_state(state, &dm_state); 11375 if (ret) 11376 goto fail; 11377 11378 dm_new_crtc_state->stream = new_stream; 11379 11380 dc_stream_retain(new_stream); 11381 11382 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 11383 crtc->base.id); 11384 11385 if (dc_state_add_stream( 11386 dm->dc, 11387 dm_state->context, 11388 dm_new_crtc_state->stream) != DC_OK) { 11389 ret = -EINVAL; 11390 goto fail; 11391 } 11392 11393 *lock_and_validation_needed = true; 11394 } 11395 } 11396 11397 skip_modeset: 11398 /* Release extra reference */ 11399 if (new_stream) 11400 dc_stream_release(new_stream); 11401 11402 /* 11403 * We want to do dc stream updates that do not require a 11404 * full modeset below. 11405 */ 11406 if (!(enable && connector && new_crtc_state->active)) 11407 return 0; 11408 /* 11409 * Given above conditions, the dc state cannot be NULL because: 11410 * 1. We're in the process of enabling CRTCs (just been added 11411 * to the dc context, or already is on the context) 11412 * 2. Has a valid connector attached, and 11413 * 3. Is currently active and enabled. 11414 * => The dc stream state currently exists. 11415 */ 11416 BUG_ON(dm_new_crtc_state->stream == NULL); 11417 11418 /* Scaling or underscan settings */ 11419 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 11420 drm_atomic_crtc_needs_modeset(new_crtc_state)) 11421 update_stream_scaling_settings( 11422 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 11423 11424 /* ABM settings */ 11425 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11426 11427 /* 11428 * Color management settings. We also update color properties 11429 * when a modeset is needed, to ensure it gets reprogrammed. 11430 */ 11431 if (dm_new_crtc_state->base.color_mgmt_changed || 11432 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 11433 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11434 ret = amdgpu_dm_check_crtc_color_mgmt(dm_new_crtc_state, true); 11435 if (ret) 11436 goto fail; 11437 } 11438 11439 /* Update Freesync settings. */ 11440 get_freesync_config_for_crtc(dm_new_crtc_state, 11441 dm_new_conn_state); 11442 11443 return ret; 11444 11445 fail: 11446 if (new_stream) 11447 dc_stream_release(new_stream); 11448 return ret; 11449 } 11450 11451 static bool should_reset_plane(struct drm_atomic_state *state, 11452 struct drm_plane *plane, 11453 struct drm_plane_state *old_plane_state, 11454 struct drm_plane_state *new_plane_state) 11455 { 11456 struct drm_plane *other; 11457 struct drm_plane_state *old_other_state, *new_other_state; 11458 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11459 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state; 11460 struct amdgpu_device *adev = drm_to_adev(plane->dev); 11461 int i; 11462 11463 /* 11464 * TODO: Remove this hack for all asics once it proves that the 11465 * fast updates works fine on DCN3.2+. 11466 */ 11467 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) && 11468 state->allow_modeset) 11469 return true; 11470 11471 if (amdgpu_in_reset(adev) && state->allow_modeset) 11472 return true; 11473 11474 /* Exit early if we know that we're adding or removing the plane. */ 11475 if (old_plane_state->crtc != new_plane_state->crtc) 11476 return true; 11477 11478 /* old crtc == new_crtc == NULL, plane not in context. */ 11479 if (!new_plane_state->crtc) 11480 return false; 11481 11482 new_crtc_state = 11483 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 11484 old_crtc_state = 11485 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc); 11486 11487 if (!new_crtc_state) 11488 return true; 11489 11490 /* 11491 * A change in cursor mode means a new dc pipe needs to be acquired or 11492 * released from the state 11493 */ 11494 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state); 11495 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 11496 if (plane->type == DRM_PLANE_TYPE_CURSOR && 11497 old_dm_crtc_state != NULL && 11498 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) { 11499 return true; 11500 } 11501 11502 /* CRTC Degamma changes currently require us to recreate planes. */ 11503 if (new_crtc_state->color_mgmt_changed) 11504 return true; 11505 11506 /* 11507 * On zpos change, planes need to be reordered by removing and re-adding 11508 * them one by one to the dc state, in order of descending zpos. 11509 * 11510 * TODO: We can likely skip bandwidth validation if the only thing that 11511 * changed about the plane was it'z z-ordering. 11512 */ 11513 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos) 11514 return true; 11515 11516 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 11517 return true; 11518 11519 /* 11520 * If there are any new primary or overlay planes being added or 11521 * removed then the z-order can potentially change. To ensure 11522 * correct z-order and pipe acquisition the current DC architecture 11523 * requires us to remove and recreate all existing planes. 11524 * 11525 * TODO: Come up with a more elegant solution for this. 11526 */ 11527 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 11528 struct amdgpu_framebuffer *old_afb, *new_afb; 11529 struct dm_plane_state *dm_new_other_state, *dm_old_other_state; 11530 11531 dm_new_other_state = to_dm_plane_state(new_other_state); 11532 dm_old_other_state = to_dm_plane_state(old_other_state); 11533 11534 if (other->type == DRM_PLANE_TYPE_CURSOR) 11535 continue; 11536 11537 if (old_other_state->crtc != new_plane_state->crtc && 11538 new_other_state->crtc != new_plane_state->crtc) 11539 continue; 11540 11541 if (old_other_state->crtc != new_other_state->crtc) 11542 return true; 11543 11544 /* Src/dst size and scaling updates. */ 11545 if (old_other_state->src_w != new_other_state->src_w || 11546 old_other_state->src_h != new_other_state->src_h || 11547 old_other_state->crtc_w != new_other_state->crtc_w || 11548 old_other_state->crtc_h != new_other_state->crtc_h) 11549 return true; 11550 11551 /* Rotation / mirroring updates. */ 11552 if (old_other_state->rotation != new_other_state->rotation) 11553 return true; 11554 11555 /* Blending updates. */ 11556 if (old_other_state->pixel_blend_mode != 11557 new_other_state->pixel_blend_mode) 11558 return true; 11559 11560 /* Alpha updates. */ 11561 if (old_other_state->alpha != new_other_state->alpha) 11562 return true; 11563 11564 /* Colorspace changes. */ 11565 if (old_other_state->color_range != new_other_state->color_range || 11566 old_other_state->color_encoding != new_other_state->color_encoding) 11567 return true; 11568 11569 /* HDR/Transfer Function changes. */ 11570 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf || 11571 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut || 11572 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult || 11573 dm_old_other_state->ctm != dm_new_other_state->ctm || 11574 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut || 11575 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf || 11576 dm_old_other_state->lut3d != dm_new_other_state->lut3d || 11577 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut || 11578 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf) 11579 return true; 11580 11581 /* Framebuffer checks fall at the end. */ 11582 if (!old_other_state->fb || !new_other_state->fb) 11583 continue; 11584 11585 /* Pixel format changes can require bandwidth updates. */ 11586 if (old_other_state->fb->format != new_other_state->fb->format) 11587 return true; 11588 11589 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 11590 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 11591 11592 /* Tiling and DCC changes also require bandwidth updates. */ 11593 if (old_afb->tiling_flags != new_afb->tiling_flags || 11594 old_afb->base.modifier != new_afb->base.modifier) 11595 return true; 11596 } 11597 11598 return false; 11599 } 11600 11601 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 11602 struct drm_plane_state *new_plane_state, 11603 struct drm_framebuffer *fb) 11604 { 11605 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 11606 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 11607 unsigned int pitch; 11608 bool linear; 11609 11610 if (fb->width > new_acrtc->max_cursor_width || 11611 fb->height > new_acrtc->max_cursor_height) { 11612 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 11613 new_plane_state->fb->width, 11614 new_plane_state->fb->height); 11615 return -EINVAL; 11616 } 11617 if (new_plane_state->src_w != fb->width << 16 || 11618 new_plane_state->src_h != fb->height << 16) { 11619 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11620 return -EINVAL; 11621 } 11622 11623 /* Pitch in pixels */ 11624 pitch = fb->pitches[0] / fb->format->cpp[0]; 11625 11626 if (fb->width != pitch) { 11627 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 11628 fb->width, pitch); 11629 return -EINVAL; 11630 } 11631 11632 switch (pitch) { 11633 case 64: 11634 case 128: 11635 case 256: 11636 /* FB pitch is supported by cursor plane */ 11637 break; 11638 default: 11639 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 11640 return -EINVAL; 11641 } 11642 11643 /* Core DRM takes care of checking FB modifiers, so we only need to 11644 * check tiling flags when the FB doesn't have a modifier. 11645 */ 11646 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 11647 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) { 11648 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0; 11649 } else if (adev->family >= AMDGPU_FAMILY_AI) { 11650 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 11651 } else { 11652 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 11653 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 11654 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 11655 } 11656 if (!linear) { 11657 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 11658 return -EINVAL; 11659 } 11660 } 11661 11662 return 0; 11663 } 11664 11665 /* 11666 * Helper function for checking the cursor in native mode 11667 */ 11668 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc, 11669 struct drm_plane *plane, 11670 struct drm_plane_state *new_plane_state, 11671 bool enable) 11672 { 11673 11674 struct amdgpu_crtc *new_acrtc; 11675 int ret; 11676 11677 if (!enable || !new_plane_crtc || 11678 drm_atomic_plane_disabling(plane->state, new_plane_state)) 11679 return 0; 11680 11681 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 11682 11683 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 11684 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11685 return -EINVAL; 11686 } 11687 11688 if (new_plane_state->fb) { 11689 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 11690 new_plane_state->fb); 11691 if (ret) 11692 return ret; 11693 } 11694 11695 return 0; 11696 } 11697 11698 static bool dm_should_update_native_cursor(struct drm_atomic_state *state, 11699 struct drm_crtc *old_plane_crtc, 11700 struct drm_crtc *new_plane_crtc, 11701 bool enable) 11702 { 11703 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11704 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11705 11706 if (!enable) { 11707 if (old_plane_crtc == NULL) 11708 return true; 11709 11710 old_crtc_state = drm_atomic_get_old_crtc_state( 11711 state, old_plane_crtc); 11712 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11713 11714 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11715 } else { 11716 if (new_plane_crtc == NULL) 11717 return true; 11718 11719 new_crtc_state = drm_atomic_get_new_crtc_state( 11720 state, new_plane_crtc); 11721 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11722 11723 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11724 } 11725 } 11726 11727 static int dm_update_plane_state(struct dc *dc, 11728 struct drm_atomic_state *state, 11729 struct drm_plane *plane, 11730 struct drm_plane_state *old_plane_state, 11731 struct drm_plane_state *new_plane_state, 11732 bool enable, 11733 bool *lock_and_validation_needed, 11734 bool *is_top_most_overlay) 11735 { 11736 11737 struct dm_atomic_state *dm_state = NULL; 11738 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 11739 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11740 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 11741 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 11742 bool needs_reset, update_native_cursor; 11743 int ret = 0; 11744 11745 11746 new_plane_crtc = new_plane_state->crtc; 11747 old_plane_crtc = old_plane_state->crtc; 11748 dm_new_plane_state = to_dm_plane_state(new_plane_state); 11749 dm_old_plane_state = to_dm_plane_state(old_plane_state); 11750 11751 update_native_cursor = dm_should_update_native_cursor(state, 11752 old_plane_crtc, 11753 new_plane_crtc, 11754 enable); 11755 11756 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) { 11757 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11758 new_plane_state, enable); 11759 if (ret) 11760 return ret; 11761 11762 return 0; 11763 } 11764 11765 needs_reset = should_reset_plane(state, plane, old_plane_state, 11766 new_plane_state); 11767 11768 /* Remove any changed/removed planes */ 11769 if (!enable) { 11770 if (!needs_reset) 11771 return 0; 11772 11773 if (!old_plane_crtc) 11774 return 0; 11775 11776 old_crtc_state = drm_atomic_get_old_crtc_state( 11777 state, old_plane_crtc); 11778 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11779 11780 if (!dm_old_crtc_state->stream) 11781 return 0; 11782 11783 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 11784 plane->base.id, old_plane_crtc->base.id); 11785 11786 ret = dm_atomic_get_state(state, &dm_state); 11787 if (ret) 11788 return ret; 11789 11790 if (!dc_state_remove_plane( 11791 dc, 11792 dm_old_crtc_state->stream, 11793 dm_old_plane_state->dc_state, 11794 dm_state->context)) { 11795 11796 return -EINVAL; 11797 } 11798 11799 if (dm_old_plane_state->dc_state) 11800 dc_plane_state_release(dm_old_plane_state->dc_state); 11801 11802 dm_new_plane_state->dc_state = NULL; 11803 11804 *lock_and_validation_needed = true; 11805 11806 } else { /* Add new planes */ 11807 struct dc_plane_state *dc_new_plane_state; 11808 11809 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 11810 return 0; 11811 11812 if (!new_plane_crtc) 11813 return 0; 11814 11815 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 11816 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11817 11818 if (!dm_new_crtc_state->stream) 11819 return 0; 11820 11821 if (!needs_reset) 11822 return 0; 11823 11824 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 11825 if (ret) 11826 goto out; 11827 11828 WARN_ON(dm_new_plane_state->dc_state); 11829 11830 dc_new_plane_state = dc_create_plane_state(dc); 11831 if (!dc_new_plane_state) { 11832 ret = -ENOMEM; 11833 goto out; 11834 } 11835 11836 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 11837 plane->base.id, new_plane_crtc->base.id); 11838 11839 ret = fill_dc_plane_attributes( 11840 drm_to_adev(new_plane_crtc->dev), 11841 dc_new_plane_state, 11842 new_plane_state, 11843 new_crtc_state); 11844 if (ret) { 11845 dc_plane_state_release(dc_new_plane_state); 11846 goto out; 11847 } 11848 11849 ret = dm_atomic_get_state(state, &dm_state); 11850 if (ret) { 11851 dc_plane_state_release(dc_new_plane_state); 11852 goto out; 11853 } 11854 11855 /* 11856 * Any atomic check errors that occur after this will 11857 * not need a release. The plane state will be attached 11858 * to the stream, and therefore part of the atomic 11859 * state. It'll be released when the atomic state is 11860 * cleaned. 11861 */ 11862 if (!dc_state_add_plane( 11863 dc, 11864 dm_new_crtc_state->stream, 11865 dc_new_plane_state, 11866 dm_state->context)) { 11867 11868 dc_plane_state_release(dc_new_plane_state); 11869 ret = -EINVAL; 11870 goto out; 11871 } 11872 11873 dm_new_plane_state->dc_state = dc_new_plane_state; 11874 11875 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 11876 11877 /* Tell DC to do a full surface update every time there 11878 * is a plane change. Inefficient, but works for now. 11879 */ 11880 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 11881 11882 *lock_and_validation_needed = true; 11883 } 11884 11885 out: 11886 /* If enabling cursor overlay failed, attempt fallback to native mode */ 11887 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) { 11888 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11889 new_plane_state, enable); 11890 if (ret) 11891 return ret; 11892 11893 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE; 11894 } 11895 11896 return ret; 11897 } 11898 11899 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 11900 int *src_w, int *src_h) 11901 { 11902 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 11903 case DRM_MODE_ROTATE_90: 11904 case DRM_MODE_ROTATE_270: 11905 *src_w = plane_state->src_h >> 16; 11906 *src_h = plane_state->src_w >> 16; 11907 break; 11908 case DRM_MODE_ROTATE_0: 11909 case DRM_MODE_ROTATE_180: 11910 default: 11911 *src_w = plane_state->src_w >> 16; 11912 *src_h = plane_state->src_h >> 16; 11913 break; 11914 } 11915 } 11916 11917 static void 11918 dm_get_plane_scale(struct drm_plane_state *plane_state, 11919 int *out_plane_scale_w, int *out_plane_scale_h) 11920 { 11921 int plane_src_w, plane_src_h; 11922 11923 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 11924 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0; 11925 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0; 11926 } 11927 11928 /* 11929 * The normalized_zpos value cannot be used by this iterator directly. It's only 11930 * calculated for enabled planes, potentially causing normalized_zpos collisions 11931 * between enabled/disabled planes in the atomic state. We need a unique value 11932 * so that the iterator will not generate the same object twice, or loop 11933 * indefinitely. 11934 */ 11935 static inline struct __drm_planes_state *__get_next_zpos( 11936 struct drm_atomic_state *state, 11937 struct __drm_planes_state *prev) 11938 { 11939 unsigned int highest_zpos = 0, prev_zpos = 256; 11940 uint32_t highest_id = 0, prev_id = UINT_MAX; 11941 struct drm_plane_state *new_plane_state; 11942 struct drm_plane *plane; 11943 int i, highest_i = -1; 11944 11945 if (prev != NULL) { 11946 prev_zpos = prev->new_state->zpos; 11947 prev_id = prev->ptr->base.id; 11948 } 11949 11950 for_each_new_plane_in_state(state, plane, new_plane_state, i) { 11951 /* Skip planes with higher zpos than the previously returned */ 11952 if (new_plane_state->zpos > prev_zpos || 11953 (new_plane_state->zpos == prev_zpos && 11954 plane->base.id >= prev_id)) 11955 continue; 11956 11957 /* Save the index of the plane with highest zpos */ 11958 if (new_plane_state->zpos > highest_zpos || 11959 (new_plane_state->zpos == highest_zpos && 11960 plane->base.id > highest_id)) { 11961 highest_zpos = new_plane_state->zpos; 11962 highest_id = plane->base.id; 11963 highest_i = i; 11964 } 11965 } 11966 11967 if (highest_i < 0) 11968 return NULL; 11969 11970 return &state->planes[highest_i]; 11971 } 11972 11973 /* 11974 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate 11975 * by descending zpos, as read from the new plane state. This is the same 11976 * ordering as defined by drm_atomic_normalize_zpos(). 11977 */ 11978 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \ 11979 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \ 11980 __i != NULL; __i = __get_next_zpos((__state), __i)) \ 11981 for_each_if(((plane) = __i->ptr, \ 11982 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \ 11983 (old_plane_state) = __i->old_state, \ 11984 (new_plane_state) = __i->new_state, 1)) 11985 11986 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 11987 { 11988 struct drm_connector *connector; 11989 struct drm_connector_state *conn_state, *old_conn_state; 11990 struct amdgpu_dm_connector *aconnector = NULL; 11991 int i; 11992 11993 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 11994 if (!conn_state->crtc) 11995 conn_state = old_conn_state; 11996 11997 if (conn_state->crtc != crtc) 11998 continue; 11999 12000 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 12001 continue; 12002 12003 aconnector = to_amdgpu_dm_connector(connector); 12004 if (!aconnector->mst_output_port || !aconnector->mst_root) 12005 aconnector = NULL; 12006 else 12007 break; 12008 } 12009 12010 if (!aconnector) 12011 return 0; 12012 12013 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 12014 } 12015 12016 /** 12017 * DOC: Cursor Modes - Native vs Overlay 12018 * 12019 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw 12020 * plane. It does not require a dedicated hw plane to enable, but it is 12021 * subjected to the same z-order and scaling as the hw plane. It also has format 12022 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB 12023 * hw plane. 12024 * 12025 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its 12026 * own scaling and z-pos. It also has no blending restrictions. It lends to a 12027 * cursor behavior more akin to a DRM client's expectations. However, it does 12028 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is 12029 * available. 12030 */ 12031 12032 /** 12033 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc 12034 * @adev: amdgpu device 12035 * @state: DRM atomic state 12036 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor 12037 * @cursor_mode: Returns the required cursor mode on dm_crtc_state 12038 * 12039 * Get whether the cursor should be enabled in native mode, or overlay mode, on 12040 * the dm_crtc_state. 12041 * 12042 * The cursor should be enabled in overlay mode if there exists an underlying 12043 * plane - on which the cursor may be blended - that is either YUV formatted, or 12044 * scaled differently from the cursor. 12045 * 12046 * Since zpos info is required, drm_atomic_normalize_zpos must be called before 12047 * calling this function. 12048 * 12049 * Return: 0 on success, or an error code if getting the cursor plane state 12050 * failed. 12051 */ 12052 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev, 12053 struct drm_atomic_state *state, 12054 struct dm_crtc_state *dm_crtc_state, 12055 enum amdgpu_dm_cursor_mode *cursor_mode) 12056 { 12057 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state; 12058 struct drm_crtc_state *crtc_state = &dm_crtc_state->base; 12059 struct drm_plane *plane; 12060 bool consider_mode_change = false; 12061 bool entire_crtc_covered = false; 12062 bool cursor_changed = false; 12063 int underlying_scale_w, underlying_scale_h; 12064 int cursor_scale_w, cursor_scale_h; 12065 int i; 12066 12067 /* Overlay cursor not supported on HW before DCN 12068 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions 12069 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE 12070 */ 12071 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 || 12072 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12073 *cursor_mode = DM_CURSOR_NATIVE_MODE; 12074 return 0; 12075 } 12076 12077 /* Init cursor_mode to be the same as current */ 12078 *cursor_mode = dm_crtc_state->cursor_mode; 12079 12080 /* 12081 * Cursor mode can change if a plane's format changes, scale changes, is 12082 * enabled/disabled, or z-order changes. 12083 */ 12084 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) { 12085 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 12086 12087 /* Only care about planes on this CRTC */ 12088 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0) 12089 continue; 12090 12091 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12092 cursor_changed = true; 12093 12094 if (drm_atomic_plane_enabling(old_plane_state, plane_state) || 12095 drm_atomic_plane_disabling(old_plane_state, plane_state) || 12096 old_plane_state->fb->format != plane_state->fb->format) { 12097 consider_mode_change = true; 12098 break; 12099 } 12100 12101 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h); 12102 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 12103 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 12104 consider_mode_change = true; 12105 break; 12106 } 12107 } 12108 12109 if (!consider_mode_change && !crtc_state->zpos_changed) 12110 return 0; 12111 12112 /* 12113 * If no cursor change on this CRTC, and not enabled on this CRTC, then 12114 * no need to set cursor mode. This avoids needlessly locking the cursor 12115 * state. 12116 */ 12117 if (!cursor_changed && 12118 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) { 12119 return 0; 12120 } 12121 12122 cursor_state = drm_atomic_get_plane_state(state, 12123 crtc_state->crtc->cursor); 12124 if (IS_ERR(cursor_state)) 12125 return PTR_ERR(cursor_state); 12126 12127 /* Cursor is disabled */ 12128 if (!cursor_state->fb) 12129 return 0; 12130 12131 /* For all planes in descending z-order (all of which are below cursor 12132 * as per zpos definitions), check their scaling and format 12133 */ 12134 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) { 12135 12136 /* Only care about non-cursor planes on this CRTC */ 12137 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 || 12138 plane->type == DRM_PLANE_TYPE_CURSOR) 12139 continue; 12140 12141 /* Underlying plane is YUV format - use overlay cursor */ 12142 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) { 12143 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 12144 return 0; 12145 } 12146 12147 dm_get_plane_scale(plane_state, 12148 &underlying_scale_w, &underlying_scale_h); 12149 dm_get_plane_scale(cursor_state, 12150 &cursor_scale_w, &cursor_scale_h); 12151 12152 /* Underlying plane has different scale - use overlay cursor */ 12153 if (cursor_scale_w != underlying_scale_w && 12154 cursor_scale_h != underlying_scale_h) { 12155 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 12156 return 0; 12157 } 12158 12159 /* If this plane covers the whole CRTC, no need to check planes underneath */ 12160 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 && 12161 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay && 12162 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) { 12163 entire_crtc_covered = true; 12164 break; 12165 } 12166 } 12167 12168 /* If planes do not cover the entire CRTC, use overlay mode to enable 12169 * cursor over holes 12170 */ 12171 if (entire_crtc_covered) 12172 *cursor_mode = DM_CURSOR_NATIVE_MODE; 12173 else 12174 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 12175 12176 return 0; 12177 } 12178 12179 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev, 12180 struct drm_atomic_state *state, 12181 struct drm_crtc_state *crtc_state) 12182 { 12183 struct drm_plane *plane; 12184 struct drm_plane_state *new_plane_state, *old_plane_state; 12185 12186 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) { 12187 new_plane_state = drm_atomic_get_plane_state(state, plane); 12188 old_plane_state = drm_atomic_get_plane_state(state, plane); 12189 12190 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) { 12191 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name); 12192 return false; 12193 } 12194 12195 if (old_plane_state->fb && new_plane_state->fb && 12196 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb)) 12197 return true; 12198 } 12199 12200 return false; 12201 } 12202 12203 /** 12204 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 12205 * 12206 * @dev: The DRM device 12207 * @state: The atomic state to commit 12208 * 12209 * Validate that the given atomic state is programmable by DC into hardware. 12210 * This involves constructing a &struct dc_state reflecting the new hardware 12211 * state we wish to commit, then querying DC to see if it is programmable. It's 12212 * important not to modify the existing DC state. Otherwise, atomic_check 12213 * may unexpectedly commit hardware changes. 12214 * 12215 * When validating the DC state, it's important that the right locks are 12216 * acquired. For full updates case which removes/adds/updates streams on one 12217 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 12218 * that any such full update commit will wait for completion of any outstanding 12219 * flip using DRMs synchronization events. 12220 * 12221 * Note that DM adds the affected connectors for all CRTCs in state, when that 12222 * might not seem necessary. This is because DC stream creation requires the 12223 * DC sink, which is tied to the DRM connector state. Cleaning this up should 12224 * be possible but non-trivial - a possible TODO item. 12225 * 12226 * Return: -Error code if validation failed. 12227 */ 12228 static int amdgpu_dm_atomic_check(struct drm_device *dev, 12229 struct drm_atomic_state *state) 12230 { 12231 struct amdgpu_device *adev = drm_to_adev(dev); 12232 struct dm_atomic_state *dm_state = NULL; 12233 struct dc *dc = adev->dm.dc; 12234 struct drm_connector *connector; 12235 struct drm_connector_state *old_con_state, *new_con_state; 12236 struct drm_crtc *crtc; 12237 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 12238 struct drm_plane *plane; 12239 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state; 12240 enum dc_status status; 12241 int ret, i; 12242 bool lock_and_validation_needed = false; 12243 bool is_top_most_overlay = true; 12244 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 12245 struct drm_dp_mst_topology_mgr *mgr; 12246 struct drm_dp_mst_topology_state *mst_state; 12247 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 12248 12249 trace_amdgpu_dm_atomic_check_begin(state); 12250 12251 ret = drm_atomic_helper_check_modeset(dev, state); 12252 if (ret) { 12253 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n"); 12254 goto fail; 12255 } 12256 12257 /* Check connector changes */ 12258 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12259 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12260 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12261 12262 /* Skip connectors that are disabled or part of modeset already. */ 12263 if (!new_con_state->crtc) 12264 continue; 12265 12266 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 12267 if (IS_ERR(new_crtc_state)) { 12268 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n"); 12269 ret = PTR_ERR(new_crtc_state); 12270 goto fail; 12271 } 12272 12273 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 12274 dm_old_con_state->scaling != dm_new_con_state->scaling) 12275 new_crtc_state->connectors_changed = true; 12276 } 12277 12278 if (dc_resource_is_dsc_encoding_supported(dc)) { 12279 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12280 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 12281 ret = add_affected_mst_dsc_crtcs(state, crtc); 12282 if (ret) { 12283 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n"); 12284 goto fail; 12285 } 12286 } 12287 } 12288 } 12289 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12290 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 12291 12292 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 12293 !new_crtc_state->color_mgmt_changed && 12294 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 12295 dm_old_crtc_state->dsc_force_changed == false) 12296 continue; 12297 12298 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 12299 if (ret) { 12300 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n"); 12301 goto fail; 12302 } 12303 12304 if (!new_crtc_state->enable) 12305 continue; 12306 12307 ret = drm_atomic_add_affected_connectors(state, crtc); 12308 if (ret) { 12309 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n"); 12310 goto fail; 12311 } 12312 12313 ret = drm_atomic_add_affected_planes(state, crtc); 12314 if (ret) { 12315 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n"); 12316 goto fail; 12317 } 12318 12319 if (dm_old_crtc_state->dsc_force_changed) 12320 new_crtc_state->mode_changed = true; 12321 } 12322 12323 /* 12324 * Add all primary and overlay planes on the CRTC to the state 12325 * whenever a plane is enabled to maintain correct z-ordering 12326 * and to enable fast surface updates. 12327 */ 12328 drm_for_each_crtc(crtc, dev) { 12329 bool modified = false; 12330 12331 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 12332 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12333 continue; 12334 12335 if (new_plane_state->crtc == crtc || 12336 old_plane_state->crtc == crtc) { 12337 modified = true; 12338 break; 12339 } 12340 } 12341 12342 if (!modified) 12343 continue; 12344 12345 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 12346 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12347 continue; 12348 12349 new_plane_state = 12350 drm_atomic_get_plane_state(state, plane); 12351 12352 if (IS_ERR(new_plane_state)) { 12353 ret = PTR_ERR(new_plane_state); 12354 drm_dbg_atomic(dev, "new_plane_state is BAD\n"); 12355 goto fail; 12356 } 12357 } 12358 } 12359 12360 /* 12361 * DC consults the zpos (layer_index in DC terminology) to determine the 12362 * hw plane on which to enable the hw cursor (see 12363 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 12364 * atomic state, so call drm helper to normalize zpos. 12365 */ 12366 ret = drm_atomic_normalize_zpos(dev, state); 12367 if (ret) { 12368 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 12369 goto fail; 12370 } 12371 12372 /* 12373 * Determine whether cursors on each CRTC should be enabled in native or 12374 * overlay mode. 12375 */ 12376 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12377 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12378 12379 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12380 &dm_new_crtc_state->cursor_mode); 12381 if (ret) { 12382 drm_dbg(dev, "Failed to determine cursor mode\n"); 12383 goto fail; 12384 } 12385 12386 /* 12387 * If overlay cursor is needed, DC cannot go through the 12388 * native cursor update path. All enabled planes on the CRTC 12389 * need to be added for DC to not disable a plane by mistake 12390 */ 12391 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12392 ret = drm_atomic_add_affected_planes(state, crtc); 12393 if (ret) 12394 goto fail; 12395 } 12396 } 12397 12398 /* Remove exiting planes if they are modified */ 12399 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12400 12401 ret = dm_update_plane_state(dc, state, plane, 12402 old_plane_state, 12403 new_plane_state, 12404 false, 12405 &lock_and_validation_needed, 12406 &is_top_most_overlay); 12407 if (ret) { 12408 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12409 goto fail; 12410 } 12411 } 12412 12413 /* Disable all crtcs which require disable */ 12414 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12415 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12416 old_crtc_state, 12417 new_crtc_state, 12418 false, 12419 &lock_and_validation_needed); 12420 if (ret) { 12421 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n"); 12422 goto fail; 12423 } 12424 } 12425 12426 /* Enable all crtcs which require enable */ 12427 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12428 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12429 old_crtc_state, 12430 new_crtc_state, 12431 true, 12432 &lock_and_validation_needed); 12433 if (ret) { 12434 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n"); 12435 goto fail; 12436 } 12437 } 12438 12439 /* Add new/modified planes */ 12440 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12441 ret = dm_update_plane_state(dc, state, plane, 12442 old_plane_state, 12443 new_plane_state, 12444 true, 12445 &lock_and_validation_needed, 12446 &is_top_most_overlay); 12447 if (ret) { 12448 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12449 goto fail; 12450 } 12451 } 12452 12453 #if defined(CONFIG_DRM_AMD_DC_FP) 12454 if (dc_resource_is_dsc_encoding_supported(dc)) { 12455 ret = pre_validate_dsc(state, &dm_state, vars); 12456 if (ret != 0) 12457 goto fail; 12458 } 12459 #endif 12460 12461 /* Run this here since we want to validate the streams we created */ 12462 ret = drm_atomic_helper_check_planes(dev, state); 12463 if (ret) { 12464 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n"); 12465 goto fail; 12466 } 12467 12468 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12469 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12470 if (dm_new_crtc_state->mpo_requested) 12471 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc); 12472 } 12473 12474 /* Check cursor restrictions */ 12475 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12476 enum amdgpu_dm_cursor_mode required_cursor_mode; 12477 int is_rotated, is_scaled; 12478 12479 /* Overlay cusor not subject to native cursor restrictions */ 12480 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12481 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) 12482 continue; 12483 12484 /* Check if rotation or scaling is enabled on DCN401 */ 12485 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) && 12486 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12487 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor); 12488 12489 is_rotated = new_cursor_state && 12490 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0); 12491 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) || 12492 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h)); 12493 12494 if (is_rotated || is_scaled) { 12495 drm_dbg_driver( 12496 crtc->dev, 12497 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n", 12498 crtc->base.id, crtc->name); 12499 ret = -EINVAL; 12500 goto fail; 12501 } 12502 } 12503 12504 /* If HW can only do native cursor, check restrictions again */ 12505 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12506 &required_cursor_mode); 12507 if (ret) { 12508 drm_dbg_driver(crtc->dev, 12509 "[CRTC:%d:%s] Checking cursor mode failed\n", 12510 crtc->base.id, crtc->name); 12511 goto fail; 12512 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12513 drm_dbg_driver(crtc->dev, 12514 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n", 12515 crtc->base.id, crtc->name); 12516 ret = -EINVAL; 12517 goto fail; 12518 } 12519 } 12520 12521 if (state->legacy_cursor_update) { 12522 /* 12523 * This is a fast cursor update coming from the plane update 12524 * helper, check if it can be done asynchronously for better 12525 * performance. 12526 */ 12527 state->async_update = 12528 !drm_atomic_helper_async_check(dev, state); 12529 12530 /* 12531 * Skip the remaining global validation if this is an async 12532 * update. Cursor updates can be done without affecting 12533 * state or bandwidth calcs and this avoids the performance 12534 * penalty of locking the private state object and 12535 * allocating a new dc_state. 12536 */ 12537 if (state->async_update) 12538 return 0; 12539 } 12540 12541 /* Check scaling and underscan changes*/ 12542 /* TODO Removed scaling changes validation due to inability to commit 12543 * new stream into context w\o causing full reset. Need to 12544 * decide how to handle. 12545 */ 12546 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12547 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12548 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12549 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 12550 12551 /* Skip any modesets/resets */ 12552 if (!acrtc || drm_atomic_crtc_needs_modeset( 12553 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 12554 continue; 12555 12556 /* Skip any thing not scale or underscan changes */ 12557 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 12558 continue; 12559 12560 lock_and_validation_needed = true; 12561 } 12562 12563 /* set the slot info for each mst_state based on the link encoding format */ 12564 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 12565 struct amdgpu_dm_connector *aconnector; 12566 struct drm_connector *connector; 12567 struct drm_connector_list_iter iter; 12568 u8 link_coding_cap; 12569 12570 drm_connector_list_iter_begin(dev, &iter); 12571 drm_for_each_connector_iter(connector, &iter) { 12572 if (connector->index == mst_state->mgr->conn_base_id) { 12573 aconnector = to_amdgpu_dm_connector(connector); 12574 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 12575 drm_dp_mst_update_slots(mst_state, link_coding_cap); 12576 12577 break; 12578 } 12579 } 12580 drm_connector_list_iter_end(&iter); 12581 } 12582 12583 /** 12584 * Streams and planes are reset when there are changes that affect 12585 * bandwidth. Anything that affects bandwidth needs to go through 12586 * DC global validation to ensure that the configuration can be applied 12587 * to hardware. 12588 * 12589 * We have to currently stall out here in atomic_check for outstanding 12590 * commits to finish in this case because our IRQ handlers reference 12591 * DRM state directly - we can end up disabling interrupts too early 12592 * if we don't. 12593 * 12594 * TODO: Remove this stall and drop DM state private objects. 12595 */ 12596 if (lock_and_validation_needed) { 12597 ret = dm_atomic_get_state(state, &dm_state); 12598 if (ret) { 12599 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n"); 12600 goto fail; 12601 } 12602 12603 ret = do_aquire_global_lock(dev, state); 12604 if (ret) { 12605 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n"); 12606 goto fail; 12607 } 12608 12609 #if defined(CONFIG_DRM_AMD_DC_FP) 12610 if (dc_resource_is_dsc_encoding_supported(dc)) { 12611 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 12612 if (ret) { 12613 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n"); 12614 ret = -EINVAL; 12615 goto fail; 12616 } 12617 } 12618 #endif 12619 12620 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 12621 if (ret) { 12622 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n"); 12623 goto fail; 12624 } 12625 12626 /* 12627 * Perform validation of MST topology in the state: 12628 * We need to perform MST atomic check before calling 12629 * dc_validate_global_state(), or there is a chance 12630 * to get stuck in an infinite loop and hang eventually. 12631 */ 12632 ret = drm_dp_mst_atomic_check(state); 12633 if (ret) { 12634 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n"); 12635 goto fail; 12636 } 12637 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY); 12638 if (status != DC_OK) { 12639 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)", 12640 dc_status_to_str(status), status); 12641 ret = -EINVAL; 12642 goto fail; 12643 } 12644 } else { 12645 /* 12646 * The commit is a fast update. Fast updates shouldn't change 12647 * the DC context, affect global validation, and can have their 12648 * commit work done in parallel with other commits not touching 12649 * the same resource. If we have a new DC context as part of 12650 * the DM atomic state from validation we need to free it and 12651 * retain the existing one instead. 12652 * 12653 * Furthermore, since the DM atomic state only contains the DC 12654 * context and can safely be annulled, we can free the state 12655 * and clear the associated private object now to free 12656 * some memory and avoid a possible use-after-free later. 12657 */ 12658 12659 for (i = 0; i < state->num_private_objs; i++) { 12660 struct drm_private_obj *obj = state->private_objs[i].ptr; 12661 12662 if (obj->funcs == adev->dm.atomic_obj.funcs) { 12663 int j = state->num_private_objs-1; 12664 12665 dm_atomic_destroy_state(obj, 12666 state->private_objs[i].state_to_destroy); 12667 12668 /* If i is not at the end of the array then the 12669 * last element needs to be moved to where i was 12670 * before the array can safely be truncated. 12671 */ 12672 if (i != j) 12673 state->private_objs[i] = 12674 state->private_objs[j]; 12675 12676 state->private_objs[j].ptr = NULL; 12677 state->private_objs[j].state_to_destroy = NULL; 12678 state->private_objs[j].old_state = NULL; 12679 state->private_objs[j].new_state = NULL; 12680 12681 state->num_private_objs = j; 12682 break; 12683 } 12684 } 12685 } 12686 12687 /* Store the overall update type for use later in atomic check. */ 12688 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12689 struct dm_crtc_state *dm_new_crtc_state = 12690 to_dm_crtc_state(new_crtc_state); 12691 12692 /* 12693 * Only allow async flips for fast updates that don't change 12694 * the FB pitch, the DCC state, rotation, mem_type, etc. 12695 */ 12696 if (new_crtc_state->async_flip && 12697 (lock_and_validation_needed || 12698 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) { 12699 drm_dbg_atomic(crtc->dev, 12700 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 12701 crtc->base.id, crtc->name); 12702 ret = -EINVAL; 12703 goto fail; 12704 } 12705 12706 dm_new_crtc_state->update_type = lock_and_validation_needed ? 12707 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 12708 } 12709 12710 /* Must be success */ 12711 WARN_ON(ret); 12712 12713 trace_amdgpu_dm_atomic_check_finish(state, ret); 12714 12715 return ret; 12716 12717 fail: 12718 if (ret == -EDEADLK) 12719 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n"); 12720 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 12721 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n"); 12722 else 12723 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret); 12724 12725 trace_amdgpu_dm_atomic_check_finish(state, ret); 12726 12727 return ret; 12728 } 12729 12730 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 12731 unsigned int offset, 12732 unsigned int total_length, 12733 u8 *data, 12734 unsigned int length, 12735 struct amdgpu_hdmi_vsdb_info *vsdb) 12736 { 12737 bool res; 12738 union dmub_rb_cmd cmd; 12739 struct dmub_cmd_send_edid_cea *input; 12740 struct dmub_cmd_edid_cea_output *output; 12741 12742 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 12743 return false; 12744 12745 memset(&cmd, 0, sizeof(cmd)); 12746 12747 input = &cmd.edid_cea.data.input; 12748 12749 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 12750 cmd.edid_cea.header.sub_type = 0; 12751 cmd.edid_cea.header.payload_bytes = 12752 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 12753 input->offset = offset; 12754 input->length = length; 12755 input->cea_total_length = total_length; 12756 memcpy(input->payload, data, length); 12757 12758 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 12759 if (!res) { 12760 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n"); 12761 return false; 12762 } 12763 12764 output = &cmd.edid_cea.data.output; 12765 12766 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 12767 if (!output->ack.success) { 12768 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n", 12769 output->ack.offset); 12770 } 12771 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 12772 if (!output->amd_vsdb.vsdb_found) 12773 return false; 12774 12775 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 12776 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 12777 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 12778 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 12779 } else { 12780 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n"); 12781 return false; 12782 } 12783 12784 return true; 12785 } 12786 12787 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 12788 u8 *edid_ext, int len, 12789 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12790 { 12791 int i; 12792 12793 /* send extension block to DMCU for parsing */ 12794 for (i = 0; i < len; i += 8) { 12795 bool res; 12796 int offset; 12797 12798 /* send 8 bytes a time */ 12799 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 12800 return false; 12801 12802 if (i+8 == len) { 12803 /* EDID block sent completed, expect result */ 12804 int version, min_rate, max_rate; 12805 12806 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 12807 if (res) { 12808 /* amd vsdb found */ 12809 vsdb_info->freesync_supported = 1; 12810 vsdb_info->amd_vsdb_version = version; 12811 vsdb_info->min_refresh_rate_hz = min_rate; 12812 vsdb_info->max_refresh_rate_hz = max_rate; 12813 return true; 12814 } 12815 /* not amd vsdb */ 12816 return false; 12817 } 12818 12819 /* check for ack*/ 12820 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 12821 if (!res) 12822 return false; 12823 } 12824 12825 return false; 12826 } 12827 12828 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 12829 u8 *edid_ext, int len, 12830 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12831 { 12832 int i; 12833 12834 /* send extension block to DMCU for parsing */ 12835 for (i = 0; i < len; i += 8) { 12836 /* send 8 bytes a time */ 12837 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 12838 return false; 12839 } 12840 12841 return vsdb_info->freesync_supported; 12842 } 12843 12844 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 12845 u8 *edid_ext, int len, 12846 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12847 { 12848 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 12849 bool ret; 12850 12851 mutex_lock(&adev->dm.dc_lock); 12852 if (adev->dm.dmub_srv) 12853 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 12854 else 12855 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 12856 mutex_unlock(&adev->dm.dc_lock); 12857 return ret; 12858 } 12859 12860 static void parse_edid_displayid_vrr(struct drm_connector *connector, 12861 const struct edid *edid) 12862 { 12863 u8 *edid_ext = NULL; 12864 int i; 12865 int j = 0; 12866 u16 min_vfreq; 12867 u16 max_vfreq; 12868 12869 if (edid == NULL || edid->extensions == 0) 12870 return; 12871 12872 /* Find DisplayID extension */ 12873 for (i = 0; i < edid->extensions; i++) { 12874 edid_ext = (void *)(edid + (i + 1)); 12875 if (edid_ext[0] == DISPLAYID_EXT) 12876 break; 12877 } 12878 12879 if (edid_ext == NULL) 12880 return; 12881 12882 while (j < EDID_LENGTH) { 12883 /* Get dynamic video timing range from DisplayID if available */ 12884 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 12885 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 12886 min_vfreq = edid_ext[j+9]; 12887 if (edid_ext[j+1] & 7) 12888 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 12889 else 12890 max_vfreq = edid_ext[j+10]; 12891 12892 if (max_vfreq && min_vfreq) { 12893 connector->display_info.monitor_range.max_vfreq = max_vfreq; 12894 connector->display_info.monitor_range.min_vfreq = min_vfreq; 12895 12896 return; 12897 } 12898 } 12899 j++; 12900 } 12901 } 12902 12903 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12904 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 12905 { 12906 u8 *edid_ext = NULL; 12907 int i; 12908 int j = 0; 12909 12910 if (edid == NULL || edid->extensions == 0) 12911 return -ENODEV; 12912 12913 /* Find DisplayID extension */ 12914 for (i = 0; i < edid->extensions; i++) { 12915 edid_ext = (void *)(edid + (i + 1)); 12916 if (edid_ext[0] == DISPLAYID_EXT) 12917 break; 12918 } 12919 12920 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) { 12921 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 12922 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 12923 12924 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 12925 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 12926 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 12927 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 12928 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 12929 12930 return true; 12931 } 12932 j++; 12933 } 12934 12935 return false; 12936 } 12937 12938 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12939 const struct edid *edid, 12940 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12941 { 12942 u8 *edid_ext = NULL; 12943 int i; 12944 bool valid_vsdb_found = false; 12945 12946 /*----- drm_find_cea_extension() -----*/ 12947 /* No EDID or EDID extensions */ 12948 if (edid == NULL || edid->extensions == 0) 12949 return -ENODEV; 12950 12951 /* Find CEA extension */ 12952 for (i = 0; i < edid->extensions; i++) { 12953 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 12954 if (edid_ext[0] == CEA_EXT) 12955 break; 12956 } 12957 12958 if (i == edid->extensions) 12959 return -ENODEV; 12960 12961 /*----- cea_db_offsets() -----*/ 12962 if (edid_ext[0] != CEA_EXT) 12963 return -ENODEV; 12964 12965 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 12966 12967 return valid_vsdb_found ? i : -ENODEV; 12968 } 12969 12970 /** 12971 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 12972 * 12973 * @connector: Connector to query. 12974 * @drm_edid: DRM EDID from monitor 12975 * 12976 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 12977 * track of some of the display information in the internal data struct used by 12978 * amdgpu_dm. This function checks which type of connector we need to set the 12979 * FreeSync parameters. 12980 */ 12981 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 12982 const struct drm_edid *drm_edid) 12983 { 12984 int i = 0; 12985 struct amdgpu_dm_connector *amdgpu_dm_connector = 12986 to_amdgpu_dm_connector(connector); 12987 struct dm_connector_state *dm_con_state = NULL; 12988 struct dc_sink *sink; 12989 struct amdgpu_device *adev = drm_to_adev(connector->dev); 12990 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 12991 const struct edid *edid; 12992 bool freesync_capable = false; 12993 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 12994 12995 if (!connector->state) { 12996 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__); 12997 goto update; 12998 } 12999 13000 sink = amdgpu_dm_connector->dc_sink ? 13001 amdgpu_dm_connector->dc_sink : 13002 amdgpu_dm_connector->dc_em_sink; 13003 13004 drm_edid_connector_update(connector, drm_edid); 13005 13006 if (!drm_edid || !sink) { 13007 dm_con_state = to_dm_connector_state(connector->state); 13008 13009 amdgpu_dm_connector->min_vfreq = 0; 13010 amdgpu_dm_connector->max_vfreq = 0; 13011 freesync_capable = false; 13012 13013 goto update; 13014 } 13015 13016 dm_con_state = to_dm_connector_state(connector->state); 13017 13018 if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version)) 13019 goto update; 13020 13021 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 13022 13023 /* Some eDP panels only have the refresh rate range info in DisplayID */ 13024 if ((connector->display_info.monitor_range.min_vfreq == 0 || 13025 connector->display_info.monitor_range.max_vfreq == 0)) 13026 parse_edid_displayid_vrr(connector, edid); 13027 13028 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 13029 sink->sink_signal == SIGNAL_TYPE_EDP)) { 13030 if (amdgpu_dm_connector->dc_link && 13031 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) { 13032 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 13033 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 13034 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 13035 freesync_capable = true; 13036 } 13037 13038 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 13039 13040 if (vsdb_info.replay_mode) { 13041 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 13042 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 13043 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 13044 } 13045 13046 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 13047 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 13048 if (i >= 0 && vsdb_info.freesync_supported) { 13049 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 13050 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 13051 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 13052 freesync_capable = true; 13053 13054 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 13055 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 13056 } 13057 } 13058 13059 if (amdgpu_dm_connector->dc_link) 13060 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 13061 13062 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 13063 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 13064 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 13065 13066 amdgpu_dm_connector->pack_sdp_v1_3 = true; 13067 amdgpu_dm_connector->as_type = as_type; 13068 amdgpu_dm_connector->vsdb_info = vsdb_info; 13069 13070 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 13071 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 13072 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 13073 freesync_capable = true; 13074 13075 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 13076 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 13077 } 13078 } 13079 13080 update: 13081 if (dm_con_state) 13082 dm_con_state->freesync_capable = freesync_capable; 13083 13084 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable && 13085 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) { 13086 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false; 13087 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false; 13088 } 13089 13090 if (connector->vrr_capable_property) 13091 drm_connector_set_vrr_capable_property(connector, 13092 freesync_capable); 13093 } 13094 13095 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 13096 { 13097 struct amdgpu_device *adev = drm_to_adev(dev); 13098 struct dc *dc = adev->dm.dc; 13099 int i; 13100 13101 mutex_lock(&adev->dm.dc_lock); 13102 if (dc->current_state) { 13103 for (i = 0; i < dc->current_state->stream_count; ++i) 13104 dc->current_state->streams[i] 13105 ->triggered_crtc_reset.enabled = 13106 adev->dm.force_timing_sync; 13107 13108 dm_enable_per_frame_crtc_master_sync(dc->current_state); 13109 dc_trigger_sync(dc, dc->current_state); 13110 } 13111 mutex_unlock(&adev->dm.dc_lock); 13112 } 13113 13114 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc) 13115 { 13116 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter) 13117 dc_exit_ips_for_hw_access(dc); 13118 } 13119 13120 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 13121 u32 value, const char *func_name) 13122 { 13123 #ifdef DM_CHECK_ADDR_0 13124 if (address == 0) { 13125 drm_err(adev_to_drm(ctx->driver_context), 13126 "invalid register write. address = 0"); 13127 return; 13128 } 13129 #endif 13130 13131 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 13132 cgs_write_register(ctx->cgs_device, address, value); 13133 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 13134 } 13135 13136 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 13137 const char *func_name) 13138 { 13139 u32 value; 13140 #ifdef DM_CHECK_ADDR_0 13141 if (address == 0) { 13142 drm_err(adev_to_drm(ctx->driver_context), 13143 "invalid register read; address = 0\n"); 13144 return 0; 13145 } 13146 #endif 13147 13148 if (ctx->dmub_srv && 13149 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 13150 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 13151 ASSERT(false); 13152 return 0; 13153 } 13154 13155 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 13156 13157 value = cgs_read_register(ctx->cgs_device, address); 13158 13159 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 13160 13161 return value; 13162 } 13163 13164 int amdgpu_dm_process_dmub_aux_transfer_sync( 13165 struct dc_context *ctx, 13166 unsigned int link_index, 13167 struct aux_payload *payload, 13168 enum aux_return_code_type *operation_result) 13169 { 13170 struct amdgpu_device *adev = ctx->driver_context; 13171 struct dmub_notification *p_notify = adev->dm.dmub_notify; 13172 int ret = -1; 13173 13174 mutex_lock(&adev->dm.dpia_aux_lock); 13175 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 13176 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 13177 goto out; 13178 } 13179 13180 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 13181 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 13182 *operation_result = AUX_RET_ERROR_TIMEOUT; 13183 goto out; 13184 } 13185 13186 if (p_notify->result != AUX_RET_SUCCESS) { 13187 /* 13188 * Transient states before tunneling is enabled could 13189 * lead to this error. We can ignore this for now. 13190 */ 13191 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) { 13192 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n", 13193 payload->address, payload->length, 13194 p_notify->result); 13195 } 13196 *operation_result = p_notify->result; 13197 goto out; 13198 } 13199 13200 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF; 13201 if (adev->dm.dmub_notify->aux_reply.command & 0xF0) 13202 /* The reply is stored in the top nibble of the command. */ 13203 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF; 13204 13205 /*write req may receive a byte indicating partially written number as well*/ 13206 if (p_notify->aux_reply.length) 13207 memcpy(payload->data, p_notify->aux_reply.data, 13208 p_notify->aux_reply.length); 13209 13210 /* success */ 13211 ret = p_notify->aux_reply.length; 13212 *operation_result = p_notify->result; 13213 out: 13214 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13215 mutex_unlock(&adev->dm.dpia_aux_lock); 13216 return ret; 13217 } 13218 13219 static void abort_fused_io( 13220 struct dc_context *ctx, 13221 const struct dmub_cmd_fused_request *request 13222 ) 13223 { 13224 union dmub_rb_cmd command = { 0 }; 13225 struct dmub_rb_cmd_fused_io *io = &command.fused_io; 13226 13227 io->header.type = DMUB_CMD__FUSED_IO; 13228 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT; 13229 io->header.payload_bytes = sizeof(*io) - sizeof(io->header); 13230 io->request = *request; 13231 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT); 13232 } 13233 13234 static bool execute_fused_io( 13235 struct amdgpu_device *dev, 13236 struct dc_context *ctx, 13237 union dmub_rb_cmd *commands, 13238 uint8_t count, 13239 uint32_t timeout_us 13240 ) 13241 { 13242 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line; 13243 13244 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io)) 13245 return false; 13246 13247 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line]; 13248 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io; 13249 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 13250 && first->header.ret_status 13251 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS; 13252 13253 if (!result) 13254 return false; 13255 13256 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) { 13257 reinit_completion(&sync->replied); 13258 13259 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data; 13260 13261 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch"); 13262 13263 if (reply->identifier == first->request.identifier) { 13264 first->request = *reply; 13265 return true; 13266 } 13267 } 13268 13269 reinit_completion(&sync->replied); 13270 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT; 13271 abort_fused_io(ctx, &first->request); 13272 return false; 13273 } 13274 13275 bool amdgpu_dm_execute_fused_io( 13276 struct amdgpu_device *dev, 13277 struct dc_link *link, 13278 union dmub_rb_cmd *commands, 13279 uint8_t count, 13280 uint32_t timeout_us) 13281 { 13282 struct amdgpu_display_manager *dm = &dev->dm; 13283 13284 mutex_lock(&dm->dpia_aux_lock); 13285 13286 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us); 13287 13288 mutex_unlock(&dm->dpia_aux_lock); 13289 return result; 13290 } 13291 13292 int amdgpu_dm_process_dmub_set_config_sync( 13293 struct dc_context *ctx, 13294 unsigned int link_index, 13295 struct set_config_cmd_payload *payload, 13296 enum set_config_status *operation_result) 13297 { 13298 struct amdgpu_device *adev = ctx->driver_context; 13299 bool is_cmd_complete; 13300 int ret; 13301 13302 mutex_lock(&adev->dm.dpia_aux_lock); 13303 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 13304 link_index, payload, adev->dm.dmub_notify); 13305 13306 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 13307 ret = 0; 13308 *operation_result = adev->dm.dmub_notify->sc_status; 13309 } else { 13310 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 13311 ret = -1; 13312 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 13313 } 13314 13315 if (!is_cmd_complete) 13316 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13317 mutex_unlock(&adev->dm.dpia_aux_lock); 13318 return ret; 13319 } 13320 13321 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13322 { 13323 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 13324 } 13325 13326 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13327 { 13328 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 13329 } 13330 13331 void dm_acpi_process_phy_transition_interlock( 13332 const struct dc_context *ctx, 13333 struct dm_process_phy_transition_init_params process_phy_transition_init_params) 13334 { 13335 // Not yet implemented 13336 } 13337