1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2015 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 * Authors: AMD 24 * 25 */ 26 27 /* The caprices of the preprocessor require that this be declared right here */ 28 #define CREATE_TRACE_POINTS 29 30 #include "dm_services_types.h" 31 #include "dc.h" 32 #include "link_enc_cfg.h" 33 #include "dc/inc/core_types.h" 34 #include "dal_asic_id.h" 35 #include "dmub/dmub_srv.h" 36 #include "dc/inc/hw/dmcu.h" 37 #include "dc/inc/hw/abm.h" 38 #include "dc/dc_dmub_srv.h" 39 #include "dc/dc_edid_parser.h" 40 #include "dc/dc_stat.h" 41 #include "dc/dc_state.h" 42 #include "amdgpu_dm_trace.h" 43 #include "link/protocols/link_dpcd.h" 44 #include "link_service_types.h" 45 #include "link/protocols/link_dp_capability.h" 46 #include "link/protocols/link_ddc.h" 47 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_dm_wb.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 #include "amdgpu_dm_replay.h" 69 70 #include "ivsrcid/ivsrcid_vislands30.h" 71 72 #include <linux/backlight.h> 73 #include <linux/module.h> 74 #include <linux/moduleparam.h> 75 #include <linux/types.h> 76 #include <linux/pm_runtime.h> 77 #include <linux/pci.h> 78 #include <linux/power_supply.h> 79 #include <linux/firmware.h> 80 #include <linux/component.h> 81 #include <linux/sort.h> 82 83 #include <drm/drm_privacy_screen_consumer.h> 84 #include <drm/display/drm_dp_mst_helper.h> 85 #include <drm/display/drm_hdmi_helper.h> 86 #include <drm/drm_atomic.h> 87 #include <drm/drm_atomic_uapi.h> 88 #include <drm/drm_atomic_helper.h> 89 #include <drm/drm_blend.h> 90 #include <drm/drm_fixed.h> 91 #include <drm/drm_fourcc.h> 92 #include <drm/drm_edid.h> 93 #include <drm/drm_eld.h> 94 #include <drm/drm_utils.h> 95 #include <drm/drm_vblank.h> 96 #include <drm/drm_audio_component.h> 97 #include <drm/drm_gem_atomic_helper.h> 98 99 #include <media/cec-notifier.h> 100 #include <acpi/video.h> 101 102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 103 104 #include "modules/inc/mod_freesync.h" 105 #include "modules/power/power_helpers.h" 106 107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch"); 108 109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 131 132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 136 137 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 139 140 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 142 143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin" 144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB); 145 146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin" 147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB); 148 149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin" 150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB); 151 152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin" 153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB); 154 155 /* Number of bytes in PSP header for firmware. */ 156 #define PSP_HEADER_BYTES 0x100 157 158 /* Number of bytes in PSP footer for firmware. */ 159 #define PSP_FOOTER_BYTES 0x100 160 161 /** 162 * DOC: overview 163 * 164 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 165 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 166 * requests into DC requests, and DC responses into DRM responses. 167 * 168 * The root control structure is &struct amdgpu_display_manager. 169 */ 170 171 /* basic init/fini API */ 172 static int amdgpu_dm_init(struct amdgpu_device *adev); 173 static void amdgpu_dm_fini(struct amdgpu_device *adev); 174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state); 176 static struct amdgpu_i2c_adapter * 177 create_i2c(struct ddc_service *ddc_service, bool oem); 178 179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 180 { 181 switch (link->dpcd_caps.dongle_type) { 182 case DISPLAY_DONGLE_NONE: 183 return DRM_MODE_SUBCONNECTOR_Native; 184 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 185 return DRM_MODE_SUBCONNECTOR_VGA; 186 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 187 case DISPLAY_DONGLE_DP_DVI_DONGLE: 188 return DRM_MODE_SUBCONNECTOR_DVID; 189 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 190 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 191 return DRM_MODE_SUBCONNECTOR_HDMIA; 192 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 193 default: 194 return DRM_MODE_SUBCONNECTOR_Unknown; 195 } 196 } 197 198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 199 { 200 struct dc_link *link = aconnector->dc_link; 201 struct drm_connector *connector = &aconnector->base; 202 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 203 204 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 205 return; 206 207 if (aconnector->dc_sink) 208 subconnector = get_subconnector_type(link); 209 210 drm_object_property_set_value(&connector->base, 211 connector->dev->mode_config.dp_subconnector_property, 212 subconnector); 213 } 214 215 /* 216 * initializes drm_device display related structures, based on the information 217 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 218 * drm_encoder, drm_mode_config 219 * 220 * Returns 0 on success 221 */ 222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 223 /* removes and deallocates the drm structures, created by the above function */ 224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 225 226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 227 struct amdgpu_dm_connector *amdgpu_dm_connector, 228 u32 link_index, 229 struct amdgpu_encoder *amdgpu_encoder); 230 static int amdgpu_dm_encoder_init(struct drm_device *dev, 231 struct amdgpu_encoder *aencoder, 232 uint32_t link_index); 233 234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 235 236 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state); 237 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 238 239 static int amdgpu_dm_atomic_check(struct drm_device *dev, 240 struct drm_atomic_state *state); 241 242 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 243 static void handle_hpd_rx_irq(void *param); 244 245 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 246 int bl_idx, 247 u32 user_brightness); 248 249 static bool 250 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 251 struct drm_crtc_state *new_crtc_state); 252 /* 253 * dm_vblank_get_counter 254 * 255 * @brief 256 * Get counter for number of vertical blanks 257 * 258 * @param 259 * struct amdgpu_device *adev - [in] desired amdgpu device 260 * int disp_idx - [in] which CRTC to get the counter from 261 * 262 * @return 263 * Counter for vertical blanks 264 */ 265 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 266 { 267 struct amdgpu_crtc *acrtc = NULL; 268 269 if (crtc >= adev->mode_info.num_crtc) 270 return 0; 271 272 acrtc = adev->mode_info.crtcs[crtc]; 273 274 if (!acrtc->dm_irq_params.stream) { 275 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 276 crtc); 277 return 0; 278 } 279 280 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 281 } 282 283 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 284 u32 *vbl, u32 *position) 285 { 286 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 287 struct amdgpu_crtc *acrtc = NULL; 288 struct dc *dc = adev->dm.dc; 289 290 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 291 return -EINVAL; 292 293 acrtc = adev->mode_info.crtcs[crtc]; 294 295 if (!acrtc->dm_irq_params.stream) { 296 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 297 crtc); 298 return 0; 299 } 300 301 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed) 302 dc_allow_idle_optimizations(dc, false); 303 304 /* 305 * TODO rework base driver to use values directly. 306 * for now parse it back into reg-format 307 */ 308 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 309 &v_blank_start, 310 &v_blank_end, 311 &h_position, 312 &v_position); 313 314 *position = v_position | (h_position << 16); 315 *vbl = v_blank_start | (v_blank_end << 16); 316 317 return 0; 318 } 319 320 static bool dm_is_idle(struct amdgpu_ip_block *ip_block) 321 { 322 /* XXX todo */ 323 return true; 324 } 325 326 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block) 327 { 328 /* XXX todo */ 329 return 0; 330 } 331 332 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block) 333 { 334 return false; 335 } 336 337 static int dm_soft_reset(struct amdgpu_ip_block *ip_block) 338 { 339 /* XXX todo */ 340 return 0; 341 } 342 343 static struct amdgpu_crtc * 344 get_crtc_by_otg_inst(struct amdgpu_device *adev, 345 int otg_inst) 346 { 347 struct drm_device *dev = adev_to_drm(adev); 348 struct drm_crtc *crtc; 349 struct amdgpu_crtc *amdgpu_crtc; 350 351 if (WARN_ON(otg_inst == -1)) 352 return adev->mode_info.crtcs[0]; 353 354 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 355 amdgpu_crtc = to_amdgpu_crtc(crtc); 356 357 if (amdgpu_crtc->otg_inst == otg_inst) 358 return amdgpu_crtc; 359 } 360 361 return NULL; 362 } 363 364 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 365 struct dm_crtc_state *new_state) 366 { 367 if (new_state->stream->adjust.timing_adjust_pending) 368 return true; 369 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 370 return true; 371 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 372 return true; 373 else 374 return false; 375 } 376 377 /* 378 * DC will program planes with their z-order determined by their ordering 379 * in the dc_surface_updates array. This comparator is used to sort them 380 * by descending zpos. 381 */ 382 static int dm_plane_layer_index_cmp(const void *a, const void *b) 383 { 384 const struct dc_surface_update *sa = (struct dc_surface_update *)a; 385 const struct dc_surface_update *sb = (struct dc_surface_update *)b; 386 387 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */ 388 return sb->surface->layer_index - sa->surface->layer_index; 389 } 390 391 /** 392 * update_planes_and_stream_adapter() - Send planes to be updated in DC 393 * 394 * DC has a generic way to update planes and stream via 395 * dc_update_planes_and_stream function; however, DM might need some 396 * adjustments and preparation before calling it. This function is a wrapper 397 * for the dc_update_planes_and_stream that does any required configuration 398 * before passing control to DC. 399 * 400 * @dc: Display Core control structure 401 * @update_type: specify whether it is FULL/MEDIUM/FAST update 402 * @planes_count: planes count to update 403 * @stream: stream state 404 * @stream_update: stream update 405 * @array_of_surface_update: dc surface update pointer 406 * 407 */ 408 static inline bool update_planes_and_stream_adapter(struct dc *dc, 409 int update_type, 410 int planes_count, 411 struct dc_stream_state *stream, 412 struct dc_stream_update *stream_update, 413 struct dc_surface_update *array_of_surface_update) 414 { 415 sort(array_of_surface_update, planes_count, 416 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL); 417 418 /* 419 * Previous frame finished and HW is ready for optimization. 420 */ 421 dc_post_update_surfaces_to_stream(dc); 422 423 return dc_update_planes_and_stream(dc, 424 array_of_surface_update, 425 planes_count, 426 stream, 427 stream_update); 428 } 429 430 /** 431 * dm_pflip_high_irq() - Handle pageflip interrupt 432 * @interrupt_params: ignored 433 * 434 * Handles the pageflip interrupt by notifying all interested parties 435 * that the pageflip has been completed. 436 */ 437 static void dm_pflip_high_irq(void *interrupt_params) 438 { 439 struct amdgpu_crtc *amdgpu_crtc; 440 struct common_irq_params *irq_params = interrupt_params; 441 struct amdgpu_device *adev = irq_params->adev; 442 struct drm_device *dev = adev_to_drm(adev); 443 unsigned long flags; 444 struct drm_pending_vblank_event *e; 445 u32 vpos, hpos, v_blank_start, v_blank_end; 446 bool vrr_active; 447 448 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 449 450 /* IRQ could occur when in initial stage */ 451 /* TODO work and BO cleanup */ 452 if (amdgpu_crtc == NULL) { 453 drm_dbg_state(dev, "CRTC is null, returning.\n"); 454 return; 455 } 456 457 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 458 459 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 460 drm_dbg_state(dev, 461 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 462 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED, 463 amdgpu_crtc->crtc_id, amdgpu_crtc); 464 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 465 return; 466 } 467 468 /* page flip completed. */ 469 e = amdgpu_crtc->event; 470 amdgpu_crtc->event = NULL; 471 472 WARN_ON(!e); 473 474 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 475 476 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 477 if (!vrr_active || 478 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 479 &v_blank_end, &hpos, &vpos) || 480 (vpos < v_blank_start)) { 481 /* Update to correct count and vblank timestamp if racing with 482 * vblank irq. This also updates to the correct vblank timestamp 483 * even in VRR mode, as scanout is past the front-porch atm. 484 */ 485 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 486 487 /* Wake up userspace by sending the pageflip event with proper 488 * count and timestamp of vblank of flip completion. 489 */ 490 if (e) { 491 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 492 493 /* Event sent, so done with vblank for this flip */ 494 drm_crtc_vblank_put(&amdgpu_crtc->base); 495 } 496 } else if (e) { 497 /* VRR active and inside front-porch: vblank count and 498 * timestamp for pageflip event will only be up to date after 499 * drm_crtc_handle_vblank() has been executed from late vblank 500 * irq handler after start of back-porch (vline 0). We queue the 501 * pageflip event for send-out by drm_crtc_handle_vblank() with 502 * updated timestamp and count, once it runs after us. 503 * 504 * We need to open-code this instead of using the helper 505 * drm_crtc_arm_vblank_event(), as that helper would 506 * call drm_crtc_accurate_vblank_count(), which we must 507 * not call in VRR mode while we are in front-porch! 508 */ 509 510 /* sequence will be replaced by real count during send-out. */ 511 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 512 e->pipe = amdgpu_crtc->crtc_id; 513 514 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 515 e = NULL; 516 } 517 518 /* Keep track of vblank of this flip for flip throttling. We use the 519 * cooked hw counter, as that one incremented at start of this vblank 520 * of pageflip completion, so last_flip_vblank is the forbidden count 521 * for queueing new pageflips if vsync + VRR is enabled. 522 */ 523 amdgpu_crtc->dm_irq_params.last_flip_vblank = 524 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 525 526 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 527 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 528 529 drm_dbg_state(dev, 530 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 531 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e); 532 } 533 534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work) 535 { 536 struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work); 537 struct amdgpu_device *adev = work->adev; 538 struct dc_stream_state *stream = work->stream; 539 struct dc_crtc_timing_adjust *adjust = work->adjust; 540 541 mutex_lock(&adev->dm.dc_lock); 542 dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust); 543 mutex_unlock(&adev->dm.dc_lock); 544 545 dc_stream_release(stream); 546 kfree(work->adjust); 547 kfree(work); 548 } 549 550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev, 551 struct dc_stream_state *stream, 552 struct dc_crtc_timing_adjust *adjust) 553 { 554 struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_KERNEL); 555 if (!offload_work) { 556 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n"); 557 return; 558 } 559 560 struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_KERNEL); 561 if (!adjust_copy) { 562 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n"); 563 kfree(offload_work); 564 return; 565 } 566 567 dc_stream_retain(stream); 568 memcpy(adjust_copy, adjust, sizeof(*adjust_copy)); 569 570 INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update); 571 offload_work->adev = adev; 572 offload_work->stream = stream; 573 offload_work->adjust = adjust_copy; 574 575 queue_work(system_wq, &offload_work->work); 576 } 577 578 static void dm_vupdate_high_irq(void *interrupt_params) 579 { 580 struct common_irq_params *irq_params = interrupt_params; 581 struct amdgpu_device *adev = irq_params->adev; 582 struct amdgpu_crtc *acrtc; 583 struct drm_device *drm_dev; 584 struct drm_vblank_crtc *vblank; 585 ktime_t frame_duration_ns, previous_timestamp; 586 unsigned long flags; 587 int vrr_active; 588 589 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 590 591 if (acrtc) { 592 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 593 drm_dev = acrtc->base.dev; 594 vblank = drm_crtc_vblank_crtc(&acrtc->base); 595 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 596 frame_duration_ns = vblank->time - previous_timestamp; 597 598 if (frame_duration_ns > 0) { 599 trace_amdgpu_refresh_rate_track(acrtc->base.index, 600 frame_duration_ns, 601 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 602 atomic64_set(&irq_params->previous_timestamp, vblank->time); 603 } 604 605 drm_dbg_vbl(drm_dev, 606 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id, 607 vrr_active); 608 609 /* Core vblank handling is done here after end of front-porch in 610 * vrr mode, as vblank timestamping will give valid results 611 * while now done after front-porch. This will also deliver 612 * page-flip completion events that have been queued to us 613 * if a pageflip happened inside front-porch. 614 */ 615 if (vrr_active && acrtc->dm_irq_params.stream) { 616 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 617 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 618 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state 619 == VRR_STATE_ACTIVE_VARIABLE; 620 621 amdgpu_dm_crtc_handle_vblank(acrtc); 622 623 /* BTR processing for pre-DCE12 ASICs */ 624 if (adev->family < AMDGPU_FAMILY_AI) { 625 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 626 mod_freesync_handle_v_update( 627 adev->dm.freesync_module, 628 acrtc->dm_irq_params.stream, 629 &acrtc->dm_irq_params.vrr_params); 630 631 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 632 schedule_dc_vmin_vmax(adev, 633 acrtc->dm_irq_params.stream, 634 &acrtc->dm_irq_params.vrr_params.adjust); 635 } 636 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 637 } 638 } 639 } 640 } 641 642 /** 643 * dm_crtc_high_irq() - Handles CRTC interrupt 644 * @interrupt_params: used for determining the CRTC instance 645 * 646 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 647 * event handler. 648 */ 649 static void dm_crtc_high_irq(void *interrupt_params) 650 { 651 struct common_irq_params *irq_params = interrupt_params; 652 struct amdgpu_device *adev = irq_params->adev; 653 struct drm_writeback_job *job; 654 struct amdgpu_crtc *acrtc; 655 unsigned long flags; 656 int vrr_active; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 659 if (!acrtc) 660 return; 661 662 if (acrtc->wb_conn) { 663 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags); 664 665 if (acrtc->wb_pending) { 666 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue, 667 struct drm_writeback_job, 668 list_entry); 669 acrtc->wb_pending = false; 670 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 671 672 if (job) { 673 unsigned int v_total, refresh_hz; 674 struct dc_stream_state *stream = acrtc->dm_irq_params.stream; 675 676 v_total = stream->adjust.v_total_max ? 677 stream->adjust.v_total_max : stream->timing.v_total; 678 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz * 679 100LL, (v_total * stream->timing.h_total)); 680 mdelay(1000 / refresh_hz); 681 682 drm_writeback_signal_completion(acrtc->wb_conn, 0); 683 dc_stream_fc_disable_writeback(adev->dm.dc, 684 acrtc->dm_irq_params.stream, 0); 685 } 686 } else 687 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 688 } 689 690 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 691 692 drm_dbg_vbl(adev_to_drm(adev), 693 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 694 vrr_active, acrtc->dm_irq_params.active_planes); 695 696 /** 697 * Core vblank handling at start of front-porch is only possible 698 * in non-vrr mode, as only there vblank timestamping will give 699 * valid results while done in front-porch. Otherwise defer it 700 * to dm_vupdate_high_irq after end of front-porch. 701 */ 702 if (!vrr_active) 703 amdgpu_dm_crtc_handle_vblank(acrtc); 704 705 /** 706 * Following stuff must happen at start of vblank, for crc 707 * computation and below-the-range btr support in vrr mode. 708 */ 709 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 710 711 /* BTR updates need to happen before VUPDATE on Vega and above. */ 712 if (adev->family < AMDGPU_FAMILY_AI) 713 return; 714 715 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 716 717 if (acrtc->dm_irq_params.stream && 718 acrtc->dm_irq_params.vrr_params.supported) { 719 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 720 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 721 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE; 722 723 mod_freesync_handle_v_update(adev->dm.freesync_module, 724 acrtc->dm_irq_params.stream, 725 &acrtc->dm_irq_params.vrr_params); 726 727 /* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */ 728 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 729 schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream, 730 &acrtc->dm_irq_params.vrr_params.adjust); 731 } 732 } 733 734 /* 735 * If there aren't any active_planes then DCH HUBP may be clock-gated. 736 * In that case, pageflip completion interrupts won't fire and pageflip 737 * completion events won't get delivered. Prevent this by sending 738 * pending pageflip events from here if a flip is still pending. 739 * 740 * If any planes are enabled, use dm_pflip_high_irq() instead, to 741 * avoid race conditions between flip programming and completion, 742 * which could cause too early flip completion events. 743 */ 744 if (adev->family >= AMDGPU_FAMILY_RV && 745 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 746 acrtc->dm_irq_params.active_planes == 0) { 747 if (acrtc->event) { 748 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 749 acrtc->event = NULL; 750 drm_crtc_vblank_put(&acrtc->base); 751 } 752 acrtc->pflip_status = AMDGPU_FLIP_NONE; 753 } 754 755 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 756 } 757 758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 759 /** 760 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 761 * DCN generation ASICs 762 * @interrupt_params: interrupt parameters 763 * 764 * Used to set crc window/read out crc value at vertical line 0 position 765 */ 766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 767 { 768 struct common_irq_params *irq_params = interrupt_params; 769 struct amdgpu_device *adev = irq_params->adev; 770 struct amdgpu_crtc *acrtc; 771 772 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 773 774 if (!acrtc) 775 return; 776 777 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 778 } 779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 780 781 /** 782 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 783 * @adev: amdgpu_device pointer 784 * @notify: dmub notification structure 785 * 786 * Dmub AUX or SET_CONFIG command completion processing callback 787 * Copies dmub notification to DM which is to be read by AUX command. 788 * issuing thread and also signals the event to wake up the thread. 789 */ 790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 791 struct dmub_notification *notify) 792 { 793 if (adev->dm.dmub_notify) 794 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 795 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 796 complete(&adev->dm.dmub_aux_transfer_done); 797 } 798 799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev, 800 struct dmub_notification *notify) 801 { 802 if (!adev || !notify) { 803 ASSERT(false); 804 return; 805 } 806 807 const struct dmub_cmd_fused_request *req = ¬ify->fused_request; 808 const uint8_t ddc_line = req->u.aux.ddc_line; 809 810 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) { 811 ASSERT(false); 812 return; 813 } 814 815 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line]; 816 817 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch"); 818 memcpy(sync->reply_data, req, sizeof(*req)); 819 complete(&sync->replied); 820 } 821 822 /** 823 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 824 * @adev: amdgpu_device pointer 825 * @notify: dmub notification structure 826 * 827 * Dmub Hpd interrupt processing callback. Gets displayindex through the 828 * ink index and calls helper to do the processing. 829 */ 830 static void dmub_hpd_callback(struct amdgpu_device *adev, 831 struct dmub_notification *notify) 832 { 833 struct amdgpu_dm_connector *aconnector; 834 struct amdgpu_dm_connector *hpd_aconnector = NULL; 835 struct drm_connector *connector; 836 struct drm_connector_list_iter iter; 837 struct dc_link *link; 838 u8 link_index = 0; 839 struct drm_device *dev; 840 841 if (adev == NULL) 842 return; 843 844 if (notify == NULL) { 845 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL"); 846 return; 847 } 848 849 if (notify->link_index > adev->dm.dc->link_count) { 850 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index); 851 return; 852 } 853 854 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */ 855 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) { 856 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n"); 857 return; 858 } 859 860 link_index = notify->link_index; 861 link = adev->dm.dc->links[link_index]; 862 dev = adev->dm.ddev; 863 864 drm_connector_list_iter_begin(dev, &iter); 865 drm_for_each_connector_iter(connector, &iter) { 866 867 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 868 continue; 869 870 aconnector = to_amdgpu_dm_connector(connector); 871 if (link && aconnector->dc_link == link) { 872 if (notify->type == DMUB_NOTIFICATION_HPD) 873 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index); 874 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 875 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index); 876 else 877 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n", 878 notify->type, link_index); 879 880 hpd_aconnector = aconnector; 881 break; 882 } 883 } 884 drm_connector_list_iter_end(&iter); 885 886 if (hpd_aconnector) { 887 if (notify->type == DMUB_NOTIFICATION_HPD) { 888 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG)) 889 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index); 890 handle_hpd_irq_helper(hpd_aconnector); 891 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) { 892 handle_hpd_rx_irq(hpd_aconnector); 893 } 894 } 895 } 896 897 /** 898 * dmub_hpd_sense_callback - DMUB HPD sense processing callback. 899 * @adev: amdgpu_device pointer 900 * @notify: dmub notification structure 901 * 902 * HPD sense changes can occur during low power states and need to be 903 * notified from firmware to driver. 904 */ 905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev, 906 struct dmub_notification *notify) 907 { 908 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n"); 909 } 910 911 /** 912 * register_dmub_notify_callback - Sets callback for DMUB notify 913 * @adev: amdgpu_device pointer 914 * @type: Type of dmub notification 915 * @callback: Dmub interrupt callback function 916 * @dmub_int_thread_offload: offload indicator 917 * 918 * API to register a dmub callback handler for a dmub notification 919 * Also sets indicator whether callback processing to be offloaded. 920 * to dmub interrupt handling thread 921 * Return: true if successfully registered, false if there is existing registration 922 */ 923 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 924 enum dmub_notification_type type, 925 dmub_notify_interrupt_callback_t callback, 926 bool dmub_int_thread_offload) 927 { 928 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 929 adev->dm.dmub_callback[type] = callback; 930 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 931 } else 932 return false; 933 934 return true; 935 } 936 937 static void dm_handle_hpd_work(struct work_struct *work) 938 { 939 struct dmub_hpd_work *dmub_hpd_wrk; 940 941 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 942 943 if (!dmub_hpd_wrk->dmub_notify) { 944 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL"); 945 return; 946 } 947 948 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 949 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 950 dmub_hpd_wrk->dmub_notify); 951 } 952 953 kfree(dmub_hpd_wrk->dmub_notify); 954 kfree(dmub_hpd_wrk); 955 956 } 957 958 static const char *dmub_notification_type_str(enum dmub_notification_type e) 959 { 960 switch (e) { 961 case DMUB_NOTIFICATION_NO_DATA: 962 return "NO_DATA"; 963 case DMUB_NOTIFICATION_AUX_REPLY: 964 return "AUX_REPLY"; 965 case DMUB_NOTIFICATION_HPD: 966 return "HPD"; 967 case DMUB_NOTIFICATION_HPD_IRQ: 968 return "HPD_IRQ"; 969 case DMUB_NOTIFICATION_SET_CONFIG_REPLY: 970 return "SET_CONFIG_REPLY"; 971 case DMUB_NOTIFICATION_DPIA_NOTIFICATION: 972 return "DPIA_NOTIFICATION"; 973 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY: 974 return "HPD_SENSE_NOTIFY"; 975 case DMUB_NOTIFICATION_FUSED_IO: 976 return "FUSED_IO"; 977 default: 978 return "<unknown>"; 979 } 980 } 981 982 #define DMUB_TRACE_MAX_READ 64 983 /** 984 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 985 * @interrupt_params: used for determining the Outbox instance 986 * 987 * Handles the Outbox Interrupt 988 * event handler. 989 */ 990 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 991 { 992 struct dmub_notification notify = {0}; 993 struct common_irq_params *irq_params = interrupt_params; 994 struct amdgpu_device *adev = irq_params->adev; 995 struct amdgpu_display_manager *dm = &adev->dm; 996 struct dmcub_trace_buf_entry entry = { 0 }; 997 u32 count = 0; 998 struct dmub_hpd_work *dmub_hpd_wrk; 999 1000 do { 1001 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 1002 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 1003 entry.param0, entry.param1); 1004 1005 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 1006 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 1007 } else 1008 break; 1009 1010 count++; 1011 1012 } while (count <= DMUB_TRACE_MAX_READ); 1013 1014 if (count > DMUB_TRACE_MAX_READ) 1015 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ"); 1016 1017 if (dc_enable_dmub_notifications(adev->dm.dc) && 1018 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 1019 1020 do { 1021 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 1022 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 1023 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type); 1024 continue; 1025 } 1026 if (!dm->dmub_callback[notify.type]) { 1027 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n", 1028 dmub_notification_type_str(notify.type)); 1029 continue; 1030 } 1031 if (dm->dmub_thread_offload[notify.type] == true) { 1032 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 1033 if (!dmub_hpd_wrk) { 1034 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk"); 1035 return; 1036 } 1037 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 1038 GFP_ATOMIC); 1039 if (!dmub_hpd_wrk->dmub_notify) { 1040 kfree(dmub_hpd_wrk); 1041 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify"); 1042 return; 1043 } 1044 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 1045 dmub_hpd_wrk->adev = adev; 1046 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 1047 } else { 1048 dm->dmub_callback[notify.type](adev, ¬ify); 1049 } 1050 } while (notify.pending_notification); 1051 } 1052 } 1053 1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block, 1055 enum amd_clockgating_state state) 1056 { 1057 return 0; 1058 } 1059 1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block, 1061 enum amd_powergating_state state) 1062 { 1063 return 0; 1064 } 1065 1066 /* Prototypes of private functions */ 1067 static int dm_early_init(struct amdgpu_ip_block *ip_block); 1068 1069 /* Allocate memory for FBC compressed data */ 1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 1071 { 1072 struct amdgpu_device *adev = drm_to_adev(connector->dev); 1073 struct dm_compressor_info *compressor = &adev->dm.compressor; 1074 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 1075 struct drm_display_mode *mode; 1076 unsigned long max_size = 0; 1077 1078 if (adev->dm.dc->fbc_compressor == NULL) 1079 return; 1080 1081 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 1082 return; 1083 1084 if (compressor->bo_ptr) 1085 return; 1086 1087 1088 list_for_each_entry(mode, &connector->modes, head) { 1089 if (max_size < (unsigned long) mode->htotal * mode->vtotal) 1090 max_size = (unsigned long) mode->htotal * mode->vtotal; 1091 } 1092 1093 if (max_size) { 1094 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 1095 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 1096 &compressor->gpu_addr, &compressor->cpu_addr); 1097 1098 if (r) 1099 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n"); 1100 else { 1101 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 1102 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4); 1103 } 1104 1105 } 1106 1107 } 1108 1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 1110 int pipe, bool *enabled, 1111 unsigned char *buf, int max_bytes) 1112 { 1113 struct drm_device *dev = dev_get_drvdata(kdev); 1114 struct amdgpu_device *adev = drm_to_adev(dev); 1115 struct drm_connector *connector; 1116 struct drm_connector_list_iter conn_iter; 1117 struct amdgpu_dm_connector *aconnector; 1118 int ret = 0; 1119 1120 *enabled = false; 1121 1122 mutex_lock(&adev->dm.audio_lock); 1123 1124 drm_connector_list_iter_begin(dev, &conn_iter); 1125 drm_for_each_connector_iter(connector, &conn_iter) { 1126 1127 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 1128 continue; 1129 1130 aconnector = to_amdgpu_dm_connector(connector); 1131 if (aconnector->audio_inst != port) 1132 continue; 1133 1134 *enabled = true; 1135 mutex_lock(&connector->eld_mutex); 1136 ret = drm_eld_size(connector->eld); 1137 memcpy(buf, connector->eld, min(max_bytes, ret)); 1138 mutex_unlock(&connector->eld_mutex); 1139 1140 break; 1141 } 1142 drm_connector_list_iter_end(&conn_iter); 1143 1144 mutex_unlock(&adev->dm.audio_lock); 1145 1146 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 1147 1148 return ret; 1149 } 1150 1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 1152 .get_eld = amdgpu_dm_audio_component_get_eld, 1153 }; 1154 1155 static int amdgpu_dm_audio_component_bind(struct device *kdev, 1156 struct device *hda_kdev, void *data) 1157 { 1158 struct drm_device *dev = dev_get_drvdata(kdev); 1159 struct amdgpu_device *adev = drm_to_adev(dev); 1160 struct drm_audio_component *acomp = data; 1161 1162 acomp->ops = &amdgpu_dm_audio_component_ops; 1163 acomp->dev = kdev; 1164 adev->dm.audio_component = acomp; 1165 1166 return 0; 1167 } 1168 1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 1170 struct device *hda_kdev, void *data) 1171 { 1172 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev)); 1173 struct drm_audio_component *acomp = data; 1174 1175 acomp->ops = NULL; 1176 acomp->dev = NULL; 1177 adev->dm.audio_component = NULL; 1178 } 1179 1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 1181 .bind = amdgpu_dm_audio_component_bind, 1182 .unbind = amdgpu_dm_audio_component_unbind, 1183 }; 1184 1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1186 { 1187 int i, ret; 1188 1189 if (!amdgpu_audio) 1190 return 0; 1191 1192 adev->mode_info.audio.enabled = true; 1193 1194 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1195 1196 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1197 adev->mode_info.audio.pin[i].channels = -1; 1198 adev->mode_info.audio.pin[i].rate = -1; 1199 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1200 adev->mode_info.audio.pin[i].status_bits = 0; 1201 adev->mode_info.audio.pin[i].category_code = 0; 1202 adev->mode_info.audio.pin[i].connected = false; 1203 adev->mode_info.audio.pin[i].id = 1204 adev->dm.dc->res_pool->audios[i]->inst; 1205 adev->mode_info.audio.pin[i].offset = 0; 1206 } 1207 1208 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1209 if (ret < 0) 1210 return ret; 1211 1212 adev->dm.audio_registered = true; 1213 1214 return 0; 1215 } 1216 1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1218 { 1219 if (!amdgpu_audio) 1220 return; 1221 1222 if (!adev->mode_info.audio.enabled) 1223 return; 1224 1225 if (adev->dm.audio_registered) { 1226 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1227 adev->dm.audio_registered = false; 1228 } 1229 1230 /* TODO: Disable audio? */ 1231 1232 adev->mode_info.audio.enabled = false; 1233 } 1234 1235 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1236 { 1237 struct drm_audio_component *acomp = adev->dm.audio_component; 1238 1239 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1240 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1241 1242 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1243 pin, -1); 1244 } 1245 } 1246 1247 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1248 { 1249 const struct dmcub_firmware_header_v1_0 *hdr; 1250 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1251 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1252 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1253 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1254 struct abm *abm = adev->dm.dc->res_pool->abm; 1255 struct dc_context *ctx = adev->dm.dc->ctx; 1256 struct dmub_srv_hw_params hw_params; 1257 enum dmub_status status; 1258 const unsigned char *fw_inst_const, *fw_bss_data; 1259 u32 i, fw_inst_const_size, fw_bss_data_size; 1260 bool has_hw_support; 1261 1262 if (!dmub_srv) 1263 /* DMUB isn't supported on the ASIC. */ 1264 return 0; 1265 1266 if (!fb_info) { 1267 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n"); 1268 return -EINVAL; 1269 } 1270 1271 if (!dmub_fw) { 1272 /* Firmware required for DMUB support. */ 1273 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n"); 1274 return -EINVAL; 1275 } 1276 1277 /* initialize register offsets for ASICs with runtime initialization available */ 1278 if (dmub_srv->hw_funcs.init_reg_offsets) 1279 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx); 1280 1281 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1282 if (status != DMUB_STATUS_OK) { 1283 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status); 1284 return -EINVAL; 1285 } 1286 1287 if (!has_hw_support) { 1288 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n"); 1289 return 0; 1290 } 1291 1292 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1293 status = dmub_srv_hw_reset(dmub_srv); 1294 if (status != DMUB_STATUS_OK) 1295 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status); 1296 1297 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1298 1299 fw_inst_const = dmub_fw->data + 1300 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1301 PSP_HEADER_BYTES; 1302 1303 fw_bss_data = dmub_fw->data + 1304 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1305 le32_to_cpu(hdr->inst_const_bytes); 1306 1307 /* Copy firmware and bios info into FB memory. */ 1308 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1309 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1310 1311 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1312 1313 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1314 * amdgpu_ucode_init_single_fw will load dmub firmware 1315 * fw_inst_const part to cw0; otherwise, the firmware back door load 1316 * will be done by dm_dmub_hw_init 1317 */ 1318 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1319 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1320 fw_inst_const_size); 1321 } 1322 1323 if (fw_bss_data_size) 1324 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1325 fw_bss_data, fw_bss_data_size); 1326 1327 /* Copy firmware bios info into FB memory. */ 1328 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1329 adev->bios_size); 1330 1331 /* Reset regions that need to be reset. */ 1332 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1333 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1334 1335 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1336 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1337 1338 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1339 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1340 1341 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0, 1342 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size); 1343 1344 /* Initialize hardware. */ 1345 memset(&hw_params, 0, sizeof(hw_params)); 1346 hw_params.fb_base = adev->gmc.fb_start; 1347 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1348 1349 /* backdoor load firmware and trigger dmub running */ 1350 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1351 hw_params.load_inst_const = true; 1352 1353 if (dmcu) 1354 hw_params.psp_version = dmcu->psp_version; 1355 1356 for (i = 0; i < fb_info->num_fb; ++i) 1357 hw_params.fb[i] = &fb_info->fb[i]; 1358 1359 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1360 case IP_VERSION(3, 1, 3): 1361 case IP_VERSION(3, 1, 4): 1362 case IP_VERSION(3, 5, 0): 1363 case IP_VERSION(3, 5, 1): 1364 case IP_VERSION(3, 6, 0): 1365 case IP_VERSION(4, 0, 1): 1366 hw_params.dpia_supported = true; 1367 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1368 break; 1369 default: 1370 break; 1371 } 1372 1373 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1374 case IP_VERSION(3, 5, 0): 1375 case IP_VERSION(3, 5, 1): 1376 case IP_VERSION(3, 6, 0): 1377 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10; 1378 hw_params.lower_hbr3_phy_ssc = true; 1379 break; 1380 default: 1381 break; 1382 } 1383 1384 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1385 if (status != DMUB_STATUS_OK) { 1386 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status); 1387 return -EINVAL; 1388 } 1389 1390 /* Wait for firmware load to finish. */ 1391 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1392 if (status != DMUB_STATUS_OK) 1393 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1394 1395 /* Init DMCU and ABM if available. */ 1396 if (dmcu && abm) { 1397 dmcu->funcs->dmcu_init(dmcu); 1398 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1399 } 1400 1401 if (!adev->dm.dc->ctx->dmub_srv) 1402 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1403 if (!adev->dm.dc->ctx->dmub_srv) { 1404 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n"); 1405 return -ENOMEM; 1406 } 1407 1408 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n", 1409 adev->dm.dmcub_fw_version); 1410 1411 /* Keeping sanity checks off if 1412 * DCN31 >= 4.0.59.0 1413 * DCN314 >= 8.0.16.0 1414 * Otherwise, turn on sanity checks 1415 */ 1416 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1417 case IP_VERSION(3, 1, 2): 1418 case IP_VERSION(3, 1, 3): 1419 if (adev->dm.dmcub_fw_version && 1420 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1421 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59)) 1422 adev->dm.dc->debug.sanity_checks = true; 1423 break; 1424 case IP_VERSION(3, 1, 4): 1425 if (adev->dm.dmcub_fw_version && 1426 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1427 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16)) 1428 adev->dm.dc->debug.sanity_checks = true; 1429 break; 1430 default: 1431 break; 1432 } 1433 1434 return 0; 1435 } 1436 1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1438 { 1439 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1440 enum dmub_status status; 1441 bool init; 1442 int r; 1443 1444 if (!dmub_srv) { 1445 /* DMUB isn't supported on the ASIC. */ 1446 return; 1447 } 1448 1449 status = dmub_srv_is_hw_init(dmub_srv, &init); 1450 if (status != DMUB_STATUS_OK) 1451 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status); 1452 1453 if (status == DMUB_STATUS_OK && init) { 1454 /* Wait for firmware load to finish. */ 1455 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1456 if (status != DMUB_STATUS_OK) 1457 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1458 } else { 1459 /* Perform the full hardware initialization. */ 1460 r = dm_dmub_hw_init(adev); 1461 if (r) 1462 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 1463 } 1464 } 1465 1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1467 { 1468 u64 pt_base; 1469 u32 logical_addr_low; 1470 u32 logical_addr_high; 1471 u32 agp_base, agp_bot, agp_top; 1472 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1473 1474 memset(pa_config, 0, sizeof(*pa_config)); 1475 1476 agp_base = 0; 1477 agp_bot = adev->gmc.agp_start >> 24; 1478 agp_top = adev->gmc.agp_end >> 24; 1479 1480 /* AGP aperture is disabled */ 1481 if (agp_bot > agp_top) { 1482 logical_addr_low = adev->gmc.fb_start >> 18; 1483 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1484 AMD_APU_IS_RENOIR | 1485 AMD_APU_IS_GREEN_SARDINE)) 1486 /* 1487 * Raven2 has a HW issue that it is unable to use the vram which 1488 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1489 * workaround that increase system aperture high address (add 1) 1490 * to get rid of the VM fault and hardware hang. 1491 */ 1492 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1493 else 1494 logical_addr_high = adev->gmc.fb_end >> 18; 1495 } else { 1496 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1497 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1498 AMD_APU_IS_RENOIR | 1499 AMD_APU_IS_GREEN_SARDINE)) 1500 /* 1501 * Raven2 has a HW issue that it is unable to use the vram which 1502 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1503 * workaround that increase system aperture high address (add 1) 1504 * to get rid of the VM fault and hardware hang. 1505 */ 1506 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1507 else 1508 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1509 } 1510 1511 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1512 1513 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1514 AMDGPU_GPU_PAGE_SHIFT); 1515 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1516 AMDGPU_GPU_PAGE_SHIFT); 1517 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1518 AMDGPU_GPU_PAGE_SHIFT); 1519 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1520 AMDGPU_GPU_PAGE_SHIFT); 1521 page_table_base.high_part = upper_32_bits(pt_base); 1522 page_table_base.low_part = lower_32_bits(pt_base); 1523 1524 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1525 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1526 1527 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1528 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1529 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1530 1531 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1532 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1533 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1534 1535 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1536 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1537 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1538 1539 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1540 1541 } 1542 1543 static void force_connector_state( 1544 struct amdgpu_dm_connector *aconnector, 1545 enum drm_connector_force force_state) 1546 { 1547 struct drm_connector *connector = &aconnector->base; 1548 1549 mutex_lock(&connector->dev->mode_config.mutex); 1550 aconnector->base.force = force_state; 1551 mutex_unlock(&connector->dev->mode_config.mutex); 1552 1553 mutex_lock(&aconnector->hpd_lock); 1554 drm_kms_helper_connector_hotplug_event(connector); 1555 mutex_unlock(&aconnector->hpd_lock); 1556 } 1557 1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1559 { 1560 struct hpd_rx_irq_offload_work *offload_work; 1561 struct amdgpu_dm_connector *aconnector; 1562 struct dc_link *dc_link; 1563 struct amdgpu_device *adev; 1564 enum dc_connection_type new_connection_type = dc_connection_none; 1565 unsigned long flags; 1566 union test_response test_response; 1567 1568 memset(&test_response, 0, sizeof(test_response)); 1569 1570 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1571 aconnector = offload_work->offload_wq->aconnector; 1572 adev = offload_work->adev; 1573 1574 if (!aconnector) { 1575 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1576 goto skip; 1577 } 1578 1579 dc_link = aconnector->dc_link; 1580 1581 mutex_lock(&aconnector->hpd_lock); 1582 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1583 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 1584 mutex_unlock(&aconnector->hpd_lock); 1585 1586 if (new_connection_type == dc_connection_none) 1587 goto skip; 1588 1589 if (amdgpu_in_reset(adev)) 1590 goto skip; 1591 1592 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1593 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1594 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1595 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1596 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1597 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1598 goto skip; 1599 } 1600 1601 mutex_lock(&adev->dm.dc_lock); 1602 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1603 dc_link_dp_handle_automated_test(dc_link); 1604 1605 if (aconnector->timing_changed) { 1606 /* force connector disconnect and reconnect */ 1607 force_connector_state(aconnector, DRM_FORCE_OFF); 1608 msleep(100); 1609 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1610 } 1611 1612 test_response.bits.ACK = 1; 1613 1614 core_link_write_dpcd( 1615 dc_link, 1616 DP_TEST_RESPONSE, 1617 &test_response.raw, 1618 sizeof(test_response)); 1619 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1620 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1621 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1622 /* offload_work->data is from handle_hpd_rx_irq-> 1623 * schedule_hpd_rx_offload_work.this is defer handle 1624 * for hpd short pulse. upon here, link status may be 1625 * changed, need get latest link status from dpcd 1626 * registers. if link status is good, skip run link 1627 * training again. 1628 */ 1629 union hpd_irq_data irq_data; 1630 1631 memset(&irq_data, 0, sizeof(irq_data)); 1632 1633 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1634 * request be added to work queue if link lost at end of dc_link_ 1635 * dp_handle_link_loss 1636 */ 1637 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1638 offload_work->offload_wq->is_handling_link_loss = false; 1639 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1640 1641 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1642 dc_link_check_link_loss_status(dc_link, &irq_data)) 1643 dc_link_dp_handle_link_loss(dc_link); 1644 } 1645 mutex_unlock(&adev->dm.dc_lock); 1646 1647 skip: 1648 kfree(offload_work); 1649 1650 } 1651 1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev) 1653 { 1654 struct dc *dc = adev->dm.dc; 1655 int max_caps = dc->caps.max_links; 1656 int i = 0; 1657 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1658 1659 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1660 1661 if (!hpd_rx_offload_wq) 1662 return NULL; 1663 1664 1665 for (i = 0; i < max_caps; i++) { 1666 hpd_rx_offload_wq[i].wq = 1667 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1668 1669 if (hpd_rx_offload_wq[i].wq == NULL) { 1670 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!"); 1671 goto out_err; 1672 } 1673 1674 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1675 } 1676 1677 return hpd_rx_offload_wq; 1678 1679 out_err: 1680 for (i = 0; i < max_caps; i++) { 1681 if (hpd_rx_offload_wq[i].wq) 1682 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1683 } 1684 kfree(hpd_rx_offload_wq); 1685 return NULL; 1686 } 1687 1688 struct amdgpu_stutter_quirk { 1689 u16 chip_vendor; 1690 u16 chip_device; 1691 u16 subsys_vendor; 1692 u16 subsys_device; 1693 u8 revision; 1694 }; 1695 1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1697 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1698 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1699 { 0, 0, 0, 0, 0 }, 1700 }; 1701 1702 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1703 { 1704 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1705 1706 while (p && p->chip_device != 0) { 1707 if (pdev->vendor == p->chip_vendor && 1708 pdev->device == p->chip_device && 1709 pdev->subsystem_vendor == p->subsys_vendor && 1710 pdev->subsystem_device == p->subsys_device && 1711 pdev->revision == p->revision) { 1712 return true; 1713 } 1714 ++p; 1715 } 1716 return false; 1717 } 1718 1719 1720 void* 1721 dm_allocate_gpu_mem( 1722 struct amdgpu_device *adev, 1723 enum dc_gpu_mem_alloc_type type, 1724 size_t size, 1725 long long *addr) 1726 { 1727 struct dal_allocation *da; 1728 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ? 1729 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM; 1730 int ret; 1731 1732 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL); 1733 if (!da) 1734 return NULL; 1735 1736 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 1737 domain, &da->bo, 1738 &da->gpu_addr, &da->cpu_ptr); 1739 1740 *addr = da->gpu_addr; 1741 1742 if (ret) { 1743 kfree(da); 1744 return NULL; 1745 } 1746 1747 /* add da to list in dm */ 1748 list_add(&da->list, &adev->dm.da_list); 1749 1750 return da->cpu_ptr; 1751 } 1752 1753 void 1754 dm_free_gpu_mem( 1755 struct amdgpu_device *adev, 1756 enum dc_gpu_mem_alloc_type type, 1757 void *pvMem) 1758 { 1759 struct dal_allocation *da; 1760 1761 /* walk the da list in DM */ 1762 list_for_each_entry(da, &adev->dm.da_list, list) { 1763 if (pvMem == da->cpu_ptr) { 1764 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 1765 list_del(&da->list); 1766 kfree(da); 1767 break; 1768 } 1769 } 1770 1771 } 1772 1773 static enum dmub_status 1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev, 1775 enum dmub_gpint_command command_code, 1776 uint16_t param, 1777 uint32_t timeout_us) 1778 { 1779 union dmub_gpint_data_register reg, test; 1780 uint32_t i; 1781 1782 /* Assume that VBIOS DMUB is ready to take commands */ 1783 1784 reg.bits.status = 1; 1785 reg.bits.command_code = command_code; 1786 reg.bits.param = param; 1787 1788 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all); 1789 1790 for (i = 0; i < timeout_us; ++i) { 1791 udelay(1); 1792 1793 /* Check if our GPINT got acked */ 1794 reg.bits.status = 0; 1795 test = (union dmub_gpint_data_register) 1796 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8); 1797 1798 if (test.all == reg.all) 1799 return DMUB_STATUS_OK; 1800 } 1801 1802 return DMUB_STATUS_TIMEOUT; 1803 } 1804 1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev) 1806 { 1807 void *bb; 1808 long long addr; 1809 unsigned int bb_size; 1810 int i = 0; 1811 uint16_t chunk; 1812 enum dmub_gpint_command send_addrs[] = { 1813 DMUB_GPINT__SET_BB_ADDR_WORD0, 1814 DMUB_GPINT__SET_BB_ADDR_WORD1, 1815 DMUB_GPINT__SET_BB_ADDR_WORD2, 1816 DMUB_GPINT__SET_BB_ADDR_WORD3, 1817 }; 1818 enum dmub_status ret; 1819 1820 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1821 case IP_VERSION(4, 0, 1): 1822 bb_size = sizeof(struct dml2_soc_bb); 1823 break; 1824 default: 1825 return NULL; 1826 } 1827 1828 bb = dm_allocate_gpu_mem(adev, 1829 DC_MEM_ALLOC_TYPE_GART, 1830 bb_size, 1831 &addr); 1832 if (!bb) 1833 return NULL; 1834 1835 for (i = 0; i < 4; i++) { 1836 /* Extract 16-bit chunk */ 1837 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF; 1838 /* Send the chunk */ 1839 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000); 1840 if (ret != DMUB_STATUS_OK) 1841 goto free_bb; 1842 } 1843 1844 /* Now ask DMUB to copy the bb */ 1845 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000); 1846 if (ret != DMUB_STATUS_OK) 1847 goto free_bb; 1848 1849 return bb; 1850 1851 free_bb: 1852 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb); 1853 return NULL; 1854 1855 } 1856 1857 static enum dmub_ips_disable_type dm_get_default_ips_mode( 1858 struct amdgpu_device *adev) 1859 { 1860 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE; 1861 1862 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1863 case IP_VERSION(3, 5, 0): 1864 case IP_VERSION(3, 6, 0): 1865 case IP_VERSION(3, 5, 1): 1866 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1867 break; 1868 default: 1869 /* ASICs older than DCN35 do not have IPSs */ 1870 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0)) 1871 ret = DMUB_IPS_DISABLE_ALL; 1872 break; 1873 } 1874 1875 return ret; 1876 } 1877 1878 static int amdgpu_dm_init(struct amdgpu_device *adev) 1879 { 1880 struct dc_init_data init_data; 1881 struct dc_callback_init init_params; 1882 int r; 1883 1884 adev->dm.ddev = adev_to_drm(adev); 1885 adev->dm.adev = adev; 1886 1887 /* Zero all the fields */ 1888 memset(&init_data, 0, sizeof(init_data)); 1889 memset(&init_params, 0, sizeof(init_params)); 1890 1891 mutex_init(&adev->dm.dpia_aux_lock); 1892 mutex_init(&adev->dm.dc_lock); 1893 mutex_init(&adev->dm.audio_lock); 1894 1895 if (amdgpu_dm_irq_init(adev)) { 1896 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n"); 1897 goto error; 1898 } 1899 1900 init_data.asic_id.chip_family = adev->family; 1901 1902 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1903 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1904 init_data.asic_id.chip_id = adev->pdev->device; 1905 1906 init_data.asic_id.vram_width = adev->gmc.vram_width; 1907 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1908 init_data.asic_id.atombios_base_address = 1909 adev->mode_info.atom_context->bios; 1910 1911 init_data.driver = adev; 1912 1913 /* cgs_device was created in dm_sw_init() */ 1914 init_data.cgs_device = adev->dm.cgs_device; 1915 1916 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1917 1918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1919 case IP_VERSION(2, 1, 0): 1920 switch (adev->dm.dmcub_fw_version) { 1921 case 0: /* development */ 1922 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1923 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1924 init_data.flags.disable_dmcu = false; 1925 break; 1926 default: 1927 init_data.flags.disable_dmcu = true; 1928 } 1929 break; 1930 case IP_VERSION(2, 0, 3): 1931 init_data.flags.disable_dmcu = true; 1932 break; 1933 default: 1934 break; 1935 } 1936 1937 /* APU support S/G display by default except: 1938 * ASICs before Carrizo, 1939 * RAVEN1 (Users reported stability issue) 1940 */ 1941 1942 if (adev->asic_type < CHIP_CARRIZO) { 1943 init_data.flags.gpu_vm_support = false; 1944 } else if (adev->asic_type == CHIP_RAVEN) { 1945 if (adev->apu_flags & AMD_APU_IS_RAVEN) 1946 init_data.flags.gpu_vm_support = false; 1947 else 1948 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0); 1949 } else { 1950 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3)) 1951 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1); 1952 else 1953 init_data.flags.gpu_vm_support = 1954 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU); 1955 } 1956 1957 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support; 1958 1959 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1960 init_data.flags.fbc_support = true; 1961 1962 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1963 init_data.flags.multi_mon_pp_mclk_switch = true; 1964 1965 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1966 init_data.flags.disable_fractional_pwm = true; 1967 1968 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1969 init_data.flags.edp_no_power_sequencing = true; 1970 1971 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1972 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1973 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1974 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1975 1976 init_data.flags.seamless_boot_edp_requested = false; 1977 1978 if (amdgpu_device_seamless_boot_supported(adev)) { 1979 init_data.flags.seamless_boot_edp_requested = true; 1980 init_data.flags.allow_seamless_boot_optimization = true; 1981 drm_dbg(adev->dm.ddev, "Seamless boot requested\n"); 1982 } 1983 1984 init_data.flags.enable_mipi_converter_optimization = true; 1985 1986 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1987 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1988 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0]; 1989 1990 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS) 1991 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL; 1992 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC) 1993 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC; 1994 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC) 1995 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1996 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE) 1997 init_data.flags.disable_ips = DMUB_IPS_ENABLE; 1998 else 1999 init_data.flags.disable_ips = dm_get_default_ips_mode(adev); 2000 2001 init_data.flags.disable_ips_in_vpb = 0; 2002 2003 /* DCN35 and above supports dynamic DTBCLK switch */ 2004 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 5, 0)) 2005 init_data.flags.allow_0_dtb_clk = true; 2006 2007 /* Enable DWB for tested platforms only */ 2008 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) 2009 init_data.num_virtual_links = 1; 2010 2011 retrieve_dmi_info(&adev->dm); 2012 if (adev->dm.edp0_on_dp1_quirk) 2013 init_data.flags.support_edp0_on_dp1 = true; 2014 2015 if (adev->dm.bb_from_dmub) 2016 init_data.bb_from_dmub = adev->dm.bb_from_dmub; 2017 else 2018 init_data.bb_from_dmub = NULL; 2019 2020 /* Display Core create. */ 2021 adev->dm.dc = dc_create(&init_data); 2022 2023 if (adev->dm.dc) { 2024 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER, 2025 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 2026 } else { 2027 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER); 2028 goto error; 2029 } 2030 2031 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 2032 adev->dm.dc->debug.force_single_disp_pipe_split = false; 2033 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 2034 } 2035 2036 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 2037 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 2038 if (dm_should_disable_stutter(adev->pdev)) 2039 adev->dm.dc->debug.disable_stutter = true; 2040 2041 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 2042 adev->dm.dc->debug.disable_stutter = true; 2043 2044 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 2045 adev->dm.dc->debug.disable_dsc = true; 2046 2047 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 2048 adev->dm.dc->debug.disable_clock_gate = true; 2049 2050 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 2051 adev->dm.dc->debug.force_subvp_mclk_switch = true; 2052 2053 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) { 2054 adev->dm.dc->debug.force_disable_subvp = true; 2055 adev->dm.dc->debug.fams2_config.bits.enable = false; 2056 } 2057 2058 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) { 2059 adev->dm.dc->debug.using_dml2 = true; 2060 adev->dm.dc->debug.using_dml21 = true; 2061 } 2062 2063 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE) 2064 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true; 2065 2066 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK) 2067 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true; 2068 2069 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT) 2070 adev->dm.dc->debug.skip_detection_link_training = true; 2071 2072 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 2073 2074 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 2075 adev->dm.dc->debug.ignore_cable_id = true; 2076 2077 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 2078 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n"); 2079 2080 r = dm_dmub_hw_init(adev); 2081 if (r) { 2082 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 2083 goto error; 2084 } 2085 2086 dc_hardware_init(adev->dm.dc); 2087 2088 adev->dm.restore_backlight = true; 2089 2090 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev); 2091 if (!adev->dm.hpd_rx_offload_wq) { 2092 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n"); 2093 goto error; 2094 } 2095 2096 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 2097 struct dc_phy_addr_space_config pa_config; 2098 2099 mmhub_read_system_context(adev, &pa_config); 2100 2101 // Call the DC init_memory func 2102 dc_setup_system_context(adev->dm.dc, &pa_config); 2103 } 2104 2105 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 2106 if (!adev->dm.freesync_module) { 2107 drm_err(adev_to_drm(adev), 2108 "failed to initialize freesync_module.\n"); 2109 } else 2110 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n", 2111 adev->dm.freesync_module); 2112 2113 amdgpu_dm_init_color_mod(); 2114 2115 if (adev->dm.dc->caps.max_links > 0) { 2116 adev->dm.vblank_control_workqueue = 2117 create_singlethread_workqueue("dm_vblank_control_workqueue"); 2118 if (!adev->dm.vblank_control_workqueue) 2119 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n"); 2120 } 2121 2122 if (adev->dm.dc->caps.ips_support && 2123 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL) 2124 adev->dm.idle_workqueue = idle_create_workqueue(adev); 2125 2126 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 2127 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 2128 2129 if (!adev->dm.hdcp_workqueue) 2130 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n"); 2131 else 2132 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 2133 2134 dc_init_callbacks(adev->dm.dc, &init_params); 2135 } 2136 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2137 init_completion(&adev->dm.dmub_aux_transfer_done); 2138 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 2139 if (!adev->dm.dmub_notify) { 2140 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify"); 2141 goto error; 2142 } 2143 2144 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 2145 if (!adev->dm.delayed_hpd_wq) { 2146 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n"); 2147 goto error; 2148 } 2149 2150 amdgpu_dm_outbox_init(adev); 2151 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 2152 dmub_aux_setconfig_callback, false)) { 2153 drm_err(adev_to_drm(adev), "fail to register dmub aux callback"); 2154 goto error; 2155 } 2156 2157 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++) 2158 init_completion(&adev->dm.fused_io[i].replied); 2159 2160 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO, 2161 dmub_aux_fused_io_callback, false)) { 2162 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback"); 2163 goto error; 2164 } 2165 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 2166 * It is expected that DMUB will resend any pending notifications at this point. Note 2167 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 2168 * align legacy interface initialization sequence. Connection status will be proactivly 2169 * detected once in the amdgpu_dm_initialize_drm_device. 2170 */ 2171 dc_enable_dmub_outbox(adev->dm.dc); 2172 2173 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 2174 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 2175 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 2176 } 2177 2178 if (amdgpu_dm_initialize_drm_device(adev)) { 2179 drm_err(adev_to_drm(adev), 2180 "failed to initialize sw for display support.\n"); 2181 goto error; 2182 } 2183 2184 /* create fake encoders for MST */ 2185 dm_dp_create_fake_mst_encoders(adev); 2186 2187 /* TODO: Add_display_info? */ 2188 2189 /* TODO use dynamic cursor width */ 2190 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 2191 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 2192 2193 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 2194 drm_err(adev_to_drm(adev), 2195 "failed to initialize vblank for display support.\n"); 2196 goto error; 2197 } 2198 2199 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2200 amdgpu_dm_crtc_secure_display_create_contexts(adev); 2201 if (!adev->dm.secure_display_ctx.crtc_ctx) 2202 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n"); 2203 2204 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1)) 2205 adev->dm.secure_display_ctx.support_mul_roi = true; 2206 2207 #endif 2208 2209 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n"); 2210 2211 return 0; 2212 error: 2213 amdgpu_dm_fini(adev); 2214 2215 return -EINVAL; 2216 } 2217 2218 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block) 2219 { 2220 struct amdgpu_device *adev = ip_block->adev; 2221 2222 amdgpu_dm_audio_fini(adev); 2223 2224 return 0; 2225 } 2226 2227 static void amdgpu_dm_fini(struct amdgpu_device *adev) 2228 { 2229 int i; 2230 2231 if (adev->dm.vblank_control_workqueue) { 2232 destroy_workqueue(adev->dm.vblank_control_workqueue); 2233 adev->dm.vblank_control_workqueue = NULL; 2234 } 2235 2236 if (adev->dm.idle_workqueue) { 2237 if (adev->dm.idle_workqueue->running) { 2238 adev->dm.idle_workqueue->enable = false; 2239 flush_work(&adev->dm.idle_workqueue->work); 2240 } 2241 2242 kfree(adev->dm.idle_workqueue); 2243 adev->dm.idle_workqueue = NULL; 2244 } 2245 2246 amdgpu_dm_destroy_drm_device(&adev->dm); 2247 2248 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2249 if (adev->dm.secure_display_ctx.crtc_ctx) { 2250 for (i = 0; i < adev->mode_info.num_crtc; i++) { 2251 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) { 2252 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work); 2253 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work); 2254 } 2255 } 2256 kfree(adev->dm.secure_display_ctx.crtc_ctx); 2257 adev->dm.secure_display_ctx.crtc_ctx = NULL; 2258 } 2259 #endif 2260 if (adev->dm.hdcp_workqueue) { 2261 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 2262 adev->dm.hdcp_workqueue = NULL; 2263 } 2264 2265 if (adev->dm.dc) { 2266 dc_deinit_callbacks(adev->dm.dc); 2267 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 2268 if (dc_enable_dmub_notifications(adev->dm.dc)) { 2269 kfree(adev->dm.dmub_notify); 2270 adev->dm.dmub_notify = NULL; 2271 destroy_workqueue(adev->dm.delayed_hpd_wq); 2272 adev->dm.delayed_hpd_wq = NULL; 2273 } 2274 } 2275 2276 if (adev->dm.dmub_bo) 2277 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 2278 &adev->dm.dmub_bo_gpu_addr, 2279 &adev->dm.dmub_bo_cpu_addr); 2280 2281 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) { 2282 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 2283 if (adev->dm.hpd_rx_offload_wq[i].wq) { 2284 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 2285 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 2286 } 2287 } 2288 2289 kfree(adev->dm.hpd_rx_offload_wq); 2290 adev->dm.hpd_rx_offload_wq = NULL; 2291 } 2292 2293 /* DC Destroy TODO: Replace destroy DAL */ 2294 if (adev->dm.dc) 2295 dc_destroy(&adev->dm.dc); 2296 /* 2297 * TODO: pageflip, vlank interrupt 2298 * 2299 * amdgpu_dm_irq_fini(adev); 2300 */ 2301 2302 if (adev->dm.cgs_device) { 2303 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 2304 adev->dm.cgs_device = NULL; 2305 } 2306 if (adev->dm.freesync_module) { 2307 mod_freesync_destroy(adev->dm.freesync_module); 2308 adev->dm.freesync_module = NULL; 2309 } 2310 2311 mutex_destroy(&adev->dm.audio_lock); 2312 mutex_destroy(&adev->dm.dc_lock); 2313 mutex_destroy(&adev->dm.dpia_aux_lock); 2314 } 2315 2316 static int load_dmcu_fw(struct amdgpu_device *adev) 2317 { 2318 const char *fw_name_dmcu = NULL; 2319 int r; 2320 const struct dmcu_firmware_header_v1_0 *hdr; 2321 2322 switch (adev->asic_type) { 2323 #if defined(CONFIG_DRM_AMD_DC_SI) 2324 case CHIP_TAHITI: 2325 case CHIP_PITCAIRN: 2326 case CHIP_VERDE: 2327 case CHIP_OLAND: 2328 #endif 2329 case CHIP_BONAIRE: 2330 case CHIP_HAWAII: 2331 case CHIP_KAVERI: 2332 case CHIP_KABINI: 2333 case CHIP_MULLINS: 2334 case CHIP_TONGA: 2335 case CHIP_FIJI: 2336 case CHIP_CARRIZO: 2337 case CHIP_STONEY: 2338 case CHIP_POLARIS11: 2339 case CHIP_POLARIS10: 2340 case CHIP_POLARIS12: 2341 case CHIP_VEGAM: 2342 case CHIP_VEGA10: 2343 case CHIP_VEGA12: 2344 case CHIP_VEGA20: 2345 return 0; 2346 case CHIP_NAVI12: 2347 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 2348 break; 2349 case CHIP_RAVEN: 2350 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 2351 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2352 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 2353 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2354 else 2355 return 0; 2356 break; 2357 default: 2358 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2359 case IP_VERSION(2, 0, 2): 2360 case IP_VERSION(2, 0, 3): 2361 case IP_VERSION(2, 0, 0): 2362 case IP_VERSION(2, 1, 0): 2363 case IP_VERSION(3, 0, 0): 2364 case IP_VERSION(3, 0, 2): 2365 case IP_VERSION(3, 0, 3): 2366 case IP_VERSION(3, 0, 1): 2367 case IP_VERSION(3, 1, 2): 2368 case IP_VERSION(3, 1, 3): 2369 case IP_VERSION(3, 1, 4): 2370 case IP_VERSION(3, 1, 5): 2371 case IP_VERSION(3, 1, 6): 2372 case IP_VERSION(3, 2, 0): 2373 case IP_VERSION(3, 2, 1): 2374 case IP_VERSION(3, 5, 0): 2375 case IP_VERSION(3, 5, 1): 2376 case IP_VERSION(3, 6, 0): 2377 case IP_VERSION(4, 0, 1): 2378 return 0; 2379 default: 2380 break; 2381 } 2382 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type); 2383 return -EINVAL; 2384 } 2385 2386 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2387 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2388 return 0; 2389 } 2390 2391 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED, 2392 "%s", fw_name_dmcu); 2393 if (r == -ENODEV) { 2394 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2395 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2396 adev->dm.fw_dmcu = NULL; 2397 return 0; 2398 } 2399 if (r) { 2400 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n", 2401 fw_name_dmcu); 2402 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2403 return r; 2404 } 2405 2406 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2407 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2408 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2409 adev->firmware.fw_size += 2410 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2411 2412 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2413 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2414 adev->firmware.fw_size += 2415 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2416 2417 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2418 2419 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2420 2421 return 0; 2422 } 2423 2424 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2425 { 2426 struct amdgpu_device *adev = ctx; 2427 2428 return dm_read_reg(adev->dm.dc->ctx, address); 2429 } 2430 2431 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2432 uint32_t value) 2433 { 2434 struct amdgpu_device *adev = ctx; 2435 2436 return dm_write_reg(adev->dm.dc->ctx, address, value); 2437 } 2438 2439 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2440 { 2441 struct dmub_srv_create_params create_params; 2442 struct dmub_srv_region_params region_params; 2443 struct dmub_srv_region_info region_info; 2444 struct dmub_srv_memory_params memory_params; 2445 struct dmub_srv_fb_info *fb_info; 2446 struct dmub_srv *dmub_srv; 2447 const struct dmcub_firmware_header_v1_0 *hdr; 2448 enum dmub_asic dmub_asic; 2449 enum dmub_status status; 2450 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = { 2451 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST 2452 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK 2453 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA 2454 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS 2455 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX 2456 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF 2457 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE 2458 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM 2459 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM 2460 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE 2461 }; 2462 int r; 2463 2464 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2465 case IP_VERSION(2, 1, 0): 2466 dmub_asic = DMUB_ASIC_DCN21; 2467 break; 2468 case IP_VERSION(3, 0, 0): 2469 dmub_asic = DMUB_ASIC_DCN30; 2470 break; 2471 case IP_VERSION(3, 0, 1): 2472 dmub_asic = DMUB_ASIC_DCN301; 2473 break; 2474 case IP_VERSION(3, 0, 2): 2475 dmub_asic = DMUB_ASIC_DCN302; 2476 break; 2477 case IP_VERSION(3, 0, 3): 2478 dmub_asic = DMUB_ASIC_DCN303; 2479 break; 2480 case IP_VERSION(3, 1, 2): 2481 case IP_VERSION(3, 1, 3): 2482 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2483 break; 2484 case IP_VERSION(3, 1, 4): 2485 dmub_asic = DMUB_ASIC_DCN314; 2486 break; 2487 case IP_VERSION(3, 1, 5): 2488 dmub_asic = DMUB_ASIC_DCN315; 2489 break; 2490 case IP_VERSION(3, 1, 6): 2491 dmub_asic = DMUB_ASIC_DCN316; 2492 break; 2493 case IP_VERSION(3, 2, 0): 2494 dmub_asic = DMUB_ASIC_DCN32; 2495 break; 2496 case IP_VERSION(3, 2, 1): 2497 dmub_asic = DMUB_ASIC_DCN321; 2498 break; 2499 case IP_VERSION(3, 5, 0): 2500 case IP_VERSION(3, 5, 1): 2501 dmub_asic = DMUB_ASIC_DCN35; 2502 break; 2503 case IP_VERSION(3, 6, 0): 2504 dmub_asic = DMUB_ASIC_DCN36; 2505 break; 2506 case IP_VERSION(4, 0, 1): 2507 dmub_asic = DMUB_ASIC_DCN401; 2508 break; 2509 2510 default: 2511 /* ASIC doesn't support DMUB. */ 2512 return 0; 2513 } 2514 2515 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2516 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2517 2518 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2519 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2520 AMDGPU_UCODE_ID_DMCUB; 2521 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2522 adev->dm.dmub_fw; 2523 adev->firmware.fw_size += 2524 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2525 2526 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n", 2527 adev->dm.dmcub_fw_version); 2528 } 2529 2530 2531 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2532 dmub_srv = adev->dm.dmub_srv; 2533 2534 if (!dmub_srv) { 2535 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n"); 2536 return -ENOMEM; 2537 } 2538 2539 memset(&create_params, 0, sizeof(create_params)); 2540 create_params.user_ctx = adev; 2541 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2542 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2543 create_params.asic = dmub_asic; 2544 2545 /* Create the DMUB service. */ 2546 status = dmub_srv_create(dmub_srv, &create_params); 2547 if (status != DMUB_STATUS_OK) { 2548 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status); 2549 return -EINVAL; 2550 } 2551 2552 /* Calculate the size of all the regions for the DMUB service. */ 2553 memset(®ion_params, 0, sizeof(region_params)); 2554 2555 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2556 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2557 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2558 region_params.vbios_size = adev->bios_size; 2559 region_params.fw_bss_data = region_params.bss_data_size ? 2560 adev->dm.dmub_fw->data + 2561 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2562 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2563 region_params.fw_inst_const = 2564 adev->dm.dmub_fw->data + 2565 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2566 PSP_HEADER_BYTES; 2567 region_params.window_memory_type = window_memory_type; 2568 2569 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2570 ®ion_info); 2571 2572 if (status != DMUB_STATUS_OK) { 2573 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status); 2574 return -EINVAL; 2575 } 2576 2577 /* 2578 * Allocate a framebuffer based on the total size of all the regions. 2579 * TODO: Move this into GART. 2580 */ 2581 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2582 AMDGPU_GEM_DOMAIN_VRAM | 2583 AMDGPU_GEM_DOMAIN_GTT, 2584 &adev->dm.dmub_bo, 2585 &adev->dm.dmub_bo_gpu_addr, 2586 &adev->dm.dmub_bo_cpu_addr); 2587 if (r) 2588 return r; 2589 2590 /* Rebase the regions on the framebuffer address. */ 2591 memset(&memory_params, 0, sizeof(memory_params)); 2592 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2593 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2594 memory_params.region_info = ®ion_info; 2595 memory_params.window_memory_type = window_memory_type; 2596 2597 adev->dm.dmub_fb_info = 2598 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2599 fb_info = adev->dm.dmub_fb_info; 2600 2601 if (!fb_info) { 2602 drm_err(adev_to_drm(adev), 2603 "Failed to allocate framebuffer info for DMUB service!\n"); 2604 return -ENOMEM; 2605 } 2606 2607 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2608 if (status != DMUB_STATUS_OK) { 2609 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status); 2610 return -EINVAL; 2611 } 2612 2613 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev); 2614 2615 return 0; 2616 } 2617 2618 static int dm_sw_init(struct amdgpu_ip_block *ip_block) 2619 { 2620 struct amdgpu_device *adev = ip_block->adev; 2621 int r; 2622 2623 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 2624 2625 if (!adev->dm.cgs_device) { 2626 drm_err(adev_to_drm(adev), "failed to create cgs device.\n"); 2627 return -EINVAL; 2628 } 2629 2630 /* Moved from dm init since we need to use allocations for storing bounding box data */ 2631 INIT_LIST_HEAD(&adev->dm.da_list); 2632 2633 r = dm_dmub_sw_init(adev); 2634 if (r) 2635 return r; 2636 2637 return load_dmcu_fw(adev); 2638 } 2639 2640 static int dm_sw_fini(struct amdgpu_ip_block *ip_block) 2641 { 2642 struct amdgpu_device *adev = ip_block->adev; 2643 struct dal_allocation *da; 2644 2645 list_for_each_entry(da, &adev->dm.da_list, list) { 2646 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) { 2647 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 2648 list_del(&da->list); 2649 kfree(da); 2650 adev->dm.bb_from_dmub = NULL; 2651 break; 2652 } 2653 } 2654 2655 2656 kfree(adev->dm.dmub_fb_info); 2657 adev->dm.dmub_fb_info = NULL; 2658 2659 if (adev->dm.dmub_srv) { 2660 dmub_srv_destroy(adev->dm.dmub_srv); 2661 kfree(adev->dm.dmub_srv); 2662 adev->dm.dmub_srv = NULL; 2663 } 2664 2665 amdgpu_ucode_release(&adev->dm.dmub_fw); 2666 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2667 2668 return 0; 2669 } 2670 2671 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2672 { 2673 struct amdgpu_dm_connector *aconnector; 2674 struct drm_connector *connector; 2675 struct drm_connector_list_iter iter; 2676 int ret = 0; 2677 2678 drm_connector_list_iter_begin(dev, &iter); 2679 drm_for_each_connector_iter(connector, &iter) { 2680 2681 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2682 continue; 2683 2684 aconnector = to_amdgpu_dm_connector(connector); 2685 if (aconnector->dc_link->type == dc_connection_mst_branch && 2686 aconnector->mst_mgr.aux) { 2687 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n", 2688 aconnector, 2689 aconnector->base.base.id); 2690 2691 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2692 if (ret < 0) { 2693 drm_err(dev, "DM_MST: Failed to start MST\n"); 2694 aconnector->dc_link->type = 2695 dc_connection_single; 2696 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2697 aconnector->dc_link); 2698 break; 2699 } 2700 } 2701 } 2702 drm_connector_list_iter_end(&iter); 2703 2704 return ret; 2705 } 2706 2707 static int dm_late_init(struct amdgpu_ip_block *ip_block) 2708 { 2709 struct amdgpu_device *adev = ip_block->adev; 2710 2711 struct dmcu_iram_parameters params; 2712 unsigned int linear_lut[16]; 2713 int i; 2714 struct dmcu *dmcu = NULL; 2715 2716 dmcu = adev->dm.dc->res_pool->dmcu; 2717 2718 for (i = 0; i < 16; i++) 2719 linear_lut[i] = 0xFFFF * i / 15; 2720 2721 params.set = 0; 2722 params.backlight_ramping_override = false; 2723 params.backlight_ramping_start = 0xCCCC; 2724 params.backlight_ramping_reduction = 0xCCCCCCCC; 2725 params.backlight_lut_array_size = 16; 2726 params.backlight_lut_array = linear_lut; 2727 2728 /* Min backlight level after ABM reduction, Don't allow below 1% 2729 * 0xFFFF x 0.01 = 0x28F 2730 */ 2731 params.min_abm_backlight = 0x28F; 2732 /* In the case where abm is implemented on dmcub, 2733 * dmcu object will be null. 2734 * ABM 2.4 and up are implemented on dmcub. 2735 */ 2736 if (dmcu) { 2737 if (!dmcu_load_iram(dmcu, params)) 2738 return -EINVAL; 2739 } else if (adev->dm.dc->ctx->dmub_srv) { 2740 struct dc_link *edp_links[MAX_NUM_EDP]; 2741 int edp_num; 2742 2743 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2744 for (i = 0; i < edp_num; i++) { 2745 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2746 return -EINVAL; 2747 } 2748 } 2749 2750 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2751 } 2752 2753 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2754 { 2755 u8 buf[UUID_SIZE]; 2756 guid_t guid; 2757 int ret; 2758 2759 mutex_lock(&mgr->lock); 2760 if (!mgr->mst_primary) 2761 goto out_fail; 2762 2763 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2764 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2765 goto out_fail; 2766 } 2767 2768 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2769 DP_MST_EN | 2770 DP_UP_REQ_EN | 2771 DP_UPSTREAM_IS_SRC); 2772 if (ret < 0) { 2773 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2774 goto out_fail; 2775 } 2776 2777 /* Some hubs forget their guids after they resume */ 2778 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf)); 2779 if (ret != sizeof(buf)) { 2780 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2781 goto out_fail; 2782 } 2783 2784 import_guid(&guid, buf); 2785 2786 if (guid_is_null(&guid)) { 2787 guid_gen(&guid); 2788 export_guid(buf, &guid); 2789 2790 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf)); 2791 2792 if (ret != sizeof(buf)) { 2793 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2794 goto out_fail; 2795 } 2796 } 2797 2798 guid_copy(&mgr->mst_primary->guid, &guid); 2799 2800 out_fail: 2801 mutex_unlock(&mgr->lock); 2802 } 2803 2804 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector) 2805 { 2806 struct cec_notifier *n = aconnector->notifier; 2807 2808 if (!n) 2809 return; 2810 2811 cec_notifier_phys_addr_invalidate(n); 2812 } 2813 2814 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector) 2815 { 2816 struct drm_connector *connector = &aconnector->base; 2817 struct cec_notifier *n = aconnector->notifier; 2818 2819 if (!n) 2820 return; 2821 2822 cec_notifier_set_phys_addr(n, 2823 connector->display_info.source_physical_address); 2824 } 2825 2826 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend) 2827 { 2828 struct amdgpu_dm_connector *aconnector; 2829 struct drm_connector *connector; 2830 struct drm_connector_list_iter conn_iter; 2831 2832 drm_connector_list_iter_begin(ddev, &conn_iter); 2833 drm_for_each_connector_iter(connector, &conn_iter) { 2834 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2835 continue; 2836 2837 aconnector = to_amdgpu_dm_connector(connector); 2838 if (suspend) 2839 hdmi_cec_unset_edid(aconnector); 2840 else 2841 hdmi_cec_set_edid(aconnector); 2842 } 2843 drm_connector_list_iter_end(&conn_iter); 2844 } 2845 2846 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2847 { 2848 struct amdgpu_dm_connector *aconnector; 2849 struct drm_connector *connector; 2850 struct drm_connector_list_iter iter; 2851 struct drm_dp_mst_topology_mgr *mgr; 2852 2853 drm_connector_list_iter_begin(dev, &iter); 2854 drm_for_each_connector_iter(connector, &iter) { 2855 2856 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2857 continue; 2858 2859 aconnector = to_amdgpu_dm_connector(connector); 2860 if (aconnector->dc_link->type != dc_connection_mst_branch || 2861 aconnector->mst_root) 2862 continue; 2863 2864 mgr = &aconnector->mst_mgr; 2865 2866 if (suspend) { 2867 drm_dp_mst_topology_mgr_suspend(mgr); 2868 } else { 2869 /* if extended timeout is supported in hardware, 2870 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2871 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2872 */ 2873 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2874 if (!dp_is_lttpr_present(aconnector->dc_link)) 2875 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2876 2877 /* TODO: move resume_mst_branch_status() into drm mst resume again 2878 * once topology probing work is pulled out from mst resume into mst 2879 * resume 2nd step. mst resume 2nd step should be called after old 2880 * state getting restored (i.e. drm_atomic_helper_resume()). 2881 */ 2882 resume_mst_branch_status(mgr); 2883 } 2884 } 2885 drm_connector_list_iter_end(&iter); 2886 } 2887 2888 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2889 { 2890 int ret = 0; 2891 2892 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2893 * on window driver dc implementation. 2894 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2895 * should be passed to smu during boot up and resume from s3. 2896 * boot up: dc calculate dcn watermark clock settings within dc_create, 2897 * dcn20_resource_construct 2898 * then call pplib functions below to pass the settings to smu: 2899 * smu_set_watermarks_for_clock_ranges 2900 * smu_set_watermarks_table 2901 * navi10_set_watermarks_table 2902 * smu_write_watermarks_table 2903 * 2904 * For Renoir, clock settings of dcn watermark are also fixed values. 2905 * dc has implemented different flow for window driver: 2906 * dc_hardware_init / dc_set_power_state 2907 * dcn10_init_hw 2908 * notify_wm_ranges 2909 * set_wm_ranges 2910 * -- Linux 2911 * smu_set_watermarks_for_clock_ranges 2912 * renoir_set_watermarks_table 2913 * smu_write_watermarks_table 2914 * 2915 * For Linux, 2916 * dc_hardware_init -> amdgpu_dm_init 2917 * dc_set_power_state --> dm_resume 2918 * 2919 * therefore, this function apply to navi10/12/14 but not Renoir 2920 * * 2921 */ 2922 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2923 case IP_VERSION(2, 0, 2): 2924 case IP_VERSION(2, 0, 0): 2925 break; 2926 default: 2927 return 0; 2928 } 2929 2930 ret = amdgpu_dpm_write_watermarks_table(adev); 2931 if (ret) { 2932 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n"); 2933 return ret; 2934 } 2935 2936 return 0; 2937 } 2938 2939 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev) 2940 { 2941 struct amdgpu_display_manager *dm = &adev->dm; 2942 struct amdgpu_i2c_adapter *oem_i2c; 2943 struct ddc_service *oem_ddc_service; 2944 int r; 2945 2946 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc); 2947 if (oem_ddc_service) { 2948 oem_i2c = create_i2c(oem_ddc_service, true); 2949 if (!oem_i2c) { 2950 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n"); 2951 return -ENOMEM; 2952 } 2953 2954 r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base); 2955 if (r) { 2956 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n"); 2957 kfree(oem_i2c); 2958 return r; 2959 } 2960 dm->oem_i2c = oem_i2c; 2961 } 2962 2963 return 0; 2964 } 2965 2966 /** 2967 * dm_hw_init() - Initialize DC device 2968 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2969 * 2970 * Initialize the &struct amdgpu_display_manager device. This involves calling 2971 * the initializers of each DM component, then populating the struct with them. 2972 * 2973 * Although the function implies hardware initialization, both hardware and 2974 * software are initialized here. Splitting them out to their relevant init 2975 * hooks is a future TODO item. 2976 * 2977 * Some notable things that are initialized here: 2978 * 2979 * - Display Core, both software and hardware 2980 * - DC modules that we need (freesync and color management) 2981 * - DRM software states 2982 * - Interrupt sources and handlers 2983 * - Vblank support 2984 * - Debug FS entries, if enabled 2985 */ 2986 static int dm_hw_init(struct amdgpu_ip_block *ip_block) 2987 { 2988 struct amdgpu_device *adev = ip_block->adev; 2989 int r; 2990 2991 /* Create DAL display manager */ 2992 r = amdgpu_dm_init(adev); 2993 if (r) 2994 return r; 2995 amdgpu_dm_hpd_init(adev); 2996 2997 r = dm_oem_i2c_hw_init(adev); 2998 if (r) 2999 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n"); 3000 3001 return 0; 3002 } 3003 3004 /** 3005 * dm_hw_fini() - Teardown DC device 3006 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 3007 * 3008 * Teardown components within &struct amdgpu_display_manager that require 3009 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 3010 * were loaded. Also flush IRQ workqueues and disable them. 3011 */ 3012 static int dm_hw_fini(struct amdgpu_ip_block *ip_block) 3013 { 3014 struct amdgpu_device *adev = ip_block->adev; 3015 3016 amdgpu_dm_hpd_fini(adev); 3017 3018 amdgpu_dm_irq_fini(adev); 3019 amdgpu_dm_fini(adev); 3020 return 0; 3021 } 3022 3023 3024 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 3025 struct dc_state *state, bool enable) 3026 { 3027 enum dc_irq_source irq_source; 3028 struct amdgpu_crtc *acrtc; 3029 int rc = -EBUSY; 3030 int i = 0; 3031 3032 for (i = 0; i < state->stream_count; i++) { 3033 acrtc = get_crtc_by_otg_inst( 3034 adev, state->stream_status[i].primary_otg_inst); 3035 3036 if (acrtc && state->stream_status[i].plane_count != 0) { 3037 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 3038 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 3039 if (rc) 3040 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n", 3041 enable ? "enable" : "disable"); 3042 3043 if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) { 3044 if (enable) { 3045 if (amdgpu_dm_crtc_vrr_active( 3046 to_dm_crtc_state(acrtc->base.state))) 3047 rc = amdgpu_dm_crtc_set_vupdate_irq( 3048 &acrtc->base, true); 3049 } else 3050 rc = amdgpu_dm_crtc_set_vupdate_irq( 3051 &acrtc->base, false); 3052 3053 if (rc) 3054 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", 3055 enable ? "en" : "dis"); 3056 } 3057 3058 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 3059 /* During gpu-reset we disable and then enable vblank irq, so 3060 * don't use amdgpu_irq_get/put() to avoid refcount change. 3061 */ 3062 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 3063 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 3064 } 3065 } 3066 3067 } 3068 3069 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T)) 3070 3071 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 3072 { 3073 struct dc_state *context __free(state_release) = NULL; 3074 int i; 3075 struct dc_stream_state *del_streams[MAX_PIPES]; 3076 int del_streams_count = 0; 3077 struct dc_commit_streams_params params = {}; 3078 3079 memset(del_streams, 0, sizeof(del_streams)); 3080 3081 context = dc_state_create_current_copy(dc); 3082 if (context == NULL) 3083 return DC_ERROR_UNEXPECTED; 3084 3085 /* First remove from context all streams */ 3086 for (i = 0; i < context->stream_count; i++) { 3087 struct dc_stream_state *stream = context->streams[i]; 3088 3089 del_streams[del_streams_count++] = stream; 3090 } 3091 3092 /* Remove all planes for removed streams and then remove the streams */ 3093 for (i = 0; i < del_streams_count; i++) { 3094 enum dc_status res; 3095 3096 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context)) 3097 return DC_FAIL_DETACH_SURFACES; 3098 3099 res = dc_state_remove_stream(dc, context, del_streams[i]); 3100 if (res != DC_OK) 3101 return res; 3102 } 3103 3104 params.streams = context->streams; 3105 params.stream_count = context->stream_count; 3106 3107 return dc_commit_streams(dc, ¶ms); 3108 } 3109 3110 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 3111 { 3112 int i; 3113 3114 if (dm->hpd_rx_offload_wq) { 3115 for (i = 0; i < dm->dc->caps.max_links; i++) 3116 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 3117 } 3118 } 3119 3120 static int dm_cache_state(struct amdgpu_device *adev) 3121 { 3122 int r; 3123 3124 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 3125 if (IS_ERR(adev->dm.cached_state)) { 3126 r = PTR_ERR(adev->dm.cached_state); 3127 adev->dm.cached_state = NULL; 3128 } 3129 3130 return adev->dm.cached_state ? 0 : r; 3131 } 3132 3133 static void dm_destroy_cached_state(struct amdgpu_device *adev) 3134 { 3135 struct amdgpu_display_manager *dm = &adev->dm; 3136 struct drm_device *ddev = adev_to_drm(adev); 3137 struct dm_plane_state *dm_new_plane_state; 3138 struct drm_plane_state *new_plane_state; 3139 struct dm_crtc_state *dm_new_crtc_state; 3140 struct drm_crtc_state *new_crtc_state; 3141 struct drm_plane *plane; 3142 struct drm_crtc *crtc; 3143 int i; 3144 3145 if (!dm->cached_state) 3146 return; 3147 3148 /* Force mode set in atomic commit */ 3149 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3150 new_crtc_state->active_changed = true; 3151 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3152 reset_freesync_config_for_crtc(dm_new_crtc_state); 3153 } 3154 3155 /* 3156 * atomic_check is expected to create the dc states. We need to release 3157 * them here, since they were duplicated as part of the suspend 3158 * procedure. 3159 */ 3160 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3161 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3162 if (dm_new_crtc_state->stream) { 3163 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 3164 dc_stream_release(dm_new_crtc_state->stream); 3165 dm_new_crtc_state->stream = NULL; 3166 } 3167 dm_new_crtc_state->base.color_mgmt_changed = true; 3168 } 3169 3170 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 3171 dm_new_plane_state = to_dm_plane_state(new_plane_state); 3172 if (dm_new_plane_state->dc_state) { 3173 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 3174 dc_plane_state_release(dm_new_plane_state->dc_state); 3175 dm_new_plane_state->dc_state = NULL; 3176 } 3177 } 3178 3179 drm_atomic_helper_resume(ddev, dm->cached_state); 3180 3181 dm->cached_state = NULL; 3182 } 3183 3184 static int dm_suspend(struct amdgpu_ip_block *ip_block) 3185 { 3186 struct amdgpu_device *adev = ip_block->adev; 3187 struct amdgpu_display_manager *dm = &adev->dm; 3188 3189 if (amdgpu_in_reset(adev)) { 3190 enum dc_status res; 3191 3192 mutex_lock(&dm->dc_lock); 3193 3194 dc_allow_idle_optimizations(adev->dm.dc, false); 3195 3196 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state); 3197 3198 if (dm->cached_dc_state) 3199 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 3200 3201 res = amdgpu_dm_commit_zero_streams(dm->dc); 3202 if (res != DC_OK) { 3203 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res); 3204 return -EINVAL; 3205 } 3206 3207 amdgpu_dm_irq_suspend(adev); 3208 3209 hpd_rx_irq_work_suspend(dm); 3210 3211 return 0; 3212 } 3213 3214 if (!adev->dm.cached_state) { 3215 int r = dm_cache_state(adev); 3216 3217 if (r) 3218 return r; 3219 } 3220 3221 s3_handle_hdmi_cec(adev_to_drm(adev), true); 3222 3223 s3_handle_mst(adev_to_drm(adev), true); 3224 3225 amdgpu_dm_irq_suspend(adev); 3226 3227 hpd_rx_irq_work_suspend(dm); 3228 3229 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 3230 3231 if (dm->dc->caps.ips_support && adev->in_s0ix) 3232 dc_allow_idle_optimizations(dm->dc, true); 3233 3234 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3); 3235 3236 return 0; 3237 } 3238 3239 struct drm_connector * 3240 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 3241 struct drm_crtc *crtc) 3242 { 3243 u32 i; 3244 struct drm_connector_state *new_con_state; 3245 struct drm_connector *connector; 3246 struct drm_crtc *crtc_from_state; 3247 3248 for_each_new_connector_in_state(state, connector, new_con_state, i) { 3249 crtc_from_state = new_con_state->crtc; 3250 3251 if (crtc_from_state == crtc) 3252 return connector; 3253 } 3254 3255 return NULL; 3256 } 3257 3258 static void emulated_link_detect(struct dc_link *link) 3259 { 3260 struct dc_sink_init_data sink_init_data = { 0 }; 3261 struct display_sink_capability sink_caps = { 0 }; 3262 enum dc_edid_status edid_status; 3263 struct dc_context *dc_ctx = link->ctx; 3264 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context); 3265 struct dc_sink *sink = NULL; 3266 struct dc_sink *prev_sink = NULL; 3267 3268 link->type = dc_connection_none; 3269 prev_sink = link->local_sink; 3270 3271 if (prev_sink) 3272 dc_sink_release(prev_sink); 3273 3274 switch (link->connector_signal) { 3275 case SIGNAL_TYPE_HDMI_TYPE_A: { 3276 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3277 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 3278 break; 3279 } 3280 3281 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 3282 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3283 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 3284 break; 3285 } 3286 3287 case SIGNAL_TYPE_DVI_DUAL_LINK: { 3288 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3289 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 3290 break; 3291 } 3292 3293 case SIGNAL_TYPE_LVDS: { 3294 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3295 sink_caps.signal = SIGNAL_TYPE_LVDS; 3296 break; 3297 } 3298 3299 case SIGNAL_TYPE_EDP: { 3300 sink_caps.transaction_type = 3301 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3302 sink_caps.signal = SIGNAL_TYPE_EDP; 3303 break; 3304 } 3305 3306 case SIGNAL_TYPE_DISPLAY_PORT: { 3307 sink_caps.transaction_type = 3308 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3309 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 3310 break; 3311 } 3312 3313 default: 3314 drm_err(dev, "Invalid connector type! signal:%d\n", 3315 link->connector_signal); 3316 return; 3317 } 3318 3319 sink_init_data.link = link; 3320 sink_init_data.sink_signal = sink_caps.signal; 3321 3322 sink = dc_sink_create(&sink_init_data); 3323 if (!sink) { 3324 drm_err(dev, "Failed to create sink!\n"); 3325 return; 3326 } 3327 3328 /* dc_sink_create returns a new reference */ 3329 link->local_sink = sink; 3330 3331 edid_status = dm_helpers_read_local_edid( 3332 link->ctx, 3333 link, 3334 sink); 3335 3336 if (edid_status != EDID_OK) 3337 drm_err(dev, "Failed to read EDID\n"); 3338 3339 } 3340 3341 static void dm_gpureset_commit_state(struct dc_state *dc_state, 3342 struct amdgpu_display_manager *dm) 3343 { 3344 struct { 3345 struct dc_surface_update surface_updates[MAX_SURFACES]; 3346 struct dc_plane_info plane_infos[MAX_SURFACES]; 3347 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 3348 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 3349 struct dc_stream_update stream_update; 3350 } *bundle __free(kfree); 3351 int k, m; 3352 3353 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 3354 3355 if (!bundle) { 3356 drm_err(dm->ddev, "Failed to allocate update bundle\n"); 3357 return; 3358 } 3359 3360 for (k = 0; k < dc_state->stream_count; k++) { 3361 bundle->stream_update.stream = dc_state->streams[k]; 3362 3363 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) { 3364 bundle->surface_updates[m].surface = 3365 dc_state->stream_status[k].plane_states[m]; 3366 bundle->surface_updates[m].surface->force_full_update = 3367 true; 3368 } 3369 3370 update_planes_and_stream_adapter(dm->dc, 3371 UPDATE_TYPE_FULL, 3372 dc_state->stream_status[k].plane_count, 3373 dc_state->streams[k], 3374 &bundle->stream_update, 3375 bundle->surface_updates); 3376 } 3377 } 3378 3379 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev, 3380 struct dc_sink *sink) 3381 { 3382 struct dc_panel_patch *ppatch = NULL; 3383 3384 if (!sink) 3385 return; 3386 3387 ppatch = &sink->edid_caps.panel_patch; 3388 if (ppatch->wait_after_dpcd_poweroff_ms) { 3389 msleep(ppatch->wait_after_dpcd_poweroff_ms); 3390 drm_dbg_driver(adev_to_drm(adev), 3391 "%s: adding a %ds delay as w/a for panel\n", 3392 __func__, 3393 ppatch->wait_after_dpcd_poweroff_ms / 1000); 3394 } 3395 } 3396 3397 static int dm_resume(struct amdgpu_ip_block *ip_block) 3398 { 3399 struct amdgpu_device *adev = ip_block->adev; 3400 struct drm_device *ddev = adev_to_drm(adev); 3401 struct amdgpu_display_manager *dm = &adev->dm; 3402 struct amdgpu_dm_connector *aconnector; 3403 struct drm_connector *connector; 3404 struct drm_connector_list_iter iter; 3405 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 3406 enum dc_connection_type new_connection_type = dc_connection_none; 3407 struct dc_state *dc_state; 3408 int i, r, j; 3409 struct dc_commit_streams_params commit_params = {}; 3410 3411 if (dm->dc->caps.ips_support) { 3412 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false); 3413 } 3414 3415 if (amdgpu_in_reset(adev)) { 3416 dc_state = dm->cached_dc_state; 3417 3418 /* 3419 * The dc->current_state is backed up into dm->cached_dc_state 3420 * before we commit 0 streams. 3421 * 3422 * DC will clear link encoder assignments on the real state 3423 * but the changes won't propagate over to the copy we made 3424 * before the 0 streams commit. 3425 * 3426 * DC expects that link encoder assignments are *not* valid 3427 * when committing a state, so as a workaround we can copy 3428 * off of the current state. 3429 * 3430 * We lose the previous assignments, but we had already 3431 * commit 0 streams anyway. 3432 */ 3433 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 3434 3435 r = dm_dmub_hw_init(adev); 3436 if (r) { 3437 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 3438 return r; 3439 } 3440 3441 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3442 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3443 3444 dc_resume(dm->dc); 3445 adev->dm.restore_backlight = true; 3446 3447 amdgpu_dm_irq_resume_early(adev); 3448 3449 for (i = 0; i < dc_state->stream_count; i++) { 3450 dc_state->streams[i]->mode_changed = true; 3451 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 3452 dc_state->stream_status[i].plane_states[j]->update_flags.raw 3453 = 0xffffffff; 3454 } 3455 } 3456 3457 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3458 amdgpu_dm_outbox_init(adev); 3459 dc_enable_dmub_outbox(adev->dm.dc); 3460 } 3461 3462 commit_params.streams = dc_state->streams; 3463 commit_params.stream_count = dc_state->stream_count; 3464 dc_exit_ips_for_hw_access(dm->dc); 3465 WARN_ON(!dc_commit_streams(dm->dc, &commit_params)); 3466 3467 dm_gpureset_commit_state(dm->cached_dc_state, dm); 3468 3469 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 3470 3471 dc_state_release(dm->cached_dc_state); 3472 dm->cached_dc_state = NULL; 3473 3474 amdgpu_dm_irq_resume_late(adev); 3475 3476 mutex_unlock(&dm->dc_lock); 3477 3478 /* set the backlight after a reset */ 3479 for (i = 0; i < dm->num_of_edps; i++) { 3480 if (dm->backlight_dev[i]) 3481 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 3482 } 3483 3484 return 0; 3485 } 3486 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 3487 dc_state_release(dm_state->context); 3488 dm_state->context = dc_state_create(dm->dc, NULL); 3489 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 3490 3491 /* Before powering on DC we need to re-initialize DMUB. */ 3492 dm_dmub_hw_resume(adev); 3493 3494 /* Re-enable outbox interrupts for DPIA. */ 3495 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3496 amdgpu_dm_outbox_init(adev); 3497 dc_enable_dmub_outbox(adev->dm.dc); 3498 } 3499 3500 /* power on hardware */ 3501 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3502 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3503 3504 /* program HPD filter */ 3505 dc_resume(dm->dc); 3506 3507 /* 3508 * early enable HPD Rx IRQ, should be done before set mode as short 3509 * pulse interrupts are used for MST 3510 */ 3511 amdgpu_dm_irq_resume_early(adev); 3512 3513 s3_handle_hdmi_cec(ddev, false); 3514 3515 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 3516 s3_handle_mst(ddev, false); 3517 3518 /* Do detection*/ 3519 drm_connector_list_iter_begin(ddev, &iter); 3520 drm_for_each_connector_iter(connector, &iter) { 3521 bool ret; 3522 3523 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3524 continue; 3525 3526 aconnector = to_amdgpu_dm_connector(connector); 3527 3528 if (!aconnector->dc_link) 3529 continue; 3530 3531 /* 3532 * this is the case when traversing through already created end sink 3533 * MST connectors, should be skipped 3534 */ 3535 if (aconnector->mst_root) 3536 continue; 3537 3538 guard(mutex)(&aconnector->hpd_lock); 3539 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3540 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3541 3542 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3543 emulated_link_detect(aconnector->dc_link); 3544 } else { 3545 guard(mutex)(&dm->dc_lock); 3546 dc_exit_ips_for_hw_access(dm->dc); 3547 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4); 3548 if (ret) { 3549 /* w/a delay for certain panels */ 3550 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3551 } 3552 } 3553 3554 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 3555 aconnector->fake_enable = false; 3556 3557 if (aconnector->dc_sink) 3558 dc_sink_release(aconnector->dc_sink); 3559 aconnector->dc_sink = NULL; 3560 amdgpu_dm_update_connector_after_detect(aconnector); 3561 } 3562 drm_connector_list_iter_end(&iter); 3563 3564 dm_destroy_cached_state(adev); 3565 3566 /* Do mst topology probing after resuming cached state*/ 3567 drm_connector_list_iter_begin(ddev, &iter); 3568 drm_for_each_connector_iter(connector, &iter) { 3569 3570 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3571 continue; 3572 3573 aconnector = to_amdgpu_dm_connector(connector); 3574 if (aconnector->dc_link->type != dc_connection_mst_branch || 3575 aconnector->mst_root) 3576 continue; 3577 3578 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr); 3579 } 3580 drm_connector_list_iter_end(&iter); 3581 3582 amdgpu_dm_irq_resume_late(adev); 3583 3584 amdgpu_dm_smu_write_watermarks_table(adev); 3585 3586 drm_kms_helper_hotplug_event(ddev); 3587 3588 return 0; 3589 } 3590 3591 /** 3592 * DOC: DM Lifecycle 3593 * 3594 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3595 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3596 * the base driver's device list to be initialized and torn down accordingly. 3597 * 3598 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3599 */ 3600 3601 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3602 .name = "dm", 3603 .early_init = dm_early_init, 3604 .late_init = dm_late_init, 3605 .sw_init = dm_sw_init, 3606 .sw_fini = dm_sw_fini, 3607 .early_fini = amdgpu_dm_early_fini, 3608 .hw_init = dm_hw_init, 3609 .hw_fini = dm_hw_fini, 3610 .suspend = dm_suspend, 3611 .resume = dm_resume, 3612 .is_idle = dm_is_idle, 3613 .wait_for_idle = dm_wait_for_idle, 3614 .check_soft_reset = dm_check_soft_reset, 3615 .soft_reset = dm_soft_reset, 3616 .set_clockgating_state = dm_set_clockgating_state, 3617 .set_powergating_state = dm_set_powergating_state, 3618 }; 3619 3620 const struct amdgpu_ip_block_version dm_ip_block = { 3621 .type = AMD_IP_BLOCK_TYPE_DCE, 3622 .major = 1, 3623 .minor = 0, 3624 .rev = 0, 3625 .funcs = &amdgpu_dm_funcs, 3626 }; 3627 3628 3629 /** 3630 * DOC: atomic 3631 * 3632 * *WIP* 3633 */ 3634 3635 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3636 .fb_create = amdgpu_display_user_framebuffer_create, 3637 .get_format_info = amdgpu_dm_plane_get_format_info, 3638 .atomic_check = amdgpu_dm_atomic_check, 3639 .atomic_commit = drm_atomic_helper_commit, 3640 }; 3641 3642 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3643 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3644 .atomic_commit_setup = amdgpu_dm_atomic_setup_commit, 3645 }; 3646 3647 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3648 { 3649 const struct drm_panel_backlight_quirk *panel_backlight_quirk; 3650 struct amdgpu_dm_backlight_caps *caps; 3651 struct drm_connector *conn_base; 3652 struct amdgpu_device *adev; 3653 struct drm_luminance_range_info *luminance_range; 3654 struct drm_device *drm; 3655 3656 if (aconnector->bl_idx == -1 || 3657 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3658 return; 3659 3660 conn_base = &aconnector->base; 3661 drm = conn_base->dev; 3662 adev = drm_to_adev(drm); 3663 3664 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3665 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3666 caps->aux_support = false; 3667 3668 if (caps->ext_caps->bits.oled == 1 3669 /* 3670 * || 3671 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3672 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3673 */) 3674 caps->aux_support = true; 3675 3676 if (amdgpu_backlight == 0) 3677 caps->aux_support = false; 3678 else if (amdgpu_backlight == 1) 3679 caps->aux_support = true; 3680 if (caps->aux_support) 3681 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX; 3682 3683 luminance_range = &conn_base->display_info.luminance_range; 3684 3685 if (luminance_range->max_luminance) 3686 caps->aux_max_input_signal = luminance_range->max_luminance; 3687 else 3688 caps->aux_max_input_signal = 512; 3689 3690 if (luminance_range->min_luminance) 3691 caps->aux_min_input_signal = luminance_range->min_luminance; 3692 else 3693 caps->aux_min_input_signal = 1; 3694 3695 panel_backlight_quirk = 3696 drm_get_panel_backlight_quirk(aconnector->drm_edid); 3697 if (!IS_ERR_OR_NULL(panel_backlight_quirk)) { 3698 if (panel_backlight_quirk->min_brightness) { 3699 caps->min_input_signal = 3700 panel_backlight_quirk->min_brightness - 1; 3701 drm_info(drm, 3702 "Applying panel backlight quirk, min_brightness: %d\n", 3703 caps->min_input_signal); 3704 } 3705 if (panel_backlight_quirk->brightness_mask) { 3706 drm_info(drm, 3707 "Applying panel backlight quirk, brightness_mask: 0x%X\n", 3708 panel_backlight_quirk->brightness_mask); 3709 caps->brightness_mask = 3710 panel_backlight_quirk->brightness_mask; 3711 } 3712 } 3713 } 3714 3715 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T)) 3716 3717 void amdgpu_dm_update_connector_after_detect( 3718 struct amdgpu_dm_connector *aconnector) 3719 { 3720 struct drm_connector *connector = &aconnector->base; 3721 struct dc_sink *sink __free(sink_release) = NULL; 3722 struct drm_device *dev = connector->dev; 3723 3724 /* MST handled by drm_mst framework */ 3725 if (aconnector->mst_mgr.mst_state == true) 3726 return; 3727 3728 sink = aconnector->dc_link->local_sink; 3729 if (sink) 3730 dc_sink_retain(sink); 3731 3732 /* 3733 * Edid mgmt connector gets first update only in mode_valid hook and then 3734 * the connector sink is set to either fake or physical sink depends on link status. 3735 * Skip if already done during boot. 3736 */ 3737 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3738 && aconnector->dc_em_sink) { 3739 3740 /* 3741 * For S3 resume with headless use eml_sink to fake stream 3742 * because on resume connector->sink is set to NULL 3743 */ 3744 guard(mutex)(&dev->mode_config.mutex); 3745 3746 if (sink) { 3747 if (aconnector->dc_sink) { 3748 amdgpu_dm_update_freesync_caps(connector, NULL); 3749 /* 3750 * retain and release below are used to 3751 * bump up refcount for sink because the link doesn't point 3752 * to it anymore after disconnect, so on next crtc to connector 3753 * reshuffle by UMD we will get into unwanted dc_sink release 3754 */ 3755 dc_sink_release(aconnector->dc_sink); 3756 } 3757 aconnector->dc_sink = sink; 3758 dc_sink_retain(aconnector->dc_sink); 3759 amdgpu_dm_update_freesync_caps(connector, 3760 aconnector->drm_edid); 3761 } else { 3762 amdgpu_dm_update_freesync_caps(connector, NULL); 3763 if (!aconnector->dc_sink) { 3764 aconnector->dc_sink = aconnector->dc_em_sink; 3765 dc_sink_retain(aconnector->dc_sink); 3766 } 3767 } 3768 3769 return; 3770 } 3771 3772 /* 3773 * TODO: temporary guard to look for proper fix 3774 * if this sink is MST sink, we should not do anything 3775 */ 3776 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 3777 return; 3778 3779 if (aconnector->dc_sink == sink) { 3780 /* 3781 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3782 * Do nothing!! 3783 */ 3784 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n", 3785 aconnector->connector_id); 3786 return; 3787 } 3788 3789 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3790 aconnector->connector_id, aconnector->dc_sink, sink); 3791 3792 guard(mutex)(&dev->mode_config.mutex); 3793 3794 /* 3795 * 1. Update status of the drm connector 3796 * 2. Send an event and let userspace tell us what to do 3797 */ 3798 if (sink) { 3799 /* 3800 * TODO: check if we still need the S3 mode update workaround. 3801 * If yes, put it here. 3802 */ 3803 if (aconnector->dc_sink) { 3804 amdgpu_dm_update_freesync_caps(connector, NULL); 3805 dc_sink_release(aconnector->dc_sink); 3806 } 3807 3808 aconnector->dc_sink = sink; 3809 dc_sink_retain(aconnector->dc_sink); 3810 if (sink->dc_edid.length == 0) { 3811 aconnector->drm_edid = NULL; 3812 hdmi_cec_unset_edid(aconnector); 3813 if (aconnector->dc_link->aux_mode) { 3814 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3815 } 3816 } else { 3817 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid; 3818 3819 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length); 3820 drm_edid_connector_update(connector, aconnector->drm_edid); 3821 3822 hdmi_cec_set_edid(aconnector); 3823 if (aconnector->dc_link->aux_mode) 3824 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux, 3825 connector->display_info.source_physical_address); 3826 } 3827 3828 if (!aconnector->timing_requested) { 3829 aconnector->timing_requested = 3830 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3831 if (!aconnector->timing_requested) 3832 drm_err(dev, 3833 "failed to create aconnector->requested_timing\n"); 3834 } 3835 3836 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid); 3837 update_connector_ext_caps(aconnector); 3838 } else { 3839 hdmi_cec_unset_edid(aconnector); 3840 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3841 amdgpu_dm_update_freesync_caps(connector, NULL); 3842 aconnector->num_modes = 0; 3843 dc_sink_release(aconnector->dc_sink); 3844 aconnector->dc_sink = NULL; 3845 drm_edid_free(aconnector->drm_edid); 3846 aconnector->drm_edid = NULL; 3847 kfree(aconnector->timing_requested); 3848 aconnector->timing_requested = NULL; 3849 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3850 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3851 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3852 } 3853 3854 update_subconnector_property(aconnector); 3855 } 3856 3857 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3858 { 3859 struct drm_connector *connector = &aconnector->base; 3860 struct drm_device *dev = connector->dev; 3861 enum dc_connection_type new_connection_type = dc_connection_none; 3862 struct amdgpu_device *adev = drm_to_adev(dev); 3863 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3864 struct dc *dc = aconnector->dc_link->ctx->dc; 3865 bool ret = false; 3866 3867 if (adev->dm.disable_hpd_irq) 3868 return; 3869 3870 /* 3871 * In case of failure or MST no need to update connector status or notify the OS 3872 * since (for MST case) MST does this in its own context. 3873 */ 3874 guard(mutex)(&aconnector->hpd_lock); 3875 3876 if (adev->dm.hdcp_workqueue) { 3877 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3878 dm_con_state->update_hdcp = true; 3879 } 3880 if (aconnector->fake_enable) 3881 aconnector->fake_enable = false; 3882 3883 aconnector->timing_changed = false; 3884 3885 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3886 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3887 3888 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3889 emulated_link_detect(aconnector->dc_link); 3890 3891 drm_modeset_lock_all(dev); 3892 dm_restore_drm_connector_state(dev, connector); 3893 drm_modeset_unlock_all(dev); 3894 3895 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3896 drm_kms_helper_connector_hotplug_event(connector); 3897 } else { 3898 scoped_guard(mutex, &adev->dm.dc_lock) { 3899 dc_exit_ips_for_hw_access(dc); 3900 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3901 } 3902 if (ret) { 3903 /* w/a delay for certain panels */ 3904 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3905 amdgpu_dm_update_connector_after_detect(aconnector); 3906 3907 drm_modeset_lock_all(dev); 3908 dm_restore_drm_connector_state(dev, connector); 3909 drm_modeset_unlock_all(dev); 3910 3911 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3912 drm_kms_helper_connector_hotplug_event(connector); 3913 } 3914 } 3915 } 3916 3917 static void handle_hpd_irq(void *param) 3918 { 3919 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3920 3921 handle_hpd_irq_helper(aconnector); 3922 3923 } 3924 3925 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq, 3926 union hpd_irq_data hpd_irq_data) 3927 { 3928 struct hpd_rx_irq_offload_work *offload_work = 3929 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3930 3931 if (!offload_work) { 3932 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n"); 3933 return; 3934 } 3935 3936 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3937 offload_work->data = hpd_irq_data; 3938 offload_work->offload_wq = offload_wq; 3939 offload_work->adev = adev; 3940 3941 queue_work(offload_wq->wq, &offload_work->work); 3942 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3943 } 3944 3945 static void handle_hpd_rx_irq(void *param) 3946 { 3947 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3948 struct drm_connector *connector = &aconnector->base; 3949 struct drm_device *dev = connector->dev; 3950 struct dc_link *dc_link = aconnector->dc_link; 3951 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3952 bool result = false; 3953 enum dc_connection_type new_connection_type = dc_connection_none; 3954 struct amdgpu_device *adev = drm_to_adev(dev); 3955 union hpd_irq_data hpd_irq_data; 3956 bool link_loss = false; 3957 bool has_left_work = false; 3958 int idx = dc_link->link_index; 3959 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3960 struct dc *dc = aconnector->dc_link->ctx->dc; 3961 3962 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3963 3964 if (adev->dm.disable_hpd_irq) 3965 return; 3966 3967 /* 3968 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3969 * conflict, after implement i2c helper, this mutex should be 3970 * retired. 3971 */ 3972 mutex_lock(&aconnector->hpd_lock); 3973 3974 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3975 &link_loss, true, &has_left_work); 3976 3977 if (!has_left_work) 3978 goto out; 3979 3980 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3981 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 3982 goto out; 3983 } 3984 3985 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3986 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3987 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3988 bool skip = false; 3989 3990 /* 3991 * DOWN_REP_MSG_RDY is also handled by polling method 3992 * mgr->cbs->poll_hpd_irq() 3993 */ 3994 spin_lock(&offload_wq->offload_lock); 3995 skip = offload_wq->is_handling_mst_msg_rdy_event; 3996 3997 if (!skip) 3998 offload_wq->is_handling_mst_msg_rdy_event = true; 3999 4000 spin_unlock(&offload_wq->offload_lock); 4001 4002 if (!skip) 4003 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4004 4005 goto out; 4006 } 4007 4008 if (link_loss) { 4009 bool skip = false; 4010 4011 spin_lock(&offload_wq->offload_lock); 4012 skip = offload_wq->is_handling_link_loss; 4013 4014 if (!skip) 4015 offload_wq->is_handling_link_loss = true; 4016 4017 spin_unlock(&offload_wq->offload_lock); 4018 4019 if (!skip) 4020 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4021 4022 goto out; 4023 } 4024 } 4025 4026 out: 4027 if (result && !is_mst_root_connector) { 4028 /* Downstream Port status changed. */ 4029 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 4030 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 4031 4032 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4033 emulated_link_detect(dc_link); 4034 4035 if (aconnector->fake_enable) 4036 aconnector->fake_enable = false; 4037 4038 amdgpu_dm_update_connector_after_detect(aconnector); 4039 4040 4041 drm_modeset_lock_all(dev); 4042 dm_restore_drm_connector_state(dev, connector); 4043 drm_modeset_unlock_all(dev); 4044 4045 drm_kms_helper_connector_hotplug_event(connector); 4046 } else { 4047 bool ret = false; 4048 4049 mutex_lock(&adev->dm.dc_lock); 4050 dc_exit_ips_for_hw_access(dc); 4051 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 4052 mutex_unlock(&adev->dm.dc_lock); 4053 4054 if (ret) { 4055 if (aconnector->fake_enable) 4056 aconnector->fake_enable = false; 4057 4058 amdgpu_dm_update_connector_after_detect(aconnector); 4059 4060 drm_modeset_lock_all(dev); 4061 dm_restore_drm_connector_state(dev, connector); 4062 drm_modeset_unlock_all(dev); 4063 4064 drm_kms_helper_connector_hotplug_event(connector); 4065 } 4066 } 4067 } 4068 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 4069 if (adev->dm.hdcp_workqueue) 4070 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 4071 } 4072 4073 if (dc_link->type != dc_connection_mst_branch) 4074 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 4075 4076 mutex_unlock(&aconnector->hpd_lock); 4077 } 4078 4079 static int register_hpd_handlers(struct amdgpu_device *adev) 4080 { 4081 struct drm_device *dev = adev_to_drm(adev); 4082 struct drm_connector *connector; 4083 struct amdgpu_dm_connector *aconnector; 4084 const struct dc_link *dc_link; 4085 struct dc_interrupt_params int_params = {0}; 4086 4087 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4088 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4089 4090 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 4091 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, 4092 dmub_hpd_callback, true)) { 4093 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4094 return -EINVAL; 4095 } 4096 4097 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, 4098 dmub_hpd_callback, true)) { 4099 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4100 return -EINVAL; 4101 } 4102 4103 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY, 4104 dmub_hpd_sense_callback, true)) { 4105 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback"); 4106 return -EINVAL; 4107 } 4108 } 4109 4110 list_for_each_entry(connector, 4111 &dev->mode_config.connector_list, head) { 4112 4113 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 4114 continue; 4115 4116 aconnector = to_amdgpu_dm_connector(connector); 4117 dc_link = aconnector->dc_link; 4118 4119 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 4120 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4121 int_params.irq_source = dc_link->irq_source_hpd; 4122 4123 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4124 int_params.irq_source < DC_IRQ_SOURCE_HPD1 || 4125 int_params.irq_source > DC_IRQ_SOURCE_HPD6) { 4126 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n"); 4127 return -EINVAL; 4128 } 4129 4130 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4131 handle_hpd_irq, (void *) aconnector)) 4132 return -ENOMEM; 4133 } 4134 4135 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 4136 4137 /* Also register for DP short pulse (hpd_rx). */ 4138 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4139 int_params.irq_source = dc_link->irq_source_hpd_rx; 4140 4141 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4142 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX || 4143 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) { 4144 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n"); 4145 return -EINVAL; 4146 } 4147 4148 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4149 handle_hpd_rx_irq, (void *) aconnector)) 4150 return -ENOMEM; 4151 } 4152 } 4153 return 0; 4154 } 4155 4156 #if defined(CONFIG_DRM_AMD_DC_SI) 4157 /* Register IRQ sources and initialize IRQ callbacks */ 4158 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 4159 { 4160 struct dc *dc = adev->dm.dc; 4161 struct common_irq_params *c_irq_params; 4162 struct dc_interrupt_params int_params = {0}; 4163 int r; 4164 int i; 4165 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4166 4167 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4168 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4169 4170 /* 4171 * Actions of amdgpu_irq_add_id(): 4172 * 1. Register a set() function with base driver. 4173 * Base driver will call set() function to enable/disable an 4174 * interrupt in DC hardware. 4175 * 2. Register amdgpu_dm_irq_handler(). 4176 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4177 * coming from DC hardware. 4178 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4179 * for acknowledging and handling. 4180 */ 4181 4182 /* Use VBLANK interrupt */ 4183 for (i = 0; i < adev->mode_info.num_crtc; i++) { 4184 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 4185 if (r) { 4186 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4187 return r; 4188 } 4189 4190 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4191 int_params.irq_source = 4192 dc_interrupt_to_irq_source(dc, i + 1, 0); 4193 4194 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4195 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4196 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4197 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4198 return -EINVAL; 4199 } 4200 4201 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4202 4203 c_irq_params->adev = adev; 4204 c_irq_params->irq_src = int_params.irq_source; 4205 4206 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4207 dm_crtc_high_irq, c_irq_params)) 4208 return -ENOMEM; 4209 } 4210 4211 /* Use GRPH_PFLIP interrupt */ 4212 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4213 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4214 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4215 if (r) { 4216 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4217 return r; 4218 } 4219 4220 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4221 int_params.irq_source = 4222 dc_interrupt_to_irq_source(dc, i, 0); 4223 4224 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4225 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4226 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4227 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4228 return -EINVAL; 4229 } 4230 4231 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4232 4233 c_irq_params->adev = adev; 4234 c_irq_params->irq_src = int_params.irq_source; 4235 4236 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4237 dm_pflip_high_irq, c_irq_params)) 4238 return -ENOMEM; 4239 } 4240 4241 /* HPD */ 4242 r = amdgpu_irq_add_id(adev, client_id, 4243 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4244 if (r) { 4245 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4246 return r; 4247 } 4248 4249 r = register_hpd_handlers(adev); 4250 4251 return r; 4252 } 4253 #endif 4254 4255 /* Register IRQ sources and initialize IRQ callbacks */ 4256 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 4257 { 4258 struct dc *dc = adev->dm.dc; 4259 struct common_irq_params *c_irq_params; 4260 struct dc_interrupt_params int_params = {0}; 4261 int r; 4262 int i; 4263 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4264 4265 if (adev->family >= AMDGPU_FAMILY_AI) 4266 client_id = SOC15_IH_CLIENTID_DCE; 4267 4268 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4269 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4270 4271 /* 4272 * Actions of amdgpu_irq_add_id(): 4273 * 1. Register a set() function with base driver. 4274 * Base driver will call set() function to enable/disable an 4275 * interrupt in DC hardware. 4276 * 2. Register amdgpu_dm_irq_handler(). 4277 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4278 * coming from DC hardware. 4279 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4280 * for acknowledging and handling. 4281 */ 4282 4283 /* Use VBLANK interrupt */ 4284 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 4285 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 4286 if (r) { 4287 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4288 return r; 4289 } 4290 4291 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4292 int_params.irq_source = 4293 dc_interrupt_to_irq_source(dc, i, 0); 4294 4295 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4296 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4297 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4298 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4299 return -EINVAL; 4300 } 4301 4302 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4303 4304 c_irq_params->adev = adev; 4305 c_irq_params->irq_src = int_params.irq_source; 4306 4307 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4308 dm_crtc_high_irq, c_irq_params)) 4309 return -ENOMEM; 4310 } 4311 4312 /* Use VUPDATE interrupt */ 4313 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 4314 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 4315 if (r) { 4316 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4317 return r; 4318 } 4319 4320 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4321 int_params.irq_source = 4322 dc_interrupt_to_irq_source(dc, i, 0); 4323 4324 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4325 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4326 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4327 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4328 return -EINVAL; 4329 } 4330 4331 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4332 4333 c_irq_params->adev = adev; 4334 c_irq_params->irq_src = int_params.irq_source; 4335 4336 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4337 dm_vupdate_high_irq, c_irq_params)) 4338 return -ENOMEM; 4339 } 4340 4341 /* Use GRPH_PFLIP interrupt */ 4342 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4343 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4344 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4345 if (r) { 4346 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4347 return r; 4348 } 4349 4350 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4351 int_params.irq_source = 4352 dc_interrupt_to_irq_source(dc, i, 0); 4353 4354 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4355 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4356 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4357 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4358 return -EINVAL; 4359 } 4360 4361 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4362 4363 c_irq_params->adev = adev; 4364 c_irq_params->irq_src = int_params.irq_source; 4365 4366 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4367 dm_pflip_high_irq, c_irq_params)) 4368 return -ENOMEM; 4369 } 4370 4371 /* HPD */ 4372 r = amdgpu_irq_add_id(adev, client_id, 4373 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4374 if (r) { 4375 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4376 return r; 4377 } 4378 4379 r = register_hpd_handlers(adev); 4380 4381 return r; 4382 } 4383 4384 /* Register IRQ sources and initialize IRQ callbacks */ 4385 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 4386 { 4387 struct dc *dc = adev->dm.dc; 4388 struct common_irq_params *c_irq_params; 4389 struct dc_interrupt_params int_params = {0}; 4390 int r; 4391 int i; 4392 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4393 static const unsigned int vrtl_int_srcid[] = { 4394 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 4395 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 4396 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 4397 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 4398 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 4399 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 4400 }; 4401 #endif 4402 4403 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4404 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4405 4406 /* 4407 * Actions of amdgpu_irq_add_id(): 4408 * 1. Register a set() function with base driver. 4409 * Base driver will call set() function to enable/disable an 4410 * interrupt in DC hardware. 4411 * 2. Register amdgpu_dm_irq_handler(). 4412 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4413 * coming from DC hardware. 4414 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4415 * for acknowledging and handling. 4416 */ 4417 4418 /* Use VSTARTUP interrupt */ 4419 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 4420 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 4421 i++) { 4422 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 4423 4424 if (r) { 4425 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4426 return r; 4427 } 4428 4429 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4430 int_params.irq_source = 4431 dc_interrupt_to_irq_source(dc, i, 0); 4432 4433 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4434 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4435 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4436 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4437 return -EINVAL; 4438 } 4439 4440 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4441 4442 c_irq_params->adev = adev; 4443 c_irq_params->irq_src = int_params.irq_source; 4444 4445 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4446 dm_crtc_high_irq, c_irq_params)) 4447 return -ENOMEM; 4448 } 4449 4450 /* Use otg vertical line interrupt */ 4451 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4452 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 4453 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 4454 vrtl_int_srcid[i], &adev->vline0_irq); 4455 4456 if (r) { 4457 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n"); 4458 return r; 4459 } 4460 4461 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4462 int_params.irq_source = 4463 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 4464 4465 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4466 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 || 4467 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) { 4468 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n"); 4469 return -EINVAL; 4470 } 4471 4472 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 4473 - DC_IRQ_SOURCE_DC1_VLINE0]; 4474 4475 c_irq_params->adev = adev; 4476 c_irq_params->irq_src = int_params.irq_source; 4477 4478 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4479 dm_dcn_vertical_interrupt0_high_irq, 4480 c_irq_params)) 4481 return -ENOMEM; 4482 } 4483 #endif 4484 4485 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 4486 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 4487 * to trigger at end of each vblank, regardless of state of the lock, 4488 * matching DCE behaviour. 4489 */ 4490 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 4491 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 4492 i++) { 4493 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 4494 4495 if (r) { 4496 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4497 return r; 4498 } 4499 4500 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4501 int_params.irq_source = 4502 dc_interrupt_to_irq_source(dc, i, 0); 4503 4504 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4505 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4506 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4507 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4508 return -EINVAL; 4509 } 4510 4511 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4512 4513 c_irq_params->adev = adev; 4514 c_irq_params->irq_src = int_params.irq_source; 4515 4516 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4517 dm_vupdate_high_irq, c_irq_params)) 4518 return -ENOMEM; 4519 } 4520 4521 /* Use GRPH_PFLIP interrupt */ 4522 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 4523 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 4524 i++) { 4525 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 4526 if (r) { 4527 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4528 return r; 4529 } 4530 4531 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4532 int_params.irq_source = 4533 dc_interrupt_to_irq_source(dc, i, 0); 4534 4535 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4536 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4537 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4538 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4539 return -EINVAL; 4540 } 4541 4542 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4543 4544 c_irq_params->adev = adev; 4545 c_irq_params->irq_src = int_params.irq_source; 4546 4547 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4548 dm_pflip_high_irq, c_irq_params)) 4549 return -ENOMEM; 4550 } 4551 4552 /* HPD */ 4553 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 4554 &adev->hpd_irq); 4555 if (r) { 4556 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4557 return r; 4558 } 4559 4560 r = register_hpd_handlers(adev); 4561 4562 return r; 4563 } 4564 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 4565 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 4566 { 4567 struct dc *dc = adev->dm.dc; 4568 struct common_irq_params *c_irq_params; 4569 struct dc_interrupt_params int_params = {0}; 4570 int r, i; 4571 4572 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4573 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4574 4575 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 4576 &adev->dmub_outbox_irq); 4577 if (r) { 4578 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n"); 4579 return r; 4580 } 4581 4582 if (dc->ctx->dmub_srv) { 4583 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 4584 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4585 int_params.irq_source = 4586 dc_interrupt_to_irq_source(dc, i, 0); 4587 4588 c_irq_params = &adev->dm.dmub_outbox_params[0]; 4589 4590 c_irq_params->adev = adev; 4591 c_irq_params->irq_src = int_params.irq_source; 4592 4593 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4594 dm_dmub_outbox1_low_irq, c_irq_params)) 4595 return -ENOMEM; 4596 } 4597 4598 return 0; 4599 } 4600 4601 /* 4602 * Acquires the lock for the atomic state object and returns 4603 * the new atomic state. 4604 * 4605 * This should only be called during atomic check. 4606 */ 4607 int dm_atomic_get_state(struct drm_atomic_state *state, 4608 struct dm_atomic_state **dm_state) 4609 { 4610 struct drm_device *dev = state->dev; 4611 struct amdgpu_device *adev = drm_to_adev(dev); 4612 struct amdgpu_display_manager *dm = &adev->dm; 4613 struct drm_private_state *priv_state; 4614 4615 if (*dm_state) 4616 return 0; 4617 4618 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 4619 if (IS_ERR(priv_state)) 4620 return PTR_ERR(priv_state); 4621 4622 *dm_state = to_dm_atomic_state(priv_state); 4623 4624 return 0; 4625 } 4626 4627 static struct dm_atomic_state * 4628 dm_atomic_get_new_state(struct drm_atomic_state *state) 4629 { 4630 struct drm_device *dev = state->dev; 4631 struct amdgpu_device *adev = drm_to_adev(dev); 4632 struct amdgpu_display_manager *dm = &adev->dm; 4633 struct drm_private_obj *obj; 4634 struct drm_private_state *new_obj_state; 4635 int i; 4636 4637 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 4638 if (obj->funcs == dm->atomic_obj.funcs) 4639 return to_dm_atomic_state(new_obj_state); 4640 } 4641 4642 return NULL; 4643 } 4644 4645 static struct drm_private_state * 4646 dm_atomic_duplicate_state(struct drm_private_obj *obj) 4647 { 4648 struct dm_atomic_state *old_state, *new_state; 4649 4650 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 4651 if (!new_state) 4652 return NULL; 4653 4654 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 4655 4656 old_state = to_dm_atomic_state(obj->state); 4657 4658 if (old_state && old_state->context) 4659 new_state->context = dc_state_create_copy(old_state->context); 4660 4661 if (!new_state->context) { 4662 kfree(new_state); 4663 return NULL; 4664 } 4665 4666 return &new_state->base; 4667 } 4668 4669 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 4670 struct drm_private_state *state) 4671 { 4672 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 4673 4674 if (dm_state && dm_state->context) 4675 dc_state_release(dm_state->context); 4676 4677 kfree(dm_state); 4678 } 4679 4680 static struct drm_private_state_funcs dm_atomic_state_funcs = { 4681 .atomic_duplicate_state = dm_atomic_duplicate_state, 4682 .atomic_destroy_state = dm_atomic_destroy_state, 4683 }; 4684 4685 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 4686 { 4687 struct dm_atomic_state *state; 4688 int r; 4689 4690 adev->mode_info.mode_config_initialized = true; 4691 4692 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 4693 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 4694 4695 adev_to_drm(adev)->mode_config.max_width = 16384; 4696 adev_to_drm(adev)->mode_config.max_height = 16384; 4697 4698 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4699 if (adev->asic_type == CHIP_HAWAII) 4700 /* disable prefer shadow for now due to hibernation issues */ 4701 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4702 else 4703 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4704 /* indicates support for immediate flip */ 4705 adev_to_drm(adev)->mode_config.async_page_flip = true; 4706 4707 state = kzalloc(sizeof(*state), GFP_KERNEL); 4708 if (!state) 4709 return -ENOMEM; 4710 4711 state->context = dc_state_create_current_copy(adev->dm.dc); 4712 if (!state->context) { 4713 kfree(state); 4714 return -ENOMEM; 4715 } 4716 4717 drm_atomic_private_obj_init(adev_to_drm(adev), 4718 &adev->dm.atomic_obj, 4719 &state->base, 4720 &dm_atomic_state_funcs); 4721 4722 r = amdgpu_display_modeset_create_props(adev); 4723 if (r) { 4724 dc_state_release(state->context); 4725 kfree(state); 4726 return r; 4727 } 4728 4729 #ifdef AMD_PRIVATE_COLOR 4730 if (amdgpu_dm_create_color_properties(adev)) { 4731 dc_state_release(state->context); 4732 kfree(state); 4733 return -ENOMEM; 4734 } 4735 #endif 4736 4737 r = amdgpu_dm_audio_init(adev); 4738 if (r) { 4739 dc_state_release(state->context); 4740 kfree(state); 4741 return r; 4742 } 4743 4744 return 0; 4745 } 4746 4747 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4748 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4749 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4750 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4751 4752 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4753 int bl_idx) 4754 { 4755 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx]; 4756 4757 if (caps->caps_valid) 4758 return; 4759 4760 #if defined(CONFIG_ACPI) 4761 amdgpu_acpi_get_backlight_caps(caps); 4762 4763 /* validate the firmware value is sane */ 4764 if (caps->caps_valid) { 4765 int spread = caps->max_input_signal - caps->min_input_signal; 4766 4767 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4768 caps->min_input_signal < 0 || 4769 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4770 spread < AMDGPU_DM_MIN_SPREAD) { 4771 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4772 caps->min_input_signal, caps->max_input_signal); 4773 caps->caps_valid = false; 4774 } 4775 } 4776 4777 if (!caps->caps_valid) { 4778 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4779 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4780 caps->caps_valid = true; 4781 } 4782 #else 4783 if (caps->aux_support) 4784 return; 4785 4786 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4787 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4788 caps->caps_valid = true; 4789 #endif 4790 } 4791 4792 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4793 unsigned int *min, unsigned int *max) 4794 { 4795 if (!caps) 4796 return 0; 4797 4798 if (caps->aux_support) { 4799 // Firmware limits are in nits, DC API wants millinits. 4800 *max = 1000 * caps->aux_max_input_signal; 4801 *min = 1000 * caps->aux_min_input_signal; 4802 } else { 4803 // Firmware limits are 8-bit, PWM control is 16-bit. 4804 *max = 0x101 * caps->max_input_signal; 4805 *min = 0x101 * caps->min_input_signal; 4806 } 4807 return 1; 4808 } 4809 4810 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */ 4811 static inline u32 scale_input_to_fw(int min, int max, u64 input) 4812 { 4813 return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min); 4814 } 4815 4816 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */ 4817 static inline u32 scale_fw_to_input(int min, int max, u64 input) 4818 { 4819 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL); 4820 } 4821 4822 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps, 4823 unsigned int min, unsigned int max, 4824 uint32_t *user_brightness) 4825 { 4826 u32 brightness = scale_input_to_fw(min, max, *user_brightness); 4827 u8 lower_signal, upper_signal, upper_lum, lower_lum, lum; 4828 int left, right; 4829 4830 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE) 4831 return; 4832 4833 if (!caps->data_points) 4834 return; 4835 4836 /* 4837 * Handle the case where brightness is below the first data point 4838 * Interpolate between (0,0) and (first_signal, first_lum) 4839 */ 4840 if (brightness < caps->luminance_data[0].input_signal) { 4841 lum = DIV_ROUND_CLOSEST(caps->luminance_data[0].luminance * brightness, 4842 caps->luminance_data[0].input_signal); 4843 goto scale; 4844 } 4845 4846 left = 0; 4847 right = caps->data_points - 1; 4848 while (left <= right) { 4849 int mid = left + (right - left) / 2; 4850 u8 signal = caps->luminance_data[mid].input_signal; 4851 4852 /* Exact match found */ 4853 if (signal == brightness) { 4854 lum = caps->luminance_data[mid].luminance; 4855 goto scale; 4856 } 4857 4858 if (signal < brightness) 4859 left = mid + 1; 4860 else 4861 right = mid - 1; 4862 } 4863 4864 /* verify bound */ 4865 if (left >= caps->data_points) 4866 left = caps->data_points - 1; 4867 4868 /* At this point, left > right */ 4869 lower_signal = caps->luminance_data[right].input_signal; 4870 upper_signal = caps->luminance_data[left].input_signal; 4871 lower_lum = caps->luminance_data[right].luminance; 4872 upper_lum = caps->luminance_data[left].luminance; 4873 4874 /* interpolate */ 4875 if (right == left || !lower_lum) 4876 lum = upper_lum; 4877 else 4878 lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) * 4879 (brightness - lower_signal), 4880 upper_signal - lower_signal); 4881 scale: 4882 *user_brightness = scale_fw_to_input(min, max, 4883 DIV_ROUND_CLOSEST(lum * brightness, 101)); 4884 } 4885 4886 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4887 uint32_t brightness) 4888 { 4889 unsigned int min, max; 4890 4891 if (!get_brightness_range(caps, &min, &max)) 4892 return brightness; 4893 4894 convert_custom_brightness(caps, min, max, &brightness); 4895 4896 // Rescale 0..max to min..max 4897 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max); 4898 } 4899 4900 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4901 uint32_t brightness) 4902 { 4903 unsigned int min, max; 4904 4905 if (!get_brightness_range(caps, &min, &max)) 4906 return brightness; 4907 4908 if (brightness < min) 4909 return 0; 4910 // Rescale min..max to 0..max 4911 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min), 4912 max - min); 4913 } 4914 4915 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4916 int bl_idx, 4917 u32 user_brightness) 4918 { 4919 struct amdgpu_dm_backlight_caps *caps; 4920 struct dc_link *link; 4921 u32 brightness; 4922 bool rc, reallow_idle = false; 4923 4924 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4925 caps = &dm->backlight_caps[bl_idx]; 4926 4927 dm->brightness[bl_idx] = user_brightness; 4928 /* update scratch register */ 4929 if (bl_idx == 0) 4930 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4931 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]); 4932 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4933 4934 /* Apply brightness quirk */ 4935 if (caps->brightness_mask) 4936 brightness |= caps->brightness_mask; 4937 4938 /* Change brightness based on AUX property */ 4939 mutex_lock(&dm->dc_lock); 4940 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) { 4941 dc_allow_idle_optimizations(dm->dc, false); 4942 reallow_idle = true; 4943 } 4944 4945 if (trace_amdgpu_dm_brightness_enabled()) { 4946 trace_amdgpu_dm_brightness(__builtin_return_address(0), 4947 user_brightness, 4948 brightness, 4949 caps->aux_support, 4950 power_supply_is_system_supplied() > 0); 4951 } 4952 4953 if (caps->aux_support) { 4954 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4955 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4956 if (!rc) 4957 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4958 } else { 4959 struct set_backlight_level_params backlight_level_params = { 0 }; 4960 4961 backlight_level_params.backlight_pwm_u16_16 = brightness; 4962 backlight_level_params.transition_time_in_ms = 0; 4963 4964 rc = dc_link_set_backlight_level(link, &backlight_level_params); 4965 if (!rc) 4966 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4967 } 4968 4969 if (dm->dc->caps.ips_support && reallow_idle) 4970 dc_allow_idle_optimizations(dm->dc, true); 4971 4972 mutex_unlock(&dm->dc_lock); 4973 4974 if (rc) 4975 dm->actual_brightness[bl_idx] = user_brightness; 4976 } 4977 4978 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4979 { 4980 struct amdgpu_display_manager *dm = bl_get_data(bd); 4981 int i; 4982 4983 for (i = 0; i < dm->num_of_edps; i++) { 4984 if (bd == dm->backlight_dev[i]) 4985 break; 4986 } 4987 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4988 i = 0; 4989 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4990 4991 return 0; 4992 } 4993 4994 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4995 int bl_idx) 4996 { 4997 int ret; 4998 struct amdgpu_dm_backlight_caps caps; 4999 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 5000 5001 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5002 caps = dm->backlight_caps[bl_idx]; 5003 5004 if (caps.aux_support) { 5005 u32 avg, peak; 5006 5007 if (!dc_link_get_backlight_level_nits(link, &avg, &peak)) 5008 return dm->brightness[bl_idx]; 5009 return convert_brightness_to_user(&caps, avg); 5010 } 5011 5012 ret = dc_link_get_backlight_level(link); 5013 5014 if (ret == DC_ERROR_UNEXPECTED) 5015 return dm->brightness[bl_idx]; 5016 5017 return convert_brightness_to_user(&caps, ret); 5018 } 5019 5020 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 5021 { 5022 struct amdgpu_display_manager *dm = bl_get_data(bd); 5023 int i; 5024 5025 for (i = 0; i < dm->num_of_edps; i++) { 5026 if (bd == dm->backlight_dev[i]) 5027 break; 5028 } 5029 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5030 i = 0; 5031 return amdgpu_dm_backlight_get_level(dm, i); 5032 } 5033 5034 static const struct backlight_ops amdgpu_dm_backlight_ops = { 5035 .options = BL_CORE_SUSPENDRESUME, 5036 .get_brightness = amdgpu_dm_backlight_get_brightness, 5037 .update_status = amdgpu_dm_backlight_update_status, 5038 }; 5039 5040 static void 5041 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 5042 { 5043 struct drm_device *drm = aconnector->base.dev; 5044 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 5045 struct backlight_properties props = { 0 }; 5046 struct amdgpu_dm_backlight_caps *caps; 5047 char bl_name[16]; 5048 int min, max; 5049 5050 if (aconnector->bl_idx == -1) 5051 return; 5052 5053 if (!acpi_video_backlight_use_native()) { 5054 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 5055 /* Try registering an ACPI video backlight device instead. */ 5056 acpi_video_register_backlight(); 5057 return; 5058 } 5059 5060 caps = &dm->backlight_caps[aconnector->bl_idx]; 5061 if (get_brightness_range(caps, &min, &max)) { 5062 if (power_supply_is_system_supplied() > 0) 5063 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100); 5064 else 5065 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100); 5066 /* min is zero, so max needs to be adjusted */ 5067 props.max_brightness = max - min; 5068 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max, 5069 caps->ac_level, caps->dc_level); 5070 } else 5071 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL; 5072 5073 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) { 5074 drm_info(drm, "Using custom brightness curve\n"); 5075 props.scale = BACKLIGHT_SCALE_NON_LINEAR; 5076 } else 5077 props.scale = BACKLIGHT_SCALE_LINEAR; 5078 props.type = BACKLIGHT_RAW; 5079 5080 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 5081 drm->primary->index + aconnector->bl_idx); 5082 5083 dm->backlight_dev[aconnector->bl_idx] = 5084 backlight_device_register(bl_name, aconnector->base.kdev, dm, 5085 &amdgpu_dm_backlight_ops, &props); 5086 dm->brightness[aconnector->bl_idx] = props.brightness; 5087 5088 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 5089 drm_err(drm, "DM: Backlight registration failed!\n"); 5090 dm->backlight_dev[aconnector->bl_idx] = NULL; 5091 } else 5092 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name); 5093 } 5094 5095 static int initialize_plane(struct amdgpu_display_manager *dm, 5096 struct amdgpu_mode_info *mode_info, int plane_id, 5097 enum drm_plane_type plane_type, 5098 const struct dc_plane_cap *plane_cap) 5099 { 5100 struct drm_plane *plane; 5101 unsigned long possible_crtcs; 5102 int ret = 0; 5103 5104 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 5105 if (!plane) { 5106 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n"); 5107 return -ENOMEM; 5108 } 5109 plane->type = plane_type; 5110 5111 /* 5112 * HACK: IGT tests expect that the primary plane for a CRTC 5113 * can only have one possible CRTC. Only expose support for 5114 * any CRTC if they're not going to be used as a primary plane 5115 * for a CRTC - like overlay or underlay planes. 5116 */ 5117 possible_crtcs = 1 << plane_id; 5118 if (plane_id >= dm->dc->caps.max_streams) 5119 possible_crtcs = 0xff; 5120 5121 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 5122 5123 if (ret) { 5124 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n"); 5125 kfree(plane); 5126 return ret; 5127 } 5128 5129 if (mode_info) 5130 mode_info->planes[plane_id] = plane; 5131 5132 return ret; 5133 } 5134 5135 5136 static void setup_backlight_device(struct amdgpu_display_manager *dm, 5137 struct amdgpu_dm_connector *aconnector) 5138 { 5139 struct dc_link *link = aconnector->dc_link; 5140 int bl_idx = dm->num_of_edps; 5141 5142 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 5143 link->type == dc_connection_none) 5144 return; 5145 5146 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 5147 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 5148 return; 5149 } 5150 5151 aconnector->bl_idx = bl_idx; 5152 5153 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5154 dm->backlight_link[bl_idx] = link; 5155 dm->num_of_edps++; 5156 5157 update_connector_ext_caps(aconnector); 5158 } 5159 5160 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 5161 5162 /* 5163 * In this architecture, the association 5164 * connector -> encoder -> crtc 5165 * id not really requried. The crtc and connector will hold the 5166 * display_index as an abstraction to use with DAL component 5167 * 5168 * Returns 0 on success 5169 */ 5170 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 5171 { 5172 struct amdgpu_display_manager *dm = &adev->dm; 5173 s32 i; 5174 struct amdgpu_dm_connector *aconnector = NULL; 5175 struct amdgpu_encoder *aencoder = NULL; 5176 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5177 u32 link_cnt; 5178 s32 primary_planes; 5179 enum dc_connection_type new_connection_type = dc_connection_none; 5180 const struct dc_plane_cap *plane; 5181 bool psr_feature_enabled = false; 5182 bool replay_feature_enabled = false; 5183 int max_overlay = dm->dc->caps.max_slave_planes; 5184 5185 dm->display_indexes_num = dm->dc->caps.max_streams; 5186 /* Update the actual used number of crtc */ 5187 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 5188 5189 amdgpu_dm_set_irq_funcs(adev); 5190 5191 link_cnt = dm->dc->caps.max_links; 5192 if (amdgpu_dm_mode_config_init(dm->adev)) { 5193 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n"); 5194 return -EINVAL; 5195 } 5196 5197 /* There is one primary plane per CRTC */ 5198 primary_planes = dm->dc->caps.max_streams; 5199 if (primary_planes > AMDGPU_MAX_PLANES) { 5200 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n"); 5201 return -EINVAL; 5202 } 5203 5204 /* 5205 * Initialize primary planes, implicit planes for legacy IOCTLS. 5206 * Order is reversed to match iteration order in atomic check. 5207 */ 5208 for (i = (primary_planes - 1); i >= 0; i--) { 5209 plane = &dm->dc->caps.planes[i]; 5210 5211 if (initialize_plane(dm, mode_info, i, 5212 DRM_PLANE_TYPE_PRIMARY, plane)) { 5213 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n"); 5214 goto fail; 5215 } 5216 } 5217 5218 /* 5219 * Initialize overlay planes, index starting after primary planes. 5220 * These planes have a higher DRM index than the primary planes since 5221 * they should be considered as having a higher z-order. 5222 * Order is reversed to match iteration order in atomic check. 5223 * 5224 * Only support DCN for now, and only expose one so we don't encourage 5225 * userspace to use up all the pipes. 5226 */ 5227 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 5228 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 5229 5230 /* Do not create overlay if MPO disabled */ 5231 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 5232 break; 5233 5234 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 5235 continue; 5236 5237 if (!plane->pixel_format_support.argb8888) 5238 continue; 5239 5240 if (max_overlay-- == 0) 5241 break; 5242 5243 if (initialize_plane(dm, NULL, primary_planes + i, 5244 DRM_PLANE_TYPE_OVERLAY, plane)) { 5245 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n"); 5246 goto fail; 5247 } 5248 } 5249 5250 for (i = 0; i < dm->dc->caps.max_streams; i++) 5251 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 5252 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n"); 5253 goto fail; 5254 } 5255 5256 /* Use Outbox interrupt */ 5257 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5258 case IP_VERSION(3, 0, 0): 5259 case IP_VERSION(3, 1, 2): 5260 case IP_VERSION(3, 1, 3): 5261 case IP_VERSION(3, 1, 4): 5262 case IP_VERSION(3, 1, 5): 5263 case IP_VERSION(3, 1, 6): 5264 case IP_VERSION(3, 2, 0): 5265 case IP_VERSION(3, 2, 1): 5266 case IP_VERSION(2, 1, 0): 5267 case IP_VERSION(3, 5, 0): 5268 case IP_VERSION(3, 5, 1): 5269 case IP_VERSION(3, 6, 0): 5270 case IP_VERSION(4, 0, 1): 5271 if (register_outbox_irq_handlers(dm->adev)) { 5272 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5273 goto fail; 5274 } 5275 break; 5276 default: 5277 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 5278 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5279 } 5280 5281 /* Determine whether to enable PSR support by default. */ 5282 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 5283 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5284 case IP_VERSION(3, 1, 2): 5285 case IP_VERSION(3, 1, 3): 5286 case IP_VERSION(3, 1, 4): 5287 case IP_VERSION(3, 1, 5): 5288 case IP_VERSION(3, 1, 6): 5289 case IP_VERSION(3, 2, 0): 5290 case IP_VERSION(3, 2, 1): 5291 case IP_VERSION(3, 5, 0): 5292 case IP_VERSION(3, 5, 1): 5293 case IP_VERSION(3, 6, 0): 5294 case IP_VERSION(4, 0, 1): 5295 psr_feature_enabled = true; 5296 break; 5297 default: 5298 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 5299 break; 5300 } 5301 } 5302 5303 /* Determine whether to enable Replay support by default. */ 5304 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) { 5305 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5306 case IP_VERSION(3, 1, 4): 5307 case IP_VERSION(3, 2, 0): 5308 case IP_VERSION(3, 2, 1): 5309 case IP_VERSION(3, 5, 0): 5310 case IP_VERSION(3, 5, 1): 5311 case IP_VERSION(3, 6, 0): 5312 replay_feature_enabled = true; 5313 break; 5314 5315 default: 5316 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK; 5317 break; 5318 } 5319 } 5320 5321 if (link_cnt > MAX_LINKS) { 5322 drm_err(adev_to_drm(adev), 5323 "KMS: Cannot support more than %d display indexes\n", 5324 MAX_LINKS); 5325 goto fail; 5326 } 5327 5328 /* loops over all connectors on the board */ 5329 for (i = 0; i < link_cnt; i++) { 5330 struct dc_link *link = NULL; 5331 5332 link = dc_get_link_at_index(dm->dc, i); 5333 5334 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) { 5335 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL); 5336 5337 if (!wbcon) { 5338 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n"); 5339 continue; 5340 } 5341 5342 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) { 5343 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n"); 5344 kfree(wbcon); 5345 continue; 5346 } 5347 5348 link->psr_settings.psr_feature_enabled = false; 5349 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED; 5350 5351 continue; 5352 } 5353 5354 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 5355 if (!aconnector) 5356 goto fail; 5357 5358 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 5359 if (!aencoder) 5360 goto fail; 5361 5362 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 5363 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n"); 5364 goto fail; 5365 } 5366 5367 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 5368 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n"); 5369 goto fail; 5370 } 5371 5372 if (dm->hpd_rx_offload_wq) 5373 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 5374 aconnector; 5375 5376 if (!dc_link_detect_connection_type(link, &new_connection_type)) 5377 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 5378 5379 if (aconnector->base.force && new_connection_type == dc_connection_none) { 5380 emulated_link_detect(link); 5381 amdgpu_dm_update_connector_after_detect(aconnector); 5382 } else { 5383 bool ret = false; 5384 5385 mutex_lock(&dm->dc_lock); 5386 dc_exit_ips_for_hw_access(dm->dc); 5387 ret = dc_link_detect(link, DETECT_REASON_BOOT); 5388 mutex_unlock(&dm->dc_lock); 5389 5390 if (ret) { 5391 amdgpu_dm_update_connector_after_detect(aconnector); 5392 setup_backlight_device(dm, aconnector); 5393 5394 /* Disable PSR if Replay can be enabled */ 5395 if (replay_feature_enabled) 5396 if (amdgpu_dm_set_replay_caps(link, aconnector)) 5397 psr_feature_enabled = false; 5398 5399 if (psr_feature_enabled) { 5400 amdgpu_dm_set_psr_caps(link); 5401 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n", 5402 link->psr_settings.psr_feature_enabled, 5403 link->psr_settings.psr_version, 5404 link->dpcd_caps.psr_info.psr_version, 5405 link->dpcd_caps.psr_info.psr_dpcd_caps.raw, 5406 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap); 5407 } 5408 } 5409 } 5410 amdgpu_set_panel_orientation(&aconnector->base); 5411 } 5412 5413 /* Software is initialized. Now we can register interrupt handlers. */ 5414 switch (adev->asic_type) { 5415 #if defined(CONFIG_DRM_AMD_DC_SI) 5416 case CHIP_TAHITI: 5417 case CHIP_PITCAIRN: 5418 case CHIP_VERDE: 5419 case CHIP_OLAND: 5420 if (dce60_register_irq_handlers(dm->adev)) { 5421 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5422 goto fail; 5423 } 5424 break; 5425 #endif 5426 case CHIP_BONAIRE: 5427 case CHIP_HAWAII: 5428 case CHIP_KAVERI: 5429 case CHIP_KABINI: 5430 case CHIP_MULLINS: 5431 case CHIP_TONGA: 5432 case CHIP_FIJI: 5433 case CHIP_CARRIZO: 5434 case CHIP_STONEY: 5435 case CHIP_POLARIS11: 5436 case CHIP_POLARIS10: 5437 case CHIP_POLARIS12: 5438 case CHIP_VEGAM: 5439 case CHIP_VEGA10: 5440 case CHIP_VEGA12: 5441 case CHIP_VEGA20: 5442 if (dce110_register_irq_handlers(dm->adev)) { 5443 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5444 goto fail; 5445 } 5446 break; 5447 default: 5448 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5449 case IP_VERSION(1, 0, 0): 5450 case IP_VERSION(1, 0, 1): 5451 case IP_VERSION(2, 0, 2): 5452 case IP_VERSION(2, 0, 3): 5453 case IP_VERSION(2, 0, 0): 5454 case IP_VERSION(2, 1, 0): 5455 case IP_VERSION(3, 0, 0): 5456 case IP_VERSION(3, 0, 2): 5457 case IP_VERSION(3, 0, 3): 5458 case IP_VERSION(3, 0, 1): 5459 case IP_VERSION(3, 1, 2): 5460 case IP_VERSION(3, 1, 3): 5461 case IP_VERSION(3, 1, 4): 5462 case IP_VERSION(3, 1, 5): 5463 case IP_VERSION(3, 1, 6): 5464 case IP_VERSION(3, 2, 0): 5465 case IP_VERSION(3, 2, 1): 5466 case IP_VERSION(3, 5, 0): 5467 case IP_VERSION(3, 5, 1): 5468 case IP_VERSION(3, 6, 0): 5469 case IP_VERSION(4, 0, 1): 5470 if (dcn10_register_irq_handlers(dm->adev)) { 5471 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5472 goto fail; 5473 } 5474 break; 5475 default: 5476 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n", 5477 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5478 goto fail; 5479 } 5480 break; 5481 } 5482 5483 return 0; 5484 fail: 5485 kfree(aencoder); 5486 kfree(aconnector); 5487 5488 return -EINVAL; 5489 } 5490 5491 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 5492 { 5493 if (dm->atomic_obj.state) 5494 drm_atomic_private_obj_fini(&dm->atomic_obj); 5495 } 5496 5497 /****************************************************************************** 5498 * amdgpu_display_funcs functions 5499 *****************************************************************************/ 5500 5501 /* 5502 * dm_bandwidth_update - program display watermarks 5503 * 5504 * @adev: amdgpu_device pointer 5505 * 5506 * Calculate and program the display watermarks and line buffer allocation. 5507 */ 5508 static void dm_bandwidth_update(struct amdgpu_device *adev) 5509 { 5510 /* TODO: implement later */ 5511 } 5512 5513 static const struct amdgpu_display_funcs dm_display_funcs = { 5514 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 5515 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 5516 .backlight_set_level = NULL, /* never called for DC */ 5517 .backlight_get_level = NULL, /* never called for DC */ 5518 .hpd_sense = NULL,/* called unconditionally */ 5519 .hpd_set_polarity = NULL, /* called unconditionally */ 5520 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 5521 .page_flip_get_scanoutpos = 5522 dm_crtc_get_scanoutpos,/* called unconditionally */ 5523 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 5524 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 5525 }; 5526 5527 #if defined(CONFIG_DEBUG_KERNEL_DC) 5528 5529 static ssize_t s3_debug_store(struct device *device, 5530 struct device_attribute *attr, 5531 const char *buf, 5532 size_t count) 5533 { 5534 int ret; 5535 int s3_state; 5536 struct drm_device *drm_dev = dev_get_drvdata(device); 5537 struct amdgpu_device *adev = drm_to_adev(drm_dev); 5538 struct amdgpu_ip_block *ip_block; 5539 5540 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE); 5541 if (!ip_block) 5542 return -EINVAL; 5543 5544 ret = kstrtoint(buf, 0, &s3_state); 5545 5546 if (ret == 0) { 5547 if (s3_state) { 5548 dm_resume(ip_block); 5549 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 5550 } else 5551 dm_suspend(ip_block); 5552 } 5553 5554 return ret == 0 ? count : 0; 5555 } 5556 5557 DEVICE_ATTR_WO(s3_debug); 5558 5559 #endif 5560 5561 static int dm_init_microcode(struct amdgpu_device *adev) 5562 { 5563 char *fw_name_dmub; 5564 int r; 5565 5566 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5567 case IP_VERSION(2, 1, 0): 5568 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 5569 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 5570 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 5571 break; 5572 case IP_VERSION(3, 0, 0): 5573 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 5574 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 5575 else 5576 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 5577 break; 5578 case IP_VERSION(3, 0, 1): 5579 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 5580 break; 5581 case IP_VERSION(3, 0, 2): 5582 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 5583 break; 5584 case IP_VERSION(3, 0, 3): 5585 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 5586 break; 5587 case IP_VERSION(3, 1, 2): 5588 case IP_VERSION(3, 1, 3): 5589 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 5590 break; 5591 case IP_VERSION(3, 1, 4): 5592 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 5593 break; 5594 case IP_VERSION(3, 1, 5): 5595 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 5596 break; 5597 case IP_VERSION(3, 1, 6): 5598 fw_name_dmub = FIRMWARE_DCN316_DMUB; 5599 break; 5600 case IP_VERSION(3, 2, 0): 5601 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 5602 break; 5603 case IP_VERSION(3, 2, 1): 5604 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 5605 break; 5606 case IP_VERSION(3, 5, 0): 5607 fw_name_dmub = FIRMWARE_DCN_35_DMUB; 5608 break; 5609 case IP_VERSION(3, 5, 1): 5610 fw_name_dmub = FIRMWARE_DCN_351_DMUB; 5611 break; 5612 case IP_VERSION(3, 6, 0): 5613 fw_name_dmub = FIRMWARE_DCN_36_DMUB; 5614 break; 5615 case IP_VERSION(4, 0, 1): 5616 fw_name_dmub = FIRMWARE_DCN_401_DMUB; 5617 break; 5618 default: 5619 /* ASIC doesn't support DMUB. */ 5620 return 0; 5621 } 5622 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED, 5623 "%s", fw_name_dmub); 5624 return r; 5625 } 5626 5627 static int dm_early_init(struct amdgpu_ip_block *ip_block) 5628 { 5629 struct amdgpu_device *adev = ip_block->adev; 5630 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5631 struct atom_context *ctx = mode_info->atom_context; 5632 int index = GetIndexIntoMasterTable(DATA, Object_Header); 5633 u16 data_offset; 5634 5635 /* if there is no object header, skip DM */ 5636 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 5637 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 5638 drm_info(adev_to_drm(adev), "No object header, skipping DM\n"); 5639 return -ENOENT; 5640 } 5641 5642 switch (adev->asic_type) { 5643 #if defined(CONFIG_DRM_AMD_DC_SI) 5644 case CHIP_TAHITI: 5645 case CHIP_PITCAIRN: 5646 case CHIP_VERDE: 5647 adev->mode_info.num_crtc = 6; 5648 adev->mode_info.num_hpd = 6; 5649 adev->mode_info.num_dig = 6; 5650 break; 5651 case CHIP_OLAND: 5652 adev->mode_info.num_crtc = 2; 5653 adev->mode_info.num_hpd = 2; 5654 adev->mode_info.num_dig = 2; 5655 break; 5656 #endif 5657 case CHIP_BONAIRE: 5658 case CHIP_HAWAII: 5659 adev->mode_info.num_crtc = 6; 5660 adev->mode_info.num_hpd = 6; 5661 adev->mode_info.num_dig = 6; 5662 break; 5663 case CHIP_KAVERI: 5664 adev->mode_info.num_crtc = 4; 5665 adev->mode_info.num_hpd = 6; 5666 adev->mode_info.num_dig = 7; 5667 break; 5668 case CHIP_KABINI: 5669 case CHIP_MULLINS: 5670 adev->mode_info.num_crtc = 2; 5671 adev->mode_info.num_hpd = 6; 5672 adev->mode_info.num_dig = 6; 5673 break; 5674 case CHIP_FIJI: 5675 case CHIP_TONGA: 5676 adev->mode_info.num_crtc = 6; 5677 adev->mode_info.num_hpd = 6; 5678 adev->mode_info.num_dig = 7; 5679 break; 5680 case CHIP_CARRIZO: 5681 adev->mode_info.num_crtc = 3; 5682 adev->mode_info.num_hpd = 6; 5683 adev->mode_info.num_dig = 9; 5684 break; 5685 case CHIP_STONEY: 5686 adev->mode_info.num_crtc = 2; 5687 adev->mode_info.num_hpd = 6; 5688 adev->mode_info.num_dig = 9; 5689 break; 5690 case CHIP_POLARIS11: 5691 case CHIP_POLARIS12: 5692 adev->mode_info.num_crtc = 5; 5693 adev->mode_info.num_hpd = 5; 5694 adev->mode_info.num_dig = 5; 5695 break; 5696 case CHIP_POLARIS10: 5697 case CHIP_VEGAM: 5698 adev->mode_info.num_crtc = 6; 5699 adev->mode_info.num_hpd = 6; 5700 adev->mode_info.num_dig = 6; 5701 break; 5702 case CHIP_VEGA10: 5703 case CHIP_VEGA12: 5704 case CHIP_VEGA20: 5705 adev->mode_info.num_crtc = 6; 5706 adev->mode_info.num_hpd = 6; 5707 adev->mode_info.num_dig = 6; 5708 break; 5709 default: 5710 5711 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5712 case IP_VERSION(2, 0, 2): 5713 case IP_VERSION(3, 0, 0): 5714 adev->mode_info.num_crtc = 6; 5715 adev->mode_info.num_hpd = 6; 5716 adev->mode_info.num_dig = 6; 5717 break; 5718 case IP_VERSION(2, 0, 0): 5719 case IP_VERSION(3, 0, 2): 5720 adev->mode_info.num_crtc = 5; 5721 adev->mode_info.num_hpd = 5; 5722 adev->mode_info.num_dig = 5; 5723 break; 5724 case IP_VERSION(2, 0, 3): 5725 case IP_VERSION(3, 0, 3): 5726 adev->mode_info.num_crtc = 2; 5727 adev->mode_info.num_hpd = 2; 5728 adev->mode_info.num_dig = 2; 5729 break; 5730 case IP_VERSION(1, 0, 0): 5731 case IP_VERSION(1, 0, 1): 5732 case IP_VERSION(3, 0, 1): 5733 case IP_VERSION(2, 1, 0): 5734 case IP_VERSION(3, 1, 2): 5735 case IP_VERSION(3, 1, 3): 5736 case IP_VERSION(3, 1, 4): 5737 case IP_VERSION(3, 1, 5): 5738 case IP_VERSION(3, 1, 6): 5739 case IP_VERSION(3, 2, 0): 5740 case IP_VERSION(3, 2, 1): 5741 case IP_VERSION(3, 5, 0): 5742 case IP_VERSION(3, 5, 1): 5743 case IP_VERSION(3, 6, 0): 5744 case IP_VERSION(4, 0, 1): 5745 adev->mode_info.num_crtc = 4; 5746 adev->mode_info.num_hpd = 4; 5747 adev->mode_info.num_dig = 4; 5748 break; 5749 default: 5750 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n", 5751 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5752 return -EINVAL; 5753 } 5754 break; 5755 } 5756 5757 if (adev->mode_info.funcs == NULL) 5758 adev->mode_info.funcs = &dm_display_funcs; 5759 5760 /* 5761 * Note: Do NOT change adev->audio_endpt_rreg and 5762 * adev->audio_endpt_wreg because they are initialised in 5763 * amdgpu_device_init() 5764 */ 5765 #if defined(CONFIG_DEBUG_KERNEL_DC) 5766 device_create_file( 5767 adev_to_drm(adev)->dev, 5768 &dev_attr_s3_debug); 5769 #endif 5770 adev->dc_enabled = true; 5771 5772 return dm_init_microcode(adev); 5773 } 5774 5775 static bool modereset_required(struct drm_crtc_state *crtc_state) 5776 { 5777 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 5778 } 5779 5780 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 5781 { 5782 drm_encoder_cleanup(encoder); 5783 kfree(encoder); 5784 } 5785 5786 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 5787 .destroy = amdgpu_dm_encoder_destroy, 5788 }; 5789 5790 static int 5791 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 5792 const enum surface_pixel_format format, 5793 enum dc_color_space *color_space) 5794 { 5795 bool full_range; 5796 5797 *color_space = COLOR_SPACE_SRGB; 5798 5799 /* DRM color properties only affect non-RGB formats. */ 5800 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 5801 return 0; 5802 5803 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 5804 5805 switch (plane_state->color_encoding) { 5806 case DRM_COLOR_YCBCR_BT601: 5807 if (full_range) 5808 *color_space = COLOR_SPACE_YCBCR601; 5809 else 5810 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 5811 break; 5812 5813 case DRM_COLOR_YCBCR_BT709: 5814 if (full_range) 5815 *color_space = COLOR_SPACE_YCBCR709; 5816 else 5817 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 5818 break; 5819 5820 case DRM_COLOR_YCBCR_BT2020: 5821 if (full_range) 5822 *color_space = COLOR_SPACE_2020_YCBCR_FULL; 5823 else 5824 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 5825 break; 5826 5827 default: 5828 return -EINVAL; 5829 } 5830 5831 return 0; 5832 } 5833 5834 static int 5835 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 5836 const struct drm_plane_state *plane_state, 5837 const u64 tiling_flags, 5838 struct dc_plane_info *plane_info, 5839 struct dc_plane_address *address, 5840 bool tmz_surface) 5841 { 5842 const struct drm_framebuffer *fb = plane_state->fb; 5843 const struct amdgpu_framebuffer *afb = 5844 to_amdgpu_framebuffer(plane_state->fb); 5845 int ret; 5846 5847 memset(plane_info, 0, sizeof(*plane_info)); 5848 5849 switch (fb->format->format) { 5850 case DRM_FORMAT_C8: 5851 plane_info->format = 5852 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 5853 break; 5854 case DRM_FORMAT_RGB565: 5855 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 5856 break; 5857 case DRM_FORMAT_XRGB8888: 5858 case DRM_FORMAT_ARGB8888: 5859 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 5860 break; 5861 case DRM_FORMAT_XRGB2101010: 5862 case DRM_FORMAT_ARGB2101010: 5863 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 5864 break; 5865 case DRM_FORMAT_XBGR2101010: 5866 case DRM_FORMAT_ABGR2101010: 5867 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 5868 break; 5869 case DRM_FORMAT_XBGR8888: 5870 case DRM_FORMAT_ABGR8888: 5871 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 5872 break; 5873 case DRM_FORMAT_NV21: 5874 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 5875 break; 5876 case DRM_FORMAT_NV12: 5877 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 5878 break; 5879 case DRM_FORMAT_P010: 5880 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 5881 break; 5882 case DRM_FORMAT_XRGB16161616F: 5883 case DRM_FORMAT_ARGB16161616F: 5884 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 5885 break; 5886 case DRM_FORMAT_XBGR16161616F: 5887 case DRM_FORMAT_ABGR16161616F: 5888 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 5889 break; 5890 case DRM_FORMAT_XRGB16161616: 5891 case DRM_FORMAT_ARGB16161616: 5892 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 5893 break; 5894 case DRM_FORMAT_XBGR16161616: 5895 case DRM_FORMAT_ABGR16161616: 5896 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 5897 break; 5898 default: 5899 drm_err(adev_to_drm(adev), 5900 "Unsupported screen format %p4cc\n", 5901 &fb->format->format); 5902 return -EINVAL; 5903 } 5904 5905 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5906 case DRM_MODE_ROTATE_0: 5907 plane_info->rotation = ROTATION_ANGLE_0; 5908 break; 5909 case DRM_MODE_ROTATE_90: 5910 plane_info->rotation = ROTATION_ANGLE_90; 5911 break; 5912 case DRM_MODE_ROTATE_180: 5913 plane_info->rotation = ROTATION_ANGLE_180; 5914 break; 5915 case DRM_MODE_ROTATE_270: 5916 plane_info->rotation = ROTATION_ANGLE_270; 5917 break; 5918 default: 5919 plane_info->rotation = ROTATION_ANGLE_0; 5920 break; 5921 } 5922 5923 5924 plane_info->visible = true; 5925 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5926 5927 plane_info->layer_index = plane_state->normalized_zpos; 5928 5929 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5930 &plane_info->color_space); 5931 if (ret) 5932 return ret; 5933 5934 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5935 plane_info->rotation, tiling_flags, 5936 &plane_info->tiling_info, 5937 &plane_info->plane_size, 5938 &plane_info->dcc, address, 5939 tmz_surface); 5940 if (ret) 5941 return ret; 5942 5943 amdgpu_dm_plane_fill_blending_from_plane_state( 5944 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5945 &plane_info->global_alpha, &plane_info->global_alpha_value); 5946 5947 return 0; 5948 } 5949 5950 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5951 struct dc_plane_state *dc_plane_state, 5952 struct drm_plane_state *plane_state, 5953 struct drm_crtc_state *crtc_state) 5954 { 5955 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5956 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5957 struct dc_scaling_info scaling_info; 5958 struct dc_plane_info plane_info; 5959 int ret; 5960 5961 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5962 if (ret) 5963 return ret; 5964 5965 dc_plane_state->src_rect = scaling_info.src_rect; 5966 dc_plane_state->dst_rect = scaling_info.dst_rect; 5967 dc_plane_state->clip_rect = scaling_info.clip_rect; 5968 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5969 5970 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5971 afb->tiling_flags, 5972 &plane_info, 5973 &dc_plane_state->address, 5974 afb->tmz_surface); 5975 if (ret) 5976 return ret; 5977 5978 dc_plane_state->format = plane_info.format; 5979 dc_plane_state->color_space = plane_info.color_space; 5980 dc_plane_state->format = plane_info.format; 5981 dc_plane_state->plane_size = plane_info.plane_size; 5982 dc_plane_state->rotation = plane_info.rotation; 5983 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5984 dc_plane_state->stereo_format = plane_info.stereo_format; 5985 dc_plane_state->tiling_info = plane_info.tiling_info; 5986 dc_plane_state->visible = plane_info.visible; 5987 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5988 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5989 dc_plane_state->global_alpha = plane_info.global_alpha; 5990 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5991 dc_plane_state->dcc = plane_info.dcc; 5992 dc_plane_state->layer_index = plane_info.layer_index; 5993 dc_plane_state->flip_int_enabled = true; 5994 5995 /* 5996 * Always set input transfer function, since plane state is refreshed 5997 * every time. 5998 */ 5999 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, 6000 plane_state, 6001 dc_plane_state); 6002 if (ret) 6003 return ret; 6004 6005 return 0; 6006 } 6007 6008 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 6009 struct rect *dirty_rect, int32_t x, 6010 s32 y, s32 width, s32 height, 6011 int *i, bool ffu) 6012 { 6013 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 6014 6015 dirty_rect->x = x; 6016 dirty_rect->y = y; 6017 dirty_rect->width = width; 6018 dirty_rect->height = height; 6019 6020 if (ffu) 6021 drm_dbg(plane->dev, 6022 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 6023 plane->base.id, width, height); 6024 else 6025 drm_dbg(plane->dev, 6026 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 6027 plane->base.id, x, y, width, height); 6028 6029 (*i)++; 6030 } 6031 6032 /** 6033 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 6034 * 6035 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 6036 * remote fb 6037 * @old_plane_state: Old state of @plane 6038 * @new_plane_state: New state of @plane 6039 * @crtc_state: New state of CRTC connected to the @plane 6040 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 6041 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled. 6042 * If PSR SU is enabled and damage clips are available, only the regions of the screen 6043 * that have changed will be updated. If PSR SU is not enabled, 6044 * or if damage clips are not available, the entire screen will be updated. 6045 * @dirty_regions_changed: dirty regions changed 6046 * 6047 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 6048 * (referred to as "damage clips" in DRM nomenclature) that require updating on 6049 * the eDP remote buffer. The responsibility of specifying the dirty regions is 6050 * amdgpu_dm's. 6051 * 6052 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 6053 * plane with regions that require flushing to the eDP remote buffer. In 6054 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 6055 * implicitly provide damage clips without any client support via the plane 6056 * bounds. 6057 */ 6058 static void fill_dc_dirty_rects(struct drm_plane *plane, 6059 struct drm_plane_state *old_plane_state, 6060 struct drm_plane_state *new_plane_state, 6061 struct drm_crtc_state *crtc_state, 6062 struct dc_flip_addrs *flip_addrs, 6063 bool is_psr_su, 6064 bool *dirty_regions_changed) 6065 { 6066 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6067 struct rect *dirty_rects = flip_addrs->dirty_rects; 6068 u32 num_clips; 6069 struct drm_mode_rect *clips; 6070 bool bb_changed; 6071 bool fb_changed; 6072 u32 i = 0; 6073 *dirty_regions_changed = false; 6074 6075 /* 6076 * Cursor plane has it's own dirty rect update interface. See 6077 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 6078 */ 6079 if (plane->type == DRM_PLANE_TYPE_CURSOR) 6080 return; 6081 6082 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 6083 goto ffu; 6084 6085 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 6086 clips = drm_plane_get_damage_clips(new_plane_state); 6087 6088 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 && 6089 is_psr_su))) 6090 goto ffu; 6091 6092 if (!dm_crtc_state->mpo_requested) { 6093 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 6094 goto ffu; 6095 6096 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 6097 fill_dc_dirty_rect(new_plane_state->plane, 6098 &dirty_rects[flip_addrs->dirty_rect_count], 6099 clips->x1, clips->y1, 6100 clips->x2 - clips->x1, clips->y2 - clips->y1, 6101 &flip_addrs->dirty_rect_count, 6102 false); 6103 return; 6104 } 6105 6106 /* 6107 * MPO is requested. Add entire plane bounding box to dirty rects if 6108 * flipped to or damaged. 6109 * 6110 * If plane is moved or resized, also add old bounding box to dirty 6111 * rects. 6112 */ 6113 fb_changed = old_plane_state->fb->base.id != 6114 new_plane_state->fb->base.id; 6115 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 6116 old_plane_state->crtc_y != new_plane_state->crtc_y || 6117 old_plane_state->crtc_w != new_plane_state->crtc_w || 6118 old_plane_state->crtc_h != new_plane_state->crtc_h); 6119 6120 drm_dbg(plane->dev, 6121 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 6122 new_plane_state->plane->base.id, 6123 bb_changed, fb_changed, num_clips); 6124 6125 *dirty_regions_changed = bb_changed; 6126 6127 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 6128 goto ffu; 6129 6130 if (bb_changed) { 6131 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6132 new_plane_state->crtc_x, 6133 new_plane_state->crtc_y, 6134 new_plane_state->crtc_w, 6135 new_plane_state->crtc_h, &i, false); 6136 6137 /* Add old plane bounding-box if plane is moved or resized */ 6138 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6139 old_plane_state->crtc_x, 6140 old_plane_state->crtc_y, 6141 old_plane_state->crtc_w, 6142 old_plane_state->crtc_h, &i, false); 6143 } 6144 6145 if (num_clips) { 6146 for (; i < num_clips; clips++) 6147 fill_dc_dirty_rect(new_plane_state->plane, 6148 &dirty_rects[i], clips->x1, 6149 clips->y1, clips->x2 - clips->x1, 6150 clips->y2 - clips->y1, &i, false); 6151 } else if (fb_changed && !bb_changed) { 6152 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6153 new_plane_state->crtc_x, 6154 new_plane_state->crtc_y, 6155 new_plane_state->crtc_w, 6156 new_plane_state->crtc_h, &i, false); 6157 } 6158 6159 flip_addrs->dirty_rect_count = i; 6160 return; 6161 6162 ffu: 6163 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 6164 dm_crtc_state->base.mode.crtc_hdisplay, 6165 dm_crtc_state->base.mode.crtc_vdisplay, 6166 &flip_addrs->dirty_rect_count, true); 6167 } 6168 6169 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 6170 const struct dm_connector_state *dm_state, 6171 struct dc_stream_state *stream) 6172 { 6173 enum amdgpu_rmx_type rmx_type; 6174 6175 struct rect src = { 0 }; /* viewport in composition space*/ 6176 struct rect dst = { 0 }; /* stream addressable area */ 6177 6178 /* no mode. nothing to be done */ 6179 if (!mode) 6180 return; 6181 6182 /* Full screen scaling by default */ 6183 src.width = mode->hdisplay; 6184 src.height = mode->vdisplay; 6185 dst.width = stream->timing.h_addressable; 6186 dst.height = stream->timing.v_addressable; 6187 6188 if (dm_state) { 6189 rmx_type = dm_state->scaling; 6190 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 6191 if (src.width * dst.height < 6192 src.height * dst.width) { 6193 /* height needs less upscaling/more downscaling */ 6194 dst.width = src.width * 6195 dst.height / src.height; 6196 } else { 6197 /* width needs less upscaling/more downscaling */ 6198 dst.height = src.height * 6199 dst.width / src.width; 6200 } 6201 } else if (rmx_type == RMX_CENTER) { 6202 dst = src; 6203 } 6204 6205 dst.x = (stream->timing.h_addressable - dst.width) / 2; 6206 dst.y = (stream->timing.v_addressable - dst.height) / 2; 6207 6208 if (dm_state->underscan_enable) { 6209 dst.x += dm_state->underscan_hborder / 2; 6210 dst.y += dm_state->underscan_vborder / 2; 6211 dst.width -= dm_state->underscan_hborder; 6212 dst.height -= dm_state->underscan_vborder; 6213 } 6214 } 6215 6216 stream->src = src; 6217 stream->dst = dst; 6218 6219 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 6220 dst.x, dst.y, dst.width, dst.height); 6221 6222 } 6223 6224 static enum dc_color_depth 6225 convert_color_depth_from_display_info(const struct drm_connector *connector, 6226 bool is_y420, int requested_bpc) 6227 { 6228 u8 bpc; 6229 6230 if (is_y420) { 6231 bpc = 8; 6232 6233 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 6234 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 6235 bpc = 16; 6236 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 6237 bpc = 12; 6238 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 6239 bpc = 10; 6240 } else { 6241 bpc = (uint8_t)connector->display_info.bpc; 6242 /* Assume 8 bpc by default if no bpc is specified. */ 6243 bpc = bpc ? bpc : 8; 6244 } 6245 6246 if (requested_bpc > 0) { 6247 /* 6248 * Cap display bpc based on the user requested value. 6249 * 6250 * The value for state->max_bpc may not correctly updated 6251 * depending on when the connector gets added to the state 6252 * or if this was called outside of atomic check, so it 6253 * can't be used directly. 6254 */ 6255 bpc = min_t(u8, bpc, requested_bpc); 6256 6257 /* Round down to the nearest even number. */ 6258 bpc = bpc - (bpc & 1); 6259 } 6260 6261 switch (bpc) { 6262 case 0: 6263 /* 6264 * Temporary Work around, DRM doesn't parse color depth for 6265 * EDID revision before 1.4 6266 * TODO: Fix edid parsing 6267 */ 6268 return COLOR_DEPTH_888; 6269 case 6: 6270 return COLOR_DEPTH_666; 6271 case 8: 6272 return COLOR_DEPTH_888; 6273 case 10: 6274 return COLOR_DEPTH_101010; 6275 case 12: 6276 return COLOR_DEPTH_121212; 6277 case 14: 6278 return COLOR_DEPTH_141414; 6279 case 16: 6280 return COLOR_DEPTH_161616; 6281 default: 6282 return COLOR_DEPTH_UNDEFINED; 6283 } 6284 } 6285 6286 static enum dc_aspect_ratio 6287 get_aspect_ratio(const struct drm_display_mode *mode_in) 6288 { 6289 /* 1-1 mapping, since both enums follow the HDMI spec. */ 6290 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 6291 } 6292 6293 static enum dc_color_space 6294 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 6295 const struct drm_connector_state *connector_state) 6296 { 6297 enum dc_color_space color_space = COLOR_SPACE_SRGB; 6298 6299 switch (connector_state->colorspace) { 6300 case DRM_MODE_COLORIMETRY_BT601_YCC: 6301 if (dc_crtc_timing->flags.Y_ONLY) 6302 color_space = COLOR_SPACE_YCBCR601_LIMITED; 6303 else 6304 color_space = COLOR_SPACE_YCBCR601; 6305 break; 6306 case DRM_MODE_COLORIMETRY_BT709_YCC: 6307 if (dc_crtc_timing->flags.Y_ONLY) 6308 color_space = COLOR_SPACE_YCBCR709_LIMITED; 6309 else 6310 color_space = COLOR_SPACE_YCBCR709; 6311 break; 6312 case DRM_MODE_COLORIMETRY_OPRGB: 6313 color_space = COLOR_SPACE_ADOBERGB; 6314 break; 6315 case DRM_MODE_COLORIMETRY_BT2020_RGB: 6316 case DRM_MODE_COLORIMETRY_BT2020_YCC: 6317 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 6318 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 6319 else 6320 color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 6321 break; 6322 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 6323 default: 6324 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 6325 color_space = COLOR_SPACE_SRGB; 6326 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED) 6327 color_space = COLOR_SPACE_SRGB_LIMITED; 6328 /* 6329 * 27030khz is the separation point between HDTV and SDTV 6330 * according to HDMI spec, we use YCbCr709 and YCbCr601 6331 * respectively 6332 */ 6333 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 6334 if (dc_crtc_timing->flags.Y_ONLY) 6335 color_space = 6336 COLOR_SPACE_YCBCR709_LIMITED; 6337 else 6338 color_space = COLOR_SPACE_YCBCR709; 6339 } else { 6340 if (dc_crtc_timing->flags.Y_ONLY) 6341 color_space = 6342 COLOR_SPACE_YCBCR601_LIMITED; 6343 else 6344 color_space = COLOR_SPACE_YCBCR601; 6345 } 6346 break; 6347 } 6348 6349 return color_space; 6350 } 6351 6352 static enum display_content_type 6353 get_output_content_type(const struct drm_connector_state *connector_state) 6354 { 6355 switch (connector_state->content_type) { 6356 default: 6357 case DRM_MODE_CONTENT_TYPE_NO_DATA: 6358 return DISPLAY_CONTENT_TYPE_NO_DATA; 6359 case DRM_MODE_CONTENT_TYPE_GRAPHICS: 6360 return DISPLAY_CONTENT_TYPE_GRAPHICS; 6361 case DRM_MODE_CONTENT_TYPE_PHOTO: 6362 return DISPLAY_CONTENT_TYPE_PHOTO; 6363 case DRM_MODE_CONTENT_TYPE_CINEMA: 6364 return DISPLAY_CONTENT_TYPE_CINEMA; 6365 case DRM_MODE_CONTENT_TYPE_GAME: 6366 return DISPLAY_CONTENT_TYPE_GAME; 6367 } 6368 } 6369 6370 static bool adjust_colour_depth_from_display_info( 6371 struct dc_crtc_timing *timing_out, 6372 const struct drm_display_info *info) 6373 { 6374 enum dc_color_depth depth = timing_out->display_color_depth; 6375 int normalized_clk; 6376 6377 do { 6378 normalized_clk = timing_out->pix_clk_100hz / 10; 6379 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 6380 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 6381 normalized_clk /= 2; 6382 /* Adjusting pix clock following on HDMI spec based on colour depth */ 6383 switch (depth) { 6384 case COLOR_DEPTH_888: 6385 break; 6386 case COLOR_DEPTH_101010: 6387 normalized_clk = (normalized_clk * 30) / 24; 6388 break; 6389 case COLOR_DEPTH_121212: 6390 normalized_clk = (normalized_clk * 36) / 24; 6391 break; 6392 case COLOR_DEPTH_161616: 6393 normalized_clk = (normalized_clk * 48) / 24; 6394 break; 6395 default: 6396 /* The above depths are the only ones valid for HDMI. */ 6397 return false; 6398 } 6399 if (normalized_clk <= info->max_tmds_clock) { 6400 timing_out->display_color_depth = depth; 6401 return true; 6402 } 6403 } while (--depth > COLOR_DEPTH_666); 6404 return false; 6405 } 6406 6407 static void fill_stream_properties_from_drm_display_mode( 6408 struct dc_stream_state *stream, 6409 const struct drm_display_mode *mode_in, 6410 const struct drm_connector *connector, 6411 const struct drm_connector_state *connector_state, 6412 const struct dc_stream_state *old_stream, 6413 int requested_bpc) 6414 { 6415 struct dc_crtc_timing *timing_out = &stream->timing; 6416 const struct drm_display_info *info = &connector->display_info; 6417 struct amdgpu_dm_connector *aconnector = NULL; 6418 struct hdmi_vendor_infoframe hv_frame; 6419 struct hdmi_avi_infoframe avi_frame; 6420 ssize_t err; 6421 6422 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 6423 aconnector = to_amdgpu_dm_connector(connector); 6424 6425 memset(&hv_frame, 0, sizeof(hv_frame)); 6426 memset(&avi_frame, 0, sizeof(avi_frame)); 6427 6428 timing_out->h_border_left = 0; 6429 timing_out->h_border_right = 0; 6430 timing_out->v_border_top = 0; 6431 timing_out->v_border_bottom = 0; 6432 /* TODO: un-hardcode */ 6433 if (drm_mode_is_420_only(info, mode_in) 6434 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6435 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6436 else if (drm_mode_is_420_also(info, mode_in) 6437 && aconnector 6438 && aconnector->force_yuv420_output) 6439 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6440 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422) 6441 && aconnector 6442 && aconnector->force_yuv422_output) 6443 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422; 6444 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 6445 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6446 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 6447 else 6448 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 6449 6450 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 6451 timing_out->display_color_depth = convert_color_depth_from_display_info( 6452 connector, 6453 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 6454 requested_bpc); 6455 timing_out->scan_type = SCANNING_TYPE_NODATA; 6456 timing_out->hdmi_vic = 0; 6457 6458 if (old_stream) { 6459 timing_out->vic = old_stream->timing.vic; 6460 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 6461 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 6462 } else { 6463 timing_out->vic = drm_match_cea_mode(mode_in); 6464 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 6465 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 6466 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 6467 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 6468 } 6469 6470 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6471 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, 6472 (struct drm_connector *)connector, 6473 mode_in); 6474 if (err < 0) 6475 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n", 6476 connector->name, err); 6477 timing_out->vic = avi_frame.video_code; 6478 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, 6479 (struct drm_connector *)connector, 6480 mode_in); 6481 if (err < 0) 6482 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n", 6483 connector->name, err); 6484 timing_out->hdmi_vic = hv_frame.vic; 6485 } 6486 6487 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) { 6488 timing_out->h_addressable = mode_in->hdisplay; 6489 timing_out->h_total = mode_in->htotal; 6490 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 6491 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 6492 timing_out->v_total = mode_in->vtotal; 6493 timing_out->v_addressable = mode_in->vdisplay; 6494 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 6495 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 6496 timing_out->pix_clk_100hz = mode_in->clock * 10; 6497 } else { 6498 timing_out->h_addressable = mode_in->crtc_hdisplay; 6499 timing_out->h_total = mode_in->crtc_htotal; 6500 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 6501 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 6502 timing_out->v_total = mode_in->crtc_vtotal; 6503 timing_out->v_addressable = mode_in->crtc_vdisplay; 6504 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 6505 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 6506 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 6507 } 6508 6509 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 6510 6511 stream->out_transfer_func.type = TF_TYPE_PREDEFINED; 6512 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB; 6513 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6514 if (!adjust_colour_depth_from_display_info(timing_out, info) && 6515 drm_mode_is_420_also(info, mode_in) && 6516 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 6517 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6518 adjust_colour_depth_from_display_info(timing_out, info); 6519 } 6520 } 6521 6522 stream->output_color_space = get_output_color_space(timing_out, connector_state); 6523 stream->content_type = get_output_content_type(connector_state); 6524 } 6525 6526 static void fill_audio_info(struct audio_info *audio_info, 6527 const struct drm_connector *drm_connector, 6528 const struct dc_sink *dc_sink) 6529 { 6530 int i = 0; 6531 int cea_revision = 0; 6532 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 6533 6534 audio_info->manufacture_id = edid_caps->manufacturer_id; 6535 audio_info->product_id = edid_caps->product_id; 6536 6537 cea_revision = drm_connector->display_info.cea_rev; 6538 6539 strscpy(audio_info->display_name, 6540 edid_caps->display_name, 6541 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 6542 6543 if (cea_revision >= 3) { 6544 audio_info->mode_count = edid_caps->audio_mode_count; 6545 6546 for (i = 0; i < audio_info->mode_count; ++i) { 6547 audio_info->modes[i].format_code = 6548 (enum audio_format_code) 6549 (edid_caps->audio_modes[i].format_code); 6550 audio_info->modes[i].channel_count = 6551 edid_caps->audio_modes[i].channel_count; 6552 audio_info->modes[i].sample_rates.all = 6553 edid_caps->audio_modes[i].sample_rate; 6554 audio_info->modes[i].sample_size = 6555 edid_caps->audio_modes[i].sample_size; 6556 } 6557 } 6558 6559 audio_info->flags.all = edid_caps->speaker_flags; 6560 6561 /* TODO: We only check for the progressive mode, check for interlace mode too */ 6562 if (drm_connector->latency_present[0]) { 6563 audio_info->video_latency = drm_connector->video_latency[0]; 6564 audio_info->audio_latency = drm_connector->audio_latency[0]; 6565 } 6566 6567 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 6568 6569 } 6570 6571 static void 6572 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 6573 struct drm_display_mode *dst_mode) 6574 { 6575 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 6576 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 6577 dst_mode->crtc_clock = src_mode->crtc_clock; 6578 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 6579 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 6580 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 6581 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 6582 dst_mode->crtc_htotal = src_mode->crtc_htotal; 6583 dst_mode->crtc_hskew = src_mode->crtc_hskew; 6584 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 6585 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 6586 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 6587 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 6588 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 6589 } 6590 6591 static void 6592 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 6593 const struct drm_display_mode *native_mode, 6594 bool scale_enabled) 6595 { 6596 if (scale_enabled || ( 6597 native_mode->clock == drm_mode->clock && 6598 native_mode->htotal == drm_mode->htotal && 6599 native_mode->vtotal == drm_mode->vtotal)) { 6600 if (native_mode->crtc_clock) 6601 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 6602 } else { 6603 /* no scaling nor amdgpu inserted, no need to patch */ 6604 } 6605 } 6606 6607 static struct dc_sink * 6608 create_fake_sink(struct drm_device *dev, struct dc_link *link) 6609 { 6610 struct dc_sink_init_data sink_init_data = { 0 }; 6611 struct dc_sink *sink = NULL; 6612 6613 sink_init_data.link = link; 6614 sink_init_data.sink_signal = link->connector_signal; 6615 6616 sink = dc_sink_create(&sink_init_data); 6617 if (!sink) { 6618 drm_err(dev, "Failed to create sink!\n"); 6619 return NULL; 6620 } 6621 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 6622 6623 return sink; 6624 } 6625 6626 static void set_multisync_trigger_params( 6627 struct dc_stream_state *stream) 6628 { 6629 struct dc_stream_state *master = NULL; 6630 6631 if (stream->triggered_crtc_reset.enabled) { 6632 master = stream->triggered_crtc_reset.event_source; 6633 stream->triggered_crtc_reset.event = 6634 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 6635 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 6636 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 6637 } 6638 } 6639 6640 static void set_master_stream(struct dc_stream_state *stream_set[], 6641 int stream_count) 6642 { 6643 int j, highest_rfr = 0, master_stream = 0; 6644 6645 for (j = 0; j < stream_count; j++) { 6646 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 6647 int refresh_rate = 0; 6648 6649 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 6650 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 6651 if (refresh_rate > highest_rfr) { 6652 highest_rfr = refresh_rate; 6653 master_stream = j; 6654 } 6655 } 6656 } 6657 for (j = 0; j < stream_count; j++) { 6658 if (stream_set[j]) 6659 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 6660 } 6661 } 6662 6663 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 6664 { 6665 int i = 0; 6666 struct dc_stream_state *stream; 6667 6668 if (context->stream_count < 2) 6669 return; 6670 for (i = 0; i < context->stream_count ; i++) { 6671 if (!context->streams[i]) 6672 continue; 6673 /* 6674 * TODO: add a function to read AMD VSDB bits and set 6675 * crtc_sync_master.multi_sync_enabled flag 6676 * For now it's set to false 6677 */ 6678 } 6679 6680 set_master_stream(context->streams, context->stream_count); 6681 6682 for (i = 0; i < context->stream_count ; i++) { 6683 stream = context->streams[i]; 6684 6685 if (!stream) 6686 continue; 6687 6688 set_multisync_trigger_params(stream); 6689 } 6690 } 6691 6692 /** 6693 * DOC: FreeSync Video 6694 * 6695 * When a userspace application wants to play a video, the content follows a 6696 * standard format definition that usually specifies the FPS for that format. 6697 * The below list illustrates some video format and the expected FPS, 6698 * respectively: 6699 * 6700 * - TV/NTSC (23.976 FPS) 6701 * - Cinema (24 FPS) 6702 * - TV/PAL (25 FPS) 6703 * - TV/NTSC (29.97 FPS) 6704 * - TV/NTSC (30 FPS) 6705 * - Cinema HFR (48 FPS) 6706 * - TV/PAL (50 FPS) 6707 * - Commonly used (60 FPS) 6708 * - Multiples of 24 (48,72,96 FPS) 6709 * 6710 * The list of standards video format is not huge and can be added to the 6711 * connector modeset list beforehand. With that, userspace can leverage 6712 * FreeSync to extends the front porch in order to attain the target refresh 6713 * rate. Such a switch will happen seamlessly, without screen blanking or 6714 * reprogramming of the output in any other way. If the userspace requests a 6715 * modesetting change compatible with FreeSync modes that only differ in the 6716 * refresh rate, DC will skip the full update and avoid blink during the 6717 * transition. For example, the video player can change the modesetting from 6718 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 6719 * causing any display blink. This same concept can be applied to a mode 6720 * setting change. 6721 */ 6722 static struct drm_display_mode * 6723 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 6724 bool use_probed_modes) 6725 { 6726 struct drm_display_mode *m, *m_pref = NULL; 6727 u16 current_refresh, highest_refresh; 6728 struct list_head *list_head = use_probed_modes ? 6729 &aconnector->base.probed_modes : 6730 &aconnector->base.modes; 6731 6732 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 6733 return NULL; 6734 6735 if (aconnector->freesync_vid_base.clock != 0) 6736 return &aconnector->freesync_vid_base; 6737 6738 /* Find the preferred mode */ 6739 list_for_each_entry(m, list_head, head) { 6740 if (m->type & DRM_MODE_TYPE_PREFERRED) { 6741 m_pref = m; 6742 break; 6743 } 6744 } 6745 6746 if (!m_pref) { 6747 /* Probably an EDID with no preferred mode. Fallback to first entry */ 6748 m_pref = list_first_entry_or_null( 6749 &aconnector->base.modes, struct drm_display_mode, head); 6750 if (!m_pref) { 6751 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n"); 6752 return NULL; 6753 } 6754 } 6755 6756 highest_refresh = drm_mode_vrefresh(m_pref); 6757 6758 /* 6759 * Find the mode with highest refresh rate with same resolution. 6760 * For some monitors, preferred mode is not the mode with highest 6761 * supported refresh rate. 6762 */ 6763 list_for_each_entry(m, list_head, head) { 6764 current_refresh = drm_mode_vrefresh(m); 6765 6766 if (m->hdisplay == m_pref->hdisplay && 6767 m->vdisplay == m_pref->vdisplay && 6768 highest_refresh < current_refresh) { 6769 highest_refresh = current_refresh; 6770 m_pref = m; 6771 } 6772 } 6773 6774 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 6775 return m_pref; 6776 } 6777 6778 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 6779 struct amdgpu_dm_connector *aconnector) 6780 { 6781 struct drm_display_mode *high_mode; 6782 int timing_diff; 6783 6784 high_mode = get_highest_refresh_rate_mode(aconnector, false); 6785 if (!high_mode || !mode) 6786 return false; 6787 6788 timing_diff = high_mode->vtotal - mode->vtotal; 6789 6790 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 6791 high_mode->hdisplay != mode->hdisplay || 6792 high_mode->vdisplay != mode->vdisplay || 6793 high_mode->hsync_start != mode->hsync_start || 6794 high_mode->hsync_end != mode->hsync_end || 6795 high_mode->htotal != mode->htotal || 6796 high_mode->hskew != mode->hskew || 6797 high_mode->vscan != mode->vscan || 6798 high_mode->vsync_start - mode->vsync_start != timing_diff || 6799 high_mode->vsync_end - mode->vsync_end != timing_diff) 6800 return false; 6801 else 6802 return true; 6803 } 6804 6805 #if defined(CONFIG_DRM_AMD_DC_FP) 6806 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 6807 struct dc_sink *sink, struct dc_stream_state *stream, 6808 struct dsc_dec_dpcd_caps *dsc_caps) 6809 { 6810 stream->timing.flags.DSC = 0; 6811 dsc_caps->is_dsc_supported = false; 6812 6813 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 6814 sink->sink_signal == SIGNAL_TYPE_EDP)) { 6815 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 6816 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 6817 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 6818 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 6819 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 6820 dsc_caps); 6821 } 6822 } 6823 6824 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 6825 struct dc_sink *sink, struct dc_stream_state *stream, 6826 struct dsc_dec_dpcd_caps *dsc_caps, 6827 uint32_t max_dsc_target_bpp_limit_override) 6828 { 6829 const struct dc_link_settings *verified_link_cap = NULL; 6830 u32 link_bw_in_kbps; 6831 u32 edp_min_bpp_x16, edp_max_bpp_x16; 6832 struct dc *dc = sink->ctx->dc; 6833 struct dc_dsc_bw_range bw_range = {0}; 6834 struct dc_dsc_config dsc_cfg = {0}; 6835 struct dc_dsc_config_options dsc_options = {0}; 6836 6837 dc_dsc_get_default_config_option(dc, &dsc_options); 6838 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6839 6840 verified_link_cap = dc_link_get_link_cap(stream->link); 6841 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 6842 edp_min_bpp_x16 = 8 * 16; 6843 edp_max_bpp_x16 = 8 * 16; 6844 6845 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 6846 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 6847 6848 if (edp_max_bpp_x16 < edp_min_bpp_x16) 6849 edp_min_bpp_x16 = edp_max_bpp_x16; 6850 6851 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 6852 dc->debug.dsc_min_slice_height_override, 6853 edp_min_bpp_x16, edp_max_bpp_x16, 6854 dsc_caps, 6855 &stream->timing, 6856 dc_link_get_highest_encoding_format(aconnector->dc_link), 6857 &bw_range)) { 6858 6859 if (bw_range.max_kbps < link_bw_in_kbps) { 6860 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6861 dsc_caps, 6862 &dsc_options, 6863 0, 6864 &stream->timing, 6865 dc_link_get_highest_encoding_format(aconnector->dc_link), 6866 &dsc_cfg)) { 6867 stream->timing.dsc_cfg = dsc_cfg; 6868 stream->timing.flags.DSC = 1; 6869 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 6870 } 6871 return; 6872 } 6873 } 6874 6875 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6876 dsc_caps, 6877 &dsc_options, 6878 link_bw_in_kbps, 6879 &stream->timing, 6880 dc_link_get_highest_encoding_format(aconnector->dc_link), 6881 &dsc_cfg)) { 6882 stream->timing.dsc_cfg = dsc_cfg; 6883 stream->timing.flags.DSC = 1; 6884 } 6885 } 6886 6887 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 6888 struct dc_sink *sink, struct dc_stream_state *stream, 6889 struct dsc_dec_dpcd_caps *dsc_caps) 6890 { 6891 struct drm_connector *drm_connector = &aconnector->base; 6892 u32 link_bandwidth_kbps; 6893 struct dc *dc = sink->ctx->dc; 6894 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 6895 u32 dsc_max_supported_bw_in_kbps; 6896 u32 max_dsc_target_bpp_limit_override = 6897 drm_connector->display_info.max_dsc_bpp; 6898 struct dc_dsc_config_options dsc_options = {0}; 6899 6900 dc_dsc_get_default_config_option(dc, &dsc_options); 6901 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6902 6903 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 6904 dc_link_get_link_cap(aconnector->dc_link)); 6905 6906 /* Set DSC policy according to dsc_clock_en */ 6907 dc_dsc_policy_set_enable_dsc_when_not_needed( 6908 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 6909 6910 if (sink->sink_signal == SIGNAL_TYPE_EDP && 6911 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 6912 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 6913 6914 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 6915 6916 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6917 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 6918 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6919 dsc_caps, 6920 &dsc_options, 6921 link_bandwidth_kbps, 6922 &stream->timing, 6923 dc_link_get_highest_encoding_format(aconnector->dc_link), 6924 &stream->timing.dsc_cfg)) { 6925 stream->timing.flags.DSC = 1; 6926 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n", 6927 __func__, drm_connector->name); 6928 } 6929 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 6930 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 6931 dc_link_get_highest_encoding_format(aconnector->dc_link)); 6932 max_supported_bw_in_kbps = link_bandwidth_kbps; 6933 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 6934 6935 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 6936 max_supported_bw_in_kbps > 0 && 6937 dsc_max_supported_bw_in_kbps > 0) 6938 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6939 dsc_caps, 6940 &dsc_options, 6941 dsc_max_supported_bw_in_kbps, 6942 &stream->timing, 6943 dc_link_get_highest_encoding_format(aconnector->dc_link), 6944 &stream->timing.dsc_cfg)) { 6945 stream->timing.flags.DSC = 1; 6946 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n", 6947 __func__, drm_connector->name); 6948 } 6949 } 6950 } 6951 6952 /* Overwrite the stream flag if DSC is enabled through debugfs */ 6953 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 6954 stream->timing.flags.DSC = 1; 6955 6956 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 6957 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 6958 6959 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 6960 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 6961 6962 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6963 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6964 } 6965 #endif 6966 6967 static struct dc_stream_state * 6968 create_stream_for_sink(struct drm_connector *connector, 6969 const struct drm_display_mode *drm_mode, 6970 const struct dm_connector_state *dm_state, 6971 const struct dc_stream_state *old_stream, 6972 int requested_bpc) 6973 { 6974 struct drm_device *dev = connector->dev; 6975 struct amdgpu_dm_connector *aconnector = NULL; 6976 struct drm_display_mode *preferred_mode = NULL; 6977 const struct drm_connector_state *con_state = &dm_state->base; 6978 struct dc_stream_state *stream = NULL; 6979 struct drm_display_mode mode; 6980 struct drm_display_mode saved_mode; 6981 struct drm_display_mode *freesync_mode = NULL; 6982 bool native_mode_found = false; 6983 bool recalculate_timing = false; 6984 bool scale = dm_state->scaling != RMX_OFF; 6985 int mode_refresh; 6986 int preferred_refresh = 0; 6987 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6988 #if defined(CONFIG_DRM_AMD_DC_FP) 6989 struct dsc_dec_dpcd_caps dsc_caps; 6990 #endif 6991 struct dc_link *link = NULL; 6992 struct dc_sink *sink = NULL; 6993 6994 drm_mode_init(&mode, drm_mode); 6995 memset(&saved_mode, 0, sizeof(saved_mode)); 6996 6997 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) { 6998 aconnector = NULL; 6999 aconnector = to_amdgpu_dm_connector(connector); 7000 link = aconnector->dc_link; 7001 } else { 7002 struct drm_writeback_connector *wbcon = NULL; 7003 struct amdgpu_dm_wb_connector *dm_wbcon = NULL; 7004 7005 wbcon = drm_connector_to_writeback(connector); 7006 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon); 7007 link = dm_wbcon->link; 7008 } 7009 7010 if (!aconnector || !aconnector->dc_sink) { 7011 sink = create_fake_sink(dev, link); 7012 if (!sink) 7013 return stream; 7014 7015 } else { 7016 sink = aconnector->dc_sink; 7017 dc_sink_retain(sink); 7018 } 7019 7020 stream = dc_create_stream_for_sink(sink); 7021 7022 if (stream == NULL) { 7023 drm_err(dev, "Failed to create stream for sink!\n"); 7024 goto finish; 7025 } 7026 7027 /* We leave this NULL for writeback connectors */ 7028 stream->dm_stream_context = aconnector; 7029 7030 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 7031 connector->display_info.hdmi.scdc.scrambling.low_rates; 7032 7033 list_for_each_entry(preferred_mode, &connector->modes, head) { 7034 /* Search for preferred mode */ 7035 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 7036 native_mode_found = true; 7037 break; 7038 } 7039 } 7040 if (!native_mode_found) 7041 preferred_mode = list_first_entry_or_null( 7042 &connector->modes, 7043 struct drm_display_mode, 7044 head); 7045 7046 mode_refresh = drm_mode_vrefresh(&mode); 7047 7048 if (preferred_mode == NULL) { 7049 /* 7050 * This may not be an error, the use case is when we have no 7051 * usermode calls to reset and set mode upon hotplug. In this 7052 * case, we call set mode ourselves to restore the previous mode 7053 * and the modelist may not be filled in time. 7054 */ 7055 drm_dbg_driver(dev, "No preferred mode found\n"); 7056 } else if (aconnector) { 7057 recalculate_timing = amdgpu_freesync_vid_mode && 7058 is_freesync_video_mode(&mode, aconnector); 7059 if (recalculate_timing) { 7060 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 7061 drm_mode_copy(&saved_mode, &mode); 7062 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 7063 drm_mode_copy(&mode, freesync_mode); 7064 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 7065 } else { 7066 decide_crtc_timing_for_drm_display_mode( 7067 &mode, preferred_mode, scale); 7068 7069 preferred_refresh = drm_mode_vrefresh(preferred_mode); 7070 } 7071 } 7072 7073 if (recalculate_timing) 7074 drm_mode_set_crtcinfo(&saved_mode, 0); 7075 7076 /* 7077 * If scaling is enabled and refresh rate didn't change 7078 * we copy the vic and polarities of the old timings 7079 */ 7080 if (!scale || mode_refresh != preferred_refresh) 7081 fill_stream_properties_from_drm_display_mode( 7082 stream, &mode, connector, con_state, NULL, 7083 requested_bpc); 7084 else 7085 fill_stream_properties_from_drm_display_mode( 7086 stream, &mode, connector, con_state, old_stream, 7087 requested_bpc); 7088 7089 /* The rest isn't needed for writeback connectors */ 7090 if (!aconnector) 7091 goto finish; 7092 7093 if (aconnector->timing_changed) { 7094 drm_dbg(aconnector->base.dev, 7095 "overriding timing for automated test, bpc %d, changing to %d\n", 7096 stream->timing.display_color_depth, 7097 aconnector->timing_requested->display_color_depth); 7098 stream->timing = *aconnector->timing_requested; 7099 } 7100 7101 #if defined(CONFIG_DRM_AMD_DC_FP) 7102 /* SST DSC determination policy */ 7103 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 7104 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 7105 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 7106 #endif 7107 7108 update_stream_scaling_settings(&mode, dm_state, stream); 7109 7110 fill_audio_info( 7111 &stream->audio_info, 7112 connector, 7113 sink); 7114 7115 update_stream_signal(stream, sink); 7116 7117 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 7118 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 7119 7120 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 7121 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 7122 stream->signal == SIGNAL_TYPE_EDP) { 7123 const struct dc_edid_caps *edid_caps; 7124 unsigned int disable_colorimetry = 0; 7125 7126 if (aconnector->dc_sink) { 7127 edid_caps = &aconnector->dc_sink->edid_caps; 7128 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry; 7129 } 7130 7131 // 7132 // should decide stream support vsc sdp colorimetry capability 7133 // before building vsc info packet 7134 // 7135 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 7136 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED && 7137 !disable_colorimetry; 7138 7139 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22) 7140 tf = TRANSFER_FUNC_GAMMA_22; 7141 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 7142 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 7143 7144 } 7145 finish: 7146 dc_sink_release(sink); 7147 7148 return stream; 7149 } 7150 7151 static enum drm_connector_status 7152 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 7153 { 7154 bool connected; 7155 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7156 7157 /* 7158 * Notes: 7159 * 1. This interface is NOT called in context of HPD irq. 7160 * 2. This interface *is called* in context of user-mode ioctl. Which 7161 * makes it a bad place for *any* MST-related activity. 7162 */ 7163 7164 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 7165 !aconnector->fake_enable) 7166 connected = (aconnector->dc_sink != NULL); 7167 else 7168 connected = (aconnector->base.force == DRM_FORCE_ON || 7169 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 7170 7171 update_subconnector_property(aconnector); 7172 7173 return (connected ? connector_status_connected : 7174 connector_status_disconnected); 7175 } 7176 7177 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 7178 struct drm_connector_state *connector_state, 7179 struct drm_property *property, 7180 uint64_t val) 7181 { 7182 struct drm_device *dev = connector->dev; 7183 struct amdgpu_device *adev = drm_to_adev(dev); 7184 struct dm_connector_state *dm_old_state = 7185 to_dm_connector_state(connector->state); 7186 struct dm_connector_state *dm_new_state = 7187 to_dm_connector_state(connector_state); 7188 7189 int ret = -EINVAL; 7190 7191 if (property == dev->mode_config.scaling_mode_property) { 7192 enum amdgpu_rmx_type rmx_type; 7193 7194 switch (val) { 7195 case DRM_MODE_SCALE_CENTER: 7196 rmx_type = RMX_CENTER; 7197 break; 7198 case DRM_MODE_SCALE_ASPECT: 7199 rmx_type = RMX_ASPECT; 7200 break; 7201 case DRM_MODE_SCALE_FULLSCREEN: 7202 rmx_type = RMX_FULL; 7203 break; 7204 case DRM_MODE_SCALE_NONE: 7205 default: 7206 rmx_type = RMX_OFF; 7207 break; 7208 } 7209 7210 if (dm_old_state->scaling == rmx_type) 7211 return 0; 7212 7213 dm_new_state->scaling = rmx_type; 7214 ret = 0; 7215 } else if (property == adev->mode_info.underscan_hborder_property) { 7216 dm_new_state->underscan_hborder = val; 7217 ret = 0; 7218 } else if (property == adev->mode_info.underscan_vborder_property) { 7219 dm_new_state->underscan_vborder = val; 7220 ret = 0; 7221 } else if (property == adev->mode_info.underscan_property) { 7222 dm_new_state->underscan_enable = val; 7223 ret = 0; 7224 } 7225 7226 return ret; 7227 } 7228 7229 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 7230 const struct drm_connector_state *state, 7231 struct drm_property *property, 7232 uint64_t *val) 7233 { 7234 struct drm_device *dev = connector->dev; 7235 struct amdgpu_device *adev = drm_to_adev(dev); 7236 struct dm_connector_state *dm_state = 7237 to_dm_connector_state(state); 7238 int ret = -EINVAL; 7239 7240 if (property == dev->mode_config.scaling_mode_property) { 7241 switch (dm_state->scaling) { 7242 case RMX_CENTER: 7243 *val = DRM_MODE_SCALE_CENTER; 7244 break; 7245 case RMX_ASPECT: 7246 *val = DRM_MODE_SCALE_ASPECT; 7247 break; 7248 case RMX_FULL: 7249 *val = DRM_MODE_SCALE_FULLSCREEN; 7250 break; 7251 case RMX_OFF: 7252 default: 7253 *val = DRM_MODE_SCALE_NONE; 7254 break; 7255 } 7256 ret = 0; 7257 } else if (property == adev->mode_info.underscan_hborder_property) { 7258 *val = dm_state->underscan_hborder; 7259 ret = 0; 7260 } else if (property == adev->mode_info.underscan_vborder_property) { 7261 *val = dm_state->underscan_vborder; 7262 ret = 0; 7263 } else if (property == adev->mode_info.underscan_property) { 7264 *val = dm_state->underscan_enable; 7265 ret = 0; 7266 } 7267 7268 return ret; 7269 } 7270 7271 /** 7272 * DOC: panel power savings 7273 * 7274 * The display manager allows you to set your desired **panel power savings** 7275 * level (between 0-4, with 0 representing off), e.g. using the following:: 7276 * 7277 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings 7278 * 7279 * Modifying this value can have implications on color accuracy, so tread 7280 * carefully. 7281 */ 7282 7283 static ssize_t panel_power_savings_show(struct device *device, 7284 struct device_attribute *attr, 7285 char *buf) 7286 { 7287 struct drm_connector *connector = dev_get_drvdata(device); 7288 struct drm_device *dev = connector->dev; 7289 u8 val; 7290 7291 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7292 val = to_dm_connector_state(connector->state)->abm_level == 7293 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 : 7294 to_dm_connector_state(connector->state)->abm_level; 7295 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7296 7297 return sysfs_emit(buf, "%u\n", val); 7298 } 7299 7300 static ssize_t panel_power_savings_store(struct device *device, 7301 struct device_attribute *attr, 7302 const char *buf, size_t count) 7303 { 7304 struct drm_connector *connector = dev_get_drvdata(device); 7305 struct drm_device *dev = connector->dev; 7306 long val; 7307 int ret; 7308 7309 ret = kstrtol(buf, 0, &val); 7310 7311 if (ret) 7312 return ret; 7313 7314 if (val < 0 || val > 4) 7315 return -EINVAL; 7316 7317 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7318 to_dm_connector_state(connector->state)->abm_level = val ?: 7319 ABM_LEVEL_IMMEDIATE_DISABLE; 7320 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7321 7322 drm_kms_helper_hotplug_event(dev); 7323 7324 return count; 7325 } 7326 7327 static DEVICE_ATTR_RW(panel_power_savings); 7328 7329 static struct attribute *amdgpu_attrs[] = { 7330 &dev_attr_panel_power_savings.attr, 7331 NULL 7332 }; 7333 7334 static const struct attribute_group amdgpu_group = { 7335 .name = "amdgpu", 7336 .attrs = amdgpu_attrs 7337 }; 7338 7339 static bool 7340 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector) 7341 { 7342 if (amdgpu_dm_abm_level >= 0) 7343 return false; 7344 7345 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP) 7346 return false; 7347 7348 /* check for OLED panels */ 7349 if (amdgpu_dm_connector->bl_idx >= 0) { 7350 struct drm_device *drm = amdgpu_dm_connector->base.dev; 7351 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 7352 struct amdgpu_dm_backlight_caps *caps; 7353 7354 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx]; 7355 if (caps->aux_support) 7356 return false; 7357 } 7358 7359 return true; 7360 } 7361 7362 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 7363 { 7364 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 7365 7366 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) 7367 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group); 7368 7369 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier); 7370 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 7371 } 7372 7373 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 7374 { 7375 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7376 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7377 struct amdgpu_display_manager *dm = &adev->dm; 7378 7379 /* 7380 * Call only if mst_mgr was initialized before since it's not done 7381 * for all connector types. 7382 */ 7383 if (aconnector->mst_mgr.dev) 7384 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 7385 7386 if (aconnector->bl_idx != -1) { 7387 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 7388 dm->backlight_dev[aconnector->bl_idx] = NULL; 7389 } 7390 7391 if (aconnector->dc_em_sink) 7392 dc_sink_release(aconnector->dc_em_sink); 7393 aconnector->dc_em_sink = NULL; 7394 if (aconnector->dc_sink) 7395 dc_sink_release(aconnector->dc_sink); 7396 aconnector->dc_sink = NULL; 7397 7398 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 7399 drm_connector_unregister(connector); 7400 drm_connector_cleanup(connector); 7401 kfree(aconnector->dm_dp_aux.aux.name); 7402 7403 kfree(connector); 7404 } 7405 7406 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 7407 { 7408 struct dm_connector_state *state = 7409 to_dm_connector_state(connector->state); 7410 7411 if (connector->state) 7412 __drm_atomic_helper_connector_destroy_state(connector->state); 7413 7414 kfree(state); 7415 7416 state = kzalloc(sizeof(*state), GFP_KERNEL); 7417 7418 if (state) { 7419 state->scaling = RMX_OFF; 7420 state->underscan_enable = false; 7421 state->underscan_hborder = 0; 7422 state->underscan_vborder = 0; 7423 state->base.max_requested_bpc = 8; 7424 state->vcpi_slots = 0; 7425 state->pbn = 0; 7426 7427 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 7428 if (amdgpu_dm_abm_level <= 0) 7429 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7430 else 7431 state->abm_level = amdgpu_dm_abm_level; 7432 } 7433 7434 __drm_atomic_helper_connector_reset(connector, &state->base); 7435 } 7436 } 7437 7438 struct drm_connector_state * 7439 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 7440 { 7441 struct dm_connector_state *state = 7442 to_dm_connector_state(connector->state); 7443 7444 struct dm_connector_state *new_state = 7445 kmemdup(state, sizeof(*state), GFP_KERNEL); 7446 7447 if (!new_state) 7448 return NULL; 7449 7450 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 7451 7452 new_state->freesync_capable = state->freesync_capable; 7453 new_state->abm_level = state->abm_level; 7454 new_state->scaling = state->scaling; 7455 new_state->underscan_enable = state->underscan_enable; 7456 new_state->underscan_hborder = state->underscan_hborder; 7457 new_state->underscan_vborder = state->underscan_vborder; 7458 new_state->vcpi_slots = state->vcpi_slots; 7459 new_state->pbn = state->pbn; 7460 return &new_state->base; 7461 } 7462 7463 static int 7464 amdgpu_dm_connector_late_register(struct drm_connector *connector) 7465 { 7466 struct amdgpu_dm_connector *amdgpu_dm_connector = 7467 to_amdgpu_dm_connector(connector); 7468 int r; 7469 7470 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) { 7471 r = sysfs_create_group(&connector->kdev->kobj, 7472 &amdgpu_group); 7473 if (r) 7474 return r; 7475 } 7476 7477 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 7478 7479 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 7480 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 7481 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 7482 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 7483 if (r) 7484 return r; 7485 } 7486 7487 #if defined(CONFIG_DEBUG_FS) 7488 connector_debugfs_init(amdgpu_dm_connector); 7489 #endif 7490 7491 return 0; 7492 } 7493 7494 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 7495 { 7496 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7497 struct dc_link *dc_link = aconnector->dc_link; 7498 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 7499 const struct drm_edid *drm_edid; 7500 struct i2c_adapter *ddc; 7501 struct drm_device *dev = connector->dev; 7502 7503 if (dc_link && dc_link->aux_mode) 7504 ddc = &aconnector->dm_dp_aux.aux.ddc; 7505 else 7506 ddc = &aconnector->i2c->base; 7507 7508 drm_edid = drm_edid_read_ddc(connector, ddc); 7509 drm_edid_connector_update(connector, drm_edid); 7510 if (!drm_edid) { 7511 drm_err(dev, "No EDID found on connector: %s.\n", connector->name); 7512 return; 7513 } 7514 7515 aconnector->drm_edid = drm_edid; 7516 /* Update emulated (virtual) sink's EDID */ 7517 if (dc_em_sink && dc_link) { 7518 // FIXME: Get rid of drm_edid_raw() 7519 const struct edid *edid = drm_edid_raw(drm_edid); 7520 7521 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 7522 memmove(dc_em_sink->dc_edid.raw_edid, edid, 7523 (edid->extensions + 1) * EDID_LENGTH); 7524 dm_helpers_parse_edid_caps( 7525 dc_link, 7526 &dc_em_sink->dc_edid, 7527 &dc_em_sink->edid_caps); 7528 } 7529 } 7530 7531 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 7532 .reset = amdgpu_dm_connector_funcs_reset, 7533 .detect = amdgpu_dm_connector_detect, 7534 .fill_modes = drm_helper_probe_single_connector_modes, 7535 .destroy = amdgpu_dm_connector_destroy, 7536 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 7537 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 7538 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 7539 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 7540 .late_register = amdgpu_dm_connector_late_register, 7541 .early_unregister = amdgpu_dm_connector_unregister, 7542 .force = amdgpu_dm_connector_funcs_force 7543 }; 7544 7545 static int get_modes(struct drm_connector *connector) 7546 { 7547 return amdgpu_dm_connector_get_modes(connector); 7548 } 7549 7550 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 7551 { 7552 struct drm_connector *connector = &aconnector->base; 7553 struct dc_link *dc_link = aconnector->dc_link; 7554 struct dc_sink_init_data init_params = { 7555 .link = aconnector->dc_link, 7556 .sink_signal = SIGNAL_TYPE_VIRTUAL 7557 }; 7558 const struct drm_edid *drm_edid; 7559 const struct edid *edid; 7560 struct i2c_adapter *ddc; 7561 7562 if (dc_link && dc_link->aux_mode) 7563 ddc = &aconnector->dm_dp_aux.aux.ddc; 7564 else 7565 ddc = &aconnector->i2c->base; 7566 7567 drm_edid = drm_edid_read_ddc(connector, ddc); 7568 drm_edid_connector_update(connector, drm_edid); 7569 if (!drm_edid) { 7570 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name); 7571 return; 7572 } 7573 7574 if (connector->display_info.is_hdmi) 7575 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A; 7576 7577 aconnector->drm_edid = drm_edid; 7578 7579 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 7580 aconnector->dc_em_sink = dc_link_add_remote_sink( 7581 aconnector->dc_link, 7582 (uint8_t *)edid, 7583 (edid->extensions + 1) * EDID_LENGTH, 7584 &init_params); 7585 7586 if (aconnector->base.force == DRM_FORCE_ON) { 7587 aconnector->dc_sink = aconnector->dc_link->local_sink ? 7588 aconnector->dc_link->local_sink : 7589 aconnector->dc_em_sink; 7590 if (aconnector->dc_sink) 7591 dc_sink_retain(aconnector->dc_sink); 7592 } 7593 } 7594 7595 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 7596 { 7597 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 7598 7599 /* 7600 * In case of headless boot with force on for DP managed connector 7601 * Those settings have to be != 0 to get initial modeset 7602 */ 7603 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7604 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 7605 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 7606 } 7607 7608 create_eml_sink(aconnector); 7609 } 7610 7611 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 7612 struct dc_stream_state *stream) 7613 { 7614 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 7615 struct dc_plane_state *dc_plane_state = NULL; 7616 struct dc_state *dc_state = NULL; 7617 7618 if (!stream) 7619 goto cleanup; 7620 7621 dc_plane_state = dc_create_plane_state(dc); 7622 if (!dc_plane_state) 7623 goto cleanup; 7624 7625 dc_state = dc_state_create(dc, NULL); 7626 if (!dc_state) 7627 goto cleanup; 7628 7629 /* populate stream to plane */ 7630 dc_plane_state->src_rect.height = stream->src.height; 7631 dc_plane_state->src_rect.width = stream->src.width; 7632 dc_plane_state->dst_rect.height = stream->src.height; 7633 dc_plane_state->dst_rect.width = stream->src.width; 7634 dc_plane_state->clip_rect.height = stream->src.height; 7635 dc_plane_state->clip_rect.width = stream->src.width; 7636 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 7637 dc_plane_state->plane_size.surface_size.height = stream->src.height; 7638 dc_plane_state->plane_size.surface_size.width = stream->src.width; 7639 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 7640 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 7641 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 7642 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 7643 dc_plane_state->rotation = ROTATION_ANGLE_0; 7644 dc_plane_state->is_tiling_rotated = false; 7645 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 7646 7647 dc_result = dc_validate_stream(dc, stream); 7648 if (dc_result == DC_OK) 7649 dc_result = dc_validate_plane(dc, dc_plane_state); 7650 7651 if (dc_result == DC_OK) 7652 dc_result = dc_state_add_stream(dc, dc_state, stream); 7653 7654 if (dc_result == DC_OK && !dc_state_add_plane( 7655 dc, 7656 stream, 7657 dc_plane_state, 7658 dc_state)) 7659 dc_result = DC_FAIL_ATTACH_SURFACES; 7660 7661 if (dc_result == DC_OK) 7662 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY); 7663 7664 cleanup: 7665 if (dc_state) 7666 dc_state_release(dc_state); 7667 7668 if (dc_plane_state) 7669 dc_plane_state_release(dc_plane_state); 7670 7671 return dc_result; 7672 } 7673 7674 struct dc_stream_state * 7675 create_validate_stream_for_sink(struct drm_connector *connector, 7676 const struct drm_display_mode *drm_mode, 7677 const struct dm_connector_state *dm_state, 7678 const struct dc_stream_state *old_stream) 7679 { 7680 struct amdgpu_dm_connector *aconnector = NULL; 7681 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7682 struct dc_stream_state *stream; 7683 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 7684 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 7685 enum dc_status dc_result = DC_OK; 7686 uint8_t bpc_limit = 6; 7687 7688 if (!dm_state) 7689 return NULL; 7690 7691 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 7692 aconnector = to_amdgpu_dm_connector(connector); 7693 7694 if (aconnector && 7695 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A || 7696 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)) 7697 bpc_limit = 8; 7698 7699 do { 7700 drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc); 7701 stream = create_stream_for_sink(connector, drm_mode, 7702 dm_state, old_stream, 7703 requested_bpc); 7704 if (stream == NULL) { 7705 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n"); 7706 break; 7707 } 7708 7709 dc_result = dc_validate_stream(adev->dm.dc, stream); 7710 7711 if (!aconnector) /* writeback connector */ 7712 return stream; 7713 7714 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 7715 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 7716 7717 if (dc_result == DC_OK) 7718 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 7719 7720 if (dc_result != DC_OK) { 7721 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n", 7722 drm_mode->hdisplay, 7723 drm_mode->vdisplay, 7724 drm_mode->clock, 7725 dc_pixel_encoding_to_str(stream->timing.pixel_encoding), 7726 dc_color_depth_to_str(stream->timing.display_color_depth), 7727 dc_status_to_str(dc_result)); 7728 7729 dc_stream_release(stream); 7730 stream = NULL; 7731 requested_bpc -= 2; /* lower bpc to retry validation */ 7732 } 7733 7734 } while (stream == NULL && requested_bpc >= bpc_limit); 7735 7736 switch (dc_result) { 7737 /* 7738 * If we failed to validate DP bandwidth stream with the requested RGB color depth, 7739 * we try to fallback and configure in order: 7740 * YUV422 (8bpc, 6bpc) 7741 * YUV420 (8bpc, 6bpc) 7742 */ 7743 case DC_FAIL_ENC_VALIDATE: 7744 case DC_EXCEED_DONGLE_CAP: 7745 case DC_NO_DP_LINK_BANDWIDTH: 7746 /* recursively entered twice and already tried both YUV422 and YUV420 */ 7747 if (aconnector->force_yuv422_output && aconnector->force_yuv420_output) 7748 break; 7749 /* first failure; try YUV422 */ 7750 if (!aconnector->force_yuv422_output) { 7751 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n", 7752 __func__, __LINE__, dc_result); 7753 aconnector->force_yuv422_output = true; 7754 /* recursively entered and YUV422 failed, try YUV420 */ 7755 } else if (!aconnector->force_yuv420_output) { 7756 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n", 7757 __func__, __LINE__, dc_result); 7758 aconnector->force_yuv420_output = true; 7759 } 7760 stream = create_validate_stream_for_sink(connector, drm_mode, 7761 dm_state, old_stream); 7762 aconnector->force_yuv422_output = false; 7763 aconnector->force_yuv420_output = false; 7764 break; 7765 case DC_OK: 7766 break; 7767 default: 7768 drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n", 7769 __func__, __LINE__, dc_result); 7770 break; 7771 } 7772 7773 return stream; 7774 } 7775 7776 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 7777 const struct drm_display_mode *mode) 7778 { 7779 int result = MODE_ERROR; 7780 struct dc_sink *dc_sink; 7781 struct drm_display_mode *test_mode; 7782 /* TODO: Unhardcode stream count */ 7783 struct dc_stream_state *stream; 7784 /* we always have an amdgpu_dm_connector here since we got 7785 * here via the amdgpu_dm_connector_helper_funcs 7786 */ 7787 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7788 7789 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 7790 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 7791 return result; 7792 7793 /* 7794 * Only run this the first time mode_valid is called to initilialize 7795 * EDID mgmt 7796 */ 7797 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 7798 !aconnector->dc_em_sink) 7799 handle_edid_mgmt(aconnector); 7800 7801 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 7802 7803 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 7804 aconnector->base.force != DRM_FORCE_ON) { 7805 drm_err(connector->dev, "dc_sink is NULL!\n"); 7806 goto fail; 7807 } 7808 7809 test_mode = drm_mode_duplicate(connector->dev, mode); 7810 if (!test_mode) 7811 goto fail; 7812 7813 drm_mode_set_crtcinfo(test_mode, 0); 7814 7815 stream = create_validate_stream_for_sink(connector, test_mode, 7816 to_dm_connector_state(connector->state), 7817 NULL); 7818 drm_mode_destroy(connector->dev, test_mode); 7819 if (stream) { 7820 dc_stream_release(stream); 7821 result = MODE_OK; 7822 } 7823 7824 fail: 7825 /* TODO: error handling*/ 7826 return result; 7827 } 7828 7829 static int fill_hdr_info_packet(const struct drm_connector_state *state, 7830 struct dc_info_packet *out) 7831 { 7832 struct hdmi_drm_infoframe frame; 7833 unsigned char buf[30]; /* 26 + 4 */ 7834 ssize_t len; 7835 int ret, i; 7836 7837 memset(out, 0, sizeof(*out)); 7838 7839 if (!state->hdr_output_metadata) 7840 return 0; 7841 7842 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 7843 if (ret) 7844 return ret; 7845 7846 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 7847 if (len < 0) 7848 return (int)len; 7849 7850 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 7851 if (len != 30) 7852 return -EINVAL; 7853 7854 /* Prepare the infopacket for DC. */ 7855 switch (state->connector->connector_type) { 7856 case DRM_MODE_CONNECTOR_HDMIA: 7857 out->hb0 = 0x87; /* type */ 7858 out->hb1 = 0x01; /* version */ 7859 out->hb2 = 0x1A; /* length */ 7860 out->sb[0] = buf[3]; /* checksum */ 7861 i = 1; 7862 break; 7863 7864 case DRM_MODE_CONNECTOR_DisplayPort: 7865 case DRM_MODE_CONNECTOR_eDP: 7866 out->hb0 = 0x00; /* sdp id, zero */ 7867 out->hb1 = 0x87; /* type */ 7868 out->hb2 = 0x1D; /* payload len - 1 */ 7869 out->hb3 = (0x13 << 2); /* sdp version */ 7870 out->sb[0] = 0x01; /* version */ 7871 out->sb[1] = 0x1A; /* length */ 7872 i = 2; 7873 break; 7874 7875 default: 7876 return -EINVAL; 7877 } 7878 7879 memcpy(&out->sb[i], &buf[4], 26); 7880 out->valid = true; 7881 7882 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 7883 sizeof(out->sb), false); 7884 7885 return 0; 7886 } 7887 7888 static int 7889 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 7890 struct drm_atomic_state *state) 7891 { 7892 struct drm_connector_state *new_con_state = 7893 drm_atomic_get_new_connector_state(state, conn); 7894 struct drm_connector_state *old_con_state = 7895 drm_atomic_get_old_connector_state(state, conn); 7896 struct drm_crtc *crtc = new_con_state->crtc; 7897 struct drm_crtc_state *new_crtc_state; 7898 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 7899 int ret; 7900 7901 if (WARN_ON(unlikely(!old_con_state || !new_con_state))) 7902 return -EINVAL; 7903 7904 trace_amdgpu_dm_connector_atomic_check(new_con_state); 7905 7906 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 7907 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 7908 if (ret < 0) 7909 return ret; 7910 } 7911 7912 if (!crtc) 7913 return 0; 7914 7915 if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) { 7916 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7917 if (IS_ERR(new_crtc_state)) 7918 return PTR_ERR(new_crtc_state); 7919 7920 new_crtc_state->mode_changed = true; 7921 } 7922 7923 if (new_con_state->colorspace != old_con_state->colorspace) { 7924 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7925 if (IS_ERR(new_crtc_state)) 7926 return PTR_ERR(new_crtc_state); 7927 7928 new_crtc_state->mode_changed = true; 7929 } 7930 7931 if (new_con_state->content_type != old_con_state->content_type) { 7932 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7933 if (IS_ERR(new_crtc_state)) 7934 return PTR_ERR(new_crtc_state); 7935 7936 new_crtc_state->mode_changed = true; 7937 } 7938 7939 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 7940 struct dc_info_packet hdr_infopacket; 7941 7942 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 7943 if (ret) 7944 return ret; 7945 7946 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7947 if (IS_ERR(new_crtc_state)) 7948 return PTR_ERR(new_crtc_state); 7949 7950 /* 7951 * DC considers the stream backends changed if the 7952 * static metadata changes. Forcing the modeset also 7953 * gives a simple way for userspace to switch from 7954 * 8bpc to 10bpc when setting the metadata to enter 7955 * or exit HDR. 7956 * 7957 * Changing the static metadata after it's been 7958 * set is permissible, however. So only force a 7959 * modeset if we're entering or exiting HDR. 7960 */ 7961 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 7962 !old_con_state->hdr_output_metadata || 7963 !new_con_state->hdr_output_metadata; 7964 } 7965 7966 return 0; 7967 } 7968 7969 static const struct drm_connector_helper_funcs 7970 amdgpu_dm_connector_helper_funcs = { 7971 /* 7972 * If hotplugging a second bigger display in FB Con mode, bigger resolution 7973 * modes will be filtered by drm_mode_validate_size(), and those modes 7974 * are missing after user start lightdm. So we need to renew modes list. 7975 * in get_modes call back, not just return the modes count 7976 */ 7977 .get_modes = get_modes, 7978 .mode_valid = amdgpu_dm_connector_mode_valid, 7979 .atomic_check = amdgpu_dm_connector_atomic_check, 7980 }; 7981 7982 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 7983 { 7984 7985 } 7986 7987 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 7988 { 7989 switch (display_color_depth) { 7990 case COLOR_DEPTH_666: 7991 return 6; 7992 case COLOR_DEPTH_888: 7993 return 8; 7994 case COLOR_DEPTH_101010: 7995 return 10; 7996 case COLOR_DEPTH_121212: 7997 return 12; 7998 case COLOR_DEPTH_141414: 7999 return 14; 8000 case COLOR_DEPTH_161616: 8001 return 16; 8002 default: 8003 break; 8004 } 8005 return 0; 8006 } 8007 8008 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 8009 struct drm_crtc_state *crtc_state, 8010 struct drm_connector_state *conn_state) 8011 { 8012 struct drm_atomic_state *state = crtc_state->state; 8013 struct drm_connector *connector = conn_state->connector; 8014 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8015 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 8016 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 8017 struct drm_dp_mst_topology_mgr *mst_mgr; 8018 struct drm_dp_mst_port *mst_port; 8019 struct drm_dp_mst_topology_state *mst_state; 8020 enum dc_color_depth color_depth; 8021 int clock, bpp = 0; 8022 bool is_y420 = false; 8023 8024 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) || 8025 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) { 8026 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8027 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8028 enum drm_mode_status result; 8029 8030 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode); 8031 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) { 8032 drm_dbg_driver(encoder->dev, 8033 "mode %dx%d@%dHz is not native, enabling scaling\n", 8034 adjusted_mode->hdisplay, adjusted_mode->vdisplay, 8035 drm_mode_vrefresh(adjusted_mode)); 8036 dm_new_connector_state->scaling = RMX_FULL; 8037 } 8038 return 0; 8039 } 8040 8041 if (!aconnector->mst_output_port) 8042 return 0; 8043 8044 mst_port = aconnector->mst_output_port; 8045 mst_mgr = &aconnector->mst_root->mst_mgr; 8046 8047 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 8048 return 0; 8049 8050 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 8051 if (IS_ERR(mst_state)) 8052 return PTR_ERR(mst_state); 8053 8054 mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 8055 8056 if (!state->duplicated) { 8057 int max_bpc = conn_state->max_requested_bpc; 8058 8059 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 8060 aconnector->force_yuv420_output; 8061 color_depth = convert_color_depth_from_display_info(connector, 8062 is_y420, 8063 max_bpc); 8064 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 8065 clock = adjusted_mode->clock; 8066 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 8067 } 8068 8069 dm_new_connector_state->vcpi_slots = 8070 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 8071 dm_new_connector_state->pbn); 8072 if (dm_new_connector_state->vcpi_slots < 0) { 8073 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 8074 return dm_new_connector_state->vcpi_slots; 8075 } 8076 return 0; 8077 } 8078 8079 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 8080 .disable = dm_encoder_helper_disable, 8081 .atomic_check = dm_encoder_helper_atomic_check 8082 }; 8083 8084 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 8085 struct dc_state *dc_state, 8086 struct dsc_mst_fairness_vars *vars) 8087 { 8088 struct dc_stream_state *stream = NULL; 8089 struct drm_connector *connector; 8090 struct drm_connector_state *new_con_state; 8091 struct amdgpu_dm_connector *aconnector; 8092 struct dm_connector_state *dm_conn_state; 8093 int i, j, ret; 8094 int vcpi, pbn_div, pbn = 0, slot_num = 0; 8095 8096 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8097 8098 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8099 continue; 8100 8101 aconnector = to_amdgpu_dm_connector(connector); 8102 8103 if (!aconnector->mst_output_port) 8104 continue; 8105 8106 if (!new_con_state || !new_con_state->crtc) 8107 continue; 8108 8109 dm_conn_state = to_dm_connector_state(new_con_state); 8110 8111 for (j = 0; j < dc_state->stream_count; j++) { 8112 stream = dc_state->streams[j]; 8113 if (!stream) 8114 continue; 8115 8116 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 8117 break; 8118 8119 stream = NULL; 8120 } 8121 8122 if (!stream) 8123 continue; 8124 8125 pbn_div = dm_mst_get_pbn_divider(stream->link); 8126 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 8127 for (j = 0; j < dc_state->stream_count; j++) { 8128 if (vars[j].aconnector == aconnector) { 8129 pbn = vars[j].pbn; 8130 break; 8131 } 8132 } 8133 8134 if (j == dc_state->stream_count || pbn_div == 0) 8135 continue; 8136 8137 slot_num = DIV_ROUND_UP(pbn, pbn_div); 8138 8139 if (stream->timing.flags.DSC != 1) { 8140 dm_conn_state->pbn = pbn; 8141 dm_conn_state->vcpi_slots = slot_num; 8142 8143 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 8144 dm_conn_state->pbn, false); 8145 if (ret < 0) 8146 return ret; 8147 8148 continue; 8149 } 8150 8151 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 8152 if (vcpi < 0) 8153 return vcpi; 8154 8155 dm_conn_state->pbn = pbn; 8156 dm_conn_state->vcpi_slots = vcpi; 8157 } 8158 return 0; 8159 } 8160 8161 static int to_drm_connector_type(enum signal_type st) 8162 { 8163 switch (st) { 8164 case SIGNAL_TYPE_HDMI_TYPE_A: 8165 return DRM_MODE_CONNECTOR_HDMIA; 8166 case SIGNAL_TYPE_EDP: 8167 return DRM_MODE_CONNECTOR_eDP; 8168 case SIGNAL_TYPE_LVDS: 8169 return DRM_MODE_CONNECTOR_LVDS; 8170 case SIGNAL_TYPE_RGB: 8171 return DRM_MODE_CONNECTOR_VGA; 8172 case SIGNAL_TYPE_DISPLAY_PORT: 8173 case SIGNAL_TYPE_DISPLAY_PORT_MST: 8174 return DRM_MODE_CONNECTOR_DisplayPort; 8175 case SIGNAL_TYPE_DVI_DUAL_LINK: 8176 case SIGNAL_TYPE_DVI_SINGLE_LINK: 8177 return DRM_MODE_CONNECTOR_DVID; 8178 case SIGNAL_TYPE_VIRTUAL: 8179 return DRM_MODE_CONNECTOR_VIRTUAL; 8180 8181 default: 8182 return DRM_MODE_CONNECTOR_Unknown; 8183 } 8184 } 8185 8186 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 8187 { 8188 struct drm_encoder *encoder; 8189 8190 /* There is only one encoder per connector */ 8191 drm_connector_for_each_possible_encoder(connector, encoder) 8192 return encoder; 8193 8194 return NULL; 8195 } 8196 8197 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 8198 { 8199 struct drm_encoder *encoder; 8200 struct amdgpu_encoder *amdgpu_encoder; 8201 8202 encoder = amdgpu_dm_connector_to_encoder(connector); 8203 8204 if (encoder == NULL) 8205 return; 8206 8207 amdgpu_encoder = to_amdgpu_encoder(encoder); 8208 8209 amdgpu_encoder->native_mode.clock = 0; 8210 8211 if (!list_empty(&connector->probed_modes)) { 8212 struct drm_display_mode *preferred_mode = NULL; 8213 8214 list_for_each_entry(preferred_mode, 8215 &connector->probed_modes, 8216 head) { 8217 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 8218 amdgpu_encoder->native_mode = *preferred_mode; 8219 8220 break; 8221 } 8222 8223 } 8224 } 8225 8226 static struct drm_display_mode * 8227 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 8228 char *name, 8229 int hdisplay, int vdisplay) 8230 { 8231 struct drm_device *dev = encoder->dev; 8232 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8233 struct drm_display_mode *mode = NULL; 8234 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8235 8236 mode = drm_mode_duplicate(dev, native_mode); 8237 8238 if (mode == NULL) 8239 return NULL; 8240 8241 mode->hdisplay = hdisplay; 8242 mode->vdisplay = vdisplay; 8243 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8244 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 8245 8246 return mode; 8247 8248 } 8249 8250 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 8251 struct drm_connector *connector) 8252 { 8253 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8254 struct drm_display_mode *mode = NULL; 8255 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8256 struct amdgpu_dm_connector *amdgpu_dm_connector = 8257 to_amdgpu_dm_connector(connector); 8258 int i; 8259 int n; 8260 struct mode_size { 8261 char name[DRM_DISPLAY_MODE_LEN]; 8262 int w; 8263 int h; 8264 } common_modes[] = { 8265 { "640x480", 640, 480}, 8266 { "800x600", 800, 600}, 8267 { "1024x768", 1024, 768}, 8268 { "1280x720", 1280, 720}, 8269 { "1280x800", 1280, 800}, 8270 {"1280x1024", 1280, 1024}, 8271 { "1440x900", 1440, 900}, 8272 {"1680x1050", 1680, 1050}, 8273 {"1600x1200", 1600, 1200}, 8274 {"1920x1080", 1920, 1080}, 8275 {"1920x1200", 1920, 1200} 8276 }; 8277 8278 if ((connector->connector_type != DRM_MODE_CONNECTOR_eDP) && 8279 (connector->connector_type != DRM_MODE_CONNECTOR_LVDS)) 8280 return; 8281 8282 n = ARRAY_SIZE(common_modes); 8283 8284 for (i = 0; i < n; i++) { 8285 struct drm_display_mode *curmode = NULL; 8286 bool mode_existed = false; 8287 8288 if (common_modes[i].w > native_mode->hdisplay || 8289 common_modes[i].h > native_mode->vdisplay || 8290 (common_modes[i].w == native_mode->hdisplay && 8291 common_modes[i].h == native_mode->vdisplay)) 8292 continue; 8293 8294 list_for_each_entry(curmode, &connector->probed_modes, head) { 8295 if (common_modes[i].w == curmode->hdisplay && 8296 common_modes[i].h == curmode->vdisplay) { 8297 mode_existed = true; 8298 break; 8299 } 8300 } 8301 8302 if (mode_existed) 8303 continue; 8304 8305 mode = amdgpu_dm_create_common_mode(encoder, 8306 common_modes[i].name, common_modes[i].w, 8307 common_modes[i].h); 8308 if (!mode) 8309 continue; 8310 8311 drm_mode_probed_add(connector, mode); 8312 amdgpu_dm_connector->num_modes++; 8313 } 8314 } 8315 8316 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 8317 { 8318 struct drm_encoder *encoder; 8319 struct amdgpu_encoder *amdgpu_encoder; 8320 const struct drm_display_mode *native_mode; 8321 8322 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 8323 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 8324 return; 8325 8326 mutex_lock(&connector->dev->mode_config.mutex); 8327 amdgpu_dm_connector_get_modes(connector); 8328 mutex_unlock(&connector->dev->mode_config.mutex); 8329 8330 encoder = amdgpu_dm_connector_to_encoder(connector); 8331 if (!encoder) 8332 return; 8333 8334 amdgpu_encoder = to_amdgpu_encoder(encoder); 8335 8336 native_mode = &amdgpu_encoder->native_mode; 8337 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 8338 return; 8339 8340 drm_connector_set_panel_orientation_with_quirk(connector, 8341 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 8342 native_mode->hdisplay, 8343 native_mode->vdisplay); 8344 } 8345 8346 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 8347 const struct drm_edid *drm_edid) 8348 { 8349 struct amdgpu_dm_connector *amdgpu_dm_connector = 8350 to_amdgpu_dm_connector(connector); 8351 8352 if (drm_edid) { 8353 /* empty probed_modes */ 8354 INIT_LIST_HEAD(&connector->probed_modes); 8355 amdgpu_dm_connector->num_modes = 8356 drm_edid_connector_add_modes(connector); 8357 8358 /* sorting the probed modes before calling function 8359 * amdgpu_dm_get_native_mode() since EDID can have 8360 * more than one preferred mode. The modes that are 8361 * later in the probed mode list could be of higher 8362 * and preferred resolution. For example, 3840x2160 8363 * resolution in base EDID preferred timing and 4096x2160 8364 * preferred resolution in DID extension block later. 8365 */ 8366 drm_mode_sort(&connector->probed_modes); 8367 amdgpu_dm_get_native_mode(connector); 8368 8369 /* Freesync capabilities are reset by calling 8370 * drm_edid_connector_add_modes() and need to be 8371 * restored here. 8372 */ 8373 amdgpu_dm_update_freesync_caps(connector, drm_edid); 8374 } else { 8375 amdgpu_dm_connector->num_modes = 0; 8376 } 8377 } 8378 8379 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 8380 struct drm_display_mode *mode) 8381 { 8382 struct drm_display_mode *m; 8383 8384 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 8385 if (drm_mode_equal(m, mode)) 8386 return true; 8387 } 8388 8389 return false; 8390 } 8391 8392 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 8393 { 8394 const struct drm_display_mode *m; 8395 struct drm_display_mode *new_mode; 8396 uint i; 8397 u32 new_modes_count = 0; 8398 8399 /* Standard FPS values 8400 * 8401 * 23.976 - TV/NTSC 8402 * 24 - Cinema 8403 * 25 - TV/PAL 8404 * 29.97 - TV/NTSC 8405 * 30 - TV/NTSC 8406 * 48 - Cinema HFR 8407 * 50 - TV/PAL 8408 * 60 - Commonly used 8409 * 48,72,96,120 - Multiples of 24 8410 */ 8411 static const u32 common_rates[] = { 8412 23976, 24000, 25000, 29970, 30000, 8413 48000, 50000, 60000, 72000, 96000, 120000 8414 }; 8415 8416 /* 8417 * Find mode with highest refresh rate with the same resolution 8418 * as the preferred mode. Some monitors report a preferred mode 8419 * with lower resolution than the highest refresh rate supported. 8420 */ 8421 8422 m = get_highest_refresh_rate_mode(aconnector, true); 8423 if (!m) 8424 return 0; 8425 8426 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 8427 u64 target_vtotal, target_vtotal_diff; 8428 u64 num, den; 8429 8430 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 8431 continue; 8432 8433 if (common_rates[i] < aconnector->min_vfreq * 1000 || 8434 common_rates[i] > aconnector->max_vfreq * 1000) 8435 continue; 8436 8437 num = (unsigned long long)m->clock * 1000 * 1000; 8438 den = common_rates[i] * (unsigned long long)m->htotal; 8439 target_vtotal = div_u64(num, den); 8440 target_vtotal_diff = target_vtotal - m->vtotal; 8441 8442 /* Check for illegal modes */ 8443 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 8444 m->vsync_end + target_vtotal_diff < m->vsync_start || 8445 m->vtotal + target_vtotal_diff < m->vsync_end) 8446 continue; 8447 8448 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 8449 if (!new_mode) 8450 goto out; 8451 8452 new_mode->vtotal += (u16)target_vtotal_diff; 8453 new_mode->vsync_start += (u16)target_vtotal_diff; 8454 new_mode->vsync_end += (u16)target_vtotal_diff; 8455 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8456 new_mode->type |= DRM_MODE_TYPE_DRIVER; 8457 8458 if (!is_duplicate_mode(aconnector, new_mode)) { 8459 drm_mode_probed_add(&aconnector->base, new_mode); 8460 new_modes_count += 1; 8461 } else 8462 drm_mode_destroy(aconnector->base.dev, new_mode); 8463 } 8464 out: 8465 return new_modes_count; 8466 } 8467 8468 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 8469 const struct drm_edid *drm_edid) 8470 { 8471 struct amdgpu_dm_connector *amdgpu_dm_connector = 8472 to_amdgpu_dm_connector(connector); 8473 8474 if (!(amdgpu_freesync_vid_mode && drm_edid)) 8475 return; 8476 8477 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 8478 amdgpu_dm_connector->num_modes += 8479 add_fs_modes(amdgpu_dm_connector); 8480 } 8481 8482 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 8483 { 8484 struct amdgpu_dm_connector *amdgpu_dm_connector = 8485 to_amdgpu_dm_connector(connector); 8486 struct drm_encoder *encoder; 8487 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid; 8488 struct dc_link_settings *verified_link_cap = 8489 &amdgpu_dm_connector->dc_link->verified_link_cap; 8490 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 8491 8492 encoder = amdgpu_dm_connector_to_encoder(connector); 8493 8494 if (!drm_edid) { 8495 amdgpu_dm_connector->num_modes = 8496 drm_add_modes_noedid(connector, 640, 480); 8497 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 8498 amdgpu_dm_connector->num_modes += 8499 drm_add_modes_noedid(connector, 1920, 1080); 8500 } else { 8501 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid); 8502 if (encoder) 8503 amdgpu_dm_connector_add_common_modes(encoder, connector); 8504 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid); 8505 } 8506 amdgpu_dm_fbc_init(connector); 8507 8508 return amdgpu_dm_connector->num_modes; 8509 } 8510 8511 static const u32 supported_colorspaces = 8512 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 8513 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 8514 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 8515 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 8516 8517 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 8518 struct amdgpu_dm_connector *aconnector, 8519 int connector_type, 8520 struct dc_link *link, 8521 int link_index) 8522 { 8523 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 8524 8525 /* 8526 * Some of the properties below require access to state, like bpc. 8527 * Allocate some default initial connector state with our reset helper. 8528 */ 8529 if (aconnector->base.funcs->reset) 8530 aconnector->base.funcs->reset(&aconnector->base); 8531 8532 aconnector->connector_id = link_index; 8533 aconnector->bl_idx = -1; 8534 aconnector->dc_link = link; 8535 aconnector->base.interlace_allowed = false; 8536 aconnector->base.doublescan_allowed = false; 8537 aconnector->base.stereo_allowed = false; 8538 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 8539 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 8540 aconnector->audio_inst = -1; 8541 aconnector->pack_sdp_v1_3 = false; 8542 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 8543 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 8544 mutex_init(&aconnector->hpd_lock); 8545 mutex_init(&aconnector->handle_mst_msg_ready); 8546 8547 /* 8548 * configure support HPD hot plug connector_>polled default value is 0 8549 * which means HPD hot plug not supported 8550 */ 8551 switch (connector_type) { 8552 case DRM_MODE_CONNECTOR_HDMIA: 8553 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8554 aconnector->base.ycbcr_420_allowed = 8555 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 8556 break; 8557 case DRM_MODE_CONNECTOR_DisplayPort: 8558 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8559 link->link_enc = link_enc_cfg_get_link_enc(link); 8560 ASSERT(link->link_enc); 8561 if (link->link_enc) 8562 aconnector->base.ycbcr_420_allowed = 8563 link->link_enc->features.dp_ycbcr420_supported ? true : false; 8564 break; 8565 case DRM_MODE_CONNECTOR_DVID: 8566 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8567 break; 8568 default: 8569 break; 8570 } 8571 8572 drm_object_attach_property(&aconnector->base.base, 8573 dm->ddev->mode_config.scaling_mode_property, 8574 DRM_MODE_SCALE_NONE); 8575 8576 if (connector_type == DRM_MODE_CONNECTOR_HDMIA 8577 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root)) 8578 drm_connector_attach_broadcast_rgb_property(&aconnector->base); 8579 8580 drm_object_attach_property(&aconnector->base.base, 8581 adev->mode_info.underscan_property, 8582 UNDERSCAN_OFF); 8583 drm_object_attach_property(&aconnector->base.base, 8584 adev->mode_info.underscan_hborder_property, 8585 0); 8586 drm_object_attach_property(&aconnector->base.base, 8587 adev->mode_info.underscan_vborder_property, 8588 0); 8589 8590 if (!aconnector->mst_root) 8591 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 8592 8593 aconnector->base.state->max_bpc = 16; 8594 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 8595 8596 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8597 /* Content Type is currently only implemented for HDMI. */ 8598 drm_connector_attach_content_type_property(&aconnector->base); 8599 } 8600 8601 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8602 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 8603 drm_connector_attach_colorspace_property(&aconnector->base); 8604 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 8605 connector_type == DRM_MODE_CONNECTOR_eDP) { 8606 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 8607 drm_connector_attach_colorspace_property(&aconnector->base); 8608 } 8609 8610 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8611 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 8612 connector_type == DRM_MODE_CONNECTOR_eDP) { 8613 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 8614 8615 if (!aconnector->mst_root) 8616 drm_connector_attach_vrr_capable_property(&aconnector->base); 8617 8618 if (adev->dm.hdcp_workqueue) 8619 drm_connector_attach_content_protection_property(&aconnector->base, true); 8620 } 8621 8622 if (connector_type == DRM_MODE_CONNECTOR_eDP) { 8623 struct drm_privacy_screen *privacy_screen; 8624 8625 privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL); 8626 if (!IS_ERR(privacy_screen)) { 8627 drm_connector_attach_privacy_screen_provider(&aconnector->base, 8628 privacy_screen); 8629 } else if (PTR_ERR(privacy_screen) != -ENODEV) { 8630 drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n"); 8631 } 8632 } 8633 } 8634 8635 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 8636 struct i2c_msg *msgs, int num) 8637 { 8638 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 8639 struct ddc_service *ddc_service = i2c->ddc_service; 8640 struct i2c_command cmd; 8641 int i; 8642 int result = -EIO; 8643 8644 if (!ddc_service->ddc_pin) 8645 return result; 8646 8647 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 8648 8649 if (!cmd.payloads) 8650 return result; 8651 8652 cmd.number_of_payloads = num; 8653 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 8654 cmd.speed = 100; 8655 8656 for (i = 0; i < num; i++) { 8657 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 8658 cmd.payloads[i].address = msgs[i].addr; 8659 cmd.payloads[i].length = msgs[i].len; 8660 cmd.payloads[i].data = msgs[i].buf; 8661 } 8662 8663 if (i2c->oem) { 8664 if (dc_submit_i2c_oem( 8665 ddc_service->ctx->dc, 8666 &cmd)) 8667 result = num; 8668 } else { 8669 if (dc_submit_i2c( 8670 ddc_service->ctx->dc, 8671 ddc_service->link->link_index, 8672 &cmd)) 8673 result = num; 8674 } 8675 8676 kfree(cmd.payloads); 8677 return result; 8678 } 8679 8680 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 8681 { 8682 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 8683 } 8684 8685 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 8686 .master_xfer = amdgpu_dm_i2c_xfer, 8687 .functionality = amdgpu_dm_i2c_func, 8688 }; 8689 8690 static struct amdgpu_i2c_adapter * 8691 create_i2c(struct ddc_service *ddc_service, bool oem) 8692 { 8693 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 8694 struct amdgpu_i2c_adapter *i2c; 8695 8696 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 8697 if (!i2c) 8698 return NULL; 8699 i2c->base.owner = THIS_MODULE; 8700 i2c->base.dev.parent = &adev->pdev->dev; 8701 i2c->base.algo = &amdgpu_dm_i2c_algo; 8702 if (oem) 8703 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus"); 8704 else 8705 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", 8706 ddc_service->link->link_index); 8707 i2c_set_adapdata(&i2c->base, i2c); 8708 i2c->ddc_service = ddc_service; 8709 i2c->oem = oem; 8710 8711 return i2c; 8712 } 8713 8714 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector) 8715 { 8716 struct cec_connector_info conn_info; 8717 struct drm_device *ddev = aconnector->base.dev; 8718 struct device *hdmi_dev = ddev->dev; 8719 8720 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) { 8721 drm_info(ddev, "HDMI-CEC feature masked\n"); 8722 return -EINVAL; 8723 } 8724 8725 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base); 8726 aconnector->notifier = 8727 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info); 8728 if (!aconnector->notifier) { 8729 drm_err(ddev, "Failed to create cec notifier\n"); 8730 return -ENOMEM; 8731 } 8732 8733 return 0; 8734 } 8735 8736 /* 8737 * Note: this function assumes that dc_link_detect() was called for the 8738 * dc_link which will be represented by this aconnector. 8739 */ 8740 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 8741 struct amdgpu_dm_connector *aconnector, 8742 u32 link_index, 8743 struct amdgpu_encoder *aencoder) 8744 { 8745 int res = 0; 8746 int connector_type; 8747 struct dc *dc = dm->dc; 8748 struct dc_link *link = dc_get_link_at_index(dc, link_index); 8749 struct amdgpu_i2c_adapter *i2c; 8750 8751 /* Not needed for writeback connector */ 8752 link->priv = aconnector; 8753 8754 8755 i2c = create_i2c(link->ddc, false); 8756 if (!i2c) { 8757 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n"); 8758 return -ENOMEM; 8759 } 8760 8761 aconnector->i2c = i2c; 8762 res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base); 8763 8764 if (res) { 8765 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index); 8766 goto out_free; 8767 } 8768 8769 connector_type = to_drm_connector_type(link->connector_signal); 8770 8771 res = drm_connector_init_with_ddc( 8772 dm->ddev, 8773 &aconnector->base, 8774 &amdgpu_dm_connector_funcs, 8775 connector_type, 8776 &i2c->base); 8777 8778 if (res) { 8779 drm_err(adev_to_drm(dm->adev), "connector_init failed\n"); 8780 aconnector->connector_id = -1; 8781 goto out_free; 8782 } 8783 8784 drm_connector_helper_add( 8785 &aconnector->base, 8786 &amdgpu_dm_connector_helper_funcs); 8787 8788 amdgpu_dm_connector_init_helper( 8789 dm, 8790 aconnector, 8791 connector_type, 8792 link, 8793 link_index); 8794 8795 drm_connector_attach_encoder( 8796 &aconnector->base, &aencoder->base); 8797 8798 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8799 connector_type == DRM_MODE_CONNECTOR_HDMIB) 8800 amdgpu_dm_initialize_hdmi_connector(aconnector); 8801 8802 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 8803 || connector_type == DRM_MODE_CONNECTOR_eDP) 8804 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 8805 8806 out_free: 8807 if (res) { 8808 kfree(i2c); 8809 aconnector->i2c = NULL; 8810 } 8811 return res; 8812 } 8813 8814 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 8815 { 8816 switch (adev->mode_info.num_crtc) { 8817 case 1: 8818 return 0x1; 8819 case 2: 8820 return 0x3; 8821 case 3: 8822 return 0x7; 8823 case 4: 8824 return 0xf; 8825 case 5: 8826 return 0x1f; 8827 case 6: 8828 default: 8829 return 0x3f; 8830 } 8831 } 8832 8833 static int amdgpu_dm_encoder_init(struct drm_device *dev, 8834 struct amdgpu_encoder *aencoder, 8835 uint32_t link_index) 8836 { 8837 struct amdgpu_device *adev = drm_to_adev(dev); 8838 8839 int res = drm_encoder_init(dev, 8840 &aencoder->base, 8841 &amdgpu_dm_encoder_funcs, 8842 DRM_MODE_ENCODER_TMDS, 8843 NULL); 8844 8845 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 8846 8847 if (!res) 8848 aencoder->encoder_id = link_index; 8849 else 8850 aencoder->encoder_id = -1; 8851 8852 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 8853 8854 return res; 8855 } 8856 8857 static void manage_dm_interrupts(struct amdgpu_device *adev, 8858 struct amdgpu_crtc *acrtc, 8859 struct dm_crtc_state *acrtc_state) 8860 { /* 8861 * We cannot be sure that the frontend index maps to the same 8862 * backend index - some even map to more than one. 8863 * So we have to go through the CRTC to find the right IRQ. 8864 */ 8865 int irq_type = amdgpu_display_crtc_idx_to_irq_type( 8866 adev, 8867 acrtc->crtc_id); 8868 struct drm_device *dev = adev_to_drm(adev); 8869 8870 struct drm_vblank_crtc_config config = {0}; 8871 struct dc_crtc_timing *timing; 8872 int offdelay; 8873 8874 if (acrtc_state) { 8875 timing = &acrtc_state->stream->timing; 8876 8877 /* 8878 * Depending on when the HW latching event of double-buffered 8879 * registers happen relative to the PSR SDP deadline, and how 8880 * bad the Panel clock has drifted since the last ALPM off 8881 * event, there can be up to 3 frames of delay between sending 8882 * the PSR exit cmd to DMUB fw, and when the panel starts 8883 * displaying live frames. 8884 * 8885 * We can set: 8886 * 8887 * 20/100 * offdelay_ms = 3_frames_ms 8888 * => offdelay_ms = 5 * 3_frames_ms 8889 * 8890 * This ensures that `3_frames_ms` will only be experienced as a 8891 * 20% delay on top how long the display has been static, and 8892 * thus make the delay less perceivable. 8893 */ 8894 if (acrtc_state->stream->link->psr_settings.psr_version < 8895 DC_PSR_VERSION_UNSUPPORTED) { 8896 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 * 8897 timing->v_total * 8898 timing->h_total, 8899 timing->pix_clk_100hz); 8900 config.offdelay_ms = offdelay ?: 30; 8901 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) < 8902 IP_VERSION(3, 5, 0) || 8903 !(adev->flags & AMD_IS_APU)) { 8904 /* 8905 * Older HW and DGPU have issues with instant off; 8906 * use a 2 frame offdelay. 8907 */ 8908 offdelay = DIV64_U64_ROUND_UP((u64)20 * 8909 timing->v_total * 8910 timing->h_total, 8911 timing->pix_clk_100hz); 8912 8913 config.offdelay_ms = offdelay ?: 30; 8914 } else { 8915 /* offdelay_ms = 0 will never disable vblank */ 8916 config.offdelay_ms = 1; 8917 config.disable_immediate = true; 8918 } 8919 8920 drm_crtc_vblank_on_config(&acrtc->base, 8921 &config); 8922 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/ 8923 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 8924 case IP_VERSION(3, 0, 0): 8925 case IP_VERSION(3, 0, 2): 8926 case IP_VERSION(3, 0, 3): 8927 case IP_VERSION(3, 2, 0): 8928 if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type)) 8929 drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n"); 8930 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8931 if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type)) 8932 drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n"); 8933 #endif 8934 } 8935 8936 } else { 8937 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/ 8938 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 8939 case IP_VERSION(3, 0, 0): 8940 case IP_VERSION(3, 0, 2): 8941 case IP_VERSION(3, 0, 3): 8942 case IP_VERSION(3, 2, 0): 8943 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 8944 if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type)) 8945 drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n"); 8946 #endif 8947 if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type)) 8948 drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n"); 8949 } 8950 8951 drm_crtc_vblank_off(&acrtc->base); 8952 } 8953 } 8954 8955 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 8956 struct amdgpu_crtc *acrtc) 8957 { 8958 int irq_type = 8959 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 8960 8961 /** 8962 * This reads the current state for the IRQ and force reapplies 8963 * the setting to hardware. 8964 */ 8965 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 8966 } 8967 8968 static bool 8969 is_scaling_state_different(const struct dm_connector_state *dm_state, 8970 const struct dm_connector_state *old_dm_state) 8971 { 8972 if (dm_state->scaling != old_dm_state->scaling) 8973 return true; 8974 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 8975 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 8976 return true; 8977 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 8978 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 8979 return true; 8980 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 8981 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 8982 return true; 8983 return false; 8984 } 8985 8986 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 8987 struct drm_crtc_state *old_crtc_state, 8988 struct drm_connector_state *new_conn_state, 8989 struct drm_connector_state *old_conn_state, 8990 const struct drm_connector *connector, 8991 struct hdcp_workqueue *hdcp_w) 8992 { 8993 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8994 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 8995 8996 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8997 connector->index, connector->status, connector->dpms); 8998 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8999 old_conn_state->content_protection, new_conn_state->content_protection); 9000 9001 if (old_crtc_state) 9002 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9003 old_crtc_state->enable, 9004 old_crtc_state->active, 9005 old_crtc_state->mode_changed, 9006 old_crtc_state->active_changed, 9007 old_crtc_state->connectors_changed); 9008 9009 if (new_crtc_state) 9010 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9011 new_crtc_state->enable, 9012 new_crtc_state->active, 9013 new_crtc_state->mode_changed, 9014 new_crtc_state->active_changed, 9015 new_crtc_state->connectors_changed); 9016 9017 /* hdcp content type change */ 9018 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 9019 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 9020 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9021 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 9022 return true; 9023 } 9024 9025 /* CP is being re enabled, ignore this */ 9026 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 9027 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9028 if (new_crtc_state && new_crtc_state->mode_changed) { 9029 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9030 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 9031 return true; 9032 } 9033 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 9034 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 9035 return false; 9036 } 9037 9038 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 9039 * 9040 * Handles: UNDESIRED -> ENABLED 9041 */ 9042 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 9043 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 9044 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9045 9046 /* Stream removed and re-enabled 9047 * 9048 * Can sometimes overlap with the HPD case, 9049 * thus set update_hdcp to false to avoid 9050 * setting HDCP multiple times. 9051 * 9052 * Handles: DESIRED -> DESIRED (Special case) 9053 */ 9054 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 9055 new_conn_state->crtc && new_conn_state->crtc->enabled && 9056 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9057 dm_con_state->update_hdcp = false; 9058 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 9059 __func__); 9060 return true; 9061 } 9062 9063 /* Hot-plug, headless s3, dpms 9064 * 9065 * Only start HDCP if the display is connected/enabled. 9066 * update_hdcp flag will be set to false until the next 9067 * HPD comes in. 9068 * 9069 * Handles: DESIRED -> DESIRED (Special case) 9070 */ 9071 if (dm_con_state->update_hdcp && 9072 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 9073 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 9074 dm_con_state->update_hdcp = false; 9075 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 9076 __func__); 9077 return true; 9078 } 9079 9080 if (old_conn_state->content_protection == new_conn_state->content_protection) { 9081 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9082 if (new_crtc_state && new_crtc_state->mode_changed) { 9083 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 9084 __func__); 9085 return true; 9086 } 9087 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 9088 __func__); 9089 return false; 9090 } 9091 9092 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 9093 return false; 9094 } 9095 9096 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 9097 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 9098 __func__); 9099 return true; 9100 } 9101 9102 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 9103 return false; 9104 } 9105 9106 static void remove_stream(struct amdgpu_device *adev, 9107 struct amdgpu_crtc *acrtc, 9108 struct dc_stream_state *stream) 9109 { 9110 /* this is the update mode case */ 9111 9112 acrtc->otg_inst = -1; 9113 acrtc->enabled = false; 9114 } 9115 9116 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 9117 { 9118 9119 assert_spin_locked(&acrtc->base.dev->event_lock); 9120 WARN_ON(acrtc->event); 9121 9122 acrtc->event = acrtc->base.state->event; 9123 9124 /* Set the flip status */ 9125 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 9126 9127 /* Mark this event as consumed */ 9128 acrtc->base.state->event = NULL; 9129 9130 drm_dbg_state(acrtc->base.dev, 9131 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 9132 acrtc->crtc_id); 9133 } 9134 9135 static void update_freesync_state_on_stream( 9136 struct amdgpu_display_manager *dm, 9137 struct dm_crtc_state *new_crtc_state, 9138 struct dc_stream_state *new_stream, 9139 struct dc_plane_state *surface, 9140 u32 flip_timestamp_in_us) 9141 { 9142 struct mod_vrr_params vrr_params; 9143 struct dc_info_packet vrr_infopacket = {0}; 9144 struct amdgpu_device *adev = dm->adev; 9145 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9146 unsigned long flags; 9147 bool pack_sdp_v1_3 = false; 9148 struct amdgpu_dm_connector *aconn; 9149 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 9150 9151 if (!new_stream) 9152 return; 9153 9154 /* 9155 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9156 * For now it's sufficient to just guard against these conditions. 9157 */ 9158 9159 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9160 return; 9161 9162 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9163 vrr_params = acrtc->dm_irq_params.vrr_params; 9164 9165 if (surface) { 9166 mod_freesync_handle_preflip( 9167 dm->freesync_module, 9168 surface, 9169 new_stream, 9170 flip_timestamp_in_us, 9171 &vrr_params); 9172 9173 if (adev->family < AMDGPU_FAMILY_AI && 9174 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 9175 mod_freesync_handle_v_update(dm->freesync_module, 9176 new_stream, &vrr_params); 9177 9178 /* Need to call this before the frame ends. */ 9179 dc_stream_adjust_vmin_vmax(dm->dc, 9180 new_crtc_state->stream, 9181 &vrr_params.adjust); 9182 } 9183 } 9184 9185 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 9186 9187 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 9188 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 9189 9190 if (aconn->vsdb_info.amd_vsdb_version == 1) 9191 packet_type = PACKET_TYPE_FS_V1; 9192 else if (aconn->vsdb_info.amd_vsdb_version == 2) 9193 packet_type = PACKET_TYPE_FS_V2; 9194 else if (aconn->vsdb_info.amd_vsdb_version == 3) 9195 packet_type = PACKET_TYPE_FS_V3; 9196 9197 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 9198 &new_stream->adaptive_sync_infopacket); 9199 } 9200 9201 mod_freesync_build_vrr_infopacket( 9202 dm->freesync_module, 9203 new_stream, 9204 &vrr_params, 9205 packet_type, 9206 TRANSFER_FUNC_UNKNOWN, 9207 &vrr_infopacket, 9208 pack_sdp_v1_3); 9209 9210 new_crtc_state->freesync_vrr_info_changed |= 9211 (memcmp(&new_crtc_state->vrr_infopacket, 9212 &vrr_infopacket, 9213 sizeof(vrr_infopacket)) != 0); 9214 9215 acrtc->dm_irq_params.vrr_params = vrr_params; 9216 new_crtc_state->vrr_infopacket = vrr_infopacket; 9217 9218 new_stream->vrr_infopacket = vrr_infopacket; 9219 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 9220 9221 if (new_crtc_state->freesync_vrr_info_changed) 9222 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 9223 new_crtc_state->base.crtc->base.id, 9224 (int)new_crtc_state->base.vrr_enabled, 9225 (int)vrr_params.state); 9226 9227 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9228 } 9229 9230 static void update_stream_irq_parameters( 9231 struct amdgpu_display_manager *dm, 9232 struct dm_crtc_state *new_crtc_state) 9233 { 9234 struct dc_stream_state *new_stream = new_crtc_state->stream; 9235 struct mod_vrr_params vrr_params; 9236 struct mod_freesync_config config = new_crtc_state->freesync_config; 9237 struct amdgpu_device *adev = dm->adev; 9238 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9239 unsigned long flags; 9240 9241 if (!new_stream) 9242 return; 9243 9244 /* 9245 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9246 * For now it's sufficient to just guard against these conditions. 9247 */ 9248 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9249 return; 9250 9251 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9252 vrr_params = acrtc->dm_irq_params.vrr_params; 9253 9254 if (new_crtc_state->vrr_supported && 9255 config.min_refresh_in_uhz && 9256 config.max_refresh_in_uhz) { 9257 /* 9258 * if freesync compatible mode was set, config.state will be set 9259 * in atomic check 9260 */ 9261 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 9262 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 9263 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 9264 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 9265 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 9266 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 9267 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 9268 } else { 9269 config.state = new_crtc_state->base.vrr_enabled ? 9270 VRR_STATE_ACTIVE_VARIABLE : 9271 VRR_STATE_INACTIVE; 9272 } 9273 } else { 9274 config.state = VRR_STATE_UNSUPPORTED; 9275 } 9276 9277 mod_freesync_build_vrr_params(dm->freesync_module, 9278 new_stream, 9279 &config, &vrr_params); 9280 9281 new_crtc_state->freesync_config = config; 9282 /* Copy state for access from DM IRQ handler */ 9283 acrtc->dm_irq_params.freesync_config = config; 9284 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 9285 acrtc->dm_irq_params.vrr_params = vrr_params; 9286 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9287 } 9288 9289 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 9290 struct dm_crtc_state *new_state) 9291 { 9292 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 9293 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 9294 9295 if (!old_vrr_active && new_vrr_active) { 9296 /* Transition VRR inactive -> active: 9297 * While VRR is active, we must not disable vblank irq, as a 9298 * reenable after disable would compute bogus vblank/pflip 9299 * timestamps if it likely happened inside display front-porch. 9300 * 9301 * We also need vupdate irq for the actual core vblank handling 9302 * at end of vblank. 9303 */ 9304 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 9305 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 9306 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n", 9307 __func__, new_state->base.crtc->base.id); 9308 } else if (old_vrr_active && !new_vrr_active) { 9309 /* Transition VRR active -> inactive: 9310 * Allow vblank irq disable again for fixed refresh rate. 9311 */ 9312 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 9313 drm_crtc_vblank_put(new_state->base.crtc); 9314 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n", 9315 __func__, new_state->base.crtc->base.id); 9316 } 9317 } 9318 9319 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 9320 { 9321 struct drm_plane *plane; 9322 struct drm_plane_state *old_plane_state; 9323 int i; 9324 9325 /* 9326 * TODO: Make this per-stream so we don't issue redundant updates for 9327 * commits with multiple streams. 9328 */ 9329 for_each_old_plane_in_state(state, plane, old_plane_state, i) 9330 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9331 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 9332 } 9333 9334 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 9335 { 9336 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 9337 9338 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 9339 } 9340 9341 static void amdgpu_dm_update_cursor(struct drm_plane *plane, 9342 struct drm_plane_state *old_plane_state, 9343 struct dc_stream_update *update) 9344 { 9345 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9346 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb); 9347 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc; 9348 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL; 9349 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 9350 uint64_t address = afb ? afb->address : 0; 9351 struct dc_cursor_position position = {0}; 9352 struct dc_cursor_attributes attributes; 9353 int ret; 9354 9355 if (!plane->state->fb && !old_plane_state->fb) 9356 return; 9357 9358 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n", 9359 amdgpu_crtc->crtc_id, plane->state->crtc_w, 9360 plane->state->crtc_h); 9361 9362 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position); 9363 if (ret) 9364 return; 9365 9366 if (!position.enable) { 9367 /* turn off cursor */ 9368 if (crtc_state && crtc_state->stream) { 9369 dc_stream_set_cursor_position(crtc_state->stream, 9370 &position); 9371 update->cursor_position = &crtc_state->stream->cursor_position; 9372 } 9373 return; 9374 } 9375 9376 amdgpu_crtc->cursor_width = plane->state->crtc_w; 9377 amdgpu_crtc->cursor_height = plane->state->crtc_h; 9378 9379 memset(&attributes, 0, sizeof(attributes)); 9380 attributes.address.high_part = upper_32_bits(address); 9381 attributes.address.low_part = lower_32_bits(address); 9382 attributes.width = plane->state->crtc_w; 9383 attributes.height = plane->state->crtc_h; 9384 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA; 9385 attributes.rotation_angle = 0; 9386 attributes.attribute_flags.value = 0; 9387 9388 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM 9389 * legacy gamma setup. 9390 */ 9391 if (crtc_state->cm_is_degamma_srgb && 9392 adev->dm.dc->caps.color.dpp.gamma_corr) 9393 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1; 9394 9395 if (afb) 9396 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0]; 9397 9398 if (crtc_state->stream) { 9399 if (!dc_stream_set_cursor_attributes(crtc_state->stream, 9400 &attributes)) 9401 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n"); 9402 9403 update->cursor_attributes = &crtc_state->stream->cursor_attributes; 9404 9405 if (!dc_stream_set_cursor_position(crtc_state->stream, 9406 &position)) 9407 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n"); 9408 9409 update->cursor_position = &crtc_state->stream->cursor_position; 9410 } 9411 } 9412 9413 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach, 9414 const struct dm_crtc_state *acrtc_state, 9415 const u64 current_ts) 9416 { 9417 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings; 9418 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings; 9419 struct amdgpu_dm_connector *aconn = 9420 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 9421 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9422 9423 if (acrtc_state->update_type > UPDATE_TYPE_FAST) { 9424 if (pr->config.replay_supported && !pr->replay_feature_enabled) 9425 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn); 9426 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED && 9427 !psr->psr_feature_enabled) 9428 if (!aconn->disallow_edp_enter_psr) 9429 amdgpu_dm_link_setup_psr(acrtc_state->stream); 9430 } 9431 9432 /* Decrement skip count when SR is enabled and we're doing fast updates. */ 9433 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 9434 (psr->psr_feature_enabled || pr->config.replay_supported)) { 9435 if (aconn->sr_skip_count > 0) 9436 aconn->sr_skip_count--; 9437 9438 /* Allow SR when skip count is 0. */ 9439 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count; 9440 9441 /* 9442 * If sink supports PSR SU/Panel Replay, there is no need to rely on 9443 * a vblank event disable request to enable PSR/RP. PSR SU/RP 9444 * can be enabled immediately once OS demonstrates an 9445 * adequate number of fast atomic commits to notify KMD 9446 * of update events. See `vblank_control_worker()`. 9447 */ 9448 if (!vrr_active && 9449 acrtc_attach->dm_irq_params.allow_sr_entry && 9450 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9451 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9452 #endif 9453 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) { 9454 if (pr->replay_feature_enabled && !pr->replay_allow_active) 9455 amdgpu_dm_replay_enable(acrtc_state->stream, true); 9456 if (psr->psr_version == DC_PSR_VERSION_SU_1 && 9457 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr) 9458 amdgpu_dm_psr_enable(acrtc_state->stream); 9459 } 9460 } else { 9461 acrtc_attach->dm_irq_params.allow_sr_entry = false; 9462 } 9463 } 9464 9465 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 9466 struct drm_device *dev, 9467 struct amdgpu_display_manager *dm, 9468 struct drm_crtc *pcrtc, 9469 bool wait_for_vblank) 9470 { 9471 u32 i; 9472 u64 timestamp_ns = ktime_get_ns(); 9473 struct drm_plane *plane; 9474 struct drm_plane_state *old_plane_state, *new_plane_state; 9475 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 9476 struct drm_crtc_state *new_pcrtc_state = 9477 drm_atomic_get_new_crtc_state(state, pcrtc); 9478 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 9479 struct dm_crtc_state *dm_old_crtc_state = 9480 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 9481 int planes_count = 0, vpos, hpos; 9482 unsigned long flags; 9483 u32 target_vblank, last_flip_vblank; 9484 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9485 bool cursor_update = false; 9486 bool pflip_present = false; 9487 bool dirty_rects_changed = false; 9488 bool updated_planes_and_streams = false; 9489 struct { 9490 struct dc_surface_update surface_updates[MAX_SURFACES]; 9491 struct dc_plane_info plane_infos[MAX_SURFACES]; 9492 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 9493 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 9494 struct dc_stream_update stream_update; 9495 } *bundle; 9496 9497 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 9498 9499 if (!bundle) { 9500 drm_err(dev, "Failed to allocate update bundle\n"); 9501 goto cleanup; 9502 } 9503 9504 /* 9505 * Disable the cursor first if we're disabling all the planes. 9506 * It'll remain on the screen after the planes are re-enabled 9507 * if we don't. 9508 * 9509 * If the cursor is transitioning from native to overlay mode, the 9510 * native cursor needs to be disabled first. 9511 */ 9512 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE && 9513 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9514 struct dc_cursor_position cursor_position = {0}; 9515 9516 if (!dc_stream_set_cursor_position(acrtc_state->stream, 9517 &cursor_position)) 9518 drm_err(dev, "DC failed to disable native cursor\n"); 9519 9520 bundle->stream_update.cursor_position = 9521 &acrtc_state->stream->cursor_position; 9522 } 9523 9524 if (acrtc_state->active_planes == 0 && 9525 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9526 amdgpu_dm_commit_cursors(state); 9527 9528 /* update planes when needed */ 9529 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9530 struct drm_crtc *crtc = new_plane_state->crtc; 9531 struct drm_crtc_state *new_crtc_state; 9532 struct drm_framebuffer *fb = new_plane_state->fb; 9533 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 9534 bool plane_needs_flip; 9535 struct dc_plane_state *dc_plane; 9536 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 9537 9538 /* Cursor plane is handled after stream updates */ 9539 if (plane->type == DRM_PLANE_TYPE_CURSOR && 9540 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9541 if ((fb && crtc == pcrtc) || 9542 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) { 9543 cursor_update = true; 9544 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0) 9545 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update); 9546 } 9547 9548 continue; 9549 } 9550 9551 if (!fb || !crtc || pcrtc != crtc) 9552 continue; 9553 9554 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 9555 if (!new_crtc_state->active) 9556 continue; 9557 9558 dc_plane = dm_new_plane_state->dc_state; 9559 if (!dc_plane) 9560 continue; 9561 9562 bundle->surface_updates[planes_count].surface = dc_plane; 9563 if (new_pcrtc_state->color_mgmt_changed) { 9564 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction; 9565 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func; 9566 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 9567 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult; 9568 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func; 9569 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func; 9570 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf; 9571 } 9572 9573 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 9574 &bundle->scaling_infos[planes_count]); 9575 9576 bundle->surface_updates[planes_count].scaling_info = 9577 &bundle->scaling_infos[planes_count]; 9578 9579 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 9580 9581 pflip_present = pflip_present || plane_needs_flip; 9582 9583 if (!plane_needs_flip) { 9584 planes_count += 1; 9585 continue; 9586 } 9587 9588 fill_dc_plane_info_and_addr( 9589 dm->adev, new_plane_state, 9590 afb->tiling_flags, 9591 &bundle->plane_infos[planes_count], 9592 &bundle->flip_addrs[planes_count].address, 9593 afb->tmz_surface); 9594 9595 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 9596 new_plane_state->plane->index, 9597 bundle->plane_infos[planes_count].dcc.enable); 9598 9599 bundle->surface_updates[planes_count].plane_info = 9600 &bundle->plane_infos[planes_count]; 9601 9602 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 9603 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 9604 fill_dc_dirty_rects(plane, old_plane_state, 9605 new_plane_state, new_crtc_state, 9606 &bundle->flip_addrs[planes_count], 9607 acrtc_state->stream->link->psr_settings.psr_version == 9608 DC_PSR_VERSION_SU_1, 9609 &dirty_rects_changed); 9610 9611 /* 9612 * If the dirty regions changed, PSR-SU need to be disabled temporarily 9613 * and enabled it again after dirty regions are stable to avoid video glitch. 9614 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 9615 * during the PSR-SU was disabled. 9616 */ 9617 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 9618 acrtc_attach->dm_irq_params.allow_sr_entry && 9619 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9620 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9621 #endif 9622 dirty_rects_changed) { 9623 mutex_lock(&dm->dc_lock); 9624 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 9625 timestamp_ns; 9626 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9627 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9628 mutex_unlock(&dm->dc_lock); 9629 } 9630 } 9631 9632 /* 9633 * Only allow immediate flips for fast updates that don't 9634 * change memory domain, FB pitch, DCC state, rotation or 9635 * mirroring. 9636 * 9637 * dm_crtc_helper_atomic_check() only accepts async flips with 9638 * fast updates. 9639 */ 9640 if (crtc->state->async_flip && 9641 (acrtc_state->update_type != UPDATE_TYPE_FAST || 9642 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 9643 drm_warn_once(state->dev, 9644 "[PLANE:%d:%s] async flip with non-fast update\n", 9645 plane->base.id, plane->name); 9646 9647 bundle->flip_addrs[planes_count].flip_immediate = 9648 crtc->state->async_flip && 9649 acrtc_state->update_type == UPDATE_TYPE_FAST && 9650 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 9651 9652 timestamp_ns = ktime_get_ns(); 9653 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 9654 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 9655 bundle->surface_updates[planes_count].surface = dc_plane; 9656 9657 if (!bundle->surface_updates[planes_count].surface) { 9658 drm_err(dev, "No surface for CRTC: id=%d\n", 9659 acrtc_attach->crtc_id); 9660 continue; 9661 } 9662 9663 if (plane == pcrtc->primary) 9664 update_freesync_state_on_stream( 9665 dm, 9666 acrtc_state, 9667 acrtc_state->stream, 9668 dc_plane, 9669 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 9670 9671 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 9672 __func__, 9673 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 9674 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 9675 9676 planes_count += 1; 9677 9678 } 9679 9680 if (pflip_present) { 9681 if (!vrr_active) { 9682 /* Use old throttling in non-vrr fixed refresh rate mode 9683 * to keep flip scheduling based on target vblank counts 9684 * working in a backwards compatible way, e.g., for 9685 * clients using the GLX_OML_sync_control extension or 9686 * DRI3/Present extension with defined target_msc. 9687 */ 9688 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 9689 } else { 9690 /* For variable refresh rate mode only: 9691 * Get vblank of last completed flip to avoid > 1 vrr 9692 * flips per video frame by use of throttling, but allow 9693 * flip programming anywhere in the possibly large 9694 * variable vrr vblank interval for fine-grained flip 9695 * timing control and more opportunity to avoid stutter 9696 * on late submission of flips. 9697 */ 9698 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9699 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 9700 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9701 } 9702 9703 target_vblank = last_flip_vblank + wait_for_vblank; 9704 9705 /* 9706 * Wait until we're out of the vertical blank period before the one 9707 * targeted by the flip 9708 */ 9709 while ((acrtc_attach->enabled && 9710 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 9711 0, &vpos, &hpos, NULL, 9712 NULL, &pcrtc->hwmode) 9713 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 9714 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 9715 (int)(target_vblank - 9716 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 9717 usleep_range(1000, 1100); 9718 } 9719 9720 /** 9721 * Prepare the flip event for the pageflip interrupt to handle. 9722 * 9723 * This only works in the case where we've already turned on the 9724 * appropriate hardware blocks (eg. HUBP) so in the transition case 9725 * from 0 -> n planes we have to skip a hardware generated event 9726 * and rely on sending it from software. 9727 */ 9728 if (acrtc_attach->base.state->event && 9729 acrtc_state->active_planes > 0) { 9730 drm_crtc_vblank_get(pcrtc); 9731 9732 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9733 9734 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 9735 prepare_flip_isr(acrtc_attach); 9736 9737 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9738 } 9739 9740 if (acrtc_state->stream) { 9741 if (acrtc_state->freesync_vrr_info_changed) 9742 bundle->stream_update.vrr_infopacket = 9743 &acrtc_state->stream->vrr_infopacket; 9744 } 9745 } else if (cursor_update && acrtc_state->active_planes > 0) { 9746 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9747 if (acrtc_attach->base.state->event) { 9748 drm_crtc_vblank_get(pcrtc); 9749 acrtc_attach->event = acrtc_attach->base.state->event; 9750 acrtc_attach->base.state->event = NULL; 9751 } 9752 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9753 } 9754 9755 /* Update the planes if changed or disable if we don't have any. */ 9756 if ((planes_count || acrtc_state->active_planes == 0) && 9757 acrtc_state->stream) { 9758 /* 9759 * If PSR or idle optimizations are enabled then flush out 9760 * any pending work before hardware programming. 9761 */ 9762 if (dm->vblank_control_workqueue) 9763 flush_workqueue(dm->vblank_control_workqueue); 9764 9765 bundle->stream_update.stream = acrtc_state->stream; 9766 if (new_pcrtc_state->mode_changed) { 9767 bundle->stream_update.src = acrtc_state->stream->src; 9768 bundle->stream_update.dst = acrtc_state->stream->dst; 9769 } 9770 9771 if (new_pcrtc_state->color_mgmt_changed) { 9772 /* 9773 * TODO: This isn't fully correct since we've actually 9774 * already modified the stream in place. 9775 */ 9776 bundle->stream_update.gamut_remap = 9777 &acrtc_state->stream->gamut_remap_matrix; 9778 bundle->stream_update.output_csc_transform = 9779 &acrtc_state->stream->csc_color_matrix; 9780 bundle->stream_update.out_transfer_func = 9781 &acrtc_state->stream->out_transfer_func; 9782 bundle->stream_update.lut3d_func = 9783 (struct dc_3dlut *) acrtc_state->stream->lut3d_func; 9784 bundle->stream_update.func_shaper = 9785 (struct dc_transfer_func *) acrtc_state->stream->func_shaper; 9786 } 9787 9788 acrtc_state->stream->abm_level = acrtc_state->abm_level; 9789 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 9790 bundle->stream_update.abm_level = &acrtc_state->abm_level; 9791 9792 mutex_lock(&dm->dc_lock); 9793 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) { 9794 if (acrtc_state->stream->link->replay_settings.replay_allow_active) 9795 amdgpu_dm_replay_disable(acrtc_state->stream); 9796 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9797 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9798 } 9799 mutex_unlock(&dm->dc_lock); 9800 9801 /* 9802 * If FreeSync state on the stream has changed then we need to 9803 * re-adjust the min/max bounds now that DC doesn't handle this 9804 * as part of commit. 9805 */ 9806 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 9807 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9808 dc_stream_adjust_vmin_vmax( 9809 dm->dc, acrtc_state->stream, 9810 &acrtc_attach->dm_irq_params.vrr_params.adjust); 9811 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9812 } 9813 mutex_lock(&dm->dc_lock); 9814 update_planes_and_stream_adapter(dm->dc, 9815 acrtc_state->update_type, 9816 planes_count, 9817 acrtc_state->stream, 9818 &bundle->stream_update, 9819 bundle->surface_updates); 9820 updated_planes_and_streams = true; 9821 9822 /** 9823 * Enable or disable the interrupts on the backend. 9824 * 9825 * Most pipes are put into power gating when unused. 9826 * 9827 * When power gating is enabled on a pipe we lose the 9828 * interrupt enablement state when power gating is disabled. 9829 * 9830 * So we need to update the IRQ control state in hardware 9831 * whenever the pipe turns on (since it could be previously 9832 * power gated) or off (since some pipes can't be power gated 9833 * on some ASICs). 9834 */ 9835 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 9836 dm_update_pflip_irq_state(drm_to_adev(dev), 9837 acrtc_attach); 9838 9839 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns); 9840 mutex_unlock(&dm->dc_lock); 9841 } 9842 9843 /* 9844 * Update cursor state *after* programming all the planes. 9845 * This avoids redundant programming in the case where we're going 9846 * to be disabling a single plane - those pipes are being disabled. 9847 */ 9848 if (acrtc_state->active_planes && 9849 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) && 9850 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9851 amdgpu_dm_commit_cursors(state); 9852 9853 cleanup: 9854 kfree(bundle); 9855 } 9856 9857 static void amdgpu_dm_commit_audio(struct drm_device *dev, 9858 struct drm_atomic_state *state) 9859 { 9860 struct amdgpu_device *adev = drm_to_adev(dev); 9861 struct amdgpu_dm_connector *aconnector; 9862 struct drm_connector *connector; 9863 struct drm_connector_state *old_con_state, *new_con_state; 9864 struct drm_crtc_state *new_crtc_state; 9865 struct dm_crtc_state *new_dm_crtc_state; 9866 const struct dc_stream_status *status; 9867 int i, inst; 9868 9869 /* Notify device removals. */ 9870 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9871 if (old_con_state->crtc != new_con_state->crtc) { 9872 /* CRTC changes require notification. */ 9873 goto notify; 9874 } 9875 9876 if (!new_con_state->crtc) 9877 continue; 9878 9879 new_crtc_state = drm_atomic_get_new_crtc_state( 9880 state, new_con_state->crtc); 9881 9882 if (!new_crtc_state) 9883 continue; 9884 9885 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9886 continue; 9887 9888 notify: 9889 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9890 continue; 9891 9892 aconnector = to_amdgpu_dm_connector(connector); 9893 9894 mutex_lock(&adev->dm.audio_lock); 9895 inst = aconnector->audio_inst; 9896 aconnector->audio_inst = -1; 9897 mutex_unlock(&adev->dm.audio_lock); 9898 9899 amdgpu_dm_audio_eld_notify(adev, inst); 9900 } 9901 9902 /* Notify audio device additions. */ 9903 for_each_new_connector_in_state(state, connector, new_con_state, i) { 9904 if (!new_con_state->crtc) 9905 continue; 9906 9907 new_crtc_state = drm_atomic_get_new_crtc_state( 9908 state, new_con_state->crtc); 9909 9910 if (!new_crtc_state) 9911 continue; 9912 9913 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9914 continue; 9915 9916 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 9917 if (!new_dm_crtc_state->stream) 9918 continue; 9919 9920 status = dc_stream_get_status(new_dm_crtc_state->stream); 9921 if (!status) 9922 continue; 9923 9924 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9925 continue; 9926 9927 aconnector = to_amdgpu_dm_connector(connector); 9928 9929 mutex_lock(&adev->dm.audio_lock); 9930 inst = status->audio_inst; 9931 aconnector->audio_inst = inst; 9932 mutex_unlock(&adev->dm.audio_lock); 9933 9934 amdgpu_dm_audio_eld_notify(adev, inst); 9935 } 9936 } 9937 9938 /* 9939 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 9940 * @crtc_state: the DRM CRTC state 9941 * @stream_state: the DC stream state. 9942 * 9943 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 9944 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 9945 */ 9946 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 9947 struct dc_stream_state *stream_state) 9948 { 9949 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 9950 } 9951 9952 static void dm_clear_writeback(struct amdgpu_display_manager *dm, 9953 struct dm_crtc_state *crtc_state) 9954 { 9955 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0); 9956 } 9957 9958 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 9959 struct dc_state *dc_state) 9960 { 9961 struct drm_device *dev = state->dev; 9962 struct amdgpu_device *adev = drm_to_adev(dev); 9963 struct amdgpu_display_manager *dm = &adev->dm; 9964 struct drm_crtc *crtc; 9965 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9966 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9967 struct drm_connector_state *old_con_state; 9968 struct drm_connector *connector; 9969 bool mode_set_reset_required = false; 9970 u32 i; 9971 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count}; 9972 9973 /* Disable writeback */ 9974 for_each_old_connector_in_state(state, connector, old_con_state, i) { 9975 struct dm_connector_state *dm_old_con_state; 9976 struct amdgpu_crtc *acrtc; 9977 9978 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 9979 continue; 9980 9981 old_crtc_state = NULL; 9982 9983 dm_old_con_state = to_dm_connector_state(old_con_state); 9984 if (!dm_old_con_state->base.crtc) 9985 continue; 9986 9987 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc); 9988 if (acrtc) 9989 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 9990 9991 if (!acrtc || !acrtc->wb_enabled) 9992 continue; 9993 9994 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9995 9996 dm_clear_writeback(dm, dm_old_crtc_state); 9997 acrtc->wb_enabled = false; 9998 } 9999 10000 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 10001 new_crtc_state, i) { 10002 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10003 10004 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10005 10006 if (old_crtc_state->active && 10007 (!new_crtc_state->active || 10008 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10009 manage_dm_interrupts(adev, acrtc, NULL); 10010 dc_stream_release(dm_old_crtc_state->stream); 10011 } 10012 } 10013 10014 drm_atomic_helper_calc_timestamping_constants(state); 10015 10016 /* update changed items */ 10017 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10018 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10019 10020 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10021 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10022 10023 drm_dbg_state(state->dev, 10024 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 10025 acrtc->crtc_id, 10026 new_crtc_state->enable, 10027 new_crtc_state->active, 10028 new_crtc_state->planes_changed, 10029 new_crtc_state->mode_changed, 10030 new_crtc_state->active_changed, 10031 new_crtc_state->connectors_changed); 10032 10033 /* Disable cursor if disabling crtc */ 10034 if (old_crtc_state->active && !new_crtc_state->active) { 10035 struct dc_cursor_position position; 10036 10037 memset(&position, 0, sizeof(position)); 10038 mutex_lock(&dm->dc_lock); 10039 dc_exit_ips_for_hw_access(dm->dc); 10040 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position); 10041 mutex_unlock(&dm->dc_lock); 10042 } 10043 10044 /* Copy all transient state flags into dc state */ 10045 if (dm_new_crtc_state->stream) { 10046 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 10047 dm_new_crtc_state->stream); 10048 } 10049 10050 /* handles headless hotplug case, updating new_state and 10051 * aconnector as needed 10052 */ 10053 10054 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 10055 10056 drm_dbg_atomic(dev, 10057 "Atomic commit: SET crtc id %d: [%p]\n", 10058 acrtc->crtc_id, acrtc); 10059 10060 if (!dm_new_crtc_state->stream) { 10061 /* 10062 * this could happen because of issues with 10063 * userspace notifications delivery. 10064 * In this case userspace tries to set mode on 10065 * display which is disconnected in fact. 10066 * dc_sink is NULL in this case on aconnector. 10067 * We expect reset mode will come soon. 10068 * 10069 * This can also happen when unplug is done 10070 * during resume sequence ended 10071 * 10072 * In this case, we want to pretend we still 10073 * have a sink to keep the pipe running so that 10074 * hw state is consistent with the sw state 10075 */ 10076 drm_dbg_atomic(dev, 10077 "Failed to create new stream for crtc %d\n", 10078 acrtc->base.base.id); 10079 continue; 10080 } 10081 10082 if (dm_old_crtc_state->stream) 10083 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10084 10085 pm_runtime_get_noresume(dev->dev); 10086 10087 acrtc->enabled = true; 10088 acrtc->hw_mode = new_crtc_state->mode; 10089 crtc->hwmode = new_crtc_state->mode; 10090 mode_set_reset_required = true; 10091 } else if (modereset_required(new_crtc_state)) { 10092 drm_dbg_atomic(dev, 10093 "Atomic commit: RESET. crtc id %d:[%p]\n", 10094 acrtc->crtc_id, acrtc); 10095 /* i.e. reset mode */ 10096 if (dm_old_crtc_state->stream) 10097 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10098 10099 mode_set_reset_required = true; 10100 } 10101 } /* for_each_crtc_in_state() */ 10102 10103 /* if there mode set or reset, disable eDP PSR, Replay */ 10104 if (mode_set_reset_required) { 10105 if (dm->vblank_control_workqueue) 10106 flush_workqueue(dm->vblank_control_workqueue); 10107 10108 amdgpu_dm_replay_disable_all(dm); 10109 amdgpu_dm_psr_disable_all(dm); 10110 } 10111 10112 dm_enable_per_frame_crtc_master_sync(dc_state); 10113 mutex_lock(&dm->dc_lock); 10114 dc_exit_ips_for_hw_access(dm->dc); 10115 WARN_ON(!dc_commit_streams(dm->dc, ¶ms)); 10116 10117 /* Allow idle optimization when vblank count is 0 for display off */ 10118 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev)) 10119 dc_allow_idle_optimizations(dm->dc, true); 10120 mutex_unlock(&dm->dc_lock); 10121 10122 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10123 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10124 10125 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10126 10127 if (dm_new_crtc_state->stream != NULL) { 10128 const struct dc_stream_status *status = 10129 dc_stream_get_status(dm_new_crtc_state->stream); 10130 10131 if (!status) 10132 status = dc_state_get_stream_status(dc_state, 10133 dm_new_crtc_state->stream); 10134 if (!status) 10135 drm_err(dev, 10136 "got no status for stream %p on acrtc%p\n", 10137 dm_new_crtc_state->stream, acrtc); 10138 else 10139 acrtc->otg_inst = status->primary_otg_inst; 10140 } 10141 } 10142 10143 /* During boot up and resume the DC layer will reset the panel brightness 10144 * to fix a flicker issue. 10145 * It will cause the dm->actual_brightness is not the current panel brightness 10146 * level. (the dm->brightness is the correct panel level) 10147 * So we set the backlight level with dm->brightness value after initial 10148 * set mode. Use restore_backlight flag to avoid setting backlight level 10149 * for every subsequent mode set. 10150 */ 10151 if (dm->restore_backlight) { 10152 for (i = 0; i < dm->num_of_edps; i++) { 10153 if (dm->backlight_dev[i]) 10154 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10155 } 10156 dm->restore_backlight = false; 10157 } 10158 } 10159 10160 static void dm_set_writeback(struct amdgpu_display_manager *dm, 10161 struct dm_crtc_state *crtc_state, 10162 struct drm_connector *connector, 10163 struct drm_connector_state *new_con_state) 10164 { 10165 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector); 10166 struct amdgpu_device *adev = dm->adev; 10167 struct amdgpu_crtc *acrtc; 10168 struct dc_writeback_info *wb_info; 10169 struct pipe_ctx *pipe = NULL; 10170 struct amdgpu_framebuffer *afb; 10171 int i = 0; 10172 10173 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL); 10174 if (!wb_info) { 10175 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n"); 10176 return; 10177 } 10178 10179 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc); 10180 if (!acrtc) { 10181 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n"); 10182 kfree(wb_info); 10183 return; 10184 } 10185 10186 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb); 10187 if (!afb) { 10188 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n"); 10189 kfree(wb_info); 10190 return; 10191 } 10192 10193 for (i = 0; i < MAX_PIPES; i++) { 10194 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) { 10195 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i]; 10196 break; 10197 } 10198 } 10199 10200 /* fill in wb_info */ 10201 wb_info->wb_enabled = true; 10202 10203 wb_info->dwb_pipe_inst = 0; 10204 wb_info->dwb_params.dwbscl_black_color = 0; 10205 wb_info->dwb_params.hdr_mult = 0x1F000; 10206 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS; 10207 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13; 10208 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC; 10209 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC; 10210 10211 /* width & height from crtc */ 10212 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay; 10213 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay; 10214 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay; 10215 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay; 10216 10217 wb_info->dwb_params.cnv_params.crop_en = false; 10218 wb_info->dwb_params.stereo_params.stereo_enabled = false; 10219 10220 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits 10221 wb_info->dwb_params.cnv_params.out_min_pix_val = 0; 10222 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB; 10223 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS; 10224 10225 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444; 10226 10227 wb_info->dwb_params.capture_rate = dwb_capture_rate_0; 10228 10229 wb_info->dwb_params.scaler_taps.h_taps = 4; 10230 wb_info->dwb_params.scaler_taps.v_taps = 4; 10231 wb_info->dwb_params.scaler_taps.h_taps_c = 2; 10232 wb_info->dwb_params.scaler_taps.v_taps_c = 2; 10233 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING; 10234 10235 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0]; 10236 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1]; 10237 10238 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) { 10239 wb_info->mcif_buf_params.luma_address[i] = afb->address; 10240 wb_info->mcif_buf_params.chroma_address[i] = 0; 10241 } 10242 10243 wb_info->mcif_buf_params.p_vmid = 1; 10244 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) { 10245 wb_info->mcif_warmup_params.start_address.quad_part = afb->address; 10246 wb_info->mcif_warmup_params.region_size = 10247 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height; 10248 } 10249 wb_info->mcif_warmup_params.p_vmid = 1; 10250 wb_info->writeback_source_plane = pipe->plane_state; 10251 10252 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info); 10253 10254 acrtc->wb_pending = true; 10255 acrtc->wb_conn = wb_conn; 10256 drm_writeback_queue_job(wb_conn, new_con_state); 10257 } 10258 10259 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state) 10260 { 10261 struct drm_connector_state *old_con_state, *new_con_state; 10262 struct drm_device *dev = state->dev; 10263 struct drm_connector *connector; 10264 struct amdgpu_device *adev = drm_to_adev(dev); 10265 int i; 10266 10267 if (!adev->dm.hdcp_workqueue) 10268 return; 10269 10270 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10271 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10272 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10273 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10274 struct dm_crtc_state *dm_new_crtc_state; 10275 struct amdgpu_dm_connector *aconnector; 10276 10277 if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10278 continue; 10279 10280 aconnector = to_amdgpu_dm_connector(connector); 10281 10282 drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i); 10283 10284 drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 10285 connector->index, connector->status, connector->dpms); 10286 drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n", 10287 old_con_state->content_protection, new_con_state->content_protection); 10288 10289 if (aconnector->dc_sink) { 10290 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 10291 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 10292 drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n", 10293 aconnector->dc_sink->edid_caps.display_name); 10294 } 10295 } 10296 10297 new_crtc_state = NULL; 10298 old_crtc_state = NULL; 10299 10300 if (acrtc) { 10301 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10302 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10303 } 10304 10305 if (old_crtc_state) 10306 drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10307 old_crtc_state->enable, 10308 old_crtc_state->active, 10309 old_crtc_state->mode_changed, 10310 old_crtc_state->active_changed, 10311 old_crtc_state->connectors_changed); 10312 10313 if (new_crtc_state) 10314 drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10315 new_crtc_state->enable, 10316 new_crtc_state->active, 10317 new_crtc_state->mode_changed, 10318 new_crtc_state->active_changed, 10319 new_crtc_state->connectors_changed); 10320 10321 10322 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10323 10324 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 10325 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 10326 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 10327 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 10328 dm_new_con_state->update_hdcp = true; 10329 continue; 10330 } 10331 10332 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 10333 old_con_state, connector, adev->dm.hdcp_workqueue)) { 10334 /* when display is unplugged from mst hub, connctor will 10335 * be destroyed within dm_dp_mst_connector_destroy. connector 10336 * hdcp perperties, like type, undesired, desired, enabled, 10337 * will be lost. So, save hdcp properties into hdcp_work within 10338 * amdgpu_dm_atomic_commit_tail. if the same display is 10339 * plugged back with same display index, its hdcp properties 10340 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 10341 */ 10342 10343 bool enable_encryption = false; 10344 10345 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 10346 enable_encryption = true; 10347 10348 if (aconnector->dc_link && aconnector->dc_sink && 10349 aconnector->dc_link->type == dc_connection_mst_branch) { 10350 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 10351 struct hdcp_workqueue *hdcp_w = 10352 &hdcp_work[aconnector->dc_link->link_index]; 10353 10354 hdcp_w->hdcp_content_type[connector->index] = 10355 new_con_state->hdcp_content_type; 10356 hdcp_w->content_protection[connector->index] = 10357 new_con_state->content_protection; 10358 } 10359 10360 if (new_crtc_state && new_crtc_state->mode_changed && 10361 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 10362 enable_encryption = true; 10363 10364 drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 10365 10366 if (aconnector->dc_link) 10367 hdcp_update_display( 10368 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 10369 new_con_state->hdcp_content_type, enable_encryption); 10370 } 10371 } 10372 } 10373 10374 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state) 10375 { 10376 struct drm_crtc *crtc; 10377 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10378 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10379 int i, ret; 10380 10381 ret = drm_dp_mst_atomic_setup_commit(state); 10382 if (ret) 10383 return ret; 10384 10385 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10386 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10387 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10388 /* 10389 * Color management settings. We also update color properties 10390 * when a modeset is needed, to ensure it gets reprogrammed. 10391 */ 10392 if (dm_new_crtc_state->base.active && dm_new_crtc_state->stream && 10393 (dm_new_crtc_state->base.color_mgmt_changed || 10394 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 10395 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10396 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 10397 if (ret) { 10398 drm_dbg_atomic(state->dev, "Failed to update color state\n"); 10399 return ret; 10400 } 10401 } 10402 } 10403 10404 return 0; 10405 } 10406 10407 /** 10408 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 10409 * @state: The atomic state to commit 10410 * 10411 * This will tell DC to commit the constructed DC state from atomic_check, 10412 * programming the hardware. Any failures here implies a hardware failure, since 10413 * atomic check should have filtered anything non-kosher. 10414 */ 10415 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 10416 { 10417 struct drm_device *dev = state->dev; 10418 struct amdgpu_device *adev = drm_to_adev(dev); 10419 struct amdgpu_display_manager *dm = &adev->dm; 10420 struct dm_atomic_state *dm_state; 10421 struct dc_state *dc_state = NULL; 10422 u32 i, j; 10423 struct drm_crtc *crtc; 10424 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10425 unsigned long flags; 10426 bool wait_for_vblank = true; 10427 struct drm_connector *connector; 10428 struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL; 10429 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10430 int crtc_disable_count = 0; 10431 10432 trace_amdgpu_dm_atomic_commit_tail_begin(state); 10433 10434 drm_atomic_helper_update_legacy_modeset_state(dev, state); 10435 drm_dp_mst_atomic_wait_for_dependencies(state); 10436 10437 dm_state = dm_atomic_get_new_state(state); 10438 if (dm_state && dm_state->context) { 10439 dc_state = dm_state->context; 10440 amdgpu_dm_commit_streams(state, dc_state); 10441 } 10442 10443 amdgpu_dm_update_hdcp(state); 10444 10445 /* Handle connector state changes */ 10446 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10447 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10448 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10449 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10450 struct dc_surface_update *dummy_updates; 10451 struct dc_stream_update stream_update; 10452 struct dc_info_packet hdr_packet; 10453 struct dc_stream_status *status = NULL; 10454 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false; 10455 10456 memset(&stream_update, 0, sizeof(stream_update)); 10457 10458 if (acrtc) { 10459 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10460 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10461 } 10462 10463 /* Skip any modesets/resets */ 10464 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 10465 continue; 10466 10467 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10468 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10469 10470 scaling_changed = is_scaling_state_different(dm_new_con_state, 10471 dm_old_con_state); 10472 10473 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) && 10474 (dm_old_crtc_state->stream->output_color_space != 10475 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state))) 10476 output_color_space_changed = true; 10477 10478 abm_changed = dm_new_crtc_state->abm_level != 10479 dm_old_crtc_state->abm_level; 10480 10481 hdr_changed = 10482 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 10483 10484 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed) 10485 continue; 10486 10487 stream_update.stream = dm_new_crtc_state->stream; 10488 if (scaling_changed) { 10489 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 10490 dm_new_con_state, dm_new_crtc_state->stream); 10491 10492 stream_update.src = dm_new_crtc_state->stream->src; 10493 stream_update.dst = dm_new_crtc_state->stream->dst; 10494 } 10495 10496 if (output_color_space_changed) { 10497 dm_new_crtc_state->stream->output_color_space 10498 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state); 10499 10500 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space; 10501 } 10502 10503 if (abm_changed) { 10504 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 10505 10506 stream_update.abm_level = &dm_new_crtc_state->abm_level; 10507 } 10508 10509 if (hdr_changed) { 10510 fill_hdr_info_packet(new_con_state, &hdr_packet); 10511 stream_update.hdr_static_metadata = &hdr_packet; 10512 } 10513 10514 status = dc_stream_get_status(dm_new_crtc_state->stream); 10515 10516 if (WARN_ON(!status)) 10517 continue; 10518 10519 WARN_ON(!status->plane_count); 10520 10521 /* 10522 * TODO: DC refuses to perform stream updates without a dc_surface_update. 10523 * Here we create an empty update on each plane. 10524 * To fix this, DC should permit updating only stream properties. 10525 */ 10526 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 10527 if (!dummy_updates) { 10528 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n"); 10529 continue; 10530 } 10531 for (j = 0; j < status->plane_count; j++) 10532 dummy_updates[j].surface = status->plane_states[0]; 10533 10534 sort(dummy_updates, status->plane_count, 10535 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL); 10536 10537 mutex_lock(&dm->dc_lock); 10538 dc_exit_ips_for_hw_access(dm->dc); 10539 dc_update_planes_and_stream(dm->dc, 10540 dummy_updates, 10541 status->plane_count, 10542 dm_new_crtc_state->stream, 10543 &stream_update); 10544 mutex_unlock(&dm->dc_lock); 10545 kfree(dummy_updates); 10546 10547 drm_connector_update_privacy_screen(new_con_state); 10548 } 10549 10550 /** 10551 * Enable interrupts for CRTCs that are newly enabled or went through 10552 * a modeset. It was intentionally deferred until after the front end 10553 * state was modified to wait until the OTG was on and so the IRQ 10554 * handlers didn't access stale or invalid state. 10555 */ 10556 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10557 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10558 #ifdef CONFIG_DEBUG_FS 10559 enum amdgpu_dm_pipe_crc_source cur_crc_src; 10560 #endif 10561 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 10562 if (old_crtc_state->active && !new_crtc_state->active) 10563 crtc_disable_count++; 10564 10565 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10566 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10567 10568 /* For freesync config update on crtc state and params for irq */ 10569 update_stream_irq_parameters(dm, dm_new_crtc_state); 10570 10571 #ifdef CONFIG_DEBUG_FS 10572 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10573 cur_crc_src = acrtc->dm_irq_params.crc_src; 10574 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10575 #endif 10576 10577 if (new_crtc_state->active && 10578 (!old_crtc_state->active || 10579 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10580 dc_stream_retain(dm_new_crtc_state->stream); 10581 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 10582 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state); 10583 } 10584 /* Handle vrr on->off / off->on transitions */ 10585 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 10586 10587 #ifdef CONFIG_DEBUG_FS 10588 if (new_crtc_state->active && 10589 (!old_crtc_state->active || 10590 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10591 /** 10592 * Frontend may have changed so reapply the CRC capture 10593 * settings for the stream. 10594 */ 10595 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 10596 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 10597 if (amdgpu_dm_crc_window_is_activated(crtc)) { 10598 uint8_t cnt; 10599 10600 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10601 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) { 10602 if (acrtc->dm_irq_params.window_param[cnt].enable) { 10603 acrtc->dm_irq_params.window_param[cnt].update_win = true; 10604 10605 /** 10606 * It takes 2 frames for HW to stably generate CRC when 10607 * resuming from suspend, so we set skip_frame_cnt 2. 10608 */ 10609 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2; 10610 } 10611 } 10612 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10613 } 10614 #endif 10615 if (amdgpu_dm_crtc_configure_crc_source( 10616 crtc, dm_new_crtc_state, cur_crc_src)) 10617 drm_dbg_atomic(dev, "Failed to configure crc source"); 10618 } 10619 } 10620 #endif 10621 } 10622 10623 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 10624 if (new_crtc_state->async_flip) 10625 wait_for_vblank = false; 10626 10627 /* update planes when needed per crtc*/ 10628 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 10629 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10630 10631 if (dm_new_crtc_state->stream) 10632 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 10633 } 10634 10635 /* Enable writeback */ 10636 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10637 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10638 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10639 10640 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10641 continue; 10642 10643 if (!new_con_state->writeback_job) 10644 continue; 10645 10646 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10647 10648 if (!new_crtc_state) 10649 continue; 10650 10651 if (acrtc->wb_enabled) 10652 continue; 10653 10654 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10655 10656 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state); 10657 acrtc->wb_enabled = true; 10658 } 10659 10660 /* Update audio instances for each connector. */ 10661 amdgpu_dm_commit_audio(dev, state); 10662 10663 /* restore the backlight level */ 10664 for (i = 0; i < dm->num_of_edps; i++) { 10665 if (dm->backlight_dev[i] && 10666 (dm->actual_brightness[i] != dm->brightness[i])) 10667 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10668 } 10669 10670 /* 10671 * send vblank event on all events not handled in flip and 10672 * mark consumed event for drm_atomic_helper_commit_hw_done 10673 */ 10674 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10675 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10676 10677 if (new_crtc_state->event) 10678 drm_send_event_locked(dev, &new_crtc_state->event->base); 10679 10680 new_crtc_state->event = NULL; 10681 } 10682 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10683 10684 /* Signal HW programming completion */ 10685 drm_atomic_helper_commit_hw_done(state); 10686 10687 if (wait_for_vblank) 10688 drm_atomic_helper_wait_for_flip_done(dev, state); 10689 10690 drm_atomic_helper_cleanup_planes(dev, state); 10691 10692 /* Don't free the memory if we are hitting this as part of suspend. 10693 * This way we don't free any memory during suspend; see 10694 * amdgpu_bo_free_kernel(). The memory will be freed in the first 10695 * non-suspend modeset or when the driver is torn down. 10696 */ 10697 if (!adev->in_suspend) { 10698 /* return the stolen vga memory back to VRAM */ 10699 if (!adev->mman.keep_stolen_vga_memory) 10700 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 10701 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 10702 } 10703 10704 /* 10705 * Finally, drop a runtime PM reference for each newly disabled CRTC, 10706 * so we can put the GPU into runtime suspend if we're not driving any 10707 * displays anymore 10708 */ 10709 for (i = 0; i < crtc_disable_count; i++) 10710 pm_runtime_put_autosuspend(dev->dev); 10711 pm_runtime_mark_last_busy(dev->dev); 10712 10713 trace_amdgpu_dm_atomic_commit_tail_finish(state); 10714 } 10715 10716 static int dm_force_atomic_commit(struct drm_connector *connector) 10717 { 10718 int ret = 0; 10719 struct drm_device *ddev = connector->dev; 10720 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 10721 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10722 struct drm_plane *plane = disconnected_acrtc->base.primary; 10723 struct drm_connector_state *conn_state; 10724 struct drm_crtc_state *crtc_state; 10725 struct drm_plane_state *plane_state; 10726 10727 if (!state) 10728 return -ENOMEM; 10729 10730 state->acquire_ctx = ddev->mode_config.acquire_ctx; 10731 10732 /* Construct an atomic state to restore previous display setting */ 10733 10734 /* 10735 * Attach connectors to drm_atomic_state 10736 */ 10737 conn_state = drm_atomic_get_connector_state(state, connector); 10738 10739 /* Check for error in getting connector state */ 10740 if (IS_ERR(conn_state)) { 10741 ret = PTR_ERR(conn_state); 10742 goto out; 10743 } 10744 10745 /* Attach crtc to drm_atomic_state*/ 10746 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 10747 10748 /* Check for error in getting crtc state */ 10749 if (IS_ERR(crtc_state)) { 10750 ret = PTR_ERR(crtc_state); 10751 goto out; 10752 } 10753 10754 /* force a restore */ 10755 crtc_state->mode_changed = true; 10756 10757 /* Attach plane to drm_atomic_state */ 10758 plane_state = drm_atomic_get_plane_state(state, plane); 10759 10760 /* Check for error in getting plane state */ 10761 if (IS_ERR(plane_state)) { 10762 ret = PTR_ERR(plane_state); 10763 goto out; 10764 } 10765 10766 /* Call commit internally with the state we just constructed */ 10767 ret = drm_atomic_commit(state); 10768 10769 out: 10770 drm_atomic_state_put(state); 10771 if (ret) 10772 drm_err(ddev, "Restoring old state failed with %i\n", ret); 10773 10774 return ret; 10775 } 10776 10777 /* 10778 * This function handles all cases when set mode does not come upon hotplug. 10779 * This includes when a display is unplugged then plugged back into the 10780 * same port and when running without usermode desktop manager supprot 10781 */ 10782 void dm_restore_drm_connector_state(struct drm_device *dev, 10783 struct drm_connector *connector) 10784 { 10785 struct amdgpu_dm_connector *aconnector; 10786 struct amdgpu_crtc *disconnected_acrtc; 10787 struct dm_crtc_state *acrtc_state; 10788 10789 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10790 return; 10791 10792 aconnector = to_amdgpu_dm_connector(connector); 10793 10794 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 10795 return; 10796 10797 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10798 if (!disconnected_acrtc) 10799 return; 10800 10801 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 10802 if (!acrtc_state->stream) 10803 return; 10804 10805 /* 10806 * If the previous sink is not released and different from the current, 10807 * we deduce we are in a state where we can not rely on usermode call 10808 * to turn on the display, so we do it here 10809 */ 10810 if (acrtc_state->stream->sink != aconnector->dc_sink) 10811 dm_force_atomic_commit(&aconnector->base); 10812 } 10813 10814 /* 10815 * Grabs all modesetting locks to serialize against any blocking commits, 10816 * Waits for completion of all non blocking commits. 10817 */ 10818 static int do_aquire_global_lock(struct drm_device *dev, 10819 struct drm_atomic_state *state) 10820 { 10821 struct drm_crtc *crtc; 10822 struct drm_crtc_commit *commit; 10823 long ret; 10824 10825 /* 10826 * Adding all modeset locks to aquire_ctx will 10827 * ensure that when the framework release it the 10828 * extra locks we are locking here will get released to 10829 */ 10830 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 10831 if (ret) 10832 return ret; 10833 10834 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 10835 spin_lock(&crtc->commit_lock); 10836 commit = list_first_entry_or_null(&crtc->commit_list, 10837 struct drm_crtc_commit, commit_entry); 10838 if (commit) 10839 drm_crtc_commit_get(commit); 10840 spin_unlock(&crtc->commit_lock); 10841 10842 if (!commit) 10843 continue; 10844 10845 /* 10846 * Make sure all pending HW programming completed and 10847 * page flips done 10848 */ 10849 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 10850 10851 if (ret > 0) 10852 ret = wait_for_completion_interruptible_timeout( 10853 &commit->flip_done, 10*HZ); 10854 10855 if (ret == 0) 10856 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n", 10857 crtc->base.id, crtc->name); 10858 10859 drm_crtc_commit_put(commit); 10860 } 10861 10862 return ret < 0 ? ret : 0; 10863 } 10864 10865 static void get_freesync_config_for_crtc( 10866 struct dm_crtc_state *new_crtc_state, 10867 struct dm_connector_state *new_con_state) 10868 { 10869 struct mod_freesync_config config = {0}; 10870 struct amdgpu_dm_connector *aconnector; 10871 struct drm_display_mode *mode = &new_crtc_state->base.mode; 10872 int vrefresh = drm_mode_vrefresh(mode); 10873 bool fs_vid_mode = false; 10874 10875 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10876 return; 10877 10878 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector); 10879 10880 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 10881 vrefresh >= aconnector->min_vfreq && 10882 vrefresh <= aconnector->max_vfreq; 10883 10884 if (new_crtc_state->vrr_supported) { 10885 new_crtc_state->stream->ignore_msa_timing_param = true; 10886 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 10887 10888 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 10889 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 10890 config.vsif_supported = true; 10891 config.btr = true; 10892 10893 if (fs_vid_mode) { 10894 config.state = VRR_STATE_ACTIVE_FIXED; 10895 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 10896 goto out; 10897 } else if (new_crtc_state->base.vrr_enabled) { 10898 config.state = VRR_STATE_ACTIVE_VARIABLE; 10899 } else { 10900 config.state = VRR_STATE_INACTIVE; 10901 } 10902 } else { 10903 config.state = VRR_STATE_UNSUPPORTED; 10904 } 10905 out: 10906 new_crtc_state->freesync_config = config; 10907 } 10908 10909 static void reset_freesync_config_for_crtc( 10910 struct dm_crtc_state *new_crtc_state) 10911 { 10912 new_crtc_state->vrr_supported = false; 10913 10914 memset(&new_crtc_state->vrr_infopacket, 0, 10915 sizeof(new_crtc_state->vrr_infopacket)); 10916 } 10917 10918 static bool 10919 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 10920 struct drm_crtc_state *new_crtc_state) 10921 { 10922 const struct drm_display_mode *old_mode, *new_mode; 10923 10924 if (!old_crtc_state || !new_crtc_state) 10925 return false; 10926 10927 old_mode = &old_crtc_state->mode; 10928 new_mode = &new_crtc_state->mode; 10929 10930 if (old_mode->clock == new_mode->clock && 10931 old_mode->hdisplay == new_mode->hdisplay && 10932 old_mode->vdisplay == new_mode->vdisplay && 10933 old_mode->htotal == new_mode->htotal && 10934 old_mode->vtotal != new_mode->vtotal && 10935 old_mode->hsync_start == new_mode->hsync_start && 10936 old_mode->vsync_start != new_mode->vsync_start && 10937 old_mode->hsync_end == new_mode->hsync_end && 10938 old_mode->vsync_end != new_mode->vsync_end && 10939 old_mode->hskew == new_mode->hskew && 10940 old_mode->vscan == new_mode->vscan && 10941 (old_mode->vsync_end - old_mode->vsync_start) == 10942 (new_mode->vsync_end - new_mode->vsync_start)) 10943 return true; 10944 10945 return false; 10946 } 10947 10948 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 10949 { 10950 u64 num, den, res; 10951 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 10952 10953 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 10954 10955 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 10956 den = (unsigned long long)new_crtc_state->mode.htotal * 10957 (unsigned long long)new_crtc_state->mode.vtotal; 10958 10959 res = div_u64(num, den); 10960 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 10961 } 10962 10963 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 10964 struct drm_atomic_state *state, 10965 struct drm_crtc *crtc, 10966 struct drm_crtc_state *old_crtc_state, 10967 struct drm_crtc_state *new_crtc_state, 10968 bool enable, 10969 bool *lock_and_validation_needed) 10970 { 10971 struct dm_atomic_state *dm_state = NULL; 10972 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10973 struct dc_stream_state *new_stream; 10974 struct amdgpu_device *adev = dm->adev; 10975 int ret = 0; 10976 10977 /* 10978 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 10979 * update changed items 10980 */ 10981 struct amdgpu_crtc *acrtc = NULL; 10982 struct drm_connector *connector = NULL; 10983 struct amdgpu_dm_connector *aconnector = NULL; 10984 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 10985 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 10986 10987 new_stream = NULL; 10988 10989 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10990 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10991 acrtc = to_amdgpu_crtc(crtc); 10992 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 10993 if (connector) 10994 aconnector = to_amdgpu_dm_connector(connector); 10995 10996 /* TODO This hack should go away */ 10997 if (connector && enable) { 10998 /* Make sure fake sink is created in plug-in scenario */ 10999 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 11000 connector); 11001 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 11002 connector); 11003 11004 if (WARN_ON(!drm_new_conn_state)) { 11005 ret = -EINVAL; 11006 goto fail; 11007 } 11008 11009 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 11010 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 11011 11012 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11013 goto skip_modeset; 11014 11015 new_stream = create_validate_stream_for_sink(connector, 11016 &new_crtc_state->mode, 11017 dm_new_conn_state, 11018 dm_old_crtc_state->stream); 11019 11020 /* 11021 * we can have no stream on ACTION_SET if a display 11022 * was disconnected during S3, in this case it is not an 11023 * error, the OS will be updated after detection, and 11024 * will do the right thing on next atomic commit 11025 */ 11026 11027 if (!new_stream) { 11028 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n", 11029 __func__, acrtc->base.base.id); 11030 ret = -ENOMEM; 11031 goto fail; 11032 } 11033 11034 /* 11035 * TODO: Check VSDB bits to decide whether this should 11036 * be enabled or not. 11037 */ 11038 new_stream->triggered_crtc_reset.enabled = 11039 dm->force_timing_sync; 11040 11041 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11042 11043 ret = fill_hdr_info_packet(drm_new_conn_state, 11044 &new_stream->hdr_static_metadata); 11045 if (ret) 11046 goto fail; 11047 11048 /* 11049 * If we already removed the old stream from the context 11050 * (and set the new stream to NULL) then we can't reuse 11051 * the old stream even if the stream and scaling are unchanged. 11052 * We'll hit the BUG_ON and black screen. 11053 * 11054 * TODO: Refactor this function to allow this check to work 11055 * in all conditions. 11056 */ 11057 if (amdgpu_freesync_vid_mode && 11058 dm_new_crtc_state->stream && 11059 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 11060 goto skip_modeset; 11061 11062 if (dm_new_crtc_state->stream && 11063 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11064 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 11065 new_crtc_state->mode_changed = false; 11066 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d", 11067 new_crtc_state->mode_changed); 11068 } 11069 } 11070 11071 /* mode_changed flag may get updated above, need to check again */ 11072 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11073 goto skip_modeset; 11074 11075 drm_dbg_state(state->dev, 11076 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 11077 acrtc->crtc_id, 11078 new_crtc_state->enable, 11079 new_crtc_state->active, 11080 new_crtc_state->planes_changed, 11081 new_crtc_state->mode_changed, 11082 new_crtc_state->active_changed, 11083 new_crtc_state->connectors_changed); 11084 11085 /* Remove stream for any changed/disabled CRTC */ 11086 if (!enable) { 11087 11088 if (!dm_old_crtc_state->stream) 11089 goto skip_modeset; 11090 11091 /* Unset freesync video if it was active before */ 11092 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 11093 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 11094 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 11095 } 11096 11097 /* Now check if we should set freesync video mode */ 11098 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 11099 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11100 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 11101 is_timing_unchanged_for_freesync(new_crtc_state, 11102 old_crtc_state)) { 11103 new_crtc_state->mode_changed = false; 11104 drm_dbg_driver(adev_to_drm(adev), 11105 "Mode change not required for front porch change, setting mode_changed to %d", 11106 new_crtc_state->mode_changed); 11107 11108 set_freesync_fixed_config(dm_new_crtc_state); 11109 11110 goto skip_modeset; 11111 } else if (amdgpu_freesync_vid_mode && aconnector && 11112 is_freesync_video_mode(&new_crtc_state->mode, 11113 aconnector)) { 11114 struct drm_display_mode *high_mode; 11115 11116 high_mode = get_highest_refresh_rate_mode(aconnector, false); 11117 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 11118 set_freesync_fixed_config(dm_new_crtc_state); 11119 } 11120 11121 ret = dm_atomic_get_state(state, &dm_state); 11122 if (ret) 11123 goto fail; 11124 11125 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n", 11126 crtc->base.id); 11127 11128 /* i.e. reset mode */ 11129 if (dc_state_remove_stream( 11130 dm->dc, 11131 dm_state->context, 11132 dm_old_crtc_state->stream) != DC_OK) { 11133 ret = -EINVAL; 11134 goto fail; 11135 } 11136 11137 dc_stream_release(dm_old_crtc_state->stream); 11138 dm_new_crtc_state->stream = NULL; 11139 11140 reset_freesync_config_for_crtc(dm_new_crtc_state); 11141 11142 *lock_and_validation_needed = true; 11143 11144 } else {/* Add stream for any updated/enabled CRTC */ 11145 /* 11146 * Quick fix to prevent NULL pointer on new_stream when 11147 * added MST connectors not found in existing crtc_state in the chained mode 11148 * TODO: need to dig out the root cause of that 11149 */ 11150 if (!connector) 11151 goto skip_modeset; 11152 11153 if (modereset_required(new_crtc_state)) 11154 goto skip_modeset; 11155 11156 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 11157 dm_old_crtc_state->stream)) { 11158 11159 WARN_ON(dm_new_crtc_state->stream); 11160 11161 ret = dm_atomic_get_state(state, &dm_state); 11162 if (ret) 11163 goto fail; 11164 11165 dm_new_crtc_state->stream = new_stream; 11166 11167 dc_stream_retain(new_stream); 11168 11169 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 11170 crtc->base.id); 11171 11172 if (dc_state_add_stream( 11173 dm->dc, 11174 dm_state->context, 11175 dm_new_crtc_state->stream) != DC_OK) { 11176 ret = -EINVAL; 11177 goto fail; 11178 } 11179 11180 *lock_and_validation_needed = true; 11181 } 11182 } 11183 11184 skip_modeset: 11185 /* Release extra reference */ 11186 if (new_stream) 11187 dc_stream_release(new_stream); 11188 11189 /* 11190 * We want to do dc stream updates that do not require a 11191 * full modeset below. 11192 */ 11193 if (!(enable && connector && new_crtc_state->active)) 11194 return 0; 11195 /* 11196 * Given above conditions, the dc state cannot be NULL because: 11197 * 1. We're in the process of enabling CRTCs (just been added 11198 * to the dc context, or already is on the context) 11199 * 2. Has a valid connector attached, and 11200 * 3. Is currently active and enabled. 11201 * => The dc stream state currently exists. 11202 */ 11203 BUG_ON(dm_new_crtc_state->stream == NULL); 11204 11205 /* Scaling or underscan settings */ 11206 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 11207 drm_atomic_crtc_needs_modeset(new_crtc_state)) 11208 update_stream_scaling_settings( 11209 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 11210 11211 /* ABM settings */ 11212 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11213 11214 /* 11215 * Color management settings. We also update color properties 11216 * when a modeset is needed, to ensure it gets reprogrammed. 11217 */ 11218 if (dm_new_crtc_state->base.color_mgmt_changed || 11219 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 11220 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11221 ret = amdgpu_dm_check_crtc_color_mgmt(dm_new_crtc_state, true); 11222 if (ret) 11223 goto fail; 11224 } 11225 11226 /* Update Freesync settings. */ 11227 get_freesync_config_for_crtc(dm_new_crtc_state, 11228 dm_new_conn_state); 11229 11230 return ret; 11231 11232 fail: 11233 if (new_stream) 11234 dc_stream_release(new_stream); 11235 return ret; 11236 } 11237 11238 static bool should_reset_plane(struct drm_atomic_state *state, 11239 struct drm_plane *plane, 11240 struct drm_plane_state *old_plane_state, 11241 struct drm_plane_state *new_plane_state) 11242 { 11243 struct drm_plane *other; 11244 struct drm_plane_state *old_other_state, *new_other_state; 11245 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11246 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state; 11247 struct amdgpu_device *adev = drm_to_adev(plane->dev); 11248 int i; 11249 11250 /* 11251 * TODO: Remove this hack for all asics once it proves that the 11252 * fast updates works fine on DCN3.2+. 11253 */ 11254 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) && 11255 state->allow_modeset) 11256 return true; 11257 11258 if (amdgpu_in_reset(adev) && state->allow_modeset) 11259 return true; 11260 11261 /* Exit early if we know that we're adding or removing the plane. */ 11262 if (old_plane_state->crtc != new_plane_state->crtc) 11263 return true; 11264 11265 /* old crtc == new_crtc == NULL, plane not in context. */ 11266 if (!new_plane_state->crtc) 11267 return false; 11268 11269 new_crtc_state = 11270 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 11271 old_crtc_state = 11272 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc); 11273 11274 if (!new_crtc_state) 11275 return true; 11276 11277 /* 11278 * A change in cursor mode means a new dc pipe needs to be acquired or 11279 * released from the state 11280 */ 11281 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state); 11282 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 11283 if (plane->type == DRM_PLANE_TYPE_CURSOR && 11284 old_dm_crtc_state != NULL && 11285 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) { 11286 return true; 11287 } 11288 11289 /* CRTC Degamma changes currently require us to recreate planes. */ 11290 if (new_crtc_state->color_mgmt_changed) 11291 return true; 11292 11293 /* 11294 * On zpos change, planes need to be reordered by removing and re-adding 11295 * them one by one to the dc state, in order of descending zpos. 11296 * 11297 * TODO: We can likely skip bandwidth validation if the only thing that 11298 * changed about the plane was it'z z-ordering. 11299 */ 11300 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos) 11301 return true; 11302 11303 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 11304 return true; 11305 11306 /* 11307 * If there are any new primary or overlay planes being added or 11308 * removed then the z-order can potentially change. To ensure 11309 * correct z-order and pipe acquisition the current DC architecture 11310 * requires us to remove and recreate all existing planes. 11311 * 11312 * TODO: Come up with a more elegant solution for this. 11313 */ 11314 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 11315 struct amdgpu_framebuffer *old_afb, *new_afb; 11316 struct dm_plane_state *dm_new_other_state, *dm_old_other_state; 11317 11318 dm_new_other_state = to_dm_plane_state(new_other_state); 11319 dm_old_other_state = to_dm_plane_state(old_other_state); 11320 11321 if (other->type == DRM_PLANE_TYPE_CURSOR) 11322 continue; 11323 11324 if (old_other_state->crtc != new_plane_state->crtc && 11325 new_other_state->crtc != new_plane_state->crtc) 11326 continue; 11327 11328 if (old_other_state->crtc != new_other_state->crtc) 11329 return true; 11330 11331 /* Src/dst size and scaling updates. */ 11332 if (old_other_state->src_w != new_other_state->src_w || 11333 old_other_state->src_h != new_other_state->src_h || 11334 old_other_state->crtc_w != new_other_state->crtc_w || 11335 old_other_state->crtc_h != new_other_state->crtc_h) 11336 return true; 11337 11338 /* Rotation / mirroring updates. */ 11339 if (old_other_state->rotation != new_other_state->rotation) 11340 return true; 11341 11342 /* Blending updates. */ 11343 if (old_other_state->pixel_blend_mode != 11344 new_other_state->pixel_blend_mode) 11345 return true; 11346 11347 /* Alpha updates. */ 11348 if (old_other_state->alpha != new_other_state->alpha) 11349 return true; 11350 11351 /* Colorspace changes. */ 11352 if (old_other_state->color_range != new_other_state->color_range || 11353 old_other_state->color_encoding != new_other_state->color_encoding) 11354 return true; 11355 11356 /* HDR/Transfer Function changes. */ 11357 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf || 11358 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut || 11359 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult || 11360 dm_old_other_state->ctm != dm_new_other_state->ctm || 11361 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut || 11362 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf || 11363 dm_old_other_state->lut3d != dm_new_other_state->lut3d || 11364 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut || 11365 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf) 11366 return true; 11367 11368 /* Framebuffer checks fall at the end. */ 11369 if (!old_other_state->fb || !new_other_state->fb) 11370 continue; 11371 11372 /* Pixel format changes can require bandwidth updates. */ 11373 if (old_other_state->fb->format != new_other_state->fb->format) 11374 return true; 11375 11376 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 11377 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 11378 11379 /* Tiling and DCC changes also require bandwidth updates. */ 11380 if (old_afb->tiling_flags != new_afb->tiling_flags || 11381 old_afb->base.modifier != new_afb->base.modifier) 11382 return true; 11383 } 11384 11385 return false; 11386 } 11387 11388 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 11389 struct drm_plane_state *new_plane_state, 11390 struct drm_framebuffer *fb) 11391 { 11392 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 11393 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 11394 unsigned int pitch; 11395 bool linear; 11396 11397 if (fb->width > new_acrtc->max_cursor_width || 11398 fb->height > new_acrtc->max_cursor_height) { 11399 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 11400 new_plane_state->fb->width, 11401 new_plane_state->fb->height); 11402 return -EINVAL; 11403 } 11404 if (new_plane_state->src_w != fb->width << 16 || 11405 new_plane_state->src_h != fb->height << 16) { 11406 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11407 return -EINVAL; 11408 } 11409 11410 /* Pitch in pixels */ 11411 pitch = fb->pitches[0] / fb->format->cpp[0]; 11412 11413 if (fb->width != pitch) { 11414 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 11415 fb->width, pitch); 11416 return -EINVAL; 11417 } 11418 11419 switch (pitch) { 11420 case 64: 11421 case 128: 11422 case 256: 11423 /* FB pitch is supported by cursor plane */ 11424 break; 11425 default: 11426 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 11427 return -EINVAL; 11428 } 11429 11430 /* Core DRM takes care of checking FB modifiers, so we only need to 11431 * check tiling flags when the FB doesn't have a modifier. 11432 */ 11433 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 11434 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) { 11435 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0; 11436 } else if (adev->family >= AMDGPU_FAMILY_AI) { 11437 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 11438 } else { 11439 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 11440 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 11441 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 11442 } 11443 if (!linear) { 11444 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 11445 return -EINVAL; 11446 } 11447 } 11448 11449 return 0; 11450 } 11451 11452 /* 11453 * Helper function for checking the cursor in native mode 11454 */ 11455 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc, 11456 struct drm_plane *plane, 11457 struct drm_plane_state *new_plane_state, 11458 bool enable) 11459 { 11460 11461 struct amdgpu_crtc *new_acrtc; 11462 int ret; 11463 11464 if (!enable || !new_plane_crtc || 11465 drm_atomic_plane_disabling(plane->state, new_plane_state)) 11466 return 0; 11467 11468 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 11469 11470 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 11471 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11472 return -EINVAL; 11473 } 11474 11475 if (new_plane_state->fb) { 11476 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 11477 new_plane_state->fb); 11478 if (ret) 11479 return ret; 11480 } 11481 11482 return 0; 11483 } 11484 11485 static bool dm_should_update_native_cursor(struct drm_atomic_state *state, 11486 struct drm_crtc *old_plane_crtc, 11487 struct drm_crtc *new_plane_crtc, 11488 bool enable) 11489 { 11490 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11491 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11492 11493 if (!enable) { 11494 if (old_plane_crtc == NULL) 11495 return true; 11496 11497 old_crtc_state = drm_atomic_get_old_crtc_state( 11498 state, old_plane_crtc); 11499 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11500 11501 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11502 } else { 11503 if (new_plane_crtc == NULL) 11504 return true; 11505 11506 new_crtc_state = drm_atomic_get_new_crtc_state( 11507 state, new_plane_crtc); 11508 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11509 11510 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11511 } 11512 } 11513 11514 static int dm_update_plane_state(struct dc *dc, 11515 struct drm_atomic_state *state, 11516 struct drm_plane *plane, 11517 struct drm_plane_state *old_plane_state, 11518 struct drm_plane_state *new_plane_state, 11519 bool enable, 11520 bool *lock_and_validation_needed, 11521 bool *is_top_most_overlay) 11522 { 11523 11524 struct dm_atomic_state *dm_state = NULL; 11525 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 11526 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11527 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 11528 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 11529 bool needs_reset, update_native_cursor; 11530 int ret = 0; 11531 11532 11533 new_plane_crtc = new_plane_state->crtc; 11534 old_plane_crtc = old_plane_state->crtc; 11535 dm_new_plane_state = to_dm_plane_state(new_plane_state); 11536 dm_old_plane_state = to_dm_plane_state(old_plane_state); 11537 11538 update_native_cursor = dm_should_update_native_cursor(state, 11539 old_plane_crtc, 11540 new_plane_crtc, 11541 enable); 11542 11543 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) { 11544 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11545 new_plane_state, enable); 11546 if (ret) 11547 return ret; 11548 11549 return 0; 11550 } 11551 11552 needs_reset = should_reset_plane(state, plane, old_plane_state, 11553 new_plane_state); 11554 11555 /* Remove any changed/removed planes */ 11556 if (!enable) { 11557 if (!needs_reset) 11558 return 0; 11559 11560 if (!old_plane_crtc) 11561 return 0; 11562 11563 old_crtc_state = drm_atomic_get_old_crtc_state( 11564 state, old_plane_crtc); 11565 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11566 11567 if (!dm_old_crtc_state->stream) 11568 return 0; 11569 11570 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 11571 plane->base.id, old_plane_crtc->base.id); 11572 11573 ret = dm_atomic_get_state(state, &dm_state); 11574 if (ret) 11575 return ret; 11576 11577 if (!dc_state_remove_plane( 11578 dc, 11579 dm_old_crtc_state->stream, 11580 dm_old_plane_state->dc_state, 11581 dm_state->context)) { 11582 11583 return -EINVAL; 11584 } 11585 11586 if (dm_old_plane_state->dc_state) 11587 dc_plane_state_release(dm_old_plane_state->dc_state); 11588 11589 dm_new_plane_state->dc_state = NULL; 11590 11591 *lock_and_validation_needed = true; 11592 11593 } else { /* Add new planes */ 11594 struct dc_plane_state *dc_new_plane_state; 11595 11596 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 11597 return 0; 11598 11599 if (!new_plane_crtc) 11600 return 0; 11601 11602 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 11603 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11604 11605 if (!dm_new_crtc_state->stream) 11606 return 0; 11607 11608 if (!needs_reset) 11609 return 0; 11610 11611 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 11612 if (ret) 11613 goto out; 11614 11615 WARN_ON(dm_new_plane_state->dc_state); 11616 11617 dc_new_plane_state = dc_create_plane_state(dc); 11618 if (!dc_new_plane_state) { 11619 ret = -ENOMEM; 11620 goto out; 11621 } 11622 11623 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 11624 plane->base.id, new_plane_crtc->base.id); 11625 11626 ret = fill_dc_plane_attributes( 11627 drm_to_adev(new_plane_crtc->dev), 11628 dc_new_plane_state, 11629 new_plane_state, 11630 new_crtc_state); 11631 if (ret) { 11632 dc_plane_state_release(dc_new_plane_state); 11633 goto out; 11634 } 11635 11636 ret = dm_atomic_get_state(state, &dm_state); 11637 if (ret) { 11638 dc_plane_state_release(dc_new_plane_state); 11639 goto out; 11640 } 11641 11642 /* 11643 * Any atomic check errors that occur after this will 11644 * not need a release. The plane state will be attached 11645 * to the stream, and therefore part of the atomic 11646 * state. It'll be released when the atomic state is 11647 * cleaned. 11648 */ 11649 if (!dc_state_add_plane( 11650 dc, 11651 dm_new_crtc_state->stream, 11652 dc_new_plane_state, 11653 dm_state->context)) { 11654 11655 dc_plane_state_release(dc_new_plane_state); 11656 ret = -EINVAL; 11657 goto out; 11658 } 11659 11660 dm_new_plane_state->dc_state = dc_new_plane_state; 11661 11662 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 11663 11664 /* Tell DC to do a full surface update every time there 11665 * is a plane change. Inefficient, but works for now. 11666 */ 11667 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 11668 11669 *lock_and_validation_needed = true; 11670 } 11671 11672 out: 11673 /* If enabling cursor overlay failed, attempt fallback to native mode */ 11674 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) { 11675 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11676 new_plane_state, enable); 11677 if (ret) 11678 return ret; 11679 11680 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE; 11681 } 11682 11683 return ret; 11684 } 11685 11686 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 11687 int *src_w, int *src_h) 11688 { 11689 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 11690 case DRM_MODE_ROTATE_90: 11691 case DRM_MODE_ROTATE_270: 11692 *src_w = plane_state->src_h >> 16; 11693 *src_h = plane_state->src_w >> 16; 11694 break; 11695 case DRM_MODE_ROTATE_0: 11696 case DRM_MODE_ROTATE_180: 11697 default: 11698 *src_w = plane_state->src_w >> 16; 11699 *src_h = plane_state->src_h >> 16; 11700 break; 11701 } 11702 } 11703 11704 static void 11705 dm_get_plane_scale(struct drm_plane_state *plane_state, 11706 int *out_plane_scale_w, int *out_plane_scale_h) 11707 { 11708 int plane_src_w, plane_src_h; 11709 11710 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 11711 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0; 11712 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0; 11713 } 11714 11715 /* 11716 * The normalized_zpos value cannot be used by this iterator directly. It's only 11717 * calculated for enabled planes, potentially causing normalized_zpos collisions 11718 * between enabled/disabled planes in the atomic state. We need a unique value 11719 * so that the iterator will not generate the same object twice, or loop 11720 * indefinitely. 11721 */ 11722 static inline struct __drm_planes_state *__get_next_zpos( 11723 struct drm_atomic_state *state, 11724 struct __drm_planes_state *prev) 11725 { 11726 unsigned int highest_zpos = 0, prev_zpos = 256; 11727 uint32_t highest_id = 0, prev_id = UINT_MAX; 11728 struct drm_plane_state *new_plane_state; 11729 struct drm_plane *plane; 11730 int i, highest_i = -1; 11731 11732 if (prev != NULL) { 11733 prev_zpos = prev->new_state->zpos; 11734 prev_id = prev->ptr->base.id; 11735 } 11736 11737 for_each_new_plane_in_state(state, plane, new_plane_state, i) { 11738 /* Skip planes with higher zpos than the previously returned */ 11739 if (new_plane_state->zpos > prev_zpos || 11740 (new_plane_state->zpos == prev_zpos && 11741 plane->base.id >= prev_id)) 11742 continue; 11743 11744 /* Save the index of the plane with highest zpos */ 11745 if (new_plane_state->zpos > highest_zpos || 11746 (new_plane_state->zpos == highest_zpos && 11747 plane->base.id > highest_id)) { 11748 highest_zpos = new_plane_state->zpos; 11749 highest_id = plane->base.id; 11750 highest_i = i; 11751 } 11752 } 11753 11754 if (highest_i < 0) 11755 return NULL; 11756 11757 return &state->planes[highest_i]; 11758 } 11759 11760 /* 11761 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate 11762 * by descending zpos, as read from the new plane state. This is the same 11763 * ordering as defined by drm_atomic_normalize_zpos(). 11764 */ 11765 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \ 11766 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \ 11767 __i != NULL; __i = __get_next_zpos((__state), __i)) \ 11768 for_each_if(((plane) = __i->ptr, \ 11769 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \ 11770 (old_plane_state) = __i->old_state, \ 11771 (new_plane_state) = __i->new_state, 1)) 11772 11773 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 11774 { 11775 struct drm_connector *connector; 11776 struct drm_connector_state *conn_state, *old_conn_state; 11777 struct amdgpu_dm_connector *aconnector = NULL; 11778 int i; 11779 11780 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 11781 if (!conn_state->crtc) 11782 conn_state = old_conn_state; 11783 11784 if (conn_state->crtc != crtc) 11785 continue; 11786 11787 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11788 continue; 11789 11790 aconnector = to_amdgpu_dm_connector(connector); 11791 if (!aconnector->mst_output_port || !aconnector->mst_root) 11792 aconnector = NULL; 11793 else 11794 break; 11795 } 11796 11797 if (!aconnector) 11798 return 0; 11799 11800 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 11801 } 11802 11803 /** 11804 * DOC: Cursor Modes - Native vs Overlay 11805 * 11806 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw 11807 * plane. It does not require a dedicated hw plane to enable, but it is 11808 * subjected to the same z-order and scaling as the hw plane. It also has format 11809 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB 11810 * hw plane. 11811 * 11812 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its 11813 * own scaling and z-pos. It also has no blending restrictions. It lends to a 11814 * cursor behavior more akin to a DRM client's expectations. However, it does 11815 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is 11816 * available. 11817 */ 11818 11819 /** 11820 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc 11821 * @adev: amdgpu device 11822 * @state: DRM atomic state 11823 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor 11824 * @cursor_mode: Returns the required cursor mode on dm_crtc_state 11825 * 11826 * Get whether the cursor should be enabled in native mode, or overlay mode, on 11827 * the dm_crtc_state. 11828 * 11829 * The cursor should be enabled in overlay mode if there exists an underlying 11830 * plane - on which the cursor may be blended - that is either YUV formatted, or 11831 * scaled differently from the cursor. 11832 * 11833 * Since zpos info is required, drm_atomic_normalize_zpos must be called before 11834 * calling this function. 11835 * 11836 * Return: 0 on success, or an error code if getting the cursor plane state 11837 * failed. 11838 */ 11839 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev, 11840 struct drm_atomic_state *state, 11841 struct dm_crtc_state *dm_crtc_state, 11842 enum amdgpu_dm_cursor_mode *cursor_mode) 11843 { 11844 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state; 11845 struct drm_crtc_state *crtc_state = &dm_crtc_state->base; 11846 struct drm_plane *plane; 11847 bool consider_mode_change = false; 11848 bool entire_crtc_covered = false; 11849 bool cursor_changed = false; 11850 int underlying_scale_w, underlying_scale_h; 11851 int cursor_scale_w, cursor_scale_h; 11852 int i; 11853 11854 /* Overlay cursor not supported on HW before DCN 11855 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions 11856 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE 11857 */ 11858 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 || 11859 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 11860 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11861 return 0; 11862 } 11863 11864 /* Init cursor_mode to be the same as current */ 11865 *cursor_mode = dm_crtc_state->cursor_mode; 11866 11867 /* 11868 * Cursor mode can change if a plane's format changes, scale changes, is 11869 * enabled/disabled, or z-order changes. 11870 */ 11871 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) { 11872 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 11873 11874 /* Only care about planes on this CRTC */ 11875 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0) 11876 continue; 11877 11878 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11879 cursor_changed = true; 11880 11881 if (drm_atomic_plane_enabling(old_plane_state, plane_state) || 11882 drm_atomic_plane_disabling(old_plane_state, plane_state) || 11883 old_plane_state->fb->format != plane_state->fb->format) { 11884 consider_mode_change = true; 11885 break; 11886 } 11887 11888 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h); 11889 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 11890 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 11891 consider_mode_change = true; 11892 break; 11893 } 11894 } 11895 11896 if (!consider_mode_change && !crtc_state->zpos_changed) 11897 return 0; 11898 11899 /* 11900 * If no cursor change on this CRTC, and not enabled on this CRTC, then 11901 * no need to set cursor mode. This avoids needlessly locking the cursor 11902 * state. 11903 */ 11904 if (!cursor_changed && 11905 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) { 11906 return 0; 11907 } 11908 11909 cursor_state = drm_atomic_get_plane_state(state, 11910 crtc_state->crtc->cursor); 11911 if (IS_ERR(cursor_state)) 11912 return PTR_ERR(cursor_state); 11913 11914 /* Cursor is disabled */ 11915 if (!cursor_state->fb) 11916 return 0; 11917 11918 /* For all planes in descending z-order (all of which are below cursor 11919 * as per zpos definitions), check their scaling and format 11920 */ 11921 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) { 11922 11923 /* Only care about non-cursor planes on this CRTC */ 11924 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 || 11925 plane->type == DRM_PLANE_TYPE_CURSOR) 11926 continue; 11927 11928 /* Underlying plane is YUV format - use overlay cursor */ 11929 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) { 11930 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11931 return 0; 11932 } 11933 11934 dm_get_plane_scale(plane_state, 11935 &underlying_scale_w, &underlying_scale_h); 11936 dm_get_plane_scale(cursor_state, 11937 &cursor_scale_w, &cursor_scale_h); 11938 11939 /* Underlying plane has different scale - use overlay cursor */ 11940 if (cursor_scale_w != underlying_scale_w && 11941 cursor_scale_h != underlying_scale_h) { 11942 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11943 return 0; 11944 } 11945 11946 /* If this plane covers the whole CRTC, no need to check planes underneath */ 11947 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 && 11948 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay && 11949 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) { 11950 entire_crtc_covered = true; 11951 break; 11952 } 11953 } 11954 11955 /* If planes do not cover the entire CRTC, use overlay mode to enable 11956 * cursor over holes 11957 */ 11958 if (entire_crtc_covered) 11959 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11960 else 11961 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11962 11963 return 0; 11964 } 11965 11966 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev, 11967 struct drm_atomic_state *state, 11968 struct drm_crtc_state *crtc_state) 11969 { 11970 struct drm_plane *plane; 11971 struct drm_plane_state *new_plane_state, *old_plane_state; 11972 11973 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) { 11974 new_plane_state = drm_atomic_get_plane_state(state, plane); 11975 old_plane_state = drm_atomic_get_plane_state(state, plane); 11976 11977 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) { 11978 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name); 11979 return false; 11980 } 11981 11982 if (old_plane_state->fb && new_plane_state->fb && 11983 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb)) 11984 return true; 11985 } 11986 11987 return false; 11988 } 11989 11990 /** 11991 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 11992 * 11993 * @dev: The DRM device 11994 * @state: The atomic state to commit 11995 * 11996 * Validate that the given atomic state is programmable by DC into hardware. 11997 * This involves constructing a &struct dc_state reflecting the new hardware 11998 * state we wish to commit, then querying DC to see if it is programmable. It's 11999 * important not to modify the existing DC state. Otherwise, atomic_check 12000 * may unexpectedly commit hardware changes. 12001 * 12002 * When validating the DC state, it's important that the right locks are 12003 * acquired. For full updates case which removes/adds/updates streams on one 12004 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 12005 * that any such full update commit will wait for completion of any outstanding 12006 * flip using DRMs synchronization events. 12007 * 12008 * Note that DM adds the affected connectors for all CRTCs in state, when that 12009 * might not seem necessary. This is because DC stream creation requires the 12010 * DC sink, which is tied to the DRM connector state. Cleaning this up should 12011 * be possible but non-trivial - a possible TODO item. 12012 * 12013 * Return: -Error code if validation failed. 12014 */ 12015 static int amdgpu_dm_atomic_check(struct drm_device *dev, 12016 struct drm_atomic_state *state) 12017 { 12018 struct amdgpu_device *adev = drm_to_adev(dev); 12019 struct dm_atomic_state *dm_state = NULL; 12020 struct dc *dc = adev->dm.dc; 12021 struct drm_connector *connector; 12022 struct drm_connector_state *old_con_state, *new_con_state; 12023 struct drm_crtc *crtc; 12024 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 12025 struct drm_plane *plane; 12026 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state; 12027 enum dc_status status; 12028 int ret, i; 12029 bool lock_and_validation_needed = false; 12030 bool is_top_most_overlay = true; 12031 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 12032 struct drm_dp_mst_topology_mgr *mgr; 12033 struct drm_dp_mst_topology_state *mst_state; 12034 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 12035 12036 trace_amdgpu_dm_atomic_check_begin(state); 12037 12038 ret = drm_atomic_helper_check_modeset(dev, state); 12039 if (ret) { 12040 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n"); 12041 goto fail; 12042 } 12043 12044 /* Check connector changes */ 12045 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12046 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12047 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12048 12049 /* Skip connectors that are disabled or part of modeset already. */ 12050 if (!new_con_state->crtc) 12051 continue; 12052 12053 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 12054 if (IS_ERR(new_crtc_state)) { 12055 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n"); 12056 ret = PTR_ERR(new_crtc_state); 12057 goto fail; 12058 } 12059 12060 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 12061 dm_old_con_state->scaling != dm_new_con_state->scaling) 12062 new_crtc_state->connectors_changed = true; 12063 } 12064 12065 if (dc_resource_is_dsc_encoding_supported(dc)) { 12066 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12067 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 12068 ret = add_affected_mst_dsc_crtcs(state, crtc); 12069 if (ret) { 12070 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n"); 12071 goto fail; 12072 } 12073 } 12074 } 12075 } 12076 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12077 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 12078 12079 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 12080 !new_crtc_state->color_mgmt_changed && 12081 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 12082 dm_old_crtc_state->dsc_force_changed == false) 12083 continue; 12084 12085 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 12086 if (ret) { 12087 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n"); 12088 goto fail; 12089 } 12090 12091 if (!new_crtc_state->enable) 12092 continue; 12093 12094 ret = drm_atomic_add_affected_connectors(state, crtc); 12095 if (ret) { 12096 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n"); 12097 goto fail; 12098 } 12099 12100 ret = drm_atomic_add_affected_planes(state, crtc); 12101 if (ret) { 12102 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n"); 12103 goto fail; 12104 } 12105 12106 if (dm_old_crtc_state->dsc_force_changed) 12107 new_crtc_state->mode_changed = true; 12108 } 12109 12110 /* 12111 * Add all primary and overlay planes on the CRTC to the state 12112 * whenever a plane is enabled to maintain correct z-ordering 12113 * and to enable fast surface updates. 12114 */ 12115 drm_for_each_crtc(crtc, dev) { 12116 bool modified = false; 12117 12118 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 12119 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12120 continue; 12121 12122 if (new_plane_state->crtc == crtc || 12123 old_plane_state->crtc == crtc) { 12124 modified = true; 12125 break; 12126 } 12127 } 12128 12129 if (!modified) 12130 continue; 12131 12132 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 12133 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12134 continue; 12135 12136 new_plane_state = 12137 drm_atomic_get_plane_state(state, plane); 12138 12139 if (IS_ERR(new_plane_state)) { 12140 ret = PTR_ERR(new_plane_state); 12141 drm_dbg_atomic(dev, "new_plane_state is BAD\n"); 12142 goto fail; 12143 } 12144 } 12145 } 12146 12147 /* 12148 * DC consults the zpos (layer_index in DC terminology) to determine the 12149 * hw plane on which to enable the hw cursor (see 12150 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 12151 * atomic state, so call drm helper to normalize zpos. 12152 */ 12153 ret = drm_atomic_normalize_zpos(dev, state); 12154 if (ret) { 12155 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 12156 goto fail; 12157 } 12158 12159 /* 12160 * Determine whether cursors on each CRTC should be enabled in native or 12161 * overlay mode. 12162 */ 12163 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12164 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12165 12166 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12167 &dm_new_crtc_state->cursor_mode); 12168 if (ret) { 12169 drm_dbg(dev, "Failed to determine cursor mode\n"); 12170 goto fail; 12171 } 12172 12173 /* 12174 * If overlay cursor is needed, DC cannot go through the 12175 * native cursor update path. All enabled planes on the CRTC 12176 * need to be added for DC to not disable a plane by mistake 12177 */ 12178 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12179 ret = drm_atomic_add_affected_planes(state, crtc); 12180 if (ret) 12181 goto fail; 12182 } 12183 } 12184 12185 /* Remove exiting planes if they are modified */ 12186 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12187 12188 ret = dm_update_plane_state(dc, state, plane, 12189 old_plane_state, 12190 new_plane_state, 12191 false, 12192 &lock_and_validation_needed, 12193 &is_top_most_overlay); 12194 if (ret) { 12195 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12196 goto fail; 12197 } 12198 } 12199 12200 /* Disable all crtcs which require disable */ 12201 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12202 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12203 old_crtc_state, 12204 new_crtc_state, 12205 false, 12206 &lock_and_validation_needed); 12207 if (ret) { 12208 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n"); 12209 goto fail; 12210 } 12211 } 12212 12213 /* Enable all crtcs which require enable */ 12214 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12215 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12216 old_crtc_state, 12217 new_crtc_state, 12218 true, 12219 &lock_and_validation_needed); 12220 if (ret) { 12221 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n"); 12222 goto fail; 12223 } 12224 } 12225 12226 /* Add new/modified planes */ 12227 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12228 ret = dm_update_plane_state(dc, state, plane, 12229 old_plane_state, 12230 new_plane_state, 12231 true, 12232 &lock_and_validation_needed, 12233 &is_top_most_overlay); 12234 if (ret) { 12235 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12236 goto fail; 12237 } 12238 } 12239 12240 #if defined(CONFIG_DRM_AMD_DC_FP) 12241 if (dc_resource_is_dsc_encoding_supported(dc)) { 12242 ret = pre_validate_dsc(state, &dm_state, vars); 12243 if (ret != 0) 12244 goto fail; 12245 } 12246 #endif 12247 12248 /* Run this here since we want to validate the streams we created */ 12249 ret = drm_atomic_helper_check_planes(dev, state); 12250 if (ret) { 12251 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n"); 12252 goto fail; 12253 } 12254 12255 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12256 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12257 if (dm_new_crtc_state->mpo_requested) 12258 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc); 12259 } 12260 12261 /* Check cursor restrictions */ 12262 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12263 enum amdgpu_dm_cursor_mode required_cursor_mode; 12264 int is_rotated, is_scaled; 12265 12266 /* Overlay cusor not subject to native cursor restrictions */ 12267 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12268 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) 12269 continue; 12270 12271 /* Check if rotation or scaling is enabled on DCN401 */ 12272 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) && 12273 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12274 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor); 12275 12276 is_rotated = new_cursor_state && 12277 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0); 12278 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) || 12279 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h)); 12280 12281 if (is_rotated || is_scaled) { 12282 drm_dbg_driver( 12283 crtc->dev, 12284 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n", 12285 crtc->base.id, crtc->name); 12286 ret = -EINVAL; 12287 goto fail; 12288 } 12289 } 12290 12291 /* If HW can only do native cursor, check restrictions again */ 12292 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12293 &required_cursor_mode); 12294 if (ret) { 12295 drm_dbg_driver(crtc->dev, 12296 "[CRTC:%d:%s] Checking cursor mode failed\n", 12297 crtc->base.id, crtc->name); 12298 goto fail; 12299 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12300 drm_dbg_driver(crtc->dev, 12301 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n", 12302 crtc->base.id, crtc->name); 12303 ret = -EINVAL; 12304 goto fail; 12305 } 12306 } 12307 12308 if (state->legacy_cursor_update) { 12309 /* 12310 * This is a fast cursor update coming from the plane update 12311 * helper, check if it can be done asynchronously for better 12312 * performance. 12313 */ 12314 state->async_update = 12315 !drm_atomic_helper_async_check(dev, state); 12316 12317 /* 12318 * Skip the remaining global validation if this is an async 12319 * update. Cursor updates can be done without affecting 12320 * state or bandwidth calcs and this avoids the performance 12321 * penalty of locking the private state object and 12322 * allocating a new dc_state. 12323 */ 12324 if (state->async_update) 12325 return 0; 12326 } 12327 12328 /* Check scaling and underscan changes*/ 12329 /* TODO Removed scaling changes validation due to inability to commit 12330 * new stream into context w\o causing full reset. Need to 12331 * decide how to handle. 12332 */ 12333 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12334 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12335 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12336 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 12337 12338 /* Skip any modesets/resets */ 12339 if (!acrtc || drm_atomic_crtc_needs_modeset( 12340 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 12341 continue; 12342 12343 /* Skip any thing not scale or underscan changes */ 12344 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 12345 continue; 12346 12347 lock_and_validation_needed = true; 12348 } 12349 12350 /* set the slot info for each mst_state based on the link encoding format */ 12351 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 12352 struct amdgpu_dm_connector *aconnector; 12353 struct drm_connector *connector; 12354 struct drm_connector_list_iter iter; 12355 u8 link_coding_cap; 12356 12357 drm_connector_list_iter_begin(dev, &iter); 12358 drm_for_each_connector_iter(connector, &iter) { 12359 if (connector->index == mst_state->mgr->conn_base_id) { 12360 aconnector = to_amdgpu_dm_connector(connector); 12361 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 12362 drm_dp_mst_update_slots(mst_state, link_coding_cap); 12363 12364 break; 12365 } 12366 } 12367 drm_connector_list_iter_end(&iter); 12368 } 12369 12370 /** 12371 * Streams and planes are reset when there are changes that affect 12372 * bandwidth. Anything that affects bandwidth needs to go through 12373 * DC global validation to ensure that the configuration can be applied 12374 * to hardware. 12375 * 12376 * We have to currently stall out here in atomic_check for outstanding 12377 * commits to finish in this case because our IRQ handlers reference 12378 * DRM state directly - we can end up disabling interrupts too early 12379 * if we don't. 12380 * 12381 * TODO: Remove this stall and drop DM state private objects. 12382 */ 12383 if (lock_and_validation_needed) { 12384 ret = dm_atomic_get_state(state, &dm_state); 12385 if (ret) { 12386 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n"); 12387 goto fail; 12388 } 12389 12390 ret = do_aquire_global_lock(dev, state); 12391 if (ret) { 12392 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n"); 12393 goto fail; 12394 } 12395 12396 #if defined(CONFIG_DRM_AMD_DC_FP) 12397 if (dc_resource_is_dsc_encoding_supported(dc)) { 12398 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 12399 if (ret) { 12400 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n"); 12401 ret = -EINVAL; 12402 goto fail; 12403 } 12404 } 12405 #endif 12406 12407 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 12408 if (ret) { 12409 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n"); 12410 goto fail; 12411 } 12412 12413 /* 12414 * Perform validation of MST topology in the state: 12415 * We need to perform MST atomic check before calling 12416 * dc_validate_global_state(), or there is a chance 12417 * to get stuck in an infinite loop and hang eventually. 12418 */ 12419 ret = drm_dp_mst_atomic_check(state); 12420 if (ret) { 12421 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n"); 12422 goto fail; 12423 } 12424 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY); 12425 if (status != DC_OK) { 12426 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)", 12427 dc_status_to_str(status), status); 12428 ret = -EINVAL; 12429 goto fail; 12430 } 12431 } else { 12432 /* 12433 * The commit is a fast update. Fast updates shouldn't change 12434 * the DC context, affect global validation, and can have their 12435 * commit work done in parallel with other commits not touching 12436 * the same resource. If we have a new DC context as part of 12437 * the DM atomic state from validation we need to free it and 12438 * retain the existing one instead. 12439 * 12440 * Furthermore, since the DM atomic state only contains the DC 12441 * context and can safely be annulled, we can free the state 12442 * and clear the associated private object now to free 12443 * some memory and avoid a possible use-after-free later. 12444 */ 12445 12446 for (i = 0; i < state->num_private_objs; i++) { 12447 struct drm_private_obj *obj = state->private_objs[i].ptr; 12448 12449 if (obj->funcs == adev->dm.atomic_obj.funcs) { 12450 int j = state->num_private_objs-1; 12451 12452 dm_atomic_destroy_state(obj, 12453 state->private_objs[i].state); 12454 12455 /* If i is not at the end of the array then the 12456 * last element needs to be moved to where i was 12457 * before the array can safely be truncated. 12458 */ 12459 if (i != j) 12460 state->private_objs[i] = 12461 state->private_objs[j]; 12462 12463 state->private_objs[j].ptr = NULL; 12464 state->private_objs[j].state = NULL; 12465 state->private_objs[j].old_state = NULL; 12466 state->private_objs[j].new_state = NULL; 12467 12468 state->num_private_objs = j; 12469 break; 12470 } 12471 } 12472 } 12473 12474 /* Store the overall update type for use later in atomic check. */ 12475 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12476 struct dm_crtc_state *dm_new_crtc_state = 12477 to_dm_crtc_state(new_crtc_state); 12478 12479 /* 12480 * Only allow async flips for fast updates that don't change 12481 * the FB pitch, the DCC state, rotation, mem_type, etc. 12482 */ 12483 if (new_crtc_state->async_flip && 12484 (lock_and_validation_needed || 12485 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) { 12486 drm_dbg_atomic(crtc->dev, 12487 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 12488 crtc->base.id, crtc->name); 12489 ret = -EINVAL; 12490 goto fail; 12491 } 12492 12493 dm_new_crtc_state->update_type = lock_and_validation_needed ? 12494 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 12495 } 12496 12497 /* Must be success */ 12498 WARN_ON(ret); 12499 12500 trace_amdgpu_dm_atomic_check_finish(state, ret); 12501 12502 return ret; 12503 12504 fail: 12505 if (ret == -EDEADLK) 12506 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n"); 12507 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 12508 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n"); 12509 else 12510 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret); 12511 12512 trace_amdgpu_dm_atomic_check_finish(state, ret); 12513 12514 return ret; 12515 } 12516 12517 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 12518 unsigned int offset, 12519 unsigned int total_length, 12520 u8 *data, 12521 unsigned int length, 12522 struct amdgpu_hdmi_vsdb_info *vsdb) 12523 { 12524 bool res; 12525 union dmub_rb_cmd cmd; 12526 struct dmub_cmd_send_edid_cea *input; 12527 struct dmub_cmd_edid_cea_output *output; 12528 12529 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 12530 return false; 12531 12532 memset(&cmd, 0, sizeof(cmd)); 12533 12534 input = &cmd.edid_cea.data.input; 12535 12536 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 12537 cmd.edid_cea.header.sub_type = 0; 12538 cmd.edid_cea.header.payload_bytes = 12539 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 12540 input->offset = offset; 12541 input->length = length; 12542 input->cea_total_length = total_length; 12543 memcpy(input->payload, data, length); 12544 12545 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 12546 if (!res) { 12547 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n"); 12548 return false; 12549 } 12550 12551 output = &cmd.edid_cea.data.output; 12552 12553 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 12554 if (!output->ack.success) { 12555 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n", 12556 output->ack.offset); 12557 } 12558 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 12559 if (!output->amd_vsdb.vsdb_found) 12560 return false; 12561 12562 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 12563 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 12564 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 12565 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 12566 } else { 12567 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n"); 12568 return false; 12569 } 12570 12571 return true; 12572 } 12573 12574 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 12575 u8 *edid_ext, int len, 12576 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12577 { 12578 int i; 12579 12580 /* send extension block to DMCU for parsing */ 12581 for (i = 0; i < len; i += 8) { 12582 bool res; 12583 int offset; 12584 12585 /* send 8 bytes a time */ 12586 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 12587 return false; 12588 12589 if (i+8 == len) { 12590 /* EDID block sent completed, expect result */ 12591 int version, min_rate, max_rate; 12592 12593 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 12594 if (res) { 12595 /* amd vsdb found */ 12596 vsdb_info->freesync_supported = 1; 12597 vsdb_info->amd_vsdb_version = version; 12598 vsdb_info->min_refresh_rate_hz = min_rate; 12599 vsdb_info->max_refresh_rate_hz = max_rate; 12600 return true; 12601 } 12602 /* not amd vsdb */ 12603 return false; 12604 } 12605 12606 /* check for ack*/ 12607 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 12608 if (!res) 12609 return false; 12610 } 12611 12612 return false; 12613 } 12614 12615 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 12616 u8 *edid_ext, int len, 12617 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12618 { 12619 int i; 12620 12621 /* send extension block to DMCU for parsing */ 12622 for (i = 0; i < len; i += 8) { 12623 /* send 8 bytes a time */ 12624 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 12625 return false; 12626 } 12627 12628 return vsdb_info->freesync_supported; 12629 } 12630 12631 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 12632 u8 *edid_ext, int len, 12633 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12634 { 12635 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 12636 bool ret; 12637 12638 mutex_lock(&adev->dm.dc_lock); 12639 if (adev->dm.dmub_srv) 12640 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 12641 else 12642 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 12643 mutex_unlock(&adev->dm.dc_lock); 12644 return ret; 12645 } 12646 12647 static void parse_edid_displayid_vrr(struct drm_connector *connector, 12648 const struct edid *edid) 12649 { 12650 u8 *edid_ext = NULL; 12651 int i; 12652 int j = 0; 12653 u16 min_vfreq; 12654 u16 max_vfreq; 12655 12656 if (edid == NULL || edid->extensions == 0) 12657 return; 12658 12659 /* Find DisplayID extension */ 12660 for (i = 0; i < edid->extensions; i++) { 12661 edid_ext = (void *)(edid + (i + 1)); 12662 if (edid_ext[0] == DISPLAYID_EXT) 12663 break; 12664 } 12665 12666 if (edid_ext == NULL) 12667 return; 12668 12669 while (j < EDID_LENGTH) { 12670 /* Get dynamic video timing range from DisplayID if available */ 12671 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 12672 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 12673 min_vfreq = edid_ext[j+9]; 12674 if (edid_ext[j+1] & 7) 12675 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 12676 else 12677 max_vfreq = edid_ext[j+10]; 12678 12679 if (max_vfreq && min_vfreq) { 12680 connector->display_info.monitor_range.max_vfreq = max_vfreq; 12681 connector->display_info.monitor_range.min_vfreq = min_vfreq; 12682 12683 return; 12684 } 12685 } 12686 j++; 12687 } 12688 } 12689 12690 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12691 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 12692 { 12693 u8 *edid_ext = NULL; 12694 int i; 12695 int j = 0; 12696 12697 if (edid == NULL || edid->extensions == 0) 12698 return -ENODEV; 12699 12700 /* Find DisplayID extension */ 12701 for (i = 0; i < edid->extensions; i++) { 12702 edid_ext = (void *)(edid + (i + 1)); 12703 if (edid_ext[0] == DISPLAYID_EXT) 12704 break; 12705 } 12706 12707 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) { 12708 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 12709 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 12710 12711 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 12712 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 12713 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 12714 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 12715 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 12716 12717 return true; 12718 } 12719 j++; 12720 } 12721 12722 return false; 12723 } 12724 12725 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12726 const struct edid *edid, 12727 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12728 { 12729 u8 *edid_ext = NULL; 12730 int i; 12731 bool valid_vsdb_found = false; 12732 12733 /*----- drm_find_cea_extension() -----*/ 12734 /* No EDID or EDID extensions */ 12735 if (edid == NULL || edid->extensions == 0) 12736 return -ENODEV; 12737 12738 /* Find CEA extension */ 12739 for (i = 0; i < edid->extensions; i++) { 12740 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 12741 if (edid_ext[0] == CEA_EXT) 12742 break; 12743 } 12744 12745 if (i == edid->extensions) 12746 return -ENODEV; 12747 12748 /*----- cea_db_offsets() -----*/ 12749 if (edid_ext[0] != CEA_EXT) 12750 return -ENODEV; 12751 12752 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 12753 12754 return valid_vsdb_found ? i : -ENODEV; 12755 } 12756 12757 /** 12758 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 12759 * 12760 * @connector: Connector to query. 12761 * @drm_edid: DRM EDID from monitor 12762 * 12763 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 12764 * track of some of the display information in the internal data struct used by 12765 * amdgpu_dm. This function checks which type of connector we need to set the 12766 * FreeSync parameters. 12767 */ 12768 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 12769 const struct drm_edid *drm_edid) 12770 { 12771 int i = 0; 12772 struct amdgpu_dm_connector *amdgpu_dm_connector = 12773 to_amdgpu_dm_connector(connector); 12774 struct dm_connector_state *dm_con_state = NULL; 12775 struct dc_sink *sink; 12776 struct amdgpu_device *adev = drm_to_adev(connector->dev); 12777 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 12778 const struct edid *edid; 12779 bool freesync_capable = false; 12780 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 12781 12782 if (!connector->state) { 12783 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__); 12784 goto update; 12785 } 12786 12787 sink = amdgpu_dm_connector->dc_sink ? 12788 amdgpu_dm_connector->dc_sink : 12789 amdgpu_dm_connector->dc_em_sink; 12790 12791 drm_edid_connector_update(connector, drm_edid); 12792 12793 if (!drm_edid || !sink) { 12794 dm_con_state = to_dm_connector_state(connector->state); 12795 12796 amdgpu_dm_connector->min_vfreq = 0; 12797 amdgpu_dm_connector->max_vfreq = 0; 12798 freesync_capable = false; 12799 12800 goto update; 12801 } 12802 12803 dm_con_state = to_dm_connector_state(connector->state); 12804 12805 if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version)) 12806 goto update; 12807 12808 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 12809 12810 /* Some eDP panels only have the refresh rate range info in DisplayID */ 12811 if ((connector->display_info.monitor_range.min_vfreq == 0 || 12812 connector->display_info.monitor_range.max_vfreq == 0)) 12813 parse_edid_displayid_vrr(connector, edid); 12814 12815 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 12816 sink->sink_signal == SIGNAL_TYPE_EDP)) { 12817 if (amdgpu_dm_connector->dc_link && 12818 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) { 12819 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 12820 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 12821 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12822 freesync_capable = true; 12823 } 12824 12825 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12826 12827 if (vsdb_info.replay_mode) { 12828 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 12829 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 12830 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 12831 } 12832 12833 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 12834 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12835 if (i >= 0 && vsdb_info.freesync_supported) { 12836 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12837 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12838 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12839 freesync_capable = true; 12840 12841 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12842 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12843 } 12844 } 12845 12846 if (amdgpu_dm_connector->dc_link) 12847 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 12848 12849 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 12850 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12851 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 12852 12853 amdgpu_dm_connector->pack_sdp_v1_3 = true; 12854 amdgpu_dm_connector->as_type = as_type; 12855 amdgpu_dm_connector->vsdb_info = vsdb_info; 12856 12857 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12858 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12859 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12860 freesync_capable = true; 12861 12862 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12863 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12864 } 12865 } 12866 12867 update: 12868 if (dm_con_state) 12869 dm_con_state->freesync_capable = freesync_capable; 12870 12871 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable && 12872 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) { 12873 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false; 12874 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false; 12875 } 12876 12877 if (connector->vrr_capable_property) 12878 drm_connector_set_vrr_capable_property(connector, 12879 freesync_capable); 12880 } 12881 12882 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 12883 { 12884 struct amdgpu_device *adev = drm_to_adev(dev); 12885 struct dc *dc = adev->dm.dc; 12886 int i; 12887 12888 mutex_lock(&adev->dm.dc_lock); 12889 if (dc->current_state) { 12890 for (i = 0; i < dc->current_state->stream_count; ++i) 12891 dc->current_state->streams[i] 12892 ->triggered_crtc_reset.enabled = 12893 adev->dm.force_timing_sync; 12894 12895 dm_enable_per_frame_crtc_master_sync(dc->current_state); 12896 dc_trigger_sync(dc, dc->current_state); 12897 } 12898 mutex_unlock(&adev->dm.dc_lock); 12899 } 12900 12901 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc) 12902 { 12903 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter) 12904 dc_exit_ips_for_hw_access(dc); 12905 } 12906 12907 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 12908 u32 value, const char *func_name) 12909 { 12910 #ifdef DM_CHECK_ADDR_0 12911 if (address == 0) { 12912 drm_err(adev_to_drm(ctx->driver_context), 12913 "invalid register write. address = 0"); 12914 return; 12915 } 12916 #endif 12917 12918 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12919 cgs_write_register(ctx->cgs_device, address, value); 12920 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 12921 } 12922 12923 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 12924 const char *func_name) 12925 { 12926 u32 value; 12927 #ifdef DM_CHECK_ADDR_0 12928 if (address == 0) { 12929 drm_err(adev_to_drm(ctx->driver_context), 12930 "invalid register read; address = 0\n"); 12931 return 0; 12932 } 12933 #endif 12934 12935 if (ctx->dmub_srv && 12936 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 12937 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 12938 ASSERT(false); 12939 return 0; 12940 } 12941 12942 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12943 12944 value = cgs_read_register(ctx->cgs_device, address); 12945 12946 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 12947 12948 return value; 12949 } 12950 12951 int amdgpu_dm_process_dmub_aux_transfer_sync( 12952 struct dc_context *ctx, 12953 unsigned int link_index, 12954 struct aux_payload *payload, 12955 enum aux_return_code_type *operation_result) 12956 { 12957 struct amdgpu_device *adev = ctx->driver_context; 12958 struct dmub_notification *p_notify = adev->dm.dmub_notify; 12959 int ret = -1; 12960 12961 mutex_lock(&adev->dm.dpia_aux_lock); 12962 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 12963 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 12964 goto out; 12965 } 12966 12967 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 12968 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 12969 *operation_result = AUX_RET_ERROR_TIMEOUT; 12970 goto out; 12971 } 12972 12973 if (p_notify->result != AUX_RET_SUCCESS) { 12974 /* 12975 * Transient states before tunneling is enabled could 12976 * lead to this error. We can ignore this for now. 12977 */ 12978 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) { 12979 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n", 12980 payload->address, payload->length, 12981 p_notify->result); 12982 } 12983 *operation_result = p_notify->result; 12984 goto out; 12985 } 12986 12987 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF; 12988 if (adev->dm.dmub_notify->aux_reply.command & 0xF0) 12989 /* The reply is stored in the top nibble of the command. */ 12990 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF; 12991 12992 /*write req may receive a byte indicating partially written number as well*/ 12993 if (p_notify->aux_reply.length) 12994 memcpy(payload->data, p_notify->aux_reply.data, 12995 p_notify->aux_reply.length); 12996 12997 /* success */ 12998 ret = p_notify->aux_reply.length; 12999 *operation_result = p_notify->result; 13000 out: 13001 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13002 mutex_unlock(&adev->dm.dpia_aux_lock); 13003 return ret; 13004 } 13005 13006 static void abort_fused_io( 13007 struct dc_context *ctx, 13008 const struct dmub_cmd_fused_request *request 13009 ) 13010 { 13011 union dmub_rb_cmd command = { 0 }; 13012 struct dmub_rb_cmd_fused_io *io = &command.fused_io; 13013 13014 io->header.type = DMUB_CMD__FUSED_IO; 13015 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT; 13016 io->header.payload_bytes = sizeof(*io) - sizeof(io->header); 13017 io->request = *request; 13018 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT); 13019 } 13020 13021 static bool execute_fused_io( 13022 struct amdgpu_device *dev, 13023 struct dc_context *ctx, 13024 union dmub_rb_cmd *commands, 13025 uint8_t count, 13026 uint32_t timeout_us 13027 ) 13028 { 13029 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line; 13030 13031 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io)) 13032 return false; 13033 13034 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line]; 13035 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io; 13036 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 13037 && first->header.ret_status 13038 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS; 13039 13040 if (!result) 13041 return false; 13042 13043 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) { 13044 reinit_completion(&sync->replied); 13045 13046 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data; 13047 13048 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch"); 13049 13050 if (reply->identifier == first->request.identifier) { 13051 first->request = *reply; 13052 return true; 13053 } 13054 } 13055 13056 reinit_completion(&sync->replied); 13057 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT; 13058 abort_fused_io(ctx, &first->request); 13059 return false; 13060 } 13061 13062 bool amdgpu_dm_execute_fused_io( 13063 struct amdgpu_device *dev, 13064 struct dc_link *link, 13065 union dmub_rb_cmd *commands, 13066 uint8_t count, 13067 uint32_t timeout_us) 13068 { 13069 struct amdgpu_display_manager *dm = &dev->dm; 13070 13071 mutex_lock(&dm->dpia_aux_lock); 13072 13073 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us); 13074 13075 mutex_unlock(&dm->dpia_aux_lock); 13076 return result; 13077 } 13078 13079 int amdgpu_dm_process_dmub_set_config_sync( 13080 struct dc_context *ctx, 13081 unsigned int link_index, 13082 struct set_config_cmd_payload *payload, 13083 enum set_config_status *operation_result) 13084 { 13085 struct amdgpu_device *adev = ctx->driver_context; 13086 bool is_cmd_complete; 13087 int ret; 13088 13089 mutex_lock(&adev->dm.dpia_aux_lock); 13090 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 13091 link_index, payload, adev->dm.dmub_notify); 13092 13093 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 13094 ret = 0; 13095 *operation_result = adev->dm.dmub_notify->sc_status; 13096 } else { 13097 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 13098 ret = -1; 13099 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 13100 } 13101 13102 if (!is_cmd_complete) 13103 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13104 mutex_unlock(&adev->dm.dpia_aux_lock); 13105 return ret; 13106 } 13107 13108 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13109 { 13110 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 13111 } 13112 13113 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13114 { 13115 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 13116 } 13117 13118 void dm_acpi_process_phy_transition_interlock( 13119 const struct dc_context *ctx, 13120 struct dm_process_phy_transition_init_params process_phy_transition_init_params) 13121 { 13122 // Not yet implemented 13123 } 13124