xref: /linux/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c (revision 86fa0b9830a9b114952d2d8766a3fb7c6c7922be)
1 /*
2  * Copyright 2015 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: AMD
23  *
24  */
25 
26 /* The caprices of the preprocessor require that this be declared right here */
27 #define CREATE_TRACE_POINTS
28 
29 #include "dm_services_types.h"
30 #include "dc.h"
31 #include "link_enc_cfg.h"
32 #include "dc/inc/core_types.h"
33 #include "dal_asic_id.h"
34 #include "dmub/dmub_srv.h"
35 #include "dc/inc/hw/dmcu.h"
36 #include "dc/inc/hw/abm.h"
37 #include "dc/dc_dmub_srv.h"
38 #include "dc/dc_edid_parser.h"
39 #include "dc/dc_stat.h"
40 #include "dc/dc_state.h"
41 #include "amdgpu_dm_trace.h"
42 #include "dpcd_defs.h"
43 #include "link/protocols/link_dpcd.h"
44 #include "link_service_types.h"
45 #include "link/protocols/link_dp_capability.h"
46 #include "link/protocols/link_ddc.h"
47 
48 #include "vid.h"
49 #include "amdgpu.h"
50 #include "amdgpu_display.h"
51 #include "amdgpu_ucode.h"
52 #include "atom.h"
53 #include "amdgpu_dm.h"
54 #include "amdgpu_dm_plane.h"
55 #include "amdgpu_dm_crtc.h"
56 #include "amdgpu_dm_hdcp.h"
57 #include <drm/display/drm_hdcp_helper.h>
58 #include "amdgpu_dm_wb.h"
59 #include "amdgpu_pm.h"
60 #include "amdgpu_atombios.h"
61 
62 #include "amd_shared.h"
63 #include "amdgpu_dm_irq.h"
64 #include "dm_helpers.h"
65 #include "amdgpu_dm_mst_types.h"
66 #if defined(CONFIG_DEBUG_FS)
67 #include "amdgpu_dm_debugfs.h"
68 #endif
69 #include "amdgpu_dm_psr.h"
70 #include "amdgpu_dm_replay.h"
71 
72 #include "ivsrcid/ivsrcid_vislands30.h"
73 
74 #include <linux/backlight.h>
75 #include <linux/module.h>
76 #include <linux/moduleparam.h>
77 #include <linux/types.h>
78 #include <linux/pm_runtime.h>
79 #include <linux/pci.h>
80 #include <linux/power_supply.h>
81 #include <linux/firmware.h>
82 #include <linux/component.h>
83 #include <linux/sort.h>
84 
85 #include <drm/display/drm_dp_mst_helper.h>
86 #include <drm/display/drm_hdmi_helper.h>
87 #include <drm/drm_atomic.h>
88 #include <drm/drm_atomic_uapi.h>
89 #include <drm/drm_atomic_helper.h>
90 #include <drm/drm_blend.h>
91 #include <drm/drm_fixed.h>
92 #include <drm/drm_fourcc.h>
93 #include <drm/drm_edid.h>
94 #include <drm/drm_eld.h>
95 #include <drm/drm_utils.h>
96 #include <drm/drm_vblank.h>
97 #include <drm/drm_audio_component.h>
98 #include <drm/drm_gem_atomic_helper.h>
99 
100 #include <media/cec-notifier.h>
101 #include <acpi/video.h>
102 
103 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
104 
105 #include "dcn/dcn_1_0_offset.h"
106 #include "dcn/dcn_1_0_sh_mask.h"
107 #include "soc15_hw_ip.h"
108 #include "soc15_common.h"
109 #include "vega10_ip_offset.h"
110 
111 #include "gc/gc_11_0_0_offset.h"
112 #include "gc/gc_11_0_0_sh_mask.h"
113 
114 #include "modules/inc/mod_freesync.h"
115 #include "modules/power/power_helpers.h"
116 
117 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch");
118 
119 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
120 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
121 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
122 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
123 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
124 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
125 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
126 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
127 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
128 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
129 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
130 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
131 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
132 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
133 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
134 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
135 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
136 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
137 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
138 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
139 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
140 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
141 
142 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
143 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
144 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
145 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
146 
147 #define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
148 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
149 
150 #define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
151 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
152 
153 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin"
154 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB);
155 
156 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin"
157 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB);
158 
159 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin"
160 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB);
161 
162 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin"
163 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB);
164 
165 /* Number of bytes in PSP header for firmware. */
166 #define PSP_HEADER_BYTES 0x100
167 
168 /* Number of bytes in PSP footer for firmware. */
169 #define PSP_FOOTER_BYTES 0x100
170 
171 /**
172  * DOC: overview
173  *
174  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
175  * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
176  * requests into DC requests, and DC responses into DRM responses.
177  *
178  * The root control structure is &struct amdgpu_display_manager.
179  */
180 
181 /* basic init/fini API */
182 static int amdgpu_dm_init(struct amdgpu_device *adev);
183 static void amdgpu_dm_fini(struct amdgpu_device *adev);
184 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
185 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state);
186 static struct amdgpu_i2c_adapter *
187 create_i2c(struct ddc_service *ddc_service, bool oem);
188 
189 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
190 {
191 	switch (link->dpcd_caps.dongle_type) {
192 	case DISPLAY_DONGLE_NONE:
193 		return DRM_MODE_SUBCONNECTOR_Native;
194 	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
195 		return DRM_MODE_SUBCONNECTOR_VGA;
196 	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
197 	case DISPLAY_DONGLE_DP_DVI_DONGLE:
198 		return DRM_MODE_SUBCONNECTOR_DVID;
199 	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
200 	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
201 		return DRM_MODE_SUBCONNECTOR_HDMIA;
202 	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
203 	default:
204 		return DRM_MODE_SUBCONNECTOR_Unknown;
205 	}
206 }
207 
208 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
209 {
210 	struct dc_link *link = aconnector->dc_link;
211 	struct drm_connector *connector = &aconnector->base;
212 	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
213 
214 	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
215 		return;
216 
217 	if (aconnector->dc_sink)
218 		subconnector = get_subconnector_type(link);
219 
220 	drm_object_property_set_value(&connector->base,
221 			connector->dev->mode_config.dp_subconnector_property,
222 			subconnector);
223 }
224 
225 /*
226  * initializes drm_device display related structures, based on the information
227  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
228  * drm_encoder, drm_mode_config
229  *
230  * Returns 0 on success
231  */
232 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
233 /* removes and deallocates the drm structures, created by the above function */
234 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
235 
236 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
237 				    struct amdgpu_dm_connector *amdgpu_dm_connector,
238 				    u32 link_index,
239 				    struct amdgpu_encoder *amdgpu_encoder);
240 static int amdgpu_dm_encoder_init(struct drm_device *dev,
241 				  struct amdgpu_encoder *aencoder,
242 				  uint32_t link_index);
243 
244 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
245 
246 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
247 
248 static int amdgpu_dm_atomic_check(struct drm_device *dev,
249 				  struct drm_atomic_state *state);
250 
251 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
252 static void handle_hpd_rx_irq(void *param);
253 
254 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
255 					 int bl_idx,
256 					 u32 user_brightness);
257 
258 static bool
259 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
260 				 struct drm_crtc_state *new_crtc_state);
261 /*
262  * dm_vblank_get_counter
263  *
264  * @brief
265  * Get counter for number of vertical blanks
266  *
267  * @param
268  * struct amdgpu_device *adev - [in] desired amdgpu device
269  * int disp_idx - [in] which CRTC to get the counter from
270  *
271  * @return
272  * Counter for vertical blanks
273  */
274 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
275 {
276 	struct amdgpu_crtc *acrtc = NULL;
277 
278 	if (crtc >= adev->mode_info.num_crtc)
279 		return 0;
280 
281 	acrtc = adev->mode_info.crtcs[crtc];
282 
283 	if (!acrtc->dm_irq_params.stream) {
284 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
285 			  crtc);
286 		return 0;
287 	}
288 
289 	return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
290 }
291 
292 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
293 				  u32 *vbl, u32 *position)
294 {
295 	u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0;
296 	struct amdgpu_crtc *acrtc = NULL;
297 	struct dc *dc = adev->dm.dc;
298 
299 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
300 		return -EINVAL;
301 
302 	acrtc = adev->mode_info.crtcs[crtc];
303 
304 	if (!acrtc->dm_irq_params.stream) {
305 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
306 			  crtc);
307 		return 0;
308 	}
309 
310 	if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed)
311 		dc_allow_idle_optimizations(dc, false);
312 
313 	/*
314 	 * TODO rework base driver to use values directly.
315 	 * for now parse it back into reg-format
316 	 */
317 	dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
318 				 &v_blank_start,
319 				 &v_blank_end,
320 				 &h_position,
321 				 &v_position);
322 
323 	*position = v_position | (h_position << 16);
324 	*vbl = v_blank_start | (v_blank_end << 16);
325 
326 	return 0;
327 }
328 
329 static bool dm_is_idle(struct amdgpu_ip_block *ip_block)
330 {
331 	/* XXX todo */
332 	return true;
333 }
334 
335 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block)
336 {
337 	/* XXX todo */
338 	return 0;
339 }
340 
341 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block)
342 {
343 	return false;
344 }
345 
346 static int dm_soft_reset(struct amdgpu_ip_block *ip_block)
347 {
348 	/* XXX todo */
349 	return 0;
350 }
351 
352 static struct amdgpu_crtc *
353 get_crtc_by_otg_inst(struct amdgpu_device *adev,
354 		     int otg_inst)
355 {
356 	struct drm_device *dev = adev_to_drm(adev);
357 	struct drm_crtc *crtc;
358 	struct amdgpu_crtc *amdgpu_crtc;
359 
360 	if (WARN_ON(otg_inst == -1))
361 		return adev->mode_info.crtcs[0];
362 
363 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
364 		amdgpu_crtc = to_amdgpu_crtc(crtc);
365 
366 		if (amdgpu_crtc->otg_inst == otg_inst)
367 			return amdgpu_crtc;
368 	}
369 
370 	return NULL;
371 }
372 
373 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
374 					      struct dm_crtc_state *new_state)
375 {
376 	if (new_state->stream->adjust.timing_adjust_pending)
377 		return true;
378 	if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
379 		return true;
380 	else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
381 		return true;
382 	else
383 		return false;
384 }
385 
386 /*
387  * DC will program planes with their z-order determined by their ordering
388  * in the dc_surface_updates array. This comparator is used to sort them
389  * by descending zpos.
390  */
391 static int dm_plane_layer_index_cmp(const void *a, const void *b)
392 {
393 	const struct dc_surface_update *sa = (struct dc_surface_update *)a;
394 	const struct dc_surface_update *sb = (struct dc_surface_update *)b;
395 
396 	/* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */
397 	return sb->surface->layer_index - sa->surface->layer_index;
398 }
399 
400 /**
401  * update_planes_and_stream_adapter() - Send planes to be updated in DC
402  *
403  * DC has a generic way to update planes and stream via
404  * dc_update_planes_and_stream function; however, DM might need some
405  * adjustments and preparation before calling it. This function is a wrapper
406  * for the dc_update_planes_and_stream that does any required configuration
407  * before passing control to DC.
408  *
409  * @dc: Display Core control structure
410  * @update_type: specify whether it is FULL/MEDIUM/FAST update
411  * @planes_count: planes count to update
412  * @stream: stream state
413  * @stream_update: stream update
414  * @array_of_surface_update: dc surface update pointer
415  *
416  */
417 static inline bool update_planes_and_stream_adapter(struct dc *dc,
418 						    int update_type,
419 						    int planes_count,
420 						    struct dc_stream_state *stream,
421 						    struct dc_stream_update *stream_update,
422 						    struct dc_surface_update *array_of_surface_update)
423 {
424 	sort(array_of_surface_update, planes_count,
425 	     sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL);
426 
427 	/*
428 	 * Previous frame finished and HW is ready for optimization.
429 	 */
430 	if (update_type == UPDATE_TYPE_FAST)
431 		dc_post_update_surfaces_to_stream(dc);
432 
433 	return dc_update_planes_and_stream(dc,
434 					   array_of_surface_update,
435 					   planes_count,
436 					   stream,
437 					   stream_update);
438 }
439 
440 /**
441  * dm_pflip_high_irq() - Handle pageflip interrupt
442  * @interrupt_params: ignored
443  *
444  * Handles the pageflip interrupt by notifying all interested parties
445  * that the pageflip has been completed.
446  */
447 static void dm_pflip_high_irq(void *interrupt_params)
448 {
449 	struct amdgpu_crtc *amdgpu_crtc;
450 	struct common_irq_params *irq_params = interrupt_params;
451 	struct amdgpu_device *adev = irq_params->adev;
452 	struct drm_device *dev = adev_to_drm(adev);
453 	unsigned long flags;
454 	struct drm_pending_vblank_event *e;
455 	u32 vpos, hpos, v_blank_start, v_blank_end;
456 	bool vrr_active;
457 
458 	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
459 
460 	/* IRQ could occur when in initial stage */
461 	/* TODO work and BO cleanup */
462 	if (amdgpu_crtc == NULL) {
463 		drm_dbg_state(dev, "CRTC is null, returning.\n");
464 		return;
465 	}
466 
467 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
468 
469 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
470 		drm_dbg_state(dev,
471 			      "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n",
472 			      amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED,
473 			      amdgpu_crtc->crtc_id, amdgpu_crtc);
474 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
475 		return;
476 	}
477 
478 	/* page flip completed. */
479 	e = amdgpu_crtc->event;
480 	amdgpu_crtc->event = NULL;
481 
482 	WARN_ON(!e);
483 
484 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
485 
486 	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
487 	if (!vrr_active ||
488 	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
489 				      &v_blank_end, &hpos, &vpos) ||
490 	    (vpos < v_blank_start)) {
491 		/* Update to correct count and vblank timestamp if racing with
492 		 * vblank irq. This also updates to the correct vblank timestamp
493 		 * even in VRR mode, as scanout is past the front-porch atm.
494 		 */
495 		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
496 
497 		/* Wake up userspace by sending the pageflip event with proper
498 		 * count and timestamp of vblank of flip completion.
499 		 */
500 		if (e) {
501 			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
502 
503 			/* Event sent, so done with vblank for this flip */
504 			drm_crtc_vblank_put(&amdgpu_crtc->base);
505 		}
506 	} else if (e) {
507 		/* VRR active and inside front-porch: vblank count and
508 		 * timestamp for pageflip event will only be up to date after
509 		 * drm_crtc_handle_vblank() has been executed from late vblank
510 		 * irq handler after start of back-porch (vline 0). We queue the
511 		 * pageflip event for send-out by drm_crtc_handle_vblank() with
512 		 * updated timestamp and count, once it runs after us.
513 		 *
514 		 * We need to open-code this instead of using the helper
515 		 * drm_crtc_arm_vblank_event(), as that helper would
516 		 * call drm_crtc_accurate_vblank_count(), which we must
517 		 * not call in VRR mode while we are in front-porch!
518 		 */
519 
520 		/* sequence will be replaced by real count during send-out. */
521 		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
522 		e->pipe = amdgpu_crtc->crtc_id;
523 
524 		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
525 		e = NULL;
526 	}
527 
528 	/* Keep track of vblank of this flip for flip throttling. We use the
529 	 * cooked hw counter, as that one incremented at start of this vblank
530 	 * of pageflip completion, so last_flip_vblank is the forbidden count
531 	 * for queueing new pageflips if vsync + VRR is enabled.
532 	 */
533 	amdgpu_crtc->dm_irq_params.last_flip_vblank =
534 		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
535 
536 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
537 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
538 
539 	drm_dbg_state(dev,
540 		      "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
541 		      amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e);
542 }
543 
544 static void dm_vupdate_high_irq(void *interrupt_params)
545 {
546 	struct common_irq_params *irq_params = interrupt_params;
547 	struct amdgpu_device *adev = irq_params->adev;
548 	struct amdgpu_crtc *acrtc;
549 	struct drm_device *drm_dev;
550 	struct drm_vblank_crtc *vblank;
551 	ktime_t frame_duration_ns, previous_timestamp;
552 	unsigned long flags;
553 	int vrr_active;
554 
555 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
556 
557 	if (acrtc) {
558 		vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
559 		drm_dev = acrtc->base.dev;
560 		vblank = drm_crtc_vblank_crtc(&acrtc->base);
561 		previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
562 		frame_duration_ns = vblank->time - previous_timestamp;
563 
564 		if (frame_duration_ns > 0) {
565 			trace_amdgpu_refresh_rate_track(acrtc->base.index,
566 						frame_duration_ns,
567 						ktime_divns(NSEC_PER_SEC, frame_duration_ns));
568 			atomic64_set(&irq_params->previous_timestamp, vblank->time);
569 		}
570 
571 		drm_dbg_vbl(drm_dev,
572 			    "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
573 			    vrr_active);
574 
575 		/* Core vblank handling is done here after end of front-porch in
576 		 * vrr mode, as vblank timestamping will give valid results
577 		 * while now done after front-porch. This will also deliver
578 		 * page-flip completion events that have been queued to us
579 		 * if a pageflip happened inside front-porch.
580 		 */
581 		if (vrr_active) {
582 			amdgpu_dm_crtc_handle_vblank(acrtc);
583 
584 			/* BTR processing for pre-DCE12 ASICs */
585 			if (acrtc->dm_irq_params.stream &&
586 			    adev->family < AMDGPU_FAMILY_AI) {
587 				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
588 				mod_freesync_handle_v_update(
589 				    adev->dm.freesync_module,
590 				    acrtc->dm_irq_params.stream,
591 				    &acrtc->dm_irq_params.vrr_params);
592 
593 				dc_stream_adjust_vmin_vmax(
594 				    adev->dm.dc,
595 				    acrtc->dm_irq_params.stream,
596 				    &acrtc->dm_irq_params.vrr_params.adjust);
597 				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
598 			}
599 		}
600 	}
601 }
602 
603 /**
604  * dm_crtc_high_irq() - Handles CRTC interrupt
605  * @interrupt_params: used for determining the CRTC instance
606  *
607  * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
608  * event handler.
609  */
610 static void dm_crtc_high_irq(void *interrupt_params)
611 {
612 	struct common_irq_params *irq_params = interrupt_params;
613 	struct amdgpu_device *adev = irq_params->adev;
614 	struct drm_writeback_job *job;
615 	struct amdgpu_crtc *acrtc;
616 	unsigned long flags;
617 	int vrr_active;
618 
619 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
620 	if (!acrtc)
621 		return;
622 
623 	if (acrtc->wb_conn) {
624 		spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags);
625 
626 		if (acrtc->wb_pending) {
627 			job = list_first_entry_or_null(&acrtc->wb_conn->job_queue,
628 						       struct drm_writeback_job,
629 						       list_entry);
630 			acrtc->wb_pending = false;
631 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
632 
633 			if (job) {
634 				unsigned int v_total, refresh_hz;
635 				struct dc_stream_state *stream = acrtc->dm_irq_params.stream;
636 
637 				v_total = stream->adjust.v_total_max ?
638 					  stream->adjust.v_total_max : stream->timing.v_total;
639 				refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz *
640 					     100LL, (v_total * stream->timing.h_total));
641 				mdelay(1000 / refresh_hz);
642 
643 				drm_writeback_signal_completion(acrtc->wb_conn, 0);
644 				dc_stream_fc_disable_writeback(adev->dm.dc,
645 							       acrtc->dm_irq_params.stream, 0);
646 			}
647 		} else
648 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
649 	}
650 
651 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
652 
653 	drm_dbg_vbl(adev_to_drm(adev),
654 		    "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
655 		    vrr_active, acrtc->dm_irq_params.active_planes);
656 
657 	/**
658 	 * Core vblank handling at start of front-porch is only possible
659 	 * in non-vrr mode, as only there vblank timestamping will give
660 	 * valid results while done in front-porch. Otherwise defer it
661 	 * to dm_vupdate_high_irq after end of front-porch.
662 	 */
663 	if (!vrr_active)
664 		amdgpu_dm_crtc_handle_vblank(acrtc);
665 
666 	/**
667 	 * Following stuff must happen at start of vblank, for crc
668 	 * computation and below-the-range btr support in vrr mode.
669 	 */
670 	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
671 
672 	/* BTR updates need to happen before VUPDATE on Vega and above. */
673 	if (adev->family < AMDGPU_FAMILY_AI)
674 		return;
675 
676 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
677 
678 	if (acrtc->dm_irq_params.stream &&
679 	    acrtc->dm_irq_params.vrr_params.supported &&
680 	    acrtc->dm_irq_params.freesync_config.state ==
681 		    VRR_STATE_ACTIVE_VARIABLE) {
682 		mod_freesync_handle_v_update(adev->dm.freesync_module,
683 					     acrtc->dm_irq_params.stream,
684 					     &acrtc->dm_irq_params.vrr_params);
685 
686 		dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream,
687 					   &acrtc->dm_irq_params.vrr_params.adjust);
688 	}
689 
690 	/*
691 	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
692 	 * In that case, pageflip completion interrupts won't fire and pageflip
693 	 * completion events won't get delivered. Prevent this by sending
694 	 * pending pageflip events from here if a flip is still pending.
695 	 *
696 	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
697 	 * avoid race conditions between flip programming and completion,
698 	 * which could cause too early flip completion events.
699 	 */
700 	if (adev->family >= AMDGPU_FAMILY_RV &&
701 	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
702 	    acrtc->dm_irq_params.active_planes == 0) {
703 		if (acrtc->event) {
704 			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
705 			acrtc->event = NULL;
706 			drm_crtc_vblank_put(&acrtc->base);
707 		}
708 		acrtc->pflip_status = AMDGPU_FLIP_NONE;
709 	}
710 
711 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
712 }
713 
714 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
715 /**
716  * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
717  * DCN generation ASICs
718  * @interrupt_params: interrupt parameters
719  *
720  * Used to set crc window/read out crc value at vertical line 0 position
721  */
722 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
723 {
724 	struct common_irq_params *irq_params = interrupt_params;
725 	struct amdgpu_device *adev = irq_params->adev;
726 	struct amdgpu_crtc *acrtc;
727 
728 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
729 
730 	if (!acrtc)
731 		return;
732 
733 	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
734 }
735 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
736 
737 /**
738  * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
739  * @adev: amdgpu_device pointer
740  * @notify: dmub notification structure
741  *
742  * Dmub AUX or SET_CONFIG command completion processing callback
743  * Copies dmub notification to DM which is to be read by AUX command.
744  * issuing thread and also signals the event to wake up the thread.
745  */
746 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
747 					struct dmub_notification *notify)
748 {
749 	if (adev->dm.dmub_notify)
750 		memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
751 	if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
752 		complete(&adev->dm.dmub_aux_transfer_done);
753 }
754 
755 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev,
756 					struct dmub_notification *notify)
757 {
758 	if (!adev || !notify) {
759 		ASSERT(false);
760 		return;
761 	}
762 
763 	const struct dmub_cmd_fused_request *req = &notify->fused_request;
764 	const uint8_t ddc_line = req->u.aux.ddc_line;
765 
766 	if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) {
767 		ASSERT(false);
768 		return;
769 	}
770 
771 	struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line];
772 
773 	static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch");
774 	memcpy(sync->reply_data, req, sizeof(*req));
775 	complete(&sync->replied);
776 }
777 
778 /**
779  * dmub_hpd_callback - DMUB HPD interrupt processing callback.
780  * @adev: amdgpu_device pointer
781  * @notify: dmub notification structure
782  *
783  * Dmub Hpd interrupt processing callback. Gets displayindex through the
784  * ink index and calls helper to do the processing.
785  */
786 static void dmub_hpd_callback(struct amdgpu_device *adev,
787 			      struct dmub_notification *notify)
788 {
789 	struct amdgpu_dm_connector *aconnector;
790 	struct amdgpu_dm_connector *hpd_aconnector = NULL;
791 	struct drm_connector *connector;
792 	struct drm_connector_list_iter iter;
793 	struct dc_link *link;
794 	u8 link_index = 0;
795 	struct drm_device *dev;
796 
797 	if (adev == NULL)
798 		return;
799 
800 	if (notify == NULL) {
801 		drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL");
802 		return;
803 	}
804 
805 	if (notify->link_index > adev->dm.dc->link_count) {
806 		drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index);
807 		return;
808 	}
809 
810 	/* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */
811 	if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) {
812 		drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n");
813 		return;
814 	}
815 
816 	link_index = notify->link_index;
817 	link = adev->dm.dc->links[link_index];
818 	dev = adev->dm.ddev;
819 
820 	drm_connector_list_iter_begin(dev, &iter);
821 	drm_for_each_connector_iter(connector, &iter) {
822 
823 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
824 			continue;
825 
826 		aconnector = to_amdgpu_dm_connector(connector);
827 		if (link && aconnector->dc_link == link) {
828 			if (notify->type == DMUB_NOTIFICATION_HPD)
829 				drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index);
830 			else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
831 				drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index);
832 			else
833 				drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n",
834 						notify->type, link_index);
835 
836 			hpd_aconnector = aconnector;
837 			break;
838 		}
839 	}
840 	drm_connector_list_iter_end(&iter);
841 
842 	if (hpd_aconnector) {
843 		if (notify->type == DMUB_NOTIFICATION_HPD) {
844 			if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG))
845 				drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index);
846 			handle_hpd_irq_helper(hpd_aconnector);
847 		} else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) {
848 			handle_hpd_rx_irq(hpd_aconnector);
849 		}
850 	}
851 }
852 
853 /**
854  * dmub_hpd_sense_callback - DMUB HPD sense processing callback.
855  * @adev: amdgpu_device pointer
856  * @notify: dmub notification structure
857  *
858  * HPD sense changes can occur during low power states and need to be
859  * notified from firmware to driver.
860  */
861 static void dmub_hpd_sense_callback(struct amdgpu_device *adev,
862 			      struct dmub_notification *notify)
863 {
864 	drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n");
865 }
866 
867 /**
868  * register_dmub_notify_callback - Sets callback for DMUB notify
869  * @adev: amdgpu_device pointer
870  * @type: Type of dmub notification
871  * @callback: Dmub interrupt callback function
872  * @dmub_int_thread_offload: offload indicator
873  *
874  * API to register a dmub callback handler for a dmub notification
875  * Also sets indicator whether callback processing to be offloaded.
876  * to dmub interrupt handling thread
877  * Return: true if successfully registered, false if there is existing registration
878  */
879 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
880 					  enum dmub_notification_type type,
881 					  dmub_notify_interrupt_callback_t callback,
882 					  bool dmub_int_thread_offload)
883 {
884 	if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
885 		adev->dm.dmub_callback[type] = callback;
886 		adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
887 	} else
888 		return false;
889 
890 	return true;
891 }
892 
893 static void dm_handle_hpd_work(struct work_struct *work)
894 {
895 	struct dmub_hpd_work *dmub_hpd_wrk;
896 
897 	dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
898 
899 	if (!dmub_hpd_wrk->dmub_notify) {
900 		drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL");
901 		return;
902 	}
903 
904 	if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
905 		dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
906 		dmub_hpd_wrk->dmub_notify);
907 	}
908 
909 	kfree(dmub_hpd_wrk->dmub_notify);
910 	kfree(dmub_hpd_wrk);
911 
912 }
913 
914 static const char *dmub_notification_type_str(enum dmub_notification_type e)
915 {
916 	switch (e) {
917 	case DMUB_NOTIFICATION_NO_DATA:
918 		return "NO_DATA";
919 	case DMUB_NOTIFICATION_AUX_REPLY:
920 		return "AUX_REPLY";
921 	case DMUB_NOTIFICATION_HPD:
922 		return "HPD";
923 	case DMUB_NOTIFICATION_HPD_IRQ:
924 		return "HPD_IRQ";
925 	case DMUB_NOTIFICATION_SET_CONFIG_REPLY:
926 		return "SET_CONFIG_REPLY";
927 	case DMUB_NOTIFICATION_DPIA_NOTIFICATION:
928 		return "DPIA_NOTIFICATION";
929 	case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY:
930 		return "HPD_SENSE_NOTIFY";
931 	case DMUB_NOTIFICATION_FUSED_IO:
932 		return "FUSED_IO";
933 	default:
934 		return "<unknown>";
935 	}
936 }
937 
938 #define DMUB_TRACE_MAX_READ 64
939 /**
940  * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
941  * @interrupt_params: used for determining the Outbox instance
942  *
943  * Handles the Outbox Interrupt
944  * event handler.
945  */
946 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
947 {
948 	struct dmub_notification notify = {0};
949 	struct common_irq_params *irq_params = interrupt_params;
950 	struct amdgpu_device *adev = irq_params->adev;
951 	struct amdgpu_display_manager *dm = &adev->dm;
952 	struct dmcub_trace_buf_entry entry = { 0 };
953 	u32 count = 0;
954 	struct dmub_hpd_work *dmub_hpd_wrk;
955 
956 	do {
957 		if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
958 			trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
959 							entry.param0, entry.param1);
960 
961 			drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
962 				 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
963 		} else
964 			break;
965 
966 		count++;
967 
968 	} while (count <= DMUB_TRACE_MAX_READ);
969 
970 	if (count > DMUB_TRACE_MAX_READ)
971 		drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ");
972 
973 	if (dc_enable_dmub_notifications(adev->dm.dc) &&
974 		irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
975 
976 		do {
977 			dc_stat_get_dmub_notification(adev->dm.dc, &notify);
978 			if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
979 				drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type);
980 				continue;
981 			}
982 			if (!dm->dmub_callback[notify.type]) {
983 				drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n",
984 					dmub_notification_type_str(notify.type));
985 				continue;
986 			}
987 			if (dm->dmub_thread_offload[notify.type] == true) {
988 				dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
989 				if (!dmub_hpd_wrk) {
990 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk");
991 					return;
992 				}
993 				dmub_hpd_wrk->dmub_notify = kmemdup(&notify, sizeof(struct dmub_notification),
994 								    GFP_ATOMIC);
995 				if (!dmub_hpd_wrk->dmub_notify) {
996 					kfree(dmub_hpd_wrk);
997 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify");
998 					return;
999 				}
1000 				INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
1001 				dmub_hpd_wrk->adev = adev;
1002 				queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
1003 			} else {
1004 				dm->dmub_callback[notify.type](adev, &notify);
1005 			}
1006 		} while (notify.pending_notification);
1007 	}
1008 }
1009 
1010 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1011 		  enum amd_clockgating_state state)
1012 {
1013 	return 0;
1014 }
1015 
1016 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block,
1017 		  enum amd_powergating_state state)
1018 {
1019 	return 0;
1020 }
1021 
1022 /* Prototypes of private functions */
1023 static int dm_early_init(struct amdgpu_ip_block *ip_block);
1024 
1025 /* Allocate memory for FBC compressed data  */
1026 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
1027 {
1028 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
1029 	struct dm_compressor_info *compressor = &adev->dm.compressor;
1030 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
1031 	struct drm_display_mode *mode;
1032 	unsigned long max_size = 0;
1033 
1034 	if (adev->dm.dc->fbc_compressor == NULL)
1035 		return;
1036 
1037 	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
1038 		return;
1039 
1040 	if (compressor->bo_ptr)
1041 		return;
1042 
1043 
1044 	list_for_each_entry(mode, &connector->modes, head) {
1045 		if (max_size < (unsigned long) mode->htotal * mode->vtotal)
1046 			max_size = (unsigned long) mode->htotal * mode->vtotal;
1047 	}
1048 
1049 	if (max_size) {
1050 		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
1051 			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
1052 			    &compressor->gpu_addr, &compressor->cpu_addr);
1053 
1054 		if (r)
1055 			drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n");
1056 		else {
1057 			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
1058 			drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4);
1059 		}
1060 
1061 	}
1062 
1063 }
1064 
1065 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
1066 					  int pipe, bool *enabled,
1067 					  unsigned char *buf, int max_bytes)
1068 {
1069 	struct drm_device *dev = dev_get_drvdata(kdev);
1070 	struct amdgpu_device *adev = drm_to_adev(dev);
1071 	struct drm_connector *connector;
1072 	struct drm_connector_list_iter conn_iter;
1073 	struct amdgpu_dm_connector *aconnector;
1074 	int ret = 0;
1075 
1076 	*enabled = false;
1077 
1078 	mutex_lock(&adev->dm.audio_lock);
1079 
1080 	drm_connector_list_iter_begin(dev, &conn_iter);
1081 	drm_for_each_connector_iter(connector, &conn_iter) {
1082 
1083 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
1084 			continue;
1085 
1086 		aconnector = to_amdgpu_dm_connector(connector);
1087 		if (aconnector->audio_inst != port)
1088 			continue;
1089 
1090 		*enabled = true;
1091 		mutex_lock(&connector->eld_mutex);
1092 		ret = drm_eld_size(connector->eld);
1093 		memcpy(buf, connector->eld, min(max_bytes, ret));
1094 		mutex_unlock(&connector->eld_mutex);
1095 
1096 		break;
1097 	}
1098 	drm_connector_list_iter_end(&conn_iter);
1099 
1100 	mutex_unlock(&adev->dm.audio_lock);
1101 
1102 	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
1103 
1104 	return ret;
1105 }
1106 
1107 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
1108 	.get_eld = amdgpu_dm_audio_component_get_eld,
1109 };
1110 
1111 static int amdgpu_dm_audio_component_bind(struct device *kdev,
1112 				       struct device *hda_kdev, void *data)
1113 {
1114 	struct drm_device *dev = dev_get_drvdata(kdev);
1115 	struct amdgpu_device *adev = drm_to_adev(dev);
1116 	struct drm_audio_component *acomp = data;
1117 
1118 	acomp->ops = &amdgpu_dm_audio_component_ops;
1119 	acomp->dev = kdev;
1120 	adev->dm.audio_component = acomp;
1121 
1122 	return 0;
1123 }
1124 
1125 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
1126 					  struct device *hda_kdev, void *data)
1127 {
1128 	struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev));
1129 	struct drm_audio_component *acomp = data;
1130 
1131 	acomp->ops = NULL;
1132 	acomp->dev = NULL;
1133 	adev->dm.audio_component = NULL;
1134 }
1135 
1136 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
1137 	.bind	= amdgpu_dm_audio_component_bind,
1138 	.unbind	= amdgpu_dm_audio_component_unbind,
1139 };
1140 
1141 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
1142 {
1143 	int i, ret;
1144 
1145 	if (!amdgpu_audio)
1146 		return 0;
1147 
1148 	adev->mode_info.audio.enabled = true;
1149 
1150 	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1151 
1152 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1153 		adev->mode_info.audio.pin[i].channels = -1;
1154 		adev->mode_info.audio.pin[i].rate = -1;
1155 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1156 		adev->mode_info.audio.pin[i].status_bits = 0;
1157 		adev->mode_info.audio.pin[i].category_code = 0;
1158 		adev->mode_info.audio.pin[i].connected = false;
1159 		adev->mode_info.audio.pin[i].id =
1160 			adev->dm.dc->res_pool->audios[i]->inst;
1161 		adev->mode_info.audio.pin[i].offset = 0;
1162 	}
1163 
1164 	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1165 	if (ret < 0)
1166 		return ret;
1167 
1168 	adev->dm.audio_registered = true;
1169 
1170 	return 0;
1171 }
1172 
1173 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1174 {
1175 	if (!amdgpu_audio)
1176 		return;
1177 
1178 	if (!adev->mode_info.audio.enabled)
1179 		return;
1180 
1181 	if (adev->dm.audio_registered) {
1182 		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1183 		adev->dm.audio_registered = false;
1184 	}
1185 
1186 	/* TODO: Disable audio? */
1187 
1188 	adev->mode_info.audio.enabled = false;
1189 }
1190 
1191 static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1192 {
1193 	struct drm_audio_component *acomp = adev->dm.audio_component;
1194 
1195 	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1196 		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1197 
1198 		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1199 						 pin, -1);
1200 	}
1201 }
1202 
1203 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1204 {
1205 	const struct dmcub_firmware_header_v1_0 *hdr;
1206 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1207 	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1208 	const struct firmware *dmub_fw = adev->dm.dmub_fw;
1209 	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1210 	struct abm *abm = adev->dm.dc->res_pool->abm;
1211 	struct dc_context *ctx = adev->dm.dc->ctx;
1212 	struct dmub_srv_hw_params hw_params;
1213 	enum dmub_status status;
1214 	const unsigned char *fw_inst_const, *fw_bss_data;
1215 	u32 i, fw_inst_const_size, fw_bss_data_size;
1216 	bool has_hw_support;
1217 
1218 	if (!dmub_srv)
1219 		/* DMUB isn't supported on the ASIC. */
1220 		return 0;
1221 
1222 	if (!fb_info) {
1223 		drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n");
1224 		return -EINVAL;
1225 	}
1226 
1227 	if (!dmub_fw) {
1228 		/* Firmware required for DMUB support. */
1229 		drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n");
1230 		return -EINVAL;
1231 	}
1232 
1233 	/* initialize register offsets for ASICs with runtime initialization available */
1234 	if (dmub_srv->hw_funcs.init_reg_offsets)
1235 		dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx);
1236 
1237 	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1238 	if (status != DMUB_STATUS_OK) {
1239 		drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status);
1240 		return -EINVAL;
1241 	}
1242 
1243 	if (!has_hw_support) {
1244 		drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n");
1245 		return 0;
1246 	}
1247 
1248 	/* Reset DMCUB if it was previously running - before we overwrite its memory. */
1249 	status = dmub_srv_hw_reset(dmub_srv);
1250 	if (status != DMUB_STATUS_OK)
1251 		drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status);
1252 
1253 	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1254 
1255 	fw_inst_const = dmub_fw->data +
1256 			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1257 			PSP_HEADER_BYTES;
1258 
1259 	fw_bss_data = dmub_fw->data +
1260 		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1261 		      le32_to_cpu(hdr->inst_const_bytes);
1262 
1263 	/* Copy firmware and bios info into FB memory. */
1264 	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1265 			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1266 
1267 	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1268 
1269 	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1270 	 * amdgpu_ucode_init_single_fw will load dmub firmware
1271 	 * fw_inst_const part to cw0; otherwise, the firmware back door load
1272 	 * will be done by dm_dmub_hw_init
1273 	 */
1274 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1275 		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1276 				fw_inst_const_size);
1277 	}
1278 
1279 	if (fw_bss_data_size)
1280 		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1281 		       fw_bss_data, fw_bss_data_size);
1282 
1283 	/* Copy firmware bios info into FB memory. */
1284 	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1285 	       adev->bios_size);
1286 
1287 	/* Reset regions that need to be reset. */
1288 	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1289 	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1290 
1291 	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1292 	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1293 
1294 	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1295 	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1296 
1297 	memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0,
1298 	       fb_info->fb[DMUB_WINDOW_SHARED_STATE].size);
1299 
1300 	/* Initialize hardware. */
1301 	memset(&hw_params, 0, sizeof(hw_params));
1302 	hw_params.fb_base = adev->gmc.fb_start;
1303 	hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1304 
1305 	/* backdoor load firmware and trigger dmub running */
1306 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1307 		hw_params.load_inst_const = true;
1308 
1309 	if (dmcu)
1310 		hw_params.psp_version = dmcu->psp_version;
1311 
1312 	for (i = 0; i < fb_info->num_fb; ++i)
1313 		hw_params.fb[i] = &fb_info->fb[i];
1314 
1315 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1316 	case IP_VERSION(3, 1, 3):
1317 	case IP_VERSION(3, 1, 4):
1318 	case IP_VERSION(3, 5, 0):
1319 	case IP_VERSION(3, 5, 1):
1320 	case IP_VERSION(3, 6, 0):
1321 	case IP_VERSION(4, 0, 1):
1322 		hw_params.dpia_supported = true;
1323 		hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1324 		break;
1325 	default:
1326 		break;
1327 	}
1328 
1329 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1330 	case IP_VERSION(3, 5, 0):
1331 	case IP_VERSION(3, 5, 1):
1332 	case IP_VERSION(3, 6, 0):
1333 		hw_params.ips_sequential_ono = adev->external_rev_id > 0x10;
1334 		hw_params.lower_hbr3_phy_ssc = true;
1335 		break;
1336 	default:
1337 		break;
1338 	}
1339 
1340 	status = dmub_srv_hw_init(dmub_srv, &hw_params);
1341 	if (status != DMUB_STATUS_OK) {
1342 		drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status);
1343 		return -EINVAL;
1344 	}
1345 
1346 	/* Wait for firmware load to finish. */
1347 	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1348 	if (status != DMUB_STATUS_OK)
1349 		drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1350 
1351 	/* Init DMCU and ABM if available. */
1352 	if (dmcu && abm) {
1353 		dmcu->funcs->dmcu_init(dmcu);
1354 		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1355 	}
1356 
1357 	if (!adev->dm.dc->ctx->dmub_srv)
1358 		adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1359 	if (!adev->dm.dc->ctx->dmub_srv) {
1360 		drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n");
1361 		return -ENOMEM;
1362 	}
1363 
1364 	drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n",
1365 		 adev->dm.dmcub_fw_version);
1366 
1367 	/* Keeping sanity checks off if
1368 	 * DCN31 >= 4.0.59.0
1369 	 * DCN314 >= 8.0.16.0
1370 	 * Otherwise, turn on sanity checks
1371 	 */
1372 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1373 	case IP_VERSION(3, 1, 2):
1374 	case IP_VERSION(3, 1, 3):
1375 		if (adev->dm.dmcub_fw_version &&
1376 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1377 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59))
1378 				adev->dm.dc->debug.sanity_checks = true;
1379 		break;
1380 	case IP_VERSION(3, 1, 4):
1381 		if (adev->dm.dmcub_fw_version &&
1382 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1383 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16))
1384 				adev->dm.dc->debug.sanity_checks = true;
1385 		break;
1386 	default:
1387 		break;
1388 	}
1389 
1390 	return 0;
1391 }
1392 
1393 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1394 {
1395 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1396 	enum dmub_status status;
1397 	bool init;
1398 	int r;
1399 
1400 	if (!dmub_srv) {
1401 		/* DMUB isn't supported on the ASIC. */
1402 		return;
1403 	}
1404 
1405 	status = dmub_srv_is_hw_init(dmub_srv, &init);
1406 	if (status != DMUB_STATUS_OK)
1407 		drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status);
1408 
1409 	if (status == DMUB_STATUS_OK && init) {
1410 		/* Wait for firmware load to finish. */
1411 		status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1412 		if (status != DMUB_STATUS_OK)
1413 			drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1414 	} else {
1415 		/* Perform the full hardware initialization. */
1416 		r = dm_dmub_hw_init(adev);
1417 		if (r)
1418 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
1419 	}
1420 }
1421 
1422 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1423 {
1424 	u64 pt_base;
1425 	u32 logical_addr_low;
1426 	u32 logical_addr_high;
1427 	u32 agp_base, agp_bot, agp_top;
1428 	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1429 
1430 	memset(pa_config, 0, sizeof(*pa_config));
1431 
1432 	agp_base = 0;
1433 	agp_bot = adev->gmc.agp_start >> 24;
1434 	agp_top = adev->gmc.agp_end >> 24;
1435 
1436 	/* AGP aperture is disabled */
1437 	if (agp_bot > agp_top) {
1438 		logical_addr_low = adev->gmc.fb_start >> 18;
1439 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1440 				       AMD_APU_IS_RENOIR |
1441 				       AMD_APU_IS_GREEN_SARDINE))
1442 			/*
1443 			 * Raven2 has a HW issue that it is unable to use the vram which
1444 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1445 			 * workaround that increase system aperture high address (add 1)
1446 			 * to get rid of the VM fault and hardware hang.
1447 			 */
1448 			logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1449 		else
1450 			logical_addr_high = adev->gmc.fb_end >> 18;
1451 	} else {
1452 		logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1453 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1454 				       AMD_APU_IS_RENOIR |
1455 				       AMD_APU_IS_GREEN_SARDINE))
1456 			/*
1457 			 * Raven2 has a HW issue that it is unable to use the vram which
1458 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1459 			 * workaround that increase system aperture high address (add 1)
1460 			 * to get rid of the VM fault and hardware hang.
1461 			 */
1462 			logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1463 		else
1464 			logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1465 	}
1466 
1467 	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1468 
1469 	page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >>
1470 						   AMDGPU_GPU_PAGE_SHIFT);
1471 	page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >>
1472 						  AMDGPU_GPU_PAGE_SHIFT);
1473 	page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >>
1474 						 AMDGPU_GPU_PAGE_SHIFT);
1475 	page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >>
1476 						AMDGPU_GPU_PAGE_SHIFT);
1477 	page_table_base.high_part = upper_32_bits(pt_base);
1478 	page_table_base.low_part = lower_32_bits(pt_base);
1479 
1480 	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1481 	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1482 
1483 	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24;
1484 	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1485 	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1486 
1487 	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1488 	pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1489 	pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1490 
1491 	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1492 	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1493 	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1494 
1495 	pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1496 
1497 }
1498 
1499 static void force_connector_state(
1500 	struct amdgpu_dm_connector *aconnector,
1501 	enum drm_connector_force force_state)
1502 {
1503 	struct drm_connector *connector = &aconnector->base;
1504 
1505 	mutex_lock(&connector->dev->mode_config.mutex);
1506 	aconnector->base.force = force_state;
1507 	mutex_unlock(&connector->dev->mode_config.mutex);
1508 
1509 	mutex_lock(&aconnector->hpd_lock);
1510 	drm_kms_helper_connector_hotplug_event(connector);
1511 	mutex_unlock(&aconnector->hpd_lock);
1512 }
1513 
1514 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1515 {
1516 	struct hpd_rx_irq_offload_work *offload_work;
1517 	struct amdgpu_dm_connector *aconnector;
1518 	struct dc_link *dc_link;
1519 	struct amdgpu_device *adev;
1520 	enum dc_connection_type new_connection_type = dc_connection_none;
1521 	unsigned long flags;
1522 	union test_response test_response;
1523 
1524 	memset(&test_response, 0, sizeof(test_response));
1525 
1526 	offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1527 	aconnector = offload_work->offload_wq->aconnector;
1528 	adev = offload_work->adev;
1529 
1530 	if (!aconnector) {
1531 		drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work");
1532 		goto skip;
1533 	}
1534 
1535 	dc_link = aconnector->dc_link;
1536 
1537 	mutex_lock(&aconnector->hpd_lock);
1538 	if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1539 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
1540 	mutex_unlock(&aconnector->hpd_lock);
1541 
1542 	if (new_connection_type == dc_connection_none)
1543 		goto skip;
1544 
1545 	if (amdgpu_in_reset(adev))
1546 		goto skip;
1547 
1548 	if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
1549 		offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
1550 		dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT);
1551 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1552 		offload_work->offload_wq->is_handling_mst_msg_rdy_event = false;
1553 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1554 		goto skip;
1555 	}
1556 
1557 	mutex_lock(&adev->dm.dc_lock);
1558 	if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1559 		dc_link_dp_handle_automated_test(dc_link);
1560 
1561 		if (aconnector->timing_changed) {
1562 			/* force connector disconnect and reconnect */
1563 			force_connector_state(aconnector, DRM_FORCE_OFF);
1564 			msleep(100);
1565 			force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1566 		}
1567 
1568 		test_response.bits.ACK = 1;
1569 
1570 		core_link_write_dpcd(
1571 		dc_link,
1572 		DP_TEST_RESPONSE,
1573 		&test_response.raw,
1574 		sizeof(test_response));
1575 	} else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1576 			dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1577 			dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1578 		/* offload_work->data is from handle_hpd_rx_irq->
1579 		 * schedule_hpd_rx_offload_work.this is defer handle
1580 		 * for hpd short pulse. upon here, link status may be
1581 		 * changed, need get latest link status from dpcd
1582 		 * registers. if link status is good, skip run link
1583 		 * training again.
1584 		 */
1585 		union hpd_irq_data irq_data;
1586 
1587 		memset(&irq_data, 0, sizeof(irq_data));
1588 
1589 		/* before dc_link_dp_handle_link_loss, allow new link lost handle
1590 		 * request be added to work queue if link lost at end of dc_link_
1591 		 * dp_handle_link_loss
1592 		 */
1593 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1594 		offload_work->offload_wq->is_handling_link_loss = false;
1595 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1596 
1597 		if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1598 			dc_link_check_link_loss_status(dc_link, &irq_data))
1599 			dc_link_dp_handle_link_loss(dc_link);
1600 	}
1601 	mutex_unlock(&adev->dm.dc_lock);
1602 
1603 skip:
1604 	kfree(offload_work);
1605 
1606 }
1607 
1608 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev)
1609 {
1610 	struct dc *dc = adev->dm.dc;
1611 	int max_caps = dc->caps.max_links;
1612 	int i = 0;
1613 	struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1614 
1615 	hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1616 
1617 	if (!hpd_rx_offload_wq)
1618 		return NULL;
1619 
1620 
1621 	for (i = 0; i < max_caps; i++) {
1622 		hpd_rx_offload_wq[i].wq =
1623 				    create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1624 
1625 		if (hpd_rx_offload_wq[i].wq == NULL) {
1626 			drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!");
1627 			goto out_err;
1628 		}
1629 
1630 		spin_lock_init(&hpd_rx_offload_wq[i].offload_lock);
1631 	}
1632 
1633 	return hpd_rx_offload_wq;
1634 
1635 out_err:
1636 	for (i = 0; i < max_caps; i++) {
1637 		if (hpd_rx_offload_wq[i].wq)
1638 			destroy_workqueue(hpd_rx_offload_wq[i].wq);
1639 	}
1640 	kfree(hpd_rx_offload_wq);
1641 	return NULL;
1642 }
1643 
1644 struct amdgpu_stutter_quirk {
1645 	u16 chip_vendor;
1646 	u16 chip_device;
1647 	u16 subsys_vendor;
1648 	u16 subsys_device;
1649 	u8 revision;
1650 };
1651 
1652 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1653 	/* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1654 	{ 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1655 	{ 0, 0, 0, 0, 0 },
1656 };
1657 
1658 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1659 {
1660 	const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1661 
1662 	while (p && p->chip_device != 0) {
1663 		if (pdev->vendor == p->chip_vendor &&
1664 		    pdev->device == p->chip_device &&
1665 		    pdev->subsystem_vendor == p->subsys_vendor &&
1666 		    pdev->subsystem_device == p->subsys_device &&
1667 		    pdev->revision == p->revision) {
1668 			return true;
1669 		}
1670 		++p;
1671 	}
1672 	return false;
1673 }
1674 
1675 
1676 void*
1677 dm_allocate_gpu_mem(
1678 		struct amdgpu_device *adev,
1679 		enum dc_gpu_mem_alloc_type type,
1680 		size_t size,
1681 		long long *addr)
1682 {
1683 	struct dal_allocation *da;
1684 	u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ?
1685 		AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM;
1686 	int ret;
1687 
1688 	da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL);
1689 	if (!da)
1690 		return NULL;
1691 
1692 	ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
1693 				      domain, &da->bo,
1694 				      &da->gpu_addr, &da->cpu_ptr);
1695 
1696 	*addr = da->gpu_addr;
1697 
1698 	if (ret) {
1699 		kfree(da);
1700 		return NULL;
1701 	}
1702 
1703 	/* add da to list in dm */
1704 	list_add(&da->list, &adev->dm.da_list);
1705 
1706 	return da->cpu_ptr;
1707 }
1708 
1709 void
1710 dm_free_gpu_mem(
1711 		struct amdgpu_device *adev,
1712 		enum dc_gpu_mem_alloc_type type,
1713 		void *pvMem)
1714 {
1715 	struct dal_allocation *da;
1716 
1717 	/* walk the da list in DM */
1718 	list_for_each_entry(da, &adev->dm.da_list, list) {
1719 		if (pvMem == da->cpu_ptr) {
1720 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
1721 			list_del(&da->list);
1722 			kfree(da);
1723 			break;
1724 		}
1725 	}
1726 
1727 }
1728 
1729 static enum dmub_status
1730 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev,
1731 				 enum dmub_gpint_command command_code,
1732 				 uint16_t param,
1733 				 uint32_t timeout_us)
1734 {
1735 	union dmub_gpint_data_register reg, test;
1736 	uint32_t i;
1737 
1738 	/* Assume that VBIOS DMUB is ready to take commands */
1739 
1740 	reg.bits.status = 1;
1741 	reg.bits.command_code = command_code;
1742 	reg.bits.param = param;
1743 
1744 	cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all);
1745 
1746 	for (i = 0; i < timeout_us; ++i) {
1747 		udelay(1);
1748 
1749 		/* Check if our GPINT got acked */
1750 		reg.bits.status = 0;
1751 		test = (union dmub_gpint_data_register)
1752 			cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8);
1753 
1754 		if (test.all == reg.all)
1755 			return DMUB_STATUS_OK;
1756 	}
1757 
1758 	return DMUB_STATUS_TIMEOUT;
1759 }
1760 
1761 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev)
1762 {
1763 	void *bb;
1764 	long long addr;
1765 	unsigned int bb_size;
1766 	int i = 0;
1767 	uint16_t chunk;
1768 	enum dmub_gpint_command send_addrs[] = {
1769 		DMUB_GPINT__SET_BB_ADDR_WORD0,
1770 		DMUB_GPINT__SET_BB_ADDR_WORD1,
1771 		DMUB_GPINT__SET_BB_ADDR_WORD2,
1772 		DMUB_GPINT__SET_BB_ADDR_WORD3,
1773 	};
1774 	enum dmub_status ret;
1775 
1776 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1777 	case IP_VERSION(4, 0, 1):
1778 		bb_size = sizeof(struct dml2_soc_bb);
1779 		break;
1780 	default:
1781 		return NULL;
1782 	}
1783 
1784 	bb =  dm_allocate_gpu_mem(adev,
1785 				  DC_MEM_ALLOC_TYPE_GART,
1786 				  bb_size,
1787 				  &addr);
1788 	if (!bb)
1789 		return NULL;
1790 
1791 	for (i = 0; i < 4; i++) {
1792 		/* Extract 16-bit chunk */
1793 		chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF;
1794 		/* Send the chunk */
1795 		ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000);
1796 		if (ret != DMUB_STATUS_OK)
1797 			goto free_bb;
1798 	}
1799 
1800 	/* Now ask DMUB to copy the bb */
1801 	ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000);
1802 	if (ret != DMUB_STATUS_OK)
1803 		goto free_bb;
1804 
1805 	return bb;
1806 
1807 free_bb:
1808 	dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb);
1809 	return NULL;
1810 
1811 }
1812 
1813 static enum dmub_ips_disable_type dm_get_default_ips_mode(
1814 	struct amdgpu_device *adev)
1815 {
1816 	enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE;
1817 
1818 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1819 	case IP_VERSION(3, 5, 0):
1820 	case IP_VERSION(3, 6, 0):
1821 	case IP_VERSION(3, 5, 1):
1822 		ret =  DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1823 		break;
1824 	default:
1825 		/* ASICs older than DCN35 do not have IPSs */
1826 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0))
1827 			ret = DMUB_IPS_DISABLE_ALL;
1828 		break;
1829 	}
1830 
1831 	return ret;
1832 }
1833 
1834 static int amdgpu_dm_init(struct amdgpu_device *adev)
1835 {
1836 	struct dc_init_data init_data;
1837 	struct dc_callback_init init_params;
1838 	int r;
1839 
1840 	adev->dm.ddev = adev_to_drm(adev);
1841 	adev->dm.adev = adev;
1842 
1843 	/* Zero all the fields */
1844 	memset(&init_data, 0, sizeof(init_data));
1845 	memset(&init_params, 0, sizeof(init_params));
1846 
1847 	mutex_init(&adev->dm.dpia_aux_lock);
1848 	mutex_init(&adev->dm.dc_lock);
1849 	mutex_init(&adev->dm.audio_lock);
1850 
1851 	if (amdgpu_dm_irq_init(adev)) {
1852 		drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n");
1853 		goto error;
1854 	}
1855 
1856 	init_data.asic_id.chip_family = adev->family;
1857 
1858 	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1859 	init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1860 	init_data.asic_id.chip_id = adev->pdev->device;
1861 
1862 	init_data.asic_id.vram_width = adev->gmc.vram_width;
1863 	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
1864 	init_data.asic_id.atombios_base_address =
1865 		adev->mode_info.atom_context->bios;
1866 
1867 	init_data.driver = adev;
1868 
1869 	/* cgs_device was created in dm_sw_init() */
1870 	init_data.cgs_device = adev->dm.cgs_device;
1871 
1872 	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1873 
1874 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1875 	case IP_VERSION(2, 1, 0):
1876 		switch (adev->dm.dmcub_fw_version) {
1877 		case 0: /* development */
1878 		case 0x1: /* linux-firmware.git hash 6d9f399 */
1879 		case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1880 			init_data.flags.disable_dmcu = false;
1881 			break;
1882 		default:
1883 			init_data.flags.disable_dmcu = true;
1884 		}
1885 		break;
1886 	case IP_VERSION(2, 0, 3):
1887 		init_data.flags.disable_dmcu = true;
1888 		break;
1889 	default:
1890 		break;
1891 	}
1892 
1893 	/* APU support S/G display by default except:
1894 	 * ASICs before Carrizo,
1895 	 * RAVEN1 (Users reported stability issue)
1896 	 */
1897 
1898 	if (adev->asic_type < CHIP_CARRIZO) {
1899 		init_data.flags.gpu_vm_support = false;
1900 	} else if (adev->asic_type == CHIP_RAVEN) {
1901 		if (adev->apu_flags & AMD_APU_IS_RAVEN)
1902 			init_data.flags.gpu_vm_support = false;
1903 		else
1904 			init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0);
1905 	} else {
1906 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3))
1907 			init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1);
1908 		else
1909 			init_data.flags.gpu_vm_support =
1910 				(amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU);
1911 	}
1912 
1913 	adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support;
1914 
1915 	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1916 		init_data.flags.fbc_support = true;
1917 
1918 	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1919 		init_data.flags.multi_mon_pp_mclk_switch = true;
1920 
1921 	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1922 		init_data.flags.disable_fractional_pwm = true;
1923 
1924 	if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1925 		init_data.flags.edp_no_power_sequencing = true;
1926 
1927 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1928 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1929 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1930 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1931 
1932 	init_data.flags.seamless_boot_edp_requested = false;
1933 
1934 	if (amdgpu_device_seamless_boot_supported(adev)) {
1935 		init_data.flags.seamless_boot_edp_requested = true;
1936 		init_data.flags.allow_seamless_boot_optimization = true;
1937 		drm_dbg(adev->dm.ddev, "Seamless boot requested\n");
1938 	}
1939 
1940 	init_data.flags.enable_mipi_converter_optimization = true;
1941 
1942 	init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1943 	init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1944 	init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0];
1945 
1946 	if (amdgpu_dc_debug_mask & DC_DISABLE_IPS)
1947 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL;
1948 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC)
1949 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC;
1950 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC)
1951 		init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1952 	else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE)
1953 		init_data.flags.disable_ips = DMUB_IPS_ENABLE;
1954 	else
1955 		init_data.flags.disable_ips = dm_get_default_ips_mode(adev);
1956 
1957 	init_data.flags.disable_ips_in_vpb = 0;
1958 
1959 	/* Enable DWB for tested platforms only */
1960 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0))
1961 		init_data.num_virtual_links = 1;
1962 
1963 	retrieve_dmi_info(&adev->dm);
1964 	if (adev->dm.edp0_on_dp1_quirk)
1965 		init_data.flags.support_edp0_on_dp1 = true;
1966 
1967 	if (adev->dm.bb_from_dmub)
1968 		init_data.bb_from_dmub = adev->dm.bb_from_dmub;
1969 	else
1970 		init_data.bb_from_dmub = NULL;
1971 
1972 	/* Display Core create. */
1973 	adev->dm.dc = dc_create(&init_data);
1974 
1975 	if (adev->dm.dc) {
1976 		drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER,
1977 			 dce_version_to_string(adev->dm.dc->ctx->dce_version));
1978 	} else {
1979 		drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER);
1980 		goto error;
1981 	}
1982 
1983 	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
1984 		adev->dm.dc->debug.force_single_disp_pipe_split = false;
1985 		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
1986 	}
1987 
1988 	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
1989 		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
1990 	if (dm_should_disable_stutter(adev->pdev))
1991 		adev->dm.dc->debug.disable_stutter = true;
1992 
1993 	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
1994 		adev->dm.dc->debug.disable_stutter = true;
1995 
1996 	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
1997 		adev->dm.dc->debug.disable_dsc = true;
1998 
1999 	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
2000 		adev->dm.dc->debug.disable_clock_gate = true;
2001 
2002 	if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
2003 		adev->dm.dc->debug.force_subvp_mclk_switch = true;
2004 
2005 	if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) {
2006 		adev->dm.dc->debug.force_disable_subvp = true;
2007 		adev->dm.dc->debug.fams2_config.bits.enable = false;
2008 	}
2009 
2010 	if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) {
2011 		adev->dm.dc->debug.using_dml2 = true;
2012 		adev->dm.dc->debug.using_dml21 = true;
2013 	}
2014 
2015 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE)
2016 		adev->dm.dc->debug.hdcp_lc_force_fw_enable = true;
2017 
2018 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK)
2019 		adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true;
2020 
2021 	if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT)
2022 		adev->dm.dc->debug.skip_detection_link_training = true;
2023 
2024 	adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
2025 
2026 	/* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
2027 	adev->dm.dc->debug.ignore_cable_id = true;
2028 
2029 	if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
2030 		drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n");
2031 
2032 	r = dm_dmub_hw_init(adev);
2033 	if (r) {
2034 		drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
2035 		goto error;
2036 	}
2037 
2038 	dc_hardware_init(adev->dm.dc);
2039 
2040 	adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev);
2041 	if (!adev->dm.hpd_rx_offload_wq) {
2042 		drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n");
2043 		goto error;
2044 	}
2045 
2046 	if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
2047 		struct dc_phy_addr_space_config pa_config;
2048 
2049 		mmhub_read_system_context(adev, &pa_config);
2050 
2051 		// Call the DC init_memory func
2052 		dc_setup_system_context(adev->dm.dc, &pa_config);
2053 	}
2054 
2055 	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
2056 	if (!adev->dm.freesync_module) {
2057 		drm_err(adev_to_drm(adev),
2058 		"failed to initialize freesync_module.\n");
2059 	} else
2060 		drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n",
2061 				adev->dm.freesync_module);
2062 
2063 	amdgpu_dm_init_color_mod();
2064 
2065 	if (adev->dm.dc->caps.max_links > 0) {
2066 		adev->dm.vblank_control_workqueue =
2067 			create_singlethread_workqueue("dm_vblank_control_workqueue");
2068 		if (!adev->dm.vblank_control_workqueue)
2069 			drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n");
2070 	}
2071 
2072 	if (adev->dm.dc->caps.ips_support &&
2073 	    adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL)
2074 		adev->dm.idle_workqueue = idle_create_workqueue(adev);
2075 
2076 	if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
2077 		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
2078 
2079 		if (!adev->dm.hdcp_workqueue)
2080 			drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n");
2081 		else
2082 			drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
2083 
2084 		dc_init_callbacks(adev->dm.dc, &init_params);
2085 	}
2086 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2087 		init_completion(&adev->dm.dmub_aux_transfer_done);
2088 		adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
2089 		if (!adev->dm.dmub_notify) {
2090 			drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify");
2091 			goto error;
2092 		}
2093 
2094 		adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
2095 		if (!adev->dm.delayed_hpd_wq) {
2096 			drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n");
2097 			goto error;
2098 		}
2099 
2100 		amdgpu_dm_outbox_init(adev);
2101 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
2102 			dmub_aux_setconfig_callback, false)) {
2103 			drm_err(adev_to_drm(adev), "fail to register dmub aux callback");
2104 			goto error;
2105 		}
2106 
2107 		for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++)
2108 			init_completion(&adev->dm.fused_io[i].replied);
2109 
2110 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO,
2111 			dmub_aux_fused_io_callback, false)) {
2112 			drm_err(adev_to_drm(adev), "fail to register dmub fused io callback");
2113 			goto error;
2114 		}
2115 		/* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
2116 		 * It is expected that DMUB will resend any pending notifications at this point. Note
2117 		 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to
2118 		 * align legacy interface initialization sequence. Connection status will be proactivly
2119 		 * detected once in the amdgpu_dm_initialize_drm_device.
2120 		 */
2121 		dc_enable_dmub_outbox(adev->dm.dc);
2122 
2123 		/* DPIA trace goes to dmesg logs only if outbox is enabled */
2124 		if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE)
2125 			dc_dmub_srv_enable_dpia_trace(adev->dm.dc);
2126 	}
2127 
2128 	if (amdgpu_dm_initialize_drm_device(adev)) {
2129 		drm_err(adev_to_drm(adev),
2130 		"failed to initialize sw for display support.\n");
2131 		goto error;
2132 	}
2133 
2134 	/* create fake encoders for MST */
2135 	dm_dp_create_fake_mst_encoders(adev);
2136 
2137 	/* TODO: Add_display_info? */
2138 
2139 	/* TODO use dynamic cursor width */
2140 	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
2141 	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
2142 
2143 	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
2144 		drm_err(adev_to_drm(adev),
2145 		"failed to initialize sw for display support.\n");
2146 		goto error;
2147 	}
2148 
2149 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2150 	amdgpu_dm_crtc_secure_display_create_contexts(adev);
2151 	if (!adev->dm.secure_display_ctx.crtc_ctx)
2152 		drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n");
2153 
2154 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1))
2155 		adev->dm.secure_display_ctx.support_mul_roi = true;
2156 
2157 #endif
2158 
2159 	drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n");
2160 
2161 	return 0;
2162 error:
2163 	amdgpu_dm_fini(adev);
2164 
2165 	return -EINVAL;
2166 }
2167 
2168 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block)
2169 {
2170 	struct amdgpu_device *adev = ip_block->adev;
2171 
2172 	amdgpu_dm_audio_fini(adev);
2173 
2174 	return 0;
2175 }
2176 
2177 static void amdgpu_dm_fini(struct amdgpu_device *adev)
2178 {
2179 	int i;
2180 
2181 	if (adev->dm.vblank_control_workqueue) {
2182 		destroy_workqueue(adev->dm.vblank_control_workqueue);
2183 		adev->dm.vblank_control_workqueue = NULL;
2184 	}
2185 
2186 	if (adev->dm.idle_workqueue) {
2187 		if (adev->dm.idle_workqueue->running) {
2188 			adev->dm.idle_workqueue->enable = false;
2189 			flush_work(&adev->dm.idle_workqueue->work);
2190 		}
2191 
2192 		kfree(adev->dm.idle_workqueue);
2193 		adev->dm.idle_workqueue = NULL;
2194 	}
2195 
2196 	amdgpu_dm_destroy_drm_device(&adev->dm);
2197 
2198 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2199 	if (adev->dm.secure_display_ctx.crtc_ctx) {
2200 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
2201 			if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) {
2202 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work);
2203 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work);
2204 			}
2205 		}
2206 		kfree(adev->dm.secure_display_ctx.crtc_ctx);
2207 		adev->dm.secure_display_ctx.crtc_ctx = NULL;
2208 	}
2209 #endif
2210 	if (adev->dm.hdcp_workqueue) {
2211 		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
2212 		adev->dm.hdcp_workqueue = NULL;
2213 	}
2214 
2215 	if (adev->dm.dc) {
2216 		dc_deinit_callbacks(adev->dm.dc);
2217 		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
2218 		if (dc_enable_dmub_notifications(adev->dm.dc)) {
2219 			kfree(adev->dm.dmub_notify);
2220 			adev->dm.dmub_notify = NULL;
2221 			destroy_workqueue(adev->dm.delayed_hpd_wq);
2222 			adev->dm.delayed_hpd_wq = NULL;
2223 		}
2224 	}
2225 
2226 	if (adev->dm.dmub_bo)
2227 		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
2228 				      &adev->dm.dmub_bo_gpu_addr,
2229 				      &adev->dm.dmub_bo_cpu_addr);
2230 
2231 	if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) {
2232 		for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
2233 			if (adev->dm.hpd_rx_offload_wq[i].wq) {
2234 				destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
2235 				adev->dm.hpd_rx_offload_wq[i].wq = NULL;
2236 			}
2237 		}
2238 
2239 		kfree(adev->dm.hpd_rx_offload_wq);
2240 		adev->dm.hpd_rx_offload_wq = NULL;
2241 	}
2242 
2243 	/* DC Destroy TODO: Replace destroy DAL */
2244 	if (adev->dm.dc)
2245 		dc_destroy(&adev->dm.dc);
2246 	/*
2247 	 * TODO: pageflip, vlank interrupt
2248 	 *
2249 	 * amdgpu_dm_irq_fini(adev);
2250 	 */
2251 
2252 	if (adev->dm.cgs_device) {
2253 		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
2254 		adev->dm.cgs_device = NULL;
2255 	}
2256 	if (adev->dm.freesync_module) {
2257 		mod_freesync_destroy(adev->dm.freesync_module);
2258 		adev->dm.freesync_module = NULL;
2259 	}
2260 
2261 	mutex_destroy(&adev->dm.audio_lock);
2262 	mutex_destroy(&adev->dm.dc_lock);
2263 	mutex_destroy(&adev->dm.dpia_aux_lock);
2264 }
2265 
2266 static int load_dmcu_fw(struct amdgpu_device *adev)
2267 {
2268 	const char *fw_name_dmcu = NULL;
2269 	int r;
2270 	const struct dmcu_firmware_header_v1_0 *hdr;
2271 
2272 	switch (adev->asic_type) {
2273 #if defined(CONFIG_DRM_AMD_DC_SI)
2274 	case CHIP_TAHITI:
2275 	case CHIP_PITCAIRN:
2276 	case CHIP_VERDE:
2277 	case CHIP_OLAND:
2278 #endif
2279 	case CHIP_BONAIRE:
2280 	case CHIP_HAWAII:
2281 	case CHIP_KAVERI:
2282 	case CHIP_KABINI:
2283 	case CHIP_MULLINS:
2284 	case CHIP_TONGA:
2285 	case CHIP_FIJI:
2286 	case CHIP_CARRIZO:
2287 	case CHIP_STONEY:
2288 	case CHIP_POLARIS11:
2289 	case CHIP_POLARIS10:
2290 	case CHIP_POLARIS12:
2291 	case CHIP_VEGAM:
2292 	case CHIP_VEGA10:
2293 	case CHIP_VEGA12:
2294 	case CHIP_VEGA20:
2295 		return 0;
2296 	case CHIP_NAVI12:
2297 		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
2298 		break;
2299 	case CHIP_RAVEN:
2300 		if (ASICREV_IS_PICASSO(adev->external_rev_id))
2301 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2302 		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
2303 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2304 		else
2305 			return 0;
2306 		break;
2307 	default:
2308 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2309 		case IP_VERSION(2, 0, 2):
2310 		case IP_VERSION(2, 0, 3):
2311 		case IP_VERSION(2, 0, 0):
2312 		case IP_VERSION(2, 1, 0):
2313 		case IP_VERSION(3, 0, 0):
2314 		case IP_VERSION(3, 0, 2):
2315 		case IP_VERSION(3, 0, 3):
2316 		case IP_VERSION(3, 0, 1):
2317 		case IP_VERSION(3, 1, 2):
2318 		case IP_VERSION(3, 1, 3):
2319 		case IP_VERSION(3, 1, 4):
2320 		case IP_VERSION(3, 1, 5):
2321 		case IP_VERSION(3, 1, 6):
2322 		case IP_VERSION(3, 2, 0):
2323 		case IP_VERSION(3, 2, 1):
2324 		case IP_VERSION(3, 5, 0):
2325 		case IP_VERSION(3, 5, 1):
2326 		case IP_VERSION(3, 6, 0):
2327 		case IP_VERSION(4, 0, 1):
2328 			return 0;
2329 		default:
2330 			break;
2331 		}
2332 		drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type);
2333 		return -EINVAL;
2334 	}
2335 
2336 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2337 		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2338 		return 0;
2339 	}
2340 
2341 	r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED,
2342 				 "%s", fw_name_dmcu);
2343 	if (r == -ENODEV) {
2344 		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2345 		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2346 		adev->dm.fw_dmcu = NULL;
2347 		return 0;
2348 	}
2349 	if (r) {
2350 		drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n",
2351 			fw_name_dmcu);
2352 		amdgpu_ucode_release(&adev->dm.fw_dmcu);
2353 		return r;
2354 	}
2355 
2356 	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2357 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2358 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2359 	adev->firmware.fw_size +=
2360 		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2361 
2362 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2363 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2364 	adev->firmware.fw_size +=
2365 		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2366 
2367 	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2368 
2369 	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2370 
2371 	return 0;
2372 }
2373 
2374 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2375 {
2376 	struct amdgpu_device *adev = ctx;
2377 
2378 	return dm_read_reg(adev->dm.dc->ctx, address);
2379 }
2380 
2381 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2382 				     uint32_t value)
2383 {
2384 	struct amdgpu_device *adev = ctx;
2385 
2386 	return dm_write_reg(adev->dm.dc->ctx, address, value);
2387 }
2388 
2389 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2390 {
2391 	struct dmub_srv_create_params create_params;
2392 	struct dmub_srv_region_params region_params;
2393 	struct dmub_srv_region_info region_info;
2394 	struct dmub_srv_memory_params memory_params;
2395 	struct dmub_srv_fb_info *fb_info;
2396 	struct dmub_srv *dmub_srv;
2397 	const struct dmcub_firmware_header_v1_0 *hdr;
2398 	enum dmub_asic dmub_asic;
2399 	enum dmub_status status;
2400 	static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = {
2401 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_0_INST_CONST
2402 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_1_STACK
2403 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_2_BSS_DATA
2404 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_3_VBIOS
2405 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_4_MAILBOX
2406 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_5_TRACEBUFF
2407 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_6_FW_STATE
2408 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_7_SCRATCH_MEM
2409 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_IB_MEM
2410 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_SHARED_STATE
2411 	};
2412 	int r;
2413 
2414 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2415 	case IP_VERSION(2, 1, 0):
2416 		dmub_asic = DMUB_ASIC_DCN21;
2417 		break;
2418 	case IP_VERSION(3, 0, 0):
2419 		dmub_asic = DMUB_ASIC_DCN30;
2420 		break;
2421 	case IP_VERSION(3, 0, 1):
2422 		dmub_asic = DMUB_ASIC_DCN301;
2423 		break;
2424 	case IP_VERSION(3, 0, 2):
2425 		dmub_asic = DMUB_ASIC_DCN302;
2426 		break;
2427 	case IP_VERSION(3, 0, 3):
2428 		dmub_asic = DMUB_ASIC_DCN303;
2429 		break;
2430 	case IP_VERSION(3, 1, 2):
2431 	case IP_VERSION(3, 1, 3):
2432 		dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2433 		break;
2434 	case IP_VERSION(3, 1, 4):
2435 		dmub_asic = DMUB_ASIC_DCN314;
2436 		break;
2437 	case IP_VERSION(3, 1, 5):
2438 		dmub_asic = DMUB_ASIC_DCN315;
2439 		break;
2440 	case IP_VERSION(3, 1, 6):
2441 		dmub_asic = DMUB_ASIC_DCN316;
2442 		break;
2443 	case IP_VERSION(3, 2, 0):
2444 		dmub_asic = DMUB_ASIC_DCN32;
2445 		break;
2446 	case IP_VERSION(3, 2, 1):
2447 		dmub_asic = DMUB_ASIC_DCN321;
2448 		break;
2449 	case IP_VERSION(3, 5, 0):
2450 	case IP_VERSION(3, 5, 1):
2451 		dmub_asic = DMUB_ASIC_DCN35;
2452 		break;
2453 	case IP_VERSION(3, 6, 0):
2454 		dmub_asic = DMUB_ASIC_DCN36;
2455 		break;
2456 	case IP_VERSION(4, 0, 1):
2457 		dmub_asic = DMUB_ASIC_DCN401;
2458 		break;
2459 
2460 	default:
2461 		/* ASIC doesn't support DMUB. */
2462 		return 0;
2463 	}
2464 
2465 	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2466 	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2467 
2468 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2469 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2470 			AMDGPU_UCODE_ID_DMCUB;
2471 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2472 			adev->dm.dmub_fw;
2473 		adev->firmware.fw_size +=
2474 			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2475 
2476 		drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n",
2477 			 adev->dm.dmcub_fw_version);
2478 	}
2479 
2480 
2481 	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2482 	dmub_srv = adev->dm.dmub_srv;
2483 
2484 	if (!dmub_srv) {
2485 		drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n");
2486 		return -ENOMEM;
2487 	}
2488 
2489 	memset(&create_params, 0, sizeof(create_params));
2490 	create_params.user_ctx = adev;
2491 	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2492 	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2493 	create_params.asic = dmub_asic;
2494 
2495 	/* Create the DMUB service. */
2496 	status = dmub_srv_create(dmub_srv, &create_params);
2497 	if (status != DMUB_STATUS_OK) {
2498 		drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status);
2499 		return -EINVAL;
2500 	}
2501 
2502 	/* Calculate the size of all the regions for the DMUB service. */
2503 	memset(&region_params, 0, sizeof(region_params));
2504 
2505 	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2506 					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2507 	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2508 	region_params.vbios_size = adev->bios_size;
2509 	region_params.fw_bss_data = region_params.bss_data_size ?
2510 		adev->dm.dmub_fw->data +
2511 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2512 		le32_to_cpu(hdr->inst_const_bytes) : NULL;
2513 	region_params.fw_inst_const =
2514 		adev->dm.dmub_fw->data +
2515 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2516 		PSP_HEADER_BYTES;
2517 	region_params.window_memory_type = window_memory_type;
2518 
2519 	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
2520 					   &region_info);
2521 
2522 	if (status != DMUB_STATUS_OK) {
2523 		drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status);
2524 		return -EINVAL;
2525 	}
2526 
2527 	/*
2528 	 * Allocate a framebuffer based on the total size of all the regions.
2529 	 * TODO: Move this into GART.
2530 	 */
2531 	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2532 				    AMDGPU_GEM_DOMAIN_VRAM |
2533 				    AMDGPU_GEM_DOMAIN_GTT,
2534 				    &adev->dm.dmub_bo,
2535 				    &adev->dm.dmub_bo_gpu_addr,
2536 				    &adev->dm.dmub_bo_cpu_addr);
2537 	if (r)
2538 		return r;
2539 
2540 	/* Rebase the regions on the framebuffer address. */
2541 	memset(&memory_params, 0, sizeof(memory_params));
2542 	memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr;
2543 	memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr;
2544 	memory_params.region_info = &region_info;
2545 	memory_params.window_memory_type = window_memory_type;
2546 
2547 	adev->dm.dmub_fb_info =
2548 		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2549 	fb_info = adev->dm.dmub_fb_info;
2550 
2551 	if (!fb_info) {
2552 		drm_err(adev_to_drm(adev),
2553 			"Failed to allocate framebuffer info for DMUB service!\n");
2554 		return -ENOMEM;
2555 	}
2556 
2557 	status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info);
2558 	if (status != DMUB_STATUS_OK) {
2559 		drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status);
2560 		return -EINVAL;
2561 	}
2562 
2563 	adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev);
2564 
2565 	return 0;
2566 }
2567 
2568 static int dm_sw_init(struct amdgpu_ip_block *ip_block)
2569 {
2570 	struct amdgpu_device *adev = ip_block->adev;
2571 	int r;
2572 
2573 	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
2574 
2575 	if (!adev->dm.cgs_device) {
2576 		drm_err(adev_to_drm(adev), "failed to create cgs device.\n");
2577 		return -EINVAL;
2578 	}
2579 
2580 	/* Moved from dm init since we need to use allocations for storing bounding box data */
2581 	INIT_LIST_HEAD(&adev->dm.da_list);
2582 
2583 	r = dm_dmub_sw_init(adev);
2584 	if (r)
2585 		return r;
2586 
2587 	return load_dmcu_fw(adev);
2588 }
2589 
2590 static int dm_sw_fini(struct amdgpu_ip_block *ip_block)
2591 {
2592 	struct amdgpu_device *adev = ip_block->adev;
2593 	struct dal_allocation *da;
2594 
2595 	list_for_each_entry(da, &adev->dm.da_list, list) {
2596 		if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) {
2597 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
2598 			list_del(&da->list);
2599 			kfree(da);
2600 			adev->dm.bb_from_dmub = NULL;
2601 			break;
2602 		}
2603 	}
2604 
2605 
2606 	kfree(adev->dm.dmub_fb_info);
2607 	adev->dm.dmub_fb_info = NULL;
2608 
2609 	if (adev->dm.dmub_srv) {
2610 		dmub_srv_destroy(adev->dm.dmub_srv);
2611 		kfree(adev->dm.dmub_srv);
2612 		adev->dm.dmub_srv = NULL;
2613 	}
2614 
2615 	amdgpu_ucode_release(&adev->dm.dmub_fw);
2616 	amdgpu_ucode_release(&adev->dm.fw_dmcu);
2617 
2618 	return 0;
2619 }
2620 
2621 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2622 {
2623 	struct amdgpu_dm_connector *aconnector;
2624 	struct drm_connector *connector;
2625 	struct drm_connector_list_iter iter;
2626 	int ret = 0;
2627 
2628 	drm_connector_list_iter_begin(dev, &iter);
2629 	drm_for_each_connector_iter(connector, &iter) {
2630 
2631 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2632 			continue;
2633 
2634 		aconnector = to_amdgpu_dm_connector(connector);
2635 		if (aconnector->dc_link->type == dc_connection_mst_branch &&
2636 		    aconnector->mst_mgr.aux) {
2637 			drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n",
2638 					 aconnector,
2639 					 aconnector->base.base.id);
2640 
2641 			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2642 			if (ret < 0) {
2643 				drm_err(dev, "DM_MST: Failed to start MST\n");
2644 				aconnector->dc_link->type =
2645 					dc_connection_single;
2646 				ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2647 								     aconnector->dc_link);
2648 				break;
2649 			}
2650 		}
2651 	}
2652 	drm_connector_list_iter_end(&iter);
2653 
2654 	return ret;
2655 }
2656 
2657 static int dm_late_init(struct amdgpu_ip_block *ip_block)
2658 {
2659 	struct amdgpu_device *adev = ip_block->adev;
2660 
2661 	struct dmcu_iram_parameters params;
2662 	unsigned int linear_lut[16];
2663 	int i;
2664 	struct dmcu *dmcu = NULL;
2665 
2666 	dmcu = adev->dm.dc->res_pool->dmcu;
2667 
2668 	for (i = 0; i < 16; i++)
2669 		linear_lut[i] = 0xFFFF * i / 15;
2670 
2671 	params.set = 0;
2672 	params.backlight_ramping_override = false;
2673 	params.backlight_ramping_start = 0xCCCC;
2674 	params.backlight_ramping_reduction = 0xCCCCCCCC;
2675 	params.backlight_lut_array_size = 16;
2676 	params.backlight_lut_array = linear_lut;
2677 
2678 	/* Min backlight level after ABM reduction,  Don't allow below 1%
2679 	 * 0xFFFF x 0.01 = 0x28F
2680 	 */
2681 	params.min_abm_backlight = 0x28F;
2682 	/* In the case where abm is implemented on dmcub,
2683 	 * dmcu object will be null.
2684 	 * ABM 2.4 and up are implemented on dmcub.
2685 	 */
2686 	if (dmcu) {
2687 		if (!dmcu_load_iram(dmcu, params))
2688 			return -EINVAL;
2689 	} else if (adev->dm.dc->ctx->dmub_srv) {
2690 		struct dc_link *edp_links[MAX_NUM_EDP];
2691 		int edp_num;
2692 
2693 		dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2694 		for (i = 0; i < edp_num; i++) {
2695 			if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2696 				return -EINVAL;
2697 		}
2698 	}
2699 
2700 	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2701 }
2702 
2703 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr)
2704 {
2705 	u8 buf[UUID_SIZE];
2706 	guid_t guid;
2707 	int ret;
2708 
2709 	mutex_lock(&mgr->lock);
2710 	if (!mgr->mst_primary)
2711 		goto out_fail;
2712 
2713 	if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) {
2714 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2715 		goto out_fail;
2716 	}
2717 
2718 	ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL,
2719 				 DP_MST_EN |
2720 				 DP_UP_REQ_EN |
2721 				 DP_UPSTREAM_IS_SRC);
2722 	if (ret < 0) {
2723 		drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n");
2724 		goto out_fail;
2725 	}
2726 
2727 	/* Some hubs forget their guids after they resume */
2728 	ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf));
2729 	if (ret != sizeof(buf)) {
2730 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2731 		goto out_fail;
2732 	}
2733 
2734 	import_guid(&guid, buf);
2735 
2736 	if (guid_is_null(&guid)) {
2737 		guid_gen(&guid);
2738 		export_guid(buf, &guid);
2739 
2740 		ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf));
2741 
2742 		if (ret != sizeof(buf)) {
2743 			drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n");
2744 			goto out_fail;
2745 		}
2746 	}
2747 
2748 	guid_copy(&mgr->mst_primary->guid, &guid);
2749 
2750 out_fail:
2751 	mutex_unlock(&mgr->lock);
2752 }
2753 
2754 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector)
2755 {
2756 	struct cec_notifier *n = aconnector->notifier;
2757 
2758 	if (!n)
2759 		return;
2760 
2761 	cec_notifier_phys_addr_invalidate(n);
2762 }
2763 
2764 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector)
2765 {
2766 	struct drm_connector *connector = &aconnector->base;
2767 	struct cec_notifier *n = aconnector->notifier;
2768 
2769 	if (!n)
2770 		return;
2771 
2772 	cec_notifier_set_phys_addr(n,
2773 				   connector->display_info.source_physical_address);
2774 }
2775 
2776 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend)
2777 {
2778 	struct amdgpu_dm_connector *aconnector;
2779 	struct drm_connector *connector;
2780 	struct drm_connector_list_iter conn_iter;
2781 
2782 	drm_connector_list_iter_begin(ddev, &conn_iter);
2783 	drm_for_each_connector_iter(connector, &conn_iter) {
2784 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2785 			continue;
2786 
2787 		aconnector = to_amdgpu_dm_connector(connector);
2788 		if (suspend)
2789 			hdmi_cec_unset_edid(aconnector);
2790 		else
2791 			hdmi_cec_set_edid(aconnector);
2792 	}
2793 	drm_connector_list_iter_end(&conn_iter);
2794 }
2795 
2796 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2797 {
2798 	struct amdgpu_dm_connector *aconnector;
2799 	struct drm_connector *connector;
2800 	struct drm_connector_list_iter iter;
2801 	struct drm_dp_mst_topology_mgr *mgr;
2802 
2803 	drm_connector_list_iter_begin(dev, &iter);
2804 	drm_for_each_connector_iter(connector, &iter) {
2805 
2806 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2807 			continue;
2808 
2809 		aconnector = to_amdgpu_dm_connector(connector);
2810 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
2811 		    aconnector->mst_root)
2812 			continue;
2813 
2814 		mgr = &aconnector->mst_mgr;
2815 
2816 		if (suspend) {
2817 			drm_dp_mst_topology_mgr_suspend(mgr);
2818 		} else {
2819 			/* if extended timeout is supported in hardware,
2820 			 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2821 			 * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2822 			 */
2823 			try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2824 			if (!dp_is_lttpr_present(aconnector->dc_link))
2825 				try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2826 
2827 			/* TODO: move resume_mst_branch_status() into drm mst resume again
2828 			 * once topology probing work is pulled out from mst resume into mst
2829 			 * resume 2nd step. mst resume 2nd step should be called after old
2830 			 * state getting restored (i.e. drm_atomic_helper_resume()).
2831 			 */
2832 			resume_mst_branch_status(mgr);
2833 		}
2834 	}
2835 	drm_connector_list_iter_end(&iter);
2836 }
2837 
2838 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2839 {
2840 	int ret = 0;
2841 
2842 	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2843 	 * on window driver dc implementation.
2844 	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2845 	 * should be passed to smu during boot up and resume from s3.
2846 	 * boot up: dc calculate dcn watermark clock settings within dc_create,
2847 	 * dcn20_resource_construct
2848 	 * then call pplib functions below to pass the settings to smu:
2849 	 * smu_set_watermarks_for_clock_ranges
2850 	 * smu_set_watermarks_table
2851 	 * navi10_set_watermarks_table
2852 	 * smu_write_watermarks_table
2853 	 *
2854 	 * For Renoir, clock settings of dcn watermark are also fixed values.
2855 	 * dc has implemented different flow for window driver:
2856 	 * dc_hardware_init / dc_set_power_state
2857 	 * dcn10_init_hw
2858 	 * notify_wm_ranges
2859 	 * set_wm_ranges
2860 	 * -- Linux
2861 	 * smu_set_watermarks_for_clock_ranges
2862 	 * renoir_set_watermarks_table
2863 	 * smu_write_watermarks_table
2864 	 *
2865 	 * For Linux,
2866 	 * dc_hardware_init -> amdgpu_dm_init
2867 	 * dc_set_power_state --> dm_resume
2868 	 *
2869 	 * therefore, this function apply to navi10/12/14 but not Renoir
2870 	 * *
2871 	 */
2872 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2873 	case IP_VERSION(2, 0, 2):
2874 	case IP_VERSION(2, 0, 0):
2875 		break;
2876 	default:
2877 		return 0;
2878 	}
2879 
2880 	ret = amdgpu_dpm_write_watermarks_table(adev);
2881 	if (ret) {
2882 		drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n");
2883 		return ret;
2884 	}
2885 
2886 	return 0;
2887 }
2888 
2889 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev)
2890 {
2891 	struct amdgpu_display_manager *dm = &adev->dm;
2892 	struct amdgpu_i2c_adapter *oem_i2c;
2893 	struct ddc_service *oem_ddc_service;
2894 	int r;
2895 
2896 	oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc);
2897 	if (oem_ddc_service) {
2898 		oem_i2c = create_i2c(oem_ddc_service, true);
2899 		if (!oem_i2c) {
2900 			drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n");
2901 			return -ENOMEM;
2902 		}
2903 
2904 		r = i2c_add_adapter(&oem_i2c->base);
2905 		if (r) {
2906 			drm_info(adev_to_drm(adev), "Failed to register oem i2c\n");
2907 			kfree(oem_i2c);
2908 			return r;
2909 		}
2910 		dm->oem_i2c = oem_i2c;
2911 	}
2912 
2913 	return 0;
2914 }
2915 
2916 /**
2917  * dm_hw_init() - Initialize DC device
2918  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
2919  *
2920  * Initialize the &struct amdgpu_display_manager device. This involves calling
2921  * the initializers of each DM component, then populating the struct with them.
2922  *
2923  * Although the function implies hardware initialization, both hardware and
2924  * software are initialized here. Splitting them out to their relevant init
2925  * hooks is a future TODO item.
2926  *
2927  * Some notable things that are initialized here:
2928  *
2929  * - Display Core, both software and hardware
2930  * - DC modules that we need (freesync and color management)
2931  * - DRM software states
2932  * - Interrupt sources and handlers
2933  * - Vblank support
2934  * - Debug FS entries, if enabled
2935  */
2936 static int dm_hw_init(struct amdgpu_ip_block *ip_block)
2937 {
2938 	struct amdgpu_device *adev = ip_block->adev;
2939 	int r;
2940 
2941 	/* Create DAL display manager */
2942 	r = amdgpu_dm_init(adev);
2943 	if (r)
2944 		return r;
2945 	amdgpu_dm_hpd_init(adev);
2946 
2947 	r = dm_oem_i2c_hw_init(adev);
2948 	if (r)
2949 		drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n");
2950 
2951 	return 0;
2952 }
2953 
2954 /**
2955  * dm_hw_fini() - Teardown DC device
2956  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
2957  *
2958  * Teardown components within &struct amdgpu_display_manager that require
2959  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
2960  * were loaded. Also flush IRQ workqueues and disable them.
2961  */
2962 static int dm_hw_fini(struct amdgpu_ip_block *ip_block)
2963 {
2964 	struct amdgpu_device *adev = ip_block->adev;
2965 
2966 	kfree(adev->dm.oem_i2c);
2967 
2968 	amdgpu_dm_hpd_fini(adev);
2969 
2970 	amdgpu_dm_irq_fini(adev);
2971 	amdgpu_dm_fini(adev);
2972 	return 0;
2973 }
2974 
2975 
2976 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
2977 				 struct dc_state *state, bool enable)
2978 {
2979 	enum dc_irq_source irq_source;
2980 	struct amdgpu_crtc *acrtc;
2981 	int rc = -EBUSY;
2982 	int i = 0;
2983 
2984 	for (i = 0; i < state->stream_count; i++) {
2985 		acrtc = get_crtc_by_otg_inst(
2986 				adev, state->stream_status[i].primary_otg_inst);
2987 
2988 		if (acrtc && state->stream_status[i].plane_count != 0) {
2989 			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
2990 			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
2991 			if (rc)
2992 				drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n",
2993 					 enable ? "enable" : "disable");
2994 
2995 			if (enable) {
2996 				if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state)))
2997 					rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true);
2998 			} else
2999 				rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false);
3000 
3001 			if (rc)
3002 				drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", enable ? "en" : "dis");
3003 
3004 			irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3005 			/* During gpu-reset we disable and then enable vblank irq, so
3006 			 * don't use amdgpu_irq_get/put() to avoid refcount change.
3007 			 */
3008 			if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
3009 				drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis");
3010 		}
3011 	}
3012 
3013 }
3014 
3015 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T))
3016 
3017 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
3018 {
3019 	struct dc_state *context __free(state_release) = NULL;
3020 	int i;
3021 	struct dc_stream_state *del_streams[MAX_PIPES];
3022 	int del_streams_count = 0;
3023 	struct dc_commit_streams_params params = {};
3024 
3025 	memset(del_streams, 0, sizeof(del_streams));
3026 
3027 	context = dc_state_create_current_copy(dc);
3028 	if (context == NULL)
3029 		return DC_ERROR_UNEXPECTED;
3030 
3031 	/* First remove from context all streams */
3032 	for (i = 0; i < context->stream_count; i++) {
3033 		struct dc_stream_state *stream = context->streams[i];
3034 
3035 		del_streams[del_streams_count++] = stream;
3036 	}
3037 
3038 	/* Remove all planes for removed streams and then remove the streams */
3039 	for (i = 0; i < del_streams_count; i++) {
3040 		enum dc_status res;
3041 
3042 		if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context))
3043 			return DC_FAIL_DETACH_SURFACES;
3044 
3045 		res = dc_state_remove_stream(dc, context, del_streams[i]);
3046 		if (res != DC_OK)
3047 			return res;
3048 	}
3049 
3050 	params.streams = context->streams;
3051 	params.stream_count = context->stream_count;
3052 
3053 	return dc_commit_streams(dc, &params);
3054 }
3055 
3056 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
3057 {
3058 	int i;
3059 
3060 	if (dm->hpd_rx_offload_wq) {
3061 		for (i = 0; i < dm->dc->caps.max_links; i++)
3062 			flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
3063 	}
3064 }
3065 
3066 static int dm_cache_state(struct amdgpu_device *adev)
3067 {
3068 	int r;
3069 
3070 	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
3071 	if (IS_ERR(adev->dm.cached_state)) {
3072 		r = PTR_ERR(adev->dm.cached_state);
3073 		adev->dm.cached_state = NULL;
3074 	}
3075 
3076 	return adev->dm.cached_state ? 0 : r;
3077 }
3078 
3079 static void dm_destroy_cached_state(struct amdgpu_device *adev)
3080 {
3081 	struct amdgpu_display_manager *dm = &adev->dm;
3082 	struct drm_device *ddev = adev_to_drm(adev);
3083 	struct dm_plane_state *dm_new_plane_state;
3084 	struct drm_plane_state *new_plane_state;
3085 	struct dm_crtc_state *dm_new_crtc_state;
3086 	struct drm_crtc_state *new_crtc_state;
3087 	struct drm_plane *plane;
3088 	struct drm_crtc *crtc;
3089 	int i;
3090 
3091 	if (!dm->cached_state)
3092 		return;
3093 
3094 	/* Force mode set in atomic commit */
3095 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3096 		new_crtc_state->active_changed = true;
3097 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3098 		reset_freesync_config_for_crtc(dm_new_crtc_state);
3099 	}
3100 
3101 	/*
3102 	 * atomic_check is expected to create the dc states. We need to release
3103 	 * them here, since they were duplicated as part of the suspend
3104 	 * procedure.
3105 	 */
3106 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3107 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3108 		if (dm_new_crtc_state->stream) {
3109 			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
3110 			dc_stream_release(dm_new_crtc_state->stream);
3111 			dm_new_crtc_state->stream = NULL;
3112 		}
3113 		dm_new_crtc_state->base.color_mgmt_changed = true;
3114 	}
3115 
3116 	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
3117 		dm_new_plane_state = to_dm_plane_state(new_plane_state);
3118 		if (dm_new_plane_state->dc_state) {
3119 			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
3120 			dc_plane_state_release(dm_new_plane_state->dc_state);
3121 			dm_new_plane_state->dc_state = NULL;
3122 		}
3123 	}
3124 
3125 	drm_atomic_helper_resume(ddev, dm->cached_state);
3126 
3127 	dm->cached_state = NULL;
3128 }
3129 
3130 static void dm_complete(struct amdgpu_ip_block *ip_block)
3131 {
3132 	struct amdgpu_device *adev = ip_block->adev;
3133 
3134 	dm_destroy_cached_state(adev);
3135 }
3136 
3137 static int dm_prepare_suspend(struct amdgpu_ip_block *ip_block)
3138 {
3139 	struct amdgpu_device *adev = ip_block->adev;
3140 
3141 	if (amdgpu_in_reset(adev))
3142 		return 0;
3143 
3144 	WARN_ON(adev->dm.cached_state);
3145 
3146 	return dm_cache_state(adev);
3147 }
3148 
3149 static int dm_suspend(struct amdgpu_ip_block *ip_block)
3150 {
3151 	struct amdgpu_device *adev = ip_block->adev;
3152 	struct amdgpu_display_manager *dm = &adev->dm;
3153 
3154 	if (amdgpu_in_reset(adev)) {
3155 		enum dc_status res;
3156 
3157 		mutex_lock(&dm->dc_lock);
3158 
3159 		dc_allow_idle_optimizations(adev->dm.dc, false);
3160 
3161 		dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state);
3162 
3163 		if (dm->cached_dc_state)
3164 			dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
3165 
3166 		res = amdgpu_dm_commit_zero_streams(dm->dc);
3167 		if (res != DC_OK) {
3168 			drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res);
3169 			return -EINVAL;
3170 		}
3171 
3172 		amdgpu_dm_irq_suspend(adev);
3173 
3174 		hpd_rx_irq_work_suspend(dm);
3175 
3176 		return 0;
3177 	}
3178 
3179 	if (!adev->dm.cached_state) {
3180 		int r = dm_cache_state(adev);
3181 
3182 		if (r)
3183 			return r;
3184 	}
3185 
3186 	s3_handle_hdmi_cec(adev_to_drm(adev), true);
3187 
3188 	s3_handle_mst(adev_to_drm(adev), true);
3189 
3190 	amdgpu_dm_irq_suspend(adev);
3191 
3192 	hpd_rx_irq_work_suspend(dm);
3193 
3194 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
3195 
3196 	if (dm->dc->caps.ips_support && adev->in_s0ix)
3197 		dc_allow_idle_optimizations(dm->dc, true);
3198 
3199 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3);
3200 
3201 	return 0;
3202 }
3203 
3204 struct drm_connector *
3205 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
3206 					     struct drm_crtc *crtc)
3207 {
3208 	u32 i;
3209 	struct drm_connector_state *new_con_state;
3210 	struct drm_connector *connector;
3211 	struct drm_crtc *crtc_from_state;
3212 
3213 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
3214 		crtc_from_state = new_con_state->crtc;
3215 
3216 		if (crtc_from_state == crtc)
3217 			return connector;
3218 	}
3219 
3220 	return NULL;
3221 }
3222 
3223 static void emulated_link_detect(struct dc_link *link)
3224 {
3225 	struct dc_sink_init_data sink_init_data = { 0 };
3226 	struct display_sink_capability sink_caps = { 0 };
3227 	enum dc_edid_status edid_status;
3228 	struct dc_context *dc_ctx = link->ctx;
3229 	struct drm_device *dev = adev_to_drm(dc_ctx->driver_context);
3230 	struct dc_sink *sink = NULL;
3231 	struct dc_sink *prev_sink = NULL;
3232 
3233 	link->type = dc_connection_none;
3234 	prev_sink = link->local_sink;
3235 
3236 	if (prev_sink)
3237 		dc_sink_release(prev_sink);
3238 
3239 	switch (link->connector_signal) {
3240 	case SIGNAL_TYPE_HDMI_TYPE_A: {
3241 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3242 		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
3243 		break;
3244 	}
3245 
3246 	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
3247 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3248 		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
3249 		break;
3250 	}
3251 
3252 	case SIGNAL_TYPE_DVI_DUAL_LINK: {
3253 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3254 		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
3255 		break;
3256 	}
3257 
3258 	case SIGNAL_TYPE_LVDS: {
3259 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3260 		sink_caps.signal = SIGNAL_TYPE_LVDS;
3261 		break;
3262 	}
3263 
3264 	case SIGNAL_TYPE_EDP: {
3265 		sink_caps.transaction_type =
3266 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3267 		sink_caps.signal = SIGNAL_TYPE_EDP;
3268 		break;
3269 	}
3270 
3271 	case SIGNAL_TYPE_DISPLAY_PORT: {
3272 		sink_caps.transaction_type =
3273 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3274 		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
3275 		break;
3276 	}
3277 
3278 	default:
3279 		drm_err(dev, "Invalid connector type! signal:%d\n",
3280 			link->connector_signal);
3281 		return;
3282 	}
3283 
3284 	sink_init_data.link = link;
3285 	sink_init_data.sink_signal = sink_caps.signal;
3286 
3287 	sink = dc_sink_create(&sink_init_data);
3288 	if (!sink) {
3289 		drm_err(dev, "Failed to create sink!\n");
3290 		return;
3291 	}
3292 
3293 	/* dc_sink_create returns a new reference */
3294 	link->local_sink = sink;
3295 
3296 	edid_status = dm_helpers_read_local_edid(
3297 			link->ctx,
3298 			link,
3299 			sink);
3300 
3301 	if (edid_status != EDID_OK)
3302 		drm_err(dev, "Failed to read EDID\n");
3303 
3304 }
3305 
3306 static void dm_gpureset_commit_state(struct dc_state *dc_state,
3307 				     struct amdgpu_display_manager *dm)
3308 {
3309 	struct {
3310 		struct dc_surface_update surface_updates[MAX_SURFACES];
3311 		struct dc_plane_info plane_infos[MAX_SURFACES];
3312 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
3313 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
3314 		struct dc_stream_update stream_update;
3315 	} *bundle __free(kfree);
3316 	int k, m;
3317 
3318 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
3319 
3320 	if (!bundle) {
3321 		drm_err(dm->ddev, "Failed to allocate update bundle\n");
3322 		return;
3323 	}
3324 
3325 	for (k = 0; k < dc_state->stream_count; k++) {
3326 		bundle->stream_update.stream = dc_state->streams[k];
3327 
3328 		for (m = 0; m < dc_state->stream_status[k].plane_count; m++) {
3329 			bundle->surface_updates[m].surface =
3330 				dc_state->stream_status[k].plane_states[m];
3331 			bundle->surface_updates[m].surface->force_full_update =
3332 				true;
3333 		}
3334 
3335 		update_planes_and_stream_adapter(dm->dc,
3336 					 UPDATE_TYPE_FULL,
3337 					 dc_state->stream_status[k].plane_count,
3338 					 dc_state->streams[k],
3339 					 &bundle->stream_update,
3340 					 bundle->surface_updates);
3341 	}
3342 }
3343 
3344 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev,
3345 					    struct dc_sink *sink)
3346 {
3347 	struct dc_panel_patch *ppatch = NULL;
3348 
3349 	if (!sink)
3350 		return;
3351 
3352 	ppatch = &sink->edid_caps.panel_patch;
3353 	if (ppatch->wait_after_dpcd_poweroff_ms) {
3354 		msleep(ppatch->wait_after_dpcd_poweroff_ms);
3355 		drm_dbg_driver(adev_to_drm(adev),
3356 			       "%s: adding a %ds delay as w/a for panel\n",
3357 			       __func__,
3358 			       ppatch->wait_after_dpcd_poweroff_ms / 1000);
3359 	}
3360 }
3361 
3362 static int dm_resume(struct amdgpu_ip_block *ip_block)
3363 {
3364 	struct amdgpu_device *adev = ip_block->adev;
3365 	struct drm_device *ddev = adev_to_drm(adev);
3366 	struct amdgpu_display_manager *dm = &adev->dm;
3367 	struct amdgpu_dm_connector *aconnector;
3368 	struct drm_connector *connector;
3369 	struct drm_connector_list_iter iter;
3370 	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
3371 	enum dc_connection_type new_connection_type = dc_connection_none;
3372 	struct dc_state *dc_state;
3373 	int i, r, j;
3374 	struct dc_commit_streams_params commit_params = {};
3375 
3376 	if (dm->dc->caps.ips_support) {
3377 		dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false);
3378 	}
3379 
3380 	if (amdgpu_in_reset(adev)) {
3381 		dc_state = dm->cached_dc_state;
3382 
3383 		/*
3384 		 * The dc->current_state is backed up into dm->cached_dc_state
3385 		 * before we commit 0 streams.
3386 		 *
3387 		 * DC will clear link encoder assignments on the real state
3388 		 * but the changes won't propagate over to the copy we made
3389 		 * before the 0 streams commit.
3390 		 *
3391 		 * DC expects that link encoder assignments are *not* valid
3392 		 * when committing a state, so as a workaround we can copy
3393 		 * off of the current state.
3394 		 *
3395 		 * We lose the previous assignments, but we had already
3396 		 * commit 0 streams anyway.
3397 		 */
3398 		link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
3399 
3400 		r = dm_dmub_hw_init(adev);
3401 		if (r)
3402 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
3403 
3404 		dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3405 		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3406 
3407 		dc_resume(dm->dc);
3408 
3409 		amdgpu_dm_irq_resume_early(adev);
3410 
3411 		for (i = 0; i < dc_state->stream_count; i++) {
3412 			dc_state->streams[i]->mode_changed = true;
3413 			for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
3414 				dc_state->stream_status[i].plane_states[j]->update_flags.raw
3415 					= 0xffffffff;
3416 			}
3417 		}
3418 
3419 		if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3420 			amdgpu_dm_outbox_init(adev);
3421 			dc_enable_dmub_outbox(adev->dm.dc);
3422 		}
3423 
3424 		commit_params.streams = dc_state->streams;
3425 		commit_params.stream_count = dc_state->stream_count;
3426 		dc_exit_ips_for_hw_access(dm->dc);
3427 		WARN_ON(!dc_commit_streams(dm->dc, &commit_params));
3428 
3429 		dm_gpureset_commit_state(dm->cached_dc_state, dm);
3430 
3431 		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
3432 
3433 		dc_state_release(dm->cached_dc_state);
3434 		dm->cached_dc_state = NULL;
3435 
3436 		amdgpu_dm_irq_resume_late(adev);
3437 
3438 		mutex_unlock(&dm->dc_lock);
3439 
3440 		/* set the backlight after a reset */
3441 		for (i = 0; i < dm->num_of_edps; i++) {
3442 			if (dm->backlight_dev[i])
3443 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
3444 		}
3445 
3446 		return 0;
3447 	}
3448 	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
3449 	dc_state_release(dm_state->context);
3450 	dm_state->context = dc_state_create(dm->dc, NULL);
3451 	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
3452 
3453 	/* Before powering on DC we need to re-initialize DMUB. */
3454 	dm_dmub_hw_resume(adev);
3455 
3456 	/* Re-enable outbox interrupts for DPIA. */
3457 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3458 		amdgpu_dm_outbox_init(adev);
3459 		dc_enable_dmub_outbox(adev->dm.dc);
3460 	}
3461 
3462 	/* power on hardware */
3463 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3464 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3465 
3466 	/* program HPD filter */
3467 	dc_resume(dm->dc);
3468 
3469 	/*
3470 	 * early enable HPD Rx IRQ, should be done before set mode as short
3471 	 * pulse interrupts are used for MST
3472 	 */
3473 	amdgpu_dm_irq_resume_early(adev);
3474 
3475 	s3_handle_hdmi_cec(ddev, false);
3476 
3477 	/* On resume we need to rewrite the MSTM control bits to enable MST*/
3478 	s3_handle_mst(ddev, false);
3479 
3480 	/* Do detection*/
3481 	drm_connector_list_iter_begin(ddev, &iter);
3482 	drm_for_each_connector_iter(connector, &iter) {
3483 		bool ret;
3484 
3485 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3486 			continue;
3487 
3488 		aconnector = to_amdgpu_dm_connector(connector);
3489 
3490 		if (!aconnector->dc_link)
3491 			continue;
3492 
3493 		/*
3494 		 * this is the case when traversing through already created end sink
3495 		 * MST connectors, should be skipped
3496 		 */
3497 		if (aconnector->mst_root)
3498 			continue;
3499 
3500 		guard(mutex)(&aconnector->hpd_lock);
3501 		if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3502 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3503 
3504 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
3505 			emulated_link_detect(aconnector->dc_link);
3506 		} else {
3507 			guard(mutex)(&dm->dc_lock);
3508 			dc_exit_ips_for_hw_access(dm->dc);
3509 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4);
3510 			if (ret) {
3511 				/* w/a delay for certain panels */
3512 				apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3513 			}
3514 		}
3515 
3516 		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
3517 			aconnector->fake_enable = false;
3518 
3519 		if (aconnector->dc_sink)
3520 			dc_sink_release(aconnector->dc_sink);
3521 		aconnector->dc_sink = NULL;
3522 		amdgpu_dm_update_connector_after_detect(aconnector);
3523 	}
3524 	drm_connector_list_iter_end(&iter);
3525 
3526 	dm_destroy_cached_state(adev);
3527 
3528 	/* Do mst topology probing after resuming cached state*/
3529 	drm_connector_list_iter_begin(ddev, &iter);
3530 	drm_for_each_connector_iter(connector, &iter) {
3531 
3532 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3533 			continue;
3534 
3535 		aconnector = to_amdgpu_dm_connector(connector);
3536 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
3537 		    aconnector->mst_root)
3538 			continue;
3539 
3540 		drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr);
3541 	}
3542 	drm_connector_list_iter_end(&iter);
3543 
3544 	amdgpu_dm_irq_resume_late(adev);
3545 
3546 	amdgpu_dm_smu_write_watermarks_table(adev);
3547 
3548 	drm_kms_helper_hotplug_event(ddev);
3549 
3550 	return 0;
3551 }
3552 
3553 /**
3554  * DOC: DM Lifecycle
3555  *
3556  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
3557  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
3558  * the base driver's device list to be initialized and torn down accordingly.
3559  *
3560  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
3561  */
3562 
3563 static const struct amd_ip_funcs amdgpu_dm_funcs = {
3564 	.name = "dm",
3565 	.early_init = dm_early_init,
3566 	.late_init = dm_late_init,
3567 	.sw_init = dm_sw_init,
3568 	.sw_fini = dm_sw_fini,
3569 	.early_fini = amdgpu_dm_early_fini,
3570 	.hw_init = dm_hw_init,
3571 	.hw_fini = dm_hw_fini,
3572 	.prepare_suspend = dm_prepare_suspend,
3573 	.suspend = dm_suspend,
3574 	.resume = dm_resume,
3575 	.complete = dm_complete,
3576 	.is_idle = dm_is_idle,
3577 	.wait_for_idle = dm_wait_for_idle,
3578 	.check_soft_reset = dm_check_soft_reset,
3579 	.soft_reset = dm_soft_reset,
3580 	.set_clockgating_state = dm_set_clockgating_state,
3581 	.set_powergating_state = dm_set_powergating_state,
3582 };
3583 
3584 const struct amdgpu_ip_block_version dm_ip_block = {
3585 	.type = AMD_IP_BLOCK_TYPE_DCE,
3586 	.major = 1,
3587 	.minor = 0,
3588 	.rev = 0,
3589 	.funcs = &amdgpu_dm_funcs,
3590 };
3591 
3592 
3593 /**
3594  * DOC: atomic
3595  *
3596  * *WIP*
3597  */
3598 
3599 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
3600 	.fb_create = amdgpu_display_user_framebuffer_create,
3601 	.get_format_info = amdgpu_dm_plane_get_format_info,
3602 	.atomic_check = amdgpu_dm_atomic_check,
3603 	.atomic_commit = drm_atomic_helper_commit,
3604 };
3605 
3606 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
3607 	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
3608 	.atomic_commit_setup = drm_dp_mst_atomic_setup_commit,
3609 };
3610 
3611 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
3612 {
3613 	struct amdgpu_dm_backlight_caps *caps;
3614 	struct drm_connector *conn_base;
3615 	struct amdgpu_device *adev;
3616 	struct drm_luminance_range_info *luminance_range;
3617 	int min_input_signal_override;
3618 
3619 	if (aconnector->bl_idx == -1 ||
3620 	    aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP)
3621 		return;
3622 
3623 	conn_base = &aconnector->base;
3624 	adev = drm_to_adev(conn_base->dev);
3625 
3626 	caps = &adev->dm.backlight_caps[aconnector->bl_idx];
3627 	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3628 	caps->aux_support = false;
3629 
3630 	if (caps->ext_caps->bits.oled == 1
3631 	    /*
3632 	     * ||
3633 	     * caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3634 	     * caps->ext_caps->bits.hdr_aux_backlight_control == 1
3635 	     */)
3636 		caps->aux_support = true;
3637 
3638 	if (amdgpu_backlight == 0)
3639 		caps->aux_support = false;
3640 	else if (amdgpu_backlight == 1)
3641 		caps->aux_support = true;
3642 	if (caps->aux_support)
3643 		aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX;
3644 
3645 	luminance_range = &conn_base->display_info.luminance_range;
3646 
3647 	if (luminance_range->max_luminance) {
3648 		caps->aux_min_input_signal = luminance_range->min_luminance;
3649 		caps->aux_max_input_signal = luminance_range->max_luminance;
3650 	} else {
3651 		caps->aux_min_input_signal = 0;
3652 		caps->aux_max_input_signal = 512;
3653 	}
3654 
3655 	min_input_signal_override = drm_get_panel_min_brightness_quirk(aconnector->drm_edid);
3656 	if (min_input_signal_override >= 0)
3657 		caps->min_input_signal = min_input_signal_override;
3658 }
3659 
3660 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T))
3661 
3662 void amdgpu_dm_update_connector_after_detect(
3663 		struct amdgpu_dm_connector *aconnector)
3664 {
3665 	struct drm_connector *connector = &aconnector->base;
3666 	struct dc_sink *sink __free(sink_release) = NULL;
3667 	struct drm_device *dev = connector->dev;
3668 
3669 	/* MST handled by drm_mst framework */
3670 	if (aconnector->mst_mgr.mst_state == true)
3671 		return;
3672 
3673 	sink = aconnector->dc_link->local_sink;
3674 	if (sink)
3675 		dc_sink_retain(sink);
3676 
3677 	/*
3678 	 * Edid mgmt connector gets first update only in mode_valid hook and then
3679 	 * the connector sink is set to either fake or physical sink depends on link status.
3680 	 * Skip if already done during boot.
3681 	 */
3682 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3683 			&& aconnector->dc_em_sink) {
3684 
3685 		/*
3686 		 * For S3 resume with headless use eml_sink to fake stream
3687 		 * because on resume connector->sink is set to NULL
3688 		 */
3689 		guard(mutex)(&dev->mode_config.mutex);
3690 
3691 		if (sink) {
3692 			if (aconnector->dc_sink) {
3693 				amdgpu_dm_update_freesync_caps(connector, NULL);
3694 				/*
3695 				 * retain and release below are used to
3696 				 * bump up refcount for sink because the link doesn't point
3697 				 * to it anymore after disconnect, so on next crtc to connector
3698 				 * reshuffle by UMD we will get into unwanted dc_sink release
3699 				 */
3700 				dc_sink_release(aconnector->dc_sink);
3701 			}
3702 			aconnector->dc_sink = sink;
3703 			dc_sink_retain(aconnector->dc_sink);
3704 			amdgpu_dm_update_freesync_caps(connector,
3705 					aconnector->drm_edid);
3706 		} else {
3707 			amdgpu_dm_update_freesync_caps(connector, NULL);
3708 			if (!aconnector->dc_sink) {
3709 				aconnector->dc_sink = aconnector->dc_em_sink;
3710 				dc_sink_retain(aconnector->dc_sink);
3711 			}
3712 		}
3713 
3714 		return;
3715 	}
3716 
3717 	/*
3718 	 * TODO: temporary guard to look for proper fix
3719 	 * if this sink is MST sink, we should not do anything
3720 	 */
3721 	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
3722 		return;
3723 
3724 	if (aconnector->dc_sink == sink) {
3725 		/*
3726 		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
3727 		 * Do nothing!!
3728 		 */
3729 		drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n",
3730 				 aconnector->connector_id);
3731 		return;
3732 	}
3733 
3734 	drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3735 		    aconnector->connector_id, aconnector->dc_sink, sink);
3736 
3737 	guard(mutex)(&dev->mode_config.mutex);
3738 
3739 	/*
3740 	 * 1. Update status of the drm connector
3741 	 * 2. Send an event and let userspace tell us what to do
3742 	 */
3743 	if (sink) {
3744 		/*
3745 		 * TODO: check if we still need the S3 mode update workaround.
3746 		 * If yes, put it here.
3747 		 */
3748 		if (aconnector->dc_sink) {
3749 			amdgpu_dm_update_freesync_caps(connector, NULL);
3750 			dc_sink_release(aconnector->dc_sink);
3751 		}
3752 
3753 		aconnector->dc_sink = sink;
3754 		dc_sink_retain(aconnector->dc_sink);
3755 		if (sink->dc_edid.length == 0) {
3756 			aconnector->drm_edid = NULL;
3757 			hdmi_cec_unset_edid(aconnector);
3758 			if (aconnector->dc_link->aux_mode) {
3759 				drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3760 			}
3761 		} else {
3762 			const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid;
3763 
3764 			aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length);
3765 			drm_edid_connector_update(connector, aconnector->drm_edid);
3766 
3767 			hdmi_cec_set_edid(aconnector);
3768 			if (aconnector->dc_link->aux_mode)
3769 				drm_dp_cec_attach(&aconnector->dm_dp_aux.aux,
3770 						  connector->display_info.source_physical_address);
3771 		}
3772 
3773 		if (!aconnector->timing_requested) {
3774 			aconnector->timing_requested =
3775 				kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3776 			if (!aconnector->timing_requested)
3777 				drm_err(dev,
3778 					"failed to create aconnector->requested_timing\n");
3779 		}
3780 
3781 		amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid);
3782 		update_connector_ext_caps(aconnector);
3783 	} else {
3784 		hdmi_cec_unset_edid(aconnector);
3785 		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3786 		amdgpu_dm_update_freesync_caps(connector, NULL);
3787 		aconnector->num_modes = 0;
3788 		dc_sink_release(aconnector->dc_sink);
3789 		aconnector->dc_sink = NULL;
3790 		drm_edid_free(aconnector->drm_edid);
3791 		aconnector->drm_edid = NULL;
3792 		kfree(aconnector->timing_requested);
3793 		aconnector->timing_requested = NULL;
3794 		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3795 		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3796 			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3797 	}
3798 
3799 	update_subconnector_property(aconnector);
3800 }
3801 
3802 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
3803 {
3804 	struct drm_connector *connector = &aconnector->base;
3805 	struct drm_device *dev = connector->dev;
3806 	enum dc_connection_type new_connection_type = dc_connection_none;
3807 	struct amdgpu_device *adev = drm_to_adev(dev);
3808 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
3809 	struct dc *dc = aconnector->dc_link->ctx->dc;
3810 	bool ret = false;
3811 
3812 	if (adev->dm.disable_hpd_irq)
3813 		return;
3814 
3815 	/*
3816 	 * In case of failure or MST no need to update connector status or notify the OS
3817 	 * since (for MST case) MST does this in its own context.
3818 	 */
3819 	guard(mutex)(&aconnector->hpd_lock);
3820 
3821 	if (adev->dm.hdcp_workqueue) {
3822 		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
3823 		dm_con_state->update_hdcp = true;
3824 	}
3825 	if (aconnector->fake_enable)
3826 		aconnector->fake_enable = false;
3827 
3828 	aconnector->timing_changed = false;
3829 
3830 	if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3831 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3832 
3833 	if (aconnector->base.force && new_connection_type == dc_connection_none) {
3834 		emulated_link_detect(aconnector->dc_link);
3835 
3836 		drm_modeset_lock_all(dev);
3837 		dm_restore_drm_connector_state(dev, connector);
3838 		drm_modeset_unlock_all(dev);
3839 
3840 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3841 			drm_kms_helper_connector_hotplug_event(connector);
3842 	} else {
3843 		scoped_guard(mutex, &adev->dm.dc_lock) {
3844 			dc_exit_ips_for_hw_access(dc);
3845 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3846 		}
3847 		if (ret) {
3848 			/* w/a delay for certain panels */
3849 			apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3850 			amdgpu_dm_update_connector_after_detect(aconnector);
3851 
3852 			drm_modeset_lock_all(dev);
3853 			dm_restore_drm_connector_state(dev, connector);
3854 			drm_modeset_unlock_all(dev);
3855 
3856 			if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3857 				drm_kms_helper_connector_hotplug_event(connector);
3858 		}
3859 	}
3860 }
3861 
3862 static void handle_hpd_irq(void *param)
3863 {
3864 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3865 
3866 	handle_hpd_irq_helper(aconnector);
3867 
3868 }
3869 
3870 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq,
3871 							union hpd_irq_data hpd_irq_data)
3872 {
3873 	struct hpd_rx_irq_offload_work *offload_work =
3874 				kzalloc(sizeof(*offload_work), GFP_KERNEL);
3875 
3876 	if (!offload_work) {
3877 		drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n");
3878 		return;
3879 	}
3880 
3881 	INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
3882 	offload_work->data = hpd_irq_data;
3883 	offload_work->offload_wq = offload_wq;
3884 	offload_work->adev = adev;
3885 
3886 	queue_work(offload_wq->wq, &offload_work->work);
3887 	DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
3888 }
3889 
3890 static void handle_hpd_rx_irq(void *param)
3891 {
3892 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3893 	struct drm_connector *connector = &aconnector->base;
3894 	struct drm_device *dev = connector->dev;
3895 	struct dc_link *dc_link = aconnector->dc_link;
3896 	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
3897 	bool result = false;
3898 	enum dc_connection_type new_connection_type = dc_connection_none;
3899 	struct amdgpu_device *adev = drm_to_adev(dev);
3900 	union hpd_irq_data hpd_irq_data;
3901 	bool link_loss = false;
3902 	bool has_left_work = false;
3903 	int idx = dc_link->link_index;
3904 	struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
3905 	struct dc *dc = aconnector->dc_link->ctx->dc;
3906 
3907 	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
3908 
3909 	if (adev->dm.disable_hpd_irq)
3910 		return;
3911 
3912 	/*
3913 	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
3914 	 * conflict, after implement i2c helper, this mutex should be
3915 	 * retired.
3916 	 */
3917 	mutex_lock(&aconnector->hpd_lock);
3918 
3919 	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
3920 						&link_loss, true, &has_left_work);
3921 
3922 	if (!has_left_work)
3923 		goto out;
3924 
3925 	if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
3926 		schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
3927 		goto out;
3928 	}
3929 
3930 	if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
3931 		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
3932 			hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
3933 			bool skip = false;
3934 
3935 			/*
3936 			 * DOWN_REP_MSG_RDY is also handled by polling method
3937 			 * mgr->cbs->poll_hpd_irq()
3938 			 */
3939 			spin_lock(&offload_wq->offload_lock);
3940 			skip = offload_wq->is_handling_mst_msg_rdy_event;
3941 
3942 			if (!skip)
3943 				offload_wq->is_handling_mst_msg_rdy_event = true;
3944 
3945 			spin_unlock(&offload_wq->offload_lock);
3946 
3947 			if (!skip)
3948 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
3949 
3950 			goto out;
3951 		}
3952 
3953 		if (link_loss) {
3954 			bool skip = false;
3955 
3956 			spin_lock(&offload_wq->offload_lock);
3957 			skip = offload_wq->is_handling_link_loss;
3958 
3959 			if (!skip)
3960 				offload_wq->is_handling_link_loss = true;
3961 
3962 			spin_unlock(&offload_wq->offload_lock);
3963 
3964 			if (!skip)
3965 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
3966 
3967 			goto out;
3968 		}
3969 	}
3970 
3971 out:
3972 	if (result && !is_mst_root_connector) {
3973 		/* Downstream Port status changed. */
3974 		if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
3975 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3976 
3977 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
3978 			emulated_link_detect(dc_link);
3979 
3980 			if (aconnector->fake_enable)
3981 				aconnector->fake_enable = false;
3982 
3983 			amdgpu_dm_update_connector_after_detect(aconnector);
3984 
3985 
3986 			drm_modeset_lock_all(dev);
3987 			dm_restore_drm_connector_state(dev, connector);
3988 			drm_modeset_unlock_all(dev);
3989 
3990 			drm_kms_helper_connector_hotplug_event(connector);
3991 		} else {
3992 			bool ret = false;
3993 
3994 			mutex_lock(&adev->dm.dc_lock);
3995 			dc_exit_ips_for_hw_access(dc);
3996 			ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
3997 			mutex_unlock(&adev->dm.dc_lock);
3998 
3999 			if (ret) {
4000 				if (aconnector->fake_enable)
4001 					aconnector->fake_enable = false;
4002 
4003 				amdgpu_dm_update_connector_after_detect(aconnector);
4004 
4005 				drm_modeset_lock_all(dev);
4006 				dm_restore_drm_connector_state(dev, connector);
4007 				drm_modeset_unlock_all(dev);
4008 
4009 				drm_kms_helper_connector_hotplug_event(connector);
4010 			}
4011 		}
4012 	}
4013 	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
4014 		if (adev->dm.hdcp_workqueue)
4015 			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
4016 	}
4017 
4018 	if (dc_link->type != dc_connection_mst_branch)
4019 		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
4020 
4021 	mutex_unlock(&aconnector->hpd_lock);
4022 }
4023 
4024 static int register_hpd_handlers(struct amdgpu_device *adev)
4025 {
4026 	struct drm_device *dev = adev_to_drm(adev);
4027 	struct drm_connector *connector;
4028 	struct amdgpu_dm_connector *aconnector;
4029 	const struct dc_link *dc_link;
4030 	struct dc_interrupt_params int_params = {0};
4031 
4032 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4033 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4034 
4035 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
4036 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD,
4037 			dmub_hpd_callback, true)) {
4038 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4039 			return -EINVAL;
4040 		}
4041 
4042 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ,
4043 			dmub_hpd_callback, true)) {
4044 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4045 			return -EINVAL;
4046 		}
4047 
4048 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY,
4049 			dmub_hpd_sense_callback, true)) {
4050 			drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback");
4051 			return -EINVAL;
4052 		}
4053 	}
4054 
4055 	list_for_each_entry(connector,
4056 			&dev->mode_config.connector_list, head)	{
4057 
4058 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
4059 			continue;
4060 
4061 		aconnector = to_amdgpu_dm_connector(connector);
4062 		dc_link = aconnector->dc_link;
4063 
4064 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
4065 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4066 			int_params.irq_source = dc_link->irq_source_hpd;
4067 
4068 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4069 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1 ||
4070 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6) {
4071 				drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n");
4072 				return -EINVAL;
4073 			}
4074 
4075 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4076 				handle_hpd_irq, (void *) aconnector))
4077 				return -ENOMEM;
4078 		}
4079 
4080 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
4081 
4082 			/* Also register for DP short pulse (hpd_rx). */
4083 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4084 			int_params.irq_source =	dc_link->irq_source_hpd_rx;
4085 
4086 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4087 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1RX ||
4088 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6RX) {
4089 				drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n");
4090 				return -EINVAL;
4091 			}
4092 
4093 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4094 				handle_hpd_rx_irq, (void *) aconnector))
4095 				return -ENOMEM;
4096 		}
4097 	}
4098 	return 0;
4099 }
4100 
4101 #if defined(CONFIG_DRM_AMD_DC_SI)
4102 /* Register IRQ sources and initialize IRQ callbacks */
4103 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
4104 {
4105 	struct dc *dc = adev->dm.dc;
4106 	struct common_irq_params *c_irq_params;
4107 	struct dc_interrupt_params int_params = {0};
4108 	int r;
4109 	int i;
4110 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4111 
4112 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4113 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4114 
4115 	/*
4116 	 * Actions of amdgpu_irq_add_id():
4117 	 * 1. Register a set() function with base driver.
4118 	 *    Base driver will call set() function to enable/disable an
4119 	 *    interrupt in DC hardware.
4120 	 * 2. Register amdgpu_dm_irq_handler().
4121 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4122 	 *    coming from DC hardware.
4123 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4124 	 *    for acknowledging and handling.
4125 	 */
4126 
4127 	/* Use VBLANK interrupt */
4128 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
4129 		r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
4130 		if (r) {
4131 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4132 			return r;
4133 		}
4134 
4135 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4136 		int_params.irq_source =
4137 			dc_interrupt_to_irq_source(dc, i + 1, 0);
4138 
4139 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4140 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4141 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4142 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4143 			return -EINVAL;
4144 		}
4145 
4146 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4147 
4148 		c_irq_params->adev = adev;
4149 		c_irq_params->irq_src = int_params.irq_source;
4150 
4151 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4152 			dm_crtc_high_irq, c_irq_params))
4153 			return -ENOMEM;
4154 	}
4155 
4156 	/* Use GRPH_PFLIP interrupt */
4157 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4158 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4159 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4160 		if (r) {
4161 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4162 			return r;
4163 		}
4164 
4165 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4166 		int_params.irq_source =
4167 			dc_interrupt_to_irq_source(dc, i, 0);
4168 
4169 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4170 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4171 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4172 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4173 			return -EINVAL;
4174 		}
4175 
4176 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4177 
4178 		c_irq_params->adev = adev;
4179 		c_irq_params->irq_src = int_params.irq_source;
4180 
4181 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4182 			dm_pflip_high_irq, c_irq_params))
4183 			return -ENOMEM;
4184 	}
4185 
4186 	/* HPD */
4187 	r = amdgpu_irq_add_id(adev, client_id,
4188 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4189 	if (r) {
4190 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4191 		return r;
4192 	}
4193 
4194 	r = register_hpd_handlers(adev);
4195 
4196 	return r;
4197 }
4198 #endif
4199 
4200 /* Register IRQ sources and initialize IRQ callbacks */
4201 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
4202 {
4203 	struct dc *dc = adev->dm.dc;
4204 	struct common_irq_params *c_irq_params;
4205 	struct dc_interrupt_params int_params = {0};
4206 	int r;
4207 	int i;
4208 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4209 
4210 	if (adev->family >= AMDGPU_FAMILY_AI)
4211 		client_id = SOC15_IH_CLIENTID_DCE;
4212 
4213 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4214 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4215 
4216 	/*
4217 	 * Actions of amdgpu_irq_add_id():
4218 	 * 1. Register a set() function with base driver.
4219 	 *    Base driver will call set() function to enable/disable an
4220 	 *    interrupt in DC hardware.
4221 	 * 2. Register amdgpu_dm_irq_handler().
4222 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4223 	 *    coming from DC hardware.
4224 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4225 	 *    for acknowledging and handling.
4226 	 */
4227 
4228 	/* Use VBLANK interrupt */
4229 	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
4230 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
4231 		if (r) {
4232 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4233 			return r;
4234 		}
4235 
4236 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4237 		int_params.irq_source =
4238 			dc_interrupt_to_irq_source(dc, i, 0);
4239 
4240 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4241 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4242 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4243 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4244 			return -EINVAL;
4245 		}
4246 
4247 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4248 
4249 		c_irq_params->adev = adev;
4250 		c_irq_params->irq_src = int_params.irq_source;
4251 
4252 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4253 			dm_crtc_high_irq, c_irq_params))
4254 			return -ENOMEM;
4255 	}
4256 
4257 	/* Use VUPDATE interrupt */
4258 	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
4259 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
4260 		if (r) {
4261 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4262 			return r;
4263 		}
4264 
4265 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4266 		int_params.irq_source =
4267 			dc_interrupt_to_irq_source(dc, i, 0);
4268 
4269 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4270 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4271 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4272 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4273 			return -EINVAL;
4274 		}
4275 
4276 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4277 
4278 		c_irq_params->adev = adev;
4279 		c_irq_params->irq_src = int_params.irq_source;
4280 
4281 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4282 			dm_vupdate_high_irq, c_irq_params))
4283 			return -ENOMEM;
4284 	}
4285 
4286 	/* Use GRPH_PFLIP interrupt */
4287 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4288 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4289 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4290 		if (r) {
4291 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4292 			return r;
4293 		}
4294 
4295 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4296 		int_params.irq_source =
4297 			dc_interrupt_to_irq_source(dc, i, 0);
4298 
4299 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4300 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4301 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4302 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4303 			return -EINVAL;
4304 		}
4305 
4306 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4307 
4308 		c_irq_params->adev = adev;
4309 		c_irq_params->irq_src = int_params.irq_source;
4310 
4311 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4312 			dm_pflip_high_irq, c_irq_params))
4313 			return -ENOMEM;
4314 	}
4315 
4316 	/* HPD */
4317 	r = amdgpu_irq_add_id(adev, client_id,
4318 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4319 	if (r) {
4320 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4321 		return r;
4322 	}
4323 
4324 	r = register_hpd_handlers(adev);
4325 
4326 	return r;
4327 }
4328 
4329 /* Register IRQ sources and initialize IRQ callbacks */
4330 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
4331 {
4332 	struct dc *dc = adev->dm.dc;
4333 	struct common_irq_params *c_irq_params;
4334 	struct dc_interrupt_params int_params = {0};
4335 	int r;
4336 	int i;
4337 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4338 	static const unsigned int vrtl_int_srcid[] = {
4339 		DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
4340 		DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
4341 		DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
4342 		DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
4343 		DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
4344 		DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
4345 	};
4346 #endif
4347 
4348 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4349 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4350 
4351 	/*
4352 	 * Actions of amdgpu_irq_add_id():
4353 	 * 1. Register a set() function with base driver.
4354 	 *    Base driver will call set() function to enable/disable an
4355 	 *    interrupt in DC hardware.
4356 	 * 2. Register amdgpu_dm_irq_handler().
4357 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4358 	 *    coming from DC hardware.
4359 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4360 	 *    for acknowledging and handling.
4361 	 */
4362 
4363 	/* Use VSTARTUP interrupt */
4364 	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
4365 			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
4366 			i++) {
4367 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
4368 
4369 		if (r) {
4370 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4371 			return r;
4372 		}
4373 
4374 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4375 		int_params.irq_source =
4376 			dc_interrupt_to_irq_source(dc, i, 0);
4377 
4378 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4379 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4380 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4381 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4382 			return -EINVAL;
4383 		}
4384 
4385 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4386 
4387 		c_irq_params->adev = adev;
4388 		c_irq_params->irq_src = int_params.irq_source;
4389 
4390 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4391 			dm_crtc_high_irq, c_irq_params))
4392 			return -ENOMEM;
4393 	}
4394 
4395 	/* Use otg vertical line interrupt */
4396 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4397 	for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
4398 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
4399 				vrtl_int_srcid[i], &adev->vline0_irq);
4400 
4401 		if (r) {
4402 			drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n");
4403 			return r;
4404 		}
4405 
4406 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4407 		int_params.irq_source =
4408 			dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
4409 
4410 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4411 			int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 ||
4412 			int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) {
4413 			drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n");
4414 			return -EINVAL;
4415 		}
4416 
4417 		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
4418 					- DC_IRQ_SOURCE_DC1_VLINE0];
4419 
4420 		c_irq_params->adev = adev;
4421 		c_irq_params->irq_src = int_params.irq_source;
4422 
4423 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4424 			dm_dcn_vertical_interrupt0_high_irq,
4425 			c_irq_params))
4426 			return -ENOMEM;
4427 	}
4428 #endif
4429 
4430 	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
4431 	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
4432 	 * to trigger at end of each vblank, regardless of state of the lock,
4433 	 * matching DCE behaviour.
4434 	 */
4435 	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
4436 	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
4437 	     i++) {
4438 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
4439 
4440 		if (r) {
4441 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4442 			return r;
4443 		}
4444 
4445 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4446 		int_params.irq_source =
4447 			dc_interrupt_to_irq_source(dc, i, 0);
4448 
4449 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4450 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4451 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4452 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4453 			return -EINVAL;
4454 		}
4455 
4456 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4457 
4458 		c_irq_params->adev = adev;
4459 		c_irq_params->irq_src = int_params.irq_source;
4460 
4461 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4462 			dm_vupdate_high_irq, c_irq_params))
4463 			return -ENOMEM;
4464 	}
4465 
4466 	/* Use GRPH_PFLIP interrupt */
4467 	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
4468 			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
4469 			i++) {
4470 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
4471 		if (r) {
4472 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4473 			return r;
4474 		}
4475 
4476 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4477 		int_params.irq_source =
4478 			dc_interrupt_to_irq_source(dc, i, 0);
4479 
4480 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4481 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4482 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4483 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4484 			return -EINVAL;
4485 		}
4486 
4487 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4488 
4489 		c_irq_params->adev = adev;
4490 		c_irq_params->irq_src = int_params.irq_source;
4491 
4492 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4493 			dm_pflip_high_irq, c_irq_params))
4494 			return -ENOMEM;
4495 	}
4496 
4497 	/* HPD */
4498 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
4499 			&adev->hpd_irq);
4500 	if (r) {
4501 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4502 		return r;
4503 	}
4504 
4505 	r = register_hpd_handlers(adev);
4506 
4507 	return r;
4508 }
4509 /* Register Outbox IRQ sources and initialize IRQ callbacks */
4510 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
4511 {
4512 	struct dc *dc = adev->dm.dc;
4513 	struct common_irq_params *c_irq_params;
4514 	struct dc_interrupt_params int_params = {0};
4515 	int r, i;
4516 
4517 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4518 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4519 
4520 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
4521 			&adev->dmub_outbox_irq);
4522 	if (r) {
4523 		drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n");
4524 		return r;
4525 	}
4526 
4527 	if (dc->ctx->dmub_srv) {
4528 		i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
4529 		int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4530 		int_params.irq_source =
4531 		dc_interrupt_to_irq_source(dc, i, 0);
4532 
4533 		c_irq_params = &adev->dm.dmub_outbox_params[0];
4534 
4535 		c_irq_params->adev = adev;
4536 		c_irq_params->irq_src = int_params.irq_source;
4537 
4538 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4539 			dm_dmub_outbox1_low_irq, c_irq_params))
4540 			return -ENOMEM;
4541 	}
4542 
4543 	return 0;
4544 }
4545 
4546 /*
4547  * Acquires the lock for the atomic state object and returns
4548  * the new atomic state.
4549  *
4550  * This should only be called during atomic check.
4551  */
4552 int dm_atomic_get_state(struct drm_atomic_state *state,
4553 			struct dm_atomic_state **dm_state)
4554 {
4555 	struct drm_device *dev = state->dev;
4556 	struct amdgpu_device *adev = drm_to_adev(dev);
4557 	struct amdgpu_display_manager *dm = &adev->dm;
4558 	struct drm_private_state *priv_state;
4559 
4560 	if (*dm_state)
4561 		return 0;
4562 
4563 	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
4564 	if (IS_ERR(priv_state))
4565 		return PTR_ERR(priv_state);
4566 
4567 	*dm_state = to_dm_atomic_state(priv_state);
4568 
4569 	return 0;
4570 }
4571 
4572 static struct dm_atomic_state *
4573 dm_atomic_get_new_state(struct drm_atomic_state *state)
4574 {
4575 	struct drm_device *dev = state->dev;
4576 	struct amdgpu_device *adev = drm_to_adev(dev);
4577 	struct amdgpu_display_manager *dm = &adev->dm;
4578 	struct drm_private_obj *obj;
4579 	struct drm_private_state *new_obj_state;
4580 	int i;
4581 
4582 	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
4583 		if (obj->funcs == dm->atomic_obj.funcs)
4584 			return to_dm_atomic_state(new_obj_state);
4585 	}
4586 
4587 	return NULL;
4588 }
4589 
4590 static struct drm_private_state *
4591 dm_atomic_duplicate_state(struct drm_private_obj *obj)
4592 {
4593 	struct dm_atomic_state *old_state, *new_state;
4594 
4595 	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
4596 	if (!new_state)
4597 		return NULL;
4598 
4599 	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
4600 
4601 	old_state = to_dm_atomic_state(obj->state);
4602 
4603 	if (old_state && old_state->context)
4604 		new_state->context = dc_state_create_copy(old_state->context);
4605 
4606 	if (!new_state->context) {
4607 		kfree(new_state);
4608 		return NULL;
4609 	}
4610 
4611 	return &new_state->base;
4612 }
4613 
4614 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
4615 				    struct drm_private_state *state)
4616 {
4617 	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4618 
4619 	if (dm_state && dm_state->context)
4620 		dc_state_release(dm_state->context);
4621 
4622 	kfree(dm_state);
4623 }
4624 
4625 static struct drm_private_state_funcs dm_atomic_state_funcs = {
4626 	.atomic_duplicate_state = dm_atomic_duplicate_state,
4627 	.atomic_destroy_state = dm_atomic_destroy_state,
4628 };
4629 
4630 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
4631 {
4632 	struct dm_atomic_state *state;
4633 	int r;
4634 
4635 	adev->mode_info.mode_config_initialized = true;
4636 
4637 	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
4638 	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
4639 
4640 	adev_to_drm(adev)->mode_config.max_width = 16384;
4641 	adev_to_drm(adev)->mode_config.max_height = 16384;
4642 
4643 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
4644 	if (adev->asic_type == CHIP_HAWAII)
4645 		/* disable prefer shadow for now due to hibernation issues */
4646 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
4647 	else
4648 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
4649 	/* indicates support for immediate flip */
4650 	adev_to_drm(adev)->mode_config.async_page_flip = true;
4651 
4652 	state = kzalloc(sizeof(*state), GFP_KERNEL);
4653 	if (!state)
4654 		return -ENOMEM;
4655 
4656 	state->context = dc_state_create_current_copy(adev->dm.dc);
4657 	if (!state->context) {
4658 		kfree(state);
4659 		return -ENOMEM;
4660 	}
4661 
4662 	drm_atomic_private_obj_init(adev_to_drm(adev),
4663 				    &adev->dm.atomic_obj,
4664 				    &state->base,
4665 				    &dm_atomic_state_funcs);
4666 
4667 	r = amdgpu_display_modeset_create_props(adev);
4668 	if (r) {
4669 		dc_state_release(state->context);
4670 		kfree(state);
4671 		return r;
4672 	}
4673 
4674 #ifdef AMD_PRIVATE_COLOR
4675 	if (amdgpu_dm_create_color_properties(adev)) {
4676 		dc_state_release(state->context);
4677 		kfree(state);
4678 		return -ENOMEM;
4679 	}
4680 #endif
4681 
4682 	r = amdgpu_dm_audio_init(adev);
4683 	if (r) {
4684 		dc_state_release(state->context);
4685 		kfree(state);
4686 		return r;
4687 	}
4688 
4689 	return 0;
4690 }
4691 
4692 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4693 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4694 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2)
4695 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4696 
4697 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4698 					    int bl_idx)
4699 {
4700 	struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx];
4701 
4702 	if (caps->caps_valid)
4703 		return;
4704 
4705 #if defined(CONFIG_ACPI)
4706 	amdgpu_acpi_get_backlight_caps(caps);
4707 
4708 	/* validate the firmware value is sane */
4709 	if (caps->caps_valid) {
4710 		int spread = caps->max_input_signal - caps->min_input_signal;
4711 
4712 		if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4713 		    caps->min_input_signal < 0 ||
4714 		    spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4715 		    spread < AMDGPU_DM_MIN_SPREAD) {
4716 			DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n",
4717 				      caps->min_input_signal, caps->max_input_signal);
4718 			caps->caps_valid = false;
4719 		}
4720 	}
4721 
4722 	if (!caps->caps_valid) {
4723 		caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4724 		caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4725 		caps->caps_valid = true;
4726 	}
4727 #else
4728 	if (caps->aux_support)
4729 		return;
4730 
4731 	caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4732 	caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4733 	caps->caps_valid = true;
4734 #endif
4735 }
4736 
4737 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4738 				unsigned int *min, unsigned int *max)
4739 {
4740 	if (!caps)
4741 		return 0;
4742 
4743 	if (caps->aux_support) {
4744 		// Firmware limits are in nits, DC API wants millinits.
4745 		*max = 1000 * caps->aux_max_input_signal;
4746 		*min = 1000 * caps->aux_min_input_signal;
4747 	} else {
4748 		// Firmware limits are 8-bit, PWM control is 16-bit.
4749 		*max = 0x101 * caps->max_input_signal;
4750 		*min = 0x101 * caps->min_input_signal;
4751 	}
4752 	return 1;
4753 }
4754 
4755 /* Rescale from [min..max] to [0..MAX_BACKLIGHT_LEVEL] */
4756 static inline u32 scale_input_to_fw(int min, int max, u64 input)
4757 {
4758 	return DIV_ROUND_CLOSEST_ULL(input * MAX_BACKLIGHT_LEVEL, max - min);
4759 }
4760 
4761 /* Rescale from [0..MAX_BACKLIGHT_LEVEL] to [min..max] */
4762 static inline u32 scale_fw_to_input(int min, int max, u64 input)
4763 {
4764 	return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), MAX_BACKLIGHT_LEVEL);
4765 }
4766 
4767 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps,
4768 				      unsigned int min, unsigned int max,
4769 				      uint32_t *user_brightness)
4770 {
4771 	u32 brightness = scale_input_to_fw(min, max, *user_brightness);
4772 	u8 prev_signal = 0, prev_lum = 0;
4773 	int i = 0;
4774 
4775 	if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)
4776 		return;
4777 
4778 	if (!caps->data_points)
4779 		return;
4780 
4781 	/* choose start to run less interpolation steps */
4782 	if (caps->luminance_data[caps->data_points/2].input_signal > brightness)
4783 		i = caps->data_points/2;
4784 	do {
4785 		u8 signal = caps->luminance_data[i].input_signal;
4786 		u8 lum = caps->luminance_data[i].luminance;
4787 
4788 		/*
4789 		 * brightness == signal: luminance is percent numerator
4790 		 * brightness < signal: interpolate between previous and current luminance numerator
4791 		 * brightness > signal: find next data point
4792 		 */
4793 		if (brightness > signal) {
4794 			prev_signal = signal;
4795 			prev_lum = lum;
4796 			i++;
4797 			continue;
4798 		}
4799 		if (brightness < signal)
4800 			lum = prev_lum + DIV_ROUND_CLOSEST((lum - prev_lum) *
4801 							   (brightness - prev_signal),
4802 							   signal - prev_signal);
4803 		*user_brightness = scale_fw_to_input(min, max,
4804 						     DIV_ROUND_CLOSEST(lum * brightness, 101));
4805 		return;
4806 	} while (i < caps->data_points);
4807 }
4808 
4809 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
4810 					uint32_t brightness)
4811 {
4812 	unsigned int min, max;
4813 
4814 	if (!get_brightness_range(caps, &min, &max))
4815 		return brightness;
4816 
4817 	convert_custom_brightness(caps, min, max, &brightness);
4818 
4819 	// Rescale 0..max to min..max
4820 	return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max);
4821 }
4822 
4823 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
4824 				      uint32_t brightness)
4825 {
4826 	unsigned int min, max;
4827 
4828 	if (!get_brightness_range(caps, &min, &max))
4829 		return brightness;
4830 
4831 	if (brightness < min)
4832 		return 0;
4833 	// Rescale min..max to 0..max
4834 	return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min),
4835 				 max - min);
4836 }
4837 
4838 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
4839 					 int bl_idx,
4840 					 u32 user_brightness)
4841 {
4842 	struct amdgpu_dm_backlight_caps *caps;
4843 	struct dc_link *link;
4844 	u32 brightness;
4845 	bool rc, reallow_idle = false;
4846 
4847 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4848 	caps = &dm->backlight_caps[bl_idx];
4849 
4850 	dm->brightness[bl_idx] = user_brightness;
4851 	/* update scratch register */
4852 	if (bl_idx == 0)
4853 		amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
4854 	brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]);
4855 	link = (struct dc_link *)dm->backlight_link[bl_idx];
4856 
4857 	/* Change brightness based on AUX property */
4858 	mutex_lock(&dm->dc_lock);
4859 	if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) {
4860 		dc_allow_idle_optimizations(dm->dc, false);
4861 		reallow_idle = true;
4862 	}
4863 
4864 	if (trace_amdgpu_dm_brightness_enabled()) {
4865 		trace_amdgpu_dm_brightness(__builtin_return_address(0),
4866 					   user_brightness,
4867 					   brightness,
4868 					   caps->aux_support,
4869 					   power_supply_is_system_supplied() > 0);
4870 	}
4871 
4872 	if (caps->aux_support) {
4873 		rc = dc_link_set_backlight_level_nits(link, true, brightness,
4874 						      AUX_BL_DEFAULT_TRANSITION_TIME_MS);
4875 		if (!rc)
4876 			DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
4877 	} else {
4878 		struct set_backlight_level_params backlight_level_params = { 0 };
4879 
4880 		backlight_level_params.backlight_pwm_u16_16 = brightness;
4881 		backlight_level_params.transition_time_in_ms = 0;
4882 
4883 		rc = dc_link_set_backlight_level(link, &backlight_level_params);
4884 		if (!rc)
4885 			DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
4886 	}
4887 
4888 	if (dm->dc->caps.ips_support && reallow_idle)
4889 		dc_allow_idle_optimizations(dm->dc, true);
4890 
4891 	mutex_unlock(&dm->dc_lock);
4892 
4893 	if (rc)
4894 		dm->actual_brightness[bl_idx] = user_brightness;
4895 }
4896 
4897 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
4898 {
4899 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4900 	int i;
4901 
4902 	for (i = 0; i < dm->num_of_edps; i++) {
4903 		if (bd == dm->backlight_dev[i])
4904 			break;
4905 	}
4906 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4907 		i = 0;
4908 	amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
4909 
4910 	return 0;
4911 }
4912 
4913 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
4914 					 int bl_idx)
4915 {
4916 	int ret;
4917 	struct amdgpu_dm_backlight_caps caps;
4918 	struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
4919 
4920 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4921 	caps = dm->backlight_caps[bl_idx];
4922 
4923 	if (caps.aux_support) {
4924 		u32 avg, peak;
4925 		bool rc;
4926 
4927 		rc = dc_link_get_backlight_level_nits(link, &avg, &peak);
4928 		if (!rc)
4929 			return dm->brightness[bl_idx];
4930 		return convert_brightness_to_user(&caps, avg);
4931 	}
4932 
4933 	ret = dc_link_get_backlight_level(link);
4934 
4935 	if (ret == DC_ERROR_UNEXPECTED)
4936 		return dm->brightness[bl_idx];
4937 
4938 	return convert_brightness_to_user(&caps, ret);
4939 }
4940 
4941 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
4942 {
4943 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4944 	int i;
4945 
4946 	for (i = 0; i < dm->num_of_edps; i++) {
4947 		if (bd == dm->backlight_dev[i])
4948 			break;
4949 	}
4950 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4951 		i = 0;
4952 	return amdgpu_dm_backlight_get_level(dm, i);
4953 }
4954 
4955 static const struct backlight_ops amdgpu_dm_backlight_ops = {
4956 	.options = BL_CORE_SUSPENDRESUME,
4957 	.get_brightness = amdgpu_dm_backlight_get_brightness,
4958 	.update_status	= amdgpu_dm_backlight_update_status,
4959 };
4960 
4961 static void
4962 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector)
4963 {
4964 	struct drm_device *drm = aconnector->base.dev;
4965 	struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
4966 	struct backlight_properties props = { 0 };
4967 	struct amdgpu_dm_backlight_caps *caps;
4968 	char bl_name[16];
4969 	int min, max;
4970 
4971 	if (aconnector->bl_idx == -1)
4972 		return;
4973 
4974 	if (!acpi_video_backlight_use_native()) {
4975 		drm_info(drm, "Skipping amdgpu DM backlight registration\n");
4976 		/* Try registering an ACPI video backlight device instead. */
4977 		acpi_video_register_backlight();
4978 		return;
4979 	}
4980 
4981 	caps = &dm->backlight_caps[aconnector->bl_idx];
4982 	if (get_brightness_range(caps, &min, &max)) {
4983 		if (power_supply_is_system_supplied() > 0)
4984 			props.brightness = (max - min) * DIV_ROUND_CLOSEST(caps->ac_level, 100);
4985 		else
4986 			props.brightness = (max - min) * DIV_ROUND_CLOSEST(caps->dc_level, 100);
4987 		/* min is zero, so max needs to be adjusted */
4988 		props.max_brightness = max - min;
4989 		drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max,
4990 			caps->ac_level, caps->dc_level);
4991 	} else
4992 		props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL;
4993 
4994 	if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE))
4995 		drm_info(drm, "Using custom brightness curve\n");
4996 	props.type = BACKLIGHT_RAW;
4997 
4998 	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
4999 		 drm->primary->index + aconnector->bl_idx);
5000 
5001 	dm->backlight_dev[aconnector->bl_idx] =
5002 		backlight_device_register(bl_name, aconnector->base.kdev, dm,
5003 					  &amdgpu_dm_backlight_ops, &props);
5004 	dm->brightness[aconnector->bl_idx] = props.brightness;
5005 
5006 	if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) {
5007 		drm_err(drm, "DM: Backlight registration failed!\n");
5008 		dm->backlight_dev[aconnector->bl_idx] = NULL;
5009 	} else
5010 		drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name);
5011 }
5012 
5013 static int initialize_plane(struct amdgpu_display_manager *dm,
5014 			    struct amdgpu_mode_info *mode_info, int plane_id,
5015 			    enum drm_plane_type plane_type,
5016 			    const struct dc_plane_cap *plane_cap)
5017 {
5018 	struct drm_plane *plane;
5019 	unsigned long possible_crtcs;
5020 	int ret = 0;
5021 
5022 	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
5023 	if (!plane) {
5024 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n");
5025 		return -ENOMEM;
5026 	}
5027 	plane->type = plane_type;
5028 
5029 	/*
5030 	 * HACK: IGT tests expect that the primary plane for a CRTC
5031 	 * can only have one possible CRTC. Only expose support for
5032 	 * any CRTC if they're not going to be used as a primary plane
5033 	 * for a CRTC - like overlay or underlay planes.
5034 	 */
5035 	possible_crtcs = 1 << plane_id;
5036 	if (plane_id >= dm->dc->caps.max_streams)
5037 		possible_crtcs = 0xff;
5038 
5039 	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
5040 
5041 	if (ret) {
5042 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n");
5043 		kfree(plane);
5044 		return ret;
5045 	}
5046 
5047 	if (mode_info)
5048 		mode_info->planes[plane_id] = plane;
5049 
5050 	return ret;
5051 }
5052 
5053 
5054 static void setup_backlight_device(struct amdgpu_display_manager *dm,
5055 				   struct amdgpu_dm_connector *aconnector)
5056 {
5057 	struct dc_link *link = aconnector->dc_link;
5058 	int bl_idx = dm->num_of_edps;
5059 
5060 	if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
5061 	    link->type == dc_connection_none)
5062 		return;
5063 
5064 	if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
5065 		drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
5066 		return;
5067 	}
5068 
5069 	aconnector->bl_idx = bl_idx;
5070 
5071 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5072 	dm->backlight_link[bl_idx] = link;
5073 	dm->num_of_edps++;
5074 
5075 	update_connector_ext_caps(aconnector);
5076 }
5077 
5078 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
5079 
5080 /*
5081  * In this architecture, the association
5082  * connector -> encoder -> crtc
5083  * id not really requried. The crtc and connector will hold the
5084  * display_index as an abstraction to use with DAL component
5085  *
5086  * Returns 0 on success
5087  */
5088 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
5089 {
5090 	struct amdgpu_display_manager *dm = &adev->dm;
5091 	s32 i;
5092 	struct amdgpu_dm_connector *aconnector = NULL;
5093 	struct amdgpu_encoder *aencoder = NULL;
5094 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5095 	u32 link_cnt;
5096 	s32 primary_planes;
5097 	enum dc_connection_type new_connection_type = dc_connection_none;
5098 	const struct dc_plane_cap *plane;
5099 	bool psr_feature_enabled = false;
5100 	bool replay_feature_enabled = false;
5101 	int max_overlay = dm->dc->caps.max_slave_planes;
5102 
5103 	dm->display_indexes_num = dm->dc->caps.max_streams;
5104 	/* Update the actual used number of crtc */
5105 	adev->mode_info.num_crtc = adev->dm.display_indexes_num;
5106 
5107 	amdgpu_dm_set_irq_funcs(adev);
5108 
5109 	link_cnt = dm->dc->caps.max_links;
5110 	if (amdgpu_dm_mode_config_init(dm->adev)) {
5111 		drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n");
5112 		return -EINVAL;
5113 	}
5114 
5115 	/* There is one primary plane per CRTC */
5116 	primary_planes = dm->dc->caps.max_streams;
5117 	if (primary_planes > AMDGPU_MAX_PLANES) {
5118 		drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n");
5119 		return -EINVAL;
5120 	}
5121 
5122 	/*
5123 	 * Initialize primary planes, implicit planes for legacy IOCTLS.
5124 	 * Order is reversed to match iteration order in atomic check.
5125 	 */
5126 	for (i = (primary_planes - 1); i >= 0; i--) {
5127 		plane = &dm->dc->caps.planes[i];
5128 
5129 		if (initialize_plane(dm, mode_info, i,
5130 				     DRM_PLANE_TYPE_PRIMARY, plane)) {
5131 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n");
5132 			goto fail;
5133 		}
5134 	}
5135 
5136 	/*
5137 	 * Initialize overlay planes, index starting after primary planes.
5138 	 * These planes have a higher DRM index than the primary planes since
5139 	 * they should be considered as having a higher z-order.
5140 	 * Order is reversed to match iteration order in atomic check.
5141 	 *
5142 	 * Only support DCN for now, and only expose one so we don't encourage
5143 	 * userspace to use up all the pipes.
5144 	 */
5145 	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
5146 		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
5147 
5148 		/* Do not create overlay if MPO disabled */
5149 		if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
5150 			break;
5151 
5152 		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
5153 			continue;
5154 
5155 		if (!plane->pixel_format_support.argb8888)
5156 			continue;
5157 
5158 		if (max_overlay-- == 0)
5159 			break;
5160 
5161 		if (initialize_plane(dm, NULL, primary_planes + i,
5162 				     DRM_PLANE_TYPE_OVERLAY, plane)) {
5163 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n");
5164 			goto fail;
5165 		}
5166 	}
5167 
5168 	for (i = 0; i < dm->dc->caps.max_streams; i++)
5169 		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
5170 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n");
5171 			goto fail;
5172 		}
5173 
5174 	/* Use Outbox interrupt */
5175 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5176 	case IP_VERSION(3, 0, 0):
5177 	case IP_VERSION(3, 1, 2):
5178 	case IP_VERSION(3, 1, 3):
5179 	case IP_VERSION(3, 1, 4):
5180 	case IP_VERSION(3, 1, 5):
5181 	case IP_VERSION(3, 1, 6):
5182 	case IP_VERSION(3, 2, 0):
5183 	case IP_VERSION(3, 2, 1):
5184 	case IP_VERSION(2, 1, 0):
5185 	case IP_VERSION(3, 5, 0):
5186 	case IP_VERSION(3, 5, 1):
5187 	case IP_VERSION(3, 6, 0):
5188 	case IP_VERSION(4, 0, 1):
5189 		if (register_outbox_irq_handlers(dm->adev)) {
5190 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5191 			goto fail;
5192 		}
5193 		break;
5194 	default:
5195 		DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
5196 			      amdgpu_ip_version(adev, DCE_HWIP, 0));
5197 	}
5198 
5199 	/* Determine whether to enable PSR support by default. */
5200 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
5201 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5202 		case IP_VERSION(3, 1, 2):
5203 		case IP_VERSION(3, 1, 3):
5204 		case IP_VERSION(3, 1, 4):
5205 		case IP_VERSION(3, 1, 5):
5206 		case IP_VERSION(3, 1, 6):
5207 		case IP_VERSION(3, 2, 0):
5208 		case IP_VERSION(3, 2, 1):
5209 		case IP_VERSION(3, 5, 0):
5210 		case IP_VERSION(3, 5, 1):
5211 		case IP_VERSION(3, 6, 0):
5212 		case IP_VERSION(4, 0, 1):
5213 			psr_feature_enabled = true;
5214 			break;
5215 		default:
5216 			psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
5217 			break;
5218 		}
5219 	}
5220 
5221 	/* Determine whether to enable Replay support by default. */
5222 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) {
5223 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5224 		case IP_VERSION(3, 1, 4):
5225 		case IP_VERSION(3, 2, 0):
5226 		case IP_VERSION(3, 2, 1):
5227 		case IP_VERSION(3, 5, 0):
5228 		case IP_VERSION(3, 5, 1):
5229 		case IP_VERSION(3, 6, 0):
5230 			replay_feature_enabled = true;
5231 			break;
5232 
5233 		default:
5234 			replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK;
5235 			break;
5236 		}
5237 	}
5238 
5239 	if (link_cnt > MAX_LINKS) {
5240 		drm_err(adev_to_drm(adev),
5241 			"KMS: Cannot support more than %d display indexes\n",
5242 				MAX_LINKS);
5243 		goto fail;
5244 	}
5245 
5246 	/* loops over all connectors on the board */
5247 	for (i = 0; i < link_cnt; i++) {
5248 		struct dc_link *link = NULL;
5249 
5250 		link = dc_get_link_at_index(dm->dc, i);
5251 
5252 		if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) {
5253 			struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL);
5254 
5255 			if (!wbcon) {
5256 				drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n");
5257 				continue;
5258 			}
5259 
5260 			if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) {
5261 				drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n");
5262 				kfree(wbcon);
5263 				continue;
5264 			}
5265 
5266 			link->psr_settings.psr_feature_enabled = false;
5267 			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
5268 
5269 			continue;
5270 		}
5271 
5272 		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
5273 		if (!aconnector)
5274 			goto fail;
5275 
5276 		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
5277 		if (!aencoder)
5278 			goto fail;
5279 
5280 		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
5281 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n");
5282 			goto fail;
5283 		}
5284 
5285 		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
5286 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n");
5287 			goto fail;
5288 		}
5289 
5290 		if (dm->hpd_rx_offload_wq)
5291 			dm->hpd_rx_offload_wq[aconnector->base.index].aconnector =
5292 				aconnector;
5293 
5294 		if (!dc_link_detect_connection_type(link, &new_connection_type))
5295 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
5296 
5297 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
5298 			emulated_link_detect(link);
5299 			amdgpu_dm_update_connector_after_detect(aconnector);
5300 		} else {
5301 			bool ret = false;
5302 
5303 			mutex_lock(&dm->dc_lock);
5304 			dc_exit_ips_for_hw_access(dm->dc);
5305 			ret = dc_link_detect(link, DETECT_REASON_BOOT);
5306 			mutex_unlock(&dm->dc_lock);
5307 
5308 			if (ret) {
5309 				amdgpu_dm_update_connector_after_detect(aconnector);
5310 				setup_backlight_device(dm, aconnector);
5311 
5312 				/* Disable PSR if Replay can be enabled */
5313 				if (replay_feature_enabled)
5314 					if (amdgpu_dm_set_replay_caps(link, aconnector))
5315 						psr_feature_enabled = false;
5316 
5317 				if (psr_feature_enabled) {
5318 					amdgpu_dm_set_psr_caps(link);
5319 					drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n",
5320 						 link->psr_settings.psr_feature_enabled,
5321 						 link->psr_settings.psr_version,
5322 						 link->dpcd_caps.psr_info.psr_version,
5323 						 link->dpcd_caps.psr_info.psr_dpcd_caps.raw,
5324 						 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap);
5325 				}
5326 			}
5327 		}
5328 		amdgpu_set_panel_orientation(&aconnector->base);
5329 	}
5330 
5331 	/* Software is initialized. Now we can register interrupt handlers. */
5332 	switch (adev->asic_type) {
5333 #if defined(CONFIG_DRM_AMD_DC_SI)
5334 	case CHIP_TAHITI:
5335 	case CHIP_PITCAIRN:
5336 	case CHIP_VERDE:
5337 	case CHIP_OLAND:
5338 		if (dce60_register_irq_handlers(dm->adev)) {
5339 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5340 			goto fail;
5341 		}
5342 		break;
5343 #endif
5344 	case CHIP_BONAIRE:
5345 	case CHIP_HAWAII:
5346 	case CHIP_KAVERI:
5347 	case CHIP_KABINI:
5348 	case CHIP_MULLINS:
5349 	case CHIP_TONGA:
5350 	case CHIP_FIJI:
5351 	case CHIP_CARRIZO:
5352 	case CHIP_STONEY:
5353 	case CHIP_POLARIS11:
5354 	case CHIP_POLARIS10:
5355 	case CHIP_POLARIS12:
5356 	case CHIP_VEGAM:
5357 	case CHIP_VEGA10:
5358 	case CHIP_VEGA12:
5359 	case CHIP_VEGA20:
5360 		if (dce110_register_irq_handlers(dm->adev)) {
5361 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5362 			goto fail;
5363 		}
5364 		break;
5365 	default:
5366 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5367 		case IP_VERSION(1, 0, 0):
5368 		case IP_VERSION(1, 0, 1):
5369 		case IP_VERSION(2, 0, 2):
5370 		case IP_VERSION(2, 0, 3):
5371 		case IP_VERSION(2, 0, 0):
5372 		case IP_VERSION(2, 1, 0):
5373 		case IP_VERSION(3, 0, 0):
5374 		case IP_VERSION(3, 0, 2):
5375 		case IP_VERSION(3, 0, 3):
5376 		case IP_VERSION(3, 0, 1):
5377 		case IP_VERSION(3, 1, 2):
5378 		case IP_VERSION(3, 1, 3):
5379 		case IP_VERSION(3, 1, 4):
5380 		case IP_VERSION(3, 1, 5):
5381 		case IP_VERSION(3, 1, 6):
5382 		case IP_VERSION(3, 2, 0):
5383 		case IP_VERSION(3, 2, 1):
5384 		case IP_VERSION(3, 5, 0):
5385 		case IP_VERSION(3, 5, 1):
5386 		case IP_VERSION(3, 6, 0):
5387 		case IP_VERSION(4, 0, 1):
5388 			if (dcn10_register_irq_handlers(dm->adev)) {
5389 				drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5390 				goto fail;
5391 			}
5392 			break;
5393 		default:
5394 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n",
5395 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5396 			goto fail;
5397 		}
5398 		break;
5399 	}
5400 
5401 	return 0;
5402 fail:
5403 	kfree(aencoder);
5404 	kfree(aconnector);
5405 
5406 	return -EINVAL;
5407 }
5408 
5409 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
5410 {
5411 	drm_atomic_private_obj_fini(&dm->atomic_obj);
5412 }
5413 
5414 /******************************************************************************
5415  * amdgpu_display_funcs functions
5416  *****************************************************************************/
5417 
5418 /*
5419  * dm_bandwidth_update - program display watermarks
5420  *
5421  * @adev: amdgpu_device pointer
5422  *
5423  * Calculate and program the display watermarks and line buffer allocation.
5424  */
5425 static void dm_bandwidth_update(struct amdgpu_device *adev)
5426 {
5427 	/* TODO: implement later */
5428 }
5429 
5430 static const struct amdgpu_display_funcs dm_display_funcs = {
5431 	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
5432 	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
5433 	.backlight_set_level = NULL, /* never called for DC */
5434 	.backlight_get_level = NULL, /* never called for DC */
5435 	.hpd_sense = NULL,/* called unconditionally */
5436 	.hpd_set_polarity = NULL, /* called unconditionally */
5437 	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
5438 	.page_flip_get_scanoutpos =
5439 		dm_crtc_get_scanoutpos,/* called unconditionally */
5440 	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
5441 	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
5442 };
5443 
5444 #if defined(CONFIG_DEBUG_KERNEL_DC)
5445 
5446 static ssize_t s3_debug_store(struct device *device,
5447 			      struct device_attribute *attr,
5448 			      const char *buf,
5449 			      size_t count)
5450 {
5451 	int ret;
5452 	int s3_state;
5453 	struct drm_device *drm_dev = dev_get_drvdata(device);
5454 	struct amdgpu_device *adev = drm_to_adev(drm_dev);
5455 	struct amdgpu_ip_block *ip_block;
5456 
5457 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE);
5458 	if (!ip_block)
5459 		return -EINVAL;
5460 
5461 	ret = kstrtoint(buf, 0, &s3_state);
5462 
5463 	if (ret == 0) {
5464 		if (s3_state) {
5465 			dm_resume(ip_block);
5466 			drm_kms_helper_hotplug_event(adev_to_drm(adev));
5467 		} else
5468 			dm_suspend(ip_block);
5469 	}
5470 
5471 	return ret == 0 ? count : 0;
5472 }
5473 
5474 DEVICE_ATTR_WO(s3_debug);
5475 
5476 #endif
5477 
5478 static int dm_init_microcode(struct amdgpu_device *adev)
5479 {
5480 	char *fw_name_dmub;
5481 	int r;
5482 
5483 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5484 	case IP_VERSION(2, 1, 0):
5485 		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
5486 		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
5487 			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
5488 		break;
5489 	case IP_VERSION(3, 0, 0):
5490 		if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0))
5491 			fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
5492 		else
5493 			fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
5494 		break;
5495 	case IP_VERSION(3, 0, 1):
5496 		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
5497 		break;
5498 	case IP_VERSION(3, 0, 2):
5499 		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
5500 		break;
5501 	case IP_VERSION(3, 0, 3):
5502 		fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
5503 		break;
5504 	case IP_VERSION(3, 1, 2):
5505 	case IP_VERSION(3, 1, 3):
5506 		fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
5507 		break;
5508 	case IP_VERSION(3, 1, 4):
5509 		fw_name_dmub = FIRMWARE_DCN_314_DMUB;
5510 		break;
5511 	case IP_VERSION(3, 1, 5):
5512 		fw_name_dmub = FIRMWARE_DCN_315_DMUB;
5513 		break;
5514 	case IP_VERSION(3, 1, 6):
5515 		fw_name_dmub = FIRMWARE_DCN316_DMUB;
5516 		break;
5517 	case IP_VERSION(3, 2, 0):
5518 		fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
5519 		break;
5520 	case IP_VERSION(3, 2, 1):
5521 		fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
5522 		break;
5523 	case IP_VERSION(3, 5, 0):
5524 		fw_name_dmub = FIRMWARE_DCN_35_DMUB;
5525 		break;
5526 	case IP_VERSION(3, 5, 1):
5527 		fw_name_dmub = FIRMWARE_DCN_351_DMUB;
5528 		break;
5529 	case IP_VERSION(3, 6, 0):
5530 		fw_name_dmub = FIRMWARE_DCN_36_DMUB;
5531 		break;
5532 	case IP_VERSION(4, 0, 1):
5533 		fw_name_dmub = FIRMWARE_DCN_401_DMUB;
5534 		break;
5535 	default:
5536 		/* ASIC doesn't support DMUB. */
5537 		return 0;
5538 	}
5539 	r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED,
5540 				 "%s", fw_name_dmub);
5541 	return r;
5542 }
5543 
5544 static int dm_early_init(struct amdgpu_ip_block *ip_block)
5545 {
5546 	struct amdgpu_device *adev = ip_block->adev;
5547 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5548 	struct atom_context *ctx = mode_info->atom_context;
5549 	int index = GetIndexIntoMasterTable(DATA, Object_Header);
5550 	u16 data_offset;
5551 
5552 	/* if there is no object header, skip DM */
5553 	if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
5554 		adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
5555 		drm_info(adev_to_drm(adev), "No object header, skipping DM\n");
5556 		return -ENOENT;
5557 	}
5558 
5559 	switch (adev->asic_type) {
5560 #if defined(CONFIG_DRM_AMD_DC_SI)
5561 	case CHIP_TAHITI:
5562 	case CHIP_PITCAIRN:
5563 	case CHIP_VERDE:
5564 		adev->mode_info.num_crtc = 6;
5565 		adev->mode_info.num_hpd = 6;
5566 		adev->mode_info.num_dig = 6;
5567 		break;
5568 	case CHIP_OLAND:
5569 		adev->mode_info.num_crtc = 2;
5570 		adev->mode_info.num_hpd = 2;
5571 		adev->mode_info.num_dig = 2;
5572 		break;
5573 #endif
5574 	case CHIP_BONAIRE:
5575 	case CHIP_HAWAII:
5576 		adev->mode_info.num_crtc = 6;
5577 		adev->mode_info.num_hpd = 6;
5578 		adev->mode_info.num_dig = 6;
5579 		break;
5580 	case CHIP_KAVERI:
5581 		adev->mode_info.num_crtc = 4;
5582 		adev->mode_info.num_hpd = 6;
5583 		adev->mode_info.num_dig = 7;
5584 		break;
5585 	case CHIP_KABINI:
5586 	case CHIP_MULLINS:
5587 		adev->mode_info.num_crtc = 2;
5588 		adev->mode_info.num_hpd = 6;
5589 		adev->mode_info.num_dig = 6;
5590 		break;
5591 	case CHIP_FIJI:
5592 	case CHIP_TONGA:
5593 		adev->mode_info.num_crtc = 6;
5594 		adev->mode_info.num_hpd = 6;
5595 		adev->mode_info.num_dig = 7;
5596 		break;
5597 	case CHIP_CARRIZO:
5598 		adev->mode_info.num_crtc = 3;
5599 		adev->mode_info.num_hpd = 6;
5600 		adev->mode_info.num_dig = 9;
5601 		break;
5602 	case CHIP_STONEY:
5603 		adev->mode_info.num_crtc = 2;
5604 		adev->mode_info.num_hpd = 6;
5605 		adev->mode_info.num_dig = 9;
5606 		break;
5607 	case CHIP_POLARIS11:
5608 	case CHIP_POLARIS12:
5609 		adev->mode_info.num_crtc = 5;
5610 		adev->mode_info.num_hpd = 5;
5611 		adev->mode_info.num_dig = 5;
5612 		break;
5613 	case CHIP_POLARIS10:
5614 	case CHIP_VEGAM:
5615 		adev->mode_info.num_crtc = 6;
5616 		adev->mode_info.num_hpd = 6;
5617 		adev->mode_info.num_dig = 6;
5618 		break;
5619 	case CHIP_VEGA10:
5620 	case CHIP_VEGA12:
5621 	case CHIP_VEGA20:
5622 		adev->mode_info.num_crtc = 6;
5623 		adev->mode_info.num_hpd = 6;
5624 		adev->mode_info.num_dig = 6;
5625 		break;
5626 	default:
5627 
5628 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5629 		case IP_VERSION(2, 0, 2):
5630 		case IP_VERSION(3, 0, 0):
5631 			adev->mode_info.num_crtc = 6;
5632 			adev->mode_info.num_hpd = 6;
5633 			adev->mode_info.num_dig = 6;
5634 			break;
5635 		case IP_VERSION(2, 0, 0):
5636 		case IP_VERSION(3, 0, 2):
5637 			adev->mode_info.num_crtc = 5;
5638 			adev->mode_info.num_hpd = 5;
5639 			adev->mode_info.num_dig = 5;
5640 			break;
5641 		case IP_VERSION(2, 0, 3):
5642 		case IP_VERSION(3, 0, 3):
5643 			adev->mode_info.num_crtc = 2;
5644 			adev->mode_info.num_hpd = 2;
5645 			adev->mode_info.num_dig = 2;
5646 			break;
5647 		case IP_VERSION(1, 0, 0):
5648 		case IP_VERSION(1, 0, 1):
5649 		case IP_VERSION(3, 0, 1):
5650 		case IP_VERSION(2, 1, 0):
5651 		case IP_VERSION(3, 1, 2):
5652 		case IP_VERSION(3, 1, 3):
5653 		case IP_VERSION(3, 1, 4):
5654 		case IP_VERSION(3, 1, 5):
5655 		case IP_VERSION(3, 1, 6):
5656 		case IP_VERSION(3, 2, 0):
5657 		case IP_VERSION(3, 2, 1):
5658 		case IP_VERSION(3, 5, 0):
5659 		case IP_VERSION(3, 5, 1):
5660 		case IP_VERSION(3, 6, 0):
5661 		case IP_VERSION(4, 0, 1):
5662 			adev->mode_info.num_crtc = 4;
5663 			adev->mode_info.num_hpd = 4;
5664 			adev->mode_info.num_dig = 4;
5665 			break;
5666 		default:
5667 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n",
5668 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5669 			return -EINVAL;
5670 		}
5671 		break;
5672 	}
5673 
5674 	if (adev->mode_info.funcs == NULL)
5675 		adev->mode_info.funcs = &dm_display_funcs;
5676 
5677 	/*
5678 	 * Note: Do NOT change adev->audio_endpt_rreg and
5679 	 * adev->audio_endpt_wreg because they are initialised in
5680 	 * amdgpu_device_init()
5681 	 */
5682 #if defined(CONFIG_DEBUG_KERNEL_DC)
5683 	device_create_file(
5684 		adev_to_drm(adev)->dev,
5685 		&dev_attr_s3_debug);
5686 #endif
5687 	adev->dc_enabled = true;
5688 
5689 	return dm_init_microcode(adev);
5690 }
5691 
5692 static bool modereset_required(struct drm_crtc_state *crtc_state)
5693 {
5694 	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
5695 }
5696 
5697 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
5698 {
5699 	drm_encoder_cleanup(encoder);
5700 	kfree(encoder);
5701 }
5702 
5703 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
5704 	.destroy = amdgpu_dm_encoder_destroy,
5705 };
5706 
5707 static int
5708 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
5709 			    const enum surface_pixel_format format,
5710 			    enum dc_color_space *color_space)
5711 {
5712 	bool full_range;
5713 
5714 	*color_space = COLOR_SPACE_SRGB;
5715 
5716 	/* DRM color properties only affect non-RGB formats. */
5717 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
5718 		return 0;
5719 
5720 	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
5721 
5722 	switch (plane_state->color_encoding) {
5723 	case DRM_COLOR_YCBCR_BT601:
5724 		if (full_range)
5725 			*color_space = COLOR_SPACE_YCBCR601;
5726 		else
5727 			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
5728 		break;
5729 
5730 	case DRM_COLOR_YCBCR_BT709:
5731 		if (full_range)
5732 			*color_space = COLOR_SPACE_YCBCR709;
5733 		else
5734 			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
5735 		break;
5736 
5737 	case DRM_COLOR_YCBCR_BT2020:
5738 		if (full_range)
5739 			*color_space = COLOR_SPACE_2020_YCBCR_FULL;
5740 		else
5741 			*color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
5742 		break;
5743 
5744 	default:
5745 		return -EINVAL;
5746 	}
5747 
5748 	return 0;
5749 }
5750 
5751 static int
5752 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
5753 			    const struct drm_plane_state *plane_state,
5754 			    const u64 tiling_flags,
5755 			    struct dc_plane_info *plane_info,
5756 			    struct dc_plane_address *address,
5757 			    bool tmz_surface)
5758 {
5759 	const struct drm_framebuffer *fb = plane_state->fb;
5760 	const struct amdgpu_framebuffer *afb =
5761 		to_amdgpu_framebuffer(plane_state->fb);
5762 	int ret;
5763 
5764 	memset(plane_info, 0, sizeof(*plane_info));
5765 
5766 	switch (fb->format->format) {
5767 	case DRM_FORMAT_C8:
5768 		plane_info->format =
5769 			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
5770 		break;
5771 	case DRM_FORMAT_RGB565:
5772 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
5773 		break;
5774 	case DRM_FORMAT_XRGB8888:
5775 	case DRM_FORMAT_ARGB8888:
5776 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
5777 		break;
5778 	case DRM_FORMAT_XRGB2101010:
5779 	case DRM_FORMAT_ARGB2101010:
5780 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
5781 		break;
5782 	case DRM_FORMAT_XBGR2101010:
5783 	case DRM_FORMAT_ABGR2101010:
5784 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
5785 		break;
5786 	case DRM_FORMAT_XBGR8888:
5787 	case DRM_FORMAT_ABGR8888:
5788 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
5789 		break;
5790 	case DRM_FORMAT_NV21:
5791 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
5792 		break;
5793 	case DRM_FORMAT_NV12:
5794 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
5795 		break;
5796 	case DRM_FORMAT_P010:
5797 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
5798 		break;
5799 	case DRM_FORMAT_XRGB16161616F:
5800 	case DRM_FORMAT_ARGB16161616F:
5801 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
5802 		break;
5803 	case DRM_FORMAT_XBGR16161616F:
5804 	case DRM_FORMAT_ABGR16161616F:
5805 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
5806 		break;
5807 	case DRM_FORMAT_XRGB16161616:
5808 	case DRM_FORMAT_ARGB16161616:
5809 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
5810 		break;
5811 	case DRM_FORMAT_XBGR16161616:
5812 	case DRM_FORMAT_ABGR16161616:
5813 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
5814 		break;
5815 	default:
5816 		drm_err(adev_to_drm(adev),
5817 			"Unsupported screen format %p4cc\n",
5818 			&fb->format->format);
5819 		return -EINVAL;
5820 	}
5821 
5822 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
5823 	case DRM_MODE_ROTATE_0:
5824 		plane_info->rotation = ROTATION_ANGLE_0;
5825 		break;
5826 	case DRM_MODE_ROTATE_90:
5827 		plane_info->rotation = ROTATION_ANGLE_90;
5828 		break;
5829 	case DRM_MODE_ROTATE_180:
5830 		plane_info->rotation = ROTATION_ANGLE_180;
5831 		break;
5832 	case DRM_MODE_ROTATE_270:
5833 		plane_info->rotation = ROTATION_ANGLE_270;
5834 		break;
5835 	default:
5836 		plane_info->rotation = ROTATION_ANGLE_0;
5837 		break;
5838 	}
5839 
5840 
5841 	plane_info->visible = true;
5842 	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
5843 
5844 	plane_info->layer_index = plane_state->normalized_zpos;
5845 
5846 	ret = fill_plane_color_attributes(plane_state, plane_info->format,
5847 					  &plane_info->color_space);
5848 	if (ret)
5849 		return ret;
5850 
5851 	ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
5852 					   plane_info->rotation, tiling_flags,
5853 					   &plane_info->tiling_info,
5854 					   &plane_info->plane_size,
5855 					   &plane_info->dcc, address,
5856 					   tmz_surface);
5857 	if (ret)
5858 		return ret;
5859 
5860 	amdgpu_dm_plane_fill_blending_from_plane_state(
5861 		plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
5862 		&plane_info->global_alpha, &plane_info->global_alpha_value);
5863 
5864 	return 0;
5865 }
5866 
5867 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
5868 				    struct dc_plane_state *dc_plane_state,
5869 				    struct drm_plane_state *plane_state,
5870 				    struct drm_crtc_state *crtc_state)
5871 {
5872 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5873 	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
5874 	struct dc_scaling_info scaling_info;
5875 	struct dc_plane_info plane_info;
5876 	int ret;
5877 
5878 	ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
5879 	if (ret)
5880 		return ret;
5881 
5882 	dc_plane_state->src_rect = scaling_info.src_rect;
5883 	dc_plane_state->dst_rect = scaling_info.dst_rect;
5884 	dc_plane_state->clip_rect = scaling_info.clip_rect;
5885 	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
5886 
5887 	ret = fill_dc_plane_info_and_addr(adev, plane_state,
5888 					  afb->tiling_flags,
5889 					  &plane_info,
5890 					  &dc_plane_state->address,
5891 					  afb->tmz_surface);
5892 	if (ret)
5893 		return ret;
5894 
5895 	dc_plane_state->format = plane_info.format;
5896 	dc_plane_state->color_space = plane_info.color_space;
5897 	dc_plane_state->format = plane_info.format;
5898 	dc_plane_state->plane_size = plane_info.plane_size;
5899 	dc_plane_state->rotation = plane_info.rotation;
5900 	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
5901 	dc_plane_state->stereo_format = plane_info.stereo_format;
5902 	dc_plane_state->tiling_info = plane_info.tiling_info;
5903 	dc_plane_state->visible = plane_info.visible;
5904 	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
5905 	dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
5906 	dc_plane_state->global_alpha = plane_info.global_alpha;
5907 	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
5908 	dc_plane_state->dcc = plane_info.dcc;
5909 	dc_plane_state->layer_index = plane_info.layer_index;
5910 	dc_plane_state->flip_int_enabled = true;
5911 
5912 	/*
5913 	 * Always set input transfer function, since plane state is refreshed
5914 	 * every time.
5915 	 */
5916 	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state,
5917 						plane_state,
5918 						dc_plane_state);
5919 	if (ret)
5920 		return ret;
5921 
5922 	return 0;
5923 }
5924 
5925 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
5926 				      struct rect *dirty_rect, int32_t x,
5927 				      s32 y, s32 width, s32 height,
5928 				      int *i, bool ffu)
5929 {
5930 	WARN_ON(*i >= DC_MAX_DIRTY_RECTS);
5931 
5932 	dirty_rect->x = x;
5933 	dirty_rect->y = y;
5934 	dirty_rect->width = width;
5935 	dirty_rect->height = height;
5936 
5937 	if (ffu)
5938 		drm_dbg(plane->dev,
5939 			"[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
5940 			plane->base.id, width, height);
5941 	else
5942 		drm_dbg(plane->dev,
5943 			"[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
5944 			plane->base.id, x, y, width, height);
5945 
5946 	(*i)++;
5947 }
5948 
5949 /**
5950  * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
5951  *
5952  * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
5953  *         remote fb
5954  * @old_plane_state: Old state of @plane
5955  * @new_plane_state: New state of @plane
5956  * @crtc_state: New state of CRTC connected to the @plane
5957  * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
5958  * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled.
5959  *             If PSR SU is enabled and damage clips are available, only the regions of the screen
5960  *             that have changed will be updated. If PSR SU is not enabled,
5961  *             or if damage clips are not available, the entire screen will be updated.
5962  * @dirty_regions_changed: dirty regions changed
5963  *
5964  * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
5965  * (referred to as "damage clips" in DRM nomenclature) that require updating on
5966  * the eDP remote buffer. The responsibility of specifying the dirty regions is
5967  * amdgpu_dm's.
5968  *
5969  * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
5970  * plane with regions that require flushing to the eDP remote buffer. In
5971  * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
5972  * implicitly provide damage clips without any client support via the plane
5973  * bounds.
5974  */
5975 static void fill_dc_dirty_rects(struct drm_plane *plane,
5976 				struct drm_plane_state *old_plane_state,
5977 				struct drm_plane_state *new_plane_state,
5978 				struct drm_crtc_state *crtc_state,
5979 				struct dc_flip_addrs *flip_addrs,
5980 				bool is_psr_su,
5981 				bool *dirty_regions_changed)
5982 {
5983 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5984 	struct rect *dirty_rects = flip_addrs->dirty_rects;
5985 	u32 num_clips;
5986 	struct drm_mode_rect *clips;
5987 	bool bb_changed;
5988 	bool fb_changed;
5989 	u32 i = 0;
5990 	*dirty_regions_changed = false;
5991 
5992 	/*
5993 	 * Cursor plane has it's own dirty rect update interface. See
5994 	 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
5995 	 */
5996 	if (plane->type == DRM_PLANE_TYPE_CURSOR)
5997 		return;
5998 
5999 	if (new_plane_state->rotation != DRM_MODE_ROTATE_0)
6000 		goto ffu;
6001 
6002 	num_clips = drm_plane_get_damage_clips_count(new_plane_state);
6003 	clips = drm_plane_get_damage_clips(new_plane_state);
6004 
6005 	if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 &&
6006 						   is_psr_su)))
6007 		goto ffu;
6008 
6009 	if (!dm_crtc_state->mpo_requested) {
6010 		if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
6011 			goto ffu;
6012 
6013 		for (; flip_addrs->dirty_rect_count < num_clips; clips++)
6014 			fill_dc_dirty_rect(new_plane_state->plane,
6015 					   &dirty_rects[flip_addrs->dirty_rect_count],
6016 					   clips->x1, clips->y1,
6017 					   clips->x2 - clips->x1, clips->y2 - clips->y1,
6018 					   &flip_addrs->dirty_rect_count,
6019 					   false);
6020 		return;
6021 	}
6022 
6023 	/*
6024 	 * MPO is requested. Add entire plane bounding box to dirty rects if
6025 	 * flipped to or damaged.
6026 	 *
6027 	 * If plane is moved or resized, also add old bounding box to dirty
6028 	 * rects.
6029 	 */
6030 	fb_changed = old_plane_state->fb->base.id !=
6031 		     new_plane_state->fb->base.id;
6032 	bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
6033 		      old_plane_state->crtc_y != new_plane_state->crtc_y ||
6034 		      old_plane_state->crtc_w != new_plane_state->crtc_w ||
6035 		      old_plane_state->crtc_h != new_plane_state->crtc_h);
6036 
6037 	drm_dbg(plane->dev,
6038 		"[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
6039 		new_plane_state->plane->base.id,
6040 		bb_changed, fb_changed, num_clips);
6041 
6042 	*dirty_regions_changed = bb_changed;
6043 
6044 	if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS)
6045 		goto ffu;
6046 
6047 	if (bb_changed) {
6048 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6049 				   new_plane_state->crtc_x,
6050 				   new_plane_state->crtc_y,
6051 				   new_plane_state->crtc_w,
6052 				   new_plane_state->crtc_h, &i, false);
6053 
6054 		/* Add old plane bounding-box if plane is moved or resized */
6055 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6056 				   old_plane_state->crtc_x,
6057 				   old_plane_state->crtc_y,
6058 				   old_plane_state->crtc_w,
6059 				   old_plane_state->crtc_h, &i, false);
6060 	}
6061 
6062 	if (num_clips) {
6063 		for (; i < num_clips; clips++)
6064 			fill_dc_dirty_rect(new_plane_state->plane,
6065 					   &dirty_rects[i], clips->x1,
6066 					   clips->y1, clips->x2 - clips->x1,
6067 					   clips->y2 - clips->y1, &i, false);
6068 	} else if (fb_changed && !bb_changed) {
6069 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6070 				   new_plane_state->crtc_x,
6071 				   new_plane_state->crtc_y,
6072 				   new_plane_state->crtc_w,
6073 				   new_plane_state->crtc_h, &i, false);
6074 	}
6075 
6076 	flip_addrs->dirty_rect_count = i;
6077 	return;
6078 
6079 ffu:
6080 	fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
6081 			   dm_crtc_state->base.mode.crtc_hdisplay,
6082 			   dm_crtc_state->base.mode.crtc_vdisplay,
6083 			   &flip_addrs->dirty_rect_count, true);
6084 }
6085 
6086 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
6087 					   const struct dm_connector_state *dm_state,
6088 					   struct dc_stream_state *stream)
6089 {
6090 	enum amdgpu_rmx_type rmx_type;
6091 
6092 	struct rect src = { 0 }; /* viewport in composition space*/
6093 	struct rect dst = { 0 }; /* stream addressable area */
6094 
6095 	/* no mode. nothing to be done */
6096 	if (!mode)
6097 		return;
6098 
6099 	/* Full screen scaling by default */
6100 	src.width = mode->hdisplay;
6101 	src.height = mode->vdisplay;
6102 	dst.width = stream->timing.h_addressable;
6103 	dst.height = stream->timing.v_addressable;
6104 
6105 	if (dm_state) {
6106 		rmx_type = dm_state->scaling;
6107 		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
6108 			if (src.width * dst.height <
6109 					src.height * dst.width) {
6110 				/* height needs less upscaling/more downscaling */
6111 				dst.width = src.width *
6112 						dst.height / src.height;
6113 			} else {
6114 				/* width needs less upscaling/more downscaling */
6115 				dst.height = src.height *
6116 						dst.width / src.width;
6117 			}
6118 		} else if (rmx_type == RMX_CENTER) {
6119 			dst = src;
6120 		}
6121 
6122 		dst.x = (stream->timing.h_addressable - dst.width) / 2;
6123 		dst.y = (stream->timing.v_addressable - dst.height) / 2;
6124 
6125 		if (dm_state->underscan_enable) {
6126 			dst.x += dm_state->underscan_hborder / 2;
6127 			dst.y += dm_state->underscan_vborder / 2;
6128 			dst.width -= dm_state->underscan_hborder;
6129 			dst.height -= dm_state->underscan_vborder;
6130 		}
6131 	}
6132 
6133 	stream->src = src;
6134 	stream->dst = dst;
6135 
6136 	DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
6137 		      dst.x, dst.y, dst.width, dst.height);
6138 
6139 }
6140 
6141 static enum dc_color_depth
6142 convert_color_depth_from_display_info(const struct drm_connector *connector,
6143 				      bool is_y420, int requested_bpc)
6144 {
6145 	u8 bpc;
6146 
6147 	if (is_y420) {
6148 		bpc = 8;
6149 
6150 		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
6151 		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
6152 			bpc = 16;
6153 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
6154 			bpc = 12;
6155 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
6156 			bpc = 10;
6157 	} else {
6158 		bpc = (uint8_t)connector->display_info.bpc;
6159 		/* Assume 8 bpc by default if no bpc is specified. */
6160 		bpc = bpc ? bpc : 8;
6161 	}
6162 
6163 	if (requested_bpc > 0) {
6164 		/*
6165 		 * Cap display bpc based on the user requested value.
6166 		 *
6167 		 * The value for state->max_bpc may not correctly updated
6168 		 * depending on when the connector gets added to the state
6169 		 * or if this was called outside of atomic check, so it
6170 		 * can't be used directly.
6171 		 */
6172 		bpc = min_t(u8, bpc, requested_bpc);
6173 
6174 		/* Round down to the nearest even number. */
6175 		bpc = bpc - (bpc & 1);
6176 	}
6177 
6178 	switch (bpc) {
6179 	case 0:
6180 		/*
6181 		 * Temporary Work around, DRM doesn't parse color depth for
6182 		 * EDID revision before 1.4
6183 		 * TODO: Fix edid parsing
6184 		 */
6185 		return COLOR_DEPTH_888;
6186 	case 6:
6187 		return COLOR_DEPTH_666;
6188 	case 8:
6189 		return COLOR_DEPTH_888;
6190 	case 10:
6191 		return COLOR_DEPTH_101010;
6192 	case 12:
6193 		return COLOR_DEPTH_121212;
6194 	case 14:
6195 		return COLOR_DEPTH_141414;
6196 	case 16:
6197 		return COLOR_DEPTH_161616;
6198 	default:
6199 		return COLOR_DEPTH_UNDEFINED;
6200 	}
6201 }
6202 
6203 static enum dc_aspect_ratio
6204 get_aspect_ratio(const struct drm_display_mode *mode_in)
6205 {
6206 	/* 1-1 mapping, since both enums follow the HDMI spec. */
6207 	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
6208 }
6209 
6210 static enum dc_color_space
6211 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing,
6212 		       const struct drm_connector_state *connector_state)
6213 {
6214 	enum dc_color_space color_space = COLOR_SPACE_SRGB;
6215 
6216 	switch (connector_state->colorspace) {
6217 	case DRM_MODE_COLORIMETRY_BT601_YCC:
6218 		if (dc_crtc_timing->flags.Y_ONLY)
6219 			color_space = COLOR_SPACE_YCBCR601_LIMITED;
6220 		else
6221 			color_space = COLOR_SPACE_YCBCR601;
6222 		break;
6223 	case DRM_MODE_COLORIMETRY_BT709_YCC:
6224 		if (dc_crtc_timing->flags.Y_ONLY)
6225 			color_space = COLOR_SPACE_YCBCR709_LIMITED;
6226 		else
6227 			color_space = COLOR_SPACE_YCBCR709;
6228 		break;
6229 	case DRM_MODE_COLORIMETRY_OPRGB:
6230 		color_space = COLOR_SPACE_ADOBERGB;
6231 		break;
6232 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
6233 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
6234 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB)
6235 			color_space = COLOR_SPACE_2020_RGB_FULLRANGE;
6236 		else
6237 			color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
6238 		break;
6239 	case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601
6240 	default:
6241 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) {
6242 			color_space = COLOR_SPACE_SRGB;
6243 			if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED)
6244 				color_space = COLOR_SPACE_SRGB_LIMITED;
6245 		/*
6246 		 * 27030khz is the separation point between HDTV and SDTV
6247 		 * according to HDMI spec, we use YCbCr709 and YCbCr601
6248 		 * respectively
6249 		 */
6250 		} else if (dc_crtc_timing->pix_clk_100hz > 270300) {
6251 			if (dc_crtc_timing->flags.Y_ONLY)
6252 				color_space =
6253 					COLOR_SPACE_YCBCR709_LIMITED;
6254 			else
6255 				color_space = COLOR_SPACE_YCBCR709;
6256 		} else {
6257 			if (dc_crtc_timing->flags.Y_ONLY)
6258 				color_space =
6259 					COLOR_SPACE_YCBCR601_LIMITED;
6260 			else
6261 				color_space = COLOR_SPACE_YCBCR601;
6262 		}
6263 		break;
6264 	}
6265 
6266 	return color_space;
6267 }
6268 
6269 static enum display_content_type
6270 get_output_content_type(const struct drm_connector_state *connector_state)
6271 {
6272 	switch (connector_state->content_type) {
6273 	default:
6274 	case DRM_MODE_CONTENT_TYPE_NO_DATA:
6275 		return DISPLAY_CONTENT_TYPE_NO_DATA;
6276 	case DRM_MODE_CONTENT_TYPE_GRAPHICS:
6277 		return DISPLAY_CONTENT_TYPE_GRAPHICS;
6278 	case DRM_MODE_CONTENT_TYPE_PHOTO:
6279 		return DISPLAY_CONTENT_TYPE_PHOTO;
6280 	case DRM_MODE_CONTENT_TYPE_CINEMA:
6281 		return DISPLAY_CONTENT_TYPE_CINEMA;
6282 	case DRM_MODE_CONTENT_TYPE_GAME:
6283 		return DISPLAY_CONTENT_TYPE_GAME;
6284 	}
6285 }
6286 
6287 static bool adjust_colour_depth_from_display_info(
6288 	struct dc_crtc_timing *timing_out,
6289 	const struct drm_display_info *info)
6290 {
6291 	enum dc_color_depth depth = timing_out->display_color_depth;
6292 	int normalized_clk;
6293 
6294 	do {
6295 		normalized_clk = timing_out->pix_clk_100hz / 10;
6296 		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
6297 		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
6298 			normalized_clk /= 2;
6299 		/* Adjusting pix clock following on HDMI spec based on colour depth */
6300 		switch (depth) {
6301 		case COLOR_DEPTH_888:
6302 			break;
6303 		case COLOR_DEPTH_101010:
6304 			normalized_clk = (normalized_clk * 30) / 24;
6305 			break;
6306 		case COLOR_DEPTH_121212:
6307 			normalized_clk = (normalized_clk * 36) / 24;
6308 			break;
6309 		case COLOR_DEPTH_161616:
6310 			normalized_clk = (normalized_clk * 48) / 24;
6311 			break;
6312 		default:
6313 			/* The above depths are the only ones valid for HDMI. */
6314 			return false;
6315 		}
6316 		if (normalized_clk <= info->max_tmds_clock) {
6317 			timing_out->display_color_depth = depth;
6318 			return true;
6319 		}
6320 	} while (--depth > COLOR_DEPTH_666);
6321 	return false;
6322 }
6323 
6324 static void fill_stream_properties_from_drm_display_mode(
6325 	struct dc_stream_state *stream,
6326 	const struct drm_display_mode *mode_in,
6327 	const struct drm_connector *connector,
6328 	const struct drm_connector_state *connector_state,
6329 	const struct dc_stream_state *old_stream,
6330 	int requested_bpc)
6331 {
6332 	struct dc_crtc_timing *timing_out = &stream->timing;
6333 	const struct drm_display_info *info = &connector->display_info;
6334 	struct amdgpu_dm_connector *aconnector = NULL;
6335 	struct hdmi_vendor_infoframe hv_frame;
6336 	struct hdmi_avi_infoframe avi_frame;
6337 	ssize_t err;
6338 
6339 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
6340 		aconnector = to_amdgpu_dm_connector(connector);
6341 
6342 	memset(&hv_frame, 0, sizeof(hv_frame));
6343 	memset(&avi_frame, 0, sizeof(avi_frame));
6344 
6345 	timing_out->h_border_left = 0;
6346 	timing_out->h_border_right = 0;
6347 	timing_out->v_border_top = 0;
6348 	timing_out->v_border_bottom = 0;
6349 	/* TODO: un-hardcode */
6350 	if (drm_mode_is_420_only(info, mode_in)
6351 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6352 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6353 	else if (drm_mode_is_420_also(info, mode_in)
6354 			&& aconnector
6355 			&& aconnector->force_yuv420_output)
6356 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6357 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
6358 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6359 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
6360 	else
6361 		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
6362 
6363 	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
6364 	timing_out->display_color_depth = convert_color_depth_from_display_info(
6365 		connector,
6366 		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
6367 		requested_bpc);
6368 	timing_out->scan_type = SCANNING_TYPE_NODATA;
6369 	timing_out->hdmi_vic = 0;
6370 
6371 	if (old_stream) {
6372 		timing_out->vic = old_stream->timing.vic;
6373 		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
6374 		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
6375 	} else {
6376 		timing_out->vic = drm_match_cea_mode(mode_in);
6377 		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
6378 			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
6379 		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
6380 			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
6381 	}
6382 
6383 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6384 		err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame,
6385 							       (struct drm_connector *)connector,
6386 							       mode_in);
6387 		if (err < 0)
6388 			drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd \n", connector->name, err);
6389 		timing_out->vic = avi_frame.video_code;
6390 		err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame,
6391 								  (struct drm_connector *)connector,
6392 								  mode_in);
6393 		if (err < 0)
6394 			drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd \n", connector->name, err);
6395 		timing_out->hdmi_vic = hv_frame.vic;
6396 	}
6397 
6398 	if (aconnector && is_freesync_video_mode(mode_in, aconnector)) {
6399 		timing_out->h_addressable = mode_in->hdisplay;
6400 		timing_out->h_total = mode_in->htotal;
6401 		timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
6402 		timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
6403 		timing_out->v_total = mode_in->vtotal;
6404 		timing_out->v_addressable = mode_in->vdisplay;
6405 		timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
6406 		timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
6407 		timing_out->pix_clk_100hz = mode_in->clock * 10;
6408 	} else {
6409 		timing_out->h_addressable = mode_in->crtc_hdisplay;
6410 		timing_out->h_total = mode_in->crtc_htotal;
6411 		timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
6412 		timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
6413 		timing_out->v_total = mode_in->crtc_vtotal;
6414 		timing_out->v_addressable = mode_in->crtc_vdisplay;
6415 		timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
6416 		timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
6417 		timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
6418 	}
6419 
6420 	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
6421 
6422 	stream->out_transfer_func.type = TF_TYPE_PREDEFINED;
6423 	stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB;
6424 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6425 		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
6426 		    drm_mode_is_420_also(info, mode_in) &&
6427 		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
6428 			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6429 			adjust_colour_depth_from_display_info(timing_out, info);
6430 		}
6431 	}
6432 
6433 	stream->output_color_space = get_output_color_space(timing_out, connector_state);
6434 	stream->content_type = get_output_content_type(connector_state);
6435 }
6436 
6437 static void fill_audio_info(struct audio_info *audio_info,
6438 			    const struct drm_connector *drm_connector,
6439 			    const struct dc_sink *dc_sink)
6440 {
6441 	int i = 0;
6442 	int cea_revision = 0;
6443 	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
6444 
6445 	audio_info->manufacture_id = edid_caps->manufacturer_id;
6446 	audio_info->product_id = edid_caps->product_id;
6447 
6448 	cea_revision = drm_connector->display_info.cea_rev;
6449 
6450 	strscpy(audio_info->display_name,
6451 		edid_caps->display_name,
6452 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
6453 
6454 	if (cea_revision >= 3) {
6455 		audio_info->mode_count = edid_caps->audio_mode_count;
6456 
6457 		for (i = 0; i < audio_info->mode_count; ++i) {
6458 			audio_info->modes[i].format_code =
6459 					(enum audio_format_code)
6460 					(edid_caps->audio_modes[i].format_code);
6461 			audio_info->modes[i].channel_count =
6462 					edid_caps->audio_modes[i].channel_count;
6463 			audio_info->modes[i].sample_rates.all =
6464 					edid_caps->audio_modes[i].sample_rate;
6465 			audio_info->modes[i].sample_size =
6466 					edid_caps->audio_modes[i].sample_size;
6467 		}
6468 	}
6469 
6470 	audio_info->flags.all = edid_caps->speaker_flags;
6471 
6472 	/* TODO: We only check for the progressive mode, check for interlace mode too */
6473 	if (drm_connector->latency_present[0]) {
6474 		audio_info->video_latency = drm_connector->video_latency[0];
6475 		audio_info->audio_latency = drm_connector->audio_latency[0];
6476 	}
6477 
6478 	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */
6479 
6480 }
6481 
6482 static void
6483 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
6484 				      struct drm_display_mode *dst_mode)
6485 {
6486 	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
6487 	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
6488 	dst_mode->crtc_clock = src_mode->crtc_clock;
6489 	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
6490 	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
6491 	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
6492 	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
6493 	dst_mode->crtc_htotal = src_mode->crtc_htotal;
6494 	dst_mode->crtc_hskew = src_mode->crtc_hskew;
6495 	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
6496 	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
6497 	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
6498 	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
6499 	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
6500 }
6501 
6502 static void
6503 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
6504 					const struct drm_display_mode *native_mode,
6505 					bool scale_enabled)
6506 {
6507 	if (scale_enabled || (
6508 	    native_mode->clock == drm_mode->clock &&
6509 	    native_mode->htotal == drm_mode->htotal &&
6510 	    native_mode->vtotal == drm_mode->vtotal)) {
6511 		if (native_mode->crtc_clock)
6512 			copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
6513 	} else {
6514 		/* no scaling nor amdgpu inserted, no need to patch */
6515 	}
6516 }
6517 
6518 static struct dc_sink *
6519 create_fake_sink(struct drm_device *dev, struct dc_link *link)
6520 {
6521 	struct dc_sink_init_data sink_init_data = { 0 };
6522 	struct dc_sink *sink = NULL;
6523 
6524 	sink_init_data.link = link;
6525 	sink_init_data.sink_signal = link->connector_signal;
6526 
6527 	sink = dc_sink_create(&sink_init_data);
6528 	if (!sink) {
6529 		drm_err(dev, "Failed to create sink!\n");
6530 		return NULL;
6531 	}
6532 	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
6533 
6534 	return sink;
6535 }
6536 
6537 static void set_multisync_trigger_params(
6538 		struct dc_stream_state *stream)
6539 {
6540 	struct dc_stream_state *master = NULL;
6541 
6542 	if (stream->triggered_crtc_reset.enabled) {
6543 		master = stream->triggered_crtc_reset.event_source;
6544 		stream->triggered_crtc_reset.event =
6545 			master->timing.flags.VSYNC_POSITIVE_POLARITY ?
6546 			CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
6547 		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
6548 	}
6549 }
6550 
6551 static void set_master_stream(struct dc_stream_state *stream_set[],
6552 			      int stream_count)
6553 {
6554 	int j, highest_rfr = 0, master_stream = 0;
6555 
6556 	for (j = 0;  j < stream_count; j++) {
6557 		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
6558 			int refresh_rate = 0;
6559 
6560 			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
6561 				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
6562 			if (refresh_rate > highest_rfr) {
6563 				highest_rfr = refresh_rate;
6564 				master_stream = j;
6565 			}
6566 		}
6567 	}
6568 	for (j = 0;  j < stream_count; j++) {
6569 		if (stream_set[j])
6570 			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
6571 	}
6572 }
6573 
6574 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
6575 {
6576 	int i = 0;
6577 	struct dc_stream_state *stream;
6578 
6579 	if (context->stream_count < 2)
6580 		return;
6581 	for (i = 0; i < context->stream_count ; i++) {
6582 		if (!context->streams[i])
6583 			continue;
6584 		/*
6585 		 * TODO: add a function to read AMD VSDB bits and set
6586 		 * crtc_sync_master.multi_sync_enabled flag
6587 		 * For now it's set to false
6588 		 */
6589 	}
6590 
6591 	set_master_stream(context->streams, context->stream_count);
6592 
6593 	for (i = 0; i < context->stream_count ; i++) {
6594 		stream = context->streams[i];
6595 
6596 		if (!stream)
6597 			continue;
6598 
6599 		set_multisync_trigger_params(stream);
6600 	}
6601 }
6602 
6603 /**
6604  * DOC: FreeSync Video
6605  *
6606  * When a userspace application wants to play a video, the content follows a
6607  * standard format definition that usually specifies the FPS for that format.
6608  * The below list illustrates some video format and the expected FPS,
6609  * respectively:
6610  *
6611  * - TV/NTSC (23.976 FPS)
6612  * - Cinema (24 FPS)
6613  * - TV/PAL (25 FPS)
6614  * - TV/NTSC (29.97 FPS)
6615  * - TV/NTSC (30 FPS)
6616  * - Cinema HFR (48 FPS)
6617  * - TV/PAL (50 FPS)
6618  * - Commonly used (60 FPS)
6619  * - Multiples of 24 (48,72,96 FPS)
6620  *
6621  * The list of standards video format is not huge and can be added to the
6622  * connector modeset list beforehand. With that, userspace can leverage
6623  * FreeSync to extends the front porch in order to attain the target refresh
6624  * rate. Such a switch will happen seamlessly, without screen blanking or
6625  * reprogramming of the output in any other way. If the userspace requests a
6626  * modesetting change compatible with FreeSync modes that only differ in the
6627  * refresh rate, DC will skip the full update and avoid blink during the
6628  * transition. For example, the video player can change the modesetting from
6629  * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
6630  * causing any display blink. This same concept can be applied to a mode
6631  * setting change.
6632  */
6633 static struct drm_display_mode *
6634 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
6635 		bool use_probed_modes)
6636 {
6637 	struct drm_display_mode *m, *m_pref = NULL;
6638 	u16 current_refresh, highest_refresh;
6639 	struct list_head *list_head = use_probed_modes ?
6640 		&aconnector->base.probed_modes :
6641 		&aconnector->base.modes;
6642 
6643 	if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
6644 		return NULL;
6645 
6646 	if (aconnector->freesync_vid_base.clock != 0)
6647 		return &aconnector->freesync_vid_base;
6648 
6649 	/* Find the preferred mode */
6650 	list_for_each_entry(m, list_head, head) {
6651 		if (m->type & DRM_MODE_TYPE_PREFERRED) {
6652 			m_pref = m;
6653 			break;
6654 		}
6655 	}
6656 
6657 	if (!m_pref) {
6658 		/* Probably an EDID with no preferred mode. Fallback to first entry */
6659 		m_pref = list_first_entry_or_null(
6660 				&aconnector->base.modes, struct drm_display_mode, head);
6661 		if (!m_pref) {
6662 			drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n");
6663 			return NULL;
6664 		}
6665 	}
6666 
6667 	highest_refresh = drm_mode_vrefresh(m_pref);
6668 
6669 	/*
6670 	 * Find the mode with highest refresh rate with same resolution.
6671 	 * For some monitors, preferred mode is not the mode with highest
6672 	 * supported refresh rate.
6673 	 */
6674 	list_for_each_entry(m, list_head, head) {
6675 		current_refresh  = drm_mode_vrefresh(m);
6676 
6677 		if (m->hdisplay == m_pref->hdisplay &&
6678 		    m->vdisplay == m_pref->vdisplay &&
6679 		    highest_refresh < current_refresh) {
6680 			highest_refresh = current_refresh;
6681 			m_pref = m;
6682 		}
6683 	}
6684 
6685 	drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
6686 	return m_pref;
6687 }
6688 
6689 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
6690 		struct amdgpu_dm_connector *aconnector)
6691 {
6692 	struct drm_display_mode *high_mode;
6693 	int timing_diff;
6694 
6695 	high_mode = get_highest_refresh_rate_mode(aconnector, false);
6696 	if (!high_mode || !mode)
6697 		return false;
6698 
6699 	timing_diff = high_mode->vtotal - mode->vtotal;
6700 
6701 	if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
6702 	    high_mode->hdisplay != mode->hdisplay ||
6703 	    high_mode->vdisplay != mode->vdisplay ||
6704 	    high_mode->hsync_start != mode->hsync_start ||
6705 	    high_mode->hsync_end != mode->hsync_end ||
6706 	    high_mode->htotal != mode->htotal ||
6707 	    high_mode->hskew != mode->hskew ||
6708 	    high_mode->vscan != mode->vscan ||
6709 	    high_mode->vsync_start - mode->vsync_start != timing_diff ||
6710 	    high_mode->vsync_end - mode->vsync_end != timing_diff)
6711 		return false;
6712 	else
6713 		return true;
6714 }
6715 
6716 #if defined(CONFIG_DRM_AMD_DC_FP)
6717 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
6718 			    struct dc_sink *sink, struct dc_stream_state *stream,
6719 			    struct dsc_dec_dpcd_caps *dsc_caps)
6720 {
6721 	stream->timing.flags.DSC = 0;
6722 	dsc_caps->is_dsc_supported = false;
6723 
6724 	if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
6725 	    sink->sink_signal == SIGNAL_TYPE_EDP)) {
6726 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
6727 			sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
6728 			dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
6729 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
6730 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
6731 				dsc_caps);
6732 	}
6733 }
6734 
6735 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
6736 				    struct dc_sink *sink, struct dc_stream_state *stream,
6737 				    struct dsc_dec_dpcd_caps *dsc_caps,
6738 				    uint32_t max_dsc_target_bpp_limit_override)
6739 {
6740 	const struct dc_link_settings *verified_link_cap = NULL;
6741 	u32 link_bw_in_kbps;
6742 	u32 edp_min_bpp_x16, edp_max_bpp_x16;
6743 	struct dc *dc = sink->ctx->dc;
6744 	struct dc_dsc_bw_range bw_range = {0};
6745 	struct dc_dsc_config dsc_cfg = {0};
6746 	struct dc_dsc_config_options dsc_options = {0};
6747 
6748 	dc_dsc_get_default_config_option(dc, &dsc_options);
6749 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6750 
6751 	verified_link_cap = dc_link_get_link_cap(stream->link);
6752 	link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
6753 	edp_min_bpp_x16 = 8 * 16;
6754 	edp_max_bpp_x16 = 8 * 16;
6755 
6756 	if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
6757 		edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
6758 
6759 	if (edp_max_bpp_x16 < edp_min_bpp_x16)
6760 		edp_min_bpp_x16 = edp_max_bpp_x16;
6761 
6762 	if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
6763 				dc->debug.dsc_min_slice_height_override,
6764 				edp_min_bpp_x16, edp_max_bpp_x16,
6765 				dsc_caps,
6766 				&stream->timing,
6767 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6768 				&bw_range)) {
6769 
6770 		if (bw_range.max_kbps < link_bw_in_kbps) {
6771 			if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6772 					dsc_caps,
6773 					&dsc_options,
6774 					0,
6775 					&stream->timing,
6776 					dc_link_get_highest_encoding_format(aconnector->dc_link),
6777 					&dsc_cfg)) {
6778 				stream->timing.dsc_cfg = dsc_cfg;
6779 				stream->timing.flags.DSC = 1;
6780 				stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
6781 			}
6782 			return;
6783 		}
6784 	}
6785 
6786 	if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6787 				dsc_caps,
6788 				&dsc_options,
6789 				link_bw_in_kbps,
6790 				&stream->timing,
6791 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6792 				&dsc_cfg)) {
6793 		stream->timing.dsc_cfg = dsc_cfg;
6794 		stream->timing.flags.DSC = 1;
6795 	}
6796 }
6797 
6798 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
6799 					struct dc_sink *sink, struct dc_stream_state *stream,
6800 					struct dsc_dec_dpcd_caps *dsc_caps)
6801 {
6802 	struct drm_connector *drm_connector = &aconnector->base;
6803 	u32 link_bandwidth_kbps;
6804 	struct dc *dc = sink->ctx->dc;
6805 	u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
6806 	u32 dsc_max_supported_bw_in_kbps;
6807 	u32 max_dsc_target_bpp_limit_override =
6808 		drm_connector->display_info.max_dsc_bpp;
6809 	struct dc_dsc_config_options dsc_options = {0};
6810 
6811 	dc_dsc_get_default_config_option(dc, &dsc_options);
6812 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6813 
6814 	link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
6815 							dc_link_get_link_cap(aconnector->dc_link));
6816 
6817 	/* Set DSC policy according to dsc_clock_en */
6818 	dc_dsc_policy_set_enable_dsc_when_not_needed(
6819 		aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
6820 
6821 	if (sink->sink_signal == SIGNAL_TYPE_EDP &&
6822 	    !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
6823 	    dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
6824 
6825 		apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
6826 
6827 	} else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
6828 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
6829 			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
6830 						dsc_caps,
6831 						&dsc_options,
6832 						link_bandwidth_kbps,
6833 						&stream->timing,
6834 						dc_link_get_highest_encoding_format(aconnector->dc_link),
6835 						&stream->timing.dsc_cfg)) {
6836 				stream->timing.flags.DSC = 1;
6837 				drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n",
6838 							__func__, drm_connector->name);
6839 			}
6840 		} else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
6841 			timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing,
6842 					dc_link_get_highest_encoding_format(aconnector->dc_link));
6843 			max_supported_bw_in_kbps = link_bandwidth_kbps;
6844 			dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
6845 
6846 			if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
6847 					max_supported_bw_in_kbps > 0 &&
6848 					dsc_max_supported_bw_in_kbps > 0)
6849 				if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
6850 						dsc_caps,
6851 						&dsc_options,
6852 						dsc_max_supported_bw_in_kbps,
6853 						&stream->timing,
6854 						dc_link_get_highest_encoding_format(aconnector->dc_link),
6855 						&stream->timing.dsc_cfg)) {
6856 					stream->timing.flags.DSC = 1;
6857 					drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n",
6858 									 __func__, drm_connector->name);
6859 				}
6860 		}
6861 	}
6862 
6863 	/* Overwrite the stream flag if DSC is enabled through debugfs */
6864 	if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
6865 		stream->timing.flags.DSC = 1;
6866 
6867 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
6868 		stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
6869 
6870 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
6871 		stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
6872 
6873 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
6874 		stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
6875 }
6876 #endif
6877 
6878 static struct dc_stream_state *
6879 create_stream_for_sink(struct drm_connector *connector,
6880 		       const struct drm_display_mode *drm_mode,
6881 		       const struct dm_connector_state *dm_state,
6882 		       const struct dc_stream_state *old_stream,
6883 		       int requested_bpc)
6884 {
6885 	struct drm_device *dev = connector->dev;
6886 	struct amdgpu_dm_connector *aconnector = NULL;
6887 	struct drm_display_mode *preferred_mode = NULL;
6888 	const struct drm_connector_state *con_state = &dm_state->base;
6889 	struct dc_stream_state *stream = NULL;
6890 	struct drm_display_mode mode;
6891 	struct drm_display_mode saved_mode;
6892 	struct drm_display_mode *freesync_mode = NULL;
6893 	bool native_mode_found = false;
6894 	bool recalculate_timing = false;
6895 	bool scale = dm_state->scaling != RMX_OFF;
6896 	int mode_refresh;
6897 	int preferred_refresh = 0;
6898 	enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
6899 #if defined(CONFIG_DRM_AMD_DC_FP)
6900 	struct dsc_dec_dpcd_caps dsc_caps;
6901 #endif
6902 	struct dc_link *link = NULL;
6903 	struct dc_sink *sink = NULL;
6904 
6905 	drm_mode_init(&mode, drm_mode);
6906 	memset(&saved_mode, 0, sizeof(saved_mode));
6907 
6908 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) {
6909 		aconnector = NULL;
6910 		aconnector = to_amdgpu_dm_connector(connector);
6911 		link = aconnector->dc_link;
6912 	} else {
6913 		struct drm_writeback_connector *wbcon = NULL;
6914 		struct amdgpu_dm_wb_connector *dm_wbcon = NULL;
6915 
6916 		wbcon = drm_connector_to_writeback(connector);
6917 		dm_wbcon = to_amdgpu_dm_wb_connector(wbcon);
6918 		link = dm_wbcon->link;
6919 	}
6920 
6921 	if (!aconnector || !aconnector->dc_sink) {
6922 		sink = create_fake_sink(dev, link);
6923 		if (!sink)
6924 			return stream;
6925 
6926 	} else {
6927 		sink = aconnector->dc_sink;
6928 		dc_sink_retain(sink);
6929 	}
6930 
6931 	stream = dc_create_stream_for_sink(sink);
6932 
6933 	if (stream == NULL) {
6934 		drm_err(dev, "Failed to create stream for sink!\n");
6935 		goto finish;
6936 	}
6937 
6938 	/* We leave this NULL for writeback connectors */
6939 	stream->dm_stream_context = aconnector;
6940 
6941 	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
6942 		connector->display_info.hdmi.scdc.scrambling.low_rates;
6943 
6944 	list_for_each_entry(preferred_mode, &connector->modes, head) {
6945 		/* Search for preferred mode */
6946 		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
6947 			native_mode_found = true;
6948 			break;
6949 		}
6950 	}
6951 	if (!native_mode_found)
6952 		preferred_mode = list_first_entry_or_null(
6953 				&connector->modes,
6954 				struct drm_display_mode,
6955 				head);
6956 
6957 	mode_refresh = drm_mode_vrefresh(&mode);
6958 
6959 	if (preferred_mode == NULL) {
6960 		/*
6961 		 * This may not be an error, the use case is when we have no
6962 		 * usermode calls to reset and set mode upon hotplug. In this
6963 		 * case, we call set mode ourselves to restore the previous mode
6964 		 * and the modelist may not be filled in time.
6965 		 */
6966 		drm_dbg_driver(dev, "No preferred mode found\n");
6967 	} else if (aconnector) {
6968 		recalculate_timing = amdgpu_freesync_vid_mode &&
6969 				 is_freesync_video_mode(&mode, aconnector);
6970 		if (recalculate_timing) {
6971 			freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
6972 			drm_mode_copy(&saved_mode, &mode);
6973 			saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio;
6974 			drm_mode_copy(&mode, freesync_mode);
6975 			mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio;
6976 		} else {
6977 			decide_crtc_timing_for_drm_display_mode(
6978 					&mode, preferred_mode, scale);
6979 
6980 			preferred_refresh = drm_mode_vrefresh(preferred_mode);
6981 		}
6982 	}
6983 
6984 	if (recalculate_timing)
6985 		drm_mode_set_crtcinfo(&saved_mode, 0);
6986 
6987 	/*
6988 	 * If scaling is enabled and refresh rate didn't change
6989 	 * we copy the vic and polarities of the old timings
6990 	 */
6991 	if (!scale || mode_refresh != preferred_refresh)
6992 		fill_stream_properties_from_drm_display_mode(
6993 			stream, &mode, connector, con_state, NULL,
6994 			requested_bpc);
6995 	else
6996 		fill_stream_properties_from_drm_display_mode(
6997 			stream, &mode, connector, con_state, old_stream,
6998 			requested_bpc);
6999 
7000 	/* The rest isn't needed for writeback connectors */
7001 	if (!aconnector)
7002 		goto finish;
7003 
7004 	if (aconnector->timing_changed) {
7005 		drm_dbg(aconnector->base.dev,
7006 			"overriding timing for automated test, bpc %d, changing to %d\n",
7007 			stream->timing.display_color_depth,
7008 			aconnector->timing_requested->display_color_depth);
7009 		stream->timing = *aconnector->timing_requested;
7010 	}
7011 
7012 #if defined(CONFIG_DRM_AMD_DC_FP)
7013 	/* SST DSC determination policy */
7014 	update_dsc_caps(aconnector, sink, stream, &dsc_caps);
7015 	if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
7016 		apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
7017 #endif
7018 
7019 	update_stream_scaling_settings(&mode, dm_state, stream);
7020 
7021 	fill_audio_info(
7022 		&stream->audio_info,
7023 		connector,
7024 		sink);
7025 
7026 	update_stream_signal(stream, sink);
7027 
7028 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
7029 		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
7030 
7031 	if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
7032 	    stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST ||
7033 	    stream->signal == SIGNAL_TYPE_EDP) {
7034 		const struct dc_edid_caps *edid_caps;
7035 		unsigned int disable_colorimetry = 0;
7036 
7037 		if (aconnector->dc_sink) {
7038 			edid_caps = &aconnector->dc_sink->edid_caps;
7039 			disable_colorimetry = edid_caps->panel_patch.disable_colorimetry;
7040 		}
7041 
7042 		//
7043 		// should decide stream support vsc sdp colorimetry capability
7044 		// before building vsc info packet
7045 		//
7046 		stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 &&
7047 						      stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED &&
7048 						      !disable_colorimetry;
7049 
7050 		if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22)
7051 			tf = TRANSFER_FUNC_GAMMA_22;
7052 		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
7053 		aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
7054 
7055 	}
7056 finish:
7057 	dc_sink_release(sink);
7058 
7059 	return stream;
7060 }
7061 
7062 static enum drm_connector_status
7063 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
7064 {
7065 	bool connected;
7066 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7067 
7068 	/*
7069 	 * Notes:
7070 	 * 1. This interface is NOT called in context of HPD irq.
7071 	 * 2. This interface *is called* in context of user-mode ioctl. Which
7072 	 * makes it a bad place for *any* MST-related activity.
7073 	 */
7074 
7075 	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
7076 	    !aconnector->fake_enable)
7077 		connected = (aconnector->dc_sink != NULL);
7078 	else
7079 		connected = (aconnector->base.force == DRM_FORCE_ON ||
7080 				aconnector->base.force == DRM_FORCE_ON_DIGITAL);
7081 
7082 	update_subconnector_property(aconnector);
7083 
7084 	return (connected ? connector_status_connected :
7085 			connector_status_disconnected);
7086 }
7087 
7088 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
7089 					    struct drm_connector_state *connector_state,
7090 					    struct drm_property *property,
7091 					    uint64_t val)
7092 {
7093 	struct drm_device *dev = connector->dev;
7094 	struct amdgpu_device *adev = drm_to_adev(dev);
7095 	struct dm_connector_state *dm_old_state =
7096 		to_dm_connector_state(connector->state);
7097 	struct dm_connector_state *dm_new_state =
7098 		to_dm_connector_state(connector_state);
7099 
7100 	int ret = -EINVAL;
7101 
7102 	if (property == dev->mode_config.scaling_mode_property) {
7103 		enum amdgpu_rmx_type rmx_type;
7104 
7105 		switch (val) {
7106 		case DRM_MODE_SCALE_CENTER:
7107 			rmx_type = RMX_CENTER;
7108 			break;
7109 		case DRM_MODE_SCALE_ASPECT:
7110 			rmx_type = RMX_ASPECT;
7111 			break;
7112 		case DRM_MODE_SCALE_FULLSCREEN:
7113 			rmx_type = RMX_FULL;
7114 			break;
7115 		case DRM_MODE_SCALE_NONE:
7116 		default:
7117 			rmx_type = RMX_OFF;
7118 			break;
7119 		}
7120 
7121 		if (dm_old_state->scaling == rmx_type)
7122 			return 0;
7123 
7124 		dm_new_state->scaling = rmx_type;
7125 		ret = 0;
7126 	} else if (property == adev->mode_info.underscan_hborder_property) {
7127 		dm_new_state->underscan_hborder = val;
7128 		ret = 0;
7129 	} else if (property == adev->mode_info.underscan_vborder_property) {
7130 		dm_new_state->underscan_vborder = val;
7131 		ret = 0;
7132 	} else if (property == adev->mode_info.underscan_property) {
7133 		dm_new_state->underscan_enable = val;
7134 		ret = 0;
7135 	}
7136 
7137 	return ret;
7138 }
7139 
7140 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
7141 					    const struct drm_connector_state *state,
7142 					    struct drm_property *property,
7143 					    uint64_t *val)
7144 {
7145 	struct drm_device *dev = connector->dev;
7146 	struct amdgpu_device *adev = drm_to_adev(dev);
7147 	struct dm_connector_state *dm_state =
7148 		to_dm_connector_state(state);
7149 	int ret = -EINVAL;
7150 
7151 	if (property == dev->mode_config.scaling_mode_property) {
7152 		switch (dm_state->scaling) {
7153 		case RMX_CENTER:
7154 			*val = DRM_MODE_SCALE_CENTER;
7155 			break;
7156 		case RMX_ASPECT:
7157 			*val = DRM_MODE_SCALE_ASPECT;
7158 			break;
7159 		case RMX_FULL:
7160 			*val = DRM_MODE_SCALE_FULLSCREEN;
7161 			break;
7162 		case RMX_OFF:
7163 		default:
7164 			*val = DRM_MODE_SCALE_NONE;
7165 			break;
7166 		}
7167 		ret = 0;
7168 	} else if (property == adev->mode_info.underscan_hborder_property) {
7169 		*val = dm_state->underscan_hborder;
7170 		ret = 0;
7171 	} else if (property == adev->mode_info.underscan_vborder_property) {
7172 		*val = dm_state->underscan_vborder;
7173 		ret = 0;
7174 	} else if (property == adev->mode_info.underscan_property) {
7175 		*val = dm_state->underscan_enable;
7176 		ret = 0;
7177 	}
7178 
7179 	return ret;
7180 }
7181 
7182 /**
7183  * DOC: panel power savings
7184  *
7185  * The display manager allows you to set your desired **panel power savings**
7186  * level (between 0-4, with 0 representing off), e.g. using the following::
7187  *
7188  *   # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings
7189  *
7190  * Modifying this value can have implications on color accuracy, so tread
7191  * carefully.
7192  */
7193 
7194 static ssize_t panel_power_savings_show(struct device *device,
7195 					struct device_attribute *attr,
7196 					char *buf)
7197 {
7198 	struct drm_connector *connector = dev_get_drvdata(device);
7199 	struct drm_device *dev = connector->dev;
7200 	u8 val;
7201 
7202 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7203 	val = to_dm_connector_state(connector->state)->abm_level ==
7204 		ABM_LEVEL_IMMEDIATE_DISABLE ? 0 :
7205 		to_dm_connector_state(connector->state)->abm_level;
7206 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7207 
7208 	return sysfs_emit(buf, "%u\n", val);
7209 }
7210 
7211 static ssize_t panel_power_savings_store(struct device *device,
7212 					 struct device_attribute *attr,
7213 					 const char *buf, size_t count)
7214 {
7215 	struct drm_connector *connector = dev_get_drvdata(device);
7216 	struct drm_device *dev = connector->dev;
7217 	long val;
7218 	int ret;
7219 
7220 	ret = kstrtol(buf, 0, &val);
7221 
7222 	if (ret)
7223 		return ret;
7224 
7225 	if (val < 0 || val > 4)
7226 		return -EINVAL;
7227 
7228 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7229 	to_dm_connector_state(connector->state)->abm_level = val ?:
7230 		ABM_LEVEL_IMMEDIATE_DISABLE;
7231 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7232 
7233 	drm_kms_helper_hotplug_event(dev);
7234 
7235 	return count;
7236 }
7237 
7238 static DEVICE_ATTR_RW(panel_power_savings);
7239 
7240 static struct attribute *amdgpu_attrs[] = {
7241 	&dev_attr_panel_power_savings.attr,
7242 	NULL
7243 };
7244 
7245 static const struct attribute_group amdgpu_group = {
7246 	.name = "amdgpu",
7247 	.attrs = amdgpu_attrs
7248 };
7249 
7250 static bool
7251 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector)
7252 {
7253 	if (amdgpu_dm_abm_level >= 0)
7254 		return false;
7255 
7256 	if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
7257 		return false;
7258 
7259 	/* check for OLED panels */
7260 	if (amdgpu_dm_connector->bl_idx >= 0) {
7261 		struct drm_device *drm = amdgpu_dm_connector->base.dev;
7262 		struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
7263 		struct amdgpu_dm_backlight_caps *caps;
7264 
7265 		caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx];
7266 		if (caps->aux_support)
7267 			return false;
7268 	}
7269 
7270 	return true;
7271 }
7272 
7273 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
7274 {
7275 	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
7276 
7277 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector))
7278 		sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group);
7279 
7280 	cec_notifier_conn_unregister(amdgpu_dm_connector->notifier);
7281 	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
7282 }
7283 
7284 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
7285 {
7286 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7287 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7288 	struct amdgpu_display_manager *dm = &adev->dm;
7289 
7290 	/*
7291 	 * Call only if mst_mgr was initialized before since it's not done
7292 	 * for all connector types.
7293 	 */
7294 	if (aconnector->mst_mgr.dev)
7295 		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
7296 
7297 	if (aconnector->bl_idx != -1) {
7298 		backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]);
7299 		dm->backlight_dev[aconnector->bl_idx] = NULL;
7300 	}
7301 
7302 	if (aconnector->dc_em_sink)
7303 		dc_sink_release(aconnector->dc_em_sink);
7304 	aconnector->dc_em_sink = NULL;
7305 	if (aconnector->dc_sink)
7306 		dc_sink_release(aconnector->dc_sink);
7307 	aconnector->dc_sink = NULL;
7308 
7309 	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
7310 	drm_connector_unregister(connector);
7311 	drm_connector_cleanup(connector);
7312 	if (aconnector->i2c) {
7313 		i2c_del_adapter(&aconnector->i2c->base);
7314 		kfree(aconnector->i2c);
7315 	}
7316 	kfree(aconnector->dm_dp_aux.aux.name);
7317 
7318 	kfree(connector);
7319 }
7320 
7321 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
7322 {
7323 	struct dm_connector_state *state =
7324 		to_dm_connector_state(connector->state);
7325 
7326 	if (connector->state)
7327 		__drm_atomic_helper_connector_destroy_state(connector->state);
7328 
7329 	kfree(state);
7330 
7331 	state = kzalloc(sizeof(*state), GFP_KERNEL);
7332 
7333 	if (state) {
7334 		state->scaling = RMX_OFF;
7335 		state->underscan_enable = false;
7336 		state->underscan_hborder = 0;
7337 		state->underscan_vborder = 0;
7338 		state->base.max_requested_bpc = 8;
7339 		state->vcpi_slots = 0;
7340 		state->pbn = 0;
7341 
7342 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
7343 			if (amdgpu_dm_abm_level <= 0)
7344 				state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7345 			else
7346 				state->abm_level = amdgpu_dm_abm_level;
7347 		}
7348 
7349 		__drm_atomic_helper_connector_reset(connector, &state->base);
7350 	}
7351 }
7352 
7353 struct drm_connector_state *
7354 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
7355 {
7356 	struct dm_connector_state *state =
7357 		to_dm_connector_state(connector->state);
7358 
7359 	struct dm_connector_state *new_state =
7360 			kmemdup(state, sizeof(*state), GFP_KERNEL);
7361 
7362 	if (!new_state)
7363 		return NULL;
7364 
7365 	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
7366 
7367 	new_state->freesync_capable = state->freesync_capable;
7368 	new_state->abm_level = state->abm_level;
7369 	new_state->scaling = state->scaling;
7370 	new_state->underscan_enable = state->underscan_enable;
7371 	new_state->underscan_hborder = state->underscan_hborder;
7372 	new_state->underscan_vborder = state->underscan_vborder;
7373 	new_state->vcpi_slots = state->vcpi_slots;
7374 	new_state->pbn = state->pbn;
7375 	return &new_state->base;
7376 }
7377 
7378 static int
7379 amdgpu_dm_connector_late_register(struct drm_connector *connector)
7380 {
7381 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7382 		to_amdgpu_dm_connector(connector);
7383 	int r;
7384 
7385 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) {
7386 		r = sysfs_create_group(&connector->kdev->kobj,
7387 				       &amdgpu_group);
7388 		if (r)
7389 			return r;
7390 	}
7391 
7392 	amdgpu_dm_register_backlight_device(amdgpu_dm_connector);
7393 
7394 	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
7395 	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
7396 		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
7397 		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
7398 		if (r)
7399 			return r;
7400 	}
7401 
7402 #if defined(CONFIG_DEBUG_FS)
7403 	connector_debugfs_init(amdgpu_dm_connector);
7404 #endif
7405 
7406 	return 0;
7407 }
7408 
7409 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector)
7410 {
7411 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7412 	struct dc_link *dc_link = aconnector->dc_link;
7413 	struct dc_sink *dc_em_sink = aconnector->dc_em_sink;
7414 	const struct drm_edid *drm_edid;
7415 	struct i2c_adapter *ddc;
7416 	struct drm_device *dev = connector->dev;
7417 
7418 	if (dc_link && dc_link->aux_mode)
7419 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7420 	else
7421 		ddc = &aconnector->i2c->base;
7422 
7423 	drm_edid = drm_edid_read_ddc(connector, ddc);
7424 	drm_edid_connector_update(connector, drm_edid);
7425 	if (!drm_edid) {
7426 		drm_err(dev, "No EDID found on connector: %s.\n", connector->name);
7427 		return;
7428 	}
7429 
7430 	aconnector->drm_edid = drm_edid;
7431 	/* Update emulated (virtual) sink's EDID */
7432 	if (dc_em_sink && dc_link) {
7433 		// FIXME: Get rid of drm_edid_raw()
7434 		const struct edid *edid = drm_edid_raw(drm_edid);
7435 
7436 		memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps));
7437 		memmove(dc_em_sink->dc_edid.raw_edid, edid,
7438 			(edid->extensions + 1) * EDID_LENGTH);
7439 		dm_helpers_parse_edid_caps(
7440 			dc_link,
7441 			&dc_em_sink->dc_edid,
7442 			&dc_em_sink->edid_caps);
7443 	}
7444 }
7445 
7446 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
7447 	.reset = amdgpu_dm_connector_funcs_reset,
7448 	.detect = amdgpu_dm_connector_detect,
7449 	.fill_modes = drm_helper_probe_single_connector_modes,
7450 	.destroy = amdgpu_dm_connector_destroy,
7451 	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
7452 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7453 	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
7454 	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
7455 	.late_register = amdgpu_dm_connector_late_register,
7456 	.early_unregister = amdgpu_dm_connector_unregister,
7457 	.force = amdgpu_dm_connector_funcs_force
7458 };
7459 
7460 static int get_modes(struct drm_connector *connector)
7461 {
7462 	return amdgpu_dm_connector_get_modes(connector);
7463 }
7464 
7465 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
7466 {
7467 	struct drm_connector *connector = &aconnector->base;
7468 	struct dc_link *dc_link = aconnector->dc_link;
7469 	struct dc_sink_init_data init_params = {
7470 			.link = aconnector->dc_link,
7471 			.sink_signal = SIGNAL_TYPE_VIRTUAL
7472 	};
7473 	const struct drm_edid *drm_edid;
7474 	const struct edid *edid;
7475 	struct i2c_adapter *ddc;
7476 
7477 	if (dc_link && dc_link->aux_mode)
7478 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7479 	else
7480 		ddc = &aconnector->i2c->base;
7481 
7482 	drm_edid = drm_edid_read_ddc(connector, ddc);
7483 	drm_edid_connector_update(connector, drm_edid);
7484 	if (!drm_edid) {
7485 		drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name);
7486 		return;
7487 	}
7488 
7489 	if (connector->display_info.is_hdmi)
7490 		init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A;
7491 
7492 	aconnector->drm_edid = drm_edid;
7493 
7494 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
7495 	aconnector->dc_em_sink = dc_link_add_remote_sink(
7496 		aconnector->dc_link,
7497 		(uint8_t *)edid,
7498 		(edid->extensions + 1) * EDID_LENGTH,
7499 		&init_params);
7500 
7501 	if (aconnector->base.force == DRM_FORCE_ON) {
7502 		aconnector->dc_sink = aconnector->dc_link->local_sink ?
7503 		aconnector->dc_link->local_sink :
7504 		aconnector->dc_em_sink;
7505 		if (aconnector->dc_sink)
7506 			dc_sink_retain(aconnector->dc_sink);
7507 	}
7508 }
7509 
7510 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
7511 {
7512 	struct dc_link *link = (struct dc_link *)aconnector->dc_link;
7513 
7514 	/*
7515 	 * In case of headless boot with force on for DP managed connector
7516 	 * Those settings have to be != 0 to get initial modeset
7517 	 */
7518 	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7519 		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
7520 		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
7521 	}
7522 
7523 	create_eml_sink(aconnector);
7524 }
7525 
7526 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
7527 						struct dc_stream_state *stream)
7528 {
7529 	enum dc_status dc_result = DC_ERROR_UNEXPECTED;
7530 	struct dc_plane_state *dc_plane_state = NULL;
7531 	struct dc_state *dc_state = NULL;
7532 
7533 	if (!stream)
7534 		goto cleanup;
7535 
7536 	dc_plane_state = dc_create_plane_state(dc);
7537 	if (!dc_plane_state)
7538 		goto cleanup;
7539 
7540 	dc_state = dc_state_create(dc, NULL);
7541 	if (!dc_state)
7542 		goto cleanup;
7543 
7544 	/* populate stream to plane */
7545 	dc_plane_state->src_rect.height  = stream->src.height;
7546 	dc_plane_state->src_rect.width   = stream->src.width;
7547 	dc_plane_state->dst_rect.height  = stream->src.height;
7548 	dc_plane_state->dst_rect.width   = stream->src.width;
7549 	dc_plane_state->clip_rect.height = stream->src.height;
7550 	dc_plane_state->clip_rect.width  = stream->src.width;
7551 	dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
7552 	dc_plane_state->plane_size.surface_size.height = stream->src.height;
7553 	dc_plane_state->plane_size.surface_size.width  = stream->src.width;
7554 	dc_plane_state->plane_size.chroma_size.height  = stream->src.height;
7555 	dc_plane_state->plane_size.chroma_size.width   = stream->src.width;
7556 	dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
7557 	dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
7558 	dc_plane_state->rotation = ROTATION_ANGLE_0;
7559 	dc_plane_state->is_tiling_rotated = false;
7560 	dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
7561 
7562 	dc_result = dc_validate_stream(dc, stream);
7563 	if (dc_result == DC_OK)
7564 		dc_result = dc_validate_plane(dc, dc_plane_state);
7565 
7566 	if (dc_result == DC_OK)
7567 		dc_result = dc_state_add_stream(dc, dc_state, stream);
7568 
7569 	if (dc_result == DC_OK && !dc_state_add_plane(
7570 						dc,
7571 						stream,
7572 						dc_plane_state,
7573 						dc_state))
7574 		dc_result = DC_FAIL_ATTACH_SURFACES;
7575 
7576 	if (dc_result == DC_OK)
7577 		dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY);
7578 
7579 cleanup:
7580 	if (dc_state)
7581 		dc_state_release(dc_state);
7582 
7583 	if (dc_plane_state)
7584 		dc_plane_state_release(dc_plane_state);
7585 
7586 	return dc_result;
7587 }
7588 
7589 struct dc_stream_state *
7590 create_validate_stream_for_sink(struct drm_connector *connector,
7591 				const struct drm_display_mode *drm_mode,
7592 				const struct dm_connector_state *dm_state,
7593 				const struct dc_stream_state *old_stream)
7594 {
7595 	struct amdgpu_dm_connector *aconnector = NULL;
7596 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7597 	struct dc_stream_state *stream;
7598 	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
7599 	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
7600 	enum dc_status dc_result = DC_OK;
7601 	uint8_t bpc_limit = 6;
7602 
7603 	if (!dm_state)
7604 		return NULL;
7605 
7606 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
7607 		aconnector = to_amdgpu_dm_connector(connector);
7608 
7609 	if (aconnector &&
7610 	    (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A ||
7611 	     aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER))
7612 		bpc_limit = 8;
7613 
7614 	do {
7615 		stream = create_stream_for_sink(connector, drm_mode,
7616 						dm_state, old_stream,
7617 						requested_bpc);
7618 		if (stream == NULL) {
7619 			drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n");
7620 			break;
7621 		}
7622 
7623 		dc_result = dc_validate_stream(adev->dm.dc, stream);
7624 
7625 		if (!aconnector) /* writeback connector */
7626 			return stream;
7627 
7628 		if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
7629 			dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
7630 
7631 		if (dc_result == DC_OK)
7632 			dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
7633 
7634 		if (dc_result != DC_OK) {
7635 			DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n",
7636 				      drm_mode->hdisplay,
7637 				      drm_mode->vdisplay,
7638 				      drm_mode->clock,
7639 				      dc_pixel_encoding_to_str(stream->timing.pixel_encoding),
7640 				      dc_color_depth_to_str(stream->timing.display_color_depth),
7641 				      dc_status_to_str(dc_result));
7642 
7643 			dc_stream_release(stream);
7644 			stream = NULL;
7645 			requested_bpc -= 2; /* lower bpc to retry validation */
7646 		}
7647 
7648 	} while (stream == NULL && requested_bpc >= bpc_limit);
7649 
7650 	if ((dc_result == DC_FAIL_ENC_VALIDATE ||
7651 	     dc_result == DC_EXCEED_DONGLE_CAP) &&
7652 	     !aconnector->force_yuv420_output) {
7653 		DRM_DEBUG_KMS("%s:%d Retry forcing yuv420 encoding\n",
7654 				     __func__, __LINE__);
7655 
7656 		aconnector->force_yuv420_output = true;
7657 		stream = create_validate_stream_for_sink(connector, drm_mode,
7658 						dm_state, old_stream);
7659 		aconnector->force_yuv420_output = false;
7660 	}
7661 
7662 	return stream;
7663 }
7664 
7665 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
7666 				   const struct drm_display_mode *mode)
7667 {
7668 	int result = MODE_ERROR;
7669 	struct dc_sink *dc_sink;
7670 	struct drm_display_mode *test_mode;
7671 	/* TODO: Unhardcode stream count */
7672 	struct dc_stream_state *stream;
7673 	/* we always have an amdgpu_dm_connector here since we got
7674 	 * here via the amdgpu_dm_connector_helper_funcs
7675 	 */
7676 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7677 
7678 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
7679 			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
7680 		return result;
7681 
7682 	/*
7683 	 * Only run this the first time mode_valid is called to initilialize
7684 	 * EDID mgmt
7685 	 */
7686 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
7687 		!aconnector->dc_em_sink)
7688 		handle_edid_mgmt(aconnector);
7689 
7690 	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
7691 
7692 	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
7693 				aconnector->base.force != DRM_FORCE_ON) {
7694 		drm_err(connector->dev, "dc_sink is NULL!\n");
7695 		goto fail;
7696 	}
7697 
7698 	test_mode = drm_mode_duplicate(connector->dev, mode);
7699 	if (!test_mode)
7700 		goto fail;
7701 
7702 	drm_mode_set_crtcinfo(test_mode, 0);
7703 
7704 	stream = create_validate_stream_for_sink(connector, test_mode,
7705 						 to_dm_connector_state(connector->state),
7706 						 NULL);
7707 	drm_mode_destroy(connector->dev, test_mode);
7708 	if (stream) {
7709 		dc_stream_release(stream);
7710 		result = MODE_OK;
7711 	}
7712 
7713 fail:
7714 	/* TODO: error handling*/
7715 	return result;
7716 }
7717 
7718 static int fill_hdr_info_packet(const struct drm_connector_state *state,
7719 				struct dc_info_packet *out)
7720 {
7721 	struct hdmi_drm_infoframe frame;
7722 	unsigned char buf[30]; /* 26 + 4 */
7723 	ssize_t len;
7724 	int ret, i;
7725 
7726 	memset(out, 0, sizeof(*out));
7727 
7728 	if (!state->hdr_output_metadata)
7729 		return 0;
7730 
7731 	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
7732 	if (ret)
7733 		return ret;
7734 
7735 	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
7736 	if (len < 0)
7737 		return (int)len;
7738 
7739 	/* Static metadata is a fixed 26 bytes + 4 byte header. */
7740 	if (len != 30)
7741 		return -EINVAL;
7742 
7743 	/* Prepare the infopacket for DC. */
7744 	switch (state->connector->connector_type) {
7745 	case DRM_MODE_CONNECTOR_HDMIA:
7746 		out->hb0 = 0x87; /* type */
7747 		out->hb1 = 0x01; /* version */
7748 		out->hb2 = 0x1A; /* length */
7749 		out->sb[0] = buf[3]; /* checksum */
7750 		i = 1;
7751 		break;
7752 
7753 	case DRM_MODE_CONNECTOR_DisplayPort:
7754 	case DRM_MODE_CONNECTOR_eDP:
7755 		out->hb0 = 0x00; /* sdp id, zero */
7756 		out->hb1 = 0x87; /* type */
7757 		out->hb2 = 0x1D; /* payload len - 1 */
7758 		out->hb3 = (0x13 << 2); /* sdp version */
7759 		out->sb[0] = 0x01; /* version */
7760 		out->sb[1] = 0x1A; /* length */
7761 		i = 2;
7762 		break;
7763 
7764 	default:
7765 		return -EINVAL;
7766 	}
7767 
7768 	memcpy(&out->sb[i], &buf[4], 26);
7769 	out->valid = true;
7770 
7771 	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
7772 		       sizeof(out->sb), false);
7773 
7774 	return 0;
7775 }
7776 
7777 static int
7778 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
7779 				 struct drm_atomic_state *state)
7780 {
7781 	struct drm_connector_state *new_con_state =
7782 		drm_atomic_get_new_connector_state(state, conn);
7783 	struct drm_connector_state *old_con_state =
7784 		drm_atomic_get_old_connector_state(state, conn);
7785 	struct drm_crtc *crtc = new_con_state->crtc;
7786 	struct drm_crtc_state *new_crtc_state;
7787 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
7788 	int ret;
7789 
7790 	trace_amdgpu_dm_connector_atomic_check(new_con_state);
7791 
7792 	if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
7793 		ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
7794 		if (ret < 0)
7795 			return ret;
7796 	}
7797 
7798 	if (!crtc)
7799 		return 0;
7800 
7801 	if (new_con_state->colorspace != old_con_state->colorspace) {
7802 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7803 		if (IS_ERR(new_crtc_state))
7804 			return PTR_ERR(new_crtc_state);
7805 
7806 		new_crtc_state->mode_changed = true;
7807 	}
7808 
7809 	if (new_con_state->content_type != old_con_state->content_type) {
7810 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7811 		if (IS_ERR(new_crtc_state))
7812 			return PTR_ERR(new_crtc_state);
7813 
7814 		new_crtc_state->mode_changed = true;
7815 	}
7816 
7817 	if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
7818 		struct dc_info_packet hdr_infopacket;
7819 
7820 		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
7821 		if (ret)
7822 			return ret;
7823 
7824 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7825 		if (IS_ERR(new_crtc_state))
7826 			return PTR_ERR(new_crtc_state);
7827 
7828 		/*
7829 		 * DC considers the stream backends changed if the
7830 		 * static metadata changes. Forcing the modeset also
7831 		 * gives a simple way for userspace to switch from
7832 		 * 8bpc to 10bpc when setting the metadata to enter
7833 		 * or exit HDR.
7834 		 *
7835 		 * Changing the static metadata after it's been
7836 		 * set is permissible, however. So only force a
7837 		 * modeset if we're entering or exiting HDR.
7838 		 */
7839 		new_crtc_state->mode_changed = new_crtc_state->mode_changed ||
7840 			!old_con_state->hdr_output_metadata ||
7841 			!new_con_state->hdr_output_metadata;
7842 	}
7843 
7844 	return 0;
7845 }
7846 
7847 static const struct drm_connector_helper_funcs
7848 amdgpu_dm_connector_helper_funcs = {
7849 	/*
7850 	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
7851 	 * modes will be filtered by drm_mode_validate_size(), and those modes
7852 	 * are missing after user start lightdm. So we need to renew modes list.
7853 	 * in get_modes call back, not just return the modes count
7854 	 */
7855 	.get_modes = get_modes,
7856 	.mode_valid = amdgpu_dm_connector_mode_valid,
7857 	.atomic_check = amdgpu_dm_connector_atomic_check,
7858 };
7859 
7860 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
7861 {
7862 
7863 }
7864 
7865 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
7866 {
7867 	switch (display_color_depth) {
7868 	case COLOR_DEPTH_666:
7869 		return 6;
7870 	case COLOR_DEPTH_888:
7871 		return 8;
7872 	case COLOR_DEPTH_101010:
7873 		return 10;
7874 	case COLOR_DEPTH_121212:
7875 		return 12;
7876 	case COLOR_DEPTH_141414:
7877 		return 14;
7878 	case COLOR_DEPTH_161616:
7879 		return 16;
7880 	default:
7881 		break;
7882 	}
7883 	return 0;
7884 }
7885 
7886 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
7887 					  struct drm_crtc_state *crtc_state,
7888 					  struct drm_connector_state *conn_state)
7889 {
7890 	struct drm_atomic_state *state = crtc_state->state;
7891 	struct drm_connector *connector = conn_state->connector;
7892 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7893 	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
7894 	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
7895 	struct drm_dp_mst_topology_mgr *mst_mgr;
7896 	struct drm_dp_mst_port *mst_port;
7897 	struct drm_dp_mst_topology_state *mst_state;
7898 	enum dc_color_depth color_depth;
7899 	int clock, bpp = 0;
7900 	bool is_y420 = false;
7901 
7902 	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
7903 		struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
7904 		struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
7905 		enum drm_mode_status result;
7906 
7907 		result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode);
7908 		if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) {
7909 			drm_dbg_driver(encoder->dev,
7910 				       "mode %dx%d@%dHz is not native, enabling scaling\n",
7911 				       adjusted_mode->hdisplay, adjusted_mode->vdisplay,
7912 				       drm_mode_vrefresh(adjusted_mode));
7913 			dm_new_connector_state->scaling = RMX_FULL;
7914 		}
7915 		return 0;
7916 	}
7917 
7918 	if (!aconnector->mst_output_port)
7919 		return 0;
7920 
7921 	mst_port = aconnector->mst_output_port;
7922 	mst_mgr = &aconnector->mst_root->mst_mgr;
7923 
7924 	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
7925 		return 0;
7926 
7927 	mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
7928 	if (IS_ERR(mst_state))
7929 		return PTR_ERR(mst_state);
7930 
7931 	mst_state->pbn_div.full = dfixed_const(dm_mst_get_pbn_divider(aconnector->mst_root->dc_link));
7932 
7933 	if (!state->duplicated) {
7934 		int max_bpc = conn_state->max_requested_bpc;
7935 
7936 		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
7937 			  aconnector->force_yuv420_output;
7938 		color_depth = convert_color_depth_from_display_info(connector,
7939 								    is_y420,
7940 								    max_bpc);
7941 		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
7942 		clock = adjusted_mode->clock;
7943 		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4);
7944 	}
7945 
7946 	dm_new_connector_state->vcpi_slots =
7947 		drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
7948 					      dm_new_connector_state->pbn);
7949 	if (dm_new_connector_state->vcpi_slots < 0) {
7950 		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
7951 		return dm_new_connector_state->vcpi_slots;
7952 	}
7953 	return 0;
7954 }
7955 
7956 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
7957 	.disable = dm_encoder_helper_disable,
7958 	.atomic_check = dm_encoder_helper_atomic_check
7959 };
7960 
7961 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
7962 					    struct dc_state *dc_state,
7963 					    struct dsc_mst_fairness_vars *vars)
7964 {
7965 	struct dc_stream_state *stream = NULL;
7966 	struct drm_connector *connector;
7967 	struct drm_connector_state *new_con_state;
7968 	struct amdgpu_dm_connector *aconnector;
7969 	struct dm_connector_state *dm_conn_state;
7970 	int i, j, ret;
7971 	int vcpi, pbn_div, pbn = 0, slot_num = 0;
7972 
7973 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
7974 
7975 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
7976 			continue;
7977 
7978 		aconnector = to_amdgpu_dm_connector(connector);
7979 
7980 		if (!aconnector->mst_output_port)
7981 			continue;
7982 
7983 		if (!new_con_state || !new_con_state->crtc)
7984 			continue;
7985 
7986 		dm_conn_state = to_dm_connector_state(new_con_state);
7987 
7988 		for (j = 0; j < dc_state->stream_count; j++) {
7989 			stream = dc_state->streams[j];
7990 			if (!stream)
7991 				continue;
7992 
7993 			if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
7994 				break;
7995 
7996 			stream = NULL;
7997 		}
7998 
7999 		if (!stream)
8000 			continue;
8001 
8002 		pbn_div = dm_mst_get_pbn_divider(stream->link);
8003 		/* pbn is calculated by compute_mst_dsc_configs_for_state*/
8004 		for (j = 0; j < dc_state->stream_count; j++) {
8005 			if (vars[j].aconnector == aconnector) {
8006 				pbn = vars[j].pbn;
8007 				break;
8008 			}
8009 		}
8010 
8011 		if (j == dc_state->stream_count || pbn_div == 0)
8012 			continue;
8013 
8014 		slot_num = DIV_ROUND_UP(pbn, pbn_div);
8015 
8016 		if (stream->timing.flags.DSC != 1) {
8017 			dm_conn_state->pbn = pbn;
8018 			dm_conn_state->vcpi_slots = slot_num;
8019 
8020 			ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
8021 							   dm_conn_state->pbn, false);
8022 			if (ret < 0)
8023 				return ret;
8024 
8025 			continue;
8026 		}
8027 
8028 		vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
8029 		if (vcpi < 0)
8030 			return vcpi;
8031 
8032 		dm_conn_state->pbn = pbn;
8033 		dm_conn_state->vcpi_slots = vcpi;
8034 	}
8035 	return 0;
8036 }
8037 
8038 static int to_drm_connector_type(enum signal_type st)
8039 {
8040 	switch (st) {
8041 	case SIGNAL_TYPE_HDMI_TYPE_A:
8042 		return DRM_MODE_CONNECTOR_HDMIA;
8043 	case SIGNAL_TYPE_EDP:
8044 		return DRM_MODE_CONNECTOR_eDP;
8045 	case SIGNAL_TYPE_LVDS:
8046 		return DRM_MODE_CONNECTOR_LVDS;
8047 	case SIGNAL_TYPE_RGB:
8048 		return DRM_MODE_CONNECTOR_VGA;
8049 	case SIGNAL_TYPE_DISPLAY_PORT:
8050 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
8051 		return DRM_MODE_CONNECTOR_DisplayPort;
8052 	case SIGNAL_TYPE_DVI_DUAL_LINK:
8053 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
8054 		return DRM_MODE_CONNECTOR_DVID;
8055 	case SIGNAL_TYPE_VIRTUAL:
8056 		return DRM_MODE_CONNECTOR_VIRTUAL;
8057 
8058 	default:
8059 		return DRM_MODE_CONNECTOR_Unknown;
8060 	}
8061 }
8062 
8063 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
8064 {
8065 	struct drm_encoder *encoder;
8066 
8067 	/* There is only one encoder per connector */
8068 	drm_connector_for_each_possible_encoder(connector, encoder)
8069 		return encoder;
8070 
8071 	return NULL;
8072 }
8073 
8074 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
8075 {
8076 	struct drm_encoder *encoder;
8077 	struct amdgpu_encoder *amdgpu_encoder;
8078 
8079 	encoder = amdgpu_dm_connector_to_encoder(connector);
8080 
8081 	if (encoder == NULL)
8082 		return;
8083 
8084 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8085 
8086 	amdgpu_encoder->native_mode.clock = 0;
8087 
8088 	if (!list_empty(&connector->probed_modes)) {
8089 		struct drm_display_mode *preferred_mode = NULL;
8090 
8091 		list_for_each_entry(preferred_mode,
8092 				    &connector->probed_modes,
8093 				    head) {
8094 			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
8095 				amdgpu_encoder->native_mode = *preferred_mode;
8096 
8097 			break;
8098 		}
8099 
8100 	}
8101 }
8102 
8103 static struct drm_display_mode *
8104 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
8105 			     char *name,
8106 			     int hdisplay, int vdisplay)
8107 {
8108 	struct drm_device *dev = encoder->dev;
8109 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8110 	struct drm_display_mode *mode = NULL;
8111 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8112 
8113 	mode = drm_mode_duplicate(dev, native_mode);
8114 
8115 	if (mode == NULL)
8116 		return NULL;
8117 
8118 	mode->hdisplay = hdisplay;
8119 	mode->vdisplay = vdisplay;
8120 	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8121 	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
8122 
8123 	return mode;
8124 
8125 }
8126 
8127 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
8128 						 struct drm_connector *connector)
8129 {
8130 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8131 	struct drm_display_mode *mode = NULL;
8132 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8133 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8134 				to_amdgpu_dm_connector(connector);
8135 	int i;
8136 	int n;
8137 	struct mode_size {
8138 		char name[DRM_DISPLAY_MODE_LEN];
8139 		int w;
8140 		int h;
8141 	} common_modes[] = {
8142 		{  "640x480",  640,  480},
8143 		{  "800x600",  800,  600},
8144 		{ "1024x768", 1024,  768},
8145 		{ "1280x720", 1280,  720},
8146 		{ "1280x800", 1280,  800},
8147 		{"1280x1024", 1280, 1024},
8148 		{ "1440x900", 1440,  900},
8149 		{"1680x1050", 1680, 1050},
8150 		{"1600x1200", 1600, 1200},
8151 		{"1920x1080", 1920, 1080},
8152 		{"1920x1200", 1920, 1200}
8153 	};
8154 
8155 	n = ARRAY_SIZE(common_modes);
8156 
8157 	for (i = 0; i < n; i++) {
8158 		struct drm_display_mode *curmode = NULL;
8159 		bool mode_existed = false;
8160 
8161 		if (common_modes[i].w > native_mode->hdisplay ||
8162 		    common_modes[i].h > native_mode->vdisplay ||
8163 		   (common_modes[i].w == native_mode->hdisplay &&
8164 		    common_modes[i].h == native_mode->vdisplay))
8165 			continue;
8166 
8167 		list_for_each_entry(curmode, &connector->probed_modes, head) {
8168 			if (common_modes[i].w == curmode->hdisplay &&
8169 			    common_modes[i].h == curmode->vdisplay) {
8170 				mode_existed = true;
8171 				break;
8172 			}
8173 		}
8174 
8175 		if (mode_existed)
8176 			continue;
8177 
8178 		mode = amdgpu_dm_create_common_mode(encoder,
8179 				common_modes[i].name, common_modes[i].w,
8180 				common_modes[i].h);
8181 		if (!mode)
8182 			continue;
8183 
8184 		drm_mode_probed_add(connector, mode);
8185 		amdgpu_dm_connector->num_modes++;
8186 	}
8187 }
8188 
8189 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
8190 {
8191 	struct drm_encoder *encoder;
8192 	struct amdgpu_encoder *amdgpu_encoder;
8193 	const struct drm_display_mode *native_mode;
8194 
8195 	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
8196 	    connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
8197 		return;
8198 
8199 	mutex_lock(&connector->dev->mode_config.mutex);
8200 	amdgpu_dm_connector_get_modes(connector);
8201 	mutex_unlock(&connector->dev->mode_config.mutex);
8202 
8203 	encoder = amdgpu_dm_connector_to_encoder(connector);
8204 	if (!encoder)
8205 		return;
8206 
8207 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8208 
8209 	native_mode = &amdgpu_encoder->native_mode;
8210 	if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
8211 		return;
8212 
8213 	drm_connector_set_panel_orientation_with_quirk(connector,
8214 						       DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
8215 						       native_mode->hdisplay,
8216 						       native_mode->vdisplay);
8217 }
8218 
8219 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
8220 					      const struct drm_edid *drm_edid)
8221 {
8222 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8223 			to_amdgpu_dm_connector(connector);
8224 
8225 	if (drm_edid) {
8226 		/* empty probed_modes */
8227 		INIT_LIST_HEAD(&connector->probed_modes);
8228 		amdgpu_dm_connector->num_modes =
8229 				drm_edid_connector_add_modes(connector);
8230 
8231 		/* sorting the probed modes before calling function
8232 		 * amdgpu_dm_get_native_mode() since EDID can have
8233 		 * more than one preferred mode. The modes that are
8234 		 * later in the probed mode list could be of higher
8235 		 * and preferred resolution. For example, 3840x2160
8236 		 * resolution in base EDID preferred timing and 4096x2160
8237 		 * preferred resolution in DID extension block later.
8238 		 */
8239 		drm_mode_sort(&connector->probed_modes);
8240 		amdgpu_dm_get_native_mode(connector);
8241 
8242 		/* Freesync capabilities are reset by calling
8243 		 * drm_edid_connector_add_modes() and need to be
8244 		 * restored here.
8245 		 */
8246 		amdgpu_dm_update_freesync_caps(connector, drm_edid);
8247 	} else {
8248 		amdgpu_dm_connector->num_modes = 0;
8249 	}
8250 }
8251 
8252 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
8253 			      struct drm_display_mode *mode)
8254 {
8255 	struct drm_display_mode *m;
8256 
8257 	list_for_each_entry(m, &aconnector->base.probed_modes, head) {
8258 		if (drm_mode_equal(m, mode))
8259 			return true;
8260 	}
8261 
8262 	return false;
8263 }
8264 
8265 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
8266 {
8267 	const struct drm_display_mode *m;
8268 	struct drm_display_mode *new_mode;
8269 	uint i;
8270 	u32 new_modes_count = 0;
8271 
8272 	/* Standard FPS values
8273 	 *
8274 	 * 23.976       - TV/NTSC
8275 	 * 24           - Cinema
8276 	 * 25           - TV/PAL
8277 	 * 29.97        - TV/NTSC
8278 	 * 30           - TV/NTSC
8279 	 * 48           - Cinema HFR
8280 	 * 50           - TV/PAL
8281 	 * 60           - Commonly used
8282 	 * 48,72,96,120 - Multiples of 24
8283 	 */
8284 	static const u32 common_rates[] = {
8285 		23976, 24000, 25000, 29970, 30000,
8286 		48000, 50000, 60000, 72000, 96000, 120000
8287 	};
8288 
8289 	/*
8290 	 * Find mode with highest refresh rate with the same resolution
8291 	 * as the preferred mode. Some monitors report a preferred mode
8292 	 * with lower resolution than the highest refresh rate supported.
8293 	 */
8294 
8295 	m = get_highest_refresh_rate_mode(aconnector, true);
8296 	if (!m)
8297 		return 0;
8298 
8299 	for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
8300 		u64 target_vtotal, target_vtotal_diff;
8301 		u64 num, den;
8302 
8303 		if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
8304 			continue;
8305 
8306 		if (common_rates[i] < aconnector->min_vfreq * 1000 ||
8307 		    common_rates[i] > aconnector->max_vfreq * 1000)
8308 			continue;
8309 
8310 		num = (unsigned long long)m->clock * 1000 * 1000;
8311 		den = common_rates[i] * (unsigned long long)m->htotal;
8312 		target_vtotal = div_u64(num, den);
8313 		target_vtotal_diff = target_vtotal - m->vtotal;
8314 
8315 		/* Check for illegal modes */
8316 		if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
8317 		    m->vsync_end + target_vtotal_diff < m->vsync_start ||
8318 		    m->vtotal + target_vtotal_diff < m->vsync_end)
8319 			continue;
8320 
8321 		new_mode = drm_mode_duplicate(aconnector->base.dev, m);
8322 		if (!new_mode)
8323 			goto out;
8324 
8325 		new_mode->vtotal += (u16)target_vtotal_diff;
8326 		new_mode->vsync_start += (u16)target_vtotal_diff;
8327 		new_mode->vsync_end += (u16)target_vtotal_diff;
8328 		new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8329 		new_mode->type |= DRM_MODE_TYPE_DRIVER;
8330 
8331 		if (!is_duplicate_mode(aconnector, new_mode)) {
8332 			drm_mode_probed_add(&aconnector->base, new_mode);
8333 			new_modes_count += 1;
8334 		} else
8335 			drm_mode_destroy(aconnector->base.dev, new_mode);
8336 	}
8337  out:
8338 	return new_modes_count;
8339 }
8340 
8341 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
8342 						   const struct drm_edid *drm_edid)
8343 {
8344 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8345 		to_amdgpu_dm_connector(connector);
8346 
8347 	if (!(amdgpu_freesync_vid_mode && drm_edid))
8348 		return;
8349 
8350 	if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
8351 		amdgpu_dm_connector->num_modes +=
8352 			add_fs_modes(amdgpu_dm_connector);
8353 }
8354 
8355 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
8356 {
8357 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8358 			to_amdgpu_dm_connector(connector);
8359 	struct drm_encoder *encoder;
8360 	const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid;
8361 	struct dc_link_settings *verified_link_cap =
8362 			&amdgpu_dm_connector->dc_link->verified_link_cap;
8363 	const struct dc *dc = amdgpu_dm_connector->dc_link->dc;
8364 
8365 	encoder = amdgpu_dm_connector_to_encoder(connector);
8366 
8367 	if (!drm_edid) {
8368 		amdgpu_dm_connector->num_modes =
8369 				drm_add_modes_noedid(connector, 640, 480);
8370 		if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
8371 			amdgpu_dm_connector->num_modes +=
8372 				drm_add_modes_noedid(connector, 1920, 1080);
8373 	} else {
8374 		amdgpu_dm_connector_ddc_get_modes(connector, drm_edid);
8375 		if (encoder && connector->connector_type != DRM_MODE_CONNECTOR_eDP)
8376 			amdgpu_dm_connector_add_common_modes(encoder, connector);
8377 		amdgpu_dm_connector_add_freesync_modes(connector, drm_edid);
8378 	}
8379 	amdgpu_dm_fbc_init(connector);
8380 
8381 	return amdgpu_dm_connector->num_modes;
8382 }
8383 
8384 static const u32 supported_colorspaces =
8385 	BIT(DRM_MODE_COLORIMETRY_BT709_YCC) |
8386 	BIT(DRM_MODE_COLORIMETRY_OPRGB) |
8387 	BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) |
8388 	BIT(DRM_MODE_COLORIMETRY_BT2020_YCC);
8389 
8390 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
8391 				     struct amdgpu_dm_connector *aconnector,
8392 				     int connector_type,
8393 				     struct dc_link *link,
8394 				     int link_index)
8395 {
8396 	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
8397 
8398 	/*
8399 	 * Some of the properties below require access to state, like bpc.
8400 	 * Allocate some default initial connector state with our reset helper.
8401 	 */
8402 	if (aconnector->base.funcs->reset)
8403 		aconnector->base.funcs->reset(&aconnector->base);
8404 
8405 	aconnector->connector_id = link_index;
8406 	aconnector->bl_idx = -1;
8407 	aconnector->dc_link = link;
8408 	aconnector->base.interlace_allowed = false;
8409 	aconnector->base.doublescan_allowed = false;
8410 	aconnector->base.stereo_allowed = false;
8411 	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
8412 	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
8413 	aconnector->audio_inst = -1;
8414 	aconnector->pack_sdp_v1_3 = false;
8415 	aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
8416 	memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
8417 	mutex_init(&aconnector->hpd_lock);
8418 	mutex_init(&aconnector->handle_mst_msg_ready);
8419 
8420 	/*
8421 	 * configure support HPD hot plug connector_>polled default value is 0
8422 	 * which means HPD hot plug not supported
8423 	 */
8424 	switch (connector_type) {
8425 	case DRM_MODE_CONNECTOR_HDMIA:
8426 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8427 		aconnector->base.ycbcr_420_allowed =
8428 			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
8429 		break;
8430 	case DRM_MODE_CONNECTOR_DisplayPort:
8431 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8432 		link->link_enc = link_enc_cfg_get_link_enc(link);
8433 		ASSERT(link->link_enc);
8434 		if (link->link_enc)
8435 			aconnector->base.ycbcr_420_allowed =
8436 			link->link_enc->features.dp_ycbcr420_supported ? true : false;
8437 		break;
8438 	case DRM_MODE_CONNECTOR_DVID:
8439 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8440 		break;
8441 	default:
8442 		break;
8443 	}
8444 
8445 	drm_object_attach_property(&aconnector->base.base,
8446 				dm->ddev->mode_config.scaling_mode_property,
8447 				DRM_MODE_SCALE_NONE);
8448 
8449 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA
8450 		|| (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root))
8451 		drm_connector_attach_broadcast_rgb_property(&aconnector->base);
8452 
8453 	drm_object_attach_property(&aconnector->base.base,
8454 				adev->mode_info.underscan_property,
8455 				UNDERSCAN_OFF);
8456 	drm_object_attach_property(&aconnector->base.base,
8457 				adev->mode_info.underscan_hborder_property,
8458 				0);
8459 	drm_object_attach_property(&aconnector->base.base,
8460 				adev->mode_info.underscan_vborder_property,
8461 				0);
8462 
8463 	if (!aconnector->mst_root)
8464 		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
8465 
8466 	aconnector->base.state->max_bpc = 16;
8467 	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
8468 
8469 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8470 		/* Content Type is currently only implemented for HDMI. */
8471 		drm_connector_attach_content_type_property(&aconnector->base);
8472 	}
8473 
8474 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8475 		if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces))
8476 			drm_connector_attach_colorspace_property(&aconnector->base);
8477 	} else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) ||
8478 		   connector_type == DRM_MODE_CONNECTOR_eDP) {
8479 		if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces))
8480 			drm_connector_attach_colorspace_property(&aconnector->base);
8481 	}
8482 
8483 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8484 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
8485 	    connector_type == DRM_MODE_CONNECTOR_eDP) {
8486 		drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
8487 
8488 		if (!aconnector->mst_root)
8489 			drm_connector_attach_vrr_capable_property(&aconnector->base);
8490 
8491 		if (adev->dm.hdcp_workqueue)
8492 			drm_connector_attach_content_protection_property(&aconnector->base, true);
8493 	}
8494 }
8495 
8496 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
8497 			      struct i2c_msg *msgs, int num)
8498 {
8499 	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
8500 	struct ddc_service *ddc_service = i2c->ddc_service;
8501 	struct i2c_command cmd;
8502 	int i;
8503 	int result = -EIO;
8504 
8505 	if (!ddc_service->ddc_pin)
8506 		return result;
8507 
8508 	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
8509 
8510 	if (!cmd.payloads)
8511 		return result;
8512 
8513 	cmd.number_of_payloads = num;
8514 	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
8515 	cmd.speed = 100;
8516 
8517 	for (i = 0; i < num; i++) {
8518 		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
8519 		cmd.payloads[i].address = msgs[i].addr;
8520 		cmd.payloads[i].length = msgs[i].len;
8521 		cmd.payloads[i].data = msgs[i].buf;
8522 	}
8523 
8524 	if (i2c->oem) {
8525 		if (dc_submit_i2c_oem(
8526 			    ddc_service->ctx->dc,
8527 			    &cmd))
8528 			result = num;
8529 	} else {
8530 		if (dc_submit_i2c(
8531 			    ddc_service->ctx->dc,
8532 			    ddc_service->link->link_index,
8533 			    &cmd))
8534 			result = num;
8535 	}
8536 
8537 	kfree(cmd.payloads);
8538 	return result;
8539 }
8540 
8541 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
8542 {
8543 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
8544 }
8545 
8546 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
8547 	.master_xfer = amdgpu_dm_i2c_xfer,
8548 	.functionality = amdgpu_dm_i2c_func,
8549 };
8550 
8551 static struct amdgpu_i2c_adapter *
8552 create_i2c(struct ddc_service *ddc_service, bool oem)
8553 {
8554 	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
8555 	struct amdgpu_i2c_adapter *i2c;
8556 
8557 	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
8558 	if (!i2c)
8559 		return NULL;
8560 	i2c->base.owner = THIS_MODULE;
8561 	i2c->base.dev.parent = &adev->pdev->dev;
8562 	i2c->base.algo = &amdgpu_dm_i2c_algo;
8563 	if (oem)
8564 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus");
8565 	else
8566 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d",
8567 			 ddc_service->link->link_index);
8568 	i2c_set_adapdata(&i2c->base, i2c);
8569 	i2c->ddc_service = ddc_service;
8570 	i2c->oem = oem;
8571 
8572 	return i2c;
8573 }
8574 
8575 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector)
8576 {
8577 	struct cec_connector_info conn_info;
8578 	struct drm_device *ddev = aconnector->base.dev;
8579 	struct device *hdmi_dev = ddev->dev;
8580 
8581 	if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) {
8582 		drm_info(ddev, "HDMI-CEC feature masked\n");
8583 		return -EINVAL;
8584 	}
8585 
8586 	cec_fill_conn_info_from_drm(&conn_info, &aconnector->base);
8587 	aconnector->notifier =
8588 		cec_notifier_conn_register(hdmi_dev, NULL, &conn_info);
8589 	if (!aconnector->notifier) {
8590 		drm_err(ddev, "Failed to create cec notifier\n");
8591 		return -ENOMEM;
8592 	}
8593 
8594 	return 0;
8595 }
8596 
8597 /*
8598  * Note: this function assumes that dc_link_detect() was called for the
8599  * dc_link which will be represented by this aconnector.
8600  */
8601 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
8602 				    struct amdgpu_dm_connector *aconnector,
8603 				    u32 link_index,
8604 				    struct amdgpu_encoder *aencoder)
8605 {
8606 	int res = 0;
8607 	int connector_type;
8608 	struct dc *dc = dm->dc;
8609 	struct dc_link *link = dc_get_link_at_index(dc, link_index);
8610 	struct amdgpu_i2c_adapter *i2c;
8611 
8612 	/* Not needed for writeback connector */
8613 	link->priv = aconnector;
8614 
8615 
8616 	i2c = create_i2c(link->ddc, false);
8617 	if (!i2c) {
8618 		drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n");
8619 		return -ENOMEM;
8620 	}
8621 
8622 	aconnector->i2c = i2c;
8623 	res = i2c_add_adapter(&i2c->base);
8624 
8625 	if (res) {
8626 		drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index);
8627 		goto out_free;
8628 	}
8629 
8630 	connector_type = to_drm_connector_type(link->connector_signal);
8631 
8632 	res = drm_connector_init_with_ddc(
8633 			dm->ddev,
8634 			&aconnector->base,
8635 			&amdgpu_dm_connector_funcs,
8636 			connector_type,
8637 			&i2c->base);
8638 
8639 	if (res) {
8640 		drm_err(adev_to_drm(dm->adev), "connector_init failed\n");
8641 		aconnector->connector_id = -1;
8642 		goto out_free;
8643 	}
8644 
8645 	drm_connector_helper_add(
8646 			&aconnector->base,
8647 			&amdgpu_dm_connector_helper_funcs);
8648 
8649 	amdgpu_dm_connector_init_helper(
8650 		dm,
8651 		aconnector,
8652 		connector_type,
8653 		link,
8654 		link_index);
8655 
8656 	drm_connector_attach_encoder(
8657 		&aconnector->base, &aencoder->base);
8658 
8659 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8660 	    connector_type == DRM_MODE_CONNECTOR_HDMIB)
8661 		amdgpu_dm_initialize_hdmi_connector(aconnector);
8662 
8663 	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
8664 		|| connector_type == DRM_MODE_CONNECTOR_eDP)
8665 		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
8666 
8667 out_free:
8668 	if (res) {
8669 		kfree(i2c);
8670 		aconnector->i2c = NULL;
8671 	}
8672 	return res;
8673 }
8674 
8675 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
8676 {
8677 	switch (adev->mode_info.num_crtc) {
8678 	case 1:
8679 		return 0x1;
8680 	case 2:
8681 		return 0x3;
8682 	case 3:
8683 		return 0x7;
8684 	case 4:
8685 		return 0xf;
8686 	case 5:
8687 		return 0x1f;
8688 	case 6:
8689 	default:
8690 		return 0x3f;
8691 	}
8692 }
8693 
8694 static int amdgpu_dm_encoder_init(struct drm_device *dev,
8695 				  struct amdgpu_encoder *aencoder,
8696 				  uint32_t link_index)
8697 {
8698 	struct amdgpu_device *adev = drm_to_adev(dev);
8699 
8700 	int res = drm_encoder_init(dev,
8701 				   &aencoder->base,
8702 				   &amdgpu_dm_encoder_funcs,
8703 				   DRM_MODE_ENCODER_TMDS,
8704 				   NULL);
8705 
8706 	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
8707 
8708 	if (!res)
8709 		aencoder->encoder_id = link_index;
8710 	else
8711 		aencoder->encoder_id = -1;
8712 
8713 	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
8714 
8715 	return res;
8716 }
8717 
8718 static void manage_dm_interrupts(struct amdgpu_device *adev,
8719 				 struct amdgpu_crtc *acrtc,
8720 				 struct dm_crtc_state *acrtc_state)
8721 {
8722 	struct drm_vblank_crtc_config config = {0};
8723 	struct dc_crtc_timing *timing;
8724 	int offdelay;
8725 
8726 	if (acrtc_state) {
8727 		timing = &acrtc_state->stream->timing;
8728 
8729 		/*
8730 		 * Depending on when the HW latching event of double-buffered
8731 		 * registers happen relative to the PSR SDP deadline, and how
8732 		 * bad the Panel clock has drifted since the last ALPM off
8733 		 * event, there can be up to 3 frames of delay between sending
8734 		 * the PSR exit cmd to DMUB fw, and when the panel starts
8735 		 * displaying live frames.
8736 		 *
8737 		 * We can set:
8738 		 *
8739 		 * 20/100 * offdelay_ms = 3_frames_ms
8740 		 * => offdelay_ms = 5 * 3_frames_ms
8741 		 *
8742 		 * This ensures that `3_frames_ms` will only be experienced as a
8743 		 * 20% delay on top how long the display has been static, and
8744 		 * thus make the delay less perceivable.
8745 		 */
8746 		if (acrtc_state->stream->link->psr_settings.psr_version <
8747 		    DC_PSR_VERSION_UNSUPPORTED) {
8748 			offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 *
8749 						      timing->v_total *
8750 						      timing->h_total,
8751 						      timing->pix_clk_100hz);
8752 			config.offdelay_ms = offdelay ?: 30;
8753 		} else if (amdgpu_ip_version(adev, DCE_HWIP, 0) <
8754 			   IP_VERSION(3, 5, 0) ||
8755 			   !(adev->flags & AMD_IS_APU)) {
8756 			/*
8757 			 * Older HW and DGPU have issues with instant off;
8758 			 * use a 2 frame offdelay.
8759 			 */
8760 			offdelay = DIV64_U64_ROUND_UP((u64)20 *
8761 						      timing->v_total *
8762 						      timing->h_total,
8763 						      timing->pix_clk_100hz);
8764 
8765 			config.offdelay_ms = offdelay ?: 30;
8766 		} else {
8767 			/* offdelay_ms = 0 will never disable vblank */
8768 			config.offdelay_ms = 1;
8769 			config.disable_immediate = true;
8770 		}
8771 
8772 		drm_crtc_vblank_on_config(&acrtc->base,
8773 					  &config);
8774 	} else {
8775 		drm_crtc_vblank_off(&acrtc->base);
8776 	}
8777 }
8778 
8779 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
8780 				      struct amdgpu_crtc *acrtc)
8781 {
8782 	int irq_type =
8783 		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
8784 
8785 	/**
8786 	 * This reads the current state for the IRQ and force reapplies
8787 	 * the setting to hardware.
8788 	 */
8789 	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
8790 }
8791 
8792 static bool
8793 is_scaling_state_different(const struct dm_connector_state *dm_state,
8794 			   const struct dm_connector_state *old_dm_state)
8795 {
8796 	if (dm_state->scaling != old_dm_state->scaling)
8797 		return true;
8798 	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
8799 		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
8800 			return true;
8801 	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
8802 		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
8803 			return true;
8804 	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
8805 		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
8806 		return true;
8807 	return false;
8808 }
8809 
8810 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
8811 					    struct drm_crtc_state *old_crtc_state,
8812 					    struct drm_connector_state *new_conn_state,
8813 					    struct drm_connector_state *old_conn_state,
8814 					    const struct drm_connector *connector,
8815 					    struct hdcp_workqueue *hdcp_w)
8816 {
8817 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8818 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
8819 
8820 	pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
8821 		connector->index, connector->status, connector->dpms);
8822 	pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
8823 		old_conn_state->content_protection, new_conn_state->content_protection);
8824 
8825 	if (old_crtc_state)
8826 		pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8827 		old_crtc_state->enable,
8828 		old_crtc_state->active,
8829 		old_crtc_state->mode_changed,
8830 		old_crtc_state->active_changed,
8831 		old_crtc_state->connectors_changed);
8832 
8833 	if (new_crtc_state)
8834 		pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8835 		new_crtc_state->enable,
8836 		new_crtc_state->active,
8837 		new_crtc_state->mode_changed,
8838 		new_crtc_state->active_changed,
8839 		new_crtc_state->connectors_changed);
8840 
8841 	/* hdcp content type change */
8842 	if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
8843 	    new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
8844 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8845 		pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
8846 		return true;
8847 	}
8848 
8849 	/* CP is being re enabled, ignore this */
8850 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
8851 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
8852 		if (new_crtc_state && new_crtc_state->mode_changed) {
8853 			new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8854 			pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
8855 			return true;
8856 		}
8857 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
8858 		pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
8859 		return false;
8860 	}
8861 
8862 	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
8863 	 *
8864 	 * Handles:	UNDESIRED -> ENABLED
8865 	 */
8866 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
8867 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
8868 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8869 
8870 	/* Stream removed and re-enabled
8871 	 *
8872 	 * Can sometimes overlap with the HPD case,
8873 	 * thus set update_hdcp to false to avoid
8874 	 * setting HDCP multiple times.
8875 	 *
8876 	 * Handles:	DESIRED -> DESIRED (Special case)
8877 	 */
8878 	if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
8879 		new_conn_state->crtc && new_conn_state->crtc->enabled &&
8880 		connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
8881 		dm_con_state->update_hdcp = false;
8882 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
8883 			__func__);
8884 		return true;
8885 	}
8886 
8887 	/* Hot-plug, headless s3, dpms
8888 	 *
8889 	 * Only start HDCP if the display is connected/enabled.
8890 	 * update_hdcp flag will be set to false until the next
8891 	 * HPD comes in.
8892 	 *
8893 	 * Handles:	DESIRED -> DESIRED (Special case)
8894 	 */
8895 	if (dm_con_state->update_hdcp &&
8896 	new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
8897 	connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
8898 		dm_con_state->update_hdcp = false;
8899 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
8900 			__func__);
8901 		return true;
8902 	}
8903 
8904 	if (old_conn_state->content_protection == new_conn_state->content_protection) {
8905 		if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
8906 			if (new_crtc_state && new_crtc_state->mode_changed) {
8907 				pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
8908 					__func__);
8909 				return true;
8910 			}
8911 			pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
8912 				__func__);
8913 			return false;
8914 		}
8915 
8916 		pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
8917 		return false;
8918 	}
8919 
8920 	if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
8921 		pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
8922 			__func__);
8923 		return true;
8924 	}
8925 
8926 	pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
8927 	return false;
8928 }
8929 
8930 static void remove_stream(struct amdgpu_device *adev,
8931 			  struct amdgpu_crtc *acrtc,
8932 			  struct dc_stream_state *stream)
8933 {
8934 	/* this is the update mode case */
8935 
8936 	acrtc->otg_inst = -1;
8937 	acrtc->enabled = false;
8938 }
8939 
8940 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
8941 {
8942 
8943 	assert_spin_locked(&acrtc->base.dev->event_lock);
8944 	WARN_ON(acrtc->event);
8945 
8946 	acrtc->event = acrtc->base.state->event;
8947 
8948 	/* Set the flip status */
8949 	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
8950 
8951 	/* Mark this event as consumed */
8952 	acrtc->base.state->event = NULL;
8953 
8954 	drm_dbg_state(acrtc->base.dev,
8955 		      "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
8956 		      acrtc->crtc_id);
8957 }
8958 
8959 static void update_freesync_state_on_stream(
8960 	struct amdgpu_display_manager *dm,
8961 	struct dm_crtc_state *new_crtc_state,
8962 	struct dc_stream_state *new_stream,
8963 	struct dc_plane_state *surface,
8964 	u32 flip_timestamp_in_us)
8965 {
8966 	struct mod_vrr_params vrr_params;
8967 	struct dc_info_packet vrr_infopacket = {0};
8968 	struct amdgpu_device *adev = dm->adev;
8969 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
8970 	unsigned long flags;
8971 	bool pack_sdp_v1_3 = false;
8972 	struct amdgpu_dm_connector *aconn;
8973 	enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
8974 
8975 	if (!new_stream)
8976 		return;
8977 
8978 	/*
8979 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
8980 	 * For now it's sufficient to just guard against these conditions.
8981 	 */
8982 
8983 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
8984 		return;
8985 
8986 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
8987 	vrr_params = acrtc->dm_irq_params.vrr_params;
8988 
8989 	if (surface) {
8990 		mod_freesync_handle_preflip(
8991 			dm->freesync_module,
8992 			surface,
8993 			new_stream,
8994 			flip_timestamp_in_us,
8995 			&vrr_params);
8996 
8997 		if (adev->family < AMDGPU_FAMILY_AI &&
8998 		    amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
8999 			mod_freesync_handle_v_update(dm->freesync_module,
9000 						     new_stream, &vrr_params);
9001 
9002 			/* Need to call this before the frame ends. */
9003 			dc_stream_adjust_vmin_vmax(dm->dc,
9004 						   new_crtc_state->stream,
9005 						   &vrr_params.adjust);
9006 		}
9007 	}
9008 
9009 	aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
9010 
9011 	if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) {
9012 		pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
9013 
9014 		if (aconn->vsdb_info.amd_vsdb_version == 1)
9015 			packet_type = PACKET_TYPE_FS_V1;
9016 		else if (aconn->vsdb_info.amd_vsdb_version == 2)
9017 			packet_type = PACKET_TYPE_FS_V2;
9018 		else if (aconn->vsdb_info.amd_vsdb_version == 3)
9019 			packet_type = PACKET_TYPE_FS_V3;
9020 
9021 		mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
9022 					&new_stream->adaptive_sync_infopacket);
9023 	}
9024 
9025 	mod_freesync_build_vrr_infopacket(
9026 		dm->freesync_module,
9027 		new_stream,
9028 		&vrr_params,
9029 		packet_type,
9030 		TRANSFER_FUNC_UNKNOWN,
9031 		&vrr_infopacket,
9032 		pack_sdp_v1_3);
9033 
9034 	new_crtc_state->freesync_vrr_info_changed |=
9035 		(memcmp(&new_crtc_state->vrr_infopacket,
9036 			&vrr_infopacket,
9037 			sizeof(vrr_infopacket)) != 0);
9038 
9039 	acrtc->dm_irq_params.vrr_params = vrr_params;
9040 	new_crtc_state->vrr_infopacket = vrr_infopacket;
9041 
9042 	new_stream->vrr_infopacket = vrr_infopacket;
9043 	new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
9044 
9045 	if (new_crtc_state->freesync_vrr_info_changed)
9046 		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
9047 			      new_crtc_state->base.crtc->base.id,
9048 			      (int)new_crtc_state->base.vrr_enabled,
9049 			      (int)vrr_params.state);
9050 
9051 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9052 }
9053 
9054 static void update_stream_irq_parameters(
9055 	struct amdgpu_display_manager *dm,
9056 	struct dm_crtc_state *new_crtc_state)
9057 {
9058 	struct dc_stream_state *new_stream = new_crtc_state->stream;
9059 	struct mod_vrr_params vrr_params;
9060 	struct mod_freesync_config config = new_crtc_state->freesync_config;
9061 	struct amdgpu_device *adev = dm->adev;
9062 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9063 	unsigned long flags;
9064 
9065 	if (!new_stream)
9066 		return;
9067 
9068 	/*
9069 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9070 	 * For now it's sufficient to just guard against these conditions.
9071 	 */
9072 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9073 		return;
9074 
9075 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9076 	vrr_params = acrtc->dm_irq_params.vrr_params;
9077 
9078 	if (new_crtc_state->vrr_supported &&
9079 	    config.min_refresh_in_uhz &&
9080 	    config.max_refresh_in_uhz) {
9081 		/*
9082 		 * if freesync compatible mode was set, config.state will be set
9083 		 * in atomic check
9084 		 */
9085 		if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
9086 		    (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
9087 		     new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
9088 			vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
9089 			vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
9090 			vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
9091 			vrr_params.state = VRR_STATE_ACTIVE_FIXED;
9092 		} else {
9093 			config.state = new_crtc_state->base.vrr_enabled ?
9094 						     VRR_STATE_ACTIVE_VARIABLE :
9095 						     VRR_STATE_INACTIVE;
9096 		}
9097 	} else {
9098 		config.state = VRR_STATE_UNSUPPORTED;
9099 	}
9100 
9101 	mod_freesync_build_vrr_params(dm->freesync_module,
9102 				      new_stream,
9103 				      &config, &vrr_params);
9104 
9105 	new_crtc_state->freesync_config = config;
9106 	/* Copy state for access from DM IRQ handler */
9107 	acrtc->dm_irq_params.freesync_config = config;
9108 	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
9109 	acrtc->dm_irq_params.vrr_params = vrr_params;
9110 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9111 }
9112 
9113 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
9114 					    struct dm_crtc_state *new_state)
9115 {
9116 	bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
9117 	bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
9118 
9119 	if (!old_vrr_active && new_vrr_active) {
9120 		/* Transition VRR inactive -> active:
9121 		 * While VRR is active, we must not disable vblank irq, as a
9122 		 * reenable after disable would compute bogus vblank/pflip
9123 		 * timestamps if it likely happened inside display front-porch.
9124 		 *
9125 		 * We also need vupdate irq for the actual core vblank handling
9126 		 * at end of vblank.
9127 		 */
9128 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
9129 		WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
9130 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n",
9131 				 __func__, new_state->base.crtc->base.id);
9132 	} else if (old_vrr_active && !new_vrr_active) {
9133 		/* Transition VRR active -> inactive:
9134 		 * Allow vblank irq disable again for fixed refresh rate.
9135 		 */
9136 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
9137 		drm_crtc_vblank_put(new_state->base.crtc);
9138 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n",
9139 				 __func__, new_state->base.crtc->base.id);
9140 	}
9141 }
9142 
9143 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
9144 {
9145 	struct drm_plane *plane;
9146 	struct drm_plane_state *old_plane_state;
9147 	int i;
9148 
9149 	/*
9150 	 * TODO: Make this per-stream so we don't issue redundant updates for
9151 	 * commits with multiple streams.
9152 	 */
9153 	for_each_old_plane_in_state(state, plane, old_plane_state, i)
9154 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
9155 			amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
9156 }
9157 
9158 static inline uint32_t get_mem_type(struct drm_framebuffer *fb)
9159 {
9160 	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
9161 
9162 	return abo->tbo.resource ? abo->tbo.resource->mem_type : 0;
9163 }
9164 
9165 static void amdgpu_dm_update_cursor(struct drm_plane *plane,
9166 				    struct drm_plane_state *old_plane_state,
9167 				    struct dc_stream_update *update)
9168 {
9169 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
9170 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
9171 	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
9172 	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
9173 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
9174 	uint64_t address = afb ? afb->address : 0;
9175 	struct dc_cursor_position position = {0};
9176 	struct dc_cursor_attributes attributes;
9177 	int ret;
9178 
9179 	if (!plane->state->fb && !old_plane_state->fb)
9180 		return;
9181 
9182 	drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n",
9183 		       amdgpu_crtc->crtc_id, plane->state->crtc_w,
9184 		       plane->state->crtc_h);
9185 
9186 	ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position);
9187 	if (ret)
9188 		return;
9189 
9190 	if (!position.enable) {
9191 		/* turn off cursor */
9192 		if (crtc_state && crtc_state->stream) {
9193 			dc_stream_set_cursor_position(crtc_state->stream,
9194 						      &position);
9195 			update->cursor_position = &crtc_state->stream->cursor_position;
9196 		}
9197 		return;
9198 	}
9199 
9200 	amdgpu_crtc->cursor_width = plane->state->crtc_w;
9201 	amdgpu_crtc->cursor_height = plane->state->crtc_h;
9202 
9203 	memset(&attributes, 0, sizeof(attributes));
9204 	attributes.address.high_part = upper_32_bits(address);
9205 	attributes.address.low_part  = lower_32_bits(address);
9206 	attributes.width             = plane->state->crtc_w;
9207 	attributes.height            = plane->state->crtc_h;
9208 	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
9209 	attributes.rotation_angle    = 0;
9210 	attributes.attribute_flags.value = 0;
9211 
9212 	/* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM
9213 	 * legacy gamma setup.
9214 	 */
9215 	if (crtc_state->cm_is_degamma_srgb &&
9216 	    adev->dm.dc->caps.color.dpp.gamma_corr)
9217 		attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1;
9218 
9219 	if (afb)
9220 		attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
9221 
9222 	if (crtc_state->stream) {
9223 		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
9224 						     &attributes))
9225 			drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n");
9226 
9227 		update->cursor_attributes = &crtc_state->stream->cursor_attributes;
9228 
9229 		if (!dc_stream_set_cursor_position(crtc_state->stream,
9230 						   &position))
9231 			drm_err(adev_to_drm(adev), "DC failed to set cursor position\n");
9232 
9233 		update->cursor_position = &crtc_state->stream->cursor_position;
9234 	}
9235 }
9236 
9237 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach,
9238 					  const struct dm_crtc_state *acrtc_state,
9239 					  const u64 current_ts)
9240 {
9241 	struct psr_settings *psr = &acrtc_state->stream->link->psr_settings;
9242 	struct replay_settings *pr = &acrtc_state->stream->link->replay_settings;
9243 	struct amdgpu_dm_connector *aconn =
9244 		(struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
9245 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9246 
9247 	if (acrtc_state->update_type > UPDATE_TYPE_FAST) {
9248 		if (pr->config.replay_supported && !pr->replay_feature_enabled)
9249 			amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn);
9250 		else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED &&
9251 			     !psr->psr_feature_enabled)
9252 			if (!aconn->disallow_edp_enter_psr)
9253 				amdgpu_dm_link_setup_psr(acrtc_state->stream);
9254 	}
9255 
9256 	/* Decrement skip count when SR is enabled and we're doing fast updates. */
9257 	if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
9258 	    (psr->psr_feature_enabled || pr->config.replay_supported)) {
9259 		if (aconn->sr_skip_count > 0)
9260 			aconn->sr_skip_count--;
9261 
9262 		/* Allow SR when skip count is 0. */
9263 		acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count;
9264 
9265 		/*
9266 		 * If sink supports PSR SU/Panel Replay, there is no need to rely on
9267 		 * a vblank event disable request to enable PSR/RP. PSR SU/RP
9268 		 * can be enabled immediately once OS demonstrates an
9269 		 * adequate number of fast atomic commits to notify KMD
9270 		 * of update events. See `vblank_control_worker()`.
9271 		 */
9272 		if (!vrr_active &&
9273 		    acrtc_attach->dm_irq_params.allow_sr_entry &&
9274 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9275 		    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9276 #endif
9277 		    (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) {
9278 			if (pr->replay_feature_enabled && !pr->replay_allow_active)
9279 				amdgpu_dm_replay_enable(acrtc_state->stream, true);
9280 			if (psr->psr_version == DC_PSR_VERSION_SU_1 &&
9281 			    !psr->psr_allow_active && !aconn->disallow_edp_enter_psr)
9282 				amdgpu_dm_psr_enable(acrtc_state->stream);
9283 		}
9284 	} else {
9285 		acrtc_attach->dm_irq_params.allow_sr_entry = false;
9286 	}
9287 }
9288 
9289 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
9290 				    struct drm_device *dev,
9291 				    struct amdgpu_display_manager *dm,
9292 				    struct drm_crtc *pcrtc,
9293 				    bool wait_for_vblank)
9294 {
9295 	u32 i;
9296 	u64 timestamp_ns = ktime_get_ns();
9297 	struct drm_plane *plane;
9298 	struct drm_plane_state *old_plane_state, *new_plane_state;
9299 	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
9300 	struct drm_crtc_state *new_pcrtc_state =
9301 			drm_atomic_get_new_crtc_state(state, pcrtc);
9302 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
9303 	struct dm_crtc_state *dm_old_crtc_state =
9304 			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
9305 	int planes_count = 0, vpos, hpos;
9306 	unsigned long flags;
9307 	u32 target_vblank, last_flip_vblank;
9308 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9309 	bool cursor_update = false;
9310 	bool pflip_present = false;
9311 	bool dirty_rects_changed = false;
9312 	bool updated_planes_and_streams = false;
9313 	struct {
9314 		struct dc_surface_update surface_updates[MAX_SURFACES];
9315 		struct dc_plane_info plane_infos[MAX_SURFACES];
9316 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
9317 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
9318 		struct dc_stream_update stream_update;
9319 	} *bundle;
9320 
9321 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
9322 
9323 	if (!bundle) {
9324 		drm_err(dev, "Failed to allocate update bundle\n");
9325 		goto cleanup;
9326 	}
9327 
9328 	/*
9329 	 * Disable the cursor first if we're disabling all the planes.
9330 	 * It'll remain on the screen after the planes are re-enabled
9331 	 * if we don't.
9332 	 *
9333 	 * If the cursor is transitioning from native to overlay mode, the
9334 	 * native cursor needs to be disabled first.
9335 	 */
9336 	if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE &&
9337 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9338 		struct dc_cursor_position cursor_position = {0};
9339 
9340 		if (!dc_stream_set_cursor_position(acrtc_state->stream,
9341 						   &cursor_position))
9342 			drm_err(dev, "DC failed to disable native cursor\n");
9343 
9344 		bundle->stream_update.cursor_position =
9345 				&acrtc_state->stream->cursor_position;
9346 	}
9347 
9348 	if (acrtc_state->active_planes == 0 &&
9349 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9350 		amdgpu_dm_commit_cursors(state);
9351 
9352 	/* update planes when needed */
9353 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9354 		struct drm_crtc *crtc = new_plane_state->crtc;
9355 		struct drm_crtc_state *new_crtc_state;
9356 		struct drm_framebuffer *fb = new_plane_state->fb;
9357 		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
9358 		bool plane_needs_flip;
9359 		struct dc_plane_state *dc_plane;
9360 		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
9361 
9362 		/* Cursor plane is handled after stream updates */
9363 		if (plane->type == DRM_PLANE_TYPE_CURSOR &&
9364 		    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9365 			if ((fb && crtc == pcrtc) ||
9366 			    (old_plane_state->fb && old_plane_state->crtc == pcrtc)) {
9367 				cursor_update = true;
9368 				if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0)
9369 					amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update);
9370 			}
9371 
9372 			continue;
9373 		}
9374 
9375 		if (!fb || !crtc || pcrtc != crtc)
9376 			continue;
9377 
9378 		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
9379 		if (!new_crtc_state->active)
9380 			continue;
9381 
9382 		dc_plane = dm_new_plane_state->dc_state;
9383 		if (!dc_plane)
9384 			continue;
9385 
9386 		bundle->surface_updates[planes_count].surface = dc_plane;
9387 		if (new_pcrtc_state->color_mgmt_changed) {
9388 			bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction;
9389 			bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func;
9390 			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
9391 			bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult;
9392 			bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func;
9393 			bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func;
9394 			bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf;
9395 		}
9396 
9397 		amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
9398 				     &bundle->scaling_infos[planes_count]);
9399 
9400 		bundle->surface_updates[planes_count].scaling_info =
9401 			&bundle->scaling_infos[planes_count];
9402 
9403 		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
9404 
9405 		pflip_present = pflip_present || plane_needs_flip;
9406 
9407 		if (!plane_needs_flip) {
9408 			planes_count += 1;
9409 			continue;
9410 		}
9411 
9412 		fill_dc_plane_info_and_addr(
9413 			dm->adev, new_plane_state,
9414 			afb->tiling_flags,
9415 			&bundle->plane_infos[planes_count],
9416 			&bundle->flip_addrs[planes_count].address,
9417 			afb->tmz_surface);
9418 
9419 		drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
9420 				 new_plane_state->plane->index,
9421 				 bundle->plane_infos[planes_count].dcc.enable);
9422 
9423 		bundle->surface_updates[planes_count].plane_info =
9424 			&bundle->plane_infos[planes_count];
9425 
9426 		if (acrtc_state->stream->link->psr_settings.psr_feature_enabled ||
9427 		    acrtc_state->stream->link->replay_settings.replay_feature_enabled) {
9428 			fill_dc_dirty_rects(plane, old_plane_state,
9429 					    new_plane_state, new_crtc_state,
9430 					    &bundle->flip_addrs[planes_count],
9431 					    acrtc_state->stream->link->psr_settings.psr_version ==
9432 					    DC_PSR_VERSION_SU_1,
9433 					    &dirty_rects_changed);
9434 
9435 			/*
9436 			 * If the dirty regions changed, PSR-SU need to be disabled temporarily
9437 			 * and enabled it again after dirty regions are stable to avoid video glitch.
9438 			 * PSR-SU will be enabled in vblank_control_worker() if user pause the video
9439 			 * during the PSR-SU was disabled.
9440 			 */
9441 			if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
9442 			    acrtc_attach->dm_irq_params.allow_sr_entry &&
9443 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9444 			    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9445 #endif
9446 			    dirty_rects_changed) {
9447 				mutex_lock(&dm->dc_lock);
9448 				acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
9449 				timestamp_ns;
9450 				if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9451 					amdgpu_dm_psr_disable(acrtc_state->stream, true);
9452 				mutex_unlock(&dm->dc_lock);
9453 			}
9454 		}
9455 
9456 		/*
9457 		 * Only allow immediate flips for fast updates that don't
9458 		 * change memory domain, FB pitch, DCC state, rotation or
9459 		 * mirroring.
9460 		 *
9461 		 * dm_crtc_helper_atomic_check() only accepts async flips with
9462 		 * fast updates.
9463 		 */
9464 		if (crtc->state->async_flip &&
9465 		    (acrtc_state->update_type != UPDATE_TYPE_FAST ||
9466 		     get_mem_type(old_plane_state->fb) != get_mem_type(fb)))
9467 			drm_warn_once(state->dev,
9468 				      "[PLANE:%d:%s] async flip with non-fast update\n",
9469 				      plane->base.id, plane->name);
9470 
9471 		bundle->flip_addrs[planes_count].flip_immediate =
9472 			crtc->state->async_flip &&
9473 			acrtc_state->update_type == UPDATE_TYPE_FAST &&
9474 			get_mem_type(old_plane_state->fb) == get_mem_type(fb);
9475 
9476 		timestamp_ns = ktime_get_ns();
9477 		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
9478 		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
9479 		bundle->surface_updates[planes_count].surface = dc_plane;
9480 
9481 		if (!bundle->surface_updates[planes_count].surface) {
9482 			drm_err(dev, "No surface for CRTC: id=%d\n",
9483 					acrtc_attach->crtc_id);
9484 			continue;
9485 		}
9486 
9487 		if (plane == pcrtc->primary)
9488 			update_freesync_state_on_stream(
9489 				dm,
9490 				acrtc_state,
9491 				acrtc_state->stream,
9492 				dc_plane,
9493 				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
9494 
9495 		drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
9496 				 __func__,
9497 				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
9498 				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
9499 
9500 		planes_count += 1;
9501 
9502 	}
9503 
9504 	if (pflip_present) {
9505 		if (!vrr_active) {
9506 			/* Use old throttling in non-vrr fixed refresh rate mode
9507 			 * to keep flip scheduling based on target vblank counts
9508 			 * working in a backwards compatible way, e.g., for
9509 			 * clients using the GLX_OML_sync_control extension or
9510 			 * DRI3/Present extension with defined target_msc.
9511 			 */
9512 			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
9513 		} else {
9514 			/* For variable refresh rate mode only:
9515 			 * Get vblank of last completed flip to avoid > 1 vrr
9516 			 * flips per video frame by use of throttling, but allow
9517 			 * flip programming anywhere in the possibly large
9518 			 * variable vrr vblank interval for fine-grained flip
9519 			 * timing control and more opportunity to avoid stutter
9520 			 * on late submission of flips.
9521 			 */
9522 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9523 			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
9524 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9525 		}
9526 
9527 		target_vblank = last_flip_vblank + wait_for_vblank;
9528 
9529 		/*
9530 		 * Wait until we're out of the vertical blank period before the one
9531 		 * targeted by the flip
9532 		 */
9533 		while ((acrtc_attach->enabled &&
9534 			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
9535 							    0, &vpos, &hpos, NULL,
9536 							    NULL, &pcrtc->hwmode)
9537 			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
9538 			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
9539 			(int)(target_vblank -
9540 			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
9541 			usleep_range(1000, 1100);
9542 		}
9543 
9544 		/**
9545 		 * Prepare the flip event for the pageflip interrupt to handle.
9546 		 *
9547 		 * This only works in the case where we've already turned on the
9548 		 * appropriate hardware blocks (eg. HUBP) so in the transition case
9549 		 * from 0 -> n planes we have to skip a hardware generated event
9550 		 * and rely on sending it from software.
9551 		 */
9552 		if (acrtc_attach->base.state->event &&
9553 		    acrtc_state->active_planes > 0) {
9554 			drm_crtc_vblank_get(pcrtc);
9555 
9556 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9557 
9558 			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
9559 			prepare_flip_isr(acrtc_attach);
9560 
9561 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9562 		}
9563 
9564 		if (acrtc_state->stream) {
9565 			if (acrtc_state->freesync_vrr_info_changed)
9566 				bundle->stream_update.vrr_infopacket =
9567 					&acrtc_state->stream->vrr_infopacket;
9568 		}
9569 	} else if (cursor_update && acrtc_state->active_planes > 0) {
9570 		spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9571 		if (acrtc_attach->base.state->event) {
9572 			drm_crtc_vblank_get(pcrtc);
9573 			acrtc_attach->event = acrtc_attach->base.state->event;
9574 			acrtc_attach->base.state->event = NULL;
9575 		}
9576 		spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9577 	}
9578 
9579 	/* Update the planes if changed or disable if we don't have any. */
9580 	if ((planes_count || acrtc_state->active_planes == 0) &&
9581 		acrtc_state->stream) {
9582 		/*
9583 		 * If PSR or idle optimizations are enabled then flush out
9584 		 * any pending work before hardware programming.
9585 		 */
9586 		if (dm->vblank_control_workqueue)
9587 			flush_workqueue(dm->vblank_control_workqueue);
9588 
9589 		bundle->stream_update.stream = acrtc_state->stream;
9590 		if (new_pcrtc_state->mode_changed) {
9591 			bundle->stream_update.src = acrtc_state->stream->src;
9592 			bundle->stream_update.dst = acrtc_state->stream->dst;
9593 		}
9594 
9595 		if (new_pcrtc_state->color_mgmt_changed) {
9596 			/*
9597 			 * TODO: This isn't fully correct since we've actually
9598 			 * already modified the stream in place.
9599 			 */
9600 			bundle->stream_update.gamut_remap =
9601 				&acrtc_state->stream->gamut_remap_matrix;
9602 			bundle->stream_update.output_csc_transform =
9603 				&acrtc_state->stream->csc_color_matrix;
9604 			bundle->stream_update.out_transfer_func =
9605 				&acrtc_state->stream->out_transfer_func;
9606 			bundle->stream_update.lut3d_func =
9607 				(struct dc_3dlut *) acrtc_state->stream->lut3d_func;
9608 			bundle->stream_update.func_shaper =
9609 				(struct dc_transfer_func *) acrtc_state->stream->func_shaper;
9610 		}
9611 
9612 		acrtc_state->stream->abm_level = acrtc_state->abm_level;
9613 		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
9614 			bundle->stream_update.abm_level = &acrtc_state->abm_level;
9615 
9616 		mutex_lock(&dm->dc_lock);
9617 		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) {
9618 			if (acrtc_state->stream->link->replay_settings.replay_allow_active)
9619 				amdgpu_dm_replay_disable(acrtc_state->stream);
9620 			if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9621 				amdgpu_dm_psr_disable(acrtc_state->stream, true);
9622 		}
9623 		mutex_unlock(&dm->dc_lock);
9624 
9625 		/*
9626 		 * If FreeSync state on the stream has changed then we need to
9627 		 * re-adjust the min/max bounds now that DC doesn't handle this
9628 		 * as part of commit.
9629 		 */
9630 		if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
9631 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9632 			dc_stream_adjust_vmin_vmax(
9633 				dm->dc, acrtc_state->stream,
9634 				&acrtc_attach->dm_irq_params.vrr_params.adjust);
9635 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9636 		}
9637 		mutex_lock(&dm->dc_lock);
9638 		update_planes_and_stream_adapter(dm->dc,
9639 					 acrtc_state->update_type,
9640 					 planes_count,
9641 					 acrtc_state->stream,
9642 					 &bundle->stream_update,
9643 					 bundle->surface_updates);
9644 		updated_planes_and_streams = true;
9645 
9646 		/**
9647 		 * Enable or disable the interrupts on the backend.
9648 		 *
9649 		 * Most pipes are put into power gating when unused.
9650 		 *
9651 		 * When power gating is enabled on a pipe we lose the
9652 		 * interrupt enablement state when power gating is disabled.
9653 		 *
9654 		 * So we need to update the IRQ control state in hardware
9655 		 * whenever the pipe turns on (since it could be previously
9656 		 * power gated) or off (since some pipes can't be power gated
9657 		 * on some ASICs).
9658 		 */
9659 		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
9660 			dm_update_pflip_irq_state(drm_to_adev(dev),
9661 						  acrtc_attach);
9662 
9663 		amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns);
9664 		mutex_unlock(&dm->dc_lock);
9665 	}
9666 
9667 	/*
9668 	 * Update cursor state *after* programming all the planes.
9669 	 * This avoids redundant programming in the case where we're going
9670 	 * to be disabling a single plane - those pipes are being disabled.
9671 	 */
9672 	if (acrtc_state->active_planes &&
9673 	    (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) &&
9674 	    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9675 		amdgpu_dm_commit_cursors(state);
9676 
9677 cleanup:
9678 	kfree(bundle);
9679 }
9680 
9681 static void amdgpu_dm_commit_audio(struct drm_device *dev,
9682 				   struct drm_atomic_state *state)
9683 {
9684 	struct amdgpu_device *adev = drm_to_adev(dev);
9685 	struct amdgpu_dm_connector *aconnector;
9686 	struct drm_connector *connector;
9687 	struct drm_connector_state *old_con_state, *new_con_state;
9688 	struct drm_crtc_state *new_crtc_state;
9689 	struct dm_crtc_state *new_dm_crtc_state;
9690 	const struct dc_stream_status *status;
9691 	int i, inst;
9692 
9693 	/* Notify device removals. */
9694 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9695 		if (old_con_state->crtc != new_con_state->crtc) {
9696 			/* CRTC changes require notification. */
9697 			goto notify;
9698 		}
9699 
9700 		if (!new_con_state->crtc)
9701 			continue;
9702 
9703 		new_crtc_state = drm_atomic_get_new_crtc_state(
9704 			state, new_con_state->crtc);
9705 
9706 		if (!new_crtc_state)
9707 			continue;
9708 
9709 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9710 			continue;
9711 
9712 notify:
9713 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9714 			continue;
9715 
9716 		aconnector = to_amdgpu_dm_connector(connector);
9717 
9718 		mutex_lock(&adev->dm.audio_lock);
9719 		inst = aconnector->audio_inst;
9720 		aconnector->audio_inst = -1;
9721 		mutex_unlock(&adev->dm.audio_lock);
9722 
9723 		amdgpu_dm_audio_eld_notify(adev, inst);
9724 	}
9725 
9726 	/* Notify audio device additions. */
9727 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
9728 		if (!new_con_state->crtc)
9729 			continue;
9730 
9731 		new_crtc_state = drm_atomic_get_new_crtc_state(
9732 			state, new_con_state->crtc);
9733 
9734 		if (!new_crtc_state)
9735 			continue;
9736 
9737 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9738 			continue;
9739 
9740 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
9741 		if (!new_dm_crtc_state->stream)
9742 			continue;
9743 
9744 		status = dc_stream_get_status(new_dm_crtc_state->stream);
9745 		if (!status)
9746 			continue;
9747 
9748 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9749 			continue;
9750 
9751 		aconnector = to_amdgpu_dm_connector(connector);
9752 
9753 		mutex_lock(&adev->dm.audio_lock);
9754 		inst = status->audio_inst;
9755 		aconnector->audio_inst = inst;
9756 		mutex_unlock(&adev->dm.audio_lock);
9757 
9758 		amdgpu_dm_audio_eld_notify(adev, inst);
9759 	}
9760 }
9761 
9762 /*
9763  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
9764  * @crtc_state: the DRM CRTC state
9765  * @stream_state: the DC stream state.
9766  *
9767  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
9768  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
9769  */
9770 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
9771 						struct dc_stream_state *stream_state)
9772 {
9773 	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
9774 }
9775 
9776 static void dm_clear_writeback(struct amdgpu_display_manager *dm,
9777 			      struct dm_crtc_state *crtc_state)
9778 {
9779 	dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0);
9780 }
9781 
9782 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state,
9783 					struct dc_state *dc_state)
9784 {
9785 	struct drm_device *dev = state->dev;
9786 	struct amdgpu_device *adev = drm_to_adev(dev);
9787 	struct amdgpu_display_manager *dm = &adev->dm;
9788 	struct drm_crtc *crtc;
9789 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9790 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
9791 	struct drm_connector_state *old_con_state;
9792 	struct drm_connector *connector;
9793 	bool mode_set_reset_required = false;
9794 	u32 i;
9795 	struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count};
9796 	bool set_backlight_level = false;
9797 
9798 	/* Disable writeback */
9799 	for_each_old_connector_in_state(state, connector, old_con_state, i) {
9800 		struct dm_connector_state *dm_old_con_state;
9801 		struct amdgpu_crtc *acrtc;
9802 
9803 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
9804 			continue;
9805 
9806 		old_crtc_state = NULL;
9807 
9808 		dm_old_con_state = to_dm_connector_state(old_con_state);
9809 		if (!dm_old_con_state->base.crtc)
9810 			continue;
9811 
9812 		acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc);
9813 		if (acrtc)
9814 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
9815 
9816 		if (!acrtc || !acrtc->wb_enabled)
9817 			continue;
9818 
9819 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9820 
9821 		dm_clear_writeback(dm, dm_old_crtc_state);
9822 		acrtc->wb_enabled = false;
9823 	}
9824 
9825 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
9826 				      new_crtc_state, i) {
9827 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9828 
9829 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9830 
9831 		if (old_crtc_state->active &&
9832 		    (!new_crtc_state->active ||
9833 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
9834 			manage_dm_interrupts(adev, acrtc, NULL);
9835 			dc_stream_release(dm_old_crtc_state->stream);
9836 		}
9837 	}
9838 
9839 	drm_atomic_helper_calc_timestamping_constants(state);
9840 
9841 	/* update changed items */
9842 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
9843 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9844 
9845 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9846 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9847 
9848 		drm_dbg_state(state->dev,
9849 			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
9850 			acrtc->crtc_id,
9851 			new_crtc_state->enable,
9852 			new_crtc_state->active,
9853 			new_crtc_state->planes_changed,
9854 			new_crtc_state->mode_changed,
9855 			new_crtc_state->active_changed,
9856 			new_crtc_state->connectors_changed);
9857 
9858 		/* Disable cursor if disabling crtc */
9859 		if (old_crtc_state->active && !new_crtc_state->active) {
9860 			struct dc_cursor_position position;
9861 
9862 			memset(&position, 0, sizeof(position));
9863 			mutex_lock(&dm->dc_lock);
9864 			dc_exit_ips_for_hw_access(dm->dc);
9865 			dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position);
9866 			mutex_unlock(&dm->dc_lock);
9867 		}
9868 
9869 		/* Copy all transient state flags into dc state */
9870 		if (dm_new_crtc_state->stream) {
9871 			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
9872 							    dm_new_crtc_state->stream);
9873 		}
9874 
9875 		/* handles headless hotplug case, updating new_state and
9876 		 * aconnector as needed
9877 		 */
9878 
9879 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
9880 
9881 			drm_dbg_atomic(dev,
9882 				       "Atomic commit: SET crtc id %d: [%p]\n",
9883 				       acrtc->crtc_id, acrtc);
9884 
9885 			if (!dm_new_crtc_state->stream) {
9886 				/*
9887 				 * this could happen because of issues with
9888 				 * userspace notifications delivery.
9889 				 * In this case userspace tries to set mode on
9890 				 * display which is disconnected in fact.
9891 				 * dc_sink is NULL in this case on aconnector.
9892 				 * We expect reset mode will come soon.
9893 				 *
9894 				 * This can also happen when unplug is done
9895 				 * during resume sequence ended
9896 				 *
9897 				 * In this case, we want to pretend we still
9898 				 * have a sink to keep the pipe running so that
9899 				 * hw state is consistent with the sw state
9900 				 */
9901 				drm_dbg_atomic(dev,
9902 					       "Failed to create new stream for crtc %d\n",
9903 						acrtc->base.base.id);
9904 				continue;
9905 			}
9906 
9907 			if (dm_old_crtc_state->stream)
9908 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
9909 
9910 			pm_runtime_get_noresume(dev->dev);
9911 
9912 			acrtc->enabled = true;
9913 			acrtc->hw_mode = new_crtc_state->mode;
9914 			crtc->hwmode = new_crtc_state->mode;
9915 			mode_set_reset_required = true;
9916 			set_backlight_level = true;
9917 		} else if (modereset_required(new_crtc_state)) {
9918 			drm_dbg_atomic(dev,
9919 				       "Atomic commit: RESET. crtc id %d:[%p]\n",
9920 				       acrtc->crtc_id, acrtc);
9921 			/* i.e. reset mode */
9922 			if (dm_old_crtc_state->stream)
9923 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
9924 
9925 			mode_set_reset_required = true;
9926 		}
9927 	} /* for_each_crtc_in_state() */
9928 
9929 	/* if there mode set or reset, disable eDP PSR, Replay */
9930 	if (mode_set_reset_required) {
9931 		if (dm->vblank_control_workqueue)
9932 			flush_workqueue(dm->vblank_control_workqueue);
9933 
9934 		amdgpu_dm_replay_disable_all(dm);
9935 		amdgpu_dm_psr_disable_all(dm);
9936 	}
9937 
9938 	dm_enable_per_frame_crtc_master_sync(dc_state);
9939 	mutex_lock(&dm->dc_lock);
9940 	dc_exit_ips_for_hw_access(dm->dc);
9941 	WARN_ON(!dc_commit_streams(dm->dc, &params));
9942 
9943 	/* Allow idle optimization when vblank count is 0 for display off */
9944 	if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev))
9945 		dc_allow_idle_optimizations(dm->dc, true);
9946 	mutex_unlock(&dm->dc_lock);
9947 
9948 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
9949 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9950 
9951 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9952 
9953 		if (dm_new_crtc_state->stream != NULL) {
9954 			const struct dc_stream_status *status =
9955 					dc_stream_get_status(dm_new_crtc_state->stream);
9956 
9957 			if (!status)
9958 				status = dc_state_get_stream_status(dc_state,
9959 									 dm_new_crtc_state->stream);
9960 			if (!status)
9961 				drm_err(dev,
9962 					"got no status for stream %p on acrtc%p\n",
9963 					dm_new_crtc_state->stream, acrtc);
9964 			else
9965 				acrtc->otg_inst = status->primary_otg_inst;
9966 		}
9967 	}
9968 
9969 	/* During boot up and resume the DC layer will reset the panel brightness
9970 	 * to fix a flicker issue.
9971 	 * It will cause the dm->actual_brightness is not the current panel brightness
9972 	 * level. (the dm->brightness is the correct panel level)
9973 	 * So we set the backlight level with dm->brightness value after set mode
9974 	 */
9975 	if (set_backlight_level) {
9976 		for (i = 0; i < dm->num_of_edps; i++) {
9977 			if (dm->backlight_dev[i])
9978 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
9979 		}
9980 	}
9981 }
9982 
9983 static void dm_set_writeback(struct amdgpu_display_manager *dm,
9984 			      struct dm_crtc_state *crtc_state,
9985 			      struct drm_connector *connector,
9986 			      struct drm_connector_state *new_con_state)
9987 {
9988 	struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector);
9989 	struct amdgpu_device *adev = dm->adev;
9990 	struct amdgpu_crtc *acrtc;
9991 	struct dc_writeback_info *wb_info;
9992 	struct pipe_ctx *pipe = NULL;
9993 	struct amdgpu_framebuffer *afb;
9994 	int i = 0;
9995 
9996 	wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL);
9997 	if (!wb_info) {
9998 		drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n");
9999 		return;
10000 	}
10001 
10002 	acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc);
10003 	if (!acrtc) {
10004 		drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n");
10005 		kfree(wb_info);
10006 		return;
10007 	}
10008 
10009 	afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb);
10010 	if (!afb) {
10011 		drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n");
10012 		kfree(wb_info);
10013 		return;
10014 	}
10015 
10016 	for (i = 0; i < MAX_PIPES; i++) {
10017 		if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) {
10018 			pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i];
10019 			break;
10020 		}
10021 	}
10022 
10023 	/* fill in wb_info */
10024 	wb_info->wb_enabled = true;
10025 
10026 	wb_info->dwb_pipe_inst = 0;
10027 	wb_info->dwb_params.dwbscl_black_color = 0;
10028 	wb_info->dwb_params.hdr_mult = 0x1F000;
10029 	wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS;
10030 	wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13;
10031 	wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC;
10032 	wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC;
10033 
10034 	/* width & height from crtc */
10035 	wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay;
10036 	wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay;
10037 	wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay;
10038 	wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay;
10039 
10040 	wb_info->dwb_params.cnv_params.crop_en = false;
10041 	wb_info->dwb_params.stereo_params.stereo_enabled = false;
10042 
10043 	wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff;	// 10 bits
10044 	wb_info->dwb_params.cnv_params.out_min_pix_val = 0;
10045 	wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB;
10046 	wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS;
10047 
10048 	wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444;
10049 
10050 	wb_info->dwb_params.capture_rate = dwb_capture_rate_0;
10051 
10052 	wb_info->dwb_params.scaler_taps.h_taps = 4;
10053 	wb_info->dwb_params.scaler_taps.v_taps = 4;
10054 	wb_info->dwb_params.scaler_taps.h_taps_c = 2;
10055 	wb_info->dwb_params.scaler_taps.v_taps_c = 2;
10056 	wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING;
10057 
10058 	wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0];
10059 	wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1];
10060 
10061 	for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) {
10062 		wb_info->mcif_buf_params.luma_address[i] = afb->address;
10063 		wb_info->mcif_buf_params.chroma_address[i] = 0;
10064 	}
10065 
10066 	wb_info->mcif_buf_params.p_vmid = 1;
10067 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) {
10068 		wb_info->mcif_warmup_params.start_address.quad_part = afb->address;
10069 		wb_info->mcif_warmup_params.region_size =
10070 			wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height;
10071 	}
10072 	wb_info->mcif_warmup_params.p_vmid = 1;
10073 	wb_info->writeback_source_plane = pipe->plane_state;
10074 
10075 	dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info);
10076 
10077 	acrtc->wb_pending = true;
10078 	acrtc->wb_conn = wb_conn;
10079 	drm_writeback_queue_job(wb_conn, new_con_state);
10080 }
10081 
10082 /**
10083  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
10084  * @state: The atomic state to commit
10085  *
10086  * This will tell DC to commit the constructed DC state from atomic_check,
10087  * programming the hardware. Any failures here implies a hardware failure, since
10088  * atomic check should have filtered anything non-kosher.
10089  */
10090 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
10091 {
10092 	struct drm_device *dev = state->dev;
10093 	struct amdgpu_device *adev = drm_to_adev(dev);
10094 	struct amdgpu_display_manager *dm = &adev->dm;
10095 	struct dm_atomic_state *dm_state;
10096 	struct dc_state *dc_state = NULL;
10097 	u32 i, j;
10098 	struct drm_crtc *crtc;
10099 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10100 	unsigned long flags;
10101 	bool wait_for_vblank = true;
10102 	struct drm_connector *connector;
10103 	struct drm_connector_state *old_con_state, *new_con_state;
10104 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10105 	int crtc_disable_count = 0;
10106 
10107 	trace_amdgpu_dm_atomic_commit_tail_begin(state);
10108 
10109 	drm_atomic_helper_update_legacy_modeset_state(dev, state);
10110 	drm_dp_mst_atomic_wait_for_dependencies(state);
10111 
10112 	dm_state = dm_atomic_get_new_state(state);
10113 	if (dm_state && dm_state->context) {
10114 		dc_state = dm_state->context;
10115 		amdgpu_dm_commit_streams(state, dc_state);
10116 	}
10117 
10118 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10119 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10120 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10121 		struct amdgpu_dm_connector *aconnector;
10122 
10123 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10124 			continue;
10125 
10126 		aconnector = to_amdgpu_dm_connector(connector);
10127 
10128 		if (!adev->dm.hdcp_workqueue)
10129 			continue;
10130 
10131 		pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i);
10132 
10133 		if (!connector)
10134 			continue;
10135 
10136 		pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
10137 			connector->index, connector->status, connector->dpms);
10138 		pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
10139 			old_con_state->content_protection, new_con_state->content_protection);
10140 
10141 		if (aconnector->dc_sink) {
10142 			if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
10143 				aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
10144 				pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n",
10145 				aconnector->dc_sink->edid_caps.display_name);
10146 			}
10147 		}
10148 
10149 		new_crtc_state = NULL;
10150 		old_crtc_state = NULL;
10151 
10152 		if (acrtc) {
10153 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10154 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10155 		}
10156 
10157 		if (old_crtc_state)
10158 			pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10159 			old_crtc_state->enable,
10160 			old_crtc_state->active,
10161 			old_crtc_state->mode_changed,
10162 			old_crtc_state->active_changed,
10163 			old_crtc_state->connectors_changed);
10164 
10165 		if (new_crtc_state)
10166 			pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10167 			new_crtc_state->enable,
10168 			new_crtc_state->active,
10169 			new_crtc_state->mode_changed,
10170 			new_crtc_state->active_changed,
10171 			new_crtc_state->connectors_changed);
10172 	}
10173 
10174 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10175 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10176 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10177 		struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
10178 
10179 		if (!adev->dm.hdcp_workqueue)
10180 			continue;
10181 
10182 		new_crtc_state = NULL;
10183 		old_crtc_state = NULL;
10184 
10185 		if (acrtc) {
10186 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10187 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10188 		}
10189 
10190 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10191 
10192 		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
10193 		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
10194 			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
10195 			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
10196 			dm_new_con_state->update_hdcp = true;
10197 			continue;
10198 		}
10199 
10200 		if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
10201 											old_con_state, connector, adev->dm.hdcp_workqueue)) {
10202 			/* when display is unplugged from mst hub, connctor will
10203 			 * be destroyed within dm_dp_mst_connector_destroy. connector
10204 			 * hdcp perperties, like type, undesired, desired, enabled,
10205 			 * will be lost. So, save hdcp properties into hdcp_work within
10206 			 * amdgpu_dm_atomic_commit_tail. if the same display is
10207 			 * plugged back with same display index, its hdcp properties
10208 			 * will be retrieved from hdcp_work within dm_dp_mst_get_modes
10209 			 */
10210 
10211 			bool enable_encryption = false;
10212 
10213 			if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
10214 				enable_encryption = true;
10215 
10216 			if (aconnector->dc_link && aconnector->dc_sink &&
10217 				aconnector->dc_link->type == dc_connection_mst_branch) {
10218 				struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
10219 				struct hdcp_workqueue *hdcp_w =
10220 					&hdcp_work[aconnector->dc_link->link_index];
10221 
10222 				hdcp_w->hdcp_content_type[connector->index] =
10223 					new_con_state->hdcp_content_type;
10224 				hdcp_w->content_protection[connector->index] =
10225 					new_con_state->content_protection;
10226 			}
10227 
10228 			if (new_crtc_state && new_crtc_state->mode_changed &&
10229 				new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
10230 				enable_encryption = true;
10231 
10232 			drm_info(adev_to_drm(adev), "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
10233 
10234 			if (aconnector->dc_link)
10235 				hdcp_update_display(
10236 					adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
10237 					new_con_state->hdcp_content_type, enable_encryption);
10238 		}
10239 	}
10240 
10241 	/* Handle connector state changes */
10242 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10243 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10244 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10245 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10246 		struct dc_surface_update *dummy_updates;
10247 		struct dc_stream_update stream_update;
10248 		struct dc_info_packet hdr_packet;
10249 		struct dc_stream_status *status = NULL;
10250 		bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false;
10251 
10252 		memset(&stream_update, 0, sizeof(stream_update));
10253 
10254 		if (acrtc) {
10255 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10256 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10257 		}
10258 
10259 		/* Skip any modesets/resets */
10260 		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
10261 			continue;
10262 
10263 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10264 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10265 
10266 		scaling_changed = is_scaling_state_different(dm_new_con_state,
10267 							     dm_old_con_state);
10268 
10269 		if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) &&
10270 			(dm_old_crtc_state->stream->output_color_space !=
10271 				get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state)))
10272 			output_color_space_changed = true;
10273 
10274 		abm_changed = dm_new_crtc_state->abm_level !=
10275 			      dm_old_crtc_state->abm_level;
10276 
10277 		hdr_changed =
10278 			!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
10279 
10280 		if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed)
10281 			continue;
10282 
10283 		stream_update.stream = dm_new_crtc_state->stream;
10284 		if (scaling_changed) {
10285 			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
10286 					dm_new_con_state, dm_new_crtc_state->stream);
10287 
10288 			stream_update.src = dm_new_crtc_state->stream->src;
10289 			stream_update.dst = dm_new_crtc_state->stream->dst;
10290 		}
10291 
10292 		if (output_color_space_changed) {
10293 			dm_new_crtc_state->stream->output_color_space
10294 				= get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state);
10295 
10296 			stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space;
10297 		}
10298 
10299 		if (abm_changed) {
10300 			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
10301 
10302 			stream_update.abm_level = &dm_new_crtc_state->abm_level;
10303 		}
10304 
10305 		if (hdr_changed) {
10306 			fill_hdr_info_packet(new_con_state, &hdr_packet);
10307 			stream_update.hdr_static_metadata = &hdr_packet;
10308 		}
10309 
10310 		status = dc_stream_get_status(dm_new_crtc_state->stream);
10311 
10312 		if (WARN_ON(!status))
10313 			continue;
10314 
10315 		WARN_ON(!status->plane_count);
10316 
10317 		/*
10318 		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
10319 		 * Here we create an empty update on each plane.
10320 		 * To fix this, DC should permit updating only stream properties.
10321 		 */
10322 		dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC);
10323 		if (!dummy_updates) {
10324 			drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n");
10325 			continue;
10326 		}
10327 		for (j = 0; j < status->plane_count; j++)
10328 			dummy_updates[j].surface = status->plane_states[0];
10329 
10330 		sort(dummy_updates, status->plane_count,
10331 		     sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL);
10332 
10333 		mutex_lock(&dm->dc_lock);
10334 		dc_exit_ips_for_hw_access(dm->dc);
10335 		dc_update_planes_and_stream(dm->dc,
10336 					    dummy_updates,
10337 					    status->plane_count,
10338 					    dm_new_crtc_state->stream,
10339 					    &stream_update);
10340 		mutex_unlock(&dm->dc_lock);
10341 		kfree(dummy_updates);
10342 	}
10343 
10344 	/**
10345 	 * Enable interrupts for CRTCs that are newly enabled or went through
10346 	 * a modeset. It was intentionally deferred until after the front end
10347 	 * state was modified to wait until the OTG was on and so the IRQ
10348 	 * handlers didn't access stale or invalid state.
10349 	 */
10350 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10351 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10352 #ifdef CONFIG_DEBUG_FS
10353 		enum amdgpu_dm_pipe_crc_source cur_crc_src;
10354 #endif
10355 		/* Count number of newly disabled CRTCs for dropping PM refs later. */
10356 		if (old_crtc_state->active && !new_crtc_state->active)
10357 			crtc_disable_count++;
10358 
10359 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10360 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10361 
10362 		/* For freesync config update on crtc state and params for irq */
10363 		update_stream_irq_parameters(dm, dm_new_crtc_state);
10364 
10365 #ifdef CONFIG_DEBUG_FS
10366 		spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10367 		cur_crc_src = acrtc->dm_irq_params.crc_src;
10368 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10369 #endif
10370 
10371 		if (new_crtc_state->active &&
10372 		    (!old_crtc_state->active ||
10373 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10374 			dc_stream_retain(dm_new_crtc_state->stream);
10375 			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
10376 			manage_dm_interrupts(adev, acrtc, dm_new_crtc_state);
10377 		}
10378 		/* Handle vrr on->off / off->on transitions */
10379 		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
10380 
10381 #ifdef CONFIG_DEBUG_FS
10382 		if (new_crtc_state->active &&
10383 		    (!old_crtc_state->active ||
10384 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10385 			/**
10386 			 * Frontend may have changed so reapply the CRC capture
10387 			 * settings for the stream.
10388 			 */
10389 			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
10390 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
10391 				if (amdgpu_dm_crc_window_is_activated(crtc)) {
10392 					uint8_t cnt;
10393 					spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10394 					for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) {
10395 						if (acrtc->dm_irq_params.window_param[cnt].enable) {
10396 							acrtc->dm_irq_params.window_param[cnt].update_win = true;
10397 
10398 							/**
10399 							 * It takes 2 frames for HW to stably generate CRC when
10400 							 * resuming from suspend, so we set skip_frame_cnt 2.
10401 							 */
10402 							acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2;
10403 						}
10404 					}
10405 					spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10406 				}
10407 #endif
10408 				if (amdgpu_dm_crtc_configure_crc_source(
10409 					crtc, dm_new_crtc_state, cur_crc_src))
10410 					drm_dbg_atomic(dev, "Failed to configure crc source");
10411 			}
10412 		}
10413 #endif
10414 	}
10415 
10416 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
10417 		if (new_crtc_state->async_flip)
10418 			wait_for_vblank = false;
10419 
10420 	/* update planes when needed per crtc*/
10421 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
10422 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10423 
10424 		if (dm_new_crtc_state->stream)
10425 			amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank);
10426 	}
10427 
10428 	/* Enable writeback */
10429 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
10430 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10431 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10432 
10433 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10434 			continue;
10435 
10436 		if (!new_con_state->writeback_job)
10437 			continue;
10438 
10439 		new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10440 
10441 		if (!new_crtc_state)
10442 			continue;
10443 
10444 		if (acrtc->wb_enabled)
10445 			continue;
10446 
10447 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10448 
10449 		dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state);
10450 		acrtc->wb_enabled = true;
10451 	}
10452 
10453 	/* Update audio instances for each connector. */
10454 	amdgpu_dm_commit_audio(dev, state);
10455 
10456 	/* restore the backlight level */
10457 	for (i = 0; i < dm->num_of_edps; i++) {
10458 		if (dm->backlight_dev[i] &&
10459 		    (dm->actual_brightness[i] != dm->brightness[i]))
10460 			amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10461 	}
10462 
10463 	/*
10464 	 * send vblank event on all events not handled in flip and
10465 	 * mark consumed event for drm_atomic_helper_commit_hw_done
10466 	 */
10467 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10468 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10469 
10470 		if (new_crtc_state->event)
10471 			drm_send_event_locked(dev, &new_crtc_state->event->base);
10472 
10473 		new_crtc_state->event = NULL;
10474 	}
10475 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10476 
10477 	/* Signal HW programming completion */
10478 	drm_atomic_helper_commit_hw_done(state);
10479 
10480 	if (wait_for_vblank)
10481 		drm_atomic_helper_wait_for_flip_done(dev, state);
10482 
10483 	drm_atomic_helper_cleanup_planes(dev, state);
10484 
10485 	/* Don't free the memory if we are hitting this as part of suspend.
10486 	 * This way we don't free any memory during suspend; see
10487 	 * amdgpu_bo_free_kernel().  The memory will be freed in the first
10488 	 * non-suspend modeset or when the driver is torn down.
10489 	 */
10490 	if (!adev->in_suspend) {
10491 		/* return the stolen vga memory back to VRAM */
10492 		if (!adev->mman.keep_stolen_vga_memory)
10493 			amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
10494 		amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
10495 	}
10496 
10497 	/*
10498 	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
10499 	 * so we can put the GPU into runtime suspend if we're not driving any
10500 	 * displays anymore
10501 	 */
10502 	for (i = 0; i < crtc_disable_count; i++)
10503 		pm_runtime_put_autosuspend(dev->dev);
10504 	pm_runtime_mark_last_busy(dev->dev);
10505 
10506 	trace_amdgpu_dm_atomic_commit_tail_finish(state);
10507 }
10508 
10509 static int dm_force_atomic_commit(struct drm_connector *connector)
10510 {
10511 	int ret = 0;
10512 	struct drm_device *ddev = connector->dev;
10513 	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
10514 	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10515 	struct drm_plane *plane = disconnected_acrtc->base.primary;
10516 	struct drm_connector_state *conn_state;
10517 	struct drm_crtc_state *crtc_state;
10518 	struct drm_plane_state *plane_state;
10519 
10520 	if (!state)
10521 		return -ENOMEM;
10522 
10523 	state->acquire_ctx = ddev->mode_config.acquire_ctx;
10524 
10525 	/* Construct an atomic state to restore previous display setting */
10526 
10527 	/*
10528 	 * Attach connectors to drm_atomic_state
10529 	 */
10530 	conn_state = drm_atomic_get_connector_state(state, connector);
10531 
10532 	/* Check for error in getting connector state */
10533 	if (IS_ERR(conn_state)) {
10534 		ret = PTR_ERR(conn_state);
10535 		goto out;
10536 	}
10537 
10538 	/* Attach crtc to drm_atomic_state*/
10539 	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
10540 
10541 	/* Check for error in getting crtc state */
10542 	if (IS_ERR(crtc_state)) {
10543 		ret = PTR_ERR(crtc_state);
10544 		goto out;
10545 	}
10546 
10547 	/* force a restore */
10548 	crtc_state->mode_changed = true;
10549 
10550 	/* Attach plane to drm_atomic_state */
10551 	plane_state = drm_atomic_get_plane_state(state, plane);
10552 
10553 	/* Check for error in getting plane state */
10554 	if (IS_ERR(plane_state)) {
10555 		ret = PTR_ERR(plane_state);
10556 		goto out;
10557 	}
10558 
10559 	/* Call commit internally with the state we just constructed */
10560 	ret = drm_atomic_commit(state);
10561 
10562 out:
10563 	drm_atomic_state_put(state);
10564 	if (ret)
10565 		drm_err(ddev, "Restoring old state failed with %i\n", ret);
10566 
10567 	return ret;
10568 }
10569 
10570 /*
10571  * This function handles all cases when set mode does not come upon hotplug.
10572  * This includes when a display is unplugged then plugged back into the
10573  * same port and when running without usermode desktop manager supprot
10574  */
10575 void dm_restore_drm_connector_state(struct drm_device *dev,
10576 				    struct drm_connector *connector)
10577 {
10578 	struct amdgpu_dm_connector *aconnector;
10579 	struct amdgpu_crtc *disconnected_acrtc;
10580 	struct dm_crtc_state *acrtc_state;
10581 
10582 	if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10583 		return;
10584 
10585 	aconnector = to_amdgpu_dm_connector(connector);
10586 
10587 	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
10588 		return;
10589 
10590 	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10591 	if (!disconnected_acrtc)
10592 		return;
10593 
10594 	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
10595 	if (!acrtc_state->stream)
10596 		return;
10597 
10598 	/*
10599 	 * If the previous sink is not released and different from the current,
10600 	 * we deduce we are in a state where we can not rely on usermode call
10601 	 * to turn on the display, so we do it here
10602 	 */
10603 	if (acrtc_state->stream->sink != aconnector->dc_sink)
10604 		dm_force_atomic_commit(&aconnector->base);
10605 }
10606 
10607 /*
10608  * Grabs all modesetting locks to serialize against any blocking commits,
10609  * Waits for completion of all non blocking commits.
10610  */
10611 static int do_aquire_global_lock(struct drm_device *dev,
10612 				 struct drm_atomic_state *state)
10613 {
10614 	struct drm_crtc *crtc;
10615 	struct drm_crtc_commit *commit;
10616 	long ret;
10617 
10618 	/*
10619 	 * Adding all modeset locks to aquire_ctx will
10620 	 * ensure that when the framework release it the
10621 	 * extra locks we are locking here will get released to
10622 	 */
10623 	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
10624 	if (ret)
10625 		return ret;
10626 
10627 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10628 		spin_lock(&crtc->commit_lock);
10629 		commit = list_first_entry_or_null(&crtc->commit_list,
10630 				struct drm_crtc_commit, commit_entry);
10631 		if (commit)
10632 			drm_crtc_commit_get(commit);
10633 		spin_unlock(&crtc->commit_lock);
10634 
10635 		if (!commit)
10636 			continue;
10637 
10638 		/*
10639 		 * Make sure all pending HW programming completed and
10640 		 * page flips done
10641 		 */
10642 		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
10643 
10644 		if (ret > 0)
10645 			ret = wait_for_completion_interruptible_timeout(
10646 					&commit->flip_done, 10*HZ);
10647 
10648 		if (ret == 0)
10649 			drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n",
10650 				  crtc->base.id, crtc->name);
10651 
10652 		drm_crtc_commit_put(commit);
10653 	}
10654 
10655 	return ret < 0 ? ret : 0;
10656 }
10657 
10658 static void get_freesync_config_for_crtc(
10659 	struct dm_crtc_state *new_crtc_state,
10660 	struct dm_connector_state *new_con_state)
10661 {
10662 	struct mod_freesync_config config = {0};
10663 	struct amdgpu_dm_connector *aconnector;
10664 	struct drm_display_mode *mode = &new_crtc_state->base.mode;
10665 	int vrefresh = drm_mode_vrefresh(mode);
10666 	bool fs_vid_mode = false;
10667 
10668 	if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10669 		return;
10670 
10671 	aconnector = to_amdgpu_dm_connector(new_con_state->base.connector);
10672 
10673 	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
10674 					vrefresh >= aconnector->min_vfreq &&
10675 					vrefresh <= aconnector->max_vfreq;
10676 
10677 	if (new_crtc_state->vrr_supported) {
10678 		new_crtc_state->stream->ignore_msa_timing_param = true;
10679 		fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
10680 
10681 		config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
10682 		config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
10683 		config.vsif_supported = true;
10684 		config.btr = true;
10685 
10686 		if (fs_vid_mode) {
10687 			config.state = VRR_STATE_ACTIVE_FIXED;
10688 			config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
10689 			goto out;
10690 		} else if (new_crtc_state->base.vrr_enabled) {
10691 			config.state = VRR_STATE_ACTIVE_VARIABLE;
10692 		} else {
10693 			config.state = VRR_STATE_INACTIVE;
10694 		}
10695 	}
10696 out:
10697 	new_crtc_state->freesync_config = config;
10698 }
10699 
10700 static void reset_freesync_config_for_crtc(
10701 	struct dm_crtc_state *new_crtc_state)
10702 {
10703 	new_crtc_state->vrr_supported = false;
10704 
10705 	memset(&new_crtc_state->vrr_infopacket, 0,
10706 	       sizeof(new_crtc_state->vrr_infopacket));
10707 }
10708 
10709 static bool
10710 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
10711 				 struct drm_crtc_state *new_crtc_state)
10712 {
10713 	const struct drm_display_mode *old_mode, *new_mode;
10714 
10715 	if (!old_crtc_state || !new_crtc_state)
10716 		return false;
10717 
10718 	old_mode = &old_crtc_state->mode;
10719 	new_mode = &new_crtc_state->mode;
10720 
10721 	if (old_mode->clock       == new_mode->clock &&
10722 	    old_mode->hdisplay    == new_mode->hdisplay &&
10723 	    old_mode->vdisplay    == new_mode->vdisplay &&
10724 	    old_mode->htotal      == new_mode->htotal &&
10725 	    old_mode->vtotal      != new_mode->vtotal &&
10726 	    old_mode->hsync_start == new_mode->hsync_start &&
10727 	    old_mode->vsync_start != new_mode->vsync_start &&
10728 	    old_mode->hsync_end   == new_mode->hsync_end &&
10729 	    old_mode->vsync_end   != new_mode->vsync_end &&
10730 	    old_mode->hskew       == new_mode->hskew &&
10731 	    old_mode->vscan       == new_mode->vscan &&
10732 	    (old_mode->vsync_end - old_mode->vsync_start) ==
10733 	    (new_mode->vsync_end - new_mode->vsync_start))
10734 		return true;
10735 
10736 	return false;
10737 }
10738 
10739 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state)
10740 {
10741 	u64 num, den, res;
10742 	struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
10743 
10744 	dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
10745 
10746 	num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
10747 	den = (unsigned long long)new_crtc_state->mode.htotal *
10748 	      (unsigned long long)new_crtc_state->mode.vtotal;
10749 
10750 	res = div_u64(num, den);
10751 	dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
10752 }
10753 
10754 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
10755 			 struct drm_atomic_state *state,
10756 			 struct drm_crtc *crtc,
10757 			 struct drm_crtc_state *old_crtc_state,
10758 			 struct drm_crtc_state *new_crtc_state,
10759 			 bool enable,
10760 			 bool *lock_and_validation_needed)
10761 {
10762 	struct dm_atomic_state *dm_state = NULL;
10763 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10764 	struct dc_stream_state *new_stream;
10765 	struct amdgpu_device *adev = dm->adev;
10766 	int ret = 0;
10767 
10768 	/*
10769 	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
10770 	 * update changed items
10771 	 */
10772 	struct amdgpu_crtc *acrtc = NULL;
10773 	struct drm_connector *connector = NULL;
10774 	struct amdgpu_dm_connector *aconnector = NULL;
10775 	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
10776 	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
10777 
10778 	new_stream = NULL;
10779 
10780 	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10781 	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10782 	acrtc = to_amdgpu_crtc(crtc);
10783 	connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
10784 	if (connector)
10785 		aconnector = to_amdgpu_dm_connector(connector);
10786 
10787 	/* TODO This hack should go away */
10788 	if (connector && enable) {
10789 		/* Make sure fake sink is created in plug-in scenario */
10790 		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
10791 									connector);
10792 		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
10793 									connector);
10794 
10795 		if (WARN_ON(!drm_new_conn_state)) {
10796 			ret = -EINVAL;
10797 			goto fail;
10798 		}
10799 
10800 		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
10801 		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
10802 
10803 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10804 			goto skip_modeset;
10805 
10806 		new_stream = create_validate_stream_for_sink(connector,
10807 							     &new_crtc_state->mode,
10808 							     dm_new_conn_state,
10809 							     dm_old_crtc_state->stream);
10810 
10811 		/*
10812 		 * we can have no stream on ACTION_SET if a display
10813 		 * was disconnected during S3, in this case it is not an
10814 		 * error, the OS will be updated after detection, and
10815 		 * will do the right thing on next atomic commit
10816 		 */
10817 
10818 		if (!new_stream) {
10819 			drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n",
10820 					__func__, acrtc->base.base.id);
10821 			ret = -ENOMEM;
10822 			goto fail;
10823 		}
10824 
10825 		/*
10826 		 * TODO: Check VSDB bits to decide whether this should
10827 		 * be enabled or not.
10828 		 */
10829 		new_stream->triggered_crtc_reset.enabled =
10830 			dm->force_timing_sync;
10831 
10832 		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
10833 
10834 		ret = fill_hdr_info_packet(drm_new_conn_state,
10835 					   &new_stream->hdr_static_metadata);
10836 		if (ret)
10837 			goto fail;
10838 
10839 		/*
10840 		 * If we already removed the old stream from the context
10841 		 * (and set the new stream to NULL) then we can't reuse
10842 		 * the old stream even if the stream and scaling are unchanged.
10843 		 * We'll hit the BUG_ON and black screen.
10844 		 *
10845 		 * TODO: Refactor this function to allow this check to work
10846 		 * in all conditions.
10847 		 */
10848 		if (amdgpu_freesync_vid_mode &&
10849 		    dm_new_crtc_state->stream &&
10850 		    is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
10851 			goto skip_modeset;
10852 
10853 		if (dm_new_crtc_state->stream &&
10854 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
10855 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
10856 			new_crtc_state->mode_changed = false;
10857 			drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d",
10858 					 new_crtc_state->mode_changed);
10859 		}
10860 	}
10861 
10862 	/* mode_changed flag may get updated above, need to check again */
10863 	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10864 		goto skip_modeset;
10865 
10866 	drm_dbg_state(state->dev,
10867 		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
10868 		acrtc->crtc_id,
10869 		new_crtc_state->enable,
10870 		new_crtc_state->active,
10871 		new_crtc_state->planes_changed,
10872 		new_crtc_state->mode_changed,
10873 		new_crtc_state->active_changed,
10874 		new_crtc_state->connectors_changed);
10875 
10876 	/* Remove stream for any changed/disabled CRTC */
10877 	if (!enable) {
10878 
10879 		if (!dm_old_crtc_state->stream)
10880 			goto skip_modeset;
10881 
10882 		/* Unset freesync video if it was active before */
10883 		if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
10884 			dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
10885 			dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
10886 		}
10887 
10888 		/* Now check if we should set freesync video mode */
10889 		if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
10890 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
10891 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) &&
10892 		    is_timing_unchanged_for_freesync(new_crtc_state,
10893 						     old_crtc_state)) {
10894 			new_crtc_state->mode_changed = false;
10895 			drm_dbg_driver(adev_to_drm(adev),
10896 				"Mode change not required for front porch change, setting mode_changed to %d",
10897 				new_crtc_state->mode_changed);
10898 
10899 			set_freesync_fixed_config(dm_new_crtc_state);
10900 
10901 			goto skip_modeset;
10902 		} else if (amdgpu_freesync_vid_mode && aconnector &&
10903 			   is_freesync_video_mode(&new_crtc_state->mode,
10904 						  aconnector)) {
10905 			struct drm_display_mode *high_mode;
10906 
10907 			high_mode = get_highest_refresh_rate_mode(aconnector, false);
10908 			if (!drm_mode_equal(&new_crtc_state->mode, high_mode))
10909 				set_freesync_fixed_config(dm_new_crtc_state);
10910 		}
10911 
10912 		ret = dm_atomic_get_state(state, &dm_state);
10913 		if (ret)
10914 			goto fail;
10915 
10916 		drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n",
10917 				crtc->base.id);
10918 
10919 		/* i.e. reset mode */
10920 		if (dc_state_remove_stream(
10921 				dm->dc,
10922 				dm_state->context,
10923 				dm_old_crtc_state->stream) != DC_OK) {
10924 			ret = -EINVAL;
10925 			goto fail;
10926 		}
10927 
10928 		dc_stream_release(dm_old_crtc_state->stream);
10929 		dm_new_crtc_state->stream = NULL;
10930 
10931 		reset_freesync_config_for_crtc(dm_new_crtc_state);
10932 
10933 		*lock_and_validation_needed = true;
10934 
10935 	} else {/* Add stream for any updated/enabled CRTC */
10936 		/*
10937 		 * Quick fix to prevent NULL pointer on new_stream when
10938 		 * added MST connectors not found in existing crtc_state in the chained mode
10939 		 * TODO: need to dig out the root cause of that
10940 		 */
10941 		if (!connector)
10942 			goto skip_modeset;
10943 
10944 		if (modereset_required(new_crtc_state))
10945 			goto skip_modeset;
10946 
10947 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
10948 				     dm_old_crtc_state->stream)) {
10949 
10950 			WARN_ON(dm_new_crtc_state->stream);
10951 
10952 			ret = dm_atomic_get_state(state, &dm_state);
10953 			if (ret)
10954 				goto fail;
10955 
10956 			dm_new_crtc_state->stream = new_stream;
10957 
10958 			dc_stream_retain(new_stream);
10959 
10960 			DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
10961 					 crtc->base.id);
10962 
10963 			if (dc_state_add_stream(
10964 					dm->dc,
10965 					dm_state->context,
10966 					dm_new_crtc_state->stream) != DC_OK) {
10967 				ret = -EINVAL;
10968 				goto fail;
10969 			}
10970 
10971 			*lock_and_validation_needed = true;
10972 		}
10973 	}
10974 
10975 skip_modeset:
10976 	/* Release extra reference */
10977 	if (new_stream)
10978 		dc_stream_release(new_stream);
10979 
10980 	/*
10981 	 * We want to do dc stream updates that do not require a
10982 	 * full modeset below.
10983 	 */
10984 	if (!(enable && connector && new_crtc_state->active))
10985 		return 0;
10986 	/*
10987 	 * Given above conditions, the dc state cannot be NULL because:
10988 	 * 1. We're in the process of enabling CRTCs (just been added
10989 	 *    to the dc context, or already is on the context)
10990 	 * 2. Has a valid connector attached, and
10991 	 * 3. Is currently active and enabled.
10992 	 * => The dc stream state currently exists.
10993 	 */
10994 	BUG_ON(dm_new_crtc_state->stream == NULL);
10995 
10996 	/* Scaling or underscan settings */
10997 	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
10998 				drm_atomic_crtc_needs_modeset(new_crtc_state))
10999 		update_stream_scaling_settings(
11000 			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
11001 
11002 	/* ABM settings */
11003 	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11004 
11005 	/*
11006 	 * Color management settings. We also update color properties
11007 	 * when a modeset is needed, to ensure it gets reprogrammed.
11008 	 */
11009 	if (dm_new_crtc_state->base.color_mgmt_changed ||
11010 	    dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
11011 	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11012 		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
11013 		if (ret)
11014 			goto fail;
11015 	}
11016 
11017 	/* Update Freesync settings. */
11018 	get_freesync_config_for_crtc(dm_new_crtc_state,
11019 				     dm_new_conn_state);
11020 
11021 	return ret;
11022 
11023 fail:
11024 	if (new_stream)
11025 		dc_stream_release(new_stream);
11026 	return ret;
11027 }
11028 
11029 static bool should_reset_plane(struct drm_atomic_state *state,
11030 			       struct drm_plane *plane,
11031 			       struct drm_plane_state *old_plane_state,
11032 			       struct drm_plane_state *new_plane_state)
11033 {
11034 	struct drm_plane *other;
11035 	struct drm_plane_state *old_other_state, *new_other_state;
11036 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11037 	struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state;
11038 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
11039 	int i;
11040 
11041 	/*
11042 	 * TODO: Remove this hack for all asics once it proves that the
11043 	 * fast updates works fine on DCN3.2+.
11044 	 */
11045 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) &&
11046 	    state->allow_modeset)
11047 		return true;
11048 
11049 	if (amdgpu_in_reset(adev) && state->allow_modeset)
11050 		return true;
11051 
11052 	/* Exit early if we know that we're adding or removing the plane. */
11053 	if (old_plane_state->crtc != new_plane_state->crtc)
11054 		return true;
11055 
11056 	/* old crtc == new_crtc == NULL, plane not in context. */
11057 	if (!new_plane_state->crtc)
11058 		return false;
11059 
11060 	new_crtc_state =
11061 		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
11062 	old_crtc_state =
11063 		drm_atomic_get_old_crtc_state(state, old_plane_state->crtc);
11064 
11065 	if (!new_crtc_state)
11066 		return true;
11067 
11068 	/*
11069 	 * A change in cursor mode means a new dc pipe needs to be acquired or
11070 	 * released from the state
11071 	 */
11072 	old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
11073 	new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
11074 	if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11075 	    old_dm_crtc_state != NULL &&
11076 	    old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) {
11077 		return true;
11078 	}
11079 
11080 	/* CRTC Degamma changes currently require us to recreate planes. */
11081 	if (new_crtc_state->color_mgmt_changed)
11082 		return true;
11083 
11084 	/*
11085 	 * On zpos change, planes need to be reordered by removing and re-adding
11086 	 * them one by one to the dc state, in order of descending zpos.
11087 	 *
11088 	 * TODO: We can likely skip bandwidth validation if the only thing that
11089 	 * changed about the plane was it'z z-ordering.
11090 	 */
11091 	if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos)
11092 		return true;
11093 
11094 	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
11095 		return true;
11096 
11097 	/*
11098 	 * If there are any new primary or overlay planes being added or
11099 	 * removed then the z-order can potentially change. To ensure
11100 	 * correct z-order and pipe acquisition the current DC architecture
11101 	 * requires us to remove and recreate all existing planes.
11102 	 *
11103 	 * TODO: Come up with a more elegant solution for this.
11104 	 */
11105 	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
11106 		struct amdgpu_framebuffer *old_afb, *new_afb;
11107 		struct dm_plane_state *dm_new_other_state, *dm_old_other_state;
11108 
11109 		dm_new_other_state = to_dm_plane_state(new_other_state);
11110 		dm_old_other_state = to_dm_plane_state(old_other_state);
11111 
11112 		if (other->type == DRM_PLANE_TYPE_CURSOR)
11113 			continue;
11114 
11115 		if (old_other_state->crtc != new_plane_state->crtc &&
11116 		    new_other_state->crtc != new_plane_state->crtc)
11117 			continue;
11118 
11119 		if (old_other_state->crtc != new_other_state->crtc)
11120 			return true;
11121 
11122 		/* Src/dst size and scaling updates. */
11123 		if (old_other_state->src_w != new_other_state->src_w ||
11124 		    old_other_state->src_h != new_other_state->src_h ||
11125 		    old_other_state->crtc_w != new_other_state->crtc_w ||
11126 		    old_other_state->crtc_h != new_other_state->crtc_h)
11127 			return true;
11128 
11129 		/* Rotation / mirroring updates. */
11130 		if (old_other_state->rotation != new_other_state->rotation)
11131 			return true;
11132 
11133 		/* Blending updates. */
11134 		if (old_other_state->pixel_blend_mode !=
11135 		    new_other_state->pixel_blend_mode)
11136 			return true;
11137 
11138 		/* Alpha updates. */
11139 		if (old_other_state->alpha != new_other_state->alpha)
11140 			return true;
11141 
11142 		/* Colorspace changes. */
11143 		if (old_other_state->color_range != new_other_state->color_range ||
11144 		    old_other_state->color_encoding != new_other_state->color_encoding)
11145 			return true;
11146 
11147 		/* HDR/Transfer Function changes. */
11148 		if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf ||
11149 		    dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut ||
11150 		    dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult ||
11151 		    dm_old_other_state->ctm != dm_new_other_state->ctm ||
11152 		    dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut ||
11153 		    dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf ||
11154 		    dm_old_other_state->lut3d != dm_new_other_state->lut3d ||
11155 		    dm_old_other_state->blend_lut != dm_new_other_state->blend_lut ||
11156 		    dm_old_other_state->blend_tf != dm_new_other_state->blend_tf)
11157 			return true;
11158 
11159 		/* Framebuffer checks fall at the end. */
11160 		if (!old_other_state->fb || !new_other_state->fb)
11161 			continue;
11162 
11163 		/* Pixel format changes can require bandwidth updates. */
11164 		if (old_other_state->fb->format != new_other_state->fb->format)
11165 			return true;
11166 
11167 		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
11168 		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
11169 
11170 		/* Tiling and DCC changes also require bandwidth updates. */
11171 		if (old_afb->tiling_flags != new_afb->tiling_flags ||
11172 		    old_afb->base.modifier != new_afb->base.modifier)
11173 			return true;
11174 	}
11175 
11176 	return false;
11177 }
11178 
11179 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
11180 			      struct drm_plane_state *new_plane_state,
11181 			      struct drm_framebuffer *fb)
11182 {
11183 	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
11184 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
11185 	unsigned int pitch;
11186 	bool linear;
11187 
11188 	if (fb->width > new_acrtc->max_cursor_width ||
11189 	    fb->height > new_acrtc->max_cursor_height) {
11190 		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
11191 				 new_plane_state->fb->width,
11192 				 new_plane_state->fb->height);
11193 		return -EINVAL;
11194 	}
11195 	if (new_plane_state->src_w != fb->width << 16 ||
11196 	    new_plane_state->src_h != fb->height << 16) {
11197 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11198 		return -EINVAL;
11199 	}
11200 
11201 	/* Pitch in pixels */
11202 	pitch = fb->pitches[0] / fb->format->cpp[0];
11203 
11204 	if (fb->width != pitch) {
11205 		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
11206 				 fb->width, pitch);
11207 		return -EINVAL;
11208 	}
11209 
11210 	switch (pitch) {
11211 	case 64:
11212 	case 128:
11213 	case 256:
11214 		/* FB pitch is supported by cursor plane */
11215 		break;
11216 	default:
11217 		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
11218 		return -EINVAL;
11219 	}
11220 
11221 	/* Core DRM takes care of checking FB modifiers, so we only need to
11222 	 * check tiling flags when the FB doesn't have a modifier.
11223 	 */
11224 	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
11225 		if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) {
11226 			linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0;
11227 		} else if (adev->family >= AMDGPU_FAMILY_AI) {
11228 			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
11229 		} else {
11230 			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
11231 				 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
11232 				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
11233 		}
11234 		if (!linear) {
11235 			DRM_DEBUG_ATOMIC("Cursor FB not linear");
11236 			return -EINVAL;
11237 		}
11238 	}
11239 
11240 	return 0;
11241 }
11242 
11243 /*
11244  * Helper function for checking the cursor in native mode
11245  */
11246 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc,
11247 					struct drm_plane *plane,
11248 					struct drm_plane_state *new_plane_state,
11249 					bool enable)
11250 {
11251 
11252 	struct amdgpu_crtc *new_acrtc;
11253 	int ret;
11254 
11255 	if (!enable || !new_plane_crtc ||
11256 	    drm_atomic_plane_disabling(plane->state, new_plane_state))
11257 		return 0;
11258 
11259 	new_acrtc = to_amdgpu_crtc(new_plane_crtc);
11260 
11261 	if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
11262 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11263 		return -EINVAL;
11264 	}
11265 
11266 	if (new_plane_state->fb) {
11267 		ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
11268 						new_plane_state->fb);
11269 		if (ret)
11270 			return ret;
11271 	}
11272 
11273 	return 0;
11274 }
11275 
11276 static bool dm_should_update_native_cursor(struct drm_atomic_state *state,
11277 					   struct drm_crtc *old_plane_crtc,
11278 					   struct drm_crtc *new_plane_crtc,
11279 					   bool enable)
11280 {
11281 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11282 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11283 
11284 	if (!enable) {
11285 		if (old_plane_crtc == NULL)
11286 			return true;
11287 
11288 		old_crtc_state = drm_atomic_get_old_crtc_state(
11289 			state, old_plane_crtc);
11290 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11291 
11292 		return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11293 	} else {
11294 		if (new_plane_crtc == NULL)
11295 			return true;
11296 
11297 		new_crtc_state = drm_atomic_get_new_crtc_state(
11298 			state, new_plane_crtc);
11299 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11300 
11301 		return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11302 	}
11303 }
11304 
11305 static int dm_update_plane_state(struct dc *dc,
11306 				 struct drm_atomic_state *state,
11307 				 struct drm_plane *plane,
11308 				 struct drm_plane_state *old_plane_state,
11309 				 struct drm_plane_state *new_plane_state,
11310 				 bool enable,
11311 				 bool *lock_and_validation_needed,
11312 				 bool *is_top_most_overlay)
11313 {
11314 
11315 	struct dm_atomic_state *dm_state = NULL;
11316 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
11317 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11318 	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
11319 	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
11320 	bool needs_reset, update_native_cursor;
11321 	int ret = 0;
11322 
11323 
11324 	new_plane_crtc = new_plane_state->crtc;
11325 	old_plane_crtc = old_plane_state->crtc;
11326 	dm_new_plane_state = to_dm_plane_state(new_plane_state);
11327 	dm_old_plane_state = to_dm_plane_state(old_plane_state);
11328 
11329 	update_native_cursor = dm_should_update_native_cursor(state,
11330 							      old_plane_crtc,
11331 							      new_plane_crtc,
11332 							      enable);
11333 
11334 	if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) {
11335 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11336 						    new_plane_state, enable);
11337 		if (ret)
11338 			return ret;
11339 
11340 		return 0;
11341 	}
11342 
11343 	needs_reset = should_reset_plane(state, plane, old_plane_state,
11344 					 new_plane_state);
11345 
11346 	/* Remove any changed/removed planes */
11347 	if (!enable) {
11348 		if (!needs_reset)
11349 			return 0;
11350 
11351 		if (!old_plane_crtc)
11352 			return 0;
11353 
11354 		old_crtc_state = drm_atomic_get_old_crtc_state(
11355 				state, old_plane_crtc);
11356 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11357 
11358 		if (!dm_old_crtc_state->stream)
11359 			return 0;
11360 
11361 		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
11362 				plane->base.id, old_plane_crtc->base.id);
11363 
11364 		ret = dm_atomic_get_state(state, &dm_state);
11365 		if (ret)
11366 			return ret;
11367 
11368 		if (!dc_state_remove_plane(
11369 				dc,
11370 				dm_old_crtc_state->stream,
11371 				dm_old_plane_state->dc_state,
11372 				dm_state->context)) {
11373 
11374 			return -EINVAL;
11375 		}
11376 
11377 		if (dm_old_plane_state->dc_state)
11378 			dc_plane_state_release(dm_old_plane_state->dc_state);
11379 
11380 		dm_new_plane_state->dc_state = NULL;
11381 
11382 		*lock_and_validation_needed = true;
11383 
11384 	} else { /* Add new planes */
11385 		struct dc_plane_state *dc_new_plane_state;
11386 
11387 		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
11388 			return 0;
11389 
11390 		if (!new_plane_crtc)
11391 			return 0;
11392 
11393 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
11394 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11395 
11396 		if (!dm_new_crtc_state->stream)
11397 			return 0;
11398 
11399 		if (!needs_reset)
11400 			return 0;
11401 
11402 		ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
11403 		if (ret)
11404 			goto out;
11405 
11406 		WARN_ON(dm_new_plane_state->dc_state);
11407 
11408 		dc_new_plane_state = dc_create_plane_state(dc);
11409 		if (!dc_new_plane_state) {
11410 			ret = -ENOMEM;
11411 			goto out;
11412 		}
11413 
11414 		DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
11415 				 plane->base.id, new_plane_crtc->base.id);
11416 
11417 		ret = fill_dc_plane_attributes(
11418 			drm_to_adev(new_plane_crtc->dev),
11419 			dc_new_plane_state,
11420 			new_plane_state,
11421 			new_crtc_state);
11422 		if (ret) {
11423 			dc_plane_state_release(dc_new_plane_state);
11424 			goto out;
11425 		}
11426 
11427 		ret = dm_atomic_get_state(state, &dm_state);
11428 		if (ret) {
11429 			dc_plane_state_release(dc_new_plane_state);
11430 			goto out;
11431 		}
11432 
11433 		/*
11434 		 * Any atomic check errors that occur after this will
11435 		 * not need a release. The plane state will be attached
11436 		 * to the stream, and therefore part of the atomic
11437 		 * state. It'll be released when the atomic state is
11438 		 * cleaned.
11439 		 */
11440 		if (!dc_state_add_plane(
11441 				dc,
11442 				dm_new_crtc_state->stream,
11443 				dc_new_plane_state,
11444 				dm_state->context)) {
11445 
11446 			dc_plane_state_release(dc_new_plane_state);
11447 			ret = -EINVAL;
11448 			goto out;
11449 		}
11450 
11451 		dm_new_plane_state->dc_state = dc_new_plane_state;
11452 
11453 		dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
11454 
11455 		/* Tell DC to do a full surface update every time there
11456 		 * is a plane change. Inefficient, but works for now.
11457 		 */
11458 		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
11459 
11460 		*lock_and_validation_needed = true;
11461 	}
11462 
11463 out:
11464 	/* If enabling cursor overlay failed, attempt fallback to native mode */
11465 	if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) {
11466 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11467 						    new_plane_state, enable);
11468 		if (ret)
11469 			return ret;
11470 
11471 		dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE;
11472 	}
11473 
11474 	return ret;
11475 }
11476 
11477 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
11478 				       int *src_w, int *src_h)
11479 {
11480 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
11481 	case DRM_MODE_ROTATE_90:
11482 	case DRM_MODE_ROTATE_270:
11483 		*src_w = plane_state->src_h >> 16;
11484 		*src_h = plane_state->src_w >> 16;
11485 		break;
11486 	case DRM_MODE_ROTATE_0:
11487 	case DRM_MODE_ROTATE_180:
11488 	default:
11489 		*src_w = plane_state->src_w >> 16;
11490 		*src_h = plane_state->src_h >> 16;
11491 		break;
11492 	}
11493 }
11494 
11495 static void
11496 dm_get_plane_scale(struct drm_plane_state *plane_state,
11497 		   int *out_plane_scale_w, int *out_plane_scale_h)
11498 {
11499 	int plane_src_w, plane_src_h;
11500 
11501 	dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h);
11502 	*out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0;
11503 	*out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0;
11504 }
11505 
11506 /*
11507  * The normalized_zpos value cannot be used by this iterator directly. It's only
11508  * calculated for enabled planes, potentially causing normalized_zpos collisions
11509  * between enabled/disabled planes in the atomic state. We need a unique value
11510  * so that the iterator will not generate the same object twice, or loop
11511  * indefinitely.
11512  */
11513 static inline struct __drm_planes_state *__get_next_zpos(
11514 	struct drm_atomic_state *state,
11515 	struct __drm_planes_state *prev)
11516 {
11517 	unsigned int highest_zpos = 0, prev_zpos = 256;
11518 	uint32_t highest_id = 0, prev_id = UINT_MAX;
11519 	struct drm_plane_state *new_plane_state;
11520 	struct drm_plane *plane;
11521 	int i, highest_i = -1;
11522 
11523 	if (prev != NULL) {
11524 		prev_zpos = prev->new_state->zpos;
11525 		prev_id = prev->ptr->base.id;
11526 	}
11527 
11528 	for_each_new_plane_in_state(state, plane, new_plane_state, i) {
11529 		/* Skip planes with higher zpos than the previously returned */
11530 		if (new_plane_state->zpos > prev_zpos ||
11531 		    (new_plane_state->zpos == prev_zpos &&
11532 		     plane->base.id >= prev_id))
11533 			continue;
11534 
11535 		/* Save the index of the plane with highest zpos */
11536 		if (new_plane_state->zpos > highest_zpos ||
11537 		    (new_plane_state->zpos == highest_zpos &&
11538 		     plane->base.id > highest_id)) {
11539 			highest_zpos = new_plane_state->zpos;
11540 			highest_id = plane->base.id;
11541 			highest_i = i;
11542 		}
11543 	}
11544 
11545 	if (highest_i < 0)
11546 		return NULL;
11547 
11548 	return &state->planes[highest_i];
11549 }
11550 
11551 /*
11552  * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate
11553  * by descending zpos, as read from the new plane state. This is the same
11554  * ordering as defined by drm_atomic_normalize_zpos().
11555  */
11556 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \
11557 	for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \
11558 	     __i != NULL; __i = __get_next_zpos((__state), __i))		\
11559 		for_each_if(((plane) = __i->ptr,				\
11560 			     (void)(plane) /* Only to avoid unused-but-set-variable warning */, \
11561 			     (old_plane_state) = __i->old_state,		\
11562 			     (new_plane_state) = __i->new_state, 1))
11563 
11564 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
11565 {
11566 	struct drm_connector *connector;
11567 	struct drm_connector_state *conn_state, *old_conn_state;
11568 	struct amdgpu_dm_connector *aconnector = NULL;
11569 	int i;
11570 
11571 	for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
11572 		if (!conn_state->crtc)
11573 			conn_state = old_conn_state;
11574 
11575 		if (conn_state->crtc != crtc)
11576 			continue;
11577 
11578 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11579 			continue;
11580 
11581 		aconnector = to_amdgpu_dm_connector(connector);
11582 		if (!aconnector->mst_output_port || !aconnector->mst_root)
11583 			aconnector = NULL;
11584 		else
11585 			break;
11586 	}
11587 
11588 	if (!aconnector)
11589 		return 0;
11590 
11591 	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
11592 }
11593 
11594 /**
11595  * DOC: Cursor Modes - Native vs Overlay
11596  *
11597  * In native mode, the cursor uses a integrated cursor pipe within each DCN hw
11598  * plane. It does not require a dedicated hw plane to enable, but it is
11599  * subjected to the same z-order and scaling as the hw plane. It also has format
11600  * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB
11601  * hw plane.
11602  *
11603  * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its
11604  * own scaling and z-pos. It also has no blending restrictions. It lends to a
11605  * cursor behavior more akin to a DRM client's expectations. However, it does
11606  * occupy an extra DCN plane, and therefore will only be used if a DCN plane is
11607  * available.
11608  */
11609 
11610 /**
11611  * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc
11612  * @adev: amdgpu device
11613  * @state: DRM atomic state
11614  * @dm_crtc_state: amdgpu state for the CRTC containing the cursor
11615  * @cursor_mode: Returns the required cursor mode on dm_crtc_state
11616  *
11617  * Get whether the cursor should be enabled in native mode, or overlay mode, on
11618  * the dm_crtc_state.
11619  *
11620  * The cursor should be enabled in overlay mode if there exists an underlying
11621  * plane - on which the cursor may be blended - that is either YUV formatted, or
11622  * scaled differently from the cursor.
11623  *
11624  * Since zpos info is required, drm_atomic_normalize_zpos must be called before
11625  * calling this function.
11626  *
11627  * Return: 0 on success, or an error code if getting the cursor plane state
11628  * failed.
11629  */
11630 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev,
11631 				   struct drm_atomic_state *state,
11632 				   struct dm_crtc_state *dm_crtc_state,
11633 				   enum amdgpu_dm_cursor_mode *cursor_mode)
11634 {
11635 	struct drm_plane_state *old_plane_state, *plane_state, *cursor_state;
11636 	struct drm_crtc_state *crtc_state = &dm_crtc_state->base;
11637 	struct drm_plane *plane;
11638 	bool consider_mode_change = false;
11639 	bool entire_crtc_covered = false;
11640 	bool cursor_changed = false;
11641 	int underlying_scale_w, underlying_scale_h;
11642 	int cursor_scale_w, cursor_scale_h;
11643 	int i;
11644 
11645 	/* Overlay cursor not supported on HW before DCN
11646 	 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions
11647 	 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE
11648 	 */
11649 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 ||
11650 	    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
11651 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
11652 		return 0;
11653 	}
11654 
11655 	/* Init cursor_mode to be the same as current */
11656 	*cursor_mode = dm_crtc_state->cursor_mode;
11657 
11658 	/*
11659 	 * Cursor mode can change if a plane's format changes, scale changes, is
11660 	 * enabled/disabled, or z-order changes.
11661 	 */
11662 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) {
11663 		int new_scale_w, new_scale_h, old_scale_w, old_scale_h;
11664 
11665 		/* Only care about planes on this CRTC */
11666 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0)
11667 			continue;
11668 
11669 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
11670 			cursor_changed = true;
11671 
11672 		if (drm_atomic_plane_enabling(old_plane_state, plane_state) ||
11673 		    drm_atomic_plane_disabling(old_plane_state, plane_state) ||
11674 		    old_plane_state->fb->format != plane_state->fb->format) {
11675 			consider_mode_change = true;
11676 			break;
11677 		}
11678 
11679 		dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h);
11680 		dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h);
11681 		if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) {
11682 			consider_mode_change = true;
11683 			break;
11684 		}
11685 	}
11686 
11687 	if (!consider_mode_change && !crtc_state->zpos_changed)
11688 		return 0;
11689 
11690 	/*
11691 	 * If no cursor change on this CRTC, and not enabled on this CRTC, then
11692 	 * no need to set cursor mode. This avoids needlessly locking the cursor
11693 	 * state.
11694 	 */
11695 	if (!cursor_changed &&
11696 	    !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) {
11697 		return 0;
11698 	}
11699 
11700 	cursor_state = drm_atomic_get_plane_state(state,
11701 						  crtc_state->crtc->cursor);
11702 	if (IS_ERR(cursor_state))
11703 		return PTR_ERR(cursor_state);
11704 
11705 	/* Cursor is disabled */
11706 	if (!cursor_state->fb)
11707 		return 0;
11708 
11709 	/* For all planes in descending z-order (all of which are below cursor
11710 	 * as per zpos definitions), check their scaling and format
11711 	 */
11712 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) {
11713 
11714 		/* Only care about non-cursor planes on this CRTC */
11715 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 ||
11716 		    plane->type == DRM_PLANE_TYPE_CURSOR)
11717 			continue;
11718 
11719 		/* Underlying plane is YUV format - use overlay cursor */
11720 		if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) {
11721 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11722 			return 0;
11723 		}
11724 
11725 		dm_get_plane_scale(plane_state,
11726 				   &underlying_scale_w, &underlying_scale_h);
11727 		dm_get_plane_scale(cursor_state,
11728 				   &cursor_scale_w, &cursor_scale_h);
11729 
11730 		/* Underlying plane has different scale - use overlay cursor */
11731 		if (cursor_scale_w != underlying_scale_w &&
11732 		    cursor_scale_h != underlying_scale_h) {
11733 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11734 			return 0;
11735 		}
11736 
11737 		/* If this plane covers the whole CRTC, no need to check planes underneath */
11738 		if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 &&
11739 		    plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay &&
11740 		    plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) {
11741 			entire_crtc_covered = true;
11742 			break;
11743 		}
11744 	}
11745 
11746 	/* If planes do not cover the entire CRTC, use overlay mode to enable
11747 	 * cursor over holes
11748 	 */
11749 	if (entire_crtc_covered)
11750 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
11751 	else
11752 		*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11753 
11754 	return 0;
11755 }
11756 
11757 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev,
11758 					    struct drm_atomic_state *state,
11759 					    struct drm_crtc_state *crtc_state)
11760 {
11761 	struct drm_plane *plane;
11762 	struct drm_plane_state *new_plane_state, *old_plane_state;
11763 
11764 	drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) {
11765 		new_plane_state = drm_atomic_get_plane_state(state, plane);
11766 		old_plane_state = drm_atomic_get_plane_state(state, plane);
11767 
11768 		if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) {
11769 			drm_err(dev, "Failed to get plane state for plane %s\n", plane->name);
11770 			return false;
11771 		}
11772 
11773 		if (old_plane_state->fb && new_plane_state->fb &&
11774 		    get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb))
11775 			return true;
11776 	}
11777 
11778 	return false;
11779 }
11780 
11781 /**
11782  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
11783  *
11784  * @dev: The DRM device
11785  * @state: The atomic state to commit
11786  *
11787  * Validate that the given atomic state is programmable by DC into hardware.
11788  * This involves constructing a &struct dc_state reflecting the new hardware
11789  * state we wish to commit, then querying DC to see if it is programmable. It's
11790  * important not to modify the existing DC state. Otherwise, atomic_check
11791  * may unexpectedly commit hardware changes.
11792  *
11793  * When validating the DC state, it's important that the right locks are
11794  * acquired. For full updates case which removes/adds/updates streams on one
11795  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
11796  * that any such full update commit will wait for completion of any outstanding
11797  * flip using DRMs synchronization events.
11798  *
11799  * Note that DM adds the affected connectors for all CRTCs in state, when that
11800  * might not seem necessary. This is because DC stream creation requires the
11801  * DC sink, which is tied to the DRM connector state. Cleaning this up should
11802  * be possible but non-trivial - a possible TODO item.
11803  *
11804  * Return: -Error code if validation failed.
11805  */
11806 static int amdgpu_dm_atomic_check(struct drm_device *dev,
11807 				  struct drm_atomic_state *state)
11808 {
11809 	struct amdgpu_device *adev = drm_to_adev(dev);
11810 	struct dm_atomic_state *dm_state = NULL;
11811 	struct dc *dc = adev->dm.dc;
11812 	struct drm_connector *connector;
11813 	struct drm_connector_state *old_con_state, *new_con_state;
11814 	struct drm_crtc *crtc;
11815 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11816 	struct drm_plane *plane;
11817 	struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state;
11818 	enum dc_status status;
11819 	int ret, i;
11820 	bool lock_and_validation_needed = false;
11821 	bool is_top_most_overlay = true;
11822 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11823 	struct drm_dp_mst_topology_mgr *mgr;
11824 	struct drm_dp_mst_topology_state *mst_state;
11825 	struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0};
11826 
11827 	trace_amdgpu_dm_atomic_check_begin(state);
11828 
11829 	ret = drm_atomic_helper_check_modeset(dev, state);
11830 	if (ret) {
11831 		drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n");
11832 		goto fail;
11833 	}
11834 
11835 	/* Check connector changes */
11836 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
11837 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
11838 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
11839 
11840 		/* Skip connectors that are disabled or part of modeset already. */
11841 		if (!new_con_state->crtc)
11842 			continue;
11843 
11844 		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
11845 		if (IS_ERR(new_crtc_state)) {
11846 			drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n");
11847 			ret = PTR_ERR(new_crtc_state);
11848 			goto fail;
11849 		}
11850 
11851 		if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
11852 		    dm_old_con_state->scaling != dm_new_con_state->scaling)
11853 			new_crtc_state->connectors_changed = true;
11854 	}
11855 
11856 	if (dc_resource_is_dsc_encoding_supported(dc)) {
11857 		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11858 			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11859 				ret = add_affected_mst_dsc_crtcs(state, crtc);
11860 				if (ret) {
11861 					drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n");
11862 					goto fail;
11863 				}
11864 			}
11865 		}
11866 	}
11867 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11868 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11869 
11870 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
11871 		    !new_crtc_state->color_mgmt_changed &&
11872 		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
11873 			dm_old_crtc_state->dsc_force_changed == false)
11874 			continue;
11875 
11876 		ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
11877 		if (ret) {
11878 			drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n");
11879 			goto fail;
11880 		}
11881 
11882 		if (!new_crtc_state->enable)
11883 			continue;
11884 
11885 		ret = drm_atomic_add_affected_connectors(state, crtc);
11886 		if (ret) {
11887 			drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n");
11888 			goto fail;
11889 		}
11890 
11891 		ret = drm_atomic_add_affected_planes(state, crtc);
11892 		if (ret) {
11893 			drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n");
11894 			goto fail;
11895 		}
11896 
11897 		if (dm_old_crtc_state->dsc_force_changed)
11898 			new_crtc_state->mode_changed = true;
11899 	}
11900 
11901 	/*
11902 	 * Add all primary and overlay planes on the CRTC to the state
11903 	 * whenever a plane is enabled to maintain correct z-ordering
11904 	 * and to enable fast surface updates.
11905 	 */
11906 	drm_for_each_crtc(crtc, dev) {
11907 		bool modified = false;
11908 
11909 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
11910 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
11911 				continue;
11912 
11913 			if (new_plane_state->crtc == crtc ||
11914 			    old_plane_state->crtc == crtc) {
11915 				modified = true;
11916 				break;
11917 			}
11918 		}
11919 
11920 		if (!modified)
11921 			continue;
11922 
11923 		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
11924 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
11925 				continue;
11926 
11927 			new_plane_state =
11928 				drm_atomic_get_plane_state(state, plane);
11929 
11930 			if (IS_ERR(new_plane_state)) {
11931 				ret = PTR_ERR(new_plane_state);
11932 				drm_dbg_atomic(dev, "new_plane_state is BAD\n");
11933 				goto fail;
11934 			}
11935 		}
11936 	}
11937 
11938 	/*
11939 	 * DC consults the zpos (layer_index in DC terminology) to determine the
11940 	 * hw plane on which to enable the hw cursor (see
11941 	 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
11942 	 * atomic state, so call drm helper to normalize zpos.
11943 	 */
11944 	ret = drm_atomic_normalize_zpos(dev, state);
11945 	if (ret) {
11946 		drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
11947 		goto fail;
11948 	}
11949 
11950 	/*
11951 	 * Determine whether cursors on each CRTC should be enabled in native or
11952 	 * overlay mode.
11953 	 */
11954 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11955 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11956 
11957 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
11958 					      &dm_new_crtc_state->cursor_mode);
11959 		if (ret) {
11960 			drm_dbg(dev, "Failed to determine cursor mode\n");
11961 			goto fail;
11962 		}
11963 
11964 		/*
11965 		 * If overlay cursor is needed, DC cannot go through the
11966 		 * native cursor update path. All enabled planes on the CRTC
11967 		 * need to be added for DC to not disable a plane by mistake
11968 		 */
11969 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) {
11970 			ret = drm_atomic_add_affected_planes(state, crtc);
11971 			if (ret)
11972 				goto fail;
11973 		}
11974 	}
11975 
11976 	/* Remove exiting planes if they are modified */
11977 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
11978 
11979 		ret = dm_update_plane_state(dc, state, plane,
11980 					    old_plane_state,
11981 					    new_plane_state,
11982 					    false,
11983 					    &lock_and_validation_needed,
11984 					    &is_top_most_overlay);
11985 		if (ret) {
11986 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
11987 			goto fail;
11988 		}
11989 	}
11990 
11991 	/* Disable all crtcs which require disable */
11992 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11993 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
11994 					   old_crtc_state,
11995 					   new_crtc_state,
11996 					   false,
11997 					   &lock_and_validation_needed);
11998 		if (ret) {
11999 			drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n");
12000 			goto fail;
12001 		}
12002 	}
12003 
12004 	/* Enable all crtcs which require enable */
12005 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12006 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12007 					   old_crtc_state,
12008 					   new_crtc_state,
12009 					   true,
12010 					   &lock_and_validation_needed);
12011 		if (ret) {
12012 			drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n");
12013 			goto fail;
12014 		}
12015 	}
12016 
12017 	/* Add new/modified planes */
12018 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12019 		ret = dm_update_plane_state(dc, state, plane,
12020 					    old_plane_state,
12021 					    new_plane_state,
12022 					    true,
12023 					    &lock_and_validation_needed,
12024 					    &is_top_most_overlay);
12025 		if (ret) {
12026 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12027 			goto fail;
12028 		}
12029 	}
12030 
12031 #if defined(CONFIG_DRM_AMD_DC_FP)
12032 	if (dc_resource_is_dsc_encoding_supported(dc)) {
12033 		ret = pre_validate_dsc(state, &dm_state, vars);
12034 		if (ret != 0)
12035 			goto fail;
12036 	}
12037 #endif
12038 
12039 	/* Run this here since we want to validate the streams we created */
12040 	ret = drm_atomic_helper_check_planes(dev, state);
12041 	if (ret) {
12042 		drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n");
12043 		goto fail;
12044 	}
12045 
12046 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12047 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12048 		if (dm_new_crtc_state->mpo_requested)
12049 			drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc);
12050 	}
12051 
12052 	/* Check cursor restrictions */
12053 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12054 		enum amdgpu_dm_cursor_mode required_cursor_mode;
12055 		int is_rotated, is_scaled;
12056 
12057 		/* Overlay cusor not subject to native cursor restrictions */
12058 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12059 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE)
12060 			continue;
12061 
12062 		/* Check if rotation or scaling is enabled on DCN401 */
12063 		if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) &&
12064 		    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12065 			new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
12066 
12067 			is_rotated = new_cursor_state &&
12068 				((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0);
12069 			is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) ||
12070 				(new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h));
12071 
12072 			if (is_rotated || is_scaled) {
12073 				drm_dbg_driver(
12074 					crtc->dev,
12075 					"[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n",
12076 					crtc->base.id, crtc->name);
12077 				ret = -EINVAL;
12078 				goto fail;
12079 			}
12080 		}
12081 
12082 		/* If HW can only do native cursor, check restrictions again */
12083 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12084 					      &required_cursor_mode);
12085 		if (ret) {
12086 			drm_dbg_driver(crtc->dev,
12087 				       "[CRTC:%d:%s] Checking cursor mode failed\n",
12088 				       crtc->base.id, crtc->name);
12089 			goto fail;
12090 		} else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12091 			drm_dbg_driver(crtc->dev,
12092 				       "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n",
12093 				       crtc->base.id, crtc->name);
12094 			ret = -EINVAL;
12095 			goto fail;
12096 		}
12097 	}
12098 
12099 	if (state->legacy_cursor_update) {
12100 		/*
12101 		 * This is a fast cursor update coming from the plane update
12102 		 * helper, check if it can be done asynchronously for better
12103 		 * performance.
12104 		 */
12105 		state->async_update =
12106 			!drm_atomic_helper_async_check(dev, state);
12107 
12108 		/*
12109 		 * Skip the remaining global validation if this is an async
12110 		 * update. Cursor updates can be done without affecting
12111 		 * state or bandwidth calcs and this avoids the performance
12112 		 * penalty of locking the private state object and
12113 		 * allocating a new dc_state.
12114 		 */
12115 		if (state->async_update)
12116 			return 0;
12117 	}
12118 
12119 	/* Check scaling and underscan changes*/
12120 	/* TODO Removed scaling changes validation due to inability to commit
12121 	 * new stream into context w\o causing full reset. Need to
12122 	 * decide how to handle.
12123 	 */
12124 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12125 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12126 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12127 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
12128 
12129 		/* Skip any modesets/resets */
12130 		if (!acrtc || drm_atomic_crtc_needs_modeset(
12131 				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
12132 			continue;
12133 
12134 		/* Skip any thing not scale or underscan changes */
12135 		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
12136 			continue;
12137 
12138 		lock_and_validation_needed = true;
12139 	}
12140 
12141 	/* set the slot info for each mst_state based on the link encoding format */
12142 	for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
12143 		struct amdgpu_dm_connector *aconnector;
12144 		struct drm_connector *connector;
12145 		struct drm_connector_list_iter iter;
12146 		u8 link_coding_cap;
12147 
12148 		drm_connector_list_iter_begin(dev, &iter);
12149 		drm_for_each_connector_iter(connector, &iter) {
12150 			if (connector->index == mst_state->mgr->conn_base_id) {
12151 				aconnector = to_amdgpu_dm_connector(connector);
12152 				link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
12153 				drm_dp_mst_update_slots(mst_state, link_coding_cap);
12154 
12155 				break;
12156 			}
12157 		}
12158 		drm_connector_list_iter_end(&iter);
12159 	}
12160 
12161 	/**
12162 	 * Streams and planes are reset when there are changes that affect
12163 	 * bandwidth. Anything that affects bandwidth needs to go through
12164 	 * DC global validation to ensure that the configuration can be applied
12165 	 * to hardware.
12166 	 *
12167 	 * We have to currently stall out here in atomic_check for outstanding
12168 	 * commits to finish in this case because our IRQ handlers reference
12169 	 * DRM state directly - we can end up disabling interrupts too early
12170 	 * if we don't.
12171 	 *
12172 	 * TODO: Remove this stall and drop DM state private objects.
12173 	 */
12174 	if (lock_and_validation_needed) {
12175 		ret = dm_atomic_get_state(state, &dm_state);
12176 		if (ret) {
12177 			drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n");
12178 			goto fail;
12179 		}
12180 
12181 		ret = do_aquire_global_lock(dev, state);
12182 		if (ret) {
12183 			drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n");
12184 			goto fail;
12185 		}
12186 
12187 #if defined(CONFIG_DRM_AMD_DC_FP)
12188 		if (dc_resource_is_dsc_encoding_supported(dc)) {
12189 			ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
12190 			if (ret) {
12191 				drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n");
12192 				ret = -EINVAL;
12193 				goto fail;
12194 			}
12195 		}
12196 #endif
12197 
12198 		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
12199 		if (ret) {
12200 			drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n");
12201 			goto fail;
12202 		}
12203 
12204 		/*
12205 		 * Perform validation of MST topology in the state:
12206 		 * We need to perform MST atomic check before calling
12207 		 * dc_validate_global_state(), or there is a chance
12208 		 * to get stuck in an infinite loop and hang eventually.
12209 		 */
12210 		ret = drm_dp_mst_atomic_check(state);
12211 		if (ret) {
12212 			drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n");
12213 			goto fail;
12214 		}
12215 		status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY);
12216 		if (status != DC_OK) {
12217 			drm_dbg_atomic(dev, "DC global validation failure: %s (%d)",
12218 				       dc_status_to_str(status), status);
12219 			ret = -EINVAL;
12220 			goto fail;
12221 		}
12222 	} else {
12223 		/*
12224 		 * The commit is a fast update. Fast updates shouldn't change
12225 		 * the DC context, affect global validation, and can have their
12226 		 * commit work done in parallel with other commits not touching
12227 		 * the same resource. If we have a new DC context as part of
12228 		 * the DM atomic state from validation we need to free it and
12229 		 * retain the existing one instead.
12230 		 *
12231 		 * Furthermore, since the DM atomic state only contains the DC
12232 		 * context and can safely be annulled, we can free the state
12233 		 * and clear the associated private object now to free
12234 		 * some memory and avoid a possible use-after-free later.
12235 		 */
12236 
12237 		for (i = 0; i < state->num_private_objs; i++) {
12238 			struct drm_private_obj *obj = state->private_objs[i].ptr;
12239 
12240 			if (obj->funcs == adev->dm.atomic_obj.funcs) {
12241 				int j = state->num_private_objs-1;
12242 
12243 				dm_atomic_destroy_state(obj,
12244 						state->private_objs[i].state);
12245 
12246 				/* If i is not at the end of the array then the
12247 				 * last element needs to be moved to where i was
12248 				 * before the array can safely be truncated.
12249 				 */
12250 				if (i != j)
12251 					state->private_objs[i] =
12252 						state->private_objs[j];
12253 
12254 				state->private_objs[j].ptr = NULL;
12255 				state->private_objs[j].state = NULL;
12256 				state->private_objs[j].old_state = NULL;
12257 				state->private_objs[j].new_state = NULL;
12258 
12259 				state->num_private_objs = j;
12260 				break;
12261 			}
12262 		}
12263 	}
12264 
12265 	/* Store the overall update type for use later in atomic check. */
12266 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12267 		struct dm_crtc_state *dm_new_crtc_state =
12268 			to_dm_crtc_state(new_crtc_state);
12269 
12270 		/*
12271 		 * Only allow async flips for fast updates that don't change
12272 		 * the FB pitch, the DCC state, rotation, mem_type, etc.
12273 		 */
12274 		if (new_crtc_state->async_flip &&
12275 		    (lock_and_validation_needed ||
12276 		     amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) {
12277 			drm_dbg_atomic(crtc->dev,
12278 				       "[CRTC:%d:%s] async flips are only supported for fast updates\n",
12279 				       crtc->base.id, crtc->name);
12280 			ret = -EINVAL;
12281 			goto fail;
12282 		}
12283 
12284 		dm_new_crtc_state->update_type = lock_and_validation_needed ?
12285 			UPDATE_TYPE_FULL : UPDATE_TYPE_FAST;
12286 	}
12287 
12288 	/* Must be success */
12289 	WARN_ON(ret);
12290 
12291 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12292 
12293 	return ret;
12294 
12295 fail:
12296 	if (ret == -EDEADLK)
12297 		drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n");
12298 	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
12299 		drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n");
12300 	else
12301 		drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret);
12302 
12303 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12304 
12305 	return ret;
12306 }
12307 
12308 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
12309 		unsigned int offset,
12310 		unsigned int total_length,
12311 		u8 *data,
12312 		unsigned int length,
12313 		struct amdgpu_hdmi_vsdb_info *vsdb)
12314 {
12315 	bool res;
12316 	union dmub_rb_cmd cmd;
12317 	struct dmub_cmd_send_edid_cea *input;
12318 	struct dmub_cmd_edid_cea_output *output;
12319 
12320 	if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
12321 		return false;
12322 
12323 	memset(&cmd, 0, sizeof(cmd));
12324 
12325 	input = &cmd.edid_cea.data.input;
12326 
12327 	cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
12328 	cmd.edid_cea.header.sub_type = 0;
12329 	cmd.edid_cea.header.payload_bytes =
12330 		sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
12331 	input->offset = offset;
12332 	input->length = length;
12333 	input->cea_total_length = total_length;
12334 	memcpy(input->payload, data, length);
12335 
12336 	res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY);
12337 	if (!res) {
12338 		drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n");
12339 		return false;
12340 	}
12341 
12342 	output = &cmd.edid_cea.data.output;
12343 
12344 	if (output->type == DMUB_CMD__EDID_CEA_ACK) {
12345 		if (!output->ack.success) {
12346 			drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n",
12347 					output->ack.offset);
12348 		}
12349 	} else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
12350 		if (!output->amd_vsdb.vsdb_found)
12351 			return false;
12352 
12353 		vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
12354 		vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
12355 		vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
12356 		vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
12357 	} else {
12358 		drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n");
12359 		return false;
12360 	}
12361 
12362 	return true;
12363 }
12364 
12365 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
12366 		u8 *edid_ext, int len,
12367 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12368 {
12369 	int i;
12370 
12371 	/* send extension block to DMCU for parsing */
12372 	for (i = 0; i < len; i += 8) {
12373 		bool res;
12374 		int offset;
12375 
12376 		/* send 8 bytes a time */
12377 		if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
12378 			return false;
12379 
12380 		if (i+8 == len) {
12381 			/* EDID block sent completed, expect result */
12382 			int version, min_rate, max_rate;
12383 
12384 			res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
12385 			if (res) {
12386 				/* amd vsdb found */
12387 				vsdb_info->freesync_supported = 1;
12388 				vsdb_info->amd_vsdb_version = version;
12389 				vsdb_info->min_refresh_rate_hz = min_rate;
12390 				vsdb_info->max_refresh_rate_hz = max_rate;
12391 				return true;
12392 			}
12393 			/* not amd vsdb */
12394 			return false;
12395 		}
12396 
12397 		/* check for ack*/
12398 		res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
12399 		if (!res)
12400 			return false;
12401 	}
12402 
12403 	return false;
12404 }
12405 
12406 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
12407 		u8 *edid_ext, int len,
12408 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12409 {
12410 	int i;
12411 
12412 	/* send extension block to DMCU for parsing */
12413 	for (i = 0; i < len; i += 8) {
12414 		/* send 8 bytes a time */
12415 		if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
12416 			return false;
12417 	}
12418 
12419 	return vsdb_info->freesync_supported;
12420 }
12421 
12422 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
12423 		u8 *edid_ext, int len,
12424 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12425 {
12426 	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
12427 	bool ret;
12428 
12429 	mutex_lock(&adev->dm.dc_lock);
12430 	if (adev->dm.dmub_srv)
12431 		ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
12432 	else
12433 		ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
12434 	mutex_unlock(&adev->dm.dc_lock);
12435 	return ret;
12436 }
12437 
12438 static void parse_edid_displayid_vrr(struct drm_connector *connector,
12439 				     const struct edid *edid)
12440 {
12441 	u8 *edid_ext = NULL;
12442 	int i;
12443 	int j = 0;
12444 	u16 min_vfreq;
12445 	u16 max_vfreq;
12446 
12447 	if (edid == NULL || edid->extensions == 0)
12448 		return;
12449 
12450 	/* Find DisplayID extension */
12451 	for (i = 0; i < edid->extensions; i++) {
12452 		edid_ext = (void *)(edid + (i + 1));
12453 		if (edid_ext[0] == DISPLAYID_EXT)
12454 			break;
12455 	}
12456 
12457 	if (edid_ext == NULL)
12458 		return;
12459 
12460 	while (j < EDID_LENGTH) {
12461 		/* Get dynamic video timing range from DisplayID if available */
12462 		if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25	&&
12463 		    (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) {
12464 			min_vfreq = edid_ext[j+9];
12465 			if (edid_ext[j+1] & 7)
12466 				max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8);
12467 			else
12468 				max_vfreq = edid_ext[j+10];
12469 
12470 			if (max_vfreq && min_vfreq) {
12471 				connector->display_info.monitor_range.max_vfreq = max_vfreq;
12472 				connector->display_info.monitor_range.min_vfreq = min_vfreq;
12473 
12474 				return;
12475 			}
12476 		}
12477 		j++;
12478 	}
12479 }
12480 
12481 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12482 			  const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
12483 {
12484 	u8 *edid_ext = NULL;
12485 	int i;
12486 	int j = 0;
12487 
12488 	if (edid == NULL || edid->extensions == 0)
12489 		return -ENODEV;
12490 
12491 	/* Find DisplayID extension */
12492 	for (i = 0; i < edid->extensions; i++) {
12493 		edid_ext = (void *)(edid + (i + 1));
12494 		if (edid_ext[0] == DISPLAYID_EXT)
12495 			break;
12496 	}
12497 
12498 	while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) {
12499 		struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j];
12500 		unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]);
12501 
12502 		if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID &&
12503 				amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) {
12504 			vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false;
12505 			vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3;
12506 			DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode);
12507 
12508 			return true;
12509 		}
12510 		j++;
12511 	}
12512 
12513 	return false;
12514 }
12515 
12516 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12517 			       const struct edid *edid,
12518 			       struct amdgpu_hdmi_vsdb_info *vsdb_info)
12519 {
12520 	u8 *edid_ext = NULL;
12521 	int i;
12522 	bool valid_vsdb_found = false;
12523 
12524 	/*----- drm_find_cea_extension() -----*/
12525 	/* No EDID or EDID extensions */
12526 	if (edid == NULL || edid->extensions == 0)
12527 		return -ENODEV;
12528 
12529 	/* Find CEA extension */
12530 	for (i = 0; i < edid->extensions; i++) {
12531 		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
12532 		if (edid_ext[0] == CEA_EXT)
12533 			break;
12534 	}
12535 
12536 	if (i == edid->extensions)
12537 		return -ENODEV;
12538 
12539 	/*----- cea_db_offsets() -----*/
12540 	if (edid_ext[0] != CEA_EXT)
12541 		return -ENODEV;
12542 
12543 	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
12544 
12545 	return valid_vsdb_found ? i : -ENODEV;
12546 }
12547 
12548 /**
12549  * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
12550  *
12551  * @connector: Connector to query.
12552  * @drm_edid: DRM EDID from monitor
12553  *
12554  * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
12555  * track of some of the display information in the internal data struct used by
12556  * amdgpu_dm. This function checks which type of connector we need to set the
12557  * FreeSync parameters.
12558  */
12559 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
12560 				    const struct drm_edid *drm_edid)
12561 {
12562 	int i = 0;
12563 	struct amdgpu_dm_connector *amdgpu_dm_connector =
12564 			to_amdgpu_dm_connector(connector);
12565 	struct dm_connector_state *dm_con_state = NULL;
12566 	struct dc_sink *sink;
12567 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
12568 	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
12569 	const struct edid *edid;
12570 	bool freesync_capable = false;
12571 	enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
12572 
12573 	if (!connector->state) {
12574 		drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__);
12575 		goto update;
12576 	}
12577 
12578 	sink = amdgpu_dm_connector->dc_sink ?
12579 		amdgpu_dm_connector->dc_sink :
12580 		amdgpu_dm_connector->dc_em_sink;
12581 
12582 	drm_edid_connector_update(connector, drm_edid);
12583 
12584 	if (!drm_edid || !sink) {
12585 		dm_con_state = to_dm_connector_state(connector->state);
12586 
12587 		amdgpu_dm_connector->min_vfreq = 0;
12588 		amdgpu_dm_connector->max_vfreq = 0;
12589 		freesync_capable = false;
12590 
12591 		goto update;
12592 	}
12593 
12594 	dm_con_state = to_dm_connector_state(connector->state);
12595 
12596 	if (!adev->dm.freesync_module)
12597 		goto update;
12598 
12599 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
12600 
12601 	/* Some eDP panels only have the refresh rate range info in DisplayID */
12602 	if ((connector->display_info.monitor_range.min_vfreq == 0 ||
12603 	     connector->display_info.monitor_range.max_vfreq == 0))
12604 		parse_edid_displayid_vrr(connector, edid);
12605 
12606 	if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
12607 		     sink->sink_signal == SIGNAL_TYPE_EDP)) {
12608 		if (amdgpu_dm_connector->dc_link &&
12609 		    amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) {
12610 			amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq;
12611 			amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq;
12612 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12613 				freesync_capable = true;
12614 		}
12615 
12616 		parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12617 
12618 		if (vsdb_info.replay_mode) {
12619 			amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode;
12620 			amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version;
12621 			amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP;
12622 		}
12623 
12624 	} else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
12625 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12626 		if (i >= 0 && vsdb_info.freesync_supported) {
12627 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12628 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12629 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12630 				freesync_capable = true;
12631 
12632 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12633 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12634 		}
12635 	}
12636 
12637 	if (amdgpu_dm_connector->dc_link)
12638 		as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
12639 
12640 	if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
12641 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12642 		if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
12643 
12644 			amdgpu_dm_connector->pack_sdp_v1_3 = true;
12645 			amdgpu_dm_connector->as_type = as_type;
12646 			amdgpu_dm_connector->vsdb_info = vsdb_info;
12647 
12648 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12649 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12650 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12651 				freesync_capable = true;
12652 
12653 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12654 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12655 		}
12656 	}
12657 
12658 update:
12659 	if (dm_con_state)
12660 		dm_con_state->freesync_capable = freesync_capable;
12661 
12662 	if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable &&
12663 	    amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) {
12664 		amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false;
12665 		amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false;
12666 	}
12667 
12668 	if (connector->vrr_capable_property)
12669 		drm_connector_set_vrr_capable_property(connector,
12670 						       freesync_capable);
12671 }
12672 
12673 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
12674 {
12675 	struct amdgpu_device *adev = drm_to_adev(dev);
12676 	struct dc *dc = adev->dm.dc;
12677 	int i;
12678 
12679 	mutex_lock(&adev->dm.dc_lock);
12680 	if (dc->current_state) {
12681 		for (i = 0; i < dc->current_state->stream_count; ++i)
12682 			dc->current_state->streams[i]
12683 				->triggered_crtc_reset.enabled =
12684 				adev->dm.force_timing_sync;
12685 
12686 		dm_enable_per_frame_crtc_master_sync(dc->current_state);
12687 		dc_trigger_sync(dc, dc->current_state);
12688 	}
12689 	mutex_unlock(&adev->dm.dc_lock);
12690 }
12691 
12692 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc)
12693 {
12694 	if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter)
12695 		dc_exit_ips_for_hw_access(dc);
12696 }
12697 
12698 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
12699 		       u32 value, const char *func_name)
12700 {
12701 #ifdef DM_CHECK_ADDR_0
12702 	if (address == 0) {
12703 		drm_err(adev_to_drm(ctx->driver_context),
12704 			"invalid register write. address = 0");
12705 		return;
12706 	}
12707 #endif
12708 
12709 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
12710 	cgs_write_register(ctx->cgs_device, address, value);
12711 	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
12712 }
12713 
12714 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
12715 			  const char *func_name)
12716 {
12717 	u32 value;
12718 #ifdef DM_CHECK_ADDR_0
12719 	if (address == 0) {
12720 		drm_err(adev_to_drm(ctx->driver_context),
12721 			"invalid register read; address = 0\n");
12722 		return 0;
12723 	}
12724 #endif
12725 
12726 	if (ctx->dmub_srv &&
12727 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
12728 	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
12729 		ASSERT(false);
12730 		return 0;
12731 	}
12732 
12733 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
12734 
12735 	value = cgs_read_register(ctx->cgs_device, address);
12736 
12737 	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
12738 
12739 	return value;
12740 }
12741 
12742 int amdgpu_dm_process_dmub_aux_transfer_sync(
12743 		struct dc_context *ctx,
12744 		unsigned int link_index,
12745 		struct aux_payload *payload,
12746 		enum aux_return_code_type *operation_result)
12747 {
12748 	struct amdgpu_device *adev = ctx->driver_context;
12749 	struct dmub_notification *p_notify = adev->dm.dmub_notify;
12750 	int ret = -1;
12751 
12752 	mutex_lock(&adev->dm.dpia_aux_lock);
12753 	if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
12754 		*operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
12755 		goto out;
12756 	}
12757 
12758 	if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
12759 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
12760 		*operation_result = AUX_RET_ERROR_TIMEOUT;
12761 		goto out;
12762 	}
12763 
12764 	if (p_notify->result != AUX_RET_SUCCESS) {
12765 		/*
12766 		 * Transient states before tunneling is enabled could
12767 		 * lead to this error. We can ignore this for now.
12768 		 */
12769 		if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) {
12770 			drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n",
12771 					payload->address, payload->length,
12772 					p_notify->result);
12773 		}
12774 		*operation_result = p_notify->result;
12775 		goto out;
12776 	}
12777 
12778 	payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF;
12779 	if (adev->dm.dmub_notify->aux_reply.command & 0xF0)
12780 		/* The reply is stored in the top nibble of the command. */
12781 		payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF;
12782 
12783 	/*write req may receive a byte indicating partially written number as well*/
12784 	if (p_notify->aux_reply.length)
12785 		memcpy(payload->data, p_notify->aux_reply.data,
12786 				p_notify->aux_reply.length);
12787 
12788 	/* success */
12789 	ret = p_notify->aux_reply.length;
12790 	*operation_result = p_notify->result;
12791 out:
12792 	reinit_completion(&adev->dm.dmub_aux_transfer_done);
12793 	mutex_unlock(&adev->dm.dpia_aux_lock);
12794 	return ret;
12795 }
12796 
12797 static void abort_fused_io(
12798 		struct dc_context *ctx,
12799 		const struct dmub_cmd_fused_request *request
12800 )
12801 {
12802 	union dmub_rb_cmd command = { 0 };
12803 	struct dmub_rb_cmd_fused_io *io = &command.fused_io;
12804 
12805 	io->header.type = DMUB_CMD__FUSED_IO;
12806 	io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT;
12807 	io->header.payload_bytes = sizeof(*io) - sizeof(io->header);
12808 	io->request = *request;
12809 	dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT);
12810 }
12811 
12812 static bool execute_fused_io(
12813 		struct amdgpu_device *dev,
12814 		struct dc_context *ctx,
12815 		union dmub_rb_cmd *commands,
12816 		uint8_t count,
12817 		uint32_t timeout_us
12818 )
12819 {
12820 	const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line;
12821 
12822 	if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io))
12823 		return false;
12824 
12825 	struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line];
12826 	struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io;
12827 	const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY)
12828 			&& first->header.ret_status
12829 			&& first->request.status == FUSED_REQUEST_STATUS_SUCCESS;
12830 
12831 	if (!result)
12832 		return false;
12833 
12834 	while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) {
12835 		reinit_completion(&sync->replied);
12836 
12837 		struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data;
12838 
12839 		static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch");
12840 
12841 		if (reply->identifier == first->request.identifier) {
12842 			first->request = *reply;
12843 			return true;
12844 		}
12845 	}
12846 
12847 	reinit_completion(&sync->replied);
12848 	first->request.status = FUSED_REQUEST_STATUS_TIMEOUT;
12849 	abort_fused_io(ctx, &first->request);
12850 	return false;
12851 }
12852 
12853 bool amdgpu_dm_execute_fused_io(
12854 		struct amdgpu_device *dev,
12855 		struct dc_link *link,
12856 		union dmub_rb_cmd *commands,
12857 		uint8_t count,
12858 		uint32_t timeout_us)
12859 {
12860 	struct amdgpu_display_manager *dm = &dev->dm;
12861 
12862 	mutex_lock(&dm->dpia_aux_lock);
12863 
12864 	const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us);
12865 
12866 	mutex_unlock(&dm->dpia_aux_lock);
12867 	return result;
12868 }
12869 
12870 int amdgpu_dm_process_dmub_set_config_sync(
12871 		struct dc_context *ctx,
12872 		unsigned int link_index,
12873 		struct set_config_cmd_payload *payload,
12874 		enum set_config_status *operation_result)
12875 {
12876 	struct amdgpu_device *adev = ctx->driver_context;
12877 	bool is_cmd_complete;
12878 	int ret;
12879 
12880 	mutex_lock(&adev->dm.dpia_aux_lock);
12881 	is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
12882 			link_index, payload, adev->dm.dmub_notify);
12883 
12884 	if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
12885 		ret = 0;
12886 		*operation_result = adev->dm.dmub_notify->sc_status;
12887 	} else {
12888 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
12889 		ret = -1;
12890 		*operation_result = SET_CONFIG_UNKNOWN_ERROR;
12891 	}
12892 
12893 	if (!is_cmd_complete)
12894 		reinit_completion(&adev->dm.dmub_aux_transfer_done);
12895 	mutex_unlock(&adev->dm.dpia_aux_lock);
12896 	return ret;
12897 }
12898 
12899 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
12900 {
12901 	return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type);
12902 }
12903 
12904 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
12905 {
12906 	return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type);
12907 }
12908 
12909 void dm_acpi_process_phy_transition_interlock(
12910 	const struct dc_context *ctx,
12911 	struct dm_process_phy_transition_init_params process_phy_transition_init_params)
12912 {
12913 	// Not yet implemented
12914 }
12915