1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2015 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 * Authors: AMD 24 * 25 */ 26 27 /* The caprices of the preprocessor require that this be declared right here */ 28 #define CREATE_TRACE_POINTS 29 30 #include "dm_services_types.h" 31 #include "dc.h" 32 #include "link_enc_cfg.h" 33 #include "dc/inc/core_types.h" 34 #include "dal_asic_id.h" 35 #include "dmub/dmub_srv.h" 36 #include "dc/inc/hw/dmcu.h" 37 #include "dc/inc/hw/abm.h" 38 #include "dc/dc_dmub_srv.h" 39 #include "dc/dc_edid_parser.h" 40 #include "dc/dc_stat.h" 41 #include "dc/dc_state.h" 42 #include "amdgpu_dm_trace.h" 43 #include "link/protocols/link_dpcd.h" 44 #include "link_service_types.h" 45 #include "link/protocols/link_dp_capability.h" 46 #include "link/protocols/link_ddc.h" 47 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_dm_wb.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 #include "amdgpu_dm_replay.h" 69 70 #include "ivsrcid/ivsrcid_vislands30.h" 71 72 #include <linux/backlight.h> 73 #include <linux/module.h> 74 #include <linux/moduleparam.h> 75 #include <linux/types.h> 76 #include <linux/pm_runtime.h> 77 #include <linux/pci.h> 78 #include <linux/power_supply.h> 79 #include <linux/firmware.h> 80 #include <linux/component.h> 81 #include <linux/sort.h> 82 83 #include <drm/drm_privacy_screen_consumer.h> 84 #include <drm/display/drm_dp_mst_helper.h> 85 #include <drm/display/drm_hdmi_helper.h> 86 #include <drm/drm_atomic.h> 87 #include <drm/drm_atomic_uapi.h> 88 #include <drm/drm_atomic_helper.h> 89 #include <drm/drm_blend.h> 90 #include <drm/drm_fixed.h> 91 #include <drm/drm_fourcc.h> 92 #include <drm/drm_edid.h> 93 #include <drm/drm_eld.h> 94 #include <drm/drm_utils.h> 95 #include <drm/drm_vblank.h> 96 #include <drm/drm_audio_component.h> 97 #include <drm/drm_gem_atomic_helper.h> 98 99 #include <media/cec-notifier.h> 100 #include <acpi/video.h> 101 102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 103 104 #include "modules/inc/mod_freesync.h" 105 #include "modules/power/power_helpers.h" 106 107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch"); 108 109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 131 132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 136 137 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 139 140 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 142 143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin" 144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB); 145 146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin" 147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB); 148 149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin" 150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB); 151 152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin" 153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB); 154 155 /* Number of bytes in PSP header for firmware. */ 156 #define PSP_HEADER_BYTES 0x100 157 158 /* Number of bytes in PSP footer for firmware. */ 159 #define PSP_FOOTER_BYTES 0x100 160 161 /** 162 * DOC: overview 163 * 164 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 165 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 166 * requests into DC requests, and DC responses into DRM responses. 167 * 168 * The root control structure is &struct amdgpu_display_manager. 169 */ 170 171 /* basic init/fini API */ 172 static int amdgpu_dm_init(struct amdgpu_device *adev); 173 static void amdgpu_dm_fini(struct amdgpu_device *adev); 174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state); 176 static struct amdgpu_i2c_adapter * 177 create_i2c(struct ddc_service *ddc_service, bool oem); 178 179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 180 { 181 switch (link->dpcd_caps.dongle_type) { 182 case DISPLAY_DONGLE_NONE: 183 return DRM_MODE_SUBCONNECTOR_Native; 184 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 185 return DRM_MODE_SUBCONNECTOR_VGA; 186 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 187 case DISPLAY_DONGLE_DP_DVI_DONGLE: 188 return DRM_MODE_SUBCONNECTOR_DVID; 189 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 190 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 191 return DRM_MODE_SUBCONNECTOR_HDMIA; 192 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 193 default: 194 return DRM_MODE_SUBCONNECTOR_Unknown; 195 } 196 } 197 198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 199 { 200 struct dc_link *link = aconnector->dc_link; 201 struct drm_connector *connector = &aconnector->base; 202 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 203 204 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 205 return; 206 207 if (aconnector->dc_sink) 208 subconnector = get_subconnector_type(link); 209 210 drm_object_property_set_value(&connector->base, 211 connector->dev->mode_config.dp_subconnector_property, 212 subconnector); 213 } 214 215 /* 216 * initializes drm_device display related structures, based on the information 217 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 218 * drm_encoder, drm_mode_config 219 * 220 * Returns 0 on success 221 */ 222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 223 /* removes and deallocates the drm structures, created by the above function */ 224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 225 226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 227 struct amdgpu_dm_connector *amdgpu_dm_connector, 228 u32 link_index, 229 struct amdgpu_encoder *amdgpu_encoder); 230 static int amdgpu_dm_encoder_init(struct drm_device *dev, 231 struct amdgpu_encoder *aencoder, 232 uint32_t link_index); 233 234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 235 236 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 237 238 static int amdgpu_dm_atomic_check(struct drm_device *dev, 239 struct drm_atomic_state *state); 240 241 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 242 static void handle_hpd_rx_irq(void *param); 243 244 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 245 int bl_idx, 246 u32 user_brightness); 247 248 static bool 249 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 250 struct drm_crtc_state *new_crtc_state); 251 /* 252 * dm_vblank_get_counter 253 * 254 * @brief 255 * Get counter for number of vertical blanks 256 * 257 * @param 258 * struct amdgpu_device *adev - [in] desired amdgpu device 259 * int disp_idx - [in] which CRTC to get the counter from 260 * 261 * @return 262 * Counter for vertical blanks 263 */ 264 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 265 { 266 struct amdgpu_crtc *acrtc = NULL; 267 268 if (crtc >= adev->mode_info.num_crtc) 269 return 0; 270 271 acrtc = adev->mode_info.crtcs[crtc]; 272 273 if (!acrtc->dm_irq_params.stream) { 274 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 275 crtc); 276 return 0; 277 } 278 279 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 280 } 281 282 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 283 u32 *vbl, u32 *position) 284 { 285 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 286 struct amdgpu_crtc *acrtc = NULL; 287 struct dc *dc = adev->dm.dc; 288 289 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 290 return -EINVAL; 291 292 acrtc = adev->mode_info.crtcs[crtc]; 293 294 if (!acrtc->dm_irq_params.stream) { 295 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 296 crtc); 297 return 0; 298 } 299 300 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed) 301 dc_allow_idle_optimizations(dc, false); 302 303 /* 304 * TODO rework base driver to use values directly. 305 * for now parse it back into reg-format 306 */ 307 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 308 &v_blank_start, 309 &v_blank_end, 310 &h_position, 311 &v_position); 312 313 *position = v_position | (h_position << 16); 314 *vbl = v_blank_start | (v_blank_end << 16); 315 316 return 0; 317 } 318 319 static bool dm_is_idle(struct amdgpu_ip_block *ip_block) 320 { 321 /* XXX todo */ 322 return true; 323 } 324 325 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block) 326 { 327 /* XXX todo */ 328 return 0; 329 } 330 331 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block) 332 { 333 return false; 334 } 335 336 static int dm_soft_reset(struct amdgpu_ip_block *ip_block) 337 { 338 /* XXX todo */ 339 return 0; 340 } 341 342 static struct amdgpu_crtc * 343 get_crtc_by_otg_inst(struct amdgpu_device *adev, 344 int otg_inst) 345 { 346 struct drm_device *dev = adev_to_drm(adev); 347 struct drm_crtc *crtc; 348 struct amdgpu_crtc *amdgpu_crtc; 349 350 if (WARN_ON(otg_inst == -1)) 351 return adev->mode_info.crtcs[0]; 352 353 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 354 amdgpu_crtc = to_amdgpu_crtc(crtc); 355 356 if (amdgpu_crtc->otg_inst == otg_inst) 357 return amdgpu_crtc; 358 } 359 360 return NULL; 361 } 362 363 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 364 struct dm_crtc_state *new_state) 365 { 366 if (new_state->stream->adjust.timing_adjust_pending) 367 return true; 368 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 369 return true; 370 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 371 return true; 372 else 373 return false; 374 } 375 376 /* 377 * DC will program planes with their z-order determined by their ordering 378 * in the dc_surface_updates array. This comparator is used to sort them 379 * by descending zpos. 380 */ 381 static int dm_plane_layer_index_cmp(const void *a, const void *b) 382 { 383 const struct dc_surface_update *sa = (struct dc_surface_update *)a; 384 const struct dc_surface_update *sb = (struct dc_surface_update *)b; 385 386 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */ 387 return sb->surface->layer_index - sa->surface->layer_index; 388 } 389 390 /** 391 * update_planes_and_stream_adapter() - Send planes to be updated in DC 392 * 393 * DC has a generic way to update planes and stream via 394 * dc_update_planes_and_stream function; however, DM might need some 395 * adjustments and preparation before calling it. This function is a wrapper 396 * for the dc_update_planes_and_stream that does any required configuration 397 * before passing control to DC. 398 * 399 * @dc: Display Core control structure 400 * @update_type: specify whether it is FULL/MEDIUM/FAST update 401 * @planes_count: planes count to update 402 * @stream: stream state 403 * @stream_update: stream update 404 * @array_of_surface_update: dc surface update pointer 405 * 406 */ 407 static inline bool update_planes_and_stream_adapter(struct dc *dc, 408 int update_type, 409 int planes_count, 410 struct dc_stream_state *stream, 411 struct dc_stream_update *stream_update, 412 struct dc_surface_update *array_of_surface_update) 413 { 414 sort(array_of_surface_update, planes_count, 415 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL); 416 417 /* 418 * Previous frame finished and HW is ready for optimization. 419 */ 420 if (update_type == UPDATE_TYPE_FAST) 421 dc_post_update_surfaces_to_stream(dc); 422 423 return dc_update_planes_and_stream(dc, 424 array_of_surface_update, 425 planes_count, 426 stream, 427 stream_update); 428 } 429 430 /** 431 * dm_pflip_high_irq() - Handle pageflip interrupt 432 * @interrupt_params: ignored 433 * 434 * Handles the pageflip interrupt by notifying all interested parties 435 * that the pageflip has been completed. 436 */ 437 static void dm_pflip_high_irq(void *interrupt_params) 438 { 439 struct amdgpu_crtc *amdgpu_crtc; 440 struct common_irq_params *irq_params = interrupt_params; 441 struct amdgpu_device *adev = irq_params->adev; 442 struct drm_device *dev = adev_to_drm(adev); 443 unsigned long flags; 444 struct drm_pending_vblank_event *e; 445 u32 vpos, hpos, v_blank_start, v_blank_end; 446 bool vrr_active; 447 448 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 449 450 /* IRQ could occur when in initial stage */ 451 /* TODO work and BO cleanup */ 452 if (amdgpu_crtc == NULL) { 453 drm_dbg_state(dev, "CRTC is null, returning.\n"); 454 return; 455 } 456 457 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 458 459 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 460 drm_dbg_state(dev, 461 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 462 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED, 463 amdgpu_crtc->crtc_id, amdgpu_crtc); 464 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 465 return; 466 } 467 468 /* page flip completed. */ 469 e = amdgpu_crtc->event; 470 amdgpu_crtc->event = NULL; 471 472 WARN_ON(!e); 473 474 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 475 476 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 477 if (!vrr_active || 478 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 479 &v_blank_end, &hpos, &vpos) || 480 (vpos < v_blank_start)) { 481 /* Update to correct count and vblank timestamp if racing with 482 * vblank irq. This also updates to the correct vblank timestamp 483 * even in VRR mode, as scanout is past the front-porch atm. 484 */ 485 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 486 487 /* Wake up userspace by sending the pageflip event with proper 488 * count and timestamp of vblank of flip completion. 489 */ 490 if (e) { 491 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 492 493 /* Event sent, so done with vblank for this flip */ 494 drm_crtc_vblank_put(&amdgpu_crtc->base); 495 } 496 } else if (e) { 497 /* VRR active and inside front-porch: vblank count and 498 * timestamp for pageflip event will only be up to date after 499 * drm_crtc_handle_vblank() has been executed from late vblank 500 * irq handler after start of back-porch (vline 0). We queue the 501 * pageflip event for send-out by drm_crtc_handle_vblank() with 502 * updated timestamp and count, once it runs after us. 503 * 504 * We need to open-code this instead of using the helper 505 * drm_crtc_arm_vblank_event(), as that helper would 506 * call drm_crtc_accurate_vblank_count(), which we must 507 * not call in VRR mode while we are in front-porch! 508 */ 509 510 /* sequence will be replaced by real count during send-out. */ 511 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 512 e->pipe = amdgpu_crtc->crtc_id; 513 514 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 515 e = NULL; 516 } 517 518 /* Keep track of vblank of this flip for flip throttling. We use the 519 * cooked hw counter, as that one incremented at start of this vblank 520 * of pageflip completion, so last_flip_vblank is the forbidden count 521 * for queueing new pageflips if vsync + VRR is enabled. 522 */ 523 amdgpu_crtc->dm_irq_params.last_flip_vblank = 524 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 525 526 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 527 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 528 529 drm_dbg_state(dev, 530 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 531 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e); 532 } 533 534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work) 535 { 536 struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work); 537 struct amdgpu_device *adev = work->adev; 538 struct dc_stream_state *stream = work->stream; 539 struct dc_crtc_timing_adjust *adjust = work->adjust; 540 541 mutex_lock(&adev->dm.dc_lock); 542 dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust); 543 mutex_unlock(&adev->dm.dc_lock); 544 545 dc_stream_release(stream); 546 kfree(work->adjust); 547 kfree(work); 548 } 549 550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev, 551 struct dc_stream_state *stream, 552 struct dc_crtc_timing_adjust *adjust) 553 { 554 struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_KERNEL); 555 if (!offload_work) { 556 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n"); 557 return; 558 } 559 560 struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_KERNEL); 561 if (!adjust_copy) { 562 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n"); 563 kfree(offload_work); 564 return; 565 } 566 567 dc_stream_retain(stream); 568 memcpy(adjust_copy, adjust, sizeof(*adjust_copy)); 569 570 INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update); 571 offload_work->adev = adev; 572 offload_work->stream = stream; 573 offload_work->adjust = adjust_copy; 574 575 queue_work(system_wq, &offload_work->work); 576 } 577 578 static void dm_vupdate_high_irq(void *interrupt_params) 579 { 580 struct common_irq_params *irq_params = interrupt_params; 581 struct amdgpu_device *adev = irq_params->adev; 582 struct amdgpu_crtc *acrtc; 583 struct drm_device *drm_dev; 584 struct drm_vblank_crtc *vblank; 585 ktime_t frame_duration_ns, previous_timestamp; 586 unsigned long flags; 587 int vrr_active; 588 589 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 590 591 if (acrtc) { 592 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 593 drm_dev = acrtc->base.dev; 594 vblank = drm_crtc_vblank_crtc(&acrtc->base); 595 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 596 frame_duration_ns = vblank->time - previous_timestamp; 597 598 if (frame_duration_ns > 0) { 599 trace_amdgpu_refresh_rate_track(acrtc->base.index, 600 frame_duration_ns, 601 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 602 atomic64_set(&irq_params->previous_timestamp, vblank->time); 603 } 604 605 drm_dbg_vbl(drm_dev, 606 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id, 607 vrr_active); 608 609 /* Core vblank handling is done here after end of front-porch in 610 * vrr mode, as vblank timestamping will give valid results 611 * while now done after front-porch. This will also deliver 612 * page-flip completion events that have been queued to us 613 * if a pageflip happened inside front-porch. 614 */ 615 if (vrr_active && acrtc->dm_irq_params.stream) { 616 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 617 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 618 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state 619 == VRR_STATE_ACTIVE_VARIABLE; 620 621 amdgpu_dm_crtc_handle_vblank(acrtc); 622 623 /* BTR processing for pre-DCE12 ASICs */ 624 if (adev->family < AMDGPU_FAMILY_AI) { 625 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 626 mod_freesync_handle_v_update( 627 adev->dm.freesync_module, 628 acrtc->dm_irq_params.stream, 629 &acrtc->dm_irq_params.vrr_params); 630 631 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 632 schedule_dc_vmin_vmax(adev, 633 acrtc->dm_irq_params.stream, 634 &acrtc->dm_irq_params.vrr_params.adjust); 635 } 636 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 637 } 638 } 639 } 640 } 641 642 /** 643 * dm_crtc_high_irq() - Handles CRTC interrupt 644 * @interrupt_params: used for determining the CRTC instance 645 * 646 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 647 * event handler. 648 */ 649 static void dm_crtc_high_irq(void *interrupt_params) 650 { 651 struct common_irq_params *irq_params = interrupt_params; 652 struct amdgpu_device *adev = irq_params->adev; 653 struct drm_writeback_job *job; 654 struct amdgpu_crtc *acrtc; 655 unsigned long flags; 656 int vrr_active; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 659 if (!acrtc) 660 return; 661 662 if (acrtc->wb_conn) { 663 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags); 664 665 if (acrtc->wb_pending) { 666 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue, 667 struct drm_writeback_job, 668 list_entry); 669 acrtc->wb_pending = false; 670 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 671 672 if (job) { 673 unsigned int v_total, refresh_hz; 674 struct dc_stream_state *stream = acrtc->dm_irq_params.stream; 675 676 v_total = stream->adjust.v_total_max ? 677 stream->adjust.v_total_max : stream->timing.v_total; 678 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz * 679 100LL, (v_total * stream->timing.h_total)); 680 mdelay(1000 / refresh_hz); 681 682 drm_writeback_signal_completion(acrtc->wb_conn, 0); 683 dc_stream_fc_disable_writeback(adev->dm.dc, 684 acrtc->dm_irq_params.stream, 0); 685 } 686 } else 687 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 688 } 689 690 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 691 692 drm_dbg_vbl(adev_to_drm(adev), 693 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 694 vrr_active, acrtc->dm_irq_params.active_planes); 695 696 /** 697 * Core vblank handling at start of front-porch is only possible 698 * in non-vrr mode, as only there vblank timestamping will give 699 * valid results while done in front-porch. Otherwise defer it 700 * to dm_vupdate_high_irq after end of front-porch. 701 */ 702 if (!vrr_active) 703 amdgpu_dm_crtc_handle_vblank(acrtc); 704 705 /** 706 * Following stuff must happen at start of vblank, for crc 707 * computation and below-the-range btr support in vrr mode. 708 */ 709 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 710 711 /* BTR updates need to happen before VUPDATE on Vega and above. */ 712 if (adev->family < AMDGPU_FAMILY_AI) 713 return; 714 715 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 716 717 if (acrtc->dm_irq_params.stream && 718 acrtc->dm_irq_params.vrr_params.supported) { 719 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 720 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 721 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE; 722 723 mod_freesync_handle_v_update(adev->dm.freesync_module, 724 acrtc->dm_irq_params.stream, 725 &acrtc->dm_irq_params.vrr_params); 726 727 /* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */ 728 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 729 schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream, 730 &acrtc->dm_irq_params.vrr_params.adjust); 731 } 732 } 733 734 /* 735 * If there aren't any active_planes then DCH HUBP may be clock-gated. 736 * In that case, pageflip completion interrupts won't fire and pageflip 737 * completion events won't get delivered. Prevent this by sending 738 * pending pageflip events from here if a flip is still pending. 739 * 740 * If any planes are enabled, use dm_pflip_high_irq() instead, to 741 * avoid race conditions between flip programming and completion, 742 * which could cause too early flip completion events. 743 */ 744 if (adev->family >= AMDGPU_FAMILY_RV && 745 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 746 acrtc->dm_irq_params.active_planes == 0) { 747 if (acrtc->event) { 748 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 749 acrtc->event = NULL; 750 drm_crtc_vblank_put(&acrtc->base); 751 } 752 acrtc->pflip_status = AMDGPU_FLIP_NONE; 753 } 754 755 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 756 } 757 758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 759 /** 760 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 761 * DCN generation ASICs 762 * @interrupt_params: interrupt parameters 763 * 764 * Used to set crc window/read out crc value at vertical line 0 position 765 */ 766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 767 { 768 struct common_irq_params *irq_params = interrupt_params; 769 struct amdgpu_device *adev = irq_params->adev; 770 struct amdgpu_crtc *acrtc; 771 772 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 773 774 if (!acrtc) 775 return; 776 777 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 778 } 779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 780 781 /** 782 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 783 * @adev: amdgpu_device pointer 784 * @notify: dmub notification structure 785 * 786 * Dmub AUX or SET_CONFIG command completion processing callback 787 * Copies dmub notification to DM which is to be read by AUX command. 788 * issuing thread and also signals the event to wake up the thread. 789 */ 790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 791 struct dmub_notification *notify) 792 { 793 if (adev->dm.dmub_notify) 794 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 795 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 796 complete(&adev->dm.dmub_aux_transfer_done); 797 } 798 799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev, 800 struct dmub_notification *notify) 801 { 802 if (!adev || !notify) { 803 ASSERT(false); 804 return; 805 } 806 807 const struct dmub_cmd_fused_request *req = ¬ify->fused_request; 808 const uint8_t ddc_line = req->u.aux.ddc_line; 809 810 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) { 811 ASSERT(false); 812 return; 813 } 814 815 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line]; 816 817 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch"); 818 memcpy(sync->reply_data, req, sizeof(*req)); 819 complete(&sync->replied); 820 } 821 822 /** 823 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 824 * @adev: amdgpu_device pointer 825 * @notify: dmub notification structure 826 * 827 * Dmub Hpd interrupt processing callback. Gets displayindex through the 828 * ink index and calls helper to do the processing. 829 */ 830 static void dmub_hpd_callback(struct amdgpu_device *adev, 831 struct dmub_notification *notify) 832 { 833 struct amdgpu_dm_connector *aconnector; 834 struct amdgpu_dm_connector *hpd_aconnector = NULL; 835 struct drm_connector *connector; 836 struct drm_connector_list_iter iter; 837 struct dc_link *link; 838 u8 link_index = 0; 839 struct drm_device *dev; 840 841 if (adev == NULL) 842 return; 843 844 if (notify == NULL) { 845 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL"); 846 return; 847 } 848 849 if (notify->link_index > adev->dm.dc->link_count) { 850 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index); 851 return; 852 } 853 854 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */ 855 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) { 856 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n"); 857 return; 858 } 859 860 link_index = notify->link_index; 861 link = adev->dm.dc->links[link_index]; 862 dev = adev->dm.ddev; 863 864 drm_connector_list_iter_begin(dev, &iter); 865 drm_for_each_connector_iter(connector, &iter) { 866 867 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 868 continue; 869 870 aconnector = to_amdgpu_dm_connector(connector); 871 if (link && aconnector->dc_link == link) { 872 if (notify->type == DMUB_NOTIFICATION_HPD) 873 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index); 874 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 875 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index); 876 else 877 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n", 878 notify->type, link_index); 879 880 hpd_aconnector = aconnector; 881 break; 882 } 883 } 884 drm_connector_list_iter_end(&iter); 885 886 if (hpd_aconnector) { 887 if (notify->type == DMUB_NOTIFICATION_HPD) { 888 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG)) 889 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index); 890 handle_hpd_irq_helper(hpd_aconnector); 891 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) { 892 handle_hpd_rx_irq(hpd_aconnector); 893 } 894 } 895 } 896 897 /** 898 * dmub_hpd_sense_callback - DMUB HPD sense processing callback. 899 * @adev: amdgpu_device pointer 900 * @notify: dmub notification structure 901 * 902 * HPD sense changes can occur during low power states and need to be 903 * notified from firmware to driver. 904 */ 905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev, 906 struct dmub_notification *notify) 907 { 908 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n"); 909 } 910 911 /** 912 * register_dmub_notify_callback - Sets callback for DMUB notify 913 * @adev: amdgpu_device pointer 914 * @type: Type of dmub notification 915 * @callback: Dmub interrupt callback function 916 * @dmub_int_thread_offload: offload indicator 917 * 918 * API to register a dmub callback handler for a dmub notification 919 * Also sets indicator whether callback processing to be offloaded. 920 * to dmub interrupt handling thread 921 * Return: true if successfully registered, false if there is existing registration 922 */ 923 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 924 enum dmub_notification_type type, 925 dmub_notify_interrupt_callback_t callback, 926 bool dmub_int_thread_offload) 927 { 928 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 929 adev->dm.dmub_callback[type] = callback; 930 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 931 } else 932 return false; 933 934 return true; 935 } 936 937 static void dm_handle_hpd_work(struct work_struct *work) 938 { 939 struct dmub_hpd_work *dmub_hpd_wrk; 940 941 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 942 943 if (!dmub_hpd_wrk->dmub_notify) { 944 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL"); 945 return; 946 } 947 948 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 949 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 950 dmub_hpd_wrk->dmub_notify); 951 } 952 953 kfree(dmub_hpd_wrk->dmub_notify); 954 kfree(dmub_hpd_wrk); 955 956 } 957 958 static const char *dmub_notification_type_str(enum dmub_notification_type e) 959 { 960 switch (e) { 961 case DMUB_NOTIFICATION_NO_DATA: 962 return "NO_DATA"; 963 case DMUB_NOTIFICATION_AUX_REPLY: 964 return "AUX_REPLY"; 965 case DMUB_NOTIFICATION_HPD: 966 return "HPD"; 967 case DMUB_NOTIFICATION_HPD_IRQ: 968 return "HPD_IRQ"; 969 case DMUB_NOTIFICATION_SET_CONFIG_REPLY: 970 return "SET_CONFIG_REPLY"; 971 case DMUB_NOTIFICATION_DPIA_NOTIFICATION: 972 return "DPIA_NOTIFICATION"; 973 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY: 974 return "HPD_SENSE_NOTIFY"; 975 case DMUB_NOTIFICATION_FUSED_IO: 976 return "FUSED_IO"; 977 default: 978 return "<unknown>"; 979 } 980 } 981 982 #define DMUB_TRACE_MAX_READ 64 983 /** 984 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 985 * @interrupt_params: used for determining the Outbox instance 986 * 987 * Handles the Outbox Interrupt 988 * event handler. 989 */ 990 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 991 { 992 struct dmub_notification notify = {0}; 993 struct common_irq_params *irq_params = interrupt_params; 994 struct amdgpu_device *adev = irq_params->adev; 995 struct amdgpu_display_manager *dm = &adev->dm; 996 struct dmcub_trace_buf_entry entry = { 0 }; 997 u32 count = 0; 998 struct dmub_hpd_work *dmub_hpd_wrk; 999 1000 do { 1001 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 1002 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 1003 entry.param0, entry.param1); 1004 1005 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 1006 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 1007 } else 1008 break; 1009 1010 count++; 1011 1012 } while (count <= DMUB_TRACE_MAX_READ); 1013 1014 if (count > DMUB_TRACE_MAX_READ) 1015 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ"); 1016 1017 if (dc_enable_dmub_notifications(adev->dm.dc) && 1018 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 1019 1020 do { 1021 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 1022 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 1023 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type); 1024 continue; 1025 } 1026 if (!dm->dmub_callback[notify.type]) { 1027 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n", 1028 dmub_notification_type_str(notify.type)); 1029 continue; 1030 } 1031 if (dm->dmub_thread_offload[notify.type] == true) { 1032 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 1033 if (!dmub_hpd_wrk) { 1034 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk"); 1035 return; 1036 } 1037 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 1038 GFP_ATOMIC); 1039 if (!dmub_hpd_wrk->dmub_notify) { 1040 kfree(dmub_hpd_wrk); 1041 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify"); 1042 return; 1043 } 1044 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 1045 dmub_hpd_wrk->adev = adev; 1046 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 1047 } else { 1048 dm->dmub_callback[notify.type](adev, ¬ify); 1049 } 1050 } while (notify.pending_notification); 1051 } 1052 } 1053 1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block, 1055 enum amd_clockgating_state state) 1056 { 1057 return 0; 1058 } 1059 1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block, 1061 enum amd_powergating_state state) 1062 { 1063 return 0; 1064 } 1065 1066 /* Prototypes of private functions */ 1067 static int dm_early_init(struct amdgpu_ip_block *ip_block); 1068 1069 /* Allocate memory for FBC compressed data */ 1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 1071 { 1072 struct amdgpu_device *adev = drm_to_adev(connector->dev); 1073 struct dm_compressor_info *compressor = &adev->dm.compressor; 1074 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 1075 struct drm_display_mode *mode; 1076 unsigned long max_size = 0; 1077 1078 if (adev->dm.dc->fbc_compressor == NULL) 1079 return; 1080 1081 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 1082 return; 1083 1084 if (compressor->bo_ptr) 1085 return; 1086 1087 1088 list_for_each_entry(mode, &connector->modes, head) { 1089 if (max_size < (unsigned long) mode->htotal * mode->vtotal) 1090 max_size = (unsigned long) mode->htotal * mode->vtotal; 1091 } 1092 1093 if (max_size) { 1094 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 1095 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 1096 &compressor->gpu_addr, &compressor->cpu_addr); 1097 1098 if (r) 1099 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n"); 1100 else { 1101 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 1102 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4); 1103 } 1104 1105 } 1106 1107 } 1108 1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 1110 int pipe, bool *enabled, 1111 unsigned char *buf, int max_bytes) 1112 { 1113 struct drm_device *dev = dev_get_drvdata(kdev); 1114 struct amdgpu_device *adev = drm_to_adev(dev); 1115 struct drm_connector *connector; 1116 struct drm_connector_list_iter conn_iter; 1117 struct amdgpu_dm_connector *aconnector; 1118 int ret = 0; 1119 1120 *enabled = false; 1121 1122 mutex_lock(&adev->dm.audio_lock); 1123 1124 drm_connector_list_iter_begin(dev, &conn_iter); 1125 drm_for_each_connector_iter(connector, &conn_iter) { 1126 1127 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 1128 continue; 1129 1130 aconnector = to_amdgpu_dm_connector(connector); 1131 if (aconnector->audio_inst != port) 1132 continue; 1133 1134 *enabled = true; 1135 mutex_lock(&connector->eld_mutex); 1136 ret = drm_eld_size(connector->eld); 1137 memcpy(buf, connector->eld, min(max_bytes, ret)); 1138 mutex_unlock(&connector->eld_mutex); 1139 1140 break; 1141 } 1142 drm_connector_list_iter_end(&conn_iter); 1143 1144 mutex_unlock(&adev->dm.audio_lock); 1145 1146 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 1147 1148 return ret; 1149 } 1150 1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 1152 .get_eld = amdgpu_dm_audio_component_get_eld, 1153 }; 1154 1155 static int amdgpu_dm_audio_component_bind(struct device *kdev, 1156 struct device *hda_kdev, void *data) 1157 { 1158 struct drm_device *dev = dev_get_drvdata(kdev); 1159 struct amdgpu_device *adev = drm_to_adev(dev); 1160 struct drm_audio_component *acomp = data; 1161 1162 acomp->ops = &amdgpu_dm_audio_component_ops; 1163 acomp->dev = kdev; 1164 adev->dm.audio_component = acomp; 1165 1166 return 0; 1167 } 1168 1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 1170 struct device *hda_kdev, void *data) 1171 { 1172 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev)); 1173 struct drm_audio_component *acomp = data; 1174 1175 acomp->ops = NULL; 1176 acomp->dev = NULL; 1177 adev->dm.audio_component = NULL; 1178 } 1179 1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 1181 .bind = amdgpu_dm_audio_component_bind, 1182 .unbind = amdgpu_dm_audio_component_unbind, 1183 }; 1184 1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1186 { 1187 int i, ret; 1188 1189 if (!amdgpu_audio) 1190 return 0; 1191 1192 adev->mode_info.audio.enabled = true; 1193 1194 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1195 1196 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1197 adev->mode_info.audio.pin[i].channels = -1; 1198 adev->mode_info.audio.pin[i].rate = -1; 1199 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1200 adev->mode_info.audio.pin[i].status_bits = 0; 1201 adev->mode_info.audio.pin[i].category_code = 0; 1202 adev->mode_info.audio.pin[i].connected = false; 1203 adev->mode_info.audio.pin[i].id = 1204 adev->dm.dc->res_pool->audios[i]->inst; 1205 adev->mode_info.audio.pin[i].offset = 0; 1206 } 1207 1208 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1209 if (ret < 0) 1210 return ret; 1211 1212 adev->dm.audio_registered = true; 1213 1214 return 0; 1215 } 1216 1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1218 { 1219 if (!amdgpu_audio) 1220 return; 1221 1222 if (!adev->mode_info.audio.enabled) 1223 return; 1224 1225 if (adev->dm.audio_registered) { 1226 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1227 adev->dm.audio_registered = false; 1228 } 1229 1230 /* TODO: Disable audio? */ 1231 1232 adev->mode_info.audio.enabled = false; 1233 } 1234 1235 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1236 { 1237 struct drm_audio_component *acomp = adev->dm.audio_component; 1238 1239 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1240 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1241 1242 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1243 pin, -1); 1244 } 1245 } 1246 1247 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1248 { 1249 const struct dmcub_firmware_header_v1_0 *hdr; 1250 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1251 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1252 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1253 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1254 struct abm *abm = adev->dm.dc->res_pool->abm; 1255 struct dc_context *ctx = adev->dm.dc->ctx; 1256 struct dmub_srv_hw_params hw_params; 1257 enum dmub_status status; 1258 const unsigned char *fw_inst_const, *fw_bss_data; 1259 u32 i, fw_inst_const_size, fw_bss_data_size; 1260 bool has_hw_support; 1261 1262 if (!dmub_srv) 1263 /* DMUB isn't supported on the ASIC. */ 1264 return 0; 1265 1266 if (!fb_info) { 1267 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n"); 1268 return -EINVAL; 1269 } 1270 1271 if (!dmub_fw) { 1272 /* Firmware required for DMUB support. */ 1273 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n"); 1274 return -EINVAL; 1275 } 1276 1277 /* initialize register offsets for ASICs with runtime initialization available */ 1278 if (dmub_srv->hw_funcs.init_reg_offsets) 1279 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx); 1280 1281 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1282 if (status != DMUB_STATUS_OK) { 1283 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status); 1284 return -EINVAL; 1285 } 1286 1287 if (!has_hw_support) { 1288 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n"); 1289 return 0; 1290 } 1291 1292 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1293 status = dmub_srv_hw_reset(dmub_srv); 1294 if (status != DMUB_STATUS_OK) 1295 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status); 1296 1297 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1298 1299 fw_inst_const = dmub_fw->data + 1300 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1301 PSP_HEADER_BYTES; 1302 1303 fw_bss_data = dmub_fw->data + 1304 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1305 le32_to_cpu(hdr->inst_const_bytes); 1306 1307 /* Copy firmware and bios info into FB memory. */ 1308 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1309 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1310 1311 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1312 1313 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1314 * amdgpu_ucode_init_single_fw will load dmub firmware 1315 * fw_inst_const part to cw0; otherwise, the firmware back door load 1316 * will be done by dm_dmub_hw_init 1317 */ 1318 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1319 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1320 fw_inst_const_size); 1321 } 1322 1323 if (fw_bss_data_size) 1324 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1325 fw_bss_data, fw_bss_data_size); 1326 1327 /* Copy firmware bios info into FB memory. */ 1328 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1329 adev->bios_size); 1330 1331 /* Reset regions that need to be reset. */ 1332 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1333 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1334 1335 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1336 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1337 1338 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1339 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1340 1341 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0, 1342 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size); 1343 1344 /* Initialize hardware. */ 1345 memset(&hw_params, 0, sizeof(hw_params)); 1346 hw_params.fb_base = adev->gmc.fb_start; 1347 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1348 1349 /* backdoor load firmware and trigger dmub running */ 1350 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1351 hw_params.load_inst_const = true; 1352 1353 if (dmcu) 1354 hw_params.psp_version = dmcu->psp_version; 1355 1356 for (i = 0; i < fb_info->num_fb; ++i) 1357 hw_params.fb[i] = &fb_info->fb[i]; 1358 1359 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1360 case IP_VERSION(3, 1, 3): 1361 case IP_VERSION(3, 1, 4): 1362 case IP_VERSION(3, 5, 0): 1363 case IP_VERSION(3, 5, 1): 1364 case IP_VERSION(3, 6, 0): 1365 case IP_VERSION(4, 0, 1): 1366 hw_params.dpia_supported = true; 1367 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1368 break; 1369 default: 1370 break; 1371 } 1372 1373 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1374 case IP_VERSION(3, 5, 0): 1375 case IP_VERSION(3, 5, 1): 1376 case IP_VERSION(3, 6, 0): 1377 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10; 1378 hw_params.lower_hbr3_phy_ssc = true; 1379 break; 1380 default: 1381 break; 1382 } 1383 1384 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1385 if (status != DMUB_STATUS_OK) { 1386 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status); 1387 return -EINVAL; 1388 } 1389 1390 /* Wait for firmware load to finish. */ 1391 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1392 if (status != DMUB_STATUS_OK) 1393 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1394 1395 /* Init DMCU and ABM if available. */ 1396 if (dmcu && abm) { 1397 dmcu->funcs->dmcu_init(dmcu); 1398 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1399 } 1400 1401 if (!adev->dm.dc->ctx->dmub_srv) 1402 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1403 if (!adev->dm.dc->ctx->dmub_srv) { 1404 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n"); 1405 return -ENOMEM; 1406 } 1407 1408 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n", 1409 adev->dm.dmcub_fw_version); 1410 1411 /* Keeping sanity checks off if 1412 * DCN31 >= 4.0.59.0 1413 * DCN314 >= 8.0.16.0 1414 * Otherwise, turn on sanity checks 1415 */ 1416 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1417 case IP_VERSION(3, 1, 2): 1418 case IP_VERSION(3, 1, 3): 1419 if (adev->dm.dmcub_fw_version && 1420 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1421 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59)) 1422 adev->dm.dc->debug.sanity_checks = true; 1423 break; 1424 case IP_VERSION(3, 1, 4): 1425 if (adev->dm.dmcub_fw_version && 1426 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1427 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16)) 1428 adev->dm.dc->debug.sanity_checks = true; 1429 break; 1430 default: 1431 break; 1432 } 1433 1434 return 0; 1435 } 1436 1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1438 { 1439 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1440 enum dmub_status status; 1441 bool init; 1442 int r; 1443 1444 if (!dmub_srv) { 1445 /* DMUB isn't supported on the ASIC. */ 1446 return; 1447 } 1448 1449 status = dmub_srv_is_hw_init(dmub_srv, &init); 1450 if (status != DMUB_STATUS_OK) 1451 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status); 1452 1453 if (status == DMUB_STATUS_OK && init) { 1454 /* Wait for firmware load to finish. */ 1455 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1456 if (status != DMUB_STATUS_OK) 1457 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1458 } else { 1459 /* Perform the full hardware initialization. */ 1460 r = dm_dmub_hw_init(adev); 1461 if (r) 1462 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 1463 } 1464 } 1465 1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1467 { 1468 u64 pt_base; 1469 u32 logical_addr_low; 1470 u32 logical_addr_high; 1471 u32 agp_base, agp_bot, agp_top; 1472 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1473 1474 memset(pa_config, 0, sizeof(*pa_config)); 1475 1476 agp_base = 0; 1477 agp_bot = adev->gmc.agp_start >> 24; 1478 agp_top = adev->gmc.agp_end >> 24; 1479 1480 /* AGP aperture is disabled */ 1481 if (agp_bot > agp_top) { 1482 logical_addr_low = adev->gmc.fb_start >> 18; 1483 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1484 AMD_APU_IS_RENOIR | 1485 AMD_APU_IS_GREEN_SARDINE)) 1486 /* 1487 * Raven2 has a HW issue that it is unable to use the vram which 1488 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1489 * workaround that increase system aperture high address (add 1) 1490 * to get rid of the VM fault and hardware hang. 1491 */ 1492 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1493 else 1494 logical_addr_high = adev->gmc.fb_end >> 18; 1495 } else { 1496 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1497 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1498 AMD_APU_IS_RENOIR | 1499 AMD_APU_IS_GREEN_SARDINE)) 1500 /* 1501 * Raven2 has a HW issue that it is unable to use the vram which 1502 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1503 * workaround that increase system aperture high address (add 1) 1504 * to get rid of the VM fault and hardware hang. 1505 */ 1506 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1507 else 1508 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1509 } 1510 1511 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1512 1513 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1514 AMDGPU_GPU_PAGE_SHIFT); 1515 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1516 AMDGPU_GPU_PAGE_SHIFT); 1517 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1518 AMDGPU_GPU_PAGE_SHIFT); 1519 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1520 AMDGPU_GPU_PAGE_SHIFT); 1521 page_table_base.high_part = upper_32_bits(pt_base); 1522 page_table_base.low_part = lower_32_bits(pt_base); 1523 1524 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1525 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1526 1527 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1528 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1529 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1530 1531 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1532 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1533 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1534 1535 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1536 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1537 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1538 1539 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1540 1541 } 1542 1543 static void force_connector_state( 1544 struct amdgpu_dm_connector *aconnector, 1545 enum drm_connector_force force_state) 1546 { 1547 struct drm_connector *connector = &aconnector->base; 1548 1549 mutex_lock(&connector->dev->mode_config.mutex); 1550 aconnector->base.force = force_state; 1551 mutex_unlock(&connector->dev->mode_config.mutex); 1552 1553 mutex_lock(&aconnector->hpd_lock); 1554 drm_kms_helper_connector_hotplug_event(connector); 1555 mutex_unlock(&aconnector->hpd_lock); 1556 } 1557 1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1559 { 1560 struct hpd_rx_irq_offload_work *offload_work; 1561 struct amdgpu_dm_connector *aconnector; 1562 struct dc_link *dc_link; 1563 struct amdgpu_device *adev; 1564 enum dc_connection_type new_connection_type = dc_connection_none; 1565 unsigned long flags; 1566 union test_response test_response; 1567 1568 memset(&test_response, 0, sizeof(test_response)); 1569 1570 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1571 aconnector = offload_work->offload_wq->aconnector; 1572 adev = offload_work->adev; 1573 1574 if (!aconnector) { 1575 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1576 goto skip; 1577 } 1578 1579 dc_link = aconnector->dc_link; 1580 1581 mutex_lock(&aconnector->hpd_lock); 1582 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1583 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 1584 mutex_unlock(&aconnector->hpd_lock); 1585 1586 if (new_connection_type == dc_connection_none) 1587 goto skip; 1588 1589 if (amdgpu_in_reset(adev)) 1590 goto skip; 1591 1592 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1593 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1594 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1595 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1596 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1597 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1598 goto skip; 1599 } 1600 1601 mutex_lock(&adev->dm.dc_lock); 1602 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1603 dc_link_dp_handle_automated_test(dc_link); 1604 1605 if (aconnector->timing_changed) { 1606 /* force connector disconnect and reconnect */ 1607 force_connector_state(aconnector, DRM_FORCE_OFF); 1608 msleep(100); 1609 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1610 } 1611 1612 test_response.bits.ACK = 1; 1613 1614 core_link_write_dpcd( 1615 dc_link, 1616 DP_TEST_RESPONSE, 1617 &test_response.raw, 1618 sizeof(test_response)); 1619 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1620 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1621 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1622 /* offload_work->data is from handle_hpd_rx_irq-> 1623 * schedule_hpd_rx_offload_work.this is defer handle 1624 * for hpd short pulse. upon here, link status may be 1625 * changed, need get latest link status from dpcd 1626 * registers. if link status is good, skip run link 1627 * training again. 1628 */ 1629 union hpd_irq_data irq_data; 1630 1631 memset(&irq_data, 0, sizeof(irq_data)); 1632 1633 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1634 * request be added to work queue if link lost at end of dc_link_ 1635 * dp_handle_link_loss 1636 */ 1637 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1638 offload_work->offload_wq->is_handling_link_loss = false; 1639 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1640 1641 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1642 dc_link_check_link_loss_status(dc_link, &irq_data)) 1643 dc_link_dp_handle_link_loss(dc_link); 1644 } 1645 mutex_unlock(&adev->dm.dc_lock); 1646 1647 skip: 1648 kfree(offload_work); 1649 1650 } 1651 1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev) 1653 { 1654 struct dc *dc = adev->dm.dc; 1655 int max_caps = dc->caps.max_links; 1656 int i = 0; 1657 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1658 1659 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1660 1661 if (!hpd_rx_offload_wq) 1662 return NULL; 1663 1664 1665 for (i = 0; i < max_caps; i++) { 1666 hpd_rx_offload_wq[i].wq = 1667 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1668 1669 if (hpd_rx_offload_wq[i].wq == NULL) { 1670 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!"); 1671 goto out_err; 1672 } 1673 1674 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1675 } 1676 1677 return hpd_rx_offload_wq; 1678 1679 out_err: 1680 for (i = 0; i < max_caps; i++) { 1681 if (hpd_rx_offload_wq[i].wq) 1682 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1683 } 1684 kfree(hpd_rx_offload_wq); 1685 return NULL; 1686 } 1687 1688 struct amdgpu_stutter_quirk { 1689 u16 chip_vendor; 1690 u16 chip_device; 1691 u16 subsys_vendor; 1692 u16 subsys_device; 1693 u8 revision; 1694 }; 1695 1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1697 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1698 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1699 { 0, 0, 0, 0, 0 }, 1700 }; 1701 1702 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1703 { 1704 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1705 1706 while (p && p->chip_device != 0) { 1707 if (pdev->vendor == p->chip_vendor && 1708 pdev->device == p->chip_device && 1709 pdev->subsystem_vendor == p->subsys_vendor && 1710 pdev->subsystem_device == p->subsys_device && 1711 pdev->revision == p->revision) { 1712 return true; 1713 } 1714 ++p; 1715 } 1716 return false; 1717 } 1718 1719 1720 void* 1721 dm_allocate_gpu_mem( 1722 struct amdgpu_device *adev, 1723 enum dc_gpu_mem_alloc_type type, 1724 size_t size, 1725 long long *addr) 1726 { 1727 struct dal_allocation *da; 1728 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ? 1729 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM; 1730 int ret; 1731 1732 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL); 1733 if (!da) 1734 return NULL; 1735 1736 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 1737 domain, &da->bo, 1738 &da->gpu_addr, &da->cpu_ptr); 1739 1740 *addr = da->gpu_addr; 1741 1742 if (ret) { 1743 kfree(da); 1744 return NULL; 1745 } 1746 1747 /* add da to list in dm */ 1748 list_add(&da->list, &adev->dm.da_list); 1749 1750 return da->cpu_ptr; 1751 } 1752 1753 void 1754 dm_free_gpu_mem( 1755 struct amdgpu_device *adev, 1756 enum dc_gpu_mem_alloc_type type, 1757 void *pvMem) 1758 { 1759 struct dal_allocation *da; 1760 1761 /* walk the da list in DM */ 1762 list_for_each_entry(da, &adev->dm.da_list, list) { 1763 if (pvMem == da->cpu_ptr) { 1764 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 1765 list_del(&da->list); 1766 kfree(da); 1767 break; 1768 } 1769 } 1770 1771 } 1772 1773 static enum dmub_status 1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev, 1775 enum dmub_gpint_command command_code, 1776 uint16_t param, 1777 uint32_t timeout_us) 1778 { 1779 union dmub_gpint_data_register reg, test; 1780 uint32_t i; 1781 1782 /* Assume that VBIOS DMUB is ready to take commands */ 1783 1784 reg.bits.status = 1; 1785 reg.bits.command_code = command_code; 1786 reg.bits.param = param; 1787 1788 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all); 1789 1790 for (i = 0; i < timeout_us; ++i) { 1791 udelay(1); 1792 1793 /* Check if our GPINT got acked */ 1794 reg.bits.status = 0; 1795 test = (union dmub_gpint_data_register) 1796 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8); 1797 1798 if (test.all == reg.all) 1799 return DMUB_STATUS_OK; 1800 } 1801 1802 return DMUB_STATUS_TIMEOUT; 1803 } 1804 1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev) 1806 { 1807 void *bb; 1808 long long addr; 1809 unsigned int bb_size; 1810 int i = 0; 1811 uint16_t chunk; 1812 enum dmub_gpint_command send_addrs[] = { 1813 DMUB_GPINT__SET_BB_ADDR_WORD0, 1814 DMUB_GPINT__SET_BB_ADDR_WORD1, 1815 DMUB_GPINT__SET_BB_ADDR_WORD2, 1816 DMUB_GPINT__SET_BB_ADDR_WORD3, 1817 }; 1818 enum dmub_status ret; 1819 1820 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1821 case IP_VERSION(4, 0, 1): 1822 bb_size = sizeof(struct dml2_soc_bb); 1823 break; 1824 default: 1825 return NULL; 1826 } 1827 1828 bb = dm_allocate_gpu_mem(adev, 1829 DC_MEM_ALLOC_TYPE_GART, 1830 bb_size, 1831 &addr); 1832 if (!bb) 1833 return NULL; 1834 1835 for (i = 0; i < 4; i++) { 1836 /* Extract 16-bit chunk */ 1837 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF; 1838 /* Send the chunk */ 1839 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000); 1840 if (ret != DMUB_STATUS_OK) 1841 goto free_bb; 1842 } 1843 1844 /* Now ask DMUB to copy the bb */ 1845 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000); 1846 if (ret != DMUB_STATUS_OK) 1847 goto free_bb; 1848 1849 return bb; 1850 1851 free_bb: 1852 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb); 1853 return NULL; 1854 1855 } 1856 1857 static enum dmub_ips_disable_type dm_get_default_ips_mode( 1858 struct amdgpu_device *adev) 1859 { 1860 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE; 1861 1862 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1863 case IP_VERSION(3, 5, 0): 1864 case IP_VERSION(3, 6, 0): 1865 case IP_VERSION(3, 5, 1): 1866 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1867 break; 1868 default: 1869 /* ASICs older than DCN35 do not have IPSs */ 1870 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0)) 1871 ret = DMUB_IPS_DISABLE_ALL; 1872 break; 1873 } 1874 1875 return ret; 1876 } 1877 1878 static int amdgpu_dm_init(struct amdgpu_device *adev) 1879 { 1880 struct dc_init_data init_data; 1881 struct dc_callback_init init_params; 1882 int r; 1883 1884 adev->dm.ddev = adev_to_drm(adev); 1885 adev->dm.adev = adev; 1886 1887 /* Zero all the fields */ 1888 memset(&init_data, 0, sizeof(init_data)); 1889 memset(&init_params, 0, sizeof(init_params)); 1890 1891 mutex_init(&adev->dm.dpia_aux_lock); 1892 mutex_init(&adev->dm.dc_lock); 1893 mutex_init(&adev->dm.audio_lock); 1894 1895 if (amdgpu_dm_irq_init(adev)) { 1896 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n"); 1897 goto error; 1898 } 1899 1900 init_data.asic_id.chip_family = adev->family; 1901 1902 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1903 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1904 init_data.asic_id.chip_id = adev->pdev->device; 1905 1906 init_data.asic_id.vram_width = adev->gmc.vram_width; 1907 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1908 init_data.asic_id.atombios_base_address = 1909 adev->mode_info.atom_context->bios; 1910 1911 init_data.driver = adev; 1912 1913 /* cgs_device was created in dm_sw_init() */ 1914 init_data.cgs_device = adev->dm.cgs_device; 1915 1916 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1917 1918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1919 case IP_VERSION(2, 1, 0): 1920 switch (adev->dm.dmcub_fw_version) { 1921 case 0: /* development */ 1922 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1923 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1924 init_data.flags.disable_dmcu = false; 1925 break; 1926 default: 1927 init_data.flags.disable_dmcu = true; 1928 } 1929 break; 1930 case IP_VERSION(2, 0, 3): 1931 init_data.flags.disable_dmcu = true; 1932 break; 1933 default: 1934 break; 1935 } 1936 1937 /* APU support S/G display by default except: 1938 * ASICs before Carrizo, 1939 * RAVEN1 (Users reported stability issue) 1940 */ 1941 1942 if (adev->asic_type < CHIP_CARRIZO) { 1943 init_data.flags.gpu_vm_support = false; 1944 } else if (adev->asic_type == CHIP_RAVEN) { 1945 if (adev->apu_flags & AMD_APU_IS_RAVEN) 1946 init_data.flags.gpu_vm_support = false; 1947 else 1948 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0); 1949 } else { 1950 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3)) 1951 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1); 1952 else 1953 init_data.flags.gpu_vm_support = 1954 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU); 1955 } 1956 1957 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support; 1958 1959 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1960 init_data.flags.fbc_support = true; 1961 1962 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1963 init_data.flags.multi_mon_pp_mclk_switch = true; 1964 1965 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1966 init_data.flags.disable_fractional_pwm = true; 1967 1968 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1969 init_data.flags.edp_no_power_sequencing = true; 1970 1971 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1972 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1973 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1974 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1975 1976 init_data.flags.seamless_boot_edp_requested = false; 1977 1978 if (amdgpu_device_seamless_boot_supported(adev)) { 1979 init_data.flags.seamless_boot_edp_requested = true; 1980 init_data.flags.allow_seamless_boot_optimization = true; 1981 drm_dbg(adev->dm.ddev, "Seamless boot requested\n"); 1982 } 1983 1984 init_data.flags.enable_mipi_converter_optimization = true; 1985 1986 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1987 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1988 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0]; 1989 1990 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS) 1991 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL; 1992 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC) 1993 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC; 1994 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC) 1995 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1996 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE) 1997 init_data.flags.disable_ips = DMUB_IPS_ENABLE; 1998 else 1999 init_data.flags.disable_ips = dm_get_default_ips_mode(adev); 2000 2001 init_data.flags.disable_ips_in_vpb = 0; 2002 2003 /* Enable DWB for tested platforms only */ 2004 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) 2005 init_data.num_virtual_links = 1; 2006 2007 retrieve_dmi_info(&adev->dm); 2008 if (adev->dm.edp0_on_dp1_quirk) 2009 init_data.flags.support_edp0_on_dp1 = true; 2010 2011 if (adev->dm.bb_from_dmub) 2012 init_data.bb_from_dmub = adev->dm.bb_from_dmub; 2013 else 2014 init_data.bb_from_dmub = NULL; 2015 2016 /* Display Core create. */ 2017 adev->dm.dc = dc_create(&init_data); 2018 2019 if (adev->dm.dc) { 2020 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER, 2021 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 2022 } else { 2023 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER); 2024 goto error; 2025 } 2026 2027 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 2028 adev->dm.dc->debug.force_single_disp_pipe_split = false; 2029 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 2030 } 2031 2032 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 2033 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 2034 if (dm_should_disable_stutter(adev->pdev)) 2035 adev->dm.dc->debug.disable_stutter = true; 2036 2037 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 2038 adev->dm.dc->debug.disable_stutter = true; 2039 2040 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 2041 adev->dm.dc->debug.disable_dsc = true; 2042 2043 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 2044 adev->dm.dc->debug.disable_clock_gate = true; 2045 2046 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 2047 adev->dm.dc->debug.force_subvp_mclk_switch = true; 2048 2049 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) { 2050 adev->dm.dc->debug.force_disable_subvp = true; 2051 adev->dm.dc->debug.fams2_config.bits.enable = false; 2052 } 2053 2054 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) { 2055 adev->dm.dc->debug.using_dml2 = true; 2056 adev->dm.dc->debug.using_dml21 = true; 2057 } 2058 2059 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE) 2060 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true; 2061 2062 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK) 2063 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true; 2064 2065 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT) 2066 adev->dm.dc->debug.skip_detection_link_training = true; 2067 2068 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 2069 2070 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 2071 adev->dm.dc->debug.ignore_cable_id = true; 2072 2073 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 2074 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n"); 2075 2076 r = dm_dmub_hw_init(adev); 2077 if (r) { 2078 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 2079 goto error; 2080 } 2081 2082 dc_hardware_init(adev->dm.dc); 2083 2084 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev); 2085 if (!adev->dm.hpd_rx_offload_wq) { 2086 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n"); 2087 goto error; 2088 } 2089 2090 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 2091 struct dc_phy_addr_space_config pa_config; 2092 2093 mmhub_read_system_context(adev, &pa_config); 2094 2095 // Call the DC init_memory func 2096 dc_setup_system_context(adev->dm.dc, &pa_config); 2097 } 2098 2099 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 2100 if (!adev->dm.freesync_module) { 2101 drm_err(adev_to_drm(adev), 2102 "failed to initialize freesync_module.\n"); 2103 } else 2104 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n", 2105 adev->dm.freesync_module); 2106 2107 amdgpu_dm_init_color_mod(); 2108 2109 if (adev->dm.dc->caps.max_links > 0) { 2110 adev->dm.vblank_control_workqueue = 2111 create_singlethread_workqueue("dm_vblank_control_workqueue"); 2112 if (!adev->dm.vblank_control_workqueue) 2113 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n"); 2114 } 2115 2116 if (adev->dm.dc->caps.ips_support && 2117 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL) 2118 adev->dm.idle_workqueue = idle_create_workqueue(adev); 2119 2120 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 2121 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 2122 2123 if (!adev->dm.hdcp_workqueue) 2124 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n"); 2125 else 2126 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 2127 2128 dc_init_callbacks(adev->dm.dc, &init_params); 2129 } 2130 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2131 init_completion(&adev->dm.dmub_aux_transfer_done); 2132 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 2133 if (!adev->dm.dmub_notify) { 2134 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify"); 2135 goto error; 2136 } 2137 2138 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 2139 if (!adev->dm.delayed_hpd_wq) { 2140 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n"); 2141 goto error; 2142 } 2143 2144 amdgpu_dm_outbox_init(adev); 2145 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 2146 dmub_aux_setconfig_callback, false)) { 2147 drm_err(adev_to_drm(adev), "fail to register dmub aux callback"); 2148 goto error; 2149 } 2150 2151 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++) 2152 init_completion(&adev->dm.fused_io[i].replied); 2153 2154 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO, 2155 dmub_aux_fused_io_callback, false)) { 2156 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback"); 2157 goto error; 2158 } 2159 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 2160 * It is expected that DMUB will resend any pending notifications at this point. Note 2161 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 2162 * align legacy interface initialization sequence. Connection status will be proactivly 2163 * detected once in the amdgpu_dm_initialize_drm_device. 2164 */ 2165 dc_enable_dmub_outbox(adev->dm.dc); 2166 2167 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 2168 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 2169 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 2170 } 2171 2172 if (amdgpu_dm_initialize_drm_device(adev)) { 2173 drm_err(adev_to_drm(adev), 2174 "failed to initialize sw for display support.\n"); 2175 goto error; 2176 } 2177 2178 /* create fake encoders for MST */ 2179 dm_dp_create_fake_mst_encoders(adev); 2180 2181 /* TODO: Add_display_info? */ 2182 2183 /* TODO use dynamic cursor width */ 2184 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 2185 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 2186 2187 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 2188 drm_err(adev_to_drm(adev), 2189 "failed to initialize vblank for display support.\n"); 2190 goto error; 2191 } 2192 2193 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2194 amdgpu_dm_crtc_secure_display_create_contexts(adev); 2195 if (!adev->dm.secure_display_ctx.crtc_ctx) 2196 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n"); 2197 2198 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1)) 2199 adev->dm.secure_display_ctx.support_mul_roi = true; 2200 2201 #endif 2202 2203 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n"); 2204 2205 return 0; 2206 error: 2207 amdgpu_dm_fini(adev); 2208 2209 return -EINVAL; 2210 } 2211 2212 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block) 2213 { 2214 struct amdgpu_device *adev = ip_block->adev; 2215 2216 amdgpu_dm_audio_fini(adev); 2217 2218 return 0; 2219 } 2220 2221 static void amdgpu_dm_fini(struct amdgpu_device *adev) 2222 { 2223 int i; 2224 2225 if (adev->dm.vblank_control_workqueue) { 2226 destroy_workqueue(adev->dm.vblank_control_workqueue); 2227 adev->dm.vblank_control_workqueue = NULL; 2228 } 2229 2230 if (adev->dm.idle_workqueue) { 2231 if (adev->dm.idle_workqueue->running) { 2232 adev->dm.idle_workqueue->enable = false; 2233 flush_work(&adev->dm.idle_workqueue->work); 2234 } 2235 2236 kfree(adev->dm.idle_workqueue); 2237 adev->dm.idle_workqueue = NULL; 2238 } 2239 2240 amdgpu_dm_destroy_drm_device(&adev->dm); 2241 2242 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2243 if (adev->dm.secure_display_ctx.crtc_ctx) { 2244 for (i = 0; i < adev->mode_info.num_crtc; i++) { 2245 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) { 2246 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work); 2247 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work); 2248 } 2249 } 2250 kfree(adev->dm.secure_display_ctx.crtc_ctx); 2251 adev->dm.secure_display_ctx.crtc_ctx = NULL; 2252 } 2253 #endif 2254 if (adev->dm.hdcp_workqueue) { 2255 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 2256 adev->dm.hdcp_workqueue = NULL; 2257 } 2258 2259 if (adev->dm.dc) { 2260 dc_deinit_callbacks(adev->dm.dc); 2261 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 2262 if (dc_enable_dmub_notifications(adev->dm.dc)) { 2263 kfree(adev->dm.dmub_notify); 2264 adev->dm.dmub_notify = NULL; 2265 destroy_workqueue(adev->dm.delayed_hpd_wq); 2266 adev->dm.delayed_hpd_wq = NULL; 2267 } 2268 } 2269 2270 if (adev->dm.dmub_bo) 2271 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 2272 &adev->dm.dmub_bo_gpu_addr, 2273 &adev->dm.dmub_bo_cpu_addr); 2274 2275 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) { 2276 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 2277 if (adev->dm.hpd_rx_offload_wq[i].wq) { 2278 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 2279 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 2280 } 2281 } 2282 2283 kfree(adev->dm.hpd_rx_offload_wq); 2284 adev->dm.hpd_rx_offload_wq = NULL; 2285 } 2286 2287 /* DC Destroy TODO: Replace destroy DAL */ 2288 if (adev->dm.dc) 2289 dc_destroy(&adev->dm.dc); 2290 /* 2291 * TODO: pageflip, vlank interrupt 2292 * 2293 * amdgpu_dm_irq_fini(adev); 2294 */ 2295 2296 if (adev->dm.cgs_device) { 2297 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 2298 adev->dm.cgs_device = NULL; 2299 } 2300 if (adev->dm.freesync_module) { 2301 mod_freesync_destroy(adev->dm.freesync_module); 2302 adev->dm.freesync_module = NULL; 2303 } 2304 2305 mutex_destroy(&adev->dm.audio_lock); 2306 mutex_destroy(&adev->dm.dc_lock); 2307 mutex_destroy(&adev->dm.dpia_aux_lock); 2308 } 2309 2310 static int load_dmcu_fw(struct amdgpu_device *adev) 2311 { 2312 const char *fw_name_dmcu = NULL; 2313 int r; 2314 const struct dmcu_firmware_header_v1_0 *hdr; 2315 2316 switch (adev->asic_type) { 2317 #if defined(CONFIG_DRM_AMD_DC_SI) 2318 case CHIP_TAHITI: 2319 case CHIP_PITCAIRN: 2320 case CHIP_VERDE: 2321 case CHIP_OLAND: 2322 #endif 2323 case CHIP_BONAIRE: 2324 case CHIP_HAWAII: 2325 case CHIP_KAVERI: 2326 case CHIP_KABINI: 2327 case CHIP_MULLINS: 2328 case CHIP_TONGA: 2329 case CHIP_FIJI: 2330 case CHIP_CARRIZO: 2331 case CHIP_STONEY: 2332 case CHIP_POLARIS11: 2333 case CHIP_POLARIS10: 2334 case CHIP_POLARIS12: 2335 case CHIP_VEGAM: 2336 case CHIP_VEGA10: 2337 case CHIP_VEGA12: 2338 case CHIP_VEGA20: 2339 return 0; 2340 case CHIP_NAVI12: 2341 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 2342 break; 2343 case CHIP_RAVEN: 2344 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 2345 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2346 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 2347 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2348 else 2349 return 0; 2350 break; 2351 default: 2352 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2353 case IP_VERSION(2, 0, 2): 2354 case IP_VERSION(2, 0, 3): 2355 case IP_VERSION(2, 0, 0): 2356 case IP_VERSION(2, 1, 0): 2357 case IP_VERSION(3, 0, 0): 2358 case IP_VERSION(3, 0, 2): 2359 case IP_VERSION(3, 0, 3): 2360 case IP_VERSION(3, 0, 1): 2361 case IP_VERSION(3, 1, 2): 2362 case IP_VERSION(3, 1, 3): 2363 case IP_VERSION(3, 1, 4): 2364 case IP_VERSION(3, 1, 5): 2365 case IP_VERSION(3, 1, 6): 2366 case IP_VERSION(3, 2, 0): 2367 case IP_VERSION(3, 2, 1): 2368 case IP_VERSION(3, 5, 0): 2369 case IP_VERSION(3, 5, 1): 2370 case IP_VERSION(3, 6, 0): 2371 case IP_VERSION(4, 0, 1): 2372 return 0; 2373 default: 2374 break; 2375 } 2376 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type); 2377 return -EINVAL; 2378 } 2379 2380 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2381 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2382 return 0; 2383 } 2384 2385 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED, 2386 "%s", fw_name_dmcu); 2387 if (r == -ENODEV) { 2388 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2389 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2390 adev->dm.fw_dmcu = NULL; 2391 return 0; 2392 } 2393 if (r) { 2394 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n", 2395 fw_name_dmcu); 2396 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2397 return r; 2398 } 2399 2400 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2401 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2402 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2403 adev->firmware.fw_size += 2404 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2405 2406 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2407 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2408 adev->firmware.fw_size += 2409 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2410 2411 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2412 2413 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2414 2415 return 0; 2416 } 2417 2418 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2419 { 2420 struct amdgpu_device *adev = ctx; 2421 2422 return dm_read_reg(adev->dm.dc->ctx, address); 2423 } 2424 2425 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2426 uint32_t value) 2427 { 2428 struct amdgpu_device *adev = ctx; 2429 2430 return dm_write_reg(adev->dm.dc->ctx, address, value); 2431 } 2432 2433 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2434 { 2435 struct dmub_srv_create_params create_params; 2436 struct dmub_srv_region_params region_params; 2437 struct dmub_srv_region_info region_info; 2438 struct dmub_srv_memory_params memory_params; 2439 struct dmub_srv_fb_info *fb_info; 2440 struct dmub_srv *dmub_srv; 2441 const struct dmcub_firmware_header_v1_0 *hdr; 2442 enum dmub_asic dmub_asic; 2443 enum dmub_status status; 2444 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = { 2445 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST 2446 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK 2447 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA 2448 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS 2449 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX 2450 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF 2451 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE 2452 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM 2453 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM 2454 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE 2455 }; 2456 int r; 2457 2458 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2459 case IP_VERSION(2, 1, 0): 2460 dmub_asic = DMUB_ASIC_DCN21; 2461 break; 2462 case IP_VERSION(3, 0, 0): 2463 dmub_asic = DMUB_ASIC_DCN30; 2464 break; 2465 case IP_VERSION(3, 0, 1): 2466 dmub_asic = DMUB_ASIC_DCN301; 2467 break; 2468 case IP_VERSION(3, 0, 2): 2469 dmub_asic = DMUB_ASIC_DCN302; 2470 break; 2471 case IP_VERSION(3, 0, 3): 2472 dmub_asic = DMUB_ASIC_DCN303; 2473 break; 2474 case IP_VERSION(3, 1, 2): 2475 case IP_VERSION(3, 1, 3): 2476 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2477 break; 2478 case IP_VERSION(3, 1, 4): 2479 dmub_asic = DMUB_ASIC_DCN314; 2480 break; 2481 case IP_VERSION(3, 1, 5): 2482 dmub_asic = DMUB_ASIC_DCN315; 2483 break; 2484 case IP_VERSION(3, 1, 6): 2485 dmub_asic = DMUB_ASIC_DCN316; 2486 break; 2487 case IP_VERSION(3, 2, 0): 2488 dmub_asic = DMUB_ASIC_DCN32; 2489 break; 2490 case IP_VERSION(3, 2, 1): 2491 dmub_asic = DMUB_ASIC_DCN321; 2492 break; 2493 case IP_VERSION(3, 5, 0): 2494 case IP_VERSION(3, 5, 1): 2495 dmub_asic = DMUB_ASIC_DCN35; 2496 break; 2497 case IP_VERSION(3, 6, 0): 2498 dmub_asic = DMUB_ASIC_DCN36; 2499 break; 2500 case IP_VERSION(4, 0, 1): 2501 dmub_asic = DMUB_ASIC_DCN401; 2502 break; 2503 2504 default: 2505 /* ASIC doesn't support DMUB. */ 2506 return 0; 2507 } 2508 2509 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2510 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2511 2512 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2513 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2514 AMDGPU_UCODE_ID_DMCUB; 2515 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2516 adev->dm.dmub_fw; 2517 adev->firmware.fw_size += 2518 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2519 2520 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n", 2521 adev->dm.dmcub_fw_version); 2522 } 2523 2524 2525 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2526 dmub_srv = adev->dm.dmub_srv; 2527 2528 if (!dmub_srv) { 2529 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n"); 2530 return -ENOMEM; 2531 } 2532 2533 memset(&create_params, 0, sizeof(create_params)); 2534 create_params.user_ctx = adev; 2535 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2536 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2537 create_params.asic = dmub_asic; 2538 2539 /* Create the DMUB service. */ 2540 status = dmub_srv_create(dmub_srv, &create_params); 2541 if (status != DMUB_STATUS_OK) { 2542 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status); 2543 return -EINVAL; 2544 } 2545 2546 /* Calculate the size of all the regions for the DMUB service. */ 2547 memset(®ion_params, 0, sizeof(region_params)); 2548 2549 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2550 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2551 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2552 region_params.vbios_size = adev->bios_size; 2553 region_params.fw_bss_data = region_params.bss_data_size ? 2554 adev->dm.dmub_fw->data + 2555 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2556 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2557 region_params.fw_inst_const = 2558 adev->dm.dmub_fw->data + 2559 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2560 PSP_HEADER_BYTES; 2561 region_params.window_memory_type = window_memory_type; 2562 2563 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2564 ®ion_info); 2565 2566 if (status != DMUB_STATUS_OK) { 2567 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status); 2568 return -EINVAL; 2569 } 2570 2571 /* 2572 * Allocate a framebuffer based on the total size of all the regions. 2573 * TODO: Move this into GART. 2574 */ 2575 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2576 AMDGPU_GEM_DOMAIN_VRAM | 2577 AMDGPU_GEM_DOMAIN_GTT, 2578 &adev->dm.dmub_bo, 2579 &adev->dm.dmub_bo_gpu_addr, 2580 &adev->dm.dmub_bo_cpu_addr); 2581 if (r) 2582 return r; 2583 2584 /* Rebase the regions on the framebuffer address. */ 2585 memset(&memory_params, 0, sizeof(memory_params)); 2586 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2587 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2588 memory_params.region_info = ®ion_info; 2589 memory_params.window_memory_type = window_memory_type; 2590 2591 adev->dm.dmub_fb_info = 2592 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2593 fb_info = adev->dm.dmub_fb_info; 2594 2595 if (!fb_info) { 2596 drm_err(adev_to_drm(adev), 2597 "Failed to allocate framebuffer info for DMUB service!\n"); 2598 return -ENOMEM; 2599 } 2600 2601 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2602 if (status != DMUB_STATUS_OK) { 2603 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status); 2604 return -EINVAL; 2605 } 2606 2607 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev); 2608 2609 return 0; 2610 } 2611 2612 static int dm_sw_init(struct amdgpu_ip_block *ip_block) 2613 { 2614 struct amdgpu_device *adev = ip_block->adev; 2615 int r; 2616 2617 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 2618 2619 if (!adev->dm.cgs_device) { 2620 drm_err(adev_to_drm(adev), "failed to create cgs device.\n"); 2621 return -EINVAL; 2622 } 2623 2624 /* Moved from dm init since we need to use allocations for storing bounding box data */ 2625 INIT_LIST_HEAD(&adev->dm.da_list); 2626 2627 r = dm_dmub_sw_init(adev); 2628 if (r) 2629 return r; 2630 2631 return load_dmcu_fw(adev); 2632 } 2633 2634 static int dm_sw_fini(struct amdgpu_ip_block *ip_block) 2635 { 2636 struct amdgpu_device *adev = ip_block->adev; 2637 struct dal_allocation *da; 2638 2639 list_for_each_entry(da, &adev->dm.da_list, list) { 2640 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) { 2641 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 2642 list_del(&da->list); 2643 kfree(da); 2644 adev->dm.bb_from_dmub = NULL; 2645 break; 2646 } 2647 } 2648 2649 2650 kfree(adev->dm.dmub_fb_info); 2651 adev->dm.dmub_fb_info = NULL; 2652 2653 if (adev->dm.dmub_srv) { 2654 dmub_srv_destroy(adev->dm.dmub_srv); 2655 kfree(adev->dm.dmub_srv); 2656 adev->dm.dmub_srv = NULL; 2657 } 2658 2659 amdgpu_ucode_release(&adev->dm.dmub_fw); 2660 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2661 2662 return 0; 2663 } 2664 2665 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2666 { 2667 struct amdgpu_dm_connector *aconnector; 2668 struct drm_connector *connector; 2669 struct drm_connector_list_iter iter; 2670 int ret = 0; 2671 2672 drm_connector_list_iter_begin(dev, &iter); 2673 drm_for_each_connector_iter(connector, &iter) { 2674 2675 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2676 continue; 2677 2678 aconnector = to_amdgpu_dm_connector(connector); 2679 if (aconnector->dc_link->type == dc_connection_mst_branch && 2680 aconnector->mst_mgr.aux) { 2681 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n", 2682 aconnector, 2683 aconnector->base.base.id); 2684 2685 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2686 if (ret < 0) { 2687 drm_err(dev, "DM_MST: Failed to start MST\n"); 2688 aconnector->dc_link->type = 2689 dc_connection_single; 2690 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2691 aconnector->dc_link); 2692 break; 2693 } 2694 } 2695 } 2696 drm_connector_list_iter_end(&iter); 2697 2698 return ret; 2699 } 2700 2701 static int dm_late_init(struct amdgpu_ip_block *ip_block) 2702 { 2703 struct amdgpu_device *adev = ip_block->adev; 2704 2705 struct dmcu_iram_parameters params; 2706 unsigned int linear_lut[16]; 2707 int i; 2708 struct dmcu *dmcu = NULL; 2709 2710 dmcu = adev->dm.dc->res_pool->dmcu; 2711 2712 for (i = 0; i < 16; i++) 2713 linear_lut[i] = 0xFFFF * i / 15; 2714 2715 params.set = 0; 2716 params.backlight_ramping_override = false; 2717 params.backlight_ramping_start = 0xCCCC; 2718 params.backlight_ramping_reduction = 0xCCCCCCCC; 2719 params.backlight_lut_array_size = 16; 2720 params.backlight_lut_array = linear_lut; 2721 2722 /* Min backlight level after ABM reduction, Don't allow below 1% 2723 * 0xFFFF x 0.01 = 0x28F 2724 */ 2725 params.min_abm_backlight = 0x28F; 2726 /* In the case where abm is implemented on dmcub, 2727 * dmcu object will be null. 2728 * ABM 2.4 and up are implemented on dmcub. 2729 */ 2730 if (dmcu) { 2731 if (!dmcu_load_iram(dmcu, params)) 2732 return -EINVAL; 2733 } else if (adev->dm.dc->ctx->dmub_srv) { 2734 struct dc_link *edp_links[MAX_NUM_EDP]; 2735 int edp_num; 2736 2737 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2738 for (i = 0; i < edp_num; i++) { 2739 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2740 return -EINVAL; 2741 } 2742 } 2743 2744 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2745 } 2746 2747 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2748 { 2749 u8 buf[UUID_SIZE]; 2750 guid_t guid; 2751 int ret; 2752 2753 mutex_lock(&mgr->lock); 2754 if (!mgr->mst_primary) 2755 goto out_fail; 2756 2757 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2758 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2759 goto out_fail; 2760 } 2761 2762 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2763 DP_MST_EN | 2764 DP_UP_REQ_EN | 2765 DP_UPSTREAM_IS_SRC); 2766 if (ret < 0) { 2767 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2768 goto out_fail; 2769 } 2770 2771 /* Some hubs forget their guids after they resume */ 2772 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf)); 2773 if (ret != sizeof(buf)) { 2774 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2775 goto out_fail; 2776 } 2777 2778 import_guid(&guid, buf); 2779 2780 if (guid_is_null(&guid)) { 2781 guid_gen(&guid); 2782 export_guid(buf, &guid); 2783 2784 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf)); 2785 2786 if (ret != sizeof(buf)) { 2787 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2788 goto out_fail; 2789 } 2790 } 2791 2792 guid_copy(&mgr->mst_primary->guid, &guid); 2793 2794 out_fail: 2795 mutex_unlock(&mgr->lock); 2796 } 2797 2798 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector) 2799 { 2800 struct cec_notifier *n = aconnector->notifier; 2801 2802 if (!n) 2803 return; 2804 2805 cec_notifier_phys_addr_invalidate(n); 2806 } 2807 2808 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector) 2809 { 2810 struct drm_connector *connector = &aconnector->base; 2811 struct cec_notifier *n = aconnector->notifier; 2812 2813 if (!n) 2814 return; 2815 2816 cec_notifier_set_phys_addr(n, 2817 connector->display_info.source_physical_address); 2818 } 2819 2820 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend) 2821 { 2822 struct amdgpu_dm_connector *aconnector; 2823 struct drm_connector *connector; 2824 struct drm_connector_list_iter conn_iter; 2825 2826 drm_connector_list_iter_begin(ddev, &conn_iter); 2827 drm_for_each_connector_iter(connector, &conn_iter) { 2828 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2829 continue; 2830 2831 aconnector = to_amdgpu_dm_connector(connector); 2832 if (suspend) 2833 hdmi_cec_unset_edid(aconnector); 2834 else 2835 hdmi_cec_set_edid(aconnector); 2836 } 2837 drm_connector_list_iter_end(&conn_iter); 2838 } 2839 2840 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2841 { 2842 struct amdgpu_dm_connector *aconnector; 2843 struct drm_connector *connector; 2844 struct drm_connector_list_iter iter; 2845 struct drm_dp_mst_topology_mgr *mgr; 2846 2847 drm_connector_list_iter_begin(dev, &iter); 2848 drm_for_each_connector_iter(connector, &iter) { 2849 2850 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2851 continue; 2852 2853 aconnector = to_amdgpu_dm_connector(connector); 2854 if (aconnector->dc_link->type != dc_connection_mst_branch || 2855 aconnector->mst_root) 2856 continue; 2857 2858 mgr = &aconnector->mst_mgr; 2859 2860 if (suspend) { 2861 drm_dp_mst_topology_mgr_suspend(mgr); 2862 } else { 2863 /* if extended timeout is supported in hardware, 2864 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2865 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2866 */ 2867 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2868 if (!dp_is_lttpr_present(aconnector->dc_link)) 2869 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2870 2871 /* TODO: move resume_mst_branch_status() into drm mst resume again 2872 * once topology probing work is pulled out from mst resume into mst 2873 * resume 2nd step. mst resume 2nd step should be called after old 2874 * state getting restored (i.e. drm_atomic_helper_resume()). 2875 */ 2876 resume_mst_branch_status(mgr); 2877 } 2878 } 2879 drm_connector_list_iter_end(&iter); 2880 } 2881 2882 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2883 { 2884 int ret = 0; 2885 2886 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2887 * on window driver dc implementation. 2888 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2889 * should be passed to smu during boot up and resume from s3. 2890 * boot up: dc calculate dcn watermark clock settings within dc_create, 2891 * dcn20_resource_construct 2892 * then call pplib functions below to pass the settings to smu: 2893 * smu_set_watermarks_for_clock_ranges 2894 * smu_set_watermarks_table 2895 * navi10_set_watermarks_table 2896 * smu_write_watermarks_table 2897 * 2898 * For Renoir, clock settings of dcn watermark are also fixed values. 2899 * dc has implemented different flow for window driver: 2900 * dc_hardware_init / dc_set_power_state 2901 * dcn10_init_hw 2902 * notify_wm_ranges 2903 * set_wm_ranges 2904 * -- Linux 2905 * smu_set_watermarks_for_clock_ranges 2906 * renoir_set_watermarks_table 2907 * smu_write_watermarks_table 2908 * 2909 * For Linux, 2910 * dc_hardware_init -> amdgpu_dm_init 2911 * dc_set_power_state --> dm_resume 2912 * 2913 * therefore, this function apply to navi10/12/14 but not Renoir 2914 * * 2915 */ 2916 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2917 case IP_VERSION(2, 0, 2): 2918 case IP_VERSION(2, 0, 0): 2919 break; 2920 default: 2921 return 0; 2922 } 2923 2924 ret = amdgpu_dpm_write_watermarks_table(adev); 2925 if (ret) { 2926 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n"); 2927 return ret; 2928 } 2929 2930 return 0; 2931 } 2932 2933 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev) 2934 { 2935 struct amdgpu_display_manager *dm = &adev->dm; 2936 struct amdgpu_i2c_adapter *oem_i2c; 2937 struct ddc_service *oem_ddc_service; 2938 int r; 2939 2940 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc); 2941 if (oem_ddc_service) { 2942 oem_i2c = create_i2c(oem_ddc_service, true); 2943 if (!oem_i2c) { 2944 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n"); 2945 return -ENOMEM; 2946 } 2947 2948 r = i2c_add_adapter(&oem_i2c->base); 2949 if (r) { 2950 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n"); 2951 kfree(oem_i2c); 2952 return r; 2953 } 2954 dm->oem_i2c = oem_i2c; 2955 } 2956 2957 return 0; 2958 } 2959 2960 static void dm_oem_i2c_hw_fini(struct amdgpu_device *adev) 2961 { 2962 struct amdgpu_display_manager *dm = &adev->dm; 2963 2964 if (dm->oem_i2c) { 2965 i2c_del_adapter(&dm->oem_i2c->base); 2966 kfree(dm->oem_i2c); 2967 dm->oem_i2c = NULL; 2968 } 2969 } 2970 2971 /** 2972 * dm_hw_init() - Initialize DC device 2973 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2974 * 2975 * Initialize the &struct amdgpu_display_manager device. This involves calling 2976 * the initializers of each DM component, then populating the struct with them. 2977 * 2978 * Although the function implies hardware initialization, both hardware and 2979 * software are initialized here. Splitting them out to their relevant init 2980 * hooks is a future TODO item. 2981 * 2982 * Some notable things that are initialized here: 2983 * 2984 * - Display Core, both software and hardware 2985 * - DC modules that we need (freesync and color management) 2986 * - DRM software states 2987 * - Interrupt sources and handlers 2988 * - Vblank support 2989 * - Debug FS entries, if enabled 2990 */ 2991 static int dm_hw_init(struct amdgpu_ip_block *ip_block) 2992 { 2993 struct amdgpu_device *adev = ip_block->adev; 2994 int r; 2995 2996 /* Create DAL display manager */ 2997 r = amdgpu_dm_init(adev); 2998 if (r) 2999 return r; 3000 amdgpu_dm_hpd_init(adev); 3001 3002 r = dm_oem_i2c_hw_init(adev); 3003 if (r) 3004 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n"); 3005 3006 return 0; 3007 } 3008 3009 /** 3010 * dm_hw_fini() - Teardown DC device 3011 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 3012 * 3013 * Teardown components within &struct amdgpu_display_manager that require 3014 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 3015 * were loaded. Also flush IRQ workqueues and disable them. 3016 */ 3017 static int dm_hw_fini(struct amdgpu_ip_block *ip_block) 3018 { 3019 struct amdgpu_device *adev = ip_block->adev; 3020 3021 dm_oem_i2c_hw_fini(adev); 3022 3023 amdgpu_dm_hpd_fini(adev); 3024 3025 amdgpu_dm_irq_fini(adev); 3026 amdgpu_dm_fini(adev); 3027 return 0; 3028 } 3029 3030 3031 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 3032 struct dc_state *state, bool enable) 3033 { 3034 enum dc_irq_source irq_source; 3035 struct amdgpu_crtc *acrtc; 3036 int rc = -EBUSY; 3037 int i = 0; 3038 3039 for (i = 0; i < state->stream_count; i++) { 3040 acrtc = get_crtc_by_otg_inst( 3041 adev, state->stream_status[i].primary_otg_inst); 3042 3043 if (acrtc && state->stream_status[i].plane_count != 0) { 3044 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 3045 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 3046 if (rc) 3047 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n", 3048 enable ? "enable" : "disable"); 3049 3050 if (enable) { 3051 if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state))) 3052 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true); 3053 } else 3054 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false); 3055 3056 if (rc) 3057 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", enable ? "en" : "dis"); 3058 3059 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 3060 /* During gpu-reset we disable and then enable vblank irq, so 3061 * don't use amdgpu_irq_get/put() to avoid refcount change. 3062 */ 3063 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 3064 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 3065 } 3066 } 3067 3068 } 3069 3070 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T)) 3071 3072 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 3073 { 3074 struct dc_state *context __free(state_release) = NULL; 3075 int i; 3076 struct dc_stream_state *del_streams[MAX_PIPES]; 3077 int del_streams_count = 0; 3078 struct dc_commit_streams_params params = {}; 3079 3080 memset(del_streams, 0, sizeof(del_streams)); 3081 3082 context = dc_state_create_current_copy(dc); 3083 if (context == NULL) 3084 return DC_ERROR_UNEXPECTED; 3085 3086 /* First remove from context all streams */ 3087 for (i = 0; i < context->stream_count; i++) { 3088 struct dc_stream_state *stream = context->streams[i]; 3089 3090 del_streams[del_streams_count++] = stream; 3091 } 3092 3093 /* Remove all planes for removed streams and then remove the streams */ 3094 for (i = 0; i < del_streams_count; i++) { 3095 enum dc_status res; 3096 3097 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context)) 3098 return DC_FAIL_DETACH_SURFACES; 3099 3100 res = dc_state_remove_stream(dc, context, del_streams[i]); 3101 if (res != DC_OK) 3102 return res; 3103 } 3104 3105 params.streams = context->streams; 3106 params.stream_count = context->stream_count; 3107 3108 return dc_commit_streams(dc, ¶ms); 3109 } 3110 3111 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 3112 { 3113 int i; 3114 3115 if (dm->hpd_rx_offload_wq) { 3116 for (i = 0; i < dm->dc->caps.max_links; i++) 3117 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 3118 } 3119 } 3120 3121 static int dm_cache_state(struct amdgpu_device *adev) 3122 { 3123 int r; 3124 3125 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 3126 if (IS_ERR(adev->dm.cached_state)) { 3127 r = PTR_ERR(adev->dm.cached_state); 3128 adev->dm.cached_state = NULL; 3129 } 3130 3131 return adev->dm.cached_state ? 0 : r; 3132 } 3133 3134 static void dm_destroy_cached_state(struct amdgpu_device *adev) 3135 { 3136 struct amdgpu_display_manager *dm = &adev->dm; 3137 struct drm_device *ddev = adev_to_drm(adev); 3138 struct dm_plane_state *dm_new_plane_state; 3139 struct drm_plane_state *new_plane_state; 3140 struct dm_crtc_state *dm_new_crtc_state; 3141 struct drm_crtc_state *new_crtc_state; 3142 struct drm_plane *plane; 3143 struct drm_crtc *crtc; 3144 int i; 3145 3146 if (!dm->cached_state) 3147 return; 3148 3149 /* Force mode set in atomic commit */ 3150 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3151 new_crtc_state->active_changed = true; 3152 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3153 reset_freesync_config_for_crtc(dm_new_crtc_state); 3154 } 3155 3156 /* 3157 * atomic_check is expected to create the dc states. We need to release 3158 * them here, since they were duplicated as part of the suspend 3159 * procedure. 3160 */ 3161 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3162 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3163 if (dm_new_crtc_state->stream) { 3164 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 3165 dc_stream_release(dm_new_crtc_state->stream); 3166 dm_new_crtc_state->stream = NULL; 3167 } 3168 dm_new_crtc_state->base.color_mgmt_changed = true; 3169 } 3170 3171 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 3172 dm_new_plane_state = to_dm_plane_state(new_plane_state); 3173 if (dm_new_plane_state->dc_state) { 3174 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 3175 dc_plane_state_release(dm_new_plane_state->dc_state); 3176 dm_new_plane_state->dc_state = NULL; 3177 } 3178 } 3179 3180 drm_atomic_helper_resume(ddev, dm->cached_state); 3181 3182 dm->cached_state = NULL; 3183 } 3184 3185 static int dm_suspend(struct amdgpu_ip_block *ip_block) 3186 { 3187 struct amdgpu_device *adev = ip_block->adev; 3188 struct amdgpu_display_manager *dm = &adev->dm; 3189 3190 if (amdgpu_in_reset(adev)) { 3191 enum dc_status res; 3192 3193 mutex_lock(&dm->dc_lock); 3194 3195 dc_allow_idle_optimizations(adev->dm.dc, false); 3196 3197 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state); 3198 3199 if (dm->cached_dc_state) 3200 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 3201 3202 res = amdgpu_dm_commit_zero_streams(dm->dc); 3203 if (res != DC_OK) { 3204 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res); 3205 return -EINVAL; 3206 } 3207 3208 amdgpu_dm_irq_suspend(adev); 3209 3210 hpd_rx_irq_work_suspend(dm); 3211 3212 return 0; 3213 } 3214 3215 if (!adev->dm.cached_state) { 3216 int r = dm_cache_state(adev); 3217 3218 if (r) 3219 return r; 3220 } 3221 3222 s3_handle_hdmi_cec(adev_to_drm(adev), true); 3223 3224 s3_handle_mst(adev_to_drm(adev), true); 3225 3226 amdgpu_dm_irq_suspend(adev); 3227 3228 hpd_rx_irq_work_suspend(dm); 3229 3230 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 3231 3232 if (dm->dc->caps.ips_support && adev->in_s0ix) 3233 dc_allow_idle_optimizations(dm->dc, true); 3234 3235 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3); 3236 3237 return 0; 3238 } 3239 3240 struct drm_connector * 3241 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 3242 struct drm_crtc *crtc) 3243 { 3244 u32 i; 3245 struct drm_connector_state *new_con_state; 3246 struct drm_connector *connector; 3247 struct drm_crtc *crtc_from_state; 3248 3249 for_each_new_connector_in_state(state, connector, new_con_state, i) { 3250 crtc_from_state = new_con_state->crtc; 3251 3252 if (crtc_from_state == crtc) 3253 return connector; 3254 } 3255 3256 return NULL; 3257 } 3258 3259 static void emulated_link_detect(struct dc_link *link) 3260 { 3261 struct dc_sink_init_data sink_init_data = { 0 }; 3262 struct display_sink_capability sink_caps = { 0 }; 3263 enum dc_edid_status edid_status; 3264 struct dc_context *dc_ctx = link->ctx; 3265 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context); 3266 struct dc_sink *sink = NULL; 3267 struct dc_sink *prev_sink = NULL; 3268 3269 link->type = dc_connection_none; 3270 prev_sink = link->local_sink; 3271 3272 if (prev_sink) 3273 dc_sink_release(prev_sink); 3274 3275 switch (link->connector_signal) { 3276 case SIGNAL_TYPE_HDMI_TYPE_A: { 3277 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3278 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 3279 break; 3280 } 3281 3282 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 3283 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3284 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 3285 break; 3286 } 3287 3288 case SIGNAL_TYPE_DVI_DUAL_LINK: { 3289 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3290 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 3291 break; 3292 } 3293 3294 case SIGNAL_TYPE_LVDS: { 3295 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3296 sink_caps.signal = SIGNAL_TYPE_LVDS; 3297 break; 3298 } 3299 3300 case SIGNAL_TYPE_EDP: { 3301 sink_caps.transaction_type = 3302 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3303 sink_caps.signal = SIGNAL_TYPE_EDP; 3304 break; 3305 } 3306 3307 case SIGNAL_TYPE_DISPLAY_PORT: { 3308 sink_caps.transaction_type = 3309 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3310 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 3311 break; 3312 } 3313 3314 default: 3315 drm_err(dev, "Invalid connector type! signal:%d\n", 3316 link->connector_signal); 3317 return; 3318 } 3319 3320 sink_init_data.link = link; 3321 sink_init_data.sink_signal = sink_caps.signal; 3322 3323 sink = dc_sink_create(&sink_init_data); 3324 if (!sink) { 3325 drm_err(dev, "Failed to create sink!\n"); 3326 return; 3327 } 3328 3329 /* dc_sink_create returns a new reference */ 3330 link->local_sink = sink; 3331 3332 edid_status = dm_helpers_read_local_edid( 3333 link->ctx, 3334 link, 3335 sink); 3336 3337 if (edid_status != EDID_OK) 3338 drm_err(dev, "Failed to read EDID\n"); 3339 3340 } 3341 3342 static void dm_gpureset_commit_state(struct dc_state *dc_state, 3343 struct amdgpu_display_manager *dm) 3344 { 3345 struct { 3346 struct dc_surface_update surface_updates[MAX_SURFACES]; 3347 struct dc_plane_info plane_infos[MAX_SURFACES]; 3348 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 3349 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 3350 struct dc_stream_update stream_update; 3351 } *bundle __free(kfree); 3352 int k, m; 3353 3354 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 3355 3356 if (!bundle) { 3357 drm_err(dm->ddev, "Failed to allocate update bundle\n"); 3358 return; 3359 } 3360 3361 for (k = 0; k < dc_state->stream_count; k++) { 3362 bundle->stream_update.stream = dc_state->streams[k]; 3363 3364 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) { 3365 bundle->surface_updates[m].surface = 3366 dc_state->stream_status[k].plane_states[m]; 3367 bundle->surface_updates[m].surface->force_full_update = 3368 true; 3369 } 3370 3371 update_planes_and_stream_adapter(dm->dc, 3372 UPDATE_TYPE_FULL, 3373 dc_state->stream_status[k].plane_count, 3374 dc_state->streams[k], 3375 &bundle->stream_update, 3376 bundle->surface_updates); 3377 } 3378 } 3379 3380 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev, 3381 struct dc_sink *sink) 3382 { 3383 struct dc_panel_patch *ppatch = NULL; 3384 3385 if (!sink) 3386 return; 3387 3388 ppatch = &sink->edid_caps.panel_patch; 3389 if (ppatch->wait_after_dpcd_poweroff_ms) { 3390 msleep(ppatch->wait_after_dpcd_poweroff_ms); 3391 drm_dbg_driver(adev_to_drm(adev), 3392 "%s: adding a %ds delay as w/a for panel\n", 3393 __func__, 3394 ppatch->wait_after_dpcd_poweroff_ms / 1000); 3395 } 3396 } 3397 3398 static int dm_resume(struct amdgpu_ip_block *ip_block) 3399 { 3400 struct amdgpu_device *adev = ip_block->adev; 3401 struct drm_device *ddev = adev_to_drm(adev); 3402 struct amdgpu_display_manager *dm = &adev->dm; 3403 struct amdgpu_dm_connector *aconnector; 3404 struct drm_connector *connector; 3405 struct drm_connector_list_iter iter; 3406 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 3407 enum dc_connection_type new_connection_type = dc_connection_none; 3408 struct dc_state *dc_state; 3409 int i, r, j; 3410 struct dc_commit_streams_params commit_params = {}; 3411 3412 if (dm->dc->caps.ips_support) { 3413 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false); 3414 } 3415 3416 if (amdgpu_in_reset(adev)) { 3417 dc_state = dm->cached_dc_state; 3418 3419 /* 3420 * The dc->current_state is backed up into dm->cached_dc_state 3421 * before we commit 0 streams. 3422 * 3423 * DC will clear link encoder assignments on the real state 3424 * but the changes won't propagate over to the copy we made 3425 * before the 0 streams commit. 3426 * 3427 * DC expects that link encoder assignments are *not* valid 3428 * when committing a state, so as a workaround we can copy 3429 * off of the current state. 3430 * 3431 * We lose the previous assignments, but we had already 3432 * commit 0 streams anyway. 3433 */ 3434 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 3435 3436 r = dm_dmub_hw_init(adev); 3437 if (r) { 3438 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 3439 return r; 3440 } 3441 3442 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3443 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3444 3445 dc_resume(dm->dc); 3446 3447 amdgpu_dm_irq_resume_early(adev); 3448 3449 for (i = 0; i < dc_state->stream_count; i++) { 3450 dc_state->streams[i]->mode_changed = true; 3451 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 3452 dc_state->stream_status[i].plane_states[j]->update_flags.raw 3453 = 0xffffffff; 3454 } 3455 } 3456 3457 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3458 amdgpu_dm_outbox_init(adev); 3459 dc_enable_dmub_outbox(adev->dm.dc); 3460 } 3461 3462 commit_params.streams = dc_state->streams; 3463 commit_params.stream_count = dc_state->stream_count; 3464 dc_exit_ips_for_hw_access(dm->dc); 3465 WARN_ON(!dc_commit_streams(dm->dc, &commit_params)); 3466 3467 dm_gpureset_commit_state(dm->cached_dc_state, dm); 3468 3469 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 3470 3471 dc_state_release(dm->cached_dc_state); 3472 dm->cached_dc_state = NULL; 3473 3474 amdgpu_dm_irq_resume_late(adev); 3475 3476 mutex_unlock(&dm->dc_lock); 3477 3478 /* set the backlight after a reset */ 3479 for (i = 0; i < dm->num_of_edps; i++) { 3480 if (dm->backlight_dev[i]) 3481 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 3482 } 3483 3484 return 0; 3485 } 3486 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 3487 dc_state_release(dm_state->context); 3488 dm_state->context = dc_state_create(dm->dc, NULL); 3489 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 3490 3491 /* Before powering on DC we need to re-initialize DMUB. */ 3492 dm_dmub_hw_resume(adev); 3493 3494 /* Re-enable outbox interrupts for DPIA. */ 3495 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3496 amdgpu_dm_outbox_init(adev); 3497 dc_enable_dmub_outbox(adev->dm.dc); 3498 } 3499 3500 /* power on hardware */ 3501 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3502 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3503 3504 /* program HPD filter */ 3505 dc_resume(dm->dc); 3506 3507 /* 3508 * early enable HPD Rx IRQ, should be done before set mode as short 3509 * pulse interrupts are used for MST 3510 */ 3511 amdgpu_dm_irq_resume_early(adev); 3512 3513 s3_handle_hdmi_cec(ddev, false); 3514 3515 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 3516 s3_handle_mst(ddev, false); 3517 3518 /* Do detection*/ 3519 drm_connector_list_iter_begin(ddev, &iter); 3520 drm_for_each_connector_iter(connector, &iter) { 3521 bool ret; 3522 3523 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3524 continue; 3525 3526 aconnector = to_amdgpu_dm_connector(connector); 3527 3528 if (!aconnector->dc_link) 3529 continue; 3530 3531 /* 3532 * this is the case when traversing through already created end sink 3533 * MST connectors, should be skipped 3534 */ 3535 if (aconnector->mst_root) 3536 continue; 3537 3538 guard(mutex)(&aconnector->hpd_lock); 3539 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3540 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3541 3542 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3543 emulated_link_detect(aconnector->dc_link); 3544 } else { 3545 guard(mutex)(&dm->dc_lock); 3546 dc_exit_ips_for_hw_access(dm->dc); 3547 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4); 3548 if (ret) { 3549 /* w/a delay for certain panels */ 3550 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3551 } 3552 } 3553 3554 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 3555 aconnector->fake_enable = false; 3556 3557 if (aconnector->dc_sink) 3558 dc_sink_release(aconnector->dc_sink); 3559 aconnector->dc_sink = NULL; 3560 amdgpu_dm_update_connector_after_detect(aconnector); 3561 } 3562 drm_connector_list_iter_end(&iter); 3563 3564 dm_destroy_cached_state(adev); 3565 3566 /* Do mst topology probing after resuming cached state*/ 3567 drm_connector_list_iter_begin(ddev, &iter); 3568 drm_for_each_connector_iter(connector, &iter) { 3569 3570 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3571 continue; 3572 3573 aconnector = to_amdgpu_dm_connector(connector); 3574 if (aconnector->dc_link->type != dc_connection_mst_branch || 3575 aconnector->mst_root) 3576 continue; 3577 3578 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr); 3579 } 3580 drm_connector_list_iter_end(&iter); 3581 3582 amdgpu_dm_irq_resume_late(adev); 3583 3584 amdgpu_dm_smu_write_watermarks_table(adev); 3585 3586 drm_kms_helper_hotplug_event(ddev); 3587 3588 return 0; 3589 } 3590 3591 /** 3592 * DOC: DM Lifecycle 3593 * 3594 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3595 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3596 * the base driver's device list to be initialized and torn down accordingly. 3597 * 3598 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3599 */ 3600 3601 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3602 .name = "dm", 3603 .early_init = dm_early_init, 3604 .late_init = dm_late_init, 3605 .sw_init = dm_sw_init, 3606 .sw_fini = dm_sw_fini, 3607 .early_fini = amdgpu_dm_early_fini, 3608 .hw_init = dm_hw_init, 3609 .hw_fini = dm_hw_fini, 3610 .suspend = dm_suspend, 3611 .resume = dm_resume, 3612 .is_idle = dm_is_idle, 3613 .wait_for_idle = dm_wait_for_idle, 3614 .check_soft_reset = dm_check_soft_reset, 3615 .soft_reset = dm_soft_reset, 3616 .set_clockgating_state = dm_set_clockgating_state, 3617 .set_powergating_state = dm_set_powergating_state, 3618 }; 3619 3620 const struct amdgpu_ip_block_version dm_ip_block = { 3621 .type = AMD_IP_BLOCK_TYPE_DCE, 3622 .major = 1, 3623 .minor = 0, 3624 .rev = 0, 3625 .funcs = &amdgpu_dm_funcs, 3626 }; 3627 3628 3629 /** 3630 * DOC: atomic 3631 * 3632 * *WIP* 3633 */ 3634 3635 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3636 .fb_create = amdgpu_display_user_framebuffer_create, 3637 .get_format_info = amdgpu_dm_plane_get_format_info, 3638 .atomic_check = amdgpu_dm_atomic_check, 3639 .atomic_commit = drm_atomic_helper_commit, 3640 }; 3641 3642 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3643 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3644 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 3645 }; 3646 3647 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3648 { 3649 const struct drm_panel_backlight_quirk *panel_backlight_quirk; 3650 struct amdgpu_dm_backlight_caps *caps; 3651 struct drm_connector *conn_base; 3652 struct amdgpu_device *adev; 3653 struct drm_luminance_range_info *luminance_range; 3654 struct drm_device *drm; 3655 3656 if (aconnector->bl_idx == -1 || 3657 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3658 return; 3659 3660 conn_base = &aconnector->base; 3661 drm = conn_base->dev; 3662 adev = drm_to_adev(drm); 3663 3664 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3665 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3666 caps->aux_support = false; 3667 3668 if (caps->ext_caps->bits.oled == 1 3669 /* 3670 * || 3671 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3672 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3673 */) 3674 caps->aux_support = true; 3675 3676 if (amdgpu_backlight == 0) 3677 caps->aux_support = false; 3678 else if (amdgpu_backlight == 1) 3679 caps->aux_support = true; 3680 if (caps->aux_support) 3681 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX; 3682 3683 luminance_range = &conn_base->display_info.luminance_range; 3684 3685 if (luminance_range->max_luminance) 3686 caps->aux_max_input_signal = luminance_range->max_luminance; 3687 else 3688 caps->aux_max_input_signal = 512; 3689 3690 if (luminance_range->min_luminance) 3691 caps->aux_min_input_signal = luminance_range->min_luminance; 3692 else 3693 caps->aux_min_input_signal = 1; 3694 3695 panel_backlight_quirk = 3696 drm_get_panel_backlight_quirk(aconnector->drm_edid); 3697 if (!IS_ERR_OR_NULL(panel_backlight_quirk)) { 3698 if (panel_backlight_quirk->min_brightness) { 3699 caps->min_input_signal = 3700 panel_backlight_quirk->min_brightness - 1; 3701 drm_info(drm, 3702 "Applying panel backlight quirk, min_brightness: %d\n", 3703 caps->min_input_signal); 3704 } 3705 if (panel_backlight_quirk->brightness_mask) { 3706 drm_info(drm, 3707 "Applying panel backlight quirk, brightness_mask: 0x%X\n", 3708 panel_backlight_quirk->brightness_mask); 3709 caps->brightness_mask = 3710 panel_backlight_quirk->brightness_mask; 3711 } 3712 } 3713 } 3714 3715 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T)) 3716 3717 void amdgpu_dm_update_connector_after_detect( 3718 struct amdgpu_dm_connector *aconnector) 3719 { 3720 struct drm_connector *connector = &aconnector->base; 3721 struct dc_sink *sink __free(sink_release) = NULL; 3722 struct drm_device *dev = connector->dev; 3723 3724 /* MST handled by drm_mst framework */ 3725 if (aconnector->mst_mgr.mst_state == true) 3726 return; 3727 3728 sink = aconnector->dc_link->local_sink; 3729 if (sink) 3730 dc_sink_retain(sink); 3731 3732 /* 3733 * Edid mgmt connector gets first update only in mode_valid hook and then 3734 * the connector sink is set to either fake or physical sink depends on link status. 3735 * Skip if already done during boot. 3736 */ 3737 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3738 && aconnector->dc_em_sink) { 3739 3740 /* 3741 * For S3 resume with headless use eml_sink to fake stream 3742 * because on resume connector->sink is set to NULL 3743 */ 3744 guard(mutex)(&dev->mode_config.mutex); 3745 3746 if (sink) { 3747 if (aconnector->dc_sink) { 3748 amdgpu_dm_update_freesync_caps(connector, NULL); 3749 /* 3750 * retain and release below are used to 3751 * bump up refcount for sink because the link doesn't point 3752 * to it anymore after disconnect, so on next crtc to connector 3753 * reshuffle by UMD we will get into unwanted dc_sink release 3754 */ 3755 dc_sink_release(aconnector->dc_sink); 3756 } 3757 aconnector->dc_sink = sink; 3758 dc_sink_retain(aconnector->dc_sink); 3759 amdgpu_dm_update_freesync_caps(connector, 3760 aconnector->drm_edid); 3761 } else { 3762 amdgpu_dm_update_freesync_caps(connector, NULL); 3763 if (!aconnector->dc_sink) { 3764 aconnector->dc_sink = aconnector->dc_em_sink; 3765 dc_sink_retain(aconnector->dc_sink); 3766 } 3767 } 3768 3769 return; 3770 } 3771 3772 /* 3773 * TODO: temporary guard to look for proper fix 3774 * if this sink is MST sink, we should not do anything 3775 */ 3776 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 3777 return; 3778 3779 if (aconnector->dc_sink == sink) { 3780 /* 3781 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3782 * Do nothing!! 3783 */ 3784 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n", 3785 aconnector->connector_id); 3786 return; 3787 } 3788 3789 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3790 aconnector->connector_id, aconnector->dc_sink, sink); 3791 3792 guard(mutex)(&dev->mode_config.mutex); 3793 3794 /* 3795 * 1. Update status of the drm connector 3796 * 2. Send an event and let userspace tell us what to do 3797 */ 3798 if (sink) { 3799 /* 3800 * TODO: check if we still need the S3 mode update workaround. 3801 * If yes, put it here. 3802 */ 3803 if (aconnector->dc_sink) { 3804 amdgpu_dm_update_freesync_caps(connector, NULL); 3805 dc_sink_release(aconnector->dc_sink); 3806 } 3807 3808 aconnector->dc_sink = sink; 3809 dc_sink_retain(aconnector->dc_sink); 3810 if (sink->dc_edid.length == 0) { 3811 aconnector->drm_edid = NULL; 3812 hdmi_cec_unset_edid(aconnector); 3813 if (aconnector->dc_link->aux_mode) { 3814 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3815 } 3816 } else { 3817 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid; 3818 3819 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length); 3820 drm_edid_connector_update(connector, aconnector->drm_edid); 3821 3822 hdmi_cec_set_edid(aconnector); 3823 if (aconnector->dc_link->aux_mode) 3824 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux, 3825 connector->display_info.source_physical_address); 3826 } 3827 3828 if (!aconnector->timing_requested) { 3829 aconnector->timing_requested = 3830 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3831 if (!aconnector->timing_requested) 3832 drm_err(dev, 3833 "failed to create aconnector->requested_timing\n"); 3834 } 3835 3836 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid); 3837 update_connector_ext_caps(aconnector); 3838 } else { 3839 hdmi_cec_unset_edid(aconnector); 3840 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3841 amdgpu_dm_update_freesync_caps(connector, NULL); 3842 aconnector->num_modes = 0; 3843 dc_sink_release(aconnector->dc_sink); 3844 aconnector->dc_sink = NULL; 3845 drm_edid_free(aconnector->drm_edid); 3846 aconnector->drm_edid = NULL; 3847 kfree(aconnector->timing_requested); 3848 aconnector->timing_requested = NULL; 3849 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3850 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3851 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3852 } 3853 3854 update_subconnector_property(aconnector); 3855 } 3856 3857 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3858 { 3859 struct drm_connector *connector = &aconnector->base; 3860 struct drm_device *dev = connector->dev; 3861 enum dc_connection_type new_connection_type = dc_connection_none; 3862 struct amdgpu_device *adev = drm_to_adev(dev); 3863 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3864 struct dc *dc = aconnector->dc_link->ctx->dc; 3865 bool ret = false; 3866 3867 if (adev->dm.disable_hpd_irq) 3868 return; 3869 3870 /* 3871 * In case of failure or MST no need to update connector status or notify the OS 3872 * since (for MST case) MST does this in its own context. 3873 */ 3874 guard(mutex)(&aconnector->hpd_lock); 3875 3876 if (adev->dm.hdcp_workqueue) { 3877 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3878 dm_con_state->update_hdcp = true; 3879 } 3880 if (aconnector->fake_enable) 3881 aconnector->fake_enable = false; 3882 3883 aconnector->timing_changed = false; 3884 3885 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3886 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3887 3888 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3889 emulated_link_detect(aconnector->dc_link); 3890 3891 drm_modeset_lock_all(dev); 3892 dm_restore_drm_connector_state(dev, connector); 3893 drm_modeset_unlock_all(dev); 3894 3895 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3896 drm_kms_helper_connector_hotplug_event(connector); 3897 } else { 3898 scoped_guard(mutex, &adev->dm.dc_lock) { 3899 dc_exit_ips_for_hw_access(dc); 3900 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3901 } 3902 if (ret) { 3903 /* w/a delay for certain panels */ 3904 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3905 amdgpu_dm_update_connector_after_detect(aconnector); 3906 3907 drm_modeset_lock_all(dev); 3908 dm_restore_drm_connector_state(dev, connector); 3909 drm_modeset_unlock_all(dev); 3910 3911 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3912 drm_kms_helper_connector_hotplug_event(connector); 3913 } 3914 } 3915 } 3916 3917 static void handle_hpd_irq(void *param) 3918 { 3919 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3920 3921 handle_hpd_irq_helper(aconnector); 3922 3923 } 3924 3925 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq, 3926 union hpd_irq_data hpd_irq_data) 3927 { 3928 struct hpd_rx_irq_offload_work *offload_work = 3929 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3930 3931 if (!offload_work) { 3932 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n"); 3933 return; 3934 } 3935 3936 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3937 offload_work->data = hpd_irq_data; 3938 offload_work->offload_wq = offload_wq; 3939 offload_work->adev = adev; 3940 3941 queue_work(offload_wq->wq, &offload_work->work); 3942 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3943 } 3944 3945 static void handle_hpd_rx_irq(void *param) 3946 { 3947 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3948 struct drm_connector *connector = &aconnector->base; 3949 struct drm_device *dev = connector->dev; 3950 struct dc_link *dc_link = aconnector->dc_link; 3951 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3952 bool result = false; 3953 enum dc_connection_type new_connection_type = dc_connection_none; 3954 struct amdgpu_device *adev = drm_to_adev(dev); 3955 union hpd_irq_data hpd_irq_data; 3956 bool link_loss = false; 3957 bool has_left_work = false; 3958 int idx = dc_link->link_index; 3959 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3960 struct dc *dc = aconnector->dc_link->ctx->dc; 3961 3962 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3963 3964 if (adev->dm.disable_hpd_irq) 3965 return; 3966 3967 /* 3968 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3969 * conflict, after implement i2c helper, this mutex should be 3970 * retired. 3971 */ 3972 mutex_lock(&aconnector->hpd_lock); 3973 3974 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3975 &link_loss, true, &has_left_work); 3976 3977 if (!has_left_work) 3978 goto out; 3979 3980 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3981 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 3982 goto out; 3983 } 3984 3985 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3986 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3987 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3988 bool skip = false; 3989 3990 /* 3991 * DOWN_REP_MSG_RDY is also handled by polling method 3992 * mgr->cbs->poll_hpd_irq() 3993 */ 3994 spin_lock(&offload_wq->offload_lock); 3995 skip = offload_wq->is_handling_mst_msg_rdy_event; 3996 3997 if (!skip) 3998 offload_wq->is_handling_mst_msg_rdy_event = true; 3999 4000 spin_unlock(&offload_wq->offload_lock); 4001 4002 if (!skip) 4003 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4004 4005 goto out; 4006 } 4007 4008 if (link_loss) { 4009 bool skip = false; 4010 4011 spin_lock(&offload_wq->offload_lock); 4012 skip = offload_wq->is_handling_link_loss; 4013 4014 if (!skip) 4015 offload_wq->is_handling_link_loss = true; 4016 4017 spin_unlock(&offload_wq->offload_lock); 4018 4019 if (!skip) 4020 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4021 4022 goto out; 4023 } 4024 } 4025 4026 out: 4027 if (result && !is_mst_root_connector) { 4028 /* Downstream Port status changed. */ 4029 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 4030 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 4031 4032 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4033 emulated_link_detect(dc_link); 4034 4035 if (aconnector->fake_enable) 4036 aconnector->fake_enable = false; 4037 4038 amdgpu_dm_update_connector_after_detect(aconnector); 4039 4040 4041 drm_modeset_lock_all(dev); 4042 dm_restore_drm_connector_state(dev, connector); 4043 drm_modeset_unlock_all(dev); 4044 4045 drm_kms_helper_connector_hotplug_event(connector); 4046 } else { 4047 bool ret = false; 4048 4049 mutex_lock(&adev->dm.dc_lock); 4050 dc_exit_ips_for_hw_access(dc); 4051 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 4052 mutex_unlock(&adev->dm.dc_lock); 4053 4054 if (ret) { 4055 if (aconnector->fake_enable) 4056 aconnector->fake_enable = false; 4057 4058 amdgpu_dm_update_connector_after_detect(aconnector); 4059 4060 drm_modeset_lock_all(dev); 4061 dm_restore_drm_connector_state(dev, connector); 4062 drm_modeset_unlock_all(dev); 4063 4064 drm_kms_helper_connector_hotplug_event(connector); 4065 } 4066 } 4067 } 4068 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 4069 if (adev->dm.hdcp_workqueue) 4070 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 4071 } 4072 4073 if (dc_link->type != dc_connection_mst_branch) 4074 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 4075 4076 mutex_unlock(&aconnector->hpd_lock); 4077 } 4078 4079 static int register_hpd_handlers(struct amdgpu_device *adev) 4080 { 4081 struct drm_device *dev = adev_to_drm(adev); 4082 struct drm_connector *connector; 4083 struct amdgpu_dm_connector *aconnector; 4084 const struct dc_link *dc_link; 4085 struct dc_interrupt_params int_params = {0}; 4086 4087 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4088 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4089 4090 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 4091 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, 4092 dmub_hpd_callback, true)) { 4093 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4094 return -EINVAL; 4095 } 4096 4097 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, 4098 dmub_hpd_callback, true)) { 4099 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4100 return -EINVAL; 4101 } 4102 4103 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY, 4104 dmub_hpd_sense_callback, true)) { 4105 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback"); 4106 return -EINVAL; 4107 } 4108 } 4109 4110 list_for_each_entry(connector, 4111 &dev->mode_config.connector_list, head) { 4112 4113 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 4114 continue; 4115 4116 aconnector = to_amdgpu_dm_connector(connector); 4117 dc_link = aconnector->dc_link; 4118 4119 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 4120 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4121 int_params.irq_source = dc_link->irq_source_hpd; 4122 4123 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4124 int_params.irq_source < DC_IRQ_SOURCE_HPD1 || 4125 int_params.irq_source > DC_IRQ_SOURCE_HPD6) { 4126 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n"); 4127 return -EINVAL; 4128 } 4129 4130 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4131 handle_hpd_irq, (void *) aconnector)) 4132 return -ENOMEM; 4133 } 4134 4135 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 4136 4137 /* Also register for DP short pulse (hpd_rx). */ 4138 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4139 int_params.irq_source = dc_link->irq_source_hpd_rx; 4140 4141 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4142 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX || 4143 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) { 4144 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n"); 4145 return -EINVAL; 4146 } 4147 4148 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4149 handle_hpd_rx_irq, (void *) aconnector)) 4150 return -ENOMEM; 4151 } 4152 } 4153 return 0; 4154 } 4155 4156 #if defined(CONFIG_DRM_AMD_DC_SI) 4157 /* Register IRQ sources and initialize IRQ callbacks */ 4158 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 4159 { 4160 struct dc *dc = adev->dm.dc; 4161 struct common_irq_params *c_irq_params; 4162 struct dc_interrupt_params int_params = {0}; 4163 int r; 4164 int i; 4165 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4166 4167 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4168 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4169 4170 /* 4171 * Actions of amdgpu_irq_add_id(): 4172 * 1. Register a set() function with base driver. 4173 * Base driver will call set() function to enable/disable an 4174 * interrupt in DC hardware. 4175 * 2. Register amdgpu_dm_irq_handler(). 4176 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4177 * coming from DC hardware. 4178 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4179 * for acknowledging and handling. 4180 */ 4181 4182 /* Use VBLANK interrupt */ 4183 for (i = 0; i < adev->mode_info.num_crtc; i++) { 4184 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 4185 if (r) { 4186 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4187 return r; 4188 } 4189 4190 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4191 int_params.irq_source = 4192 dc_interrupt_to_irq_source(dc, i + 1, 0); 4193 4194 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4195 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4196 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4197 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4198 return -EINVAL; 4199 } 4200 4201 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4202 4203 c_irq_params->adev = adev; 4204 c_irq_params->irq_src = int_params.irq_source; 4205 4206 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4207 dm_crtc_high_irq, c_irq_params)) 4208 return -ENOMEM; 4209 } 4210 4211 /* Use GRPH_PFLIP interrupt */ 4212 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4213 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4214 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4215 if (r) { 4216 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4217 return r; 4218 } 4219 4220 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4221 int_params.irq_source = 4222 dc_interrupt_to_irq_source(dc, i, 0); 4223 4224 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4225 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4226 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4227 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4228 return -EINVAL; 4229 } 4230 4231 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4232 4233 c_irq_params->adev = adev; 4234 c_irq_params->irq_src = int_params.irq_source; 4235 4236 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4237 dm_pflip_high_irq, c_irq_params)) 4238 return -ENOMEM; 4239 } 4240 4241 /* HPD */ 4242 r = amdgpu_irq_add_id(adev, client_id, 4243 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4244 if (r) { 4245 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4246 return r; 4247 } 4248 4249 r = register_hpd_handlers(adev); 4250 4251 return r; 4252 } 4253 #endif 4254 4255 /* Register IRQ sources and initialize IRQ callbacks */ 4256 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 4257 { 4258 struct dc *dc = adev->dm.dc; 4259 struct common_irq_params *c_irq_params; 4260 struct dc_interrupt_params int_params = {0}; 4261 int r; 4262 int i; 4263 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4264 4265 if (adev->family >= AMDGPU_FAMILY_AI) 4266 client_id = SOC15_IH_CLIENTID_DCE; 4267 4268 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4269 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4270 4271 /* 4272 * Actions of amdgpu_irq_add_id(): 4273 * 1. Register a set() function with base driver. 4274 * Base driver will call set() function to enable/disable an 4275 * interrupt in DC hardware. 4276 * 2. Register amdgpu_dm_irq_handler(). 4277 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4278 * coming from DC hardware. 4279 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4280 * for acknowledging and handling. 4281 */ 4282 4283 /* Use VBLANK interrupt */ 4284 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 4285 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 4286 if (r) { 4287 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4288 return r; 4289 } 4290 4291 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4292 int_params.irq_source = 4293 dc_interrupt_to_irq_source(dc, i, 0); 4294 4295 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4296 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4297 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4298 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4299 return -EINVAL; 4300 } 4301 4302 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4303 4304 c_irq_params->adev = adev; 4305 c_irq_params->irq_src = int_params.irq_source; 4306 4307 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4308 dm_crtc_high_irq, c_irq_params)) 4309 return -ENOMEM; 4310 } 4311 4312 /* Use VUPDATE interrupt */ 4313 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 4314 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 4315 if (r) { 4316 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4317 return r; 4318 } 4319 4320 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4321 int_params.irq_source = 4322 dc_interrupt_to_irq_source(dc, i, 0); 4323 4324 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4325 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4326 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4327 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4328 return -EINVAL; 4329 } 4330 4331 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4332 4333 c_irq_params->adev = adev; 4334 c_irq_params->irq_src = int_params.irq_source; 4335 4336 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4337 dm_vupdate_high_irq, c_irq_params)) 4338 return -ENOMEM; 4339 } 4340 4341 /* Use GRPH_PFLIP interrupt */ 4342 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4343 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4344 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4345 if (r) { 4346 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4347 return r; 4348 } 4349 4350 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4351 int_params.irq_source = 4352 dc_interrupt_to_irq_source(dc, i, 0); 4353 4354 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4355 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4356 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4357 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4358 return -EINVAL; 4359 } 4360 4361 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4362 4363 c_irq_params->adev = adev; 4364 c_irq_params->irq_src = int_params.irq_source; 4365 4366 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4367 dm_pflip_high_irq, c_irq_params)) 4368 return -ENOMEM; 4369 } 4370 4371 /* HPD */ 4372 r = amdgpu_irq_add_id(adev, client_id, 4373 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4374 if (r) { 4375 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4376 return r; 4377 } 4378 4379 r = register_hpd_handlers(adev); 4380 4381 return r; 4382 } 4383 4384 /* Register IRQ sources and initialize IRQ callbacks */ 4385 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 4386 { 4387 struct dc *dc = adev->dm.dc; 4388 struct common_irq_params *c_irq_params; 4389 struct dc_interrupt_params int_params = {0}; 4390 int r; 4391 int i; 4392 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4393 static const unsigned int vrtl_int_srcid[] = { 4394 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 4395 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 4396 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 4397 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 4398 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 4399 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 4400 }; 4401 #endif 4402 4403 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4404 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4405 4406 /* 4407 * Actions of amdgpu_irq_add_id(): 4408 * 1. Register a set() function with base driver. 4409 * Base driver will call set() function to enable/disable an 4410 * interrupt in DC hardware. 4411 * 2. Register amdgpu_dm_irq_handler(). 4412 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4413 * coming from DC hardware. 4414 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4415 * for acknowledging and handling. 4416 */ 4417 4418 /* Use VSTARTUP interrupt */ 4419 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 4420 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 4421 i++) { 4422 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 4423 4424 if (r) { 4425 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4426 return r; 4427 } 4428 4429 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4430 int_params.irq_source = 4431 dc_interrupt_to_irq_source(dc, i, 0); 4432 4433 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4434 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4435 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4436 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4437 return -EINVAL; 4438 } 4439 4440 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4441 4442 c_irq_params->adev = adev; 4443 c_irq_params->irq_src = int_params.irq_source; 4444 4445 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4446 dm_crtc_high_irq, c_irq_params)) 4447 return -ENOMEM; 4448 } 4449 4450 /* Use otg vertical line interrupt */ 4451 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4452 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 4453 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 4454 vrtl_int_srcid[i], &adev->vline0_irq); 4455 4456 if (r) { 4457 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n"); 4458 return r; 4459 } 4460 4461 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4462 int_params.irq_source = 4463 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 4464 4465 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4466 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 || 4467 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) { 4468 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n"); 4469 return -EINVAL; 4470 } 4471 4472 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 4473 - DC_IRQ_SOURCE_DC1_VLINE0]; 4474 4475 c_irq_params->adev = adev; 4476 c_irq_params->irq_src = int_params.irq_source; 4477 4478 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4479 dm_dcn_vertical_interrupt0_high_irq, 4480 c_irq_params)) 4481 return -ENOMEM; 4482 } 4483 #endif 4484 4485 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 4486 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 4487 * to trigger at end of each vblank, regardless of state of the lock, 4488 * matching DCE behaviour. 4489 */ 4490 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 4491 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 4492 i++) { 4493 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 4494 4495 if (r) { 4496 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4497 return r; 4498 } 4499 4500 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4501 int_params.irq_source = 4502 dc_interrupt_to_irq_source(dc, i, 0); 4503 4504 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4505 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4506 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4507 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4508 return -EINVAL; 4509 } 4510 4511 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4512 4513 c_irq_params->adev = adev; 4514 c_irq_params->irq_src = int_params.irq_source; 4515 4516 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4517 dm_vupdate_high_irq, c_irq_params)) 4518 return -ENOMEM; 4519 } 4520 4521 /* Use GRPH_PFLIP interrupt */ 4522 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 4523 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 4524 i++) { 4525 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 4526 if (r) { 4527 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4528 return r; 4529 } 4530 4531 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4532 int_params.irq_source = 4533 dc_interrupt_to_irq_source(dc, i, 0); 4534 4535 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4536 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4537 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4538 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4539 return -EINVAL; 4540 } 4541 4542 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4543 4544 c_irq_params->adev = adev; 4545 c_irq_params->irq_src = int_params.irq_source; 4546 4547 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4548 dm_pflip_high_irq, c_irq_params)) 4549 return -ENOMEM; 4550 } 4551 4552 /* HPD */ 4553 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 4554 &adev->hpd_irq); 4555 if (r) { 4556 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4557 return r; 4558 } 4559 4560 r = register_hpd_handlers(adev); 4561 4562 return r; 4563 } 4564 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 4565 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 4566 { 4567 struct dc *dc = adev->dm.dc; 4568 struct common_irq_params *c_irq_params; 4569 struct dc_interrupt_params int_params = {0}; 4570 int r, i; 4571 4572 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4573 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4574 4575 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 4576 &adev->dmub_outbox_irq); 4577 if (r) { 4578 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n"); 4579 return r; 4580 } 4581 4582 if (dc->ctx->dmub_srv) { 4583 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 4584 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4585 int_params.irq_source = 4586 dc_interrupt_to_irq_source(dc, i, 0); 4587 4588 c_irq_params = &adev->dm.dmub_outbox_params[0]; 4589 4590 c_irq_params->adev = adev; 4591 c_irq_params->irq_src = int_params.irq_source; 4592 4593 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4594 dm_dmub_outbox1_low_irq, c_irq_params)) 4595 return -ENOMEM; 4596 } 4597 4598 return 0; 4599 } 4600 4601 /* 4602 * Acquires the lock for the atomic state object and returns 4603 * the new atomic state. 4604 * 4605 * This should only be called during atomic check. 4606 */ 4607 int dm_atomic_get_state(struct drm_atomic_state *state, 4608 struct dm_atomic_state **dm_state) 4609 { 4610 struct drm_device *dev = state->dev; 4611 struct amdgpu_device *adev = drm_to_adev(dev); 4612 struct amdgpu_display_manager *dm = &adev->dm; 4613 struct drm_private_state *priv_state; 4614 4615 if (*dm_state) 4616 return 0; 4617 4618 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 4619 if (IS_ERR(priv_state)) 4620 return PTR_ERR(priv_state); 4621 4622 *dm_state = to_dm_atomic_state(priv_state); 4623 4624 return 0; 4625 } 4626 4627 static struct dm_atomic_state * 4628 dm_atomic_get_new_state(struct drm_atomic_state *state) 4629 { 4630 struct drm_device *dev = state->dev; 4631 struct amdgpu_device *adev = drm_to_adev(dev); 4632 struct amdgpu_display_manager *dm = &adev->dm; 4633 struct drm_private_obj *obj; 4634 struct drm_private_state *new_obj_state; 4635 int i; 4636 4637 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 4638 if (obj->funcs == dm->atomic_obj.funcs) 4639 return to_dm_atomic_state(new_obj_state); 4640 } 4641 4642 return NULL; 4643 } 4644 4645 static struct drm_private_state * 4646 dm_atomic_duplicate_state(struct drm_private_obj *obj) 4647 { 4648 struct dm_atomic_state *old_state, *new_state; 4649 4650 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 4651 if (!new_state) 4652 return NULL; 4653 4654 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 4655 4656 old_state = to_dm_atomic_state(obj->state); 4657 4658 if (old_state && old_state->context) 4659 new_state->context = dc_state_create_copy(old_state->context); 4660 4661 if (!new_state->context) { 4662 kfree(new_state); 4663 return NULL; 4664 } 4665 4666 return &new_state->base; 4667 } 4668 4669 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 4670 struct drm_private_state *state) 4671 { 4672 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 4673 4674 if (dm_state && dm_state->context) 4675 dc_state_release(dm_state->context); 4676 4677 kfree(dm_state); 4678 } 4679 4680 static struct drm_private_state_funcs dm_atomic_state_funcs = { 4681 .atomic_duplicate_state = dm_atomic_duplicate_state, 4682 .atomic_destroy_state = dm_atomic_destroy_state, 4683 }; 4684 4685 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 4686 { 4687 struct dm_atomic_state *state; 4688 int r; 4689 4690 adev->mode_info.mode_config_initialized = true; 4691 4692 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 4693 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 4694 4695 adev_to_drm(adev)->mode_config.max_width = 16384; 4696 adev_to_drm(adev)->mode_config.max_height = 16384; 4697 4698 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4699 if (adev->asic_type == CHIP_HAWAII) 4700 /* disable prefer shadow for now due to hibernation issues */ 4701 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4702 else 4703 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4704 /* indicates support for immediate flip */ 4705 adev_to_drm(adev)->mode_config.async_page_flip = true; 4706 4707 state = kzalloc(sizeof(*state), GFP_KERNEL); 4708 if (!state) 4709 return -ENOMEM; 4710 4711 state->context = dc_state_create_current_copy(adev->dm.dc); 4712 if (!state->context) { 4713 kfree(state); 4714 return -ENOMEM; 4715 } 4716 4717 drm_atomic_private_obj_init(adev_to_drm(adev), 4718 &adev->dm.atomic_obj, 4719 &state->base, 4720 &dm_atomic_state_funcs); 4721 4722 r = amdgpu_display_modeset_create_props(adev); 4723 if (r) { 4724 dc_state_release(state->context); 4725 kfree(state); 4726 return r; 4727 } 4728 4729 #ifdef AMD_PRIVATE_COLOR 4730 if (amdgpu_dm_create_color_properties(adev)) { 4731 dc_state_release(state->context); 4732 kfree(state); 4733 return -ENOMEM; 4734 } 4735 #endif 4736 4737 r = amdgpu_dm_audio_init(adev); 4738 if (r) { 4739 dc_state_release(state->context); 4740 kfree(state); 4741 return r; 4742 } 4743 4744 return 0; 4745 } 4746 4747 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4748 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4749 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4750 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4751 4752 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4753 int bl_idx) 4754 { 4755 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx]; 4756 4757 if (caps->caps_valid) 4758 return; 4759 4760 #if defined(CONFIG_ACPI) 4761 amdgpu_acpi_get_backlight_caps(caps); 4762 4763 /* validate the firmware value is sane */ 4764 if (caps->caps_valid) { 4765 int spread = caps->max_input_signal - caps->min_input_signal; 4766 4767 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4768 caps->min_input_signal < 0 || 4769 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4770 spread < AMDGPU_DM_MIN_SPREAD) { 4771 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4772 caps->min_input_signal, caps->max_input_signal); 4773 caps->caps_valid = false; 4774 } 4775 } 4776 4777 if (!caps->caps_valid) { 4778 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4779 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4780 caps->caps_valid = true; 4781 } 4782 #else 4783 if (caps->aux_support) 4784 return; 4785 4786 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4787 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4788 caps->caps_valid = true; 4789 #endif 4790 } 4791 4792 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4793 unsigned int *min, unsigned int *max) 4794 { 4795 if (!caps) 4796 return 0; 4797 4798 if (caps->aux_support) { 4799 // Firmware limits are in nits, DC API wants millinits. 4800 *max = 1000 * caps->aux_max_input_signal; 4801 *min = 1000 * caps->aux_min_input_signal; 4802 } else { 4803 // Firmware limits are 8-bit, PWM control is 16-bit. 4804 *max = 0x101 * caps->max_input_signal; 4805 *min = 0x101 * caps->min_input_signal; 4806 } 4807 return 1; 4808 } 4809 4810 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */ 4811 static inline u32 scale_input_to_fw(int min, int max, u64 input) 4812 { 4813 return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min); 4814 } 4815 4816 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */ 4817 static inline u32 scale_fw_to_input(int min, int max, u64 input) 4818 { 4819 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL); 4820 } 4821 4822 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps, 4823 unsigned int min, unsigned int max, 4824 uint32_t *user_brightness) 4825 { 4826 u32 brightness = scale_input_to_fw(min, max, *user_brightness); 4827 u8 lower_signal, upper_signal, upper_lum, lower_lum, lum; 4828 int left, right; 4829 4830 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE) 4831 return; 4832 4833 if (!caps->data_points) 4834 return; 4835 4836 left = 0; 4837 right = caps->data_points - 1; 4838 while (left <= right) { 4839 int mid = left + (right - left) / 2; 4840 u8 signal = caps->luminance_data[mid].input_signal; 4841 4842 /* Exact match found */ 4843 if (signal == brightness) { 4844 lum = caps->luminance_data[mid].luminance; 4845 goto scale; 4846 } 4847 4848 if (signal < brightness) 4849 left = mid + 1; 4850 else 4851 right = mid - 1; 4852 } 4853 4854 /* verify bound */ 4855 if (left >= caps->data_points) 4856 left = caps->data_points - 1; 4857 4858 /* At this point, left > right */ 4859 lower_signal = caps->luminance_data[right].input_signal; 4860 upper_signal = caps->luminance_data[left].input_signal; 4861 lower_lum = caps->luminance_data[right].luminance; 4862 upper_lum = caps->luminance_data[left].luminance; 4863 4864 /* interpolate */ 4865 if (right == left || !lower_lum) 4866 lum = upper_lum; 4867 else 4868 lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) * 4869 (brightness - lower_signal), 4870 upper_signal - lower_signal); 4871 scale: 4872 *user_brightness = scale_fw_to_input(min, max, 4873 DIV_ROUND_CLOSEST(lum * brightness, 101)); 4874 } 4875 4876 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4877 uint32_t brightness) 4878 { 4879 unsigned int min, max; 4880 4881 if (!get_brightness_range(caps, &min, &max)) 4882 return brightness; 4883 4884 convert_custom_brightness(caps, min, max, &brightness); 4885 4886 // Rescale 0..max to min..max 4887 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max); 4888 } 4889 4890 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4891 uint32_t brightness) 4892 { 4893 unsigned int min, max; 4894 4895 if (!get_brightness_range(caps, &min, &max)) 4896 return brightness; 4897 4898 if (brightness < min) 4899 return 0; 4900 // Rescale min..max to 0..max 4901 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min), 4902 max - min); 4903 } 4904 4905 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4906 int bl_idx, 4907 u32 user_brightness) 4908 { 4909 struct amdgpu_dm_backlight_caps *caps; 4910 struct dc_link *link; 4911 u32 brightness; 4912 bool rc, reallow_idle = false; 4913 4914 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4915 caps = &dm->backlight_caps[bl_idx]; 4916 4917 dm->brightness[bl_idx] = user_brightness; 4918 /* update scratch register */ 4919 if (bl_idx == 0) 4920 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4921 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]); 4922 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4923 4924 /* Apply brightness quirk */ 4925 if (caps->brightness_mask) 4926 brightness |= caps->brightness_mask; 4927 4928 /* Change brightness based on AUX property */ 4929 mutex_lock(&dm->dc_lock); 4930 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) { 4931 dc_allow_idle_optimizations(dm->dc, false); 4932 reallow_idle = true; 4933 } 4934 4935 if (trace_amdgpu_dm_brightness_enabled()) { 4936 trace_amdgpu_dm_brightness(__builtin_return_address(0), 4937 user_brightness, 4938 brightness, 4939 caps->aux_support, 4940 power_supply_is_system_supplied() > 0); 4941 } 4942 4943 if (caps->aux_support) { 4944 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4945 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4946 if (!rc) 4947 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4948 } else { 4949 struct set_backlight_level_params backlight_level_params = { 0 }; 4950 4951 backlight_level_params.backlight_pwm_u16_16 = brightness; 4952 backlight_level_params.transition_time_in_ms = 0; 4953 4954 rc = dc_link_set_backlight_level(link, &backlight_level_params); 4955 if (!rc) 4956 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4957 } 4958 4959 if (dm->dc->caps.ips_support && reallow_idle) 4960 dc_allow_idle_optimizations(dm->dc, true); 4961 4962 mutex_unlock(&dm->dc_lock); 4963 4964 if (rc) 4965 dm->actual_brightness[bl_idx] = user_brightness; 4966 } 4967 4968 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4969 { 4970 struct amdgpu_display_manager *dm = bl_get_data(bd); 4971 int i; 4972 4973 for (i = 0; i < dm->num_of_edps; i++) { 4974 if (bd == dm->backlight_dev[i]) 4975 break; 4976 } 4977 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4978 i = 0; 4979 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4980 4981 return 0; 4982 } 4983 4984 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4985 int bl_idx) 4986 { 4987 int ret; 4988 struct amdgpu_dm_backlight_caps caps; 4989 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4990 4991 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4992 caps = dm->backlight_caps[bl_idx]; 4993 4994 if (caps.aux_support) { 4995 u32 avg, peak; 4996 4997 if (!dc_link_get_backlight_level_nits(link, &avg, &peak)) 4998 return dm->brightness[bl_idx]; 4999 return convert_brightness_to_user(&caps, avg); 5000 } 5001 5002 ret = dc_link_get_backlight_level(link); 5003 5004 if (ret == DC_ERROR_UNEXPECTED) 5005 return dm->brightness[bl_idx]; 5006 5007 return convert_brightness_to_user(&caps, ret); 5008 } 5009 5010 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 5011 { 5012 struct amdgpu_display_manager *dm = bl_get_data(bd); 5013 int i; 5014 5015 for (i = 0; i < dm->num_of_edps; i++) { 5016 if (bd == dm->backlight_dev[i]) 5017 break; 5018 } 5019 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5020 i = 0; 5021 return amdgpu_dm_backlight_get_level(dm, i); 5022 } 5023 5024 static const struct backlight_ops amdgpu_dm_backlight_ops = { 5025 .options = BL_CORE_SUSPENDRESUME, 5026 .get_brightness = amdgpu_dm_backlight_get_brightness, 5027 .update_status = amdgpu_dm_backlight_update_status, 5028 }; 5029 5030 static void 5031 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 5032 { 5033 struct drm_device *drm = aconnector->base.dev; 5034 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 5035 struct backlight_properties props = { 0 }; 5036 struct amdgpu_dm_backlight_caps *caps; 5037 char bl_name[16]; 5038 int min, max; 5039 5040 if (aconnector->bl_idx == -1) 5041 return; 5042 5043 if (!acpi_video_backlight_use_native()) { 5044 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 5045 /* Try registering an ACPI video backlight device instead. */ 5046 acpi_video_register_backlight(); 5047 return; 5048 } 5049 5050 caps = &dm->backlight_caps[aconnector->bl_idx]; 5051 if (get_brightness_range(caps, &min, &max)) { 5052 if (power_supply_is_system_supplied() > 0) 5053 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100); 5054 else 5055 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100); 5056 /* min is zero, so max needs to be adjusted */ 5057 props.max_brightness = max - min; 5058 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max, 5059 caps->ac_level, caps->dc_level); 5060 } else 5061 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL; 5062 5063 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) { 5064 drm_info(drm, "Using custom brightness curve\n"); 5065 props.scale = BACKLIGHT_SCALE_NON_LINEAR; 5066 } else 5067 props.scale = BACKLIGHT_SCALE_LINEAR; 5068 props.type = BACKLIGHT_RAW; 5069 5070 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 5071 drm->primary->index + aconnector->bl_idx); 5072 5073 dm->backlight_dev[aconnector->bl_idx] = 5074 backlight_device_register(bl_name, aconnector->base.kdev, dm, 5075 &amdgpu_dm_backlight_ops, &props); 5076 dm->brightness[aconnector->bl_idx] = props.brightness; 5077 5078 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 5079 drm_err(drm, "DM: Backlight registration failed!\n"); 5080 dm->backlight_dev[aconnector->bl_idx] = NULL; 5081 } else 5082 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name); 5083 } 5084 5085 static int initialize_plane(struct amdgpu_display_manager *dm, 5086 struct amdgpu_mode_info *mode_info, int plane_id, 5087 enum drm_plane_type plane_type, 5088 const struct dc_plane_cap *plane_cap) 5089 { 5090 struct drm_plane *plane; 5091 unsigned long possible_crtcs; 5092 int ret = 0; 5093 5094 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 5095 if (!plane) { 5096 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n"); 5097 return -ENOMEM; 5098 } 5099 plane->type = plane_type; 5100 5101 /* 5102 * HACK: IGT tests expect that the primary plane for a CRTC 5103 * can only have one possible CRTC. Only expose support for 5104 * any CRTC if they're not going to be used as a primary plane 5105 * for a CRTC - like overlay or underlay planes. 5106 */ 5107 possible_crtcs = 1 << plane_id; 5108 if (plane_id >= dm->dc->caps.max_streams) 5109 possible_crtcs = 0xff; 5110 5111 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 5112 5113 if (ret) { 5114 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n"); 5115 kfree(plane); 5116 return ret; 5117 } 5118 5119 if (mode_info) 5120 mode_info->planes[plane_id] = plane; 5121 5122 return ret; 5123 } 5124 5125 5126 static void setup_backlight_device(struct amdgpu_display_manager *dm, 5127 struct amdgpu_dm_connector *aconnector) 5128 { 5129 struct dc_link *link = aconnector->dc_link; 5130 int bl_idx = dm->num_of_edps; 5131 5132 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 5133 link->type == dc_connection_none) 5134 return; 5135 5136 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 5137 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 5138 return; 5139 } 5140 5141 aconnector->bl_idx = bl_idx; 5142 5143 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5144 dm->backlight_link[bl_idx] = link; 5145 dm->num_of_edps++; 5146 5147 update_connector_ext_caps(aconnector); 5148 } 5149 5150 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 5151 5152 /* 5153 * In this architecture, the association 5154 * connector -> encoder -> crtc 5155 * id not really requried. The crtc and connector will hold the 5156 * display_index as an abstraction to use with DAL component 5157 * 5158 * Returns 0 on success 5159 */ 5160 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 5161 { 5162 struct amdgpu_display_manager *dm = &adev->dm; 5163 s32 i; 5164 struct amdgpu_dm_connector *aconnector = NULL; 5165 struct amdgpu_encoder *aencoder = NULL; 5166 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5167 u32 link_cnt; 5168 s32 primary_planes; 5169 enum dc_connection_type new_connection_type = dc_connection_none; 5170 const struct dc_plane_cap *plane; 5171 bool psr_feature_enabled = false; 5172 bool replay_feature_enabled = false; 5173 int max_overlay = dm->dc->caps.max_slave_planes; 5174 5175 dm->display_indexes_num = dm->dc->caps.max_streams; 5176 /* Update the actual used number of crtc */ 5177 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 5178 5179 amdgpu_dm_set_irq_funcs(adev); 5180 5181 link_cnt = dm->dc->caps.max_links; 5182 if (amdgpu_dm_mode_config_init(dm->adev)) { 5183 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n"); 5184 return -EINVAL; 5185 } 5186 5187 /* There is one primary plane per CRTC */ 5188 primary_planes = dm->dc->caps.max_streams; 5189 if (primary_planes > AMDGPU_MAX_PLANES) { 5190 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n"); 5191 return -EINVAL; 5192 } 5193 5194 /* 5195 * Initialize primary planes, implicit planes for legacy IOCTLS. 5196 * Order is reversed to match iteration order in atomic check. 5197 */ 5198 for (i = (primary_planes - 1); i >= 0; i--) { 5199 plane = &dm->dc->caps.planes[i]; 5200 5201 if (initialize_plane(dm, mode_info, i, 5202 DRM_PLANE_TYPE_PRIMARY, plane)) { 5203 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n"); 5204 goto fail; 5205 } 5206 } 5207 5208 /* 5209 * Initialize overlay planes, index starting after primary planes. 5210 * These planes have a higher DRM index than the primary planes since 5211 * they should be considered as having a higher z-order. 5212 * Order is reversed to match iteration order in atomic check. 5213 * 5214 * Only support DCN for now, and only expose one so we don't encourage 5215 * userspace to use up all the pipes. 5216 */ 5217 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 5218 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 5219 5220 /* Do not create overlay if MPO disabled */ 5221 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 5222 break; 5223 5224 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 5225 continue; 5226 5227 if (!plane->pixel_format_support.argb8888) 5228 continue; 5229 5230 if (max_overlay-- == 0) 5231 break; 5232 5233 if (initialize_plane(dm, NULL, primary_planes + i, 5234 DRM_PLANE_TYPE_OVERLAY, plane)) { 5235 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n"); 5236 goto fail; 5237 } 5238 } 5239 5240 for (i = 0; i < dm->dc->caps.max_streams; i++) 5241 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 5242 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n"); 5243 goto fail; 5244 } 5245 5246 /* Use Outbox interrupt */ 5247 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5248 case IP_VERSION(3, 0, 0): 5249 case IP_VERSION(3, 1, 2): 5250 case IP_VERSION(3, 1, 3): 5251 case IP_VERSION(3, 1, 4): 5252 case IP_VERSION(3, 1, 5): 5253 case IP_VERSION(3, 1, 6): 5254 case IP_VERSION(3, 2, 0): 5255 case IP_VERSION(3, 2, 1): 5256 case IP_VERSION(2, 1, 0): 5257 case IP_VERSION(3, 5, 0): 5258 case IP_VERSION(3, 5, 1): 5259 case IP_VERSION(3, 6, 0): 5260 case IP_VERSION(4, 0, 1): 5261 if (register_outbox_irq_handlers(dm->adev)) { 5262 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5263 goto fail; 5264 } 5265 break; 5266 default: 5267 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 5268 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5269 } 5270 5271 /* Determine whether to enable PSR support by default. */ 5272 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 5273 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5274 case IP_VERSION(3, 1, 2): 5275 case IP_VERSION(3, 1, 3): 5276 case IP_VERSION(3, 1, 4): 5277 case IP_VERSION(3, 1, 5): 5278 case IP_VERSION(3, 1, 6): 5279 case IP_VERSION(3, 2, 0): 5280 case IP_VERSION(3, 2, 1): 5281 case IP_VERSION(3, 5, 0): 5282 case IP_VERSION(3, 5, 1): 5283 case IP_VERSION(3, 6, 0): 5284 case IP_VERSION(4, 0, 1): 5285 psr_feature_enabled = true; 5286 break; 5287 default: 5288 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 5289 break; 5290 } 5291 } 5292 5293 /* Determine whether to enable Replay support by default. */ 5294 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) { 5295 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5296 case IP_VERSION(3, 1, 4): 5297 case IP_VERSION(3, 2, 0): 5298 case IP_VERSION(3, 2, 1): 5299 case IP_VERSION(3, 5, 0): 5300 case IP_VERSION(3, 5, 1): 5301 case IP_VERSION(3, 6, 0): 5302 replay_feature_enabled = true; 5303 break; 5304 5305 default: 5306 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK; 5307 break; 5308 } 5309 } 5310 5311 if (link_cnt > MAX_LINKS) { 5312 drm_err(adev_to_drm(adev), 5313 "KMS: Cannot support more than %d display indexes\n", 5314 MAX_LINKS); 5315 goto fail; 5316 } 5317 5318 /* loops over all connectors on the board */ 5319 for (i = 0; i < link_cnt; i++) { 5320 struct dc_link *link = NULL; 5321 5322 link = dc_get_link_at_index(dm->dc, i); 5323 5324 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) { 5325 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL); 5326 5327 if (!wbcon) { 5328 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n"); 5329 continue; 5330 } 5331 5332 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) { 5333 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n"); 5334 kfree(wbcon); 5335 continue; 5336 } 5337 5338 link->psr_settings.psr_feature_enabled = false; 5339 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED; 5340 5341 continue; 5342 } 5343 5344 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 5345 if (!aconnector) 5346 goto fail; 5347 5348 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 5349 if (!aencoder) 5350 goto fail; 5351 5352 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 5353 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n"); 5354 goto fail; 5355 } 5356 5357 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 5358 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n"); 5359 goto fail; 5360 } 5361 5362 if (dm->hpd_rx_offload_wq) 5363 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 5364 aconnector; 5365 5366 if (!dc_link_detect_connection_type(link, &new_connection_type)) 5367 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 5368 5369 if (aconnector->base.force && new_connection_type == dc_connection_none) { 5370 emulated_link_detect(link); 5371 amdgpu_dm_update_connector_after_detect(aconnector); 5372 } else { 5373 bool ret = false; 5374 5375 mutex_lock(&dm->dc_lock); 5376 dc_exit_ips_for_hw_access(dm->dc); 5377 ret = dc_link_detect(link, DETECT_REASON_BOOT); 5378 mutex_unlock(&dm->dc_lock); 5379 5380 if (ret) { 5381 amdgpu_dm_update_connector_after_detect(aconnector); 5382 setup_backlight_device(dm, aconnector); 5383 5384 /* Disable PSR if Replay can be enabled */ 5385 if (replay_feature_enabled) 5386 if (amdgpu_dm_set_replay_caps(link, aconnector)) 5387 psr_feature_enabled = false; 5388 5389 if (psr_feature_enabled) { 5390 amdgpu_dm_set_psr_caps(link); 5391 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n", 5392 link->psr_settings.psr_feature_enabled, 5393 link->psr_settings.psr_version, 5394 link->dpcd_caps.psr_info.psr_version, 5395 link->dpcd_caps.psr_info.psr_dpcd_caps.raw, 5396 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap); 5397 } 5398 } 5399 } 5400 amdgpu_set_panel_orientation(&aconnector->base); 5401 } 5402 5403 /* Software is initialized. Now we can register interrupt handlers. */ 5404 switch (adev->asic_type) { 5405 #if defined(CONFIG_DRM_AMD_DC_SI) 5406 case CHIP_TAHITI: 5407 case CHIP_PITCAIRN: 5408 case CHIP_VERDE: 5409 case CHIP_OLAND: 5410 if (dce60_register_irq_handlers(dm->adev)) { 5411 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5412 goto fail; 5413 } 5414 break; 5415 #endif 5416 case CHIP_BONAIRE: 5417 case CHIP_HAWAII: 5418 case CHIP_KAVERI: 5419 case CHIP_KABINI: 5420 case CHIP_MULLINS: 5421 case CHIP_TONGA: 5422 case CHIP_FIJI: 5423 case CHIP_CARRIZO: 5424 case CHIP_STONEY: 5425 case CHIP_POLARIS11: 5426 case CHIP_POLARIS10: 5427 case CHIP_POLARIS12: 5428 case CHIP_VEGAM: 5429 case CHIP_VEGA10: 5430 case CHIP_VEGA12: 5431 case CHIP_VEGA20: 5432 if (dce110_register_irq_handlers(dm->adev)) { 5433 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5434 goto fail; 5435 } 5436 break; 5437 default: 5438 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5439 case IP_VERSION(1, 0, 0): 5440 case IP_VERSION(1, 0, 1): 5441 case IP_VERSION(2, 0, 2): 5442 case IP_VERSION(2, 0, 3): 5443 case IP_VERSION(2, 0, 0): 5444 case IP_VERSION(2, 1, 0): 5445 case IP_VERSION(3, 0, 0): 5446 case IP_VERSION(3, 0, 2): 5447 case IP_VERSION(3, 0, 3): 5448 case IP_VERSION(3, 0, 1): 5449 case IP_VERSION(3, 1, 2): 5450 case IP_VERSION(3, 1, 3): 5451 case IP_VERSION(3, 1, 4): 5452 case IP_VERSION(3, 1, 5): 5453 case IP_VERSION(3, 1, 6): 5454 case IP_VERSION(3, 2, 0): 5455 case IP_VERSION(3, 2, 1): 5456 case IP_VERSION(3, 5, 0): 5457 case IP_VERSION(3, 5, 1): 5458 case IP_VERSION(3, 6, 0): 5459 case IP_VERSION(4, 0, 1): 5460 if (dcn10_register_irq_handlers(dm->adev)) { 5461 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5462 goto fail; 5463 } 5464 break; 5465 default: 5466 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n", 5467 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5468 goto fail; 5469 } 5470 break; 5471 } 5472 5473 return 0; 5474 fail: 5475 kfree(aencoder); 5476 kfree(aconnector); 5477 5478 return -EINVAL; 5479 } 5480 5481 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 5482 { 5483 if (dm->atomic_obj.state) 5484 drm_atomic_private_obj_fini(&dm->atomic_obj); 5485 } 5486 5487 /****************************************************************************** 5488 * amdgpu_display_funcs functions 5489 *****************************************************************************/ 5490 5491 /* 5492 * dm_bandwidth_update - program display watermarks 5493 * 5494 * @adev: amdgpu_device pointer 5495 * 5496 * Calculate and program the display watermarks and line buffer allocation. 5497 */ 5498 static void dm_bandwidth_update(struct amdgpu_device *adev) 5499 { 5500 /* TODO: implement later */ 5501 } 5502 5503 static const struct amdgpu_display_funcs dm_display_funcs = { 5504 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 5505 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 5506 .backlight_set_level = NULL, /* never called for DC */ 5507 .backlight_get_level = NULL, /* never called for DC */ 5508 .hpd_sense = NULL,/* called unconditionally */ 5509 .hpd_set_polarity = NULL, /* called unconditionally */ 5510 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 5511 .page_flip_get_scanoutpos = 5512 dm_crtc_get_scanoutpos,/* called unconditionally */ 5513 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 5514 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 5515 }; 5516 5517 #if defined(CONFIG_DEBUG_KERNEL_DC) 5518 5519 static ssize_t s3_debug_store(struct device *device, 5520 struct device_attribute *attr, 5521 const char *buf, 5522 size_t count) 5523 { 5524 int ret; 5525 int s3_state; 5526 struct drm_device *drm_dev = dev_get_drvdata(device); 5527 struct amdgpu_device *adev = drm_to_adev(drm_dev); 5528 struct amdgpu_ip_block *ip_block; 5529 5530 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE); 5531 if (!ip_block) 5532 return -EINVAL; 5533 5534 ret = kstrtoint(buf, 0, &s3_state); 5535 5536 if (ret == 0) { 5537 if (s3_state) { 5538 dm_resume(ip_block); 5539 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 5540 } else 5541 dm_suspend(ip_block); 5542 } 5543 5544 return ret == 0 ? count : 0; 5545 } 5546 5547 DEVICE_ATTR_WO(s3_debug); 5548 5549 #endif 5550 5551 static int dm_init_microcode(struct amdgpu_device *adev) 5552 { 5553 char *fw_name_dmub; 5554 int r; 5555 5556 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5557 case IP_VERSION(2, 1, 0): 5558 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 5559 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 5560 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 5561 break; 5562 case IP_VERSION(3, 0, 0): 5563 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 5564 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 5565 else 5566 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 5567 break; 5568 case IP_VERSION(3, 0, 1): 5569 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 5570 break; 5571 case IP_VERSION(3, 0, 2): 5572 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 5573 break; 5574 case IP_VERSION(3, 0, 3): 5575 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 5576 break; 5577 case IP_VERSION(3, 1, 2): 5578 case IP_VERSION(3, 1, 3): 5579 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 5580 break; 5581 case IP_VERSION(3, 1, 4): 5582 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 5583 break; 5584 case IP_VERSION(3, 1, 5): 5585 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 5586 break; 5587 case IP_VERSION(3, 1, 6): 5588 fw_name_dmub = FIRMWARE_DCN316_DMUB; 5589 break; 5590 case IP_VERSION(3, 2, 0): 5591 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 5592 break; 5593 case IP_VERSION(3, 2, 1): 5594 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 5595 break; 5596 case IP_VERSION(3, 5, 0): 5597 fw_name_dmub = FIRMWARE_DCN_35_DMUB; 5598 break; 5599 case IP_VERSION(3, 5, 1): 5600 fw_name_dmub = FIRMWARE_DCN_351_DMUB; 5601 break; 5602 case IP_VERSION(3, 6, 0): 5603 fw_name_dmub = FIRMWARE_DCN_36_DMUB; 5604 break; 5605 case IP_VERSION(4, 0, 1): 5606 fw_name_dmub = FIRMWARE_DCN_401_DMUB; 5607 break; 5608 default: 5609 /* ASIC doesn't support DMUB. */ 5610 return 0; 5611 } 5612 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED, 5613 "%s", fw_name_dmub); 5614 return r; 5615 } 5616 5617 static int dm_early_init(struct amdgpu_ip_block *ip_block) 5618 { 5619 struct amdgpu_device *adev = ip_block->adev; 5620 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5621 struct atom_context *ctx = mode_info->atom_context; 5622 int index = GetIndexIntoMasterTable(DATA, Object_Header); 5623 u16 data_offset; 5624 5625 /* if there is no object header, skip DM */ 5626 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 5627 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 5628 drm_info(adev_to_drm(adev), "No object header, skipping DM\n"); 5629 return -ENOENT; 5630 } 5631 5632 switch (adev->asic_type) { 5633 #if defined(CONFIG_DRM_AMD_DC_SI) 5634 case CHIP_TAHITI: 5635 case CHIP_PITCAIRN: 5636 case CHIP_VERDE: 5637 adev->mode_info.num_crtc = 6; 5638 adev->mode_info.num_hpd = 6; 5639 adev->mode_info.num_dig = 6; 5640 break; 5641 case CHIP_OLAND: 5642 adev->mode_info.num_crtc = 2; 5643 adev->mode_info.num_hpd = 2; 5644 adev->mode_info.num_dig = 2; 5645 break; 5646 #endif 5647 case CHIP_BONAIRE: 5648 case CHIP_HAWAII: 5649 adev->mode_info.num_crtc = 6; 5650 adev->mode_info.num_hpd = 6; 5651 adev->mode_info.num_dig = 6; 5652 break; 5653 case CHIP_KAVERI: 5654 adev->mode_info.num_crtc = 4; 5655 adev->mode_info.num_hpd = 6; 5656 adev->mode_info.num_dig = 7; 5657 break; 5658 case CHIP_KABINI: 5659 case CHIP_MULLINS: 5660 adev->mode_info.num_crtc = 2; 5661 adev->mode_info.num_hpd = 6; 5662 adev->mode_info.num_dig = 6; 5663 break; 5664 case CHIP_FIJI: 5665 case CHIP_TONGA: 5666 adev->mode_info.num_crtc = 6; 5667 adev->mode_info.num_hpd = 6; 5668 adev->mode_info.num_dig = 7; 5669 break; 5670 case CHIP_CARRIZO: 5671 adev->mode_info.num_crtc = 3; 5672 adev->mode_info.num_hpd = 6; 5673 adev->mode_info.num_dig = 9; 5674 break; 5675 case CHIP_STONEY: 5676 adev->mode_info.num_crtc = 2; 5677 adev->mode_info.num_hpd = 6; 5678 adev->mode_info.num_dig = 9; 5679 break; 5680 case CHIP_POLARIS11: 5681 case CHIP_POLARIS12: 5682 adev->mode_info.num_crtc = 5; 5683 adev->mode_info.num_hpd = 5; 5684 adev->mode_info.num_dig = 5; 5685 break; 5686 case CHIP_POLARIS10: 5687 case CHIP_VEGAM: 5688 adev->mode_info.num_crtc = 6; 5689 adev->mode_info.num_hpd = 6; 5690 adev->mode_info.num_dig = 6; 5691 break; 5692 case CHIP_VEGA10: 5693 case CHIP_VEGA12: 5694 case CHIP_VEGA20: 5695 adev->mode_info.num_crtc = 6; 5696 adev->mode_info.num_hpd = 6; 5697 adev->mode_info.num_dig = 6; 5698 break; 5699 default: 5700 5701 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5702 case IP_VERSION(2, 0, 2): 5703 case IP_VERSION(3, 0, 0): 5704 adev->mode_info.num_crtc = 6; 5705 adev->mode_info.num_hpd = 6; 5706 adev->mode_info.num_dig = 6; 5707 break; 5708 case IP_VERSION(2, 0, 0): 5709 case IP_VERSION(3, 0, 2): 5710 adev->mode_info.num_crtc = 5; 5711 adev->mode_info.num_hpd = 5; 5712 adev->mode_info.num_dig = 5; 5713 break; 5714 case IP_VERSION(2, 0, 3): 5715 case IP_VERSION(3, 0, 3): 5716 adev->mode_info.num_crtc = 2; 5717 adev->mode_info.num_hpd = 2; 5718 adev->mode_info.num_dig = 2; 5719 break; 5720 case IP_VERSION(1, 0, 0): 5721 case IP_VERSION(1, 0, 1): 5722 case IP_VERSION(3, 0, 1): 5723 case IP_VERSION(2, 1, 0): 5724 case IP_VERSION(3, 1, 2): 5725 case IP_VERSION(3, 1, 3): 5726 case IP_VERSION(3, 1, 4): 5727 case IP_VERSION(3, 1, 5): 5728 case IP_VERSION(3, 1, 6): 5729 case IP_VERSION(3, 2, 0): 5730 case IP_VERSION(3, 2, 1): 5731 case IP_VERSION(3, 5, 0): 5732 case IP_VERSION(3, 5, 1): 5733 case IP_VERSION(3, 6, 0): 5734 case IP_VERSION(4, 0, 1): 5735 adev->mode_info.num_crtc = 4; 5736 adev->mode_info.num_hpd = 4; 5737 adev->mode_info.num_dig = 4; 5738 break; 5739 default: 5740 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n", 5741 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5742 return -EINVAL; 5743 } 5744 break; 5745 } 5746 5747 if (adev->mode_info.funcs == NULL) 5748 adev->mode_info.funcs = &dm_display_funcs; 5749 5750 /* 5751 * Note: Do NOT change adev->audio_endpt_rreg and 5752 * adev->audio_endpt_wreg because they are initialised in 5753 * amdgpu_device_init() 5754 */ 5755 #if defined(CONFIG_DEBUG_KERNEL_DC) 5756 device_create_file( 5757 adev_to_drm(adev)->dev, 5758 &dev_attr_s3_debug); 5759 #endif 5760 adev->dc_enabled = true; 5761 5762 return dm_init_microcode(adev); 5763 } 5764 5765 static bool modereset_required(struct drm_crtc_state *crtc_state) 5766 { 5767 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 5768 } 5769 5770 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 5771 { 5772 drm_encoder_cleanup(encoder); 5773 kfree(encoder); 5774 } 5775 5776 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 5777 .destroy = amdgpu_dm_encoder_destroy, 5778 }; 5779 5780 static int 5781 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 5782 const enum surface_pixel_format format, 5783 enum dc_color_space *color_space) 5784 { 5785 bool full_range; 5786 5787 *color_space = COLOR_SPACE_SRGB; 5788 5789 /* DRM color properties only affect non-RGB formats. */ 5790 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 5791 return 0; 5792 5793 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 5794 5795 switch (plane_state->color_encoding) { 5796 case DRM_COLOR_YCBCR_BT601: 5797 if (full_range) 5798 *color_space = COLOR_SPACE_YCBCR601; 5799 else 5800 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 5801 break; 5802 5803 case DRM_COLOR_YCBCR_BT709: 5804 if (full_range) 5805 *color_space = COLOR_SPACE_YCBCR709; 5806 else 5807 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 5808 break; 5809 5810 case DRM_COLOR_YCBCR_BT2020: 5811 if (full_range) 5812 *color_space = COLOR_SPACE_2020_YCBCR_FULL; 5813 else 5814 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 5815 break; 5816 5817 default: 5818 return -EINVAL; 5819 } 5820 5821 return 0; 5822 } 5823 5824 static int 5825 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 5826 const struct drm_plane_state *plane_state, 5827 const u64 tiling_flags, 5828 struct dc_plane_info *plane_info, 5829 struct dc_plane_address *address, 5830 bool tmz_surface) 5831 { 5832 const struct drm_framebuffer *fb = plane_state->fb; 5833 const struct amdgpu_framebuffer *afb = 5834 to_amdgpu_framebuffer(plane_state->fb); 5835 int ret; 5836 5837 memset(plane_info, 0, sizeof(*plane_info)); 5838 5839 switch (fb->format->format) { 5840 case DRM_FORMAT_C8: 5841 plane_info->format = 5842 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 5843 break; 5844 case DRM_FORMAT_RGB565: 5845 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 5846 break; 5847 case DRM_FORMAT_XRGB8888: 5848 case DRM_FORMAT_ARGB8888: 5849 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 5850 break; 5851 case DRM_FORMAT_XRGB2101010: 5852 case DRM_FORMAT_ARGB2101010: 5853 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 5854 break; 5855 case DRM_FORMAT_XBGR2101010: 5856 case DRM_FORMAT_ABGR2101010: 5857 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 5858 break; 5859 case DRM_FORMAT_XBGR8888: 5860 case DRM_FORMAT_ABGR8888: 5861 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 5862 break; 5863 case DRM_FORMAT_NV21: 5864 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 5865 break; 5866 case DRM_FORMAT_NV12: 5867 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 5868 break; 5869 case DRM_FORMAT_P010: 5870 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 5871 break; 5872 case DRM_FORMAT_XRGB16161616F: 5873 case DRM_FORMAT_ARGB16161616F: 5874 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 5875 break; 5876 case DRM_FORMAT_XBGR16161616F: 5877 case DRM_FORMAT_ABGR16161616F: 5878 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 5879 break; 5880 case DRM_FORMAT_XRGB16161616: 5881 case DRM_FORMAT_ARGB16161616: 5882 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 5883 break; 5884 case DRM_FORMAT_XBGR16161616: 5885 case DRM_FORMAT_ABGR16161616: 5886 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 5887 break; 5888 default: 5889 drm_err(adev_to_drm(adev), 5890 "Unsupported screen format %p4cc\n", 5891 &fb->format->format); 5892 return -EINVAL; 5893 } 5894 5895 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5896 case DRM_MODE_ROTATE_0: 5897 plane_info->rotation = ROTATION_ANGLE_0; 5898 break; 5899 case DRM_MODE_ROTATE_90: 5900 plane_info->rotation = ROTATION_ANGLE_90; 5901 break; 5902 case DRM_MODE_ROTATE_180: 5903 plane_info->rotation = ROTATION_ANGLE_180; 5904 break; 5905 case DRM_MODE_ROTATE_270: 5906 plane_info->rotation = ROTATION_ANGLE_270; 5907 break; 5908 default: 5909 plane_info->rotation = ROTATION_ANGLE_0; 5910 break; 5911 } 5912 5913 5914 plane_info->visible = true; 5915 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5916 5917 plane_info->layer_index = plane_state->normalized_zpos; 5918 5919 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5920 &plane_info->color_space); 5921 if (ret) 5922 return ret; 5923 5924 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5925 plane_info->rotation, tiling_flags, 5926 &plane_info->tiling_info, 5927 &plane_info->plane_size, 5928 &plane_info->dcc, address, 5929 tmz_surface); 5930 if (ret) 5931 return ret; 5932 5933 amdgpu_dm_plane_fill_blending_from_plane_state( 5934 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5935 &plane_info->global_alpha, &plane_info->global_alpha_value); 5936 5937 return 0; 5938 } 5939 5940 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5941 struct dc_plane_state *dc_plane_state, 5942 struct drm_plane_state *plane_state, 5943 struct drm_crtc_state *crtc_state) 5944 { 5945 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5946 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5947 struct dc_scaling_info scaling_info; 5948 struct dc_plane_info plane_info; 5949 int ret; 5950 5951 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5952 if (ret) 5953 return ret; 5954 5955 dc_plane_state->src_rect = scaling_info.src_rect; 5956 dc_plane_state->dst_rect = scaling_info.dst_rect; 5957 dc_plane_state->clip_rect = scaling_info.clip_rect; 5958 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5959 5960 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5961 afb->tiling_flags, 5962 &plane_info, 5963 &dc_plane_state->address, 5964 afb->tmz_surface); 5965 if (ret) 5966 return ret; 5967 5968 dc_plane_state->format = plane_info.format; 5969 dc_plane_state->color_space = plane_info.color_space; 5970 dc_plane_state->format = plane_info.format; 5971 dc_plane_state->plane_size = plane_info.plane_size; 5972 dc_plane_state->rotation = plane_info.rotation; 5973 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5974 dc_plane_state->stereo_format = plane_info.stereo_format; 5975 dc_plane_state->tiling_info = plane_info.tiling_info; 5976 dc_plane_state->visible = plane_info.visible; 5977 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5978 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5979 dc_plane_state->global_alpha = plane_info.global_alpha; 5980 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5981 dc_plane_state->dcc = plane_info.dcc; 5982 dc_plane_state->layer_index = plane_info.layer_index; 5983 dc_plane_state->flip_int_enabled = true; 5984 5985 /* 5986 * Always set input transfer function, since plane state is refreshed 5987 * every time. 5988 */ 5989 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, 5990 plane_state, 5991 dc_plane_state); 5992 if (ret) 5993 return ret; 5994 5995 return 0; 5996 } 5997 5998 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5999 struct rect *dirty_rect, int32_t x, 6000 s32 y, s32 width, s32 height, 6001 int *i, bool ffu) 6002 { 6003 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 6004 6005 dirty_rect->x = x; 6006 dirty_rect->y = y; 6007 dirty_rect->width = width; 6008 dirty_rect->height = height; 6009 6010 if (ffu) 6011 drm_dbg(plane->dev, 6012 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 6013 plane->base.id, width, height); 6014 else 6015 drm_dbg(plane->dev, 6016 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 6017 plane->base.id, x, y, width, height); 6018 6019 (*i)++; 6020 } 6021 6022 /** 6023 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 6024 * 6025 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 6026 * remote fb 6027 * @old_plane_state: Old state of @plane 6028 * @new_plane_state: New state of @plane 6029 * @crtc_state: New state of CRTC connected to the @plane 6030 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 6031 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled. 6032 * If PSR SU is enabled and damage clips are available, only the regions of the screen 6033 * that have changed will be updated. If PSR SU is not enabled, 6034 * or if damage clips are not available, the entire screen will be updated. 6035 * @dirty_regions_changed: dirty regions changed 6036 * 6037 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 6038 * (referred to as "damage clips" in DRM nomenclature) that require updating on 6039 * the eDP remote buffer. The responsibility of specifying the dirty regions is 6040 * amdgpu_dm's. 6041 * 6042 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 6043 * plane with regions that require flushing to the eDP remote buffer. In 6044 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 6045 * implicitly provide damage clips without any client support via the plane 6046 * bounds. 6047 */ 6048 static void fill_dc_dirty_rects(struct drm_plane *plane, 6049 struct drm_plane_state *old_plane_state, 6050 struct drm_plane_state *new_plane_state, 6051 struct drm_crtc_state *crtc_state, 6052 struct dc_flip_addrs *flip_addrs, 6053 bool is_psr_su, 6054 bool *dirty_regions_changed) 6055 { 6056 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6057 struct rect *dirty_rects = flip_addrs->dirty_rects; 6058 u32 num_clips; 6059 struct drm_mode_rect *clips; 6060 bool bb_changed; 6061 bool fb_changed; 6062 u32 i = 0; 6063 *dirty_regions_changed = false; 6064 6065 /* 6066 * Cursor plane has it's own dirty rect update interface. See 6067 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 6068 */ 6069 if (plane->type == DRM_PLANE_TYPE_CURSOR) 6070 return; 6071 6072 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 6073 goto ffu; 6074 6075 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 6076 clips = drm_plane_get_damage_clips(new_plane_state); 6077 6078 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 && 6079 is_psr_su))) 6080 goto ffu; 6081 6082 if (!dm_crtc_state->mpo_requested) { 6083 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 6084 goto ffu; 6085 6086 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 6087 fill_dc_dirty_rect(new_plane_state->plane, 6088 &dirty_rects[flip_addrs->dirty_rect_count], 6089 clips->x1, clips->y1, 6090 clips->x2 - clips->x1, clips->y2 - clips->y1, 6091 &flip_addrs->dirty_rect_count, 6092 false); 6093 return; 6094 } 6095 6096 /* 6097 * MPO is requested. Add entire plane bounding box to dirty rects if 6098 * flipped to or damaged. 6099 * 6100 * If plane is moved or resized, also add old bounding box to dirty 6101 * rects. 6102 */ 6103 fb_changed = old_plane_state->fb->base.id != 6104 new_plane_state->fb->base.id; 6105 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 6106 old_plane_state->crtc_y != new_plane_state->crtc_y || 6107 old_plane_state->crtc_w != new_plane_state->crtc_w || 6108 old_plane_state->crtc_h != new_plane_state->crtc_h); 6109 6110 drm_dbg(plane->dev, 6111 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 6112 new_plane_state->plane->base.id, 6113 bb_changed, fb_changed, num_clips); 6114 6115 *dirty_regions_changed = bb_changed; 6116 6117 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 6118 goto ffu; 6119 6120 if (bb_changed) { 6121 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6122 new_plane_state->crtc_x, 6123 new_plane_state->crtc_y, 6124 new_plane_state->crtc_w, 6125 new_plane_state->crtc_h, &i, false); 6126 6127 /* Add old plane bounding-box if plane is moved or resized */ 6128 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6129 old_plane_state->crtc_x, 6130 old_plane_state->crtc_y, 6131 old_plane_state->crtc_w, 6132 old_plane_state->crtc_h, &i, false); 6133 } 6134 6135 if (num_clips) { 6136 for (; i < num_clips; clips++) 6137 fill_dc_dirty_rect(new_plane_state->plane, 6138 &dirty_rects[i], clips->x1, 6139 clips->y1, clips->x2 - clips->x1, 6140 clips->y2 - clips->y1, &i, false); 6141 } else if (fb_changed && !bb_changed) { 6142 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6143 new_plane_state->crtc_x, 6144 new_plane_state->crtc_y, 6145 new_plane_state->crtc_w, 6146 new_plane_state->crtc_h, &i, false); 6147 } 6148 6149 flip_addrs->dirty_rect_count = i; 6150 return; 6151 6152 ffu: 6153 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 6154 dm_crtc_state->base.mode.crtc_hdisplay, 6155 dm_crtc_state->base.mode.crtc_vdisplay, 6156 &flip_addrs->dirty_rect_count, true); 6157 } 6158 6159 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 6160 const struct dm_connector_state *dm_state, 6161 struct dc_stream_state *stream) 6162 { 6163 enum amdgpu_rmx_type rmx_type; 6164 6165 struct rect src = { 0 }; /* viewport in composition space*/ 6166 struct rect dst = { 0 }; /* stream addressable area */ 6167 6168 /* no mode. nothing to be done */ 6169 if (!mode) 6170 return; 6171 6172 /* Full screen scaling by default */ 6173 src.width = mode->hdisplay; 6174 src.height = mode->vdisplay; 6175 dst.width = stream->timing.h_addressable; 6176 dst.height = stream->timing.v_addressable; 6177 6178 if (dm_state) { 6179 rmx_type = dm_state->scaling; 6180 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 6181 if (src.width * dst.height < 6182 src.height * dst.width) { 6183 /* height needs less upscaling/more downscaling */ 6184 dst.width = src.width * 6185 dst.height / src.height; 6186 } else { 6187 /* width needs less upscaling/more downscaling */ 6188 dst.height = src.height * 6189 dst.width / src.width; 6190 } 6191 } else if (rmx_type == RMX_CENTER) { 6192 dst = src; 6193 } 6194 6195 dst.x = (stream->timing.h_addressable - dst.width) / 2; 6196 dst.y = (stream->timing.v_addressable - dst.height) / 2; 6197 6198 if (dm_state->underscan_enable) { 6199 dst.x += dm_state->underscan_hborder / 2; 6200 dst.y += dm_state->underscan_vborder / 2; 6201 dst.width -= dm_state->underscan_hborder; 6202 dst.height -= dm_state->underscan_vborder; 6203 } 6204 } 6205 6206 stream->src = src; 6207 stream->dst = dst; 6208 6209 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 6210 dst.x, dst.y, dst.width, dst.height); 6211 6212 } 6213 6214 static enum dc_color_depth 6215 convert_color_depth_from_display_info(const struct drm_connector *connector, 6216 bool is_y420, int requested_bpc) 6217 { 6218 u8 bpc; 6219 6220 if (is_y420) { 6221 bpc = 8; 6222 6223 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 6224 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 6225 bpc = 16; 6226 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 6227 bpc = 12; 6228 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 6229 bpc = 10; 6230 } else { 6231 bpc = (uint8_t)connector->display_info.bpc; 6232 /* Assume 8 bpc by default if no bpc is specified. */ 6233 bpc = bpc ? bpc : 8; 6234 } 6235 6236 if (requested_bpc > 0) { 6237 /* 6238 * Cap display bpc based on the user requested value. 6239 * 6240 * The value for state->max_bpc may not correctly updated 6241 * depending on when the connector gets added to the state 6242 * or if this was called outside of atomic check, so it 6243 * can't be used directly. 6244 */ 6245 bpc = min_t(u8, bpc, requested_bpc); 6246 6247 /* Round down to the nearest even number. */ 6248 bpc = bpc - (bpc & 1); 6249 } 6250 6251 switch (bpc) { 6252 case 0: 6253 /* 6254 * Temporary Work around, DRM doesn't parse color depth for 6255 * EDID revision before 1.4 6256 * TODO: Fix edid parsing 6257 */ 6258 return COLOR_DEPTH_888; 6259 case 6: 6260 return COLOR_DEPTH_666; 6261 case 8: 6262 return COLOR_DEPTH_888; 6263 case 10: 6264 return COLOR_DEPTH_101010; 6265 case 12: 6266 return COLOR_DEPTH_121212; 6267 case 14: 6268 return COLOR_DEPTH_141414; 6269 case 16: 6270 return COLOR_DEPTH_161616; 6271 default: 6272 return COLOR_DEPTH_UNDEFINED; 6273 } 6274 } 6275 6276 static enum dc_aspect_ratio 6277 get_aspect_ratio(const struct drm_display_mode *mode_in) 6278 { 6279 /* 1-1 mapping, since both enums follow the HDMI spec. */ 6280 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 6281 } 6282 6283 static enum dc_color_space 6284 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 6285 const struct drm_connector_state *connector_state) 6286 { 6287 enum dc_color_space color_space = COLOR_SPACE_SRGB; 6288 6289 switch (connector_state->colorspace) { 6290 case DRM_MODE_COLORIMETRY_BT601_YCC: 6291 if (dc_crtc_timing->flags.Y_ONLY) 6292 color_space = COLOR_SPACE_YCBCR601_LIMITED; 6293 else 6294 color_space = COLOR_SPACE_YCBCR601; 6295 break; 6296 case DRM_MODE_COLORIMETRY_BT709_YCC: 6297 if (dc_crtc_timing->flags.Y_ONLY) 6298 color_space = COLOR_SPACE_YCBCR709_LIMITED; 6299 else 6300 color_space = COLOR_SPACE_YCBCR709; 6301 break; 6302 case DRM_MODE_COLORIMETRY_OPRGB: 6303 color_space = COLOR_SPACE_ADOBERGB; 6304 break; 6305 case DRM_MODE_COLORIMETRY_BT2020_RGB: 6306 case DRM_MODE_COLORIMETRY_BT2020_YCC: 6307 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 6308 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 6309 else 6310 color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 6311 break; 6312 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 6313 default: 6314 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 6315 color_space = COLOR_SPACE_SRGB; 6316 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED) 6317 color_space = COLOR_SPACE_SRGB_LIMITED; 6318 /* 6319 * 27030khz is the separation point between HDTV and SDTV 6320 * according to HDMI spec, we use YCbCr709 and YCbCr601 6321 * respectively 6322 */ 6323 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 6324 if (dc_crtc_timing->flags.Y_ONLY) 6325 color_space = 6326 COLOR_SPACE_YCBCR709_LIMITED; 6327 else 6328 color_space = COLOR_SPACE_YCBCR709; 6329 } else { 6330 if (dc_crtc_timing->flags.Y_ONLY) 6331 color_space = 6332 COLOR_SPACE_YCBCR601_LIMITED; 6333 else 6334 color_space = COLOR_SPACE_YCBCR601; 6335 } 6336 break; 6337 } 6338 6339 return color_space; 6340 } 6341 6342 static enum display_content_type 6343 get_output_content_type(const struct drm_connector_state *connector_state) 6344 { 6345 switch (connector_state->content_type) { 6346 default: 6347 case DRM_MODE_CONTENT_TYPE_NO_DATA: 6348 return DISPLAY_CONTENT_TYPE_NO_DATA; 6349 case DRM_MODE_CONTENT_TYPE_GRAPHICS: 6350 return DISPLAY_CONTENT_TYPE_GRAPHICS; 6351 case DRM_MODE_CONTENT_TYPE_PHOTO: 6352 return DISPLAY_CONTENT_TYPE_PHOTO; 6353 case DRM_MODE_CONTENT_TYPE_CINEMA: 6354 return DISPLAY_CONTENT_TYPE_CINEMA; 6355 case DRM_MODE_CONTENT_TYPE_GAME: 6356 return DISPLAY_CONTENT_TYPE_GAME; 6357 } 6358 } 6359 6360 static bool adjust_colour_depth_from_display_info( 6361 struct dc_crtc_timing *timing_out, 6362 const struct drm_display_info *info) 6363 { 6364 enum dc_color_depth depth = timing_out->display_color_depth; 6365 int normalized_clk; 6366 6367 do { 6368 normalized_clk = timing_out->pix_clk_100hz / 10; 6369 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 6370 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 6371 normalized_clk /= 2; 6372 /* Adjusting pix clock following on HDMI spec based on colour depth */ 6373 switch (depth) { 6374 case COLOR_DEPTH_888: 6375 break; 6376 case COLOR_DEPTH_101010: 6377 normalized_clk = (normalized_clk * 30) / 24; 6378 break; 6379 case COLOR_DEPTH_121212: 6380 normalized_clk = (normalized_clk * 36) / 24; 6381 break; 6382 case COLOR_DEPTH_161616: 6383 normalized_clk = (normalized_clk * 48) / 24; 6384 break; 6385 default: 6386 /* The above depths are the only ones valid for HDMI. */ 6387 return false; 6388 } 6389 if (normalized_clk <= info->max_tmds_clock) { 6390 timing_out->display_color_depth = depth; 6391 return true; 6392 } 6393 } while (--depth > COLOR_DEPTH_666); 6394 return false; 6395 } 6396 6397 static void fill_stream_properties_from_drm_display_mode( 6398 struct dc_stream_state *stream, 6399 const struct drm_display_mode *mode_in, 6400 const struct drm_connector *connector, 6401 const struct drm_connector_state *connector_state, 6402 const struct dc_stream_state *old_stream, 6403 int requested_bpc) 6404 { 6405 struct dc_crtc_timing *timing_out = &stream->timing; 6406 const struct drm_display_info *info = &connector->display_info; 6407 struct amdgpu_dm_connector *aconnector = NULL; 6408 struct hdmi_vendor_infoframe hv_frame; 6409 struct hdmi_avi_infoframe avi_frame; 6410 ssize_t err; 6411 6412 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 6413 aconnector = to_amdgpu_dm_connector(connector); 6414 6415 memset(&hv_frame, 0, sizeof(hv_frame)); 6416 memset(&avi_frame, 0, sizeof(avi_frame)); 6417 6418 timing_out->h_border_left = 0; 6419 timing_out->h_border_right = 0; 6420 timing_out->v_border_top = 0; 6421 timing_out->v_border_bottom = 0; 6422 /* TODO: un-hardcode */ 6423 if (drm_mode_is_420_only(info, mode_in) 6424 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6425 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6426 else if (drm_mode_is_420_also(info, mode_in) 6427 && aconnector 6428 && aconnector->force_yuv420_output) 6429 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6430 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 6431 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6432 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 6433 else 6434 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 6435 6436 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 6437 timing_out->display_color_depth = convert_color_depth_from_display_info( 6438 connector, 6439 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 6440 requested_bpc); 6441 timing_out->scan_type = SCANNING_TYPE_NODATA; 6442 timing_out->hdmi_vic = 0; 6443 6444 if (old_stream) { 6445 timing_out->vic = old_stream->timing.vic; 6446 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 6447 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 6448 } else { 6449 timing_out->vic = drm_match_cea_mode(mode_in); 6450 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 6451 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 6452 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 6453 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 6454 } 6455 6456 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6457 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, 6458 (struct drm_connector *)connector, 6459 mode_in); 6460 if (err < 0) 6461 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n", 6462 connector->name, err); 6463 timing_out->vic = avi_frame.video_code; 6464 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, 6465 (struct drm_connector *)connector, 6466 mode_in); 6467 if (err < 0) 6468 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n", 6469 connector->name, err); 6470 timing_out->hdmi_vic = hv_frame.vic; 6471 } 6472 6473 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) { 6474 timing_out->h_addressable = mode_in->hdisplay; 6475 timing_out->h_total = mode_in->htotal; 6476 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 6477 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 6478 timing_out->v_total = mode_in->vtotal; 6479 timing_out->v_addressable = mode_in->vdisplay; 6480 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 6481 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 6482 timing_out->pix_clk_100hz = mode_in->clock * 10; 6483 } else { 6484 timing_out->h_addressable = mode_in->crtc_hdisplay; 6485 timing_out->h_total = mode_in->crtc_htotal; 6486 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 6487 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 6488 timing_out->v_total = mode_in->crtc_vtotal; 6489 timing_out->v_addressable = mode_in->crtc_vdisplay; 6490 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 6491 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 6492 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 6493 } 6494 6495 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 6496 6497 stream->out_transfer_func.type = TF_TYPE_PREDEFINED; 6498 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB; 6499 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6500 if (!adjust_colour_depth_from_display_info(timing_out, info) && 6501 drm_mode_is_420_also(info, mode_in) && 6502 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 6503 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6504 adjust_colour_depth_from_display_info(timing_out, info); 6505 } 6506 } 6507 6508 stream->output_color_space = get_output_color_space(timing_out, connector_state); 6509 stream->content_type = get_output_content_type(connector_state); 6510 } 6511 6512 static void fill_audio_info(struct audio_info *audio_info, 6513 const struct drm_connector *drm_connector, 6514 const struct dc_sink *dc_sink) 6515 { 6516 int i = 0; 6517 int cea_revision = 0; 6518 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 6519 6520 audio_info->manufacture_id = edid_caps->manufacturer_id; 6521 audio_info->product_id = edid_caps->product_id; 6522 6523 cea_revision = drm_connector->display_info.cea_rev; 6524 6525 strscpy(audio_info->display_name, 6526 edid_caps->display_name, 6527 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 6528 6529 if (cea_revision >= 3) { 6530 audio_info->mode_count = edid_caps->audio_mode_count; 6531 6532 for (i = 0; i < audio_info->mode_count; ++i) { 6533 audio_info->modes[i].format_code = 6534 (enum audio_format_code) 6535 (edid_caps->audio_modes[i].format_code); 6536 audio_info->modes[i].channel_count = 6537 edid_caps->audio_modes[i].channel_count; 6538 audio_info->modes[i].sample_rates.all = 6539 edid_caps->audio_modes[i].sample_rate; 6540 audio_info->modes[i].sample_size = 6541 edid_caps->audio_modes[i].sample_size; 6542 } 6543 } 6544 6545 audio_info->flags.all = edid_caps->speaker_flags; 6546 6547 /* TODO: We only check for the progressive mode, check for interlace mode too */ 6548 if (drm_connector->latency_present[0]) { 6549 audio_info->video_latency = drm_connector->video_latency[0]; 6550 audio_info->audio_latency = drm_connector->audio_latency[0]; 6551 } 6552 6553 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 6554 6555 } 6556 6557 static void 6558 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 6559 struct drm_display_mode *dst_mode) 6560 { 6561 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 6562 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 6563 dst_mode->crtc_clock = src_mode->crtc_clock; 6564 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 6565 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 6566 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 6567 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 6568 dst_mode->crtc_htotal = src_mode->crtc_htotal; 6569 dst_mode->crtc_hskew = src_mode->crtc_hskew; 6570 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 6571 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 6572 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 6573 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 6574 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 6575 } 6576 6577 static void 6578 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 6579 const struct drm_display_mode *native_mode, 6580 bool scale_enabled) 6581 { 6582 if (scale_enabled || ( 6583 native_mode->clock == drm_mode->clock && 6584 native_mode->htotal == drm_mode->htotal && 6585 native_mode->vtotal == drm_mode->vtotal)) { 6586 if (native_mode->crtc_clock) 6587 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 6588 } else { 6589 /* no scaling nor amdgpu inserted, no need to patch */ 6590 } 6591 } 6592 6593 static struct dc_sink * 6594 create_fake_sink(struct drm_device *dev, struct dc_link *link) 6595 { 6596 struct dc_sink_init_data sink_init_data = { 0 }; 6597 struct dc_sink *sink = NULL; 6598 6599 sink_init_data.link = link; 6600 sink_init_data.sink_signal = link->connector_signal; 6601 6602 sink = dc_sink_create(&sink_init_data); 6603 if (!sink) { 6604 drm_err(dev, "Failed to create sink!\n"); 6605 return NULL; 6606 } 6607 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 6608 6609 return sink; 6610 } 6611 6612 static void set_multisync_trigger_params( 6613 struct dc_stream_state *stream) 6614 { 6615 struct dc_stream_state *master = NULL; 6616 6617 if (stream->triggered_crtc_reset.enabled) { 6618 master = stream->triggered_crtc_reset.event_source; 6619 stream->triggered_crtc_reset.event = 6620 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 6621 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 6622 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 6623 } 6624 } 6625 6626 static void set_master_stream(struct dc_stream_state *stream_set[], 6627 int stream_count) 6628 { 6629 int j, highest_rfr = 0, master_stream = 0; 6630 6631 for (j = 0; j < stream_count; j++) { 6632 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 6633 int refresh_rate = 0; 6634 6635 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 6636 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 6637 if (refresh_rate > highest_rfr) { 6638 highest_rfr = refresh_rate; 6639 master_stream = j; 6640 } 6641 } 6642 } 6643 for (j = 0; j < stream_count; j++) { 6644 if (stream_set[j]) 6645 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 6646 } 6647 } 6648 6649 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 6650 { 6651 int i = 0; 6652 struct dc_stream_state *stream; 6653 6654 if (context->stream_count < 2) 6655 return; 6656 for (i = 0; i < context->stream_count ; i++) { 6657 if (!context->streams[i]) 6658 continue; 6659 /* 6660 * TODO: add a function to read AMD VSDB bits and set 6661 * crtc_sync_master.multi_sync_enabled flag 6662 * For now it's set to false 6663 */ 6664 } 6665 6666 set_master_stream(context->streams, context->stream_count); 6667 6668 for (i = 0; i < context->stream_count ; i++) { 6669 stream = context->streams[i]; 6670 6671 if (!stream) 6672 continue; 6673 6674 set_multisync_trigger_params(stream); 6675 } 6676 } 6677 6678 /** 6679 * DOC: FreeSync Video 6680 * 6681 * When a userspace application wants to play a video, the content follows a 6682 * standard format definition that usually specifies the FPS for that format. 6683 * The below list illustrates some video format and the expected FPS, 6684 * respectively: 6685 * 6686 * - TV/NTSC (23.976 FPS) 6687 * - Cinema (24 FPS) 6688 * - TV/PAL (25 FPS) 6689 * - TV/NTSC (29.97 FPS) 6690 * - TV/NTSC (30 FPS) 6691 * - Cinema HFR (48 FPS) 6692 * - TV/PAL (50 FPS) 6693 * - Commonly used (60 FPS) 6694 * - Multiples of 24 (48,72,96 FPS) 6695 * 6696 * The list of standards video format is not huge and can be added to the 6697 * connector modeset list beforehand. With that, userspace can leverage 6698 * FreeSync to extends the front porch in order to attain the target refresh 6699 * rate. Such a switch will happen seamlessly, without screen blanking or 6700 * reprogramming of the output in any other way. If the userspace requests a 6701 * modesetting change compatible with FreeSync modes that only differ in the 6702 * refresh rate, DC will skip the full update and avoid blink during the 6703 * transition. For example, the video player can change the modesetting from 6704 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 6705 * causing any display blink. This same concept can be applied to a mode 6706 * setting change. 6707 */ 6708 static struct drm_display_mode * 6709 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 6710 bool use_probed_modes) 6711 { 6712 struct drm_display_mode *m, *m_pref = NULL; 6713 u16 current_refresh, highest_refresh; 6714 struct list_head *list_head = use_probed_modes ? 6715 &aconnector->base.probed_modes : 6716 &aconnector->base.modes; 6717 6718 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 6719 return NULL; 6720 6721 if (aconnector->freesync_vid_base.clock != 0) 6722 return &aconnector->freesync_vid_base; 6723 6724 /* Find the preferred mode */ 6725 list_for_each_entry(m, list_head, head) { 6726 if (m->type & DRM_MODE_TYPE_PREFERRED) { 6727 m_pref = m; 6728 break; 6729 } 6730 } 6731 6732 if (!m_pref) { 6733 /* Probably an EDID with no preferred mode. Fallback to first entry */ 6734 m_pref = list_first_entry_or_null( 6735 &aconnector->base.modes, struct drm_display_mode, head); 6736 if (!m_pref) { 6737 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n"); 6738 return NULL; 6739 } 6740 } 6741 6742 highest_refresh = drm_mode_vrefresh(m_pref); 6743 6744 /* 6745 * Find the mode with highest refresh rate with same resolution. 6746 * For some monitors, preferred mode is not the mode with highest 6747 * supported refresh rate. 6748 */ 6749 list_for_each_entry(m, list_head, head) { 6750 current_refresh = drm_mode_vrefresh(m); 6751 6752 if (m->hdisplay == m_pref->hdisplay && 6753 m->vdisplay == m_pref->vdisplay && 6754 highest_refresh < current_refresh) { 6755 highest_refresh = current_refresh; 6756 m_pref = m; 6757 } 6758 } 6759 6760 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 6761 return m_pref; 6762 } 6763 6764 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 6765 struct amdgpu_dm_connector *aconnector) 6766 { 6767 struct drm_display_mode *high_mode; 6768 int timing_diff; 6769 6770 high_mode = get_highest_refresh_rate_mode(aconnector, false); 6771 if (!high_mode || !mode) 6772 return false; 6773 6774 timing_diff = high_mode->vtotal - mode->vtotal; 6775 6776 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 6777 high_mode->hdisplay != mode->hdisplay || 6778 high_mode->vdisplay != mode->vdisplay || 6779 high_mode->hsync_start != mode->hsync_start || 6780 high_mode->hsync_end != mode->hsync_end || 6781 high_mode->htotal != mode->htotal || 6782 high_mode->hskew != mode->hskew || 6783 high_mode->vscan != mode->vscan || 6784 high_mode->vsync_start - mode->vsync_start != timing_diff || 6785 high_mode->vsync_end - mode->vsync_end != timing_diff) 6786 return false; 6787 else 6788 return true; 6789 } 6790 6791 #if defined(CONFIG_DRM_AMD_DC_FP) 6792 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 6793 struct dc_sink *sink, struct dc_stream_state *stream, 6794 struct dsc_dec_dpcd_caps *dsc_caps) 6795 { 6796 stream->timing.flags.DSC = 0; 6797 dsc_caps->is_dsc_supported = false; 6798 6799 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 6800 sink->sink_signal == SIGNAL_TYPE_EDP)) { 6801 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 6802 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 6803 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 6804 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 6805 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 6806 dsc_caps); 6807 } 6808 } 6809 6810 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 6811 struct dc_sink *sink, struct dc_stream_state *stream, 6812 struct dsc_dec_dpcd_caps *dsc_caps, 6813 uint32_t max_dsc_target_bpp_limit_override) 6814 { 6815 const struct dc_link_settings *verified_link_cap = NULL; 6816 u32 link_bw_in_kbps; 6817 u32 edp_min_bpp_x16, edp_max_bpp_x16; 6818 struct dc *dc = sink->ctx->dc; 6819 struct dc_dsc_bw_range bw_range = {0}; 6820 struct dc_dsc_config dsc_cfg = {0}; 6821 struct dc_dsc_config_options dsc_options = {0}; 6822 6823 dc_dsc_get_default_config_option(dc, &dsc_options); 6824 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6825 6826 verified_link_cap = dc_link_get_link_cap(stream->link); 6827 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 6828 edp_min_bpp_x16 = 8 * 16; 6829 edp_max_bpp_x16 = 8 * 16; 6830 6831 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 6832 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 6833 6834 if (edp_max_bpp_x16 < edp_min_bpp_x16) 6835 edp_min_bpp_x16 = edp_max_bpp_x16; 6836 6837 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 6838 dc->debug.dsc_min_slice_height_override, 6839 edp_min_bpp_x16, edp_max_bpp_x16, 6840 dsc_caps, 6841 &stream->timing, 6842 dc_link_get_highest_encoding_format(aconnector->dc_link), 6843 &bw_range)) { 6844 6845 if (bw_range.max_kbps < link_bw_in_kbps) { 6846 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6847 dsc_caps, 6848 &dsc_options, 6849 0, 6850 &stream->timing, 6851 dc_link_get_highest_encoding_format(aconnector->dc_link), 6852 &dsc_cfg)) { 6853 stream->timing.dsc_cfg = dsc_cfg; 6854 stream->timing.flags.DSC = 1; 6855 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 6856 } 6857 return; 6858 } 6859 } 6860 6861 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6862 dsc_caps, 6863 &dsc_options, 6864 link_bw_in_kbps, 6865 &stream->timing, 6866 dc_link_get_highest_encoding_format(aconnector->dc_link), 6867 &dsc_cfg)) { 6868 stream->timing.dsc_cfg = dsc_cfg; 6869 stream->timing.flags.DSC = 1; 6870 } 6871 } 6872 6873 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 6874 struct dc_sink *sink, struct dc_stream_state *stream, 6875 struct dsc_dec_dpcd_caps *dsc_caps) 6876 { 6877 struct drm_connector *drm_connector = &aconnector->base; 6878 u32 link_bandwidth_kbps; 6879 struct dc *dc = sink->ctx->dc; 6880 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 6881 u32 dsc_max_supported_bw_in_kbps; 6882 u32 max_dsc_target_bpp_limit_override = 6883 drm_connector->display_info.max_dsc_bpp; 6884 struct dc_dsc_config_options dsc_options = {0}; 6885 6886 dc_dsc_get_default_config_option(dc, &dsc_options); 6887 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6888 6889 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 6890 dc_link_get_link_cap(aconnector->dc_link)); 6891 6892 /* Set DSC policy according to dsc_clock_en */ 6893 dc_dsc_policy_set_enable_dsc_when_not_needed( 6894 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 6895 6896 if (sink->sink_signal == SIGNAL_TYPE_EDP && 6897 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 6898 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 6899 6900 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 6901 6902 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6903 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 6904 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6905 dsc_caps, 6906 &dsc_options, 6907 link_bandwidth_kbps, 6908 &stream->timing, 6909 dc_link_get_highest_encoding_format(aconnector->dc_link), 6910 &stream->timing.dsc_cfg)) { 6911 stream->timing.flags.DSC = 1; 6912 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n", 6913 __func__, drm_connector->name); 6914 } 6915 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 6916 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 6917 dc_link_get_highest_encoding_format(aconnector->dc_link)); 6918 max_supported_bw_in_kbps = link_bandwidth_kbps; 6919 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 6920 6921 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 6922 max_supported_bw_in_kbps > 0 && 6923 dsc_max_supported_bw_in_kbps > 0) 6924 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6925 dsc_caps, 6926 &dsc_options, 6927 dsc_max_supported_bw_in_kbps, 6928 &stream->timing, 6929 dc_link_get_highest_encoding_format(aconnector->dc_link), 6930 &stream->timing.dsc_cfg)) { 6931 stream->timing.flags.DSC = 1; 6932 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n", 6933 __func__, drm_connector->name); 6934 } 6935 } 6936 } 6937 6938 /* Overwrite the stream flag if DSC is enabled through debugfs */ 6939 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 6940 stream->timing.flags.DSC = 1; 6941 6942 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 6943 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 6944 6945 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 6946 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 6947 6948 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6949 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6950 } 6951 #endif 6952 6953 static struct dc_stream_state * 6954 create_stream_for_sink(struct drm_connector *connector, 6955 const struct drm_display_mode *drm_mode, 6956 const struct dm_connector_state *dm_state, 6957 const struct dc_stream_state *old_stream, 6958 int requested_bpc) 6959 { 6960 struct drm_device *dev = connector->dev; 6961 struct amdgpu_dm_connector *aconnector = NULL; 6962 struct drm_display_mode *preferred_mode = NULL; 6963 const struct drm_connector_state *con_state = &dm_state->base; 6964 struct dc_stream_state *stream = NULL; 6965 struct drm_display_mode mode; 6966 struct drm_display_mode saved_mode; 6967 struct drm_display_mode *freesync_mode = NULL; 6968 bool native_mode_found = false; 6969 bool recalculate_timing = false; 6970 bool scale = dm_state->scaling != RMX_OFF; 6971 int mode_refresh; 6972 int preferred_refresh = 0; 6973 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6974 #if defined(CONFIG_DRM_AMD_DC_FP) 6975 struct dsc_dec_dpcd_caps dsc_caps; 6976 #endif 6977 struct dc_link *link = NULL; 6978 struct dc_sink *sink = NULL; 6979 6980 drm_mode_init(&mode, drm_mode); 6981 memset(&saved_mode, 0, sizeof(saved_mode)); 6982 6983 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) { 6984 aconnector = NULL; 6985 aconnector = to_amdgpu_dm_connector(connector); 6986 link = aconnector->dc_link; 6987 } else { 6988 struct drm_writeback_connector *wbcon = NULL; 6989 struct amdgpu_dm_wb_connector *dm_wbcon = NULL; 6990 6991 wbcon = drm_connector_to_writeback(connector); 6992 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon); 6993 link = dm_wbcon->link; 6994 } 6995 6996 if (!aconnector || !aconnector->dc_sink) { 6997 sink = create_fake_sink(dev, link); 6998 if (!sink) 6999 return stream; 7000 7001 } else { 7002 sink = aconnector->dc_sink; 7003 dc_sink_retain(sink); 7004 } 7005 7006 stream = dc_create_stream_for_sink(sink); 7007 7008 if (stream == NULL) { 7009 drm_err(dev, "Failed to create stream for sink!\n"); 7010 goto finish; 7011 } 7012 7013 /* We leave this NULL for writeback connectors */ 7014 stream->dm_stream_context = aconnector; 7015 7016 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 7017 connector->display_info.hdmi.scdc.scrambling.low_rates; 7018 7019 list_for_each_entry(preferred_mode, &connector->modes, head) { 7020 /* Search for preferred mode */ 7021 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 7022 native_mode_found = true; 7023 break; 7024 } 7025 } 7026 if (!native_mode_found) 7027 preferred_mode = list_first_entry_or_null( 7028 &connector->modes, 7029 struct drm_display_mode, 7030 head); 7031 7032 mode_refresh = drm_mode_vrefresh(&mode); 7033 7034 if (preferred_mode == NULL) { 7035 /* 7036 * This may not be an error, the use case is when we have no 7037 * usermode calls to reset and set mode upon hotplug. In this 7038 * case, we call set mode ourselves to restore the previous mode 7039 * and the modelist may not be filled in time. 7040 */ 7041 drm_dbg_driver(dev, "No preferred mode found\n"); 7042 } else if (aconnector) { 7043 recalculate_timing = amdgpu_freesync_vid_mode && 7044 is_freesync_video_mode(&mode, aconnector); 7045 if (recalculate_timing) { 7046 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 7047 drm_mode_copy(&saved_mode, &mode); 7048 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 7049 drm_mode_copy(&mode, freesync_mode); 7050 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 7051 } else { 7052 decide_crtc_timing_for_drm_display_mode( 7053 &mode, preferred_mode, scale); 7054 7055 preferred_refresh = drm_mode_vrefresh(preferred_mode); 7056 } 7057 } 7058 7059 if (recalculate_timing) 7060 drm_mode_set_crtcinfo(&saved_mode, 0); 7061 7062 /* 7063 * If scaling is enabled and refresh rate didn't change 7064 * we copy the vic and polarities of the old timings 7065 */ 7066 if (!scale || mode_refresh != preferred_refresh) 7067 fill_stream_properties_from_drm_display_mode( 7068 stream, &mode, connector, con_state, NULL, 7069 requested_bpc); 7070 else 7071 fill_stream_properties_from_drm_display_mode( 7072 stream, &mode, connector, con_state, old_stream, 7073 requested_bpc); 7074 7075 /* The rest isn't needed for writeback connectors */ 7076 if (!aconnector) 7077 goto finish; 7078 7079 if (aconnector->timing_changed) { 7080 drm_dbg(aconnector->base.dev, 7081 "overriding timing for automated test, bpc %d, changing to %d\n", 7082 stream->timing.display_color_depth, 7083 aconnector->timing_requested->display_color_depth); 7084 stream->timing = *aconnector->timing_requested; 7085 } 7086 7087 #if defined(CONFIG_DRM_AMD_DC_FP) 7088 /* SST DSC determination policy */ 7089 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 7090 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 7091 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 7092 #endif 7093 7094 update_stream_scaling_settings(&mode, dm_state, stream); 7095 7096 fill_audio_info( 7097 &stream->audio_info, 7098 connector, 7099 sink); 7100 7101 update_stream_signal(stream, sink); 7102 7103 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 7104 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 7105 7106 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 7107 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 7108 stream->signal == SIGNAL_TYPE_EDP) { 7109 const struct dc_edid_caps *edid_caps; 7110 unsigned int disable_colorimetry = 0; 7111 7112 if (aconnector->dc_sink) { 7113 edid_caps = &aconnector->dc_sink->edid_caps; 7114 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry; 7115 } 7116 7117 // 7118 // should decide stream support vsc sdp colorimetry capability 7119 // before building vsc info packet 7120 // 7121 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 7122 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED && 7123 !disable_colorimetry; 7124 7125 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22) 7126 tf = TRANSFER_FUNC_GAMMA_22; 7127 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 7128 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 7129 7130 } 7131 finish: 7132 dc_sink_release(sink); 7133 7134 return stream; 7135 } 7136 7137 static enum drm_connector_status 7138 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 7139 { 7140 bool connected; 7141 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7142 7143 /* 7144 * Notes: 7145 * 1. This interface is NOT called in context of HPD irq. 7146 * 2. This interface *is called* in context of user-mode ioctl. Which 7147 * makes it a bad place for *any* MST-related activity. 7148 */ 7149 7150 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 7151 !aconnector->fake_enable) 7152 connected = (aconnector->dc_sink != NULL); 7153 else 7154 connected = (aconnector->base.force == DRM_FORCE_ON || 7155 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 7156 7157 update_subconnector_property(aconnector); 7158 7159 return (connected ? connector_status_connected : 7160 connector_status_disconnected); 7161 } 7162 7163 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 7164 struct drm_connector_state *connector_state, 7165 struct drm_property *property, 7166 uint64_t val) 7167 { 7168 struct drm_device *dev = connector->dev; 7169 struct amdgpu_device *adev = drm_to_adev(dev); 7170 struct dm_connector_state *dm_old_state = 7171 to_dm_connector_state(connector->state); 7172 struct dm_connector_state *dm_new_state = 7173 to_dm_connector_state(connector_state); 7174 7175 int ret = -EINVAL; 7176 7177 if (property == dev->mode_config.scaling_mode_property) { 7178 enum amdgpu_rmx_type rmx_type; 7179 7180 switch (val) { 7181 case DRM_MODE_SCALE_CENTER: 7182 rmx_type = RMX_CENTER; 7183 break; 7184 case DRM_MODE_SCALE_ASPECT: 7185 rmx_type = RMX_ASPECT; 7186 break; 7187 case DRM_MODE_SCALE_FULLSCREEN: 7188 rmx_type = RMX_FULL; 7189 break; 7190 case DRM_MODE_SCALE_NONE: 7191 default: 7192 rmx_type = RMX_OFF; 7193 break; 7194 } 7195 7196 if (dm_old_state->scaling == rmx_type) 7197 return 0; 7198 7199 dm_new_state->scaling = rmx_type; 7200 ret = 0; 7201 } else if (property == adev->mode_info.underscan_hborder_property) { 7202 dm_new_state->underscan_hborder = val; 7203 ret = 0; 7204 } else if (property == adev->mode_info.underscan_vborder_property) { 7205 dm_new_state->underscan_vborder = val; 7206 ret = 0; 7207 } else if (property == adev->mode_info.underscan_property) { 7208 dm_new_state->underscan_enable = val; 7209 ret = 0; 7210 } 7211 7212 return ret; 7213 } 7214 7215 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 7216 const struct drm_connector_state *state, 7217 struct drm_property *property, 7218 uint64_t *val) 7219 { 7220 struct drm_device *dev = connector->dev; 7221 struct amdgpu_device *adev = drm_to_adev(dev); 7222 struct dm_connector_state *dm_state = 7223 to_dm_connector_state(state); 7224 int ret = -EINVAL; 7225 7226 if (property == dev->mode_config.scaling_mode_property) { 7227 switch (dm_state->scaling) { 7228 case RMX_CENTER: 7229 *val = DRM_MODE_SCALE_CENTER; 7230 break; 7231 case RMX_ASPECT: 7232 *val = DRM_MODE_SCALE_ASPECT; 7233 break; 7234 case RMX_FULL: 7235 *val = DRM_MODE_SCALE_FULLSCREEN; 7236 break; 7237 case RMX_OFF: 7238 default: 7239 *val = DRM_MODE_SCALE_NONE; 7240 break; 7241 } 7242 ret = 0; 7243 } else if (property == adev->mode_info.underscan_hborder_property) { 7244 *val = dm_state->underscan_hborder; 7245 ret = 0; 7246 } else if (property == adev->mode_info.underscan_vborder_property) { 7247 *val = dm_state->underscan_vborder; 7248 ret = 0; 7249 } else if (property == adev->mode_info.underscan_property) { 7250 *val = dm_state->underscan_enable; 7251 ret = 0; 7252 } 7253 7254 return ret; 7255 } 7256 7257 /** 7258 * DOC: panel power savings 7259 * 7260 * The display manager allows you to set your desired **panel power savings** 7261 * level (between 0-4, with 0 representing off), e.g. using the following:: 7262 * 7263 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings 7264 * 7265 * Modifying this value can have implications on color accuracy, so tread 7266 * carefully. 7267 */ 7268 7269 static ssize_t panel_power_savings_show(struct device *device, 7270 struct device_attribute *attr, 7271 char *buf) 7272 { 7273 struct drm_connector *connector = dev_get_drvdata(device); 7274 struct drm_device *dev = connector->dev; 7275 u8 val; 7276 7277 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7278 val = to_dm_connector_state(connector->state)->abm_level == 7279 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 : 7280 to_dm_connector_state(connector->state)->abm_level; 7281 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7282 7283 return sysfs_emit(buf, "%u\n", val); 7284 } 7285 7286 static ssize_t panel_power_savings_store(struct device *device, 7287 struct device_attribute *attr, 7288 const char *buf, size_t count) 7289 { 7290 struct drm_connector *connector = dev_get_drvdata(device); 7291 struct drm_device *dev = connector->dev; 7292 long val; 7293 int ret; 7294 7295 ret = kstrtol(buf, 0, &val); 7296 7297 if (ret) 7298 return ret; 7299 7300 if (val < 0 || val > 4) 7301 return -EINVAL; 7302 7303 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7304 to_dm_connector_state(connector->state)->abm_level = val ?: 7305 ABM_LEVEL_IMMEDIATE_DISABLE; 7306 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7307 7308 drm_kms_helper_hotplug_event(dev); 7309 7310 return count; 7311 } 7312 7313 static DEVICE_ATTR_RW(panel_power_savings); 7314 7315 static struct attribute *amdgpu_attrs[] = { 7316 &dev_attr_panel_power_savings.attr, 7317 NULL 7318 }; 7319 7320 static const struct attribute_group amdgpu_group = { 7321 .name = "amdgpu", 7322 .attrs = amdgpu_attrs 7323 }; 7324 7325 static bool 7326 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector) 7327 { 7328 if (amdgpu_dm_abm_level >= 0) 7329 return false; 7330 7331 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP) 7332 return false; 7333 7334 /* check for OLED panels */ 7335 if (amdgpu_dm_connector->bl_idx >= 0) { 7336 struct drm_device *drm = amdgpu_dm_connector->base.dev; 7337 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 7338 struct amdgpu_dm_backlight_caps *caps; 7339 7340 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx]; 7341 if (caps->aux_support) 7342 return false; 7343 } 7344 7345 return true; 7346 } 7347 7348 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 7349 { 7350 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 7351 7352 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) 7353 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group); 7354 7355 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier); 7356 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 7357 } 7358 7359 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 7360 { 7361 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7362 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7363 struct amdgpu_display_manager *dm = &adev->dm; 7364 7365 /* 7366 * Call only if mst_mgr was initialized before since it's not done 7367 * for all connector types. 7368 */ 7369 if (aconnector->mst_mgr.dev) 7370 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 7371 7372 if (aconnector->bl_idx != -1) { 7373 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 7374 dm->backlight_dev[aconnector->bl_idx] = NULL; 7375 } 7376 7377 if (aconnector->dc_em_sink) 7378 dc_sink_release(aconnector->dc_em_sink); 7379 aconnector->dc_em_sink = NULL; 7380 if (aconnector->dc_sink) 7381 dc_sink_release(aconnector->dc_sink); 7382 aconnector->dc_sink = NULL; 7383 7384 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 7385 drm_connector_unregister(connector); 7386 drm_connector_cleanup(connector); 7387 if (aconnector->i2c) { 7388 i2c_del_adapter(&aconnector->i2c->base); 7389 kfree(aconnector->i2c); 7390 } 7391 kfree(aconnector->dm_dp_aux.aux.name); 7392 7393 kfree(connector); 7394 } 7395 7396 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 7397 { 7398 struct dm_connector_state *state = 7399 to_dm_connector_state(connector->state); 7400 7401 if (connector->state) 7402 __drm_atomic_helper_connector_destroy_state(connector->state); 7403 7404 kfree(state); 7405 7406 state = kzalloc(sizeof(*state), GFP_KERNEL); 7407 7408 if (state) { 7409 state->scaling = RMX_OFF; 7410 state->underscan_enable = false; 7411 state->underscan_hborder = 0; 7412 state->underscan_vborder = 0; 7413 state->base.max_requested_bpc = 8; 7414 state->vcpi_slots = 0; 7415 state->pbn = 0; 7416 7417 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 7418 if (amdgpu_dm_abm_level <= 0) 7419 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7420 else 7421 state->abm_level = amdgpu_dm_abm_level; 7422 } 7423 7424 __drm_atomic_helper_connector_reset(connector, &state->base); 7425 } 7426 } 7427 7428 struct drm_connector_state * 7429 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 7430 { 7431 struct dm_connector_state *state = 7432 to_dm_connector_state(connector->state); 7433 7434 struct dm_connector_state *new_state = 7435 kmemdup(state, sizeof(*state), GFP_KERNEL); 7436 7437 if (!new_state) 7438 return NULL; 7439 7440 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 7441 7442 new_state->freesync_capable = state->freesync_capable; 7443 new_state->abm_level = state->abm_level; 7444 new_state->scaling = state->scaling; 7445 new_state->underscan_enable = state->underscan_enable; 7446 new_state->underscan_hborder = state->underscan_hborder; 7447 new_state->underscan_vborder = state->underscan_vborder; 7448 new_state->vcpi_slots = state->vcpi_slots; 7449 new_state->pbn = state->pbn; 7450 return &new_state->base; 7451 } 7452 7453 static int 7454 amdgpu_dm_connector_late_register(struct drm_connector *connector) 7455 { 7456 struct amdgpu_dm_connector *amdgpu_dm_connector = 7457 to_amdgpu_dm_connector(connector); 7458 int r; 7459 7460 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) { 7461 r = sysfs_create_group(&connector->kdev->kobj, 7462 &amdgpu_group); 7463 if (r) 7464 return r; 7465 } 7466 7467 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 7468 7469 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 7470 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 7471 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 7472 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 7473 if (r) 7474 return r; 7475 } 7476 7477 #if defined(CONFIG_DEBUG_FS) 7478 connector_debugfs_init(amdgpu_dm_connector); 7479 #endif 7480 7481 return 0; 7482 } 7483 7484 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 7485 { 7486 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7487 struct dc_link *dc_link = aconnector->dc_link; 7488 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 7489 const struct drm_edid *drm_edid; 7490 struct i2c_adapter *ddc; 7491 struct drm_device *dev = connector->dev; 7492 7493 if (dc_link && dc_link->aux_mode) 7494 ddc = &aconnector->dm_dp_aux.aux.ddc; 7495 else 7496 ddc = &aconnector->i2c->base; 7497 7498 drm_edid = drm_edid_read_ddc(connector, ddc); 7499 drm_edid_connector_update(connector, drm_edid); 7500 if (!drm_edid) { 7501 drm_err(dev, "No EDID found on connector: %s.\n", connector->name); 7502 return; 7503 } 7504 7505 aconnector->drm_edid = drm_edid; 7506 /* Update emulated (virtual) sink's EDID */ 7507 if (dc_em_sink && dc_link) { 7508 // FIXME: Get rid of drm_edid_raw() 7509 const struct edid *edid = drm_edid_raw(drm_edid); 7510 7511 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 7512 memmove(dc_em_sink->dc_edid.raw_edid, edid, 7513 (edid->extensions + 1) * EDID_LENGTH); 7514 dm_helpers_parse_edid_caps( 7515 dc_link, 7516 &dc_em_sink->dc_edid, 7517 &dc_em_sink->edid_caps); 7518 } 7519 } 7520 7521 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 7522 .reset = amdgpu_dm_connector_funcs_reset, 7523 .detect = amdgpu_dm_connector_detect, 7524 .fill_modes = drm_helper_probe_single_connector_modes, 7525 .destroy = amdgpu_dm_connector_destroy, 7526 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 7527 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 7528 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 7529 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 7530 .late_register = amdgpu_dm_connector_late_register, 7531 .early_unregister = amdgpu_dm_connector_unregister, 7532 .force = amdgpu_dm_connector_funcs_force 7533 }; 7534 7535 static int get_modes(struct drm_connector *connector) 7536 { 7537 return amdgpu_dm_connector_get_modes(connector); 7538 } 7539 7540 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 7541 { 7542 struct drm_connector *connector = &aconnector->base; 7543 struct dc_link *dc_link = aconnector->dc_link; 7544 struct dc_sink_init_data init_params = { 7545 .link = aconnector->dc_link, 7546 .sink_signal = SIGNAL_TYPE_VIRTUAL 7547 }; 7548 const struct drm_edid *drm_edid; 7549 const struct edid *edid; 7550 struct i2c_adapter *ddc; 7551 7552 if (dc_link && dc_link->aux_mode) 7553 ddc = &aconnector->dm_dp_aux.aux.ddc; 7554 else 7555 ddc = &aconnector->i2c->base; 7556 7557 drm_edid = drm_edid_read_ddc(connector, ddc); 7558 drm_edid_connector_update(connector, drm_edid); 7559 if (!drm_edid) { 7560 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name); 7561 return; 7562 } 7563 7564 if (connector->display_info.is_hdmi) 7565 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A; 7566 7567 aconnector->drm_edid = drm_edid; 7568 7569 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 7570 aconnector->dc_em_sink = dc_link_add_remote_sink( 7571 aconnector->dc_link, 7572 (uint8_t *)edid, 7573 (edid->extensions + 1) * EDID_LENGTH, 7574 &init_params); 7575 7576 if (aconnector->base.force == DRM_FORCE_ON) { 7577 aconnector->dc_sink = aconnector->dc_link->local_sink ? 7578 aconnector->dc_link->local_sink : 7579 aconnector->dc_em_sink; 7580 if (aconnector->dc_sink) 7581 dc_sink_retain(aconnector->dc_sink); 7582 } 7583 } 7584 7585 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 7586 { 7587 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 7588 7589 /* 7590 * In case of headless boot with force on for DP managed connector 7591 * Those settings have to be != 0 to get initial modeset 7592 */ 7593 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7594 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 7595 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 7596 } 7597 7598 create_eml_sink(aconnector); 7599 } 7600 7601 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 7602 struct dc_stream_state *stream) 7603 { 7604 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 7605 struct dc_plane_state *dc_plane_state = NULL; 7606 struct dc_state *dc_state = NULL; 7607 7608 if (!stream) 7609 goto cleanup; 7610 7611 dc_plane_state = dc_create_plane_state(dc); 7612 if (!dc_plane_state) 7613 goto cleanup; 7614 7615 dc_state = dc_state_create(dc, NULL); 7616 if (!dc_state) 7617 goto cleanup; 7618 7619 /* populate stream to plane */ 7620 dc_plane_state->src_rect.height = stream->src.height; 7621 dc_plane_state->src_rect.width = stream->src.width; 7622 dc_plane_state->dst_rect.height = stream->src.height; 7623 dc_plane_state->dst_rect.width = stream->src.width; 7624 dc_plane_state->clip_rect.height = stream->src.height; 7625 dc_plane_state->clip_rect.width = stream->src.width; 7626 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 7627 dc_plane_state->plane_size.surface_size.height = stream->src.height; 7628 dc_plane_state->plane_size.surface_size.width = stream->src.width; 7629 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 7630 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 7631 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 7632 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 7633 dc_plane_state->rotation = ROTATION_ANGLE_0; 7634 dc_plane_state->is_tiling_rotated = false; 7635 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 7636 7637 dc_result = dc_validate_stream(dc, stream); 7638 if (dc_result == DC_OK) 7639 dc_result = dc_validate_plane(dc, dc_plane_state); 7640 7641 if (dc_result == DC_OK) 7642 dc_result = dc_state_add_stream(dc, dc_state, stream); 7643 7644 if (dc_result == DC_OK && !dc_state_add_plane( 7645 dc, 7646 stream, 7647 dc_plane_state, 7648 dc_state)) 7649 dc_result = DC_FAIL_ATTACH_SURFACES; 7650 7651 if (dc_result == DC_OK) 7652 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY); 7653 7654 cleanup: 7655 if (dc_state) 7656 dc_state_release(dc_state); 7657 7658 if (dc_plane_state) 7659 dc_plane_state_release(dc_plane_state); 7660 7661 return dc_result; 7662 } 7663 7664 struct dc_stream_state * 7665 create_validate_stream_for_sink(struct drm_connector *connector, 7666 const struct drm_display_mode *drm_mode, 7667 const struct dm_connector_state *dm_state, 7668 const struct dc_stream_state *old_stream) 7669 { 7670 struct amdgpu_dm_connector *aconnector = NULL; 7671 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7672 struct dc_stream_state *stream; 7673 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 7674 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 7675 enum dc_status dc_result = DC_OK; 7676 uint8_t bpc_limit = 6; 7677 7678 if (!dm_state) 7679 return NULL; 7680 7681 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 7682 aconnector = to_amdgpu_dm_connector(connector); 7683 7684 if (aconnector && 7685 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A || 7686 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)) 7687 bpc_limit = 8; 7688 7689 do { 7690 stream = create_stream_for_sink(connector, drm_mode, 7691 dm_state, old_stream, 7692 requested_bpc); 7693 if (stream == NULL) { 7694 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n"); 7695 break; 7696 } 7697 7698 dc_result = dc_validate_stream(adev->dm.dc, stream); 7699 7700 if (!aconnector) /* writeback connector */ 7701 return stream; 7702 7703 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 7704 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 7705 7706 if (dc_result == DC_OK) 7707 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 7708 7709 if (dc_result != DC_OK) { 7710 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n", 7711 drm_mode->hdisplay, 7712 drm_mode->vdisplay, 7713 drm_mode->clock, 7714 dc_pixel_encoding_to_str(stream->timing.pixel_encoding), 7715 dc_color_depth_to_str(stream->timing.display_color_depth), 7716 dc_status_to_str(dc_result)); 7717 7718 dc_stream_release(stream); 7719 stream = NULL; 7720 requested_bpc -= 2; /* lower bpc to retry validation */ 7721 } 7722 7723 } while (stream == NULL && requested_bpc >= bpc_limit); 7724 7725 if ((dc_result == DC_FAIL_ENC_VALIDATE || 7726 dc_result == DC_EXCEED_DONGLE_CAP) && 7727 !aconnector->force_yuv420_output) { 7728 DRM_DEBUG_KMS("%s:%d Retry forcing yuv420 encoding\n", 7729 __func__, __LINE__); 7730 7731 aconnector->force_yuv420_output = true; 7732 stream = create_validate_stream_for_sink(connector, drm_mode, 7733 dm_state, old_stream); 7734 aconnector->force_yuv420_output = false; 7735 } 7736 7737 return stream; 7738 } 7739 7740 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 7741 const struct drm_display_mode *mode) 7742 { 7743 int result = MODE_ERROR; 7744 struct dc_sink *dc_sink; 7745 struct drm_display_mode *test_mode; 7746 /* TODO: Unhardcode stream count */ 7747 struct dc_stream_state *stream; 7748 /* we always have an amdgpu_dm_connector here since we got 7749 * here via the amdgpu_dm_connector_helper_funcs 7750 */ 7751 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7752 7753 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 7754 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 7755 return result; 7756 7757 /* 7758 * Only run this the first time mode_valid is called to initilialize 7759 * EDID mgmt 7760 */ 7761 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 7762 !aconnector->dc_em_sink) 7763 handle_edid_mgmt(aconnector); 7764 7765 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 7766 7767 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 7768 aconnector->base.force != DRM_FORCE_ON) { 7769 drm_err(connector->dev, "dc_sink is NULL!\n"); 7770 goto fail; 7771 } 7772 7773 test_mode = drm_mode_duplicate(connector->dev, mode); 7774 if (!test_mode) 7775 goto fail; 7776 7777 drm_mode_set_crtcinfo(test_mode, 0); 7778 7779 stream = create_validate_stream_for_sink(connector, test_mode, 7780 to_dm_connector_state(connector->state), 7781 NULL); 7782 drm_mode_destroy(connector->dev, test_mode); 7783 if (stream) { 7784 dc_stream_release(stream); 7785 result = MODE_OK; 7786 } 7787 7788 fail: 7789 /* TODO: error handling*/ 7790 return result; 7791 } 7792 7793 static int fill_hdr_info_packet(const struct drm_connector_state *state, 7794 struct dc_info_packet *out) 7795 { 7796 struct hdmi_drm_infoframe frame; 7797 unsigned char buf[30]; /* 26 + 4 */ 7798 ssize_t len; 7799 int ret, i; 7800 7801 memset(out, 0, sizeof(*out)); 7802 7803 if (!state->hdr_output_metadata) 7804 return 0; 7805 7806 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 7807 if (ret) 7808 return ret; 7809 7810 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 7811 if (len < 0) 7812 return (int)len; 7813 7814 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 7815 if (len != 30) 7816 return -EINVAL; 7817 7818 /* Prepare the infopacket for DC. */ 7819 switch (state->connector->connector_type) { 7820 case DRM_MODE_CONNECTOR_HDMIA: 7821 out->hb0 = 0x87; /* type */ 7822 out->hb1 = 0x01; /* version */ 7823 out->hb2 = 0x1A; /* length */ 7824 out->sb[0] = buf[3]; /* checksum */ 7825 i = 1; 7826 break; 7827 7828 case DRM_MODE_CONNECTOR_DisplayPort: 7829 case DRM_MODE_CONNECTOR_eDP: 7830 out->hb0 = 0x00; /* sdp id, zero */ 7831 out->hb1 = 0x87; /* type */ 7832 out->hb2 = 0x1D; /* payload len - 1 */ 7833 out->hb3 = (0x13 << 2); /* sdp version */ 7834 out->sb[0] = 0x01; /* version */ 7835 out->sb[1] = 0x1A; /* length */ 7836 i = 2; 7837 break; 7838 7839 default: 7840 return -EINVAL; 7841 } 7842 7843 memcpy(&out->sb[i], &buf[4], 26); 7844 out->valid = true; 7845 7846 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 7847 sizeof(out->sb), false); 7848 7849 return 0; 7850 } 7851 7852 static int 7853 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 7854 struct drm_atomic_state *state) 7855 { 7856 struct drm_connector_state *new_con_state = 7857 drm_atomic_get_new_connector_state(state, conn); 7858 struct drm_connector_state *old_con_state = 7859 drm_atomic_get_old_connector_state(state, conn); 7860 struct drm_crtc *crtc = new_con_state->crtc; 7861 struct drm_crtc_state *new_crtc_state; 7862 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 7863 int ret; 7864 7865 if (WARN_ON(unlikely(!old_con_state || !new_con_state))) 7866 return -EINVAL; 7867 7868 trace_amdgpu_dm_connector_atomic_check(new_con_state); 7869 7870 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 7871 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 7872 if (ret < 0) 7873 return ret; 7874 } 7875 7876 if (!crtc) 7877 return 0; 7878 7879 if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) { 7880 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7881 if (IS_ERR(new_crtc_state)) 7882 return PTR_ERR(new_crtc_state); 7883 7884 new_crtc_state->mode_changed = true; 7885 } 7886 7887 if (new_con_state->colorspace != old_con_state->colorspace) { 7888 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7889 if (IS_ERR(new_crtc_state)) 7890 return PTR_ERR(new_crtc_state); 7891 7892 new_crtc_state->mode_changed = true; 7893 } 7894 7895 if (new_con_state->content_type != old_con_state->content_type) { 7896 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7897 if (IS_ERR(new_crtc_state)) 7898 return PTR_ERR(new_crtc_state); 7899 7900 new_crtc_state->mode_changed = true; 7901 } 7902 7903 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 7904 struct dc_info_packet hdr_infopacket; 7905 7906 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 7907 if (ret) 7908 return ret; 7909 7910 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7911 if (IS_ERR(new_crtc_state)) 7912 return PTR_ERR(new_crtc_state); 7913 7914 /* 7915 * DC considers the stream backends changed if the 7916 * static metadata changes. Forcing the modeset also 7917 * gives a simple way for userspace to switch from 7918 * 8bpc to 10bpc when setting the metadata to enter 7919 * or exit HDR. 7920 * 7921 * Changing the static metadata after it's been 7922 * set is permissible, however. So only force a 7923 * modeset if we're entering or exiting HDR. 7924 */ 7925 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 7926 !old_con_state->hdr_output_metadata || 7927 !new_con_state->hdr_output_metadata; 7928 } 7929 7930 return 0; 7931 } 7932 7933 static const struct drm_connector_helper_funcs 7934 amdgpu_dm_connector_helper_funcs = { 7935 /* 7936 * If hotplugging a second bigger display in FB Con mode, bigger resolution 7937 * modes will be filtered by drm_mode_validate_size(), and those modes 7938 * are missing after user start lightdm. So we need to renew modes list. 7939 * in get_modes call back, not just return the modes count 7940 */ 7941 .get_modes = get_modes, 7942 .mode_valid = amdgpu_dm_connector_mode_valid, 7943 .atomic_check = amdgpu_dm_connector_atomic_check, 7944 }; 7945 7946 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 7947 { 7948 7949 } 7950 7951 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 7952 { 7953 switch (display_color_depth) { 7954 case COLOR_DEPTH_666: 7955 return 6; 7956 case COLOR_DEPTH_888: 7957 return 8; 7958 case COLOR_DEPTH_101010: 7959 return 10; 7960 case COLOR_DEPTH_121212: 7961 return 12; 7962 case COLOR_DEPTH_141414: 7963 return 14; 7964 case COLOR_DEPTH_161616: 7965 return 16; 7966 default: 7967 break; 7968 } 7969 return 0; 7970 } 7971 7972 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 7973 struct drm_crtc_state *crtc_state, 7974 struct drm_connector_state *conn_state) 7975 { 7976 struct drm_atomic_state *state = crtc_state->state; 7977 struct drm_connector *connector = conn_state->connector; 7978 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7979 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 7980 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 7981 struct drm_dp_mst_topology_mgr *mst_mgr; 7982 struct drm_dp_mst_port *mst_port; 7983 struct drm_dp_mst_topology_state *mst_state; 7984 enum dc_color_depth color_depth; 7985 int clock, bpp = 0; 7986 bool is_y420 = false; 7987 7988 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) || 7989 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) { 7990 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7991 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7992 enum drm_mode_status result; 7993 7994 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode); 7995 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) { 7996 drm_dbg_driver(encoder->dev, 7997 "mode %dx%d@%dHz is not native, enabling scaling\n", 7998 adjusted_mode->hdisplay, adjusted_mode->vdisplay, 7999 drm_mode_vrefresh(adjusted_mode)); 8000 dm_new_connector_state->scaling = RMX_FULL; 8001 } 8002 return 0; 8003 } 8004 8005 if (!aconnector->mst_output_port) 8006 return 0; 8007 8008 mst_port = aconnector->mst_output_port; 8009 mst_mgr = &aconnector->mst_root->mst_mgr; 8010 8011 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 8012 return 0; 8013 8014 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 8015 if (IS_ERR(mst_state)) 8016 return PTR_ERR(mst_state); 8017 8018 mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 8019 8020 if (!state->duplicated) { 8021 int max_bpc = conn_state->max_requested_bpc; 8022 8023 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 8024 aconnector->force_yuv420_output; 8025 color_depth = convert_color_depth_from_display_info(connector, 8026 is_y420, 8027 max_bpc); 8028 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 8029 clock = adjusted_mode->clock; 8030 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 8031 } 8032 8033 dm_new_connector_state->vcpi_slots = 8034 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 8035 dm_new_connector_state->pbn); 8036 if (dm_new_connector_state->vcpi_slots < 0) { 8037 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 8038 return dm_new_connector_state->vcpi_slots; 8039 } 8040 return 0; 8041 } 8042 8043 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 8044 .disable = dm_encoder_helper_disable, 8045 .atomic_check = dm_encoder_helper_atomic_check 8046 }; 8047 8048 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 8049 struct dc_state *dc_state, 8050 struct dsc_mst_fairness_vars *vars) 8051 { 8052 struct dc_stream_state *stream = NULL; 8053 struct drm_connector *connector; 8054 struct drm_connector_state *new_con_state; 8055 struct amdgpu_dm_connector *aconnector; 8056 struct dm_connector_state *dm_conn_state; 8057 int i, j, ret; 8058 int vcpi, pbn_div, pbn = 0, slot_num = 0; 8059 8060 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8061 8062 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8063 continue; 8064 8065 aconnector = to_amdgpu_dm_connector(connector); 8066 8067 if (!aconnector->mst_output_port) 8068 continue; 8069 8070 if (!new_con_state || !new_con_state->crtc) 8071 continue; 8072 8073 dm_conn_state = to_dm_connector_state(new_con_state); 8074 8075 for (j = 0; j < dc_state->stream_count; j++) { 8076 stream = dc_state->streams[j]; 8077 if (!stream) 8078 continue; 8079 8080 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 8081 break; 8082 8083 stream = NULL; 8084 } 8085 8086 if (!stream) 8087 continue; 8088 8089 pbn_div = dm_mst_get_pbn_divider(stream->link); 8090 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 8091 for (j = 0; j < dc_state->stream_count; j++) { 8092 if (vars[j].aconnector == aconnector) { 8093 pbn = vars[j].pbn; 8094 break; 8095 } 8096 } 8097 8098 if (j == dc_state->stream_count || pbn_div == 0) 8099 continue; 8100 8101 slot_num = DIV_ROUND_UP(pbn, pbn_div); 8102 8103 if (stream->timing.flags.DSC != 1) { 8104 dm_conn_state->pbn = pbn; 8105 dm_conn_state->vcpi_slots = slot_num; 8106 8107 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 8108 dm_conn_state->pbn, false); 8109 if (ret < 0) 8110 return ret; 8111 8112 continue; 8113 } 8114 8115 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 8116 if (vcpi < 0) 8117 return vcpi; 8118 8119 dm_conn_state->pbn = pbn; 8120 dm_conn_state->vcpi_slots = vcpi; 8121 } 8122 return 0; 8123 } 8124 8125 static int to_drm_connector_type(enum signal_type st) 8126 { 8127 switch (st) { 8128 case SIGNAL_TYPE_HDMI_TYPE_A: 8129 return DRM_MODE_CONNECTOR_HDMIA; 8130 case SIGNAL_TYPE_EDP: 8131 return DRM_MODE_CONNECTOR_eDP; 8132 case SIGNAL_TYPE_LVDS: 8133 return DRM_MODE_CONNECTOR_LVDS; 8134 case SIGNAL_TYPE_RGB: 8135 return DRM_MODE_CONNECTOR_VGA; 8136 case SIGNAL_TYPE_DISPLAY_PORT: 8137 case SIGNAL_TYPE_DISPLAY_PORT_MST: 8138 return DRM_MODE_CONNECTOR_DisplayPort; 8139 case SIGNAL_TYPE_DVI_DUAL_LINK: 8140 case SIGNAL_TYPE_DVI_SINGLE_LINK: 8141 return DRM_MODE_CONNECTOR_DVID; 8142 case SIGNAL_TYPE_VIRTUAL: 8143 return DRM_MODE_CONNECTOR_VIRTUAL; 8144 8145 default: 8146 return DRM_MODE_CONNECTOR_Unknown; 8147 } 8148 } 8149 8150 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 8151 { 8152 struct drm_encoder *encoder; 8153 8154 /* There is only one encoder per connector */ 8155 drm_connector_for_each_possible_encoder(connector, encoder) 8156 return encoder; 8157 8158 return NULL; 8159 } 8160 8161 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 8162 { 8163 struct drm_encoder *encoder; 8164 struct amdgpu_encoder *amdgpu_encoder; 8165 8166 encoder = amdgpu_dm_connector_to_encoder(connector); 8167 8168 if (encoder == NULL) 8169 return; 8170 8171 amdgpu_encoder = to_amdgpu_encoder(encoder); 8172 8173 amdgpu_encoder->native_mode.clock = 0; 8174 8175 if (!list_empty(&connector->probed_modes)) { 8176 struct drm_display_mode *preferred_mode = NULL; 8177 8178 list_for_each_entry(preferred_mode, 8179 &connector->probed_modes, 8180 head) { 8181 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 8182 amdgpu_encoder->native_mode = *preferred_mode; 8183 8184 break; 8185 } 8186 8187 } 8188 } 8189 8190 static struct drm_display_mode * 8191 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 8192 char *name, 8193 int hdisplay, int vdisplay) 8194 { 8195 struct drm_device *dev = encoder->dev; 8196 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8197 struct drm_display_mode *mode = NULL; 8198 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8199 8200 mode = drm_mode_duplicate(dev, native_mode); 8201 8202 if (mode == NULL) 8203 return NULL; 8204 8205 mode->hdisplay = hdisplay; 8206 mode->vdisplay = vdisplay; 8207 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8208 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 8209 8210 return mode; 8211 8212 } 8213 8214 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 8215 struct drm_connector *connector) 8216 { 8217 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8218 struct drm_display_mode *mode = NULL; 8219 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8220 struct amdgpu_dm_connector *amdgpu_dm_connector = 8221 to_amdgpu_dm_connector(connector); 8222 int i; 8223 int n; 8224 struct mode_size { 8225 char name[DRM_DISPLAY_MODE_LEN]; 8226 int w; 8227 int h; 8228 } common_modes[] = { 8229 { "640x480", 640, 480}, 8230 { "800x600", 800, 600}, 8231 { "1024x768", 1024, 768}, 8232 { "1280x720", 1280, 720}, 8233 { "1280x800", 1280, 800}, 8234 {"1280x1024", 1280, 1024}, 8235 { "1440x900", 1440, 900}, 8236 {"1680x1050", 1680, 1050}, 8237 {"1600x1200", 1600, 1200}, 8238 {"1920x1080", 1920, 1080}, 8239 {"1920x1200", 1920, 1200} 8240 }; 8241 8242 n = ARRAY_SIZE(common_modes); 8243 8244 for (i = 0; i < n; i++) { 8245 struct drm_display_mode *curmode = NULL; 8246 bool mode_existed = false; 8247 8248 if (common_modes[i].w > native_mode->hdisplay || 8249 common_modes[i].h > native_mode->vdisplay || 8250 (common_modes[i].w == native_mode->hdisplay && 8251 common_modes[i].h == native_mode->vdisplay)) 8252 continue; 8253 8254 list_for_each_entry(curmode, &connector->probed_modes, head) { 8255 if (common_modes[i].w == curmode->hdisplay && 8256 common_modes[i].h == curmode->vdisplay) { 8257 mode_existed = true; 8258 break; 8259 } 8260 } 8261 8262 if (mode_existed) 8263 continue; 8264 8265 mode = amdgpu_dm_create_common_mode(encoder, 8266 common_modes[i].name, common_modes[i].w, 8267 common_modes[i].h); 8268 if (!mode) 8269 continue; 8270 8271 drm_mode_probed_add(connector, mode); 8272 amdgpu_dm_connector->num_modes++; 8273 } 8274 } 8275 8276 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 8277 { 8278 struct drm_encoder *encoder; 8279 struct amdgpu_encoder *amdgpu_encoder; 8280 const struct drm_display_mode *native_mode; 8281 8282 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 8283 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 8284 return; 8285 8286 mutex_lock(&connector->dev->mode_config.mutex); 8287 amdgpu_dm_connector_get_modes(connector); 8288 mutex_unlock(&connector->dev->mode_config.mutex); 8289 8290 encoder = amdgpu_dm_connector_to_encoder(connector); 8291 if (!encoder) 8292 return; 8293 8294 amdgpu_encoder = to_amdgpu_encoder(encoder); 8295 8296 native_mode = &amdgpu_encoder->native_mode; 8297 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 8298 return; 8299 8300 drm_connector_set_panel_orientation_with_quirk(connector, 8301 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 8302 native_mode->hdisplay, 8303 native_mode->vdisplay); 8304 } 8305 8306 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 8307 const struct drm_edid *drm_edid) 8308 { 8309 struct amdgpu_dm_connector *amdgpu_dm_connector = 8310 to_amdgpu_dm_connector(connector); 8311 8312 if (drm_edid) { 8313 /* empty probed_modes */ 8314 INIT_LIST_HEAD(&connector->probed_modes); 8315 amdgpu_dm_connector->num_modes = 8316 drm_edid_connector_add_modes(connector); 8317 8318 /* sorting the probed modes before calling function 8319 * amdgpu_dm_get_native_mode() since EDID can have 8320 * more than one preferred mode. The modes that are 8321 * later in the probed mode list could be of higher 8322 * and preferred resolution. For example, 3840x2160 8323 * resolution in base EDID preferred timing and 4096x2160 8324 * preferred resolution in DID extension block later. 8325 */ 8326 drm_mode_sort(&connector->probed_modes); 8327 amdgpu_dm_get_native_mode(connector); 8328 8329 /* Freesync capabilities are reset by calling 8330 * drm_edid_connector_add_modes() and need to be 8331 * restored here. 8332 */ 8333 amdgpu_dm_update_freesync_caps(connector, drm_edid); 8334 } else { 8335 amdgpu_dm_connector->num_modes = 0; 8336 } 8337 } 8338 8339 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 8340 struct drm_display_mode *mode) 8341 { 8342 struct drm_display_mode *m; 8343 8344 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 8345 if (drm_mode_equal(m, mode)) 8346 return true; 8347 } 8348 8349 return false; 8350 } 8351 8352 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 8353 { 8354 const struct drm_display_mode *m; 8355 struct drm_display_mode *new_mode; 8356 uint i; 8357 u32 new_modes_count = 0; 8358 8359 /* Standard FPS values 8360 * 8361 * 23.976 - TV/NTSC 8362 * 24 - Cinema 8363 * 25 - TV/PAL 8364 * 29.97 - TV/NTSC 8365 * 30 - TV/NTSC 8366 * 48 - Cinema HFR 8367 * 50 - TV/PAL 8368 * 60 - Commonly used 8369 * 48,72,96,120 - Multiples of 24 8370 */ 8371 static const u32 common_rates[] = { 8372 23976, 24000, 25000, 29970, 30000, 8373 48000, 50000, 60000, 72000, 96000, 120000 8374 }; 8375 8376 /* 8377 * Find mode with highest refresh rate with the same resolution 8378 * as the preferred mode. Some monitors report a preferred mode 8379 * with lower resolution than the highest refresh rate supported. 8380 */ 8381 8382 m = get_highest_refresh_rate_mode(aconnector, true); 8383 if (!m) 8384 return 0; 8385 8386 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 8387 u64 target_vtotal, target_vtotal_diff; 8388 u64 num, den; 8389 8390 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 8391 continue; 8392 8393 if (common_rates[i] < aconnector->min_vfreq * 1000 || 8394 common_rates[i] > aconnector->max_vfreq * 1000) 8395 continue; 8396 8397 num = (unsigned long long)m->clock * 1000 * 1000; 8398 den = common_rates[i] * (unsigned long long)m->htotal; 8399 target_vtotal = div_u64(num, den); 8400 target_vtotal_diff = target_vtotal - m->vtotal; 8401 8402 /* Check for illegal modes */ 8403 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 8404 m->vsync_end + target_vtotal_diff < m->vsync_start || 8405 m->vtotal + target_vtotal_diff < m->vsync_end) 8406 continue; 8407 8408 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 8409 if (!new_mode) 8410 goto out; 8411 8412 new_mode->vtotal += (u16)target_vtotal_diff; 8413 new_mode->vsync_start += (u16)target_vtotal_diff; 8414 new_mode->vsync_end += (u16)target_vtotal_diff; 8415 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8416 new_mode->type |= DRM_MODE_TYPE_DRIVER; 8417 8418 if (!is_duplicate_mode(aconnector, new_mode)) { 8419 drm_mode_probed_add(&aconnector->base, new_mode); 8420 new_modes_count += 1; 8421 } else 8422 drm_mode_destroy(aconnector->base.dev, new_mode); 8423 } 8424 out: 8425 return new_modes_count; 8426 } 8427 8428 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 8429 const struct drm_edid *drm_edid) 8430 { 8431 struct amdgpu_dm_connector *amdgpu_dm_connector = 8432 to_amdgpu_dm_connector(connector); 8433 8434 if (!(amdgpu_freesync_vid_mode && drm_edid)) 8435 return; 8436 8437 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 8438 amdgpu_dm_connector->num_modes += 8439 add_fs_modes(amdgpu_dm_connector); 8440 } 8441 8442 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 8443 { 8444 struct amdgpu_dm_connector *amdgpu_dm_connector = 8445 to_amdgpu_dm_connector(connector); 8446 struct drm_encoder *encoder; 8447 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid; 8448 struct dc_link_settings *verified_link_cap = 8449 &amdgpu_dm_connector->dc_link->verified_link_cap; 8450 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 8451 8452 encoder = amdgpu_dm_connector_to_encoder(connector); 8453 8454 if (!drm_edid) { 8455 amdgpu_dm_connector->num_modes = 8456 drm_add_modes_noedid(connector, 640, 480); 8457 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 8458 amdgpu_dm_connector->num_modes += 8459 drm_add_modes_noedid(connector, 1920, 1080); 8460 } else { 8461 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid); 8462 if (encoder) 8463 amdgpu_dm_connector_add_common_modes(encoder, connector); 8464 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid); 8465 } 8466 amdgpu_dm_fbc_init(connector); 8467 8468 return amdgpu_dm_connector->num_modes; 8469 } 8470 8471 static const u32 supported_colorspaces = 8472 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 8473 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 8474 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 8475 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 8476 8477 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 8478 struct amdgpu_dm_connector *aconnector, 8479 int connector_type, 8480 struct dc_link *link, 8481 int link_index) 8482 { 8483 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 8484 8485 /* 8486 * Some of the properties below require access to state, like bpc. 8487 * Allocate some default initial connector state with our reset helper. 8488 */ 8489 if (aconnector->base.funcs->reset) 8490 aconnector->base.funcs->reset(&aconnector->base); 8491 8492 aconnector->connector_id = link_index; 8493 aconnector->bl_idx = -1; 8494 aconnector->dc_link = link; 8495 aconnector->base.interlace_allowed = false; 8496 aconnector->base.doublescan_allowed = false; 8497 aconnector->base.stereo_allowed = false; 8498 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 8499 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 8500 aconnector->audio_inst = -1; 8501 aconnector->pack_sdp_v1_3 = false; 8502 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 8503 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 8504 mutex_init(&aconnector->hpd_lock); 8505 mutex_init(&aconnector->handle_mst_msg_ready); 8506 8507 /* 8508 * configure support HPD hot plug connector_>polled default value is 0 8509 * which means HPD hot plug not supported 8510 */ 8511 switch (connector_type) { 8512 case DRM_MODE_CONNECTOR_HDMIA: 8513 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8514 aconnector->base.ycbcr_420_allowed = 8515 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 8516 break; 8517 case DRM_MODE_CONNECTOR_DisplayPort: 8518 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8519 link->link_enc = link_enc_cfg_get_link_enc(link); 8520 ASSERT(link->link_enc); 8521 if (link->link_enc) 8522 aconnector->base.ycbcr_420_allowed = 8523 link->link_enc->features.dp_ycbcr420_supported ? true : false; 8524 break; 8525 case DRM_MODE_CONNECTOR_DVID: 8526 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8527 break; 8528 default: 8529 break; 8530 } 8531 8532 drm_object_attach_property(&aconnector->base.base, 8533 dm->ddev->mode_config.scaling_mode_property, 8534 DRM_MODE_SCALE_NONE); 8535 8536 if (connector_type == DRM_MODE_CONNECTOR_HDMIA 8537 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root)) 8538 drm_connector_attach_broadcast_rgb_property(&aconnector->base); 8539 8540 drm_object_attach_property(&aconnector->base.base, 8541 adev->mode_info.underscan_property, 8542 UNDERSCAN_OFF); 8543 drm_object_attach_property(&aconnector->base.base, 8544 adev->mode_info.underscan_hborder_property, 8545 0); 8546 drm_object_attach_property(&aconnector->base.base, 8547 adev->mode_info.underscan_vborder_property, 8548 0); 8549 8550 if (!aconnector->mst_root) 8551 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 8552 8553 aconnector->base.state->max_bpc = 16; 8554 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 8555 8556 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8557 /* Content Type is currently only implemented for HDMI. */ 8558 drm_connector_attach_content_type_property(&aconnector->base); 8559 } 8560 8561 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8562 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 8563 drm_connector_attach_colorspace_property(&aconnector->base); 8564 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 8565 connector_type == DRM_MODE_CONNECTOR_eDP) { 8566 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 8567 drm_connector_attach_colorspace_property(&aconnector->base); 8568 } 8569 8570 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8571 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 8572 connector_type == DRM_MODE_CONNECTOR_eDP) { 8573 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 8574 8575 if (!aconnector->mst_root) 8576 drm_connector_attach_vrr_capable_property(&aconnector->base); 8577 8578 if (adev->dm.hdcp_workqueue) 8579 drm_connector_attach_content_protection_property(&aconnector->base, true); 8580 } 8581 8582 if (connector_type == DRM_MODE_CONNECTOR_eDP) { 8583 struct drm_privacy_screen *privacy_screen; 8584 8585 privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL); 8586 if (!IS_ERR(privacy_screen)) { 8587 drm_connector_attach_privacy_screen_provider(&aconnector->base, 8588 privacy_screen); 8589 } else if (PTR_ERR(privacy_screen) != -ENODEV) { 8590 drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n"); 8591 } 8592 } 8593 } 8594 8595 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 8596 struct i2c_msg *msgs, int num) 8597 { 8598 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 8599 struct ddc_service *ddc_service = i2c->ddc_service; 8600 struct i2c_command cmd; 8601 int i; 8602 int result = -EIO; 8603 8604 if (!ddc_service->ddc_pin) 8605 return result; 8606 8607 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 8608 8609 if (!cmd.payloads) 8610 return result; 8611 8612 cmd.number_of_payloads = num; 8613 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 8614 cmd.speed = 100; 8615 8616 for (i = 0; i < num; i++) { 8617 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 8618 cmd.payloads[i].address = msgs[i].addr; 8619 cmd.payloads[i].length = msgs[i].len; 8620 cmd.payloads[i].data = msgs[i].buf; 8621 } 8622 8623 if (i2c->oem) { 8624 if (dc_submit_i2c_oem( 8625 ddc_service->ctx->dc, 8626 &cmd)) 8627 result = num; 8628 } else { 8629 if (dc_submit_i2c( 8630 ddc_service->ctx->dc, 8631 ddc_service->link->link_index, 8632 &cmd)) 8633 result = num; 8634 } 8635 8636 kfree(cmd.payloads); 8637 return result; 8638 } 8639 8640 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 8641 { 8642 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 8643 } 8644 8645 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 8646 .master_xfer = amdgpu_dm_i2c_xfer, 8647 .functionality = amdgpu_dm_i2c_func, 8648 }; 8649 8650 static struct amdgpu_i2c_adapter * 8651 create_i2c(struct ddc_service *ddc_service, bool oem) 8652 { 8653 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 8654 struct amdgpu_i2c_adapter *i2c; 8655 8656 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 8657 if (!i2c) 8658 return NULL; 8659 i2c->base.owner = THIS_MODULE; 8660 i2c->base.dev.parent = &adev->pdev->dev; 8661 i2c->base.algo = &amdgpu_dm_i2c_algo; 8662 if (oem) 8663 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus"); 8664 else 8665 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", 8666 ddc_service->link->link_index); 8667 i2c_set_adapdata(&i2c->base, i2c); 8668 i2c->ddc_service = ddc_service; 8669 i2c->oem = oem; 8670 8671 return i2c; 8672 } 8673 8674 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector) 8675 { 8676 struct cec_connector_info conn_info; 8677 struct drm_device *ddev = aconnector->base.dev; 8678 struct device *hdmi_dev = ddev->dev; 8679 8680 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) { 8681 drm_info(ddev, "HDMI-CEC feature masked\n"); 8682 return -EINVAL; 8683 } 8684 8685 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base); 8686 aconnector->notifier = 8687 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info); 8688 if (!aconnector->notifier) { 8689 drm_err(ddev, "Failed to create cec notifier\n"); 8690 return -ENOMEM; 8691 } 8692 8693 return 0; 8694 } 8695 8696 /* 8697 * Note: this function assumes that dc_link_detect() was called for the 8698 * dc_link which will be represented by this aconnector. 8699 */ 8700 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 8701 struct amdgpu_dm_connector *aconnector, 8702 u32 link_index, 8703 struct amdgpu_encoder *aencoder) 8704 { 8705 int res = 0; 8706 int connector_type; 8707 struct dc *dc = dm->dc; 8708 struct dc_link *link = dc_get_link_at_index(dc, link_index); 8709 struct amdgpu_i2c_adapter *i2c; 8710 8711 /* Not needed for writeback connector */ 8712 link->priv = aconnector; 8713 8714 8715 i2c = create_i2c(link->ddc, false); 8716 if (!i2c) { 8717 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n"); 8718 return -ENOMEM; 8719 } 8720 8721 aconnector->i2c = i2c; 8722 res = i2c_add_adapter(&i2c->base); 8723 8724 if (res) { 8725 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index); 8726 goto out_free; 8727 } 8728 8729 connector_type = to_drm_connector_type(link->connector_signal); 8730 8731 res = drm_connector_init_with_ddc( 8732 dm->ddev, 8733 &aconnector->base, 8734 &amdgpu_dm_connector_funcs, 8735 connector_type, 8736 &i2c->base); 8737 8738 if (res) { 8739 drm_err(adev_to_drm(dm->adev), "connector_init failed\n"); 8740 aconnector->connector_id = -1; 8741 goto out_free; 8742 } 8743 8744 drm_connector_helper_add( 8745 &aconnector->base, 8746 &amdgpu_dm_connector_helper_funcs); 8747 8748 amdgpu_dm_connector_init_helper( 8749 dm, 8750 aconnector, 8751 connector_type, 8752 link, 8753 link_index); 8754 8755 drm_connector_attach_encoder( 8756 &aconnector->base, &aencoder->base); 8757 8758 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8759 connector_type == DRM_MODE_CONNECTOR_HDMIB) 8760 amdgpu_dm_initialize_hdmi_connector(aconnector); 8761 8762 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 8763 || connector_type == DRM_MODE_CONNECTOR_eDP) 8764 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 8765 8766 out_free: 8767 if (res) { 8768 kfree(i2c); 8769 aconnector->i2c = NULL; 8770 } 8771 return res; 8772 } 8773 8774 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 8775 { 8776 switch (adev->mode_info.num_crtc) { 8777 case 1: 8778 return 0x1; 8779 case 2: 8780 return 0x3; 8781 case 3: 8782 return 0x7; 8783 case 4: 8784 return 0xf; 8785 case 5: 8786 return 0x1f; 8787 case 6: 8788 default: 8789 return 0x3f; 8790 } 8791 } 8792 8793 static int amdgpu_dm_encoder_init(struct drm_device *dev, 8794 struct amdgpu_encoder *aencoder, 8795 uint32_t link_index) 8796 { 8797 struct amdgpu_device *adev = drm_to_adev(dev); 8798 8799 int res = drm_encoder_init(dev, 8800 &aencoder->base, 8801 &amdgpu_dm_encoder_funcs, 8802 DRM_MODE_ENCODER_TMDS, 8803 NULL); 8804 8805 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 8806 8807 if (!res) 8808 aencoder->encoder_id = link_index; 8809 else 8810 aencoder->encoder_id = -1; 8811 8812 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 8813 8814 return res; 8815 } 8816 8817 static void manage_dm_interrupts(struct amdgpu_device *adev, 8818 struct amdgpu_crtc *acrtc, 8819 struct dm_crtc_state *acrtc_state) 8820 { 8821 struct drm_vblank_crtc_config config = {0}; 8822 struct dc_crtc_timing *timing; 8823 int offdelay; 8824 8825 if (acrtc_state) { 8826 timing = &acrtc_state->stream->timing; 8827 8828 /* 8829 * Depending on when the HW latching event of double-buffered 8830 * registers happen relative to the PSR SDP deadline, and how 8831 * bad the Panel clock has drifted since the last ALPM off 8832 * event, there can be up to 3 frames of delay between sending 8833 * the PSR exit cmd to DMUB fw, and when the panel starts 8834 * displaying live frames. 8835 * 8836 * We can set: 8837 * 8838 * 20/100 * offdelay_ms = 3_frames_ms 8839 * => offdelay_ms = 5 * 3_frames_ms 8840 * 8841 * This ensures that `3_frames_ms` will only be experienced as a 8842 * 20% delay on top how long the display has been static, and 8843 * thus make the delay less perceivable. 8844 */ 8845 if (acrtc_state->stream->link->psr_settings.psr_version < 8846 DC_PSR_VERSION_UNSUPPORTED) { 8847 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 * 8848 timing->v_total * 8849 timing->h_total, 8850 timing->pix_clk_100hz); 8851 config.offdelay_ms = offdelay ?: 30; 8852 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) < 8853 IP_VERSION(3, 5, 0) || 8854 !(adev->flags & AMD_IS_APU)) { 8855 /* 8856 * Older HW and DGPU have issues with instant off; 8857 * use a 2 frame offdelay. 8858 */ 8859 offdelay = DIV64_U64_ROUND_UP((u64)20 * 8860 timing->v_total * 8861 timing->h_total, 8862 timing->pix_clk_100hz); 8863 8864 config.offdelay_ms = offdelay ?: 30; 8865 } else { 8866 /* offdelay_ms = 0 will never disable vblank */ 8867 config.offdelay_ms = 1; 8868 config.disable_immediate = true; 8869 } 8870 8871 drm_crtc_vblank_on_config(&acrtc->base, 8872 &config); 8873 } else { 8874 drm_crtc_vblank_off(&acrtc->base); 8875 } 8876 } 8877 8878 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 8879 struct amdgpu_crtc *acrtc) 8880 { 8881 int irq_type = 8882 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 8883 8884 /** 8885 * This reads the current state for the IRQ and force reapplies 8886 * the setting to hardware. 8887 */ 8888 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 8889 } 8890 8891 static bool 8892 is_scaling_state_different(const struct dm_connector_state *dm_state, 8893 const struct dm_connector_state *old_dm_state) 8894 { 8895 if (dm_state->scaling != old_dm_state->scaling) 8896 return true; 8897 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 8898 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 8899 return true; 8900 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 8901 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 8902 return true; 8903 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 8904 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 8905 return true; 8906 return false; 8907 } 8908 8909 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 8910 struct drm_crtc_state *old_crtc_state, 8911 struct drm_connector_state *new_conn_state, 8912 struct drm_connector_state *old_conn_state, 8913 const struct drm_connector *connector, 8914 struct hdcp_workqueue *hdcp_w) 8915 { 8916 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8917 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 8918 8919 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8920 connector->index, connector->status, connector->dpms); 8921 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8922 old_conn_state->content_protection, new_conn_state->content_protection); 8923 8924 if (old_crtc_state) 8925 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8926 old_crtc_state->enable, 8927 old_crtc_state->active, 8928 old_crtc_state->mode_changed, 8929 old_crtc_state->active_changed, 8930 old_crtc_state->connectors_changed); 8931 8932 if (new_crtc_state) 8933 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8934 new_crtc_state->enable, 8935 new_crtc_state->active, 8936 new_crtc_state->mode_changed, 8937 new_crtc_state->active_changed, 8938 new_crtc_state->connectors_changed); 8939 8940 /* hdcp content type change */ 8941 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 8942 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 8943 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8944 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 8945 return true; 8946 } 8947 8948 /* CP is being re enabled, ignore this */ 8949 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 8950 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 8951 if (new_crtc_state && new_crtc_state->mode_changed) { 8952 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8953 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 8954 return true; 8955 } 8956 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 8957 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 8958 return false; 8959 } 8960 8961 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 8962 * 8963 * Handles: UNDESIRED -> ENABLED 8964 */ 8965 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 8966 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 8967 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8968 8969 /* Stream removed and re-enabled 8970 * 8971 * Can sometimes overlap with the HPD case, 8972 * thus set update_hdcp to false to avoid 8973 * setting HDCP multiple times. 8974 * 8975 * Handles: DESIRED -> DESIRED (Special case) 8976 */ 8977 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 8978 new_conn_state->crtc && new_conn_state->crtc->enabled && 8979 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 8980 dm_con_state->update_hdcp = false; 8981 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 8982 __func__); 8983 return true; 8984 } 8985 8986 /* Hot-plug, headless s3, dpms 8987 * 8988 * Only start HDCP if the display is connected/enabled. 8989 * update_hdcp flag will be set to false until the next 8990 * HPD comes in. 8991 * 8992 * Handles: DESIRED -> DESIRED (Special case) 8993 */ 8994 if (dm_con_state->update_hdcp && 8995 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 8996 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 8997 dm_con_state->update_hdcp = false; 8998 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 8999 __func__); 9000 return true; 9001 } 9002 9003 if (old_conn_state->content_protection == new_conn_state->content_protection) { 9004 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9005 if (new_crtc_state && new_crtc_state->mode_changed) { 9006 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 9007 __func__); 9008 return true; 9009 } 9010 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 9011 __func__); 9012 return false; 9013 } 9014 9015 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 9016 return false; 9017 } 9018 9019 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 9020 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 9021 __func__); 9022 return true; 9023 } 9024 9025 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 9026 return false; 9027 } 9028 9029 static void remove_stream(struct amdgpu_device *adev, 9030 struct amdgpu_crtc *acrtc, 9031 struct dc_stream_state *stream) 9032 { 9033 /* this is the update mode case */ 9034 9035 acrtc->otg_inst = -1; 9036 acrtc->enabled = false; 9037 } 9038 9039 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 9040 { 9041 9042 assert_spin_locked(&acrtc->base.dev->event_lock); 9043 WARN_ON(acrtc->event); 9044 9045 acrtc->event = acrtc->base.state->event; 9046 9047 /* Set the flip status */ 9048 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 9049 9050 /* Mark this event as consumed */ 9051 acrtc->base.state->event = NULL; 9052 9053 drm_dbg_state(acrtc->base.dev, 9054 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 9055 acrtc->crtc_id); 9056 } 9057 9058 static void update_freesync_state_on_stream( 9059 struct amdgpu_display_manager *dm, 9060 struct dm_crtc_state *new_crtc_state, 9061 struct dc_stream_state *new_stream, 9062 struct dc_plane_state *surface, 9063 u32 flip_timestamp_in_us) 9064 { 9065 struct mod_vrr_params vrr_params; 9066 struct dc_info_packet vrr_infopacket = {0}; 9067 struct amdgpu_device *adev = dm->adev; 9068 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9069 unsigned long flags; 9070 bool pack_sdp_v1_3 = false; 9071 struct amdgpu_dm_connector *aconn; 9072 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 9073 9074 if (!new_stream) 9075 return; 9076 9077 /* 9078 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9079 * For now it's sufficient to just guard against these conditions. 9080 */ 9081 9082 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9083 return; 9084 9085 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9086 vrr_params = acrtc->dm_irq_params.vrr_params; 9087 9088 if (surface) { 9089 mod_freesync_handle_preflip( 9090 dm->freesync_module, 9091 surface, 9092 new_stream, 9093 flip_timestamp_in_us, 9094 &vrr_params); 9095 9096 if (adev->family < AMDGPU_FAMILY_AI && 9097 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 9098 mod_freesync_handle_v_update(dm->freesync_module, 9099 new_stream, &vrr_params); 9100 9101 /* Need to call this before the frame ends. */ 9102 dc_stream_adjust_vmin_vmax(dm->dc, 9103 new_crtc_state->stream, 9104 &vrr_params.adjust); 9105 } 9106 } 9107 9108 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 9109 9110 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 9111 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 9112 9113 if (aconn->vsdb_info.amd_vsdb_version == 1) 9114 packet_type = PACKET_TYPE_FS_V1; 9115 else if (aconn->vsdb_info.amd_vsdb_version == 2) 9116 packet_type = PACKET_TYPE_FS_V2; 9117 else if (aconn->vsdb_info.amd_vsdb_version == 3) 9118 packet_type = PACKET_TYPE_FS_V3; 9119 9120 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 9121 &new_stream->adaptive_sync_infopacket); 9122 } 9123 9124 mod_freesync_build_vrr_infopacket( 9125 dm->freesync_module, 9126 new_stream, 9127 &vrr_params, 9128 packet_type, 9129 TRANSFER_FUNC_UNKNOWN, 9130 &vrr_infopacket, 9131 pack_sdp_v1_3); 9132 9133 new_crtc_state->freesync_vrr_info_changed |= 9134 (memcmp(&new_crtc_state->vrr_infopacket, 9135 &vrr_infopacket, 9136 sizeof(vrr_infopacket)) != 0); 9137 9138 acrtc->dm_irq_params.vrr_params = vrr_params; 9139 new_crtc_state->vrr_infopacket = vrr_infopacket; 9140 9141 new_stream->vrr_infopacket = vrr_infopacket; 9142 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 9143 9144 if (new_crtc_state->freesync_vrr_info_changed) 9145 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 9146 new_crtc_state->base.crtc->base.id, 9147 (int)new_crtc_state->base.vrr_enabled, 9148 (int)vrr_params.state); 9149 9150 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9151 } 9152 9153 static void update_stream_irq_parameters( 9154 struct amdgpu_display_manager *dm, 9155 struct dm_crtc_state *new_crtc_state) 9156 { 9157 struct dc_stream_state *new_stream = new_crtc_state->stream; 9158 struct mod_vrr_params vrr_params; 9159 struct mod_freesync_config config = new_crtc_state->freesync_config; 9160 struct amdgpu_device *adev = dm->adev; 9161 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9162 unsigned long flags; 9163 9164 if (!new_stream) 9165 return; 9166 9167 /* 9168 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9169 * For now it's sufficient to just guard against these conditions. 9170 */ 9171 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9172 return; 9173 9174 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9175 vrr_params = acrtc->dm_irq_params.vrr_params; 9176 9177 if (new_crtc_state->vrr_supported && 9178 config.min_refresh_in_uhz && 9179 config.max_refresh_in_uhz) { 9180 /* 9181 * if freesync compatible mode was set, config.state will be set 9182 * in atomic check 9183 */ 9184 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 9185 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 9186 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 9187 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 9188 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 9189 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 9190 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 9191 } else { 9192 config.state = new_crtc_state->base.vrr_enabled ? 9193 VRR_STATE_ACTIVE_VARIABLE : 9194 VRR_STATE_INACTIVE; 9195 } 9196 } else { 9197 config.state = VRR_STATE_UNSUPPORTED; 9198 } 9199 9200 mod_freesync_build_vrr_params(dm->freesync_module, 9201 new_stream, 9202 &config, &vrr_params); 9203 9204 new_crtc_state->freesync_config = config; 9205 /* Copy state for access from DM IRQ handler */ 9206 acrtc->dm_irq_params.freesync_config = config; 9207 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 9208 acrtc->dm_irq_params.vrr_params = vrr_params; 9209 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9210 } 9211 9212 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 9213 struct dm_crtc_state *new_state) 9214 { 9215 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 9216 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 9217 9218 if (!old_vrr_active && new_vrr_active) { 9219 /* Transition VRR inactive -> active: 9220 * While VRR is active, we must not disable vblank irq, as a 9221 * reenable after disable would compute bogus vblank/pflip 9222 * timestamps if it likely happened inside display front-porch. 9223 * 9224 * We also need vupdate irq for the actual core vblank handling 9225 * at end of vblank. 9226 */ 9227 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 9228 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 9229 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n", 9230 __func__, new_state->base.crtc->base.id); 9231 } else if (old_vrr_active && !new_vrr_active) { 9232 /* Transition VRR active -> inactive: 9233 * Allow vblank irq disable again for fixed refresh rate. 9234 */ 9235 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 9236 drm_crtc_vblank_put(new_state->base.crtc); 9237 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n", 9238 __func__, new_state->base.crtc->base.id); 9239 } 9240 } 9241 9242 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 9243 { 9244 struct drm_plane *plane; 9245 struct drm_plane_state *old_plane_state; 9246 int i; 9247 9248 /* 9249 * TODO: Make this per-stream so we don't issue redundant updates for 9250 * commits with multiple streams. 9251 */ 9252 for_each_old_plane_in_state(state, plane, old_plane_state, i) 9253 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9254 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 9255 } 9256 9257 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 9258 { 9259 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 9260 9261 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 9262 } 9263 9264 static void amdgpu_dm_update_cursor(struct drm_plane *plane, 9265 struct drm_plane_state *old_plane_state, 9266 struct dc_stream_update *update) 9267 { 9268 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9269 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb); 9270 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc; 9271 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL; 9272 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 9273 uint64_t address = afb ? afb->address : 0; 9274 struct dc_cursor_position position = {0}; 9275 struct dc_cursor_attributes attributes; 9276 int ret; 9277 9278 if (!plane->state->fb && !old_plane_state->fb) 9279 return; 9280 9281 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n", 9282 amdgpu_crtc->crtc_id, plane->state->crtc_w, 9283 plane->state->crtc_h); 9284 9285 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position); 9286 if (ret) 9287 return; 9288 9289 if (!position.enable) { 9290 /* turn off cursor */ 9291 if (crtc_state && crtc_state->stream) { 9292 dc_stream_set_cursor_position(crtc_state->stream, 9293 &position); 9294 update->cursor_position = &crtc_state->stream->cursor_position; 9295 } 9296 return; 9297 } 9298 9299 amdgpu_crtc->cursor_width = plane->state->crtc_w; 9300 amdgpu_crtc->cursor_height = plane->state->crtc_h; 9301 9302 memset(&attributes, 0, sizeof(attributes)); 9303 attributes.address.high_part = upper_32_bits(address); 9304 attributes.address.low_part = lower_32_bits(address); 9305 attributes.width = plane->state->crtc_w; 9306 attributes.height = plane->state->crtc_h; 9307 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA; 9308 attributes.rotation_angle = 0; 9309 attributes.attribute_flags.value = 0; 9310 9311 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM 9312 * legacy gamma setup. 9313 */ 9314 if (crtc_state->cm_is_degamma_srgb && 9315 adev->dm.dc->caps.color.dpp.gamma_corr) 9316 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1; 9317 9318 if (afb) 9319 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0]; 9320 9321 if (crtc_state->stream) { 9322 if (!dc_stream_set_cursor_attributes(crtc_state->stream, 9323 &attributes)) 9324 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n"); 9325 9326 update->cursor_attributes = &crtc_state->stream->cursor_attributes; 9327 9328 if (!dc_stream_set_cursor_position(crtc_state->stream, 9329 &position)) 9330 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n"); 9331 9332 update->cursor_position = &crtc_state->stream->cursor_position; 9333 } 9334 } 9335 9336 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach, 9337 const struct dm_crtc_state *acrtc_state, 9338 const u64 current_ts) 9339 { 9340 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings; 9341 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings; 9342 struct amdgpu_dm_connector *aconn = 9343 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 9344 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9345 9346 if (acrtc_state->update_type > UPDATE_TYPE_FAST) { 9347 if (pr->config.replay_supported && !pr->replay_feature_enabled) 9348 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn); 9349 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED && 9350 !psr->psr_feature_enabled) 9351 if (!aconn->disallow_edp_enter_psr) 9352 amdgpu_dm_link_setup_psr(acrtc_state->stream); 9353 } 9354 9355 /* Decrement skip count when SR is enabled and we're doing fast updates. */ 9356 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 9357 (psr->psr_feature_enabled || pr->config.replay_supported)) { 9358 if (aconn->sr_skip_count > 0) 9359 aconn->sr_skip_count--; 9360 9361 /* Allow SR when skip count is 0. */ 9362 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count; 9363 9364 /* 9365 * If sink supports PSR SU/Panel Replay, there is no need to rely on 9366 * a vblank event disable request to enable PSR/RP. PSR SU/RP 9367 * can be enabled immediately once OS demonstrates an 9368 * adequate number of fast atomic commits to notify KMD 9369 * of update events. See `vblank_control_worker()`. 9370 */ 9371 if (!vrr_active && 9372 acrtc_attach->dm_irq_params.allow_sr_entry && 9373 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9374 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9375 #endif 9376 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) { 9377 if (pr->replay_feature_enabled && !pr->replay_allow_active) 9378 amdgpu_dm_replay_enable(acrtc_state->stream, true); 9379 if (psr->psr_version == DC_PSR_VERSION_SU_1 && 9380 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr) 9381 amdgpu_dm_psr_enable(acrtc_state->stream); 9382 } 9383 } else { 9384 acrtc_attach->dm_irq_params.allow_sr_entry = false; 9385 } 9386 } 9387 9388 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 9389 struct drm_device *dev, 9390 struct amdgpu_display_manager *dm, 9391 struct drm_crtc *pcrtc, 9392 bool wait_for_vblank) 9393 { 9394 u32 i; 9395 u64 timestamp_ns = ktime_get_ns(); 9396 struct drm_plane *plane; 9397 struct drm_plane_state *old_plane_state, *new_plane_state; 9398 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 9399 struct drm_crtc_state *new_pcrtc_state = 9400 drm_atomic_get_new_crtc_state(state, pcrtc); 9401 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 9402 struct dm_crtc_state *dm_old_crtc_state = 9403 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 9404 int planes_count = 0, vpos, hpos; 9405 unsigned long flags; 9406 u32 target_vblank, last_flip_vblank; 9407 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9408 bool cursor_update = false; 9409 bool pflip_present = false; 9410 bool dirty_rects_changed = false; 9411 bool updated_planes_and_streams = false; 9412 struct { 9413 struct dc_surface_update surface_updates[MAX_SURFACES]; 9414 struct dc_plane_info plane_infos[MAX_SURFACES]; 9415 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 9416 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 9417 struct dc_stream_update stream_update; 9418 } *bundle; 9419 9420 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 9421 9422 if (!bundle) { 9423 drm_err(dev, "Failed to allocate update bundle\n"); 9424 goto cleanup; 9425 } 9426 9427 /* 9428 * Disable the cursor first if we're disabling all the planes. 9429 * It'll remain on the screen after the planes are re-enabled 9430 * if we don't. 9431 * 9432 * If the cursor is transitioning from native to overlay mode, the 9433 * native cursor needs to be disabled first. 9434 */ 9435 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE && 9436 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9437 struct dc_cursor_position cursor_position = {0}; 9438 9439 if (!dc_stream_set_cursor_position(acrtc_state->stream, 9440 &cursor_position)) 9441 drm_err(dev, "DC failed to disable native cursor\n"); 9442 9443 bundle->stream_update.cursor_position = 9444 &acrtc_state->stream->cursor_position; 9445 } 9446 9447 if (acrtc_state->active_planes == 0 && 9448 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9449 amdgpu_dm_commit_cursors(state); 9450 9451 /* update planes when needed */ 9452 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9453 struct drm_crtc *crtc = new_plane_state->crtc; 9454 struct drm_crtc_state *new_crtc_state; 9455 struct drm_framebuffer *fb = new_plane_state->fb; 9456 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 9457 bool plane_needs_flip; 9458 struct dc_plane_state *dc_plane; 9459 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 9460 9461 /* Cursor plane is handled after stream updates */ 9462 if (plane->type == DRM_PLANE_TYPE_CURSOR && 9463 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9464 if ((fb && crtc == pcrtc) || 9465 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) { 9466 cursor_update = true; 9467 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0) 9468 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update); 9469 } 9470 9471 continue; 9472 } 9473 9474 if (!fb || !crtc || pcrtc != crtc) 9475 continue; 9476 9477 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 9478 if (!new_crtc_state->active) 9479 continue; 9480 9481 dc_plane = dm_new_plane_state->dc_state; 9482 if (!dc_plane) 9483 continue; 9484 9485 bundle->surface_updates[planes_count].surface = dc_plane; 9486 if (new_pcrtc_state->color_mgmt_changed) { 9487 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction; 9488 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func; 9489 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 9490 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult; 9491 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func; 9492 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func; 9493 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf; 9494 } 9495 9496 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 9497 &bundle->scaling_infos[planes_count]); 9498 9499 bundle->surface_updates[planes_count].scaling_info = 9500 &bundle->scaling_infos[planes_count]; 9501 9502 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 9503 9504 pflip_present = pflip_present || plane_needs_flip; 9505 9506 if (!plane_needs_flip) { 9507 planes_count += 1; 9508 continue; 9509 } 9510 9511 fill_dc_plane_info_and_addr( 9512 dm->adev, new_plane_state, 9513 afb->tiling_flags, 9514 &bundle->plane_infos[planes_count], 9515 &bundle->flip_addrs[planes_count].address, 9516 afb->tmz_surface); 9517 9518 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 9519 new_plane_state->plane->index, 9520 bundle->plane_infos[planes_count].dcc.enable); 9521 9522 bundle->surface_updates[planes_count].plane_info = 9523 &bundle->plane_infos[planes_count]; 9524 9525 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 9526 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 9527 fill_dc_dirty_rects(plane, old_plane_state, 9528 new_plane_state, new_crtc_state, 9529 &bundle->flip_addrs[planes_count], 9530 acrtc_state->stream->link->psr_settings.psr_version == 9531 DC_PSR_VERSION_SU_1, 9532 &dirty_rects_changed); 9533 9534 /* 9535 * If the dirty regions changed, PSR-SU need to be disabled temporarily 9536 * and enabled it again after dirty regions are stable to avoid video glitch. 9537 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 9538 * during the PSR-SU was disabled. 9539 */ 9540 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 9541 acrtc_attach->dm_irq_params.allow_sr_entry && 9542 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9543 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9544 #endif 9545 dirty_rects_changed) { 9546 mutex_lock(&dm->dc_lock); 9547 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 9548 timestamp_ns; 9549 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9550 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9551 mutex_unlock(&dm->dc_lock); 9552 } 9553 } 9554 9555 /* 9556 * Only allow immediate flips for fast updates that don't 9557 * change memory domain, FB pitch, DCC state, rotation or 9558 * mirroring. 9559 * 9560 * dm_crtc_helper_atomic_check() only accepts async flips with 9561 * fast updates. 9562 */ 9563 if (crtc->state->async_flip && 9564 (acrtc_state->update_type != UPDATE_TYPE_FAST || 9565 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 9566 drm_warn_once(state->dev, 9567 "[PLANE:%d:%s] async flip with non-fast update\n", 9568 plane->base.id, plane->name); 9569 9570 bundle->flip_addrs[planes_count].flip_immediate = 9571 crtc->state->async_flip && 9572 acrtc_state->update_type == UPDATE_TYPE_FAST && 9573 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 9574 9575 timestamp_ns = ktime_get_ns(); 9576 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 9577 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 9578 bundle->surface_updates[planes_count].surface = dc_plane; 9579 9580 if (!bundle->surface_updates[planes_count].surface) { 9581 drm_err(dev, "No surface for CRTC: id=%d\n", 9582 acrtc_attach->crtc_id); 9583 continue; 9584 } 9585 9586 if (plane == pcrtc->primary) 9587 update_freesync_state_on_stream( 9588 dm, 9589 acrtc_state, 9590 acrtc_state->stream, 9591 dc_plane, 9592 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 9593 9594 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 9595 __func__, 9596 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 9597 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 9598 9599 planes_count += 1; 9600 9601 } 9602 9603 if (pflip_present) { 9604 if (!vrr_active) { 9605 /* Use old throttling in non-vrr fixed refresh rate mode 9606 * to keep flip scheduling based on target vblank counts 9607 * working in a backwards compatible way, e.g., for 9608 * clients using the GLX_OML_sync_control extension or 9609 * DRI3/Present extension with defined target_msc. 9610 */ 9611 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 9612 } else { 9613 /* For variable refresh rate mode only: 9614 * Get vblank of last completed flip to avoid > 1 vrr 9615 * flips per video frame by use of throttling, but allow 9616 * flip programming anywhere in the possibly large 9617 * variable vrr vblank interval for fine-grained flip 9618 * timing control and more opportunity to avoid stutter 9619 * on late submission of flips. 9620 */ 9621 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9622 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 9623 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9624 } 9625 9626 target_vblank = last_flip_vblank + wait_for_vblank; 9627 9628 /* 9629 * Wait until we're out of the vertical blank period before the one 9630 * targeted by the flip 9631 */ 9632 while ((acrtc_attach->enabled && 9633 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 9634 0, &vpos, &hpos, NULL, 9635 NULL, &pcrtc->hwmode) 9636 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 9637 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 9638 (int)(target_vblank - 9639 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 9640 usleep_range(1000, 1100); 9641 } 9642 9643 /** 9644 * Prepare the flip event for the pageflip interrupt to handle. 9645 * 9646 * This only works in the case where we've already turned on the 9647 * appropriate hardware blocks (eg. HUBP) so in the transition case 9648 * from 0 -> n planes we have to skip a hardware generated event 9649 * and rely on sending it from software. 9650 */ 9651 if (acrtc_attach->base.state->event && 9652 acrtc_state->active_planes > 0) { 9653 drm_crtc_vblank_get(pcrtc); 9654 9655 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9656 9657 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 9658 prepare_flip_isr(acrtc_attach); 9659 9660 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9661 } 9662 9663 if (acrtc_state->stream) { 9664 if (acrtc_state->freesync_vrr_info_changed) 9665 bundle->stream_update.vrr_infopacket = 9666 &acrtc_state->stream->vrr_infopacket; 9667 } 9668 } else if (cursor_update && acrtc_state->active_planes > 0) { 9669 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9670 if (acrtc_attach->base.state->event) { 9671 drm_crtc_vblank_get(pcrtc); 9672 acrtc_attach->event = acrtc_attach->base.state->event; 9673 acrtc_attach->base.state->event = NULL; 9674 } 9675 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9676 } 9677 9678 /* Update the planes if changed or disable if we don't have any. */ 9679 if ((planes_count || acrtc_state->active_planes == 0) && 9680 acrtc_state->stream) { 9681 /* 9682 * If PSR or idle optimizations are enabled then flush out 9683 * any pending work before hardware programming. 9684 */ 9685 if (dm->vblank_control_workqueue) 9686 flush_workqueue(dm->vblank_control_workqueue); 9687 9688 bundle->stream_update.stream = acrtc_state->stream; 9689 if (new_pcrtc_state->mode_changed) { 9690 bundle->stream_update.src = acrtc_state->stream->src; 9691 bundle->stream_update.dst = acrtc_state->stream->dst; 9692 } 9693 9694 if (new_pcrtc_state->color_mgmt_changed) { 9695 /* 9696 * TODO: This isn't fully correct since we've actually 9697 * already modified the stream in place. 9698 */ 9699 bundle->stream_update.gamut_remap = 9700 &acrtc_state->stream->gamut_remap_matrix; 9701 bundle->stream_update.output_csc_transform = 9702 &acrtc_state->stream->csc_color_matrix; 9703 bundle->stream_update.out_transfer_func = 9704 &acrtc_state->stream->out_transfer_func; 9705 bundle->stream_update.lut3d_func = 9706 (struct dc_3dlut *) acrtc_state->stream->lut3d_func; 9707 bundle->stream_update.func_shaper = 9708 (struct dc_transfer_func *) acrtc_state->stream->func_shaper; 9709 } 9710 9711 acrtc_state->stream->abm_level = acrtc_state->abm_level; 9712 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 9713 bundle->stream_update.abm_level = &acrtc_state->abm_level; 9714 9715 mutex_lock(&dm->dc_lock); 9716 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) { 9717 if (acrtc_state->stream->link->replay_settings.replay_allow_active) 9718 amdgpu_dm_replay_disable(acrtc_state->stream); 9719 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9720 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9721 } 9722 mutex_unlock(&dm->dc_lock); 9723 9724 /* 9725 * If FreeSync state on the stream has changed then we need to 9726 * re-adjust the min/max bounds now that DC doesn't handle this 9727 * as part of commit. 9728 */ 9729 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 9730 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9731 dc_stream_adjust_vmin_vmax( 9732 dm->dc, acrtc_state->stream, 9733 &acrtc_attach->dm_irq_params.vrr_params.adjust); 9734 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9735 } 9736 mutex_lock(&dm->dc_lock); 9737 update_planes_and_stream_adapter(dm->dc, 9738 acrtc_state->update_type, 9739 planes_count, 9740 acrtc_state->stream, 9741 &bundle->stream_update, 9742 bundle->surface_updates); 9743 updated_planes_and_streams = true; 9744 9745 /** 9746 * Enable or disable the interrupts on the backend. 9747 * 9748 * Most pipes are put into power gating when unused. 9749 * 9750 * When power gating is enabled on a pipe we lose the 9751 * interrupt enablement state when power gating is disabled. 9752 * 9753 * So we need to update the IRQ control state in hardware 9754 * whenever the pipe turns on (since it could be previously 9755 * power gated) or off (since some pipes can't be power gated 9756 * on some ASICs). 9757 */ 9758 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 9759 dm_update_pflip_irq_state(drm_to_adev(dev), 9760 acrtc_attach); 9761 9762 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns); 9763 mutex_unlock(&dm->dc_lock); 9764 } 9765 9766 /* 9767 * Update cursor state *after* programming all the planes. 9768 * This avoids redundant programming in the case where we're going 9769 * to be disabling a single plane - those pipes are being disabled. 9770 */ 9771 if (acrtc_state->active_planes && 9772 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) && 9773 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9774 amdgpu_dm_commit_cursors(state); 9775 9776 cleanup: 9777 kfree(bundle); 9778 } 9779 9780 static void amdgpu_dm_commit_audio(struct drm_device *dev, 9781 struct drm_atomic_state *state) 9782 { 9783 struct amdgpu_device *adev = drm_to_adev(dev); 9784 struct amdgpu_dm_connector *aconnector; 9785 struct drm_connector *connector; 9786 struct drm_connector_state *old_con_state, *new_con_state; 9787 struct drm_crtc_state *new_crtc_state; 9788 struct dm_crtc_state *new_dm_crtc_state; 9789 const struct dc_stream_status *status; 9790 int i, inst; 9791 9792 /* Notify device removals. */ 9793 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9794 if (old_con_state->crtc != new_con_state->crtc) { 9795 /* CRTC changes require notification. */ 9796 goto notify; 9797 } 9798 9799 if (!new_con_state->crtc) 9800 continue; 9801 9802 new_crtc_state = drm_atomic_get_new_crtc_state( 9803 state, new_con_state->crtc); 9804 9805 if (!new_crtc_state) 9806 continue; 9807 9808 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9809 continue; 9810 9811 notify: 9812 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9813 continue; 9814 9815 aconnector = to_amdgpu_dm_connector(connector); 9816 9817 mutex_lock(&adev->dm.audio_lock); 9818 inst = aconnector->audio_inst; 9819 aconnector->audio_inst = -1; 9820 mutex_unlock(&adev->dm.audio_lock); 9821 9822 amdgpu_dm_audio_eld_notify(adev, inst); 9823 } 9824 9825 /* Notify audio device additions. */ 9826 for_each_new_connector_in_state(state, connector, new_con_state, i) { 9827 if (!new_con_state->crtc) 9828 continue; 9829 9830 new_crtc_state = drm_atomic_get_new_crtc_state( 9831 state, new_con_state->crtc); 9832 9833 if (!new_crtc_state) 9834 continue; 9835 9836 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9837 continue; 9838 9839 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 9840 if (!new_dm_crtc_state->stream) 9841 continue; 9842 9843 status = dc_stream_get_status(new_dm_crtc_state->stream); 9844 if (!status) 9845 continue; 9846 9847 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9848 continue; 9849 9850 aconnector = to_amdgpu_dm_connector(connector); 9851 9852 mutex_lock(&adev->dm.audio_lock); 9853 inst = status->audio_inst; 9854 aconnector->audio_inst = inst; 9855 mutex_unlock(&adev->dm.audio_lock); 9856 9857 amdgpu_dm_audio_eld_notify(adev, inst); 9858 } 9859 } 9860 9861 /* 9862 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 9863 * @crtc_state: the DRM CRTC state 9864 * @stream_state: the DC stream state. 9865 * 9866 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 9867 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 9868 */ 9869 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 9870 struct dc_stream_state *stream_state) 9871 { 9872 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 9873 } 9874 9875 static void dm_clear_writeback(struct amdgpu_display_manager *dm, 9876 struct dm_crtc_state *crtc_state) 9877 { 9878 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0); 9879 } 9880 9881 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 9882 struct dc_state *dc_state) 9883 { 9884 struct drm_device *dev = state->dev; 9885 struct amdgpu_device *adev = drm_to_adev(dev); 9886 struct amdgpu_display_manager *dm = &adev->dm; 9887 struct drm_crtc *crtc; 9888 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9889 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9890 struct drm_connector_state *old_con_state; 9891 struct drm_connector *connector; 9892 bool mode_set_reset_required = false; 9893 u32 i; 9894 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count}; 9895 bool set_backlight_level = false; 9896 9897 /* Disable writeback */ 9898 for_each_old_connector_in_state(state, connector, old_con_state, i) { 9899 struct dm_connector_state *dm_old_con_state; 9900 struct amdgpu_crtc *acrtc; 9901 9902 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 9903 continue; 9904 9905 old_crtc_state = NULL; 9906 9907 dm_old_con_state = to_dm_connector_state(old_con_state); 9908 if (!dm_old_con_state->base.crtc) 9909 continue; 9910 9911 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc); 9912 if (acrtc) 9913 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 9914 9915 if (!acrtc || !acrtc->wb_enabled) 9916 continue; 9917 9918 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9919 9920 dm_clear_writeback(dm, dm_old_crtc_state); 9921 acrtc->wb_enabled = false; 9922 } 9923 9924 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 9925 new_crtc_state, i) { 9926 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 9927 9928 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9929 9930 if (old_crtc_state->active && 9931 (!new_crtc_state->active || 9932 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 9933 manage_dm_interrupts(adev, acrtc, NULL); 9934 dc_stream_release(dm_old_crtc_state->stream); 9935 } 9936 } 9937 9938 drm_atomic_helper_calc_timestamping_constants(state); 9939 9940 /* update changed items */ 9941 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9942 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 9943 9944 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9945 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9946 9947 drm_dbg_state(state->dev, 9948 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 9949 acrtc->crtc_id, 9950 new_crtc_state->enable, 9951 new_crtc_state->active, 9952 new_crtc_state->planes_changed, 9953 new_crtc_state->mode_changed, 9954 new_crtc_state->active_changed, 9955 new_crtc_state->connectors_changed); 9956 9957 /* Disable cursor if disabling crtc */ 9958 if (old_crtc_state->active && !new_crtc_state->active) { 9959 struct dc_cursor_position position; 9960 9961 memset(&position, 0, sizeof(position)); 9962 mutex_lock(&dm->dc_lock); 9963 dc_exit_ips_for_hw_access(dm->dc); 9964 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position); 9965 mutex_unlock(&dm->dc_lock); 9966 } 9967 9968 /* Copy all transient state flags into dc state */ 9969 if (dm_new_crtc_state->stream) { 9970 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 9971 dm_new_crtc_state->stream); 9972 } 9973 9974 /* handles headless hotplug case, updating new_state and 9975 * aconnector as needed 9976 */ 9977 9978 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 9979 9980 drm_dbg_atomic(dev, 9981 "Atomic commit: SET crtc id %d: [%p]\n", 9982 acrtc->crtc_id, acrtc); 9983 9984 if (!dm_new_crtc_state->stream) { 9985 /* 9986 * this could happen because of issues with 9987 * userspace notifications delivery. 9988 * In this case userspace tries to set mode on 9989 * display which is disconnected in fact. 9990 * dc_sink is NULL in this case on aconnector. 9991 * We expect reset mode will come soon. 9992 * 9993 * This can also happen when unplug is done 9994 * during resume sequence ended 9995 * 9996 * In this case, we want to pretend we still 9997 * have a sink to keep the pipe running so that 9998 * hw state is consistent with the sw state 9999 */ 10000 drm_dbg_atomic(dev, 10001 "Failed to create new stream for crtc %d\n", 10002 acrtc->base.base.id); 10003 continue; 10004 } 10005 10006 if (dm_old_crtc_state->stream) 10007 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10008 10009 pm_runtime_get_noresume(dev->dev); 10010 10011 acrtc->enabled = true; 10012 acrtc->hw_mode = new_crtc_state->mode; 10013 crtc->hwmode = new_crtc_state->mode; 10014 mode_set_reset_required = true; 10015 set_backlight_level = true; 10016 } else if (modereset_required(new_crtc_state)) { 10017 drm_dbg_atomic(dev, 10018 "Atomic commit: RESET. crtc id %d:[%p]\n", 10019 acrtc->crtc_id, acrtc); 10020 /* i.e. reset mode */ 10021 if (dm_old_crtc_state->stream) 10022 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10023 10024 mode_set_reset_required = true; 10025 } 10026 } /* for_each_crtc_in_state() */ 10027 10028 /* if there mode set or reset, disable eDP PSR, Replay */ 10029 if (mode_set_reset_required) { 10030 if (dm->vblank_control_workqueue) 10031 flush_workqueue(dm->vblank_control_workqueue); 10032 10033 amdgpu_dm_replay_disable_all(dm); 10034 amdgpu_dm_psr_disable_all(dm); 10035 } 10036 10037 dm_enable_per_frame_crtc_master_sync(dc_state); 10038 mutex_lock(&dm->dc_lock); 10039 dc_exit_ips_for_hw_access(dm->dc); 10040 WARN_ON(!dc_commit_streams(dm->dc, ¶ms)); 10041 10042 /* Allow idle optimization when vblank count is 0 for display off */ 10043 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev)) 10044 dc_allow_idle_optimizations(dm->dc, true); 10045 mutex_unlock(&dm->dc_lock); 10046 10047 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10048 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10049 10050 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10051 10052 if (dm_new_crtc_state->stream != NULL) { 10053 const struct dc_stream_status *status = 10054 dc_stream_get_status(dm_new_crtc_state->stream); 10055 10056 if (!status) 10057 status = dc_state_get_stream_status(dc_state, 10058 dm_new_crtc_state->stream); 10059 if (!status) 10060 drm_err(dev, 10061 "got no status for stream %p on acrtc%p\n", 10062 dm_new_crtc_state->stream, acrtc); 10063 else 10064 acrtc->otg_inst = status->primary_otg_inst; 10065 } 10066 } 10067 10068 /* During boot up and resume the DC layer will reset the panel brightness 10069 * to fix a flicker issue. 10070 * It will cause the dm->actual_brightness is not the current panel brightness 10071 * level. (the dm->brightness is the correct panel level) 10072 * So we set the backlight level with dm->brightness value after set mode 10073 */ 10074 if (set_backlight_level) { 10075 for (i = 0; i < dm->num_of_edps; i++) { 10076 if (dm->backlight_dev[i]) 10077 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10078 } 10079 } 10080 } 10081 10082 static void dm_set_writeback(struct amdgpu_display_manager *dm, 10083 struct dm_crtc_state *crtc_state, 10084 struct drm_connector *connector, 10085 struct drm_connector_state *new_con_state) 10086 { 10087 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector); 10088 struct amdgpu_device *adev = dm->adev; 10089 struct amdgpu_crtc *acrtc; 10090 struct dc_writeback_info *wb_info; 10091 struct pipe_ctx *pipe = NULL; 10092 struct amdgpu_framebuffer *afb; 10093 int i = 0; 10094 10095 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL); 10096 if (!wb_info) { 10097 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n"); 10098 return; 10099 } 10100 10101 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc); 10102 if (!acrtc) { 10103 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n"); 10104 kfree(wb_info); 10105 return; 10106 } 10107 10108 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb); 10109 if (!afb) { 10110 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n"); 10111 kfree(wb_info); 10112 return; 10113 } 10114 10115 for (i = 0; i < MAX_PIPES; i++) { 10116 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) { 10117 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i]; 10118 break; 10119 } 10120 } 10121 10122 /* fill in wb_info */ 10123 wb_info->wb_enabled = true; 10124 10125 wb_info->dwb_pipe_inst = 0; 10126 wb_info->dwb_params.dwbscl_black_color = 0; 10127 wb_info->dwb_params.hdr_mult = 0x1F000; 10128 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS; 10129 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13; 10130 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC; 10131 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC; 10132 10133 /* width & height from crtc */ 10134 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay; 10135 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay; 10136 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay; 10137 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay; 10138 10139 wb_info->dwb_params.cnv_params.crop_en = false; 10140 wb_info->dwb_params.stereo_params.stereo_enabled = false; 10141 10142 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits 10143 wb_info->dwb_params.cnv_params.out_min_pix_val = 0; 10144 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB; 10145 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS; 10146 10147 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444; 10148 10149 wb_info->dwb_params.capture_rate = dwb_capture_rate_0; 10150 10151 wb_info->dwb_params.scaler_taps.h_taps = 4; 10152 wb_info->dwb_params.scaler_taps.v_taps = 4; 10153 wb_info->dwb_params.scaler_taps.h_taps_c = 2; 10154 wb_info->dwb_params.scaler_taps.v_taps_c = 2; 10155 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING; 10156 10157 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0]; 10158 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1]; 10159 10160 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) { 10161 wb_info->mcif_buf_params.luma_address[i] = afb->address; 10162 wb_info->mcif_buf_params.chroma_address[i] = 0; 10163 } 10164 10165 wb_info->mcif_buf_params.p_vmid = 1; 10166 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) { 10167 wb_info->mcif_warmup_params.start_address.quad_part = afb->address; 10168 wb_info->mcif_warmup_params.region_size = 10169 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height; 10170 } 10171 wb_info->mcif_warmup_params.p_vmid = 1; 10172 wb_info->writeback_source_plane = pipe->plane_state; 10173 10174 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info); 10175 10176 acrtc->wb_pending = true; 10177 acrtc->wb_conn = wb_conn; 10178 drm_writeback_queue_job(wb_conn, new_con_state); 10179 } 10180 10181 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state) 10182 { 10183 struct drm_connector_state *old_con_state, *new_con_state; 10184 struct drm_device *dev = state->dev; 10185 struct drm_connector *connector; 10186 struct amdgpu_device *adev = drm_to_adev(dev); 10187 int i; 10188 10189 if (!adev->dm.hdcp_workqueue) 10190 return; 10191 10192 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10193 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10194 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10195 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10196 struct dm_crtc_state *dm_new_crtc_state; 10197 struct amdgpu_dm_connector *aconnector; 10198 10199 if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10200 continue; 10201 10202 aconnector = to_amdgpu_dm_connector(connector); 10203 10204 drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i); 10205 10206 drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 10207 connector->index, connector->status, connector->dpms); 10208 drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n", 10209 old_con_state->content_protection, new_con_state->content_protection); 10210 10211 if (aconnector->dc_sink) { 10212 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 10213 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 10214 drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n", 10215 aconnector->dc_sink->edid_caps.display_name); 10216 } 10217 } 10218 10219 new_crtc_state = NULL; 10220 old_crtc_state = NULL; 10221 10222 if (acrtc) { 10223 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10224 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10225 } 10226 10227 if (old_crtc_state) 10228 drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10229 old_crtc_state->enable, 10230 old_crtc_state->active, 10231 old_crtc_state->mode_changed, 10232 old_crtc_state->active_changed, 10233 old_crtc_state->connectors_changed); 10234 10235 if (new_crtc_state) 10236 drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10237 new_crtc_state->enable, 10238 new_crtc_state->active, 10239 new_crtc_state->mode_changed, 10240 new_crtc_state->active_changed, 10241 new_crtc_state->connectors_changed); 10242 10243 10244 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10245 10246 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 10247 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 10248 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 10249 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 10250 dm_new_con_state->update_hdcp = true; 10251 continue; 10252 } 10253 10254 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 10255 old_con_state, connector, adev->dm.hdcp_workqueue)) { 10256 /* when display is unplugged from mst hub, connctor will 10257 * be destroyed within dm_dp_mst_connector_destroy. connector 10258 * hdcp perperties, like type, undesired, desired, enabled, 10259 * will be lost. So, save hdcp properties into hdcp_work within 10260 * amdgpu_dm_atomic_commit_tail. if the same display is 10261 * plugged back with same display index, its hdcp properties 10262 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 10263 */ 10264 10265 bool enable_encryption = false; 10266 10267 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 10268 enable_encryption = true; 10269 10270 if (aconnector->dc_link && aconnector->dc_sink && 10271 aconnector->dc_link->type == dc_connection_mst_branch) { 10272 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 10273 struct hdcp_workqueue *hdcp_w = 10274 &hdcp_work[aconnector->dc_link->link_index]; 10275 10276 hdcp_w->hdcp_content_type[connector->index] = 10277 new_con_state->hdcp_content_type; 10278 hdcp_w->content_protection[connector->index] = 10279 new_con_state->content_protection; 10280 } 10281 10282 if (new_crtc_state && new_crtc_state->mode_changed && 10283 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 10284 enable_encryption = true; 10285 10286 drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 10287 10288 if (aconnector->dc_link) 10289 hdcp_update_display( 10290 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 10291 new_con_state->hdcp_content_type, enable_encryption); 10292 } 10293 } 10294 } 10295 10296 /** 10297 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 10298 * @state: The atomic state to commit 10299 * 10300 * This will tell DC to commit the constructed DC state from atomic_check, 10301 * programming the hardware. Any failures here implies a hardware failure, since 10302 * atomic check should have filtered anything non-kosher. 10303 */ 10304 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 10305 { 10306 struct drm_device *dev = state->dev; 10307 struct amdgpu_device *adev = drm_to_adev(dev); 10308 struct amdgpu_display_manager *dm = &adev->dm; 10309 struct dm_atomic_state *dm_state; 10310 struct dc_state *dc_state = NULL; 10311 u32 i, j; 10312 struct drm_crtc *crtc; 10313 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10314 unsigned long flags; 10315 bool wait_for_vblank = true; 10316 struct drm_connector *connector; 10317 struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL; 10318 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10319 int crtc_disable_count = 0; 10320 10321 trace_amdgpu_dm_atomic_commit_tail_begin(state); 10322 10323 drm_atomic_helper_update_legacy_modeset_state(dev, state); 10324 drm_dp_mst_atomic_wait_for_dependencies(state); 10325 10326 dm_state = dm_atomic_get_new_state(state); 10327 if (dm_state && dm_state->context) { 10328 dc_state = dm_state->context; 10329 amdgpu_dm_commit_streams(state, dc_state); 10330 } 10331 10332 amdgpu_dm_update_hdcp(state); 10333 10334 /* Handle connector state changes */ 10335 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10336 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10337 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10338 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10339 struct dc_surface_update *dummy_updates; 10340 struct dc_stream_update stream_update; 10341 struct dc_info_packet hdr_packet; 10342 struct dc_stream_status *status = NULL; 10343 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false; 10344 10345 memset(&stream_update, 0, sizeof(stream_update)); 10346 10347 if (acrtc) { 10348 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10349 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10350 } 10351 10352 /* Skip any modesets/resets */ 10353 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 10354 continue; 10355 10356 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10357 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10358 10359 scaling_changed = is_scaling_state_different(dm_new_con_state, 10360 dm_old_con_state); 10361 10362 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) && 10363 (dm_old_crtc_state->stream->output_color_space != 10364 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state))) 10365 output_color_space_changed = true; 10366 10367 abm_changed = dm_new_crtc_state->abm_level != 10368 dm_old_crtc_state->abm_level; 10369 10370 hdr_changed = 10371 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 10372 10373 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed) 10374 continue; 10375 10376 stream_update.stream = dm_new_crtc_state->stream; 10377 if (scaling_changed) { 10378 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 10379 dm_new_con_state, dm_new_crtc_state->stream); 10380 10381 stream_update.src = dm_new_crtc_state->stream->src; 10382 stream_update.dst = dm_new_crtc_state->stream->dst; 10383 } 10384 10385 if (output_color_space_changed) { 10386 dm_new_crtc_state->stream->output_color_space 10387 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state); 10388 10389 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space; 10390 } 10391 10392 if (abm_changed) { 10393 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 10394 10395 stream_update.abm_level = &dm_new_crtc_state->abm_level; 10396 } 10397 10398 if (hdr_changed) { 10399 fill_hdr_info_packet(new_con_state, &hdr_packet); 10400 stream_update.hdr_static_metadata = &hdr_packet; 10401 } 10402 10403 status = dc_stream_get_status(dm_new_crtc_state->stream); 10404 10405 if (WARN_ON(!status)) 10406 continue; 10407 10408 WARN_ON(!status->plane_count); 10409 10410 /* 10411 * TODO: DC refuses to perform stream updates without a dc_surface_update. 10412 * Here we create an empty update on each plane. 10413 * To fix this, DC should permit updating only stream properties. 10414 */ 10415 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 10416 if (!dummy_updates) { 10417 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n"); 10418 continue; 10419 } 10420 for (j = 0; j < status->plane_count; j++) 10421 dummy_updates[j].surface = status->plane_states[0]; 10422 10423 sort(dummy_updates, status->plane_count, 10424 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL); 10425 10426 mutex_lock(&dm->dc_lock); 10427 dc_exit_ips_for_hw_access(dm->dc); 10428 dc_update_planes_and_stream(dm->dc, 10429 dummy_updates, 10430 status->plane_count, 10431 dm_new_crtc_state->stream, 10432 &stream_update); 10433 mutex_unlock(&dm->dc_lock); 10434 kfree(dummy_updates); 10435 10436 drm_connector_update_privacy_screen(new_con_state); 10437 } 10438 10439 /** 10440 * Enable interrupts for CRTCs that are newly enabled or went through 10441 * a modeset. It was intentionally deferred until after the front end 10442 * state was modified to wait until the OTG was on and so the IRQ 10443 * handlers didn't access stale or invalid state. 10444 */ 10445 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10446 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10447 #ifdef CONFIG_DEBUG_FS 10448 enum amdgpu_dm_pipe_crc_source cur_crc_src; 10449 #endif 10450 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 10451 if (old_crtc_state->active && !new_crtc_state->active) 10452 crtc_disable_count++; 10453 10454 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10455 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10456 10457 /* For freesync config update on crtc state and params for irq */ 10458 update_stream_irq_parameters(dm, dm_new_crtc_state); 10459 10460 #ifdef CONFIG_DEBUG_FS 10461 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10462 cur_crc_src = acrtc->dm_irq_params.crc_src; 10463 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10464 #endif 10465 10466 if (new_crtc_state->active && 10467 (!old_crtc_state->active || 10468 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10469 dc_stream_retain(dm_new_crtc_state->stream); 10470 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 10471 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state); 10472 } 10473 /* Handle vrr on->off / off->on transitions */ 10474 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 10475 10476 #ifdef CONFIG_DEBUG_FS 10477 if (new_crtc_state->active && 10478 (!old_crtc_state->active || 10479 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10480 /** 10481 * Frontend may have changed so reapply the CRC capture 10482 * settings for the stream. 10483 */ 10484 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 10485 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 10486 if (amdgpu_dm_crc_window_is_activated(crtc)) { 10487 uint8_t cnt; 10488 10489 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10490 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) { 10491 if (acrtc->dm_irq_params.window_param[cnt].enable) { 10492 acrtc->dm_irq_params.window_param[cnt].update_win = true; 10493 10494 /** 10495 * It takes 2 frames for HW to stably generate CRC when 10496 * resuming from suspend, so we set skip_frame_cnt 2. 10497 */ 10498 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2; 10499 } 10500 } 10501 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10502 } 10503 #endif 10504 if (amdgpu_dm_crtc_configure_crc_source( 10505 crtc, dm_new_crtc_state, cur_crc_src)) 10506 drm_dbg_atomic(dev, "Failed to configure crc source"); 10507 } 10508 } 10509 #endif 10510 } 10511 10512 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 10513 if (new_crtc_state->async_flip) 10514 wait_for_vblank = false; 10515 10516 /* update planes when needed per crtc*/ 10517 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 10518 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10519 10520 if (dm_new_crtc_state->stream) 10521 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 10522 } 10523 10524 /* Enable writeback */ 10525 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10526 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10527 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10528 10529 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10530 continue; 10531 10532 if (!new_con_state->writeback_job) 10533 continue; 10534 10535 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10536 10537 if (!new_crtc_state) 10538 continue; 10539 10540 if (acrtc->wb_enabled) 10541 continue; 10542 10543 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10544 10545 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state); 10546 acrtc->wb_enabled = true; 10547 } 10548 10549 /* Update audio instances for each connector. */ 10550 amdgpu_dm_commit_audio(dev, state); 10551 10552 /* restore the backlight level */ 10553 for (i = 0; i < dm->num_of_edps; i++) { 10554 if (dm->backlight_dev[i] && 10555 (dm->actual_brightness[i] != dm->brightness[i])) 10556 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10557 } 10558 10559 /* 10560 * send vblank event on all events not handled in flip and 10561 * mark consumed event for drm_atomic_helper_commit_hw_done 10562 */ 10563 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10564 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10565 10566 if (new_crtc_state->event) 10567 drm_send_event_locked(dev, &new_crtc_state->event->base); 10568 10569 new_crtc_state->event = NULL; 10570 } 10571 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10572 10573 /* Signal HW programming completion */ 10574 drm_atomic_helper_commit_hw_done(state); 10575 10576 if (wait_for_vblank) 10577 drm_atomic_helper_wait_for_flip_done(dev, state); 10578 10579 drm_atomic_helper_cleanup_planes(dev, state); 10580 10581 /* Don't free the memory if we are hitting this as part of suspend. 10582 * This way we don't free any memory during suspend; see 10583 * amdgpu_bo_free_kernel(). The memory will be freed in the first 10584 * non-suspend modeset or when the driver is torn down. 10585 */ 10586 if (!adev->in_suspend) { 10587 /* return the stolen vga memory back to VRAM */ 10588 if (!adev->mman.keep_stolen_vga_memory) 10589 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 10590 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 10591 } 10592 10593 /* 10594 * Finally, drop a runtime PM reference for each newly disabled CRTC, 10595 * so we can put the GPU into runtime suspend if we're not driving any 10596 * displays anymore 10597 */ 10598 for (i = 0; i < crtc_disable_count; i++) 10599 pm_runtime_put_autosuspend(dev->dev); 10600 pm_runtime_mark_last_busy(dev->dev); 10601 10602 trace_amdgpu_dm_atomic_commit_tail_finish(state); 10603 } 10604 10605 static int dm_force_atomic_commit(struct drm_connector *connector) 10606 { 10607 int ret = 0; 10608 struct drm_device *ddev = connector->dev; 10609 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 10610 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10611 struct drm_plane *plane = disconnected_acrtc->base.primary; 10612 struct drm_connector_state *conn_state; 10613 struct drm_crtc_state *crtc_state; 10614 struct drm_plane_state *plane_state; 10615 10616 if (!state) 10617 return -ENOMEM; 10618 10619 state->acquire_ctx = ddev->mode_config.acquire_ctx; 10620 10621 /* Construct an atomic state to restore previous display setting */ 10622 10623 /* 10624 * Attach connectors to drm_atomic_state 10625 */ 10626 conn_state = drm_atomic_get_connector_state(state, connector); 10627 10628 /* Check for error in getting connector state */ 10629 if (IS_ERR(conn_state)) { 10630 ret = PTR_ERR(conn_state); 10631 goto out; 10632 } 10633 10634 /* Attach crtc to drm_atomic_state*/ 10635 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 10636 10637 /* Check for error in getting crtc state */ 10638 if (IS_ERR(crtc_state)) { 10639 ret = PTR_ERR(crtc_state); 10640 goto out; 10641 } 10642 10643 /* force a restore */ 10644 crtc_state->mode_changed = true; 10645 10646 /* Attach plane to drm_atomic_state */ 10647 plane_state = drm_atomic_get_plane_state(state, plane); 10648 10649 /* Check for error in getting plane state */ 10650 if (IS_ERR(plane_state)) { 10651 ret = PTR_ERR(plane_state); 10652 goto out; 10653 } 10654 10655 /* Call commit internally with the state we just constructed */ 10656 ret = drm_atomic_commit(state); 10657 10658 out: 10659 drm_atomic_state_put(state); 10660 if (ret) 10661 drm_err(ddev, "Restoring old state failed with %i\n", ret); 10662 10663 return ret; 10664 } 10665 10666 /* 10667 * This function handles all cases when set mode does not come upon hotplug. 10668 * This includes when a display is unplugged then plugged back into the 10669 * same port and when running without usermode desktop manager supprot 10670 */ 10671 void dm_restore_drm_connector_state(struct drm_device *dev, 10672 struct drm_connector *connector) 10673 { 10674 struct amdgpu_dm_connector *aconnector; 10675 struct amdgpu_crtc *disconnected_acrtc; 10676 struct dm_crtc_state *acrtc_state; 10677 10678 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10679 return; 10680 10681 aconnector = to_amdgpu_dm_connector(connector); 10682 10683 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 10684 return; 10685 10686 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10687 if (!disconnected_acrtc) 10688 return; 10689 10690 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 10691 if (!acrtc_state->stream) 10692 return; 10693 10694 /* 10695 * If the previous sink is not released and different from the current, 10696 * we deduce we are in a state where we can not rely on usermode call 10697 * to turn on the display, so we do it here 10698 */ 10699 if (acrtc_state->stream->sink != aconnector->dc_sink) 10700 dm_force_atomic_commit(&aconnector->base); 10701 } 10702 10703 /* 10704 * Grabs all modesetting locks to serialize against any blocking commits, 10705 * Waits for completion of all non blocking commits. 10706 */ 10707 static int do_aquire_global_lock(struct drm_device *dev, 10708 struct drm_atomic_state *state) 10709 { 10710 struct drm_crtc *crtc; 10711 struct drm_crtc_commit *commit; 10712 long ret; 10713 10714 /* 10715 * Adding all modeset locks to aquire_ctx will 10716 * ensure that when the framework release it the 10717 * extra locks we are locking here will get released to 10718 */ 10719 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 10720 if (ret) 10721 return ret; 10722 10723 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 10724 spin_lock(&crtc->commit_lock); 10725 commit = list_first_entry_or_null(&crtc->commit_list, 10726 struct drm_crtc_commit, commit_entry); 10727 if (commit) 10728 drm_crtc_commit_get(commit); 10729 spin_unlock(&crtc->commit_lock); 10730 10731 if (!commit) 10732 continue; 10733 10734 /* 10735 * Make sure all pending HW programming completed and 10736 * page flips done 10737 */ 10738 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 10739 10740 if (ret > 0) 10741 ret = wait_for_completion_interruptible_timeout( 10742 &commit->flip_done, 10*HZ); 10743 10744 if (ret == 0) 10745 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n", 10746 crtc->base.id, crtc->name); 10747 10748 drm_crtc_commit_put(commit); 10749 } 10750 10751 return ret < 0 ? ret : 0; 10752 } 10753 10754 static void get_freesync_config_for_crtc( 10755 struct dm_crtc_state *new_crtc_state, 10756 struct dm_connector_state *new_con_state) 10757 { 10758 struct mod_freesync_config config = {0}; 10759 struct amdgpu_dm_connector *aconnector; 10760 struct drm_display_mode *mode = &new_crtc_state->base.mode; 10761 int vrefresh = drm_mode_vrefresh(mode); 10762 bool fs_vid_mode = false; 10763 10764 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10765 return; 10766 10767 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector); 10768 10769 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 10770 vrefresh >= aconnector->min_vfreq && 10771 vrefresh <= aconnector->max_vfreq; 10772 10773 if (new_crtc_state->vrr_supported) { 10774 new_crtc_state->stream->ignore_msa_timing_param = true; 10775 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 10776 10777 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 10778 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 10779 config.vsif_supported = true; 10780 config.btr = true; 10781 10782 if (fs_vid_mode) { 10783 config.state = VRR_STATE_ACTIVE_FIXED; 10784 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 10785 goto out; 10786 } else if (new_crtc_state->base.vrr_enabled) { 10787 config.state = VRR_STATE_ACTIVE_VARIABLE; 10788 } else { 10789 config.state = VRR_STATE_INACTIVE; 10790 } 10791 } 10792 out: 10793 new_crtc_state->freesync_config = config; 10794 } 10795 10796 static void reset_freesync_config_for_crtc( 10797 struct dm_crtc_state *new_crtc_state) 10798 { 10799 new_crtc_state->vrr_supported = false; 10800 10801 memset(&new_crtc_state->vrr_infopacket, 0, 10802 sizeof(new_crtc_state->vrr_infopacket)); 10803 } 10804 10805 static bool 10806 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 10807 struct drm_crtc_state *new_crtc_state) 10808 { 10809 const struct drm_display_mode *old_mode, *new_mode; 10810 10811 if (!old_crtc_state || !new_crtc_state) 10812 return false; 10813 10814 old_mode = &old_crtc_state->mode; 10815 new_mode = &new_crtc_state->mode; 10816 10817 if (old_mode->clock == new_mode->clock && 10818 old_mode->hdisplay == new_mode->hdisplay && 10819 old_mode->vdisplay == new_mode->vdisplay && 10820 old_mode->htotal == new_mode->htotal && 10821 old_mode->vtotal != new_mode->vtotal && 10822 old_mode->hsync_start == new_mode->hsync_start && 10823 old_mode->vsync_start != new_mode->vsync_start && 10824 old_mode->hsync_end == new_mode->hsync_end && 10825 old_mode->vsync_end != new_mode->vsync_end && 10826 old_mode->hskew == new_mode->hskew && 10827 old_mode->vscan == new_mode->vscan && 10828 (old_mode->vsync_end - old_mode->vsync_start) == 10829 (new_mode->vsync_end - new_mode->vsync_start)) 10830 return true; 10831 10832 return false; 10833 } 10834 10835 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 10836 { 10837 u64 num, den, res; 10838 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 10839 10840 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 10841 10842 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 10843 den = (unsigned long long)new_crtc_state->mode.htotal * 10844 (unsigned long long)new_crtc_state->mode.vtotal; 10845 10846 res = div_u64(num, den); 10847 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 10848 } 10849 10850 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 10851 struct drm_atomic_state *state, 10852 struct drm_crtc *crtc, 10853 struct drm_crtc_state *old_crtc_state, 10854 struct drm_crtc_state *new_crtc_state, 10855 bool enable, 10856 bool *lock_and_validation_needed) 10857 { 10858 struct dm_atomic_state *dm_state = NULL; 10859 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10860 struct dc_stream_state *new_stream; 10861 struct amdgpu_device *adev = dm->adev; 10862 int ret = 0; 10863 10864 /* 10865 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 10866 * update changed items 10867 */ 10868 struct amdgpu_crtc *acrtc = NULL; 10869 struct drm_connector *connector = NULL; 10870 struct amdgpu_dm_connector *aconnector = NULL; 10871 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 10872 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 10873 10874 new_stream = NULL; 10875 10876 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10877 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10878 acrtc = to_amdgpu_crtc(crtc); 10879 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 10880 if (connector) 10881 aconnector = to_amdgpu_dm_connector(connector); 10882 10883 /* TODO This hack should go away */ 10884 if (connector && enable) { 10885 /* Make sure fake sink is created in plug-in scenario */ 10886 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 10887 connector); 10888 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 10889 connector); 10890 10891 if (WARN_ON(!drm_new_conn_state)) { 10892 ret = -EINVAL; 10893 goto fail; 10894 } 10895 10896 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 10897 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 10898 10899 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10900 goto skip_modeset; 10901 10902 new_stream = create_validate_stream_for_sink(connector, 10903 &new_crtc_state->mode, 10904 dm_new_conn_state, 10905 dm_old_crtc_state->stream); 10906 10907 /* 10908 * we can have no stream on ACTION_SET if a display 10909 * was disconnected during S3, in this case it is not an 10910 * error, the OS will be updated after detection, and 10911 * will do the right thing on next atomic commit 10912 */ 10913 10914 if (!new_stream) { 10915 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n", 10916 __func__, acrtc->base.base.id); 10917 ret = -ENOMEM; 10918 goto fail; 10919 } 10920 10921 /* 10922 * TODO: Check VSDB bits to decide whether this should 10923 * be enabled or not. 10924 */ 10925 new_stream->triggered_crtc_reset.enabled = 10926 dm->force_timing_sync; 10927 10928 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 10929 10930 ret = fill_hdr_info_packet(drm_new_conn_state, 10931 &new_stream->hdr_static_metadata); 10932 if (ret) 10933 goto fail; 10934 10935 /* 10936 * If we already removed the old stream from the context 10937 * (and set the new stream to NULL) then we can't reuse 10938 * the old stream even if the stream and scaling are unchanged. 10939 * We'll hit the BUG_ON and black screen. 10940 * 10941 * TODO: Refactor this function to allow this check to work 10942 * in all conditions. 10943 */ 10944 if (amdgpu_freesync_vid_mode && 10945 dm_new_crtc_state->stream && 10946 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 10947 goto skip_modeset; 10948 10949 if (dm_new_crtc_state->stream && 10950 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 10951 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 10952 new_crtc_state->mode_changed = false; 10953 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d", 10954 new_crtc_state->mode_changed); 10955 } 10956 } 10957 10958 /* mode_changed flag may get updated above, need to check again */ 10959 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10960 goto skip_modeset; 10961 10962 drm_dbg_state(state->dev, 10963 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 10964 acrtc->crtc_id, 10965 new_crtc_state->enable, 10966 new_crtc_state->active, 10967 new_crtc_state->planes_changed, 10968 new_crtc_state->mode_changed, 10969 new_crtc_state->active_changed, 10970 new_crtc_state->connectors_changed); 10971 10972 /* Remove stream for any changed/disabled CRTC */ 10973 if (!enable) { 10974 10975 if (!dm_old_crtc_state->stream) 10976 goto skip_modeset; 10977 10978 /* Unset freesync video if it was active before */ 10979 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 10980 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 10981 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 10982 } 10983 10984 /* Now check if we should set freesync video mode */ 10985 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 10986 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 10987 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 10988 is_timing_unchanged_for_freesync(new_crtc_state, 10989 old_crtc_state)) { 10990 new_crtc_state->mode_changed = false; 10991 drm_dbg_driver(adev_to_drm(adev), 10992 "Mode change not required for front porch change, setting mode_changed to %d", 10993 new_crtc_state->mode_changed); 10994 10995 set_freesync_fixed_config(dm_new_crtc_state); 10996 10997 goto skip_modeset; 10998 } else if (amdgpu_freesync_vid_mode && aconnector && 10999 is_freesync_video_mode(&new_crtc_state->mode, 11000 aconnector)) { 11001 struct drm_display_mode *high_mode; 11002 11003 high_mode = get_highest_refresh_rate_mode(aconnector, false); 11004 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 11005 set_freesync_fixed_config(dm_new_crtc_state); 11006 } 11007 11008 ret = dm_atomic_get_state(state, &dm_state); 11009 if (ret) 11010 goto fail; 11011 11012 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n", 11013 crtc->base.id); 11014 11015 /* i.e. reset mode */ 11016 if (dc_state_remove_stream( 11017 dm->dc, 11018 dm_state->context, 11019 dm_old_crtc_state->stream) != DC_OK) { 11020 ret = -EINVAL; 11021 goto fail; 11022 } 11023 11024 dc_stream_release(dm_old_crtc_state->stream); 11025 dm_new_crtc_state->stream = NULL; 11026 11027 reset_freesync_config_for_crtc(dm_new_crtc_state); 11028 11029 *lock_and_validation_needed = true; 11030 11031 } else {/* Add stream for any updated/enabled CRTC */ 11032 /* 11033 * Quick fix to prevent NULL pointer on new_stream when 11034 * added MST connectors not found in existing crtc_state in the chained mode 11035 * TODO: need to dig out the root cause of that 11036 */ 11037 if (!connector) 11038 goto skip_modeset; 11039 11040 if (modereset_required(new_crtc_state)) 11041 goto skip_modeset; 11042 11043 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 11044 dm_old_crtc_state->stream)) { 11045 11046 WARN_ON(dm_new_crtc_state->stream); 11047 11048 ret = dm_atomic_get_state(state, &dm_state); 11049 if (ret) 11050 goto fail; 11051 11052 dm_new_crtc_state->stream = new_stream; 11053 11054 dc_stream_retain(new_stream); 11055 11056 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 11057 crtc->base.id); 11058 11059 if (dc_state_add_stream( 11060 dm->dc, 11061 dm_state->context, 11062 dm_new_crtc_state->stream) != DC_OK) { 11063 ret = -EINVAL; 11064 goto fail; 11065 } 11066 11067 *lock_and_validation_needed = true; 11068 } 11069 } 11070 11071 skip_modeset: 11072 /* Release extra reference */ 11073 if (new_stream) 11074 dc_stream_release(new_stream); 11075 11076 /* 11077 * We want to do dc stream updates that do not require a 11078 * full modeset below. 11079 */ 11080 if (!(enable && connector && new_crtc_state->active)) 11081 return 0; 11082 /* 11083 * Given above conditions, the dc state cannot be NULL because: 11084 * 1. We're in the process of enabling CRTCs (just been added 11085 * to the dc context, or already is on the context) 11086 * 2. Has a valid connector attached, and 11087 * 3. Is currently active and enabled. 11088 * => The dc stream state currently exists. 11089 */ 11090 BUG_ON(dm_new_crtc_state->stream == NULL); 11091 11092 /* Scaling or underscan settings */ 11093 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 11094 drm_atomic_crtc_needs_modeset(new_crtc_state)) 11095 update_stream_scaling_settings( 11096 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 11097 11098 /* ABM settings */ 11099 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11100 11101 /* 11102 * Color management settings. We also update color properties 11103 * when a modeset is needed, to ensure it gets reprogrammed. 11104 */ 11105 if (dm_new_crtc_state->base.color_mgmt_changed || 11106 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 11107 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11108 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 11109 if (ret) 11110 goto fail; 11111 } 11112 11113 /* Update Freesync settings. */ 11114 get_freesync_config_for_crtc(dm_new_crtc_state, 11115 dm_new_conn_state); 11116 11117 return ret; 11118 11119 fail: 11120 if (new_stream) 11121 dc_stream_release(new_stream); 11122 return ret; 11123 } 11124 11125 static bool should_reset_plane(struct drm_atomic_state *state, 11126 struct drm_plane *plane, 11127 struct drm_plane_state *old_plane_state, 11128 struct drm_plane_state *new_plane_state) 11129 { 11130 struct drm_plane *other; 11131 struct drm_plane_state *old_other_state, *new_other_state; 11132 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11133 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state; 11134 struct amdgpu_device *adev = drm_to_adev(plane->dev); 11135 int i; 11136 11137 /* 11138 * TODO: Remove this hack for all asics once it proves that the 11139 * fast updates works fine on DCN3.2+. 11140 */ 11141 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) && 11142 state->allow_modeset) 11143 return true; 11144 11145 if (amdgpu_in_reset(adev) && state->allow_modeset) 11146 return true; 11147 11148 /* Exit early if we know that we're adding or removing the plane. */ 11149 if (old_plane_state->crtc != new_plane_state->crtc) 11150 return true; 11151 11152 /* old crtc == new_crtc == NULL, plane not in context. */ 11153 if (!new_plane_state->crtc) 11154 return false; 11155 11156 new_crtc_state = 11157 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 11158 old_crtc_state = 11159 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc); 11160 11161 if (!new_crtc_state) 11162 return true; 11163 11164 /* 11165 * A change in cursor mode means a new dc pipe needs to be acquired or 11166 * released from the state 11167 */ 11168 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state); 11169 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 11170 if (plane->type == DRM_PLANE_TYPE_CURSOR && 11171 old_dm_crtc_state != NULL && 11172 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) { 11173 return true; 11174 } 11175 11176 /* CRTC Degamma changes currently require us to recreate planes. */ 11177 if (new_crtc_state->color_mgmt_changed) 11178 return true; 11179 11180 /* 11181 * On zpos change, planes need to be reordered by removing and re-adding 11182 * them one by one to the dc state, in order of descending zpos. 11183 * 11184 * TODO: We can likely skip bandwidth validation if the only thing that 11185 * changed about the plane was it'z z-ordering. 11186 */ 11187 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos) 11188 return true; 11189 11190 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 11191 return true; 11192 11193 /* 11194 * If there are any new primary or overlay planes being added or 11195 * removed then the z-order can potentially change. To ensure 11196 * correct z-order and pipe acquisition the current DC architecture 11197 * requires us to remove and recreate all existing planes. 11198 * 11199 * TODO: Come up with a more elegant solution for this. 11200 */ 11201 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 11202 struct amdgpu_framebuffer *old_afb, *new_afb; 11203 struct dm_plane_state *dm_new_other_state, *dm_old_other_state; 11204 11205 dm_new_other_state = to_dm_plane_state(new_other_state); 11206 dm_old_other_state = to_dm_plane_state(old_other_state); 11207 11208 if (other->type == DRM_PLANE_TYPE_CURSOR) 11209 continue; 11210 11211 if (old_other_state->crtc != new_plane_state->crtc && 11212 new_other_state->crtc != new_plane_state->crtc) 11213 continue; 11214 11215 if (old_other_state->crtc != new_other_state->crtc) 11216 return true; 11217 11218 /* Src/dst size and scaling updates. */ 11219 if (old_other_state->src_w != new_other_state->src_w || 11220 old_other_state->src_h != new_other_state->src_h || 11221 old_other_state->crtc_w != new_other_state->crtc_w || 11222 old_other_state->crtc_h != new_other_state->crtc_h) 11223 return true; 11224 11225 /* Rotation / mirroring updates. */ 11226 if (old_other_state->rotation != new_other_state->rotation) 11227 return true; 11228 11229 /* Blending updates. */ 11230 if (old_other_state->pixel_blend_mode != 11231 new_other_state->pixel_blend_mode) 11232 return true; 11233 11234 /* Alpha updates. */ 11235 if (old_other_state->alpha != new_other_state->alpha) 11236 return true; 11237 11238 /* Colorspace changes. */ 11239 if (old_other_state->color_range != new_other_state->color_range || 11240 old_other_state->color_encoding != new_other_state->color_encoding) 11241 return true; 11242 11243 /* HDR/Transfer Function changes. */ 11244 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf || 11245 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut || 11246 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult || 11247 dm_old_other_state->ctm != dm_new_other_state->ctm || 11248 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut || 11249 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf || 11250 dm_old_other_state->lut3d != dm_new_other_state->lut3d || 11251 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut || 11252 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf) 11253 return true; 11254 11255 /* Framebuffer checks fall at the end. */ 11256 if (!old_other_state->fb || !new_other_state->fb) 11257 continue; 11258 11259 /* Pixel format changes can require bandwidth updates. */ 11260 if (old_other_state->fb->format != new_other_state->fb->format) 11261 return true; 11262 11263 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 11264 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 11265 11266 /* Tiling and DCC changes also require bandwidth updates. */ 11267 if (old_afb->tiling_flags != new_afb->tiling_flags || 11268 old_afb->base.modifier != new_afb->base.modifier) 11269 return true; 11270 } 11271 11272 return false; 11273 } 11274 11275 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 11276 struct drm_plane_state *new_plane_state, 11277 struct drm_framebuffer *fb) 11278 { 11279 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 11280 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 11281 unsigned int pitch; 11282 bool linear; 11283 11284 if (fb->width > new_acrtc->max_cursor_width || 11285 fb->height > new_acrtc->max_cursor_height) { 11286 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 11287 new_plane_state->fb->width, 11288 new_plane_state->fb->height); 11289 return -EINVAL; 11290 } 11291 if (new_plane_state->src_w != fb->width << 16 || 11292 new_plane_state->src_h != fb->height << 16) { 11293 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11294 return -EINVAL; 11295 } 11296 11297 /* Pitch in pixels */ 11298 pitch = fb->pitches[0] / fb->format->cpp[0]; 11299 11300 if (fb->width != pitch) { 11301 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 11302 fb->width, pitch); 11303 return -EINVAL; 11304 } 11305 11306 switch (pitch) { 11307 case 64: 11308 case 128: 11309 case 256: 11310 /* FB pitch is supported by cursor plane */ 11311 break; 11312 default: 11313 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 11314 return -EINVAL; 11315 } 11316 11317 /* Core DRM takes care of checking FB modifiers, so we only need to 11318 * check tiling flags when the FB doesn't have a modifier. 11319 */ 11320 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 11321 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) { 11322 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0; 11323 } else if (adev->family >= AMDGPU_FAMILY_AI) { 11324 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 11325 } else { 11326 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 11327 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 11328 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 11329 } 11330 if (!linear) { 11331 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 11332 return -EINVAL; 11333 } 11334 } 11335 11336 return 0; 11337 } 11338 11339 /* 11340 * Helper function for checking the cursor in native mode 11341 */ 11342 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc, 11343 struct drm_plane *plane, 11344 struct drm_plane_state *new_plane_state, 11345 bool enable) 11346 { 11347 11348 struct amdgpu_crtc *new_acrtc; 11349 int ret; 11350 11351 if (!enable || !new_plane_crtc || 11352 drm_atomic_plane_disabling(plane->state, new_plane_state)) 11353 return 0; 11354 11355 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 11356 11357 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 11358 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11359 return -EINVAL; 11360 } 11361 11362 if (new_plane_state->fb) { 11363 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 11364 new_plane_state->fb); 11365 if (ret) 11366 return ret; 11367 } 11368 11369 return 0; 11370 } 11371 11372 static bool dm_should_update_native_cursor(struct drm_atomic_state *state, 11373 struct drm_crtc *old_plane_crtc, 11374 struct drm_crtc *new_plane_crtc, 11375 bool enable) 11376 { 11377 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11378 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11379 11380 if (!enable) { 11381 if (old_plane_crtc == NULL) 11382 return true; 11383 11384 old_crtc_state = drm_atomic_get_old_crtc_state( 11385 state, old_plane_crtc); 11386 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11387 11388 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11389 } else { 11390 if (new_plane_crtc == NULL) 11391 return true; 11392 11393 new_crtc_state = drm_atomic_get_new_crtc_state( 11394 state, new_plane_crtc); 11395 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11396 11397 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11398 } 11399 } 11400 11401 static int dm_update_plane_state(struct dc *dc, 11402 struct drm_atomic_state *state, 11403 struct drm_plane *plane, 11404 struct drm_plane_state *old_plane_state, 11405 struct drm_plane_state *new_plane_state, 11406 bool enable, 11407 bool *lock_and_validation_needed, 11408 bool *is_top_most_overlay) 11409 { 11410 11411 struct dm_atomic_state *dm_state = NULL; 11412 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 11413 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11414 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 11415 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 11416 bool needs_reset, update_native_cursor; 11417 int ret = 0; 11418 11419 11420 new_plane_crtc = new_plane_state->crtc; 11421 old_plane_crtc = old_plane_state->crtc; 11422 dm_new_plane_state = to_dm_plane_state(new_plane_state); 11423 dm_old_plane_state = to_dm_plane_state(old_plane_state); 11424 11425 update_native_cursor = dm_should_update_native_cursor(state, 11426 old_plane_crtc, 11427 new_plane_crtc, 11428 enable); 11429 11430 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) { 11431 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11432 new_plane_state, enable); 11433 if (ret) 11434 return ret; 11435 11436 return 0; 11437 } 11438 11439 needs_reset = should_reset_plane(state, plane, old_plane_state, 11440 new_plane_state); 11441 11442 /* Remove any changed/removed planes */ 11443 if (!enable) { 11444 if (!needs_reset) 11445 return 0; 11446 11447 if (!old_plane_crtc) 11448 return 0; 11449 11450 old_crtc_state = drm_atomic_get_old_crtc_state( 11451 state, old_plane_crtc); 11452 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11453 11454 if (!dm_old_crtc_state->stream) 11455 return 0; 11456 11457 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 11458 plane->base.id, old_plane_crtc->base.id); 11459 11460 ret = dm_atomic_get_state(state, &dm_state); 11461 if (ret) 11462 return ret; 11463 11464 if (!dc_state_remove_plane( 11465 dc, 11466 dm_old_crtc_state->stream, 11467 dm_old_plane_state->dc_state, 11468 dm_state->context)) { 11469 11470 return -EINVAL; 11471 } 11472 11473 if (dm_old_plane_state->dc_state) 11474 dc_plane_state_release(dm_old_plane_state->dc_state); 11475 11476 dm_new_plane_state->dc_state = NULL; 11477 11478 *lock_and_validation_needed = true; 11479 11480 } else { /* Add new planes */ 11481 struct dc_plane_state *dc_new_plane_state; 11482 11483 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 11484 return 0; 11485 11486 if (!new_plane_crtc) 11487 return 0; 11488 11489 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 11490 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11491 11492 if (!dm_new_crtc_state->stream) 11493 return 0; 11494 11495 if (!needs_reset) 11496 return 0; 11497 11498 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 11499 if (ret) 11500 goto out; 11501 11502 WARN_ON(dm_new_plane_state->dc_state); 11503 11504 dc_new_plane_state = dc_create_plane_state(dc); 11505 if (!dc_new_plane_state) { 11506 ret = -ENOMEM; 11507 goto out; 11508 } 11509 11510 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 11511 plane->base.id, new_plane_crtc->base.id); 11512 11513 ret = fill_dc_plane_attributes( 11514 drm_to_adev(new_plane_crtc->dev), 11515 dc_new_plane_state, 11516 new_plane_state, 11517 new_crtc_state); 11518 if (ret) { 11519 dc_plane_state_release(dc_new_plane_state); 11520 goto out; 11521 } 11522 11523 ret = dm_atomic_get_state(state, &dm_state); 11524 if (ret) { 11525 dc_plane_state_release(dc_new_plane_state); 11526 goto out; 11527 } 11528 11529 /* 11530 * Any atomic check errors that occur after this will 11531 * not need a release. The plane state will be attached 11532 * to the stream, and therefore part of the atomic 11533 * state. It'll be released when the atomic state is 11534 * cleaned. 11535 */ 11536 if (!dc_state_add_plane( 11537 dc, 11538 dm_new_crtc_state->stream, 11539 dc_new_plane_state, 11540 dm_state->context)) { 11541 11542 dc_plane_state_release(dc_new_plane_state); 11543 ret = -EINVAL; 11544 goto out; 11545 } 11546 11547 dm_new_plane_state->dc_state = dc_new_plane_state; 11548 11549 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 11550 11551 /* Tell DC to do a full surface update every time there 11552 * is a plane change. Inefficient, but works for now. 11553 */ 11554 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 11555 11556 *lock_and_validation_needed = true; 11557 } 11558 11559 out: 11560 /* If enabling cursor overlay failed, attempt fallback to native mode */ 11561 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) { 11562 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11563 new_plane_state, enable); 11564 if (ret) 11565 return ret; 11566 11567 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE; 11568 } 11569 11570 return ret; 11571 } 11572 11573 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 11574 int *src_w, int *src_h) 11575 { 11576 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 11577 case DRM_MODE_ROTATE_90: 11578 case DRM_MODE_ROTATE_270: 11579 *src_w = plane_state->src_h >> 16; 11580 *src_h = plane_state->src_w >> 16; 11581 break; 11582 case DRM_MODE_ROTATE_0: 11583 case DRM_MODE_ROTATE_180: 11584 default: 11585 *src_w = plane_state->src_w >> 16; 11586 *src_h = plane_state->src_h >> 16; 11587 break; 11588 } 11589 } 11590 11591 static void 11592 dm_get_plane_scale(struct drm_plane_state *plane_state, 11593 int *out_plane_scale_w, int *out_plane_scale_h) 11594 { 11595 int plane_src_w, plane_src_h; 11596 11597 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 11598 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0; 11599 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0; 11600 } 11601 11602 /* 11603 * The normalized_zpos value cannot be used by this iterator directly. It's only 11604 * calculated for enabled planes, potentially causing normalized_zpos collisions 11605 * between enabled/disabled planes in the atomic state. We need a unique value 11606 * so that the iterator will not generate the same object twice, or loop 11607 * indefinitely. 11608 */ 11609 static inline struct __drm_planes_state *__get_next_zpos( 11610 struct drm_atomic_state *state, 11611 struct __drm_planes_state *prev) 11612 { 11613 unsigned int highest_zpos = 0, prev_zpos = 256; 11614 uint32_t highest_id = 0, prev_id = UINT_MAX; 11615 struct drm_plane_state *new_plane_state; 11616 struct drm_plane *plane; 11617 int i, highest_i = -1; 11618 11619 if (prev != NULL) { 11620 prev_zpos = prev->new_state->zpos; 11621 prev_id = prev->ptr->base.id; 11622 } 11623 11624 for_each_new_plane_in_state(state, plane, new_plane_state, i) { 11625 /* Skip planes with higher zpos than the previously returned */ 11626 if (new_plane_state->zpos > prev_zpos || 11627 (new_plane_state->zpos == prev_zpos && 11628 plane->base.id >= prev_id)) 11629 continue; 11630 11631 /* Save the index of the plane with highest zpos */ 11632 if (new_plane_state->zpos > highest_zpos || 11633 (new_plane_state->zpos == highest_zpos && 11634 plane->base.id > highest_id)) { 11635 highest_zpos = new_plane_state->zpos; 11636 highest_id = plane->base.id; 11637 highest_i = i; 11638 } 11639 } 11640 11641 if (highest_i < 0) 11642 return NULL; 11643 11644 return &state->planes[highest_i]; 11645 } 11646 11647 /* 11648 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate 11649 * by descending zpos, as read from the new plane state. This is the same 11650 * ordering as defined by drm_atomic_normalize_zpos(). 11651 */ 11652 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \ 11653 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \ 11654 __i != NULL; __i = __get_next_zpos((__state), __i)) \ 11655 for_each_if(((plane) = __i->ptr, \ 11656 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \ 11657 (old_plane_state) = __i->old_state, \ 11658 (new_plane_state) = __i->new_state, 1)) 11659 11660 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 11661 { 11662 struct drm_connector *connector; 11663 struct drm_connector_state *conn_state, *old_conn_state; 11664 struct amdgpu_dm_connector *aconnector = NULL; 11665 int i; 11666 11667 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 11668 if (!conn_state->crtc) 11669 conn_state = old_conn_state; 11670 11671 if (conn_state->crtc != crtc) 11672 continue; 11673 11674 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11675 continue; 11676 11677 aconnector = to_amdgpu_dm_connector(connector); 11678 if (!aconnector->mst_output_port || !aconnector->mst_root) 11679 aconnector = NULL; 11680 else 11681 break; 11682 } 11683 11684 if (!aconnector) 11685 return 0; 11686 11687 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 11688 } 11689 11690 /** 11691 * DOC: Cursor Modes - Native vs Overlay 11692 * 11693 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw 11694 * plane. It does not require a dedicated hw plane to enable, but it is 11695 * subjected to the same z-order and scaling as the hw plane. It also has format 11696 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB 11697 * hw plane. 11698 * 11699 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its 11700 * own scaling and z-pos. It also has no blending restrictions. It lends to a 11701 * cursor behavior more akin to a DRM client's expectations. However, it does 11702 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is 11703 * available. 11704 */ 11705 11706 /** 11707 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc 11708 * @adev: amdgpu device 11709 * @state: DRM atomic state 11710 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor 11711 * @cursor_mode: Returns the required cursor mode on dm_crtc_state 11712 * 11713 * Get whether the cursor should be enabled in native mode, or overlay mode, on 11714 * the dm_crtc_state. 11715 * 11716 * The cursor should be enabled in overlay mode if there exists an underlying 11717 * plane - on which the cursor may be blended - that is either YUV formatted, or 11718 * scaled differently from the cursor. 11719 * 11720 * Since zpos info is required, drm_atomic_normalize_zpos must be called before 11721 * calling this function. 11722 * 11723 * Return: 0 on success, or an error code if getting the cursor plane state 11724 * failed. 11725 */ 11726 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev, 11727 struct drm_atomic_state *state, 11728 struct dm_crtc_state *dm_crtc_state, 11729 enum amdgpu_dm_cursor_mode *cursor_mode) 11730 { 11731 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state; 11732 struct drm_crtc_state *crtc_state = &dm_crtc_state->base; 11733 struct drm_plane *plane; 11734 bool consider_mode_change = false; 11735 bool entire_crtc_covered = false; 11736 bool cursor_changed = false; 11737 int underlying_scale_w, underlying_scale_h; 11738 int cursor_scale_w, cursor_scale_h; 11739 int i; 11740 11741 /* Overlay cursor not supported on HW before DCN 11742 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions 11743 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE 11744 */ 11745 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 || 11746 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 11747 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11748 return 0; 11749 } 11750 11751 /* Init cursor_mode to be the same as current */ 11752 *cursor_mode = dm_crtc_state->cursor_mode; 11753 11754 /* 11755 * Cursor mode can change if a plane's format changes, scale changes, is 11756 * enabled/disabled, or z-order changes. 11757 */ 11758 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) { 11759 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 11760 11761 /* Only care about planes on this CRTC */ 11762 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0) 11763 continue; 11764 11765 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11766 cursor_changed = true; 11767 11768 if (drm_atomic_plane_enabling(old_plane_state, plane_state) || 11769 drm_atomic_plane_disabling(old_plane_state, plane_state) || 11770 old_plane_state->fb->format != plane_state->fb->format) { 11771 consider_mode_change = true; 11772 break; 11773 } 11774 11775 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h); 11776 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 11777 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 11778 consider_mode_change = true; 11779 break; 11780 } 11781 } 11782 11783 if (!consider_mode_change && !crtc_state->zpos_changed) 11784 return 0; 11785 11786 /* 11787 * If no cursor change on this CRTC, and not enabled on this CRTC, then 11788 * no need to set cursor mode. This avoids needlessly locking the cursor 11789 * state. 11790 */ 11791 if (!cursor_changed && 11792 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) { 11793 return 0; 11794 } 11795 11796 cursor_state = drm_atomic_get_plane_state(state, 11797 crtc_state->crtc->cursor); 11798 if (IS_ERR(cursor_state)) 11799 return PTR_ERR(cursor_state); 11800 11801 /* Cursor is disabled */ 11802 if (!cursor_state->fb) 11803 return 0; 11804 11805 /* For all planes in descending z-order (all of which are below cursor 11806 * as per zpos definitions), check their scaling and format 11807 */ 11808 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) { 11809 11810 /* Only care about non-cursor planes on this CRTC */ 11811 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 || 11812 plane->type == DRM_PLANE_TYPE_CURSOR) 11813 continue; 11814 11815 /* Underlying plane is YUV format - use overlay cursor */ 11816 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) { 11817 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11818 return 0; 11819 } 11820 11821 dm_get_plane_scale(plane_state, 11822 &underlying_scale_w, &underlying_scale_h); 11823 dm_get_plane_scale(cursor_state, 11824 &cursor_scale_w, &cursor_scale_h); 11825 11826 /* Underlying plane has different scale - use overlay cursor */ 11827 if (cursor_scale_w != underlying_scale_w && 11828 cursor_scale_h != underlying_scale_h) { 11829 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11830 return 0; 11831 } 11832 11833 /* If this plane covers the whole CRTC, no need to check planes underneath */ 11834 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 && 11835 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay && 11836 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) { 11837 entire_crtc_covered = true; 11838 break; 11839 } 11840 } 11841 11842 /* If planes do not cover the entire CRTC, use overlay mode to enable 11843 * cursor over holes 11844 */ 11845 if (entire_crtc_covered) 11846 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11847 else 11848 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11849 11850 return 0; 11851 } 11852 11853 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev, 11854 struct drm_atomic_state *state, 11855 struct drm_crtc_state *crtc_state) 11856 { 11857 struct drm_plane *plane; 11858 struct drm_plane_state *new_plane_state, *old_plane_state; 11859 11860 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) { 11861 new_plane_state = drm_atomic_get_plane_state(state, plane); 11862 old_plane_state = drm_atomic_get_plane_state(state, plane); 11863 11864 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) { 11865 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name); 11866 return false; 11867 } 11868 11869 if (old_plane_state->fb && new_plane_state->fb && 11870 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb)) 11871 return true; 11872 } 11873 11874 return false; 11875 } 11876 11877 /** 11878 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 11879 * 11880 * @dev: The DRM device 11881 * @state: The atomic state to commit 11882 * 11883 * Validate that the given atomic state is programmable by DC into hardware. 11884 * This involves constructing a &struct dc_state reflecting the new hardware 11885 * state we wish to commit, then querying DC to see if it is programmable. It's 11886 * important not to modify the existing DC state. Otherwise, atomic_check 11887 * may unexpectedly commit hardware changes. 11888 * 11889 * When validating the DC state, it's important that the right locks are 11890 * acquired. For full updates case which removes/adds/updates streams on one 11891 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 11892 * that any such full update commit will wait for completion of any outstanding 11893 * flip using DRMs synchronization events. 11894 * 11895 * Note that DM adds the affected connectors for all CRTCs in state, when that 11896 * might not seem necessary. This is because DC stream creation requires the 11897 * DC sink, which is tied to the DRM connector state. Cleaning this up should 11898 * be possible but non-trivial - a possible TODO item. 11899 * 11900 * Return: -Error code if validation failed. 11901 */ 11902 static int amdgpu_dm_atomic_check(struct drm_device *dev, 11903 struct drm_atomic_state *state) 11904 { 11905 struct amdgpu_device *adev = drm_to_adev(dev); 11906 struct dm_atomic_state *dm_state = NULL; 11907 struct dc *dc = adev->dm.dc; 11908 struct drm_connector *connector; 11909 struct drm_connector_state *old_con_state, *new_con_state; 11910 struct drm_crtc *crtc; 11911 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11912 struct drm_plane *plane; 11913 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state; 11914 enum dc_status status; 11915 int ret, i; 11916 bool lock_and_validation_needed = false; 11917 bool is_top_most_overlay = true; 11918 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11919 struct drm_dp_mst_topology_mgr *mgr; 11920 struct drm_dp_mst_topology_state *mst_state; 11921 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 11922 11923 trace_amdgpu_dm_atomic_check_begin(state); 11924 11925 ret = drm_atomic_helper_check_modeset(dev, state); 11926 if (ret) { 11927 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n"); 11928 goto fail; 11929 } 11930 11931 /* Check connector changes */ 11932 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 11933 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 11934 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 11935 11936 /* Skip connectors that are disabled or part of modeset already. */ 11937 if (!new_con_state->crtc) 11938 continue; 11939 11940 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 11941 if (IS_ERR(new_crtc_state)) { 11942 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n"); 11943 ret = PTR_ERR(new_crtc_state); 11944 goto fail; 11945 } 11946 11947 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 11948 dm_old_con_state->scaling != dm_new_con_state->scaling) 11949 new_crtc_state->connectors_changed = true; 11950 } 11951 11952 if (dc_resource_is_dsc_encoding_supported(dc)) { 11953 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 11954 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11955 ret = add_affected_mst_dsc_crtcs(state, crtc); 11956 if (ret) { 11957 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n"); 11958 goto fail; 11959 } 11960 } 11961 } 11962 } 11963 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 11964 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11965 11966 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 11967 !new_crtc_state->color_mgmt_changed && 11968 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 11969 dm_old_crtc_state->dsc_force_changed == false) 11970 continue; 11971 11972 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 11973 if (ret) { 11974 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n"); 11975 goto fail; 11976 } 11977 11978 if (!new_crtc_state->enable) 11979 continue; 11980 11981 ret = drm_atomic_add_affected_connectors(state, crtc); 11982 if (ret) { 11983 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n"); 11984 goto fail; 11985 } 11986 11987 ret = drm_atomic_add_affected_planes(state, crtc); 11988 if (ret) { 11989 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n"); 11990 goto fail; 11991 } 11992 11993 if (dm_old_crtc_state->dsc_force_changed) 11994 new_crtc_state->mode_changed = true; 11995 } 11996 11997 /* 11998 * Add all primary and overlay planes on the CRTC to the state 11999 * whenever a plane is enabled to maintain correct z-ordering 12000 * and to enable fast surface updates. 12001 */ 12002 drm_for_each_crtc(crtc, dev) { 12003 bool modified = false; 12004 12005 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 12006 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12007 continue; 12008 12009 if (new_plane_state->crtc == crtc || 12010 old_plane_state->crtc == crtc) { 12011 modified = true; 12012 break; 12013 } 12014 } 12015 12016 if (!modified) 12017 continue; 12018 12019 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 12020 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12021 continue; 12022 12023 new_plane_state = 12024 drm_atomic_get_plane_state(state, plane); 12025 12026 if (IS_ERR(new_plane_state)) { 12027 ret = PTR_ERR(new_plane_state); 12028 drm_dbg_atomic(dev, "new_plane_state is BAD\n"); 12029 goto fail; 12030 } 12031 } 12032 } 12033 12034 /* 12035 * DC consults the zpos (layer_index in DC terminology) to determine the 12036 * hw plane on which to enable the hw cursor (see 12037 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 12038 * atomic state, so call drm helper to normalize zpos. 12039 */ 12040 ret = drm_atomic_normalize_zpos(dev, state); 12041 if (ret) { 12042 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 12043 goto fail; 12044 } 12045 12046 /* 12047 * Determine whether cursors on each CRTC should be enabled in native or 12048 * overlay mode. 12049 */ 12050 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12051 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12052 12053 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12054 &dm_new_crtc_state->cursor_mode); 12055 if (ret) { 12056 drm_dbg(dev, "Failed to determine cursor mode\n"); 12057 goto fail; 12058 } 12059 12060 /* 12061 * If overlay cursor is needed, DC cannot go through the 12062 * native cursor update path. All enabled planes on the CRTC 12063 * need to be added for DC to not disable a plane by mistake 12064 */ 12065 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12066 ret = drm_atomic_add_affected_planes(state, crtc); 12067 if (ret) 12068 goto fail; 12069 } 12070 } 12071 12072 /* Remove exiting planes if they are modified */ 12073 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12074 12075 ret = dm_update_plane_state(dc, state, plane, 12076 old_plane_state, 12077 new_plane_state, 12078 false, 12079 &lock_and_validation_needed, 12080 &is_top_most_overlay); 12081 if (ret) { 12082 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12083 goto fail; 12084 } 12085 } 12086 12087 /* Disable all crtcs which require disable */ 12088 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12089 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12090 old_crtc_state, 12091 new_crtc_state, 12092 false, 12093 &lock_and_validation_needed); 12094 if (ret) { 12095 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n"); 12096 goto fail; 12097 } 12098 } 12099 12100 /* Enable all crtcs which require enable */ 12101 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12102 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12103 old_crtc_state, 12104 new_crtc_state, 12105 true, 12106 &lock_and_validation_needed); 12107 if (ret) { 12108 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n"); 12109 goto fail; 12110 } 12111 } 12112 12113 /* Add new/modified planes */ 12114 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12115 ret = dm_update_plane_state(dc, state, plane, 12116 old_plane_state, 12117 new_plane_state, 12118 true, 12119 &lock_and_validation_needed, 12120 &is_top_most_overlay); 12121 if (ret) { 12122 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12123 goto fail; 12124 } 12125 } 12126 12127 #if defined(CONFIG_DRM_AMD_DC_FP) 12128 if (dc_resource_is_dsc_encoding_supported(dc)) { 12129 ret = pre_validate_dsc(state, &dm_state, vars); 12130 if (ret != 0) 12131 goto fail; 12132 } 12133 #endif 12134 12135 /* Run this here since we want to validate the streams we created */ 12136 ret = drm_atomic_helper_check_planes(dev, state); 12137 if (ret) { 12138 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n"); 12139 goto fail; 12140 } 12141 12142 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12143 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12144 if (dm_new_crtc_state->mpo_requested) 12145 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc); 12146 } 12147 12148 /* Check cursor restrictions */ 12149 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12150 enum amdgpu_dm_cursor_mode required_cursor_mode; 12151 int is_rotated, is_scaled; 12152 12153 /* Overlay cusor not subject to native cursor restrictions */ 12154 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12155 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) 12156 continue; 12157 12158 /* Check if rotation or scaling is enabled on DCN401 */ 12159 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) && 12160 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12161 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor); 12162 12163 is_rotated = new_cursor_state && 12164 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0); 12165 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) || 12166 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h)); 12167 12168 if (is_rotated || is_scaled) { 12169 drm_dbg_driver( 12170 crtc->dev, 12171 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n", 12172 crtc->base.id, crtc->name); 12173 ret = -EINVAL; 12174 goto fail; 12175 } 12176 } 12177 12178 /* If HW can only do native cursor, check restrictions again */ 12179 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12180 &required_cursor_mode); 12181 if (ret) { 12182 drm_dbg_driver(crtc->dev, 12183 "[CRTC:%d:%s] Checking cursor mode failed\n", 12184 crtc->base.id, crtc->name); 12185 goto fail; 12186 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12187 drm_dbg_driver(crtc->dev, 12188 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n", 12189 crtc->base.id, crtc->name); 12190 ret = -EINVAL; 12191 goto fail; 12192 } 12193 } 12194 12195 if (state->legacy_cursor_update) { 12196 /* 12197 * This is a fast cursor update coming from the plane update 12198 * helper, check if it can be done asynchronously for better 12199 * performance. 12200 */ 12201 state->async_update = 12202 !drm_atomic_helper_async_check(dev, state); 12203 12204 /* 12205 * Skip the remaining global validation if this is an async 12206 * update. Cursor updates can be done without affecting 12207 * state or bandwidth calcs and this avoids the performance 12208 * penalty of locking the private state object and 12209 * allocating a new dc_state. 12210 */ 12211 if (state->async_update) 12212 return 0; 12213 } 12214 12215 /* Check scaling and underscan changes*/ 12216 /* TODO Removed scaling changes validation due to inability to commit 12217 * new stream into context w\o causing full reset. Need to 12218 * decide how to handle. 12219 */ 12220 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12221 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12222 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12223 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 12224 12225 /* Skip any modesets/resets */ 12226 if (!acrtc || drm_atomic_crtc_needs_modeset( 12227 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 12228 continue; 12229 12230 /* Skip any thing not scale or underscan changes */ 12231 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 12232 continue; 12233 12234 lock_and_validation_needed = true; 12235 } 12236 12237 /* set the slot info for each mst_state based on the link encoding format */ 12238 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 12239 struct amdgpu_dm_connector *aconnector; 12240 struct drm_connector *connector; 12241 struct drm_connector_list_iter iter; 12242 u8 link_coding_cap; 12243 12244 drm_connector_list_iter_begin(dev, &iter); 12245 drm_for_each_connector_iter(connector, &iter) { 12246 if (connector->index == mst_state->mgr->conn_base_id) { 12247 aconnector = to_amdgpu_dm_connector(connector); 12248 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 12249 drm_dp_mst_update_slots(mst_state, link_coding_cap); 12250 12251 break; 12252 } 12253 } 12254 drm_connector_list_iter_end(&iter); 12255 } 12256 12257 /** 12258 * Streams and planes are reset when there are changes that affect 12259 * bandwidth. Anything that affects bandwidth needs to go through 12260 * DC global validation to ensure that the configuration can be applied 12261 * to hardware. 12262 * 12263 * We have to currently stall out here in atomic_check for outstanding 12264 * commits to finish in this case because our IRQ handlers reference 12265 * DRM state directly - we can end up disabling interrupts too early 12266 * if we don't. 12267 * 12268 * TODO: Remove this stall and drop DM state private objects. 12269 */ 12270 if (lock_and_validation_needed) { 12271 ret = dm_atomic_get_state(state, &dm_state); 12272 if (ret) { 12273 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n"); 12274 goto fail; 12275 } 12276 12277 ret = do_aquire_global_lock(dev, state); 12278 if (ret) { 12279 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n"); 12280 goto fail; 12281 } 12282 12283 #if defined(CONFIG_DRM_AMD_DC_FP) 12284 if (dc_resource_is_dsc_encoding_supported(dc)) { 12285 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 12286 if (ret) { 12287 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n"); 12288 ret = -EINVAL; 12289 goto fail; 12290 } 12291 } 12292 #endif 12293 12294 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 12295 if (ret) { 12296 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n"); 12297 goto fail; 12298 } 12299 12300 /* 12301 * Perform validation of MST topology in the state: 12302 * We need to perform MST atomic check before calling 12303 * dc_validate_global_state(), or there is a chance 12304 * to get stuck in an infinite loop and hang eventually. 12305 */ 12306 ret = drm_dp_mst_atomic_check(state); 12307 if (ret) { 12308 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n"); 12309 goto fail; 12310 } 12311 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY); 12312 if (status != DC_OK) { 12313 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)", 12314 dc_status_to_str(status), status); 12315 ret = -EINVAL; 12316 goto fail; 12317 } 12318 } else { 12319 /* 12320 * The commit is a fast update. Fast updates shouldn't change 12321 * the DC context, affect global validation, and can have their 12322 * commit work done in parallel with other commits not touching 12323 * the same resource. If we have a new DC context as part of 12324 * the DM atomic state from validation we need to free it and 12325 * retain the existing one instead. 12326 * 12327 * Furthermore, since the DM atomic state only contains the DC 12328 * context and can safely be annulled, we can free the state 12329 * and clear the associated private object now to free 12330 * some memory and avoid a possible use-after-free later. 12331 */ 12332 12333 for (i = 0; i < state->num_private_objs; i++) { 12334 struct drm_private_obj *obj = state->private_objs[i].ptr; 12335 12336 if (obj->funcs == adev->dm.atomic_obj.funcs) { 12337 int j = state->num_private_objs-1; 12338 12339 dm_atomic_destroy_state(obj, 12340 state->private_objs[i].state); 12341 12342 /* If i is not at the end of the array then the 12343 * last element needs to be moved to where i was 12344 * before the array can safely be truncated. 12345 */ 12346 if (i != j) 12347 state->private_objs[i] = 12348 state->private_objs[j]; 12349 12350 state->private_objs[j].ptr = NULL; 12351 state->private_objs[j].state = NULL; 12352 state->private_objs[j].old_state = NULL; 12353 state->private_objs[j].new_state = NULL; 12354 12355 state->num_private_objs = j; 12356 break; 12357 } 12358 } 12359 } 12360 12361 /* Store the overall update type for use later in atomic check. */ 12362 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12363 struct dm_crtc_state *dm_new_crtc_state = 12364 to_dm_crtc_state(new_crtc_state); 12365 12366 /* 12367 * Only allow async flips for fast updates that don't change 12368 * the FB pitch, the DCC state, rotation, mem_type, etc. 12369 */ 12370 if (new_crtc_state->async_flip && 12371 (lock_and_validation_needed || 12372 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) { 12373 drm_dbg_atomic(crtc->dev, 12374 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 12375 crtc->base.id, crtc->name); 12376 ret = -EINVAL; 12377 goto fail; 12378 } 12379 12380 dm_new_crtc_state->update_type = lock_and_validation_needed ? 12381 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 12382 } 12383 12384 /* Must be success */ 12385 WARN_ON(ret); 12386 12387 trace_amdgpu_dm_atomic_check_finish(state, ret); 12388 12389 return ret; 12390 12391 fail: 12392 if (ret == -EDEADLK) 12393 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n"); 12394 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 12395 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n"); 12396 else 12397 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret); 12398 12399 trace_amdgpu_dm_atomic_check_finish(state, ret); 12400 12401 return ret; 12402 } 12403 12404 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 12405 unsigned int offset, 12406 unsigned int total_length, 12407 u8 *data, 12408 unsigned int length, 12409 struct amdgpu_hdmi_vsdb_info *vsdb) 12410 { 12411 bool res; 12412 union dmub_rb_cmd cmd; 12413 struct dmub_cmd_send_edid_cea *input; 12414 struct dmub_cmd_edid_cea_output *output; 12415 12416 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 12417 return false; 12418 12419 memset(&cmd, 0, sizeof(cmd)); 12420 12421 input = &cmd.edid_cea.data.input; 12422 12423 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 12424 cmd.edid_cea.header.sub_type = 0; 12425 cmd.edid_cea.header.payload_bytes = 12426 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 12427 input->offset = offset; 12428 input->length = length; 12429 input->cea_total_length = total_length; 12430 memcpy(input->payload, data, length); 12431 12432 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 12433 if (!res) { 12434 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n"); 12435 return false; 12436 } 12437 12438 output = &cmd.edid_cea.data.output; 12439 12440 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 12441 if (!output->ack.success) { 12442 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n", 12443 output->ack.offset); 12444 } 12445 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 12446 if (!output->amd_vsdb.vsdb_found) 12447 return false; 12448 12449 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 12450 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 12451 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 12452 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 12453 } else { 12454 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n"); 12455 return false; 12456 } 12457 12458 return true; 12459 } 12460 12461 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 12462 u8 *edid_ext, int len, 12463 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12464 { 12465 int i; 12466 12467 /* send extension block to DMCU for parsing */ 12468 for (i = 0; i < len; i += 8) { 12469 bool res; 12470 int offset; 12471 12472 /* send 8 bytes a time */ 12473 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 12474 return false; 12475 12476 if (i+8 == len) { 12477 /* EDID block sent completed, expect result */ 12478 int version, min_rate, max_rate; 12479 12480 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 12481 if (res) { 12482 /* amd vsdb found */ 12483 vsdb_info->freesync_supported = 1; 12484 vsdb_info->amd_vsdb_version = version; 12485 vsdb_info->min_refresh_rate_hz = min_rate; 12486 vsdb_info->max_refresh_rate_hz = max_rate; 12487 return true; 12488 } 12489 /* not amd vsdb */ 12490 return false; 12491 } 12492 12493 /* check for ack*/ 12494 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 12495 if (!res) 12496 return false; 12497 } 12498 12499 return false; 12500 } 12501 12502 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 12503 u8 *edid_ext, int len, 12504 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12505 { 12506 int i; 12507 12508 /* send extension block to DMCU for parsing */ 12509 for (i = 0; i < len; i += 8) { 12510 /* send 8 bytes a time */ 12511 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 12512 return false; 12513 } 12514 12515 return vsdb_info->freesync_supported; 12516 } 12517 12518 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 12519 u8 *edid_ext, int len, 12520 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12521 { 12522 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 12523 bool ret; 12524 12525 mutex_lock(&adev->dm.dc_lock); 12526 if (adev->dm.dmub_srv) 12527 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 12528 else 12529 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 12530 mutex_unlock(&adev->dm.dc_lock); 12531 return ret; 12532 } 12533 12534 static void parse_edid_displayid_vrr(struct drm_connector *connector, 12535 const struct edid *edid) 12536 { 12537 u8 *edid_ext = NULL; 12538 int i; 12539 int j = 0; 12540 u16 min_vfreq; 12541 u16 max_vfreq; 12542 12543 if (edid == NULL || edid->extensions == 0) 12544 return; 12545 12546 /* Find DisplayID extension */ 12547 for (i = 0; i < edid->extensions; i++) { 12548 edid_ext = (void *)(edid + (i + 1)); 12549 if (edid_ext[0] == DISPLAYID_EXT) 12550 break; 12551 } 12552 12553 if (edid_ext == NULL) 12554 return; 12555 12556 while (j < EDID_LENGTH) { 12557 /* Get dynamic video timing range from DisplayID if available */ 12558 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 12559 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 12560 min_vfreq = edid_ext[j+9]; 12561 if (edid_ext[j+1] & 7) 12562 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 12563 else 12564 max_vfreq = edid_ext[j+10]; 12565 12566 if (max_vfreq && min_vfreq) { 12567 connector->display_info.monitor_range.max_vfreq = max_vfreq; 12568 connector->display_info.monitor_range.min_vfreq = min_vfreq; 12569 12570 return; 12571 } 12572 } 12573 j++; 12574 } 12575 } 12576 12577 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12578 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 12579 { 12580 u8 *edid_ext = NULL; 12581 int i; 12582 int j = 0; 12583 12584 if (edid == NULL || edid->extensions == 0) 12585 return -ENODEV; 12586 12587 /* Find DisplayID extension */ 12588 for (i = 0; i < edid->extensions; i++) { 12589 edid_ext = (void *)(edid + (i + 1)); 12590 if (edid_ext[0] == DISPLAYID_EXT) 12591 break; 12592 } 12593 12594 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) { 12595 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 12596 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 12597 12598 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 12599 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 12600 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 12601 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 12602 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 12603 12604 return true; 12605 } 12606 j++; 12607 } 12608 12609 return false; 12610 } 12611 12612 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12613 const struct edid *edid, 12614 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12615 { 12616 u8 *edid_ext = NULL; 12617 int i; 12618 bool valid_vsdb_found = false; 12619 12620 /*----- drm_find_cea_extension() -----*/ 12621 /* No EDID or EDID extensions */ 12622 if (edid == NULL || edid->extensions == 0) 12623 return -ENODEV; 12624 12625 /* Find CEA extension */ 12626 for (i = 0; i < edid->extensions; i++) { 12627 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 12628 if (edid_ext[0] == CEA_EXT) 12629 break; 12630 } 12631 12632 if (i == edid->extensions) 12633 return -ENODEV; 12634 12635 /*----- cea_db_offsets() -----*/ 12636 if (edid_ext[0] != CEA_EXT) 12637 return -ENODEV; 12638 12639 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 12640 12641 return valid_vsdb_found ? i : -ENODEV; 12642 } 12643 12644 /** 12645 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 12646 * 12647 * @connector: Connector to query. 12648 * @drm_edid: DRM EDID from monitor 12649 * 12650 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 12651 * track of some of the display information in the internal data struct used by 12652 * amdgpu_dm. This function checks which type of connector we need to set the 12653 * FreeSync parameters. 12654 */ 12655 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 12656 const struct drm_edid *drm_edid) 12657 { 12658 int i = 0; 12659 struct amdgpu_dm_connector *amdgpu_dm_connector = 12660 to_amdgpu_dm_connector(connector); 12661 struct dm_connector_state *dm_con_state = NULL; 12662 struct dc_sink *sink; 12663 struct amdgpu_device *adev = drm_to_adev(connector->dev); 12664 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 12665 const struct edid *edid; 12666 bool freesync_capable = false; 12667 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 12668 12669 if (!connector->state) { 12670 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__); 12671 goto update; 12672 } 12673 12674 sink = amdgpu_dm_connector->dc_sink ? 12675 amdgpu_dm_connector->dc_sink : 12676 amdgpu_dm_connector->dc_em_sink; 12677 12678 drm_edid_connector_update(connector, drm_edid); 12679 12680 if (!drm_edid || !sink) { 12681 dm_con_state = to_dm_connector_state(connector->state); 12682 12683 amdgpu_dm_connector->min_vfreq = 0; 12684 amdgpu_dm_connector->max_vfreq = 0; 12685 freesync_capable = false; 12686 12687 goto update; 12688 } 12689 12690 dm_con_state = to_dm_connector_state(connector->state); 12691 12692 if (!adev->dm.freesync_module) 12693 goto update; 12694 12695 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 12696 12697 /* Some eDP panels only have the refresh rate range info in DisplayID */ 12698 if ((connector->display_info.monitor_range.min_vfreq == 0 || 12699 connector->display_info.monitor_range.max_vfreq == 0)) 12700 parse_edid_displayid_vrr(connector, edid); 12701 12702 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 12703 sink->sink_signal == SIGNAL_TYPE_EDP)) { 12704 if (amdgpu_dm_connector->dc_link && 12705 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) { 12706 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 12707 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 12708 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12709 freesync_capable = true; 12710 } 12711 12712 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12713 12714 if (vsdb_info.replay_mode) { 12715 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 12716 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 12717 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 12718 } 12719 12720 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 12721 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12722 if (i >= 0 && vsdb_info.freesync_supported) { 12723 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12724 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12725 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12726 freesync_capable = true; 12727 12728 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12729 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12730 } 12731 } 12732 12733 if (amdgpu_dm_connector->dc_link) 12734 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 12735 12736 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 12737 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12738 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 12739 12740 amdgpu_dm_connector->pack_sdp_v1_3 = true; 12741 amdgpu_dm_connector->as_type = as_type; 12742 amdgpu_dm_connector->vsdb_info = vsdb_info; 12743 12744 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12745 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12746 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12747 freesync_capable = true; 12748 12749 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12750 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12751 } 12752 } 12753 12754 update: 12755 if (dm_con_state) 12756 dm_con_state->freesync_capable = freesync_capable; 12757 12758 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable && 12759 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) { 12760 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false; 12761 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false; 12762 } 12763 12764 if (connector->vrr_capable_property) 12765 drm_connector_set_vrr_capable_property(connector, 12766 freesync_capable); 12767 } 12768 12769 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 12770 { 12771 struct amdgpu_device *adev = drm_to_adev(dev); 12772 struct dc *dc = adev->dm.dc; 12773 int i; 12774 12775 mutex_lock(&adev->dm.dc_lock); 12776 if (dc->current_state) { 12777 for (i = 0; i < dc->current_state->stream_count; ++i) 12778 dc->current_state->streams[i] 12779 ->triggered_crtc_reset.enabled = 12780 adev->dm.force_timing_sync; 12781 12782 dm_enable_per_frame_crtc_master_sync(dc->current_state); 12783 dc_trigger_sync(dc, dc->current_state); 12784 } 12785 mutex_unlock(&adev->dm.dc_lock); 12786 } 12787 12788 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc) 12789 { 12790 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter) 12791 dc_exit_ips_for_hw_access(dc); 12792 } 12793 12794 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 12795 u32 value, const char *func_name) 12796 { 12797 #ifdef DM_CHECK_ADDR_0 12798 if (address == 0) { 12799 drm_err(adev_to_drm(ctx->driver_context), 12800 "invalid register write. address = 0"); 12801 return; 12802 } 12803 #endif 12804 12805 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12806 cgs_write_register(ctx->cgs_device, address, value); 12807 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 12808 } 12809 12810 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 12811 const char *func_name) 12812 { 12813 u32 value; 12814 #ifdef DM_CHECK_ADDR_0 12815 if (address == 0) { 12816 drm_err(adev_to_drm(ctx->driver_context), 12817 "invalid register read; address = 0\n"); 12818 return 0; 12819 } 12820 #endif 12821 12822 if (ctx->dmub_srv && 12823 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 12824 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 12825 ASSERT(false); 12826 return 0; 12827 } 12828 12829 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12830 12831 value = cgs_read_register(ctx->cgs_device, address); 12832 12833 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 12834 12835 return value; 12836 } 12837 12838 int amdgpu_dm_process_dmub_aux_transfer_sync( 12839 struct dc_context *ctx, 12840 unsigned int link_index, 12841 struct aux_payload *payload, 12842 enum aux_return_code_type *operation_result) 12843 { 12844 struct amdgpu_device *adev = ctx->driver_context; 12845 struct dmub_notification *p_notify = adev->dm.dmub_notify; 12846 int ret = -1; 12847 12848 mutex_lock(&adev->dm.dpia_aux_lock); 12849 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 12850 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 12851 goto out; 12852 } 12853 12854 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 12855 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 12856 *operation_result = AUX_RET_ERROR_TIMEOUT; 12857 goto out; 12858 } 12859 12860 if (p_notify->result != AUX_RET_SUCCESS) { 12861 /* 12862 * Transient states before tunneling is enabled could 12863 * lead to this error. We can ignore this for now. 12864 */ 12865 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) { 12866 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n", 12867 payload->address, payload->length, 12868 p_notify->result); 12869 } 12870 *operation_result = p_notify->result; 12871 goto out; 12872 } 12873 12874 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF; 12875 if (adev->dm.dmub_notify->aux_reply.command & 0xF0) 12876 /* The reply is stored in the top nibble of the command. */ 12877 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF; 12878 12879 /*write req may receive a byte indicating partially written number as well*/ 12880 if (p_notify->aux_reply.length) 12881 memcpy(payload->data, p_notify->aux_reply.data, 12882 p_notify->aux_reply.length); 12883 12884 /* success */ 12885 ret = p_notify->aux_reply.length; 12886 *operation_result = p_notify->result; 12887 out: 12888 reinit_completion(&adev->dm.dmub_aux_transfer_done); 12889 mutex_unlock(&adev->dm.dpia_aux_lock); 12890 return ret; 12891 } 12892 12893 static void abort_fused_io( 12894 struct dc_context *ctx, 12895 const struct dmub_cmd_fused_request *request 12896 ) 12897 { 12898 union dmub_rb_cmd command = { 0 }; 12899 struct dmub_rb_cmd_fused_io *io = &command.fused_io; 12900 12901 io->header.type = DMUB_CMD__FUSED_IO; 12902 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT; 12903 io->header.payload_bytes = sizeof(*io) - sizeof(io->header); 12904 io->request = *request; 12905 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT); 12906 } 12907 12908 static bool execute_fused_io( 12909 struct amdgpu_device *dev, 12910 struct dc_context *ctx, 12911 union dmub_rb_cmd *commands, 12912 uint8_t count, 12913 uint32_t timeout_us 12914 ) 12915 { 12916 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line; 12917 12918 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io)) 12919 return false; 12920 12921 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line]; 12922 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io; 12923 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 12924 && first->header.ret_status 12925 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS; 12926 12927 if (!result) 12928 return false; 12929 12930 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) { 12931 reinit_completion(&sync->replied); 12932 12933 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data; 12934 12935 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch"); 12936 12937 if (reply->identifier == first->request.identifier) { 12938 first->request = *reply; 12939 return true; 12940 } 12941 } 12942 12943 reinit_completion(&sync->replied); 12944 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT; 12945 abort_fused_io(ctx, &first->request); 12946 return false; 12947 } 12948 12949 bool amdgpu_dm_execute_fused_io( 12950 struct amdgpu_device *dev, 12951 struct dc_link *link, 12952 union dmub_rb_cmd *commands, 12953 uint8_t count, 12954 uint32_t timeout_us) 12955 { 12956 struct amdgpu_display_manager *dm = &dev->dm; 12957 12958 mutex_lock(&dm->dpia_aux_lock); 12959 12960 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us); 12961 12962 mutex_unlock(&dm->dpia_aux_lock); 12963 return result; 12964 } 12965 12966 int amdgpu_dm_process_dmub_set_config_sync( 12967 struct dc_context *ctx, 12968 unsigned int link_index, 12969 struct set_config_cmd_payload *payload, 12970 enum set_config_status *operation_result) 12971 { 12972 struct amdgpu_device *adev = ctx->driver_context; 12973 bool is_cmd_complete; 12974 int ret; 12975 12976 mutex_lock(&adev->dm.dpia_aux_lock); 12977 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 12978 link_index, payload, adev->dm.dmub_notify); 12979 12980 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 12981 ret = 0; 12982 *operation_result = adev->dm.dmub_notify->sc_status; 12983 } else { 12984 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 12985 ret = -1; 12986 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 12987 } 12988 12989 if (!is_cmd_complete) 12990 reinit_completion(&adev->dm.dmub_aux_transfer_done); 12991 mutex_unlock(&adev->dm.dpia_aux_lock); 12992 return ret; 12993 } 12994 12995 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 12996 { 12997 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 12998 } 12999 13000 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13001 { 13002 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 13003 } 13004 13005 void dm_acpi_process_phy_transition_interlock( 13006 const struct dc_context *ctx, 13007 struct dm_process_phy_transition_init_params process_phy_transition_init_params) 13008 { 13009 // Not yet implemented 13010 } 13011