1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2015 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 * 23 * Authors: AMD 24 * 25 */ 26 27 /* The caprices of the preprocessor require that this be declared right here */ 28 #define CREATE_TRACE_POINTS 29 30 #include "dm_services_types.h" 31 #include "dc.h" 32 #include "link_enc_cfg.h" 33 #include "dc/inc/core_types.h" 34 #include "dal_asic_id.h" 35 #include "dmub/dmub_srv.h" 36 #include "dc/inc/hw/dmcu.h" 37 #include "dc/inc/hw/abm.h" 38 #include "dc/dc_dmub_srv.h" 39 #include "dc/dc_edid_parser.h" 40 #include "dc/dc_stat.h" 41 #include "dc/dc_state.h" 42 #include "amdgpu_dm_trace.h" 43 #include "link/protocols/link_dpcd.h" 44 #include "link_service_types.h" 45 #include "link/protocols/link_dp_capability.h" 46 #include "link/protocols/link_ddc.h" 47 48 #include "amdgpu.h" 49 #include "amdgpu_display.h" 50 #include "amdgpu_ucode.h" 51 #include "atom.h" 52 #include "amdgpu_dm.h" 53 #include "amdgpu_dm_plane.h" 54 #include "amdgpu_dm_crtc.h" 55 #include "amdgpu_dm_hdcp.h" 56 #include <drm/display/drm_hdcp_helper.h> 57 #include "amdgpu_dm_wb.h" 58 #include "amdgpu_atombios.h" 59 60 #include "amd_shared.h" 61 #include "amdgpu_dm_irq.h" 62 #include "dm_helpers.h" 63 #include "amdgpu_dm_mst_types.h" 64 #if defined(CONFIG_DEBUG_FS) 65 #include "amdgpu_dm_debugfs.h" 66 #endif 67 #include "amdgpu_dm_psr.h" 68 #include "amdgpu_dm_replay.h" 69 70 #include "ivsrcid/ivsrcid_vislands30.h" 71 72 #include <linux/backlight.h> 73 #include <linux/module.h> 74 #include <linux/moduleparam.h> 75 #include <linux/types.h> 76 #include <linux/pm_runtime.h> 77 #include <linux/pci.h> 78 #include <linux/power_supply.h> 79 #include <linux/firmware.h> 80 #include <linux/component.h> 81 #include <linux/sort.h> 82 83 #include <drm/drm_privacy_screen_consumer.h> 84 #include <drm/display/drm_dp_mst_helper.h> 85 #include <drm/display/drm_hdmi_helper.h> 86 #include <drm/drm_atomic.h> 87 #include <drm/drm_atomic_uapi.h> 88 #include <drm/drm_atomic_helper.h> 89 #include <drm/drm_blend.h> 90 #include <drm/drm_fixed.h> 91 #include <drm/drm_fourcc.h> 92 #include <drm/drm_edid.h> 93 #include <drm/drm_eld.h> 94 #include <drm/drm_utils.h> 95 #include <drm/drm_vblank.h> 96 #include <drm/drm_audio_component.h> 97 #include <drm/drm_gem_atomic_helper.h> 98 99 #include <media/cec-notifier.h> 100 #include <acpi/video.h> 101 102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 103 104 #include "modules/inc/mod_freesync.h" 105 #include "modules/power/power_helpers.h" 106 107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch"); 108 109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 131 132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 136 137 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 139 140 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 142 143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin" 144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB); 145 146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin" 147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB); 148 149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin" 150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB); 151 152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin" 153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB); 154 155 /* Number of bytes in PSP header for firmware. */ 156 #define PSP_HEADER_BYTES 0x100 157 158 /* Number of bytes in PSP footer for firmware. */ 159 #define PSP_FOOTER_BYTES 0x100 160 161 /** 162 * DOC: overview 163 * 164 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 165 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 166 * requests into DC requests, and DC responses into DRM responses. 167 * 168 * The root control structure is &struct amdgpu_display_manager. 169 */ 170 171 /* basic init/fini API */ 172 static int amdgpu_dm_init(struct amdgpu_device *adev); 173 static void amdgpu_dm_fini(struct amdgpu_device *adev); 174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state); 176 static struct amdgpu_i2c_adapter * 177 create_i2c(struct ddc_service *ddc_service, bool oem); 178 179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 180 { 181 switch (link->dpcd_caps.dongle_type) { 182 case DISPLAY_DONGLE_NONE: 183 return DRM_MODE_SUBCONNECTOR_Native; 184 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 185 return DRM_MODE_SUBCONNECTOR_VGA; 186 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 187 case DISPLAY_DONGLE_DP_DVI_DONGLE: 188 return DRM_MODE_SUBCONNECTOR_DVID; 189 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 190 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 191 return DRM_MODE_SUBCONNECTOR_HDMIA; 192 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 193 default: 194 return DRM_MODE_SUBCONNECTOR_Unknown; 195 } 196 } 197 198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 199 { 200 struct dc_link *link = aconnector->dc_link; 201 struct drm_connector *connector = &aconnector->base; 202 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 203 204 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 205 return; 206 207 if (aconnector->dc_sink) 208 subconnector = get_subconnector_type(link); 209 210 drm_object_property_set_value(&connector->base, 211 connector->dev->mode_config.dp_subconnector_property, 212 subconnector); 213 } 214 215 /* 216 * initializes drm_device display related structures, based on the information 217 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 218 * drm_encoder, drm_mode_config 219 * 220 * Returns 0 on success 221 */ 222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 223 /* removes and deallocates the drm structures, created by the above function */ 224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 225 226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 227 struct amdgpu_dm_connector *amdgpu_dm_connector, 228 u32 link_index, 229 struct amdgpu_encoder *amdgpu_encoder); 230 static int amdgpu_dm_encoder_init(struct drm_device *dev, 231 struct amdgpu_encoder *aencoder, 232 uint32_t link_index); 233 234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 235 236 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state); 237 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 238 239 static int amdgpu_dm_atomic_check(struct drm_device *dev, 240 struct drm_atomic_state *state); 241 242 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 243 static void handle_hpd_rx_irq(void *param); 244 245 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 246 int bl_idx, 247 u32 user_brightness); 248 249 static bool 250 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 251 struct drm_crtc_state *new_crtc_state); 252 /* 253 * dm_vblank_get_counter 254 * 255 * @brief 256 * Get counter for number of vertical blanks 257 * 258 * @param 259 * struct amdgpu_device *adev - [in] desired amdgpu device 260 * int disp_idx - [in] which CRTC to get the counter from 261 * 262 * @return 263 * Counter for vertical blanks 264 */ 265 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 266 { 267 struct amdgpu_crtc *acrtc = NULL; 268 269 if (crtc >= adev->mode_info.num_crtc) 270 return 0; 271 272 acrtc = adev->mode_info.crtcs[crtc]; 273 274 if (!acrtc->dm_irq_params.stream) { 275 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 276 crtc); 277 return 0; 278 } 279 280 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 281 } 282 283 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 284 u32 *vbl, u32 *position) 285 { 286 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 287 struct amdgpu_crtc *acrtc = NULL; 288 struct dc *dc = adev->dm.dc; 289 290 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 291 return -EINVAL; 292 293 acrtc = adev->mode_info.crtcs[crtc]; 294 295 if (!acrtc->dm_irq_params.stream) { 296 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 297 crtc); 298 return 0; 299 } 300 301 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed) 302 dc_allow_idle_optimizations(dc, false); 303 304 /* 305 * TODO rework base driver to use values directly. 306 * for now parse it back into reg-format 307 */ 308 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 309 &v_blank_start, 310 &v_blank_end, 311 &h_position, 312 &v_position); 313 314 *position = v_position | (h_position << 16); 315 *vbl = v_blank_start | (v_blank_end << 16); 316 317 return 0; 318 } 319 320 static bool dm_is_idle(struct amdgpu_ip_block *ip_block) 321 { 322 /* XXX todo */ 323 return true; 324 } 325 326 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block) 327 { 328 /* XXX todo */ 329 return 0; 330 } 331 332 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block) 333 { 334 return false; 335 } 336 337 static int dm_soft_reset(struct amdgpu_ip_block *ip_block) 338 { 339 /* XXX todo */ 340 return 0; 341 } 342 343 static struct amdgpu_crtc * 344 get_crtc_by_otg_inst(struct amdgpu_device *adev, 345 int otg_inst) 346 { 347 struct drm_device *dev = adev_to_drm(adev); 348 struct drm_crtc *crtc; 349 struct amdgpu_crtc *amdgpu_crtc; 350 351 if (WARN_ON(otg_inst == -1)) 352 return adev->mode_info.crtcs[0]; 353 354 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 355 amdgpu_crtc = to_amdgpu_crtc(crtc); 356 357 if (amdgpu_crtc->otg_inst == otg_inst) 358 return amdgpu_crtc; 359 } 360 361 return NULL; 362 } 363 364 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 365 struct dm_crtc_state *new_state) 366 { 367 if (new_state->stream->adjust.timing_adjust_pending) 368 return true; 369 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 370 return true; 371 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 372 return true; 373 else 374 return false; 375 } 376 377 /* 378 * DC will program planes with their z-order determined by their ordering 379 * in the dc_surface_updates array. This comparator is used to sort them 380 * by descending zpos. 381 */ 382 static int dm_plane_layer_index_cmp(const void *a, const void *b) 383 { 384 const struct dc_surface_update *sa = (struct dc_surface_update *)a; 385 const struct dc_surface_update *sb = (struct dc_surface_update *)b; 386 387 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */ 388 return sb->surface->layer_index - sa->surface->layer_index; 389 } 390 391 /** 392 * update_planes_and_stream_adapter() - Send planes to be updated in DC 393 * 394 * DC has a generic way to update planes and stream via 395 * dc_update_planes_and_stream function; however, DM might need some 396 * adjustments and preparation before calling it. This function is a wrapper 397 * for the dc_update_planes_and_stream that does any required configuration 398 * before passing control to DC. 399 * 400 * @dc: Display Core control structure 401 * @update_type: specify whether it is FULL/MEDIUM/FAST update 402 * @planes_count: planes count to update 403 * @stream: stream state 404 * @stream_update: stream update 405 * @array_of_surface_update: dc surface update pointer 406 * 407 */ 408 static inline bool update_planes_and_stream_adapter(struct dc *dc, 409 int update_type, 410 int planes_count, 411 struct dc_stream_state *stream, 412 struct dc_stream_update *stream_update, 413 struct dc_surface_update *array_of_surface_update) 414 { 415 sort(array_of_surface_update, planes_count, 416 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL); 417 418 /* 419 * Previous frame finished and HW is ready for optimization. 420 */ 421 dc_post_update_surfaces_to_stream(dc); 422 423 return dc_update_planes_and_stream(dc, 424 array_of_surface_update, 425 planes_count, 426 stream, 427 stream_update); 428 } 429 430 /** 431 * dm_pflip_high_irq() - Handle pageflip interrupt 432 * @interrupt_params: ignored 433 * 434 * Handles the pageflip interrupt by notifying all interested parties 435 * that the pageflip has been completed. 436 */ 437 static void dm_pflip_high_irq(void *interrupt_params) 438 { 439 struct amdgpu_crtc *amdgpu_crtc; 440 struct common_irq_params *irq_params = interrupt_params; 441 struct amdgpu_device *adev = irq_params->adev; 442 struct drm_device *dev = adev_to_drm(adev); 443 unsigned long flags; 444 struct drm_pending_vblank_event *e; 445 u32 vpos, hpos, v_blank_start, v_blank_end; 446 bool vrr_active; 447 448 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 449 450 /* IRQ could occur when in initial stage */ 451 /* TODO work and BO cleanup */ 452 if (amdgpu_crtc == NULL) { 453 drm_dbg_state(dev, "CRTC is null, returning.\n"); 454 return; 455 } 456 457 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 458 459 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 460 drm_dbg_state(dev, 461 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 462 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED, 463 amdgpu_crtc->crtc_id, amdgpu_crtc); 464 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 465 return; 466 } 467 468 /* page flip completed. */ 469 e = amdgpu_crtc->event; 470 amdgpu_crtc->event = NULL; 471 472 WARN_ON(!e); 473 474 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 475 476 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 477 if (!vrr_active || 478 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 479 &v_blank_end, &hpos, &vpos) || 480 (vpos < v_blank_start)) { 481 /* Update to correct count and vblank timestamp if racing with 482 * vblank irq. This also updates to the correct vblank timestamp 483 * even in VRR mode, as scanout is past the front-porch atm. 484 */ 485 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 486 487 /* Wake up userspace by sending the pageflip event with proper 488 * count and timestamp of vblank of flip completion. 489 */ 490 if (e) { 491 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 492 493 /* Event sent, so done with vblank for this flip */ 494 drm_crtc_vblank_put(&amdgpu_crtc->base); 495 } 496 } else if (e) { 497 /* VRR active and inside front-porch: vblank count and 498 * timestamp for pageflip event will only be up to date after 499 * drm_crtc_handle_vblank() has been executed from late vblank 500 * irq handler after start of back-porch (vline 0). We queue the 501 * pageflip event for send-out by drm_crtc_handle_vblank() with 502 * updated timestamp and count, once it runs after us. 503 * 504 * We need to open-code this instead of using the helper 505 * drm_crtc_arm_vblank_event(), as that helper would 506 * call drm_crtc_accurate_vblank_count(), which we must 507 * not call in VRR mode while we are in front-porch! 508 */ 509 510 /* sequence will be replaced by real count during send-out. */ 511 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 512 e->pipe = amdgpu_crtc->crtc_id; 513 514 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 515 e = NULL; 516 } 517 518 /* Keep track of vblank of this flip for flip throttling. We use the 519 * cooked hw counter, as that one incremented at start of this vblank 520 * of pageflip completion, so last_flip_vblank is the forbidden count 521 * for queueing new pageflips if vsync + VRR is enabled. 522 */ 523 amdgpu_crtc->dm_irq_params.last_flip_vblank = 524 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 525 526 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 527 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 528 529 drm_dbg_state(dev, 530 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 531 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e); 532 } 533 534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work) 535 { 536 struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work); 537 struct amdgpu_device *adev = work->adev; 538 struct dc_stream_state *stream = work->stream; 539 struct dc_crtc_timing_adjust *adjust = work->adjust; 540 541 mutex_lock(&adev->dm.dc_lock); 542 dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust); 543 mutex_unlock(&adev->dm.dc_lock); 544 545 dc_stream_release(stream); 546 kfree(work->adjust); 547 kfree(work); 548 } 549 550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev, 551 struct dc_stream_state *stream, 552 struct dc_crtc_timing_adjust *adjust) 553 { 554 struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_NOWAIT); 555 if (!offload_work) { 556 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n"); 557 return; 558 } 559 560 struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_NOWAIT); 561 if (!adjust_copy) { 562 drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n"); 563 kfree(offload_work); 564 return; 565 } 566 567 dc_stream_retain(stream); 568 memcpy(adjust_copy, adjust, sizeof(*adjust_copy)); 569 570 INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update); 571 offload_work->adev = adev; 572 offload_work->stream = stream; 573 offload_work->adjust = adjust_copy; 574 575 queue_work(system_wq, &offload_work->work); 576 } 577 578 static void dm_vupdate_high_irq(void *interrupt_params) 579 { 580 struct common_irq_params *irq_params = interrupt_params; 581 struct amdgpu_device *adev = irq_params->adev; 582 struct amdgpu_crtc *acrtc; 583 struct drm_device *drm_dev; 584 struct drm_vblank_crtc *vblank; 585 ktime_t frame_duration_ns, previous_timestamp; 586 unsigned long flags; 587 int vrr_active; 588 589 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 590 591 if (acrtc) { 592 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 593 drm_dev = acrtc->base.dev; 594 vblank = drm_crtc_vblank_crtc(&acrtc->base); 595 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 596 frame_duration_ns = vblank->time - previous_timestamp; 597 598 if (frame_duration_ns > 0) { 599 trace_amdgpu_refresh_rate_track(acrtc->base.index, 600 frame_duration_ns, 601 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 602 atomic64_set(&irq_params->previous_timestamp, vblank->time); 603 } 604 605 drm_dbg_vbl(drm_dev, 606 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id, 607 vrr_active); 608 609 /* Core vblank handling is done here after end of front-porch in 610 * vrr mode, as vblank timestamping will give valid results 611 * while now done after front-porch. This will also deliver 612 * page-flip completion events that have been queued to us 613 * if a pageflip happened inside front-porch. 614 */ 615 if (vrr_active && acrtc->dm_irq_params.stream) { 616 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 617 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 618 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state 619 == VRR_STATE_ACTIVE_VARIABLE; 620 621 amdgpu_dm_crtc_handle_vblank(acrtc); 622 623 /* BTR processing for pre-DCE12 ASICs */ 624 if (adev->family < AMDGPU_FAMILY_AI) { 625 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 626 mod_freesync_handle_v_update( 627 adev->dm.freesync_module, 628 acrtc->dm_irq_params.stream, 629 &acrtc->dm_irq_params.vrr_params); 630 631 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 632 schedule_dc_vmin_vmax(adev, 633 acrtc->dm_irq_params.stream, 634 &acrtc->dm_irq_params.vrr_params.adjust); 635 } 636 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 637 } 638 } 639 } 640 } 641 642 /** 643 * dm_crtc_high_irq() - Handles CRTC interrupt 644 * @interrupt_params: used for determining the CRTC instance 645 * 646 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 647 * event handler. 648 */ 649 static void dm_crtc_high_irq(void *interrupt_params) 650 { 651 struct common_irq_params *irq_params = interrupt_params; 652 struct amdgpu_device *adev = irq_params->adev; 653 struct drm_writeback_job *job; 654 struct amdgpu_crtc *acrtc; 655 unsigned long flags; 656 int vrr_active; 657 658 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 659 if (!acrtc) 660 return; 661 662 if (acrtc->wb_conn) { 663 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags); 664 665 if (acrtc->wb_pending) { 666 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue, 667 struct drm_writeback_job, 668 list_entry); 669 acrtc->wb_pending = false; 670 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 671 672 if (job) { 673 unsigned int v_total, refresh_hz; 674 struct dc_stream_state *stream = acrtc->dm_irq_params.stream; 675 676 v_total = stream->adjust.v_total_max ? 677 stream->adjust.v_total_max : stream->timing.v_total; 678 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz * 679 100LL, (v_total * stream->timing.h_total)); 680 mdelay(1000 / refresh_hz); 681 682 drm_writeback_signal_completion(acrtc->wb_conn, 0); 683 dc_stream_fc_disable_writeback(adev->dm.dc, 684 acrtc->dm_irq_params.stream, 0); 685 } 686 } else 687 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 688 } 689 690 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 691 692 drm_dbg_vbl(adev_to_drm(adev), 693 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 694 vrr_active, acrtc->dm_irq_params.active_planes); 695 696 /** 697 * Core vblank handling at start of front-porch is only possible 698 * in non-vrr mode, as only there vblank timestamping will give 699 * valid results while done in front-porch. Otherwise defer it 700 * to dm_vupdate_high_irq after end of front-porch. 701 */ 702 if (!vrr_active) 703 amdgpu_dm_crtc_handle_vblank(acrtc); 704 705 /** 706 * Following stuff must happen at start of vblank, for crc 707 * computation and below-the-range btr support in vrr mode. 708 */ 709 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 710 711 /* BTR updates need to happen before VUPDATE on Vega and above. */ 712 if (adev->family < AMDGPU_FAMILY_AI) 713 return; 714 715 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 716 717 if (acrtc->dm_irq_params.stream && 718 acrtc->dm_irq_params.vrr_params.supported) { 719 bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled; 720 bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled; 721 bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE; 722 723 mod_freesync_handle_v_update(adev->dm.freesync_module, 724 acrtc->dm_irq_params.stream, 725 &acrtc->dm_irq_params.vrr_params); 726 727 /* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */ 728 if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) { 729 schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream, 730 &acrtc->dm_irq_params.vrr_params.adjust); 731 } 732 } 733 734 /* 735 * If there aren't any active_planes then DCH HUBP may be clock-gated. 736 * In that case, pageflip completion interrupts won't fire and pageflip 737 * completion events won't get delivered. Prevent this by sending 738 * pending pageflip events from here if a flip is still pending. 739 * 740 * If any planes are enabled, use dm_pflip_high_irq() instead, to 741 * avoid race conditions between flip programming and completion, 742 * which could cause too early flip completion events. 743 */ 744 if (adev->family >= AMDGPU_FAMILY_RV && 745 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 746 acrtc->dm_irq_params.active_planes == 0) { 747 if (acrtc->event) { 748 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 749 acrtc->event = NULL; 750 drm_crtc_vblank_put(&acrtc->base); 751 } 752 acrtc->pflip_status = AMDGPU_FLIP_NONE; 753 } 754 755 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 756 } 757 758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 759 /** 760 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 761 * DCN generation ASICs 762 * @interrupt_params: interrupt parameters 763 * 764 * Used to set crc window/read out crc value at vertical line 0 position 765 */ 766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 767 { 768 struct common_irq_params *irq_params = interrupt_params; 769 struct amdgpu_device *adev = irq_params->adev; 770 struct amdgpu_crtc *acrtc; 771 772 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 773 774 if (!acrtc) 775 return; 776 777 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 778 } 779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 780 781 /** 782 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 783 * @adev: amdgpu_device pointer 784 * @notify: dmub notification structure 785 * 786 * Dmub AUX or SET_CONFIG command completion processing callback 787 * Copies dmub notification to DM which is to be read by AUX command. 788 * issuing thread and also signals the event to wake up the thread. 789 */ 790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 791 struct dmub_notification *notify) 792 { 793 if (adev->dm.dmub_notify) 794 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 795 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 796 complete(&adev->dm.dmub_aux_transfer_done); 797 } 798 799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev, 800 struct dmub_notification *notify) 801 { 802 if (!adev || !notify) { 803 ASSERT(false); 804 return; 805 } 806 807 const struct dmub_cmd_fused_request *req = ¬ify->fused_request; 808 const uint8_t ddc_line = req->u.aux.ddc_line; 809 810 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) { 811 ASSERT(false); 812 return; 813 } 814 815 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line]; 816 817 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch"); 818 memcpy(sync->reply_data, req, sizeof(*req)); 819 complete(&sync->replied); 820 } 821 822 /** 823 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 824 * @adev: amdgpu_device pointer 825 * @notify: dmub notification structure 826 * 827 * Dmub Hpd interrupt processing callback. Gets displayindex through the 828 * ink index and calls helper to do the processing. 829 */ 830 static void dmub_hpd_callback(struct amdgpu_device *adev, 831 struct dmub_notification *notify) 832 { 833 struct amdgpu_dm_connector *aconnector; 834 struct amdgpu_dm_connector *hpd_aconnector = NULL; 835 struct drm_connector *connector; 836 struct drm_connector_list_iter iter; 837 struct dc_link *link; 838 u8 link_index = 0; 839 struct drm_device *dev; 840 841 if (adev == NULL) 842 return; 843 844 if (notify == NULL) { 845 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL"); 846 return; 847 } 848 849 if (notify->link_index > adev->dm.dc->link_count) { 850 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index); 851 return; 852 } 853 854 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */ 855 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) { 856 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n"); 857 return; 858 } 859 860 link_index = notify->link_index; 861 link = adev->dm.dc->links[link_index]; 862 dev = adev->dm.ddev; 863 864 drm_connector_list_iter_begin(dev, &iter); 865 drm_for_each_connector_iter(connector, &iter) { 866 867 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 868 continue; 869 870 aconnector = to_amdgpu_dm_connector(connector); 871 if (link && aconnector->dc_link == link) { 872 if (notify->type == DMUB_NOTIFICATION_HPD) 873 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index); 874 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 875 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index); 876 else 877 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n", 878 notify->type, link_index); 879 880 hpd_aconnector = aconnector; 881 break; 882 } 883 } 884 drm_connector_list_iter_end(&iter); 885 886 if (hpd_aconnector) { 887 if (notify->type == DMUB_NOTIFICATION_HPD) { 888 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG)) 889 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index); 890 handle_hpd_irq_helper(hpd_aconnector); 891 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) { 892 handle_hpd_rx_irq(hpd_aconnector); 893 } 894 } 895 } 896 897 /** 898 * dmub_hpd_sense_callback - DMUB HPD sense processing callback. 899 * @adev: amdgpu_device pointer 900 * @notify: dmub notification structure 901 * 902 * HPD sense changes can occur during low power states and need to be 903 * notified from firmware to driver. 904 */ 905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev, 906 struct dmub_notification *notify) 907 { 908 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n"); 909 } 910 911 /** 912 * register_dmub_notify_callback - Sets callback for DMUB notify 913 * @adev: amdgpu_device pointer 914 * @type: Type of dmub notification 915 * @callback: Dmub interrupt callback function 916 * @dmub_int_thread_offload: offload indicator 917 * 918 * API to register a dmub callback handler for a dmub notification 919 * Also sets indicator whether callback processing to be offloaded. 920 * to dmub interrupt handling thread 921 * Return: true if successfully registered, false if there is existing registration 922 */ 923 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 924 enum dmub_notification_type type, 925 dmub_notify_interrupt_callback_t callback, 926 bool dmub_int_thread_offload) 927 { 928 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 929 adev->dm.dmub_callback[type] = callback; 930 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 931 } else 932 return false; 933 934 return true; 935 } 936 937 static void dm_handle_hpd_work(struct work_struct *work) 938 { 939 struct dmub_hpd_work *dmub_hpd_wrk; 940 941 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 942 943 if (!dmub_hpd_wrk->dmub_notify) { 944 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL"); 945 return; 946 } 947 948 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 949 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 950 dmub_hpd_wrk->dmub_notify); 951 } 952 953 kfree(dmub_hpd_wrk->dmub_notify); 954 kfree(dmub_hpd_wrk); 955 956 } 957 958 static const char *dmub_notification_type_str(enum dmub_notification_type e) 959 { 960 switch (e) { 961 case DMUB_NOTIFICATION_NO_DATA: 962 return "NO_DATA"; 963 case DMUB_NOTIFICATION_AUX_REPLY: 964 return "AUX_REPLY"; 965 case DMUB_NOTIFICATION_HPD: 966 return "HPD"; 967 case DMUB_NOTIFICATION_HPD_IRQ: 968 return "HPD_IRQ"; 969 case DMUB_NOTIFICATION_SET_CONFIG_REPLY: 970 return "SET_CONFIG_REPLY"; 971 case DMUB_NOTIFICATION_DPIA_NOTIFICATION: 972 return "DPIA_NOTIFICATION"; 973 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY: 974 return "HPD_SENSE_NOTIFY"; 975 case DMUB_NOTIFICATION_FUSED_IO: 976 return "FUSED_IO"; 977 default: 978 return "<unknown>"; 979 } 980 } 981 982 #define DMUB_TRACE_MAX_READ 64 983 /** 984 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 985 * @interrupt_params: used for determining the Outbox instance 986 * 987 * Handles the Outbox Interrupt 988 * event handler. 989 */ 990 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 991 { 992 struct dmub_notification notify = {0}; 993 struct common_irq_params *irq_params = interrupt_params; 994 struct amdgpu_device *adev = irq_params->adev; 995 struct amdgpu_display_manager *dm = &adev->dm; 996 struct dmcub_trace_buf_entry entry = { 0 }; 997 u32 count = 0; 998 struct dmub_hpd_work *dmub_hpd_wrk; 999 1000 do { 1001 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 1002 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 1003 entry.param0, entry.param1); 1004 1005 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 1006 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 1007 } else 1008 break; 1009 1010 count++; 1011 1012 } while (count <= DMUB_TRACE_MAX_READ); 1013 1014 if (count > DMUB_TRACE_MAX_READ) 1015 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ"); 1016 1017 if (dc_enable_dmub_notifications(adev->dm.dc) && 1018 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 1019 1020 do { 1021 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 1022 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 1023 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type); 1024 continue; 1025 } 1026 if (!dm->dmub_callback[notify.type]) { 1027 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n", 1028 dmub_notification_type_str(notify.type)); 1029 continue; 1030 } 1031 if (dm->dmub_thread_offload[notify.type] == true) { 1032 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 1033 if (!dmub_hpd_wrk) { 1034 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk"); 1035 return; 1036 } 1037 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 1038 GFP_ATOMIC); 1039 if (!dmub_hpd_wrk->dmub_notify) { 1040 kfree(dmub_hpd_wrk); 1041 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify"); 1042 return; 1043 } 1044 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 1045 dmub_hpd_wrk->adev = adev; 1046 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 1047 } else { 1048 dm->dmub_callback[notify.type](adev, ¬ify); 1049 } 1050 } while (notify.pending_notification); 1051 } 1052 } 1053 1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block, 1055 enum amd_clockgating_state state) 1056 { 1057 return 0; 1058 } 1059 1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block, 1061 enum amd_powergating_state state) 1062 { 1063 return 0; 1064 } 1065 1066 /* Prototypes of private functions */ 1067 static int dm_early_init(struct amdgpu_ip_block *ip_block); 1068 1069 /* Allocate memory for FBC compressed data */ 1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 1071 { 1072 struct amdgpu_device *adev = drm_to_adev(connector->dev); 1073 struct dm_compressor_info *compressor = &adev->dm.compressor; 1074 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 1075 struct drm_display_mode *mode; 1076 unsigned long max_size = 0; 1077 1078 if (adev->dm.dc->fbc_compressor == NULL) 1079 return; 1080 1081 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 1082 return; 1083 1084 if (compressor->bo_ptr) 1085 return; 1086 1087 1088 list_for_each_entry(mode, &connector->modes, head) { 1089 if (max_size < (unsigned long) mode->htotal * mode->vtotal) 1090 max_size = (unsigned long) mode->htotal * mode->vtotal; 1091 } 1092 1093 if (max_size) { 1094 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 1095 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 1096 &compressor->gpu_addr, &compressor->cpu_addr); 1097 1098 if (r) 1099 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n"); 1100 else { 1101 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 1102 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4); 1103 } 1104 1105 } 1106 1107 } 1108 1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 1110 int pipe, bool *enabled, 1111 unsigned char *buf, int max_bytes) 1112 { 1113 struct drm_device *dev = dev_get_drvdata(kdev); 1114 struct amdgpu_device *adev = drm_to_adev(dev); 1115 struct drm_connector *connector; 1116 struct drm_connector_list_iter conn_iter; 1117 struct amdgpu_dm_connector *aconnector; 1118 int ret = 0; 1119 1120 *enabled = false; 1121 1122 mutex_lock(&adev->dm.audio_lock); 1123 1124 drm_connector_list_iter_begin(dev, &conn_iter); 1125 drm_for_each_connector_iter(connector, &conn_iter) { 1126 1127 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 1128 continue; 1129 1130 aconnector = to_amdgpu_dm_connector(connector); 1131 if (aconnector->audio_inst != port) 1132 continue; 1133 1134 *enabled = true; 1135 mutex_lock(&connector->eld_mutex); 1136 ret = drm_eld_size(connector->eld); 1137 memcpy(buf, connector->eld, min(max_bytes, ret)); 1138 mutex_unlock(&connector->eld_mutex); 1139 1140 break; 1141 } 1142 drm_connector_list_iter_end(&conn_iter); 1143 1144 mutex_unlock(&adev->dm.audio_lock); 1145 1146 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 1147 1148 return ret; 1149 } 1150 1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 1152 .get_eld = amdgpu_dm_audio_component_get_eld, 1153 }; 1154 1155 static int amdgpu_dm_audio_component_bind(struct device *kdev, 1156 struct device *hda_kdev, void *data) 1157 { 1158 struct drm_device *dev = dev_get_drvdata(kdev); 1159 struct amdgpu_device *adev = drm_to_adev(dev); 1160 struct drm_audio_component *acomp = data; 1161 1162 acomp->ops = &amdgpu_dm_audio_component_ops; 1163 acomp->dev = kdev; 1164 adev->dm.audio_component = acomp; 1165 1166 return 0; 1167 } 1168 1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 1170 struct device *hda_kdev, void *data) 1171 { 1172 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev)); 1173 struct drm_audio_component *acomp = data; 1174 1175 acomp->ops = NULL; 1176 acomp->dev = NULL; 1177 adev->dm.audio_component = NULL; 1178 } 1179 1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 1181 .bind = amdgpu_dm_audio_component_bind, 1182 .unbind = amdgpu_dm_audio_component_unbind, 1183 }; 1184 1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1186 { 1187 int i, ret; 1188 1189 if (!amdgpu_audio) 1190 return 0; 1191 1192 adev->mode_info.audio.enabled = true; 1193 1194 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1195 1196 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1197 adev->mode_info.audio.pin[i].channels = -1; 1198 adev->mode_info.audio.pin[i].rate = -1; 1199 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1200 adev->mode_info.audio.pin[i].status_bits = 0; 1201 adev->mode_info.audio.pin[i].category_code = 0; 1202 adev->mode_info.audio.pin[i].connected = false; 1203 adev->mode_info.audio.pin[i].id = 1204 adev->dm.dc->res_pool->audios[i]->inst; 1205 adev->mode_info.audio.pin[i].offset = 0; 1206 } 1207 1208 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1209 if (ret < 0) 1210 return ret; 1211 1212 adev->dm.audio_registered = true; 1213 1214 return 0; 1215 } 1216 1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1218 { 1219 if (!amdgpu_audio) 1220 return; 1221 1222 if (!adev->mode_info.audio.enabled) 1223 return; 1224 1225 if (adev->dm.audio_registered) { 1226 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1227 adev->dm.audio_registered = false; 1228 } 1229 1230 /* TODO: Disable audio? */ 1231 1232 adev->mode_info.audio.enabled = false; 1233 } 1234 1235 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1236 { 1237 struct drm_audio_component *acomp = adev->dm.audio_component; 1238 1239 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1240 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1241 1242 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1243 pin, -1); 1244 } 1245 } 1246 1247 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1248 { 1249 const struct dmcub_firmware_header_v1_0 *hdr; 1250 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1251 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1252 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1253 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1254 struct abm *abm = adev->dm.dc->res_pool->abm; 1255 struct dc_context *ctx = adev->dm.dc->ctx; 1256 struct dmub_srv_hw_params hw_params; 1257 enum dmub_status status; 1258 const unsigned char *fw_inst_const, *fw_bss_data; 1259 u32 i, fw_inst_const_size, fw_bss_data_size; 1260 bool has_hw_support; 1261 1262 if (!dmub_srv) 1263 /* DMUB isn't supported on the ASIC. */ 1264 return 0; 1265 1266 if (!fb_info) { 1267 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n"); 1268 return -EINVAL; 1269 } 1270 1271 if (!dmub_fw) { 1272 /* Firmware required for DMUB support. */ 1273 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n"); 1274 return -EINVAL; 1275 } 1276 1277 /* initialize register offsets for ASICs with runtime initialization available */ 1278 if (dmub_srv->hw_funcs.init_reg_offsets) 1279 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx); 1280 1281 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1282 if (status != DMUB_STATUS_OK) { 1283 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status); 1284 return -EINVAL; 1285 } 1286 1287 if (!has_hw_support) { 1288 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n"); 1289 return 0; 1290 } 1291 1292 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1293 status = dmub_srv_hw_reset(dmub_srv); 1294 if (status != DMUB_STATUS_OK) 1295 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status); 1296 1297 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1298 1299 fw_inst_const = dmub_fw->data + 1300 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1301 PSP_HEADER_BYTES; 1302 1303 fw_bss_data = dmub_fw->data + 1304 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1305 le32_to_cpu(hdr->inst_const_bytes); 1306 1307 /* Copy firmware and bios info into FB memory. */ 1308 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1309 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1310 1311 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1312 1313 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1314 * amdgpu_ucode_init_single_fw will load dmub firmware 1315 * fw_inst_const part to cw0; otherwise, the firmware back door load 1316 * will be done by dm_dmub_hw_init 1317 */ 1318 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1319 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1320 fw_inst_const_size); 1321 } 1322 1323 if (fw_bss_data_size) 1324 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1325 fw_bss_data, fw_bss_data_size); 1326 1327 /* Copy firmware bios info into FB memory. */ 1328 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1329 adev->bios_size); 1330 1331 /* Reset regions that need to be reset. */ 1332 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1333 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1334 1335 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1336 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1337 1338 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1339 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1340 1341 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0, 1342 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size); 1343 1344 /* Initialize hardware. */ 1345 memset(&hw_params, 0, sizeof(hw_params)); 1346 hw_params.fb_base = adev->gmc.fb_start; 1347 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1348 1349 /* backdoor load firmware and trigger dmub running */ 1350 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1351 hw_params.load_inst_const = true; 1352 1353 if (dmcu) 1354 hw_params.psp_version = dmcu->psp_version; 1355 1356 for (i = 0; i < fb_info->num_fb; ++i) 1357 hw_params.fb[i] = &fb_info->fb[i]; 1358 1359 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1360 case IP_VERSION(3, 1, 3): 1361 case IP_VERSION(3, 1, 4): 1362 case IP_VERSION(3, 5, 0): 1363 case IP_VERSION(3, 5, 1): 1364 case IP_VERSION(3, 6, 0): 1365 case IP_VERSION(4, 0, 1): 1366 hw_params.dpia_supported = true; 1367 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1368 break; 1369 default: 1370 break; 1371 } 1372 1373 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1374 case IP_VERSION(3, 5, 0): 1375 case IP_VERSION(3, 5, 1): 1376 case IP_VERSION(3, 6, 0): 1377 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10; 1378 hw_params.lower_hbr3_phy_ssc = true; 1379 break; 1380 default: 1381 break; 1382 } 1383 1384 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1385 if (status != DMUB_STATUS_OK) { 1386 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status); 1387 return -EINVAL; 1388 } 1389 1390 /* Wait for firmware load to finish. */ 1391 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1392 if (status != DMUB_STATUS_OK) 1393 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1394 1395 /* Init DMCU and ABM if available. */ 1396 if (dmcu && abm) { 1397 dmcu->funcs->dmcu_init(dmcu); 1398 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1399 } 1400 1401 if (!adev->dm.dc->ctx->dmub_srv) 1402 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1403 if (!adev->dm.dc->ctx->dmub_srv) { 1404 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n"); 1405 return -ENOMEM; 1406 } 1407 1408 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n", 1409 adev->dm.dmcub_fw_version); 1410 1411 /* Keeping sanity checks off if 1412 * DCN31 >= 4.0.59.0 1413 * DCN314 >= 8.0.16.0 1414 * Otherwise, turn on sanity checks 1415 */ 1416 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1417 case IP_VERSION(3, 1, 2): 1418 case IP_VERSION(3, 1, 3): 1419 if (adev->dm.dmcub_fw_version && 1420 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1421 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59)) 1422 adev->dm.dc->debug.sanity_checks = true; 1423 break; 1424 case IP_VERSION(3, 1, 4): 1425 if (adev->dm.dmcub_fw_version && 1426 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1427 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16)) 1428 adev->dm.dc->debug.sanity_checks = true; 1429 break; 1430 default: 1431 break; 1432 } 1433 1434 return 0; 1435 } 1436 1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1438 { 1439 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1440 enum dmub_status status; 1441 bool init; 1442 int r; 1443 1444 if (!dmub_srv) { 1445 /* DMUB isn't supported on the ASIC. */ 1446 return; 1447 } 1448 1449 status = dmub_srv_is_hw_init(dmub_srv, &init); 1450 if (status != DMUB_STATUS_OK) 1451 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status); 1452 1453 if (status == DMUB_STATUS_OK && init) { 1454 /* Wait for firmware load to finish. */ 1455 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1456 if (status != DMUB_STATUS_OK) 1457 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1458 } else { 1459 /* Perform the full hardware initialization. */ 1460 r = dm_dmub_hw_init(adev); 1461 if (r) 1462 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 1463 } 1464 } 1465 1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1467 { 1468 u64 pt_base; 1469 u32 logical_addr_low; 1470 u32 logical_addr_high; 1471 u32 agp_base, agp_bot, agp_top; 1472 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1473 1474 memset(pa_config, 0, sizeof(*pa_config)); 1475 1476 agp_base = 0; 1477 agp_bot = adev->gmc.agp_start >> 24; 1478 agp_top = adev->gmc.agp_end >> 24; 1479 1480 /* AGP aperture is disabled */ 1481 if (agp_bot > agp_top) { 1482 logical_addr_low = adev->gmc.fb_start >> 18; 1483 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1484 AMD_APU_IS_RENOIR | 1485 AMD_APU_IS_GREEN_SARDINE)) 1486 /* 1487 * Raven2 has a HW issue that it is unable to use the vram which 1488 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1489 * workaround that increase system aperture high address (add 1) 1490 * to get rid of the VM fault and hardware hang. 1491 */ 1492 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1493 else 1494 logical_addr_high = adev->gmc.fb_end >> 18; 1495 } else { 1496 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1497 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1498 AMD_APU_IS_RENOIR | 1499 AMD_APU_IS_GREEN_SARDINE)) 1500 /* 1501 * Raven2 has a HW issue that it is unable to use the vram which 1502 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1503 * workaround that increase system aperture high address (add 1) 1504 * to get rid of the VM fault and hardware hang. 1505 */ 1506 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1507 else 1508 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1509 } 1510 1511 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1512 1513 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1514 AMDGPU_GPU_PAGE_SHIFT); 1515 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1516 AMDGPU_GPU_PAGE_SHIFT); 1517 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1518 AMDGPU_GPU_PAGE_SHIFT); 1519 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1520 AMDGPU_GPU_PAGE_SHIFT); 1521 page_table_base.high_part = upper_32_bits(pt_base); 1522 page_table_base.low_part = lower_32_bits(pt_base); 1523 1524 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1525 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1526 1527 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1528 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1529 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1530 1531 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1532 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1533 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1534 1535 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1536 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1537 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1538 1539 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1540 1541 } 1542 1543 static void force_connector_state( 1544 struct amdgpu_dm_connector *aconnector, 1545 enum drm_connector_force force_state) 1546 { 1547 struct drm_connector *connector = &aconnector->base; 1548 1549 mutex_lock(&connector->dev->mode_config.mutex); 1550 aconnector->base.force = force_state; 1551 mutex_unlock(&connector->dev->mode_config.mutex); 1552 1553 mutex_lock(&aconnector->hpd_lock); 1554 drm_kms_helper_connector_hotplug_event(connector); 1555 mutex_unlock(&aconnector->hpd_lock); 1556 } 1557 1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1559 { 1560 struct hpd_rx_irq_offload_work *offload_work; 1561 struct amdgpu_dm_connector *aconnector; 1562 struct dc_link *dc_link; 1563 struct amdgpu_device *adev; 1564 enum dc_connection_type new_connection_type = dc_connection_none; 1565 unsigned long flags; 1566 union test_response test_response; 1567 1568 memset(&test_response, 0, sizeof(test_response)); 1569 1570 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1571 aconnector = offload_work->offload_wq->aconnector; 1572 adev = offload_work->adev; 1573 1574 if (!aconnector) { 1575 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1576 goto skip; 1577 } 1578 1579 dc_link = aconnector->dc_link; 1580 1581 mutex_lock(&aconnector->hpd_lock); 1582 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1583 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 1584 mutex_unlock(&aconnector->hpd_lock); 1585 1586 if (new_connection_type == dc_connection_none) 1587 goto skip; 1588 1589 if (amdgpu_in_reset(adev)) 1590 goto skip; 1591 1592 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1593 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1594 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1595 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1596 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1597 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1598 goto skip; 1599 } 1600 1601 mutex_lock(&adev->dm.dc_lock); 1602 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1603 dc_link_dp_handle_automated_test(dc_link); 1604 1605 if (aconnector->timing_changed) { 1606 /* force connector disconnect and reconnect */ 1607 force_connector_state(aconnector, DRM_FORCE_OFF); 1608 msleep(100); 1609 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1610 } 1611 1612 test_response.bits.ACK = 1; 1613 1614 core_link_write_dpcd( 1615 dc_link, 1616 DP_TEST_RESPONSE, 1617 &test_response.raw, 1618 sizeof(test_response)); 1619 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1620 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1621 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1622 /* offload_work->data is from handle_hpd_rx_irq-> 1623 * schedule_hpd_rx_offload_work.this is defer handle 1624 * for hpd short pulse. upon here, link status may be 1625 * changed, need get latest link status from dpcd 1626 * registers. if link status is good, skip run link 1627 * training again. 1628 */ 1629 union hpd_irq_data irq_data; 1630 1631 memset(&irq_data, 0, sizeof(irq_data)); 1632 1633 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1634 * request be added to work queue if link lost at end of dc_link_ 1635 * dp_handle_link_loss 1636 */ 1637 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1638 offload_work->offload_wq->is_handling_link_loss = false; 1639 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1640 1641 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1642 dc_link_check_link_loss_status(dc_link, &irq_data)) 1643 dc_link_dp_handle_link_loss(dc_link); 1644 } 1645 mutex_unlock(&adev->dm.dc_lock); 1646 1647 skip: 1648 kfree(offload_work); 1649 1650 } 1651 1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev) 1653 { 1654 struct dc *dc = adev->dm.dc; 1655 int max_caps = dc->caps.max_links; 1656 int i = 0; 1657 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1658 1659 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1660 1661 if (!hpd_rx_offload_wq) 1662 return NULL; 1663 1664 1665 for (i = 0; i < max_caps; i++) { 1666 hpd_rx_offload_wq[i].wq = 1667 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1668 1669 if (hpd_rx_offload_wq[i].wq == NULL) { 1670 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!"); 1671 goto out_err; 1672 } 1673 1674 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1675 } 1676 1677 return hpd_rx_offload_wq; 1678 1679 out_err: 1680 for (i = 0; i < max_caps; i++) { 1681 if (hpd_rx_offload_wq[i].wq) 1682 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1683 } 1684 kfree(hpd_rx_offload_wq); 1685 return NULL; 1686 } 1687 1688 struct amdgpu_stutter_quirk { 1689 u16 chip_vendor; 1690 u16 chip_device; 1691 u16 subsys_vendor; 1692 u16 subsys_device; 1693 u8 revision; 1694 }; 1695 1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1697 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1698 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1699 { 0, 0, 0, 0, 0 }, 1700 }; 1701 1702 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1703 { 1704 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1705 1706 while (p && p->chip_device != 0) { 1707 if (pdev->vendor == p->chip_vendor && 1708 pdev->device == p->chip_device && 1709 pdev->subsystem_vendor == p->subsys_vendor && 1710 pdev->subsystem_device == p->subsys_device && 1711 pdev->revision == p->revision) { 1712 return true; 1713 } 1714 ++p; 1715 } 1716 return false; 1717 } 1718 1719 1720 void* 1721 dm_allocate_gpu_mem( 1722 struct amdgpu_device *adev, 1723 enum dc_gpu_mem_alloc_type type, 1724 size_t size, 1725 long long *addr) 1726 { 1727 struct dal_allocation *da; 1728 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ? 1729 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM; 1730 int ret; 1731 1732 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL); 1733 if (!da) 1734 return NULL; 1735 1736 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 1737 domain, &da->bo, 1738 &da->gpu_addr, &da->cpu_ptr); 1739 1740 *addr = da->gpu_addr; 1741 1742 if (ret) { 1743 kfree(da); 1744 return NULL; 1745 } 1746 1747 /* add da to list in dm */ 1748 list_add(&da->list, &adev->dm.da_list); 1749 1750 return da->cpu_ptr; 1751 } 1752 1753 void 1754 dm_free_gpu_mem( 1755 struct amdgpu_device *adev, 1756 enum dc_gpu_mem_alloc_type type, 1757 void *pvMem) 1758 { 1759 struct dal_allocation *da; 1760 1761 /* walk the da list in DM */ 1762 list_for_each_entry(da, &adev->dm.da_list, list) { 1763 if (pvMem == da->cpu_ptr) { 1764 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 1765 list_del(&da->list); 1766 kfree(da); 1767 break; 1768 } 1769 } 1770 1771 } 1772 1773 static enum dmub_status 1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev, 1775 enum dmub_gpint_command command_code, 1776 uint16_t param, 1777 uint32_t timeout_us) 1778 { 1779 union dmub_gpint_data_register reg, test; 1780 uint32_t i; 1781 1782 /* Assume that VBIOS DMUB is ready to take commands */ 1783 1784 reg.bits.status = 1; 1785 reg.bits.command_code = command_code; 1786 reg.bits.param = param; 1787 1788 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all); 1789 1790 for (i = 0; i < timeout_us; ++i) { 1791 udelay(1); 1792 1793 /* Check if our GPINT got acked */ 1794 reg.bits.status = 0; 1795 test = (union dmub_gpint_data_register) 1796 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8); 1797 1798 if (test.all == reg.all) 1799 return DMUB_STATUS_OK; 1800 } 1801 1802 return DMUB_STATUS_TIMEOUT; 1803 } 1804 1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev) 1806 { 1807 void *bb; 1808 long long addr; 1809 unsigned int bb_size; 1810 int i = 0; 1811 uint16_t chunk; 1812 enum dmub_gpint_command send_addrs[] = { 1813 DMUB_GPINT__SET_BB_ADDR_WORD0, 1814 DMUB_GPINT__SET_BB_ADDR_WORD1, 1815 DMUB_GPINT__SET_BB_ADDR_WORD2, 1816 DMUB_GPINT__SET_BB_ADDR_WORD3, 1817 }; 1818 enum dmub_status ret; 1819 1820 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1821 case IP_VERSION(4, 0, 1): 1822 bb_size = sizeof(struct dml2_soc_bb); 1823 break; 1824 default: 1825 return NULL; 1826 } 1827 1828 bb = dm_allocate_gpu_mem(adev, 1829 DC_MEM_ALLOC_TYPE_GART, 1830 bb_size, 1831 &addr); 1832 if (!bb) 1833 return NULL; 1834 1835 for (i = 0; i < 4; i++) { 1836 /* Extract 16-bit chunk */ 1837 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF; 1838 /* Send the chunk */ 1839 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000); 1840 if (ret != DMUB_STATUS_OK) 1841 goto free_bb; 1842 } 1843 1844 /* Now ask DMUB to copy the bb */ 1845 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000); 1846 if (ret != DMUB_STATUS_OK) 1847 goto free_bb; 1848 1849 return bb; 1850 1851 free_bb: 1852 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb); 1853 return NULL; 1854 1855 } 1856 1857 static enum dmub_ips_disable_type dm_get_default_ips_mode( 1858 struct amdgpu_device *adev) 1859 { 1860 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE; 1861 1862 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1863 case IP_VERSION(3, 5, 0): 1864 case IP_VERSION(3, 6, 0): 1865 case IP_VERSION(3, 5, 1): 1866 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1867 break; 1868 default: 1869 /* ASICs older than DCN35 do not have IPSs */ 1870 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0)) 1871 ret = DMUB_IPS_DISABLE_ALL; 1872 break; 1873 } 1874 1875 return ret; 1876 } 1877 1878 static int amdgpu_dm_init(struct amdgpu_device *adev) 1879 { 1880 struct dc_init_data init_data; 1881 struct dc_callback_init init_params; 1882 int r; 1883 1884 adev->dm.ddev = adev_to_drm(adev); 1885 adev->dm.adev = adev; 1886 1887 /* Zero all the fields */ 1888 memset(&init_data, 0, sizeof(init_data)); 1889 memset(&init_params, 0, sizeof(init_params)); 1890 1891 mutex_init(&adev->dm.dpia_aux_lock); 1892 mutex_init(&adev->dm.dc_lock); 1893 mutex_init(&adev->dm.audio_lock); 1894 1895 if (amdgpu_dm_irq_init(adev)) { 1896 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n"); 1897 goto error; 1898 } 1899 1900 init_data.asic_id.chip_family = adev->family; 1901 1902 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1903 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1904 init_data.asic_id.chip_id = adev->pdev->device; 1905 1906 init_data.asic_id.vram_width = adev->gmc.vram_width; 1907 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1908 init_data.asic_id.atombios_base_address = 1909 adev->mode_info.atom_context->bios; 1910 1911 init_data.driver = adev; 1912 1913 /* cgs_device was created in dm_sw_init() */ 1914 init_data.cgs_device = adev->dm.cgs_device; 1915 1916 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1917 1918 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1919 case IP_VERSION(2, 1, 0): 1920 switch (adev->dm.dmcub_fw_version) { 1921 case 0: /* development */ 1922 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1923 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1924 init_data.flags.disable_dmcu = false; 1925 break; 1926 default: 1927 init_data.flags.disable_dmcu = true; 1928 } 1929 break; 1930 case IP_VERSION(2, 0, 3): 1931 init_data.flags.disable_dmcu = true; 1932 break; 1933 default: 1934 break; 1935 } 1936 1937 /* APU support S/G display by default except: 1938 * ASICs before Carrizo, 1939 * RAVEN1 (Users reported stability issue) 1940 */ 1941 1942 if (adev->asic_type < CHIP_CARRIZO) { 1943 init_data.flags.gpu_vm_support = false; 1944 } else if (adev->asic_type == CHIP_RAVEN) { 1945 if (adev->apu_flags & AMD_APU_IS_RAVEN) 1946 init_data.flags.gpu_vm_support = false; 1947 else 1948 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0); 1949 } else { 1950 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3)) 1951 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1); 1952 else 1953 init_data.flags.gpu_vm_support = 1954 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU); 1955 } 1956 1957 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support; 1958 1959 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1960 init_data.flags.fbc_support = true; 1961 1962 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1963 init_data.flags.multi_mon_pp_mclk_switch = true; 1964 1965 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1966 init_data.flags.disable_fractional_pwm = true; 1967 1968 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1969 init_data.flags.edp_no_power_sequencing = true; 1970 1971 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1972 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1973 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1974 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1975 1976 init_data.flags.seamless_boot_edp_requested = false; 1977 1978 if (amdgpu_device_seamless_boot_supported(adev)) { 1979 init_data.flags.seamless_boot_edp_requested = true; 1980 init_data.flags.allow_seamless_boot_optimization = true; 1981 drm_dbg(adev->dm.ddev, "Seamless boot requested\n"); 1982 } 1983 1984 init_data.flags.enable_mipi_converter_optimization = true; 1985 1986 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1987 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1988 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0]; 1989 1990 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS) 1991 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL; 1992 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC) 1993 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC; 1994 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC) 1995 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1996 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE) 1997 init_data.flags.disable_ips = DMUB_IPS_ENABLE; 1998 else 1999 init_data.flags.disable_ips = dm_get_default_ips_mode(adev); 2000 2001 init_data.flags.disable_ips_in_vpb = 0; 2002 2003 /* DCN35 and above supports dynamic DTBCLK switch */ 2004 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 5, 0)) 2005 init_data.flags.allow_0_dtb_clk = true; 2006 2007 /* Enable DWB for tested platforms only */ 2008 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) 2009 init_data.num_virtual_links = 1; 2010 2011 retrieve_dmi_info(&adev->dm); 2012 if (adev->dm.edp0_on_dp1_quirk) 2013 init_data.flags.support_edp0_on_dp1 = true; 2014 2015 if (adev->dm.bb_from_dmub) 2016 init_data.bb_from_dmub = adev->dm.bb_from_dmub; 2017 else 2018 init_data.bb_from_dmub = NULL; 2019 2020 /* Display Core create. */ 2021 adev->dm.dc = dc_create(&init_data); 2022 2023 if (adev->dm.dc) { 2024 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER, 2025 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 2026 } else { 2027 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER); 2028 goto error; 2029 } 2030 2031 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 2032 adev->dm.dc->debug.force_single_disp_pipe_split = false; 2033 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 2034 } 2035 2036 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 2037 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 2038 if (dm_should_disable_stutter(adev->pdev)) 2039 adev->dm.dc->debug.disable_stutter = true; 2040 2041 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 2042 adev->dm.dc->debug.disable_stutter = true; 2043 2044 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 2045 adev->dm.dc->debug.disable_dsc = true; 2046 2047 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 2048 adev->dm.dc->debug.disable_clock_gate = true; 2049 2050 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 2051 adev->dm.dc->debug.force_subvp_mclk_switch = true; 2052 2053 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) { 2054 adev->dm.dc->debug.force_disable_subvp = true; 2055 adev->dm.dc->debug.fams2_config.bits.enable = false; 2056 } 2057 2058 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) { 2059 adev->dm.dc->debug.using_dml2 = true; 2060 adev->dm.dc->debug.using_dml21 = true; 2061 } 2062 2063 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE) 2064 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true; 2065 2066 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK) 2067 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true; 2068 2069 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT) 2070 adev->dm.dc->debug.skip_detection_link_training = true; 2071 2072 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 2073 2074 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 2075 adev->dm.dc->debug.ignore_cable_id = true; 2076 2077 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 2078 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n"); 2079 2080 r = dm_dmub_hw_init(adev); 2081 if (r) { 2082 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 2083 goto error; 2084 } 2085 2086 dc_hardware_init(adev->dm.dc); 2087 2088 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev); 2089 if (!adev->dm.hpd_rx_offload_wq) { 2090 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n"); 2091 goto error; 2092 } 2093 2094 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 2095 struct dc_phy_addr_space_config pa_config; 2096 2097 mmhub_read_system_context(adev, &pa_config); 2098 2099 // Call the DC init_memory func 2100 dc_setup_system_context(adev->dm.dc, &pa_config); 2101 } 2102 2103 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 2104 if (!adev->dm.freesync_module) { 2105 drm_err(adev_to_drm(adev), 2106 "failed to initialize freesync_module.\n"); 2107 } else 2108 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n", 2109 adev->dm.freesync_module); 2110 2111 amdgpu_dm_init_color_mod(); 2112 2113 if (adev->dm.dc->caps.max_links > 0) { 2114 adev->dm.vblank_control_workqueue = 2115 create_singlethread_workqueue("dm_vblank_control_workqueue"); 2116 if (!adev->dm.vblank_control_workqueue) 2117 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n"); 2118 } 2119 2120 if (adev->dm.dc->caps.ips_support && 2121 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL) 2122 adev->dm.idle_workqueue = idle_create_workqueue(adev); 2123 2124 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 2125 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 2126 2127 if (!adev->dm.hdcp_workqueue) 2128 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n"); 2129 else 2130 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 2131 2132 dc_init_callbacks(adev->dm.dc, &init_params); 2133 } 2134 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2135 init_completion(&adev->dm.dmub_aux_transfer_done); 2136 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 2137 if (!adev->dm.dmub_notify) { 2138 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify"); 2139 goto error; 2140 } 2141 2142 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 2143 if (!adev->dm.delayed_hpd_wq) { 2144 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n"); 2145 goto error; 2146 } 2147 2148 amdgpu_dm_outbox_init(adev); 2149 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 2150 dmub_aux_setconfig_callback, false)) { 2151 drm_err(adev_to_drm(adev), "fail to register dmub aux callback"); 2152 goto error; 2153 } 2154 2155 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++) 2156 init_completion(&adev->dm.fused_io[i].replied); 2157 2158 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO, 2159 dmub_aux_fused_io_callback, false)) { 2160 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback"); 2161 goto error; 2162 } 2163 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 2164 * It is expected that DMUB will resend any pending notifications at this point. Note 2165 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 2166 * align legacy interface initialization sequence. Connection status will be proactivly 2167 * detected once in the amdgpu_dm_initialize_drm_device. 2168 */ 2169 dc_enable_dmub_outbox(adev->dm.dc); 2170 2171 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 2172 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 2173 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 2174 } 2175 2176 if (amdgpu_dm_initialize_drm_device(adev)) { 2177 drm_err(adev_to_drm(adev), 2178 "failed to initialize sw for display support.\n"); 2179 goto error; 2180 } 2181 2182 /* create fake encoders for MST */ 2183 dm_dp_create_fake_mst_encoders(adev); 2184 2185 /* TODO: Add_display_info? */ 2186 2187 /* TODO use dynamic cursor width */ 2188 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 2189 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 2190 2191 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 2192 drm_err(adev_to_drm(adev), 2193 "failed to initialize vblank for display support.\n"); 2194 goto error; 2195 } 2196 2197 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2198 amdgpu_dm_crtc_secure_display_create_contexts(adev); 2199 if (!adev->dm.secure_display_ctx.crtc_ctx) 2200 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n"); 2201 2202 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1)) 2203 adev->dm.secure_display_ctx.support_mul_roi = true; 2204 2205 #endif 2206 2207 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n"); 2208 2209 return 0; 2210 error: 2211 amdgpu_dm_fini(adev); 2212 2213 return -EINVAL; 2214 } 2215 2216 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block) 2217 { 2218 struct amdgpu_device *adev = ip_block->adev; 2219 2220 amdgpu_dm_audio_fini(adev); 2221 2222 return 0; 2223 } 2224 2225 static void amdgpu_dm_fini(struct amdgpu_device *adev) 2226 { 2227 int i; 2228 2229 if (adev->dm.vblank_control_workqueue) { 2230 destroy_workqueue(adev->dm.vblank_control_workqueue); 2231 adev->dm.vblank_control_workqueue = NULL; 2232 } 2233 2234 if (adev->dm.idle_workqueue) { 2235 if (adev->dm.idle_workqueue->running) { 2236 adev->dm.idle_workqueue->enable = false; 2237 flush_work(&adev->dm.idle_workqueue->work); 2238 } 2239 2240 kfree(adev->dm.idle_workqueue); 2241 adev->dm.idle_workqueue = NULL; 2242 } 2243 2244 amdgpu_dm_destroy_drm_device(&adev->dm); 2245 2246 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2247 if (adev->dm.secure_display_ctx.crtc_ctx) { 2248 for (i = 0; i < adev->mode_info.num_crtc; i++) { 2249 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) { 2250 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work); 2251 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work); 2252 } 2253 } 2254 kfree(adev->dm.secure_display_ctx.crtc_ctx); 2255 adev->dm.secure_display_ctx.crtc_ctx = NULL; 2256 } 2257 #endif 2258 if (adev->dm.hdcp_workqueue) { 2259 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 2260 adev->dm.hdcp_workqueue = NULL; 2261 } 2262 2263 if (adev->dm.dc) { 2264 dc_deinit_callbacks(adev->dm.dc); 2265 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 2266 if (dc_enable_dmub_notifications(adev->dm.dc)) { 2267 kfree(adev->dm.dmub_notify); 2268 adev->dm.dmub_notify = NULL; 2269 destroy_workqueue(adev->dm.delayed_hpd_wq); 2270 adev->dm.delayed_hpd_wq = NULL; 2271 } 2272 } 2273 2274 if (adev->dm.dmub_bo) 2275 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 2276 &adev->dm.dmub_bo_gpu_addr, 2277 &adev->dm.dmub_bo_cpu_addr); 2278 2279 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) { 2280 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 2281 if (adev->dm.hpd_rx_offload_wq[i].wq) { 2282 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 2283 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 2284 } 2285 } 2286 2287 kfree(adev->dm.hpd_rx_offload_wq); 2288 adev->dm.hpd_rx_offload_wq = NULL; 2289 } 2290 2291 /* DC Destroy TODO: Replace destroy DAL */ 2292 if (adev->dm.dc) 2293 dc_destroy(&adev->dm.dc); 2294 /* 2295 * TODO: pageflip, vlank interrupt 2296 * 2297 * amdgpu_dm_irq_fini(adev); 2298 */ 2299 2300 if (adev->dm.cgs_device) { 2301 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 2302 adev->dm.cgs_device = NULL; 2303 } 2304 if (adev->dm.freesync_module) { 2305 mod_freesync_destroy(adev->dm.freesync_module); 2306 adev->dm.freesync_module = NULL; 2307 } 2308 2309 mutex_destroy(&adev->dm.audio_lock); 2310 mutex_destroy(&adev->dm.dc_lock); 2311 mutex_destroy(&adev->dm.dpia_aux_lock); 2312 } 2313 2314 static int load_dmcu_fw(struct amdgpu_device *adev) 2315 { 2316 const char *fw_name_dmcu = NULL; 2317 int r; 2318 const struct dmcu_firmware_header_v1_0 *hdr; 2319 2320 switch (adev->asic_type) { 2321 #if defined(CONFIG_DRM_AMD_DC_SI) 2322 case CHIP_TAHITI: 2323 case CHIP_PITCAIRN: 2324 case CHIP_VERDE: 2325 case CHIP_OLAND: 2326 #endif 2327 case CHIP_BONAIRE: 2328 case CHIP_HAWAII: 2329 case CHIP_KAVERI: 2330 case CHIP_KABINI: 2331 case CHIP_MULLINS: 2332 case CHIP_TONGA: 2333 case CHIP_FIJI: 2334 case CHIP_CARRIZO: 2335 case CHIP_STONEY: 2336 case CHIP_POLARIS11: 2337 case CHIP_POLARIS10: 2338 case CHIP_POLARIS12: 2339 case CHIP_VEGAM: 2340 case CHIP_VEGA10: 2341 case CHIP_VEGA12: 2342 case CHIP_VEGA20: 2343 return 0; 2344 case CHIP_NAVI12: 2345 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 2346 break; 2347 case CHIP_RAVEN: 2348 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 2349 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2350 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 2351 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2352 else 2353 return 0; 2354 break; 2355 default: 2356 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2357 case IP_VERSION(2, 0, 2): 2358 case IP_VERSION(2, 0, 3): 2359 case IP_VERSION(2, 0, 0): 2360 case IP_VERSION(2, 1, 0): 2361 case IP_VERSION(3, 0, 0): 2362 case IP_VERSION(3, 0, 2): 2363 case IP_VERSION(3, 0, 3): 2364 case IP_VERSION(3, 0, 1): 2365 case IP_VERSION(3, 1, 2): 2366 case IP_VERSION(3, 1, 3): 2367 case IP_VERSION(3, 1, 4): 2368 case IP_VERSION(3, 1, 5): 2369 case IP_VERSION(3, 1, 6): 2370 case IP_VERSION(3, 2, 0): 2371 case IP_VERSION(3, 2, 1): 2372 case IP_VERSION(3, 5, 0): 2373 case IP_VERSION(3, 5, 1): 2374 case IP_VERSION(3, 6, 0): 2375 case IP_VERSION(4, 0, 1): 2376 return 0; 2377 default: 2378 break; 2379 } 2380 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type); 2381 return -EINVAL; 2382 } 2383 2384 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2385 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2386 return 0; 2387 } 2388 2389 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED, 2390 "%s", fw_name_dmcu); 2391 if (r == -ENODEV) { 2392 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2393 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2394 adev->dm.fw_dmcu = NULL; 2395 return 0; 2396 } 2397 if (r) { 2398 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n", 2399 fw_name_dmcu); 2400 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2401 return r; 2402 } 2403 2404 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2405 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2406 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2407 adev->firmware.fw_size += 2408 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2409 2410 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2411 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2412 adev->firmware.fw_size += 2413 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2414 2415 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2416 2417 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2418 2419 return 0; 2420 } 2421 2422 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2423 { 2424 struct amdgpu_device *adev = ctx; 2425 2426 return dm_read_reg(adev->dm.dc->ctx, address); 2427 } 2428 2429 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2430 uint32_t value) 2431 { 2432 struct amdgpu_device *adev = ctx; 2433 2434 return dm_write_reg(adev->dm.dc->ctx, address, value); 2435 } 2436 2437 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2438 { 2439 struct dmub_srv_create_params create_params; 2440 struct dmub_srv_region_params region_params; 2441 struct dmub_srv_region_info region_info; 2442 struct dmub_srv_memory_params memory_params; 2443 struct dmub_srv_fb_info *fb_info; 2444 struct dmub_srv *dmub_srv; 2445 const struct dmcub_firmware_header_v1_0 *hdr; 2446 enum dmub_asic dmub_asic; 2447 enum dmub_status status; 2448 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = { 2449 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST 2450 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK 2451 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA 2452 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS 2453 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX 2454 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF 2455 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE 2456 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM 2457 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM 2458 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE 2459 }; 2460 int r; 2461 2462 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2463 case IP_VERSION(2, 1, 0): 2464 dmub_asic = DMUB_ASIC_DCN21; 2465 break; 2466 case IP_VERSION(3, 0, 0): 2467 dmub_asic = DMUB_ASIC_DCN30; 2468 break; 2469 case IP_VERSION(3, 0, 1): 2470 dmub_asic = DMUB_ASIC_DCN301; 2471 break; 2472 case IP_VERSION(3, 0, 2): 2473 dmub_asic = DMUB_ASIC_DCN302; 2474 break; 2475 case IP_VERSION(3, 0, 3): 2476 dmub_asic = DMUB_ASIC_DCN303; 2477 break; 2478 case IP_VERSION(3, 1, 2): 2479 case IP_VERSION(3, 1, 3): 2480 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2481 break; 2482 case IP_VERSION(3, 1, 4): 2483 dmub_asic = DMUB_ASIC_DCN314; 2484 break; 2485 case IP_VERSION(3, 1, 5): 2486 dmub_asic = DMUB_ASIC_DCN315; 2487 break; 2488 case IP_VERSION(3, 1, 6): 2489 dmub_asic = DMUB_ASIC_DCN316; 2490 break; 2491 case IP_VERSION(3, 2, 0): 2492 dmub_asic = DMUB_ASIC_DCN32; 2493 break; 2494 case IP_VERSION(3, 2, 1): 2495 dmub_asic = DMUB_ASIC_DCN321; 2496 break; 2497 case IP_VERSION(3, 5, 0): 2498 case IP_VERSION(3, 5, 1): 2499 dmub_asic = DMUB_ASIC_DCN35; 2500 break; 2501 case IP_VERSION(3, 6, 0): 2502 dmub_asic = DMUB_ASIC_DCN36; 2503 break; 2504 case IP_VERSION(4, 0, 1): 2505 dmub_asic = DMUB_ASIC_DCN401; 2506 break; 2507 2508 default: 2509 /* ASIC doesn't support DMUB. */ 2510 return 0; 2511 } 2512 2513 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2514 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2515 2516 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2517 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2518 AMDGPU_UCODE_ID_DMCUB; 2519 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2520 adev->dm.dmub_fw; 2521 adev->firmware.fw_size += 2522 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2523 2524 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n", 2525 adev->dm.dmcub_fw_version); 2526 } 2527 2528 2529 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2530 dmub_srv = adev->dm.dmub_srv; 2531 2532 if (!dmub_srv) { 2533 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n"); 2534 return -ENOMEM; 2535 } 2536 2537 memset(&create_params, 0, sizeof(create_params)); 2538 create_params.user_ctx = adev; 2539 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2540 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2541 create_params.asic = dmub_asic; 2542 2543 /* Create the DMUB service. */ 2544 status = dmub_srv_create(dmub_srv, &create_params); 2545 if (status != DMUB_STATUS_OK) { 2546 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status); 2547 return -EINVAL; 2548 } 2549 2550 /* Calculate the size of all the regions for the DMUB service. */ 2551 memset(®ion_params, 0, sizeof(region_params)); 2552 2553 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2554 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2555 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2556 region_params.vbios_size = adev->bios_size; 2557 region_params.fw_bss_data = region_params.bss_data_size ? 2558 adev->dm.dmub_fw->data + 2559 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2560 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2561 region_params.fw_inst_const = 2562 adev->dm.dmub_fw->data + 2563 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2564 PSP_HEADER_BYTES; 2565 region_params.window_memory_type = window_memory_type; 2566 2567 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2568 ®ion_info); 2569 2570 if (status != DMUB_STATUS_OK) { 2571 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status); 2572 return -EINVAL; 2573 } 2574 2575 /* 2576 * Allocate a framebuffer based on the total size of all the regions. 2577 * TODO: Move this into GART. 2578 */ 2579 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2580 AMDGPU_GEM_DOMAIN_VRAM | 2581 AMDGPU_GEM_DOMAIN_GTT, 2582 &adev->dm.dmub_bo, 2583 &adev->dm.dmub_bo_gpu_addr, 2584 &adev->dm.dmub_bo_cpu_addr); 2585 if (r) 2586 return r; 2587 2588 /* Rebase the regions on the framebuffer address. */ 2589 memset(&memory_params, 0, sizeof(memory_params)); 2590 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2591 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2592 memory_params.region_info = ®ion_info; 2593 memory_params.window_memory_type = window_memory_type; 2594 2595 adev->dm.dmub_fb_info = 2596 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2597 fb_info = adev->dm.dmub_fb_info; 2598 2599 if (!fb_info) { 2600 drm_err(adev_to_drm(adev), 2601 "Failed to allocate framebuffer info for DMUB service!\n"); 2602 return -ENOMEM; 2603 } 2604 2605 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2606 if (status != DMUB_STATUS_OK) { 2607 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status); 2608 return -EINVAL; 2609 } 2610 2611 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev); 2612 2613 return 0; 2614 } 2615 2616 static int dm_sw_init(struct amdgpu_ip_block *ip_block) 2617 { 2618 struct amdgpu_device *adev = ip_block->adev; 2619 int r; 2620 2621 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 2622 2623 if (!adev->dm.cgs_device) { 2624 drm_err(adev_to_drm(adev), "failed to create cgs device.\n"); 2625 return -EINVAL; 2626 } 2627 2628 /* Moved from dm init since we need to use allocations for storing bounding box data */ 2629 INIT_LIST_HEAD(&adev->dm.da_list); 2630 2631 r = dm_dmub_sw_init(adev); 2632 if (r) 2633 return r; 2634 2635 return load_dmcu_fw(adev); 2636 } 2637 2638 static int dm_sw_fini(struct amdgpu_ip_block *ip_block) 2639 { 2640 struct amdgpu_device *adev = ip_block->adev; 2641 struct dal_allocation *da; 2642 2643 list_for_each_entry(da, &adev->dm.da_list, list) { 2644 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) { 2645 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 2646 list_del(&da->list); 2647 kfree(da); 2648 adev->dm.bb_from_dmub = NULL; 2649 break; 2650 } 2651 } 2652 2653 2654 kfree(adev->dm.dmub_fb_info); 2655 adev->dm.dmub_fb_info = NULL; 2656 2657 if (adev->dm.dmub_srv) { 2658 dmub_srv_destroy(adev->dm.dmub_srv); 2659 kfree(adev->dm.dmub_srv); 2660 adev->dm.dmub_srv = NULL; 2661 } 2662 2663 amdgpu_ucode_release(&adev->dm.dmub_fw); 2664 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2665 2666 return 0; 2667 } 2668 2669 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2670 { 2671 struct amdgpu_dm_connector *aconnector; 2672 struct drm_connector *connector; 2673 struct drm_connector_list_iter iter; 2674 int ret = 0; 2675 2676 drm_connector_list_iter_begin(dev, &iter); 2677 drm_for_each_connector_iter(connector, &iter) { 2678 2679 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2680 continue; 2681 2682 aconnector = to_amdgpu_dm_connector(connector); 2683 if (aconnector->dc_link->type == dc_connection_mst_branch && 2684 aconnector->mst_mgr.aux) { 2685 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n", 2686 aconnector, 2687 aconnector->base.base.id); 2688 2689 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2690 if (ret < 0) { 2691 drm_err(dev, "DM_MST: Failed to start MST\n"); 2692 aconnector->dc_link->type = 2693 dc_connection_single; 2694 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2695 aconnector->dc_link); 2696 break; 2697 } 2698 } 2699 } 2700 drm_connector_list_iter_end(&iter); 2701 2702 return ret; 2703 } 2704 2705 static int dm_late_init(struct amdgpu_ip_block *ip_block) 2706 { 2707 struct amdgpu_device *adev = ip_block->adev; 2708 2709 struct dmcu_iram_parameters params; 2710 unsigned int linear_lut[16]; 2711 int i; 2712 struct dmcu *dmcu = NULL; 2713 2714 dmcu = adev->dm.dc->res_pool->dmcu; 2715 2716 for (i = 0; i < 16; i++) 2717 linear_lut[i] = 0xFFFF * i / 15; 2718 2719 params.set = 0; 2720 params.backlight_ramping_override = false; 2721 params.backlight_ramping_start = 0xCCCC; 2722 params.backlight_ramping_reduction = 0xCCCCCCCC; 2723 params.backlight_lut_array_size = 16; 2724 params.backlight_lut_array = linear_lut; 2725 2726 /* Min backlight level after ABM reduction, Don't allow below 1% 2727 * 0xFFFF x 0.01 = 0x28F 2728 */ 2729 params.min_abm_backlight = 0x28F; 2730 /* In the case where abm is implemented on dmcub, 2731 * dmcu object will be null. 2732 * ABM 2.4 and up are implemented on dmcub. 2733 */ 2734 if (dmcu) { 2735 if (!dmcu_load_iram(dmcu, params)) 2736 return -EINVAL; 2737 } else if (adev->dm.dc->ctx->dmub_srv) { 2738 struct dc_link *edp_links[MAX_NUM_EDP]; 2739 int edp_num; 2740 2741 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2742 for (i = 0; i < edp_num; i++) { 2743 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2744 return -EINVAL; 2745 } 2746 } 2747 2748 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2749 } 2750 2751 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2752 { 2753 u8 buf[UUID_SIZE]; 2754 guid_t guid; 2755 int ret; 2756 2757 mutex_lock(&mgr->lock); 2758 if (!mgr->mst_primary) 2759 goto out_fail; 2760 2761 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2762 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2763 goto out_fail; 2764 } 2765 2766 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2767 DP_MST_EN | 2768 DP_UP_REQ_EN | 2769 DP_UPSTREAM_IS_SRC); 2770 if (ret < 0) { 2771 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2772 goto out_fail; 2773 } 2774 2775 /* Some hubs forget their guids after they resume */ 2776 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf)); 2777 if (ret != sizeof(buf)) { 2778 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2779 goto out_fail; 2780 } 2781 2782 import_guid(&guid, buf); 2783 2784 if (guid_is_null(&guid)) { 2785 guid_gen(&guid); 2786 export_guid(buf, &guid); 2787 2788 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf)); 2789 2790 if (ret != sizeof(buf)) { 2791 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2792 goto out_fail; 2793 } 2794 } 2795 2796 guid_copy(&mgr->mst_primary->guid, &guid); 2797 2798 out_fail: 2799 mutex_unlock(&mgr->lock); 2800 } 2801 2802 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector) 2803 { 2804 struct cec_notifier *n = aconnector->notifier; 2805 2806 if (!n) 2807 return; 2808 2809 cec_notifier_phys_addr_invalidate(n); 2810 } 2811 2812 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector) 2813 { 2814 struct drm_connector *connector = &aconnector->base; 2815 struct cec_notifier *n = aconnector->notifier; 2816 2817 if (!n) 2818 return; 2819 2820 cec_notifier_set_phys_addr(n, 2821 connector->display_info.source_physical_address); 2822 } 2823 2824 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend) 2825 { 2826 struct amdgpu_dm_connector *aconnector; 2827 struct drm_connector *connector; 2828 struct drm_connector_list_iter conn_iter; 2829 2830 drm_connector_list_iter_begin(ddev, &conn_iter); 2831 drm_for_each_connector_iter(connector, &conn_iter) { 2832 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2833 continue; 2834 2835 aconnector = to_amdgpu_dm_connector(connector); 2836 if (suspend) 2837 hdmi_cec_unset_edid(aconnector); 2838 else 2839 hdmi_cec_set_edid(aconnector); 2840 } 2841 drm_connector_list_iter_end(&conn_iter); 2842 } 2843 2844 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2845 { 2846 struct amdgpu_dm_connector *aconnector; 2847 struct drm_connector *connector; 2848 struct drm_connector_list_iter iter; 2849 struct drm_dp_mst_topology_mgr *mgr; 2850 2851 drm_connector_list_iter_begin(dev, &iter); 2852 drm_for_each_connector_iter(connector, &iter) { 2853 2854 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2855 continue; 2856 2857 aconnector = to_amdgpu_dm_connector(connector); 2858 if (aconnector->dc_link->type != dc_connection_mst_branch || 2859 aconnector->mst_root) 2860 continue; 2861 2862 mgr = &aconnector->mst_mgr; 2863 2864 if (suspend) { 2865 drm_dp_mst_topology_mgr_suspend(mgr); 2866 } else { 2867 /* if extended timeout is supported in hardware, 2868 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2869 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2870 */ 2871 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2872 if (!dp_is_lttpr_present(aconnector->dc_link)) 2873 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2874 2875 /* TODO: move resume_mst_branch_status() into drm mst resume again 2876 * once topology probing work is pulled out from mst resume into mst 2877 * resume 2nd step. mst resume 2nd step should be called after old 2878 * state getting restored (i.e. drm_atomic_helper_resume()). 2879 */ 2880 resume_mst_branch_status(mgr); 2881 } 2882 } 2883 drm_connector_list_iter_end(&iter); 2884 } 2885 2886 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2887 { 2888 int ret = 0; 2889 2890 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2891 * on window driver dc implementation. 2892 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2893 * should be passed to smu during boot up and resume from s3. 2894 * boot up: dc calculate dcn watermark clock settings within dc_create, 2895 * dcn20_resource_construct 2896 * then call pplib functions below to pass the settings to smu: 2897 * smu_set_watermarks_for_clock_ranges 2898 * smu_set_watermarks_table 2899 * navi10_set_watermarks_table 2900 * smu_write_watermarks_table 2901 * 2902 * For Renoir, clock settings of dcn watermark are also fixed values. 2903 * dc has implemented different flow for window driver: 2904 * dc_hardware_init / dc_set_power_state 2905 * dcn10_init_hw 2906 * notify_wm_ranges 2907 * set_wm_ranges 2908 * -- Linux 2909 * smu_set_watermarks_for_clock_ranges 2910 * renoir_set_watermarks_table 2911 * smu_write_watermarks_table 2912 * 2913 * For Linux, 2914 * dc_hardware_init -> amdgpu_dm_init 2915 * dc_set_power_state --> dm_resume 2916 * 2917 * therefore, this function apply to navi10/12/14 but not Renoir 2918 * * 2919 */ 2920 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2921 case IP_VERSION(2, 0, 2): 2922 case IP_VERSION(2, 0, 0): 2923 break; 2924 default: 2925 return 0; 2926 } 2927 2928 ret = amdgpu_dpm_write_watermarks_table(adev); 2929 if (ret) { 2930 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n"); 2931 return ret; 2932 } 2933 2934 return 0; 2935 } 2936 2937 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev) 2938 { 2939 struct amdgpu_display_manager *dm = &adev->dm; 2940 struct amdgpu_i2c_adapter *oem_i2c; 2941 struct ddc_service *oem_ddc_service; 2942 int r; 2943 2944 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc); 2945 if (oem_ddc_service) { 2946 oem_i2c = create_i2c(oem_ddc_service, true); 2947 if (!oem_i2c) { 2948 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n"); 2949 return -ENOMEM; 2950 } 2951 2952 r = devm_i2c_add_adapter(adev->dev, &oem_i2c->base); 2953 if (r) { 2954 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n"); 2955 kfree(oem_i2c); 2956 return r; 2957 } 2958 dm->oem_i2c = oem_i2c; 2959 } 2960 2961 return 0; 2962 } 2963 2964 /** 2965 * dm_hw_init() - Initialize DC device 2966 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2967 * 2968 * Initialize the &struct amdgpu_display_manager device. This involves calling 2969 * the initializers of each DM component, then populating the struct with them. 2970 * 2971 * Although the function implies hardware initialization, both hardware and 2972 * software are initialized here. Splitting them out to their relevant init 2973 * hooks is a future TODO item. 2974 * 2975 * Some notable things that are initialized here: 2976 * 2977 * - Display Core, both software and hardware 2978 * - DC modules that we need (freesync and color management) 2979 * - DRM software states 2980 * - Interrupt sources and handlers 2981 * - Vblank support 2982 * - Debug FS entries, if enabled 2983 */ 2984 static int dm_hw_init(struct amdgpu_ip_block *ip_block) 2985 { 2986 struct amdgpu_device *adev = ip_block->adev; 2987 int r; 2988 2989 /* Create DAL display manager */ 2990 r = amdgpu_dm_init(adev); 2991 if (r) 2992 return r; 2993 amdgpu_dm_hpd_init(adev); 2994 2995 r = dm_oem_i2c_hw_init(adev); 2996 if (r) 2997 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n"); 2998 2999 return 0; 3000 } 3001 3002 /** 3003 * dm_hw_fini() - Teardown DC device 3004 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 3005 * 3006 * Teardown components within &struct amdgpu_display_manager that require 3007 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 3008 * were loaded. Also flush IRQ workqueues and disable them. 3009 */ 3010 static int dm_hw_fini(struct amdgpu_ip_block *ip_block) 3011 { 3012 struct amdgpu_device *adev = ip_block->adev; 3013 3014 amdgpu_dm_hpd_fini(adev); 3015 3016 amdgpu_dm_irq_fini(adev); 3017 amdgpu_dm_fini(adev); 3018 return 0; 3019 } 3020 3021 3022 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 3023 struct dc_state *state, bool enable) 3024 { 3025 enum dc_irq_source irq_source; 3026 struct amdgpu_crtc *acrtc; 3027 int rc = -EBUSY; 3028 int i = 0; 3029 3030 for (i = 0; i < state->stream_count; i++) { 3031 acrtc = get_crtc_by_otg_inst( 3032 adev, state->stream_status[i].primary_otg_inst); 3033 3034 if (acrtc && state->stream_status[i].plane_count != 0) { 3035 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 3036 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 3037 if (rc) 3038 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n", 3039 enable ? "enable" : "disable"); 3040 3041 if (dc_supports_vrr(adev->dm.dc->ctx->dce_version)) { 3042 if (enable) { 3043 if (amdgpu_dm_crtc_vrr_active( 3044 to_dm_crtc_state(acrtc->base.state))) 3045 rc = amdgpu_dm_crtc_set_vupdate_irq( 3046 &acrtc->base, true); 3047 } else 3048 rc = amdgpu_dm_crtc_set_vupdate_irq( 3049 &acrtc->base, false); 3050 3051 if (rc) 3052 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", 3053 enable ? "en" : "dis"); 3054 } 3055 3056 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 3057 /* During gpu-reset we disable and then enable vblank irq, so 3058 * don't use amdgpu_irq_get/put() to avoid refcount change. 3059 */ 3060 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 3061 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 3062 } 3063 } 3064 3065 } 3066 3067 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T)) 3068 3069 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 3070 { 3071 struct dc_state *context __free(state_release) = NULL; 3072 int i; 3073 struct dc_stream_state *del_streams[MAX_PIPES]; 3074 int del_streams_count = 0; 3075 struct dc_commit_streams_params params = {}; 3076 3077 memset(del_streams, 0, sizeof(del_streams)); 3078 3079 context = dc_state_create_current_copy(dc); 3080 if (context == NULL) 3081 return DC_ERROR_UNEXPECTED; 3082 3083 /* First remove from context all streams */ 3084 for (i = 0; i < context->stream_count; i++) { 3085 struct dc_stream_state *stream = context->streams[i]; 3086 3087 del_streams[del_streams_count++] = stream; 3088 } 3089 3090 /* Remove all planes for removed streams and then remove the streams */ 3091 for (i = 0; i < del_streams_count; i++) { 3092 enum dc_status res; 3093 3094 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context)) 3095 return DC_FAIL_DETACH_SURFACES; 3096 3097 res = dc_state_remove_stream(dc, context, del_streams[i]); 3098 if (res != DC_OK) 3099 return res; 3100 } 3101 3102 params.streams = context->streams; 3103 params.stream_count = context->stream_count; 3104 3105 return dc_commit_streams(dc, ¶ms); 3106 } 3107 3108 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 3109 { 3110 int i; 3111 3112 if (dm->hpd_rx_offload_wq) { 3113 for (i = 0; i < dm->dc->caps.max_links; i++) 3114 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 3115 } 3116 } 3117 3118 static int dm_cache_state(struct amdgpu_device *adev) 3119 { 3120 int r; 3121 3122 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 3123 if (IS_ERR(adev->dm.cached_state)) { 3124 r = PTR_ERR(adev->dm.cached_state); 3125 adev->dm.cached_state = NULL; 3126 } 3127 3128 return adev->dm.cached_state ? 0 : r; 3129 } 3130 3131 static void dm_destroy_cached_state(struct amdgpu_device *adev) 3132 { 3133 struct amdgpu_display_manager *dm = &adev->dm; 3134 struct drm_device *ddev = adev_to_drm(adev); 3135 struct dm_plane_state *dm_new_plane_state; 3136 struct drm_plane_state *new_plane_state; 3137 struct dm_crtc_state *dm_new_crtc_state; 3138 struct drm_crtc_state *new_crtc_state; 3139 struct drm_plane *plane; 3140 struct drm_crtc *crtc; 3141 int i; 3142 3143 if (!dm->cached_state) 3144 return; 3145 3146 /* Force mode set in atomic commit */ 3147 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3148 new_crtc_state->active_changed = true; 3149 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3150 reset_freesync_config_for_crtc(dm_new_crtc_state); 3151 } 3152 3153 /* 3154 * atomic_check is expected to create the dc states. We need to release 3155 * them here, since they were duplicated as part of the suspend 3156 * procedure. 3157 */ 3158 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3159 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3160 if (dm_new_crtc_state->stream) { 3161 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 3162 dc_stream_release(dm_new_crtc_state->stream); 3163 dm_new_crtc_state->stream = NULL; 3164 } 3165 dm_new_crtc_state->base.color_mgmt_changed = true; 3166 } 3167 3168 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 3169 dm_new_plane_state = to_dm_plane_state(new_plane_state); 3170 if (dm_new_plane_state->dc_state) { 3171 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 3172 dc_plane_state_release(dm_new_plane_state->dc_state); 3173 dm_new_plane_state->dc_state = NULL; 3174 } 3175 } 3176 3177 drm_atomic_helper_resume(ddev, dm->cached_state); 3178 3179 dm->cached_state = NULL; 3180 } 3181 3182 static int dm_suspend(struct amdgpu_ip_block *ip_block) 3183 { 3184 struct amdgpu_device *adev = ip_block->adev; 3185 struct amdgpu_display_manager *dm = &adev->dm; 3186 3187 if (amdgpu_in_reset(adev)) { 3188 enum dc_status res; 3189 3190 mutex_lock(&dm->dc_lock); 3191 3192 dc_allow_idle_optimizations(adev->dm.dc, false); 3193 3194 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state); 3195 3196 if (dm->cached_dc_state) 3197 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 3198 3199 res = amdgpu_dm_commit_zero_streams(dm->dc); 3200 if (res != DC_OK) { 3201 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res); 3202 return -EINVAL; 3203 } 3204 3205 amdgpu_dm_irq_suspend(adev); 3206 3207 hpd_rx_irq_work_suspend(dm); 3208 3209 return 0; 3210 } 3211 3212 if (!adev->dm.cached_state) { 3213 int r = dm_cache_state(adev); 3214 3215 if (r) 3216 return r; 3217 } 3218 3219 s3_handle_hdmi_cec(adev_to_drm(adev), true); 3220 3221 s3_handle_mst(adev_to_drm(adev), true); 3222 3223 amdgpu_dm_irq_suspend(adev); 3224 3225 hpd_rx_irq_work_suspend(dm); 3226 3227 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 3228 3229 if (dm->dc->caps.ips_support && adev->in_s0ix) 3230 dc_allow_idle_optimizations(dm->dc, true); 3231 3232 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3); 3233 3234 return 0; 3235 } 3236 3237 struct drm_connector * 3238 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 3239 struct drm_crtc *crtc) 3240 { 3241 u32 i; 3242 struct drm_connector_state *new_con_state; 3243 struct drm_connector *connector; 3244 struct drm_crtc *crtc_from_state; 3245 3246 for_each_new_connector_in_state(state, connector, new_con_state, i) { 3247 crtc_from_state = new_con_state->crtc; 3248 3249 if (crtc_from_state == crtc) 3250 return connector; 3251 } 3252 3253 return NULL; 3254 } 3255 3256 static void emulated_link_detect(struct dc_link *link) 3257 { 3258 struct dc_sink_init_data sink_init_data = { 0 }; 3259 struct display_sink_capability sink_caps = { 0 }; 3260 enum dc_edid_status edid_status; 3261 struct dc_context *dc_ctx = link->ctx; 3262 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context); 3263 struct dc_sink *sink = NULL; 3264 struct dc_sink *prev_sink = NULL; 3265 3266 link->type = dc_connection_none; 3267 prev_sink = link->local_sink; 3268 3269 if (prev_sink) 3270 dc_sink_release(prev_sink); 3271 3272 switch (link->connector_signal) { 3273 case SIGNAL_TYPE_HDMI_TYPE_A: { 3274 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3275 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 3276 break; 3277 } 3278 3279 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 3280 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3281 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 3282 break; 3283 } 3284 3285 case SIGNAL_TYPE_DVI_DUAL_LINK: { 3286 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3287 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 3288 break; 3289 } 3290 3291 case SIGNAL_TYPE_LVDS: { 3292 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3293 sink_caps.signal = SIGNAL_TYPE_LVDS; 3294 break; 3295 } 3296 3297 case SIGNAL_TYPE_EDP: { 3298 sink_caps.transaction_type = 3299 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3300 sink_caps.signal = SIGNAL_TYPE_EDP; 3301 break; 3302 } 3303 3304 case SIGNAL_TYPE_DISPLAY_PORT: { 3305 sink_caps.transaction_type = 3306 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3307 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 3308 break; 3309 } 3310 3311 default: 3312 drm_err(dev, "Invalid connector type! signal:%d\n", 3313 link->connector_signal); 3314 return; 3315 } 3316 3317 sink_init_data.link = link; 3318 sink_init_data.sink_signal = sink_caps.signal; 3319 3320 sink = dc_sink_create(&sink_init_data); 3321 if (!sink) { 3322 drm_err(dev, "Failed to create sink!\n"); 3323 return; 3324 } 3325 3326 /* dc_sink_create returns a new reference */ 3327 link->local_sink = sink; 3328 3329 edid_status = dm_helpers_read_local_edid( 3330 link->ctx, 3331 link, 3332 sink); 3333 3334 if (edid_status != EDID_OK) 3335 drm_err(dev, "Failed to read EDID\n"); 3336 3337 } 3338 3339 static void dm_gpureset_commit_state(struct dc_state *dc_state, 3340 struct amdgpu_display_manager *dm) 3341 { 3342 struct { 3343 struct dc_surface_update surface_updates[MAX_SURFACES]; 3344 struct dc_plane_info plane_infos[MAX_SURFACES]; 3345 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 3346 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 3347 struct dc_stream_update stream_update; 3348 } *bundle __free(kfree); 3349 int k, m; 3350 3351 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 3352 3353 if (!bundle) { 3354 drm_err(dm->ddev, "Failed to allocate update bundle\n"); 3355 return; 3356 } 3357 3358 for (k = 0; k < dc_state->stream_count; k++) { 3359 bundle->stream_update.stream = dc_state->streams[k]; 3360 3361 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) { 3362 bundle->surface_updates[m].surface = 3363 dc_state->stream_status[k].plane_states[m]; 3364 bundle->surface_updates[m].surface->force_full_update = 3365 true; 3366 } 3367 3368 update_planes_and_stream_adapter(dm->dc, 3369 UPDATE_TYPE_FULL, 3370 dc_state->stream_status[k].plane_count, 3371 dc_state->streams[k], 3372 &bundle->stream_update, 3373 bundle->surface_updates); 3374 } 3375 } 3376 3377 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev, 3378 struct dc_sink *sink) 3379 { 3380 struct dc_panel_patch *ppatch = NULL; 3381 3382 if (!sink) 3383 return; 3384 3385 ppatch = &sink->edid_caps.panel_patch; 3386 if (ppatch->wait_after_dpcd_poweroff_ms) { 3387 msleep(ppatch->wait_after_dpcd_poweroff_ms); 3388 drm_dbg_driver(adev_to_drm(adev), 3389 "%s: adding a %ds delay as w/a for panel\n", 3390 __func__, 3391 ppatch->wait_after_dpcd_poweroff_ms / 1000); 3392 } 3393 } 3394 3395 /** 3396 * amdgpu_dm_dump_links_and_sinks - Debug dump of all DC links and their sinks 3397 * @adev: amdgpu device pointer 3398 * 3399 * Iterates through all DC links and dumps information about local and remote 3400 * (MST) sinks. Should be called after connector detection is complete to see 3401 * the final state of all links. 3402 */ 3403 static void amdgpu_dm_dump_links_and_sinks(struct amdgpu_device *adev) 3404 { 3405 struct dc *dc = adev->dm.dc; 3406 struct drm_device *dev = adev_to_drm(adev); 3407 int li; 3408 3409 if (!dc) 3410 return; 3411 3412 for (li = 0; li < dc->link_count; li++) { 3413 struct dc_link *l = dc->links[li]; 3414 const char *name = NULL; 3415 int rs; 3416 3417 if (!l) 3418 continue; 3419 if (l->local_sink && l->local_sink->edid_caps.display_name[0]) 3420 name = l->local_sink->edid_caps.display_name; 3421 else 3422 name = "n/a"; 3423 3424 drm_dbg_kms(dev, 3425 "LINK_DUMP[%d]: local_sink=%p type=%d sink_signal=%d sink_count=%u edid_name=%s mst_capable=%d mst_alloc_streams=%d\n", 3426 li, 3427 l->local_sink, 3428 l->type, 3429 l->local_sink ? l->local_sink->sink_signal : SIGNAL_TYPE_NONE, 3430 l->sink_count, 3431 name, 3432 l->dpcd_caps.is_mst_capable, 3433 l->mst_stream_alloc_table.stream_count); 3434 3435 /* Dump remote (MST) sinks if any */ 3436 for (rs = 0; rs < l->sink_count; rs++) { 3437 struct dc_sink *rsink = l->remote_sinks[rs]; 3438 const char *rname = NULL; 3439 3440 if (!rsink) 3441 continue; 3442 if (rsink->edid_caps.display_name[0]) 3443 rname = rsink->edid_caps.display_name; 3444 else 3445 rname = "n/a"; 3446 drm_dbg_kms(dev, 3447 " REMOTE_SINK[%d:%d]: sink=%p signal=%d edid_name=%s\n", 3448 li, rs, 3449 rsink, 3450 rsink->sink_signal, 3451 rname); 3452 } 3453 } 3454 } 3455 3456 static int dm_resume(struct amdgpu_ip_block *ip_block) 3457 { 3458 struct amdgpu_device *adev = ip_block->adev; 3459 struct drm_device *ddev = adev_to_drm(adev); 3460 struct amdgpu_display_manager *dm = &adev->dm; 3461 struct amdgpu_dm_connector *aconnector; 3462 struct drm_connector *connector; 3463 struct drm_connector_list_iter iter; 3464 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 3465 enum dc_connection_type new_connection_type = dc_connection_none; 3466 struct dc_state *dc_state; 3467 int i, r, j; 3468 struct dc_commit_streams_params commit_params = {}; 3469 3470 if (dm->dc->caps.ips_support) { 3471 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false); 3472 } 3473 3474 if (amdgpu_in_reset(adev)) { 3475 dc_state = dm->cached_dc_state; 3476 3477 /* 3478 * The dc->current_state is backed up into dm->cached_dc_state 3479 * before we commit 0 streams. 3480 * 3481 * DC will clear link encoder assignments on the real state 3482 * but the changes won't propagate over to the copy we made 3483 * before the 0 streams commit. 3484 * 3485 * DC expects that link encoder assignments are *not* valid 3486 * when committing a state, so as a workaround we can copy 3487 * off of the current state. 3488 * 3489 * We lose the previous assignments, but we had already 3490 * commit 0 streams anyway. 3491 */ 3492 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 3493 3494 r = dm_dmub_hw_init(adev); 3495 if (r) { 3496 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 3497 return r; 3498 } 3499 3500 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3501 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3502 3503 dc_resume(dm->dc); 3504 3505 amdgpu_dm_irq_resume_early(adev); 3506 3507 for (i = 0; i < dc_state->stream_count; i++) { 3508 dc_state->streams[i]->mode_changed = true; 3509 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 3510 dc_state->stream_status[i].plane_states[j]->update_flags.raw 3511 = 0xffffffff; 3512 } 3513 } 3514 3515 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3516 amdgpu_dm_outbox_init(adev); 3517 dc_enable_dmub_outbox(adev->dm.dc); 3518 } 3519 3520 commit_params.streams = dc_state->streams; 3521 commit_params.stream_count = dc_state->stream_count; 3522 dc_exit_ips_for_hw_access(dm->dc); 3523 WARN_ON(!dc_commit_streams(dm->dc, &commit_params)); 3524 3525 dm_gpureset_commit_state(dm->cached_dc_state, dm); 3526 3527 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 3528 3529 dc_state_release(dm->cached_dc_state); 3530 dm->cached_dc_state = NULL; 3531 3532 amdgpu_dm_irq_resume_late(adev); 3533 3534 mutex_unlock(&dm->dc_lock); 3535 3536 /* set the backlight after a reset */ 3537 for (i = 0; i < dm->num_of_edps; i++) { 3538 if (dm->backlight_dev[i]) 3539 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 3540 } 3541 3542 return 0; 3543 } 3544 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 3545 dc_state_release(dm_state->context); 3546 dm_state->context = dc_state_create(dm->dc, NULL); 3547 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 3548 3549 /* Before powering on DC we need to re-initialize DMUB. */ 3550 dm_dmub_hw_resume(adev); 3551 3552 /* Re-enable outbox interrupts for DPIA. */ 3553 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3554 amdgpu_dm_outbox_init(adev); 3555 dc_enable_dmub_outbox(adev->dm.dc); 3556 } 3557 3558 /* power on hardware */ 3559 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3560 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3561 3562 /* program HPD filter */ 3563 dc_resume(dm->dc); 3564 3565 /* 3566 * early enable HPD Rx IRQ, should be done before set mode as short 3567 * pulse interrupts are used for MST 3568 */ 3569 amdgpu_dm_irq_resume_early(adev); 3570 3571 s3_handle_hdmi_cec(ddev, false); 3572 3573 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 3574 s3_handle_mst(ddev, false); 3575 3576 /* Do detection*/ 3577 drm_connector_list_iter_begin(ddev, &iter); 3578 drm_for_each_connector_iter(connector, &iter) { 3579 bool ret; 3580 3581 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3582 continue; 3583 3584 aconnector = to_amdgpu_dm_connector(connector); 3585 3586 if (!aconnector->dc_link) 3587 continue; 3588 3589 /* 3590 * this is the case when traversing through already created end sink 3591 * MST connectors, should be skipped 3592 */ 3593 if (aconnector->mst_root) 3594 continue; 3595 3596 guard(mutex)(&aconnector->hpd_lock); 3597 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3598 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3599 3600 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3601 emulated_link_detect(aconnector->dc_link); 3602 } else { 3603 guard(mutex)(&dm->dc_lock); 3604 dc_exit_ips_for_hw_access(dm->dc); 3605 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4); 3606 if (ret) { 3607 /* w/a delay for certain panels */ 3608 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3609 } 3610 } 3611 3612 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 3613 aconnector->fake_enable = false; 3614 3615 if (aconnector->dc_sink) 3616 dc_sink_release(aconnector->dc_sink); 3617 aconnector->dc_sink = NULL; 3618 amdgpu_dm_update_connector_after_detect(aconnector); 3619 } 3620 drm_connector_list_iter_end(&iter); 3621 3622 dm_destroy_cached_state(adev); 3623 3624 /* Do mst topology probing after resuming cached state*/ 3625 drm_connector_list_iter_begin(ddev, &iter); 3626 drm_for_each_connector_iter(connector, &iter) { 3627 3628 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3629 continue; 3630 3631 aconnector = to_amdgpu_dm_connector(connector); 3632 if (aconnector->dc_link->type != dc_connection_mst_branch || 3633 aconnector->mst_root) 3634 continue; 3635 3636 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr); 3637 } 3638 drm_connector_list_iter_end(&iter); 3639 3640 /* Debug dump: list all DC links and their associated sinks after detection 3641 * is complete for all connectors. This provides a comprehensive view of the 3642 * final state without repeating the dump for each connector. 3643 */ 3644 amdgpu_dm_dump_links_and_sinks(adev); 3645 3646 amdgpu_dm_irq_resume_late(adev); 3647 3648 amdgpu_dm_smu_write_watermarks_table(adev); 3649 3650 drm_kms_helper_hotplug_event(ddev); 3651 3652 return 0; 3653 } 3654 3655 /** 3656 * DOC: DM Lifecycle 3657 * 3658 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3659 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3660 * the base driver's device list to be initialized and torn down accordingly. 3661 * 3662 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3663 */ 3664 3665 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3666 .name = "dm", 3667 .early_init = dm_early_init, 3668 .late_init = dm_late_init, 3669 .sw_init = dm_sw_init, 3670 .sw_fini = dm_sw_fini, 3671 .early_fini = amdgpu_dm_early_fini, 3672 .hw_init = dm_hw_init, 3673 .hw_fini = dm_hw_fini, 3674 .suspend = dm_suspend, 3675 .resume = dm_resume, 3676 .is_idle = dm_is_idle, 3677 .wait_for_idle = dm_wait_for_idle, 3678 .check_soft_reset = dm_check_soft_reset, 3679 .soft_reset = dm_soft_reset, 3680 .set_clockgating_state = dm_set_clockgating_state, 3681 .set_powergating_state = dm_set_powergating_state, 3682 }; 3683 3684 const struct amdgpu_ip_block_version dm_ip_block = { 3685 .type = AMD_IP_BLOCK_TYPE_DCE, 3686 .major = 1, 3687 .minor = 0, 3688 .rev = 0, 3689 .funcs = &amdgpu_dm_funcs, 3690 }; 3691 3692 3693 /** 3694 * DOC: atomic 3695 * 3696 * *WIP* 3697 */ 3698 3699 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3700 .fb_create = amdgpu_display_user_framebuffer_create, 3701 .get_format_info = amdgpu_dm_plane_get_format_info, 3702 .atomic_check = amdgpu_dm_atomic_check, 3703 .atomic_commit = drm_atomic_helper_commit, 3704 }; 3705 3706 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3707 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3708 .atomic_commit_setup = amdgpu_dm_atomic_setup_commit, 3709 }; 3710 3711 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3712 { 3713 const struct drm_panel_backlight_quirk *panel_backlight_quirk; 3714 struct amdgpu_dm_backlight_caps *caps; 3715 struct drm_connector *conn_base; 3716 struct amdgpu_device *adev; 3717 struct drm_luminance_range_info *luminance_range; 3718 struct drm_device *drm; 3719 3720 if (aconnector->bl_idx == -1 || 3721 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3722 return; 3723 3724 conn_base = &aconnector->base; 3725 drm = conn_base->dev; 3726 adev = drm_to_adev(drm); 3727 3728 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3729 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3730 caps->aux_support = false; 3731 3732 if (caps->ext_caps->bits.oled == 1 3733 /* 3734 * || 3735 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3736 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3737 */) 3738 caps->aux_support = true; 3739 3740 if (amdgpu_backlight == 0) 3741 caps->aux_support = false; 3742 else if (amdgpu_backlight == 1) 3743 caps->aux_support = true; 3744 if (caps->aux_support) 3745 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX; 3746 3747 luminance_range = &conn_base->display_info.luminance_range; 3748 3749 if (luminance_range->max_luminance) 3750 caps->aux_max_input_signal = luminance_range->max_luminance; 3751 else 3752 caps->aux_max_input_signal = 512; 3753 3754 if (luminance_range->min_luminance) 3755 caps->aux_min_input_signal = luminance_range->min_luminance; 3756 else 3757 caps->aux_min_input_signal = 1; 3758 3759 panel_backlight_quirk = 3760 drm_get_panel_backlight_quirk(aconnector->drm_edid); 3761 if (!IS_ERR_OR_NULL(panel_backlight_quirk)) { 3762 if (panel_backlight_quirk->min_brightness) { 3763 caps->min_input_signal = 3764 panel_backlight_quirk->min_brightness - 1; 3765 drm_info(drm, 3766 "Applying panel backlight quirk, min_brightness: %d\n", 3767 caps->min_input_signal); 3768 } 3769 if (panel_backlight_quirk->brightness_mask) { 3770 drm_info(drm, 3771 "Applying panel backlight quirk, brightness_mask: 0x%X\n", 3772 panel_backlight_quirk->brightness_mask); 3773 caps->brightness_mask = 3774 panel_backlight_quirk->brightness_mask; 3775 } 3776 } 3777 } 3778 3779 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T)) 3780 3781 void amdgpu_dm_update_connector_after_detect( 3782 struct amdgpu_dm_connector *aconnector) 3783 { 3784 struct drm_connector *connector = &aconnector->base; 3785 struct dc_sink *sink __free(sink_release) = NULL; 3786 struct drm_device *dev = connector->dev; 3787 3788 /* MST handled by drm_mst framework */ 3789 if (aconnector->mst_mgr.mst_state == true) 3790 return; 3791 3792 sink = aconnector->dc_link->local_sink; 3793 if (sink) 3794 dc_sink_retain(sink); 3795 3796 /* 3797 * Edid mgmt connector gets first update only in mode_valid hook and then 3798 * the connector sink is set to either fake or physical sink depends on link status. 3799 * Skip if already done during boot. 3800 */ 3801 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3802 && aconnector->dc_em_sink) { 3803 3804 /* 3805 * For S3 resume with headless use eml_sink to fake stream 3806 * because on resume connector->sink is set to NULL 3807 */ 3808 guard(mutex)(&dev->mode_config.mutex); 3809 3810 if (sink) { 3811 if (aconnector->dc_sink) { 3812 amdgpu_dm_update_freesync_caps(connector, NULL); 3813 /* 3814 * retain and release below are used to 3815 * bump up refcount for sink because the link doesn't point 3816 * to it anymore after disconnect, so on next crtc to connector 3817 * reshuffle by UMD we will get into unwanted dc_sink release 3818 */ 3819 dc_sink_release(aconnector->dc_sink); 3820 } 3821 aconnector->dc_sink = sink; 3822 dc_sink_retain(aconnector->dc_sink); 3823 amdgpu_dm_update_freesync_caps(connector, 3824 aconnector->drm_edid); 3825 } else { 3826 amdgpu_dm_update_freesync_caps(connector, NULL); 3827 if (!aconnector->dc_sink) { 3828 aconnector->dc_sink = aconnector->dc_em_sink; 3829 dc_sink_retain(aconnector->dc_sink); 3830 } 3831 } 3832 3833 return; 3834 } 3835 3836 /* 3837 * TODO: temporary guard to look for proper fix 3838 * if this sink is MST sink, we should not do anything 3839 */ 3840 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 3841 return; 3842 3843 if (aconnector->dc_sink == sink) { 3844 /* 3845 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3846 * Do nothing!! 3847 */ 3848 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n", 3849 aconnector->connector_id); 3850 return; 3851 } 3852 3853 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3854 aconnector->connector_id, aconnector->dc_sink, sink); 3855 3856 guard(mutex)(&dev->mode_config.mutex); 3857 3858 /* 3859 * 1. Update status of the drm connector 3860 * 2. Send an event and let userspace tell us what to do 3861 */ 3862 if (sink) { 3863 /* 3864 * TODO: check if we still need the S3 mode update workaround. 3865 * If yes, put it here. 3866 */ 3867 if (aconnector->dc_sink) { 3868 amdgpu_dm_update_freesync_caps(connector, NULL); 3869 dc_sink_release(aconnector->dc_sink); 3870 } 3871 3872 aconnector->dc_sink = sink; 3873 dc_sink_retain(aconnector->dc_sink); 3874 if (sink->dc_edid.length == 0) { 3875 aconnector->drm_edid = NULL; 3876 hdmi_cec_unset_edid(aconnector); 3877 if (aconnector->dc_link->aux_mode) { 3878 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3879 } 3880 } else { 3881 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid; 3882 3883 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length); 3884 drm_edid_connector_update(connector, aconnector->drm_edid); 3885 3886 hdmi_cec_set_edid(aconnector); 3887 if (aconnector->dc_link->aux_mode) 3888 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux, 3889 connector->display_info.source_physical_address); 3890 } 3891 3892 if (!aconnector->timing_requested) { 3893 aconnector->timing_requested = 3894 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3895 if (!aconnector->timing_requested) 3896 drm_err(dev, 3897 "failed to create aconnector->requested_timing\n"); 3898 } 3899 3900 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid); 3901 update_connector_ext_caps(aconnector); 3902 } else { 3903 hdmi_cec_unset_edid(aconnector); 3904 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3905 amdgpu_dm_update_freesync_caps(connector, NULL); 3906 aconnector->num_modes = 0; 3907 dc_sink_release(aconnector->dc_sink); 3908 aconnector->dc_sink = NULL; 3909 drm_edid_free(aconnector->drm_edid); 3910 aconnector->drm_edid = NULL; 3911 kfree(aconnector->timing_requested); 3912 aconnector->timing_requested = NULL; 3913 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3914 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3915 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3916 } 3917 3918 update_subconnector_property(aconnector); 3919 } 3920 3921 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3922 { 3923 struct drm_connector *connector = &aconnector->base; 3924 struct drm_device *dev = connector->dev; 3925 enum dc_connection_type new_connection_type = dc_connection_none; 3926 struct amdgpu_device *adev = drm_to_adev(dev); 3927 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3928 struct dc *dc = aconnector->dc_link->ctx->dc; 3929 bool ret = false; 3930 3931 if (adev->dm.disable_hpd_irq) 3932 return; 3933 3934 /* 3935 * In case of failure or MST no need to update connector status or notify the OS 3936 * since (for MST case) MST does this in its own context. 3937 */ 3938 guard(mutex)(&aconnector->hpd_lock); 3939 3940 if (adev->dm.hdcp_workqueue) { 3941 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3942 dm_con_state->update_hdcp = true; 3943 } 3944 if (aconnector->fake_enable) 3945 aconnector->fake_enable = false; 3946 3947 aconnector->timing_changed = false; 3948 3949 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3950 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3951 3952 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3953 emulated_link_detect(aconnector->dc_link); 3954 3955 drm_modeset_lock_all(dev); 3956 dm_restore_drm_connector_state(dev, connector); 3957 drm_modeset_unlock_all(dev); 3958 3959 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3960 drm_kms_helper_connector_hotplug_event(connector); 3961 } else { 3962 scoped_guard(mutex, &adev->dm.dc_lock) { 3963 dc_exit_ips_for_hw_access(dc); 3964 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3965 } 3966 if (ret) { 3967 /* w/a delay for certain panels */ 3968 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3969 amdgpu_dm_update_connector_after_detect(aconnector); 3970 3971 drm_modeset_lock_all(dev); 3972 dm_restore_drm_connector_state(dev, connector); 3973 drm_modeset_unlock_all(dev); 3974 3975 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3976 drm_kms_helper_connector_hotplug_event(connector); 3977 } 3978 } 3979 } 3980 3981 static void handle_hpd_irq(void *param) 3982 { 3983 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3984 3985 handle_hpd_irq_helper(aconnector); 3986 3987 } 3988 3989 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq, 3990 union hpd_irq_data hpd_irq_data) 3991 { 3992 struct hpd_rx_irq_offload_work *offload_work = 3993 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3994 3995 if (!offload_work) { 3996 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n"); 3997 return; 3998 } 3999 4000 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 4001 offload_work->data = hpd_irq_data; 4002 offload_work->offload_wq = offload_wq; 4003 offload_work->adev = adev; 4004 4005 queue_work(offload_wq->wq, &offload_work->work); 4006 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 4007 } 4008 4009 static void handle_hpd_rx_irq(void *param) 4010 { 4011 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 4012 struct drm_connector *connector = &aconnector->base; 4013 struct drm_device *dev = connector->dev; 4014 struct dc_link *dc_link = aconnector->dc_link; 4015 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 4016 bool result = false; 4017 enum dc_connection_type new_connection_type = dc_connection_none; 4018 struct amdgpu_device *adev = drm_to_adev(dev); 4019 union hpd_irq_data hpd_irq_data; 4020 bool link_loss = false; 4021 bool has_left_work = false; 4022 int idx = dc_link->link_index; 4023 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 4024 struct dc *dc = aconnector->dc_link->ctx->dc; 4025 4026 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 4027 4028 if (adev->dm.disable_hpd_irq) 4029 return; 4030 4031 /* 4032 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 4033 * conflict, after implement i2c helper, this mutex should be 4034 * retired. 4035 */ 4036 mutex_lock(&aconnector->hpd_lock); 4037 4038 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 4039 &link_loss, true, &has_left_work); 4040 4041 if (!has_left_work) 4042 goto out; 4043 4044 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 4045 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4046 goto out; 4047 } 4048 4049 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 4050 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 4051 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 4052 bool skip = false; 4053 4054 /* 4055 * DOWN_REP_MSG_RDY is also handled by polling method 4056 * mgr->cbs->poll_hpd_irq() 4057 */ 4058 spin_lock(&offload_wq->offload_lock); 4059 skip = offload_wq->is_handling_mst_msg_rdy_event; 4060 4061 if (!skip) 4062 offload_wq->is_handling_mst_msg_rdy_event = true; 4063 4064 spin_unlock(&offload_wq->offload_lock); 4065 4066 if (!skip) 4067 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4068 4069 goto out; 4070 } 4071 4072 if (link_loss) { 4073 bool skip = false; 4074 4075 spin_lock(&offload_wq->offload_lock); 4076 skip = offload_wq->is_handling_link_loss; 4077 4078 if (!skip) 4079 offload_wq->is_handling_link_loss = true; 4080 4081 spin_unlock(&offload_wq->offload_lock); 4082 4083 if (!skip) 4084 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 4085 4086 goto out; 4087 } 4088 } 4089 4090 out: 4091 if (result && !is_mst_root_connector) { 4092 /* Downstream Port status changed. */ 4093 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 4094 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 4095 4096 if (aconnector->base.force && new_connection_type == dc_connection_none) { 4097 emulated_link_detect(dc_link); 4098 4099 if (aconnector->fake_enable) 4100 aconnector->fake_enable = false; 4101 4102 amdgpu_dm_update_connector_after_detect(aconnector); 4103 4104 4105 drm_modeset_lock_all(dev); 4106 dm_restore_drm_connector_state(dev, connector); 4107 drm_modeset_unlock_all(dev); 4108 4109 drm_kms_helper_connector_hotplug_event(connector); 4110 } else { 4111 bool ret = false; 4112 4113 mutex_lock(&adev->dm.dc_lock); 4114 dc_exit_ips_for_hw_access(dc); 4115 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 4116 mutex_unlock(&adev->dm.dc_lock); 4117 4118 if (ret) { 4119 if (aconnector->fake_enable) 4120 aconnector->fake_enable = false; 4121 4122 amdgpu_dm_update_connector_after_detect(aconnector); 4123 4124 drm_modeset_lock_all(dev); 4125 dm_restore_drm_connector_state(dev, connector); 4126 drm_modeset_unlock_all(dev); 4127 4128 drm_kms_helper_connector_hotplug_event(connector); 4129 } 4130 } 4131 } 4132 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 4133 if (adev->dm.hdcp_workqueue) 4134 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 4135 } 4136 4137 if (dc_link->type != dc_connection_mst_branch) 4138 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 4139 4140 mutex_unlock(&aconnector->hpd_lock); 4141 } 4142 4143 static int register_hpd_handlers(struct amdgpu_device *adev) 4144 { 4145 struct drm_device *dev = adev_to_drm(adev); 4146 struct drm_connector *connector; 4147 struct amdgpu_dm_connector *aconnector; 4148 const struct dc_link *dc_link; 4149 struct dc_interrupt_params int_params = {0}; 4150 4151 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4152 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4153 4154 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 4155 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, 4156 dmub_hpd_callback, true)) { 4157 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4158 return -EINVAL; 4159 } 4160 4161 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, 4162 dmub_hpd_callback, true)) { 4163 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4164 return -EINVAL; 4165 } 4166 4167 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY, 4168 dmub_hpd_sense_callback, true)) { 4169 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback"); 4170 return -EINVAL; 4171 } 4172 } 4173 4174 list_for_each_entry(connector, 4175 &dev->mode_config.connector_list, head) { 4176 4177 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 4178 continue; 4179 4180 aconnector = to_amdgpu_dm_connector(connector); 4181 dc_link = aconnector->dc_link; 4182 4183 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 4184 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4185 int_params.irq_source = dc_link->irq_source_hpd; 4186 4187 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4188 int_params.irq_source < DC_IRQ_SOURCE_HPD1 || 4189 int_params.irq_source > DC_IRQ_SOURCE_HPD6) { 4190 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n"); 4191 return -EINVAL; 4192 } 4193 4194 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4195 handle_hpd_irq, (void *) aconnector)) 4196 return -ENOMEM; 4197 } 4198 4199 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 4200 4201 /* Also register for DP short pulse (hpd_rx). */ 4202 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4203 int_params.irq_source = dc_link->irq_source_hpd_rx; 4204 4205 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4206 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX || 4207 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) { 4208 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n"); 4209 return -EINVAL; 4210 } 4211 4212 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4213 handle_hpd_rx_irq, (void *) aconnector)) 4214 return -ENOMEM; 4215 } 4216 } 4217 return 0; 4218 } 4219 4220 #if defined(CONFIG_DRM_AMD_DC_SI) 4221 /* Register IRQ sources and initialize IRQ callbacks */ 4222 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 4223 { 4224 struct dc *dc = adev->dm.dc; 4225 struct common_irq_params *c_irq_params; 4226 struct dc_interrupt_params int_params = {0}; 4227 int r; 4228 int i; 4229 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4230 4231 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4232 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4233 4234 /* 4235 * Actions of amdgpu_irq_add_id(): 4236 * 1. Register a set() function with base driver. 4237 * Base driver will call set() function to enable/disable an 4238 * interrupt in DC hardware. 4239 * 2. Register amdgpu_dm_irq_handler(). 4240 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4241 * coming from DC hardware. 4242 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4243 * for acknowledging and handling. 4244 */ 4245 4246 /* Use VBLANK interrupt */ 4247 for (i = 0; i < adev->mode_info.num_crtc; i++) { 4248 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 4249 if (r) { 4250 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4251 return r; 4252 } 4253 4254 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4255 int_params.irq_source = 4256 dc_interrupt_to_irq_source(dc, i + 1, 0); 4257 4258 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4259 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4260 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4261 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4262 return -EINVAL; 4263 } 4264 4265 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4266 4267 c_irq_params->adev = adev; 4268 c_irq_params->irq_src = int_params.irq_source; 4269 4270 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4271 dm_crtc_high_irq, c_irq_params)) 4272 return -ENOMEM; 4273 } 4274 4275 /* Use GRPH_PFLIP interrupt */ 4276 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4277 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4278 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4279 if (r) { 4280 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4281 return r; 4282 } 4283 4284 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4285 int_params.irq_source = 4286 dc_interrupt_to_irq_source(dc, i, 0); 4287 4288 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4289 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4290 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4291 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4292 return -EINVAL; 4293 } 4294 4295 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4296 4297 c_irq_params->adev = adev; 4298 c_irq_params->irq_src = int_params.irq_source; 4299 4300 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4301 dm_pflip_high_irq, c_irq_params)) 4302 return -ENOMEM; 4303 } 4304 4305 /* HPD */ 4306 r = amdgpu_irq_add_id(adev, client_id, 4307 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4308 if (r) { 4309 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4310 return r; 4311 } 4312 4313 r = register_hpd_handlers(adev); 4314 4315 return r; 4316 } 4317 #endif 4318 4319 /* Register IRQ sources and initialize IRQ callbacks */ 4320 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 4321 { 4322 struct dc *dc = adev->dm.dc; 4323 struct common_irq_params *c_irq_params; 4324 struct dc_interrupt_params int_params = {0}; 4325 int r; 4326 int i; 4327 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4328 4329 if (adev->family >= AMDGPU_FAMILY_AI) 4330 client_id = SOC15_IH_CLIENTID_DCE; 4331 4332 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4333 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4334 4335 /* 4336 * Actions of amdgpu_irq_add_id(): 4337 * 1. Register a set() function with base driver. 4338 * Base driver will call set() function to enable/disable an 4339 * interrupt in DC hardware. 4340 * 2. Register amdgpu_dm_irq_handler(). 4341 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4342 * coming from DC hardware. 4343 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4344 * for acknowledging and handling. 4345 */ 4346 4347 /* Use VBLANK interrupt */ 4348 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 4349 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 4350 if (r) { 4351 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4352 return r; 4353 } 4354 4355 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4356 int_params.irq_source = 4357 dc_interrupt_to_irq_source(dc, i, 0); 4358 4359 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4360 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4361 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4362 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4363 return -EINVAL; 4364 } 4365 4366 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4367 4368 c_irq_params->adev = adev; 4369 c_irq_params->irq_src = int_params.irq_source; 4370 4371 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4372 dm_crtc_high_irq, c_irq_params)) 4373 return -ENOMEM; 4374 } 4375 4376 /* Use VUPDATE interrupt */ 4377 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 4378 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 4379 if (r) { 4380 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4381 return r; 4382 } 4383 4384 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4385 int_params.irq_source = 4386 dc_interrupt_to_irq_source(dc, i, 0); 4387 4388 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4389 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4390 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4391 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4392 return -EINVAL; 4393 } 4394 4395 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4396 4397 c_irq_params->adev = adev; 4398 c_irq_params->irq_src = int_params.irq_source; 4399 4400 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4401 dm_vupdate_high_irq, c_irq_params)) 4402 return -ENOMEM; 4403 } 4404 4405 /* Use GRPH_PFLIP interrupt */ 4406 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4407 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4408 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4409 if (r) { 4410 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4411 return r; 4412 } 4413 4414 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4415 int_params.irq_source = 4416 dc_interrupt_to_irq_source(dc, i, 0); 4417 4418 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4419 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4420 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4421 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4422 return -EINVAL; 4423 } 4424 4425 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4426 4427 c_irq_params->adev = adev; 4428 c_irq_params->irq_src = int_params.irq_source; 4429 4430 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4431 dm_pflip_high_irq, c_irq_params)) 4432 return -ENOMEM; 4433 } 4434 4435 /* HPD */ 4436 r = amdgpu_irq_add_id(adev, client_id, 4437 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4438 if (r) { 4439 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4440 return r; 4441 } 4442 4443 r = register_hpd_handlers(adev); 4444 4445 return r; 4446 } 4447 4448 /* Register IRQ sources and initialize IRQ callbacks */ 4449 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 4450 { 4451 struct dc *dc = adev->dm.dc; 4452 struct common_irq_params *c_irq_params; 4453 struct dc_interrupt_params int_params = {0}; 4454 int r; 4455 int i; 4456 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4457 static const unsigned int vrtl_int_srcid[] = { 4458 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 4459 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 4460 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 4461 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 4462 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 4463 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 4464 }; 4465 #endif 4466 4467 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4468 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4469 4470 /* 4471 * Actions of amdgpu_irq_add_id(): 4472 * 1. Register a set() function with base driver. 4473 * Base driver will call set() function to enable/disable an 4474 * interrupt in DC hardware. 4475 * 2. Register amdgpu_dm_irq_handler(). 4476 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4477 * coming from DC hardware. 4478 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4479 * for acknowledging and handling. 4480 */ 4481 4482 /* Use VSTARTUP interrupt */ 4483 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 4484 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 4485 i++) { 4486 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 4487 4488 if (r) { 4489 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4490 return r; 4491 } 4492 4493 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4494 int_params.irq_source = 4495 dc_interrupt_to_irq_source(dc, i, 0); 4496 4497 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4498 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4499 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4500 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4501 return -EINVAL; 4502 } 4503 4504 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4505 4506 c_irq_params->adev = adev; 4507 c_irq_params->irq_src = int_params.irq_source; 4508 4509 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4510 dm_crtc_high_irq, c_irq_params)) 4511 return -ENOMEM; 4512 } 4513 4514 /* Use otg vertical line interrupt */ 4515 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4516 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 4517 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 4518 vrtl_int_srcid[i], &adev->vline0_irq); 4519 4520 if (r) { 4521 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n"); 4522 return r; 4523 } 4524 4525 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4526 int_params.irq_source = 4527 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 4528 4529 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4530 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 || 4531 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) { 4532 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n"); 4533 return -EINVAL; 4534 } 4535 4536 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 4537 - DC_IRQ_SOURCE_DC1_VLINE0]; 4538 4539 c_irq_params->adev = adev; 4540 c_irq_params->irq_src = int_params.irq_source; 4541 4542 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4543 dm_dcn_vertical_interrupt0_high_irq, 4544 c_irq_params)) 4545 return -ENOMEM; 4546 } 4547 #endif 4548 4549 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 4550 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 4551 * to trigger at end of each vblank, regardless of state of the lock, 4552 * matching DCE behaviour. 4553 */ 4554 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 4555 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 4556 i++) { 4557 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 4558 4559 if (r) { 4560 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4561 return r; 4562 } 4563 4564 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4565 int_params.irq_source = 4566 dc_interrupt_to_irq_source(dc, i, 0); 4567 4568 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4569 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4570 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4571 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4572 return -EINVAL; 4573 } 4574 4575 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4576 4577 c_irq_params->adev = adev; 4578 c_irq_params->irq_src = int_params.irq_source; 4579 4580 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4581 dm_vupdate_high_irq, c_irq_params)) 4582 return -ENOMEM; 4583 } 4584 4585 /* Use GRPH_PFLIP interrupt */ 4586 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 4587 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 4588 i++) { 4589 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 4590 if (r) { 4591 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4592 return r; 4593 } 4594 4595 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4596 int_params.irq_source = 4597 dc_interrupt_to_irq_source(dc, i, 0); 4598 4599 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4600 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4601 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4602 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4603 return -EINVAL; 4604 } 4605 4606 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4607 4608 c_irq_params->adev = adev; 4609 c_irq_params->irq_src = int_params.irq_source; 4610 4611 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4612 dm_pflip_high_irq, c_irq_params)) 4613 return -ENOMEM; 4614 } 4615 4616 /* HPD */ 4617 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 4618 &adev->hpd_irq); 4619 if (r) { 4620 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4621 return r; 4622 } 4623 4624 r = register_hpd_handlers(adev); 4625 4626 return r; 4627 } 4628 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 4629 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 4630 { 4631 struct dc *dc = adev->dm.dc; 4632 struct common_irq_params *c_irq_params; 4633 struct dc_interrupt_params int_params = {0}; 4634 int r, i; 4635 4636 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4637 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4638 4639 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 4640 &adev->dmub_outbox_irq); 4641 if (r) { 4642 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n"); 4643 return r; 4644 } 4645 4646 if (dc->ctx->dmub_srv) { 4647 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 4648 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4649 int_params.irq_source = 4650 dc_interrupt_to_irq_source(dc, i, 0); 4651 4652 c_irq_params = &adev->dm.dmub_outbox_params[0]; 4653 4654 c_irq_params->adev = adev; 4655 c_irq_params->irq_src = int_params.irq_source; 4656 4657 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4658 dm_dmub_outbox1_low_irq, c_irq_params)) 4659 return -ENOMEM; 4660 } 4661 4662 return 0; 4663 } 4664 4665 /* 4666 * Acquires the lock for the atomic state object and returns 4667 * the new atomic state. 4668 * 4669 * This should only be called during atomic check. 4670 */ 4671 int dm_atomic_get_state(struct drm_atomic_state *state, 4672 struct dm_atomic_state **dm_state) 4673 { 4674 struct drm_device *dev = state->dev; 4675 struct amdgpu_device *adev = drm_to_adev(dev); 4676 struct amdgpu_display_manager *dm = &adev->dm; 4677 struct drm_private_state *priv_state; 4678 4679 if (*dm_state) 4680 return 0; 4681 4682 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 4683 if (IS_ERR(priv_state)) 4684 return PTR_ERR(priv_state); 4685 4686 *dm_state = to_dm_atomic_state(priv_state); 4687 4688 return 0; 4689 } 4690 4691 static struct dm_atomic_state * 4692 dm_atomic_get_new_state(struct drm_atomic_state *state) 4693 { 4694 struct drm_device *dev = state->dev; 4695 struct amdgpu_device *adev = drm_to_adev(dev); 4696 struct amdgpu_display_manager *dm = &adev->dm; 4697 struct drm_private_obj *obj; 4698 struct drm_private_state *new_obj_state; 4699 int i; 4700 4701 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 4702 if (obj->funcs == dm->atomic_obj.funcs) 4703 return to_dm_atomic_state(new_obj_state); 4704 } 4705 4706 return NULL; 4707 } 4708 4709 static struct drm_private_state * 4710 dm_atomic_duplicate_state(struct drm_private_obj *obj) 4711 { 4712 struct dm_atomic_state *old_state, *new_state; 4713 4714 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 4715 if (!new_state) 4716 return NULL; 4717 4718 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 4719 4720 old_state = to_dm_atomic_state(obj->state); 4721 4722 if (old_state && old_state->context) 4723 new_state->context = dc_state_create_copy(old_state->context); 4724 4725 if (!new_state->context) { 4726 kfree(new_state); 4727 return NULL; 4728 } 4729 4730 return &new_state->base; 4731 } 4732 4733 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 4734 struct drm_private_state *state) 4735 { 4736 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 4737 4738 if (dm_state && dm_state->context) 4739 dc_state_release(dm_state->context); 4740 4741 kfree(dm_state); 4742 } 4743 4744 static struct drm_private_state_funcs dm_atomic_state_funcs = { 4745 .atomic_duplicate_state = dm_atomic_duplicate_state, 4746 .atomic_destroy_state = dm_atomic_destroy_state, 4747 }; 4748 4749 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 4750 { 4751 struct dm_atomic_state *state; 4752 int r; 4753 4754 adev->mode_info.mode_config_initialized = true; 4755 4756 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 4757 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 4758 4759 adev_to_drm(adev)->mode_config.max_width = 16384; 4760 adev_to_drm(adev)->mode_config.max_height = 16384; 4761 4762 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4763 if (adev->asic_type == CHIP_HAWAII) 4764 /* disable prefer shadow for now due to hibernation issues */ 4765 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4766 else 4767 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4768 /* indicates support for immediate flip */ 4769 adev_to_drm(adev)->mode_config.async_page_flip = true; 4770 4771 state = kzalloc(sizeof(*state), GFP_KERNEL); 4772 if (!state) 4773 return -ENOMEM; 4774 4775 state->context = dc_state_create_current_copy(adev->dm.dc); 4776 if (!state->context) { 4777 kfree(state); 4778 return -ENOMEM; 4779 } 4780 4781 drm_atomic_private_obj_init(adev_to_drm(adev), 4782 &adev->dm.atomic_obj, 4783 &state->base, 4784 &dm_atomic_state_funcs); 4785 4786 r = amdgpu_display_modeset_create_props(adev); 4787 if (r) { 4788 dc_state_release(state->context); 4789 kfree(state); 4790 return r; 4791 } 4792 4793 #ifdef AMD_PRIVATE_COLOR 4794 if (amdgpu_dm_create_color_properties(adev)) { 4795 dc_state_release(state->context); 4796 kfree(state); 4797 return -ENOMEM; 4798 } 4799 #endif 4800 4801 r = amdgpu_dm_audio_init(adev); 4802 if (r) { 4803 dc_state_release(state->context); 4804 kfree(state); 4805 return r; 4806 } 4807 4808 return 0; 4809 } 4810 4811 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4812 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4813 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4814 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4815 4816 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4817 int bl_idx) 4818 { 4819 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx]; 4820 4821 if (caps->caps_valid) 4822 return; 4823 4824 #if defined(CONFIG_ACPI) 4825 amdgpu_acpi_get_backlight_caps(caps); 4826 4827 /* validate the firmware value is sane */ 4828 if (caps->caps_valid) { 4829 int spread = caps->max_input_signal - caps->min_input_signal; 4830 4831 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4832 caps->min_input_signal < 0 || 4833 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4834 spread < AMDGPU_DM_MIN_SPREAD) { 4835 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4836 caps->min_input_signal, caps->max_input_signal); 4837 caps->caps_valid = false; 4838 } 4839 } 4840 4841 if (!caps->caps_valid) { 4842 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4843 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4844 caps->caps_valid = true; 4845 } 4846 #else 4847 if (caps->aux_support) 4848 return; 4849 4850 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4851 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4852 caps->caps_valid = true; 4853 #endif 4854 } 4855 4856 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4857 unsigned int *min, unsigned int *max) 4858 { 4859 if (!caps) 4860 return 0; 4861 4862 if (caps->aux_support) { 4863 // Firmware limits are in nits, DC API wants millinits. 4864 *max = 1000 * caps->aux_max_input_signal; 4865 *min = 1000 * caps->aux_min_input_signal; 4866 } else { 4867 // Firmware limits are 8-bit, PWM control is 16-bit. 4868 *max = 0x101 * caps->max_input_signal; 4869 *min = 0x101 * caps->min_input_signal; 4870 } 4871 return 1; 4872 } 4873 4874 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */ 4875 static inline u32 scale_input_to_fw(int min, int max, u64 input) 4876 { 4877 return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min); 4878 } 4879 4880 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */ 4881 static inline u32 scale_fw_to_input(int min, int max, u64 input) 4882 { 4883 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL); 4884 } 4885 4886 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps, 4887 unsigned int min, unsigned int max, 4888 uint32_t *user_brightness) 4889 { 4890 u32 brightness = scale_input_to_fw(min, max, *user_brightness); 4891 u8 lower_signal, upper_signal, upper_lum, lower_lum, lum; 4892 int left, right; 4893 4894 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE) 4895 return; 4896 4897 if (!caps->data_points) 4898 return; 4899 4900 /* 4901 * Handle the case where brightness is below the first data point 4902 * Interpolate between (0,0) and (first_signal, first_lum) 4903 */ 4904 if (brightness < caps->luminance_data[0].input_signal) { 4905 lum = DIV_ROUND_CLOSEST(caps->luminance_data[0].luminance * brightness, 4906 caps->luminance_data[0].input_signal); 4907 goto scale; 4908 } 4909 4910 left = 0; 4911 right = caps->data_points - 1; 4912 while (left <= right) { 4913 int mid = left + (right - left) / 2; 4914 u8 signal = caps->luminance_data[mid].input_signal; 4915 4916 /* Exact match found */ 4917 if (signal == brightness) { 4918 lum = caps->luminance_data[mid].luminance; 4919 goto scale; 4920 } 4921 4922 if (signal < brightness) 4923 left = mid + 1; 4924 else 4925 right = mid - 1; 4926 } 4927 4928 /* verify bound */ 4929 if (left >= caps->data_points) 4930 left = caps->data_points - 1; 4931 4932 /* At this point, left > right */ 4933 lower_signal = caps->luminance_data[right].input_signal; 4934 upper_signal = caps->luminance_data[left].input_signal; 4935 lower_lum = caps->luminance_data[right].luminance; 4936 upper_lum = caps->luminance_data[left].luminance; 4937 4938 /* interpolate */ 4939 if (right == left || !lower_lum) 4940 lum = upper_lum; 4941 else 4942 lum = lower_lum + DIV_ROUND_CLOSEST((upper_lum - lower_lum) * 4943 (brightness - lower_signal), 4944 upper_signal - lower_signal); 4945 scale: 4946 *user_brightness = scale_fw_to_input(min, max, 4947 DIV_ROUND_CLOSEST(lum * brightness, 101)); 4948 } 4949 4950 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4951 uint32_t brightness) 4952 { 4953 unsigned int min, max; 4954 4955 if (!get_brightness_range(caps, &min, &max)) 4956 return brightness; 4957 4958 convert_custom_brightness(caps, min, max, &brightness); 4959 4960 // Rescale 0..max to min..max 4961 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max); 4962 } 4963 4964 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4965 uint32_t brightness) 4966 { 4967 unsigned int min, max; 4968 4969 if (!get_brightness_range(caps, &min, &max)) 4970 return brightness; 4971 4972 if (brightness < min) 4973 return 0; 4974 // Rescale min..max to 0..max 4975 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min), 4976 max - min); 4977 } 4978 4979 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4980 int bl_idx, 4981 u32 user_brightness) 4982 { 4983 struct amdgpu_dm_backlight_caps *caps; 4984 struct dc_link *link; 4985 u32 brightness; 4986 bool rc, reallow_idle = false; 4987 4988 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4989 caps = &dm->backlight_caps[bl_idx]; 4990 4991 dm->brightness[bl_idx] = user_brightness; 4992 /* update scratch register */ 4993 if (bl_idx == 0) 4994 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4995 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]); 4996 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4997 4998 /* Apply brightness quirk */ 4999 if (caps->brightness_mask) 5000 brightness |= caps->brightness_mask; 5001 5002 /* Change brightness based on AUX property */ 5003 mutex_lock(&dm->dc_lock); 5004 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) { 5005 dc_allow_idle_optimizations(dm->dc, false); 5006 reallow_idle = true; 5007 } 5008 5009 if (trace_amdgpu_dm_brightness_enabled()) { 5010 trace_amdgpu_dm_brightness(__builtin_return_address(0), 5011 user_brightness, 5012 brightness, 5013 caps->aux_support, 5014 power_supply_is_system_supplied() > 0); 5015 } 5016 5017 if (caps->aux_support) { 5018 rc = dc_link_set_backlight_level_nits(link, true, brightness, 5019 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 5020 if (!rc) 5021 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 5022 } else { 5023 struct set_backlight_level_params backlight_level_params = { 0 }; 5024 5025 backlight_level_params.backlight_pwm_u16_16 = brightness; 5026 backlight_level_params.transition_time_in_ms = 0; 5027 5028 rc = dc_link_set_backlight_level(link, &backlight_level_params); 5029 if (!rc) 5030 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 5031 } 5032 5033 if (dm->dc->caps.ips_support && reallow_idle) 5034 dc_allow_idle_optimizations(dm->dc, true); 5035 5036 mutex_unlock(&dm->dc_lock); 5037 5038 if (rc) 5039 dm->actual_brightness[bl_idx] = user_brightness; 5040 } 5041 5042 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 5043 { 5044 struct amdgpu_display_manager *dm = bl_get_data(bd); 5045 int i; 5046 5047 for (i = 0; i < dm->num_of_edps; i++) { 5048 if (bd == dm->backlight_dev[i]) 5049 break; 5050 } 5051 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5052 i = 0; 5053 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 5054 5055 return 0; 5056 } 5057 5058 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 5059 int bl_idx) 5060 { 5061 int ret; 5062 struct amdgpu_dm_backlight_caps caps; 5063 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 5064 5065 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5066 caps = dm->backlight_caps[bl_idx]; 5067 5068 if (caps.aux_support) { 5069 u32 avg, peak; 5070 5071 if (!dc_link_get_backlight_level_nits(link, &avg, &peak)) 5072 return dm->brightness[bl_idx]; 5073 return convert_brightness_to_user(&caps, avg); 5074 } 5075 5076 ret = dc_link_get_backlight_level(link); 5077 5078 if (ret == DC_ERROR_UNEXPECTED) 5079 return dm->brightness[bl_idx]; 5080 5081 return convert_brightness_to_user(&caps, ret); 5082 } 5083 5084 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 5085 { 5086 struct amdgpu_display_manager *dm = bl_get_data(bd); 5087 int i; 5088 5089 for (i = 0; i < dm->num_of_edps; i++) { 5090 if (bd == dm->backlight_dev[i]) 5091 break; 5092 } 5093 if (i >= AMDGPU_DM_MAX_NUM_EDP) 5094 i = 0; 5095 return amdgpu_dm_backlight_get_level(dm, i); 5096 } 5097 5098 static const struct backlight_ops amdgpu_dm_backlight_ops = { 5099 .options = BL_CORE_SUSPENDRESUME, 5100 .get_brightness = amdgpu_dm_backlight_get_brightness, 5101 .update_status = amdgpu_dm_backlight_update_status, 5102 }; 5103 5104 static void 5105 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 5106 { 5107 struct drm_device *drm = aconnector->base.dev; 5108 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 5109 struct backlight_properties props = { 0 }; 5110 struct amdgpu_dm_backlight_caps *caps; 5111 char bl_name[16]; 5112 int min, max; 5113 5114 if (aconnector->bl_idx == -1) 5115 return; 5116 5117 if (!acpi_video_backlight_use_native()) { 5118 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 5119 /* Try registering an ACPI video backlight device instead. */ 5120 acpi_video_register_backlight(); 5121 return; 5122 } 5123 5124 caps = &dm->backlight_caps[aconnector->bl_idx]; 5125 if (get_brightness_range(caps, &min, &max)) { 5126 if (power_supply_is_system_supplied() > 0) 5127 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100); 5128 else 5129 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100); 5130 /* min is zero, so max needs to be adjusted */ 5131 props.max_brightness = max - min; 5132 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max, 5133 caps->ac_level, caps->dc_level); 5134 } else 5135 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL; 5136 5137 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) { 5138 drm_info(drm, "Using custom brightness curve\n"); 5139 props.scale = BACKLIGHT_SCALE_NON_LINEAR; 5140 } else 5141 props.scale = BACKLIGHT_SCALE_LINEAR; 5142 props.type = BACKLIGHT_RAW; 5143 5144 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 5145 drm->primary->index + aconnector->bl_idx); 5146 5147 dm->backlight_dev[aconnector->bl_idx] = 5148 backlight_device_register(bl_name, aconnector->base.kdev, dm, 5149 &amdgpu_dm_backlight_ops, &props); 5150 dm->brightness[aconnector->bl_idx] = props.brightness; 5151 5152 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 5153 drm_err(drm, "DM: Backlight registration failed!\n"); 5154 dm->backlight_dev[aconnector->bl_idx] = NULL; 5155 } else 5156 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name); 5157 } 5158 5159 static int initialize_plane(struct amdgpu_display_manager *dm, 5160 struct amdgpu_mode_info *mode_info, int plane_id, 5161 enum drm_plane_type plane_type, 5162 const struct dc_plane_cap *plane_cap) 5163 { 5164 struct drm_plane *plane; 5165 unsigned long possible_crtcs; 5166 int ret = 0; 5167 5168 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 5169 if (!plane) { 5170 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n"); 5171 return -ENOMEM; 5172 } 5173 plane->type = plane_type; 5174 5175 /* 5176 * HACK: IGT tests expect that the primary plane for a CRTC 5177 * can only have one possible CRTC. Only expose support for 5178 * any CRTC if they're not going to be used as a primary plane 5179 * for a CRTC - like overlay or underlay planes. 5180 */ 5181 possible_crtcs = 1 << plane_id; 5182 if (plane_id >= dm->dc->caps.max_streams) 5183 possible_crtcs = 0xff; 5184 5185 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 5186 5187 if (ret) { 5188 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n"); 5189 kfree(plane); 5190 return ret; 5191 } 5192 5193 if (mode_info) 5194 mode_info->planes[plane_id] = plane; 5195 5196 return ret; 5197 } 5198 5199 5200 static void setup_backlight_device(struct amdgpu_display_manager *dm, 5201 struct amdgpu_dm_connector *aconnector) 5202 { 5203 struct amdgpu_dm_backlight_caps *caps; 5204 struct dc_link *link = aconnector->dc_link; 5205 int bl_idx = dm->num_of_edps; 5206 5207 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 5208 link->type == dc_connection_none) 5209 return; 5210 5211 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 5212 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 5213 return; 5214 } 5215 5216 aconnector->bl_idx = bl_idx; 5217 5218 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5219 dm->backlight_link[bl_idx] = link; 5220 dm->num_of_edps++; 5221 5222 update_connector_ext_caps(aconnector); 5223 caps = &dm->backlight_caps[aconnector->bl_idx]; 5224 5225 /* Only offer ABM property when non-OLED and user didn't turn off by module parameter */ 5226 if (!caps->ext_caps->bits.oled && amdgpu_dm_abm_level < 0) 5227 drm_object_attach_property(&aconnector->base.base, 5228 dm->adev->mode_info.abm_level_property, 5229 ABM_SYSFS_CONTROL); 5230 } 5231 5232 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 5233 5234 /* 5235 * In this architecture, the association 5236 * connector -> encoder -> crtc 5237 * id not really requried. The crtc and connector will hold the 5238 * display_index as an abstraction to use with DAL component 5239 * 5240 * Returns 0 on success 5241 */ 5242 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 5243 { 5244 struct amdgpu_display_manager *dm = &adev->dm; 5245 s32 i; 5246 struct amdgpu_dm_connector *aconnector = NULL; 5247 struct amdgpu_encoder *aencoder = NULL; 5248 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5249 u32 link_cnt; 5250 s32 primary_planes; 5251 enum dc_connection_type new_connection_type = dc_connection_none; 5252 const struct dc_plane_cap *plane; 5253 bool psr_feature_enabled = false; 5254 bool replay_feature_enabled = false; 5255 int max_overlay = dm->dc->caps.max_slave_planes; 5256 5257 dm->display_indexes_num = dm->dc->caps.max_streams; 5258 /* Update the actual used number of crtc */ 5259 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 5260 5261 amdgpu_dm_set_irq_funcs(adev); 5262 5263 link_cnt = dm->dc->caps.max_links; 5264 if (amdgpu_dm_mode_config_init(dm->adev)) { 5265 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n"); 5266 return -EINVAL; 5267 } 5268 5269 /* There is one primary plane per CRTC */ 5270 primary_planes = dm->dc->caps.max_streams; 5271 if (primary_planes > AMDGPU_MAX_PLANES) { 5272 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n"); 5273 return -EINVAL; 5274 } 5275 5276 /* 5277 * Initialize primary planes, implicit planes for legacy IOCTLS. 5278 * Order is reversed to match iteration order in atomic check. 5279 */ 5280 for (i = (primary_planes - 1); i >= 0; i--) { 5281 plane = &dm->dc->caps.planes[i]; 5282 5283 if (initialize_plane(dm, mode_info, i, 5284 DRM_PLANE_TYPE_PRIMARY, plane)) { 5285 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n"); 5286 goto fail; 5287 } 5288 } 5289 5290 /* 5291 * Initialize overlay planes, index starting after primary planes. 5292 * These planes have a higher DRM index than the primary planes since 5293 * they should be considered as having a higher z-order. 5294 * Order is reversed to match iteration order in atomic check. 5295 * 5296 * Only support DCN for now, and only expose one so we don't encourage 5297 * userspace to use up all the pipes. 5298 */ 5299 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 5300 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 5301 5302 /* Do not create overlay if MPO disabled */ 5303 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 5304 break; 5305 5306 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 5307 continue; 5308 5309 if (!plane->pixel_format_support.argb8888) 5310 continue; 5311 5312 if (max_overlay-- == 0) 5313 break; 5314 5315 if (initialize_plane(dm, NULL, primary_planes + i, 5316 DRM_PLANE_TYPE_OVERLAY, plane)) { 5317 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n"); 5318 goto fail; 5319 } 5320 } 5321 5322 for (i = 0; i < dm->dc->caps.max_streams; i++) 5323 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 5324 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n"); 5325 goto fail; 5326 } 5327 5328 /* Use Outbox interrupt */ 5329 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5330 case IP_VERSION(3, 0, 0): 5331 case IP_VERSION(3, 1, 2): 5332 case IP_VERSION(3, 1, 3): 5333 case IP_VERSION(3, 1, 4): 5334 case IP_VERSION(3, 1, 5): 5335 case IP_VERSION(3, 1, 6): 5336 case IP_VERSION(3, 2, 0): 5337 case IP_VERSION(3, 2, 1): 5338 case IP_VERSION(2, 1, 0): 5339 case IP_VERSION(3, 5, 0): 5340 case IP_VERSION(3, 5, 1): 5341 case IP_VERSION(3, 6, 0): 5342 case IP_VERSION(4, 0, 1): 5343 if (register_outbox_irq_handlers(dm->adev)) { 5344 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5345 goto fail; 5346 } 5347 break; 5348 default: 5349 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 5350 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5351 } 5352 5353 /* Determine whether to enable PSR support by default. */ 5354 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 5355 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5356 case IP_VERSION(3, 1, 2): 5357 case IP_VERSION(3, 1, 3): 5358 case IP_VERSION(3, 1, 4): 5359 case IP_VERSION(3, 1, 5): 5360 case IP_VERSION(3, 1, 6): 5361 case IP_VERSION(3, 2, 0): 5362 case IP_VERSION(3, 2, 1): 5363 case IP_VERSION(3, 5, 0): 5364 case IP_VERSION(3, 5, 1): 5365 case IP_VERSION(3, 6, 0): 5366 case IP_VERSION(4, 0, 1): 5367 psr_feature_enabled = true; 5368 break; 5369 default: 5370 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 5371 break; 5372 } 5373 } 5374 5375 /* Determine whether to enable Replay support by default. */ 5376 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) { 5377 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5378 case IP_VERSION(3, 1, 4): 5379 case IP_VERSION(3, 2, 0): 5380 case IP_VERSION(3, 2, 1): 5381 case IP_VERSION(3, 5, 0): 5382 case IP_VERSION(3, 5, 1): 5383 case IP_VERSION(3, 6, 0): 5384 replay_feature_enabled = true; 5385 break; 5386 5387 default: 5388 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK; 5389 break; 5390 } 5391 } 5392 5393 if (link_cnt > MAX_LINKS) { 5394 drm_err(adev_to_drm(adev), 5395 "KMS: Cannot support more than %d display indexes\n", 5396 MAX_LINKS); 5397 goto fail; 5398 } 5399 5400 /* loops over all connectors on the board */ 5401 for (i = 0; i < link_cnt; i++) { 5402 struct dc_link *link = NULL; 5403 5404 link = dc_get_link_at_index(dm->dc, i); 5405 5406 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) { 5407 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL); 5408 5409 if (!wbcon) { 5410 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n"); 5411 continue; 5412 } 5413 5414 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) { 5415 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n"); 5416 kfree(wbcon); 5417 continue; 5418 } 5419 5420 link->psr_settings.psr_feature_enabled = false; 5421 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED; 5422 5423 continue; 5424 } 5425 5426 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 5427 if (!aconnector) 5428 goto fail; 5429 5430 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 5431 if (!aencoder) 5432 goto fail; 5433 5434 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 5435 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n"); 5436 goto fail; 5437 } 5438 5439 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 5440 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n"); 5441 goto fail; 5442 } 5443 5444 if (dm->hpd_rx_offload_wq) 5445 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 5446 aconnector; 5447 5448 if (!dc_link_detect_connection_type(link, &new_connection_type)) 5449 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 5450 5451 if (aconnector->base.force && new_connection_type == dc_connection_none) { 5452 emulated_link_detect(link); 5453 amdgpu_dm_update_connector_after_detect(aconnector); 5454 } else { 5455 bool ret = false; 5456 5457 mutex_lock(&dm->dc_lock); 5458 dc_exit_ips_for_hw_access(dm->dc); 5459 ret = dc_link_detect(link, DETECT_REASON_BOOT); 5460 mutex_unlock(&dm->dc_lock); 5461 5462 if (ret) { 5463 amdgpu_dm_update_connector_after_detect(aconnector); 5464 setup_backlight_device(dm, aconnector); 5465 5466 /* Disable PSR if Replay can be enabled */ 5467 if (replay_feature_enabled) 5468 if (amdgpu_dm_set_replay_caps(link, aconnector)) 5469 psr_feature_enabled = false; 5470 5471 if (psr_feature_enabled) { 5472 amdgpu_dm_set_psr_caps(link); 5473 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n", 5474 link->psr_settings.psr_feature_enabled, 5475 link->psr_settings.psr_version, 5476 link->dpcd_caps.psr_info.psr_version, 5477 link->dpcd_caps.psr_info.psr_dpcd_caps.raw, 5478 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap); 5479 } 5480 } 5481 } 5482 amdgpu_set_panel_orientation(&aconnector->base); 5483 } 5484 5485 /* Debug dump: list all DC links and their associated sinks after detection 5486 * is complete for all connectors. This provides a comprehensive view of the 5487 * final state without repeating the dump for each connector. 5488 */ 5489 amdgpu_dm_dump_links_and_sinks(adev); 5490 5491 /* Software is initialized. Now we can register interrupt handlers. */ 5492 switch (adev->asic_type) { 5493 #if defined(CONFIG_DRM_AMD_DC_SI) 5494 case CHIP_TAHITI: 5495 case CHIP_PITCAIRN: 5496 case CHIP_VERDE: 5497 case CHIP_OLAND: 5498 if (dce60_register_irq_handlers(dm->adev)) { 5499 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5500 goto fail; 5501 } 5502 break; 5503 #endif 5504 case CHIP_BONAIRE: 5505 case CHIP_HAWAII: 5506 case CHIP_KAVERI: 5507 case CHIP_KABINI: 5508 case CHIP_MULLINS: 5509 case CHIP_TONGA: 5510 case CHIP_FIJI: 5511 case CHIP_CARRIZO: 5512 case CHIP_STONEY: 5513 case CHIP_POLARIS11: 5514 case CHIP_POLARIS10: 5515 case CHIP_POLARIS12: 5516 case CHIP_VEGAM: 5517 case CHIP_VEGA10: 5518 case CHIP_VEGA12: 5519 case CHIP_VEGA20: 5520 if (dce110_register_irq_handlers(dm->adev)) { 5521 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5522 goto fail; 5523 } 5524 break; 5525 default: 5526 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5527 case IP_VERSION(1, 0, 0): 5528 case IP_VERSION(1, 0, 1): 5529 case IP_VERSION(2, 0, 2): 5530 case IP_VERSION(2, 0, 3): 5531 case IP_VERSION(2, 0, 0): 5532 case IP_VERSION(2, 1, 0): 5533 case IP_VERSION(3, 0, 0): 5534 case IP_VERSION(3, 0, 2): 5535 case IP_VERSION(3, 0, 3): 5536 case IP_VERSION(3, 0, 1): 5537 case IP_VERSION(3, 1, 2): 5538 case IP_VERSION(3, 1, 3): 5539 case IP_VERSION(3, 1, 4): 5540 case IP_VERSION(3, 1, 5): 5541 case IP_VERSION(3, 1, 6): 5542 case IP_VERSION(3, 2, 0): 5543 case IP_VERSION(3, 2, 1): 5544 case IP_VERSION(3, 5, 0): 5545 case IP_VERSION(3, 5, 1): 5546 case IP_VERSION(3, 6, 0): 5547 case IP_VERSION(4, 0, 1): 5548 if (dcn10_register_irq_handlers(dm->adev)) { 5549 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5550 goto fail; 5551 } 5552 break; 5553 default: 5554 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n", 5555 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5556 goto fail; 5557 } 5558 break; 5559 } 5560 5561 return 0; 5562 fail: 5563 kfree(aencoder); 5564 kfree(aconnector); 5565 5566 return -EINVAL; 5567 } 5568 5569 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 5570 { 5571 if (dm->atomic_obj.state) 5572 drm_atomic_private_obj_fini(&dm->atomic_obj); 5573 } 5574 5575 /****************************************************************************** 5576 * amdgpu_display_funcs functions 5577 *****************************************************************************/ 5578 5579 /* 5580 * dm_bandwidth_update - program display watermarks 5581 * 5582 * @adev: amdgpu_device pointer 5583 * 5584 * Calculate and program the display watermarks and line buffer allocation. 5585 */ 5586 static void dm_bandwidth_update(struct amdgpu_device *adev) 5587 { 5588 /* TODO: implement later */ 5589 } 5590 5591 static const struct amdgpu_display_funcs dm_display_funcs = { 5592 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 5593 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 5594 .backlight_set_level = NULL, /* never called for DC */ 5595 .backlight_get_level = NULL, /* never called for DC */ 5596 .hpd_sense = NULL,/* called unconditionally */ 5597 .hpd_set_polarity = NULL, /* called unconditionally */ 5598 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 5599 .page_flip_get_scanoutpos = 5600 dm_crtc_get_scanoutpos,/* called unconditionally */ 5601 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 5602 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 5603 }; 5604 5605 #if defined(CONFIG_DEBUG_KERNEL_DC) 5606 5607 static ssize_t s3_debug_store(struct device *device, 5608 struct device_attribute *attr, 5609 const char *buf, 5610 size_t count) 5611 { 5612 int ret; 5613 int s3_state; 5614 struct drm_device *drm_dev = dev_get_drvdata(device); 5615 struct amdgpu_device *adev = drm_to_adev(drm_dev); 5616 struct amdgpu_ip_block *ip_block; 5617 5618 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE); 5619 if (!ip_block) 5620 return -EINVAL; 5621 5622 ret = kstrtoint(buf, 0, &s3_state); 5623 5624 if (ret == 0) { 5625 if (s3_state) { 5626 dm_resume(ip_block); 5627 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 5628 } else 5629 dm_suspend(ip_block); 5630 } 5631 5632 return ret == 0 ? count : 0; 5633 } 5634 5635 DEVICE_ATTR_WO(s3_debug); 5636 5637 #endif 5638 5639 static int dm_init_microcode(struct amdgpu_device *adev) 5640 { 5641 char *fw_name_dmub; 5642 int r; 5643 5644 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5645 case IP_VERSION(2, 1, 0): 5646 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 5647 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 5648 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 5649 break; 5650 case IP_VERSION(3, 0, 0): 5651 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 5652 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 5653 else 5654 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 5655 break; 5656 case IP_VERSION(3, 0, 1): 5657 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 5658 break; 5659 case IP_VERSION(3, 0, 2): 5660 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 5661 break; 5662 case IP_VERSION(3, 0, 3): 5663 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 5664 break; 5665 case IP_VERSION(3, 1, 2): 5666 case IP_VERSION(3, 1, 3): 5667 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 5668 break; 5669 case IP_VERSION(3, 1, 4): 5670 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 5671 break; 5672 case IP_VERSION(3, 1, 5): 5673 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 5674 break; 5675 case IP_VERSION(3, 1, 6): 5676 fw_name_dmub = FIRMWARE_DCN316_DMUB; 5677 break; 5678 case IP_VERSION(3, 2, 0): 5679 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 5680 break; 5681 case IP_VERSION(3, 2, 1): 5682 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 5683 break; 5684 case IP_VERSION(3, 5, 0): 5685 fw_name_dmub = FIRMWARE_DCN_35_DMUB; 5686 break; 5687 case IP_VERSION(3, 5, 1): 5688 fw_name_dmub = FIRMWARE_DCN_351_DMUB; 5689 break; 5690 case IP_VERSION(3, 6, 0): 5691 fw_name_dmub = FIRMWARE_DCN_36_DMUB; 5692 break; 5693 case IP_VERSION(4, 0, 1): 5694 fw_name_dmub = FIRMWARE_DCN_401_DMUB; 5695 break; 5696 default: 5697 /* ASIC doesn't support DMUB. */ 5698 return 0; 5699 } 5700 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED, 5701 "%s", fw_name_dmub); 5702 return r; 5703 } 5704 5705 static int dm_early_init(struct amdgpu_ip_block *ip_block) 5706 { 5707 struct amdgpu_device *adev = ip_block->adev; 5708 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5709 struct atom_context *ctx = mode_info->atom_context; 5710 int index = GetIndexIntoMasterTable(DATA, Object_Header); 5711 u16 data_offset; 5712 5713 /* if there is no object header, skip DM */ 5714 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 5715 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 5716 drm_info(adev_to_drm(adev), "No object header, skipping DM\n"); 5717 return -ENOENT; 5718 } 5719 5720 switch (adev->asic_type) { 5721 #if defined(CONFIG_DRM_AMD_DC_SI) 5722 case CHIP_TAHITI: 5723 case CHIP_PITCAIRN: 5724 case CHIP_VERDE: 5725 adev->mode_info.num_crtc = 6; 5726 adev->mode_info.num_hpd = 6; 5727 adev->mode_info.num_dig = 6; 5728 break; 5729 case CHIP_OLAND: 5730 adev->mode_info.num_crtc = 2; 5731 adev->mode_info.num_hpd = 2; 5732 adev->mode_info.num_dig = 2; 5733 break; 5734 #endif 5735 case CHIP_BONAIRE: 5736 case CHIP_HAWAII: 5737 adev->mode_info.num_crtc = 6; 5738 adev->mode_info.num_hpd = 6; 5739 adev->mode_info.num_dig = 6; 5740 break; 5741 case CHIP_KAVERI: 5742 adev->mode_info.num_crtc = 4; 5743 adev->mode_info.num_hpd = 6; 5744 adev->mode_info.num_dig = 7; 5745 break; 5746 case CHIP_KABINI: 5747 case CHIP_MULLINS: 5748 adev->mode_info.num_crtc = 2; 5749 adev->mode_info.num_hpd = 6; 5750 adev->mode_info.num_dig = 6; 5751 break; 5752 case CHIP_FIJI: 5753 case CHIP_TONGA: 5754 adev->mode_info.num_crtc = 6; 5755 adev->mode_info.num_hpd = 6; 5756 adev->mode_info.num_dig = 7; 5757 break; 5758 case CHIP_CARRIZO: 5759 adev->mode_info.num_crtc = 3; 5760 adev->mode_info.num_hpd = 6; 5761 adev->mode_info.num_dig = 9; 5762 break; 5763 case CHIP_STONEY: 5764 adev->mode_info.num_crtc = 2; 5765 adev->mode_info.num_hpd = 6; 5766 adev->mode_info.num_dig = 9; 5767 break; 5768 case CHIP_POLARIS11: 5769 case CHIP_POLARIS12: 5770 adev->mode_info.num_crtc = 5; 5771 adev->mode_info.num_hpd = 5; 5772 adev->mode_info.num_dig = 5; 5773 break; 5774 case CHIP_POLARIS10: 5775 case CHIP_VEGAM: 5776 adev->mode_info.num_crtc = 6; 5777 adev->mode_info.num_hpd = 6; 5778 adev->mode_info.num_dig = 6; 5779 break; 5780 case CHIP_VEGA10: 5781 case CHIP_VEGA12: 5782 case CHIP_VEGA20: 5783 adev->mode_info.num_crtc = 6; 5784 adev->mode_info.num_hpd = 6; 5785 adev->mode_info.num_dig = 6; 5786 break; 5787 default: 5788 5789 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5790 case IP_VERSION(2, 0, 2): 5791 case IP_VERSION(3, 0, 0): 5792 adev->mode_info.num_crtc = 6; 5793 adev->mode_info.num_hpd = 6; 5794 adev->mode_info.num_dig = 6; 5795 break; 5796 case IP_VERSION(2, 0, 0): 5797 case IP_VERSION(3, 0, 2): 5798 adev->mode_info.num_crtc = 5; 5799 adev->mode_info.num_hpd = 5; 5800 adev->mode_info.num_dig = 5; 5801 break; 5802 case IP_VERSION(2, 0, 3): 5803 case IP_VERSION(3, 0, 3): 5804 adev->mode_info.num_crtc = 2; 5805 adev->mode_info.num_hpd = 2; 5806 adev->mode_info.num_dig = 2; 5807 break; 5808 case IP_VERSION(1, 0, 0): 5809 case IP_VERSION(1, 0, 1): 5810 case IP_VERSION(3, 0, 1): 5811 case IP_VERSION(2, 1, 0): 5812 case IP_VERSION(3, 1, 2): 5813 case IP_VERSION(3, 1, 3): 5814 case IP_VERSION(3, 1, 4): 5815 case IP_VERSION(3, 1, 5): 5816 case IP_VERSION(3, 1, 6): 5817 case IP_VERSION(3, 2, 0): 5818 case IP_VERSION(3, 2, 1): 5819 case IP_VERSION(3, 5, 0): 5820 case IP_VERSION(3, 5, 1): 5821 case IP_VERSION(3, 6, 0): 5822 case IP_VERSION(4, 0, 1): 5823 adev->mode_info.num_crtc = 4; 5824 adev->mode_info.num_hpd = 4; 5825 adev->mode_info.num_dig = 4; 5826 break; 5827 default: 5828 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n", 5829 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5830 return -EINVAL; 5831 } 5832 break; 5833 } 5834 5835 if (adev->mode_info.funcs == NULL) 5836 adev->mode_info.funcs = &dm_display_funcs; 5837 5838 /* 5839 * Note: Do NOT change adev->audio_endpt_rreg and 5840 * adev->audio_endpt_wreg because they are initialised in 5841 * amdgpu_device_init() 5842 */ 5843 #if defined(CONFIG_DEBUG_KERNEL_DC) 5844 device_create_file( 5845 adev_to_drm(adev)->dev, 5846 &dev_attr_s3_debug); 5847 #endif 5848 adev->dc_enabled = true; 5849 5850 return dm_init_microcode(adev); 5851 } 5852 5853 static bool modereset_required(struct drm_crtc_state *crtc_state) 5854 { 5855 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 5856 } 5857 5858 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 5859 { 5860 drm_encoder_cleanup(encoder); 5861 kfree(encoder); 5862 } 5863 5864 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 5865 .destroy = amdgpu_dm_encoder_destroy, 5866 }; 5867 5868 static int 5869 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 5870 const enum surface_pixel_format format, 5871 enum dc_color_space *color_space) 5872 { 5873 bool full_range; 5874 5875 *color_space = COLOR_SPACE_SRGB; 5876 5877 /* DRM color properties only affect non-RGB formats. */ 5878 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 5879 return 0; 5880 5881 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 5882 5883 switch (plane_state->color_encoding) { 5884 case DRM_COLOR_YCBCR_BT601: 5885 if (full_range) 5886 *color_space = COLOR_SPACE_YCBCR601; 5887 else 5888 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 5889 break; 5890 5891 case DRM_COLOR_YCBCR_BT709: 5892 if (full_range) 5893 *color_space = COLOR_SPACE_YCBCR709; 5894 else 5895 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 5896 break; 5897 5898 case DRM_COLOR_YCBCR_BT2020: 5899 if (full_range) 5900 *color_space = COLOR_SPACE_2020_YCBCR_FULL; 5901 else 5902 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 5903 break; 5904 5905 default: 5906 return -EINVAL; 5907 } 5908 5909 return 0; 5910 } 5911 5912 static int 5913 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 5914 const struct drm_plane_state *plane_state, 5915 const u64 tiling_flags, 5916 struct dc_plane_info *plane_info, 5917 struct dc_plane_address *address, 5918 bool tmz_surface) 5919 { 5920 const struct drm_framebuffer *fb = plane_state->fb; 5921 const struct amdgpu_framebuffer *afb = 5922 to_amdgpu_framebuffer(plane_state->fb); 5923 int ret; 5924 5925 memset(plane_info, 0, sizeof(*plane_info)); 5926 5927 switch (fb->format->format) { 5928 case DRM_FORMAT_C8: 5929 plane_info->format = 5930 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 5931 break; 5932 case DRM_FORMAT_RGB565: 5933 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 5934 break; 5935 case DRM_FORMAT_XRGB8888: 5936 case DRM_FORMAT_ARGB8888: 5937 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 5938 break; 5939 case DRM_FORMAT_XRGB2101010: 5940 case DRM_FORMAT_ARGB2101010: 5941 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 5942 break; 5943 case DRM_FORMAT_XBGR2101010: 5944 case DRM_FORMAT_ABGR2101010: 5945 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 5946 break; 5947 case DRM_FORMAT_XBGR8888: 5948 case DRM_FORMAT_ABGR8888: 5949 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 5950 break; 5951 case DRM_FORMAT_NV21: 5952 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 5953 break; 5954 case DRM_FORMAT_NV12: 5955 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 5956 break; 5957 case DRM_FORMAT_P010: 5958 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 5959 break; 5960 case DRM_FORMAT_XRGB16161616F: 5961 case DRM_FORMAT_ARGB16161616F: 5962 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 5963 break; 5964 case DRM_FORMAT_XBGR16161616F: 5965 case DRM_FORMAT_ABGR16161616F: 5966 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 5967 break; 5968 case DRM_FORMAT_XRGB16161616: 5969 case DRM_FORMAT_ARGB16161616: 5970 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 5971 break; 5972 case DRM_FORMAT_XBGR16161616: 5973 case DRM_FORMAT_ABGR16161616: 5974 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 5975 break; 5976 default: 5977 drm_err(adev_to_drm(adev), 5978 "Unsupported screen format %p4cc\n", 5979 &fb->format->format); 5980 return -EINVAL; 5981 } 5982 5983 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5984 case DRM_MODE_ROTATE_0: 5985 plane_info->rotation = ROTATION_ANGLE_0; 5986 break; 5987 case DRM_MODE_ROTATE_90: 5988 plane_info->rotation = ROTATION_ANGLE_90; 5989 break; 5990 case DRM_MODE_ROTATE_180: 5991 plane_info->rotation = ROTATION_ANGLE_180; 5992 break; 5993 case DRM_MODE_ROTATE_270: 5994 plane_info->rotation = ROTATION_ANGLE_270; 5995 break; 5996 default: 5997 plane_info->rotation = ROTATION_ANGLE_0; 5998 break; 5999 } 6000 6001 6002 plane_info->visible = true; 6003 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 6004 6005 plane_info->layer_index = plane_state->normalized_zpos; 6006 6007 ret = fill_plane_color_attributes(plane_state, plane_info->format, 6008 &plane_info->color_space); 6009 if (ret) 6010 return ret; 6011 6012 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 6013 plane_info->rotation, tiling_flags, 6014 &plane_info->tiling_info, 6015 &plane_info->plane_size, 6016 &plane_info->dcc, address, 6017 tmz_surface); 6018 if (ret) 6019 return ret; 6020 6021 amdgpu_dm_plane_fill_blending_from_plane_state( 6022 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 6023 &plane_info->global_alpha, &plane_info->global_alpha_value); 6024 6025 return 0; 6026 } 6027 6028 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 6029 struct dc_plane_state *dc_plane_state, 6030 struct drm_plane_state *plane_state, 6031 struct drm_crtc_state *crtc_state) 6032 { 6033 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6034 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 6035 struct dc_scaling_info scaling_info; 6036 struct dc_plane_info plane_info; 6037 int ret; 6038 6039 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 6040 if (ret) 6041 return ret; 6042 6043 dc_plane_state->src_rect = scaling_info.src_rect; 6044 dc_plane_state->dst_rect = scaling_info.dst_rect; 6045 dc_plane_state->clip_rect = scaling_info.clip_rect; 6046 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 6047 6048 ret = fill_dc_plane_info_and_addr(adev, plane_state, 6049 afb->tiling_flags, 6050 &plane_info, 6051 &dc_plane_state->address, 6052 afb->tmz_surface); 6053 if (ret) 6054 return ret; 6055 6056 dc_plane_state->format = plane_info.format; 6057 dc_plane_state->color_space = plane_info.color_space; 6058 dc_plane_state->format = plane_info.format; 6059 dc_plane_state->plane_size = plane_info.plane_size; 6060 dc_plane_state->rotation = plane_info.rotation; 6061 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 6062 dc_plane_state->stereo_format = plane_info.stereo_format; 6063 dc_plane_state->tiling_info = plane_info.tiling_info; 6064 dc_plane_state->visible = plane_info.visible; 6065 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 6066 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 6067 dc_plane_state->global_alpha = plane_info.global_alpha; 6068 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 6069 dc_plane_state->dcc = plane_info.dcc; 6070 dc_plane_state->layer_index = plane_info.layer_index; 6071 dc_plane_state->flip_int_enabled = true; 6072 6073 /* 6074 * Always set input transfer function, since plane state is refreshed 6075 * every time. 6076 */ 6077 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, 6078 plane_state, 6079 dc_plane_state); 6080 if (ret) 6081 return ret; 6082 6083 return 0; 6084 } 6085 6086 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 6087 struct rect *dirty_rect, int32_t x, 6088 s32 y, s32 width, s32 height, 6089 int *i, bool ffu) 6090 { 6091 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 6092 6093 dirty_rect->x = x; 6094 dirty_rect->y = y; 6095 dirty_rect->width = width; 6096 dirty_rect->height = height; 6097 6098 if (ffu) 6099 drm_dbg(plane->dev, 6100 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 6101 plane->base.id, width, height); 6102 else 6103 drm_dbg(plane->dev, 6104 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 6105 plane->base.id, x, y, width, height); 6106 6107 (*i)++; 6108 } 6109 6110 /** 6111 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 6112 * 6113 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 6114 * remote fb 6115 * @old_plane_state: Old state of @plane 6116 * @new_plane_state: New state of @plane 6117 * @crtc_state: New state of CRTC connected to the @plane 6118 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 6119 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled. 6120 * If PSR SU is enabled and damage clips are available, only the regions of the screen 6121 * that have changed will be updated. If PSR SU is not enabled, 6122 * or if damage clips are not available, the entire screen will be updated. 6123 * @dirty_regions_changed: dirty regions changed 6124 * 6125 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 6126 * (referred to as "damage clips" in DRM nomenclature) that require updating on 6127 * the eDP remote buffer. The responsibility of specifying the dirty regions is 6128 * amdgpu_dm's. 6129 * 6130 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 6131 * plane with regions that require flushing to the eDP remote buffer. In 6132 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 6133 * implicitly provide damage clips without any client support via the plane 6134 * bounds. 6135 */ 6136 static void fill_dc_dirty_rects(struct drm_plane *plane, 6137 struct drm_plane_state *old_plane_state, 6138 struct drm_plane_state *new_plane_state, 6139 struct drm_crtc_state *crtc_state, 6140 struct dc_flip_addrs *flip_addrs, 6141 bool is_psr_su, 6142 bool *dirty_regions_changed) 6143 { 6144 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 6145 struct rect *dirty_rects = flip_addrs->dirty_rects; 6146 u32 num_clips; 6147 struct drm_mode_rect *clips; 6148 bool bb_changed; 6149 bool fb_changed; 6150 u32 i = 0; 6151 *dirty_regions_changed = false; 6152 6153 /* 6154 * Cursor plane has it's own dirty rect update interface. See 6155 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 6156 */ 6157 if (plane->type == DRM_PLANE_TYPE_CURSOR) 6158 return; 6159 6160 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 6161 goto ffu; 6162 6163 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 6164 clips = drm_plane_get_damage_clips(new_plane_state); 6165 6166 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 && 6167 is_psr_su))) 6168 goto ffu; 6169 6170 if (!dm_crtc_state->mpo_requested) { 6171 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 6172 goto ffu; 6173 6174 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 6175 fill_dc_dirty_rect(new_plane_state->plane, 6176 &dirty_rects[flip_addrs->dirty_rect_count], 6177 clips->x1, clips->y1, 6178 clips->x2 - clips->x1, clips->y2 - clips->y1, 6179 &flip_addrs->dirty_rect_count, 6180 false); 6181 return; 6182 } 6183 6184 /* 6185 * MPO is requested. Add entire plane bounding box to dirty rects if 6186 * flipped to or damaged. 6187 * 6188 * If plane is moved or resized, also add old bounding box to dirty 6189 * rects. 6190 */ 6191 fb_changed = old_plane_state->fb->base.id != 6192 new_plane_state->fb->base.id; 6193 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 6194 old_plane_state->crtc_y != new_plane_state->crtc_y || 6195 old_plane_state->crtc_w != new_plane_state->crtc_w || 6196 old_plane_state->crtc_h != new_plane_state->crtc_h); 6197 6198 drm_dbg(plane->dev, 6199 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 6200 new_plane_state->plane->base.id, 6201 bb_changed, fb_changed, num_clips); 6202 6203 *dirty_regions_changed = bb_changed; 6204 6205 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 6206 goto ffu; 6207 6208 if (bb_changed) { 6209 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6210 new_plane_state->crtc_x, 6211 new_plane_state->crtc_y, 6212 new_plane_state->crtc_w, 6213 new_plane_state->crtc_h, &i, false); 6214 6215 /* Add old plane bounding-box if plane is moved or resized */ 6216 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6217 old_plane_state->crtc_x, 6218 old_plane_state->crtc_y, 6219 old_plane_state->crtc_w, 6220 old_plane_state->crtc_h, &i, false); 6221 } 6222 6223 if (num_clips) { 6224 for (; i < num_clips; clips++) 6225 fill_dc_dirty_rect(new_plane_state->plane, 6226 &dirty_rects[i], clips->x1, 6227 clips->y1, clips->x2 - clips->x1, 6228 clips->y2 - clips->y1, &i, false); 6229 } else if (fb_changed && !bb_changed) { 6230 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6231 new_plane_state->crtc_x, 6232 new_plane_state->crtc_y, 6233 new_plane_state->crtc_w, 6234 new_plane_state->crtc_h, &i, false); 6235 } 6236 6237 flip_addrs->dirty_rect_count = i; 6238 return; 6239 6240 ffu: 6241 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 6242 dm_crtc_state->base.mode.crtc_hdisplay, 6243 dm_crtc_state->base.mode.crtc_vdisplay, 6244 &flip_addrs->dirty_rect_count, true); 6245 } 6246 6247 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 6248 const struct dm_connector_state *dm_state, 6249 struct dc_stream_state *stream) 6250 { 6251 enum amdgpu_rmx_type rmx_type; 6252 6253 struct rect src = { 0 }; /* viewport in composition space*/ 6254 struct rect dst = { 0 }; /* stream addressable area */ 6255 6256 /* no mode. nothing to be done */ 6257 if (!mode) 6258 return; 6259 6260 /* Full screen scaling by default */ 6261 src.width = mode->hdisplay; 6262 src.height = mode->vdisplay; 6263 dst.width = stream->timing.h_addressable; 6264 dst.height = stream->timing.v_addressable; 6265 6266 if (dm_state) { 6267 rmx_type = dm_state->scaling; 6268 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 6269 if (src.width * dst.height < 6270 src.height * dst.width) { 6271 /* height needs less upscaling/more downscaling */ 6272 dst.width = src.width * 6273 dst.height / src.height; 6274 } else { 6275 /* width needs less upscaling/more downscaling */ 6276 dst.height = src.height * 6277 dst.width / src.width; 6278 } 6279 } else if (rmx_type == RMX_CENTER) { 6280 dst = src; 6281 } 6282 6283 dst.x = (stream->timing.h_addressable - dst.width) / 2; 6284 dst.y = (stream->timing.v_addressable - dst.height) / 2; 6285 6286 if (dm_state->underscan_enable) { 6287 dst.x += dm_state->underscan_hborder / 2; 6288 dst.y += dm_state->underscan_vborder / 2; 6289 dst.width -= dm_state->underscan_hborder; 6290 dst.height -= dm_state->underscan_vborder; 6291 } 6292 } 6293 6294 stream->src = src; 6295 stream->dst = dst; 6296 6297 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 6298 dst.x, dst.y, dst.width, dst.height); 6299 6300 } 6301 6302 static enum dc_color_depth 6303 convert_color_depth_from_display_info(const struct drm_connector *connector, 6304 bool is_y420, int requested_bpc) 6305 { 6306 u8 bpc; 6307 6308 if (is_y420) { 6309 bpc = 8; 6310 6311 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 6312 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 6313 bpc = 16; 6314 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 6315 bpc = 12; 6316 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 6317 bpc = 10; 6318 } else { 6319 bpc = (uint8_t)connector->display_info.bpc; 6320 /* Assume 8 bpc by default if no bpc is specified. */ 6321 bpc = bpc ? bpc : 8; 6322 } 6323 6324 if (requested_bpc > 0) { 6325 /* 6326 * Cap display bpc based on the user requested value. 6327 * 6328 * The value for state->max_bpc may not correctly updated 6329 * depending on when the connector gets added to the state 6330 * or if this was called outside of atomic check, so it 6331 * can't be used directly. 6332 */ 6333 bpc = min_t(u8, bpc, requested_bpc); 6334 6335 /* Round down to the nearest even number. */ 6336 bpc = bpc - (bpc & 1); 6337 } 6338 6339 switch (bpc) { 6340 case 0: 6341 /* 6342 * Temporary Work around, DRM doesn't parse color depth for 6343 * EDID revision before 1.4 6344 * TODO: Fix edid parsing 6345 */ 6346 return COLOR_DEPTH_888; 6347 case 6: 6348 return COLOR_DEPTH_666; 6349 case 8: 6350 return COLOR_DEPTH_888; 6351 case 10: 6352 return COLOR_DEPTH_101010; 6353 case 12: 6354 return COLOR_DEPTH_121212; 6355 case 14: 6356 return COLOR_DEPTH_141414; 6357 case 16: 6358 return COLOR_DEPTH_161616; 6359 default: 6360 return COLOR_DEPTH_UNDEFINED; 6361 } 6362 } 6363 6364 static enum dc_aspect_ratio 6365 get_aspect_ratio(const struct drm_display_mode *mode_in) 6366 { 6367 /* 1-1 mapping, since both enums follow the HDMI spec. */ 6368 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 6369 } 6370 6371 static enum dc_color_space 6372 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 6373 const struct drm_connector_state *connector_state) 6374 { 6375 enum dc_color_space color_space = COLOR_SPACE_SRGB; 6376 6377 switch (connector_state->colorspace) { 6378 case DRM_MODE_COLORIMETRY_BT601_YCC: 6379 if (dc_crtc_timing->flags.Y_ONLY) 6380 color_space = COLOR_SPACE_YCBCR601_LIMITED; 6381 else 6382 color_space = COLOR_SPACE_YCBCR601; 6383 break; 6384 case DRM_MODE_COLORIMETRY_BT709_YCC: 6385 if (dc_crtc_timing->flags.Y_ONLY) 6386 color_space = COLOR_SPACE_YCBCR709_LIMITED; 6387 else 6388 color_space = COLOR_SPACE_YCBCR709; 6389 break; 6390 case DRM_MODE_COLORIMETRY_OPRGB: 6391 color_space = COLOR_SPACE_ADOBERGB; 6392 break; 6393 case DRM_MODE_COLORIMETRY_BT2020_RGB: 6394 case DRM_MODE_COLORIMETRY_BT2020_YCC: 6395 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 6396 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 6397 else 6398 color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 6399 break; 6400 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 6401 default: 6402 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 6403 color_space = COLOR_SPACE_SRGB; 6404 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED) 6405 color_space = COLOR_SPACE_SRGB_LIMITED; 6406 /* 6407 * 27030khz is the separation point between HDTV and SDTV 6408 * according to HDMI spec, we use YCbCr709 and YCbCr601 6409 * respectively 6410 */ 6411 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 6412 if (dc_crtc_timing->flags.Y_ONLY) 6413 color_space = 6414 COLOR_SPACE_YCBCR709_LIMITED; 6415 else 6416 color_space = COLOR_SPACE_YCBCR709; 6417 } else { 6418 if (dc_crtc_timing->flags.Y_ONLY) 6419 color_space = 6420 COLOR_SPACE_YCBCR601_LIMITED; 6421 else 6422 color_space = COLOR_SPACE_YCBCR601; 6423 } 6424 break; 6425 } 6426 6427 return color_space; 6428 } 6429 6430 static enum display_content_type 6431 get_output_content_type(const struct drm_connector_state *connector_state) 6432 { 6433 switch (connector_state->content_type) { 6434 default: 6435 case DRM_MODE_CONTENT_TYPE_NO_DATA: 6436 return DISPLAY_CONTENT_TYPE_NO_DATA; 6437 case DRM_MODE_CONTENT_TYPE_GRAPHICS: 6438 return DISPLAY_CONTENT_TYPE_GRAPHICS; 6439 case DRM_MODE_CONTENT_TYPE_PHOTO: 6440 return DISPLAY_CONTENT_TYPE_PHOTO; 6441 case DRM_MODE_CONTENT_TYPE_CINEMA: 6442 return DISPLAY_CONTENT_TYPE_CINEMA; 6443 case DRM_MODE_CONTENT_TYPE_GAME: 6444 return DISPLAY_CONTENT_TYPE_GAME; 6445 } 6446 } 6447 6448 static bool adjust_colour_depth_from_display_info( 6449 struct dc_crtc_timing *timing_out, 6450 const struct drm_display_info *info) 6451 { 6452 enum dc_color_depth depth = timing_out->display_color_depth; 6453 int normalized_clk; 6454 6455 do { 6456 normalized_clk = timing_out->pix_clk_100hz / 10; 6457 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 6458 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 6459 normalized_clk /= 2; 6460 /* Adjusting pix clock following on HDMI spec based on colour depth */ 6461 switch (depth) { 6462 case COLOR_DEPTH_888: 6463 break; 6464 case COLOR_DEPTH_101010: 6465 normalized_clk = (normalized_clk * 30) / 24; 6466 break; 6467 case COLOR_DEPTH_121212: 6468 normalized_clk = (normalized_clk * 36) / 24; 6469 break; 6470 case COLOR_DEPTH_161616: 6471 normalized_clk = (normalized_clk * 48) / 24; 6472 break; 6473 default: 6474 /* The above depths are the only ones valid for HDMI. */ 6475 return false; 6476 } 6477 if (normalized_clk <= info->max_tmds_clock) { 6478 timing_out->display_color_depth = depth; 6479 return true; 6480 } 6481 } while (--depth > COLOR_DEPTH_666); 6482 return false; 6483 } 6484 6485 static void fill_stream_properties_from_drm_display_mode( 6486 struct dc_stream_state *stream, 6487 const struct drm_display_mode *mode_in, 6488 const struct drm_connector *connector, 6489 const struct drm_connector_state *connector_state, 6490 const struct dc_stream_state *old_stream, 6491 int requested_bpc) 6492 { 6493 struct dc_crtc_timing *timing_out = &stream->timing; 6494 const struct drm_display_info *info = &connector->display_info; 6495 struct amdgpu_dm_connector *aconnector = NULL; 6496 struct hdmi_vendor_infoframe hv_frame; 6497 struct hdmi_avi_infoframe avi_frame; 6498 ssize_t err; 6499 6500 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 6501 aconnector = to_amdgpu_dm_connector(connector); 6502 6503 memset(&hv_frame, 0, sizeof(hv_frame)); 6504 memset(&avi_frame, 0, sizeof(avi_frame)); 6505 6506 timing_out->h_border_left = 0; 6507 timing_out->h_border_right = 0; 6508 timing_out->v_border_top = 0; 6509 timing_out->v_border_bottom = 0; 6510 /* TODO: un-hardcode */ 6511 if (drm_mode_is_420_only(info, mode_in) 6512 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6513 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6514 else if (drm_mode_is_420_also(info, mode_in) 6515 && aconnector 6516 && aconnector->force_yuv420_output) 6517 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6518 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR422) 6519 && aconnector 6520 && aconnector->force_yuv422_output) 6521 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR422; 6522 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 6523 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6524 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 6525 else 6526 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 6527 6528 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 6529 timing_out->display_color_depth = convert_color_depth_from_display_info( 6530 connector, 6531 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 6532 requested_bpc); 6533 timing_out->scan_type = SCANNING_TYPE_NODATA; 6534 timing_out->hdmi_vic = 0; 6535 6536 if (old_stream) { 6537 timing_out->vic = old_stream->timing.vic; 6538 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 6539 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 6540 } else { 6541 timing_out->vic = drm_match_cea_mode(mode_in); 6542 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 6543 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 6544 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 6545 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 6546 } 6547 6548 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6549 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, 6550 (struct drm_connector *)connector, 6551 mode_in); 6552 if (err < 0) 6553 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n", 6554 connector->name, err); 6555 timing_out->vic = avi_frame.video_code; 6556 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, 6557 (struct drm_connector *)connector, 6558 mode_in); 6559 if (err < 0) 6560 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n", 6561 connector->name, err); 6562 timing_out->hdmi_vic = hv_frame.vic; 6563 } 6564 6565 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) { 6566 timing_out->h_addressable = mode_in->hdisplay; 6567 timing_out->h_total = mode_in->htotal; 6568 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 6569 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 6570 timing_out->v_total = mode_in->vtotal; 6571 timing_out->v_addressable = mode_in->vdisplay; 6572 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 6573 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 6574 timing_out->pix_clk_100hz = mode_in->clock * 10; 6575 } else { 6576 timing_out->h_addressable = mode_in->crtc_hdisplay; 6577 timing_out->h_total = mode_in->crtc_htotal; 6578 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 6579 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 6580 timing_out->v_total = mode_in->crtc_vtotal; 6581 timing_out->v_addressable = mode_in->crtc_vdisplay; 6582 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 6583 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 6584 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 6585 } 6586 6587 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 6588 6589 stream->out_transfer_func.type = TF_TYPE_PREDEFINED; 6590 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB; 6591 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6592 if (!adjust_colour_depth_from_display_info(timing_out, info) && 6593 drm_mode_is_420_also(info, mode_in) && 6594 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 6595 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6596 adjust_colour_depth_from_display_info(timing_out, info); 6597 } 6598 } 6599 6600 stream->output_color_space = get_output_color_space(timing_out, connector_state); 6601 stream->content_type = get_output_content_type(connector_state); 6602 } 6603 6604 static void fill_audio_info(struct audio_info *audio_info, 6605 const struct drm_connector *drm_connector, 6606 const struct dc_sink *dc_sink) 6607 { 6608 int i = 0; 6609 int cea_revision = 0; 6610 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 6611 6612 audio_info->manufacture_id = edid_caps->manufacturer_id; 6613 audio_info->product_id = edid_caps->product_id; 6614 6615 cea_revision = drm_connector->display_info.cea_rev; 6616 6617 strscpy(audio_info->display_name, 6618 edid_caps->display_name, 6619 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 6620 6621 if (cea_revision >= 3) { 6622 audio_info->mode_count = edid_caps->audio_mode_count; 6623 6624 for (i = 0; i < audio_info->mode_count; ++i) { 6625 audio_info->modes[i].format_code = 6626 (enum audio_format_code) 6627 (edid_caps->audio_modes[i].format_code); 6628 audio_info->modes[i].channel_count = 6629 edid_caps->audio_modes[i].channel_count; 6630 audio_info->modes[i].sample_rates.all = 6631 edid_caps->audio_modes[i].sample_rate; 6632 audio_info->modes[i].sample_size = 6633 edid_caps->audio_modes[i].sample_size; 6634 } 6635 } 6636 6637 audio_info->flags.all = edid_caps->speaker_flags; 6638 6639 /* TODO: We only check for the progressive mode, check for interlace mode too */ 6640 if (drm_connector->latency_present[0]) { 6641 audio_info->video_latency = drm_connector->video_latency[0]; 6642 audio_info->audio_latency = drm_connector->audio_latency[0]; 6643 } 6644 6645 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 6646 6647 } 6648 6649 static void 6650 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 6651 struct drm_display_mode *dst_mode) 6652 { 6653 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 6654 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 6655 dst_mode->crtc_clock = src_mode->crtc_clock; 6656 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 6657 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 6658 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 6659 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 6660 dst_mode->crtc_htotal = src_mode->crtc_htotal; 6661 dst_mode->crtc_hskew = src_mode->crtc_hskew; 6662 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 6663 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 6664 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 6665 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 6666 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 6667 } 6668 6669 static void 6670 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 6671 const struct drm_display_mode *native_mode, 6672 bool scale_enabled) 6673 { 6674 if (scale_enabled || ( 6675 native_mode->clock == drm_mode->clock && 6676 native_mode->htotal == drm_mode->htotal && 6677 native_mode->vtotal == drm_mode->vtotal)) { 6678 if (native_mode->crtc_clock) 6679 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 6680 } else { 6681 /* no scaling nor amdgpu inserted, no need to patch */ 6682 } 6683 } 6684 6685 static struct dc_sink * 6686 create_fake_sink(struct drm_device *dev, struct dc_link *link) 6687 { 6688 struct dc_sink_init_data sink_init_data = { 0 }; 6689 struct dc_sink *sink = NULL; 6690 6691 sink_init_data.link = link; 6692 sink_init_data.sink_signal = link->connector_signal; 6693 6694 sink = dc_sink_create(&sink_init_data); 6695 if (!sink) { 6696 drm_err(dev, "Failed to create sink!\n"); 6697 return NULL; 6698 } 6699 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 6700 6701 return sink; 6702 } 6703 6704 static void set_multisync_trigger_params( 6705 struct dc_stream_state *stream) 6706 { 6707 struct dc_stream_state *master = NULL; 6708 6709 if (stream->triggered_crtc_reset.enabled) { 6710 master = stream->triggered_crtc_reset.event_source; 6711 stream->triggered_crtc_reset.event = 6712 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 6713 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 6714 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 6715 } 6716 } 6717 6718 static void set_master_stream(struct dc_stream_state *stream_set[], 6719 int stream_count) 6720 { 6721 int j, highest_rfr = 0, master_stream = 0; 6722 6723 for (j = 0; j < stream_count; j++) { 6724 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 6725 int refresh_rate = 0; 6726 6727 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 6728 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 6729 if (refresh_rate > highest_rfr) { 6730 highest_rfr = refresh_rate; 6731 master_stream = j; 6732 } 6733 } 6734 } 6735 for (j = 0; j < stream_count; j++) { 6736 if (stream_set[j]) 6737 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 6738 } 6739 } 6740 6741 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 6742 { 6743 int i = 0; 6744 struct dc_stream_state *stream; 6745 6746 if (context->stream_count < 2) 6747 return; 6748 for (i = 0; i < context->stream_count ; i++) { 6749 if (!context->streams[i]) 6750 continue; 6751 /* 6752 * TODO: add a function to read AMD VSDB bits and set 6753 * crtc_sync_master.multi_sync_enabled flag 6754 * For now it's set to false 6755 */ 6756 } 6757 6758 set_master_stream(context->streams, context->stream_count); 6759 6760 for (i = 0; i < context->stream_count ; i++) { 6761 stream = context->streams[i]; 6762 6763 if (!stream) 6764 continue; 6765 6766 set_multisync_trigger_params(stream); 6767 } 6768 } 6769 6770 /** 6771 * DOC: FreeSync Video 6772 * 6773 * When a userspace application wants to play a video, the content follows a 6774 * standard format definition that usually specifies the FPS for that format. 6775 * The below list illustrates some video format and the expected FPS, 6776 * respectively: 6777 * 6778 * - TV/NTSC (23.976 FPS) 6779 * - Cinema (24 FPS) 6780 * - TV/PAL (25 FPS) 6781 * - TV/NTSC (29.97 FPS) 6782 * - TV/NTSC (30 FPS) 6783 * - Cinema HFR (48 FPS) 6784 * - TV/PAL (50 FPS) 6785 * - Commonly used (60 FPS) 6786 * - Multiples of 24 (48,72,96 FPS) 6787 * 6788 * The list of standards video format is not huge and can be added to the 6789 * connector modeset list beforehand. With that, userspace can leverage 6790 * FreeSync to extends the front porch in order to attain the target refresh 6791 * rate. Such a switch will happen seamlessly, without screen blanking or 6792 * reprogramming of the output in any other way. If the userspace requests a 6793 * modesetting change compatible with FreeSync modes that only differ in the 6794 * refresh rate, DC will skip the full update and avoid blink during the 6795 * transition. For example, the video player can change the modesetting from 6796 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 6797 * causing any display blink. This same concept can be applied to a mode 6798 * setting change. 6799 */ 6800 static struct drm_display_mode * 6801 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 6802 bool use_probed_modes) 6803 { 6804 struct drm_display_mode *m, *m_pref = NULL; 6805 u16 current_refresh, highest_refresh; 6806 struct list_head *list_head = use_probed_modes ? 6807 &aconnector->base.probed_modes : 6808 &aconnector->base.modes; 6809 6810 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 6811 return NULL; 6812 6813 if (aconnector->freesync_vid_base.clock != 0) 6814 return &aconnector->freesync_vid_base; 6815 6816 /* Find the preferred mode */ 6817 list_for_each_entry(m, list_head, head) { 6818 if (m->type & DRM_MODE_TYPE_PREFERRED) { 6819 m_pref = m; 6820 break; 6821 } 6822 } 6823 6824 if (!m_pref) { 6825 /* Probably an EDID with no preferred mode. Fallback to first entry */ 6826 m_pref = list_first_entry_or_null( 6827 &aconnector->base.modes, struct drm_display_mode, head); 6828 if (!m_pref) { 6829 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n"); 6830 return NULL; 6831 } 6832 } 6833 6834 highest_refresh = drm_mode_vrefresh(m_pref); 6835 6836 /* 6837 * Find the mode with highest refresh rate with same resolution. 6838 * For some monitors, preferred mode is not the mode with highest 6839 * supported refresh rate. 6840 */ 6841 list_for_each_entry(m, list_head, head) { 6842 current_refresh = drm_mode_vrefresh(m); 6843 6844 if (m->hdisplay == m_pref->hdisplay && 6845 m->vdisplay == m_pref->vdisplay && 6846 highest_refresh < current_refresh) { 6847 highest_refresh = current_refresh; 6848 m_pref = m; 6849 } 6850 } 6851 6852 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 6853 return m_pref; 6854 } 6855 6856 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 6857 struct amdgpu_dm_connector *aconnector) 6858 { 6859 struct drm_display_mode *high_mode; 6860 int timing_diff; 6861 6862 high_mode = get_highest_refresh_rate_mode(aconnector, false); 6863 if (!high_mode || !mode) 6864 return false; 6865 6866 timing_diff = high_mode->vtotal - mode->vtotal; 6867 6868 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 6869 high_mode->hdisplay != mode->hdisplay || 6870 high_mode->vdisplay != mode->vdisplay || 6871 high_mode->hsync_start != mode->hsync_start || 6872 high_mode->hsync_end != mode->hsync_end || 6873 high_mode->htotal != mode->htotal || 6874 high_mode->hskew != mode->hskew || 6875 high_mode->vscan != mode->vscan || 6876 high_mode->vsync_start - mode->vsync_start != timing_diff || 6877 high_mode->vsync_end - mode->vsync_end != timing_diff) 6878 return false; 6879 else 6880 return true; 6881 } 6882 6883 #if defined(CONFIG_DRM_AMD_DC_FP) 6884 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 6885 struct dc_sink *sink, struct dc_stream_state *stream, 6886 struct dsc_dec_dpcd_caps *dsc_caps) 6887 { 6888 stream->timing.flags.DSC = 0; 6889 dsc_caps->is_dsc_supported = false; 6890 6891 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 6892 sink->sink_signal == SIGNAL_TYPE_EDP)) { 6893 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 6894 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 6895 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 6896 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 6897 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 6898 dsc_caps); 6899 } 6900 } 6901 6902 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 6903 struct dc_sink *sink, struct dc_stream_state *stream, 6904 struct dsc_dec_dpcd_caps *dsc_caps, 6905 uint32_t max_dsc_target_bpp_limit_override) 6906 { 6907 const struct dc_link_settings *verified_link_cap = NULL; 6908 u32 link_bw_in_kbps; 6909 u32 edp_min_bpp_x16, edp_max_bpp_x16; 6910 struct dc *dc = sink->ctx->dc; 6911 struct dc_dsc_bw_range bw_range = {0}; 6912 struct dc_dsc_config dsc_cfg = {0}; 6913 struct dc_dsc_config_options dsc_options = {0}; 6914 6915 dc_dsc_get_default_config_option(dc, &dsc_options); 6916 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6917 6918 verified_link_cap = dc_link_get_link_cap(stream->link); 6919 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 6920 edp_min_bpp_x16 = 8 * 16; 6921 edp_max_bpp_x16 = 8 * 16; 6922 6923 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 6924 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 6925 6926 if (edp_max_bpp_x16 < edp_min_bpp_x16) 6927 edp_min_bpp_x16 = edp_max_bpp_x16; 6928 6929 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 6930 dc->debug.dsc_min_slice_height_override, 6931 edp_min_bpp_x16, edp_max_bpp_x16, 6932 dsc_caps, 6933 &stream->timing, 6934 dc_link_get_highest_encoding_format(aconnector->dc_link), 6935 &bw_range)) { 6936 6937 if (bw_range.max_kbps < link_bw_in_kbps) { 6938 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6939 dsc_caps, 6940 &dsc_options, 6941 0, 6942 &stream->timing, 6943 dc_link_get_highest_encoding_format(aconnector->dc_link), 6944 &dsc_cfg)) { 6945 stream->timing.dsc_cfg = dsc_cfg; 6946 stream->timing.flags.DSC = 1; 6947 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 6948 } 6949 return; 6950 } 6951 } 6952 6953 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6954 dsc_caps, 6955 &dsc_options, 6956 link_bw_in_kbps, 6957 &stream->timing, 6958 dc_link_get_highest_encoding_format(aconnector->dc_link), 6959 &dsc_cfg)) { 6960 stream->timing.dsc_cfg = dsc_cfg; 6961 stream->timing.flags.DSC = 1; 6962 } 6963 } 6964 6965 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 6966 struct dc_sink *sink, struct dc_stream_state *stream, 6967 struct dsc_dec_dpcd_caps *dsc_caps) 6968 { 6969 struct drm_connector *drm_connector = &aconnector->base; 6970 u32 link_bandwidth_kbps; 6971 struct dc *dc = sink->ctx->dc; 6972 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 6973 u32 dsc_max_supported_bw_in_kbps; 6974 u32 max_dsc_target_bpp_limit_override = 6975 drm_connector->display_info.max_dsc_bpp; 6976 struct dc_dsc_config_options dsc_options = {0}; 6977 6978 dc_dsc_get_default_config_option(dc, &dsc_options); 6979 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6980 6981 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 6982 dc_link_get_link_cap(aconnector->dc_link)); 6983 6984 /* Set DSC policy according to dsc_clock_en */ 6985 dc_dsc_policy_set_enable_dsc_when_not_needed( 6986 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 6987 6988 if (sink->sink_signal == SIGNAL_TYPE_EDP && 6989 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 6990 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 6991 6992 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 6993 6994 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6995 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 6996 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6997 dsc_caps, 6998 &dsc_options, 6999 link_bandwidth_kbps, 7000 &stream->timing, 7001 dc_link_get_highest_encoding_format(aconnector->dc_link), 7002 &stream->timing.dsc_cfg)) { 7003 stream->timing.flags.DSC = 1; 7004 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n", 7005 __func__, drm_connector->name); 7006 } 7007 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 7008 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 7009 dc_link_get_highest_encoding_format(aconnector->dc_link)); 7010 max_supported_bw_in_kbps = link_bandwidth_kbps; 7011 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 7012 7013 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 7014 max_supported_bw_in_kbps > 0 && 7015 dsc_max_supported_bw_in_kbps > 0) 7016 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 7017 dsc_caps, 7018 &dsc_options, 7019 dsc_max_supported_bw_in_kbps, 7020 &stream->timing, 7021 dc_link_get_highest_encoding_format(aconnector->dc_link), 7022 &stream->timing.dsc_cfg)) { 7023 stream->timing.flags.DSC = 1; 7024 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n", 7025 __func__, drm_connector->name); 7026 } 7027 } 7028 } 7029 7030 /* Overwrite the stream flag if DSC is enabled through debugfs */ 7031 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 7032 stream->timing.flags.DSC = 1; 7033 7034 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 7035 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 7036 7037 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 7038 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 7039 7040 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 7041 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 7042 } 7043 #endif 7044 7045 static struct dc_stream_state * 7046 create_stream_for_sink(struct drm_connector *connector, 7047 const struct drm_display_mode *drm_mode, 7048 const struct dm_connector_state *dm_state, 7049 const struct dc_stream_state *old_stream, 7050 int requested_bpc) 7051 { 7052 struct drm_device *dev = connector->dev; 7053 struct amdgpu_dm_connector *aconnector = NULL; 7054 struct drm_display_mode *preferred_mode = NULL; 7055 const struct drm_connector_state *con_state = &dm_state->base; 7056 struct dc_stream_state *stream = NULL; 7057 struct drm_display_mode mode; 7058 struct drm_display_mode saved_mode; 7059 struct drm_display_mode *freesync_mode = NULL; 7060 bool native_mode_found = false; 7061 bool recalculate_timing = false; 7062 bool scale = dm_state->scaling != RMX_OFF; 7063 int mode_refresh; 7064 int preferred_refresh = 0; 7065 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 7066 #if defined(CONFIG_DRM_AMD_DC_FP) 7067 struct dsc_dec_dpcd_caps dsc_caps; 7068 #endif 7069 struct dc_link *link = NULL; 7070 struct dc_sink *sink = NULL; 7071 7072 drm_mode_init(&mode, drm_mode); 7073 memset(&saved_mode, 0, sizeof(saved_mode)); 7074 7075 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) { 7076 aconnector = NULL; 7077 aconnector = to_amdgpu_dm_connector(connector); 7078 link = aconnector->dc_link; 7079 } else { 7080 struct drm_writeback_connector *wbcon = NULL; 7081 struct amdgpu_dm_wb_connector *dm_wbcon = NULL; 7082 7083 wbcon = drm_connector_to_writeback(connector); 7084 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon); 7085 link = dm_wbcon->link; 7086 } 7087 7088 if (!aconnector || !aconnector->dc_sink) { 7089 sink = create_fake_sink(dev, link); 7090 if (!sink) 7091 return stream; 7092 7093 } else { 7094 sink = aconnector->dc_sink; 7095 dc_sink_retain(sink); 7096 } 7097 7098 stream = dc_create_stream_for_sink(sink); 7099 7100 if (stream == NULL) { 7101 drm_err(dev, "Failed to create stream for sink!\n"); 7102 goto finish; 7103 } 7104 7105 /* We leave this NULL for writeback connectors */ 7106 stream->dm_stream_context = aconnector; 7107 7108 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 7109 connector->display_info.hdmi.scdc.scrambling.low_rates; 7110 7111 list_for_each_entry(preferred_mode, &connector->modes, head) { 7112 /* Search for preferred mode */ 7113 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 7114 native_mode_found = true; 7115 break; 7116 } 7117 } 7118 if (!native_mode_found) 7119 preferred_mode = list_first_entry_or_null( 7120 &connector->modes, 7121 struct drm_display_mode, 7122 head); 7123 7124 mode_refresh = drm_mode_vrefresh(&mode); 7125 7126 if (preferred_mode == NULL) { 7127 /* 7128 * This may not be an error, the use case is when we have no 7129 * usermode calls to reset and set mode upon hotplug. In this 7130 * case, we call set mode ourselves to restore the previous mode 7131 * and the modelist may not be filled in time. 7132 */ 7133 drm_dbg_driver(dev, "No preferred mode found\n"); 7134 } else if (aconnector) { 7135 recalculate_timing = amdgpu_freesync_vid_mode && 7136 is_freesync_video_mode(&mode, aconnector); 7137 if (recalculate_timing) { 7138 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 7139 drm_mode_copy(&saved_mode, &mode); 7140 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 7141 drm_mode_copy(&mode, freesync_mode); 7142 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 7143 } else { 7144 decide_crtc_timing_for_drm_display_mode( 7145 &mode, preferred_mode, scale); 7146 7147 preferred_refresh = drm_mode_vrefresh(preferred_mode); 7148 } 7149 } 7150 7151 if (recalculate_timing) 7152 drm_mode_set_crtcinfo(&saved_mode, 0); 7153 7154 /* 7155 * If scaling is enabled and refresh rate didn't change 7156 * we copy the vic and polarities of the old timings 7157 */ 7158 if (!scale || mode_refresh != preferred_refresh) 7159 fill_stream_properties_from_drm_display_mode( 7160 stream, &mode, connector, con_state, NULL, 7161 requested_bpc); 7162 else 7163 fill_stream_properties_from_drm_display_mode( 7164 stream, &mode, connector, con_state, old_stream, 7165 requested_bpc); 7166 7167 /* The rest isn't needed for writeback connectors */ 7168 if (!aconnector) 7169 goto finish; 7170 7171 if (aconnector->timing_changed) { 7172 drm_dbg(aconnector->base.dev, 7173 "overriding timing for automated test, bpc %d, changing to %d\n", 7174 stream->timing.display_color_depth, 7175 aconnector->timing_requested->display_color_depth); 7176 stream->timing = *aconnector->timing_requested; 7177 } 7178 7179 #if defined(CONFIG_DRM_AMD_DC_FP) 7180 /* SST DSC determination policy */ 7181 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 7182 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 7183 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 7184 #endif 7185 7186 update_stream_scaling_settings(&mode, dm_state, stream); 7187 7188 fill_audio_info( 7189 &stream->audio_info, 7190 connector, 7191 sink); 7192 7193 update_stream_signal(stream, sink); 7194 7195 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 7196 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 7197 7198 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 7199 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 7200 stream->signal == SIGNAL_TYPE_EDP) { 7201 const struct dc_edid_caps *edid_caps; 7202 unsigned int disable_colorimetry = 0; 7203 7204 if (aconnector->dc_sink) { 7205 edid_caps = &aconnector->dc_sink->edid_caps; 7206 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry; 7207 } 7208 7209 // 7210 // should decide stream support vsc sdp colorimetry capability 7211 // before building vsc info packet 7212 // 7213 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 7214 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED && 7215 !disable_colorimetry; 7216 7217 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22) 7218 tf = TRANSFER_FUNC_GAMMA_22; 7219 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 7220 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 7221 7222 } 7223 finish: 7224 dc_sink_release(sink); 7225 7226 return stream; 7227 } 7228 7229 static enum drm_connector_status 7230 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 7231 { 7232 bool connected; 7233 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7234 7235 /* 7236 * Notes: 7237 * 1. This interface is NOT called in context of HPD irq. 7238 * 2. This interface *is called* in context of user-mode ioctl. Which 7239 * makes it a bad place for *any* MST-related activity. 7240 */ 7241 7242 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 7243 !aconnector->fake_enable) 7244 connected = (aconnector->dc_sink != NULL); 7245 else 7246 connected = (aconnector->base.force == DRM_FORCE_ON || 7247 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 7248 7249 update_subconnector_property(aconnector); 7250 7251 return (connected ? connector_status_connected : 7252 connector_status_disconnected); 7253 } 7254 7255 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 7256 struct drm_connector_state *connector_state, 7257 struct drm_property *property, 7258 uint64_t val) 7259 { 7260 struct drm_device *dev = connector->dev; 7261 struct amdgpu_device *adev = drm_to_adev(dev); 7262 struct dm_connector_state *dm_old_state = 7263 to_dm_connector_state(connector->state); 7264 struct dm_connector_state *dm_new_state = 7265 to_dm_connector_state(connector_state); 7266 7267 int ret = -EINVAL; 7268 7269 if (property == dev->mode_config.scaling_mode_property) { 7270 enum amdgpu_rmx_type rmx_type; 7271 7272 switch (val) { 7273 case DRM_MODE_SCALE_CENTER: 7274 rmx_type = RMX_CENTER; 7275 break; 7276 case DRM_MODE_SCALE_ASPECT: 7277 rmx_type = RMX_ASPECT; 7278 break; 7279 case DRM_MODE_SCALE_FULLSCREEN: 7280 rmx_type = RMX_FULL; 7281 break; 7282 case DRM_MODE_SCALE_NONE: 7283 default: 7284 rmx_type = RMX_OFF; 7285 break; 7286 } 7287 7288 if (dm_old_state->scaling == rmx_type) 7289 return 0; 7290 7291 dm_new_state->scaling = rmx_type; 7292 ret = 0; 7293 } else if (property == adev->mode_info.underscan_hborder_property) { 7294 dm_new_state->underscan_hborder = val; 7295 ret = 0; 7296 } else if (property == adev->mode_info.underscan_vborder_property) { 7297 dm_new_state->underscan_vborder = val; 7298 ret = 0; 7299 } else if (property == adev->mode_info.underscan_property) { 7300 dm_new_state->underscan_enable = val; 7301 ret = 0; 7302 } else if (property == adev->mode_info.abm_level_property) { 7303 switch (val) { 7304 case ABM_SYSFS_CONTROL: 7305 dm_new_state->abm_sysfs_forbidden = false; 7306 break; 7307 case ABM_LEVEL_OFF: 7308 dm_new_state->abm_sysfs_forbidden = true; 7309 dm_new_state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7310 break; 7311 default: 7312 dm_new_state->abm_sysfs_forbidden = true; 7313 dm_new_state->abm_level = val; 7314 }; 7315 ret = 0; 7316 } 7317 7318 return ret; 7319 } 7320 7321 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 7322 const struct drm_connector_state *state, 7323 struct drm_property *property, 7324 uint64_t *val) 7325 { 7326 struct drm_device *dev = connector->dev; 7327 struct amdgpu_device *adev = drm_to_adev(dev); 7328 struct dm_connector_state *dm_state = 7329 to_dm_connector_state(state); 7330 int ret = -EINVAL; 7331 7332 if (property == dev->mode_config.scaling_mode_property) { 7333 switch (dm_state->scaling) { 7334 case RMX_CENTER: 7335 *val = DRM_MODE_SCALE_CENTER; 7336 break; 7337 case RMX_ASPECT: 7338 *val = DRM_MODE_SCALE_ASPECT; 7339 break; 7340 case RMX_FULL: 7341 *val = DRM_MODE_SCALE_FULLSCREEN; 7342 break; 7343 case RMX_OFF: 7344 default: 7345 *val = DRM_MODE_SCALE_NONE; 7346 break; 7347 } 7348 ret = 0; 7349 } else if (property == adev->mode_info.underscan_hborder_property) { 7350 *val = dm_state->underscan_hborder; 7351 ret = 0; 7352 } else if (property == adev->mode_info.underscan_vborder_property) { 7353 *val = dm_state->underscan_vborder; 7354 ret = 0; 7355 } else if (property == adev->mode_info.underscan_property) { 7356 *val = dm_state->underscan_enable; 7357 ret = 0; 7358 } else if (property == adev->mode_info.abm_level_property) { 7359 if (!dm_state->abm_sysfs_forbidden) 7360 *val = ABM_SYSFS_CONTROL; 7361 else 7362 *val = (dm_state->abm_level != ABM_LEVEL_IMMEDIATE_DISABLE) ? 7363 dm_state->abm_level : 0; 7364 ret = 0; 7365 } 7366 7367 return ret; 7368 } 7369 7370 /** 7371 * DOC: panel power savings 7372 * 7373 * The display manager allows you to set your desired **panel power savings** 7374 * level (between 0-4, with 0 representing off), e.g. using the following:: 7375 * 7376 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings 7377 * 7378 * Modifying this value can have implications on color accuracy, so tread 7379 * carefully. 7380 */ 7381 7382 static ssize_t panel_power_savings_show(struct device *device, 7383 struct device_attribute *attr, 7384 char *buf) 7385 { 7386 struct drm_connector *connector = dev_get_drvdata(device); 7387 struct drm_device *dev = connector->dev; 7388 u8 val; 7389 7390 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7391 val = to_dm_connector_state(connector->state)->abm_level == 7392 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 : 7393 to_dm_connector_state(connector->state)->abm_level; 7394 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7395 7396 return sysfs_emit(buf, "%u\n", val); 7397 } 7398 7399 static ssize_t panel_power_savings_store(struct device *device, 7400 struct device_attribute *attr, 7401 const char *buf, size_t count) 7402 { 7403 struct drm_connector *connector = dev_get_drvdata(device); 7404 struct drm_device *dev = connector->dev; 7405 long val; 7406 int ret; 7407 7408 ret = kstrtol(buf, 0, &val); 7409 7410 if (ret) 7411 return ret; 7412 7413 if (val < 0 || val > 4) 7414 return -EINVAL; 7415 7416 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7417 if (to_dm_connector_state(connector->state)->abm_sysfs_forbidden) 7418 ret = -EBUSY; 7419 else 7420 to_dm_connector_state(connector->state)->abm_level = val ?: 7421 ABM_LEVEL_IMMEDIATE_DISABLE; 7422 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7423 7424 if (ret) 7425 return ret; 7426 7427 drm_kms_helper_hotplug_event(dev); 7428 7429 return count; 7430 } 7431 7432 static DEVICE_ATTR_RW(panel_power_savings); 7433 7434 static struct attribute *amdgpu_attrs[] = { 7435 &dev_attr_panel_power_savings.attr, 7436 NULL 7437 }; 7438 7439 static const struct attribute_group amdgpu_group = { 7440 .name = "amdgpu", 7441 .attrs = amdgpu_attrs 7442 }; 7443 7444 static bool 7445 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector) 7446 { 7447 if (amdgpu_dm_abm_level >= 0) 7448 return false; 7449 7450 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP) 7451 return false; 7452 7453 /* check for OLED panels */ 7454 if (amdgpu_dm_connector->bl_idx >= 0) { 7455 struct drm_device *drm = amdgpu_dm_connector->base.dev; 7456 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 7457 struct amdgpu_dm_backlight_caps *caps; 7458 7459 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx]; 7460 if (caps->aux_support) 7461 return false; 7462 } 7463 7464 return true; 7465 } 7466 7467 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 7468 { 7469 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 7470 7471 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) 7472 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group); 7473 7474 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier); 7475 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 7476 } 7477 7478 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 7479 { 7480 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7481 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7482 struct amdgpu_display_manager *dm = &adev->dm; 7483 7484 /* 7485 * Call only if mst_mgr was initialized before since it's not done 7486 * for all connector types. 7487 */ 7488 if (aconnector->mst_mgr.dev) 7489 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 7490 7491 if (aconnector->bl_idx != -1) { 7492 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 7493 dm->backlight_dev[aconnector->bl_idx] = NULL; 7494 } 7495 7496 if (aconnector->dc_em_sink) 7497 dc_sink_release(aconnector->dc_em_sink); 7498 aconnector->dc_em_sink = NULL; 7499 if (aconnector->dc_sink) 7500 dc_sink_release(aconnector->dc_sink); 7501 aconnector->dc_sink = NULL; 7502 7503 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 7504 drm_connector_unregister(connector); 7505 drm_connector_cleanup(connector); 7506 kfree(aconnector->dm_dp_aux.aux.name); 7507 7508 kfree(connector); 7509 } 7510 7511 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 7512 { 7513 struct dm_connector_state *state = 7514 to_dm_connector_state(connector->state); 7515 7516 if (connector->state) 7517 __drm_atomic_helper_connector_destroy_state(connector->state); 7518 7519 kfree(state); 7520 7521 state = kzalloc(sizeof(*state), GFP_KERNEL); 7522 7523 if (state) { 7524 state->scaling = RMX_OFF; 7525 state->underscan_enable = false; 7526 state->underscan_hborder = 0; 7527 state->underscan_vborder = 0; 7528 state->base.max_requested_bpc = 8; 7529 state->vcpi_slots = 0; 7530 state->pbn = 0; 7531 7532 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 7533 if (amdgpu_dm_abm_level <= 0) 7534 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7535 else 7536 state->abm_level = amdgpu_dm_abm_level; 7537 } 7538 7539 __drm_atomic_helper_connector_reset(connector, &state->base); 7540 } 7541 } 7542 7543 struct drm_connector_state * 7544 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 7545 { 7546 struct dm_connector_state *state = 7547 to_dm_connector_state(connector->state); 7548 7549 struct dm_connector_state *new_state = 7550 kmemdup(state, sizeof(*state), GFP_KERNEL); 7551 7552 if (!new_state) 7553 return NULL; 7554 7555 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 7556 7557 new_state->freesync_capable = state->freesync_capable; 7558 new_state->abm_level = state->abm_level; 7559 new_state->scaling = state->scaling; 7560 new_state->underscan_enable = state->underscan_enable; 7561 new_state->underscan_hborder = state->underscan_hborder; 7562 new_state->underscan_vborder = state->underscan_vborder; 7563 new_state->vcpi_slots = state->vcpi_slots; 7564 new_state->pbn = state->pbn; 7565 return &new_state->base; 7566 } 7567 7568 static int 7569 amdgpu_dm_connector_late_register(struct drm_connector *connector) 7570 { 7571 struct amdgpu_dm_connector *amdgpu_dm_connector = 7572 to_amdgpu_dm_connector(connector); 7573 int r; 7574 7575 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) { 7576 r = sysfs_create_group(&connector->kdev->kobj, 7577 &amdgpu_group); 7578 if (r) 7579 return r; 7580 } 7581 7582 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 7583 7584 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 7585 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 7586 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 7587 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 7588 if (r) 7589 return r; 7590 } 7591 7592 #if defined(CONFIG_DEBUG_FS) 7593 connector_debugfs_init(amdgpu_dm_connector); 7594 #endif 7595 7596 return 0; 7597 } 7598 7599 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 7600 { 7601 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7602 struct dc_link *dc_link = aconnector->dc_link; 7603 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 7604 const struct drm_edid *drm_edid; 7605 struct i2c_adapter *ddc; 7606 struct drm_device *dev = connector->dev; 7607 7608 if (dc_link && dc_link->aux_mode) 7609 ddc = &aconnector->dm_dp_aux.aux.ddc; 7610 else 7611 ddc = &aconnector->i2c->base; 7612 7613 drm_edid = drm_edid_read_ddc(connector, ddc); 7614 drm_edid_connector_update(connector, drm_edid); 7615 if (!drm_edid) { 7616 drm_err(dev, "No EDID found on connector: %s.\n", connector->name); 7617 return; 7618 } 7619 7620 aconnector->drm_edid = drm_edid; 7621 /* Update emulated (virtual) sink's EDID */ 7622 if (dc_em_sink && dc_link) { 7623 // FIXME: Get rid of drm_edid_raw() 7624 const struct edid *edid = drm_edid_raw(drm_edid); 7625 7626 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 7627 memmove(dc_em_sink->dc_edid.raw_edid, edid, 7628 (edid->extensions + 1) * EDID_LENGTH); 7629 dm_helpers_parse_edid_caps( 7630 dc_link, 7631 &dc_em_sink->dc_edid, 7632 &dc_em_sink->edid_caps); 7633 } 7634 } 7635 7636 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 7637 .reset = amdgpu_dm_connector_funcs_reset, 7638 .detect = amdgpu_dm_connector_detect, 7639 .fill_modes = drm_helper_probe_single_connector_modes, 7640 .destroy = amdgpu_dm_connector_destroy, 7641 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 7642 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 7643 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 7644 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 7645 .late_register = amdgpu_dm_connector_late_register, 7646 .early_unregister = amdgpu_dm_connector_unregister, 7647 .force = amdgpu_dm_connector_funcs_force 7648 }; 7649 7650 static int get_modes(struct drm_connector *connector) 7651 { 7652 return amdgpu_dm_connector_get_modes(connector); 7653 } 7654 7655 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 7656 { 7657 struct drm_connector *connector = &aconnector->base; 7658 struct dc_link *dc_link = aconnector->dc_link; 7659 struct dc_sink_init_data init_params = { 7660 .link = aconnector->dc_link, 7661 .sink_signal = SIGNAL_TYPE_VIRTUAL 7662 }; 7663 const struct drm_edid *drm_edid; 7664 const struct edid *edid; 7665 struct i2c_adapter *ddc; 7666 7667 if (dc_link && dc_link->aux_mode) 7668 ddc = &aconnector->dm_dp_aux.aux.ddc; 7669 else 7670 ddc = &aconnector->i2c->base; 7671 7672 drm_edid = drm_edid_read_ddc(connector, ddc); 7673 drm_edid_connector_update(connector, drm_edid); 7674 if (!drm_edid) { 7675 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name); 7676 return; 7677 } 7678 7679 if (connector->display_info.is_hdmi) 7680 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A; 7681 7682 aconnector->drm_edid = drm_edid; 7683 7684 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 7685 aconnector->dc_em_sink = dc_link_add_remote_sink( 7686 aconnector->dc_link, 7687 (uint8_t *)edid, 7688 (edid->extensions + 1) * EDID_LENGTH, 7689 &init_params); 7690 7691 if (aconnector->base.force == DRM_FORCE_ON) { 7692 aconnector->dc_sink = aconnector->dc_link->local_sink ? 7693 aconnector->dc_link->local_sink : 7694 aconnector->dc_em_sink; 7695 if (aconnector->dc_sink) 7696 dc_sink_retain(aconnector->dc_sink); 7697 } 7698 } 7699 7700 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 7701 { 7702 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 7703 7704 /* 7705 * In case of headless boot with force on for DP managed connector 7706 * Those settings have to be != 0 to get initial modeset 7707 */ 7708 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7709 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 7710 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 7711 } 7712 7713 create_eml_sink(aconnector); 7714 } 7715 7716 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 7717 struct dc_stream_state *stream) 7718 { 7719 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 7720 struct dc_plane_state *dc_plane_state = NULL; 7721 struct dc_state *dc_state = NULL; 7722 7723 if (!stream) 7724 goto cleanup; 7725 7726 dc_plane_state = dc_create_plane_state(dc); 7727 if (!dc_plane_state) 7728 goto cleanup; 7729 7730 dc_state = dc_state_create(dc, NULL); 7731 if (!dc_state) 7732 goto cleanup; 7733 7734 /* populate stream to plane */ 7735 dc_plane_state->src_rect.height = stream->src.height; 7736 dc_plane_state->src_rect.width = stream->src.width; 7737 dc_plane_state->dst_rect.height = stream->src.height; 7738 dc_plane_state->dst_rect.width = stream->src.width; 7739 dc_plane_state->clip_rect.height = stream->src.height; 7740 dc_plane_state->clip_rect.width = stream->src.width; 7741 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 7742 dc_plane_state->plane_size.surface_size.height = stream->src.height; 7743 dc_plane_state->plane_size.surface_size.width = stream->src.width; 7744 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 7745 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 7746 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 7747 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 7748 dc_plane_state->rotation = ROTATION_ANGLE_0; 7749 dc_plane_state->is_tiling_rotated = false; 7750 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 7751 7752 dc_result = dc_validate_stream(dc, stream); 7753 if (dc_result == DC_OK) 7754 dc_result = dc_validate_plane(dc, dc_plane_state); 7755 7756 if (dc_result == DC_OK) 7757 dc_result = dc_state_add_stream(dc, dc_state, stream); 7758 7759 if (dc_result == DC_OK && !dc_state_add_plane( 7760 dc, 7761 stream, 7762 dc_plane_state, 7763 dc_state)) 7764 dc_result = DC_FAIL_ATTACH_SURFACES; 7765 7766 if (dc_result == DC_OK) 7767 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY); 7768 7769 cleanup: 7770 if (dc_state) 7771 dc_state_release(dc_state); 7772 7773 if (dc_plane_state) 7774 dc_plane_state_release(dc_plane_state); 7775 7776 return dc_result; 7777 } 7778 7779 struct dc_stream_state * 7780 create_validate_stream_for_sink(struct drm_connector *connector, 7781 const struct drm_display_mode *drm_mode, 7782 const struct dm_connector_state *dm_state, 7783 const struct dc_stream_state *old_stream) 7784 { 7785 struct amdgpu_dm_connector *aconnector = NULL; 7786 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7787 struct dc_stream_state *stream; 7788 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 7789 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 7790 enum dc_status dc_result = DC_OK; 7791 uint8_t bpc_limit = 6; 7792 7793 if (!dm_state) 7794 return NULL; 7795 7796 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 7797 aconnector = to_amdgpu_dm_connector(connector); 7798 7799 if (aconnector && 7800 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A || 7801 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)) 7802 bpc_limit = 8; 7803 7804 do { 7805 drm_dbg_kms(connector->dev, "Trying with %d bpc\n", requested_bpc); 7806 stream = create_stream_for_sink(connector, drm_mode, 7807 dm_state, old_stream, 7808 requested_bpc); 7809 if (stream == NULL) { 7810 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n"); 7811 break; 7812 } 7813 7814 dc_result = dc_validate_stream(adev->dm.dc, stream); 7815 7816 if (!aconnector) /* writeback connector */ 7817 return stream; 7818 7819 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 7820 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 7821 7822 if (dc_result == DC_OK) 7823 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 7824 7825 if (dc_result != DC_OK) { 7826 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n", 7827 drm_mode->hdisplay, 7828 drm_mode->vdisplay, 7829 drm_mode->clock, 7830 dc_pixel_encoding_to_str(stream->timing.pixel_encoding), 7831 dc_color_depth_to_str(stream->timing.display_color_depth), 7832 dc_status_to_str(dc_result)); 7833 7834 dc_stream_release(stream); 7835 stream = NULL; 7836 requested_bpc -= 2; /* lower bpc to retry validation */ 7837 } 7838 7839 } while (stream == NULL && requested_bpc >= bpc_limit); 7840 7841 switch (dc_result) { 7842 /* 7843 * If we failed to validate DP bandwidth stream with the requested RGB color depth, 7844 * we try to fallback and configure in order: 7845 * YUV422 (8bpc, 6bpc) 7846 * YUV420 (8bpc, 6bpc) 7847 */ 7848 case DC_FAIL_ENC_VALIDATE: 7849 case DC_EXCEED_DONGLE_CAP: 7850 case DC_NO_DP_LINK_BANDWIDTH: 7851 /* recursively entered twice and already tried both YUV422 and YUV420 */ 7852 if (aconnector->force_yuv422_output && aconnector->force_yuv420_output) 7853 break; 7854 /* first failure; try YUV422 */ 7855 if (!aconnector->force_yuv422_output) { 7856 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV422\n", 7857 __func__, __LINE__, dc_result); 7858 aconnector->force_yuv422_output = true; 7859 /* recursively entered and YUV422 failed, try YUV420 */ 7860 } else if (!aconnector->force_yuv420_output) { 7861 drm_dbg_kms(connector->dev, "%s:%d Validation failed with %d, retrying w/ YUV420\n", 7862 __func__, __LINE__, dc_result); 7863 aconnector->force_yuv420_output = true; 7864 } 7865 stream = create_validate_stream_for_sink(connector, drm_mode, 7866 dm_state, old_stream); 7867 aconnector->force_yuv422_output = false; 7868 aconnector->force_yuv420_output = false; 7869 break; 7870 case DC_OK: 7871 break; 7872 default: 7873 drm_dbg_kms(connector->dev, "%s:%d Unhandled validation failure %d\n", 7874 __func__, __LINE__, dc_result); 7875 break; 7876 } 7877 7878 return stream; 7879 } 7880 7881 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 7882 const struct drm_display_mode *mode) 7883 { 7884 int result = MODE_ERROR; 7885 struct dc_sink *dc_sink; 7886 struct drm_display_mode *test_mode; 7887 /* TODO: Unhardcode stream count */ 7888 struct dc_stream_state *stream; 7889 /* we always have an amdgpu_dm_connector here since we got 7890 * here via the amdgpu_dm_connector_helper_funcs 7891 */ 7892 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7893 7894 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 7895 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 7896 return result; 7897 7898 /* 7899 * Only run this the first time mode_valid is called to initilialize 7900 * EDID mgmt 7901 */ 7902 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 7903 !aconnector->dc_em_sink) 7904 handle_edid_mgmt(aconnector); 7905 7906 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 7907 7908 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 7909 aconnector->base.force != DRM_FORCE_ON) { 7910 drm_err(connector->dev, "dc_sink is NULL!\n"); 7911 goto fail; 7912 } 7913 7914 test_mode = drm_mode_duplicate(connector->dev, mode); 7915 if (!test_mode) 7916 goto fail; 7917 7918 drm_mode_set_crtcinfo(test_mode, 0); 7919 7920 stream = create_validate_stream_for_sink(connector, test_mode, 7921 to_dm_connector_state(connector->state), 7922 NULL); 7923 drm_mode_destroy(connector->dev, test_mode); 7924 if (stream) { 7925 dc_stream_release(stream); 7926 result = MODE_OK; 7927 } 7928 7929 fail: 7930 /* TODO: error handling*/ 7931 return result; 7932 } 7933 7934 static int fill_hdr_info_packet(const struct drm_connector_state *state, 7935 struct dc_info_packet *out) 7936 { 7937 struct hdmi_drm_infoframe frame; 7938 unsigned char buf[30]; /* 26 + 4 */ 7939 ssize_t len; 7940 int ret, i; 7941 7942 memset(out, 0, sizeof(*out)); 7943 7944 if (!state->hdr_output_metadata) 7945 return 0; 7946 7947 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 7948 if (ret) 7949 return ret; 7950 7951 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 7952 if (len < 0) 7953 return (int)len; 7954 7955 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 7956 if (len != 30) 7957 return -EINVAL; 7958 7959 /* Prepare the infopacket for DC. */ 7960 switch (state->connector->connector_type) { 7961 case DRM_MODE_CONNECTOR_HDMIA: 7962 out->hb0 = 0x87; /* type */ 7963 out->hb1 = 0x01; /* version */ 7964 out->hb2 = 0x1A; /* length */ 7965 out->sb[0] = buf[3]; /* checksum */ 7966 i = 1; 7967 break; 7968 7969 case DRM_MODE_CONNECTOR_DisplayPort: 7970 case DRM_MODE_CONNECTOR_eDP: 7971 out->hb0 = 0x00; /* sdp id, zero */ 7972 out->hb1 = 0x87; /* type */ 7973 out->hb2 = 0x1D; /* payload len - 1 */ 7974 out->hb3 = (0x13 << 2); /* sdp version */ 7975 out->sb[0] = 0x01; /* version */ 7976 out->sb[1] = 0x1A; /* length */ 7977 i = 2; 7978 break; 7979 7980 default: 7981 return -EINVAL; 7982 } 7983 7984 memcpy(&out->sb[i], &buf[4], 26); 7985 out->valid = true; 7986 7987 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 7988 sizeof(out->sb), false); 7989 7990 return 0; 7991 } 7992 7993 static int 7994 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 7995 struct drm_atomic_state *state) 7996 { 7997 struct drm_connector_state *new_con_state = 7998 drm_atomic_get_new_connector_state(state, conn); 7999 struct drm_connector_state *old_con_state = 8000 drm_atomic_get_old_connector_state(state, conn); 8001 struct drm_crtc *crtc = new_con_state->crtc; 8002 struct drm_crtc_state *new_crtc_state; 8003 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 8004 int ret; 8005 8006 if (WARN_ON(unlikely(!old_con_state || !new_con_state))) 8007 return -EINVAL; 8008 8009 trace_amdgpu_dm_connector_atomic_check(new_con_state); 8010 8011 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 8012 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 8013 if (ret < 0) 8014 return ret; 8015 } 8016 8017 if (!crtc) 8018 return 0; 8019 8020 if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) { 8021 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8022 if (IS_ERR(new_crtc_state)) 8023 return PTR_ERR(new_crtc_state); 8024 8025 new_crtc_state->mode_changed = true; 8026 } 8027 8028 if (new_con_state->colorspace != old_con_state->colorspace) { 8029 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8030 if (IS_ERR(new_crtc_state)) 8031 return PTR_ERR(new_crtc_state); 8032 8033 new_crtc_state->mode_changed = true; 8034 } 8035 8036 if (new_con_state->content_type != old_con_state->content_type) { 8037 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8038 if (IS_ERR(new_crtc_state)) 8039 return PTR_ERR(new_crtc_state); 8040 8041 new_crtc_state->mode_changed = true; 8042 } 8043 8044 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 8045 struct dc_info_packet hdr_infopacket; 8046 8047 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 8048 if (ret) 8049 return ret; 8050 8051 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 8052 if (IS_ERR(new_crtc_state)) 8053 return PTR_ERR(new_crtc_state); 8054 8055 /* 8056 * DC considers the stream backends changed if the 8057 * static metadata changes. Forcing the modeset also 8058 * gives a simple way for userspace to switch from 8059 * 8bpc to 10bpc when setting the metadata to enter 8060 * or exit HDR. 8061 * 8062 * Changing the static metadata after it's been 8063 * set is permissible, however. So only force a 8064 * modeset if we're entering or exiting HDR. 8065 */ 8066 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 8067 !old_con_state->hdr_output_metadata || 8068 !new_con_state->hdr_output_metadata; 8069 } 8070 8071 return 0; 8072 } 8073 8074 static const struct drm_connector_helper_funcs 8075 amdgpu_dm_connector_helper_funcs = { 8076 /* 8077 * If hotplugging a second bigger display in FB Con mode, bigger resolution 8078 * modes will be filtered by drm_mode_validate_size(), and those modes 8079 * are missing after user start lightdm. So we need to renew modes list. 8080 * in get_modes call back, not just return the modes count 8081 */ 8082 .get_modes = get_modes, 8083 .mode_valid = amdgpu_dm_connector_mode_valid, 8084 .atomic_check = amdgpu_dm_connector_atomic_check, 8085 }; 8086 8087 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 8088 { 8089 8090 } 8091 8092 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 8093 { 8094 switch (display_color_depth) { 8095 case COLOR_DEPTH_666: 8096 return 6; 8097 case COLOR_DEPTH_888: 8098 return 8; 8099 case COLOR_DEPTH_101010: 8100 return 10; 8101 case COLOR_DEPTH_121212: 8102 return 12; 8103 case COLOR_DEPTH_141414: 8104 return 14; 8105 case COLOR_DEPTH_161616: 8106 return 16; 8107 default: 8108 break; 8109 } 8110 return 0; 8111 } 8112 8113 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 8114 struct drm_crtc_state *crtc_state, 8115 struct drm_connector_state *conn_state) 8116 { 8117 struct drm_atomic_state *state = crtc_state->state; 8118 struct drm_connector *connector = conn_state->connector; 8119 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8120 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 8121 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 8122 struct drm_dp_mst_topology_mgr *mst_mgr; 8123 struct drm_dp_mst_port *mst_port; 8124 struct drm_dp_mst_topology_state *mst_state; 8125 enum dc_color_depth color_depth; 8126 int clock, bpp = 0; 8127 bool is_y420 = false; 8128 8129 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) || 8130 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) { 8131 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8132 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8133 enum drm_mode_status result; 8134 8135 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode); 8136 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) { 8137 drm_dbg_driver(encoder->dev, 8138 "mode %dx%d@%dHz is not native, enabling scaling\n", 8139 adjusted_mode->hdisplay, adjusted_mode->vdisplay, 8140 drm_mode_vrefresh(adjusted_mode)); 8141 dm_new_connector_state->scaling = RMX_FULL; 8142 } 8143 return 0; 8144 } 8145 8146 if (!aconnector->mst_output_port) 8147 return 0; 8148 8149 mst_port = aconnector->mst_output_port; 8150 mst_mgr = &aconnector->mst_root->mst_mgr; 8151 8152 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 8153 return 0; 8154 8155 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 8156 if (IS_ERR(mst_state)) 8157 return PTR_ERR(mst_state); 8158 8159 mst_state->pbn_div.full = dm_mst_get_pbn_divider(aconnector->mst_root->dc_link); 8160 8161 if (!state->duplicated) { 8162 int max_bpc = conn_state->max_requested_bpc; 8163 8164 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 8165 aconnector->force_yuv420_output; 8166 color_depth = convert_color_depth_from_display_info(connector, 8167 is_y420, 8168 max_bpc); 8169 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 8170 clock = adjusted_mode->clock; 8171 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 8172 } 8173 8174 dm_new_connector_state->vcpi_slots = 8175 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 8176 dm_new_connector_state->pbn); 8177 if (dm_new_connector_state->vcpi_slots < 0) { 8178 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 8179 return dm_new_connector_state->vcpi_slots; 8180 } 8181 return 0; 8182 } 8183 8184 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 8185 .disable = dm_encoder_helper_disable, 8186 .atomic_check = dm_encoder_helper_atomic_check 8187 }; 8188 8189 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 8190 struct dc_state *dc_state, 8191 struct dsc_mst_fairness_vars *vars) 8192 { 8193 struct dc_stream_state *stream = NULL; 8194 struct drm_connector *connector; 8195 struct drm_connector_state *new_con_state; 8196 struct amdgpu_dm_connector *aconnector; 8197 struct dm_connector_state *dm_conn_state; 8198 int i, j, ret; 8199 int vcpi, pbn_div, pbn = 0, slot_num = 0; 8200 8201 for_each_new_connector_in_state(state, connector, new_con_state, i) { 8202 8203 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 8204 continue; 8205 8206 aconnector = to_amdgpu_dm_connector(connector); 8207 8208 if (!aconnector->mst_output_port) 8209 continue; 8210 8211 if (!new_con_state || !new_con_state->crtc) 8212 continue; 8213 8214 dm_conn_state = to_dm_connector_state(new_con_state); 8215 8216 for (j = 0; j < dc_state->stream_count; j++) { 8217 stream = dc_state->streams[j]; 8218 if (!stream) 8219 continue; 8220 8221 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 8222 break; 8223 8224 stream = NULL; 8225 } 8226 8227 if (!stream) 8228 continue; 8229 8230 pbn_div = dm_mst_get_pbn_divider(stream->link); 8231 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 8232 for (j = 0; j < dc_state->stream_count; j++) { 8233 if (vars[j].aconnector == aconnector) { 8234 pbn = vars[j].pbn; 8235 break; 8236 } 8237 } 8238 8239 if (j == dc_state->stream_count || pbn_div == 0) 8240 continue; 8241 8242 slot_num = DIV_ROUND_UP(pbn, pbn_div); 8243 8244 if (stream->timing.flags.DSC != 1) { 8245 dm_conn_state->pbn = pbn; 8246 dm_conn_state->vcpi_slots = slot_num; 8247 8248 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 8249 dm_conn_state->pbn, false); 8250 if (ret < 0) 8251 return ret; 8252 8253 continue; 8254 } 8255 8256 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 8257 if (vcpi < 0) 8258 return vcpi; 8259 8260 dm_conn_state->pbn = pbn; 8261 dm_conn_state->vcpi_slots = vcpi; 8262 } 8263 return 0; 8264 } 8265 8266 static int to_drm_connector_type(enum signal_type st) 8267 { 8268 switch (st) { 8269 case SIGNAL_TYPE_HDMI_TYPE_A: 8270 return DRM_MODE_CONNECTOR_HDMIA; 8271 case SIGNAL_TYPE_EDP: 8272 return DRM_MODE_CONNECTOR_eDP; 8273 case SIGNAL_TYPE_LVDS: 8274 return DRM_MODE_CONNECTOR_LVDS; 8275 case SIGNAL_TYPE_RGB: 8276 return DRM_MODE_CONNECTOR_VGA; 8277 case SIGNAL_TYPE_DISPLAY_PORT: 8278 case SIGNAL_TYPE_DISPLAY_PORT_MST: 8279 return DRM_MODE_CONNECTOR_DisplayPort; 8280 case SIGNAL_TYPE_DVI_DUAL_LINK: 8281 case SIGNAL_TYPE_DVI_SINGLE_LINK: 8282 return DRM_MODE_CONNECTOR_DVID; 8283 case SIGNAL_TYPE_VIRTUAL: 8284 return DRM_MODE_CONNECTOR_VIRTUAL; 8285 8286 default: 8287 return DRM_MODE_CONNECTOR_Unknown; 8288 } 8289 } 8290 8291 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 8292 { 8293 struct drm_encoder *encoder; 8294 8295 /* There is only one encoder per connector */ 8296 drm_connector_for_each_possible_encoder(connector, encoder) 8297 return encoder; 8298 8299 return NULL; 8300 } 8301 8302 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 8303 { 8304 struct drm_encoder *encoder; 8305 struct amdgpu_encoder *amdgpu_encoder; 8306 8307 encoder = amdgpu_dm_connector_to_encoder(connector); 8308 8309 if (encoder == NULL) 8310 return; 8311 8312 amdgpu_encoder = to_amdgpu_encoder(encoder); 8313 8314 amdgpu_encoder->native_mode.clock = 0; 8315 8316 if (!list_empty(&connector->probed_modes)) { 8317 struct drm_display_mode *preferred_mode = NULL; 8318 8319 list_for_each_entry(preferred_mode, 8320 &connector->probed_modes, 8321 head) { 8322 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 8323 amdgpu_encoder->native_mode = *preferred_mode; 8324 8325 break; 8326 } 8327 8328 } 8329 } 8330 8331 static struct drm_display_mode * 8332 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 8333 char *name, 8334 int hdisplay, int vdisplay) 8335 { 8336 struct drm_device *dev = encoder->dev; 8337 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8338 struct drm_display_mode *mode = NULL; 8339 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8340 8341 mode = drm_mode_duplicate(dev, native_mode); 8342 8343 if (mode == NULL) 8344 return NULL; 8345 8346 mode->hdisplay = hdisplay; 8347 mode->vdisplay = vdisplay; 8348 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8349 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 8350 8351 return mode; 8352 8353 } 8354 8355 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 8356 struct drm_connector *connector) 8357 { 8358 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8359 struct drm_display_mode *mode = NULL; 8360 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8361 struct amdgpu_dm_connector *amdgpu_dm_connector = 8362 to_amdgpu_dm_connector(connector); 8363 int i; 8364 int n; 8365 struct mode_size { 8366 char name[DRM_DISPLAY_MODE_LEN]; 8367 int w; 8368 int h; 8369 } common_modes[] = { 8370 { "640x480", 640, 480}, 8371 { "800x600", 800, 600}, 8372 { "1024x768", 1024, 768}, 8373 { "1280x720", 1280, 720}, 8374 { "1280x800", 1280, 800}, 8375 {"1280x1024", 1280, 1024}, 8376 { "1440x900", 1440, 900}, 8377 {"1680x1050", 1680, 1050}, 8378 {"1600x1200", 1600, 1200}, 8379 {"1920x1080", 1920, 1080}, 8380 {"1920x1200", 1920, 1200} 8381 }; 8382 8383 if ((connector->connector_type != DRM_MODE_CONNECTOR_eDP) && 8384 (connector->connector_type != DRM_MODE_CONNECTOR_LVDS)) 8385 return; 8386 8387 n = ARRAY_SIZE(common_modes); 8388 8389 for (i = 0; i < n; i++) { 8390 struct drm_display_mode *curmode = NULL; 8391 bool mode_existed = false; 8392 8393 if (common_modes[i].w > native_mode->hdisplay || 8394 common_modes[i].h > native_mode->vdisplay || 8395 (common_modes[i].w == native_mode->hdisplay && 8396 common_modes[i].h == native_mode->vdisplay)) 8397 continue; 8398 8399 list_for_each_entry(curmode, &connector->probed_modes, head) { 8400 if (common_modes[i].w == curmode->hdisplay && 8401 common_modes[i].h == curmode->vdisplay) { 8402 mode_existed = true; 8403 break; 8404 } 8405 } 8406 8407 if (mode_existed) 8408 continue; 8409 8410 mode = amdgpu_dm_create_common_mode(encoder, 8411 common_modes[i].name, common_modes[i].w, 8412 common_modes[i].h); 8413 if (!mode) 8414 continue; 8415 8416 drm_mode_probed_add(connector, mode); 8417 amdgpu_dm_connector->num_modes++; 8418 } 8419 } 8420 8421 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 8422 { 8423 struct drm_encoder *encoder; 8424 struct amdgpu_encoder *amdgpu_encoder; 8425 const struct drm_display_mode *native_mode; 8426 8427 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 8428 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 8429 return; 8430 8431 mutex_lock(&connector->dev->mode_config.mutex); 8432 amdgpu_dm_connector_get_modes(connector); 8433 mutex_unlock(&connector->dev->mode_config.mutex); 8434 8435 encoder = amdgpu_dm_connector_to_encoder(connector); 8436 if (!encoder) 8437 return; 8438 8439 amdgpu_encoder = to_amdgpu_encoder(encoder); 8440 8441 native_mode = &amdgpu_encoder->native_mode; 8442 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 8443 return; 8444 8445 drm_connector_set_panel_orientation_with_quirk(connector, 8446 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 8447 native_mode->hdisplay, 8448 native_mode->vdisplay); 8449 } 8450 8451 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 8452 const struct drm_edid *drm_edid) 8453 { 8454 struct amdgpu_dm_connector *amdgpu_dm_connector = 8455 to_amdgpu_dm_connector(connector); 8456 8457 if (drm_edid) { 8458 /* empty probed_modes */ 8459 INIT_LIST_HEAD(&connector->probed_modes); 8460 amdgpu_dm_connector->num_modes = 8461 drm_edid_connector_add_modes(connector); 8462 8463 /* sorting the probed modes before calling function 8464 * amdgpu_dm_get_native_mode() since EDID can have 8465 * more than one preferred mode. The modes that are 8466 * later in the probed mode list could be of higher 8467 * and preferred resolution. For example, 3840x2160 8468 * resolution in base EDID preferred timing and 4096x2160 8469 * preferred resolution in DID extension block later. 8470 */ 8471 drm_mode_sort(&connector->probed_modes); 8472 amdgpu_dm_get_native_mode(connector); 8473 8474 /* Freesync capabilities are reset by calling 8475 * drm_edid_connector_add_modes() and need to be 8476 * restored here. 8477 */ 8478 amdgpu_dm_update_freesync_caps(connector, drm_edid); 8479 } else { 8480 amdgpu_dm_connector->num_modes = 0; 8481 } 8482 } 8483 8484 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 8485 struct drm_display_mode *mode) 8486 { 8487 struct drm_display_mode *m; 8488 8489 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 8490 if (drm_mode_equal(m, mode)) 8491 return true; 8492 } 8493 8494 return false; 8495 } 8496 8497 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 8498 { 8499 const struct drm_display_mode *m; 8500 struct drm_display_mode *new_mode; 8501 uint i; 8502 u32 new_modes_count = 0; 8503 8504 /* Standard FPS values 8505 * 8506 * 23.976 - TV/NTSC 8507 * 24 - Cinema 8508 * 25 - TV/PAL 8509 * 29.97 - TV/NTSC 8510 * 30 - TV/NTSC 8511 * 48 - Cinema HFR 8512 * 50 - TV/PAL 8513 * 60 - Commonly used 8514 * 48,72,96,120 - Multiples of 24 8515 */ 8516 static const u32 common_rates[] = { 8517 23976, 24000, 25000, 29970, 30000, 8518 48000, 50000, 60000, 72000, 96000, 120000 8519 }; 8520 8521 /* 8522 * Find mode with highest refresh rate with the same resolution 8523 * as the preferred mode. Some monitors report a preferred mode 8524 * with lower resolution than the highest refresh rate supported. 8525 */ 8526 8527 m = get_highest_refresh_rate_mode(aconnector, true); 8528 if (!m) 8529 return 0; 8530 8531 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 8532 u64 target_vtotal, target_vtotal_diff; 8533 u64 num, den; 8534 8535 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 8536 continue; 8537 8538 if (common_rates[i] < aconnector->min_vfreq * 1000 || 8539 common_rates[i] > aconnector->max_vfreq * 1000) 8540 continue; 8541 8542 num = (unsigned long long)m->clock * 1000 * 1000; 8543 den = common_rates[i] * (unsigned long long)m->htotal; 8544 target_vtotal = div_u64(num, den); 8545 target_vtotal_diff = target_vtotal - m->vtotal; 8546 8547 /* Check for illegal modes */ 8548 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 8549 m->vsync_end + target_vtotal_diff < m->vsync_start || 8550 m->vtotal + target_vtotal_diff < m->vsync_end) 8551 continue; 8552 8553 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 8554 if (!new_mode) 8555 goto out; 8556 8557 new_mode->vtotal += (u16)target_vtotal_diff; 8558 new_mode->vsync_start += (u16)target_vtotal_diff; 8559 new_mode->vsync_end += (u16)target_vtotal_diff; 8560 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8561 new_mode->type |= DRM_MODE_TYPE_DRIVER; 8562 8563 if (!is_duplicate_mode(aconnector, new_mode)) { 8564 drm_mode_probed_add(&aconnector->base, new_mode); 8565 new_modes_count += 1; 8566 } else 8567 drm_mode_destroy(aconnector->base.dev, new_mode); 8568 } 8569 out: 8570 return new_modes_count; 8571 } 8572 8573 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 8574 const struct drm_edid *drm_edid) 8575 { 8576 struct amdgpu_dm_connector *amdgpu_dm_connector = 8577 to_amdgpu_dm_connector(connector); 8578 8579 if (!(amdgpu_freesync_vid_mode && drm_edid)) 8580 return; 8581 8582 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 8583 amdgpu_dm_connector->num_modes += 8584 add_fs_modes(amdgpu_dm_connector); 8585 } 8586 8587 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 8588 { 8589 struct amdgpu_dm_connector *amdgpu_dm_connector = 8590 to_amdgpu_dm_connector(connector); 8591 struct drm_encoder *encoder; 8592 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid; 8593 struct dc_link_settings *verified_link_cap = 8594 &amdgpu_dm_connector->dc_link->verified_link_cap; 8595 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 8596 8597 encoder = amdgpu_dm_connector_to_encoder(connector); 8598 8599 if (!drm_edid) { 8600 amdgpu_dm_connector->num_modes = 8601 drm_add_modes_noedid(connector, 640, 480); 8602 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 8603 amdgpu_dm_connector->num_modes += 8604 drm_add_modes_noedid(connector, 1920, 1080); 8605 } else { 8606 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid); 8607 if (encoder) 8608 amdgpu_dm_connector_add_common_modes(encoder, connector); 8609 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid); 8610 } 8611 amdgpu_dm_fbc_init(connector); 8612 8613 return amdgpu_dm_connector->num_modes; 8614 } 8615 8616 static const u32 supported_colorspaces = 8617 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 8618 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 8619 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 8620 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 8621 8622 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 8623 struct amdgpu_dm_connector *aconnector, 8624 int connector_type, 8625 struct dc_link *link, 8626 int link_index) 8627 { 8628 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 8629 8630 /* 8631 * Some of the properties below require access to state, like bpc. 8632 * Allocate some default initial connector state with our reset helper. 8633 */ 8634 if (aconnector->base.funcs->reset) 8635 aconnector->base.funcs->reset(&aconnector->base); 8636 8637 aconnector->connector_id = link_index; 8638 aconnector->bl_idx = -1; 8639 aconnector->dc_link = link; 8640 aconnector->base.interlace_allowed = false; 8641 aconnector->base.doublescan_allowed = false; 8642 aconnector->base.stereo_allowed = false; 8643 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 8644 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 8645 aconnector->audio_inst = -1; 8646 aconnector->pack_sdp_v1_3 = false; 8647 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 8648 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 8649 mutex_init(&aconnector->hpd_lock); 8650 mutex_init(&aconnector->handle_mst_msg_ready); 8651 8652 /* 8653 * configure support HPD hot plug connector_>polled default value is 0 8654 * which means HPD hot plug not supported 8655 */ 8656 switch (connector_type) { 8657 case DRM_MODE_CONNECTOR_HDMIA: 8658 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8659 aconnector->base.ycbcr_420_allowed = 8660 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 8661 break; 8662 case DRM_MODE_CONNECTOR_DisplayPort: 8663 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8664 link->link_enc = link_enc_cfg_get_link_enc(link); 8665 ASSERT(link->link_enc); 8666 if (link->link_enc) 8667 aconnector->base.ycbcr_420_allowed = 8668 link->link_enc->features.dp_ycbcr420_supported ? true : false; 8669 break; 8670 case DRM_MODE_CONNECTOR_DVID: 8671 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8672 break; 8673 default: 8674 break; 8675 } 8676 8677 drm_object_attach_property(&aconnector->base.base, 8678 dm->ddev->mode_config.scaling_mode_property, 8679 DRM_MODE_SCALE_NONE); 8680 8681 if (connector_type == DRM_MODE_CONNECTOR_HDMIA 8682 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root)) 8683 drm_connector_attach_broadcast_rgb_property(&aconnector->base); 8684 8685 drm_object_attach_property(&aconnector->base.base, 8686 adev->mode_info.underscan_property, 8687 UNDERSCAN_OFF); 8688 drm_object_attach_property(&aconnector->base.base, 8689 adev->mode_info.underscan_hborder_property, 8690 0); 8691 drm_object_attach_property(&aconnector->base.base, 8692 adev->mode_info.underscan_vborder_property, 8693 0); 8694 8695 if (!aconnector->mst_root) 8696 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 8697 8698 aconnector->base.state->max_bpc = 16; 8699 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 8700 8701 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8702 /* Content Type is currently only implemented for HDMI. */ 8703 drm_connector_attach_content_type_property(&aconnector->base); 8704 } 8705 8706 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8707 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 8708 drm_connector_attach_colorspace_property(&aconnector->base); 8709 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 8710 connector_type == DRM_MODE_CONNECTOR_eDP) { 8711 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 8712 drm_connector_attach_colorspace_property(&aconnector->base); 8713 } 8714 8715 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8716 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 8717 connector_type == DRM_MODE_CONNECTOR_eDP) { 8718 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 8719 8720 if (!aconnector->mst_root) 8721 drm_connector_attach_vrr_capable_property(&aconnector->base); 8722 8723 if (adev->dm.hdcp_workqueue) 8724 drm_connector_attach_content_protection_property(&aconnector->base, true); 8725 } 8726 8727 if (connector_type == DRM_MODE_CONNECTOR_eDP) { 8728 struct drm_privacy_screen *privacy_screen; 8729 8730 privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL); 8731 if (!IS_ERR(privacy_screen)) { 8732 drm_connector_attach_privacy_screen_provider(&aconnector->base, 8733 privacy_screen); 8734 } else if (PTR_ERR(privacy_screen) != -ENODEV) { 8735 drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n"); 8736 } 8737 } 8738 } 8739 8740 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 8741 struct i2c_msg *msgs, int num) 8742 { 8743 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 8744 struct ddc_service *ddc_service = i2c->ddc_service; 8745 struct i2c_command cmd; 8746 int i; 8747 int result = -EIO; 8748 8749 if (!ddc_service->ddc_pin) 8750 return result; 8751 8752 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 8753 8754 if (!cmd.payloads) 8755 return result; 8756 8757 cmd.number_of_payloads = num; 8758 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 8759 cmd.speed = 100; 8760 8761 for (i = 0; i < num; i++) { 8762 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 8763 cmd.payloads[i].address = msgs[i].addr; 8764 cmd.payloads[i].length = msgs[i].len; 8765 cmd.payloads[i].data = msgs[i].buf; 8766 } 8767 8768 if (i2c->oem) { 8769 if (dc_submit_i2c_oem( 8770 ddc_service->ctx->dc, 8771 &cmd)) 8772 result = num; 8773 } else { 8774 if (dc_submit_i2c( 8775 ddc_service->ctx->dc, 8776 ddc_service->link->link_index, 8777 &cmd)) 8778 result = num; 8779 } 8780 8781 kfree(cmd.payloads); 8782 return result; 8783 } 8784 8785 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 8786 { 8787 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 8788 } 8789 8790 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 8791 .master_xfer = amdgpu_dm_i2c_xfer, 8792 .functionality = amdgpu_dm_i2c_func, 8793 }; 8794 8795 static struct amdgpu_i2c_adapter * 8796 create_i2c(struct ddc_service *ddc_service, bool oem) 8797 { 8798 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 8799 struct amdgpu_i2c_adapter *i2c; 8800 8801 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 8802 if (!i2c) 8803 return NULL; 8804 i2c->base.owner = THIS_MODULE; 8805 i2c->base.dev.parent = &adev->pdev->dev; 8806 i2c->base.algo = &amdgpu_dm_i2c_algo; 8807 if (oem) 8808 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus"); 8809 else 8810 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", 8811 ddc_service->link->link_index); 8812 i2c_set_adapdata(&i2c->base, i2c); 8813 i2c->ddc_service = ddc_service; 8814 i2c->oem = oem; 8815 8816 return i2c; 8817 } 8818 8819 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector) 8820 { 8821 struct cec_connector_info conn_info; 8822 struct drm_device *ddev = aconnector->base.dev; 8823 struct device *hdmi_dev = ddev->dev; 8824 8825 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) { 8826 drm_info(ddev, "HDMI-CEC feature masked\n"); 8827 return -EINVAL; 8828 } 8829 8830 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base); 8831 aconnector->notifier = 8832 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info); 8833 if (!aconnector->notifier) { 8834 drm_err(ddev, "Failed to create cec notifier\n"); 8835 return -ENOMEM; 8836 } 8837 8838 return 0; 8839 } 8840 8841 /* 8842 * Note: this function assumes that dc_link_detect() was called for the 8843 * dc_link which will be represented by this aconnector. 8844 */ 8845 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 8846 struct amdgpu_dm_connector *aconnector, 8847 u32 link_index, 8848 struct amdgpu_encoder *aencoder) 8849 { 8850 int res = 0; 8851 int connector_type; 8852 struct dc *dc = dm->dc; 8853 struct dc_link *link = dc_get_link_at_index(dc, link_index); 8854 struct amdgpu_i2c_adapter *i2c; 8855 8856 /* Not needed for writeback connector */ 8857 link->priv = aconnector; 8858 8859 8860 i2c = create_i2c(link->ddc, false); 8861 if (!i2c) { 8862 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n"); 8863 return -ENOMEM; 8864 } 8865 8866 aconnector->i2c = i2c; 8867 res = devm_i2c_add_adapter(dm->adev->dev, &i2c->base); 8868 8869 if (res) { 8870 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index); 8871 goto out_free; 8872 } 8873 8874 connector_type = to_drm_connector_type(link->connector_signal); 8875 8876 res = drm_connector_init_with_ddc( 8877 dm->ddev, 8878 &aconnector->base, 8879 &amdgpu_dm_connector_funcs, 8880 connector_type, 8881 &i2c->base); 8882 8883 if (res) { 8884 drm_err(adev_to_drm(dm->adev), "connector_init failed\n"); 8885 aconnector->connector_id = -1; 8886 goto out_free; 8887 } 8888 8889 drm_connector_helper_add( 8890 &aconnector->base, 8891 &amdgpu_dm_connector_helper_funcs); 8892 8893 amdgpu_dm_connector_init_helper( 8894 dm, 8895 aconnector, 8896 connector_type, 8897 link, 8898 link_index); 8899 8900 drm_connector_attach_encoder( 8901 &aconnector->base, &aencoder->base); 8902 8903 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8904 connector_type == DRM_MODE_CONNECTOR_HDMIB) 8905 amdgpu_dm_initialize_hdmi_connector(aconnector); 8906 8907 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 8908 || connector_type == DRM_MODE_CONNECTOR_eDP) 8909 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 8910 8911 out_free: 8912 if (res) { 8913 kfree(i2c); 8914 aconnector->i2c = NULL; 8915 } 8916 return res; 8917 } 8918 8919 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 8920 { 8921 switch (adev->mode_info.num_crtc) { 8922 case 1: 8923 return 0x1; 8924 case 2: 8925 return 0x3; 8926 case 3: 8927 return 0x7; 8928 case 4: 8929 return 0xf; 8930 case 5: 8931 return 0x1f; 8932 case 6: 8933 default: 8934 return 0x3f; 8935 } 8936 } 8937 8938 static int amdgpu_dm_encoder_init(struct drm_device *dev, 8939 struct amdgpu_encoder *aencoder, 8940 uint32_t link_index) 8941 { 8942 struct amdgpu_device *adev = drm_to_adev(dev); 8943 8944 int res = drm_encoder_init(dev, 8945 &aencoder->base, 8946 &amdgpu_dm_encoder_funcs, 8947 DRM_MODE_ENCODER_TMDS, 8948 NULL); 8949 8950 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 8951 8952 if (!res) 8953 aencoder->encoder_id = link_index; 8954 else 8955 aencoder->encoder_id = -1; 8956 8957 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 8958 8959 return res; 8960 } 8961 8962 static void manage_dm_interrupts(struct amdgpu_device *adev, 8963 struct amdgpu_crtc *acrtc, 8964 struct dm_crtc_state *acrtc_state) 8965 { /* 8966 * We cannot be sure that the frontend index maps to the same 8967 * backend index - some even map to more than one. 8968 * So we have to go through the CRTC to find the right IRQ. 8969 */ 8970 int irq_type = amdgpu_display_crtc_idx_to_irq_type( 8971 adev, 8972 acrtc->crtc_id); 8973 struct drm_device *dev = adev_to_drm(adev); 8974 8975 struct drm_vblank_crtc_config config = {0}; 8976 struct dc_crtc_timing *timing; 8977 int offdelay; 8978 8979 if (acrtc_state) { 8980 timing = &acrtc_state->stream->timing; 8981 8982 /* 8983 * Depending on when the HW latching event of double-buffered 8984 * registers happen relative to the PSR SDP deadline, and how 8985 * bad the Panel clock has drifted since the last ALPM off 8986 * event, there can be up to 3 frames of delay between sending 8987 * the PSR exit cmd to DMUB fw, and when the panel starts 8988 * displaying live frames. 8989 * 8990 * We can set: 8991 * 8992 * 20/100 * offdelay_ms = 3_frames_ms 8993 * => offdelay_ms = 5 * 3_frames_ms 8994 * 8995 * This ensures that `3_frames_ms` will only be experienced as a 8996 * 20% delay on top how long the display has been static, and 8997 * thus make the delay less perceivable. 8998 */ 8999 if (acrtc_state->stream->link->psr_settings.psr_version < 9000 DC_PSR_VERSION_UNSUPPORTED) { 9001 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 * 9002 timing->v_total * 9003 timing->h_total, 9004 timing->pix_clk_100hz); 9005 config.offdelay_ms = offdelay ?: 30; 9006 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) < 9007 IP_VERSION(3, 5, 0) || 9008 !(adev->flags & AMD_IS_APU)) { 9009 /* 9010 * Older HW and DGPU have issues with instant off; 9011 * use a 2 frame offdelay. 9012 */ 9013 offdelay = DIV64_U64_ROUND_UP((u64)20 * 9014 timing->v_total * 9015 timing->h_total, 9016 timing->pix_clk_100hz); 9017 9018 config.offdelay_ms = offdelay ?: 30; 9019 } else { 9020 /* offdelay_ms = 0 will never disable vblank */ 9021 config.offdelay_ms = 1; 9022 config.disable_immediate = true; 9023 } 9024 9025 drm_crtc_vblank_on_config(&acrtc->base, 9026 &config); 9027 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_get.*/ 9028 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 9029 case IP_VERSION(3, 0, 0): 9030 case IP_VERSION(3, 0, 2): 9031 case IP_VERSION(3, 0, 3): 9032 case IP_VERSION(3, 2, 0): 9033 if (amdgpu_irq_get(adev, &adev->pageflip_irq, irq_type)) 9034 drm_err(dev, "DM_IRQ: Cannot get pageflip irq!\n"); 9035 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 9036 if (amdgpu_irq_get(adev, &adev->vline0_irq, irq_type)) 9037 drm_err(dev, "DM_IRQ: Cannot get vline0 irq!\n"); 9038 #endif 9039 } 9040 9041 } else { 9042 /* Allow RX6xxx, RX7700, RX7800 GPUs to call amdgpu_irq_put.*/ 9043 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 9044 case IP_VERSION(3, 0, 0): 9045 case IP_VERSION(3, 0, 2): 9046 case IP_VERSION(3, 0, 3): 9047 case IP_VERSION(3, 2, 0): 9048 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 9049 if (amdgpu_irq_put(adev, &adev->vline0_irq, irq_type)) 9050 drm_err(dev, "DM_IRQ: Cannot put vline0 irq!\n"); 9051 #endif 9052 if (amdgpu_irq_put(adev, &adev->pageflip_irq, irq_type)) 9053 drm_err(dev, "DM_IRQ: Cannot put pageflip irq!\n"); 9054 } 9055 9056 drm_crtc_vblank_off(&acrtc->base); 9057 } 9058 } 9059 9060 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 9061 struct amdgpu_crtc *acrtc) 9062 { 9063 int irq_type = 9064 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 9065 9066 /** 9067 * This reads the current state for the IRQ and force reapplies 9068 * the setting to hardware. 9069 */ 9070 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 9071 } 9072 9073 static bool 9074 is_scaling_state_different(const struct dm_connector_state *dm_state, 9075 const struct dm_connector_state *old_dm_state) 9076 { 9077 if (dm_state->scaling != old_dm_state->scaling) 9078 return true; 9079 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 9080 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 9081 return true; 9082 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 9083 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 9084 return true; 9085 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 9086 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 9087 return true; 9088 return false; 9089 } 9090 9091 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 9092 struct drm_crtc_state *old_crtc_state, 9093 struct drm_connector_state *new_conn_state, 9094 struct drm_connector_state *old_conn_state, 9095 const struct drm_connector *connector, 9096 struct hdcp_workqueue *hdcp_w) 9097 { 9098 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 9099 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 9100 9101 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 9102 connector->index, connector->status, connector->dpms); 9103 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 9104 old_conn_state->content_protection, new_conn_state->content_protection); 9105 9106 if (old_crtc_state) 9107 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9108 old_crtc_state->enable, 9109 old_crtc_state->active, 9110 old_crtc_state->mode_changed, 9111 old_crtc_state->active_changed, 9112 old_crtc_state->connectors_changed); 9113 9114 if (new_crtc_state) 9115 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 9116 new_crtc_state->enable, 9117 new_crtc_state->active, 9118 new_crtc_state->mode_changed, 9119 new_crtc_state->active_changed, 9120 new_crtc_state->connectors_changed); 9121 9122 /* hdcp content type change */ 9123 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 9124 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 9125 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9126 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 9127 return true; 9128 } 9129 9130 /* CP is being re enabled, ignore this */ 9131 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 9132 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9133 if (new_crtc_state && new_crtc_state->mode_changed) { 9134 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9135 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 9136 return true; 9137 } 9138 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 9139 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 9140 return false; 9141 } 9142 9143 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 9144 * 9145 * Handles: UNDESIRED -> ENABLED 9146 */ 9147 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 9148 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 9149 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 9150 9151 /* Stream removed and re-enabled 9152 * 9153 * Can sometimes overlap with the HPD case, 9154 * thus set update_hdcp to false to avoid 9155 * setting HDCP multiple times. 9156 * 9157 * Handles: DESIRED -> DESIRED (Special case) 9158 */ 9159 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 9160 new_conn_state->crtc && new_conn_state->crtc->enabled && 9161 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9162 dm_con_state->update_hdcp = false; 9163 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 9164 __func__); 9165 return true; 9166 } 9167 9168 /* Hot-plug, headless s3, dpms 9169 * 9170 * Only start HDCP if the display is connected/enabled. 9171 * update_hdcp flag will be set to false until the next 9172 * HPD comes in. 9173 * 9174 * Handles: DESIRED -> DESIRED (Special case) 9175 */ 9176 if (dm_con_state->update_hdcp && 9177 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 9178 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 9179 dm_con_state->update_hdcp = false; 9180 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 9181 __func__); 9182 return true; 9183 } 9184 9185 if (old_conn_state->content_protection == new_conn_state->content_protection) { 9186 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 9187 if (new_crtc_state && new_crtc_state->mode_changed) { 9188 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 9189 __func__); 9190 return true; 9191 } 9192 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 9193 __func__); 9194 return false; 9195 } 9196 9197 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 9198 return false; 9199 } 9200 9201 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 9202 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 9203 __func__); 9204 return true; 9205 } 9206 9207 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 9208 return false; 9209 } 9210 9211 static void remove_stream(struct amdgpu_device *adev, 9212 struct amdgpu_crtc *acrtc, 9213 struct dc_stream_state *stream) 9214 { 9215 /* this is the update mode case */ 9216 9217 acrtc->otg_inst = -1; 9218 acrtc->enabled = false; 9219 } 9220 9221 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 9222 { 9223 9224 assert_spin_locked(&acrtc->base.dev->event_lock); 9225 WARN_ON(acrtc->event); 9226 9227 acrtc->event = acrtc->base.state->event; 9228 9229 /* Set the flip status */ 9230 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 9231 9232 /* Mark this event as consumed */ 9233 acrtc->base.state->event = NULL; 9234 9235 drm_dbg_state(acrtc->base.dev, 9236 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 9237 acrtc->crtc_id); 9238 } 9239 9240 static void update_freesync_state_on_stream( 9241 struct amdgpu_display_manager *dm, 9242 struct dm_crtc_state *new_crtc_state, 9243 struct dc_stream_state *new_stream, 9244 struct dc_plane_state *surface, 9245 u32 flip_timestamp_in_us) 9246 { 9247 struct mod_vrr_params vrr_params; 9248 struct dc_info_packet vrr_infopacket = {0}; 9249 struct amdgpu_device *adev = dm->adev; 9250 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9251 unsigned long flags; 9252 bool pack_sdp_v1_3 = false; 9253 struct amdgpu_dm_connector *aconn; 9254 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 9255 9256 if (!new_stream) 9257 return; 9258 9259 /* 9260 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9261 * For now it's sufficient to just guard against these conditions. 9262 */ 9263 9264 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9265 return; 9266 9267 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9268 vrr_params = acrtc->dm_irq_params.vrr_params; 9269 9270 if (surface) { 9271 mod_freesync_handle_preflip( 9272 dm->freesync_module, 9273 surface, 9274 new_stream, 9275 flip_timestamp_in_us, 9276 &vrr_params); 9277 9278 if (adev->family < AMDGPU_FAMILY_AI && 9279 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 9280 mod_freesync_handle_v_update(dm->freesync_module, 9281 new_stream, &vrr_params); 9282 9283 /* Need to call this before the frame ends. */ 9284 dc_stream_adjust_vmin_vmax(dm->dc, 9285 new_crtc_state->stream, 9286 &vrr_params.adjust); 9287 } 9288 } 9289 9290 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 9291 9292 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 9293 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 9294 9295 if (aconn->vsdb_info.amd_vsdb_version == 1) 9296 packet_type = PACKET_TYPE_FS_V1; 9297 else if (aconn->vsdb_info.amd_vsdb_version == 2) 9298 packet_type = PACKET_TYPE_FS_V2; 9299 else if (aconn->vsdb_info.amd_vsdb_version == 3) 9300 packet_type = PACKET_TYPE_FS_V3; 9301 9302 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 9303 &new_stream->adaptive_sync_infopacket); 9304 } 9305 9306 mod_freesync_build_vrr_infopacket( 9307 dm->freesync_module, 9308 new_stream, 9309 &vrr_params, 9310 packet_type, 9311 TRANSFER_FUNC_UNKNOWN, 9312 &vrr_infopacket, 9313 pack_sdp_v1_3); 9314 9315 new_crtc_state->freesync_vrr_info_changed |= 9316 (memcmp(&new_crtc_state->vrr_infopacket, 9317 &vrr_infopacket, 9318 sizeof(vrr_infopacket)) != 0); 9319 9320 acrtc->dm_irq_params.vrr_params = vrr_params; 9321 new_crtc_state->vrr_infopacket = vrr_infopacket; 9322 9323 new_stream->vrr_infopacket = vrr_infopacket; 9324 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 9325 9326 if (new_crtc_state->freesync_vrr_info_changed) 9327 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 9328 new_crtc_state->base.crtc->base.id, 9329 (int)new_crtc_state->base.vrr_enabled, 9330 (int)vrr_params.state); 9331 9332 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9333 } 9334 9335 static void update_stream_irq_parameters( 9336 struct amdgpu_display_manager *dm, 9337 struct dm_crtc_state *new_crtc_state) 9338 { 9339 struct dc_stream_state *new_stream = new_crtc_state->stream; 9340 struct mod_vrr_params vrr_params; 9341 struct mod_freesync_config config = new_crtc_state->freesync_config; 9342 struct amdgpu_device *adev = dm->adev; 9343 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9344 unsigned long flags; 9345 9346 if (!new_stream) 9347 return; 9348 9349 /* 9350 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9351 * For now it's sufficient to just guard against these conditions. 9352 */ 9353 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9354 return; 9355 9356 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9357 vrr_params = acrtc->dm_irq_params.vrr_params; 9358 9359 if (new_crtc_state->vrr_supported && 9360 config.min_refresh_in_uhz && 9361 config.max_refresh_in_uhz) { 9362 /* 9363 * if freesync compatible mode was set, config.state will be set 9364 * in atomic check 9365 */ 9366 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 9367 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 9368 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 9369 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 9370 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 9371 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 9372 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 9373 } else { 9374 config.state = new_crtc_state->base.vrr_enabled ? 9375 VRR_STATE_ACTIVE_VARIABLE : 9376 VRR_STATE_INACTIVE; 9377 } 9378 } else { 9379 config.state = VRR_STATE_UNSUPPORTED; 9380 } 9381 9382 mod_freesync_build_vrr_params(dm->freesync_module, 9383 new_stream, 9384 &config, &vrr_params); 9385 9386 new_crtc_state->freesync_config = config; 9387 /* Copy state for access from DM IRQ handler */ 9388 acrtc->dm_irq_params.freesync_config = config; 9389 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 9390 acrtc->dm_irq_params.vrr_params = vrr_params; 9391 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9392 } 9393 9394 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 9395 struct dm_crtc_state *new_state) 9396 { 9397 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 9398 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 9399 9400 if (!old_vrr_active && new_vrr_active) { 9401 /* Transition VRR inactive -> active: 9402 * While VRR is active, we must not disable vblank irq, as a 9403 * reenable after disable would compute bogus vblank/pflip 9404 * timestamps if it likely happened inside display front-porch. 9405 * 9406 * We also need vupdate irq for the actual core vblank handling 9407 * at end of vblank. 9408 */ 9409 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 9410 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 9411 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n", 9412 __func__, new_state->base.crtc->base.id); 9413 } else if (old_vrr_active && !new_vrr_active) { 9414 /* Transition VRR active -> inactive: 9415 * Allow vblank irq disable again for fixed refresh rate. 9416 */ 9417 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 9418 drm_crtc_vblank_put(new_state->base.crtc); 9419 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n", 9420 __func__, new_state->base.crtc->base.id); 9421 } 9422 } 9423 9424 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 9425 { 9426 struct drm_plane *plane; 9427 struct drm_plane_state *old_plane_state; 9428 int i; 9429 9430 /* 9431 * TODO: Make this per-stream so we don't issue redundant updates for 9432 * commits with multiple streams. 9433 */ 9434 for_each_old_plane_in_state(state, plane, old_plane_state, i) 9435 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9436 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 9437 } 9438 9439 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 9440 { 9441 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 9442 9443 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 9444 } 9445 9446 static void amdgpu_dm_update_cursor(struct drm_plane *plane, 9447 struct drm_plane_state *old_plane_state, 9448 struct dc_stream_update *update) 9449 { 9450 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9451 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb); 9452 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc; 9453 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL; 9454 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 9455 uint64_t address = afb ? afb->address : 0; 9456 struct dc_cursor_position position = {0}; 9457 struct dc_cursor_attributes attributes; 9458 int ret; 9459 9460 if (!plane->state->fb && !old_plane_state->fb) 9461 return; 9462 9463 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n", 9464 amdgpu_crtc->crtc_id, plane->state->crtc_w, 9465 plane->state->crtc_h); 9466 9467 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position); 9468 if (ret) 9469 return; 9470 9471 if (!position.enable) { 9472 /* turn off cursor */ 9473 if (crtc_state && crtc_state->stream) { 9474 dc_stream_set_cursor_position(crtc_state->stream, 9475 &position); 9476 update->cursor_position = &crtc_state->stream->cursor_position; 9477 } 9478 return; 9479 } 9480 9481 amdgpu_crtc->cursor_width = plane->state->crtc_w; 9482 amdgpu_crtc->cursor_height = plane->state->crtc_h; 9483 9484 memset(&attributes, 0, sizeof(attributes)); 9485 attributes.address.high_part = upper_32_bits(address); 9486 attributes.address.low_part = lower_32_bits(address); 9487 attributes.width = plane->state->crtc_w; 9488 attributes.height = plane->state->crtc_h; 9489 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA; 9490 attributes.rotation_angle = 0; 9491 attributes.attribute_flags.value = 0; 9492 9493 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM 9494 * legacy gamma setup. 9495 */ 9496 if (crtc_state->cm_is_degamma_srgb && 9497 adev->dm.dc->caps.color.dpp.gamma_corr) 9498 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1; 9499 9500 if (afb) 9501 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0]; 9502 9503 if (crtc_state->stream) { 9504 if (!dc_stream_set_cursor_attributes(crtc_state->stream, 9505 &attributes)) 9506 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n"); 9507 9508 update->cursor_attributes = &crtc_state->stream->cursor_attributes; 9509 9510 if (!dc_stream_set_cursor_position(crtc_state->stream, 9511 &position)) 9512 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n"); 9513 9514 update->cursor_position = &crtc_state->stream->cursor_position; 9515 } 9516 } 9517 9518 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach, 9519 const struct dm_crtc_state *acrtc_state, 9520 const u64 current_ts) 9521 { 9522 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings; 9523 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings; 9524 struct amdgpu_dm_connector *aconn = 9525 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 9526 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9527 9528 if (acrtc_state->update_type > UPDATE_TYPE_FAST) { 9529 if (pr->config.replay_supported && !pr->replay_feature_enabled) 9530 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn); 9531 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED && 9532 !psr->psr_feature_enabled) 9533 if (!aconn->disallow_edp_enter_psr) 9534 amdgpu_dm_link_setup_psr(acrtc_state->stream); 9535 } 9536 9537 /* Decrement skip count when SR is enabled and we're doing fast updates. */ 9538 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 9539 (psr->psr_feature_enabled || pr->config.replay_supported)) { 9540 if (aconn->sr_skip_count > 0) 9541 aconn->sr_skip_count--; 9542 9543 /* Allow SR when skip count is 0. */ 9544 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count; 9545 9546 /* 9547 * If sink supports PSR SU/Panel Replay, there is no need to rely on 9548 * a vblank event disable request to enable PSR/RP. PSR SU/RP 9549 * can be enabled immediately once OS demonstrates an 9550 * adequate number of fast atomic commits to notify KMD 9551 * of update events. See `vblank_control_worker()`. 9552 */ 9553 if (!vrr_active && 9554 acrtc_attach->dm_irq_params.allow_sr_entry && 9555 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9556 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9557 #endif 9558 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) { 9559 if (pr->replay_feature_enabled && !pr->replay_allow_active) 9560 amdgpu_dm_replay_enable(acrtc_state->stream, true); 9561 if (psr->psr_version == DC_PSR_VERSION_SU_1 && 9562 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr) 9563 amdgpu_dm_psr_enable(acrtc_state->stream); 9564 } 9565 } else { 9566 acrtc_attach->dm_irq_params.allow_sr_entry = false; 9567 } 9568 } 9569 9570 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 9571 struct drm_device *dev, 9572 struct amdgpu_display_manager *dm, 9573 struct drm_crtc *pcrtc, 9574 bool wait_for_vblank) 9575 { 9576 u32 i; 9577 u64 timestamp_ns = ktime_get_ns(); 9578 struct drm_plane *plane; 9579 struct drm_plane_state *old_plane_state, *new_plane_state; 9580 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 9581 struct drm_crtc_state *new_pcrtc_state = 9582 drm_atomic_get_new_crtc_state(state, pcrtc); 9583 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 9584 struct dm_crtc_state *dm_old_crtc_state = 9585 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 9586 int planes_count = 0, vpos, hpos; 9587 unsigned long flags; 9588 u32 target_vblank, last_flip_vblank; 9589 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9590 bool cursor_update = false; 9591 bool pflip_present = false; 9592 bool dirty_rects_changed = false; 9593 bool updated_planes_and_streams = false; 9594 struct { 9595 struct dc_surface_update surface_updates[MAX_SURFACES]; 9596 struct dc_plane_info plane_infos[MAX_SURFACES]; 9597 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 9598 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 9599 struct dc_stream_update stream_update; 9600 } *bundle; 9601 9602 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 9603 9604 if (!bundle) { 9605 drm_err(dev, "Failed to allocate update bundle\n"); 9606 goto cleanup; 9607 } 9608 9609 /* 9610 * Disable the cursor first if we're disabling all the planes. 9611 * It'll remain on the screen after the planes are re-enabled 9612 * if we don't. 9613 * 9614 * If the cursor is transitioning from native to overlay mode, the 9615 * native cursor needs to be disabled first. 9616 */ 9617 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE && 9618 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9619 struct dc_cursor_position cursor_position = {0}; 9620 9621 if (!dc_stream_set_cursor_position(acrtc_state->stream, 9622 &cursor_position)) 9623 drm_err(dev, "DC failed to disable native cursor\n"); 9624 9625 bundle->stream_update.cursor_position = 9626 &acrtc_state->stream->cursor_position; 9627 } 9628 9629 if (acrtc_state->active_planes == 0 && 9630 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9631 amdgpu_dm_commit_cursors(state); 9632 9633 /* update planes when needed */ 9634 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9635 struct drm_crtc *crtc = new_plane_state->crtc; 9636 struct drm_crtc_state *new_crtc_state; 9637 struct drm_framebuffer *fb = new_plane_state->fb; 9638 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 9639 bool plane_needs_flip; 9640 struct dc_plane_state *dc_plane; 9641 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 9642 9643 /* Cursor plane is handled after stream updates */ 9644 if (plane->type == DRM_PLANE_TYPE_CURSOR && 9645 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9646 if ((fb && crtc == pcrtc) || 9647 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) { 9648 cursor_update = true; 9649 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0) 9650 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update); 9651 } 9652 9653 continue; 9654 } 9655 9656 if (!fb || !crtc || pcrtc != crtc) 9657 continue; 9658 9659 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 9660 if (!new_crtc_state->active) 9661 continue; 9662 9663 dc_plane = dm_new_plane_state->dc_state; 9664 if (!dc_plane) 9665 continue; 9666 9667 bundle->surface_updates[planes_count].surface = dc_plane; 9668 if (new_pcrtc_state->color_mgmt_changed) { 9669 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction; 9670 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func; 9671 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 9672 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult; 9673 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func; 9674 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func; 9675 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf; 9676 } 9677 9678 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 9679 &bundle->scaling_infos[planes_count]); 9680 9681 bundle->surface_updates[planes_count].scaling_info = 9682 &bundle->scaling_infos[planes_count]; 9683 9684 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 9685 9686 pflip_present = pflip_present || plane_needs_flip; 9687 9688 if (!plane_needs_flip) { 9689 planes_count += 1; 9690 continue; 9691 } 9692 9693 fill_dc_plane_info_and_addr( 9694 dm->adev, new_plane_state, 9695 afb->tiling_flags, 9696 &bundle->plane_infos[planes_count], 9697 &bundle->flip_addrs[planes_count].address, 9698 afb->tmz_surface); 9699 9700 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 9701 new_plane_state->plane->index, 9702 bundle->plane_infos[planes_count].dcc.enable); 9703 9704 bundle->surface_updates[planes_count].plane_info = 9705 &bundle->plane_infos[planes_count]; 9706 9707 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 9708 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 9709 fill_dc_dirty_rects(plane, old_plane_state, 9710 new_plane_state, new_crtc_state, 9711 &bundle->flip_addrs[planes_count], 9712 acrtc_state->stream->link->psr_settings.psr_version == 9713 DC_PSR_VERSION_SU_1, 9714 &dirty_rects_changed); 9715 9716 /* 9717 * If the dirty regions changed, PSR-SU need to be disabled temporarily 9718 * and enabled it again after dirty regions are stable to avoid video glitch. 9719 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 9720 * during the PSR-SU was disabled. 9721 */ 9722 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 9723 acrtc_attach->dm_irq_params.allow_sr_entry && 9724 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9725 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9726 #endif 9727 dirty_rects_changed) { 9728 mutex_lock(&dm->dc_lock); 9729 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 9730 timestamp_ns; 9731 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9732 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9733 mutex_unlock(&dm->dc_lock); 9734 } 9735 } 9736 9737 /* 9738 * Only allow immediate flips for fast updates that don't 9739 * change memory domain, FB pitch, DCC state, rotation or 9740 * mirroring. 9741 * 9742 * dm_crtc_helper_atomic_check() only accepts async flips with 9743 * fast updates. 9744 */ 9745 if (crtc->state->async_flip && 9746 (acrtc_state->update_type != UPDATE_TYPE_FAST || 9747 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 9748 drm_warn_once(state->dev, 9749 "[PLANE:%d:%s] async flip with non-fast update\n", 9750 plane->base.id, plane->name); 9751 9752 bundle->flip_addrs[planes_count].flip_immediate = 9753 crtc->state->async_flip && 9754 acrtc_state->update_type == UPDATE_TYPE_FAST && 9755 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 9756 9757 timestamp_ns = ktime_get_ns(); 9758 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 9759 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 9760 bundle->surface_updates[planes_count].surface = dc_plane; 9761 9762 if (!bundle->surface_updates[planes_count].surface) { 9763 drm_err(dev, "No surface for CRTC: id=%d\n", 9764 acrtc_attach->crtc_id); 9765 continue; 9766 } 9767 9768 if (plane == pcrtc->primary) 9769 update_freesync_state_on_stream( 9770 dm, 9771 acrtc_state, 9772 acrtc_state->stream, 9773 dc_plane, 9774 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 9775 9776 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 9777 __func__, 9778 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 9779 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 9780 9781 planes_count += 1; 9782 9783 } 9784 9785 if (pflip_present) { 9786 if (!vrr_active) { 9787 /* Use old throttling in non-vrr fixed refresh rate mode 9788 * to keep flip scheduling based on target vblank counts 9789 * working in a backwards compatible way, e.g., for 9790 * clients using the GLX_OML_sync_control extension or 9791 * DRI3/Present extension with defined target_msc. 9792 */ 9793 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 9794 } else { 9795 /* For variable refresh rate mode only: 9796 * Get vblank of last completed flip to avoid > 1 vrr 9797 * flips per video frame by use of throttling, but allow 9798 * flip programming anywhere in the possibly large 9799 * variable vrr vblank interval for fine-grained flip 9800 * timing control and more opportunity to avoid stutter 9801 * on late submission of flips. 9802 */ 9803 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9804 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 9805 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9806 } 9807 9808 target_vblank = last_flip_vblank + wait_for_vblank; 9809 9810 /* 9811 * Wait until we're out of the vertical blank period before the one 9812 * targeted by the flip 9813 */ 9814 while ((acrtc_attach->enabled && 9815 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 9816 0, &vpos, &hpos, NULL, 9817 NULL, &pcrtc->hwmode) 9818 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 9819 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 9820 (int)(target_vblank - 9821 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 9822 usleep_range(1000, 1100); 9823 } 9824 9825 /** 9826 * Prepare the flip event for the pageflip interrupt to handle. 9827 * 9828 * This only works in the case where we've already turned on the 9829 * appropriate hardware blocks (eg. HUBP) so in the transition case 9830 * from 0 -> n planes we have to skip a hardware generated event 9831 * and rely on sending it from software. 9832 */ 9833 if (acrtc_attach->base.state->event && 9834 acrtc_state->active_planes > 0) { 9835 drm_crtc_vblank_get(pcrtc); 9836 9837 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9838 9839 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 9840 prepare_flip_isr(acrtc_attach); 9841 9842 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9843 } 9844 9845 if (acrtc_state->stream) { 9846 if (acrtc_state->freesync_vrr_info_changed) 9847 bundle->stream_update.vrr_infopacket = 9848 &acrtc_state->stream->vrr_infopacket; 9849 } 9850 } else if (cursor_update && acrtc_state->active_planes > 0) { 9851 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9852 if (acrtc_attach->base.state->event) { 9853 drm_crtc_vblank_get(pcrtc); 9854 acrtc_attach->event = acrtc_attach->base.state->event; 9855 acrtc_attach->base.state->event = NULL; 9856 } 9857 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9858 } 9859 9860 /* Update the planes if changed or disable if we don't have any. */ 9861 if ((planes_count || acrtc_state->active_planes == 0) && 9862 acrtc_state->stream) { 9863 /* 9864 * If PSR or idle optimizations are enabled then flush out 9865 * any pending work before hardware programming. 9866 */ 9867 if (dm->vblank_control_workqueue) 9868 flush_workqueue(dm->vblank_control_workqueue); 9869 9870 bundle->stream_update.stream = acrtc_state->stream; 9871 if (new_pcrtc_state->mode_changed) { 9872 bundle->stream_update.src = acrtc_state->stream->src; 9873 bundle->stream_update.dst = acrtc_state->stream->dst; 9874 } 9875 9876 if (new_pcrtc_state->color_mgmt_changed) { 9877 /* 9878 * TODO: This isn't fully correct since we've actually 9879 * already modified the stream in place. 9880 */ 9881 bundle->stream_update.gamut_remap = 9882 &acrtc_state->stream->gamut_remap_matrix; 9883 bundle->stream_update.output_csc_transform = 9884 &acrtc_state->stream->csc_color_matrix; 9885 bundle->stream_update.out_transfer_func = 9886 &acrtc_state->stream->out_transfer_func; 9887 bundle->stream_update.lut3d_func = 9888 (struct dc_3dlut *) acrtc_state->stream->lut3d_func; 9889 bundle->stream_update.func_shaper = 9890 (struct dc_transfer_func *) acrtc_state->stream->func_shaper; 9891 } 9892 9893 acrtc_state->stream->abm_level = acrtc_state->abm_level; 9894 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 9895 bundle->stream_update.abm_level = &acrtc_state->abm_level; 9896 9897 mutex_lock(&dm->dc_lock); 9898 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) { 9899 if (acrtc_state->stream->link->replay_settings.replay_allow_active) 9900 amdgpu_dm_replay_disable(acrtc_state->stream); 9901 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9902 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9903 } 9904 mutex_unlock(&dm->dc_lock); 9905 9906 /* 9907 * If FreeSync state on the stream has changed then we need to 9908 * re-adjust the min/max bounds now that DC doesn't handle this 9909 * as part of commit. 9910 */ 9911 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 9912 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9913 dc_stream_adjust_vmin_vmax( 9914 dm->dc, acrtc_state->stream, 9915 &acrtc_attach->dm_irq_params.vrr_params.adjust); 9916 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9917 } 9918 mutex_lock(&dm->dc_lock); 9919 update_planes_and_stream_adapter(dm->dc, 9920 acrtc_state->update_type, 9921 planes_count, 9922 acrtc_state->stream, 9923 &bundle->stream_update, 9924 bundle->surface_updates); 9925 updated_planes_and_streams = true; 9926 9927 /** 9928 * Enable or disable the interrupts on the backend. 9929 * 9930 * Most pipes are put into power gating when unused. 9931 * 9932 * When power gating is enabled on a pipe we lose the 9933 * interrupt enablement state when power gating is disabled. 9934 * 9935 * So we need to update the IRQ control state in hardware 9936 * whenever the pipe turns on (since it could be previously 9937 * power gated) or off (since some pipes can't be power gated 9938 * on some ASICs). 9939 */ 9940 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 9941 dm_update_pflip_irq_state(drm_to_adev(dev), 9942 acrtc_attach); 9943 9944 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns); 9945 mutex_unlock(&dm->dc_lock); 9946 } 9947 9948 /* 9949 * Update cursor state *after* programming all the planes. 9950 * This avoids redundant programming in the case where we're going 9951 * to be disabling a single plane - those pipes are being disabled. 9952 */ 9953 if (acrtc_state->active_planes && 9954 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) && 9955 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9956 amdgpu_dm_commit_cursors(state); 9957 9958 cleanup: 9959 kfree(bundle); 9960 } 9961 9962 static void amdgpu_dm_commit_audio(struct drm_device *dev, 9963 struct drm_atomic_state *state) 9964 { 9965 struct amdgpu_device *adev = drm_to_adev(dev); 9966 struct amdgpu_dm_connector *aconnector; 9967 struct drm_connector *connector; 9968 struct drm_connector_state *old_con_state, *new_con_state; 9969 struct drm_crtc_state *new_crtc_state; 9970 struct dm_crtc_state *new_dm_crtc_state; 9971 const struct dc_stream_status *status; 9972 int i, inst; 9973 9974 /* Notify device removals. */ 9975 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9976 if (old_con_state->crtc != new_con_state->crtc) { 9977 /* CRTC changes require notification. */ 9978 goto notify; 9979 } 9980 9981 if (!new_con_state->crtc) 9982 continue; 9983 9984 new_crtc_state = drm_atomic_get_new_crtc_state( 9985 state, new_con_state->crtc); 9986 9987 if (!new_crtc_state) 9988 continue; 9989 9990 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9991 continue; 9992 9993 notify: 9994 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9995 continue; 9996 9997 aconnector = to_amdgpu_dm_connector(connector); 9998 9999 mutex_lock(&adev->dm.audio_lock); 10000 inst = aconnector->audio_inst; 10001 aconnector->audio_inst = -1; 10002 mutex_unlock(&adev->dm.audio_lock); 10003 10004 amdgpu_dm_audio_eld_notify(adev, inst); 10005 } 10006 10007 /* Notify audio device additions. */ 10008 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10009 if (!new_con_state->crtc) 10010 continue; 10011 10012 new_crtc_state = drm_atomic_get_new_crtc_state( 10013 state, new_con_state->crtc); 10014 10015 if (!new_crtc_state) 10016 continue; 10017 10018 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10019 continue; 10020 10021 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 10022 if (!new_dm_crtc_state->stream) 10023 continue; 10024 10025 status = dc_stream_get_status(new_dm_crtc_state->stream); 10026 if (!status) 10027 continue; 10028 10029 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10030 continue; 10031 10032 aconnector = to_amdgpu_dm_connector(connector); 10033 10034 mutex_lock(&adev->dm.audio_lock); 10035 inst = status->audio_inst; 10036 aconnector->audio_inst = inst; 10037 mutex_unlock(&adev->dm.audio_lock); 10038 10039 amdgpu_dm_audio_eld_notify(adev, inst); 10040 } 10041 } 10042 10043 /* 10044 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 10045 * @crtc_state: the DRM CRTC state 10046 * @stream_state: the DC stream state. 10047 * 10048 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 10049 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 10050 */ 10051 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 10052 struct dc_stream_state *stream_state) 10053 { 10054 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 10055 } 10056 10057 static void dm_clear_writeback(struct amdgpu_display_manager *dm, 10058 struct dm_crtc_state *crtc_state) 10059 { 10060 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0); 10061 } 10062 10063 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 10064 struct dc_state *dc_state) 10065 { 10066 struct drm_device *dev = state->dev; 10067 struct amdgpu_device *adev = drm_to_adev(dev); 10068 struct amdgpu_display_manager *dm = &adev->dm; 10069 struct drm_crtc *crtc; 10070 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10071 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10072 struct drm_connector_state *old_con_state; 10073 struct drm_connector *connector; 10074 bool mode_set_reset_required = false; 10075 u32 i; 10076 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count}; 10077 bool set_backlight_level = false; 10078 10079 /* Disable writeback */ 10080 for_each_old_connector_in_state(state, connector, old_con_state, i) { 10081 struct dm_connector_state *dm_old_con_state; 10082 struct amdgpu_crtc *acrtc; 10083 10084 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10085 continue; 10086 10087 old_crtc_state = NULL; 10088 10089 dm_old_con_state = to_dm_connector_state(old_con_state); 10090 if (!dm_old_con_state->base.crtc) 10091 continue; 10092 10093 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc); 10094 if (acrtc) 10095 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10096 10097 if (!acrtc || !acrtc->wb_enabled) 10098 continue; 10099 10100 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10101 10102 dm_clear_writeback(dm, dm_old_crtc_state); 10103 acrtc->wb_enabled = false; 10104 } 10105 10106 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 10107 new_crtc_state, i) { 10108 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10109 10110 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10111 10112 if (old_crtc_state->active && 10113 (!new_crtc_state->active || 10114 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10115 manage_dm_interrupts(adev, acrtc, NULL); 10116 dc_stream_release(dm_old_crtc_state->stream); 10117 } 10118 } 10119 10120 drm_atomic_helper_calc_timestamping_constants(state); 10121 10122 /* update changed items */ 10123 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10124 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10125 10126 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10127 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10128 10129 drm_dbg_state(state->dev, 10130 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 10131 acrtc->crtc_id, 10132 new_crtc_state->enable, 10133 new_crtc_state->active, 10134 new_crtc_state->planes_changed, 10135 new_crtc_state->mode_changed, 10136 new_crtc_state->active_changed, 10137 new_crtc_state->connectors_changed); 10138 10139 /* Disable cursor if disabling crtc */ 10140 if (old_crtc_state->active && !new_crtc_state->active) { 10141 struct dc_cursor_position position; 10142 10143 memset(&position, 0, sizeof(position)); 10144 mutex_lock(&dm->dc_lock); 10145 dc_exit_ips_for_hw_access(dm->dc); 10146 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position); 10147 mutex_unlock(&dm->dc_lock); 10148 } 10149 10150 /* Copy all transient state flags into dc state */ 10151 if (dm_new_crtc_state->stream) { 10152 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 10153 dm_new_crtc_state->stream); 10154 } 10155 10156 /* handles headless hotplug case, updating new_state and 10157 * aconnector as needed 10158 */ 10159 10160 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 10161 10162 drm_dbg_atomic(dev, 10163 "Atomic commit: SET crtc id %d: [%p]\n", 10164 acrtc->crtc_id, acrtc); 10165 10166 if (!dm_new_crtc_state->stream) { 10167 /* 10168 * this could happen because of issues with 10169 * userspace notifications delivery. 10170 * In this case userspace tries to set mode on 10171 * display which is disconnected in fact. 10172 * dc_sink is NULL in this case on aconnector. 10173 * We expect reset mode will come soon. 10174 * 10175 * This can also happen when unplug is done 10176 * during resume sequence ended 10177 * 10178 * In this case, we want to pretend we still 10179 * have a sink to keep the pipe running so that 10180 * hw state is consistent with the sw state 10181 */ 10182 drm_dbg_atomic(dev, 10183 "Failed to create new stream for crtc %d\n", 10184 acrtc->base.base.id); 10185 continue; 10186 } 10187 10188 if (dm_old_crtc_state->stream) 10189 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10190 10191 pm_runtime_get_noresume(dev->dev); 10192 10193 acrtc->enabled = true; 10194 acrtc->hw_mode = new_crtc_state->mode; 10195 crtc->hwmode = new_crtc_state->mode; 10196 mode_set_reset_required = true; 10197 set_backlight_level = true; 10198 } else if (modereset_required(new_crtc_state)) { 10199 drm_dbg_atomic(dev, 10200 "Atomic commit: RESET. crtc id %d:[%p]\n", 10201 acrtc->crtc_id, acrtc); 10202 /* i.e. reset mode */ 10203 if (dm_old_crtc_state->stream) 10204 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 10205 10206 mode_set_reset_required = true; 10207 } 10208 } /* for_each_crtc_in_state() */ 10209 10210 /* if there mode set or reset, disable eDP PSR, Replay */ 10211 if (mode_set_reset_required) { 10212 if (dm->vblank_control_workqueue) 10213 flush_workqueue(dm->vblank_control_workqueue); 10214 10215 amdgpu_dm_replay_disable_all(dm); 10216 amdgpu_dm_psr_disable_all(dm); 10217 } 10218 10219 dm_enable_per_frame_crtc_master_sync(dc_state); 10220 mutex_lock(&dm->dc_lock); 10221 dc_exit_ips_for_hw_access(dm->dc); 10222 WARN_ON(!dc_commit_streams(dm->dc, ¶ms)); 10223 10224 /* Allow idle optimization when vblank count is 0 for display off */ 10225 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev)) 10226 dc_allow_idle_optimizations(dm->dc, true); 10227 mutex_unlock(&dm->dc_lock); 10228 10229 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10230 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10231 10232 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10233 10234 if (dm_new_crtc_state->stream != NULL) { 10235 const struct dc_stream_status *status = 10236 dc_stream_get_status(dm_new_crtc_state->stream); 10237 10238 if (!status) 10239 status = dc_state_get_stream_status(dc_state, 10240 dm_new_crtc_state->stream); 10241 if (!status) 10242 drm_err(dev, 10243 "got no status for stream %p on acrtc%p\n", 10244 dm_new_crtc_state->stream, acrtc); 10245 else 10246 acrtc->otg_inst = status->primary_otg_inst; 10247 } 10248 } 10249 10250 /* During boot up and resume the DC layer will reset the panel brightness 10251 * to fix a flicker issue. 10252 * It will cause the dm->actual_brightness is not the current panel brightness 10253 * level. (the dm->brightness is the correct panel level) 10254 * So we set the backlight level with dm->brightness value after set mode 10255 */ 10256 if (set_backlight_level) { 10257 for (i = 0; i < dm->num_of_edps; i++) { 10258 if (dm->backlight_dev[i]) 10259 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10260 } 10261 } 10262 } 10263 10264 static void dm_set_writeback(struct amdgpu_display_manager *dm, 10265 struct dm_crtc_state *crtc_state, 10266 struct drm_connector *connector, 10267 struct drm_connector_state *new_con_state) 10268 { 10269 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector); 10270 struct amdgpu_device *adev = dm->adev; 10271 struct amdgpu_crtc *acrtc; 10272 struct dc_writeback_info *wb_info; 10273 struct pipe_ctx *pipe = NULL; 10274 struct amdgpu_framebuffer *afb; 10275 int i = 0; 10276 10277 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL); 10278 if (!wb_info) { 10279 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n"); 10280 return; 10281 } 10282 10283 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc); 10284 if (!acrtc) { 10285 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n"); 10286 kfree(wb_info); 10287 return; 10288 } 10289 10290 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb); 10291 if (!afb) { 10292 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n"); 10293 kfree(wb_info); 10294 return; 10295 } 10296 10297 for (i = 0; i < MAX_PIPES; i++) { 10298 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) { 10299 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i]; 10300 break; 10301 } 10302 } 10303 10304 /* fill in wb_info */ 10305 wb_info->wb_enabled = true; 10306 10307 wb_info->dwb_pipe_inst = 0; 10308 wb_info->dwb_params.dwbscl_black_color = 0; 10309 wb_info->dwb_params.hdr_mult = 0x1F000; 10310 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS; 10311 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13; 10312 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC; 10313 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC; 10314 10315 /* width & height from crtc */ 10316 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay; 10317 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay; 10318 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay; 10319 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay; 10320 10321 wb_info->dwb_params.cnv_params.crop_en = false; 10322 wb_info->dwb_params.stereo_params.stereo_enabled = false; 10323 10324 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits 10325 wb_info->dwb_params.cnv_params.out_min_pix_val = 0; 10326 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB; 10327 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS; 10328 10329 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444; 10330 10331 wb_info->dwb_params.capture_rate = dwb_capture_rate_0; 10332 10333 wb_info->dwb_params.scaler_taps.h_taps = 4; 10334 wb_info->dwb_params.scaler_taps.v_taps = 4; 10335 wb_info->dwb_params.scaler_taps.h_taps_c = 2; 10336 wb_info->dwb_params.scaler_taps.v_taps_c = 2; 10337 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING; 10338 10339 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0]; 10340 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1]; 10341 10342 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) { 10343 wb_info->mcif_buf_params.luma_address[i] = afb->address; 10344 wb_info->mcif_buf_params.chroma_address[i] = 0; 10345 } 10346 10347 wb_info->mcif_buf_params.p_vmid = 1; 10348 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) { 10349 wb_info->mcif_warmup_params.start_address.quad_part = afb->address; 10350 wb_info->mcif_warmup_params.region_size = 10351 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height; 10352 } 10353 wb_info->mcif_warmup_params.p_vmid = 1; 10354 wb_info->writeback_source_plane = pipe->plane_state; 10355 10356 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info); 10357 10358 acrtc->wb_pending = true; 10359 acrtc->wb_conn = wb_conn; 10360 drm_writeback_queue_job(wb_conn, new_con_state); 10361 } 10362 10363 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state) 10364 { 10365 struct drm_connector_state *old_con_state, *new_con_state; 10366 struct drm_device *dev = state->dev; 10367 struct drm_connector *connector; 10368 struct amdgpu_device *adev = drm_to_adev(dev); 10369 int i; 10370 10371 if (!adev->dm.hdcp_workqueue) 10372 return; 10373 10374 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10375 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10376 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10377 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10378 struct dm_crtc_state *dm_new_crtc_state; 10379 struct amdgpu_dm_connector *aconnector; 10380 10381 if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10382 continue; 10383 10384 aconnector = to_amdgpu_dm_connector(connector); 10385 10386 drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i); 10387 10388 drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 10389 connector->index, connector->status, connector->dpms); 10390 drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n", 10391 old_con_state->content_protection, new_con_state->content_protection); 10392 10393 if (aconnector->dc_sink) { 10394 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 10395 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 10396 drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n", 10397 aconnector->dc_sink->edid_caps.display_name); 10398 } 10399 } 10400 10401 new_crtc_state = NULL; 10402 old_crtc_state = NULL; 10403 10404 if (acrtc) { 10405 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10406 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10407 } 10408 10409 if (old_crtc_state) 10410 drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10411 old_crtc_state->enable, 10412 old_crtc_state->active, 10413 old_crtc_state->mode_changed, 10414 old_crtc_state->active_changed, 10415 old_crtc_state->connectors_changed); 10416 10417 if (new_crtc_state) 10418 drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10419 new_crtc_state->enable, 10420 new_crtc_state->active, 10421 new_crtc_state->mode_changed, 10422 new_crtc_state->active_changed, 10423 new_crtc_state->connectors_changed); 10424 10425 10426 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10427 10428 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 10429 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 10430 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 10431 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 10432 dm_new_con_state->update_hdcp = true; 10433 continue; 10434 } 10435 10436 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 10437 old_con_state, connector, adev->dm.hdcp_workqueue)) { 10438 /* when display is unplugged from mst hub, connctor will 10439 * be destroyed within dm_dp_mst_connector_destroy. connector 10440 * hdcp perperties, like type, undesired, desired, enabled, 10441 * will be lost. So, save hdcp properties into hdcp_work within 10442 * amdgpu_dm_atomic_commit_tail. if the same display is 10443 * plugged back with same display index, its hdcp properties 10444 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 10445 */ 10446 10447 bool enable_encryption = false; 10448 10449 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 10450 enable_encryption = true; 10451 10452 if (aconnector->dc_link && aconnector->dc_sink && 10453 aconnector->dc_link->type == dc_connection_mst_branch) { 10454 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 10455 struct hdcp_workqueue *hdcp_w = 10456 &hdcp_work[aconnector->dc_link->link_index]; 10457 10458 hdcp_w->hdcp_content_type[connector->index] = 10459 new_con_state->hdcp_content_type; 10460 hdcp_w->content_protection[connector->index] = 10461 new_con_state->content_protection; 10462 } 10463 10464 if (new_crtc_state && new_crtc_state->mode_changed && 10465 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 10466 enable_encryption = true; 10467 10468 drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 10469 10470 if (aconnector->dc_link) 10471 hdcp_update_display( 10472 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 10473 new_con_state->hdcp_content_type, enable_encryption); 10474 } 10475 } 10476 } 10477 10478 static int amdgpu_dm_atomic_setup_commit(struct drm_atomic_state *state) 10479 { 10480 struct drm_crtc *crtc; 10481 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10482 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10483 int i, ret; 10484 10485 ret = drm_dp_mst_atomic_setup_commit(state); 10486 if (ret) 10487 return ret; 10488 10489 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10490 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10491 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10492 /* 10493 * Color management settings. We also update color properties 10494 * when a modeset is needed, to ensure it gets reprogrammed. 10495 */ 10496 if (dm_new_crtc_state->base.active && dm_new_crtc_state->stream && 10497 (dm_new_crtc_state->base.color_mgmt_changed || 10498 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 10499 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10500 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 10501 if (ret) { 10502 drm_dbg_atomic(state->dev, "Failed to update color state\n"); 10503 return ret; 10504 } 10505 } 10506 } 10507 10508 return 0; 10509 } 10510 10511 /** 10512 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 10513 * @state: The atomic state to commit 10514 * 10515 * This will tell DC to commit the constructed DC state from atomic_check, 10516 * programming the hardware. Any failures here implies a hardware failure, since 10517 * atomic check should have filtered anything non-kosher. 10518 */ 10519 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 10520 { 10521 struct drm_device *dev = state->dev; 10522 struct amdgpu_device *adev = drm_to_adev(dev); 10523 struct amdgpu_display_manager *dm = &adev->dm; 10524 struct dm_atomic_state *dm_state; 10525 struct dc_state *dc_state = NULL; 10526 u32 i, j; 10527 struct drm_crtc *crtc; 10528 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10529 unsigned long flags; 10530 bool wait_for_vblank = true; 10531 struct drm_connector *connector; 10532 struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL; 10533 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10534 int crtc_disable_count = 0; 10535 10536 trace_amdgpu_dm_atomic_commit_tail_begin(state); 10537 10538 drm_atomic_helper_update_legacy_modeset_state(dev, state); 10539 drm_dp_mst_atomic_wait_for_dependencies(state); 10540 10541 dm_state = dm_atomic_get_new_state(state); 10542 if (dm_state && dm_state->context) { 10543 dc_state = dm_state->context; 10544 amdgpu_dm_commit_streams(state, dc_state); 10545 } 10546 10547 amdgpu_dm_update_hdcp(state); 10548 10549 /* Handle connector state changes */ 10550 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10551 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10552 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10553 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10554 struct dc_surface_update *dummy_updates; 10555 struct dc_stream_update stream_update; 10556 struct dc_info_packet hdr_packet; 10557 struct dc_stream_status *status = NULL; 10558 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false; 10559 10560 memset(&stream_update, 0, sizeof(stream_update)); 10561 10562 if (acrtc) { 10563 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10564 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10565 } 10566 10567 /* Skip any modesets/resets */ 10568 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 10569 continue; 10570 10571 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10572 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10573 10574 scaling_changed = is_scaling_state_different(dm_new_con_state, 10575 dm_old_con_state); 10576 10577 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) && 10578 (dm_old_crtc_state->stream->output_color_space != 10579 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state))) 10580 output_color_space_changed = true; 10581 10582 abm_changed = dm_new_crtc_state->abm_level != 10583 dm_old_crtc_state->abm_level; 10584 10585 hdr_changed = 10586 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 10587 10588 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed) 10589 continue; 10590 10591 stream_update.stream = dm_new_crtc_state->stream; 10592 if (scaling_changed) { 10593 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 10594 dm_new_con_state, dm_new_crtc_state->stream); 10595 10596 stream_update.src = dm_new_crtc_state->stream->src; 10597 stream_update.dst = dm_new_crtc_state->stream->dst; 10598 } 10599 10600 if (output_color_space_changed) { 10601 dm_new_crtc_state->stream->output_color_space 10602 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state); 10603 10604 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space; 10605 } 10606 10607 if (abm_changed) { 10608 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 10609 10610 stream_update.abm_level = &dm_new_crtc_state->abm_level; 10611 } 10612 10613 if (hdr_changed) { 10614 fill_hdr_info_packet(new_con_state, &hdr_packet); 10615 stream_update.hdr_static_metadata = &hdr_packet; 10616 } 10617 10618 status = dc_stream_get_status(dm_new_crtc_state->stream); 10619 10620 if (WARN_ON(!status)) 10621 continue; 10622 10623 WARN_ON(!status->plane_count); 10624 10625 /* 10626 * TODO: DC refuses to perform stream updates without a dc_surface_update. 10627 * Here we create an empty update on each plane. 10628 * To fix this, DC should permit updating only stream properties. 10629 */ 10630 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_KERNEL); 10631 if (!dummy_updates) { 10632 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n"); 10633 continue; 10634 } 10635 for (j = 0; j < status->plane_count; j++) 10636 dummy_updates[j].surface = status->plane_states[0]; 10637 10638 sort(dummy_updates, status->plane_count, 10639 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL); 10640 10641 mutex_lock(&dm->dc_lock); 10642 dc_exit_ips_for_hw_access(dm->dc); 10643 dc_update_planes_and_stream(dm->dc, 10644 dummy_updates, 10645 status->plane_count, 10646 dm_new_crtc_state->stream, 10647 &stream_update); 10648 mutex_unlock(&dm->dc_lock); 10649 kfree(dummy_updates); 10650 10651 drm_connector_update_privacy_screen(new_con_state); 10652 } 10653 10654 /** 10655 * Enable interrupts for CRTCs that are newly enabled or went through 10656 * a modeset. It was intentionally deferred until after the front end 10657 * state was modified to wait until the OTG was on and so the IRQ 10658 * handlers didn't access stale or invalid state. 10659 */ 10660 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10661 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10662 #ifdef CONFIG_DEBUG_FS 10663 enum amdgpu_dm_pipe_crc_source cur_crc_src; 10664 #endif 10665 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 10666 if (old_crtc_state->active && !new_crtc_state->active) 10667 crtc_disable_count++; 10668 10669 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10670 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10671 10672 /* For freesync config update on crtc state and params for irq */ 10673 update_stream_irq_parameters(dm, dm_new_crtc_state); 10674 10675 #ifdef CONFIG_DEBUG_FS 10676 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10677 cur_crc_src = acrtc->dm_irq_params.crc_src; 10678 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10679 #endif 10680 10681 if (new_crtc_state->active && 10682 (!old_crtc_state->active || 10683 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10684 dc_stream_retain(dm_new_crtc_state->stream); 10685 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 10686 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state); 10687 } 10688 /* Handle vrr on->off / off->on transitions */ 10689 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 10690 10691 #ifdef CONFIG_DEBUG_FS 10692 if (new_crtc_state->active && 10693 (!old_crtc_state->active || 10694 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10695 /** 10696 * Frontend may have changed so reapply the CRC capture 10697 * settings for the stream. 10698 */ 10699 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 10700 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 10701 if (amdgpu_dm_crc_window_is_activated(crtc)) { 10702 uint8_t cnt; 10703 10704 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10705 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) { 10706 if (acrtc->dm_irq_params.window_param[cnt].enable) { 10707 acrtc->dm_irq_params.window_param[cnt].update_win = true; 10708 10709 /** 10710 * It takes 2 frames for HW to stably generate CRC when 10711 * resuming from suspend, so we set skip_frame_cnt 2. 10712 */ 10713 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2; 10714 } 10715 } 10716 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10717 } 10718 #endif 10719 if (amdgpu_dm_crtc_configure_crc_source( 10720 crtc, dm_new_crtc_state, cur_crc_src)) 10721 drm_dbg_atomic(dev, "Failed to configure crc source"); 10722 } 10723 } 10724 #endif 10725 } 10726 10727 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 10728 if (new_crtc_state->async_flip) 10729 wait_for_vblank = false; 10730 10731 /* update planes when needed per crtc*/ 10732 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 10733 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10734 10735 if (dm_new_crtc_state->stream) 10736 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 10737 } 10738 10739 /* Enable writeback */ 10740 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10741 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10742 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10743 10744 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10745 continue; 10746 10747 if (!new_con_state->writeback_job) 10748 continue; 10749 10750 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10751 10752 if (!new_crtc_state) 10753 continue; 10754 10755 if (acrtc->wb_enabled) 10756 continue; 10757 10758 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10759 10760 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state); 10761 acrtc->wb_enabled = true; 10762 } 10763 10764 /* Update audio instances for each connector. */ 10765 amdgpu_dm_commit_audio(dev, state); 10766 10767 /* restore the backlight level */ 10768 for (i = 0; i < dm->num_of_edps; i++) { 10769 if (dm->backlight_dev[i] && 10770 (dm->actual_brightness[i] != dm->brightness[i])) 10771 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10772 } 10773 10774 /* 10775 * send vblank event on all events not handled in flip and 10776 * mark consumed event for drm_atomic_helper_commit_hw_done 10777 */ 10778 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10779 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10780 10781 if (new_crtc_state->event) 10782 drm_send_event_locked(dev, &new_crtc_state->event->base); 10783 10784 new_crtc_state->event = NULL; 10785 } 10786 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10787 10788 /* Signal HW programming completion */ 10789 drm_atomic_helper_commit_hw_done(state); 10790 10791 if (wait_for_vblank) 10792 drm_atomic_helper_wait_for_flip_done(dev, state); 10793 10794 drm_atomic_helper_cleanup_planes(dev, state); 10795 10796 /* Don't free the memory if we are hitting this as part of suspend. 10797 * This way we don't free any memory during suspend; see 10798 * amdgpu_bo_free_kernel(). The memory will be freed in the first 10799 * non-suspend modeset or when the driver is torn down. 10800 */ 10801 if (!adev->in_suspend) { 10802 /* return the stolen vga memory back to VRAM */ 10803 if (!adev->mman.keep_stolen_vga_memory) 10804 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 10805 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 10806 } 10807 10808 /* 10809 * Finally, drop a runtime PM reference for each newly disabled CRTC, 10810 * so we can put the GPU into runtime suspend if we're not driving any 10811 * displays anymore 10812 */ 10813 for (i = 0; i < crtc_disable_count; i++) 10814 pm_runtime_put_autosuspend(dev->dev); 10815 pm_runtime_mark_last_busy(dev->dev); 10816 10817 trace_amdgpu_dm_atomic_commit_tail_finish(state); 10818 } 10819 10820 static int dm_force_atomic_commit(struct drm_connector *connector) 10821 { 10822 int ret = 0; 10823 struct drm_device *ddev = connector->dev; 10824 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 10825 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10826 struct drm_plane *plane = disconnected_acrtc->base.primary; 10827 struct drm_connector_state *conn_state; 10828 struct drm_crtc_state *crtc_state; 10829 struct drm_plane_state *plane_state; 10830 10831 if (!state) 10832 return -ENOMEM; 10833 10834 state->acquire_ctx = ddev->mode_config.acquire_ctx; 10835 10836 /* Construct an atomic state to restore previous display setting */ 10837 10838 /* 10839 * Attach connectors to drm_atomic_state 10840 */ 10841 conn_state = drm_atomic_get_connector_state(state, connector); 10842 10843 /* Check for error in getting connector state */ 10844 if (IS_ERR(conn_state)) { 10845 ret = PTR_ERR(conn_state); 10846 goto out; 10847 } 10848 10849 /* Attach crtc to drm_atomic_state*/ 10850 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 10851 10852 /* Check for error in getting crtc state */ 10853 if (IS_ERR(crtc_state)) { 10854 ret = PTR_ERR(crtc_state); 10855 goto out; 10856 } 10857 10858 /* force a restore */ 10859 crtc_state->mode_changed = true; 10860 10861 /* Attach plane to drm_atomic_state */ 10862 plane_state = drm_atomic_get_plane_state(state, plane); 10863 10864 /* Check for error in getting plane state */ 10865 if (IS_ERR(plane_state)) { 10866 ret = PTR_ERR(plane_state); 10867 goto out; 10868 } 10869 10870 /* Call commit internally with the state we just constructed */ 10871 ret = drm_atomic_commit(state); 10872 10873 out: 10874 drm_atomic_state_put(state); 10875 if (ret) 10876 drm_err(ddev, "Restoring old state failed with %i\n", ret); 10877 10878 return ret; 10879 } 10880 10881 /* 10882 * This function handles all cases when set mode does not come upon hotplug. 10883 * This includes when a display is unplugged then plugged back into the 10884 * same port and when running without usermode desktop manager supprot 10885 */ 10886 void dm_restore_drm_connector_state(struct drm_device *dev, 10887 struct drm_connector *connector) 10888 { 10889 struct amdgpu_dm_connector *aconnector; 10890 struct amdgpu_crtc *disconnected_acrtc; 10891 struct dm_crtc_state *acrtc_state; 10892 10893 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10894 return; 10895 10896 aconnector = to_amdgpu_dm_connector(connector); 10897 10898 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 10899 return; 10900 10901 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10902 if (!disconnected_acrtc) 10903 return; 10904 10905 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 10906 if (!acrtc_state->stream) 10907 return; 10908 10909 /* 10910 * If the previous sink is not released and different from the current, 10911 * we deduce we are in a state where we can not rely on usermode call 10912 * to turn on the display, so we do it here 10913 */ 10914 if (acrtc_state->stream->sink != aconnector->dc_sink) 10915 dm_force_atomic_commit(&aconnector->base); 10916 } 10917 10918 /* 10919 * Grabs all modesetting locks to serialize against any blocking commits, 10920 * Waits for completion of all non blocking commits. 10921 */ 10922 static int do_aquire_global_lock(struct drm_device *dev, 10923 struct drm_atomic_state *state) 10924 { 10925 struct drm_crtc *crtc; 10926 struct drm_crtc_commit *commit; 10927 long ret; 10928 10929 /* 10930 * Adding all modeset locks to aquire_ctx will 10931 * ensure that when the framework release it the 10932 * extra locks we are locking here will get released to 10933 */ 10934 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 10935 if (ret) 10936 return ret; 10937 10938 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 10939 spin_lock(&crtc->commit_lock); 10940 commit = list_first_entry_or_null(&crtc->commit_list, 10941 struct drm_crtc_commit, commit_entry); 10942 if (commit) 10943 drm_crtc_commit_get(commit); 10944 spin_unlock(&crtc->commit_lock); 10945 10946 if (!commit) 10947 continue; 10948 10949 /* 10950 * Make sure all pending HW programming completed and 10951 * page flips done 10952 */ 10953 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 10954 10955 if (ret > 0) 10956 ret = wait_for_completion_interruptible_timeout( 10957 &commit->flip_done, 10*HZ); 10958 10959 if (ret == 0) 10960 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n", 10961 crtc->base.id, crtc->name); 10962 10963 drm_crtc_commit_put(commit); 10964 } 10965 10966 return ret < 0 ? ret : 0; 10967 } 10968 10969 static void get_freesync_config_for_crtc( 10970 struct dm_crtc_state *new_crtc_state, 10971 struct dm_connector_state *new_con_state) 10972 { 10973 struct mod_freesync_config config = {0}; 10974 struct amdgpu_dm_connector *aconnector; 10975 struct drm_display_mode *mode = &new_crtc_state->base.mode; 10976 int vrefresh = drm_mode_vrefresh(mode); 10977 bool fs_vid_mode = false; 10978 10979 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10980 return; 10981 10982 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector); 10983 10984 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 10985 vrefresh >= aconnector->min_vfreq && 10986 vrefresh <= aconnector->max_vfreq; 10987 10988 if (new_crtc_state->vrr_supported) { 10989 new_crtc_state->stream->ignore_msa_timing_param = true; 10990 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 10991 10992 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 10993 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 10994 config.vsif_supported = true; 10995 config.btr = true; 10996 10997 if (fs_vid_mode) { 10998 config.state = VRR_STATE_ACTIVE_FIXED; 10999 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 11000 goto out; 11001 } else if (new_crtc_state->base.vrr_enabled) { 11002 config.state = VRR_STATE_ACTIVE_VARIABLE; 11003 } else { 11004 config.state = VRR_STATE_INACTIVE; 11005 } 11006 } else { 11007 config.state = VRR_STATE_UNSUPPORTED; 11008 } 11009 out: 11010 new_crtc_state->freesync_config = config; 11011 } 11012 11013 static void reset_freesync_config_for_crtc( 11014 struct dm_crtc_state *new_crtc_state) 11015 { 11016 new_crtc_state->vrr_supported = false; 11017 11018 memset(&new_crtc_state->vrr_infopacket, 0, 11019 sizeof(new_crtc_state->vrr_infopacket)); 11020 } 11021 11022 static bool 11023 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 11024 struct drm_crtc_state *new_crtc_state) 11025 { 11026 const struct drm_display_mode *old_mode, *new_mode; 11027 11028 if (!old_crtc_state || !new_crtc_state) 11029 return false; 11030 11031 old_mode = &old_crtc_state->mode; 11032 new_mode = &new_crtc_state->mode; 11033 11034 if (old_mode->clock == new_mode->clock && 11035 old_mode->hdisplay == new_mode->hdisplay && 11036 old_mode->vdisplay == new_mode->vdisplay && 11037 old_mode->htotal == new_mode->htotal && 11038 old_mode->vtotal != new_mode->vtotal && 11039 old_mode->hsync_start == new_mode->hsync_start && 11040 old_mode->vsync_start != new_mode->vsync_start && 11041 old_mode->hsync_end == new_mode->hsync_end && 11042 old_mode->vsync_end != new_mode->vsync_end && 11043 old_mode->hskew == new_mode->hskew && 11044 old_mode->vscan == new_mode->vscan && 11045 (old_mode->vsync_end - old_mode->vsync_start) == 11046 (new_mode->vsync_end - new_mode->vsync_start)) 11047 return true; 11048 11049 return false; 11050 } 11051 11052 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 11053 { 11054 u64 num, den, res; 11055 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 11056 11057 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 11058 11059 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 11060 den = (unsigned long long)new_crtc_state->mode.htotal * 11061 (unsigned long long)new_crtc_state->mode.vtotal; 11062 11063 res = div_u64(num, den); 11064 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 11065 } 11066 11067 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 11068 struct drm_atomic_state *state, 11069 struct drm_crtc *crtc, 11070 struct drm_crtc_state *old_crtc_state, 11071 struct drm_crtc_state *new_crtc_state, 11072 bool enable, 11073 bool *lock_and_validation_needed) 11074 { 11075 struct dm_atomic_state *dm_state = NULL; 11076 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11077 struct dc_stream_state *new_stream; 11078 struct amdgpu_device *adev = dm->adev; 11079 int ret = 0; 11080 11081 /* 11082 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 11083 * update changed items 11084 */ 11085 struct amdgpu_crtc *acrtc = NULL; 11086 struct drm_connector *connector = NULL; 11087 struct amdgpu_dm_connector *aconnector = NULL; 11088 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 11089 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 11090 11091 new_stream = NULL; 11092 11093 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11094 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11095 acrtc = to_amdgpu_crtc(crtc); 11096 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 11097 if (connector) 11098 aconnector = to_amdgpu_dm_connector(connector); 11099 11100 /* TODO This hack should go away */ 11101 if (connector && enable) { 11102 /* Make sure fake sink is created in plug-in scenario */ 11103 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 11104 connector); 11105 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 11106 connector); 11107 11108 if (WARN_ON(!drm_new_conn_state)) { 11109 ret = -EINVAL; 11110 goto fail; 11111 } 11112 11113 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 11114 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 11115 11116 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11117 goto skip_modeset; 11118 11119 new_stream = create_validate_stream_for_sink(connector, 11120 &new_crtc_state->mode, 11121 dm_new_conn_state, 11122 dm_old_crtc_state->stream); 11123 11124 /* 11125 * we can have no stream on ACTION_SET if a display 11126 * was disconnected during S3, in this case it is not an 11127 * error, the OS will be updated after detection, and 11128 * will do the right thing on next atomic commit 11129 */ 11130 11131 if (!new_stream) { 11132 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n", 11133 __func__, acrtc->base.base.id); 11134 ret = -ENOMEM; 11135 goto fail; 11136 } 11137 11138 /* 11139 * TODO: Check VSDB bits to decide whether this should 11140 * be enabled or not. 11141 */ 11142 new_stream->triggered_crtc_reset.enabled = 11143 dm->force_timing_sync; 11144 11145 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11146 11147 ret = fill_hdr_info_packet(drm_new_conn_state, 11148 &new_stream->hdr_static_metadata); 11149 if (ret) 11150 goto fail; 11151 11152 /* 11153 * If we already removed the old stream from the context 11154 * (and set the new stream to NULL) then we can't reuse 11155 * the old stream even if the stream and scaling are unchanged. 11156 * We'll hit the BUG_ON and black screen. 11157 * 11158 * TODO: Refactor this function to allow this check to work 11159 * in all conditions. 11160 */ 11161 if (amdgpu_freesync_vid_mode && 11162 dm_new_crtc_state->stream && 11163 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 11164 goto skip_modeset; 11165 11166 if (dm_new_crtc_state->stream && 11167 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11168 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 11169 new_crtc_state->mode_changed = false; 11170 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d", 11171 new_crtc_state->mode_changed); 11172 } 11173 } 11174 11175 /* mode_changed flag may get updated above, need to check again */ 11176 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 11177 goto skip_modeset; 11178 11179 drm_dbg_state(state->dev, 11180 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 11181 acrtc->crtc_id, 11182 new_crtc_state->enable, 11183 new_crtc_state->active, 11184 new_crtc_state->planes_changed, 11185 new_crtc_state->mode_changed, 11186 new_crtc_state->active_changed, 11187 new_crtc_state->connectors_changed); 11188 11189 /* Remove stream for any changed/disabled CRTC */ 11190 if (!enable) { 11191 11192 if (!dm_old_crtc_state->stream) 11193 goto skip_modeset; 11194 11195 /* Unset freesync video if it was active before */ 11196 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 11197 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 11198 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 11199 } 11200 11201 /* Now check if we should set freesync video mode */ 11202 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 11203 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 11204 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 11205 is_timing_unchanged_for_freesync(new_crtc_state, 11206 old_crtc_state)) { 11207 new_crtc_state->mode_changed = false; 11208 drm_dbg_driver(adev_to_drm(adev), 11209 "Mode change not required for front porch change, setting mode_changed to %d", 11210 new_crtc_state->mode_changed); 11211 11212 set_freesync_fixed_config(dm_new_crtc_state); 11213 11214 goto skip_modeset; 11215 } else if (amdgpu_freesync_vid_mode && aconnector && 11216 is_freesync_video_mode(&new_crtc_state->mode, 11217 aconnector)) { 11218 struct drm_display_mode *high_mode; 11219 11220 high_mode = get_highest_refresh_rate_mode(aconnector, false); 11221 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 11222 set_freesync_fixed_config(dm_new_crtc_state); 11223 } 11224 11225 ret = dm_atomic_get_state(state, &dm_state); 11226 if (ret) 11227 goto fail; 11228 11229 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n", 11230 crtc->base.id); 11231 11232 /* i.e. reset mode */ 11233 if (dc_state_remove_stream( 11234 dm->dc, 11235 dm_state->context, 11236 dm_old_crtc_state->stream) != DC_OK) { 11237 ret = -EINVAL; 11238 goto fail; 11239 } 11240 11241 dc_stream_release(dm_old_crtc_state->stream); 11242 dm_new_crtc_state->stream = NULL; 11243 11244 reset_freesync_config_for_crtc(dm_new_crtc_state); 11245 11246 *lock_and_validation_needed = true; 11247 11248 } else {/* Add stream for any updated/enabled CRTC */ 11249 /* 11250 * Quick fix to prevent NULL pointer on new_stream when 11251 * added MST connectors not found in existing crtc_state in the chained mode 11252 * TODO: need to dig out the root cause of that 11253 */ 11254 if (!connector) 11255 goto skip_modeset; 11256 11257 if (modereset_required(new_crtc_state)) 11258 goto skip_modeset; 11259 11260 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 11261 dm_old_crtc_state->stream)) { 11262 11263 WARN_ON(dm_new_crtc_state->stream); 11264 11265 ret = dm_atomic_get_state(state, &dm_state); 11266 if (ret) 11267 goto fail; 11268 11269 dm_new_crtc_state->stream = new_stream; 11270 11271 dc_stream_retain(new_stream); 11272 11273 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 11274 crtc->base.id); 11275 11276 if (dc_state_add_stream( 11277 dm->dc, 11278 dm_state->context, 11279 dm_new_crtc_state->stream) != DC_OK) { 11280 ret = -EINVAL; 11281 goto fail; 11282 } 11283 11284 *lock_and_validation_needed = true; 11285 } 11286 } 11287 11288 skip_modeset: 11289 /* Release extra reference */ 11290 if (new_stream) 11291 dc_stream_release(new_stream); 11292 11293 /* 11294 * We want to do dc stream updates that do not require a 11295 * full modeset below. 11296 */ 11297 if (!(enable && connector && new_crtc_state->active)) 11298 return 0; 11299 /* 11300 * Given above conditions, the dc state cannot be NULL because: 11301 * 1. We're in the process of enabling CRTCs (just been added 11302 * to the dc context, or already is on the context) 11303 * 2. Has a valid connector attached, and 11304 * 3. Is currently active and enabled. 11305 * => The dc stream state currently exists. 11306 */ 11307 BUG_ON(dm_new_crtc_state->stream == NULL); 11308 11309 /* Scaling or underscan settings */ 11310 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 11311 drm_atomic_crtc_needs_modeset(new_crtc_state)) 11312 update_stream_scaling_settings( 11313 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 11314 11315 /* ABM settings */ 11316 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11317 11318 /* 11319 * Color management settings. We also update color properties 11320 * when a modeset is needed, to ensure it gets reprogrammed. 11321 */ 11322 if (dm_new_crtc_state->base.color_mgmt_changed || 11323 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 11324 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11325 ret = amdgpu_dm_check_crtc_color_mgmt(dm_new_crtc_state, true); 11326 if (ret) 11327 goto fail; 11328 } 11329 11330 /* Update Freesync settings. */ 11331 get_freesync_config_for_crtc(dm_new_crtc_state, 11332 dm_new_conn_state); 11333 11334 return ret; 11335 11336 fail: 11337 if (new_stream) 11338 dc_stream_release(new_stream); 11339 return ret; 11340 } 11341 11342 static bool should_reset_plane(struct drm_atomic_state *state, 11343 struct drm_plane *plane, 11344 struct drm_plane_state *old_plane_state, 11345 struct drm_plane_state *new_plane_state) 11346 { 11347 struct drm_plane *other; 11348 struct drm_plane_state *old_other_state, *new_other_state; 11349 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11350 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state; 11351 struct amdgpu_device *adev = drm_to_adev(plane->dev); 11352 int i; 11353 11354 /* 11355 * TODO: Remove this hack for all asics once it proves that the 11356 * fast updates works fine on DCN3.2+. 11357 */ 11358 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) && 11359 state->allow_modeset) 11360 return true; 11361 11362 if (amdgpu_in_reset(adev) && state->allow_modeset) 11363 return true; 11364 11365 /* Exit early if we know that we're adding or removing the plane. */ 11366 if (old_plane_state->crtc != new_plane_state->crtc) 11367 return true; 11368 11369 /* old crtc == new_crtc == NULL, plane not in context. */ 11370 if (!new_plane_state->crtc) 11371 return false; 11372 11373 new_crtc_state = 11374 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 11375 old_crtc_state = 11376 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc); 11377 11378 if (!new_crtc_state) 11379 return true; 11380 11381 /* 11382 * A change in cursor mode means a new dc pipe needs to be acquired or 11383 * released from the state 11384 */ 11385 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state); 11386 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 11387 if (plane->type == DRM_PLANE_TYPE_CURSOR && 11388 old_dm_crtc_state != NULL && 11389 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) { 11390 return true; 11391 } 11392 11393 /* CRTC Degamma changes currently require us to recreate planes. */ 11394 if (new_crtc_state->color_mgmt_changed) 11395 return true; 11396 11397 /* 11398 * On zpos change, planes need to be reordered by removing and re-adding 11399 * them one by one to the dc state, in order of descending zpos. 11400 * 11401 * TODO: We can likely skip bandwidth validation if the only thing that 11402 * changed about the plane was it'z z-ordering. 11403 */ 11404 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos) 11405 return true; 11406 11407 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 11408 return true; 11409 11410 /* 11411 * If there are any new primary or overlay planes being added or 11412 * removed then the z-order can potentially change. To ensure 11413 * correct z-order and pipe acquisition the current DC architecture 11414 * requires us to remove and recreate all existing planes. 11415 * 11416 * TODO: Come up with a more elegant solution for this. 11417 */ 11418 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 11419 struct amdgpu_framebuffer *old_afb, *new_afb; 11420 struct dm_plane_state *dm_new_other_state, *dm_old_other_state; 11421 11422 dm_new_other_state = to_dm_plane_state(new_other_state); 11423 dm_old_other_state = to_dm_plane_state(old_other_state); 11424 11425 if (other->type == DRM_PLANE_TYPE_CURSOR) 11426 continue; 11427 11428 if (old_other_state->crtc != new_plane_state->crtc && 11429 new_other_state->crtc != new_plane_state->crtc) 11430 continue; 11431 11432 if (old_other_state->crtc != new_other_state->crtc) 11433 return true; 11434 11435 /* Src/dst size and scaling updates. */ 11436 if (old_other_state->src_w != new_other_state->src_w || 11437 old_other_state->src_h != new_other_state->src_h || 11438 old_other_state->crtc_w != new_other_state->crtc_w || 11439 old_other_state->crtc_h != new_other_state->crtc_h) 11440 return true; 11441 11442 /* Rotation / mirroring updates. */ 11443 if (old_other_state->rotation != new_other_state->rotation) 11444 return true; 11445 11446 /* Blending updates. */ 11447 if (old_other_state->pixel_blend_mode != 11448 new_other_state->pixel_blend_mode) 11449 return true; 11450 11451 /* Alpha updates. */ 11452 if (old_other_state->alpha != new_other_state->alpha) 11453 return true; 11454 11455 /* Colorspace changes. */ 11456 if (old_other_state->color_range != new_other_state->color_range || 11457 old_other_state->color_encoding != new_other_state->color_encoding) 11458 return true; 11459 11460 /* HDR/Transfer Function changes. */ 11461 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf || 11462 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut || 11463 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult || 11464 dm_old_other_state->ctm != dm_new_other_state->ctm || 11465 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut || 11466 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf || 11467 dm_old_other_state->lut3d != dm_new_other_state->lut3d || 11468 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut || 11469 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf) 11470 return true; 11471 11472 /* Framebuffer checks fall at the end. */ 11473 if (!old_other_state->fb || !new_other_state->fb) 11474 continue; 11475 11476 /* Pixel format changes can require bandwidth updates. */ 11477 if (old_other_state->fb->format != new_other_state->fb->format) 11478 return true; 11479 11480 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 11481 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 11482 11483 /* Tiling and DCC changes also require bandwidth updates. */ 11484 if (old_afb->tiling_flags != new_afb->tiling_flags || 11485 old_afb->base.modifier != new_afb->base.modifier) 11486 return true; 11487 } 11488 11489 return false; 11490 } 11491 11492 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 11493 struct drm_plane_state *new_plane_state, 11494 struct drm_framebuffer *fb) 11495 { 11496 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 11497 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 11498 unsigned int pitch; 11499 bool linear; 11500 11501 if (fb->width > new_acrtc->max_cursor_width || 11502 fb->height > new_acrtc->max_cursor_height) { 11503 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 11504 new_plane_state->fb->width, 11505 new_plane_state->fb->height); 11506 return -EINVAL; 11507 } 11508 if (new_plane_state->src_w != fb->width << 16 || 11509 new_plane_state->src_h != fb->height << 16) { 11510 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11511 return -EINVAL; 11512 } 11513 11514 /* Pitch in pixels */ 11515 pitch = fb->pitches[0] / fb->format->cpp[0]; 11516 11517 if (fb->width != pitch) { 11518 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 11519 fb->width, pitch); 11520 return -EINVAL; 11521 } 11522 11523 switch (pitch) { 11524 case 64: 11525 case 128: 11526 case 256: 11527 /* FB pitch is supported by cursor plane */ 11528 break; 11529 default: 11530 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 11531 return -EINVAL; 11532 } 11533 11534 /* Core DRM takes care of checking FB modifiers, so we only need to 11535 * check tiling flags when the FB doesn't have a modifier. 11536 */ 11537 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 11538 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) { 11539 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0; 11540 } else if (adev->family >= AMDGPU_FAMILY_AI) { 11541 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 11542 } else { 11543 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 11544 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 11545 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 11546 } 11547 if (!linear) { 11548 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 11549 return -EINVAL; 11550 } 11551 } 11552 11553 return 0; 11554 } 11555 11556 /* 11557 * Helper function for checking the cursor in native mode 11558 */ 11559 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc, 11560 struct drm_plane *plane, 11561 struct drm_plane_state *new_plane_state, 11562 bool enable) 11563 { 11564 11565 struct amdgpu_crtc *new_acrtc; 11566 int ret; 11567 11568 if (!enable || !new_plane_crtc || 11569 drm_atomic_plane_disabling(plane->state, new_plane_state)) 11570 return 0; 11571 11572 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 11573 11574 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 11575 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11576 return -EINVAL; 11577 } 11578 11579 if (new_plane_state->fb) { 11580 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 11581 new_plane_state->fb); 11582 if (ret) 11583 return ret; 11584 } 11585 11586 return 0; 11587 } 11588 11589 static bool dm_should_update_native_cursor(struct drm_atomic_state *state, 11590 struct drm_crtc *old_plane_crtc, 11591 struct drm_crtc *new_plane_crtc, 11592 bool enable) 11593 { 11594 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11595 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11596 11597 if (!enable) { 11598 if (old_plane_crtc == NULL) 11599 return true; 11600 11601 old_crtc_state = drm_atomic_get_old_crtc_state( 11602 state, old_plane_crtc); 11603 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11604 11605 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11606 } else { 11607 if (new_plane_crtc == NULL) 11608 return true; 11609 11610 new_crtc_state = drm_atomic_get_new_crtc_state( 11611 state, new_plane_crtc); 11612 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11613 11614 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11615 } 11616 } 11617 11618 static int dm_update_plane_state(struct dc *dc, 11619 struct drm_atomic_state *state, 11620 struct drm_plane *plane, 11621 struct drm_plane_state *old_plane_state, 11622 struct drm_plane_state *new_plane_state, 11623 bool enable, 11624 bool *lock_and_validation_needed, 11625 bool *is_top_most_overlay) 11626 { 11627 11628 struct dm_atomic_state *dm_state = NULL; 11629 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 11630 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11631 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 11632 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 11633 bool needs_reset, update_native_cursor; 11634 int ret = 0; 11635 11636 11637 new_plane_crtc = new_plane_state->crtc; 11638 old_plane_crtc = old_plane_state->crtc; 11639 dm_new_plane_state = to_dm_plane_state(new_plane_state); 11640 dm_old_plane_state = to_dm_plane_state(old_plane_state); 11641 11642 update_native_cursor = dm_should_update_native_cursor(state, 11643 old_plane_crtc, 11644 new_plane_crtc, 11645 enable); 11646 11647 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) { 11648 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11649 new_plane_state, enable); 11650 if (ret) 11651 return ret; 11652 11653 return 0; 11654 } 11655 11656 needs_reset = should_reset_plane(state, plane, old_plane_state, 11657 new_plane_state); 11658 11659 /* Remove any changed/removed planes */ 11660 if (!enable) { 11661 if (!needs_reset) 11662 return 0; 11663 11664 if (!old_plane_crtc) 11665 return 0; 11666 11667 old_crtc_state = drm_atomic_get_old_crtc_state( 11668 state, old_plane_crtc); 11669 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11670 11671 if (!dm_old_crtc_state->stream) 11672 return 0; 11673 11674 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 11675 plane->base.id, old_plane_crtc->base.id); 11676 11677 ret = dm_atomic_get_state(state, &dm_state); 11678 if (ret) 11679 return ret; 11680 11681 if (!dc_state_remove_plane( 11682 dc, 11683 dm_old_crtc_state->stream, 11684 dm_old_plane_state->dc_state, 11685 dm_state->context)) { 11686 11687 return -EINVAL; 11688 } 11689 11690 if (dm_old_plane_state->dc_state) 11691 dc_plane_state_release(dm_old_plane_state->dc_state); 11692 11693 dm_new_plane_state->dc_state = NULL; 11694 11695 *lock_and_validation_needed = true; 11696 11697 } else { /* Add new planes */ 11698 struct dc_plane_state *dc_new_plane_state; 11699 11700 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 11701 return 0; 11702 11703 if (!new_plane_crtc) 11704 return 0; 11705 11706 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 11707 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11708 11709 if (!dm_new_crtc_state->stream) 11710 return 0; 11711 11712 if (!needs_reset) 11713 return 0; 11714 11715 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 11716 if (ret) 11717 goto out; 11718 11719 WARN_ON(dm_new_plane_state->dc_state); 11720 11721 dc_new_plane_state = dc_create_plane_state(dc); 11722 if (!dc_new_plane_state) { 11723 ret = -ENOMEM; 11724 goto out; 11725 } 11726 11727 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 11728 plane->base.id, new_plane_crtc->base.id); 11729 11730 ret = fill_dc_plane_attributes( 11731 drm_to_adev(new_plane_crtc->dev), 11732 dc_new_plane_state, 11733 new_plane_state, 11734 new_crtc_state); 11735 if (ret) { 11736 dc_plane_state_release(dc_new_plane_state); 11737 goto out; 11738 } 11739 11740 ret = dm_atomic_get_state(state, &dm_state); 11741 if (ret) { 11742 dc_plane_state_release(dc_new_plane_state); 11743 goto out; 11744 } 11745 11746 /* 11747 * Any atomic check errors that occur after this will 11748 * not need a release. The plane state will be attached 11749 * to the stream, and therefore part of the atomic 11750 * state. It'll be released when the atomic state is 11751 * cleaned. 11752 */ 11753 if (!dc_state_add_plane( 11754 dc, 11755 dm_new_crtc_state->stream, 11756 dc_new_plane_state, 11757 dm_state->context)) { 11758 11759 dc_plane_state_release(dc_new_plane_state); 11760 ret = -EINVAL; 11761 goto out; 11762 } 11763 11764 dm_new_plane_state->dc_state = dc_new_plane_state; 11765 11766 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 11767 11768 /* Tell DC to do a full surface update every time there 11769 * is a plane change. Inefficient, but works for now. 11770 */ 11771 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 11772 11773 *lock_and_validation_needed = true; 11774 } 11775 11776 out: 11777 /* If enabling cursor overlay failed, attempt fallback to native mode */ 11778 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) { 11779 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11780 new_plane_state, enable); 11781 if (ret) 11782 return ret; 11783 11784 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE; 11785 } 11786 11787 return ret; 11788 } 11789 11790 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 11791 int *src_w, int *src_h) 11792 { 11793 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 11794 case DRM_MODE_ROTATE_90: 11795 case DRM_MODE_ROTATE_270: 11796 *src_w = plane_state->src_h >> 16; 11797 *src_h = plane_state->src_w >> 16; 11798 break; 11799 case DRM_MODE_ROTATE_0: 11800 case DRM_MODE_ROTATE_180: 11801 default: 11802 *src_w = plane_state->src_w >> 16; 11803 *src_h = plane_state->src_h >> 16; 11804 break; 11805 } 11806 } 11807 11808 static void 11809 dm_get_plane_scale(struct drm_plane_state *plane_state, 11810 int *out_plane_scale_w, int *out_plane_scale_h) 11811 { 11812 int plane_src_w, plane_src_h; 11813 11814 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 11815 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0; 11816 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0; 11817 } 11818 11819 /* 11820 * The normalized_zpos value cannot be used by this iterator directly. It's only 11821 * calculated for enabled planes, potentially causing normalized_zpos collisions 11822 * between enabled/disabled planes in the atomic state. We need a unique value 11823 * so that the iterator will not generate the same object twice, or loop 11824 * indefinitely. 11825 */ 11826 static inline struct __drm_planes_state *__get_next_zpos( 11827 struct drm_atomic_state *state, 11828 struct __drm_planes_state *prev) 11829 { 11830 unsigned int highest_zpos = 0, prev_zpos = 256; 11831 uint32_t highest_id = 0, prev_id = UINT_MAX; 11832 struct drm_plane_state *new_plane_state; 11833 struct drm_plane *plane; 11834 int i, highest_i = -1; 11835 11836 if (prev != NULL) { 11837 prev_zpos = prev->new_state->zpos; 11838 prev_id = prev->ptr->base.id; 11839 } 11840 11841 for_each_new_plane_in_state(state, plane, new_plane_state, i) { 11842 /* Skip planes with higher zpos than the previously returned */ 11843 if (new_plane_state->zpos > prev_zpos || 11844 (new_plane_state->zpos == prev_zpos && 11845 plane->base.id >= prev_id)) 11846 continue; 11847 11848 /* Save the index of the plane with highest zpos */ 11849 if (new_plane_state->zpos > highest_zpos || 11850 (new_plane_state->zpos == highest_zpos && 11851 plane->base.id > highest_id)) { 11852 highest_zpos = new_plane_state->zpos; 11853 highest_id = plane->base.id; 11854 highest_i = i; 11855 } 11856 } 11857 11858 if (highest_i < 0) 11859 return NULL; 11860 11861 return &state->planes[highest_i]; 11862 } 11863 11864 /* 11865 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate 11866 * by descending zpos, as read from the new plane state. This is the same 11867 * ordering as defined by drm_atomic_normalize_zpos(). 11868 */ 11869 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \ 11870 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \ 11871 __i != NULL; __i = __get_next_zpos((__state), __i)) \ 11872 for_each_if(((plane) = __i->ptr, \ 11873 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \ 11874 (old_plane_state) = __i->old_state, \ 11875 (new_plane_state) = __i->new_state, 1)) 11876 11877 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 11878 { 11879 struct drm_connector *connector; 11880 struct drm_connector_state *conn_state, *old_conn_state; 11881 struct amdgpu_dm_connector *aconnector = NULL; 11882 int i; 11883 11884 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 11885 if (!conn_state->crtc) 11886 conn_state = old_conn_state; 11887 11888 if (conn_state->crtc != crtc) 11889 continue; 11890 11891 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11892 continue; 11893 11894 aconnector = to_amdgpu_dm_connector(connector); 11895 if (!aconnector->mst_output_port || !aconnector->mst_root) 11896 aconnector = NULL; 11897 else 11898 break; 11899 } 11900 11901 if (!aconnector) 11902 return 0; 11903 11904 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 11905 } 11906 11907 /** 11908 * DOC: Cursor Modes - Native vs Overlay 11909 * 11910 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw 11911 * plane. It does not require a dedicated hw plane to enable, but it is 11912 * subjected to the same z-order and scaling as the hw plane. It also has format 11913 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB 11914 * hw plane. 11915 * 11916 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its 11917 * own scaling and z-pos. It also has no blending restrictions. It lends to a 11918 * cursor behavior more akin to a DRM client's expectations. However, it does 11919 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is 11920 * available. 11921 */ 11922 11923 /** 11924 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc 11925 * @adev: amdgpu device 11926 * @state: DRM atomic state 11927 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor 11928 * @cursor_mode: Returns the required cursor mode on dm_crtc_state 11929 * 11930 * Get whether the cursor should be enabled in native mode, or overlay mode, on 11931 * the dm_crtc_state. 11932 * 11933 * The cursor should be enabled in overlay mode if there exists an underlying 11934 * plane - on which the cursor may be blended - that is either YUV formatted, or 11935 * scaled differently from the cursor. 11936 * 11937 * Since zpos info is required, drm_atomic_normalize_zpos must be called before 11938 * calling this function. 11939 * 11940 * Return: 0 on success, or an error code if getting the cursor plane state 11941 * failed. 11942 */ 11943 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev, 11944 struct drm_atomic_state *state, 11945 struct dm_crtc_state *dm_crtc_state, 11946 enum amdgpu_dm_cursor_mode *cursor_mode) 11947 { 11948 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state; 11949 struct drm_crtc_state *crtc_state = &dm_crtc_state->base; 11950 struct drm_plane *plane; 11951 bool consider_mode_change = false; 11952 bool entire_crtc_covered = false; 11953 bool cursor_changed = false; 11954 int underlying_scale_w, underlying_scale_h; 11955 int cursor_scale_w, cursor_scale_h; 11956 int i; 11957 11958 /* Overlay cursor not supported on HW before DCN 11959 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions 11960 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE 11961 */ 11962 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 || 11963 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 11964 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11965 return 0; 11966 } 11967 11968 /* Init cursor_mode to be the same as current */ 11969 *cursor_mode = dm_crtc_state->cursor_mode; 11970 11971 /* 11972 * Cursor mode can change if a plane's format changes, scale changes, is 11973 * enabled/disabled, or z-order changes. 11974 */ 11975 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) { 11976 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 11977 11978 /* Only care about planes on this CRTC */ 11979 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0) 11980 continue; 11981 11982 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11983 cursor_changed = true; 11984 11985 if (drm_atomic_plane_enabling(old_plane_state, plane_state) || 11986 drm_atomic_plane_disabling(old_plane_state, plane_state) || 11987 old_plane_state->fb->format != plane_state->fb->format) { 11988 consider_mode_change = true; 11989 break; 11990 } 11991 11992 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h); 11993 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 11994 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 11995 consider_mode_change = true; 11996 break; 11997 } 11998 } 11999 12000 if (!consider_mode_change && !crtc_state->zpos_changed) 12001 return 0; 12002 12003 /* 12004 * If no cursor change on this CRTC, and not enabled on this CRTC, then 12005 * no need to set cursor mode. This avoids needlessly locking the cursor 12006 * state. 12007 */ 12008 if (!cursor_changed && 12009 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) { 12010 return 0; 12011 } 12012 12013 cursor_state = drm_atomic_get_plane_state(state, 12014 crtc_state->crtc->cursor); 12015 if (IS_ERR(cursor_state)) 12016 return PTR_ERR(cursor_state); 12017 12018 /* Cursor is disabled */ 12019 if (!cursor_state->fb) 12020 return 0; 12021 12022 /* For all planes in descending z-order (all of which are below cursor 12023 * as per zpos definitions), check their scaling and format 12024 */ 12025 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) { 12026 12027 /* Only care about non-cursor planes on this CRTC */ 12028 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 || 12029 plane->type == DRM_PLANE_TYPE_CURSOR) 12030 continue; 12031 12032 /* Underlying plane is YUV format - use overlay cursor */ 12033 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) { 12034 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 12035 return 0; 12036 } 12037 12038 dm_get_plane_scale(plane_state, 12039 &underlying_scale_w, &underlying_scale_h); 12040 dm_get_plane_scale(cursor_state, 12041 &cursor_scale_w, &cursor_scale_h); 12042 12043 /* Underlying plane has different scale - use overlay cursor */ 12044 if (cursor_scale_w != underlying_scale_w && 12045 cursor_scale_h != underlying_scale_h) { 12046 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 12047 return 0; 12048 } 12049 12050 /* If this plane covers the whole CRTC, no need to check planes underneath */ 12051 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 && 12052 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay && 12053 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) { 12054 entire_crtc_covered = true; 12055 break; 12056 } 12057 } 12058 12059 /* If planes do not cover the entire CRTC, use overlay mode to enable 12060 * cursor over holes 12061 */ 12062 if (entire_crtc_covered) 12063 *cursor_mode = DM_CURSOR_NATIVE_MODE; 12064 else 12065 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 12066 12067 return 0; 12068 } 12069 12070 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev, 12071 struct drm_atomic_state *state, 12072 struct drm_crtc_state *crtc_state) 12073 { 12074 struct drm_plane *plane; 12075 struct drm_plane_state *new_plane_state, *old_plane_state; 12076 12077 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) { 12078 new_plane_state = drm_atomic_get_plane_state(state, plane); 12079 old_plane_state = drm_atomic_get_plane_state(state, plane); 12080 12081 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) { 12082 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name); 12083 return false; 12084 } 12085 12086 if (old_plane_state->fb && new_plane_state->fb && 12087 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb)) 12088 return true; 12089 } 12090 12091 return false; 12092 } 12093 12094 /** 12095 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 12096 * 12097 * @dev: The DRM device 12098 * @state: The atomic state to commit 12099 * 12100 * Validate that the given atomic state is programmable by DC into hardware. 12101 * This involves constructing a &struct dc_state reflecting the new hardware 12102 * state we wish to commit, then querying DC to see if it is programmable. It's 12103 * important not to modify the existing DC state. Otherwise, atomic_check 12104 * may unexpectedly commit hardware changes. 12105 * 12106 * When validating the DC state, it's important that the right locks are 12107 * acquired. For full updates case which removes/adds/updates streams on one 12108 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 12109 * that any such full update commit will wait for completion of any outstanding 12110 * flip using DRMs synchronization events. 12111 * 12112 * Note that DM adds the affected connectors for all CRTCs in state, when that 12113 * might not seem necessary. This is because DC stream creation requires the 12114 * DC sink, which is tied to the DRM connector state. Cleaning this up should 12115 * be possible but non-trivial - a possible TODO item. 12116 * 12117 * Return: -Error code if validation failed. 12118 */ 12119 static int amdgpu_dm_atomic_check(struct drm_device *dev, 12120 struct drm_atomic_state *state) 12121 { 12122 struct amdgpu_device *adev = drm_to_adev(dev); 12123 struct dm_atomic_state *dm_state = NULL; 12124 struct dc *dc = adev->dm.dc; 12125 struct drm_connector *connector; 12126 struct drm_connector_state *old_con_state, *new_con_state; 12127 struct drm_crtc *crtc; 12128 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 12129 struct drm_plane *plane; 12130 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state; 12131 enum dc_status status; 12132 int ret, i; 12133 bool lock_and_validation_needed = false; 12134 bool is_top_most_overlay = true; 12135 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 12136 struct drm_dp_mst_topology_mgr *mgr; 12137 struct drm_dp_mst_topology_state *mst_state; 12138 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 12139 12140 trace_amdgpu_dm_atomic_check_begin(state); 12141 12142 ret = drm_atomic_helper_check_modeset(dev, state); 12143 if (ret) { 12144 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n"); 12145 goto fail; 12146 } 12147 12148 /* Check connector changes */ 12149 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12150 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12151 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12152 12153 /* Skip connectors that are disabled or part of modeset already. */ 12154 if (!new_con_state->crtc) 12155 continue; 12156 12157 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 12158 if (IS_ERR(new_crtc_state)) { 12159 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n"); 12160 ret = PTR_ERR(new_crtc_state); 12161 goto fail; 12162 } 12163 12164 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 12165 dm_old_con_state->scaling != dm_new_con_state->scaling) 12166 new_crtc_state->connectors_changed = true; 12167 } 12168 12169 if (dc_resource_is_dsc_encoding_supported(dc)) { 12170 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12171 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 12172 ret = add_affected_mst_dsc_crtcs(state, crtc); 12173 if (ret) { 12174 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n"); 12175 goto fail; 12176 } 12177 } 12178 } 12179 } 12180 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12181 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 12182 12183 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 12184 !new_crtc_state->color_mgmt_changed && 12185 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 12186 dm_old_crtc_state->dsc_force_changed == false) 12187 continue; 12188 12189 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 12190 if (ret) { 12191 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n"); 12192 goto fail; 12193 } 12194 12195 if (!new_crtc_state->enable) 12196 continue; 12197 12198 ret = drm_atomic_add_affected_connectors(state, crtc); 12199 if (ret) { 12200 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n"); 12201 goto fail; 12202 } 12203 12204 ret = drm_atomic_add_affected_planes(state, crtc); 12205 if (ret) { 12206 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n"); 12207 goto fail; 12208 } 12209 12210 if (dm_old_crtc_state->dsc_force_changed) 12211 new_crtc_state->mode_changed = true; 12212 } 12213 12214 /* 12215 * Add all primary and overlay planes on the CRTC to the state 12216 * whenever a plane is enabled to maintain correct z-ordering 12217 * and to enable fast surface updates. 12218 */ 12219 drm_for_each_crtc(crtc, dev) { 12220 bool modified = false; 12221 12222 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 12223 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12224 continue; 12225 12226 if (new_plane_state->crtc == crtc || 12227 old_plane_state->crtc == crtc) { 12228 modified = true; 12229 break; 12230 } 12231 } 12232 12233 if (!modified) 12234 continue; 12235 12236 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 12237 if (plane->type == DRM_PLANE_TYPE_CURSOR) 12238 continue; 12239 12240 new_plane_state = 12241 drm_atomic_get_plane_state(state, plane); 12242 12243 if (IS_ERR(new_plane_state)) { 12244 ret = PTR_ERR(new_plane_state); 12245 drm_dbg_atomic(dev, "new_plane_state is BAD\n"); 12246 goto fail; 12247 } 12248 } 12249 } 12250 12251 /* 12252 * DC consults the zpos (layer_index in DC terminology) to determine the 12253 * hw plane on which to enable the hw cursor (see 12254 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 12255 * atomic state, so call drm helper to normalize zpos. 12256 */ 12257 ret = drm_atomic_normalize_zpos(dev, state); 12258 if (ret) { 12259 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 12260 goto fail; 12261 } 12262 12263 /* 12264 * Determine whether cursors on each CRTC should be enabled in native or 12265 * overlay mode. 12266 */ 12267 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12268 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12269 12270 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12271 &dm_new_crtc_state->cursor_mode); 12272 if (ret) { 12273 drm_dbg(dev, "Failed to determine cursor mode\n"); 12274 goto fail; 12275 } 12276 12277 /* 12278 * If overlay cursor is needed, DC cannot go through the 12279 * native cursor update path. All enabled planes on the CRTC 12280 * need to be added for DC to not disable a plane by mistake 12281 */ 12282 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12283 ret = drm_atomic_add_affected_planes(state, crtc); 12284 if (ret) 12285 goto fail; 12286 } 12287 } 12288 12289 /* Remove exiting planes if they are modified */ 12290 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12291 12292 ret = dm_update_plane_state(dc, state, plane, 12293 old_plane_state, 12294 new_plane_state, 12295 false, 12296 &lock_and_validation_needed, 12297 &is_top_most_overlay); 12298 if (ret) { 12299 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12300 goto fail; 12301 } 12302 } 12303 12304 /* Disable all crtcs which require disable */ 12305 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12306 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12307 old_crtc_state, 12308 new_crtc_state, 12309 false, 12310 &lock_and_validation_needed); 12311 if (ret) { 12312 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n"); 12313 goto fail; 12314 } 12315 } 12316 12317 /* Enable all crtcs which require enable */ 12318 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12319 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12320 old_crtc_state, 12321 new_crtc_state, 12322 true, 12323 &lock_and_validation_needed); 12324 if (ret) { 12325 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n"); 12326 goto fail; 12327 } 12328 } 12329 12330 /* Add new/modified planes */ 12331 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12332 ret = dm_update_plane_state(dc, state, plane, 12333 old_plane_state, 12334 new_plane_state, 12335 true, 12336 &lock_and_validation_needed, 12337 &is_top_most_overlay); 12338 if (ret) { 12339 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12340 goto fail; 12341 } 12342 } 12343 12344 #if defined(CONFIG_DRM_AMD_DC_FP) 12345 if (dc_resource_is_dsc_encoding_supported(dc)) { 12346 ret = pre_validate_dsc(state, &dm_state, vars); 12347 if (ret != 0) 12348 goto fail; 12349 } 12350 #endif 12351 12352 /* Run this here since we want to validate the streams we created */ 12353 ret = drm_atomic_helper_check_planes(dev, state); 12354 if (ret) { 12355 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n"); 12356 goto fail; 12357 } 12358 12359 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12360 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12361 if (dm_new_crtc_state->mpo_requested) 12362 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc); 12363 } 12364 12365 /* Check cursor restrictions */ 12366 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12367 enum amdgpu_dm_cursor_mode required_cursor_mode; 12368 int is_rotated, is_scaled; 12369 12370 /* Overlay cusor not subject to native cursor restrictions */ 12371 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12372 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) 12373 continue; 12374 12375 /* Check if rotation or scaling is enabled on DCN401 */ 12376 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) && 12377 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12378 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor); 12379 12380 is_rotated = new_cursor_state && 12381 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0); 12382 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) || 12383 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h)); 12384 12385 if (is_rotated || is_scaled) { 12386 drm_dbg_driver( 12387 crtc->dev, 12388 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n", 12389 crtc->base.id, crtc->name); 12390 ret = -EINVAL; 12391 goto fail; 12392 } 12393 } 12394 12395 /* If HW can only do native cursor, check restrictions again */ 12396 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12397 &required_cursor_mode); 12398 if (ret) { 12399 drm_dbg_driver(crtc->dev, 12400 "[CRTC:%d:%s] Checking cursor mode failed\n", 12401 crtc->base.id, crtc->name); 12402 goto fail; 12403 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12404 drm_dbg_driver(crtc->dev, 12405 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n", 12406 crtc->base.id, crtc->name); 12407 ret = -EINVAL; 12408 goto fail; 12409 } 12410 } 12411 12412 if (state->legacy_cursor_update) { 12413 /* 12414 * This is a fast cursor update coming from the plane update 12415 * helper, check if it can be done asynchronously for better 12416 * performance. 12417 */ 12418 state->async_update = 12419 !drm_atomic_helper_async_check(dev, state); 12420 12421 /* 12422 * Skip the remaining global validation if this is an async 12423 * update. Cursor updates can be done without affecting 12424 * state or bandwidth calcs and this avoids the performance 12425 * penalty of locking the private state object and 12426 * allocating a new dc_state. 12427 */ 12428 if (state->async_update) 12429 return 0; 12430 } 12431 12432 /* Check scaling and underscan changes*/ 12433 /* TODO Removed scaling changes validation due to inability to commit 12434 * new stream into context w\o causing full reset. Need to 12435 * decide how to handle. 12436 */ 12437 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12438 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12439 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12440 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 12441 12442 /* Skip any modesets/resets */ 12443 if (!acrtc || drm_atomic_crtc_needs_modeset( 12444 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 12445 continue; 12446 12447 /* Skip any thing not scale or underscan changes */ 12448 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 12449 continue; 12450 12451 lock_and_validation_needed = true; 12452 } 12453 12454 /* set the slot info for each mst_state based on the link encoding format */ 12455 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 12456 struct amdgpu_dm_connector *aconnector; 12457 struct drm_connector *connector; 12458 struct drm_connector_list_iter iter; 12459 u8 link_coding_cap; 12460 12461 drm_connector_list_iter_begin(dev, &iter); 12462 drm_for_each_connector_iter(connector, &iter) { 12463 if (connector->index == mst_state->mgr->conn_base_id) { 12464 aconnector = to_amdgpu_dm_connector(connector); 12465 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 12466 drm_dp_mst_update_slots(mst_state, link_coding_cap); 12467 12468 break; 12469 } 12470 } 12471 drm_connector_list_iter_end(&iter); 12472 } 12473 12474 /** 12475 * Streams and planes are reset when there are changes that affect 12476 * bandwidth. Anything that affects bandwidth needs to go through 12477 * DC global validation to ensure that the configuration can be applied 12478 * to hardware. 12479 * 12480 * We have to currently stall out here in atomic_check for outstanding 12481 * commits to finish in this case because our IRQ handlers reference 12482 * DRM state directly - we can end up disabling interrupts too early 12483 * if we don't. 12484 * 12485 * TODO: Remove this stall and drop DM state private objects. 12486 */ 12487 if (lock_and_validation_needed) { 12488 ret = dm_atomic_get_state(state, &dm_state); 12489 if (ret) { 12490 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n"); 12491 goto fail; 12492 } 12493 12494 ret = do_aquire_global_lock(dev, state); 12495 if (ret) { 12496 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n"); 12497 goto fail; 12498 } 12499 12500 #if defined(CONFIG_DRM_AMD_DC_FP) 12501 if (dc_resource_is_dsc_encoding_supported(dc)) { 12502 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 12503 if (ret) { 12504 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n"); 12505 ret = -EINVAL; 12506 goto fail; 12507 } 12508 } 12509 #endif 12510 12511 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 12512 if (ret) { 12513 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n"); 12514 goto fail; 12515 } 12516 12517 /* 12518 * Perform validation of MST topology in the state: 12519 * We need to perform MST atomic check before calling 12520 * dc_validate_global_state(), or there is a chance 12521 * to get stuck in an infinite loop and hang eventually. 12522 */ 12523 ret = drm_dp_mst_atomic_check(state); 12524 if (ret) { 12525 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n"); 12526 goto fail; 12527 } 12528 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY); 12529 if (status != DC_OK) { 12530 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)", 12531 dc_status_to_str(status), status); 12532 ret = -EINVAL; 12533 goto fail; 12534 } 12535 } else { 12536 /* 12537 * The commit is a fast update. Fast updates shouldn't change 12538 * the DC context, affect global validation, and can have their 12539 * commit work done in parallel with other commits not touching 12540 * the same resource. If we have a new DC context as part of 12541 * the DM atomic state from validation we need to free it and 12542 * retain the existing one instead. 12543 * 12544 * Furthermore, since the DM atomic state only contains the DC 12545 * context and can safely be annulled, we can free the state 12546 * and clear the associated private object now to free 12547 * some memory and avoid a possible use-after-free later. 12548 */ 12549 12550 for (i = 0; i < state->num_private_objs; i++) { 12551 struct drm_private_obj *obj = state->private_objs[i].ptr; 12552 12553 if (obj->funcs == adev->dm.atomic_obj.funcs) { 12554 int j = state->num_private_objs-1; 12555 12556 dm_atomic_destroy_state(obj, 12557 state->private_objs[i].state); 12558 12559 /* If i is not at the end of the array then the 12560 * last element needs to be moved to where i was 12561 * before the array can safely be truncated. 12562 */ 12563 if (i != j) 12564 state->private_objs[i] = 12565 state->private_objs[j]; 12566 12567 state->private_objs[j].ptr = NULL; 12568 state->private_objs[j].state = NULL; 12569 state->private_objs[j].old_state = NULL; 12570 state->private_objs[j].new_state = NULL; 12571 12572 state->num_private_objs = j; 12573 break; 12574 } 12575 } 12576 } 12577 12578 /* Store the overall update type for use later in atomic check. */ 12579 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12580 struct dm_crtc_state *dm_new_crtc_state = 12581 to_dm_crtc_state(new_crtc_state); 12582 12583 /* 12584 * Only allow async flips for fast updates that don't change 12585 * the FB pitch, the DCC state, rotation, mem_type, etc. 12586 */ 12587 if (new_crtc_state->async_flip && 12588 (lock_and_validation_needed || 12589 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) { 12590 drm_dbg_atomic(crtc->dev, 12591 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 12592 crtc->base.id, crtc->name); 12593 ret = -EINVAL; 12594 goto fail; 12595 } 12596 12597 dm_new_crtc_state->update_type = lock_and_validation_needed ? 12598 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 12599 } 12600 12601 /* Must be success */ 12602 WARN_ON(ret); 12603 12604 trace_amdgpu_dm_atomic_check_finish(state, ret); 12605 12606 return ret; 12607 12608 fail: 12609 if (ret == -EDEADLK) 12610 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n"); 12611 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 12612 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n"); 12613 else 12614 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret); 12615 12616 trace_amdgpu_dm_atomic_check_finish(state, ret); 12617 12618 return ret; 12619 } 12620 12621 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 12622 unsigned int offset, 12623 unsigned int total_length, 12624 u8 *data, 12625 unsigned int length, 12626 struct amdgpu_hdmi_vsdb_info *vsdb) 12627 { 12628 bool res; 12629 union dmub_rb_cmd cmd; 12630 struct dmub_cmd_send_edid_cea *input; 12631 struct dmub_cmd_edid_cea_output *output; 12632 12633 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 12634 return false; 12635 12636 memset(&cmd, 0, sizeof(cmd)); 12637 12638 input = &cmd.edid_cea.data.input; 12639 12640 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 12641 cmd.edid_cea.header.sub_type = 0; 12642 cmd.edid_cea.header.payload_bytes = 12643 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 12644 input->offset = offset; 12645 input->length = length; 12646 input->cea_total_length = total_length; 12647 memcpy(input->payload, data, length); 12648 12649 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 12650 if (!res) { 12651 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n"); 12652 return false; 12653 } 12654 12655 output = &cmd.edid_cea.data.output; 12656 12657 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 12658 if (!output->ack.success) { 12659 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n", 12660 output->ack.offset); 12661 } 12662 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 12663 if (!output->amd_vsdb.vsdb_found) 12664 return false; 12665 12666 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 12667 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 12668 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 12669 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 12670 } else { 12671 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n"); 12672 return false; 12673 } 12674 12675 return true; 12676 } 12677 12678 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 12679 u8 *edid_ext, int len, 12680 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12681 { 12682 int i; 12683 12684 /* send extension block to DMCU for parsing */ 12685 for (i = 0; i < len; i += 8) { 12686 bool res; 12687 int offset; 12688 12689 /* send 8 bytes a time */ 12690 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 12691 return false; 12692 12693 if (i+8 == len) { 12694 /* EDID block sent completed, expect result */ 12695 int version, min_rate, max_rate; 12696 12697 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 12698 if (res) { 12699 /* amd vsdb found */ 12700 vsdb_info->freesync_supported = 1; 12701 vsdb_info->amd_vsdb_version = version; 12702 vsdb_info->min_refresh_rate_hz = min_rate; 12703 vsdb_info->max_refresh_rate_hz = max_rate; 12704 return true; 12705 } 12706 /* not amd vsdb */ 12707 return false; 12708 } 12709 12710 /* check for ack*/ 12711 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 12712 if (!res) 12713 return false; 12714 } 12715 12716 return false; 12717 } 12718 12719 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 12720 u8 *edid_ext, int len, 12721 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12722 { 12723 int i; 12724 12725 /* send extension block to DMCU for parsing */ 12726 for (i = 0; i < len; i += 8) { 12727 /* send 8 bytes a time */ 12728 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 12729 return false; 12730 } 12731 12732 return vsdb_info->freesync_supported; 12733 } 12734 12735 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 12736 u8 *edid_ext, int len, 12737 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12738 { 12739 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 12740 bool ret; 12741 12742 mutex_lock(&adev->dm.dc_lock); 12743 if (adev->dm.dmub_srv) 12744 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 12745 else 12746 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 12747 mutex_unlock(&adev->dm.dc_lock); 12748 return ret; 12749 } 12750 12751 static void parse_edid_displayid_vrr(struct drm_connector *connector, 12752 const struct edid *edid) 12753 { 12754 u8 *edid_ext = NULL; 12755 int i; 12756 int j = 0; 12757 u16 min_vfreq; 12758 u16 max_vfreq; 12759 12760 if (edid == NULL || edid->extensions == 0) 12761 return; 12762 12763 /* Find DisplayID extension */ 12764 for (i = 0; i < edid->extensions; i++) { 12765 edid_ext = (void *)(edid + (i + 1)); 12766 if (edid_ext[0] == DISPLAYID_EXT) 12767 break; 12768 } 12769 12770 if (edid_ext == NULL) 12771 return; 12772 12773 while (j < EDID_LENGTH) { 12774 /* Get dynamic video timing range from DisplayID if available */ 12775 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 12776 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 12777 min_vfreq = edid_ext[j+9]; 12778 if (edid_ext[j+1] & 7) 12779 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 12780 else 12781 max_vfreq = edid_ext[j+10]; 12782 12783 if (max_vfreq && min_vfreq) { 12784 connector->display_info.monitor_range.max_vfreq = max_vfreq; 12785 connector->display_info.monitor_range.min_vfreq = min_vfreq; 12786 12787 return; 12788 } 12789 } 12790 j++; 12791 } 12792 } 12793 12794 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12795 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 12796 { 12797 u8 *edid_ext = NULL; 12798 int i; 12799 int j = 0; 12800 12801 if (edid == NULL || edid->extensions == 0) 12802 return -ENODEV; 12803 12804 /* Find DisplayID extension */ 12805 for (i = 0; i < edid->extensions; i++) { 12806 edid_ext = (void *)(edid + (i + 1)); 12807 if (edid_ext[0] == DISPLAYID_EXT) 12808 break; 12809 } 12810 12811 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) { 12812 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 12813 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 12814 12815 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 12816 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 12817 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 12818 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 12819 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 12820 12821 return true; 12822 } 12823 j++; 12824 } 12825 12826 return false; 12827 } 12828 12829 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12830 const struct edid *edid, 12831 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12832 { 12833 u8 *edid_ext = NULL; 12834 int i; 12835 bool valid_vsdb_found = false; 12836 12837 /*----- drm_find_cea_extension() -----*/ 12838 /* No EDID or EDID extensions */ 12839 if (edid == NULL || edid->extensions == 0) 12840 return -ENODEV; 12841 12842 /* Find CEA extension */ 12843 for (i = 0; i < edid->extensions; i++) { 12844 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 12845 if (edid_ext[0] == CEA_EXT) 12846 break; 12847 } 12848 12849 if (i == edid->extensions) 12850 return -ENODEV; 12851 12852 /*----- cea_db_offsets() -----*/ 12853 if (edid_ext[0] != CEA_EXT) 12854 return -ENODEV; 12855 12856 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 12857 12858 return valid_vsdb_found ? i : -ENODEV; 12859 } 12860 12861 /** 12862 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 12863 * 12864 * @connector: Connector to query. 12865 * @drm_edid: DRM EDID from monitor 12866 * 12867 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 12868 * track of some of the display information in the internal data struct used by 12869 * amdgpu_dm. This function checks which type of connector we need to set the 12870 * FreeSync parameters. 12871 */ 12872 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 12873 const struct drm_edid *drm_edid) 12874 { 12875 int i = 0; 12876 struct amdgpu_dm_connector *amdgpu_dm_connector = 12877 to_amdgpu_dm_connector(connector); 12878 struct dm_connector_state *dm_con_state = NULL; 12879 struct dc_sink *sink; 12880 struct amdgpu_device *adev = drm_to_adev(connector->dev); 12881 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 12882 const struct edid *edid; 12883 bool freesync_capable = false; 12884 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 12885 12886 if (!connector->state) { 12887 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__); 12888 goto update; 12889 } 12890 12891 sink = amdgpu_dm_connector->dc_sink ? 12892 amdgpu_dm_connector->dc_sink : 12893 amdgpu_dm_connector->dc_em_sink; 12894 12895 drm_edid_connector_update(connector, drm_edid); 12896 12897 if (!drm_edid || !sink) { 12898 dm_con_state = to_dm_connector_state(connector->state); 12899 12900 amdgpu_dm_connector->min_vfreq = 0; 12901 amdgpu_dm_connector->max_vfreq = 0; 12902 freesync_capable = false; 12903 12904 goto update; 12905 } 12906 12907 dm_con_state = to_dm_connector_state(connector->state); 12908 12909 if (!adev->dm.freesync_module || !dc_supports_vrr(sink->ctx->dce_version)) 12910 goto update; 12911 12912 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 12913 12914 /* Some eDP panels only have the refresh rate range info in DisplayID */ 12915 if ((connector->display_info.monitor_range.min_vfreq == 0 || 12916 connector->display_info.monitor_range.max_vfreq == 0)) 12917 parse_edid_displayid_vrr(connector, edid); 12918 12919 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 12920 sink->sink_signal == SIGNAL_TYPE_EDP)) { 12921 if (amdgpu_dm_connector->dc_link && 12922 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) { 12923 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 12924 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 12925 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12926 freesync_capable = true; 12927 } 12928 12929 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12930 12931 if (vsdb_info.replay_mode) { 12932 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 12933 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 12934 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 12935 } 12936 12937 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 12938 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12939 if (i >= 0 && vsdb_info.freesync_supported) { 12940 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12941 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12942 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12943 freesync_capable = true; 12944 12945 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12946 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12947 } 12948 } 12949 12950 if (amdgpu_dm_connector->dc_link) 12951 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 12952 12953 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 12954 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12955 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 12956 12957 amdgpu_dm_connector->pack_sdp_v1_3 = true; 12958 amdgpu_dm_connector->as_type = as_type; 12959 amdgpu_dm_connector->vsdb_info = vsdb_info; 12960 12961 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12962 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12963 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12964 freesync_capable = true; 12965 12966 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12967 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12968 } 12969 } 12970 12971 update: 12972 if (dm_con_state) 12973 dm_con_state->freesync_capable = freesync_capable; 12974 12975 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable && 12976 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) { 12977 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false; 12978 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false; 12979 } 12980 12981 if (connector->vrr_capable_property) 12982 drm_connector_set_vrr_capable_property(connector, 12983 freesync_capable); 12984 } 12985 12986 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 12987 { 12988 struct amdgpu_device *adev = drm_to_adev(dev); 12989 struct dc *dc = adev->dm.dc; 12990 int i; 12991 12992 mutex_lock(&adev->dm.dc_lock); 12993 if (dc->current_state) { 12994 for (i = 0; i < dc->current_state->stream_count; ++i) 12995 dc->current_state->streams[i] 12996 ->triggered_crtc_reset.enabled = 12997 adev->dm.force_timing_sync; 12998 12999 dm_enable_per_frame_crtc_master_sync(dc->current_state); 13000 dc_trigger_sync(dc, dc->current_state); 13001 } 13002 mutex_unlock(&adev->dm.dc_lock); 13003 } 13004 13005 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc) 13006 { 13007 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter) 13008 dc_exit_ips_for_hw_access(dc); 13009 } 13010 13011 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 13012 u32 value, const char *func_name) 13013 { 13014 #ifdef DM_CHECK_ADDR_0 13015 if (address == 0) { 13016 drm_err(adev_to_drm(ctx->driver_context), 13017 "invalid register write. address = 0"); 13018 return; 13019 } 13020 #endif 13021 13022 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 13023 cgs_write_register(ctx->cgs_device, address, value); 13024 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 13025 } 13026 13027 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 13028 const char *func_name) 13029 { 13030 u32 value; 13031 #ifdef DM_CHECK_ADDR_0 13032 if (address == 0) { 13033 drm_err(adev_to_drm(ctx->driver_context), 13034 "invalid register read; address = 0\n"); 13035 return 0; 13036 } 13037 #endif 13038 13039 if (ctx->dmub_srv && 13040 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 13041 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 13042 ASSERT(false); 13043 return 0; 13044 } 13045 13046 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 13047 13048 value = cgs_read_register(ctx->cgs_device, address); 13049 13050 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 13051 13052 return value; 13053 } 13054 13055 int amdgpu_dm_process_dmub_aux_transfer_sync( 13056 struct dc_context *ctx, 13057 unsigned int link_index, 13058 struct aux_payload *payload, 13059 enum aux_return_code_type *operation_result) 13060 { 13061 struct amdgpu_device *adev = ctx->driver_context; 13062 struct dmub_notification *p_notify = adev->dm.dmub_notify; 13063 int ret = -1; 13064 13065 mutex_lock(&adev->dm.dpia_aux_lock); 13066 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 13067 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 13068 goto out; 13069 } 13070 13071 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 13072 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 13073 *operation_result = AUX_RET_ERROR_TIMEOUT; 13074 goto out; 13075 } 13076 13077 if (p_notify->result != AUX_RET_SUCCESS) { 13078 /* 13079 * Transient states before tunneling is enabled could 13080 * lead to this error. We can ignore this for now. 13081 */ 13082 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) { 13083 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n", 13084 payload->address, payload->length, 13085 p_notify->result); 13086 } 13087 *operation_result = p_notify->result; 13088 goto out; 13089 } 13090 13091 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF; 13092 if (adev->dm.dmub_notify->aux_reply.command & 0xF0) 13093 /* The reply is stored in the top nibble of the command. */ 13094 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF; 13095 13096 /*write req may receive a byte indicating partially written number as well*/ 13097 if (p_notify->aux_reply.length) 13098 memcpy(payload->data, p_notify->aux_reply.data, 13099 p_notify->aux_reply.length); 13100 13101 /* success */ 13102 ret = p_notify->aux_reply.length; 13103 *operation_result = p_notify->result; 13104 out: 13105 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13106 mutex_unlock(&adev->dm.dpia_aux_lock); 13107 return ret; 13108 } 13109 13110 static void abort_fused_io( 13111 struct dc_context *ctx, 13112 const struct dmub_cmd_fused_request *request 13113 ) 13114 { 13115 union dmub_rb_cmd command = { 0 }; 13116 struct dmub_rb_cmd_fused_io *io = &command.fused_io; 13117 13118 io->header.type = DMUB_CMD__FUSED_IO; 13119 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT; 13120 io->header.payload_bytes = sizeof(*io) - sizeof(io->header); 13121 io->request = *request; 13122 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT); 13123 } 13124 13125 static bool execute_fused_io( 13126 struct amdgpu_device *dev, 13127 struct dc_context *ctx, 13128 union dmub_rb_cmd *commands, 13129 uint8_t count, 13130 uint32_t timeout_us 13131 ) 13132 { 13133 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line; 13134 13135 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io)) 13136 return false; 13137 13138 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line]; 13139 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io; 13140 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 13141 && first->header.ret_status 13142 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS; 13143 13144 if (!result) 13145 return false; 13146 13147 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) { 13148 reinit_completion(&sync->replied); 13149 13150 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data; 13151 13152 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch"); 13153 13154 if (reply->identifier == first->request.identifier) { 13155 first->request = *reply; 13156 return true; 13157 } 13158 } 13159 13160 reinit_completion(&sync->replied); 13161 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT; 13162 abort_fused_io(ctx, &first->request); 13163 return false; 13164 } 13165 13166 bool amdgpu_dm_execute_fused_io( 13167 struct amdgpu_device *dev, 13168 struct dc_link *link, 13169 union dmub_rb_cmd *commands, 13170 uint8_t count, 13171 uint32_t timeout_us) 13172 { 13173 struct amdgpu_display_manager *dm = &dev->dm; 13174 13175 mutex_lock(&dm->dpia_aux_lock); 13176 13177 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us); 13178 13179 mutex_unlock(&dm->dpia_aux_lock); 13180 return result; 13181 } 13182 13183 int amdgpu_dm_process_dmub_set_config_sync( 13184 struct dc_context *ctx, 13185 unsigned int link_index, 13186 struct set_config_cmd_payload *payload, 13187 enum set_config_status *operation_result) 13188 { 13189 struct amdgpu_device *adev = ctx->driver_context; 13190 bool is_cmd_complete; 13191 int ret; 13192 13193 mutex_lock(&adev->dm.dpia_aux_lock); 13194 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 13195 link_index, payload, adev->dm.dmub_notify); 13196 13197 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 13198 ret = 0; 13199 *operation_result = adev->dm.dmub_notify->sc_status; 13200 } else { 13201 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 13202 ret = -1; 13203 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 13204 } 13205 13206 if (!is_cmd_complete) 13207 reinit_completion(&adev->dm.dmub_aux_transfer_done); 13208 mutex_unlock(&adev->dm.dpia_aux_lock); 13209 return ret; 13210 } 13211 13212 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13213 { 13214 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 13215 } 13216 13217 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 13218 { 13219 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 13220 } 13221 13222 void dm_acpi_process_phy_transition_interlock( 13223 const struct dc_context *ctx, 13224 struct dm_process_phy_transition_init_params process_phy_transition_init_params) 13225 { 13226 // Not yet implemented 13227 } 13228