1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 /* The caprices of the preprocessor require that this be declared right here */ 27 #define CREATE_TRACE_POINTS 28 29 #include "dm_services_types.h" 30 #include "dc.h" 31 #include "link_enc_cfg.h" 32 #include "dc/inc/core_types.h" 33 #include "dal_asic_id.h" 34 #include "dmub/dmub_srv.h" 35 #include "dc/inc/hw/dmcu.h" 36 #include "dc/inc/hw/abm.h" 37 #include "dc/dc_dmub_srv.h" 38 #include "dc/dc_edid_parser.h" 39 #include "dc/dc_stat.h" 40 #include "dc/dc_state.h" 41 #include "amdgpu_dm_trace.h" 42 #include "dpcd_defs.h" 43 #include "link/protocols/link_dpcd.h" 44 #include "link_service_types.h" 45 #include "link/protocols/link_dp_capability.h" 46 #include "link/protocols/link_ddc.h" 47 48 #include "vid.h" 49 #include "amdgpu.h" 50 #include "amdgpu_display.h" 51 #include "amdgpu_ucode.h" 52 #include "atom.h" 53 #include "amdgpu_dm.h" 54 #include "amdgpu_dm_plane.h" 55 #include "amdgpu_dm_crtc.h" 56 #include "amdgpu_dm_hdcp.h" 57 #include <drm/display/drm_hdcp_helper.h> 58 #include "amdgpu_dm_wb.h" 59 #include "amdgpu_pm.h" 60 #include "amdgpu_atombios.h" 61 62 #include "amd_shared.h" 63 #include "amdgpu_dm_irq.h" 64 #include "dm_helpers.h" 65 #include "amdgpu_dm_mst_types.h" 66 #if defined(CONFIG_DEBUG_FS) 67 #include "amdgpu_dm_debugfs.h" 68 #endif 69 #include "amdgpu_dm_psr.h" 70 #include "amdgpu_dm_replay.h" 71 72 #include "ivsrcid/ivsrcid_vislands30.h" 73 74 #include <linux/backlight.h> 75 #include <linux/module.h> 76 #include <linux/moduleparam.h> 77 #include <linux/types.h> 78 #include <linux/pm_runtime.h> 79 #include <linux/pci.h> 80 #include <linux/power_supply.h> 81 #include <linux/firmware.h> 82 #include <linux/component.h> 83 #include <linux/sort.h> 84 85 #include <drm/display/drm_dp_mst_helper.h> 86 #include <drm/display/drm_hdmi_helper.h> 87 #include <drm/drm_atomic.h> 88 #include <drm/drm_atomic_uapi.h> 89 #include <drm/drm_atomic_helper.h> 90 #include <drm/drm_blend.h> 91 #include <drm/drm_fixed.h> 92 #include <drm/drm_fourcc.h> 93 #include <drm/drm_edid.h> 94 #include <drm/drm_eld.h> 95 #include <drm/drm_utils.h> 96 #include <drm/drm_vblank.h> 97 #include <drm/drm_audio_component.h> 98 #include <drm/drm_gem_atomic_helper.h> 99 100 #include <media/cec-notifier.h> 101 #include <acpi/video.h> 102 103 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h" 104 105 #include "dcn/dcn_1_0_offset.h" 106 #include "dcn/dcn_1_0_sh_mask.h" 107 #include "soc15_hw_ip.h" 108 #include "soc15_common.h" 109 #include "vega10_ip_offset.h" 110 111 #include "gc/gc_11_0_0_offset.h" 112 #include "gc/gc_11_0_0_sh_mask.h" 113 114 #include "modules/inc/mod_freesync.h" 115 #include "modules/power/power_helpers.h" 116 117 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch"); 118 119 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin" 120 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB); 121 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin" 122 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB); 123 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin" 124 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB); 125 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin" 126 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB); 127 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin" 128 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB); 129 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin" 130 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB); 131 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin" 132 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB); 133 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin" 134 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB); 135 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin" 136 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB); 137 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin" 138 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB); 139 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin" 140 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB); 141 142 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin" 143 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB); 144 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin" 145 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB); 146 147 #define FIRMWARE_RAVEN_DMCU "amdgpu/raven_dmcu.bin" 148 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU); 149 150 #define FIRMWARE_NAVI12_DMCU "amdgpu/navi12_dmcu.bin" 151 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU); 152 153 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin" 154 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB); 155 156 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin" 157 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB); 158 159 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin" 160 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB); 161 162 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin" 163 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB); 164 165 /* Number of bytes in PSP header for firmware. */ 166 #define PSP_HEADER_BYTES 0x100 167 168 /* Number of bytes in PSP footer for firmware. */ 169 #define PSP_FOOTER_BYTES 0x100 170 171 /** 172 * DOC: overview 173 * 174 * The AMDgpu display manager, **amdgpu_dm** (or even simpler, 175 * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM 176 * requests into DC requests, and DC responses into DRM responses. 177 * 178 * The root control structure is &struct amdgpu_display_manager. 179 */ 180 181 /* basic init/fini API */ 182 static int amdgpu_dm_init(struct amdgpu_device *adev); 183 static void amdgpu_dm_fini(struct amdgpu_device *adev); 184 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector); 185 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state); 186 static struct amdgpu_i2c_adapter * 187 create_i2c(struct ddc_service *ddc_service, bool oem); 188 189 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link) 190 { 191 switch (link->dpcd_caps.dongle_type) { 192 case DISPLAY_DONGLE_NONE: 193 return DRM_MODE_SUBCONNECTOR_Native; 194 case DISPLAY_DONGLE_DP_VGA_CONVERTER: 195 return DRM_MODE_SUBCONNECTOR_VGA; 196 case DISPLAY_DONGLE_DP_DVI_CONVERTER: 197 case DISPLAY_DONGLE_DP_DVI_DONGLE: 198 return DRM_MODE_SUBCONNECTOR_DVID; 199 case DISPLAY_DONGLE_DP_HDMI_CONVERTER: 200 case DISPLAY_DONGLE_DP_HDMI_DONGLE: 201 return DRM_MODE_SUBCONNECTOR_HDMIA; 202 case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE: 203 default: 204 return DRM_MODE_SUBCONNECTOR_Unknown; 205 } 206 } 207 208 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector) 209 { 210 struct dc_link *link = aconnector->dc_link; 211 struct drm_connector *connector = &aconnector->base; 212 enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown; 213 214 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort) 215 return; 216 217 if (aconnector->dc_sink) 218 subconnector = get_subconnector_type(link); 219 220 drm_object_property_set_value(&connector->base, 221 connector->dev->mode_config.dp_subconnector_property, 222 subconnector); 223 } 224 225 /* 226 * initializes drm_device display related structures, based on the information 227 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector, 228 * drm_encoder, drm_mode_config 229 * 230 * Returns 0 on success 231 */ 232 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev); 233 /* removes and deallocates the drm structures, created by the above function */ 234 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm); 235 236 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 237 struct amdgpu_dm_connector *amdgpu_dm_connector, 238 u32 link_index, 239 struct amdgpu_encoder *amdgpu_encoder); 240 static int amdgpu_dm_encoder_init(struct drm_device *dev, 241 struct amdgpu_encoder *aencoder, 242 uint32_t link_index); 243 244 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector); 245 246 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state); 247 248 static int amdgpu_dm_atomic_check(struct drm_device *dev, 249 struct drm_atomic_state *state); 250 251 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector); 252 static void handle_hpd_rx_irq(void *param); 253 254 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 255 int bl_idx, 256 u32 user_brightness); 257 258 static bool 259 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 260 struct drm_crtc_state *new_crtc_state); 261 /* 262 * dm_vblank_get_counter 263 * 264 * @brief 265 * Get counter for number of vertical blanks 266 * 267 * @param 268 * struct amdgpu_device *adev - [in] desired amdgpu device 269 * int disp_idx - [in] which CRTC to get the counter from 270 * 271 * @return 272 * Counter for vertical blanks 273 */ 274 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc) 275 { 276 struct amdgpu_crtc *acrtc = NULL; 277 278 if (crtc >= adev->mode_info.num_crtc) 279 return 0; 280 281 acrtc = adev->mode_info.crtcs[crtc]; 282 283 if (!acrtc->dm_irq_params.stream) { 284 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 285 crtc); 286 return 0; 287 } 288 289 return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream); 290 } 291 292 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc, 293 u32 *vbl, u32 *position) 294 { 295 u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0; 296 struct amdgpu_crtc *acrtc = NULL; 297 struct dc *dc = adev->dm.dc; 298 299 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc)) 300 return -EINVAL; 301 302 acrtc = adev->mode_info.crtcs[crtc]; 303 304 if (!acrtc->dm_irq_params.stream) { 305 drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n", 306 crtc); 307 return 0; 308 } 309 310 if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed) 311 dc_allow_idle_optimizations(dc, false); 312 313 /* 314 * TODO rework base driver to use values directly. 315 * for now parse it back into reg-format 316 */ 317 dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream, 318 &v_blank_start, 319 &v_blank_end, 320 &h_position, 321 &v_position); 322 323 *position = v_position | (h_position << 16); 324 *vbl = v_blank_start | (v_blank_end << 16); 325 326 return 0; 327 } 328 329 static bool dm_is_idle(struct amdgpu_ip_block *ip_block) 330 { 331 /* XXX todo */ 332 return true; 333 } 334 335 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block) 336 { 337 /* XXX todo */ 338 return 0; 339 } 340 341 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block) 342 { 343 return false; 344 } 345 346 static int dm_soft_reset(struct amdgpu_ip_block *ip_block) 347 { 348 /* XXX todo */ 349 return 0; 350 } 351 352 static struct amdgpu_crtc * 353 get_crtc_by_otg_inst(struct amdgpu_device *adev, 354 int otg_inst) 355 { 356 struct drm_device *dev = adev_to_drm(adev); 357 struct drm_crtc *crtc; 358 struct amdgpu_crtc *amdgpu_crtc; 359 360 if (WARN_ON(otg_inst == -1)) 361 return adev->mode_info.crtcs[0]; 362 363 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 364 amdgpu_crtc = to_amdgpu_crtc(crtc); 365 366 if (amdgpu_crtc->otg_inst == otg_inst) 367 return amdgpu_crtc; 368 } 369 370 return NULL; 371 } 372 373 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state, 374 struct dm_crtc_state *new_state) 375 { 376 if (new_state->stream->adjust.timing_adjust_pending) 377 return true; 378 if (new_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) 379 return true; 380 else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state)) 381 return true; 382 else 383 return false; 384 } 385 386 /* 387 * DC will program planes with their z-order determined by their ordering 388 * in the dc_surface_updates array. This comparator is used to sort them 389 * by descending zpos. 390 */ 391 static int dm_plane_layer_index_cmp(const void *a, const void *b) 392 { 393 const struct dc_surface_update *sa = (struct dc_surface_update *)a; 394 const struct dc_surface_update *sb = (struct dc_surface_update *)b; 395 396 /* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */ 397 return sb->surface->layer_index - sa->surface->layer_index; 398 } 399 400 /** 401 * update_planes_and_stream_adapter() - Send planes to be updated in DC 402 * 403 * DC has a generic way to update planes and stream via 404 * dc_update_planes_and_stream function; however, DM might need some 405 * adjustments and preparation before calling it. This function is a wrapper 406 * for the dc_update_planes_and_stream that does any required configuration 407 * before passing control to DC. 408 * 409 * @dc: Display Core control structure 410 * @update_type: specify whether it is FULL/MEDIUM/FAST update 411 * @planes_count: planes count to update 412 * @stream: stream state 413 * @stream_update: stream update 414 * @array_of_surface_update: dc surface update pointer 415 * 416 */ 417 static inline bool update_planes_and_stream_adapter(struct dc *dc, 418 int update_type, 419 int planes_count, 420 struct dc_stream_state *stream, 421 struct dc_stream_update *stream_update, 422 struct dc_surface_update *array_of_surface_update) 423 { 424 sort(array_of_surface_update, planes_count, 425 sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL); 426 427 /* 428 * Previous frame finished and HW is ready for optimization. 429 */ 430 if (update_type == UPDATE_TYPE_FAST) 431 dc_post_update_surfaces_to_stream(dc); 432 433 return dc_update_planes_and_stream(dc, 434 array_of_surface_update, 435 planes_count, 436 stream, 437 stream_update); 438 } 439 440 /** 441 * dm_pflip_high_irq() - Handle pageflip interrupt 442 * @interrupt_params: ignored 443 * 444 * Handles the pageflip interrupt by notifying all interested parties 445 * that the pageflip has been completed. 446 */ 447 static void dm_pflip_high_irq(void *interrupt_params) 448 { 449 struct amdgpu_crtc *amdgpu_crtc; 450 struct common_irq_params *irq_params = interrupt_params; 451 struct amdgpu_device *adev = irq_params->adev; 452 struct drm_device *dev = adev_to_drm(adev); 453 unsigned long flags; 454 struct drm_pending_vblank_event *e; 455 u32 vpos, hpos, v_blank_start, v_blank_end; 456 bool vrr_active; 457 458 amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP); 459 460 /* IRQ could occur when in initial stage */ 461 /* TODO work and BO cleanup */ 462 if (amdgpu_crtc == NULL) { 463 drm_dbg_state(dev, "CRTC is null, returning.\n"); 464 return; 465 } 466 467 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 468 469 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) { 470 drm_dbg_state(dev, 471 "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n", 472 amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED, 473 amdgpu_crtc->crtc_id, amdgpu_crtc); 474 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 475 return; 476 } 477 478 /* page flip completed. */ 479 e = amdgpu_crtc->event; 480 amdgpu_crtc->event = NULL; 481 482 WARN_ON(!e); 483 484 vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc); 485 486 /* Fixed refresh rate, or VRR scanout position outside front-porch? */ 487 if (!vrr_active || 488 !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start, 489 &v_blank_end, &hpos, &vpos) || 490 (vpos < v_blank_start)) { 491 /* Update to correct count and vblank timestamp if racing with 492 * vblank irq. This also updates to the correct vblank timestamp 493 * even in VRR mode, as scanout is past the front-porch atm. 494 */ 495 drm_crtc_accurate_vblank_count(&amdgpu_crtc->base); 496 497 /* Wake up userspace by sending the pageflip event with proper 498 * count and timestamp of vblank of flip completion. 499 */ 500 if (e) { 501 drm_crtc_send_vblank_event(&amdgpu_crtc->base, e); 502 503 /* Event sent, so done with vblank for this flip */ 504 drm_crtc_vblank_put(&amdgpu_crtc->base); 505 } 506 } else if (e) { 507 /* VRR active and inside front-porch: vblank count and 508 * timestamp for pageflip event will only be up to date after 509 * drm_crtc_handle_vblank() has been executed from late vblank 510 * irq handler after start of back-porch (vline 0). We queue the 511 * pageflip event for send-out by drm_crtc_handle_vblank() with 512 * updated timestamp and count, once it runs after us. 513 * 514 * We need to open-code this instead of using the helper 515 * drm_crtc_arm_vblank_event(), as that helper would 516 * call drm_crtc_accurate_vblank_count(), which we must 517 * not call in VRR mode while we are in front-porch! 518 */ 519 520 /* sequence will be replaced by real count during send-out. */ 521 e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base); 522 e->pipe = amdgpu_crtc->crtc_id; 523 524 list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list); 525 e = NULL; 526 } 527 528 /* Keep track of vblank of this flip for flip throttling. We use the 529 * cooked hw counter, as that one incremented at start of this vblank 530 * of pageflip completion, so last_flip_vblank is the forbidden count 531 * for queueing new pageflips if vsync + VRR is enabled. 532 */ 533 amdgpu_crtc->dm_irq_params.last_flip_vblank = 534 amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base); 535 536 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE; 537 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 538 539 drm_dbg_state(dev, 540 "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n", 541 amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e); 542 } 543 544 static void dm_vupdate_high_irq(void *interrupt_params) 545 { 546 struct common_irq_params *irq_params = interrupt_params; 547 struct amdgpu_device *adev = irq_params->adev; 548 struct amdgpu_crtc *acrtc; 549 struct drm_device *drm_dev; 550 struct drm_vblank_crtc *vblank; 551 ktime_t frame_duration_ns, previous_timestamp; 552 unsigned long flags; 553 int vrr_active; 554 555 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE); 556 557 if (acrtc) { 558 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 559 drm_dev = acrtc->base.dev; 560 vblank = drm_crtc_vblank_crtc(&acrtc->base); 561 previous_timestamp = atomic64_read(&irq_params->previous_timestamp); 562 frame_duration_ns = vblank->time - previous_timestamp; 563 564 if (frame_duration_ns > 0) { 565 trace_amdgpu_refresh_rate_track(acrtc->base.index, 566 frame_duration_ns, 567 ktime_divns(NSEC_PER_SEC, frame_duration_ns)); 568 atomic64_set(&irq_params->previous_timestamp, vblank->time); 569 } 570 571 drm_dbg_vbl(drm_dev, 572 "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id, 573 vrr_active); 574 575 /* Core vblank handling is done here after end of front-porch in 576 * vrr mode, as vblank timestamping will give valid results 577 * while now done after front-porch. This will also deliver 578 * page-flip completion events that have been queued to us 579 * if a pageflip happened inside front-porch. 580 */ 581 if (vrr_active) { 582 amdgpu_dm_crtc_handle_vblank(acrtc); 583 584 /* BTR processing for pre-DCE12 ASICs */ 585 if (acrtc->dm_irq_params.stream && 586 adev->family < AMDGPU_FAMILY_AI) { 587 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 588 mod_freesync_handle_v_update( 589 adev->dm.freesync_module, 590 acrtc->dm_irq_params.stream, 591 &acrtc->dm_irq_params.vrr_params); 592 593 dc_stream_adjust_vmin_vmax( 594 adev->dm.dc, 595 acrtc->dm_irq_params.stream, 596 &acrtc->dm_irq_params.vrr_params.adjust); 597 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 598 } 599 } 600 } 601 } 602 603 /** 604 * dm_crtc_high_irq() - Handles CRTC interrupt 605 * @interrupt_params: used for determining the CRTC instance 606 * 607 * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK 608 * event handler. 609 */ 610 static void dm_crtc_high_irq(void *interrupt_params) 611 { 612 struct common_irq_params *irq_params = interrupt_params; 613 struct amdgpu_device *adev = irq_params->adev; 614 struct drm_writeback_job *job; 615 struct amdgpu_crtc *acrtc; 616 unsigned long flags; 617 int vrr_active; 618 619 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK); 620 if (!acrtc) 621 return; 622 623 if (acrtc->wb_conn) { 624 spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags); 625 626 if (acrtc->wb_pending) { 627 job = list_first_entry_or_null(&acrtc->wb_conn->job_queue, 628 struct drm_writeback_job, 629 list_entry); 630 acrtc->wb_pending = false; 631 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 632 633 if (job) { 634 unsigned int v_total, refresh_hz; 635 struct dc_stream_state *stream = acrtc->dm_irq_params.stream; 636 637 v_total = stream->adjust.v_total_max ? 638 stream->adjust.v_total_max : stream->timing.v_total; 639 refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz * 640 100LL, (v_total * stream->timing.h_total)); 641 mdelay(1000 / refresh_hz); 642 643 drm_writeback_signal_completion(acrtc->wb_conn, 0); 644 dc_stream_fc_disable_writeback(adev->dm.dc, 645 acrtc->dm_irq_params.stream, 0); 646 } 647 } else 648 spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags); 649 } 650 651 vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc); 652 653 drm_dbg_vbl(adev_to_drm(adev), 654 "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id, 655 vrr_active, acrtc->dm_irq_params.active_planes); 656 657 /** 658 * Core vblank handling at start of front-porch is only possible 659 * in non-vrr mode, as only there vblank timestamping will give 660 * valid results while done in front-porch. Otherwise defer it 661 * to dm_vupdate_high_irq after end of front-porch. 662 */ 663 if (!vrr_active) 664 amdgpu_dm_crtc_handle_vblank(acrtc); 665 666 /** 667 * Following stuff must happen at start of vblank, for crc 668 * computation and below-the-range btr support in vrr mode. 669 */ 670 amdgpu_dm_crtc_handle_crc_irq(&acrtc->base); 671 672 /* BTR updates need to happen before VUPDATE on Vega and above. */ 673 if (adev->family < AMDGPU_FAMILY_AI) 674 return; 675 676 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 677 678 if (acrtc->dm_irq_params.stream && 679 acrtc->dm_irq_params.vrr_params.supported && 680 acrtc->dm_irq_params.freesync_config.state == 681 VRR_STATE_ACTIVE_VARIABLE) { 682 mod_freesync_handle_v_update(adev->dm.freesync_module, 683 acrtc->dm_irq_params.stream, 684 &acrtc->dm_irq_params.vrr_params); 685 686 dc_stream_adjust_vmin_vmax(adev->dm.dc, acrtc->dm_irq_params.stream, 687 &acrtc->dm_irq_params.vrr_params.adjust); 688 } 689 690 /* 691 * If there aren't any active_planes then DCH HUBP may be clock-gated. 692 * In that case, pageflip completion interrupts won't fire and pageflip 693 * completion events won't get delivered. Prevent this by sending 694 * pending pageflip events from here if a flip is still pending. 695 * 696 * If any planes are enabled, use dm_pflip_high_irq() instead, to 697 * avoid race conditions between flip programming and completion, 698 * which could cause too early flip completion events. 699 */ 700 if (adev->family >= AMDGPU_FAMILY_RV && 701 acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED && 702 acrtc->dm_irq_params.active_planes == 0) { 703 if (acrtc->event) { 704 drm_crtc_send_vblank_event(&acrtc->base, acrtc->event); 705 acrtc->event = NULL; 706 drm_crtc_vblank_put(&acrtc->base); 707 } 708 acrtc->pflip_status = AMDGPU_FLIP_NONE; 709 } 710 711 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 712 } 713 714 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 715 /** 716 * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for 717 * DCN generation ASICs 718 * @interrupt_params: interrupt parameters 719 * 720 * Used to set crc window/read out crc value at vertical line 0 position 721 */ 722 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params) 723 { 724 struct common_irq_params *irq_params = interrupt_params; 725 struct amdgpu_device *adev = irq_params->adev; 726 struct amdgpu_crtc *acrtc; 727 728 acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0); 729 730 if (!acrtc) 731 return; 732 733 amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base); 734 } 735 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */ 736 737 /** 738 * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command. 739 * @adev: amdgpu_device pointer 740 * @notify: dmub notification structure 741 * 742 * Dmub AUX or SET_CONFIG command completion processing callback 743 * Copies dmub notification to DM which is to be read by AUX command. 744 * issuing thread and also signals the event to wake up the thread. 745 */ 746 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev, 747 struct dmub_notification *notify) 748 { 749 if (adev->dm.dmub_notify) 750 memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification)); 751 if (notify->type == DMUB_NOTIFICATION_AUX_REPLY) 752 complete(&adev->dm.dmub_aux_transfer_done); 753 } 754 755 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev, 756 struct dmub_notification *notify) 757 { 758 if (!adev || !notify) { 759 ASSERT(false); 760 return; 761 } 762 763 const struct dmub_cmd_fused_request *req = ¬ify->fused_request; 764 const uint8_t ddc_line = req->u.aux.ddc_line; 765 766 if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) { 767 ASSERT(false); 768 return; 769 } 770 771 struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line]; 772 773 static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch"); 774 memcpy(sync->reply_data, req, sizeof(*req)); 775 complete(&sync->replied); 776 } 777 778 /** 779 * dmub_hpd_callback - DMUB HPD interrupt processing callback. 780 * @adev: amdgpu_device pointer 781 * @notify: dmub notification structure 782 * 783 * Dmub Hpd interrupt processing callback. Gets displayindex through the 784 * ink index and calls helper to do the processing. 785 */ 786 static void dmub_hpd_callback(struct amdgpu_device *adev, 787 struct dmub_notification *notify) 788 { 789 struct amdgpu_dm_connector *aconnector; 790 struct amdgpu_dm_connector *hpd_aconnector = NULL; 791 struct drm_connector *connector; 792 struct drm_connector_list_iter iter; 793 struct dc_link *link; 794 u8 link_index = 0; 795 struct drm_device *dev; 796 797 if (adev == NULL) 798 return; 799 800 if (notify == NULL) { 801 drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL"); 802 return; 803 } 804 805 if (notify->link_index > adev->dm.dc->link_count) { 806 drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index); 807 return; 808 } 809 810 /* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */ 811 if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) { 812 drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n"); 813 return; 814 } 815 816 link_index = notify->link_index; 817 link = adev->dm.dc->links[link_index]; 818 dev = adev->dm.ddev; 819 820 drm_connector_list_iter_begin(dev, &iter); 821 drm_for_each_connector_iter(connector, &iter) { 822 823 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 824 continue; 825 826 aconnector = to_amdgpu_dm_connector(connector); 827 if (link && aconnector->dc_link == link) { 828 if (notify->type == DMUB_NOTIFICATION_HPD) 829 drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index); 830 else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) 831 drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index); 832 else 833 drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n", 834 notify->type, link_index); 835 836 hpd_aconnector = aconnector; 837 break; 838 } 839 } 840 drm_connector_list_iter_end(&iter); 841 842 if (hpd_aconnector) { 843 if (notify->type == DMUB_NOTIFICATION_HPD) { 844 if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG)) 845 drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index); 846 handle_hpd_irq_helper(hpd_aconnector); 847 } else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) { 848 handle_hpd_rx_irq(hpd_aconnector); 849 } 850 } 851 } 852 853 /** 854 * dmub_hpd_sense_callback - DMUB HPD sense processing callback. 855 * @adev: amdgpu_device pointer 856 * @notify: dmub notification structure 857 * 858 * HPD sense changes can occur during low power states and need to be 859 * notified from firmware to driver. 860 */ 861 static void dmub_hpd_sense_callback(struct amdgpu_device *adev, 862 struct dmub_notification *notify) 863 { 864 drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n"); 865 } 866 867 /** 868 * register_dmub_notify_callback - Sets callback for DMUB notify 869 * @adev: amdgpu_device pointer 870 * @type: Type of dmub notification 871 * @callback: Dmub interrupt callback function 872 * @dmub_int_thread_offload: offload indicator 873 * 874 * API to register a dmub callback handler for a dmub notification 875 * Also sets indicator whether callback processing to be offloaded. 876 * to dmub interrupt handling thread 877 * Return: true if successfully registered, false if there is existing registration 878 */ 879 static bool register_dmub_notify_callback(struct amdgpu_device *adev, 880 enum dmub_notification_type type, 881 dmub_notify_interrupt_callback_t callback, 882 bool dmub_int_thread_offload) 883 { 884 if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) { 885 adev->dm.dmub_callback[type] = callback; 886 adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload; 887 } else 888 return false; 889 890 return true; 891 } 892 893 static void dm_handle_hpd_work(struct work_struct *work) 894 { 895 struct dmub_hpd_work *dmub_hpd_wrk; 896 897 dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work); 898 899 if (!dmub_hpd_wrk->dmub_notify) { 900 drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL"); 901 return; 902 } 903 904 if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) { 905 dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev, 906 dmub_hpd_wrk->dmub_notify); 907 } 908 909 kfree(dmub_hpd_wrk->dmub_notify); 910 kfree(dmub_hpd_wrk); 911 912 } 913 914 static const char *dmub_notification_type_str(enum dmub_notification_type e) 915 { 916 switch (e) { 917 case DMUB_NOTIFICATION_NO_DATA: 918 return "NO_DATA"; 919 case DMUB_NOTIFICATION_AUX_REPLY: 920 return "AUX_REPLY"; 921 case DMUB_NOTIFICATION_HPD: 922 return "HPD"; 923 case DMUB_NOTIFICATION_HPD_IRQ: 924 return "HPD_IRQ"; 925 case DMUB_NOTIFICATION_SET_CONFIG_REPLY: 926 return "SET_CONFIG_REPLY"; 927 case DMUB_NOTIFICATION_DPIA_NOTIFICATION: 928 return "DPIA_NOTIFICATION"; 929 case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY: 930 return "HPD_SENSE_NOTIFY"; 931 case DMUB_NOTIFICATION_FUSED_IO: 932 return "FUSED_IO"; 933 default: 934 return "<unknown>"; 935 } 936 } 937 938 #define DMUB_TRACE_MAX_READ 64 939 /** 940 * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt 941 * @interrupt_params: used for determining the Outbox instance 942 * 943 * Handles the Outbox Interrupt 944 * event handler. 945 */ 946 static void dm_dmub_outbox1_low_irq(void *interrupt_params) 947 { 948 struct dmub_notification notify = {0}; 949 struct common_irq_params *irq_params = interrupt_params; 950 struct amdgpu_device *adev = irq_params->adev; 951 struct amdgpu_display_manager *dm = &adev->dm; 952 struct dmcub_trace_buf_entry entry = { 0 }; 953 u32 count = 0; 954 struct dmub_hpd_work *dmub_hpd_wrk; 955 956 do { 957 if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) { 958 trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count, 959 entry.param0, entry.param1); 960 961 drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n", 962 entry.trace_code, entry.tick_count, entry.param0, entry.param1); 963 } else 964 break; 965 966 count++; 967 968 } while (count <= DMUB_TRACE_MAX_READ); 969 970 if (count > DMUB_TRACE_MAX_READ) 971 drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ"); 972 973 if (dc_enable_dmub_notifications(adev->dm.dc) && 974 irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) { 975 976 do { 977 dc_stat_get_dmub_notification(adev->dm.dc, ¬ify); 978 if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) { 979 drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type); 980 continue; 981 } 982 if (!dm->dmub_callback[notify.type]) { 983 drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n", 984 dmub_notification_type_str(notify.type)); 985 continue; 986 } 987 if (dm->dmub_thread_offload[notify.type] == true) { 988 dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC); 989 if (!dmub_hpd_wrk) { 990 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk"); 991 return; 992 } 993 dmub_hpd_wrk->dmub_notify = kmemdup(¬ify, sizeof(struct dmub_notification), 994 GFP_ATOMIC); 995 if (!dmub_hpd_wrk->dmub_notify) { 996 kfree(dmub_hpd_wrk); 997 drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify"); 998 return; 999 } 1000 INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work); 1001 dmub_hpd_wrk->adev = adev; 1002 queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work); 1003 } else { 1004 dm->dmub_callback[notify.type](adev, ¬ify); 1005 } 1006 } while (notify.pending_notification); 1007 } 1008 } 1009 1010 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block, 1011 enum amd_clockgating_state state) 1012 { 1013 return 0; 1014 } 1015 1016 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block, 1017 enum amd_powergating_state state) 1018 { 1019 return 0; 1020 } 1021 1022 /* Prototypes of private functions */ 1023 static int dm_early_init(struct amdgpu_ip_block *ip_block); 1024 1025 /* Allocate memory for FBC compressed data */ 1026 static void amdgpu_dm_fbc_init(struct drm_connector *connector) 1027 { 1028 struct amdgpu_device *adev = drm_to_adev(connector->dev); 1029 struct dm_compressor_info *compressor = &adev->dm.compressor; 1030 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector); 1031 struct drm_display_mode *mode; 1032 unsigned long max_size = 0; 1033 1034 if (adev->dm.dc->fbc_compressor == NULL) 1035 return; 1036 1037 if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP) 1038 return; 1039 1040 if (compressor->bo_ptr) 1041 return; 1042 1043 1044 list_for_each_entry(mode, &connector->modes, head) { 1045 if (max_size < (unsigned long) mode->htotal * mode->vtotal) 1046 max_size = (unsigned long) mode->htotal * mode->vtotal; 1047 } 1048 1049 if (max_size) { 1050 int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE, 1051 AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr, 1052 &compressor->gpu_addr, &compressor->cpu_addr); 1053 1054 if (r) 1055 drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n"); 1056 else { 1057 adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr; 1058 drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4); 1059 } 1060 1061 } 1062 1063 } 1064 1065 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port, 1066 int pipe, bool *enabled, 1067 unsigned char *buf, int max_bytes) 1068 { 1069 struct drm_device *dev = dev_get_drvdata(kdev); 1070 struct amdgpu_device *adev = drm_to_adev(dev); 1071 struct drm_connector *connector; 1072 struct drm_connector_list_iter conn_iter; 1073 struct amdgpu_dm_connector *aconnector; 1074 int ret = 0; 1075 1076 *enabled = false; 1077 1078 mutex_lock(&adev->dm.audio_lock); 1079 1080 drm_connector_list_iter_begin(dev, &conn_iter); 1081 drm_for_each_connector_iter(connector, &conn_iter) { 1082 1083 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 1084 continue; 1085 1086 aconnector = to_amdgpu_dm_connector(connector); 1087 if (aconnector->audio_inst != port) 1088 continue; 1089 1090 *enabled = true; 1091 mutex_lock(&connector->eld_mutex); 1092 ret = drm_eld_size(connector->eld); 1093 memcpy(buf, connector->eld, min(max_bytes, ret)); 1094 mutex_unlock(&connector->eld_mutex); 1095 1096 break; 1097 } 1098 drm_connector_list_iter_end(&conn_iter); 1099 1100 mutex_unlock(&adev->dm.audio_lock); 1101 1102 DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled); 1103 1104 return ret; 1105 } 1106 1107 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = { 1108 .get_eld = amdgpu_dm_audio_component_get_eld, 1109 }; 1110 1111 static int amdgpu_dm_audio_component_bind(struct device *kdev, 1112 struct device *hda_kdev, void *data) 1113 { 1114 struct drm_device *dev = dev_get_drvdata(kdev); 1115 struct amdgpu_device *adev = drm_to_adev(dev); 1116 struct drm_audio_component *acomp = data; 1117 1118 acomp->ops = &amdgpu_dm_audio_component_ops; 1119 acomp->dev = kdev; 1120 adev->dm.audio_component = acomp; 1121 1122 return 0; 1123 } 1124 1125 static void amdgpu_dm_audio_component_unbind(struct device *kdev, 1126 struct device *hda_kdev, void *data) 1127 { 1128 struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev)); 1129 struct drm_audio_component *acomp = data; 1130 1131 acomp->ops = NULL; 1132 acomp->dev = NULL; 1133 adev->dm.audio_component = NULL; 1134 } 1135 1136 static const struct component_ops amdgpu_dm_audio_component_bind_ops = { 1137 .bind = amdgpu_dm_audio_component_bind, 1138 .unbind = amdgpu_dm_audio_component_unbind, 1139 }; 1140 1141 static int amdgpu_dm_audio_init(struct amdgpu_device *adev) 1142 { 1143 int i, ret; 1144 1145 if (!amdgpu_audio) 1146 return 0; 1147 1148 adev->mode_info.audio.enabled = true; 1149 1150 adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count; 1151 1152 for (i = 0; i < adev->mode_info.audio.num_pins; i++) { 1153 adev->mode_info.audio.pin[i].channels = -1; 1154 adev->mode_info.audio.pin[i].rate = -1; 1155 adev->mode_info.audio.pin[i].bits_per_sample = -1; 1156 adev->mode_info.audio.pin[i].status_bits = 0; 1157 adev->mode_info.audio.pin[i].category_code = 0; 1158 adev->mode_info.audio.pin[i].connected = false; 1159 adev->mode_info.audio.pin[i].id = 1160 adev->dm.dc->res_pool->audios[i]->inst; 1161 adev->mode_info.audio.pin[i].offset = 0; 1162 } 1163 1164 ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1165 if (ret < 0) 1166 return ret; 1167 1168 adev->dm.audio_registered = true; 1169 1170 return 0; 1171 } 1172 1173 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev) 1174 { 1175 if (!amdgpu_audio) 1176 return; 1177 1178 if (!adev->mode_info.audio.enabled) 1179 return; 1180 1181 if (adev->dm.audio_registered) { 1182 component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops); 1183 adev->dm.audio_registered = false; 1184 } 1185 1186 /* TODO: Disable audio? */ 1187 1188 adev->mode_info.audio.enabled = false; 1189 } 1190 1191 static void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin) 1192 { 1193 struct drm_audio_component *acomp = adev->dm.audio_component; 1194 1195 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) { 1196 DRM_DEBUG_KMS("Notify ELD: %d\n", pin); 1197 1198 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, 1199 pin, -1); 1200 } 1201 } 1202 1203 static int dm_dmub_hw_init(struct amdgpu_device *adev) 1204 { 1205 const struct dmcub_firmware_header_v1_0 *hdr; 1206 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1207 struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info; 1208 const struct firmware *dmub_fw = adev->dm.dmub_fw; 1209 struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu; 1210 struct abm *abm = adev->dm.dc->res_pool->abm; 1211 struct dc_context *ctx = adev->dm.dc->ctx; 1212 struct dmub_srv_hw_params hw_params; 1213 enum dmub_status status; 1214 const unsigned char *fw_inst_const, *fw_bss_data; 1215 u32 i, fw_inst_const_size, fw_bss_data_size; 1216 bool has_hw_support; 1217 1218 if (!dmub_srv) 1219 /* DMUB isn't supported on the ASIC. */ 1220 return 0; 1221 1222 if (!fb_info) { 1223 drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n"); 1224 return -EINVAL; 1225 } 1226 1227 if (!dmub_fw) { 1228 /* Firmware required for DMUB support. */ 1229 drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n"); 1230 return -EINVAL; 1231 } 1232 1233 /* initialize register offsets for ASICs with runtime initialization available */ 1234 if (dmub_srv->hw_funcs.init_reg_offsets) 1235 dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx); 1236 1237 status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support); 1238 if (status != DMUB_STATUS_OK) { 1239 drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status); 1240 return -EINVAL; 1241 } 1242 1243 if (!has_hw_support) { 1244 drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n"); 1245 return 0; 1246 } 1247 1248 /* Reset DMCUB if it was previously running - before we overwrite its memory. */ 1249 status = dmub_srv_hw_reset(dmub_srv); 1250 if (status != DMUB_STATUS_OK) 1251 drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status); 1252 1253 hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data; 1254 1255 fw_inst_const = dmub_fw->data + 1256 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1257 PSP_HEADER_BYTES; 1258 1259 fw_bss_data = dmub_fw->data + 1260 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 1261 le32_to_cpu(hdr->inst_const_bytes); 1262 1263 /* Copy firmware and bios info into FB memory. */ 1264 fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 1265 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 1266 1267 fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 1268 1269 /* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP, 1270 * amdgpu_ucode_init_single_fw will load dmub firmware 1271 * fw_inst_const part to cw0; otherwise, the firmware back door load 1272 * will be done by dm_dmub_hw_init 1273 */ 1274 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 1275 memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const, 1276 fw_inst_const_size); 1277 } 1278 1279 if (fw_bss_data_size) 1280 memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr, 1281 fw_bss_data, fw_bss_data_size); 1282 1283 /* Copy firmware bios info into FB memory. */ 1284 memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios, 1285 adev->bios_size); 1286 1287 /* Reset regions that need to be reset. */ 1288 memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0, 1289 fb_info->fb[DMUB_WINDOW_4_MAILBOX].size); 1290 1291 memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0, 1292 fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size); 1293 1294 memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0, 1295 fb_info->fb[DMUB_WINDOW_6_FW_STATE].size); 1296 1297 memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0, 1298 fb_info->fb[DMUB_WINDOW_SHARED_STATE].size); 1299 1300 /* Initialize hardware. */ 1301 memset(&hw_params, 0, sizeof(hw_params)); 1302 hw_params.fb_base = adev->gmc.fb_start; 1303 hw_params.fb_offset = adev->vm_manager.vram_base_offset; 1304 1305 /* backdoor load firmware and trigger dmub running */ 1306 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) 1307 hw_params.load_inst_const = true; 1308 1309 if (dmcu) 1310 hw_params.psp_version = dmcu->psp_version; 1311 1312 for (i = 0; i < fb_info->num_fb; ++i) 1313 hw_params.fb[i] = &fb_info->fb[i]; 1314 1315 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1316 case IP_VERSION(3, 1, 3): 1317 case IP_VERSION(3, 1, 4): 1318 case IP_VERSION(3, 5, 0): 1319 case IP_VERSION(3, 5, 1): 1320 case IP_VERSION(3, 6, 0): 1321 case IP_VERSION(4, 0, 1): 1322 hw_params.dpia_supported = true; 1323 hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia; 1324 break; 1325 default: 1326 break; 1327 } 1328 1329 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1330 case IP_VERSION(3, 5, 0): 1331 case IP_VERSION(3, 5, 1): 1332 case IP_VERSION(3, 6, 0): 1333 hw_params.ips_sequential_ono = adev->external_rev_id > 0x10; 1334 hw_params.lower_hbr3_phy_ssc = true; 1335 break; 1336 default: 1337 break; 1338 } 1339 1340 status = dmub_srv_hw_init(dmub_srv, &hw_params); 1341 if (status != DMUB_STATUS_OK) { 1342 drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status); 1343 return -EINVAL; 1344 } 1345 1346 /* Wait for firmware load to finish. */ 1347 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1348 if (status != DMUB_STATUS_OK) 1349 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1350 1351 /* Init DMCU and ABM if available. */ 1352 if (dmcu && abm) { 1353 dmcu->funcs->dmcu_init(dmcu); 1354 abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu); 1355 } 1356 1357 if (!adev->dm.dc->ctx->dmub_srv) 1358 adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv); 1359 if (!adev->dm.dc->ctx->dmub_srv) { 1360 drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n"); 1361 return -ENOMEM; 1362 } 1363 1364 drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n", 1365 adev->dm.dmcub_fw_version); 1366 1367 /* Keeping sanity checks off if 1368 * DCN31 >= 4.0.59.0 1369 * DCN314 >= 8.0.16.0 1370 * Otherwise, turn on sanity checks 1371 */ 1372 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1373 case IP_VERSION(3, 1, 2): 1374 case IP_VERSION(3, 1, 3): 1375 if (adev->dm.dmcub_fw_version && 1376 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1377 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59)) 1378 adev->dm.dc->debug.sanity_checks = true; 1379 break; 1380 case IP_VERSION(3, 1, 4): 1381 if (adev->dm.dmcub_fw_version && 1382 adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) && 1383 adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16)) 1384 adev->dm.dc->debug.sanity_checks = true; 1385 break; 1386 default: 1387 break; 1388 } 1389 1390 return 0; 1391 } 1392 1393 static void dm_dmub_hw_resume(struct amdgpu_device *adev) 1394 { 1395 struct dmub_srv *dmub_srv = adev->dm.dmub_srv; 1396 enum dmub_status status; 1397 bool init; 1398 int r; 1399 1400 if (!dmub_srv) { 1401 /* DMUB isn't supported on the ASIC. */ 1402 return; 1403 } 1404 1405 status = dmub_srv_is_hw_init(dmub_srv, &init); 1406 if (status != DMUB_STATUS_OK) 1407 drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status); 1408 1409 if (status == DMUB_STATUS_OK && init) { 1410 /* Wait for firmware load to finish. */ 1411 status = dmub_srv_wait_for_auto_load(dmub_srv, 100000); 1412 if (status != DMUB_STATUS_OK) 1413 drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status); 1414 } else { 1415 /* Perform the full hardware initialization. */ 1416 r = dm_dmub_hw_init(adev); 1417 if (r) 1418 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 1419 } 1420 } 1421 1422 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config) 1423 { 1424 u64 pt_base; 1425 u32 logical_addr_low; 1426 u32 logical_addr_high; 1427 u32 agp_base, agp_bot, agp_top; 1428 PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base; 1429 1430 memset(pa_config, 0, sizeof(*pa_config)); 1431 1432 agp_base = 0; 1433 agp_bot = adev->gmc.agp_start >> 24; 1434 agp_top = adev->gmc.agp_end >> 24; 1435 1436 /* AGP aperture is disabled */ 1437 if (agp_bot > agp_top) { 1438 logical_addr_low = adev->gmc.fb_start >> 18; 1439 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1440 AMD_APU_IS_RENOIR | 1441 AMD_APU_IS_GREEN_SARDINE)) 1442 /* 1443 * Raven2 has a HW issue that it is unable to use the vram which 1444 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1445 * workaround that increase system aperture high address (add 1) 1446 * to get rid of the VM fault and hardware hang. 1447 */ 1448 logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1; 1449 else 1450 logical_addr_high = adev->gmc.fb_end >> 18; 1451 } else { 1452 logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18; 1453 if (adev->apu_flags & (AMD_APU_IS_RAVEN2 | 1454 AMD_APU_IS_RENOIR | 1455 AMD_APU_IS_GREEN_SARDINE)) 1456 /* 1457 * Raven2 has a HW issue that it is unable to use the vram which 1458 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the 1459 * workaround that increase system aperture high address (add 1) 1460 * to get rid of the VM fault and hardware hang. 1461 */ 1462 logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18); 1463 else 1464 logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18; 1465 } 1466 1467 pt_base = amdgpu_gmc_pd_addr(adev->gart.bo); 1468 1469 page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >> 1470 AMDGPU_GPU_PAGE_SHIFT); 1471 page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >> 1472 AMDGPU_GPU_PAGE_SHIFT); 1473 page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >> 1474 AMDGPU_GPU_PAGE_SHIFT); 1475 page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >> 1476 AMDGPU_GPU_PAGE_SHIFT); 1477 page_table_base.high_part = upper_32_bits(pt_base); 1478 page_table_base.low_part = lower_32_bits(pt_base); 1479 1480 pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18; 1481 pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18; 1482 1483 pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24; 1484 pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24; 1485 pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24; 1486 1487 pa_config->system_aperture.fb_base = adev->gmc.fb_start; 1488 pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset; 1489 pa_config->system_aperture.fb_top = adev->gmc.fb_end; 1490 1491 pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12; 1492 pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12; 1493 pa_config->gart_config.page_table_base_addr = page_table_base.quad_part; 1494 1495 pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support; 1496 1497 } 1498 1499 static void force_connector_state( 1500 struct amdgpu_dm_connector *aconnector, 1501 enum drm_connector_force force_state) 1502 { 1503 struct drm_connector *connector = &aconnector->base; 1504 1505 mutex_lock(&connector->dev->mode_config.mutex); 1506 aconnector->base.force = force_state; 1507 mutex_unlock(&connector->dev->mode_config.mutex); 1508 1509 mutex_lock(&aconnector->hpd_lock); 1510 drm_kms_helper_connector_hotplug_event(connector); 1511 mutex_unlock(&aconnector->hpd_lock); 1512 } 1513 1514 static void dm_handle_hpd_rx_offload_work(struct work_struct *work) 1515 { 1516 struct hpd_rx_irq_offload_work *offload_work; 1517 struct amdgpu_dm_connector *aconnector; 1518 struct dc_link *dc_link; 1519 struct amdgpu_device *adev; 1520 enum dc_connection_type new_connection_type = dc_connection_none; 1521 unsigned long flags; 1522 union test_response test_response; 1523 1524 memset(&test_response, 0, sizeof(test_response)); 1525 1526 offload_work = container_of(work, struct hpd_rx_irq_offload_work, work); 1527 aconnector = offload_work->offload_wq->aconnector; 1528 adev = offload_work->adev; 1529 1530 if (!aconnector) { 1531 drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work"); 1532 goto skip; 1533 } 1534 1535 dc_link = aconnector->dc_link; 1536 1537 mutex_lock(&aconnector->hpd_lock); 1538 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 1539 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 1540 mutex_unlock(&aconnector->hpd_lock); 1541 1542 if (new_connection_type == dc_connection_none) 1543 goto skip; 1544 1545 if (amdgpu_in_reset(adev)) 1546 goto skip; 1547 1548 if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 1549 offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 1550 dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT); 1551 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1552 offload_work->offload_wq->is_handling_mst_msg_rdy_event = false; 1553 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1554 goto skip; 1555 } 1556 1557 mutex_lock(&adev->dm.dc_lock); 1558 if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 1559 dc_link_dp_handle_automated_test(dc_link); 1560 1561 if (aconnector->timing_changed) { 1562 /* force connector disconnect and reconnect */ 1563 force_connector_state(aconnector, DRM_FORCE_OFF); 1564 msleep(100); 1565 force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED); 1566 } 1567 1568 test_response.bits.ACK = 1; 1569 1570 core_link_write_dpcd( 1571 dc_link, 1572 DP_TEST_RESPONSE, 1573 &test_response.raw, 1574 sizeof(test_response)); 1575 } else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) && 1576 dc_link_check_link_loss_status(dc_link, &offload_work->data) && 1577 dc_link_dp_allow_hpd_rx_irq(dc_link)) { 1578 /* offload_work->data is from handle_hpd_rx_irq-> 1579 * schedule_hpd_rx_offload_work.this is defer handle 1580 * for hpd short pulse. upon here, link status may be 1581 * changed, need get latest link status from dpcd 1582 * registers. if link status is good, skip run link 1583 * training again. 1584 */ 1585 union hpd_irq_data irq_data; 1586 1587 memset(&irq_data, 0, sizeof(irq_data)); 1588 1589 /* before dc_link_dp_handle_link_loss, allow new link lost handle 1590 * request be added to work queue if link lost at end of dc_link_ 1591 * dp_handle_link_loss 1592 */ 1593 spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags); 1594 offload_work->offload_wq->is_handling_link_loss = false; 1595 spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags); 1596 1597 if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) && 1598 dc_link_check_link_loss_status(dc_link, &irq_data)) 1599 dc_link_dp_handle_link_loss(dc_link); 1600 } 1601 mutex_unlock(&adev->dm.dc_lock); 1602 1603 skip: 1604 kfree(offload_work); 1605 1606 } 1607 1608 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev) 1609 { 1610 struct dc *dc = adev->dm.dc; 1611 int max_caps = dc->caps.max_links; 1612 int i = 0; 1613 struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL; 1614 1615 hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL); 1616 1617 if (!hpd_rx_offload_wq) 1618 return NULL; 1619 1620 1621 for (i = 0; i < max_caps; i++) { 1622 hpd_rx_offload_wq[i].wq = 1623 create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq"); 1624 1625 if (hpd_rx_offload_wq[i].wq == NULL) { 1626 drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!"); 1627 goto out_err; 1628 } 1629 1630 spin_lock_init(&hpd_rx_offload_wq[i].offload_lock); 1631 } 1632 1633 return hpd_rx_offload_wq; 1634 1635 out_err: 1636 for (i = 0; i < max_caps; i++) { 1637 if (hpd_rx_offload_wq[i].wq) 1638 destroy_workqueue(hpd_rx_offload_wq[i].wq); 1639 } 1640 kfree(hpd_rx_offload_wq); 1641 return NULL; 1642 } 1643 1644 struct amdgpu_stutter_quirk { 1645 u16 chip_vendor; 1646 u16 chip_device; 1647 u16 subsys_vendor; 1648 u16 subsys_device; 1649 u8 revision; 1650 }; 1651 1652 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = { 1653 /* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */ 1654 { 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 }, 1655 { 0, 0, 0, 0, 0 }, 1656 }; 1657 1658 static bool dm_should_disable_stutter(struct pci_dev *pdev) 1659 { 1660 const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list; 1661 1662 while (p && p->chip_device != 0) { 1663 if (pdev->vendor == p->chip_vendor && 1664 pdev->device == p->chip_device && 1665 pdev->subsystem_vendor == p->subsys_vendor && 1666 pdev->subsystem_device == p->subsys_device && 1667 pdev->revision == p->revision) { 1668 return true; 1669 } 1670 ++p; 1671 } 1672 return false; 1673 } 1674 1675 1676 void* 1677 dm_allocate_gpu_mem( 1678 struct amdgpu_device *adev, 1679 enum dc_gpu_mem_alloc_type type, 1680 size_t size, 1681 long long *addr) 1682 { 1683 struct dal_allocation *da; 1684 u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ? 1685 AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM; 1686 int ret; 1687 1688 da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL); 1689 if (!da) 1690 return NULL; 1691 1692 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE, 1693 domain, &da->bo, 1694 &da->gpu_addr, &da->cpu_ptr); 1695 1696 *addr = da->gpu_addr; 1697 1698 if (ret) { 1699 kfree(da); 1700 return NULL; 1701 } 1702 1703 /* add da to list in dm */ 1704 list_add(&da->list, &adev->dm.da_list); 1705 1706 return da->cpu_ptr; 1707 } 1708 1709 void 1710 dm_free_gpu_mem( 1711 struct amdgpu_device *adev, 1712 enum dc_gpu_mem_alloc_type type, 1713 void *pvMem) 1714 { 1715 struct dal_allocation *da; 1716 1717 /* walk the da list in DM */ 1718 list_for_each_entry(da, &adev->dm.da_list, list) { 1719 if (pvMem == da->cpu_ptr) { 1720 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 1721 list_del(&da->list); 1722 kfree(da); 1723 break; 1724 } 1725 } 1726 1727 } 1728 1729 static enum dmub_status 1730 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev, 1731 enum dmub_gpint_command command_code, 1732 uint16_t param, 1733 uint32_t timeout_us) 1734 { 1735 union dmub_gpint_data_register reg, test; 1736 uint32_t i; 1737 1738 /* Assume that VBIOS DMUB is ready to take commands */ 1739 1740 reg.bits.status = 1; 1741 reg.bits.command_code = command_code; 1742 reg.bits.param = param; 1743 1744 cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all); 1745 1746 for (i = 0; i < timeout_us; ++i) { 1747 udelay(1); 1748 1749 /* Check if our GPINT got acked */ 1750 reg.bits.status = 0; 1751 test = (union dmub_gpint_data_register) 1752 cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8); 1753 1754 if (test.all == reg.all) 1755 return DMUB_STATUS_OK; 1756 } 1757 1758 return DMUB_STATUS_TIMEOUT; 1759 } 1760 1761 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev) 1762 { 1763 void *bb; 1764 long long addr; 1765 unsigned int bb_size; 1766 int i = 0; 1767 uint16_t chunk; 1768 enum dmub_gpint_command send_addrs[] = { 1769 DMUB_GPINT__SET_BB_ADDR_WORD0, 1770 DMUB_GPINT__SET_BB_ADDR_WORD1, 1771 DMUB_GPINT__SET_BB_ADDR_WORD2, 1772 DMUB_GPINT__SET_BB_ADDR_WORD3, 1773 }; 1774 enum dmub_status ret; 1775 1776 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1777 case IP_VERSION(4, 0, 1): 1778 bb_size = sizeof(struct dml2_soc_bb); 1779 break; 1780 default: 1781 return NULL; 1782 } 1783 1784 bb = dm_allocate_gpu_mem(adev, 1785 DC_MEM_ALLOC_TYPE_GART, 1786 bb_size, 1787 &addr); 1788 if (!bb) 1789 return NULL; 1790 1791 for (i = 0; i < 4; i++) { 1792 /* Extract 16-bit chunk */ 1793 chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF; 1794 /* Send the chunk */ 1795 ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000); 1796 if (ret != DMUB_STATUS_OK) 1797 goto free_bb; 1798 } 1799 1800 /* Now ask DMUB to copy the bb */ 1801 ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000); 1802 if (ret != DMUB_STATUS_OK) 1803 goto free_bb; 1804 1805 return bb; 1806 1807 free_bb: 1808 dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb); 1809 return NULL; 1810 1811 } 1812 1813 static enum dmub_ips_disable_type dm_get_default_ips_mode( 1814 struct amdgpu_device *adev) 1815 { 1816 enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE; 1817 1818 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1819 case IP_VERSION(3, 5, 0): 1820 case IP_VERSION(3, 6, 0): 1821 case IP_VERSION(3, 5, 1): 1822 ret = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1823 break; 1824 default: 1825 /* ASICs older than DCN35 do not have IPSs */ 1826 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0)) 1827 ret = DMUB_IPS_DISABLE_ALL; 1828 break; 1829 } 1830 1831 return ret; 1832 } 1833 1834 static int amdgpu_dm_init(struct amdgpu_device *adev) 1835 { 1836 struct dc_init_data init_data; 1837 struct dc_callback_init init_params; 1838 int r; 1839 1840 adev->dm.ddev = adev_to_drm(adev); 1841 adev->dm.adev = adev; 1842 1843 /* Zero all the fields */ 1844 memset(&init_data, 0, sizeof(init_data)); 1845 memset(&init_params, 0, sizeof(init_params)); 1846 1847 mutex_init(&adev->dm.dpia_aux_lock); 1848 mutex_init(&adev->dm.dc_lock); 1849 mutex_init(&adev->dm.audio_lock); 1850 1851 if (amdgpu_dm_irq_init(adev)) { 1852 drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n"); 1853 goto error; 1854 } 1855 1856 init_data.asic_id.chip_family = adev->family; 1857 1858 init_data.asic_id.pci_revision_id = adev->pdev->revision; 1859 init_data.asic_id.hw_internal_rev = adev->external_rev_id; 1860 init_data.asic_id.chip_id = adev->pdev->device; 1861 1862 init_data.asic_id.vram_width = adev->gmc.vram_width; 1863 /* TODO: initialize init_data.asic_id.vram_type here!!!! */ 1864 init_data.asic_id.atombios_base_address = 1865 adev->mode_info.atom_context->bios; 1866 1867 init_data.driver = adev; 1868 1869 /* cgs_device was created in dm_sw_init() */ 1870 init_data.cgs_device = adev->dm.cgs_device; 1871 1872 init_data.dce_environment = DCE_ENV_PRODUCTION_DRV; 1873 1874 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 1875 case IP_VERSION(2, 1, 0): 1876 switch (adev->dm.dmcub_fw_version) { 1877 case 0: /* development */ 1878 case 0x1: /* linux-firmware.git hash 6d9f399 */ 1879 case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */ 1880 init_data.flags.disable_dmcu = false; 1881 break; 1882 default: 1883 init_data.flags.disable_dmcu = true; 1884 } 1885 break; 1886 case IP_VERSION(2, 0, 3): 1887 init_data.flags.disable_dmcu = true; 1888 break; 1889 default: 1890 break; 1891 } 1892 1893 /* APU support S/G display by default except: 1894 * ASICs before Carrizo, 1895 * RAVEN1 (Users reported stability issue) 1896 */ 1897 1898 if (adev->asic_type < CHIP_CARRIZO) { 1899 init_data.flags.gpu_vm_support = false; 1900 } else if (adev->asic_type == CHIP_RAVEN) { 1901 if (adev->apu_flags & AMD_APU_IS_RAVEN) 1902 init_data.flags.gpu_vm_support = false; 1903 else 1904 init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0); 1905 } else { 1906 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3)) 1907 init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1); 1908 else 1909 init_data.flags.gpu_vm_support = 1910 (amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU); 1911 } 1912 1913 adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support; 1914 1915 if (amdgpu_dc_feature_mask & DC_FBC_MASK) 1916 init_data.flags.fbc_support = true; 1917 1918 if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK) 1919 init_data.flags.multi_mon_pp_mclk_switch = true; 1920 1921 if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK) 1922 init_data.flags.disable_fractional_pwm = true; 1923 1924 if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING) 1925 init_data.flags.edp_no_power_sequencing = true; 1926 1927 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A) 1928 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true; 1929 if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0) 1930 init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true; 1931 1932 init_data.flags.seamless_boot_edp_requested = false; 1933 1934 if (amdgpu_device_seamless_boot_supported(adev)) { 1935 init_data.flags.seamless_boot_edp_requested = true; 1936 init_data.flags.allow_seamless_boot_optimization = true; 1937 drm_dbg(adev->dm.ddev, "Seamless boot requested\n"); 1938 } 1939 1940 init_data.flags.enable_mipi_converter_optimization = true; 1941 1942 init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0]; 1943 init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0]; 1944 init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0]; 1945 1946 if (amdgpu_dc_debug_mask & DC_DISABLE_IPS) 1947 init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL; 1948 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC) 1949 init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC; 1950 else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC) 1951 init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF; 1952 else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE) 1953 init_data.flags.disable_ips = DMUB_IPS_ENABLE; 1954 else 1955 init_data.flags.disable_ips = dm_get_default_ips_mode(adev); 1956 1957 init_data.flags.disable_ips_in_vpb = 0; 1958 1959 /* Enable DWB for tested platforms only */ 1960 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) 1961 init_data.num_virtual_links = 1; 1962 1963 retrieve_dmi_info(&adev->dm); 1964 if (adev->dm.edp0_on_dp1_quirk) 1965 init_data.flags.support_edp0_on_dp1 = true; 1966 1967 if (adev->dm.bb_from_dmub) 1968 init_data.bb_from_dmub = adev->dm.bb_from_dmub; 1969 else 1970 init_data.bb_from_dmub = NULL; 1971 1972 /* Display Core create. */ 1973 adev->dm.dc = dc_create(&init_data); 1974 1975 if (adev->dm.dc) { 1976 drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER, 1977 dce_version_to_string(adev->dm.dc->ctx->dce_version)); 1978 } else { 1979 drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER); 1980 goto error; 1981 } 1982 1983 if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) { 1984 adev->dm.dc->debug.force_single_disp_pipe_split = false; 1985 adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID; 1986 } 1987 1988 if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY) 1989 adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true; 1990 if (dm_should_disable_stutter(adev->pdev)) 1991 adev->dm.dc->debug.disable_stutter = true; 1992 1993 if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER) 1994 adev->dm.dc->debug.disable_stutter = true; 1995 1996 if (amdgpu_dc_debug_mask & DC_DISABLE_DSC) 1997 adev->dm.dc->debug.disable_dsc = true; 1998 1999 if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING) 2000 adev->dm.dc->debug.disable_clock_gate = true; 2001 2002 if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH) 2003 adev->dm.dc->debug.force_subvp_mclk_switch = true; 2004 2005 if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) { 2006 adev->dm.dc->debug.force_disable_subvp = true; 2007 adev->dm.dc->debug.fams2_config.bits.enable = false; 2008 } 2009 2010 if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) { 2011 adev->dm.dc->debug.using_dml2 = true; 2012 adev->dm.dc->debug.using_dml21 = true; 2013 } 2014 2015 if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE) 2016 adev->dm.dc->debug.hdcp_lc_force_fw_enable = true; 2017 2018 if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK) 2019 adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true; 2020 2021 if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT) 2022 adev->dm.dc->debug.skip_detection_link_training = true; 2023 2024 adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm; 2025 2026 /* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */ 2027 adev->dm.dc->debug.ignore_cable_id = true; 2028 2029 if (adev->dm.dc->caps.dp_hdmi21_pcon_support) 2030 drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n"); 2031 2032 r = dm_dmub_hw_init(adev); 2033 if (r) { 2034 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 2035 goto error; 2036 } 2037 2038 dc_hardware_init(adev->dm.dc); 2039 2040 adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev); 2041 if (!adev->dm.hpd_rx_offload_wq) { 2042 drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n"); 2043 goto error; 2044 } 2045 2046 if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) { 2047 struct dc_phy_addr_space_config pa_config; 2048 2049 mmhub_read_system_context(adev, &pa_config); 2050 2051 // Call the DC init_memory func 2052 dc_setup_system_context(adev->dm.dc, &pa_config); 2053 } 2054 2055 adev->dm.freesync_module = mod_freesync_create(adev->dm.dc); 2056 if (!adev->dm.freesync_module) { 2057 drm_err(adev_to_drm(adev), 2058 "failed to initialize freesync_module.\n"); 2059 } else 2060 drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n", 2061 adev->dm.freesync_module); 2062 2063 amdgpu_dm_init_color_mod(); 2064 2065 if (adev->dm.dc->caps.max_links > 0) { 2066 adev->dm.vblank_control_workqueue = 2067 create_singlethread_workqueue("dm_vblank_control_workqueue"); 2068 if (!adev->dm.vblank_control_workqueue) 2069 drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n"); 2070 } 2071 2072 if (adev->dm.dc->caps.ips_support && 2073 adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL) 2074 adev->dm.idle_workqueue = idle_create_workqueue(adev); 2075 2076 if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) { 2077 adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc); 2078 2079 if (!adev->dm.hdcp_workqueue) 2080 drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n"); 2081 else 2082 drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue); 2083 2084 dc_init_callbacks(adev->dm.dc, &init_params); 2085 } 2086 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 2087 init_completion(&adev->dm.dmub_aux_transfer_done); 2088 adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL); 2089 if (!adev->dm.dmub_notify) { 2090 drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify"); 2091 goto error; 2092 } 2093 2094 adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq"); 2095 if (!adev->dm.delayed_hpd_wq) { 2096 drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n"); 2097 goto error; 2098 } 2099 2100 amdgpu_dm_outbox_init(adev); 2101 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY, 2102 dmub_aux_setconfig_callback, false)) { 2103 drm_err(adev_to_drm(adev), "fail to register dmub aux callback"); 2104 goto error; 2105 } 2106 2107 for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++) 2108 init_completion(&adev->dm.fused_io[i].replied); 2109 2110 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO, 2111 dmub_aux_fused_io_callback, false)) { 2112 drm_err(adev_to_drm(adev), "fail to register dmub fused io callback"); 2113 goto error; 2114 } 2115 /* Enable outbox notification only after IRQ handlers are registered and DMUB is alive. 2116 * It is expected that DMUB will resend any pending notifications at this point. Note 2117 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to 2118 * align legacy interface initialization sequence. Connection status will be proactivly 2119 * detected once in the amdgpu_dm_initialize_drm_device. 2120 */ 2121 dc_enable_dmub_outbox(adev->dm.dc); 2122 2123 /* DPIA trace goes to dmesg logs only if outbox is enabled */ 2124 if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE) 2125 dc_dmub_srv_enable_dpia_trace(adev->dm.dc); 2126 } 2127 2128 if (amdgpu_dm_initialize_drm_device(adev)) { 2129 drm_err(adev_to_drm(adev), 2130 "failed to initialize sw for display support.\n"); 2131 goto error; 2132 } 2133 2134 /* create fake encoders for MST */ 2135 dm_dp_create_fake_mst_encoders(adev); 2136 2137 /* TODO: Add_display_info? */ 2138 2139 /* TODO use dynamic cursor width */ 2140 adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size; 2141 adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size; 2142 2143 if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) { 2144 drm_err(adev_to_drm(adev), 2145 "failed to initialize sw for display support.\n"); 2146 goto error; 2147 } 2148 2149 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2150 amdgpu_dm_crtc_secure_display_create_contexts(adev); 2151 if (!adev->dm.secure_display_ctx.crtc_ctx) 2152 drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n"); 2153 2154 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1)) 2155 adev->dm.secure_display_ctx.support_mul_roi = true; 2156 2157 #endif 2158 2159 drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n"); 2160 2161 return 0; 2162 error: 2163 amdgpu_dm_fini(adev); 2164 2165 return -EINVAL; 2166 } 2167 2168 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block) 2169 { 2170 struct amdgpu_device *adev = ip_block->adev; 2171 2172 amdgpu_dm_audio_fini(adev); 2173 2174 return 0; 2175 } 2176 2177 static void amdgpu_dm_fini(struct amdgpu_device *adev) 2178 { 2179 int i; 2180 2181 if (adev->dm.vblank_control_workqueue) { 2182 destroy_workqueue(adev->dm.vblank_control_workqueue); 2183 adev->dm.vblank_control_workqueue = NULL; 2184 } 2185 2186 if (adev->dm.idle_workqueue) { 2187 if (adev->dm.idle_workqueue->running) { 2188 adev->dm.idle_workqueue->enable = false; 2189 flush_work(&adev->dm.idle_workqueue->work); 2190 } 2191 2192 kfree(adev->dm.idle_workqueue); 2193 adev->dm.idle_workqueue = NULL; 2194 } 2195 2196 amdgpu_dm_destroy_drm_device(&adev->dm); 2197 2198 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 2199 if (adev->dm.secure_display_ctx.crtc_ctx) { 2200 for (i = 0; i < adev->mode_info.num_crtc; i++) { 2201 if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) { 2202 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work); 2203 flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work); 2204 } 2205 } 2206 kfree(adev->dm.secure_display_ctx.crtc_ctx); 2207 adev->dm.secure_display_ctx.crtc_ctx = NULL; 2208 } 2209 #endif 2210 if (adev->dm.hdcp_workqueue) { 2211 hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue); 2212 adev->dm.hdcp_workqueue = NULL; 2213 } 2214 2215 if (adev->dm.dc) { 2216 dc_deinit_callbacks(adev->dm.dc); 2217 dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv); 2218 if (dc_enable_dmub_notifications(adev->dm.dc)) { 2219 kfree(adev->dm.dmub_notify); 2220 adev->dm.dmub_notify = NULL; 2221 destroy_workqueue(adev->dm.delayed_hpd_wq); 2222 adev->dm.delayed_hpd_wq = NULL; 2223 } 2224 } 2225 2226 if (adev->dm.dmub_bo) 2227 amdgpu_bo_free_kernel(&adev->dm.dmub_bo, 2228 &adev->dm.dmub_bo_gpu_addr, 2229 &adev->dm.dmub_bo_cpu_addr); 2230 2231 if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) { 2232 for (i = 0; i < adev->dm.dc->caps.max_links; i++) { 2233 if (adev->dm.hpd_rx_offload_wq[i].wq) { 2234 destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq); 2235 adev->dm.hpd_rx_offload_wq[i].wq = NULL; 2236 } 2237 } 2238 2239 kfree(adev->dm.hpd_rx_offload_wq); 2240 adev->dm.hpd_rx_offload_wq = NULL; 2241 } 2242 2243 /* DC Destroy TODO: Replace destroy DAL */ 2244 if (adev->dm.dc) 2245 dc_destroy(&adev->dm.dc); 2246 /* 2247 * TODO: pageflip, vlank interrupt 2248 * 2249 * amdgpu_dm_irq_fini(adev); 2250 */ 2251 2252 if (adev->dm.cgs_device) { 2253 amdgpu_cgs_destroy_device(adev->dm.cgs_device); 2254 adev->dm.cgs_device = NULL; 2255 } 2256 if (adev->dm.freesync_module) { 2257 mod_freesync_destroy(adev->dm.freesync_module); 2258 adev->dm.freesync_module = NULL; 2259 } 2260 2261 mutex_destroy(&adev->dm.audio_lock); 2262 mutex_destroy(&adev->dm.dc_lock); 2263 mutex_destroy(&adev->dm.dpia_aux_lock); 2264 } 2265 2266 static int load_dmcu_fw(struct amdgpu_device *adev) 2267 { 2268 const char *fw_name_dmcu = NULL; 2269 int r; 2270 const struct dmcu_firmware_header_v1_0 *hdr; 2271 2272 switch (adev->asic_type) { 2273 #if defined(CONFIG_DRM_AMD_DC_SI) 2274 case CHIP_TAHITI: 2275 case CHIP_PITCAIRN: 2276 case CHIP_VERDE: 2277 case CHIP_OLAND: 2278 #endif 2279 case CHIP_BONAIRE: 2280 case CHIP_HAWAII: 2281 case CHIP_KAVERI: 2282 case CHIP_KABINI: 2283 case CHIP_MULLINS: 2284 case CHIP_TONGA: 2285 case CHIP_FIJI: 2286 case CHIP_CARRIZO: 2287 case CHIP_STONEY: 2288 case CHIP_POLARIS11: 2289 case CHIP_POLARIS10: 2290 case CHIP_POLARIS12: 2291 case CHIP_VEGAM: 2292 case CHIP_VEGA10: 2293 case CHIP_VEGA12: 2294 case CHIP_VEGA20: 2295 return 0; 2296 case CHIP_NAVI12: 2297 fw_name_dmcu = FIRMWARE_NAVI12_DMCU; 2298 break; 2299 case CHIP_RAVEN: 2300 if (ASICREV_IS_PICASSO(adev->external_rev_id)) 2301 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2302 else if (ASICREV_IS_RAVEN2(adev->external_rev_id)) 2303 fw_name_dmcu = FIRMWARE_RAVEN_DMCU; 2304 else 2305 return 0; 2306 break; 2307 default: 2308 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2309 case IP_VERSION(2, 0, 2): 2310 case IP_VERSION(2, 0, 3): 2311 case IP_VERSION(2, 0, 0): 2312 case IP_VERSION(2, 1, 0): 2313 case IP_VERSION(3, 0, 0): 2314 case IP_VERSION(3, 0, 2): 2315 case IP_VERSION(3, 0, 3): 2316 case IP_VERSION(3, 0, 1): 2317 case IP_VERSION(3, 1, 2): 2318 case IP_VERSION(3, 1, 3): 2319 case IP_VERSION(3, 1, 4): 2320 case IP_VERSION(3, 1, 5): 2321 case IP_VERSION(3, 1, 6): 2322 case IP_VERSION(3, 2, 0): 2323 case IP_VERSION(3, 2, 1): 2324 case IP_VERSION(3, 5, 0): 2325 case IP_VERSION(3, 5, 1): 2326 case IP_VERSION(3, 6, 0): 2327 case IP_VERSION(4, 0, 1): 2328 return 0; 2329 default: 2330 break; 2331 } 2332 drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type); 2333 return -EINVAL; 2334 } 2335 2336 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) { 2337 DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n"); 2338 return 0; 2339 } 2340 2341 r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED, 2342 "%s", fw_name_dmcu); 2343 if (r == -ENODEV) { 2344 /* DMCU firmware is not necessary, so don't raise a fuss if it's missing */ 2345 DRM_DEBUG_KMS("dm: DMCU firmware not found\n"); 2346 adev->dm.fw_dmcu = NULL; 2347 return 0; 2348 } 2349 if (r) { 2350 drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n", 2351 fw_name_dmcu); 2352 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2353 return r; 2354 } 2355 2356 hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data; 2357 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM; 2358 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu; 2359 adev->firmware.fw_size += 2360 ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2361 2362 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV; 2363 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu; 2364 adev->firmware.fw_size += 2365 ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE); 2366 2367 adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version); 2368 2369 DRM_DEBUG_KMS("PSP loading DMCU firmware\n"); 2370 2371 return 0; 2372 } 2373 2374 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address) 2375 { 2376 struct amdgpu_device *adev = ctx; 2377 2378 return dm_read_reg(adev->dm.dc->ctx, address); 2379 } 2380 2381 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address, 2382 uint32_t value) 2383 { 2384 struct amdgpu_device *adev = ctx; 2385 2386 return dm_write_reg(adev->dm.dc->ctx, address, value); 2387 } 2388 2389 static int dm_dmub_sw_init(struct amdgpu_device *adev) 2390 { 2391 struct dmub_srv_create_params create_params; 2392 struct dmub_srv_region_params region_params; 2393 struct dmub_srv_region_info region_info; 2394 struct dmub_srv_memory_params memory_params; 2395 struct dmub_srv_fb_info *fb_info; 2396 struct dmub_srv *dmub_srv; 2397 const struct dmcub_firmware_header_v1_0 *hdr; 2398 enum dmub_asic dmub_asic; 2399 enum dmub_status status; 2400 static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = { 2401 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_0_INST_CONST 2402 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_1_STACK 2403 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_2_BSS_DATA 2404 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_3_VBIOS 2405 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_4_MAILBOX 2406 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_5_TRACEBUFF 2407 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_6_FW_STATE 2408 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_7_SCRATCH_MEM 2409 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_IB_MEM 2410 DMUB_WINDOW_MEMORY_TYPE_FB, //DMUB_WINDOW_SHARED_STATE 2411 }; 2412 int r; 2413 2414 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2415 case IP_VERSION(2, 1, 0): 2416 dmub_asic = DMUB_ASIC_DCN21; 2417 break; 2418 case IP_VERSION(3, 0, 0): 2419 dmub_asic = DMUB_ASIC_DCN30; 2420 break; 2421 case IP_VERSION(3, 0, 1): 2422 dmub_asic = DMUB_ASIC_DCN301; 2423 break; 2424 case IP_VERSION(3, 0, 2): 2425 dmub_asic = DMUB_ASIC_DCN302; 2426 break; 2427 case IP_VERSION(3, 0, 3): 2428 dmub_asic = DMUB_ASIC_DCN303; 2429 break; 2430 case IP_VERSION(3, 1, 2): 2431 case IP_VERSION(3, 1, 3): 2432 dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31; 2433 break; 2434 case IP_VERSION(3, 1, 4): 2435 dmub_asic = DMUB_ASIC_DCN314; 2436 break; 2437 case IP_VERSION(3, 1, 5): 2438 dmub_asic = DMUB_ASIC_DCN315; 2439 break; 2440 case IP_VERSION(3, 1, 6): 2441 dmub_asic = DMUB_ASIC_DCN316; 2442 break; 2443 case IP_VERSION(3, 2, 0): 2444 dmub_asic = DMUB_ASIC_DCN32; 2445 break; 2446 case IP_VERSION(3, 2, 1): 2447 dmub_asic = DMUB_ASIC_DCN321; 2448 break; 2449 case IP_VERSION(3, 5, 0): 2450 case IP_VERSION(3, 5, 1): 2451 dmub_asic = DMUB_ASIC_DCN35; 2452 break; 2453 case IP_VERSION(3, 6, 0): 2454 dmub_asic = DMUB_ASIC_DCN36; 2455 break; 2456 case IP_VERSION(4, 0, 1): 2457 dmub_asic = DMUB_ASIC_DCN401; 2458 break; 2459 2460 default: 2461 /* ASIC doesn't support DMUB. */ 2462 return 0; 2463 } 2464 2465 hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data; 2466 adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version); 2467 2468 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 2469 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id = 2470 AMDGPU_UCODE_ID_DMCUB; 2471 adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw = 2472 adev->dm.dmub_fw; 2473 adev->firmware.fw_size += 2474 ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE); 2475 2476 drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n", 2477 adev->dm.dmcub_fw_version); 2478 } 2479 2480 2481 adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL); 2482 dmub_srv = adev->dm.dmub_srv; 2483 2484 if (!dmub_srv) { 2485 drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n"); 2486 return -ENOMEM; 2487 } 2488 2489 memset(&create_params, 0, sizeof(create_params)); 2490 create_params.user_ctx = adev; 2491 create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read; 2492 create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write; 2493 create_params.asic = dmub_asic; 2494 2495 /* Create the DMUB service. */ 2496 status = dmub_srv_create(dmub_srv, &create_params); 2497 if (status != DMUB_STATUS_OK) { 2498 drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status); 2499 return -EINVAL; 2500 } 2501 2502 /* Calculate the size of all the regions for the DMUB service. */ 2503 memset(®ion_params, 0, sizeof(region_params)); 2504 2505 region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) - 2506 PSP_HEADER_BYTES - PSP_FOOTER_BYTES; 2507 region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes); 2508 region_params.vbios_size = adev->bios_size; 2509 region_params.fw_bss_data = region_params.bss_data_size ? 2510 adev->dm.dmub_fw->data + 2511 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2512 le32_to_cpu(hdr->inst_const_bytes) : NULL; 2513 region_params.fw_inst_const = 2514 adev->dm.dmub_fw->data + 2515 le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 2516 PSP_HEADER_BYTES; 2517 region_params.window_memory_type = window_memory_type; 2518 2519 status = dmub_srv_calc_region_info(dmub_srv, ®ion_params, 2520 ®ion_info); 2521 2522 if (status != DMUB_STATUS_OK) { 2523 drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status); 2524 return -EINVAL; 2525 } 2526 2527 /* 2528 * Allocate a framebuffer based on the total size of all the regions. 2529 * TODO: Move this into GART. 2530 */ 2531 r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE, 2532 AMDGPU_GEM_DOMAIN_VRAM | 2533 AMDGPU_GEM_DOMAIN_GTT, 2534 &adev->dm.dmub_bo, 2535 &adev->dm.dmub_bo_gpu_addr, 2536 &adev->dm.dmub_bo_cpu_addr); 2537 if (r) 2538 return r; 2539 2540 /* Rebase the regions on the framebuffer address. */ 2541 memset(&memory_params, 0, sizeof(memory_params)); 2542 memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr; 2543 memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr; 2544 memory_params.region_info = ®ion_info; 2545 memory_params.window_memory_type = window_memory_type; 2546 2547 adev->dm.dmub_fb_info = 2548 kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL); 2549 fb_info = adev->dm.dmub_fb_info; 2550 2551 if (!fb_info) { 2552 drm_err(adev_to_drm(adev), 2553 "Failed to allocate framebuffer info for DMUB service!\n"); 2554 return -ENOMEM; 2555 } 2556 2557 status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info); 2558 if (status != DMUB_STATUS_OK) { 2559 drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status); 2560 return -EINVAL; 2561 } 2562 2563 adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev); 2564 2565 return 0; 2566 } 2567 2568 static int dm_sw_init(struct amdgpu_ip_block *ip_block) 2569 { 2570 struct amdgpu_device *adev = ip_block->adev; 2571 int r; 2572 2573 adev->dm.cgs_device = amdgpu_cgs_create_device(adev); 2574 2575 if (!adev->dm.cgs_device) { 2576 drm_err(adev_to_drm(adev), "failed to create cgs device.\n"); 2577 return -EINVAL; 2578 } 2579 2580 /* Moved from dm init since we need to use allocations for storing bounding box data */ 2581 INIT_LIST_HEAD(&adev->dm.da_list); 2582 2583 r = dm_dmub_sw_init(adev); 2584 if (r) 2585 return r; 2586 2587 return load_dmcu_fw(adev); 2588 } 2589 2590 static int dm_sw_fini(struct amdgpu_ip_block *ip_block) 2591 { 2592 struct amdgpu_device *adev = ip_block->adev; 2593 struct dal_allocation *da; 2594 2595 list_for_each_entry(da, &adev->dm.da_list, list) { 2596 if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) { 2597 amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr); 2598 list_del(&da->list); 2599 kfree(da); 2600 adev->dm.bb_from_dmub = NULL; 2601 break; 2602 } 2603 } 2604 2605 2606 kfree(adev->dm.dmub_fb_info); 2607 adev->dm.dmub_fb_info = NULL; 2608 2609 if (adev->dm.dmub_srv) { 2610 dmub_srv_destroy(adev->dm.dmub_srv); 2611 kfree(adev->dm.dmub_srv); 2612 adev->dm.dmub_srv = NULL; 2613 } 2614 2615 amdgpu_ucode_release(&adev->dm.dmub_fw); 2616 amdgpu_ucode_release(&adev->dm.fw_dmcu); 2617 2618 return 0; 2619 } 2620 2621 static int detect_mst_link_for_all_connectors(struct drm_device *dev) 2622 { 2623 struct amdgpu_dm_connector *aconnector; 2624 struct drm_connector *connector; 2625 struct drm_connector_list_iter iter; 2626 int ret = 0; 2627 2628 drm_connector_list_iter_begin(dev, &iter); 2629 drm_for_each_connector_iter(connector, &iter) { 2630 2631 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2632 continue; 2633 2634 aconnector = to_amdgpu_dm_connector(connector); 2635 if (aconnector->dc_link->type == dc_connection_mst_branch && 2636 aconnector->mst_mgr.aux) { 2637 drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n", 2638 aconnector, 2639 aconnector->base.base.id); 2640 2641 ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true); 2642 if (ret < 0) { 2643 drm_err(dev, "DM_MST: Failed to start MST\n"); 2644 aconnector->dc_link->type = 2645 dc_connection_single; 2646 ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx, 2647 aconnector->dc_link); 2648 break; 2649 } 2650 } 2651 } 2652 drm_connector_list_iter_end(&iter); 2653 2654 return ret; 2655 } 2656 2657 static int dm_late_init(struct amdgpu_ip_block *ip_block) 2658 { 2659 struct amdgpu_device *adev = ip_block->adev; 2660 2661 struct dmcu_iram_parameters params; 2662 unsigned int linear_lut[16]; 2663 int i; 2664 struct dmcu *dmcu = NULL; 2665 2666 dmcu = adev->dm.dc->res_pool->dmcu; 2667 2668 for (i = 0; i < 16; i++) 2669 linear_lut[i] = 0xFFFF * i / 15; 2670 2671 params.set = 0; 2672 params.backlight_ramping_override = false; 2673 params.backlight_ramping_start = 0xCCCC; 2674 params.backlight_ramping_reduction = 0xCCCCCCCC; 2675 params.backlight_lut_array_size = 16; 2676 params.backlight_lut_array = linear_lut; 2677 2678 /* Min backlight level after ABM reduction, Don't allow below 1% 2679 * 0xFFFF x 0.01 = 0x28F 2680 */ 2681 params.min_abm_backlight = 0x28F; 2682 /* In the case where abm is implemented on dmcub, 2683 * dmcu object will be null. 2684 * ABM 2.4 and up are implemented on dmcub. 2685 */ 2686 if (dmcu) { 2687 if (!dmcu_load_iram(dmcu, params)) 2688 return -EINVAL; 2689 } else if (adev->dm.dc->ctx->dmub_srv) { 2690 struct dc_link *edp_links[MAX_NUM_EDP]; 2691 int edp_num; 2692 2693 dc_get_edp_links(adev->dm.dc, edp_links, &edp_num); 2694 for (i = 0; i < edp_num; i++) { 2695 if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i)) 2696 return -EINVAL; 2697 } 2698 } 2699 2700 return detect_mst_link_for_all_connectors(adev_to_drm(adev)); 2701 } 2702 2703 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr) 2704 { 2705 u8 buf[UUID_SIZE]; 2706 guid_t guid; 2707 int ret; 2708 2709 mutex_lock(&mgr->lock); 2710 if (!mgr->mst_primary) 2711 goto out_fail; 2712 2713 if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) { 2714 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2715 goto out_fail; 2716 } 2717 2718 ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL, 2719 DP_MST_EN | 2720 DP_UP_REQ_EN | 2721 DP_UPSTREAM_IS_SRC); 2722 if (ret < 0) { 2723 drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n"); 2724 goto out_fail; 2725 } 2726 2727 /* Some hubs forget their guids after they resume */ 2728 ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf)); 2729 if (ret != sizeof(buf)) { 2730 drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n"); 2731 goto out_fail; 2732 } 2733 2734 import_guid(&guid, buf); 2735 2736 if (guid_is_null(&guid)) { 2737 guid_gen(&guid); 2738 export_guid(buf, &guid); 2739 2740 ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf)); 2741 2742 if (ret != sizeof(buf)) { 2743 drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n"); 2744 goto out_fail; 2745 } 2746 } 2747 2748 guid_copy(&mgr->mst_primary->guid, &guid); 2749 2750 out_fail: 2751 mutex_unlock(&mgr->lock); 2752 } 2753 2754 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector) 2755 { 2756 struct cec_notifier *n = aconnector->notifier; 2757 2758 if (!n) 2759 return; 2760 2761 cec_notifier_phys_addr_invalidate(n); 2762 } 2763 2764 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector) 2765 { 2766 struct drm_connector *connector = &aconnector->base; 2767 struct cec_notifier *n = aconnector->notifier; 2768 2769 if (!n) 2770 return; 2771 2772 cec_notifier_set_phys_addr(n, 2773 connector->display_info.source_physical_address); 2774 } 2775 2776 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend) 2777 { 2778 struct amdgpu_dm_connector *aconnector; 2779 struct drm_connector *connector; 2780 struct drm_connector_list_iter conn_iter; 2781 2782 drm_connector_list_iter_begin(ddev, &conn_iter); 2783 drm_for_each_connector_iter(connector, &conn_iter) { 2784 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2785 continue; 2786 2787 aconnector = to_amdgpu_dm_connector(connector); 2788 if (suspend) 2789 hdmi_cec_unset_edid(aconnector); 2790 else 2791 hdmi_cec_set_edid(aconnector); 2792 } 2793 drm_connector_list_iter_end(&conn_iter); 2794 } 2795 2796 static void s3_handle_mst(struct drm_device *dev, bool suspend) 2797 { 2798 struct amdgpu_dm_connector *aconnector; 2799 struct drm_connector *connector; 2800 struct drm_connector_list_iter iter; 2801 struct drm_dp_mst_topology_mgr *mgr; 2802 2803 drm_connector_list_iter_begin(dev, &iter); 2804 drm_for_each_connector_iter(connector, &iter) { 2805 2806 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 2807 continue; 2808 2809 aconnector = to_amdgpu_dm_connector(connector); 2810 if (aconnector->dc_link->type != dc_connection_mst_branch || 2811 aconnector->mst_root) 2812 continue; 2813 2814 mgr = &aconnector->mst_mgr; 2815 2816 if (suspend) { 2817 drm_dp_mst_topology_mgr_suspend(mgr); 2818 } else { 2819 /* if extended timeout is supported in hardware, 2820 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer 2821 * CTS 4.2.1.1 regression introduced by CTS specs requirement update. 2822 */ 2823 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD); 2824 if (!dp_is_lttpr_present(aconnector->dc_link)) 2825 try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD); 2826 2827 /* TODO: move resume_mst_branch_status() into drm mst resume again 2828 * once topology probing work is pulled out from mst resume into mst 2829 * resume 2nd step. mst resume 2nd step should be called after old 2830 * state getting restored (i.e. drm_atomic_helper_resume()). 2831 */ 2832 resume_mst_branch_status(mgr); 2833 } 2834 } 2835 drm_connector_list_iter_end(&iter); 2836 } 2837 2838 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev) 2839 { 2840 int ret = 0; 2841 2842 /* This interface is for dGPU Navi1x.Linux dc-pplib interface depends 2843 * on window driver dc implementation. 2844 * For Navi1x, clock settings of dcn watermarks are fixed. the settings 2845 * should be passed to smu during boot up and resume from s3. 2846 * boot up: dc calculate dcn watermark clock settings within dc_create, 2847 * dcn20_resource_construct 2848 * then call pplib functions below to pass the settings to smu: 2849 * smu_set_watermarks_for_clock_ranges 2850 * smu_set_watermarks_table 2851 * navi10_set_watermarks_table 2852 * smu_write_watermarks_table 2853 * 2854 * For Renoir, clock settings of dcn watermark are also fixed values. 2855 * dc has implemented different flow for window driver: 2856 * dc_hardware_init / dc_set_power_state 2857 * dcn10_init_hw 2858 * notify_wm_ranges 2859 * set_wm_ranges 2860 * -- Linux 2861 * smu_set_watermarks_for_clock_ranges 2862 * renoir_set_watermarks_table 2863 * smu_write_watermarks_table 2864 * 2865 * For Linux, 2866 * dc_hardware_init -> amdgpu_dm_init 2867 * dc_set_power_state --> dm_resume 2868 * 2869 * therefore, this function apply to navi10/12/14 but not Renoir 2870 * * 2871 */ 2872 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 2873 case IP_VERSION(2, 0, 2): 2874 case IP_VERSION(2, 0, 0): 2875 break; 2876 default: 2877 return 0; 2878 } 2879 2880 ret = amdgpu_dpm_write_watermarks_table(adev); 2881 if (ret) { 2882 drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n"); 2883 return ret; 2884 } 2885 2886 return 0; 2887 } 2888 2889 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev) 2890 { 2891 struct amdgpu_display_manager *dm = &adev->dm; 2892 struct amdgpu_i2c_adapter *oem_i2c; 2893 struct ddc_service *oem_ddc_service; 2894 int r; 2895 2896 oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc); 2897 if (oem_ddc_service) { 2898 oem_i2c = create_i2c(oem_ddc_service, true); 2899 if (!oem_i2c) { 2900 drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n"); 2901 return -ENOMEM; 2902 } 2903 2904 r = i2c_add_adapter(&oem_i2c->base); 2905 if (r) { 2906 drm_info(adev_to_drm(adev), "Failed to register oem i2c\n"); 2907 kfree(oem_i2c); 2908 return r; 2909 } 2910 dm->oem_i2c = oem_i2c; 2911 } 2912 2913 return 0; 2914 } 2915 2916 /** 2917 * dm_hw_init() - Initialize DC device 2918 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2919 * 2920 * Initialize the &struct amdgpu_display_manager device. This involves calling 2921 * the initializers of each DM component, then populating the struct with them. 2922 * 2923 * Although the function implies hardware initialization, both hardware and 2924 * software are initialized here. Splitting them out to their relevant init 2925 * hooks is a future TODO item. 2926 * 2927 * Some notable things that are initialized here: 2928 * 2929 * - Display Core, both software and hardware 2930 * - DC modules that we need (freesync and color management) 2931 * - DRM software states 2932 * - Interrupt sources and handlers 2933 * - Vblank support 2934 * - Debug FS entries, if enabled 2935 */ 2936 static int dm_hw_init(struct amdgpu_ip_block *ip_block) 2937 { 2938 struct amdgpu_device *adev = ip_block->adev; 2939 int r; 2940 2941 /* Create DAL display manager */ 2942 r = amdgpu_dm_init(adev); 2943 if (r) 2944 return r; 2945 amdgpu_dm_hpd_init(adev); 2946 2947 r = dm_oem_i2c_hw_init(adev); 2948 if (r) 2949 drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n"); 2950 2951 return 0; 2952 } 2953 2954 /** 2955 * dm_hw_fini() - Teardown DC device 2956 * @ip_block: Pointer to the amdgpu_ip_block for this hw instance. 2957 * 2958 * Teardown components within &struct amdgpu_display_manager that require 2959 * cleanup. This involves cleaning up the DRM device, DC, and any modules that 2960 * were loaded. Also flush IRQ workqueues and disable them. 2961 */ 2962 static int dm_hw_fini(struct amdgpu_ip_block *ip_block) 2963 { 2964 struct amdgpu_device *adev = ip_block->adev; 2965 2966 kfree(adev->dm.oem_i2c); 2967 2968 amdgpu_dm_hpd_fini(adev); 2969 2970 amdgpu_dm_irq_fini(adev); 2971 amdgpu_dm_fini(adev); 2972 return 0; 2973 } 2974 2975 2976 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev, 2977 struct dc_state *state, bool enable) 2978 { 2979 enum dc_irq_source irq_source; 2980 struct amdgpu_crtc *acrtc; 2981 int rc = -EBUSY; 2982 int i = 0; 2983 2984 for (i = 0; i < state->stream_count; i++) { 2985 acrtc = get_crtc_by_otg_inst( 2986 adev, state->stream_status[i].primary_otg_inst); 2987 2988 if (acrtc && state->stream_status[i].plane_count != 0) { 2989 irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst; 2990 rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY; 2991 if (rc) 2992 drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n", 2993 enable ? "enable" : "disable"); 2994 2995 if (enable) { 2996 if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state))) 2997 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true); 2998 } else 2999 rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false); 3000 3001 if (rc) 3002 drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", enable ? "en" : "dis"); 3003 3004 irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst; 3005 /* During gpu-reset we disable and then enable vblank irq, so 3006 * don't use amdgpu_irq_get/put() to avoid refcount change. 3007 */ 3008 if (!dc_interrupt_set(adev->dm.dc, irq_source, enable)) 3009 drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis"); 3010 } 3011 } 3012 3013 } 3014 3015 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T)) 3016 3017 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc) 3018 { 3019 struct dc_state *context __free(state_release) = NULL; 3020 int i; 3021 struct dc_stream_state *del_streams[MAX_PIPES]; 3022 int del_streams_count = 0; 3023 struct dc_commit_streams_params params = {}; 3024 3025 memset(del_streams, 0, sizeof(del_streams)); 3026 3027 context = dc_state_create_current_copy(dc); 3028 if (context == NULL) 3029 return DC_ERROR_UNEXPECTED; 3030 3031 /* First remove from context all streams */ 3032 for (i = 0; i < context->stream_count; i++) { 3033 struct dc_stream_state *stream = context->streams[i]; 3034 3035 del_streams[del_streams_count++] = stream; 3036 } 3037 3038 /* Remove all planes for removed streams and then remove the streams */ 3039 for (i = 0; i < del_streams_count; i++) { 3040 enum dc_status res; 3041 3042 if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context)) 3043 return DC_FAIL_DETACH_SURFACES; 3044 3045 res = dc_state_remove_stream(dc, context, del_streams[i]); 3046 if (res != DC_OK) 3047 return res; 3048 } 3049 3050 params.streams = context->streams; 3051 params.stream_count = context->stream_count; 3052 3053 return dc_commit_streams(dc, ¶ms); 3054 } 3055 3056 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm) 3057 { 3058 int i; 3059 3060 if (dm->hpd_rx_offload_wq) { 3061 for (i = 0; i < dm->dc->caps.max_links; i++) 3062 flush_workqueue(dm->hpd_rx_offload_wq[i].wq); 3063 } 3064 } 3065 3066 static int dm_cache_state(struct amdgpu_device *adev) 3067 { 3068 int r; 3069 3070 adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev)); 3071 if (IS_ERR(adev->dm.cached_state)) { 3072 r = PTR_ERR(adev->dm.cached_state); 3073 adev->dm.cached_state = NULL; 3074 } 3075 3076 return adev->dm.cached_state ? 0 : r; 3077 } 3078 3079 static void dm_destroy_cached_state(struct amdgpu_device *adev) 3080 { 3081 struct amdgpu_display_manager *dm = &adev->dm; 3082 struct drm_device *ddev = adev_to_drm(adev); 3083 struct dm_plane_state *dm_new_plane_state; 3084 struct drm_plane_state *new_plane_state; 3085 struct dm_crtc_state *dm_new_crtc_state; 3086 struct drm_crtc_state *new_crtc_state; 3087 struct drm_plane *plane; 3088 struct drm_crtc *crtc; 3089 int i; 3090 3091 if (!dm->cached_state) 3092 return; 3093 3094 /* Force mode set in atomic commit */ 3095 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3096 new_crtc_state->active_changed = true; 3097 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3098 reset_freesync_config_for_crtc(dm_new_crtc_state); 3099 } 3100 3101 /* 3102 * atomic_check is expected to create the dc states. We need to release 3103 * them here, since they were duplicated as part of the suspend 3104 * procedure. 3105 */ 3106 for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) { 3107 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 3108 if (dm_new_crtc_state->stream) { 3109 WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1); 3110 dc_stream_release(dm_new_crtc_state->stream); 3111 dm_new_crtc_state->stream = NULL; 3112 } 3113 dm_new_crtc_state->base.color_mgmt_changed = true; 3114 } 3115 3116 for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) { 3117 dm_new_plane_state = to_dm_plane_state(new_plane_state); 3118 if (dm_new_plane_state->dc_state) { 3119 WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1); 3120 dc_plane_state_release(dm_new_plane_state->dc_state); 3121 dm_new_plane_state->dc_state = NULL; 3122 } 3123 } 3124 3125 drm_atomic_helper_resume(ddev, dm->cached_state); 3126 3127 dm->cached_state = NULL; 3128 } 3129 3130 static void dm_complete(struct amdgpu_ip_block *ip_block) 3131 { 3132 struct amdgpu_device *adev = ip_block->adev; 3133 3134 dm_destroy_cached_state(adev); 3135 } 3136 3137 static int dm_prepare_suspend(struct amdgpu_ip_block *ip_block) 3138 { 3139 struct amdgpu_device *adev = ip_block->adev; 3140 3141 if (amdgpu_in_reset(adev)) 3142 return 0; 3143 3144 WARN_ON(adev->dm.cached_state); 3145 3146 return dm_cache_state(adev); 3147 } 3148 3149 static int dm_suspend(struct amdgpu_ip_block *ip_block) 3150 { 3151 struct amdgpu_device *adev = ip_block->adev; 3152 struct amdgpu_display_manager *dm = &adev->dm; 3153 3154 if (amdgpu_in_reset(adev)) { 3155 enum dc_status res; 3156 3157 mutex_lock(&dm->dc_lock); 3158 3159 dc_allow_idle_optimizations(adev->dm.dc, false); 3160 3161 dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state); 3162 3163 if (dm->cached_dc_state) 3164 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false); 3165 3166 res = amdgpu_dm_commit_zero_streams(dm->dc); 3167 if (res != DC_OK) { 3168 drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res); 3169 return -EINVAL; 3170 } 3171 3172 amdgpu_dm_irq_suspend(adev); 3173 3174 hpd_rx_irq_work_suspend(dm); 3175 3176 return 0; 3177 } 3178 3179 if (!adev->dm.cached_state) { 3180 int r = dm_cache_state(adev); 3181 3182 if (r) 3183 return r; 3184 } 3185 3186 s3_handle_hdmi_cec(adev_to_drm(adev), true); 3187 3188 s3_handle_mst(adev_to_drm(adev), true); 3189 3190 amdgpu_dm_irq_suspend(adev); 3191 3192 hpd_rx_irq_work_suspend(dm); 3193 3194 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3); 3195 3196 if (dm->dc->caps.ips_support && adev->in_s0ix) 3197 dc_allow_idle_optimizations(dm->dc, true); 3198 3199 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3); 3200 3201 return 0; 3202 } 3203 3204 struct drm_connector * 3205 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state, 3206 struct drm_crtc *crtc) 3207 { 3208 u32 i; 3209 struct drm_connector_state *new_con_state; 3210 struct drm_connector *connector; 3211 struct drm_crtc *crtc_from_state; 3212 3213 for_each_new_connector_in_state(state, connector, new_con_state, i) { 3214 crtc_from_state = new_con_state->crtc; 3215 3216 if (crtc_from_state == crtc) 3217 return connector; 3218 } 3219 3220 return NULL; 3221 } 3222 3223 static void emulated_link_detect(struct dc_link *link) 3224 { 3225 struct dc_sink_init_data sink_init_data = { 0 }; 3226 struct display_sink_capability sink_caps = { 0 }; 3227 enum dc_edid_status edid_status; 3228 struct dc_context *dc_ctx = link->ctx; 3229 struct drm_device *dev = adev_to_drm(dc_ctx->driver_context); 3230 struct dc_sink *sink = NULL; 3231 struct dc_sink *prev_sink = NULL; 3232 3233 link->type = dc_connection_none; 3234 prev_sink = link->local_sink; 3235 3236 if (prev_sink) 3237 dc_sink_release(prev_sink); 3238 3239 switch (link->connector_signal) { 3240 case SIGNAL_TYPE_HDMI_TYPE_A: { 3241 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3242 sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A; 3243 break; 3244 } 3245 3246 case SIGNAL_TYPE_DVI_SINGLE_LINK: { 3247 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3248 sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK; 3249 break; 3250 } 3251 3252 case SIGNAL_TYPE_DVI_DUAL_LINK: { 3253 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3254 sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK; 3255 break; 3256 } 3257 3258 case SIGNAL_TYPE_LVDS: { 3259 sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C; 3260 sink_caps.signal = SIGNAL_TYPE_LVDS; 3261 break; 3262 } 3263 3264 case SIGNAL_TYPE_EDP: { 3265 sink_caps.transaction_type = 3266 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3267 sink_caps.signal = SIGNAL_TYPE_EDP; 3268 break; 3269 } 3270 3271 case SIGNAL_TYPE_DISPLAY_PORT: { 3272 sink_caps.transaction_type = 3273 DDC_TRANSACTION_TYPE_I2C_OVER_AUX; 3274 sink_caps.signal = SIGNAL_TYPE_VIRTUAL; 3275 break; 3276 } 3277 3278 default: 3279 drm_err(dev, "Invalid connector type! signal:%d\n", 3280 link->connector_signal); 3281 return; 3282 } 3283 3284 sink_init_data.link = link; 3285 sink_init_data.sink_signal = sink_caps.signal; 3286 3287 sink = dc_sink_create(&sink_init_data); 3288 if (!sink) { 3289 drm_err(dev, "Failed to create sink!\n"); 3290 return; 3291 } 3292 3293 /* dc_sink_create returns a new reference */ 3294 link->local_sink = sink; 3295 3296 edid_status = dm_helpers_read_local_edid( 3297 link->ctx, 3298 link, 3299 sink); 3300 3301 if (edid_status != EDID_OK) 3302 drm_err(dev, "Failed to read EDID\n"); 3303 3304 } 3305 3306 static void dm_gpureset_commit_state(struct dc_state *dc_state, 3307 struct amdgpu_display_manager *dm) 3308 { 3309 struct { 3310 struct dc_surface_update surface_updates[MAX_SURFACES]; 3311 struct dc_plane_info plane_infos[MAX_SURFACES]; 3312 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 3313 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 3314 struct dc_stream_update stream_update; 3315 } *bundle __free(kfree); 3316 int k, m; 3317 3318 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 3319 3320 if (!bundle) { 3321 drm_err(dm->ddev, "Failed to allocate update bundle\n"); 3322 return; 3323 } 3324 3325 for (k = 0; k < dc_state->stream_count; k++) { 3326 bundle->stream_update.stream = dc_state->streams[k]; 3327 3328 for (m = 0; m < dc_state->stream_status[k].plane_count; m++) { 3329 bundle->surface_updates[m].surface = 3330 dc_state->stream_status[k].plane_states[m]; 3331 bundle->surface_updates[m].surface->force_full_update = 3332 true; 3333 } 3334 3335 update_planes_and_stream_adapter(dm->dc, 3336 UPDATE_TYPE_FULL, 3337 dc_state->stream_status[k].plane_count, 3338 dc_state->streams[k], 3339 &bundle->stream_update, 3340 bundle->surface_updates); 3341 } 3342 } 3343 3344 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev, 3345 struct dc_sink *sink) 3346 { 3347 struct dc_panel_patch *ppatch = NULL; 3348 3349 if (!sink) 3350 return; 3351 3352 ppatch = &sink->edid_caps.panel_patch; 3353 if (ppatch->wait_after_dpcd_poweroff_ms) { 3354 msleep(ppatch->wait_after_dpcd_poweroff_ms); 3355 drm_dbg_driver(adev_to_drm(adev), 3356 "%s: adding a %ds delay as w/a for panel\n", 3357 __func__, 3358 ppatch->wait_after_dpcd_poweroff_ms / 1000); 3359 } 3360 } 3361 3362 static int dm_resume(struct amdgpu_ip_block *ip_block) 3363 { 3364 struct amdgpu_device *adev = ip_block->adev; 3365 struct drm_device *ddev = adev_to_drm(adev); 3366 struct amdgpu_display_manager *dm = &adev->dm; 3367 struct amdgpu_dm_connector *aconnector; 3368 struct drm_connector *connector; 3369 struct drm_connector_list_iter iter; 3370 struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state); 3371 enum dc_connection_type new_connection_type = dc_connection_none; 3372 struct dc_state *dc_state; 3373 int i, r, j; 3374 struct dc_commit_streams_params commit_params = {}; 3375 3376 if (dm->dc->caps.ips_support) { 3377 dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false); 3378 } 3379 3380 if (amdgpu_in_reset(adev)) { 3381 dc_state = dm->cached_dc_state; 3382 3383 /* 3384 * The dc->current_state is backed up into dm->cached_dc_state 3385 * before we commit 0 streams. 3386 * 3387 * DC will clear link encoder assignments on the real state 3388 * but the changes won't propagate over to the copy we made 3389 * before the 0 streams commit. 3390 * 3391 * DC expects that link encoder assignments are *not* valid 3392 * when committing a state, so as a workaround we can copy 3393 * off of the current state. 3394 * 3395 * We lose the previous assignments, but we had already 3396 * commit 0 streams anyway. 3397 */ 3398 link_enc_cfg_copy(adev->dm.dc->current_state, dc_state); 3399 3400 r = dm_dmub_hw_init(adev); 3401 if (r) { 3402 drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r); 3403 return r; 3404 } 3405 3406 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3407 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3408 3409 dc_resume(dm->dc); 3410 3411 amdgpu_dm_irq_resume_early(adev); 3412 3413 for (i = 0; i < dc_state->stream_count; i++) { 3414 dc_state->streams[i]->mode_changed = true; 3415 for (j = 0; j < dc_state->stream_status[i].plane_count; j++) { 3416 dc_state->stream_status[i].plane_states[j]->update_flags.raw 3417 = 0xffffffff; 3418 } 3419 } 3420 3421 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3422 amdgpu_dm_outbox_init(adev); 3423 dc_enable_dmub_outbox(adev->dm.dc); 3424 } 3425 3426 commit_params.streams = dc_state->streams; 3427 commit_params.stream_count = dc_state->stream_count; 3428 dc_exit_ips_for_hw_access(dm->dc); 3429 WARN_ON(!dc_commit_streams(dm->dc, &commit_params)); 3430 3431 dm_gpureset_commit_state(dm->cached_dc_state, dm); 3432 3433 dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true); 3434 3435 dc_state_release(dm->cached_dc_state); 3436 dm->cached_dc_state = NULL; 3437 3438 amdgpu_dm_irq_resume_late(adev); 3439 3440 mutex_unlock(&dm->dc_lock); 3441 3442 /* set the backlight after a reset */ 3443 for (i = 0; i < dm->num_of_edps; i++) { 3444 if (dm->backlight_dev[i]) 3445 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 3446 } 3447 3448 return 0; 3449 } 3450 /* Recreate dc_state - DC invalidates it when setting power state to S3. */ 3451 dc_state_release(dm_state->context); 3452 dm_state->context = dc_state_create(dm->dc, NULL); 3453 /* TODO: Remove dc_state->dccg, use dc->dccg directly. */ 3454 3455 /* Before powering on DC we need to re-initialize DMUB. */ 3456 dm_dmub_hw_resume(adev); 3457 3458 /* Re-enable outbox interrupts for DPIA. */ 3459 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 3460 amdgpu_dm_outbox_init(adev); 3461 dc_enable_dmub_outbox(adev->dm.dc); 3462 } 3463 3464 /* power on hardware */ 3465 dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0); 3466 dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0); 3467 3468 /* program HPD filter */ 3469 dc_resume(dm->dc); 3470 3471 /* 3472 * early enable HPD Rx IRQ, should be done before set mode as short 3473 * pulse interrupts are used for MST 3474 */ 3475 amdgpu_dm_irq_resume_early(adev); 3476 3477 s3_handle_hdmi_cec(ddev, false); 3478 3479 /* On resume we need to rewrite the MSTM control bits to enable MST*/ 3480 s3_handle_mst(ddev, false); 3481 3482 /* Do detection*/ 3483 drm_connector_list_iter_begin(ddev, &iter); 3484 drm_for_each_connector_iter(connector, &iter) { 3485 bool ret; 3486 3487 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3488 continue; 3489 3490 aconnector = to_amdgpu_dm_connector(connector); 3491 3492 if (!aconnector->dc_link) 3493 continue; 3494 3495 /* 3496 * this is the case when traversing through already created end sink 3497 * MST connectors, should be skipped 3498 */ 3499 if (aconnector->mst_root) 3500 continue; 3501 3502 guard(mutex)(&aconnector->hpd_lock); 3503 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3504 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3505 3506 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3507 emulated_link_detect(aconnector->dc_link); 3508 } else { 3509 guard(mutex)(&dm->dc_lock); 3510 dc_exit_ips_for_hw_access(dm->dc); 3511 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4); 3512 if (ret) { 3513 /* w/a delay for certain panels */ 3514 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3515 } 3516 } 3517 3518 if (aconnector->fake_enable && aconnector->dc_link->local_sink) 3519 aconnector->fake_enable = false; 3520 3521 if (aconnector->dc_sink) 3522 dc_sink_release(aconnector->dc_sink); 3523 aconnector->dc_sink = NULL; 3524 amdgpu_dm_update_connector_after_detect(aconnector); 3525 } 3526 drm_connector_list_iter_end(&iter); 3527 3528 dm_destroy_cached_state(adev); 3529 3530 /* Do mst topology probing after resuming cached state*/ 3531 drm_connector_list_iter_begin(ddev, &iter); 3532 drm_for_each_connector_iter(connector, &iter) { 3533 3534 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 3535 continue; 3536 3537 aconnector = to_amdgpu_dm_connector(connector); 3538 if (aconnector->dc_link->type != dc_connection_mst_branch || 3539 aconnector->mst_root) 3540 continue; 3541 3542 drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr); 3543 } 3544 drm_connector_list_iter_end(&iter); 3545 3546 amdgpu_dm_irq_resume_late(adev); 3547 3548 amdgpu_dm_smu_write_watermarks_table(adev); 3549 3550 drm_kms_helper_hotplug_event(ddev); 3551 3552 return 0; 3553 } 3554 3555 /** 3556 * DOC: DM Lifecycle 3557 * 3558 * DM (and consequently DC) is registered in the amdgpu base driver as a IP 3559 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to 3560 * the base driver's device list to be initialized and torn down accordingly. 3561 * 3562 * The functions to do so are provided as hooks in &struct amd_ip_funcs. 3563 */ 3564 3565 static const struct amd_ip_funcs amdgpu_dm_funcs = { 3566 .name = "dm", 3567 .early_init = dm_early_init, 3568 .late_init = dm_late_init, 3569 .sw_init = dm_sw_init, 3570 .sw_fini = dm_sw_fini, 3571 .early_fini = amdgpu_dm_early_fini, 3572 .hw_init = dm_hw_init, 3573 .hw_fini = dm_hw_fini, 3574 .prepare_suspend = dm_prepare_suspend, 3575 .suspend = dm_suspend, 3576 .resume = dm_resume, 3577 .complete = dm_complete, 3578 .is_idle = dm_is_idle, 3579 .wait_for_idle = dm_wait_for_idle, 3580 .check_soft_reset = dm_check_soft_reset, 3581 .soft_reset = dm_soft_reset, 3582 .set_clockgating_state = dm_set_clockgating_state, 3583 .set_powergating_state = dm_set_powergating_state, 3584 }; 3585 3586 const struct amdgpu_ip_block_version dm_ip_block = { 3587 .type = AMD_IP_BLOCK_TYPE_DCE, 3588 .major = 1, 3589 .minor = 0, 3590 .rev = 0, 3591 .funcs = &amdgpu_dm_funcs, 3592 }; 3593 3594 3595 /** 3596 * DOC: atomic 3597 * 3598 * *WIP* 3599 */ 3600 3601 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = { 3602 .fb_create = amdgpu_display_user_framebuffer_create, 3603 .get_format_info = amdgpu_dm_plane_get_format_info, 3604 .atomic_check = amdgpu_dm_atomic_check, 3605 .atomic_commit = drm_atomic_helper_commit, 3606 }; 3607 3608 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = { 3609 .atomic_commit_tail = amdgpu_dm_atomic_commit_tail, 3610 .atomic_commit_setup = drm_dp_mst_atomic_setup_commit, 3611 }; 3612 3613 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector) 3614 { 3615 struct amdgpu_dm_backlight_caps *caps; 3616 struct drm_connector *conn_base; 3617 struct amdgpu_device *adev; 3618 struct drm_luminance_range_info *luminance_range; 3619 int min_input_signal_override; 3620 3621 if (aconnector->bl_idx == -1 || 3622 aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP) 3623 return; 3624 3625 conn_base = &aconnector->base; 3626 adev = drm_to_adev(conn_base->dev); 3627 3628 caps = &adev->dm.backlight_caps[aconnector->bl_idx]; 3629 caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps; 3630 caps->aux_support = false; 3631 3632 if (caps->ext_caps->bits.oled == 1 3633 /* 3634 * || 3635 * caps->ext_caps->bits.sdr_aux_backlight_control == 1 || 3636 * caps->ext_caps->bits.hdr_aux_backlight_control == 1 3637 */) 3638 caps->aux_support = true; 3639 3640 if (amdgpu_backlight == 0) 3641 caps->aux_support = false; 3642 else if (amdgpu_backlight == 1) 3643 caps->aux_support = true; 3644 if (caps->aux_support) 3645 aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX; 3646 3647 luminance_range = &conn_base->display_info.luminance_range; 3648 3649 if (luminance_range->max_luminance) 3650 caps->aux_max_input_signal = luminance_range->max_luminance; 3651 else 3652 caps->aux_max_input_signal = 512; 3653 3654 if (luminance_range->min_luminance) 3655 caps->aux_min_input_signal = luminance_range->min_luminance; 3656 else 3657 caps->aux_min_input_signal = 1; 3658 3659 min_input_signal_override = drm_get_panel_min_brightness_quirk(aconnector->drm_edid); 3660 if (min_input_signal_override >= 0) 3661 caps->min_input_signal = min_input_signal_override; 3662 } 3663 3664 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T)) 3665 3666 void amdgpu_dm_update_connector_after_detect( 3667 struct amdgpu_dm_connector *aconnector) 3668 { 3669 struct drm_connector *connector = &aconnector->base; 3670 struct dc_sink *sink __free(sink_release) = NULL; 3671 struct drm_device *dev = connector->dev; 3672 3673 /* MST handled by drm_mst framework */ 3674 if (aconnector->mst_mgr.mst_state == true) 3675 return; 3676 3677 sink = aconnector->dc_link->local_sink; 3678 if (sink) 3679 dc_sink_retain(sink); 3680 3681 /* 3682 * Edid mgmt connector gets first update only in mode_valid hook and then 3683 * the connector sink is set to either fake or physical sink depends on link status. 3684 * Skip if already done during boot. 3685 */ 3686 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED 3687 && aconnector->dc_em_sink) { 3688 3689 /* 3690 * For S3 resume with headless use eml_sink to fake stream 3691 * because on resume connector->sink is set to NULL 3692 */ 3693 guard(mutex)(&dev->mode_config.mutex); 3694 3695 if (sink) { 3696 if (aconnector->dc_sink) { 3697 amdgpu_dm_update_freesync_caps(connector, NULL); 3698 /* 3699 * retain and release below are used to 3700 * bump up refcount for sink because the link doesn't point 3701 * to it anymore after disconnect, so on next crtc to connector 3702 * reshuffle by UMD we will get into unwanted dc_sink release 3703 */ 3704 dc_sink_release(aconnector->dc_sink); 3705 } 3706 aconnector->dc_sink = sink; 3707 dc_sink_retain(aconnector->dc_sink); 3708 amdgpu_dm_update_freesync_caps(connector, 3709 aconnector->drm_edid); 3710 } else { 3711 amdgpu_dm_update_freesync_caps(connector, NULL); 3712 if (!aconnector->dc_sink) { 3713 aconnector->dc_sink = aconnector->dc_em_sink; 3714 dc_sink_retain(aconnector->dc_sink); 3715 } 3716 } 3717 3718 return; 3719 } 3720 3721 /* 3722 * TODO: temporary guard to look for proper fix 3723 * if this sink is MST sink, we should not do anything 3724 */ 3725 if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 3726 return; 3727 3728 if (aconnector->dc_sink == sink) { 3729 /* 3730 * We got a DP short pulse (Link Loss, DP CTS, etc...). 3731 * Do nothing!! 3732 */ 3733 drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n", 3734 aconnector->connector_id); 3735 return; 3736 } 3737 3738 drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n", 3739 aconnector->connector_id, aconnector->dc_sink, sink); 3740 3741 guard(mutex)(&dev->mode_config.mutex); 3742 3743 /* 3744 * 1. Update status of the drm connector 3745 * 2. Send an event and let userspace tell us what to do 3746 */ 3747 if (sink) { 3748 /* 3749 * TODO: check if we still need the S3 mode update workaround. 3750 * If yes, put it here. 3751 */ 3752 if (aconnector->dc_sink) { 3753 amdgpu_dm_update_freesync_caps(connector, NULL); 3754 dc_sink_release(aconnector->dc_sink); 3755 } 3756 3757 aconnector->dc_sink = sink; 3758 dc_sink_retain(aconnector->dc_sink); 3759 if (sink->dc_edid.length == 0) { 3760 aconnector->drm_edid = NULL; 3761 hdmi_cec_unset_edid(aconnector); 3762 if (aconnector->dc_link->aux_mode) { 3763 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3764 } 3765 } else { 3766 const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid; 3767 3768 aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length); 3769 drm_edid_connector_update(connector, aconnector->drm_edid); 3770 3771 hdmi_cec_set_edid(aconnector); 3772 if (aconnector->dc_link->aux_mode) 3773 drm_dp_cec_attach(&aconnector->dm_dp_aux.aux, 3774 connector->display_info.source_physical_address); 3775 } 3776 3777 if (!aconnector->timing_requested) { 3778 aconnector->timing_requested = 3779 kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL); 3780 if (!aconnector->timing_requested) 3781 drm_err(dev, 3782 "failed to create aconnector->requested_timing\n"); 3783 } 3784 3785 amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid); 3786 update_connector_ext_caps(aconnector); 3787 } else { 3788 hdmi_cec_unset_edid(aconnector); 3789 drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux); 3790 amdgpu_dm_update_freesync_caps(connector, NULL); 3791 aconnector->num_modes = 0; 3792 dc_sink_release(aconnector->dc_sink); 3793 aconnector->dc_sink = NULL; 3794 drm_edid_free(aconnector->drm_edid); 3795 aconnector->drm_edid = NULL; 3796 kfree(aconnector->timing_requested); 3797 aconnector->timing_requested = NULL; 3798 /* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */ 3799 if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 3800 connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 3801 } 3802 3803 update_subconnector_property(aconnector); 3804 } 3805 3806 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector) 3807 { 3808 struct drm_connector *connector = &aconnector->base; 3809 struct drm_device *dev = connector->dev; 3810 enum dc_connection_type new_connection_type = dc_connection_none; 3811 struct amdgpu_device *adev = drm_to_adev(dev); 3812 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 3813 struct dc *dc = aconnector->dc_link->ctx->dc; 3814 bool ret = false; 3815 3816 if (adev->dm.disable_hpd_irq) 3817 return; 3818 3819 /* 3820 * In case of failure or MST no need to update connector status or notify the OS 3821 * since (for MST case) MST does this in its own context. 3822 */ 3823 guard(mutex)(&aconnector->hpd_lock); 3824 3825 if (adev->dm.hdcp_workqueue) { 3826 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 3827 dm_con_state->update_hdcp = true; 3828 } 3829 if (aconnector->fake_enable) 3830 aconnector->fake_enable = false; 3831 3832 aconnector->timing_changed = false; 3833 3834 if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type)) 3835 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3836 3837 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3838 emulated_link_detect(aconnector->dc_link); 3839 3840 drm_modeset_lock_all(dev); 3841 dm_restore_drm_connector_state(dev, connector); 3842 drm_modeset_unlock_all(dev); 3843 3844 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3845 drm_kms_helper_connector_hotplug_event(connector); 3846 } else { 3847 scoped_guard(mutex, &adev->dm.dc_lock) { 3848 dc_exit_ips_for_hw_access(dc); 3849 ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD); 3850 } 3851 if (ret) { 3852 /* w/a delay for certain panels */ 3853 apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink); 3854 amdgpu_dm_update_connector_after_detect(aconnector); 3855 3856 drm_modeset_lock_all(dev); 3857 dm_restore_drm_connector_state(dev, connector); 3858 drm_modeset_unlock_all(dev); 3859 3860 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED) 3861 drm_kms_helper_connector_hotplug_event(connector); 3862 } 3863 } 3864 } 3865 3866 static void handle_hpd_irq(void *param) 3867 { 3868 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3869 3870 handle_hpd_irq_helper(aconnector); 3871 3872 } 3873 3874 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq, 3875 union hpd_irq_data hpd_irq_data) 3876 { 3877 struct hpd_rx_irq_offload_work *offload_work = 3878 kzalloc(sizeof(*offload_work), GFP_KERNEL); 3879 3880 if (!offload_work) { 3881 drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n"); 3882 return; 3883 } 3884 3885 INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work); 3886 offload_work->data = hpd_irq_data; 3887 offload_work->offload_wq = offload_wq; 3888 offload_work->adev = adev; 3889 3890 queue_work(offload_wq->wq, &offload_work->work); 3891 DRM_DEBUG_KMS("queue work to handle hpd_rx offload work"); 3892 } 3893 3894 static void handle_hpd_rx_irq(void *param) 3895 { 3896 struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param; 3897 struct drm_connector *connector = &aconnector->base; 3898 struct drm_device *dev = connector->dev; 3899 struct dc_link *dc_link = aconnector->dc_link; 3900 bool is_mst_root_connector = aconnector->mst_mgr.mst_state; 3901 bool result = false; 3902 enum dc_connection_type new_connection_type = dc_connection_none; 3903 struct amdgpu_device *adev = drm_to_adev(dev); 3904 union hpd_irq_data hpd_irq_data; 3905 bool link_loss = false; 3906 bool has_left_work = false; 3907 int idx = dc_link->link_index; 3908 struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx]; 3909 struct dc *dc = aconnector->dc_link->ctx->dc; 3910 3911 memset(&hpd_irq_data, 0, sizeof(hpd_irq_data)); 3912 3913 if (adev->dm.disable_hpd_irq) 3914 return; 3915 3916 /* 3917 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio 3918 * conflict, after implement i2c helper, this mutex should be 3919 * retired. 3920 */ 3921 mutex_lock(&aconnector->hpd_lock); 3922 3923 result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data, 3924 &link_loss, true, &has_left_work); 3925 3926 if (!has_left_work) 3927 goto out; 3928 3929 if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) { 3930 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 3931 goto out; 3932 } 3933 3934 if (dc_link_dp_allow_hpd_rx_irq(dc_link)) { 3935 if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY || 3936 hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) { 3937 bool skip = false; 3938 3939 /* 3940 * DOWN_REP_MSG_RDY is also handled by polling method 3941 * mgr->cbs->poll_hpd_irq() 3942 */ 3943 spin_lock(&offload_wq->offload_lock); 3944 skip = offload_wq->is_handling_mst_msg_rdy_event; 3945 3946 if (!skip) 3947 offload_wq->is_handling_mst_msg_rdy_event = true; 3948 3949 spin_unlock(&offload_wq->offload_lock); 3950 3951 if (!skip) 3952 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 3953 3954 goto out; 3955 } 3956 3957 if (link_loss) { 3958 bool skip = false; 3959 3960 spin_lock(&offload_wq->offload_lock); 3961 skip = offload_wq->is_handling_link_loss; 3962 3963 if (!skip) 3964 offload_wq->is_handling_link_loss = true; 3965 3966 spin_unlock(&offload_wq->offload_lock); 3967 3968 if (!skip) 3969 schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data); 3970 3971 goto out; 3972 } 3973 } 3974 3975 out: 3976 if (result && !is_mst_root_connector) { 3977 /* Downstream Port status changed. */ 3978 if (!dc_link_detect_connection_type(dc_link, &new_connection_type)) 3979 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 3980 3981 if (aconnector->base.force && new_connection_type == dc_connection_none) { 3982 emulated_link_detect(dc_link); 3983 3984 if (aconnector->fake_enable) 3985 aconnector->fake_enable = false; 3986 3987 amdgpu_dm_update_connector_after_detect(aconnector); 3988 3989 3990 drm_modeset_lock_all(dev); 3991 dm_restore_drm_connector_state(dev, connector); 3992 drm_modeset_unlock_all(dev); 3993 3994 drm_kms_helper_connector_hotplug_event(connector); 3995 } else { 3996 bool ret = false; 3997 3998 mutex_lock(&adev->dm.dc_lock); 3999 dc_exit_ips_for_hw_access(dc); 4000 ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX); 4001 mutex_unlock(&adev->dm.dc_lock); 4002 4003 if (ret) { 4004 if (aconnector->fake_enable) 4005 aconnector->fake_enable = false; 4006 4007 amdgpu_dm_update_connector_after_detect(aconnector); 4008 4009 drm_modeset_lock_all(dev); 4010 dm_restore_drm_connector_state(dev, connector); 4011 drm_modeset_unlock_all(dev); 4012 4013 drm_kms_helper_connector_hotplug_event(connector); 4014 } 4015 } 4016 } 4017 if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) { 4018 if (adev->dm.hdcp_workqueue) 4019 hdcp_handle_cpirq(adev->dm.hdcp_workqueue, aconnector->base.index); 4020 } 4021 4022 if (dc_link->type != dc_connection_mst_branch) 4023 drm_dp_cec_irq(&aconnector->dm_dp_aux.aux); 4024 4025 mutex_unlock(&aconnector->hpd_lock); 4026 } 4027 4028 static int register_hpd_handlers(struct amdgpu_device *adev) 4029 { 4030 struct drm_device *dev = adev_to_drm(adev); 4031 struct drm_connector *connector; 4032 struct amdgpu_dm_connector *aconnector; 4033 const struct dc_link *dc_link; 4034 struct dc_interrupt_params int_params = {0}; 4035 4036 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4037 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4038 4039 if (dc_is_dmub_outbox_supported(adev->dm.dc)) { 4040 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD, 4041 dmub_hpd_callback, true)) { 4042 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4043 return -EINVAL; 4044 } 4045 4046 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ, 4047 dmub_hpd_callback, true)) { 4048 drm_err(adev_to_drm(adev), "fail to register dmub hpd callback"); 4049 return -EINVAL; 4050 } 4051 4052 if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY, 4053 dmub_hpd_sense_callback, true)) { 4054 drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback"); 4055 return -EINVAL; 4056 } 4057 } 4058 4059 list_for_each_entry(connector, 4060 &dev->mode_config.connector_list, head) { 4061 4062 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 4063 continue; 4064 4065 aconnector = to_amdgpu_dm_connector(connector); 4066 dc_link = aconnector->dc_link; 4067 4068 if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) { 4069 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4070 int_params.irq_source = dc_link->irq_source_hpd; 4071 4072 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4073 int_params.irq_source < DC_IRQ_SOURCE_HPD1 || 4074 int_params.irq_source > DC_IRQ_SOURCE_HPD6) { 4075 drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n"); 4076 return -EINVAL; 4077 } 4078 4079 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4080 handle_hpd_irq, (void *) aconnector)) 4081 return -ENOMEM; 4082 } 4083 4084 if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) { 4085 4086 /* Also register for DP short pulse (hpd_rx). */ 4087 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4088 int_params.irq_source = dc_link->irq_source_hpd_rx; 4089 4090 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4091 int_params.irq_source < DC_IRQ_SOURCE_HPD1RX || 4092 int_params.irq_source > DC_IRQ_SOURCE_HPD6RX) { 4093 drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n"); 4094 return -EINVAL; 4095 } 4096 4097 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4098 handle_hpd_rx_irq, (void *) aconnector)) 4099 return -ENOMEM; 4100 } 4101 } 4102 return 0; 4103 } 4104 4105 #if defined(CONFIG_DRM_AMD_DC_SI) 4106 /* Register IRQ sources and initialize IRQ callbacks */ 4107 static int dce60_register_irq_handlers(struct amdgpu_device *adev) 4108 { 4109 struct dc *dc = adev->dm.dc; 4110 struct common_irq_params *c_irq_params; 4111 struct dc_interrupt_params int_params = {0}; 4112 int r; 4113 int i; 4114 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4115 4116 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4117 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4118 4119 /* 4120 * Actions of amdgpu_irq_add_id(): 4121 * 1. Register a set() function with base driver. 4122 * Base driver will call set() function to enable/disable an 4123 * interrupt in DC hardware. 4124 * 2. Register amdgpu_dm_irq_handler(). 4125 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4126 * coming from DC hardware. 4127 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4128 * for acknowledging and handling. 4129 */ 4130 4131 /* Use VBLANK interrupt */ 4132 for (i = 0; i < adev->mode_info.num_crtc; i++) { 4133 r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq); 4134 if (r) { 4135 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4136 return r; 4137 } 4138 4139 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4140 int_params.irq_source = 4141 dc_interrupt_to_irq_source(dc, i + 1, 0); 4142 4143 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4144 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4145 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4146 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4147 return -EINVAL; 4148 } 4149 4150 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4151 4152 c_irq_params->adev = adev; 4153 c_irq_params->irq_src = int_params.irq_source; 4154 4155 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4156 dm_crtc_high_irq, c_irq_params)) 4157 return -ENOMEM; 4158 } 4159 4160 /* Use GRPH_PFLIP interrupt */ 4161 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4162 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4163 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4164 if (r) { 4165 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4166 return r; 4167 } 4168 4169 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4170 int_params.irq_source = 4171 dc_interrupt_to_irq_source(dc, i, 0); 4172 4173 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4174 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4175 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4176 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4177 return -EINVAL; 4178 } 4179 4180 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4181 4182 c_irq_params->adev = adev; 4183 c_irq_params->irq_src = int_params.irq_source; 4184 4185 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4186 dm_pflip_high_irq, c_irq_params)) 4187 return -ENOMEM; 4188 } 4189 4190 /* HPD */ 4191 r = amdgpu_irq_add_id(adev, client_id, 4192 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4193 if (r) { 4194 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4195 return r; 4196 } 4197 4198 r = register_hpd_handlers(adev); 4199 4200 return r; 4201 } 4202 #endif 4203 4204 /* Register IRQ sources and initialize IRQ callbacks */ 4205 static int dce110_register_irq_handlers(struct amdgpu_device *adev) 4206 { 4207 struct dc *dc = adev->dm.dc; 4208 struct common_irq_params *c_irq_params; 4209 struct dc_interrupt_params int_params = {0}; 4210 int r; 4211 int i; 4212 unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY; 4213 4214 if (adev->family >= AMDGPU_FAMILY_AI) 4215 client_id = SOC15_IH_CLIENTID_DCE; 4216 4217 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4218 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4219 4220 /* 4221 * Actions of amdgpu_irq_add_id(): 4222 * 1. Register a set() function with base driver. 4223 * Base driver will call set() function to enable/disable an 4224 * interrupt in DC hardware. 4225 * 2. Register amdgpu_dm_irq_handler(). 4226 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4227 * coming from DC hardware. 4228 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4229 * for acknowledging and handling. 4230 */ 4231 4232 /* Use VBLANK interrupt */ 4233 for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) { 4234 r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq); 4235 if (r) { 4236 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4237 return r; 4238 } 4239 4240 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4241 int_params.irq_source = 4242 dc_interrupt_to_irq_source(dc, i, 0); 4243 4244 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4245 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4246 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4247 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4248 return -EINVAL; 4249 } 4250 4251 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4252 4253 c_irq_params->adev = adev; 4254 c_irq_params->irq_src = int_params.irq_source; 4255 4256 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4257 dm_crtc_high_irq, c_irq_params)) 4258 return -ENOMEM; 4259 } 4260 4261 /* Use VUPDATE interrupt */ 4262 for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) { 4263 r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq); 4264 if (r) { 4265 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4266 return r; 4267 } 4268 4269 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4270 int_params.irq_source = 4271 dc_interrupt_to_irq_source(dc, i, 0); 4272 4273 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4274 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4275 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4276 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4277 return -EINVAL; 4278 } 4279 4280 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4281 4282 c_irq_params->adev = adev; 4283 c_irq_params->irq_src = int_params.irq_source; 4284 4285 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4286 dm_vupdate_high_irq, c_irq_params)) 4287 return -ENOMEM; 4288 } 4289 4290 /* Use GRPH_PFLIP interrupt */ 4291 for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; 4292 i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) { 4293 r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq); 4294 if (r) { 4295 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4296 return r; 4297 } 4298 4299 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4300 int_params.irq_source = 4301 dc_interrupt_to_irq_source(dc, i, 0); 4302 4303 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4304 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4305 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4306 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4307 return -EINVAL; 4308 } 4309 4310 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4311 4312 c_irq_params->adev = adev; 4313 c_irq_params->irq_src = int_params.irq_source; 4314 4315 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4316 dm_pflip_high_irq, c_irq_params)) 4317 return -ENOMEM; 4318 } 4319 4320 /* HPD */ 4321 r = amdgpu_irq_add_id(adev, client_id, 4322 VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq); 4323 if (r) { 4324 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4325 return r; 4326 } 4327 4328 r = register_hpd_handlers(adev); 4329 4330 return r; 4331 } 4332 4333 /* Register IRQ sources and initialize IRQ callbacks */ 4334 static int dcn10_register_irq_handlers(struct amdgpu_device *adev) 4335 { 4336 struct dc *dc = adev->dm.dc; 4337 struct common_irq_params *c_irq_params; 4338 struct dc_interrupt_params int_params = {0}; 4339 int r; 4340 int i; 4341 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4342 static const unsigned int vrtl_int_srcid[] = { 4343 DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL, 4344 DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL, 4345 DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL, 4346 DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL, 4347 DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL, 4348 DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL 4349 }; 4350 #endif 4351 4352 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4353 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4354 4355 /* 4356 * Actions of amdgpu_irq_add_id(): 4357 * 1. Register a set() function with base driver. 4358 * Base driver will call set() function to enable/disable an 4359 * interrupt in DC hardware. 4360 * 2. Register amdgpu_dm_irq_handler(). 4361 * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts 4362 * coming from DC hardware. 4363 * amdgpu_dm_irq_handler() will re-direct the interrupt to DC 4364 * for acknowledging and handling. 4365 */ 4366 4367 /* Use VSTARTUP interrupt */ 4368 for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP; 4369 i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1; 4370 i++) { 4371 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq); 4372 4373 if (r) { 4374 drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n"); 4375 return r; 4376 } 4377 4378 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4379 int_params.irq_source = 4380 dc_interrupt_to_irq_source(dc, i, 0); 4381 4382 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4383 int_params.irq_source < DC_IRQ_SOURCE_VBLANK1 || 4384 int_params.irq_source > DC_IRQ_SOURCE_VBLANK6) { 4385 drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n"); 4386 return -EINVAL; 4387 } 4388 4389 c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1]; 4390 4391 c_irq_params->adev = adev; 4392 c_irq_params->irq_src = int_params.irq_source; 4393 4394 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4395 dm_crtc_high_irq, c_irq_params)) 4396 return -ENOMEM; 4397 } 4398 4399 /* Use otg vertical line interrupt */ 4400 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 4401 for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) { 4402 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, 4403 vrtl_int_srcid[i], &adev->vline0_irq); 4404 4405 if (r) { 4406 drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n"); 4407 return r; 4408 } 4409 4410 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4411 int_params.irq_source = 4412 dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0); 4413 4414 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4415 int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 || 4416 int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) { 4417 drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n"); 4418 return -EINVAL; 4419 } 4420 4421 c_irq_params = &adev->dm.vline0_params[int_params.irq_source 4422 - DC_IRQ_SOURCE_DC1_VLINE0]; 4423 4424 c_irq_params->adev = adev; 4425 c_irq_params->irq_src = int_params.irq_source; 4426 4427 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4428 dm_dcn_vertical_interrupt0_high_irq, 4429 c_irq_params)) 4430 return -ENOMEM; 4431 } 4432 #endif 4433 4434 /* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to 4435 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx 4436 * to trigger at end of each vblank, regardless of state of the lock, 4437 * matching DCE behaviour. 4438 */ 4439 for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT; 4440 i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1; 4441 i++) { 4442 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq); 4443 4444 if (r) { 4445 drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n"); 4446 return r; 4447 } 4448 4449 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4450 int_params.irq_source = 4451 dc_interrupt_to_irq_source(dc, i, 0); 4452 4453 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4454 int_params.irq_source < DC_IRQ_SOURCE_VUPDATE1 || 4455 int_params.irq_source > DC_IRQ_SOURCE_VUPDATE6) { 4456 drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n"); 4457 return -EINVAL; 4458 } 4459 4460 c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1]; 4461 4462 c_irq_params->adev = adev; 4463 c_irq_params->irq_src = int_params.irq_source; 4464 4465 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4466 dm_vupdate_high_irq, c_irq_params)) 4467 return -ENOMEM; 4468 } 4469 4470 /* Use GRPH_PFLIP interrupt */ 4471 for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT; 4472 i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1; 4473 i++) { 4474 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq); 4475 if (r) { 4476 drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n"); 4477 return r; 4478 } 4479 4480 int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT; 4481 int_params.irq_source = 4482 dc_interrupt_to_irq_source(dc, i, 0); 4483 4484 if (int_params.irq_source == DC_IRQ_SOURCE_INVALID || 4485 int_params.irq_source < DC_IRQ_SOURCE_PFLIP_FIRST || 4486 int_params.irq_source > DC_IRQ_SOURCE_PFLIP_LAST) { 4487 drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n"); 4488 return -EINVAL; 4489 } 4490 4491 c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST]; 4492 4493 c_irq_params->adev = adev; 4494 c_irq_params->irq_src = int_params.irq_source; 4495 4496 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4497 dm_pflip_high_irq, c_irq_params)) 4498 return -ENOMEM; 4499 } 4500 4501 /* HPD */ 4502 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT, 4503 &adev->hpd_irq); 4504 if (r) { 4505 drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n"); 4506 return r; 4507 } 4508 4509 r = register_hpd_handlers(adev); 4510 4511 return r; 4512 } 4513 /* Register Outbox IRQ sources and initialize IRQ callbacks */ 4514 static int register_outbox_irq_handlers(struct amdgpu_device *adev) 4515 { 4516 struct dc *dc = adev->dm.dc; 4517 struct common_irq_params *c_irq_params; 4518 struct dc_interrupt_params int_params = {0}; 4519 int r, i; 4520 4521 int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT; 4522 int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT; 4523 4524 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT, 4525 &adev->dmub_outbox_irq); 4526 if (r) { 4527 drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n"); 4528 return r; 4529 } 4530 4531 if (dc->ctx->dmub_srv) { 4532 i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT; 4533 int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT; 4534 int_params.irq_source = 4535 dc_interrupt_to_irq_source(dc, i, 0); 4536 4537 c_irq_params = &adev->dm.dmub_outbox_params[0]; 4538 4539 c_irq_params->adev = adev; 4540 c_irq_params->irq_src = int_params.irq_source; 4541 4542 if (!amdgpu_dm_irq_register_interrupt(adev, &int_params, 4543 dm_dmub_outbox1_low_irq, c_irq_params)) 4544 return -ENOMEM; 4545 } 4546 4547 return 0; 4548 } 4549 4550 /* 4551 * Acquires the lock for the atomic state object and returns 4552 * the new atomic state. 4553 * 4554 * This should only be called during atomic check. 4555 */ 4556 int dm_atomic_get_state(struct drm_atomic_state *state, 4557 struct dm_atomic_state **dm_state) 4558 { 4559 struct drm_device *dev = state->dev; 4560 struct amdgpu_device *adev = drm_to_adev(dev); 4561 struct amdgpu_display_manager *dm = &adev->dm; 4562 struct drm_private_state *priv_state; 4563 4564 if (*dm_state) 4565 return 0; 4566 4567 priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj); 4568 if (IS_ERR(priv_state)) 4569 return PTR_ERR(priv_state); 4570 4571 *dm_state = to_dm_atomic_state(priv_state); 4572 4573 return 0; 4574 } 4575 4576 static struct dm_atomic_state * 4577 dm_atomic_get_new_state(struct drm_atomic_state *state) 4578 { 4579 struct drm_device *dev = state->dev; 4580 struct amdgpu_device *adev = drm_to_adev(dev); 4581 struct amdgpu_display_manager *dm = &adev->dm; 4582 struct drm_private_obj *obj; 4583 struct drm_private_state *new_obj_state; 4584 int i; 4585 4586 for_each_new_private_obj_in_state(state, obj, new_obj_state, i) { 4587 if (obj->funcs == dm->atomic_obj.funcs) 4588 return to_dm_atomic_state(new_obj_state); 4589 } 4590 4591 return NULL; 4592 } 4593 4594 static struct drm_private_state * 4595 dm_atomic_duplicate_state(struct drm_private_obj *obj) 4596 { 4597 struct dm_atomic_state *old_state, *new_state; 4598 4599 new_state = kzalloc(sizeof(*new_state), GFP_KERNEL); 4600 if (!new_state) 4601 return NULL; 4602 4603 __drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base); 4604 4605 old_state = to_dm_atomic_state(obj->state); 4606 4607 if (old_state && old_state->context) 4608 new_state->context = dc_state_create_copy(old_state->context); 4609 4610 if (!new_state->context) { 4611 kfree(new_state); 4612 return NULL; 4613 } 4614 4615 return &new_state->base; 4616 } 4617 4618 static void dm_atomic_destroy_state(struct drm_private_obj *obj, 4619 struct drm_private_state *state) 4620 { 4621 struct dm_atomic_state *dm_state = to_dm_atomic_state(state); 4622 4623 if (dm_state && dm_state->context) 4624 dc_state_release(dm_state->context); 4625 4626 kfree(dm_state); 4627 } 4628 4629 static struct drm_private_state_funcs dm_atomic_state_funcs = { 4630 .atomic_duplicate_state = dm_atomic_duplicate_state, 4631 .atomic_destroy_state = dm_atomic_destroy_state, 4632 }; 4633 4634 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev) 4635 { 4636 struct dm_atomic_state *state; 4637 int r; 4638 4639 adev->mode_info.mode_config_initialized = true; 4640 4641 adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs; 4642 adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs; 4643 4644 adev_to_drm(adev)->mode_config.max_width = 16384; 4645 adev_to_drm(adev)->mode_config.max_height = 16384; 4646 4647 adev_to_drm(adev)->mode_config.preferred_depth = 24; 4648 if (adev->asic_type == CHIP_HAWAII) 4649 /* disable prefer shadow for now due to hibernation issues */ 4650 adev_to_drm(adev)->mode_config.prefer_shadow = 0; 4651 else 4652 adev_to_drm(adev)->mode_config.prefer_shadow = 1; 4653 /* indicates support for immediate flip */ 4654 adev_to_drm(adev)->mode_config.async_page_flip = true; 4655 4656 state = kzalloc(sizeof(*state), GFP_KERNEL); 4657 if (!state) 4658 return -ENOMEM; 4659 4660 state->context = dc_state_create_current_copy(adev->dm.dc); 4661 if (!state->context) { 4662 kfree(state); 4663 return -ENOMEM; 4664 } 4665 4666 drm_atomic_private_obj_init(adev_to_drm(adev), 4667 &adev->dm.atomic_obj, 4668 &state->base, 4669 &dm_atomic_state_funcs); 4670 4671 r = amdgpu_display_modeset_create_props(adev); 4672 if (r) { 4673 dc_state_release(state->context); 4674 kfree(state); 4675 return r; 4676 } 4677 4678 #ifdef AMD_PRIVATE_COLOR 4679 if (amdgpu_dm_create_color_properties(adev)) { 4680 dc_state_release(state->context); 4681 kfree(state); 4682 return -ENOMEM; 4683 } 4684 #endif 4685 4686 r = amdgpu_dm_audio_init(adev); 4687 if (r) { 4688 dc_state_release(state->context); 4689 kfree(state); 4690 return r; 4691 } 4692 4693 return 0; 4694 } 4695 4696 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12 4697 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255 4698 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2) 4699 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50 4700 4701 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm, 4702 int bl_idx) 4703 { 4704 struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx]; 4705 4706 if (caps->caps_valid) 4707 return; 4708 4709 #if defined(CONFIG_ACPI) 4710 amdgpu_acpi_get_backlight_caps(caps); 4711 4712 /* validate the firmware value is sane */ 4713 if (caps->caps_valid) { 4714 int spread = caps->max_input_signal - caps->min_input_signal; 4715 4716 if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4717 caps->min_input_signal < 0 || 4718 spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT || 4719 spread < AMDGPU_DM_MIN_SPREAD) { 4720 DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n", 4721 caps->min_input_signal, caps->max_input_signal); 4722 caps->caps_valid = false; 4723 } 4724 } 4725 4726 if (!caps->caps_valid) { 4727 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4728 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4729 caps->caps_valid = true; 4730 } 4731 #else 4732 if (caps->aux_support) 4733 return; 4734 4735 caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT; 4736 caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT; 4737 caps->caps_valid = true; 4738 #endif 4739 } 4740 4741 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps, 4742 unsigned int *min, unsigned int *max) 4743 { 4744 if (!caps) 4745 return 0; 4746 4747 if (caps->aux_support) { 4748 // Firmware limits are in nits, DC API wants millinits. 4749 *max = 1000 * caps->aux_max_input_signal; 4750 *min = 1000 * caps->aux_min_input_signal; 4751 } else { 4752 // Firmware limits are 8-bit, PWM control is 16-bit. 4753 *max = 0x101 * caps->max_input_signal; 4754 *min = 0x101 * caps->min_input_signal; 4755 } 4756 return 1; 4757 } 4758 4759 /* Rescale from [min..max] to [0..MAX_BACKLIGHT_LEVEL] */ 4760 static inline u32 scale_input_to_fw(int min, int max, u64 input) 4761 { 4762 return DIV_ROUND_CLOSEST_ULL(input * MAX_BACKLIGHT_LEVEL, max - min); 4763 } 4764 4765 /* Rescale from [0..MAX_BACKLIGHT_LEVEL] to [min..max] */ 4766 static inline u32 scale_fw_to_input(int min, int max, u64 input) 4767 { 4768 return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), MAX_BACKLIGHT_LEVEL); 4769 } 4770 4771 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps, 4772 unsigned int min, unsigned int max, 4773 uint32_t *user_brightness) 4774 { 4775 u32 brightness = scale_input_to_fw(min, max, *user_brightness); 4776 u8 prev_signal = 0, prev_lum = 0; 4777 int i = 0; 4778 4779 if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE) 4780 return; 4781 4782 if (!caps->data_points) 4783 return; 4784 4785 /* choose start to run less interpolation steps */ 4786 if (caps->luminance_data[caps->data_points/2].input_signal > brightness) 4787 i = caps->data_points/2; 4788 do { 4789 u8 signal = caps->luminance_data[i].input_signal; 4790 u8 lum = caps->luminance_data[i].luminance; 4791 4792 /* 4793 * brightness == signal: luminance is percent numerator 4794 * brightness < signal: interpolate between previous and current luminance numerator 4795 * brightness > signal: find next data point 4796 */ 4797 if (brightness > signal) { 4798 prev_signal = signal; 4799 prev_lum = lum; 4800 i++; 4801 continue; 4802 } 4803 if (brightness < signal) 4804 lum = prev_lum + DIV_ROUND_CLOSEST((lum - prev_lum) * 4805 (brightness - prev_signal), 4806 signal - prev_signal); 4807 *user_brightness = scale_fw_to_input(min, max, 4808 DIV_ROUND_CLOSEST(lum * brightness, 101)); 4809 return; 4810 } while (i < caps->data_points); 4811 } 4812 4813 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps, 4814 uint32_t brightness) 4815 { 4816 unsigned int min, max; 4817 4818 if (!get_brightness_range(caps, &min, &max)) 4819 return brightness; 4820 4821 convert_custom_brightness(caps, min, max, &brightness); 4822 4823 // Rescale 0..max to min..max 4824 return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max); 4825 } 4826 4827 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps, 4828 uint32_t brightness) 4829 { 4830 unsigned int min, max; 4831 4832 if (!get_brightness_range(caps, &min, &max)) 4833 return brightness; 4834 4835 if (brightness < min) 4836 return 0; 4837 // Rescale min..max to 0..max 4838 return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min), 4839 max - min); 4840 } 4841 4842 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm, 4843 int bl_idx, 4844 u32 user_brightness) 4845 { 4846 struct amdgpu_dm_backlight_caps *caps; 4847 struct dc_link *link; 4848 u32 brightness; 4849 bool rc, reallow_idle = false; 4850 4851 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4852 caps = &dm->backlight_caps[bl_idx]; 4853 4854 dm->brightness[bl_idx] = user_brightness; 4855 /* update scratch register */ 4856 if (bl_idx == 0) 4857 amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]); 4858 brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]); 4859 link = (struct dc_link *)dm->backlight_link[bl_idx]; 4860 4861 /* Change brightness based on AUX property */ 4862 mutex_lock(&dm->dc_lock); 4863 if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) { 4864 dc_allow_idle_optimizations(dm->dc, false); 4865 reallow_idle = true; 4866 } 4867 4868 if (trace_amdgpu_dm_brightness_enabled()) { 4869 trace_amdgpu_dm_brightness(__builtin_return_address(0), 4870 user_brightness, 4871 brightness, 4872 caps->aux_support, 4873 power_supply_is_system_supplied() > 0); 4874 } 4875 4876 if (caps->aux_support) { 4877 rc = dc_link_set_backlight_level_nits(link, true, brightness, 4878 AUX_BL_DEFAULT_TRANSITION_TIME_MS); 4879 if (!rc) 4880 DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx); 4881 } else { 4882 struct set_backlight_level_params backlight_level_params = { 0 }; 4883 4884 backlight_level_params.backlight_pwm_u16_16 = brightness; 4885 backlight_level_params.transition_time_in_ms = 0; 4886 4887 rc = dc_link_set_backlight_level(link, &backlight_level_params); 4888 if (!rc) 4889 DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx); 4890 } 4891 4892 if (dm->dc->caps.ips_support && reallow_idle) 4893 dc_allow_idle_optimizations(dm->dc, true); 4894 4895 mutex_unlock(&dm->dc_lock); 4896 4897 if (rc) 4898 dm->actual_brightness[bl_idx] = user_brightness; 4899 } 4900 4901 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd) 4902 { 4903 struct amdgpu_display_manager *dm = bl_get_data(bd); 4904 int i; 4905 4906 for (i = 0; i < dm->num_of_edps; i++) { 4907 if (bd == dm->backlight_dev[i]) 4908 break; 4909 } 4910 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4911 i = 0; 4912 amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness); 4913 4914 return 0; 4915 } 4916 4917 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm, 4918 int bl_idx) 4919 { 4920 int ret; 4921 struct amdgpu_dm_backlight_caps caps; 4922 struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx]; 4923 4924 amdgpu_dm_update_backlight_caps(dm, bl_idx); 4925 caps = dm->backlight_caps[bl_idx]; 4926 4927 if (caps.aux_support) { 4928 u32 avg, peak; 4929 4930 if (!dc_link_get_backlight_level_nits(link, &avg, &peak)) 4931 return dm->brightness[bl_idx]; 4932 return convert_brightness_to_user(&caps, avg); 4933 } 4934 4935 ret = dc_link_get_backlight_level(link); 4936 4937 if (ret == DC_ERROR_UNEXPECTED) 4938 return dm->brightness[bl_idx]; 4939 4940 return convert_brightness_to_user(&caps, ret); 4941 } 4942 4943 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd) 4944 { 4945 struct amdgpu_display_manager *dm = bl_get_data(bd); 4946 int i; 4947 4948 for (i = 0; i < dm->num_of_edps; i++) { 4949 if (bd == dm->backlight_dev[i]) 4950 break; 4951 } 4952 if (i >= AMDGPU_DM_MAX_NUM_EDP) 4953 i = 0; 4954 return amdgpu_dm_backlight_get_level(dm, i); 4955 } 4956 4957 static const struct backlight_ops amdgpu_dm_backlight_ops = { 4958 .options = BL_CORE_SUSPENDRESUME, 4959 .get_brightness = amdgpu_dm_backlight_get_brightness, 4960 .update_status = amdgpu_dm_backlight_update_status, 4961 }; 4962 4963 static void 4964 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector) 4965 { 4966 struct drm_device *drm = aconnector->base.dev; 4967 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 4968 struct backlight_properties props = { 0 }; 4969 struct amdgpu_dm_backlight_caps *caps; 4970 char bl_name[16]; 4971 int min, max; 4972 4973 if (aconnector->bl_idx == -1) 4974 return; 4975 4976 if (!acpi_video_backlight_use_native()) { 4977 drm_info(drm, "Skipping amdgpu DM backlight registration\n"); 4978 /* Try registering an ACPI video backlight device instead. */ 4979 acpi_video_register_backlight(); 4980 return; 4981 } 4982 4983 caps = &dm->backlight_caps[aconnector->bl_idx]; 4984 if (get_brightness_range(caps, &min, &max)) { 4985 if (power_supply_is_system_supplied() > 0) 4986 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100); 4987 else 4988 props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100); 4989 /* min is zero, so max needs to be adjusted */ 4990 props.max_brightness = max - min; 4991 drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max, 4992 caps->ac_level, caps->dc_level); 4993 } else 4994 props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL; 4995 4996 if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)) 4997 drm_info(drm, "Using custom brightness curve\n"); 4998 props.type = BACKLIGHT_RAW; 4999 5000 snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d", 5001 drm->primary->index + aconnector->bl_idx); 5002 5003 dm->backlight_dev[aconnector->bl_idx] = 5004 backlight_device_register(bl_name, aconnector->base.kdev, dm, 5005 &amdgpu_dm_backlight_ops, &props); 5006 dm->brightness[aconnector->bl_idx] = props.brightness; 5007 5008 if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) { 5009 drm_err(drm, "DM: Backlight registration failed!\n"); 5010 dm->backlight_dev[aconnector->bl_idx] = NULL; 5011 } else 5012 drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name); 5013 } 5014 5015 static int initialize_plane(struct amdgpu_display_manager *dm, 5016 struct amdgpu_mode_info *mode_info, int plane_id, 5017 enum drm_plane_type plane_type, 5018 const struct dc_plane_cap *plane_cap) 5019 { 5020 struct drm_plane *plane; 5021 unsigned long possible_crtcs; 5022 int ret = 0; 5023 5024 plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL); 5025 if (!plane) { 5026 drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n"); 5027 return -ENOMEM; 5028 } 5029 plane->type = plane_type; 5030 5031 /* 5032 * HACK: IGT tests expect that the primary plane for a CRTC 5033 * can only have one possible CRTC. Only expose support for 5034 * any CRTC if they're not going to be used as a primary plane 5035 * for a CRTC - like overlay or underlay planes. 5036 */ 5037 possible_crtcs = 1 << plane_id; 5038 if (plane_id >= dm->dc->caps.max_streams) 5039 possible_crtcs = 0xff; 5040 5041 ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap); 5042 5043 if (ret) { 5044 drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n"); 5045 kfree(plane); 5046 return ret; 5047 } 5048 5049 if (mode_info) 5050 mode_info->planes[plane_id] = plane; 5051 5052 return ret; 5053 } 5054 5055 5056 static void setup_backlight_device(struct amdgpu_display_manager *dm, 5057 struct amdgpu_dm_connector *aconnector) 5058 { 5059 struct dc_link *link = aconnector->dc_link; 5060 int bl_idx = dm->num_of_edps; 5061 5062 if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) || 5063 link->type == dc_connection_none) 5064 return; 5065 5066 if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) { 5067 drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n"); 5068 return; 5069 } 5070 5071 aconnector->bl_idx = bl_idx; 5072 5073 amdgpu_dm_update_backlight_caps(dm, bl_idx); 5074 dm->backlight_link[bl_idx] = link; 5075 dm->num_of_edps++; 5076 5077 update_connector_ext_caps(aconnector); 5078 } 5079 5080 static void amdgpu_set_panel_orientation(struct drm_connector *connector); 5081 5082 /* 5083 * In this architecture, the association 5084 * connector -> encoder -> crtc 5085 * id not really requried. The crtc and connector will hold the 5086 * display_index as an abstraction to use with DAL component 5087 * 5088 * Returns 0 on success 5089 */ 5090 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev) 5091 { 5092 struct amdgpu_display_manager *dm = &adev->dm; 5093 s32 i; 5094 struct amdgpu_dm_connector *aconnector = NULL; 5095 struct amdgpu_encoder *aencoder = NULL; 5096 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5097 u32 link_cnt; 5098 s32 primary_planes; 5099 enum dc_connection_type new_connection_type = dc_connection_none; 5100 const struct dc_plane_cap *plane; 5101 bool psr_feature_enabled = false; 5102 bool replay_feature_enabled = false; 5103 int max_overlay = dm->dc->caps.max_slave_planes; 5104 5105 dm->display_indexes_num = dm->dc->caps.max_streams; 5106 /* Update the actual used number of crtc */ 5107 adev->mode_info.num_crtc = adev->dm.display_indexes_num; 5108 5109 amdgpu_dm_set_irq_funcs(adev); 5110 5111 link_cnt = dm->dc->caps.max_links; 5112 if (amdgpu_dm_mode_config_init(dm->adev)) { 5113 drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n"); 5114 return -EINVAL; 5115 } 5116 5117 /* There is one primary plane per CRTC */ 5118 primary_planes = dm->dc->caps.max_streams; 5119 if (primary_planes > AMDGPU_MAX_PLANES) { 5120 drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n"); 5121 return -EINVAL; 5122 } 5123 5124 /* 5125 * Initialize primary planes, implicit planes for legacy IOCTLS. 5126 * Order is reversed to match iteration order in atomic check. 5127 */ 5128 for (i = (primary_planes - 1); i >= 0; i--) { 5129 plane = &dm->dc->caps.planes[i]; 5130 5131 if (initialize_plane(dm, mode_info, i, 5132 DRM_PLANE_TYPE_PRIMARY, plane)) { 5133 drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n"); 5134 goto fail; 5135 } 5136 } 5137 5138 /* 5139 * Initialize overlay planes, index starting after primary planes. 5140 * These planes have a higher DRM index than the primary planes since 5141 * they should be considered as having a higher z-order. 5142 * Order is reversed to match iteration order in atomic check. 5143 * 5144 * Only support DCN for now, and only expose one so we don't encourage 5145 * userspace to use up all the pipes. 5146 */ 5147 for (i = 0; i < dm->dc->caps.max_planes; ++i) { 5148 struct dc_plane_cap *plane = &dm->dc->caps.planes[i]; 5149 5150 /* Do not create overlay if MPO disabled */ 5151 if (amdgpu_dc_debug_mask & DC_DISABLE_MPO) 5152 break; 5153 5154 if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL) 5155 continue; 5156 5157 if (!plane->pixel_format_support.argb8888) 5158 continue; 5159 5160 if (max_overlay-- == 0) 5161 break; 5162 5163 if (initialize_plane(dm, NULL, primary_planes + i, 5164 DRM_PLANE_TYPE_OVERLAY, plane)) { 5165 drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n"); 5166 goto fail; 5167 } 5168 } 5169 5170 for (i = 0; i < dm->dc->caps.max_streams; i++) 5171 if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) { 5172 drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n"); 5173 goto fail; 5174 } 5175 5176 /* Use Outbox interrupt */ 5177 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5178 case IP_VERSION(3, 0, 0): 5179 case IP_VERSION(3, 1, 2): 5180 case IP_VERSION(3, 1, 3): 5181 case IP_VERSION(3, 1, 4): 5182 case IP_VERSION(3, 1, 5): 5183 case IP_VERSION(3, 1, 6): 5184 case IP_VERSION(3, 2, 0): 5185 case IP_VERSION(3, 2, 1): 5186 case IP_VERSION(2, 1, 0): 5187 case IP_VERSION(3, 5, 0): 5188 case IP_VERSION(3, 5, 1): 5189 case IP_VERSION(3, 6, 0): 5190 case IP_VERSION(4, 0, 1): 5191 if (register_outbox_irq_handlers(dm->adev)) { 5192 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5193 goto fail; 5194 } 5195 break; 5196 default: 5197 DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n", 5198 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5199 } 5200 5201 /* Determine whether to enable PSR support by default. */ 5202 if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) { 5203 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5204 case IP_VERSION(3, 1, 2): 5205 case IP_VERSION(3, 1, 3): 5206 case IP_VERSION(3, 1, 4): 5207 case IP_VERSION(3, 1, 5): 5208 case IP_VERSION(3, 1, 6): 5209 case IP_VERSION(3, 2, 0): 5210 case IP_VERSION(3, 2, 1): 5211 case IP_VERSION(3, 5, 0): 5212 case IP_VERSION(3, 5, 1): 5213 case IP_VERSION(3, 6, 0): 5214 case IP_VERSION(4, 0, 1): 5215 psr_feature_enabled = true; 5216 break; 5217 default: 5218 psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK; 5219 break; 5220 } 5221 } 5222 5223 /* Determine whether to enable Replay support by default. */ 5224 if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) { 5225 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5226 case IP_VERSION(3, 1, 4): 5227 case IP_VERSION(3, 2, 0): 5228 case IP_VERSION(3, 2, 1): 5229 case IP_VERSION(3, 5, 0): 5230 case IP_VERSION(3, 5, 1): 5231 case IP_VERSION(3, 6, 0): 5232 replay_feature_enabled = true; 5233 break; 5234 5235 default: 5236 replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK; 5237 break; 5238 } 5239 } 5240 5241 if (link_cnt > MAX_LINKS) { 5242 drm_err(adev_to_drm(adev), 5243 "KMS: Cannot support more than %d display indexes\n", 5244 MAX_LINKS); 5245 goto fail; 5246 } 5247 5248 /* loops over all connectors on the board */ 5249 for (i = 0; i < link_cnt; i++) { 5250 struct dc_link *link = NULL; 5251 5252 link = dc_get_link_at_index(dm->dc, i); 5253 5254 if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) { 5255 struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL); 5256 5257 if (!wbcon) { 5258 drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n"); 5259 continue; 5260 } 5261 5262 if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) { 5263 drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n"); 5264 kfree(wbcon); 5265 continue; 5266 } 5267 5268 link->psr_settings.psr_feature_enabled = false; 5269 link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED; 5270 5271 continue; 5272 } 5273 5274 aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL); 5275 if (!aconnector) 5276 goto fail; 5277 5278 aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL); 5279 if (!aencoder) 5280 goto fail; 5281 5282 if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) { 5283 drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n"); 5284 goto fail; 5285 } 5286 5287 if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) { 5288 drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n"); 5289 goto fail; 5290 } 5291 5292 if (dm->hpd_rx_offload_wq) 5293 dm->hpd_rx_offload_wq[aconnector->base.index].aconnector = 5294 aconnector; 5295 5296 if (!dc_link_detect_connection_type(link, &new_connection_type)) 5297 drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n"); 5298 5299 if (aconnector->base.force && new_connection_type == dc_connection_none) { 5300 emulated_link_detect(link); 5301 amdgpu_dm_update_connector_after_detect(aconnector); 5302 } else { 5303 bool ret = false; 5304 5305 mutex_lock(&dm->dc_lock); 5306 dc_exit_ips_for_hw_access(dm->dc); 5307 ret = dc_link_detect(link, DETECT_REASON_BOOT); 5308 mutex_unlock(&dm->dc_lock); 5309 5310 if (ret) { 5311 amdgpu_dm_update_connector_after_detect(aconnector); 5312 setup_backlight_device(dm, aconnector); 5313 5314 /* Disable PSR if Replay can be enabled */ 5315 if (replay_feature_enabled) 5316 if (amdgpu_dm_set_replay_caps(link, aconnector)) 5317 psr_feature_enabled = false; 5318 5319 if (psr_feature_enabled) { 5320 amdgpu_dm_set_psr_caps(link); 5321 drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n", 5322 link->psr_settings.psr_feature_enabled, 5323 link->psr_settings.psr_version, 5324 link->dpcd_caps.psr_info.psr_version, 5325 link->dpcd_caps.psr_info.psr_dpcd_caps.raw, 5326 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap); 5327 } 5328 } 5329 } 5330 amdgpu_set_panel_orientation(&aconnector->base); 5331 } 5332 5333 /* Software is initialized. Now we can register interrupt handlers. */ 5334 switch (adev->asic_type) { 5335 #if defined(CONFIG_DRM_AMD_DC_SI) 5336 case CHIP_TAHITI: 5337 case CHIP_PITCAIRN: 5338 case CHIP_VERDE: 5339 case CHIP_OLAND: 5340 if (dce60_register_irq_handlers(dm->adev)) { 5341 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5342 goto fail; 5343 } 5344 break; 5345 #endif 5346 case CHIP_BONAIRE: 5347 case CHIP_HAWAII: 5348 case CHIP_KAVERI: 5349 case CHIP_KABINI: 5350 case CHIP_MULLINS: 5351 case CHIP_TONGA: 5352 case CHIP_FIJI: 5353 case CHIP_CARRIZO: 5354 case CHIP_STONEY: 5355 case CHIP_POLARIS11: 5356 case CHIP_POLARIS10: 5357 case CHIP_POLARIS12: 5358 case CHIP_VEGAM: 5359 case CHIP_VEGA10: 5360 case CHIP_VEGA12: 5361 case CHIP_VEGA20: 5362 if (dce110_register_irq_handlers(dm->adev)) { 5363 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5364 goto fail; 5365 } 5366 break; 5367 default: 5368 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5369 case IP_VERSION(1, 0, 0): 5370 case IP_VERSION(1, 0, 1): 5371 case IP_VERSION(2, 0, 2): 5372 case IP_VERSION(2, 0, 3): 5373 case IP_VERSION(2, 0, 0): 5374 case IP_VERSION(2, 1, 0): 5375 case IP_VERSION(3, 0, 0): 5376 case IP_VERSION(3, 0, 2): 5377 case IP_VERSION(3, 0, 3): 5378 case IP_VERSION(3, 0, 1): 5379 case IP_VERSION(3, 1, 2): 5380 case IP_VERSION(3, 1, 3): 5381 case IP_VERSION(3, 1, 4): 5382 case IP_VERSION(3, 1, 5): 5383 case IP_VERSION(3, 1, 6): 5384 case IP_VERSION(3, 2, 0): 5385 case IP_VERSION(3, 2, 1): 5386 case IP_VERSION(3, 5, 0): 5387 case IP_VERSION(3, 5, 1): 5388 case IP_VERSION(3, 6, 0): 5389 case IP_VERSION(4, 0, 1): 5390 if (dcn10_register_irq_handlers(dm->adev)) { 5391 drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n"); 5392 goto fail; 5393 } 5394 break; 5395 default: 5396 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n", 5397 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5398 goto fail; 5399 } 5400 break; 5401 } 5402 5403 return 0; 5404 fail: 5405 kfree(aencoder); 5406 kfree(aconnector); 5407 5408 return -EINVAL; 5409 } 5410 5411 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm) 5412 { 5413 if (dm->atomic_obj.state) 5414 drm_atomic_private_obj_fini(&dm->atomic_obj); 5415 } 5416 5417 /****************************************************************************** 5418 * amdgpu_display_funcs functions 5419 *****************************************************************************/ 5420 5421 /* 5422 * dm_bandwidth_update - program display watermarks 5423 * 5424 * @adev: amdgpu_device pointer 5425 * 5426 * Calculate and program the display watermarks and line buffer allocation. 5427 */ 5428 static void dm_bandwidth_update(struct amdgpu_device *adev) 5429 { 5430 /* TODO: implement later */ 5431 } 5432 5433 static const struct amdgpu_display_funcs dm_display_funcs = { 5434 .bandwidth_update = dm_bandwidth_update, /* called unconditionally */ 5435 .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */ 5436 .backlight_set_level = NULL, /* never called for DC */ 5437 .backlight_get_level = NULL, /* never called for DC */ 5438 .hpd_sense = NULL,/* called unconditionally */ 5439 .hpd_set_polarity = NULL, /* called unconditionally */ 5440 .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */ 5441 .page_flip_get_scanoutpos = 5442 dm_crtc_get_scanoutpos,/* called unconditionally */ 5443 .add_encoder = NULL, /* VBIOS parsing. DAL does it. */ 5444 .add_connector = NULL, /* VBIOS parsing. DAL does it. */ 5445 }; 5446 5447 #if defined(CONFIG_DEBUG_KERNEL_DC) 5448 5449 static ssize_t s3_debug_store(struct device *device, 5450 struct device_attribute *attr, 5451 const char *buf, 5452 size_t count) 5453 { 5454 int ret; 5455 int s3_state; 5456 struct drm_device *drm_dev = dev_get_drvdata(device); 5457 struct amdgpu_device *adev = drm_to_adev(drm_dev); 5458 struct amdgpu_ip_block *ip_block; 5459 5460 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE); 5461 if (!ip_block) 5462 return -EINVAL; 5463 5464 ret = kstrtoint(buf, 0, &s3_state); 5465 5466 if (ret == 0) { 5467 if (s3_state) { 5468 dm_resume(ip_block); 5469 drm_kms_helper_hotplug_event(adev_to_drm(adev)); 5470 } else 5471 dm_suspend(ip_block); 5472 } 5473 5474 return ret == 0 ? count : 0; 5475 } 5476 5477 DEVICE_ATTR_WO(s3_debug); 5478 5479 #endif 5480 5481 static int dm_init_microcode(struct amdgpu_device *adev) 5482 { 5483 char *fw_name_dmub; 5484 int r; 5485 5486 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5487 case IP_VERSION(2, 1, 0): 5488 fw_name_dmub = FIRMWARE_RENOIR_DMUB; 5489 if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id)) 5490 fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB; 5491 break; 5492 case IP_VERSION(3, 0, 0): 5493 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 5494 fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB; 5495 else 5496 fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB; 5497 break; 5498 case IP_VERSION(3, 0, 1): 5499 fw_name_dmub = FIRMWARE_VANGOGH_DMUB; 5500 break; 5501 case IP_VERSION(3, 0, 2): 5502 fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB; 5503 break; 5504 case IP_VERSION(3, 0, 3): 5505 fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB; 5506 break; 5507 case IP_VERSION(3, 1, 2): 5508 case IP_VERSION(3, 1, 3): 5509 fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB; 5510 break; 5511 case IP_VERSION(3, 1, 4): 5512 fw_name_dmub = FIRMWARE_DCN_314_DMUB; 5513 break; 5514 case IP_VERSION(3, 1, 5): 5515 fw_name_dmub = FIRMWARE_DCN_315_DMUB; 5516 break; 5517 case IP_VERSION(3, 1, 6): 5518 fw_name_dmub = FIRMWARE_DCN316_DMUB; 5519 break; 5520 case IP_VERSION(3, 2, 0): 5521 fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB; 5522 break; 5523 case IP_VERSION(3, 2, 1): 5524 fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB; 5525 break; 5526 case IP_VERSION(3, 5, 0): 5527 fw_name_dmub = FIRMWARE_DCN_35_DMUB; 5528 break; 5529 case IP_VERSION(3, 5, 1): 5530 fw_name_dmub = FIRMWARE_DCN_351_DMUB; 5531 break; 5532 case IP_VERSION(3, 6, 0): 5533 fw_name_dmub = FIRMWARE_DCN_36_DMUB; 5534 break; 5535 case IP_VERSION(4, 0, 1): 5536 fw_name_dmub = FIRMWARE_DCN_401_DMUB; 5537 break; 5538 default: 5539 /* ASIC doesn't support DMUB. */ 5540 return 0; 5541 } 5542 r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED, 5543 "%s", fw_name_dmub); 5544 return r; 5545 } 5546 5547 static int dm_early_init(struct amdgpu_ip_block *ip_block) 5548 { 5549 struct amdgpu_device *adev = ip_block->adev; 5550 struct amdgpu_mode_info *mode_info = &adev->mode_info; 5551 struct atom_context *ctx = mode_info->atom_context; 5552 int index = GetIndexIntoMasterTable(DATA, Object_Header); 5553 u16 data_offset; 5554 5555 /* if there is no object header, skip DM */ 5556 if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) { 5557 adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK; 5558 drm_info(adev_to_drm(adev), "No object header, skipping DM\n"); 5559 return -ENOENT; 5560 } 5561 5562 switch (adev->asic_type) { 5563 #if defined(CONFIG_DRM_AMD_DC_SI) 5564 case CHIP_TAHITI: 5565 case CHIP_PITCAIRN: 5566 case CHIP_VERDE: 5567 adev->mode_info.num_crtc = 6; 5568 adev->mode_info.num_hpd = 6; 5569 adev->mode_info.num_dig = 6; 5570 break; 5571 case CHIP_OLAND: 5572 adev->mode_info.num_crtc = 2; 5573 adev->mode_info.num_hpd = 2; 5574 adev->mode_info.num_dig = 2; 5575 break; 5576 #endif 5577 case CHIP_BONAIRE: 5578 case CHIP_HAWAII: 5579 adev->mode_info.num_crtc = 6; 5580 adev->mode_info.num_hpd = 6; 5581 adev->mode_info.num_dig = 6; 5582 break; 5583 case CHIP_KAVERI: 5584 adev->mode_info.num_crtc = 4; 5585 adev->mode_info.num_hpd = 6; 5586 adev->mode_info.num_dig = 7; 5587 break; 5588 case CHIP_KABINI: 5589 case CHIP_MULLINS: 5590 adev->mode_info.num_crtc = 2; 5591 adev->mode_info.num_hpd = 6; 5592 adev->mode_info.num_dig = 6; 5593 break; 5594 case CHIP_FIJI: 5595 case CHIP_TONGA: 5596 adev->mode_info.num_crtc = 6; 5597 adev->mode_info.num_hpd = 6; 5598 adev->mode_info.num_dig = 7; 5599 break; 5600 case CHIP_CARRIZO: 5601 adev->mode_info.num_crtc = 3; 5602 adev->mode_info.num_hpd = 6; 5603 adev->mode_info.num_dig = 9; 5604 break; 5605 case CHIP_STONEY: 5606 adev->mode_info.num_crtc = 2; 5607 adev->mode_info.num_hpd = 6; 5608 adev->mode_info.num_dig = 9; 5609 break; 5610 case CHIP_POLARIS11: 5611 case CHIP_POLARIS12: 5612 adev->mode_info.num_crtc = 5; 5613 adev->mode_info.num_hpd = 5; 5614 adev->mode_info.num_dig = 5; 5615 break; 5616 case CHIP_POLARIS10: 5617 case CHIP_VEGAM: 5618 adev->mode_info.num_crtc = 6; 5619 adev->mode_info.num_hpd = 6; 5620 adev->mode_info.num_dig = 6; 5621 break; 5622 case CHIP_VEGA10: 5623 case CHIP_VEGA12: 5624 case CHIP_VEGA20: 5625 adev->mode_info.num_crtc = 6; 5626 adev->mode_info.num_hpd = 6; 5627 adev->mode_info.num_dig = 6; 5628 break; 5629 default: 5630 5631 switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) { 5632 case IP_VERSION(2, 0, 2): 5633 case IP_VERSION(3, 0, 0): 5634 adev->mode_info.num_crtc = 6; 5635 adev->mode_info.num_hpd = 6; 5636 adev->mode_info.num_dig = 6; 5637 break; 5638 case IP_VERSION(2, 0, 0): 5639 case IP_VERSION(3, 0, 2): 5640 adev->mode_info.num_crtc = 5; 5641 adev->mode_info.num_hpd = 5; 5642 adev->mode_info.num_dig = 5; 5643 break; 5644 case IP_VERSION(2, 0, 3): 5645 case IP_VERSION(3, 0, 3): 5646 adev->mode_info.num_crtc = 2; 5647 adev->mode_info.num_hpd = 2; 5648 adev->mode_info.num_dig = 2; 5649 break; 5650 case IP_VERSION(1, 0, 0): 5651 case IP_VERSION(1, 0, 1): 5652 case IP_VERSION(3, 0, 1): 5653 case IP_VERSION(2, 1, 0): 5654 case IP_VERSION(3, 1, 2): 5655 case IP_VERSION(3, 1, 3): 5656 case IP_VERSION(3, 1, 4): 5657 case IP_VERSION(3, 1, 5): 5658 case IP_VERSION(3, 1, 6): 5659 case IP_VERSION(3, 2, 0): 5660 case IP_VERSION(3, 2, 1): 5661 case IP_VERSION(3, 5, 0): 5662 case IP_VERSION(3, 5, 1): 5663 case IP_VERSION(3, 6, 0): 5664 case IP_VERSION(4, 0, 1): 5665 adev->mode_info.num_crtc = 4; 5666 adev->mode_info.num_hpd = 4; 5667 adev->mode_info.num_dig = 4; 5668 break; 5669 default: 5670 drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n", 5671 amdgpu_ip_version(adev, DCE_HWIP, 0)); 5672 return -EINVAL; 5673 } 5674 break; 5675 } 5676 5677 if (adev->mode_info.funcs == NULL) 5678 adev->mode_info.funcs = &dm_display_funcs; 5679 5680 /* 5681 * Note: Do NOT change adev->audio_endpt_rreg and 5682 * adev->audio_endpt_wreg because they are initialised in 5683 * amdgpu_device_init() 5684 */ 5685 #if defined(CONFIG_DEBUG_KERNEL_DC) 5686 device_create_file( 5687 adev_to_drm(adev)->dev, 5688 &dev_attr_s3_debug); 5689 #endif 5690 adev->dc_enabled = true; 5691 5692 return dm_init_microcode(adev); 5693 } 5694 5695 static bool modereset_required(struct drm_crtc_state *crtc_state) 5696 { 5697 return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state); 5698 } 5699 5700 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder) 5701 { 5702 drm_encoder_cleanup(encoder); 5703 kfree(encoder); 5704 } 5705 5706 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = { 5707 .destroy = amdgpu_dm_encoder_destroy, 5708 }; 5709 5710 static int 5711 fill_plane_color_attributes(const struct drm_plane_state *plane_state, 5712 const enum surface_pixel_format format, 5713 enum dc_color_space *color_space) 5714 { 5715 bool full_range; 5716 5717 *color_space = COLOR_SPACE_SRGB; 5718 5719 /* DRM color properties only affect non-RGB formats. */ 5720 if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) 5721 return 0; 5722 5723 full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE); 5724 5725 switch (plane_state->color_encoding) { 5726 case DRM_COLOR_YCBCR_BT601: 5727 if (full_range) 5728 *color_space = COLOR_SPACE_YCBCR601; 5729 else 5730 *color_space = COLOR_SPACE_YCBCR601_LIMITED; 5731 break; 5732 5733 case DRM_COLOR_YCBCR_BT709: 5734 if (full_range) 5735 *color_space = COLOR_SPACE_YCBCR709; 5736 else 5737 *color_space = COLOR_SPACE_YCBCR709_LIMITED; 5738 break; 5739 5740 case DRM_COLOR_YCBCR_BT2020: 5741 if (full_range) 5742 *color_space = COLOR_SPACE_2020_YCBCR_FULL; 5743 else 5744 *color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 5745 break; 5746 5747 default: 5748 return -EINVAL; 5749 } 5750 5751 return 0; 5752 } 5753 5754 static int 5755 fill_dc_plane_info_and_addr(struct amdgpu_device *adev, 5756 const struct drm_plane_state *plane_state, 5757 const u64 tiling_flags, 5758 struct dc_plane_info *plane_info, 5759 struct dc_plane_address *address, 5760 bool tmz_surface) 5761 { 5762 const struct drm_framebuffer *fb = plane_state->fb; 5763 const struct amdgpu_framebuffer *afb = 5764 to_amdgpu_framebuffer(plane_state->fb); 5765 int ret; 5766 5767 memset(plane_info, 0, sizeof(*plane_info)); 5768 5769 switch (fb->format->format) { 5770 case DRM_FORMAT_C8: 5771 plane_info->format = 5772 SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS; 5773 break; 5774 case DRM_FORMAT_RGB565: 5775 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565; 5776 break; 5777 case DRM_FORMAT_XRGB8888: 5778 case DRM_FORMAT_ARGB8888: 5779 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 5780 break; 5781 case DRM_FORMAT_XRGB2101010: 5782 case DRM_FORMAT_ARGB2101010: 5783 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010; 5784 break; 5785 case DRM_FORMAT_XBGR2101010: 5786 case DRM_FORMAT_ABGR2101010: 5787 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010; 5788 break; 5789 case DRM_FORMAT_XBGR8888: 5790 case DRM_FORMAT_ABGR8888: 5791 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888; 5792 break; 5793 case DRM_FORMAT_NV21: 5794 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr; 5795 break; 5796 case DRM_FORMAT_NV12: 5797 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb; 5798 break; 5799 case DRM_FORMAT_P010: 5800 plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb; 5801 break; 5802 case DRM_FORMAT_XRGB16161616F: 5803 case DRM_FORMAT_ARGB16161616F: 5804 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F; 5805 break; 5806 case DRM_FORMAT_XBGR16161616F: 5807 case DRM_FORMAT_ABGR16161616F: 5808 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F; 5809 break; 5810 case DRM_FORMAT_XRGB16161616: 5811 case DRM_FORMAT_ARGB16161616: 5812 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616; 5813 break; 5814 case DRM_FORMAT_XBGR16161616: 5815 case DRM_FORMAT_ABGR16161616: 5816 plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616; 5817 break; 5818 default: 5819 drm_err(adev_to_drm(adev), 5820 "Unsupported screen format %p4cc\n", 5821 &fb->format->format); 5822 return -EINVAL; 5823 } 5824 5825 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 5826 case DRM_MODE_ROTATE_0: 5827 plane_info->rotation = ROTATION_ANGLE_0; 5828 break; 5829 case DRM_MODE_ROTATE_90: 5830 plane_info->rotation = ROTATION_ANGLE_90; 5831 break; 5832 case DRM_MODE_ROTATE_180: 5833 plane_info->rotation = ROTATION_ANGLE_180; 5834 break; 5835 case DRM_MODE_ROTATE_270: 5836 plane_info->rotation = ROTATION_ANGLE_270; 5837 break; 5838 default: 5839 plane_info->rotation = ROTATION_ANGLE_0; 5840 break; 5841 } 5842 5843 5844 plane_info->visible = true; 5845 plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE; 5846 5847 plane_info->layer_index = plane_state->normalized_zpos; 5848 5849 ret = fill_plane_color_attributes(plane_state, plane_info->format, 5850 &plane_info->color_space); 5851 if (ret) 5852 return ret; 5853 5854 ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format, 5855 plane_info->rotation, tiling_flags, 5856 &plane_info->tiling_info, 5857 &plane_info->plane_size, 5858 &plane_info->dcc, address, 5859 tmz_surface); 5860 if (ret) 5861 return ret; 5862 5863 amdgpu_dm_plane_fill_blending_from_plane_state( 5864 plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha, 5865 &plane_info->global_alpha, &plane_info->global_alpha_value); 5866 5867 return 0; 5868 } 5869 5870 static int fill_dc_plane_attributes(struct amdgpu_device *adev, 5871 struct dc_plane_state *dc_plane_state, 5872 struct drm_plane_state *plane_state, 5873 struct drm_crtc_state *crtc_state) 5874 { 5875 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5876 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb; 5877 struct dc_scaling_info scaling_info; 5878 struct dc_plane_info plane_info; 5879 int ret; 5880 5881 ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info); 5882 if (ret) 5883 return ret; 5884 5885 dc_plane_state->src_rect = scaling_info.src_rect; 5886 dc_plane_state->dst_rect = scaling_info.dst_rect; 5887 dc_plane_state->clip_rect = scaling_info.clip_rect; 5888 dc_plane_state->scaling_quality = scaling_info.scaling_quality; 5889 5890 ret = fill_dc_plane_info_and_addr(adev, plane_state, 5891 afb->tiling_flags, 5892 &plane_info, 5893 &dc_plane_state->address, 5894 afb->tmz_surface); 5895 if (ret) 5896 return ret; 5897 5898 dc_plane_state->format = plane_info.format; 5899 dc_plane_state->color_space = plane_info.color_space; 5900 dc_plane_state->format = plane_info.format; 5901 dc_plane_state->plane_size = plane_info.plane_size; 5902 dc_plane_state->rotation = plane_info.rotation; 5903 dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror; 5904 dc_plane_state->stereo_format = plane_info.stereo_format; 5905 dc_plane_state->tiling_info = plane_info.tiling_info; 5906 dc_plane_state->visible = plane_info.visible; 5907 dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha; 5908 dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha; 5909 dc_plane_state->global_alpha = plane_info.global_alpha; 5910 dc_plane_state->global_alpha_value = plane_info.global_alpha_value; 5911 dc_plane_state->dcc = plane_info.dcc; 5912 dc_plane_state->layer_index = plane_info.layer_index; 5913 dc_plane_state->flip_int_enabled = true; 5914 5915 /* 5916 * Always set input transfer function, since plane state is refreshed 5917 * every time. 5918 */ 5919 ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state, 5920 plane_state, 5921 dc_plane_state); 5922 if (ret) 5923 return ret; 5924 5925 return 0; 5926 } 5927 5928 static inline void fill_dc_dirty_rect(struct drm_plane *plane, 5929 struct rect *dirty_rect, int32_t x, 5930 s32 y, s32 width, s32 height, 5931 int *i, bool ffu) 5932 { 5933 WARN_ON(*i >= DC_MAX_DIRTY_RECTS); 5934 5935 dirty_rect->x = x; 5936 dirty_rect->y = y; 5937 dirty_rect->width = width; 5938 dirty_rect->height = height; 5939 5940 if (ffu) 5941 drm_dbg(plane->dev, 5942 "[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n", 5943 plane->base.id, width, height); 5944 else 5945 drm_dbg(plane->dev, 5946 "[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)", 5947 plane->base.id, x, y, width, height); 5948 5949 (*i)++; 5950 } 5951 5952 /** 5953 * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates 5954 * 5955 * @plane: DRM plane containing dirty regions that need to be flushed to the eDP 5956 * remote fb 5957 * @old_plane_state: Old state of @plane 5958 * @new_plane_state: New state of @plane 5959 * @crtc_state: New state of CRTC connected to the @plane 5960 * @flip_addrs: DC flip tracking struct, which also tracts dirty rects 5961 * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled. 5962 * If PSR SU is enabled and damage clips are available, only the regions of the screen 5963 * that have changed will be updated. If PSR SU is not enabled, 5964 * or if damage clips are not available, the entire screen will be updated. 5965 * @dirty_regions_changed: dirty regions changed 5966 * 5967 * For PSR SU, DC informs the DMUB uController of dirty rectangle regions 5968 * (referred to as "damage clips" in DRM nomenclature) that require updating on 5969 * the eDP remote buffer. The responsibility of specifying the dirty regions is 5970 * amdgpu_dm's. 5971 * 5972 * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the 5973 * plane with regions that require flushing to the eDP remote buffer. In 5974 * addition, certain use cases - such as cursor and multi-plane overlay (MPO) - 5975 * implicitly provide damage clips without any client support via the plane 5976 * bounds. 5977 */ 5978 static void fill_dc_dirty_rects(struct drm_plane *plane, 5979 struct drm_plane_state *old_plane_state, 5980 struct drm_plane_state *new_plane_state, 5981 struct drm_crtc_state *crtc_state, 5982 struct dc_flip_addrs *flip_addrs, 5983 bool is_psr_su, 5984 bool *dirty_regions_changed) 5985 { 5986 struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state); 5987 struct rect *dirty_rects = flip_addrs->dirty_rects; 5988 u32 num_clips; 5989 struct drm_mode_rect *clips; 5990 bool bb_changed; 5991 bool fb_changed; 5992 u32 i = 0; 5993 *dirty_regions_changed = false; 5994 5995 /* 5996 * Cursor plane has it's own dirty rect update interface. See 5997 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data 5998 */ 5999 if (plane->type == DRM_PLANE_TYPE_CURSOR) 6000 return; 6001 6002 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) 6003 goto ffu; 6004 6005 num_clips = drm_plane_get_damage_clips_count(new_plane_state); 6006 clips = drm_plane_get_damage_clips(new_plane_state); 6007 6008 if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 && 6009 is_psr_su))) 6010 goto ffu; 6011 6012 if (!dm_crtc_state->mpo_requested) { 6013 if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS) 6014 goto ffu; 6015 6016 for (; flip_addrs->dirty_rect_count < num_clips; clips++) 6017 fill_dc_dirty_rect(new_plane_state->plane, 6018 &dirty_rects[flip_addrs->dirty_rect_count], 6019 clips->x1, clips->y1, 6020 clips->x2 - clips->x1, clips->y2 - clips->y1, 6021 &flip_addrs->dirty_rect_count, 6022 false); 6023 return; 6024 } 6025 6026 /* 6027 * MPO is requested. Add entire plane bounding box to dirty rects if 6028 * flipped to or damaged. 6029 * 6030 * If plane is moved or resized, also add old bounding box to dirty 6031 * rects. 6032 */ 6033 fb_changed = old_plane_state->fb->base.id != 6034 new_plane_state->fb->base.id; 6035 bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x || 6036 old_plane_state->crtc_y != new_plane_state->crtc_y || 6037 old_plane_state->crtc_w != new_plane_state->crtc_w || 6038 old_plane_state->crtc_h != new_plane_state->crtc_h); 6039 6040 drm_dbg(plane->dev, 6041 "[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n", 6042 new_plane_state->plane->base.id, 6043 bb_changed, fb_changed, num_clips); 6044 6045 *dirty_regions_changed = bb_changed; 6046 6047 if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS) 6048 goto ffu; 6049 6050 if (bb_changed) { 6051 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6052 new_plane_state->crtc_x, 6053 new_plane_state->crtc_y, 6054 new_plane_state->crtc_w, 6055 new_plane_state->crtc_h, &i, false); 6056 6057 /* Add old plane bounding-box if plane is moved or resized */ 6058 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6059 old_plane_state->crtc_x, 6060 old_plane_state->crtc_y, 6061 old_plane_state->crtc_w, 6062 old_plane_state->crtc_h, &i, false); 6063 } 6064 6065 if (num_clips) { 6066 for (; i < num_clips; clips++) 6067 fill_dc_dirty_rect(new_plane_state->plane, 6068 &dirty_rects[i], clips->x1, 6069 clips->y1, clips->x2 - clips->x1, 6070 clips->y2 - clips->y1, &i, false); 6071 } else if (fb_changed && !bb_changed) { 6072 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i], 6073 new_plane_state->crtc_x, 6074 new_plane_state->crtc_y, 6075 new_plane_state->crtc_w, 6076 new_plane_state->crtc_h, &i, false); 6077 } 6078 6079 flip_addrs->dirty_rect_count = i; 6080 return; 6081 6082 ffu: 6083 fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0, 6084 dm_crtc_state->base.mode.crtc_hdisplay, 6085 dm_crtc_state->base.mode.crtc_vdisplay, 6086 &flip_addrs->dirty_rect_count, true); 6087 } 6088 6089 static void update_stream_scaling_settings(const struct drm_display_mode *mode, 6090 const struct dm_connector_state *dm_state, 6091 struct dc_stream_state *stream) 6092 { 6093 enum amdgpu_rmx_type rmx_type; 6094 6095 struct rect src = { 0 }; /* viewport in composition space*/ 6096 struct rect dst = { 0 }; /* stream addressable area */ 6097 6098 /* no mode. nothing to be done */ 6099 if (!mode) 6100 return; 6101 6102 /* Full screen scaling by default */ 6103 src.width = mode->hdisplay; 6104 src.height = mode->vdisplay; 6105 dst.width = stream->timing.h_addressable; 6106 dst.height = stream->timing.v_addressable; 6107 6108 if (dm_state) { 6109 rmx_type = dm_state->scaling; 6110 if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) { 6111 if (src.width * dst.height < 6112 src.height * dst.width) { 6113 /* height needs less upscaling/more downscaling */ 6114 dst.width = src.width * 6115 dst.height / src.height; 6116 } else { 6117 /* width needs less upscaling/more downscaling */ 6118 dst.height = src.height * 6119 dst.width / src.width; 6120 } 6121 } else if (rmx_type == RMX_CENTER) { 6122 dst = src; 6123 } 6124 6125 dst.x = (stream->timing.h_addressable - dst.width) / 2; 6126 dst.y = (stream->timing.v_addressable - dst.height) / 2; 6127 6128 if (dm_state->underscan_enable) { 6129 dst.x += dm_state->underscan_hborder / 2; 6130 dst.y += dm_state->underscan_vborder / 2; 6131 dst.width -= dm_state->underscan_hborder; 6132 dst.height -= dm_state->underscan_vborder; 6133 } 6134 } 6135 6136 stream->src = src; 6137 stream->dst = dst; 6138 6139 DRM_DEBUG_KMS("Destination Rectangle x:%d y:%d width:%d height:%d\n", 6140 dst.x, dst.y, dst.width, dst.height); 6141 6142 } 6143 6144 static enum dc_color_depth 6145 convert_color_depth_from_display_info(const struct drm_connector *connector, 6146 bool is_y420, int requested_bpc) 6147 { 6148 u8 bpc; 6149 6150 if (is_y420) { 6151 bpc = 8; 6152 6153 /* Cap display bpc based on HDMI 2.0 HF-VSDB */ 6154 if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48) 6155 bpc = 16; 6156 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36) 6157 bpc = 12; 6158 else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30) 6159 bpc = 10; 6160 } else { 6161 bpc = (uint8_t)connector->display_info.bpc; 6162 /* Assume 8 bpc by default if no bpc is specified. */ 6163 bpc = bpc ? bpc : 8; 6164 } 6165 6166 if (requested_bpc > 0) { 6167 /* 6168 * Cap display bpc based on the user requested value. 6169 * 6170 * The value for state->max_bpc may not correctly updated 6171 * depending on when the connector gets added to the state 6172 * or if this was called outside of atomic check, so it 6173 * can't be used directly. 6174 */ 6175 bpc = min_t(u8, bpc, requested_bpc); 6176 6177 /* Round down to the nearest even number. */ 6178 bpc = bpc - (bpc & 1); 6179 } 6180 6181 switch (bpc) { 6182 case 0: 6183 /* 6184 * Temporary Work around, DRM doesn't parse color depth for 6185 * EDID revision before 1.4 6186 * TODO: Fix edid parsing 6187 */ 6188 return COLOR_DEPTH_888; 6189 case 6: 6190 return COLOR_DEPTH_666; 6191 case 8: 6192 return COLOR_DEPTH_888; 6193 case 10: 6194 return COLOR_DEPTH_101010; 6195 case 12: 6196 return COLOR_DEPTH_121212; 6197 case 14: 6198 return COLOR_DEPTH_141414; 6199 case 16: 6200 return COLOR_DEPTH_161616; 6201 default: 6202 return COLOR_DEPTH_UNDEFINED; 6203 } 6204 } 6205 6206 static enum dc_aspect_ratio 6207 get_aspect_ratio(const struct drm_display_mode *mode_in) 6208 { 6209 /* 1-1 mapping, since both enums follow the HDMI spec. */ 6210 return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio; 6211 } 6212 6213 static enum dc_color_space 6214 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing, 6215 const struct drm_connector_state *connector_state) 6216 { 6217 enum dc_color_space color_space = COLOR_SPACE_SRGB; 6218 6219 switch (connector_state->colorspace) { 6220 case DRM_MODE_COLORIMETRY_BT601_YCC: 6221 if (dc_crtc_timing->flags.Y_ONLY) 6222 color_space = COLOR_SPACE_YCBCR601_LIMITED; 6223 else 6224 color_space = COLOR_SPACE_YCBCR601; 6225 break; 6226 case DRM_MODE_COLORIMETRY_BT709_YCC: 6227 if (dc_crtc_timing->flags.Y_ONLY) 6228 color_space = COLOR_SPACE_YCBCR709_LIMITED; 6229 else 6230 color_space = COLOR_SPACE_YCBCR709; 6231 break; 6232 case DRM_MODE_COLORIMETRY_OPRGB: 6233 color_space = COLOR_SPACE_ADOBERGB; 6234 break; 6235 case DRM_MODE_COLORIMETRY_BT2020_RGB: 6236 case DRM_MODE_COLORIMETRY_BT2020_YCC: 6237 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) 6238 color_space = COLOR_SPACE_2020_RGB_FULLRANGE; 6239 else 6240 color_space = COLOR_SPACE_2020_YCBCR_LIMITED; 6241 break; 6242 case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601 6243 default: 6244 if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) { 6245 color_space = COLOR_SPACE_SRGB; 6246 if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED) 6247 color_space = COLOR_SPACE_SRGB_LIMITED; 6248 /* 6249 * 27030khz is the separation point between HDTV and SDTV 6250 * according to HDMI spec, we use YCbCr709 and YCbCr601 6251 * respectively 6252 */ 6253 } else if (dc_crtc_timing->pix_clk_100hz > 270300) { 6254 if (dc_crtc_timing->flags.Y_ONLY) 6255 color_space = 6256 COLOR_SPACE_YCBCR709_LIMITED; 6257 else 6258 color_space = COLOR_SPACE_YCBCR709; 6259 } else { 6260 if (dc_crtc_timing->flags.Y_ONLY) 6261 color_space = 6262 COLOR_SPACE_YCBCR601_LIMITED; 6263 else 6264 color_space = COLOR_SPACE_YCBCR601; 6265 } 6266 break; 6267 } 6268 6269 return color_space; 6270 } 6271 6272 static enum display_content_type 6273 get_output_content_type(const struct drm_connector_state *connector_state) 6274 { 6275 switch (connector_state->content_type) { 6276 default: 6277 case DRM_MODE_CONTENT_TYPE_NO_DATA: 6278 return DISPLAY_CONTENT_TYPE_NO_DATA; 6279 case DRM_MODE_CONTENT_TYPE_GRAPHICS: 6280 return DISPLAY_CONTENT_TYPE_GRAPHICS; 6281 case DRM_MODE_CONTENT_TYPE_PHOTO: 6282 return DISPLAY_CONTENT_TYPE_PHOTO; 6283 case DRM_MODE_CONTENT_TYPE_CINEMA: 6284 return DISPLAY_CONTENT_TYPE_CINEMA; 6285 case DRM_MODE_CONTENT_TYPE_GAME: 6286 return DISPLAY_CONTENT_TYPE_GAME; 6287 } 6288 } 6289 6290 static bool adjust_colour_depth_from_display_info( 6291 struct dc_crtc_timing *timing_out, 6292 const struct drm_display_info *info) 6293 { 6294 enum dc_color_depth depth = timing_out->display_color_depth; 6295 int normalized_clk; 6296 6297 do { 6298 normalized_clk = timing_out->pix_clk_100hz / 10; 6299 /* YCbCr 4:2:0 requires additional adjustment of 1/2 */ 6300 if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420) 6301 normalized_clk /= 2; 6302 /* Adjusting pix clock following on HDMI spec based on colour depth */ 6303 switch (depth) { 6304 case COLOR_DEPTH_888: 6305 break; 6306 case COLOR_DEPTH_101010: 6307 normalized_clk = (normalized_clk * 30) / 24; 6308 break; 6309 case COLOR_DEPTH_121212: 6310 normalized_clk = (normalized_clk * 36) / 24; 6311 break; 6312 case COLOR_DEPTH_161616: 6313 normalized_clk = (normalized_clk * 48) / 24; 6314 break; 6315 default: 6316 /* The above depths are the only ones valid for HDMI. */ 6317 return false; 6318 } 6319 if (normalized_clk <= info->max_tmds_clock) { 6320 timing_out->display_color_depth = depth; 6321 return true; 6322 } 6323 } while (--depth > COLOR_DEPTH_666); 6324 return false; 6325 } 6326 6327 static void fill_stream_properties_from_drm_display_mode( 6328 struct dc_stream_state *stream, 6329 const struct drm_display_mode *mode_in, 6330 const struct drm_connector *connector, 6331 const struct drm_connector_state *connector_state, 6332 const struct dc_stream_state *old_stream, 6333 int requested_bpc) 6334 { 6335 struct dc_crtc_timing *timing_out = &stream->timing; 6336 const struct drm_display_info *info = &connector->display_info; 6337 struct amdgpu_dm_connector *aconnector = NULL; 6338 struct hdmi_vendor_infoframe hv_frame; 6339 struct hdmi_avi_infoframe avi_frame; 6340 ssize_t err; 6341 6342 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 6343 aconnector = to_amdgpu_dm_connector(connector); 6344 6345 memset(&hv_frame, 0, sizeof(hv_frame)); 6346 memset(&avi_frame, 0, sizeof(avi_frame)); 6347 6348 timing_out->h_border_left = 0; 6349 timing_out->h_border_right = 0; 6350 timing_out->v_border_top = 0; 6351 timing_out->v_border_bottom = 0; 6352 /* TODO: un-hardcode */ 6353 if (drm_mode_is_420_only(info, mode_in) 6354 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6355 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6356 else if (drm_mode_is_420_also(info, mode_in) 6357 && aconnector 6358 && aconnector->force_yuv420_output) 6359 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6360 else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444) 6361 && stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 6362 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444; 6363 else 6364 timing_out->pixel_encoding = PIXEL_ENCODING_RGB; 6365 6366 timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE; 6367 timing_out->display_color_depth = convert_color_depth_from_display_info( 6368 connector, 6369 (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420), 6370 requested_bpc); 6371 timing_out->scan_type = SCANNING_TYPE_NODATA; 6372 timing_out->hdmi_vic = 0; 6373 6374 if (old_stream) { 6375 timing_out->vic = old_stream->timing.vic; 6376 timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY; 6377 timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY; 6378 } else { 6379 timing_out->vic = drm_match_cea_mode(mode_in); 6380 if (mode_in->flags & DRM_MODE_FLAG_PHSYNC) 6381 timing_out->flags.HSYNC_POSITIVE_POLARITY = 1; 6382 if (mode_in->flags & DRM_MODE_FLAG_PVSYNC) 6383 timing_out->flags.VSYNC_POSITIVE_POLARITY = 1; 6384 } 6385 6386 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6387 err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame, 6388 (struct drm_connector *)connector, 6389 mode_in); 6390 if (err < 0) 6391 drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd \n", connector->name, err); 6392 timing_out->vic = avi_frame.video_code; 6393 err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame, 6394 (struct drm_connector *)connector, 6395 mode_in); 6396 if (err < 0) 6397 drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd \n", connector->name, err); 6398 timing_out->hdmi_vic = hv_frame.vic; 6399 } 6400 6401 if (aconnector && is_freesync_video_mode(mode_in, aconnector)) { 6402 timing_out->h_addressable = mode_in->hdisplay; 6403 timing_out->h_total = mode_in->htotal; 6404 timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start; 6405 timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay; 6406 timing_out->v_total = mode_in->vtotal; 6407 timing_out->v_addressable = mode_in->vdisplay; 6408 timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay; 6409 timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start; 6410 timing_out->pix_clk_100hz = mode_in->clock * 10; 6411 } else { 6412 timing_out->h_addressable = mode_in->crtc_hdisplay; 6413 timing_out->h_total = mode_in->crtc_htotal; 6414 timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start; 6415 timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay; 6416 timing_out->v_total = mode_in->crtc_vtotal; 6417 timing_out->v_addressable = mode_in->crtc_vdisplay; 6418 timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay; 6419 timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start; 6420 timing_out->pix_clk_100hz = mode_in->crtc_clock * 10; 6421 } 6422 6423 timing_out->aspect_ratio = get_aspect_ratio(mode_in); 6424 6425 stream->out_transfer_func.type = TF_TYPE_PREDEFINED; 6426 stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB; 6427 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) { 6428 if (!adjust_colour_depth_from_display_info(timing_out, info) && 6429 drm_mode_is_420_also(info, mode_in) && 6430 timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) { 6431 timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420; 6432 adjust_colour_depth_from_display_info(timing_out, info); 6433 } 6434 } 6435 6436 stream->output_color_space = get_output_color_space(timing_out, connector_state); 6437 stream->content_type = get_output_content_type(connector_state); 6438 } 6439 6440 static void fill_audio_info(struct audio_info *audio_info, 6441 const struct drm_connector *drm_connector, 6442 const struct dc_sink *dc_sink) 6443 { 6444 int i = 0; 6445 int cea_revision = 0; 6446 const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps; 6447 6448 audio_info->manufacture_id = edid_caps->manufacturer_id; 6449 audio_info->product_id = edid_caps->product_id; 6450 6451 cea_revision = drm_connector->display_info.cea_rev; 6452 6453 strscpy(audio_info->display_name, 6454 edid_caps->display_name, 6455 AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS); 6456 6457 if (cea_revision >= 3) { 6458 audio_info->mode_count = edid_caps->audio_mode_count; 6459 6460 for (i = 0; i < audio_info->mode_count; ++i) { 6461 audio_info->modes[i].format_code = 6462 (enum audio_format_code) 6463 (edid_caps->audio_modes[i].format_code); 6464 audio_info->modes[i].channel_count = 6465 edid_caps->audio_modes[i].channel_count; 6466 audio_info->modes[i].sample_rates.all = 6467 edid_caps->audio_modes[i].sample_rate; 6468 audio_info->modes[i].sample_size = 6469 edid_caps->audio_modes[i].sample_size; 6470 } 6471 } 6472 6473 audio_info->flags.all = edid_caps->speaker_flags; 6474 6475 /* TODO: We only check for the progressive mode, check for interlace mode too */ 6476 if (drm_connector->latency_present[0]) { 6477 audio_info->video_latency = drm_connector->video_latency[0]; 6478 audio_info->audio_latency = drm_connector->audio_latency[0]; 6479 } 6480 6481 /* TODO: For DP, video and audio latency should be calculated from DPCD caps */ 6482 6483 } 6484 6485 static void 6486 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode, 6487 struct drm_display_mode *dst_mode) 6488 { 6489 dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay; 6490 dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay; 6491 dst_mode->crtc_clock = src_mode->crtc_clock; 6492 dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start; 6493 dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end; 6494 dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start; 6495 dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end; 6496 dst_mode->crtc_htotal = src_mode->crtc_htotal; 6497 dst_mode->crtc_hskew = src_mode->crtc_hskew; 6498 dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start; 6499 dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end; 6500 dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start; 6501 dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end; 6502 dst_mode->crtc_vtotal = src_mode->crtc_vtotal; 6503 } 6504 6505 static void 6506 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode, 6507 const struct drm_display_mode *native_mode, 6508 bool scale_enabled) 6509 { 6510 if (scale_enabled || ( 6511 native_mode->clock == drm_mode->clock && 6512 native_mode->htotal == drm_mode->htotal && 6513 native_mode->vtotal == drm_mode->vtotal)) { 6514 if (native_mode->crtc_clock) 6515 copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode); 6516 } else { 6517 /* no scaling nor amdgpu inserted, no need to patch */ 6518 } 6519 } 6520 6521 static struct dc_sink * 6522 create_fake_sink(struct drm_device *dev, struct dc_link *link) 6523 { 6524 struct dc_sink_init_data sink_init_data = { 0 }; 6525 struct dc_sink *sink = NULL; 6526 6527 sink_init_data.link = link; 6528 sink_init_data.sink_signal = link->connector_signal; 6529 6530 sink = dc_sink_create(&sink_init_data); 6531 if (!sink) { 6532 drm_err(dev, "Failed to create sink!\n"); 6533 return NULL; 6534 } 6535 sink->sink_signal = SIGNAL_TYPE_VIRTUAL; 6536 6537 return sink; 6538 } 6539 6540 static void set_multisync_trigger_params( 6541 struct dc_stream_state *stream) 6542 { 6543 struct dc_stream_state *master = NULL; 6544 6545 if (stream->triggered_crtc_reset.enabled) { 6546 master = stream->triggered_crtc_reset.event_source; 6547 stream->triggered_crtc_reset.event = 6548 master->timing.flags.VSYNC_POSITIVE_POLARITY ? 6549 CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING; 6550 stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL; 6551 } 6552 } 6553 6554 static void set_master_stream(struct dc_stream_state *stream_set[], 6555 int stream_count) 6556 { 6557 int j, highest_rfr = 0, master_stream = 0; 6558 6559 for (j = 0; j < stream_count; j++) { 6560 if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) { 6561 int refresh_rate = 0; 6562 6563 refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/ 6564 (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total); 6565 if (refresh_rate > highest_rfr) { 6566 highest_rfr = refresh_rate; 6567 master_stream = j; 6568 } 6569 } 6570 } 6571 for (j = 0; j < stream_count; j++) { 6572 if (stream_set[j]) 6573 stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream]; 6574 } 6575 } 6576 6577 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context) 6578 { 6579 int i = 0; 6580 struct dc_stream_state *stream; 6581 6582 if (context->stream_count < 2) 6583 return; 6584 for (i = 0; i < context->stream_count ; i++) { 6585 if (!context->streams[i]) 6586 continue; 6587 /* 6588 * TODO: add a function to read AMD VSDB bits and set 6589 * crtc_sync_master.multi_sync_enabled flag 6590 * For now it's set to false 6591 */ 6592 } 6593 6594 set_master_stream(context->streams, context->stream_count); 6595 6596 for (i = 0; i < context->stream_count ; i++) { 6597 stream = context->streams[i]; 6598 6599 if (!stream) 6600 continue; 6601 6602 set_multisync_trigger_params(stream); 6603 } 6604 } 6605 6606 /** 6607 * DOC: FreeSync Video 6608 * 6609 * When a userspace application wants to play a video, the content follows a 6610 * standard format definition that usually specifies the FPS for that format. 6611 * The below list illustrates some video format and the expected FPS, 6612 * respectively: 6613 * 6614 * - TV/NTSC (23.976 FPS) 6615 * - Cinema (24 FPS) 6616 * - TV/PAL (25 FPS) 6617 * - TV/NTSC (29.97 FPS) 6618 * - TV/NTSC (30 FPS) 6619 * - Cinema HFR (48 FPS) 6620 * - TV/PAL (50 FPS) 6621 * - Commonly used (60 FPS) 6622 * - Multiples of 24 (48,72,96 FPS) 6623 * 6624 * The list of standards video format is not huge and can be added to the 6625 * connector modeset list beforehand. With that, userspace can leverage 6626 * FreeSync to extends the front porch in order to attain the target refresh 6627 * rate. Such a switch will happen seamlessly, without screen blanking or 6628 * reprogramming of the output in any other way. If the userspace requests a 6629 * modesetting change compatible with FreeSync modes that only differ in the 6630 * refresh rate, DC will skip the full update and avoid blink during the 6631 * transition. For example, the video player can change the modesetting from 6632 * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without 6633 * causing any display blink. This same concept can be applied to a mode 6634 * setting change. 6635 */ 6636 static struct drm_display_mode * 6637 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector, 6638 bool use_probed_modes) 6639 { 6640 struct drm_display_mode *m, *m_pref = NULL; 6641 u16 current_refresh, highest_refresh; 6642 struct list_head *list_head = use_probed_modes ? 6643 &aconnector->base.probed_modes : 6644 &aconnector->base.modes; 6645 6646 if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 6647 return NULL; 6648 6649 if (aconnector->freesync_vid_base.clock != 0) 6650 return &aconnector->freesync_vid_base; 6651 6652 /* Find the preferred mode */ 6653 list_for_each_entry(m, list_head, head) { 6654 if (m->type & DRM_MODE_TYPE_PREFERRED) { 6655 m_pref = m; 6656 break; 6657 } 6658 } 6659 6660 if (!m_pref) { 6661 /* Probably an EDID with no preferred mode. Fallback to first entry */ 6662 m_pref = list_first_entry_or_null( 6663 &aconnector->base.modes, struct drm_display_mode, head); 6664 if (!m_pref) { 6665 drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n"); 6666 return NULL; 6667 } 6668 } 6669 6670 highest_refresh = drm_mode_vrefresh(m_pref); 6671 6672 /* 6673 * Find the mode with highest refresh rate with same resolution. 6674 * For some monitors, preferred mode is not the mode with highest 6675 * supported refresh rate. 6676 */ 6677 list_for_each_entry(m, list_head, head) { 6678 current_refresh = drm_mode_vrefresh(m); 6679 6680 if (m->hdisplay == m_pref->hdisplay && 6681 m->vdisplay == m_pref->vdisplay && 6682 highest_refresh < current_refresh) { 6683 highest_refresh = current_refresh; 6684 m_pref = m; 6685 } 6686 } 6687 6688 drm_mode_copy(&aconnector->freesync_vid_base, m_pref); 6689 return m_pref; 6690 } 6691 6692 static bool is_freesync_video_mode(const struct drm_display_mode *mode, 6693 struct amdgpu_dm_connector *aconnector) 6694 { 6695 struct drm_display_mode *high_mode; 6696 int timing_diff; 6697 6698 high_mode = get_highest_refresh_rate_mode(aconnector, false); 6699 if (!high_mode || !mode) 6700 return false; 6701 6702 timing_diff = high_mode->vtotal - mode->vtotal; 6703 6704 if (high_mode->clock == 0 || high_mode->clock != mode->clock || 6705 high_mode->hdisplay != mode->hdisplay || 6706 high_mode->vdisplay != mode->vdisplay || 6707 high_mode->hsync_start != mode->hsync_start || 6708 high_mode->hsync_end != mode->hsync_end || 6709 high_mode->htotal != mode->htotal || 6710 high_mode->hskew != mode->hskew || 6711 high_mode->vscan != mode->vscan || 6712 high_mode->vsync_start - mode->vsync_start != timing_diff || 6713 high_mode->vsync_end - mode->vsync_end != timing_diff) 6714 return false; 6715 else 6716 return true; 6717 } 6718 6719 #if defined(CONFIG_DRM_AMD_DC_FP) 6720 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector, 6721 struct dc_sink *sink, struct dc_stream_state *stream, 6722 struct dsc_dec_dpcd_caps *dsc_caps) 6723 { 6724 stream->timing.flags.DSC = 0; 6725 dsc_caps->is_dsc_supported = false; 6726 6727 if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 6728 sink->sink_signal == SIGNAL_TYPE_EDP)) { 6729 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE || 6730 sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) 6731 dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc, 6732 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw, 6733 aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw, 6734 dsc_caps); 6735 } 6736 } 6737 6738 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector, 6739 struct dc_sink *sink, struct dc_stream_state *stream, 6740 struct dsc_dec_dpcd_caps *dsc_caps, 6741 uint32_t max_dsc_target_bpp_limit_override) 6742 { 6743 const struct dc_link_settings *verified_link_cap = NULL; 6744 u32 link_bw_in_kbps; 6745 u32 edp_min_bpp_x16, edp_max_bpp_x16; 6746 struct dc *dc = sink->ctx->dc; 6747 struct dc_dsc_bw_range bw_range = {0}; 6748 struct dc_dsc_config dsc_cfg = {0}; 6749 struct dc_dsc_config_options dsc_options = {0}; 6750 6751 dc_dsc_get_default_config_option(dc, &dsc_options); 6752 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6753 6754 verified_link_cap = dc_link_get_link_cap(stream->link); 6755 link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap); 6756 edp_min_bpp_x16 = 8 * 16; 6757 edp_max_bpp_x16 = 8 * 16; 6758 6759 if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel) 6760 edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel; 6761 6762 if (edp_max_bpp_x16 < edp_min_bpp_x16) 6763 edp_min_bpp_x16 = edp_max_bpp_x16; 6764 6765 if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0], 6766 dc->debug.dsc_min_slice_height_override, 6767 edp_min_bpp_x16, edp_max_bpp_x16, 6768 dsc_caps, 6769 &stream->timing, 6770 dc_link_get_highest_encoding_format(aconnector->dc_link), 6771 &bw_range)) { 6772 6773 if (bw_range.max_kbps < link_bw_in_kbps) { 6774 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6775 dsc_caps, 6776 &dsc_options, 6777 0, 6778 &stream->timing, 6779 dc_link_get_highest_encoding_format(aconnector->dc_link), 6780 &dsc_cfg)) { 6781 stream->timing.dsc_cfg = dsc_cfg; 6782 stream->timing.flags.DSC = 1; 6783 stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16; 6784 } 6785 return; 6786 } 6787 } 6788 6789 if (dc_dsc_compute_config(dc->res_pool->dscs[0], 6790 dsc_caps, 6791 &dsc_options, 6792 link_bw_in_kbps, 6793 &stream->timing, 6794 dc_link_get_highest_encoding_format(aconnector->dc_link), 6795 &dsc_cfg)) { 6796 stream->timing.dsc_cfg = dsc_cfg; 6797 stream->timing.flags.DSC = 1; 6798 } 6799 } 6800 6801 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector, 6802 struct dc_sink *sink, struct dc_stream_state *stream, 6803 struct dsc_dec_dpcd_caps *dsc_caps) 6804 { 6805 struct drm_connector *drm_connector = &aconnector->base; 6806 u32 link_bandwidth_kbps; 6807 struct dc *dc = sink->ctx->dc; 6808 u32 max_supported_bw_in_kbps, timing_bw_in_kbps; 6809 u32 dsc_max_supported_bw_in_kbps; 6810 u32 max_dsc_target_bpp_limit_override = 6811 drm_connector->display_info.max_dsc_bpp; 6812 struct dc_dsc_config_options dsc_options = {0}; 6813 6814 dc_dsc_get_default_config_option(dc, &dsc_options); 6815 dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16; 6816 6817 link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link, 6818 dc_link_get_link_cap(aconnector->dc_link)); 6819 6820 /* Set DSC policy according to dsc_clock_en */ 6821 dc_dsc_policy_set_enable_dsc_when_not_needed( 6822 aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE); 6823 6824 if (sink->sink_signal == SIGNAL_TYPE_EDP && 6825 !aconnector->dc_link->panel_config.dsc.disable_dsc_edp && 6826 dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) { 6827 6828 apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override); 6829 6830 } else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) { 6831 if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) { 6832 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6833 dsc_caps, 6834 &dsc_options, 6835 link_bandwidth_kbps, 6836 &stream->timing, 6837 dc_link_get_highest_encoding_format(aconnector->dc_link), 6838 &stream->timing.dsc_cfg)) { 6839 stream->timing.flags.DSC = 1; 6840 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n", 6841 __func__, drm_connector->name); 6842 } 6843 } else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) { 6844 timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing, 6845 dc_link_get_highest_encoding_format(aconnector->dc_link)); 6846 max_supported_bw_in_kbps = link_bandwidth_kbps; 6847 dsc_max_supported_bw_in_kbps = link_bandwidth_kbps; 6848 6849 if (timing_bw_in_kbps > max_supported_bw_in_kbps && 6850 max_supported_bw_in_kbps > 0 && 6851 dsc_max_supported_bw_in_kbps > 0) 6852 if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0], 6853 dsc_caps, 6854 &dsc_options, 6855 dsc_max_supported_bw_in_kbps, 6856 &stream->timing, 6857 dc_link_get_highest_encoding_format(aconnector->dc_link), 6858 &stream->timing.dsc_cfg)) { 6859 stream->timing.flags.DSC = 1; 6860 drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n", 6861 __func__, drm_connector->name); 6862 } 6863 } 6864 } 6865 6866 /* Overwrite the stream flag if DSC is enabled through debugfs */ 6867 if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE) 6868 stream->timing.flags.DSC = 1; 6869 6870 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h) 6871 stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h; 6872 6873 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v) 6874 stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v; 6875 6876 if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel) 6877 stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel; 6878 } 6879 #endif 6880 6881 static struct dc_stream_state * 6882 create_stream_for_sink(struct drm_connector *connector, 6883 const struct drm_display_mode *drm_mode, 6884 const struct dm_connector_state *dm_state, 6885 const struct dc_stream_state *old_stream, 6886 int requested_bpc) 6887 { 6888 struct drm_device *dev = connector->dev; 6889 struct amdgpu_dm_connector *aconnector = NULL; 6890 struct drm_display_mode *preferred_mode = NULL; 6891 const struct drm_connector_state *con_state = &dm_state->base; 6892 struct dc_stream_state *stream = NULL; 6893 struct drm_display_mode mode; 6894 struct drm_display_mode saved_mode; 6895 struct drm_display_mode *freesync_mode = NULL; 6896 bool native_mode_found = false; 6897 bool recalculate_timing = false; 6898 bool scale = dm_state->scaling != RMX_OFF; 6899 int mode_refresh; 6900 int preferred_refresh = 0; 6901 enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN; 6902 #if defined(CONFIG_DRM_AMD_DC_FP) 6903 struct dsc_dec_dpcd_caps dsc_caps; 6904 #endif 6905 struct dc_link *link = NULL; 6906 struct dc_sink *sink = NULL; 6907 6908 drm_mode_init(&mode, drm_mode); 6909 memset(&saved_mode, 0, sizeof(saved_mode)); 6910 6911 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) { 6912 aconnector = NULL; 6913 aconnector = to_amdgpu_dm_connector(connector); 6914 link = aconnector->dc_link; 6915 } else { 6916 struct drm_writeback_connector *wbcon = NULL; 6917 struct amdgpu_dm_wb_connector *dm_wbcon = NULL; 6918 6919 wbcon = drm_connector_to_writeback(connector); 6920 dm_wbcon = to_amdgpu_dm_wb_connector(wbcon); 6921 link = dm_wbcon->link; 6922 } 6923 6924 if (!aconnector || !aconnector->dc_sink) { 6925 sink = create_fake_sink(dev, link); 6926 if (!sink) 6927 return stream; 6928 6929 } else { 6930 sink = aconnector->dc_sink; 6931 dc_sink_retain(sink); 6932 } 6933 6934 stream = dc_create_stream_for_sink(sink); 6935 6936 if (stream == NULL) { 6937 drm_err(dev, "Failed to create stream for sink!\n"); 6938 goto finish; 6939 } 6940 6941 /* We leave this NULL for writeback connectors */ 6942 stream->dm_stream_context = aconnector; 6943 6944 stream->timing.flags.LTE_340MCSC_SCRAMBLE = 6945 connector->display_info.hdmi.scdc.scrambling.low_rates; 6946 6947 list_for_each_entry(preferred_mode, &connector->modes, head) { 6948 /* Search for preferred mode */ 6949 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) { 6950 native_mode_found = true; 6951 break; 6952 } 6953 } 6954 if (!native_mode_found) 6955 preferred_mode = list_first_entry_or_null( 6956 &connector->modes, 6957 struct drm_display_mode, 6958 head); 6959 6960 mode_refresh = drm_mode_vrefresh(&mode); 6961 6962 if (preferred_mode == NULL) { 6963 /* 6964 * This may not be an error, the use case is when we have no 6965 * usermode calls to reset and set mode upon hotplug. In this 6966 * case, we call set mode ourselves to restore the previous mode 6967 * and the modelist may not be filled in time. 6968 */ 6969 drm_dbg_driver(dev, "No preferred mode found\n"); 6970 } else if (aconnector) { 6971 recalculate_timing = amdgpu_freesync_vid_mode && 6972 is_freesync_video_mode(&mode, aconnector); 6973 if (recalculate_timing) { 6974 freesync_mode = get_highest_refresh_rate_mode(aconnector, false); 6975 drm_mode_copy(&saved_mode, &mode); 6976 saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio; 6977 drm_mode_copy(&mode, freesync_mode); 6978 mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio; 6979 } else { 6980 decide_crtc_timing_for_drm_display_mode( 6981 &mode, preferred_mode, scale); 6982 6983 preferred_refresh = drm_mode_vrefresh(preferred_mode); 6984 } 6985 } 6986 6987 if (recalculate_timing) 6988 drm_mode_set_crtcinfo(&saved_mode, 0); 6989 6990 /* 6991 * If scaling is enabled and refresh rate didn't change 6992 * we copy the vic and polarities of the old timings 6993 */ 6994 if (!scale || mode_refresh != preferred_refresh) 6995 fill_stream_properties_from_drm_display_mode( 6996 stream, &mode, connector, con_state, NULL, 6997 requested_bpc); 6998 else 6999 fill_stream_properties_from_drm_display_mode( 7000 stream, &mode, connector, con_state, old_stream, 7001 requested_bpc); 7002 7003 /* The rest isn't needed for writeback connectors */ 7004 if (!aconnector) 7005 goto finish; 7006 7007 if (aconnector->timing_changed) { 7008 drm_dbg(aconnector->base.dev, 7009 "overriding timing for automated test, bpc %d, changing to %d\n", 7010 stream->timing.display_color_depth, 7011 aconnector->timing_requested->display_color_depth); 7012 stream->timing = *aconnector->timing_requested; 7013 } 7014 7015 #if defined(CONFIG_DRM_AMD_DC_FP) 7016 /* SST DSC determination policy */ 7017 update_dsc_caps(aconnector, sink, stream, &dsc_caps); 7018 if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported) 7019 apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps); 7020 #endif 7021 7022 update_stream_scaling_settings(&mode, dm_state, stream); 7023 7024 fill_audio_info( 7025 &stream->audio_info, 7026 connector, 7027 sink); 7028 7029 update_stream_signal(stream, sink); 7030 7031 if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) 7032 mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket); 7033 7034 if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT || 7035 stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST || 7036 stream->signal == SIGNAL_TYPE_EDP) { 7037 const struct dc_edid_caps *edid_caps; 7038 unsigned int disable_colorimetry = 0; 7039 7040 if (aconnector->dc_sink) { 7041 edid_caps = &aconnector->dc_sink->edid_caps; 7042 disable_colorimetry = edid_caps->panel_patch.disable_colorimetry; 7043 } 7044 7045 // 7046 // should decide stream support vsc sdp colorimetry capability 7047 // before building vsc info packet 7048 // 7049 stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 && 7050 stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED && 7051 !disable_colorimetry; 7052 7053 if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22) 7054 tf = TRANSFER_FUNC_GAMMA_22; 7055 mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf); 7056 aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY; 7057 7058 } 7059 finish: 7060 dc_sink_release(sink); 7061 7062 return stream; 7063 } 7064 7065 static enum drm_connector_status 7066 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force) 7067 { 7068 bool connected; 7069 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7070 7071 /* 7072 * Notes: 7073 * 1. This interface is NOT called in context of HPD irq. 7074 * 2. This interface *is called* in context of user-mode ioctl. Which 7075 * makes it a bad place for *any* MST-related activity. 7076 */ 7077 7078 if (aconnector->base.force == DRM_FORCE_UNSPECIFIED && 7079 !aconnector->fake_enable) 7080 connected = (aconnector->dc_sink != NULL); 7081 else 7082 connected = (aconnector->base.force == DRM_FORCE_ON || 7083 aconnector->base.force == DRM_FORCE_ON_DIGITAL); 7084 7085 update_subconnector_property(aconnector); 7086 7087 return (connected ? connector_status_connected : 7088 connector_status_disconnected); 7089 } 7090 7091 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector, 7092 struct drm_connector_state *connector_state, 7093 struct drm_property *property, 7094 uint64_t val) 7095 { 7096 struct drm_device *dev = connector->dev; 7097 struct amdgpu_device *adev = drm_to_adev(dev); 7098 struct dm_connector_state *dm_old_state = 7099 to_dm_connector_state(connector->state); 7100 struct dm_connector_state *dm_new_state = 7101 to_dm_connector_state(connector_state); 7102 7103 int ret = -EINVAL; 7104 7105 if (property == dev->mode_config.scaling_mode_property) { 7106 enum amdgpu_rmx_type rmx_type; 7107 7108 switch (val) { 7109 case DRM_MODE_SCALE_CENTER: 7110 rmx_type = RMX_CENTER; 7111 break; 7112 case DRM_MODE_SCALE_ASPECT: 7113 rmx_type = RMX_ASPECT; 7114 break; 7115 case DRM_MODE_SCALE_FULLSCREEN: 7116 rmx_type = RMX_FULL; 7117 break; 7118 case DRM_MODE_SCALE_NONE: 7119 default: 7120 rmx_type = RMX_OFF; 7121 break; 7122 } 7123 7124 if (dm_old_state->scaling == rmx_type) 7125 return 0; 7126 7127 dm_new_state->scaling = rmx_type; 7128 ret = 0; 7129 } else if (property == adev->mode_info.underscan_hborder_property) { 7130 dm_new_state->underscan_hborder = val; 7131 ret = 0; 7132 } else if (property == adev->mode_info.underscan_vborder_property) { 7133 dm_new_state->underscan_vborder = val; 7134 ret = 0; 7135 } else if (property == adev->mode_info.underscan_property) { 7136 dm_new_state->underscan_enable = val; 7137 ret = 0; 7138 } 7139 7140 return ret; 7141 } 7142 7143 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector, 7144 const struct drm_connector_state *state, 7145 struct drm_property *property, 7146 uint64_t *val) 7147 { 7148 struct drm_device *dev = connector->dev; 7149 struct amdgpu_device *adev = drm_to_adev(dev); 7150 struct dm_connector_state *dm_state = 7151 to_dm_connector_state(state); 7152 int ret = -EINVAL; 7153 7154 if (property == dev->mode_config.scaling_mode_property) { 7155 switch (dm_state->scaling) { 7156 case RMX_CENTER: 7157 *val = DRM_MODE_SCALE_CENTER; 7158 break; 7159 case RMX_ASPECT: 7160 *val = DRM_MODE_SCALE_ASPECT; 7161 break; 7162 case RMX_FULL: 7163 *val = DRM_MODE_SCALE_FULLSCREEN; 7164 break; 7165 case RMX_OFF: 7166 default: 7167 *val = DRM_MODE_SCALE_NONE; 7168 break; 7169 } 7170 ret = 0; 7171 } else if (property == adev->mode_info.underscan_hborder_property) { 7172 *val = dm_state->underscan_hborder; 7173 ret = 0; 7174 } else if (property == adev->mode_info.underscan_vborder_property) { 7175 *val = dm_state->underscan_vborder; 7176 ret = 0; 7177 } else if (property == adev->mode_info.underscan_property) { 7178 *val = dm_state->underscan_enable; 7179 ret = 0; 7180 } 7181 7182 return ret; 7183 } 7184 7185 /** 7186 * DOC: panel power savings 7187 * 7188 * The display manager allows you to set your desired **panel power savings** 7189 * level (between 0-4, with 0 representing off), e.g. using the following:: 7190 * 7191 * # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings 7192 * 7193 * Modifying this value can have implications on color accuracy, so tread 7194 * carefully. 7195 */ 7196 7197 static ssize_t panel_power_savings_show(struct device *device, 7198 struct device_attribute *attr, 7199 char *buf) 7200 { 7201 struct drm_connector *connector = dev_get_drvdata(device); 7202 struct drm_device *dev = connector->dev; 7203 u8 val; 7204 7205 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7206 val = to_dm_connector_state(connector->state)->abm_level == 7207 ABM_LEVEL_IMMEDIATE_DISABLE ? 0 : 7208 to_dm_connector_state(connector->state)->abm_level; 7209 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7210 7211 return sysfs_emit(buf, "%u\n", val); 7212 } 7213 7214 static ssize_t panel_power_savings_store(struct device *device, 7215 struct device_attribute *attr, 7216 const char *buf, size_t count) 7217 { 7218 struct drm_connector *connector = dev_get_drvdata(device); 7219 struct drm_device *dev = connector->dev; 7220 long val; 7221 int ret; 7222 7223 ret = kstrtol(buf, 0, &val); 7224 7225 if (ret) 7226 return ret; 7227 7228 if (val < 0 || val > 4) 7229 return -EINVAL; 7230 7231 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL); 7232 to_dm_connector_state(connector->state)->abm_level = val ?: 7233 ABM_LEVEL_IMMEDIATE_DISABLE; 7234 drm_modeset_unlock(&dev->mode_config.connection_mutex); 7235 7236 drm_kms_helper_hotplug_event(dev); 7237 7238 return count; 7239 } 7240 7241 static DEVICE_ATTR_RW(panel_power_savings); 7242 7243 static struct attribute *amdgpu_attrs[] = { 7244 &dev_attr_panel_power_savings.attr, 7245 NULL 7246 }; 7247 7248 static const struct attribute_group amdgpu_group = { 7249 .name = "amdgpu", 7250 .attrs = amdgpu_attrs 7251 }; 7252 7253 static bool 7254 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector) 7255 { 7256 if (amdgpu_dm_abm_level >= 0) 7257 return false; 7258 7259 if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP) 7260 return false; 7261 7262 /* check for OLED panels */ 7263 if (amdgpu_dm_connector->bl_idx >= 0) { 7264 struct drm_device *drm = amdgpu_dm_connector->base.dev; 7265 struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm; 7266 struct amdgpu_dm_backlight_caps *caps; 7267 7268 caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx]; 7269 if (caps->aux_support) 7270 return false; 7271 } 7272 7273 return true; 7274 } 7275 7276 static void amdgpu_dm_connector_unregister(struct drm_connector *connector) 7277 { 7278 struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector); 7279 7280 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) 7281 sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group); 7282 7283 cec_notifier_conn_unregister(amdgpu_dm_connector->notifier); 7284 drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux); 7285 } 7286 7287 static void amdgpu_dm_connector_destroy(struct drm_connector *connector) 7288 { 7289 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7290 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7291 struct amdgpu_display_manager *dm = &adev->dm; 7292 7293 /* 7294 * Call only if mst_mgr was initialized before since it's not done 7295 * for all connector types. 7296 */ 7297 if (aconnector->mst_mgr.dev) 7298 drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr); 7299 7300 if (aconnector->bl_idx != -1) { 7301 backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]); 7302 dm->backlight_dev[aconnector->bl_idx] = NULL; 7303 } 7304 7305 if (aconnector->dc_em_sink) 7306 dc_sink_release(aconnector->dc_em_sink); 7307 aconnector->dc_em_sink = NULL; 7308 if (aconnector->dc_sink) 7309 dc_sink_release(aconnector->dc_sink); 7310 aconnector->dc_sink = NULL; 7311 7312 drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux); 7313 drm_connector_unregister(connector); 7314 drm_connector_cleanup(connector); 7315 if (aconnector->i2c) { 7316 i2c_del_adapter(&aconnector->i2c->base); 7317 kfree(aconnector->i2c); 7318 } 7319 kfree(aconnector->dm_dp_aux.aux.name); 7320 7321 kfree(connector); 7322 } 7323 7324 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector) 7325 { 7326 struct dm_connector_state *state = 7327 to_dm_connector_state(connector->state); 7328 7329 if (connector->state) 7330 __drm_atomic_helper_connector_destroy_state(connector->state); 7331 7332 kfree(state); 7333 7334 state = kzalloc(sizeof(*state), GFP_KERNEL); 7335 7336 if (state) { 7337 state->scaling = RMX_OFF; 7338 state->underscan_enable = false; 7339 state->underscan_hborder = 0; 7340 state->underscan_vborder = 0; 7341 state->base.max_requested_bpc = 8; 7342 state->vcpi_slots = 0; 7343 state->pbn = 0; 7344 7345 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 7346 if (amdgpu_dm_abm_level <= 0) 7347 state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE; 7348 else 7349 state->abm_level = amdgpu_dm_abm_level; 7350 } 7351 7352 __drm_atomic_helper_connector_reset(connector, &state->base); 7353 } 7354 } 7355 7356 struct drm_connector_state * 7357 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector) 7358 { 7359 struct dm_connector_state *state = 7360 to_dm_connector_state(connector->state); 7361 7362 struct dm_connector_state *new_state = 7363 kmemdup(state, sizeof(*state), GFP_KERNEL); 7364 7365 if (!new_state) 7366 return NULL; 7367 7368 __drm_atomic_helper_connector_duplicate_state(connector, &new_state->base); 7369 7370 new_state->freesync_capable = state->freesync_capable; 7371 new_state->abm_level = state->abm_level; 7372 new_state->scaling = state->scaling; 7373 new_state->underscan_enable = state->underscan_enable; 7374 new_state->underscan_hborder = state->underscan_hborder; 7375 new_state->underscan_vborder = state->underscan_vborder; 7376 new_state->vcpi_slots = state->vcpi_slots; 7377 new_state->pbn = state->pbn; 7378 return &new_state->base; 7379 } 7380 7381 static int 7382 amdgpu_dm_connector_late_register(struct drm_connector *connector) 7383 { 7384 struct amdgpu_dm_connector *amdgpu_dm_connector = 7385 to_amdgpu_dm_connector(connector); 7386 int r; 7387 7388 if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) { 7389 r = sysfs_create_group(&connector->kdev->kobj, 7390 &amdgpu_group); 7391 if (r) 7392 return r; 7393 } 7394 7395 amdgpu_dm_register_backlight_device(amdgpu_dm_connector); 7396 7397 if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) || 7398 (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { 7399 amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev; 7400 r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux); 7401 if (r) 7402 return r; 7403 } 7404 7405 #if defined(CONFIG_DEBUG_FS) 7406 connector_debugfs_init(amdgpu_dm_connector); 7407 #endif 7408 7409 return 0; 7410 } 7411 7412 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector) 7413 { 7414 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7415 struct dc_link *dc_link = aconnector->dc_link; 7416 struct dc_sink *dc_em_sink = aconnector->dc_em_sink; 7417 const struct drm_edid *drm_edid; 7418 struct i2c_adapter *ddc; 7419 struct drm_device *dev = connector->dev; 7420 7421 if (dc_link && dc_link->aux_mode) 7422 ddc = &aconnector->dm_dp_aux.aux.ddc; 7423 else 7424 ddc = &aconnector->i2c->base; 7425 7426 drm_edid = drm_edid_read_ddc(connector, ddc); 7427 drm_edid_connector_update(connector, drm_edid); 7428 if (!drm_edid) { 7429 drm_err(dev, "No EDID found on connector: %s.\n", connector->name); 7430 return; 7431 } 7432 7433 aconnector->drm_edid = drm_edid; 7434 /* Update emulated (virtual) sink's EDID */ 7435 if (dc_em_sink && dc_link) { 7436 // FIXME: Get rid of drm_edid_raw() 7437 const struct edid *edid = drm_edid_raw(drm_edid); 7438 7439 memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps)); 7440 memmove(dc_em_sink->dc_edid.raw_edid, edid, 7441 (edid->extensions + 1) * EDID_LENGTH); 7442 dm_helpers_parse_edid_caps( 7443 dc_link, 7444 &dc_em_sink->dc_edid, 7445 &dc_em_sink->edid_caps); 7446 } 7447 } 7448 7449 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = { 7450 .reset = amdgpu_dm_connector_funcs_reset, 7451 .detect = amdgpu_dm_connector_detect, 7452 .fill_modes = drm_helper_probe_single_connector_modes, 7453 .destroy = amdgpu_dm_connector_destroy, 7454 .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state, 7455 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 7456 .atomic_set_property = amdgpu_dm_connector_atomic_set_property, 7457 .atomic_get_property = amdgpu_dm_connector_atomic_get_property, 7458 .late_register = amdgpu_dm_connector_late_register, 7459 .early_unregister = amdgpu_dm_connector_unregister, 7460 .force = amdgpu_dm_connector_funcs_force 7461 }; 7462 7463 static int get_modes(struct drm_connector *connector) 7464 { 7465 return amdgpu_dm_connector_get_modes(connector); 7466 } 7467 7468 static void create_eml_sink(struct amdgpu_dm_connector *aconnector) 7469 { 7470 struct drm_connector *connector = &aconnector->base; 7471 struct dc_link *dc_link = aconnector->dc_link; 7472 struct dc_sink_init_data init_params = { 7473 .link = aconnector->dc_link, 7474 .sink_signal = SIGNAL_TYPE_VIRTUAL 7475 }; 7476 const struct drm_edid *drm_edid; 7477 const struct edid *edid; 7478 struct i2c_adapter *ddc; 7479 7480 if (dc_link && dc_link->aux_mode) 7481 ddc = &aconnector->dm_dp_aux.aux.ddc; 7482 else 7483 ddc = &aconnector->i2c->base; 7484 7485 drm_edid = drm_edid_read_ddc(connector, ddc); 7486 drm_edid_connector_update(connector, drm_edid); 7487 if (!drm_edid) { 7488 drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name); 7489 return; 7490 } 7491 7492 if (connector->display_info.is_hdmi) 7493 init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A; 7494 7495 aconnector->drm_edid = drm_edid; 7496 7497 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 7498 aconnector->dc_em_sink = dc_link_add_remote_sink( 7499 aconnector->dc_link, 7500 (uint8_t *)edid, 7501 (edid->extensions + 1) * EDID_LENGTH, 7502 &init_params); 7503 7504 if (aconnector->base.force == DRM_FORCE_ON) { 7505 aconnector->dc_sink = aconnector->dc_link->local_sink ? 7506 aconnector->dc_link->local_sink : 7507 aconnector->dc_em_sink; 7508 if (aconnector->dc_sink) 7509 dc_sink_retain(aconnector->dc_sink); 7510 } 7511 } 7512 7513 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector) 7514 { 7515 struct dc_link *link = (struct dc_link *)aconnector->dc_link; 7516 7517 /* 7518 * In case of headless boot with force on for DP managed connector 7519 * Those settings have to be != 0 to get initial modeset 7520 */ 7521 if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) { 7522 link->verified_link_cap.lane_count = LANE_COUNT_FOUR; 7523 link->verified_link_cap.link_rate = LINK_RATE_HIGH2; 7524 } 7525 7526 create_eml_sink(aconnector); 7527 } 7528 7529 static enum dc_status dm_validate_stream_and_context(struct dc *dc, 7530 struct dc_stream_state *stream) 7531 { 7532 enum dc_status dc_result = DC_ERROR_UNEXPECTED; 7533 struct dc_plane_state *dc_plane_state = NULL; 7534 struct dc_state *dc_state = NULL; 7535 7536 if (!stream) 7537 goto cleanup; 7538 7539 dc_plane_state = dc_create_plane_state(dc); 7540 if (!dc_plane_state) 7541 goto cleanup; 7542 7543 dc_state = dc_state_create(dc, NULL); 7544 if (!dc_state) 7545 goto cleanup; 7546 7547 /* populate stream to plane */ 7548 dc_plane_state->src_rect.height = stream->src.height; 7549 dc_plane_state->src_rect.width = stream->src.width; 7550 dc_plane_state->dst_rect.height = stream->src.height; 7551 dc_plane_state->dst_rect.width = stream->src.width; 7552 dc_plane_state->clip_rect.height = stream->src.height; 7553 dc_plane_state->clip_rect.width = stream->src.width; 7554 dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256; 7555 dc_plane_state->plane_size.surface_size.height = stream->src.height; 7556 dc_plane_state->plane_size.surface_size.width = stream->src.width; 7557 dc_plane_state->plane_size.chroma_size.height = stream->src.height; 7558 dc_plane_state->plane_size.chroma_size.width = stream->src.width; 7559 dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888; 7560 dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN; 7561 dc_plane_state->rotation = ROTATION_ANGLE_0; 7562 dc_plane_state->is_tiling_rotated = false; 7563 dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL; 7564 7565 dc_result = dc_validate_stream(dc, stream); 7566 if (dc_result == DC_OK) 7567 dc_result = dc_validate_plane(dc, dc_plane_state); 7568 7569 if (dc_result == DC_OK) 7570 dc_result = dc_state_add_stream(dc, dc_state, stream); 7571 7572 if (dc_result == DC_OK && !dc_state_add_plane( 7573 dc, 7574 stream, 7575 dc_plane_state, 7576 dc_state)) 7577 dc_result = DC_FAIL_ATTACH_SURFACES; 7578 7579 if (dc_result == DC_OK) 7580 dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY); 7581 7582 cleanup: 7583 if (dc_state) 7584 dc_state_release(dc_state); 7585 7586 if (dc_plane_state) 7587 dc_plane_state_release(dc_plane_state); 7588 7589 return dc_result; 7590 } 7591 7592 struct dc_stream_state * 7593 create_validate_stream_for_sink(struct drm_connector *connector, 7594 const struct drm_display_mode *drm_mode, 7595 const struct dm_connector_state *dm_state, 7596 const struct dc_stream_state *old_stream) 7597 { 7598 struct amdgpu_dm_connector *aconnector = NULL; 7599 struct amdgpu_device *adev = drm_to_adev(connector->dev); 7600 struct dc_stream_state *stream; 7601 const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL; 7602 int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8; 7603 enum dc_status dc_result = DC_OK; 7604 uint8_t bpc_limit = 6; 7605 7606 if (!dm_state) 7607 return NULL; 7608 7609 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 7610 aconnector = to_amdgpu_dm_connector(connector); 7611 7612 if (aconnector && 7613 (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A || 7614 aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)) 7615 bpc_limit = 8; 7616 7617 do { 7618 stream = create_stream_for_sink(connector, drm_mode, 7619 dm_state, old_stream, 7620 requested_bpc); 7621 if (stream == NULL) { 7622 drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n"); 7623 break; 7624 } 7625 7626 dc_result = dc_validate_stream(adev->dm.dc, stream); 7627 7628 if (!aconnector) /* writeback connector */ 7629 return stream; 7630 7631 if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST) 7632 dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream); 7633 7634 if (dc_result == DC_OK) 7635 dc_result = dm_validate_stream_and_context(adev->dm.dc, stream); 7636 7637 if (dc_result != DC_OK) { 7638 DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n", 7639 drm_mode->hdisplay, 7640 drm_mode->vdisplay, 7641 drm_mode->clock, 7642 dc_pixel_encoding_to_str(stream->timing.pixel_encoding), 7643 dc_color_depth_to_str(stream->timing.display_color_depth), 7644 dc_status_to_str(dc_result)); 7645 7646 dc_stream_release(stream); 7647 stream = NULL; 7648 requested_bpc -= 2; /* lower bpc to retry validation */ 7649 } 7650 7651 } while (stream == NULL && requested_bpc >= bpc_limit); 7652 7653 if ((dc_result == DC_FAIL_ENC_VALIDATE || 7654 dc_result == DC_EXCEED_DONGLE_CAP) && 7655 !aconnector->force_yuv420_output) { 7656 DRM_DEBUG_KMS("%s:%d Retry forcing yuv420 encoding\n", 7657 __func__, __LINE__); 7658 7659 aconnector->force_yuv420_output = true; 7660 stream = create_validate_stream_for_sink(connector, drm_mode, 7661 dm_state, old_stream); 7662 aconnector->force_yuv420_output = false; 7663 } 7664 7665 return stream; 7666 } 7667 7668 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector, 7669 const struct drm_display_mode *mode) 7670 { 7671 int result = MODE_ERROR; 7672 struct dc_sink *dc_sink; 7673 struct drm_display_mode *test_mode; 7674 /* TODO: Unhardcode stream count */ 7675 struct dc_stream_state *stream; 7676 /* we always have an amdgpu_dm_connector here since we got 7677 * here via the amdgpu_dm_connector_helper_funcs 7678 */ 7679 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7680 7681 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) || 7682 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) 7683 return result; 7684 7685 /* 7686 * Only run this the first time mode_valid is called to initilialize 7687 * EDID mgmt 7688 */ 7689 if (aconnector->base.force != DRM_FORCE_UNSPECIFIED && 7690 !aconnector->dc_em_sink) 7691 handle_edid_mgmt(aconnector); 7692 7693 dc_sink = to_amdgpu_dm_connector(connector)->dc_sink; 7694 7695 if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL && 7696 aconnector->base.force != DRM_FORCE_ON) { 7697 drm_err(connector->dev, "dc_sink is NULL!\n"); 7698 goto fail; 7699 } 7700 7701 test_mode = drm_mode_duplicate(connector->dev, mode); 7702 if (!test_mode) 7703 goto fail; 7704 7705 drm_mode_set_crtcinfo(test_mode, 0); 7706 7707 stream = create_validate_stream_for_sink(connector, test_mode, 7708 to_dm_connector_state(connector->state), 7709 NULL); 7710 drm_mode_destroy(connector->dev, test_mode); 7711 if (stream) { 7712 dc_stream_release(stream); 7713 result = MODE_OK; 7714 } 7715 7716 fail: 7717 /* TODO: error handling*/ 7718 return result; 7719 } 7720 7721 static int fill_hdr_info_packet(const struct drm_connector_state *state, 7722 struct dc_info_packet *out) 7723 { 7724 struct hdmi_drm_infoframe frame; 7725 unsigned char buf[30]; /* 26 + 4 */ 7726 ssize_t len; 7727 int ret, i; 7728 7729 memset(out, 0, sizeof(*out)); 7730 7731 if (!state->hdr_output_metadata) 7732 return 0; 7733 7734 ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state); 7735 if (ret) 7736 return ret; 7737 7738 len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf)); 7739 if (len < 0) 7740 return (int)len; 7741 7742 /* Static metadata is a fixed 26 bytes + 4 byte header. */ 7743 if (len != 30) 7744 return -EINVAL; 7745 7746 /* Prepare the infopacket for DC. */ 7747 switch (state->connector->connector_type) { 7748 case DRM_MODE_CONNECTOR_HDMIA: 7749 out->hb0 = 0x87; /* type */ 7750 out->hb1 = 0x01; /* version */ 7751 out->hb2 = 0x1A; /* length */ 7752 out->sb[0] = buf[3]; /* checksum */ 7753 i = 1; 7754 break; 7755 7756 case DRM_MODE_CONNECTOR_DisplayPort: 7757 case DRM_MODE_CONNECTOR_eDP: 7758 out->hb0 = 0x00; /* sdp id, zero */ 7759 out->hb1 = 0x87; /* type */ 7760 out->hb2 = 0x1D; /* payload len - 1 */ 7761 out->hb3 = (0x13 << 2); /* sdp version */ 7762 out->sb[0] = 0x01; /* version */ 7763 out->sb[1] = 0x1A; /* length */ 7764 i = 2; 7765 break; 7766 7767 default: 7768 return -EINVAL; 7769 } 7770 7771 memcpy(&out->sb[i], &buf[4], 26); 7772 out->valid = true; 7773 7774 print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb, 7775 sizeof(out->sb), false); 7776 7777 return 0; 7778 } 7779 7780 static int 7781 amdgpu_dm_connector_atomic_check(struct drm_connector *conn, 7782 struct drm_atomic_state *state) 7783 { 7784 struct drm_connector_state *new_con_state = 7785 drm_atomic_get_new_connector_state(state, conn); 7786 struct drm_connector_state *old_con_state = 7787 drm_atomic_get_old_connector_state(state, conn); 7788 struct drm_crtc *crtc = new_con_state->crtc; 7789 struct drm_crtc_state *new_crtc_state; 7790 struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn); 7791 int ret; 7792 7793 trace_amdgpu_dm_connector_atomic_check(new_con_state); 7794 7795 if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) { 7796 ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr); 7797 if (ret < 0) 7798 return ret; 7799 } 7800 7801 if (!crtc) 7802 return 0; 7803 7804 if (new_con_state->colorspace != old_con_state->colorspace) { 7805 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7806 if (IS_ERR(new_crtc_state)) 7807 return PTR_ERR(new_crtc_state); 7808 7809 new_crtc_state->mode_changed = true; 7810 } 7811 7812 if (new_con_state->content_type != old_con_state->content_type) { 7813 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7814 if (IS_ERR(new_crtc_state)) 7815 return PTR_ERR(new_crtc_state); 7816 7817 new_crtc_state->mode_changed = true; 7818 } 7819 7820 if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) { 7821 struct dc_info_packet hdr_infopacket; 7822 7823 ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket); 7824 if (ret) 7825 return ret; 7826 7827 new_crtc_state = drm_atomic_get_crtc_state(state, crtc); 7828 if (IS_ERR(new_crtc_state)) 7829 return PTR_ERR(new_crtc_state); 7830 7831 /* 7832 * DC considers the stream backends changed if the 7833 * static metadata changes. Forcing the modeset also 7834 * gives a simple way for userspace to switch from 7835 * 8bpc to 10bpc when setting the metadata to enter 7836 * or exit HDR. 7837 * 7838 * Changing the static metadata after it's been 7839 * set is permissible, however. So only force a 7840 * modeset if we're entering or exiting HDR. 7841 */ 7842 new_crtc_state->mode_changed = new_crtc_state->mode_changed || 7843 !old_con_state->hdr_output_metadata || 7844 !new_con_state->hdr_output_metadata; 7845 } 7846 7847 return 0; 7848 } 7849 7850 static const struct drm_connector_helper_funcs 7851 amdgpu_dm_connector_helper_funcs = { 7852 /* 7853 * If hotplugging a second bigger display in FB Con mode, bigger resolution 7854 * modes will be filtered by drm_mode_validate_size(), and those modes 7855 * are missing after user start lightdm. So we need to renew modes list. 7856 * in get_modes call back, not just return the modes count 7857 */ 7858 .get_modes = get_modes, 7859 .mode_valid = amdgpu_dm_connector_mode_valid, 7860 .atomic_check = amdgpu_dm_connector_atomic_check, 7861 }; 7862 7863 static void dm_encoder_helper_disable(struct drm_encoder *encoder) 7864 { 7865 7866 } 7867 7868 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth) 7869 { 7870 switch (display_color_depth) { 7871 case COLOR_DEPTH_666: 7872 return 6; 7873 case COLOR_DEPTH_888: 7874 return 8; 7875 case COLOR_DEPTH_101010: 7876 return 10; 7877 case COLOR_DEPTH_121212: 7878 return 12; 7879 case COLOR_DEPTH_141414: 7880 return 14; 7881 case COLOR_DEPTH_161616: 7882 return 16; 7883 default: 7884 break; 7885 } 7886 return 0; 7887 } 7888 7889 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder, 7890 struct drm_crtc_state *crtc_state, 7891 struct drm_connector_state *conn_state) 7892 { 7893 struct drm_atomic_state *state = crtc_state->state; 7894 struct drm_connector *connector = conn_state->connector; 7895 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 7896 struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state); 7897 const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 7898 struct drm_dp_mst_topology_mgr *mst_mgr; 7899 struct drm_dp_mst_port *mst_port; 7900 struct drm_dp_mst_topology_state *mst_state; 7901 enum dc_color_depth color_depth; 7902 int clock, bpp = 0; 7903 bool is_y420 = false; 7904 7905 if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) || 7906 (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) { 7907 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 7908 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 7909 enum drm_mode_status result; 7910 7911 result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode); 7912 if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) { 7913 drm_dbg_driver(encoder->dev, 7914 "mode %dx%d@%dHz is not native, enabling scaling\n", 7915 adjusted_mode->hdisplay, adjusted_mode->vdisplay, 7916 drm_mode_vrefresh(adjusted_mode)); 7917 dm_new_connector_state->scaling = RMX_FULL; 7918 } 7919 return 0; 7920 } 7921 7922 if (!aconnector->mst_output_port) 7923 return 0; 7924 7925 mst_port = aconnector->mst_output_port; 7926 mst_mgr = &aconnector->mst_root->mst_mgr; 7927 7928 if (!crtc_state->connectors_changed && !crtc_state->mode_changed) 7929 return 0; 7930 7931 mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr); 7932 if (IS_ERR(mst_state)) 7933 return PTR_ERR(mst_state); 7934 7935 mst_state->pbn_div.full = dfixed_const(dm_mst_get_pbn_divider(aconnector->mst_root->dc_link)); 7936 7937 if (!state->duplicated) { 7938 int max_bpc = conn_state->max_requested_bpc; 7939 7940 is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) && 7941 aconnector->force_yuv420_output; 7942 color_depth = convert_color_depth_from_display_info(connector, 7943 is_y420, 7944 max_bpc); 7945 bpp = convert_dc_color_depth_into_bpc(color_depth) * 3; 7946 clock = adjusted_mode->clock; 7947 dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4); 7948 } 7949 7950 dm_new_connector_state->vcpi_slots = 7951 drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port, 7952 dm_new_connector_state->pbn); 7953 if (dm_new_connector_state->vcpi_slots < 0) { 7954 DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots); 7955 return dm_new_connector_state->vcpi_slots; 7956 } 7957 return 0; 7958 } 7959 7960 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = { 7961 .disable = dm_encoder_helper_disable, 7962 .atomic_check = dm_encoder_helper_atomic_check 7963 }; 7964 7965 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state, 7966 struct dc_state *dc_state, 7967 struct dsc_mst_fairness_vars *vars) 7968 { 7969 struct dc_stream_state *stream = NULL; 7970 struct drm_connector *connector; 7971 struct drm_connector_state *new_con_state; 7972 struct amdgpu_dm_connector *aconnector; 7973 struct dm_connector_state *dm_conn_state; 7974 int i, j, ret; 7975 int vcpi, pbn_div, pbn = 0, slot_num = 0; 7976 7977 for_each_new_connector_in_state(state, connector, new_con_state, i) { 7978 7979 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 7980 continue; 7981 7982 aconnector = to_amdgpu_dm_connector(connector); 7983 7984 if (!aconnector->mst_output_port) 7985 continue; 7986 7987 if (!new_con_state || !new_con_state->crtc) 7988 continue; 7989 7990 dm_conn_state = to_dm_connector_state(new_con_state); 7991 7992 for (j = 0; j < dc_state->stream_count; j++) { 7993 stream = dc_state->streams[j]; 7994 if (!stream) 7995 continue; 7996 7997 if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector) 7998 break; 7999 8000 stream = NULL; 8001 } 8002 8003 if (!stream) 8004 continue; 8005 8006 pbn_div = dm_mst_get_pbn_divider(stream->link); 8007 /* pbn is calculated by compute_mst_dsc_configs_for_state*/ 8008 for (j = 0; j < dc_state->stream_count; j++) { 8009 if (vars[j].aconnector == aconnector) { 8010 pbn = vars[j].pbn; 8011 break; 8012 } 8013 } 8014 8015 if (j == dc_state->stream_count || pbn_div == 0) 8016 continue; 8017 8018 slot_num = DIV_ROUND_UP(pbn, pbn_div); 8019 8020 if (stream->timing.flags.DSC != 1) { 8021 dm_conn_state->pbn = pbn; 8022 dm_conn_state->vcpi_slots = slot_num; 8023 8024 ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, 8025 dm_conn_state->pbn, false); 8026 if (ret < 0) 8027 return ret; 8028 8029 continue; 8030 } 8031 8032 vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true); 8033 if (vcpi < 0) 8034 return vcpi; 8035 8036 dm_conn_state->pbn = pbn; 8037 dm_conn_state->vcpi_slots = vcpi; 8038 } 8039 return 0; 8040 } 8041 8042 static int to_drm_connector_type(enum signal_type st) 8043 { 8044 switch (st) { 8045 case SIGNAL_TYPE_HDMI_TYPE_A: 8046 return DRM_MODE_CONNECTOR_HDMIA; 8047 case SIGNAL_TYPE_EDP: 8048 return DRM_MODE_CONNECTOR_eDP; 8049 case SIGNAL_TYPE_LVDS: 8050 return DRM_MODE_CONNECTOR_LVDS; 8051 case SIGNAL_TYPE_RGB: 8052 return DRM_MODE_CONNECTOR_VGA; 8053 case SIGNAL_TYPE_DISPLAY_PORT: 8054 case SIGNAL_TYPE_DISPLAY_PORT_MST: 8055 return DRM_MODE_CONNECTOR_DisplayPort; 8056 case SIGNAL_TYPE_DVI_DUAL_LINK: 8057 case SIGNAL_TYPE_DVI_SINGLE_LINK: 8058 return DRM_MODE_CONNECTOR_DVID; 8059 case SIGNAL_TYPE_VIRTUAL: 8060 return DRM_MODE_CONNECTOR_VIRTUAL; 8061 8062 default: 8063 return DRM_MODE_CONNECTOR_Unknown; 8064 } 8065 } 8066 8067 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector) 8068 { 8069 struct drm_encoder *encoder; 8070 8071 /* There is only one encoder per connector */ 8072 drm_connector_for_each_possible_encoder(connector, encoder) 8073 return encoder; 8074 8075 return NULL; 8076 } 8077 8078 static void amdgpu_dm_get_native_mode(struct drm_connector *connector) 8079 { 8080 struct drm_encoder *encoder; 8081 struct amdgpu_encoder *amdgpu_encoder; 8082 8083 encoder = amdgpu_dm_connector_to_encoder(connector); 8084 8085 if (encoder == NULL) 8086 return; 8087 8088 amdgpu_encoder = to_amdgpu_encoder(encoder); 8089 8090 amdgpu_encoder->native_mode.clock = 0; 8091 8092 if (!list_empty(&connector->probed_modes)) { 8093 struct drm_display_mode *preferred_mode = NULL; 8094 8095 list_for_each_entry(preferred_mode, 8096 &connector->probed_modes, 8097 head) { 8098 if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) 8099 amdgpu_encoder->native_mode = *preferred_mode; 8100 8101 break; 8102 } 8103 8104 } 8105 } 8106 8107 static struct drm_display_mode * 8108 amdgpu_dm_create_common_mode(struct drm_encoder *encoder, 8109 char *name, 8110 int hdisplay, int vdisplay) 8111 { 8112 struct drm_device *dev = encoder->dev; 8113 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8114 struct drm_display_mode *mode = NULL; 8115 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8116 8117 mode = drm_mode_duplicate(dev, native_mode); 8118 8119 if (mode == NULL) 8120 return NULL; 8121 8122 mode->hdisplay = hdisplay; 8123 mode->vdisplay = vdisplay; 8124 mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8125 strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN); 8126 8127 return mode; 8128 8129 } 8130 8131 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder, 8132 struct drm_connector *connector) 8133 { 8134 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder); 8135 struct drm_display_mode *mode = NULL; 8136 struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode; 8137 struct amdgpu_dm_connector *amdgpu_dm_connector = 8138 to_amdgpu_dm_connector(connector); 8139 int i; 8140 int n; 8141 struct mode_size { 8142 char name[DRM_DISPLAY_MODE_LEN]; 8143 int w; 8144 int h; 8145 } common_modes[] = { 8146 { "640x480", 640, 480}, 8147 { "800x600", 800, 600}, 8148 { "1024x768", 1024, 768}, 8149 { "1280x720", 1280, 720}, 8150 { "1280x800", 1280, 800}, 8151 {"1280x1024", 1280, 1024}, 8152 { "1440x900", 1440, 900}, 8153 {"1680x1050", 1680, 1050}, 8154 {"1600x1200", 1600, 1200}, 8155 {"1920x1080", 1920, 1080}, 8156 {"1920x1200", 1920, 1200} 8157 }; 8158 8159 n = ARRAY_SIZE(common_modes); 8160 8161 for (i = 0; i < n; i++) { 8162 struct drm_display_mode *curmode = NULL; 8163 bool mode_existed = false; 8164 8165 if (common_modes[i].w > native_mode->hdisplay || 8166 common_modes[i].h > native_mode->vdisplay || 8167 (common_modes[i].w == native_mode->hdisplay && 8168 common_modes[i].h == native_mode->vdisplay)) 8169 continue; 8170 8171 list_for_each_entry(curmode, &connector->probed_modes, head) { 8172 if (common_modes[i].w == curmode->hdisplay && 8173 common_modes[i].h == curmode->vdisplay) { 8174 mode_existed = true; 8175 break; 8176 } 8177 } 8178 8179 if (mode_existed) 8180 continue; 8181 8182 mode = amdgpu_dm_create_common_mode(encoder, 8183 common_modes[i].name, common_modes[i].w, 8184 common_modes[i].h); 8185 if (!mode) 8186 continue; 8187 8188 drm_mode_probed_add(connector, mode); 8189 amdgpu_dm_connector->num_modes++; 8190 } 8191 } 8192 8193 static void amdgpu_set_panel_orientation(struct drm_connector *connector) 8194 { 8195 struct drm_encoder *encoder; 8196 struct amdgpu_encoder *amdgpu_encoder; 8197 const struct drm_display_mode *native_mode; 8198 8199 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP && 8200 connector->connector_type != DRM_MODE_CONNECTOR_LVDS) 8201 return; 8202 8203 mutex_lock(&connector->dev->mode_config.mutex); 8204 amdgpu_dm_connector_get_modes(connector); 8205 mutex_unlock(&connector->dev->mode_config.mutex); 8206 8207 encoder = amdgpu_dm_connector_to_encoder(connector); 8208 if (!encoder) 8209 return; 8210 8211 amdgpu_encoder = to_amdgpu_encoder(encoder); 8212 8213 native_mode = &amdgpu_encoder->native_mode; 8214 if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0) 8215 return; 8216 8217 drm_connector_set_panel_orientation_with_quirk(connector, 8218 DRM_MODE_PANEL_ORIENTATION_UNKNOWN, 8219 native_mode->hdisplay, 8220 native_mode->vdisplay); 8221 } 8222 8223 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector, 8224 const struct drm_edid *drm_edid) 8225 { 8226 struct amdgpu_dm_connector *amdgpu_dm_connector = 8227 to_amdgpu_dm_connector(connector); 8228 8229 if (drm_edid) { 8230 /* empty probed_modes */ 8231 INIT_LIST_HEAD(&connector->probed_modes); 8232 amdgpu_dm_connector->num_modes = 8233 drm_edid_connector_add_modes(connector); 8234 8235 /* sorting the probed modes before calling function 8236 * amdgpu_dm_get_native_mode() since EDID can have 8237 * more than one preferred mode. The modes that are 8238 * later in the probed mode list could be of higher 8239 * and preferred resolution. For example, 3840x2160 8240 * resolution in base EDID preferred timing and 4096x2160 8241 * preferred resolution in DID extension block later. 8242 */ 8243 drm_mode_sort(&connector->probed_modes); 8244 amdgpu_dm_get_native_mode(connector); 8245 8246 /* Freesync capabilities are reset by calling 8247 * drm_edid_connector_add_modes() and need to be 8248 * restored here. 8249 */ 8250 amdgpu_dm_update_freesync_caps(connector, drm_edid); 8251 } else { 8252 amdgpu_dm_connector->num_modes = 0; 8253 } 8254 } 8255 8256 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector, 8257 struct drm_display_mode *mode) 8258 { 8259 struct drm_display_mode *m; 8260 8261 list_for_each_entry(m, &aconnector->base.probed_modes, head) { 8262 if (drm_mode_equal(m, mode)) 8263 return true; 8264 } 8265 8266 return false; 8267 } 8268 8269 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector) 8270 { 8271 const struct drm_display_mode *m; 8272 struct drm_display_mode *new_mode; 8273 uint i; 8274 u32 new_modes_count = 0; 8275 8276 /* Standard FPS values 8277 * 8278 * 23.976 - TV/NTSC 8279 * 24 - Cinema 8280 * 25 - TV/PAL 8281 * 29.97 - TV/NTSC 8282 * 30 - TV/NTSC 8283 * 48 - Cinema HFR 8284 * 50 - TV/PAL 8285 * 60 - Commonly used 8286 * 48,72,96,120 - Multiples of 24 8287 */ 8288 static const u32 common_rates[] = { 8289 23976, 24000, 25000, 29970, 30000, 8290 48000, 50000, 60000, 72000, 96000, 120000 8291 }; 8292 8293 /* 8294 * Find mode with highest refresh rate with the same resolution 8295 * as the preferred mode. Some monitors report a preferred mode 8296 * with lower resolution than the highest refresh rate supported. 8297 */ 8298 8299 m = get_highest_refresh_rate_mode(aconnector, true); 8300 if (!m) 8301 return 0; 8302 8303 for (i = 0; i < ARRAY_SIZE(common_rates); i++) { 8304 u64 target_vtotal, target_vtotal_diff; 8305 u64 num, den; 8306 8307 if (drm_mode_vrefresh(m) * 1000 < common_rates[i]) 8308 continue; 8309 8310 if (common_rates[i] < aconnector->min_vfreq * 1000 || 8311 common_rates[i] > aconnector->max_vfreq * 1000) 8312 continue; 8313 8314 num = (unsigned long long)m->clock * 1000 * 1000; 8315 den = common_rates[i] * (unsigned long long)m->htotal; 8316 target_vtotal = div_u64(num, den); 8317 target_vtotal_diff = target_vtotal - m->vtotal; 8318 8319 /* Check for illegal modes */ 8320 if (m->vsync_start + target_vtotal_diff < m->vdisplay || 8321 m->vsync_end + target_vtotal_diff < m->vsync_start || 8322 m->vtotal + target_vtotal_diff < m->vsync_end) 8323 continue; 8324 8325 new_mode = drm_mode_duplicate(aconnector->base.dev, m); 8326 if (!new_mode) 8327 goto out; 8328 8329 new_mode->vtotal += (u16)target_vtotal_diff; 8330 new_mode->vsync_start += (u16)target_vtotal_diff; 8331 new_mode->vsync_end += (u16)target_vtotal_diff; 8332 new_mode->type &= ~DRM_MODE_TYPE_PREFERRED; 8333 new_mode->type |= DRM_MODE_TYPE_DRIVER; 8334 8335 if (!is_duplicate_mode(aconnector, new_mode)) { 8336 drm_mode_probed_add(&aconnector->base, new_mode); 8337 new_modes_count += 1; 8338 } else 8339 drm_mode_destroy(aconnector->base.dev, new_mode); 8340 } 8341 out: 8342 return new_modes_count; 8343 } 8344 8345 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector, 8346 const struct drm_edid *drm_edid) 8347 { 8348 struct amdgpu_dm_connector *amdgpu_dm_connector = 8349 to_amdgpu_dm_connector(connector); 8350 8351 if (!(amdgpu_freesync_vid_mode && drm_edid)) 8352 return; 8353 8354 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 8355 amdgpu_dm_connector->num_modes += 8356 add_fs_modes(amdgpu_dm_connector); 8357 } 8358 8359 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector) 8360 { 8361 struct amdgpu_dm_connector *amdgpu_dm_connector = 8362 to_amdgpu_dm_connector(connector); 8363 struct drm_encoder *encoder; 8364 const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid; 8365 struct dc_link_settings *verified_link_cap = 8366 &amdgpu_dm_connector->dc_link->verified_link_cap; 8367 const struct dc *dc = amdgpu_dm_connector->dc_link->dc; 8368 8369 encoder = amdgpu_dm_connector_to_encoder(connector); 8370 8371 if (!drm_edid) { 8372 amdgpu_dm_connector->num_modes = 8373 drm_add_modes_noedid(connector, 640, 480); 8374 if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING) 8375 amdgpu_dm_connector->num_modes += 8376 drm_add_modes_noedid(connector, 1920, 1080); 8377 } else { 8378 amdgpu_dm_connector_ddc_get_modes(connector, drm_edid); 8379 if (encoder && (connector->connector_type != DRM_MODE_CONNECTOR_eDP) && 8380 (connector->connector_type != DRM_MODE_CONNECTOR_LVDS)) 8381 amdgpu_dm_connector_add_common_modes(encoder, connector); 8382 amdgpu_dm_connector_add_freesync_modes(connector, drm_edid); 8383 } 8384 amdgpu_dm_fbc_init(connector); 8385 8386 return amdgpu_dm_connector->num_modes; 8387 } 8388 8389 static const u32 supported_colorspaces = 8390 BIT(DRM_MODE_COLORIMETRY_BT709_YCC) | 8391 BIT(DRM_MODE_COLORIMETRY_OPRGB) | 8392 BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) | 8393 BIT(DRM_MODE_COLORIMETRY_BT2020_YCC); 8394 8395 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm, 8396 struct amdgpu_dm_connector *aconnector, 8397 int connector_type, 8398 struct dc_link *link, 8399 int link_index) 8400 { 8401 struct amdgpu_device *adev = drm_to_adev(dm->ddev); 8402 8403 /* 8404 * Some of the properties below require access to state, like bpc. 8405 * Allocate some default initial connector state with our reset helper. 8406 */ 8407 if (aconnector->base.funcs->reset) 8408 aconnector->base.funcs->reset(&aconnector->base); 8409 8410 aconnector->connector_id = link_index; 8411 aconnector->bl_idx = -1; 8412 aconnector->dc_link = link; 8413 aconnector->base.interlace_allowed = false; 8414 aconnector->base.doublescan_allowed = false; 8415 aconnector->base.stereo_allowed = false; 8416 aconnector->base.dpms = DRM_MODE_DPMS_OFF; 8417 aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */ 8418 aconnector->audio_inst = -1; 8419 aconnector->pack_sdp_v1_3 = false; 8420 aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE; 8421 memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info)); 8422 mutex_init(&aconnector->hpd_lock); 8423 mutex_init(&aconnector->handle_mst_msg_ready); 8424 8425 /* 8426 * configure support HPD hot plug connector_>polled default value is 0 8427 * which means HPD hot plug not supported 8428 */ 8429 switch (connector_type) { 8430 case DRM_MODE_CONNECTOR_HDMIA: 8431 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8432 aconnector->base.ycbcr_420_allowed = 8433 link->link_enc->features.hdmi_ycbcr420_supported ? true : false; 8434 break; 8435 case DRM_MODE_CONNECTOR_DisplayPort: 8436 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8437 link->link_enc = link_enc_cfg_get_link_enc(link); 8438 ASSERT(link->link_enc); 8439 if (link->link_enc) 8440 aconnector->base.ycbcr_420_allowed = 8441 link->link_enc->features.dp_ycbcr420_supported ? true : false; 8442 break; 8443 case DRM_MODE_CONNECTOR_DVID: 8444 aconnector->base.polled = DRM_CONNECTOR_POLL_HPD; 8445 break; 8446 default: 8447 break; 8448 } 8449 8450 drm_object_attach_property(&aconnector->base.base, 8451 dm->ddev->mode_config.scaling_mode_property, 8452 DRM_MODE_SCALE_NONE); 8453 8454 if (connector_type == DRM_MODE_CONNECTOR_HDMIA 8455 || (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root)) 8456 drm_connector_attach_broadcast_rgb_property(&aconnector->base); 8457 8458 drm_object_attach_property(&aconnector->base.base, 8459 adev->mode_info.underscan_property, 8460 UNDERSCAN_OFF); 8461 drm_object_attach_property(&aconnector->base.base, 8462 adev->mode_info.underscan_hborder_property, 8463 0); 8464 drm_object_attach_property(&aconnector->base.base, 8465 adev->mode_info.underscan_vborder_property, 8466 0); 8467 8468 if (!aconnector->mst_root) 8469 drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16); 8470 8471 aconnector->base.state->max_bpc = 16; 8472 aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc; 8473 8474 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8475 /* Content Type is currently only implemented for HDMI. */ 8476 drm_connector_attach_content_type_property(&aconnector->base); 8477 } 8478 8479 if (connector_type == DRM_MODE_CONNECTOR_HDMIA) { 8480 if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces)) 8481 drm_connector_attach_colorspace_property(&aconnector->base); 8482 } else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) || 8483 connector_type == DRM_MODE_CONNECTOR_eDP) { 8484 if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces)) 8485 drm_connector_attach_colorspace_property(&aconnector->base); 8486 } 8487 8488 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8489 connector_type == DRM_MODE_CONNECTOR_DisplayPort || 8490 connector_type == DRM_MODE_CONNECTOR_eDP) { 8491 drm_connector_attach_hdr_output_metadata_property(&aconnector->base); 8492 8493 if (!aconnector->mst_root) 8494 drm_connector_attach_vrr_capable_property(&aconnector->base); 8495 8496 if (adev->dm.hdcp_workqueue) 8497 drm_connector_attach_content_protection_property(&aconnector->base, true); 8498 } 8499 } 8500 8501 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap, 8502 struct i2c_msg *msgs, int num) 8503 { 8504 struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap); 8505 struct ddc_service *ddc_service = i2c->ddc_service; 8506 struct i2c_command cmd; 8507 int i; 8508 int result = -EIO; 8509 8510 if (!ddc_service->ddc_pin) 8511 return result; 8512 8513 cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL); 8514 8515 if (!cmd.payloads) 8516 return result; 8517 8518 cmd.number_of_payloads = num; 8519 cmd.engine = I2C_COMMAND_ENGINE_DEFAULT; 8520 cmd.speed = 100; 8521 8522 for (i = 0; i < num; i++) { 8523 cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD); 8524 cmd.payloads[i].address = msgs[i].addr; 8525 cmd.payloads[i].length = msgs[i].len; 8526 cmd.payloads[i].data = msgs[i].buf; 8527 } 8528 8529 if (i2c->oem) { 8530 if (dc_submit_i2c_oem( 8531 ddc_service->ctx->dc, 8532 &cmd)) 8533 result = num; 8534 } else { 8535 if (dc_submit_i2c( 8536 ddc_service->ctx->dc, 8537 ddc_service->link->link_index, 8538 &cmd)) 8539 result = num; 8540 } 8541 8542 kfree(cmd.payloads); 8543 return result; 8544 } 8545 8546 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap) 8547 { 8548 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 8549 } 8550 8551 static const struct i2c_algorithm amdgpu_dm_i2c_algo = { 8552 .master_xfer = amdgpu_dm_i2c_xfer, 8553 .functionality = amdgpu_dm_i2c_func, 8554 }; 8555 8556 static struct amdgpu_i2c_adapter * 8557 create_i2c(struct ddc_service *ddc_service, bool oem) 8558 { 8559 struct amdgpu_device *adev = ddc_service->ctx->driver_context; 8560 struct amdgpu_i2c_adapter *i2c; 8561 8562 i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL); 8563 if (!i2c) 8564 return NULL; 8565 i2c->base.owner = THIS_MODULE; 8566 i2c->base.dev.parent = &adev->pdev->dev; 8567 i2c->base.algo = &amdgpu_dm_i2c_algo; 8568 if (oem) 8569 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus"); 8570 else 8571 snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", 8572 ddc_service->link->link_index); 8573 i2c_set_adapdata(&i2c->base, i2c); 8574 i2c->ddc_service = ddc_service; 8575 i2c->oem = oem; 8576 8577 return i2c; 8578 } 8579 8580 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector) 8581 { 8582 struct cec_connector_info conn_info; 8583 struct drm_device *ddev = aconnector->base.dev; 8584 struct device *hdmi_dev = ddev->dev; 8585 8586 if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) { 8587 drm_info(ddev, "HDMI-CEC feature masked\n"); 8588 return -EINVAL; 8589 } 8590 8591 cec_fill_conn_info_from_drm(&conn_info, &aconnector->base); 8592 aconnector->notifier = 8593 cec_notifier_conn_register(hdmi_dev, NULL, &conn_info); 8594 if (!aconnector->notifier) { 8595 drm_err(ddev, "Failed to create cec notifier\n"); 8596 return -ENOMEM; 8597 } 8598 8599 return 0; 8600 } 8601 8602 /* 8603 * Note: this function assumes that dc_link_detect() was called for the 8604 * dc_link which will be represented by this aconnector. 8605 */ 8606 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm, 8607 struct amdgpu_dm_connector *aconnector, 8608 u32 link_index, 8609 struct amdgpu_encoder *aencoder) 8610 { 8611 int res = 0; 8612 int connector_type; 8613 struct dc *dc = dm->dc; 8614 struct dc_link *link = dc_get_link_at_index(dc, link_index); 8615 struct amdgpu_i2c_adapter *i2c; 8616 8617 /* Not needed for writeback connector */ 8618 link->priv = aconnector; 8619 8620 8621 i2c = create_i2c(link->ddc, false); 8622 if (!i2c) { 8623 drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n"); 8624 return -ENOMEM; 8625 } 8626 8627 aconnector->i2c = i2c; 8628 res = i2c_add_adapter(&i2c->base); 8629 8630 if (res) { 8631 drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index); 8632 goto out_free; 8633 } 8634 8635 connector_type = to_drm_connector_type(link->connector_signal); 8636 8637 res = drm_connector_init_with_ddc( 8638 dm->ddev, 8639 &aconnector->base, 8640 &amdgpu_dm_connector_funcs, 8641 connector_type, 8642 &i2c->base); 8643 8644 if (res) { 8645 drm_err(adev_to_drm(dm->adev), "connector_init failed\n"); 8646 aconnector->connector_id = -1; 8647 goto out_free; 8648 } 8649 8650 drm_connector_helper_add( 8651 &aconnector->base, 8652 &amdgpu_dm_connector_helper_funcs); 8653 8654 amdgpu_dm_connector_init_helper( 8655 dm, 8656 aconnector, 8657 connector_type, 8658 link, 8659 link_index); 8660 8661 drm_connector_attach_encoder( 8662 &aconnector->base, &aencoder->base); 8663 8664 if (connector_type == DRM_MODE_CONNECTOR_HDMIA || 8665 connector_type == DRM_MODE_CONNECTOR_HDMIB) 8666 amdgpu_dm_initialize_hdmi_connector(aconnector); 8667 8668 if (connector_type == DRM_MODE_CONNECTOR_DisplayPort 8669 || connector_type == DRM_MODE_CONNECTOR_eDP) 8670 amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index); 8671 8672 out_free: 8673 if (res) { 8674 kfree(i2c); 8675 aconnector->i2c = NULL; 8676 } 8677 return res; 8678 } 8679 8680 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev) 8681 { 8682 switch (adev->mode_info.num_crtc) { 8683 case 1: 8684 return 0x1; 8685 case 2: 8686 return 0x3; 8687 case 3: 8688 return 0x7; 8689 case 4: 8690 return 0xf; 8691 case 5: 8692 return 0x1f; 8693 case 6: 8694 default: 8695 return 0x3f; 8696 } 8697 } 8698 8699 static int amdgpu_dm_encoder_init(struct drm_device *dev, 8700 struct amdgpu_encoder *aencoder, 8701 uint32_t link_index) 8702 { 8703 struct amdgpu_device *adev = drm_to_adev(dev); 8704 8705 int res = drm_encoder_init(dev, 8706 &aencoder->base, 8707 &amdgpu_dm_encoder_funcs, 8708 DRM_MODE_ENCODER_TMDS, 8709 NULL); 8710 8711 aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev); 8712 8713 if (!res) 8714 aencoder->encoder_id = link_index; 8715 else 8716 aencoder->encoder_id = -1; 8717 8718 drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs); 8719 8720 return res; 8721 } 8722 8723 static void manage_dm_interrupts(struct amdgpu_device *adev, 8724 struct amdgpu_crtc *acrtc, 8725 struct dm_crtc_state *acrtc_state) 8726 { 8727 struct drm_vblank_crtc_config config = {0}; 8728 struct dc_crtc_timing *timing; 8729 int offdelay; 8730 8731 if (acrtc_state) { 8732 timing = &acrtc_state->stream->timing; 8733 8734 /* 8735 * Depending on when the HW latching event of double-buffered 8736 * registers happen relative to the PSR SDP deadline, and how 8737 * bad the Panel clock has drifted since the last ALPM off 8738 * event, there can be up to 3 frames of delay between sending 8739 * the PSR exit cmd to DMUB fw, and when the panel starts 8740 * displaying live frames. 8741 * 8742 * We can set: 8743 * 8744 * 20/100 * offdelay_ms = 3_frames_ms 8745 * => offdelay_ms = 5 * 3_frames_ms 8746 * 8747 * This ensures that `3_frames_ms` will only be experienced as a 8748 * 20% delay on top how long the display has been static, and 8749 * thus make the delay less perceivable. 8750 */ 8751 if (acrtc_state->stream->link->psr_settings.psr_version < 8752 DC_PSR_VERSION_UNSUPPORTED) { 8753 offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 * 8754 timing->v_total * 8755 timing->h_total, 8756 timing->pix_clk_100hz); 8757 config.offdelay_ms = offdelay ?: 30; 8758 } else if (amdgpu_ip_version(adev, DCE_HWIP, 0) < 8759 IP_VERSION(3, 5, 0) || 8760 !(adev->flags & AMD_IS_APU)) { 8761 /* 8762 * Older HW and DGPU have issues with instant off; 8763 * use a 2 frame offdelay. 8764 */ 8765 offdelay = DIV64_U64_ROUND_UP((u64)20 * 8766 timing->v_total * 8767 timing->h_total, 8768 timing->pix_clk_100hz); 8769 8770 config.offdelay_ms = offdelay ?: 30; 8771 } else { 8772 /* offdelay_ms = 0 will never disable vblank */ 8773 config.offdelay_ms = 1; 8774 config.disable_immediate = true; 8775 } 8776 8777 drm_crtc_vblank_on_config(&acrtc->base, 8778 &config); 8779 } else { 8780 drm_crtc_vblank_off(&acrtc->base); 8781 } 8782 } 8783 8784 static void dm_update_pflip_irq_state(struct amdgpu_device *adev, 8785 struct amdgpu_crtc *acrtc) 8786 { 8787 int irq_type = 8788 amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id); 8789 8790 /** 8791 * This reads the current state for the IRQ and force reapplies 8792 * the setting to hardware. 8793 */ 8794 amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type); 8795 } 8796 8797 static bool 8798 is_scaling_state_different(const struct dm_connector_state *dm_state, 8799 const struct dm_connector_state *old_dm_state) 8800 { 8801 if (dm_state->scaling != old_dm_state->scaling) 8802 return true; 8803 if (!dm_state->underscan_enable && old_dm_state->underscan_enable) { 8804 if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0) 8805 return true; 8806 } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) { 8807 if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0) 8808 return true; 8809 } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder || 8810 dm_state->underscan_vborder != old_dm_state->underscan_vborder) 8811 return true; 8812 return false; 8813 } 8814 8815 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state, 8816 struct drm_crtc_state *old_crtc_state, 8817 struct drm_connector_state *new_conn_state, 8818 struct drm_connector_state *old_conn_state, 8819 const struct drm_connector *connector, 8820 struct hdcp_workqueue *hdcp_w) 8821 { 8822 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 8823 struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state); 8824 8825 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 8826 connector->index, connector->status, connector->dpms); 8827 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 8828 old_conn_state->content_protection, new_conn_state->content_protection); 8829 8830 if (old_crtc_state) 8831 pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8832 old_crtc_state->enable, 8833 old_crtc_state->active, 8834 old_crtc_state->mode_changed, 8835 old_crtc_state->active_changed, 8836 old_crtc_state->connectors_changed); 8837 8838 if (new_crtc_state) 8839 pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 8840 new_crtc_state->enable, 8841 new_crtc_state->active, 8842 new_crtc_state->mode_changed, 8843 new_crtc_state->active_changed, 8844 new_crtc_state->connectors_changed); 8845 8846 /* hdcp content type change */ 8847 if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type && 8848 new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) { 8849 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8850 pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__); 8851 return true; 8852 } 8853 8854 /* CP is being re enabled, ignore this */ 8855 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED && 8856 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 8857 if (new_crtc_state && new_crtc_state->mode_changed) { 8858 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8859 pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__); 8860 return true; 8861 } 8862 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED; 8863 pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__); 8864 return false; 8865 } 8866 8867 /* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED 8868 * 8869 * Handles: UNDESIRED -> ENABLED 8870 */ 8871 if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED && 8872 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) 8873 new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 8874 8875 /* Stream removed and re-enabled 8876 * 8877 * Can sometimes overlap with the HPD case, 8878 * thus set update_hdcp to false to avoid 8879 * setting HDCP multiple times. 8880 * 8881 * Handles: DESIRED -> DESIRED (Special case) 8882 */ 8883 if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) && 8884 new_conn_state->crtc && new_conn_state->crtc->enabled && 8885 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) { 8886 dm_con_state->update_hdcp = false; 8887 pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n", 8888 __func__); 8889 return true; 8890 } 8891 8892 /* Hot-plug, headless s3, dpms 8893 * 8894 * Only start HDCP if the display is connected/enabled. 8895 * update_hdcp flag will be set to false until the next 8896 * HPD comes in. 8897 * 8898 * Handles: DESIRED -> DESIRED (Special case) 8899 */ 8900 if (dm_con_state->update_hdcp && 8901 new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED && 8902 connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) { 8903 dm_con_state->update_hdcp = false; 8904 pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n", 8905 __func__); 8906 return true; 8907 } 8908 8909 if (old_conn_state->content_protection == new_conn_state->content_protection) { 8910 if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) { 8911 if (new_crtc_state && new_crtc_state->mode_changed) { 8912 pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n", 8913 __func__); 8914 return true; 8915 } 8916 pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n", 8917 __func__); 8918 return false; 8919 } 8920 8921 pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__); 8922 return false; 8923 } 8924 8925 if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) { 8926 pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n", 8927 __func__); 8928 return true; 8929 } 8930 8931 pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__); 8932 return false; 8933 } 8934 8935 static void remove_stream(struct amdgpu_device *adev, 8936 struct amdgpu_crtc *acrtc, 8937 struct dc_stream_state *stream) 8938 { 8939 /* this is the update mode case */ 8940 8941 acrtc->otg_inst = -1; 8942 acrtc->enabled = false; 8943 } 8944 8945 static void prepare_flip_isr(struct amdgpu_crtc *acrtc) 8946 { 8947 8948 assert_spin_locked(&acrtc->base.dev->event_lock); 8949 WARN_ON(acrtc->event); 8950 8951 acrtc->event = acrtc->base.state->event; 8952 8953 /* Set the flip status */ 8954 acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED; 8955 8956 /* Mark this event as consumed */ 8957 acrtc->base.state->event = NULL; 8958 8959 drm_dbg_state(acrtc->base.dev, 8960 "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n", 8961 acrtc->crtc_id); 8962 } 8963 8964 static void update_freesync_state_on_stream( 8965 struct amdgpu_display_manager *dm, 8966 struct dm_crtc_state *new_crtc_state, 8967 struct dc_stream_state *new_stream, 8968 struct dc_plane_state *surface, 8969 u32 flip_timestamp_in_us) 8970 { 8971 struct mod_vrr_params vrr_params; 8972 struct dc_info_packet vrr_infopacket = {0}; 8973 struct amdgpu_device *adev = dm->adev; 8974 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 8975 unsigned long flags; 8976 bool pack_sdp_v1_3 = false; 8977 struct amdgpu_dm_connector *aconn; 8978 enum vrr_packet_type packet_type = PACKET_TYPE_VRR; 8979 8980 if (!new_stream) 8981 return; 8982 8983 /* 8984 * TODO: Determine why min/max totals and vrefresh can be 0 here. 8985 * For now it's sufficient to just guard against these conditions. 8986 */ 8987 8988 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 8989 return; 8990 8991 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 8992 vrr_params = acrtc->dm_irq_params.vrr_params; 8993 8994 if (surface) { 8995 mod_freesync_handle_preflip( 8996 dm->freesync_module, 8997 surface, 8998 new_stream, 8999 flip_timestamp_in_us, 9000 &vrr_params); 9001 9002 if (adev->family < AMDGPU_FAMILY_AI && 9003 amdgpu_dm_crtc_vrr_active(new_crtc_state)) { 9004 mod_freesync_handle_v_update(dm->freesync_module, 9005 new_stream, &vrr_params); 9006 9007 /* Need to call this before the frame ends. */ 9008 dc_stream_adjust_vmin_vmax(dm->dc, 9009 new_crtc_state->stream, 9010 &vrr_params.adjust); 9011 } 9012 } 9013 9014 aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context; 9015 9016 if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) { 9017 pack_sdp_v1_3 = aconn->pack_sdp_v1_3; 9018 9019 if (aconn->vsdb_info.amd_vsdb_version == 1) 9020 packet_type = PACKET_TYPE_FS_V1; 9021 else if (aconn->vsdb_info.amd_vsdb_version == 2) 9022 packet_type = PACKET_TYPE_FS_V2; 9023 else if (aconn->vsdb_info.amd_vsdb_version == 3) 9024 packet_type = PACKET_TYPE_FS_V3; 9025 9026 mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL, 9027 &new_stream->adaptive_sync_infopacket); 9028 } 9029 9030 mod_freesync_build_vrr_infopacket( 9031 dm->freesync_module, 9032 new_stream, 9033 &vrr_params, 9034 packet_type, 9035 TRANSFER_FUNC_UNKNOWN, 9036 &vrr_infopacket, 9037 pack_sdp_v1_3); 9038 9039 new_crtc_state->freesync_vrr_info_changed |= 9040 (memcmp(&new_crtc_state->vrr_infopacket, 9041 &vrr_infopacket, 9042 sizeof(vrr_infopacket)) != 0); 9043 9044 acrtc->dm_irq_params.vrr_params = vrr_params; 9045 new_crtc_state->vrr_infopacket = vrr_infopacket; 9046 9047 new_stream->vrr_infopacket = vrr_infopacket; 9048 new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params); 9049 9050 if (new_crtc_state->freesync_vrr_info_changed) 9051 DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d", 9052 new_crtc_state->base.crtc->base.id, 9053 (int)new_crtc_state->base.vrr_enabled, 9054 (int)vrr_params.state); 9055 9056 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9057 } 9058 9059 static void update_stream_irq_parameters( 9060 struct amdgpu_display_manager *dm, 9061 struct dm_crtc_state *new_crtc_state) 9062 { 9063 struct dc_stream_state *new_stream = new_crtc_state->stream; 9064 struct mod_vrr_params vrr_params; 9065 struct mod_freesync_config config = new_crtc_state->freesync_config; 9066 struct amdgpu_device *adev = dm->adev; 9067 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc); 9068 unsigned long flags; 9069 9070 if (!new_stream) 9071 return; 9072 9073 /* 9074 * TODO: Determine why min/max totals and vrefresh can be 0 here. 9075 * For now it's sufficient to just guard against these conditions. 9076 */ 9077 if (!new_stream->timing.h_total || !new_stream->timing.v_total) 9078 return; 9079 9080 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 9081 vrr_params = acrtc->dm_irq_params.vrr_params; 9082 9083 if (new_crtc_state->vrr_supported && 9084 config.min_refresh_in_uhz && 9085 config.max_refresh_in_uhz) { 9086 /* 9087 * if freesync compatible mode was set, config.state will be set 9088 * in atomic check 9089 */ 9090 if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz && 9091 (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) || 9092 new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) { 9093 vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz; 9094 vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz; 9095 vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz; 9096 vrr_params.state = VRR_STATE_ACTIVE_FIXED; 9097 } else { 9098 config.state = new_crtc_state->base.vrr_enabled ? 9099 VRR_STATE_ACTIVE_VARIABLE : 9100 VRR_STATE_INACTIVE; 9101 } 9102 } else { 9103 config.state = VRR_STATE_UNSUPPORTED; 9104 } 9105 9106 mod_freesync_build_vrr_params(dm->freesync_module, 9107 new_stream, 9108 &config, &vrr_params); 9109 9110 new_crtc_state->freesync_config = config; 9111 /* Copy state for access from DM IRQ handler */ 9112 acrtc->dm_irq_params.freesync_config = config; 9113 acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes; 9114 acrtc->dm_irq_params.vrr_params = vrr_params; 9115 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 9116 } 9117 9118 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state, 9119 struct dm_crtc_state *new_state) 9120 { 9121 bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state); 9122 bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state); 9123 9124 if (!old_vrr_active && new_vrr_active) { 9125 /* Transition VRR inactive -> active: 9126 * While VRR is active, we must not disable vblank irq, as a 9127 * reenable after disable would compute bogus vblank/pflip 9128 * timestamps if it likely happened inside display front-porch. 9129 * 9130 * We also need vupdate irq for the actual core vblank handling 9131 * at end of vblank. 9132 */ 9133 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0); 9134 WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0); 9135 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n", 9136 __func__, new_state->base.crtc->base.id); 9137 } else if (old_vrr_active && !new_vrr_active) { 9138 /* Transition VRR active -> inactive: 9139 * Allow vblank irq disable again for fixed refresh rate. 9140 */ 9141 WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0); 9142 drm_crtc_vblank_put(new_state->base.crtc); 9143 drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n", 9144 __func__, new_state->base.crtc->base.id); 9145 } 9146 } 9147 9148 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state) 9149 { 9150 struct drm_plane *plane; 9151 struct drm_plane_state *old_plane_state; 9152 int i; 9153 9154 /* 9155 * TODO: Make this per-stream so we don't issue redundant updates for 9156 * commits with multiple streams. 9157 */ 9158 for_each_old_plane_in_state(state, plane, old_plane_state, i) 9159 if (plane->type == DRM_PLANE_TYPE_CURSOR) 9160 amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state); 9161 } 9162 9163 static inline uint32_t get_mem_type(struct drm_framebuffer *fb) 9164 { 9165 struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]); 9166 9167 return abo->tbo.resource ? abo->tbo.resource->mem_type : 0; 9168 } 9169 9170 static void amdgpu_dm_update_cursor(struct drm_plane *plane, 9171 struct drm_plane_state *old_plane_state, 9172 struct dc_stream_update *update) 9173 { 9174 struct amdgpu_device *adev = drm_to_adev(plane->dev); 9175 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb); 9176 struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc; 9177 struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL; 9178 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc); 9179 uint64_t address = afb ? afb->address : 0; 9180 struct dc_cursor_position position = {0}; 9181 struct dc_cursor_attributes attributes; 9182 int ret; 9183 9184 if (!plane->state->fb && !old_plane_state->fb) 9185 return; 9186 9187 drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n", 9188 amdgpu_crtc->crtc_id, plane->state->crtc_w, 9189 plane->state->crtc_h); 9190 9191 ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position); 9192 if (ret) 9193 return; 9194 9195 if (!position.enable) { 9196 /* turn off cursor */ 9197 if (crtc_state && crtc_state->stream) { 9198 dc_stream_set_cursor_position(crtc_state->stream, 9199 &position); 9200 update->cursor_position = &crtc_state->stream->cursor_position; 9201 } 9202 return; 9203 } 9204 9205 amdgpu_crtc->cursor_width = plane->state->crtc_w; 9206 amdgpu_crtc->cursor_height = plane->state->crtc_h; 9207 9208 memset(&attributes, 0, sizeof(attributes)); 9209 attributes.address.high_part = upper_32_bits(address); 9210 attributes.address.low_part = lower_32_bits(address); 9211 attributes.width = plane->state->crtc_w; 9212 attributes.height = plane->state->crtc_h; 9213 attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA; 9214 attributes.rotation_angle = 0; 9215 attributes.attribute_flags.value = 0; 9216 9217 /* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM 9218 * legacy gamma setup. 9219 */ 9220 if (crtc_state->cm_is_degamma_srgb && 9221 adev->dm.dc->caps.color.dpp.gamma_corr) 9222 attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1; 9223 9224 if (afb) 9225 attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0]; 9226 9227 if (crtc_state->stream) { 9228 if (!dc_stream_set_cursor_attributes(crtc_state->stream, 9229 &attributes)) 9230 drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n"); 9231 9232 update->cursor_attributes = &crtc_state->stream->cursor_attributes; 9233 9234 if (!dc_stream_set_cursor_position(crtc_state->stream, 9235 &position)) 9236 drm_err(adev_to_drm(adev), "DC failed to set cursor position\n"); 9237 9238 update->cursor_position = &crtc_state->stream->cursor_position; 9239 } 9240 } 9241 9242 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach, 9243 const struct dm_crtc_state *acrtc_state, 9244 const u64 current_ts) 9245 { 9246 struct psr_settings *psr = &acrtc_state->stream->link->psr_settings; 9247 struct replay_settings *pr = &acrtc_state->stream->link->replay_settings; 9248 struct amdgpu_dm_connector *aconn = 9249 (struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context; 9250 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9251 9252 if (acrtc_state->update_type > UPDATE_TYPE_FAST) { 9253 if (pr->config.replay_supported && !pr->replay_feature_enabled) 9254 amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn); 9255 else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED && 9256 !psr->psr_feature_enabled) 9257 if (!aconn->disallow_edp_enter_psr) 9258 amdgpu_dm_link_setup_psr(acrtc_state->stream); 9259 } 9260 9261 /* Decrement skip count when SR is enabled and we're doing fast updates. */ 9262 if (acrtc_state->update_type == UPDATE_TYPE_FAST && 9263 (psr->psr_feature_enabled || pr->config.replay_supported)) { 9264 if (aconn->sr_skip_count > 0) 9265 aconn->sr_skip_count--; 9266 9267 /* Allow SR when skip count is 0. */ 9268 acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count; 9269 9270 /* 9271 * If sink supports PSR SU/Panel Replay, there is no need to rely on 9272 * a vblank event disable request to enable PSR/RP. PSR SU/RP 9273 * can be enabled immediately once OS demonstrates an 9274 * adequate number of fast atomic commits to notify KMD 9275 * of update events. See `vblank_control_worker()`. 9276 */ 9277 if (!vrr_active && 9278 acrtc_attach->dm_irq_params.allow_sr_entry && 9279 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9280 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9281 #endif 9282 (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) { 9283 if (pr->replay_feature_enabled && !pr->replay_allow_active) 9284 amdgpu_dm_replay_enable(acrtc_state->stream, true); 9285 if (psr->psr_version == DC_PSR_VERSION_SU_1 && 9286 !psr->psr_allow_active && !aconn->disallow_edp_enter_psr) 9287 amdgpu_dm_psr_enable(acrtc_state->stream); 9288 } 9289 } else { 9290 acrtc_attach->dm_irq_params.allow_sr_entry = false; 9291 } 9292 } 9293 9294 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state, 9295 struct drm_device *dev, 9296 struct amdgpu_display_manager *dm, 9297 struct drm_crtc *pcrtc, 9298 bool wait_for_vblank) 9299 { 9300 u32 i; 9301 u64 timestamp_ns = ktime_get_ns(); 9302 struct drm_plane *plane; 9303 struct drm_plane_state *old_plane_state, *new_plane_state; 9304 struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc); 9305 struct drm_crtc_state *new_pcrtc_state = 9306 drm_atomic_get_new_crtc_state(state, pcrtc); 9307 struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state); 9308 struct dm_crtc_state *dm_old_crtc_state = 9309 to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc)); 9310 int planes_count = 0, vpos, hpos; 9311 unsigned long flags; 9312 u32 target_vblank, last_flip_vblank; 9313 bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state); 9314 bool cursor_update = false; 9315 bool pflip_present = false; 9316 bool dirty_rects_changed = false; 9317 bool updated_planes_and_streams = false; 9318 struct { 9319 struct dc_surface_update surface_updates[MAX_SURFACES]; 9320 struct dc_plane_info plane_infos[MAX_SURFACES]; 9321 struct dc_scaling_info scaling_infos[MAX_SURFACES]; 9322 struct dc_flip_addrs flip_addrs[MAX_SURFACES]; 9323 struct dc_stream_update stream_update; 9324 } *bundle; 9325 9326 bundle = kzalloc(sizeof(*bundle), GFP_KERNEL); 9327 9328 if (!bundle) { 9329 drm_err(dev, "Failed to allocate update bundle\n"); 9330 goto cleanup; 9331 } 9332 9333 /* 9334 * Disable the cursor first if we're disabling all the planes. 9335 * It'll remain on the screen after the planes are re-enabled 9336 * if we don't. 9337 * 9338 * If the cursor is transitioning from native to overlay mode, the 9339 * native cursor needs to be disabled first. 9340 */ 9341 if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE && 9342 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9343 struct dc_cursor_position cursor_position = {0}; 9344 9345 if (!dc_stream_set_cursor_position(acrtc_state->stream, 9346 &cursor_position)) 9347 drm_err(dev, "DC failed to disable native cursor\n"); 9348 9349 bundle->stream_update.cursor_position = 9350 &acrtc_state->stream->cursor_position; 9351 } 9352 9353 if (acrtc_state->active_planes == 0 && 9354 dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9355 amdgpu_dm_commit_cursors(state); 9356 9357 /* update planes when needed */ 9358 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 9359 struct drm_crtc *crtc = new_plane_state->crtc; 9360 struct drm_crtc_state *new_crtc_state; 9361 struct drm_framebuffer *fb = new_plane_state->fb; 9362 struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb; 9363 bool plane_needs_flip; 9364 struct dc_plane_state *dc_plane; 9365 struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state); 9366 9367 /* Cursor plane is handled after stream updates */ 9368 if (plane->type == DRM_PLANE_TYPE_CURSOR && 9369 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) { 9370 if ((fb && crtc == pcrtc) || 9371 (old_plane_state->fb && old_plane_state->crtc == pcrtc)) { 9372 cursor_update = true; 9373 if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0) 9374 amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update); 9375 } 9376 9377 continue; 9378 } 9379 9380 if (!fb || !crtc || pcrtc != crtc) 9381 continue; 9382 9383 new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 9384 if (!new_crtc_state->active) 9385 continue; 9386 9387 dc_plane = dm_new_plane_state->dc_state; 9388 if (!dc_plane) 9389 continue; 9390 9391 bundle->surface_updates[planes_count].surface = dc_plane; 9392 if (new_pcrtc_state->color_mgmt_changed) { 9393 bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction; 9394 bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func; 9395 bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix; 9396 bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult; 9397 bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func; 9398 bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func; 9399 bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf; 9400 } 9401 9402 amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state, 9403 &bundle->scaling_infos[planes_count]); 9404 9405 bundle->surface_updates[planes_count].scaling_info = 9406 &bundle->scaling_infos[planes_count]; 9407 9408 plane_needs_flip = old_plane_state->fb && new_plane_state->fb; 9409 9410 pflip_present = pflip_present || plane_needs_flip; 9411 9412 if (!plane_needs_flip) { 9413 planes_count += 1; 9414 continue; 9415 } 9416 9417 fill_dc_plane_info_and_addr( 9418 dm->adev, new_plane_state, 9419 afb->tiling_flags, 9420 &bundle->plane_infos[planes_count], 9421 &bundle->flip_addrs[planes_count].address, 9422 afb->tmz_surface); 9423 9424 drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n", 9425 new_plane_state->plane->index, 9426 bundle->plane_infos[planes_count].dcc.enable); 9427 9428 bundle->surface_updates[planes_count].plane_info = 9429 &bundle->plane_infos[planes_count]; 9430 9431 if (acrtc_state->stream->link->psr_settings.psr_feature_enabled || 9432 acrtc_state->stream->link->replay_settings.replay_feature_enabled) { 9433 fill_dc_dirty_rects(plane, old_plane_state, 9434 new_plane_state, new_crtc_state, 9435 &bundle->flip_addrs[planes_count], 9436 acrtc_state->stream->link->psr_settings.psr_version == 9437 DC_PSR_VERSION_SU_1, 9438 &dirty_rects_changed); 9439 9440 /* 9441 * If the dirty regions changed, PSR-SU need to be disabled temporarily 9442 * and enabled it again after dirty regions are stable to avoid video glitch. 9443 * PSR-SU will be enabled in vblank_control_worker() if user pause the video 9444 * during the PSR-SU was disabled. 9445 */ 9446 if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 && 9447 acrtc_attach->dm_irq_params.allow_sr_entry && 9448 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY 9449 !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) && 9450 #endif 9451 dirty_rects_changed) { 9452 mutex_lock(&dm->dc_lock); 9453 acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns = 9454 timestamp_ns; 9455 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9456 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9457 mutex_unlock(&dm->dc_lock); 9458 } 9459 } 9460 9461 /* 9462 * Only allow immediate flips for fast updates that don't 9463 * change memory domain, FB pitch, DCC state, rotation or 9464 * mirroring. 9465 * 9466 * dm_crtc_helper_atomic_check() only accepts async flips with 9467 * fast updates. 9468 */ 9469 if (crtc->state->async_flip && 9470 (acrtc_state->update_type != UPDATE_TYPE_FAST || 9471 get_mem_type(old_plane_state->fb) != get_mem_type(fb))) 9472 drm_warn_once(state->dev, 9473 "[PLANE:%d:%s] async flip with non-fast update\n", 9474 plane->base.id, plane->name); 9475 9476 bundle->flip_addrs[planes_count].flip_immediate = 9477 crtc->state->async_flip && 9478 acrtc_state->update_type == UPDATE_TYPE_FAST && 9479 get_mem_type(old_plane_state->fb) == get_mem_type(fb); 9480 9481 timestamp_ns = ktime_get_ns(); 9482 bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000); 9483 bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count]; 9484 bundle->surface_updates[planes_count].surface = dc_plane; 9485 9486 if (!bundle->surface_updates[planes_count].surface) { 9487 drm_err(dev, "No surface for CRTC: id=%d\n", 9488 acrtc_attach->crtc_id); 9489 continue; 9490 } 9491 9492 if (plane == pcrtc->primary) 9493 update_freesync_state_on_stream( 9494 dm, 9495 acrtc_state, 9496 acrtc_state->stream, 9497 dc_plane, 9498 bundle->flip_addrs[planes_count].flip_timestamp_in_us); 9499 9500 drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n", 9501 __func__, 9502 bundle->flip_addrs[planes_count].address.grph.addr.high_part, 9503 bundle->flip_addrs[planes_count].address.grph.addr.low_part); 9504 9505 planes_count += 1; 9506 9507 } 9508 9509 if (pflip_present) { 9510 if (!vrr_active) { 9511 /* Use old throttling in non-vrr fixed refresh rate mode 9512 * to keep flip scheduling based on target vblank counts 9513 * working in a backwards compatible way, e.g., for 9514 * clients using the GLX_OML_sync_control extension or 9515 * DRI3/Present extension with defined target_msc. 9516 */ 9517 last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc); 9518 } else { 9519 /* For variable refresh rate mode only: 9520 * Get vblank of last completed flip to avoid > 1 vrr 9521 * flips per video frame by use of throttling, but allow 9522 * flip programming anywhere in the possibly large 9523 * variable vrr vblank interval for fine-grained flip 9524 * timing control and more opportunity to avoid stutter 9525 * on late submission of flips. 9526 */ 9527 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9528 last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank; 9529 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9530 } 9531 9532 target_vblank = last_flip_vblank + wait_for_vblank; 9533 9534 /* 9535 * Wait until we're out of the vertical blank period before the one 9536 * targeted by the flip 9537 */ 9538 while ((acrtc_attach->enabled && 9539 (amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id, 9540 0, &vpos, &hpos, NULL, 9541 NULL, &pcrtc->hwmode) 9542 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) == 9543 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) && 9544 (int)(target_vblank - 9545 amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) { 9546 usleep_range(1000, 1100); 9547 } 9548 9549 /** 9550 * Prepare the flip event for the pageflip interrupt to handle. 9551 * 9552 * This only works in the case where we've already turned on the 9553 * appropriate hardware blocks (eg. HUBP) so in the transition case 9554 * from 0 -> n planes we have to skip a hardware generated event 9555 * and rely on sending it from software. 9556 */ 9557 if (acrtc_attach->base.state->event && 9558 acrtc_state->active_planes > 0) { 9559 drm_crtc_vblank_get(pcrtc); 9560 9561 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9562 9563 WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE); 9564 prepare_flip_isr(acrtc_attach); 9565 9566 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9567 } 9568 9569 if (acrtc_state->stream) { 9570 if (acrtc_state->freesync_vrr_info_changed) 9571 bundle->stream_update.vrr_infopacket = 9572 &acrtc_state->stream->vrr_infopacket; 9573 } 9574 } else if (cursor_update && acrtc_state->active_planes > 0) { 9575 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9576 if (acrtc_attach->base.state->event) { 9577 drm_crtc_vblank_get(pcrtc); 9578 acrtc_attach->event = acrtc_attach->base.state->event; 9579 acrtc_attach->base.state->event = NULL; 9580 } 9581 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9582 } 9583 9584 /* Update the planes if changed or disable if we don't have any. */ 9585 if ((planes_count || acrtc_state->active_planes == 0) && 9586 acrtc_state->stream) { 9587 /* 9588 * If PSR or idle optimizations are enabled then flush out 9589 * any pending work before hardware programming. 9590 */ 9591 if (dm->vblank_control_workqueue) 9592 flush_workqueue(dm->vblank_control_workqueue); 9593 9594 bundle->stream_update.stream = acrtc_state->stream; 9595 if (new_pcrtc_state->mode_changed) { 9596 bundle->stream_update.src = acrtc_state->stream->src; 9597 bundle->stream_update.dst = acrtc_state->stream->dst; 9598 } 9599 9600 if (new_pcrtc_state->color_mgmt_changed) { 9601 /* 9602 * TODO: This isn't fully correct since we've actually 9603 * already modified the stream in place. 9604 */ 9605 bundle->stream_update.gamut_remap = 9606 &acrtc_state->stream->gamut_remap_matrix; 9607 bundle->stream_update.output_csc_transform = 9608 &acrtc_state->stream->csc_color_matrix; 9609 bundle->stream_update.out_transfer_func = 9610 &acrtc_state->stream->out_transfer_func; 9611 bundle->stream_update.lut3d_func = 9612 (struct dc_3dlut *) acrtc_state->stream->lut3d_func; 9613 bundle->stream_update.func_shaper = 9614 (struct dc_transfer_func *) acrtc_state->stream->func_shaper; 9615 } 9616 9617 acrtc_state->stream->abm_level = acrtc_state->abm_level; 9618 if (acrtc_state->abm_level != dm_old_crtc_state->abm_level) 9619 bundle->stream_update.abm_level = &acrtc_state->abm_level; 9620 9621 mutex_lock(&dm->dc_lock); 9622 if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) { 9623 if (acrtc_state->stream->link->replay_settings.replay_allow_active) 9624 amdgpu_dm_replay_disable(acrtc_state->stream); 9625 if (acrtc_state->stream->link->psr_settings.psr_allow_active) 9626 amdgpu_dm_psr_disable(acrtc_state->stream, true); 9627 } 9628 mutex_unlock(&dm->dc_lock); 9629 9630 /* 9631 * If FreeSync state on the stream has changed then we need to 9632 * re-adjust the min/max bounds now that DC doesn't handle this 9633 * as part of commit. 9634 */ 9635 if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) { 9636 spin_lock_irqsave(&pcrtc->dev->event_lock, flags); 9637 dc_stream_adjust_vmin_vmax( 9638 dm->dc, acrtc_state->stream, 9639 &acrtc_attach->dm_irq_params.vrr_params.adjust); 9640 spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags); 9641 } 9642 mutex_lock(&dm->dc_lock); 9643 update_planes_and_stream_adapter(dm->dc, 9644 acrtc_state->update_type, 9645 planes_count, 9646 acrtc_state->stream, 9647 &bundle->stream_update, 9648 bundle->surface_updates); 9649 updated_planes_and_streams = true; 9650 9651 /** 9652 * Enable or disable the interrupts on the backend. 9653 * 9654 * Most pipes are put into power gating when unused. 9655 * 9656 * When power gating is enabled on a pipe we lose the 9657 * interrupt enablement state when power gating is disabled. 9658 * 9659 * So we need to update the IRQ control state in hardware 9660 * whenever the pipe turns on (since it could be previously 9661 * power gated) or off (since some pipes can't be power gated 9662 * on some ASICs). 9663 */ 9664 if (dm_old_crtc_state->active_planes != acrtc_state->active_planes) 9665 dm_update_pflip_irq_state(drm_to_adev(dev), 9666 acrtc_attach); 9667 9668 amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns); 9669 mutex_unlock(&dm->dc_lock); 9670 } 9671 9672 /* 9673 * Update cursor state *after* programming all the planes. 9674 * This avoids redundant programming in the case where we're going 9675 * to be disabling a single plane - those pipes are being disabled. 9676 */ 9677 if (acrtc_state->active_planes && 9678 (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) && 9679 acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) 9680 amdgpu_dm_commit_cursors(state); 9681 9682 cleanup: 9683 kfree(bundle); 9684 } 9685 9686 static void amdgpu_dm_commit_audio(struct drm_device *dev, 9687 struct drm_atomic_state *state) 9688 { 9689 struct amdgpu_device *adev = drm_to_adev(dev); 9690 struct amdgpu_dm_connector *aconnector; 9691 struct drm_connector *connector; 9692 struct drm_connector_state *old_con_state, *new_con_state; 9693 struct drm_crtc_state *new_crtc_state; 9694 struct dm_crtc_state *new_dm_crtc_state; 9695 const struct dc_stream_status *status; 9696 int i, inst; 9697 9698 /* Notify device removals. */ 9699 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 9700 if (old_con_state->crtc != new_con_state->crtc) { 9701 /* CRTC changes require notification. */ 9702 goto notify; 9703 } 9704 9705 if (!new_con_state->crtc) 9706 continue; 9707 9708 new_crtc_state = drm_atomic_get_new_crtc_state( 9709 state, new_con_state->crtc); 9710 9711 if (!new_crtc_state) 9712 continue; 9713 9714 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9715 continue; 9716 9717 notify: 9718 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9719 continue; 9720 9721 aconnector = to_amdgpu_dm_connector(connector); 9722 9723 mutex_lock(&adev->dm.audio_lock); 9724 inst = aconnector->audio_inst; 9725 aconnector->audio_inst = -1; 9726 mutex_unlock(&adev->dm.audio_lock); 9727 9728 amdgpu_dm_audio_eld_notify(adev, inst); 9729 } 9730 9731 /* Notify audio device additions. */ 9732 for_each_new_connector_in_state(state, connector, new_con_state, i) { 9733 if (!new_con_state->crtc) 9734 continue; 9735 9736 new_crtc_state = drm_atomic_get_new_crtc_state( 9737 state, new_con_state->crtc); 9738 9739 if (!new_crtc_state) 9740 continue; 9741 9742 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 9743 continue; 9744 9745 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 9746 if (!new_dm_crtc_state->stream) 9747 continue; 9748 9749 status = dc_stream_get_status(new_dm_crtc_state->stream); 9750 if (!status) 9751 continue; 9752 9753 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 9754 continue; 9755 9756 aconnector = to_amdgpu_dm_connector(connector); 9757 9758 mutex_lock(&adev->dm.audio_lock); 9759 inst = status->audio_inst; 9760 aconnector->audio_inst = inst; 9761 mutex_unlock(&adev->dm.audio_lock); 9762 9763 amdgpu_dm_audio_eld_notify(adev, inst); 9764 } 9765 } 9766 9767 /* 9768 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC 9769 * @crtc_state: the DRM CRTC state 9770 * @stream_state: the DC stream state. 9771 * 9772 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring 9773 * a dc_stream_state's flags in sync with a drm_crtc_state's flags. 9774 */ 9775 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state, 9776 struct dc_stream_state *stream_state) 9777 { 9778 stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state); 9779 } 9780 9781 static void dm_clear_writeback(struct amdgpu_display_manager *dm, 9782 struct dm_crtc_state *crtc_state) 9783 { 9784 dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0); 9785 } 9786 9787 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state, 9788 struct dc_state *dc_state) 9789 { 9790 struct drm_device *dev = state->dev; 9791 struct amdgpu_device *adev = drm_to_adev(dev); 9792 struct amdgpu_display_manager *dm = &adev->dm; 9793 struct drm_crtc *crtc; 9794 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 9795 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 9796 struct drm_connector_state *old_con_state; 9797 struct drm_connector *connector; 9798 bool mode_set_reset_required = false; 9799 u32 i; 9800 struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count}; 9801 bool set_backlight_level = false; 9802 9803 /* Disable writeback */ 9804 for_each_old_connector_in_state(state, connector, old_con_state, i) { 9805 struct dm_connector_state *dm_old_con_state; 9806 struct amdgpu_crtc *acrtc; 9807 9808 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 9809 continue; 9810 9811 old_crtc_state = NULL; 9812 9813 dm_old_con_state = to_dm_connector_state(old_con_state); 9814 if (!dm_old_con_state->base.crtc) 9815 continue; 9816 9817 acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc); 9818 if (acrtc) 9819 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 9820 9821 if (!acrtc || !acrtc->wb_enabled) 9822 continue; 9823 9824 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9825 9826 dm_clear_writeback(dm, dm_old_crtc_state); 9827 acrtc->wb_enabled = false; 9828 } 9829 9830 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, 9831 new_crtc_state, i) { 9832 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 9833 9834 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9835 9836 if (old_crtc_state->active && 9837 (!new_crtc_state->active || 9838 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 9839 manage_dm_interrupts(adev, acrtc, NULL); 9840 dc_stream_release(dm_old_crtc_state->stream); 9841 } 9842 } 9843 9844 drm_atomic_helper_calc_timestamping_constants(state); 9845 9846 /* update changed items */ 9847 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 9848 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 9849 9850 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9851 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 9852 9853 drm_dbg_state(state->dev, 9854 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 9855 acrtc->crtc_id, 9856 new_crtc_state->enable, 9857 new_crtc_state->active, 9858 new_crtc_state->planes_changed, 9859 new_crtc_state->mode_changed, 9860 new_crtc_state->active_changed, 9861 new_crtc_state->connectors_changed); 9862 9863 /* Disable cursor if disabling crtc */ 9864 if (old_crtc_state->active && !new_crtc_state->active) { 9865 struct dc_cursor_position position; 9866 9867 memset(&position, 0, sizeof(position)); 9868 mutex_lock(&dm->dc_lock); 9869 dc_exit_ips_for_hw_access(dm->dc); 9870 dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position); 9871 mutex_unlock(&dm->dc_lock); 9872 } 9873 9874 /* Copy all transient state flags into dc state */ 9875 if (dm_new_crtc_state->stream) { 9876 amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base, 9877 dm_new_crtc_state->stream); 9878 } 9879 9880 /* handles headless hotplug case, updating new_state and 9881 * aconnector as needed 9882 */ 9883 9884 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) { 9885 9886 drm_dbg_atomic(dev, 9887 "Atomic commit: SET crtc id %d: [%p]\n", 9888 acrtc->crtc_id, acrtc); 9889 9890 if (!dm_new_crtc_state->stream) { 9891 /* 9892 * this could happen because of issues with 9893 * userspace notifications delivery. 9894 * In this case userspace tries to set mode on 9895 * display which is disconnected in fact. 9896 * dc_sink is NULL in this case on aconnector. 9897 * We expect reset mode will come soon. 9898 * 9899 * This can also happen when unplug is done 9900 * during resume sequence ended 9901 * 9902 * In this case, we want to pretend we still 9903 * have a sink to keep the pipe running so that 9904 * hw state is consistent with the sw state 9905 */ 9906 drm_dbg_atomic(dev, 9907 "Failed to create new stream for crtc %d\n", 9908 acrtc->base.base.id); 9909 continue; 9910 } 9911 9912 if (dm_old_crtc_state->stream) 9913 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 9914 9915 pm_runtime_get_noresume(dev->dev); 9916 9917 acrtc->enabled = true; 9918 acrtc->hw_mode = new_crtc_state->mode; 9919 crtc->hwmode = new_crtc_state->mode; 9920 mode_set_reset_required = true; 9921 set_backlight_level = true; 9922 } else if (modereset_required(new_crtc_state)) { 9923 drm_dbg_atomic(dev, 9924 "Atomic commit: RESET. crtc id %d:[%p]\n", 9925 acrtc->crtc_id, acrtc); 9926 /* i.e. reset mode */ 9927 if (dm_old_crtc_state->stream) 9928 remove_stream(adev, acrtc, dm_old_crtc_state->stream); 9929 9930 mode_set_reset_required = true; 9931 } 9932 } /* for_each_crtc_in_state() */ 9933 9934 /* if there mode set or reset, disable eDP PSR, Replay */ 9935 if (mode_set_reset_required) { 9936 if (dm->vblank_control_workqueue) 9937 flush_workqueue(dm->vblank_control_workqueue); 9938 9939 amdgpu_dm_replay_disable_all(dm); 9940 amdgpu_dm_psr_disable_all(dm); 9941 } 9942 9943 dm_enable_per_frame_crtc_master_sync(dc_state); 9944 mutex_lock(&dm->dc_lock); 9945 dc_exit_ips_for_hw_access(dm->dc); 9946 WARN_ON(!dc_commit_streams(dm->dc, ¶ms)); 9947 9948 /* Allow idle optimization when vblank count is 0 for display off */ 9949 if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev)) 9950 dc_allow_idle_optimizations(dm->dc, true); 9951 mutex_unlock(&dm->dc_lock); 9952 9953 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 9954 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 9955 9956 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 9957 9958 if (dm_new_crtc_state->stream != NULL) { 9959 const struct dc_stream_status *status = 9960 dc_stream_get_status(dm_new_crtc_state->stream); 9961 9962 if (!status) 9963 status = dc_state_get_stream_status(dc_state, 9964 dm_new_crtc_state->stream); 9965 if (!status) 9966 drm_err(dev, 9967 "got no status for stream %p on acrtc%p\n", 9968 dm_new_crtc_state->stream, acrtc); 9969 else 9970 acrtc->otg_inst = status->primary_otg_inst; 9971 } 9972 } 9973 9974 /* During boot up and resume the DC layer will reset the panel brightness 9975 * to fix a flicker issue. 9976 * It will cause the dm->actual_brightness is not the current panel brightness 9977 * level. (the dm->brightness is the correct panel level) 9978 * So we set the backlight level with dm->brightness value after set mode 9979 */ 9980 if (set_backlight_level) { 9981 for (i = 0; i < dm->num_of_edps; i++) { 9982 if (dm->backlight_dev[i]) 9983 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 9984 } 9985 } 9986 } 9987 9988 static void dm_set_writeback(struct amdgpu_display_manager *dm, 9989 struct dm_crtc_state *crtc_state, 9990 struct drm_connector *connector, 9991 struct drm_connector_state *new_con_state) 9992 { 9993 struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector); 9994 struct amdgpu_device *adev = dm->adev; 9995 struct amdgpu_crtc *acrtc; 9996 struct dc_writeback_info *wb_info; 9997 struct pipe_ctx *pipe = NULL; 9998 struct amdgpu_framebuffer *afb; 9999 int i = 0; 10000 10001 wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL); 10002 if (!wb_info) { 10003 drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n"); 10004 return; 10005 } 10006 10007 acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc); 10008 if (!acrtc) { 10009 drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n"); 10010 kfree(wb_info); 10011 return; 10012 } 10013 10014 afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb); 10015 if (!afb) { 10016 drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n"); 10017 kfree(wb_info); 10018 return; 10019 } 10020 10021 for (i = 0; i < MAX_PIPES; i++) { 10022 if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) { 10023 pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i]; 10024 break; 10025 } 10026 } 10027 10028 /* fill in wb_info */ 10029 wb_info->wb_enabled = true; 10030 10031 wb_info->dwb_pipe_inst = 0; 10032 wb_info->dwb_params.dwbscl_black_color = 0; 10033 wb_info->dwb_params.hdr_mult = 0x1F000; 10034 wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS; 10035 wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13; 10036 wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC; 10037 wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC; 10038 10039 /* width & height from crtc */ 10040 wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay; 10041 wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay; 10042 wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay; 10043 wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay; 10044 10045 wb_info->dwb_params.cnv_params.crop_en = false; 10046 wb_info->dwb_params.stereo_params.stereo_enabled = false; 10047 10048 wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff; // 10 bits 10049 wb_info->dwb_params.cnv_params.out_min_pix_val = 0; 10050 wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB; 10051 wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS; 10052 10053 wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444; 10054 10055 wb_info->dwb_params.capture_rate = dwb_capture_rate_0; 10056 10057 wb_info->dwb_params.scaler_taps.h_taps = 4; 10058 wb_info->dwb_params.scaler_taps.v_taps = 4; 10059 wb_info->dwb_params.scaler_taps.h_taps_c = 2; 10060 wb_info->dwb_params.scaler_taps.v_taps_c = 2; 10061 wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING; 10062 10063 wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0]; 10064 wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1]; 10065 10066 for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) { 10067 wb_info->mcif_buf_params.luma_address[i] = afb->address; 10068 wb_info->mcif_buf_params.chroma_address[i] = 0; 10069 } 10070 10071 wb_info->mcif_buf_params.p_vmid = 1; 10072 if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) { 10073 wb_info->mcif_warmup_params.start_address.quad_part = afb->address; 10074 wb_info->mcif_warmup_params.region_size = 10075 wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height; 10076 } 10077 wb_info->mcif_warmup_params.p_vmid = 1; 10078 wb_info->writeback_source_plane = pipe->plane_state; 10079 10080 dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info); 10081 10082 acrtc->wb_pending = true; 10083 acrtc->wb_conn = wb_conn; 10084 drm_writeback_queue_job(wb_conn, new_con_state); 10085 } 10086 10087 /** 10088 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation. 10089 * @state: The atomic state to commit 10090 * 10091 * This will tell DC to commit the constructed DC state from atomic_check, 10092 * programming the hardware. Any failures here implies a hardware failure, since 10093 * atomic check should have filtered anything non-kosher. 10094 */ 10095 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state) 10096 { 10097 struct drm_device *dev = state->dev; 10098 struct amdgpu_device *adev = drm_to_adev(dev); 10099 struct amdgpu_display_manager *dm = &adev->dm; 10100 struct dm_atomic_state *dm_state; 10101 struct dc_state *dc_state = NULL; 10102 u32 i, j; 10103 struct drm_crtc *crtc; 10104 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 10105 unsigned long flags; 10106 bool wait_for_vblank = true; 10107 struct drm_connector *connector; 10108 struct drm_connector_state *old_con_state, *new_con_state; 10109 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10110 int crtc_disable_count = 0; 10111 10112 trace_amdgpu_dm_atomic_commit_tail_begin(state); 10113 10114 drm_atomic_helper_update_legacy_modeset_state(dev, state); 10115 drm_dp_mst_atomic_wait_for_dependencies(state); 10116 10117 dm_state = dm_atomic_get_new_state(state); 10118 if (dm_state && dm_state->context) { 10119 dc_state = dm_state->context; 10120 amdgpu_dm_commit_streams(state, dc_state); 10121 } 10122 10123 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10124 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10125 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10126 struct amdgpu_dm_connector *aconnector; 10127 10128 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10129 continue; 10130 10131 aconnector = to_amdgpu_dm_connector(connector); 10132 10133 if (!adev->dm.hdcp_workqueue) 10134 continue; 10135 10136 pr_debug("[HDCP_DM] -------------- i : %x ----------\n", i); 10137 10138 if (!connector) 10139 continue; 10140 10141 pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n", 10142 connector->index, connector->status, connector->dpms); 10143 pr_debug("[HDCP_DM] state protection old: %x new: %x\n", 10144 old_con_state->content_protection, new_con_state->content_protection); 10145 10146 if (aconnector->dc_sink) { 10147 if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL && 10148 aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) { 10149 pr_debug("[HDCP_DM] pipe_ctx dispname=%s\n", 10150 aconnector->dc_sink->edid_caps.display_name); 10151 } 10152 } 10153 10154 new_crtc_state = NULL; 10155 old_crtc_state = NULL; 10156 10157 if (acrtc) { 10158 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10159 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10160 } 10161 10162 if (old_crtc_state) 10163 pr_debug("old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10164 old_crtc_state->enable, 10165 old_crtc_state->active, 10166 old_crtc_state->mode_changed, 10167 old_crtc_state->active_changed, 10168 old_crtc_state->connectors_changed); 10169 10170 if (new_crtc_state) 10171 pr_debug("NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n", 10172 new_crtc_state->enable, 10173 new_crtc_state->active, 10174 new_crtc_state->mode_changed, 10175 new_crtc_state->active_changed, 10176 new_crtc_state->connectors_changed); 10177 } 10178 10179 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10180 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10181 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10182 struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector); 10183 10184 if (!adev->dm.hdcp_workqueue) 10185 continue; 10186 10187 new_crtc_state = NULL; 10188 old_crtc_state = NULL; 10189 10190 if (acrtc) { 10191 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10192 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10193 } 10194 10195 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10196 10197 if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL && 10198 connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) { 10199 hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index); 10200 new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED; 10201 dm_new_con_state->update_hdcp = true; 10202 continue; 10203 } 10204 10205 if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state, 10206 old_con_state, connector, adev->dm.hdcp_workqueue)) { 10207 /* when display is unplugged from mst hub, connctor will 10208 * be destroyed within dm_dp_mst_connector_destroy. connector 10209 * hdcp perperties, like type, undesired, desired, enabled, 10210 * will be lost. So, save hdcp properties into hdcp_work within 10211 * amdgpu_dm_atomic_commit_tail. if the same display is 10212 * plugged back with same display index, its hdcp properties 10213 * will be retrieved from hdcp_work within dm_dp_mst_get_modes 10214 */ 10215 10216 bool enable_encryption = false; 10217 10218 if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) 10219 enable_encryption = true; 10220 10221 if (aconnector->dc_link && aconnector->dc_sink && 10222 aconnector->dc_link->type == dc_connection_mst_branch) { 10223 struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue; 10224 struct hdcp_workqueue *hdcp_w = 10225 &hdcp_work[aconnector->dc_link->link_index]; 10226 10227 hdcp_w->hdcp_content_type[connector->index] = 10228 new_con_state->hdcp_content_type; 10229 hdcp_w->content_protection[connector->index] = 10230 new_con_state->content_protection; 10231 } 10232 10233 if (new_crtc_state && new_crtc_state->mode_changed && 10234 new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) 10235 enable_encryption = true; 10236 10237 drm_info(adev_to_drm(adev), "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption); 10238 10239 if (aconnector->dc_link) 10240 hdcp_update_display( 10241 adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector, 10242 new_con_state->hdcp_content_type, enable_encryption); 10243 } 10244 } 10245 10246 /* Handle connector state changes */ 10247 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 10248 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10249 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 10250 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10251 struct dc_surface_update *dummy_updates; 10252 struct dc_stream_update stream_update; 10253 struct dc_info_packet hdr_packet; 10254 struct dc_stream_status *status = NULL; 10255 bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false; 10256 10257 memset(&stream_update, 0, sizeof(stream_update)); 10258 10259 if (acrtc) { 10260 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10261 old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base); 10262 } 10263 10264 /* Skip any modesets/resets */ 10265 if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state)) 10266 continue; 10267 10268 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10269 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10270 10271 scaling_changed = is_scaling_state_different(dm_new_con_state, 10272 dm_old_con_state); 10273 10274 if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) && 10275 (dm_old_crtc_state->stream->output_color_space != 10276 get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state))) 10277 output_color_space_changed = true; 10278 10279 abm_changed = dm_new_crtc_state->abm_level != 10280 dm_old_crtc_state->abm_level; 10281 10282 hdr_changed = 10283 !drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state); 10284 10285 if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed) 10286 continue; 10287 10288 stream_update.stream = dm_new_crtc_state->stream; 10289 if (scaling_changed) { 10290 update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode, 10291 dm_new_con_state, dm_new_crtc_state->stream); 10292 10293 stream_update.src = dm_new_crtc_state->stream->src; 10294 stream_update.dst = dm_new_crtc_state->stream->dst; 10295 } 10296 10297 if (output_color_space_changed) { 10298 dm_new_crtc_state->stream->output_color_space 10299 = get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state); 10300 10301 stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space; 10302 } 10303 10304 if (abm_changed) { 10305 dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level; 10306 10307 stream_update.abm_level = &dm_new_crtc_state->abm_level; 10308 } 10309 10310 if (hdr_changed) { 10311 fill_hdr_info_packet(new_con_state, &hdr_packet); 10312 stream_update.hdr_static_metadata = &hdr_packet; 10313 } 10314 10315 status = dc_stream_get_status(dm_new_crtc_state->stream); 10316 10317 if (WARN_ON(!status)) 10318 continue; 10319 10320 WARN_ON(!status->plane_count); 10321 10322 /* 10323 * TODO: DC refuses to perform stream updates without a dc_surface_update. 10324 * Here we create an empty update on each plane. 10325 * To fix this, DC should permit updating only stream properties. 10326 */ 10327 dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC); 10328 if (!dummy_updates) { 10329 drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n"); 10330 continue; 10331 } 10332 for (j = 0; j < status->plane_count; j++) 10333 dummy_updates[j].surface = status->plane_states[0]; 10334 10335 sort(dummy_updates, status->plane_count, 10336 sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL); 10337 10338 mutex_lock(&dm->dc_lock); 10339 dc_exit_ips_for_hw_access(dm->dc); 10340 dc_update_planes_and_stream(dm->dc, 10341 dummy_updates, 10342 status->plane_count, 10343 dm_new_crtc_state->stream, 10344 &stream_update); 10345 mutex_unlock(&dm->dc_lock); 10346 kfree(dummy_updates); 10347 } 10348 10349 /** 10350 * Enable interrupts for CRTCs that are newly enabled or went through 10351 * a modeset. It was intentionally deferred until after the front end 10352 * state was modified to wait until the OTG was on and so the IRQ 10353 * handlers didn't access stale or invalid state. 10354 */ 10355 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 10356 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc); 10357 #ifdef CONFIG_DEBUG_FS 10358 enum amdgpu_dm_pipe_crc_source cur_crc_src; 10359 #endif 10360 /* Count number of newly disabled CRTCs for dropping PM refs later. */ 10361 if (old_crtc_state->active && !new_crtc_state->active) 10362 crtc_disable_count++; 10363 10364 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10365 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10366 10367 /* For freesync config update on crtc state and params for irq */ 10368 update_stream_irq_parameters(dm, dm_new_crtc_state); 10369 10370 #ifdef CONFIG_DEBUG_FS 10371 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10372 cur_crc_src = acrtc->dm_irq_params.crc_src; 10373 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10374 #endif 10375 10376 if (new_crtc_state->active && 10377 (!old_crtc_state->active || 10378 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10379 dc_stream_retain(dm_new_crtc_state->stream); 10380 acrtc->dm_irq_params.stream = dm_new_crtc_state->stream; 10381 manage_dm_interrupts(adev, acrtc, dm_new_crtc_state); 10382 } 10383 /* Handle vrr on->off / off->on transitions */ 10384 amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state); 10385 10386 #ifdef CONFIG_DEBUG_FS 10387 if (new_crtc_state->active && 10388 (!old_crtc_state->active || 10389 drm_atomic_crtc_needs_modeset(new_crtc_state))) { 10390 /** 10391 * Frontend may have changed so reapply the CRC capture 10392 * settings for the stream. 10393 */ 10394 if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) { 10395 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY) 10396 if (amdgpu_dm_crc_window_is_activated(crtc)) { 10397 uint8_t cnt; 10398 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10399 for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) { 10400 if (acrtc->dm_irq_params.window_param[cnt].enable) { 10401 acrtc->dm_irq_params.window_param[cnt].update_win = true; 10402 10403 /** 10404 * It takes 2 frames for HW to stably generate CRC when 10405 * resuming from suspend, so we set skip_frame_cnt 2. 10406 */ 10407 acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2; 10408 } 10409 } 10410 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10411 } 10412 #endif 10413 if (amdgpu_dm_crtc_configure_crc_source( 10414 crtc, dm_new_crtc_state, cur_crc_src)) 10415 drm_dbg_atomic(dev, "Failed to configure crc source"); 10416 } 10417 } 10418 #endif 10419 } 10420 10421 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) 10422 if (new_crtc_state->async_flip) 10423 wait_for_vblank = false; 10424 10425 /* update planes when needed per crtc*/ 10426 for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) { 10427 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10428 10429 if (dm_new_crtc_state->stream) 10430 amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank); 10431 } 10432 10433 /* Enable writeback */ 10434 for_each_new_connector_in_state(state, connector, new_con_state, i) { 10435 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 10436 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 10437 10438 if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) 10439 continue; 10440 10441 if (!new_con_state->writeback_job) 10442 continue; 10443 10444 new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base); 10445 10446 if (!new_crtc_state) 10447 continue; 10448 10449 if (acrtc->wb_enabled) 10450 continue; 10451 10452 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10453 10454 dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state); 10455 acrtc->wb_enabled = true; 10456 } 10457 10458 /* Update audio instances for each connector. */ 10459 amdgpu_dm_commit_audio(dev, state); 10460 10461 /* restore the backlight level */ 10462 for (i = 0; i < dm->num_of_edps; i++) { 10463 if (dm->backlight_dev[i] && 10464 (dm->actual_brightness[i] != dm->brightness[i])) 10465 amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]); 10466 } 10467 10468 /* 10469 * send vblank event on all events not handled in flip and 10470 * mark consumed event for drm_atomic_helper_commit_hw_done 10471 */ 10472 spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags); 10473 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 10474 10475 if (new_crtc_state->event) 10476 drm_send_event_locked(dev, &new_crtc_state->event->base); 10477 10478 new_crtc_state->event = NULL; 10479 } 10480 spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags); 10481 10482 /* Signal HW programming completion */ 10483 drm_atomic_helper_commit_hw_done(state); 10484 10485 if (wait_for_vblank) 10486 drm_atomic_helper_wait_for_flip_done(dev, state); 10487 10488 drm_atomic_helper_cleanup_planes(dev, state); 10489 10490 /* Don't free the memory if we are hitting this as part of suspend. 10491 * This way we don't free any memory during suspend; see 10492 * amdgpu_bo_free_kernel(). The memory will be freed in the first 10493 * non-suspend modeset or when the driver is torn down. 10494 */ 10495 if (!adev->in_suspend) { 10496 /* return the stolen vga memory back to VRAM */ 10497 if (!adev->mman.keep_stolen_vga_memory) 10498 amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL); 10499 amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL); 10500 } 10501 10502 /* 10503 * Finally, drop a runtime PM reference for each newly disabled CRTC, 10504 * so we can put the GPU into runtime suspend if we're not driving any 10505 * displays anymore 10506 */ 10507 for (i = 0; i < crtc_disable_count; i++) 10508 pm_runtime_put_autosuspend(dev->dev); 10509 pm_runtime_mark_last_busy(dev->dev); 10510 10511 trace_amdgpu_dm_atomic_commit_tail_finish(state); 10512 } 10513 10514 static int dm_force_atomic_commit(struct drm_connector *connector) 10515 { 10516 int ret = 0; 10517 struct drm_device *ddev = connector->dev; 10518 struct drm_atomic_state *state = drm_atomic_state_alloc(ddev); 10519 struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10520 struct drm_plane *plane = disconnected_acrtc->base.primary; 10521 struct drm_connector_state *conn_state; 10522 struct drm_crtc_state *crtc_state; 10523 struct drm_plane_state *plane_state; 10524 10525 if (!state) 10526 return -ENOMEM; 10527 10528 state->acquire_ctx = ddev->mode_config.acquire_ctx; 10529 10530 /* Construct an atomic state to restore previous display setting */ 10531 10532 /* 10533 * Attach connectors to drm_atomic_state 10534 */ 10535 conn_state = drm_atomic_get_connector_state(state, connector); 10536 10537 /* Check for error in getting connector state */ 10538 if (IS_ERR(conn_state)) { 10539 ret = PTR_ERR(conn_state); 10540 goto out; 10541 } 10542 10543 /* Attach crtc to drm_atomic_state*/ 10544 crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base); 10545 10546 /* Check for error in getting crtc state */ 10547 if (IS_ERR(crtc_state)) { 10548 ret = PTR_ERR(crtc_state); 10549 goto out; 10550 } 10551 10552 /* force a restore */ 10553 crtc_state->mode_changed = true; 10554 10555 /* Attach plane to drm_atomic_state */ 10556 plane_state = drm_atomic_get_plane_state(state, plane); 10557 10558 /* Check for error in getting plane state */ 10559 if (IS_ERR(plane_state)) { 10560 ret = PTR_ERR(plane_state); 10561 goto out; 10562 } 10563 10564 /* Call commit internally with the state we just constructed */ 10565 ret = drm_atomic_commit(state); 10566 10567 out: 10568 drm_atomic_state_put(state); 10569 if (ret) 10570 drm_err(ddev, "Restoring old state failed with %i\n", ret); 10571 10572 return ret; 10573 } 10574 10575 /* 10576 * This function handles all cases when set mode does not come upon hotplug. 10577 * This includes when a display is unplugged then plugged back into the 10578 * same port and when running without usermode desktop manager supprot 10579 */ 10580 void dm_restore_drm_connector_state(struct drm_device *dev, 10581 struct drm_connector *connector) 10582 { 10583 struct amdgpu_dm_connector *aconnector; 10584 struct amdgpu_crtc *disconnected_acrtc; 10585 struct dm_crtc_state *acrtc_state; 10586 10587 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10588 return; 10589 10590 aconnector = to_amdgpu_dm_connector(connector); 10591 10592 if (!aconnector->dc_sink || !connector->state || !connector->encoder) 10593 return; 10594 10595 disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc); 10596 if (!disconnected_acrtc) 10597 return; 10598 10599 acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state); 10600 if (!acrtc_state->stream) 10601 return; 10602 10603 /* 10604 * If the previous sink is not released and different from the current, 10605 * we deduce we are in a state where we can not rely on usermode call 10606 * to turn on the display, so we do it here 10607 */ 10608 if (acrtc_state->stream->sink != aconnector->dc_sink) 10609 dm_force_atomic_commit(&aconnector->base); 10610 } 10611 10612 /* 10613 * Grabs all modesetting locks to serialize against any blocking commits, 10614 * Waits for completion of all non blocking commits. 10615 */ 10616 static int do_aquire_global_lock(struct drm_device *dev, 10617 struct drm_atomic_state *state) 10618 { 10619 struct drm_crtc *crtc; 10620 struct drm_crtc_commit *commit; 10621 long ret; 10622 10623 /* 10624 * Adding all modeset locks to aquire_ctx will 10625 * ensure that when the framework release it the 10626 * extra locks we are locking here will get released to 10627 */ 10628 ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx); 10629 if (ret) 10630 return ret; 10631 10632 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 10633 spin_lock(&crtc->commit_lock); 10634 commit = list_first_entry_or_null(&crtc->commit_list, 10635 struct drm_crtc_commit, commit_entry); 10636 if (commit) 10637 drm_crtc_commit_get(commit); 10638 spin_unlock(&crtc->commit_lock); 10639 10640 if (!commit) 10641 continue; 10642 10643 /* 10644 * Make sure all pending HW programming completed and 10645 * page flips done 10646 */ 10647 ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ); 10648 10649 if (ret > 0) 10650 ret = wait_for_completion_interruptible_timeout( 10651 &commit->flip_done, 10*HZ); 10652 10653 if (ret == 0) 10654 drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n", 10655 crtc->base.id, crtc->name); 10656 10657 drm_crtc_commit_put(commit); 10658 } 10659 10660 return ret < 0 ? ret : 0; 10661 } 10662 10663 static void get_freesync_config_for_crtc( 10664 struct dm_crtc_state *new_crtc_state, 10665 struct dm_connector_state *new_con_state) 10666 { 10667 struct mod_freesync_config config = {0}; 10668 struct amdgpu_dm_connector *aconnector; 10669 struct drm_display_mode *mode = &new_crtc_state->base.mode; 10670 int vrefresh = drm_mode_vrefresh(mode); 10671 bool fs_vid_mode = false; 10672 10673 if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 10674 return; 10675 10676 aconnector = to_amdgpu_dm_connector(new_con_state->base.connector); 10677 10678 new_crtc_state->vrr_supported = new_con_state->freesync_capable && 10679 vrefresh >= aconnector->min_vfreq && 10680 vrefresh <= aconnector->max_vfreq; 10681 10682 if (new_crtc_state->vrr_supported) { 10683 new_crtc_state->stream->ignore_msa_timing_param = true; 10684 fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED; 10685 10686 config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000; 10687 config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000; 10688 config.vsif_supported = true; 10689 config.btr = true; 10690 10691 if (fs_vid_mode) { 10692 config.state = VRR_STATE_ACTIVE_FIXED; 10693 config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz; 10694 goto out; 10695 } else if (new_crtc_state->base.vrr_enabled) { 10696 config.state = VRR_STATE_ACTIVE_VARIABLE; 10697 } else { 10698 config.state = VRR_STATE_INACTIVE; 10699 } 10700 } 10701 out: 10702 new_crtc_state->freesync_config = config; 10703 } 10704 10705 static void reset_freesync_config_for_crtc( 10706 struct dm_crtc_state *new_crtc_state) 10707 { 10708 new_crtc_state->vrr_supported = false; 10709 10710 memset(&new_crtc_state->vrr_infopacket, 0, 10711 sizeof(new_crtc_state->vrr_infopacket)); 10712 } 10713 10714 static bool 10715 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state, 10716 struct drm_crtc_state *new_crtc_state) 10717 { 10718 const struct drm_display_mode *old_mode, *new_mode; 10719 10720 if (!old_crtc_state || !new_crtc_state) 10721 return false; 10722 10723 old_mode = &old_crtc_state->mode; 10724 new_mode = &new_crtc_state->mode; 10725 10726 if (old_mode->clock == new_mode->clock && 10727 old_mode->hdisplay == new_mode->hdisplay && 10728 old_mode->vdisplay == new_mode->vdisplay && 10729 old_mode->htotal == new_mode->htotal && 10730 old_mode->vtotal != new_mode->vtotal && 10731 old_mode->hsync_start == new_mode->hsync_start && 10732 old_mode->vsync_start != new_mode->vsync_start && 10733 old_mode->hsync_end == new_mode->hsync_end && 10734 old_mode->vsync_end != new_mode->vsync_end && 10735 old_mode->hskew == new_mode->hskew && 10736 old_mode->vscan == new_mode->vscan && 10737 (old_mode->vsync_end - old_mode->vsync_start) == 10738 (new_mode->vsync_end - new_mode->vsync_start)) 10739 return true; 10740 10741 return false; 10742 } 10743 10744 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state) 10745 { 10746 u64 num, den, res; 10747 struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base; 10748 10749 dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED; 10750 10751 num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000; 10752 den = (unsigned long long)new_crtc_state->mode.htotal * 10753 (unsigned long long)new_crtc_state->mode.vtotal; 10754 10755 res = div_u64(num, den); 10756 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res; 10757 } 10758 10759 static int dm_update_crtc_state(struct amdgpu_display_manager *dm, 10760 struct drm_atomic_state *state, 10761 struct drm_crtc *crtc, 10762 struct drm_crtc_state *old_crtc_state, 10763 struct drm_crtc_state *new_crtc_state, 10764 bool enable, 10765 bool *lock_and_validation_needed) 10766 { 10767 struct dm_atomic_state *dm_state = NULL; 10768 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 10769 struct dc_stream_state *new_stream; 10770 struct amdgpu_device *adev = dm->adev; 10771 int ret = 0; 10772 10773 /* 10774 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set 10775 * update changed items 10776 */ 10777 struct amdgpu_crtc *acrtc = NULL; 10778 struct drm_connector *connector = NULL; 10779 struct amdgpu_dm_connector *aconnector = NULL; 10780 struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL; 10781 struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL; 10782 10783 new_stream = NULL; 10784 10785 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 10786 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 10787 acrtc = to_amdgpu_crtc(crtc); 10788 connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc); 10789 if (connector) 10790 aconnector = to_amdgpu_dm_connector(connector); 10791 10792 /* TODO This hack should go away */ 10793 if (connector && enable) { 10794 /* Make sure fake sink is created in plug-in scenario */ 10795 drm_new_conn_state = drm_atomic_get_new_connector_state(state, 10796 connector); 10797 drm_old_conn_state = drm_atomic_get_old_connector_state(state, 10798 connector); 10799 10800 if (WARN_ON(!drm_new_conn_state)) { 10801 ret = -EINVAL; 10802 goto fail; 10803 } 10804 10805 dm_new_conn_state = to_dm_connector_state(drm_new_conn_state); 10806 dm_old_conn_state = to_dm_connector_state(drm_old_conn_state); 10807 10808 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10809 goto skip_modeset; 10810 10811 new_stream = create_validate_stream_for_sink(connector, 10812 &new_crtc_state->mode, 10813 dm_new_conn_state, 10814 dm_old_crtc_state->stream); 10815 10816 /* 10817 * we can have no stream on ACTION_SET if a display 10818 * was disconnected during S3, in this case it is not an 10819 * error, the OS will be updated after detection, and 10820 * will do the right thing on next atomic commit 10821 */ 10822 10823 if (!new_stream) { 10824 drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n", 10825 __func__, acrtc->base.base.id); 10826 ret = -ENOMEM; 10827 goto fail; 10828 } 10829 10830 /* 10831 * TODO: Check VSDB bits to decide whether this should 10832 * be enabled or not. 10833 */ 10834 new_stream->triggered_crtc_reset.enabled = 10835 dm->force_timing_sync; 10836 10837 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 10838 10839 ret = fill_hdr_info_packet(drm_new_conn_state, 10840 &new_stream->hdr_static_metadata); 10841 if (ret) 10842 goto fail; 10843 10844 /* 10845 * If we already removed the old stream from the context 10846 * (and set the new stream to NULL) then we can't reuse 10847 * the old stream even if the stream and scaling are unchanged. 10848 * We'll hit the BUG_ON and black screen. 10849 * 10850 * TODO: Refactor this function to allow this check to work 10851 * in all conditions. 10852 */ 10853 if (amdgpu_freesync_vid_mode && 10854 dm_new_crtc_state->stream && 10855 is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state)) 10856 goto skip_modeset; 10857 10858 if (dm_new_crtc_state->stream && 10859 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 10860 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) { 10861 new_crtc_state->mode_changed = false; 10862 drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d", 10863 new_crtc_state->mode_changed); 10864 } 10865 } 10866 10867 /* mode_changed flag may get updated above, need to check again */ 10868 if (!drm_atomic_crtc_needs_modeset(new_crtc_state)) 10869 goto skip_modeset; 10870 10871 drm_dbg_state(state->dev, 10872 "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n", 10873 acrtc->crtc_id, 10874 new_crtc_state->enable, 10875 new_crtc_state->active, 10876 new_crtc_state->planes_changed, 10877 new_crtc_state->mode_changed, 10878 new_crtc_state->active_changed, 10879 new_crtc_state->connectors_changed); 10880 10881 /* Remove stream for any changed/disabled CRTC */ 10882 if (!enable) { 10883 10884 if (!dm_old_crtc_state->stream) 10885 goto skip_modeset; 10886 10887 /* Unset freesync video if it was active before */ 10888 if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) { 10889 dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE; 10890 dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0; 10891 } 10892 10893 /* Now check if we should set freesync video mode */ 10894 if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream && 10895 dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) && 10896 dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) && 10897 is_timing_unchanged_for_freesync(new_crtc_state, 10898 old_crtc_state)) { 10899 new_crtc_state->mode_changed = false; 10900 drm_dbg_driver(adev_to_drm(adev), 10901 "Mode change not required for front porch change, setting mode_changed to %d", 10902 new_crtc_state->mode_changed); 10903 10904 set_freesync_fixed_config(dm_new_crtc_state); 10905 10906 goto skip_modeset; 10907 } else if (amdgpu_freesync_vid_mode && aconnector && 10908 is_freesync_video_mode(&new_crtc_state->mode, 10909 aconnector)) { 10910 struct drm_display_mode *high_mode; 10911 10912 high_mode = get_highest_refresh_rate_mode(aconnector, false); 10913 if (!drm_mode_equal(&new_crtc_state->mode, high_mode)) 10914 set_freesync_fixed_config(dm_new_crtc_state); 10915 } 10916 10917 ret = dm_atomic_get_state(state, &dm_state); 10918 if (ret) 10919 goto fail; 10920 10921 drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n", 10922 crtc->base.id); 10923 10924 /* i.e. reset mode */ 10925 if (dc_state_remove_stream( 10926 dm->dc, 10927 dm_state->context, 10928 dm_old_crtc_state->stream) != DC_OK) { 10929 ret = -EINVAL; 10930 goto fail; 10931 } 10932 10933 dc_stream_release(dm_old_crtc_state->stream); 10934 dm_new_crtc_state->stream = NULL; 10935 10936 reset_freesync_config_for_crtc(dm_new_crtc_state); 10937 10938 *lock_and_validation_needed = true; 10939 10940 } else {/* Add stream for any updated/enabled CRTC */ 10941 /* 10942 * Quick fix to prevent NULL pointer on new_stream when 10943 * added MST connectors not found in existing crtc_state in the chained mode 10944 * TODO: need to dig out the root cause of that 10945 */ 10946 if (!connector) 10947 goto skip_modeset; 10948 10949 if (modereset_required(new_crtc_state)) 10950 goto skip_modeset; 10951 10952 if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream, 10953 dm_old_crtc_state->stream)) { 10954 10955 WARN_ON(dm_new_crtc_state->stream); 10956 10957 ret = dm_atomic_get_state(state, &dm_state); 10958 if (ret) 10959 goto fail; 10960 10961 dm_new_crtc_state->stream = new_stream; 10962 10963 dc_stream_retain(new_stream); 10964 10965 DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n", 10966 crtc->base.id); 10967 10968 if (dc_state_add_stream( 10969 dm->dc, 10970 dm_state->context, 10971 dm_new_crtc_state->stream) != DC_OK) { 10972 ret = -EINVAL; 10973 goto fail; 10974 } 10975 10976 *lock_and_validation_needed = true; 10977 } 10978 } 10979 10980 skip_modeset: 10981 /* Release extra reference */ 10982 if (new_stream) 10983 dc_stream_release(new_stream); 10984 10985 /* 10986 * We want to do dc stream updates that do not require a 10987 * full modeset below. 10988 */ 10989 if (!(enable && connector && new_crtc_state->active)) 10990 return 0; 10991 /* 10992 * Given above conditions, the dc state cannot be NULL because: 10993 * 1. We're in the process of enabling CRTCs (just been added 10994 * to the dc context, or already is on the context) 10995 * 2. Has a valid connector attached, and 10996 * 3. Is currently active and enabled. 10997 * => The dc stream state currently exists. 10998 */ 10999 BUG_ON(dm_new_crtc_state->stream == NULL); 11000 11001 /* Scaling or underscan settings */ 11002 if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) || 11003 drm_atomic_crtc_needs_modeset(new_crtc_state)) 11004 update_stream_scaling_settings( 11005 &new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream); 11006 11007 /* ABM settings */ 11008 dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level; 11009 11010 /* 11011 * Color management settings. We also update color properties 11012 * when a modeset is needed, to ensure it gets reprogrammed. 11013 */ 11014 if (dm_new_crtc_state->base.color_mgmt_changed || 11015 dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf || 11016 drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11017 ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state); 11018 if (ret) 11019 goto fail; 11020 } 11021 11022 /* Update Freesync settings. */ 11023 get_freesync_config_for_crtc(dm_new_crtc_state, 11024 dm_new_conn_state); 11025 11026 return ret; 11027 11028 fail: 11029 if (new_stream) 11030 dc_stream_release(new_stream); 11031 return ret; 11032 } 11033 11034 static bool should_reset_plane(struct drm_atomic_state *state, 11035 struct drm_plane *plane, 11036 struct drm_plane_state *old_plane_state, 11037 struct drm_plane_state *new_plane_state) 11038 { 11039 struct drm_plane *other; 11040 struct drm_plane_state *old_other_state, *new_other_state; 11041 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11042 struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state; 11043 struct amdgpu_device *adev = drm_to_adev(plane->dev); 11044 int i; 11045 11046 /* 11047 * TODO: Remove this hack for all asics once it proves that the 11048 * fast updates works fine on DCN3.2+. 11049 */ 11050 if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) && 11051 state->allow_modeset) 11052 return true; 11053 11054 if (amdgpu_in_reset(adev) && state->allow_modeset) 11055 return true; 11056 11057 /* Exit early if we know that we're adding or removing the plane. */ 11058 if (old_plane_state->crtc != new_plane_state->crtc) 11059 return true; 11060 11061 /* old crtc == new_crtc == NULL, plane not in context. */ 11062 if (!new_plane_state->crtc) 11063 return false; 11064 11065 new_crtc_state = 11066 drm_atomic_get_new_crtc_state(state, new_plane_state->crtc); 11067 old_crtc_state = 11068 drm_atomic_get_old_crtc_state(state, old_plane_state->crtc); 11069 11070 if (!new_crtc_state) 11071 return true; 11072 11073 /* 11074 * A change in cursor mode means a new dc pipe needs to be acquired or 11075 * released from the state 11076 */ 11077 old_dm_crtc_state = to_dm_crtc_state(old_crtc_state); 11078 new_dm_crtc_state = to_dm_crtc_state(new_crtc_state); 11079 if (plane->type == DRM_PLANE_TYPE_CURSOR && 11080 old_dm_crtc_state != NULL && 11081 old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) { 11082 return true; 11083 } 11084 11085 /* CRTC Degamma changes currently require us to recreate planes. */ 11086 if (new_crtc_state->color_mgmt_changed) 11087 return true; 11088 11089 /* 11090 * On zpos change, planes need to be reordered by removing and re-adding 11091 * them one by one to the dc state, in order of descending zpos. 11092 * 11093 * TODO: We can likely skip bandwidth validation if the only thing that 11094 * changed about the plane was it'z z-ordering. 11095 */ 11096 if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos) 11097 return true; 11098 11099 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) 11100 return true; 11101 11102 /* 11103 * If there are any new primary or overlay planes being added or 11104 * removed then the z-order can potentially change. To ensure 11105 * correct z-order and pipe acquisition the current DC architecture 11106 * requires us to remove and recreate all existing planes. 11107 * 11108 * TODO: Come up with a more elegant solution for this. 11109 */ 11110 for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) { 11111 struct amdgpu_framebuffer *old_afb, *new_afb; 11112 struct dm_plane_state *dm_new_other_state, *dm_old_other_state; 11113 11114 dm_new_other_state = to_dm_plane_state(new_other_state); 11115 dm_old_other_state = to_dm_plane_state(old_other_state); 11116 11117 if (other->type == DRM_PLANE_TYPE_CURSOR) 11118 continue; 11119 11120 if (old_other_state->crtc != new_plane_state->crtc && 11121 new_other_state->crtc != new_plane_state->crtc) 11122 continue; 11123 11124 if (old_other_state->crtc != new_other_state->crtc) 11125 return true; 11126 11127 /* Src/dst size and scaling updates. */ 11128 if (old_other_state->src_w != new_other_state->src_w || 11129 old_other_state->src_h != new_other_state->src_h || 11130 old_other_state->crtc_w != new_other_state->crtc_w || 11131 old_other_state->crtc_h != new_other_state->crtc_h) 11132 return true; 11133 11134 /* Rotation / mirroring updates. */ 11135 if (old_other_state->rotation != new_other_state->rotation) 11136 return true; 11137 11138 /* Blending updates. */ 11139 if (old_other_state->pixel_blend_mode != 11140 new_other_state->pixel_blend_mode) 11141 return true; 11142 11143 /* Alpha updates. */ 11144 if (old_other_state->alpha != new_other_state->alpha) 11145 return true; 11146 11147 /* Colorspace changes. */ 11148 if (old_other_state->color_range != new_other_state->color_range || 11149 old_other_state->color_encoding != new_other_state->color_encoding) 11150 return true; 11151 11152 /* HDR/Transfer Function changes. */ 11153 if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf || 11154 dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut || 11155 dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult || 11156 dm_old_other_state->ctm != dm_new_other_state->ctm || 11157 dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut || 11158 dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf || 11159 dm_old_other_state->lut3d != dm_new_other_state->lut3d || 11160 dm_old_other_state->blend_lut != dm_new_other_state->blend_lut || 11161 dm_old_other_state->blend_tf != dm_new_other_state->blend_tf) 11162 return true; 11163 11164 /* Framebuffer checks fall at the end. */ 11165 if (!old_other_state->fb || !new_other_state->fb) 11166 continue; 11167 11168 /* Pixel format changes can require bandwidth updates. */ 11169 if (old_other_state->fb->format != new_other_state->fb->format) 11170 return true; 11171 11172 old_afb = (struct amdgpu_framebuffer *)old_other_state->fb; 11173 new_afb = (struct amdgpu_framebuffer *)new_other_state->fb; 11174 11175 /* Tiling and DCC changes also require bandwidth updates. */ 11176 if (old_afb->tiling_flags != new_afb->tiling_flags || 11177 old_afb->base.modifier != new_afb->base.modifier) 11178 return true; 11179 } 11180 11181 return false; 11182 } 11183 11184 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc, 11185 struct drm_plane_state *new_plane_state, 11186 struct drm_framebuffer *fb) 11187 { 11188 struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev); 11189 struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb); 11190 unsigned int pitch; 11191 bool linear; 11192 11193 if (fb->width > new_acrtc->max_cursor_width || 11194 fb->height > new_acrtc->max_cursor_height) { 11195 DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n", 11196 new_plane_state->fb->width, 11197 new_plane_state->fb->height); 11198 return -EINVAL; 11199 } 11200 if (new_plane_state->src_w != fb->width << 16 || 11201 new_plane_state->src_h != fb->height << 16) { 11202 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11203 return -EINVAL; 11204 } 11205 11206 /* Pitch in pixels */ 11207 pitch = fb->pitches[0] / fb->format->cpp[0]; 11208 11209 if (fb->width != pitch) { 11210 DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d", 11211 fb->width, pitch); 11212 return -EINVAL; 11213 } 11214 11215 switch (pitch) { 11216 case 64: 11217 case 128: 11218 case 256: 11219 /* FB pitch is supported by cursor plane */ 11220 break; 11221 default: 11222 DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch); 11223 return -EINVAL; 11224 } 11225 11226 /* Core DRM takes care of checking FB modifiers, so we only need to 11227 * check tiling flags when the FB doesn't have a modifier. 11228 */ 11229 if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) { 11230 if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) { 11231 linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0; 11232 } else if (adev->family >= AMDGPU_FAMILY_AI) { 11233 linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0; 11234 } else { 11235 linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 && 11236 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 && 11237 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0; 11238 } 11239 if (!linear) { 11240 DRM_DEBUG_ATOMIC("Cursor FB not linear"); 11241 return -EINVAL; 11242 } 11243 } 11244 11245 return 0; 11246 } 11247 11248 /* 11249 * Helper function for checking the cursor in native mode 11250 */ 11251 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc, 11252 struct drm_plane *plane, 11253 struct drm_plane_state *new_plane_state, 11254 bool enable) 11255 { 11256 11257 struct amdgpu_crtc *new_acrtc; 11258 int ret; 11259 11260 if (!enable || !new_plane_crtc || 11261 drm_atomic_plane_disabling(plane->state, new_plane_state)) 11262 return 0; 11263 11264 new_acrtc = to_amdgpu_crtc(new_plane_crtc); 11265 11266 if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) { 11267 DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n"); 11268 return -EINVAL; 11269 } 11270 11271 if (new_plane_state->fb) { 11272 ret = dm_check_cursor_fb(new_acrtc, new_plane_state, 11273 new_plane_state->fb); 11274 if (ret) 11275 return ret; 11276 } 11277 11278 return 0; 11279 } 11280 11281 static bool dm_should_update_native_cursor(struct drm_atomic_state *state, 11282 struct drm_crtc *old_plane_crtc, 11283 struct drm_crtc *new_plane_crtc, 11284 bool enable) 11285 { 11286 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11287 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11288 11289 if (!enable) { 11290 if (old_plane_crtc == NULL) 11291 return true; 11292 11293 old_crtc_state = drm_atomic_get_old_crtc_state( 11294 state, old_plane_crtc); 11295 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11296 11297 return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11298 } else { 11299 if (new_plane_crtc == NULL) 11300 return true; 11301 11302 new_crtc_state = drm_atomic_get_new_crtc_state( 11303 state, new_plane_crtc); 11304 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11305 11306 return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE; 11307 } 11308 } 11309 11310 static int dm_update_plane_state(struct dc *dc, 11311 struct drm_atomic_state *state, 11312 struct drm_plane *plane, 11313 struct drm_plane_state *old_plane_state, 11314 struct drm_plane_state *new_plane_state, 11315 bool enable, 11316 bool *lock_and_validation_needed, 11317 bool *is_top_most_overlay) 11318 { 11319 11320 struct dm_atomic_state *dm_state = NULL; 11321 struct drm_crtc *new_plane_crtc, *old_plane_crtc; 11322 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11323 struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state; 11324 struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state; 11325 bool needs_reset, update_native_cursor; 11326 int ret = 0; 11327 11328 11329 new_plane_crtc = new_plane_state->crtc; 11330 old_plane_crtc = old_plane_state->crtc; 11331 dm_new_plane_state = to_dm_plane_state(new_plane_state); 11332 dm_old_plane_state = to_dm_plane_state(old_plane_state); 11333 11334 update_native_cursor = dm_should_update_native_cursor(state, 11335 old_plane_crtc, 11336 new_plane_crtc, 11337 enable); 11338 11339 if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) { 11340 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11341 new_plane_state, enable); 11342 if (ret) 11343 return ret; 11344 11345 return 0; 11346 } 11347 11348 needs_reset = should_reset_plane(state, plane, old_plane_state, 11349 new_plane_state); 11350 11351 /* Remove any changed/removed planes */ 11352 if (!enable) { 11353 if (!needs_reset) 11354 return 0; 11355 11356 if (!old_plane_crtc) 11357 return 0; 11358 11359 old_crtc_state = drm_atomic_get_old_crtc_state( 11360 state, old_plane_crtc); 11361 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11362 11363 if (!dm_old_crtc_state->stream) 11364 return 0; 11365 11366 DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n", 11367 plane->base.id, old_plane_crtc->base.id); 11368 11369 ret = dm_atomic_get_state(state, &dm_state); 11370 if (ret) 11371 return ret; 11372 11373 if (!dc_state_remove_plane( 11374 dc, 11375 dm_old_crtc_state->stream, 11376 dm_old_plane_state->dc_state, 11377 dm_state->context)) { 11378 11379 return -EINVAL; 11380 } 11381 11382 if (dm_old_plane_state->dc_state) 11383 dc_plane_state_release(dm_old_plane_state->dc_state); 11384 11385 dm_new_plane_state->dc_state = NULL; 11386 11387 *lock_and_validation_needed = true; 11388 11389 } else { /* Add new planes */ 11390 struct dc_plane_state *dc_new_plane_state; 11391 11392 if (drm_atomic_plane_disabling(plane->state, new_plane_state)) 11393 return 0; 11394 11395 if (!new_plane_crtc) 11396 return 0; 11397 11398 new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc); 11399 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11400 11401 if (!dm_new_crtc_state->stream) 11402 return 0; 11403 11404 if (!needs_reset) 11405 return 0; 11406 11407 ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state); 11408 if (ret) 11409 goto out; 11410 11411 WARN_ON(dm_new_plane_state->dc_state); 11412 11413 dc_new_plane_state = dc_create_plane_state(dc); 11414 if (!dc_new_plane_state) { 11415 ret = -ENOMEM; 11416 goto out; 11417 } 11418 11419 DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n", 11420 plane->base.id, new_plane_crtc->base.id); 11421 11422 ret = fill_dc_plane_attributes( 11423 drm_to_adev(new_plane_crtc->dev), 11424 dc_new_plane_state, 11425 new_plane_state, 11426 new_crtc_state); 11427 if (ret) { 11428 dc_plane_state_release(dc_new_plane_state); 11429 goto out; 11430 } 11431 11432 ret = dm_atomic_get_state(state, &dm_state); 11433 if (ret) { 11434 dc_plane_state_release(dc_new_plane_state); 11435 goto out; 11436 } 11437 11438 /* 11439 * Any atomic check errors that occur after this will 11440 * not need a release. The plane state will be attached 11441 * to the stream, and therefore part of the atomic 11442 * state. It'll be released when the atomic state is 11443 * cleaned. 11444 */ 11445 if (!dc_state_add_plane( 11446 dc, 11447 dm_new_crtc_state->stream, 11448 dc_new_plane_state, 11449 dm_state->context)) { 11450 11451 dc_plane_state_release(dc_new_plane_state); 11452 ret = -EINVAL; 11453 goto out; 11454 } 11455 11456 dm_new_plane_state->dc_state = dc_new_plane_state; 11457 11458 dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY); 11459 11460 /* Tell DC to do a full surface update every time there 11461 * is a plane change. Inefficient, but works for now. 11462 */ 11463 dm_new_plane_state->dc_state->update_flags.bits.full_update = 1; 11464 11465 *lock_and_validation_needed = true; 11466 } 11467 11468 out: 11469 /* If enabling cursor overlay failed, attempt fallback to native mode */ 11470 if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) { 11471 ret = dm_check_native_cursor_state(new_plane_crtc, plane, 11472 new_plane_state, enable); 11473 if (ret) 11474 return ret; 11475 11476 dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE; 11477 } 11478 11479 return ret; 11480 } 11481 11482 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state, 11483 int *src_w, int *src_h) 11484 { 11485 switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) { 11486 case DRM_MODE_ROTATE_90: 11487 case DRM_MODE_ROTATE_270: 11488 *src_w = plane_state->src_h >> 16; 11489 *src_h = plane_state->src_w >> 16; 11490 break; 11491 case DRM_MODE_ROTATE_0: 11492 case DRM_MODE_ROTATE_180: 11493 default: 11494 *src_w = plane_state->src_w >> 16; 11495 *src_h = plane_state->src_h >> 16; 11496 break; 11497 } 11498 } 11499 11500 static void 11501 dm_get_plane_scale(struct drm_plane_state *plane_state, 11502 int *out_plane_scale_w, int *out_plane_scale_h) 11503 { 11504 int plane_src_w, plane_src_h; 11505 11506 dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h); 11507 *out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0; 11508 *out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0; 11509 } 11510 11511 /* 11512 * The normalized_zpos value cannot be used by this iterator directly. It's only 11513 * calculated for enabled planes, potentially causing normalized_zpos collisions 11514 * between enabled/disabled planes in the atomic state. We need a unique value 11515 * so that the iterator will not generate the same object twice, or loop 11516 * indefinitely. 11517 */ 11518 static inline struct __drm_planes_state *__get_next_zpos( 11519 struct drm_atomic_state *state, 11520 struct __drm_planes_state *prev) 11521 { 11522 unsigned int highest_zpos = 0, prev_zpos = 256; 11523 uint32_t highest_id = 0, prev_id = UINT_MAX; 11524 struct drm_plane_state *new_plane_state; 11525 struct drm_plane *plane; 11526 int i, highest_i = -1; 11527 11528 if (prev != NULL) { 11529 prev_zpos = prev->new_state->zpos; 11530 prev_id = prev->ptr->base.id; 11531 } 11532 11533 for_each_new_plane_in_state(state, plane, new_plane_state, i) { 11534 /* Skip planes with higher zpos than the previously returned */ 11535 if (new_plane_state->zpos > prev_zpos || 11536 (new_plane_state->zpos == prev_zpos && 11537 plane->base.id >= prev_id)) 11538 continue; 11539 11540 /* Save the index of the plane with highest zpos */ 11541 if (new_plane_state->zpos > highest_zpos || 11542 (new_plane_state->zpos == highest_zpos && 11543 plane->base.id > highest_id)) { 11544 highest_zpos = new_plane_state->zpos; 11545 highest_id = plane->base.id; 11546 highest_i = i; 11547 } 11548 } 11549 11550 if (highest_i < 0) 11551 return NULL; 11552 11553 return &state->planes[highest_i]; 11554 } 11555 11556 /* 11557 * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate 11558 * by descending zpos, as read from the new plane state. This is the same 11559 * ordering as defined by drm_atomic_normalize_zpos(). 11560 */ 11561 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \ 11562 for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \ 11563 __i != NULL; __i = __get_next_zpos((__state), __i)) \ 11564 for_each_if(((plane) = __i->ptr, \ 11565 (void)(plane) /* Only to avoid unused-but-set-variable warning */, \ 11566 (old_plane_state) = __i->old_state, \ 11567 (new_plane_state) = __i->new_state, 1)) 11568 11569 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc) 11570 { 11571 struct drm_connector *connector; 11572 struct drm_connector_state *conn_state, *old_conn_state; 11573 struct amdgpu_dm_connector *aconnector = NULL; 11574 int i; 11575 11576 for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) { 11577 if (!conn_state->crtc) 11578 conn_state = old_conn_state; 11579 11580 if (conn_state->crtc != crtc) 11581 continue; 11582 11583 if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK) 11584 continue; 11585 11586 aconnector = to_amdgpu_dm_connector(connector); 11587 if (!aconnector->mst_output_port || !aconnector->mst_root) 11588 aconnector = NULL; 11589 else 11590 break; 11591 } 11592 11593 if (!aconnector) 11594 return 0; 11595 11596 return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr); 11597 } 11598 11599 /** 11600 * DOC: Cursor Modes - Native vs Overlay 11601 * 11602 * In native mode, the cursor uses a integrated cursor pipe within each DCN hw 11603 * plane. It does not require a dedicated hw plane to enable, but it is 11604 * subjected to the same z-order and scaling as the hw plane. It also has format 11605 * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB 11606 * hw plane. 11607 * 11608 * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its 11609 * own scaling and z-pos. It also has no blending restrictions. It lends to a 11610 * cursor behavior more akin to a DRM client's expectations. However, it does 11611 * occupy an extra DCN plane, and therefore will only be used if a DCN plane is 11612 * available. 11613 */ 11614 11615 /** 11616 * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc 11617 * @adev: amdgpu device 11618 * @state: DRM atomic state 11619 * @dm_crtc_state: amdgpu state for the CRTC containing the cursor 11620 * @cursor_mode: Returns the required cursor mode on dm_crtc_state 11621 * 11622 * Get whether the cursor should be enabled in native mode, or overlay mode, on 11623 * the dm_crtc_state. 11624 * 11625 * The cursor should be enabled in overlay mode if there exists an underlying 11626 * plane - on which the cursor may be blended - that is either YUV formatted, or 11627 * scaled differently from the cursor. 11628 * 11629 * Since zpos info is required, drm_atomic_normalize_zpos must be called before 11630 * calling this function. 11631 * 11632 * Return: 0 on success, or an error code if getting the cursor plane state 11633 * failed. 11634 */ 11635 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev, 11636 struct drm_atomic_state *state, 11637 struct dm_crtc_state *dm_crtc_state, 11638 enum amdgpu_dm_cursor_mode *cursor_mode) 11639 { 11640 struct drm_plane_state *old_plane_state, *plane_state, *cursor_state; 11641 struct drm_crtc_state *crtc_state = &dm_crtc_state->base; 11642 struct drm_plane *plane; 11643 bool consider_mode_change = false; 11644 bool entire_crtc_covered = false; 11645 bool cursor_changed = false; 11646 int underlying_scale_w, underlying_scale_h; 11647 int cursor_scale_w, cursor_scale_h; 11648 int i; 11649 11650 /* Overlay cursor not supported on HW before DCN 11651 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions 11652 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE 11653 */ 11654 if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 || 11655 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 11656 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11657 return 0; 11658 } 11659 11660 /* Init cursor_mode to be the same as current */ 11661 *cursor_mode = dm_crtc_state->cursor_mode; 11662 11663 /* 11664 * Cursor mode can change if a plane's format changes, scale changes, is 11665 * enabled/disabled, or z-order changes. 11666 */ 11667 for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) { 11668 int new_scale_w, new_scale_h, old_scale_w, old_scale_h; 11669 11670 /* Only care about planes on this CRTC */ 11671 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0) 11672 continue; 11673 11674 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11675 cursor_changed = true; 11676 11677 if (drm_atomic_plane_enabling(old_plane_state, plane_state) || 11678 drm_atomic_plane_disabling(old_plane_state, plane_state) || 11679 old_plane_state->fb->format != plane_state->fb->format) { 11680 consider_mode_change = true; 11681 break; 11682 } 11683 11684 dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h); 11685 dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h); 11686 if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) { 11687 consider_mode_change = true; 11688 break; 11689 } 11690 } 11691 11692 if (!consider_mode_change && !crtc_state->zpos_changed) 11693 return 0; 11694 11695 /* 11696 * If no cursor change on this CRTC, and not enabled on this CRTC, then 11697 * no need to set cursor mode. This avoids needlessly locking the cursor 11698 * state. 11699 */ 11700 if (!cursor_changed && 11701 !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) { 11702 return 0; 11703 } 11704 11705 cursor_state = drm_atomic_get_plane_state(state, 11706 crtc_state->crtc->cursor); 11707 if (IS_ERR(cursor_state)) 11708 return PTR_ERR(cursor_state); 11709 11710 /* Cursor is disabled */ 11711 if (!cursor_state->fb) 11712 return 0; 11713 11714 /* For all planes in descending z-order (all of which are below cursor 11715 * as per zpos definitions), check their scaling and format 11716 */ 11717 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) { 11718 11719 /* Only care about non-cursor planes on this CRTC */ 11720 if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 || 11721 plane->type == DRM_PLANE_TYPE_CURSOR) 11722 continue; 11723 11724 /* Underlying plane is YUV format - use overlay cursor */ 11725 if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) { 11726 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11727 return 0; 11728 } 11729 11730 dm_get_plane_scale(plane_state, 11731 &underlying_scale_w, &underlying_scale_h); 11732 dm_get_plane_scale(cursor_state, 11733 &cursor_scale_w, &cursor_scale_h); 11734 11735 /* Underlying plane has different scale - use overlay cursor */ 11736 if (cursor_scale_w != underlying_scale_w && 11737 cursor_scale_h != underlying_scale_h) { 11738 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11739 return 0; 11740 } 11741 11742 /* If this plane covers the whole CRTC, no need to check planes underneath */ 11743 if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 && 11744 plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay && 11745 plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) { 11746 entire_crtc_covered = true; 11747 break; 11748 } 11749 } 11750 11751 /* If planes do not cover the entire CRTC, use overlay mode to enable 11752 * cursor over holes 11753 */ 11754 if (entire_crtc_covered) 11755 *cursor_mode = DM_CURSOR_NATIVE_MODE; 11756 else 11757 *cursor_mode = DM_CURSOR_OVERLAY_MODE; 11758 11759 return 0; 11760 } 11761 11762 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev, 11763 struct drm_atomic_state *state, 11764 struct drm_crtc_state *crtc_state) 11765 { 11766 struct drm_plane *plane; 11767 struct drm_plane_state *new_plane_state, *old_plane_state; 11768 11769 drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) { 11770 new_plane_state = drm_atomic_get_plane_state(state, plane); 11771 old_plane_state = drm_atomic_get_plane_state(state, plane); 11772 11773 if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) { 11774 drm_err(dev, "Failed to get plane state for plane %s\n", plane->name); 11775 return false; 11776 } 11777 11778 if (old_plane_state->fb && new_plane_state->fb && 11779 get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb)) 11780 return true; 11781 } 11782 11783 return false; 11784 } 11785 11786 /** 11787 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM. 11788 * 11789 * @dev: The DRM device 11790 * @state: The atomic state to commit 11791 * 11792 * Validate that the given atomic state is programmable by DC into hardware. 11793 * This involves constructing a &struct dc_state reflecting the new hardware 11794 * state we wish to commit, then querying DC to see if it is programmable. It's 11795 * important not to modify the existing DC state. Otherwise, atomic_check 11796 * may unexpectedly commit hardware changes. 11797 * 11798 * When validating the DC state, it's important that the right locks are 11799 * acquired. For full updates case which removes/adds/updates streams on one 11800 * CRTC while flipping on another CRTC, acquiring global lock will guarantee 11801 * that any such full update commit will wait for completion of any outstanding 11802 * flip using DRMs synchronization events. 11803 * 11804 * Note that DM adds the affected connectors for all CRTCs in state, when that 11805 * might not seem necessary. This is because DC stream creation requires the 11806 * DC sink, which is tied to the DRM connector state. Cleaning this up should 11807 * be possible but non-trivial - a possible TODO item. 11808 * 11809 * Return: -Error code if validation failed. 11810 */ 11811 static int amdgpu_dm_atomic_check(struct drm_device *dev, 11812 struct drm_atomic_state *state) 11813 { 11814 struct amdgpu_device *adev = drm_to_adev(dev); 11815 struct dm_atomic_state *dm_state = NULL; 11816 struct dc *dc = adev->dm.dc; 11817 struct drm_connector *connector; 11818 struct drm_connector_state *old_con_state, *new_con_state; 11819 struct drm_crtc *crtc; 11820 struct drm_crtc_state *old_crtc_state, *new_crtc_state; 11821 struct drm_plane *plane; 11822 struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state; 11823 enum dc_status status; 11824 int ret, i; 11825 bool lock_and_validation_needed = false; 11826 bool is_top_most_overlay = true; 11827 struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state; 11828 struct drm_dp_mst_topology_mgr *mgr; 11829 struct drm_dp_mst_topology_state *mst_state; 11830 struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0}; 11831 11832 trace_amdgpu_dm_atomic_check_begin(state); 11833 11834 ret = drm_atomic_helper_check_modeset(dev, state); 11835 if (ret) { 11836 drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n"); 11837 goto fail; 11838 } 11839 11840 /* Check connector changes */ 11841 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 11842 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 11843 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 11844 11845 /* Skip connectors that are disabled or part of modeset already. */ 11846 if (!new_con_state->crtc) 11847 continue; 11848 11849 new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc); 11850 if (IS_ERR(new_crtc_state)) { 11851 drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n"); 11852 ret = PTR_ERR(new_crtc_state); 11853 goto fail; 11854 } 11855 11856 if (dm_old_con_state->abm_level != dm_new_con_state->abm_level || 11857 dm_old_con_state->scaling != dm_new_con_state->scaling) 11858 new_crtc_state->connectors_changed = true; 11859 } 11860 11861 if (dc_resource_is_dsc_encoding_supported(dc)) { 11862 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 11863 if (drm_atomic_crtc_needs_modeset(new_crtc_state)) { 11864 ret = add_affected_mst_dsc_crtcs(state, crtc); 11865 if (ret) { 11866 drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n"); 11867 goto fail; 11868 } 11869 } 11870 } 11871 } 11872 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 11873 dm_old_crtc_state = to_dm_crtc_state(old_crtc_state); 11874 11875 if (!drm_atomic_crtc_needs_modeset(new_crtc_state) && 11876 !new_crtc_state->color_mgmt_changed && 11877 old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled && 11878 dm_old_crtc_state->dsc_force_changed == false) 11879 continue; 11880 11881 ret = amdgpu_dm_verify_lut_sizes(new_crtc_state); 11882 if (ret) { 11883 drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n"); 11884 goto fail; 11885 } 11886 11887 if (!new_crtc_state->enable) 11888 continue; 11889 11890 ret = drm_atomic_add_affected_connectors(state, crtc); 11891 if (ret) { 11892 drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n"); 11893 goto fail; 11894 } 11895 11896 ret = drm_atomic_add_affected_planes(state, crtc); 11897 if (ret) { 11898 drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n"); 11899 goto fail; 11900 } 11901 11902 if (dm_old_crtc_state->dsc_force_changed) 11903 new_crtc_state->mode_changed = true; 11904 } 11905 11906 /* 11907 * Add all primary and overlay planes on the CRTC to the state 11908 * whenever a plane is enabled to maintain correct z-ordering 11909 * and to enable fast surface updates. 11910 */ 11911 drm_for_each_crtc(crtc, dev) { 11912 bool modified = false; 11913 11914 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) { 11915 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11916 continue; 11917 11918 if (new_plane_state->crtc == crtc || 11919 old_plane_state->crtc == crtc) { 11920 modified = true; 11921 break; 11922 } 11923 } 11924 11925 if (!modified) 11926 continue; 11927 11928 drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) { 11929 if (plane->type == DRM_PLANE_TYPE_CURSOR) 11930 continue; 11931 11932 new_plane_state = 11933 drm_atomic_get_plane_state(state, plane); 11934 11935 if (IS_ERR(new_plane_state)) { 11936 ret = PTR_ERR(new_plane_state); 11937 drm_dbg_atomic(dev, "new_plane_state is BAD\n"); 11938 goto fail; 11939 } 11940 } 11941 } 11942 11943 /* 11944 * DC consults the zpos (layer_index in DC terminology) to determine the 11945 * hw plane on which to enable the hw cursor (see 11946 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in 11947 * atomic state, so call drm helper to normalize zpos. 11948 */ 11949 ret = drm_atomic_normalize_zpos(dev, state); 11950 if (ret) { 11951 drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n"); 11952 goto fail; 11953 } 11954 11955 /* 11956 * Determine whether cursors on each CRTC should be enabled in native or 11957 * overlay mode. 11958 */ 11959 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 11960 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 11961 11962 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 11963 &dm_new_crtc_state->cursor_mode); 11964 if (ret) { 11965 drm_dbg(dev, "Failed to determine cursor mode\n"); 11966 goto fail; 11967 } 11968 11969 /* 11970 * If overlay cursor is needed, DC cannot go through the 11971 * native cursor update path. All enabled planes on the CRTC 11972 * need to be added for DC to not disable a plane by mistake 11973 */ 11974 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) { 11975 ret = drm_atomic_add_affected_planes(state, crtc); 11976 if (ret) 11977 goto fail; 11978 } 11979 } 11980 11981 /* Remove exiting planes if they are modified */ 11982 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 11983 11984 ret = dm_update_plane_state(dc, state, plane, 11985 old_plane_state, 11986 new_plane_state, 11987 false, 11988 &lock_and_validation_needed, 11989 &is_top_most_overlay); 11990 if (ret) { 11991 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 11992 goto fail; 11993 } 11994 } 11995 11996 /* Disable all crtcs which require disable */ 11997 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 11998 ret = dm_update_crtc_state(&adev->dm, state, crtc, 11999 old_crtc_state, 12000 new_crtc_state, 12001 false, 12002 &lock_and_validation_needed); 12003 if (ret) { 12004 drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n"); 12005 goto fail; 12006 } 12007 } 12008 12009 /* Enable all crtcs which require enable */ 12010 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) { 12011 ret = dm_update_crtc_state(&adev->dm, state, crtc, 12012 old_crtc_state, 12013 new_crtc_state, 12014 true, 12015 &lock_and_validation_needed); 12016 if (ret) { 12017 drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n"); 12018 goto fail; 12019 } 12020 } 12021 12022 /* Add new/modified planes */ 12023 for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) { 12024 ret = dm_update_plane_state(dc, state, plane, 12025 old_plane_state, 12026 new_plane_state, 12027 true, 12028 &lock_and_validation_needed, 12029 &is_top_most_overlay); 12030 if (ret) { 12031 drm_dbg_atomic(dev, "dm_update_plane_state() failed\n"); 12032 goto fail; 12033 } 12034 } 12035 12036 #if defined(CONFIG_DRM_AMD_DC_FP) 12037 if (dc_resource_is_dsc_encoding_supported(dc)) { 12038 ret = pre_validate_dsc(state, &dm_state, vars); 12039 if (ret != 0) 12040 goto fail; 12041 } 12042 #endif 12043 12044 /* Run this here since we want to validate the streams we created */ 12045 ret = drm_atomic_helper_check_planes(dev, state); 12046 if (ret) { 12047 drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n"); 12048 goto fail; 12049 } 12050 12051 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12052 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12053 if (dm_new_crtc_state->mpo_requested) 12054 drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc); 12055 } 12056 12057 /* Check cursor restrictions */ 12058 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12059 enum amdgpu_dm_cursor_mode required_cursor_mode; 12060 int is_rotated, is_scaled; 12061 12062 /* Overlay cusor not subject to native cursor restrictions */ 12063 dm_new_crtc_state = to_dm_crtc_state(new_crtc_state); 12064 if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) 12065 continue; 12066 12067 /* Check if rotation or scaling is enabled on DCN401 */ 12068 if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) && 12069 amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) { 12070 new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor); 12071 12072 is_rotated = new_cursor_state && 12073 ((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0); 12074 is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) || 12075 (new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h)); 12076 12077 if (is_rotated || is_scaled) { 12078 drm_dbg_driver( 12079 crtc->dev, 12080 "[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n", 12081 crtc->base.id, crtc->name); 12082 ret = -EINVAL; 12083 goto fail; 12084 } 12085 } 12086 12087 /* If HW can only do native cursor, check restrictions again */ 12088 ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state, 12089 &required_cursor_mode); 12090 if (ret) { 12091 drm_dbg_driver(crtc->dev, 12092 "[CRTC:%d:%s] Checking cursor mode failed\n", 12093 crtc->base.id, crtc->name); 12094 goto fail; 12095 } else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) { 12096 drm_dbg_driver(crtc->dev, 12097 "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n", 12098 crtc->base.id, crtc->name); 12099 ret = -EINVAL; 12100 goto fail; 12101 } 12102 } 12103 12104 if (state->legacy_cursor_update) { 12105 /* 12106 * This is a fast cursor update coming from the plane update 12107 * helper, check if it can be done asynchronously for better 12108 * performance. 12109 */ 12110 state->async_update = 12111 !drm_atomic_helper_async_check(dev, state); 12112 12113 /* 12114 * Skip the remaining global validation if this is an async 12115 * update. Cursor updates can be done without affecting 12116 * state or bandwidth calcs and this avoids the performance 12117 * penalty of locking the private state object and 12118 * allocating a new dc_state. 12119 */ 12120 if (state->async_update) 12121 return 0; 12122 } 12123 12124 /* Check scaling and underscan changes*/ 12125 /* TODO Removed scaling changes validation due to inability to commit 12126 * new stream into context w\o causing full reset. Need to 12127 * decide how to handle. 12128 */ 12129 for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) { 12130 struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state); 12131 struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state); 12132 struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc); 12133 12134 /* Skip any modesets/resets */ 12135 if (!acrtc || drm_atomic_crtc_needs_modeset( 12136 drm_atomic_get_new_crtc_state(state, &acrtc->base))) 12137 continue; 12138 12139 /* Skip any thing not scale or underscan changes */ 12140 if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state)) 12141 continue; 12142 12143 lock_and_validation_needed = true; 12144 } 12145 12146 /* set the slot info for each mst_state based on the link encoding format */ 12147 for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) { 12148 struct amdgpu_dm_connector *aconnector; 12149 struct drm_connector *connector; 12150 struct drm_connector_list_iter iter; 12151 u8 link_coding_cap; 12152 12153 drm_connector_list_iter_begin(dev, &iter); 12154 drm_for_each_connector_iter(connector, &iter) { 12155 if (connector->index == mst_state->mgr->conn_base_id) { 12156 aconnector = to_amdgpu_dm_connector(connector); 12157 link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link); 12158 drm_dp_mst_update_slots(mst_state, link_coding_cap); 12159 12160 break; 12161 } 12162 } 12163 drm_connector_list_iter_end(&iter); 12164 } 12165 12166 /** 12167 * Streams and planes are reset when there are changes that affect 12168 * bandwidth. Anything that affects bandwidth needs to go through 12169 * DC global validation to ensure that the configuration can be applied 12170 * to hardware. 12171 * 12172 * We have to currently stall out here in atomic_check for outstanding 12173 * commits to finish in this case because our IRQ handlers reference 12174 * DRM state directly - we can end up disabling interrupts too early 12175 * if we don't. 12176 * 12177 * TODO: Remove this stall and drop DM state private objects. 12178 */ 12179 if (lock_and_validation_needed) { 12180 ret = dm_atomic_get_state(state, &dm_state); 12181 if (ret) { 12182 drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n"); 12183 goto fail; 12184 } 12185 12186 ret = do_aquire_global_lock(dev, state); 12187 if (ret) { 12188 drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n"); 12189 goto fail; 12190 } 12191 12192 #if defined(CONFIG_DRM_AMD_DC_FP) 12193 if (dc_resource_is_dsc_encoding_supported(dc)) { 12194 ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars); 12195 if (ret) { 12196 drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n"); 12197 ret = -EINVAL; 12198 goto fail; 12199 } 12200 } 12201 #endif 12202 12203 ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars); 12204 if (ret) { 12205 drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n"); 12206 goto fail; 12207 } 12208 12209 /* 12210 * Perform validation of MST topology in the state: 12211 * We need to perform MST atomic check before calling 12212 * dc_validate_global_state(), or there is a chance 12213 * to get stuck in an infinite loop and hang eventually. 12214 */ 12215 ret = drm_dp_mst_atomic_check(state); 12216 if (ret) { 12217 drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n"); 12218 goto fail; 12219 } 12220 status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY); 12221 if (status != DC_OK) { 12222 drm_dbg_atomic(dev, "DC global validation failure: %s (%d)", 12223 dc_status_to_str(status), status); 12224 ret = -EINVAL; 12225 goto fail; 12226 } 12227 } else { 12228 /* 12229 * The commit is a fast update. Fast updates shouldn't change 12230 * the DC context, affect global validation, and can have their 12231 * commit work done in parallel with other commits not touching 12232 * the same resource. If we have a new DC context as part of 12233 * the DM atomic state from validation we need to free it and 12234 * retain the existing one instead. 12235 * 12236 * Furthermore, since the DM atomic state only contains the DC 12237 * context and can safely be annulled, we can free the state 12238 * and clear the associated private object now to free 12239 * some memory and avoid a possible use-after-free later. 12240 */ 12241 12242 for (i = 0; i < state->num_private_objs; i++) { 12243 struct drm_private_obj *obj = state->private_objs[i].ptr; 12244 12245 if (obj->funcs == adev->dm.atomic_obj.funcs) { 12246 int j = state->num_private_objs-1; 12247 12248 dm_atomic_destroy_state(obj, 12249 state->private_objs[i].state); 12250 12251 /* If i is not at the end of the array then the 12252 * last element needs to be moved to where i was 12253 * before the array can safely be truncated. 12254 */ 12255 if (i != j) 12256 state->private_objs[i] = 12257 state->private_objs[j]; 12258 12259 state->private_objs[j].ptr = NULL; 12260 state->private_objs[j].state = NULL; 12261 state->private_objs[j].old_state = NULL; 12262 state->private_objs[j].new_state = NULL; 12263 12264 state->num_private_objs = j; 12265 break; 12266 } 12267 } 12268 } 12269 12270 /* Store the overall update type for use later in atomic check. */ 12271 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) { 12272 struct dm_crtc_state *dm_new_crtc_state = 12273 to_dm_crtc_state(new_crtc_state); 12274 12275 /* 12276 * Only allow async flips for fast updates that don't change 12277 * the FB pitch, the DCC state, rotation, mem_type, etc. 12278 */ 12279 if (new_crtc_state->async_flip && 12280 (lock_and_validation_needed || 12281 amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) { 12282 drm_dbg_atomic(crtc->dev, 12283 "[CRTC:%d:%s] async flips are only supported for fast updates\n", 12284 crtc->base.id, crtc->name); 12285 ret = -EINVAL; 12286 goto fail; 12287 } 12288 12289 dm_new_crtc_state->update_type = lock_and_validation_needed ? 12290 UPDATE_TYPE_FULL : UPDATE_TYPE_FAST; 12291 } 12292 12293 /* Must be success */ 12294 WARN_ON(ret); 12295 12296 trace_amdgpu_dm_atomic_check_finish(state, ret); 12297 12298 return ret; 12299 12300 fail: 12301 if (ret == -EDEADLK) 12302 drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n"); 12303 else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS) 12304 drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n"); 12305 else 12306 drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret); 12307 12308 trace_amdgpu_dm_atomic_check_finish(state, ret); 12309 12310 return ret; 12311 } 12312 12313 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm, 12314 unsigned int offset, 12315 unsigned int total_length, 12316 u8 *data, 12317 unsigned int length, 12318 struct amdgpu_hdmi_vsdb_info *vsdb) 12319 { 12320 bool res; 12321 union dmub_rb_cmd cmd; 12322 struct dmub_cmd_send_edid_cea *input; 12323 struct dmub_cmd_edid_cea_output *output; 12324 12325 if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES) 12326 return false; 12327 12328 memset(&cmd, 0, sizeof(cmd)); 12329 12330 input = &cmd.edid_cea.data.input; 12331 12332 cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA; 12333 cmd.edid_cea.header.sub_type = 0; 12334 cmd.edid_cea.header.payload_bytes = 12335 sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header); 12336 input->offset = offset; 12337 input->length = length; 12338 input->cea_total_length = total_length; 12339 memcpy(input->payload, data, length); 12340 12341 res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY); 12342 if (!res) { 12343 drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n"); 12344 return false; 12345 } 12346 12347 output = &cmd.edid_cea.data.output; 12348 12349 if (output->type == DMUB_CMD__EDID_CEA_ACK) { 12350 if (!output->ack.success) { 12351 drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n", 12352 output->ack.offset); 12353 } 12354 } else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) { 12355 if (!output->amd_vsdb.vsdb_found) 12356 return false; 12357 12358 vsdb->freesync_supported = output->amd_vsdb.freesync_supported; 12359 vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version; 12360 vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate; 12361 vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate; 12362 } else { 12363 drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n"); 12364 return false; 12365 } 12366 12367 return true; 12368 } 12369 12370 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm, 12371 u8 *edid_ext, int len, 12372 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12373 { 12374 int i; 12375 12376 /* send extension block to DMCU for parsing */ 12377 for (i = 0; i < len; i += 8) { 12378 bool res; 12379 int offset; 12380 12381 /* send 8 bytes a time */ 12382 if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8)) 12383 return false; 12384 12385 if (i+8 == len) { 12386 /* EDID block sent completed, expect result */ 12387 int version, min_rate, max_rate; 12388 12389 res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate); 12390 if (res) { 12391 /* amd vsdb found */ 12392 vsdb_info->freesync_supported = 1; 12393 vsdb_info->amd_vsdb_version = version; 12394 vsdb_info->min_refresh_rate_hz = min_rate; 12395 vsdb_info->max_refresh_rate_hz = max_rate; 12396 return true; 12397 } 12398 /* not amd vsdb */ 12399 return false; 12400 } 12401 12402 /* check for ack*/ 12403 res = dc_edid_parser_recv_cea_ack(dm->dc, &offset); 12404 if (!res) 12405 return false; 12406 } 12407 12408 return false; 12409 } 12410 12411 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm, 12412 u8 *edid_ext, int len, 12413 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12414 { 12415 int i; 12416 12417 /* send extension block to DMCU for parsing */ 12418 for (i = 0; i < len; i += 8) { 12419 /* send 8 bytes a time */ 12420 if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info)) 12421 return false; 12422 } 12423 12424 return vsdb_info->freesync_supported; 12425 } 12426 12427 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector, 12428 u8 *edid_ext, int len, 12429 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12430 { 12431 struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev); 12432 bool ret; 12433 12434 mutex_lock(&adev->dm.dc_lock); 12435 if (adev->dm.dmub_srv) 12436 ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info); 12437 else 12438 ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info); 12439 mutex_unlock(&adev->dm.dc_lock); 12440 return ret; 12441 } 12442 12443 static void parse_edid_displayid_vrr(struct drm_connector *connector, 12444 const struct edid *edid) 12445 { 12446 u8 *edid_ext = NULL; 12447 int i; 12448 int j = 0; 12449 u16 min_vfreq; 12450 u16 max_vfreq; 12451 12452 if (edid == NULL || edid->extensions == 0) 12453 return; 12454 12455 /* Find DisplayID extension */ 12456 for (i = 0; i < edid->extensions; i++) { 12457 edid_ext = (void *)(edid + (i + 1)); 12458 if (edid_ext[0] == DISPLAYID_EXT) 12459 break; 12460 } 12461 12462 if (edid_ext == NULL) 12463 return; 12464 12465 while (j < EDID_LENGTH) { 12466 /* Get dynamic video timing range from DisplayID if available */ 12467 if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25 && 12468 (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) { 12469 min_vfreq = edid_ext[j+9]; 12470 if (edid_ext[j+1] & 7) 12471 max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8); 12472 else 12473 max_vfreq = edid_ext[j+10]; 12474 12475 if (max_vfreq && min_vfreq) { 12476 connector->display_info.monitor_range.max_vfreq = max_vfreq; 12477 connector->display_info.monitor_range.min_vfreq = min_vfreq; 12478 12479 return; 12480 } 12481 } 12482 j++; 12483 } 12484 } 12485 12486 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12487 const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info) 12488 { 12489 u8 *edid_ext = NULL; 12490 int i; 12491 int j = 0; 12492 12493 if (edid == NULL || edid->extensions == 0) 12494 return -ENODEV; 12495 12496 /* Find DisplayID extension */ 12497 for (i = 0; i < edid->extensions; i++) { 12498 edid_ext = (void *)(edid + (i + 1)); 12499 if (edid_ext[0] == DISPLAYID_EXT) 12500 break; 12501 } 12502 12503 while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) { 12504 struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j]; 12505 unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]); 12506 12507 if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID && 12508 amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) { 12509 vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false; 12510 vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3; 12511 DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode); 12512 12513 return true; 12514 } 12515 j++; 12516 } 12517 12518 return false; 12519 } 12520 12521 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector, 12522 const struct edid *edid, 12523 struct amdgpu_hdmi_vsdb_info *vsdb_info) 12524 { 12525 u8 *edid_ext = NULL; 12526 int i; 12527 bool valid_vsdb_found = false; 12528 12529 /*----- drm_find_cea_extension() -----*/ 12530 /* No EDID or EDID extensions */ 12531 if (edid == NULL || edid->extensions == 0) 12532 return -ENODEV; 12533 12534 /* Find CEA extension */ 12535 for (i = 0; i < edid->extensions; i++) { 12536 edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1); 12537 if (edid_ext[0] == CEA_EXT) 12538 break; 12539 } 12540 12541 if (i == edid->extensions) 12542 return -ENODEV; 12543 12544 /*----- cea_db_offsets() -----*/ 12545 if (edid_ext[0] != CEA_EXT) 12546 return -ENODEV; 12547 12548 valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info); 12549 12550 return valid_vsdb_found ? i : -ENODEV; 12551 } 12552 12553 /** 12554 * amdgpu_dm_update_freesync_caps - Update Freesync capabilities 12555 * 12556 * @connector: Connector to query. 12557 * @drm_edid: DRM EDID from monitor 12558 * 12559 * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep 12560 * track of some of the display information in the internal data struct used by 12561 * amdgpu_dm. This function checks which type of connector we need to set the 12562 * FreeSync parameters. 12563 */ 12564 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector, 12565 const struct drm_edid *drm_edid) 12566 { 12567 int i = 0; 12568 struct amdgpu_dm_connector *amdgpu_dm_connector = 12569 to_amdgpu_dm_connector(connector); 12570 struct dm_connector_state *dm_con_state = NULL; 12571 struct dc_sink *sink; 12572 struct amdgpu_device *adev = drm_to_adev(connector->dev); 12573 struct amdgpu_hdmi_vsdb_info vsdb_info = {0}; 12574 const struct edid *edid; 12575 bool freesync_capable = false; 12576 enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE; 12577 12578 if (!connector->state) { 12579 drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__); 12580 goto update; 12581 } 12582 12583 sink = amdgpu_dm_connector->dc_sink ? 12584 amdgpu_dm_connector->dc_sink : 12585 amdgpu_dm_connector->dc_em_sink; 12586 12587 drm_edid_connector_update(connector, drm_edid); 12588 12589 if (!drm_edid || !sink) { 12590 dm_con_state = to_dm_connector_state(connector->state); 12591 12592 amdgpu_dm_connector->min_vfreq = 0; 12593 amdgpu_dm_connector->max_vfreq = 0; 12594 freesync_capable = false; 12595 12596 goto update; 12597 } 12598 12599 dm_con_state = to_dm_connector_state(connector->state); 12600 12601 if (!adev->dm.freesync_module) 12602 goto update; 12603 12604 edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw() 12605 12606 /* Some eDP panels only have the refresh rate range info in DisplayID */ 12607 if ((connector->display_info.monitor_range.min_vfreq == 0 || 12608 connector->display_info.monitor_range.max_vfreq == 0)) 12609 parse_edid_displayid_vrr(connector, edid); 12610 12611 if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT || 12612 sink->sink_signal == SIGNAL_TYPE_EDP)) { 12613 if (amdgpu_dm_connector->dc_link && 12614 amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) { 12615 amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq; 12616 amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq; 12617 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12618 freesync_capable = true; 12619 } 12620 12621 parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12622 12623 if (vsdb_info.replay_mode) { 12624 amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode; 12625 amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version; 12626 amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP; 12627 } 12628 12629 } else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) { 12630 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12631 if (i >= 0 && vsdb_info.freesync_supported) { 12632 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12633 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12634 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12635 freesync_capable = true; 12636 12637 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12638 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12639 } 12640 } 12641 12642 if (amdgpu_dm_connector->dc_link) 12643 as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link); 12644 12645 if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) { 12646 i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info); 12647 if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) { 12648 12649 amdgpu_dm_connector->pack_sdp_v1_3 = true; 12650 amdgpu_dm_connector->as_type = as_type; 12651 amdgpu_dm_connector->vsdb_info = vsdb_info; 12652 12653 amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz; 12654 amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz; 12655 if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10) 12656 freesync_capable = true; 12657 12658 connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz; 12659 connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz; 12660 } 12661 } 12662 12663 update: 12664 if (dm_con_state) 12665 dm_con_state->freesync_capable = freesync_capable; 12666 12667 if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable && 12668 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) { 12669 amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false; 12670 amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false; 12671 } 12672 12673 if (connector->vrr_capable_property) 12674 drm_connector_set_vrr_capable_property(connector, 12675 freesync_capable); 12676 } 12677 12678 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev) 12679 { 12680 struct amdgpu_device *adev = drm_to_adev(dev); 12681 struct dc *dc = adev->dm.dc; 12682 int i; 12683 12684 mutex_lock(&adev->dm.dc_lock); 12685 if (dc->current_state) { 12686 for (i = 0; i < dc->current_state->stream_count; ++i) 12687 dc->current_state->streams[i] 12688 ->triggered_crtc_reset.enabled = 12689 adev->dm.force_timing_sync; 12690 12691 dm_enable_per_frame_crtc_master_sync(dc->current_state); 12692 dc_trigger_sync(dc, dc->current_state); 12693 } 12694 mutex_unlock(&adev->dm.dc_lock); 12695 } 12696 12697 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc) 12698 { 12699 if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter) 12700 dc_exit_ips_for_hw_access(dc); 12701 } 12702 12703 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address, 12704 u32 value, const char *func_name) 12705 { 12706 #ifdef DM_CHECK_ADDR_0 12707 if (address == 0) { 12708 drm_err(adev_to_drm(ctx->driver_context), 12709 "invalid register write. address = 0"); 12710 return; 12711 } 12712 #endif 12713 12714 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12715 cgs_write_register(ctx->cgs_device, address, value); 12716 trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value); 12717 } 12718 12719 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address, 12720 const char *func_name) 12721 { 12722 u32 value; 12723 #ifdef DM_CHECK_ADDR_0 12724 if (address == 0) { 12725 drm_err(adev_to_drm(ctx->driver_context), 12726 "invalid register read; address = 0\n"); 12727 return 0; 12728 } 12729 #endif 12730 12731 if (ctx->dmub_srv && 12732 ctx->dmub_srv->reg_helper_offload.gather_in_progress && 12733 !ctx->dmub_srv->reg_helper_offload.should_burst_write) { 12734 ASSERT(false); 12735 return 0; 12736 } 12737 12738 amdgpu_dm_exit_ips_for_hw_access(ctx->dc); 12739 12740 value = cgs_read_register(ctx->cgs_device, address); 12741 12742 trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value); 12743 12744 return value; 12745 } 12746 12747 int amdgpu_dm_process_dmub_aux_transfer_sync( 12748 struct dc_context *ctx, 12749 unsigned int link_index, 12750 struct aux_payload *payload, 12751 enum aux_return_code_type *operation_result) 12752 { 12753 struct amdgpu_device *adev = ctx->driver_context; 12754 struct dmub_notification *p_notify = adev->dm.dmub_notify; 12755 int ret = -1; 12756 12757 mutex_lock(&adev->dm.dpia_aux_lock); 12758 if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) { 12759 *operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE; 12760 goto out; 12761 } 12762 12763 if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 12764 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 12765 *operation_result = AUX_RET_ERROR_TIMEOUT; 12766 goto out; 12767 } 12768 12769 if (p_notify->result != AUX_RET_SUCCESS) { 12770 /* 12771 * Transient states before tunneling is enabled could 12772 * lead to this error. We can ignore this for now. 12773 */ 12774 if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) { 12775 drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n", 12776 payload->address, payload->length, 12777 p_notify->result); 12778 } 12779 *operation_result = p_notify->result; 12780 goto out; 12781 } 12782 12783 payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF; 12784 if (adev->dm.dmub_notify->aux_reply.command & 0xF0) 12785 /* The reply is stored in the top nibble of the command. */ 12786 payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF; 12787 12788 /*write req may receive a byte indicating partially written number as well*/ 12789 if (p_notify->aux_reply.length) 12790 memcpy(payload->data, p_notify->aux_reply.data, 12791 p_notify->aux_reply.length); 12792 12793 /* success */ 12794 ret = p_notify->aux_reply.length; 12795 *operation_result = p_notify->result; 12796 out: 12797 reinit_completion(&adev->dm.dmub_aux_transfer_done); 12798 mutex_unlock(&adev->dm.dpia_aux_lock); 12799 return ret; 12800 } 12801 12802 static void abort_fused_io( 12803 struct dc_context *ctx, 12804 const struct dmub_cmd_fused_request *request 12805 ) 12806 { 12807 union dmub_rb_cmd command = { 0 }; 12808 struct dmub_rb_cmd_fused_io *io = &command.fused_io; 12809 12810 io->header.type = DMUB_CMD__FUSED_IO; 12811 io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT; 12812 io->header.payload_bytes = sizeof(*io) - sizeof(io->header); 12813 io->request = *request; 12814 dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT); 12815 } 12816 12817 static bool execute_fused_io( 12818 struct amdgpu_device *dev, 12819 struct dc_context *ctx, 12820 union dmub_rb_cmd *commands, 12821 uint8_t count, 12822 uint32_t timeout_us 12823 ) 12824 { 12825 const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line; 12826 12827 if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io)) 12828 return false; 12829 12830 struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line]; 12831 struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io; 12832 const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY) 12833 && first->header.ret_status 12834 && first->request.status == FUSED_REQUEST_STATUS_SUCCESS; 12835 12836 if (!result) 12837 return false; 12838 12839 while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) { 12840 reinit_completion(&sync->replied); 12841 12842 struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data; 12843 12844 static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch"); 12845 12846 if (reply->identifier == first->request.identifier) { 12847 first->request = *reply; 12848 return true; 12849 } 12850 } 12851 12852 reinit_completion(&sync->replied); 12853 first->request.status = FUSED_REQUEST_STATUS_TIMEOUT; 12854 abort_fused_io(ctx, &first->request); 12855 return false; 12856 } 12857 12858 bool amdgpu_dm_execute_fused_io( 12859 struct amdgpu_device *dev, 12860 struct dc_link *link, 12861 union dmub_rb_cmd *commands, 12862 uint8_t count, 12863 uint32_t timeout_us) 12864 { 12865 struct amdgpu_display_manager *dm = &dev->dm; 12866 12867 mutex_lock(&dm->dpia_aux_lock); 12868 12869 const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us); 12870 12871 mutex_unlock(&dm->dpia_aux_lock); 12872 return result; 12873 } 12874 12875 int amdgpu_dm_process_dmub_set_config_sync( 12876 struct dc_context *ctx, 12877 unsigned int link_index, 12878 struct set_config_cmd_payload *payload, 12879 enum set_config_status *operation_result) 12880 { 12881 struct amdgpu_device *adev = ctx->driver_context; 12882 bool is_cmd_complete; 12883 int ret; 12884 12885 mutex_lock(&adev->dm.dpia_aux_lock); 12886 is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc, 12887 link_index, payload, adev->dm.dmub_notify); 12888 12889 if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) { 12890 ret = 0; 12891 *operation_result = adev->dm.dmub_notify->sc_status; 12892 } else { 12893 drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!"); 12894 ret = -1; 12895 *operation_result = SET_CONFIG_UNKNOWN_ERROR; 12896 } 12897 12898 if (!is_cmd_complete) 12899 reinit_completion(&adev->dm.dmub_aux_transfer_done); 12900 mutex_unlock(&adev->dm.dpia_aux_lock); 12901 return ret; 12902 } 12903 12904 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 12905 { 12906 return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type); 12907 } 12908 12909 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type) 12910 { 12911 return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type); 12912 } 12913 12914 void dm_acpi_process_phy_transition_interlock( 12915 const struct dc_context *ctx, 12916 struct dm_process_phy_transition_init_params process_phy_transition_init_params) 12917 { 12918 // Not yet implemented 12919 } 12920