xref: /linux/drivers/gpu/drm/amd/display/amdgpu_dm/amdgpu_dm.c (revision 002a612023c8b105bd3829d81862dee04368d6de)
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright 2015 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: AMD
24  *
25  */
26 
27 /* The caprices of the preprocessor require that this be declared right here */
28 #define CREATE_TRACE_POINTS
29 
30 #include "dm_services_types.h"
31 #include "dc.h"
32 #include "link_enc_cfg.h"
33 #include "dc/inc/core_types.h"
34 #include "dal_asic_id.h"
35 #include "dmub/dmub_srv.h"
36 #include "dc/inc/hw/dmcu.h"
37 #include "dc/inc/hw/abm.h"
38 #include "dc/dc_dmub_srv.h"
39 #include "dc/dc_edid_parser.h"
40 #include "dc/dc_stat.h"
41 #include "dc/dc_state.h"
42 #include "amdgpu_dm_trace.h"
43 #include "link/protocols/link_dpcd.h"
44 #include "link_service_types.h"
45 #include "link/protocols/link_dp_capability.h"
46 #include "link/protocols/link_ddc.h"
47 
48 #include "amdgpu.h"
49 #include "amdgpu_display.h"
50 #include "amdgpu_ucode.h"
51 #include "atom.h"
52 #include "amdgpu_dm.h"
53 #include "amdgpu_dm_plane.h"
54 #include "amdgpu_dm_crtc.h"
55 #include "amdgpu_dm_hdcp.h"
56 #include <drm/display/drm_hdcp_helper.h>
57 #include "amdgpu_dm_wb.h"
58 #include "amdgpu_atombios.h"
59 
60 #include "amd_shared.h"
61 #include "amdgpu_dm_irq.h"
62 #include "dm_helpers.h"
63 #include "amdgpu_dm_mst_types.h"
64 #if defined(CONFIG_DEBUG_FS)
65 #include "amdgpu_dm_debugfs.h"
66 #endif
67 #include "amdgpu_dm_psr.h"
68 #include "amdgpu_dm_replay.h"
69 
70 #include "ivsrcid/ivsrcid_vislands30.h"
71 
72 #include <linux/backlight.h>
73 #include <linux/module.h>
74 #include <linux/moduleparam.h>
75 #include <linux/types.h>
76 #include <linux/pm_runtime.h>
77 #include <linux/pci.h>
78 #include <linux/power_supply.h>
79 #include <linux/firmware.h>
80 #include <linux/component.h>
81 #include <linux/sort.h>
82 
83 #include <drm/drm_privacy_screen_consumer.h>
84 #include <drm/display/drm_dp_mst_helper.h>
85 #include <drm/display/drm_hdmi_helper.h>
86 #include <drm/drm_atomic.h>
87 #include <drm/drm_atomic_uapi.h>
88 #include <drm/drm_atomic_helper.h>
89 #include <drm/drm_blend.h>
90 #include <drm/drm_fixed.h>
91 #include <drm/drm_fourcc.h>
92 #include <drm/drm_edid.h>
93 #include <drm/drm_eld.h>
94 #include <drm/drm_utils.h>
95 #include <drm/drm_vblank.h>
96 #include <drm/drm_audio_component.h>
97 #include <drm/drm_gem_atomic_helper.h>
98 
99 #include <media/cec-notifier.h>
100 #include <acpi/video.h>
101 
102 #include "ivsrcid/dcn/irqsrcs_dcn_1_0.h"
103 
104 #include "modules/inc/mod_freesync.h"
105 #include "modules/power/power_helpers.h"
106 
107 static_assert(AMDGPU_DMUB_NOTIFICATION_MAX == DMUB_NOTIFICATION_MAX, "AMDGPU_DMUB_NOTIFICATION_MAX mismatch");
108 
109 #define FIRMWARE_RENOIR_DMUB "amdgpu/renoir_dmcub.bin"
110 MODULE_FIRMWARE(FIRMWARE_RENOIR_DMUB);
111 #define FIRMWARE_SIENNA_CICHLID_DMUB "amdgpu/sienna_cichlid_dmcub.bin"
112 MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID_DMUB);
113 #define FIRMWARE_NAVY_FLOUNDER_DMUB "amdgpu/navy_flounder_dmcub.bin"
114 MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER_DMUB);
115 #define FIRMWARE_GREEN_SARDINE_DMUB "amdgpu/green_sardine_dmcub.bin"
116 MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE_DMUB);
117 #define FIRMWARE_VANGOGH_DMUB "amdgpu/vangogh_dmcub.bin"
118 MODULE_FIRMWARE(FIRMWARE_VANGOGH_DMUB);
119 #define FIRMWARE_DIMGREY_CAVEFISH_DMUB "amdgpu/dimgrey_cavefish_dmcub.bin"
120 MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH_DMUB);
121 #define FIRMWARE_BEIGE_GOBY_DMUB "amdgpu/beige_goby_dmcub.bin"
122 MODULE_FIRMWARE(FIRMWARE_BEIGE_GOBY_DMUB);
123 #define FIRMWARE_YELLOW_CARP_DMUB "amdgpu/yellow_carp_dmcub.bin"
124 MODULE_FIRMWARE(FIRMWARE_YELLOW_CARP_DMUB);
125 #define FIRMWARE_DCN_314_DMUB "amdgpu/dcn_3_1_4_dmcub.bin"
126 MODULE_FIRMWARE(FIRMWARE_DCN_314_DMUB);
127 #define FIRMWARE_DCN_315_DMUB "amdgpu/dcn_3_1_5_dmcub.bin"
128 MODULE_FIRMWARE(FIRMWARE_DCN_315_DMUB);
129 #define FIRMWARE_DCN316_DMUB "amdgpu/dcn_3_1_6_dmcub.bin"
130 MODULE_FIRMWARE(FIRMWARE_DCN316_DMUB);
131 
132 #define FIRMWARE_DCN_V3_2_0_DMCUB "amdgpu/dcn_3_2_0_dmcub.bin"
133 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_0_DMCUB);
134 #define FIRMWARE_DCN_V3_2_1_DMCUB "amdgpu/dcn_3_2_1_dmcub.bin"
135 MODULE_FIRMWARE(FIRMWARE_DCN_V3_2_1_DMCUB);
136 
137 #define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
138 MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
139 
140 #define FIRMWARE_NAVI12_DMCU            "amdgpu/navi12_dmcu.bin"
141 MODULE_FIRMWARE(FIRMWARE_NAVI12_DMCU);
142 
143 #define FIRMWARE_DCN_35_DMUB "amdgpu/dcn_3_5_dmcub.bin"
144 MODULE_FIRMWARE(FIRMWARE_DCN_35_DMUB);
145 
146 #define FIRMWARE_DCN_351_DMUB "amdgpu/dcn_3_5_1_dmcub.bin"
147 MODULE_FIRMWARE(FIRMWARE_DCN_351_DMUB);
148 
149 #define FIRMWARE_DCN_36_DMUB "amdgpu/dcn_3_6_dmcub.bin"
150 MODULE_FIRMWARE(FIRMWARE_DCN_36_DMUB);
151 
152 #define FIRMWARE_DCN_401_DMUB "amdgpu/dcn_4_0_1_dmcub.bin"
153 MODULE_FIRMWARE(FIRMWARE_DCN_401_DMUB);
154 
155 /* Number of bytes in PSP header for firmware. */
156 #define PSP_HEADER_BYTES 0x100
157 
158 /* Number of bytes in PSP footer for firmware. */
159 #define PSP_FOOTER_BYTES 0x100
160 
161 /**
162  * DOC: overview
163  *
164  * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
165  * **dm**) sits between DRM and DC. It acts as a liaison, converting DRM
166  * requests into DC requests, and DC responses into DRM responses.
167  *
168  * The root control structure is &struct amdgpu_display_manager.
169  */
170 
171 /* basic init/fini API */
172 static int amdgpu_dm_init(struct amdgpu_device *adev);
173 static void amdgpu_dm_fini(struct amdgpu_device *adev);
174 static bool is_freesync_video_mode(const struct drm_display_mode *mode, struct amdgpu_dm_connector *aconnector);
175 static void reset_freesync_config_for_crtc(struct dm_crtc_state *new_crtc_state);
176 static struct amdgpu_i2c_adapter *
177 create_i2c(struct ddc_service *ddc_service, bool oem);
178 
179 static enum drm_mode_subconnector get_subconnector_type(struct dc_link *link)
180 {
181 	switch (link->dpcd_caps.dongle_type) {
182 	case DISPLAY_DONGLE_NONE:
183 		return DRM_MODE_SUBCONNECTOR_Native;
184 	case DISPLAY_DONGLE_DP_VGA_CONVERTER:
185 		return DRM_MODE_SUBCONNECTOR_VGA;
186 	case DISPLAY_DONGLE_DP_DVI_CONVERTER:
187 	case DISPLAY_DONGLE_DP_DVI_DONGLE:
188 		return DRM_MODE_SUBCONNECTOR_DVID;
189 	case DISPLAY_DONGLE_DP_HDMI_CONVERTER:
190 	case DISPLAY_DONGLE_DP_HDMI_DONGLE:
191 		return DRM_MODE_SUBCONNECTOR_HDMIA;
192 	case DISPLAY_DONGLE_DP_HDMI_MISMATCHED_DONGLE:
193 	default:
194 		return DRM_MODE_SUBCONNECTOR_Unknown;
195 	}
196 }
197 
198 static void update_subconnector_property(struct amdgpu_dm_connector *aconnector)
199 {
200 	struct dc_link *link = aconnector->dc_link;
201 	struct drm_connector *connector = &aconnector->base;
202 	enum drm_mode_subconnector subconnector = DRM_MODE_SUBCONNECTOR_Unknown;
203 
204 	if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
205 		return;
206 
207 	if (aconnector->dc_sink)
208 		subconnector = get_subconnector_type(link);
209 
210 	drm_object_property_set_value(&connector->base,
211 			connector->dev->mode_config.dp_subconnector_property,
212 			subconnector);
213 }
214 
215 /*
216  * initializes drm_device display related structures, based on the information
217  * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
218  * drm_encoder, drm_mode_config
219  *
220  * Returns 0 on success
221  */
222 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
223 /* removes and deallocates the drm structures, created by the above function */
224 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
225 
226 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
227 				    struct amdgpu_dm_connector *amdgpu_dm_connector,
228 				    u32 link_index,
229 				    struct amdgpu_encoder *amdgpu_encoder);
230 static int amdgpu_dm_encoder_init(struct drm_device *dev,
231 				  struct amdgpu_encoder *aencoder,
232 				  uint32_t link_index);
233 
234 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
235 
236 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
237 
238 static int amdgpu_dm_atomic_check(struct drm_device *dev,
239 				  struct drm_atomic_state *state);
240 
241 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector);
242 static void handle_hpd_rx_irq(void *param);
243 
244 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
245 					 int bl_idx,
246 					 u32 user_brightness);
247 
248 static bool
249 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
250 				 struct drm_crtc_state *new_crtc_state);
251 /*
252  * dm_vblank_get_counter
253  *
254  * @brief
255  * Get counter for number of vertical blanks
256  *
257  * @param
258  * struct amdgpu_device *adev - [in] desired amdgpu device
259  * int disp_idx - [in] which CRTC to get the counter from
260  *
261  * @return
262  * Counter for vertical blanks
263  */
264 static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
265 {
266 	struct amdgpu_crtc *acrtc = NULL;
267 
268 	if (crtc >= adev->mode_info.num_crtc)
269 		return 0;
270 
271 	acrtc = adev->mode_info.crtcs[crtc];
272 
273 	if (!acrtc->dm_irq_params.stream) {
274 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
275 			  crtc);
276 		return 0;
277 	}
278 
279 	return dc_stream_get_vblank_counter(acrtc->dm_irq_params.stream);
280 }
281 
282 static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
283 				  u32 *vbl, u32 *position)
284 {
285 	u32 v_blank_start = 0, v_blank_end = 0, h_position = 0, v_position = 0;
286 	struct amdgpu_crtc *acrtc = NULL;
287 	struct dc *dc = adev->dm.dc;
288 
289 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
290 		return -EINVAL;
291 
292 	acrtc = adev->mode_info.crtcs[crtc];
293 
294 	if (!acrtc->dm_irq_params.stream) {
295 		drm_err(adev_to_drm(adev), "dc_stream_state is NULL for crtc '%d'!\n",
296 			  crtc);
297 		return 0;
298 	}
299 
300 	if (dc && dc->caps.ips_support && dc->idle_optimizations_allowed)
301 		dc_allow_idle_optimizations(dc, false);
302 
303 	/*
304 	 * TODO rework base driver to use values directly.
305 	 * for now parse it back into reg-format
306 	 */
307 	dc_stream_get_scanoutpos(acrtc->dm_irq_params.stream,
308 				 &v_blank_start,
309 				 &v_blank_end,
310 				 &h_position,
311 				 &v_position);
312 
313 	*position = v_position | (h_position << 16);
314 	*vbl = v_blank_start | (v_blank_end << 16);
315 
316 	return 0;
317 }
318 
319 static bool dm_is_idle(struct amdgpu_ip_block *ip_block)
320 {
321 	/* XXX todo */
322 	return true;
323 }
324 
325 static int dm_wait_for_idle(struct amdgpu_ip_block *ip_block)
326 {
327 	/* XXX todo */
328 	return 0;
329 }
330 
331 static bool dm_check_soft_reset(struct amdgpu_ip_block *ip_block)
332 {
333 	return false;
334 }
335 
336 static int dm_soft_reset(struct amdgpu_ip_block *ip_block)
337 {
338 	/* XXX todo */
339 	return 0;
340 }
341 
342 static struct amdgpu_crtc *
343 get_crtc_by_otg_inst(struct amdgpu_device *adev,
344 		     int otg_inst)
345 {
346 	struct drm_device *dev = adev_to_drm(adev);
347 	struct drm_crtc *crtc;
348 	struct amdgpu_crtc *amdgpu_crtc;
349 
350 	if (WARN_ON(otg_inst == -1))
351 		return adev->mode_info.crtcs[0];
352 
353 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
354 		amdgpu_crtc = to_amdgpu_crtc(crtc);
355 
356 		if (amdgpu_crtc->otg_inst == otg_inst)
357 			return amdgpu_crtc;
358 	}
359 
360 	return NULL;
361 }
362 
363 static inline bool is_dc_timing_adjust_needed(struct dm_crtc_state *old_state,
364 					      struct dm_crtc_state *new_state)
365 {
366 	if (new_state->stream->adjust.timing_adjust_pending)
367 		return true;
368 	if (new_state->freesync_config.state ==  VRR_STATE_ACTIVE_FIXED)
369 		return true;
370 	else if (amdgpu_dm_crtc_vrr_active(old_state) != amdgpu_dm_crtc_vrr_active(new_state))
371 		return true;
372 	else
373 		return false;
374 }
375 
376 /*
377  * DC will program planes with their z-order determined by their ordering
378  * in the dc_surface_updates array. This comparator is used to sort them
379  * by descending zpos.
380  */
381 static int dm_plane_layer_index_cmp(const void *a, const void *b)
382 {
383 	const struct dc_surface_update *sa = (struct dc_surface_update *)a;
384 	const struct dc_surface_update *sb = (struct dc_surface_update *)b;
385 
386 	/* Sort by descending dc_plane layer_index (i.e. normalized_zpos) */
387 	return sb->surface->layer_index - sa->surface->layer_index;
388 }
389 
390 /**
391  * update_planes_and_stream_adapter() - Send planes to be updated in DC
392  *
393  * DC has a generic way to update planes and stream via
394  * dc_update_planes_and_stream function; however, DM might need some
395  * adjustments and preparation before calling it. This function is a wrapper
396  * for the dc_update_planes_and_stream that does any required configuration
397  * before passing control to DC.
398  *
399  * @dc: Display Core control structure
400  * @update_type: specify whether it is FULL/MEDIUM/FAST update
401  * @planes_count: planes count to update
402  * @stream: stream state
403  * @stream_update: stream update
404  * @array_of_surface_update: dc surface update pointer
405  *
406  */
407 static inline bool update_planes_and_stream_adapter(struct dc *dc,
408 						    int update_type,
409 						    int planes_count,
410 						    struct dc_stream_state *stream,
411 						    struct dc_stream_update *stream_update,
412 						    struct dc_surface_update *array_of_surface_update)
413 {
414 	sort(array_of_surface_update, planes_count,
415 	     sizeof(*array_of_surface_update), dm_plane_layer_index_cmp, NULL);
416 
417 	/*
418 	 * Previous frame finished and HW is ready for optimization.
419 	 */
420 	if (update_type == UPDATE_TYPE_FAST)
421 		dc_post_update_surfaces_to_stream(dc);
422 
423 	return dc_update_planes_and_stream(dc,
424 					   array_of_surface_update,
425 					   planes_count,
426 					   stream,
427 					   stream_update);
428 }
429 
430 /**
431  * dm_pflip_high_irq() - Handle pageflip interrupt
432  * @interrupt_params: ignored
433  *
434  * Handles the pageflip interrupt by notifying all interested parties
435  * that the pageflip has been completed.
436  */
437 static void dm_pflip_high_irq(void *interrupt_params)
438 {
439 	struct amdgpu_crtc *amdgpu_crtc;
440 	struct common_irq_params *irq_params = interrupt_params;
441 	struct amdgpu_device *adev = irq_params->adev;
442 	struct drm_device *dev = adev_to_drm(adev);
443 	unsigned long flags;
444 	struct drm_pending_vblank_event *e;
445 	u32 vpos, hpos, v_blank_start, v_blank_end;
446 	bool vrr_active;
447 
448 	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
449 
450 	/* IRQ could occur when in initial stage */
451 	/* TODO work and BO cleanup */
452 	if (amdgpu_crtc == NULL) {
453 		drm_dbg_state(dev, "CRTC is null, returning.\n");
454 		return;
455 	}
456 
457 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
458 
459 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
460 		drm_dbg_state(dev,
461 			      "amdgpu_crtc->pflip_status = %d != AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p]\n",
462 			      amdgpu_crtc->pflip_status, AMDGPU_FLIP_SUBMITTED,
463 			      amdgpu_crtc->crtc_id, amdgpu_crtc);
464 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
465 		return;
466 	}
467 
468 	/* page flip completed. */
469 	e = amdgpu_crtc->event;
470 	amdgpu_crtc->event = NULL;
471 
472 	WARN_ON(!e);
473 
474 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(amdgpu_crtc);
475 
476 	/* Fixed refresh rate, or VRR scanout position outside front-porch? */
477 	if (!vrr_active ||
478 	    !dc_stream_get_scanoutpos(amdgpu_crtc->dm_irq_params.stream, &v_blank_start,
479 				      &v_blank_end, &hpos, &vpos) ||
480 	    (vpos < v_blank_start)) {
481 		/* Update to correct count and vblank timestamp if racing with
482 		 * vblank irq. This also updates to the correct vblank timestamp
483 		 * even in VRR mode, as scanout is past the front-porch atm.
484 		 */
485 		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
486 
487 		/* Wake up userspace by sending the pageflip event with proper
488 		 * count and timestamp of vblank of flip completion.
489 		 */
490 		if (e) {
491 			drm_crtc_send_vblank_event(&amdgpu_crtc->base, e);
492 
493 			/* Event sent, so done with vblank for this flip */
494 			drm_crtc_vblank_put(&amdgpu_crtc->base);
495 		}
496 	} else if (e) {
497 		/* VRR active and inside front-porch: vblank count and
498 		 * timestamp for pageflip event will only be up to date after
499 		 * drm_crtc_handle_vblank() has been executed from late vblank
500 		 * irq handler after start of back-porch (vline 0). We queue the
501 		 * pageflip event for send-out by drm_crtc_handle_vblank() with
502 		 * updated timestamp and count, once it runs after us.
503 		 *
504 		 * We need to open-code this instead of using the helper
505 		 * drm_crtc_arm_vblank_event(), as that helper would
506 		 * call drm_crtc_accurate_vblank_count(), which we must
507 		 * not call in VRR mode while we are in front-porch!
508 		 */
509 
510 		/* sequence will be replaced by real count during send-out. */
511 		e->sequence = drm_crtc_vblank_count(&amdgpu_crtc->base);
512 		e->pipe = amdgpu_crtc->crtc_id;
513 
514 		list_add_tail(&e->base.link, &adev_to_drm(adev)->vblank_event_list);
515 		e = NULL;
516 	}
517 
518 	/* Keep track of vblank of this flip for flip throttling. We use the
519 	 * cooked hw counter, as that one incremented at start of this vblank
520 	 * of pageflip completion, so last_flip_vblank is the forbidden count
521 	 * for queueing new pageflips if vsync + VRR is enabled.
522 	 */
523 	amdgpu_crtc->dm_irq_params.last_flip_vblank =
524 		amdgpu_get_vblank_counter_kms(&amdgpu_crtc->base);
525 
526 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
527 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
528 
529 	drm_dbg_state(dev,
530 		      "crtc:%d[%p], pflip_stat:AMDGPU_FLIP_NONE, vrr[%d]-fp %d\n",
531 		      amdgpu_crtc->crtc_id, amdgpu_crtc, vrr_active, (int)!e);
532 }
533 
534 static void dm_handle_vmin_vmax_update(struct work_struct *offload_work)
535 {
536 	struct vupdate_offload_work *work = container_of(offload_work, struct vupdate_offload_work, work);
537 	struct amdgpu_device *adev = work->adev;
538 	struct dc_stream_state *stream = work->stream;
539 	struct dc_crtc_timing_adjust *adjust = work->adjust;
540 
541 	mutex_lock(&adev->dm.dc_lock);
542 	dc_stream_adjust_vmin_vmax(adev->dm.dc, stream, adjust);
543 	mutex_unlock(&adev->dm.dc_lock);
544 
545 	dc_stream_release(stream);
546 	kfree(work->adjust);
547 	kfree(work);
548 }
549 
550 static void schedule_dc_vmin_vmax(struct amdgpu_device *adev,
551 	struct dc_stream_state *stream,
552 	struct dc_crtc_timing_adjust *adjust)
553 {
554 	struct vupdate_offload_work *offload_work = kzalloc(sizeof(*offload_work), GFP_KERNEL);
555 	if (!offload_work) {
556 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate vupdate_offload_work\n");
557 		return;
558 	}
559 
560 	struct dc_crtc_timing_adjust *adjust_copy = kzalloc(sizeof(*adjust_copy), GFP_KERNEL);
561 	if (!adjust_copy) {
562 		drm_dbg_driver(adev_to_drm(adev), "Failed to allocate adjust_copy\n");
563 		kfree(offload_work);
564 		return;
565 	}
566 
567 	dc_stream_retain(stream);
568 	memcpy(adjust_copy, adjust, sizeof(*adjust_copy));
569 
570 	INIT_WORK(&offload_work->work, dm_handle_vmin_vmax_update);
571 	offload_work->adev = adev;
572 	offload_work->stream = stream;
573 	offload_work->adjust = adjust_copy;
574 
575 	queue_work(system_wq, &offload_work->work);
576 }
577 
578 static void dm_vupdate_high_irq(void *interrupt_params)
579 {
580 	struct common_irq_params *irq_params = interrupt_params;
581 	struct amdgpu_device *adev = irq_params->adev;
582 	struct amdgpu_crtc *acrtc;
583 	struct drm_device *drm_dev;
584 	struct drm_vblank_crtc *vblank;
585 	ktime_t frame_duration_ns, previous_timestamp;
586 	unsigned long flags;
587 	int vrr_active;
588 
589 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
590 
591 	if (acrtc) {
592 		vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
593 		drm_dev = acrtc->base.dev;
594 		vblank = drm_crtc_vblank_crtc(&acrtc->base);
595 		previous_timestamp = atomic64_read(&irq_params->previous_timestamp);
596 		frame_duration_ns = vblank->time - previous_timestamp;
597 
598 		if (frame_duration_ns > 0) {
599 			trace_amdgpu_refresh_rate_track(acrtc->base.index,
600 						frame_duration_ns,
601 						ktime_divns(NSEC_PER_SEC, frame_duration_ns));
602 			atomic64_set(&irq_params->previous_timestamp, vblank->time);
603 		}
604 
605 		drm_dbg_vbl(drm_dev,
606 			    "crtc:%d, vupdate-vrr:%d\n", acrtc->crtc_id,
607 			    vrr_active);
608 
609 		/* Core vblank handling is done here after end of front-porch in
610 		 * vrr mode, as vblank timestamping will give valid results
611 		 * while now done after front-porch. This will also deliver
612 		 * page-flip completion events that have been queued to us
613 		 * if a pageflip happened inside front-porch.
614 		 */
615 		if (vrr_active && acrtc->dm_irq_params.stream) {
616 			bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
617 			bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
618 			bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state
619 				== VRR_STATE_ACTIVE_VARIABLE;
620 
621 			amdgpu_dm_crtc_handle_vblank(acrtc);
622 
623 			/* BTR processing for pre-DCE12 ASICs */
624 			if (adev->family < AMDGPU_FAMILY_AI) {
625 				spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
626 				mod_freesync_handle_v_update(
627 				    adev->dm.freesync_module,
628 				    acrtc->dm_irq_params.stream,
629 				    &acrtc->dm_irq_params.vrr_params);
630 
631 				if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
632 					schedule_dc_vmin_vmax(adev,
633 						acrtc->dm_irq_params.stream,
634 						&acrtc->dm_irq_params.vrr_params.adjust);
635 				}
636 				spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
637 			}
638 		}
639 	}
640 }
641 
642 /**
643  * dm_crtc_high_irq() - Handles CRTC interrupt
644  * @interrupt_params: used for determining the CRTC instance
645  *
646  * Handles the CRTC/VSYNC interrupt by notfying DRM's VBLANK
647  * event handler.
648  */
649 static void dm_crtc_high_irq(void *interrupt_params)
650 {
651 	struct common_irq_params *irq_params = interrupt_params;
652 	struct amdgpu_device *adev = irq_params->adev;
653 	struct drm_writeback_job *job;
654 	struct amdgpu_crtc *acrtc;
655 	unsigned long flags;
656 	int vrr_active;
657 
658 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
659 	if (!acrtc)
660 		return;
661 
662 	if (acrtc->wb_conn) {
663 		spin_lock_irqsave(&acrtc->wb_conn->job_lock, flags);
664 
665 		if (acrtc->wb_pending) {
666 			job = list_first_entry_or_null(&acrtc->wb_conn->job_queue,
667 						       struct drm_writeback_job,
668 						       list_entry);
669 			acrtc->wb_pending = false;
670 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
671 
672 			if (job) {
673 				unsigned int v_total, refresh_hz;
674 				struct dc_stream_state *stream = acrtc->dm_irq_params.stream;
675 
676 				v_total = stream->adjust.v_total_max ?
677 					  stream->adjust.v_total_max : stream->timing.v_total;
678 				refresh_hz = div_u64((uint64_t) stream->timing.pix_clk_100hz *
679 					     100LL, (v_total * stream->timing.h_total));
680 				mdelay(1000 / refresh_hz);
681 
682 				drm_writeback_signal_completion(acrtc->wb_conn, 0);
683 				dc_stream_fc_disable_writeback(adev->dm.dc,
684 							       acrtc->dm_irq_params.stream, 0);
685 			}
686 		} else
687 			spin_unlock_irqrestore(&acrtc->wb_conn->job_lock, flags);
688 	}
689 
690 	vrr_active = amdgpu_dm_crtc_vrr_active_irq(acrtc);
691 
692 	drm_dbg_vbl(adev_to_drm(adev),
693 		    "crtc:%d, vupdate-vrr:%d, planes:%d\n", acrtc->crtc_id,
694 		    vrr_active, acrtc->dm_irq_params.active_planes);
695 
696 	/**
697 	 * Core vblank handling at start of front-porch is only possible
698 	 * in non-vrr mode, as only there vblank timestamping will give
699 	 * valid results while done in front-porch. Otherwise defer it
700 	 * to dm_vupdate_high_irq after end of front-porch.
701 	 */
702 	if (!vrr_active)
703 		amdgpu_dm_crtc_handle_vblank(acrtc);
704 
705 	/**
706 	 * Following stuff must happen at start of vblank, for crc
707 	 * computation and below-the-range btr support in vrr mode.
708 	 */
709 	amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
710 
711 	/* BTR updates need to happen before VUPDATE on Vega and above. */
712 	if (adev->family < AMDGPU_FAMILY_AI)
713 		return;
714 
715 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
716 
717 	if (acrtc->dm_irq_params.stream &&
718 		acrtc->dm_irq_params.vrr_params.supported) {
719 		bool replay_en = acrtc->dm_irq_params.stream->link->replay_settings.replay_feature_enabled;
720 		bool psr_en = acrtc->dm_irq_params.stream->link->psr_settings.psr_feature_enabled;
721 		bool fs_active_var_en = acrtc->dm_irq_params.freesync_config.state == VRR_STATE_ACTIVE_VARIABLE;
722 
723 		mod_freesync_handle_v_update(adev->dm.freesync_module,
724 					     acrtc->dm_irq_params.stream,
725 					     &acrtc->dm_irq_params.vrr_params);
726 
727 		/* update vmin_vmax only if freesync is enabled, or only if PSR and REPLAY are disabled */
728 		if (fs_active_var_en || (!fs_active_var_en && !replay_en && !psr_en)) {
729 			schedule_dc_vmin_vmax(adev, acrtc->dm_irq_params.stream,
730 					&acrtc->dm_irq_params.vrr_params.adjust);
731 		}
732 	}
733 
734 	/*
735 	 * If there aren't any active_planes then DCH HUBP may be clock-gated.
736 	 * In that case, pageflip completion interrupts won't fire and pageflip
737 	 * completion events won't get delivered. Prevent this by sending
738 	 * pending pageflip events from here if a flip is still pending.
739 	 *
740 	 * If any planes are enabled, use dm_pflip_high_irq() instead, to
741 	 * avoid race conditions between flip programming and completion,
742 	 * which could cause too early flip completion events.
743 	 */
744 	if (adev->family >= AMDGPU_FAMILY_RV &&
745 	    acrtc->pflip_status == AMDGPU_FLIP_SUBMITTED &&
746 	    acrtc->dm_irq_params.active_planes == 0) {
747 		if (acrtc->event) {
748 			drm_crtc_send_vblank_event(&acrtc->base, acrtc->event);
749 			acrtc->event = NULL;
750 			drm_crtc_vblank_put(&acrtc->base);
751 		}
752 		acrtc->pflip_status = AMDGPU_FLIP_NONE;
753 	}
754 
755 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
756 }
757 
758 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
759 /**
760  * dm_dcn_vertical_interrupt0_high_irq() - Handles OTG Vertical interrupt0 for
761  * DCN generation ASICs
762  * @interrupt_params: interrupt parameters
763  *
764  * Used to set crc window/read out crc value at vertical line 0 position
765  */
766 static void dm_dcn_vertical_interrupt0_high_irq(void *interrupt_params)
767 {
768 	struct common_irq_params *irq_params = interrupt_params;
769 	struct amdgpu_device *adev = irq_params->adev;
770 	struct amdgpu_crtc *acrtc;
771 
772 	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VLINE0);
773 
774 	if (!acrtc)
775 		return;
776 
777 	amdgpu_dm_crtc_handle_crc_window_irq(&acrtc->base);
778 }
779 #endif /* CONFIG_DRM_AMD_SECURE_DISPLAY */
780 
781 /**
782  * dmub_aux_setconfig_callback - Callback for AUX or SET_CONFIG command.
783  * @adev: amdgpu_device pointer
784  * @notify: dmub notification structure
785  *
786  * Dmub AUX or SET_CONFIG command completion processing callback
787  * Copies dmub notification to DM which is to be read by AUX command.
788  * issuing thread and also signals the event to wake up the thread.
789  */
790 static void dmub_aux_setconfig_callback(struct amdgpu_device *adev,
791 					struct dmub_notification *notify)
792 {
793 	if (adev->dm.dmub_notify)
794 		memcpy(adev->dm.dmub_notify, notify, sizeof(struct dmub_notification));
795 	if (notify->type == DMUB_NOTIFICATION_AUX_REPLY)
796 		complete(&adev->dm.dmub_aux_transfer_done);
797 }
798 
799 static void dmub_aux_fused_io_callback(struct amdgpu_device *adev,
800 					struct dmub_notification *notify)
801 {
802 	if (!adev || !notify) {
803 		ASSERT(false);
804 		return;
805 	}
806 
807 	const struct dmub_cmd_fused_request *req = &notify->fused_request;
808 	const uint8_t ddc_line = req->u.aux.ddc_line;
809 
810 	if (ddc_line >= ARRAY_SIZE(adev->dm.fused_io)) {
811 		ASSERT(false);
812 		return;
813 	}
814 
815 	struct fused_io_sync *sync = &adev->dm.fused_io[ddc_line];
816 
817 	static_assert(sizeof(*req) <= sizeof(sync->reply_data), "Size mismatch");
818 	memcpy(sync->reply_data, req, sizeof(*req));
819 	complete(&sync->replied);
820 }
821 
822 /**
823  * dmub_hpd_callback - DMUB HPD interrupt processing callback.
824  * @adev: amdgpu_device pointer
825  * @notify: dmub notification structure
826  *
827  * Dmub Hpd interrupt processing callback. Gets displayindex through the
828  * ink index and calls helper to do the processing.
829  */
830 static void dmub_hpd_callback(struct amdgpu_device *adev,
831 			      struct dmub_notification *notify)
832 {
833 	struct amdgpu_dm_connector *aconnector;
834 	struct amdgpu_dm_connector *hpd_aconnector = NULL;
835 	struct drm_connector *connector;
836 	struct drm_connector_list_iter iter;
837 	struct dc_link *link;
838 	u8 link_index = 0;
839 	struct drm_device *dev;
840 
841 	if (adev == NULL)
842 		return;
843 
844 	if (notify == NULL) {
845 		drm_err(adev_to_drm(adev), "DMUB HPD callback notification was NULL");
846 		return;
847 	}
848 
849 	if (notify->link_index > adev->dm.dc->link_count) {
850 		drm_err(adev_to_drm(adev), "DMUB HPD index (%u)is abnormal", notify->link_index);
851 		return;
852 	}
853 
854 	/* Skip DMUB HPD IRQ in suspend/resume. We will probe them later. */
855 	if (notify->type == DMUB_NOTIFICATION_HPD && adev->in_suspend) {
856 		drm_info(adev_to_drm(adev), "Skip DMUB HPD IRQ callback in suspend/resume\n");
857 		return;
858 	}
859 
860 	link_index = notify->link_index;
861 	link = adev->dm.dc->links[link_index];
862 	dev = adev->dm.ddev;
863 
864 	drm_connector_list_iter_begin(dev, &iter);
865 	drm_for_each_connector_iter(connector, &iter) {
866 
867 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
868 			continue;
869 
870 		aconnector = to_amdgpu_dm_connector(connector);
871 		if (link && aconnector->dc_link == link) {
872 			if (notify->type == DMUB_NOTIFICATION_HPD)
873 				drm_info(adev_to_drm(adev), "DMUB HPD IRQ callback: link_index=%u\n", link_index);
874 			else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ)
875 				drm_info(adev_to_drm(adev), "DMUB HPD RX IRQ callback: link_index=%u\n", link_index);
876 			else
877 				drm_warn(adev_to_drm(adev), "DMUB Unknown HPD callback type %d, link_index=%u\n",
878 						notify->type, link_index);
879 
880 			hpd_aconnector = aconnector;
881 			break;
882 		}
883 	}
884 	drm_connector_list_iter_end(&iter);
885 
886 	if (hpd_aconnector) {
887 		if (notify->type == DMUB_NOTIFICATION_HPD) {
888 			if (hpd_aconnector->dc_link->hpd_status == (notify->hpd_status == DP_HPD_PLUG))
889 				drm_warn(adev_to_drm(adev), "DMUB reported hpd status unchanged. link_index=%u\n", link_index);
890 			handle_hpd_irq_helper(hpd_aconnector);
891 		} else if (notify->type == DMUB_NOTIFICATION_HPD_IRQ) {
892 			handle_hpd_rx_irq(hpd_aconnector);
893 		}
894 	}
895 }
896 
897 /**
898  * dmub_hpd_sense_callback - DMUB HPD sense processing callback.
899  * @adev: amdgpu_device pointer
900  * @notify: dmub notification structure
901  *
902  * HPD sense changes can occur during low power states and need to be
903  * notified from firmware to driver.
904  */
905 static void dmub_hpd_sense_callback(struct amdgpu_device *adev,
906 			      struct dmub_notification *notify)
907 {
908 	drm_dbg_driver(adev_to_drm(adev), "DMUB HPD SENSE callback.\n");
909 }
910 
911 /**
912  * register_dmub_notify_callback - Sets callback for DMUB notify
913  * @adev: amdgpu_device pointer
914  * @type: Type of dmub notification
915  * @callback: Dmub interrupt callback function
916  * @dmub_int_thread_offload: offload indicator
917  *
918  * API to register a dmub callback handler for a dmub notification
919  * Also sets indicator whether callback processing to be offloaded.
920  * to dmub interrupt handling thread
921  * Return: true if successfully registered, false if there is existing registration
922  */
923 static bool register_dmub_notify_callback(struct amdgpu_device *adev,
924 					  enum dmub_notification_type type,
925 					  dmub_notify_interrupt_callback_t callback,
926 					  bool dmub_int_thread_offload)
927 {
928 	if (callback != NULL && type < ARRAY_SIZE(adev->dm.dmub_thread_offload)) {
929 		adev->dm.dmub_callback[type] = callback;
930 		adev->dm.dmub_thread_offload[type] = dmub_int_thread_offload;
931 	} else
932 		return false;
933 
934 	return true;
935 }
936 
937 static void dm_handle_hpd_work(struct work_struct *work)
938 {
939 	struct dmub_hpd_work *dmub_hpd_wrk;
940 
941 	dmub_hpd_wrk = container_of(work, struct dmub_hpd_work, handle_hpd_work);
942 
943 	if (!dmub_hpd_wrk->dmub_notify) {
944 		drm_err(adev_to_drm(dmub_hpd_wrk->adev), "dmub_hpd_wrk dmub_notify is NULL");
945 		return;
946 	}
947 
948 	if (dmub_hpd_wrk->dmub_notify->type < ARRAY_SIZE(dmub_hpd_wrk->adev->dm.dmub_callback)) {
949 		dmub_hpd_wrk->adev->dm.dmub_callback[dmub_hpd_wrk->dmub_notify->type](dmub_hpd_wrk->adev,
950 		dmub_hpd_wrk->dmub_notify);
951 	}
952 
953 	kfree(dmub_hpd_wrk->dmub_notify);
954 	kfree(dmub_hpd_wrk);
955 
956 }
957 
958 static const char *dmub_notification_type_str(enum dmub_notification_type e)
959 {
960 	switch (e) {
961 	case DMUB_NOTIFICATION_NO_DATA:
962 		return "NO_DATA";
963 	case DMUB_NOTIFICATION_AUX_REPLY:
964 		return "AUX_REPLY";
965 	case DMUB_NOTIFICATION_HPD:
966 		return "HPD";
967 	case DMUB_NOTIFICATION_HPD_IRQ:
968 		return "HPD_IRQ";
969 	case DMUB_NOTIFICATION_SET_CONFIG_REPLY:
970 		return "SET_CONFIG_REPLY";
971 	case DMUB_NOTIFICATION_DPIA_NOTIFICATION:
972 		return "DPIA_NOTIFICATION";
973 	case DMUB_NOTIFICATION_HPD_SENSE_NOTIFY:
974 		return "HPD_SENSE_NOTIFY";
975 	case DMUB_NOTIFICATION_FUSED_IO:
976 		return "FUSED_IO";
977 	default:
978 		return "<unknown>";
979 	}
980 }
981 
982 #define DMUB_TRACE_MAX_READ 64
983 /**
984  * dm_dmub_outbox1_low_irq() - Handles Outbox interrupt
985  * @interrupt_params: used for determining the Outbox instance
986  *
987  * Handles the Outbox Interrupt
988  * event handler.
989  */
990 static void dm_dmub_outbox1_low_irq(void *interrupt_params)
991 {
992 	struct dmub_notification notify = {0};
993 	struct common_irq_params *irq_params = interrupt_params;
994 	struct amdgpu_device *adev = irq_params->adev;
995 	struct amdgpu_display_manager *dm = &adev->dm;
996 	struct dmcub_trace_buf_entry entry = { 0 };
997 	u32 count = 0;
998 	struct dmub_hpd_work *dmub_hpd_wrk;
999 
1000 	do {
1001 		if (dc_dmub_srv_get_dmub_outbox0_msg(dm->dc, &entry)) {
1002 			trace_amdgpu_dmub_trace_high_irq(entry.trace_code, entry.tick_count,
1003 							entry.param0, entry.param1);
1004 
1005 			drm_dbg_driver(adev_to_drm(adev), "trace_code:%u, tick_count:%u, param0:%u, param1:%u\n",
1006 				 entry.trace_code, entry.tick_count, entry.param0, entry.param1);
1007 		} else
1008 			break;
1009 
1010 		count++;
1011 
1012 	} while (count <= DMUB_TRACE_MAX_READ);
1013 
1014 	if (count > DMUB_TRACE_MAX_READ)
1015 		drm_dbg_driver(adev_to_drm(adev), "Warning : count > DMUB_TRACE_MAX_READ");
1016 
1017 	if (dc_enable_dmub_notifications(adev->dm.dc) &&
1018 		irq_params->irq_src == DC_IRQ_SOURCE_DMCUB_OUTBOX) {
1019 
1020 		do {
1021 			dc_stat_get_dmub_notification(adev->dm.dc, &notify);
1022 			if (notify.type >= ARRAY_SIZE(dm->dmub_thread_offload)) {
1023 				drm_err(adev_to_drm(adev), "DM: notify type %d invalid!", notify.type);
1024 				continue;
1025 			}
1026 			if (!dm->dmub_callback[notify.type]) {
1027 				drm_warn(adev_to_drm(adev), "DMUB notification skipped due to no handler: type=%s\n",
1028 					dmub_notification_type_str(notify.type));
1029 				continue;
1030 			}
1031 			if (dm->dmub_thread_offload[notify.type] == true) {
1032 				dmub_hpd_wrk = kzalloc(sizeof(*dmub_hpd_wrk), GFP_ATOMIC);
1033 				if (!dmub_hpd_wrk) {
1034 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk");
1035 					return;
1036 				}
1037 				dmub_hpd_wrk->dmub_notify = kmemdup(&notify, sizeof(struct dmub_notification),
1038 								    GFP_ATOMIC);
1039 				if (!dmub_hpd_wrk->dmub_notify) {
1040 					kfree(dmub_hpd_wrk);
1041 					drm_err(adev_to_drm(adev), "Failed to allocate dmub_hpd_wrk->dmub_notify");
1042 					return;
1043 				}
1044 				INIT_WORK(&dmub_hpd_wrk->handle_hpd_work, dm_handle_hpd_work);
1045 				dmub_hpd_wrk->adev = adev;
1046 				queue_work(adev->dm.delayed_hpd_wq, &dmub_hpd_wrk->handle_hpd_work);
1047 			} else {
1048 				dm->dmub_callback[notify.type](adev, &notify);
1049 			}
1050 		} while (notify.pending_notification);
1051 	}
1052 }
1053 
1054 static int dm_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1055 		  enum amd_clockgating_state state)
1056 {
1057 	return 0;
1058 }
1059 
1060 static int dm_set_powergating_state(struct amdgpu_ip_block *ip_block,
1061 		  enum amd_powergating_state state)
1062 {
1063 	return 0;
1064 }
1065 
1066 /* Prototypes of private functions */
1067 static int dm_early_init(struct amdgpu_ip_block *ip_block);
1068 
1069 /* Allocate memory for FBC compressed data  */
1070 static void amdgpu_dm_fbc_init(struct drm_connector *connector)
1071 {
1072 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
1073 	struct dm_compressor_info *compressor = &adev->dm.compressor;
1074 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
1075 	struct drm_display_mode *mode;
1076 	unsigned long max_size = 0;
1077 
1078 	if (adev->dm.dc->fbc_compressor == NULL)
1079 		return;
1080 
1081 	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
1082 		return;
1083 
1084 	if (compressor->bo_ptr)
1085 		return;
1086 
1087 
1088 	list_for_each_entry(mode, &connector->modes, head) {
1089 		if (max_size < (unsigned long) mode->htotal * mode->vtotal)
1090 			max_size = (unsigned long) mode->htotal * mode->vtotal;
1091 	}
1092 
1093 	if (max_size) {
1094 		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
1095 			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
1096 			    &compressor->gpu_addr, &compressor->cpu_addr);
1097 
1098 		if (r)
1099 			drm_err(adev_to_drm(adev), "DM: Failed to initialize FBC\n");
1100 		else {
1101 			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
1102 			drm_info(adev_to_drm(adev), "DM: FBC alloc %lu\n", max_size*4);
1103 		}
1104 
1105 	}
1106 
1107 }
1108 
1109 static int amdgpu_dm_audio_component_get_eld(struct device *kdev, int port,
1110 					  int pipe, bool *enabled,
1111 					  unsigned char *buf, int max_bytes)
1112 {
1113 	struct drm_device *dev = dev_get_drvdata(kdev);
1114 	struct amdgpu_device *adev = drm_to_adev(dev);
1115 	struct drm_connector *connector;
1116 	struct drm_connector_list_iter conn_iter;
1117 	struct amdgpu_dm_connector *aconnector;
1118 	int ret = 0;
1119 
1120 	*enabled = false;
1121 
1122 	mutex_lock(&adev->dm.audio_lock);
1123 
1124 	drm_connector_list_iter_begin(dev, &conn_iter);
1125 	drm_for_each_connector_iter(connector, &conn_iter) {
1126 
1127 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
1128 			continue;
1129 
1130 		aconnector = to_amdgpu_dm_connector(connector);
1131 		if (aconnector->audio_inst != port)
1132 			continue;
1133 
1134 		*enabled = true;
1135 		mutex_lock(&connector->eld_mutex);
1136 		ret = drm_eld_size(connector->eld);
1137 		memcpy(buf, connector->eld, min(max_bytes, ret));
1138 		mutex_unlock(&connector->eld_mutex);
1139 
1140 		break;
1141 	}
1142 	drm_connector_list_iter_end(&conn_iter);
1143 
1144 	mutex_unlock(&adev->dm.audio_lock);
1145 
1146 	DRM_DEBUG_KMS("Get ELD : idx=%d ret=%d en=%d\n", port, ret, *enabled);
1147 
1148 	return ret;
1149 }
1150 
1151 static const struct drm_audio_component_ops amdgpu_dm_audio_component_ops = {
1152 	.get_eld = amdgpu_dm_audio_component_get_eld,
1153 };
1154 
1155 static int amdgpu_dm_audio_component_bind(struct device *kdev,
1156 				       struct device *hda_kdev, void *data)
1157 {
1158 	struct drm_device *dev = dev_get_drvdata(kdev);
1159 	struct amdgpu_device *adev = drm_to_adev(dev);
1160 	struct drm_audio_component *acomp = data;
1161 
1162 	acomp->ops = &amdgpu_dm_audio_component_ops;
1163 	acomp->dev = kdev;
1164 	adev->dm.audio_component = acomp;
1165 
1166 	return 0;
1167 }
1168 
1169 static void amdgpu_dm_audio_component_unbind(struct device *kdev,
1170 					  struct device *hda_kdev, void *data)
1171 {
1172 	struct amdgpu_device *adev = drm_to_adev(dev_get_drvdata(kdev));
1173 	struct drm_audio_component *acomp = data;
1174 
1175 	acomp->ops = NULL;
1176 	acomp->dev = NULL;
1177 	adev->dm.audio_component = NULL;
1178 }
1179 
1180 static const struct component_ops amdgpu_dm_audio_component_bind_ops = {
1181 	.bind	= amdgpu_dm_audio_component_bind,
1182 	.unbind	= amdgpu_dm_audio_component_unbind,
1183 };
1184 
1185 static int amdgpu_dm_audio_init(struct amdgpu_device *adev)
1186 {
1187 	int i, ret;
1188 
1189 	if (!amdgpu_audio)
1190 		return 0;
1191 
1192 	adev->mode_info.audio.enabled = true;
1193 
1194 	adev->mode_info.audio.num_pins = adev->dm.dc->res_pool->audio_count;
1195 
1196 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1197 		adev->mode_info.audio.pin[i].channels = -1;
1198 		adev->mode_info.audio.pin[i].rate = -1;
1199 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1200 		adev->mode_info.audio.pin[i].status_bits = 0;
1201 		adev->mode_info.audio.pin[i].category_code = 0;
1202 		adev->mode_info.audio.pin[i].connected = false;
1203 		adev->mode_info.audio.pin[i].id =
1204 			adev->dm.dc->res_pool->audios[i]->inst;
1205 		adev->mode_info.audio.pin[i].offset = 0;
1206 	}
1207 
1208 	ret = component_add(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1209 	if (ret < 0)
1210 		return ret;
1211 
1212 	adev->dm.audio_registered = true;
1213 
1214 	return 0;
1215 }
1216 
1217 static void amdgpu_dm_audio_fini(struct amdgpu_device *adev)
1218 {
1219 	if (!amdgpu_audio)
1220 		return;
1221 
1222 	if (!adev->mode_info.audio.enabled)
1223 		return;
1224 
1225 	if (adev->dm.audio_registered) {
1226 		component_del(adev->dev, &amdgpu_dm_audio_component_bind_ops);
1227 		adev->dm.audio_registered = false;
1228 	}
1229 
1230 	/* TODO: Disable audio? */
1231 
1232 	adev->mode_info.audio.enabled = false;
1233 }
1234 
1235 static  void amdgpu_dm_audio_eld_notify(struct amdgpu_device *adev, int pin)
1236 {
1237 	struct drm_audio_component *acomp = adev->dm.audio_component;
1238 
1239 	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) {
1240 		DRM_DEBUG_KMS("Notify ELD: %d\n", pin);
1241 
1242 		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
1243 						 pin, -1);
1244 	}
1245 }
1246 
1247 static int dm_dmub_hw_init(struct amdgpu_device *adev)
1248 {
1249 	const struct dmcub_firmware_header_v1_0 *hdr;
1250 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1251 	struct dmub_srv_fb_info *fb_info = adev->dm.dmub_fb_info;
1252 	const struct firmware *dmub_fw = adev->dm.dmub_fw;
1253 	struct dmcu *dmcu = adev->dm.dc->res_pool->dmcu;
1254 	struct abm *abm = adev->dm.dc->res_pool->abm;
1255 	struct dc_context *ctx = adev->dm.dc->ctx;
1256 	struct dmub_srv_hw_params hw_params;
1257 	enum dmub_status status;
1258 	const unsigned char *fw_inst_const, *fw_bss_data;
1259 	u32 i, fw_inst_const_size, fw_bss_data_size;
1260 	bool has_hw_support;
1261 
1262 	if (!dmub_srv)
1263 		/* DMUB isn't supported on the ASIC. */
1264 		return 0;
1265 
1266 	if (!fb_info) {
1267 		drm_err(adev_to_drm(adev), "No framebuffer info for DMUB service.\n");
1268 		return -EINVAL;
1269 	}
1270 
1271 	if (!dmub_fw) {
1272 		/* Firmware required for DMUB support. */
1273 		drm_err(adev_to_drm(adev), "No firmware provided for DMUB.\n");
1274 		return -EINVAL;
1275 	}
1276 
1277 	/* initialize register offsets for ASICs with runtime initialization available */
1278 	if (dmub_srv->hw_funcs.init_reg_offsets)
1279 		dmub_srv->hw_funcs.init_reg_offsets(dmub_srv, ctx);
1280 
1281 	status = dmub_srv_has_hw_support(dmub_srv, &has_hw_support);
1282 	if (status != DMUB_STATUS_OK) {
1283 		drm_err(adev_to_drm(adev), "Error checking HW support for DMUB: %d\n", status);
1284 		return -EINVAL;
1285 	}
1286 
1287 	if (!has_hw_support) {
1288 		drm_info(adev_to_drm(adev), "DMUB unsupported on ASIC\n");
1289 		return 0;
1290 	}
1291 
1292 	/* Reset DMCUB if it was previously running - before we overwrite its memory. */
1293 	status = dmub_srv_hw_reset(dmub_srv);
1294 	if (status != DMUB_STATUS_OK)
1295 		drm_warn(adev_to_drm(adev), "Error resetting DMUB HW: %d\n", status);
1296 
1297 	hdr = (const struct dmcub_firmware_header_v1_0 *)dmub_fw->data;
1298 
1299 	fw_inst_const = dmub_fw->data +
1300 			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1301 			PSP_HEADER_BYTES;
1302 
1303 	fw_bss_data = dmub_fw->data +
1304 		      le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
1305 		      le32_to_cpu(hdr->inst_const_bytes);
1306 
1307 	/* Copy firmware and bios info into FB memory. */
1308 	fw_inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
1309 			     PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
1310 
1311 	fw_bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
1312 
1313 	/* if adev->firmware.load_type == AMDGPU_FW_LOAD_PSP,
1314 	 * amdgpu_ucode_init_single_fw will load dmub firmware
1315 	 * fw_inst_const part to cw0; otherwise, the firmware back door load
1316 	 * will be done by dm_dmub_hw_init
1317 	 */
1318 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
1319 		memcpy(fb_info->fb[DMUB_WINDOW_0_INST_CONST].cpu_addr, fw_inst_const,
1320 				fw_inst_const_size);
1321 	}
1322 
1323 	if (fw_bss_data_size)
1324 		memcpy(fb_info->fb[DMUB_WINDOW_2_BSS_DATA].cpu_addr,
1325 		       fw_bss_data, fw_bss_data_size);
1326 
1327 	/* Copy firmware bios info into FB memory. */
1328 	memcpy(fb_info->fb[DMUB_WINDOW_3_VBIOS].cpu_addr, adev->bios,
1329 	       adev->bios_size);
1330 
1331 	/* Reset regions that need to be reset. */
1332 	memset(fb_info->fb[DMUB_WINDOW_4_MAILBOX].cpu_addr, 0,
1333 	fb_info->fb[DMUB_WINDOW_4_MAILBOX].size);
1334 
1335 	memset(fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].cpu_addr, 0,
1336 	       fb_info->fb[DMUB_WINDOW_5_TRACEBUFF].size);
1337 
1338 	memset(fb_info->fb[DMUB_WINDOW_6_FW_STATE].cpu_addr, 0,
1339 	       fb_info->fb[DMUB_WINDOW_6_FW_STATE].size);
1340 
1341 	memset(fb_info->fb[DMUB_WINDOW_SHARED_STATE].cpu_addr, 0,
1342 	       fb_info->fb[DMUB_WINDOW_SHARED_STATE].size);
1343 
1344 	/* Initialize hardware. */
1345 	memset(&hw_params, 0, sizeof(hw_params));
1346 	hw_params.fb_base = adev->gmc.fb_start;
1347 	hw_params.fb_offset = adev->vm_manager.vram_base_offset;
1348 
1349 	/* backdoor load firmware and trigger dmub running */
1350 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
1351 		hw_params.load_inst_const = true;
1352 
1353 	if (dmcu)
1354 		hw_params.psp_version = dmcu->psp_version;
1355 
1356 	for (i = 0; i < fb_info->num_fb; ++i)
1357 		hw_params.fb[i] = &fb_info->fb[i];
1358 
1359 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1360 	case IP_VERSION(3, 1, 3):
1361 	case IP_VERSION(3, 1, 4):
1362 	case IP_VERSION(3, 5, 0):
1363 	case IP_VERSION(3, 5, 1):
1364 	case IP_VERSION(3, 6, 0):
1365 	case IP_VERSION(4, 0, 1):
1366 		hw_params.dpia_supported = true;
1367 		hw_params.disable_dpia = adev->dm.dc->debug.dpia_debug.bits.disable_dpia;
1368 		break;
1369 	default:
1370 		break;
1371 	}
1372 
1373 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1374 	case IP_VERSION(3, 5, 0):
1375 	case IP_VERSION(3, 5, 1):
1376 	case IP_VERSION(3, 6, 0):
1377 		hw_params.ips_sequential_ono = adev->external_rev_id > 0x10;
1378 		hw_params.lower_hbr3_phy_ssc = true;
1379 		break;
1380 	default:
1381 		break;
1382 	}
1383 
1384 	status = dmub_srv_hw_init(dmub_srv, &hw_params);
1385 	if (status != DMUB_STATUS_OK) {
1386 		drm_err(adev_to_drm(adev), "Error initializing DMUB HW: %d\n", status);
1387 		return -EINVAL;
1388 	}
1389 
1390 	/* Wait for firmware load to finish. */
1391 	status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1392 	if (status != DMUB_STATUS_OK)
1393 		drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1394 
1395 	/* Init DMCU and ABM if available. */
1396 	if (dmcu && abm) {
1397 		dmcu->funcs->dmcu_init(dmcu);
1398 		abm->dmcu_is_running = dmcu->funcs->is_dmcu_initialized(dmcu);
1399 	}
1400 
1401 	if (!adev->dm.dc->ctx->dmub_srv)
1402 		adev->dm.dc->ctx->dmub_srv = dc_dmub_srv_create(adev->dm.dc, dmub_srv);
1403 	if (!adev->dm.dc->ctx->dmub_srv) {
1404 		drm_err(adev_to_drm(adev), "Couldn't allocate DC DMUB server!\n");
1405 		return -ENOMEM;
1406 	}
1407 
1408 	drm_info(adev_to_drm(adev), "DMUB hardware initialized: version=0x%08X\n",
1409 		 adev->dm.dmcub_fw_version);
1410 
1411 	/* Keeping sanity checks off if
1412 	 * DCN31 >= 4.0.59.0
1413 	 * DCN314 >= 8.0.16.0
1414 	 * Otherwise, turn on sanity checks
1415 	 */
1416 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1417 	case IP_VERSION(3, 1, 2):
1418 	case IP_VERSION(3, 1, 3):
1419 		if (adev->dm.dmcub_fw_version &&
1420 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1421 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(4, 0, 59))
1422 				adev->dm.dc->debug.sanity_checks = true;
1423 		break;
1424 	case IP_VERSION(3, 1, 4):
1425 		if (adev->dm.dmcub_fw_version &&
1426 			adev->dm.dmcub_fw_version >= DMUB_FW_VERSION(4, 0, 0) &&
1427 			adev->dm.dmcub_fw_version < DMUB_FW_VERSION(8, 0, 16))
1428 				adev->dm.dc->debug.sanity_checks = true;
1429 		break;
1430 	default:
1431 		break;
1432 	}
1433 
1434 	return 0;
1435 }
1436 
1437 static void dm_dmub_hw_resume(struct amdgpu_device *adev)
1438 {
1439 	struct dmub_srv *dmub_srv = adev->dm.dmub_srv;
1440 	enum dmub_status status;
1441 	bool init;
1442 	int r;
1443 
1444 	if (!dmub_srv) {
1445 		/* DMUB isn't supported on the ASIC. */
1446 		return;
1447 	}
1448 
1449 	status = dmub_srv_is_hw_init(dmub_srv, &init);
1450 	if (status != DMUB_STATUS_OK)
1451 		drm_warn(adev_to_drm(adev), "DMUB hardware init check failed: %d\n", status);
1452 
1453 	if (status == DMUB_STATUS_OK && init) {
1454 		/* Wait for firmware load to finish. */
1455 		status = dmub_srv_wait_for_auto_load(dmub_srv, 100000);
1456 		if (status != DMUB_STATUS_OK)
1457 			drm_warn(adev_to_drm(adev), "Wait for DMUB auto-load failed: %d\n", status);
1458 	} else {
1459 		/* Perform the full hardware initialization. */
1460 		r = dm_dmub_hw_init(adev);
1461 		if (r)
1462 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
1463 	}
1464 }
1465 
1466 static void mmhub_read_system_context(struct amdgpu_device *adev, struct dc_phy_addr_space_config *pa_config)
1467 {
1468 	u64 pt_base;
1469 	u32 logical_addr_low;
1470 	u32 logical_addr_high;
1471 	u32 agp_base, agp_bot, agp_top;
1472 	PHYSICAL_ADDRESS_LOC page_table_start, page_table_end, page_table_base;
1473 
1474 	memset(pa_config, 0, sizeof(*pa_config));
1475 
1476 	agp_base = 0;
1477 	agp_bot = adev->gmc.agp_start >> 24;
1478 	agp_top = adev->gmc.agp_end >> 24;
1479 
1480 	/* AGP aperture is disabled */
1481 	if (agp_bot > agp_top) {
1482 		logical_addr_low = adev->gmc.fb_start >> 18;
1483 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1484 				       AMD_APU_IS_RENOIR |
1485 				       AMD_APU_IS_GREEN_SARDINE))
1486 			/*
1487 			 * Raven2 has a HW issue that it is unable to use the vram which
1488 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1489 			 * workaround that increase system aperture high address (add 1)
1490 			 * to get rid of the VM fault and hardware hang.
1491 			 */
1492 			logical_addr_high = (adev->gmc.fb_end >> 18) + 0x1;
1493 		else
1494 			logical_addr_high = adev->gmc.fb_end >> 18;
1495 	} else {
1496 		logical_addr_low = min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18;
1497 		if (adev->apu_flags & (AMD_APU_IS_RAVEN2 |
1498 				       AMD_APU_IS_RENOIR |
1499 				       AMD_APU_IS_GREEN_SARDINE))
1500 			/*
1501 			 * Raven2 has a HW issue that it is unable to use the vram which
1502 			 * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
1503 			 * workaround that increase system aperture high address (add 1)
1504 			 * to get rid of the VM fault and hardware hang.
1505 			 */
1506 			logical_addr_high = max((adev->gmc.fb_end >> 18) + 0x1, adev->gmc.agp_end >> 18);
1507 		else
1508 			logical_addr_high = max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18;
1509 	}
1510 
1511 	pt_base = amdgpu_gmc_pd_addr(adev->gart.bo);
1512 
1513 	page_table_start.high_part = upper_32_bits(adev->gmc.gart_start >>
1514 						   AMDGPU_GPU_PAGE_SHIFT);
1515 	page_table_start.low_part = lower_32_bits(adev->gmc.gart_start >>
1516 						  AMDGPU_GPU_PAGE_SHIFT);
1517 	page_table_end.high_part = upper_32_bits(adev->gmc.gart_end >>
1518 						 AMDGPU_GPU_PAGE_SHIFT);
1519 	page_table_end.low_part = lower_32_bits(adev->gmc.gart_end >>
1520 						AMDGPU_GPU_PAGE_SHIFT);
1521 	page_table_base.high_part = upper_32_bits(pt_base);
1522 	page_table_base.low_part = lower_32_bits(pt_base);
1523 
1524 	pa_config->system_aperture.start_addr = (uint64_t)logical_addr_low << 18;
1525 	pa_config->system_aperture.end_addr = (uint64_t)logical_addr_high << 18;
1526 
1527 	pa_config->system_aperture.agp_base = (uint64_t)agp_base << 24;
1528 	pa_config->system_aperture.agp_bot = (uint64_t)agp_bot << 24;
1529 	pa_config->system_aperture.agp_top = (uint64_t)agp_top << 24;
1530 
1531 	pa_config->system_aperture.fb_base = adev->gmc.fb_start;
1532 	pa_config->system_aperture.fb_offset = adev->vm_manager.vram_base_offset;
1533 	pa_config->system_aperture.fb_top = adev->gmc.fb_end;
1534 
1535 	pa_config->gart_config.page_table_start_addr = page_table_start.quad_part << 12;
1536 	pa_config->gart_config.page_table_end_addr = page_table_end.quad_part << 12;
1537 	pa_config->gart_config.page_table_base_addr = page_table_base.quad_part;
1538 
1539 	pa_config->is_hvm_enabled = adev->mode_info.gpu_vm_support;
1540 
1541 }
1542 
1543 static void force_connector_state(
1544 	struct amdgpu_dm_connector *aconnector,
1545 	enum drm_connector_force force_state)
1546 {
1547 	struct drm_connector *connector = &aconnector->base;
1548 
1549 	mutex_lock(&connector->dev->mode_config.mutex);
1550 	aconnector->base.force = force_state;
1551 	mutex_unlock(&connector->dev->mode_config.mutex);
1552 
1553 	mutex_lock(&aconnector->hpd_lock);
1554 	drm_kms_helper_connector_hotplug_event(connector);
1555 	mutex_unlock(&aconnector->hpd_lock);
1556 }
1557 
1558 static void dm_handle_hpd_rx_offload_work(struct work_struct *work)
1559 {
1560 	struct hpd_rx_irq_offload_work *offload_work;
1561 	struct amdgpu_dm_connector *aconnector;
1562 	struct dc_link *dc_link;
1563 	struct amdgpu_device *adev;
1564 	enum dc_connection_type new_connection_type = dc_connection_none;
1565 	unsigned long flags;
1566 	union test_response test_response;
1567 
1568 	memset(&test_response, 0, sizeof(test_response));
1569 
1570 	offload_work = container_of(work, struct hpd_rx_irq_offload_work, work);
1571 	aconnector = offload_work->offload_wq->aconnector;
1572 	adev = offload_work->adev;
1573 
1574 	if (!aconnector) {
1575 		drm_err(adev_to_drm(adev), "Can't retrieve aconnector in hpd_rx_irq_offload_work");
1576 		goto skip;
1577 	}
1578 
1579 	dc_link = aconnector->dc_link;
1580 
1581 	mutex_lock(&aconnector->hpd_lock);
1582 	if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
1583 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
1584 	mutex_unlock(&aconnector->hpd_lock);
1585 
1586 	if (new_connection_type == dc_connection_none)
1587 		goto skip;
1588 
1589 	if (amdgpu_in_reset(adev))
1590 		goto skip;
1591 
1592 	if (offload_work->data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
1593 		offload_work->data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
1594 		dm_handle_mst_sideband_msg_ready_event(&aconnector->mst_mgr, DOWN_OR_UP_MSG_RDY_EVENT);
1595 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1596 		offload_work->offload_wq->is_handling_mst_msg_rdy_event = false;
1597 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1598 		goto skip;
1599 	}
1600 
1601 	mutex_lock(&adev->dm.dc_lock);
1602 	if (offload_work->data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
1603 		dc_link_dp_handle_automated_test(dc_link);
1604 
1605 		if (aconnector->timing_changed) {
1606 			/* force connector disconnect and reconnect */
1607 			force_connector_state(aconnector, DRM_FORCE_OFF);
1608 			msleep(100);
1609 			force_connector_state(aconnector, DRM_FORCE_UNSPECIFIED);
1610 		}
1611 
1612 		test_response.bits.ACK = 1;
1613 
1614 		core_link_write_dpcd(
1615 		dc_link,
1616 		DP_TEST_RESPONSE,
1617 		&test_response.raw,
1618 		sizeof(test_response));
1619 	} else if ((dc_link->connector_signal != SIGNAL_TYPE_EDP) &&
1620 			dc_link_check_link_loss_status(dc_link, &offload_work->data) &&
1621 			dc_link_dp_allow_hpd_rx_irq(dc_link)) {
1622 		/* offload_work->data is from handle_hpd_rx_irq->
1623 		 * schedule_hpd_rx_offload_work.this is defer handle
1624 		 * for hpd short pulse. upon here, link status may be
1625 		 * changed, need get latest link status from dpcd
1626 		 * registers. if link status is good, skip run link
1627 		 * training again.
1628 		 */
1629 		union hpd_irq_data irq_data;
1630 
1631 		memset(&irq_data, 0, sizeof(irq_data));
1632 
1633 		/* before dc_link_dp_handle_link_loss, allow new link lost handle
1634 		 * request be added to work queue if link lost at end of dc_link_
1635 		 * dp_handle_link_loss
1636 		 */
1637 		spin_lock_irqsave(&offload_work->offload_wq->offload_lock, flags);
1638 		offload_work->offload_wq->is_handling_link_loss = false;
1639 		spin_unlock_irqrestore(&offload_work->offload_wq->offload_lock, flags);
1640 
1641 		if ((dc_link_dp_read_hpd_rx_irq_data(dc_link, &irq_data) == DC_OK) &&
1642 			dc_link_check_link_loss_status(dc_link, &irq_data))
1643 			dc_link_dp_handle_link_loss(dc_link);
1644 	}
1645 	mutex_unlock(&adev->dm.dc_lock);
1646 
1647 skip:
1648 	kfree(offload_work);
1649 
1650 }
1651 
1652 static struct hpd_rx_irq_offload_work_queue *hpd_rx_irq_create_workqueue(struct amdgpu_device *adev)
1653 {
1654 	struct dc *dc = adev->dm.dc;
1655 	int max_caps = dc->caps.max_links;
1656 	int i = 0;
1657 	struct hpd_rx_irq_offload_work_queue *hpd_rx_offload_wq = NULL;
1658 
1659 	hpd_rx_offload_wq = kcalloc(max_caps, sizeof(*hpd_rx_offload_wq), GFP_KERNEL);
1660 
1661 	if (!hpd_rx_offload_wq)
1662 		return NULL;
1663 
1664 
1665 	for (i = 0; i < max_caps; i++) {
1666 		hpd_rx_offload_wq[i].wq =
1667 				    create_singlethread_workqueue("amdgpu_dm_hpd_rx_offload_wq");
1668 
1669 		if (hpd_rx_offload_wq[i].wq == NULL) {
1670 			drm_err(adev_to_drm(adev), "create amdgpu_dm_hpd_rx_offload_wq fail!");
1671 			goto out_err;
1672 		}
1673 
1674 		spin_lock_init(&hpd_rx_offload_wq[i].offload_lock);
1675 	}
1676 
1677 	return hpd_rx_offload_wq;
1678 
1679 out_err:
1680 	for (i = 0; i < max_caps; i++) {
1681 		if (hpd_rx_offload_wq[i].wq)
1682 			destroy_workqueue(hpd_rx_offload_wq[i].wq);
1683 	}
1684 	kfree(hpd_rx_offload_wq);
1685 	return NULL;
1686 }
1687 
1688 struct amdgpu_stutter_quirk {
1689 	u16 chip_vendor;
1690 	u16 chip_device;
1691 	u16 subsys_vendor;
1692 	u16 subsys_device;
1693 	u8 revision;
1694 };
1695 
1696 static const struct amdgpu_stutter_quirk amdgpu_stutter_quirk_list[] = {
1697 	/* https://bugzilla.kernel.org/show_bug.cgi?id=214417 */
1698 	{ 0x1002, 0x15dd, 0x1002, 0x15dd, 0xc8 },
1699 	{ 0, 0, 0, 0, 0 },
1700 };
1701 
1702 static bool dm_should_disable_stutter(struct pci_dev *pdev)
1703 {
1704 	const struct amdgpu_stutter_quirk *p = amdgpu_stutter_quirk_list;
1705 
1706 	while (p && p->chip_device != 0) {
1707 		if (pdev->vendor == p->chip_vendor &&
1708 		    pdev->device == p->chip_device &&
1709 		    pdev->subsystem_vendor == p->subsys_vendor &&
1710 		    pdev->subsystem_device == p->subsys_device &&
1711 		    pdev->revision == p->revision) {
1712 			return true;
1713 		}
1714 		++p;
1715 	}
1716 	return false;
1717 }
1718 
1719 
1720 void*
1721 dm_allocate_gpu_mem(
1722 		struct amdgpu_device *adev,
1723 		enum dc_gpu_mem_alloc_type type,
1724 		size_t size,
1725 		long long *addr)
1726 {
1727 	struct dal_allocation *da;
1728 	u32 domain = (type == DC_MEM_ALLOC_TYPE_GART) ?
1729 		AMDGPU_GEM_DOMAIN_GTT : AMDGPU_GEM_DOMAIN_VRAM;
1730 	int ret;
1731 
1732 	da = kzalloc(sizeof(struct dal_allocation), GFP_KERNEL);
1733 	if (!da)
1734 		return NULL;
1735 
1736 	ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
1737 				      domain, &da->bo,
1738 				      &da->gpu_addr, &da->cpu_ptr);
1739 
1740 	*addr = da->gpu_addr;
1741 
1742 	if (ret) {
1743 		kfree(da);
1744 		return NULL;
1745 	}
1746 
1747 	/* add da to list in dm */
1748 	list_add(&da->list, &adev->dm.da_list);
1749 
1750 	return da->cpu_ptr;
1751 }
1752 
1753 void
1754 dm_free_gpu_mem(
1755 		struct amdgpu_device *adev,
1756 		enum dc_gpu_mem_alloc_type type,
1757 		void *pvMem)
1758 {
1759 	struct dal_allocation *da;
1760 
1761 	/* walk the da list in DM */
1762 	list_for_each_entry(da, &adev->dm.da_list, list) {
1763 		if (pvMem == da->cpu_ptr) {
1764 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
1765 			list_del(&da->list);
1766 			kfree(da);
1767 			break;
1768 		}
1769 	}
1770 
1771 }
1772 
1773 static enum dmub_status
1774 dm_dmub_send_vbios_gpint_command(struct amdgpu_device *adev,
1775 				 enum dmub_gpint_command command_code,
1776 				 uint16_t param,
1777 				 uint32_t timeout_us)
1778 {
1779 	union dmub_gpint_data_register reg, test;
1780 	uint32_t i;
1781 
1782 	/* Assume that VBIOS DMUB is ready to take commands */
1783 
1784 	reg.bits.status = 1;
1785 	reg.bits.command_code = command_code;
1786 	reg.bits.param = param;
1787 
1788 	cgs_write_register(adev->dm.cgs_device, 0x34c0 + 0x01f8, reg.all);
1789 
1790 	for (i = 0; i < timeout_us; ++i) {
1791 		udelay(1);
1792 
1793 		/* Check if our GPINT got acked */
1794 		reg.bits.status = 0;
1795 		test = (union dmub_gpint_data_register)
1796 			cgs_read_register(adev->dm.cgs_device, 0x34c0 + 0x01f8);
1797 
1798 		if (test.all == reg.all)
1799 			return DMUB_STATUS_OK;
1800 	}
1801 
1802 	return DMUB_STATUS_TIMEOUT;
1803 }
1804 
1805 static void *dm_dmub_get_vbios_bounding_box(struct amdgpu_device *adev)
1806 {
1807 	void *bb;
1808 	long long addr;
1809 	unsigned int bb_size;
1810 	int i = 0;
1811 	uint16_t chunk;
1812 	enum dmub_gpint_command send_addrs[] = {
1813 		DMUB_GPINT__SET_BB_ADDR_WORD0,
1814 		DMUB_GPINT__SET_BB_ADDR_WORD1,
1815 		DMUB_GPINT__SET_BB_ADDR_WORD2,
1816 		DMUB_GPINT__SET_BB_ADDR_WORD3,
1817 	};
1818 	enum dmub_status ret;
1819 
1820 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1821 	case IP_VERSION(4, 0, 1):
1822 		bb_size = sizeof(struct dml2_soc_bb);
1823 		break;
1824 	default:
1825 		return NULL;
1826 	}
1827 
1828 	bb =  dm_allocate_gpu_mem(adev,
1829 				  DC_MEM_ALLOC_TYPE_GART,
1830 				  bb_size,
1831 				  &addr);
1832 	if (!bb)
1833 		return NULL;
1834 
1835 	for (i = 0; i < 4; i++) {
1836 		/* Extract 16-bit chunk */
1837 		chunk = ((uint64_t) addr >> (i * 16)) & 0xFFFF;
1838 		/* Send the chunk */
1839 		ret = dm_dmub_send_vbios_gpint_command(adev, send_addrs[i], chunk, 30000);
1840 		if (ret != DMUB_STATUS_OK)
1841 			goto free_bb;
1842 	}
1843 
1844 	/* Now ask DMUB to copy the bb */
1845 	ret = dm_dmub_send_vbios_gpint_command(adev, DMUB_GPINT__BB_COPY, 1, 200000);
1846 	if (ret != DMUB_STATUS_OK)
1847 		goto free_bb;
1848 
1849 	return bb;
1850 
1851 free_bb:
1852 	dm_free_gpu_mem(adev, DC_MEM_ALLOC_TYPE_GART, (void *) bb);
1853 	return NULL;
1854 
1855 }
1856 
1857 static enum dmub_ips_disable_type dm_get_default_ips_mode(
1858 	struct amdgpu_device *adev)
1859 {
1860 	enum dmub_ips_disable_type ret = DMUB_IPS_ENABLE;
1861 
1862 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1863 	case IP_VERSION(3, 5, 0):
1864 	case IP_VERSION(3, 6, 0):
1865 	case IP_VERSION(3, 5, 1):
1866 		ret =  DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1867 		break;
1868 	default:
1869 		/* ASICs older than DCN35 do not have IPSs */
1870 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 5, 0))
1871 			ret = DMUB_IPS_DISABLE_ALL;
1872 		break;
1873 	}
1874 
1875 	return ret;
1876 }
1877 
1878 static int amdgpu_dm_init(struct amdgpu_device *adev)
1879 {
1880 	struct dc_init_data init_data;
1881 	struct dc_callback_init init_params;
1882 	int r;
1883 
1884 	adev->dm.ddev = adev_to_drm(adev);
1885 	adev->dm.adev = adev;
1886 
1887 	/* Zero all the fields */
1888 	memset(&init_data, 0, sizeof(init_data));
1889 	memset(&init_params, 0, sizeof(init_params));
1890 
1891 	mutex_init(&adev->dm.dpia_aux_lock);
1892 	mutex_init(&adev->dm.dc_lock);
1893 	mutex_init(&adev->dm.audio_lock);
1894 
1895 	if (amdgpu_dm_irq_init(adev)) {
1896 		drm_err(adev_to_drm(adev), "failed to initialize DM IRQ support.\n");
1897 		goto error;
1898 	}
1899 
1900 	init_data.asic_id.chip_family = adev->family;
1901 
1902 	init_data.asic_id.pci_revision_id = adev->pdev->revision;
1903 	init_data.asic_id.hw_internal_rev = adev->external_rev_id;
1904 	init_data.asic_id.chip_id = adev->pdev->device;
1905 
1906 	init_data.asic_id.vram_width = adev->gmc.vram_width;
1907 	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
1908 	init_data.asic_id.atombios_base_address =
1909 		adev->mode_info.atom_context->bios;
1910 
1911 	init_data.driver = adev;
1912 
1913 	/* cgs_device was created in dm_sw_init() */
1914 	init_data.cgs_device = adev->dm.cgs_device;
1915 
1916 	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
1917 
1918 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1919 	case IP_VERSION(2, 1, 0):
1920 		switch (adev->dm.dmcub_fw_version) {
1921 		case 0: /* development */
1922 		case 0x1: /* linux-firmware.git hash 6d9f399 */
1923 		case 0x01000000: /* linux-firmware.git hash 9a0b0f4 */
1924 			init_data.flags.disable_dmcu = false;
1925 			break;
1926 		default:
1927 			init_data.flags.disable_dmcu = true;
1928 		}
1929 		break;
1930 	case IP_VERSION(2, 0, 3):
1931 		init_data.flags.disable_dmcu = true;
1932 		break;
1933 	default:
1934 		break;
1935 	}
1936 
1937 	/* APU support S/G display by default except:
1938 	 * ASICs before Carrizo,
1939 	 * RAVEN1 (Users reported stability issue)
1940 	 */
1941 
1942 	if (adev->asic_type < CHIP_CARRIZO) {
1943 		init_data.flags.gpu_vm_support = false;
1944 	} else if (adev->asic_type == CHIP_RAVEN) {
1945 		if (adev->apu_flags & AMD_APU_IS_RAVEN)
1946 			init_data.flags.gpu_vm_support = false;
1947 		else
1948 			init_data.flags.gpu_vm_support = (amdgpu_sg_display != 0);
1949 	} else {
1950 		if (amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(2, 0, 3))
1951 			init_data.flags.gpu_vm_support = (amdgpu_sg_display == 1);
1952 		else
1953 			init_data.flags.gpu_vm_support =
1954 				(amdgpu_sg_display != 0) && (adev->flags & AMD_IS_APU);
1955 	}
1956 
1957 	adev->mode_info.gpu_vm_support = init_data.flags.gpu_vm_support;
1958 
1959 	if (amdgpu_dc_feature_mask & DC_FBC_MASK)
1960 		init_data.flags.fbc_support = true;
1961 
1962 	if (amdgpu_dc_feature_mask & DC_MULTI_MON_PP_MCLK_SWITCH_MASK)
1963 		init_data.flags.multi_mon_pp_mclk_switch = true;
1964 
1965 	if (amdgpu_dc_feature_mask & DC_DISABLE_FRACTIONAL_PWM_MASK)
1966 		init_data.flags.disable_fractional_pwm = true;
1967 
1968 	if (amdgpu_dc_feature_mask & DC_EDP_NO_POWER_SEQUENCING)
1969 		init_data.flags.edp_no_power_sequencing = true;
1970 
1971 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP1_4A)
1972 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP1_4A = true;
1973 	if (amdgpu_dc_feature_mask & DC_DISABLE_LTTPR_DP2_0)
1974 		init_data.flags.allow_lttpr_non_transparent_mode.bits.DP2_0 = true;
1975 
1976 	init_data.flags.seamless_boot_edp_requested = false;
1977 
1978 	if (amdgpu_device_seamless_boot_supported(adev)) {
1979 		init_data.flags.seamless_boot_edp_requested = true;
1980 		init_data.flags.allow_seamless_boot_optimization = true;
1981 		drm_dbg(adev->dm.ddev, "Seamless boot requested\n");
1982 	}
1983 
1984 	init_data.flags.enable_mipi_converter_optimization = true;
1985 
1986 	init_data.dcn_reg_offsets = adev->reg_offset[DCE_HWIP][0];
1987 	init_data.nbio_reg_offsets = adev->reg_offset[NBIO_HWIP][0];
1988 	init_data.clk_reg_offsets = adev->reg_offset[CLK_HWIP][0];
1989 
1990 	if (amdgpu_dc_debug_mask & DC_DISABLE_IPS)
1991 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_ALL;
1992 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS_DYNAMIC)
1993 		init_data.flags.disable_ips = DMUB_IPS_DISABLE_DYNAMIC;
1994 	else if (amdgpu_dc_debug_mask & DC_DISABLE_IPS2_DYNAMIC)
1995 		init_data.flags.disable_ips = DMUB_IPS_RCG_IN_ACTIVE_IPS2_IN_OFF;
1996 	else if (amdgpu_dc_debug_mask & DC_FORCE_IPS_ENABLE)
1997 		init_data.flags.disable_ips = DMUB_IPS_ENABLE;
1998 	else
1999 		init_data.flags.disable_ips = dm_get_default_ips_mode(adev);
2000 
2001 	init_data.flags.disable_ips_in_vpb = 0;
2002 
2003 	/* Enable DWB for tested platforms only */
2004 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0))
2005 		init_data.num_virtual_links = 1;
2006 
2007 	retrieve_dmi_info(&adev->dm);
2008 	if (adev->dm.edp0_on_dp1_quirk)
2009 		init_data.flags.support_edp0_on_dp1 = true;
2010 
2011 	if (adev->dm.bb_from_dmub)
2012 		init_data.bb_from_dmub = adev->dm.bb_from_dmub;
2013 	else
2014 		init_data.bb_from_dmub = NULL;
2015 
2016 	/* Display Core create. */
2017 	adev->dm.dc = dc_create(&init_data);
2018 
2019 	if (adev->dm.dc) {
2020 		drm_info(adev_to_drm(adev), "Display Core v%s initialized on %s\n", DC_VER,
2021 			 dce_version_to_string(adev->dm.dc->ctx->dce_version));
2022 	} else {
2023 		drm_info(adev_to_drm(adev), "Display Core failed to initialize with v%s!\n", DC_VER);
2024 		goto error;
2025 	}
2026 
2027 	if (amdgpu_dc_debug_mask & DC_DISABLE_PIPE_SPLIT) {
2028 		adev->dm.dc->debug.force_single_disp_pipe_split = false;
2029 		adev->dm.dc->debug.pipe_split_policy = MPC_SPLIT_AVOID;
2030 	}
2031 
2032 	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
2033 		adev->dm.dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;
2034 	if (dm_should_disable_stutter(adev->pdev))
2035 		adev->dm.dc->debug.disable_stutter = true;
2036 
2037 	if (amdgpu_dc_debug_mask & DC_DISABLE_STUTTER)
2038 		adev->dm.dc->debug.disable_stutter = true;
2039 
2040 	if (amdgpu_dc_debug_mask & DC_DISABLE_DSC)
2041 		adev->dm.dc->debug.disable_dsc = true;
2042 
2043 	if (amdgpu_dc_debug_mask & DC_DISABLE_CLOCK_GATING)
2044 		adev->dm.dc->debug.disable_clock_gate = true;
2045 
2046 	if (amdgpu_dc_debug_mask & DC_FORCE_SUBVP_MCLK_SWITCH)
2047 		adev->dm.dc->debug.force_subvp_mclk_switch = true;
2048 
2049 	if (amdgpu_dc_debug_mask & DC_DISABLE_SUBVP_FAMS) {
2050 		adev->dm.dc->debug.force_disable_subvp = true;
2051 		adev->dm.dc->debug.fams2_config.bits.enable = false;
2052 	}
2053 
2054 	if (amdgpu_dc_debug_mask & DC_ENABLE_DML2) {
2055 		adev->dm.dc->debug.using_dml2 = true;
2056 		adev->dm.dc->debug.using_dml21 = true;
2057 	}
2058 
2059 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_FORCE_FW_ENABLE)
2060 		adev->dm.dc->debug.hdcp_lc_force_fw_enable = true;
2061 
2062 	if (amdgpu_dc_debug_mask & DC_HDCP_LC_ENABLE_SW_FALLBACK)
2063 		adev->dm.dc->debug.hdcp_lc_enable_sw_fallback = true;
2064 
2065 	if (amdgpu_dc_debug_mask & DC_SKIP_DETECTION_LT)
2066 		adev->dm.dc->debug.skip_detection_link_training = true;
2067 
2068 	adev->dm.dc->debug.visual_confirm = amdgpu_dc_visual_confirm;
2069 
2070 	/* TODO: Remove after DP2 receiver gets proper support of Cable ID feature */
2071 	adev->dm.dc->debug.ignore_cable_id = true;
2072 
2073 	if (adev->dm.dc->caps.dp_hdmi21_pcon_support)
2074 		drm_info(adev_to_drm(adev), "DP-HDMI FRL PCON supported\n");
2075 
2076 	r = dm_dmub_hw_init(adev);
2077 	if (r) {
2078 		drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
2079 		goto error;
2080 	}
2081 
2082 	dc_hardware_init(adev->dm.dc);
2083 
2084 	adev->dm.hpd_rx_offload_wq = hpd_rx_irq_create_workqueue(adev);
2085 	if (!adev->dm.hpd_rx_offload_wq) {
2086 		drm_err(adev_to_drm(adev), "failed to create hpd rx offload workqueue.\n");
2087 		goto error;
2088 	}
2089 
2090 	if ((adev->flags & AMD_IS_APU) && (adev->asic_type >= CHIP_CARRIZO)) {
2091 		struct dc_phy_addr_space_config pa_config;
2092 
2093 		mmhub_read_system_context(adev, &pa_config);
2094 
2095 		// Call the DC init_memory func
2096 		dc_setup_system_context(adev->dm.dc, &pa_config);
2097 	}
2098 
2099 	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
2100 	if (!adev->dm.freesync_module) {
2101 		drm_err(adev_to_drm(adev),
2102 		"failed to initialize freesync_module.\n");
2103 	} else
2104 		drm_dbg_driver(adev_to_drm(adev), "amdgpu: freesync_module init done %p.\n",
2105 				adev->dm.freesync_module);
2106 
2107 	amdgpu_dm_init_color_mod();
2108 
2109 	if (adev->dm.dc->caps.max_links > 0) {
2110 		adev->dm.vblank_control_workqueue =
2111 			create_singlethread_workqueue("dm_vblank_control_workqueue");
2112 		if (!adev->dm.vblank_control_workqueue)
2113 			drm_err(adev_to_drm(adev), "failed to initialize vblank_workqueue.\n");
2114 	}
2115 
2116 	if (adev->dm.dc->caps.ips_support &&
2117 	    adev->dm.dc->config.disable_ips != DMUB_IPS_DISABLE_ALL)
2118 		adev->dm.idle_workqueue = idle_create_workqueue(adev);
2119 
2120 	if (adev->dm.dc->caps.max_links > 0 && adev->family >= AMDGPU_FAMILY_RV) {
2121 		adev->dm.hdcp_workqueue = hdcp_create_workqueue(adev, &init_params.cp_psp, adev->dm.dc);
2122 
2123 		if (!adev->dm.hdcp_workqueue)
2124 			drm_err(adev_to_drm(adev), "failed to initialize hdcp_workqueue.\n");
2125 		else
2126 			drm_dbg_driver(adev_to_drm(adev), "amdgpu: hdcp_workqueue init done %p.\n", adev->dm.hdcp_workqueue);
2127 
2128 		dc_init_callbacks(adev->dm.dc, &init_params);
2129 	}
2130 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
2131 		init_completion(&adev->dm.dmub_aux_transfer_done);
2132 		adev->dm.dmub_notify = kzalloc(sizeof(struct dmub_notification), GFP_KERNEL);
2133 		if (!adev->dm.dmub_notify) {
2134 			drm_info(adev_to_drm(adev), "fail to allocate adev->dm.dmub_notify");
2135 			goto error;
2136 		}
2137 
2138 		adev->dm.delayed_hpd_wq = create_singlethread_workqueue("amdgpu_dm_hpd_wq");
2139 		if (!adev->dm.delayed_hpd_wq) {
2140 			drm_err(adev_to_drm(adev), "failed to create hpd offload workqueue.\n");
2141 			goto error;
2142 		}
2143 
2144 		amdgpu_dm_outbox_init(adev);
2145 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_AUX_REPLY,
2146 			dmub_aux_setconfig_callback, false)) {
2147 			drm_err(adev_to_drm(adev), "fail to register dmub aux callback");
2148 			goto error;
2149 		}
2150 
2151 		for (size_t i = 0; i < ARRAY_SIZE(adev->dm.fused_io); i++)
2152 			init_completion(&adev->dm.fused_io[i].replied);
2153 
2154 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_FUSED_IO,
2155 			dmub_aux_fused_io_callback, false)) {
2156 			drm_err(adev_to_drm(adev), "fail to register dmub fused io callback");
2157 			goto error;
2158 		}
2159 		/* Enable outbox notification only after IRQ handlers are registered and DMUB is alive.
2160 		 * It is expected that DMUB will resend any pending notifications at this point. Note
2161 		 * that hpd and hpd_irq handler registration are deferred to register_hpd_handlers() to
2162 		 * align legacy interface initialization sequence. Connection status will be proactivly
2163 		 * detected once in the amdgpu_dm_initialize_drm_device.
2164 		 */
2165 		dc_enable_dmub_outbox(adev->dm.dc);
2166 
2167 		/* DPIA trace goes to dmesg logs only if outbox is enabled */
2168 		if (amdgpu_dc_debug_mask & DC_ENABLE_DPIA_TRACE)
2169 			dc_dmub_srv_enable_dpia_trace(adev->dm.dc);
2170 	}
2171 
2172 	if (amdgpu_dm_initialize_drm_device(adev)) {
2173 		drm_err(adev_to_drm(adev),
2174 		"failed to initialize sw for display support.\n");
2175 		goto error;
2176 	}
2177 
2178 	/* create fake encoders for MST */
2179 	dm_dp_create_fake_mst_encoders(adev);
2180 
2181 	/* TODO: Add_display_info? */
2182 
2183 	/* TODO use dynamic cursor width */
2184 	adev_to_drm(adev)->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
2185 	adev_to_drm(adev)->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
2186 
2187 	if (drm_vblank_init(adev_to_drm(adev), adev->dm.display_indexes_num)) {
2188 		drm_err(adev_to_drm(adev),
2189 		"failed to initialize sw for display support.\n");
2190 		goto error;
2191 	}
2192 
2193 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2194 	amdgpu_dm_crtc_secure_display_create_contexts(adev);
2195 	if (!adev->dm.secure_display_ctx.crtc_ctx)
2196 		drm_err(adev_to_drm(adev), "failed to initialize secure display contexts.\n");
2197 
2198 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(4, 0, 1))
2199 		adev->dm.secure_display_ctx.support_mul_roi = true;
2200 
2201 #endif
2202 
2203 	drm_dbg_driver(adev_to_drm(adev), "KMS initialized.\n");
2204 
2205 	return 0;
2206 error:
2207 	amdgpu_dm_fini(adev);
2208 
2209 	return -EINVAL;
2210 }
2211 
2212 static int amdgpu_dm_early_fini(struct amdgpu_ip_block *ip_block)
2213 {
2214 	struct amdgpu_device *adev = ip_block->adev;
2215 
2216 	amdgpu_dm_audio_fini(adev);
2217 
2218 	return 0;
2219 }
2220 
2221 static void amdgpu_dm_fini(struct amdgpu_device *adev)
2222 {
2223 	int i;
2224 
2225 	if (adev->dm.vblank_control_workqueue) {
2226 		destroy_workqueue(adev->dm.vblank_control_workqueue);
2227 		adev->dm.vblank_control_workqueue = NULL;
2228 	}
2229 
2230 	if (adev->dm.idle_workqueue) {
2231 		if (adev->dm.idle_workqueue->running) {
2232 			adev->dm.idle_workqueue->enable = false;
2233 			flush_work(&adev->dm.idle_workqueue->work);
2234 		}
2235 
2236 		kfree(adev->dm.idle_workqueue);
2237 		adev->dm.idle_workqueue = NULL;
2238 	}
2239 
2240 	amdgpu_dm_destroy_drm_device(&adev->dm);
2241 
2242 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
2243 	if (adev->dm.secure_display_ctx.crtc_ctx) {
2244 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
2245 			if (adev->dm.secure_display_ctx.crtc_ctx[i].crtc) {
2246 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].notify_ta_work);
2247 				flush_work(&adev->dm.secure_display_ctx.crtc_ctx[i].forward_roi_work);
2248 			}
2249 		}
2250 		kfree(adev->dm.secure_display_ctx.crtc_ctx);
2251 		adev->dm.secure_display_ctx.crtc_ctx = NULL;
2252 	}
2253 #endif
2254 	if (adev->dm.hdcp_workqueue) {
2255 		hdcp_destroy(&adev->dev->kobj, adev->dm.hdcp_workqueue);
2256 		adev->dm.hdcp_workqueue = NULL;
2257 	}
2258 
2259 	if (adev->dm.dc) {
2260 		dc_deinit_callbacks(adev->dm.dc);
2261 		dc_dmub_srv_destroy(&adev->dm.dc->ctx->dmub_srv);
2262 		if (dc_enable_dmub_notifications(adev->dm.dc)) {
2263 			kfree(adev->dm.dmub_notify);
2264 			adev->dm.dmub_notify = NULL;
2265 			destroy_workqueue(adev->dm.delayed_hpd_wq);
2266 			adev->dm.delayed_hpd_wq = NULL;
2267 		}
2268 	}
2269 
2270 	if (adev->dm.dmub_bo)
2271 		amdgpu_bo_free_kernel(&adev->dm.dmub_bo,
2272 				      &adev->dm.dmub_bo_gpu_addr,
2273 				      &adev->dm.dmub_bo_cpu_addr);
2274 
2275 	if (adev->dm.hpd_rx_offload_wq && adev->dm.dc) {
2276 		for (i = 0; i < adev->dm.dc->caps.max_links; i++) {
2277 			if (adev->dm.hpd_rx_offload_wq[i].wq) {
2278 				destroy_workqueue(adev->dm.hpd_rx_offload_wq[i].wq);
2279 				adev->dm.hpd_rx_offload_wq[i].wq = NULL;
2280 			}
2281 		}
2282 
2283 		kfree(adev->dm.hpd_rx_offload_wq);
2284 		adev->dm.hpd_rx_offload_wq = NULL;
2285 	}
2286 
2287 	/* DC Destroy TODO: Replace destroy DAL */
2288 	if (adev->dm.dc)
2289 		dc_destroy(&adev->dm.dc);
2290 	/*
2291 	 * TODO: pageflip, vlank interrupt
2292 	 *
2293 	 * amdgpu_dm_irq_fini(adev);
2294 	 */
2295 
2296 	if (adev->dm.cgs_device) {
2297 		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
2298 		adev->dm.cgs_device = NULL;
2299 	}
2300 	if (adev->dm.freesync_module) {
2301 		mod_freesync_destroy(adev->dm.freesync_module);
2302 		adev->dm.freesync_module = NULL;
2303 	}
2304 
2305 	mutex_destroy(&adev->dm.audio_lock);
2306 	mutex_destroy(&adev->dm.dc_lock);
2307 	mutex_destroy(&adev->dm.dpia_aux_lock);
2308 }
2309 
2310 static int load_dmcu_fw(struct amdgpu_device *adev)
2311 {
2312 	const char *fw_name_dmcu = NULL;
2313 	int r;
2314 	const struct dmcu_firmware_header_v1_0 *hdr;
2315 
2316 	switch (adev->asic_type) {
2317 #if defined(CONFIG_DRM_AMD_DC_SI)
2318 	case CHIP_TAHITI:
2319 	case CHIP_PITCAIRN:
2320 	case CHIP_VERDE:
2321 	case CHIP_OLAND:
2322 #endif
2323 	case CHIP_BONAIRE:
2324 	case CHIP_HAWAII:
2325 	case CHIP_KAVERI:
2326 	case CHIP_KABINI:
2327 	case CHIP_MULLINS:
2328 	case CHIP_TONGA:
2329 	case CHIP_FIJI:
2330 	case CHIP_CARRIZO:
2331 	case CHIP_STONEY:
2332 	case CHIP_POLARIS11:
2333 	case CHIP_POLARIS10:
2334 	case CHIP_POLARIS12:
2335 	case CHIP_VEGAM:
2336 	case CHIP_VEGA10:
2337 	case CHIP_VEGA12:
2338 	case CHIP_VEGA20:
2339 		return 0;
2340 	case CHIP_NAVI12:
2341 		fw_name_dmcu = FIRMWARE_NAVI12_DMCU;
2342 		break;
2343 	case CHIP_RAVEN:
2344 		if (ASICREV_IS_PICASSO(adev->external_rev_id))
2345 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2346 		else if (ASICREV_IS_RAVEN2(adev->external_rev_id))
2347 			fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
2348 		else
2349 			return 0;
2350 		break;
2351 	default:
2352 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2353 		case IP_VERSION(2, 0, 2):
2354 		case IP_VERSION(2, 0, 3):
2355 		case IP_VERSION(2, 0, 0):
2356 		case IP_VERSION(2, 1, 0):
2357 		case IP_VERSION(3, 0, 0):
2358 		case IP_VERSION(3, 0, 2):
2359 		case IP_VERSION(3, 0, 3):
2360 		case IP_VERSION(3, 0, 1):
2361 		case IP_VERSION(3, 1, 2):
2362 		case IP_VERSION(3, 1, 3):
2363 		case IP_VERSION(3, 1, 4):
2364 		case IP_VERSION(3, 1, 5):
2365 		case IP_VERSION(3, 1, 6):
2366 		case IP_VERSION(3, 2, 0):
2367 		case IP_VERSION(3, 2, 1):
2368 		case IP_VERSION(3, 5, 0):
2369 		case IP_VERSION(3, 5, 1):
2370 		case IP_VERSION(3, 6, 0):
2371 		case IP_VERSION(4, 0, 1):
2372 			return 0;
2373 		default:
2374 			break;
2375 		}
2376 		drm_err(adev_to_drm(adev), "Unsupported ASIC type: 0x%X\n", adev->asic_type);
2377 		return -EINVAL;
2378 	}
2379 
2380 	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
2381 		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
2382 		return 0;
2383 	}
2384 
2385 	r = amdgpu_ucode_request(adev, &adev->dm.fw_dmcu, AMDGPU_UCODE_REQUIRED,
2386 				 "%s", fw_name_dmcu);
2387 	if (r == -ENODEV) {
2388 		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
2389 		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
2390 		adev->dm.fw_dmcu = NULL;
2391 		return 0;
2392 	}
2393 	if (r) {
2394 		drm_err(adev_to_drm(adev), "amdgpu_dm: Can't validate firmware \"%s\"\n",
2395 			fw_name_dmcu);
2396 		amdgpu_ucode_release(&adev->dm.fw_dmcu);
2397 		return r;
2398 	}
2399 
2400 	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
2401 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
2402 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
2403 	adev->firmware.fw_size +=
2404 		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2405 
2406 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
2407 	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
2408 	adev->firmware.fw_size +=
2409 		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);
2410 
2411 	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);
2412 
2413 	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");
2414 
2415 	return 0;
2416 }
2417 
2418 static uint32_t amdgpu_dm_dmub_reg_read(void *ctx, uint32_t address)
2419 {
2420 	struct amdgpu_device *adev = ctx;
2421 
2422 	return dm_read_reg(adev->dm.dc->ctx, address);
2423 }
2424 
2425 static void amdgpu_dm_dmub_reg_write(void *ctx, uint32_t address,
2426 				     uint32_t value)
2427 {
2428 	struct amdgpu_device *adev = ctx;
2429 
2430 	return dm_write_reg(adev->dm.dc->ctx, address, value);
2431 }
2432 
2433 static int dm_dmub_sw_init(struct amdgpu_device *adev)
2434 {
2435 	struct dmub_srv_create_params create_params;
2436 	struct dmub_srv_region_params region_params;
2437 	struct dmub_srv_region_info region_info;
2438 	struct dmub_srv_memory_params memory_params;
2439 	struct dmub_srv_fb_info *fb_info;
2440 	struct dmub_srv *dmub_srv;
2441 	const struct dmcub_firmware_header_v1_0 *hdr;
2442 	enum dmub_asic dmub_asic;
2443 	enum dmub_status status;
2444 	static enum dmub_window_memory_type window_memory_type[DMUB_WINDOW_TOTAL] = {
2445 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_0_INST_CONST
2446 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_1_STACK
2447 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_2_BSS_DATA
2448 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_3_VBIOS
2449 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_4_MAILBOX
2450 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_5_TRACEBUFF
2451 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_6_FW_STATE
2452 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_7_SCRATCH_MEM
2453 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_IB_MEM
2454 		DMUB_WINDOW_MEMORY_TYPE_FB,		//DMUB_WINDOW_SHARED_STATE
2455 	};
2456 	int r;
2457 
2458 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2459 	case IP_VERSION(2, 1, 0):
2460 		dmub_asic = DMUB_ASIC_DCN21;
2461 		break;
2462 	case IP_VERSION(3, 0, 0):
2463 		dmub_asic = DMUB_ASIC_DCN30;
2464 		break;
2465 	case IP_VERSION(3, 0, 1):
2466 		dmub_asic = DMUB_ASIC_DCN301;
2467 		break;
2468 	case IP_VERSION(3, 0, 2):
2469 		dmub_asic = DMUB_ASIC_DCN302;
2470 		break;
2471 	case IP_VERSION(3, 0, 3):
2472 		dmub_asic = DMUB_ASIC_DCN303;
2473 		break;
2474 	case IP_VERSION(3, 1, 2):
2475 	case IP_VERSION(3, 1, 3):
2476 		dmub_asic = (adev->external_rev_id == YELLOW_CARP_B0) ? DMUB_ASIC_DCN31B : DMUB_ASIC_DCN31;
2477 		break;
2478 	case IP_VERSION(3, 1, 4):
2479 		dmub_asic = DMUB_ASIC_DCN314;
2480 		break;
2481 	case IP_VERSION(3, 1, 5):
2482 		dmub_asic = DMUB_ASIC_DCN315;
2483 		break;
2484 	case IP_VERSION(3, 1, 6):
2485 		dmub_asic = DMUB_ASIC_DCN316;
2486 		break;
2487 	case IP_VERSION(3, 2, 0):
2488 		dmub_asic = DMUB_ASIC_DCN32;
2489 		break;
2490 	case IP_VERSION(3, 2, 1):
2491 		dmub_asic = DMUB_ASIC_DCN321;
2492 		break;
2493 	case IP_VERSION(3, 5, 0):
2494 	case IP_VERSION(3, 5, 1):
2495 		dmub_asic = DMUB_ASIC_DCN35;
2496 		break;
2497 	case IP_VERSION(3, 6, 0):
2498 		dmub_asic = DMUB_ASIC_DCN36;
2499 		break;
2500 	case IP_VERSION(4, 0, 1):
2501 		dmub_asic = DMUB_ASIC_DCN401;
2502 		break;
2503 
2504 	default:
2505 		/* ASIC doesn't support DMUB. */
2506 		return 0;
2507 	}
2508 
2509 	hdr = (const struct dmcub_firmware_header_v1_0 *)adev->dm.dmub_fw->data;
2510 	adev->dm.dmcub_fw_version = le32_to_cpu(hdr->header.ucode_version);
2511 
2512 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
2513 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].ucode_id =
2514 			AMDGPU_UCODE_ID_DMCUB;
2515 		adev->firmware.ucode[AMDGPU_UCODE_ID_DMCUB].fw =
2516 			adev->dm.dmub_fw;
2517 		adev->firmware.fw_size +=
2518 			ALIGN(le32_to_cpu(hdr->inst_const_bytes), PAGE_SIZE);
2519 
2520 		drm_info(adev_to_drm(adev), "Loading DMUB firmware via PSP: version=0x%08X\n",
2521 			 adev->dm.dmcub_fw_version);
2522 	}
2523 
2524 
2525 	adev->dm.dmub_srv = kzalloc(sizeof(*adev->dm.dmub_srv), GFP_KERNEL);
2526 	dmub_srv = adev->dm.dmub_srv;
2527 
2528 	if (!dmub_srv) {
2529 		drm_err(adev_to_drm(adev), "Failed to allocate DMUB service!\n");
2530 		return -ENOMEM;
2531 	}
2532 
2533 	memset(&create_params, 0, sizeof(create_params));
2534 	create_params.user_ctx = adev;
2535 	create_params.funcs.reg_read = amdgpu_dm_dmub_reg_read;
2536 	create_params.funcs.reg_write = amdgpu_dm_dmub_reg_write;
2537 	create_params.asic = dmub_asic;
2538 
2539 	/* Create the DMUB service. */
2540 	status = dmub_srv_create(dmub_srv, &create_params);
2541 	if (status != DMUB_STATUS_OK) {
2542 		drm_err(adev_to_drm(adev), "Error creating DMUB service: %d\n", status);
2543 		return -EINVAL;
2544 	}
2545 
2546 	/* Calculate the size of all the regions for the DMUB service. */
2547 	memset(&region_params, 0, sizeof(region_params));
2548 
2549 	region_params.inst_const_size = le32_to_cpu(hdr->inst_const_bytes) -
2550 					PSP_HEADER_BYTES - PSP_FOOTER_BYTES;
2551 	region_params.bss_data_size = le32_to_cpu(hdr->bss_data_bytes);
2552 	region_params.vbios_size = adev->bios_size;
2553 	region_params.fw_bss_data = region_params.bss_data_size ?
2554 		adev->dm.dmub_fw->data +
2555 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2556 		le32_to_cpu(hdr->inst_const_bytes) : NULL;
2557 	region_params.fw_inst_const =
2558 		adev->dm.dmub_fw->data +
2559 		le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
2560 		PSP_HEADER_BYTES;
2561 	region_params.window_memory_type = window_memory_type;
2562 
2563 	status = dmub_srv_calc_region_info(dmub_srv, &region_params,
2564 					   &region_info);
2565 
2566 	if (status != DMUB_STATUS_OK) {
2567 		drm_err(adev_to_drm(adev), "Error calculating DMUB region info: %d\n", status);
2568 		return -EINVAL;
2569 	}
2570 
2571 	/*
2572 	 * Allocate a framebuffer based on the total size of all the regions.
2573 	 * TODO: Move this into GART.
2574 	 */
2575 	r = amdgpu_bo_create_kernel(adev, region_info.fb_size, PAGE_SIZE,
2576 				    AMDGPU_GEM_DOMAIN_VRAM |
2577 				    AMDGPU_GEM_DOMAIN_GTT,
2578 				    &adev->dm.dmub_bo,
2579 				    &adev->dm.dmub_bo_gpu_addr,
2580 				    &adev->dm.dmub_bo_cpu_addr);
2581 	if (r)
2582 		return r;
2583 
2584 	/* Rebase the regions on the framebuffer address. */
2585 	memset(&memory_params, 0, sizeof(memory_params));
2586 	memory_params.cpu_fb_addr = adev->dm.dmub_bo_cpu_addr;
2587 	memory_params.gpu_fb_addr = adev->dm.dmub_bo_gpu_addr;
2588 	memory_params.region_info = &region_info;
2589 	memory_params.window_memory_type = window_memory_type;
2590 
2591 	adev->dm.dmub_fb_info =
2592 		kzalloc(sizeof(*adev->dm.dmub_fb_info), GFP_KERNEL);
2593 	fb_info = adev->dm.dmub_fb_info;
2594 
2595 	if (!fb_info) {
2596 		drm_err(adev_to_drm(adev),
2597 			"Failed to allocate framebuffer info for DMUB service!\n");
2598 		return -ENOMEM;
2599 	}
2600 
2601 	status = dmub_srv_calc_mem_info(dmub_srv, &memory_params, fb_info);
2602 	if (status != DMUB_STATUS_OK) {
2603 		drm_err(adev_to_drm(adev), "Error calculating DMUB FB info: %d\n", status);
2604 		return -EINVAL;
2605 	}
2606 
2607 	adev->dm.bb_from_dmub = dm_dmub_get_vbios_bounding_box(adev);
2608 
2609 	return 0;
2610 }
2611 
2612 static int dm_sw_init(struct amdgpu_ip_block *ip_block)
2613 {
2614 	struct amdgpu_device *adev = ip_block->adev;
2615 	int r;
2616 
2617 	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
2618 
2619 	if (!adev->dm.cgs_device) {
2620 		drm_err(adev_to_drm(adev), "failed to create cgs device.\n");
2621 		return -EINVAL;
2622 	}
2623 
2624 	/* Moved from dm init since we need to use allocations for storing bounding box data */
2625 	INIT_LIST_HEAD(&adev->dm.da_list);
2626 
2627 	r = dm_dmub_sw_init(adev);
2628 	if (r)
2629 		return r;
2630 
2631 	return load_dmcu_fw(adev);
2632 }
2633 
2634 static int dm_sw_fini(struct amdgpu_ip_block *ip_block)
2635 {
2636 	struct amdgpu_device *adev = ip_block->adev;
2637 	struct dal_allocation *da;
2638 
2639 	list_for_each_entry(da, &adev->dm.da_list, list) {
2640 		if (adev->dm.bb_from_dmub == (void *) da->cpu_ptr) {
2641 			amdgpu_bo_free_kernel(&da->bo, &da->gpu_addr, &da->cpu_ptr);
2642 			list_del(&da->list);
2643 			kfree(da);
2644 			adev->dm.bb_from_dmub = NULL;
2645 			break;
2646 		}
2647 	}
2648 
2649 
2650 	kfree(adev->dm.dmub_fb_info);
2651 	adev->dm.dmub_fb_info = NULL;
2652 
2653 	if (adev->dm.dmub_srv) {
2654 		dmub_srv_destroy(adev->dm.dmub_srv);
2655 		kfree(adev->dm.dmub_srv);
2656 		adev->dm.dmub_srv = NULL;
2657 	}
2658 
2659 	amdgpu_ucode_release(&adev->dm.dmub_fw);
2660 	amdgpu_ucode_release(&adev->dm.fw_dmcu);
2661 
2662 	return 0;
2663 }
2664 
2665 static int detect_mst_link_for_all_connectors(struct drm_device *dev)
2666 {
2667 	struct amdgpu_dm_connector *aconnector;
2668 	struct drm_connector *connector;
2669 	struct drm_connector_list_iter iter;
2670 	int ret = 0;
2671 
2672 	drm_connector_list_iter_begin(dev, &iter);
2673 	drm_for_each_connector_iter(connector, &iter) {
2674 
2675 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2676 			continue;
2677 
2678 		aconnector = to_amdgpu_dm_connector(connector);
2679 		if (aconnector->dc_link->type == dc_connection_mst_branch &&
2680 		    aconnector->mst_mgr.aux) {
2681 			drm_dbg_kms(dev, "DM_MST: starting TM on aconnector: %p [id: %d]\n",
2682 					 aconnector,
2683 					 aconnector->base.base.id);
2684 
2685 			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
2686 			if (ret < 0) {
2687 				drm_err(dev, "DM_MST: Failed to start MST\n");
2688 				aconnector->dc_link->type =
2689 					dc_connection_single;
2690 				ret = dm_helpers_dp_mst_stop_top_mgr(aconnector->dc_link->ctx,
2691 								     aconnector->dc_link);
2692 				break;
2693 			}
2694 		}
2695 	}
2696 	drm_connector_list_iter_end(&iter);
2697 
2698 	return ret;
2699 }
2700 
2701 static int dm_late_init(struct amdgpu_ip_block *ip_block)
2702 {
2703 	struct amdgpu_device *adev = ip_block->adev;
2704 
2705 	struct dmcu_iram_parameters params;
2706 	unsigned int linear_lut[16];
2707 	int i;
2708 	struct dmcu *dmcu = NULL;
2709 
2710 	dmcu = adev->dm.dc->res_pool->dmcu;
2711 
2712 	for (i = 0; i < 16; i++)
2713 		linear_lut[i] = 0xFFFF * i / 15;
2714 
2715 	params.set = 0;
2716 	params.backlight_ramping_override = false;
2717 	params.backlight_ramping_start = 0xCCCC;
2718 	params.backlight_ramping_reduction = 0xCCCCCCCC;
2719 	params.backlight_lut_array_size = 16;
2720 	params.backlight_lut_array = linear_lut;
2721 
2722 	/* Min backlight level after ABM reduction,  Don't allow below 1%
2723 	 * 0xFFFF x 0.01 = 0x28F
2724 	 */
2725 	params.min_abm_backlight = 0x28F;
2726 	/* In the case where abm is implemented on dmcub,
2727 	 * dmcu object will be null.
2728 	 * ABM 2.4 and up are implemented on dmcub.
2729 	 */
2730 	if (dmcu) {
2731 		if (!dmcu_load_iram(dmcu, params))
2732 			return -EINVAL;
2733 	} else if (adev->dm.dc->ctx->dmub_srv) {
2734 		struct dc_link *edp_links[MAX_NUM_EDP];
2735 		int edp_num;
2736 
2737 		dc_get_edp_links(adev->dm.dc, edp_links, &edp_num);
2738 		for (i = 0; i < edp_num; i++) {
2739 			if (!dmub_init_abm_config(adev->dm.dc->res_pool, params, i))
2740 				return -EINVAL;
2741 		}
2742 	}
2743 
2744 	return detect_mst_link_for_all_connectors(adev_to_drm(adev));
2745 }
2746 
2747 static void resume_mst_branch_status(struct drm_dp_mst_topology_mgr *mgr)
2748 {
2749 	u8 buf[UUID_SIZE];
2750 	guid_t guid;
2751 	int ret;
2752 
2753 	mutex_lock(&mgr->lock);
2754 	if (!mgr->mst_primary)
2755 		goto out_fail;
2756 
2757 	if (drm_dp_read_dpcd_caps(mgr->aux, mgr->dpcd) < 0) {
2758 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2759 		goto out_fail;
2760 	}
2761 
2762 	ret = drm_dp_dpcd_writeb(mgr->aux, DP_MSTM_CTRL,
2763 				 DP_MST_EN |
2764 				 DP_UP_REQ_EN |
2765 				 DP_UPSTREAM_IS_SRC);
2766 	if (ret < 0) {
2767 		drm_dbg_kms(mgr->dev, "mst write failed - undocked during suspend?\n");
2768 		goto out_fail;
2769 	}
2770 
2771 	/* Some hubs forget their guids after they resume */
2772 	ret = drm_dp_dpcd_read(mgr->aux, DP_GUID, buf, sizeof(buf));
2773 	if (ret != sizeof(buf)) {
2774 		drm_dbg_kms(mgr->dev, "dpcd read failed - undocked during suspend?\n");
2775 		goto out_fail;
2776 	}
2777 
2778 	import_guid(&guid, buf);
2779 
2780 	if (guid_is_null(&guid)) {
2781 		guid_gen(&guid);
2782 		export_guid(buf, &guid);
2783 
2784 		ret = drm_dp_dpcd_write(mgr->aux, DP_GUID, buf, sizeof(buf));
2785 
2786 		if (ret != sizeof(buf)) {
2787 			drm_dbg_kms(mgr->dev, "check mstb guid failed - undocked during suspend?\n");
2788 			goto out_fail;
2789 		}
2790 	}
2791 
2792 	guid_copy(&mgr->mst_primary->guid, &guid);
2793 
2794 out_fail:
2795 	mutex_unlock(&mgr->lock);
2796 }
2797 
2798 void hdmi_cec_unset_edid(struct amdgpu_dm_connector *aconnector)
2799 {
2800 	struct cec_notifier *n = aconnector->notifier;
2801 
2802 	if (!n)
2803 		return;
2804 
2805 	cec_notifier_phys_addr_invalidate(n);
2806 }
2807 
2808 void hdmi_cec_set_edid(struct amdgpu_dm_connector *aconnector)
2809 {
2810 	struct drm_connector *connector = &aconnector->base;
2811 	struct cec_notifier *n = aconnector->notifier;
2812 
2813 	if (!n)
2814 		return;
2815 
2816 	cec_notifier_set_phys_addr(n,
2817 				   connector->display_info.source_physical_address);
2818 }
2819 
2820 static void s3_handle_hdmi_cec(struct drm_device *ddev, bool suspend)
2821 {
2822 	struct amdgpu_dm_connector *aconnector;
2823 	struct drm_connector *connector;
2824 	struct drm_connector_list_iter conn_iter;
2825 
2826 	drm_connector_list_iter_begin(ddev, &conn_iter);
2827 	drm_for_each_connector_iter(connector, &conn_iter) {
2828 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2829 			continue;
2830 
2831 		aconnector = to_amdgpu_dm_connector(connector);
2832 		if (suspend)
2833 			hdmi_cec_unset_edid(aconnector);
2834 		else
2835 			hdmi_cec_set_edid(aconnector);
2836 	}
2837 	drm_connector_list_iter_end(&conn_iter);
2838 }
2839 
2840 static void s3_handle_mst(struct drm_device *dev, bool suspend)
2841 {
2842 	struct amdgpu_dm_connector *aconnector;
2843 	struct drm_connector *connector;
2844 	struct drm_connector_list_iter iter;
2845 	struct drm_dp_mst_topology_mgr *mgr;
2846 
2847 	drm_connector_list_iter_begin(dev, &iter);
2848 	drm_for_each_connector_iter(connector, &iter) {
2849 
2850 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
2851 			continue;
2852 
2853 		aconnector = to_amdgpu_dm_connector(connector);
2854 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
2855 		    aconnector->mst_root)
2856 			continue;
2857 
2858 		mgr = &aconnector->mst_mgr;
2859 
2860 		if (suspend) {
2861 			drm_dp_mst_topology_mgr_suspend(mgr);
2862 		} else {
2863 			/* if extended timeout is supported in hardware,
2864 			 * default to LTTPR timeout (3.2ms) first as a W/A for DP link layer
2865 			 * CTS 4.2.1.1 regression introduced by CTS specs requirement update.
2866 			 */
2867 			try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_LTTPR_TIMEOUT_PERIOD);
2868 			if (!dp_is_lttpr_present(aconnector->dc_link))
2869 				try_to_configure_aux_timeout(aconnector->dc_link->ddc, LINK_AUX_DEFAULT_TIMEOUT_PERIOD);
2870 
2871 			/* TODO: move resume_mst_branch_status() into drm mst resume again
2872 			 * once topology probing work is pulled out from mst resume into mst
2873 			 * resume 2nd step. mst resume 2nd step should be called after old
2874 			 * state getting restored (i.e. drm_atomic_helper_resume()).
2875 			 */
2876 			resume_mst_branch_status(mgr);
2877 		}
2878 	}
2879 	drm_connector_list_iter_end(&iter);
2880 }
2881 
2882 static int amdgpu_dm_smu_write_watermarks_table(struct amdgpu_device *adev)
2883 {
2884 	int ret = 0;
2885 
2886 	/* This interface is for dGPU Navi1x.Linux dc-pplib interface depends
2887 	 * on window driver dc implementation.
2888 	 * For Navi1x, clock settings of dcn watermarks are fixed. the settings
2889 	 * should be passed to smu during boot up and resume from s3.
2890 	 * boot up: dc calculate dcn watermark clock settings within dc_create,
2891 	 * dcn20_resource_construct
2892 	 * then call pplib functions below to pass the settings to smu:
2893 	 * smu_set_watermarks_for_clock_ranges
2894 	 * smu_set_watermarks_table
2895 	 * navi10_set_watermarks_table
2896 	 * smu_write_watermarks_table
2897 	 *
2898 	 * For Renoir, clock settings of dcn watermark are also fixed values.
2899 	 * dc has implemented different flow for window driver:
2900 	 * dc_hardware_init / dc_set_power_state
2901 	 * dcn10_init_hw
2902 	 * notify_wm_ranges
2903 	 * set_wm_ranges
2904 	 * -- Linux
2905 	 * smu_set_watermarks_for_clock_ranges
2906 	 * renoir_set_watermarks_table
2907 	 * smu_write_watermarks_table
2908 	 *
2909 	 * For Linux,
2910 	 * dc_hardware_init -> amdgpu_dm_init
2911 	 * dc_set_power_state --> dm_resume
2912 	 *
2913 	 * therefore, this function apply to navi10/12/14 but not Renoir
2914 	 * *
2915 	 */
2916 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2917 	case IP_VERSION(2, 0, 2):
2918 	case IP_VERSION(2, 0, 0):
2919 		break;
2920 	default:
2921 		return 0;
2922 	}
2923 
2924 	ret = amdgpu_dpm_write_watermarks_table(adev);
2925 	if (ret) {
2926 		drm_err(adev_to_drm(adev), "Failed to update WMTABLE!\n");
2927 		return ret;
2928 	}
2929 
2930 	return 0;
2931 }
2932 
2933 static int dm_oem_i2c_hw_init(struct amdgpu_device *adev)
2934 {
2935 	struct amdgpu_display_manager *dm = &adev->dm;
2936 	struct amdgpu_i2c_adapter *oem_i2c;
2937 	struct ddc_service *oem_ddc_service;
2938 	int r;
2939 
2940 	oem_ddc_service = dc_get_oem_i2c_device(adev->dm.dc);
2941 	if (oem_ddc_service) {
2942 		oem_i2c = create_i2c(oem_ddc_service, true);
2943 		if (!oem_i2c) {
2944 			drm_info(adev_to_drm(adev), "Failed to create oem i2c adapter data\n");
2945 			return -ENOMEM;
2946 		}
2947 
2948 		r = i2c_add_adapter(&oem_i2c->base);
2949 		if (r) {
2950 			drm_info(adev_to_drm(adev), "Failed to register oem i2c\n");
2951 			kfree(oem_i2c);
2952 			return r;
2953 		}
2954 		dm->oem_i2c = oem_i2c;
2955 	}
2956 
2957 	return 0;
2958 }
2959 
2960 /**
2961  * dm_hw_init() - Initialize DC device
2962  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
2963  *
2964  * Initialize the &struct amdgpu_display_manager device. This involves calling
2965  * the initializers of each DM component, then populating the struct with them.
2966  *
2967  * Although the function implies hardware initialization, both hardware and
2968  * software are initialized here. Splitting them out to their relevant init
2969  * hooks is a future TODO item.
2970  *
2971  * Some notable things that are initialized here:
2972  *
2973  * - Display Core, both software and hardware
2974  * - DC modules that we need (freesync and color management)
2975  * - DRM software states
2976  * - Interrupt sources and handlers
2977  * - Vblank support
2978  * - Debug FS entries, if enabled
2979  */
2980 static int dm_hw_init(struct amdgpu_ip_block *ip_block)
2981 {
2982 	struct amdgpu_device *adev = ip_block->adev;
2983 	int r;
2984 
2985 	/* Create DAL display manager */
2986 	r = amdgpu_dm_init(adev);
2987 	if (r)
2988 		return r;
2989 	amdgpu_dm_hpd_init(adev);
2990 
2991 	r = dm_oem_i2c_hw_init(adev);
2992 	if (r)
2993 		drm_info(adev_to_drm(adev), "Failed to add OEM i2c bus\n");
2994 
2995 	return 0;
2996 }
2997 
2998 /**
2999  * dm_hw_fini() - Teardown DC device
3000  * @ip_block: Pointer to the amdgpu_ip_block for this hw instance.
3001  *
3002  * Teardown components within &struct amdgpu_display_manager that require
3003  * cleanup. This involves cleaning up the DRM device, DC, and any modules that
3004  * were loaded. Also flush IRQ workqueues and disable them.
3005  */
3006 static int dm_hw_fini(struct amdgpu_ip_block *ip_block)
3007 {
3008 	struct amdgpu_device *adev = ip_block->adev;
3009 
3010 	kfree(adev->dm.oem_i2c);
3011 
3012 	amdgpu_dm_hpd_fini(adev);
3013 
3014 	amdgpu_dm_irq_fini(adev);
3015 	amdgpu_dm_fini(adev);
3016 	return 0;
3017 }
3018 
3019 
3020 static void dm_gpureset_toggle_interrupts(struct amdgpu_device *adev,
3021 				 struct dc_state *state, bool enable)
3022 {
3023 	enum dc_irq_source irq_source;
3024 	struct amdgpu_crtc *acrtc;
3025 	int rc = -EBUSY;
3026 	int i = 0;
3027 
3028 	for (i = 0; i < state->stream_count; i++) {
3029 		acrtc = get_crtc_by_otg_inst(
3030 				adev, state->stream_status[i].primary_otg_inst);
3031 
3032 		if (acrtc && state->stream_status[i].plane_count != 0) {
3033 			irq_source = IRQ_TYPE_PFLIP + acrtc->otg_inst;
3034 			rc = dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
3035 			if (rc)
3036 				drm_warn(adev_to_drm(adev), "Failed to %s pflip interrupts\n",
3037 					 enable ? "enable" : "disable");
3038 
3039 			if (enable) {
3040 				if (amdgpu_dm_crtc_vrr_active(to_dm_crtc_state(acrtc->base.state)))
3041 					rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, true);
3042 			} else
3043 				rc = amdgpu_dm_crtc_set_vupdate_irq(&acrtc->base, false);
3044 
3045 			if (rc)
3046 				drm_warn(adev_to_drm(adev), "Failed to %sable vupdate interrupt\n", enable ? "en" : "dis");
3047 
3048 			irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
3049 			/* During gpu-reset we disable and then enable vblank irq, so
3050 			 * don't use amdgpu_irq_get/put() to avoid refcount change.
3051 			 */
3052 			if (!dc_interrupt_set(adev->dm.dc, irq_source, enable))
3053 				drm_warn(adev_to_drm(adev), "Failed to %sable vblank interrupt\n", enable ? "en" : "dis");
3054 		}
3055 	}
3056 
3057 }
3058 
3059 DEFINE_FREE(state_release, struct dc_state *, if (_T) dc_state_release(_T))
3060 
3061 static enum dc_status amdgpu_dm_commit_zero_streams(struct dc *dc)
3062 {
3063 	struct dc_state *context __free(state_release) = NULL;
3064 	int i;
3065 	struct dc_stream_state *del_streams[MAX_PIPES];
3066 	int del_streams_count = 0;
3067 	struct dc_commit_streams_params params = {};
3068 
3069 	memset(del_streams, 0, sizeof(del_streams));
3070 
3071 	context = dc_state_create_current_copy(dc);
3072 	if (context == NULL)
3073 		return DC_ERROR_UNEXPECTED;
3074 
3075 	/* First remove from context all streams */
3076 	for (i = 0; i < context->stream_count; i++) {
3077 		struct dc_stream_state *stream = context->streams[i];
3078 
3079 		del_streams[del_streams_count++] = stream;
3080 	}
3081 
3082 	/* Remove all planes for removed streams and then remove the streams */
3083 	for (i = 0; i < del_streams_count; i++) {
3084 		enum dc_status res;
3085 
3086 		if (!dc_state_rem_all_planes_for_stream(dc, del_streams[i], context))
3087 			return DC_FAIL_DETACH_SURFACES;
3088 
3089 		res = dc_state_remove_stream(dc, context, del_streams[i]);
3090 		if (res != DC_OK)
3091 			return res;
3092 	}
3093 
3094 	params.streams = context->streams;
3095 	params.stream_count = context->stream_count;
3096 
3097 	return dc_commit_streams(dc, &params);
3098 }
3099 
3100 static void hpd_rx_irq_work_suspend(struct amdgpu_display_manager *dm)
3101 {
3102 	int i;
3103 
3104 	if (dm->hpd_rx_offload_wq) {
3105 		for (i = 0; i < dm->dc->caps.max_links; i++)
3106 			flush_workqueue(dm->hpd_rx_offload_wq[i].wq);
3107 	}
3108 }
3109 
3110 static int dm_cache_state(struct amdgpu_device *adev)
3111 {
3112 	int r;
3113 
3114 	adev->dm.cached_state = drm_atomic_helper_suspend(adev_to_drm(adev));
3115 	if (IS_ERR(adev->dm.cached_state)) {
3116 		r = PTR_ERR(adev->dm.cached_state);
3117 		adev->dm.cached_state = NULL;
3118 	}
3119 
3120 	return adev->dm.cached_state ? 0 : r;
3121 }
3122 
3123 static void dm_destroy_cached_state(struct amdgpu_device *adev)
3124 {
3125 	struct amdgpu_display_manager *dm = &adev->dm;
3126 	struct drm_device *ddev = adev_to_drm(adev);
3127 	struct dm_plane_state *dm_new_plane_state;
3128 	struct drm_plane_state *new_plane_state;
3129 	struct dm_crtc_state *dm_new_crtc_state;
3130 	struct drm_crtc_state *new_crtc_state;
3131 	struct drm_plane *plane;
3132 	struct drm_crtc *crtc;
3133 	int i;
3134 
3135 	if (!dm->cached_state)
3136 		return;
3137 
3138 	/* Force mode set in atomic commit */
3139 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3140 		new_crtc_state->active_changed = true;
3141 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3142 		reset_freesync_config_for_crtc(dm_new_crtc_state);
3143 	}
3144 
3145 	/*
3146 	 * atomic_check is expected to create the dc states. We need to release
3147 	 * them here, since they were duplicated as part of the suspend
3148 	 * procedure.
3149 	 */
3150 	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
3151 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
3152 		if (dm_new_crtc_state->stream) {
3153 			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
3154 			dc_stream_release(dm_new_crtc_state->stream);
3155 			dm_new_crtc_state->stream = NULL;
3156 		}
3157 		dm_new_crtc_state->base.color_mgmt_changed = true;
3158 	}
3159 
3160 	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
3161 		dm_new_plane_state = to_dm_plane_state(new_plane_state);
3162 		if (dm_new_plane_state->dc_state) {
3163 			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
3164 			dc_plane_state_release(dm_new_plane_state->dc_state);
3165 			dm_new_plane_state->dc_state = NULL;
3166 		}
3167 	}
3168 
3169 	drm_atomic_helper_resume(ddev, dm->cached_state);
3170 
3171 	dm->cached_state = NULL;
3172 }
3173 
3174 static void dm_complete(struct amdgpu_ip_block *ip_block)
3175 {
3176 	struct amdgpu_device *adev = ip_block->adev;
3177 
3178 	dm_destroy_cached_state(adev);
3179 }
3180 
3181 static int dm_prepare_suspend(struct amdgpu_ip_block *ip_block)
3182 {
3183 	struct amdgpu_device *adev = ip_block->adev;
3184 
3185 	if (amdgpu_in_reset(adev))
3186 		return 0;
3187 
3188 	WARN_ON(adev->dm.cached_state);
3189 
3190 	return dm_cache_state(adev);
3191 }
3192 
3193 static int dm_suspend(struct amdgpu_ip_block *ip_block)
3194 {
3195 	struct amdgpu_device *adev = ip_block->adev;
3196 	struct amdgpu_display_manager *dm = &adev->dm;
3197 
3198 	if (amdgpu_in_reset(adev)) {
3199 		enum dc_status res;
3200 
3201 		mutex_lock(&dm->dc_lock);
3202 
3203 		dc_allow_idle_optimizations(adev->dm.dc, false);
3204 
3205 		dm->cached_dc_state = dc_state_create_copy(dm->dc->current_state);
3206 
3207 		if (dm->cached_dc_state)
3208 			dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, false);
3209 
3210 		res = amdgpu_dm_commit_zero_streams(dm->dc);
3211 		if (res != DC_OK) {
3212 			drm_err(adev_to_drm(adev), "Failed to commit zero streams: %d\n", res);
3213 			return -EINVAL;
3214 		}
3215 
3216 		amdgpu_dm_irq_suspend(adev);
3217 
3218 		hpd_rx_irq_work_suspend(dm);
3219 
3220 		return 0;
3221 	}
3222 
3223 	if (!adev->dm.cached_state) {
3224 		int r = dm_cache_state(adev);
3225 
3226 		if (r)
3227 			return r;
3228 	}
3229 
3230 	s3_handle_hdmi_cec(adev_to_drm(adev), true);
3231 
3232 	s3_handle_mst(adev_to_drm(adev), true);
3233 
3234 	amdgpu_dm_irq_suspend(adev);
3235 
3236 	hpd_rx_irq_work_suspend(dm);
3237 
3238 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
3239 
3240 	if (dm->dc->caps.ips_support && adev->in_s0ix)
3241 		dc_allow_idle_optimizations(dm->dc, true);
3242 
3243 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D3);
3244 
3245 	return 0;
3246 }
3247 
3248 struct drm_connector *
3249 amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
3250 					     struct drm_crtc *crtc)
3251 {
3252 	u32 i;
3253 	struct drm_connector_state *new_con_state;
3254 	struct drm_connector *connector;
3255 	struct drm_crtc *crtc_from_state;
3256 
3257 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
3258 		crtc_from_state = new_con_state->crtc;
3259 
3260 		if (crtc_from_state == crtc)
3261 			return connector;
3262 	}
3263 
3264 	return NULL;
3265 }
3266 
3267 static void emulated_link_detect(struct dc_link *link)
3268 {
3269 	struct dc_sink_init_data sink_init_data = { 0 };
3270 	struct display_sink_capability sink_caps = { 0 };
3271 	enum dc_edid_status edid_status;
3272 	struct dc_context *dc_ctx = link->ctx;
3273 	struct drm_device *dev = adev_to_drm(dc_ctx->driver_context);
3274 	struct dc_sink *sink = NULL;
3275 	struct dc_sink *prev_sink = NULL;
3276 
3277 	link->type = dc_connection_none;
3278 	prev_sink = link->local_sink;
3279 
3280 	if (prev_sink)
3281 		dc_sink_release(prev_sink);
3282 
3283 	switch (link->connector_signal) {
3284 	case SIGNAL_TYPE_HDMI_TYPE_A: {
3285 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3286 		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
3287 		break;
3288 	}
3289 
3290 	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
3291 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3292 		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
3293 		break;
3294 	}
3295 
3296 	case SIGNAL_TYPE_DVI_DUAL_LINK: {
3297 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3298 		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
3299 		break;
3300 	}
3301 
3302 	case SIGNAL_TYPE_LVDS: {
3303 		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
3304 		sink_caps.signal = SIGNAL_TYPE_LVDS;
3305 		break;
3306 	}
3307 
3308 	case SIGNAL_TYPE_EDP: {
3309 		sink_caps.transaction_type =
3310 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3311 		sink_caps.signal = SIGNAL_TYPE_EDP;
3312 		break;
3313 	}
3314 
3315 	case SIGNAL_TYPE_DISPLAY_PORT: {
3316 		sink_caps.transaction_type =
3317 			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
3318 		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
3319 		break;
3320 	}
3321 
3322 	default:
3323 		drm_err(dev, "Invalid connector type! signal:%d\n",
3324 			link->connector_signal);
3325 		return;
3326 	}
3327 
3328 	sink_init_data.link = link;
3329 	sink_init_data.sink_signal = sink_caps.signal;
3330 
3331 	sink = dc_sink_create(&sink_init_data);
3332 	if (!sink) {
3333 		drm_err(dev, "Failed to create sink!\n");
3334 		return;
3335 	}
3336 
3337 	/* dc_sink_create returns a new reference */
3338 	link->local_sink = sink;
3339 
3340 	edid_status = dm_helpers_read_local_edid(
3341 			link->ctx,
3342 			link,
3343 			sink);
3344 
3345 	if (edid_status != EDID_OK)
3346 		drm_err(dev, "Failed to read EDID\n");
3347 
3348 }
3349 
3350 static void dm_gpureset_commit_state(struct dc_state *dc_state,
3351 				     struct amdgpu_display_manager *dm)
3352 {
3353 	struct {
3354 		struct dc_surface_update surface_updates[MAX_SURFACES];
3355 		struct dc_plane_info plane_infos[MAX_SURFACES];
3356 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
3357 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
3358 		struct dc_stream_update stream_update;
3359 	} *bundle __free(kfree);
3360 	int k, m;
3361 
3362 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
3363 
3364 	if (!bundle) {
3365 		drm_err(dm->ddev, "Failed to allocate update bundle\n");
3366 		return;
3367 	}
3368 
3369 	for (k = 0; k < dc_state->stream_count; k++) {
3370 		bundle->stream_update.stream = dc_state->streams[k];
3371 
3372 		for (m = 0; m < dc_state->stream_status[k].plane_count; m++) {
3373 			bundle->surface_updates[m].surface =
3374 				dc_state->stream_status[k].plane_states[m];
3375 			bundle->surface_updates[m].surface->force_full_update =
3376 				true;
3377 		}
3378 
3379 		update_planes_and_stream_adapter(dm->dc,
3380 					 UPDATE_TYPE_FULL,
3381 					 dc_state->stream_status[k].plane_count,
3382 					 dc_state->streams[k],
3383 					 &bundle->stream_update,
3384 					 bundle->surface_updates);
3385 	}
3386 }
3387 
3388 static void apply_delay_after_dpcd_poweroff(struct amdgpu_device *adev,
3389 					    struct dc_sink *sink)
3390 {
3391 	struct dc_panel_patch *ppatch = NULL;
3392 
3393 	if (!sink)
3394 		return;
3395 
3396 	ppatch = &sink->edid_caps.panel_patch;
3397 	if (ppatch->wait_after_dpcd_poweroff_ms) {
3398 		msleep(ppatch->wait_after_dpcd_poweroff_ms);
3399 		drm_dbg_driver(adev_to_drm(adev),
3400 			       "%s: adding a %ds delay as w/a for panel\n",
3401 			       __func__,
3402 			       ppatch->wait_after_dpcd_poweroff_ms / 1000);
3403 	}
3404 }
3405 
3406 static int dm_resume(struct amdgpu_ip_block *ip_block)
3407 {
3408 	struct amdgpu_device *adev = ip_block->adev;
3409 	struct drm_device *ddev = adev_to_drm(adev);
3410 	struct amdgpu_display_manager *dm = &adev->dm;
3411 	struct amdgpu_dm_connector *aconnector;
3412 	struct drm_connector *connector;
3413 	struct drm_connector_list_iter iter;
3414 	struct dm_atomic_state *dm_state = to_dm_atomic_state(dm->atomic_obj.state);
3415 	enum dc_connection_type new_connection_type = dc_connection_none;
3416 	struct dc_state *dc_state;
3417 	int i, r, j;
3418 	struct dc_commit_streams_params commit_params = {};
3419 
3420 	if (dm->dc->caps.ips_support) {
3421 		dc_dmub_srv_apply_idle_power_optimizations(dm->dc, false);
3422 	}
3423 
3424 	if (amdgpu_in_reset(adev)) {
3425 		dc_state = dm->cached_dc_state;
3426 
3427 		/*
3428 		 * The dc->current_state is backed up into dm->cached_dc_state
3429 		 * before we commit 0 streams.
3430 		 *
3431 		 * DC will clear link encoder assignments on the real state
3432 		 * but the changes won't propagate over to the copy we made
3433 		 * before the 0 streams commit.
3434 		 *
3435 		 * DC expects that link encoder assignments are *not* valid
3436 		 * when committing a state, so as a workaround we can copy
3437 		 * off of the current state.
3438 		 *
3439 		 * We lose the previous assignments, but we had already
3440 		 * commit 0 streams anyway.
3441 		 */
3442 		link_enc_cfg_copy(adev->dm.dc->current_state, dc_state);
3443 
3444 		r = dm_dmub_hw_init(adev);
3445 		if (r) {
3446 			drm_err(adev_to_drm(adev), "DMUB interface failed to initialize: status=%d\n", r);
3447 			return r;
3448 		}
3449 
3450 		dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3451 		dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3452 
3453 		dc_resume(dm->dc);
3454 
3455 		amdgpu_dm_irq_resume_early(adev);
3456 
3457 		for (i = 0; i < dc_state->stream_count; i++) {
3458 			dc_state->streams[i]->mode_changed = true;
3459 			for (j = 0; j < dc_state->stream_status[i].plane_count; j++) {
3460 				dc_state->stream_status[i].plane_states[j]->update_flags.raw
3461 					= 0xffffffff;
3462 			}
3463 		}
3464 
3465 		if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3466 			amdgpu_dm_outbox_init(adev);
3467 			dc_enable_dmub_outbox(adev->dm.dc);
3468 		}
3469 
3470 		commit_params.streams = dc_state->streams;
3471 		commit_params.stream_count = dc_state->stream_count;
3472 		dc_exit_ips_for_hw_access(dm->dc);
3473 		WARN_ON(!dc_commit_streams(dm->dc, &commit_params));
3474 
3475 		dm_gpureset_commit_state(dm->cached_dc_state, dm);
3476 
3477 		dm_gpureset_toggle_interrupts(adev, dm->cached_dc_state, true);
3478 
3479 		dc_state_release(dm->cached_dc_state);
3480 		dm->cached_dc_state = NULL;
3481 
3482 		amdgpu_dm_irq_resume_late(adev);
3483 
3484 		mutex_unlock(&dm->dc_lock);
3485 
3486 		/* set the backlight after a reset */
3487 		for (i = 0; i < dm->num_of_edps; i++) {
3488 			if (dm->backlight_dev[i])
3489 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
3490 		}
3491 
3492 		return 0;
3493 	}
3494 	/* Recreate dc_state - DC invalidates it when setting power state to S3. */
3495 	dc_state_release(dm_state->context);
3496 	dm_state->context = dc_state_create(dm->dc, NULL);
3497 	/* TODO: Remove dc_state->dccg, use dc->dccg directly. */
3498 
3499 	/* Before powering on DC we need to re-initialize DMUB. */
3500 	dm_dmub_hw_resume(adev);
3501 
3502 	/* Re-enable outbox interrupts for DPIA. */
3503 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
3504 		amdgpu_dm_outbox_init(adev);
3505 		dc_enable_dmub_outbox(adev->dm.dc);
3506 	}
3507 
3508 	/* power on hardware */
3509 	dc_dmub_srv_set_power_state(dm->dc->ctx->dmub_srv, DC_ACPI_CM_POWER_STATE_D0);
3510 	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
3511 
3512 	/* program HPD filter */
3513 	dc_resume(dm->dc);
3514 
3515 	/*
3516 	 * early enable HPD Rx IRQ, should be done before set mode as short
3517 	 * pulse interrupts are used for MST
3518 	 */
3519 	amdgpu_dm_irq_resume_early(adev);
3520 
3521 	s3_handle_hdmi_cec(ddev, false);
3522 
3523 	/* On resume we need to rewrite the MSTM control bits to enable MST*/
3524 	s3_handle_mst(ddev, false);
3525 
3526 	/* Do detection*/
3527 	drm_connector_list_iter_begin(ddev, &iter);
3528 	drm_for_each_connector_iter(connector, &iter) {
3529 		bool ret;
3530 
3531 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3532 			continue;
3533 
3534 		aconnector = to_amdgpu_dm_connector(connector);
3535 
3536 		if (!aconnector->dc_link)
3537 			continue;
3538 
3539 		/*
3540 		 * this is the case when traversing through already created end sink
3541 		 * MST connectors, should be skipped
3542 		 */
3543 		if (aconnector->mst_root)
3544 			continue;
3545 
3546 		guard(mutex)(&aconnector->hpd_lock);
3547 		if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3548 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3549 
3550 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
3551 			emulated_link_detect(aconnector->dc_link);
3552 		} else {
3553 			guard(mutex)(&dm->dc_lock);
3554 			dc_exit_ips_for_hw_access(dm->dc);
3555 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_RESUMEFROMS3S4);
3556 			if (ret) {
3557 				/* w/a delay for certain panels */
3558 				apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3559 			}
3560 		}
3561 
3562 		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
3563 			aconnector->fake_enable = false;
3564 
3565 		if (aconnector->dc_sink)
3566 			dc_sink_release(aconnector->dc_sink);
3567 		aconnector->dc_sink = NULL;
3568 		amdgpu_dm_update_connector_after_detect(aconnector);
3569 	}
3570 	drm_connector_list_iter_end(&iter);
3571 
3572 	dm_destroy_cached_state(adev);
3573 
3574 	/* Do mst topology probing after resuming cached state*/
3575 	drm_connector_list_iter_begin(ddev, &iter);
3576 	drm_for_each_connector_iter(connector, &iter) {
3577 
3578 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
3579 			continue;
3580 
3581 		aconnector = to_amdgpu_dm_connector(connector);
3582 		if (aconnector->dc_link->type != dc_connection_mst_branch ||
3583 		    aconnector->mst_root)
3584 			continue;
3585 
3586 		drm_dp_mst_topology_queue_probe(&aconnector->mst_mgr);
3587 	}
3588 	drm_connector_list_iter_end(&iter);
3589 
3590 	amdgpu_dm_irq_resume_late(adev);
3591 
3592 	amdgpu_dm_smu_write_watermarks_table(adev);
3593 
3594 	drm_kms_helper_hotplug_event(ddev);
3595 
3596 	return 0;
3597 }
3598 
3599 /**
3600  * DOC: DM Lifecycle
3601  *
3602  * DM (and consequently DC) is registered in the amdgpu base driver as a IP
3603  * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
3604  * the base driver's device list to be initialized and torn down accordingly.
3605  *
3606  * The functions to do so are provided as hooks in &struct amd_ip_funcs.
3607  */
3608 
3609 static const struct amd_ip_funcs amdgpu_dm_funcs = {
3610 	.name = "dm",
3611 	.early_init = dm_early_init,
3612 	.late_init = dm_late_init,
3613 	.sw_init = dm_sw_init,
3614 	.sw_fini = dm_sw_fini,
3615 	.early_fini = amdgpu_dm_early_fini,
3616 	.hw_init = dm_hw_init,
3617 	.hw_fini = dm_hw_fini,
3618 	.prepare_suspend = dm_prepare_suspend,
3619 	.suspend = dm_suspend,
3620 	.resume = dm_resume,
3621 	.complete = dm_complete,
3622 	.is_idle = dm_is_idle,
3623 	.wait_for_idle = dm_wait_for_idle,
3624 	.check_soft_reset = dm_check_soft_reset,
3625 	.soft_reset = dm_soft_reset,
3626 	.set_clockgating_state = dm_set_clockgating_state,
3627 	.set_powergating_state = dm_set_powergating_state,
3628 };
3629 
3630 const struct amdgpu_ip_block_version dm_ip_block = {
3631 	.type = AMD_IP_BLOCK_TYPE_DCE,
3632 	.major = 1,
3633 	.minor = 0,
3634 	.rev = 0,
3635 	.funcs = &amdgpu_dm_funcs,
3636 };
3637 
3638 
3639 /**
3640  * DOC: atomic
3641  *
3642  * *WIP*
3643  */
3644 
3645 static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
3646 	.fb_create = amdgpu_display_user_framebuffer_create,
3647 	.get_format_info = amdgpu_dm_plane_get_format_info,
3648 	.atomic_check = amdgpu_dm_atomic_check,
3649 	.atomic_commit = drm_atomic_helper_commit,
3650 };
3651 
3652 static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
3653 	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail,
3654 	.atomic_commit_setup = drm_dp_mst_atomic_setup_commit,
3655 };
3656 
3657 static void update_connector_ext_caps(struct amdgpu_dm_connector *aconnector)
3658 {
3659 	struct amdgpu_dm_backlight_caps *caps;
3660 	struct drm_connector *conn_base;
3661 	struct amdgpu_device *adev;
3662 	struct drm_luminance_range_info *luminance_range;
3663 	int min_input_signal_override;
3664 
3665 	if (aconnector->bl_idx == -1 ||
3666 	    aconnector->dc_link->connector_signal != SIGNAL_TYPE_EDP)
3667 		return;
3668 
3669 	conn_base = &aconnector->base;
3670 	adev = drm_to_adev(conn_base->dev);
3671 
3672 	caps = &adev->dm.backlight_caps[aconnector->bl_idx];
3673 	caps->ext_caps = &aconnector->dc_link->dpcd_sink_ext_caps;
3674 	caps->aux_support = false;
3675 
3676 	if (caps->ext_caps->bits.oled == 1
3677 	    /*
3678 	     * ||
3679 	     * caps->ext_caps->bits.sdr_aux_backlight_control == 1 ||
3680 	     * caps->ext_caps->bits.hdr_aux_backlight_control == 1
3681 	     */)
3682 		caps->aux_support = true;
3683 
3684 	if (amdgpu_backlight == 0)
3685 		caps->aux_support = false;
3686 	else if (amdgpu_backlight == 1)
3687 		caps->aux_support = true;
3688 	if (caps->aux_support)
3689 		aconnector->dc_link->backlight_control_type = BACKLIGHT_CONTROL_AMD_AUX;
3690 
3691 	luminance_range = &conn_base->display_info.luminance_range;
3692 
3693 	if (luminance_range->max_luminance)
3694 		caps->aux_max_input_signal = luminance_range->max_luminance;
3695 	else
3696 		caps->aux_max_input_signal = 512;
3697 
3698 	if (luminance_range->min_luminance)
3699 		caps->aux_min_input_signal = luminance_range->min_luminance;
3700 	else
3701 		caps->aux_min_input_signal = 1;
3702 
3703 	min_input_signal_override = drm_get_panel_min_brightness_quirk(aconnector->drm_edid);
3704 	if (min_input_signal_override >= 0)
3705 		caps->min_input_signal = min_input_signal_override;
3706 }
3707 
3708 DEFINE_FREE(sink_release, struct dc_sink *, if (_T) dc_sink_release(_T))
3709 
3710 void amdgpu_dm_update_connector_after_detect(
3711 		struct amdgpu_dm_connector *aconnector)
3712 {
3713 	struct drm_connector *connector = &aconnector->base;
3714 	struct dc_sink *sink __free(sink_release) = NULL;
3715 	struct drm_device *dev = connector->dev;
3716 
3717 	/* MST handled by drm_mst framework */
3718 	if (aconnector->mst_mgr.mst_state == true)
3719 		return;
3720 
3721 	sink = aconnector->dc_link->local_sink;
3722 	if (sink)
3723 		dc_sink_retain(sink);
3724 
3725 	/*
3726 	 * Edid mgmt connector gets first update only in mode_valid hook and then
3727 	 * the connector sink is set to either fake or physical sink depends on link status.
3728 	 * Skip if already done during boot.
3729 	 */
3730 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
3731 			&& aconnector->dc_em_sink) {
3732 
3733 		/*
3734 		 * For S3 resume with headless use eml_sink to fake stream
3735 		 * because on resume connector->sink is set to NULL
3736 		 */
3737 		guard(mutex)(&dev->mode_config.mutex);
3738 
3739 		if (sink) {
3740 			if (aconnector->dc_sink) {
3741 				amdgpu_dm_update_freesync_caps(connector, NULL);
3742 				/*
3743 				 * retain and release below are used to
3744 				 * bump up refcount for sink because the link doesn't point
3745 				 * to it anymore after disconnect, so on next crtc to connector
3746 				 * reshuffle by UMD we will get into unwanted dc_sink release
3747 				 */
3748 				dc_sink_release(aconnector->dc_sink);
3749 			}
3750 			aconnector->dc_sink = sink;
3751 			dc_sink_retain(aconnector->dc_sink);
3752 			amdgpu_dm_update_freesync_caps(connector,
3753 					aconnector->drm_edid);
3754 		} else {
3755 			amdgpu_dm_update_freesync_caps(connector, NULL);
3756 			if (!aconnector->dc_sink) {
3757 				aconnector->dc_sink = aconnector->dc_em_sink;
3758 				dc_sink_retain(aconnector->dc_sink);
3759 			}
3760 		}
3761 
3762 		return;
3763 	}
3764 
3765 	/*
3766 	 * TODO: temporary guard to look for proper fix
3767 	 * if this sink is MST sink, we should not do anything
3768 	 */
3769 	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
3770 		return;
3771 
3772 	if (aconnector->dc_sink == sink) {
3773 		/*
3774 		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
3775 		 * Do nothing!!
3776 		 */
3777 		drm_dbg_kms(dev, "DCHPD: connector_id=%d: dc_sink didn't change.\n",
3778 				 aconnector->connector_id);
3779 		return;
3780 	}
3781 
3782 	drm_dbg_kms(dev, "DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
3783 		    aconnector->connector_id, aconnector->dc_sink, sink);
3784 
3785 	guard(mutex)(&dev->mode_config.mutex);
3786 
3787 	/*
3788 	 * 1. Update status of the drm connector
3789 	 * 2. Send an event and let userspace tell us what to do
3790 	 */
3791 	if (sink) {
3792 		/*
3793 		 * TODO: check if we still need the S3 mode update workaround.
3794 		 * If yes, put it here.
3795 		 */
3796 		if (aconnector->dc_sink) {
3797 			amdgpu_dm_update_freesync_caps(connector, NULL);
3798 			dc_sink_release(aconnector->dc_sink);
3799 		}
3800 
3801 		aconnector->dc_sink = sink;
3802 		dc_sink_retain(aconnector->dc_sink);
3803 		if (sink->dc_edid.length == 0) {
3804 			aconnector->drm_edid = NULL;
3805 			hdmi_cec_unset_edid(aconnector);
3806 			if (aconnector->dc_link->aux_mode) {
3807 				drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3808 			}
3809 		} else {
3810 			const struct edid *edid = (const struct edid *)sink->dc_edid.raw_edid;
3811 
3812 			aconnector->drm_edid = drm_edid_alloc(edid, sink->dc_edid.length);
3813 			drm_edid_connector_update(connector, aconnector->drm_edid);
3814 
3815 			hdmi_cec_set_edid(aconnector);
3816 			if (aconnector->dc_link->aux_mode)
3817 				drm_dp_cec_attach(&aconnector->dm_dp_aux.aux,
3818 						  connector->display_info.source_physical_address);
3819 		}
3820 
3821 		if (!aconnector->timing_requested) {
3822 			aconnector->timing_requested =
3823 				kzalloc(sizeof(struct dc_crtc_timing), GFP_KERNEL);
3824 			if (!aconnector->timing_requested)
3825 				drm_err(dev,
3826 					"failed to create aconnector->requested_timing\n");
3827 		}
3828 
3829 		amdgpu_dm_update_freesync_caps(connector, aconnector->drm_edid);
3830 		update_connector_ext_caps(aconnector);
3831 	} else {
3832 		hdmi_cec_unset_edid(aconnector);
3833 		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
3834 		amdgpu_dm_update_freesync_caps(connector, NULL);
3835 		aconnector->num_modes = 0;
3836 		dc_sink_release(aconnector->dc_sink);
3837 		aconnector->dc_sink = NULL;
3838 		drm_edid_free(aconnector->drm_edid);
3839 		aconnector->drm_edid = NULL;
3840 		kfree(aconnector->timing_requested);
3841 		aconnector->timing_requested = NULL;
3842 		/* Set CP to DESIRED if it was ENABLED, so we can re-enable it again on hotplug */
3843 		if (connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
3844 			connector->state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
3845 	}
3846 
3847 	update_subconnector_property(aconnector);
3848 }
3849 
3850 static void handle_hpd_irq_helper(struct amdgpu_dm_connector *aconnector)
3851 {
3852 	struct drm_connector *connector = &aconnector->base;
3853 	struct drm_device *dev = connector->dev;
3854 	enum dc_connection_type new_connection_type = dc_connection_none;
3855 	struct amdgpu_device *adev = drm_to_adev(dev);
3856 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
3857 	struct dc *dc = aconnector->dc_link->ctx->dc;
3858 	bool ret = false;
3859 
3860 	if (adev->dm.disable_hpd_irq)
3861 		return;
3862 
3863 	/*
3864 	 * In case of failure or MST no need to update connector status or notify the OS
3865 	 * since (for MST case) MST does this in its own context.
3866 	 */
3867 	guard(mutex)(&aconnector->hpd_lock);
3868 
3869 	if (adev->dm.hdcp_workqueue) {
3870 		hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
3871 		dm_con_state->update_hdcp = true;
3872 	}
3873 	if (aconnector->fake_enable)
3874 		aconnector->fake_enable = false;
3875 
3876 	aconnector->timing_changed = false;
3877 
3878 	if (!dc_link_detect_connection_type(aconnector->dc_link, &new_connection_type))
3879 		drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
3880 
3881 	if (aconnector->base.force && new_connection_type == dc_connection_none) {
3882 		emulated_link_detect(aconnector->dc_link);
3883 
3884 		drm_modeset_lock_all(dev);
3885 		dm_restore_drm_connector_state(dev, connector);
3886 		drm_modeset_unlock_all(dev);
3887 
3888 		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3889 			drm_kms_helper_connector_hotplug_event(connector);
3890 	} else {
3891 		scoped_guard(mutex, &adev->dm.dc_lock) {
3892 			dc_exit_ips_for_hw_access(dc);
3893 			ret = dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
3894 		}
3895 		if (ret) {
3896 			/* w/a delay for certain panels */
3897 			apply_delay_after_dpcd_poweroff(adev, aconnector->dc_sink);
3898 			amdgpu_dm_update_connector_after_detect(aconnector);
3899 
3900 			drm_modeset_lock_all(dev);
3901 			dm_restore_drm_connector_state(dev, connector);
3902 			drm_modeset_unlock_all(dev);
3903 
3904 			if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
3905 				drm_kms_helper_connector_hotplug_event(connector);
3906 		}
3907 	}
3908 }
3909 
3910 static void handle_hpd_irq(void *param)
3911 {
3912 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3913 
3914 	handle_hpd_irq_helper(aconnector);
3915 
3916 }
3917 
3918 static void schedule_hpd_rx_offload_work(struct amdgpu_device *adev, struct hpd_rx_irq_offload_work_queue *offload_wq,
3919 							union hpd_irq_data hpd_irq_data)
3920 {
3921 	struct hpd_rx_irq_offload_work *offload_work =
3922 				kzalloc(sizeof(*offload_work), GFP_KERNEL);
3923 
3924 	if (!offload_work) {
3925 		drm_err(adev_to_drm(adev), "Failed to allocate hpd_rx_irq_offload_work.\n");
3926 		return;
3927 	}
3928 
3929 	INIT_WORK(&offload_work->work, dm_handle_hpd_rx_offload_work);
3930 	offload_work->data = hpd_irq_data;
3931 	offload_work->offload_wq = offload_wq;
3932 	offload_work->adev = adev;
3933 
3934 	queue_work(offload_wq->wq, &offload_work->work);
3935 	DRM_DEBUG_KMS("queue work to handle hpd_rx offload work");
3936 }
3937 
3938 static void handle_hpd_rx_irq(void *param)
3939 {
3940 	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
3941 	struct drm_connector *connector = &aconnector->base;
3942 	struct drm_device *dev = connector->dev;
3943 	struct dc_link *dc_link = aconnector->dc_link;
3944 	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
3945 	bool result = false;
3946 	enum dc_connection_type new_connection_type = dc_connection_none;
3947 	struct amdgpu_device *adev = drm_to_adev(dev);
3948 	union hpd_irq_data hpd_irq_data;
3949 	bool link_loss = false;
3950 	bool has_left_work = false;
3951 	int idx = dc_link->link_index;
3952 	struct hpd_rx_irq_offload_work_queue *offload_wq = &adev->dm.hpd_rx_offload_wq[idx];
3953 	struct dc *dc = aconnector->dc_link->ctx->dc;
3954 
3955 	memset(&hpd_irq_data, 0, sizeof(hpd_irq_data));
3956 
3957 	if (adev->dm.disable_hpd_irq)
3958 		return;
3959 
3960 	/*
3961 	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
3962 	 * conflict, after implement i2c helper, this mutex should be
3963 	 * retired.
3964 	 */
3965 	mutex_lock(&aconnector->hpd_lock);
3966 
3967 	result = dc_link_handle_hpd_rx_irq(dc_link, &hpd_irq_data,
3968 						&link_loss, true, &has_left_work);
3969 
3970 	if (!has_left_work)
3971 		goto out;
3972 
3973 	if (hpd_irq_data.bytes.device_service_irq.bits.AUTOMATED_TEST) {
3974 		schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
3975 		goto out;
3976 	}
3977 
3978 	if (dc_link_dp_allow_hpd_rx_irq(dc_link)) {
3979 		if (hpd_irq_data.bytes.device_service_irq.bits.UP_REQ_MSG_RDY ||
3980 			hpd_irq_data.bytes.device_service_irq.bits.DOWN_REP_MSG_RDY) {
3981 			bool skip = false;
3982 
3983 			/*
3984 			 * DOWN_REP_MSG_RDY is also handled by polling method
3985 			 * mgr->cbs->poll_hpd_irq()
3986 			 */
3987 			spin_lock(&offload_wq->offload_lock);
3988 			skip = offload_wq->is_handling_mst_msg_rdy_event;
3989 
3990 			if (!skip)
3991 				offload_wq->is_handling_mst_msg_rdy_event = true;
3992 
3993 			spin_unlock(&offload_wq->offload_lock);
3994 
3995 			if (!skip)
3996 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
3997 
3998 			goto out;
3999 		}
4000 
4001 		if (link_loss) {
4002 			bool skip = false;
4003 
4004 			spin_lock(&offload_wq->offload_lock);
4005 			skip = offload_wq->is_handling_link_loss;
4006 
4007 			if (!skip)
4008 				offload_wq->is_handling_link_loss = true;
4009 
4010 			spin_unlock(&offload_wq->offload_lock);
4011 
4012 			if (!skip)
4013 				schedule_hpd_rx_offload_work(adev, offload_wq, hpd_irq_data);
4014 
4015 			goto out;
4016 		}
4017 	}
4018 
4019 out:
4020 	if (result && !is_mst_root_connector) {
4021 		/* Downstream Port status changed. */
4022 		if (!dc_link_detect_connection_type(dc_link, &new_connection_type))
4023 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
4024 
4025 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
4026 			emulated_link_detect(dc_link);
4027 
4028 			if (aconnector->fake_enable)
4029 				aconnector->fake_enable = false;
4030 
4031 			amdgpu_dm_update_connector_after_detect(aconnector);
4032 
4033 
4034 			drm_modeset_lock_all(dev);
4035 			dm_restore_drm_connector_state(dev, connector);
4036 			drm_modeset_unlock_all(dev);
4037 
4038 			drm_kms_helper_connector_hotplug_event(connector);
4039 		} else {
4040 			bool ret = false;
4041 
4042 			mutex_lock(&adev->dm.dc_lock);
4043 			dc_exit_ips_for_hw_access(dc);
4044 			ret = dc_link_detect(dc_link, DETECT_REASON_HPDRX);
4045 			mutex_unlock(&adev->dm.dc_lock);
4046 
4047 			if (ret) {
4048 				if (aconnector->fake_enable)
4049 					aconnector->fake_enable = false;
4050 
4051 				amdgpu_dm_update_connector_after_detect(aconnector);
4052 
4053 				drm_modeset_lock_all(dev);
4054 				dm_restore_drm_connector_state(dev, connector);
4055 				drm_modeset_unlock_all(dev);
4056 
4057 				drm_kms_helper_connector_hotplug_event(connector);
4058 			}
4059 		}
4060 	}
4061 	if (hpd_irq_data.bytes.device_service_irq.bits.CP_IRQ) {
4062 		if (adev->dm.hdcp_workqueue)
4063 			hdcp_handle_cpirq(adev->dm.hdcp_workqueue,  aconnector->base.index);
4064 	}
4065 
4066 	if (dc_link->type != dc_connection_mst_branch)
4067 		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
4068 
4069 	mutex_unlock(&aconnector->hpd_lock);
4070 }
4071 
4072 static int register_hpd_handlers(struct amdgpu_device *adev)
4073 {
4074 	struct drm_device *dev = adev_to_drm(adev);
4075 	struct drm_connector *connector;
4076 	struct amdgpu_dm_connector *aconnector;
4077 	const struct dc_link *dc_link;
4078 	struct dc_interrupt_params int_params = {0};
4079 
4080 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4081 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4082 
4083 	if (dc_is_dmub_outbox_supported(adev->dm.dc)) {
4084 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD,
4085 			dmub_hpd_callback, true)) {
4086 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4087 			return -EINVAL;
4088 		}
4089 
4090 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_IRQ,
4091 			dmub_hpd_callback, true)) {
4092 			drm_err(adev_to_drm(adev), "fail to register dmub hpd callback");
4093 			return -EINVAL;
4094 		}
4095 
4096 		if (!register_dmub_notify_callback(adev, DMUB_NOTIFICATION_HPD_SENSE_NOTIFY,
4097 			dmub_hpd_sense_callback, true)) {
4098 			drm_err(adev_to_drm(adev), "fail to register dmub hpd sense callback");
4099 			return -EINVAL;
4100 		}
4101 	}
4102 
4103 	list_for_each_entry(connector,
4104 			&dev->mode_config.connector_list, head)	{
4105 
4106 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
4107 			continue;
4108 
4109 		aconnector = to_amdgpu_dm_connector(connector);
4110 		dc_link = aconnector->dc_link;
4111 
4112 		if (dc_link->irq_source_hpd != DC_IRQ_SOURCE_INVALID) {
4113 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4114 			int_params.irq_source = dc_link->irq_source_hpd;
4115 
4116 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4117 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1 ||
4118 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6) {
4119 				drm_err(adev_to_drm(adev), "Failed to register hpd irq!\n");
4120 				return -EINVAL;
4121 			}
4122 
4123 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4124 				handle_hpd_irq, (void *) aconnector))
4125 				return -ENOMEM;
4126 		}
4127 
4128 		if (dc_link->irq_source_hpd_rx != DC_IRQ_SOURCE_INVALID) {
4129 
4130 			/* Also register for DP short pulse (hpd_rx). */
4131 			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4132 			int_params.irq_source =	dc_link->irq_source_hpd_rx;
4133 
4134 			if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4135 				int_params.irq_source  < DC_IRQ_SOURCE_HPD1RX ||
4136 				int_params.irq_source  > DC_IRQ_SOURCE_HPD6RX) {
4137 				drm_err(adev_to_drm(adev), "Failed to register hpd rx irq!\n");
4138 				return -EINVAL;
4139 			}
4140 
4141 			if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4142 				handle_hpd_rx_irq, (void *) aconnector))
4143 				return -ENOMEM;
4144 		}
4145 	}
4146 	return 0;
4147 }
4148 
4149 #if defined(CONFIG_DRM_AMD_DC_SI)
4150 /* Register IRQ sources and initialize IRQ callbacks */
4151 static int dce60_register_irq_handlers(struct amdgpu_device *adev)
4152 {
4153 	struct dc *dc = adev->dm.dc;
4154 	struct common_irq_params *c_irq_params;
4155 	struct dc_interrupt_params int_params = {0};
4156 	int r;
4157 	int i;
4158 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4159 
4160 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4161 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4162 
4163 	/*
4164 	 * Actions of amdgpu_irq_add_id():
4165 	 * 1. Register a set() function with base driver.
4166 	 *    Base driver will call set() function to enable/disable an
4167 	 *    interrupt in DC hardware.
4168 	 * 2. Register amdgpu_dm_irq_handler().
4169 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4170 	 *    coming from DC hardware.
4171 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4172 	 *    for acknowledging and handling.
4173 	 */
4174 
4175 	/* Use VBLANK interrupt */
4176 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
4177 		r = amdgpu_irq_add_id(adev, client_id, i + 1, &adev->crtc_irq);
4178 		if (r) {
4179 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4180 			return r;
4181 		}
4182 
4183 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4184 		int_params.irq_source =
4185 			dc_interrupt_to_irq_source(dc, i + 1, 0);
4186 
4187 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4188 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4189 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4190 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4191 			return -EINVAL;
4192 		}
4193 
4194 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4195 
4196 		c_irq_params->adev = adev;
4197 		c_irq_params->irq_src = int_params.irq_source;
4198 
4199 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4200 			dm_crtc_high_irq, c_irq_params))
4201 			return -ENOMEM;
4202 	}
4203 
4204 	/* Use GRPH_PFLIP interrupt */
4205 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4206 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4207 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4208 		if (r) {
4209 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4210 			return r;
4211 		}
4212 
4213 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4214 		int_params.irq_source =
4215 			dc_interrupt_to_irq_source(dc, i, 0);
4216 
4217 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4218 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4219 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4220 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4221 			return -EINVAL;
4222 		}
4223 
4224 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4225 
4226 		c_irq_params->adev = adev;
4227 		c_irq_params->irq_src = int_params.irq_source;
4228 
4229 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4230 			dm_pflip_high_irq, c_irq_params))
4231 			return -ENOMEM;
4232 	}
4233 
4234 	/* HPD */
4235 	r = amdgpu_irq_add_id(adev, client_id,
4236 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4237 	if (r) {
4238 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4239 		return r;
4240 	}
4241 
4242 	r = register_hpd_handlers(adev);
4243 
4244 	return r;
4245 }
4246 #endif
4247 
4248 /* Register IRQ sources and initialize IRQ callbacks */
4249 static int dce110_register_irq_handlers(struct amdgpu_device *adev)
4250 {
4251 	struct dc *dc = adev->dm.dc;
4252 	struct common_irq_params *c_irq_params;
4253 	struct dc_interrupt_params int_params = {0};
4254 	int r;
4255 	int i;
4256 	unsigned int client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
4257 
4258 	if (adev->family >= AMDGPU_FAMILY_AI)
4259 		client_id = SOC15_IH_CLIENTID_DCE;
4260 
4261 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4262 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4263 
4264 	/*
4265 	 * Actions of amdgpu_irq_add_id():
4266 	 * 1. Register a set() function with base driver.
4267 	 *    Base driver will call set() function to enable/disable an
4268 	 *    interrupt in DC hardware.
4269 	 * 2. Register amdgpu_dm_irq_handler().
4270 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4271 	 *    coming from DC hardware.
4272 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4273 	 *    for acknowledging and handling.
4274 	 */
4275 
4276 	/* Use VBLANK interrupt */
4277 	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
4278 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
4279 		if (r) {
4280 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4281 			return r;
4282 		}
4283 
4284 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4285 		int_params.irq_source =
4286 			dc_interrupt_to_irq_source(dc, i, 0);
4287 
4288 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4289 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4290 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4291 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4292 			return -EINVAL;
4293 		}
4294 
4295 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4296 
4297 		c_irq_params->adev = adev;
4298 		c_irq_params->irq_src = int_params.irq_source;
4299 
4300 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4301 			dm_crtc_high_irq, c_irq_params))
4302 			return -ENOMEM;
4303 	}
4304 
4305 	/* Use VUPDATE interrupt */
4306 	for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT; i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
4307 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->vupdate_irq);
4308 		if (r) {
4309 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4310 			return r;
4311 		}
4312 
4313 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4314 		int_params.irq_source =
4315 			dc_interrupt_to_irq_source(dc, i, 0);
4316 
4317 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4318 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4319 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4320 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4321 			return -EINVAL;
4322 		}
4323 
4324 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4325 
4326 		c_irq_params->adev = adev;
4327 		c_irq_params->irq_src = int_params.irq_source;
4328 
4329 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4330 			dm_vupdate_high_irq, c_irq_params))
4331 			return -ENOMEM;
4332 	}
4333 
4334 	/* Use GRPH_PFLIP interrupt */
4335 	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
4336 			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
4337 		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
4338 		if (r) {
4339 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4340 			return r;
4341 		}
4342 
4343 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4344 		int_params.irq_source =
4345 			dc_interrupt_to_irq_source(dc, i, 0);
4346 
4347 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4348 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4349 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4350 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4351 			return -EINVAL;
4352 		}
4353 
4354 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4355 
4356 		c_irq_params->adev = adev;
4357 		c_irq_params->irq_src = int_params.irq_source;
4358 
4359 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4360 			dm_pflip_high_irq, c_irq_params))
4361 			return -ENOMEM;
4362 	}
4363 
4364 	/* HPD */
4365 	r = amdgpu_irq_add_id(adev, client_id,
4366 			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
4367 	if (r) {
4368 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4369 		return r;
4370 	}
4371 
4372 	r = register_hpd_handlers(adev);
4373 
4374 	return r;
4375 }
4376 
4377 /* Register IRQ sources and initialize IRQ callbacks */
4378 static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
4379 {
4380 	struct dc *dc = adev->dm.dc;
4381 	struct common_irq_params *c_irq_params;
4382 	struct dc_interrupt_params int_params = {0};
4383 	int r;
4384 	int i;
4385 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4386 	static const unsigned int vrtl_int_srcid[] = {
4387 		DCN_1_0__SRCID__OTG1_VERTICAL_INTERRUPT0_CONTROL,
4388 		DCN_1_0__SRCID__OTG2_VERTICAL_INTERRUPT0_CONTROL,
4389 		DCN_1_0__SRCID__OTG3_VERTICAL_INTERRUPT0_CONTROL,
4390 		DCN_1_0__SRCID__OTG4_VERTICAL_INTERRUPT0_CONTROL,
4391 		DCN_1_0__SRCID__OTG5_VERTICAL_INTERRUPT0_CONTROL,
4392 		DCN_1_0__SRCID__OTG6_VERTICAL_INTERRUPT0_CONTROL
4393 	};
4394 #endif
4395 
4396 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4397 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4398 
4399 	/*
4400 	 * Actions of amdgpu_irq_add_id():
4401 	 * 1. Register a set() function with base driver.
4402 	 *    Base driver will call set() function to enable/disable an
4403 	 *    interrupt in DC hardware.
4404 	 * 2. Register amdgpu_dm_irq_handler().
4405 	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
4406 	 *    coming from DC hardware.
4407 	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
4408 	 *    for acknowledging and handling.
4409 	 */
4410 
4411 	/* Use VSTARTUP interrupt */
4412 	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
4413 			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
4414 			i++) {
4415 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
4416 
4417 		if (r) {
4418 			drm_err(adev_to_drm(adev), "Failed to add crtc irq id!\n");
4419 			return r;
4420 		}
4421 
4422 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4423 		int_params.irq_source =
4424 			dc_interrupt_to_irq_source(dc, i, 0);
4425 
4426 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4427 			int_params.irq_source  < DC_IRQ_SOURCE_VBLANK1 ||
4428 			int_params.irq_source  > DC_IRQ_SOURCE_VBLANK6) {
4429 			drm_err(adev_to_drm(adev), "Failed to register vblank irq!\n");
4430 			return -EINVAL;
4431 		}
4432 
4433 		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
4434 
4435 		c_irq_params->adev = adev;
4436 		c_irq_params->irq_src = int_params.irq_source;
4437 
4438 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4439 			dm_crtc_high_irq, c_irq_params))
4440 			return -ENOMEM;
4441 	}
4442 
4443 	/* Use otg vertical line interrupt */
4444 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
4445 	for (i = 0; i <= adev->mode_info.num_crtc - 1; i++) {
4446 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE,
4447 				vrtl_int_srcid[i], &adev->vline0_irq);
4448 
4449 		if (r) {
4450 			drm_err(adev_to_drm(adev), "Failed to add vline0 irq id!\n");
4451 			return r;
4452 		}
4453 
4454 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4455 		int_params.irq_source =
4456 			dc_interrupt_to_irq_source(dc, vrtl_int_srcid[i], 0);
4457 
4458 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4459 			int_params.irq_source < DC_IRQ_SOURCE_DC1_VLINE0 ||
4460 			int_params.irq_source > DC_IRQ_SOURCE_DC6_VLINE0) {
4461 			drm_err(adev_to_drm(adev), "Failed to register vline0 irq!\n");
4462 			return -EINVAL;
4463 		}
4464 
4465 		c_irq_params = &adev->dm.vline0_params[int_params.irq_source
4466 					- DC_IRQ_SOURCE_DC1_VLINE0];
4467 
4468 		c_irq_params->adev = adev;
4469 		c_irq_params->irq_src = int_params.irq_source;
4470 
4471 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4472 			dm_dcn_vertical_interrupt0_high_irq,
4473 			c_irq_params))
4474 			return -ENOMEM;
4475 	}
4476 #endif
4477 
4478 	/* Use VUPDATE_NO_LOCK interrupt on DCN, which seems to correspond to
4479 	 * the regular VUPDATE interrupt on DCE. We want DC_IRQ_SOURCE_VUPDATEx
4480 	 * to trigger at end of each vblank, regardless of state of the lock,
4481 	 * matching DCE behaviour.
4482 	 */
4483 	for (i = DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT;
4484 	     i <= DCN_1_0__SRCID__OTG0_IHC_V_UPDATE_NO_LOCK_INTERRUPT + adev->mode_info.num_crtc - 1;
4485 	     i++) {
4486 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->vupdate_irq);
4487 
4488 		if (r) {
4489 			drm_err(adev_to_drm(adev), "Failed to add vupdate irq id!\n");
4490 			return r;
4491 		}
4492 
4493 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4494 		int_params.irq_source =
4495 			dc_interrupt_to_irq_source(dc, i, 0);
4496 
4497 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4498 			int_params.irq_source  < DC_IRQ_SOURCE_VUPDATE1 ||
4499 			int_params.irq_source  > DC_IRQ_SOURCE_VUPDATE6) {
4500 			drm_err(adev_to_drm(adev), "Failed to register vupdate irq!\n");
4501 			return -EINVAL;
4502 		}
4503 
4504 		c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
4505 
4506 		c_irq_params->adev = adev;
4507 		c_irq_params->irq_src = int_params.irq_source;
4508 
4509 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4510 			dm_vupdate_high_irq, c_irq_params))
4511 			return -ENOMEM;
4512 	}
4513 
4514 	/* Use GRPH_PFLIP interrupt */
4515 	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
4516 			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + dc->caps.max_otg_num - 1;
4517 			i++) {
4518 		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
4519 		if (r) {
4520 			drm_err(adev_to_drm(adev), "Failed to add page flip irq id!\n");
4521 			return r;
4522 		}
4523 
4524 		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
4525 		int_params.irq_source =
4526 			dc_interrupt_to_irq_source(dc, i, 0);
4527 
4528 		if (int_params.irq_source == DC_IRQ_SOURCE_INVALID ||
4529 			int_params.irq_source  < DC_IRQ_SOURCE_PFLIP_FIRST ||
4530 			int_params.irq_source  > DC_IRQ_SOURCE_PFLIP_LAST) {
4531 			drm_err(adev_to_drm(adev), "Failed to register pflip irq!\n");
4532 			return -EINVAL;
4533 		}
4534 
4535 		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
4536 
4537 		c_irq_params->adev = adev;
4538 		c_irq_params->irq_src = int_params.irq_source;
4539 
4540 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4541 			dm_pflip_high_irq, c_irq_params))
4542 			return -ENOMEM;
4543 	}
4544 
4545 	/* HPD */
4546 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
4547 			&adev->hpd_irq);
4548 	if (r) {
4549 		drm_err(adev_to_drm(adev), "Failed to add hpd irq id!\n");
4550 		return r;
4551 	}
4552 
4553 	r = register_hpd_handlers(adev);
4554 
4555 	return r;
4556 }
4557 /* Register Outbox IRQ sources and initialize IRQ callbacks */
4558 static int register_outbox_irq_handlers(struct amdgpu_device *adev)
4559 {
4560 	struct dc *dc = adev->dm.dc;
4561 	struct common_irq_params *c_irq_params;
4562 	struct dc_interrupt_params int_params = {0};
4563 	int r, i;
4564 
4565 	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
4566 	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
4567 
4568 	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT,
4569 			&adev->dmub_outbox_irq);
4570 	if (r) {
4571 		drm_err(adev_to_drm(adev), "Failed to add outbox irq id!\n");
4572 		return r;
4573 	}
4574 
4575 	if (dc->ctx->dmub_srv) {
4576 		i = DCN_1_0__SRCID__DMCUB_OUTBOX_LOW_PRIORITY_READY_INT;
4577 		int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
4578 		int_params.irq_source =
4579 		dc_interrupt_to_irq_source(dc, i, 0);
4580 
4581 		c_irq_params = &adev->dm.dmub_outbox_params[0];
4582 
4583 		c_irq_params->adev = adev;
4584 		c_irq_params->irq_src = int_params.irq_source;
4585 
4586 		if (!amdgpu_dm_irq_register_interrupt(adev, &int_params,
4587 			dm_dmub_outbox1_low_irq, c_irq_params))
4588 			return -ENOMEM;
4589 	}
4590 
4591 	return 0;
4592 }
4593 
4594 /*
4595  * Acquires the lock for the atomic state object and returns
4596  * the new atomic state.
4597  *
4598  * This should only be called during atomic check.
4599  */
4600 int dm_atomic_get_state(struct drm_atomic_state *state,
4601 			struct dm_atomic_state **dm_state)
4602 {
4603 	struct drm_device *dev = state->dev;
4604 	struct amdgpu_device *adev = drm_to_adev(dev);
4605 	struct amdgpu_display_manager *dm = &adev->dm;
4606 	struct drm_private_state *priv_state;
4607 
4608 	if (*dm_state)
4609 		return 0;
4610 
4611 	priv_state = drm_atomic_get_private_obj_state(state, &dm->atomic_obj);
4612 	if (IS_ERR(priv_state))
4613 		return PTR_ERR(priv_state);
4614 
4615 	*dm_state = to_dm_atomic_state(priv_state);
4616 
4617 	return 0;
4618 }
4619 
4620 static struct dm_atomic_state *
4621 dm_atomic_get_new_state(struct drm_atomic_state *state)
4622 {
4623 	struct drm_device *dev = state->dev;
4624 	struct amdgpu_device *adev = drm_to_adev(dev);
4625 	struct amdgpu_display_manager *dm = &adev->dm;
4626 	struct drm_private_obj *obj;
4627 	struct drm_private_state *new_obj_state;
4628 	int i;
4629 
4630 	for_each_new_private_obj_in_state(state, obj, new_obj_state, i) {
4631 		if (obj->funcs == dm->atomic_obj.funcs)
4632 			return to_dm_atomic_state(new_obj_state);
4633 	}
4634 
4635 	return NULL;
4636 }
4637 
4638 static struct drm_private_state *
4639 dm_atomic_duplicate_state(struct drm_private_obj *obj)
4640 {
4641 	struct dm_atomic_state *old_state, *new_state;
4642 
4643 	new_state = kzalloc(sizeof(*new_state), GFP_KERNEL);
4644 	if (!new_state)
4645 		return NULL;
4646 
4647 	__drm_atomic_helper_private_obj_duplicate_state(obj, &new_state->base);
4648 
4649 	old_state = to_dm_atomic_state(obj->state);
4650 
4651 	if (old_state && old_state->context)
4652 		new_state->context = dc_state_create_copy(old_state->context);
4653 
4654 	if (!new_state->context) {
4655 		kfree(new_state);
4656 		return NULL;
4657 	}
4658 
4659 	return &new_state->base;
4660 }
4661 
4662 static void dm_atomic_destroy_state(struct drm_private_obj *obj,
4663 				    struct drm_private_state *state)
4664 {
4665 	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4666 
4667 	if (dm_state && dm_state->context)
4668 		dc_state_release(dm_state->context);
4669 
4670 	kfree(dm_state);
4671 }
4672 
4673 static struct drm_private_state_funcs dm_atomic_state_funcs = {
4674 	.atomic_duplicate_state = dm_atomic_duplicate_state,
4675 	.atomic_destroy_state = dm_atomic_destroy_state,
4676 };
4677 
4678 static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
4679 {
4680 	struct dm_atomic_state *state;
4681 	int r;
4682 
4683 	adev->mode_info.mode_config_initialized = true;
4684 
4685 	adev_to_drm(adev)->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
4686 	adev_to_drm(adev)->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
4687 
4688 	adev_to_drm(adev)->mode_config.max_width = 16384;
4689 	adev_to_drm(adev)->mode_config.max_height = 16384;
4690 
4691 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
4692 	if (adev->asic_type == CHIP_HAWAII)
4693 		/* disable prefer shadow for now due to hibernation issues */
4694 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
4695 	else
4696 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
4697 	/* indicates support for immediate flip */
4698 	adev_to_drm(adev)->mode_config.async_page_flip = true;
4699 
4700 	state = kzalloc(sizeof(*state), GFP_KERNEL);
4701 	if (!state)
4702 		return -ENOMEM;
4703 
4704 	state->context = dc_state_create_current_copy(adev->dm.dc);
4705 	if (!state->context) {
4706 		kfree(state);
4707 		return -ENOMEM;
4708 	}
4709 
4710 	drm_atomic_private_obj_init(adev_to_drm(adev),
4711 				    &adev->dm.atomic_obj,
4712 				    &state->base,
4713 				    &dm_atomic_state_funcs);
4714 
4715 	r = amdgpu_display_modeset_create_props(adev);
4716 	if (r) {
4717 		dc_state_release(state->context);
4718 		kfree(state);
4719 		return r;
4720 	}
4721 
4722 #ifdef AMD_PRIVATE_COLOR
4723 	if (amdgpu_dm_create_color_properties(adev)) {
4724 		dc_state_release(state->context);
4725 		kfree(state);
4726 		return -ENOMEM;
4727 	}
4728 #endif
4729 
4730 	r = amdgpu_dm_audio_init(adev);
4731 	if (r) {
4732 		dc_state_release(state->context);
4733 		kfree(state);
4734 		return r;
4735 	}
4736 
4737 	return 0;
4738 }
4739 
4740 #define AMDGPU_DM_DEFAULT_MIN_BACKLIGHT 12
4741 #define AMDGPU_DM_DEFAULT_MAX_BACKLIGHT 255
4742 #define AMDGPU_DM_MIN_SPREAD ((AMDGPU_DM_DEFAULT_MAX_BACKLIGHT - AMDGPU_DM_DEFAULT_MIN_BACKLIGHT) / 2)
4743 #define AUX_BL_DEFAULT_TRANSITION_TIME_MS 50
4744 
4745 static void amdgpu_dm_update_backlight_caps(struct amdgpu_display_manager *dm,
4746 					    int bl_idx)
4747 {
4748 	struct amdgpu_dm_backlight_caps *caps = &dm->backlight_caps[bl_idx];
4749 
4750 	if (caps->caps_valid)
4751 		return;
4752 
4753 #if defined(CONFIG_ACPI)
4754 	amdgpu_acpi_get_backlight_caps(caps);
4755 
4756 	/* validate the firmware value is sane */
4757 	if (caps->caps_valid) {
4758 		int spread = caps->max_input_signal - caps->min_input_signal;
4759 
4760 		if (caps->max_input_signal > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4761 		    caps->min_input_signal < 0 ||
4762 		    spread > AMDGPU_DM_DEFAULT_MAX_BACKLIGHT ||
4763 		    spread < AMDGPU_DM_MIN_SPREAD) {
4764 			DRM_DEBUG_KMS("DM: Invalid backlight caps: min=%d, max=%d\n",
4765 				      caps->min_input_signal, caps->max_input_signal);
4766 			caps->caps_valid = false;
4767 		}
4768 	}
4769 
4770 	if (!caps->caps_valid) {
4771 		caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4772 		caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4773 		caps->caps_valid = true;
4774 	}
4775 #else
4776 	if (caps->aux_support)
4777 		return;
4778 
4779 	caps->min_input_signal = AMDGPU_DM_DEFAULT_MIN_BACKLIGHT;
4780 	caps->max_input_signal = AMDGPU_DM_DEFAULT_MAX_BACKLIGHT;
4781 	caps->caps_valid = true;
4782 #endif
4783 }
4784 
4785 static int get_brightness_range(const struct amdgpu_dm_backlight_caps *caps,
4786 				unsigned int *min, unsigned int *max)
4787 {
4788 	if (!caps)
4789 		return 0;
4790 
4791 	if (caps->aux_support) {
4792 		// Firmware limits are in nits, DC API wants millinits.
4793 		*max = 1000 * caps->aux_max_input_signal;
4794 		*min = 1000 * caps->aux_min_input_signal;
4795 	} else {
4796 		// Firmware limits are 8-bit, PWM control is 16-bit.
4797 		*max = 0x101 * caps->max_input_signal;
4798 		*min = 0x101 * caps->min_input_signal;
4799 	}
4800 	return 1;
4801 }
4802 
4803 /* Rescale from [min..max] to [0..AMDGPU_MAX_BL_LEVEL] */
4804 static inline u32 scale_input_to_fw(int min, int max, u64 input)
4805 {
4806 	return DIV_ROUND_CLOSEST_ULL(input * AMDGPU_MAX_BL_LEVEL, max - min);
4807 }
4808 
4809 /* Rescale from [0..AMDGPU_MAX_BL_LEVEL] to [min..max] */
4810 static inline u32 scale_fw_to_input(int min, int max, u64 input)
4811 {
4812 	return min + DIV_ROUND_CLOSEST_ULL(input * (max - min), AMDGPU_MAX_BL_LEVEL);
4813 }
4814 
4815 static void convert_custom_brightness(const struct amdgpu_dm_backlight_caps *caps,
4816 				      unsigned int min, unsigned int max,
4817 				      uint32_t *user_brightness)
4818 {
4819 	u32 brightness = scale_input_to_fw(min, max, *user_brightness);
4820 	u8 prev_signal = 0, prev_lum = 0;
4821 	int i = 0;
4822 
4823 	if (amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE)
4824 		return;
4825 
4826 	if (!caps->data_points)
4827 		return;
4828 
4829 	/* choose start to run less interpolation steps */
4830 	if (caps->luminance_data[caps->data_points/2].input_signal > brightness)
4831 		i = caps->data_points/2;
4832 	do {
4833 		u8 signal = caps->luminance_data[i].input_signal;
4834 		u8 lum = caps->luminance_data[i].luminance;
4835 
4836 		/*
4837 		 * brightness == signal: luminance is percent numerator
4838 		 * brightness < signal: interpolate between previous and current luminance numerator
4839 		 * brightness > signal: find next data point
4840 		 */
4841 		if (brightness > signal) {
4842 			prev_signal = signal;
4843 			prev_lum = lum;
4844 			i++;
4845 			continue;
4846 		}
4847 		if (brightness < signal)
4848 			lum = prev_lum + DIV_ROUND_CLOSEST((lum - prev_lum) *
4849 							   (brightness - prev_signal),
4850 							   signal - prev_signal);
4851 		*user_brightness = scale_fw_to_input(min, max,
4852 						     DIV_ROUND_CLOSEST(lum * brightness, 101));
4853 		return;
4854 	} while (i < caps->data_points);
4855 }
4856 
4857 static u32 convert_brightness_from_user(const struct amdgpu_dm_backlight_caps *caps,
4858 					uint32_t brightness)
4859 {
4860 	unsigned int min, max;
4861 
4862 	if (!get_brightness_range(caps, &min, &max))
4863 		return brightness;
4864 
4865 	convert_custom_brightness(caps, min, max, &brightness);
4866 
4867 	// Rescale 0..max to min..max
4868 	return min + DIV_ROUND_CLOSEST_ULL((u64)(max - min) * brightness, max);
4869 }
4870 
4871 static u32 convert_brightness_to_user(const struct amdgpu_dm_backlight_caps *caps,
4872 				      uint32_t brightness)
4873 {
4874 	unsigned int min, max;
4875 
4876 	if (!get_brightness_range(caps, &min, &max))
4877 		return brightness;
4878 
4879 	if (brightness < min)
4880 		return 0;
4881 	// Rescale min..max to 0..max
4882 	return DIV_ROUND_CLOSEST_ULL((u64)max * (brightness - min),
4883 				 max - min);
4884 }
4885 
4886 static void amdgpu_dm_backlight_set_level(struct amdgpu_display_manager *dm,
4887 					 int bl_idx,
4888 					 u32 user_brightness)
4889 {
4890 	struct amdgpu_dm_backlight_caps *caps;
4891 	struct dc_link *link;
4892 	u32 brightness;
4893 	bool rc, reallow_idle = false;
4894 
4895 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4896 	caps = &dm->backlight_caps[bl_idx];
4897 
4898 	dm->brightness[bl_idx] = user_brightness;
4899 	/* update scratch register */
4900 	if (bl_idx == 0)
4901 		amdgpu_atombios_scratch_regs_set_backlight_level(dm->adev, dm->brightness[bl_idx]);
4902 	brightness = convert_brightness_from_user(caps, dm->brightness[bl_idx]);
4903 	link = (struct dc_link *)dm->backlight_link[bl_idx];
4904 
4905 	/* Change brightness based on AUX property */
4906 	mutex_lock(&dm->dc_lock);
4907 	if (dm->dc->caps.ips_support && dm->dc->ctx->dmub_srv->idle_allowed) {
4908 		dc_allow_idle_optimizations(dm->dc, false);
4909 		reallow_idle = true;
4910 	}
4911 
4912 	if (trace_amdgpu_dm_brightness_enabled()) {
4913 		trace_amdgpu_dm_brightness(__builtin_return_address(0),
4914 					   user_brightness,
4915 					   brightness,
4916 					   caps->aux_support,
4917 					   power_supply_is_system_supplied() > 0);
4918 	}
4919 
4920 	if (caps->aux_support) {
4921 		rc = dc_link_set_backlight_level_nits(link, true, brightness,
4922 						      AUX_BL_DEFAULT_TRANSITION_TIME_MS);
4923 		if (!rc)
4924 			DRM_DEBUG("DM: Failed to update backlight via AUX on eDP[%d]\n", bl_idx);
4925 	} else {
4926 		struct set_backlight_level_params backlight_level_params = { 0 };
4927 
4928 		backlight_level_params.backlight_pwm_u16_16 = brightness;
4929 		backlight_level_params.transition_time_in_ms = 0;
4930 
4931 		rc = dc_link_set_backlight_level(link, &backlight_level_params);
4932 		if (!rc)
4933 			DRM_DEBUG("DM: Failed to update backlight on eDP[%d]\n", bl_idx);
4934 	}
4935 
4936 	if (dm->dc->caps.ips_support && reallow_idle)
4937 		dc_allow_idle_optimizations(dm->dc, true);
4938 
4939 	mutex_unlock(&dm->dc_lock);
4940 
4941 	if (rc)
4942 		dm->actual_brightness[bl_idx] = user_brightness;
4943 }
4944 
4945 static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
4946 {
4947 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4948 	int i;
4949 
4950 	for (i = 0; i < dm->num_of_edps; i++) {
4951 		if (bd == dm->backlight_dev[i])
4952 			break;
4953 	}
4954 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4955 		i = 0;
4956 	amdgpu_dm_backlight_set_level(dm, i, bd->props.brightness);
4957 
4958 	return 0;
4959 }
4960 
4961 static u32 amdgpu_dm_backlight_get_level(struct amdgpu_display_manager *dm,
4962 					 int bl_idx)
4963 {
4964 	int ret;
4965 	struct amdgpu_dm_backlight_caps caps;
4966 	struct dc_link *link = (struct dc_link *)dm->backlight_link[bl_idx];
4967 
4968 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
4969 	caps = dm->backlight_caps[bl_idx];
4970 
4971 	if (caps.aux_support) {
4972 		u32 avg, peak;
4973 
4974 		if (!dc_link_get_backlight_level_nits(link, &avg, &peak))
4975 			return dm->brightness[bl_idx];
4976 		return convert_brightness_to_user(&caps, avg);
4977 	}
4978 
4979 	ret = dc_link_get_backlight_level(link);
4980 
4981 	if (ret == DC_ERROR_UNEXPECTED)
4982 		return dm->brightness[bl_idx];
4983 
4984 	return convert_brightness_to_user(&caps, ret);
4985 }
4986 
4987 static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
4988 {
4989 	struct amdgpu_display_manager *dm = bl_get_data(bd);
4990 	int i;
4991 
4992 	for (i = 0; i < dm->num_of_edps; i++) {
4993 		if (bd == dm->backlight_dev[i])
4994 			break;
4995 	}
4996 	if (i >= AMDGPU_DM_MAX_NUM_EDP)
4997 		i = 0;
4998 	return amdgpu_dm_backlight_get_level(dm, i);
4999 }
5000 
5001 static const struct backlight_ops amdgpu_dm_backlight_ops = {
5002 	.options = BL_CORE_SUSPENDRESUME,
5003 	.get_brightness = amdgpu_dm_backlight_get_brightness,
5004 	.update_status	= amdgpu_dm_backlight_update_status,
5005 };
5006 
5007 static void
5008 amdgpu_dm_register_backlight_device(struct amdgpu_dm_connector *aconnector)
5009 {
5010 	struct drm_device *drm = aconnector->base.dev;
5011 	struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
5012 	struct backlight_properties props = { 0 };
5013 	struct amdgpu_dm_backlight_caps *caps;
5014 	char bl_name[16];
5015 	int min, max;
5016 
5017 	if (aconnector->bl_idx == -1)
5018 		return;
5019 
5020 	if (!acpi_video_backlight_use_native()) {
5021 		drm_info(drm, "Skipping amdgpu DM backlight registration\n");
5022 		/* Try registering an ACPI video backlight device instead. */
5023 		acpi_video_register_backlight();
5024 		return;
5025 	}
5026 
5027 	caps = &dm->backlight_caps[aconnector->bl_idx];
5028 	if (get_brightness_range(caps, &min, &max)) {
5029 		if (power_supply_is_system_supplied() > 0)
5030 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->ac_level, 100);
5031 		else
5032 			props.brightness = DIV_ROUND_CLOSEST((max - min) * caps->dc_level, 100);
5033 		/* min is zero, so max needs to be adjusted */
5034 		props.max_brightness = max - min;
5035 		drm_dbg(drm, "Backlight caps: min: %d, max: %d, ac %d, dc %d\n", min, max,
5036 			caps->ac_level, caps->dc_level);
5037 	} else
5038 		props.brightness = props.max_brightness = MAX_BACKLIGHT_LEVEL;
5039 
5040 	if (caps->data_points && !(amdgpu_dc_debug_mask & DC_DISABLE_CUSTOM_BRIGHTNESS_CURVE))
5041 		drm_info(drm, "Using custom brightness curve\n");
5042 	props.type = BACKLIGHT_RAW;
5043 
5044 	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
5045 		 drm->primary->index + aconnector->bl_idx);
5046 
5047 	dm->backlight_dev[aconnector->bl_idx] =
5048 		backlight_device_register(bl_name, aconnector->base.kdev, dm,
5049 					  &amdgpu_dm_backlight_ops, &props);
5050 	dm->brightness[aconnector->bl_idx] = props.brightness;
5051 
5052 	if (IS_ERR(dm->backlight_dev[aconnector->bl_idx])) {
5053 		drm_err(drm, "DM: Backlight registration failed!\n");
5054 		dm->backlight_dev[aconnector->bl_idx] = NULL;
5055 	} else
5056 		drm_dbg_driver(drm, "DM: Registered Backlight device: %s\n", bl_name);
5057 }
5058 
5059 static int initialize_plane(struct amdgpu_display_manager *dm,
5060 			    struct amdgpu_mode_info *mode_info, int plane_id,
5061 			    enum drm_plane_type plane_type,
5062 			    const struct dc_plane_cap *plane_cap)
5063 {
5064 	struct drm_plane *plane;
5065 	unsigned long possible_crtcs;
5066 	int ret = 0;
5067 
5068 	plane = kzalloc(sizeof(struct drm_plane), GFP_KERNEL);
5069 	if (!plane) {
5070 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to allocate plane\n");
5071 		return -ENOMEM;
5072 	}
5073 	plane->type = plane_type;
5074 
5075 	/*
5076 	 * HACK: IGT tests expect that the primary plane for a CRTC
5077 	 * can only have one possible CRTC. Only expose support for
5078 	 * any CRTC if they're not going to be used as a primary plane
5079 	 * for a CRTC - like overlay or underlay planes.
5080 	 */
5081 	possible_crtcs = 1 << plane_id;
5082 	if (plane_id >= dm->dc->caps.max_streams)
5083 		possible_crtcs = 0xff;
5084 
5085 	ret = amdgpu_dm_plane_init(dm, plane, possible_crtcs, plane_cap);
5086 
5087 	if (ret) {
5088 		drm_err(adev_to_drm(dm->adev), "KMS: Failed to initialize plane\n");
5089 		kfree(plane);
5090 		return ret;
5091 	}
5092 
5093 	if (mode_info)
5094 		mode_info->planes[plane_id] = plane;
5095 
5096 	return ret;
5097 }
5098 
5099 
5100 static void setup_backlight_device(struct amdgpu_display_manager *dm,
5101 				   struct amdgpu_dm_connector *aconnector)
5102 {
5103 	struct dc_link *link = aconnector->dc_link;
5104 	int bl_idx = dm->num_of_edps;
5105 
5106 	if (!(link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) ||
5107 	    link->type == dc_connection_none)
5108 		return;
5109 
5110 	if (dm->num_of_edps >= AMDGPU_DM_MAX_NUM_EDP) {
5111 		drm_warn(adev_to_drm(dm->adev), "Too much eDP connections, skipping backlight setup for additional eDPs\n");
5112 		return;
5113 	}
5114 
5115 	aconnector->bl_idx = bl_idx;
5116 
5117 	amdgpu_dm_update_backlight_caps(dm, bl_idx);
5118 	dm->backlight_link[bl_idx] = link;
5119 	dm->num_of_edps++;
5120 
5121 	update_connector_ext_caps(aconnector);
5122 }
5123 
5124 static void amdgpu_set_panel_orientation(struct drm_connector *connector);
5125 
5126 /*
5127  * In this architecture, the association
5128  * connector -> encoder -> crtc
5129  * id not really requried. The crtc and connector will hold the
5130  * display_index as an abstraction to use with DAL component
5131  *
5132  * Returns 0 on success
5133  */
5134 static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
5135 {
5136 	struct amdgpu_display_manager *dm = &adev->dm;
5137 	s32 i;
5138 	struct amdgpu_dm_connector *aconnector = NULL;
5139 	struct amdgpu_encoder *aencoder = NULL;
5140 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5141 	u32 link_cnt;
5142 	s32 primary_planes;
5143 	enum dc_connection_type new_connection_type = dc_connection_none;
5144 	const struct dc_plane_cap *plane;
5145 	bool psr_feature_enabled = false;
5146 	bool replay_feature_enabled = false;
5147 	int max_overlay = dm->dc->caps.max_slave_planes;
5148 
5149 	dm->display_indexes_num = dm->dc->caps.max_streams;
5150 	/* Update the actual used number of crtc */
5151 	adev->mode_info.num_crtc = adev->dm.display_indexes_num;
5152 
5153 	amdgpu_dm_set_irq_funcs(adev);
5154 
5155 	link_cnt = dm->dc->caps.max_links;
5156 	if (amdgpu_dm_mode_config_init(dm->adev)) {
5157 		drm_err(adev_to_drm(adev), "DM: Failed to initialize mode config\n");
5158 		return -EINVAL;
5159 	}
5160 
5161 	/* There is one primary plane per CRTC */
5162 	primary_planes = dm->dc->caps.max_streams;
5163 	if (primary_planes > AMDGPU_MAX_PLANES) {
5164 		drm_err(adev_to_drm(adev), "DM: Plane nums out of 6 planes\n");
5165 		return -EINVAL;
5166 	}
5167 
5168 	/*
5169 	 * Initialize primary planes, implicit planes for legacy IOCTLS.
5170 	 * Order is reversed to match iteration order in atomic check.
5171 	 */
5172 	for (i = (primary_planes - 1); i >= 0; i--) {
5173 		plane = &dm->dc->caps.planes[i];
5174 
5175 		if (initialize_plane(dm, mode_info, i,
5176 				     DRM_PLANE_TYPE_PRIMARY, plane)) {
5177 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize primary plane\n");
5178 			goto fail;
5179 		}
5180 	}
5181 
5182 	/*
5183 	 * Initialize overlay planes, index starting after primary planes.
5184 	 * These planes have a higher DRM index than the primary planes since
5185 	 * they should be considered as having a higher z-order.
5186 	 * Order is reversed to match iteration order in atomic check.
5187 	 *
5188 	 * Only support DCN for now, and only expose one so we don't encourage
5189 	 * userspace to use up all the pipes.
5190 	 */
5191 	for (i = 0; i < dm->dc->caps.max_planes; ++i) {
5192 		struct dc_plane_cap *plane = &dm->dc->caps.planes[i];
5193 
5194 		/* Do not create overlay if MPO disabled */
5195 		if (amdgpu_dc_debug_mask & DC_DISABLE_MPO)
5196 			break;
5197 
5198 		if (plane->type != DC_PLANE_TYPE_DCN_UNIVERSAL)
5199 			continue;
5200 
5201 		if (!plane->pixel_format_support.argb8888)
5202 			continue;
5203 
5204 		if (max_overlay-- == 0)
5205 			break;
5206 
5207 		if (initialize_plane(dm, NULL, primary_planes + i,
5208 				     DRM_PLANE_TYPE_OVERLAY, plane)) {
5209 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize overlay plane\n");
5210 			goto fail;
5211 		}
5212 	}
5213 
5214 	for (i = 0; i < dm->dc->caps.max_streams; i++)
5215 		if (amdgpu_dm_crtc_init(dm, mode_info->planes[i], i)) {
5216 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize crtc\n");
5217 			goto fail;
5218 		}
5219 
5220 	/* Use Outbox interrupt */
5221 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5222 	case IP_VERSION(3, 0, 0):
5223 	case IP_VERSION(3, 1, 2):
5224 	case IP_VERSION(3, 1, 3):
5225 	case IP_VERSION(3, 1, 4):
5226 	case IP_VERSION(3, 1, 5):
5227 	case IP_VERSION(3, 1, 6):
5228 	case IP_VERSION(3, 2, 0):
5229 	case IP_VERSION(3, 2, 1):
5230 	case IP_VERSION(2, 1, 0):
5231 	case IP_VERSION(3, 5, 0):
5232 	case IP_VERSION(3, 5, 1):
5233 	case IP_VERSION(3, 6, 0):
5234 	case IP_VERSION(4, 0, 1):
5235 		if (register_outbox_irq_handlers(dm->adev)) {
5236 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5237 			goto fail;
5238 		}
5239 		break;
5240 	default:
5241 		DRM_DEBUG_KMS("Unsupported DCN IP version for outbox: 0x%X\n",
5242 			      amdgpu_ip_version(adev, DCE_HWIP, 0));
5243 	}
5244 
5245 	/* Determine whether to enable PSR support by default. */
5246 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_PSR)) {
5247 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5248 		case IP_VERSION(3, 1, 2):
5249 		case IP_VERSION(3, 1, 3):
5250 		case IP_VERSION(3, 1, 4):
5251 		case IP_VERSION(3, 1, 5):
5252 		case IP_VERSION(3, 1, 6):
5253 		case IP_VERSION(3, 2, 0):
5254 		case IP_VERSION(3, 2, 1):
5255 		case IP_VERSION(3, 5, 0):
5256 		case IP_VERSION(3, 5, 1):
5257 		case IP_VERSION(3, 6, 0):
5258 		case IP_VERSION(4, 0, 1):
5259 			psr_feature_enabled = true;
5260 			break;
5261 		default:
5262 			psr_feature_enabled = amdgpu_dc_feature_mask & DC_PSR_MASK;
5263 			break;
5264 		}
5265 	}
5266 
5267 	/* Determine whether to enable Replay support by default. */
5268 	if (!(amdgpu_dc_debug_mask & DC_DISABLE_REPLAY)) {
5269 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5270 		case IP_VERSION(3, 1, 4):
5271 		case IP_VERSION(3, 2, 0):
5272 		case IP_VERSION(3, 2, 1):
5273 		case IP_VERSION(3, 5, 0):
5274 		case IP_VERSION(3, 5, 1):
5275 		case IP_VERSION(3, 6, 0):
5276 			replay_feature_enabled = true;
5277 			break;
5278 
5279 		default:
5280 			replay_feature_enabled = amdgpu_dc_feature_mask & DC_REPLAY_MASK;
5281 			break;
5282 		}
5283 	}
5284 
5285 	if (link_cnt > MAX_LINKS) {
5286 		drm_err(adev_to_drm(adev),
5287 			"KMS: Cannot support more than %d display indexes\n",
5288 				MAX_LINKS);
5289 		goto fail;
5290 	}
5291 
5292 	/* loops over all connectors on the board */
5293 	for (i = 0; i < link_cnt; i++) {
5294 		struct dc_link *link = NULL;
5295 
5296 		link = dc_get_link_at_index(dm->dc, i);
5297 
5298 		if (link->connector_signal == SIGNAL_TYPE_VIRTUAL) {
5299 			struct amdgpu_dm_wb_connector *wbcon = kzalloc(sizeof(*wbcon), GFP_KERNEL);
5300 
5301 			if (!wbcon) {
5302 				drm_err(adev_to_drm(adev), "KMS: Failed to allocate writeback connector\n");
5303 				continue;
5304 			}
5305 
5306 			if (amdgpu_dm_wb_connector_init(dm, wbcon, i)) {
5307 				drm_err(adev_to_drm(adev), "KMS: Failed to initialize writeback connector\n");
5308 				kfree(wbcon);
5309 				continue;
5310 			}
5311 
5312 			link->psr_settings.psr_feature_enabled = false;
5313 			link->psr_settings.psr_version = DC_PSR_VERSION_UNSUPPORTED;
5314 
5315 			continue;
5316 		}
5317 
5318 		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
5319 		if (!aconnector)
5320 			goto fail;
5321 
5322 		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
5323 		if (!aencoder)
5324 			goto fail;
5325 
5326 		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
5327 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize encoder\n");
5328 			goto fail;
5329 		}
5330 
5331 		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
5332 			drm_err(adev_to_drm(adev), "KMS: Failed to initialize connector\n");
5333 			goto fail;
5334 		}
5335 
5336 		if (dm->hpd_rx_offload_wq)
5337 			dm->hpd_rx_offload_wq[aconnector->base.index].aconnector =
5338 				aconnector;
5339 
5340 		if (!dc_link_detect_connection_type(link, &new_connection_type))
5341 			drm_err(adev_to_drm(adev), "KMS: Failed to detect connector\n");
5342 
5343 		if (aconnector->base.force && new_connection_type == dc_connection_none) {
5344 			emulated_link_detect(link);
5345 			amdgpu_dm_update_connector_after_detect(aconnector);
5346 		} else {
5347 			bool ret = false;
5348 
5349 			mutex_lock(&dm->dc_lock);
5350 			dc_exit_ips_for_hw_access(dm->dc);
5351 			ret = dc_link_detect(link, DETECT_REASON_BOOT);
5352 			mutex_unlock(&dm->dc_lock);
5353 
5354 			if (ret) {
5355 				amdgpu_dm_update_connector_after_detect(aconnector);
5356 				setup_backlight_device(dm, aconnector);
5357 
5358 				/* Disable PSR if Replay can be enabled */
5359 				if (replay_feature_enabled)
5360 					if (amdgpu_dm_set_replay_caps(link, aconnector))
5361 						psr_feature_enabled = false;
5362 
5363 				if (psr_feature_enabled) {
5364 					amdgpu_dm_set_psr_caps(link);
5365 					drm_info(adev_to_drm(adev), "PSR support %d, DC PSR ver %d, sink PSR ver %d DPCD caps 0x%x su_y_granularity %d\n",
5366 						 link->psr_settings.psr_feature_enabled,
5367 						 link->psr_settings.psr_version,
5368 						 link->dpcd_caps.psr_info.psr_version,
5369 						 link->dpcd_caps.psr_info.psr_dpcd_caps.raw,
5370 						 link->dpcd_caps.psr_info.psr2_su_y_granularity_cap);
5371 				}
5372 			}
5373 		}
5374 		amdgpu_set_panel_orientation(&aconnector->base);
5375 	}
5376 
5377 	/* Software is initialized. Now we can register interrupt handlers. */
5378 	switch (adev->asic_type) {
5379 #if defined(CONFIG_DRM_AMD_DC_SI)
5380 	case CHIP_TAHITI:
5381 	case CHIP_PITCAIRN:
5382 	case CHIP_VERDE:
5383 	case CHIP_OLAND:
5384 		if (dce60_register_irq_handlers(dm->adev)) {
5385 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5386 			goto fail;
5387 		}
5388 		break;
5389 #endif
5390 	case CHIP_BONAIRE:
5391 	case CHIP_HAWAII:
5392 	case CHIP_KAVERI:
5393 	case CHIP_KABINI:
5394 	case CHIP_MULLINS:
5395 	case CHIP_TONGA:
5396 	case CHIP_FIJI:
5397 	case CHIP_CARRIZO:
5398 	case CHIP_STONEY:
5399 	case CHIP_POLARIS11:
5400 	case CHIP_POLARIS10:
5401 	case CHIP_POLARIS12:
5402 	case CHIP_VEGAM:
5403 	case CHIP_VEGA10:
5404 	case CHIP_VEGA12:
5405 	case CHIP_VEGA20:
5406 		if (dce110_register_irq_handlers(dm->adev)) {
5407 			drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5408 			goto fail;
5409 		}
5410 		break;
5411 	default:
5412 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5413 		case IP_VERSION(1, 0, 0):
5414 		case IP_VERSION(1, 0, 1):
5415 		case IP_VERSION(2, 0, 2):
5416 		case IP_VERSION(2, 0, 3):
5417 		case IP_VERSION(2, 0, 0):
5418 		case IP_VERSION(2, 1, 0):
5419 		case IP_VERSION(3, 0, 0):
5420 		case IP_VERSION(3, 0, 2):
5421 		case IP_VERSION(3, 0, 3):
5422 		case IP_VERSION(3, 0, 1):
5423 		case IP_VERSION(3, 1, 2):
5424 		case IP_VERSION(3, 1, 3):
5425 		case IP_VERSION(3, 1, 4):
5426 		case IP_VERSION(3, 1, 5):
5427 		case IP_VERSION(3, 1, 6):
5428 		case IP_VERSION(3, 2, 0):
5429 		case IP_VERSION(3, 2, 1):
5430 		case IP_VERSION(3, 5, 0):
5431 		case IP_VERSION(3, 5, 1):
5432 		case IP_VERSION(3, 6, 0):
5433 		case IP_VERSION(4, 0, 1):
5434 			if (dcn10_register_irq_handlers(dm->adev)) {
5435 				drm_err(adev_to_drm(adev), "DM: Failed to initialize IRQ\n");
5436 				goto fail;
5437 			}
5438 			break;
5439 		default:
5440 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%X\n",
5441 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5442 			goto fail;
5443 		}
5444 		break;
5445 	}
5446 
5447 	return 0;
5448 fail:
5449 	kfree(aencoder);
5450 	kfree(aconnector);
5451 
5452 	return -EINVAL;
5453 }
5454 
5455 static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
5456 {
5457 	if (dm->atomic_obj.state)
5458 		drm_atomic_private_obj_fini(&dm->atomic_obj);
5459 }
5460 
5461 /******************************************************************************
5462  * amdgpu_display_funcs functions
5463  *****************************************************************************/
5464 
5465 /*
5466  * dm_bandwidth_update - program display watermarks
5467  *
5468  * @adev: amdgpu_device pointer
5469  *
5470  * Calculate and program the display watermarks and line buffer allocation.
5471  */
5472 static void dm_bandwidth_update(struct amdgpu_device *adev)
5473 {
5474 	/* TODO: implement later */
5475 }
5476 
5477 static const struct amdgpu_display_funcs dm_display_funcs = {
5478 	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
5479 	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
5480 	.backlight_set_level = NULL, /* never called for DC */
5481 	.backlight_get_level = NULL, /* never called for DC */
5482 	.hpd_sense = NULL,/* called unconditionally */
5483 	.hpd_set_polarity = NULL, /* called unconditionally */
5484 	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
5485 	.page_flip_get_scanoutpos =
5486 		dm_crtc_get_scanoutpos,/* called unconditionally */
5487 	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
5488 	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
5489 };
5490 
5491 #if defined(CONFIG_DEBUG_KERNEL_DC)
5492 
5493 static ssize_t s3_debug_store(struct device *device,
5494 			      struct device_attribute *attr,
5495 			      const char *buf,
5496 			      size_t count)
5497 {
5498 	int ret;
5499 	int s3_state;
5500 	struct drm_device *drm_dev = dev_get_drvdata(device);
5501 	struct amdgpu_device *adev = drm_to_adev(drm_dev);
5502 	struct amdgpu_ip_block *ip_block;
5503 
5504 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_DCE);
5505 	if (!ip_block)
5506 		return -EINVAL;
5507 
5508 	ret = kstrtoint(buf, 0, &s3_state);
5509 
5510 	if (ret == 0) {
5511 		if (s3_state) {
5512 			dm_resume(ip_block);
5513 			drm_kms_helper_hotplug_event(adev_to_drm(adev));
5514 		} else
5515 			dm_suspend(ip_block);
5516 	}
5517 
5518 	return ret == 0 ? count : 0;
5519 }
5520 
5521 DEVICE_ATTR_WO(s3_debug);
5522 
5523 #endif
5524 
5525 static int dm_init_microcode(struct amdgpu_device *adev)
5526 {
5527 	char *fw_name_dmub;
5528 	int r;
5529 
5530 	switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5531 	case IP_VERSION(2, 1, 0):
5532 		fw_name_dmub = FIRMWARE_RENOIR_DMUB;
5533 		if (ASICREV_IS_GREEN_SARDINE(adev->external_rev_id))
5534 			fw_name_dmub = FIRMWARE_GREEN_SARDINE_DMUB;
5535 		break;
5536 	case IP_VERSION(3, 0, 0):
5537 		if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0))
5538 			fw_name_dmub = FIRMWARE_SIENNA_CICHLID_DMUB;
5539 		else
5540 			fw_name_dmub = FIRMWARE_NAVY_FLOUNDER_DMUB;
5541 		break;
5542 	case IP_VERSION(3, 0, 1):
5543 		fw_name_dmub = FIRMWARE_VANGOGH_DMUB;
5544 		break;
5545 	case IP_VERSION(3, 0, 2):
5546 		fw_name_dmub = FIRMWARE_DIMGREY_CAVEFISH_DMUB;
5547 		break;
5548 	case IP_VERSION(3, 0, 3):
5549 		fw_name_dmub = FIRMWARE_BEIGE_GOBY_DMUB;
5550 		break;
5551 	case IP_VERSION(3, 1, 2):
5552 	case IP_VERSION(3, 1, 3):
5553 		fw_name_dmub = FIRMWARE_YELLOW_CARP_DMUB;
5554 		break;
5555 	case IP_VERSION(3, 1, 4):
5556 		fw_name_dmub = FIRMWARE_DCN_314_DMUB;
5557 		break;
5558 	case IP_VERSION(3, 1, 5):
5559 		fw_name_dmub = FIRMWARE_DCN_315_DMUB;
5560 		break;
5561 	case IP_VERSION(3, 1, 6):
5562 		fw_name_dmub = FIRMWARE_DCN316_DMUB;
5563 		break;
5564 	case IP_VERSION(3, 2, 0):
5565 		fw_name_dmub = FIRMWARE_DCN_V3_2_0_DMCUB;
5566 		break;
5567 	case IP_VERSION(3, 2, 1):
5568 		fw_name_dmub = FIRMWARE_DCN_V3_2_1_DMCUB;
5569 		break;
5570 	case IP_VERSION(3, 5, 0):
5571 		fw_name_dmub = FIRMWARE_DCN_35_DMUB;
5572 		break;
5573 	case IP_VERSION(3, 5, 1):
5574 		fw_name_dmub = FIRMWARE_DCN_351_DMUB;
5575 		break;
5576 	case IP_VERSION(3, 6, 0):
5577 		fw_name_dmub = FIRMWARE_DCN_36_DMUB;
5578 		break;
5579 	case IP_VERSION(4, 0, 1):
5580 		fw_name_dmub = FIRMWARE_DCN_401_DMUB;
5581 		break;
5582 	default:
5583 		/* ASIC doesn't support DMUB. */
5584 		return 0;
5585 	}
5586 	r = amdgpu_ucode_request(adev, &adev->dm.dmub_fw, AMDGPU_UCODE_REQUIRED,
5587 				 "%s", fw_name_dmub);
5588 	return r;
5589 }
5590 
5591 static int dm_early_init(struct amdgpu_ip_block *ip_block)
5592 {
5593 	struct amdgpu_device *adev = ip_block->adev;
5594 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
5595 	struct atom_context *ctx = mode_info->atom_context;
5596 	int index = GetIndexIntoMasterTable(DATA, Object_Header);
5597 	u16 data_offset;
5598 
5599 	/* if there is no object header, skip DM */
5600 	if (!amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
5601 		adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
5602 		drm_info(adev_to_drm(adev), "No object header, skipping DM\n");
5603 		return -ENOENT;
5604 	}
5605 
5606 	switch (adev->asic_type) {
5607 #if defined(CONFIG_DRM_AMD_DC_SI)
5608 	case CHIP_TAHITI:
5609 	case CHIP_PITCAIRN:
5610 	case CHIP_VERDE:
5611 		adev->mode_info.num_crtc = 6;
5612 		adev->mode_info.num_hpd = 6;
5613 		adev->mode_info.num_dig = 6;
5614 		break;
5615 	case CHIP_OLAND:
5616 		adev->mode_info.num_crtc = 2;
5617 		adev->mode_info.num_hpd = 2;
5618 		adev->mode_info.num_dig = 2;
5619 		break;
5620 #endif
5621 	case CHIP_BONAIRE:
5622 	case CHIP_HAWAII:
5623 		adev->mode_info.num_crtc = 6;
5624 		adev->mode_info.num_hpd = 6;
5625 		adev->mode_info.num_dig = 6;
5626 		break;
5627 	case CHIP_KAVERI:
5628 		adev->mode_info.num_crtc = 4;
5629 		adev->mode_info.num_hpd = 6;
5630 		adev->mode_info.num_dig = 7;
5631 		break;
5632 	case CHIP_KABINI:
5633 	case CHIP_MULLINS:
5634 		adev->mode_info.num_crtc = 2;
5635 		adev->mode_info.num_hpd = 6;
5636 		adev->mode_info.num_dig = 6;
5637 		break;
5638 	case CHIP_FIJI:
5639 	case CHIP_TONGA:
5640 		adev->mode_info.num_crtc = 6;
5641 		adev->mode_info.num_hpd = 6;
5642 		adev->mode_info.num_dig = 7;
5643 		break;
5644 	case CHIP_CARRIZO:
5645 		adev->mode_info.num_crtc = 3;
5646 		adev->mode_info.num_hpd = 6;
5647 		adev->mode_info.num_dig = 9;
5648 		break;
5649 	case CHIP_STONEY:
5650 		adev->mode_info.num_crtc = 2;
5651 		adev->mode_info.num_hpd = 6;
5652 		adev->mode_info.num_dig = 9;
5653 		break;
5654 	case CHIP_POLARIS11:
5655 	case CHIP_POLARIS12:
5656 		adev->mode_info.num_crtc = 5;
5657 		adev->mode_info.num_hpd = 5;
5658 		adev->mode_info.num_dig = 5;
5659 		break;
5660 	case CHIP_POLARIS10:
5661 	case CHIP_VEGAM:
5662 		adev->mode_info.num_crtc = 6;
5663 		adev->mode_info.num_hpd = 6;
5664 		adev->mode_info.num_dig = 6;
5665 		break;
5666 	case CHIP_VEGA10:
5667 	case CHIP_VEGA12:
5668 	case CHIP_VEGA20:
5669 		adev->mode_info.num_crtc = 6;
5670 		adev->mode_info.num_hpd = 6;
5671 		adev->mode_info.num_dig = 6;
5672 		break;
5673 	default:
5674 
5675 		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
5676 		case IP_VERSION(2, 0, 2):
5677 		case IP_VERSION(3, 0, 0):
5678 			adev->mode_info.num_crtc = 6;
5679 			adev->mode_info.num_hpd = 6;
5680 			adev->mode_info.num_dig = 6;
5681 			break;
5682 		case IP_VERSION(2, 0, 0):
5683 		case IP_VERSION(3, 0, 2):
5684 			adev->mode_info.num_crtc = 5;
5685 			adev->mode_info.num_hpd = 5;
5686 			adev->mode_info.num_dig = 5;
5687 			break;
5688 		case IP_VERSION(2, 0, 3):
5689 		case IP_VERSION(3, 0, 3):
5690 			adev->mode_info.num_crtc = 2;
5691 			adev->mode_info.num_hpd = 2;
5692 			adev->mode_info.num_dig = 2;
5693 			break;
5694 		case IP_VERSION(1, 0, 0):
5695 		case IP_VERSION(1, 0, 1):
5696 		case IP_VERSION(3, 0, 1):
5697 		case IP_VERSION(2, 1, 0):
5698 		case IP_VERSION(3, 1, 2):
5699 		case IP_VERSION(3, 1, 3):
5700 		case IP_VERSION(3, 1, 4):
5701 		case IP_VERSION(3, 1, 5):
5702 		case IP_VERSION(3, 1, 6):
5703 		case IP_VERSION(3, 2, 0):
5704 		case IP_VERSION(3, 2, 1):
5705 		case IP_VERSION(3, 5, 0):
5706 		case IP_VERSION(3, 5, 1):
5707 		case IP_VERSION(3, 6, 0):
5708 		case IP_VERSION(4, 0, 1):
5709 			adev->mode_info.num_crtc = 4;
5710 			adev->mode_info.num_hpd = 4;
5711 			adev->mode_info.num_dig = 4;
5712 			break;
5713 		default:
5714 			drm_err(adev_to_drm(adev), "Unsupported DCE IP versions: 0x%x\n",
5715 					amdgpu_ip_version(adev, DCE_HWIP, 0));
5716 			return -EINVAL;
5717 		}
5718 		break;
5719 	}
5720 
5721 	if (adev->mode_info.funcs == NULL)
5722 		adev->mode_info.funcs = &dm_display_funcs;
5723 
5724 	/*
5725 	 * Note: Do NOT change adev->audio_endpt_rreg and
5726 	 * adev->audio_endpt_wreg because they are initialised in
5727 	 * amdgpu_device_init()
5728 	 */
5729 #if defined(CONFIG_DEBUG_KERNEL_DC)
5730 	device_create_file(
5731 		adev_to_drm(adev)->dev,
5732 		&dev_attr_s3_debug);
5733 #endif
5734 	adev->dc_enabled = true;
5735 
5736 	return dm_init_microcode(adev);
5737 }
5738 
5739 static bool modereset_required(struct drm_crtc_state *crtc_state)
5740 {
5741 	return !crtc_state->active && drm_atomic_crtc_needs_modeset(crtc_state);
5742 }
5743 
5744 static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
5745 {
5746 	drm_encoder_cleanup(encoder);
5747 	kfree(encoder);
5748 }
5749 
5750 static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
5751 	.destroy = amdgpu_dm_encoder_destroy,
5752 };
5753 
5754 static int
5755 fill_plane_color_attributes(const struct drm_plane_state *plane_state,
5756 			    const enum surface_pixel_format format,
5757 			    enum dc_color_space *color_space)
5758 {
5759 	bool full_range;
5760 
5761 	*color_space = COLOR_SPACE_SRGB;
5762 
5763 	/* DRM color properties only affect non-RGB formats. */
5764 	if (format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
5765 		return 0;
5766 
5767 	full_range = (plane_state->color_range == DRM_COLOR_YCBCR_FULL_RANGE);
5768 
5769 	switch (plane_state->color_encoding) {
5770 	case DRM_COLOR_YCBCR_BT601:
5771 		if (full_range)
5772 			*color_space = COLOR_SPACE_YCBCR601;
5773 		else
5774 			*color_space = COLOR_SPACE_YCBCR601_LIMITED;
5775 		break;
5776 
5777 	case DRM_COLOR_YCBCR_BT709:
5778 		if (full_range)
5779 			*color_space = COLOR_SPACE_YCBCR709;
5780 		else
5781 			*color_space = COLOR_SPACE_YCBCR709_LIMITED;
5782 		break;
5783 
5784 	case DRM_COLOR_YCBCR_BT2020:
5785 		if (full_range)
5786 			*color_space = COLOR_SPACE_2020_YCBCR_FULL;
5787 		else
5788 			*color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
5789 		break;
5790 
5791 	default:
5792 		return -EINVAL;
5793 	}
5794 
5795 	return 0;
5796 }
5797 
5798 static int
5799 fill_dc_plane_info_and_addr(struct amdgpu_device *adev,
5800 			    const struct drm_plane_state *plane_state,
5801 			    const u64 tiling_flags,
5802 			    struct dc_plane_info *plane_info,
5803 			    struct dc_plane_address *address,
5804 			    bool tmz_surface)
5805 {
5806 	const struct drm_framebuffer *fb = plane_state->fb;
5807 	const struct amdgpu_framebuffer *afb =
5808 		to_amdgpu_framebuffer(plane_state->fb);
5809 	int ret;
5810 
5811 	memset(plane_info, 0, sizeof(*plane_info));
5812 
5813 	switch (fb->format->format) {
5814 	case DRM_FORMAT_C8:
5815 		plane_info->format =
5816 			SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
5817 		break;
5818 	case DRM_FORMAT_RGB565:
5819 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
5820 		break;
5821 	case DRM_FORMAT_XRGB8888:
5822 	case DRM_FORMAT_ARGB8888:
5823 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
5824 		break;
5825 	case DRM_FORMAT_XRGB2101010:
5826 	case DRM_FORMAT_ARGB2101010:
5827 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
5828 		break;
5829 	case DRM_FORMAT_XBGR2101010:
5830 	case DRM_FORMAT_ABGR2101010:
5831 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
5832 		break;
5833 	case DRM_FORMAT_XBGR8888:
5834 	case DRM_FORMAT_ABGR8888:
5835 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
5836 		break;
5837 	case DRM_FORMAT_NV21:
5838 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
5839 		break;
5840 	case DRM_FORMAT_NV12:
5841 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
5842 		break;
5843 	case DRM_FORMAT_P010:
5844 		plane_info->format = SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb;
5845 		break;
5846 	case DRM_FORMAT_XRGB16161616F:
5847 	case DRM_FORMAT_ARGB16161616F:
5848 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F;
5849 		break;
5850 	case DRM_FORMAT_XBGR16161616F:
5851 	case DRM_FORMAT_ABGR16161616F:
5852 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F;
5853 		break;
5854 	case DRM_FORMAT_XRGB16161616:
5855 	case DRM_FORMAT_ARGB16161616:
5856 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616;
5857 		break;
5858 	case DRM_FORMAT_XBGR16161616:
5859 	case DRM_FORMAT_ABGR16161616:
5860 		plane_info->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616;
5861 		break;
5862 	default:
5863 		drm_err(adev_to_drm(adev),
5864 			"Unsupported screen format %p4cc\n",
5865 			&fb->format->format);
5866 		return -EINVAL;
5867 	}
5868 
5869 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
5870 	case DRM_MODE_ROTATE_0:
5871 		plane_info->rotation = ROTATION_ANGLE_0;
5872 		break;
5873 	case DRM_MODE_ROTATE_90:
5874 		plane_info->rotation = ROTATION_ANGLE_90;
5875 		break;
5876 	case DRM_MODE_ROTATE_180:
5877 		plane_info->rotation = ROTATION_ANGLE_180;
5878 		break;
5879 	case DRM_MODE_ROTATE_270:
5880 		plane_info->rotation = ROTATION_ANGLE_270;
5881 		break;
5882 	default:
5883 		plane_info->rotation = ROTATION_ANGLE_0;
5884 		break;
5885 	}
5886 
5887 
5888 	plane_info->visible = true;
5889 	plane_info->stereo_format = PLANE_STEREO_FORMAT_NONE;
5890 
5891 	plane_info->layer_index = plane_state->normalized_zpos;
5892 
5893 	ret = fill_plane_color_attributes(plane_state, plane_info->format,
5894 					  &plane_info->color_space);
5895 	if (ret)
5896 		return ret;
5897 
5898 	ret = amdgpu_dm_plane_fill_plane_buffer_attributes(adev, afb, plane_info->format,
5899 					   plane_info->rotation, tiling_flags,
5900 					   &plane_info->tiling_info,
5901 					   &plane_info->plane_size,
5902 					   &plane_info->dcc, address,
5903 					   tmz_surface);
5904 	if (ret)
5905 		return ret;
5906 
5907 	amdgpu_dm_plane_fill_blending_from_plane_state(
5908 		plane_state, &plane_info->per_pixel_alpha, &plane_info->pre_multiplied_alpha,
5909 		&plane_info->global_alpha, &plane_info->global_alpha_value);
5910 
5911 	return 0;
5912 }
5913 
5914 static int fill_dc_plane_attributes(struct amdgpu_device *adev,
5915 				    struct dc_plane_state *dc_plane_state,
5916 				    struct drm_plane_state *plane_state,
5917 				    struct drm_crtc_state *crtc_state)
5918 {
5919 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
5920 	struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)plane_state->fb;
5921 	struct dc_scaling_info scaling_info;
5922 	struct dc_plane_info plane_info;
5923 	int ret;
5924 
5925 	ret = amdgpu_dm_plane_fill_dc_scaling_info(adev, plane_state, &scaling_info);
5926 	if (ret)
5927 		return ret;
5928 
5929 	dc_plane_state->src_rect = scaling_info.src_rect;
5930 	dc_plane_state->dst_rect = scaling_info.dst_rect;
5931 	dc_plane_state->clip_rect = scaling_info.clip_rect;
5932 	dc_plane_state->scaling_quality = scaling_info.scaling_quality;
5933 
5934 	ret = fill_dc_plane_info_and_addr(adev, plane_state,
5935 					  afb->tiling_flags,
5936 					  &plane_info,
5937 					  &dc_plane_state->address,
5938 					  afb->tmz_surface);
5939 	if (ret)
5940 		return ret;
5941 
5942 	dc_plane_state->format = plane_info.format;
5943 	dc_plane_state->color_space = plane_info.color_space;
5944 	dc_plane_state->format = plane_info.format;
5945 	dc_plane_state->plane_size = plane_info.plane_size;
5946 	dc_plane_state->rotation = plane_info.rotation;
5947 	dc_plane_state->horizontal_mirror = plane_info.horizontal_mirror;
5948 	dc_plane_state->stereo_format = plane_info.stereo_format;
5949 	dc_plane_state->tiling_info = plane_info.tiling_info;
5950 	dc_plane_state->visible = plane_info.visible;
5951 	dc_plane_state->per_pixel_alpha = plane_info.per_pixel_alpha;
5952 	dc_plane_state->pre_multiplied_alpha = plane_info.pre_multiplied_alpha;
5953 	dc_plane_state->global_alpha = plane_info.global_alpha;
5954 	dc_plane_state->global_alpha_value = plane_info.global_alpha_value;
5955 	dc_plane_state->dcc = plane_info.dcc;
5956 	dc_plane_state->layer_index = plane_info.layer_index;
5957 	dc_plane_state->flip_int_enabled = true;
5958 
5959 	/*
5960 	 * Always set input transfer function, since plane state is refreshed
5961 	 * every time.
5962 	 */
5963 	ret = amdgpu_dm_update_plane_color_mgmt(dm_crtc_state,
5964 						plane_state,
5965 						dc_plane_state);
5966 	if (ret)
5967 		return ret;
5968 
5969 	return 0;
5970 }
5971 
5972 static inline void fill_dc_dirty_rect(struct drm_plane *plane,
5973 				      struct rect *dirty_rect, int32_t x,
5974 				      s32 y, s32 width, s32 height,
5975 				      int *i, bool ffu)
5976 {
5977 	WARN_ON(*i >= DC_MAX_DIRTY_RECTS);
5978 
5979 	dirty_rect->x = x;
5980 	dirty_rect->y = y;
5981 	dirty_rect->width = width;
5982 	dirty_rect->height = height;
5983 
5984 	if (ffu)
5985 		drm_dbg(plane->dev,
5986 			"[PLANE:%d] PSR FFU dirty rect size (%d, %d)\n",
5987 			plane->base.id, width, height);
5988 	else
5989 		drm_dbg(plane->dev,
5990 			"[PLANE:%d] PSR SU dirty rect at (%d, %d) size (%d, %d)",
5991 			plane->base.id, x, y, width, height);
5992 
5993 	(*i)++;
5994 }
5995 
5996 /**
5997  * fill_dc_dirty_rects() - Fill DC dirty regions for PSR selective updates
5998  *
5999  * @plane: DRM plane containing dirty regions that need to be flushed to the eDP
6000  *         remote fb
6001  * @old_plane_state: Old state of @plane
6002  * @new_plane_state: New state of @plane
6003  * @crtc_state: New state of CRTC connected to the @plane
6004  * @flip_addrs: DC flip tracking struct, which also tracts dirty rects
6005  * @is_psr_su: Flag indicating whether Panel Self Refresh Selective Update (PSR SU) is enabled.
6006  *             If PSR SU is enabled and damage clips are available, only the regions of the screen
6007  *             that have changed will be updated. If PSR SU is not enabled,
6008  *             or if damage clips are not available, the entire screen will be updated.
6009  * @dirty_regions_changed: dirty regions changed
6010  *
6011  * For PSR SU, DC informs the DMUB uController of dirty rectangle regions
6012  * (referred to as "damage clips" in DRM nomenclature) that require updating on
6013  * the eDP remote buffer. The responsibility of specifying the dirty regions is
6014  * amdgpu_dm's.
6015  *
6016  * A damage-aware DRM client should fill the FB_DAMAGE_CLIPS property on the
6017  * plane with regions that require flushing to the eDP remote buffer. In
6018  * addition, certain use cases - such as cursor and multi-plane overlay (MPO) -
6019  * implicitly provide damage clips without any client support via the plane
6020  * bounds.
6021  */
6022 static void fill_dc_dirty_rects(struct drm_plane *plane,
6023 				struct drm_plane_state *old_plane_state,
6024 				struct drm_plane_state *new_plane_state,
6025 				struct drm_crtc_state *crtc_state,
6026 				struct dc_flip_addrs *flip_addrs,
6027 				bool is_psr_su,
6028 				bool *dirty_regions_changed)
6029 {
6030 	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(crtc_state);
6031 	struct rect *dirty_rects = flip_addrs->dirty_rects;
6032 	u32 num_clips;
6033 	struct drm_mode_rect *clips;
6034 	bool bb_changed;
6035 	bool fb_changed;
6036 	u32 i = 0;
6037 	*dirty_regions_changed = false;
6038 
6039 	/*
6040 	 * Cursor plane has it's own dirty rect update interface. See
6041 	 * dcn10_dmub_update_cursor_data and dmub_cmd_update_cursor_info_data
6042 	 */
6043 	if (plane->type == DRM_PLANE_TYPE_CURSOR)
6044 		return;
6045 
6046 	if (new_plane_state->rotation != DRM_MODE_ROTATE_0)
6047 		goto ffu;
6048 
6049 	num_clips = drm_plane_get_damage_clips_count(new_plane_state);
6050 	clips = drm_plane_get_damage_clips(new_plane_state);
6051 
6052 	if (num_clips && (!amdgpu_damage_clips || (amdgpu_damage_clips < 0 &&
6053 						   is_psr_su)))
6054 		goto ffu;
6055 
6056 	if (!dm_crtc_state->mpo_requested) {
6057 		if (!num_clips || num_clips > DC_MAX_DIRTY_RECTS)
6058 			goto ffu;
6059 
6060 		for (; flip_addrs->dirty_rect_count < num_clips; clips++)
6061 			fill_dc_dirty_rect(new_plane_state->plane,
6062 					   &dirty_rects[flip_addrs->dirty_rect_count],
6063 					   clips->x1, clips->y1,
6064 					   clips->x2 - clips->x1, clips->y2 - clips->y1,
6065 					   &flip_addrs->dirty_rect_count,
6066 					   false);
6067 		return;
6068 	}
6069 
6070 	/*
6071 	 * MPO is requested. Add entire plane bounding box to dirty rects if
6072 	 * flipped to or damaged.
6073 	 *
6074 	 * If plane is moved or resized, also add old bounding box to dirty
6075 	 * rects.
6076 	 */
6077 	fb_changed = old_plane_state->fb->base.id !=
6078 		     new_plane_state->fb->base.id;
6079 	bb_changed = (old_plane_state->crtc_x != new_plane_state->crtc_x ||
6080 		      old_plane_state->crtc_y != new_plane_state->crtc_y ||
6081 		      old_plane_state->crtc_w != new_plane_state->crtc_w ||
6082 		      old_plane_state->crtc_h != new_plane_state->crtc_h);
6083 
6084 	drm_dbg(plane->dev,
6085 		"[PLANE:%d] PSR bb_changed:%d fb_changed:%d num_clips:%d\n",
6086 		new_plane_state->plane->base.id,
6087 		bb_changed, fb_changed, num_clips);
6088 
6089 	*dirty_regions_changed = bb_changed;
6090 
6091 	if ((num_clips + (bb_changed ? 2 : 0)) > DC_MAX_DIRTY_RECTS)
6092 		goto ffu;
6093 
6094 	if (bb_changed) {
6095 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6096 				   new_plane_state->crtc_x,
6097 				   new_plane_state->crtc_y,
6098 				   new_plane_state->crtc_w,
6099 				   new_plane_state->crtc_h, &i, false);
6100 
6101 		/* Add old plane bounding-box if plane is moved or resized */
6102 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6103 				   old_plane_state->crtc_x,
6104 				   old_plane_state->crtc_y,
6105 				   old_plane_state->crtc_w,
6106 				   old_plane_state->crtc_h, &i, false);
6107 	}
6108 
6109 	if (num_clips) {
6110 		for (; i < num_clips; clips++)
6111 			fill_dc_dirty_rect(new_plane_state->plane,
6112 					   &dirty_rects[i], clips->x1,
6113 					   clips->y1, clips->x2 - clips->x1,
6114 					   clips->y2 - clips->y1, &i, false);
6115 	} else if (fb_changed && !bb_changed) {
6116 		fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[i],
6117 				   new_plane_state->crtc_x,
6118 				   new_plane_state->crtc_y,
6119 				   new_plane_state->crtc_w,
6120 				   new_plane_state->crtc_h, &i, false);
6121 	}
6122 
6123 	flip_addrs->dirty_rect_count = i;
6124 	return;
6125 
6126 ffu:
6127 	fill_dc_dirty_rect(new_plane_state->plane, &dirty_rects[0], 0, 0,
6128 			   dm_crtc_state->base.mode.crtc_hdisplay,
6129 			   dm_crtc_state->base.mode.crtc_vdisplay,
6130 			   &flip_addrs->dirty_rect_count, true);
6131 }
6132 
6133 static void update_stream_scaling_settings(const struct drm_display_mode *mode,
6134 					   const struct dm_connector_state *dm_state,
6135 					   struct dc_stream_state *stream)
6136 {
6137 	enum amdgpu_rmx_type rmx_type;
6138 
6139 	struct rect src = { 0 }; /* viewport in composition space*/
6140 	struct rect dst = { 0 }; /* stream addressable area */
6141 
6142 	/* no mode. nothing to be done */
6143 	if (!mode)
6144 		return;
6145 
6146 	/* Full screen scaling by default */
6147 	src.width = mode->hdisplay;
6148 	src.height = mode->vdisplay;
6149 	dst.width = stream->timing.h_addressable;
6150 	dst.height = stream->timing.v_addressable;
6151 
6152 	if (dm_state) {
6153 		rmx_type = dm_state->scaling;
6154 		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
6155 			if (src.width * dst.height <
6156 					src.height * dst.width) {
6157 				/* height needs less upscaling/more downscaling */
6158 				dst.width = src.width *
6159 						dst.height / src.height;
6160 			} else {
6161 				/* width needs less upscaling/more downscaling */
6162 				dst.height = src.height *
6163 						dst.width / src.width;
6164 			}
6165 		} else if (rmx_type == RMX_CENTER) {
6166 			dst = src;
6167 		}
6168 
6169 		dst.x = (stream->timing.h_addressable - dst.width) / 2;
6170 		dst.y = (stream->timing.v_addressable - dst.height) / 2;
6171 
6172 		if (dm_state->underscan_enable) {
6173 			dst.x += dm_state->underscan_hborder / 2;
6174 			dst.y += dm_state->underscan_vborder / 2;
6175 			dst.width -= dm_state->underscan_hborder;
6176 			dst.height -= dm_state->underscan_vborder;
6177 		}
6178 	}
6179 
6180 	stream->src = src;
6181 	stream->dst = dst;
6182 
6183 	DRM_DEBUG_KMS("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
6184 		      dst.x, dst.y, dst.width, dst.height);
6185 
6186 }
6187 
6188 static enum dc_color_depth
6189 convert_color_depth_from_display_info(const struct drm_connector *connector,
6190 				      bool is_y420, int requested_bpc)
6191 {
6192 	u8 bpc;
6193 
6194 	if (is_y420) {
6195 		bpc = 8;
6196 
6197 		/* Cap display bpc based on HDMI 2.0 HF-VSDB */
6198 		if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_48)
6199 			bpc = 16;
6200 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_36)
6201 			bpc = 12;
6202 		else if (connector->display_info.hdmi.y420_dc_modes & DRM_EDID_YCBCR420_DC_30)
6203 			bpc = 10;
6204 	} else {
6205 		bpc = (uint8_t)connector->display_info.bpc;
6206 		/* Assume 8 bpc by default if no bpc is specified. */
6207 		bpc = bpc ? bpc : 8;
6208 	}
6209 
6210 	if (requested_bpc > 0) {
6211 		/*
6212 		 * Cap display bpc based on the user requested value.
6213 		 *
6214 		 * The value for state->max_bpc may not correctly updated
6215 		 * depending on when the connector gets added to the state
6216 		 * or if this was called outside of atomic check, so it
6217 		 * can't be used directly.
6218 		 */
6219 		bpc = min_t(u8, bpc, requested_bpc);
6220 
6221 		/* Round down to the nearest even number. */
6222 		bpc = bpc - (bpc & 1);
6223 	}
6224 
6225 	switch (bpc) {
6226 	case 0:
6227 		/*
6228 		 * Temporary Work around, DRM doesn't parse color depth for
6229 		 * EDID revision before 1.4
6230 		 * TODO: Fix edid parsing
6231 		 */
6232 		return COLOR_DEPTH_888;
6233 	case 6:
6234 		return COLOR_DEPTH_666;
6235 	case 8:
6236 		return COLOR_DEPTH_888;
6237 	case 10:
6238 		return COLOR_DEPTH_101010;
6239 	case 12:
6240 		return COLOR_DEPTH_121212;
6241 	case 14:
6242 		return COLOR_DEPTH_141414;
6243 	case 16:
6244 		return COLOR_DEPTH_161616;
6245 	default:
6246 		return COLOR_DEPTH_UNDEFINED;
6247 	}
6248 }
6249 
6250 static enum dc_aspect_ratio
6251 get_aspect_ratio(const struct drm_display_mode *mode_in)
6252 {
6253 	/* 1-1 mapping, since both enums follow the HDMI spec. */
6254 	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
6255 }
6256 
6257 static enum dc_color_space
6258 get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing,
6259 		       const struct drm_connector_state *connector_state)
6260 {
6261 	enum dc_color_space color_space = COLOR_SPACE_SRGB;
6262 
6263 	switch (connector_state->colorspace) {
6264 	case DRM_MODE_COLORIMETRY_BT601_YCC:
6265 		if (dc_crtc_timing->flags.Y_ONLY)
6266 			color_space = COLOR_SPACE_YCBCR601_LIMITED;
6267 		else
6268 			color_space = COLOR_SPACE_YCBCR601;
6269 		break;
6270 	case DRM_MODE_COLORIMETRY_BT709_YCC:
6271 		if (dc_crtc_timing->flags.Y_ONLY)
6272 			color_space = COLOR_SPACE_YCBCR709_LIMITED;
6273 		else
6274 			color_space = COLOR_SPACE_YCBCR709;
6275 		break;
6276 	case DRM_MODE_COLORIMETRY_OPRGB:
6277 		color_space = COLOR_SPACE_ADOBERGB;
6278 		break;
6279 	case DRM_MODE_COLORIMETRY_BT2020_RGB:
6280 	case DRM_MODE_COLORIMETRY_BT2020_YCC:
6281 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB)
6282 			color_space = COLOR_SPACE_2020_RGB_FULLRANGE;
6283 		else
6284 			color_space = COLOR_SPACE_2020_YCBCR_LIMITED;
6285 		break;
6286 	case DRM_MODE_COLORIMETRY_DEFAULT: // ITU601
6287 	default:
6288 		if (dc_crtc_timing->pixel_encoding == PIXEL_ENCODING_RGB) {
6289 			color_space = COLOR_SPACE_SRGB;
6290 			if (connector_state->hdmi.broadcast_rgb == DRM_HDMI_BROADCAST_RGB_LIMITED)
6291 				color_space = COLOR_SPACE_SRGB_LIMITED;
6292 		/*
6293 		 * 27030khz is the separation point between HDTV and SDTV
6294 		 * according to HDMI spec, we use YCbCr709 and YCbCr601
6295 		 * respectively
6296 		 */
6297 		} else if (dc_crtc_timing->pix_clk_100hz > 270300) {
6298 			if (dc_crtc_timing->flags.Y_ONLY)
6299 				color_space =
6300 					COLOR_SPACE_YCBCR709_LIMITED;
6301 			else
6302 				color_space = COLOR_SPACE_YCBCR709;
6303 		} else {
6304 			if (dc_crtc_timing->flags.Y_ONLY)
6305 				color_space =
6306 					COLOR_SPACE_YCBCR601_LIMITED;
6307 			else
6308 				color_space = COLOR_SPACE_YCBCR601;
6309 		}
6310 		break;
6311 	}
6312 
6313 	return color_space;
6314 }
6315 
6316 static enum display_content_type
6317 get_output_content_type(const struct drm_connector_state *connector_state)
6318 {
6319 	switch (connector_state->content_type) {
6320 	default:
6321 	case DRM_MODE_CONTENT_TYPE_NO_DATA:
6322 		return DISPLAY_CONTENT_TYPE_NO_DATA;
6323 	case DRM_MODE_CONTENT_TYPE_GRAPHICS:
6324 		return DISPLAY_CONTENT_TYPE_GRAPHICS;
6325 	case DRM_MODE_CONTENT_TYPE_PHOTO:
6326 		return DISPLAY_CONTENT_TYPE_PHOTO;
6327 	case DRM_MODE_CONTENT_TYPE_CINEMA:
6328 		return DISPLAY_CONTENT_TYPE_CINEMA;
6329 	case DRM_MODE_CONTENT_TYPE_GAME:
6330 		return DISPLAY_CONTENT_TYPE_GAME;
6331 	}
6332 }
6333 
6334 static bool adjust_colour_depth_from_display_info(
6335 	struct dc_crtc_timing *timing_out,
6336 	const struct drm_display_info *info)
6337 {
6338 	enum dc_color_depth depth = timing_out->display_color_depth;
6339 	int normalized_clk;
6340 
6341 	do {
6342 		normalized_clk = timing_out->pix_clk_100hz / 10;
6343 		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
6344 		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
6345 			normalized_clk /= 2;
6346 		/* Adjusting pix clock following on HDMI spec based on colour depth */
6347 		switch (depth) {
6348 		case COLOR_DEPTH_888:
6349 			break;
6350 		case COLOR_DEPTH_101010:
6351 			normalized_clk = (normalized_clk * 30) / 24;
6352 			break;
6353 		case COLOR_DEPTH_121212:
6354 			normalized_clk = (normalized_clk * 36) / 24;
6355 			break;
6356 		case COLOR_DEPTH_161616:
6357 			normalized_clk = (normalized_clk * 48) / 24;
6358 			break;
6359 		default:
6360 			/* The above depths are the only ones valid for HDMI. */
6361 			return false;
6362 		}
6363 		if (normalized_clk <= info->max_tmds_clock) {
6364 			timing_out->display_color_depth = depth;
6365 			return true;
6366 		}
6367 	} while (--depth > COLOR_DEPTH_666);
6368 	return false;
6369 }
6370 
6371 static void fill_stream_properties_from_drm_display_mode(
6372 	struct dc_stream_state *stream,
6373 	const struct drm_display_mode *mode_in,
6374 	const struct drm_connector *connector,
6375 	const struct drm_connector_state *connector_state,
6376 	const struct dc_stream_state *old_stream,
6377 	int requested_bpc)
6378 {
6379 	struct dc_crtc_timing *timing_out = &stream->timing;
6380 	const struct drm_display_info *info = &connector->display_info;
6381 	struct amdgpu_dm_connector *aconnector = NULL;
6382 	struct hdmi_vendor_infoframe hv_frame;
6383 	struct hdmi_avi_infoframe avi_frame;
6384 	ssize_t err;
6385 
6386 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
6387 		aconnector = to_amdgpu_dm_connector(connector);
6388 
6389 	memset(&hv_frame, 0, sizeof(hv_frame));
6390 	memset(&avi_frame, 0, sizeof(avi_frame));
6391 
6392 	timing_out->h_border_left = 0;
6393 	timing_out->h_border_right = 0;
6394 	timing_out->v_border_top = 0;
6395 	timing_out->v_border_bottom = 0;
6396 	/* TODO: un-hardcode */
6397 	if (drm_mode_is_420_only(info, mode_in)
6398 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6399 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6400 	else if (drm_mode_is_420_also(info, mode_in)
6401 			&& aconnector
6402 			&& aconnector->force_yuv420_output)
6403 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6404 	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCBCR444)
6405 			&& stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
6406 		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
6407 	else
6408 		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
6409 
6410 	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
6411 	timing_out->display_color_depth = convert_color_depth_from_display_info(
6412 		connector,
6413 		(timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420),
6414 		requested_bpc);
6415 	timing_out->scan_type = SCANNING_TYPE_NODATA;
6416 	timing_out->hdmi_vic = 0;
6417 
6418 	if (old_stream) {
6419 		timing_out->vic = old_stream->timing.vic;
6420 		timing_out->flags.HSYNC_POSITIVE_POLARITY = old_stream->timing.flags.HSYNC_POSITIVE_POLARITY;
6421 		timing_out->flags.VSYNC_POSITIVE_POLARITY = old_stream->timing.flags.VSYNC_POSITIVE_POLARITY;
6422 	} else {
6423 		timing_out->vic = drm_match_cea_mode(mode_in);
6424 		if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
6425 			timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
6426 		if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
6427 			timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
6428 	}
6429 
6430 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6431 		err = drm_hdmi_avi_infoframe_from_display_mode(&avi_frame,
6432 							       (struct drm_connector *)connector,
6433 							       mode_in);
6434 		if (err < 0)
6435 			drm_warn_once(connector->dev, "Failed to setup avi infoframe on connector %s: %zd\n",
6436 				      connector->name, err);
6437 		timing_out->vic = avi_frame.video_code;
6438 		err = drm_hdmi_vendor_infoframe_from_display_mode(&hv_frame,
6439 								  (struct drm_connector *)connector,
6440 								  mode_in);
6441 		if (err < 0)
6442 			drm_warn_once(connector->dev, "Failed to setup vendor infoframe on connector %s: %zd\n",
6443 				      connector->name, err);
6444 		timing_out->hdmi_vic = hv_frame.vic;
6445 	}
6446 
6447 	if (aconnector && is_freesync_video_mode(mode_in, aconnector)) {
6448 		timing_out->h_addressable = mode_in->hdisplay;
6449 		timing_out->h_total = mode_in->htotal;
6450 		timing_out->h_sync_width = mode_in->hsync_end - mode_in->hsync_start;
6451 		timing_out->h_front_porch = mode_in->hsync_start - mode_in->hdisplay;
6452 		timing_out->v_total = mode_in->vtotal;
6453 		timing_out->v_addressable = mode_in->vdisplay;
6454 		timing_out->v_front_porch = mode_in->vsync_start - mode_in->vdisplay;
6455 		timing_out->v_sync_width = mode_in->vsync_end - mode_in->vsync_start;
6456 		timing_out->pix_clk_100hz = mode_in->clock * 10;
6457 	} else {
6458 		timing_out->h_addressable = mode_in->crtc_hdisplay;
6459 		timing_out->h_total = mode_in->crtc_htotal;
6460 		timing_out->h_sync_width = mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
6461 		timing_out->h_front_porch = mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
6462 		timing_out->v_total = mode_in->crtc_vtotal;
6463 		timing_out->v_addressable = mode_in->crtc_vdisplay;
6464 		timing_out->v_front_porch = mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
6465 		timing_out->v_sync_width = mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
6466 		timing_out->pix_clk_100hz = mode_in->crtc_clock * 10;
6467 	}
6468 
6469 	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
6470 
6471 	stream->out_transfer_func.type = TF_TYPE_PREDEFINED;
6472 	stream->out_transfer_func.tf = TRANSFER_FUNCTION_SRGB;
6473 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A) {
6474 		if (!adjust_colour_depth_from_display_info(timing_out, info) &&
6475 		    drm_mode_is_420_also(info, mode_in) &&
6476 		    timing_out->pixel_encoding != PIXEL_ENCODING_YCBCR420) {
6477 			timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
6478 			adjust_colour_depth_from_display_info(timing_out, info);
6479 		}
6480 	}
6481 
6482 	stream->output_color_space = get_output_color_space(timing_out, connector_state);
6483 	stream->content_type = get_output_content_type(connector_state);
6484 }
6485 
6486 static void fill_audio_info(struct audio_info *audio_info,
6487 			    const struct drm_connector *drm_connector,
6488 			    const struct dc_sink *dc_sink)
6489 {
6490 	int i = 0;
6491 	int cea_revision = 0;
6492 	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
6493 
6494 	audio_info->manufacture_id = edid_caps->manufacturer_id;
6495 	audio_info->product_id = edid_caps->product_id;
6496 
6497 	cea_revision = drm_connector->display_info.cea_rev;
6498 
6499 	strscpy(audio_info->display_name,
6500 		edid_caps->display_name,
6501 		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS);
6502 
6503 	if (cea_revision >= 3) {
6504 		audio_info->mode_count = edid_caps->audio_mode_count;
6505 
6506 		for (i = 0; i < audio_info->mode_count; ++i) {
6507 			audio_info->modes[i].format_code =
6508 					(enum audio_format_code)
6509 					(edid_caps->audio_modes[i].format_code);
6510 			audio_info->modes[i].channel_count =
6511 					edid_caps->audio_modes[i].channel_count;
6512 			audio_info->modes[i].sample_rates.all =
6513 					edid_caps->audio_modes[i].sample_rate;
6514 			audio_info->modes[i].sample_size =
6515 					edid_caps->audio_modes[i].sample_size;
6516 		}
6517 	}
6518 
6519 	audio_info->flags.all = edid_caps->speaker_flags;
6520 
6521 	/* TODO: We only check for the progressive mode, check for interlace mode too */
6522 	if (drm_connector->latency_present[0]) {
6523 		audio_info->video_latency = drm_connector->video_latency[0];
6524 		audio_info->audio_latency = drm_connector->audio_latency[0];
6525 	}
6526 
6527 	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */
6528 
6529 }
6530 
6531 static void
6532 copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
6533 				      struct drm_display_mode *dst_mode)
6534 {
6535 	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
6536 	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
6537 	dst_mode->crtc_clock = src_mode->crtc_clock;
6538 	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
6539 	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
6540 	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
6541 	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
6542 	dst_mode->crtc_htotal = src_mode->crtc_htotal;
6543 	dst_mode->crtc_hskew = src_mode->crtc_hskew;
6544 	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
6545 	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
6546 	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
6547 	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
6548 	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
6549 }
6550 
6551 static void
6552 decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
6553 					const struct drm_display_mode *native_mode,
6554 					bool scale_enabled)
6555 {
6556 	if (scale_enabled || (
6557 	    native_mode->clock == drm_mode->clock &&
6558 	    native_mode->htotal == drm_mode->htotal &&
6559 	    native_mode->vtotal == drm_mode->vtotal)) {
6560 		if (native_mode->crtc_clock)
6561 			copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
6562 	} else {
6563 		/* no scaling nor amdgpu inserted, no need to patch */
6564 	}
6565 }
6566 
6567 static struct dc_sink *
6568 create_fake_sink(struct drm_device *dev, struct dc_link *link)
6569 {
6570 	struct dc_sink_init_data sink_init_data = { 0 };
6571 	struct dc_sink *sink = NULL;
6572 
6573 	sink_init_data.link = link;
6574 	sink_init_data.sink_signal = link->connector_signal;
6575 
6576 	sink = dc_sink_create(&sink_init_data);
6577 	if (!sink) {
6578 		drm_err(dev, "Failed to create sink!\n");
6579 		return NULL;
6580 	}
6581 	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
6582 
6583 	return sink;
6584 }
6585 
6586 static void set_multisync_trigger_params(
6587 		struct dc_stream_state *stream)
6588 {
6589 	struct dc_stream_state *master = NULL;
6590 
6591 	if (stream->triggered_crtc_reset.enabled) {
6592 		master = stream->triggered_crtc_reset.event_source;
6593 		stream->triggered_crtc_reset.event =
6594 			master->timing.flags.VSYNC_POSITIVE_POLARITY ?
6595 			CRTC_EVENT_VSYNC_RISING : CRTC_EVENT_VSYNC_FALLING;
6596 		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_PIXEL;
6597 	}
6598 }
6599 
6600 static void set_master_stream(struct dc_stream_state *stream_set[],
6601 			      int stream_count)
6602 {
6603 	int j, highest_rfr = 0, master_stream = 0;
6604 
6605 	for (j = 0;  j < stream_count; j++) {
6606 		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
6607 			int refresh_rate = 0;
6608 
6609 			refresh_rate = (stream_set[j]->timing.pix_clk_100hz*100)/
6610 				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
6611 			if (refresh_rate > highest_rfr) {
6612 				highest_rfr = refresh_rate;
6613 				master_stream = j;
6614 			}
6615 		}
6616 	}
6617 	for (j = 0;  j < stream_count; j++) {
6618 		if (stream_set[j])
6619 			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
6620 	}
6621 }
6622 
6623 static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
6624 {
6625 	int i = 0;
6626 	struct dc_stream_state *stream;
6627 
6628 	if (context->stream_count < 2)
6629 		return;
6630 	for (i = 0; i < context->stream_count ; i++) {
6631 		if (!context->streams[i])
6632 			continue;
6633 		/*
6634 		 * TODO: add a function to read AMD VSDB bits and set
6635 		 * crtc_sync_master.multi_sync_enabled flag
6636 		 * For now it's set to false
6637 		 */
6638 	}
6639 
6640 	set_master_stream(context->streams, context->stream_count);
6641 
6642 	for (i = 0; i < context->stream_count ; i++) {
6643 		stream = context->streams[i];
6644 
6645 		if (!stream)
6646 			continue;
6647 
6648 		set_multisync_trigger_params(stream);
6649 	}
6650 }
6651 
6652 /**
6653  * DOC: FreeSync Video
6654  *
6655  * When a userspace application wants to play a video, the content follows a
6656  * standard format definition that usually specifies the FPS for that format.
6657  * The below list illustrates some video format and the expected FPS,
6658  * respectively:
6659  *
6660  * - TV/NTSC (23.976 FPS)
6661  * - Cinema (24 FPS)
6662  * - TV/PAL (25 FPS)
6663  * - TV/NTSC (29.97 FPS)
6664  * - TV/NTSC (30 FPS)
6665  * - Cinema HFR (48 FPS)
6666  * - TV/PAL (50 FPS)
6667  * - Commonly used (60 FPS)
6668  * - Multiples of 24 (48,72,96 FPS)
6669  *
6670  * The list of standards video format is not huge and can be added to the
6671  * connector modeset list beforehand. With that, userspace can leverage
6672  * FreeSync to extends the front porch in order to attain the target refresh
6673  * rate. Such a switch will happen seamlessly, without screen blanking or
6674  * reprogramming of the output in any other way. If the userspace requests a
6675  * modesetting change compatible with FreeSync modes that only differ in the
6676  * refresh rate, DC will skip the full update and avoid blink during the
6677  * transition. For example, the video player can change the modesetting from
6678  * 60Hz to 30Hz for playing TV/NTSC content when it goes full screen without
6679  * causing any display blink. This same concept can be applied to a mode
6680  * setting change.
6681  */
6682 static struct drm_display_mode *
6683 get_highest_refresh_rate_mode(struct amdgpu_dm_connector *aconnector,
6684 		bool use_probed_modes)
6685 {
6686 	struct drm_display_mode *m, *m_pref = NULL;
6687 	u16 current_refresh, highest_refresh;
6688 	struct list_head *list_head = use_probed_modes ?
6689 		&aconnector->base.probed_modes :
6690 		&aconnector->base.modes;
6691 
6692 	if (aconnector->base.connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
6693 		return NULL;
6694 
6695 	if (aconnector->freesync_vid_base.clock != 0)
6696 		return &aconnector->freesync_vid_base;
6697 
6698 	/* Find the preferred mode */
6699 	list_for_each_entry(m, list_head, head) {
6700 		if (m->type & DRM_MODE_TYPE_PREFERRED) {
6701 			m_pref = m;
6702 			break;
6703 		}
6704 	}
6705 
6706 	if (!m_pref) {
6707 		/* Probably an EDID with no preferred mode. Fallback to first entry */
6708 		m_pref = list_first_entry_or_null(
6709 				&aconnector->base.modes, struct drm_display_mode, head);
6710 		if (!m_pref) {
6711 			drm_dbg_driver(aconnector->base.dev, "No preferred mode found in EDID\n");
6712 			return NULL;
6713 		}
6714 	}
6715 
6716 	highest_refresh = drm_mode_vrefresh(m_pref);
6717 
6718 	/*
6719 	 * Find the mode with highest refresh rate with same resolution.
6720 	 * For some monitors, preferred mode is not the mode with highest
6721 	 * supported refresh rate.
6722 	 */
6723 	list_for_each_entry(m, list_head, head) {
6724 		current_refresh  = drm_mode_vrefresh(m);
6725 
6726 		if (m->hdisplay == m_pref->hdisplay &&
6727 		    m->vdisplay == m_pref->vdisplay &&
6728 		    highest_refresh < current_refresh) {
6729 			highest_refresh = current_refresh;
6730 			m_pref = m;
6731 		}
6732 	}
6733 
6734 	drm_mode_copy(&aconnector->freesync_vid_base, m_pref);
6735 	return m_pref;
6736 }
6737 
6738 static bool is_freesync_video_mode(const struct drm_display_mode *mode,
6739 		struct amdgpu_dm_connector *aconnector)
6740 {
6741 	struct drm_display_mode *high_mode;
6742 	int timing_diff;
6743 
6744 	high_mode = get_highest_refresh_rate_mode(aconnector, false);
6745 	if (!high_mode || !mode)
6746 		return false;
6747 
6748 	timing_diff = high_mode->vtotal - mode->vtotal;
6749 
6750 	if (high_mode->clock == 0 || high_mode->clock != mode->clock ||
6751 	    high_mode->hdisplay != mode->hdisplay ||
6752 	    high_mode->vdisplay != mode->vdisplay ||
6753 	    high_mode->hsync_start != mode->hsync_start ||
6754 	    high_mode->hsync_end != mode->hsync_end ||
6755 	    high_mode->htotal != mode->htotal ||
6756 	    high_mode->hskew != mode->hskew ||
6757 	    high_mode->vscan != mode->vscan ||
6758 	    high_mode->vsync_start - mode->vsync_start != timing_diff ||
6759 	    high_mode->vsync_end - mode->vsync_end != timing_diff)
6760 		return false;
6761 	else
6762 		return true;
6763 }
6764 
6765 #if defined(CONFIG_DRM_AMD_DC_FP)
6766 static void update_dsc_caps(struct amdgpu_dm_connector *aconnector,
6767 			    struct dc_sink *sink, struct dc_stream_state *stream,
6768 			    struct dsc_dec_dpcd_caps *dsc_caps)
6769 {
6770 	stream->timing.flags.DSC = 0;
6771 	dsc_caps->is_dsc_supported = false;
6772 
6773 	if (aconnector->dc_link && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
6774 	    sink->sink_signal == SIGNAL_TYPE_EDP)) {
6775 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE ||
6776 			sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER)
6777 			dc_dsc_parse_dsc_dpcd(aconnector->dc_link->ctx->dc,
6778 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_basic_caps.raw,
6779 				aconnector->dc_link->dpcd_caps.dsc_caps.dsc_branch_decoder_caps.raw,
6780 				dsc_caps);
6781 	}
6782 }
6783 
6784 static void apply_dsc_policy_for_edp(struct amdgpu_dm_connector *aconnector,
6785 				    struct dc_sink *sink, struct dc_stream_state *stream,
6786 				    struct dsc_dec_dpcd_caps *dsc_caps,
6787 				    uint32_t max_dsc_target_bpp_limit_override)
6788 {
6789 	const struct dc_link_settings *verified_link_cap = NULL;
6790 	u32 link_bw_in_kbps;
6791 	u32 edp_min_bpp_x16, edp_max_bpp_x16;
6792 	struct dc *dc = sink->ctx->dc;
6793 	struct dc_dsc_bw_range bw_range = {0};
6794 	struct dc_dsc_config dsc_cfg = {0};
6795 	struct dc_dsc_config_options dsc_options = {0};
6796 
6797 	dc_dsc_get_default_config_option(dc, &dsc_options);
6798 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6799 
6800 	verified_link_cap = dc_link_get_link_cap(stream->link);
6801 	link_bw_in_kbps = dc_link_bandwidth_kbps(stream->link, verified_link_cap);
6802 	edp_min_bpp_x16 = 8 * 16;
6803 	edp_max_bpp_x16 = 8 * 16;
6804 
6805 	if (edp_max_bpp_x16 > dsc_caps->edp_max_bits_per_pixel)
6806 		edp_max_bpp_x16 = dsc_caps->edp_max_bits_per_pixel;
6807 
6808 	if (edp_max_bpp_x16 < edp_min_bpp_x16)
6809 		edp_min_bpp_x16 = edp_max_bpp_x16;
6810 
6811 	if (dc_dsc_compute_bandwidth_range(dc->res_pool->dscs[0],
6812 				dc->debug.dsc_min_slice_height_override,
6813 				edp_min_bpp_x16, edp_max_bpp_x16,
6814 				dsc_caps,
6815 				&stream->timing,
6816 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6817 				&bw_range)) {
6818 
6819 		if (bw_range.max_kbps < link_bw_in_kbps) {
6820 			if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6821 					dsc_caps,
6822 					&dsc_options,
6823 					0,
6824 					&stream->timing,
6825 					dc_link_get_highest_encoding_format(aconnector->dc_link),
6826 					&dsc_cfg)) {
6827 				stream->timing.dsc_cfg = dsc_cfg;
6828 				stream->timing.flags.DSC = 1;
6829 				stream->timing.dsc_cfg.bits_per_pixel = edp_max_bpp_x16;
6830 			}
6831 			return;
6832 		}
6833 	}
6834 
6835 	if (dc_dsc_compute_config(dc->res_pool->dscs[0],
6836 				dsc_caps,
6837 				&dsc_options,
6838 				link_bw_in_kbps,
6839 				&stream->timing,
6840 				dc_link_get_highest_encoding_format(aconnector->dc_link),
6841 				&dsc_cfg)) {
6842 		stream->timing.dsc_cfg = dsc_cfg;
6843 		stream->timing.flags.DSC = 1;
6844 	}
6845 }
6846 
6847 static void apply_dsc_policy_for_stream(struct amdgpu_dm_connector *aconnector,
6848 					struct dc_sink *sink, struct dc_stream_state *stream,
6849 					struct dsc_dec_dpcd_caps *dsc_caps)
6850 {
6851 	struct drm_connector *drm_connector = &aconnector->base;
6852 	u32 link_bandwidth_kbps;
6853 	struct dc *dc = sink->ctx->dc;
6854 	u32 max_supported_bw_in_kbps, timing_bw_in_kbps;
6855 	u32 dsc_max_supported_bw_in_kbps;
6856 	u32 max_dsc_target_bpp_limit_override =
6857 		drm_connector->display_info.max_dsc_bpp;
6858 	struct dc_dsc_config_options dsc_options = {0};
6859 
6860 	dc_dsc_get_default_config_option(dc, &dsc_options);
6861 	dsc_options.max_target_bpp_limit_override_x16 = max_dsc_target_bpp_limit_override * 16;
6862 
6863 	link_bandwidth_kbps = dc_link_bandwidth_kbps(aconnector->dc_link,
6864 							dc_link_get_link_cap(aconnector->dc_link));
6865 
6866 	/* Set DSC policy according to dsc_clock_en */
6867 	dc_dsc_policy_set_enable_dsc_when_not_needed(
6868 		aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE);
6869 
6870 	if (sink->sink_signal == SIGNAL_TYPE_EDP &&
6871 	    !aconnector->dc_link->panel_config.dsc.disable_dsc_edp &&
6872 	    dc->caps.edp_dsc_support && aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE) {
6873 
6874 		apply_dsc_policy_for_edp(aconnector, sink, stream, dsc_caps, max_dsc_target_bpp_limit_override);
6875 
6876 	} else if (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT) {
6877 		if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_NONE) {
6878 			if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
6879 						dsc_caps,
6880 						&dsc_options,
6881 						link_bandwidth_kbps,
6882 						&stream->timing,
6883 						dc_link_get_highest_encoding_format(aconnector->dc_link),
6884 						&stream->timing.dsc_cfg)) {
6885 				stream->timing.flags.DSC = 1;
6886 				drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from SST RX\n",
6887 							__func__, drm_connector->name);
6888 			}
6889 		} else if (sink->link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER) {
6890 			timing_bw_in_kbps = dc_bandwidth_in_kbps_from_timing(&stream->timing,
6891 					dc_link_get_highest_encoding_format(aconnector->dc_link));
6892 			max_supported_bw_in_kbps = link_bandwidth_kbps;
6893 			dsc_max_supported_bw_in_kbps = link_bandwidth_kbps;
6894 
6895 			if (timing_bw_in_kbps > max_supported_bw_in_kbps &&
6896 					max_supported_bw_in_kbps > 0 &&
6897 					dsc_max_supported_bw_in_kbps > 0)
6898 				if (dc_dsc_compute_config(aconnector->dc_link->ctx->dc->res_pool->dscs[0],
6899 						dsc_caps,
6900 						&dsc_options,
6901 						dsc_max_supported_bw_in_kbps,
6902 						&stream->timing,
6903 						dc_link_get_highest_encoding_format(aconnector->dc_link),
6904 						&stream->timing.dsc_cfg)) {
6905 					stream->timing.flags.DSC = 1;
6906 					drm_dbg_driver(drm_connector->dev, "%s: SST_DSC [%s] DSC is selected from DP-HDMI PCON\n",
6907 									 __func__, drm_connector->name);
6908 				}
6909 		}
6910 	}
6911 
6912 	/* Overwrite the stream flag if DSC is enabled through debugfs */
6913 	if (aconnector->dsc_settings.dsc_force_enable == DSC_CLK_FORCE_ENABLE)
6914 		stream->timing.flags.DSC = 1;
6915 
6916 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_h)
6917 		stream->timing.dsc_cfg.num_slices_h = aconnector->dsc_settings.dsc_num_slices_h;
6918 
6919 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_num_slices_v)
6920 		stream->timing.dsc_cfg.num_slices_v = aconnector->dsc_settings.dsc_num_slices_v;
6921 
6922 	if (stream->timing.flags.DSC && aconnector->dsc_settings.dsc_bits_per_pixel)
6923 		stream->timing.dsc_cfg.bits_per_pixel = aconnector->dsc_settings.dsc_bits_per_pixel;
6924 }
6925 #endif
6926 
6927 static struct dc_stream_state *
6928 create_stream_for_sink(struct drm_connector *connector,
6929 		       const struct drm_display_mode *drm_mode,
6930 		       const struct dm_connector_state *dm_state,
6931 		       const struct dc_stream_state *old_stream,
6932 		       int requested_bpc)
6933 {
6934 	struct drm_device *dev = connector->dev;
6935 	struct amdgpu_dm_connector *aconnector = NULL;
6936 	struct drm_display_mode *preferred_mode = NULL;
6937 	const struct drm_connector_state *con_state = &dm_state->base;
6938 	struct dc_stream_state *stream = NULL;
6939 	struct drm_display_mode mode;
6940 	struct drm_display_mode saved_mode;
6941 	struct drm_display_mode *freesync_mode = NULL;
6942 	bool native_mode_found = false;
6943 	bool recalculate_timing = false;
6944 	bool scale = dm_state->scaling != RMX_OFF;
6945 	int mode_refresh;
6946 	int preferred_refresh = 0;
6947 	enum color_transfer_func tf = TRANSFER_FUNC_UNKNOWN;
6948 #if defined(CONFIG_DRM_AMD_DC_FP)
6949 	struct dsc_dec_dpcd_caps dsc_caps;
6950 #endif
6951 	struct dc_link *link = NULL;
6952 	struct dc_sink *sink = NULL;
6953 
6954 	drm_mode_init(&mode, drm_mode);
6955 	memset(&saved_mode, 0, sizeof(saved_mode));
6956 
6957 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK) {
6958 		aconnector = NULL;
6959 		aconnector = to_amdgpu_dm_connector(connector);
6960 		link = aconnector->dc_link;
6961 	} else {
6962 		struct drm_writeback_connector *wbcon = NULL;
6963 		struct amdgpu_dm_wb_connector *dm_wbcon = NULL;
6964 
6965 		wbcon = drm_connector_to_writeback(connector);
6966 		dm_wbcon = to_amdgpu_dm_wb_connector(wbcon);
6967 		link = dm_wbcon->link;
6968 	}
6969 
6970 	if (!aconnector || !aconnector->dc_sink) {
6971 		sink = create_fake_sink(dev, link);
6972 		if (!sink)
6973 			return stream;
6974 
6975 	} else {
6976 		sink = aconnector->dc_sink;
6977 		dc_sink_retain(sink);
6978 	}
6979 
6980 	stream = dc_create_stream_for_sink(sink);
6981 
6982 	if (stream == NULL) {
6983 		drm_err(dev, "Failed to create stream for sink!\n");
6984 		goto finish;
6985 	}
6986 
6987 	/* We leave this NULL for writeback connectors */
6988 	stream->dm_stream_context = aconnector;
6989 
6990 	stream->timing.flags.LTE_340MCSC_SCRAMBLE =
6991 		connector->display_info.hdmi.scdc.scrambling.low_rates;
6992 
6993 	list_for_each_entry(preferred_mode, &connector->modes, head) {
6994 		/* Search for preferred mode */
6995 		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
6996 			native_mode_found = true;
6997 			break;
6998 		}
6999 	}
7000 	if (!native_mode_found)
7001 		preferred_mode = list_first_entry_or_null(
7002 				&connector->modes,
7003 				struct drm_display_mode,
7004 				head);
7005 
7006 	mode_refresh = drm_mode_vrefresh(&mode);
7007 
7008 	if (preferred_mode == NULL) {
7009 		/*
7010 		 * This may not be an error, the use case is when we have no
7011 		 * usermode calls to reset and set mode upon hotplug. In this
7012 		 * case, we call set mode ourselves to restore the previous mode
7013 		 * and the modelist may not be filled in time.
7014 		 */
7015 		drm_dbg_driver(dev, "No preferred mode found\n");
7016 	} else if (aconnector) {
7017 		recalculate_timing = amdgpu_freesync_vid_mode &&
7018 				 is_freesync_video_mode(&mode, aconnector);
7019 		if (recalculate_timing) {
7020 			freesync_mode = get_highest_refresh_rate_mode(aconnector, false);
7021 			drm_mode_copy(&saved_mode, &mode);
7022 			saved_mode.picture_aspect_ratio = mode.picture_aspect_ratio;
7023 			drm_mode_copy(&mode, freesync_mode);
7024 			mode.picture_aspect_ratio = saved_mode.picture_aspect_ratio;
7025 		} else {
7026 			decide_crtc_timing_for_drm_display_mode(
7027 					&mode, preferred_mode, scale);
7028 
7029 			preferred_refresh = drm_mode_vrefresh(preferred_mode);
7030 		}
7031 	}
7032 
7033 	if (recalculate_timing)
7034 		drm_mode_set_crtcinfo(&saved_mode, 0);
7035 
7036 	/*
7037 	 * If scaling is enabled and refresh rate didn't change
7038 	 * we copy the vic and polarities of the old timings
7039 	 */
7040 	if (!scale || mode_refresh != preferred_refresh)
7041 		fill_stream_properties_from_drm_display_mode(
7042 			stream, &mode, connector, con_state, NULL,
7043 			requested_bpc);
7044 	else
7045 		fill_stream_properties_from_drm_display_mode(
7046 			stream, &mode, connector, con_state, old_stream,
7047 			requested_bpc);
7048 
7049 	/* The rest isn't needed for writeback connectors */
7050 	if (!aconnector)
7051 		goto finish;
7052 
7053 	if (aconnector->timing_changed) {
7054 		drm_dbg(aconnector->base.dev,
7055 			"overriding timing for automated test, bpc %d, changing to %d\n",
7056 			stream->timing.display_color_depth,
7057 			aconnector->timing_requested->display_color_depth);
7058 		stream->timing = *aconnector->timing_requested;
7059 	}
7060 
7061 #if defined(CONFIG_DRM_AMD_DC_FP)
7062 	/* SST DSC determination policy */
7063 	update_dsc_caps(aconnector, sink, stream, &dsc_caps);
7064 	if (aconnector->dsc_settings.dsc_force_enable != DSC_CLK_FORCE_DISABLE && dsc_caps.is_dsc_supported)
7065 		apply_dsc_policy_for_stream(aconnector, sink, stream, &dsc_caps);
7066 #endif
7067 
7068 	update_stream_scaling_settings(&mode, dm_state, stream);
7069 
7070 	fill_audio_info(
7071 		&stream->audio_info,
7072 		connector,
7073 		sink);
7074 
7075 	update_stream_signal(stream, sink);
7076 
7077 	if (stream->signal == SIGNAL_TYPE_HDMI_TYPE_A)
7078 		mod_build_hf_vsif_infopacket(stream, &stream->vsp_infopacket);
7079 
7080 	if (stream->signal == SIGNAL_TYPE_DISPLAY_PORT ||
7081 	    stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST ||
7082 	    stream->signal == SIGNAL_TYPE_EDP) {
7083 		const struct dc_edid_caps *edid_caps;
7084 		unsigned int disable_colorimetry = 0;
7085 
7086 		if (aconnector->dc_sink) {
7087 			edid_caps = &aconnector->dc_sink->edid_caps;
7088 			disable_colorimetry = edid_caps->panel_patch.disable_colorimetry;
7089 		}
7090 
7091 		//
7092 		// should decide stream support vsc sdp colorimetry capability
7093 		// before building vsc info packet
7094 		//
7095 		stream->use_vsc_sdp_for_colorimetry = stream->link->dpcd_caps.dpcd_rev.raw >= 0x14 &&
7096 						      stream->link->dpcd_caps.dprx_feature.bits.VSC_SDP_COLORIMETRY_SUPPORTED &&
7097 						      !disable_colorimetry;
7098 
7099 		if (stream->out_transfer_func.tf == TRANSFER_FUNCTION_GAMMA22)
7100 			tf = TRANSFER_FUNC_GAMMA_22;
7101 		mod_build_vsc_infopacket(stream, &stream->vsc_infopacket, stream->output_color_space, tf);
7102 		aconnector->sr_skip_count = AMDGPU_DM_PSR_ENTRY_DELAY;
7103 
7104 	}
7105 finish:
7106 	dc_sink_release(sink);
7107 
7108 	return stream;
7109 }
7110 
7111 static enum drm_connector_status
7112 amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
7113 {
7114 	bool connected;
7115 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7116 
7117 	/*
7118 	 * Notes:
7119 	 * 1. This interface is NOT called in context of HPD irq.
7120 	 * 2. This interface *is called* in context of user-mode ioctl. Which
7121 	 * makes it a bad place for *any* MST-related activity.
7122 	 */
7123 
7124 	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
7125 	    !aconnector->fake_enable)
7126 		connected = (aconnector->dc_sink != NULL);
7127 	else
7128 		connected = (aconnector->base.force == DRM_FORCE_ON ||
7129 				aconnector->base.force == DRM_FORCE_ON_DIGITAL);
7130 
7131 	update_subconnector_property(aconnector);
7132 
7133 	return (connected ? connector_status_connected :
7134 			connector_status_disconnected);
7135 }
7136 
7137 int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
7138 					    struct drm_connector_state *connector_state,
7139 					    struct drm_property *property,
7140 					    uint64_t val)
7141 {
7142 	struct drm_device *dev = connector->dev;
7143 	struct amdgpu_device *adev = drm_to_adev(dev);
7144 	struct dm_connector_state *dm_old_state =
7145 		to_dm_connector_state(connector->state);
7146 	struct dm_connector_state *dm_new_state =
7147 		to_dm_connector_state(connector_state);
7148 
7149 	int ret = -EINVAL;
7150 
7151 	if (property == dev->mode_config.scaling_mode_property) {
7152 		enum amdgpu_rmx_type rmx_type;
7153 
7154 		switch (val) {
7155 		case DRM_MODE_SCALE_CENTER:
7156 			rmx_type = RMX_CENTER;
7157 			break;
7158 		case DRM_MODE_SCALE_ASPECT:
7159 			rmx_type = RMX_ASPECT;
7160 			break;
7161 		case DRM_MODE_SCALE_FULLSCREEN:
7162 			rmx_type = RMX_FULL;
7163 			break;
7164 		case DRM_MODE_SCALE_NONE:
7165 		default:
7166 			rmx_type = RMX_OFF;
7167 			break;
7168 		}
7169 
7170 		if (dm_old_state->scaling == rmx_type)
7171 			return 0;
7172 
7173 		dm_new_state->scaling = rmx_type;
7174 		ret = 0;
7175 	} else if (property == adev->mode_info.underscan_hborder_property) {
7176 		dm_new_state->underscan_hborder = val;
7177 		ret = 0;
7178 	} else if (property == adev->mode_info.underscan_vborder_property) {
7179 		dm_new_state->underscan_vborder = val;
7180 		ret = 0;
7181 	} else if (property == adev->mode_info.underscan_property) {
7182 		dm_new_state->underscan_enable = val;
7183 		ret = 0;
7184 	}
7185 
7186 	return ret;
7187 }
7188 
7189 int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
7190 					    const struct drm_connector_state *state,
7191 					    struct drm_property *property,
7192 					    uint64_t *val)
7193 {
7194 	struct drm_device *dev = connector->dev;
7195 	struct amdgpu_device *adev = drm_to_adev(dev);
7196 	struct dm_connector_state *dm_state =
7197 		to_dm_connector_state(state);
7198 	int ret = -EINVAL;
7199 
7200 	if (property == dev->mode_config.scaling_mode_property) {
7201 		switch (dm_state->scaling) {
7202 		case RMX_CENTER:
7203 			*val = DRM_MODE_SCALE_CENTER;
7204 			break;
7205 		case RMX_ASPECT:
7206 			*val = DRM_MODE_SCALE_ASPECT;
7207 			break;
7208 		case RMX_FULL:
7209 			*val = DRM_MODE_SCALE_FULLSCREEN;
7210 			break;
7211 		case RMX_OFF:
7212 		default:
7213 			*val = DRM_MODE_SCALE_NONE;
7214 			break;
7215 		}
7216 		ret = 0;
7217 	} else if (property == adev->mode_info.underscan_hborder_property) {
7218 		*val = dm_state->underscan_hborder;
7219 		ret = 0;
7220 	} else if (property == adev->mode_info.underscan_vborder_property) {
7221 		*val = dm_state->underscan_vborder;
7222 		ret = 0;
7223 	} else if (property == adev->mode_info.underscan_property) {
7224 		*val = dm_state->underscan_enable;
7225 		ret = 0;
7226 	}
7227 
7228 	return ret;
7229 }
7230 
7231 /**
7232  * DOC: panel power savings
7233  *
7234  * The display manager allows you to set your desired **panel power savings**
7235  * level (between 0-4, with 0 representing off), e.g. using the following::
7236  *
7237  *   # echo 3 > /sys/class/drm/card0-eDP-1/amdgpu/panel_power_savings
7238  *
7239  * Modifying this value can have implications on color accuracy, so tread
7240  * carefully.
7241  */
7242 
7243 static ssize_t panel_power_savings_show(struct device *device,
7244 					struct device_attribute *attr,
7245 					char *buf)
7246 {
7247 	struct drm_connector *connector = dev_get_drvdata(device);
7248 	struct drm_device *dev = connector->dev;
7249 	u8 val;
7250 
7251 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7252 	val = to_dm_connector_state(connector->state)->abm_level ==
7253 		ABM_LEVEL_IMMEDIATE_DISABLE ? 0 :
7254 		to_dm_connector_state(connector->state)->abm_level;
7255 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7256 
7257 	return sysfs_emit(buf, "%u\n", val);
7258 }
7259 
7260 static ssize_t panel_power_savings_store(struct device *device,
7261 					 struct device_attribute *attr,
7262 					 const char *buf, size_t count)
7263 {
7264 	struct drm_connector *connector = dev_get_drvdata(device);
7265 	struct drm_device *dev = connector->dev;
7266 	long val;
7267 	int ret;
7268 
7269 	ret = kstrtol(buf, 0, &val);
7270 
7271 	if (ret)
7272 		return ret;
7273 
7274 	if (val < 0 || val > 4)
7275 		return -EINVAL;
7276 
7277 	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
7278 	to_dm_connector_state(connector->state)->abm_level = val ?:
7279 		ABM_LEVEL_IMMEDIATE_DISABLE;
7280 	drm_modeset_unlock(&dev->mode_config.connection_mutex);
7281 
7282 	drm_kms_helper_hotplug_event(dev);
7283 
7284 	return count;
7285 }
7286 
7287 static DEVICE_ATTR_RW(panel_power_savings);
7288 
7289 static struct attribute *amdgpu_attrs[] = {
7290 	&dev_attr_panel_power_savings.attr,
7291 	NULL
7292 };
7293 
7294 static const struct attribute_group amdgpu_group = {
7295 	.name = "amdgpu",
7296 	.attrs = amdgpu_attrs
7297 };
7298 
7299 static bool
7300 amdgpu_dm_should_create_sysfs(struct amdgpu_dm_connector *amdgpu_dm_connector)
7301 {
7302 	if (amdgpu_dm_abm_level >= 0)
7303 		return false;
7304 
7305 	if (amdgpu_dm_connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
7306 		return false;
7307 
7308 	/* check for OLED panels */
7309 	if (amdgpu_dm_connector->bl_idx >= 0) {
7310 		struct drm_device *drm = amdgpu_dm_connector->base.dev;
7311 		struct amdgpu_display_manager *dm = &drm_to_adev(drm)->dm;
7312 		struct amdgpu_dm_backlight_caps *caps;
7313 
7314 		caps = &dm->backlight_caps[amdgpu_dm_connector->bl_idx];
7315 		if (caps->aux_support)
7316 			return false;
7317 	}
7318 
7319 	return true;
7320 }
7321 
7322 static void amdgpu_dm_connector_unregister(struct drm_connector *connector)
7323 {
7324 	struct amdgpu_dm_connector *amdgpu_dm_connector = to_amdgpu_dm_connector(connector);
7325 
7326 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector))
7327 		sysfs_remove_group(&connector->kdev->kobj, &amdgpu_group);
7328 
7329 	cec_notifier_conn_unregister(amdgpu_dm_connector->notifier);
7330 	drm_dp_aux_unregister(&amdgpu_dm_connector->dm_dp_aux.aux);
7331 }
7332 
7333 static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
7334 {
7335 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7336 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7337 	struct amdgpu_display_manager *dm = &adev->dm;
7338 
7339 	/*
7340 	 * Call only if mst_mgr was initialized before since it's not done
7341 	 * for all connector types.
7342 	 */
7343 	if (aconnector->mst_mgr.dev)
7344 		drm_dp_mst_topology_mgr_destroy(&aconnector->mst_mgr);
7345 
7346 	if (aconnector->bl_idx != -1) {
7347 		backlight_device_unregister(dm->backlight_dev[aconnector->bl_idx]);
7348 		dm->backlight_dev[aconnector->bl_idx] = NULL;
7349 	}
7350 
7351 	if (aconnector->dc_em_sink)
7352 		dc_sink_release(aconnector->dc_em_sink);
7353 	aconnector->dc_em_sink = NULL;
7354 	if (aconnector->dc_sink)
7355 		dc_sink_release(aconnector->dc_sink);
7356 	aconnector->dc_sink = NULL;
7357 
7358 	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
7359 	drm_connector_unregister(connector);
7360 	drm_connector_cleanup(connector);
7361 	if (aconnector->i2c) {
7362 		i2c_del_adapter(&aconnector->i2c->base);
7363 		kfree(aconnector->i2c);
7364 	}
7365 	kfree(aconnector->dm_dp_aux.aux.name);
7366 
7367 	kfree(connector);
7368 }
7369 
7370 void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
7371 {
7372 	struct dm_connector_state *state =
7373 		to_dm_connector_state(connector->state);
7374 
7375 	if (connector->state)
7376 		__drm_atomic_helper_connector_destroy_state(connector->state);
7377 
7378 	kfree(state);
7379 
7380 	state = kzalloc(sizeof(*state), GFP_KERNEL);
7381 
7382 	if (state) {
7383 		state->scaling = RMX_OFF;
7384 		state->underscan_enable = false;
7385 		state->underscan_hborder = 0;
7386 		state->underscan_vborder = 0;
7387 		state->base.max_requested_bpc = 8;
7388 		state->vcpi_slots = 0;
7389 		state->pbn = 0;
7390 
7391 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
7392 			if (amdgpu_dm_abm_level <= 0)
7393 				state->abm_level = ABM_LEVEL_IMMEDIATE_DISABLE;
7394 			else
7395 				state->abm_level = amdgpu_dm_abm_level;
7396 		}
7397 
7398 		__drm_atomic_helper_connector_reset(connector, &state->base);
7399 	}
7400 }
7401 
7402 struct drm_connector_state *
7403 amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
7404 {
7405 	struct dm_connector_state *state =
7406 		to_dm_connector_state(connector->state);
7407 
7408 	struct dm_connector_state *new_state =
7409 			kmemdup(state, sizeof(*state), GFP_KERNEL);
7410 
7411 	if (!new_state)
7412 		return NULL;
7413 
7414 	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);
7415 
7416 	new_state->freesync_capable = state->freesync_capable;
7417 	new_state->abm_level = state->abm_level;
7418 	new_state->scaling = state->scaling;
7419 	new_state->underscan_enable = state->underscan_enable;
7420 	new_state->underscan_hborder = state->underscan_hborder;
7421 	new_state->underscan_vborder = state->underscan_vborder;
7422 	new_state->vcpi_slots = state->vcpi_slots;
7423 	new_state->pbn = state->pbn;
7424 	return &new_state->base;
7425 }
7426 
7427 static int
7428 amdgpu_dm_connector_late_register(struct drm_connector *connector)
7429 {
7430 	struct amdgpu_dm_connector *amdgpu_dm_connector =
7431 		to_amdgpu_dm_connector(connector);
7432 	int r;
7433 
7434 	if (amdgpu_dm_should_create_sysfs(amdgpu_dm_connector)) {
7435 		r = sysfs_create_group(&connector->kdev->kobj,
7436 				       &amdgpu_group);
7437 		if (r)
7438 			return r;
7439 	}
7440 
7441 	amdgpu_dm_register_backlight_device(amdgpu_dm_connector);
7442 
7443 	if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
7444 	    (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
7445 		amdgpu_dm_connector->dm_dp_aux.aux.dev = connector->kdev;
7446 		r = drm_dp_aux_register(&amdgpu_dm_connector->dm_dp_aux.aux);
7447 		if (r)
7448 			return r;
7449 	}
7450 
7451 #if defined(CONFIG_DEBUG_FS)
7452 	connector_debugfs_init(amdgpu_dm_connector);
7453 #endif
7454 
7455 	return 0;
7456 }
7457 
7458 static void amdgpu_dm_connector_funcs_force(struct drm_connector *connector)
7459 {
7460 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7461 	struct dc_link *dc_link = aconnector->dc_link;
7462 	struct dc_sink *dc_em_sink = aconnector->dc_em_sink;
7463 	const struct drm_edid *drm_edid;
7464 	struct i2c_adapter *ddc;
7465 	struct drm_device *dev = connector->dev;
7466 
7467 	if (dc_link && dc_link->aux_mode)
7468 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7469 	else
7470 		ddc = &aconnector->i2c->base;
7471 
7472 	drm_edid = drm_edid_read_ddc(connector, ddc);
7473 	drm_edid_connector_update(connector, drm_edid);
7474 	if (!drm_edid) {
7475 		drm_err(dev, "No EDID found on connector: %s.\n", connector->name);
7476 		return;
7477 	}
7478 
7479 	aconnector->drm_edid = drm_edid;
7480 	/* Update emulated (virtual) sink's EDID */
7481 	if (dc_em_sink && dc_link) {
7482 		// FIXME: Get rid of drm_edid_raw()
7483 		const struct edid *edid = drm_edid_raw(drm_edid);
7484 
7485 		memset(&dc_em_sink->edid_caps, 0, sizeof(struct dc_edid_caps));
7486 		memmove(dc_em_sink->dc_edid.raw_edid, edid,
7487 			(edid->extensions + 1) * EDID_LENGTH);
7488 		dm_helpers_parse_edid_caps(
7489 			dc_link,
7490 			&dc_em_sink->dc_edid,
7491 			&dc_em_sink->edid_caps);
7492 	}
7493 }
7494 
7495 static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
7496 	.reset = amdgpu_dm_connector_funcs_reset,
7497 	.detect = amdgpu_dm_connector_detect,
7498 	.fill_modes = drm_helper_probe_single_connector_modes,
7499 	.destroy = amdgpu_dm_connector_destroy,
7500 	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
7501 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7502 	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
7503 	.atomic_get_property = amdgpu_dm_connector_atomic_get_property,
7504 	.late_register = amdgpu_dm_connector_late_register,
7505 	.early_unregister = amdgpu_dm_connector_unregister,
7506 	.force = amdgpu_dm_connector_funcs_force
7507 };
7508 
7509 static int get_modes(struct drm_connector *connector)
7510 {
7511 	return amdgpu_dm_connector_get_modes(connector);
7512 }
7513 
7514 static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
7515 {
7516 	struct drm_connector *connector = &aconnector->base;
7517 	struct dc_link *dc_link = aconnector->dc_link;
7518 	struct dc_sink_init_data init_params = {
7519 			.link = aconnector->dc_link,
7520 			.sink_signal = SIGNAL_TYPE_VIRTUAL
7521 	};
7522 	const struct drm_edid *drm_edid;
7523 	const struct edid *edid;
7524 	struct i2c_adapter *ddc;
7525 
7526 	if (dc_link && dc_link->aux_mode)
7527 		ddc = &aconnector->dm_dp_aux.aux.ddc;
7528 	else
7529 		ddc = &aconnector->i2c->base;
7530 
7531 	drm_edid = drm_edid_read_ddc(connector, ddc);
7532 	drm_edid_connector_update(connector, drm_edid);
7533 	if (!drm_edid) {
7534 		drm_err(connector->dev, "No EDID found on connector: %s.\n", connector->name);
7535 		return;
7536 	}
7537 
7538 	if (connector->display_info.is_hdmi)
7539 		init_params.sink_signal = SIGNAL_TYPE_HDMI_TYPE_A;
7540 
7541 	aconnector->drm_edid = drm_edid;
7542 
7543 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
7544 	aconnector->dc_em_sink = dc_link_add_remote_sink(
7545 		aconnector->dc_link,
7546 		(uint8_t *)edid,
7547 		(edid->extensions + 1) * EDID_LENGTH,
7548 		&init_params);
7549 
7550 	if (aconnector->base.force == DRM_FORCE_ON) {
7551 		aconnector->dc_sink = aconnector->dc_link->local_sink ?
7552 		aconnector->dc_link->local_sink :
7553 		aconnector->dc_em_sink;
7554 		if (aconnector->dc_sink)
7555 			dc_sink_retain(aconnector->dc_sink);
7556 	}
7557 }
7558 
7559 static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
7560 {
7561 	struct dc_link *link = (struct dc_link *)aconnector->dc_link;
7562 
7563 	/*
7564 	 * In case of headless boot with force on for DP managed connector
7565 	 * Those settings have to be != 0 to get initial modeset
7566 	 */
7567 	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
7568 		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
7569 		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
7570 	}
7571 
7572 	create_eml_sink(aconnector);
7573 }
7574 
7575 static enum dc_status dm_validate_stream_and_context(struct dc *dc,
7576 						struct dc_stream_state *stream)
7577 {
7578 	enum dc_status dc_result = DC_ERROR_UNEXPECTED;
7579 	struct dc_plane_state *dc_plane_state = NULL;
7580 	struct dc_state *dc_state = NULL;
7581 
7582 	if (!stream)
7583 		goto cleanup;
7584 
7585 	dc_plane_state = dc_create_plane_state(dc);
7586 	if (!dc_plane_state)
7587 		goto cleanup;
7588 
7589 	dc_state = dc_state_create(dc, NULL);
7590 	if (!dc_state)
7591 		goto cleanup;
7592 
7593 	/* populate stream to plane */
7594 	dc_plane_state->src_rect.height  = stream->src.height;
7595 	dc_plane_state->src_rect.width   = stream->src.width;
7596 	dc_plane_state->dst_rect.height  = stream->src.height;
7597 	dc_plane_state->dst_rect.width   = stream->src.width;
7598 	dc_plane_state->clip_rect.height = stream->src.height;
7599 	dc_plane_state->clip_rect.width  = stream->src.width;
7600 	dc_plane_state->plane_size.surface_pitch = ((stream->src.width + 255) / 256) * 256;
7601 	dc_plane_state->plane_size.surface_size.height = stream->src.height;
7602 	dc_plane_state->plane_size.surface_size.width  = stream->src.width;
7603 	dc_plane_state->plane_size.chroma_size.height  = stream->src.height;
7604 	dc_plane_state->plane_size.chroma_size.width   = stream->src.width;
7605 	dc_plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
7606 	dc_plane_state->tiling_info.gfx9.swizzle = DC_SW_UNKNOWN;
7607 	dc_plane_state->rotation = ROTATION_ANGLE_0;
7608 	dc_plane_state->is_tiling_rotated = false;
7609 	dc_plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_LINEAR_GENERAL;
7610 
7611 	dc_result = dc_validate_stream(dc, stream);
7612 	if (dc_result == DC_OK)
7613 		dc_result = dc_validate_plane(dc, dc_plane_state);
7614 
7615 	if (dc_result == DC_OK)
7616 		dc_result = dc_state_add_stream(dc, dc_state, stream);
7617 
7618 	if (dc_result == DC_OK && !dc_state_add_plane(
7619 						dc,
7620 						stream,
7621 						dc_plane_state,
7622 						dc_state))
7623 		dc_result = DC_FAIL_ATTACH_SURFACES;
7624 
7625 	if (dc_result == DC_OK)
7626 		dc_result = dc_validate_global_state(dc, dc_state, DC_VALIDATE_MODE_ONLY);
7627 
7628 cleanup:
7629 	if (dc_state)
7630 		dc_state_release(dc_state);
7631 
7632 	if (dc_plane_state)
7633 		dc_plane_state_release(dc_plane_state);
7634 
7635 	return dc_result;
7636 }
7637 
7638 struct dc_stream_state *
7639 create_validate_stream_for_sink(struct drm_connector *connector,
7640 				const struct drm_display_mode *drm_mode,
7641 				const struct dm_connector_state *dm_state,
7642 				const struct dc_stream_state *old_stream)
7643 {
7644 	struct amdgpu_dm_connector *aconnector = NULL;
7645 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
7646 	struct dc_stream_state *stream;
7647 	const struct drm_connector_state *drm_state = dm_state ? &dm_state->base : NULL;
7648 	int requested_bpc = drm_state ? drm_state->max_requested_bpc : 8;
7649 	enum dc_status dc_result = DC_OK;
7650 	uint8_t bpc_limit = 6;
7651 
7652 	if (!dm_state)
7653 		return NULL;
7654 
7655 	if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
7656 		aconnector = to_amdgpu_dm_connector(connector);
7657 
7658 	if (aconnector &&
7659 	    (aconnector->dc_link->connector_signal == SIGNAL_TYPE_HDMI_TYPE_A ||
7660 	     aconnector->dc_link->dpcd_caps.dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER))
7661 		bpc_limit = 8;
7662 
7663 	do {
7664 		stream = create_stream_for_sink(connector, drm_mode,
7665 						dm_state, old_stream,
7666 						requested_bpc);
7667 		if (stream == NULL) {
7668 			drm_err(adev_to_drm(adev), "Failed to create stream for sink!\n");
7669 			break;
7670 		}
7671 
7672 		dc_result = dc_validate_stream(adev->dm.dc, stream);
7673 
7674 		if (!aconnector) /* writeback connector */
7675 			return stream;
7676 
7677 		if (dc_result == DC_OK && stream->signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
7678 			dc_result = dm_dp_mst_is_port_support_mode(aconnector, stream);
7679 
7680 		if (dc_result == DC_OK)
7681 			dc_result = dm_validate_stream_and_context(adev->dm.dc, stream);
7682 
7683 		if (dc_result != DC_OK) {
7684 			DRM_DEBUG_KMS("Pruned mode %d x %d (clk %d) %s %s -- %s\n",
7685 				      drm_mode->hdisplay,
7686 				      drm_mode->vdisplay,
7687 				      drm_mode->clock,
7688 				      dc_pixel_encoding_to_str(stream->timing.pixel_encoding),
7689 				      dc_color_depth_to_str(stream->timing.display_color_depth),
7690 				      dc_status_to_str(dc_result));
7691 
7692 			dc_stream_release(stream);
7693 			stream = NULL;
7694 			requested_bpc -= 2; /* lower bpc to retry validation */
7695 		}
7696 
7697 	} while (stream == NULL && requested_bpc >= bpc_limit);
7698 
7699 	if ((dc_result == DC_FAIL_ENC_VALIDATE ||
7700 	     dc_result == DC_EXCEED_DONGLE_CAP) &&
7701 	     !aconnector->force_yuv420_output) {
7702 		DRM_DEBUG_KMS("%s:%d Retry forcing yuv420 encoding\n",
7703 				     __func__, __LINE__);
7704 
7705 		aconnector->force_yuv420_output = true;
7706 		stream = create_validate_stream_for_sink(connector, drm_mode,
7707 						dm_state, old_stream);
7708 		aconnector->force_yuv420_output = false;
7709 	}
7710 
7711 	return stream;
7712 }
7713 
7714 enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
7715 				   const struct drm_display_mode *mode)
7716 {
7717 	int result = MODE_ERROR;
7718 	struct dc_sink *dc_sink;
7719 	struct drm_display_mode *test_mode;
7720 	/* TODO: Unhardcode stream count */
7721 	struct dc_stream_state *stream;
7722 	/* we always have an amdgpu_dm_connector here since we got
7723 	 * here via the amdgpu_dm_connector_helper_funcs
7724 	 */
7725 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7726 
7727 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
7728 			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
7729 		return result;
7730 
7731 	/*
7732 	 * Only run this the first time mode_valid is called to initilialize
7733 	 * EDID mgmt
7734 	 */
7735 	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
7736 		!aconnector->dc_em_sink)
7737 		handle_edid_mgmt(aconnector);
7738 
7739 	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
7740 
7741 	if (dc_sink == NULL && aconnector->base.force != DRM_FORCE_ON_DIGITAL &&
7742 				aconnector->base.force != DRM_FORCE_ON) {
7743 		drm_err(connector->dev, "dc_sink is NULL!\n");
7744 		goto fail;
7745 	}
7746 
7747 	test_mode = drm_mode_duplicate(connector->dev, mode);
7748 	if (!test_mode)
7749 		goto fail;
7750 
7751 	drm_mode_set_crtcinfo(test_mode, 0);
7752 
7753 	stream = create_validate_stream_for_sink(connector, test_mode,
7754 						 to_dm_connector_state(connector->state),
7755 						 NULL);
7756 	drm_mode_destroy(connector->dev, test_mode);
7757 	if (stream) {
7758 		dc_stream_release(stream);
7759 		result = MODE_OK;
7760 	}
7761 
7762 fail:
7763 	/* TODO: error handling*/
7764 	return result;
7765 }
7766 
7767 static int fill_hdr_info_packet(const struct drm_connector_state *state,
7768 				struct dc_info_packet *out)
7769 {
7770 	struct hdmi_drm_infoframe frame;
7771 	unsigned char buf[30]; /* 26 + 4 */
7772 	ssize_t len;
7773 	int ret, i;
7774 
7775 	memset(out, 0, sizeof(*out));
7776 
7777 	if (!state->hdr_output_metadata)
7778 		return 0;
7779 
7780 	ret = drm_hdmi_infoframe_set_hdr_metadata(&frame, state);
7781 	if (ret)
7782 		return ret;
7783 
7784 	len = hdmi_drm_infoframe_pack_only(&frame, buf, sizeof(buf));
7785 	if (len < 0)
7786 		return (int)len;
7787 
7788 	/* Static metadata is a fixed 26 bytes + 4 byte header. */
7789 	if (len != 30)
7790 		return -EINVAL;
7791 
7792 	/* Prepare the infopacket for DC. */
7793 	switch (state->connector->connector_type) {
7794 	case DRM_MODE_CONNECTOR_HDMIA:
7795 		out->hb0 = 0x87; /* type */
7796 		out->hb1 = 0x01; /* version */
7797 		out->hb2 = 0x1A; /* length */
7798 		out->sb[0] = buf[3]; /* checksum */
7799 		i = 1;
7800 		break;
7801 
7802 	case DRM_MODE_CONNECTOR_DisplayPort:
7803 	case DRM_MODE_CONNECTOR_eDP:
7804 		out->hb0 = 0x00; /* sdp id, zero */
7805 		out->hb1 = 0x87; /* type */
7806 		out->hb2 = 0x1D; /* payload len - 1 */
7807 		out->hb3 = (0x13 << 2); /* sdp version */
7808 		out->sb[0] = 0x01; /* version */
7809 		out->sb[1] = 0x1A; /* length */
7810 		i = 2;
7811 		break;
7812 
7813 	default:
7814 		return -EINVAL;
7815 	}
7816 
7817 	memcpy(&out->sb[i], &buf[4], 26);
7818 	out->valid = true;
7819 
7820 	print_hex_dump(KERN_DEBUG, "HDR SB:", DUMP_PREFIX_NONE, 16, 1, out->sb,
7821 		       sizeof(out->sb), false);
7822 
7823 	return 0;
7824 }
7825 
7826 static int
7827 amdgpu_dm_connector_atomic_check(struct drm_connector *conn,
7828 				 struct drm_atomic_state *state)
7829 {
7830 	struct drm_connector_state *new_con_state =
7831 		drm_atomic_get_new_connector_state(state, conn);
7832 	struct drm_connector_state *old_con_state =
7833 		drm_atomic_get_old_connector_state(state, conn);
7834 	struct drm_crtc *crtc = new_con_state->crtc;
7835 	struct drm_crtc_state *new_crtc_state;
7836 	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(conn);
7837 	int ret;
7838 
7839 	if (WARN_ON(unlikely(!old_con_state || !new_con_state)))
7840 		return -EINVAL;
7841 
7842 	trace_amdgpu_dm_connector_atomic_check(new_con_state);
7843 
7844 	if (conn->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
7845 		ret = drm_dp_mst_root_conn_atomic_check(new_con_state, &aconn->mst_mgr);
7846 		if (ret < 0)
7847 			return ret;
7848 	}
7849 
7850 	if (!crtc)
7851 		return 0;
7852 
7853 	if (new_con_state->privacy_screen_sw_state != old_con_state->privacy_screen_sw_state) {
7854 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7855 		if (IS_ERR(new_crtc_state))
7856 			return PTR_ERR(new_crtc_state);
7857 
7858 		new_crtc_state->mode_changed = true;
7859 	}
7860 
7861 	if (new_con_state->colorspace != old_con_state->colorspace) {
7862 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7863 		if (IS_ERR(new_crtc_state))
7864 			return PTR_ERR(new_crtc_state);
7865 
7866 		new_crtc_state->mode_changed = true;
7867 	}
7868 
7869 	if (new_con_state->content_type != old_con_state->content_type) {
7870 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7871 		if (IS_ERR(new_crtc_state))
7872 			return PTR_ERR(new_crtc_state);
7873 
7874 		new_crtc_state->mode_changed = true;
7875 	}
7876 
7877 	if (!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state)) {
7878 		struct dc_info_packet hdr_infopacket;
7879 
7880 		ret = fill_hdr_info_packet(new_con_state, &hdr_infopacket);
7881 		if (ret)
7882 			return ret;
7883 
7884 		new_crtc_state = drm_atomic_get_crtc_state(state, crtc);
7885 		if (IS_ERR(new_crtc_state))
7886 			return PTR_ERR(new_crtc_state);
7887 
7888 		/*
7889 		 * DC considers the stream backends changed if the
7890 		 * static metadata changes. Forcing the modeset also
7891 		 * gives a simple way for userspace to switch from
7892 		 * 8bpc to 10bpc when setting the metadata to enter
7893 		 * or exit HDR.
7894 		 *
7895 		 * Changing the static metadata after it's been
7896 		 * set is permissible, however. So only force a
7897 		 * modeset if we're entering or exiting HDR.
7898 		 */
7899 		new_crtc_state->mode_changed = new_crtc_state->mode_changed ||
7900 			!old_con_state->hdr_output_metadata ||
7901 			!new_con_state->hdr_output_metadata;
7902 	}
7903 
7904 	return 0;
7905 }
7906 
7907 static const struct drm_connector_helper_funcs
7908 amdgpu_dm_connector_helper_funcs = {
7909 	/*
7910 	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
7911 	 * modes will be filtered by drm_mode_validate_size(), and those modes
7912 	 * are missing after user start lightdm. So we need to renew modes list.
7913 	 * in get_modes call back, not just return the modes count
7914 	 */
7915 	.get_modes = get_modes,
7916 	.mode_valid = amdgpu_dm_connector_mode_valid,
7917 	.atomic_check = amdgpu_dm_connector_atomic_check,
7918 };
7919 
7920 static void dm_encoder_helper_disable(struct drm_encoder *encoder)
7921 {
7922 
7923 }
7924 
7925 int convert_dc_color_depth_into_bpc(enum dc_color_depth display_color_depth)
7926 {
7927 	switch (display_color_depth) {
7928 	case COLOR_DEPTH_666:
7929 		return 6;
7930 	case COLOR_DEPTH_888:
7931 		return 8;
7932 	case COLOR_DEPTH_101010:
7933 		return 10;
7934 	case COLOR_DEPTH_121212:
7935 		return 12;
7936 	case COLOR_DEPTH_141414:
7937 		return 14;
7938 	case COLOR_DEPTH_161616:
7939 		return 16;
7940 	default:
7941 		break;
7942 	}
7943 	return 0;
7944 }
7945 
7946 static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
7947 					  struct drm_crtc_state *crtc_state,
7948 					  struct drm_connector_state *conn_state)
7949 {
7950 	struct drm_atomic_state *state = crtc_state->state;
7951 	struct drm_connector *connector = conn_state->connector;
7952 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
7953 	struct dm_connector_state *dm_new_connector_state = to_dm_connector_state(conn_state);
7954 	const struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
7955 	struct drm_dp_mst_topology_mgr *mst_mgr;
7956 	struct drm_dp_mst_port *mst_port;
7957 	struct drm_dp_mst_topology_state *mst_state;
7958 	enum dc_color_depth color_depth;
7959 	int clock, bpp = 0;
7960 	bool is_y420 = false;
7961 
7962 	if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
7963 	    (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
7964 		struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
7965 		struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
7966 		enum drm_mode_status result;
7967 
7968 		result = drm_crtc_helper_mode_valid_fixed(encoder->crtc, adjusted_mode, native_mode);
7969 		if (result != MODE_OK && dm_new_connector_state->scaling == RMX_OFF) {
7970 			drm_dbg_driver(encoder->dev,
7971 				       "mode %dx%d@%dHz is not native, enabling scaling\n",
7972 				       adjusted_mode->hdisplay, adjusted_mode->vdisplay,
7973 				       drm_mode_vrefresh(adjusted_mode));
7974 			dm_new_connector_state->scaling = RMX_FULL;
7975 		}
7976 		return 0;
7977 	}
7978 
7979 	if (!aconnector->mst_output_port)
7980 		return 0;
7981 
7982 	mst_port = aconnector->mst_output_port;
7983 	mst_mgr = &aconnector->mst_root->mst_mgr;
7984 
7985 	if (!crtc_state->connectors_changed && !crtc_state->mode_changed)
7986 		return 0;
7987 
7988 	mst_state = drm_atomic_get_mst_topology_state(state, mst_mgr);
7989 	if (IS_ERR(mst_state))
7990 		return PTR_ERR(mst_state);
7991 
7992 	mst_state->pbn_div.full = dfixed_const(dm_mst_get_pbn_divider(aconnector->mst_root->dc_link));
7993 
7994 	if (!state->duplicated) {
7995 		int max_bpc = conn_state->max_requested_bpc;
7996 
7997 		is_y420 = drm_mode_is_420_also(&connector->display_info, adjusted_mode) &&
7998 			  aconnector->force_yuv420_output;
7999 		color_depth = convert_color_depth_from_display_info(connector,
8000 								    is_y420,
8001 								    max_bpc);
8002 		bpp = convert_dc_color_depth_into_bpc(color_depth) * 3;
8003 		clock = adjusted_mode->clock;
8004 		dm_new_connector_state->pbn = drm_dp_calc_pbn_mode(clock, bpp << 4);
8005 	}
8006 
8007 	dm_new_connector_state->vcpi_slots =
8008 		drm_dp_atomic_find_time_slots(state, mst_mgr, mst_port,
8009 					      dm_new_connector_state->pbn);
8010 	if (dm_new_connector_state->vcpi_slots < 0) {
8011 		DRM_DEBUG_ATOMIC("failed finding vcpi slots: %d\n", (int)dm_new_connector_state->vcpi_slots);
8012 		return dm_new_connector_state->vcpi_slots;
8013 	}
8014 	return 0;
8015 }
8016 
8017 const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
8018 	.disable = dm_encoder_helper_disable,
8019 	.atomic_check = dm_encoder_helper_atomic_check
8020 };
8021 
8022 static int dm_update_mst_vcpi_slots_for_dsc(struct drm_atomic_state *state,
8023 					    struct dc_state *dc_state,
8024 					    struct dsc_mst_fairness_vars *vars)
8025 {
8026 	struct dc_stream_state *stream = NULL;
8027 	struct drm_connector *connector;
8028 	struct drm_connector_state *new_con_state;
8029 	struct amdgpu_dm_connector *aconnector;
8030 	struct dm_connector_state *dm_conn_state;
8031 	int i, j, ret;
8032 	int vcpi, pbn_div, pbn = 0, slot_num = 0;
8033 
8034 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
8035 
8036 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
8037 			continue;
8038 
8039 		aconnector = to_amdgpu_dm_connector(connector);
8040 
8041 		if (!aconnector->mst_output_port)
8042 			continue;
8043 
8044 		if (!new_con_state || !new_con_state->crtc)
8045 			continue;
8046 
8047 		dm_conn_state = to_dm_connector_state(new_con_state);
8048 
8049 		for (j = 0; j < dc_state->stream_count; j++) {
8050 			stream = dc_state->streams[j];
8051 			if (!stream)
8052 				continue;
8053 
8054 			if ((struct amdgpu_dm_connector *)stream->dm_stream_context == aconnector)
8055 				break;
8056 
8057 			stream = NULL;
8058 		}
8059 
8060 		if (!stream)
8061 			continue;
8062 
8063 		pbn_div = dm_mst_get_pbn_divider(stream->link);
8064 		/* pbn is calculated by compute_mst_dsc_configs_for_state*/
8065 		for (j = 0; j < dc_state->stream_count; j++) {
8066 			if (vars[j].aconnector == aconnector) {
8067 				pbn = vars[j].pbn;
8068 				break;
8069 			}
8070 		}
8071 
8072 		if (j == dc_state->stream_count || pbn_div == 0)
8073 			continue;
8074 
8075 		slot_num = DIV_ROUND_UP(pbn, pbn_div);
8076 
8077 		if (stream->timing.flags.DSC != 1) {
8078 			dm_conn_state->pbn = pbn;
8079 			dm_conn_state->vcpi_slots = slot_num;
8080 
8081 			ret = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port,
8082 							   dm_conn_state->pbn, false);
8083 			if (ret < 0)
8084 				return ret;
8085 
8086 			continue;
8087 		}
8088 
8089 		vcpi = drm_dp_mst_atomic_enable_dsc(state, aconnector->mst_output_port, pbn, true);
8090 		if (vcpi < 0)
8091 			return vcpi;
8092 
8093 		dm_conn_state->pbn = pbn;
8094 		dm_conn_state->vcpi_slots = vcpi;
8095 	}
8096 	return 0;
8097 }
8098 
8099 static int to_drm_connector_type(enum signal_type st)
8100 {
8101 	switch (st) {
8102 	case SIGNAL_TYPE_HDMI_TYPE_A:
8103 		return DRM_MODE_CONNECTOR_HDMIA;
8104 	case SIGNAL_TYPE_EDP:
8105 		return DRM_MODE_CONNECTOR_eDP;
8106 	case SIGNAL_TYPE_LVDS:
8107 		return DRM_MODE_CONNECTOR_LVDS;
8108 	case SIGNAL_TYPE_RGB:
8109 		return DRM_MODE_CONNECTOR_VGA;
8110 	case SIGNAL_TYPE_DISPLAY_PORT:
8111 	case SIGNAL_TYPE_DISPLAY_PORT_MST:
8112 		return DRM_MODE_CONNECTOR_DisplayPort;
8113 	case SIGNAL_TYPE_DVI_DUAL_LINK:
8114 	case SIGNAL_TYPE_DVI_SINGLE_LINK:
8115 		return DRM_MODE_CONNECTOR_DVID;
8116 	case SIGNAL_TYPE_VIRTUAL:
8117 		return DRM_MODE_CONNECTOR_VIRTUAL;
8118 
8119 	default:
8120 		return DRM_MODE_CONNECTOR_Unknown;
8121 	}
8122 }
8123 
8124 static struct drm_encoder *amdgpu_dm_connector_to_encoder(struct drm_connector *connector)
8125 {
8126 	struct drm_encoder *encoder;
8127 
8128 	/* There is only one encoder per connector */
8129 	drm_connector_for_each_possible_encoder(connector, encoder)
8130 		return encoder;
8131 
8132 	return NULL;
8133 }
8134 
8135 static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
8136 {
8137 	struct drm_encoder *encoder;
8138 	struct amdgpu_encoder *amdgpu_encoder;
8139 
8140 	encoder = amdgpu_dm_connector_to_encoder(connector);
8141 
8142 	if (encoder == NULL)
8143 		return;
8144 
8145 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8146 
8147 	amdgpu_encoder->native_mode.clock = 0;
8148 
8149 	if (!list_empty(&connector->probed_modes)) {
8150 		struct drm_display_mode *preferred_mode = NULL;
8151 
8152 		list_for_each_entry(preferred_mode,
8153 				    &connector->probed_modes,
8154 				    head) {
8155 			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
8156 				amdgpu_encoder->native_mode = *preferred_mode;
8157 
8158 			break;
8159 		}
8160 
8161 	}
8162 }
8163 
8164 static struct drm_display_mode *
8165 amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
8166 			     char *name,
8167 			     int hdisplay, int vdisplay)
8168 {
8169 	struct drm_device *dev = encoder->dev;
8170 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8171 	struct drm_display_mode *mode = NULL;
8172 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8173 
8174 	mode = drm_mode_duplicate(dev, native_mode);
8175 
8176 	if (mode == NULL)
8177 		return NULL;
8178 
8179 	mode->hdisplay = hdisplay;
8180 	mode->vdisplay = vdisplay;
8181 	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8182 	strscpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
8183 
8184 	return mode;
8185 
8186 }
8187 
8188 static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
8189 						 struct drm_connector *connector)
8190 {
8191 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
8192 	struct drm_display_mode *mode = NULL;
8193 	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
8194 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8195 				to_amdgpu_dm_connector(connector);
8196 	int i;
8197 	int n;
8198 	struct mode_size {
8199 		char name[DRM_DISPLAY_MODE_LEN];
8200 		int w;
8201 		int h;
8202 	} common_modes[] = {
8203 		{  "640x480",  640,  480},
8204 		{  "800x600",  800,  600},
8205 		{ "1024x768", 1024,  768},
8206 		{ "1280x720", 1280,  720},
8207 		{ "1280x800", 1280,  800},
8208 		{"1280x1024", 1280, 1024},
8209 		{ "1440x900", 1440,  900},
8210 		{"1680x1050", 1680, 1050},
8211 		{"1600x1200", 1600, 1200},
8212 		{"1920x1080", 1920, 1080},
8213 		{"1920x1200", 1920, 1200}
8214 	};
8215 
8216 	n = ARRAY_SIZE(common_modes);
8217 
8218 	for (i = 0; i < n; i++) {
8219 		struct drm_display_mode *curmode = NULL;
8220 		bool mode_existed = false;
8221 
8222 		if (common_modes[i].w > native_mode->hdisplay ||
8223 		    common_modes[i].h > native_mode->vdisplay ||
8224 		   (common_modes[i].w == native_mode->hdisplay &&
8225 		    common_modes[i].h == native_mode->vdisplay))
8226 			continue;
8227 
8228 		list_for_each_entry(curmode, &connector->probed_modes, head) {
8229 			if (common_modes[i].w == curmode->hdisplay &&
8230 			    common_modes[i].h == curmode->vdisplay) {
8231 				mode_existed = true;
8232 				break;
8233 			}
8234 		}
8235 
8236 		if (mode_existed)
8237 			continue;
8238 
8239 		mode = amdgpu_dm_create_common_mode(encoder,
8240 				common_modes[i].name, common_modes[i].w,
8241 				common_modes[i].h);
8242 		if (!mode)
8243 			continue;
8244 
8245 		drm_mode_probed_add(connector, mode);
8246 		amdgpu_dm_connector->num_modes++;
8247 	}
8248 }
8249 
8250 static void amdgpu_set_panel_orientation(struct drm_connector *connector)
8251 {
8252 	struct drm_encoder *encoder;
8253 	struct amdgpu_encoder *amdgpu_encoder;
8254 	const struct drm_display_mode *native_mode;
8255 
8256 	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP &&
8257 	    connector->connector_type != DRM_MODE_CONNECTOR_LVDS)
8258 		return;
8259 
8260 	mutex_lock(&connector->dev->mode_config.mutex);
8261 	amdgpu_dm_connector_get_modes(connector);
8262 	mutex_unlock(&connector->dev->mode_config.mutex);
8263 
8264 	encoder = amdgpu_dm_connector_to_encoder(connector);
8265 	if (!encoder)
8266 		return;
8267 
8268 	amdgpu_encoder = to_amdgpu_encoder(encoder);
8269 
8270 	native_mode = &amdgpu_encoder->native_mode;
8271 	if (native_mode->hdisplay == 0 || native_mode->vdisplay == 0)
8272 		return;
8273 
8274 	drm_connector_set_panel_orientation_with_quirk(connector,
8275 						       DRM_MODE_PANEL_ORIENTATION_UNKNOWN,
8276 						       native_mode->hdisplay,
8277 						       native_mode->vdisplay);
8278 }
8279 
8280 static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
8281 					      const struct drm_edid *drm_edid)
8282 {
8283 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8284 			to_amdgpu_dm_connector(connector);
8285 
8286 	if (drm_edid) {
8287 		/* empty probed_modes */
8288 		INIT_LIST_HEAD(&connector->probed_modes);
8289 		amdgpu_dm_connector->num_modes =
8290 				drm_edid_connector_add_modes(connector);
8291 
8292 		/* sorting the probed modes before calling function
8293 		 * amdgpu_dm_get_native_mode() since EDID can have
8294 		 * more than one preferred mode. The modes that are
8295 		 * later in the probed mode list could be of higher
8296 		 * and preferred resolution. For example, 3840x2160
8297 		 * resolution in base EDID preferred timing and 4096x2160
8298 		 * preferred resolution in DID extension block later.
8299 		 */
8300 		drm_mode_sort(&connector->probed_modes);
8301 		amdgpu_dm_get_native_mode(connector);
8302 
8303 		/* Freesync capabilities are reset by calling
8304 		 * drm_edid_connector_add_modes() and need to be
8305 		 * restored here.
8306 		 */
8307 		amdgpu_dm_update_freesync_caps(connector, drm_edid);
8308 	} else {
8309 		amdgpu_dm_connector->num_modes = 0;
8310 	}
8311 }
8312 
8313 static bool is_duplicate_mode(struct amdgpu_dm_connector *aconnector,
8314 			      struct drm_display_mode *mode)
8315 {
8316 	struct drm_display_mode *m;
8317 
8318 	list_for_each_entry(m, &aconnector->base.probed_modes, head) {
8319 		if (drm_mode_equal(m, mode))
8320 			return true;
8321 	}
8322 
8323 	return false;
8324 }
8325 
8326 static uint add_fs_modes(struct amdgpu_dm_connector *aconnector)
8327 {
8328 	const struct drm_display_mode *m;
8329 	struct drm_display_mode *new_mode;
8330 	uint i;
8331 	u32 new_modes_count = 0;
8332 
8333 	/* Standard FPS values
8334 	 *
8335 	 * 23.976       - TV/NTSC
8336 	 * 24           - Cinema
8337 	 * 25           - TV/PAL
8338 	 * 29.97        - TV/NTSC
8339 	 * 30           - TV/NTSC
8340 	 * 48           - Cinema HFR
8341 	 * 50           - TV/PAL
8342 	 * 60           - Commonly used
8343 	 * 48,72,96,120 - Multiples of 24
8344 	 */
8345 	static const u32 common_rates[] = {
8346 		23976, 24000, 25000, 29970, 30000,
8347 		48000, 50000, 60000, 72000, 96000, 120000
8348 	};
8349 
8350 	/*
8351 	 * Find mode with highest refresh rate with the same resolution
8352 	 * as the preferred mode. Some monitors report a preferred mode
8353 	 * with lower resolution than the highest refresh rate supported.
8354 	 */
8355 
8356 	m = get_highest_refresh_rate_mode(aconnector, true);
8357 	if (!m)
8358 		return 0;
8359 
8360 	for (i = 0; i < ARRAY_SIZE(common_rates); i++) {
8361 		u64 target_vtotal, target_vtotal_diff;
8362 		u64 num, den;
8363 
8364 		if (drm_mode_vrefresh(m) * 1000 < common_rates[i])
8365 			continue;
8366 
8367 		if (common_rates[i] < aconnector->min_vfreq * 1000 ||
8368 		    common_rates[i] > aconnector->max_vfreq * 1000)
8369 			continue;
8370 
8371 		num = (unsigned long long)m->clock * 1000 * 1000;
8372 		den = common_rates[i] * (unsigned long long)m->htotal;
8373 		target_vtotal = div_u64(num, den);
8374 		target_vtotal_diff = target_vtotal - m->vtotal;
8375 
8376 		/* Check for illegal modes */
8377 		if (m->vsync_start + target_vtotal_diff < m->vdisplay ||
8378 		    m->vsync_end + target_vtotal_diff < m->vsync_start ||
8379 		    m->vtotal + target_vtotal_diff < m->vsync_end)
8380 			continue;
8381 
8382 		new_mode = drm_mode_duplicate(aconnector->base.dev, m);
8383 		if (!new_mode)
8384 			goto out;
8385 
8386 		new_mode->vtotal += (u16)target_vtotal_diff;
8387 		new_mode->vsync_start += (u16)target_vtotal_diff;
8388 		new_mode->vsync_end += (u16)target_vtotal_diff;
8389 		new_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
8390 		new_mode->type |= DRM_MODE_TYPE_DRIVER;
8391 
8392 		if (!is_duplicate_mode(aconnector, new_mode)) {
8393 			drm_mode_probed_add(&aconnector->base, new_mode);
8394 			new_modes_count += 1;
8395 		} else
8396 			drm_mode_destroy(aconnector->base.dev, new_mode);
8397 	}
8398  out:
8399 	return new_modes_count;
8400 }
8401 
8402 static void amdgpu_dm_connector_add_freesync_modes(struct drm_connector *connector,
8403 						   const struct drm_edid *drm_edid)
8404 {
8405 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8406 		to_amdgpu_dm_connector(connector);
8407 
8408 	if (!(amdgpu_freesync_vid_mode && drm_edid))
8409 		return;
8410 
8411 	if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
8412 		amdgpu_dm_connector->num_modes +=
8413 			add_fs_modes(amdgpu_dm_connector);
8414 }
8415 
8416 static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
8417 {
8418 	struct amdgpu_dm_connector *amdgpu_dm_connector =
8419 			to_amdgpu_dm_connector(connector);
8420 	struct drm_encoder *encoder;
8421 	const struct drm_edid *drm_edid = amdgpu_dm_connector->drm_edid;
8422 	struct dc_link_settings *verified_link_cap =
8423 			&amdgpu_dm_connector->dc_link->verified_link_cap;
8424 	const struct dc *dc = amdgpu_dm_connector->dc_link->dc;
8425 
8426 	encoder = amdgpu_dm_connector_to_encoder(connector);
8427 
8428 	if (!drm_edid) {
8429 		amdgpu_dm_connector->num_modes =
8430 				drm_add_modes_noedid(connector, 640, 480);
8431 		if (dc->link_srv->dp_get_encoding_format(verified_link_cap) == DP_128b_132b_ENCODING)
8432 			amdgpu_dm_connector->num_modes +=
8433 				drm_add_modes_noedid(connector, 1920, 1080);
8434 	} else {
8435 		amdgpu_dm_connector_ddc_get_modes(connector, drm_edid);
8436 		if (encoder)
8437 			amdgpu_dm_connector_add_common_modes(encoder, connector);
8438 		amdgpu_dm_connector_add_freesync_modes(connector, drm_edid);
8439 	}
8440 	amdgpu_dm_fbc_init(connector);
8441 
8442 	return amdgpu_dm_connector->num_modes;
8443 }
8444 
8445 static const u32 supported_colorspaces =
8446 	BIT(DRM_MODE_COLORIMETRY_BT709_YCC) |
8447 	BIT(DRM_MODE_COLORIMETRY_OPRGB) |
8448 	BIT(DRM_MODE_COLORIMETRY_BT2020_RGB) |
8449 	BIT(DRM_MODE_COLORIMETRY_BT2020_YCC);
8450 
8451 void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
8452 				     struct amdgpu_dm_connector *aconnector,
8453 				     int connector_type,
8454 				     struct dc_link *link,
8455 				     int link_index)
8456 {
8457 	struct amdgpu_device *adev = drm_to_adev(dm->ddev);
8458 
8459 	/*
8460 	 * Some of the properties below require access to state, like bpc.
8461 	 * Allocate some default initial connector state with our reset helper.
8462 	 */
8463 	if (aconnector->base.funcs->reset)
8464 		aconnector->base.funcs->reset(&aconnector->base);
8465 
8466 	aconnector->connector_id = link_index;
8467 	aconnector->bl_idx = -1;
8468 	aconnector->dc_link = link;
8469 	aconnector->base.interlace_allowed = false;
8470 	aconnector->base.doublescan_allowed = false;
8471 	aconnector->base.stereo_allowed = false;
8472 	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
8473 	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
8474 	aconnector->audio_inst = -1;
8475 	aconnector->pack_sdp_v1_3 = false;
8476 	aconnector->as_type = ADAPTIVE_SYNC_TYPE_NONE;
8477 	memset(&aconnector->vsdb_info, 0, sizeof(aconnector->vsdb_info));
8478 	mutex_init(&aconnector->hpd_lock);
8479 	mutex_init(&aconnector->handle_mst_msg_ready);
8480 
8481 	/*
8482 	 * configure support HPD hot plug connector_>polled default value is 0
8483 	 * which means HPD hot plug not supported
8484 	 */
8485 	switch (connector_type) {
8486 	case DRM_MODE_CONNECTOR_HDMIA:
8487 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8488 		aconnector->base.ycbcr_420_allowed =
8489 			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
8490 		break;
8491 	case DRM_MODE_CONNECTOR_DisplayPort:
8492 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8493 		link->link_enc = link_enc_cfg_get_link_enc(link);
8494 		ASSERT(link->link_enc);
8495 		if (link->link_enc)
8496 			aconnector->base.ycbcr_420_allowed =
8497 			link->link_enc->features.dp_ycbcr420_supported ? true : false;
8498 		break;
8499 	case DRM_MODE_CONNECTOR_DVID:
8500 		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
8501 		break;
8502 	default:
8503 		break;
8504 	}
8505 
8506 	drm_object_attach_property(&aconnector->base.base,
8507 				dm->ddev->mode_config.scaling_mode_property,
8508 				DRM_MODE_SCALE_NONE);
8509 
8510 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA
8511 		|| (connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root))
8512 		drm_connector_attach_broadcast_rgb_property(&aconnector->base);
8513 
8514 	drm_object_attach_property(&aconnector->base.base,
8515 				adev->mode_info.underscan_property,
8516 				UNDERSCAN_OFF);
8517 	drm_object_attach_property(&aconnector->base.base,
8518 				adev->mode_info.underscan_hborder_property,
8519 				0);
8520 	drm_object_attach_property(&aconnector->base.base,
8521 				adev->mode_info.underscan_vborder_property,
8522 				0);
8523 
8524 	if (!aconnector->mst_root)
8525 		drm_connector_attach_max_bpc_property(&aconnector->base, 8, 16);
8526 
8527 	aconnector->base.state->max_bpc = 16;
8528 	aconnector->base.state->max_requested_bpc = aconnector->base.state->max_bpc;
8529 
8530 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8531 		/* Content Type is currently only implemented for HDMI. */
8532 		drm_connector_attach_content_type_property(&aconnector->base);
8533 	}
8534 
8535 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA) {
8536 		if (!drm_mode_create_hdmi_colorspace_property(&aconnector->base, supported_colorspaces))
8537 			drm_connector_attach_colorspace_property(&aconnector->base);
8538 	} else if ((connector_type == DRM_MODE_CONNECTOR_DisplayPort && !aconnector->mst_root) ||
8539 		   connector_type == DRM_MODE_CONNECTOR_eDP) {
8540 		if (!drm_mode_create_dp_colorspace_property(&aconnector->base, supported_colorspaces))
8541 			drm_connector_attach_colorspace_property(&aconnector->base);
8542 	}
8543 
8544 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8545 	    connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
8546 	    connector_type == DRM_MODE_CONNECTOR_eDP) {
8547 		drm_connector_attach_hdr_output_metadata_property(&aconnector->base);
8548 
8549 		if (!aconnector->mst_root)
8550 			drm_connector_attach_vrr_capable_property(&aconnector->base);
8551 
8552 		if (adev->dm.hdcp_workqueue)
8553 			drm_connector_attach_content_protection_property(&aconnector->base, true);
8554 	}
8555 
8556 	if (connector_type == DRM_MODE_CONNECTOR_eDP) {
8557 		struct drm_privacy_screen *privacy_screen;
8558 
8559 		privacy_screen = drm_privacy_screen_get(adev_to_drm(adev)->dev, NULL);
8560 		if (!IS_ERR(privacy_screen)) {
8561 			drm_connector_attach_privacy_screen_provider(&aconnector->base,
8562 								     privacy_screen);
8563 		} else if (PTR_ERR(privacy_screen) != -ENODEV) {
8564 			drm_warn(adev_to_drm(adev), "Error getting privacy-screen\n");
8565 		}
8566 	}
8567 }
8568 
8569 static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
8570 			      struct i2c_msg *msgs, int num)
8571 {
8572 	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
8573 	struct ddc_service *ddc_service = i2c->ddc_service;
8574 	struct i2c_command cmd;
8575 	int i;
8576 	int result = -EIO;
8577 
8578 	if (!ddc_service->ddc_pin)
8579 		return result;
8580 
8581 	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
8582 
8583 	if (!cmd.payloads)
8584 		return result;
8585 
8586 	cmd.number_of_payloads = num;
8587 	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
8588 	cmd.speed = 100;
8589 
8590 	for (i = 0; i < num; i++) {
8591 		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
8592 		cmd.payloads[i].address = msgs[i].addr;
8593 		cmd.payloads[i].length = msgs[i].len;
8594 		cmd.payloads[i].data = msgs[i].buf;
8595 	}
8596 
8597 	if (i2c->oem) {
8598 		if (dc_submit_i2c_oem(
8599 			    ddc_service->ctx->dc,
8600 			    &cmd))
8601 			result = num;
8602 	} else {
8603 		if (dc_submit_i2c(
8604 			    ddc_service->ctx->dc,
8605 			    ddc_service->link->link_index,
8606 			    &cmd))
8607 			result = num;
8608 	}
8609 
8610 	kfree(cmd.payloads);
8611 	return result;
8612 }
8613 
8614 static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
8615 {
8616 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
8617 }
8618 
8619 static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
8620 	.master_xfer = amdgpu_dm_i2c_xfer,
8621 	.functionality = amdgpu_dm_i2c_func,
8622 };
8623 
8624 static struct amdgpu_i2c_adapter *
8625 create_i2c(struct ddc_service *ddc_service, bool oem)
8626 {
8627 	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
8628 	struct amdgpu_i2c_adapter *i2c;
8629 
8630 	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
8631 	if (!i2c)
8632 		return NULL;
8633 	i2c->base.owner = THIS_MODULE;
8634 	i2c->base.dev.parent = &adev->pdev->dev;
8635 	i2c->base.algo = &amdgpu_dm_i2c_algo;
8636 	if (oem)
8637 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c OEM bus");
8638 	else
8639 		snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d",
8640 			 ddc_service->link->link_index);
8641 	i2c_set_adapdata(&i2c->base, i2c);
8642 	i2c->ddc_service = ddc_service;
8643 	i2c->oem = oem;
8644 
8645 	return i2c;
8646 }
8647 
8648 int amdgpu_dm_initialize_hdmi_connector(struct amdgpu_dm_connector *aconnector)
8649 {
8650 	struct cec_connector_info conn_info;
8651 	struct drm_device *ddev = aconnector->base.dev;
8652 	struct device *hdmi_dev = ddev->dev;
8653 
8654 	if (amdgpu_dc_debug_mask & DC_DISABLE_HDMI_CEC) {
8655 		drm_info(ddev, "HDMI-CEC feature masked\n");
8656 		return -EINVAL;
8657 	}
8658 
8659 	cec_fill_conn_info_from_drm(&conn_info, &aconnector->base);
8660 	aconnector->notifier =
8661 		cec_notifier_conn_register(hdmi_dev, NULL, &conn_info);
8662 	if (!aconnector->notifier) {
8663 		drm_err(ddev, "Failed to create cec notifier\n");
8664 		return -ENOMEM;
8665 	}
8666 
8667 	return 0;
8668 }
8669 
8670 /*
8671  * Note: this function assumes that dc_link_detect() was called for the
8672  * dc_link which will be represented by this aconnector.
8673  */
8674 static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
8675 				    struct amdgpu_dm_connector *aconnector,
8676 				    u32 link_index,
8677 				    struct amdgpu_encoder *aencoder)
8678 {
8679 	int res = 0;
8680 	int connector_type;
8681 	struct dc *dc = dm->dc;
8682 	struct dc_link *link = dc_get_link_at_index(dc, link_index);
8683 	struct amdgpu_i2c_adapter *i2c;
8684 
8685 	/* Not needed for writeback connector */
8686 	link->priv = aconnector;
8687 
8688 
8689 	i2c = create_i2c(link->ddc, false);
8690 	if (!i2c) {
8691 		drm_err(adev_to_drm(dm->adev), "Failed to create i2c adapter data\n");
8692 		return -ENOMEM;
8693 	}
8694 
8695 	aconnector->i2c = i2c;
8696 	res = i2c_add_adapter(&i2c->base);
8697 
8698 	if (res) {
8699 		drm_err(adev_to_drm(dm->adev), "Failed to register hw i2c %d\n", link->link_index);
8700 		goto out_free;
8701 	}
8702 
8703 	connector_type = to_drm_connector_type(link->connector_signal);
8704 
8705 	res = drm_connector_init_with_ddc(
8706 			dm->ddev,
8707 			&aconnector->base,
8708 			&amdgpu_dm_connector_funcs,
8709 			connector_type,
8710 			&i2c->base);
8711 
8712 	if (res) {
8713 		drm_err(adev_to_drm(dm->adev), "connector_init failed\n");
8714 		aconnector->connector_id = -1;
8715 		goto out_free;
8716 	}
8717 
8718 	drm_connector_helper_add(
8719 			&aconnector->base,
8720 			&amdgpu_dm_connector_helper_funcs);
8721 
8722 	amdgpu_dm_connector_init_helper(
8723 		dm,
8724 		aconnector,
8725 		connector_type,
8726 		link,
8727 		link_index);
8728 
8729 	drm_connector_attach_encoder(
8730 		&aconnector->base, &aencoder->base);
8731 
8732 	if (connector_type == DRM_MODE_CONNECTOR_HDMIA ||
8733 	    connector_type == DRM_MODE_CONNECTOR_HDMIB)
8734 		amdgpu_dm_initialize_hdmi_connector(aconnector);
8735 
8736 	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
8737 		|| connector_type == DRM_MODE_CONNECTOR_eDP)
8738 		amdgpu_dm_initialize_dp_connector(dm, aconnector, link->link_index);
8739 
8740 out_free:
8741 	if (res) {
8742 		kfree(i2c);
8743 		aconnector->i2c = NULL;
8744 	}
8745 	return res;
8746 }
8747 
8748 int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
8749 {
8750 	switch (adev->mode_info.num_crtc) {
8751 	case 1:
8752 		return 0x1;
8753 	case 2:
8754 		return 0x3;
8755 	case 3:
8756 		return 0x7;
8757 	case 4:
8758 		return 0xf;
8759 	case 5:
8760 		return 0x1f;
8761 	case 6:
8762 	default:
8763 		return 0x3f;
8764 	}
8765 }
8766 
8767 static int amdgpu_dm_encoder_init(struct drm_device *dev,
8768 				  struct amdgpu_encoder *aencoder,
8769 				  uint32_t link_index)
8770 {
8771 	struct amdgpu_device *adev = drm_to_adev(dev);
8772 
8773 	int res = drm_encoder_init(dev,
8774 				   &aencoder->base,
8775 				   &amdgpu_dm_encoder_funcs,
8776 				   DRM_MODE_ENCODER_TMDS,
8777 				   NULL);
8778 
8779 	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
8780 
8781 	if (!res)
8782 		aencoder->encoder_id = link_index;
8783 	else
8784 		aencoder->encoder_id = -1;
8785 
8786 	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
8787 
8788 	return res;
8789 }
8790 
8791 static void manage_dm_interrupts(struct amdgpu_device *adev,
8792 				 struct amdgpu_crtc *acrtc,
8793 				 struct dm_crtc_state *acrtc_state)
8794 {
8795 	struct drm_vblank_crtc_config config = {0};
8796 	struct dc_crtc_timing *timing;
8797 	int offdelay;
8798 
8799 	if (acrtc_state) {
8800 		timing = &acrtc_state->stream->timing;
8801 
8802 		/*
8803 		 * Depending on when the HW latching event of double-buffered
8804 		 * registers happen relative to the PSR SDP deadline, and how
8805 		 * bad the Panel clock has drifted since the last ALPM off
8806 		 * event, there can be up to 3 frames of delay between sending
8807 		 * the PSR exit cmd to DMUB fw, and when the panel starts
8808 		 * displaying live frames.
8809 		 *
8810 		 * We can set:
8811 		 *
8812 		 * 20/100 * offdelay_ms = 3_frames_ms
8813 		 * => offdelay_ms = 5 * 3_frames_ms
8814 		 *
8815 		 * This ensures that `3_frames_ms` will only be experienced as a
8816 		 * 20% delay on top how long the display has been static, and
8817 		 * thus make the delay less perceivable.
8818 		 */
8819 		if (acrtc_state->stream->link->psr_settings.psr_version <
8820 		    DC_PSR_VERSION_UNSUPPORTED) {
8821 			offdelay = DIV64_U64_ROUND_UP((u64)5 * 3 * 10 *
8822 						      timing->v_total *
8823 						      timing->h_total,
8824 						      timing->pix_clk_100hz);
8825 			config.offdelay_ms = offdelay ?: 30;
8826 		} else if (amdgpu_ip_version(adev, DCE_HWIP, 0) <
8827 			   IP_VERSION(3, 5, 0) ||
8828 			   !(adev->flags & AMD_IS_APU)) {
8829 			/*
8830 			 * Older HW and DGPU have issues with instant off;
8831 			 * use a 2 frame offdelay.
8832 			 */
8833 			offdelay = DIV64_U64_ROUND_UP((u64)20 *
8834 						      timing->v_total *
8835 						      timing->h_total,
8836 						      timing->pix_clk_100hz);
8837 
8838 			config.offdelay_ms = offdelay ?: 30;
8839 		} else {
8840 			/* offdelay_ms = 0 will never disable vblank */
8841 			config.offdelay_ms = 1;
8842 			config.disable_immediate = true;
8843 		}
8844 
8845 		drm_crtc_vblank_on_config(&acrtc->base,
8846 					  &config);
8847 	} else {
8848 		drm_crtc_vblank_off(&acrtc->base);
8849 	}
8850 }
8851 
8852 static void dm_update_pflip_irq_state(struct amdgpu_device *adev,
8853 				      struct amdgpu_crtc *acrtc)
8854 {
8855 	int irq_type =
8856 		amdgpu_display_crtc_idx_to_irq_type(adev, acrtc->crtc_id);
8857 
8858 	/**
8859 	 * This reads the current state for the IRQ and force reapplies
8860 	 * the setting to hardware.
8861 	 */
8862 	amdgpu_irq_update(adev, &adev->pageflip_irq, irq_type);
8863 }
8864 
8865 static bool
8866 is_scaling_state_different(const struct dm_connector_state *dm_state,
8867 			   const struct dm_connector_state *old_dm_state)
8868 {
8869 	if (dm_state->scaling != old_dm_state->scaling)
8870 		return true;
8871 	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
8872 		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
8873 			return true;
8874 	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
8875 		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
8876 			return true;
8877 	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
8878 		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
8879 		return true;
8880 	return false;
8881 }
8882 
8883 static bool is_content_protection_different(struct drm_crtc_state *new_crtc_state,
8884 					    struct drm_crtc_state *old_crtc_state,
8885 					    struct drm_connector_state *new_conn_state,
8886 					    struct drm_connector_state *old_conn_state,
8887 					    const struct drm_connector *connector,
8888 					    struct hdcp_workqueue *hdcp_w)
8889 {
8890 	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
8891 	struct dm_connector_state *dm_con_state = to_dm_connector_state(connector->state);
8892 
8893 	pr_debug("[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
8894 		connector->index, connector->status, connector->dpms);
8895 	pr_debug("[HDCP_DM] state protection old: %x new: %x\n",
8896 		old_conn_state->content_protection, new_conn_state->content_protection);
8897 
8898 	if (old_crtc_state)
8899 		pr_debug("[HDCP_DM] old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8900 		old_crtc_state->enable,
8901 		old_crtc_state->active,
8902 		old_crtc_state->mode_changed,
8903 		old_crtc_state->active_changed,
8904 		old_crtc_state->connectors_changed);
8905 
8906 	if (new_crtc_state)
8907 		pr_debug("[HDCP_DM] NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
8908 		new_crtc_state->enable,
8909 		new_crtc_state->active,
8910 		new_crtc_state->mode_changed,
8911 		new_crtc_state->active_changed,
8912 		new_crtc_state->connectors_changed);
8913 
8914 	/* hdcp content type change */
8915 	if (old_conn_state->hdcp_content_type != new_conn_state->hdcp_content_type &&
8916 	    new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_UNDESIRED) {
8917 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8918 		pr_debug("[HDCP_DM] Type0/1 change %s :true\n", __func__);
8919 		return true;
8920 	}
8921 
8922 	/* CP is being re enabled, ignore this */
8923 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED &&
8924 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
8925 		if (new_crtc_state && new_crtc_state->mode_changed) {
8926 			new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8927 			pr_debug("[HDCP_DM] ENABLED->DESIRED & mode_changed %s :true\n", __func__);
8928 			return true;
8929 		}
8930 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_ENABLED;
8931 		pr_debug("[HDCP_DM] ENABLED -> DESIRED %s :false\n", __func__);
8932 		return false;
8933 	}
8934 
8935 	/* S3 resume case, since old state will always be 0 (UNDESIRED) and the restored state will be ENABLED
8936 	 *
8937 	 * Handles:	UNDESIRED -> ENABLED
8938 	 */
8939 	if (old_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_UNDESIRED &&
8940 	    new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED)
8941 		new_conn_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
8942 
8943 	/* Stream removed and re-enabled
8944 	 *
8945 	 * Can sometimes overlap with the HPD case,
8946 	 * thus set update_hdcp to false to avoid
8947 	 * setting HDCP multiple times.
8948 	 *
8949 	 * Handles:	DESIRED -> DESIRED (Special case)
8950 	 */
8951 	if (!(old_conn_state->crtc && old_conn_state->crtc->enabled) &&
8952 		new_conn_state->crtc && new_conn_state->crtc->enabled &&
8953 		connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED) {
8954 		dm_con_state->update_hdcp = false;
8955 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Stream removed and re-enabled) %s :true\n",
8956 			__func__);
8957 		return true;
8958 	}
8959 
8960 	/* Hot-plug, headless s3, dpms
8961 	 *
8962 	 * Only start HDCP if the display is connected/enabled.
8963 	 * update_hdcp flag will be set to false until the next
8964 	 * HPD comes in.
8965 	 *
8966 	 * Handles:	DESIRED -> DESIRED (Special case)
8967 	 */
8968 	if (dm_con_state->update_hdcp &&
8969 	new_conn_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED &&
8970 	connector->dpms == DRM_MODE_DPMS_ON && aconnector->dc_sink != NULL) {
8971 		dm_con_state->update_hdcp = false;
8972 		pr_debug("[HDCP_DM] DESIRED->DESIRED (Hot-plug, headless s3, dpms) %s :true\n",
8973 			__func__);
8974 		return true;
8975 	}
8976 
8977 	if (old_conn_state->content_protection == new_conn_state->content_protection) {
8978 		if (new_conn_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED) {
8979 			if (new_crtc_state && new_crtc_state->mode_changed) {
8980 				pr_debug("[HDCP_DM] DESIRED->DESIRED or ENABLE->ENABLE mode_change %s :true\n",
8981 					__func__);
8982 				return true;
8983 			}
8984 			pr_debug("[HDCP_DM] DESIRED->DESIRED & ENABLE->ENABLE %s :false\n",
8985 				__func__);
8986 			return false;
8987 		}
8988 
8989 		pr_debug("[HDCP_DM] UNDESIRED->UNDESIRED %s :false\n", __func__);
8990 		return false;
8991 	}
8992 
8993 	if (new_conn_state->content_protection != DRM_MODE_CONTENT_PROTECTION_ENABLED) {
8994 		pr_debug("[HDCP_DM] UNDESIRED->DESIRED or DESIRED->UNDESIRED or ENABLED->UNDESIRED %s :true\n",
8995 			__func__);
8996 		return true;
8997 	}
8998 
8999 	pr_debug("[HDCP_DM] DESIRED->ENABLED %s :false\n", __func__);
9000 	return false;
9001 }
9002 
9003 static void remove_stream(struct amdgpu_device *adev,
9004 			  struct amdgpu_crtc *acrtc,
9005 			  struct dc_stream_state *stream)
9006 {
9007 	/* this is the update mode case */
9008 
9009 	acrtc->otg_inst = -1;
9010 	acrtc->enabled = false;
9011 }
9012 
9013 static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
9014 {
9015 
9016 	assert_spin_locked(&acrtc->base.dev->event_lock);
9017 	WARN_ON(acrtc->event);
9018 
9019 	acrtc->event = acrtc->base.state->event;
9020 
9021 	/* Set the flip status */
9022 	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
9023 
9024 	/* Mark this event as consumed */
9025 	acrtc->base.state->event = NULL;
9026 
9027 	drm_dbg_state(acrtc->base.dev,
9028 		      "crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
9029 		      acrtc->crtc_id);
9030 }
9031 
9032 static void update_freesync_state_on_stream(
9033 	struct amdgpu_display_manager *dm,
9034 	struct dm_crtc_state *new_crtc_state,
9035 	struct dc_stream_state *new_stream,
9036 	struct dc_plane_state *surface,
9037 	u32 flip_timestamp_in_us)
9038 {
9039 	struct mod_vrr_params vrr_params;
9040 	struct dc_info_packet vrr_infopacket = {0};
9041 	struct amdgpu_device *adev = dm->adev;
9042 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9043 	unsigned long flags;
9044 	bool pack_sdp_v1_3 = false;
9045 	struct amdgpu_dm_connector *aconn;
9046 	enum vrr_packet_type packet_type = PACKET_TYPE_VRR;
9047 
9048 	if (!new_stream)
9049 		return;
9050 
9051 	/*
9052 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9053 	 * For now it's sufficient to just guard against these conditions.
9054 	 */
9055 
9056 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9057 		return;
9058 
9059 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9060 	vrr_params = acrtc->dm_irq_params.vrr_params;
9061 
9062 	if (surface) {
9063 		mod_freesync_handle_preflip(
9064 			dm->freesync_module,
9065 			surface,
9066 			new_stream,
9067 			flip_timestamp_in_us,
9068 			&vrr_params);
9069 
9070 		if (adev->family < AMDGPU_FAMILY_AI &&
9071 		    amdgpu_dm_crtc_vrr_active(new_crtc_state)) {
9072 			mod_freesync_handle_v_update(dm->freesync_module,
9073 						     new_stream, &vrr_params);
9074 
9075 			/* Need to call this before the frame ends. */
9076 			dc_stream_adjust_vmin_vmax(dm->dc,
9077 						   new_crtc_state->stream,
9078 						   &vrr_params.adjust);
9079 		}
9080 	}
9081 
9082 	aconn = (struct amdgpu_dm_connector *)new_stream->dm_stream_context;
9083 
9084 	if (aconn && (aconn->as_type == FREESYNC_TYPE_PCON_IN_WHITELIST || aconn->vsdb_info.replay_mode)) {
9085 		pack_sdp_v1_3 = aconn->pack_sdp_v1_3;
9086 
9087 		if (aconn->vsdb_info.amd_vsdb_version == 1)
9088 			packet_type = PACKET_TYPE_FS_V1;
9089 		else if (aconn->vsdb_info.amd_vsdb_version == 2)
9090 			packet_type = PACKET_TYPE_FS_V2;
9091 		else if (aconn->vsdb_info.amd_vsdb_version == 3)
9092 			packet_type = PACKET_TYPE_FS_V3;
9093 
9094 		mod_build_adaptive_sync_infopacket(new_stream, aconn->as_type, NULL,
9095 					&new_stream->adaptive_sync_infopacket);
9096 	}
9097 
9098 	mod_freesync_build_vrr_infopacket(
9099 		dm->freesync_module,
9100 		new_stream,
9101 		&vrr_params,
9102 		packet_type,
9103 		TRANSFER_FUNC_UNKNOWN,
9104 		&vrr_infopacket,
9105 		pack_sdp_v1_3);
9106 
9107 	new_crtc_state->freesync_vrr_info_changed |=
9108 		(memcmp(&new_crtc_state->vrr_infopacket,
9109 			&vrr_infopacket,
9110 			sizeof(vrr_infopacket)) != 0);
9111 
9112 	acrtc->dm_irq_params.vrr_params = vrr_params;
9113 	new_crtc_state->vrr_infopacket = vrr_infopacket;
9114 
9115 	new_stream->vrr_infopacket = vrr_infopacket;
9116 	new_stream->allow_freesync = mod_freesync_get_freesync_enabled(&vrr_params);
9117 
9118 	if (new_crtc_state->freesync_vrr_info_changed)
9119 		DRM_DEBUG_KMS("VRR packet update: crtc=%u enabled=%d state=%d",
9120 			      new_crtc_state->base.crtc->base.id,
9121 			      (int)new_crtc_state->base.vrr_enabled,
9122 			      (int)vrr_params.state);
9123 
9124 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9125 }
9126 
9127 static void update_stream_irq_parameters(
9128 	struct amdgpu_display_manager *dm,
9129 	struct dm_crtc_state *new_crtc_state)
9130 {
9131 	struct dc_stream_state *new_stream = new_crtc_state->stream;
9132 	struct mod_vrr_params vrr_params;
9133 	struct mod_freesync_config config = new_crtc_state->freesync_config;
9134 	struct amdgpu_device *adev = dm->adev;
9135 	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_crtc_state->base.crtc);
9136 	unsigned long flags;
9137 
9138 	if (!new_stream)
9139 		return;
9140 
9141 	/*
9142 	 * TODO: Determine why min/max totals and vrefresh can be 0 here.
9143 	 * For now it's sufficient to just guard against these conditions.
9144 	 */
9145 	if (!new_stream->timing.h_total || !new_stream->timing.v_total)
9146 		return;
9147 
9148 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
9149 	vrr_params = acrtc->dm_irq_params.vrr_params;
9150 
9151 	if (new_crtc_state->vrr_supported &&
9152 	    config.min_refresh_in_uhz &&
9153 	    config.max_refresh_in_uhz) {
9154 		/*
9155 		 * if freesync compatible mode was set, config.state will be set
9156 		 * in atomic check
9157 		 */
9158 		if (config.state == VRR_STATE_ACTIVE_FIXED && config.fixed_refresh_in_uhz &&
9159 		    (!drm_atomic_crtc_needs_modeset(&new_crtc_state->base) ||
9160 		     new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED)) {
9161 			vrr_params.max_refresh_in_uhz = config.max_refresh_in_uhz;
9162 			vrr_params.min_refresh_in_uhz = config.min_refresh_in_uhz;
9163 			vrr_params.fixed_refresh_in_uhz = config.fixed_refresh_in_uhz;
9164 			vrr_params.state = VRR_STATE_ACTIVE_FIXED;
9165 		} else {
9166 			config.state = new_crtc_state->base.vrr_enabled ?
9167 						     VRR_STATE_ACTIVE_VARIABLE :
9168 						     VRR_STATE_INACTIVE;
9169 		}
9170 	} else {
9171 		config.state = VRR_STATE_UNSUPPORTED;
9172 	}
9173 
9174 	mod_freesync_build_vrr_params(dm->freesync_module,
9175 				      new_stream,
9176 				      &config, &vrr_params);
9177 
9178 	new_crtc_state->freesync_config = config;
9179 	/* Copy state for access from DM IRQ handler */
9180 	acrtc->dm_irq_params.freesync_config = config;
9181 	acrtc->dm_irq_params.active_planes = new_crtc_state->active_planes;
9182 	acrtc->dm_irq_params.vrr_params = vrr_params;
9183 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
9184 }
9185 
9186 static void amdgpu_dm_handle_vrr_transition(struct dm_crtc_state *old_state,
9187 					    struct dm_crtc_state *new_state)
9188 {
9189 	bool old_vrr_active = amdgpu_dm_crtc_vrr_active(old_state);
9190 	bool new_vrr_active = amdgpu_dm_crtc_vrr_active(new_state);
9191 
9192 	if (!old_vrr_active && new_vrr_active) {
9193 		/* Transition VRR inactive -> active:
9194 		 * While VRR is active, we must not disable vblank irq, as a
9195 		 * reenable after disable would compute bogus vblank/pflip
9196 		 * timestamps if it likely happened inside display front-porch.
9197 		 *
9198 		 * We also need vupdate irq for the actual core vblank handling
9199 		 * at end of vblank.
9200 		 */
9201 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, true) != 0);
9202 		WARN_ON(drm_crtc_vblank_get(new_state->base.crtc) != 0);
9203 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR off->on: Get vblank ref\n",
9204 				 __func__, new_state->base.crtc->base.id);
9205 	} else if (old_vrr_active && !new_vrr_active) {
9206 		/* Transition VRR active -> inactive:
9207 		 * Allow vblank irq disable again for fixed refresh rate.
9208 		 */
9209 		WARN_ON(amdgpu_dm_crtc_set_vupdate_irq(new_state->base.crtc, false) != 0);
9210 		drm_crtc_vblank_put(new_state->base.crtc);
9211 		drm_dbg_driver(new_state->base.crtc->dev, "%s: crtc=%u VRR on->off: Drop vblank ref\n",
9212 				 __func__, new_state->base.crtc->base.id);
9213 	}
9214 }
9215 
9216 static void amdgpu_dm_commit_cursors(struct drm_atomic_state *state)
9217 {
9218 	struct drm_plane *plane;
9219 	struct drm_plane_state *old_plane_state;
9220 	int i;
9221 
9222 	/*
9223 	 * TODO: Make this per-stream so we don't issue redundant updates for
9224 	 * commits with multiple streams.
9225 	 */
9226 	for_each_old_plane_in_state(state, plane, old_plane_state, i)
9227 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
9228 			amdgpu_dm_plane_handle_cursor_update(plane, old_plane_state);
9229 }
9230 
9231 static inline uint32_t get_mem_type(struct drm_framebuffer *fb)
9232 {
9233 	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
9234 
9235 	return abo->tbo.resource ? abo->tbo.resource->mem_type : 0;
9236 }
9237 
9238 static void amdgpu_dm_update_cursor(struct drm_plane *plane,
9239 				    struct drm_plane_state *old_plane_state,
9240 				    struct dc_stream_update *update)
9241 {
9242 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
9243 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
9244 	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
9245 	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
9246 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
9247 	uint64_t address = afb ? afb->address : 0;
9248 	struct dc_cursor_position position = {0};
9249 	struct dc_cursor_attributes attributes;
9250 	int ret;
9251 
9252 	if (!plane->state->fb && !old_plane_state->fb)
9253 		return;
9254 
9255 	drm_dbg_atomic(plane->dev, "crtc_id=%d with size %d to %d\n",
9256 		       amdgpu_crtc->crtc_id, plane->state->crtc_w,
9257 		       plane->state->crtc_h);
9258 
9259 	ret = amdgpu_dm_plane_get_cursor_position(plane, crtc, &position);
9260 	if (ret)
9261 		return;
9262 
9263 	if (!position.enable) {
9264 		/* turn off cursor */
9265 		if (crtc_state && crtc_state->stream) {
9266 			dc_stream_set_cursor_position(crtc_state->stream,
9267 						      &position);
9268 			update->cursor_position = &crtc_state->stream->cursor_position;
9269 		}
9270 		return;
9271 	}
9272 
9273 	amdgpu_crtc->cursor_width = plane->state->crtc_w;
9274 	amdgpu_crtc->cursor_height = plane->state->crtc_h;
9275 
9276 	memset(&attributes, 0, sizeof(attributes));
9277 	attributes.address.high_part = upper_32_bits(address);
9278 	attributes.address.low_part  = lower_32_bits(address);
9279 	attributes.width             = plane->state->crtc_w;
9280 	attributes.height            = plane->state->crtc_h;
9281 	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
9282 	attributes.rotation_angle    = 0;
9283 	attributes.attribute_flags.value = 0;
9284 
9285 	/* Enable cursor degamma ROM on DCN3+ for implicit sRGB degamma in DRM
9286 	 * legacy gamma setup.
9287 	 */
9288 	if (crtc_state->cm_is_degamma_srgb &&
9289 	    adev->dm.dc->caps.color.dpp.gamma_corr)
9290 		attributes.attribute_flags.bits.ENABLE_CURSOR_DEGAMMA = 1;
9291 
9292 	if (afb)
9293 		attributes.pitch = afb->base.pitches[0] / afb->base.format->cpp[0];
9294 
9295 	if (crtc_state->stream) {
9296 		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
9297 						     &attributes))
9298 			drm_err(adev_to_drm(adev), "DC failed to set cursor attributes\n");
9299 
9300 		update->cursor_attributes = &crtc_state->stream->cursor_attributes;
9301 
9302 		if (!dc_stream_set_cursor_position(crtc_state->stream,
9303 						   &position))
9304 			drm_err(adev_to_drm(adev), "DC failed to set cursor position\n");
9305 
9306 		update->cursor_position = &crtc_state->stream->cursor_position;
9307 	}
9308 }
9309 
9310 static void amdgpu_dm_enable_self_refresh(struct amdgpu_crtc *acrtc_attach,
9311 					  const struct dm_crtc_state *acrtc_state,
9312 					  const u64 current_ts)
9313 {
9314 	struct psr_settings *psr = &acrtc_state->stream->link->psr_settings;
9315 	struct replay_settings *pr = &acrtc_state->stream->link->replay_settings;
9316 	struct amdgpu_dm_connector *aconn =
9317 		(struct amdgpu_dm_connector *)acrtc_state->stream->dm_stream_context;
9318 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9319 
9320 	if (acrtc_state->update_type > UPDATE_TYPE_FAST) {
9321 		if (pr->config.replay_supported && !pr->replay_feature_enabled)
9322 			amdgpu_dm_link_setup_replay(acrtc_state->stream->link, aconn);
9323 		else if (psr->psr_version != DC_PSR_VERSION_UNSUPPORTED &&
9324 			     !psr->psr_feature_enabled)
9325 			if (!aconn->disallow_edp_enter_psr)
9326 				amdgpu_dm_link_setup_psr(acrtc_state->stream);
9327 	}
9328 
9329 	/* Decrement skip count when SR is enabled and we're doing fast updates. */
9330 	if (acrtc_state->update_type == UPDATE_TYPE_FAST &&
9331 	    (psr->psr_feature_enabled || pr->config.replay_supported)) {
9332 		if (aconn->sr_skip_count > 0)
9333 			aconn->sr_skip_count--;
9334 
9335 		/* Allow SR when skip count is 0. */
9336 		acrtc_attach->dm_irq_params.allow_sr_entry = !aconn->sr_skip_count;
9337 
9338 		/*
9339 		 * If sink supports PSR SU/Panel Replay, there is no need to rely on
9340 		 * a vblank event disable request to enable PSR/RP. PSR SU/RP
9341 		 * can be enabled immediately once OS demonstrates an
9342 		 * adequate number of fast atomic commits to notify KMD
9343 		 * of update events. See `vblank_control_worker()`.
9344 		 */
9345 		if (!vrr_active &&
9346 		    acrtc_attach->dm_irq_params.allow_sr_entry &&
9347 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9348 		    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9349 #endif
9350 		    (current_ts - psr->psr_dirty_rects_change_timestamp_ns) > 500000000) {
9351 			if (pr->replay_feature_enabled && !pr->replay_allow_active)
9352 				amdgpu_dm_replay_enable(acrtc_state->stream, true);
9353 			if (psr->psr_version == DC_PSR_VERSION_SU_1 &&
9354 			    !psr->psr_allow_active && !aconn->disallow_edp_enter_psr)
9355 				amdgpu_dm_psr_enable(acrtc_state->stream);
9356 		}
9357 	} else {
9358 		acrtc_attach->dm_irq_params.allow_sr_entry = false;
9359 	}
9360 }
9361 
9362 static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
9363 				    struct drm_device *dev,
9364 				    struct amdgpu_display_manager *dm,
9365 				    struct drm_crtc *pcrtc,
9366 				    bool wait_for_vblank)
9367 {
9368 	u32 i;
9369 	u64 timestamp_ns = ktime_get_ns();
9370 	struct drm_plane *plane;
9371 	struct drm_plane_state *old_plane_state, *new_plane_state;
9372 	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
9373 	struct drm_crtc_state *new_pcrtc_state =
9374 			drm_atomic_get_new_crtc_state(state, pcrtc);
9375 	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
9376 	struct dm_crtc_state *dm_old_crtc_state =
9377 			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
9378 	int planes_count = 0, vpos, hpos;
9379 	unsigned long flags;
9380 	u32 target_vblank, last_flip_vblank;
9381 	bool vrr_active = amdgpu_dm_crtc_vrr_active(acrtc_state);
9382 	bool cursor_update = false;
9383 	bool pflip_present = false;
9384 	bool dirty_rects_changed = false;
9385 	bool updated_planes_and_streams = false;
9386 	struct {
9387 		struct dc_surface_update surface_updates[MAX_SURFACES];
9388 		struct dc_plane_info plane_infos[MAX_SURFACES];
9389 		struct dc_scaling_info scaling_infos[MAX_SURFACES];
9390 		struct dc_flip_addrs flip_addrs[MAX_SURFACES];
9391 		struct dc_stream_update stream_update;
9392 	} *bundle;
9393 
9394 	bundle = kzalloc(sizeof(*bundle), GFP_KERNEL);
9395 
9396 	if (!bundle) {
9397 		drm_err(dev, "Failed to allocate update bundle\n");
9398 		goto cleanup;
9399 	}
9400 
9401 	/*
9402 	 * Disable the cursor first if we're disabling all the planes.
9403 	 * It'll remain on the screen after the planes are re-enabled
9404 	 * if we don't.
9405 	 *
9406 	 * If the cursor is transitioning from native to overlay mode, the
9407 	 * native cursor needs to be disabled first.
9408 	 */
9409 	if (acrtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE &&
9410 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9411 		struct dc_cursor_position cursor_position = {0};
9412 
9413 		if (!dc_stream_set_cursor_position(acrtc_state->stream,
9414 						   &cursor_position))
9415 			drm_err(dev, "DC failed to disable native cursor\n");
9416 
9417 		bundle->stream_update.cursor_position =
9418 				&acrtc_state->stream->cursor_position;
9419 	}
9420 
9421 	if (acrtc_state->active_planes == 0 &&
9422 	    dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9423 		amdgpu_dm_commit_cursors(state);
9424 
9425 	/* update planes when needed */
9426 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
9427 		struct drm_crtc *crtc = new_plane_state->crtc;
9428 		struct drm_crtc_state *new_crtc_state;
9429 		struct drm_framebuffer *fb = new_plane_state->fb;
9430 		struct amdgpu_framebuffer *afb = (struct amdgpu_framebuffer *)fb;
9431 		bool plane_needs_flip;
9432 		struct dc_plane_state *dc_plane;
9433 		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
9434 
9435 		/* Cursor plane is handled after stream updates */
9436 		if (plane->type == DRM_PLANE_TYPE_CURSOR &&
9437 		    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE) {
9438 			if ((fb && crtc == pcrtc) ||
9439 			    (old_plane_state->fb && old_plane_state->crtc == pcrtc)) {
9440 				cursor_update = true;
9441 				if (amdgpu_ip_version(dm->adev, DCE_HWIP, 0) != 0)
9442 					amdgpu_dm_update_cursor(plane, old_plane_state, &bundle->stream_update);
9443 			}
9444 
9445 			continue;
9446 		}
9447 
9448 		if (!fb || !crtc || pcrtc != crtc)
9449 			continue;
9450 
9451 		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
9452 		if (!new_crtc_state->active)
9453 			continue;
9454 
9455 		dc_plane = dm_new_plane_state->dc_state;
9456 		if (!dc_plane)
9457 			continue;
9458 
9459 		bundle->surface_updates[planes_count].surface = dc_plane;
9460 		if (new_pcrtc_state->color_mgmt_changed) {
9461 			bundle->surface_updates[planes_count].gamma = &dc_plane->gamma_correction;
9462 			bundle->surface_updates[planes_count].in_transfer_func = &dc_plane->in_transfer_func;
9463 			bundle->surface_updates[planes_count].gamut_remap_matrix = &dc_plane->gamut_remap_matrix;
9464 			bundle->surface_updates[planes_count].hdr_mult = dc_plane->hdr_mult;
9465 			bundle->surface_updates[planes_count].func_shaper = &dc_plane->in_shaper_func;
9466 			bundle->surface_updates[planes_count].lut3d_func = &dc_plane->lut3d_func;
9467 			bundle->surface_updates[planes_count].blend_tf = &dc_plane->blend_tf;
9468 		}
9469 
9470 		amdgpu_dm_plane_fill_dc_scaling_info(dm->adev, new_plane_state,
9471 				     &bundle->scaling_infos[planes_count]);
9472 
9473 		bundle->surface_updates[planes_count].scaling_info =
9474 			&bundle->scaling_infos[planes_count];
9475 
9476 		plane_needs_flip = old_plane_state->fb && new_plane_state->fb;
9477 
9478 		pflip_present = pflip_present || plane_needs_flip;
9479 
9480 		if (!plane_needs_flip) {
9481 			planes_count += 1;
9482 			continue;
9483 		}
9484 
9485 		fill_dc_plane_info_and_addr(
9486 			dm->adev, new_plane_state,
9487 			afb->tiling_flags,
9488 			&bundle->plane_infos[planes_count],
9489 			&bundle->flip_addrs[planes_count].address,
9490 			afb->tmz_surface);
9491 
9492 		drm_dbg_state(state->dev, "plane: id=%d dcc_en=%d\n",
9493 				 new_plane_state->plane->index,
9494 				 bundle->plane_infos[planes_count].dcc.enable);
9495 
9496 		bundle->surface_updates[planes_count].plane_info =
9497 			&bundle->plane_infos[planes_count];
9498 
9499 		if (acrtc_state->stream->link->psr_settings.psr_feature_enabled ||
9500 		    acrtc_state->stream->link->replay_settings.replay_feature_enabled) {
9501 			fill_dc_dirty_rects(plane, old_plane_state,
9502 					    new_plane_state, new_crtc_state,
9503 					    &bundle->flip_addrs[planes_count],
9504 					    acrtc_state->stream->link->psr_settings.psr_version ==
9505 					    DC_PSR_VERSION_SU_1,
9506 					    &dirty_rects_changed);
9507 
9508 			/*
9509 			 * If the dirty regions changed, PSR-SU need to be disabled temporarily
9510 			 * and enabled it again after dirty regions are stable to avoid video glitch.
9511 			 * PSR-SU will be enabled in vblank_control_worker() if user pause the video
9512 			 * during the PSR-SU was disabled.
9513 			 */
9514 			if (acrtc_state->stream->link->psr_settings.psr_version >= DC_PSR_VERSION_SU_1 &&
9515 			    acrtc_attach->dm_irq_params.allow_sr_entry &&
9516 #ifdef CONFIG_DRM_AMD_SECURE_DISPLAY
9517 			    !amdgpu_dm_crc_window_is_activated(acrtc_state->base.crtc) &&
9518 #endif
9519 			    dirty_rects_changed) {
9520 				mutex_lock(&dm->dc_lock);
9521 				acrtc_state->stream->link->psr_settings.psr_dirty_rects_change_timestamp_ns =
9522 				timestamp_ns;
9523 				if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9524 					amdgpu_dm_psr_disable(acrtc_state->stream, true);
9525 				mutex_unlock(&dm->dc_lock);
9526 			}
9527 		}
9528 
9529 		/*
9530 		 * Only allow immediate flips for fast updates that don't
9531 		 * change memory domain, FB pitch, DCC state, rotation or
9532 		 * mirroring.
9533 		 *
9534 		 * dm_crtc_helper_atomic_check() only accepts async flips with
9535 		 * fast updates.
9536 		 */
9537 		if (crtc->state->async_flip &&
9538 		    (acrtc_state->update_type != UPDATE_TYPE_FAST ||
9539 		     get_mem_type(old_plane_state->fb) != get_mem_type(fb)))
9540 			drm_warn_once(state->dev,
9541 				      "[PLANE:%d:%s] async flip with non-fast update\n",
9542 				      plane->base.id, plane->name);
9543 
9544 		bundle->flip_addrs[planes_count].flip_immediate =
9545 			crtc->state->async_flip &&
9546 			acrtc_state->update_type == UPDATE_TYPE_FAST &&
9547 			get_mem_type(old_plane_state->fb) == get_mem_type(fb);
9548 
9549 		timestamp_ns = ktime_get_ns();
9550 		bundle->flip_addrs[planes_count].flip_timestamp_in_us = div_u64(timestamp_ns, 1000);
9551 		bundle->surface_updates[planes_count].flip_addr = &bundle->flip_addrs[planes_count];
9552 		bundle->surface_updates[planes_count].surface = dc_plane;
9553 
9554 		if (!bundle->surface_updates[planes_count].surface) {
9555 			drm_err(dev, "No surface for CRTC: id=%d\n",
9556 					acrtc_attach->crtc_id);
9557 			continue;
9558 		}
9559 
9560 		if (plane == pcrtc->primary)
9561 			update_freesync_state_on_stream(
9562 				dm,
9563 				acrtc_state,
9564 				acrtc_state->stream,
9565 				dc_plane,
9566 				bundle->flip_addrs[planes_count].flip_timestamp_in_us);
9567 
9568 		drm_dbg_state(state->dev, "%s Flipping to hi: 0x%x, low: 0x%x\n",
9569 				 __func__,
9570 				 bundle->flip_addrs[planes_count].address.grph.addr.high_part,
9571 				 bundle->flip_addrs[planes_count].address.grph.addr.low_part);
9572 
9573 		planes_count += 1;
9574 
9575 	}
9576 
9577 	if (pflip_present) {
9578 		if (!vrr_active) {
9579 			/* Use old throttling in non-vrr fixed refresh rate mode
9580 			 * to keep flip scheduling based on target vblank counts
9581 			 * working in a backwards compatible way, e.g., for
9582 			 * clients using the GLX_OML_sync_control extension or
9583 			 * DRI3/Present extension with defined target_msc.
9584 			 */
9585 			last_flip_vblank = amdgpu_get_vblank_counter_kms(pcrtc);
9586 		} else {
9587 			/* For variable refresh rate mode only:
9588 			 * Get vblank of last completed flip to avoid > 1 vrr
9589 			 * flips per video frame by use of throttling, but allow
9590 			 * flip programming anywhere in the possibly large
9591 			 * variable vrr vblank interval for fine-grained flip
9592 			 * timing control and more opportunity to avoid stutter
9593 			 * on late submission of flips.
9594 			 */
9595 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9596 			last_flip_vblank = acrtc_attach->dm_irq_params.last_flip_vblank;
9597 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9598 		}
9599 
9600 		target_vblank = last_flip_vblank + wait_for_vblank;
9601 
9602 		/*
9603 		 * Wait until we're out of the vertical blank period before the one
9604 		 * targeted by the flip
9605 		 */
9606 		while ((acrtc_attach->enabled &&
9607 			(amdgpu_display_get_crtc_scanoutpos(dm->ddev, acrtc_attach->crtc_id,
9608 							    0, &vpos, &hpos, NULL,
9609 							    NULL, &pcrtc->hwmode)
9610 			 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
9611 			(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
9612 			(int)(target_vblank -
9613 			  amdgpu_get_vblank_counter_kms(pcrtc)) > 0)) {
9614 			usleep_range(1000, 1100);
9615 		}
9616 
9617 		/**
9618 		 * Prepare the flip event for the pageflip interrupt to handle.
9619 		 *
9620 		 * This only works in the case where we've already turned on the
9621 		 * appropriate hardware blocks (eg. HUBP) so in the transition case
9622 		 * from 0 -> n planes we have to skip a hardware generated event
9623 		 * and rely on sending it from software.
9624 		 */
9625 		if (acrtc_attach->base.state->event &&
9626 		    acrtc_state->active_planes > 0) {
9627 			drm_crtc_vblank_get(pcrtc);
9628 
9629 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9630 
9631 			WARN_ON(acrtc_attach->pflip_status != AMDGPU_FLIP_NONE);
9632 			prepare_flip_isr(acrtc_attach);
9633 
9634 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9635 		}
9636 
9637 		if (acrtc_state->stream) {
9638 			if (acrtc_state->freesync_vrr_info_changed)
9639 				bundle->stream_update.vrr_infopacket =
9640 					&acrtc_state->stream->vrr_infopacket;
9641 		}
9642 	} else if (cursor_update && acrtc_state->active_planes > 0) {
9643 		spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9644 		if (acrtc_attach->base.state->event) {
9645 			drm_crtc_vblank_get(pcrtc);
9646 			acrtc_attach->event = acrtc_attach->base.state->event;
9647 			acrtc_attach->base.state->event = NULL;
9648 		}
9649 		spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9650 	}
9651 
9652 	/* Update the planes if changed or disable if we don't have any. */
9653 	if ((planes_count || acrtc_state->active_planes == 0) &&
9654 		acrtc_state->stream) {
9655 		/*
9656 		 * If PSR or idle optimizations are enabled then flush out
9657 		 * any pending work before hardware programming.
9658 		 */
9659 		if (dm->vblank_control_workqueue)
9660 			flush_workqueue(dm->vblank_control_workqueue);
9661 
9662 		bundle->stream_update.stream = acrtc_state->stream;
9663 		if (new_pcrtc_state->mode_changed) {
9664 			bundle->stream_update.src = acrtc_state->stream->src;
9665 			bundle->stream_update.dst = acrtc_state->stream->dst;
9666 		}
9667 
9668 		if (new_pcrtc_state->color_mgmt_changed) {
9669 			/*
9670 			 * TODO: This isn't fully correct since we've actually
9671 			 * already modified the stream in place.
9672 			 */
9673 			bundle->stream_update.gamut_remap =
9674 				&acrtc_state->stream->gamut_remap_matrix;
9675 			bundle->stream_update.output_csc_transform =
9676 				&acrtc_state->stream->csc_color_matrix;
9677 			bundle->stream_update.out_transfer_func =
9678 				&acrtc_state->stream->out_transfer_func;
9679 			bundle->stream_update.lut3d_func =
9680 				(struct dc_3dlut *) acrtc_state->stream->lut3d_func;
9681 			bundle->stream_update.func_shaper =
9682 				(struct dc_transfer_func *) acrtc_state->stream->func_shaper;
9683 		}
9684 
9685 		acrtc_state->stream->abm_level = acrtc_state->abm_level;
9686 		if (acrtc_state->abm_level != dm_old_crtc_state->abm_level)
9687 			bundle->stream_update.abm_level = &acrtc_state->abm_level;
9688 
9689 		mutex_lock(&dm->dc_lock);
9690 		if ((acrtc_state->update_type > UPDATE_TYPE_FAST) || vrr_active) {
9691 			if (acrtc_state->stream->link->replay_settings.replay_allow_active)
9692 				amdgpu_dm_replay_disable(acrtc_state->stream);
9693 			if (acrtc_state->stream->link->psr_settings.psr_allow_active)
9694 				amdgpu_dm_psr_disable(acrtc_state->stream, true);
9695 		}
9696 		mutex_unlock(&dm->dc_lock);
9697 
9698 		/*
9699 		 * If FreeSync state on the stream has changed then we need to
9700 		 * re-adjust the min/max bounds now that DC doesn't handle this
9701 		 * as part of commit.
9702 		 */
9703 		if (is_dc_timing_adjust_needed(dm_old_crtc_state, acrtc_state)) {
9704 			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
9705 			dc_stream_adjust_vmin_vmax(
9706 				dm->dc, acrtc_state->stream,
9707 				&acrtc_attach->dm_irq_params.vrr_params.adjust);
9708 			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
9709 		}
9710 		mutex_lock(&dm->dc_lock);
9711 		update_planes_and_stream_adapter(dm->dc,
9712 					 acrtc_state->update_type,
9713 					 planes_count,
9714 					 acrtc_state->stream,
9715 					 &bundle->stream_update,
9716 					 bundle->surface_updates);
9717 		updated_planes_and_streams = true;
9718 
9719 		/**
9720 		 * Enable or disable the interrupts on the backend.
9721 		 *
9722 		 * Most pipes are put into power gating when unused.
9723 		 *
9724 		 * When power gating is enabled on a pipe we lose the
9725 		 * interrupt enablement state when power gating is disabled.
9726 		 *
9727 		 * So we need to update the IRQ control state in hardware
9728 		 * whenever the pipe turns on (since it could be previously
9729 		 * power gated) or off (since some pipes can't be power gated
9730 		 * on some ASICs).
9731 		 */
9732 		if (dm_old_crtc_state->active_planes != acrtc_state->active_planes)
9733 			dm_update_pflip_irq_state(drm_to_adev(dev),
9734 						  acrtc_attach);
9735 
9736 		amdgpu_dm_enable_self_refresh(acrtc_attach, acrtc_state, timestamp_ns);
9737 		mutex_unlock(&dm->dc_lock);
9738 	}
9739 
9740 	/*
9741 	 * Update cursor state *after* programming all the planes.
9742 	 * This avoids redundant programming in the case where we're going
9743 	 * to be disabling a single plane - those pipes are being disabled.
9744 	 */
9745 	if (acrtc_state->active_planes &&
9746 	    (!updated_planes_and_streams || amdgpu_ip_version(dm->adev, DCE_HWIP, 0) == 0) &&
9747 	    acrtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE)
9748 		amdgpu_dm_commit_cursors(state);
9749 
9750 cleanup:
9751 	kfree(bundle);
9752 }
9753 
9754 static void amdgpu_dm_commit_audio(struct drm_device *dev,
9755 				   struct drm_atomic_state *state)
9756 {
9757 	struct amdgpu_device *adev = drm_to_adev(dev);
9758 	struct amdgpu_dm_connector *aconnector;
9759 	struct drm_connector *connector;
9760 	struct drm_connector_state *old_con_state, *new_con_state;
9761 	struct drm_crtc_state *new_crtc_state;
9762 	struct dm_crtc_state *new_dm_crtc_state;
9763 	const struct dc_stream_status *status;
9764 	int i, inst;
9765 
9766 	/* Notify device removals. */
9767 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
9768 		if (old_con_state->crtc != new_con_state->crtc) {
9769 			/* CRTC changes require notification. */
9770 			goto notify;
9771 		}
9772 
9773 		if (!new_con_state->crtc)
9774 			continue;
9775 
9776 		new_crtc_state = drm_atomic_get_new_crtc_state(
9777 			state, new_con_state->crtc);
9778 
9779 		if (!new_crtc_state)
9780 			continue;
9781 
9782 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9783 			continue;
9784 
9785 notify:
9786 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9787 			continue;
9788 
9789 		aconnector = to_amdgpu_dm_connector(connector);
9790 
9791 		mutex_lock(&adev->dm.audio_lock);
9792 		inst = aconnector->audio_inst;
9793 		aconnector->audio_inst = -1;
9794 		mutex_unlock(&adev->dm.audio_lock);
9795 
9796 		amdgpu_dm_audio_eld_notify(adev, inst);
9797 	}
9798 
9799 	/* Notify audio device additions. */
9800 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
9801 		if (!new_con_state->crtc)
9802 			continue;
9803 
9804 		new_crtc_state = drm_atomic_get_new_crtc_state(
9805 			state, new_con_state->crtc);
9806 
9807 		if (!new_crtc_state)
9808 			continue;
9809 
9810 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
9811 			continue;
9812 
9813 		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
9814 		if (!new_dm_crtc_state->stream)
9815 			continue;
9816 
9817 		status = dc_stream_get_status(new_dm_crtc_state->stream);
9818 		if (!status)
9819 			continue;
9820 
9821 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
9822 			continue;
9823 
9824 		aconnector = to_amdgpu_dm_connector(connector);
9825 
9826 		mutex_lock(&adev->dm.audio_lock);
9827 		inst = status->audio_inst;
9828 		aconnector->audio_inst = inst;
9829 		mutex_unlock(&adev->dm.audio_lock);
9830 
9831 		amdgpu_dm_audio_eld_notify(adev, inst);
9832 	}
9833 }
9834 
9835 /*
9836  * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
9837  * @crtc_state: the DRM CRTC state
9838  * @stream_state: the DC stream state.
9839  *
9840  * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
9841  * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
9842  */
9843 static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
9844 						struct dc_stream_state *stream_state)
9845 {
9846 	stream_state->mode_changed = drm_atomic_crtc_needs_modeset(crtc_state);
9847 }
9848 
9849 static void dm_clear_writeback(struct amdgpu_display_manager *dm,
9850 			      struct dm_crtc_state *crtc_state)
9851 {
9852 	dc_stream_remove_writeback(dm->dc, crtc_state->stream, 0);
9853 }
9854 
9855 static void amdgpu_dm_commit_streams(struct drm_atomic_state *state,
9856 					struct dc_state *dc_state)
9857 {
9858 	struct drm_device *dev = state->dev;
9859 	struct amdgpu_device *adev = drm_to_adev(dev);
9860 	struct amdgpu_display_manager *dm = &adev->dm;
9861 	struct drm_crtc *crtc;
9862 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
9863 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
9864 	struct drm_connector_state *old_con_state;
9865 	struct drm_connector *connector;
9866 	bool mode_set_reset_required = false;
9867 	u32 i;
9868 	struct dc_commit_streams_params params = {dc_state->streams, dc_state->stream_count};
9869 	bool set_backlight_level = false;
9870 
9871 	/* Disable writeback */
9872 	for_each_old_connector_in_state(state, connector, old_con_state, i) {
9873 		struct dm_connector_state *dm_old_con_state;
9874 		struct amdgpu_crtc *acrtc;
9875 
9876 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
9877 			continue;
9878 
9879 		old_crtc_state = NULL;
9880 
9881 		dm_old_con_state = to_dm_connector_state(old_con_state);
9882 		if (!dm_old_con_state->base.crtc)
9883 			continue;
9884 
9885 		acrtc = to_amdgpu_crtc(dm_old_con_state->base.crtc);
9886 		if (acrtc)
9887 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
9888 
9889 		if (!acrtc || !acrtc->wb_enabled)
9890 			continue;
9891 
9892 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9893 
9894 		dm_clear_writeback(dm, dm_old_crtc_state);
9895 		acrtc->wb_enabled = false;
9896 	}
9897 
9898 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
9899 				      new_crtc_state, i) {
9900 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9901 
9902 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9903 
9904 		if (old_crtc_state->active &&
9905 		    (!new_crtc_state->active ||
9906 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
9907 			manage_dm_interrupts(adev, acrtc, NULL);
9908 			dc_stream_release(dm_old_crtc_state->stream);
9909 		}
9910 	}
9911 
9912 	drm_atomic_helper_calc_timestamping_constants(state);
9913 
9914 	/* update changed items */
9915 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
9916 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
9917 
9918 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
9919 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
9920 
9921 		drm_dbg_state(state->dev,
9922 			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
9923 			acrtc->crtc_id,
9924 			new_crtc_state->enable,
9925 			new_crtc_state->active,
9926 			new_crtc_state->planes_changed,
9927 			new_crtc_state->mode_changed,
9928 			new_crtc_state->active_changed,
9929 			new_crtc_state->connectors_changed);
9930 
9931 		/* Disable cursor if disabling crtc */
9932 		if (old_crtc_state->active && !new_crtc_state->active) {
9933 			struct dc_cursor_position position;
9934 
9935 			memset(&position, 0, sizeof(position));
9936 			mutex_lock(&dm->dc_lock);
9937 			dc_exit_ips_for_hw_access(dm->dc);
9938 			dc_stream_program_cursor_position(dm_old_crtc_state->stream, &position);
9939 			mutex_unlock(&dm->dc_lock);
9940 		}
9941 
9942 		/* Copy all transient state flags into dc state */
9943 		if (dm_new_crtc_state->stream) {
9944 			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
9945 							    dm_new_crtc_state->stream);
9946 		}
9947 
9948 		/* handles headless hotplug case, updating new_state and
9949 		 * aconnector as needed
9950 		 */
9951 
9952 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
9953 
9954 			drm_dbg_atomic(dev,
9955 				       "Atomic commit: SET crtc id %d: [%p]\n",
9956 				       acrtc->crtc_id, acrtc);
9957 
9958 			if (!dm_new_crtc_state->stream) {
9959 				/*
9960 				 * this could happen because of issues with
9961 				 * userspace notifications delivery.
9962 				 * In this case userspace tries to set mode on
9963 				 * display which is disconnected in fact.
9964 				 * dc_sink is NULL in this case on aconnector.
9965 				 * We expect reset mode will come soon.
9966 				 *
9967 				 * This can also happen when unplug is done
9968 				 * during resume sequence ended
9969 				 *
9970 				 * In this case, we want to pretend we still
9971 				 * have a sink to keep the pipe running so that
9972 				 * hw state is consistent with the sw state
9973 				 */
9974 				drm_dbg_atomic(dev,
9975 					       "Failed to create new stream for crtc %d\n",
9976 						acrtc->base.base.id);
9977 				continue;
9978 			}
9979 
9980 			if (dm_old_crtc_state->stream)
9981 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
9982 
9983 			pm_runtime_get_noresume(dev->dev);
9984 
9985 			acrtc->enabled = true;
9986 			acrtc->hw_mode = new_crtc_state->mode;
9987 			crtc->hwmode = new_crtc_state->mode;
9988 			mode_set_reset_required = true;
9989 			set_backlight_level = true;
9990 		} else if (modereset_required(new_crtc_state)) {
9991 			drm_dbg_atomic(dev,
9992 				       "Atomic commit: RESET. crtc id %d:[%p]\n",
9993 				       acrtc->crtc_id, acrtc);
9994 			/* i.e. reset mode */
9995 			if (dm_old_crtc_state->stream)
9996 				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
9997 
9998 			mode_set_reset_required = true;
9999 		}
10000 	} /* for_each_crtc_in_state() */
10001 
10002 	/* if there mode set or reset, disable eDP PSR, Replay */
10003 	if (mode_set_reset_required) {
10004 		if (dm->vblank_control_workqueue)
10005 			flush_workqueue(dm->vblank_control_workqueue);
10006 
10007 		amdgpu_dm_replay_disable_all(dm);
10008 		amdgpu_dm_psr_disable_all(dm);
10009 	}
10010 
10011 	dm_enable_per_frame_crtc_master_sync(dc_state);
10012 	mutex_lock(&dm->dc_lock);
10013 	dc_exit_ips_for_hw_access(dm->dc);
10014 	WARN_ON(!dc_commit_streams(dm->dc, &params));
10015 
10016 	/* Allow idle optimization when vblank count is 0 for display off */
10017 	if ((dm->active_vblank_irq_count == 0) && amdgpu_dm_is_headless(dm->adev))
10018 		dc_allow_idle_optimizations(dm->dc, true);
10019 	mutex_unlock(&dm->dc_lock);
10020 
10021 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10022 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10023 
10024 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10025 
10026 		if (dm_new_crtc_state->stream != NULL) {
10027 			const struct dc_stream_status *status =
10028 					dc_stream_get_status(dm_new_crtc_state->stream);
10029 
10030 			if (!status)
10031 				status = dc_state_get_stream_status(dc_state,
10032 									 dm_new_crtc_state->stream);
10033 			if (!status)
10034 				drm_err(dev,
10035 					"got no status for stream %p on acrtc%p\n",
10036 					dm_new_crtc_state->stream, acrtc);
10037 			else
10038 				acrtc->otg_inst = status->primary_otg_inst;
10039 		}
10040 	}
10041 
10042 	/* During boot up and resume the DC layer will reset the panel brightness
10043 	 * to fix a flicker issue.
10044 	 * It will cause the dm->actual_brightness is not the current panel brightness
10045 	 * level. (the dm->brightness is the correct panel level)
10046 	 * So we set the backlight level with dm->brightness value after set mode
10047 	 */
10048 	if (set_backlight_level) {
10049 		for (i = 0; i < dm->num_of_edps; i++) {
10050 			if (dm->backlight_dev[i])
10051 				amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10052 		}
10053 	}
10054 }
10055 
10056 static void dm_set_writeback(struct amdgpu_display_manager *dm,
10057 			      struct dm_crtc_state *crtc_state,
10058 			      struct drm_connector *connector,
10059 			      struct drm_connector_state *new_con_state)
10060 {
10061 	struct drm_writeback_connector *wb_conn = drm_connector_to_writeback(connector);
10062 	struct amdgpu_device *adev = dm->adev;
10063 	struct amdgpu_crtc *acrtc;
10064 	struct dc_writeback_info *wb_info;
10065 	struct pipe_ctx *pipe = NULL;
10066 	struct amdgpu_framebuffer *afb;
10067 	int i = 0;
10068 
10069 	wb_info = kzalloc(sizeof(*wb_info), GFP_KERNEL);
10070 	if (!wb_info) {
10071 		drm_err(adev_to_drm(adev), "Failed to allocate wb_info\n");
10072 		return;
10073 	}
10074 
10075 	acrtc = to_amdgpu_crtc(wb_conn->encoder.crtc);
10076 	if (!acrtc) {
10077 		drm_err(adev_to_drm(adev), "no amdgpu_crtc found\n");
10078 		kfree(wb_info);
10079 		return;
10080 	}
10081 
10082 	afb = to_amdgpu_framebuffer(new_con_state->writeback_job->fb);
10083 	if (!afb) {
10084 		drm_err(adev_to_drm(adev), "No amdgpu_framebuffer found\n");
10085 		kfree(wb_info);
10086 		return;
10087 	}
10088 
10089 	for (i = 0; i < MAX_PIPES; i++) {
10090 		if (dm->dc->current_state->res_ctx.pipe_ctx[i].stream == crtc_state->stream) {
10091 			pipe = &dm->dc->current_state->res_ctx.pipe_ctx[i];
10092 			break;
10093 		}
10094 	}
10095 
10096 	/* fill in wb_info */
10097 	wb_info->wb_enabled = true;
10098 
10099 	wb_info->dwb_pipe_inst = 0;
10100 	wb_info->dwb_params.dwbscl_black_color = 0;
10101 	wb_info->dwb_params.hdr_mult = 0x1F000;
10102 	wb_info->dwb_params.csc_params.gamut_adjust_type = CM_GAMUT_ADJUST_TYPE_BYPASS;
10103 	wb_info->dwb_params.csc_params.gamut_coef_format = CM_GAMUT_REMAP_COEF_FORMAT_S2_13;
10104 	wb_info->dwb_params.output_depth = DWB_OUTPUT_PIXEL_DEPTH_10BPC;
10105 	wb_info->dwb_params.cnv_params.cnv_out_bpc = DWB_CNV_OUT_BPC_10BPC;
10106 
10107 	/* width & height from crtc */
10108 	wb_info->dwb_params.cnv_params.src_width = acrtc->base.mode.crtc_hdisplay;
10109 	wb_info->dwb_params.cnv_params.src_height = acrtc->base.mode.crtc_vdisplay;
10110 	wb_info->dwb_params.dest_width = acrtc->base.mode.crtc_hdisplay;
10111 	wb_info->dwb_params.dest_height = acrtc->base.mode.crtc_vdisplay;
10112 
10113 	wb_info->dwb_params.cnv_params.crop_en = false;
10114 	wb_info->dwb_params.stereo_params.stereo_enabled = false;
10115 
10116 	wb_info->dwb_params.cnv_params.out_max_pix_val = 0x3ff;	// 10 bits
10117 	wb_info->dwb_params.cnv_params.out_min_pix_val = 0;
10118 	wb_info->dwb_params.cnv_params.fc_out_format = DWB_OUT_FORMAT_32BPP_ARGB;
10119 	wb_info->dwb_params.cnv_params.out_denorm_mode = DWB_OUT_DENORM_BYPASS;
10120 
10121 	wb_info->dwb_params.out_format = dwb_scaler_mode_bypass444;
10122 
10123 	wb_info->dwb_params.capture_rate = dwb_capture_rate_0;
10124 
10125 	wb_info->dwb_params.scaler_taps.h_taps = 4;
10126 	wb_info->dwb_params.scaler_taps.v_taps = 4;
10127 	wb_info->dwb_params.scaler_taps.h_taps_c = 2;
10128 	wb_info->dwb_params.scaler_taps.v_taps_c = 2;
10129 	wb_info->dwb_params.subsample_position = DWB_INTERSTITIAL_SUBSAMPLING;
10130 
10131 	wb_info->mcif_buf_params.luma_pitch = afb->base.pitches[0];
10132 	wb_info->mcif_buf_params.chroma_pitch = afb->base.pitches[1];
10133 
10134 	for (i = 0; i < DWB_MCIF_BUF_COUNT; i++) {
10135 		wb_info->mcif_buf_params.luma_address[i] = afb->address;
10136 		wb_info->mcif_buf_params.chroma_address[i] = 0;
10137 	}
10138 
10139 	wb_info->mcif_buf_params.p_vmid = 1;
10140 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0)) {
10141 		wb_info->mcif_warmup_params.start_address.quad_part = afb->address;
10142 		wb_info->mcif_warmup_params.region_size =
10143 			wb_info->mcif_buf_params.luma_pitch * wb_info->dwb_params.dest_height;
10144 	}
10145 	wb_info->mcif_warmup_params.p_vmid = 1;
10146 	wb_info->writeback_source_plane = pipe->plane_state;
10147 
10148 	dc_stream_add_writeback(dm->dc, crtc_state->stream, wb_info);
10149 
10150 	acrtc->wb_pending = true;
10151 	acrtc->wb_conn = wb_conn;
10152 	drm_writeback_queue_job(wb_conn, new_con_state);
10153 }
10154 
10155 static void amdgpu_dm_update_hdcp(struct drm_atomic_state *state)
10156 {
10157 	struct drm_connector_state *old_con_state, *new_con_state;
10158 	struct drm_device *dev = state->dev;
10159 	struct drm_connector *connector;
10160 	struct amdgpu_device *adev = drm_to_adev(dev);
10161 	int i;
10162 
10163 	if (!adev->dm.hdcp_workqueue)
10164 		return;
10165 
10166 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10167 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10168 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10169 		struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10170 		struct dm_crtc_state *dm_new_crtc_state;
10171 		struct amdgpu_dm_connector *aconnector;
10172 
10173 		if (!connector || connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10174 			continue;
10175 
10176 		aconnector = to_amdgpu_dm_connector(connector);
10177 
10178 		drm_dbg(dev, "[HDCP_DM] -------------- i : %x ----------\n", i);
10179 
10180 		drm_dbg(dev, "[HDCP_DM] connector->index: %x connect_status: %x dpms: %x\n",
10181 			connector->index, connector->status, connector->dpms);
10182 		drm_dbg(dev, "[HDCP_DM] state protection old: %x new: %x\n",
10183 			old_con_state->content_protection, new_con_state->content_protection);
10184 
10185 		if (aconnector->dc_sink) {
10186 			if (aconnector->dc_sink->sink_signal != SIGNAL_TYPE_VIRTUAL &&
10187 				aconnector->dc_sink->sink_signal != SIGNAL_TYPE_NONE) {
10188 				drm_dbg(dev, "[HDCP_DM] pipe_ctx dispname=%s\n",
10189 				aconnector->dc_sink->edid_caps.display_name);
10190 			}
10191 		}
10192 
10193 		new_crtc_state = NULL;
10194 		old_crtc_state = NULL;
10195 
10196 		if (acrtc) {
10197 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10198 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10199 		}
10200 
10201 		if (old_crtc_state)
10202 			drm_dbg(dev, "old crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10203 			old_crtc_state->enable,
10204 			old_crtc_state->active,
10205 			old_crtc_state->mode_changed,
10206 			old_crtc_state->active_changed,
10207 			old_crtc_state->connectors_changed);
10208 
10209 		if (new_crtc_state)
10210 			drm_dbg(dev, "NEW crtc en: %x a: %x m: %x a-chg: %x c-chg: %x\n",
10211 			new_crtc_state->enable,
10212 			new_crtc_state->active,
10213 			new_crtc_state->mode_changed,
10214 			new_crtc_state->active_changed,
10215 			new_crtc_state->connectors_changed);
10216 
10217 
10218 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10219 
10220 		if (dm_new_crtc_state && dm_new_crtc_state->stream == NULL &&
10221 		    connector->state->content_protection == DRM_MODE_CONTENT_PROTECTION_ENABLED) {
10222 			hdcp_reset_display(adev->dm.hdcp_workqueue, aconnector->dc_link->link_index);
10223 			new_con_state->content_protection = DRM_MODE_CONTENT_PROTECTION_DESIRED;
10224 			dm_new_con_state->update_hdcp = true;
10225 			continue;
10226 		}
10227 
10228 		if (is_content_protection_different(new_crtc_state, old_crtc_state, new_con_state,
10229 											old_con_state, connector, adev->dm.hdcp_workqueue)) {
10230 			/* when display is unplugged from mst hub, connctor will
10231 			 * be destroyed within dm_dp_mst_connector_destroy. connector
10232 			 * hdcp perperties, like type, undesired, desired, enabled,
10233 			 * will be lost. So, save hdcp properties into hdcp_work within
10234 			 * amdgpu_dm_atomic_commit_tail. if the same display is
10235 			 * plugged back with same display index, its hdcp properties
10236 			 * will be retrieved from hdcp_work within dm_dp_mst_get_modes
10237 			 */
10238 
10239 			bool enable_encryption = false;
10240 
10241 			if (new_con_state->content_protection == DRM_MODE_CONTENT_PROTECTION_DESIRED)
10242 				enable_encryption = true;
10243 
10244 			if (aconnector->dc_link && aconnector->dc_sink &&
10245 				aconnector->dc_link->type == dc_connection_mst_branch) {
10246 				struct hdcp_workqueue *hdcp_work = adev->dm.hdcp_workqueue;
10247 				struct hdcp_workqueue *hdcp_w =
10248 					&hdcp_work[aconnector->dc_link->link_index];
10249 
10250 				hdcp_w->hdcp_content_type[connector->index] =
10251 					new_con_state->hdcp_content_type;
10252 				hdcp_w->content_protection[connector->index] =
10253 					new_con_state->content_protection;
10254 			}
10255 
10256 			if (new_crtc_state && new_crtc_state->mode_changed &&
10257 				new_con_state->content_protection >= DRM_MODE_CONTENT_PROTECTION_DESIRED)
10258 				enable_encryption = true;
10259 
10260 			drm_info(dev, "[HDCP_DM] hdcp_update_display enable_encryption = %x\n", enable_encryption);
10261 
10262 			if (aconnector->dc_link)
10263 				hdcp_update_display(
10264 					adev->dm.hdcp_workqueue, aconnector->dc_link->link_index, aconnector,
10265 					new_con_state->hdcp_content_type, enable_encryption);
10266 		}
10267 	}
10268 }
10269 
10270 /**
10271  * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
10272  * @state: The atomic state to commit
10273  *
10274  * This will tell DC to commit the constructed DC state from atomic_check,
10275  * programming the hardware. Any failures here implies a hardware failure, since
10276  * atomic check should have filtered anything non-kosher.
10277  */
10278 static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
10279 {
10280 	struct drm_device *dev = state->dev;
10281 	struct amdgpu_device *adev = drm_to_adev(dev);
10282 	struct amdgpu_display_manager *dm = &adev->dm;
10283 	struct dm_atomic_state *dm_state;
10284 	struct dc_state *dc_state = NULL;
10285 	u32 i, j;
10286 	struct drm_crtc *crtc;
10287 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
10288 	unsigned long flags;
10289 	bool wait_for_vblank = true;
10290 	struct drm_connector *connector;
10291 	struct drm_connector_state *old_con_state = NULL, *new_con_state = NULL;
10292 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10293 	int crtc_disable_count = 0;
10294 
10295 	trace_amdgpu_dm_atomic_commit_tail_begin(state);
10296 
10297 	drm_atomic_helper_update_legacy_modeset_state(dev, state);
10298 	drm_dp_mst_atomic_wait_for_dependencies(state);
10299 
10300 	dm_state = dm_atomic_get_new_state(state);
10301 	if (dm_state && dm_state->context) {
10302 		dc_state = dm_state->context;
10303 		amdgpu_dm_commit_streams(state, dc_state);
10304 	}
10305 
10306 	amdgpu_dm_update_hdcp(state);
10307 
10308 	/* Handle connector state changes */
10309 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
10310 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10311 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
10312 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10313 		struct dc_surface_update *dummy_updates;
10314 		struct dc_stream_update stream_update;
10315 		struct dc_info_packet hdr_packet;
10316 		struct dc_stream_status *status = NULL;
10317 		bool abm_changed, hdr_changed, scaling_changed, output_color_space_changed = false;
10318 
10319 		memset(&stream_update, 0, sizeof(stream_update));
10320 
10321 		if (acrtc) {
10322 			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10323 			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
10324 		}
10325 
10326 		/* Skip any modesets/resets */
10327 		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
10328 			continue;
10329 
10330 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10331 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10332 
10333 		scaling_changed = is_scaling_state_different(dm_new_con_state,
10334 							     dm_old_con_state);
10335 
10336 		if ((new_con_state->hdmi.broadcast_rgb != old_con_state->hdmi.broadcast_rgb) &&
10337 			(dm_old_crtc_state->stream->output_color_space !=
10338 				get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state)))
10339 			output_color_space_changed = true;
10340 
10341 		abm_changed = dm_new_crtc_state->abm_level !=
10342 			      dm_old_crtc_state->abm_level;
10343 
10344 		hdr_changed =
10345 			!drm_connector_atomic_hdr_metadata_equal(old_con_state, new_con_state);
10346 
10347 		if (!scaling_changed && !abm_changed && !hdr_changed && !output_color_space_changed)
10348 			continue;
10349 
10350 		stream_update.stream = dm_new_crtc_state->stream;
10351 		if (scaling_changed) {
10352 			update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
10353 					dm_new_con_state, dm_new_crtc_state->stream);
10354 
10355 			stream_update.src = dm_new_crtc_state->stream->src;
10356 			stream_update.dst = dm_new_crtc_state->stream->dst;
10357 		}
10358 
10359 		if (output_color_space_changed) {
10360 			dm_new_crtc_state->stream->output_color_space
10361 				= get_output_color_space(&dm_new_crtc_state->stream->timing, new_con_state);
10362 
10363 			stream_update.output_color_space = &dm_new_crtc_state->stream->output_color_space;
10364 		}
10365 
10366 		if (abm_changed) {
10367 			dm_new_crtc_state->stream->abm_level = dm_new_crtc_state->abm_level;
10368 
10369 			stream_update.abm_level = &dm_new_crtc_state->abm_level;
10370 		}
10371 
10372 		if (hdr_changed) {
10373 			fill_hdr_info_packet(new_con_state, &hdr_packet);
10374 			stream_update.hdr_static_metadata = &hdr_packet;
10375 		}
10376 
10377 		status = dc_stream_get_status(dm_new_crtc_state->stream);
10378 
10379 		if (WARN_ON(!status))
10380 			continue;
10381 
10382 		WARN_ON(!status->plane_count);
10383 
10384 		/*
10385 		 * TODO: DC refuses to perform stream updates without a dc_surface_update.
10386 		 * Here we create an empty update on each plane.
10387 		 * To fix this, DC should permit updating only stream properties.
10388 		 */
10389 		dummy_updates = kzalloc(sizeof(struct dc_surface_update) * MAX_SURFACES, GFP_ATOMIC);
10390 		if (!dummy_updates) {
10391 			drm_err(adev_to_drm(adev), "Failed to allocate memory for dummy_updates.\n");
10392 			continue;
10393 		}
10394 		for (j = 0; j < status->plane_count; j++)
10395 			dummy_updates[j].surface = status->plane_states[0];
10396 
10397 		sort(dummy_updates, status->plane_count,
10398 		     sizeof(*dummy_updates), dm_plane_layer_index_cmp, NULL);
10399 
10400 		mutex_lock(&dm->dc_lock);
10401 		dc_exit_ips_for_hw_access(dm->dc);
10402 		dc_update_planes_and_stream(dm->dc,
10403 					    dummy_updates,
10404 					    status->plane_count,
10405 					    dm_new_crtc_state->stream,
10406 					    &stream_update);
10407 		mutex_unlock(&dm->dc_lock);
10408 		kfree(dummy_updates);
10409 
10410 		drm_connector_update_privacy_screen(new_con_state);
10411 	}
10412 
10413 	/**
10414 	 * Enable interrupts for CRTCs that are newly enabled or went through
10415 	 * a modeset. It was intentionally deferred until after the front end
10416 	 * state was modified to wait until the OTG was on and so the IRQ
10417 	 * handlers didn't access stale or invalid state.
10418 	 */
10419 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
10420 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
10421 #ifdef CONFIG_DEBUG_FS
10422 		enum amdgpu_dm_pipe_crc_source cur_crc_src;
10423 #endif
10424 		/* Count number of newly disabled CRTCs for dropping PM refs later. */
10425 		if (old_crtc_state->active && !new_crtc_state->active)
10426 			crtc_disable_count++;
10427 
10428 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10429 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10430 
10431 		/* For freesync config update on crtc state and params for irq */
10432 		update_stream_irq_parameters(dm, dm_new_crtc_state);
10433 
10434 #ifdef CONFIG_DEBUG_FS
10435 		spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10436 		cur_crc_src = acrtc->dm_irq_params.crc_src;
10437 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10438 #endif
10439 
10440 		if (new_crtc_state->active &&
10441 		    (!old_crtc_state->active ||
10442 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10443 			dc_stream_retain(dm_new_crtc_state->stream);
10444 			acrtc->dm_irq_params.stream = dm_new_crtc_state->stream;
10445 			manage_dm_interrupts(adev, acrtc, dm_new_crtc_state);
10446 		}
10447 		/* Handle vrr on->off / off->on transitions */
10448 		amdgpu_dm_handle_vrr_transition(dm_old_crtc_state, dm_new_crtc_state);
10449 
10450 #ifdef CONFIG_DEBUG_FS
10451 		if (new_crtc_state->active &&
10452 		    (!old_crtc_state->active ||
10453 		     drm_atomic_crtc_needs_modeset(new_crtc_state))) {
10454 			/**
10455 			 * Frontend may have changed so reapply the CRC capture
10456 			 * settings for the stream.
10457 			 */
10458 			if (amdgpu_dm_is_valid_crc_source(cur_crc_src)) {
10459 #if defined(CONFIG_DRM_AMD_SECURE_DISPLAY)
10460 				if (amdgpu_dm_crc_window_is_activated(crtc)) {
10461 					uint8_t cnt;
10462 
10463 					spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10464 					for (cnt = 0; cnt < MAX_CRC_WINDOW_NUM; cnt++) {
10465 						if (acrtc->dm_irq_params.window_param[cnt].enable) {
10466 							acrtc->dm_irq_params.window_param[cnt].update_win = true;
10467 
10468 							/**
10469 							 * It takes 2 frames for HW to stably generate CRC when
10470 							 * resuming from suspend, so we set skip_frame_cnt 2.
10471 							 */
10472 							acrtc->dm_irq_params.window_param[cnt].skip_frame_cnt = 2;
10473 						}
10474 					}
10475 					spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10476 				}
10477 #endif
10478 				if (amdgpu_dm_crtc_configure_crc_source(
10479 					crtc, dm_new_crtc_state, cur_crc_src))
10480 					drm_dbg_atomic(dev, "Failed to configure crc source");
10481 			}
10482 		}
10483 #endif
10484 	}
10485 
10486 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j)
10487 		if (new_crtc_state->async_flip)
10488 			wait_for_vblank = false;
10489 
10490 	/* update planes when needed per crtc*/
10491 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
10492 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10493 
10494 		if (dm_new_crtc_state->stream)
10495 			amdgpu_dm_commit_planes(state, dev, dm, crtc, wait_for_vblank);
10496 	}
10497 
10498 	/* Enable writeback */
10499 	for_each_new_connector_in_state(state, connector, new_con_state, i) {
10500 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
10501 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
10502 
10503 		if (connector->connector_type != DRM_MODE_CONNECTOR_WRITEBACK)
10504 			continue;
10505 
10506 		if (!new_con_state->writeback_job)
10507 			continue;
10508 
10509 		new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
10510 
10511 		if (!new_crtc_state)
10512 			continue;
10513 
10514 		if (acrtc->wb_enabled)
10515 			continue;
10516 
10517 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10518 
10519 		dm_set_writeback(dm, dm_new_crtc_state, connector, new_con_state);
10520 		acrtc->wb_enabled = true;
10521 	}
10522 
10523 	/* Update audio instances for each connector. */
10524 	amdgpu_dm_commit_audio(dev, state);
10525 
10526 	/* restore the backlight level */
10527 	for (i = 0; i < dm->num_of_edps; i++) {
10528 		if (dm->backlight_dev[i] &&
10529 		    (dm->actual_brightness[i] != dm->brightness[i]))
10530 			amdgpu_dm_backlight_set_level(dm, i, dm->brightness[i]);
10531 	}
10532 
10533 	/*
10534 	 * send vblank event on all events not handled in flip and
10535 	 * mark consumed event for drm_atomic_helper_commit_hw_done
10536 	 */
10537 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
10538 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10539 
10540 		if (new_crtc_state->event)
10541 			drm_send_event_locked(dev, &new_crtc_state->event->base);
10542 
10543 		new_crtc_state->event = NULL;
10544 	}
10545 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
10546 
10547 	/* Signal HW programming completion */
10548 	drm_atomic_helper_commit_hw_done(state);
10549 
10550 	if (wait_for_vblank)
10551 		drm_atomic_helper_wait_for_flip_done(dev, state);
10552 
10553 	drm_atomic_helper_cleanup_planes(dev, state);
10554 
10555 	/* Don't free the memory if we are hitting this as part of suspend.
10556 	 * This way we don't free any memory during suspend; see
10557 	 * amdgpu_bo_free_kernel().  The memory will be freed in the first
10558 	 * non-suspend modeset or when the driver is torn down.
10559 	 */
10560 	if (!adev->in_suspend) {
10561 		/* return the stolen vga memory back to VRAM */
10562 		if (!adev->mman.keep_stolen_vga_memory)
10563 			amdgpu_bo_free_kernel(&adev->mman.stolen_vga_memory, NULL, NULL);
10564 		amdgpu_bo_free_kernel(&adev->mman.stolen_extended_memory, NULL, NULL);
10565 	}
10566 
10567 	/*
10568 	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
10569 	 * so we can put the GPU into runtime suspend if we're not driving any
10570 	 * displays anymore
10571 	 */
10572 	for (i = 0; i < crtc_disable_count; i++)
10573 		pm_runtime_put_autosuspend(dev->dev);
10574 	pm_runtime_mark_last_busy(dev->dev);
10575 
10576 	trace_amdgpu_dm_atomic_commit_tail_finish(state);
10577 }
10578 
10579 static int dm_force_atomic_commit(struct drm_connector *connector)
10580 {
10581 	int ret = 0;
10582 	struct drm_device *ddev = connector->dev;
10583 	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
10584 	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10585 	struct drm_plane *plane = disconnected_acrtc->base.primary;
10586 	struct drm_connector_state *conn_state;
10587 	struct drm_crtc_state *crtc_state;
10588 	struct drm_plane_state *plane_state;
10589 
10590 	if (!state)
10591 		return -ENOMEM;
10592 
10593 	state->acquire_ctx = ddev->mode_config.acquire_ctx;
10594 
10595 	/* Construct an atomic state to restore previous display setting */
10596 
10597 	/*
10598 	 * Attach connectors to drm_atomic_state
10599 	 */
10600 	conn_state = drm_atomic_get_connector_state(state, connector);
10601 
10602 	/* Check for error in getting connector state */
10603 	if (IS_ERR(conn_state)) {
10604 		ret = PTR_ERR(conn_state);
10605 		goto out;
10606 	}
10607 
10608 	/* Attach crtc to drm_atomic_state*/
10609 	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
10610 
10611 	/* Check for error in getting crtc state */
10612 	if (IS_ERR(crtc_state)) {
10613 		ret = PTR_ERR(crtc_state);
10614 		goto out;
10615 	}
10616 
10617 	/* force a restore */
10618 	crtc_state->mode_changed = true;
10619 
10620 	/* Attach plane to drm_atomic_state */
10621 	plane_state = drm_atomic_get_plane_state(state, plane);
10622 
10623 	/* Check for error in getting plane state */
10624 	if (IS_ERR(plane_state)) {
10625 		ret = PTR_ERR(plane_state);
10626 		goto out;
10627 	}
10628 
10629 	/* Call commit internally with the state we just constructed */
10630 	ret = drm_atomic_commit(state);
10631 
10632 out:
10633 	drm_atomic_state_put(state);
10634 	if (ret)
10635 		drm_err(ddev, "Restoring old state failed with %i\n", ret);
10636 
10637 	return ret;
10638 }
10639 
10640 /*
10641  * This function handles all cases when set mode does not come upon hotplug.
10642  * This includes when a display is unplugged then plugged back into the
10643  * same port and when running without usermode desktop manager supprot
10644  */
10645 void dm_restore_drm_connector_state(struct drm_device *dev,
10646 				    struct drm_connector *connector)
10647 {
10648 	struct amdgpu_dm_connector *aconnector;
10649 	struct amdgpu_crtc *disconnected_acrtc;
10650 	struct dm_crtc_state *acrtc_state;
10651 
10652 	if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10653 		return;
10654 
10655 	aconnector = to_amdgpu_dm_connector(connector);
10656 
10657 	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
10658 		return;
10659 
10660 	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
10661 	if (!disconnected_acrtc)
10662 		return;
10663 
10664 	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
10665 	if (!acrtc_state->stream)
10666 		return;
10667 
10668 	/*
10669 	 * If the previous sink is not released and different from the current,
10670 	 * we deduce we are in a state where we can not rely on usermode call
10671 	 * to turn on the display, so we do it here
10672 	 */
10673 	if (acrtc_state->stream->sink != aconnector->dc_sink)
10674 		dm_force_atomic_commit(&aconnector->base);
10675 }
10676 
10677 /*
10678  * Grabs all modesetting locks to serialize against any blocking commits,
10679  * Waits for completion of all non blocking commits.
10680  */
10681 static int do_aquire_global_lock(struct drm_device *dev,
10682 				 struct drm_atomic_state *state)
10683 {
10684 	struct drm_crtc *crtc;
10685 	struct drm_crtc_commit *commit;
10686 	long ret;
10687 
10688 	/*
10689 	 * Adding all modeset locks to aquire_ctx will
10690 	 * ensure that when the framework release it the
10691 	 * extra locks we are locking here will get released to
10692 	 */
10693 	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
10694 	if (ret)
10695 		return ret;
10696 
10697 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10698 		spin_lock(&crtc->commit_lock);
10699 		commit = list_first_entry_or_null(&crtc->commit_list,
10700 				struct drm_crtc_commit, commit_entry);
10701 		if (commit)
10702 			drm_crtc_commit_get(commit);
10703 		spin_unlock(&crtc->commit_lock);
10704 
10705 		if (!commit)
10706 			continue;
10707 
10708 		/*
10709 		 * Make sure all pending HW programming completed and
10710 		 * page flips done
10711 		 */
10712 		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
10713 
10714 		if (ret > 0)
10715 			ret = wait_for_completion_interruptible_timeout(
10716 					&commit->flip_done, 10*HZ);
10717 
10718 		if (ret == 0)
10719 			drm_err(dev, "[CRTC:%d:%s] hw_done or flip_done timed out\n",
10720 				  crtc->base.id, crtc->name);
10721 
10722 		drm_crtc_commit_put(commit);
10723 	}
10724 
10725 	return ret < 0 ? ret : 0;
10726 }
10727 
10728 static void get_freesync_config_for_crtc(
10729 	struct dm_crtc_state *new_crtc_state,
10730 	struct dm_connector_state *new_con_state)
10731 {
10732 	struct mod_freesync_config config = {0};
10733 	struct amdgpu_dm_connector *aconnector;
10734 	struct drm_display_mode *mode = &new_crtc_state->base.mode;
10735 	int vrefresh = drm_mode_vrefresh(mode);
10736 	bool fs_vid_mode = false;
10737 
10738 	if (new_con_state->base.connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
10739 		return;
10740 
10741 	aconnector = to_amdgpu_dm_connector(new_con_state->base.connector);
10742 
10743 	new_crtc_state->vrr_supported = new_con_state->freesync_capable &&
10744 					vrefresh >= aconnector->min_vfreq &&
10745 					vrefresh <= aconnector->max_vfreq;
10746 
10747 	if (new_crtc_state->vrr_supported) {
10748 		new_crtc_state->stream->ignore_msa_timing_param = true;
10749 		fs_vid_mode = new_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED;
10750 
10751 		config.min_refresh_in_uhz = aconnector->min_vfreq * 1000000;
10752 		config.max_refresh_in_uhz = aconnector->max_vfreq * 1000000;
10753 		config.vsif_supported = true;
10754 		config.btr = true;
10755 
10756 		if (fs_vid_mode) {
10757 			config.state = VRR_STATE_ACTIVE_FIXED;
10758 			config.fixed_refresh_in_uhz = new_crtc_state->freesync_config.fixed_refresh_in_uhz;
10759 			goto out;
10760 		} else if (new_crtc_state->base.vrr_enabled) {
10761 			config.state = VRR_STATE_ACTIVE_VARIABLE;
10762 		} else {
10763 			config.state = VRR_STATE_INACTIVE;
10764 		}
10765 	}
10766 out:
10767 	new_crtc_state->freesync_config = config;
10768 }
10769 
10770 static void reset_freesync_config_for_crtc(
10771 	struct dm_crtc_state *new_crtc_state)
10772 {
10773 	new_crtc_state->vrr_supported = false;
10774 
10775 	memset(&new_crtc_state->vrr_infopacket, 0,
10776 	       sizeof(new_crtc_state->vrr_infopacket));
10777 }
10778 
10779 static bool
10780 is_timing_unchanged_for_freesync(struct drm_crtc_state *old_crtc_state,
10781 				 struct drm_crtc_state *new_crtc_state)
10782 {
10783 	const struct drm_display_mode *old_mode, *new_mode;
10784 
10785 	if (!old_crtc_state || !new_crtc_state)
10786 		return false;
10787 
10788 	old_mode = &old_crtc_state->mode;
10789 	new_mode = &new_crtc_state->mode;
10790 
10791 	if (old_mode->clock       == new_mode->clock &&
10792 	    old_mode->hdisplay    == new_mode->hdisplay &&
10793 	    old_mode->vdisplay    == new_mode->vdisplay &&
10794 	    old_mode->htotal      == new_mode->htotal &&
10795 	    old_mode->vtotal      != new_mode->vtotal &&
10796 	    old_mode->hsync_start == new_mode->hsync_start &&
10797 	    old_mode->vsync_start != new_mode->vsync_start &&
10798 	    old_mode->hsync_end   == new_mode->hsync_end &&
10799 	    old_mode->vsync_end   != new_mode->vsync_end &&
10800 	    old_mode->hskew       == new_mode->hskew &&
10801 	    old_mode->vscan       == new_mode->vscan &&
10802 	    (old_mode->vsync_end - old_mode->vsync_start) ==
10803 	    (new_mode->vsync_end - new_mode->vsync_start))
10804 		return true;
10805 
10806 	return false;
10807 }
10808 
10809 static void set_freesync_fixed_config(struct dm_crtc_state *dm_new_crtc_state)
10810 {
10811 	u64 num, den, res;
10812 	struct drm_crtc_state *new_crtc_state = &dm_new_crtc_state->base;
10813 
10814 	dm_new_crtc_state->freesync_config.state = VRR_STATE_ACTIVE_FIXED;
10815 
10816 	num = (unsigned long long)new_crtc_state->mode.clock * 1000 * 1000000;
10817 	den = (unsigned long long)new_crtc_state->mode.htotal *
10818 	      (unsigned long long)new_crtc_state->mode.vtotal;
10819 
10820 	res = div_u64(num, den);
10821 	dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = res;
10822 }
10823 
10824 static int dm_update_crtc_state(struct amdgpu_display_manager *dm,
10825 			 struct drm_atomic_state *state,
10826 			 struct drm_crtc *crtc,
10827 			 struct drm_crtc_state *old_crtc_state,
10828 			 struct drm_crtc_state *new_crtc_state,
10829 			 bool enable,
10830 			 bool *lock_and_validation_needed)
10831 {
10832 	struct dm_atomic_state *dm_state = NULL;
10833 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
10834 	struct dc_stream_state *new_stream;
10835 	struct amdgpu_device *adev = dm->adev;
10836 	int ret = 0;
10837 
10838 	/*
10839 	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
10840 	 * update changed items
10841 	 */
10842 	struct amdgpu_crtc *acrtc = NULL;
10843 	struct drm_connector *connector = NULL;
10844 	struct amdgpu_dm_connector *aconnector = NULL;
10845 	struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
10846 	struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
10847 
10848 	new_stream = NULL;
10849 
10850 	dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
10851 	dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
10852 	acrtc = to_amdgpu_crtc(crtc);
10853 	connector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
10854 	if (connector)
10855 		aconnector = to_amdgpu_dm_connector(connector);
10856 
10857 	/* TODO This hack should go away */
10858 	if (connector && enable) {
10859 		/* Make sure fake sink is created in plug-in scenario */
10860 		drm_new_conn_state = drm_atomic_get_new_connector_state(state,
10861 									connector);
10862 		drm_old_conn_state = drm_atomic_get_old_connector_state(state,
10863 									connector);
10864 
10865 		if (WARN_ON(!drm_new_conn_state)) {
10866 			ret = -EINVAL;
10867 			goto fail;
10868 		}
10869 
10870 		dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
10871 		dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
10872 
10873 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10874 			goto skip_modeset;
10875 
10876 		new_stream = create_validate_stream_for_sink(connector,
10877 							     &new_crtc_state->mode,
10878 							     dm_new_conn_state,
10879 							     dm_old_crtc_state->stream);
10880 
10881 		/*
10882 		 * we can have no stream on ACTION_SET if a display
10883 		 * was disconnected during S3, in this case it is not an
10884 		 * error, the OS will be updated after detection, and
10885 		 * will do the right thing on next atomic commit
10886 		 */
10887 
10888 		if (!new_stream) {
10889 			drm_dbg_driver(adev_to_drm(adev), "%s: Failed to create new stream for crtc %d\n",
10890 					__func__, acrtc->base.base.id);
10891 			ret = -ENOMEM;
10892 			goto fail;
10893 		}
10894 
10895 		/*
10896 		 * TODO: Check VSDB bits to decide whether this should
10897 		 * be enabled or not.
10898 		 */
10899 		new_stream->triggered_crtc_reset.enabled =
10900 			dm->force_timing_sync;
10901 
10902 		dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
10903 
10904 		ret = fill_hdr_info_packet(drm_new_conn_state,
10905 					   &new_stream->hdr_static_metadata);
10906 		if (ret)
10907 			goto fail;
10908 
10909 		/*
10910 		 * If we already removed the old stream from the context
10911 		 * (and set the new stream to NULL) then we can't reuse
10912 		 * the old stream even if the stream and scaling are unchanged.
10913 		 * We'll hit the BUG_ON and black screen.
10914 		 *
10915 		 * TODO: Refactor this function to allow this check to work
10916 		 * in all conditions.
10917 		 */
10918 		if (amdgpu_freesync_vid_mode &&
10919 		    dm_new_crtc_state->stream &&
10920 		    is_timing_unchanged_for_freesync(new_crtc_state, old_crtc_state))
10921 			goto skip_modeset;
10922 
10923 		if (dm_new_crtc_state->stream &&
10924 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
10925 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
10926 			new_crtc_state->mode_changed = false;
10927 			drm_dbg_driver(adev_to_drm(adev), "Mode change not required, setting mode_changed to %d",
10928 					 new_crtc_state->mode_changed);
10929 		}
10930 	}
10931 
10932 	/* mode_changed flag may get updated above, need to check again */
10933 	if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
10934 		goto skip_modeset;
10935 
10936 	drm_dbg_state(state->dev,
10937 		"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, planes_changed:%d, mode_changed:%d,active_changed:%d,connectors_changed:%d\n",
10938 		acrtc->crtc_id,
10939 		new_crtc_state->enable,
10940 		new_crtc_state->active,
10941 		new_crtc_state->planes_changed,
10942 		new_crtc_state->mode_changed,
10943 		new_crtc_state->active_changed,
10944 		new_crtc_state->connectors_changed);
10945 
10946 	/* Remove stream for any changed/disabled CRTC */
10947 	if (!enable) {
10948 
10949 		if (!dm_old_crtc_state->stream)
10950 			goto skip_modeset;
10951 
10952 		/* Unset freesync video if it was active before */
10953 		if (dm_old_crtc_state->freesync_config.state == VRR_STATE_ACTIVE_FIXED) {
10954 			dm_new_crtc_state->freesync_config.state = VRR_STATE_INACTIVE;
10955 			dm_new_crtc_state->freesync_config.fixed_refresh_in_uhz = 0;
10956 		}
10957 
10958 		/* Now check if we should set freesync video mode */
10959 		if (amdgpu_freesync_vid_mode && dm_new_crtc_state->stream &&
10960 		    dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
10961 		    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream) &&
10962 		    is_timing_unchanged_for_freesync(new_crtc_state,
10963 						     old_crtc_state)) {
10964 			new_crtc_state->mode_changed = false;
10965 			drm_dbg_driver(adev_to_drm(adev),
10966 				"Mode change not required for front porch change, setting mode_changed to %d",
10967 				new_crtc_state->mode_changed);
10968 
10969 			set_freesync_fixed_config(dm_new_crtc_state);
10970 
10971 			goto skip_modeset;
10972 		} else if (amdgpu_freesync_vid_mode && aconnector &&
10973 			   is_freesync_video_mode(&new_crtc_state->mode,
10974 						  aconnector)) {
10975 			struct drm_display_mode *high_mode;
10976 
10977 			high_mode = get_highest_refresh_rate_mode(aconnector, false);
10978 			if (!drm_mode_equal(&new_crtc_state->mode, high_mode))
10979 				set_freesync_fixed_config(dm_new_crtc_state);
10980 		}
10981 
10982 		ret = dm_atomic_get_state(state, &dm_state);
10983 		if (ret)
10984 			goto fail;
10985 
10986 		drm_dbg_driver(adev_to_drm(adev), "Disabling DRM crtc: %d\n",
10987 				crtc->base.id);
10988 
10989 		/* i.e. reset mode */
10990 		if (dc_state_remove_stream(
10991 				dm->dc,
10992 				dm_state->context,
10993 				dm_old_crtc_state->stream) != DC_OK) {
10994 			ret = -EINVAL;
10995 			goto fail;
10996 		}
10997 
10998 		dc_stream_release(dm_old_crtc_state->stream);
10999 		dm_new_crtc_state->stream = NULL;
11000 
11001 		reset_freesync_config_for_crtc(dm_new_crtc_state);
11002 
11003 		*lock_and_validation_needed = true;
11004 
11005 	} else {/* Add stream for any updated/enabled CRTC */
11006 		/*
11007 		 * Quick fix to prevent NULL pointer on new_stream when
11008 		 * added MST connectors not found in existing crtc_state in the chained mode
11009 		 * TODO: need to dig out the root cause of that
11010 		 */
11011 		if (!connector)
11012 			goto skip_modeset;
11013 
11014 		if (modereset_required(new_crtc_state))
11015 			goto skip_modeset;
11016 
11017 		if (amdgpu_dm_crtc_modeset_required(new_crtc_state, new_stream,
11018 				     dm_old_crtc_state->stream)) {
11019 
11020 			WARN_ON(dm_new_crtc_state->stream);
11021 
11022 			ret = dm_atomic_get_state(state, &dm_state);
11023 			if (ret)
11024 				goto fail;
11025 
11026 			dm_new_crtc_state->stream = new_stream;
11027 
11028 			dc_stream_retain(new_stream);
11029 
11030 			DRM_DEBUG_ATOMIC("Enabling DRM crtc: %d\n",
11031 					 crtc->base.id);
11032 
11033 			if (dc_state_add_stream(
11034 					dm->dc,
11035 					dm_state->context,
11036 					dm_new_crtc_state->stream) != DC_OK) {
11037 				ret = -EINVAL;
11038 				goto fail;
11039 			}
11040 
11041 			*lock_and_validation_needed = true;
11042 		}
11043 	}
11044 
11045 skip_modeset:
11046 	/* Release extra reference */
11047 	if (new_stream)
11048 		dc_stream_release(new_stream);
11049 
11050 	/*
11051 	 * We want to do dc stream updates that do not require a
11052 	 * full modeset below.
11053 	 */
11054 	if (!(enable && connector && new_crtc_state->active))
11055 		return 0;
11056 	/*
11057 	 * Given above conditions, the dc state cannot be NULL because:
11058 	 * 1. We're in the process of enabling CRTCs (just been added
11059 	 *    to the dc context, or already is on the context)
11060 	 * 2. Has a valid connector attached, and
11061 	 * 3. Is currently active and enabled.
11062 	 * => The dc stream state currently exists.
11063 	 */
11064 	BUG_ON(dm_new_crtc_state->stream == NULL);
11065 
11066 	/* Scaling or underscan settings */
11067 	if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state) ||
11068 				drm_atomic_crtc_needs_modeset(new_crtc_state))
11069 		update_stream_scaling_settings(
11070 			&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);
11071 
11072 	/* ABM settings */
11073 	dm_new_crtc_state->abm_level = dm_new_conn_state->abm_level;
11074 
11075 	/*
11076 	 * Color management settings. We also update color properties
11077 	 * when a modeset is needed, to ensure it gets reprogrammed.
11078 	 */
11079 	if (dm_new_crtc_state->base.color_mgmt_changed ||
11080 	    dm_old_crtc_state->regamma_tf != dm_new_crtc_state->regamma_tf ||
11081 	    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11082 		ret = amdgpu_dm_update_crtc_color_mgmt(dm_new_crtc_state);
11083 		if (ret)
11084 			goto fail;
11085 	}
11086 
11087 	/* Update Freesync settings. */
11088 	get_freesync_config_for_crtc(dm_new_crtc_state,
11089 				     dm_new_conn_state);
11090 
11091 	return ret;
11092 
11093 fail:
11094 	if (new_stream)
11095 		dc_stream_release(new_stream);
11096 	return ret;
11097 }
11098 
11099 static bool should_reset_plane(struct drm_atomic_state *state,
11100 			       struct drm_plane *plane,
11101 			       struct drm_plane_state *old_plane_state,
11102 			       struct drm_plane_state *new_plane_state)
11103 {
11104 	struct drm_plane *other;
11105 	struct drm_plane_state *old_other_state, *new_other_state;
11106 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11107 	struct dm_crtc_state *old_dm_crtc_state, *new_dm_crtc_state;
11108 	struct amdgpu_device *adev = drm_to_adev(plane->dev);
11109 	int i;
11110 
11111 	/*
11112 	 * TODO: Remove this hack for all asics once it proves that the
11113 	 * fast updates works fine on DCN3.2+.
11114 	 */
11115 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) < IP_VERSION(3, 2, 0) &&
11116 	    state->allow_modeset)
11117 		return true;
11118 
11119 	if (amdgpu_in_reset(adev) && state->allow_modeset)
11120 		return true;
11121 
11122 	/* Exit early if we know that we're adding or removing the plane. */
11123 	if (old_plane_state->crtc != new_plane_state->crtc)
11124 		return true;
11125 
11126 	/* old crtc == new_crtc == NULL, plane not in context. */
11127 	if (!new_plane_state->crtc)
11128 		return false;
11129 
11130 	new_crtc_state =
11131 		drm_atomic_get_new_crtc_state(state, new_plane_state->crtc);
11132 	old_crtc_state =
11133 		drm_atomic_get_old_crtc_state(state, old_plane_state->crtc);
11134 
11135 	if (!new_crtc_state)
11136 		return true;
11137 
11138 	/*
11139 	 * A change in cursor mode means a new dc pipe needs to be acquired or
11140 	 * released from the state
11141 	 */
11142 	old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
11143 	new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
11144 	if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11145 	    old_dm_crtc_state != NULL &&
11146 	    old_dm_crtc_state->cursor_mode != new_dm_crtc_state->cursor_mode) {
11147 		return true;
11148 	}
11149 
11150 	/* CRTC Degamma changes currently require us to recreate planes. */
11151 	if (new_crtc_state->color_mgmt_changed)
11152 		return true;
11153 
11154 	/*
11155 	 * On zpos change, planes need to be reordered by removing and re-adding
11156 	 * them one by one to the dc state, in order of descending zpos.
11157 	 *
11158 	 * TODO: We can likely skip bandwidth validation if the only thing that
11159 	 * changed about the plane was it'z z-ordering.
11160 	 */
11161 	if (old_plane_state->normalized_zpos != new_plane_state->normalized_zpos)
11162 		return true;
11163 
11164 	if (drm_atomic_crtc_needs_modeset(new_crtc_state))
11165 		return true;
11166 
11167 	/*
11168 	 * If there are any new primary or overlay planes being added or
11169 	 * removed then the z-order can potentially change. To ensure
11170 	 * correct z-order and pipe acquisition the current DC architecture
11171 	 * requires us to remove and recreate all existing planes.
11172 	 *
11173 	 * TODO: Come up with a more elegant solution for this.
11174 	 */
11175 	for_each_oldnew_plane_in_state(state, other, old_other_state, new_other_state, i) {
11176 		struct amdgpu_framebuffer *old_afb, *new_afb;
11177 		struct dm_plane_state *dm_new_other_state, *dm_old_other_state;
11178 
11179 		dm_new_other_state = to_dm_plane_state(new_other_state);
11180 		dm_old_other_state = to_dm_plane_state(old_other_state);
11181 
11182 		if (other->type == DRM_PLANE_TYPE_CURSOR)
11183 			continue;
11184 
11185 		if (old_other_state->crtc != new_plane_state->crtc &&
11186 		    new_other_state->crtc != new_plane_state->crtc)
11187 			continue;
11188 
11189 		if (old_other_state->crtc != new_other_state->crtc)
11190 			return true;
11191 
11192 		/* Src/dst size and scaling updates. */
11193 		if (old_other_state->src_w != new_other_state->src_w ||
11194 		    old_other_state->src_h != new_other_state->src_h ||
11195 		    old_other_state->crtc_w != new_other_state->crtc_w ||
11196 		    old_other_state->crtc_h != new_other_state->crtc_h)
11197 			return true;
11198 
11199 		/* Rotation / mirroring updates. */
11200 		if (old_other_state->rotation != new_other_state->rotation)
11201 			return true;
11202 
11203 		/* Blending updates. */
11204 		if (old_other_state->pixel_blend_mode !=
11205 		    new_other_state->pixel_blend_mode)
11206 			return true;
11207 
11208 		/* Alpha updates. */
11209 		if (old_other_state->alpha != new_other_state->alpha)
11210 			return true;
11211 
11212 		/* Colorspace changes. */
11213 		if (old_other_state->color_range != new_other_state->color_range ||
11214 		    old_other_state->color_encoding != new_other_state->color_encoding)
11215 			return true;
11216 
11217 		/* HDR/Transfer Function changes. */
11218 		if (dm_old_other_state->degamma_tf != dm_new_other_state->degamma_tf ||
11219 		    dm_old_other_state->degamma_lut != dm_new_other_state->degamma_lut ||
11220 		    dm_old_other_state->hdr_mult != dm_new_other_state->hdr_mult ||
11221 		    dm_old_other_state->ctm != dm_new_other_state->ctm ||
11222 		    dm_old_other_state->shaper_lut != dm_new_other_state->shaper_lut ||
11223 		    dm_old_other_state->shaper_tf != dm_new_other_state->shaper_tf ||
11224 		    dm_old_other_state->lut3d != dm_new_other_state->lut3d ||
11225 		    dm_old_other_state->blend_lut != dm_new_other_state->blend_lut ||
11226 		    dm_old_other_state->blend_tf != dm_new_other_state->blend_tf)
11227 			return true;
11228 
11229 		/* Framebuffer checks fall at the end. */
11230 		if (!old_other_state->fb || !new_other_state->fb)
11231 			continue;
11232 
11233 		/* Pixel format changes can require bandwidth updates. */
11234 		if (old_other_state->fb->format != new_other_state->fb->format)
11235 			return true;
11236 
11237 		old_afb = (struct amdgpu_framebuffer *)old_other_state->fb;
11238 		new_afb = (struct amdgpu_framebuffer *)new_other_state->fb;
11239 
11240 		/* Tiling and DCC changes also require bandwidth updates. */
11241 		if (old_afb->tiling_flags != new_afb->tiling_flags ||
11242 		    old_afb->base.modifier != new_afb->base.modifier)
11243 			return true;
11244 	}
11245 
11246 	return false;
11247 }
11248 
11249 static int dm_check_cursor_fb(struct amdgpu_crtc *new_acrtc,
11250 			      struct drm_plane_state *new_plane_state,
11251 			      struct drm_framebuffer *fb)
11252 {
11253 	struct amdgpu_device *adev = drm_to_adev(new_acrtc->base.dev);
11254 	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
11255 	unsigned int pitch;
11256 	bool linear;
11257 
11258 	if (fb->width > new_acrtc->max_cursor_width ||
11259 	    fb->height > new_acrtc->max_cursor_height) {
11260 		DRM_DEBUG_ATOMIC("Bad cursor FB size %dx%d\n",
11261 				 new_plane_state->fb->width,
11262 				 new_plane_state->fb->height);
11263 		return -EINVAL;
11264 	}
11265 	if (new_plane_state->src_w != fb->width << 16 ||
11266 	    new_plane_state->src_h != fb->height << 16) {
11267 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11268 		return -EINVAL;
11269 	}
11270 
11271 	/* Pitch in pixels */
11272 	pitch = fb->pitches[0] / fb->format->cpp[0];
11273 
11274 	if (fb->width != pitch) {
11275 		DRM_DEBUG_ATOMIC("Cursor FB width %d doesn't match pitch %d",
11276 				 fb->width, pitch);
11277 		return -EINVAL;
11278 	}
11279 
11280 	switch (pitch) {
11281 	case 64:
11282 	case 128:
11283 	case 256:
11284 		/* FB pitch is supported by cursor plane */
11285 		break;
11286 	default:
11287 		DRM_DEBUG_ATOMIC("Bad cursor FB pitch %d px\n", pitch);
11288 		return -EINVAL;
11289 	}
11290 
11291 	/* Core DRM takes care of checking FB modifiers, so we only need to
11292 	 * check tiling flags when the FB doesn't have a modifier.
11293 	 */
11294 	if (!(fb->flags & DRM_MODE_FB_MODIFIERS)) {
11295 		if (adev->family >= AMDGPU_FAMILY_GC_12_0_0) {
11296 			linear = AMDGPU_TILING_GET(afb->tiling_flags, GFX12_SWIZZLE_MODE) == 0;
11297 		} else if (adev->family >= AMDGPU_FAMILY_AI) {
11298 			linear = AMDGPU_TILING_GET(afb->tiling_flags, SWIZZLE_MODE) == 0;
11299 		} else {
11300 			linear = AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_2D_TILED_THIN1 &&
11301 				 AMDGPU_TILING_GET(afb->tiling_flags, ARRAY_MODE) != DC_ARRAY_1D_TILED_THIN1 &&
11302 				 AMDGPU_TILING_GET(afb->tiling_flags, MICRO_TILE_MODE) == 0;
11303 		}
11304 		if (!linear) {
11305 			DRM_DEBUG_ATOMIC("Cursor FB not linear");
11306 			return -EINVAL;
11307 		}
11308 	}
11309 
11310 	return 0;
11311 }
11312 
11313 /*
11314  * Helper function for checking the cursor in native mode
11315  */
11316 static int dm_check_native_cursor_state(struct drm_crtc *new_plane_crtc,
11317 					struct drm_plane *plane,
11318 					struct drm_plane_state *new_plane_state,
11319 					bool enable)
11320 {
11321 
11322 	struct amdgpu_crtc *new_acrtc;
11323 	int ret;
11324 
11325 	if (!enable || !new_plane_crtc ||
11326 	    drm_atomic_plane_disabling(plane->state, new_plane_state))
11327 		return 0;
11328 
11329 	new_acrtc = to_amdgpu_crtc(new_plane_crtc);
11330 
11331 	if (new_plane_state->src_x != 0 || new_plane_state->src_y != 0) {
11332 		DRM_DEBUG_ATOMIC("Cropping not supported for cursor plane\n");
11333 		return -EINVAL;
11334 	}
11335 
11336 	if (new_plane_state->fb) {
11337 		ret = dm_check_cursor_fb(new_acrtc, new_plane_state,
11338 						new_plane_state->fb);
11339 		if (ret)
11340 			return ret;
11341 	}
11342 
11343 	return 0;
11344 }
11345 
11346 static bool dm_should_update_native_cursor(struct drm_atomic_state *state,
11347 					   struct drm_crtc *old_plane_crtc,
11348 					   struct drm_crtc *new_plane_crtc,
11349 					   bool enable)
11350 {
11351 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11352 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11353 
11354 	if (!enable) {
11355 		if (old_plane_crtc == NULL)
11356 			return true;
11357 
11358 		old_crtc_state = drm_atomic_get_old_crtc_state(
11359 			state, old_plane_crtc);
11360 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11361 
11362 		return dm_old_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11363 	} else {
11364 		if (new_plane_crtc == NULL)
11365 			return true;
11366 
11367 		new_crtc_state = drm_atomic_get_new_crtc_state(
11368 			state, new_plane_crtc);
11369 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11370 
11371 		return dm_new_crtc_state->cursor_mode == DM_CURSOR_NATIVE_MODE;
11372 	}
11373 }
11374 
11375 static int dm_update_plane_state(struct dc *dc,
11376 				 struct drm_atomic_state *state,
11377 				 struct drm_plane *plane,
11378 				 struct drm_plane_state *old_plane_state,
11379 				 struct drm_plane_state *new_plane_state,
11380 				 bool enable,
11381 				 bool *lock_and_validation_needed,
11382 				 bool *is_top_most_overlay)
11383 {
11384 
11385 	struct dm_atomic_state *dm_state = NULL;
11386 	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
11387 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11388 	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
11389 	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
11390 	bool needs_reset, update_native_cursor;
11391 	int ret = 0;
11392 
11393 
11394 	new_plane_crtc = new_plane_state->crtc;
11395 	old_plane_crtc = old_plane_state->crtc;
11396 	dm_new_plane_state = to_dm_plane_state(new_plane_state);
11397 	dm_old_plane_state = to_dm_plane_state(old_plane_state);
11398 
11399 	update_native_cursor = dm_should_update_native_cursor(state,
11400 							      old_plane_crtc,
11401 							      new_plane_crtc,
11402 							      enable);
11403 
11404 	if (plane->type == DRM_PLANE_TYPE_CURSOR && update_native_cursor) {
11405 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11406 						    new_plane_state, enable);
11407 		if (ret)
11408 			return ret;
11409 
11410 		return 0;
11411 	}
11412 
11413 	needs_reset = should_reset_plane(state, plane, old_plane_state,
11414 					 new_plane_state);
11415 
11416 	/* Remove any changed/removed planes */
11417 	if (!enable) {
11418 		if (!needs_reset)
11419 			return 0;
11420 
11421 		if (!old_plane_crtc)
11422 			return 0;
11423 
11424 		old_crtc_state = drm_atomic_get_old_crtc_state(
11425 				state, old_plane_crtc);
11426 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11427 
11428 		if (!dm_old_crtc_state->stream)
11429 			return 0;
11430 
11431 		DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
11432 				plane->base.id, old_plane_crtc->base.id);
11433 
11434 		ret = dm_atomic_get_state(state, &dm_state);
11435 		if (ret)
11436 			return ret;
11437 
11438 		if (!dc_state_remove_plane(
11439 				dc,
11440 				dm_old_crtc_state->stream,
11441 				dm_old_plane_state->dc_state,
11442 				dm_state->context)) {
11443 
11444 			return -EINVAL;
11445 		}
11446 
11447 		if (dm_old_plane_state->dc_state)
11448 			dc_plane_state_release(dm_old_plane_state->dc_state);
11449 
11450 		dm_new_plane_state->dc_state = NULL;
11451 
11452 		*lock_and_validation_needed = true;
11453 
11454 	} else { /* Add new planes */
11455 		struct dc_plane_state *dc_new_plane_state;
11456 
11457 		if (drm_atomic_plane_disabling(plane->state, new_plane_state))
11458 			return 0;
11459 
11460 		if (!new_plane_crtc)
11461 			return 0;
11462 
11463 		new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
11464 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
11465 
11466 		if (!dm_new_crtc_state->stream)
11467 			return 0;
11468 
11469 		if (!needs_reset)
11470 			return 0;
11471 
11472 		ret = amdgpu_dm_plane_helper_check_state(new_plane_state, new_crtc_state);
11473 		if (ret)
11474 			goto out;
11475 
11476 		WARN_ON(dm_new_plane_state->dc_state);
11477 
11478 		dc_new_plane_state = dc_create_plane_state(dc);
11479 		if (!dc_new_plane_state) {
11480 			ret = -ENOMEM;
11481 			goto out;
11482 		}
11483 
11484 		DRM_DEBUG_ATOMIC("Enabling DRM plane: %d on DRM crtc %d\n",
11485 				 plane->base.id, new_plane_crtc->base.id);
11486 
11487 		ret = fill_dc_plane_attributes(
11488 			drm_to_adev(new_plane_crtc->dev),
11489 			dc_new_plane_state,
11490 			new_plane_state,
11491 			new_crtc_state);
11492 		if (ret) {
11493 			dc_plane_state_release(dc_new_plane_state);
11494 			goto out;
11495 		}
11496 
11497 		ret = dm_atomic_get_state(state, &dm_state);
11498 		if (ret) {
11499 			dc_plane_state_release(dc_new_plane_state);
11500 			goto out;
11501 		}
11502 
11503 		/*
11504 		 * Any atomic check errors that occur after this will
11505 		 * not need a release. The plane state will be attached
11506 		 * to the stream, and therefore part of the atomic
11507 		 * state. It'll be released when the atomic state is
11508 		 * cleaned.
11509 		 */
11510 		if (!dc_state_add_plane(
11511 				dc,
11512 				dm_new_crtc_state->stream,
11513 				dc_new_plane_state,
11514 				dm_state->context)) {
11515 
11516 			dc_plane_state_release(dc_new_plane_state);
11517 			ret = -EINVAL;
11518 			goto out;
11519 		}
11520 
11521 		dm_new_plane_state->dc_state = dc_new_plane_state;
11522 
11523 		dm_new_crtc_state->mpo_requested |= (plane->type == DRM_PLANE_TYPE_OVERLAY);
11524 
11525 		/* Tell DC to do a full surface update every time there
11526 		 * is a plane change. Inefficient, but works for now.
11527 		 */
11528 		dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
11529 
11530 		*lock_and_validation_needed = true;
11531 	}
11532 
11533 out:
11534 	/* If enabling cursor overlay failed, attempt fallback to native mode */
11535 	if (enable && ret == -EINVAL && plane->type == DRM_PLANE_TYPE_CURSOR) {
11536 		ret = dm_check_native_cursor_state(new_plane_crtc, plane,
11537 						    new_plane_state, enable);
11538 		if (ret)
11539 			return ret;
11540 
11541 		dm_new_crtc_state->cursor_mode = DM_CURSOR_NATIVE_MODE;
11542 	}
11543 
11544 	return ret;
11545 }
11546 
11547 static void dm_get_oriented_plane_size(struct drm_plane_state *plane_state,
11548 				       int *src_w, int *src_h)
11549 {
11550 	switch (plane_state->rotation & DRM_MODE_ROTATE_MASK) {
11551 	case DRM_MODE_ROTATE_90:
11552 	case DRM_MODE_ROTATE_270:
11553 		*src_w = plane_state->src_h >> 16;
11554 		*src_h = plane_state->src_w >> 16;
11555 		break;
11556 	case DRM_MODE_ROTATE_0:
11557 	case DRM_MODE_ROTATE_180:
11558 	default:
11559 		*src_w = plane_state->src_w >> 16;
11560 		*src_h = plane_state->src_h >> 16;
11561 		break;
11562 	}
11563 }
11564 
11565 static void
11566 dm_get_plane_scale(struct drm_plane_state *plane_state,
11567 		   int *out_plane_scale_w, int *out_plane_scale_h)
11568 {
11569 	int plane_src_w, plane_src_h;
11570 
11571 	dm_get_oriented_plane_size(plane_state, &plane_src_w, &plane_src_h);
11572 	*out_plane_scale_w = plane_src_w ? plane_state->crtc_w * 1000 / plane_src_w : 0;
11573 	*out_plane_scale_h = plane_src_h ? plane_state->crtc_h * 1000 / plane_src_h : 0;
11574 }
11575 
11576 /*
11577  * The normalized_zpos value cannot be used by this iterator directly. It's only
11578  * calculated for enabled planes, potentially causing normalized_zpos collisions
11579  * between enabled/disabled planes in the atomic state. We need a unique value
11580  * so that the iterator will not generate the same object twice, or loop
11581  * indefinitely.
11582  */
11583 static inline struct __drm_planes_state *__get_next_zpos(
11584 	struct drm_atomic_state *state,
11585 	struct __drm_planes_state *prev)
11586 {
11587 	unsigned int highest_zpos = 0, prev_zpos = 256;
11588 	uint32_t highest_id = 0, prev_id = UINT_MAX;
11589 	struct drm_plane_state *new_plane_state;
11590 	struct drm_plane *plane;
11591 	int i, highest_i = -1;
11592 
11593 	if (prev != NULL) {
11594 		prev_zpos = prev->new_state->zpos;
11595 		prev_id = prev->ptr->base.id;
11596 	}
11597 
11598 	for_each_new_plane_in_state(state, plane, new_plane_state, i) {
11599 		/* Skip planes with higher zpos than the previously returned */
11600 		if (new_plane_state->zpos > prev_zpos ||
11601 		    (new_plane_state->zpos == prev_zpos &&
11602 		     plane->base.id >= prev_id))
11603 			continue;
11604 
11605 		/* Save the index of the plane with highest zpos */
11606 		if (new_plane_state->zpos > highest_zpos ||
11607 		    (new_plane_state->zpos == highest_zpos &&
11608 		     plane->base.id > highest_id)) {
11609 			highest_zpos = new_plane_state->zpos;
11610 			highest_id = plane->base.id;
11611 			highest_i = i;
11612 		}
11613 	}
11614 
11615 	if (highest_i < 0)
11616 		return NULL;
11617 
11618 	return &state->planes[highest_i];
11619 }
11620 
11621 /*
11622  * Use the uniqueness of the plane's (zpos, drm obj ID) combination to iterate
11623  * by descending zpos, as read from the new plane state. This is the same
11624  * ordering as defined by drm_atomic_normalize_zpos().
11625  */
11626 #define for_each_oldnew_plane_in_descending_zpos(__state, plane, old_plane_state, new_plane_state) \
11627 	for (struct __drm_planes_state *__i = __get_next_zpos((__state), NULL); \
11628 	     __i != NULL; __i = __get_next_zpos((__state), __i))		\
11629 		for_each_if(((plane) = __i->ptr,				\
11630 			     (void)(plane) /* Only to avoid unused-but-set-variable warning */, \
11631 			     (old_plane_state) = __i->old_state,		\
11632 			     (new_plane_state) = __i->new_state, 1))
11633 
11634 static int add_affected_mst_dsc_crtcs(struct drm_atomic_state *state, struct drm_crtc *crtc)
11635 {
11636 	struct drm_connector *connector;
11637 	struct drm_connector_state *conn_state, *old_conn_state;
11638 	struct amdgpu_dm_connector *aconnector = NULL;
11639 	int i;
11640 
11641 	for_each_oldnew_connector_in_state(state, connector, old_conn_state, conn_state, i) {
11642 		if (!conn_state->crtc)
11643 			conn_state = old_conn_state;
11644 
11645 		if (conn_state->crtc != crtc)
11646 			continue;
11647 
11648 		if (connector->connector_type == DRM_MODE_CONNECTOR_WRITEBACK)
11649 			continue;
11650 
11651 		aconnector = to_amdgpu_dm_connector(connector);
11652 		if (!aconnector->mst_output_port || !aconnector->mst_root)
11653 			aconnector = NULL;
11654 		else
11655 			break;
11656 	}
11657 
11658 	if (!aconnector)
11659 		return 0;
11660 
11661 	return drm_dp_mst_add_affected_dsc_crtcs(state, &aconnector->mst_root->mst_mgr);
11662 }
11663 
11664 /**
11665  * DOC: Cursor Modes - Native vs Overlay
11666  *
11667  * In native mode, the cursor uses a integrated cursor pipe within each DCN hw
11668  * plane. It does not require a dedicated hw plane to enable, but it is
11669  * subjected to the same z-order and scaling as the hw plane. It also has format
11670  * restrictions, a RGB cursor in native mode cannot be enabled within a non-RGB
11671  * hw plane.
11672  *
11673  * In overlay mode, the cursor uses a separate DCN hw plane, and thus has its
11674  * own scaling and z-pos. It also has no blending restrictions. It lends to a
11675  * cursor behavior more akin to a DRM client's expectations. However, it does
11676  * occupy an extra DCN plane, and therefore will only be used if a DCN plane is
11677  * available.
11678  */
11679 
11680 /**
11681  * dm_crtc_get_cursor_mode() - Determine the required cursor mode on crtc
11682  * @adev: amdgpu device
11683  * @state: DRM atomic state
11684  * @dm_crtc_state: amdgpu state for the CRTC containing the cursor
11685  * @cursor_mode: Returns the required cursor mode on dm_crtc_state
11686  *
11687  * Get whether the cursor should be enabled in native mode, or overlay mode, on
11688  * the dm_crtc_state.
11689  *
11690  * The cursor should be enabled in overlay mode if there exists an underlying
11691  * plane - on which the cursor may be blended - that is either YUV formatted, or
11692  * scaled differently from the cursor.
11693  *
11694  * Since zpos info is required, drm_atomic_normalize_zpos must be called before
11695  * calling this function.
11696  *
11697  * Return: 0 on success, or an error code if getting the cursor plane state
11698  * failed.
11699  */
11700 static int dm_crtc_get_cursor_mode(struct amdgpu_device *adev,
11701 				   struct drm_atomic_state *state,
11702 				   struct dm_crtc_state *dm_crtc_state,
11703 				   enum amdgpu_dm_cursor_mode *cursor_mode)
11704 {
11705 	struct drm_plane_state *old_plane_state, *plane_state, *cursor_state;
11706 	struct drm_crtc_state *crtc_state = &dm_crtc_state->base;
11707 	struct drm_plane *plane;
11708 	bool consider_mode_change = false;
11709 	bool entire_crtc_covered = false;
11710 	bool cursor_changed = false;
11711 	int underlying_scale_w, underlying_scale_h;
11712 	int cursor_scale_w, cursor_scale_h;
11713 	int i;
11714 
11715 	/* Overlay cursor not supported on HW before DCN
11716 	 * DCN401 does not have the cursor-on-scaled-plane or cursor-on-yuv-plane restrictions
11717 	 * as previous DCN generations, so enable native mode on DCN401 in addition to DCE
11718 	 */
11719 	if (amdgpu_ip_version(adev, DCE_HWIP, 0) == 0 ||
11720 	    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
11721 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
11722 		return 0;
11723 	}
11724 
11725 	/* Init cursor_mode to be the same as current */
11726 	*cursor_mode = dm_crtc_state->cursor_mode;
11727 
11728 	/*
11729 	 * Cursor mode can change if a plane's format changes, scale changes, is
11730 	 * enabled/disabled, or z-order changes.
11731 	 */
11732 	for_each_oldnew_plane_in_state(state, plane, old_plane_state, plane_state, i) {
11733 		int new_scale_w, new_scale_h, old_scale_w, old_scale_h;
11734 
11735 		/* Only care about planes on this CRTC */
11736 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0)
11737 			continue;
11738 
11739 		if (plane->type == DRM_PLANE_TYPE_CURSOR)
11740 			cursor_changed = true;
11741 
11742 		if (drm_atomic_plane_enabling(old_plane_state, plane_state) ||
11743 		    drm_atomic_plane_disabling(old_plane_state, plane_state) ||
11744 		    old_plane_state->fb->format != plane_state->fb->format) {
11745 			consider_mode_change = true;
11746 			break;
11747 		}
11748 
11749 		dm_get_plane_scale(plane_state, &new_scale_w, &new_scale_h);
11750 		dm_get_plane_scale(old_plane_state, &old_scale_w, &old_scale_h);
11751 		if (new_scale_w != old_scale_w || new_scale_h != old_scale_h) {
11752 			consider_mode_change = true;
11753 			break;
11754 		}
11755 	}
11756 
11757 	if (!consider_mode_change && !crtc_state->zpos_changed)
11758 		return 0;
11759 
11760 	/*
11761 	 * If no cursor change on this CRTC, and not enabled on this CRTC, then
11762 	 * no need to set cursor mode. This avoids needlessly locking the cursor
11763 	 * state.
11764 	 */
11765 	if (!cursor_changed &&
11766 	    !(drm_plane_mask(crtc_state->crtc->cursor) & crtc_state->plane_mask)) {
11767 		return 0;
11768 	}
11769 
11770 	cursor_state = drm_atomic_get_plane_state(state,
11771 						  crtc_state->crtc->cursor);
11772 	if (IS_ERR(cursor_state))
11773 		return PTR_ERR(cursor_state);
11774 
11775 	/* Cursor is disabled */
11776 	if (!cursor_state->fb)
11777 		return 0;
11778 
11779 	/* For all planes in descending z-order (all of which are below cursor
11780 	 * as per zpos definitions), check their scaling and format
11781 	 */
11782 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, plane_state) {
11783 
11784 		/* Only care about non-cursor planes on this CRTC */
11785 		if ((drm_plane_mask(plane) & crtc_state->plane_mask) == 0 ||
11786 		    plane->type == DRM_PLANE_TYPE_CURSOR)
11787 			continue;
11788 
11789 		/* Underlying plane is YUV format - use overlay cursor */
11790 		if (amdgpu_dm_plane_is_video_format(plane_state->fb->format->format)) {
11791 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11792 			return 0;
11793 		}
11794 
11795 		dm_get_plane_scale(plane_state,
11796 				   &underlying_scale_w, &underlying_scale_h);
11797 		dm_get_plane_scale(cursor_state,
11798 				   &cursor_scale_w, &cursor_scale_h);
11799 
11800 		/* Underlying plane has different scale - use overlay cursor */
11801 		if (cursor_scale_w != underlying_scale_w &&
11802 		    cursor_scale_h != underlying_scale_h) {
11803 			*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11804 			return 0;
11805 		}
11806 
11807 		/* If this plane covers the whole CRTC, no need to check planes underneath */
11808 		if (plane_state->crtc_x <= 0 && plane_state->crtc_y <= 0 &&
11809 		    plane_state->crtc_x + plane_state->crtc_w >= crtc_state->mode.hdisplay &&
11810 		    plane_state->crtc_y + plane_state->crtc_h >= crtc_state->mode.vdisplay) {
11811 			entire_crtc_covered = true;
11812 			break;
11813 		}
11814 	}
11815 
11816 	/* If planes do not cover the entire CRTC, use overlay mode to enable
11817 	 * cursor over holes
11818 	 */
11819 	if (entire_crtc_covered)
11820 		*cursor_mode = DM_CURSOR_NATIVE_MODE;
11821 	else
11822 		*cursor_mode = DM_CURSOR_OVERLAY_MODE;
11823 
11824 	return 0;
11825 }
11826 
11827 static bool amdgpu_dm_crtc_mem_type_changed(struct drm_device *dev,
11828 					    struct drm_atomic_state *state,
11829 					    struct drm_crtc_state *crtc_state)
11830 {
11831 	struct drm_plane *plane;
11832 	struct drm_plane_state *new_plane_state, *old_plane_state;
11833 
11834 	drm_for_each_plane_mask(plane, dev, crtc_state->plane_mask) {
11835 		new_plane_state = drm_atomic_get_plane_state(state, plane);
11836 		old_plane_state = drm_atomic_get_plane_state(state, plane);
11837 
11838 		if (IS_ERR(new_plane_state) || IS_ERR(old_plane_state)) {
11839 			drm_err(dev, "Failed to get plane state for plane %s\n", plane->name);
11840 			return false;
11841 		}
11842 
11843 		if (old_plane_state->fb && new_plane_state->fb &&
11844 		    get_mem_type(old_plane_state->fb) != get_mem_type(new_plane_state->fb))
11845 			return true;
11846 	}
11847 
11848 	return false;
11849 }
11850 
11851 /**
11852  * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
11853  *
11854  * @dev: The DRM device
11855  * @state: The atomic state to commit
11856  *
11857  * Validate that the given atomic state is programmable by DC into hardware.
11858  * This involves constructing a &struct dc_state reflecting the new hardware
11859  * state we wish to commit, then querying DC to see if it is programmable. It's
11860  * important not to modify the existing DC state. Otherwise, atomic_check
11861  * may unexpectedly commit hardware changes.
11862  *
11863  * When validating the DC state, it's important that the right locks are
11864  * acquired. For full updates case which removes/adds/updates streams on one
11865  * CRTC while flipping on another CRTC, acquiring global lock will guarantee
11866  * that any such full update commit will wait for completion of any outstanding
11867  * flip using DRMs synchronization events.
11868  *
11869  * Note that DM adds the affected connectors for all CRTCs in state, when that
11870  * might not seem necessary. This is because DC stream creation requires the
11871  * DC sink, which is tied to the DRM connector state. Cleaning this up should
11872  * be possible but non-trivial - a possible TODO item.
11873  *
11874  * Return: -Error code if validation failed.
11875  */
11876 static int amdgpu_dm_atomic_check(struct drm_device *dev,
11877 				  struct drm_atomic_state *state)
11878 {
11879 	struct amdgpu_device *adev = drm_to_adev(dev);
11880 	struct dm_atomic_state *dm_state = NULL;
11881 	struct dc *dc = adev->dm.dc;
11882 	struct drm_connector *connector;
11883 	struct drm_connector_state *old_con_state, *new_con_state;
11884 	struct drm_crtc *crtc;
11885 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11886 	struct drm_plane *plane;
11887 	struct drm_plane_state *old_plane_state, *new_plane_state, *new_cursor_state;
11888 	enum dc_status status;
11889 	int ret, i;
11890 	bool lock_and_validation_needed = false;
11891 	bool is_top_most_overlay = true;
11892 	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
11893 	struct drm_dp_mst_topology_mgr *mgr;
11894 	struct drm_dp_mst_topology_state *mst_state;
11895 	struct dsc_mst_fairness_vars vars[MAX_PIPES] = {0};
11896 
11897 	trace_amdgpu_dm_atomic_check_begin(state);
11898 
11899 	ret = drm_atomic_helper_check_modeset(dev, state);
11900 	if (ret) {
11901 		drm_dbg_atomic(dev, "drm_atomic_helper_check_modeset() failed\n");
11902 		goto fail;
11903 	}
11904 
11905 	/* Check connector changes */
11906 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
11907 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
11908 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
11909 
11910 		/* Skip connectors that are disabled or part of modeset already. */
11911 		if (!new_con_state->crtc)
11912 			continue;
11913 
11914 		new_crtc_state = drm_atomic_get_crtc_state(state, new_con_state->crtc);
11915 		if (IS_ERR(new_crtc_state)) {
11916 			drm_dbg_atomic(dev, "drm_atomic_get_crtc_state() failed\n");
11917 			ret = PTR_ERR(new_crtc_state);
11918 			goto fail;
11919 		}
11920 
11921 		if (dm_old_con_state->abm_level != dm_new_con_state->abm_level ||
11922 		    dm_old_con_state->scaling != dm_new_con_state->scaling)
11923 			new_crtc_state->connectors_changed = true;
11924 	}
11925 
11926 	if (dc_resource_is_dsc_encoding_supported(dc)) {
11927 		for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11928 			if (drm_atomic_crtc_needs_modeset(new_crtc_state)) {
11929 				ret = add_affected_mst_dsc_crtcs(state, crtc);
11930 				if (ret) {
11931 					drm_dbg_atomic(dev, "add_affected_mst_dsc_crtcs() failed\n");
11932 					goto fail;
11933 				}
11934 			}
11935 		}
11936 	}
11937 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11938 		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
11939 
11940 		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
11941 		    !new_crtc_state->color_mgmt_changed &&
11942 		    old_crtc_state->vrr_enabled == new_crtc_state->vrr_enabled &&
11943 			dm_old_crtc_state->dsc_force_changed == false)
11944 			continue;
11945 
11946 		ret = amdgpu_dm_verify_lut_sizes(new_crtc_state);
11947 		if (ret) {
11948 			drm_dbg_atomic(dev, "amdgpu_dm_verify_lut_sizes() failed\n");
11949 			goto fail;
11950 		}
11951 
11952 		if (!new_crtc_state->enable)
11953 			continue;
11954 
11955 		ret = drm_atomic_add_affected_connectors(state, crtc);
11956 		if (ret) {
11957 			drm_dbg_atomic(dev, "drm_atomic_add_affected_connectors() failed\n");
11958 			goto fail;
11959 		}
11960 
11961 		ret = drm_atomic_add_affected_planes(state, crtc);
11962 		if (ret) {
11963 			drm_dbg_atomic(dev, "drm_atomic_add_affected_planes() failed\n");
11964 			goto fail;
11965 		}
11966 
11967 		if (dm_old_crtc_state->dsc_force_changed)
11968 			new_crtc_state->mode_changed = true;
11969 	}
11970 
11971 	/*
11972 	 * Add all primary and overlay planes on the CRTC to the state
11973 	 * whenever a plane is enabled to maintain correct z-ordering
11974 	 * and to enable fast surface updates.
11975 	 */
11976 	drm_for_each_crtc(crtc, dev) {
11977 		bool modified = false;
11978 
11979 		for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
11980 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
11981 				continue;
11982 
11983 			if (new_plane_state->crtc == crtc ||
11984 			    old_plane_state->crtc == crtc) {
11985 				modified = true;
11986 				break;
11987 			}
11988 		}
11989 
11990 		if (!modified)
11991 			continue;
11992 
11993 		drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
11994 			if (plane->type == DRM_PLANE_TYPE_CURSOR)
11995 				continue;
11996 
11997 			new_plane_state =
11998 				drm_atomic_get_plane_state(state, plane);
11999 
12000 			if (IS_ERR(new_plane_state)) {
12001 				ret = PTR_ERR(new_plane_state);
12002 				drm_dbg_atomic(dev, "new_plane_state is BAD\n");
12003 				goto fail;
12004 			}
12005 		}
12006 	}
12007 
12008 	/*
12009 	 * DC consults the zpos (layer_index in DC terminology) to determine the
12010 	 * hw plane on which to enable the hw cursor (see
12011 	 * `dcn10_can_pipe_disable_cursor`). By now, all modified planes are in
12012 	 * atomic state, so call drm helper to normalize zpos.
12013 	 */
12014 	ret = drm_atomic_normalize_zpos(dev, state);
12015 	if (ret) {
12016 		drm_dbg(dev, "drm_atomic_normalize_zpos() failed\n");
12017 		goto fail;
12018 	}
12019 
12020 	/*
12021 	 * Determine whether cursors on each CRTC should be enabled in native or
12022 	 * overlay mode.
12023 	 */
12024 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12025 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12026 
12027 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12028 					      &dm_new_crtc_state->cursor_mode);
12029 		if (ret) {
12030 			drm_dbg(dev, "Failed to determine cursor mode\n");
12031 			goto fail;
12032 		}
12033 
12034 		/*
12035 		 * If overlay cursor is needed, DC cannot go through the
12036 		 * native cursor update path. All enabled planes on the CRTC
12037 		 * need to be added for DC to not disable a plane by mistake
12038 		 */
12039 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12040 			ret = drm_atomic_add_affected_planes(state, crtc);
12041 			if (ret)
12042 				goto fail;
12043 		}
12044 	}
12045 
12046 	/* Remove exiting planes if they are modified */
12047 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12048 
12049 		ret = dm_update_plane_state(dc, state, plane,
12050 					    old_plane_state,
12051 					    new_plane_state,
12052 					    false,
12053 					    &lock_and_validation_needed,
12054 					    &is_top_most_overlay);
12055 		if (ret) {
12056 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12057 			goto fail;
12058 		}
12059 	}
12060 
12061 	/* Disable all crtcs which require disable */
12062 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12063 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12064 					   old_crtc_state,
12065 					   new_crtc_state,
12066 					   false,
12067 					   &lock_and_validation_needed);
12068 		if (ret) {
12069 			drm_dbg_atomic(dev, "DISABLE: dm_update_crtc_state() failed\n");
12070 			goto fail;
12071 		}
12072 	}
12073 
12074 	/* Enable all crtcs which require enable */
12075 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12076 		ret = dm_update_crtc_state(&adev->dm, state, crtc,
12077 					   old_crtc_state,
12078 					   new_crtc_state,
12079 					   true,
12080 					   &lock_and_validation_needed);
12081 		if (ret) {
12082 			drm_dbg_atomic(dev, "ENABLE: dm_update_crtc_state() failed\n");
12083 			goto fail;
12084 		}
12085 	}
12086 
12087 	/* Add new/modified planes */
12088 	for_each_oldnew_plane_in_descending_zpos(state, plane, old_plane_state, new_plane_state) {
12089 		ret = dm_update_plane_state(dc, state, plane,
12090 					    old_plane_state,
12091 					    new_plane_state,
12092 					    true,
12093 					    &lock_and_validation_needed,
12094 					    &is_top_most_overlay);
12095 		if (ret) {
12096 			drm_dbg_atomic(dev, "dm_update_plane_state() failed\n");
12097 			goto fail;
12098 		}
12099 	}
12100 
12101 #if defined(CONFIG_DRM_AMD_DC_FP)
12102 	if (dc_resource_is_dsc_encoding_supported(dc)) {
12103 		ret = pre_validate_dsc(state, &dm_state, vars);
12104 		if (ret != 0)
12105 			goto fail;
12106 	}
12107 #endif
12108 
12109 	/* Run this here since we want to validate the streams we created */
12110 	ret = drm_atomic_helper_check_planes(dev, state);
12111 	if (ret) {
12112 		drm_dbg_atomic(dev, "drm_atomic_helper_check_planes() failed\n");
12113 		goto fail;
12114 	}
12115 
12116 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12117 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12118 		if (dm_new_crtc_state->mpo_requested)
12119 			drm_dbg_atomic(dev, "MPO enablement requested on crtc:[%p]\n", crtc);
12120 	}
12121 
12122 	/* Check cursor restrictions */
12123 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12124 		enum amdgpu_dm_cursor_mode required_cursor_mode;
12125 		int is_rotated, is_scaled;
12126 
12127 		/* Overlay cusor not subject to native cursor restrictions */
12128 		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
12129 		if (dm_new_crtc_state->cursor_mode == DM_CURSOR_OVERLAY_MODE)
12130 			continue;
12131 
12132 		/* Check if rotation or scaling is enabled on DCN401 */
12133 		if ((drm_plane_mask(crtc->cursor) & new_crtc_state->plane_mask) &&
12134 		    amdgpu_ip_version(adev, DCE_HWIP, 0) == IP_VERSION(4, 0, 1)) {
12135 			new_cursor_state = drm_atomic_get_new_plane_state(state, crtc->cursor);
12136 
12137 			is_rotated = new_cursor_state &&
12138 				((new_cursor_state->rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0);
12139 			is_scaled = new_cursor_state && ((new_cursor_state->src_w >> 16 != new_cursor_state->crtc_w) ||
12140 				(new_cursor_state->src_h >> 16 != new_cursor_state->crtc_h));
12141 
12142 			if (is_rotated || is_scaled) {
12143 				drm_dbg_driver(
12144 					crtc->dev,
12145 					"[CRTC:%d:%s] cannot enable hardware cursor due to rotation/scaling\n",
12146 					crtc->base.id, crtc->name);
12147 				ret = -EINVAL;
12148 				goto fail;
12149 			}
12150 		}
12151 
12152 		/* If HW can only do native cursor, check restrictions again */
12153 		ret = dm_crtc_get_cursor_mode(adev, state, dm_new_crtc_state,
12154 					      &required_cursor_mode);
12155 		if (ret) {
12156 			drm_dbg_driver(crtc->dev,
12157 				       "[CRTC:%d:%s] Checking cursor mode failed\n",
12158 				       crtc->base.id, crtc->name);
12159 			goto fail;
12160 		} else if (required_cursor_mode == DM_CURSOR_OVERLAY_MODE) {
12161 			drm_dbg_driver(crtc->dev,
12162 				       "[CRTC:%d:%s] Cannot enable native cursor due to scaling or YUV restrictions\n",
12163 				       crtc->base.id, crtc->name);
12164 			ret = -EINVAL;
12165 			goto fail;
12166 		}
12167 	}
12168 
12169 	if (state->legacy_cursor_update) {
12170 		/*
12171 		 * This is a fast cursor update coming from the plane update
12172 		 * helper, check if it can be done asynchronously for better
12173 		 * performance.
12174 		 */
12175 		state->async_update =
12176 			!drm_atomic_helper_async_check(dev, state);
12177 
12178 		/*
12179 		 * Skip the remaining global validation if this is an async
12180 		 * update. Cursor updates can be done without affecting
12181 		 * state or bandwidth calcs and this avoids the performance
12182 		 * penalty of locking the private state object and
12183 		 * allocating a new dc_state.
12184 		 */
12185 		if (state->async_update)
12186 			return 0;
12187 	}
12188 
12189 	/* Check scaling and underscan changes*/
12190 	/* TODO Removed scaling changes validation due to inability to commit
12191 	 * new stream into context w\o causing full reset. Need to
12192 	 * decide how to handle.
12193 	 */
12194 	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
12195 		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
12196 		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
12197 		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
12198 
12199 		/* Skip any modesets/resets */
12200 		if (!acrtc || drm_atomic_crtc_needs_modeset(
12201 				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
12202 			continue;
12203 
12204 		/* Skip any thing not scale or underscan changes */
12205 		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
12206 			continue;
12207 
12208 		lock_and_validation_needed = true;
12209 	}
12210 
12211 	/* set the slot info for each mst_state based on the link encoding format */
12212 	for_each_new_mst_mgr_in_state(state, mgr, mst_state, i) {
12213 		struct amdgpu_dm_connector *aconnector;
12214 		struct drm_connector *connector;
12215 		struct drm_connector_list_iter iter;
12216 		u8 link_coding_cap;
12217 
12218 		drm_connector_list_iter_begin(dev, &iter);
12219 		drm_for_each_connector_iter(connector, &iter) {
12220 			if (connector->index == mst_state->mgr->conn_base_id) {
12221 				aconnector = to_amdgpu_dm_connector(connector);
12222 				link_coding_cap = dc_link_dp_mst_decide_link_encoding_format(aconnector->dc_link);
12223 				drm_dp_mst_update_slots(mst_state, link_coding_cap);
12224 
12225 				break;
12226 			}
12227 		}
12228 		drm_connector_list_iter_end(&iter);
12229 	}
12230 
12231 	/**
12232 	 * Streams and planes are reset when there are changes that affect
12233 	 * bandwidth. Anything that affects bandwidth needs to go through
12234 	 * DC global validation to ensure that the configuration can be applied
12235 	 * to hardware.
12236 	 *
12237 	 * We have to currently stall out here in atomic_check for outstanding
12238 	 * commits to finish in this case because our IRQ handlers reference
12239 	 * DRM state directly - we can end up disabling interrupts too early
12240 	 * if we don't.
12241 	 *
12242 	 * TODO: Remove this stall and drop DM state private objects.
12243 	 */
12244 	if (lock_and_validation_needed) {
12245 		ret = dm_atomic_get_state(state, &dm_state);
12246 		if (ret) {
12247 			drm_dbg_atomic(dev, "dm_atomic_get_state() failed\n");
12248 			goto fail;
12249 		}
12250 
12251 		ret = do_aquire_global_lock(dev, state);
12252 		if (ret) {
12253 			drm_dbg_atomic(dev, "do_aquire_global_lock() failed\n");
12254 			goto fail;
12255 		}
12256 
12257 #if defined(CONFIG_DRM_AMD_DC_FP)
12258 		if (dc_resource_is_dsc_encoding_supported(dc)) {
12259 			ret = compute_mst_dsc_configs_for_state(state, dm_state->context, vars);
12260 			if (ret) {
12261 				drm_dbg_atomic(dev, "MST_DSC compute_mst_dsc_configs_for_state() failed\n");
12262 				ret = -EINVAL;
12263 				goto fail;
12264 			}
12265 		}
12266 #endif
12267 
12268 		ret = dm_update_mst_vcpi_slots_for_dsc(state, dm_state->context, vars);
12269 		if (ret) {
12270 			drm_dbg_atomic(dev, "dm_update_mst_vcpi_slots_for_dsc() failed\n");
12271 			goto fail;
12272 		}
12273 
12274 		/*
12275 		 * Perform validation of MST topology in the state:
12276 		 * We need to perform MST atomic check before calling
12277 		 * dc_validate_global_state(), or there is a chance
12278 		 * to get stuck in an infinite loop and hang eventually.
12279 		 */
12280 		ret = drm_dp_mst_atomic_check(state);
12281 		if (ret) {
12282 			drm_dbg_atomic(dev, "MST drm_dp_mst_atomic_check() failed\n");
12283 			goto fail;
12284 		}
12285 		status = dc_validate_global_state(dc, dm_state->context, DC_VALIDATE_MODE_ONLY);
12286 		if (status != DC_OK) {
12287 			drm_dbg_atomic(dev, "DC global validation failure: %s (%d)",
12288 				       dc_status_to_str(status), status);
12289 			ret = -EINVAL;
12290 			goto fail;
12291 		}
12292 	} else {
12293 		/*
12294 		 * The commit is a fast update. Fast updates shouldn't change
12295 		 * the DC context, affect global validation, and can have their
12296 		 * commit work done in parallel with other commits not touching
12297 		 * the same resource. If we have a new DC context as part of
12298 		 * the DM atomic state from validation we need to free it and
12299 		 * retain the existing one instead.
12300 		 *
12301 		 * Furthermore, since the DM atomic state only contains the DC
12302 		 * context and can safely be annulled, we can free the state
12303 		 * and clear the associated private object now to free
12304 		 * some memory and avoid a possible use-after-free later.
12305 		 */
12306 
12307 		for (i = 0; i < state->num_private_objs; i++) {
12308 			struct drm_private_obj *obj = state->private_objs[i].ptr;
12309 
12310 			if (obj->funcs == adev->dm.atomic_obj.funcs) {
12311 				int j = state->num_private_objs-1;
12312 
12313 				dm_atomic_destroy_state(obj,
12314 						state->private_objs[i].state);
12315 
12316 				/* If i is not at the end of the array then the
12317 				 * last element needs to be moved to where i was
12318 				 * before the array can safely be truncated.
12319 				 */
12320 				if (i != j)
12321 					state->private_objs[i] =
12322 						state->private_objs[j];
12323 
12324 				state->private_objs[j].ptr = NULL;
12325 				state->private_objs[j].state = NULL;
12326 				state->private_objs[j].old_state = NULL;
12327 				state->private_objs[j].new_state = NULL;
12328 
12329 				state->num_private_objs = j;
12330 				break;
12331 			}
12332 		}
12333 	}
12334 
12335 	/* Store the overall update type for use later in atomic check. */
12336 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12337 		struct dm_crtc_state *dm_new_crtc_state =
12338 			to_dm_crtc_state(new_crtc_state);
12339 
12340 		/*
12341 		 * Only allow async flips for fast updates that don't change
12342 		 * the FB pitch, the DCC state, rotation, mem_type, etc.
12343 		 */
12344 		if (new_crtc_state->async_flip &&
12345 		    (lock_and_validation_needed ||
12346 		     amdgpu_dm_crtc_mem_type_changed(dev, state, new_crtc_state))) {
12347 			drm_dbg_atomic(crtc->dev,
12348 				       "[CRTC:%d:%s] async flips are only supported for fast updates\n",
12349 				       crtc->base.id, crtc->name);
12350 			ret = -EINVAL;
12351 			goto fail;
12352 		}
12353 
12354 		dm_new_crtc_state->update_type = lock_and_validation_needed ?
12355 			UPDATE_TYPE_FULL : UPDATE_TYPE_FAST;
12356 	}
12357 
12358 	/* Must be success */
12359 	WARN_ON(ret);
12360 
12361 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12362 
12363 	return ret;
12364 
12365 fail:
12366 	if (ret == -EDEADLK)
12367 		drm_dbg_atomic(dev, "Atomic check stopped to avoid deadlock.\n");
12368 	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
12369 		drm_dbg_atomic(dev, "Atomic check stopped due to signal.\n");
12370 	else
12371 		drm_dbg_atomic(dev, "Atomic check failed with err: %d\n", ret);
12372 
12373 	trace_amdgpu_dm_atomic_check_finish(state, ret);
12374 
12375 	return ret;
12376 }
12377 
12378 static bool dm_edid_parser_send_cea(struct amdgpu_display_manager *dm,
12379 		unsigned int offset,
12380 		unsigned int total_length,
12381 		u8 *data,
12382 		unsigned int length,
12383 		struct amdgpu_hdmi_vsdb_info *vsdb)
12384 {
12385 	bool res;
12386 	union dmub_rb_cmd cmd;
12387 	struct dmub_cmd_send_edid_cea *input;
12388 	struct dmub_cmd_edid_cea_output *output;
12389 
12390 	if (length > DMUB_EDID_CEA_DATA_CHUNK_BYTES)
12391 		return false;
12392 
12393 	memset(&cmd, 0, sizeof(cmd));
12394 
12395 	input = &cmd.edid_cea.data.input;
12396 
12397 	cmd.edid_cea.header.type = DMUB_CMD__EDID_CEA;
12398 	cmd.edid_cea.header.sub_type = 0;
12399 	cmd.edid_cea.header.payload_bytes =
12400 		sizeof(cmd.edid_cea) - sizeof(cmd.edid_cea.header);
12401 	input->offset = offset;
12402 	input->length = length;
12403 	input->cea_total_length = total_length;
12404 	memcpy(input->payload, data, length);
12405 
12406 	res = dc_wake_and_execute_dmub_cmd(dm->dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY);
12407 	if (!res) {
12408 		drm_err(adev_to_drm(dm->adev), "EDID CEA parser failed\n");
12409 		return false;
12410 	}
12411 
12412 	output = &cmd.edid_cea.data.output;
12413 
12414 	if (output->type == DMUB_CMD__EDID_CEA_ACK) {
12415 		if (!output->ack.success) {
12416 			drm_err(adev_to_drm(dm->adev), "EDID CEA ack failed at offset %d\n",
12417 					output->ack.offset);
12418 		}
12419 	} else if (output->type == DMUB_CMD__EDID_CEA_AMD_VSDB) {
12420 		if (!output->amd_vsdb.vsdb_found)
12421 			return false;
12422 
12423 		vsdb->freesync_supported = output->amd_vsdb.freesync_supported;
12424 		vsdb->amd_vsdb_version = output->amd_vsdb.amd_vsdb_version;
12425 		vsdb->min_refresh_rate_hz = output->amd_vsdb.min_frame_rate;
12426 		vsdb->max_refresh_rate_hz = output->amd_vsdb.max_frame_rate;
12427 	} else {
12428 		drm_warn(adev_to_drm(dm->adev), "Unknown EDID CEA parser results\n");
12429 		return false;
12430 	}
12431 
12432 	return true;
12433 }
12434 
12435 static bool parse_edid_cea_dmcu(struct amdgpu_display_manager *dm,
12436 		u8 *edid_ext, int len,
12437 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12438 {
12439 	int i;
12440 
12441 	/* send extension block to DMCU for parsing */
12442 	for (i = 0; i < len; i += 8) {
12443 		bool res;
12444 		int offset;
12445 
12446 		/* send 8 bytes a time */
12447 		if (!dc_edid_parser_send_cea(dm->dc, i, len, &edid_ext[i], 8))
12448 			return false;
12449 
12450 		if (i+8 == len) {
12451 			/* EDID block sent completed, expect result */
12452 			int version, min_rate, max_rate;
12453 
12454 			res = dc_edid_parser_recv_amd_vsdb(dm->dc, &version, &min_rate, &max_rate);
12455 			if (res) {
12456 				/* amd vsdb found */
12457 				vsdb_info->freesync_supported = 1;
12458 				vsdb_info->amd_vsdb_version = version;
12459 				vsdb_info->min_refresh_rate_hz = min_rate;
12460 				vsdb_info->max_refresh_rate_hz = max_rate;
12461 				return true;
12462 			}
12463 			/* not amd vsdb */
12464 			return false;
12465 		}
12466 
12467 		/* check for ack*/
12468 		res = dc_edid_parser_recv_cea_ack(dm->dc, &offset);
12469 		if (!res)
12470 			return false;
12471 	}
12472 
12473 	return false;
12474 }
12475 
12476 static bool parse_edid_cea_dmub(struct amdgpu_display_manager *dm,
12477 		u8 *edid_ext, int len,
12478 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12479 {
12480 	int i;
12481 
12482 	/* send extension block to DMCU for parsing */
12483 	for (i = 0; i < len; i += 8) {
12484 		/* send 8 bytes a time */
12485 		if (!dm_edid_parser_send_cea(dm, i, len, &edid_ext[i], 8, vsdb_info))
12486 			return false;
12487 	}
12488 
12489 	return vsdb_info->freesync_supported;
12490 }
12491 
12492 static bool parse_edid_cea(struct amdgpu_dm_connector *aconnector,
12493 		u8 *edid_ext, int len,
12494 		struct amdgpu_hdmi_vsdb_info *vsdb_info)
12495 {
12496 	struct amdgpu_device *adev = drm_to_adev(aconnector->base.dev);
12497 	bool ret;
12498 
12499 	mutex_lock(&adev->dm.dc_lock);
12500 	if (adev->dm.dmub_srv)
12501 		ret = parse_edid_cea_dmub(&adev->dm, edid_ext, len, vsdb_info);
12502 	else
12503 		ret = parse_edid_cea_dmcu(&adev->dm, edid_ext, len, vsdb_info);
12504 	mutex_unlock(&adev->dm.dc_lock);
12505 	return ret;
12506 }
12507 
12508 static void parse_edid_displayid_vrr(struct drm_connector *connector,
12509 				     const struct edid *edid)
12510 {
12511 	u8 *edid_ext = NULL;
12512 	int i;
12513 	int j = 0;
12514 	u16 min_vfreq;
12515 	u16 max_vfreq;
12516 
12517 	if (edid == NULL || edid->extensions == 0)
12518 		return;
12519 
12520 	/* Find DisplayID extension */
12521 	for (i = 0; i < edid->extensions; i++) {
12522 		edid_ext = (void *)(edid + (i + 1));
12523 		if (edid_ext[0] == DISPLAYID_EXT)
12524 			break;
12525 	}
12526 
12527 	if (edid_ext == NULL)
12528 		return;
12529 
12530 	while (j < EDID_LENGTH) {
12531 		/* Get dynamic video timing range from DisplayID if available */
12532 		if (EDID_LENGTH - j > 13 && edid_ext[j] == 0x25	&&
12533 		    (edid_ext[j+1] & 0xFE) == 0 && (edid_ext[j+2] == 9)) {
12534 			min_vfreq = edid_ext[j+9];
12535 			if (edid_ext[j+1] & 7)
12536 				max_vfreq = edid_ext[j+10] + ((edid_ext[j+11] & 3) << 8);
12537 			else
12538 				max_vfreq = edid_ext[j+10];
12539 
12540 			if (max_vfreq && min_vfreq) {
12541 				connector->display_info.monitor_range.max_vfreq = max_vfreq;
12542 				connector->display_info.monitor_range.min_vfreq = min_vfreq;
12543 
12544 				return;
12545 			}
12546 		}
12547 		j++;
12548 	}
12549 }
12550 
12551 static int parse_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12552 			  const struct edid *edid, struct amdgpu_hdmi_vsdb_info *vsdb_info)
12553 {
12554 	u8 *edid_ext = NULL;
12555 	int i;
12556 	int j = 0;
12557 
12558 	if (edid == NULL || edid->extensions == 0)
12559 		return -ENODEV;
12560 
12561 	/* Find DisplayID extension */
12562 	for (i = 0; i < edid->extensions; i++) {
12563 		edid_ext = (void *)(edid + (i + 1));
12564 		if (edid_ext[0] == DISPLAYID_EXT)
12565 			break;
12566 	}
12567 
12568 	while (j < EDID_LENGTH - sizeof(struct amd_vsdb_block)) {
12569 		struct amd_vsdb_block *amd_vsdb = (struct amd_vsdb_block *)&edid_ext[j];
12570 		unsigned int ieeeId = (amd_vsdb->ieee_id[2] << 16) | (amd_vsdb->ieee_id[1] << 8) | (amd_vsdb->ieee_id[0]);
12571 
12572 		if (ieeeId == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_IEEE_REGISTRATION_ID &&
12573 				amd_vsdb->version == HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3) {
12574 			vsdb_info->replay_mode = (amd_vsdb->feature_caps & AMD_VSDB_VERSION_3_FEATURECAP_REPLAYMODE) ? true : false;
12575 			vsdb_info->amd_vsdb_version = HDMI_AMD_VENDOR_SPECIFIC_DATA_BLOCK_VERSION_3;
12576 			DRM_DEBUG_KMS("Panel supports Replay Mode: %d\n", vsdb_info->replay_mode);
12577 
12578 			return true;
12579 		}
12580 		j++;
12581 	}
12582 
12583 	return false;
12584 }
12585 
12586 static int parse_hdmi_amd_vsdb(struct amdgpu_dm_connector *aconnector,
12587 			       const struct edid *edid,
12588 			       struct amdgpu_hdmi_vsdb_info *vsdb_info)
12589 {
12590 	u8 *edid_ext = NULL;
12591 	int i;
12592 	bool valid_vsdb_found = false;
12593 
12594 	/*----- drm_find_cea_extension() -----*/
12595 	/* No EDID or EDID extensions */
12596 	if (edid == NULL || edid->extensions == 0)
12597 		return -ENODEV;
12598 
12599 	/* Find CEA extension */
12600 	for (i = 0; i < edid->extensions; i++) {
12601 		edid_ext = (uint8_t *)edid + EDID_LENGTH * (i + 1);
12602 		if (edid_ext[0] == CEA_EXT)
12603 			break;
12604 	}
12605 
12606 	if (i == edid->extensions)
12607 		return -ENODEV;
12608 
12609 	/*----- cea_db_offsets() -----*/
12610 	if (edid_ext[0] != CEA_EXT)
12611 		return -ENODEV;
12612 
12613 	valid_vsdb_found = parse_edid_cea(aconnector, edid_ext, EDID_LENGTH, vsdb_info);
12614 
12615 	return valid_vsdb_found ? i : -ENODEV;
12616 }
12617 
12618 /**
12619  * amdgpu_dm_update_freesync_caps - Update Freesync capabilities
12620  *
12621  * @connector: Connector to query.
12622  * @drm_edid: DRM EDID from monitor
12623  *
12624  * Amdgpu supports Freesync in DP and HDMI displays, and it is required to keep
12625  * track of some of the display information in the internal data struct used by
12626  * amdgpu_dm. This function checks which type of connector we need to set the
12627  * FreeSync parameters.
12628  */
12629 void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
12630 				    const struct drm_edid *drm_edid)
12631 {
12632 	int i = 0;
12633 	struct amdgpu_dm_connector *amdgpu_dm_connector =
12634 			to_amdgpu_dm_connector(connector);
12635 	struct dm_connector_state *dm_con_state = NULL;
12636 	struct dc_sink *sink;
12637 	struct amdgpu_device *adev = drm_to_adev(connector->dev);
12638 	struct amdgpu_hdmi_vsdb_info vsdb_info = {0};
12639 	const struct edid *edid;
12640 	bool freesync_capable = false;
12641 	enum adaptive_sync_type as_type = ADAPTIVE_SYNC_TYPE_NONE;
12642 
12643 	if (!connector->state) {
12644 		drm_err(adev_to_drm(adev), "%s - Connector has no state", __func__);
12645 		goto update;
12646 	}
12647 
12648 	sink = amdgpu_dm_connector->dc_sink ?
12649 		amdgpu_dm_connector->dc_sink :
12650 		amdgpu_dm_connector->dc_em_sink;
12651 
12652 	drm_edid_connector_update(connector, drm_edid);
12653 
12654 	if (!drm_edid || !sink) {
12655 		dm_con_state = to_dm_connector_state(connector->state);
12656 
12657 		amdgpu_dm_connector->min_vfreq = 0;
12658 		amdgpu_dm_connector->max_vfreq = 0;
12659 		freesync_capable = false;
12660 
12661 		goto update;
12662 	}
12663 
12664 	dm_con_state = to_dm_connector_state(connector->state);
12665 
12666 	if (!adev->dm.freesync_module)
12667 		goto update;
12668 
12669 	edid = drm_edid_raw(drm_edid); // FIXME: Get rid of drm_edid_raw()
12670 
12671 	/* Some eDP panels only have the refresh rate range info in DisplayID */
12672 	if ((connector->display_info.monitor_range.min_vfreq == 0 ||
12673 	     connector->display_info.monitor_range.max_vfreq == 0))
12674 		parse_edid_displayid_vrr(connector, edid);
12675 
12676 	if (edid && (sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT ||
12677 		     sink->sink_signal == SIGNAL_TYPE_EDP)) {
12678 		if (amdgpu_dm_connector->dc_link &&
12679 		    amdgpu_dm_connector->dc_link->dpcd_caps.allow_invalid_MSA_timing_param) {
12680 			amdgpu_dm_connector->min_vfreq = connector->display_info.monitor_range.min_vfreq;
12681 			amdgpu_dm_connector->max_vfreq = connector->display_info.monitor_range.max_vfreq;
12682 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12683 				freesync_capable = true;
12684 		}
12685 
12686 		parse_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12687 
12688 		if (vsdb_info.replay_mode) {
12689 			amdgpu_dm_connector->vsdb_info.replay_mode = vsdb_info.replay_mode;
12690 			amdgpu_dm_connector->vsdb_info.amd_vsdb_version = vsdb_info.amd_vsdb_version;
12691 			amdgpu_dm_connector->as_type = ADAPTIVE_SYNC_TYPE_EDP;
12692 		}
12693 
12694 	} else if (drm_edid && sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A) {
12695 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12696 		if (i >= 0 && vsdb_info.freesync_supported) {
12697 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12698 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12699 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12700 				freesync_capable = true;
12701 
12702 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12703 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12704 		}
12705 	}
12706 
12707 	if (amdgpu_dm_connector->dc_link)
12708 		as_type = dm_get_adaptive_sync_support_type(amdgpu_dm_connector->dc_link);
12709 
12710 	if (as_type == FREESYNC_TYPE_PCON_IN_WHITELIST) {
12711 		i = parse_hdmi_amd_vsdb(amdgpu_dm_connector, edid, &vsdb_info);
12712 		if (i >= 0 && vsdb_info.freesync_supported && vsdb_info.amd_vsdb_version > 0) {
12713 
12714 			amdgpu_dm_connector->pack_sdp_v1_3 = true;
12715 			amdgpu_dm_connector->as_type = as_type;
12716 			amdgpu_dm_connector->vsdb_info = vsdb_info;
12717 
12718 			amdgpu_dm_connector->min_vfreq = vsdb_info.min_refresh_rate_hz;
12719 			amdgpu_dm_connector->max_vfreq = vsdb_info.max_refresh_rate_hz;
12720 			if (amdgpu_dm_connector->max_vfreq - amdgpu_dm_connector->min_vfreq > 10)
12721 				freesync_capable = true;
12722 
12723 			connector->display_info.monitor_range.min_vfreq = vsdb_info.min_refresh_rate_hz;
12724 			connector->display_info.monitor_range.max_vfreq = vsdb_info.max_refresh_rate_hz;
12725 		}
12726 	}
12727 
12728 update:
12729 	if (dm_con_state)
12730 		dm_con_state->freesync_capable = freesync_capable;
12731 
12732 	if (connector->state && amdgpu_dm_connector->dc_link && !freesync_capable &&
12733 	    amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported) {
12734 		amdgpu_dm_connector->dc_link->replay_settings.config.replay_supported = false;
12735 		amdgpu_dm_connector->dc_link->replay_settings.replay_feature_enabled = false;
12736 	}
12737 
12738 	if (connector->vrr_capable_property)
12739 		drm_connector_set_vrr_capable_property(connector,
12740 						       freesync_capable);
12741 }
12742 
12743 void amdgpu_dm_trigger_timing_sync(struct drm_device *dev)
12744 {
12745 	struct amdgpu_device *adev = drm_to_adev(dev);
12746 	struct dc *dc = adev->dm.dc;
12747 	int i;
12748 
12749 	mutex_lock(&adev->dm.dc_lock);
12750 	if (dc->current_state) {
12751 		for (i = 0; i < dc->current_state->stream_count; ++i)
12752 			dc->current_state->streams[i]
12753 				->triggered_crtc_reset.enabled =
12754 				adev->dm.force_timing_sync;
12755 
12756 		dm_enable_per_frame_crtc_master_sync(dc->current_state);
12757 		dc_trigger_sync(dc, dc->current_state);
12758 	}
12759 	mutex_unlock(&adev->dm.dc_lock);
12760 }
12761 
12762 static inline void amdgpu_dm_exit_ips_for_hw_access(struct dc *dc)
12763 {
12764 	if (dc->ctx->dmub_srv && !dc->ctx->dmub_srv->idle_exit_counter)
12765 		dc_exit_ips_for_hw_access(dc);
12766 }
12767 
12768 void dm_write_reg_func(const struct dc_context *ctx, uint32_t address,
12769 		       u32 value, const char *func_name)
12770 {
12771 #ifdef DM_CHECK_ADDR_0
12772 	if (address == 0) {
12773 		drm_err(adev_to_drm(ctx->driver_context),
12774 			"invalid register write. address = 0");
12775 		return;
12776 	}
12777 #endif
12778 
12779 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
12780 	cgs_write_register(ctx->cgs_device, address, value);
12781 	trace_amdgpu_dc_wreg(&ctx->perf_trace->write_count, address, value);
12782 }
12783 
12784 uint32_t dm_read_reg_func(const struct dc_context *ctx, uint32_t address,
12785 			  const char *func_name)
12786 {
12787 	u32 value;
12788 #ifdef DM_CHECK_ADDR_0
12789 	if (address == 0) {
12790 		drm_err(adev_to_drm(ctx->driver_context),
12791 			"invalid register read; address = 0\n");
12792 		return 0;
12793 	}
12794 #endif
12795 
12796 	if (ctx->dmub_srv &&
12797 	    ctx->dmub_srv->reg_helper_offload.gather_in_progress &&
12798 	    !ctx->dmub_srv->reg_helper_offload.should_burst_write) {
12799 		ASSERT(false);
12800 		return 0;
12801 	}
12802 
12803 	amdgpu_dm_exit_ips_for_hw_access(ctx->dc);
12804 
12805 	value = cgs_read_register(ctx->cgs_device, address);
12806 
12807 	trace_amdgpu_dc_rreg(&ctx->perf_trace->read_count, address, value);
12808 
12809 	return value;
12810 }
12811 
12812 int amdgpu_dm_process_dmub_aux_transfer_sync(
12813 		struct dc_context *ctx,
12814 		unsigned int link_index,
12815 		struct aux_payload *payload,
12816 		enum aux_return_code_type *operation_result)
12817 {
12818 	struct amdgpu_device *adev = ctx->driver_context;
12819 	struct dmub_notification *p_notify = adev->dm.dmub_notify;
12820 	int ret = -1;
12821 
12822 	mutex_lock(&adev->dm.dpia_aux_lock);
12823 	if (!dc_process_dmub_aux_transfer_async(ctx->dc, link_index, payload)) {
12824 		*operation_result = AUX_RET_ERROR_ENGINE_ACQUIRE;
12825 		goto out;
12826 	}
12827 
12828 	if (!wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
12829 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
12830 		*operation_result = AUX_RET_ERROR_TIMEOUT;
12831 		goto out;
12832 	}
12833 
12834 	if (p_notify->result != AUX_RET_SUCCESS) {
12835 		/*
12836 		 * Transient states before tunneling is enabled could
12837 		 * lead to this error. We can ignore this for now.
12838 		 */
12839 		if (p_notify->result == AUX_RET_ERROR_PROTOCOL_ERROR) {
12840 			drm_warn(adev_to_drm(adev), "DPIA AUX failed on 0x%x(%d), error %d\n",
12841 					payload->address, payload->length,
12842 					p_notify->result);
12843 		}
12844 		*operation_result = p_notify->result;
12845 		goto out;
12846 	}
12847 
12848 	payload->reply[0] = adev->dm.dmub_notify->aux_reply.command & 0xF;
12849 	if (adev->dm.dmub_notify->aux_reply.command & 0xF0)
12850 		/* The reply is stored in the top nibble of the command. */
12851 		payload->reply[0] = (adev->dm.dmub_notify->aux_reply.command >> 4) & 0xF;
12852 
12853 	/*write req may receive a byte indicating partially written number as well*/
12854 	if (p_notify->aux_reply.length)
12855 		memcpy(payload->data, p_notify->aux_reply.data,
12856 				p_notify->aux_reply.length);
12857 
12858 	/* success */
12859 	ret = p_notify->aux_reply.length;
12860 	*operation_result = p_notify->result;
12861 out:
12862 	reinit_completion(&adev->dm.dmub_aux_transfer_done);
12863 	mutex_unlock(&adev->dm.dpia_aux_lock);
12864 	return ret;
12865 }
12866 
12867 static void abort_fused_io(
12868 		struct dc_context *ctx,
12869 		const struct dmub_cmd_fused_request *request
12870 )
12871 {
12872 	union dmub_rb_cmd command = { 0 };
12873 	struct dmub_rb_cmd_fused_io *io = &command.fused_io;
12874 
12875 	io->header.type = DMUB_CMD__FUSED_IO;
12876 	io->header.sub_type = DMUB_CMD__FUSED_IO_ABORT;
12877 	io->header.payload_bytes = sizeof(*io) - sizeof(io->header);
12878 	io->request = *request;
12879 	dm_execute_dmub_cmd(ctx, &command, DM_DMUB_WAIT_TYPE_NO_WAIT);
12880 }
12881 
12882 static bool execute_fused_io(
12883 		struct amdgpu_device *dev,
12884 		struct dc_context *ctx,
12885 		union dmub_rb_cmd *commands,
12886 		uint8_t count,
12887 		uint32_t timeout_us
12888 )
12889 {
12890 	const uint8_t ddc_line = commands[0].fused_io.request.u.aux.ddc_line;
12891 
12892 	if (ddc_line >= ARRAY_SIZE(dev->dm.fused_io))
12893 		return false;
12894 
12895 	struct fused_io_sync *sync = &dev->dm.fused_io[ddc_line];
12896 	struct dmub_rb_cmd_fused_io *first = &commands[0].fused_io;
12897 	const bool result = dm_execute_dmub_cmd_list(ctx, count, commands, DM_DMUB_WAIT_TYPE_WAIT_WITH_REPLY)
12898 			&& first->header.ret_status
12899 			&& first->request.status == FUSED_REQUEST_STATUS_SUCCESS;
12900 
12901 	if (!result)
12902 		return false;
12903 
12904 	while (wait_for_completion_timeout(&sync->replied, usecs_to_jiffies(timeout_us))) {
12905 		reinit_completion(&sync->replied);
12906 
12907 		struct dmub_cmd_fused_request *reply = (struct dmub_cmd_fused_request *) sync->reply_data;
12908 
12909 		static_assert(sizeof(*reply) <= sizeof(sync->reply_data), "Size mismatch");
12910 
12911 		if (reply->identifier == first->request.identifier) {
12912 			first->request = *reply;
12913 			return true;
12914 		}
12915 	}
12916 
12917 	reinit_completion(&sync->replied);
12918 	first->request.status = FUSED_REQUEST_STATUS_TIMEOUT;
12919 	abort_fused_io(ctx, &first->request);
12920 	return false;
12921 }
12922 
12923 bool amdgpu_dm_execute_fused_io(
12924 		struct amdgpu_device *dev,
12925 		struct dc_link *link,
12926 		union dmub_rb_cmd *commands,
12927 		uint8_t count,
12928 		uint32_t timeout_us)
12929 {
12930 	struct amdgpu_display_manager *dm = &dev->dm;
12931 
12932 	mutex_lock(&dm->dpia_aux_lock);
12933 
12934 	const bool result = execute_fused_io(dev, link->ctx, commands, count, timeout_us);
12935 
12936 	mutex_unlock(&dm->dpia_aux_lock);
12937 	return result;
12938 }
12939 
12940 int amdgpu_dm_process_dmub_set_config_sync(
12941 		struct dc_context *ctx,
12942 		unsigned int link_index,
12943 		struct set_config_cmd_payload *payload,
12944 		enum set_config_status *operation_result)
12945 {
12946 	struct amdgpu_device *adev = ctx->driver_context;
12947 	bool is_cmd_complete;
12948 	int ret;
12949 
12950 	mutex_lock(&adev->dm.dpia_aux_lock);
12951 	is_cmd_complete = dc_process_dmub_set_config_async(ctx->dc,
12952 			link_index, payload, adev->dm.dmub_notify);
12953 
12954 	if (is_cmd_complete || wait_for_completion_timeout(&adev->dm.dmub_aux_transfer_done, 10 * HZ)) {
12955 		ret = 0;
12956 		*operation_result = adev->dm.dmub_notify->sc_status;
12957 	} else {
12958 		drm_err(adev_to_drm(adev), "wait_for_completion_timeout timeout!");
12959 		ret = -1;
12960 		*operation_result = SET_CONFIG_UNKNOWN_ERROR;
12961 	}
12962 
12963 	if (!is_cmd_complete)
12964 		reinit_completion(&adev->dm.dmub_aux_transfer_done);
12965 	mutex_unlock(&adev->dm.dpia_aux_lock);
12966 	return ret;
12967 }
12968 
12969 bool dm_execute_dmub_cmd(const struct dc_context *ctx, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
12970 {
12971 	return dc_dmub_srv_cmd_run(ctx->dmub_srv, cmd, wait_type);
12972 }
12973 
12974 bool dm_execute_dmub_cmd_list(const struct dc_context *ctx, unsigned int count, union dmub_rb_cmd *cmd, enum dm_dmub_wait_type wait_type)
12975 {
12976 	return dc_dmub_srv_cmd_run_list(ctx->dmub_srv, count, cmd, wait_type);
12977 }
12978 
12979 void dm_acpi_process_phy_transition_interlock(
12980 	const struct dc_context *ctx,
12981 	struct dm_process_phy_transition_init_params process_phy_transition_init_params)
12982 {
12983 	// Not yet implemented
12984 }
12985