xref: /linux/drivers/gpu/drm/amd/amdkfd/kfd_crat.c (revision 031fba65fc202abf1f193e321be7a2c274fd88ba)
1 // SPDX-License-Identifier: GPL-2.0 OR MIT
2 /*
3  * Copyright 2015-2022 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  */
23 
24 #include <linux/pci.h>
25 #include <linux/acpi.h>
26 #include "kfd_crat.h"
27 #include "kfd_priv.h"
28 #include "kfd_topology.h"
29 #include "amdgpu.h"
30 #include "amdgpu_amdkfd.h"
31 
32 /* GPU Processor ID base for dGPUs for which VCRAT needs to be created.
33  * GPU processor ID are expressed with Bit[31]=1.
34  * The base is set to 0x8000_0000 + 0x1000 to avoid collision with GPU IDs
35  * used in the CRAT.
36  */
37 static uint32_t gpu_processor_id_low = 0x80001000;
38 
39 /* Return the next available gpu_processor_id and increment it for next GPU
40  *	@total_cu_count - Total CUs present in the GPU including ones
41  *			  masked off
42  */
43 static inline unsigned int get_and_inc_gpu_processor_id(
44 				unsigned int total_cu_count)
45 {
46 	int current_id = gpu_processor_id_low;
47 
48 	gpu_processor_id_low += total_cu_count;
49 	return current_id;
50 }
51 
52 
53 static struct kfd_gpu_cache_info kaveri_cache_info[] = {
54 	{
55 		/* TCP L1 Cache per CU */
56 		.cache_size = 16,
57 		.cache_level = 1,
58 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
59 				CRAT_CACHE_FLAGS_DATA_CACHE |
60 				CRAT_CACHE_FLAGS_SIMD_CACHE),
61 		.num_cu_shared = 1,
62 	},
63 	{
64 		/* Scalar L1 Instruction Cache (in SQC module) per bank */
65 		.cache_size = 16,
66 		.cache_level = 1,
67 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
68 				CRAT_CACHE_FLAGS_INST_CACHE |
69 				CRAT_CACHE_FLAGS_SIMD_CACHE),
70 		.num_cu_shared = 2,
71 	},
72 	{
73 		/* Scalar L1 Data Cache (in SQC module) per bank */
74 		.cache_size = 8,
75 		.cache_level = 1,
76 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
77 				CRAT_CACHE_FLAGS_DATA_CACHE |
78 				CRAT_CACHE_FLAGS_SIMD_CACHE),
79 		.num_cu_shared = 2,
80 	},
81 
82 	/* TODO: Add L2 Cache information */
83 };
84 
85 
86 static struct kfd_gpu_cache_info carrizo_cache_info[] = {
87 	{
88 		/* TCP L1 Cache per CU */
89 		.cache_size = 16,
90 		.cache_level = 1,
91 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
92 				CRAT_CACHE_FLAGS_DATA_CACHE |
93 				CRAT_CACHE_FLAGS_SIMD_CACHE),
94 		.num_cu_shared = 1,
95 	},
96 	{
97 		/* Scalar L1 Instruction Cache (in SQC module) per bank */
98 		.cache_size = 8,
99 		.cache_level = 1,
100 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
101 				CRAT_CACHE_FLAGS_INST_CACHE |
102 				CRAT_CACHE_FLAGS_SIMD_CACHE),
103 		.num_cu_shared = 4,
104 	},
105 	{
106 		/* Scalar L1 Data Cache (in SQC module) per bank. */
107 		.cache_size = 4,
108 		.cache_level = 1,
109 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
110 				CRAT_CACHE_FLAGS_DATA_CACHE |
111 				CRAT_CACHE_FLAGS_SIMD_CACHE),
112 		.num_cu_shared = 4,
113 	},
114 
115 	/* TODO: Add L2 Cache information */
116 };
117 
118 #define hawaii_cache_info kaveri_cache_info
119 #define tonga_cache_info carrizo_cache_info
120 #define fiji_cache_info  carrizo_cache_info
121 #define polaris10_cache_info carrizo_cache_info
122 #define polaris11_cache_info carrizo_cache_info
123 #define polaris12_cache_info carrizo_cache_info
124 #define vegam_cache_info carrizo_cache_info
125 
126 /* NOTE: L1 cache information has been updated and L2/L3
127  * cache information has been added for Vega10 and
128  * newer ASICs. The unit for cache_size is KiB.
129  * In future,  check & update cache details
130  * for every new ASIC is required.
131  */
132 
133 static struct kfd_gpu_cache_info vega10_cache_info[] = {
134 	{
135 		/* TCP L1 Cache per CU */
136 		.cache_size = 16,
137 		.cache_level = 1,
138 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
139 				CRAT_CACHE_FLAGS_DATA_CACHE |
140 				CRAT_CACHE_FLAGS_SIMD_CACHE),
141 		.num_cu_shared = 1,
142 	},
143 	{
144 		/* Scalar L1 Instruction Cache per SQC */
145 		.cache_size = 32,
146 		.cache_level = 1,
147 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
148 				CRAT_CACHE_FLAGS_INST_CACHE |
149 				CRAT_CACHE_FLAGS_SIMD_CACHE),
150 		.num_cu_shared = 3,
151 	},
152 	{
153 		/* Scalar L1 Data Cache per SQC */
154 		.cache_size = 16,
155 		.cache_level = 1,
156 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
157 				CRAT_CACHE_FLAGS_DATA_CACHE |
158 				CRAT_CACHE_FLAGS_SIMD_CACHE),
159 		.num_cu_shared = 3,
160 	},
161 	{
162 		/* L2 Data Cache per GPU (Total Tex Cache) */
163 		.cache_size = 4096,
164 		.cache_level = 2,
165 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
166 				CRAT_CACHE_FLAGS_DATA_CACHE |
167 				CRAT_CACHE_FLAGS_SIMD_CACHE),
168 		.num_cu_shared = 16,
169 	},
170 };
171 
172 static struct kfd_gpu_cache_info raven_cache_info[] = {
173 	{
174 		/* TCP L1 Cache per CU */
175 		.cache_size = 16,
176 		.cache_level = 1,
177 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
178 				CRAT_CACHE_FLAGS_DATA_CACHE |
179 				CRAT_CACHE_FLAGS_SIMD_CACHE),
180 		.num_cu_shared = 1,
181 	},
182 	{
183 		/* Scalar L1 Instruction Cache per SQC */
184 		.cache_size = 32,
185 		.cache_level = 1,
186 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
187 				CRAT_CACHE_FLAGS_INST_CACHE |
188 				CRAT_CACHE_FLAGS_SIMD_CACHE),
189 		.num_cu_shared = 3,
190 	},
191 	{
192 		/* Scalar L1 Data Cache per SQC */
193 		.cache_size = 16,
194 		.cache_level = 1,
195 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
196 				CRAT_CACHE_FLAGS_DATA_CACHE |
197 				CRAT_CACHE_FLAGS_SIMD_CACHE),
198 		.num_cu_shared = 3,
199 	},
200 	{
201 		/* L2 Data Cache per GPU (Total Tex Cache) */
202 		.cache_size = 1024,
203 		.cache_level = 2,
204 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
205 				CRAT_CACHE_FLAGS_DATA_CACHE |
206 				CRAT_CACHE_FLAGS_SIMD_CACHE),
207 		.num_cu_shared = 11,
208 	},
209 };
210 
211 static struct kfd_gpu_cache_info renoir_cache_info[] = {
212 	{
213 		/* TCP L1 Cache per CU */
214 		.cache_size = 16,
215 		.cache_level = 1,
216 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
217 				CRAT_CACHE_FLAGS_DATA_CACHE |
218 				CRAT_CACHE_FLAGS_SIMD_CACHE),
219 		.num_cu_shared = 1,
220 	},
221 	{
222 		/* Scalar L1 Instruction Cache per SQC */
223 		.cache_size = 32,
224 		.cache_level = 1,
225 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
226 				CRAT_CACHE_FLAGS_INST_CACHE |
227 				CRAT_CACHE_FLAGS_SIMD_CACHE),
228 		.num_cu_shared = 3,
229 	},
230 	{
231 		/* Scalar L1 Data Cache per SQC */
232 		.cache_size = 16,
233 		.cache_level = 1,
234 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
235 				CRAT_CACHE_FLAGS_DATA_CACHE |
236 				CRAT_CACHE_FLAGS_SIMD_CACHE),
237 		.num_cu_shared = 3,
238 	},
239 	{
240 		/* L2 Data Cache per GPU (Total Tex Cache) */
241 		.cache_size = 1024,
242 		.cache_level = 2,
243 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
244 				CRAT_CACHE_FLAGS_DATA_CACHE |
245 				CRAT_CACHE_FLAGS_SIMD_CACHE),
246 		.num_cu_shared = 8,
247 	},
248 };
249 
250 static struct kfd_gpu_cache_info vega12_cache_info[] = {
251 	{
252 		/* TCP L1 Cache per CU */
253 		.cache_size = 16,
254 		.cache_level = 1,
255 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
256 				CRAT_CACHE_FLAGS_DATA_CACHE |
257 				CRAT_CACHE_FLAGS_SIMD_CACHE),
258 		.num_cu_shared = 1,
259 	},
260 	{
261 		/* Scalar L1 Instruction Cache per SQC */
262 		.cache_size = 32,
263 		.cache_level = 1,
264 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
265 				CRAT_CACHE_FLAGS_INST_CACHE |
266 				CRAT_CACHE_FLAGS_SIMD_CACHE),
267 		.num_cu_shared = 3,
268 	},
269 	{
270 		/* Scalar L1 Data Cache per SQC */
271 		.cache_size = 16,
272 		.cache_level = 1,
273 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
274 				CRAT_CACHE_FLAGS_DATA_CACHE |
275 				CRAT_CACHE_FLAGS_SIMD_CACHE),
276 		.num_cu_shared = 3,
277 	},
278 	{
279 		/* L2 Data Cache per GPU (Total Tex Cache) */
280 		.cache_size = 2048,
281 		.cache_level = 2,
282 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
283 				CRAT_CACHE_FLAGS_DATA_CACHE |
284 				CRAT_CACHE_FLAGS_SIMD_CACHE),
285 		.num_cu_shared = 5,
286 	},
287 };
288 
289 static struct kfd_gpu_cache_info vega20_cache_info[] = {
290 	{
291 		/* TCP L1 Cache per CU */
292 		.cache_size = 16,
293 		.cache_level = 1,
294 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
295 				CRAT_CACHE_FLAGS_DATA_CACHE |
296 				CRAT_CACHE_FLAGS_SIMD_CACHE),
297 		.num_cu_shared = 1,
298 	},
299 	{
300 		/* Scalar L1 Instruction Cache per SQC */
301 		.cache_size = 32,
302 		.cache_level = 1,
303 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
304 				CRAT_CACHE_FLAGS_INST_CACHE |
305 				CRAT_CACHE_FLAGS_SIMD_CACHE),
306 		.num_cu_shared = 3,
307 	},
308 	{
309 		/* Scalar L1 Data Cache per SQC */
310 		.cache_size = 16,
311 		.cache_level = 1,
312 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
313 				CRAT_CACHE_FLAGS_DATA_CACHE |
314 				CRAT_CACHE_FLAGS_SIMD_CACHE),
315 		.num_cu_shared = 3,
316 	},
317 	{
318 		/* L2 Data Cache per GPU (Total Tex Cache) */
319 		.cache_size = 8192,
320 		.cache_level = 2,
321 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
322 				CRAT_CACHE_FLAGS_DATA_CACHE |
323 				CRAT_CACHE_FLAGS_SIMD_CACHE),
324 		.num_cu_shared = 16,
325 	},
326 };
327 
328 static struct kfd_gpu_cache_info aldebaran_cache_info[] = {
329 	{
330 		/* TCP L1 Cache per CU */
331 		.cache_size = 16,
332 		.cache_level = 1,
333 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
334 				CRAT_CACHE_FLAGS_DATA_CACHE |
335 				CRAT_CACHE_FLAGS_SIMD_CACHE),
336 		.num_cu_shared = 1,
337 	},
338 	{
339 		/* Scalar L1 Instruction Cache per SQC */
340 		.cache_size = 32,
341 		.cache_level = 1,
342 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
343 				CRAT_CACHE_FLAGS_INST_CACHE |
344 				CRAT_CACHE_FLAGS_SIMD_CACHE),
345 		.num_cu_shared = 2,
346 	},
347 	{
348 		/* Scalar L1 Data Cache per SQC */
349 		.cache_size = 16,
350 		.cache_level = 1,
351 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
352 				CRAT_CACHE_FLAGS_DATA_CACHE |
353 				CRAT_CACHE_FLAGS_SIMD_CACHE),
354 		.num_cu_shared = 2,
355 	},
356 	{
357 		/* L2 Data Cache per GPU (Total Tex Cache) */
358 		.cache_size = 8192,
359 		.cache_level = 2,
360 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
361 				CRAT_CACHE_FLAGS_DATA_CACHE |
362 				CRAT_CACHE_FLAGS_SIMD_CACHE),
363 		.num_cu_shared = 14,
364 	},
365 };
366 
367 static struct kfd_gpu_cache_info navi10_cache_info[] = {
368 	{
369 		/* TCP L1 Cache per CU */
370 		.cache_size = 16,
371 		.cache_level = 1,
372 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
373 				CRAT_CACHE_FLAGS_DATA_CACHE |
374 				CRAT_CACHE_FLAGS_SIMD_CACHE),
375 		.num_cu_shared = 1,
376 	},
377 	{
378 		/* Scalar L1 Instruction Cache per SQC */
379 		.cache_size = 32,
380 		.cache_level = 1,
381 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
382 				CRAT_CACHE_FLAGS_INST_CACHE |
383 				CRAT_CACHE_FLAGS_SIMD_CACHE),
384 		.num_cu_shared = 2,
385 	},
386 	{
387 		/* Scalar L1 Data Cache per SQC */
388 		.cache_size = 16,
389 		.cache_level = 1,
390 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
391 				CRAT_CACHE_FLAGS_DATA_CACHE |
392 				CRAT_CACHE_FLAGS_SIMD_CACHE),
393 		.num_cu_shared = 2,
394 	},
395 	{
396 		/* GL1 Data Cache per SA */
397 		.cache_size = 128,
398 		.cache_level = 1,
399 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
400 				CRAT_CACHE_FLAGS_DATA_CACHE |
401 				CRAT_CACHE_FLAGS_SIMD_CACHE),
402 		.num_cu_shared = 10,
403 	},
404 	{
405 		/* L2 Data Cache per GPU (Total Tex Cache) */
406 		.cache_size = 4096,
407 		.cache_level = 2,
408 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
409 				CRAT_CACHE_FLAGS_DATA_CACHE |
410 				CRAT_CACHE_FLAGS_SIMD_CACHE),
411 		.num_cu_shared = 10,
412 	},
413 };
414 
415 static struct kfd_gpu_cache_info vangogh_cache_info[] = {
416 	{
417 		/* TCP L1 Cache per CU */
418 		.cache_size = 16,
419 		.cache_level = 1,
420 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
421 				CRAT_CACHE_FLAGS_DATA_CACHE |
422 				CRAT_CACHE_FLAGS_SIMD_CACHE),
423 		.num_cu_shared = 1,
424 	},
425 	{
426 		/* Scalar L1 Instruction Cache per SQC */
427 		.cache_size = 32,
428 		.cache_level = 1,
429 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
430 				CRAT_CACHE_FLAGS_INST_CACHE |
431 				CRAT_CACHE_FLAGS_SIMD_CACHE),
432 		.num_cu_shared = 2,
433 	},
434 	{
435 		/* Scalar L1 Data Cache per SQC */
436 		.cache_size = 16,
437 		.cache_level = 1,
438 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
439 				CRAT_CACHE_FLAGS_DATA_CACHE |
440 				CRAT_CACHE_FLAGS_SIMD_CACHE),
441 		.num_cu_shared = 2,
442 	},
443 	{
444 		/* GL1 Data Cache per SA */
445 		.cache_size = 128,
446 		.cache_level = 1,
447 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
448 				CRAT_CACHE_FLAGS_DATA_CACHE |
449 				CRAT_CACHE_FLAGS_SIMD_CACHE),
450 		.num_cu_shared = 8,
451 	},
452 	{
453 		/* L2 Data Cache per GPU (Total Tex Cache) */
454 		.cache_size = 1024,
455 		.cache_level = 2,
456 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
457 				CRAT_CACHE_FLAGS_DATA_CACHE |
458 				CRAT_CACHE_FLAGS_SIMD_CACHE),
459 		.num_cu_shared = 8,
460 	},
461 };
462 
463 static struct kfd_gpu_cache_info navi14_cache_info[] = {
464 	{
465 		/* TCP L1 Cache per CU */
466 		.cache_size = 16,
467 		.cache_level = 1,
468 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
469 				CRAT_CACHE_FLAGS_DATA_CACHE |
470 				CRAT_CACHE_FLAGS_SIMD_CACHE),
471 		.num_cu_shared = 1,
472 	},
473 	{
474 		/* Scalar L1 Instruction Cache per SQC */
475 		.cache_size = 32,
476 		.cache_level = 1,
477 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
478 				CRAT_CACHE_FLAGS_INST_CACHE |
479 				CRAT_CACHE_FLAGS_SIMD_CACHE),
480 		.num_cu_shared = 2,
481 	},
482 	{
483 		/* Scalar L1 Data Cache per SQC */
484 		.cache_size = 16,
485 		.cache_level = 1,
486 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
487 				CRAT_CACHE_FLAGS_DATA_CACHE |
488 				CRAT_CACHE_FLAGS_SIMD_CACHE),
489 		.num_cu_shared = 2,
490 	},
491 	{
492 		/* GL1 Data Cache per SA */
493 		.cache_size = 128,
494 		.cache_level = 1,
495 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
496 				CRAT_CACHE_FLAGS_DATA_CACHE |
497 				CRAT_CACHE_FLAGS_SIMD_CACHE),
498 		.num_cu_shared = 12,
499 	},
500 	{
501 		/* L2 Data Cache per GPU (Total Tex Cache) */
502 		.cache_size = 2048,
503 		.cache_level = 2,
504 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
505 				CRAT_CACHE_FLAGS_DATA_CACHE |
506 				CRAT_CACHE_FLAGS_SIMD_CACHE),
507 		.num_cu_shared = 12,
508 	},
509 };
510 
511 static struct kfd_gpu_cache_info sienna_cichlid_cache_info[] = {
512 	{
513 		/* TCP L1 Cache per CU */
514 		.cache_size = 16,
515 		.cache_level = 1,
516 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
517 				CRAT_CACHE_FLAGS_DATA_CACHE |
518 				CRAT_CACHE_FLAGS_SIMD_CACHE),
519 		.num_cu_shared = 1,
520 	},
521 	{
522 		/* Scalar L1 Instruction Cache per SQC */
523 		.cache_size = 32,
524 		.cache_level = 1,
525 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
526 				CRAT_CACHE_FLAGS_INST_CACHE |
527 				CRAT_CACHE_FLAGS_SIMD_CACHE),
528 		.num_cu_shared = 2,
529 	},
530 	{
531 		/* Scalar L1 Data Cache per SQC */
532 		.cache_size = 16,
533 		.cache_level = 1,
534 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
535 				CRAT_CACHE_FLAGS_DATA_CACHE |
536 				CRAT_CACHE_FLAGS_SIMD_CACHE),
537 		.num_cu_shared = 2,
538 	},
539 	{
540 		/* GL1 Data Cache per SA */
541 		.cache_size = 128,
542 		.cache_level = 1,
543 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
544 				CRAT_CACHE_FLAGS_DATA_CACHE |
545 				CRAT_CACHE_FLAGS_SIMD_CACHE),
546 		.num_cu_shared = 10,
547 	},
548 	{
549 		/* L2 Data Cache per GPU (Total Tex Cache) */
550 		.cache_size = 4096,
551 		.cache_level = 2,
552 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
553 				CRAT_CACHE_FLAGS_DATA_CACHE |
554 				CRAT_CACHE_FLAGS_SIMD_CACHE),
555 		.num_cu_shared = 10,
556 	},
557 	{
558 		/* L3 Data Cache per GPU */
559 		.cache_size = 128*1024,
560 		.cache_level = 3,
561 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
562 				CRAT_CACHE_FLAGS_DATA_CACHE |
563 				CRAT_CACHE_FLAGS_SIMD_CACHE),
564 		.num_cu_shared = 10,
565 	},
566 };
567 
568 static struct kfd_gpu_cache_info navy_flounder_cache_info[] = {
569 	{
570 		/* TCP L1 Cache per CU */
571 		.cache_size = 16,
572 		.cache_level = 1,
573 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
574 				CRAT_CACHE_FLAGS_DATA_CACHE |
575 				CRAT_CACHE_FLAGS_SIMD_CACHE),
576 		.num_cu_shared = 1,
577 	},
578 	{
579 		/* Scalar L1 Instruction Cache per SQC */
580 		.cache_size = 32,
581 		.cache_level = 1,
582 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
583 				CRAT_CACHE_FLAGS_INST_CACHE |
584 				CRAT_CACHE_FLAGS_SIMD_CACHE),
585 		.num_cu_shared = 2,
586 	},
587 	{
588 		/* Scalar L1 Data Cache per SQC */
589 		.cache_size = 16,
590 		.cache_level = 1,
591 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
592 				CRAT_CACHE_FLAGS_DATA_CACHE |
593 				CRAT_CACHE_FLAGS_SIMD_CACHE),
594 		.num_cu_shared = 2,
595 	},
596 	{
597 		/* GL1 Data Cache per SA */
598 		.cache_size = 128,
599 		.cache_level = 1,
600 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
601 				CRAT_CACHE_FLAGS_DATA_CACHE |
602 				CRAT_CACHE_FLAGS_SIMD_CACHE),
603 		.num_cu_shared = 10,
604 	},
605 	{
606 		/* L2 Data Cache per GPU (Total Tex Cache) */
607 		.cache_size = 3072,
608 		.cache_level = 2,
609 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
610 				CRAT_CACHE_FLAGS_DATA_CACHE |
611 				CRAT_CACHE_FLAGS_SIMD_CACHE),
612 		.num_cu_shared = 10,
613 	},
614 	{
615 		/* L3 Data Cache per GPU */
616 		.cache_size = 96*1024,
617 		.cache_level = 3,
618 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
619 				CRAT_CACHE_FLAGS_DATA_CACHE |
620 				CRAT_CACHE_FLAGS_SIMD_CACHE),
621 		.num_cu_shared = 10,
622 	},
623 };
624 
625 static struct kfd_gpu_cache_info dimgrey_cavefish_cache_info[] = {
626 	{
627 		/* TCP L1 Cache per CU */
628 		.cache_size = 16,
629 		.cache_level = 1,
630 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
631 				CRAT_CACHE_FLAGS_DATA_CACHE |
632 				CRAT_CACHE_FLAGS_SIMD_CACHE),
633 		.num_cu_shared = 1,
634 	},
635 	{
636 		/* Scalar L1 Instruction Cache per SQC */
637 		.cache_size = 32,
638 		.cache_level = 1,
639 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
640 				CRAT_CACHE_FLAGS_INST_CACHE |
641 				CRAT_CACHE_FLAGS_SIMD_CACHE),
642 		.num_cu_shared = 2,
643 	},
644 	{
645 		/* Scalar L1 Data Cache per SQC */
646 		.cache_size = 16,
647 		.cache_level = 1,
648 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
649 				CRAT_CACHE_FLAGS_DATA_CACHE |
650 				CRAT_CACHE_FLAGS_SIMD_CACHE),
651 		.num_cu_shared = 2,
652 	},
653 	{
654 		/* GL1 Data Cache per SA */
655 		.cache_size = 128,
656 		.cache_level = 1,
657 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
658 				CRAT_CACHE_FLAGS_DATA_CACHE |
659 				CRAT_CACHE_FLAGS_SIMD_CACHE),
660 		.num_cu_shared = 8,
661 	},
662 	{
663 		/* L2 Data Cache per GPU (Total Tex Cache) */
664 		.cache_size = 2048,
665 		.cache_level = 2,
666 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
667 				CRAT_CACHE_FLAGS_DATA_CACHE |
668 				CRAT_CACHE_FLAGS_SIMD_CACHE),
669 		.num_cu_shared = 8,
670 	},
671 	{
672 		/* L3 Data Cache per GPU */
673 		.cache_size = 32*1024,
674 		.cache_level = 3,
675 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
676 				CRAT_CACHE_FLAGS_DATA_CACHE |
677 				CRAT_CACHE_FLAGS_SIMD_CACHE),
678 		.num_cu_shared = 8,
679 	},
680 };
681 
682 static struct kfd_gpu_cache_info beige_goby_cache_info[] = {
683 	{
684 		/* TCP L1 Cache per CU */
685 		.cache_size = 16,
686 		.cache_level = 1,
687 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
688 				CRAT_CACHE_FLAGS_DATA_CACHE |
689 				CRAT_CACHE_FLAGS_SIMD_CACHE),
690 		.num_cu_shared = 1,
691 	},
692 	{
693 		/* Scalar L1 Instruction Cache per SQC */
694 		.cache_size = 32,
695 		.cache_level = 1,
696 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
697 				CRAT_CACHE_FLAGS_INST_CACHE |
698 				CRAT_CACHE_FLAGS_SIMD_CACHE),
699 		.num_cu_shared = 2,
700 	},
701 	{
702 		/* Scalar L1 Data Cache per SQC */
703 		.cache_size = 16,
704 		.cache_level = 1,
705 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
706 				CRAT_CACHE_FLAGS_DATA_CACHE |
707 				CRAT_CACHE_FLAGS_SIMD_CACHE),
708 		.num_cu_shared = 2,
709 	},
710 	{
711 		/* GL1 Data Cache per SA */
712 		.cache_size = 128,
713 		.cache_level = 1,
714 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
715 				CRAT_CACHE_FLAGS_DATA_CACHE |
716 				CRAT_CACHE_FLAGS_SIMD_CACHE),
717 		.num_cu_shared = 8,
718 	},
719 	{
720 		/* L2 Data Cache per GPU (Total Tex Cache) */
721 		.cache_size = 1024,
722 		.cache_level = 2,
723 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
724 				CRAT_CACHE_FLAGS_DATA_CACHE |
725 				CRAT_CACHE_FLAGS_SIMD_CACHE),
726 		.num_cu_shared = 8,
727 	},
728 	{
729 		/* L3 Data Cache per GPU */
730 		.cache_size = 16*1024,
731 		.cache_level = 3,
732 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
733 				CRAT_CACHE_FLAGS_DATA_CACHE |
734 				CRAT_CACHE_FLAGS_SIMD_CACHE),
735 		.num_cu_shared = 8,
736 	},
737 };
738 
739 static struct kfd_gpu_cache_info yellow_carp_cache_info[] = {
740 	{
741 		/* TCP L1 Cache per CU */
742 		.cache_size = 16,
743 		.cache_level = 1,
744 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
745 				CRAT_CACHE_FLAGS_DATA_CACHE |
746 				CRAT_CACHE_FLAGS_SIMD_CACHE),
747 		.num_cu_shared = 1,
748 	},
749 	{
750 		/* Scalar L1 Instruction Cache per SQC */
751 		.cache_size = 32,
752 		.cache_level = 1,
753 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
754 				CRAT_CACHE_FLAGS_INST_CACHE |
755 				CRAT_CACHE_FLAGS_SIMD_CACHE),
756 		.num_cu_shared = 2,
757 	},
758 	{
759 		/* Scalar L1 Data Cache per SQC */
760 		.cache_size = 16,
761 		.cache_level = 1,
762 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
763 				CRAT_CACHE_FLAGS_DATA_CACHE |
764 				CRAT_CACHE_FLAGS_SIMD_CACHE),
765 		.num_cu_shared = 2,
766 	},
767 	{
768 		/* GL1 Data Cache per SA */
769 		.cache_size = 128,
770 		.cache_level = 1,
771 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
772 				CRAT_CACHE_FLAGS_DATA_CACHE |
773 				CRAT_CACHE_FLAGS_SIMD_CACHE),
774 		.num_cu_shared = 6,
775 	},
776 	{
777 		/* L2 Data Cache per GPU (Total Tex Cache) */
778 		.cache_size = 2048,
779 		.cache_level = 2,
780 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
781 				CRAT_CACHE_FLAGS_DATA_CACHE |
782 				CRAT_CACHE_FLAGS_SIMD_CACHE),
783 		.num_cu_shared = 6,
784 	},
785 };
786 
787 static struct kfd_gpu_cache_info gfx1037_cache_info[] = {
788 	{
789 		/* TCP L1 Cache per CU */
790 		.cache_size = 16,
791 		.cache_level = 1,
792 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
793 				CRAT_CACHE_FLAGS_DATA_CACHE |
794 				CRAT_CACHE_FLAGS_SIMD_CACHE),
795 		.num_cu_shared = 1,
796 	},
797 	{
798 		/* Scalar L1 Instruction Cache per SQC */
799 		.cache_size = 32,
800 		.cache_level = 1,
801 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
802 				CRAT_CACHE_FLAGS_INST_CACHE |
803 				CRAT_CACHE_FLAGS_SIMD_CACHE),
804 		.num_cu_shared = 2,
805 	},
806 	{
807 		/* Scalar L1 Data Cache per SQC */
808 		.cache_size = 16,
809 		.cache_level = 1,
810 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
811 				CRAT_CACHE_FLAGS_DATA_CACHE |
812 				CRAT_CACHE_FLAGS_SIMD_CACHE),
813 		.num_cu_shared = 2,
814 	},
815 	{
816 		/* GL1 Data Cache per SA */
817 		.cache_size = 128,
818 		.cache_level = 1,
819 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
820 				CRAT_CACHE_FLAGS_DATA_CACHE |
821 				CRAT_CACHE_FLAGS_SIMD_CACHE),
822 		.num_cu_shared = 2,
823 	},
824 	{
825 		/* L2 Data Cache per GPU (Total Tex Cache) */
826 		.cache_size = 256,
827 		.cache_level = 2,
828 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
829 				CRAT_CACHE_FLAGS_DATA_CACHE |
830 				CRAT_CACHE_FLAGS_SIMD_CACHE),
831 		.num_cu_shared = 2,
832 	},
833 };
834 
835 static struct kfd_gpu_cache_info gc_10_3_6_cache_info[] = {
836 	{
837 		/* TCP L1 Cache per CU */
838 		.cache_size = 16,
839 		.cache_level = 1,
840 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
841 			  CRAT_CACHE_FLAGS_DATA_CACHE |
842 			  CRAT_CACHE_FLAGS_SIMD_CACHE),
843 		.num_cu_shared = 1,
844 	},
845 	{
846 		/* Scalar L1 Instruction Cache per SQC */
847 		.cache_size = 32,
848 		.cache_level = 1,
849 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
850 			  CRAT_CACHE_FLAGS_INST_CACHE |
851 			  CRAT_CACHE_FLAGS_SIMD_CACHE),
852 		.num_cu_shared = 2,
853 	},
854 	{
855 		/* Scalar L1 Data Cache per SQC */
856 		.cache_size = 16,
857 		.cache_level = 1,
858 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
859 			  CRAT_CACHE_FLAGS_DATA_CACHE |
860 			  CRAT_CACHE_FLAGS_SIMD_CACHE),
861 		.num_cu_shared = 2,
862 	},
863 	{
864 		/* GL1 Data Cache per SA */
865 		.cache_size = 128,
866 		.cache_level = 1,
867 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
868 			  CRAT_CACHE_FLAGS_DATA_CACHE |
869 			  CRAT_CACHE_FLAGS_SIMD_CACHE),
870 		.num_cu_shared = 2,
871 	},
872 	{
873 		/* L2 Data Cache per GPU (Total Tex Cache) */
874 		.cache_size = 256,
875 		.cache_level = 2,
876 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
877 			  CRAT_CACHE_FLAGS_DATA_CACHE |
878 			  CRAT_CACHE_FLAGS_SIMD_CACHE),
879 		.num_cu_shared = 2,
880 	},
881 };
882 
883 static struct kfd_gpu_cache_info dummy_cache_info[] = {
884 	{
885 		/* TCP L1 Cache per CU */
886 		.cache_size = 16,
887 		.cache_level = 1,
888 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
889 				CRAT_CACHE_FLAGS_DATA_CACHE |
890 				CRAT_CACHE_FLAGS_SIMD_CACHE),
891 		.num_cu_shared = 1,
892 	},
893 	{
894 		/* Scalar L1 Instruction Cache per SQC */
895 		.cache_size = 32,
896 		.cache_level = 1,
897 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
898 				CRAT_CACHE_FLAGS_INST_CACHE |
899 				CRAT_CACHE_FLAGS_SIMD_CACHE),
900 		.num_cu_shared = 2,
901 	},
902 	{
903 		/* Scalar L1 Data Cache per SQC */
904 		.cache_size = 16,
905 		.cache_level = 1,
906 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
907 				CRAT_CACHE_FLAGS_DATA_CACHE |
908 				CRAT_CACHE_FLAGS_SIMD_CACHE),
909 		.num_cu_shared = 2,
910 	},
911 	{
912 		/* GL1 Data Cache per SA */
913 		.cache_size = 128,
914 		.cache_level = 1,
915 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
916 				CRAT_CACHE_FLAGS_DATA_CACHE |
917 				CRAT_CACHE_FLAGS_SIMD_CACHE),
918 		.num_cu_shared = 6,
919 	},
920 	{
921 		/* L2 Data Cache per GPU (Total Tex Cache) */
922 		.cache_size = 2048,
923 		.cache_level = 2,
924 		.flags = (CRAT_CACHE_FLAGS_ENABLED |
925 				CRAT_CACHE_FLAGS_DATA_CACHE |
926 				CRAT_CACHE_FLAGS_SIMD_CACHE),
927 		.num_cu_shared = 6,
928 	},
929 };
930 
931 static void kfd_populated_cu_info_cpu(struct kfd_topology_device *dev,
932 		struct crat_subtype_computeunit *cu)
933 {
934 	dev->node_props.cpu_cores_count = cu->num_cpu_cores;
935 	dev->node_props.cpu_core_id_base = cu->processor_id_low;
936 	if (cu->hsa_capability & CRAT_CU_FLAGS_IOMMU_PRESENT)
937 		dev->node_props.capability |= HSA_CAP_ATS_PRESENT;
938 
939 	pr_debug("CU CPU: cores=%d id_base=%d\n", cu->num_cpu_cores,
940 			cu->processor_id_low);
941 }
942 
943 static void kfd_populated_cu_info_gpu(struct kfd_topology_device *dev,
944 		struct crat_subtype_computeunit *cu)
945 {
946 	dev->node_props.simd_id_base = cu->processor_id_low;
947 	dev->node_props.simd_count = cu->num_simd_cores;
948 	dev->node_props.lds_size_in_kb = cu->lds_size_in_kb;
949 	dev->node_props.max_waves_per_simd = cu->max_waves_simd;
950 	dev->node_props.wave_front_size = cu->wave_front_size;
951 	dev->node_props.array_count = cu->array_count;
952 	dev->node_props.cu_per_simd_array = cu->num_cu_per_array;
953 	dev->node_props.simd_per_cu = cu->num_simd_per_cu;
954 	dev->node_props.max_slots_scratch_cu = cu->max_slots_scatch_cu;
955 	if (cu->hsa_capability & CRAT_CU_FLAGS_HOT_PLUGGABLE)
956 		dev->node_props.capability |= HSA_CAP_HOT_PLUGGABLE;
957 	pr_debug("CU GPU: id_base=%d\n", cu->processor_id_low);
958 }
959 
960 /* kfd_parse_subtype_cu - parse compute unit subtypes and attach it to correct
961  * topology device present in the device_list
962  */
963 static int kfd_parse_subtype_cu(struct crat_subtype_computeunit *cu,
964 				struct list_head *device_list)
965 {
966 	struct kfd_topology_device *dev;
967 
968 	pr_debug("Found CU entry in CRAT table with proximity_domain=%d caps=%x\n",
969 			cu->proximity_domain, cu->hsa_capability);
970 	list_for_each_entry(dev, device_list, list) {
971 		if (cu->proximity_domain == dev->proximity_domain) {
972 			if (cu->flags & CRAT_CU_FLAGS_CPU_PRESENT)
973 				kfd_populated_cu_info_cpu(dev, cu);
974 
975 			if (cu->flags & CRAT_CU_FLAGS_GPU_PRESENT)
976 				kfd_populated_cu_info_gpu(dev, cu);
977 			break;
978 		}
979 	}
980 
981 	return 0;
982 }
983 
984 static struct kfd_mem_properties *
985 find_subtype_mem(uint32_t heap_type, uint32_t flags, uint32_t width,
986 		struct kfd_topology_device *dev)
987 {
988 	struct kfd_mem_properties *props;
989 
990 	list_for_each_entry(props, &dev->mem_props, list) {
991 		if (props->heap_type == heap_type
992 				&& props->flags == flags
993 				&& props->width == width)
994 			return props;
995 	}
996 
997 	return NULL;
998 }
999 /* kfd_parse_subtype_mem - parse memory subtypes and attach it to correct
1000  * topology device present in the device_list
1001  */
1002 static int kfd_parse_subtype_mem(struct crat_subtype_memory *mem,
1003 				struct list_head *device_list)
1004 {
1005 	struct kfd_mem_properties *props;
1006 	struct kfd_topology_device *dev;
1007 	uint32_t heap_type;
1008 	uint64_t size_in_bytes;
1009 	uint32_t flags = 0;
1010 	uint32_t width;
1011 
1012 	pr_debug("Found memory entry in CRAT table with proximity_domain=%d\n",
1013 			mem->proximity_domain);
1014 	list_for_each_entry(dev, device_list, list) {
1015 		if (mem->proximity_domain == dev->proximity_domain) {
1016 			/* We're on GPU node */
1017 			if (dev->node_props.cpu_cores_count == 0) {
1018 				/* APU */
1019 				if (mem->visibility_type == 0)
1020 					heap_type =
1021 						HSA_MEM_HEAP_TYPE_FB_PRIVATE;
1022 				/* dGPU */
1023 				else
1024 					heap_type = mem->visibility_type;
1025 			} else
1026 				heap_type = HSA_MEM_HEAP_TYPE_SYSTEM;
1027 
1028 			if (mem->flags & CRAT_MEM_FLAGS_HOT_PLUGGABLE)
1029 				flags |= HSA_MEM_FLAGS_HOT_PLUGGABLE;
1030 			if (mem->flags & CRAT_MEM_FLAGS_NON_VOLATILE)
1031 				flags |= HSA_MEM_FLAGS_NON_VOLATILE;
1032 
1033 			size_in_bytes =
1034 				((uint64_t)mem->length_high << 32) +
1035 							mem->length_low;
1036 			width = mem->width;
1037 
1038 			/* Multiple banks of the same type are aggregated into
1039 			 * one. User mode doesn't care about multiple physical
1040 			 * memory segments. It's managed as a single virtual
1041 			 * heap for user mode.
1042 			 */
1043 			props = find_subtype_mem(heap_type, flags, width, dev);
1044 			if (props) {
1045 				props->size_in_bytes += size_in_bytes;
1046 				break;
1047 			}
1048 
1049 			props = kfd_alloc_struct(props);
1050 			if (!props)
1051 				return -ENOMEM;
1052 
1053 			props->heap_type = heap_type;
1054 			props->flags = flags;
1055 			props->size_in_bytes = size_in_bytes;
1056 			props->width = width;
1057 
1058 			dev->node_props.mem_banks_count++;
1059 			list_add_tail(&props->list, &dev->mem_props);
1060 
1061 			break;
1062 		}
1063 	}
1064 
1065 	return 0;
1066 }
1067 
1068 /* kfd_parse_subtype_cache - parse cache subtypes and attach it to correct
1069  * topology device present in the device_list
1070  */
1071 static int kfd_parse_subtype_cache(struct crat_subtype_cache *cache,
1072 			struct list_head *device_list)
1073 {
1074 	struct kfd_cache_properties *props;
1075 	struct kfd_topology_device *dev;
1076 	uint32_t id;
1077 	uint32_t total_num_of_cu;
1078 
1079 	id = cache->processor_id_low;
1080 
1081 	pr_debug("Found cache entry in CRAT table with processor_id=%d\n", id);
1082 	list_for_each_entry(dev, device_list, list) {
1083 		total_num_of_cu = (dev->node_props.array_count *
1084 					dev->node_props.cu_per_simd_array);
1085 
1086 		/* Cache infomration in CRAT doesn't have proximity_domain
1087 		 * information as it is associated with a CPU core or GPU
1088 		 * Compute Unit. So map the cache using CPU core Id or SIMD
1089 		 * (GPU) ID.
1090 		 * TODO: This works because currently we can safely assume that
1091 		 *  Compute Units are parsed before caches are parsed. In
1092 		 *  future, remove this dependency
1093 		 */
1094 		if ((id >= dev->node_props.cpu_core_id_base &&
1095 			id <= dev->node_props.cpu_core_id_base +
1096 				dev->node_props.cpu_cores_count) ||
1097 			(id >= dev->node_props.simd_id_base &&
1098 			id < dev->node_props.simd_id_base +
1099 				total_num_of_cu)) {
1100 			props = kfd_alloc_struct(props);
1101 			if (!props)
1102 				return -ENOMEM;
1103 
1104 			props->processor_id_low = id;
1105 			props->cache_level = cache->cache_level;
1106 			props->cache_size = cache->cache_size;
1107 			props->cacheline_size = cache->cache_line_size;
1108 			props->cachelines_per_tag = cache->lines_per_tag;
1109 			props->cache_assoc = cache->associativity;
1110 			props->cache_latency = cache->cache_latency;
1111 
1112 			memcpy(props->sibling_map, cache->sibling_map,
1113 					CRAT_SIBLINGMAP_SIZE);
1114 
1115 			/* set the sibling_map_size as 32 for CRAT from ACPI */
1116 			props->sibling_map_size = CRAT_SIBLINGMAP_SIZE;
1117 
1118 			if (cache->flags & CRAT_CACHE_FLAGS_DATA_CACHE)
1119 				props->cache_type |= HSA_CACHE_TYPE_DATA;
1120 			if (cache->flags & CRAT_CACHE_FLAGS_INST_CACHE)
1121 				props->cache_type |= HSA_CACHE_TYPE_INSTRUCTION;
1122 			if (cache->flags & CRAT_CACHE_FLAGS_CPU_CACHE)
1123 				props->cache_type |= HSA_CACHE_TYPE_CPU;
1124 			if (cache->flags & CRAT_CACHE_FLAGS_SIMD_CACHE)
1125 				props->cache_type |= HSA_CACHE_TYPE_HSACU;
1126 
1127 			dev->node_props.caches_count++;
1128 			list_add_tail(&props->list, &dev->cache_props);
1129 
1130 			break;
1131 		}
1132 	}
1133 
1134 	return 0;
1135 }
1136 
1137 /* kfd_parse_subtype_iolink - parse iolink subtypes and attach it to correct
1138  * topology device present in the device_list
1139  */
1140 static int kfd_parse_subtype_iolink(struct crat_subtype_iolink *iolink,
1141 					struct list_head *device_list)
1142 {
1143 	struct kfd_iolink_properties *props = NULL, *props2;
1144 	struct kfd_topology_device *dev, *to_dev;
1145 	uint32_t id_from;
1146 	uint32_t id_to;
1147 
1148 	id_from = iolink->proximity_domain_from;
1149 	id_to = iolink->proximity_domain_to;
1150 
1151 	pr_debug("Found IO link entry in CRAT table with id_from=%d, id_to %d\n",
1152 			id_from, id_to);
1153 	list_for_each_entry(dev, device_list, list) {
1154 		if (id_from == dev->proximity_domain) {
1155 			props = kfd_alloc_struct(props);
1156 			if (!props)
1157 				return -ENOMEM;
1158 
1159 			props->node_from = id_from;
1160 			props->node_to = id_to;
1161 			props->ver_maj = iolink->version_major;
1162 			props->ver_min = iolink->version_minor;
1163 			props->iolink_type = iolink->io_interface_type;
1164 
1165 			if (props->iolink_type == CRAT_IOLINK_TYPE_PCIEXPRESS)
1166 				props->weight = 20;
1167 			else if (props->iolink_type == CRAT_IOLINK_TYPE_XGMI)
1168 				props->weight = iolink->weight_xgmi;
1169 			else
1170 				props->weight = node_distance(id_from, id_to);
1171 
1172 			props->min_latency = iolink->minimum_latency;
1173 			props->max_latency = iolink->maximum_latency;
1174 			props->min_bandwidth = iolink->minimum_bandwidth_mbs;
1175 			props->max_bandwidth = iolink->maximum_bandwidth_mbs;
1176 			props->rec_transfer_size =
1177 					iolink->recommended_transfer_size;
1178 
1179 			dev->node_props.io_links_count++;
1180 			list_add_tail(&props->list, &dev->io_link_props);
1181 			break;
1182 		}
1183 	}
1184 
1185 	/* CPU topology is created before GPUs are detected, so CPU->GPU
1186 	 * links are not built at that time. If a PCIe type is discovered, it
1187 	 * means a GPU is detected and we are adding GPU->CPU to the topology.
1188 	 * At this time, also add the corresponded CPU->GPU link if GPU
1189 	 * is large bar.
1190 	 * For xGMI, we only added the link with one direction in the crat
1191 	 * table, add corresponded reversed direction link now.
1192 	 */
1193 	if (props && (iolink->flags & CRAT_IOLINK_FLAGS_BI_DIRECTIONAL)) {
1194 		to_dev = kfd_topology_device_by_proximity_domain_no_lock(id_to);
1195 		if (!to_dev)
1196 			return -ENODEV;
1197 		/* same everything but the other direction */
1198 		props2 = kmemdup(props, sizeof(*props2), GFP_KERNEL);
1199 		if (!props2)
1200 			return -ENOMEM;
1201 
1202 		props2->node_from = id_to;
1203 		props2->node_to = id_from;
1204 		props2->kobj = NULL;
1205 		to_dev->node_props.io_links_count++;
1206 		list_add_tail(&props2->list, &to_dev->io_link_props);
1207 	}
1208 
1209 	return 0;
1210 }
1211 
1212 /* kfd_parse_subtype - parse subtypes and attach it to correct topology device
1213  * present in the device_list
1214  *	@sub_type_hdr - subtype section of crat_image
1215  *	@device_list - list of topology devices present in this crat_image
1216  */
1217 static int kfd_parse_subtype(struct crat_subtype_generic *sub_type_hdr,
1218 				struct list_head *device_list)
1219 {
1220 	struct crat_subtype_computeunit *cu;
1221 	struct crat_subtype_memory *mem;
1222 	struct crat_subtype_cache *cache;
1223 	struct crat_subtype_iolink *iolink;
1224 	int ret = 0;
1225 
1226 	switch (sub_type_hdr->type) {
1227 	case CRAT_SUBTYPE_COMPUTEUNIT_AFFINITY:
1228 		cu = (struct crat_subtype_computeunit *)sub_type_hdr;
1229 		ret = kfd_parse_subtype_cu(cu, device_list);
1230 		break;
1231 	case CRAT_SUBTYPE_MEMORY_AFFINITY:
1232 		mem = (struct crat_subtype_memory *)sub_type_hdr;
1233 		ret = kfd_parse_subtype_mem(mem, device_list);
1234 		break;
1235 	case CRAT_SUBTYPE_CACHE_AFFINITY:
1236 		cache = (struct crat_subtype_cache *)sub_type_hdr;
1237 		ret = kfd_parse_subtype_cache(cache, device_list);
1238 		break;
1239 	case CRAT_SUBTYPE_TLB_AFFINITY:
1240 		/*
1241 		 * For now, nothing to do here
1242 		 */
1243 		pr_debug("Found TLB entry in CRAT table (not processing)\n");
1244 		break;
1245 	case CRAT_SUBTYPE_CCOMPUTE_AFFINITY:
1246 		/*
1247 		 * For now, nothing to do here
1248 		 */
1249 		pr_debug("Found CCOMPUTE entry in CRAT table (not processing)\n");
1250 		break;
1251 	case CRAT_SUBTYPE_IOLINK_AFFINITY:
1252 		iolink = (struct crat_subtype_iolink *)sub_type_hdr;
1253 		ret = kfd_parse_subtype_iolink(iolink, device_list);
1254 		break;
1255 	default:
1256 		pr_warn("Unknown subtype %d in CRAT\n",
1257 				sub_type_hdr->type);
1258 	}
1259 
1260 	return ret;
1261 }
1262 
1263 /* kfd_parse_crat_table - parse CRAT table. For each node present in CRAT
1264  * create a kfd_topology_device and add in to device_list. Also parse
1265  * CRAT subtypes and attach it to appropriate kfd_topology_device
1266  *	@crat_image - input image containing CRAT
1267  *	@device_list - [OUT] list of kfd_topology_device generated after
1268  *		       parsing crat_image
1269  *	@proximity_domain - Proximity domain of the first device in the table
1270  *
1271  *	Return - 0 if successful else -ve value
1272  */
1273 int kfd_parse_crat_table(void *crat_image, struct list_head *device_list,
1274 			 uint32_t proximity_domain)
1275 {
1276 	struct kfd_topology_device *top_dev = NULL;
1277 	struct crat_subtype_generic *sub_type_hdr;
1278 	uint16_t node_id;
1279 	int ret = 0;
1280 	struct crat_header *crat_table = (struct crat_header *)crat_image;
1281 	uint16_t num_nodes;
1282 	uint32_t image_len;
1283 
1284 	if (!crat_image)
1285 		return -EINVAL;
1286 
1287 	if (!list_empty(device_list)) {
1288 		pr_warn("Error device list should be empty\n");
1289 		return -EINVAL;
1290 	}
1291 
1292 	num_nodes = crat_table->num_domains;
1293 	image_len = crat_table->length;
1294 
1295 	pr_debug("Parsing CRAT table with %d nodes\n", num_nodes);
1296 
1297 	for (node_id = 0; node_id < num_nodes; node_id++) {
1298 		top_dev = kfd_create_topology_device(device_list);
1299 		if (!top_dev)
1300 			break;
1301 		top_dev->proximity_domain = proximity_domain++;
1302 	}
1303 
1304 	if (!top_dev) {
1305 		ret = -ENOMEM;
1306 		goto err;
1307 	}
1308 
1309 	memcpy(top_dev->oem_id, crat_table->oem_id, CRAT_OEMID_LENGTH);
1310 	memcpy(top_dev->oem_table_id, crat_table->oem_table_id,
1311 			CRAT_OEMTABLEID_LENGTH);
1312 	top_dev->oem_revision = crat_table->oem_revision;
1313 
1314 	sub_type_hdr = (struct crat_subtype_generic *)(crat_table+1);
1315 	while ((char *)sub_type_hdr + sizeof(struct crat_subtype_generic) <
1316 			((char *)crat_image) + image_len) {
1317 		if (sub_type_hdr->flags & CRAT_SUBTYPE_FLAGS_ENABLED) {
1318 			ret = kfd_parse_subtype(sub_type_hdr, device_list);
1319 			if (ret)
1320 				break;
1321 		}
1322 
1323 		sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1324 				sub_type_hdr->length);
1325 	}
1326 
1327 err:
1328 	if (ret)
1329 		kfd_release_topology_device_list(device_list);
1330 
1331 	return ret;
1332 }
1333 
1334 
1335 static int kfd_fill_gpu_cache_info_from_gfx_config(struct kfd_dev *kdev,
1336 						   struct kfd_gpu_cache_info *pcache_info)
1337 {
1338 	struct amdgpu_device *adev = kdev->adev;
1339 	int i = 0;
1340 
1341 	/* TCP L1 Cache per CU */
1342 	if (adev->gfx.config.gc_tcp_l1_size) {
1343 		pcache_info[i].cache_size = adev->gfx.config.gc_tcp_l1_size;
1344 		pcache_info[i].cache_level = 1;
1345 		pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
1346 					CRAT_CACHE_FLAGS_DATA_CACHE |
1347 					CRAT_CACHE_FLAGS_SIMD_CACHE);
1348 		pcache_info[0].num_cu_shared = adev->gfx.config.gc_num_tcp_per_wpg / 2;
1349 		i++;
1350 	}
1351 	/* Scalar L1 Instruction Cache per SQC */
1352 	if (adev->gfx.config.gc_l1_instruction_cache_size_per_sqc) {
1353 		pcache_info[i].cache_size =
1354 			adev->gfx.config.gc_l1_instruction_cache_size_per_sqc;
1355 		pcache_info[i].cache_level = 1;
1356 		pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
1357 					CRAT_CACHE_FLAGS_INST_CACHE |
1358 					CRAT_CACHE_FLAGS_SIMD_CACHE);
1359 		pcache_info[i].num_cu_shared = adev->gfx.config.gc_num_sqc_per_wgp * 2;
1360 		i++;
1361 	}
1362 	/* Scalar L1 Data Cache per SQC */
1363 	if (adev->gfx.config.gc_l1_data_cache_size_per_sqc) {
1364 		pcache_info[i].cache_size = adev->gfx.config.gc_l1_data_cache_size_per_sqc;
1365 		pcache_info[i].cache_level = 1;
1366 		pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
1367 					CRAT_CACHE_FLAGS_DATA_CACHE |
1368 					CRAT_CACHE_FLAGS_SIMD_CACHE);
1369 		pcache_info[i].num_cu_shared = adev->gfx.config.gc_num_sqc_per_wgp * 2;
1370 		i++;
1371 	}
1372 	/* GL1 Data Cache per SA */
1373 	if (adev->gfx.config.gc_gl1c_per_sa &&
1374 	    adev->gfx.config.gc_gl1c_size_per_instance) {
1375 		pcache_info[i].cache_size = adev->gfx.config.gc_gl1c_per_sa *
1376 			adev->gfx.config.gc_gl1c_size_per_instance;
1377 		pcache_info[i].cache_level = 1;
1378 		pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
1379 					CRAT_CACHE_FLAGS_DATA_CACHE |
1380 					CRAT_CACHE_FLAGS_SIMD_CACHE);
1381 		pcache_info[i].num_cu_shared = adev->gfx.config.max_cu_per_sh;
1382 		i++;
1383 	}
1384 	/* L2 Data Cache per GPU (Total Tex Cache) */
1385 	if (adev->gfx.config.gc_gl2c_per_gpu) {
1386 		pcache_info[i].cache_size = adev->gfx.config.gc_gl2c_per_gpu;
1387 		pcache_info[i].cache_level = 2;
1388 		pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
1389 					CRAT_CACHE_FLAGS_DATA_CACHE |
1390 					CRAT_CACHE_FLAGS_SIMD_CACHE);
1391 		pcache_info[i].num_cu_shared = adev->gfx.config.max_cu_per_sh;
1392 		i++;
1393 	}
1394 	/* L3 Data Cache per GPU */
1395 	if (adev->gmc.mall_size) {
1396 		pcache_info[i].cache_size = adev->gmc.mall_size / 1024;
1397 		pcache_info[i].cache_level = 3;
1398 		pcache_info[i].flags = (CRAT_CACHE_FLAGS_ENABLED |
1399 					CRAT_CACHE_FLAGS_DATA_CACHE |
1400 					CRAT_CACHE_FLAGS_SIMD_CACHE);
1401 		pcache_info[i].num_cu_shared = adev->gfx.config.max_cu_per_sh;
1402 		i++;
1403 	}
1404 	return i;
1405 }
1406 
1407 int kfd_get_gpu_cache_info(struct kfd_node *kdev, struct kfd_gpu_cache_info **pcache_info)
1408 {
1409 	int num_of_cache_types = 0;
1410 
1411 	switch (kdev->adev->asic_type) {
1412 	case CHIP_KAVERI:
1413 		*pcache_info = kaveri_cache_info;
1414 		num_of_cache_types = ARRAY_SIZE(kaveri_cache_info);
1415 		break;
1416 	case CHIP_HAWAII:
1417 		*pcache_info = hawaii_cache_info;
1418 		num_of_cache_types = ARRAY_SIZE(hawaii_cache_info);
1419 		break;
1420 	case CHIP_CARRIZO:
1421 		*pcache_info = carrizo_cache_info;
1422 		num_of_cache_types = ARRAY_SIZE(carrizo_cache_info);
1423 		break;
1424 	case CHIP_TONGA:
1425 		*pcache_info = tonga_cache_info;
1426 		num_of_cache_types = ARRAY_SIZE(tonga_cache_info);
1427 		break;
1428 	case CHIP_FIJI:
1429 		*pcache_info = fiji_cache_info;
1430 		num_of_cache_types = ARRAY_SIZE(fiji_cache_info);
1431 		break;
1432 	case CHIP_POLARIS10:
1433 		*pcache_info = polaris10_cache_info;
1434 		num_of_cache_types = ARRAY_SIZE(polaris10_cache_info);
1435 		break;
1436 	case CHIP_POLARIS11:
1437 		*pcache_info = polaris11_cache_info;
1438 		num_of_cache_types = ARRAY_SIZE(polaris11_cache_info);
1439 		break;
1440 	case CHIP_POLARIS12:
1441 		*pcache_info = polaris12_cache_info;
1442 		num_of_cache_types = ARRAY_SIZE(polaris12_cache_info);
1443 		break;
1444 	case CHIP_VEGAM:
1445 		*pcache_info = vegam_cache_info;
1446 		num_of_cache_types = ARRAY_SIZE(vegam_cache_info);
1447 		break;
1448 	default:
1449 		switch (KFD_GC_VERSION(kdev)) {
1450 		case IP_VERSION(9, 0, 1):
1451 			*pcache_info = vega10_cache_info;
1452 			num_of_cache_types = ARRAY_SIZE(vega10_cache_info);
1453 			break;
1454 		case IP_VERSION(9, 2, 1):
1455 			*pcache_info = vega12_cache_info;
1456 			num_of_cache_types = ARRAY_SIZE(vega12_cache_info);
1457 			break;
1458 		case IP_VERSION(9, 4, 0):
1459 		case IP_VERSION(9, 4, 1):
1460 			*pcache_info = vega20_cache_info;
1461 			num_of_cache_types = ARRAY_SIZE(vega20_cache_info);
1462 			break;
1463 		case IP_VERSION(9, 4, 2):
1464 		case IP_VERSION(9, 4, 3):
1465 			*pcache_info = aldebaran_cache_info;
1466 			num_of_cache_types = ARRAY_SIZE(aldebaran_cache_info);
1467 			break;
1468 		case IP_VERSION(9, 1, 0):
1469 		case IP_VERSION(9, 2, 2):
1470 			*pcache_info = raven_cache_info;
1471 			num_of_cache_types = ARRAY_SIZE(raven_cache_info);
1472 			break;
1473 		case IP_VERSION(9, 3, 0):
1474 			*pcache_info = renoir_cache_info;
1475 			num_of_cache_types = ARRAY_SIZE(renoir_cache_info);
1476 			break;
1477 		case IP_VERSION(10, 1, 10):
1478 		case IP_VERSION(10, 1, 2):
1479 		case IP_VERSION(10, 1, 3):
1480 		case IP_VERSION(10, 1, 4):
1481 			*pcache_info = navi10_cache_info;
1482 			num_of_cache_types = ARRAY_SIZE(navi10_cache_info);
1483 			break;
1484 		case IP_VERSION(10, 1, 1):
1485 			*pcache_info = navi14_cache_info;
1486 			num_of_cache_types = ARRAY_SIZE(navi14_cache_info);
1487 			break;
1488 		case IP_VERSION(10, 3, 0):
1489 			*pcache_info = sienna_cichlid_cache_info;
1490 			num_of_cache_types = ARRAY_SIZE(sienna_cichlid_cache_info);
1491 			break;
1492 		case IP_VERSION(10, 3, 2):
1493 			*pcache_info = navy_flounder_cache_info;
1494 			num_of_cache_types = ARRAY_SIZE(navy_flounder_cache_info);
1495 			break;
1496 		case IP_VERSION(10, 3, 4):
1497 			*pcache_info = dimgrey_cavefish_cache_info;
1498 			num_of_cache_types = ARRAY_SIZE(dimgrey_cavefish_cache_info);
1499 			break;
1500 		case IP_VERSION(10, 3, 1):
1501 			*pcache_info = vangogh_cache_info;
1502 			num_of_cache_types = ARRAY_SIZE(vangogh_cache_info);
1503 			break;
1504 		case IP_VERSION(10, 3, 5):
1505 			*pcache_info = beige_goby_cache_info;
1506 			num_of_cache_types = ARRAY_SIZE(beige_goby_cache_info);
1507 			break;
1508 		case IP_VERSION(10, 3, 3):
1509 			*pcache_info = yellow_carp_cache_info;
1510 			num_of_cache_types = ARRAY_SIZE(yellow_carp_cache_info);
1511 			break;
1512 		case IP_VERSION(10, 3, 6):
1513 			*pcache_info = gc_10_3_6_cache_info;
1514 			num_of_cache_types = ARRAY_SIZE(gc_10_3_6_cache_info);
1515 			break;
1516 		case IP_VERSION(10, 3, 7):
1517 			*pcache_info = gfx1037_cache_info;
1518 			num_of_cache_types = ARRAY_SIZE(gfx1037_cache_info);
1519 			break;
1520 		case IP_VERSION(11, 0, 0):
1521 		case IP_VERSION(11, 0, 1):
1522 		case IP_VERSION(11, 0, 2):
1523 		case IP_VERSION(11, 0, 3):
1524 		case IP_VERSION(11, 0, 4):
1525 		case IP_VERSION(11, 5, 0):
1526 			num_of_cache_types =
1527 				kfd_fill_gpu_cache_info_from_gfx_config(kdev->kfd, *pcache_info);
1528 			break;
1529 		default:
1530 			*pcache_info = dummy_cache_info;
1531 			num_of_cache_types = ARRAY_SIZE(dummy_cache_info);
1532 			pr_warn("dummy cache info is used temporarily and real cache info need update later.\n");
1533 			break;
1534 		}
1535 	}
1536 	return num_of_cache_types;
1537 }
1538 
1539 /* Memory required to create Virtual CRAT.
1540  * Since there is no easy way to predict the amount of memory required, the
1541  * following amount is allocated for GPU Virtual CRAT. This is
1542  * expected to cover all known conditions. But to be safe additional check
1543  * is put in the code to ensure we don't overwrite.
1544  */
1545 #define VCRAT_SIZE_FOR_GPU	(4 * PAGE_SIZE)
1546 
1547 /* kfd_fill_cu_for_cpu - Fill in Compute info for the given CPU NUMA node
1548  *
1549  *	@numa_node_id: CPU NUMA node id
1550  *	@avail_size: Available size in the memory
1551  *	@sub_type_hdr: Memory into which compute info will be filled in
1552  *
1553  *	Return 0 if successful else return -ve value
1554  */
1555 static int kfd_fill_cu_for_cpu(int numa_node_id, int *avail_size,
1556 				int proximity_domain,
1557 				struct crat_subtype_computeunit *sub_type_hdr)
1558 {
1559 	const struct cpumask *cpumask;
1560 
1561 	*avail_size -= sizeof(struct crat_subtype_computeunit);
1562 	if (*avail_size < 0)
1563 		return -ENOMEM;
1564 
1565 	memset(sub_type_hdr, 0, sizeof(struct crat_subtype_computeunit));
1566 
1567 	/* Fill in subtype header data */
1568 	sub_type_hdr->type = CRAT_SUBTYPE_COMPUTEUNIT_AFFINITY;
1569 	sub_type_hdr->length = sizeof(struct crat_subtype_computeunit);
1570 	sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
1571 
1572 	cpumask = cpumask_of_node(numa_node_id);
1573 
1574 	/* Fill in CU data */
1575 	sub_type_hdr->flags |= CRAT_CU_FLAGS_CPU_PRESENT;
1576 	sub_type_hdr->proximity_domain = proximity_domain;
1577 	sub_type_hdr->processor_id_low = kfd_numa_node_to_apic_id(numa_node_id);
1578 	if (sub_type_hdr->processor_id_low == -1)
1579 		return -EINVAL;
1580 
1581 	sub_type_hdr->num_cpu_cores = cpumask_weight(cpumask);
1582 
1583 	return 0;
1584 }
1585 
1586 /* kfd_fill_mem_info_for_cpu - Fill in Memory info for the given CPU NUMA node
1587  *
1588  *	@numa_node_id: CPU NUMA node id
1589  *	@avail_size: Available size in the memory
1590  *	@sub_type_hdr: Memory into which compute info will be filled in
1591  *
1592  *	Return 0 if successful else return -ve value
1593  */
1594 static int kfd_fill_mem_info_for_cpu(int numa_node_id, int *avail_size,
1595 			int proximity_domain,
1596 			struct crat_subtype_memory *sub_type_hdr)
1597 {
1598 	uint64_t mem_in_bytes = 0;
1599 	pg_data_t *pgdat;
1600 	int zone_type;
1601 
1602 	*avail_size -= sizeof(struct crat_subtype_memory);
1603 	if (*avail_size < 0)
1604 		return -ENOMEM;
1605 
1606 	memset(sub_type_hdr, 0, sizeof(struct crat_subtype_memory));
1607 
1608 	/* Fill in subtype header data */
1609 	sub_type_hdr->type = CRAT_SUBTYPE_MEMORY_AFFINITY;
1610 	sub_type_hdr->length = sizeof(struct crat_subtype_memory);
1611 	sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
1612 
1613 	/* Fill in Memory Subunit data */
1614 
1615 	/* Unlike si_meminfo, si_meminfo_node is not exported. So
1616 	 * the following lines are duplicated from si_meminfo_node
1617 	 * function
1618 	 */
1619 	pgdat = NODE_DATA(numa_node_id);
1620 	for (zone_type = 0; zone_type < MAX_NR_ZONES; zone_type++)
1621 		mem_in_bytes += zone_managed_pages(&pgdat->node_zones[zone_type]);
1622 	mem_in_bytes <<= PAGE_SHIFT;
1623 
1624 	sub_type_hdr->length_low = lower_32_bits(mem_in_bytes);
1625 	sub_type_hdr->length_high = upper_32_bits(mem_in_bytes);
1626 	sub_type_hdr->proximity_domain = proximity_domain;
1627 
1628 	return 0;
1629 }
1630 
1631 #ifdef CONFIG_X86_64
1632 static int kfd_fill_iolink_info_for_cpu(int numa_node_id, int *avail_size,
1633 				uint32_t *num_entries,
1634 				struct crat_subtype_iolink *sub_type_hdr)
1635 {
1636 	int nid;
1637 	struct cpuinfo_x86 *c = &cpu_data(0);
1638 	uint8_t link_type;
1639 
1640 	if (c->x86_vendor == X86_VENDOR_AMD)
1641 		link_type = CRAT_IOLINK_TYPE_HYPERTRANSPORT;
1642 	else
1643 		link_type = CRAT_IOLINK_TYPE_QPI_1_1;
1644 
1645 	*num_entries = 0;
1646 
1647 	/* Create IO links from this node to other CPU nodes */
1648 	for_each_online_node(nid) {
1649 		if (nid == numa_node_id) /* node itself */
1650 			continue;
1651 
1652 		*avail_size -= sizeof(struct crat_subtype_iolink);
1653 		if (*avail_size < 0)
1654 			return -ENOMEM;
1655 
1656 		memset(sub_type_hdr, 0, sizeof(struct crat_subtype_iolink));
1657 
1658 		/* Fill in subtype header data */
1659 		sub_type_hdr->type = CRAT_SUBTYPE_IOLINK_AFFINITY;
1660 		sub_type_hdr->length = sizeof(struct crat_subtype_iolink);
1661 		sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
1662 
1663 		/* Fill in IO link data */
1664 		sub_type_hdr->proximity_domain_from = numa_node_id;
1665 		sub_type_hdr->proximity_domain_to = nid;
1666 		sub_type_hdr->io_interface_type = link_type;
1667 
1668 		(*num_entries)++;
1669 		sub_type_hdr++;
1670 	}
1671 
1672 	return 0;
1673 }
1674 #endif
1675 
1676 /* kfd_create_vcrat_image_cpu - Create Virtual CRAT for CPU
1677  *
1678  *	@pcrat_image: Fill in VCRAT for CPU
1679  *	@size:	[IN] allocated size of crat_image.
1680  *		[OUT] actual size of data filled in crat_image
1681  */
1682 static int kfd_create_vcrat_image_cpu(void *pcrat_image, size_t *size)
1683 {
1684 	struct crat_header *crat_table = (struct crat_header *)pcrat_image;
1685 	struct acpi_table_header *acpi_table;
1686 	acpi_status status;
1687 	struct crat_subtype_generic *sub_type_hdr;
1688 	int avail_size = *size;
1689 	int numa_node_id;
1690 #ifdef CONFIG_X86_64
1691 	uint32_t entries = 0;
1692 #endif
1693 	int ret = 0;
1694 
1695 	if (!pcrat_image)
1696 		return -EINVAL;
1697 
1698 	/* Fill in CRAT Header.
1699 	 * Modify length and total_entries as subunits are added.
1700 	 */
1701 	avail_size -= sizeof(struct crat_header);
1702 	if (avail_size < 0)
1703 		return -ENOMEM;
1704 
1705 	memset(crat_table, 0, sizeof(struct crat_header));
1706 	memcpy(&crat_table->signature, CRAT_SIGNATURE,
1707 			sizeof(crat_table->signature));
1708 	crat_table->length = sizeof(struct crat_header);
1709 
1710 	status = acpi_get_table("DSDT", 0, &acpi_table);
1711 	if (status != AE_OK)
1712 		pr_warn("DSDT table not found for OEM information\n");
1713 	else {
1714 		crat_table->oem_revision = acpi_table->revision;
1715 		memcpy(crat_table->oem_id, acpi_table->oem_id,
1716 				CRAT_OEMID_LENGTH);
1717 		memcpy(crat_table->oem_table_id, acpi_table->oem_table_id,
1718 				CRAT_OEMTABLEID_LENGTH);
1719 		acpi_put_table(acpi_table);
1720 	}
1721 	crat_table->total_entries = 0;
1722 	crat_table->num_domains = 0;
1723 
1724 	sub_type_hdr = (struct crat_subtype_generic *)(crat_table+1);
1725 
1726 	for_each_online_node(numa_node_id) {
1727 		if (kfd_numa_node_to_apic_id(numa_node_id) == -1)
1728 			continue;
1729 
1730 		/* Fill in Subtype: Compute Unit */
1731 		ret = kfd_fill_cu_for_cpu(numa_node_id, &avail_size,
1732 			crat_table->num_domains,
1733 			(struct crat_subtype_computeunit *)sub_type_hdr);
1734 		if (ret < 0)
1735 			return ret;
1736 		crat_table->length += sub_type_hdr->length;
1737 		crat_table->total_entries++;
1738 
1739 		sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1740 			sub_type_hdr->length);
1741 
1742 		/* Fill in Subtype: Memory */
1743 		ret = kfd_fill_mem_info_for_cpu(numa_node_id, &avail_size,
1744 			crat_table->num_domains,
1745 			(struct crat_subtype_memory *)sub_type_hdr);
1746 		if (ret < 0)
1747 			return ret;
1748 		crat_table->length += sub_type_hdr->length;
1749 		crat_table->total_entries++;
1750 
1751 		sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1752 			sub_type_hdr->length);
1753 
1754 		/* Fill in Subtype: IO Link */
1755 #ifdef CONFIG_X86_64
1756 		ret = kfd_fill_iolink_info_for_cpu(numa_node_id, &avail_size,
1757 				&entries,
1758 				(struct crat_subtype_iolink *)sub_type_hdr);
1759 		if (ret < 0)
1760 			return ret;
1761 
1762 		if (entries) {
1763 			crat_table->length += (sub_type_hdr->length * entries);
1764 			crat_table->total_entries += entries;
1765 
1766 			sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
1767 					sub_type_hdr->length * entries);
1768 		}
1769 #else
1770 		pr_info("IO link not available for non x86 platforms\n");
1771 #endif
1772 
1773 		crat_table->num_domains++;
1774 	}
1775 
1776 	/* TODO: Add cache Subtype for CPU.
1777 	 * Currently, CPU cache information is available in function
1778 	 * detect_cache_attributes(cpu) defined in the file
1779 	 * ./arch/x86/kernel/cpu/intel_cacheinfo.c. This function is not
1780 	 * exported and to get the same information the code needs to be
1781 	 * duplicated.
1782 	 */
1783 
1784 	*size = crat_table->length;
1785 	pr_info("Virtual CRAT table created for CPU\n");
1786 
1787 	return 0;
1788 }
1789 
1790 static int kfd_fill_gpu_memory_affinity(int *avail_size,
1791 		struct kfd_node *kdev, uint8_t type, uint64_t size,
1792 		struct crat_subtype_memory *sub_type_hdr,
1793 		uint32_t proximity_domain,
1794 		const struct kfd_local_mem_info *local_mem_info)
1795 {
1796 	*avail_size -= sizeof(struct crat_subtype_memory);
1797 	if (*avail_size < 0)
1798 		return -ENOMEM;
1799 
1800 	memset((void *)sub_type_hdr, 0, sizeof(struct crat_subtype_memory));
1801 	sub_type_hdr->type = CRAT_SUBTYPE_MEMORY_AFFINITY;
1802 	sub_type_hdr->length = sizeof(struct crat_subtype_memory);
1803 	sub_type_hdr->flags |= CRAT_SUBTYPE_FLAGS_ENABLED;
1804 
1805 	sub_type_hdr->proximity_domain = proximity_domain;
1806 
1807 	pr_debug("Fill gpu memory affinity - type 0x%x size 0x%llx\n",
1808 			type, size);
1809 
1810 	sub_type_hdr->length_low = lower_32_bits(size);
1811 	sub_type_hdr->length_high = upper_32_bits(size);
1812 
1813 	sub_type_hdr->width = local_mem_info->vram_width;
1814 	sub_type_hdr->visibility_type = type;
1815 
1816 	return 0;
1817 }
1818 
1819 #ifdef CONFIG_ACPI_NUMA
1820 static void kfd_find_numa_node_in_srat(struct kfd_node *kdev)
1821 {
1822 	struct acpi_table_header *table_header = NULL;
1823 	struct acpi_subtable_header *sub_header = NULL;
1824 	unsigned long table_end, subtable_len;
1825 	u32 pci_id = pci_domain_nr(kdev->adev->pdev->bus) << 16 |
1826 			pci_dev_id(kdev->adev->pdev);
1827 	u32 bdf;
1828 	acpi_status status;
1829 	struct acpi_srat_cpu_affinity *cpu;
1830 	struct acpi_srat_generic_affinity *gpu;
1831 	int pxm = 0, max_pxm = 0;
1832 	int numa_node = NUMA_NO_NODE;
1833 	bool found = false;
1834 
1835 	/* Fetch the SRAT table from ACPI */
1836 	status = acpi_get_table(ACPI_SIG_SRAT, 0, &table_header);
1837 	if (status == AE_NOT_FOUND) {
1838 		pr_warn("SRAT table not found\n");
1839 		return;
1840 	} else if (ACPI_FAILURE(status)) {
1841 		const char *err = acpi_format_exception(status);
1842 		pr_err("SRAT table error: %s\n", err);
1843 		return;
1844 	}
1845 
1846 	table_end = (unsigned long)table_header + table_header->length;
1847 
1848 	/* Parse all entries looking for a match. */
1849 	sub_header = (struct acpi_subtable_header *)
1850 			((unsigned long)table_header +
1851 			sizeof(struct acpi_table_srat));
1852 	subtable_len = sub_header->length;
1853 
1854 	while (((unsigned long)sub_header) + subtable_len  < table_end) {
1855 		/*
1856 		 * If length is 0, break from this loop to avoid
1857 		 * infinite loop.
1858 		 */
1859 		if (subtable_len == 0) {
1860 			pr_err("SRAT invalid zero length\n");
1861 			break;
1862 		}
1863 
1864 		switch (sub_header->type) {
1865 		case ACPI_SRAT_TYPE_CPU_AFFINITY:
1866 			cpu = (struct acpi_srat_cpu_affinity *)sub_header;
1867 			pxm = *((u32 *)cpu->proximity_domain_hi) << 8 |
1868 					cpu->proximity_domain_lo;
1869 			if (pxm > max_pxm)
1870 				max_pxm = pxm;
1871 			break;
1872 		case ACPI_SRAT_TYPE_GENERIC_AFFINITY:
1873 			gpu = (struct acpi_srat_generic_affinity *)sub_header;
1874 			bdf = *((u16 *)(&gpu->device_handle[0])) << 16 |
1875 					*((u16 *)(&gpu->device_handle[2]));
1876 			if (bdf == pci_id) {
1877 				found = true;
1878 				numa_node = pxm_to_node(gpu->proximity_domain);
1879 			}
1880 			break;
1881 		default:
1882 			break;
1883 		}
1884 
1885 		if (found)
1886 			break;
1887 
1888 		sub_header = (struct acpi_subtable_header *)
1889 				((unsigned long)sub_header + subtable_len);
1890 		subtable_len = sub_header->length;
1891 	}
1892 
1893 	acpi_put_table(table_header);
1894 
1895 	/* Workaround bad cpu-gpu binding case */
1896 	if (found && (numa_node < 0 ||
1897 			numa_node > pxm_to_node(max_pxm)))
1898 		numa_node = 0;
1899 
1900 	if (numa_node != NUMA_NO_NODE)
1901 		set_dev_node(&kdev->adev->pdev->dev, numa_node);
1902 }
1903 #endif
1904 
1905 #define KFD_CRAT_INTRA_SOCKET_WEIGHT	13
1906 #define KFD_CRAT_XGMI_WEIGHT		15
1907 
1908 /* kfd_fill_gpu_direct_io_link - Fill in direct io link from GPU
1909  * to its NUMA node
1910  *	@avail_size: Available size in the memory
1911  *	@kdev - [IN] GPU device
1912  *	@sub_type_hdr: Memory into which io link info will be filled in
1913  *	@proximity_domain - proximity domain of the GPU node
1914  *
1915  *	Return 0 if successful else return -ve value
1916  */
1917 static int kfd_fill_gpu_direct_io_link_to_cpu(int *avail_size,
1918 			struct kfd_node *kdev,
1919 			struct crat_subtype_iolink *sub_type_hdr,
1920 			uint32_t proximity_domain)
1921 {
1922 	*avail_size -= sizeof(struct crat_subtype_iolink);
1923 	if (*avail_size < 0)
1924 		return -ENOMEM;
1925 
1926 	memset((void *)sub_type_hdr, 0, sizeof(struct crat_subtype_iolink));
1927 
1928 	/* Fill in subtype header data */
1929 	sub_type_hdr->type = CRAT_SUBTYPE_IOLINK_AFFINITY;
1930 	sub_type_hdr->length = sizeof(struct crat_subtype_iolink);
1931 	sub_type_hdr->flags |= CRAT_SUBTYPE_FLAGS_ENABLED;
1932 	if (kfd_dev_is_large_bar(kdev))
1933 		sub_type_hdr->flags |= CRAT_IOLINK_FLAGS_BI_DIRECTIONAL;
1934 
1935 	/* Fill in IOLINK subtype.
1936 	 * TODO: Fill-in other fields of iolink subtype
1937 	 */
1938 	if (kdev->adev->gmc.xgmi.connected_to_cpu ||
1939 	    (KFD_GC_VERSION(kdev) == IP_VERSION(9, 4, 3) &&
1940 	     kdev->adev->smuio.funcs->get_pkg_type(kdev->adev) ==
1941 	     AMDGPU_PKG_TYPE_APU)) {
1942 		bool ext_cpu = KFD_GC_VERSION(kdev) != IP_VERSION(9, 4, 3);
1943 		int mem_bw = 819200, weight = ext_cpu ? KFD_CRAT_XGMI_WEIGHT :
1944 							KFD_CRAT_INTRA_SOCKET_WEIGHT;
1945 		uint32_t bandwidth = ext_cpu ? amdgpu_amdkfd_get_xgmi_bandwidth_mbytes(
1946 							kdev->adev, NULL, true) : mem_bw;
1947 
1948 		/*
1949 		 * with host gpu xgmi link, host can access gpu memory whether
1950 		 * or not pcie bar type is large, so always create bidirectional
1951 		 * io link.
1952 		 */
1953 		sub_type_hdr->flags |= CRAT_IOLINK_FLAGS_BI_DIRECTIONAL;
1954 		sub_type_hdr->io_interface_type = CRAT_IOLINK_TYPE_XGMI;
1955 		sub_type_hdr->weight_xgmi = weight;
1956 		sub_type_hdr->minimum_bandwidth_mbs = bandwidth;
1957 		sub_type_hdr->maximum_bandwidth_mbs = bandwidth;
1958 	} else {
1959 		sub_type_hdr->io_interface_type = CRAT_IOLINK_TYPE_PCIEXPRESS;
1960 		sub_type_hdr->minimum_bandwidth_mbs =
1961 				amdgpu_amdkfd_get_pcie_bandwidth_mbytes(kdev->adev, true);
1962 		sub_type_hdr->maximum_bandwidth_mbs =
1963 				amdgpu_amdkfd_get_pcie_bandwidth_mbytes(kdev->adev, false);
1964 	}
1965 
1966 	sub_type_hdr->proximity_domain_from = proximity_domain;
1967 
1968 #ifdef CONFIG_ACPI_NUMA
1969 	if (kdev->adev->pdev->dev.numa_node == NUMA_NO_NODE &&
1970 	    num_possible_nodes() > 1)
1971 		kfd_find_numa_node_in_srat(kdev);
1972 #endif
1973 #ifdef CONFIG_NUMA
1974 	if (kdev->adev->pdev->dev.numa_node == NUMA_NO_NODE)
1975 		sub_type_hdr->proximity_domain_to = 0;
1976 	else
1977 		sub_type_hdr->proximity_domain_to = kdev->adev->pdev->dev.numa_node;
1978 #else
1979 	sub_type_hdr->proximity_domain_to = 0;
1980 #endif
1981 	return 0;
1982 }
1983 
1984 static int kfd_fill_gpu_xgmi_link_to_gpu(int *avail_size,
1985 			struct kfd_node *kdev,
1986 			struct kfd_node *peer_kdev,
1987 			struct crat_subtype_iolink *sub_type_hdr,
1988 			uint32_t proximity_domain_from,
1989 			uint32_t proximity_domain_to)
1990 {
1991 	bool use_ta_info = kdev->kfd->num_nodes == 1;
1992 
1993 	*avail_size -= sizeof(struct crat_subtype_iolink);
1994 	if (*avail_size < 0)
1995 		return -ENOMEM;
1996 
1997 	memset((void *)sub_type_hdr, 0, sizeof(struct crat_subtype_iolink));
1998 
1999 	sub_type_hdr->type = CRAT_SUBTYPE_IOLINK_AFFINITY;
2000 	sub_type_hdr->length = sizeof(struct crat_subtype_iolink);
2001 	sub_type_hdr->flags |= CRAT_SUBTYPE_FLAGS_ENABLED |
2002 			       CRAT_IOLINK_FLAGS_BI_DIRECTIONAL;
2003 
2004 	sub_type_hdr->io_interface_type = CRAT_IOLINK_TYPE_XGMI;
2005 	sub_type_hdr->proximity_domain_from = proximity_domain_from;
2006 	sub_type_hdr->proximity_domain_to = proximity_domain_to;
2007 
2008 	if (use_ta_info) {
2009 		sub_type_hdr->weight_xgmi = KFD_CRAT_XGMI_WEIGHT *
2010 			amdgpu_amdkfd_get_xgmi_hops_count(kdev->adev, peer_kdev->adev);
2011 		sub_type_hdr->maximum_bandwidth_mbs =
2012 			amdgpu_amdkfd_get_xgmi_bandwidth_mbytes(kdev->adev,
2013 							peer_kdev->adev, false);
2014 		sub_type_hdr->minimum_bandwidth_mbs = sub_type_hdr->maximum_bandwidth_mbs ?
2015 			amdgpu_amdkfd_get_xgmi_bandwidth_mbytes(kdev->adev, NULL, true) : 0;
2016 	} else {
2017 		bool is_single_hop = kdev->kfd == peer_kdev->kfd;
2018 		int weight = is_single_hop ? KFD_CRAT_INTRA_SOCKET_WEIGHT :
2019 			(2 * KFD_CRAT_INTRA_SOCKET_WEIGHT) + KFD_CRAT_XGMI_WEIGHT;
2020 		int mem_bw = 819200;
2021 
2022 		sub_type_hdr->weight_xgmi = weight;
2023 		sub_type_hdr->maximum_bandwidth_mbs = is_single_hop ? mem_bw : 0;
2024 		sub_type_hdr->minimum_bandwidth_mbs = is_single_hop ? mem_bw : 0;
2025 	}
2026 
2027 	return 0;
2028 }
2029 
2030 /* kfd_create_vcrat_image_gpu - Create Virtual CRAT for CPU
2031  *
2032  *	@pcrat_image: Fill in VCRAT for GPU
2033  *	@size:	[IN] allocated size of crat_image.
2034  *		[OUT] actual size of data filled in crat_image
2035  */
2036 static int kfd_create_vcrat_image_gpu(void *pcrat_image,
2037 				      size_t *size, struct kfd_node *kdev,
2038 				      uint32_t proximity_domain)
2039 {
2040 	struct crat_header *crat_table = (struct crat_header *)pcrat_image;
2041 	struct amdgpu_gfx_config *gfx_info = &kdev->adev->gfx.config;
2042 	struct amdgpu_cu_info *cu_info = &kdev->adev->gfx.cu_info;
2043 	struct crat_subtype_generic *sub_type_hdr;
2044 	struct kfd_local_mem_info local_mem_info;
2045 	struct kfd_topology_device *peer_dev;
2046 	struct crat_subtype_computeunit *cu;
2047 	int avail_size = *size;
2048 	uint32_t total_num_of_cu;
2049 	uint32_t nid = 0;
2050 	int ret = 0;
2051 
2052 	if (!pcrat_image || avail_size < VCRAT_SIZE_FOR_GPU)
2053 		return -EINVAL;
2054 
2055 	/* Fill the CRAT Header.
2056 	 * Modify length and total_entries as subunits are added.
2057 	 */
2058 	avail_size -= sizeof(struct crat_header);
2059 	if (avail_size < 0)
2060 		return -ENOMEM;
2061 
2062 	memset(crat_table, 0, sizeof(struct crat_header));
2063 
2064 	memcpy(&crat_table->signature, CRAT_SIGNATURE,
2065 			sizeof(crat_table->signature));
2066 	/* Change length as we add more subtypes*/
2067 	crat_table->length = sizeof(struct crat_header);
2068 	crat_table->num_domains = 1;
2069 	crat_table->total_entries = 0;
2070 
2071 	/* Fill in Subtype: Compute Unit
2072 	 * First fill in the sub type header and then sub type data
2073 	 */
2074 	avail_size -= sizeof(struct crat_subtype_computeunit);
2075 	if (avail_size < 0)
2076 		return -ENOMEM;
2077 
2078 	sub_type_hdr = (struct crat_subtype_generic *)(crat_table + 1);
2079 	memset(sub_type_hdr, 0, sizeof(struct crat_subtype_computeunit));
2080 
2081 	sub_type_hdr->type = CRAT_SUBTYPE_COMPUTEUNIT_AFFINITY;
2082 	sub_type_hdr->length = sizeof(struct crat_subtype_computeunit);
2083 	sub_type_hdr->flags = CRAT_SUBTYPE_FLAGS_ENABLED;
2084 
2085 	/* Fill CU subtype data */
2086 	cu = (struct crat_subtype_computeunit *)sub_type_hdr;
2087 	cu->flags |= CRAT_CU_FLAGS_GPU_PRESENT;
2088 	cu->proximity_domain = proximity_domain;
2089 
2090 	cu->num_simd_per_cu = cu_info->simd_per_cu;
2091 	cu->num_simd_cores = cu_info->simd_per_cu *
2092 			(cu_info->number / kdev->kfd->num_nodes);
2093 	cu->max_waves_simd = cu_info->max_waves_per_simd;
2094 
2095 	cu->wave_front_size = cu_info->wave_front_size;
2096 	cu->array_count = gfx_info->max_sh_per_se *
2097 		gfx_info->max_shader_engines;
2098 	total_num_of_cu = (cu->array_count * gfx_info->max_cu_per_sh);
2099 	cu->processor_id_low = get_and_inc_gpu_processor_id(total_num_of_cu);
2100 	cu->num_cu_per_array = gfx_info->max_cu_per_sh;
2101 	cu->max_slots_scatch_cu = cu_info->max_scratch_slots_per_cu;
2102 	cu->num_banks = gfx_info->max_shader_engines;
2103 	cu->lds_size_in_kb = cu_info->lds_size;
2104 
2105 	cu->hsa_capability = 0;
2106 
2107 	crat_table->length += sub_type_hdr->length;
2108 	crat_table->total_entries++;
2109 
2110 	/* Fill in Subtype: Memory. Only on systems with large BAR (no
2111 	 * private FB), report memory as public. On other systems
2112 	 * report the total FB size (public+private) as a single
2113 	 * private heap.
2114 	 */
2115 	local_mem_info = kdev->local_mem_info;
2116 	sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
2117 			sub_type_hdr->length);
2118 
2119 	if (kdev->adev->debug_largebar)
2120 		local_mem_info.local_mem_size_private = 0;
2121 
2122 	if (local_mem_info.local_mem_size_private == 0)
2123 		ret = kfd_fill_gpu_memory_affinity(&avail_size,
2124 				kdev, HSA_MEM_HEAP_TYPE_FB_PUBLIC,
2125 				local_mem_info.local_mem_size_public,
2126 				(struct crat_subtype_memory *)sub_type_hdr,
2127 				proximity_domain,
2128 				&local_mem_info);
2129 	else
2130 		ret = kfd_fill_gpu_memory_affinity(&avail_size,
2131 				kdev, HSA_MEM_HEAP_TYPE_FB_PRIVATE,
2132 				local_mem_info.local_mem_size_public +
2133 				local_mem_info.local_mem_size_private,
2134 				(struct crat_subtype_memory *)sub_type_hdr,
2135 				proximity_domain,
2136 				&local_mem_info);
2137 	if (ret < 0)
2138 		return ret;
2139 
2140 	crat_table->length += sizeof(struct crat_subtype_memory);
2141 	crat_table->total_entries++;
2142 
2143 	/* Fill in Subtype: IO_LINKS
2144 	 *  Only direct links are added here which is Link from GPU to
2145 	 *  its NUMA node. Indirect links are added by userspace.
2146 	 */
2147 	sub_type_hdr = (typeof(sub_type_hdr))((char *)sub_type_hdr +
2148 		sub_type_hdr->length);
2149 	ret = kfd_fill_gpu_direct_io_link_to_cpu(&avail_size, kdev,
2150 		(struct crat_subtype_iolink *)sub_type_hdr, proximity_domain);
2151 
2152 	if (ret < 0)
2153 		return ret;
2154 
2155 	crat_table->length += sub_type_hdr->length;
2156 	crat_table->total_entries++;
2157 
2158 
2159 	/* Fill in Subtype: IO_LINKS
2160 	 * Direct links from GPU to other GPUs through xGMI.
2161 	 * We will loop GPUs that already be processed (with lower value
2162 	 * of proximity_domain), add the link for the GPUs with same
2163 	 * hive id (from this GPU to other GPU) . The reversed iolink
2164 	 * (from other GPU to this GPU) will be added
2165 	 * in kfd_parse_subtype_iolink.
2166 	 */
2167 	if (kdev->kfd->hive_id) {
2168 		for (nid = 0; nid < proximity_domain; ++nid) {
2169 			peer_dev = kfd_topology_device_by_proximity_domain_no_lock(nid);
2170 			if (!peer_dev->gpu)
2171 				continue;
2172 			if (peer_dev->gpu->kfd->hive_id != kdev->kfd->hive_id)
2173 				continue;
2174 			sub_type_hdr = (typeof(sub_type_hdr))(
2175 				(char *)sub_type_hdr +
2176 				sizeof(struct crat_subtype_iolink));
2177 			ret = kfd_fill_gpu_xgmi_link_to_gpu(
2178 				&avail_size, kdev, peer_dev->gpu,
2179 				(struct crat_subtype_iolink *)sub_type_hdr,
2180 				proximity_domain, nid);
2181 			if (ret < 0)
2182 				return ret;
2183 			crat_table->length += sub_type_hdr->length;
2184 			crat_table->total_entries++;
2185 		}
2186 	}
2187 	*size = crat_table->length;
2188 	pr_info("Virtual CRAT table created for GPU\n");
2189 
2190 	return ret;
2191 }
2192 
2193 /* kfd_create_crat_image_virtual - Allocates memory for CRAT image and
2194  *		creates a Virtual CRAT (VCRAT) image
2195  *
2196  * NOTE: Call kfd_destroy_crat_image to free CRAT image memory
2197  *
2198  *	@crat_image: VCRAT image created because ACPI does not have a
2199  *		     CRAT for this device
2200  *	@size: [OUT] size of virtual crat_image
2201  *	@flags:	COMPUTE_UNIT_CPU - Create VCRAT for CPU device
2202  *		COMPUTE_UNIT_GPU - Create VCRAT for GPU
2203  *		(COMPUTE_UNIT_CPU | COMPUTE_UNIT_GPU) - Create VCRAT for APU
2204  *			-- this option is not currently implemented.
2205  *			The assumption is that all AMD APUs will have CRAT
2206  *	@kdev: Valid kfd_node required if flags contain COMPUTE_UNIT_GPU
2207  *
2208  *	Return 0 if successful else return -ve value
2209  */
2210 int kfd_create_crat_image_virtual(void **crat_image, size_t *size,
2211 				  int flags, struct kfd_node *kdev,
2212 				  uint32_t proximity_domain)
2213 {
2214 	void *pcrat_image = NULL;
2215 	int ret = 0, num_nodes;
2216 	size_t dyn_size;
2217 
2218 	if (!crat_image)
2219 		return -EINVAL;
2220 
2221 	*crat_image = NULL;
2222 
2223 	/* Allocate the CPU Virtual CRAT size based on the number of online
2224 	 * nodes. Allocate VCRAT_SIZE_FOR_GPU for GPU virtual CRAT image.
2225 	 * This should cover all the current conditions. A check is put not
2226 	 * to overwrite beyond allocated size for GPUs
2227 	 */
2228 	switch (flags) {
2229 	case COMPUTE_UNIT_CPU:
2230 		num_nodes = num_online_nodes();
2231 		dyn_size = sizeof(struct crat_header) +
2232 			num_nodes * (sizeof(struct crat_subtype_computeunit) +
2233 			sizeof(struct crat_subtype_memory) +
2234 			(num_nodes - 1) * sizeof(struct crat_subtype_iolink));
2235 		pcrat_image = kvmalloc(dyn_size, GFP_KERNEL);
2236 		if (!pcrat_image)
2237 			return -ENOMEM;
2238 		*size = dyn_size;
2239 		pr_debug("CRAT size is %ld", dyn_size);
2240 		ret = kfd_create_vcrat_image_cpu(pcrat_image, size);
2241 		break;
2242 	case COMPUTE_UNIT_GPU:
2243 		if (!kdev)
2244 			return -EINVAL;
2245 		pcrat_image = kvmalloc(VCRAT_SIZE_FOR_GPU, GFP_KERNEL);
2246 		if (!pcrat_image)
2247 			return -ENOMEM;
2248 		*size = VCRAT_SIZE_FOR_GPU;
2249 		ret = kfd_create_vcrat_image_gpu(pcrat_image, size, kdev,
2250 						 proximity_domain);
2251 		break;
2252 	case (COMPUTE_UNIT_CPU | COMPUTE_UNIT_GPU):
2253 		/* TODO: */
2254 		ret = -EINVAL;
2255 		pr_err("VCRAT not implemented for APU\n");
2256 		break;
2257 	default:
2258 		ret = -EINVAL;
2259 	}
2260 
2261 	if (!ret)
2262 		*crat_image = pcrat_image;
2263 	else
2264 		kvfree(pcrat_image);
2265 
2266 	return ret;
2267 }
2268 
2269 
2270 /* kfd_destroy_crat_image
2271  *
2272  *	@crat_image: [IN] - crat_image from kfd_create_crat_image_xxx(..)
2273  *
2274  */
2275 void kfd_destroy_crat_image(void *crat_image)
2276 {
2277 	kvfree(crat_image);
2278 }
2279