xref: /linux/drivers/gpu/drm/amd/amdgpu/sdma_v7_0.c (revision 13c072b8e91a5ccb5855ca1ba6fe3ea467dbf94d)
1 /*
2  * Copyright 2023 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #include <linux/delay.h>
25 #include <linux/firmware.h>
26 #include <linux/module.h>
27 #include <linux/pci.h>
28 
29 #include "amdgpu.h"
30 #include "amdgpu_ucode.h"
31 #include "amdgpu_trace.h"
32 
33 #include "gc/gc_12_0_0_offset.h"
34 #include "gc/gc_12_0_0_sh_mask.h"
35 #include "hdp/hdp_6_0_0_offset.h"
36 #include "ivsrcid/gfx/irqsrcs_gfx_12_0_0.h"
37 
38 #include "soc15_common.h"
39 #include "soc15.h"
40 #include "sdma_v6_0_0_pkt_open.h"
41 #include "nbio_v4_3.h"
42 #include "sdma_common.h"
43 #include "sdma_v7_0.h"
44 #include "v12_structs.h"
45 #include "mes_userqueue.h"
46 #include "amdgpu_userq_fence.h"
47 
48 MODULE_FIRMWARE("amdgpu/sdma_7_0_0.bin");
49 MODULE_FIRMWARE("amdgpu/sdma_7_0_1.bin");
50 
51 #define SDMA1_REG_OFFSET 0x600
52 #define SDMA0_HYP_DEC_REG_START 0x5880
53 #define SDMA0_HYP_DEC_REG_END 0x589a
54 #define SDMA1_HYP_DEC_REG_OFFSET 0x20
55 
56 /*define for compression field for sdma7*/
57 #define SDMA_PKT_CONSTANT_FILL_HEADER_compress_offset 0
58 #define SDMA_PKT_CONSTANT_FILL_HEADER_compress_mask   0x00000001
59 #define SDMA_PKT_CONSTANT_FILL_HEADER_compress_shift  16
60 #define SDMA_PKT_CONSTANT_FILL_HEADER_COMPRESS(x) (((x) & SDMA_PKT_CONSTANT_FILL_HEADER_compress_mask) << SDMA_PKT_CONSTANT_FILL_HEADER_compress_shift)
61 
62 static const struct amdgpu_hwip_reg_entry sdma_reg_list_7_0[] = {
63 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_STATUS_REG),
64 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_STATUS1_REG),
65 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_STATUS2_REG),
66 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_STATUS3_REG),
67 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_STATUS4_REG),
68 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_STATUS5_REG),
69 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_STATUS6_REG),
70 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_UCODE_REV),
71 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_RB_RPTR_FETCH_HI),
72 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_RB_RPTR_FETCH),
73 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_UTCL1_RD_STATUS),
74 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_UTCL1_WR_STATUS),
75 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_UTCL1_RD_XNACK0),
76 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_UTCL1_RD_XNACK1),
77 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_UTCL1_WR_XNACK0),
78 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_UTCL1_WR_XNACK1),
79 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_RB_CNTL),
80 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_RB_RPTR),
81 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_RB_RPTR_HI),
82 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_RB_WPTR),
83 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_RB_WPTR_HI),
84 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_IB_OFFSET),
85 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_IB_BASE_LO),
86 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_IB_BASE_HI),
87 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_IB_CNTL),
88 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_IB_RPTR),
89 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_IB_SUB_REMAIN),
90 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE0_DUMMY_REG),
91 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE_STATUS0),
92 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_RB_CNTL),
93 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_RB_RPTR),
94 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_RB_RPTR_HI),
95 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_RB_WPTR),
96 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_RB_WPTR_HI),
97 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_IB_OFFSET),
98 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_IB_BASE_LO),
99 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_IB_BASE_HI),
100 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_IB_RPTR),
101 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_IB_SUB_REMAIN),
102 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE1_DUMMY_REG),
103 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_RB_CNTL),
104 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_RB_RPTR),
105 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_RB_RPTR_HI),
106 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_RB_WPTR),
107 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_RB_WPTR_HI),
108 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_IB_OFFSET),
109 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_IB_BASE_LO),
110 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_IB_BASE_HI),
111 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_IB_RPTR),
112 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_IB_SUB_REMAIN),
113 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_QUEUE2_DUMMY_REG),
114 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_INT_STATUS),
115 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_VM_CNTL),
116 	SOC15_REG_ENTRY_STR(GC, 0, regGRBM_STATUS2),
117 	SOC15_REG_ENTRY_STR(GC, 0, regSDMA0_CHICKEN_BITS),
118 };
119 
120 static void sdma_v7_0_set_ring_funcs(struct amdgpu_device *adev);
121 static void sdma_v7_0_set_buffer_funcs(struct amdgpu_device *adev);
122 static void sdma_v7_0_set_irq_funcs(struct amdgpu_device *adev);
123 static int sdma_v7_0_start(struct amdgpu_device *adev);
124 
125 static u32 sdma_v7_0_get_reg_offset(struct amdgpu_device *adev, u32 instance, u32 internal_offset)
126 {
127 	u32 base;
128 
129 	if (internal_offset >= SDMA0_HYP_DEC_REG_START &&
130 	    internal_offset <= SDMA0_HYP_DEC_REG_END) {
131 		base = adev->reg_offset[GC_HWIP][0][1];
132 		if (instance != 0)
133 			internal_offset += SDMA1_HYP_DEC_REG_OFFSET * instance;
134 	} else {
135 		base = adev->reg_offset[GC_HWIP][0][0];
136 		if (instance == 1)
137 			internal_offset += SDMA1_REG_OFFSET;
138 	}
139 
140 	return base + internal_offset;
141 }
142 
143 static unsigned sdma_v7_0_ring_init_cond_exec(struct amdgpu_ring *ring,
144 					      uint64_t addr)
145 {
146 	unsigned ret;
147 
148 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_COND_EXE));
149 	amdgpu_ring_write(ring, lower_32_bits(addr));
150 	amdgpu_ring_write(ring, upper_32_bits(addr));
151 	amdgpu_ring_write(ring, 1);
152 	/* this is the offset we need patch later */
153 	ret = ring->wptr & ring->buf_mask;
154 	/* insert dummy here and patch it later */
155 	amdgpu_ring_write(ring, 0);
156 
157 	return ret;
158 }
159 
160 /**
161  * sdma_v7_0_ring_get_rptr - get the current read pointer
162  *
163  * @ring: amdgpu ring pointer
164  *
165  * Get the current rptr from the hardware.
166  */
167 static uint64_t sdma_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
168 {
169 	u64 *rptr;
170 
171 	/* XXX check if swapping is necessary on BE */
172 	rptr = (u64 *)ring->rptr_cpu_addr;
173 
174 	DRM_DEBUG("rptr before shift == 0x%016llx\n", *rptr);
175 	return ((*rptr) >> 2);
176 }
177 
178 /**
179  * sdma_v7_0_ring_get_wptr - get the current write pointer
180  *
181  * @ring: amdgpu ring pointer
182  *
183  * Get the current wptr from the hardware.
184  */
185 static uint64_t sdma_v7_0_ring_get_wptr(struct amdgpu_ring *ring)
186 {
187 	u64 wptr = 0;
188 
189 	if (ring->use_doorbell) {
190 		/* XXX check if swapping is necessary on BE */
191 		wptr = READ_ONCE(*((u64 *)ring->wptr_cpu_addr));
192 		DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", wptr);
193 	}
194 
195 	return wptr >> 2;
196 }
197 
198 /**
199  * sdma_v7_0_ring_set_wptr - commit the write pointer
200  *
201  * @ring: amdgpu ring pointer
202  *
203  * Write the wptr back to the hardware.
204  */
205 static void sdma_v7_0_ring_set_wptr(struct amdgpu_ring *ring)
206 {
207 	struct amdgpu_device *adev = ring->adev;
208 
209 	DRM_DEBUG("Setting write pointer\n");
210 
211 	if (ring->use_doorbell) {
212 		DRM_DEBUG("Using doorbell -- "
213 			  "wptr_offs == 0x%08x "
214 			  "lower_32_bits(ring->wptr) << 2 == 0x%08x "
215 			  "upper_32_bits(ring->wptr) << 2 == 0x%08x\n",
216 			  ring->wptr_offs,
217 			  lower_32_bits(ring->wptr << 2),
218 			  upper_32_bits(ring->wptr << 2));
219 		/* XXX check if swapping is necessary on BE */
220 		atomic64_set((atomic64_t *)ring->wptr_cpu_addr,
221 			     ring->wptr << 2);
222 		DRM_DEBUG("calling WDOORBELL64(0x%08x, 0x%016llx)\n",
223 			  ring->doorbell_index, ring->wptr << 2);
224 		WDOORBELL64(ring->doorbell_index, ring->wptr << 2);
225 	} else {
226 		DRM_DEBUG("Not using doorbell -- "
227 			  "regSDMA%i_GFX_RB_WPTR == 0x%08x "
228 			  "regSDMA%i_GFX_RB_WPTR_HI == 0x%08x\n",
229 			  ring->me,
230 			  lower_32_bits(ring->wptr << 2),
231 			  ring->me,
232 			  upper_32_bits(ring->wptr << 2));
233 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev,
234 							     ring->me,
235 							     regSDMA0_QUEUE0_RB_WPTR),
236 				lower_32_bits(ring->wptr << 2));
237 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev,
238 							     ring->me,
239 							     regSDMA0_QUEUE0_RB_WPTR_HI),
240 				upper_32_bits(ring->wptr << 2));
241 	}
242 }
243 
244 static void sdma_v7_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
245 {
246 	struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
247 	int i;
248 
249 	for (i = 0; i < count; i++)
250 		if (sdma && sdma->burst_nop && (i == 0))
251 			amdgpu_ring_write(ring, ring->funcs->nop |
252 				SDMA_PKT_NOP_HEADER_COUNT(count - 1));
253 		else
254 			amdgpu_ring_write(ring, ring->funcs->nop);
255 }
256 
257 /**
258  * sdma_v7_0_ring_emit_ib - Schedule an IB on the DMA engine
259  *
260  * @ring: amdgpu ring pointer
261  * @job: job to retrieve vmid from
262  * @ib: IB object to schedule
263  * @flags: unused
264  *
265  * Schedule an IB in the DMA ring.
266  */
267 static void sdma_v7_0_ring_emit_ib(struct amdgpu_ring *ring,
268 				   struct amdgpu_job *job,
269 				   struct amdgpu_ib *ib,
270 				   uint32_t flags)
271 {
272 	unsigned vmid = AMDGPU_JOB_GET_VMID(job);
273 	uint64_t csa_mc_addr = amdgpu_sdma_get_csa_mc_addr(ring, vmid);
274 
275 	/* An IB packet must end on a 8 DW boundary--the next dword
276 	 * must be on a 8-dword boundary. Our IB packet below is 6
277 	 * dwords long, thus add x number of NOPs, such that, in
278 	 * modular arithmetic,
279 	 * wptr + 6 + x = 8k, k >= 0, which in C is,
280 	 * (wptr + 6 + x) % 8 = 0.
281 	 * The expression below, is a solution of x.
282 	 */
283 	sdma_v7_0_ring_insert_nop(ring, (2 - lower_32_bits(ring->wptr)) & 7);
284 
285 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_INDIRECT) |
286 			  SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
287 	/* base must be 32 byte aligned */
288 	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
289 	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
290 	amdgpu_ring_write(ring, ib->length_dw);
291 	amdgpu_ring_write(ring, lower_32_bits(csa_mc_addr));
292 	amdgpu_ring_write(ring, upper_32_bits(csa_mc_addr));
293 }
294 
295 /**
296  * sdma_v7_0_ring_emit_mem_sync - flush the IB by graphics cache rinse
297  *
298  * @ring: amdgpu ring pointer
299  *
300  * flush the IB by graphics cache rinse.
301  */
302 static void sdma_v7_0_ring_emit_mem_sync(struct amdgpu_ring *ring)
303 {
304 	uint32_t gcr_cntl = SDMA_GCR_GL2_INV | SDMA_GCR_GL2_WB | SDMA_GCR_GLM_INV |
305 		SDMA_GCR_GL1_INV | SDMA_GCR_GLV_INV | SDMA_GCR_GLK_INV |
306 		SDMA_GCR_GLI_INV(1);
307 
308 	/* flush entire cache L0/L1/L2, this can be optimized by performance requirement */
309 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_GCR_REQ));
310 	amdgpu_ring_write(ring, SDMA_PKT_GCR_REQ_PAYLOAD1_BASE_VA_31_7(0));
311 	amdgpu_ring_write(ring, SDMA_PKT_GCR_REQ_PAYLOAD2_GCR_CONTROL_15_0(gcr_cntl) |
312 			  SDMA_PKT_GCR_REQ_PAYLOAD2_BASE_VA_47_32(0));
313 	amdgpu_ring_write(ring, SDMA_PKT_GCR_REQ_PAYLOAD3_LIMIT_VA_31_7(0) |
314 			  SDMA_PKT_GCR_REQ_PAYLOAD3_GCR_CONTROL_18_16(gcr_cntl >> 16));
315 	amdgpu_ring_write(ring, SDMA_PKT_GCR_REQ_PAYLOAD4_LIMIT_VA_47_32(0) |
316 			  SDMA_PKT_GCR_REQ_PAYLOAD4_VMID(0));
317 }
318 
319 
320 /**
321  * sdma_v7_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
322  *
323  * @ring: amdgpu ring pointer
324  *
325  * Emit an hdp flush packet on the requested DMA ring.
326  */
327 static void sdma_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
328 {
329 	struct amdgpu_device *adev = ring->adev;
330 	u32 ref_and_mask = 0;
331 	const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio.hdp_flush_reg;
332 
333 	ref_and_mask = nbio_hf_reg->ref_and_mask_sdma0 << ring->me;
334 
335 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_POLL_REGMEM) |
336 			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
337 			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
338 	amdgpu_ring_write(ring, (adev->nbio.funcs->get_hdp_flush_done_offset(adev)) << 2);
339 	amdgpu_ring_write(ring, (adev->nbio.funcs->get_hdp_flush_req_offset(adev)) << 2);
340 	amdgpu_ring_write(ring, ref_and_mask); /* reference */
341 	amdgpu_ring_write(ring, ref_and_mask); /* mask */
342 	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
343 			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
344 }
345 
346 /**
347  * sdma_v7_0_ring_emit_fence - emit a fence on the DMA ring
348  *
349  * @ring: amdgpu ring pointer
350  * @addr: address
351  * @seq: fence seq number
352  * @flags: fence flags
353  *
354  * Add a DMA fence packet to the ring to write
355  * the fence seq number and DMA trap packet to generate
356  * an interrupt if needed.
357  */
358 static void sdma_v7_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
359 				      unsigned flags)
360 {
361 	bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
362 	/* write the fence */
363 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_FENCE) |
364 			  SDMA_PKT_FENCE_HEADER_MTYPE(0x3)); /* Ucached(UC) */
365 	/* zero in first two bits */
366 	BUG_ON(addr & 0x3);
367 	amdgpu_ring_write(ring, lower_32_bits(addr));
368 	amdgpu_ring_write(ring, upper_32_bits(addr));
369 	amdgpu_ring_write(ring, lower_32_bits(seq));
370 
371 	/* optionally write high bits as well */
372 	if (write64bit) {
373 		addr += 4;
374 		amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_FENCE) |
375 				  SDMA_PKT_FENCE_HEADER_MTYPE(0x3));
376 		/* zero in first two bits */
377 		BUG_ON(addr & 0x3);
378 		amdgpu_ring_write(ring, lower_32_bits(addr));
379 		amdgpu_ring_write(ring, upper_32_bits(addr));
380 		amdgpu_ring_write(ring, upper_32_bits(seq));
381 	}
382 
383 	if (flags & AMDGPU_FENCE_FLAG_INT) {
384 		/* generate an interrupt */
385 		amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_TRAP));
386 		amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
387 	}
388 }
389 
390 /**
391  * sdma_v7_0_gfx_stop - stop the gfx async dma engines
392  *
393  * @adev: amdgpu_device pointer
394  *
395  * Stop the gfx async dma ring buffers.
396  */
397 static void sdma_v7_0_gfx_stop(struct amdgpu_device *adev)
398 {
399 	u32 rb_cntl, ib_cntl;
400 	int i;
401 
402 	for (i = 0; i < adev->sdma.num_instances; i++) {
403 		rb_cntl = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_CNTL));
404 		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, RB_ENABLE, 0);
405 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_CNTL), rb_cntl);
406 		ib_cntl = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_IB_CNTL));
407 		ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_QUEUE0_IB_CNTL, IB_ENABLE, 0);
408 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_IB_CNTL), ib_cntl);
409 	}
410 }
411 
412 /**
413  * sdma_v7_0_rlc_stop - stop the compute async dma engines
414  *
415  * @adev: amdgpu_device pointer
416  *
417  * Stop the compute async dma queues.
418  */
419 static void sdma_v7_0_rlc_stop(struct amdgpu_device *adev)
420 {
421 	/* XXX todo */
422 }
423 
424 /**
425  * sdma_v7_0_ctx_switch_enable - stop the async dma engines context switch
426  *
427  * @adev: amdgpu_device pointer
428  * @enable: enable/disable the DMA MEs context switch.
429  *
430  * Halt or unhalt the async dma engines context switch.
431  */
432 static void sdma_v7_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
433 {
434 }
435 
436 /**
437  * sdma_v7_0_enable - stop the async dma engines
438  *
439  * @adev: amdgpu_device pointer
440  * @enable: enable/disable the DMA MEs.
441  *
442  * Halt or unhalt the async dma engines.
443  */
444 static void sdma_v7_0_enable(struct amdgpu_device *adev, bool enable)
445 {
446 	u32 mcu_cntl;
447 	int i;
448 
449 	if (!enable) {
450 		sdma_v7_0_gfx_stop(adev);
451 		sdma_v7_0_rlc_stop(adev);
452 	}
453 
454 	if (amdgpu_sriov_vf(adev))
455 		return;
456 
457 	for (i = 0; i < adev->sdma.num_instances; i++) {
458 		mcu_cntl = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_MCU_CNTL));
459 		mcu_cntl = REG_SET_FIELD(mcu_cntl, SDMA0_MCU_CNTL, HALT, enable ? 0 : 1);
460 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_MCU_CNTL), mcu_cntl);
461 	}
462 }
463 
464 /**
465  * sdma_v7_0_gfx_resume_instance - start/restart a certain sdma engine
466  *
467  * @adev: amdgpu_device pointer
468  * @i: instance
469  * @restore: used to restore wptr when restart
470  *
471  * Set up the gfx DMA ring buffers and enable them. On restart, we will restore wptr and rptr.
472  * Return 0 for success.
473  */
474 static int sdma_v7_0_gfx_resume_instance(struct amdgpu_device *adev, int i, bool restore)
475 {
476 	struct amdgpu_ring *ring;
477 	u32 rb_cntl, ib_cntl;
478 	u32 rb_bufsz;
479 	u32 doorbell;
480 	u32 doorbell_offset;
481 	u32 temp;
482 	u64 wptr_gpu_addr;
483 	int r;
484 
485 	ring = &adev->sdma.instance[i].ring;
486 
487 	/* Set ring buffer size in dwords */
488 	rb_bufsz = order_base_2(ring->ring_size / 4);
489 	rb_cntl = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_CNTL));
490 	rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, RB_SIZE, rb_bufsz);
491 #ifdef __BIG_ENDIAN
492 	rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, RB_SWAP_ENABLE, 1);
493 	rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL,
494 				RPTR_WRITEBACK_SWAP_ENABLE, 1);
495 #endif
496 	rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, RB_PRIV, 1);
497 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_CNTL), rb_cntl);
498 
499 	/* Initialize the ring buffer's read and write pointers */
500 	if (restore) {
501 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_RPTR), lower_32_bits(ring->wptr << 2));
502 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_RPTR_HI), upper_32_bits(ring->wptr << 2));
503 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR), lower_32_bits(ring->wptr << 2));
504 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR_HI), upper_32_bits(ring->wptr << 2));
505 	} else {
506 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_RPTR), 0);
507 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_RPTR_HI), 0);
508 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR), 0);
509 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR_HI), 0);
510 	}
511 	/* setup the wptr shadow polling */
512 	wptr_gpu_addr = ring->wptr_gpu_addr;
513 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR_POLL_ADDR_LO),
514 	       lower_32_bits(wptr_gpu_addr));
515 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR_POLL_ADDR_HI),
516 	       upper_32_bits(wptr_gpu_addr));
517 
518 	/* set the wb address whether it's enabled or not */
519 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_RPTR_ADDR_HI),
520 	       upper_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFF);
521 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_RPTR_ADDR_LO),
522 	       lower_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFC);
523 
524 	rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
525 	if (amdgpu_sriov_vf(adev))
526 		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, WPTR_POLL_ENABLE, 1);
527 	else
528 		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, WPTR_POLL_ENABLE, 0);
529 
530 	rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, MCU_WPTR_POLL_ENABLE, 1);
531 
532 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_BASE), ring->gpu_addr >> 8);
533 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_BASE_HI), ring->gpu_addr >> 40);
534 
535 	if (!restore)
536 		ring->wptr = 0;
537 
538 	/* before programing wptr to a less value, need set minor_ptr_update first */
539 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_MINOR_PTR_UPDATE), 1);
540 
541 	if (!amdgpu_sriov_vf(adev)) { /* only bare-metal use register write for wptr */
542 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR), lower_32_bits(ring->wptr) << 2);
543 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_WPTR_HI), upper_32_bits(ring->wptr) << 2);
544 	}
545 
546 	doorbell = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_DOORBELL));
547 	doorbell_offset = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_DOORBELL_OFFSET));
548 
549 	if (ring->use_doorbell) {
550 		doorbell = REG_SET_FIELD(doorbell, SDMA0_QUEUE0_DOORBELL, ENABLE, 1);
551 		doorbell_offset = REG_SET_FIELD(doorbell_offset, SDMA0_QUEUE0_DOORBELL_OFFSET,
552 				OFFSET, ring->doorbell_index);
553 	} else {
554 		doorbell = REG_SET_FIELD(doorbell, SDMA0_QUEUE0_DOORBELL, ENABLE, 0);
555 	}
556 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_DOORBELL), doorbell);
557 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_DOORBELL_OFFSET), doorbell_offset);
558 
559 	if (i == 0)
560 		adev->nbio.funcs->sdma_doorbell_range(adev, i, ring->use_doorbell,
561 					      ring->doorbell_index,
562 					      adev->doorbell_index.sdma_doorbell_range * adev->sdma.num_instances);
563 
564 	if (amdgpu_sriov_vf(adev))
565 		sdma_v7_0_ring_set_wptr(ring);
566 
567 	/* set minor_ptr_update to 0 after wptr programed */
568 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_MINOR_PTR_UPDATE), 0);
569 
570 	/* Set up sdma hang watchdog */
571 	temp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_WATCHDOG_CNTL));
572 	/* 100ms per unit */
573 	temp = REG_SET_FIELD(temp, SDMA0_WATCHDOG_CNTL, QUEUE_HANG_COUNT,
574 			     max(adev->usec_timeout/100000, 1));
575 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_WATCHDOG_CNTL), temp);
576 
577 	/* Set up RESP_MODE to non-copy addresses */
578 	temp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_UTCL1_CNTL));
579 	temp = REG_SET_FIELD(temp, SDMA0_UTCL1_CNTL, RESP_MODE, 3);
580 	temp = REG_SET_FIELD(temp, SDMA0_UTCL1_CNTL, REDO_DELAY, 9);
581 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_UTCL1_CNTL), temp);
582 
583 	/* program default cache read and write policy */
584 	temp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_UTCL1_PAGE));
585 	/* clean read policy and write policy bits */
586 	temp &= 0xFF0FFF;
587 	temp |= ((CACHE_READ_POLICY_L2__DEFAULT << 12) |
588 		 (CACHE_WRITE_POLICY_L2__DEFAULT << 14));
589 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_UTCL1_PAGE), temp);
590 
591 	if (!amdgpu_sriov_vf(adev)) {
592 		/* unhalt engine */
593 		temp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_MCU_CNTL));
594 		temp = REG_SET_FIELD(temp, SDMA0_MCU_CNTL, HALT, 0);
595 		temp = REG_SET_FIELD(temp, SDMA0_MCU_CNTL, RESET, 0);
596 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_MCU_CNTL), temp);
597 	}
598 
599 	/* enable DMA RB */
600 	rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_QUEUE0_RB_CNTL, RB_ENABLE, 1);
601 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_RB_CNTL), rb_cntl);
602 
603 	ib_cntl = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_IB_CNTL));
604 	ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_QUEUE0_IB_CNTL, IB_ENABLE, 1);
605 #ifdef __BIG_ENDIAN
606 	ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_QUEUE0_IB_CNTL, IB_SWAP_ENABLE, 1);
607 #endif
608 	/* enable DMA IBs */
609 	WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_IB_CNTL), ib_cntl);
610 	ring->sched.ready = true;
611 
612 	if (amdgpu_sriov_vf(adev)) { /* bare-metal sequence doesn't need below to lines */
613 		sdma_v7_0_ctx_switch_enable(adev, true);
614 		sdma_v7_0_enable(adev, true);
615 	}
616 
617 	r = amdgpu_ring_test_helper(ring);
618 	if (r)
619 		ring->sched.ready = false;
620 
621 	return r;
622 }
623 
624 /**
625  * sdma_v7_0_gfx_resume - setup and start the async dma engines
626  *
627  * @adev: amdgpu_device pointer
628  *
629  * Set up the gfx DMA ring buffers and enable them.
630  * Returns 0 for success, error for failure.
631  */
632 static int sdma_v7_0_gfx_resume(struct amdgpu_device *adev)
633 {
634 	int i, r;
635 
636 	for (i = 0; i < adev->sdma.num_instances; i++) {
637 		r = sdma_v7_0_gfx_resume_instance(adev, i, false);
638 		if (r)
639 			return r;
640 	}
641 
642 	return 0;
643 
644 }
645 
646 /**
647  * sdma_v7_0_rlc_resume - setup and start the async dma engines
648  *
649  * @adev: amdgpu_device pointer
650  *
651  * Set up the compute DMA queues and enable them.
652  * Returns 0 for success, error for failure.
653  */
654 static int sdma_v7_0_rlc_resume(struct amdgpu_device *adev)
655 {
656 	return 0;
657 }
658 
659 static void sdma_v12_0_free_ucode_buffer(struct amdgpu_device *adev)
660 {
661 	int i;
662 
663 	for (i = 0; i < adev->sdma.num_instances; i++) {
664 		amdgpu_bo_free_kernel(&adev->sdma.instance[i].sdma_fw_obj,
665 				      &adev->sdma.instance[i].sdma_fw_gpu_addr,
666 				      (void **)&adev->sdma.instance[i].sdma_fw_ptr);
667 	}
668 }
669 
670 /**
671  * sdma_v7_0_load_microcode - load the sDMA ME ucode
672  *
673  * @adev: amdgpu_device pointer
674  *
675  * Loads the sDMA0/1 ucode.
676  * Returns 0 for success, -EINVAL if the ucode is not available.
677  */
678 static int sdma_v7_0_load_microcode(struct amdgpu_device *adev)
679 {
680 	const struct sdma_firmware_header_v3_0 *hdr;
681 	const __le32 *fw_data;
682 	u32 fw_size;
683 	uint32_t tmp, sdma_status, ic_op_cntl;
684 	int i, r, j;
685 
686 	/* halt the MEs */
687 	sdma_v7_0_enable(adev, false);
688 
689 	if (!adev->sdma.instance[0].fw)
690 		return -EINVAL;
691 
692 	hdr = (const struct sdma_firmware_header_v3_0 *)
693 		adev->sdma.instance[0].fw->data;
694 	amdgpu_ucode_print_sdma_hdr(&hdr->header);
695 
696 	fw_data = (const __le32 *)(adev->sdma.instance[0].fw->data +
697 			le32_to_cpu(hdr->ucode_offset_bytes));
698 	fw_size = le32_to_cpu(hdr->ucode_size_bytes);
699 
700 	for (i = 0; i < adev->sdma.num_instances; i++) {
701 		r = amdgpu_bo_create_reserved(adev, fw_size,
702 					      PAGE_SIZE,
703 					      AMDGPU_GEM_DOMAIN_VRAM,
704 					      &adev->sdma.instance[i].sdma_fw_obj,
705 					      &adev->sdma.instance[i].sdma_fw_gpu_addr,
706 					      (void **)&adev->sdma.instance[i].sdma_fw_ptr);
707 		if (r) {
708 			dev_err(adev->dev, "(%d) failed to create sdma ucode bo\n", r);
709 			return r;
710 		}
711 
712 		memcpy(adev->sdma.instance[i].sdma_fw_ptr, fw_data, fw_size);
713 
714 		amdgpu_bo_kunmap(adev->sdma.instance[i].sdma_fw_obj);
715 		amdgpu_bo_unreserve(adev->sdma.instance[i].sdma_fw_obj);
716 
717 		tmp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_IC_CNTL));
718 		tmp = REG_SET_FIELD(tmp, SDMA0_IC_CNTL, GPA, 0);
719 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_IC_CNTL), tmp);
720 
721 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_IC_BASE_LO),
722 			lower_32_bits(adev->sdma.instance[i].sdma_fw_gpu_addr));
723 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_IC_BASE_HI),
724 			upper_32_bits(adev->sdma.instance[i].sdma_fw_gpu_addr));
725 
726 		tmp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_IC_OP_CNTL));
727 		tmp = REG_SET_FIELD(tmp, SDMA0_IC_OP_CNTL, PRIME_ICACHE, 1);
728 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_IC_OP_CNTL), tmp);
729 
730 		/* Wait for sdma ucode init complete */
731 		for (j = 0; j < adev->usec_timeout; j++) {
732 			ic_op_cntl = RREG32_SOC15_IP(GC,
733 					sdma_v7_0_get_reg_offset(adev, i, regSDMA0_IC_OP_CNTL));
734 			sdma_status = RREG32_SOC15_IP(GC,
735 					sdma_v7_0_get_reg_offset(adev, i, regSDMA0_STATUS_REG));
736 			if ((REG_GET_FIELD(ic_op_cntl, SDMA0_IC_OP_CNTL, ICACHE_PRIMED) == 1) &&
737 			    (REG_GET_FIELD(sdma_status, SDMA0_STATUS_REG, UCODE_INIT_DONE) == 1))
738 				break;
739 			udelay(1);
740 		}
741 
742 		if (j >= adev->usec_timeout) {
743 			dev_err(adev->dev, "failed to init sdma ucode\n");
744 			return -EINVAL;
745 		}
746 	}
747 
748 	return 0;
749 }
750 
751 static int sdma_v7_0_soft_reset(struct amdgpu_ip_block *ip_block)
752 {
753 	struct amdgpu_device *adev = ip_block->adev;
754 	u32 tmp;
755 	int i;
756 
757 	sdma_v7_0_gfx_stop(adev);
758 
759 	for (i = 0; i < adev->sdma.num_instances; i++) {
760 		//tmp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_FREEZE));
761 		//tmp |= SDMA0_FREEZE__FREEZE_MASK;
762 		//WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_FREEZE), tmp);
763 		tmp = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_MCU_CNTL));
764 		tmp |= SDMA0_MCU_CNTL__HALT_MASK;
765 		tmp |= SDMA0_MCU_CNTL__RESET_MASK;
766 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_MCU_CNTL), tmp);
767 
768 		WREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, i, regSDMA0_QUEUE0_PREEMPT), 0);
769 
770 		udelay(100);
771 
772 		tmp = GRBM_SOFT_RESET__SOFT_RESET_SDMA0_MASK << i;
773 		WREG32_SOC15(GC, 0, regGRBM_SOFT_RESET, tmp);
774 		tmp = RREG32_SOC15(GC, 0, regGRBM_SOFT_RESET);
775 
776 		udelay(100);
777 
778 		WREG32_SOC15(GC, 0, regGRBM_SOFT_RESET, 0);
779 		tmp = RREG32_SOC15(GC, 0, regGRBM_SOFT_RESET);
780 
781 		udelay(100);
782 	}
783 
784 	return sdma_v7_0_start(adev);
785 }
786 
787 static bool sdma_v7_0_check_soft_reset(struct amdgpu_ip_block *ip_block)
788 {
789 	struct amdgpu_device *adev = ip_block->adev;
790 	struct amdgpu_ring *ring;
791 	int i, r;
792 	long tmo = msecs_to_jiffies(1000);
793 
794 	for (i = 0; i < adev->sdma.num_instances; i++) {
795 		ring = &adev->sdma.instance[i].ring;
796 		r = amdgpu_ring_test_ib(ring, tmo);
797 		if (r)
798 			return true;
799 	}
800 
801 	return false;
802 }
803 
804 static int sdma_v7_0_reset_queue(struct amdgpu_ring *ring,
805 				 unsigned int vmid,
806 				 struct amdgpu_fence *timedout_fence)
807 {
808 	struct amdgpu_device *adev = ring->adev;
809 	int r;
810 
811 	if (ring->me >= adev->sdma.num_instances) {
812 		dev_err(adev->dev, "sdma instance not found\n");
813 		return -EINVAL;
814 	}
815 
816 	amdgpu_ring_reset_helper_begin(ring, timedout_fence);
817 
818 	r = amdgpu_mes_reset_legacy_queue(adev, ring, vmid, true, 0);
819 	if (r)
820 		return r;
821 
822 	r = sdma_v7_0_gfx_resume_instance(adev, ring->me, true);
823 	if (r)
824 		return r;
825 
826 	return amdgpu_ring_reset_helper_end(ring, timedout_fence);
827 }
828 
829 /**
830  * sdma_v7_0_start - setup and start the async dma engines
831  *
832  * @adev: amdgpu_device pointer
833  *
834  * Set up the DMA engines and enable them.
835  * Returns 0 for success, error for failure.
836  */
837 static int sdma_v7_0_start(struct amdgpu_device *adev)
838 {
839 	int r = 0;
840 
841 	if (amdgpu_sriov_vf(adev)) {
842 		sdma_v7_0_ctx_switch_enable(adev, false);
843 		sdma_v7_0_enable(adev, false);
844 
845 		/* set RB registers */
846 		r = sdma_v7_0_gfx_resume(adev);
847 		return r;
848 	}
849 
850 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
851 		r = sdma_v7_0_load_microcode(adev);
852 		if (r) {
853 			sdma_v12_0_free_ucode_buffer(adev);
854 			return r;
855 		}
856 
857 		if (amdgpu_emu_mode == 1)
858 			msleep(1000);
859 	}
860 
861 	/* unhalt the MEs */
862 	sdma_v7_0_enable(adev, true);
863 	/* enable sdma ring preemption */
864 	sdma_v7_0_ctx_switch_enable(adev, true);
865 
866 	/* start the gfx rings and rlc compute queues */
867 	r = sdma_v7_0_gfx_resume(adev);
868 	if (r)
869 		return r;
870 	r = sdma_v7_0_rlc_resume(adev);
871 
872 	return r;
873 }
874 
875 static int sdma_v7_0_mqd_init(struct amdgpu_device *adev, void *mqd,
876 			      struct amdgpu_mqd_prop *prop)
877 {
878 	struct v12_sdma_mqd *m = mqd;
879 	uint64_t wb_gpu_addr;
880 
881 	m->sdmax_rlcx_rb_cntl =
882 		order_base_2(prop->queue_size / 4) << SDMA0_QUEUE0_RB_CNTL__RB_SIZE__SHIFT |
883 		1 << SDMA0_QUEUE0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT |
884 		4 << SDMA0_QUEUE0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT |
885 		1 << SDMA0_QUEUE0_RB_CNTL__MCU_WPTR_POLL_ENABLE__SHIFT;
886 
887 	m->sdmax_rlcx_rb_base = lower_32_bits(prop->hqd_base_gpu_addr >> 8);
888 	m->sdmax_rlcx_rb_base_hi = upper_32_bits(prop->hqd_base_gpu_addr >> 8);
889 
890 	wb_gpu_addr = prop->wptr_gpu_addr;
891 	m->sdmax_rlcx_rb_wptr_poll_addr_lo = lower_32_bits(wb_gpu_addr);
892 	m->sdmax_rlcx_rb_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr);
893 
894 	wb_gpu_addr = prop->rptr_gpu_addr;
895 	m->sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits(wb_gpu_addr);
896 	m->sdmax_rlcx_rb_rptr_addr_hi = upper_32_bits(wb_gpu_addr);
897 
898 	m->sdmax_rlcx_ib_cntl = RREG32_SOC15_IP(GC, sdma_v7_0_get_reg_offset(adev, 0,
899 							regSDMA0_QUEUE0_IB_CNTL));
900 
901 	m->sdmax_rlcx_doorbell_offset =
902 		prop->doorbell_index << SDMA0_QUEUE0_DOORBELL_OFFSET__OFFSET__SHIFT;
903 
904 	m->sdmax_rlcx_doorbell = REG_SET_FIELD(0, SDMA0_QUEUE0_DOORBELL, ENABLE, 1);
905 
906 	m->sdmax_rlcx_doorbell_log = 0;
907 	m->sdmax_rlcx_rb_aql_cntl = 0x4000;	//regSDMA0_QUEUE0_RB_AQL_CNTL_DEFAULT;
908 	m->sdmax_rlcx_dummy_reg = 0xf;	//regSDMA0_QUEUE0_DUMMY_REG_DEFAULT;
909 
910 	m->sdmax_rlcx_csa_addr_lo = lower_32_bits(prop->csa_addr);
911 	m->sdmax_rlcx_csa_addr_hi = upper_32_bits(prop->csa_addr);
912 
913 	m->sdmax_rlcx_mcu_dbg0 = lower_32_bits(prop->fence_address);
914 	m->sdmax_rlcx_mcu_dbg1 = upper_32_bits(prop->fence_address);
915 
916 	return 0;
917 }
918 
919 static void sdma_v7_0_set_mqd_funcs(struct amdgpu_device *adev)
920 {
921 	adev->mqds[AMDGPU_HW_IP_DMA].mqd_size = sizeof(struct v12_sdma_mqd);
922 	adev->mqds[AMDGPU_HW_IP_DMA].init_mqd = sdma_v7_0_mqd_init;
923 }
924 
925 /**
926  * sdma_v7_0_ring_test_ring - simple async dma engine test
927  *
928  * @ring: amdgpu_ring structure holding ring information
929  *
930  * Test the DMA engine by writing using it to write an
931  * value to memory.
932  * Returns 0 for success, error for failure.
933  */
934 static int sdma_v7_0_ring_test_ring(struct amdgpu_ring *ring)
935 {
936 	struct amdgpu_device *adev = ring->adev;
937 	unsigned i;
938 	unsigned index;
939 	int r;
940 	u32 tmp;
941 	u64 gpu_addr;
942 
943 	tmp = 0xCAFEDEAD;
944 
945 	r = amdgpu_device_wb_get(adev, &index);
946 	if (r) {
947 		dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
948 		return r;
949 	}
950 
951 	gpu_addr = adev->wb.gpu_addr + (index * 4);
952 	adev->wb.wb[index] = cpu_to_le32(tmp);
953 
954 	r = amdgpu_ring_alloc(ring, 5);
955 	if (r) {
956 		drm_err(adev_to_drm(adev), "dma failed to lock ring %d (%d).\n", ring->idx, r);
957 		amdgpu_device_wb_free(adev, index);
958 		return r;
959 	}
960 
961 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_WRITE) |
962 			  SDMA_PKT_COPY_LINEAR_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
963 	amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
964 	amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
965 	amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0));
966 	amdgpu_ring_write(ring, 0xDEADBEEF);
967 	amdgpu_ring_commit(ring);
968 
969 	for (i = 0; i < adev->usec_timeout; i++) {
970 		tmp = le32_to_cpu(adev->wb.wb[index]);
971 		if (tmp == 0xDEADBEEF)
972 			break;
973 		if (amdgpu_emu_mode == 1)
974 			msleep(1);
975 		else
976 			udelay(1);
977 	}
978 
979 	if (i >= adev->usec_timeout)
980 		r = -ETIMEDOUT;
981 
982 	amdgpu_device_wb_free(adev, index);
983 
984 	return r;
985 }
986 
987 /**
988  * sdma_v7_0_ring_test_ib - test an IB on the DMA engine
989  *
990  * @ring: amdgpu_ring structure holding ring information
991  * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
992  *
993  * Test a simple IB in the DMA ring.
994  * Returns 0 on success, error on failure.
995  */
996 static int sdma_v7_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
997 {
998 	struct amdgpu_device *adev = ring->adev;
999 	struct amdgpu_ib ib;
1000 	struct dma_fence *f = NULL;
1001 	unsigned index;
1002 	long r;
1003 	u32 tmp = 0;
1004 	u64 gpu_addr;
1005 
1006 	tmp = 0xCAFEDEAD;
1007 	memset(&ib, 0, sizeof(ib));
1008 
1009 	r = amdgpu_device_wb_get(adev, &index);
1010 	if (r) {
1011 		dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
1012 		return r;
1013 	}
1014 
1015 	gpu_addr = adev->wb.gpu_addr + (index * 4);
1016 	adev->wb.wb[index] = cpu_to_le32(tmp);
1017 
1018 	r = amdgpu_ib_get(adev, NULL, 256, AMDGPU_IB_POOL_DIRECT, &ib);
1019 	if (r) {
1020 		drm_err(adev_to_drm(adev), "failed to get ib (%ld).\n", r);
1021 		goto err0;
1022 	}
1023 
1024 	ib.ptr[0] = SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_WRITE) |
1025 		SDMA_PKT_COPY_LINEAR_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
1026 	ib.ptr[1] = lower_32_bits(gpu_addr);
1027 	ib.ptr[2] = upper_32_bits(gpu_addr);
1028 	ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0);
1029 	ib.ptr[4] = 0xDEADBEEF;
1030 	ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
1031 	ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
1032 	ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
1033 	ib.length_dw = 8;
1034 
1035 	r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
1036 	if (r)
1037 		goto err1;
1038 
1039 	r = dma_fence_wait_timeout(f, false, timeout);
1040 	if (r == 0) {
1041 		drm_err(adev_to_drm(adev), "IB test timed out\n");
1042 		r = -ETIMEDOUT;
1043 		goto err1;
1044 	} else if (r < 0) {
1045 		drm_err(adev_to_drm(adev), "fence wait failed (%ld).\n", r);
1046 		goto err1;
1047 	}
1048 
1049 	tmp = le32_to_cpu(adev->wb.wb[index]);
1050 
1051 	if (tmp == 0xDEADBEEF)
1052 		r = 0;
1053 	else
1054 		r = -EINVAL;
1055 
1056 err1:
1057 	amdgpu_ib_free(&ib, NULL);
1058 	dma_fence_put(f);
1059 err0:
1060 	amdgpu_device_wb_free(adev, index);
1061 	return r;
1062 }
1063 
1064 
1065 /**
1066  * sdma_v7_0_vm_copy_pte - update PTEs by copying them from the GART
1067  *
1068  * @ib: indirect buffer to fill with commands
1069  * @pe: addr of the page entry
1070  * @src: src addr to copy from
1071  * @count: number of page entries to update
1072  *
1073  * Update PTEs by copying them from the GART using sDMA.
1074  */
1075 static void sdma_v7_0_vm_copy_pte(struct amdgpu_ib *ib,
1076 				  uint64_t pe, uint64_t src,
1077 				  unsigned count)
1078 {
1079 	unsigned bytes = count * 8;
1080 
1081 	ib->ptr[ib->length_dw++] = SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_COPY) |
1082 		SDMA_PKT_COPY_LINEAR_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR) |
1083 		SDMA_PKT_COPY_LINEAR_HEADER_CPV(1);
1084 
1085 	ib->ptr[ib->length_dw++] = bytes - 1;
1086 	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1087 	ib->ptr[ib->length_dw++] = lower_32_bits(src);
1088 	ib->ptr[ib->length_dw++] = upper_32_bits(src);
1089 	ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1090 	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1091 	ib->ptr[ib->length_dw++] = 0;
1092 
1093 }
1094 
1095 /**
1096  * sdma_v7_0_vm_write_pte - update PTEs by writing them manually
1097  *
1098  * @ib: indirect buffer to fill with commands
1099  * @pe: addr of the page entry
1100  * @value: dst addr to write into pe
1101  * @count: number of page entries to update
1102  * @incr: increase next addr by incr bytes
1103  *
1104  * Update PTEs by writing them manually using sDMA.
1105  */
1106 static void sdma_v7_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
1107 				   uint64_t value, unsigned count,
1108 				   uint32_t incr)
1109 {
1110 	unsigned ndw = count * 2;
1111 
1112 	ib->ptr[ib->length_dw++] = SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_WRITE) |
1113 		SDMA_PKT_COPY_LINEAR_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
1114 	ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1115 	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1116 	ib->ptr[ib->length_dw++] = ndw - 1;
1117 	for (; ndw > 0; ndw -= 2) {
1118 		ib->ptr[ib->length_dw++] = lower_32_bits(value);
1119 		ib->ptr[ib->length_dw++] = upper_32_bits(value);
1120 		value += incr;
1121 	}
1122 }
1123 
1124 /**
1125  * sdma_v7_0_vm_set_pte_pde - update the page tables using sDMA
1126  *
1127  * @ib: indirect buffer to fill with commands
1128  * @pe: addr of the page entry
1129  * @addr: dst addr to write into pe
1130  * @count: number of page entries to update
1131  * @incr: increase next addr by incr bytes
1132  * @flags: access flags
1133  *
1134  * Update the page tables using sDMA.
1135  */
1136 static void sdma_v7_0_vm_set_pte_pde(struct amdgpu_ib *ib,
1137 				     uint64_t pe,
1138 				     uint64_t addr, unsigned count,
1139 				     uint32_t incr, uint64_t flags)
1140 {
1141 	/* for physically contiguous pages (vram) */
1142 	ib->ptr[ib->length_dw++] = SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_PTEPDE);
1143 	ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
1144 	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1145 	ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
1146 	ib->ptr[ib->length_dw++] = upper_32_bits(flags);
1147 	ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
1148 	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
1149 	ib->ptr[ib->length_dw++] = incr; /* increment size */
1150 	ib->ptr[ib->length_dw++] = 0;
1151 	ib->ptr[ib->length_dw++] = count - 1; /* number of entries */
1152 }
1153 
1154 /**
1155  * sdma_v7_0_ring_pad_ib - pad the IB
1156  *
1157  * @ring: amdgpu ring pointer
1158  * @ib: indirect buffer to fill with padding
1159  *
1160  * Pad the IB with NOPs to a boundary multiple of 8.
1161  */
1162 static void sdma_v7_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
1163 {
1164 	struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
1165 	u32 pad_count;
1166 	int i;
1167 
1168 	pad_count = (-ib->length_dw) & 0x7;
1169 	for (i = 0; i < pad_count; i++)
1170 		if (sdma && sdma->burst_nop && (i == 0))
1171 			ib->ptr[ib->length_dw++] =
1172 				SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_NOP) |
1173 				SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1174 		else
1175 			ib->ptr[ib->length_dw++] =
1176 				SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_NOP);
1177 }
1178 
1179 /**
1180  * sdma_v7_0_ring_emit_pipeline_sync - sync the pipeline
1181  *
1182  * @ring: amdgpu_ring pointer
1183  *
1184  * Make sure all previous operations are completed (CIK).
1185  */
1186 static void sdma_v7_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
1187 {
1188 	uint32_t seq = ring->fence_drv.sync_seq;
1189 	uint64_t addr = ring->fence_drv.gpu_addr;
1190 
1191 	/* wait for idle */
1192 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1193 			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1194 			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1195 			  SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1196 	amdgpu_ring_write(ring, addr & 0xfffffffc);
1197 	amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1198 	amdgpu_ring_write(ring, seq); /* reference */
1199 	amdgpu_ring_write(ring, 0xffffffff); /* mask */
1200 	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1201 			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
1202 }
1203 
1204 /**
1205  * sdma_v7_0_ring_emit_vm_flush - vm flush using sDMA
1206  *
1207  * @ring: amdgpu_ring pointer
1208  * @vmid: vmid number to use
1209  * @pd_addr: address
1210  *
1211  * Update the page table base and flush the VM TLB
1212  * using sDMA.
1213  */
1214 static void sdma_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1215 					 unsigned vmid, uint64_t pd_addr)
1216 {
1217 	amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
1218 }
1219 
1220 static void sdma_v7_0_ring_emit_wreg(struct amdgpu_ring *ring,
1221 				     uint32_t reg, uint32_t val)
1222 {
1223 	/* SRBM WRITE command will not support on sdma v7.
1224 	 * Use Register WRITE command instead, which OPCODE is same as SRBM WRITE
1225 	 */
1226 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_SRBM_WRITE));
1227 	amdgpu_ring_write(ring, reg << 2);
1228 	amdgpu_ring_write(ring, val);
1229 }
1230 
1231 static void sdma_v7_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
1232 					 uint32_t val, uint32_t mask)
1233 {
1234 	amdgpu_ring_write(ring, SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1235 			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1236 			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* equal */
1237 	amdgpu_ring_write(ring, reg << 2);
1238 	amdgpu_ring_write(ring, 0);
1239 	amdgpu_ring_write(ring, val); /* reference */
1240 	amdgpu_ring_write(ring, mask); /* mask */
1241 	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1242 			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10));
1243 }
1244 
1245 static void sdma_v7_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
1246 						   uint32_t reg0, uint32_t reg1,
1247 						   uint32_t ref, uint32_t mask)
1248 {
1249 	amdgpu_ring_emit_wreg(ring, reg0, ref);
1250 	/* wait for a cycle to reset vm_inv_eng*_ack */
1251 	amdgpu_ring_emit_reg_wait(ring, reg0, 0, 0);
1252 	amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask);
1253 }
1254 
1255 /* all sizes are in bytes */
1256 #define SDMA7_CSA_SIZE       32
1257 #define SDMA7_CSA_ALIGNMENT  4
1258 
1259 static void sdma_v7_0_get_csa_info(struct amdgpu_device *adev,
1260 				   struct amdgpu_sdma_csa_info *csa_info)
1261 {
1262 	csa_info->size = SDMA7_CSA_SIZE;
1263 	csa_info->alignment = SDMA7_CSA_ALIGNMENT;
1264 }
1265 
1266 static const struct amdgpu_vm_pte_funcs sdma_v7_0_vm_pte_funcs = {
1267 	.copy_pte_num_dw = 8,
1268 	.copy_pte = sdma_v7_0_vm_copy_pte,
1269 	.write_pte = sdma_v7_0_vm_write_pte,
1270 	.set_pte_pde = sdma_v7_0_vm_set_pte_pde,
1271 };
1272 
1273 static int sdma_v7_0_early_init(struct amdgpu_ip_block *ip_block)
1274 {
1275 	struct amdgpu_device *adev = ip_block->adev;
1276 	int r;
1277 
1278 	switch (amdgpu_user_queue) {
1279 	case -1:
1280 	case 0:
1281 	default:
1282 		adev->sdma.no_user_submission = false;
1283 		adev->sdma.disable_uq = true;
1284 		break;
1285 	case 1:
1286 		adev->sdma.no_user_submission = false;
1287 		adev->sdma.disable_uq = false;
1288 		break;
1289 	case 2:
1290 		adev->sdma.no_user_submission = true;
1291 		adev->sdma.disable_uq = false;
1292 		break;
1293 	}
1294 
1295 	r = amdgpu_sdma_init_microcode(adev, 0, true);
1296 	if (r) {
1297 		DRM_ERROR("Failed to init sdma firmware!\n");
1298 		return r;
1299 	}
1300 
1301 	sdma_v7_0_set_ring_funcs(adev);
1302 	sdma_v7_0_set_buffer_funcs(adev);
1303 	amdgpu_sdma_set_vm_pte_scheds(adev, &sdma_v7_0_vm_pte_funcs);
1304 	sdma_v7_0_set_irq_funcs(adev);
1305 	sdma_v7_0_set_mqd_funcs(adev);
1306 	adev->sdma.get_csa_info = &sdma_v7_0_get_csa_info;
1307 
1308 	return 0;
1309 }
1310 
1311 static int sdma_v7_0_sw_init(struct amdgpu_ip_block *ip_block)
1312 {
1313 	struct amdgpu_ring *ring;
1314 	int r, i;
1315 	struct amdgpu_device *adev = ip_block->adev;
1316 	uint32_t reg_count = ARRAY_SIZE(sdma_reg_list_7_0);
1317 	uint32_t *ptr;
1318 
1319 	/* SDMA trap event */
1320 	r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
1321 			      GFX_12_0_0__SRCID__SDMA_TRAP,
1322 			      &adev->sdma.trap_irq);
1323 	if (r)
1324 		return r;
1325 
1326 	/* SDMA user fence event */
1327 	r = amdgpu_irq_add_id(adev, SOC21_IH_CLIENTID_GFX,
1328 			      GFX_12_0_0__SRCID__SDMA_FENCE,
1329 			      &adev->sdma.fence_irq);
1330 	if (r)
1331 		return r;
1332 
1333 	for (i = 0; i < adev->sdma.num_instances; i++) {
1334 		ring = &adev->sdma.instance[i].ring;
1335 		ring->ring_obj = NULL;
1336 		ring->use_doorbell = true;
1337 		ring->me = i;
1338 		ring->no_user_submission = adev->sdma.no_user_submission;
1339 
1340 		DRM_DEBUG("SDMA %d use_doorbell being set to: [%s]\n", i,
1341 				ring->use_doorbell?"true":"false");
1342 
1343 		ring->doorbell_index =
1344 			(adev->doorbell_index.sdma_engine[i] << 1); // get DWORD offset
1345 
1346 		ring->vm_hub = AMDGPU_GFXHUB(0);
1347 		sprintf(ring->name, "sdma%d", i);
1348 		r = amdgpu_ring_init(adev, ring, 1024,
1349 				     &adev->sdma.trap_irq,
1350 				     AMDGPU_SDMA_IRQ_INSTANCE0 + i,
1351 				     AMDGPU_RING_PRIO_DEFAULT, NULL);
1352 		if (r)
1353 			return r;
1354 	}
1355 
1356 	adev->sdma.supported_reset =
1357 		amdgpu_get_soft_full_reset_mask(&adev->sdma.instance[0].ring);
1358 	if (!amdgpu_sriov_vf(adev) &&
1359 	    !adev->debug_disable_gpu_ring_reset)
1360 		adev->sdma.supported_reset |= AMDGPU_RESET_TYPE_PER_QUEUE;
1361 
1362 	r = amdgpu_sdma_sysfs_reset_mask_init(adev);
1363 	if (r)
1364 		return r;
1365 	/* Allocate memory for SDMA IP Dump buffer */
1366 	ptr = kcalloc(adev->sdma.num_instances * reg_count, sizeof(uint32_t), GFP_KERNEL);
1367 	if (ptr)
1368 		adev->sdma.ip_dump = ptr;
1369 	else
1370 		DRM_ERROR("Failed to allocated memory for SDMA IP Dump\n");
1371 
1372 	switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
1373 	case IP_VERSION(7, 0, 0):
1374 	case IP_VERSION(7, 0, 1):
1375 		if ((adev->sdma.instance[0].fw_version >= 7966358) && !adev->sdma.disable_uq)
1376 			adev->userq_funcs[AMDGPU_HW_IP_DMA] = &userq_mes_funcs;
1377 		break;
1378 	default:
1379 		break;
1380 	}
1381 
1382 	return r;
1383 }
1384 
1385 static int sdma_v7_0_sw_fini(struct amdgpu_ip_block *ip_block)
1386 {
1387 	struct amdgpu_device *adev = ip_block->adev;
1388 	int i;
1389 
1390 	for (i = 0; i < adev->sdma.num_instances; i++)
1391 		amdgpu_ring_fini(&adev->sdma.instance[i].ring);
1392 
1393 	amdgpu_sdma_sysfs_reset_mask_fini(adev);
1394 	amdgpu_sdma_destroy_inst_ctx(adev, true);
1395 
1396 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT)
1397 		sdma_v12_0_free_ucode_buffer(adev);
1398 
1399 	kfree(adev->sdma.ip_dump);
1400 
1401 	return 0;
1402 }
1403 
1404 static int sdma_v7_0_set_userq_trap_interrupts(struct amdgpu_device *adev,
1405 					       bool enable)
1406 {
1407 	unsigned int irq_type;
1408 	int i, r;
1409 
1410 	if (adev->userq_funcs[AMDGPU_HW_IP_DMA]) {
1411 		for (i = 0; i < adev->sdma.num_instances; i++) {
1412 			irq_type = AMDGPU_SDMA_IRQ_INSTANCE0 + i;
1413 			if (enable)
1414 				r = amdgpu_irq_get(adev, &adev->sdma.trap_irq,
1415 						   irq_type);
1416 			else
1417 				r = amdgpu_irq_put(adev, &adev->sdma.trap_irq,
1418 						   irq_type);
1419 			if (r)
1420 				return r;
1421 		}
1422 	}
1423 
1424 	return 0;
1425 }
1426 
1427 static int sdma_v7_0_hw_init(struct amdgpu_ip_block *ip_block)
1428 {
1429 	struct amdgpu_device *adev = ip_block->adev;
1430 	int r;
1431 
1432 	r = sdma_v7_0_start(adev);
1433 	if (r)
1434 		return r;
1435 
1436 	return sdma_v7_0_set_userq_trap_interrupts(adev, true);
1437 }
1438 
1439 static int sdma_v7_0_hw_fini(struct amdgpu_ip_block *ip_block)
1440 {
1441 	struct amdgpu_device *adev = ip_block->adev;
1442 
1443 	if (amdgpu_sriov_vf(adev))
1444 		return 0;
1445 
1446 	sdma_v7_0_ctx_switch_enable(adev, false);
1447 	sdma_v7_0_enable(adev, false);
1448 	sdma_v7_0_set_userq_trap_interrupts(adev, false);
1449 
1450 	return 0;
1451 }
1452 
1453 static int sdma_v7_0_suspend(struct amdgpu_ip_block *ip_block)
1454 {
1455 	return sdma_v7_0_hw_fini(ip_block);
1456 }
1457 
1458 static int sdma_v7_0_resume(struct amdgpu_ip_block *ip_block)
1459 {
1460 	return sdma_v7_0_hw_init(ip_block);
1461 }
1462 
1463 static bool sdma_v7_0_is_idle(struct amdgpu_ip_block *ip_block)
1464 {
1465 	struct amdgpu_device *adev = ip_block->adev;
1466 	u32 i;
1467 
1468 	for (i = 0; i < adev->sdma.num_instances; i++) {
1469 		u32 tmp = RREG32(sdma_v7_0_get_reg_offset(adev, i, regSDMA0_STATUS_REG));
1470 
1471 		if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
1472 			return false;
1473 	}
1474 
1475 	return true;
1476 }
1477 
1478 static int sdma_v7_0_wait_for_idle(struct amdgpu_ip_block *ip_block)
1479 {
1480 	unsigned i;
1481 	u32 sdma0, sdma1;
1482 	struct amdgpu_device *adev = ip_block->adev;
1483 
1484 	for (i = 0; i < adev->usec_timeout; i++) {
1485 		sdma0 = RREG32(sdma_v7_0_get_reg_offset(adev, 0, regSDMA0_STATUS_REG));
1486 		sdma1 = RREG32(sdma_v7_0_get_reg_offset(adev, 1, regSDMA0_STATUS_REG));
1487 
1488 		if (sdma0 & sdma1 & SDMA0_STATUS_REG__IDLE_MASK)
1489 			return 0;
1490 		udelay(1);
1491 	}
1492 	return -ETIMEDOUT;
1493 }
1494 
1495 static int sdma_v7_0_ring_preempt_ib(struct amdgpu_ring *ring)
1496 {
1497 	int i, r = 0;
1498 	struct amdgpu_device *adev = ring->adev;
1499 	u32 index = 0;
1500 	u64 sdma_gfx_preempt;
1501 
1502 	amdgpu_sdma_get_index_from_ring(ring, &index);
1503 	sdma_gfx_preempt =
1504 		sdma_v7_0_get_reg_offset(adev, index, regSDMA0_QUEUE0_PREEMPT);
1505 
1506 	/* assert preemption condition */
1507 	amdgpu_ring_set_preempt_cond_exec(ring, false);
1508 
1509 	/* emit the trailing fence */
1510 	ring->trail_seq += 1;
1511 	r = amdgpu_ring_alloc(ring, 10);
1512 	if (r) {
1513 		DRM_ERROR("ring %d failed to be allocated\n", ring->idx);
1514 		return r;
1515 	}
1516 	sdma_v7_0_ring_emit_fence(ring, ring->trail_fence_gpu_addr,
1517 				  ring->trail_seq, 0);
1518 	amdgpu_ring_commit(ring);
1519 
1520 	/* assert IB preemption */
1521 	WREG32(sdma_gfx_preempt, 1);
1522 
1523 	/* poll the trailing fence */
1524 	for (i = 0; i < adev->usec_timeout; i++) {
1525 		if (ring->trail_seq ==
1526 		    le32_to_cpu(*(ring->trail_fence_cpu_addr)))
1527 			break;
1528 		udelay(1);
1529 	}
1530 
1531 	if (i >= adev->usec_timeout) {
1532 		r = -EINVAL;
1533 		DRM_ERROR("ring %d failed to be preempted\n", ring->idx);
1534 	}
1535 
1536 	/* deassert IB preemption */
1537 	WREG32(sdma_gfx_preempt, 0);
1538 
1539 	/* deassert the preemption condition */
1540 	amdgpu_ring_set_preempt_cond_exec(ring, true);
1541 	return r;
1542 }
1543 
1544 static int sdma_v7_0_set_trap_irq_state(struct amdgpu_device *adev,
1545 					struct amdgpu_irq_src *source,
1546 					unsigned type,
1547 					enum amdgpu_interrupt_state state)
1548 {
1549 	u32 sdma_cntl;
1550 
1551 	u32 reg_offset = sdma_v7_0_get_reg_offset(adev, type, regSDMA0_CNTL);
1552 
1553 	sdma_cntl = RREG32(reg_offset);
1554 	sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE,
1555 		       state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
1556 	WREG32(reg_offset, sdma_cntl);
1557 
1558 	return 0;
1559 }
1560 
1561 static int sdma_v7_0_process_trap_irq(struct amdgpu_device *adev,
1562 				      struct amdgpu_irq_src *source,
1563 				      struct amdgpu_iv_entry *entry)
1564 {
1565 	int instances, queue;
1566 
1567 	DRM_DEBUG("IH: SDMA trap\n");
1568 
1569 	queue = entry->ring_id & 0xf;
1570 	instances = (entry->ring_id & 0xf0) >> 4;
1571 	if (instances > 1) {
1572 		DRM_ERROR("IH: wrong ring_ID detected, as wrong sdma instance\n");
1573 		return -EINVAL;
1574 	}
1575 
1576 	switch (entry->client_id) {
1577 	case SOC21_IH_CLIENTID_GFX:
1578 		switch (queue) {
1579 		case 0:
1580 			amdgpu_fence_process(&adev->sdma.instance[instances].ring);
1581 			break;
1582 		default:
1583 			break;
1584 		}
1585 		break;
1586 	}
1587 	return 0;
1588 }
1589 
1590 static int sdma_v7_0_process_fence_irq(struct amdgpu_device *adev,
1591 				       struct amdgpu_irq_src *source,
1592 				       struct amdgpu_iv_entry *entry)
1593 {
1594 	u32 doorbell_offset = entry->src_data[0];
1595 
1596 	if (adev->enable_mes && doorbell_offset) {
1597 		struct amdgpu_userq_fence_driver *fence_drv = NULL;
1598 		struct xarray *xa = &adev->userq_xa;
1599 		unsigned long flags;
1600 
1601 		doorbell_offset >>= SDMA0_QUEUE0_DOORBELL_OFFSET__OFFSET__SHIFT;
1602 
1603 		xa_lock_irqsave(xa, flags);
1604 		fence_drv = xa_load(xa, doorbell_offset);
1605 		if (fence_drv)
1606 			amdgpu_userq_fence_driver_process(fence_drv);
1607 		xa_unlock_irqrestore(xa, flags);
1608 	}
1609 
1610 	return 0;
1611 }
1612 
1613 static int sdma_v7_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1614 					      struct amdgpu_irq_src *source,
1615 					      struct amdgpu_iv_entry *entry)
1616 {
1617 	return 0;
1618 }
1619 
1620 static int sdma_v7_0_set_clockgating_state(struct amdgpu_ip_block *ip_block,
1621 					   enum amd_clockgating_state state)
1622 {
1623 	return 0;
1624 }
1625 
1626 static int sdma_v7_0_set_powergating_state(struct amdgpu_ip_block *ip_block,
1627 					  enum amd_powergating_state state)
1628 {
1629 	return 0;
1630 }
1631 
1632 static void sdma_v7_0_get_clockgating_state(struct amdgpu_ip_block *ip_block, u64 *flags)
1633 {
1634 }
1635 
1636 static void sdma_v7_0_print_ip_state(struct amdgpu_ip_block *ip_block, struct drm_printer *p)
1637 {
1638 	struct amdgpu_device *adev = ip_block->adev;
1639 	int i, j;
1640 	uint32_t reg_count = ARRAY_SIZE(sdma_reg_list_7_0);
1641 	uint32_t instance_offset;
1642 
1643 	if (!adev->sdma.ip_dump)
1644 		return;
1645 
1646 	drm_printf(p, "num_instances:%d\n", adev->sdma.num_instances);
1647 	for (i = 0; i < adev->sdma.num_instances; i++) {
1648 		instance_offset = i * reg_count;
1649 		drm_printf(p, "\nInstance:%d\n", i);
1650 
1651 		for (j = 0; j < reg_count; j++)
1652 			drm_printf(p, "%-50s \t 0x%08x\n", sdma_reg_list_7_0[j].reg_name,
1653 				   adev->sdma.ip_dump[instance_offset + j]);
1654 	}
1655 }
1656 
1657 static void sdma_v7_0_dump_ip_state(struct amdgpu_ip_block *ip_block)
1658 {
1659 	struct amdgpu_device *adev = ip_block->adev;
1660 	int i, j;
1661 	uint32_t instance_offset;
1662 	uint32_t reg_count = ARRAY_SIZE(sdma_reg_list_7_0);
1663 
1664 	if (!adev->sdma.ip_dump)
1665 		return;
1666 
1667 	amdgpu_gfx_off_ctrl(adev, false);
1668 	for (i = 0; i < adev->sdma.num_instances; i++) {
1669 		instance_offset = i * reg_count;
1670 		for (j = 0; j < reg_count; j++)
1671 			adev->sdma.ip_dump[instance_offset + j] =
1672 				RREG32(sdma_v7_0_get_reg_offset(adev, i,
1673 				       sdma_reg_list_7_0[j].reg_offset));
1674 	}
1675 	amdgpu_gfx_off_ctrl(adev, true);
1676 }
1677 
1678 const struct amd_ip_funcs sdma_v7_0_ip_funcs = {
1679 	.name = "sdma_v7_0",
1680 	.early_init = sdma_v7_0_early_init,
1681 	.late_init = NULL,
1682 	.sw_init = sdma_v7_0_sw_init,
1683 	.sw_fini = sdma_v7_0_sw_fini,
1684 	.hw_init = sdma_v7_0_hw_init,
1685 	.hw_fini = sdma_v7_0_hw_fini,
1686 	.suspend = sdma_v7_0_suspend,
1687 	.resume = sdma_v7_0_resume,
1688 	.is_idle = sdma_v7_0_is_idle,
1689 	.wait_for_idle = sdma_v7_0_wait_for_idle,
1690 	.soft_reset = sdma_v7_0_soft_reset,
1691 	.check_soft_reset = sdma_v7_0_check_soft_reset,
1692 	.set_clockgating_state = sdma_v7_0_set_clockgating_state,
1693 	.set_powergating_state = sdma_v7_0_set_powergating_state,
1694 	.get_clockgating_state = sdma_v7_0_get_clockgating_state,
1695 	.dump_ip_state = sdma_v7_0_dump_ip_state,
1696 	.print_ip_state = sdma_v7_0_print_ip_state,
1697 };
1698 
1699 static const struct amdgpu_ring_funcs sdma_v7_0_ring_funcs = {
1700 	.type = AMDGPU_RING_TYPE_SDMA,
1701 	.align_mask = 0xf,
1702 	.nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
1703 	.support_64bit_ptrs = true,
1704 	.secure_submission_supported = true,
1705 	.get_rptr = sdma_v7_0_ring_get_rptr,
1706 	.get_wptr = sdma_v7_0_ring_get_wptr,
1707 	.set_wptr = sdma_v7_0_ring_set_wptr,
1708 	.emit_frame_size =
1709 		5 + /* sdma_v7_0_ring_init_cond_exec */
1710 		6 + /* sdma_v7_0_ring_emit_hdp_flush */
1711 		6 + /* sdma_v7_0_ring_emit_pipeline_sync */
1712 		/* sdma_v7_0_ring_emit_vm_flush */
1713 		SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
1714 		SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 6 +
1715 		10 + 10 + 10, /* sdma_v7_0_ring_emit_fence x3 for user fence, vm fence */
1716 	.emit_ib_size = 5 + 7 + 6, /* sdma_v7_0_ring_emit_ib */
1717 	.emit_ib = sdma_v7_0_ring_emit_ib,
1718 	.emit_mem_sync = sdma_v7_0_ring_emit_mem_sync,
1719 	.emit_fence = sdma_v7_0_ring_emit_fence,
1720 	.emit_pipeline_sync = sdma_v7_0_ring_emit_pipeline_sync,
1721 	.emit_vm_flush = sdma_v7_0_ring_emit_vm_flush,
1722 	.emit_hdp_flush = sdma_v7_0_ring_emit_hdp_flush,
1723 	.test_ring = sdma_v7_0_ring_test_ring,
1724 	.test_ib = sdma_v7_0_ring_test_ib,
1725 	.insert_nop = sdma_v7_0_ring_insert_nop,
1726 	.pad_ib = sdma_v7_0_ring_pad_ib,
1727 	.emit_wreg = sdma_v7_0_ring_emit_wreg,
1728 	.emit_reg_wait = sdma_v7_0_ring_emit_reg_wait,
1729 	.emit_reg_write_reg_wait = sdma_v7_0_ring_emit_reg_write_reg_wait,
1730 	.init_cond_exec = sdma_v7_0_ring_init_cond_exec,
1731 	.preempt_ib = sdma_v7_0_ring_preempt_ib,
1732 	.reset = sdma_v7_0_reset_queue,
1733 };
1734 
1735 static void sdma_v7_0_set_ring_funcs(struct amdgpu_device *adev)
1736 {
1737 	int i;
1738 
1739 	for (i = 0; i < adev->sdma.num_instances; i++) {
1740 		adev->sdma.instance[i].ring.funcs = &sdma_v7_0_ring_funcs;
1741 		adev->sdma.instance[i].ring.me = i;
1742 	}
1743 }
1744 
1745 static const struct amdgpu_irq_src_funcs sdma_v7_0_trap_irq_funcs = {
1746 	.set = sdma_v7_0_set_trap_irq_state,
1747 	.process = sdma_v7_0_process_trap_irq,
1748 };
1749 
1750 static const struct amdgpu_irq_src_funcs sdma_v7_0_fence_irq_funcs = {
1751 	.process = sdma_v7_0_process_fence_irq,
1752 };
1753 
1754 static const struct amdgpu_irq_src_funcs sdma_v7_0_illegal_inst_irq_funcs = {
1755 	.process = sdma_v7_0_process_illegal_inst_irq,
1756 };
1757 
1758 static void sdma_v7_0_set_irq_funcs(struct amdgpu_device *adev)
1759 {
1760 	adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_INSTANCE0 +
1761 					adev->sdma.num_instances;
1762 	adev->sdma.trap_irq.funcs = &sdma_v7_0_trap_irq_funcs;
1763 	adev->sdma.fence_irq.funcs = &sdma_v7_0_fence_irq_funcs;
1764 	adev->sdma.illegal_inst_irq.funcs = &sdma_v7_0_illegal_inst_irq_funcs;
1765 }
1766 
1767 /**
1768  * sdma_v7_0_emit_copy_buffer - copy buffer using the sDMA engine
1769  *
1770  * @ib: indirect buffer to fill with commands
1771  * @src_offset: src GPU address
1772  * @dst_offset: dst GPU address
1773  * @byte_count: number of bytes to xfer
1774  * @copy_flags: copy flags for the buffers
1775  *
1776  * Copy GPU buffers using the DMA engine.
1777  * Used by the amdgpu ttm implementation to move pages if
1778  * registered as the asic copy callback.
1779  */
1780 static void sdma_v7_0_emit_copy_buffer(struct amdgpu_ib *ib,
1781 				       uint64_t src_offset,
1782 				       uint64_t dst_offset,
1783 				       uint32_t byte_count,
1784 				       uint32_t copy_flags)
1785 {
1786 	uint32_t num_type, data_format, max_com, write_cm;
1787 
1788 	max_com = AMDGPU_COPY_FLAGS_GET(copy_flags, MAX_COMPRESSED);
1789 	data_format = AMDGPU_COPY_FLAGS_GET(copy_flags, DATA_FORMAT);
1790 	num_type = AMDGPU_COPY_FLAGS_GET(copy_flags, NUMBER_TYPE);
1791 	write_cm = AMDGPU_COPY_FLAGS_GET(copy_flags, WRITE_COMPRESS_DISABLE) ? 2 : 1;
1792 
1793 	ib->ptr[ib->length_dw++] = SDMA_PKT_COPY_LINEAR_HEADER_OP(SDMA_OP_COPY) |
1794 		SDMA_PKT_COPY_LINEAR_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR) |
1795 		SDMA_PKT_COPY_LINEAR_HEADER_TMZ((copy_flags & AMDGPU_COPY_FLAGS_TMZ) ? 1 : 0) |
1796 		SDMA_PKT_COPY_LINEAR_HEADER_CPV(1);
1797 
1798 	ib->ptr[ib->length_dw++] = byte_count - 1;
1799 	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1800 	ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1801 	ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1802 	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1803 	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1804 
1805 	if ((copy_flags & (AMDGPU_COPY_FLAGS_READ_DECOMPRESSED | AMDGPU_COPY_FLAGS_WRITE_COMPRESSED)))
1806 		ib->ptr[ib->length_dw++] = SDMA_DCC_DATA_FORMAT(data_format) | SDMA_DCC_NUM_TYPE(num_type) |
1807 			((copy_flags & AMDGPU_COPY_FLAGS_READ_DECOMPRESSED) ? SDMA_DCC_READ_CM(2) : 0) |
1808 			((copy_flags & AMDGPU_COPY_FLAGS_WRITE_COMPRESSED) ? SDMA_DCC_WRITE_CM(write_cm) : 0) |
1809 			SDMA_DCC_MAX_COM(max_com) | SDMA_DCC_MAX_UCOM(1);
1810 	else
1811 		ib->ptr[ib->length_dw++] = 0;
1812 }
1813 
1814 /**
1815  * sdma_v7_0_emit_fill_buffer - fill buffer using the sDMA engine
1816  *
1817  * @ib: indirect buffer to fill
1818  * @src_data: value to write to buffer
1819  * @dst_offset: dst GPU address
1820  * @byte_count: number of bytes to xfer
1821  *
1822  * Fill GPU buffers using the DMA engine.
1823  */
1824 static void sdma_v7_0_emit_fill_buffer(struct amdgpu_ib *ib,
1825 				       uint32_t src_data,
1826 				       uint64_t dst_offset,
1827 				       uint32_t byte_count)
1828 {
1829 	ib->ptr[ib->length_dw++] = SDMA_PKT_CONSTANT_FILL_HEADER_OP(SDMA_OP_CONST_FILL) |
1830 		SDMA_PKT_CONSTANT_FILL_HEADER_COMPRESS(1);
1831 	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1832 	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1833 	ib->ptr[ib->length_dw++] = src_data;
1834 	ib->ptr[ib->length_dw++] = byte_count - 1;
1835 }
1836 
1837 static const struct amdgpu_buffer_funcs sdma_v7_0_buffer_funcs = {
1838 	.copy_max_bytes = 1 << 30,
1839 	.copy_num_dw = 8,
1840 	.emit_copy_buffer = sdma_v7_0_emit_copy_buffer,
1841 	.fill_max_bytes = 1 << 30,
1842 	.fill_num_dw = 5,
1843 	.emit_fill_buffer = sdma_v7_0_emit_fill_buffer,
1844 };
1845 
1846 static void sdma_v7_0_set_buffer_funcs(struct amdgpu_device *adev)
1847 {
1848 	adev->mman.buffer_funcs = &sdma_v7_0_buffer_funcs;
1849 	adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
1850 }
1851 
1852 const struct amdgpu_ip_block_version sdma_v7_0_ip_block = {
1853 	.type = AMD_IP_BLOCK_TYPE_SDMA,
1854 	.major = 7,
1855 	.minor = 0,
1856 	.rev = 0,
1857 	.funcs = &sdma_v7_0_ip_funcs,
1858 };
1859