xref: /linux/drivers/gpu/drm/amd/amdgpu/mes_v11_0.c (revision 92d6295a29dba56148406a8452c69ab49787741b)
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #include <linux/firmware.h>
25 #include <linux/module.h>
26 #include "amdgpu.h"
27 #include "soc15_common.h"
28 #include "soc21.h"
29 #include "gfx_v11_0.h"
30 #include "gc/gc_11_0_0_offset.h"
31 #include "gc/gc_11_0_0_sh_mask.h"
32 #include "gc/gc_11_0_0_default.h"
33 #include "v11_structs.h"
34 #include "mes_v11_api_def.h"
35 
36 MODULE_FIRMWARE("amdgpu/gc_11_0_0_mes.bin");
37 MODULE_FIRMWARE("amdgpu/gc_11_0_0_mes_2.bin");
38 MODULE_FIRMWARE("amdgpu/gc_11_0_0_mes1.bin");
39 MODULE_FIRMWARE("amdgpu/gc_11_0_1_mes.bin");
40 MODULE_FIRMWARE("amdgpu/gc_11_0_1_mes_2.bin");
41 MODULE_FIRMWARE("amdgpu/gc_11_0_1_mes1.bin");
42 MODULE_FIRMWARE("amdgpu/gc_11_0_2_mes.bin");
43 MODULE_FIRMWARE("amdgpu/gc_11_0_2_mes_2.bin");
44 MODULE_FIRMWARE("amdgpu/gc_11_0_2_mes1.bin");
45 MODULE_FIRMWARE("amdgpu/gc_11_0_3_mes.bin");
46 MODULE_FIRMWARE("amdgpu/gc_11_0_3_mes_2.bin");
47 MODULE_FIRMWARE("amdgpu/gc_11_0_3_mes1.bin");
48 MODULE_FIRMWARE("amdgpu/gc_11_0_4_mes.bin");
49 MODULE_FIRMWARE("amdgpu/gc_11_0_4_mes_2.bin");
50 MODULE_FIRMWARE("amdgpu/gc_11_0_4_mes1.bin");
51 MODULE_FIRMWARE("amdgpu/gc_11_5_0_mes_2.bin");
52 MODULE_FIRMWARE("amdgpu/gc_11_5_0_mes1.bin");
53 MODULE_FIRMWARE("amdgpu/gc_11_5_1_mes_2.bin");
54 MODULE_FIRMWARE("amdgpu/gc_11_5_1_mes1.bin");
55 MODULE_FIRMWARE("amdgpu/gc_11_5_2_mes_2.bin");
56 MODULE_FIRMWARE("amdgpu/gc_11_5_2_mes1.bin");
57 MODULE_FIRMWARE("amdgpu/gc_11_5_3_mes_2.bin");
58 MODULE_FIRMWARE("amdgpu/gc_11_5_3_mes1.bin");
59 
60 static int mes_v11_0_hw_init(struct amdgpu_ip_block *ip_block);
61 static int mes_v11_0_hw_fini(struct amdgpu_ip_block *ip_block);
62 static int mes_v11_0_kiq_hw_init(struct amdgpu_device *adev);
63 static int mes_v11_0_kiq_hw_fini(struct amdgpu_device *adev);
64 
65 #define MES_EOP_SIZE   2048
66 #define GFX_MES_DRAM_SIZE	0x80000
67 #define MES11_HW_RESOURCE_1_SIZE (128 * AMDGPU_GPU_PAGE_SIZE)
68 
69 #define MES11_HUNG_DB_OFFSET_ARRAY_SIZE 4
70 
71 static void mes_v11_0_ring_set_wptr(struct amdgpu_ring *ring)
72 {
73 	struct amdgpu_device *adev = ring->adev;
74 
75 	if (ring->use_doorbell) {
76 		atomic64_set((atomic64_t *)ring->wptr_cpu_addr,
77 			     ring->wptr);
78 		WDOORBELL64(ring->doorbell_index, ring->wptr);
79 	} else {
80 		BUG();
81 	}
82 }
83 
84 static u64 mes_v11_0_ring_get_rptr(struct amdgpu_ring *ring)
85 {
86 	return *ring->rptr_cpu_addr;
87 }
88 
89 static u64 mes_v11_0_ring_get_wptr(struct amdgpu_ring *ring)
90 {
91 	u64 wptr;
92 
93 	if (ring->use_doorbell)
94 		wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr);
95 	else
96 		BUG();
97 	return wptr;
98 }
99 
100 static const struct amdgpu_ring_funcs mes_v11_0_ring_funcs = {
101 	.type = AMDGPU_RING_TYPE_MES,
102 	.align_mask = 1,
103 	.nop = 0,
104 	.support_64bit_ptrs = true,
105 	.get_rptr = mes_v11_0_ring_get_rptr,
106 	.get_wptr = mes_v11_0_ring_get_wptr,
107 	.set_wptr = mes_v11_0_ring_set_wptr,
108 	.insert_nop = amdgpu_ring_insert_nop,
109 };
110 
111 static const char *mes_v11_0_opcodes[] = {
112 	"SET_HW_RSRC",
113 	"SET_SCHEDULING_CONFIG",
114 	"ADD_QUEUE",
115 	"REMOVE_QUEUE",
116 	"PERFORM_YIELD",
117 	"SET_GANG_PRIORITY_LEVEL",
118 	"SUSPEND",
119 	"RESUME",
120 	"RESET",
121 	"SET_LOG_BUFFER",
122 	"CHANGE_GANG_PRORITY",
123 	"QUERY_SCHEDULER_STATUS",
124 	"PROGRAM_GDS",
125 	"SET_DEBUG_VMID",
126 	"MISC",
127 	"UPDATE_ROOT_PAGE_TABLE",
128 	"AMD_LOG",
129 	"unused",
130 	"unused",
131 	"SET_HW_RSRC_1",
132 };
133 
134 static const char *mes_v11_0_misc_opcodes[] = {
135 	"WRITE_REG",
136 	"INV_GART",
137 	"QUERY_STATUS",
138 	"READ_REG",
139 	"WAIT_REG_MEM",
140 	"SET_SHADER_DEBUGGER",
141 };
142 
143 static const char *mes_v11_0_get_op_string(union MESAPI__MISC *x_pkt)
144 {
145 	const char *op_str = NULL;
146 
147 	if (x_pkt->header.opcode < ARRAY_SIZE(mes_v11_0_opcodes))
148 		op_str = mes_v11_0_opcodes[x_pkt->header.opcode];
149 
150 	return op_str;
151 }
152 
153 static const char *mes_v11_0_get_misc_op_string(union MESAPI__MISC *x_pkt)
154 {
155 	const char *op_str = NULL;
156 
157 	if ((x_pkt->header.opcode == MES_SCH_API_MISC) &&
158 	    (x_pkt->opcode < ARRAY_SIZE(mes_v11_0_misc_opcodes)))
159 		op_str = mes_v11_0_misc_opcodes[x_pkt->opcode];
160 
161 	return op_str;
162 }
163 
164 static int mes_v11_0_submit_pkt_and_poll_completion(struct amdgpu_mes *mes,
165 						    void *pkt, int size,
166 						    int api_status_off)
167 {
168 	union MESAPI__QUERY_MES_STATUS mes_status_pkt;
169 	signed long timeout = 2100000; /* 2100 ms */
170 	struct amdgpu_device *adev = mes->adev;
171 	struct amdgpu_ring *ring = &mes->ring[0];
172 	struct MES_API_STATUS *api_status;
173 	union MESAPI__MISC *x_pkt = pkt;
174 	const char *op_str, *misc_op_str;
175 	unsigned long flags;
176 	u64 status_gpu_addr;
177 	u32 seq, status_offset;
178 	u64 *status_ptr;
179 	signed long r;
180 	int ret;
181 
182 	if (x_pkt->header.opcode >= MES_SCH_API_MAX)
183 		return -EINVAL;
184 
185 	if (amdgpu_emu_mode) {
186 		timeout *= 100;
187 	} else if (amdgpu_sriov_vf(adev)) {
188 		/* Worst case in sriov where all other 15 VF timeout, each VF needs about 600ms */
189 		timeout = 15 * 600 * 1000;
190 	}
191 
192 	ret = amdgpu_device_wb_get(adev, &status_offset);
193 	if (ret)
194 		return ret;
195 
196 	status_gpu_addr = adev->wb.gpu_addr + (status_offset * 4);
197 	status_ptr = (u64 *)&adev->wb.wb[status_offset];
198 	*status_ptr = 0;
199 
200 	spin_lock_irqsave(&mes->ring_lock[0], flags);
201 	r = amdgpu_ring_alloc(ring, (size + sizeof(mes_status_pkt)) / 4);
202 	if (r)
203 		goto error_unlock_free;
204 
205 	seq = ++ring->fence_drv.sync_seq;
206 	r = amdgpu_fence_wait_polling(ring,
207 				      seq - ring->fence_drv.num_fences_mask,
208 				      timeout);
209 	if (r < 1)
210 		goto error_undo;
211 
212 	api_status = (struct MES_API_STATUS *)((char *)pkt + api_status_off);
213 	api_status->api_completion_fence_addr = status_gpu_addr;
214 	api_status->api_completion_fence_value = 1;
215 
216 	amdgpu_ring_write_multiple(ring, pkt, size / 4);
217 
218 	memset(&mes_status_pkt, 0, sizeof(mes_status_pkt));
219 	mes_status_pkt.header.type = MES_API_TYPE_SCHEDULER;
220 	mes_status_pkt.header.opcode = MES_SCH_API_QUERY_SCHEDULER_STATUS;
221 	mes_status_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
222 	mes_status_pkt.api_status.api_completion_fence_addr =
223 		ring->fence_drv.gpu_addr;
224 	mes_status_pkt.api_status.api_completion_fence_value = seq;
225 
226 	amdgpu_ring_write_multiple(ring, &mes_status_pkt,
227 				   sizeof(mes_status_pkt) / 4);
228 
229 	amdgpu_ring_commit(ring);
230 	spin_unlock_irqrestore(&mes->ring_lock[0], flags);
231 
232 	op_str = mes_v11_0_get_op_string(x_pkt);
233 	misc_op_str = mes_v11_0_get_misc_op_string(x_pkt);
234 
235 	if (misc_op_str)
236 		dev_dbg(adev->dev, "MES msg=%s (%s) was emitted\n", op_str,
237 			misc_op_str);
238 	else if (op_str)
239 		dev_dbg(adev->dev, "MES msg=%s was emitted\n", op_str);
240 	else
241 		dev_dbg(adev->dev, "MES msg=%d was emitted\n",
242 			x_pkt->header.opcode);
243 
244 	r = amdgpu_fence_wait_polling(ring, seq, timeout);
245 	if (r < 1 || !*status_ptr) {
246 
247 		if (misc_op_str)
248 			dev_err(adev->dev, "MES failed to respond to msg=%s (%s)\n",
249 				op_str, misc_op_str);
250 		else if (op_str)
251 			dev_err(adev->dev, "MES failed to respond to msg=%s\n",
252 				op_str);
253 		else
254 			dev_err(adev->dev, "MES failed to respond to msg=%d\n",
255 				x_pkt->header.opcode);
256 
257 		while (halt_if_hws_hang)
258 			schedule();
259 
260 		r = -ETIMEDOUT;
261 		goto error_wb_free;
262 	}
263 
264 	amdgpu_device_wb_free(adev, status_offset);
265 	return 0;
266 
267 error_undo:
268 	dev_err(adev->dev, "MES ring buffer is full.\n");
269 	amdgpu_ring_undo(ring);
270 
271 error_unlock_free:
272 	spin_unlock_irqrestore(&mes->ring_lock[0], flags);
273 
274 error_wb_free:
275 	amdgpu_device_wb_free(adev, status_offset);
276 	return r;
277 }
278 
279 static int convert_to_mes_queue_type(int queue_type)
280 {
281 	if (queue_type == AMDGPU_RING_TYPE_GFX)
282 		return MES_QUEUE_TYPE_GFX;
283 	else if (queue_type == AMDGPU_RING_TYPE_COMPUTE)
284 		return MES_QUEUE_TYPE_COMPUTE;
285 	else if (queue_type == AMDGPU_RING_TYPE_SDMA)
286 		return MES_QUEUE_TYPE_SDMA;
287 	else
288 		BUG();
289 	return -1;
290 }
291 
292 static int convert_to_mes_priority_level(int priority_level)
293 {
294 	switch (priority_level) {
295 	case AMDGPU_MES_PRIORITY_LEVEL_LOW:
296 		return AMD_PRIORITY_LEVEL_LOW;
297 	case AMDGPU_MES_PRIORITY_LEVEL_NORMAL:
298 	default:
299 		return AMD_PRIORITY_LEVEL_NORMAL;
300 	case AMDGPU_MES_PRIORITY_LEVEL_MEDIUM:
301 		return AMD_PRIORITY_LEVEL_MEDIUM;
302 	case AMDGPU_MES_PRIORITY_LEVEL_HIGH:
303 		return AMD_PRIORITY_LEVEL_HIGH;
304 	case AMDGPU_MES_PRIORITY_LEVEL_REALTIME:
305 		return AMD_PRIORITY_LEVEL_REALTIME;
306 	}
307 }
308 
309 static int mes_v11_0_add_hw_queue(struct amdgpu_mes *mes,
310 				  struct mes_add_queue_input *input)
311 {
312 	struct amdgpu_device *adev = mes->adev;
313 	union MESAPI__ADD_QUEUE mes_add_queue_pkt;
314 	struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_GFXHUB(0)];
315 	uint32_t vm_cntx_cntl = hub->vm_cntx_cntl;
316 
317 	memset(&mes_add_queue_pkt, 0, sizeof(mes_add_queue_pkt));
318 
319 	mes_add_queue_pkt.header.type = MES_API_TYPE_SCHEDULER;
320 	mes_add_queue_pkt.header.opcode = MES_SCH_API_ADD_QUEUE;
321 	mes_add_queue_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
322 
323 	mes_add_queue_pkt.process_id = input->process_id;
324 	mes_add_queue_pkt.page_table_base_addr = input->page_table_base_addr;
325 	mes_add_queue_pkt.process_va_start = input->process_va_start;
326 	mes_add_queue_pkt.process_va_end = input->process_va_end;
327 	mes_add_queue_pkt.process_quantum = input->process_quantum;
328 	mes_add_queue_pkt.process_context_addr = input->process_context_addr;
329 	mes_add_queue_pkt.gang_quantum = input->gang_quantum;
330 	mes_add_queue_pkt.gang_context_addr = input->gang_context_addr;
331 	mes_add_queue_pkt.inprocess_gang_priority =
332 		convert_to_mes_priority_level(input->inprocess_gang_priority);
333 	mes_add_queue_pkt.gang_global_priority_level =
334 		convert_to_mes_priority_level(input->gang_global_priority_level);
335 	mes_add_queue_pkt.doorbell_offset = input->doorbell_offset;
336 	mes_add_queue_pkt.mqd_addr = input->mqd_addr;
337 
338 	if (((adev->mes.sched_version & AMDGPU_MES_API_VERSION_MASK) >>
339 			AMDGPU_MES_API_VERSION_SHIFT) >= 2)
340 		mes_add_queue_pkt.wptr_addr = input->wptr_mc_addr;
341 	else
342 		mes_add_queue_pkt.wptr_addr = input->wptr_addr;
343 
344 	mes_add_queue_pkt.queue_type =
345 		convert_to_mes_queue_type(input->queue_type);
346 	mes_add_queue_pkt.paging = input->paging;
347 	mes_add_queue_pkt.vm_context_cntl = vm_cntx_cntl;
348 	mes_add_queue_pkt.gws_base = input->gws_base;
349 	mes_add_queue_pkt.gws_size = input->gws_size;
350 	mes_add_queue_pkt.trap_handler_addr = input->tba_addr;
351 	mes_add_queue_pkt.tma_addr = input->tma_addr;
352 	mes_add_queue_pkt.trap_en = input->trap_en;
353 	mes_add_queue_pkt.skip_process_ctx_clear = input->skip_process_ctx_clear;
354 	mes_add_queue_pkt.is_kfd_process = input->is_kfd_process;
355 
356 	/* For KFD, gds_size is re-used for queue size (needed in MES for AQL queues) */
357 	mes_add_queue_pkt.is_aql_queue = input->is_aql_queue;
358 	mes_add_queue_pkt.gds_size = input->queue_size;
359 
360 	mes_add_queue_pkt.exclusively_scheduled = input->exclusively_scheduled;
361 
362 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
363 			&mes_add_queue_pkt, sizeof(mes_add_queue_pkt),
364 			offsetof(union MESAPI__ADD_QUEUE, api_status));
365 }
366 
367 static int mes_v11_0_remove_hw_queue(struct amdgpu_mes *mes,
368 				     struct mes_remove_queue_input *input)
369 {
370 	union MESAPI__REMOVE_QUEUE mes_remove_queue_pkt;
371 
372 	memset(&mes_remove_queue_pkt, 0, sizeof(mes_remove_queue_pkt));
373 
374 	mes_remove_queue_pkt.header.type = MES_API_TYPE_SCHEDULER;
375 	mes_remove_queue_pkt.header.opcode = MES_SCH_API_REMOVE_QUEUE;
376 	mes_remove_queue_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
377 
378 	mes_remove_queue_pkt.doorbell_offset = input->doorbell_offset;
379 	mes_remove_queue_pkt.gang_context_addr = input->gang_context_addr;
380 
381 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
382 			&mes_remove_queue_pkt, sizeof(mes_remove_queue_pkt),
383 			offsetof(union MESAPI__REMOVE_QUEUE, api_status));
384 }
385 
386 static int mes_v11_0_reset_queue_mmio(struct amdgpu_mes *mes, uint32_t queue_type,
387 				      uint32_t me_id, uint32_t pipe_id,
388 				      uint32_t queue_id, uint32_t vmid)
389 {
390 	struct amdgpu_device *adev = mes->adev;
391 	uint32_t value, reg;
392 	int i, r = 0;
393 
394 	amdgpu_gfx_rlc_enter_safe_mode(adev, 0);
395 
396 	if (queue_type == AMDGPU_RING_TYPE_GFX) {
397 		dev_info(adev->dev, "reset gfx queue (%d:%d:%d: vmid:%d)\n",
398 			 me_id, pipe_id, queue_id, vmid);
399 
400 		mutex_lock(&adev->gfx.reset_sem_mutex);
401 		gfx_v11_0_request_gfx_index_mutex(adev, true);
402 		/* all se allow writes */
403 		WREG32_SOC15(GC, 0, regGRBM_GFX_INDEX,
404 			     (uint32_t)(0x1 << GRBM_GFX_INDEX__SE_BROADCAST_WRITES__SHIFT));
405 		value = REG_SET_FIELD(0, CP_VMID_RESET, RESET_REQUEST, 1 << vmid);
406 		if (pipe_id == 0)
407 			value = REG_SET_FIELD(value, CP_VMID_RESET, PIPE0_QUEUES, 1 << queue_id);
408 		else
409 			value = REG_SET_FIELD(value, CP_VMID_RESET, PIPE1_QUEUES, 1 << queue_id);
410 		WREG32_SOC15(GC, 0, regCP_VMID_RESET, value);
411 		gfx_v11_0_request_gfx_index_mutex(adev, false);
412 		mutex_unlock(&adev->gfx.reset_sem_mutex);
413 
414 		mutex_lock(&adev->srbm_mutex);
415 		soc21_grbm_select(adev, me_id, pipe_id, queue_id, 0);
416 		/* wait till dequeue take effects */
417 		for (i = 0; i < adev->usec_timeout; i++) {
418 			if (!(RREG32_SOC15(GC, 0, regCP_GFX_HQD_ACTIVE) & 1))
419 				break;
420 			udelay(1);
421 		}
422 		if (i >= adev->usec_timeout) {
423 			dev_err(adev->dev, "failed to wait on gfx hqd deactivate\n");
424 			r = -ETIMEDOUT;
425 		}
426 
427 		soc21_grbm_select(adev, 0, 0, 0, 0);
428 		mutex_unlock(&adev->srbm_mutex);
429 	} else if (queue_type == AMDGPU_RING_TYPE_COMPUTE) {
430 		dev_info(adev->dev, "reset compute queue (%d:%d:%d)\n",
431 			 me_id, pipe_id, queue_id);
432 		mutex_lock(&adev->srbm_mutex);
433 		soc21_grbm_select(adev, me_id, pipe_id, queue_id, 0);
434 		WREG32_SOC15(GC, 0, regCP_HQD_DEQUEUE_REQUEST, 0x2);
435 		WREG32_SOC15(GC, 0, regSPI_COMPUTE_QUEUE_RESET, 0x1);
436 
437 		/* wait till dequeue take effects */
438 		for (i = 0; i < adev->usec_timeout; i++) {
439 			if (!(RREG32_SOC15(GC, 0, regCP_HQD_ACTIVE) & 1))
440 				break;
441 			udelay(1);
442 		}
443 		if (i >= adev->usec_timeout) {
444 			dev_err(adev->dev, "failed to wait on hqd deactivate\n");
445 			r = -ETIMEDOUT;
446 		}
447 		soc21_grbm_select(adev, 0, 0, 0, 0);
448 		mutex_unlock(&adev->srbm_mutex);
449 	} else if (queue_type == AMDGPU_RING_TYPE_SDMA) {
450 		dev_info(adev->dev, "reset sdma queue (%d:%d:%d)\n",
451 			 me_id, pipe_id, queue_id);
452 		switch (me_id) {
453 		case 1:
454 			reg = SOC15_REG_OFFSET(GC, 0, regSDMA1_QUEUE_RESET_REQ);
455 			break;
456 		case 0:
457 		default:
458 			reg = SOC15_REG_OFFSET(GC, 0, regSDMA0_QUEUE_RESET_REQ);
459 			break;
460 		}
461 
462 		value = 1 << queue_id;
463 		WREG32(reg, value);
464 		/* wait for queue reset done */
465 		for (i = 0; i < adev->usec_timeout; i++) {
466 			if (!(RREG32(reg) & value))
467 				break;
468 			udelay(1);
469 		}
470 		if (i >= adev->usec_timeout) {
471 			dev_err(adev->dev, "failed to wait on sdma queue reset done\n");
472 			r = -ETIMEDOUT;
473 		}
474 	}
475 
476 	amdgpu_gfx_rlc_exit_safe_mode(adev, 0);
477 	return r;
478 }
479 
480 static int mes_v11_0_map_legacy_queue(struct amdgpu_mes *mes,
481 				      struct mes_map_legacy_queue_input *input)
482 {
483 	union MESAPI__ADD_QUEUE mes_add_queue_pkt;
484 
485 	memset(&mes_add_queue_pkt, 0, sizeof(mes_add_queue_pkt));
486 
487 	mes_add_queue_pkt.header.type = MES_API_TYPE_SCHEDULER;
488 	mes_add_queue_pkt.header.opcode = MES_SCH_API_ADD_QUEUE;
489 	mes_add_queue_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
490 
491 	mes_add_queue_pkt.pipe_id = input->pipe_id;
492 	mes_add_queue_pkt.queue_id = input->queue_id;
493 	mes_add_queue_pkt.doorbell_offset = input->doorbell_offset;
494 	mes_add_queue_pkt.mqd_addr = input->mqd_addr;
495 	mes_add_queue_pkt.wptr_addr = input->wptr_addr;
496 	mes_add_queue_pkt.queue_type =
497 		convert_to_mes_queue_type(input->queue_type);
498 	mes_add_queue_pkt.map_legacy_kq = 1;
499 
500 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
501 			&mes_add_queue_pkt, sizeof(mes_add_queue_pkt),
502 			offsetof(union MESAPI__ADD_QUEUE, api_status));
503 }
504 
505 static int mes_v11_0_unmap_legacy_queue(struct amdgpu_mes *mes,
506 			struct mes_unmap_legacy_queue_input *input)
507 {
508 	union MESAPI__REMOVE_QUEUE mes_remove_queue_pkt;
509 
510 	memset(&mes_remove_queue_pkt, 0, sizeof(mes_remove_queue_pkt));
511 
512 	mes_remove_queue_pkt.header.type = MES_API_TYPE_SCHEDULER;
513 	mes_remove_queue_pkt.header.opcode = MES_SCH_API_REMOVE_QUEUE;
514 	mes_remove_queue_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
515 
516 	mes_remove_queue_pkt.doorbell_offset = input->doorbell_offset;
517 	mes_remove_queue_pkt.gang_context_addr = 0;
518 
519 	mes_remove_queue_pkt.pipe_id = input->pipe_id;
520 	mes_remove_queue_pkt.queue_id = input->queue_id;
521 
522 	if (input->action == PREEMPT_QUEUES_NO_UNMAP) {
523 		mes_remove_queue_pkt.preempt_legacy_gfx_queue = 1;
524 		mes_remove_queue_pkt.tf_addr = input->trail_fence_addr;
525 		mes_remove_queue_pkt.tf_data =
526 			lower_32_bits(input->trail_fence_data);
527 	} else {
528 		mes_remove_queue_pkt.unmap_legacy_queue = 1;
529 		mes_remove_queue_pkt.queue_type =
530 			convert_to_mes_queue_type(input->queue_type);
531 	}
532 
533 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
534 			&mes_remove_queue_pkt, sizeof(mes_remove_queue_pkt),
535 			offsetof(union MESAPI__REMOVE_QUEUE, api_status));
536 }
537 
538 static int mes_v11_0_suspend_gang(struct amdgpu_mes *mes,
539 				  struct mes_suspend_gang_input *input)
540 {
541 	union MESAPI__SUSPEND mes_suspend_gang_pkt;
542 
543 	memset(&mes_suspend_gang_pkt, 0, sizeof(mes_suspend_gang_pkt));
544 
545 	mes_suspend_gang_pkt.header.type = MES_API_TYPE_SCHEDULER;
546 	mes_suspend_gang_pkt.header.opcode = MES_SCH_API_SUSPEND;
547 	mes_suspend_gang_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
548 
549 	mes_suspend_gang_pkt.suspend_all_gangs = input->suspend_all_gangs;
550 	mes_suspend_gang_pkt.gang_context_addr = input->gang_context_addr;
551 	mes_suspend_gang_pkt.suspend_fence_addr = input->suspend_fence_addr;
552 	mes_suspend_gang_pkt.suspend_fence_value = input->suspend_fence_value;
553 
554 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
555 			&mes_suspend_gang_pkt, sizeof(mes_suspend_gang_pkt),
556 			offsetof(union MESAPI__SUSPEND, api_status));
557 }
558 
559 static int mes_v11_0_resume_gang(struct amdgpu_mes *mes,
560 				 struct mes_resume_gang_input *input)
561 {
562 	union MESAPI__RESUME mes_resume_gang_pkt;
563 
564 	memset(&mes_resume_gang_pkt, 0, sizeof(mes_resume_gang_pkt));
565 
566 	mes_resume_gang_pkt.header.type = MES_API_TYPE_SCHEDULER;
567 	mes_resume_gang_pkt.header.opcode = MES_SCH_API_RESUME;
568 	mes_resume_gang_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
569 
570 	mes_resume_gang_pkt.resume_all_gangs = input->resume_all_gangs;
571 	mes_resume_gang_pkt.gang_context_addr = input->gang_context_addr;
572 
573 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
574 			&mes_resume_gang_pkt, sizeof(mes_resume_gang_pkt),
575 			offsetof(union MESAPI__RESUME, api_status));
576 }
577 
578 static int mes_v11_0_query_sched_status(struct amdgpu_mes *mes)
579 {
580 	union MESAPI__QUERY_MES_STATUS mes_status_pkt;
581 
582 	memset(&mes_status_pkt, 0, sizeof(mes_status_pkt));
583 
584 	mes_status_pkt.header.type = MES_API_TYPE_SCHEDULER;
585 	mes_status_pkt.header.opcode = MES_SCH_API_QUERY_SCHEDULER_STATUS;
586 	mes_status_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
587 
588 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
589 			&mes_status_pkt, sizeof(mes_status_pkt),
590 			offsetof(union MESAPI__QUERY_MES_STATUS, api_status));
591 }
592 
593 static int mes_v11_0_misc_op(struct amdgpu_mes *mes,
594 			     struct mes_misc_op_input *input)
595 {
596 	union MESAPI__MISC misc_pkt;
597 
598 	memset(&misc_pkt, 0, sizeof(misc_pkt));
599 
600 	misc_pkt.header.type = MES_API_TYPE_SCHEDULER;
601 	misc_pkt.header.opcode = MES_SCH_API_MISC;
602 	misc_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
603 
604 	switch (input->op) {
605 	case MES_MISC_OP_READ_REG:
606 		misc_pkt.opcode = MESAPI_MISC__READ_REG;
607 		misc_pkt.read_reg.reg_offset = input->read_reg.reg_offset;
608 		misc_pkt.read_reg.buffer_addr = input->read_reg.buffer_addr;
609 		break;
610 	case MES_MISC_OP_WRITE_REG:
611 		misc_pkt.opcode = MESAPI_MISC__WRITE_REG;
612 		misc_pkt.write_reg.reg_offset = input->write_reg.reg_offset;
613 		misc_pkt.write_reg.reg_value = input->write_reg.reg_value;
614 		break;
615 	case MES_MISC_OP_WRM_REG_WAIT:
616 		misc_pkt.opcode = MESAPI_MISC__WAIT_REG_MEM;
617 		misc_pkt.wait_reg_mem.op = WRM_OPERATION__WAIT_REG_MEM;
618 		misc_pkt.wait_reg_mem.reference = input->wrm_reg.ref;
619 		misc_pkt.wait_reg_mem.mask = input->wrm_reg.mask;
620 		misc_pkt.wait_reg_mem.reg_offset1 = input->wrm_reg.reg0;
621 		misc_pkt.wait_reg_mem.reg_offset2 = 0;
622 		break;
623 	case MES_MISC_OP_WRM_REG_WR_WAIT:
624 		misc_pkt.opcode = MESAPI_MISC__WAIT_REG_MEM;
625 		misc_pkt.wait_reg_mem.op = WRM_OPERATION__WR_WAIT_WR_REG;
626 		misc_pkt.wait_reg_mem.reference = input->wrm_reg.ref;
627 		misc_pkt.wait_reg_mem.mask = input->wrm_reg.mask;
628 		misc_pkt.wait_reg_mem.reg_offset1 = input->wrm_reg.reg0;
629 		misc_pkt.wait_reg_mem.reg_offset2 = input->wrm_reg.reg1;
630 		break;
631 	case MES_MISC_OP_SET_SHADER_DEBUGGER:
632 		misc_pkt.opcode = MESAPI_MISC__SET_SHADER_DEBUGGER;
633 		misc_pkt.set_shader_debugger.process_context_addr =
634 				input->set_shader_debugger.process_context_addr;
635 		misc_pkt.set_shader_debugger.flags.u32all =
636 				input->set_shader_debugger.flags.u32all;
637 		misc_pkt.set_shader_debugger.spi_gdbg_per_vmid_cntl =
638 				input->set_shader_debugger.spi_gdbg_per_vmid_cntl;
639 		memcpy(misc_pkt.set_shader_debugger.tcp_watch_cntl,
640 				input->set_shader_debugger.tcp_watch_cntl,
641 				sizeof(misc_pkt.set_shader_debugger.tcp_watch_cntl));
642 		misc_pkt.set_shader_debugger.trap_en = input->set_shader_debugger.trap_en;
643 		break;
644 	case MES_MISC_OP_CHANGE_CONFIG:
645 		if ((mes->adev->mes.sched_version & AMDGPU_MES_VERSION_MASK) < 0x63) {
646 			dev_warn_once(mes->adev->dev,
647 				      "MES FW version must be larger than 0x63 to support limit single process feature.\n");
648 			return 0;
649 		}
650 		misc_pkt.opcode = MESAPI_MISC__CHANGE_CONFIG;
651 		misc_pkt.change_config.opcode =
652 				MESAPI_MISC__CHANGE_CONFIG_OPTION_LIMIT_SINGLE_PROCESS;
653 		misc_pkt.change_config.option.bits.limit_single_process =
654 				input->change_config.option.limit_single_process;
655 		break;
656 
657 	default:
658 		DRM_ERROR("unsupported misc op (%d) \n", input->op);
659 		return -EINVAL;
660 	}
661 
662 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
663 			&misc_pkt, sizeof(misc_pkt),
664 			offsetof(union MESAPI__MISC, api_status));
665 }
666 
667 static int mes_v11_0_set_hw_resources(struct amdgpu_mes *mes)
668 {
669 	int i;
670 	struct amdgpu_device *adev = mes->adev;
671 	union MESAPI_SET_HW_RESOURCES mes_set_hw_res_pkt;
672 
673 	memset(&mes_set_hw_res_pkt, 0, sizeof(mes_set_hw_res_pkt));
674 
675 	mes_set_hw_res_pkt.header.type = MES_API_TYPE_SCHEDULER;
676 	mes_set_hw_res_pkt.header.opcode = MES_SCH_API_SET_HW_RSRC;
677 	mes_set_hw_res_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
678 
679 	mes_set_hw_res_pkt.vmid_mask_mmhub = mes->vmid_mask_mmhub;
680 	mes_set_hw_res_pkt.vmid_mask_gfxhub = mes->vmid_mask_gfxhub;
681 	mes_set_hw_res_pkt.gds_size = adev->gds.gds_size;
682 	mes_set_hw_res_pkt.paging_vmid = 0;
683 	mes_set_hw_res_pkt.g_sch_ctx_gpu_mc_ptr = mes->sch_ctx_gpu_addr[0];
684 	mes_set_hw_res_pkt.query_status_fence_gpu_mc_ptr =
685 		mes->query_status_fence_gpu_addr[0];
686 
687 	for (i = 0; i < MAX_COMPUTE_PIPES; i++)
688 		mes_set_hw_res_pkt.compute_hqd_mask[i] =
689 			mes->compute_hqd_mask[i];
690 
691 	for (i = 0; i < MAX_GFX_PIPES; i++)
692 		mes_set_hw_res_pkt.gfx_hqd_mask[i] =
693 			mes->gfx_hqd_mask[i];
694 
695 	for (i = 0; i < MAX_SDMA_PIPES; i++)
696 		mes_set_hw_res_pkt.sdma_hqd_mask[i] = mes->sdma_hqd_mask[i];
697 
698 	for (i = 0; i < AMD_PRIORITY_NUM_LEVELS; i++)
699 		mes_set_hw_res_pkt.aggregated_doorbells[i] =
700 			mes->aggregated_doorbells[i];
701 
702 	for (i = 0; i < 5; i++) {
703 		mes_set_hw_res_pkt.gc_base[i] = adev->reg_offset[GC_HWIP][0][i];
704 		mes_set_hw_res_pkt.mmhub_base[i] =
705 				adev->reg_offset[MMHUB_HWIP][0][i];
706 		mes_set_hw_res_pkt.osssys_base[i] =
707 		adev->reg_offset[OSSSYS_HWIP][0][i];
708 	}
709 
710 	mes_set_hw_res_pkt.disable_reset = 1;
711 	mes_set_hw_res_pkt.disable_mes_log = 1;
712 	mes_set_hw_res_pkt.use_different_vmid_compute = 1;
713 	mes_set_hw_res_pkt.enable_reg_active_poll = 1;
714 	mes_set_hw_res_pkt.enable_level_process_quantum_check = 1;
715 	mes_set_hw_res_pkt.oversubscription_timer = 50;
716 	if (amdgpu_mes_log_enable) {
717 		mes_set_hw_res_pkt.enable_mes_event_int_logging = 1;
718 		mes_set_hw_res_pkt.event_intr_history_gpu_mc_ptr =
719 					mes->event_log_gpu_addr;
720 	}
721 
722 	if (adev->enforce_isolation[0] == AMDGPU_ENFORCE_ISOLATION_ENABLE)
723 		mes_set_hw_res_pkt.limit_single_process = 1;
724 
725 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
726 			&mes_set_hw_res_pkt, sizeof(mes_set_hw_res_pkt),
727 			offsetof(union MESAPI_SET_HW_RESOURCES, api_status));
728 }
729 
730 static int mes_v11_0_set_hw_resources_1(struct amdgpu_mes *mes)
731 {
732 	union MESAPI_SET_HW_RESOURCES_1 mes_set_hw_res_pkt;
733 	memset(&mes_set_hw_res_pkt, 0, sizeof(mes_set_hw_res_pkt));
734 
735 	mes_set_hw_res_pkt.header.type = MES_API_TYPE_SCHEDULER;
736 	mes_set_hw_res_pkt.header.opcode = MES_SCH_API_SET_HW_RSRC_1;
737 	mes_set_hw_res_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
738 	mes_set_hw_res_pkt.enable_mes_info_ctx = 1;
739 
740 	mes_set_hw_res_pkt.cleaner_shader_fence_mc_addr = mes->resource_1_gpu_addr[0];
741 	if (amdgpu_sriov_is_mes_info_enable(mes->adev)) {
742 		mes_set_hw_res_pkt.mes_info_ctx_mc_addr =
743 			mes->resource_1_gpu_addr[0] + AMDGPU_GPU_PAGE_SIZE;
744 		mes_set_hw_res_pkt.mes_info_ctx_size = MES11_HW_RESOURCE_1_SIZE;
745 	}
746 
747 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
748 			&mes_set_hw_res_pkt, sizeof(mes_set_hw_res_pkt),
749 			offsetof(union MESAPI_SET_HW_RESOURCES_1, api_status));
750 }
751 
752 static int mes_v11_0_reset_hw_queue(struct amdgpu_mes *mes,
753 				    struct mes_reset_queue_input *input)
754 {
755 	union MESAPI__RESET mes_reset_queue_pkt;
756 
757 	if (input->use_mmio)
758 		return mes_v11_0_reset_queue_mmio(mes, input->queue_type,
759 						  input->me_id, input->pipe_id,
760 						  input->queue_id, input->vmid);
761 
762 	memset(&mes_reset_queue_pkt, 0, sizeof(mes_reset_queue_pkt));
763 
764 	mes_reset_queue_pkt.header.type = MES_API_TYPE_SCHEDULER;
765 	mes_reset_queue_pkt.header.opcode = MES_SCH_API_RESET;
766 	mes_reset_queue_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
767 
768 	mes_reset_queue_pkt.queue_type =
769 		convert_to_mes_queue_type(input->queue_type);
770 
771 	if (input->legacy_gfx) {
772 		mes_reset_queue_pkt.reset_legacy_gfx = 1;
773 		mes_reset_queue_pkt.pipe_id_lp = input->pipe_id;
774 		mes_reset_queue_pkt.queue_id_lp = input->queue_id;
775 		mes_reset_queue_pkt.mqd_mc_addr_lp = input->mqd_addr;
776 		mes_reset_queue_pkt.doorbell_offset_lp = input->doorbell_offset;
777 		mes_reset_queue_pkt.wptr_addr_lp = input->wptr_addr;
778 		mes_reset_queue_pkt.vmid_id_lp = input->vmid;
779 	} else {
780 		mes_reset_queue_pkt.reset_queue_only = 1;
781 		mes_reset_queue_pkt.doorbell_offset = input->doorbell_offset;
782 	}
783 
784 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
785 			&mes_reset_queue_pkt, sizeof(mes_reset_queue_pkt),
786 			offsetof(union MESAPI__RESET, api_status));
787 }
788 
789 static int mes_v11_0_detect_and_reset_hung_queues(struct amdgpu_mes *mes,
790 						  struct mes_detect_and_reset_queue_input *input)
791 {
792 	union MESAPI__RESET mes_reset_queue_pkt;
793 
794 	memset(&mes_reset_queue_pkt, 0, sizeof(mes_reset_queue_pkt));
795 
796 	mes_reset_queue_pkt.header.type = MES_API_TYPE_SCHEDULER;
797 	mes_reset_queue_pkt.header.opcode = MES_SCH_API_RESET;
798 	mes_reset_queue_pkt.header.dwsize = API_FRAME_SIZE_IN_DWORDS;
799 
800 	mes_reset_queue_pkt.queue_type =
801 		convert_to_mes_queue_type(input->queue_type);
802 	mes_reset_queue_pkt.doorbell_offset_addr =
803 		mes->hung_queue_db_array_gpu_addr;
804 
805 	if (input->detect_only)
806 		mes_reset_queue_pkt.hang_detect_only = 1;
807 	else
808 		mes_reset_queue_pkt.hang_detect_then_reset = 1;
809 
810 	return mes_v11_0_submit_pkt_and_poll_completion(mes,
811 			&mes_reset_queue_pkt, sizeof(mes_reset_queue_pkt),
812 			offsetof(union MESAPI__RESET, api_status));
813 }
814 
815 static const struct amdgpu_mes_funcs mes_v11_0_funcs = {
816 	.add_hw_queue = mes_v11_0_add_hw_queue,
817 	.remove_hw_queue = mes_v11_0_remove_hw_queue,
818 	.map_legacy_queue = mes_v11_0_map_legacy_queue,
819 	.unmap_legacy_queue = mes_v11_0_unmap_legacy_queue,
820 	.suspend_gang = mes_v11_0_suspend_gang,
821 	.resume_gang = mes_v11_0_resume_gang,
822 	.misc_op = mes_v11_0_misc_op,
823 	.reset_hw_queue = mes_v11_0_reset_hw_queue,
824 	.detect_and_reset_hung_queues = mes_v11_0_detect_and_reset_hung_queues,
825 };
826 
827 static int mes_v11_0_allocate_ucode_buffer(struct amdgpu_device *adev,
828 					   enum amdgpu_mes_pipe pipe)
829 {
830 	int r;
831 	const struct mes_firmware_header_v1_0 *mes_hdr;
832 	const __le32 *fw_data;
833 	unsigned fw_size;
834 
835 	mes_hdr = (const struct mes_firmware_header_v1_0 *)
836 		adev->mes.fw[pipe]->data;
837 
838 	fw_data = (const __le32 *)(adev->mes.fw[pipe]->data +
839 		   le32_to_cpu(mes_hdr->mes_ucode_offset_bytes));
840 	fw_size = le32_to_cpu(mes_hdr->mes_ucode_size_bytes);
841 
842 	r = amdgpu_bo_create_reserved(adev, fw_size,
843 				      PAGE_SIZE,
844 				      AMDGPU_GEM_DOMAIN_VRAM |
845 				      AMDGPU_GEM_DOMAIN_GTT,
846 				      &adev->mes.ucode_fw_obj[pipe],
847 				      &adev->mes.ucode_fw_gpu_addr[pipe],
848 				      (void **)&adev->mes.ucode_fw_ptr[pipe]);
849 	if (r) {
850 		dev_err(adev->dev, "(%d) failed to create mes fw bo\n", r);
851 		return r;
852 	}
853 
854 	memcpy(adev->mes.ucode_fw_ptr[pipe], fw_data, fw_size);
855 
856 	amdgpu_bo_kunmap(adev->mes.ucode_fw_obj[pipe]);
857 	amdgpu_bo_unreserve(adev->mes.ucode_fw_obj[pipe]);
858 
859 	return 0;
860 }
861 
862 static int mes_v11_0_allocate_ucode_data_buffer(struct amdgpu_device *adev,
863 						enum amdgpu_mes_pipe pipe)
864 {
865 	int r;
866 	const struct mes_firmware_header_v1_0 *mes_hdr;
867 	const __le32 *fw_data;
868 	unsigned fw_size;
869 
870 	mes_hdr = (const struct mes_firmware_header_v1_0 *)
871 		adev->mes.fw[pipe]->data;
872 
873 	fw_data = (const __le32 *)(adev->mes.fw[pipe]->data +
874 		   le32_to_cpu(mes_hdr->mes_ucode_data_offset_bytes));
875 	fw_size = le32_to_cpu(mes_hdr->mes_ucode_data_size_bytes);
876 
877 	if (fw_size > GFX_MES_DRAM_SIZE) {
878 		dev_err(adev->dev, "PIPE%d ucode data fw size (%d) is greater than dram size (%d)\n",
879 			pipe, fw_size, GFX_MES_DRAM_SIZE);
880 		return -EINVAL;
881 	}
882 
883 	r = amdgpu_bo_create_reserved(adev, GFX_MES_DRAM_SIZE,
884 				      64 * 1024,
885 				      AMDGPU_GEM_DOMAIN_VRAM |
886 				      AMDGPU_GEM_DOMAIN_GTT,
887 				      &adev->mes.data_fw_obj[pipe],
888 				      &adev->mes.data_fw_gpu_addr[pipe],
889 				      (void **)&adev->mes.data_fw_ptr[pipe]);
890 	if (r) {
891 		dev_err(adev->dev, "(%d) failed to create mes data fw bo\n", r);
892 		return r;
893 	}
894 
895 	memcpy(adev->mes.data_fw_ptr[pipe], fw_data, fw_size);
896 
897 	amdgpu_bo_kunmap(adev->mes.data_fw_obj[pipe]);
898 	amdgpu_bo_unreserve(adev->mes.data_fw_obj[pipe]);
899 
900 	return 0;
901 }
902 
903 static void mes_v11_0_free_ucode_buffers(struct amdgpu_device *adev,
904 					 enum amdgpu_mes_pipe pipe)
905 {
906 	amdgpu_bo_free_kernel(&adev->mes.data_fw_obj[pipe],
907 			      &adev->mes.data_fw_gpu_addr[pipe],
908 			      (void **)&adev->mes.data_fw_ptr[pipe]);
909 
910 	amdgpu_bo_free_kernel(&adev->mes.ucode_fw_obj[pipe],
911 			      &adev->mes.ucode_fw_gpu_addr[pipe],
912 			      (void **)&adev->mes.ucode_fw_ptr[pipe]);
913 }
914 
915 static void mes_v11_0_get_fw_version(struct amdgpu_device *adev)
916 {
917 	int pipe;
918 
919 	/* return early if we have already fetched these */
920 	if (adev->mes.sched_version && adev->mes.kiq_version)
921 		return;
922 
923 	/* get MES scheduler/KIQ versions */
924 	mutex_lock(&adev->srbm_mutex);
925 
926 	for (pipe = 0; pipe < AMDGPU_MAX_MES_PIPES; pipe++) {
927 		soc21_grbm_select(adev, 3, pipe, 0, 0);
928 
929 		if (pipe == AMDGPU_MES_SCHED_PIPE)
930 			adev->mes.sched_version =
931 				RREG32_SOC15(GC, 0, regCP_MES_GP3_LO);
932 		else if (pipe == AMDGPU_MES_KIQ_PIPE && adev->enable_mes_kiq)
933 			adev->mes.kiq_version =
934 				RREG32_SOC15(GC, 0, regCP_MES_GP3_LO);
935 	}
936 
937 	soc21_grbm_select(adev, 0, 0, 0, 0);
938 	mutex_unlock(&adev->srbm_mutex);
939 }
940 
941 static void mes_v11_0_enable(struct amdgpu_device *adev, bool enable)
942 {
943 	uint64_t ucode_addr;
944 	uint32_t pipe, data = 0;
945 
946 	if (enable) {
947 		if (amdgpu_mes_log_enable) {
948 			WREG32_SOC15(GC, 0, regCP_MES_MSCRATCH_LO,
949 				lower_32_bits(adev->mes.event_log_gpu_addr + AMDGPU_MES_LOG_BUFFER_SIZE));
950 			WREG32_SOC15(GC, 0, regCP_MES_MSCRATCH_HI,
951 				upper_32_bits(adev->mes.event_log_gpu_addr + AMDGPU_MES_LOG_BUFFER_SIZE));
952 			dev_info(adev->dev, "Setup CP MES MSCRATCH address : 0x%x. 0x%x\n",
953 				RREG32_SOC15(GC, 0, regCP_MES_MSCRATCH_HI),
954 				RREG32_SOC15(GC, 0, regCP_MES_MSCRATCH_LO));
955 		}
956 
957 		data = RREG32_SOC15(GC, 0, regCP_MES_CNTL);
958 		data = REG_SET_FIELD(data, CP_MES_CNTL, MES_PIPE0_RESET, 1);
959 		data = REG_SET_FIELD(data, CP_MES_CNTL,
960 			     MES_PIPE1_RESET, adev->enable_mes_kiq ? 1 : 0);
961 		WREG32_SOC15(GC, 0, regCP_MES_CNTL, data);
962 
963 		mutex_lock(&adev->srbm_mutex);
964 		for (pipe = 0; pipe < AMDGPU_MAX_MES_PIPES; pipe++) {
965 			if (!adev->enable_mes_kiq &&
966 			    pipe == AMDGPU_MES_KIQ_PIPE)
967 				continue;
968 
969 			soc21_grbm_select(adev, 3, pipe, 0, 0);
970 
971 			ucode_addr = adev->mes.uc_start_addr[pipe] >> 2;
972 			WREG32_SOC15(GC, 0, regCP_MES_PRGRM_CNTR_START,
973 				     lower_32_bits(ucode_addr));
974 			WREG32_SOC15(GC, 0, regCP_MES_PRGRM_CNTR_START_HI,
975 				     upper_32_bits(ucode_addr));
976 		}
977 		soc21_grbm_select(adev, 0, 0, 0, 0);
978 		mutex_unlock(&adev->srbm_mutex);
979 
980 		/* unhalt MES and activate pipe0 */
981 		data = REG_SET_FIELD(0, CP_MES_CNTL, MES_PIPE0_ACTIVE, 1);
982 		data = REG_SET_FIELD(data, CP_MES_CNTL, MES_PIPE1_ACTIVE,
983 				     adev->enable_mes_kiq ? 1 : 0);
984 		WREG32_SOC15(GC, 0, regCP_MES_CNTL, data);
985 
986 		if (amdgpu_emu_mode)
987 			msleep(100);
988 		else
989 			udelay(500);
990 	} else {
991 		data = RREG32_SOC15(GC, 0, regCP_MES_CNTL);
992 		data = REG_SET_FIELD(data, CP_MES_CNTL, MES_PIPE0_ACTIVE, 0);
993 		data = REG_SET_FIELD(data, CP_MES_CNTL, MES_PIPE1_ACTIVE, 0);
994 		data = REG_SET_FIELD(data, CP_MES_CNTL,
995 				     MES_INVALIDATE_ICACHE, 1);
996 		data = REG_SET_FIELD(data, CP_MES_CNTL, MES_PIPE0_RESET, 1);
997 		data = REG_SET_FIELD(data, CP_MES_CNTL, MES_PIPE1_RESET,
998 				     adev->enable_mes_kiq ? 1 : 0);
999 		data = REG_SET_FIELD(data, CP_MES_CNTL, MES_HALT, 1);
1000 		WREG32_SOC15(GC, 0, regCP_MES_CNTL, data);
1001 	}
1002 }
1003 
1004 /* This function is for backdoor MES firmware */
1005 static int mes_v11_0_load_microcode(struct amdgpu_device *adev,
1006 				    enum amdgpu_mes_pipe pipe, bool prime_icache)
1007 {
1008 	int r;
1009 	uint32_t data;
1010 	uint64_t ucode_addr;
1011 
1012 	mes_v11_0_enable(adev, false);
1013 
1014 	if (!adev->mes.fw[pipe])
1015 		return -EINVAL;
1016 
1017 	r = mes_v11_0_allocate_ucode_buffer(adev, pipe);
1018 	if (r)
1019 		return r;
1020 
1021 	r = mes_v11_0_allocate_ucode_data_buffer(adev, pipe);
1022 	if (r) {
1023 		mes_v11_0_free_ucode_buffers(adev, pipe);
1024 		return r;
1025 	}
1026 
1027 	mutex_lock(&adev->srbm_mutex);
1028 	/* me=3, pipe=0, queue=0 */
1029 	soc21_grbm_select(adev, 3, pipe, 0, 0);
1030 
1031 	WREG32_SOC15(GC, 0, regCP_MES_IC_BASE_CNTL, 0);
1032 
1033 	/* set ucode start address */
1034 	ucode_addr = adev->mes.uc_start_addr[pipe] >> 2;
1035 	WREG32_SOC15(GC, 0, regCP_MES_PRGRM_CNTR_START,
1036 		     lower_32_bits(ucode_addr));
1037 	WREG32_SOC15(GC, 0, regCP_MES_PRGRM_CNTR_START_HI,
1038 		     upper_32_bits(ucode_addr));
1039 
1040 	/* set ucode fimrware address */
1041 	WREG32_SOC15(GC, 0, regCP_MES_IC_BASE_LO,
1042 		     lower_32_bits(adev->mes.ucode_fw_gpu_addr[pipe]));
1043 	WREG32_SOC15(GC, 0, regCP_MES_IC_BASE_HI,
1044 		     upper_32_bits(adev->mes.ucode_fw_gpu_addr[pipe]));
1045 
1046 	/* set ucode instruction cache boundary to 2M-1 */
1047 	WREG32_SOC15(GC, 0, regCP_MES_MIBOUND_LO, 0x1FFFFF);
1048 
1049 	/* set ucode data firmware address */
1050 	WREG32_SOC15(GC, 0, regCP_MES_MDBASE_LO,
1051 		     lower_32_bits(adev->mes.data_fw_gpu_addr[pipe]));
1052 	WREG32_SOC15(GC, 0, regCP_MES_MDBASE_HI,
1053 		     upper_32_bits(adev->mes.data_fw_gpu_addr[pipe]));
1054 
1055 	/* Set 0x7FFFF (512K-1) to CP_MES_MDBOUND_LO */
1056 	WREG32_SOC15(GC, 0, regCP_MES_MDBOUND_LO, 0x7FFFF);
1057 
1058 	if (prime_icache) {
1059 		/* invalidate ICACHE */
1060 		data = RREG32_SOC15(GC, 0, regCP_MES_IC_OP_CNTL);
1061 		data = REG_SET_FIELD(data, CP_MES_IC_OP_CNTL, PRIME_ICACHE, 0);
1062 		data = REG_SET_FIELD(data, CP_MES_IC_OP_CNTL, INVALIDATE_CACHE, 1);
1063 		WREG32_SOC15(GC, 0, regCP_MES_IC_OP_CNTL, data);
1064 
1065 		/* prime the ICACHE. */
1066 		data = RREG32_SOC15(GC, 0, regCP_MES_IC_OP_CNTL);
1067 		data = REG_SET_FIELD(data, CP_MES_IC_OP_CNTL, PRIME_ICACHE, 1);
1068 		WREG32_SOC15(GC, 0, regCP_MES_IC_OP_CNTL, data);
1069 	}
1070 
1071 	soc21_grbm_select(adev, 0, 0, 0, 0);
1072 	mutex_unlock(&adev->srbm_mutex);
1073 
1074 	return 0;
1075 }
1076 
1077 static int mes_v11_0_allocate_eop_buf(struct amdgpu_device *adev,
1078 				      enum amdgpu_mes_pipe pipe)
1079 {
1080 	int r;
1081 	u32 *eop;
1082 
1083 	r = amdgpu_bo_create_reserved(adev, MES_EOP_SIZE, PAGE_SIZE,
1084 			      AMDGPU_GEM_DOMAIN_GTT,
1085 			      &adev->mes.eop_gpu_obj[pipe],
1086 			      &adev->mes.eop_gpu_addr[pipe],
1087 			      (void **)&eop);
1088 	if (r) {
1089 		dev_warn(adev->dev, "(%d) create EOP bo failed\n", r);
1090 		return r;
1091 	}
1092 
1093 	memset(eop, 0,
1094 	       adev->mes.eop_gpu_obj[pipe]->tbo.base.size);
1095 
1096 	amdgpu_bo_kunmap(adev->mes.eop_gpu_obj[pipe]);
1097 	amdgpu_bo_unreserve(adev->mes.eop_gpu_obj[pipe]);
1098 
1099 	return 0;
1100 }
1101 
1102 static int mes_v11_0_mqd_init(struct amdgpu_ring *ring)
1103 {
1104 	struct v11_compute_mqd *mqd = ring->mqd_ptr;
1105 	uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
1106 	uint32_t tmp;
1107 
1108 	memset(mqd, 0, sizeof(*mqd));
1109 
1110 	mqd->header = 0xC0310800;
1111 	mqd->compute_pipelinestat_enable = 0x00000001;
1112 	mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
1113 	mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
1114 	mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
1115 	mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
1116 	mqd->compute_misc_reserved = 0x00000007;
1117 
1118 	eop_base_addr = ring->eop_gpu_addr >> 8;
1119 
1120 	/* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
1121 	tmp = regCP_HQD_EOP_CONTROL_DEFAULT;
1122 	tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
1123 			(order_base_2(MES_EOP_SIZE / 4) - 1));
1124 
1125 	mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_base_addr);
1126 	mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
1127 	mqd->cp_hqd_eop_control = tmp;
1128 
1129 	/* disable the queue if it's active */
1130 	ring->wptr = 0;
1131 	mqd->cp_hqd_pq_rptr = 0;
1132 	mqd->cp_hqd_pq_wptr_lo = 0;
1133 	mqd->cp_hqd_pq_wptr_hi = 0;
1134 
1135 	/* set the pointer to the MQD */
1136 	mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
1137 	mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
1138 
1139 	/* set MQD vmid to 0 */
1140 	tmp = regCP_MQD_CONTROL_DEFAULT;
1141 	tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
1142 	mqd->cp_mqd_control = tmp;
1143 
1144 	/* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
1145 	hqd_gpu_addr = ring->gpu_addr >> 8;
1146 	mqd->cp_hqd_pq_base_lo = lower_32_bits(hqd_gpu_addr);
1147 	mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
1148 
1149 	/* set the wb address whether it's enabled or not */
1150 	wb_gpu_addr = ring->rptr_gpu_addr;
1151 	mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
1152 	mqd->cp_hqd_pq_rptr_report_addr_hi =
1153 		upper_32_bits(wb_gpu_addr) & 0xffff;
1154 
1155 	/* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
1156 	wb_gpu_addr = ring->wptr_gpu_addr;
1157 	mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffff8;
1158 	mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
1159 
1160 	/* set up the HQD, this is similar to CP_RB0_CNTL */
1161 	tmp = regCP_HQD_PQ_CONTROL_DEFAULT;
1162 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
1163 			    (order_base_2(ring->ring_size / 4) - 1));
1164 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
1165 			    ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
1166 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 1);
1167 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, TUNNEL_DISPATCH, 0);
1168 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
1169 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
1170 	tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, NO_UPDATE_RPTR, 1);
1171 	mqd->cp_hqd_pq_control = tmp;
1172 
1173 	/* enable doorbell */
1174 	tmp = 0;
1175 	if (ring->use_doorbell) {
1176 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
1177 				    DOORBELL_OFFSET, ring->doorbell_index);
1178 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
1179 				    DOORBELL_EN, 1);
1180 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
1181 				    DOORBELL_SOURCE, 0);
1182 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
1183 				    DOORBELL_HIT, 0);
1184 	} else
1185 		tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
1186 				    DOORBELL_EN, 0);
1187 	mqd->cp_hqd_pq_doorbell_control = tmp;
1188 
1189 	mqd->cp_hqd_vmid = 0;
1190 	/* activate the queue */
1191 	mqd->cp_hqd_active = 1;
1192 
1193 	tmp = regCP_HQD_PERSISTENT_STATE_DEFAULT;
1194 	tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE,
1195 			    PRELOAD_SIZE, 0x55);
1196 	mqd->cp_hqd_persistent_state = tmp;
1197 
1198 	mqd->cp_hqd_ib_control = regCP_HQD_IB_CONTROL_DEFAULT;
1199 	mqd->cp_hqd_iq_timer = regCP_HQD_IQ_TIMER_DEFAULT;
1200 	mqd->cp_hqd_quantum = regCP_HQD_QUANTUM_DEFAULT;
1201 
1202 	amdgpu_device_flush_hdp(ring->adev, NULL);
1203 	return 0;
1204 }
1205 
1206 static void mes_v11_0_queue_init_register(struct amdgpu_ring *ring)
1207 {
1208 	struct v11_compute_mqd *mqd = ring->mqd_ptr;
1209 	struct amdgpu_device *adev = ring->adev;
1210 	uint32_t data = 0;
1211 
1212 	mutex_lock(&adev->srbm_mutex);
1213 	soc21_grbm_select(adev, 3, ring->pipe, 0, 0);
1214 
1215 	/* set CP_HQD_VMID.VMID = 0. */
1216 	data = RREG32_SOC15(GC, 0, regCP_HQD_VMID);
1217 	data = REG_SET_FIELD(data, CP_HQD_VMID, VMID, 0);
1218 	WREG32_SOC15(GC, 0, regCP_HQD_VMID, data);
1219 
1220 	/* set CP_HQD_PQ_DOORBELL_CONTROL.DOORBELL_EN=0 */
1221 	data = RREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL);
1222 	data = REG_SET_FIELD(data, CP_HQD_PQ_DOORBELL_CONTROL,
1223 			     DOORBELL_EN, 0);
1224 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL, data);
1225 
1226 	/* set CP_MQD_BASE_ADDR/HI with the MQD base address */
1227 	WREG32_SOC15(GC, 0, regCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
1228 	WREG32_SOC15(GC, 0, regCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
1229 
1230 	/* set CP_MQD_CONTROL.VMID=0 */
1231 	data = RREG32_SOC15(GC, 0, regCP_MQD_CONTROL);
1232 	data = REG_SET_FIELD(data, CP_MQD_CONTROL, VMID, 0);
1233 	WREG32_SOC15(GC, 0, regCP_MQD_CONTROL, 0);
1234 
1235 	/* set CP_HQD_PQ_BASE/HI with the ring buffer base address */
1236 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
1237 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
1238 
1239 	/* set CP_HQD_PQ_RPTR_REPORT_ADDR/HI */
1240 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_RPTR_REPORT_ADDR,
1241 		     mqd->cp_hqd_pq_rptr_report_addr_lo);
1242 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
1243 		     mqd->cp_hqd_pq_rptr_report_addr_hi);
1244 
1245 	/* set CP_HQD_PQ_CONTROL */
1246 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
1247 
1248 	/* set CP_HQD_PQ_WPTR_POLL_ADDR/HI */
1249 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_POLL_ADDR,
1250 		     mqd->cp_hqd_pq_wptr_poll_addr_lo);
1251 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_POLL_ADDR_HI,
1252 		     mqd->cp_hqd_pq_wptr_poll_addr_hi);
1253 
1254 	/* set CP_HQD_PQ_DOORBELL_CONTROL */
1255 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL,
1256 		     mqd->cp_hqd_pq_doorbell_control);
1257 
1258 	/* set CP_HQD_PERSISTENT_STATE.PRELOAD_SIZE=0x53 */
1259 	WREG32_SOC15(GC, 0, regCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
1260 
1261 	/* set CP_HQD_ACTIVE.ACTIVE=1 */
1262 	WREG32_SOC15(GC, 0, regCP_HQD_ACTIVE, mqd->cp_hqd_active);
1263 
1264 	soc21_grbm_select(adev, 0, 0, 0, 0);
1265 	mutex_unlock(&adev->srbm_mutex);
1266 }
1267 
1268 static int mes_v11_0_kiq_enable_queue(struct amdgpu_device *adev)
1269 {
1270 	struct amdgpu_kiq *kiq = &adev->gfx.kiq[0];
1271 	struct amdgpu_ring *kiq_ring = &adev->gfx.kiq[0].ring;
1272 	int r;
1273 
1274 	if (!kiq->pmf || !kiq->pmf->kiq_map_queues)
1275 		return -EINVAL;
1276 
1277 	r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size);
1278 	if (r) {
1279 		DRM_ERROR("Failed to lock KIQ (%d).\n", r);
1280 		return r;
1281 	}
1282 
1283 	kiq->pmf->kiq_map_queues(kiq_ring, &adev->mes.ring[0]);
1284 
1285 	return amdgpu_ring_test_helper(kiq_ring);
1286 }
1287 
1288 static int mes_v11_0_queue_init(struct amdgpu_device *adev,
1289 				enum amdgpu_mes_pipe pipe)
1290 {
1291 	struct amdgpu_ring *ring;
1292 	int r;
1293 
1294 	if (pipe == AMDGPU_MES_KIQ_PIPE)
1295 		ring = &adev->gfx.kiq[0].ring;
1296 	else if (pipe == AMDGPU_MES_SCHED_PIPE)
1297 		ring = &adev->mes.ring[0];
1298 	else
1299 		BUG();
1300 
1301 	if ((pipe == AMDGPU_MES_SCHED_PIPE) &&
1302 	    (amdgpu_in_reset(adev) || adev->in_suspend)) {
1303 		*(ring->wptr_cpu_addr) = 0;
1304 		*(ring->rptr_cpu_addr) = 0;
1305 		amdgpu_ring_clear_ring(ring);
1306 	}
1307 
1308 	r = mes_v11_0_mqd_init(ring);
1309 	if (r)
1310 		return r;
1311 
1312 	if (pipe == AMDGPU_MES_SCHED_PIPE) {
1313 		r = mes_v11_0_kiq_enable_queue(adev);
1314 		if (r)
1315 			return r;
1316 	} else {
1317 		mes_v11_0_queue_init_register(ring);
1318 	}
1319 
1320 	return 0;
1321 }
1322 
1323 static int mes_v11_0_ring_init(struct amdgpu_device *adev)
1324 {
1325 	struct amdgpu_ring *ring;
1326 
1327 	ring = &adev->mes.ring[0];
1328 
1329 	ring->funcs = &mes_v11_0_ring_funcs;
1330 
1331 	ring->me = 3;
1332 	ring->pipe = 0;
1333 	ring->queue = 0;
1334 
1335 	ring->ring_obj = NULL;
1336 	ring->use_doorbell = true;
1337 	ring->doorbell_index = adev->doorbell_index.mes_ring0 << 1;
1338 	ring->eop_gpu_addr = adev->mes.eop_gpu_addr[AMDGPU_MES_SCHED_PIPE];
1339 	ring->no_scheduler = true;
1340 	sprintf(ring->name, "mes_%d.%d.%d", ring->me, ring->pipe, ring->queue);
1341 
1342 	return amdgpu_ring_init(adev, ring, 1024, NULL, 0,
1343 				AMDGPU_RING_PRIO_DEFAULT, NULL);
1344 }
1345 
1346 static int mes_v11_0_kiq_ring_init(struct amdgpu_device *adev)
1347 {
1348 	struct amdgpu_ring *ring;
1349 
1350 	spin_lock_init(&adev->gfx.kiq[0].ring_lock);
1351 
1352 	ring = &adev->gfx.kiq[0].ring;
1353 
1354 	ring->me = 3;
1355 	ring->pipe = 1;
1356 	ring->queue = 0;
1357 
1358 	ring->adev = NULL;
1359 	ring->ring_obj = NULL;
1360 	ring->use_doorbell = true;
1361 	ring->doorbell_index = adev->doorbell_index.mes_ring1 << 1;
1362 	ring->eop_gpu_addr = adev->mes.eop_gpu_addr[AMDGPU_MES_KIQ_PIPE];
1363 	ring->no_scheduler = true;
1364 	sprintf(ring->name, "mes_kiq_%d.%d.%d",
1365 		ring->me, ring->pipe, ring->queue);
1366 
1367 	return amdgpu_ring_init(adev, ring, 1024, NULL, 0,
1368 				AMDGPU_RING_PRIO_DEFAULT, NULL);
1369 }
1370 
1371 static int mes_v11_0_mqd_sw_init(struct amdgpu_device *adev,
1372 				 enum amdgpu_mes_pipe pipe)
1373 {
1374 	int r, mqd_size = sizeof(struct v11_compute_mqd);
1375 	struct amdgpu_ring *ring;
1376 
1377 	if (pipe == AMDGPU_MES_KIQ_PIPE)
1378 		ring = &adev->gfx.kiq[0].ring;
1379 	else if (pipe == AMDGPU_MES_SCHED_PIPE)
1380 		ring = &adev->mes.ring[0];
1381 	else
1382 		BUG();
1383 
1384 	if (ring->mqd_obj)
1385 		return 0;
1386 
1387 	r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
1388 				    AMDGPU_GEM_DOMAIN_VRAM |
1389 				    AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
1390 				    &ring->mqd_gpu_addr, &ring->mqd_ptr);
1391 	if (r) {
1392 		dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r);
1393 		return r;
1394 	}
1395 
1396 	memset(ring->mqd_ptr, 0, mqd_size);
1397 
1398 	/* prepare MQD backup */
1399 	adev->mes.mqd_backup[pipe] = kmalloc(mqd_size, GFP_KERNEL);
1400 	if (!adev->mes.mqd_backup[pipe]) {
1401 		dev_warn(adev->dev,
1402 			 "no memory to create MQD backup for ring %s\n",
1403 			 ring->name);
1404 		return -ENOMEM;
1405 	}
1406 
1407 	return 0;
1408 }
1409 
1410 static int mes_v11_0_sw_init(struct amdgpu_ip_block *ip_block)
1411 {
1412 	struct amdgpu_device *adev = ip_block->adev;
1413 	int pipe, r, bo_size;
1414 
1415 	adev->mes.funcs = &mes_v11_0_funcs;
1416 	adev->mes.kiq_hw_init = &mes_v11_0_kiq_hw_init;
1417 	adev->mes.kiq_hw_fini = &mes_v11_0_kiq_hw_fini;
1418 
1419 	adev->mes.event_log_size = AMDGPU_MES_LOG_BUFFER_SIZE + AMDGPU_MES_MSCRATCH_SIZE;
1420 
1421 	r = amdgpu_mes_init(adev);
1422 	if (r)
1423 		return r;
1424 
1425 	for (pipe = 0; pipe < AMDGPU_MAX_MES_PIPES; pipe++) {
1426 		if (!adev->enable_mes_kiq && pipe == AMDGPU_MES_KIQ_PIPE)
1427 			continue;
1428 
1429 		r = mes_v11_0_allocate_eop_buf(adev, pipe);
1430 		if (r)
1431 			return r;
1432 
1433 		r = mes_v11_0_mqd_sw_init(adev, pipe);
1434 		if (r)
1435 			return r;
1436 	}
1437 
1438 	if (adev->enable_mes_kiq) {
1439 		r = mes_v11_0_kiq_ring_init(adev);
1440 		if (r)
1441 			return r;
1442 	}
1443 
1444 	r = mes_v11_0_ring_init(adev);
1445 	if (r)
1446 		return r;
1447 
1448 	bo_size = AMDGPU_GPU_PAGE_SIZE;
1449 	if (amdgpu_sriov_is_mes_info_enable(adev))
1450 		bo_size += MES11_HW_RESOURCE_1_SIZE;
1451 
1452 	/* Only needed for AMDGPU_MES_SCHED_PIPE on MES 11*/
1453 	r = amdgpu_bo_create_kernel(adev,
1454 				    bo_size,
1455 				    PAGE_SIZE,
1456 				    AMDGPU_GEM_DOMAIN_VRAM,
1457 				    &adev->mes.resource_1[0],
1458 				    &adev->mes.resource_1_gpu_addr[0],
1459 				    &adev->mes.resource_1_addr[0]);
1460 	if (r) {
1461 		dev_err(adev->dev, "(%d) failed to create mes resource_1 bo\n", r);
1462 		return r;
1463 	}
1464 
1465 	return 0;
1466 }
1467 
1468 static int mes_v11_0_sw_fini(struct amdgpu_ip_block *ip_block)
1469 {
1470 	struct amdgpu_device *adev = ip_block->adev;
1471 	int pipe;
1472 
1473 	amdgpu_bo_free_kernel(&adev->mes.resource_1[0], &adev->mes.resource_1_gpu_addr[0],
1474 			      &adev->mes.resource_1_addr[0]);
1475 
1476 	for (pipe = 0; pipe < AMDGPU_MAX_MES_PIPES; pipe++) {
1477 		kfree(adev->mes.mqd_backup[pipe]);
1478 
1479 		amdgpu_bo_free_kernel(&adev->mes.eop_gpu_obj[pipe],
1480 				      &adev->mes.eop_gpu_addr[pipe],
1481 				      NULL);
1482 		amdgpu_ucode_release(&adev->mes.fw[pipe]);
1483 	}
1484 
1485 	amdgpu_bo_free_kernel(&adev->gfx.kiq[0].ring.mqd_obj,
1486 			      &adev->gfx.kiq[0].ring.mqd_gpu_addr,
1487 			      &adev->gfx.kiq[0].ring.mqd_ptr);
1488 
1489 	amdgpu_bo_free_kernel(&adev->mes.ring[0].mqd_obj,
1490 			      &adev->mes.ring[0].mqd_gpu_addr,
1491 			      &adev->mes.ring[0].mqd_ptr);
1492 
1493 	amdgpu_ring_fini(&adev->gfx.kiq[0].ring);
1494 	amdgpu_ring_fini(&adev->mes.ring[0]);
1495 
1496 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
1497 		mes_v11_0_free_ucode_buffers(adev, AMDGPU_MES_KIQ_PIPE);
1498 		mes_v11_0_free_ucode_buffers(adev, AMDGPU_MES_SCHED_PIPE);
1499 	}
1500 
1501 	amdgpu_mes_fini(adev);
1502 	return 0;
1503 }
1504 
1505 static void mes_v11_0_kiq_dequeue(struct amdgpu_ring *ring)
1506 {
1507 	uint32_t data;
1508 	int i;
1509 	struct amdgpu_device *adev = ring->adev;
1510 
1511 	mutex_lock(&adev->srbm_mutex);
1512 	soc21_grbm_select(adev, 3, ring->pipe, 0, 0);
1513 
1514 	/* disable the queue if it's active */
1515 	if (RREG32_SOC15(GC, 0, regCP_HQD_ACTIVE) & 1) {
1516 		WREG32_SOC15(GC, 0, regCP_HQD_DEQUEUE_REQUEST, 1);
1517 		for (i = 0; i < adev->usec_timeout; i++) {
1518 			if (!(RREG32_SOC15(GC, 0, regCP_HQD_ACTIVE) & 1))
1519 				break;
1520 			udelay(1);
1521 		}
1522 	}
1523 	data = RREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL);
1524 	data = REG_SET_FIELD(data, CP_HQD_PQ_DOORBELL_CONTROL,
1525 				DOORBELL_EN, 0);
1526 	data = REG_SET_FIELD(data, CP_HQD_PQ_DOORBELL_CONTROL,
1527 				DOORBELL_HIT, 1);
1528 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL, data);
1529 
1530 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_DOORBELL_CONTROL, 0);
1531 
1532 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_LO, 0);
1533 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI, 0);
1534 	WREG32_SOC15(GC, 0, regCP_HQD_PQ_RPTR, 0);
1535 
1536 	soc21_grbm_select(adev, 0, 0, 0, 0);
1537 	mutex_unlock(&adev->srbm_mutex);
1538 }
1539 
1540 static void mes_v11_0_kiq_setting(struct amdgpu_ring *ring)
1541 {
1542 	uint32_t tmp;
1543 	struct amdgpu_device *adev = ring->adev;
1544 
1545 	/* tell RLC which is KIQ queue */
1546 	tmp = RREG32_SOC15(GC, 0, regRLC_CP_SCHEDULERS);
1547 	tmp &= 0xffffff00;
1548 	tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
1549 	WREG32_SOC15(GC, 0, regRLC_CP_SCHEDULERS, tmp | 0x80);
1550 }
1551 
1552 static void mes_v11_0_kiq_clear(struct amdgpu_device *adev)
1553 {
1554 	uint32_t tmp;
1555 
1556 	/* tell RLC which is KIQ dequeue */
1557 	tmp = RREG32_SOC15(GC, 0, regRLC_CP_SCHEDULERS);
1558 	tmp &= ~RLC_CP_SCHEDULERS__scheduler0_MASK;
1559 	WREG32_SOC15(GC, 0, regRLC_CP_SCHEDULERS, tmp);
1560 }
1561 
1562 static int mes_v11_0_kiq_hw_init(struct amdgpu_device *adev)
1563 {
1564 	int r = 0;
1565 	struct amdgpu_ip_block *ip_block;
1566 
1567 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
1568 
1569 		r = mes_v11_0_load_microcode(adev, AMDGPU_MES_SCHED_PIPE, false);
1570 		if (r) {
1571 			DRM_ERROR("failed to load MES fw, r=%d\n", r);
1572 			return r;
1573 		}
1574 
1575 		r = mes_v11_0_load_microcode(adev, AMDGPU_MES_KIQ_PIPE, true);
1576 		if (r) {
1577 			DRM_ERROR("failed to load MES kiq fw, r=%d\n", r);
1578 			return r;
1579 		}
1580 
1581 	}
1582 
1583 	mes_v11_0_enable(adev, true);
1584 
1585 	mes_v11_0_get_fw_version(adev);
1586 
1587 	mes_v11_0_kiq_setting(&adev->gfx.kiq[0].ring);
1588 
1589 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_MES);
1590 	if (unlikely(!ip_block)) {
1591 		dev_err(adev->dev, "Failed to get MES handle\n");
1592 		return -EINVAL;
1593 	}
1594 
1595 	r = mes_v11_0_queue_init(adev, AMDGPU_MES_KIQ_PIPE);
1596 	if (r)
1597 		goto failure;
1598 
1599 	if ((adev->mes.sched_version & AMDGPU_MES_VERSION_MASK) >= 0x47)
1600 		adev->mes.enable_legacy_queue_map = true;
1601 	else
1602 		adev->mes.enable_legacy_queue_map = false;
1603 
1604 	if (adev->mes.enable_legacy_queue_map) {
1605 		r = mes_v11_0_hw_init(ip_block);
1606 		if (r)
1607 			goto failure;
1608 	}
1609 
1610 	return r;
1611 
1612 failure:
1613 	mes_v11_0_hw_fini(ip_block);
1614 	return r;
1615 }
1616 
1617 static int mes_v11_0_kiq_hw_fini(struct amdgpu_device *adev)
1618 {
1619 	if (adev->mes.ring[0].sched.ready) {
1620 		mes_v11_0_kiq_dequeue(&adev->mes.ring[0]);
1621 		adev->mes.ring[0].sched.ready = false;
1622 	}
1623 
1624 	if (amdgpu_sriov_vf(adev)) {
1625 		mes_v11_0_kiq_dequeue(&adev->gfx.kiq[0].ring);
1626 		mes_v11_0_kiq_clear(adev);
1627 	}
1628 
1629 	mes_v11_0_enable(adev, false);
1630 
1631 	return 0;
1632 }
1633 
1634 static int mes_v11_0_hw_init(struct amdgpu_ip_block *ip_block)
1635 {
1636 	int r;
1637 	struct amdgpu_device *adev = ip_block->adev;
1638 
1639 	if (adev->mes.ring[0].sched.ready)
1640 		goto out;
1641 
1642 	if (!adev->enable_mes_kiq) {
1643 		if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
1644 			r = mes_v11_0_load_microcode(adev,
1645 					     AMDGPU_MES_SCHED_PIPE, true);
1646 			if (r) {
1647 				DRM_ERROR("failed to MES fw, r=%d\n", r);
1648 				return r;
1649 			}
1650 		}
1651 
1652 		mes_v11_0_enable(adev, true);
1653 	}
1654 
1655 	r = mes_v11_0_queue_init(adev, AMDGPU_MES_SCHED_PIPE);
1656 	if (r)
1657 		goto failure;
1658 
1659 	r = mes_v11_0_set_hw_resources(&adev->mes);
1660 	if (r)
1661 		goto failure;
1662 
1663 	if ((adev->mes.sched_version & AMDGPU_MES_VERSION_MASK) >= 0x50) {
1664 		r = mes_v11_0_set_hw_resources_1(&adev->mes);
1665 		if (r) {
1666 			DRM_ERROR("failed mes_v11_0_set_hw_resources_1, r=%d\n", r);
1667 			goto failure;
1668 		}
1669 	}
1670 
1671 	r = mes_v11_0_query_sched_status(&adev->mes);
1672 	if (r) {
1673 		DRM_ERROR("MES is busy\n");
1674 		goto failure;
1675 	}
1676 
1677 	r = amdgpu_mes_update_enforce_isolation(adev);
1678 	if (r)
1679 		goto failure;
1680 
1681 out:
1682 	/*
1683 	 * Disable KIQ ring usage from the driver once MES is enabled.
1684 	 * MES uses KIQ ring exclusively so driver cannot access KIQ ring
1685 	 * with MES enabled.
1686 	 */
1687 	adev->gfx.kiq[0].ring.sched.ready = false;
1688 	adev->mes.ring[0].sched.ready = true;
1689 
1690 	return 0;
1691 
1692 failure:
1693 	mes_v11_0_hw_fini(ip_block);
1694 	return r;
1695 }
1696 
1697 static int mes_v11_0_hw_fini(struct amdgpu_ip_block *ip_block)
1698 {
1699 	return 0;
1700 }
1701 
1702 static int mes_v11_0_suspend(struct amdgpu_ip_block *ip_block)
1703 {
1704 	return mes_v11_0_hw_fini(ip_block);
1705 }
1706 
1707 static int mes_v11_0_resume(struct amdgpu_ip_block *ip_block)
1708 {
1709 	return mes_v11_0_hw_init(ip_block);
1710 }
1711 
1712 static int mes_v11_0_early_init(struct amdgpu_ip_block *ip_block)
1713 {
1714 	struct amdgpu_device *adev = ip_block->adev;
1715 	int pipe, r;
1716 
1717 	adev->mes.hung_queue_db_array_size =
1718 		MES11_HUNG_DB_OFFSET_ARRAY_SIZE;
1719 	for (pipe = 0; pipe < AMDGPU_MAX_MES_PIPES; pipe++) {
1720 		if (!adev->enable_mes_kiq && pipe == AMDGPU_MES_KIQ_PIPE)
1721 			continue;
1722 		r = amdgpu_mes_init_microcode(adev, pipe);
1723 		if (r)
1724 			return r;
1725 	}
1726 
1727 	return 0;
1728 }
1729 
1730 static const struct amd_ip_funcs mes_v11_0_ip_funcs = {
1731 	.name = "mes_v11_0",
1732 	.early_init = mes_v11_0_early_init,
1733 	.late_init = NULL,
1734 	.sw_init = mes_v11_0_sw_init,
1735 	.sw_fini = mes_v11_0_sw_fini,
1736 	.hw_init = mes_v11_0_hw_init,
1737 	.hw_fini = mes_v11_0_hw_fini,
1738 	.suspend = mes_v11_0_suspend,
1739 	.resume = mes_v11_0_resume,
1740 };
1741 
1742 const struct amdgpu_ip_block_version mes_v11_0_ip_block = {
1743 	.type = AMD_IP_BLOCK_TYPE_MES,
1744 	.major = 11,
1745 	.minor = 0,
1746 	.rev = 0,
1747 	.funcs = &mes_v11_0_ip_funcs,
1748 };
1749