1a0f82970SLikun Gao /* 2a0f82970SLikun Gao * Copyright 2025 Advanced Micro Devices, Inc. 3a0f82970SLikun Gao * 4a0f82970SLikun Gao * Permission is hereby granted, free of charge, to any person obtaining a 5a0f82970SLikun Gao * copy of this software and associated documentation files (the "Software"), 6a0f82970SLikun Gao * to deal in the Software without restriction, including without limitation 7a0f82970SLikun Gao * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8a0f82970SLikun Gao * and/or sell copies of the Software, and to permit persons to whom the 9a0f82970SLikun Gao * Software is furnished to do so, subject to the following conditions: 10a0f82970SLikun Gao * 11a0f82970SLikun Gao * The above copyright notice and this permission notice shall be included in 12a0f82970SLikun Gao * all copies or substantial portions of the Software. 13a0f82970SLikun Gao * 14a0f82970SLikun Gao * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15a0f82970SLikun Gao * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16a0f82970SLikun Gao * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17a0f82970SLikun Gao * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18a0f82970SLikun Gao * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19a0f82970SLikun Gao * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20a0f82970SLikun Gao * OTHER DEALINGS IN THE SOFTWARE. 21a0f82970SLikun Gao * 22a0f82970SLikun Gao */ 23a0f82970SLikun Gao 24a0f82970SLikun Gao #include <linux/firmware.h> 25a0f82970SLikun Gao #include "amdgpu.h" 26a0f82970SLikun Gao #include "amdgpu_imu.h" 27a0f82970SLikun Gao #include "amdgpu_dpm.h" 28a0f82970SLikun Gao 29a0f82970SLikun Gao #include "imu_v12_1.h" 30a0f82970SLikun Gao 31a0f82970SLikun Gao #include "gc/gc_12_1_0_offset.h" 32a0f82970SLikun Gao #include "gc/gc_12_1_0_sh_mask.h" 33a0f82970SLikun Gao #include "mmhub/mmhub_4_2_0_offset.h" 34a0f82970SLikun Gao 35a0f82970SLikun Gao MODULE_FIRMWARE("amdgpu/gc_12_1_0_imu.bin"); 36a0f82970SLikun Gao 37a0f82970SLikun Gao #define TRANSFER_RAM_MASK 0x001c0000 38a0f82970SLikun Gao 39a0f82970SLikun Gao static int imu_v12_1_init_microcode(struct amdgpu_device *adev) 40a0f82970SLikun Gao { 41a0f82970SLikun Gao char ucode_prefix[15]; 42a0f82970SLikun Gao int err; 43a0f82970SLikun Gao const struct imu_firmware_header_v1_0 *imu_hdr; 44a0f82970SLikun Gao struct amdgpu_firmware_info *info = NULL; 45a0f82970SLikun Gao 46a0f82970SLikun Gao DRM_DEBUG("\n"); 47a0f82970SLikun Gao 48a0f82970SLikun Gao amdgpu_ucode_ip_version_decode(adev, GC_HWIP, ucode_prefix, sizeof(ucode_prefix)); 49a0f82970SLikun Gao err = amdgpu_ucode_request(adev, &adev->gfx.imu_fw, AMDGPU_UCODE_REQUIRED, 50a0f82970SLikun Gao "amdgpu/%s_imu.bin", ucode_prefix); 51a0f82970SLikun Gao if (err) 52a0f82970SLikun Gao goto out; 53a0f82970SLikun Gao 54a0f82970SLikun Gao imu_hdr = (const struct imu_firmware_header_v1_0 *)adev->gfx.imu_fw->data; 55a0f82970SLikun Gao adev->gfx.imu_fw_version = le32_to_cpu(imu_hdr->header.ucode_version); 56a0f82970SLikun Gao 57a0f82970SLikun Gao if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 58a0f82970SLikun Gao info = &adev->firmware.ucode[AMDGPU_UCODE_ID_IMU_I]; 59a0f82970SLikun Gao info->ucode_id = AMDGPU_UCODE_ID_IMU_I; 60a0f82970SLikun Gao info->fw = adev->gfx.imu_fw; 61a0f82970SLikun Gao adev->firmware.fw_size += 62a0f82970SLikun Gao ALIGN(le32_to_cpu(imu_hdr->imu_iram_ucode_size_bytes), PAGE_SIZE); 63a0f82970SLikun Gao info = &adev->firmware.ucode[AMDGPU_UCODE_ID_IMU_D]; 64a0f82970SLikun Gao info->ucode_id = AMDGPU_UCODE_ID_IMU_D; 65a0f82970SLikun Gao info->fw = adev->gfx.imu_fw; 66a0f82970SLikun Gao adev->firmware.fw_size += 67a0f82970SLikun Gao ALIGN(le32_to_cpu(imu_hdr->imu_dram_ucode_size_bytes), PAGE_SIZE); 68a0f82970SLikun Gao } 69a0f82970SLikun Gao 70a0f82970SLikun Gao out: 71a0f82970SLikun Gao if (err) { 72a0f82970SLikun Gao dev_err(adev->dev, 73a0f82970SLikun Gao "gfx12: Failed to load firmware \"%s_imu.bin\"\n", 74a0f82970SLikun Gao ucode_prefix); 75a0f82970SLikun Gao amdgpu_ucode_release(&adev->gfx.imu_fw); 76a0f82970SLikun Gao } 77a0f82970SLikun Gao 78a0f82970SLikun Gao return err; 79a0f82970SLikun Gao } 80a0f82970SLikun Gao 81a0f82970SLikun Gao static void imu_v12_1_xcc_load_microcode(struct amdgpu_device *adev, 82a0f82970SLikun Gao int xcc_id) 83a0f82970SLikun Gao { 84a0f82970SLikun Gao const struct imu_firmware_header_v1_0 *hdr; 85a0f82970SLikun Gao const __le32 *fw_data; 86a0f82970SLikun Gao unsigned i, fw_size; 87a0f82970SLikun Gao 88a0f82970SLikun Gao hdr = (const struct imu_firmware_header_v1_0 *)adev->gfx.imu_fw->data; 89a0f82970SLikun Gao fw_data = (const __le32 *)(adev->gfx.imu_fw->data + 90a0f82970SLikun Gao le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 91a0f82970SLikun Gao fw_size = le32_to_cpu(hdr->imu_iram_ucode_size_bytes) / 4; 92a0f82970SLikun Gao 93a0f82970SLikun Gao WREG32_SOC15(GC, GET_INST(GC, xcc_id), regGFX_IMU_I_RAM_ADDR, 0); 94a0f82970SLikun Gao 95a0f82970SLikun Gao for (i = 0; i < fw_size; i++) 96a0f82970SLikun Gao WREG32_SOC15(GC, GET_INST(GC, xcc_id), 97a0f82970SLikun Gao regGFX_IMU_I_RAM_DATA, 98a0f82970SLikun Gao le32_to_cpup(fw_data++)); 99a0f82970SLikun Gao 100a0f82970SLikun Gao WREG32_SOC15(GC, GET_INST(GC, xcc_id), 101a0f82970SLikun Gao regGFX_IMU_I_RAM_ADDR, 102a0f82970SLikun Gao adev->gfx.imu_fw_version); 103a0f82970SLikun Gao 104a0f82970SLikun Gao fw_data = (const __le32 *)(adev->gfx.imu_fw->data + 105a0f82970SLikun Gao le32_to_cpu(hdr->header.ucode_array_offset_bytes) + 106a0f82970SLikun Gao le32_to_cpu(hdr->imu_iram_ucode_size_bytes)); 107a0f82970SLikun Gao fw_size = le32_to_cpu(hdr->imu_dram_ucode_size_bytes) / 4; 108a0f82970SLikun Gao 109a0f82970SLikun Gao WREG32_SOC15(GC, GET_INST(GC, xcc_id), regGFX_IMU_D_RAM_ADDR, 0); 110a0f82970SLikun Gao 111a0f82970SLikun Gao for (i = 0; i < fw_size; i++) 112a0f82970SLikun Gao WREG32_SOC15(GC, GET_INST(GC, xcc_id), 113a0f82970SLikun Gao regGFX_IMU_D_RAM_DATA, 114a0f82970SLikun Gao le32_to_cpup(fw_data++)); 115a0f82970SLikun Gao 116a0f82970SLikun Gao WREG32_SOC15(GC, GET_INST(GC, xcc_id), 117a0f82970SLikun Gao regGFX_IMU_D_RAM_ADDR, 118a0f82970SLikun Gao adev->gfx.imu_fw_version); 119a0f82970SLikun Gao } 120a0f82970SLikun Gao 121a0f82970SLikun Gao static int imu_v12_1_load_microcode(struct amdgpu_device *adev) 122a0f82970SLikun Gao { 123a0f82970SLikun Gao int i, num_xcc; 124a0f82970SLikun Gao 125a0f82970SLikun Gao if (!adev->gfx.imu_fw) 126a0f82970SLikun Gao return -EINVAL; 127a0f82970SLikun Gao 128a0f82970SLikun Gao num_xcc = NUM_XCC(adev->gfx.xcc_mask); 129a0f82970SLikun Gao for (i = 0; i < num_xcc; i++) { 130a0f82970SLikun Gao imu_v12_1_xcc_load_microcode(adev, i); 131a0f82970SLikun Gao } 132a0f82970SLikun Gao 133a0f82970SLikun Gao return 0; 134a0f82970SLikun Gao } 135a0f82970SLikun Gao 13684d8beafSHawking Zhang static int imu_v12_1_switch_compute_partition(struct amdgpu_device *adev, 1379987a6f3SHawking Zhang int num_xccs_per_xcp, 1389987a6f3SHawking Zhang int compute_partition_mode) 13984d8beafSHawking Zhang { 14084d8beafSHawking Zhang int ret; 14184d8beafSHawking Zhang 14284d8beafSHawking Zhang if (adev->psp.funcs) { 1439987a6f3SHawking Zhang /*TODO: revisit asp interface once it's avaialble */ 14484d8beafSHawking Zhang ret = psp_spatial_partition(&adev->psp, 14584d8beafSHawking Zhang NUM_XCC(adev->gfx.xcc_mask) / 14684d8beafSHawking Zhang num_xccs_per_xcp); 14784d8beafSHawking Zhang if (ret) 14884d8beafSHawking Zhang return ret; 14984d8beafSHawking Zhang } 15084d8beafSHawking Zhang 15184d8beafSHawking Zhang adev->gfx.num_xcc_per_xcp = num_xccs_per_xcp; 15284d8beafSHawking Zhang 15384d8beafSHawking Zhang return 0; 15484d8beafSHawking Zhang } 15584d8beafSHawking Zhang 156*e7820045SHawking Zhang static void imu_v12_1_init_mcm_addr_lut(struct amdgpu_device *adev) 157*e7820045SHawking Zhang { 158*e7820045SHawking Zhang /* todo: fill in when interface is ready */ 159*e7820045SHawking Zhang } 160*e7820045SHawking Zhang 161a0f82970SLikun Gao const struct amdgpu_imu_funcs gfx_v12_1_imu_funcs = { 162a0f82970SLikun Gao .init_microcode = imu_v12_1_init_microcode, 163a0f82970SLikun Gao .load_microcode = imu_v12_1_load_microcode, 16484d8beafSHawking Zhang .switch_compute_partition = imu_v12_1_switch_compute_partition, 165*e7820045SHawking Zhang .init_mcm_addr_lut = imu_v12_1_init_mcm_addr_lut, 166a0f82970SLikun Gao }; 167