xref: /linux/drivers/gpu/drm/amd/amdgpu/imu_v12_0.c (revision a1ff5a7d78a036d6c2178ee5acd6ba4946243800)
132d16376SKenneth Feng /*
232d16376SKenneth Feng  * Copyright 2023 Advanced Micro Devices, Inc.
332d16376SKenneth Feng  *
432d16376SKenneth Feng  * Permission is hereby granted, free of charge, to any person obtaining a
532d16376SKenneth Feng  * copy of this software and associated documentation files (the "Software"),
632d16376SKenneth Feng  * to deal in the Software without restriction, including without limitation
732d16376SKenneth Feng  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
832d16376SKenneth Feng  * and/or sell copies of the Software, and to permit persons to whom the
932d16376SKenneth Feng  * Software is furnished to do so, subject to the following conditions:
1032d16376SKenneth Feng  *
1132d16376SKenneth Feng  * The above copyright notice and this permission notice shall be included in
1232d16376SKenneth Feng  * all copies or substantial portions of the Software.
1332d16376SKenneth Feng  *
1432d16376SKenneth Feng  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1532d16376SKenneth Feng  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1632d16376SKenneth Feng  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1732d16376SKenneth Feng  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1832d16376SKenneth Feng  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1932d16376SKenneth Feng  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2032d16376SKenneth Feng  * OTHER DEALINGS IN THE SOFTWARE.
2132d16376SKenneth Feng  *
2232d16376SKenneth Feng  */
2332d16376SKenneth Feng 
2432d16376SKenneth Feng #include <linux/firmware.h>
2532d16376SKenneth Feng #include "amdgpu.h"
2632d16376SKenneth Feng #include "amdgpu_imu.h"
2732d16376SKenneth Feng #include "amdgpu_dpm.h"
2832d16376SKenneth Feng 
2932d16376SKenneth Feng #include "imu_v12_0.h"
3032d16376SKenneth Feng 
3132d16376SKenneth Feng #include "gc/gc_12_0_0_offset.h"
3232d16376SKenneth Feng #include "gc/gc_12_0_0_sh_mask.h"
33e781af66SLikun Gao #include "mmhub/mmhub_4_1_0_offset.h"
3432d16376SKenneth Feng 
35ef571584SLikun Gao MODULE_FIRMWARE("amdgpu/gc_12_0_0_imu.bin");
3632d16376SKenneth Feng MODULE_FIRMWARE("amdgpu/gc_12_0_1_imu.bin");
3732d16376SKenneth Feng 
3856159fffSLikun Gao #define TRANSFER_RAM_MASK	0x001c0000
3956159fffSLikun Gao 
imu_v12_0_init_microcode(struct amdgpu_device * adev)4032d16376SKenneth Feng static int imu_v12_0_init_microcode(struct amdgpu_device *adev)
4132d16376SKenneth Feng {
42ffd57445SSrinivasan Shanmugam 	char ucode_prefix[15];
4332d16376SKenneth Feng 	int err;
4432d16376SKenneth Feng 	const struct imu_firmware_header_v1_0 *imu_hdr;
4532d16376SKenneth Feng 	struct amdgpu_firmware_info *info = NULL;
4632d16376SKenneth Feng 
4732d16376SKenneth Feng 	DRM_DEBUG("\n");
4832d16376SKenneth Feng 
4932d16376SKenneth Feng 	amdgpu_ucode_ip_version_decode(adev, GC_HWIP, ucode_prefix, sizeof(ucode_prefix));
50*c37b8f78SYang Wang 	err = amdgpu_ucode_request(adev, &adev->gfx.imu_fw, "amdgpu/%s_imu.bin", ucode_prefix);
5132d16376SKenneth Feng 	if (err)
5232d16376SKenneth Feng 		goto out;
53*c37b8f78SYang Wang 
5432d16376SKenneth Feng 	imu_hdr = (const struct imu_firmware_header_v1_0 *)adev->gfx.imu_fw->data;
5532d16376SKenneth Feng 	adev->gfx.imu_fw_version = le32_to_cpu(imu_hdr->header.ucode_version);
5632d16376SKenneth Feng 
5732d16376SKenneth Feng 	if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
5832d16376SKenneth Feng 		info = &adev->firmware.ucode[AMDGPU_UCODE_ID_IMU_I];
5932d16376SKenneth Feng 		info->ucode_id = AMDGPU_UCODE_ID_IMU_I;
6032d16376SKenneth Feng 		info->fw = adev->gfx.imu_fw;
6132d16376SKenneth Feng 		adev->firmware.fw_size +=
6232d16376SKenneth Feng 			ALIGN(le32_to_cpu(imu_hdr->imu_iram_ucode_size_bytes), PAGE_SIZE);
6332d16376SKenneth Feng 		info = &adev->firmware.ucode[AMDGPU_UCODE_ID_IMU_D];
6432d16376SKenneth Feng 		info->ucode_id = AMDGPU_UCODE_ID_IMU_D;
6532d16376SKenneth Feng 		info->fw = adev->gfx.imu_fw;
6632d16376SKenneth Feng 		adev->firmware.fw_size +=
6732d16376SKenneth Feng 			ALIGN(le32_to_cpu(imu_hdr->imu_dram_ucode_size_bytes), PAGE_SIZE);
6832d16376SKenneth Feng 	}
6932d16376SKenneth Feng 
7032d16376SKenneth Feng out:
7132d16376SKenneth Feng 	if (err) {
7232d16376SKenneth Feng 		dev_err(adev->dev,
73*c37b8f78SYang Wang 			"gfx12: Failed to load firmware \"%s_imu.bin\"\n",
74*c37b8f78SYang Wang 			ucode_prefix);
7532d16376SKenneth Feng 		amdgpu_ucode_release(&adev->gfx.imu_fw);
7632d16376SKenneth Feng 	}
7732d16376SKenneth Feng 
7832d16376SKenneth Feng 	return err;
7932d16376SKenneth Feng }
8032d16376SKenneth Feng 
imu_v12_0_load_microcode(struct amdgpu_device * adev)8132d16376SKenneth Feng static int imu_v12_0_load_microcode(struct amdgpu_device *adev)
8232d16376SKenneth Feng {
8332d16376SKenneth Feng 	const struct imu_firmware_header_v1_0 *hdr;
8432d16376SKenneth Feng 	const __le32 *fw_data;
8532d16376SKenneth Feng 	unsigned i, fw_size;
8632d16376SKenneth Feng 
8732d16376SKenneth Feng 	if (!adev->gfx.imu_fw)
8832d16376SKenneth Feng 		return -EINVAL;
8932d16376SKenneth Feng 
9032d16376SKenneth Feng 	hdr = (const struct imu_firmware_header_v1_0 *)adev->gfx.imu_fw->data;
9132d16376SKenneth Feng 
9232d16376SKenneth Feng 	fw_data = (const __le32 *)(adev->gfx.imu_fw->data +
9332d16376SKenneth Feng 			le32_to_cpu(hdr->header.ucode_array_offset_bytes));
9432d16376SKenneth Feng 	fw_size = le32_to_cpu(hdr->imu_iram_ucode_size_bytes) / 4;
9532d16376SKenneth Feng 
9632d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_ADDR, 0);
9732d16376SKenneth Feng 
9832d16376SKenneth Feng 	for (i = 0; i < fw_size; i++)
9932d16376SKenneth Feng 		WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_DATA, le32_to_cpup(fw_data++));
10032d16376SKenneth Feng 
10132d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_I_RAM_ADDR, adev->gfx.imu_fw_version);
10232d16376SKenneth Feng 
10332d16376SKenneth Feng 	fw_data = (const __le32 *)(adev->gfx.imu_fw->data +
10432d16376SKenneth Feng 			le32_to_cpu(hdr->header.ucode_array_offset_bytes) +
10532d16376SKenneth Feng 			le32_to_cpu(hdr->imu_iram_ucode_size_bytes));
10632d16376SKenneth Feng 	fw_size = le32_to_cpu(hdr->imu_dram_ucode_size_bytes) / 4;
10732d16376SKenneth Feng 
10832d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_ADDR, 0);
10932d16376SKenneth Feng 
11032d16376SKenneth Feng 	for (i = 0; i < fw_size; i++)
11132d16376SKenneth Feng 		WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_DATA, le32_to_cpup(fw_data++));
11232d16376SKenneth Feng 
11332d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_D_RAM_ADDR, adev->gfx.imu_fw_version);
11432d16376SKenneth Feng 
11532d16376SKenneth Feng 	return 0;
11632d16376SKenneth Feng }
11732d16376SKenneth Feng 
imu_v12_0_wait_for_reset_status(struct amdgpu_device * adev)11832d16376SKenneth Feng static int imu_v12_0_wait_for_reset_status(struct amdgpu_device *adev)
11932d16376SKenneth Feng {
12037f43248SBob Zhou 	u32 imu_reg_val = 0;
12137f43248SBob Zhou 	int i;
12232d16376SKenneth Feng 
12332d16376SKenneth Feng 	for (i = 0; i < adev->usec_timeout; i++) {
12432d16376SKenneth Feng 		imu_reg_val = RREG32_SOC15(GC, 0, regGFX_IMU_GFX_RESET_CTRL);
12532d16376SKenneth Feng 		if ((imu_reg_val & 0x1f) == 0x1f)
12632d16376SKenneth Feng 			break;
12732d16376SKenneth Feng 		udelay(1);
12832d16376SKenneth Feng 	}
12932d16376SKenneth Feng 
13032d16376SKenneth Feng 	if (i >= adev->usec_timeout) {
13132d16376SKenneth Feng 		dev_err(adev->dev, "init imu: IMU start timeout\n");
13232d16376SKenneth Feng 		return -ETIMEDOUT;
13332d16376SKenneth Feng 	}
13432d16376SKenneth Feng 
13532d16376SKenneth Feng 	return 0;
13632d16376SKenneth Feng }
13732d16376SKenneth Feng 
imu_v12_0_setup(struct amdgpu_device * adev)13832d16376SKenneth Feng static void imu_v12_0_setup(struct amdgpu_device *adev)
13932d16376SKenneth Feng {
14037f43248SBob Zhou 	u32 imu_reg_val;
14132d16376SKenneth Feng 
14232d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_C2PMSG_ACCESS_CTRL0, 0xffffff);
14332d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_C2PMSG_ACCESS_CTRL1, 0xffff);
14432d16376SKenneth Feng 
14532d16376SKenneth Feng 	if (adev->gfx.imu.mode == DEBUG_MODE) {
14632d16376SKenneth Feng 		imu_reg_val = RREG32_SOC15(GC, 0, regGFX_IMU_C2PMSG_16);
14732d16376SKenneth Feng 		imu_reg_val |= 0x1;
14832d16376SKenneth Feng 		WREG32_SOC15(GC, 0, regGFX_IMU_C2PMSG_16, imu_reg_val);
1491e740df7SKenneth Feng 
1501e740df7SKenneth Feng 		imu_reg_val = RREG32_SOC15(GC, 0, regGFX_IMU_SCRATCH_10);
1511e740df7SKenneth Feng 		imu_reg_val |= 0x20010007;
1521e740df7SKenneth Feng 		WREG32_SOC15(GC, 0, regGFX_IMU_SCRATCH_10, imu_reg_val);
1531e740df7SKenneth Feng 
15432d16376SKenneth Feng 	}
15532d16376SKenneth Feng }
15632d16376SKenneth Feng 
imu_v12_0_start(struct amdgpu_device * adev)15732d16376SKenneth Feng static int imu_v12_0_start(struct amdgpu_device *adev)
15832d16376SKenneth Feng {
15937f43248SBob Zhou 	u32 imu_reg_val;
16032d16376SKenneth Feng 
16132d16376SKenneth Feng 	imu_reg_val = RREG32_SOC15(GC, 0, regGFX_IMU_CORE_CTRL);
16232d16376SKenneth Feng 	imu_reg_val &= 0xfffffffe;
16332d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_CORE_CTRL, imu_reg_val);
16432d16376SKenneth Feng 
16532d16376SKenneth Feng 	if (adev->flags & AMD_IS_APU)
16632d16376SKenneth Feng 		amdgpu_dpm_set_gfx_power_up_by_imu(adev);
16732d16376SKenneth Feng 
16832d16376SKenneth Feng 	return imu_v12_0_wait_for_reset_status(adev);
16932d16376SKenneth Feng }
17032d16376SKenneth Feng 
17132d16376SKenneth Feng static const struct imu_rlc_ram_golden imu_rlc_ram_golden_12_0_1[] = {
17232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCH_PIPE_STEER, 0x1e4, 0x1c0000),
17332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL1X_PIPE_STEER, 0x1e4, 0x1c0000),
17432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL1_PIPE_STEER, 0x1e4, 0x1c0000),
17532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL2_PIPE_STEER_0, 0x13571357, 0x1c0000),
17632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL2_PIPE_STEER_1, 0x64206420, 0x1c0000),
17732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL2_PIPE_STEER_2, 0x2460246, 0x1c0000),
17832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL2_PIPE_STEER_3, 0x75317531, 0x1c0000),
17932d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGL2C_CTRL3, 0xc0d41183, 0x1c0000),
18032d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regSDMA0_CHICKEN_BITS, 0x507d1c0, 0x1c0000),
18132d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regSDMA1_CHICKEN_BITS, 0x507d1c0, 0x1c0000),
18232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCP_RB_WPTR_POLL_CNTL, 0x600100, 0x1c0000),
18332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_CREDITS, 0x3f7fff, 0x1c0000),
18432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_CREDITS, 0x3f7ebf, 0x1c0000),
18532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_TAG_RESERVE0, 0x2e00000, 0x1c0000),
18632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_TAG_RESERVE1, 0x1a078, 0x1c0000),
18732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_TAG_RESERVE2, 0x0, 0x1c0000),
18832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_TAG_RESERVE0, 0x0, 0x1c0000),
18932d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_TAG_RESERVE1, 0x12030, 0x1c0000),
19032d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_TAG_RESERVE2, 0x0, 0x1c0000),
19132d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_VCC_RESERVE0, 0x19041000, 0x1c0000),
19232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_VCC_RESERVE1, 0x80000000, 0x1c0000),
19332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_VCC_RESERVE0, 0x1e080000, 0x1c0000),
19432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_VCC_RESERVE1, 0x80000000, 0x1c0000),
19532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_PRIORITY, 0x880, 0x1c0000),
19632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_PRIORITY, 0x8880, 0x1c0000),
19732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_ARB_FINAL, 0x17, 0x1c0000),
19832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_ARB_FINAL, 0x77, 0x1c0000),
19932d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_SDP_ENABLE, 0x00000001, 0x1c0000),
20032d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_SDP_ENABLE, 0x00000001, 0x1c0000),
20132d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_PROTECTION_FAULT_CNTL2, 0x20000, 0x1c0000),
20232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_APT_CNTL, 0x0c, 0x1c0000),
20332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_CACHEABLE_DRAM_ADDRESS_END, 0xfffff, 0x1c0000),
20432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_CPWD_MISC, 0x0091, 0x1c0000),
20532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGC_EA_SE_MISC, 0x0091, 0x1c0000),
20632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGRBM_GFX_INDEX, 0xe0000000, 0x1c0000),
20732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCR_GENERAL_CNTL, 0x00008500, 0x1c0000),
20832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regPA_CL_ENHANCE, 0x00880007, 0x1c0000),
20932d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regTD_CNTL, 0x00000001, 0x1c0000),
21032d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGRBM_GFX_INDEX, 0x00000000, 0x1c0000),
21132d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regRMI_GENERAL_CNTL, 0x01e00000, 0x1c0000),
21232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGRBM_GFX_INDEX, 0x00000001, 0x1c0000),
21332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regRMI_GENERAL_CNTL, 0x01e00000, 0x1c0000),
21432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGRBM_GFX_INDEX, 0x00000100, 0x1c0000),
21532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regRMI_GENERAL_CNTL, 0x01e00000, 0x1c0000),
21632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGRBM_GFX_INDEX, 0x00000101, 0x1c0000),
21732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regRMI_GENERAL_CNTL, 0x01e00000, 0x1c0000),
21832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGRBM_GFX_INDEX, 0xe0000000, 0x1c0000),
21932d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGB_ADDR_CONFIG, 0x08200545, 0x1c0000),
22032d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGRBMH_CP_PERFMON_CNTL, 0x00000000, 0x1c0000),
22132d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCB_PERFCOUNTER0_SELECT1, 0x000fffff, 0x1c0000),
22232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCP_DEBUG_2, 0x00020000, 0x1c0000),
22332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regCP_CPC_DEBUG, 0x00500010, 0x1c0000),
22432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_MX_L1_TLB_CNTL, 0x00000500, 0x1c0000),
22532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_LOW_ADDR, 0x00000001, 0x1c0000),
22632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_HIGH_ADDR, 0x00000000, 0x1c0000),
22732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_LOCAL_FB_ADDRESS_START, 0x00000000, 0x1c0000),
22832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_LOCAL_FB_ADDRESS_END, 0x0000000f, 0x1c0000),
22932d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_FB_LOCATION_BASE, 0x00006000, 0x1c0000),
23032d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_FB_LOCATION_TOP, 0x0000600f, 0x1c0000),
23132d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_CONTEXT0_CNTL, 0x00000000, 0x1c0000),
23232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_CONTEXT1_CNTL, 0x00000000, 0x1c0000),
23332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_NB_TOP_OF_DRAM_SLOT1, 0xff800000, 0xe0000000),
23432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_NB_LOWER_TOP_OF_DRAM2, 0x00000001, 0x1c0000),
23532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_NB_UPPER_TOP_OF_DRAM2, 0x0000ffff, 0x1c0000),
23632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_AGP_BASE, 0x00000000, 0x1c0000),
23732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_AGP_BOT, 0x00000002, 0x1c0000),
23832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_AGP_TOP, 0x00000000, 0x1c0000),
23932d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_PROTECTION_FAULT_CNTL, 0x00001ffc, 0x1c0000),
24032d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_MX_L1_TLB_CNTL, 0x00000551, 0x1c0000),
24132d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL, 0x00080603, 0x1c0000),
24232d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL2, 0x00000003, 0x1c0000),
24332d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL3, 0x00100003, 0x1c0000),
24432d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL5, 0x00003fe0, 0x1c0000),
24532d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_LOW_ADDR, 0x0003d000, 0x1c0000),
24632d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_HIGH_ADDR, 0x0003d7ff, 0x1c0000),
24732d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, 0, 0x1c0000),
24832d16376SKenneth Feng 	IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, 0, 0x1c0000)
24932d16376SKenneth Feng };
25032d16376SKenneth Feng 
program_imu_rlc_ram_old(struct amdgpu_device * adev,const struct imu_rlc_ram_golden * regs,const u32 array_size)25156159fffSLikun Gao static void program_imu_rlc_ram_old(struct amdgpu_device *adev,
25232d16376SKenneth Feng 				    const struct imu_rlc_ram_golden *regs,
25332d16376SKenneth Feng 				    const u32 array_size)
25432d16376SKenneth Feng {
25532d16376SKenneth Feng 	const struct imu_rlc_ram_golden *entry;
25632d16376SKenneth Feng 	u32 reg, data;
25732d16376SKenneth Feng 	int i;
25832d16376SKenneth Feng 
25932d16376SKenneth Feng 	for (i = 0; i < array_size; ++i) {
26032d16376SKenneth Feng 		entry = &regs[i];
26132d16376SKenneth Feng 		reg =  adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
26232d16376SKenneth Feng 		reg |= entry->addr_mask;
26332d16376SKenneth Feng 		data = entry->data;
26432d16376SKenneth Feng 		if (entry->reg == regGCMC_VM_AGP_BASE)
26532d16376SKenneth Feng 			data = 0x00ffffff;
26632d16376SKenneth Feng 		else if (entry->reg == regGCMC_VM_AGP_TOP)
26732d16376SKenneth Feng 			data = 0x0;
26832d16376SKenneth Feng 		else if (entry->reg == regGCMC_VM_FB_LOCATION_BASE)
26932d16376SKenneth Feng 			data = adev->gmc.vram_start >> 24;
27032d16376SKenneth Feng 		else if (entry->reg == regGCMC_VM_FB_LOCATION_TOP)
27132d16376SKenneth Feng 			data = adev->gmc.vram_end >> 24;
27232d16376SKenneth Feng 
27332d16376SKenneth Feng 		WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_HIGH, 0);
27432d16376SKenneth Feng 		WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_LOW, reg);
27532d16376SKenneth Feng 		WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_DATA, data);
27632d16376SKenneth Feng 	}
27756159fffSLikun Gao }
27856159fffSLikun Gao 
imu_v12_0_grbm_gfx_index_remap(struct amdgpu_device * adev,u32 data,bool high)27956159fffSLikun Gao static u32 imu_v12_0_grbm_gfx_index_remap(struct amdgpu_device *adev,
28056159fffSLikun Gao 					  u32 data, bool high)
28156159fffSLikun Gao {
28256159fffSLikun Gao 	u32 val, inst_index;
28356159fffSLikun Gao 
28456159fffSLikun Gao 	inst_index = REG_GET_FIELD(data, GRBM_GFX_INDEX, INSTANCE_INDEX);
28556159fffSLikun Gao 
28656159fffSLikun Gao 	if (high)
28756159fffSLikun Gao 		val = inst_index >> 5;
28856159fffSLikun Gao 	else
28956159fffSLikun Gao 		val = REG_GET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES) << 18 |
29056159fffSLikun Gao 		      REG_GET_FIELD(data, GRBM_GFX_INDEX, SA_BROADCAST_WRITES) << 19 |
29156159fffSLikun Gao 		      REG_GET_FIELD(data, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES) << 20 |
29256159fffSLikun Gao 		      REG_GET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX) << 21 |
29356159fffSLikun Gao 		      REG_GET_FIELD(data, GRBM_GFX_INDEX, SA_INDEX) << 25 |
29456159fffSLikun Gao 		      (inst_index & 0x1f);
29556159fffSLikun Gao 
29656159fffSLikun Gao 	return val;
29756159fffSLikun Gao }
29856159fffSLikun Gao 
imu_v12_init_gfxhub_settings(struct amdgpu_device * adev,u32 reg,u32 data)299e781af66SLikun Gao static u32 imu_v12_init_gfxhub_settings(struct amdgpu_device *adev,
300e781af66SLikun Gao 					u32 reg, u32 data)
301e781af66SLikun Gao {
302e781af66SLikun Gao 	if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_FB_LOCATION_BASE))
303e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_FB_LOCATION_BASE);
304e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_FB_LOCATION_TOP))
305e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_FB_LOCATION_TOP);
306e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_FB_OFFSET))
307e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_FB_OFFSET);
308e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_AGP_BASE))
309e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_AGP_BASE);
310e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_AGP_BOT))
311e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_AGP_BOT);
312e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_AGP_TOP))
313e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_AGP_TOP);
314e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_MX_L1_TLB_CNTL))
315e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_MX_L1_TLB_CNTL);
316e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_SYSTEM_APERTURE_LOW_ADDR))
317e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_SYSTEM_APERTURE_LOW_ADDR);
318e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_SYSTEM_APERTURE_HIGH_ADDR))
319e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_SYSTEM_APERTURE_HIGH_ADDR);
320e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_LOCAL_FB_ADDRESS_START))
321e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_LOCAL_FB_ADDRESS_START);
322e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_LOCAL_FB_ADDRESS_END))
323e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_LOCAL_FB_ADDRESS_END);
324e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_LOCAL_SYSMEM_ADDRESS_START))
325e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_LOCAL_SYSMEM_ADDRESS_START);
326e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_LOCAL_SYSMEM_ADDRESS_END))
327e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_LOCAL_SYSMEM_ADDRESS_END);
328e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB))
329e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB);
330e781af66SLikun Gao 	else if (reg == SOC15_REG_OFFSET(GC, 0, regGCMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB))
331e781af66SLikun Gao 		return RREG32_SOC15(MMHUB, 0, regMMMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB);
332e781af66SLikun Gao 	else
333e781af66SLikun Gao 		return data;
334e781af66SLikun Gao }
335e781af66SLikun Gao 
program_imu_rlc_ram(struct amdgpu_device * adev,const u32 * regs,const u32 array_size)33656159fffSLikun Gao static void program_imu_rlc_ram(struct amdgpu_device *adev,
33756159fffSLikun Gao 				const u32 *regs,
33856159fffSLikun Gao 				const u32 array_size)
33956159fffSLikun Gao {
34056159fffSLikun Gao 	u32 reg, data, val_h = 0, val_l = TRANSFER_RAM_MASK;
34156159fffSLikun Gao 	int i;
34256159fffSLikun Gao 
34356159fffSLikun Gao 	if (array_size % 3)
34456159fffSLikun Gao 		return;
34556159fffSLikun Gao 
34656159fffSLikun Gao 	for (i = 0; i < array_size; i += 3) {
34756159fffSLikun Gao 		reg = regs[i + 0];
34856159fffSLikun Gao 		data = regs[i + 2];
349e781af66SLikun Gao 		data = imu_v12_init_gfxhub_settings(adev, reg, data);
35056159fffSLikun Gao 		if (reg == SOC15_REG_OFFSET(GC, 0, regGRBM_GFX_INDEX)) {
35156159fffSLikun Gao 			val_l = imu_v12_0_grbm_gfx_index_remap(adev, data, false);
35256159fffSLikun Gao 			val_h = imu_v12_0_grbm_gfx_index_remap(adev, data, true);
35356159fffSLikun Gao 		} else {
35456159fffSLikun Gao 			WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_HIGH, val_h);
35556159fffSLikun Gao 			WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_LOW, reg | val_l);
35656159fffSLikun Gao 			WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_DATA, data);
35756159fffSLikun Gao 		}
35856159fffSLikun Gao 	}
35932d16376SKenneth Feng }
36032d16376SKenneth Feng 
imu_v12_0_program_rlc_ram(struct amdgpu_device * adev)36132d16376SKenneth Feng static void imu_v12_0_program_rlc_ram(struct amdgpu_device *adev)
36232d16376SKenneth Feng {
36356159fffSLikun Gao 	u32 reg_data, size = 0;
36456159fffSLikun Gao 	const u32 *data;
36556159fffSLikun Gao 	int r = -EINVAL;
36632d16376SKenneth Feng 
36732d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_INDEX, 0x2);
36832d16376SKenneth Feng 
36932d16376SKenneth Feng 	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
370ef571584SLikun Gao 	case IP_VERSION(12, 0, 0):
37132d16376SKenneth Feng 	case IP_VERSION(12, 0, 1):
37256159fffSLikun Gao 		if (!r)
37356159fffSLikun Gao 			program_imu_rlc_ram(adev, data, (const u32)size);
37456159fffSLikun Gao 		else
37556159fffSLikun Gao 			program_imu_rlc_ram_old(adev, imu_rlc_ram_golden_12_0_1,
37632d16376SKenneth Feng 				(const u32)ARRAY_SIZE(imu_rlc_ram_golden_12_0_1));
37732d16376SKenneth Feng 		break;
37832d16376SKenneth Feng 	default:
37932d16376SKenneth Feng 		BUG();
38032d16376SKenneth Feng 		break;
38132d16376SKenneth Feng 	}
38232d16376SKenneth Feng 
38356159fffSLikun Gao 	//Indicate the latest entry
38456159fffSLikun Gao 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_HIGH, 0);
38556159fffSLikun Gao 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_ADDR_LOW, 0);
38656159fffSLikun Gao 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_DATA, 0);
38756159fffSLikun Gao 
38832d16376SKenneth Feng 	reg_data = RREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_INDEX);
38932d16376SKenneth Feng 	reg_data |= GFX_IMU_RLC_RAM_INDEX__RAM_VALID_MASK;
39032d16376SKenneth Feng 	WREG32_SOC15(GC, 0, regGFX_IMU_RLC_RAM_INDEX, reg_data);
39132d16376SKenneth Feng }
39232d16376SKenneth Feng 
39332d16376SKenneth Feng const struct amdgpu_imu_funcs gfx_v12_0_imu_funcs = {
39432d16376SKenneth Feng 	.init_microcode = imu_v12_0_init_microcode,
39532d16376SKenneth Feng 	.load_microcode = imu_v12_0_load_microcode,
39632d16376SKenneth Feng 	.setup_imu = imu_v12_0_setup,
39732d16376SKenneth Feng 	.start_imu = imu_v12_0_start,
39832d16376SKenneth Feng 	.program_rlc_ram = imu_v12_0_program_rlc_ram,
39932d16376SKenneth Feng 	.wait_for_reset_status = imu_v12_0_wait_for_reset_status,
40032d16376SKenneth Feng };
401