1 /* 2 * Copyright 2025 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 */ 23 24 #ifndef GFX_V12_1_PKT_H 25 #define GFX_V12_1_PKT_H 26 27 /** 28 * PM4 definitions 29 */ 30 #define PACKET_TYPE0 0 31 #define PACKET_TYPE1 1 32 #define PACKET_TYPE2 2 33 #define PACKET_TYPE3 3 34 35 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 36 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 37 #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 38 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 39 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 40 ((reg) & 0xFFFF) | \ 41 ((n) & 0x3FFF) << 16) 42 #define CP_PACKET2 0x80000000 43 #define PACKET2_PAD_SHIFT 0 44 #define PACKET2_PAD_MASK (0x3fffffff << 0) 45 46 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 47 48 #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 49 (((op) & 0xFF) << 8) | \ 50 ((n) & 0x3FFF) << 16) 51 52 #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 53 54 /* Packet 3 types */ 55 #define PACKET3_NOP 0x10 56 #define PACKET3_SET_BASE 0x11 57 #define PACKET3_BASE_INDEX(x) ((x) << 0) 58 #define CE_PARTITION_BASE 3 59 #define PACKET3_CLEAR_STATE 0x12 60 #define PACKET3_INDEX_BUFFER_SIZE 0x13 61 #define PACKET3_DISPATCH_DIRECT 0x15 62 #define PACKET3_DISPATCH_INDIRECT 0x16 63 #define PACKET3_INDIRECT_BUFFER_END 0x17 64 #define PACKET3_INDIRECT_BUFFER_CNST_END 0x19 65 #define PACKET3_ATOMIC_GDS 0x1D 66 #define PACKET3_ATOMIC_MEM 0x1E 67 #define PACKET3_OCCLUSION_QUERY 0x1F 68 #define PACKET3_SET_PREDICATION 0x20 69 #define PACKET3_REG_RMW 0x21 70 #define PACKET3_COND_EXEC 0x22 71 #define PACKET3_PRED_EXEC 0x23 72 #define PACKET3_DRAW_INDIRECT 0x24 73 #define PACKET3_DRAW_INDEX_INDIRECT 0x25 74 #define PACKET3_INDEX_BASE 0x26 75 #define PACKET3_DRAW_INDEX_2 0x27 76 #define PACKET3_CONTEXT_CONTROL 0x28 77 #define PACKET3_INDEX_TYPE 0x2A 78 #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 79 #define PACKET3_DRAW_INDEX_AUTO 0x2D 80 #define PACKET3_NUM_INSTANCES 0x2F 81 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 82 #define PACKET3_INDIRECT_BUFFER_PRIV 0x32 83 #define PACKET3_INDIRECT_BUFFER_CNST 0x33 84 #define PACKET3_COND_INDIRECT_BUFFER_CNST 0x33 85 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 86 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 87 #define PACKET3_DRAW_PREAMBLE 0x36 88 #define PACKET3_WRITE_DATA 0x37 89 #define WRITE_DATA_DST_SEL(x) ((x) << 8) 90 /* 0 - register 91 * 1 - memory (sync - via GRBM) 92 * 2 - gl2 93 * 3 - gds 94 * 4 - reserved 95 * 5 - memory (async - direct) 96 */ 97 #define WR_ONE_ADDR (1 << 16) 98 #define WR_CONFIRM (1 << 20) 99 #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 100 /* 0 - LRU 101 * 1 - Stream 102 */ 103 #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 104 /* 0 - me 105 * 1 - pfp 106 * 2 - ce 107 */ 108 #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 109 #define PACKET3_MEM_SEMAPHORE 0x39 110 # define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 111 # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 112 # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 113 # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 114 #define PACKET3_DRAW_INDEX_MULTI_INST 0x3A 115 #define PACKET3_COPY_DW 0x3B 116 #define PACKET3_WAIT_REG_MEM 0x3C 117 #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 118 /* 0 - always 119 * 1 - < 120 * 2 - <= 121 * 3 - == 122 * 4 - != 123 * 5 - >= 124 * 6 - > 125 */ 126 #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 127 /* 0 - reg 128 * 1 - mem 129 */ 130 #define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 131 /* 0 - wait_reg_mem 132 * 1 - wr_wait_wr_reg 133 */ 134 #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 135 /* 0 - me 136 * 1 - pfp 137 */ 138 #define PACKET3_INDIRECT_BUFFER 0x3F 139 #define INDIRECT_BUFFER_VALID (1 << 23) 140 #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 141 /* 0 - LRU 142 * 1 - Stream 143 * 2 - Bypass 144 */ 145 #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21) 146 #define INDIRECT_BUFFER_PRE_RESUME(x) ((x) << 30) 147 #define PACKET3_COND_INDIRECT_BUFFER 0x3F 148 #define PACKET3_COPY_DATA 0x40 149 #define PACKET3_CP_DMA 0x41 150 #define PACKET3_PFP_SYNC_ME 0x42 151 #define PACKET3_SURFACE_SYNC 0x43 152 #define PACKET3_ME_INITIALIZE 0x44 153 #define PACKET3_COND_WRITE 0x45 154 #define PACKET3_EVENT_WRITE 0x46 155 #define EVENT_TYPE(x) ((x) << 0) 156 #define EVENT_INDEX(x) ((x) << 8) 157 /* 0 - any non-TS event 158 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 159 * 2 - SAMPLE_PIPELINESTAT 160 * 3 - SAMPLE_STREAMOUTSTAT* 161 * 4 - *S_PARTIAL_FLUSH 162 */ 163 #define PACKET3_EVENT_WRITE_EOP 0x47 164 #define PACKET3_EVENT_WRITE_EOS 0x48 165 #define PACKET3_RELEASE_MEM 0x49 166 #define PACKET3_RELEASE_MEM_EVENT_TYPE(x) ((x) << 0) 167 #define PACKET3_RELEASE_MEM_EVENT_INDEX(x) ((x) << 8) 168 #define PACKET3_RELEASE_MEM_GCR_GL2_SCOPE(x) ((x) << 12) 169 #define PACKET3_RELEASE_MEM_GCR_GLV_INV (1 << 14) 170 #define PACKET3_RELEASE_MEM_GCR_GL2_US (1 << 16) 171 #define PACKET3_RELEASE_MEM_GCR_GL2_RANGE(x) ((x) << 17) 172 #define PACKET3_RELEASE_MEM_GCR_GL2_DISCARD (1 << 19) 173 #define PACKET3_RELEASE_MEM_GCR_GL2_INV (1 << 20) 174 #define PACKET3_RELEASE_MEM_GCR_GL2_WB (1 << 21) 175 #define PACKET3_RELEASE_MEM_GCR_SEQ(x) ((x) << 22) 176 #define PACKET3_RELEASE_MEM_GCR_GLV_WB (1 << 24) 177 #define PACKET3_RELEASE_MEM_TEMPORAL(x) ((x) << 25) 178 /* 0 - temporal__release_mem__rt 179 * 1 - temporal__release_mem__nt 180 * 2 - temporal__release_mem__ht 181 * 3 - temporal__release_mem__lu 182 */ 183 #define PACKET3_RELEASE_MEM_EXECUTE (1 << 28) 184 185 #define PACKET3_RELEASE_MEM_DATA_SEL(x) ((x) << 29) 186 /* 0 - discard 187 * 1 - send low 32bit data 188 * 2 - send 64bit data 189 * 3 - send 64bit GPU counter value 190 * 4 - send 64bit sys counter value 191 */ 192 #define PACKET3_RELEASE_MEM_INT_SEL(x) ((x) << 24) 193 /* 0 - none 194 * 1 - interrupt only (DATA_SEL = 0) 195 * 2 - interrupt when data write is confirmed 196 */ 197 #define PACKET3_RELEASE_MEM_DST_SEL(x) ((x) << 16) 198 /* 0 - MC 199 * 1 - TC/L2 200 */ 201 202 203 204 #define PACKET3_PREAMBLE_CNTL 0x4A 205 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 206 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 207 #define PACKET3_DMA_DATA 0x50 208 /* 1. header 209 * 2. CONTROL 210 * 3. SRC_ADDR_LO or DATA [31:0] 211 * 4. SRC_ADDR_HI [31:0] 212 * 5. DST_ADDR_LO [31:0] 213 * 6. DST_ADDR_HI [7:0] 214 * 7. COMMAND [31:26] | BYTE_COUNT [25:0] 215 */ 216 /* CONTROL */ 217 # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 218 /* 0 - ME 219 * 1 - PFP 220 */ 221 # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 222 /* 0 - LRU 223 * 1 - Stream 224 */ 225 # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 226 /* 0 - DST_ADDR using DAS 227 * 1 - GDS 228 * 3 - DST_ADDR using L2 229 */ 230 # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 231 /* 0 - LRU 232 * 1 - Stream 233 */ 234 # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 235 /* 0 - SRC_ADDR using SAS 236 * 1 - GDS 237 * 2 - DATA 238 * 3 - SRC_ADDR using L2 239 */ 240 # define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 241 /* COMMAND */ 242 # define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 243 /* 0 - memory 244 * 1 - register 245 */ 246 # define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 247 /* 0 - memory 248 * 1 - register 249 */ 250 # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 251 # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 252 # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 253 #define PACKET3_CONTEXT_REG_RMW 0x51 254 #define PACKET3_GFX_CNTX_UPDATE 0x52 255 #define PACKET3_BLK_CNTX_UPDATE 0x53 256 #define PACKET3_INCR_UPDT_STATE 0x55 257 #define PACKET3_ACQUIRE_MEM 0x58 258 /* 1. HEADER 259 * 2. COHER_CNTL [30:0] 260 * 2.1 ENGINE_SEL [31:31] 261 * 2. COHER_SIZE [31:0] 262 * 3. COHER_SIZE_HI [7:0] 263 * 4. COHER_BASE_LO [31:0] 264 * 5. COHER_BASE_HI [23:0] 265 * 7. POLL_INTERVAL [15:0] 266 * 8. GCR_CNTL [18:0] 267 */ 268 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(x) ((x) << 0) 269 /* 270 * 0:NOP 271 * 1:ALL 272 * 2:RANGE 273 * 3:FIRST_LAST 274 */ 275 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_RANGE(x) ((x) << 2) 276 /* 277 * 0:ALL 278 * 1:reserved 279 * 2:RANGE 280 * 3:FIRST_LAST 281 */ 282 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_SCOPE(x) ((x) << 4) 283 /* 284 * 0:Device scope 285 * 1:System scope 286 * 2:Force INV/WB all 287 * 3:Reserved 288 */ 289 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_WB(x) ((x) << 6) 290 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(x) ((x) << 7) 291 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(x) ((x) << 8) 292 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_US(x) ((x) << 10) 293 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_RANGE(x) ((x) << 11) 294 /* 295 * 0:ALL 296 * 1:VOL 297 * 2:RANGE 298 * 3:FIRST_LAST 299 */ 300 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_DISCARD(x) ((x) << 13) 301 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(x) ((x) << 14) 302 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(x) ((x) << 15) 303 #define PACKET3_ACQUIRE_MEM_GCR_CNTL_SEQ(x) ((x) << 16) 304 /* 305 * 0: PARALLEL 306 * 1: FORWARD 307 * 2: REVERSE 308 */ 309 #define PACKET3_ACQUIRE_MEM_GCR_RANGE_IS_PA (1 << 18) 310 #define PACKET3_REWIND 0x59 311 #define PACKET3_INTERRUPT 0x5A 312 #define PACKET3_GEN_PDEPTE 0x5B 313 #define PACKET3_INDIRECT_BUFFER_PASID 0x5C 314 #define PACKET3_PRIME_UTCL2 0x5D 315 #define PACKET3_LOAD_UCONFIG_REG 0x5E 316 #define PACKET3_LOAD_SH_REG 0x5F 317 #define PACKET3_LOAD_CONFIG_REG 0x60 318 #define PACKET3_LOAD_CONTEXT_REG 0x61 319 #define PACKET3_LOAD_COMPUTE_STATE 0x62 320 #define PACKET3_LOAD_SH_REG_INDEX 0x63 321 #define PACKET3_SET_CONFIG_REG 0x68 322 #define PACKET3_SET_CONFIG_REG_START 0x00002000 323 #define PACKET3_SET_CONFIG_REG_END 0x00002c00 324 #define PACKET3_SET_CONTEXT_REG 0x69 325 #define PACKET3_SET_CONTEXT_REG_START 0x0000a000 326 #define PACKET3_SET_CONTEXT_REG_END 0x0000a400 327 #define PACKET3_SET_CONTEXT_REG_INDEX 0x6A 328 #define PACKET3_SET_VGPR_REG_DI_MULTI 0x71 329 #define PACKET3_SET_SH_REG_DI 0x72 330 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 331 #define PACKET3_SET_SH_REG_DI_MULTI 0x74 332 #define PACKET3_GFX_PIPE_LOCK 0x75 333 #define PACKET3_SET_SH_REG 0x76 334 #define PACKET3_SET_SH_REG_START 0x00002c00 335 #define PACKET3_SET_SH_REG_END 0x00003000 336 #define PACKET3_SET_SH_REG_OFFSET 0x77 337 #define PACKET3_SET_QUEUE_REG 0x78 338 #define PACKET3_SET_UCONFIG_REG 0x79 339 #define PACKET3_SET_UCONFIG_REG_START 0x0000c000 340 #define PACKET3_SET_UCONFIG_REG_END 0x0000c400 341 #define PACKET3_SET_UCONFIG_REG_INDEX 0x7A 342 #define PACKET3_FORWARD_HEADER 0x7C 343 #define PACKET3_SCRATCH_RAM_WRITE 0x7D 344 #define PACKET3_SCRATCH_RAM_READ 0x7E 345 #define PACKET3_LOAD_CONST_RAM 0x80 346 #define PACKET3_WRITE_CONST_RAM 0x81 347 #define PACKET3_DUMP_CONST_RAM 0x83 348 #define PACKET3_INCREMENT_CE_COUNTER 0x84 349 #define PACKET3_INCREMENT_DE_COUNTER 0x85 350 #define PACKET3_WAIT_ON_CE_COUNTER 0x86 351 #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 352 #define PACKET3_SWITCH_BUFFER 0x8B 353 #define PACKET3_DISPATCH_DRAW_PREAMBLE 0x8C 354 #define PACKET3_DISPATCH_DRAW_PREAMBLE_ACE 0x8C 355 #define PACKET3_DISPATCH_DRAW 0x8D 356 #define PACKET3_DISPATCH_DRAW_ACE 0x8D 357 #define PACKET3_GET_LOD_STATS 0x8E 358 #define PACKET3_DRAW_MULTI_PREAMBLE 0x8F 359 #define PACKET3_FRAME_CONTROL 0x90 360 # define FRAME_TMZ (1 << 0) 361 # define FRAME_CMD(x) ((x) << 28) 362 /* 363 * x=0: tmz_begin 364 * x=1: tmz_end 365 */ 366 #define PACKET3_INDEX_ATTRIBUTES_INDIRECT 0x91 367 #define PACKET3_WAIT_REG_MEM64 0x93 368 #define PACKET3_COND_PREEMPT 0x94 369 #define PACKET3_HDP_FLUSH 0x95 370 #define PACKET3_COPY_DATA_RB 0x96 371 #define PACKET3_INVALIDATE_TLBS 0x98 372 #define PACKET3_INVALIDATE_TLBS_DST_SEL(x) ((x) << 0) 373 #define PACKET3_INVALIDATE_TLBS_ALL_HUB(x) ((x) << 4) 374 #define PACKET3_INVALIDATE_TLBS_PASID(x) ((x) << 5) 375 #define PACKET3_INVALIDATE_TLBS_FLUSH_TYPE(x) ((x) << 29) 376 377 #define PACKET3_AQL_PACKET 0x99 378 #define PACKET3_DMA_DATA_FILL_MULTI 0x9A 379 #define PACKET3_SET_SH_REG_INDEX 0x9B 380 #define PACKET3_DRAW_INDIRECT_COUNT_MULTI 0x9C 381 #define PACKET3_DRAW_INDEX_INDIRECT_COUNT_MULTI 0x9D 382 #define PACKET3_DUMP_CONST_RAM_OFFSET 0x9E 383 #define PACKET3_LOAD_CONTEXT_REG_INDEX 0x9F 384 #define PACKET3_SET_RESOURCES 0xA0 385 /* 1. header 386 * 2. CONTROL 387 * 3. QUEUE_MASK_LO [31:0] 388 * 4. QUEUE_MASK_HI [31:0] 389 * 5. GWS_MASK_LO [31:0] 390 * 6. GWS_MASK_HI [31:0] 391 * 7. OAC_MASK [15:0] 392 * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0] 393 */ 394 # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0) 395 # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16) 396 # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29) 397 #define PACKET3_MAP_PROCESS 0xA1 398 #define PACKET3_MAP_QUEUES 0xA2 399 /* 1. header 400 * 2. CONTROL 401 * 3. CONTROL2 402 * 4. MQD_ADDR_LO [31:0] 403 * 5. MQD_ADDR_HI [31:0] 404 * 6. WPTR_ADDR_LO [31:0] 405 * 7. WPTR_ADDR_HI [31:0] 406 */ 407 /* CONTROL */ 408 # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 409 # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8) 410 # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 13) 411 # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 16) 412 # define PACKET3_MAP_QUEUES_ME(x) ((x) << 18) 413 # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21) 414 # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24) 415 # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 416 # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 417 /* CONTROL2 */ 418 # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1) 419 # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2) 420 #define PACKET3_UNMAP_QUEUES 0xA3 421 /* 1. header 422 * 2. CONTROL 423 * 3. CONTROL2 424 * 4. CONTROL3 425 * 5. CONTROL4 426 * 6. CONTROL5 427 */ 428 /* CONTROL */ 429 # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0) 430 /* 0 - PREEMPT_QUEUES 431 * 1 - RESET_QUEUES 432 * 2 - DISABLE_PROCESS_QUEUES 433 * 3 - PREEMPT_QUEUES_NO_UNMAP 434 */ 435 # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4) 436 # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26) 437 # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29) 438 /* CONTROL2a */ 439 # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0) 440 /* CONTROL2b */ 441 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2) 442 /* CONTROL3a */ 443 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2) 444 /* CONTROL3b */ 445 # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0) 446 /* CONTROL4 */ 447 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2) 448 /* CONTROL5 */ 449 # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2) 450 #define PACKET3_QUERY_STATUS 0xA4 451 /* 1. header 452 * 2. CONTROL 453 * 3. CONTROL2 454 * 4. ADDR_LO [31:0] 455 * 5. ADDR_HI [31:0] 456 * 6. DATA_LO [31:0] 457 * 7. DATA_HI [31:0] 458 */ 459 /* CONTROL */ 460 # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0) 461 # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28) 462 # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30) 463 /* CONTROL2a */ 464 # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0) 465 /* CONTROL2b */ 466 # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2) 467 # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25) 468 #define PACKET3_RUN_LIST 0xA5 469 #define PACKET3_MAP_PROCESS_VM 0xA6 470 /* GFX11 */ 471 #define PACKET3_SET_Q_PREEMPTION_MODE 0xF0 472 # define PACKET3_SET_Q_PREEMPTION_MODE_IB_VMID(x) ((x) << 0) 473 # define PACKET3_SET_Q_PREEMPTION_MODE_INIT_SHADOW_MEM (1 << 0) 474 475 #endif 476