1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 */ 23 24 #include <linux/delay.h> 25 #include <linux/kernel.h> 26 #include <linux/firmware.h> 27 #include <linux/module.h> 28 #include <linux/pci.h> 29 #include "amdgpu.h" 30 #include "amdgpu_gfx.h" 31 #include "amdgpu_psp.h" 32 #include "nv.h" 33 #include "nvd.h" 34 35 #include "gc/gc_10_1_0_offset.h" 36 #include "gc/gc_10_1_0_sh_mask.h" 37 #include "smuio/smuio_11_0_0_offset.h" 38 #include "smuio/smuio_11_0_0_sh_mask.h" 39 #include "navi10_enum.h" 40 #include "ivsrcid/gfx/irqsrcs_gfx_10_1.h" 41 42 #include "soc15.h" 43 #include "soc15d.h" 44 #include "soc15_common.h" 45 #include "clearstate_gfx10.h" 46 #include "v10_structs.h" 47 #include "gfx_v10_0.h" 48 #include "nbio_v2_3.h" 49 50 /* 51 * Navi10 has two graphic rings to share each graphic pipe. 52 * 1. Primary ring 53 * 2. Async ring 54 */ 55 #define GFX10_NUM_GFX_RINGS_NV1X 1 56 #define GFX10_NUM_GFX_RINGS_Sienna_Cichlid 2 57 #define GFX10_MEC_HPD_SIZE 2048 58 59 #define F32_CE_PROGRAM_RAM_SIZE 65536 60 #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L 61 62 #define mmCGTT_GS_NGG_CLK_CTRL 0x5087 63 #define mmCGTT_GS_NGG_CLK_CTRL_BASE_IDX 1 64 #define mmCGTT_SPI_RA0_CLK_CTRL 0x507a 65 #define mmCGTT_SPI_RA0_CLK_CTRL_BASE_IDX 1 66 #define mmCGTT_SPI_RA1_CLK_CTRL 0x507b 67 #define mmCGTT_SPI_RA1_CLK_CTRL_BASE_IDX 1 68 69 #define GB_ADDR_CONFIG__NUM_PKRS__SHIFT 0x8 70 #define GB_ADDR_CONFIG__NUM_PKRS_MASK 0x00000700L 71 72 #define mmCGTS_TCC_DISABLE_gc_10_3 0x5006 73 #define mmCGTS_TCC_DISABLE_gc_10_3_BASE_IDX 1 74 #define mmCGTS_USER_TCC_DISABLE_gc_10_3 0x5007 75 #define mmCGTS_USER_TCC_DISABLE_gc_10_3_BASE_IDX 1 76 77 #define mmCP_MEC_CNTL_Sienna_Cichlid 0x0f55 78 #define mmCP_MEC_CNTL_Sienna_Cichlid_BASE_IDX 0 79 #define mmRLC_SAFE_MODE_Sienna_Cichlid 0x4ca0 80 #define mmRLC_SAFE_MODE_Sienna_Cichlid_BASE_IDX 1 81 #define mmRLC_CP_SCHEDULERS_Sienna_Cichlid 0x4ca1 82 #define mmRLC_CP_SCHEDULERS_Sienna_Cichlid_BASE_IDX 1 83 #define mmSPI_CONFIG_CNTL_Sienna_Cichlid 0x11ec 84 #define mmSPI_CONFIG_CNTL_Sienna_Cichlid_BASE_IDX 0 85 #define mmVGT_ESGS_RING_SIZE_Sienna_Cichlid 0x0fc1 86 #define mmVGT_ESGS_RING_SIZE_Sienna_Cichlid_BASE_IDX 0 87 #define mmVGT_GSVS_RING_SIZE_Sienna_Cichlid 0x0fc2 88 #define mmVGT_GSVS_RING_SIZE_Sienna_Cichlid_BASE_IDX 0 89 #define mmVGT_TF_RING_SIZE_Sienna_Cichlid 0x0fc3 90 #define mmVGT_TF_RING_SIZE_Sienna_Cichlid_BASE_IDX 0 91 #define mmVGT_HS_OFFCHIP_PARAM_Sienna_Cichlid 0x0fc4 92 #define mmVGT_HS_OFFCHIP_PARAM_Sienna_Cichlid_BASE_IDX 0 93 #define mmVGT_TF_MEMORY_BASE_Sienna_Cichlid 0x0fc5 94 #define mmVGT_TF_MEMORY_BASE_Sienna_Cichlid_BASE_IDX 0 95 #define mmVGT_TF_MEMORY_BASE_HI_Sienna_Cichlid 0x0fc6 96 #define mmVGT_TF_MEMORY_BASE_HI_Sienna_Cichlid_BASE_IDX 0 97 #define GRBM_STATUS2__RLC_BUSY_Sienna_Cichlid__SHIFT 0x1a 98 #define GRBM_STATUS2__RLC_BUSY_Sienna_Cichlid_MASK 0x04000000L 99 #define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_Sienna_Cichlid_MASK 0x00000FFCL 100 #define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_Sienna_Cichlid__SHIFT 0x2 101 #define CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_Sienna_Cichlid_MASK 0x00000FFCL 102 #define mmGCR_GENERAL_CNTL_Sienna_Cichlid 0x1580 103 #define mmGCR_GENERAL_CNTL_Sienna_Cichlid_BASE_IDX 0 104 105 #define mmGOLDEN_TSC_COUNT_UPPER_Vangogh 0x0025 106 #define mmGOLDEN_TSC_COUNT_UPPER_Vangogh_BASE_IDX 1 107 #define mmGOLDEN_TSC_COUNT_LOWER_Vangogh 0x0026 108 #define mmGOLDEN_TSC_COUNT_LOWER_Vangogh_BASE_IDX 1 109 110 #define mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6 0x002d 111 #define mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6_BASE_IDX 1 112 #define mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6 0x002e 113 #define mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6_BASE_IDX 1 114 115 #define mmSPI_CONFIG_CNTL_1_Vangogh 0x2441 116 #define mmSPI_CONFIG_CNTL_1_Vangogh_BASE_IDX 1 117 #define mmVGT_TF_MEMORY_BASE_HI_Vangogh 0x2261 118 #define mmVGT_TF_MEMORY_BASE_HI_Vangogh_BASE_IDX 1 119 #define mmVGT_HS_OFFCHIP_PARAM_Vangogh 0x224f 120 #define mmVGT_HS_OFFCHIP_PARAM_Vangogh_BASE_IDX 1 121 #define mmVGT_TF_RING_SIZE_Vangogh 0x224e 122 #define mmVGT_TF_RING_SIZE_Vangogh_BASE_IDX 1 123 #define mmVGT_GSVS_RING_SIZE_Vangogh 0x2241 124 #define mmVGT_GSVS_RING_SIZE_Vangogh_BASE_IDX 1 125 #define mmVGT_TF_MEMORY_BASE_Vangogh 0x2250 126 #define mmVGT_TF_MEMORY_BASE_Vangogh_BASE_IDX 1 127 #define mmVGT_ESGS_RING_SIZE_Vangogh 0x2240 128 #define mmVGT_ESGS_RING_SIZE_Vangogh_BASE_IDX 1 129 #define mmSPI_CONFIG_CNTL_Vangogh 0x2440 130 #define mmSPI_CONFIG_CNTL_Vangogh_BASE_IDX 1 131 #define mmGCR_GENERAL_CNTL_Vangogh 0x1580 132 #define mmGCR_GENERAL_CNTL_Vangogh_BASE_IDX 0 133 #define RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK_Vangogh 0x0000FFFFL 134 135 #define mmCP_HYP_PFP_UCODE_ADDR 0x5814 136 #define mmCP_HYP_PFP_UCODE_ADDR_BASE_IDX 1 137 #define mmCP_HYP_PFP_UCODE_DATA 0x5815 138 #define mmCP_HYP_PFP_UCODE_DATA_BASE_IDX 1 139 #define mmCP_HYP_CE_UCODE_ADDR 0x5818 140 #define mmCP_HYP_CE_UCODE_ADDR_BASE_IDX 1 141 #define mmCP_HYP_CE_UCODE_DATA 0x5819 142 #define mmCP_HYP_CE_UCODE_DATA_BASE_IDX 1 143 #define mmCP_HYP_ME_UCODE_ADDR 0x5816 144 #define mmCP_HYP_ME_UCODE_ADDR_BASE_IDX 1 145 #define mmCP_HYP_ME_UCODE_DATA 0x5817 146 #define mmCP_HYP_ME_UCODE_DATA_BASE_IDX 1 147 148 #define mmCPG_PSP_DEBUG 0x5c10 149 #define mmCPG_PSP_DEBUG_BASE_IDX 1 150 #define mmCPC_PSP_DEBUG 0x5c11 151 #define mmCPC_PSP_DEBUG_BASE_IDX 1 152 #define CPC_PSP_DEBUG__GPA_OVERRIDE_MASK 0x00000008L 153 #define CPG_PSP_DEBUG__GPA_OVERRIDE_MASK 0x00000008L 154 155 //CC_GC_SA_UNIT_DISABLE 156 #define mmCC_GC_SA_UNIT_DISABLE 0x0fe9 157 #define mmCC_GC_SA_UNIT_DISABLE_BASE_IDX 0 158 #define CC_GC_SA_UNIT_DISABLE__SA_DISABLE__SHIFT 0x8 159 #define CC_GC_SA_UNIT_DISABLE__SA_DISABLE_MASK 0x0000FF00L 160 //GC_USER_SA_UNIT_DISABLE 161 #define mmGC_USER_SA_UNIT_DISABLE 0x0fea 162 #define mmGC_USER_SA_UNIT_DISABLE_BASE_IDX 0 163 #define GC_USER_SA_UNIT_DISABLE__SA_DISABLE__SHIFT 0x8 164 #define GC_USER_SA_UNIT_DISABLE__SA_DISABLE_MASK 0x0000FF00L 165 //PA_SC_ENHANCE_3 166 #define mmPA_SC_ENHANCE_3 0x1085 167 #define mmPA_SC_ENHANCE_3_BASE_IDX 0 168 #define PA_SC_ENHANCE_3__FORCE_PBB_WORKLOAD_MODE_TO_ZERO__SHIFT 0x3 169 #define PA_SC_ENHANCE_3__FORCE_PBB_WORKLOAD_MODE_TO_ZERO_MASK 0x00000008L 170 171 #define mmCGTT_SPI_CS_CLK_CTRL 0x507c 172 #define mmCGTT_SPI_CS_CLK_CTRL_BASE_IDX 1 173 174 #define mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid 0x16f3 175 #define mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid_BASE_IDX 0 176 #define mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid 0x15db 177 #define mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid_BASE_IDX 0 178 179 #define mmGC_THROTTLE_CTRL_Sienna_Cichlid 0x2030 180 #define mmGC_THROTTLE_CTRL_Sienna_Cichlid_BASE_IDX 0 181 182 #define mmRLC_SPARE_INT_0_Sienna_Cichlid 0x4ca5 183 #define mmRLC_SPARE_INT_0_Sienna_Cichlid_BASE_IDX 1 184 185 MODULE_FIRMWARE("amdgpu/navi10_ce.bin"); 186 MODULE_FIRMWARE("amdgpu/navi10_pfp.bin"); 187 MODULE_FIRMWARE("amdgpu/navi10_me.bin"); 188 MODULE_FIRMWARE("amdgpu/navi10_mec.bin"); 189 MODULE_FIRMWARE("amdgpu/navi10_mec2.bin"); 190 MODULE_FIRMWARE("amdgpu/navi10_rlc.bin"); 191 192 MODULE_FIRMWARE("amdgpu/navi14_ce_wks.bin"); 193 MODULE_FIRMWARE("amdgpu/navi14_pfp_wks.bin"); 194 MODULE_FIRMWARE("amdgpu/navi14_me_wks.bin"); 195 MODULE_FIRMWARE("amdgpu/navi14_mec_wks.bin"); 196 MODULE_FIRMWARE("amdgpu/navi14_mec2_wks.bin"); 197 MODULE_FIRMWARE("amdgpu/navi14_ce.bin"); 198 MODULE_FIRMWARE("amdgpu/navi14_pfp.bin"); 199 MODULE_FIRMWARE("amdgpu/navi14_me.bin"); 200 MODULE_FIRMWARE("amdgpu/navi14_mec.bin"); 201 MODULE_FIRMWARE("amdgpu/navi14_mec2.bin"); 202 MODULE_FIRMWARE("amdgpu/navi14_rlc.bin"); 203 204 MODULE_FIRMWARE("amdgpu/navi12_ce.bin"); 205 MODULE_FIRMWARE("amdgpu/navi12_pfp.bin"); 206 MODULE_FIRMWARE("amdgpu/navi12_me.bin"); 207 MODULE_FIRMWARE("amdgpu/navi12_mec.bin"); 208 MODULE_FIRMWARE("amdgpu/navi12_mec2.bin"); 209 MODULE_FIRMWARE("amdgpu/navi12_rlc.bin"); 210 211 MODULE_FIRMWARE("amdgpu/sienna_cichlid_ce.bin"); 212 MODULE_FIRMWARE("amdgpu/sienna_cichlid_pfp.bin"); 213 MODULE_FIRMWARE("amdgpu/sienna_cichlid_me.bin"); 214 MODULE_FIRMWARE("amdgpu/sienna_cichlid_mec.bin"); 215 MODULE_FIRMWARE("amdgpu/sienna_cichlid_mec2.bin"); 216 MODULE_FIRMWARE("amdgpu/sienna_cichlid_rlc.bin"); 217 218 MODULE_FIRMWARE("amdgpu/navy_flounder_ce.bin"); 219 MODULE_FIRMWARE("amdgpu/navy_flounder_pfp.bin"); 220 MODULE_FIRMWARE("amdgpu/navy_flounder_me.bin"); 221 MODULE_FIRMWARE("amdgpu/navy_flounder_mec.bin"); 222 MODULE_FIRMWARE("amdgpu/navy_flounder_mec2.bin"); 223 MODULE_FIRMWARE("amdgpu/navy_flounder_rlc.bin"); 224 225 MODULE_FIRMWARE("amdgpu/vangogh_ce.bin"); 226 MODULE_FIRMWARE("amdgpu/vangogh_pfp.bin"); 227 MODULE_FIRMWARE("amdgpu/vangogh_me.bin"); 228 MODULE_FIRMWARE("amdgpu/vangogh_mec.bin"); 229 MODULE_FIRMWARE("amdgpu/vangogh_mec2.bin"); 230 MODULE_FIRMWARE("amdgpu/vangogh_rlc.bin"); 231 232 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_ce.bin"); 233 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_pfp.bin"); 234 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_me.bin"); 235 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_mec.bin"); 236 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_mec2.bin"); 237 MODULE_FIRMWARE("amdgpu/dimgrey_cavefish_rlc.bin"); 238 239 MODULE_FIRMWARE("amdgpu/beige_goby_ce.bin"); 240 MODULE_FIRMWARE("amdgpu/beige_goby_pfp.bin"); 241 MODULE_FIRMWARE("amdgpu/beige_goby_me.bin"); 242 MODULE_FIRMWARE("amdgpu/beige_goby_mec.bin"); 243 MODULE_FIRMWARE("amdgpu/beige_goby_mec2.bin"); 244 MODULE_FIRMWARE("amdgpu/beige_goby_rlc.bin"); 245 246 MODULE_FIRMWARE("amdgpu/yellow_carp_ce.bin"); 247 MODULE_FIRMWARE("amdgpu/yellow_carp_pfp.bin"); 248 MODULE_FIRMWARE("amdgpu/yellow_carp_me.bin"); 249 MODULE_FIRMWARE("amdgpu/yellow_carp_mec.bin"); 250 MODULE_FIRMWARE("amdgpu/yellow_carp_mec2.bin"); 251 MODULE_FIRMWARE("amdgpu/yellow_carp_rlc.bin"); 252 253 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_ce.bin"); 254 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_pfp.bin"); 255 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_me.bin"); 256 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_mec.bin"); 257 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_mec2.bin"); 258 MODULE_FIRMWARE("amdgpu/cyan_skillfish2_rlc.bin"); 259 260 MODULE_FIRMWARE("amdgpu/gc_10_3_6_ce.bin"); 261 MODULE_FIRMWARE("amdgpu/gc_10_3_6_pfp.bin"); 262 MODULE_FIRMWARE("amdgpu/gc_10_3_6_me.bin"); 263 MODULE_FIRMWARE("amdgpu/gc_10_3_6_mec.bin"); 264 MODULE_FIRMWARE("amdgpu/gc_10_3_6_mec2.bin"); 265 MODULE_FIRMWARE("amdgpu/gc_10_3_6_rlc.bin"); 266 267 MODULE_FIRMWARE("amdgpu/gc_10_3_7_ce.bin"); 268 MODULE_FIRMWARE("amdgpu/gc_10_3_7_pfp.bin"); 269 MODULE_FIRMWARE("amdgpu/gc_10_3_7_me.bin"); 270 MODULE_FIRMWARE("amdgpu/gc_10_3_7_mec.bin"); 271 MODULE_FIRMWARE("amdgpu/gc_10_3_7_mec2.bin"); 272 MODULE_FIRMWARE("amdgpu/gc_10_3_7_rlc.bin"); 273 274 static const struct soc15_reg_golden golden_settings_gc_10_1[] = { 275 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0xffffffff, 0x00400014), 276 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_CPF_CLK_CTRL, 0xfcff8fff, 0xf8000100), 277 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xcd000000, 0x0d000100), 278 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQ_CLK_CTRL, 0x60000ff0, 0x60000100), 279 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQG_CLK_CTRL, 0x40000000, 0x40000100), 280 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xffff8fff, 0xffff8100), 281 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_WD_CLK_CTRL, 0xfeff8fff, 0xfeff8100), 282 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xe4e4e4e4), 283 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000002, 0x00000000), 284 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x000007ff, 0x000005ff), 285 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0x20000000, 0x20000000), 286 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xffffffff, 0x00000420), 287 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x00000200, 0x00000200), 288 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0x07900000, 0x04900000), 289 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DFSM_TILES_IN_FLIGHT, 0x0000ffff, 0x0000003f), 290 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860204), 291 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x1ff0ffff, 0x00000500), 292 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PRIV_CONTROL, 0x000007ff, 0x000001fe), 293 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xffffffff, 0xe4e4e4e4), 294 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x10321032), 295 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x02310231), 296 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 297 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 298 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0x10000000, 0x10000100), 299 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xffffffff, 0x1402002f), 300 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xffff9fff, 0x00001188), 301 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 302 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x08000009), 303 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00400000, 0x04440000), 304 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000800, 0x00000820), 305 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000), 306 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffffffff, 0xffff3101), 307 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070104), 308 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ALU_CLK_CTRL, 0xffffffff, 0xffffffff), 309 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000100, 0x00000130), 310 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff), 311 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 312 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CNTL, 0x60000010, 0x479c0010), 313 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CGTT_CLK_CTRL, 0xfeff0fff, 0x40000100), 314 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x00c00000, 0x00c00000) 315 }; 316 317 static const struct soc15_reg_golden golden_settings_gc_10_0_nv10[] = { 318 /* Pending on emulation bring up */ 319 }; 320 321 static const struct soc15_reg_golden golden_settings_gc_rlc_spm_10_0_nv10[] = { 322 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000, 0x0), 323 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 324 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 325 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 326 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 327 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 328 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 329 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 330 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 331 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 332 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 333 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 334 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 335 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 336 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 337 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 338 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 339 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 340 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8), 341 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 342 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 343 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 344 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc), 345 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 346 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 347 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 348 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0), 349 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 350 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 351 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 352 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4), 353 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 354 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 355 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 356 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 357 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 358 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 359 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 360 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 361 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 362 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 363 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 364 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 365 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 366 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 367 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 368 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 369 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 370 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 371 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 372 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 373 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 374 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 375 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 376 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 377 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 378 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 379 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 380 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 381 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 382 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 383 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 384 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 385 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 386 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 387 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 388 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 389 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 390 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 391 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 392 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0), 393 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 394 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 395 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 396 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4), 397 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 398 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 399 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 400 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8), 401 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 402 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 403 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 404 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc), 405 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 406 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 407 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 408 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0), 409 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 410 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 411 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 412 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4), 413 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 414 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 415 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 416 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90), 417 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 418 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 419 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 420 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94), 421 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 422 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 423 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 424 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98), 425 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 426 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 427 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 428 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c), 429 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 430 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 431 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 432 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0), 433 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 434 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 435 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 436 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4), 437 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 438 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 439 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 440 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8), 441 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 442 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 443 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 444 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac), 445 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 446 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 447 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 448 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 449 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 450 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 451 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 452 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 453 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 454 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 455 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 456 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 457 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 458 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 459 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 460 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 461 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 462 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 463 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 464 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 465 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 466 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 467 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 468 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 469 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 470 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 471 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 472 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 473 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 474 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 475 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 476 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 477 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 478 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 479 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 480 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 481 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 482 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 483 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 484 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 485 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 486 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 487 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 488 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 489 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 490 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 491 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 492 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 493 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 494 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 495 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 496 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 497 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 498 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 499 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 500 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 501 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 502 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 503 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 504 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 505 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 506 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 507 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 508 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 509 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 510 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 511 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 512 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 513 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 514 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 515 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 516 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 517 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 518 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 519 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 520 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 521 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 522 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 523 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 524 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 525 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 526 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 527 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 528 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 529 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 530 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 531 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 532 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 533 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 534 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 535 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 536 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 537 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 538 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 539 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 540 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c), 541 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 542 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 543 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 544 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 545 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 546 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 547 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 548 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 549 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 550 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 551 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 552 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 553 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 554 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 555 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 556 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 557 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 558 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 559 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 560 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 561 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 562 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 563 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 564 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 565 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 566 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 567 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 568 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 569 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 570 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 571 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 572 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 573 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 574 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 575 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 576 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 577 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 578 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 579 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 580 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 581 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 582 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 583 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 584 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 585 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 586 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 587 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 588 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 589 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 590 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 591 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 592 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 593 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 594 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 595 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 596 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 597 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 598 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 599 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 600 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 601 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 602 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 603 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 604 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 605 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 606 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 607 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 608 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 609 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 610 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 611 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 612 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 613 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 614 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 615 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 616 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 617 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 618 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 619 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 620 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 621 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 622 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 623 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 624 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 625 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 626 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 627 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 628 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 629 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 630 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 631 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 632 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 633 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 634 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 635 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 636 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 637 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 638 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 639 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 640 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 641 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 642 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 643 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 644 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 645 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 646 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 647 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 648 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 649 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 650 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 651 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 652 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 653 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 654 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 655 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 656 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 657 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 658 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 659 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 660 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 661 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 662 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 663 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 664 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 665 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 666 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 667 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 668 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 669 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 670 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 671 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 672 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 673 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 674 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 675 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 676 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 677 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 678 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 679 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 680 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 681 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 682 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 683 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 684 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 685 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 686 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 687 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 688 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 689 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 690 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 691 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 692 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 693 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 694 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17), 695 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 696 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 697 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 698 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17), 699 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 700 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 701 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 702 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 703 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 704 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 705 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 706 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 707 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 708 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 709 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 710 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 711 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 712 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 713 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 714 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 715 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 716 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 717 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 718 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 719 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 720 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 721 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 722 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 723 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 724 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 725 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 726 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 727 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 728 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 729 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 730 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 731 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 732 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 733 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 734 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 735 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 736 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 737 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 738 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 739 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 740 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 741 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 742 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 743 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 744 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 745 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 746 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 747 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 748 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 749 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 750 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 751 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 752 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 753 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 754 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 755 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 756 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 757 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 758 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 759 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 760 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 761 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 762 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 763 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 764 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 765 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 766 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 767 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 768 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 769 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 770 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 771 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 772 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 773 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 774 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 775 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 776 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 777 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 778 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 779 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 780 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 781 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 782 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 783 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 784 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 785 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 786 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 787 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 788 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 789 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 790 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 791 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 792 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 793 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 794 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 795 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 796 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90), 797 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 798 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 799 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 800 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90), 801 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 802 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 803 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 804 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94), 805 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 806 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 807 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 808 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94), 809 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 810 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 811 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 812 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0), 813 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 814 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 815 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 816 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0), 817 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 818 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 819 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 820 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4), 821 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 822 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 823 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 824 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4), 825 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 826 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 827 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 828 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98), 829 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 830 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 831 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 832 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98), 833 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 834 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 835 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 836 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c), 837 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 838 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 839 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 840 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c), 841 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 842 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 843 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 844 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8), 845 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 846 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 847 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 848 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8), 849 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 850 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 851 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 852 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac), 853 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 854 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 855 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 856 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac), 857 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 858 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 859 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 860 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8), 861 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 862 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 863 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 864 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8), 865 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 866 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 867 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 868 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc), 869 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 870 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 871 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 872 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc), 873 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 874 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 875 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 876 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0), 877 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 878 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 879 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 880 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0), 881 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 882 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 883 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 884 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4), 885 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 886 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 887 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 888 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4), 889 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 890 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 891 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 892 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0), 893 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 894 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 895 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 896 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0), 897 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 898 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 899 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 900 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4), 901 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 902 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 903 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 904 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4), 905 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 906 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 907 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 908 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0), 909 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 910 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 911 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 912 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0), 913 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 914 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 915 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 916 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4), 917 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 918 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 919 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 920 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4), 921 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 922 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 923 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 924 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8), 925 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 926 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 927 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 928 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8), 929 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 930 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 931 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 932 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc), 933 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 934 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 935 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 936 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc), 937 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 938 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 939 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 940 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8), 941 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 942 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 943 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 944 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8), 945 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 946 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 947 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 948 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec), 949 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 950 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 951 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 952 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec), 953 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 954 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 955 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 956 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0), 957 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 958 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 959 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 960 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0), 961 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 962 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 963 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 964 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4), 965 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 966 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 967 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 968 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4), 969 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 970 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 971 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 972 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8), 973 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 974 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 975 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 976 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8), 977 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 978 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 979 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 980 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc), 981 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 982 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 983 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 984 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc), 985 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 986 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 987 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 988 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100), 989 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 990 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 991 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 992 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100), 993 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 994 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 995 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 996 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104), 997 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 998 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 999 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1000 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104), 1001 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1002 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1003 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1004 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0), 1005 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1006 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1007 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1008 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0), 1009 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1010 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1011 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1012 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118), 1013 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1014 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1015 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1016 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118), 1017 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1018 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1019 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1020 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c), 1021 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1022 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1023 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1024 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c), 1025 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1026 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1027 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1028 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120), 1029 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1030 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1031 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1032 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120), 1033 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1034 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1035 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1036 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124), 1037 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1038 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1039 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1040 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124), 1041 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1042 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 1043 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1044 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc), 1045 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1046 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 1047 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1048 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc), 1049 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1050 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 1051 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1052 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110), 1053 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1054 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1055 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1056 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110), 1057 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1058 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1059 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1060 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114), 1061 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1062 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1063 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1064 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114), 1065 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1066 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1067 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1068 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108), 1069 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1070 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1071 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1072 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108), 1073 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1074 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1075 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1076 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c), 1077 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1078 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1079 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1080 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c), 1081 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1082 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1083 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1084 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8), 1085 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1086 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17), 1087 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1088 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8), 1089 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1090 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17), 1091 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1092 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128), 1093 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1094 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 1095 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1096 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128), 1097 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1098 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 1099 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1100 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c), 1101 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1102 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1103 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1104 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c), 1105 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1106 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1107 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1108 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138), 1109 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1110 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1111 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1112 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138), 1113 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1114 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1115 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1116 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c), 1117 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1118 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1119 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1120 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c), 1121 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1122 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1123 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1124 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130), 1125 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1126 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1127 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1128 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130), 1129 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1130 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1131 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1132 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134), 1133 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1134 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1135 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1136 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134), 1137 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1138 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1139 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1140 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140), 1141 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1142 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1143 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1144 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140), 1145 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1146 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1147 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1148 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144), 1149 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1150 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1151 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1152 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144), 1153 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1154 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1155 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1156 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150), 1157 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1158 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1159 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1160 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150), 1161 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1162 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1163 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1164 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154), 1165 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1166 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1167 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1168 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154), 1169 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1170 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1171 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1172 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148), 1173 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1174 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1175 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1176 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148), 1177 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1178 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1179 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1180 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c), 1181 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1182 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1183 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1184 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c), 1185 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1186 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1187 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1188 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158), 1189 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1190 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 1191 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1192 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158), 1193 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1194 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 1195 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1196 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c), 1197 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1198 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1199 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1200 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c), 1201 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1202 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1203 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1204 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168), 1205 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1206 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1), 1207 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1208 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168), 1209 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1210 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1), 1211 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1212 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c), 1213 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1214 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 1215 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1216 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c), 1217 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1218 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 1219 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1220 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160), 1221 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1222 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 1223 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1224 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160), 1225 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1226 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 1227 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1228 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164), 1229 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1230 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1231 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1232 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164), 1233 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1234 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1235 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1236 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170), 1237 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1238 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 1239 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1240 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170), 1241 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1242 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 1243 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1244 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174), 1245 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1246 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 1247 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1248 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174), 1249 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1250 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 1251 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1252 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180), 1253 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1254 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 1255 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1256 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180), 1257 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1258 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 1259 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1260 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184), 1261 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1262 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1263 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1264 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184), 1265 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1266 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1267 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1268 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178), 1269 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1270 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 1271 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1272 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178), 1273 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1274 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 1275 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1276 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c), 1277 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1278 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 1279 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1280 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c), 1281 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1282 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 1283 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1284 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188), 1285 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1286 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1287 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1288 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188), 1289 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1290 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1291 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1292 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c), 1293 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1294 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 1295 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1296 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c), 1297 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1298 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 1299 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1300 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198), 1301 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1302 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 1303 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1304 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198), 1305 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1306 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 1307 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1308 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c), 1309 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1310 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 1311 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1312 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c), 1313 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1314 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 1315 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1316 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190), 1317 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1318 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1319 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1320 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190), 1321 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1322 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1323 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1324 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194), 1325 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1326 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 1327 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1328 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194), 1329 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1330 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 1331 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1332 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 1333 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1334 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 1335 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1336 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 1337 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1338 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1339 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1340 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 1341 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1342 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 1343 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1344 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 1345 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1346 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 1347 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1348 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 1349 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1350 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f), 1351 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1352 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 1353 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1354 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f), 1355 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1356 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 1357 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1358 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 1359 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1360 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_SAMPLE_SKEW, 0x000000FF, 0x19), 1361 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1362 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_MUXSEL_SKEW, 0x000000FF, 0x20), 1363 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1364 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x5), 1365 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1366 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0xa), 1367 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1368 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x14), 1369 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 1370 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x19), 1371 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1372 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_DESER_START_SKEW, 0x000000FF, 0x33), 1373 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xFFFFFFFF, 0xe0000000) 1374 }; 1375 1376 static const struct soc15_reg_golden golden_settings_gc_10_1_1[] = { 1377 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0xffffffff, 0x003c0014), 1378 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_GS_NGG_CLK_CTRL, 0xffff8fff, 0xffff8100), 1379 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_IA_CLK_CTRL, 0xffff0fff, 0xffff0100), 1380 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xcd000000, 0x0d000100), 1381 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQ_CLK_CTRL, 0xf8ff0fff, 0x60000100), 1382 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQG_CLK_CTRL, 0x40000ff0, 0x40000100), 1383 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xffff8fff, 0xffff8100), 1384 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_WD_CLK_CTRL, 0xffff8fff, 0xffff8100), 1385 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xe4e4e4e4), 1386 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000002, 0x00000000), 1387 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x800007ff, 0x000005ff), 1388 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0xffffffff, 0x20000000), 1389 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xffffffff, 0x00000420), 1390 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x00000200, 0x00000200), 1391 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x04900000), 1392 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DFSM_TILES_IN_FLIGHT, 0x0000ffff, 0x0000003f), 1393 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860204), 1394 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x1ff0ffff, 0x00000500), 1395 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PRIV_CONTROL, 0x000007ff, 0x000001fe), 1396 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xffffffff, 0xe4e4e4e4), 1397 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffe7), 1398 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffe7), 1399 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0xffff0fff, 0x10000100), 1400 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xffffffff, 0x1402002f), 1401 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xffffbfff, 0x00000188), 1402 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 1403 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x08000009), 1404 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00400000, 0x04440000), 1405 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000800, 0x00000820), 1406 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000), 1407 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffffffff, 0xffff3101), 1408 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070105), 1409 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ALU_CLK_CTRL, 0xffffffff, 0xffffffff), 1410 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000133, 0x00000130), 1411 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff), 1412 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 1413 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CNTL, 0x60000010, 0x479c0010), 1414 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x00c00000, 0x00c00000), 1415 }; 1416 1417 static const struct soc15_reg_golden golden_settings_gc_10_1_2[] = { 1418 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0x003e001f, 0x003c0014), 1419 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_GS_NGG_CLK_CTRL, 0xffff8fff, 0xffff8100), 1420 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_IA_CLK_CTRL, 0xffff0fff, 0xffff0100), 1421 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xff7f0fff, 0x0d000100), 1422 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQ_CLK_CTRL, 0xffffcfff, 0x60000100), 1423 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SQG_CLK_CTRL, 0xffff0fff, 0x40000100), 1424 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xffff8fff, 0xffff8100), 1425 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_WD_CLK_CTRL, 0xffff8fff, 0xffff8100), 1426 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xe4e4e4e4), 1427 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000003, 0x00000000), 1428 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x800007ff, 0x000005ff), 1429 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0xffffffff, 0x20000000), 1430 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xffffffff, 0x00000420), 1431 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000200), 1432 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x04900000), 1433 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DFSM_TILES_IN_FLIGHT, 0x0000ffff, 0x0000003f), 1434 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860204), 1435 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1800ff, 0x00000044), 1436 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x1ff0ffff, 0x00000500), 1437 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PRIV_CONTROL, 0x00007fff, 0x000001fe), 1438 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xffffffff, 0xe4e4e4e4), 1439 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x10321032), 1440 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x02310231), 1441 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 1442 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 1443 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0xffff0fff, 0x10000100), 1444 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xffffffff, 0x1402002f), 1445 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xffffbfff, 0x00000188), 1446 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_0, 0xffffffff, 0x842a4c02), 1447 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 1448 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x08000009), 1449 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04440000), 1450 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000820, 0x00000820), 1451 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000), 1452 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffffffff, 0xffff3101), 1453 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x001f0000, 0x00070104), 1454 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ALU_CLK_CTRL, 0xffffffff, 0xffffffff), 1455 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000133, 0x00000130), 1456 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff), 1457 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 1458 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CNTL, 0xffdf80ff, 0x479c0010), 1459 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00c00000) 1460 }; 1461 1462 static const struct soc15_reg_golden golden_settings_gc_10_1_nv14[] = { 1463 /* Pending on emulation bring up */ 1464 }; 1465 1466 static const struct soc15_reg_golden golden_settings_gc_rlc_spm_10_1_nv14[] = { 1467 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000L, 0x0), 1468 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1469 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 1470 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1471 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1472 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1473 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 1474 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1475 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 1476 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1477 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 1478 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1479 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 1480 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1481 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 1482 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1483 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1484 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1485 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 1486 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1487 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1488 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1489 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 1490 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1491 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1492 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1493 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 1494 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1495 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1496 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1497 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 1498 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1499 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1500 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1501 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 1502 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1503 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1504 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1505 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 1506 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1507 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1508 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1509 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 1510 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1511 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1512 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1513 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 1514 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1515 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1516 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1517 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 1518 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1519 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20), 1520 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1521 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 1522 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1523 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 1524 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1525 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 1526 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1527 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1528 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1529 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 1530 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1531 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1532 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1533 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 1534 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1535 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1536 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1537 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 1538 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1539 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1540 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1541 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 1542 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1543 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1544 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1545 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 1546 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1547 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 1548 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1549 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 1550 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1551 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1552 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1553 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 1554 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1555 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1556 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1557 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 1558 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1559 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1560 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1561 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 1562 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1563 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1564 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1565 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 1566 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1567 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 1568 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1569 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 1570 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1571 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 1572 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1573 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 1574 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1575 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 1576 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1577 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 1578 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1579 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 1580 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1581 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 1582 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1583 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1584 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1585 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 1586 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1587 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 1588 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1589 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 1590 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1591 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 1592 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1593 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 1594 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1595 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 1596 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1597 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 1598 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1599 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 1600 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1601 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 1602 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1603 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 1604 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1605 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c), 1606 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1607 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 1608 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1609 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 1610 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1611 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1612 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1613 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 1614 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1615 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1616 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1617 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 1618 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1619 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1620 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1621 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 1622 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1623 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1624 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1625 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 1626 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1627 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 1628 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1629 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 1630 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1631 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1632 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1633 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 1634 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1635 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1636 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1637 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 1638 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1639 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 1640 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1641 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 1642 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1643 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 1644 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1645 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 1646 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1647 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 1648 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1649 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 1650 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1651 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e), 1652 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1653 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 1654 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1655 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e), 1656 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1657 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 1658 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1659 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e), 1660 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1661 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 1662 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1663 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e), 1664 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1665 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 1666 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1667 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20), 1668 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1669 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 1670 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1671 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 1672 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1673 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 1674 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1675 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 1676 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1677 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 1678 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1679 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e), 1680 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1681 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 1682 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1683 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1e), 1684 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1685 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 1686 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1687 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 1688 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1689 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 1690 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1691 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1692 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1693 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 1694 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1695 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1696 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1697 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 1698 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1699 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1700 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1701 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 1702 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1703 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1704 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1705 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 1706 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1707 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1708 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1709 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 1710 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1711 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1712 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1713 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 1714 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1715 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1716 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1717 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 1718 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1719 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1720 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1721 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 1722 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1723 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1724 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1725 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 1726 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1727 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1728 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1729 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 1730 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1731 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1732 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1733 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 1734 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1735 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1736 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1737 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90), 1738 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1739 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1740 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1741 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94), 1742 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1743 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 1744 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1745 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0), 1746 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1747 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1748 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1749 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4), 1750 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1751 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1752 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1753 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98), 1754 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1755 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1756 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1757 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c), 1758 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1759 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 1760 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1761 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8), 1762 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1763 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 1764 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1765 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac), 1766 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1767 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1768 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1769 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8), 1770 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1771 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1772 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1773 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc), 1774 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1775 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1776 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1777 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0), 1778 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1779 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 1780 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1781 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4), 1782 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1783 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1784 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1785 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0), 1786 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1787 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1788 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1789 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4), 1790 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1791 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1792 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1793 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0), 1794 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1795 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1796 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1797 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4), 1798 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1799 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1800 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1801 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8), 1802 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1803 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1804 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1805 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc), 1806 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1807 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1808 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1809 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8), 1810 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1811 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1812 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1813 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc), 1814 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1815 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1816 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1817 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8), 1818 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1819 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1820 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1821 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec), 1822 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1823 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1824 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1825 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0), 1826 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1827 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1828 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1829 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe4), 1830 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1831 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1832 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1833 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100), 1834 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1835 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1836 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1837 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104), 1838 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1839 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1840 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1841 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108), 1842 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1843 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1844 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1845 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c), 1846 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1847 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1848 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1849 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110), 1850 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1851 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1852 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1853 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114), 1854 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1855 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1856 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1857 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118), 1858 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1859 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1860 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1861 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c), 1862 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1863 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1864 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1865 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8), 1866 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1867 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17), 1868 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1869 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130), 1870 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1871 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1872 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1873 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134), 1874 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1875 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1876 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1877 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138), 1878 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1879 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1880 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1881 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c), 1882 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1883 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1884 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1885 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4), 1886 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1887 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20), 1888 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1889 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128), 1890 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1891 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1892 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1893 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c), 1894 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1895 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1896 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1897 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120), 1898 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1899 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1900 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1901 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124), 1902 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1903 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 1904 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1905 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0), 1906 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1907 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 1908 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1909 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140), 1910 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1911 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1912 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1913 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144), 1914 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1915 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1916 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1917 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150), 1918 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1919 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1920 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1921 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154), 1922 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1923 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1924 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1925 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148), 1926 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1927 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 1928 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1929 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c), 1930 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1931 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1932 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1933 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158), 1934 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1935 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1936 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1937 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c), 1938 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1939 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 1940 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1941 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168), 1942 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1943 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 1944 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1945 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c), 1946 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1947 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 1948 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1949 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160), 1950 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1951 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1952 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1953 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164), 1954 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1955 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 1956 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1957 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170), 1958 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1959 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 1960 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1961 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174), 1962 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1963 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 1964 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1965 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180), 1966 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1967 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 1968 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1969 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184), 1970 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1971 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 1972 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1973 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178), 1974 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1975 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 1976 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1977 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c), 1978 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1979 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 1980 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1981 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188), 1982 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1983 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 1984 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1985 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c), 1986 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1987 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1988 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1989 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198), 1990 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1991 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 1992 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1993 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c), 1994 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1995 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 1996 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1997 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190), 1998 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 1999 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 2000 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2001 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194), 2002 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2003 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2004 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2005 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1a0), 2006 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2007 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2008 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2009 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1a4), 2010 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2011 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 2012 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2013 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1b0), 2014 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2015 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2016 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2017 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1b4), 2018 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2019 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2020 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2021 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1a8), 2022 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2023 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2024 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2025 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1ac), 2026 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2027 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 2028 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2029 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1b8), 2030 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2031 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 2032 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2033 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1bc), 2034 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2035 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2036 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2037 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c8), 2038 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2039 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 2040 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2041 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1cc), 2042 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2043 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 2044 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2045 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c0), 2046 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2047 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 2048 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2049 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c4), 2050 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2051 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2052 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2053 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 2054 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2055 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2056 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2057 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 2058 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2059 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2060 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2061 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 2062 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2063 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20), 2064 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2065 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 2066 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2067 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x20), 2068 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2069 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 2070 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2071 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 2072 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2073 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_SAMPLE_SKEW, 0x000000FF, 0x26), 2074 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2075 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_MUXSEL_SKEW, 0x000000FF, 0x28), 2076 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2077 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0xf), 2078 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2079 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x15), 2080 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2081 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x1f), 2082 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2083 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x25), 2084 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2085 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_DESER_START_SKEW, 0x000000FF, 0x3b), 2086 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xFFFFFFFF, 0xe0000000) 2087 }; 2088 2089 static const struct soc15_reg_golden golden_settings_gc_10_1_2_nv12[] = { 2090 /* Pending on emulation bring up */ 2091 }; 2092 2093 static const struct soc15_reg_golden golden_settings_gc_rlc_spm_10_1_2_nv12[] = { 2094 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000L, 0x0), 2095 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2096 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 2097 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2098 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 2099 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2100 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 2101 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2102 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 2103 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2104 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 2105 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2106 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 2107 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2108 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 2109 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2110 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 2111 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2112 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8), 2113 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2114 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2115 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2116 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc), 2117 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2118 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2119 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2120 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0), 2121 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2122 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2123 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2124 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4), 2125 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2126 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2127 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2128 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 2129 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2130 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2131 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2132 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 2133 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2134 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2135 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2136 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 2137 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2138 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2139 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2140 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8), 2141 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2142 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2143 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2144 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 2145 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2146 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2147 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2148 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 2149 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2150 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2151 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2152 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 2153 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2154 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2155 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2156 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 2157 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2158 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 2159 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2160 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 2161 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2162 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 2163 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2164 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0), 2165 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2166 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 2167 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2168 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4), 2169 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2170 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 2171 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2172 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8), 2173 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2174 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2175 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2176 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc), 2177 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2178 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2179 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2180 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0), 2181 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2182 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2183 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2184 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4), 2185 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2186 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2187 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2188 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90), 2189 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2190 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x2), 2191 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2192 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94), 2193 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2194 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1), 2195 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2196 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98), 2197 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2198 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 2199 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2200 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c), 2201 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2202 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2203 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2204 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0), 2205 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2206 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1), 2207 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2208 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4), 2209 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2210 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2211 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2212 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8), 2213 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2214 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2215 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2216 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac), 2217 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2218 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2219 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2220 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 2221 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2222 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 2223 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2224 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc), 2225 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2226 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2227 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2228 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 2229 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2230 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 2231 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2232 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 2233 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2234 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2235 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2236 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 2237 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2238 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2239 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2240 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 2241 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2242 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2243 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2244 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 2245 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2246 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 2247 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2248 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 2249 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2250 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2251 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2252 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 2253 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2254 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2255 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2256 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 2257 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2258 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 2259 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2260 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 2261 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2262 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2263 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2264 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 2265 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2266 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x8), 2267 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2268 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 2269 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2270 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 2271 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2272 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 2273 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2274 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2275 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2276 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 2277 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2278 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2279 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2280 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 2281 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2282 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2283 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2284 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 2285 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2286 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 2287 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2288 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 2289 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2290 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2291 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2292 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 2293 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2294 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2295 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2296 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 2297 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2298 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 2299 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2300 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 2301 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2302 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2303 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2304 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 2305 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2306 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2307 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2308 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 2309 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2310 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 2311 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2312 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x1c), 2313 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2314 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x3), 2315 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2316 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 2317 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2318 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2319 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2320 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 2321 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2322 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 2323 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2324 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x20), 2325 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2326 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1c), 2327 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2328 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 2329 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2330 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2331 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2332 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x24), 2333 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2334 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2335 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2336 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 2337 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2338 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2339 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2340 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x28), 2341 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2342 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2343 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2344 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 2345 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2346 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2347 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2348 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 2349 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2350 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2351 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2352 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 2353 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2354 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 2355 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2356 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 2357 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2358 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 2359 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2360 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 2361 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2362 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2363 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2364 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 2365 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2366 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2367 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2368 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 2369 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2370 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 2371 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2372 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x38), 2373 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2374 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 2375 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2376 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 2377 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2378 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2379 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2380 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x3c), 2381 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2382 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2383 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2384 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 2385 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2386 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 2387 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2388 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18), 2389 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2390 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x18), 2391 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2392 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 2393 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2394 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2395 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2396 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x50), 2397 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2398 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2399 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2400 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 2401 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2402 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2403 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2404 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x54), 2405 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2406 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2407 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2408 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 2409 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2410 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2411 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2412 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x58), 2413 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2414 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2415 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2416 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 2417 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2418 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2419 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2420 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x5c), 2421 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2422 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2423 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2424 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 2425 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2426 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2427 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2428 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14), 2429 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2430 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2431 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2432 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 2433 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2434 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2435 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2436 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x48), 2437 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2438 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2439 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2440 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 2441 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2442 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2443 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2444 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4c), 2445 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2446 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2447 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2448 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 2449 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2450 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2451 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2452 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x40), 2453 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2454 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2455 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2456 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 2457 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2458 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2459 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2460 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x44), 2461 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2462 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1a), 2463 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2464 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 2465 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2466 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 2467 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2468 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10), 2469 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2470 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 2471 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2472 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 2473 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2474 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2475 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2476 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x60), 2477 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2478 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2479 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2480 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 2481 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2482 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 2483 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2484 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x64), 2485 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2486 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 2487 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2488 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 2489 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2490 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 2491 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2492 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x70), 2493 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2494 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 2495 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2496 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 2497 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2498 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2499 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2500 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x74), 2501 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2502 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2503 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2504 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 2505 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2506 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2507 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2508 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x68), 2509 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2510 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2511 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2512 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 2513 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2514 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 2515 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2516 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x6c), 2517 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2518 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 2519 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2520 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 2521 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2522 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2523 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2524 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x78), 2525 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2526 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2527 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2528 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 2529 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2530 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2531 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2532 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x7c), 2533 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2534 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2535 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2536 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 2537 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2538 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2539 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2540 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x88), 2541 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2542 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2543 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2544 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 2545 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2546 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2547 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2548 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x8c), 2549 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2550 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2551 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2552 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 2553 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2554 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2555 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2556 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x80), 2557 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2558 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2559 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2560 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 2561 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2562 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2563 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2564 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x84), 2565 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2566 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2567 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2568 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90), 2569 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2570 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 2571 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2572 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x90), 2573 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2574 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 2575 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2576 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94), 2577 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2578 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2579 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2580 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x94), 2581 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2582 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2583 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2584 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0), 2585 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2586 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2587 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2588 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa0), 2589 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2590 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2591 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2592 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4), 2593 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2594 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2595 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2596 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa4), 2597 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2598 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2599 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2600 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98), 2601 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2602 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 2603 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2604 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x98), 2605 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2606 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 2607 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2608 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c), 2609 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2610 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2611 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2612 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x9c), 2613 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2614 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x4), 2615 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2616 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8), 2617 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2618 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2619 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2620 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xa8), 2621 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2622 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2623 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2624 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac), 2625 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2626 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2627 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2628 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xac), 2629 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2630 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2631 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2632 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8), 2633 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2634 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2635 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2636 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb8), 2637 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2638 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2639 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2640 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc), 2641 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2642 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2643 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2644 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xbc), 2645 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2646 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2647 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2648 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0), 2649 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2650 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2651 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2652 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb0), 2653 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2654 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2655 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2656 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4), 2657 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2658 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2659 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2660 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xb4), 2661 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2662 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2663 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2664 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0), 2665 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2666 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2667 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2668 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc0), 2669 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2670 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2671 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2672 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4), 2673 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2674 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2675 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2676 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc4), 2677 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2678 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2679 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2680 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0), 2681 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2682 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2683 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2684 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd0), 2685 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2686 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2687 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2688 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4), 2689 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2690 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2691 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2692 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd4), 2693 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2694 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2695 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2696 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8), 2697 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2698 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2699 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2700 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xc8), 2701 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2702 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2703 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2704 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc), 2705 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2706 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2707 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2708 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xcc), 2709 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2710 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 2711 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2712 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8), 2713 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2714 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2715 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2716 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe8), 2717 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2718 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2719 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2720 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec), 2721 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2722 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 2723 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2724 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xec), 2725 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2726 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x16), 2727 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2728 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0), 2729 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2730 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2731 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2732 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf0), 2733 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2734 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2735 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2736 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4), 2737 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2738 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2739 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2740 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf4), 2741 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2742 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2743 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2744 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8), 2745 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2746 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2747 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2748 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xf8), 2749 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2750 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2751 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2752 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc), 2753 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2754 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17), 2755 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2756 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xfc), 2757 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2758 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x17), 2759 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2760 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100), 2761 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2762 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 2763 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2764 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x100), 2765 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2766 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x13), 2767 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2768 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104), 2769 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2770 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2771 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2772 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x104), 2773 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2774 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 2775 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2776 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0), 2777 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2778 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2779 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2780 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xe0), 2781 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2782 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2783 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2784 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118), 2785 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2786 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2787 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2788 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x118), 2789 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2790 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2791 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2792 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c), 2793 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2794 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2795 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2796 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x11c), 2797 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2798 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2799 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2800 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120), 2801 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2802 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2803 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2804 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x120), 2805 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2806 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2807 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2808 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124), 2809 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2810 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2811 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2812 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x124), 2813 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2814 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2815 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2816 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc), 2817 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2818 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2819 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2820 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xdc), 2821 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2822 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2823 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2824 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110), 2825 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2826 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2827 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2828 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x110), 2829 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2830 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x15), 2831 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2832 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114), 2833 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2834 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2835 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2836 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x114), 2837 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2838 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x14), 2839 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2840 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108), 2841 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2842 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2843 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2844 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x108), 2845 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2846 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2847 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2848 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c), 2849 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2850 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2851 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2852 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x10c), 2853 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2854 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x19), 2855 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2856 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8), 2857 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2858 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 2859 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2860 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0xd8), 2861 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2862 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1b), 2863 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2864 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128), 2865 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2866 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2867 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2868 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x128), 2869 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2870 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2871 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2872 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c), 2873 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2874 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2875 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2876 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x12c), 2877 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2878 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2879 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2880 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138), 2881 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2882 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2883 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2884 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x138), 2885 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2886 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2887 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2888 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c), 2889 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2890 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2891 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2892 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x13c), 2893 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2894 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 2895 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2896 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130), 2897 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2898 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2899 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2900 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x130), 2901 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2902 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x12), 2903 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2904 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134), 2905 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2906 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 2907 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2908 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x134), 2909 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2910 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xf), 2911 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2912 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140), 2913 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2914 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2915 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2916 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x140), 2917 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2918 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2919 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2920 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144), 2921 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2922 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2923 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2924 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x144), 2925 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2926 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2927 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2928 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150), 2929 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2930 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2931 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2932 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x150), 2933 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2934 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2935 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2936 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154), 2937 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2938 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2939 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2940 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x154), 2941 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2942 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 2943 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2944 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148), 2945 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2946 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2947 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2948 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x148), 2949 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2950 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 2951 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2952 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c), 2953 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2954 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2955 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2956 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x14c), 2957 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2958 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x7), 2959 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2960 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158), 2961 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2962 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 2963 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2964 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x158), 2965 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2966 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 2967 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2968 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c), 2969 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2970 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 2971 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2972 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x15c), 2973 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2974 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 2975 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2976 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168), 2977 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2978 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 2979 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2980 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x168), 2981 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2982 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xa), 2983 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2984 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c), 2985 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2986 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 2987 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2988 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x16c), 2989 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2990 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x9), 2991 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2992 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160), 2993 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 2994 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 2995 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2996 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x160), 2997 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 2998 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 2999 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3000 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164), 3001 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3002 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 3003 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3004 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x164), 3005 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3006 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x0), 3007 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3008 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170), 3009 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3010 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 3011 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3012 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x170), 3013 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3014 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 3015 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3016 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174), 3017 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3018 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3019 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3020 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x174), 3021 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3022 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3023 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3024 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180), 3025 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3026 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 3027 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3028 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x180), 3029 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3030 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 3031 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3032 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184), 3033 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3034 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3035 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3036 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x184), 3037 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3038 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3039 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3040 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178), 3041 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3042 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 3043 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3044 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x178), 3045 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3046 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x10), 3047 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3048 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c), 3049 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3050 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3051 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3052 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x17c), 3053 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3054 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3055 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3056 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188), 3057 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3058 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3059 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3060 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x188), 3061 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3062 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3063 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3064 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c), 3065 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3066 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 3067 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3068 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x18c), 3069 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3070 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x5), 3071 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3072 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198), 3073 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3074 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 3075 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3076 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x198), 3077 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3078 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xc), 3079 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3080 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c), 3081 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3082 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 3083 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3084 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x19c), 3085 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3086 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 3087 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3088 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190), 3089 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3090 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3091 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3092 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x190), 3093 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3094 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xe), 3095 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3096 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194), 3097 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3098 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 3099 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3100 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x194), 3101 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3102 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x6), 3103 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3104 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x30), 3105 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3106 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xd), 3107 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3108 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x34), 3109 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3110 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x11), 3111 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3112 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 3113 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3114 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 3115 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3116 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x0), 3117 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3118 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1d), 3119 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3120 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 3121 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3122 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f), 3123 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3124 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x4), 3125 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3126 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0x1f), 3127 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3128 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_ADDR, 0xFFFFFFFF, 0x2c), 3129 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3130 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLB_SAMPLEDELAY_IND_DATA, 0xFFFFFFFF, 0xb), 3131 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3132 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_SAMPLE_SKEW, 0x000000FF, 0x1f), 3133 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3134 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_GLOBALS_MUXSEL_SKEW, 0x000000FF, 0x22), 3135 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3136 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x1), 3137 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3138 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_SAMPLE_SKEW, 0x000000FF, 0x6), 3139 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3140 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x10), 3141 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 3142 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_SE_MUXSEL_SKEW, 0x000000FF, 0x15), 3143 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 3144 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_DESER_START_SKEW, 0x000000FF, 0x35), 3145 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xFFFFFFFF, 0xe0000000) 3146 }; 3147 3148 static const struct soc15_reg_golden golden_settings_gc_10_3[] = { 3149 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0x78000000, 0x78000100), 3150 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_PS_CLK_CTRL, 0xff7f0fff, 0x78000100), 3151 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xff7f0fff, 0x30000100), 3152 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff7f0fff, 0x7e000100), 3153 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000), 3154 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280), 3155 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000), 3156 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_EXCEPTION_CONTROL, 0x7fff0f1f, 0x00b80000), 3157 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCEA_SDP_TAG_RESERVE0, 0xffffffff, 0x10100100), 3158 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCEA_SDP_TAG_RESERVE1, 0xffffffff, 0x17000088), 3159 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x1ff1ffff, 0x00000500), 3160 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xff000000, 0xff008080), 3161 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xff000000, 0xff008080), 3162 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PC_CNTL, 0x003fffff, 0x00280400), 3163 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3164 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3165 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008), 3166 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x10f80988), 3167 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x00000020, 0x00000020), 3168 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007), 3169 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 3170 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820), 3171 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffffffff, 0x00070104), 3172 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0xe07df47f, 0x00180070), 3173 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000), 3174 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000), 3175 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000), 3176 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000), 3177 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000), 3178 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000), 3179 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000), 3180 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000), 3181 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000), 3182 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000), 3183 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000), 3184 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000), 3185 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000), 3186 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000), 3187 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000), 3188 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000), 3189 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0x00010000, 0x00010020), 3190 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 3191 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffbfffff, 0x00a00000) 3192 }; 3193 3194 static const struct soc15_reg_golden golden_settings_gc_10_3_sienna_cichlid[] = { 3195 /* Pending on emulation bring up */ 3196 }; 3197 3198 static const struct soc15_reg_golden golden_settings_gc_10_3_2[] = { 3199 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100), 3200 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_PS_CLK_CTRL, 0xff7f0fff, 0x78000100), 3201 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xff7f0fff, 0x30000100), 3202 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff7f0fff, 0x7e000100), 3203 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000), 3204 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280), 3205 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000), 3206 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_EXCEPTION_CONTROL, 0x7fff0f1f, 0x00b80000), 3207 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x1ff1ffff, 0x00000500), 3208 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCUTCL2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xffffffff, 0xff008080), 3209 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCVM_L2_CGTT_CLK_CTRL_Sienna_Cichlid, 0xffff8fff, 0xff008080), 3210 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PC_CNTL, 0x003fffff, 0x00280400), 3211 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3212 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3213 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008), 3214 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988), 3215 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007), 3216 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 3217 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820), 3218 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffffffff, 0x00070104), 3219 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_START_PHASE, 0x000000ff, 0x00000004), 3220 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0xe07df47f, 0x00180070), 3221 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000), 3222 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000), 3223 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000), 3224 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000), 3225 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000), 3226 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000), 3227 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000), 3228 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000), 3229 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000), 3230 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000), 3231 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000), 3232 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000), 3233 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000), 3234 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000), 3235 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000), 3236 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000), 3237 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 3238 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffbfffff, 0x00a00000), 3239 SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff), 3240 3241 /* This is not in GDB yet. Don't remove it. It fixes a GPU hang on Navy Flounder. */ 3242 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x00000020, 0x00000020), 3243 }; 3244 3245 static const struct soc15_reg_golden golden_settings_gc_10_3_vangogh[] = { 3246 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xff7f0fff, 0x30000100), 3247 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff7f0fff, 0x7e000100), 3248 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x000000e4), 3249 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000200), 3250 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000), 3251 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_EXCEPTION_CONTROL, 0x7fff0f1f, 0x00b80000), 3252 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000142), 3253 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500), 3254 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x000000e4), 3255 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210), 3256 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210), 3257 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3), 3258 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3), 3259 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008), 3260 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988), 3261 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007), 3262 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 3263 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000020), 3264 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1_Vangogh, 0xffffffff, 0x00070103), 3265 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQG_CONFIG, 0x000017ff, 0x00001000), 3266 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0x00010000, 0x00010020), 3267 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 3268 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00400000), 3269 SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff), 3270 3271 /* This is not in GDB yet. Don't remove it. It fixes a GPU hang on VanGogh. */ 3272 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x00000020, 0x00000020), 3273 }; 3274 3275 static const struct soc15_reg_golden golden_settings_gc_10_3_3[] = { 3276 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100), 3277 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x000000e4), 3278 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c200), 3279 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280), 3280 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000), 3281 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000242), 3282 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500), 3283 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x000000e4), 3284 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210), 3285 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210), 3286 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3), 3287 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3), 3288 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008), 3289 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988), 3290 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020), 3291 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007), 3292 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 3293 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820), 3294 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 3295 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00100000) 3296 }; 3297 3298 static const struct soc15_reg_golden golden_settings_gc_10_3_4[] = { 3299 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0x78000000, 0x78000100), 3300 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0x30000000, 0x30000100), 3301 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0x7e000000, 0x7e000100), 3302 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000), 3303 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x00000280, 0x00000280), 3304 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0x07800000, 0x00800000), 3305 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x00001d00, 0x00000500), 3306 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_PC_CNTL, 0x003c0000, 0x00280400), 3307 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3308 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3309 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0x40000000, 0x580f1008), 3310 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0x00040000, 0x00f80988), 3311 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0x01000000, 0x01200007), 3312 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 3313 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0x00000800, 0x00000820), 3314 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0x0000001f, 0x00180070), 3315 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000), 3316 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000), 3317 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000), 3318 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000), 3319 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000), 3320 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000), 3321 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000), 3322 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000), 3323 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000), 3324 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000), 3325 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000), 3326 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000), 3327 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000), 3328 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000), 3329 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000), 3330 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000), 3331 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0x00010000, 0x00010020), 3332 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x01030000, 0x01030000), 3333 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x03a00000, 0x00a00000), 3334 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x00000020, 0x00000020) 3335 }; 3336 3337 static const struct soc15_reg_golden golden_settings_gc_10_3_5[] = { 3338 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0x78000000, 0x78000100), 3339 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA0_CLK_CTRL, 0xb0000ff0, 0x30000100), 3340 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_RA1_CLK_CTRL, 0xff000000, 0x7e000100), 3341 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c000), 3342 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280), 3343 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000), 3344 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Sienna_Cichlid, 0x1ff1ffff, 0x00000500), 3345 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3346 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3347 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008), 3348 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988), 3349 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020), 3350 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007), 3351 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_CONFIG, 0xe07df47f, 0x00180070), 3352 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER0_SELECT, 0xf0f001ff, 0x00000000), 3353 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER1_SELECT, 0xf0f001ff, 0x00000000), 3354 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER10_SELECT, 0xf0f001ff, 0x00000000), 3355 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER11_SELECT, 0xf0f001ff, 0x00000000), 3356 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER12_SELECT, 0xf0f001ff, 0x00000000), 3357 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER13_SELECT, 0xf0f001ff, 0x00000000), 3358 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER14_SELECT, 0xf0f001ff, 0x00000000), 3359 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER15_SELECT, 0xf0f001ff, 0x00000000), 3360 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER2_SELECT, 0xf0f001ff, 0x00000000), 3361 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER3_SELECT, 0xf0f001ff, 0x00000000), 3362 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER4_SELECT, 0xf0f001ff, 0x00000000), 3363 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER5_SELECT, 0xf0f001ff, 0x00000000), 3364 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER6_SELECT, 0xf0f001ff, 0x00000000), 3365 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER7_SELECT, 0xf0f001ff, 0x00000000), 3366 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER8_SELECT, 0xf0f001ff, 0x00000000), 3367 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_PERFCOUNTER9_SELECT, 0xf0f001ff, 0x00000000), 3368 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 3369 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffbfffff, 0x00a00000) 3370 }; 3371 3372 static const struct soc15_reg_golden golden_settings_gc_10_0_cyan_skillfish[] = { 3373 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000), 3374 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGE_FAST_CLKS, 0x3fffffff, 0x0000493e), 3375 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_CPF_CLK_CTRL, 0xfcff8fff, 0xf8000100), 3376 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CLK_CTRL, 0xff7f0fff, 0x3c000100), 3377 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0xa0000000, 0xa0000000), 3378 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_4, 0x00008000, 0x003c8014), 3379 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_DRAM_BURST_CTRL, 0x00000010, 0x00000017), 3380 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0xffffffff, 0xd8d8d8d8), 3381 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_VC5_ENABLE, 0x00000003, 0x00000003), 3382 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_SD_CNTL, 0x800007ff, 0x000005ff), 3383 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG, 0xffffffff, 0x20000000), 3384 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000200), 3385 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x04800000), 3386 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_LAST_OF_BURST_CONFIG, 0xffffffff, 0x03860210), 3387 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1800ff, 0x00000044), 3388 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x00009d00, 0x00008500), 3389 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCMC_VM_CACHEABLE_DRAM_ADDRESS_END, 0xffffffff, 0x000fffff), 3390 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_DRAM_BURST_CTRL, 0x00000010, 0x00000017), 3391 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0xfcfcfcfc, 0xd8d8d8d8), 3392 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77707770, 0x21302130), 3393 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77707770, 0x21302130), 3394 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3395 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffcf), 3396 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CGTT_SCLK_CTRL, 0x10000000, 0x10000100), 3397 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL2, 0xfc02002f, 0x9402002f), 3398 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0x00002188, 0x00000188), 3399 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x08000009, 0x08000009), 3400 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_0, 0xcc3fcc03, 0x842a4c02), 3401 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000000f, 0x00000000), 3402 SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_SPARE, 0xffff3109, 0xffff3101), 3403 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_ARB_CONFIG, 0x00000100, 0x00000130), 3404 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQ_LDS_CLK_CTRL, 0xffffffff, 0xffffffff), 3405 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x00030008, 0x01030000), 3406 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0x00800000, 0x00800000) 3407 }; 3408 3409 static const struct soc15_reg_golden golden_settings_gc_10_3_6[] = { 3410 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100), 3411 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x00000044), 3412 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c200), 3413 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280), 3414 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000), 3415 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000042), 3416 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500), 3417 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x00000044), 3418 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210), 3419 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210), 3420 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3), 3421 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xfffffff3), 3422 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008), 3423 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988), 3424 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020), 3425 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf17fffff, 0x01200007), 3426 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 3427 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820), 3428 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQG_CONFIG, 0x000017ff, 0x00001000), 3429 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0xffffff7f, 0x00010020), 3430 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 3431 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00100000) 3432 }; 3433 3434 static const struct soc15_reg_golden golden_settings_gc_10_3_7[] = { 3435 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCGTT_SPI_CS_CLK_CTRL, 0xff7f0fff, 0x78000100), 3436 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCH_PIPE_STEER, 0x000000ff, 0x000000e4), 3437 SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_GCR_CNTL, 0x0007ffff, 0x0000c200), 3438 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0xffffffff, 0x00000280), 3439 SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000), 3440 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000041), 3441 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500), 3442 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x000000e4), 3443 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210), 3444 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210), 3445 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2A_ADDR_MATCH_MASK, 0xffffffff, 0xffffffff), 3446 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_ADDR_MATCH_MASK, 0xffffffff, 0xffffffff), 3447 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CM_CTRL1, 0xff8fff0f, 0x580f1008), 3448 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2C_CTRL3, 0xf7ffffff, 0x00f80988), 3449 SOC15_REG_GOLDEN_VALUE(GC, 0, mmLDS_CONFIG, 0x000001ff, 0x00000020), 3450 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_CL_ENHANCE, 0xf000003f, 0x01200007), 3451 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_TIMEOUT_COUNTER, 0xffffffff, 0x00000800), 3452 SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_2, 0xffffffbf, 0x00000820), 3453 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQG_CONFIG, 0x000017ff, 0x00001000), 3454 SOC15_REG_GOLDEN_VALUE(GC, 0, mmSX_DEBUG_1, 0xffffff7f, 0x00010020), 3455 SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfff7ffff, 0x01030000), 3456 SOC15_REG_GOLDEN_VALUE(GC, 0, mmUTCL1_CTRL, 0xffffffff, 0x00100000) 3457 }; 3458 3459 #define DEFAULT_SH_MEM_CONFIG \ 3460 ((SH_MEM_ADDRESS_MODE_64 << SH_MEM_CONFIG__ADDRESS_MODE__SHIFT) | \ 3461 (SH_MEM_ALIGNMENT_MODE_UNALIGNED << SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT) | \ 3462 (SH_MEM_RETRY_MODE_ALL << SH_MEM_CONFIG__RETRY_MODE__SHIFT) | \ 3463 (3 << SH_MEM_CONFIG__INITIAL_INST_PREFETCH__SHIFT)) 3464 3465 /* TODO: pending on golden setting value of gb address config */ 3466 #define CYAN_SKILLFISH_GB_ADDR_CONFIG_GOLDEN 0x00100044 3467 3468 static void gfx_v10_0_set_ring_funcs(struct amdgpu_device *adev); 3469 static void gfx_v10_0_set_irq_funcs(struct amdgpu_device *adev); 3470 static void gfx_v10_0_set_gds_init(struct amdgpu_device *adev); 3471 static void gfx_v10_0_set_rlc_funcs(struct amdgpu_device *adev); 3472 static void gfx_v10_0_set_mqd_funcs(struct amdgpu_device *adev); 3473 static int gfx_v10_0_get_cu_info(struct amdgpu_device *adev, 3474 struct amdgpu_cu_info *cu_info); 3475 static uint64_t gfx_v10_0_get_gpu_clock_counter(struct amdgpu_device *adev); 3476 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, 3477 u32 sh_num, u32 instance, int xcc_id); 3478 static u32 gfx_v10_0_get_wgp_active_bitmap_per_sh(struct amdgpu_device *adev); 3479 3480 static int gfx_v10_0_rlc_backdoor_autoload_buffer_init(struct amdgpu_device *adev); 3481 static void gfx_v10_0_rlc_backdoor_autoload_buffer_fini(struct amdgpu_device *adev); 3482 static int gfx_v10_0_rlc_backdoor_autoload_enable(struct amdgpu_device *adev); 3483 static int gfx_v10_0_wait_for_rlc_autoload_complete(struct amdgpu_device *adev); 3484 static void gfx_v10_0_ring_emit_ce_meta(struct amdgpu_ring *ring, bool resume); 3485 static void gfx_v10_0_ring_emit_de_meta(struct amdgpu_ring *ring, bool resume); 3486 static void gfx_v10_0_ring_emit_frame_cntl(struct amdgpu_ring *ring, bool start, bool secure); 3487 static u32 gfx_v10_3_get_disabled_sa(struct amdgpu_device *adev); 3488 static void gfx_v10_3_program_pbb_mode(struct amdgpu_device *adev); 3489 static void gfx_v10_3_set_power_brake_sequence(struct amdgpu_device *adev); 3490 static void gfx_v10_0_ring_invalidate_tlbs(struct amdgpu_ring *ring, 3491 uint16_t pasid, uint32_t flush_type, 3492 bool all_hub, uint8_t dst_sel); 3493 static void gfx_v10_0_update_spm_vmid_internal(struct amdgpu_device *adev, 3494 unsigned int vmid); 3495 3496 static void gfx10_kiq_set_resources(struct amdgpu_ring *kiq_ring, uint64_t queue_mask) 3497 { 3498 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6)); 3499 amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) | 3500 PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */ 3501 amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */ 3502 amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */ 3503 amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */ 3504 amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */ 3505 amdgpu_ring_write(kiq_ring, 0); /* oac mask */ 3506 amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */ 3507 } 3508 3509 static void gfx10_kiq_map_queues(struct amdgpu_ring *kiq_ring, 3510 struct amdgpu_ring *ring) 3511 { 3512 uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj); 3513 uint64_t wptr_addr = ring->wptr_gpu_addr; 3514 uint32_t eng_sel = 0; 3515 3516 switch (ring->funcs->type) { 3517 case AMDGPU_RING_TYPE_COMPUTE: 3518 eng_sel = 0; 3519 break; 3520 case AMDGPU_RING_TYPE_GFX: 3521 eng_sel = 4; 3522 break; 3523 case AMDGPU_RING_TYPE_MES: 3524 eng_sel = 5; 3525 break; 3526 default: 3527 WARN_ON(1); 3528 } 3529 3530 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5)); 3531 /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/ 3532 amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */ 3533 PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */ 3534 PACKET3_MAP_QUEUES_VMID(0) | /* VMID */ 3535 PACKET3_MAP_QUEUES_QUEUE(ring->queue) | 3536 PACKET3_MAP_QUEUES_PIPE(ring->pipe) | 3537 PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) | 3538 PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */ 3539 PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */ 3540 PACKET3_MAP_QUEUES_ENGINE_SEL(eng_sel) | 3541 PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */ 3542 amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index)); 3543 amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr)); 3544 amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr)); 3545 amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr)); 3546 amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr)); 3547 } 3548 3549 static void gfx10_kiq_unmap_queues(struct amdgpu_ring *kiq_ring, 3550 struct amdgpu_ring *ring, 3551 enum amdgpu_unmap_queues_action action, 3552 u64 gpu_addr, u64 seq) 3553 { 3554 struct amdgpu_device *adev = kiq_ring->adev; 3555 uint32_t eng_sel = ring->funcs->type == AMDGPU_RING_TYPE_GFX ? 4 : 0; 3556 3557 if (adev->enable_mes && !adev->gfx.kiq[0].ring.sched.ready) { 3558 amdgpu_mes_unmap_legacy_queue(adev, ring, action, gpu_addr, seq); 3559 return; 3560 } 3561 3562 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4)); 3563 amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */ 3564 PACKET3_UNMAP_QUEUES_ACTION(action) | 3565 PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) | 3566 PACKET3_UNMAP_QUEUES_ENGINE_SEL(eng_sel) | 3567 PACKET3_UNMAP_QUEUES_NUM_QUEUES(1)); 3568 amdgpu_ring_write(kiq_ring, 3569 PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index)); 3570 3571 if (action == PREEMPT_QUEUES_NO_UNMAP) { 3572 amdgpu_ring_write(kiq_ring, lower_32_bits(gpu_addr)); 3573 amdgpu_ring_write(kiq_ring, upper_32_bits(gpu_addr)); 3574 amdgpu_ring_write(kiq_ring, seq); 3575 } else { 3576 amdgpu_ring_write(kiq_ring, 0); 3577 amdgpu_ring_write(kiq_ring, 0); 3578 amdgpu_ring_write(kiq_ring, 0); 3579 } 3580 } 3581 3582 static void gfx10_kiq_query_status(struct amdgpu_ring *kiq_ring, 3583 struct amdgpu_ring *ring, 3584 u64 addr, 3585 u64 seq) 3586 { 3587 uint32_t eng_sel = ring->funcs->type == AMDGPU_RING_TYPE_GFX ? 4 : 0; 3588 3589 amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_QUERY_STATUS, 5)); 3590 amdgpu_ring_write(kiq_ring, 3591 PACKET3_QUERY_STATUS_CONTEXT_ID(0) | 3592 PACKET3_QUERY_STATUS_INTERRUPT_SEL(0) | 3593 PACKET3_QUERY_STATUS_COMMAND(2)); 3594 amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */ 3595 PACKET3_QUERY_STATUS_DOORBELL_OFFSET(ring->doorbell_index) | 3596 PACKET3_QUERY_STATUS_ENG_SEL(eng_sel)); 3597 amdgpu_ring_write(kiq_ring, lower_32_bits(addr)); 3598 amdgpu_ring_write(kiq_ring, upper_32_bits(addr)); 3599 amdgpu_ring_write(kiq_ring, lower_32_bits(seq)); 3600 amdgpu_ring_write(kiq_ring, upper_32_bits(seq)); 3601 } 3602 3603 static void gfx10_kiq_invalidate_tlbs(struct amdgpu_ring *kiq_ring, 3604 uint16_t pasid, uint32_t flush_type, 3605 bool all_hub) 3606 { 3607 gfx_v10_0_ring_invalidate_tlbs(kiq_ring, pasid, flush_type, all_hub, 1); 3608 } 3609 3610 static const struct kiq_pm4_funcs gfx_v10_0_kiq_pm4_funcs = { 3611 .kiq_set_resources = gfx10_kiq_set_resources, 3612 .kiq_map_queues = gfx10_kiq_map_queues, 3613 .kiq_unmap_queues = gfx10_kiq_unmap_queues, 3614 .kiq_query_status = gfx10_kiq_query_status, 3615 .kiq_invalidate_tlbs = gfx10_kiq_invalidate_tlbs, 3616 .set_resources_size = 8, 3617 .map_queues_size = 7, 3618 .unmap_queues_size = 6, 3619 .query_status_size = 7, 3620 .invalidate_tlbs_size = 2, 3621 }; 3622 3623 static void gfx_v10_0_set_kiq_pm4_funcs(struct amdgpu_device *adev) 3624 { 3625 adev->gfx.kiq[0].pmf = &gfx_v10_0_kiq_pm4_funcs; 3626 } 3627 3628 static void gfx_v10_0_init_spm_golden_registers(struct amdgpu_device *adev) 3629 { 3630 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 3631 case IP_VERSION(10, 1, 10): 3632 soc15_program_register_sequence(adev, 3633 golden_settings_gc_rlc_spm_10_0_nv10, 3634 (const u32)ARRAY_SIZE(golden_settings_gc_rlc_spm_10_0_nv10)); 3635 break; 3636 case IP_VERSION(10, 1, 1): 3637 soc15_program_register_sequence(adev, 3638 golden_settings_gc_rlc_spm_10_1_nv14, 3639 (const u32)ARRAY_SIZE(golden_settings_gc_rlc_spm_10_1_nv14)); 3640 break; 3641 case IP_VERSION(10, 1, 2): 3642 soc15_program_register_sequence(adev, 3643 golden_settings_gc_rlc_spm_10_1_2_nv12, 3644 (const u32)ARRAY_SIZE(golden_settings_gc_rlc_spm_10_1_2_nv12)); 3645 break; 3646 default: 3647 break; 3648 } 3649 } 3650 3651 static void gfx_v10_0_init_golden_registers(struct amdgpu_device *adev) 3652 { 3653 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 3654 case IP_VERSION(10, 1, 10): 3655 soc15_program_register_sequence(adev, 3656 golden_settings_gc_10_1, 3657 (const u32)ARRAY_SIZE(golden_settings_gc_10_1)); 3658 soc15_program_register_sequence(adev, 3659 golden_settings_gc_10_0_nv10, 3660 (const u32)ARRAY_SIZE(golden_settings_gc_10_0_nv10)); 3661 break; 3662 case IP_VERSION(10, 1, 1): 3663 soc15_program_register_sequence(adev, 3664 golden_settings_gc_10_1_1, 3665 (const u32)ARRAY_SIZE(golden_settings_gc_10_1_1)); 3666 soc15_program_register_sequence(adev, 3667 golden_settings_gc_10_1_nv14, 3668 (const u32)ARRAY_SIZE(golden_settings_gc_10_1_nv14)); 3669 break; 3670 case IP_VERSION(10, 1, 2): 3671 soc15_program_register_sequence(adev, 3672 golden_settings_gc_10_1_2, 3673 (const u32)ARRAY_SIZE(golden_settings_gc_10_1_2)); 3674 soc15_program_register_sequence(adev, 3675 golden_settings_gc_10_1_2_nv12, 3676 (const u32)ARRAY_SIZE(golden_settings_gc_10_1_2_nv12)); 3677 break; 3678 case IP_VERSION(10, 3, 0): 3679 soc15_program_register_sequence(adev, 3680 golden_settings_gc_10_3, 3681 (const u32)ARRAY_SIZE(golden_settings_gc_10_3)); 3682 soc15_program_register_sequence(adev, 3683 golden_settings_gc_10_3_sienna_cichlid, 3684 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_sienna_cichlid)); 3685 break; 3686 case IP_VERSION(10, 3, 2): 3687 soc15_program_register_sequence(adev, 3688 golden_settings_gc_10_3_2, 3689 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_2)); 3690 break; 3691 case IP_VERSION(10, 3, 1): 3692 soc15_program_register_sequence(adev, 3693 golden_settings_gc_10_3_vangogh, 3694 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_vangogh)); 3695 break; 3696 case IP_VERSION(10, 3, 3): 3697 soc15_program_register_sequence(adev, 3698 golden_settings_gc_10_3_3, 3699 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_3)); 3700 break; 3701 case IP_VERSION(10, 3, 4): 3702 soc15_program_register_sequence(adev, 3703 golden_settings_gc_10_3_4, 3704 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_4)); 3705 break; 3706 case IP_VERSION(10, 3, 5): 3707 soc15_program_register_sequence(adev, 3708 golden_settings_gc_10_3_5, 3709 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_5)); 3710 break; 3711 case IP_VERSION(10, 1, 3): 3712 case IP_VERSION(10, 1, 4): 3713 soc15_program_register_sequence(adev, 3714 golden_settings_gc_10_0_cyan_skillfish, 3715 (const u32)ARRAY_SIZE(golden_settings_gc_10_0_cyan_skillfish)); 3716 break; 3717 case IP_VERSION(10, 3, 6): 3718 soc15_program_register_sequence(adev, 3719 golden_settings_gc_10_3_6, 3720 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_6)); 3721 break; 3722 case IP_VERSION(10, 3, 7): 3723 soc15_program_register_sequence(adev, 3724 golden_settings_gc_10_3_7, 3725 (const u32)ARRAY_SIZE(golden_settings_gc_10_3_7)); 3726 break; 3727 default: 3728 break; 3729 } 3730 gfx_v10_0_init_spm_golden_registers(adev); 3731 } 3732 3733 static void gfx_v10_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel, 3734 bool wc, uint32_t reg, uint32_t val) 3735 { 3736 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); 3737 amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) | 3738 WRITE_DATA_DST_SEL(0) | (wc ? WR_CONFIRM : 0)); 3739 amdgpu_ring_write(ring, reg); 3740 amdgpu_ring_write(ring, 0); 3741 amdgpu_ring_write(ring, val); 3742 } 3743 3744 static void gfx_v10_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel, 3745 int mem_space, int opt, uint32_t addr0, 3746 uint32_t addr1, uint32_t ref, uint32_t mask, 3747 uint32_t inv) 3748 { 3749 amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5)); 3750 amdgpu_ring_write(ring, 3751 /* memory (1) or register (0) */ 3752 (WAIT_REG_MEM_MEM_SPACE(mem_space) | 3753 WAIT_REG_MEM_OPERATION(opt) | /* wait */ 3754 WAIT_REG_MEM_FUNCTION(3) | /* equal */ 3755 WAIT_REG_MEM_ENGINE(eng_sel))); 3756 3757 if (mem_space) 3758 BUG_ON(addr0 & 0x3); /* Dword align */ 3759 amdgpu_ring_write(ring, addr0); 3760 amdgpu_ring_write(ring, addr1); 3761 amdgpu_ring_write(ring, ref); 3762 amdgpu_ring_write(ring, mask); 3763 amdgpu_ring_write(ring, inv); /* poll interval */ 3764 } 3765 3766 static int gfx_v10_0_ring_test_ring(struct amdgpu_ring *ring) 3767 { 3768 struct amdgpu_device *adev = ring->adev; 3769 uint32_t scratch = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0); 3770 uint32_t tmp = 0; 3771 unsigned int i; 3772 int r; 3773 3774 WREG32(scratch, 0xCAFEDEAD); 3775 r = amdgpu_ring_alloc(ring, 3); 3776 if (r) { 3777 DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", 3778 ring->idx, r); 3779 return r; 3780 } 3781 3782 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1)); 3783 amdgpu_ring_write(ring, scratch - 3784 PACKET3_SET_UCONFIG_REG_START); 3785 amdgpu_ring_write(ring, 0xDEADBEEF); 3786 amdgpu_ring_commit(ring); 3787 3788 for (i = 0; i < adev->usec_timeout; i++) { 3789 tmp = RREG32(scratch); 3790 if (tmp == 0xDEADBEEF) 3791 break; 3792 if (amdgpu_emu_mode == 1) 3793 msleep(1); 3794 else 3795 udelay(1); 3796 } 3797 3798 if (i >= adev->usec_timeout) 3799 r = -ETIMEDOUT; 3800 3801 return r; 3802 } 3803 3804 static int gfx_v10_0_ring_test_ib(struct amdgpu_ring *ring, long timeout) 3805 { 3806 struct amdgpu_device *adev = ring->adev; 3807 struct amdgpu_ib ib; 3808 struct dma_fence *f = NULL; 3809 unsigned int index; 3810 uint64_t gpu_addr; 3811 volatile uint32_t *cpu_ptr; 3812 long r; 3813 3814 memset(&ib, 0, sizeof(ib)); 3815 3816 if (ring->is_mes_queue) { 3817 uint32_t padding, offset; 3818 3819 offset = amdgpu_mes_ctx_get_offs(ring, AMDGPU_MES_CTX_IB_OFFS); 3820 padding = amdgpu_mes_ctx_get_offs(ring, 3821 AMDGPU_MES_CTX_PADDING_OFFS); 3822 3823 ib.gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset); 3824 ib.ptr = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset); 3825 3826 gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, padding); 3827 cpu_ptr = amdgpu_mes_ctx_get_offs_cpu_addr(ring, padding); 3828 *cpu_ptr = cpu_to_le32(0xCAFEDEAD); 3829 } else { 3830 r = amdgpu_device_wb_get(adev, &index); 3831 if (r) 3832 return r; 3833 3834 gpu_addr = adev->wb.gpu_addr + (index * 4); 3835 adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD); 3836 cpu_ptr = &adev->wb.wb[index]; 3837 3838 r = amdgpu_ib_get(adev, NULL, 20, AMDGPU_IB_POOL_DIRECT, &ib); 3839 if (r) { 3840 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r); 3841 goto err1; 3842 } 3843 } 3844 3845 ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3); 3846 ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM; 3847 ib.ptr[2] = lower_32_bits(gpu_addr); 3848 ib.ptr[3] = upper_32_bits(gpu_addr); 3849 ib.ptr[4] = 0xDEADBEEF; 3850 ib.length_dw = 5; 3851 3852 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f); 3853 if (r) 3854 goto err2; 3855 3856 r = dma_fence_wait_timeout(f, false, timeout); 3857 if (r == 0) { 3858 r = -ETIMEDOUT; 3859 goto err2; 3860 } else if (r < 0) { 3861 goto err2; 3862 } 3863 3864 if (le32_to_cpu(*cpu_ptr) == 0xDEADBEEF) 3865 r = 0; 3866 else 3867 r = -EINVAL; 3868 err2: 3869 if (!ring->is_mes_queue) 3870 amdgpu_ib_free(adev, &ib, NULL); 3871 dma_fence_put(f); 3872 err1: 3873 if (!ring->is_mes_queue) 3874 amdgpu_device_wb_free(adev, index); 3875 return r; 3876 } 3877 3878 static void gfx_v10_0_free_microcode(struct amdgpu_device *adev) 3879 { 3880 amdgpu_ucode_release(&adev->gfx.pfp_fw); 3881 amdgpu_ucode_release(&adev->gfx.me_fw); 3882 amdgpu_ucode_release(&adev->gfx.ce_fw); 3883 amdgpu_ucode_release(&adev->gfx.rlc_fw); 3884 amdgpu_ucode_release(&adev->gfx.mec_fw); 3885 amdgpu_ucode_release(&adev->gfx.mec2_fw); 3886 3887 kfree(adev->gfx.rlc.register_list_format); 3888 } 3889 3890 static void gfx_v10_0_check_fw_write_wait(struct amdgpu_device *adev) 3891 { 3892 adev->gfx.cp_fw_write_wait = false; 3893 3894 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 3895 case IP_VERSION(10, 1, 10): 3896 case IP_VERSION(10, 1, 2): 3897 case IP_VERSION(10, 1, 1): 3898 case IP_VERSION(10, 1, 3): 3899 case IP_VERSION(10, 1, 4): 3900 if ((adev->gfx.me_fw_version >= 0x00000046) && 3901 (adev->gfx.me_feature_version >= 27) && 3902 (adev->gfx.pfp_fw_version >= 0x00000068) && 3903 (adev->gfx.pfp_feature_version >= 27) && 3904 (adev->gfx.mec_fw_version >= 0x0000005b) && 3905 (adev->gfx.mec_feature_version >= 27)) 3906 adev->gfx.cp_fw_write_wait = true; 3907 break; 3908 case IP_VERSION(10, 3, 0): 3909 case IP_VERSION(10, 3, 2): 3910 case IP_VERSION(10, 3, 1): 3911 case IP_VERSION(10, 3, 4): 3912 case IP_VERSION(10, 3, 5): 3913 case IP_VERSION(10, 3, 6): 3914 case IP_VERSION(10, 3, 3): 3915 case IP_VERSION(10, 3, 7): 3916 adev->gfx.cp_fw_write_wait = true; 3917 break; 3918 default: 3919 break; 3920 } 3921 3922 if (!adev->gfx.cp_fw_write_wait) 3923 DRM_WARN_ONCE("CP firmware version too old, please update!"); 3924 } 3925 3926 static bool gfx_v10_0_navi10_gfxoff_should_enable(struct amdgpu_device *adev) 3927 { 3928 bool ret = false; 3929 3930 switch (adev->pdev->revision) { 3931 case 0xc2: 3932 case 0xc3: 3933 ret = true; 3934 break; 3935 default: 3936 ret = false; 3937 break; 3938 } 3939 3940 return ret; 3941 } 3942 3943 static void gfx_v10_0_check_gfxoff_flag(struct amdgpu_device *adev) 3944 { 3945 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 3946 case IP_VERSION(10, 1, 10): 3947 if (!gfx_v10_0_navi10_gfxoff_should_enable(adev)) 3948 adev->pm.pp_feature &= ~PP_GFXOFF_MASK; 3949 break; 3950 default: 3951 break; 3952 } 3953 } 3954 3955 static int gfx_v10_0_init_microcode(struct amdgpu_device *adev) 3956 { 3957 char fw_name[40]; 3958 char ucode_prefix[30]; 3959 const char *wks = ""; 3960 int err; 3961 const struct rlc_firmware_header_v2_0 *rlc_hdr; 3962 uint16_t version_major; 3963 uint16_t version_minor; 3964 3965 DRM_DEBUG("\n"); 3966 3967 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 1) && 3968 (!(adev->pdev->device == 0x7340 && adev->pdev->revision != 0x00))) 3969 wks = "_wks"; 3970 amdgpu_ucode_ip_version_decode(adev, GC_HWIP, ucode_prefix, sizeof(ucode_prefix)); 3971 3972 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp%s.bin", ucode_prefix, wks); 3973 err = amdgpu_ucode_request(adev, &adev->gfx.pfp_fw, fw_name); 3974 if (err) 3975 goto out; 3976 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_PFP); 3977 3978 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me%s.bin", ucode_prefix, wks); 3979 err = amdgpu_ucode_request(adev, &adev->gfx.me_fw, fw_name); 3980 if (err) 3981 goto out; 3982 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_ME); 3983 3984 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce%s.bin", ucode_prefix, wks); 3985 err = amdgpu_ucode_request(adev, &adev->gfx.ce_fw, fw_name); 3986 if (err) 3987 goto out; 3988 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_CE); 3989 3990 if (!amdgpu_sriov_vf(adev)) { 3991 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", ucode_prefix); 3992 err = amdgpu_ucode_request(adev, &adev->gfx.rlc_fw, fw_name); 3993 /* don't check this. There are apparently firmwares in the wild with 3994 * incorrect size in the header 3995 */ 3996 if (err == -ENODEV) 3997 goto out; 3998 if (err) 3999 dev_dbg(adev->dev, 4000 "gfx10: amdgpu_ucode_request() failed \"%s\"\n", 4001 fw_name); 4002 rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data; 4003 version_major = le16_to_cpu(rlc_hdr->header.header_version_major); 4004 version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor); 4005 err = amdgpu_gfx_rlc_init_microcode(adev, version_major, version_minor); 4006 if (err) 4007 goto out; 4008 } 4009 4010 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec%s.bin", ucode_prefix, wks); 4011 err = amdgpu_ucode_request(adev, &adev->gfx.mec_fw, fw_name); 4012 if (err) 4013 goto out; 4014 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC1); 4015 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC1_JT); 4016 4017 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2%s.bin", ucode_prefix, wks); 4018 err = amdgpu_ucode_request(adev, &adev->gfx.mec2_fw, fw_name); 4019 if (!err) { 4020 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC2); 4021 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC2_JT); 4022 } else { 4023 err = 0; 4024 adev->gfx.mec2_fw = NULL; 4025 } 4026 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC2); 4027 amdgpu_gfx_cp_init_microcode(adev, AMDGPU_UCODE_ID_CP_MEC2_JT); 4028 4029 gfx_v10_0_check_fw_write_wait(adev); 4030 out: 4031 if (err) { 4032 amdgpu_ucode_release(&adev->gfx.pfp_fw); 4033 amdgpu_ucode_release(&adev->gfx.me_fw); 4034 amdgpu_ucode_release(&adev->gfx.ce_fw); 4035 amdgpu_ucode_release(&adev->gfx.rlc_fw); 4036 amdgpu_ucode_release(&adev->gfx.mec_fw); 4037 amdgpu_ucode_release(&adev->gfx.mec2_fw); 4038 } 4039 4040 gfx_v10_0_check_gfxoff_flag(adev); 4041 4042 return err; 4043 } 4044 4045 static u32 gfx_v10_0_get_csb_size(struct amdgpu_device *adev) 4046 { 4047 u32 count = 0; 4048 const struct cs_section_def *sect = NULL; 4049 const struct cs_extent_def *ext = NULL; 4050 4051 /* begin clear state */ 4052 count += 2; 4053 /* context control state */ 4054 count += 3; 4055 4056 for (sect = gfx10_cs_data; sect->section != NULL; ++sect) { 4057 for (ext = sect->section; ext->extent != NULL; ++ext) { 4058 if (sect->id == SECT_CONTEXT) 4059 count += 2 + ext->reg_count; 4060 else 4061 return 0; 4062 } 4063 } 4064 4065 /* set PA_SC_TILE_STEERING_OVERRIDE */ 4066 count += 3; 4067 /* end clear state */ 4068 count += 2; 4069 /* clear state */ 4070 count += 2; 4071 4072 return count; 4073 } 4074 4075 static void gfx_v10_0_get_csb_buffer(struct amdgpu_device *adev, 4076 volatile u32 *buffer) 4077 { 4078 u32 count = 0, i; 4079 const struct cs_section_def *sect = NULL; 4080 const struct cs_extent_def *ext = NULL; 4081 int ctx_reg_offset; 4082 4083 if (adev->gfx.rlc.cs_data == NULL) 4084 return; 4085 if (buffer == NULL) 4086 return; 4087 4088 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0)); 4089 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE); 4090 4091 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1)); 4092 buffer[count++] = cpu_to_le32(0x80000000); 4093 buffer[count++] = cpu_to_le32(0x80000000); 4094 4095 for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) { 4096 for (ext = sect->section; ext->extent != NULL; ++ext) { 4097 if (sect->id == SECT_CONTEXT) { 4098 buffer[count++] = 4099 cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count)); 4100 buffer[count++] = cpu_to_le32(ext->reg_index - 4101 PACKET3_SET_CONTEXT_REG_START); 4102 for (i = 0; i < ext->reg_count; i++) 4103 buffer[count++] = cpu_to_le32(ext->extent[i]); 4104 } else { 4105 return; 4106 } 4107 } 4108 } 4109 4110 ctx_reg_offset = 4111 SOC15_REG_OFFSET(GC, 0, mmPA_SC_TILE_STEERING_OVERRIDE) - PACKET3_SET_CONTEXT_REG_START; 4112 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1)); 4113 buffer[count++] = cpu_to_le32(ctx_reg_offset); 4114 buffer[count++] = cpu_to_le32(adev->gfx.config.pa_sc_tile_steering_override); 4115 4116 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0)); 4117 buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE); 4118 4119 buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0)); 4120 buffer[count++] = cpu_to_le32(0); 4121 } 4122 4123 static void gfx_v10_0_rlc_fini(struct amdgpu_device *adev) 4124 { 4125 /* clear state block */ 4126 amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, 4127 &adev->gfx.rlc.clear_state_gpu_addr, 4128 (void **)&adev->gfx.rlc.cs_ptr); 4129 4130 /* jump table block */ 4131 amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, 4132 &adev->gfx.rlc.cp_table_gpu_addr, 4133 (void **)&adev->gfx.rlc.cp_table_ptr); 4134 } 4135 4136 static void gfx_v10_0_init_rlcg_reg_access_ctrl(struct amdgpu_device *adev) 4137 { 4138 struct amdgpu_rlcg_reg_access_ctrl *reg_access_ctrl; 4139 4140 reg_access_ctrl = &adev->gfx.rlc.reg_access_ctrl[0]; 4141 reg_access_ctrl->scratch_reg0 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0); 4142 reg_access_ctrl->scratch_reg1 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG1); 4143 reg_access_ctrl->scratch_reg2 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG2); 4144 reg_access_ctrl->scratch_reg3 = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG3); 4145 reg_access_ctrl->grbm_cntl = SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL); 4146 reg_access_ctrl->grbm_idx = SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_INDEX); 4147 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 4148 case IP_VERSION(10, 3, 0): 4149 reg_access_ctrl->spare_int = 4150 SOC15_REG_OFFSET(GC, 0, mmRLC_SPARE_INT_0_Sienna_Cichlid); 4151 break; 4152 default: 4153 reg_access_ctrl->spare_int = 4154 SOC15_REG_OFFSET(GC, 0, mmRLC_SPARE_INT); 4155 break; 4156 } 4157 adev->gfx.rlc.rlcg_reg_access_supported = true; 4158 } 4159 4160 static int gfx_v10_0_rlc_init(struct amdgpu_device *adev) 4161 { 4162 const struct cs_section_def *cs_data; 4163 int r; 4164 4165 adev->gfx.rlc.cs_data = gfx10_cs_data; 4166 4167 cs_data = adev->gfx.rlc.cs_data; 4168 4169 if (cs_data) { 4170 /* init clear state block */ 4171 r = amdgpu_gfx_rlc_init_csb(adev); 4172 if (r) 4173 return r; 4174 } 4175 4176 return 0; 4177 } 4178 4179 static void gfx_v10_0_mec_fini(struct amdgpu_device *adev) 4180 { 4181 amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL); 4182 amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL); 4183 } 4184 4185 static void gfx_v10_0_me_init(struct amdgpu_device *adev) 4186 { 4187 bitmap_zero(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES); 4188 4189 amdgpu_gfx_graphics_queue_acquire(adev); 4190 } 4191 4192 static int gfx_v10_0_mec_init(struct amdgpu_device *adev) 4193 { 4194 int r; 4195 u32 *hpd; 4196 const __le32 *fw_data = NULL; 4197 unsigned int fw_size; 4198 u32 *fw = NULL; 4199 size_t mec_hpd_size; 4200 4201 const struct gfx_firmware_header_v1_0 *mec_hdr = NULL; 4202 4203 bitmap_zero(adev->gfx.mec_bitmap[0].queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 4204 4205 /* take ownership of the relevant compute queues */ 4206 amdgpu_gfx_compute_queue_acquire(adev); 4207 mec_hpd_size = adev->gfx.num_compute_rings * GFX10_MEC_HPD_SIZE; 4208 4209 if (mec_hpd_size) { 4210 r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE, 4211 AMDGPU_GEM_DOMAIN_GTT, 4212 &adev->gfx.mec.hpd_eop_obj, 4213 &adev->gfx.mec.hpd_eop_gpu_addr, 4214 (void **)&hpd); 4215 if (r) { 4216 dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r); 4217 gfx_v10_0_mec_fini(adev); 4218 return r; 4219 } 4220 4221 memset(hpd, 0, mec_hpd_size); 4222 4223 amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj); 4224 amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj); 4225 } 4226 4227 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) { 4228 mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data; 4229 4230 fw_data = (const __le32 *) (adev->gfx.mec_fw->data + 4231 le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes)); 4232 fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes); 4233 4234 r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes, 4235 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 4236 &adev->gfx.mec.mec_fw_obj, 4237 &adev->gfx.mec.mec_fw_gpu_addr, 4238 (void **)&fw); 4239 if (r) { 4240 dev_err(adev->dev, "(%d) failed to create mec fw bo\n", r); 4241 gfx_v10_0_mec_fini(adev); 4242 return r; 4243 } 4244 4245 memcpy(fw, fw_data, fw_size); 4246 4247 amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj); 4248 amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj); 4249 } 4250 4251 return 0; 4252 } 4253 4254 static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t wave, uint32_t address) 4255 { 4256 WREG32_SOC15(GC, 0, mmSQ_IND_INDEX, 4257 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) | 4258 (address << SQ_IND_INDEX__INDEX__SHIFT)); 4259 return RREG32_SOC15(GC, 0, mmSQ_IND_DATA); 4260 } 4261 4262 static void wave_read_regs(struct amdgpu_device *adev, uint32_t wave, 4263 uint32_t thread, uint32_t regno, 4264 uint32_t num, uint32_t *out) 4265 { 4266 WREG32_SOC15(GC, 0, mmSQ_IND_INDEX, 4267 (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) | 4268 (regno << SQ_IND_INDEX__INDEX__SHIFT) | 4269 (thread << SQ_IND_INDEX__WORKITEM_ID__SHIFT) | 4270 (SQ_IND_INDEX__AUTO_INCR_MASK)); 4271 while (num--) 4272 *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA); 4273 } 4274 4275 static void gfx_v10_0_read_wave_data(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields) 4276 { 4277 /* in gfx10 the SIMD_ID is specified as part of the INSTANCE 4278 * field when performing a select_se_sh so it should be 4279 * zero here 4280 */ 4281 WARN_ON(simd != 0); 4282 4283 /* type 2 wave data */ 4284 dst[(*no_fields)++] = 2; 4285 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_STATUS); 4286 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_PC_LO); 4287 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_PC_HI); 4288 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_EXEC_LO); 4289 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_EXEC_HI); 4290 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_HW_ID1); 4291 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_HW_ID2); 4292 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_INST_DW0); 4293 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_GPR_ALLOC); 4294 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_LDS_ALLOC); 4295 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_TRAPSTS); 4296 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_STS); 4297 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_STS2); 4298 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_IB_DBG1); 4299 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_M0); 4300 dst[(*no_fields)++] = wave_read_ind(adev, wave, ixSQ_WAVE_MODE); 4301 } 4302 4303 static void gfx_v10_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, 4304 uint32_t wave, uint32_t start, 4305 uint32_t size, uint32_t *dst) 4306 { 4307 WARN_ON(simd != 0); 4308 4309 wave_read_regs( 4310 adev, wave, 0, start + SQIND_WAVE_SGPRS_OFFSET, size, 4311 dst); 4312 } 4313 4314 static void gfx_v10_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t xcc_id, uint32_t simd, 4315 uint32_t wave, uint32_t thread, 4316 uint32_t start, uint32_t size, 4317 uint32_t *dst) 4318 { 4319 wave_read_regs( 4320 adev, wave, thread, 4321 start + SQIND_WAVE_VGPRS_OFFSET, size, dst); 4322 } 4323 4324 static void gfx_v10_0_select_me_pipe_q(struct amdgpu_device *adev, 4325 u32 me, u32 pipe, u32 q, u32 vm, u32 xcc_id) 4326 { 4327 nv_grbm_select(adev, me, pipe, q, vm); 4328 } 4329 4330 static void gfx_v10_0_update_perfmon_mgcg(struct amdgpu_device *adev, 4331 bool enable) 4332 { 4333 uint32_t data, def; 4334 4335 data = def = RREG32_SOC15(GC, 0, mmRLC_PERFMON_CLK_CNTL); 4336 4337 if (enable) 4338 data |= RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE_MASK; 4339 else 4340 data &= ~RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE_MASK; 4341 4342 if (data != def) 4343 WREG32_SOC15(GC, 0, mmRLC_PERFMON_CLK_CNTL, data); 4344 } 4345 4346 static const struct amdgpu_gfx_funcs gfx_v10_0_gfx_funcs = { 4347 .get_gpu_clock_counter = &gfx_v10_0_get_gpu_clock_counter, 4348 .select_se_sh = &gfx_v10_0_select_se_sh, 4349 .read_wave_data = &gfx_v10_0_read_wave_data, 4350 .read_wave_sgprs = &gfx_v10_0_read_wave_sgprs, 4351 .read_wave_vgprs = &gfx_v10_0_read_wave_vgprs, 4352 .select_me_pipe_q = &gfx_v10_0_select_me_pipe_q, 4353 .init_spm_golden = &gfx_v10_0_init_spm_golden_registers, 4354 .update_perfmon_mgcg = &gfx_v10_0_update_perfmon_mgcg, 4355 }; 4356 4357 static void gfx_v10_0_gpu_early_init(struct amdgpu_device *adev) 4358 { 4359 u32 gb_addr_config; 4360 4361 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 4362 case IP_VERSION(10, 1, 10): 4363 case IP_VERSION(10, 1, 1): 4364 case IP_VERSION(10, 1, 2): 4365 adev->gfx.config.max_hw_contexts = 8; 4366 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20; 4367 adev->gfx.config.sc_prim_fifo_size_backend = 0x100; 4368 adev->gfx.config.sc_hiz_tile_fifo_size = 0; 4369 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0; 4370 gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG); 4371 break; 4372 case IP_VERSION(10, 3, 0): 4373 case IP_VERSION(10, 3, 2): 4374 case IP_VERSION(10, 3, 1): 4375 case IP_VERSION(10, 3, 4): 4376 case IP_VERSION(10, 3, 5): 4377 case IP_VERSION(10, 3, 6): 4378 case IP_VERSION(10, 3, 3): 4379 case IP_VERSION(10, 3, 7): 4380 adev->gfx.config.max_hw_contexts = 8; 4381 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20; 4382 adev->gfx.config.sc_prim_fifo_size_backend = 0x100; 4383 adev->gfx.config.sc_hiz_tile_fifo_size = 0; 4384 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0; 4385 gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG); 4386 adev->gfx.config.gb_addr_config_fields.num_pkrs = 4387 1 << REG_GET_FIELD(gb_addr_config, GB_ADDR_CONFIG, NUM_PKRS); 4388 break; 4389 case IP_VERSION(10, 1, 3): 4390 case IP_VERSION(10, 1, 4): 4391 adev->gfx.config.max_hw_contexts = 8; 4392 adev->gfx.config.sc_prim_fifo_size_frontend = 0x20; 4393 adev->gfx.config.sc_prim_fifo_size_backend = 0x100; 4394 adev->gfx.config.sc_hiz_tile_fifo_size = 0x30; 4395 adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0; 4396 gb_addr_config = CYAN_SKILLFISH_GB_ADDR_CONFIG_GOLDEN; 4397 break; 4398 default: 4399 BUG(); 4400 break; 4401 } 4402 4403 adev->gfx.config.gb_addr_config = gb_addr_config; 4404 4405 adev->gfx.config.gb_addr_config_fields.num_pipes = 1 << 4406 REG_GET_FIELD(adev->gfx.config.gb_addr_config, 4407 GB_ADDR_CONFIG, NUM_PIPES); 4408 4409 adev->gfx.config.max_tile_pipes = 4410 adev->gfx.config.gb_addr_config_fields.num_pipes; 4411 4412 adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 << 4413 REG_GET_FIELD(adev->gfx.config.gb_addr_config, 4414 GB_ADDR_CONFIG, MAX_COMPRESSED_FRAGS); 4415 adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 << 4416 REG_GET_FIELD(adev->gfx.config.gb_addr_config, 4417 GB_ADDR_CONFIG, NUM_RB_PER_SE); 4418 adev->gfx.config.gb_addr_config_fields.num_se = 1 << 4419 REG_GET_FIELD(adev->gfx.config.gb_addr_config, 4420 GB_ADDR_CONFIG, NUM_SHADER_ENGINES); 4421 adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 + 4422 REG_GET_FIELD(adev->gfx.config.gb_addr_config, 4423 GB_ADDR_CONFIG, PIPE_INTERLEAVE_SIZE)); 4424 } 4425 4426 static int gfx_v10_0_gfx_ring_init(struct amdgpu_device *adev, int ring_id, 4427 int me, int pipe, int queue) 4428 { 4429 struct amdgpu_ring *ring; 4430 unsigned int irq_type; 4431 unsigned int hw_prio; 4432 4433 ring = &adev->gfx.gfx_ring[ring_id]; 4434 4435 ring->me = me; 4436 ring->pipe = pipe; 4437 ring->queue = queue; 4438 4439 ring->ring_obj = NULL; 4440 ring->use_doorbell = true; 4441 4442 if (!ring_id) 4443 ring->doorbell_index = adev->doorbell_index.gfx_ring0 << 1; 4444 else 4445 ring->doorbell_index = adev->doorbell_index.gfx_ring1 << 1; 4446 ring->vm_hub = AMDGPU_GFXHUB(0); 4447 sprintf(ring->name, "gfx_%d.%d.%d", ring->me, ring->pipe, ring->queue); 4448 4449 irq_type = AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP + ring->pipe; 4450 hw_prio = amdgpu_gfx_is_high_priority_graphics_queue(adev, ring) ? 4451 AMDGPU_GFX_PIPE_PRIO_HIGH : AMDGPU_GFX_PIPE_PRIO_NORMAL; 4452 return amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq, irq_type, 4453 hw_prio, NULL); 4454 } 4455 4456 static int gfx_v10_0_compute_ring_init(struct amdgpu_device *adev, int ring_id, 4457 int mec, int pipe, int queue) 4458 { 4459 unsigned int irq_type; 4460 struct amdgpu_ring *ring; 4461 unsigned int hw_prio; 4462 4463 ring = &adev->gfx.compute_ring[ring_id]; 4464 4465 /* mec0 is me1 */ 4466 ring->me = mec + 1; 4467 ring->pipe = pipe; 4468 ring->queue = queue; 4469 4470 ring->ring_obj = NULL; 4471 ring->use_doorbell = true; 4472 ring->doorbell_index = (adev->doorbell_index.mec_ring0 + ring_id) << 1; 4473 ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr 4474 + (ring_id * GFX10_MEC_HPD_SIZE); 4475 ring->vm_hub = AMDGPU_GFXHUB(0); 4476 sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue); 4477 4478 irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP 4479 + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec) 4480 + ring->pipe; 4481 hw_prio = amdgpu_gfx_is_high_priority_compute_queue(adev, ring) ? 4482 AMDGPU_RING_PRIO_2 : AMDGPU_RING_PRIO_DEFAULT; 4483 /* type-2 packets are deprecated on MEC, use type-3 instead */ 4484 return amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq, irq_type, 4485 hw_prio, NULL); 4486 } 4487 4488 static int gfx_v10_0_sw_init(void *handle) 4489 { 4490 int i, j, k, r, ring_id = 0; 4491 struct amdgpu_kiq *kiq; 4492 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4493 4494 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 4495 case IP_VERSION(10, 1, 10): 4496 case IP_VERSION(10, 1, 1): 4497 case IP_VERSION(10, 1, 2): 4498 case IP_VERSION(10, 1, 3): 4499 case IP_VERSION(10, 1, 4): 4500 adev->gfx.me.num_me = 1; 4501 adev->gfx.me.num_pipe_per_me = 1; 4502 adev->gfx.me.num_queue_per_pipe = 1; 4503 adev->gfx.mec.num_mec = 2; 4504 adev->gfx.mec.num_pipe_per_mec = 4; 4505 adev->gfx.mec.num_queue_per_pipe = 8; 4506 break; 4507 case IP_VERSION(10, 3, 0): 4508 case IP_VERSION(10, 3, 2): 4509 case IP_VERSION(10, 3, 1): 4510 case IP_VERSION(10, 3, 4): 4511 case IP_VERSION(10, 3, 5): 4512 case IP_VERSION(10, 3, 6): 4513 case IP_VERSION(10, 3, 3): 4514 case IP_VERSION(10, 3, 7): 4515 adev->gfx.me.num_me = 1; 4516 adev->gfx.me.num_pipe_per_me = 1; 4517 adev->gfx.me.num_queue_per_pipe = 1; 4518 adev->gfx.mec.num_mec = 2; 4519 adev->gfx.mec.num_pipe_per_mec = 4; 4520 adev->gfx.mec.num_queue_per_pipe = 4; 4521 break; 4522 default: 4523 adev->gfx.me.num_me = 1; 4524 adev->gfx.me.num_pipe_per_me = 1; 4525 adev->gfx.me.num_queue_per_pipe = 1; 4526 adev->gfx.mec.num_mec = 1; 4527 adev->gfx.mec.num_pipe_per_mec = 4; 4528 adev->gfx.mec.num_queue_per_pipe = 8; 4529 break; 4530 } 4531 4532 /* KIQ event */ 4533 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 4534 GFX_10_1__SRCID__CP_IB2_INTERRUPT_PKT, 4535 &adev->gfx.kiq[0].irq); 4536 if (r) 4537 return r; 4538 4539 /* EOP Event */ 4540 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 4541 GFX_10_1__SRCID__CP_EOP_INTERRUPT, 4542 &adev->gfx.eop_irq); 4543 if (r) 4544 return r; 4545 4546 /* Privileged reg */ 4547 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_10_1__SRCID__CP_PRIV_REG_FAULT, 4548 &adev->gfx.priv_reg_irq); 4549 if (r) 4550 return r; 4551 4552 /* Privileged inst */ 4553 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_10_1__SRCID__CP_PRIV_INSTR_FAULT, 4554 &adev->gfx.priv_inst_irq); 4555 if (r) 4556 return r; 4557 4558 adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE; 4559 4560 gfx_v10_0_me_init(adev); 4561 4562 if (adev->gfx.rlc.funcs) { 4563 if (adev->gfx.rlc.funcs->init) { 4564 r = adev->gfx.rlc.funcs->init(adev); 4565 if (r) { 4566 dev_err(adev->dev, "Failed to init rlc BOs!\n"); 4567 return r; 4568 } 4569 } 4570 } 4571 4572 r = gfx_v10_0_mec_init(adev); 4573 if (r) { 4574 DRM_ERROR("Failed to init MEC BOs!\n"); 4575 return r; 4576 } 4577 4578 /* set up the gfx ring */ 4579 for (i = 0; i < adev->gfx.me.num_me; i++) { 4580 for (j = 0; j < adev->gfx.me.num_queue_per_pipe; j++) { 4581 for (k = 0; k < adev->gfx.me.num_pipe_per_me; k++) { 4582 if (!amdgpu_gfx_is_me_queue_enabled(adev, i, k, j)) 4583 continue; 4584 4585 r = gfx_v10_0_gfx_ring_init(adev, ring_id, 4586 i, k, j); 4587 if (r) 4588 return r; 4589 ring_id++; 4590 } 4591 } 4592 } 4593 4594 ring_id = 0; 4595 /* set up the compute queues - allocate horizontally across pipes */ 4596 for (i = 0; i < adev->gfx.mec.num_mec; ++i) { 4597 for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) { 4598 for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) { 4599 if (!amdgpu_gfx_is_mec_queue_enabled(adev, 0, i, 4600 k, j)) 4601 continue; 4602 4603 r = gfx_v10_0_compute_ring_init(adev, ring_id, 4604 i, k, j); 4605 if (r) 4606 return r; 4607 4608 ring_id++; 4609 } 4610 } 4611 } 4612 4613 if (!adev->enable_mes_kiq) { 4614 r = amdgpu_gfx_kiq_init(adev, GFX10_MEC_HPD_SIZE, 0); 4615 if (r) { 4616 DRM_ERROR("Failed to init KIQ BOs!\n"); 4617 return r; 4618 } 4619 4620 kiq = &adev->gfx.kiq[0]; 4621 r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq, 0); 4622 if (r) 4623 return r; 4624 } 4625 4626 r = amdgpu_gfx_mqd_sw_init(adev, sizeof(struct v10_compute_mqd), 0); 4627 if (r) 4628 return r; 4629 4630 /* allocate visible FB for rlc auto-loading fw */ 4631 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) { 4632 r = gfx_v10_0_rlc_backdoor_autoload_buffer_init(adev); 4633 if (r) 4634 return r; 4635 } 4636 4637 adev->gfx.ce_ram_size = F32_CE_PROGRAM_RAM_SIZE; 4638 4639 gfx_v10_0_gpu_early_init(adev); 4640 4641 return 0; 4642 } 4643 4644 static void gfx_v10_0_pfp_fini(struct amdgpu_device *adev) 4645 { 4646 amdgpu_bo_free_kernel(&adev->gfx.pfp.pfp_fw_obj, 4647 &adev->gfx.pfp.pfp_fw_gpu_addr, 4648 (void **)&adev->gfx.pfp.pfp_fw_ptr); 4649 } 4650 4651 static void gfx_v10_0_ce_fini(struct amdgpu_device *adev) 4652 { 4653 amdgpu_bo_free_kernel(&adev->gfx.ce.ce_fw_obj, 4654 &adev->gfx.ce.ce_fw_gpu_addr, 4655 (void **)&adev->gfx.ce.ce_fw_ptr); 4656 } 4657 4658 static void gfx_v10_0_me_fini(struct amdgpu_device *adev) 4659 { 4660 amdgpu_bo_free_kernel(&adev->gfx.me.me_fw_obj, 4661 &adev->gfx.me.me_fw_gpu_addr, 4662 (void **)&adev->gfx.me.me_fw_ptr); 4663 } 4664 4665 static int gfx_v10_0_sw_fini(void *handle) 4666 { 4667 int i; 4668 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 4669 4670 for (i = 0; i < adev->gfx.num_gfx_rings; i++) 4671 amdgpu_ring_fini(&adev->gfx.gfx_ring[i]); 4672 for (i = 0; i < adev->gfx.num_compute_rings; i++) 4673 amdgpu_ring_fini(&adev->gfx.compute_ring[i]); 4674 4675 amdgpu_gfx_mqd_sw_fini(adev, 0); 4676 4677 if (!adev->enable_mes_kiq) { 4678 amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq[0].ring); 4679 amdgpu_gfx_kiq_fini(adev, 0); 4680 } 4681 4682 gfx_v10_0_pfp_fini(adev); 4683 gfx_v10_0_ce_fini(adev); 4684 gfx_v10_0_me_fini(adev); 4685 gfx_v10_0_rlc_fini(adev); 4686 gfx_v10_0_mec_fini(adev); 4687 4688 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) 4689 gfx_v10_0_rlc_backdoor_autoload_buffer_fini(adev); 4690 4691 gfx_v10_0_free_microcode(adev); 4692 4693 return 0; 4694 } 4695 4696 static void gfx_v10_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, 4697 u32 sh_num, u32 instance, int xcc_id) 4698 { 4699 u32 data; 4700 4701 if (instance == 0xffffffff) 4702 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, 4703 INSTANCE_BROADCAST_WRITES, 1); 4704 else 4705 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, 4706 instance); 4707 4708 if (se_num == 0xffffffff) 4709 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 4710 1); 4711 else 4712 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num); 4713 4714 if (sh_num == 0xffffffff) 4715 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_BROADCAST_WRITES, 4716 1); 4717 else 4718 data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SA_INDEX, sh_num); 4719 4720 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); 4721 } 4722 4723 static u32 gfx_v10_0_get_rb_active_bitmap(struct amdgpu_device *adev) 4724 { 4725 u32 data, mask; 4726 4727 data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE); 4728 data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE); 4729 4730 data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK; 4731 data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT; 4732 4733 mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se / 4734 adev->gfx.config.max_sh_per_se); 4735 4736 return (~data) & mask; 4737 } 4738 4739 static void gfx_v10_0_setup_rb(struct amdgpu_device *adev) 4740 { 4741 int i, j; 4742 u32 data; 4743 u32 active_rbs = 0; 4744 u32 bitmap; 4745 u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se / 4746 adev->gfx.config.max_sh_per_se; 4747 4748 mutex_lock(&adev->grbm_idx_mutex); 4749 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) { 4750 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) { 4751 bitmap = i * adev->gfx.config.max_sh_per_se + j; 4752 if (((amdgpu_ip_version(adev, GC_HWIP, 0) == 4753 IP_VERSION(10, 3, 0)) || 4754 (amdgpu_ip_version(adev, GC_HWIP, 0) == 4755 IP_VERSION(10, 3, 3)) || 4756 (amdgpu_ip_version(adev, GC_HWIP, 0) == 4757 IP_VERSION(10, 3, 6))) && 4758 ((gfx_v10_3_get_disabled_sa(adev) >> bitmap) & 1)) 4759 continue; 4760 gfx_v10_0_select_se_sh(adev, i, j, 0xffffffff, 0); 4761 data = gfx_v10_0_get_rb_active_bitmap(adev); 4762 active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) * 4763 rb_bitmap_width_per_sh); 4764 } 4765 } 4766 gfx_v10_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0); 4767 mutex_unlock(&adev->grbm_idx_mutex); 4768 4769 adev->gfx.config.backend_enable_mask = active_rbs; 4770 adev->gfx.config.num_rbs = hweight32(active_rbs); 4771 } 4772 4773 static u32 gfx_v10_0_init_pa_sc_tile_steering_override(struct amdgpu_device *adev) 4774 { 4775 uint32_t num_sc; 4776 uint32_t enabled_rb_per_sh; 4777 uint32_t active_rb_bitmap; 4778 uint32_t num_rb_per_sc; 4779 uint32_t num_packer_per_sc; 4780 uint32_t pa_sc_tile_steering_override; 4781 4782 /* for ASICs that integrates GFX v10.3 4783 * pa_sc_tile_steering_override should be set to 0 4784 */ 4785 if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0)) 4786 return 0; 4787 4788 /* init num_sc */ 4789 num_sc = adev->gfx.config.max_shader_engines * adev->gfx.config.max_sh_per_se * 4790 adev->gfx.config.num_sc_per_sh; 4791 /* init num_rb_per_sc */ 4792 active_rb_bitmap = gfx_v10_0_get_rb_active_bitmap(adev); 4793 enabled_rb_per_sh = hweight32(active_rb_bitmap); 4794 num_rb_per_sc = enabled_rb_per_sh / adev->gfx.config.num_sc_per_sh; 4795 /* init num_packer_per_sc */ 4796 num_packer_per_sc = adev->gfx.config.num_packer_per_sc; 4797 4798 pa_sc_tile_steering_override = 0; 4799 pa_sc_tile_steering_override |= 4800 (order_base_2(num_sc) << PA_SC_TILE_STEERING_OVERRIDE__NUM_SC__SHIFT) & 4801 PA_SC_TILE_STEERING_OVERRIDE__NUM_SC_MASK; 4802 pa_sc_tile_steering_override |= 4803 (order_base_2(num_rb_per_sc) << PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SC__SHIFT) & 4804 PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SC_MASK; 4805 pa_sc_tile_steering_override |= 4806 (order_base_2(num_packer_per_sc) << PA_SC_TILE_STEERING_OVERRIDE__NUM_PACKER_PER_SC__SHIFT) & 4807 PA_SC_TILE_STEERING_OVERRIDE__NUM_PACKER_PER_SC_MASK; 4808 4809 return pa_sc_tile_steering_override; 4810 } 4811 4812 #define DEFAULT_SH_MEM_BASES (0x6000) 4813 4814 static void gfx_v10_0_debug_trap_config_init(struct amdgpu_device *adev, 4815 uint32_t first_vmid, 4816 uint32_t last_vmid) 4817 { 4818 uint32_t data; 4819 uint32_t trap_config_vmid_mask = 0; 4820 int i; 4821 4822 /* Calculate trap config vmid mask */ 4823 for (i = first_vmid; i < last_vmid; i++) 4824 trap_config_vmid_mask |= (1 << i); 4825 4826 data = REG_SET_FIELD(0, SPI_GDBG_TRAP_CONFIG, 4827 VMID_SEL, trap_config_vmid_mask); 4828 data = REG_SET_FIELD(data, SPI_GDBG_TRAP_CONFIG, 4829 TRAP_EN, 1); 4830 WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_CONFIG), data); 4831 WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_MASK), 0); 4832 4833 WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_DATA0), 0); 4834 WREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_GDBG_TRAP_DATA1), 0); 4835 } 4836 4837 static void gfx_v10_0_init_compute_vmid(struct amdgpu_device *adev) 4838 { 4839 int i; 4840 uint32_t sh_mem_bases; 4841 4842 /* 4843 * Configure apertures: 4844 * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB) 4845 * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB) 4846 * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB) 4847 */ 4848 sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16); 4849 4850 mutex_lock(&adev->srbm_mutex); 4851 for (i = adev->vm_manager.first_kfd_vmid; i < AMDGPU_NUM_VMID; i++) { 4852 nv_grbm_select(adev, 0, 0, 0, i); 4853 /* CP and shaders */ 4854 WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, DEFAULT_SH_MEM_CONFIG); 4855 WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases); 4856 } 4857 nv_grbm_select(adev, 0, 0, 0, 0); 4858 mutex_unlock(&adev->srbm_mutex); 4859 4860 /* 4861 * Initialize all compute VMIDs to have no GDS, GWS, or OA 4862 * access. These should be enabled by FW for target VMIDs. 4863 */ 4864 for (i = adev->vm_manager.first_kfd_vmid; i < AMDGPU_NUM_VMID; i++) { 4865 WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_BASE, 2 * i, 0); 4866 WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_SIZE, 2 * i, 0); 4867 WREG32_SOC15_OFFSET(GC, 0, mmGDS_GWS_VMID0, i, 0); 4868 WREG32_SOC15_OFFSET(GC, 0, mmGDS_OA_VMID0, i, 0); 4869 } 4870 4871 gfx_v10_0_debug_trap_config_init(adev, adev->vm_manager.first_kfd_vmid, 4872 AMDGPU_NUM_VMID); 4873 } 4874 4875 static void gfx_v10_0_init_gds_vmid(struct amdgpu_device *adev) 4876 { 4877 int vmid; 4878 4879 /* 4880 * Initialize all compute and user-gfx VMIDs to have no GDS, GWS, or OA 4881 * access. Compute VMIDs should be enabled by FW for target VMIDs, 4882 * the driver can enable them for graphics. VMID0 should maintain 4883 * access so that HWS firmware can save/restore entries. 4884 */ 4885 for (vmid = 1; vmid < AMDGPU_NUM_VMID; vmid++) { 4886 WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_BASE, 2 * vmid, 0); 4887 WREG32_SOC15_OFFSET(GC, 0, mmGDS_VMID0_SIZE, 2 * vmid, 0); 4888 WREG32_SOC15_OFFSET(GC, 0, mmGDS_GWS_VMID0, vmid, 0); 4889 WREG32_SOC15_OFFSET(GC, 0, mmGDS_OA_VMID0, vmid, 0); 4890 } 4891 } 4892 4893 4894 static void gfx_v10_0_tcp_harvest(struct amdgpu_device *adev) 4895 { 4896 int i, j, k; 4897 int max_wgp_per_sh = adev->gfx.config.max_cu_per_sh >> 1; 4898 u32 tmp, wgp_active_bitmap = 0; 4899 u32 gcrd_targets_disable_tcp = 0; 4900 u32 utcl_invreq_disable = 0; 4901 /* 4902 * GCRD_TARGETS_DISABLE field contains 4903 * for Navi10/Navi12: GL1C=[18:15], SQC=[14:10], TCP=[9:0] 4904 * for Navi14: GL1C=[21:18], SQC=[17:12], TCP=[11:0] 4905 */ 4906 u32 gcrd_targets_disable_mask = amdgpu_gfx_create_bitmask( 4907 2 * max_wgp_per_sh + /* TCP */ 4908 max_wgp_per_sh + /* SQC */ 4909 4); /* GL1C */ 4910 /* 4911 * UTCL1_UTCL0_INVREQ_DISABLE field contains 4912 * for Navi10Navi12: SQG=[24], RMI=[23:20], SQC=[19:10], TCP=[9:0] 4913 * for Navi14: SQG=[28], RMI=[27:24], SQC=[23:12], TCP=[11:0] 4914 */ 4915 u32 utcl_invreq_disable_mask = amdgpu_gfx_create_bitmask( 4916 2 * max_wgp_per_sh + /* TCP */ 4917 2 * max_wgp_per_sh + /* SQC */ 4918 4 + /* RMI */ 4919 1); /* SQG */ 4920 4921 mutex_lock(&adev->grbm_idx_mutex); 4922 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) { 4923 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) { 4924 gfx_v10_0_select_se_sh(adev, i, j, 0xffffffff, 0); 4925 wgp_active_bitmap = gfx_v10_0_get_wgp_active_bitmap_per_sh(adev); 4926 /* 4927 * Set corresponding TCP bits for the inactive WGPs in 4928 * GCRD_SA_TARGETS_DISABLE 4929 */ 4930 gcrd_targets_disable_tcp = 0; 4931 /* Set TCP & SQC bits in UTCL1_UTCL0_INVREQ_DISABLE */ 4932 utcl_invreq_disable = 0; 4933 4934 for (k = 0; k < max_wgp_per_sh; k++) { 4935 if (!(wgp_active_bitmap & (1 << k))) { 4936 gcrd_targets_disable_tcp |= 3 << (2 * k); 4937 gcrd_targets_disable_tcp |= 1 << (k + (max_wgp_per_sh * 2)); 4938 utcl_invreq_disable |= (3 << (2 * k)) | 4939 (3 << (2 * (max_wgp_per_sh + k))); 4940 } 4941 } 4942 4943 tmp = RREG32_SOC15(GC, 0, mmUTCL1_UTCL0_INVREQ_DISABLE); 4944 /* only override TCP & SQC bits */ 4945 tmp &= (0xffffffffU << (4 * max_wgp_per_sh)); 4946 tmp |= (utcl_invreq_disable & utcl_invreq_disable_mask); 4947 WREG32_SOC15(GC, 0, mmUTCL1_UTCL0_INVREQ_DISABLE, tmp); 4948 4949 tmp = RREG32_SOC15(GC, 0, mmGCRD_SA_TARGETS_DISABLE); 4950 /* only override TCP & SQC bits */ 4951 tmp &= (0xffffffffU << (3 * max_wgp_per_sh)); 4952 tmp |= (gcrd_targets_disable_tcp & gcrd_targets_disable_mask); 4953 WREG32_SOC15(GC, 0, mmGCRD_SA_TARGETS_DISABLE, tmp); 4954 } 4955 } 4956 4957 gfx_v10_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0); 4958 mutex_unlock(&adev->grbm_idx_mutex); 4959 } 4960 4961 static void gfx_v10_0_get_tcc_info(struct amdgpu_device *adev) 4962 { 4963 /* TCCs are global (not instanced). */ 4964 uint32_t tcc_disable; 4965 4966 if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0)) { 4967 tcc_disable = RREG32_SOC15(GC, 0, mmCGTS_TCC_DISABLE_gc_10_3) | 4968 RREG32_SOC15(GC, 0, mmCGTS_USER_TCC_DISABLE_gc_10_3); 4969 } else { 4970 tcc_disable = RREG32_SOC15(GC, 0, mmCGTS_TCC_DISABLE) | 4971 RREG32_SOC15(GC, 0, mmCGTS_USER_TCC_DISABLE); 4972 } 4973 4974 adev->gfx.config.tcc_disabled_mask = 4975 REG_GET_FIELD(tcc_disable, CGTS_TCC_DISABLE, TCC_DISABLE) | 4976 (REG_GET_FIELD(tcc_disable, CGTS_TCC_DISABLE, HI_TCC_DISABLE) << 16); 4977 } 4978 4979 static void gfx_v10_0_constants_init(struct amdgpu_device *adev) 4980 { 4981 u32 tmp; 4982 int i; 4983 4984 WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff); 4985 4986 gfx_v10_0_setup_rb(adev); 4987 gfx_v10_0_get_cu_info(adev, &adev->gfx.cu_info); 4988 gfx_v10_0_get_tcc_info(adev); 4989 adev->gfx.config.pa_sc_tile_steering_override = 4990 gfx_v10_0_init_pa_sc_tile_steering_override(adev); 4991 4992 /* XXX SH_MEM regs */ 4993 /* where to put LDS, scratch, GPUVM in FSA64 space */ 4994 mutex_lock(&adev->srbm_mutex); 4995 for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB(0)].num_ids; i++) { 4996 nv_grbm_select(adev, 0, 0, 0, i); 4997 /* CP and shaders */ 4998 WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, DEFAULT_SH_MEM_CONFIG); 4999 if (i != 0) { 5000 tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE, 5001 (adev->gmc.private_aperture_start >> 48)); 5002 tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE, 5003 (adev->gmc.shared_aperture_start >> 48)); 5004 WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp); 5005 } 5006 } 5007 nv_grbm_select(adev, 0, 0, 0, 0); 5008 5009 mutex_unlock(&adev->srbm_mutex); 5010 5011 gfx_v10_0_init_compute_vmid(adev); 5012 gfx_v10_0_init_gds_vmid(adev); 5013 5014 } 5015 5016 static void gfx_v10_0_enable_gui_idle_interrupt(struct amdgpu_device *adev, 5017 bool enable) 5018 { 5019 u32 tmp; 5020 5021 if (amdgpu_sriov_vf(adev)) 5022 return; 5023 5024 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0); 5025 5026 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 5027 enable ? 1 : 0); 5028 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 5029 enable ? 1 : 0); 5030 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 5031 enable ? 1 : 0); 5032 tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 5033 enable ? 1 : 0); 5034 5035 WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp); 5036 } 5037 5038 static int gfx_v10_0_init_csb(struct amdgpu_device *adev) 5039 { 5040 adev->gfx.rlc.funcs->get_csb_buffer(adev, adev->gfx.rlc.cs_ptr); 5041 5042 /* csib */ 5043 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2)) { 5044 WREG32_SOC15_RLC(GC, 0, mmRLC_CSIB_ADDR_HI, 5045 adev->gfx.rlc.clear_state_gpu_addr >> 32); 5046 WREG32_SOC15_RLC(GC, 0, mmRLC_CSIB_ADDR_LO, 5047 adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc); 5048 WREG32_SOC15_RLC(GC, 0, mmRLC_CSIB_LENGTH, adev->gfx.rlc.clear_state_size); 5049 } else { 5050 WREG32_SOC15(GC, 0, mmRLC_CSIB_ADDR_HI, 5051 adev->gfx.rlc.clear_state_gpu_addr >> 32); 5052 WREG32_SOC15(GC, 0, mmRLC_CSIB_ADDR_LO, 5053 adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc); 5054 WREG32_SOC15(GC, 0, mmRLC_CSIB_LENGTH, adev->gfx.rlc.clear_state_size); 5055 } 5056 return 0; 5057 } 5058 5059 static void gfx_v10_0_rlc_stop(struct amdgpu_device *adev) 5060 { 5061 u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL); 5062 5063 tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0); 5064 WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp); 5065 } 5066 5067 static void gfx_v10_0_rlc_reset(struct amdgpu_device *adev) 5068 { 5069 WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1); 5070 udelay(50); 5071 WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0); 5072 udelay(50); 5073 } 5074 5075 static void gfx_v10_0_rlc_smu_handshake_cntl(struct amdgpu_device *adev, 5076 bool enable) 5077 { 5078 uint32_t rlc_pg_cntl; 5079 5080 rlc_pg_cntl = RREG32_SOC15(GC, 0, mmRLC_PG_CNTL); 5081 5082 if (!enable) { 5083 /* RLC_PG_CNTL[23] = 0 (default) 5084 * RLC will wait for handshake acks with SMU 5085 * GFXOFF will be enabled 5086 * RLC_PG_CNTL[23] = 1 5087 * RLC will not issue any message to SMU 5088 * hence no handshake between SMU & RLC 5089 * GFXOFF will be disabled 5090 */ 5091 rlc_pg_cntl |= 0x800000; 5092 } else 5093 rlc_pg_cntl &= ~0x800000; 5094 WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, rlc_pg_cntl); 5095 } 5096 5097 static void gfx_v10_0_rlc_start(struct amdgpu_device *adev) 5098 { 5099 /* 5100 * TODO: enable rlc & smu handshake until smu 5101 * and gfxoff feature works as expected 5102 */ 5103 if (!(amdgpu_pp_feature_mask & PP_GFXOFF_MASK)) 5104 gfx_v10_0_rlc_smu_handshake_cntl(adev, false); 5105 5106 WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1); 5107 udelay(50); 5108 } 5109 5110 static void gfx_v10_0_rlc_enable_srm(struct amdgpu_device *adev) 5111 { 5112 uint32_t tmp; 5113 5114 /* enable Save Restore Machine */ 5115 tmp = RREG32_SOC15(GC, 0, mmRLC_SRM_CNTL); 5116 tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK; 5117 tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK; 5118 WREG32_SOC15(GC, 0, mmRLC_SRM_CNTL, tmp); 5119 } 5120 5121 static int gfx_v10_0_rlc_load_microcode(struct amdgpu_device *adev) 5122 { 5123 const struct rlc_firmware_header_v2_0 *hdr; 5124 const __le32 *fw_data; 5125 unsigned int i, fw_size; 5126 5127 if (!adev->gfx.rlc_fw) 5128 return -EINVAL; 5129 5130 hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data; 5131 amdgpu_ucode_print_rlc_hdr(&hdr->header); 5132 5133 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data + 5134 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 5135 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4; 5136 5137 WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, 5138 RLCG_UCODE_LOADING_START_ADDRESS); 5139 5140 for (i = 0; i < fw_size; i++) 5141 WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, 5142 le32_to_cpup(fw_data++)); 5143 5144 WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version); 5145 5146 return 0; 5147 } 5148 5149 static int gfx_v10_0_rlc_resume(struct amdgpu_device *adev) 5150 { 5151 int r; 5152 5153 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP && 5154 adev->psp.autoload_supported) { 5155 5156 r = gfx_v10_0_wait_for_rlc_autoload_complete(adev); 5157 if (r) 5158 return r; 5159 5160 gfx_v10_0_init_csb(adev); 5161 5162 gfx_v10_0_update_spm_vmid_internal(adev, 0xf); 5163 5164 if (!amdgpu_sriov_vf(adev)) /* enable RLC SRM */ 5165 gfx_v10_0_rlc_enable_srm(adev); 5166 } else { 5167 if (amdgpu_sriov_vf(adev)) { 5168 gfx_v10_0_init_csb(adev); 5169 return 0; 5170 } 5171 5172 adev->gfx.rlc.funcs->stop(adev); 5173 5174 /* disable CG */ 5175 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0); 5176 5177 /* disable PG */ 5178 WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0); 5179 5180 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) { 5181 /* legacy rlc firmware loading */ 5182 r = gfx_v10_0_rlc_load_microcode(adev); 5183 if (r) 5184 return r; 5185 } else if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) { 5186 /* rlc backdoor autoload firmware */ 5187 r = gfx_v10_0_rlc_backdoor_autoload_enable(adev); 5188 if (r) 5189 return r; 5190 } 5191 5192 gfx_v10_0_init_csb(adev); 5193 5194 gfx_v10_0_update_spm_vmid_internal(adev, 0xf); 5195 5196 adev->gfx.rlc.funcs->start(adev); 5197 5198 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) { 5199 r = gfx_v10_0_wait_for_rlc_autoload_complete(adev); 5200 if (r) 5201 return r; 5202 } 5203 } 5204 5205 return 0; 5206 } 5207 5208 static struct { 5209 FIRMWARE_ID id; 5210 unsigned int offset; 5211 unsigned int size; 5212 } rlc_autoload_info[FIRMWARE_ID_MAX]; 5213 5214 static int gfx_v10_0_parse_rlc_toc(struct amdgpu_device *adev) 5215 { 5216 int ret; 5217 RLC_TABLE_OF_CONTENT *rlc_toc; 5218 5219 ret = amdgpu_bo_create_reserved(adev, adev->psp.toc.size_bytes, PAGE_SIZE, 5220 AMDGPU_GEM_DOMAIN_GTT, 5221 &adev->gfx.rlc.rlc_toc_bo, 5222 &adev->gfx.rlc.rlc_toc_gpu_addr, 5223 (void **)&adev->gfx.rlc.rlc_toc_buf); 5224 if (ret) { 5225 dev_err(adev->dev, "(%d) failed to create rlc toc bo\n", ret); 5226 return ret; 5227 } 5228 5229 /* Copy toc from psp sos fw to rlc toc buffer */ 5230 memcpy(adev->gfx.rlc.rlc_toc_buf, adev->psp.toc.start_addr, adev->psp.toc.size_bytes); 5231 5232 rlc_toc = (RLC_TABLE_OF_CONTENT *)adev->gfx.rlc.rlc_toc_buf; 5233 while (rlc_toc && (rlc_toc->id > FIRMWARE_ID_INVALID) && 5234 (rlc_toc->id < FIRMWARE_ID_MAX)) { 5235 if ((rlc_toc->id >= FIRMWARE_ID_CP_CE) && 5236 (rlc_toc->id <= FIRMWARE_ID_CP_MES)) { 5237 /* Offset needs 4KB alignment */ 5238 rlc_toc->offset = ALIGN(rlc_toc->offset * 4, PAGE_SIZE); 5239 } 5240 5241 rlc_autoload_info[rlc_toc->id].id = rlc_toc->id; 5242 rlc_autoload_info[rlc_toc->id].offset = rlc_toc->offset * 4; 5243 rlc_autoload_info[rlc_toc->id].size = rlc_toc->size * 4; 5244 5245 rlc_toc++; 5246 } 5247 5248 return 0; 5249 } 5250 5251 static uint32_t gfx_v10_0_calc_toc_total_size(struct amdgpu_device *adev) 5252 { 5253 uint32_t total_size = 0; 5254 FIRMWARE_ID id; 5255 int ret; 5256 5257 ret = gfx_v10_0_parse_rlc_toc(adev); 5258 if (ret) { 5259 dev_err(adev->dev, "failed to parse rlc toc\n"); 5260 return 0; 5261 } 5262 5263 for (id = FIRMWARE_ID_RLC_G_UCODE; id < FIRMWARE_ID_MAX; id++) 5264 total_size += rlc_autoload_info[id].size; 5265 5266 /* In case the offset in rlc toc ucode is aligned */ 5267 if (total_size < rlc_autoload_info[FIRMWARE_ID_MAX-1].offset) 5268 total_size = rlc_autoload_info[FIRMWARE_ID_MAX-1].offset + 5269 rlc_autoload_info[FIRMWARE_ID_MAX-1].size; 5270 5271 return total_size; 5272 } 5273 5274 static int gfx_v10_0_rlc_backdoor_autoload_buffer_init(struct amdgpu_device *adev) 5275 { 5276 int r; 5277 uint32_t total_size; 5278 5279 total_size = gfx_v10_0_calc_toc_total_size(adev); 5280 5281 r = amdgpu_bo_create_reserved(adev, total_size, PAGE_SIZE, 5282 AMDGPU_GEM_DOMAIN_GTT, 5283 &adev->gfx.rlc.rlc_autoload_bo, 5284 &adev->gfx.rlc.rlc_autoload_gpu_addr, 5285 (void **)&adev->gfx.rlc.rlc_autoload_ptr); 5286 if (r) { 5287 dev_err(adev->dev, "(%d) failed to create fw autoload bo\n", r); 5288 return r; 5289 } 5290 5291 return 0; 5292 } 5293 5294 static void gfx_v10_0_rlc_backdoor_autoload_buffer_fini(struct amdgpu_device *adev) 5295 { 5296 amdgpu_bo_free_kernel(&adev->gfx.rlc.rlc_toc_bo, 5297 &adev->gfx.rlc.rlc_toc_gpu_addr, 5298 (void **)&adev->gfx.rlc.rlc_toc_buf); 5299 amdgpu_bo_free_kernel(&adev->gfx.rlc.rlc_autoload_bo, 5300 &adev->gfx.rlc.rlc_autoload_gpu_addr, 5301 (void **)&adev->gfx.rlc.rlc_autoload_ptr); 5302 } 5303 5304 static void gfx_v10_0_rlc_backdoor_autoload_copy_ucode(struct amdgpu_device *adev, 5305 FIRMWARE_ID id, 5306 const void *fw_data, 5307 uint32_t fw_size) 5308 { 5309 uint32_t toc_offset; 5310 uint32_t toc_fw_size; 5311 char *ptr = adev->gfx.rlc.rlc_autoload_ptr; 5312 5313 if (id <= FIRMWARE_ID_INVALID || id >= FIRMWARE_ID_MAX) 5314 return; 5315 5316 toc_offset = rlc_autoload_info[id].offset; 5317 toc_fw_size = rlc_autoload_info[id].size; 5318 5319 if (fw_size == 0) 5320 fw_size = toc_fw_size; 5321 5322 if (fw_size > toc_fw_size) 5323 fw_size = toc_fw_size; 5324 5325 memcpy(ptr + toc_offset, fw_data, fw_size); 5326 5327 if (fw_size < toc_fw_size) 5328 memset(ptr + toc_offset + fw_size, 0, toc_fw_size - fw_size); 5329 } 5330 5331 static void gfx_v10_0_rlc_backdoor_autoload_copy_toc_ucode(struct amdgpu_device *adev) 5332 { 5333 void *data; 5334 uint32_t size; 5335 5336 data = adev->gfx.rlc.rlc_toc_buf; 5337 size = rlc_autoload_info[FIRMWARE_ID_RLC_TOC].size; 5338 5339 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5340 FIRMWARE_ID_RLC_TOC, 5341 data, size); 5342 } 5343 5344 static void gfx_v10_0_rlc_backdoor_autoload_copy_gfx_ucode(struct amdgpu_device *adev) 5345 { 5346 const __le32 *fw_data; 5347 uint32_t fw_size; 5348 const struct gfx_firmware_header_v1_0 *cp_hdr; 5349 const struct rlc_firmware_header_v2_0 *rlc_hdr; 5350 5351 /* pfp ucode */ 5352 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 5353 adev->gfx.pfp_fw->data; 5354 fw_data = (const __le32 *)(adev->gfx.pfp_fw->data + 5355 le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes)); 5356 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 5357 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5358 FIRMWARE_ID_CP_PFP, 5359 fw_data, fw_size); 5360 5361 /* ce ucode */ 5362 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 5363 adev->gfx.ce_fw->data; 5364 fw_data = (const __le32 *)(adev->gfx.ce_fw->data + 5365 le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes)); 5366 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 5367 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5368 FIRMWARE_ID_CP_CE, 5369 fw_data, fw_size); 5370 5371 /* me ucode */ 5372 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 5373 adev->gfx.me_fw->data; 5374 fw_data = (const __le32 *)(adev->gfx.me_fw->data + 5375 le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes)); 5376 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 5377 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5378 FIRMWARE_ID_CP_ME, 5379 fw_data, fw_size); 5380 5381 /* rlc ucode */ 5382 rlc_hdr = (const struct rlc_firmware_header_v2_0 *) 5383 adev->gfx.rlc_fw->data; 5384 fw_data = (const __le32 *)(adev->gfx.rlc_fw->data + 5385 le32_to_cpu(rlc_hdr->header.ucode_array_offset_bytes)); 5386 fw_size = le32_to_cpu(rlc_hdr->header.ucode_size_bytes); 5387 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5388 FIRMWARE_ID_RLC_G_UCODE, 5389 fw_data, fw_size); 5390 5391 /* mec1 ucode */ 5392 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 5393 adev->gfx.mec_fw->data; 5394 fw_data = (const __le32 *) (adev->gfx.mec_fw->data + 5395 le32_to_cpu(cp_hdr->header.ucode_array_offset_bytes)); 5396 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) - 5397 cp_hdr->jt_size * 4; 5398 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5399 FIRMWARE_ID_CP_MEC, 5400 fw_data, fw_size); 5401 /* mec2 ucode is not necessary if mec2 ucode is same as mec1 */ 5402 } 5403 5404 /* Temporarily put sdma part here */ 5405 static void gfx_v10_0_rlc_backdoor_autoload_copy_sdma_ucode(struct amdgpu_device *adev) 5406 { 5407 const __le32 *fw_data; 5408 uint32_t fw_size; 5409 const struct sdma_firmware_header_v1_0 *sdma_hdr; 5410 int i; 5411 5412 for (i = 0; i < adev->sdma.num_instances; i++) { 5413 sdma_hdr = (const struct sdma_firmware_header_v1_0 *) 5414 adev->sdma.instance[i].fw->data; 5415 fw_data = (const __le32 *) (adev->sdma.instance[i].fw->data + 5416 le32_to_cpu(sdma_hdr->header.ucode_array_offset_bytes)); 5417 fw_size = le32_to_cpu(sdma_hdr->header.ucode_size_bytes); 5418 5419 if (i == 0) { 5420 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5421 FIRMWARE_ID_SDMA0_UCODE, fw_data, fw_size); 5422 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5423 FIRMWARE_ID_SDMA0_JT, 5424 (uint32_t *)fw_data + 5425 sdma_hdr->jt_offset, 5426 sdma_hdr->jt_size * 4); 5427 } else if (i == 1) { 5428 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5429 FIRMWARE_ID_SDMA1_UCODE, fw_data, fw_size); 5430 gfx_v10_0_rlc_backdoor_autoload_copy_ucode(adev, 5431 FIRMWARE_ID_SDMA1_JT, 5432 (uint32_t *)fw_data + 5433 sdma_hdr->jt_offset, 5434 sdma_hdr->jt_size * 4); 5435 } 5436 } 5437 } 5438 5439 static int gfx_v10_0_rlc_backdoor_autoload_enable(struct amdgpu_device *adev) 5440 { 5441 uint32_t rlc_g_offset, rlc_g_size, tmp; 5442 uint64_t gpu_addr; 5443 5444 gfx_v10_0_rlc_backdoor_autoload_copy_toc_ucode(adev); 5445 gfx_v10_0_rlc_backdoor_autoload_copy_sdma_ucode(adev); 5446 gfx_v10_0_rlc_backdoor_autoload_copy_gfx_ucode(adev); 5447 5448 rlc_g_offset = rlc_autoload_info[FIRMWARE_ID_RLC_G_UCODE].offset; 5449 rlc_g_size = rlc_autoload_info[FIRMWARE_ID_RLC_G_UCODE].size; 5450 gpu_addr = adev->gfx.rlc.rlc_autoload_gpu_addr + rlc_g_offset; 5451 5452 WREG32_SOC15(GC, 0, mmRLC_HYP_BOOTLOAD_ADDR_HI, upper_32_bits(gpu_addr)); 5453 WREG32_SOC15(GC, 0, mmRLC_HYP_BOOTLOAD_ADDR_LO, lower_32_bits(gpu_addr)); 5454 WREG32_SOC15(GC, 0, mmRLC_HYP_BOOTLOAD_SIZE, rlc_g_size); 5455 5456 tmp = RREG32_SOC15(GC, 0, mmRLC_HYP_RESET_VECTOR); 5457 if (!(tmp & (RLC_HYP_RESET_VECTOR__COLD_BOOT_EXIT_MASK | 5458 RLC_HYP_RESET_VECTOR__VDDGFX_EXIT_MASK))) { 5459 DRM_ERROR("Neither COLD_BOOT_EXIT nor VDDGFX_EXIT is set\n"); 5460 return -EINVAL; 5461 } 5462 5463 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL); 5464 if (tmp & RLC_CNTL__RLC_ENABLE_F32_MASK) { 5465 DRM_ERROR("RLC ROM should halt itself\n"); 5466 return -EINVAL; 5467 } 5468 5469 return 0; 5470 } 5471 5472 static int gfx_v10_0_rlc_backdoor_autoload_config_me_cache(struct amdgpu_device *adev) 5473 { 5474 uint32_t usec_timeout = 50000; /* wait for 50ms */ 5475 uint32_t tmp; 5476 int i; 5477 uint64_t addr; 5478 5479 /* Trigger an invalidation of the L1 instruction caches */ 5480 tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL); 5481 tmp = REG_SET_FIELD(tmp, CP_ME_IC_OP_CNTL, INVALIDATE_CACHE, 1); 5482 WREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL, tmp); 5483 5484 /* Wait for invalidation complete */ 5485 for (i = 0; i < usec_timeout; i++) { 5486 tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL); 5487 if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL, 5488 INVALIDATE_CACHE_COMPLETE)) 5489 break; 5490 udelay(1); 5491 } 5492 5493 if (i >= usec_timeout) { 5494 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 5495 return -EINVAL; 5496 } 5497 5498 /* Program me ucode address into intruction cache address register */ 5499 addr = adev->gfx.rlc.rlc_autoload_gpu_addr + 5500 rlc_autoload_info[FIRMWARE_ID_CP_ME].offset; 5501 WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_LO, 5502 lower_32_bits(addr) & 0xFFFFF000); 5503 WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_HI, 5504 upper_32_bits(addr)); 5505 5506 return 0; 5507 } 5508 5509 static int gfx_v10_0_rlc_backdoor_autoload_config_ce_cache(struct amdgpu_device *adev) 5510 { 5511 uint32_t usec_timeout = 50000; /* wait for 50ms */ 5512 uint32_t tmp; 5513 int i; 5514 uint64_t addr; 5515 5516 /* Trigger an invalidation of the L1 instruction caches */ 5517 tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL); 5518 tmp = REG_SET_FIELD(tmp, CP_CE_IC_OP_CNTL, INVALIDATE_CACHE, 1); 5519 WREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL, tmp); 5520 5521 /* Wait for invalidation complete */ 5522 for (i = 0; i < usec_timeout; i++) { 5523 tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL); 5524 if (1 == REG_GET_FIELD(tmp, CP_CE_IC_OP_CNTL, 5525 INVALIDATE_CACHE_COMPLETE)) 5526 break; 5527 udelay(1); 5528 } 5529 5530 if (i >= usec_timeout) { 5531 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 5532 return -EINVAL; 5533 } 5534 5535 /* Program ce ucode address into intruction cache address register */ 5536 addr = adev->gfx.rlc.rlc_autoload_gpu_addr + 5537 rlc_autoload_info[FIRMWARE_ID_CP_CE].offset; 5538 WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_LO, 5539 lower_32_bits(addr) & 0xFFFFF000); 5540 WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_HI, 5541 upper_32_bits(addr)); 5542 5543 return 0; 5544 } 5545 5546 static int gfx_v10_0_rlc_backdoor_autoload_config_pfp_cache(struct amdgpu_device *adev) 5547 { 5548 uint32_t usec_timeout = 50000; /* wait for 50ms */ 5549 uint32_t tmp; 5550 int i; 5551 uint64_t addr; 5552 5553 /* Trigger an invalidation of the L1 instruction caches */ 5554 tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL); 5555 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_OP_CNTL, INVALIDATE_CACHE, 1); 5556 WREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL, tmp); 5557 5558 /* Wait for invalidation complete */ 5559 for (i = 0; i < usec_timeout; i++) { 5560 tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL); 5561 if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL, 5562 INVALIDATE_CACHE_COMPLETE)) 5563 break; 5564 udelay(1); 5565 } 5566 5567 if (i >= usec_timeout) { 5568 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 5569 return -EINVAL; 5570 } 5571 5572 /* Program pfp ucode address into intruction cache address register */ 5573 addr = adev->gfx.rlc.rlc_autoload_gpu_addr + 5574 rlc_autoload_info[FIRMWARE_ID_CP_PFP].offset; 5575 WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_LO, 5576 lower_32_bits(addr) & 0xFFFFF000); 5577 WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_HI, 5578 upper_32_bits(addr)); 5579 5580 return 0; 5581 } 5582 5583 static int gfx_v10_0_rlc_backdoor_autoload_config_mec_cache(struct amdgpu_device *adev) 5584 { 5585 uint32_t usec_timeout = 50000; /* wait for 50ms */ 5586 uint32_t tmp; 5587 int i; 5588 uint64_t addr; 5589 5590 /* Trigger an invalidation of the L1 instruction caches */ 5591 tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL); 5592 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_OP_CNTL, INVALIDATE_CACHE, 1); 5593 WREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL, tmp); 5594 5595 /* Wait for invalidation complete */ 5596 for (i = 0; i < usec_timeout; i++) { 5597 tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL); 5598 if (1 == REG_GET_FIELD(tmp, CP_CPC_IC_OP_CNTL, 5599 INVALIDATE_CACHE_COMPLETE)) 5600 break; 5601 udelay(1); 5602 } 5603 5604 if (i >= usec_timeout) { 5605 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 5606 return -EINVAL; 5607 } 5608 5609 /* Program mec1 ucode address into intruction cache address register */ 5610 addr = adev->gfx.rlc.rlc_autoload_gpu_addr + 5611 rlc_autoload_info[FIRMWARE_ID_CP_MEC].offset; 5612 WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO, 5613 lower_32_bits(addr) & 0xFFFFF000); 5614 WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI, 5615 upper_32_bits(addr)); 5616 5617 return 0; 5618 } 5619 5620 static int gfx_v10_0_wait_for_rlc_autoload_complete(struct amdgpu_device *adev) 5621 { 5622 uint32_t cp_status; 5623 uint32_t bootload_status; 5624 int i, r; 5625 5626 for (i = 0; i < adev->usec_timeout; i++) { 5627 cp_status = RREG32_SOC15(GC, 0, mmCP_STAT); 5628 bootload_status = RREG32_SOC15(GC, 0, mmRLC_RLCS_BOOTLOAD_STATUS); 5629 if ((cp_status == 0) && 5630 (REG_GET_FIELD(bootload_status, 5631 RLC_RLCS_BOOTLOAD_STATUS, BOOTLOAD_COMPLETE) == 1)) { 5632 break; 5633 } 5634 udelay(1); 5635 } 5636 5637 if (i >= adev->usec_timeout) { 5638 dev_err(adev->dev, "rlc autoload: gc ucode autoload timeout\n"); 5639 return -ETIMEDOUT; 5640 } 5641 5642 if (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO) { 5643 r = gfx_v10_0_rlc_backdoor_autoload_config_me_cache(adev); 5644 if (r) 5645 return r; 5646 5647 r = gfx_v10_0_rlc_backdoor_autoload_config_ce_cache(adev); 5648 if (r) 5649 return r; 5650 5651 r = gfx_v10_0_rlc_backdoor_autoload_config_pfp_cache(adev); 5652 if (r) 5653 return r; 5654 5655 r = gfx_v10_0_rlc_backdoor_autoload_config_mec_cache(adev); 5656 if (r) 5657 return r; 5658 } 5659 5660 return 0; 5661 } 5662 5663 static int gfx_v10_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable) 5664 { 5665 int i; 5666 u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL); 5667 5668 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1); 5669 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1); 5670 tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1); 5671 5672 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2)) 5673 WREG32_SOC15_RLC(GC, 0, mmCP_ME_CNTL, tmp); 5674 else 5675 WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp); 5676 5677 if (adev->job_hang && !enable) 5678 return 0; 5679 5680 for (i = 0; i < adev->usec_timeout; i++) { 5681 if (RREG32_SOC15(GC, 0, mmCP_STAT) == 0) 5682 break; 5683 udelay(1); 5684 } 5685 5686 if (i >= adev->usec_timeout) 5687 DRM_ERROR("failed to %s cp gfx\n", enable ? "unhalt" : "halt"); 5688 5689 return 0; 5690 } 5691 5692 static int gfx_v10_0_cp_gfx_load_pfp_microcode(struct amdgpu_device *adev) 5693 { 5694 int r; 5695 const struct gfx_firmware_header_v1_0 *pfp_hdr; 5696 const __le32 *fw_data; 5697 unsigned int i, fw_size; 5698 uint32_t tmp; 5699 uint32_t usec_timeout = 50000; /* wait for 50ms */ 5700 5701 pfp_hdr = (const struct gfx_firmware_header_v1_0 *) 5702 adev->gfx.pfp_fw->data; 5703 5704 amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header); 5705 5706 fw_data = (const __le32 *)(adev->gfx.pfp_fw->data + 5707 le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes)); 5708 fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes); 5709 5710 r = amdgpu_bo_create_reserved(adev, pfp_hdr->header.ucode_size_bytes, 5711 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 5712 &adev->gfx.pfp.pfp_fw_obj, 5713 &adev->gfx.pfp.pfp_fw_gpu_addr, 5714 (void **)&adev->gfx.pfp.pfp_fw_ptr); 5715 if (r) { 5716 dev_err(adev->dev, "(%d) failed to create pfp fw bo\n", r); 5717 gfx_v10_0_pfp_fini(adev); 5718 return r; 5719 } 5720 5721 memcpy(adev->gfx.pfp.pfp_fw_ptr, fw_data, fw_size); 5722 5723 amdgpu_bo_kunmap(adev->gfx.pfp.pfp_fw_obj); 5724 amdgpu_bo_unreserve(adev->gfx.pfp.pfp_fw_obj); 5725 5726 /* Trigger an invalidation of the L1 instruction caches */ 5727 tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL); 5728 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_OP_CNTL, INVALIDATE_CACHE, 1); 5729 WREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL, tmp); 5730 5731 /* Wait for invalidation complete */ 5732 for (i = 0; i < usec_timeout; i++) { 5733 tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_OP_CNTL); 5734 if (1 == REG_GET_FIELD(tmp, CP_PFP_IC_OP_CNTL, 5735 INVALIDATE_CACHE_COMPLETE)) 5736 break; 5737 udelay(1); 5738 } 5739 5740 if (i >= usec_timeout) { 5741 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 5742 return -EINVAL; 5743 } 5744 5745 if (amdgpu_emu_mode == 1) 5746 adev->hdp.funcs->flush_hdp(adev, NULL); 5747 5748 tmp = RREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_CNTL); 5749 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, VMID, 0); 5750 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, CACHE_POLICY, 0); 5751 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, EXE_DISABLE, 0); 5752 tmp = REG_SET_FIELD(tmp, CP_PFP_IC_BASE_CNTL, ADDRESS_CLAMP, 1); 5753 WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_CNTL, tmp); 5754 WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_LO, 5755 adev->gfx.pfp.pfp_fw_gpu_addr & 0xFFFFF000); 5756 WREG32_SOC15(GC, 0, mmCP_PFP_IC_BASE_HI, 5757 upper_32_bits(adev->gfx.pfp.pfp_fw_gpu_addr)); 5758 5759 WREG32_SOC15(GC, 0, mmCP_HYP_PFP_UCODE_ADDR, 0); 5760 5761 for (i = 0; i < pfp_hdr->jt_size; i++) 5762 WREG32_SOC15(GC, 0, mmCP_HYP_PFP_UCODE_DATA, 5763 le32_to_cpup(fw_data + pfp_hdr->jt_offset + i)); 5764 5765 WREG32_SOC15(GC, 0, mmCP_HYP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version); 5766 5767 return 0; 5768 } 5769 5770 static int gfx_v10_0_cp_gfx_load_ce_microcode(struct amdgpu_device *adev) 5771 { 5772 int r; 5773 const struct gfx_firmware_header_v1_0 *ce_hdr; 5774 const __le32 *fw_data; 5775 unsigned int i, fw_size; 5776 uint32_t tmp; 5777 uint32_t usec_timeout = 50000; /* wait for 50ms */ 5778 5779 ce_hdr = (const struct gfx_firmware_header_v1_0 *) 5780 adev->gfx.ce_fw->data; 5781 5782 amdgpu_ucode_print_gfx_hdr(&ce_hdr->header); 5783 5784 fw_data = (const __le32 *)(adev->gfx.ce_fw->data + 5785 le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes)); 5786 fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes); 5787 5788 r = amdgpu_bo_create_reserved(adev, ce_hdr->header.ucode_size_bytes, 5789 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 5790 &adev->gfx.ce.ce_fw_obj, 5791 &adev->gfx.ce.ce_fw_gpu_addr, 5792 (void **)&adev->gfx.ce.ce_fw_ptr); 5793 if (r) { 5794 dev_err(adev->dev, "(%d) failed to create ce fw bo\n", r); 5795 gfx_v10_0_ce_fini(adev); 5796 return r; 5797 } 5798 5799 memcpy(adev->gfx.ce.ce_fw_ptr, fw_data, fw_size); 5800 5801 amdgpu_bo_kunmap(adev->gfx.ce.ce_fw_obj); 5802 amdgpu_bo_unreserve(adev->gfx.ce.ce_fw_obj); 5803 5804 /* Trigger an invalidation of the L1 instruction caches */ 5805 tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL); 5806 tmp = REG_SET_FIELD(tmp, CP_CE_IC_OP_CNTL, INVALIDATE_CACHE, 1); 5807 WREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL, tmp); 5808 5809 /* Wait for invalidation complete */ 5810 for (i = 0; i < usec_timeout; i++) { 5811 tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_OP_CNTL); 5812 if (1 == REG_GET_FIELD(tmp, CP_CE_IC_OP_CNTL, 5813 INVALIDATE_CACHE_COMPLETE)) 5814 break; 5815 udelay(1); 5816 } 5817 5818 if (i >= usec_timeout) { 5819 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 5820 return -EINVAL; 5821 } 5822 5823 if (amdgpu_emu_mode == 1) 5824 adev->hdp.funcs->flush_hdp(adev, NULL); 5825 5826 tmp = RREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_CNTL); 5827 tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, VMID, 0); 5828 tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, CACHE_POLICY, 0); 5829 tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, EXE_DISABLE, 0); 5830 tmp = REG_SET_FIELD(tmp, CP_CE_IC_BASE_CNTL, ADDRESS_CLAMP, 1); 5831 WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_LO, 5832 adev->gfx.ce.ce_fw_gpu_addr & 0xFFFFF000); 5833 WREG32_SOC15(GC, 0, mmCP_CE_IC_BASE_HI, 5834 upper_32_bits(adev->gfx.ce.ce_fw_gpu_addr)); 5835 5836 WREG32_SOC15(GC, 0, mmCP_HYP_CE_UCODE_ADDR, 0); 5837 5838 for (i = 0; i < ce_hdr->jt_size; i++) 5839 WREG32_SOC15(GC, 0, mmCP_HYP_CE_UCODE_DATA, 5840 le32_to_cpup(fw_data + ce_hdr->jt_offset + i)); 5841 5842 WREG32_SOC15(GC, 0, mmCP_HYP_CE_UCODE_ADDR, adev->gfx.ce_fw_version); 5843 5844 return 0; 5845 } 5846 5847 static int gfx_v10_0_cp_gfx_load_me_microcode(struct amdgpu_device *adev) 5848 { 5849 int r; 5850 const struct gfx_firmware_header_v1_0 *me_hdr; 5851 const __le32 *fw_data; 5852 unsigned int i, fw_size; 5853 uint32_t tmp; 5854 uint32_t usec_timeout = 50000; /* wait for 50ms */ 5855 5856 me_hdr = (const struct gfx_firmware_header_v1_0 *) 5857 adev->gfx.me_fw->data; 5858 5859 amdgpu_ucode_print_gfx_hdr(&me_hdr->header); 5860 5861 fw_data = (const __le32 *)(adev->gfx.me_fw->data + 5862 le32_to_cpu(me_hdr->header.ucode_array_offset_bytes)); 5863 fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes); 5864 5865 r = amdgpu_bo_create_reserved(adev, me_hdr->header.ucode_size_bytes, 5866 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 5867 &adev->gfx.me.me_fw_obj, 5868 &adev->gfx.me.me_fw_gpu_addr, 5869 (void **)&adev->gfx.me.me_fw_ptr); 5870 if (r) { 5871 dev_err(adev->dev, "(%d) failed to create me fw bo\n", r); 5872 gfx_v10_0_me_fini(adev); 5873 return r; 5874 } 5875 5876 memcpy(adev->gfx.me.me_fw_ptr, fw_data, fw_size); 5877 5878 amdgpu_bo_kunmap(adev->gfx.me.me_fw_obj); 5879 amdgpu_bo_unreserve(adev->gfx.me.me_fw_obj); 5880 5881 /* Trigger an invalidation of the L1 instruction caches */ 5882 tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL); 5883 tmp = REG_SET_FIELD(tmp, CP_ME_IC_OP_CNTL, INVALIDATE_CACHE, 1); 5884 WREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL, tmp); 5885 5886 /* Wait for invalidation complete */ 5887 for (i = 0; i < usec_timeout; i++) { 5888 tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_OP_CNTL); 5889 if (1 == REG_GET_FIELD(tmp, CP_ME_IC_OP_CNTL, 5890 INVALIDATE_CACHE_COMPLETE)) 5891 break; 5892 udelay(1); 5893 } 5894 5895 if (i >= usec_timeout) { 5896 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 5897 return -EINVAL; 5898 } 5899 5900 if (amdgpu_emu_mode == 1) 5901 adev->hdp.funcs->flush_hdp(adev, NULL); 5902 5903 tmp = RREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_CNTL); 5904 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, VMID, 0); 5905 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, CACHE_POLICY, 0); 5906 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, EXE_DISABLE, 0); 5907 tmp = REG_SET_FIELD(tmp, CP_ME_IC_BASE_CNTL, ADDRESS_CLAMP, 1); 5908 WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_LO, 5909 adev->gfx.me.me_fw_gpu_addr & 0xFFFFF000); 5910 WREG32_SOC15(GC, 0, mmCP_ME_IC_BASE_HI, 5911 upper_32_bits(adev->gfx.me.me_fw_gpu_addr)); 5912 5913 WREG32_SOC15(GC, 0, mmCP_HYP_ME_UCODE_ADDR, 0); 5914 5915 for (i = 0; i < me_hdr->jt_size; i++) 5916 WREG32_SOC15(GC, 0, mmCP_HYP_ME_UCODE_DATA, 5917 le32_to_cpup(fw_data + me_hdr->jt_offset + i)); 5918 5919 WREG32_SOC15(GC, 0, mmCP_HYP_ME_UCODE_ADDR, adev->gfx.me_fw_version); 5920 5921 return 0; 5922 } 5923 5924 static int gfx_v10_0_cp_gfx_load_microcode(struct amdgpu_device *adev) 5925 { 5926 int r; 5927 5928 if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw) 5929 return -EINVAL; 5930 5931 gfx_v10_0_cp_gfx_enable(adev, false); 5932 5933 r = gfx_v10_0_cp_gfx_load_pfp_microcode(adev); 5934 if (r) { 5935 dev_err(adev->dev, "(%d) failed to load pfp fw\n", r); 5936 return r; 5937 } 5938 5939 r = gfx_v10_0_cp_gfx_load_ce_microcode(adev); 5940 if (r) { 5941 dev_err(adev->dev, "(%d) failed to load ce fw\n", r); 5942 return r; 5943 } 5944 5945 r = gfx_v10_0_cp_gfx_load_me_microcode(adev); 5946 if (r) { 5947 dev_err(adev->dev, "(%d) failed to load me fw\n", r); 5948 return r; 5949 } 5950 5951 return 0; 5952 } 5953 5954 static int gfx_v10_0_cp_gfx_start(struct amdgpu_device *adev) 5955 { 5956 struct amdgpu_ring *ring; 5957 const struct cs_section_def *sect = NULL; 5958 const struct cs_extent_def *ext = NULL; 5959 int r, i; 5960 int ctx_reg_offset; 5961 5962 /* init the CP */ 5963 WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, 5964 adev->gfx.config.max_hw_contexts - 1); 5965 WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1); 5966 5967 gfx_v10_0_cp_gfx_enable(adev, true); 5968 5969 ring = &adev->gfx.gfx_ring[0]; 5970 r = amdgpu_ring_alloc(ring, gfx_v10_0_get_csb_size(adev) + 4); 5971 if (r) { 5972 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r); 5973 return r; 5974 } 5975 5976 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0)); 5977 amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE); 5978 5979 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1)); 5980 amdgpu_ring_write(ring, 0x80000000); 5981 amdgpu_ring_write(ring, 0x80000000); 5982 5983 for (sect = gfx10_cs_data; sect->section != NULL; ++sect) { 5984 for (ext = sect->section; ext->extent != NULL; ++ext) { 5985 if (sect->id == SECT_CONTEXT) { 5986 amdgpu_ring_write(ring, 5987 PACKET3(PACKET3_SET_CONTEXT_REG, 5988 ext->reg_count)); 5989 amdgpu_ring_write(ring, ext->reg_index - 5990 PACKET3_SET_CONTEXT_REG_START); 5991 for (i = 0; i < ext->reg_count; i++) 5992 amdgpu_ring_write(ring, ext->extent[i]); 5993 } 5994 } 5995 } 5996 5997 ctx_reg_offset = 5998 SOC15_REG_OFFSET(GC, 0, mmPA_SC_TILE_STEERING_OVERRIDE) - PACKET3_SET_CONTEXT_REG_START; 5999 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1)); 6000 amdgpu_ring_write(ring, ctx_reg_offset); 6001 amdgpu_ring_write(ring, adev->gfx.config.pa_sc_tile_steering_override); 6002 6003 amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0)); 6004 amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE); 6005 6006 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); 6007 amdgpu_ring_write(ring, 0); 6008 6009 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2)); 6010 amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE)); 6011 amdgpu_ring_write(ring, 0x8000); 6012 amdgpu_ring_write(ring, 0x8000); 6013 6014 amdgpu_ring_commit(ring); 6015 6016 /* submit cs packet to copy state 0 to next available state */ 6017 if (adev->gfx.num_gfx_rings > 1) { 6018 /* maximum supported gfx ring is 2 */ 6019 ring = &adev->gfx.gfx_ring[1]; 6020 r = amdgpu_ring_alloc(ring, 2); 6021 if (r) { 6022 DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r); 6023 return r; 6024 } 6025 6026 amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); 6027 amdgpu_ring_write(ring, 0); 6028 6029 amdgpu_ring_commit(ring); 6030 } 6031 return 0; 6032 } 6033 6034 static void gfx_v10_0_cp_gfx_switch_pipe(struct amdgpu_device *adev, 6035 CP_PIPE_ID pipe) 6036 { 6037 u32 tmp; 6038 6039 tmp = RREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL); 6040 tmp = REG_SET_FIELD(tmp, GRBM_GFX_CNTL, PIPEID, pipe); 6041 6042 WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, tmp); 6043 } 6044 6045 static void gfx_v10_0_cp_gfx_set_doorbell(struct amdgpu_device *adev, 6046 struct amdgpu_ring *ring) 6047 { 6048 u32 tmp; 6049 6050 if (!amdgpu_async_gfx_ring) { 6051 tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL); 6052 if (ring->use_doorbell) { 6053 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, 6054 DOORBELL_OFFSET, ring->doorbell_index); 6055 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, 6056 DOORBELL_EN, 1); 6057 } else { 6058 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, 6059 DOORBELL_EN, 0); 6060 } 6061 WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp); 6062 } 6063 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 6064 case IP_VERSION(10, 3, 0): 6065 case IP_VERSION(10, 3, 2): 6066 case IP_VERSION(10, 3, 1): 6067 case IP_VERSION(10, 3, 4): 6068 case IP_VERSION(10, 3, 5): 6069 case IP_VERSION(10, 3, 6): 6070 case IP_VERSION(10, 3, 3): 6071 case IP_VERSION(10, 3, 7): 6072 tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER, 6073 DOORBELL_RANGE_LOWER_Sienna_Cichlid, ring->doorbell_index); 6074 WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp); 6075 6076 WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER, 6077 CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_Sienna_Cichlid_MASK); 6078 break; 6079 default: 6080 tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER, 6081 DOORBELL_RANGE_LOWER, ring->doorbell_index); 6082 WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp); 6083 6084 WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER, 6085 CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK); 6086 break; 6087 } 6088 } 6089 6090 static int gfx_v10_0_cp_gfx_resume(struct amdgpu_device *adev) 6091 { 6092 struct amdgpu_ring *ring; 6093 u32 tmp; 6094 u32 rb_bufsz; 6095 u64 rb_addr, rptr_addr, wptr_gpu_addr; 6096 6097 /* Set the write pointer delay */ 6098 WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0); 6099 6100 /* set the RB to use vmid 0 */ 6101 WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0); 6102 6103 /* Init gfx ring 0 for pipe 0 */ 6104 mutex_lock(&adev->srbm_mutex); 6105 gfx_v10_0_cp_gfx_switch_pipe(adev, PIPE_ID0); 6106 6107 /* Set ring buffer size */ 6108 ring = &adev->gfx.gfx_ring[0]; 6109 rb_bufsz = order_base_2(ring->ring_size / 8); 6110 tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz); 6111 tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2); 6112 #ifdef __BIG_ENDIAN 6113 tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1); 6114 #endif 6115 WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp); 6116 6117 /* Initialize the ring buffer's write pointers */ 6118 ring->wptr = 0; 6119 WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr)); 6120 WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr)); 6121 6122 /* set the wb address wether it's enabled or not */ 6123 rptr_addr = ring->rptr_gpu_addr; 6124 WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr)); 6125 WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 6126 CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK); 6127 6128 wptr_gpu_addr = ring->wptr_gpu_addr; 6129 WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, 6130 lower_32_bits(wptr_gpu_addr)); 6131 WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, 6132 upper_32_bits(wptr_gpu_addr)); 6133 6134 mdelay(1); 6135 WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp); 6136 6137 rb_addr = ring->gpu_addr >> 8; 6138 WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr); 6139 WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr)); 6140 6141 WREG32_SOC15(GC, 0, mmCP_RB_ACTIVE, 1); 6142 6143 gfx_v10_0_cp_gfx_set_doorbell(adev, ring); 6144 mutex_unlock(&adev->srbm_mutex); 6145 6146 /* Init gfx ring 1 for pipe 1 */ 6147 if (adev->gfx.num_gfx_rings > 1) { 6148 mutex_lock(&adev->srbm_mutex); 6149 gfx_v10_0_cp_gfx_switch_pipe(adev, PIPE_ID1); 6150 /* maximum supported gfx ring is 2 */ 6151 ring = &adev->gfx.gfx_ring[1]; 6152 rb_bufsz = order_base_2(ring->ring_size / 8); 6153 tmp = REG_SET_FIELD(0, CP_RB1_CNTL, RB_BUFSZ, rb_bufsz); 6154 tmp = REG_SET_FIELD(tmp, CP_RB1_CNTL, RB_BLKSZ, rb_bufsz - 2); 6155 WREG32_SOC15(GC, 0, mmCP_RB1_CNTL, tmp); 6156 /* Initialize the ring buffer's write pointers */ 6157 ring->wptr = 0; 6158 WREG32_SOC15(GC, 0, mmCP_RB1_WPTR, lower_32_bits(ring->wptr)); 6159 WREG32_SOC15(GC, 0, mmCP_RB1_WPTR_HI, upper_32_bits(ring->wptr)); 6160 /* Set the wb address wether it's enabled or not */ 6161 rptr_addr = ring->rptr_gpu_addr; 6162 WREG32_SOC15(GC, 0, mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr)); 6163 WREG32_SOC15(GC, 0, mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 6164 CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK); 6165 wptr_gpu_addr = ring->wptr_gpu_addr; 6166 WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, 6167 lower_32_bits(wptr_gpu_addr)); 6168 WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, 6169 upper_32_bits(wptr_gpu_addr)); 6170 6171 mdelay(1); 6172 WREG32_SOC15(GC, 0, mmCP_RB1_CNTL, tmp); 6173 6174 rb_addr = ring->gpu_addr >> 8; 6175 WREG32_SOC15(GC, 0, mmCP_RB1_BASE, rb_addr); 6176 WREG32_SOC15(GC, 0, mmCP_RB1_BASE_HI, upper_32_bits(rb_addr)); 6177 WREG32_SOC15(GC, 0, mmCP_RB1_ACTIVE, 1); 6178 6179 gfx_v10_0_cp_gfx_set_doorbell(adev, ring); 6180 mutex_unlock(&adev->srbm_mutex); 6181 } 6182 /* Switch to pipe 0 */ 6183 mutex_lock(&adev->srbm_mutex); 6184 gfx_v10_0_cp_gfx_switch_pipe(adev, PIPE_ID0); 6185 mutex_unlock(&adev->srbm_mutex); 6186 6187 /* start the ring */ 6188 gfx_v10_0_cp_gfx_start(adev); 6189 6190 return 0; 6191 } 6192 6193 static void gfx_v10_0_cp_compute_enable(struct amdgpu_device *adev, bool enable) 6194 { 6195 if (enable) { 6196 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 6197 case IP_VERSION(10, 3, 0): 6198 case IP_VERSION(10, 3, 2): 6199 case IP_VERSION(10, 3, 1): 6200 case IP_VERSION(10, 3, 4): 6201 case IP_VERSION(10, 3, 5): 6202 case IP_VERSION(10, 3, 6): 6203 case IP_VERSION(10, 3, 3): 6204 case IP_VERSION(10, 3, 7): 6205 WREG32_SOC15(GC, 0, mmCP_MEC_CNTL_Sienna_Cichlid, 0); 6206 break; 6207 default: 6208 WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0); 6209 break; 6210 } 6211 } else { 6212 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 6213 case IP_VERSION(10, 3, 0): 6214 case IP_VERSION(10, 3, 2): 6215 case IP_VERSION(10, 3, 1): 6216 case IP_VERSION(10, 3, 4): 6217 case IP_VERSION(10, 3, 5): 6218 case IP_VERSION(10, 3, 6): 6219 case IP_VERSION(10, 3, 3): 6220 case IP_VERSION(10, 3, 7): 6221 WREG32_SOC15(GC, 0, mmCP_MEC_CNTL_Sienna_Cichlid, 6222 (CP_MEC_CNTL__MEC_ME1_HALT_MASK | 6223 CP_MEC_CNTL__MEC_ME2_HALT_MASK)); 6224 break; 6225 default: 6226 WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 6227 (CP_MEC_CNTL__MEC_ME1_HALT_MASK | 6228 CP_MEC_CNTL__MEC_ME2_HALT_MASK)); 6229 break; 6230 } 6231 adev->gfx.kiq[0].ring.sched.ready = false; 6232 } 6233 udelay(50); 6234 } 6235 6236 static int gfx_v10_0_cp_compute_load_microcode(struct amdgpu_device *adev) 6237 { 6238 const struct gfx_firmware_header_v1_0 *mec_hdr; 6239 const __le32 *fw_data; 6240 unsigned int i; 6241 u32 tmp; 6242 u32 usec_timeout = 50000; /* Wait for 50 ms */ 6243 6244 if (!adev->gfx.mec_fw) 6245 return -EINVAL; 6246 6247 gfx_v10_0_cp_compute_enable(adev, false); 6248 6249 mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data; 6250 amdgpu_ucode_print_gfx_hdr(&mec_hdr->header); 6251 6252 fw_data = (const __le32 *) 6253 (adev->gfx.mec_fw->data + 6254 le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes)); 6255 6256 /* Trigger an invalidation of the L1 instruction caches */ 6257 tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL); 6258 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_OP_CNTL, INVALIDATE_CACHE, 1); 6259 WREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL, tmp); 6260 6261 /* Wait for invalidation complete */ 6262 for (i = 0; i < usec_timeout; i++) { 6263 tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_OP_CNTL); 6264 if (1 == REG_GET_FIELD(tmp, CP_CPC_IC_OP_CNTL, 6265 INVALIDATE_CACHE_COMPLETE)) 6266 break; 6267 udelay(1); 6268 } 6269 6270 if (i >= usec_timeout) { 6271 dev_err(adev->dev, "failed to invalidate instruction cache\n"); 6272 return -EINVAL; 6273 } 6274 6275 if (amdgpu_emu_mode == 1) 6276 adev->hdp.funcs->flush_hdp(adev, NULL); 6277 6278 tmp = RREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL); 6279 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0); 6280 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, EXE_DISABLE, 0); 6281 tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, ADDRESS_CLAMP, 1); 6282 WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp); 6283 6284 WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO, adev->gfx.mec.mec_fw_gpu_addr & 6285 0xFFFFF000); 6286 WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI, 6287 upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr)); 6288 6289 /* MEC1 */ 6290 WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR, 0); 6291 6292 for (i = 0; i < mec_hdr->jt_size; i++) 6293 WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA, 6294 le32_to_cpup(fw_data + mec_hdr->jt_offset + i)); 6295 6296 WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version); 6297 6298 /* 6299 * TODO: Loading MEC2 firmware is only necessary if MEC2 should run 6300 * different microcode than MEC1. 6301 */ 6302 6303 return 0; 6304 } 6305 6306 static void gfx_v10_0_kiq_setting(struct amdgpu_ring *ring) 6307 { 6308 uint32_t tmp; 6309 struct amdgpu_device *adev = ring->adev; 6310 6311 /* tell RLC which is KIQ queue */ 6312 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 6313 case IP_VERSION(10, 3, 0): 6314 case IP_VERSION(10, 3, 2): 6315 case IP_VERSION(10, 3, 1): 6316 case IP_VERSION(10, 3, 4): 6317 case IP_VERSION(10, 3, 5): 6318 case IP_VERSION(10, 3, 6): 6319 case IP_VERSION(10, 3, 3): 6320 case IP_VERSION(10, 3, 7): 6321 tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS_Sienna_Cichlid); 6322 tmp &= 0xffffff00; 6323 tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue); 6324 WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS_Sienna_Cichlid, tmp); 6325 tmp |= 0x80; 6326 WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS_Sienna_Cichlid, tmp); 6327 break; 6328 default: 6329 tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS); 6330 tmp &= 0xffffff00; 6331 tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue); 6332 WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp); 6333 tmp |= 0x80; 6334 WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp); 6335 break; 6336 } 6337 } 6338 6339 static void gfx_v10_0_gfx_mqd_set_priority(struct amdgpu_device *adev, 6340 struct v10_gfx_mqd *mqd, 6341 struct amdgpu_mqd_prop *prop) 6342 { 6343 bool priority = 0; 6344 u32 tmp; 6345 6346 /* set up default queue priority level 6347 * 0x0 = low priority, 0x1 = high priority 6348 */ 6349 if (prop->hqd_pipe_priority == AMDGPU_GFX_PIPE_PRIO_HIGH) 6350 priority = 1; 6351 6352 tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_QUEUE_PRIORITY); 6353 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_QUEUE_PRIORITY, PRIORITY_LEVEL, priority); 6354 mqd->cp_gfx_hqd_queue_priority = tmp; 6355 } 6356 6357 static int gfx_v10_0_gfx_mqd_init(struct amdgpu_device *adev, void *m, 6358 struct amdgpu_mqd_prop *prop) 6359 { 6360 struct v10_gfx_mqd *mqd = m; 6361 uint64_t hqd_gpu_addr, wb_gpu_addr; 6362 uint32_t tmp; 6363 uint32_t rb_bufsz; 6364 6365 /* set up gfx hqd wptr */ 6366 mqd->cp_gfx_hqd_wptr = 0; 6367 mqd->cp_gfx_hqd_wptr_hi = 0; 6368 6369 /* set the pointer to the MQD */ 6370 mqd->cp_mqd_base_addr = prop->mqd_gpu_addr & 0xfffffffc; 6371 mqd->cp_mqd_base_addr_hi = upper_32_bits(prop->mqd_gpu_addr); 6372 6373 /* set up mqd control */ 6374 tmp = RREG32_SOC15(GC, 0, mmCP_GFX_MQD_CONTROL); 6375 tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, VMID, 0); 6376 tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, PRIV_STATE, 1); 6377 tmp = REG_SET_FIELD(tmp, CP_GFX_MQD_CONTROL, CACHE_POLICY, 0); 6378 mqd->cp_gfx_mqd_control = tmp; 6379 6380 /* set up gfx_hqd_vimd with 0x0 to indicate the ring buffer's vmid */ 6381 tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_VMID); 6382 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_VMID, VMID, 0); 6383 mqd->cp_gfx_hqd_vmid = 0; 6384 6385 /* set up gfx queue priority */ 6386 gfx_v10_0_gfx_mqd_set_priority(adev, mqd, prop); 6387 6388 /* set up time quantum */ 6389 tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_QUANTUM); 6390 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_QUANTUM, QUANTUM_EN, 1); 6391 mqd->cp_gfx_hqd_quantum = tmp; 6392 6393 /* set up gfx hqd base. this is similar as CP_RB_BASE */ 6394 hqd_gpu_addr = prop->hqd_base_gpu_addr >> 8; 6395 mqd->cp_gfx_hqd_base = hqd_gpu_addr; 6396 mqd->cp_gfx_hqd_base_hi = upper_32_bits(hqd_gpu_addr); 6397 6398 /* set up hqd_rptr_addr/_hi, similar as CP_RB_RPTR */ 6399 wb_gpu_addr = prop->rptr_gpu_addr; 6400 mqd->cp_gfx_hqd_rptr_addr = wb_gpu_addr & 0xfffffffc; 6401 mqd->cp_gfx_hqd_rptr_addr_hi = 6402 upper_32_bits(wb_gpu_addr) & 0xffff; 6403 6404 /* set up rb_wptr_poll addr */ 6405 wb_gpu_addr = prop->wptr_gpu_addr; 6406 mqd->cp_rb_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc; 6407 mqd->cp_rb_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff; 6408 6409 /* set up the gfx_hqd_control, similar as CP_RB0_CNTL */ 6410 rb_bufsz = order_base_2(prop->queue_size / 4) - 1; 6411 tmp = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_CNTL); 6412 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, RB_BUFSZ, rb_bufsz); 6413 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, RB_BLKSZ, rb_bufsz - 2); 6414 #ifdef __BIG_ENDIAN 6415 tmp = REG_SET_FIELD(tmp, CP_GFX_HQD_CNTL, BUF_SWAP, 1); 6416 #endif 6417 mqd->cp_gfx_hqd_cntl = tmp; 6418 6419 /* set up cp_doorbell_control */ 6420 tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL); 6421 if (prop->use_doorbell) { 6422 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, 6423 DOORBELL_OFFSET, prop->doorbell_index); 6424 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, 6425 DOORBELL_EN, 1); 6426 } else 6427 tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, 6428 DOORBELL_EN, 0); 6429 mqd->cp_rb_doorbell_control = tmp; 6430 6431 /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */ 6432 mqd->cp_gfx_hqd_rptr = RREG32_SOC15(GC, 0, mmCP_GFX_HQD_RPTR); 6433 6434 /* active the queue */ 6435 mqd->cp_gfx_hqd_active = 1; 6436 6437 return 0; 6438 } 6439 6440 static int gfx_v10_0_gfx_init_queue(struct amdgpu_ring *ring) 6441 { 6442 struct amdgpu_device *adev = ring->adev; 6443 struct v10_gfx_mqd *mqd = ring->mqd_ptr; 6444 int mqd_idx = ring - &adev->gfx.gfx_ring[0]; 6445 6446 if (!amdgpu_in_reset(adev) && !adev->in_suspend) { 6447 memset((void *)mqd, 0, sizeof(*mqd)); 6448 mutex_lock(&adev->srbm_mutex); 6449 nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0); 6450 amdgpu_ring_init_mqd(ring); 6451 6452 /* 6453 * if there are 2 gfx rings, set the lower doorbell 6454 * range of the first ring, otherwise the range of 6455 * the second ring will override the first ring 6456 */ 6457 if (ring->doorbell_index == adev->doorbell_index.gfx_ring0 << 1) 6458 gfx_v10_0_cp_gfx_set_doorbell(adev, ring); 6459 6460 nv_grbm_select(adev, 0, 0, 0, 0); 6461 mutex_unlock(&adev->srbm_mutex); 6462 if (adev->gfx.me.mqd_backup[mqd_idx]) 6463 memcpy(adev->gfx.me.mqd_backup[mqd_idx], mqd, sizeof(*mqd)); 6464 } else { 6465 /* restore mqd with the backup copy */ 6466 if (adev->gfx.me.mqd_backup[mqd_idx]) 6467 memcpy(mqd, adev->gfx.me.mqd_backup[mqd_idx], sizeof(*mqd)); 6468 /* reset the ring */ 6469 ring->wptr = 0; 6470 *ring->wptr_cpu_addr = 0; 6471 amdgpu_ring_clear_ring(ring); 6472 } 6473 6474 return 0; 6475 } 6476 6477 static int gfx_v10_0_cp_async_gfx_ring_resume(struct amdgpu_device *adev) 6478 { 6479 int r, i; 6480 struct amdgpu_ring *ring; 6481 6482 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 6483 ring = &adev->gfx.gfx_ring[i]; 6484 6485 r = amdgpu_bo_reserve(ring->mqd_obj, false); 6486 if (unlikely(r != 0)) 6487 return r; 6488 6489 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr); 6490 if (!r) { 6491 r = gfx_v10_0_gfx_init_queue(ring); 6492 amdgpu_bo_kunmap(ring->mqd_obj); 6493 ring->mqd_ptr = NULL; 6494 } 6495 amdgpu_bo_unreserve(ring->mqd_obj); 6496 if (r) 6497 return r; 6498 } 6499 6500 r = amdgpu_gfx_enable_kgq(adev, 0); 6501 if (r) 6502 return r; 6503 6504 return gfx_v10_0_cp_gfx_start(adev); 6505 } 6506 6507 static int gfx_v10_0_compute_mqd_init(struct amdgpu_device *adev, void *m, 6508 struct amdgpu_mqd_prop *prop) 6509 { 6510 struct v10_compute_mqd *mqd = m; 6511 uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr; 6512 uint32_t tmp; 6513 6514 mqd->header = 0xC0310800; 6515 mqd->compute_pipelinestat_enable = 0x00000001; 6516 mqd->compute_static_thread_mgmt_se0 = 0xffffffff; 6517 mqd->compute_static_thread_mgmt_se1 = 0xffffffff; 6518 mqd->compute_static_thread_mgmt_se2 = 0xffffffff; 6519 mqd->compute_static_thread_mgmt_se3 = 0xffffffff; 6520 mqd->compute_misc_reserved = 0x00000003; 6521 6522 eop_base_addr = prop->eop_gpu_addr >> 8; 6523 mqd->cp_hqd_eop_base_addr_lo = eop_base_addr; 6524 mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr); 6525 6526 /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */ 6527 tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL); 6528 tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE, 6529 (order_base_2(GFX10_MEC_HPD_SIZE / 4) - 1)); 6530 6531 mqd->cp_hqd_eop_control = tmp; 6532 6533 /* enable doorbell? */ 6534 tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL); 6535 6536 if (prop->use_doorbell) { 6537 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, 6538 DOORBELL_OFFSET, prop->doorbell_index); 6539 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, 6540 DOORBELL_EN, 1); 6541 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, 6542 DOORBELL_SOURCE, 0); 6543 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, 6544 DOORBELL_HIT, 0); 6545 } else { 6546 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, 6547 DOORBELL_EN, 0); 6548 } 6549 6550 mqd->cp_hqd_pq_doorbell_control = tmp; 6551 6552 /* disable the queue if it's active */ 6553 mqd->cp_hqd_dequeue_request = 0; 6554 mqd->cp_hqd_pq_rptr = 0; 6555 mqd->cp_hqd_pq_wptr_lo = 0; 6556 mqd->cp_hqd_pq_wptr_hi = 0; 6557 6558 /* set the pointer to the MQD */ 6559 mqd->cp_mqd_base_addr_lo = prop->mqd_gpu_addr & 0xfffffffc; 6560 mqd->cp_mqd_base_addr_hi = upper_32_bits(prop->mqd_gpu_addr); 6561 6562 /* set MQD vmid to 0 */ 6563 tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL); 6564 tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0); 6565 mqd->cp_mqd_control = tmp; 6566 6567 /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */ 6568 hqd_gpu_addr = prop->hqd_base_gpu_addr >> 8; 6569 mqd->cp_hqd_pq_base_lo = hqd_gpu_addr; 6570 mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr); 6571 6572 /* set up the HQD, this is similar to CP_RB0_CNTL */ 6573 tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL); 6574 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE, 6575 (order_base_2(prop->queue_size / 4) - 1)); 6576 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE, 6577 (order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1)); 6578 #ifdef __BIG_ENDIAN 6579 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1); 6580 #endif 6581 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0); 6582 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, TUNNEL_DISPATCH, 0); 6583 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1); 6584 tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1); 6585 mqd->cp_hqd_pq_control = tmp; 6586 6587 /* set the wb address whether it's enabled or not */ 6588 wb_gpu_addr = prop->rptr_gpu_addr; 6589 mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc; 6590 mqd->cp_hqd_pq_rptr_report_addr_hi = 6591 upper_32_bits(wb_gpu_addr) & 0xffff; 6592 6593 /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */ 6594 wb_gpu_addr = prop->wptr_gpu_addr; 6595 mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc; 6596 mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff; 6597 6598 /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */ 6599 mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR); 6600 6601 /* set the vmid for the queue */ 6602 mqd->cp_hqd_vmid = 0; 6603 6604 tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE); 6605 tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53); 6606 mqd->cp_hqd_persistent_state = tmp; 6607 6608 /* set MIN_IB_AVAIL_SIZE */ 6609 tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL); 6610 tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3); 6611 mqd->cp_hqd_ib_control = tmp; 6612 6613 /* set static priority for a compute queue/ring */ 6614 mqd->cp_hqd_pipe_priority = prop->hqd_pipe_priority; 6615 mqd->cp_hqd_queue_priority = prop->hqd_queue_priority; 6616 6617 mqd->cp_hqd_active = prop->hqd_active; 6618 6619 return 0; 6620 } 6621 6622 static int gfx_v10_0_kiq_init_register(struct amdgpu_ring *ring) 6623 { 6624 struct amdgpu_device *adev = ring->adev; 6625 struct v10_compute_mqd *mqd = ring->mqd_ptr; 6626 int j; 6627 6628 /* inactivate the queue */ 6629 if (amdgpu_sriov_vf(adev)) 6630 WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0); 6631 6632 /* disable wptr polling */ 6633 WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0); 6634 6635 /* disable the queue if it's active */ 6636 if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) { 6637 WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1); 6638 for (j = 0; j < adev->usec_timeout; j++) { 6639 if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1)) 6640 break; 6641 udelay(1); 6642 } 6643 WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 6644 mqd->cp_hqd_dequeue_request); 6645 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, 6646 mqd->cp_hqd_pq_rptr); 6647 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 6648 mqd->cp_hqd_pq_wptr_lo); 6649 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 6650 mqd->cp_hqd_pq_wptr_hi); 6651 } 6652 6653 /* disable doorbells */ 6654 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0); 6655 6656 /* write the EOP addr */ 6657 WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR, 6658 mqd->cp_hqd_eop_base_addr_lo); 6659 WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI, 6660 mqd->cp_hqd_eop_base_addr_hi); 6661 6662 /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */ 6663 WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL, 6664 mqd->cp_hqd_eop_control); 6665 6666 /* set the pointer to the MQD */ 6667 WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, 6668 mqd->cp_mqd_base_addr_lo); 6669 WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI, 6670 mqd->cp_mqd_base_addr_hi); 6671 6672 /* set MQD vmid to 0 */ 6673 WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, 6674 mqd->cp_mqd_control); 6675 6676 /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */ 6677 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE, 6678 mqd->cp_hqd_pq_base_lo); 6679 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI, 6680 mqd->cp_hqd_pq_base_hi); 6681 6682 /* set up the HQD, this is similar to CP_RB0_CNTL */ 6683 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL, 6684 mqd->cp_hqd_pq_control); 6685 6686 /* set the wb address whether it's enabled or not */ 6687 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR, 6688 mqd->cp_hqd_pq_rptr_report_addr_lo); 6689 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI, 6690 mqd->cp_hqd_pq_rptr_report_addr_hi); 6691 6692 /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */ 6693 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR, 6694 mqd->cp_hqd_pq_wptr_poll_addr_lo); 6695 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, 6696 mqd->cp_hqd_pq_wptr_poll_addr_hi); 6697 6698 /* enable the doorbell if requested */ 6699 if (ring->use_doorbell) { 6700 WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER, 6701 (adev->doorbell_index.kiq * 2) << 2); 6702 WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER, 6703 (adev->doorbell_index.userqueue_end * 2) << 2); 6704 } 6705 6706 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 6707 mqd->cp_hqd_pq_doorbell_control); 6708 6709 /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */ 6710 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 6711 mqd->cp_hqd_pq_wptr_lo); 6712 WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 6713 mqd->cp_hqd_pq_wptr_hi); 6714 6715 /* set the vmid for the queue */ 6716 WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid); 6717 6718 WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, 6719 mqd->cp_hqd_persistent_state); 6720 6721 /* activate the queue */ 6722 WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 6723 mqd->cp_hqd_active); 6724 6725 if (ring->use_doorbell) 6726 WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1); 6727 6728 return 0; 6729 } 6730 6731 static int gfx_v10_0_kiq_init_queue(struct amdgpu_ring *ring) 6732 { 6733 struct amdgpu_device *adev = ring->adev; 6734 struct v10_compute_mqd *mqd = ring->mqd_ptr; 6735 6736 gfx_v10_0_kiq_setting(ring); 6737 6738 if (amdgpu_in_reset(adev)) { /* for GPU_RESET case */ 6739 /* reset MQD to a clean status */ 6740 if (adev->gfx.kiq[0].mqd_backup) 6741 memcpy(mqd, adev->gfx.kiq[0].mqd_backup, sizeof(*mqd)); 6742 6743 /* reset ring buffer */ 6744 ring->wptr = 0; 6745 amdgpu_ring_clear_ring(ring); 6746 6747 mutex_lock(&adev->srbm_mutex); 6748 nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0); 6749 gfx_v10_0_kiq_init_register(ring); 6750 nv_grbm_select(adev, 0, 0, 0, 0); 6751 mutex_unlock(&adev->srbm_mutex); 6752 } else { 6753 memset((void *)mqd, 0, sizeof(*mqd)); 6754 if (amdgpu_sriov_vf(adev) && adev->in_suspend) 6755 amdgpu_ring_clear_ring(ring); 6756 mutex_lock(&adev->srbm_mutex); 6757 nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0); 6758 amdgpu_ring_init_mqd(ring); 6759 gfx_v10_0_kiq_init_register(ring); 6760 nv_grbm_select(adev, 0, 0, 0, 0); 6761 mutex_unlock(&adev->srbm_mutex); 6762 6763 if (adev->gfx.kiq[0].mqd_backup) 6764 memcpy(adev->gfx.kiq[0].mqd_backup, mqd, sizeof(*mqd)); 6765 } 6766 6767 return 0; 6768 } 6769 6770 static int gfx_v10_0_kcq_init_queue(struct amdgpu_ring *ring) 6771 { 6772 struct amdgpu_device *adev = ring->adev; 6773 struct v10_compute_mqd *mqd = ring->mqd_ptr; 6774 int mqd_idx = ring - &adev->gfx.compute_ring[0]; 6775 6776 if (!amdgpu_in_reset(adev) && !adev->in_suspend) { 6777 memset((void *)mqd, 0, sizeof(*mqd)); 6778 mutex_lock(&adev->srbm_mutex); 6779 nv_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0); 6780 amdgpu_ring_init_mqd(ring); 6781 nv_grbm_select(adev, 0, 0, 0, 0); 6782 mutex_unlock(&adev->srbm_mutex); 6783 6784 if (adev->gfx.mec.mqd_backup[mqd_idx]) 6785 memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd)); 6786 } else { 6787 /* restore MQD to a clean status */ 6788 if (adev->gfx.mec.mqd_backup[mqd_idx]) 6789 memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd)); 6790 /* reset ring buffer */ 6791 ring->wptr = 0; 6792 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, 0); 6793 amdgpu_ring_clear_ring(ring); 6794 } 6795 6796 return 0; 6797 } 6798 6799 static int gfx_v10_0_kiq_resume(struct amdgpu_device *adev) 6800 { 6801 struct amdgpu_ring *ring; 6802 int r; 6803 6804 ring = &adev->gfx.kiq[0].ring; 6805 6806 r = amdgpu_bo_reserve(ring->mqd_obj, false); 6807 if (unlikely(r != 0)) 6808 return r; 6809 6810 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr); 6811 if (unlikely(r != 0)) { 6812 amdgpu_bo_unreserve(ring->mqd_obj); 6813 return r; 6814 } 6815 6816 gfx_v10_0_kiq_init_queue(ring); 6817 amdgpu_bo_kunmap(ring->mqd_obj); 6818 ring->mqd_ptr = NULL; 6819 amdgpu_bo_unreserve(ring->mqd_obj); 6820 return 0; 6821 } 6822 6823 static int gfx_v10_0_kcq_resume(struct amdgpu_device *adev) 6824 { 6825 struct amdgpu_ring *ring = NULL; 6826 int r = 0, i; 6827 6828 gfx_v10_0_cp_compute_enable(adev, true); 6829 6830 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 6831 ring = &adev->gfx.compute_ring[i]; 6832 6833 r = amdgpu_bo_reserve(ring->mqd_obj, false); 6834 if (unlikely(r != 0)) 6835 goto done; 6836 r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr); 6837 if (!r) { 6838 r = gfx_v10_0_kcq_init_queue(ring); 6839 amdgpu_bo_kunmap(ring->mqd_obj); 6840 ring->mqd_ptr = NULL; 6841 } 6842 amdgpu_bo_unreserve(ring->mqd_obj); 6843 if (r) 6844 goto done; 6845 } 6846 6847 r = amdgpu_gfx_enable_kcq(adev, 0); 6848 done: 6849 return r; 6850 } 6851 6852 static int gfx_v10_0_cp_resume(struct amdgpu_device *adev) 6853 { 6854 int r, i; 6855 struct amdgpu_ring *ring; 6856 6857 if (!(adev->flags & AMD_IS_APU)) 6858 gfx_v10_0_enable_gui_idle_interrupt(adev, false); 6859 6860 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) { 6861 /* legacy firmware loading */ 6862 r = gfx_v10_0_cp_gfx_load_microcode(adev); 6863 if (r) 6864 return r; 6865 6866 r = gfx_v10_0_cp_compute_load_microcode(adev); 6867 if (r) 6868 return r; 6869 } 6870 6871 if (adev->enable_mes_kiq && adev->mes.kiq_hw_init) 6872 r = amdgpu_mes_kiq_hw_init(adev); 6873 else 6874 r = gfx_v10_0_kiq_resume(adev); 6875 if (r) 6876 return r; 6877 6878 r = gfx_v10_0_kcq_resume(adev); 6879 if (r) 6880 return r; 6881 6882 if (!amdgpu_async_gfx_ring) { 6883 r = gfx_v10_0_cp_gfx_resume(adev); 6884 if (r) 6885 return r; 6886 } else { 6887 r = gfx_v10_0_cp_async_gfx_ring_resume(adev); 6888 if (r) 6889 return r; 6890 } 6891 6892 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 6893 ring = &adev->gfx.gfx_ring[i]; 6894 r = amdgpu_ring_test_helper(ring); 6895 if (r) 6896 return r; 6897 } 6898 6899 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 6900 ring = &adev->gfx.compute_ring[i]; 6901 r = amdgpu_ring_test_helper(ring); 6902 if (r) 6903 return r; 6904 } 6905 6906 return 0; 6907 } 6908 6909 static void gfx_v10_0_cp_enable(struct amdgpu_device *adev, bool enable) 6910 { 6911 gfx_v10_0_cp_gfx_enable(adev, enable); 6912 gfx_v10_0_cp_compute_enable(adev, enable); 6913 } 6914 6915 static bool gfx_v10_0_check_grbm_cam_remapping(struct amdgpu_device *adev) 6916 { 6917 uint32_t data, pattern = 0xDEADBEEF; 6918 6919 /* 6920 * check if mmVGT_ESGS_RING_SIZE_UMD 6921 * has been remapped to mmVGT_ESGS_RING_SIZE 6922 */ 6923 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 6924 case IP_VERSION(10, 3, 0): 6925 case IP_VERSION(10, 3, 2): 6926 case IP_VERSION(10, 3, 4): 6927 case IP_VERSION(10, 3, 5): 6928 data = RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid); 6929 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid, 0); 6930 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, pattern); 6931 6932 if (RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid) == pattern) { 6933 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, data); 6934 return true; 6935 } 6936 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid, data); 6937 break; 6938 case IP_VERSION(10, 3, 1): 6939 case IP_VERSION(10, 3, 3): 6940 case IP_VERSION(10, 3, 6): 6941 case IP_VERSION(10, 3, 7): 6942 return true; 6943 default: 6944 data = RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE); 6945 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE, 0); 6946 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, pattern); 6947 6948 if (RREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE) == pattern) { 6949 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE_UMD, data); 6950 return true; 6951 } 6952 WREG32_SOC15(GC, 0, mmVGT_ESGS_RING_SIZE, data); 6953 break; 6954 } 6955 6956 return false; 6957 } 6958 6959 static void gfx_v10_0_setup_grbm_cam_remapping(struct amdgpu_device *adev) 6960 { 6961 uint32_t data; 6962 6963 if (amdgpu_sriov_vf(adev)) 6964 return; 6965 6966 /* 6967 * Initialize cam_index to 0 6968 * index will auto-inc after each data writing 6969 */ 6970 WREG32_SOC15(GC, 0, mmGRBM_CAM_INDEX, 0); 6971 6972 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 6973 case IP_VERSION(10, 3, 0): 6974 case IP_VERSION(10, 3, 2): 6975 case IP_VERSION(10, 3, 1): 6976 case IP_VERSION(10, 3, 4): 6977 case IP_VERSION(10, 3, 5): 6978 case IP_VERSION(10, 3, 6): 6979 case IP_VERSION(10, 3, 3): 6980 case IP_VERSION(10, 3, 7): 6981 /* mmVGT_TF_RING_SIZE_UMD -> mmVGT_TF_RING_SIZE */ 6982 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE_UMD) << 6983 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 6984 (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE_Sienna_Cichlid) << 6985 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 6986 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 6987 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 6988 6989 /* mmVGT_TF_MEMORY_BASE_UMD -> mmVGT_TF_MEMORY_BASE */ 6990 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_UMD) << 6991 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 6992 (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_Sienna_Cichlid) << 6993 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 6994 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 6995 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 6996 6997 /* mmVGT_TF_MEMORY_BASE_HI_UMD -> mmVGT_TF_MEMORY_BASE_HI */ 6998 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI_UMD) << 6999 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7000 (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI_Sienna_Cichlid) << 7001 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7002 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7003 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7004 7005 /* mmVGT_HS_OFFCHIP_PARAM_UMD -> mmVGT_HS_OFFCHIP_PARAM */ 7006 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM_UMD) << 7007 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7008 (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM_Sienna_Cichlid) << 7009 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7010 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7011 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7012 7013 /* mmVGT_ESGS_RING_SIZE_UMD -> mmVGT_ESGS_RING_SIZE */ 7014 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE_UMD) << 7015 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7016 (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE_Sienna_Cichlid) << 7017 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7018 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7019 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7020 7021 /* mmVGT_GSVS_RING_SIZE_UMD -> mmVGT_GSVS_RING_SIZE */ 7022 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE_UMD) << 7023 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7024 (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE_Sienna_Cichlid) << 7025 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7026 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7027 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7028 7029 /* mmSPI_CONFIG_CNTL_REMAP -> mmSPI_CONFIG_CNTL */ 7030 data = (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_REMAP) << 7031 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7032 (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_Sienna_Cichlid) << 7033 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7034 break; 7035 default: 7036 /* mmVGT_TF_RING_SIZE_UMD -> mmVGT_TF_RING_SIZE */ 7037 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE_UMD) << 7038 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7039 (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_RING_SIZE) << 7040 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7041 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7042 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7043 7044 /* mmVGT_TF_MEMORY_BASE_UMD -> mmVGT_TF_MEMORY_BASE */ 7045 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_UMD) << 7046 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7047 (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE) << 7048 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7049 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7050 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7051 7052 /* mmVGT_TF_MEMORY_BASE_HI_UMD -> mmVGT_TF_MEMORY_BASE_HI */ 7053 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI_UMD) << 7054 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7055 (SOC15_REG_OFFSET(GC, 0, mmVGT_TF_MEMORY_BASE_HI) << 7056 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7057 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7058 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7059 7060 /* mmVGT_HS_OFFCHIP_PARAM_UMD -> mmVGT_HS_OFFCHIP_PARAM */ 7061 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM_UMD) << 7062 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7063 (SOC15_REG_OFFSET(GC, 0, mmVGT_HS_OFFCHIP_PARAM) << 7064 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7065 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7066 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7067 7068 /* mmVGT_ESGS_RING_SIZE_UMD -> mmVGT_ESGS_RING_SIZE */ 7069 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE_UMD) << 7070 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7071 (SOC15_REG_OFFSET(GC, 0, mmVGT_ESGS_RING_SIZE) << 7072 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7073 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7074 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7075 7076 /* mmVGT_GSVS_RING_SIZE_UMD -> mmVGT_GSVS_RING_SIZE */ 7077 data = (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE_UMD) << 7078 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7079 (SOC15_REG_OFFSET(GC, 0, mmVGT_GSVS_RING_SIZE) << 7080 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7081 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7082 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7083 7084 /* mmSPI_CONFIG_CNTL_REMAP -> mmSPI_CONFIG_CNTL */ 7085 data = (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_REMAP) << 7086 GRBM_CAM_DATA__CAM_ADDR__SHIFT) | 7087 (SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL) << 7088 GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT); 7089 break; 7090 } 7091 7092 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA_UPPER, 0); 7093 WREG32_SOC15(GC, 0, mmGRBM_CAM_DATA, data); 7094 } 7095 7096 static void gfx_v10_0_disable_gpa_mode(struct amdgpu_device *adev) 7097 { 7098 uint32_t data; 7099 7100 data = RREG32_SOC15(GC, 0, mmCPC_PSP_DEBUG); 7101 data |= CPC_PSP_DEBUG__GPA_OVERRIDE_MASK; 7102 WREG32_SOC15(GC, 0, mmCPC_PSP_DEBUG, data); 7103 7104 data = RREG32_SOC15(GC, 0, mmCPG_PSP_DEBUG); 7105 data |= CPG_PSP_DEBUG__GPA_OVERRIDE_MASK; 7106 WREG32_SOC15(GC, 0, mmCPG_PSP_DEBUG, data); 7107 } 7108 7109 static int gfx_v10_0_hw_init(void *handle) 7110 { 7111 int r; 7112 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7113 7114 if (!amdgpu_emu_mode) 7115 gfx_v10_0_init_golden_registers(adev); 7116 7117 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) { 7118 /** 7119 * For gfx 10, rlc firmware loading relies on smu firmware is 7120 * loaded firstly, so in direct type, it has to load smc ucode 7121 * here before rlc. 7122 */ 7123 if (!(adev->flags & AMD_IS_APU)) { 7124 r = amdgpu_pm_load_smu_firmware(adev, NULL); 7125 if (r) 7126 return r; 7127 } 7128 gfx_v10_0_disable_gpa_mode(adev); 7129 } 7130 7131 /* if GRBM CAM not remapped, set up the remapping */ 7132 if (!gfx_v10_0_check_grbm_cam_remapping(adev)) 7133 gfx_v10_0_setup_grbm_cam_remapping(adev); 7134 7135 gfx_v10_0_constants_init(adev); 7136 7137 r = gfx_v10_0_rlc_resume(adev); 7138 if (r) 7139 return r; 7140 7141 /* 7142 * init golden registers and rlc resume may override some registers, 7143 * reconfig them here 7144 */ 7145 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 10) || 7146 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 1) || 7147 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2)) 7148 gfx_v10_0_tcp_harvest(adev); 7149 7150 r = gfx_v10_0_cp_resume(adev); 7151 if (r) 7152 return r; 7153 7154 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 0)) 7155 gfx_v10_3_program_pbb_mode(adev); 7156 7157 if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0)) 7158 gfx_v10_3_set_power_brake_sequence(adev); 7159 7160 return r; 7161 } 7162 7163 static int gfx_v10_0_hw_fini(void *handle) 7164 { 7165 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7166 7167 amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0); 7168 amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0); 7169 7170 if (!adev->no_hw_access) { 7171 if (amdgpu_async_gfx_ring) { 7172 if (amdgpu_gfx_disable_kgq(adev, 0)) 7173 DRM_ERROR("KGQ disable failed\n"); 7174 } 7175 7176 if (amdgpu_gfx_disable_kcq(adev, 0)) 7177 DRM_ERROR("KCQ disable failed\n"); 7178 } 7179 7180 if (amdgpu_sriov_vf(adev)) { 7181 gfx_v10_0_cp_gfx_enable(adev, false); 7182 /* Remove the steps of clearing KIQ position. 7183 * It causes GFX hang when another Win guest is rendering. 7184 */ 7185 return 0; 7186 } 7187 gfx_v10_0_cp_enable(adev, false); 7188 gfx_v10_0_enable_gui_idle_interrupt(adev, false); 7189 7190 return 0; 7191 } 7192 7193 static int gfx_v10_0_suspend(void *handle) 7194 { 7195 return gfx_v10_0_hw_fini(handle); 7196 } 7197 7198 static int gfx_v10_0_resume(void *handle) 7199 { 7200 return gfx_v10_0_hw_init(handle); 7201 } 7202 7203 static bool gfx_v10_0_is_idle(void *handle) 7204 { 7205 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7206 7207 if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS), 7208 GRBM_STATUS, GUI_ACTIVE)) 7209 return false; 7210 else 7211 return true; 7212 } 7213 7214 static int gfx_v10_0_wait_for_idle(void *handle) 7215 { 7216 unsigned int i; 7217 u32 tmp; 7218 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7219 7220 for (i = 0; i < adev->usec_timeout; i++) { 7221 /* read MC_STATUS */ 7222 tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) & 7223 GRBM_STATUS__GUI_ACTIVE_MASK; 7224 7225 if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE)) 7226 return 0; 7227 udelay(1); 7228 } 7229 return -ETIMEDOUT; 7230 } 7231 7232 static int gfx_v10_0_soft_reset(void *handle) 7233 { 7234 u32 grbm_soft_reset = 0; 7235 u32 tmp; 7236 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7237 7238 /* GRBM_STATUS */ 7239 tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS); 7240 if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK | 7241 GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK | 7242 GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__DB_BUSY_MASK | 7243 GRBM_STATUS__CB_BUSY_MASK | GRBM_STATUS__GDS_BUSY_MASK | 7244 GRBM_STATUS__SPI_BUSY_MASK | GRBM_STATUS__GE_BUSY_NO_DMA_MASK)) { 7245 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, 7246 GRBM_SOFT_RESET, SOFT_RESET_CP, 7247 1); 7248 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, 7249 GRBM_SOFT_RESET, SOFT_RESET_GFX, 7250 1); 7251 } 7252 7253 if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) { 7254 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, 7255 GRBM_SOFT_RESET, SOFT_RESET_CP, 7256 1); 7257 } 7258 7259 /* GRBM_STATUS2 */ 7260 tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2); 7261 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 7262 case IP_VERSION(10, 3, 0): 7263 case IP_VERSION(10, 3, 2): 7264 case IP_VERSION(10, 3, 1): 7265 case IP_VERSION(10, 3, 4): 7266 case IP_VERSION(10, 3, 5): 7267 case IP_VERSION(10, 3, 6): 7268 case IP_VERSION(10, 3, 3): 7269 if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY_Sienna_Cichlid)) 7270 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, 7271 GRBM_SOFT_RESET, 7272 SOFT_RESET_RLC, 7273 1); 7274 break; 7275 default: 7276 if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY)) 7277 grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, 7278 GRBM_SOFT_RESET, 7279 SOFT_RESET_RLC, 7280 1); 7281 break; 7282 } 7283 7284 if (grbm_soft_reset) { 7285 /* stop the rlc */ 7286 gfx_v10_0_rlc_stop(adev); 7287 7288 /* Disable GFX parsing/prefetching */ 7289 gfx_v10_0_cp_gfx_enable(adev, false); 7290 7291 /* Disable MEC parsing/prefetching */ 7292 gfx_v10_0_cp_compute_enable(adev, false); 7293 7294 if (grbm_soft_reset) { 7295 tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET); 7296 tmp |= grbm_soft_reset; 7297 dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp); 7298 WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp); 7299 tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET); 7300 7301 udelay(50); 7302 7303 tmp &= ~grbm_soft_reset; 7304 WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp); 7305 tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET); 7306 } 7307 7308 /* Wait a little for things to settle down */ 7309 udelay(50); 7310 } 7311 return 0; 7312 } 7313 7314 static uint64_t gfx_v10_0_get_gpu_clock_counter(struct amdgpu_device *adev) 7315 { 7316 uint64_t clock, clock_lo, clock_hi, hi_check; 7317 7318 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 7319 case IP_VERSION(10, 3, 1): 7320 case IP_VERSION(10, 3, 3): 7321 case IP_VERSION(10, 3, 7): 7322 preempt_disable(); 7323 clock_hi = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_Vangogh); 7324 clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_Vangogh); 7325 hi_check = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_Vangogh); 7326 /* The SMUIO TSC clock frequency is 100MHz, which sets 32-bit carry over 7327 * roughly every 42 seconds. 7328 */ 7329 if (hi_check != clock_hi) { 7330 clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_Vangogh); 7331 clock_hi = hi_check; 7332 } 7333 preempt_enable(); 7334 clock = clock_lo | (clock_hi << 32ULL); 7335 break; 7336 case IP_VERSION(10, 3, 6): 7337 preempt_disable(); 7338 clock_hi = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6); 7339 clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6); 7340 hi_check = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER_GC_10_3_6); 7341 /* The SMUIO TSC clock frequency is 100MHz, which sets 32-bit carry over 7342 * roughly every 42 seconds. 7343 */ 7344 if (hi_check != clock_hi) { 7345 clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER_GC_10_3_6); 7346 clock_hi = hi_check; 7347 } 7348 preempt_enable(); 7349 clock = clock_lo | (clock_hi << 32ULL); 7350 break; 7351 default: 7352 preempt_disable(); 7353 clock_hi = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER); 7354 clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER); 7355 hi_check = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_UPPER); 7356 /* The SMUIO TSC clock frequency is 100MHz, which sets 32-bit carry over 7357 * roughly every 42 seconds. 7358 */ 7359 if (hi_check != clock_hi) { 7360 clock_lo = RREG32_SOC15_NO_KIQ(SMUIO, 0, mmGOLDEN_TSC_COUNT_LOWER); 7361 clock_hi = hi_check; 7362 } 7363 preempt_enable(); 7364 clock = clock_lo | (clock_hi << 32ULL); 7365 break; 7366 } 7367 return clock; 7368 } 7369 7370 static void gfx_v10_0_ring_emit_gds_switch(struct amdgpu_ring *ring, 7371 uint32_t vmid, 7372 uint32_t gds_base, uint32_t gds_size, 7373 uint32_t gws_base, uint32_t gws_size, 7374 uint32_t oa_base, uint32_t oa_size) 7375 { 7376 struct amdgpu_device *adev = ring->adev; 7377 7378 /* GDS Base */ 7379 gfx_v10_0_write_data_to_reg(ring, 0, false, 7380 SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid, 7381 gds_base); 7382 7383 /* GDS Size */ 7384 gfx_v10_0_write_data_to_reg(ring, 0, false, 7385 SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid, 7386 gds_size); 7387 7388 /* GWS */ 7389 gfx_v10_0_write_data_to_reg(ring, 0, false, 7390 SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid, 7391 gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base); 7392 7393 /* OA */ 7394 gfx_v10_0_write_data_to_reg(ring, 0, false, 7395 SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid, 7396 (1 << (oa_size + oa_base)) - (1 << oa_base)); 7397 } 7398 7399 static int gfx_v10_0_early_init(void *handle) 7400 { 7401 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7402 7403 adev->gfx.funcs = &gfx_v10_0_gfx_funcs; 7404 7405 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 7406 case IP_VERSION(10, 1, 10): 7407 case IP_VERSION(10, 1, 1): 7408 case IP_VERSION(10, 1, 2): 7409 case IP_VERSION(10, 1, 3): 7410 case IP_VERSION(10, 1, 4): 7411 adev->gfx.num_gfx_rings = GFX10_NUM_GFX_RINGS_NV1X; 7412 break; 7413 case IP_VERSION(10, 3, 0): 7414 case IP_VERSION(10, 3, 2): 7415 case IP_VERSION(10, 3, 1): 7416 case IP_VERSION(10, 3, 4): 7417 case IP_VERSION(10, 3, 5): 7418 case IP_VERSION(10, 3, 6): 7419 case IP_VERSION(10, 3, 3): 7420 case IP_VERSION(10, 3, 7): 7421 adev->gfx.num_gfx_rings = GFX10_NUM_GFX_RINGS_Sienna_Cichlid; 7422 break; 7423 default: 7424 break; 7425 } 7426 7427 adev->gfx.num_compute_rings = min(amdgpu_gfx_get_num_kcq(adev), 7428 AMDGPU_MAX_COMPUTE_RINGS); 7429 7430 gfx_v10_0_set_kiq_pm4_funcs(adev); 7431 gfx_v10_0_set_ring_funcs(adev); 7432 gfx_v10_0_set_irq_funcs(adev); 7433 gfx_v10_0_set_gds_init(adev); 7434 gfx_v10_0_set_rlc_funcs(adev); 7435 gfx_v10_0_set_mqd_funcs(adev); 7436 7437 /* init rlcg reg access ctrl */ 7438 gfx_v10_0_init_rlcg_reg_access_ctrl(adev); 7439 7440 return gfx_v10_0_init_microcode(adev); 7441 } 7442 7443 static int gfx_v10_0_late_init(void *handle) 7444 { 7445 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 7446 int r; 7447 7448 r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0); 7449 if (r) 7450 return r; 7451 7452 r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0); 7453 if (r) 7454 return r; 7455 7456 return 0; 7457 } 7458 7459 static bool gfx_v10_0_is_rlc_enabled(struct amdgpu_device *adev) 7460 { 7461 uint32_t rlc_cntl; 7462 7463 /* if RLC is not enabled, do nothing */ 7464 rlc_cntl = RREG32_SOC15(GC, 0, mmRLC_CNTL); 7465 return (REG_GET_FIELD(rlc_cntl, RLC_CNTL, RLC_ENABLE_F32)) ? true : false; 7466 } 7467 7468 static void gfx_v10_0_set_safe_mode(struct amdgpu_device *adev, int xcc_id) 7469 { 7470 uint32_t data; 7471 unsigned int i; 7472 7473 data = RLC_SAFE_MODE__CMD_MASK; 7474 data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT); 7475 7476 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 7477 case IP_VERSION(10, 3, 0): 7478 case IP_VERSION(10, 3, 2): 7479 case IP_VERSION(10, 3, 1): 7480 case IP_VERSION(10, 3, 4): 7481 case IP_VERSION(10, 3, 5): 7482 case IP_VERSION(10, 3, 6): 7483 case IP_VERSION(10, 3, 3): 7484 case IP_VERSION(10, 3, 7): 7485 WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE_Sienna_Cichlid, data); 7486 7487 /* wait for RLC_SAFE_MODE */ 7488 for (i = 0; i < adev->usec_timeout; i++) { 7489 if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE_Sienna_Cichlid), 7490 RLC_SAFE_MODE, CMD)) 7491 break; 7492 udelay(1); 7493 } 7494 break; 7495 default: 7496 WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data); 7497 7498 /* wait for RLC_SAFE_MODE */ 7499 for (i = 0; i < adev->usec_timeout; i++) { 7500 if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE), 7501 RLC_SAFE_MODE, CMD)) 7502 break; 7503 udelay(1); 7504 } 7505 break; 7506 } 7507 } 7508 7509 static void gfx_v10_0_unset_safe_mode(struct amdgpu_device *adev, int xcc_id) 7510 { 7511 uint32_t data; 7512 7513 data = RLC_SAFE_MODE__CMD_MASK; 7514 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 7515 case IP_VERSION(10, 3, 0): 7516 case IP_VERSION(10, 3, 2): 7517 case IP_VERSION(10, 3, 1): 7518 case IP_VERSION(10, 3, 4): 7519 case IP_VERSION(10, 3, 5): 7520 case IP_VERSION(10, 3, 6): 7521 case IP_VERSION(10, 3, 3): 7522 case IP_VERSION(10, 3, 7): 7523 WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE_Sienna_Cichlid, data); 7524 break; 7525 default: 7526 WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data); 7527 break; 7528 } 7529 } 7530 7531 static void gfx_v10_0_update_medium_grain_clock_gating(struct amdgpu_device *adev, 7532 bool enable) 7533 { 7534 uint32_t data, def; 7535 7536 if (!(adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS))) 7537 return; 7538 7539 /* It is disabled by HW by default */ 7540 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) { 7541 /* 0 - Disable some blocks' MGCG */ 7542 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000); 7543 WREG32_SOC15(GC, 0, mmCGTT_WD_CLK_CTRL, 0xff000000); 7544 WREG32_SOC15(GC, 0, mmCGTT_VGT_CLK_CTRL, 0xff000000); 7545 WREG32_SOC15(GC, 0, mmCGTT_IA_CLK_CTRL, 0xff000000); 7546 7547 /* 1 - RLC_CGTT_MGCG_OVERRIDE */ 7548 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE); 7549 data &= ~(RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK | 7550 RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK | 7551 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK | 7552 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK | 7553 RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK | 7554 RLC_CGTT_MGCG_OVERRIDE__ENABLE_CGTS_LEGACY_MASK); 7555 7556 if (def != data) 7557 WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data); 7558 7559 /* MGLS is a global flag to control all MGLS in GFX */ 7560 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) { 7561 /* 2 - RLC memory Light sleep */ 7562 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) { 7563 def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL); 7564 data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK; 7565 if (def != data) 7566 WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data); 7567 } 7568 /* 3 - CP memory Light sleep */ 7569 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) { 7570 def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL); 7571 data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK; 7572 if (def != data) 7573 WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data); 7574 } 7575 } 7576 } else if (!enable || !(adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) { 7577 /* 1 - MGCG_OVERRIDE */ 7578 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE); 7579 data |= (RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK | 7580 RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK | 7581 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK | 7582 RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK | 7583 RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK | 7584 RLC_CGTT_MGCG_OVERRIDE__ENABLE_CGTS_LEGACY_MASK); 7585 if (def != data) 7586 WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data); 7587 7588 /* 2 - disable MGLS in CP */ 7589 data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL); 7590 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) { 7591 data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK; 7592 WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data); 7593 } 7594 7595 /* 3 - disable MGLS in RLC */ 7596 data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL); 7597 if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) { 7598 data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK; 7599 WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data); 7600 } 7601 7602 } 7603 } 7604 7605 static void gfx_v10_0_update_3d_clock_gating(struct amdgpu_device *adev, 7606 bool enable) 7607 { 7608 uint32_t data, def; 7609 7610 if (!(adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS))) 7611 return; 7612 7613 /* Enable 3D CGCG/CGLS */ 7614 if (enable) { 7615 /* write cmd to clear cgcg/cgls ov */ 7616 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE); 7617 7618 /* unset CGCG override */ 7619 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) 7620 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK; 7621 7622 /* update CGCG and CGLS override bits */ 7623 if (def != data) 7624 WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data); 7625 7626 /* enable 3Dcgcg FSM(0x0000363f) */ 7627 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D); 7628 data = 0; 7629 7630 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) 7631 data = (0x36 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) | 7632 RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK; 7633 7634 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) 7635 data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) | 7636 RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK; 7637 7638 if (def != data) 7639 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data); 7640 7641 /* set IDLE_POLL_COUNT(0x00900100) */ 7642 def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL); 7643 data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) | 7644 (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT); 7645 if (def != data) 7646 WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data); 7647 } else { 7648 /* Disable CGCG/CGLS */ 7649 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D); 7650 7651 /* disable cgcg, cgls should be disabled */ 7652 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) 7653 data &= ~RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK; 7654 7655 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) 7656 data &= ~RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK; 7657 7658 /* disable cgcg and cgls in FSM */ 7659 if (def != data) 7660 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data); 7661 } 7662 } 7663 7664 static void gfx_v10_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev, 7665 bool enable) 7666 { 7667 uint32_t def, data; 7668 7669 if (!(adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS))) 7670 return; 7671 7672 if (enable) { 7673 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE); 7674 7675 /* unset CGCG override */ 7676 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) 7677 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK; 7678 7679 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) 7680 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK; 7681 7682 /* update CGCG and CGLS override bits */ 7683 if (def != data) 7684 WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data); 7685 7686 /* enable cgcg FSM(0x0000363F) */ 7687 def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); 7688 data = 0; 7689 7690 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) 7691 data = (0x36 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) | 7692 RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK; 7693 7694 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) 7695 data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) | 7696 RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK; 7697 7698 if (def != data) 7699 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); 7700 7701 /* set IDLE_POLL_COUNT(0x00900100) */ 7702 def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL); 7703 data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) | 7704 (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT); 7705 if (def != data) 7706 WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data); 7707 } else { 7708 def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL); 7709 7710 /* reset CGCG/CGLS bits */ 7711 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) 7712 data &= ~RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK; 7713 7714 if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) 7715 data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK; 7716 7717 /* disable cgcg and cgls in FSM */ 7718 if (def != data) 7719 WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data); 7720 } 7721 } 7722 7723 static void gfx_v10_0_update_fine_grain_clock_gating(struct amdgpu_device *adev, 7724 bool enable) 7725 { 7726 uint32_t def, data; 7727 7728 if (!(adev->cg_flags & AMD_CG_SUPPORT_GFX_FGCG)) 7729 return; 7730 7731 if (enable) { 7732 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE); 7733 /* unset FGCG override */ 7734 data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK; 7735 /* update FGCG override bits */ 7736 if (def != data) 7737 WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data); 7738 7739 def = data = RREG32_SOC15(GC, 0, mmRLC_CLK_CNTL); 7740 /* unset RLC SRAM CLK GATER override */ 7741 data &= ~RLC_CLK_CNTL__RLC_SRAM_CLK_GATER_OVERRIDE_MASK; 7742 /* update RLC SRAM CLK GATER override bits */ 7743 if (def != data) 7744 WREG32_SOC15(GC, 0, mmRLC_CLK_CNTL, data); 7745 } else { 7746 def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE); 7747 /* reset FGCG bits */ 7748 data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK; 7749 /* disable FGCG*/ 7750 if (def != data) 7751 WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data); 7752 7753 def = data = RREG32_SOC15(GC, 0, mmRLC_CLK_CNTL); 7754 /* reset RLC SRAM CLK GATER bits */ 7755 data |= RLC_CLK_CNTL__RLC_SRAM_CLK_GATER_OVERRIDE_MASK; 7756 /* disable RLC SRAM CLK*/ 7757 if (def != data) 7758 WREG32_SOC15(GC, 0, mmRLC_CLK_CNTL, data); 7759 } 7760 } 7761 7762 static void gfx_v10_0_apply_medium_grain_clock_gating_workaround(struct amdgpu_device *adev) 7763 { 7764 uint32_t reg_data = 0; 7765 uint32_t reg_idx = 0; 7766 uint32_t i; 7767 7768 const uint32_t tcp_ctrl_regs[] = { 7769 mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG, 7770 mmCGTS_SA0_WGP00_CU1_TCP_CTRL_REG, 7771 mmCGTS_SA0_WGP01_CU0_TCP_CTRL_REG, 7772 mmCGTS_SA0_WGP01_CU1_TCP_CTRL_REG, 7773 mmCGTS_SA0_WGP02_CU0_TCP_CTRL_REG, 7774 mmCGTS_SA0_WGP02_CU1_TCP_CTRL_REG, 7775 mmCGTS_SA0_WGP10_CU0_TCP_CTRL_REG, 7776 mmCGTS_SA0_WGP10_CU1_TCP_CTRL_REG, 7777 mmCGTS_SA0_WGP11_CU0_TCP_CTRL_REG, 7778 mmCGTS_SA0_WGP11_CU1_TCP_CTRL_REG, 7779 mmCGTS_SA0_WGP12_CU0_TCP_CTRL_REG, 7780 mmCGTS_SA0_WGP12_CU1_TCP_CTRL_REG, 7781 mmCGTS_SA1_WGP00_CU0_TCP_CTRL_REG, 7782 mmCGTS_SA1_WGP00_CU1_TCP_CTRL_REG, 7783 mmCGTS_SA1_WGP01_CU0_TCP_CTRL_REG, 7784 mmCGTS_SA1_WGP01_CU1_TCP_CTRL_REG, 7785 mmCGTS_SA1_WGP02_CU0_TCP_CTRL_REG, 7786 mmCGTS_SA1_WGP02_CU1_TCP_CTRL_REG, 7787 mmCGTS_SA1_WGP10_CU0_TCP_CTRL_REG, 7788 mmCGTS_SA1_WGP10_CU1_TCP_CTRL_REG, 7789 mmCGTS_SA1_WGP11_CU0_TCP_CTRL_REG, 7790 mmCGTS_SA1_WGP11_CU1_TCP_CTRL_REG, 7791 mmCGTS_SA1_WGP12_CU0_TCP_CTRL_REG, 7792 mmCGTS_SA1_WGP12_CU1_TCP_CTRL_REG 7793 }; 7794 7795 const uint32_t tcp_ctrl_regs_nv12[] = { 7796 mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG, 7797 mmCGTS_SA0_WGP00_CU1_TCP_CTRL_REG, 7798 mmCGTS_SA0_WGP01_CU0_TCP_CTRL_REG, 7799 mmCGTS_SA0_WGP01_CU1_TCP_CTRL_REG, 7800 mmCGTS_SA0_WGP02_CU0_TCP_CTRL_REG, 7801 mmCGTS_SA0_WGP02_CU1_TCP_CTRL_REG, 7802 mmCGTS_SA0_WGP10_CU0_TCP_CTRL_REG, 7803 mmCGTS_SA0_WGP10_CU1_TCP_CTRL_REG, 7804 mmCGTS_SA0_WGP11_CU0_TCP_CTRL_REG, 7805 mmCGTS_SA0_WGP11_CU1_TCP_CTRL_REG, 7806 mmCGTS_SA1_WGP00_CU0_TCP_CTRL_REG, 7807 mmCGTS_SA1_WGP00_CU1_TCP_CTRL_REG, 7808 mmCGTS_SA1_WGP01_CU0_TCP_CTRL_REG, 7809 mmCGTS_SA1_WGP01_CU1_TCP_CTRL_REG, 7810 mmCGTS_SA1_WGP02_CU0_TCP_CTRL_REG, 7811 mmCGTS_SA1_WGP02_CU1_TCP_CTRL_REG, 7812 mmCGTS_SA1_WGP10_CU0_TCP_CTRL_REG, 7813 mmCGTS_SA1_WGP10_CU1_TCP_CTRL_REG, 7814 mmCGTS_SA1_WGP11_CU0_TCP_CTRL_REG, 7815 mmCGTS_SA1_WGP11_CU1_TCP_CTRL_REG, 7816 }; 7817 7818 const uint32_t sm_ctlr_regs[] = { 7819 mmCGTS_SA0_QUAD0_SM_CTRL_REG, 7820 mmCGTS_SA0_QUAD1_SM_CTRL_REG, 7821 mmCGTS_SA1_QUAD0_SM_CTRL_REG, 7822 mmCGTS_SA1_QUAD1_SM_CTRL_REG 7823 }; 7824 7825 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 1, 2)) { 7826 for (i = 0; i < ARRAY_SIZE(tcp_ctrl_regs_nv12); i++) { 7827 reg_idx = adev->reg_offset[GC_HWIP][0][mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG_BASE_IDX] + 7828 tcp_ctrl_regs_nv12[i]; 7829 reg_data = RREG32(reg_idx); 7830 reg_data |= CGTS_SA0_WGP00_CU0_TCP_CTRL_REG__TCPI_LS_OVERRIDE_MASK; 7831 WREG32(reg_idx, reg_data); 7832 } 7833 } else { 7834 for (i = 0; i < ARRAY_SIZE(tcp_ctrl_regs); i++) { 7835 reg_idx = adev->reg_offset[GC_HWIP][0][mmCGTS_SA0_WGP00_CU0_TCP_CTRL_REG_BASE_IDX] + 7836 tcp_ctrl_regs[i]; 7837 reg_data = RREG32(reg_idx); 7838 reg_data |= CGTS_SA0_WGP00_CU0_TCP_CTRL_REG__TCPI_LS_OVERRIDE_MASK; 7839 WREG32(reg_idx, reg_data); 7840 } 7841 } 7842 7843 for (i = 0; i < ARRAY_SIZE(sm_ctlr_regs); i++) { 7844 reg_idx = adev->reg_offset[GC_HWIP][0][mmCGTS_SA0_QUAD0_SM_CTRL_REG_BASE_IDX] + 7845 sm_ctlr_regs[i]; 7846 reg_data = RREG32(reg_idx); 7847 reg_data &= ~CGTS_SA0_QUAD0_SM_CTRL_REG__SM_MODE_MASK; 7848 reg_data |= 2 << CGTS_SA0_QUAD0_SM_CTRL_REG__SM_MODE__SHIFT; 7849 WREG32(reg_idx, reg_data); 7850 } 7851 } 7852 7853 static int gfx_v10_0_update_gfx_clock_gating(struct amdgpu_device *adev, 7854 bool enable) 7855 { 7856 amdgpu_gfx_rlc_enter_safe_mode(adev, 0); 7857 7858 if (enable) { 7859 /* enable FGCG firstly*/ 7860 gfx_v10_0_update_fine_grain_clock_gating(adev, enable); 7861 /* CGCG/CGLS should be enabled after MGCG/MGLS 7862 * === MGCG + MGLS === 7863 */ 7864 gfx_v10_0_update_medium_grain_clock_gating(adev, enable); 7865 /* === CGCG /CGLS for GFX 3D Only === */ 7866 gfx_v10_0_update_3d_clock_gating(adev, enable); 7867 /* === CGCG + CGLS === */ 7868 gfx_v10_0_update_coarse_grain_clock_gating(adev, enable); 7869 7870 if ((amdgpu_ip_version(adev, GC_HWIP, 0) == 7871 IP_VERSION(10, 1, 10)) || 7872 (amdgpu_ip_version(adev, GC_HWIP, 0) == 7873 IP_VERSION(10, 1, 1)) || 7874 (amdgpu_ip_version(adev, GC_HWIP, 0) == 7875 IP_VERSION(10, 1, 2))) 7876 gfx_v10_0_apply_medium_grain_clock_gating_workaround(adev); 7877 } else { 7878 /* CGCG/CGLS should be disabled before MGCG/MGLS 7879 * === CGCG + CGLS === 7880 */ 7881 gfx_v10_0_update_coarse_grain_clock_gating(adev, enable); 7882 /* === CGCG /CGLS for GFX 3D Only === */ 7883 gfx_v10_0_update_3d_clock_gating(adev, enable); 7884 /* === MGCG + MGLS === */ 7885 gfx_v10_0_update_medium_grain_clock_gating(adev, enable); 7886 /* disable fgcg at last*/ 7887 gfx_v10_0_update_fine_grain_clock_gating(adev, enable); 7888 } 7889 7890 if (adev->cg_flags & 7891 (AMD_CG_SUPPORT_GFX_MGCG | 7892 AMD_CG_SUPPORT_GFX_CGLS | 7893 AMD_CG_SUPPORT_GFX_CGCG | 7894 AMD_CG_SUPPORT_GFX_3D_CGCG | 7895 AMD_CG_SUPPORT_GFX_3D_CGLS)) 7896 gfx_v10_0_enable_gui_idle_interrupt(adev, enable); 7897 7898 amdgpu_gfx_rlc_exit_safe_mode(adev, 0); 7899 7900 return 0; 7901 } 7902 7903 static void gfx_v10_0_update_spm_vmid_internal(struct amdgpu_device *adev, 7904 unsigned int vmid) 7905 { 7906 u32 data; 7907 7908 /* not for *_SOC15 */ 7909 data = RREG32_SOC15_NO_KIQ(GC, 0, mmRLC_SPM_MC_CNTL); 7910 7911 data &= ~RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK; 7912 data |= (vmid & RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK) << RLC_SPM_MC_CNTL__RLC_SPM_VMID__SHIFT; 7913 7914 WREG32_SOC15_NO_KIQ(GC, 0, mmRLC_SPM_MC_CNTL, data); 7915 } 7916 7917 static void gfx_v10_0_update_spm_vmid(struct amdgpu_device *adev, unsigned int vmid) 7918 { 7919 amdgpu_gfx_off_ctrl(adev, false); 7920 7921 gfx_v10_0_update_spm_vmid_internal(adev, vmid); 7922 7923 amdgpu_gfx_off_ctrl(adev, true); 7924 } 7925 7926 static bool gfx_v10_0_check_rlcg_range(struct amdgpu_device *adev, 7927 uint32_t offset, 7928 struct soc15_reg_rlcg *entries, int arr_size) 7929 { 7930 int i; 7931 uint32_t reg; 7932 7933 if (!entries) 7934 return false; 7935 7936 for (i = 0; i < arr_size; i++) { 7937 const struct soc15_reg_rlcg *entry; 7938 7939 entry = &entries[i]; 7940 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg; 7941 if (offset == reg) 7942 return true; 7943 } 7944 7945 return false; 7946 } 7947 7948 static bool gfx_v10_0_is_rlcg_access_range(struct amdgpu_device *adev, u32 offset) 7949 { 7950 return gfx_v10_0_check_rlcg_range(adev, offset, NULL, 0); 7951 } 7952 7953 static void gfx_v10_cntl_power_gating(struct amdgpu_device *adev, bool enable) 7954 { 7955 u32 data = RREG32_SOC15(GC, 0, mmRLC_PG_CNTL); 7956 7957 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) 7958 data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK; 7959 else 7960 data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK; 7961 7962 WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, data); 7963 7964 /* 7965 * CGPG enablement required and the register to program the hysteresis value 7966 * RLC_PG_DELAY_3.CGCG_ACTIVE_BEFORE_CGPG to the desired CGPG hysteresis value 7967 * in refclk count. Note that RLC FW is modified to take 16 bits from 7968 * RLC_PG_DELAY_3[15:0] as the hysteresis instead of just 8 bits. 7969 * 7970 * The recommendation from RLC team is setting RLC_PG_DELAY_3 to 200us as part) 7971 * of CGPG enablement starting point. 7972 * Power/performance team will optimize it and might give a new value later. 7973 */ 7974 if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) { 7975 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 7976 case IP_VERSION(10, 3, 1): 7977 case IP_VERSION(10, 3, 3): 7978 case IP_VERSION(10, 3, 6): 7979 case IP_VERSION(10, 3, 7): 7980 data = 0x4E20 & RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK_Vangogh; 7981 WREG32_SOC15(GC, 0, mmRLC_PG_DELAY_3, data); 7982 break; 7983 default: 7984 break; 7985 } 7986 } 7987 } 7988 7989 static void gfx_v10_cntl_pg(struct amdgpu_device *adev, bool enable) 7990 { 7991 amdgpu_gfx_rlc_enter_safe_mode(adev, 0); 7992 7993 gfx_v10_cntl_power_gating(adev, enable); 7994 7995 amdgpu_gfx_rlc_exit_safe_mode(adev, 0); 7996 } 7997 7998 static const struct amdgpu_rlc_funcs gfx_v10_0_rlc_funcs = { 7999 .is_rlc_enabled = gfx_v10_0_is_rlc_enabled, 8000 .set_safe_mode = gfx_v10_0_set_safe_mode, 8001 .unset_safe_mode = gfx_v10_0_unset_safe_mode, 8002 .init = gfx_v10_0_rlc_init, 8003 .get_csb_size = gfx_v10_0_get_csb_size, 8004 .get_csb_buffer = gfx_v10_0_get_csb_buffer, 8005 .resume = gfx_v10_0_rlc_resume, 8006 .stop = gfx_v10_0_rlc_stop, 8007 .reset = gfx_v10_0_rlc_reset, 8008 .start = gfx_v10_0_rlc_start, 8009 .update_spm_vmid = gfx_v10_0_update_spm_vmid, 8010 }; 8011 8012 static const struct amdgpu_rlc_funcs gfx_v10_0_rlc_funcs_sriov = { 8013 .is_rlc_enabled = gfx_v10_0_is_rlc_enabled, 8014 .set_safe_mode = gfx_v10_0_set_safe_mode, 8015 .unset_safe_mode = gfx_v10_0_unset_safe_mode, 8016 .init = gfx_v10_0_rlc_init, 8017 .get_csb_size = gfx_v10_0_get_csb_size, 8018 .get_csb_buffer = gfx_v10_0_get_csb_buffer, 8019 .resume = gfx_v10_0_rlc_resume, 8020 .stop = gfx_v10_0_rlc_stop, 8021 .reset = gfx_v10_0_rlc_reset, 8022 .start = gfx_v10_0_rlc_start, 8023 .update_spm_vmid = gfx_v10_0_update_spm_vmid, 8024 .is_rlcg_access_range = gfx_v10_0_is_rlcg_access_range, 8025 }; 8026 8027 static int gfx_v10_0_set_powergating_state(void *handle, 8028 enum amd_powergating_state state) 8029 { 8030 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 8031 bool enable = (state == AMD_PG_STATE_GATE); 8032 8033 if (amdgpu_sriov_vf(adev)) 8034 return 0; 8035 8036 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 8037 case IP_VERSION(10, 1, 10): 8038 case IP_VERSION(10, 1, 1): 8039 case IP_VERSION(10, 1, 2): 8040 case IP_VERSION(10, 3, 0): 8041 case IP_VERSION(10, 3, 2): 8042 case IP_VERSION(10, 3, 4): 8043 case IP_VERSION(10, 3, 5): 8044 amdgpu_gfx_off_ctrl(adev, enable); 8045 break; 8046 case IP_VERSION(10, 3, 1): 8047 case IP_VERSION(10, 3, 3): 8048 case IP_VERSION(10, 3, 6): 8049 case IP_VERSION(10, 3, 7): 8050 if (!enable) 8051 amdgpu_gfx_off_ctrl(adev, false); 8052 8053 gfx_v10_cntl_pg(adev, enable); 8054 8055 if (enable) 8056 amdgpu_gfx_off_ctrl(adev, true); 8057 8058 break; 8059 default: 8060 break; 8061 } 8062 return 0; 8063 } 8064 8065 static int gfx_v10_0_set_clockgating_state(void *handle, 8066 enum amd_clockgating_state state) 8067 { 8068 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 8069 8070 if (amdgpu_sriov_vf(adev)) 8071 return 0; 8072 8073 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 8074 case IP_VERSION(10, 1, 10): 8075 case IP_VERSION(10, 1, 1): 8076 case IP_VERSION(10, 1, 2): 8077 case IP_VERSION(10, 3, 0): 8078 case IP_VERSION(10, 3, 2): 8079 case IP_VERSION(10, 3, 1): 8080 case IP_VERSION(10, 3, 4): 8081 case IP_VERSION(10, 3, 5): 8082 case IP_VERSION(10, 3, 6): 8083 case IP_VERSION(10, 3, 3): 8084 case IP_VERSION(10, 3, 7): 8085 gfx_v10_0_update_gfx_clock_gating(adev, 8086 state == AMD_CG_STATE_GATE); 8087 break; 8088 default: 8089 break; 8090 } 8091 return 0; 8092 } 8093 8094 static void gfx_v10_0_get_clockgating_state(void *handle, u64 *flags) 8095 { 8096 struct amdgpu_device *adev = (struct amdgpu_device *)handle; 8097 int data; 8098 8099 /* AMD_CG_SUPPORT_GFX_FGCG */ 8100 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE)); 8101 if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_FGCG_OVERRIDE_MASK)) 8102 *flags |= AMD_CG_SUPPORT_GFX_FGCG; 8103 8104 /* AMD_CG_SUPPORT_GFX_MGCG */ 8105 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE)); 8106 if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK)) 8107 *flags |= AMD_CG_SUPPORT_GFX_MGCG; 8108 8109 /* AMD_CG_SUPPORT_GFX_CGCG */ 8110 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL)); 8111 if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK) 8112 *flags |= AMD_CG_SUPPORT_GFX_CGCG; 8113 8114 /* AMD_CG_SUPPORT_GFX_CGLS */ 8115 if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK) 8116 *flags |= AMD_CG_SUPPORT_GFX_CGLS; 8117 8118 /* AMD_CG_SUPPORT_GFX_RLC_LS */ 8119 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL)); 8120 if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) 8121 *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS; 8122 8123 /* AMD_CG_SUPPORT_GFX_CP_LS */ 8124 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL)); 8125 if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) 8126 *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS; 8127 8128 /* AMD_CG_SUPPORT_GFX_3D_CGCG */ 8129 data = RREG32_KIQ(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D)); 8130 if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK) 8131 *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG; 8132 8133 /* AMD_CG_SUPPORT_GFX_3D_CGLS */ 8134 if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK) 8135 *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS; 8136 } 8137 8138 static u64 gfx_v10_0_ring_get_rptr_gfx(struct amdgpu_ring *ring) 8139 { 8140 /* gfx10 is 32bit rptr*/ 8141 return *(uint32_t *)ring->rptr_cpu_addr; 8142 } 8143 8144 static u64 gfx_v10_0_ring_get_wptr_gfx(struct amdgpu_ring *ring) 8145 { 8146 struct amdgpu_device *adev = ring->adev; 8147 u64 wptr; 8148 8149 /* XXX check if swapping is necessary on BE */ 8150 if (ring->use_doorbell) { 8151 wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr); 8152 } else { 8153 wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR); 8154 wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32; 8155 } 8156 8157 return wptr; 8158 } 8159 8160 static void gfx_v10_0_ring_set_wptr_gfx(struct amdgpu_ring *ring) 8161 { 8162 struct amdgpu_device *adev = ring->adev; 8163 uint32_t *wptr_saved; 8164 uint32_t *is_queue_unmap; 8165 uint64_t aggregated_db_index; 8166 uint32_t mqd_size = adev->mqds[AMDGPU_HW_IP_GFX].mqd_size; 8167 uint64_t wptr_tmp; 8168 8169 if (ring->is_mes_queue) { 8170 wptr_saved = (uint32_t *)(ring->mqd_ptr + mqd_size); 8171 is_queue_unmap = (uint32_t *)(ring->mqd_ptr + mqd_size + 8172 sizeof(uint32_t)); 8173 aggregated_db_index = 8174 amdgpu_mes_get_aggregated_doorbell_index(adev, 8175 AMDGPU_MES_PRIORITY_LEVEL_NORMAL); 8176 8177 wptr_tmp = ring->wptr & ring->buf_mask; 8178 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, wptr_tmp); 8179 *wptr_saved = wptr_tmp; 8180 /* assume doorbell always being used by mes mapped queue */ 8181 if (*is_queue_unmap) { 8182 WDOORBELL64(aggregated_db_index, wptr_tmp); 8183 WDOORBELL64(ring->doorbell_index, wptr_tmp); 8184 } else { 8185 WDOORBELL64(ring->doorbell_index, wptr_tmp); 8186 8187 if (*is_queue_unmap) 8188 WDOORBELL64(aggregated_db_index, wptr_tmp); 8189 } 8190 } else { 8191 if (ring->use_doorbell) { 8192 /* XXX check if swapping is necessary on BE */ 8193 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, 8194 ring->wptr); 8195 WDOORBELL64(ring->doorbell_index, ring->wptr); 8196 } else { 8197 WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, 8198 lower_32_bits(ring->wptr)); 8199 WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, 8200 upper_32_bits(ring->wptr)); 8201 } 8202 } 8203 } 8204 8205 static u64 gfx_v10_0_ring_get_rptr_compute(struct amdgpu_ring *ring) 8206 { 8207 /* gfx10 hardware is 32bit rptr */ 8208 return *(uint32_t *)ring->rptr_cpu_addr; 8209 } 8210 8211 static u64 gfx_v10_0_ring_get_wptr_compute(struct amdgpu_ring *ring) 8212 { 8213 u64 wptr; 8214 8215 /* XXX check if swapping is necessary on BE */ 8216 if (ring->use_doorbell) 8217 wptr = atomic64_read((atomic64_t *)ring->wptr_cpu_addr); 8218 else 8219 BUG(); 8220 return wptr; 8221 } 8222 8223 static void gfx_v10_0_ring_set_wptr_compute(struct amdgpu_ring *ring) 8224 { 8225 struct amdgpu_device *adev = ring->adev; 8226 uint32_t *wptr_saved; 8227 uint32_t *is_queue_unmap; 8228 uint64_t aggregated_db_index; 8229 uint32_t mqd_size = adev->mqds[AMDGPU_HW_IP_COMPUTE].mqd_size; 8230 uint64_t wptr_tmp; 8231 8232 if (ring->is_mes_queue) { 8233 wptr_saved = (uint32_t *)(ring->mqd_ptr + mqd_size); 8234 is_queue_unmap = (uint32_t *)(ring->mqd_ptr + mqd_size + 8235 sizeof(uint32_t)); 8236 aggregated_db_index = 8237 amdgpu_mes_get_aggregated_doorbell_index(adev, 8238 AMDGPU_MES_PRIORITY_LEVEL_NORMAL); 8239 8240 wptr_tmp = ring->wptr & ring->buf_mask; 8241 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, wptr_tmp); 8242 *wptr_saved = wptr_tmp; 8243 /* assume doorbell always used by mes mapped queue */ 8244 if (*is_queue_unmap) { 8245 WDOORBELL64(aggregated_db_index, wptr_tmp); 8246 WDOORBELL64(ring->doorbell_index, wptr_tmp); 8247 } else { 8248 WDOORBELL64(ring->doorbell_index, wptr_tmp); 8249 8250 if (*is_queue_unmap) 8251 WDOORBELL64(aggregated_db_index, wptr_tmp); 8252 } 8253 } else { 8254 /* XXX check if swapping is necessary on BE */ 8255 if (ring->use_doorbell) { 8256 atomic64_set((atomic64_t *)ring->wptr_cpu_addr, 8257 ring->wptr); 8258 WDOORBELL64(ring->doorbell_index, ring->wptr); 8259 } else { 8260 BUG(); /* only DOORBELL method supported on gfx10 now */ 8261 } 8262 } 8263 } 8264 8265 static void gfx_v10_0_ring_emit_hdp_flush(struct amdgpu_ring *ring) 8266 { 8267 struct amdgpu_device *adev = ring->adev; 8268 u32 ref_and_mask, reg_mem_engine; 8269 const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio.hdp_flush_reg; 8270 8271 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) { 8272 switch (ring->me) { 8273 case 1: 8274 ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe; 8275 break; 8276 case 2: 8277 ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe; 8278 break; 8279 default: 8280 return; 8281 } 8282 reg_mem_engine = 0; 8283 } else { 8284 ref_and_mask = nbio_hf_reg->ref_and_mask_cp0; 8285 reg_mem_engine = 1; /* pfp */ 8286 } 8287 8288 gfx_v10_0_wait_reg_mem(ring, reg_mem_engine, 0, 1, 8289 adev->nbio.funcs->get_hdp_flush_req_offset(adev), 8290 adev->nbio.funcs->get_hdp_flush_done_offset(adev), 8291 ref_and_mask, ref_and_mask, 0x20); 8292 } 8293 8294 static void gfx_v10_0_ring_emit_ib_gfx(struct amdgpu_ring *ring, 8295 struct amdgpu_job *job, 8296 struct amdgpu_ib *ib, 8297 uint32_t flags) 8298 { 8299 unsigned int vmid = AMDGPU_JOB_GET_VMID(job); 8300 u32 header, control = 0; 8301 8302 if (ib->flags & AMDGPU_IB_FLAG_CE) 8303 header = PACKET3(PACKET3_INDIRECT_BUFFER_CNST, 2); 8304 else 8305 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2); 8306 8307 control |= ib->length_dw | (vmid << 24); 8308 8309 if (ring->adev->gfx.mcbp && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) { 8310 control |= INDIRECT_BUFFER_PRE_ENB(1); 8311 8312 if (flags & AMDGPU_IB_PREEMPTED) 8313 control |= INDIRECT_BUFFER_PRE_RESUME(1); 8314 8315 if (!(ib->flags & AMDGPU_IB_FLAG_CE) && vmid) 8316 gfx_v10_0_ring_emit_de_meta(ring, 8317 (!amdgpu_sriov_vf(ring->adev) && flags & AMDGPU_IB_PREEMPTED) ? true : false); 8318 } 8319 8320 if (ring->is_mes_queue) 8321 /* inherit vmid from mqd */ 8322 control |= 0x400000; 8323 8324 amdgpu_ring_write(ring, header); 8325 BUG_ON(ib->gpu_addr & 0x3); /* Dword align */ 8326 amdgpu_ring_write(ring, 8327 #ifdef __BIG_ENDIAN 8328 (2 << 0) | 8329 #endif 8330 lower_32_bits(ib->gpu_addr)); 8331 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr)); 8332 amdgpu_ring_write(ring, control); 8333 } 8334 8335 static void gfx_v10_0_ring_emit_ib_compute(struct amdgpu_ring *ring, 8336 struct amdgpu_job *job, 8337 struct amdgpu_ib *ib, 8338 uint32_t flags) 8339 { 8340 unsigned int vmid = AMDGPU_JOB_GET_VMID(job); 8341 u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24); 8342 8343 if (ring->is_mes_queue) 8344 /* inherit vmid from mqd */ 8345 control |= 0x40000000; 8346 8347 /* Currently, there is a high possibility to get wave ID mismatch 8348 * between ME and GDS, leading to a hw deadlock, because ME generates 8349 * different wave IDs than the GDS expects. This situation happens 8350 * randomly when at least 5 compute pipes use GDS ordered append. 8351 * The wave IDs generated by ME are also wrong after suspend/resume. 8352 * Those are probably bugs somewhere else in the kernel driver. 8353 * 8354 * Writing GDS_COMPUTE_MAX_WAVE_ID resets wave ID counters in ME and 8355 * GDS to 0 for this ring (me/pipe). 8356 */ 8357 if (ib->flags & AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID) { 8358 amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); 8359 amdgpu_ring_write(ring, mmGDS_COMPUTE_MAX_WAVE_ID); 8360 amdgpu_ring_write(ring, ring->adev->gds.gds_compute_max_wave_id); 8361 } 8362 8363 amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2)); 8364 BUG_ON(ib->gpu_addr & 0x3); /* Dword align */ 8365 amdgpu_ring_write(ring, 8366 #ifdef __BIG_ENDIAN 8367 (2 << 0) | 8368 #endif 8369 lower_32_bits(ib->gpu_addr)); 8370 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr)); 8371 amdgpu_ring_write(ring, control); 8372 } 8373 8374 static void gfx_v10_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, 8375 u64 seq, unsigned int flags) 8376 { 8377 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT; 8378 bool int_sel = flags & AMDGPU_FENCE_FLAG_INT; 8379 8380 /* RELEASE_MEM - flush caches, send int */ 8381 amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6)); 8382 amdgpu_ring_write(ring, (PACKET3_RELEASE_MEM_GCR_SEQ | 8383 PACKET3_RELEASE_MEM_GCR_GL2_WB | 8384 PACKET3_RELEASE_MEM_GCR_GLM_INV | /* must be set with GLM_WB */ 8385 PACKET3_RELEASE_MEM_GCR_GLM_WB | 8386 PACKET3_RELEASE_MEM_CACHE_POLICY(3) | 8387 PACKET3_RELEASE_MEM_EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | 8388 PACKET3_RELEASE_MEM_EVENT_INDEX(5))); 8389 amdgpu_ring_write(ring, (PACKET3_RELEASE_MEM_DATA_SEL(write64bit ? 2 : 1) | 8390 PACKET3_RELEASE_MEM_INT_SEL(int_sel ? 2 : 0))); 8391 8392 /* 8393 * the address should be Qword aligned if 64bit write, Dword 8394 * aligned if only send 32bit data low (discard data high) 8395 */ 8396 if (write64bit) 8397 BUG_ON(addr & 0x7); 8398 else 8399 BUG_ON(addr & 0x3); 8400 amdgpu_ring_write(ring, lower_32_bits(addr)); 8401 amdgpu_ring_write(ring, upper_32_bits(addr)); 8402 amdgpu_ring_write(ring, lower_32_bits(seq)); 8403 amdgpu_ring_write(ring, upper_32_bits(seq)); 8404 amdgpu_ring_write(ring, ring->is_mes_queue ? 8405 (ring->hw_queue_id | AMDGPU_FENCE_MES_QUEUE_FLAG) : 0); 8406 } 8407 8408 static void gfx_v10_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring) 8409 { 8410 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX); 8411 uint32_t seq = ring->fence_drv.sync_seq; 8412 uint64_t addr = ring->fence_drv.gpu_addr; 8413 8414 gfx_v10_0_wait_reg_mem(ring, usepfp, 1, 0, lower_32_bits(addr), 8415 upper_32_bits(addr), seq, 0xffffffff, 4); 8416 } 8417 8418 static void gfx_v10_0_ring_invalidate_tlbs(struct amdgpu_ring *ring, 8419 uint16_t pasid, uint32_t flush_type, 8420 bool all_hub, uint8_t dst_sel) 8421 { 8422 amdgpu_ring_write(ring, PACKET3(PACKET3_INVALIDATE_TLBS, 0)); 8423 amdgpu_ring_write(ring, 8424 PACKET3_INVALIDATE_TLBS_DST_SEL(dst_sel) | 8425 PACKET3_INVALIDATE_TLBS_ALL_HUB(all_hub) | 8426 PACKET3_INVALIDATE_TLBS_PASID(pasid) | 8427 PACKET3_INVALIDATE_TLBS_FLUSH_TYPE(flush_type)); 8428 } 8429 8430 static void gfx_v10_0_ring_emit_vm_flush(struct amdgpu_ring *ring, 8431 unsigned int vmid, uint64_t pd_addr) 8432 { 8433 if (ring->is_mes_queue) 8434 gfx_v10_0_ring_invalidate_tlbs(ring, 0, 0, false, 0); 8435 else 8436 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr); 8437 8438 /* compute doesn't have PFP */ 8439 if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) { 8440 /* sync PFP to ME, otherwise we might get invalid PFP reads */ 8441 amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0)); 8442 amdgpu_ring_write(ring, 0x0); 8443 } 8444 } 8445 8446 static void gfx_v10_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr, 8447 u64 seq, unsigned int flags) 8448 { 8449 struct amdgpu_device *adev = ring->adev; 8450 8451 /* we only allocate 32bit for each seq wb address */ 8452 BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT); 8453 8454 /* write fence seq to the "addr" */ 8455 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); 8456 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) | 8457 WRITE_DATA_DST_SEL(5) | WR_CONFIRM)); 8458 amdgpu_ring_write(ring, lower_32_bits(addr)); 8459 amdgpu_ring_write(ring, upper_32_bits(addr)); 8460 amdgpu_ring_write(ring, lower_32_bits(seq)); 8461 8462 if (flags & AMDGPU_FENCE_FLAG_INT) { 8463 /* set register to trigger INT */ 8464 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); 8465 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) | 8466 WRITE_DATA_DST_SEL(0) | WR_CONFIRM)); 8467 amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS)); 8468 amdgpu_ring_write(ring, 0); 8469 amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */ 8470 } 8471 } 8472 8473 static void gfx_v10_0_ring_emit_sb(struct amdgpu_ring *ring) 8474 { 8475 amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0)); 8476 amdgpu_ring_write(ring, 0); 8477 } 8478 8479 static void gfx_v10_0_ring_emit_cntxcntl(struct amdgpu_ring *ring, 8480 uint32_t flags) 8481 { 8482 uint32_t dw2 = 0; 8483 8484 if (ring->adev->gfx.mcbp) 8485 gfx_v10_0_ring_emit_ce_meta(ring, 8486 (!amdgpu_sriov_vf(ring->adev) && flags & AMDGPU_IB_PREEMPTED) ? true : false); 8487 8488 dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */ 8489 if (flags & AMDGPU_HAVE_CTX_SWITCH) { 8490 /* set load_global_config & load_global_uconfig */ 8491 dw2 |= 0x8001; 8492 /* set load_cs_sh_regs */ 8493 dw2 |= 0x01000000; 8494 /* set load_per_context_state & load_gfx_sh_regs for GFX */ 8495 dw2 |= 0x10002; 8496 8497 /* set load_ce_ram if preamble presented */ 8498 if (AMDGPU_PREAMBLE_IB_PRESENT & flags) 8499 dw2 |= 0x10000000; 8500 } else { 8501 /* still load_ce_ram if this is the first time preamble presented 8502 * although there is no context switch happens. 8503 */ 8504 if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags) 8505 dw2 |= 0x10000000; 8506 } 8507 8508 amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1)); 8509 amdgpu_ring_write(ring, dw2); 8510 amdgpu_ring_write(ring, 0); 8511 } 8512 8513 static unsigned int gfx_v10_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring) 8514 { 8515 unsigned int ret; 8516 8517 amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3)); 8518 amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr)); 8519 amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr)); 8520 amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */ 8521 ret = ring->wptr & ring->buf_mask; 8522 amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */ 8523 8524 return ret; 8525 } 8526 8527 static void gfx_v10_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned int offset) 8528 { 8529 unsigned int cur; 8530 8531 BUG_ON(offset > ring->buf_mask); 8532 BUG_ON(ring->ring[offset] != 0x55aa55aa); 8533 8534 cur = (ring->wptr - 1) & ring->buf_mask; 8535 if (likely(cur > offset)) 8536 ring->ring[offset] = cur - offset; 8537 else 8538 ring->ring[offset] = (ring->buf_mask + 1) - offset + cur; 8539 } 8540 8541 static int gfx_v10_0_ring_preempt_ib(struct amdgpu_ring *ring) 8542 { 8543 int i, r = 0; 8544 struct amdgpu_device *adev = ring->adev; 8545 struct amdgpu_kiq *kiq = &adev->gfx.kiq[0]; 8546 struct amdgpu_ring *kiq_ring = &kiq->ring; 8547 unsigned long flags; 8548 8549 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues) 8550 return -EINVAL; 8551 8552 spin_lock_irqsave(&kiq->ring_lock, flags); 8553 8554 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size)) { 8555 spin_unlock_irqrestore(&kiq->ring_lock, flags); 8556 return -ENOMEM; 8557 } 8558 8559 /* assert preemption condition */ 8560 amdgpu_ring_set_preempt_cond_exec(ring, false); 8561 8562 /* assert IB preemption, emit the trailing fence */ 8563 kiq->pmf->kiq_unmap_queues(kiq_ring, ring, PREEMPT_QUEUES_NO_UNMAP, 8564 ring->trail_fence_gpu_addr, 8565 ++ring->trail_seq); 8566 amdgpu_ring_commit(kiq_ring); 8567 8568 spin_unlock_irqrestore(&kiq->ring_lock, flags); 8569 8570 /* poll the trailing fence */ 8571 for (i = 0; i < adev->usec_timeout; i++) { 8572 if (ring->trail_seq == 8573 le32_to_cpu(*(ring->trail_fence_cpu_addr))) 8574 break; 8575 udelay(1); 8576 } 8577 8578 if (i >= adev->usec_timeout) { 8579 r = -EINVAL; 8580 DRM_ERROR("ring %d failed to preempt ib\n", ring->idx); 8581 } 8582 8583 /* deassert preemption condition */ 8584 amdgpu_ring_set_preempt_cond_exec(ring, true); 8585 return r; 8586 } 8587 8588 static void gfx_v10_0_ring_emit_ce_meta(struct amdgpu_ring *ring, bool resume) 8589 { 8590 struct amdgpu_device *adev = ring->adev; 8591 struct v10_ce_ib_state ce_payload = {0}; 8592 uint64_t offset, ce_payload_gpu_addr; 8593 void *ce_payload_cpu_addr; 8594 int cnt; 8595 8596 cnt = (sizeof(ce_payload) >> 2) + 4 - 2; 8597 8598 if (ring->is_mes_queue) { 8599 offset = offsetof(struct amdgpu_mes_ctx_meta_data, 8600 gfx[0].gfx_meta_data) + 8601 offsetof(struct v10_gfx_meta_data, ce_payload); 8602 ce_payload_gpu_addr = 8603 amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset); 8604 ce_payload_cpu_addr = 8605 amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset); 8606 } else { 8607 offset = offsetof(struct v10_gfx_meta_data, ce_payload); 8608 ce_payload_gpu_addr = amdgpu_csa_vaddr(ring->adev) + offset; 8609 ce_payload_cpu_addr = adev->virt.csa_cpu_addr + offset; 8610 } 8611 8612 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt)); 8613 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) | 8614 WRITE_DATA_DST_SEL(8) | 8615 WR_CONFIRM) | 8616 WRITE_DATA_CACHE_POLICY(0)); 8617 amdgpu_ring_write(ring, lower_32_bits(ce_payload_gpu_addr)); 8618 amdgpu_ring_write(ring, upper_32_bits(ce_payload_gpu_addr)); 8619 8620 if (resume) 8621 amdgpu_ring_write_multiple(ring, ce_payload_cpu_addr, 8622 sizeof(ce_payload) >> 2); 8623 else 8624 amdgpu_ring_write_multiple(ring, (void *)&ce_payload, 8625 sizeof(ce_payload) >> 2); 8626 } 8627 8628 static void gfx_v10_0_ring_emit_de_meta(struct amdgpu_ring *ring, bool resume) 8629 { 8630 struct amdgpu_device *adev = ring->adev; 8631 struct v10_de_ib_state de_payload = {0}; 8632 uint64_t offset, gds_addr, de_payload_gpu_addr; 8633 void *de_payload_cpu_addr; 8634 int cnt; 8635 8636 if (ring->is_mes_queue) { 8637 offset = offsetof(struct amdgpu_mes_ctx_meta_data, 8638 gfx[0].gfx_meta_data) + 8639 offsetof(struct v10_gfx_meta_data, de_payload); 8640 de_payload_gpu_addr = 8641 amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset); 8642 de_payload_cpu_addr = 8643 amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset); 8644 8645 offset = offsetof(struct amdgpu_mes_ctx_meta_data, 8646 gfx[0].gds_backup) + 8647 offsetof(struct v10_gfx_meta_data, de_payload); 8648 gds_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset); 8649 } else { 8650 offset = offsetof(struct v10_gfx_meta_data, de_payload); 8651 de_payload_gpu_addr = amdgpu_csa_vaddr(ring->adev) + offset; 8652 de_payload_cpu_addr = adev->virt.csa_cpu_addr + offset; 8653 8654 gds_addr = ALIGN(amdgpu_csa_vaddr(ring->adev) + 8655 AMDGPU_CSA_SIZE - adev->gds.gds_size, 8656 PAGE_SIZE); 8657 } 8658 8659 de_payload.gds_backup_addrlo = lower_32_bits(gds_addr); 8660 de_payload.gds_backup_addrhi = upper_32_bits(gds_addr); 8661 8662 cnt = (sizeof(de_payload) >> 2) + 4 - 2; 8663 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt)); 8664 amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) | 8665 WRITE_DATA_DST_SEL(8) | 8666 WR_CONFIRM) | 8667 WRITE_DATA_CACHE_POLICY(0)); 8668 amdgpu_ring_write(ring, lower_32_bits(de_payload_gpu_addr)); 8669 amdgpu_ring_write(ring, upper_32_bits(de_payload_gpu_addr)); 8670 8671 if (resume) 8672 amdgpu_ring_write_multiple(ring, de_payload_cpu_addr, 8673 sizeof(de_payload) >> 2); 8674 else 8675 amdgpu_ring_write_multiple(ring, (void *)&de_payload, 8676 sizeof(de_payload) >> 2); 8677 } 8678 8679 static void gfx_v10_0_ring_emit_frame_cntl(struct amdgpu_ring *ring, bool start, 8680 bool secure) 8681 { 8682 uint32_t v = secure ? FRAME_TMZ : 0; 8683 8684 amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0)); 8685 amdgpu_ring_write(ring, v | FRAME_CMD(start ? 0 : 1)); 8686 } 8687 8688 static void gfx_v10_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg, 8689 uint32_t reg_val_offs) 8690 { 8691 struct amdgpu_device *adev = ring->adev; 8692 8693 amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4)); 8694 amdgpu_ring_write(ring, 0 | /* src: register*/ 8695 (5 << 8) | /* dst: memory */ 8696 (1 << 20)); /* write confirm */ 8697 amdgpu_ring_write(ring, reg); 8698 amdgpu_ring_write(ring, 0); 8699 amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr + 8700 reg_val_offs * 4)); 8701 amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr + 8702 reg_val_offs * 4)); 8703 } 8704 8705 static void gfx_v10_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg, 8706 uint32_t val) 8707 { 8708 uint32_t cmd = 0; 8709 8710 switch (ring->funcs->type) { 8711 case AMDGPU_RING_TYPE_GFX: 8712 cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM; 8713 break; 8714 case AMDGPU_RING_TYPE_KIQ: 8715 cmd = (1 << 16); /* no inc addr */ 8716 break; 8717 default: 8718 cmd = WR_CONFIRM; 8719 break; 8720 } 8721 amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); 8722 amdgpu_ring_write(ring, cmd); 8723 amdgpu_ring_write(ring, reg); 8724 amdgpu_ring_write(ring, 0); 8725 amdgpu_ring_write(ring, val); 8726 } 8727 8728 static void gfx_v10_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg, 8729 uint32_t val, uint32_t mask) 8730 { 8731 gfx_v10_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20); 8732 } 8733 8734 static void gfx_v10_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring, 8735 uint32_t reg0, uint32_t reg1, 8736 uint32_t ref, uint32_t mask) 8737 { 8738 int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX); 8739 struct amdgpu_device *adev = ring->adev; 8740 bool fw_version_ok = false; 8741 8742 fw_version_ok = adev->gfx.cp_fw_write_wait; 8743 8744 if (fw_version_ok) 8745 gfx_v10_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1, 8746 ref, mask, 0x20); 8747 else 8748 amdgpu_ring_emit_reg_write_reg_wait_helper(ring, reg0, reg1, 8749 ref, mask); 8750 } 8751 8752 static void gfx_v10_0_ring_soft_recovery(struct amdgpu_ring *ring, 8753 unsigned int vmid) 8754 { 8755 struct amdgpu_device *adev = ring->adev; 8756 uint32_t value = 0; 8757 8758 value = REG_SET_FIELD(value, SQ_CMD, CMD, 0x03); 8759 value = REG_SET_FIELD(value, SQ_CMD, MODE, 0x01); 8760 value = REG_SET_FIELD(value, SQ_CMD, CHECK_VMID, 1); 8761 value = REG_SET_FIELD(value, SQ_CMD, VM_ID, vmid); 8762 WREG32_SOC15(GC, 0, mmSQ_CMD, value); 8763 } 8764 8765 static void 8766 gfx_v10_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev, 8767 uint32_t me, uint32_t pipe, 8768 enum amdgpu_interrupt_state state) 8769 { 8770 uint32_t cp_int_cntl, cp_int_cntl_reg; 8771 8772 if (!me) { 8773 switch (pipe) { 8774 case 0: 8775 cp_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0); 8776 break; 8777 case 1: 8778 cp_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING1); 8779 break; 8780 default: 8781 DRM_DEBUG("invalid pipe %d\n", pipe); 8782 return; 8783 } 8784 } else { 8785 DRM_DEBUG("invalid me %d\n", me); 8786 return; 8787 } 8788 8789 switch (state) { 8790 case AMDGPU_IRQ_STATE_DISABLE: 8791 cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg); 8792 cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0, 8793 TIME_STAMP_INT_ENABLE, 0); 8794 WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl); 8795 break; 8796 case AMDGPU_IRQ_STATE_ENABLE: 8797 cp_int_cntl = RREG32_SOC15_IP(GC, cp_int_cntl_reg); 8798 cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0, 8799 TIME_STAMP_INT_ENABLE, 1); 8800 WREG32_SOC15_IP(GC, cp_int_cntl_reg, cp_int_cntl); 8801 break; 8802 default: 8803 break; 8804 } 8805 } 8806 8807 static void gfx_v10_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev, 8808 int me, int pipe, 8809 enum amdgpu_interrupt_state state) 8810 { 8811 u32 mec_int_cntl, mec_int_cntl_reg; 8812 8813 /* 8814 * amdgpu controls only the first MEC. That's why this function only 8815 * handles the setting of interrupts for this specific MEC. All other 8816 * pipes' interrupts are set by amdkfd. 8817 */ 8818 8819 if (me == 1) { 8820 switch (pipe) { 8821 case 0: 8822 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL); 8823 break; 8824 case 1: 8825 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL); 8826 break; 8827 case 2: 8828 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL); 8829 break; 8830 case 3: 8831 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL); 8832 break; 8833 default: 8834 DRM_DEBUG("invalid pipe %d\n", pipe); 8835 return; 8836 } 8837 } else { 8838 DRM_DEBUG("invalid me %d\n", me); 8839 return; 8840 } 8841 8842 switch (state) { 8843 case AMDGPU_IRQ_STATE_DISABLE: 8844 mec_int_cntl = RREG32_SOC15_IP(GC, mec_int_cntl_reg); 8845 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL, 8846 TIME_STAMP_INT_ENABLE, 0); 8847 WREG32_SOC15_IP(GC, mec_int_cntl_reg, mec_int_cntl); 8848 break; 8849 case AMDGPU_IRQ_STATE_ENABLE: 8850 mec_int_cntl = RREG32_SOC15_IP(GC, mec_int_cntl_reg); 8851 mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL, 8852 TIME_STAMP_INT_ENABLE, 1); 8853 WREG32_SOC15_IP(GC, mec_int_cntl_reg, mec_int_cntl); 8854 break; 8855 default: 8856 break; 8857 } 8858 } 8859 8860 static int gfx_v10_0_set_eop_interrupt_state(struct amdgpu_device *adev, 8861 struct amdgpu_irq_src *src, 8862 unsigned int type, 8863 enum amdgpu_interrupt_state state) 8864 { 8865 switch (type) { 8866 case AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP: 8867 gfx_v10_0_set_gfx_eop_interrupt_state(adev, 0, 0, state); 8868 break; 8869 case AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP: 8870 gfx_v10_0_set_gfx_eop_interrupt_state(adev, 0, 1, state); 8871 break; 8872 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP: 8873 gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 0, state); 8874 break; 8875 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP: 8876 gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 1, state); 8877 break; 8878 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP: 8879 gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 2, state); 8880 break; 8881 case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP: 8882 gfx_v10_0_set_compute_eop_interrupt_state(adev, 1, 3, state); 8883 break; 8884 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP: 8885 gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 0, state); 8886 break; 8887 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP: 8888 gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 1, state); 8889 break; 8890 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP: 8891 gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 2, state); 8892 break; 8893 case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP: 8894 gfx_v10_0_set_compute_eop_interrupt_state(adev, 2, 3, state); 8895 break; 8896 default: 8897 break; 8898 } 8899 return 0; 8900 } 8901 8902 static int gfx_v10_0_eop_irq(struct amdgpu_device *adev, 8903 struct amdgpu_irq_src *source, 8904 struct amdgpu_iv_entry *entry) 8905 { 8906 int i; 8907 u8 me_id, pipe_id, queue_id; 8908 struct amdgpu_ring *ring; 8909 uint32_t mes_queue_id = entry->src_data[0]; 8910 8911 DRM_DEBUG("IH: CP EOP\n"); 8912 8913 if (adev->enable_mes && (mes_queue_id & AMDGPU_FENCE_MES_QUEUE_FLAG)) { 8914 struct amdgpu_mes_queue *queue; 8915 8916 mes_queue_id &= AMDGPU_FENCE_MES_QUEUE_ID_MASK; 8917 8918 spin_lock(&adev->mes.queue_id_lock); 8919 queue = idr_find(&adev->mes.queue_id_idr, mes_queue_id); 8920 if (queue) { 8921 DRM_DEBUG("process mes queue id = %d\n", mes_queue_id); 8922 amdgpu_fence_process(queue->ring); 8923 } 8924 spin_unlock(&adev->mes.queue_id_lock); 8925 } else { 8926 me_id = (entry->ring_id & 0x0c) >> 2; 8927 pipe_id = (entry->ring_id & 0x03) >> 0; 8928 queue_id = (entry->ring_id & 0x70) >> 4; 8929 8930 switch (me_id) { 8931 case 0: 8932 if (pipe_id == 0) 8933 amdgpu_fence_process(&adev->gfx.gfx_ring[0]); 8934 else 8935 amdgpu_fence_process(&adev->gfx.gfx_ring[1]); 8936 break; 8937 case 1: 8938 case 2: 8939 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 8940 ring = &adev->gfx.compute_ring[i]; 8941 /* Per-queue interrupt is supported for MEC starting from VI. 8942 * The interrupt can only be enabled/disabled per pipe instead 8943 * of per queue. 8944 */ 8945 if ((ring->me == me_id) && 8946 (ring->pipe == pipe_id) && 8947 (ring->queue == queue_id)) 8948 amdgpu_fence_process(ring); 8949 } 8950 break; 8951 } 8952 } 8953 8954 return 0; 8955 } 8956 8957 static int gfx_v10_0_set_priv_reg_fault_state(struct amdgpu_device *adev, 8958 struct amdgpu_irq_src *source, 8959 unsigned int type, 8960 enum amdgpu_interrupt_state state) 8961 { 8962 switch (state) { 8963 case AMDGPU_IRQ_STATE_DISABLE: 8964 case AMDGPU_IRQ_STATE_ENABLE: 8965 WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0, 8966 PRIV_REG_INT_ENABLE, 8967 state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0); 8968 break; 8969 default: 8970 break; 8971 } 8972 8973 return 0; 8974 } 8975 8976 static int gfx_v10_0_set_priv_inst_fault_state(struct amdgpu_device *adev, 8977 struct amdgpu_irq_src *source, 8978 unsigned int type, 8979 enum amdgpu_interrupt_state state) 8980 { 8981 switch (state) { 8982 case AMDGPU_IRQ_STATE_DISABLE: 8983 case AMDGPU_IRQ_STATE_ENABLE: 8984 WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0, 8985 PRIV_INSTR_INT_ENABLE, 8986 state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0); 8987 break; 8988 default: 8989 break; 8990 } 8991 8992 return 0; 8993 } 8994 8995 static void gfx_v10_0_handle_priv_fault(struct amdgpu_device *adev, 8996 struct amdgpu_iv_entry *entry) 8997 { 8998 u8 me_id, pipe_id, queue_id; 8999 struct amdgpu_ring *ring; 9000 int i; 9001 9002 me_id = (entry->ring_id & 0x0c) >> 2; 9003 pipe_id = (entry->ring_id & 0x03) >> 0; 9004 queue_id = (entry->ring_id & 0x70) >> 4; 9005 9006 switch (me_id) { 9007 case 0: 9008 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 9009 ring = &adev->gfx.gfx_ring[i]; 9010 /* we only enabled 1 gfx queue per pipe for now */ 9011 if (ring->me == me_id && ring->pipe == pipe_id) 9012 drm_sched_fault(&ring->sched); 9013 } 9014 break; 9015 case 1: 9016 case 2: 9017 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 9018 ring = &adev->gfx.compute_ring[i]; 9019 if (ring->me == me_id && ring->pipe == pipe_id && 9020 ring->queue == queue_id) 9021 drm_sched_fault(&ring->sched); 9022 } 9023 break; 9024 default: 9025 BUG(); 9026 } 9027 } 9028 9029 static int gfx_v10_0_priv_reg_irq(struct amdgpu_device *adev, 9030 struct amdgpu_irq_src *source, 9031 struct amdgpu_iv_entry *entry) 9032 { 9033 DRM_ERROR("Illegal register access in command stream\n"); 9034 gfx_v10_0_handle_priv_fault(adev, entry); 9035 return 0; 9036 } 9037 9038 static int gfx_v10_0_priv_inst_irq(struct amdgpu_device *adev, 9039 struct amdgpu_irq_src *source, 9040 struct amdgpu_iv_entry *entry) 9041 { 9042 DRM_ERROR("Illegal instruction in command stream\n"); 9043 gfx_v10_0_handle_priv_fault(adev, entry); 9044 return 0; 9045 } 9046 9047 static int gfx_v10_0_kiq_set_interrupt_state(struct amdgpu_device *adev, 9048 struct amdgpu_irq_src *src, 9049 unsigned int type, 9050 enum amdgpu_interrupt_state state) 9051 { 9052 uint32_t tmp, target; 9053 struct amdgpu_ring *ring = &(adev->gfx.kiq[0].ring); 9054 9055 if (ring->me == 1) 9056 target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL); 9057 else 9058 target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL); 9059 target += ring->pipe; 9060 9061 switch (type) { 9062 case AMDGPU_CP_KIQ_IRQ_DRIVER0: 9063 if (state == AMDGPU_IRQ_STATE_DISABLE) { 9064 tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL); 9065 tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL, 9066 GENERIC2_INT_ENABLE, 0); 9067 WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp); 9068 9069 tmp = RREG32_SOC15_IP(GC, target); 9070 tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL, 9071 GENERIC2_INT_ENABLE, 0); 9072 WREG32_SOC15_IP(GC, target, tmp); 9073 } else { 9074 tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL); 9075 tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL, 9076 GENERIC2_INT_ENABLE, 1); 9077 WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp); 9078 9079 tmp = RREG32_SOC15_IP(GC, target); 9080 tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL, 9081 GENERIC2_INT_ENABLE, 1); 9082 WREG32_SOC15_IP(GC, target, tmp); 9083 } 9084 break; 9085 default: 9086 BUG(); /* kiq only support GENERIC2_INT now */ 9087 break; 9088 } 9089 return 0; 9090 } 9091 9092 static int gfx_v10_0_kiq_irq(struct amdgpu_device *adev, 9093 struct amdgpu_irq_src *source, 9094 struct amdgpu_iv_entry *entry) 9095 { 9096 u8 me_id, pipe_id, queue_id; 9097 struct amdgpu_ring *ring = &(adev->gfx.kiq[0].ring); 9098 9099 me_id = (entry->ring_id & 0x0c) >> 2; 9100 pipe_id = (entry->ring_id & 0x03) >> 0; 9101 queue_id = (entry->ring_id & 0x70) >> 4; 9102 DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n", 9103 me_id, pipe_id, queue_id); 9104 9105 amdgpu_fence_process(ring); 9106 return 0; 9107 } 9108 9109 static void gfx_v10_0_emit_mem_sync(struct amdgpu_ring *ring) 9110 { 9111 const unsigned int gcr_cntl = 9112 PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_INV(1) | 9113 PACKET3_ACQUIRE_MEM_GCR_CNTL_GL2_WB(1) | 9114 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_INV(1) | 9115 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLM_WB(1) | 9116 PACKET3_ACQUIRE_MEM_GCR_CNTL_GL1_INV(1) | 9117 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLV_INV(1) | 9118 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLK_INV(1) | 9119 PACKET3_ACQUIRE_MEM_GCR_CNTL_GLI_INV(1); 9120 9121 /* ACQUIRE_MEM - make one or more surfaces valid for use by the subsequent operations */ 9122 amdgpu_ring_write(ring, PACKET3(PACKET3_ACQUIRE_MEM, 6)); 9123 amdgpu_ring_write(ring, 0); /* CP_COHER_CNTL */ 9124 amdgpu_ring_write(ring, 0xffffffff); /* CP_COHER_SIZE */ 9125 amdgpu_ring_write(ring, 0xffffff); /* CP_COHER_SIZE_HI */ 9126 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE */ 9127 amdgpu_ring_write(ring, 0); /* CP_COHER_BASE_HI */ 9128 amdgpu_ring_write(ring, 0x0000000A); /* POLL_INTERVAL */ 9129 amdgpu_ring_write(ring, gcr_cntl); /* GCR_CNTL */ 9130 } 9131 9132 static const struct amd_ip_funcs gfx_v10_0_ip_funcs = { 9133 .name = "gfx_v10_0", 9134 .early_init = gfx_v10_0_early_init, 9135 .late_init = gfx_v10_0_late_init, 9136 .sw_init = gfx_v10_0_sw_init, 9137 .sw_fini = gfx_v10_0_sw_fini, 9138 .hw_init = gfx_v10_0_hw_init, 9139 .hw_fini = gfx_v10_0_hw_fini, 9140 .suspend = gfx_v10_0_suspend, 9141 .resume = gfx_v10_0_resume, 9142 .is_idle = gfx_v10_0_is_idle, 9143 .wait_for_idle = gfx_v10_0_wait_for_idle, 9144 .soft_reset = gfx_v10_0_soft_reset, 9145 .set_clockgating_state = gfx_v10_0_set_clockgating_state, 9146 .set_powergating_state = gfx_v10_0_set_powergating_state, 9147 .get_clockgating_state = gfx_v10_0_get_clockgating_state, 9148 }; 9149 9150 static const struct amdgpu_ring_funcs gfx_v10_0_ring_funcs_gfx = { 9151 .type = AMDGPU_RING_TYPE_GFX, 9152 .align_mask = 0xff, 9153 .nop = PACKET3(PACKET3_NOP, 0x3FFF), 9154 .support_64bit_ptrs = true, 9155 .secure_submission_supported = true, 9156 .get_rptr = gfx_v10_0_ring_get_rptr_gfx, 9157 .get_wptr = gfx_v10_0_ring_get_wptr_gfx, 9158 .set_wptr = gfx_v10_0_ring_set_wptr_gfx, 9159 .emit_frame_size = /* totally 242 maximum if 16 IBs */ 9160 5 + /* COND_EXEC */ 9161 7 + /* PIPELINE_SYNC */ 9162 SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 + 9163 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 + 9164 2 + /* VM_FLUSH */ 9165 8 + /* FENCE for VM_FLUSH */ 9166 20 + /* GDS switch */ 9167 4 + /* double SWITCH_BUFFER, 9168 * the first COND_EXEC jump to the place 9169 * just prior to this double SWITCH_BUFFER 9170 */ 9171 5 + /* COND_EXEC */ 9172 7 + /* HDP_flush */ 9173 4 + /* VGT_flush */ 9174 14 + /* CE_META */ 9175 31 + /* DE_META */ 9176 3 + /* CNTX_CTRL */ 9177 5 + /* HDP_INVL */ 9178 8 + 8 + /* FENCE x2 */ 9179 2 + /* SWITCH_BUFFER */ 9180 8, /* gfx_v10_0_emit_mem_sync */ 9181 .emit_ib_size = 4, /* gfx_v10_0_ring_emit_ib_gfx */ 9182 .emit_ib = gfx_v10_0_ring_emit_ib_gfx, 9183 .emit_fence = gfx_v10_0_ring_emit_fence, 9184 .emit_pipeline_sync = gfx_v10_0_ring_emit_pipeline_sync, 9185 .emit_vm_flush = gfx_v10_0_ring_emit_vm_flush, 9186 .emit_gds_switch = gfx_v10_0_ring_emit_gds_switch, 9187 .emit_hdp_flush = gfx_v10_0_ring_emit_hdp_flush, 9188 .test_ring = gfx_v10_0_ring_test_ring, 9189 .test_ib = gfx_v10_0_ring_test_ib, 9190 .insert_nop = amdgpu_ring_insert_nop, 9191 .pad_ib = amdgpu_ring_generic_pad_ib, 9192 .emit_switch_buffer = gfx_v10_0_ring_emit_sb, 9193 .emit_cntxcntl = gfx_v10_0_ring_emit_cntxcntl, 9194 .init_cond_exec = gfx_v10_0_ring_emit_init_cond_exec, 9195 .patch_cond_exec = gfx_v10_0_ring_emit_patch_cond_exec, 9196 .preempt_ib = gfx_v10_0_ring_preempt_ib, 9197 .emit_frame_cntl = gfx_v10_0_ring_emit_frame_cntl, 9198 .emit_wreg = gfx_v10_0_ring_emit_wreg, 9199 .emit_reg_wait = gfx_v10_0_ring_emit_reg_wait, 9200 .emit_reg_write_reg_wait = gfx_v10_0_ring_emit_reg_write_reg_wait, 9201 .soft_recovery = gfx_v10_0_ring_soft_recovery, 9202 .emit_mem_sync = gfx_v10_0_emit_mem_sync, 9203 }; 9204 9205 static const struct amdgpu_ring_funcs gfx_v10_0_ring_funcs_compute = { 9206 .type = AMDGPU_RING_TYPE_COMPUTE, 9207 .align_mask = 0xff, 9208 .nop = PACKET3(PACKET3_NOP, 0x3FFF), 9209 .support_64bit_ptrs = true, 9210 .get_rptr = gfx_v10_0_ring_get_rptr_compute, 9211 .get_wptr = gfx_v10_0_ring_get_wptr_compute, 9212 .set_wptr = gfx_v10_0_ring_set_wptr_compute, 9213 .emit_frame_size = 9214 20 + /* gfx_v10_0_ring_emit_gds_switch */ 9215 7 + /* gfx_v10_0_ring_emit_hdp_flush */ 9216 5 + /* hdp invalidate */ 9217 7 + /* gfx_v10_0_ring_emit_pipeline_sync */ 9218 SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 + 9219 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 + 9220 2 + /* gfx_v10_0_ring_emit_vm_flush */ 9221 8 + 8 + 8 + /* gfx_v10_0_ring_emit_fence x3 for user fence, vm fence */ 9222 8, /* gfx_v10_0_emit_mem_sync */ 9223 .emit_ib_size = 7, /* gfx_v10_0_ring_emit_ib_compute */ 9224 .emit_ib = gfx_v10_0_ring_emit_ib_compute, 9225 .emit_fence = gfx_v10_0_ring_emit_fence, 9226 .emit_pipeline_sync = gfx_v10_0_ring_emit_pipeline_sync, 9227 .emit_vm_flush = gfx_v10_0_ring_emit_vm_flush, 9228 .emit_gds_switch = gfx_v10_0_ring_emit_gds_switch, 9229 .emit_hdp_flush = gfx_v10_0_ring_emit_hdp_flush, 9230 .test_ring = gfx_v10_0_ring_test_ring, 9231 .test_ib = gfx_v10_0_ring_test_ib, 9232 .insert_nop = amdgpu_ring_insert_nop, 9233 .pad_ib = amdgpu_ring_generic_pad_ib, 9234 .emit_wreg = gfx_v10_0_ring_emit_wreg, 9235 .emit_reg_wait = gfx_v10_0_ring_emit_reg_wait, 9236 .emit_reg_write_reg_wait = gfx_v10_0_ring_emit_reg_write_reg_wait, 9237 .emit_mem_sync = gfx_v10_0_emit_mem_sync, 9238 }; 9239 9240 static const struct amdgpu_ring_funcs gfx_v10_0_ring_funcs_kiq = { 9241 .type = AMDGPU_RING_TYPE_KIQ, 9242 .align_mask = 0xff, 9243 .nop = PACKET3(PACKET3_NOP, 0x3FFF), 9244 .support_64bit_ptrs = true, 9245 .get_rptr = gfx_v10_0_ring_get_rptr_compute, 9246 .get_wptr = gfx_v10_0_ring_get_wptr_compute, 9247 .set_wptr = gfx_v10_0_ring_set_wptr_compute, 9248 .emit_frame_size = 9249 20 + /* gfx_v10_0_ring_emit_gds_switch */ 9250 7 + /* gfx_v10_0_ring_emit_hdp_flush */ 9251 5 + /*hdp invalidate */ 9252 7 + /* gfx_v10_0_ring_emit_pipeline_sync */ 9253 SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 + 9254 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 + 9255 2 + /* gfx_v10_0_ring_emit_vm_flush */ 9256 8 + 8 + 8, /* gfx_v10_0_ring_emit_fence_kiq x3 for user fence, vm fence */ 9257 .emit_ib_size = 7, /* gfx_v10_0_ring_emit_ib_compute */ 9258 .emit_ib = gfx_v10_0_ring_emit_ib_compute, 9259 .emit_fence = gfx_v10_0_ring_emit_fence_kiq, 9260 .test_ring = gfx_v10_0_ring_test_ring, 9261 .test_ib = gfx_v10_0_ring_test_ib, 9262 .insert_nop = amdgpu_ring_insert_nop, 9263 .pad_ib = amdgpu_ring_generic_pad_ib, 9264 .emit_rreg = gfx_v10_0_ring_emit_rreg, 9265 .emit_wreg = gfx_v10_0_ring_emit_wreg, 9266 .emit_reg_wait = gfx_v10_0_ring_emit_reg_wait, 9267 .emit_reg_write_reg_wait = gfx_v10_0_ring_emit_reg_write_reg_wait, 9268 }; 9269 9270 static void gfx_v10_0_set_ring_funcs(struct amdgpu_device *adev) 9271 { 9272 int i; 9273 9274 adev->gfx.kiq[0].ring.funcs = &gfx_v10_0_ring_funcs_kiq; 9275 9276 for (i = 0; i < adev->gfx.num_gfx_rings; i++) 9277 adev->gfx.gfx_ring[i].funcs = &gfx_v10_0_ring_funcs_gfx; 9278 9279 for (i = 0; i < adev->gfx.num_compute_rings; i++) 9280 adev->gfx.compute_ring[i].funcs = &gfx_v10_0_ring_funcs_compute; 9281 } 9282 9283 static const struct amdgpu_irq_src_funcs gfx_v10_0_eop_irq_funcs = { 9284 .set = gfx_v10_0_set_eop_interrupt_state, 9285 .process = gfx_v10_0_eop_irq, 9286 }; 9287 9288 static const struct amdgpu_irq_src_funcs gfx_v10_0_priv_reg_irq_funcs = { 9289 .set = gfx_v10_0_set_priv_reg_fault_state, 9290 .process = gfx_v10_0_priv_reg_irq, 9291 }; 9292 9293 static const struct amdgpu_irq_src_funcs gfx_v10_0_priv_inst_irq_funcs = { 9294 .set = gfx_v10_0_set_priv_inst_fault_state, 9295 .process = gfx_v10_0_priv_inst_irq, 9296 }; 9297 9298 static const struct amdgpu_irq_src_funcs gfx_v10_0_kiq_irq_funcs = { 9299 .set = gfx_v10_0_kiq_set_interrupt_state, 9300 .process = gfx_v10_0_kiq_irq, 9301 }; 9302 9303 static void gfx_v10_0_set_irq_funcs(struct amdgpu_device *adev) 9304 { 9305 adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST; 9306 adev->gfx.eop_irq.funcs = &gfx_v10_0_eop_irq_funcs; 9307 9308 adev->gfx.kiq[0].irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST; 9309 adev->gfx.kiq[0].irq.funcs = &gfx_v10_0_kiq_irq_funcs; 9310 9311 adev->gfx.priv_reg_irq.num_types = 1; 9312 adev->gfx.priv_reg_irq.funcs = &gfx_v10_0_priv_reg_irq_funcs; 9313 9314 adev->gfx.priv_inst_irq.num_types = 1; 9315 adev->gfx.priv_inst_irq.funcs = &gfx_v10_0_priv_inst_irq_funcs; 9316 } 9317 9318 static void gfx_v10_0_set_rlc_funcs(struct amdgpu_device *adev) 9319 { 9320 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) { 9321 case IP_VERSION(10, 1, 10): 9322 case IP_VERSION(10, 1, 1): 9323 case IP_VERSION(10, 1, 3): 9324 case IP_VERSION(10, 1, 4): 9325 case IP_VERSION(10, 3, 2): 9326 case IP_VERSION(10, 3, 1): 9327 case IP_VERSION(10, 3, 4): 9328 case IP_VERSION(10, 3, 5): 9329 case IP_VERSION(10, 3, 6): 9330 case IP_VERSION(10, 3, 3): 9331 case IP_VERSION(10, 3, 7): 9332 adev->gfx.rlc.funcs = &gfx_v10_0_rlc_funcs; 9333 break; 9334 case IP_VERSION(10, 1, 2): 9335 case IP_VERSION(10, 3, 0): 9336 adev->gfx.rlc.funcs = &gfx_v10_0_rlc_funcs_sriov; 9337 break; 9338 default: 9339 break; 9340 } 9341 } 9342 9343 static void gfx_v10_0_set_gds_init(struct amdgpu_device *adev) 9344 { 9345 unsigned int total_cu = adev->gfx.config.max_cu_per_sh * 9346 adev->gfx.config.max_sh_per_se * 9347 adev->gfx.config.max_shader_engines; 9348 9349 adev->gds.gds_size = 0x10000; 9350 adev->gds.gds_compute_max_wave_id = total_cu * 32 - 1; 9351 adev->gds.gws_size = 64; 9352 adev->gds.oa_size = 16; 9353 } 9354 9355 static void gfx_v10_0_set_mqd_funcs(struct amdgpu_device *adev) 9356 { 9357 /* set gfx eng mqd */ 9358 adev->mqds[AMDGPU_HW_IP_GFX].mqd_size = 9359 sizeof(struct v10_gfx_mqd); 9360 adev->mqds[AMDGPU_HW_IP_GFX].init_mqd = 9361 gfx_v10_0_gfx_mqd_init; 9362 /* set compute eng mqd */ 9363 adev->mqds[AMDGPU_HW_IP_COMPUTE].mqd_size = 9364 sizeof(struct v10_compute_mqd); 9365 adev->mqds[AMDGPU_HW_IP_COMPUTE].init_mqd = 9366 gfx_v10_0_compute_mqd_init; 9367 } 9368 9369 static void gfx_v10_0_set_user_wgp_inactive_bitmap_per_sh(struct amdgpu_device *adev, 9370 u32 bitmap) 9371 { 9372 u32 data; 9373 9374 if (!bitmap) 9375 return; 9376 9377 data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT; 9378 data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK; 9379 9380 WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data); 9381 } 9382 9383 static u32 gfx_v10_0_get_wgp_active_bitmap_per_sh(struct amdgpu_device *adev) 9384 { 9385 u32 disabled_mask = 9386 ~amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh >> 1); 9387 u32 efuse_setting = 0; 9388 u32 vbios_setting = 0; 9389 9390 efuse_setting = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG); 9391 efuse_setting &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK; 9392 efuse_setting >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT; 9393 9394 vbios_setting = RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG); 9395 vbios_setting &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS_MASK; 9396 vbios_setting >>= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_WGPS__SHIFT; 9397 9398 disabled_mask |= efuse_setting | vbios_setting; 9399 9400 return (~disabled_mask); 9401 } 9402 9403 static u32 gfx_v10_0_get_cu_active_bitmap_per_sh(struct amdgpu_device *adev) 9404 { 9405 u32 wgp_idx, wgp_active_bitmap; 9406 u32 cu_bitmap_per_wgp, cu_active_bitmap; 9407 9408 wgp_active_bitmap = gfx_v10_0_get_wgp_active_bitmap_per_sh(adev); 9409 cu_active_bitmap = 0; 9410 9411 for (wgp_idx = 0; wgp_idx < 16; wgp_idx++) { 9412 /* if there is one WGP enabled, it means 2 CUs will be enabled */ 9413 cu_bitmap_per_wgp = 3 << (2 * wgp_idx); 9414 if (wgp_active_bitmap & (1 << wgp_idx)) 9415 cu_active_bitmap |= cu_bitmap_per_wgp; 9416 } 9417 9418 return cu_active_bitmap; 9419 } 9420 9421 static int gfx_v10_0_get_cu_info(struct amdgpu_device *adev, 9422 struct amdgpu_cu_info *cu_info) 9423 { 9424 int i, j, k, counter, active_cu_number = 0; 9425 u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0; 9426 unsigned int disable_masks[4 * 2]; 9427 9428 if (!adev || !cu_info) 9429 return -EINVAL; 9430 9431 amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2); 9432 9433 mutex_lock(&adev->grbm_idx_mutex); 9434 for (i = 0; i < adev->gfx.config.max_shader_engines; i++) { 9435 for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) { 9436 bitmap = i * adev->gfx.config.max_sh_per_se + j; 9437 if (((amdgpu_ip_version(adev, GC_HWIP, 0) == 9438 IP_VERSION(10, 3, 0)) || 9439 (amdgpu_ip_version(adev, GC_HWIP, 0) == 9440 IP_VERSION(10, 3, 3)) || 9441 (amdgpu_ip_version(adev, GC_HWIP, 0) == 9442 IP_VERSION(10, 3, 6)) || 9443 (amdgpu_ip_version(adev, GC_HWIP, 0) == 9444 IP_VERSION(10, 3, 7))) && 9445 ((gfx_v10_3_get_disabled_sa(adev) >> bitmap) & 1)) 9446 continue; 9447 mask = 1; 9448 ao_bitmap = 0; 9449 counter = 0; 9450 gfx_v10_0_select_se_sh(adev, i, j, 0xffffffff, 0); 9451 if (i < 4 && j < 2) 9452 gfx_v10_0_set_user_wgp_inactive_bitmap_per_sh( 9453 adev, disable_masks[i * 2 + j]); 9454 bitmap = gfx_v10_0_get_cu_active_bitmap_per_sh(adev); 9455 cu_info->bitmap[0][i][j] = bitmap; 9456 9457 for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) { 9458 if (bitmap & mask) { 9459 if (counter < adev->gfx.config.max_cu_per_sh) 9460 ao_bitmap |= mask; 9461 counter++; 9462 } 9463 mask <<= 1; 9464 } 9465 active_cu_number += counter; 9466 if (i < 2 && j < 2) 9467 ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8)); 9468 cu_info->ao_cu_bitmap[i][j] = ao_bitmap; 9469 } 9470 } 9471 gfx_v10_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0); 9472 mutex_unlock(&adev->grbm_idx_mutex); 9473 9474 cu_info->number = active_cu_number; 9475 cu_info->ao_cu_mask = ao_cu_mask; 9476 cu_info->simd_per_cu = NUM_SIMD_PER_CU; 9477 9478 return 0; 9479 } 9480 9481 static u32 gfx_v10_3_get_disabled_sa(struct amdgpu_device *adev) 9482 { 9483 uint32_t efuse_setting, vbios_setting, disabled_sa, max_sa_mask; 9484 9485 efuse_setting = RREG32_SOC15(GC, 0, mmCC_GC_SA_UNIT_DISABLE); 9486 efuse_setting &= CC_GC_SA_UNIT_DISABLE__SA_DISABLE_MASK; 9487 efuse_setting >>= CC_GC_SA_UNIT_DISABLE__SA_DISABLE__SHIFT; 9488 9489 vbios_setting = RREG32_SOC15(GC, 0, mmGC_USER_SA_UNIT_DISABLE); 9490 vbios_setting &= GC_USER_SA_UNIT_DISABLE__SA_DISABLE_MASK; 9491 vbios_setting >>= GC_USER_SA_UNIT_DISABLE__SA_DISABLE__SHIFT; 9492 9493 max_sa_mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_sh_per_se * 9494 adev->gfx.config.max_shader_engines); 9495 disabled_sa = efuse_setting | vbios_setting; 9496 disabled_sa &= max_sa_mask; 9497 9498 return disabled_sa; 9499 } 9500 9501 static void gfx_v10_3_program_pbb_mode(struct amdgpu_device *adev) 9502 { 9503 uint32_t max_sa_per_se, max_sa_per_se_mask, max_shader_engines; 9504 uint32_t disabled_sa_mask, se_index, disabled_sa_per_se; 9505 9506 disabled_sa_mask = gfx_v10_3_get_disabled_sa(adev); 9507 9508 max_sa_per_se = adev->gfx.config.max_sh_per_se; 9509 max_sa_per_se_mask = (1 << max_sa_per_se) - 1; 9510 max_shader_engines = adev->gfx.config.max_shader_engines; 9511 9512 for (se_index = 0; max_shader_engines > se_index; se_index++) { 9513 disabled_sa_per_se = disabled_sa_mask >> (se_index * max_sa_per_se); 9514 disabled_sa_per_se &= max_sa_per_se_mask; 9515 if (disabled_sa_per_se == max_sa_per_se_mask) { 9516 WREG32_FIELD15(GC, 0, PA_SC_ENHANCE_3, FORCE_PBB_WORKLOAD_MODE_TO_ZERO, 1); 9517 break; 9518 } 9519 } 9520 } 9521 9522 static void gfx_v10_3_set_power_brake_sequence(struct amdgpu_device *adev) 9523 { 9524 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 9525 (0x1 << GRBM_GFX_INDEX__SA_BROADCAST_WRITES__SHIFT) | 9526 (0x1 << GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES__SHIFT) | 9527 (0x1 << GRBM_GFX_INDEX__SE_BROADCAST_WRITES__SHIFT)); 9528 9529 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, ixPWRBRK_STALL_PATTERN_CTRL); 9530 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, 9531 (0x1 << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_STEP_INTERVAL__SHIFT) | 9532 (0x12 << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_BEGIN_STEP__SHIFT) | 9533 (0x13 << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_END_STEP__SHIFT) | 9534 (0xf << PWRBRK_STALL_PATTERN_CTRL__PWRBRK_THROTTLE_PATTERN_BIT_NUMS__SHIFT)); 9535 9536 WREG32_SOC15(GC, 0, mmGC_THROTTLE_CTRL_Sienna_Cichlid, 9537 (0x1 << GC_THROTTLE_CTRL__PWRBRK_STALL_EN__SHIFT) | 9538 (0x1 << GC_THROTTLE_CTRL__PATTERN_MODE__SHIFT) | 9539 (0x5 << GC_THROTTLE_CTRL__RELEASE_STEP_INTERVAL__SHIFT)); 9540 9541 WREG32_SOC15(GC, 0, mmDIDT_IND_INDEX, ixDIDT_SQ_THROTTLE_CTRL); 9542 9543 WREG32_SOC15(GC, 0, mmDIDT_IND_DATA, 9544 (0x1 << DIDT_SQ_THROTTLE_CTRL__PWRBRK_STALL_EN__SHIFT)); 9545 } 9546 9547 const struct amdgpu_ip_block_version gfx_v10_0_ip_block = { 9548 .type = AMD_IP_BLOCK_TYPE_GFX, 9549 .major = 10, 9550 .minor = 0, 9551 .rev = 0, 9552 .funcs = &gfx_v10_0_ip_funcs, 9553 }; 9554