xref: /linux/drivers/gpu/drm/amd/amdgpu/dce_v8_0.c (revision b7e32ae6664285e156e9f0cd821e63e19798baf7)
1 /*
2  * Copyright 2014 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #include <drm/drm_edid.h>
25 #include <drm/drm_fourcc.h>
26 #include <drm/drm_modeset_helper.h>
27 #include <drm/drm_modeset_helper_vtables.h>
28 #include <drm/drm_vblank.h>
29 
30 #include "amdgpu.h"
31 #include "amdgpu_pm.h"
32 #include "amdgpu_i2c.h"
33 #include "cikd.h"
34 #include "atom.h"
35 #include "amdgpu_atombios.h"
36 #include "atombios_crtc.h"
37 #include "atombios_encoders.h"
38 #include "amdgpu_pll.h"
39 #include "amdgpu_connectors.h"
40 #include "amdgpu_display.h"
41 #include "dce_v8_0.h"
42 
43 #include "dce/dce_8_0_d.h"
44 #include "dce/dce_8_0_sh_mask.h"
45 
46 #include "gca/gfx_7_2_enum.h"
47 
48 #include "gmc/gmc_7_1_d.h"
49 #include "gmc/gmc_7_1_sh_mask.h"
50 
51 #include "oss/oss_2_0_d.h"
52 #include "oss/oss_2_0_sh_mask.h"
53 
54 static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
55 static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
56 
57 static const u32 crtc_offsets[6] = {
58 	CRTC0_REGISTER_OFFSET,
59 	CRTC1_REGISTER_OFFSET,
60 	CRTC2_REGISTER_OFFSET,
61 	CRTC3_REGISTER_OFFSET,
62 	CRTC4_REGISTER_OFFSET,
63 	CRTC5_REGISTER_OFFSET
64 };
65 
66 static const u32 hpd_offsets[] = {
67 	HPD0_REGISTER_OFFSET,
68 	HPD1_REGISTER_OFFSET,
69 	HPD2_REGISTER_OFFSET,
70 	HPD3_REGISTER_OFFSET,
71 	HPD4_REGISTER_OFFSET,
72 	HPD5_REGISTER_OFFSET
73 };
74 
75 static const uint32_t dig_offsets[] = {
76 	CRTC0_REGISTER_OFFSET,
77 	CRTC1_REGISTER_OFFSET,
78 	CRTC2_REGISTER_OFFSET,
79 	CRTC3_REGISTER_OFFSET,
80 	CRTC4_REGISTER_OFFSET,
81 	CRTC5_REGISTER_OFFSET,
82 	(0x13830 - 0x7030) >> 2,
83 };
84 
85 static const struct {
86 	uint32_t	reg;
87 	uint32_t	vblank;
88 	uint32_t	vline;
89 	uint32_t	hpd;
90 
91 } interrupt_status_offsets[6] = { {
92 	.reg = mmDISP_INTERRUPT_STATUS,
93 	.vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
94 	.vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
95 	.hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
96 }, {
97 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
98 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
99 	.vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
100 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
101 }, {
102 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
103 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
104 	.vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
105 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
106 }, {
107 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
108 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
109 	.vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
110 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
111 }, {
112 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
113 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
114 	.vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
115 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
116 }, {
117 	.reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
118 	.vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
119 	.vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
120 	.hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
121 } };
122 
123 static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
124 				     u32 block_offset, u32 reg)
125 {
126 	unsigned long flags;
127 	u32 r;
128 
129 	spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
130 	WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
131 	r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
132 	spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
133 
134 	return r;
135 }
136 
137 static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
138 				      u32 block_offset, u32 reg, u32 v)
139 {
140 	unsigned long flags;
141 
142 	spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
143 	WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
144 	WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
145 	spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
146 }
147 
148 static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
149 {
150 	if (crtc >= adev->mode_info.num_crtc)
151 		return 0;
152 	else
153 		return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
154 }
155 
156 static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
157 {
158 	unsigned i;
159 
160 	/* Enable pflip interrupts */
161 	for (i = 0; i < adev->mode_info.num_crtc; i++)
162 		amdgpu_irq_get(adev, &adev->pageflip_irq, i);
163 }
164 
165 static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
166 {
167 	unsigned i;
168 
169 	/* Disable pflip interrupts */
170 	for (i = 0; i < adev->mode_info.num_crtc; i++)
171 		amdgpu_irq_put(adev, &adev->pageflip_irq, i);
172 }
173 
174 /**
175  * dce_v8_0_page_flip - pageflip callback.
176  *
177  * @adev: amdgpu_device pointer
178  * @crtc_id: crtc to cleanup pageflip on
179  * @crtc_base: new address of the crtc (GPU MC address)
180  * @async: asynchronous flip
181  *
182  * Triggers the actual pageflip by updating the primary
183  * surface base address.
184  */
185 static void dce_v8_0_page_flip(struct amdgpu_device *adev,
186 			       int crtc_id, u64 crtc_base, bool async)
187 {
188 	struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
189 	struct drm_framebuffer *fb = amdgpu_crtc->base.primary->fb;
190 
191 	/* flip at hsync for async, default is vsync */
192 	WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
193 	       GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
194 	/* update pitch */
195 	WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset,
196 	       fb->pitches[0] / fb->format->cpp[0]);
197 	/* update the primary scanout addresses */
198 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
199 	       upper_32_bits(crtc_base));
200 	/* writing to the low address triggers the update */
201 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
202 	       lower_32_bits(crtc_base));
203 	/* post the write */
204 	RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
205 }
206 
207 static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
208 					u32 *vbl, u32 *position)
209 {
210 	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
211 		return -EINVAL;
212 
213 	*vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
214 	*position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
215 
216 	return 0;
217 }
218 
219 /**
220  * dce_v8_0_hpd_sense - hpd sense callback.
221  *
222  * @adev: amdgpu_device pointer
223  * @hpd: hpd (hotplug detect) pin
224  *
225  * Checks if a digital monitor is connected (evergreen+).
226  * Returns true if connected, false if not connected.
227  */
228 static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
229 			       enum amdgpu_hpd_id hpd)
230 {
231 	bool connected = false;
232 
233 	if (hpd >= adev->mode_info.num_hpd)
234 		return connected;
235 
236 	if (RREG32(mmDC_HPD1_INT_STATUS + hpd_offsets[hpd]) &
237 	    DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
238 		connected = true;
239 
240 	return connected;
241 }
242 
243 /**
244  * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
245  *
246  * @adev: amdgpu_device pointer
247  * @hpd: hpd (hotplug detect) pin
248  *
249  * Set the polarity of the hpd pin (evergreen+).
250  */
251 static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
252 				      enum amdgpu_hpd_id hpd)
253 {
254 	u32 tmp;
255 	bool connected = dce_v8_0_hpd_sense(adev, hpd);
256 
257 	if (hpd >= adev->mode_info.num_hpd)
258 		return;
259 
260 	tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
261 	if (connected)
262 		tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
263 	else
264 		tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
265 	WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
266 }
267 
268 static void dce_v8_0_hpd_int_ack(struct amdgpu_device *adev,
269 				 int hpd)
270 {
271 	u32 tmp;
272 
273 	if (hpd >= adev->mode_info.num_hpd) {
274 		DRM_DEBUG("invalid hpd %d\n", hpd);
275 		return;
276 	}
277 
278 	tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
279 	tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
280 	WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
281 }
282 
283 /**
284  * dce_v8_0_hpd_init - hpd setup callback.
285  *
286  * @adev: amdgpu_device pointer
287  *
288  * Setup the hpd pins used by the card (evergreen+).
289  * Enable the pin, set the polarity, and enable the hpd interrupts.
290  */
291 static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
292 {
293 	struct drm_device *dev = adev_to_drm(adev);
294 	struct drm_connector *connector;
295 	struct drm_connector_list_iter iter;
296 	u32 tmp;
297 
298 	drm_connector_list_iter_begin(dev, &iter);
299 	drm_for_each_connector_iter(connector, &iter) {
300 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
301 
302 		if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
303 			continue;
304 
305 		tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
306 		tmp |= DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
307 		WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
308 
309 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
310 		    connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
311 			/* don't try to enable hpd on eDP or LVDS avoid breaking the
312 			 * aux dp channel on imac and help (but not completely fix)
313 			 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
314 			 * also avoid interrupt storms during dpms.
315 			 */
316 			tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
317 			tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
318 			WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
319 			continue;
320 		}
321 
322 		dce_v8_0_hpd_int_ack(adev, amdgpu_connector->hpd.hpd);
323 		dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
324 		amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
325 	}
326 	drm_connector_list_iter_end(&iter);
327 }
328 
329 /**
330  * dce_v8_0_hpd_fini - hpd tear down callback.
331  *
332  * @adev: amdgpu_device pointer
333  *
334  * Tear down the hpd pins used by the card (evergreen+).
335  * Disable the hpd interrupts.
336  */
337 static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
338 {
339 	struct drm_device *dev = adev_to_drm(adev);
340 	struct drm_connector *connector;
341 	struct drm_connector_list_iter iter;
342 	u32 tmp;
343 
344 	drm_connector_list_iter_begin(dev, &iter);
345 	drm_for_each_connector_iter(connector, &iter) {
346 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
347 
348 		if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
349 			continue;
350 
351 		tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
352 		tmp &= ~DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
353 		WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
354 
355 		amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
356 	}
357 	drm_connector_list_iter_end(&iter);
358 }
359 
360 static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
361 {
362 	return mmDC_GPIO_HPD_A;
363 }
364 
365 static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
366 {
367 	u32 crtc_hung = 0;
368 	u32 crtc_status[6];
369 	u32 i, j, tmp;
370 
371 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
372 		if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
373 			crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
374 			crtc_hung |= (1 << i);
375 		}
376 	}
377 
378 	for (j = 0; j < 10; j++) {
379 		for (i = 0; i < adev->mode_info.num_crtc; i++) {
380 			if (crtc_hung & (1 << i)) {
381 				tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
382 				if (tmp != crtc_status[i])
383 					crtc_hung &= ~(1 << i);
384 			}
385 		}
386 		if (crtc_hung == 0)
387 			return false;
388 		udelay(100);
389 	}
390 
391 	return true;
392 }
393 
394 static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
395 					  bool render)
396 {
397 	u32 tmp;
398 
399 	/* Lockout access through VGA aperture*/
400 	tmp = RREG32(mmVGA_HDP_CONTROL);
401 	if (render)
402 		tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
403 	else
404 		tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
405 	WREG32(mmVGA_HDP_CONTROL, tmp);
406 
407 	/* disable VGA render */
408 	tmp = RREG32(mmVGA_RENDER_CONTROL);
409 	if (render)
410 		tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
411 	else
412 		tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
413 	WREG32(mmVGA_RENDER_CONTROL, tmp);
414 }
415 
416 static int dce_v8_0_get_num_crtc(struct amdgpu_device *adev)
417 {
418 	int num_crtc = 0;
419 
420 	switch (adev->asic_type) {
421 	case CHIP_BONAIRE:
422 	case CHIP_HAWAII:
423 		num_crtc = 6;
424 		break;
425 	case CHIP_KAVERI:
426 		num_crtc = 4;
427 		break;
428 	case CHIP_KABINI:
429 	case CHIP_MULLINS:
430 		num_crtc = 2;
431 		break;
432 	default:
433 		num_crtc = 0;
434 	}
435 	return num_crtc;
436 }
437 
438 void dce_v8_0_disable_dce(struct amdgpu_device *adev)
439 {
440 	/*Disable VGA render and enabled crtc, if has DCE engine*/
441 	if (amdgpu_atombios_has_dce_engine_info(adev)) {
442 		u32 tmp;
443 		int crtc_enabled, i;
444 
445 		dce_v8_0_set_vga_render_state(adev, false);
446 
447 		/*Disable crtc*/
448 		for (i = 0; i < dce_v8_0_get_num_crtc(adev); i++) {
449 			crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
450 									 CRTC_CONTROL, CRTC_MASTER_EN);
451 			if (crtc_enabled) {
452 				WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
453 				tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
454 				tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
455 				WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
456 				WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
457 			}
458 		}
459 	}
460 }
461 
462 static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
463 {
464 	struct drm_device *dev = encoder->dev;
465 	struct amdgpu_device *adev = drm_to_adev(dev);
466 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
467 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
468 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
469 	int bpc = 0;
470 	u32 tmp = 0;
471 	enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
472 
473 	if (connector) {
474 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
475 		bpc = amdgpu_connector_get_monitor_bpc(connector);
476 		dither = amdgpu_connector->dither;
477 	}
478 
479 	/* LVDS/eDP FMT is set up by atom */
480 	if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
481 		return;
482 
483 	/* not needed for analog */
484 	if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
485 	    (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
486 		return;
487 
488 	if (bpc == 0)
489 		return;
490 
491 	switch (bpc) {
492 	case 6:
493 		if (dither == AMDGPU_FMT_DITHER_ENABLE)
494 			/* XXX sort out optimal dither settings */
495 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
496 				FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
497 				FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
498 				(0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
499 		else
500 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
501 			(0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
502 		break;
503 	case 8:
504 		if (dither == AMDGPU_FMT_DITHER_ENABLE)
505 			/* XXX sort out optimal dither settings */
506 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
507 				FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
508 				FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
509 				FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
510 				(1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
511 		else
512 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
513 			(1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
514 		break;
515 	case 10:
516 		if (dither == AMDGPU_FMT_DITHER_ENABLE)
517 			/* XXX sort out optimal dither settings */
518 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
519 				FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
520 				FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
521 				FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
522 				(2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
523 		else
524 			tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
525 			(2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
526 		break;
527 	default:
528 		/* not needed */
529 		break;
530 	}
531 
532 	WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
533 }
534 
535 
536 /* display watermark setup */
537 /**
538  * dce_v8_0_line_buffer_adjust - Set up the line buffer
539  *
540  * @adev: amdgpu_device pointer
541  * @amdgpu_crtc: the selected display controller
542  * @mode: the current display mode on the selected display
543  * controller
544  *
545  * Setup up the line buffer allocation for
546  * the selected display controller (CIK).
547  * Returns the line buffer size in pixels.
548  */
549 static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
550 				       struct amdgpu_crtc *amdgpu_crtc,
551 				       struct drm_display_mode *mode)
552 {
553 	u32 tmp, buffer_alloc, i;
554 	u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
555 	/*
556 	 * Line Buffer Setup
557 	 * There are 6 line buffers, one for each display controllers.
558 	 * There are 3 partitions per LB. Select the number of partitions
559 	 * to enable based on the display width.  For display widths larger
560 	 * than 4096, you need use to use 2 display controllers and combine
561 	 * them using the stereo blender.
562 	 */
563 	if (amdgpu_crtc->base.enabled && mode) {
564 		if (mode->crtc_hdisplay < 1920) {
565 			tmp = 1;
566 			buffer_alloc = 2;
567 		} else if (mode->crtc_hdisplay < 2560) {
568 			tmp = 2;
569 			buffer_alloc = 2;
570 		} else if (mode->crtc_hdisplay < 4096) {
571 			tmp = 0;
572 			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
573 		} else {
574 			DRM_DEBUG_KMS("Mode too big for LB!\n");
575 			tmp = 0;
576 			buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
577 		}
578 	} else {
579 		tmp = 1;
580 		buffer_alloc = 0;
581 	}
582 
583 	WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
584 	      (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
585 	      (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
586 
587 	WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
588 	       (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
589 	for (i = 0; i < adev->usec_timeout; i++) {
590 		if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
591 		    PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
592 			break;
593 		udelay(1);
594 	}
595 
596 	if (amdgpu_crtc->base.enabled && mode) {
597 		switch (tmp) {
598 		case 0:
599 		default:
600 			return 4096 * 2;
601 		case 1:
602 			return 1920 * 2;
603 		case 2:
604 			return 2560 * 2;
605 		}
606 	}
607 
608 	/* controller not enabled, so no lb used */
609 	return 0;
610 }
611 
612 /**
613  * cik_get_number_of_dram_channels - get the number of dram channels
614  *
615  * @adev: amdgpu_device pointer
616  *
617  * Look up the number of video ram channels (CIK).
618  * Used for display watermark bandwidth calculations
619  * Returns the number of dram channels
620  */
621 static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
622 {
623 	u32 tmp = RREG32(mmMC_SHARED_CHMAP);
624 
625 	switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
626 	case 0:
627 	default:
628 		return 1;
629 	case 1:
630 		return 2;
631 	case 2:
632 		return 4;
633 	case 3:
634 		return 8;
635 	case 4:
636 		return 3;
637 	case 5:
638 		return 6;
639 	case 6:
640 		return 10;
641 	case 7:
642 		return 12;
643 	case 8:
644 		return 16;
645 	}
646 }
647 
648 struct dce8_wm_params {
649 	u32 dram_channels; /* number of dram channels */
650 	u32 yclk;          /* bandwidth per dram data pin in kHz */
651 	u32 sclk;          /* engine clock in kHz */
652 	u32 disp_clk;      /* display clock in kHz */
653 	u32 src_width;     /* viewport width */
654 	u32 active_time;   /* active display time in ns */
655 	u32 blank_time;    /* blank time in ns */
656 	bool interlaced;    /* mode is interlaced */
657 	fixed20_12 vsc;    /* vertical scale ratio */
658 	u32 num_heads;     /* number of active crtcs */
659 	u32 bytes_per_pixel; /* bytes per pixel display + overlay */
660 	u32 lb_size;       /* line buffer allocated to pipe */
661 	u32 vtaps;         /* vertical scaler taps */
662 };
663 
664 /**
665  * dce_v8_0_dram_bandwidth - get the dram bandwidth
666  *
667  * @wm: watermark calculation data
668  *
669  * Calculate the raw dram bandwidth (CIK).
670  * Used for display watermark bandwidth calculations
671  * Returns the dram bandwidth in MBytes/s
672  */
673 static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
674 {
675 	/* Calculate raw DRAM Bandwidth */
676 	fixed20_12 dram_efficiency; /* 0.7 */
677 	fixed20_12 yclk, dram_channels, bandwidth;
678 	fixed20_12 a;
679 
680 	a.full = dfixed_const(1000);
681 	yclk.full = dfixed_const(wm->yclk);
682 	yclk.full = dfixed_div(yclk, a);
683 	dram_channels.full = dfixed_const(wm->dram_channels * 4);
684 	a.full = dfixed_const(10);
685 	dram_efficiency.full = dfixed_const(7);
686 	dram_efficiency.full = dfixed_div(dram_efficiency, a);
687 	bandwidth.full = dfixed_mul(dram_channels, yclk);
688 	bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
689 
690 	return dfixed_trunc(bandwidth);
691 }
692 
693 /**
694  * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
695  *
696  * @wm: watermark calculation data
697  *
698  * Calculate the dram bandwidth used for display (CIK).
699  * Used for display watermark bandwidth calculations
700  * Returns the dram bandwidth for display in MBytes/s
701  */
702 static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
703 {
704 	/* Calculate DRAM Bandwidth and the part allocated to display. */
705 	fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
706 	fixed20_12 yclk, dram_channels, bandwidth;
707 	fixed20_12 a;
708 
709 	a.full = dfixed_const(1000);
710 	yclk.full = dfixed_const(wm->yclk);
711 	yclk.full = dfixed_div(yclk, a);
712 	dram_channels.full = dfixed_const(wm->dram_channels * 4);
713 	a.full = dfixed_const(10);
714 	disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
715 	disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
716 	bandwidth.full = dfixed_mul(dram_channels, yclk);
717 	bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
718 
719 	return dfixed_trunc(bandwidth);
720 }
721 
722 /**
723  * dce_v8_0_data_return_bandwidth - get the data return bandwidth
724  *
725  * @wm: watermark calculation data
726  *
727  * Calculate the data return bandwidth used for display (CIK).
728  * Used for display watermark bandwidth calculations
729  * Returns the data return bandwidth in MBytes/s
730  */
731 static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
732 {
733 	/* Calculate the display Data return Bandwidth */
734 	fixed20_12 return_efficiency; /* 0.8 */
735 	fixed20_12 sclk, bandwidth;
736 	fixed20_12 a;
737 
738 	a.full = dfixed_const(1000);
739 	sclk.full = dfixed_const(wm->sclk);
740 	sclk.full = dfixed_div(sclk, a);
741 	a.full = dfixed_const(10);
742 	return_efficiency.full = dfixed_const(8);
743 	return_efficiency.full = dfixed_div(return_efficiency, a);
744 	a.full = dfixed_const(32);
745 	bandwidth.full = dfixed_mul(a, sclk);
746 	bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
747 
748 	return dfixed_trunc(bandwidth);
749 }
750 
751 /**
752  * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
753  *
754  * @wm: watermark calculation data
755  *
756  * Calculate the dmif bandwidth used for display (CIK).
757  * Used for display watermark bandwidth calculations
758  * Returns the dmif bandwidth in MBytes/s
759  */
760 static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
761 {
762 	/* Calculate the DMIF Request Bandwidth */
763 	fixed20_12 disp_clk_request_efficiency; /* 0.8 */
764 	fixed20_12 disp_clk, bandwidth;
765 	fixed20_12 a, b;
766 
767 	a.full = dfixed_const(1000);
768 	disp_clk.full = dfixed_const(wm->disp_clk);
769 	disp_clk.full = dfixed_div(disp_clk, a);
770 	a.full = dfixed_const(32);
771 	b.full = dfixed_mul(a, disp_clk);
772 
773 	a.full = dfixed_const(10);
774 	disp_clk_request_efficiency.full = dfixed_const(8);
775 	disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
776 
777 	bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
778 
779 	return dfixed_trunc(bandwidth);
780 }
781 
782 /**
783  * dce_v8_0_available_bandwidth - get the min available bandwidth
784  *
785  * @wm: watermark calculation data
786  *
787  * Calculate the min available bandwidth used for display (CIK).
788  * Used for display watermark bandwidth calculations
789  * Returns the min available bandwidth in MBytes/s
790  */
791 static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
792 {
793 	/* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
794 	u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
795 	u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
796 	u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
797 
798 	return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
799 }
800 
801 /**
802  * dce_v8_0_average_bandwidth - get the average available bandwidth
803  *
804  * @wm: watermark calculation data
805  *
806  * Calculate the average available bandwidth used for display (CIK).
807  * Used for display watermark bandwidth calculations
808  * Returns the average available bandwidth in MBytes/s
809  */
810 static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
811 {
812 	/* Calculate the display mode Average Bandwidth
813 	 * DisplayMode should contain the source and destination dimensions,
814 	 * timing, etc.
815 	 */
816 	fixed20_12 bpp;
817 	fixed20_12 line_time;
818 	fixed20_12 src_width;
819 	fixed20_12 bandwidth;
820 	fixed20_12 a;
821 
822 	a.full = dfixed_const(1000);
823 	line_time.full = dfixed_const(wm->active_time + wm->blank_time);
824 	line_time.full = dfixed_div(line_time, a);
825 	bpp.full = dfixed_const(wm->bytes_per_pixel);
826 	src_width.full = dfixed_const(wm->src_width);
827 	bandwidth.full = dfixed_mul(src_width, bpp);
828 	bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
829 	bandwidth.full = dfixed_div(bandwidth, line_time);
830 
831 	return dfixed_trunc(bandwidth);
832 }
833 
834 /**
835  * dce_v8_0_latency_watermark - get the latency watermark
836  *
837  * @wm: watermark calculation data
838  *
839  * Calculate the latency watermark (CIK).
840  * Used for display watermark bandwidth calculations
841  * Returns the latency watermark in ns
842  */
843 static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
844 {
845 	/* First calculate the latency in ns */
846 	u32 mc_latency = 2000; /* 2000 ns. */
847 	u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
848 	u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
849 	u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
850 	u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
851 	u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
852 		(wm->num_heads * cursor_line_pair_return_time);
853 	u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
854 	u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
855 	u32 tmp, dmif_size = 12288;
856 	fixed20_12 a, b, c;
857 
858 	if (wm->num_heads == 0)
859 		return 0;
860 
861 	a.full = dfixed_const(2);
862 	b.full = dfixed_const(1);
863 	if ((wm->vsc.full > a.full) ||
864 	    ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
865 	    (wm->vtaps >= 5) ||
866 	    ((wm->vsc.full >= a.full) && wm->interlaced))
867 		max_src_lines_per_dst_line = 4;
868 	else
869 		max_src_lines_per_dst_line = 2;
870 
871 	a.full = dfixed_const(available_bandwidth);
872 	b.full = dfixed_const(wm->num_heads);
873 	a.full = dfixed_div(a, b);
874 	tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
875 	tmp = min(dfixed_trunc(a), tmp);
876 
877 	lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
878 
879 	a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
880 	b.full = dfixed_const(1000);
881 	c.full = dfixed_const(lb_fill_bw);
882 	b.full = dfixed_div(c, b);
883 	a.full = dfixed_div(a, b);
884 	line_fill_time = dfixed_trunc(a);
885 
886 	if (line_fill_time < wm->active_time)
887 		return latency;
888 	else
889 		return latency + (line_fill_time - wm->active_time);
890 
891 }
892 
893 /**
894  * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
895  * average and available dram bandwidth
896  *
897  * @wm: watermark calculation data
898  *
899  * Check if the display average bandwidth fits in the display
900  * dram bandwidth (CIK).
901  * Used for display watermark bandwidth calculations
902  * Returns true if the display fits, false if not.
903  */
904 static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
905 {
906 	if (dce_v8_0_average_bandwidth(wm) <=
907 	    (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
908 		return true;
909 	else
910 		return false;
911 }
912 
913 /**
914  * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
915  * average and available bandwidth
916  *
917  * @wm: watermark calculation data
918  *
919  * Check if the display average bandwidth fits in the display
920  * available bandwidth (CIK).
921  * Used for display watermark bandwidth calculations
922  * Returns true if the display fits, false if not.
923  */
924 static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
925 {
926 	if (dce_v8_0_average_bandwidth(wm) <=
927 	    (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
928 		return true;
929 	else
930 		return false;
931 }
932 
933 /**
934  * dce_v8_0_check_latency_hiding - check latency hiding
935  *
936  * @wm: watermark calculation data
937  *
938  * Check latency hiding (CIK).
939  * Used for display watermark bandwidth calculations
940  * Returns true if the display fits, false if not.
941  */
942 static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
943 {
944 	u32 lb_partitions = wm->lb_size / wm->src_width;
945 	u32 line_time = wm->active_time + wm->blank_time;
946 	u32 latency_tolerant_lines;
947 	u32 latency_hiding;
948 	fixed20_12 a;
949 
950 	a.full = dfixed_const(1);
951 	if (wm->vsc.full > a.full)
952 		latency_tolerant_lines = 1;
953 	else {
954 		if (lb_partitions <= (wm->vtaps + 1))
955 			latency_tolerant_lines = 1;
956 		else
957 			latency_tolerant_lines = 2;
958 	}
959 
960 	latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
961 
962 	if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
963 		return true;
964 	else
965 		return false;
966 }
967 
968 /**
969  * dce_v8_0_program_watermarks - program display watermarks
970  *
971  * @adev: amdgpu_device pointer
972  * @amdgpu_crtc: the selected display controller
973  * @lb_size: line buffer size
974  * @num_heads: number of display controllers in use
975  *
976  * Calculate and program the display watermarks for the
977  * selected display controller (CIK).
978  */
979 static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
980 					struct amdgpu_crtc *amdgpu_crtc,
981 					u32 lb_size, u32 num_heads)
982 {
983 	struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
984 	struct dce8_wm_params wm_low, wm_high;
985 	u32 active_time;
986 	u32 line_time = 0;
987 	u32 latency_watermark_a = 0, latency_watermark_b = 0;
988 	u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
989 
990 	if (amdgpu_crtc->base.enabled && num_heads && mode) {
991 		active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
992 					    (u32)mode->clock);
993 		line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
994 					  (u32)mode->clock);
995 		line_time = min_t(u32, line_time, 65535);
996 
997 		/* watermark for high clocks */
998 		if (adev->pm.dpm_enabled) {
999 			wm_high.yclk =
1000 				amdgpu_dpm_get_mclk(adev, false) * 10;
1001 			wm_high.sclk =
1002 				amdgpu_dpm_get_sclk(adev, false) * 10;
1003 		} else {
1004 			wm_high.yclk = adev->pm.current_mclk * 10;
1005 			wm_high.sclk = adev->pm.current_sclk * 10;
1006 		}
1007 
1008 		wm_high.disp_clk = mode->clock;
1009 		wm_high.src_width = mode->crtc_hdisplay;
1010 		wm_high.active_time = active_time;
1011 		wm_high.blank_time = line_time - wm_high.active_time;
1012 		wm_high.interlaced = false;
1013 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1014 			wm_high.interlaced = true;
1015 		wm_high.vsc = amdgpu_crtc->vsc;
1016 		wm_high.vtaps = 1;
1017 		if (amdgpu_crtc->rmx_type != RMX_OFF)
1018 			wm_high.vtaps = 2;
1019 		wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
1020 		wm_high.lb_size = lb_size;
1021 		wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
1022 		wm_high.num_heads = num_heads;
1023 
1024 		/* set for high clocks */
1025 		latency_watermark_a = min_t(u32, dce_v8_0_latency_watermark(&wm_high), 65535);
1026 
1027 		/* possibly force display priority to high */
1028 		/* should really do this at mode validation time... */
1029 		if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
1030 		    !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
1031 		    !dce_v8_0_check_latency_hiding(&wm_high) ||
1032 		    (adev->mode_info.disp_priority == 2)) {
1033 			DRM_DEBUG_KMS("force priority to high\n");
1034 		}
1035 
1036 		/* watermark for low clocks */
1037 		if (adev->pm.dpm_enabled) {
1038 			wm_low.yclk =
1039 				amdgpu_dpm_get_mclk(adev, true) * 10;
1040 			wm_low.sclk =
1041 				amdgpu_dpm_get_sclk(adev, true) * 10;
1042 		} else {
1043 			wm_low.yclk = adev->pm.current_mclk * 10;
1044 			wm_low.sclk = adev->pm.current_sclk * 10;
1045 		}
1046 
1047 		wm_low.disp_clk = mode->clock;
1048 		wm_low.src_width = mode->crtc_hdisplay;
1049 		wm_low.active_time = active_time;
1050 		wm_low.blank_time = line_time - wm_low.active_time;
1051 		wm_low.interlaced = false;
1052 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1053 			wm_low.interlaced = true;
1054 		wm_low.vsc = amdgpu_crtc->vsc;
1055 		wm_low.vtaps = 1;
1056 		if (amdgpu_crtc->rmx_type != RMX_OFF)
1057 			wm_low.vtaps = 2;
1058 		wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
1059 		wm_low.lb_size = lb_size;
1060 		wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
1061 		wm_low.num_heads = num_heads;
1062 
1063 		/* set for low clocks */
1064 		latency_watermark_b = min_t(u32, dce_v8_0_latency_watermark(&wm_low), 65535);
1065 
1066 		/* possibly force display priority to high */
1067 		/* should really do this at mode validation time... */
1068 		if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
1069 		    !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
1070 		    !dce_v8_0_check_latency_hiding(&wm_low) ||
1071 		    (adev->mode_info.disp_priority == 2)) {
1072 			DRM_DEBUG_KMS("force priority to high\n");
1073 		}
1074 		lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
1075 	}
1076 
1077 	/* select wm A */
1078 	wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
1079 	tmp = wm_mask;
1080 	tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1081 	tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1082 	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1083 	WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
1084 	       ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
1085 		(line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
1086 	/* select wm B */
1087 	tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
1088 	tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1089 	tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
1090 	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1091 	WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
1092 	       ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
1093 		(line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
1094 	/* restore original selection */
1095 	WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
1096 
1097 	/* save values for DPM */
1098 	amdgpu_crtc->line_time = line_time;
1099 	amdgpu_crtc->wm_high = latency_watermark_a;
1100 	amdgpu_crtc->wm_low = latency_watermark_b;
1101 	/* Save number of lines the linebuffer leads before the scanout */
1102 	amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
1103 }
1104 
1105 /**
1106  * dce_v8_0_bandwidth_update - program display watermarks
1107  *
1108  * @adev: amdgpu_device pointer
1109  *
1110  * Calculate and program the display watermarks and line
1111  * buffer allocation (CIK).
1112  */
1113 static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
1114 {
1115 	struct drm_display_mode *mode = NULL;
1116 	u32 num_heads = 0, lb_size;
1117 	int i;
1118 
1119 	amdgpu_display_update_priority(adev);
1120 
1121 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
1122 		if (adev->mode_info.crtcs[i]->base.enabled)
1123 			num_heads++;
1124 	}
1125 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
1126 		mode = &adev->mode_info.crtcs[i]->base.mode;
1127 		lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
1128 		dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
1129 					    lb_size, num_heads);
1130 	}
1131 }
1132 
1133 static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
1134 {
1135 	int i;
1136 	u32 offset, tmp;
1137 
1138 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1139 		offset = adev->mode_info.audio.pin[i].offset;
1140 		tmp = RREG32_AUDIO_ENDPT(offset,
1141 					 ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
1142 		if (((tmp &
1143 		AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
1144 		AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
1145 			adev->mode_info.audio.pin[i].connected = false;
1146 		else
1147 			adev->mode_info.audio.pin[i].connected = true;
1148 	}
1149 }
1150 
1151 static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
1152 {
1153 	int i;
1154 
1155 	dce_v8_0_audio_get_connected_pins(adev);
1156 
1157 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1158 		if (adev->mode_info.audio.pin[i].connected)
1159 			return &adev->mode_info.audio.pin[i];
1160 	}
1161 	DRM_ERROR("No connected audio pins found!\n");
1162 	return NULL;
1163 }
1164 
1165 static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
1166 {
1167 	struct amdgpu_device *adev = drm_to_adev(encoder->dev);
1168 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1169 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1170 	u32 offset;
1171 
1172 	if (!dig || !dig->afmt || !dig->afmt->pin)
1173 		return;
1174 
1175 	offset = dig->afmt->offset;
1176 
1177 	WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
1178 	       (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
1179 }
1180 
1181 static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
1182 						struct drm_display_mode *mode)
1183 {
1184 	struct drm_device *dev = encoder->dev;
1185 	struct amdgpu_device *adev = drm_to_adev(dev);
1186 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1187 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1188 	struct drm_connector *connector;
1189 	struct drm_connector_list_iter iter;
1190 	struct amdgpu_connector *amdgpu_connector = NULL;
1191 	u32 tmp = 0, offset;
1192 
1193 	if (!dig || !dig->afmt || !dig->afmt->pin)
1194 		return;
1195 
1196 	offset = dig->afmt->pin->offset;
1197 
1198 	drm_connector_list_iter_begin(dev, &iter);
1199 	drm_for_each_connector_iter(connector, &iter) {
1200 		if (connector->encoder == encoder) {
1201 			amdgpu_connector = to_amdgpu_connector(connector);
1202 			break;
1203 		}
1204 	}
1205 	drm_connector_list_iter_end(&iter);
1206 
1207 	if (!amdgpu_connector) {
1208 		DRM_ERROR("Couldn't find encoder's connector\n");
1209 		return;
1210 	}
1211 
1212 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1213 		if (connector->latency_present[1])
1214 			tmp =
1215 			(connector->video_latency[1] <<
1216 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1217 			(connector->audio_latency[1] <<
1218 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1219 		else
1220 			tmp =
1221 			(0 <<
1222 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1223 			(0 <<
1224 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1225 	} else {
1226 		if (connector->latency_present[0])
1227 			tmp =
1228 			(connector->video_latency[0] <<
1229 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1230 			(connector->audio_latency[0] <<
1231 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1232 		else
1233 			tmp =
1234 			(0 <<
1235 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
1236 			(0 <<
1237 			 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
1238 
1239 	}
1240 	WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
1241 }
1242 
1243 static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
1244 {
1245 	struct drm_device *dev = encoder->dev;
1246 	struct amdgpu_device *adev = drm_to_adev(dev);
1247 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1248 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1249 	struct drm_connector *connector;
1250 	struct drm_connector_list_iter iter;
1251 	struct amdgpu_connector *amdgpu_connector = NULL;
1252 	u32 offset, tmp;
1253 	u8 *sadb = NULL;
1254 	int sad_count;
1255 
1256 	if (!dig || !dig->afmt || !dig->afmt->pin)
1257 		return;
1258 
1259 	offset = dig->afmt->pin->offset;
1260 
1261 	drm_connector_list_iter_begin(dev, &iter);
1262 	drm_for_each_connector_iter(connector, &iter) {
1263 		if (connector->encoder == encoder) {
1264 			amdgpu_connector = to_amdgpu_connector(connector);
1265 			break;
1266 		}
1267 	}
1268 	drm_connector_list_iter_end(&iter);
1269 
1270 	if (!amdgpu_connector) {
1271 		DRM_ERROR("Couldn't find encoder's connector\n");
1272 		return;
1273 	}
1274 
1275 	sad_count = drm_edid_to_speaker_allocation(amdgpu_connector->edid, &sadb);
1276 	if (sad_count < 0) {
1277 		DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
1278 		sad_count = 0;
1279 	}
1280 
1281 	/* program the speaker allocation */
1282 	tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
1283 	tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
1284 		AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
1285 	/* set HDMI mode */
1286 	tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
1287 	if (sad_count)
1288 		tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
1289 	else
1290 		tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
1291 	WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
1292 
1293 	kfree(sadb);
1294 }
1295 
1296 static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
1297 {
1298 	struct drm_device *dev = encoder->dev;
1299 	struct amdgpu_device *adev = drm_to_adev(dev);
1300 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1301 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1302 	u32 offset;
1303 	struct drm_connector *connector;
1304 	struct drm_connector_list_iter iter;
1305 	struct amdgpu_connector *amdgpu_connector = NULL;
1306 	struct cea_sad *sads;
1307 	int i, sad_count;
1308 
1309 	static const u16 eld_reg_to_type[][2] = {
1310 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
1311 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
1312 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
1313 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
1314 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
1315 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
1316 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
1317 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
1318 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
1319 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
1320 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
1321 		{ ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
1322 	};
1323 
1324 	if (!dig || !dig->afmt || !dig->afmt->pin)
1325 		return;
1326 
1327 	offset = dig->afmt->pin->offset;
1328 
1329 	drm_connector_list_iter_begin(dev, &iter);
1330 	drm_for_each_connector_iter(connector, &iter) {
1331 		if (connector->encoder == encoder) {
1332 			amdgpu_connector = to_amdgpu_connector(connector);
1333 			break;
1334 		}
1335 	}
1336 	drm_connector_list_iter_end(&iter);
1337 
1338 	if (!amdgpu_connector) {
1339 		DRM_ERROR("Couldn't find encoder's connector\n");
1340 		return;
1341 	}
1342 
1343 	sad_count = drm_edid_to_sad(amdgpu_connector->edid, &sads);
1344 	if (sad_count < 0)
1345 		DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
1346 	if (sad_count <= 0)
1347 		return;
1348 	BUG_ON(!sads);
1349 
1350 	for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
1351 		u32 value = 0;
1352 		u8 stereo_freqs = 0;
1353 		int max_channels = -1;
1354 		int j;
1355 
1356 		for (j = 0; j < sad_count; j++) {
1357 			struct cea_sad *sad = &sads[j];
1358 
1359 			if (sad->format == eld_reg_to_type[i][1]) {
1360 				if (sad->channels > max_channels) {
1361 					value = (sad->channels <<
1362 						 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
1363 						(sad->byte2 <<
1364 						 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
1365 						(sad->freq <<
1366 						 AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
1367 					max_channels = sad->channels;
1368 				}
1369 
1370 				if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
1371 					stereo_freqs |= sad->freq;
1372 				else
1373 					break;
1374 			}
1375 		}
1376 
1377 		value |= (stereo_freqs <<
1378 			AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
1379 
1380 		WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
1381 	}
1382 
1383 	kfree(sads);
1384 }
1385 
1386 static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
1387 				  struct amdgpu_audio_pin *pin,
1388 				  bool enable)
1389 {
1390 	if (!pin)
1391 		return;
1392 
1393 	WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
1394 		enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
1395 }
1396 
1397 static const u32 pin_offsets[7] = {
1398 	AUD0_REGISTER_OFFSET,
1399 	AUD1_REGISTER_OFFSET,
1400 	AUD2_REGISTER_OFFSET,
1401 	AUD3_REGISTER_OFFSET,
1402 	AUD4_REGISTER_OFFSET,
1403 	AUD5_REGISTER_OFFSET,
1404 	AUD6_REGISTER_OFFSET,
1405 };
1406 
1407 static int dce_v8_0_audio_init(struct amdgpu_device *adev)
1408 {
1409 	int i;
1410 
1411 	if (!amdgpu_audio)
1412 		return 0;
1413 
1414 	adev->mode_info.audio.enabled = true;
1415 
1416 	if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
1417 		adev->mode_info.audio.num_pins = 7;
1418 	else if ((adev->asic_type == CHIP_KABINI) ||
1419 		 (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
1420 		adev->mode_info.audio.num_pins = 3;
1421 	else if ((adev->asic_type == CHIP_BONAIRE) ||
1422 		 (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
1423 		adev->mode_info.audio.num_pins = 7;
1424 	else
1425 		adev->mode_info.audio.num_pins = 3;
1426 
1427 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1428 		adev->mode_info.audio.pin[i].channels = -1;
1429 		adev->mode_info.audio.pin[i].rate = -1;
1430 		adev->mode_info.audio.pin[i].bits_per_sample = -1;
1431 		adev->mode_info.audio.pin[i].status_bits = 0;
1432 		adev->mode_info.audio.pin[i].category_code = 0;
1433 		adev->mode_info.audio.pin[i].connected = false;
1434 		adev->mode_info.audio.pin[i].offset = pin_offsets[i];
1435 		adev->mode_info.audio.pin[i].id = i;
1436 		/* disable audio.  it will be set up later */
1437 		/* XXX remove once we switch to ip funcs */
1438 		dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1439 	}
1440 
1441 	return 0;
1442 }
1443 
1444 static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
1445 {
1446 	if (!amdgpu_audio)
1447 		return;
1448 
1449 	if (!adev->mode_info.audio.enabled)
1450 		return;
1451 
1452 	adev->mode_info.audio.enabled = false;
1453 }
1454 
1455 /*
1456  * update the N and CTS parameters for a given pixel clock rate
1457  */
1458 static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
1459 {
1460 	struct drm_device *dev = encoder->dev;
1461 	struct amdgpu_device *adev = drm_to_adev(dev);
1462 	struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
1463 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1464 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1465 	uint32_t offset = dig->afmt->offset;
1466 
1467 	WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_32_0__HDMI_ACR_CTS_32__SHIFT));
1468 	WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
1469 
1470 	WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
1471 	WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
1472 
1473 	WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
1474 	WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
1475 }
1476 
1477 /*
1478  * build a HDMI Video Info Frame
1479  */
1480 static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
1481 					       void *buffer, size_t size)
1482 {
1483 	struct drm_device *dev = encoder->dev;
1484 	struct amdgpu_device *adev = drm_to_adev(dev);
1485 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1486 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1487 	uint32_t offset = dig->afmt->offset;
1488 	uint8_t *frame = buffer + 3;
1489 	uint8_t *header = buffer;
1490 
1491 	WREG32(mmAFMT_AVI_INFO0 + offset,
1492 		frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
1493 	WREG32(mmAFMT_AVI_INFO1 + offset,
1494 		frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
1495 	WREG32(mmAFMT_AVI_INFO2 + offset,
1496 		frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
1497 	WREG32(mmAFMT_AVI_INFO3 + offset,
1498 		frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
1499 }
1500 
1501 static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
1502 {
1503 	struct drm_device *dev = encoder->dev;
1504 	struct amdgpu_device *adev = drm_to_adev(dev);
1505 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1506 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1507 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1508 	u32 dto_phase = 24 * 1000;
1509 	u32 dto_modulo = clock;
1510 
1511 	if (!dig || !dig->afmt)
1512 		return;
1513 
1514 	/* XXX two dtos; generally use dto0 for hdmi */
1515 	/* Express [24MHz / target pixel clock] as an exact rational
1516 	 * number (coefficient of two integer numbers.  DCCG_AUDIO_DTOx_PHASE
1517 	 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
1518 	 */
1519 	WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
1520 	WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
1521 	WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
1522 }
1523 
1524 /*
1525  * update the info frames with the data from the current display mode
1526  */
1527 static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
1528 				  struct drm_display_mode *mode)
1529 {
1530 	struct drm_device *dev = encoder->dev;
1531 	struct amdgpu_device *adev = drm_to_adev(dev);
1532 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1533 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1534 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
1535 	u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
1536 	struct hdmi_avi_infoframe frame;
1537 	uint32_t offset, val;
1538 	ssize_t err;
1539 	int bpc = 8;
1540 
1541 	if (!dig || !dig->afmt)
1542 		return;
1543 
1544 	/* Silent, r600_hdmi_enable will raise WARN for us */
1545 	if (!dig->afmt->enabled)
1546 		return;
1547 
1548 	offset = dig->afmt->offset;
1549 
1550 	/* hdmi deep color mode general control packets setup, if bpc > 8 */
1551 	if (encoder->crtc) {
1552 		struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1553 		bpc = amdgpu_crtc->bpc;
1554 	}
1555 
1556 	/* disable audio prior to setting up hw */
1557 	dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
1558 	dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
1559 
1560 	dce_v8_0_audio_set_dto(encoder, mode->clock);
1561 
1562 	WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
1563 	       HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
1564 
1565 	WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
1566 
1567 	val = RREG32(mmHDMI_CONTROL + offset);
1568 	val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1569 	val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
1570 
1571 	switch (bpc) {
1572 	case 0:
1573 	case 6:
1574 	case 8:
1575 	case 16:
1576 	default:
1577 		DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
1578 			  connector->name, bpc);
1579 		break;
1580 	case 10:
1581 		val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1582 		val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
1583 		DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
1584 			  connector->name);
1585 		break;
1586 	case 12:
1587 		val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
1588 		val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
1589 		DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
1590 			  connector->name);
1591 		break;
1592 	}
1593 
1594 	WREG32(mmHDMI_CONTROL + offset, val);
1595 
1596 	WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
1597 	       HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
1598 	       HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
1599 	       HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
1600 
1601 	WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
1602 	       HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
1603 	       HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
1604 
1605 	WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
1606 	       AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
1607 
1608 	WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
1609 	       (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
1610 
1611 	WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
1612 
1613 	WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
1614 	       (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
1615 	       (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
1616 
1617 	WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
1618 	       AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
1619 
1620 	/* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
1621 
1622 	if (bpc > 8)
1623 		WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
1624 		       HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
1625 	else
1626 		WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
1627 		       HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
1628 		       HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
1629 
1630 	dce_v8_0_afmt_update_ACR(encoder, mode->clock);
1631 
1632 	WREG32(mmAFMT_60958_0 + offset,
1633 	       (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
1634 
1635 	WREG32(mmAFMT_60958_1 + offset,
1636 	       (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
1637 
1638 	WREG32(mmAFMT_60958_2 + offset,
1639 	       (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
1640 	       (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
1641 	       (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
1642 	       (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
1643 	       (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
1644 	       (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
1645 
1646 	dce_v8_0_audio_write_speaker_allocation(encoder);
1647 
1648 
1649 	WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
1650 	       (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
1651 
1652 	dce_v8_0_afmt_audio_select_pin(encoder);
1653 	dce_v8_0_audio_write_sad_regs(encoder);
1654 	dce_v8_0_audio_write_latency_fields(encoder, mode);
1655 
1656 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame, connector, mode);
1657 	if (err < 0) {
1658 		DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
1659 		return;
1660 	}
1661 
1662 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1663 	if (err < 0) {
1664 		DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
1665 		return;
1666 	}
1667 
1668 	dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
1669 
1670 	WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
1671 		  HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
1672 		  HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_CONT_MASK); /* required for audio info values to be updated */
1673 
1674 	WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
1675 		 (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
1676 		 ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
1677 
1678 	WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
1679 		  AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
1680 
1681 	WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
1682 	WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
1683 	WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
1684 	WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
1685 
1686 	/* enable audio after setting up hw */
1687 	dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
1688 }
1689 
1690 static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
1691 {
1692 	struct drm_device *dev = encoder->dev;
1693 	struct amdgpu_device *adev = drm_to_adev(dev);
1694 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1695 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1696 
1697 	if (!dig || !dig->afmt)
1698 		return;
1699 
1700 	/* Silent, r600_hdmi_enable will raise WARN for us */
1701 	if (enable && dig->afmt->enabled)
1702 		return;
1703 	if (!enable && !dig->afmt->enabled)
1704 		return;
1705 
1706 	if (!enable && dig->afmt->pin) {
1707 		dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
1708 		dig->afmt->pin = NULL;
1709 	}
1710 
1711 	dig->afmt->enabled = enable;
1712 
1713 	DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
1714 		  enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
1715 }
1716 
1717 static int dce_v8_0_afmt_init(struct amdgpu_device *adev)
1718 {
1719 	int i;
1720 
1721 	for (i = 0; i < adev->mode_info.num_dig; i++)
1722 		adev->mode_info.afmt[i] = NULL;
1723 
1724 	/* DCE8 has audio blocks tied to DIG encoders */
1725 	for (i = 0; i < adev->mode_info.num_dig; i++) {
1726 		adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
1727 		if (adev->mode_info.afmt[i]) {
1728 			adev->mode_info.afmt[i]->offset = dig_offsets[i];
1729 			adev->mode_info.afmt[i]->id = i;
1730 		} else {
1731 			int j;
1732 			for (j = 0; j < i; j++) {
1733 				kfree(adev->mode_info.afmt[j]);
1734 				adev->mode_info.afmt[j] = NULL;
1735 			}
1736 			return -ENOMEM;
1737 		}
1738 	}
1739 	return 0;
1740 }
1741 
1742 static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
1743 {
1744 	int i;
1745 
1746 	for (i = 0; i < adev->mode_info.num_dig; i++) {
1747 		kfree(adev->mode_info.afmt[i]);
1748 		adev->mode_info.afmt[i] = NULL;
1749 	}
1750 }
1751 
1752 static const u32 vga_control_regs[6] = {
1753 	mmD1VGA_CONTROL,
1754 	mmD2VGA_CONTROL,
1755 	mmD3VGA_CONTROL,
1756 	mmD4VGA_CONTROL,
1757 	mmD5VGA_CONTROL,
1758 	mmD6VGA_CONTROL,
1759 };
1760 
1761 static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
1762 {
1763 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1764 	struct drm_device *dev = crtc->dev;
1765 	struct amdgpu_device *adev = drm_to_adev(dev);
1766 	u32 vga_control;
1767 
1768 	vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
1769 	if (enable)
1770 		WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
1771 	else
1772 		WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
1773 }
1774 
1775 static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
1776 {
1777 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1778 	struct drm_device *dev = crtc->dev;
1779 	struct amdgpu_device *adev = drm_to_adev(dev);
1780 
1781 	if (enable)
1782 		WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
1783 	else
1784 		WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
1785 }
1786 
1787 static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
1788 				     struct drm_framebuffer *fb,
1789 				     int x, int y, int atomic)
1790 {
1791 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1792 	struct drm_device *dev = crtc->dev;
1793 	struct amdgpu_device *adev = drm_to_adev(dev);
1794 	struct drm_framebuffer *target_fb;
1795 	struct drm_gem_object *obj;
1796 	struct amdgpu_bo *abo;
1797 	uint64_t fb_location, tiling_flags;
1798 	uint32_t fb_format, fb_pitch_pixels;
1799 	u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1800 	u32 pipe_config;
1801 	u32 viewport_w, viewport_h;
1802 	int r;
1803 	bool bypass_lut = false;
1804 
1805 	/* no fb bound */
1806 	if (!atomic && !crtc->primary->fb) {
1807 		DRM_DEBUG_KMS("No FB bound\n");
1808 		return 0;
1809 	}
1810 
1811 	if (atomic)
1812 		target_fb = fb;
1813 	else
1814 		target_fb = crtc->primary->fb;
1815 
1816 	/* If atomic, assume fb object is pinned & idle & fenced and
1817 	 * just update base pointers
1818 	 */
1819 	obj = target_fb->obj[0];
1820 	abo = gem_to_amdgpu_bo(obj);
1821 	r = amdgpu_bo_reserve(abo, false);
1822 	if (unlikely(r != 0))
1823 		return r;
1824 
1825 	if (!atomic) {
1826 		abo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1827 		r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM);
1828 		if (unlikely(r != 0)) {
1829 			amdgpu_bo_unreserve(abo);
1830 			return -EINVAL;
1831 		}
1832 	}
1833 	fb_location = amdgpu_bo_gpu_offset(abo);
1834 
1835 	amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
1836 	amdgpu_bo_unreserve(abo);
1837 
1838 	pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
1839 
1840 	switch (target_fb->format->format) {
1841 	case DRM_FORMAT_C8:
1842 		fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1843 			     (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1844 		break;
1845 	case DRM_FORMAT_XRGB4444:
1846 	case DRM_FORMAT_ARGB4444:
1847 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1848 			     (GRPH_FORMAT_ARGB4444 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1849 #ifdef __BIG_ENDIAN
1850 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1851 #endif
1852 		break;
1853 	case DRM_FORMAT_XRGB1555:
1854 	case DRM_FORMAT_ARGB1555:
1855 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1856 			     (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1857 #ifdef __BIG_ENDIAN
1858 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1859 #endif
1860 		break;
1861 	case DRM_FORMAT_BGRX5551:
1862 	case DRM_FORMAT_BGRA5551:
1863 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1864 			     (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1865 #ifdef __BIG_ENDIAN
1866 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1867 #endif
1868 		break;
1869 	case DRM_FORMAT_RGB565:
1870 		fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1871 			     (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1872 #ifdef __BIG_ENDIAN
1873 		fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1874 #endif
1875 		break;
1876 	case DRM_FORMAT_XRGB8888:
1877 	case DRM_FORMAT_ARGB8888:
1878 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1879 			     (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1880 #ifdef __BIG_ENDIAN
1881 		fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1882 #endif
1883 		break;
1884 	case DRM_FORMAT_XRGB2101010:
1885 	case DRM_FORMAT_ARGB2101010:
1886 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1887 			     (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1888 #ifdef __BIG_ENDIAN
1889 		fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1890 #endif
1891 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1892 		bypass_lut = true;
1893 		break;
1894 	case DRM_FORMAT_BGRX1010102:
1895 	case DRM_FORMAT_BGRA1010102:
1896 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1897 			     (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1898 #ifdef __BIG_ENDIAN
1899 		fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1900 #endif
1901 		/* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
1902 		bypass_lut = true;
1903 		break;
1904 	case DRM_FORMAT_XBGR8888:
1905 	case DRM_FORMAT_ABGR8888:
1906 		fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
1907 				(GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
1908 		fb_swap = ((GRPH_RED_SEL_B << GRPH_SWAP_CNTL__GRPH_RED_CROSSBAR__SHIFT) |
1909 			(GRPH_BLUE_SEL_R << GRPH_SWAP_CNTL__GRPH_BLUE_CROSSBAR__SHIFT));
1910 #ifdef __BIG_ENDIAN
1911 		fb_swap |= (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
1912 #endif
1913 		break;
1914 	default:
1915 		DRM_ERROR("Unsupported screen format %p4cc\n",
1916 			  &target_fb->format->format);
1917 		return -EINVAL;
1918 	}
1919 
1920 	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
1921 		unsigned bankw, bankh, mtaspect, tile_split, num_banks;
1922 
1923 		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
1924 		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
1925 		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
1926 		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
1927 		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
1928 
1929 		fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
1930 		fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
1931 		fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
1932 		fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
1933 		fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
1934 		fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
1935 		fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
1936 	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
1937 		fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
1938 	}
1939 
1940 	fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
1941 
1942 	dce_v8_0_vga_enable(crtc, false);
1943 
1944 	/* Make sure surface address is updated at vertical blank rather than
1945 	 * horizontal blank
1946 	 */
1947 	WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
1948 
1949 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1950 	       upper_32_bits(fb_location));
1951 	WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
1952 	       upper_32_bits(fb_location));
1953 	WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1954 	       (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
1955 	WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
1956 	       (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
1957 	WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
1958 	WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
1959 
1960 	/*
1961 	 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
1962 	 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
1963 	 * retain the full precision throughout the pipeline.
1964 	 */
1965 	WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
1966 		 (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
1967 		 ~LUT_10BIT_BYPASS_EN);
1968 
1969 	if (bypass_lut)
1970 		DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
1971 
1972 	WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
1973 	WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
1974 	WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
1975 	WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
1976 	WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
1977 	WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
1978 
1979 	fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
1980 	WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
1981 
1982 	dce_v8_0_grph_enable(crtc, true);
1983 
1984 	WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
1985 	       target_fb->height);
1986 
1987 	x &= ~3;
1988 	y &= ~1;
1989 	WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
1990 	       (x << 16) | y);
1991 	viewport_w = crtc->mode.hdisplay;
1992 	viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1993 	WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
1994 	       (viewport_w << 16) | viewport_h);
1995 
1996 	/* set pageflip to happen anywhere in vblank interval */
1997 	WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
1998 
1999 	if (!atomic && fb && fb != crtc->primary->fb) {
2000 		abo = gem_to_amdgpu_bo(fb->obj[0]);
2001 		r = amdgpu_bo_reserve(abo, true);
2002 		if (unlikely(r != 0))
2003 			return r;
2004 		amdgpu_bo_unpin(abo);
2005 		amdgpu_bo_unreserve(abo);
2006 	}
2007 
2008 	/* Bytes per pixel may have changed */
2009 	dce_v8_0_bandwidth_update(adev);
2010 
2011 	return 0;
2012 }
2013 
2014 static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
2015 				    struct drm_display_mode *mode)
2016 {
2017 	struct drm_device *dev = crtc->dev;
2018 	struct amdgpu_device *adev = drm_to_adev(dev);
2019 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2020 
2021 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2022 		WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
2023 		       LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
2024 	else
2025 		WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
2026 }
2027 
2028 static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
2029 {
2030 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2031 	struct drm_device *dev = crtc->dev;
2032 	struct amdgpu_device *adev = drm_to_adev(dev);
2033 	u16 *r, *g, *b;
2034 	int i;
2035 
2036 	DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
2037 
2038 	WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2039 	       ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
2040 		(INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
2041 	WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
2042 	       PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
2043 	WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
2044 	       PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
2045 	WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2046 	       ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
2047 		(INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
2048 
2049 	WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
2050 
2051 	WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
2052 	WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
2053 	WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
2054 
2055 	WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
2056 	WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
2057 	WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
2058 
2059 	WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
2060 	WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
2061 
2062 	WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
2063 	r = crtc->gamma_store;
2064 	g = r + crtc->gamma_size;
2065 	b = g + crtc->gamma_size;
2066 	for (i = 0; i < 256; i++) {
2067 		WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
2068 		       ((*r++ & 0xffc0) << 14) |
2069 		       ((*g++ & 0xffc0) << 4) |
2070 		       (*b++ >> 6));
2071 	}
2072 
2073 	WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2074 	       ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
2075 		(DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
2076 		(DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
2077 	WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
2078 	       ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
2079 		(GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
2080 	WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
2081 	       ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
2082 		(REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
2083 	WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
2084 	       ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
2085 		(OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
2086 	/* XXX match this to the depth of the crtc fmt block, move to modeset? */
2087 	WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
2088 	/* XXX this only needs to be programmed once per crtc at startup,
2089 	 * not sure where the best place for it is
2090 	 */
2091 	WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
2092 	       ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
2093 }
2094 
2095 static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
2096 {
2097 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
2098 	struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
2099 
2100 	switch (amdgpu_encoder->encoder_id) {
2101 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2102 		if (dig->linkb)
2103 			return 1;
2104 		else
2105 			return 0;
2106 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2107 		if (dig->linkb)
2108 			return 3;
2109 		else
2110 			return 2;
2111 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2112 		if (dig->linkb)
2113 			return 5;
2114 		else
2115 			return 4;
2116 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2117 		return 6;
2118 	default:
2119 		DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
2120 		return 0;
2121 	}
2122 }
2123 
2124 /**
2125  * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
2126  *
2127  * @crtc: drm crtc
2128  *
2129  * Returns the PPLL (Pixel PLL) to be used by the crtc.  For DP monitors
2130  * a single PPLL can be used for all DP crtcs/encoders.  For non-DP
2131  * monitors a dedicated PPLL must be used.  If a particular board has
2132  * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
2133  * as there is no need to program the PLL itself.  If we are not able to
2134  * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
2135  * avoid messing up an existing monitor.
2136  *
2137  * Asic specific PLL information
2138  *
2139  * DCE 8.x
2140  * KB/KV
2141  * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
2142  * CI
2143  * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
2144  *
2145  */
2146 static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
2147 {
2148 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2149 	struct drm_device *dev = crtc->dev;
2150 	struct amdgpu_device *adev = drm_to_adev(dev);
2151 	u32 pll_in_use;
2152 	int pll;
2153 
2154 	if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
2155 		if (adev->clock.dp_extclk)
2156 			/* skip PPLL programming if using ext clock */
2157 			return ATOM_PPLL_INVALID;
2158 		else {
2159 			/* use the same PPLL for all DP monitors */
2160 			pll = amdgpu_pll_get_shared_dp_ppll(crtc);
2161 			if (pll != ATOM_PPLL_INVALID)
2162 				return pll;
2163 		}
2164 	} else {
2165 		/* use the same PPLL for all monitors with the same clock */
2166 		pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
2167 		if (pll != ATOM_PPLL_INVALID)
2168 			return pll;
2169 	}
2170 	/* otherwise, pick one of the plls */
2171 	if ((adev->asic_type == CHIP_KABINI) ||
2172 	    (adev->asic_type == CHIP_MULLINS)) {
2173 		/* KB/ML has PPLL1 and PPLL2 */
2174 		pll_in_use = amdgpu_pll_get_use_mask(crtc);
2175 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
2176 			return ATOM_PPLL2;
2177 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
2178 			return ATOM_PPLL1;
2179 		DRM_ERROR("unable to allocate a PPLL\n");
2180 		return ATOM_PPLL_INVALID;
2181 	} else {
2182 		/* CI/KV has PPLL0, PPLL1, and PPLL2 */
2183 		pll_in_use = amdgpu_pll_get_use_mask(crtc);
2184 		if (!(pll_in_use & (1 << ATOM_PPLL2)))
2185 			return ATOM_PPLL2;
2186 		if (!(pll_in_use & (1 << ATOM_PPLL1)))
2187 			return ATOM_PPLL1;
2188 		if (!(pll_in_use & (1 << ATOM_PPLL0)))
2189 			return ATOM_PPLL0;
2190 		DRM_ERROR("unable to allocate a PPLL\n");
2191 		return ATOM_PPLL_INVALID;
2192 	}
2193 	return ATOM_PPLL_INVALID;
2194 }
2195 
2196 static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
2197 {
2198 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2199 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2200 	uint32_t cur_lock;
2201 
2202 	cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
2203 	if (lock)
2204 		cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2205 	else
2206 		cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
2207 	WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
2208 }
2209 
2210 static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
2211 {
2212 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2213 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2214 
2215 	WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2216 	       (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2217 	       (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2218 }
2219 
2220 static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
2221 {
2222 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2223 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2224 
2225 	WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
2226 	       upper_32_bits(amdgpu_crtc->cursor_addr));
2227 	WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
2228 	       lower_32_bits(amdgpu_crtc->cursor_addr));
2229 
2230 	WREG32(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
2231 	       CUR_CONTROL__CURSOR_EN_MASK |
2232 	       (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
2233 	       (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
2234 }
2235 
2236 static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
2237 				       int x, int y)
2238 {
2239 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2240 	struct amdgpu_device *adev = drm_to_adev(crtc->dev);
2241 	int xorigin = 0, yorigin = 0;
2242 
2243 	amdgpu_crtc->cursor_x = x;
2244 	amdgpu_crtc->cursor_y = y;
2245 
2246 	/* avivo cursor are offset into the total surface */
2247 	x += crtc->x;
2248 	y += crtc->y;
2249 	DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
2250 
2251 	if (x < 0) {
2252 		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
2253 		x = 0;
2254 	}
2255 	if (y < 0) {
2256 		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
2257 		y = 0;
2258 	}
2259 
2260 	WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
2261 	WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
2262 	WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
2263 	       ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
2264 
2265 	return 0;
2266 }
2267 
2268 static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
2269 				     int x, int y)
2270 {
2271 	int ret;
2272 
2273 	dce_v8_0_lock_cursor(crtc, true);
2274 	ret = dce_v8_0_cursor_move_locked(crtc, x, y);
2275 	dce_v8_0_lock_cursor(crtc, false);
2276 
2277 	return ret;
2278 }
2279 
2280 static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
2281 				     struct drm_file *file_priv,
2282 				     uint32_t handle,
2283 				     uint32_t width,
2284 				     uint32_t height,
2285 				     int32_t hot_x,
2286 				     int32_t hot_y)
2287 {
2288 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2289 	struct drm_gem_object *obj;
2290 	struct amdgpu_bo *aobj;
2291 	int ret;
2292 
2293 	if (!handle) {
2294 		/* turn off cursor */
2295 		dce_v8_0_hide_cursor(crtc);
2296 		obj = NULL;
2297 		goto unpin;
2298 	}
2299 
2300 	if ((width > amdgpu_crtc->max_cursor_width) ||
2301 	    (height > amdgpu_crtc->max_cursor_height)) {
2302 		DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
2303 		return -EINVAL;
2304 	}
2305 
2306 	obj = drm_gem_object_lookup(file_priv, handle);
2307 	if (!obj) {
2308 		DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
2309 		return -ENOENT;
2310 	}
2311 
2312 	aobj = gem_to_amdgpu_bo(obj);
2313 	ret = amdgpu_bo_reserve(aobj, false);
2314 	if (ret != 0) {
2315 		drm_gem_object_put(obj);
2316 		return ret;
2317 	}
2318 
2319 	aobj->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2320 	ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
2321 	amdgpu_bo_unreserve(aobj);
2322 	if (ret) {
2323 		DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
2324 		drm_gem_object_put(obj);
2325 		return ret;
2326 	}
2327 	amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
2328 
2329 	dce_v8_0_lock_cursor(crtc, true);
2330 
2331 	if (width != amdgpu_crtc->cursor_width ||
2332 	    height != amdgpu_crtc->cursor_height ||
2333 	    hot_x != amdgpu_crtc->cursor_hot_x ||
2334 	    hot_y != amdgpu_crtc->cursor_hot_y) {
2335 		int x, y;
2336 
2337 		x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
2338 		y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
2339 
2340 		dce_v8_0_cursor_move_locked(crtc, x, y);
2341 
2342 		amdgpu_crtc->cursor_width = width;
2343 		amdgpu_crtc->cursor_height = height;
2344 		amdgpu_crtc->cursor_hot_x = hot_x;
2345 		amdgpu_crtc->cursor_hot_y = hot_y;
2346 	}
2347 
2348 	dce_v8_0_show_cursor(crtc);
2349 	dce_v8_0_lock_cursor(crtc, false);
2350 
2351 unpin:
2352 	if (amdgpu_crtc->cursor_bo) {
2353 		struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2354 		ret = amdgpu_bo_reserve(aobj, true);
2355 		if (likely(ret == 0)) {
2356 			amdgpu_bo_unpin(aobj);
2357 			amdgpu_bo_unreserve(aobj);
2358 		}
2359 		drm_gem_object_put(amdgpu_crtc->cursor_bo);
2360 	}
2361 
2362 	amdgpu_crtc->cursor_bo = obj;
2363 	return 0;
2364 }
2365 
2366 static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
2367 {
2368 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2369 
2370 	if (amdgpu_crtc->cursor_bo) {
2371 		dce_v8_0_lock_cursor(crtc, true);
2372 
2373 		dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
2374 					    amdgpu_crtc->cursor_y);
2375 
2376 		dce_v8_0_show_cursor(crtc);
2377 
2378 		dce_v8_0_lock_cursor(crtc, false);
2379 	}
2380 }
2381 
2382 static int dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
2383 				   u16 *blue, uint32_t size,
2384 				   struct drm_modeset_acquire_ctx *ctx)
2385 {
2386 	dce_v8_0_crtc_load_lut(crtc);
2387 
2388 	return 0;
2389 }
2390 
2391 static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
2392 {
2393 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2394 
2395 	drm_crtc_cleanup(crtc);
2396 	kfree(amdgpu_crtc);
2397 }
2398 
2399 static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
2400 	.cursor_set2 = dce_v8_0_crtc_cursor_set2,
2401 	.cursor_move = dce_v8_0_crtc_cursor_move,
2402 	.gamma_set = dce_v8_0_crtc_gamma_set,
2403 	.set_config = amdgpu_display_crtc_set_config,
2404 	.destroy = dce_v8_0_crtc_destroy,
2405 	.page_flip_target = amdgpu_display_crtc_page_flip_target,
2406 	.get_vblank_counter = amdgpu_get_vblank_counter_kms,
2407 	.enable_vblank = amdgpu_enable_vblank_kms,
2408 	.disable_vblank = amdgpu_disable_vblank_kms,
2409 	.get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
2410 };
2411 
2412 static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
2413 {
2414 	struct drm_device *dev = crtc->dev;
2415 	struct amdgpu_device *adev = drm_to_adev(dev);
2416 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2417 	unsigned type;
2418 
2419 	switch (mode) {
2420 	case DRM_MODE_DPMS_ON:
2421 		amdgpu_crtc->enabled = true;
2422 		amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
2423 		dce_v8_0_vga_enable(crtc, true);
2424 		amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
2425 		dce_v8_0_vga_enable(crtc, false);
2426 		/* Make sure VBLANK and PFLIP interrupts are still enabled */
2427 		type = amdgpu_display_crtc_idx_to_irq_type(adev,
2428 						amdgpu_crtc->crtc_id);
2429 		amdgpu_irq_update(adev, &adev->crtc_irq, type);
2430 		amdgpu_irq_update(adev, &adev->pageflip_irq, type);
2431 		drm_crtc_vblank_on(crtc);
2432 		dce_v8_0_crtc_load_lut(crtc);
2433 		break;
2434 	case DRM_MODE_DPMS_STANDBY:
2435 	case DRM_MODE_DPMS_SUSPEND:
2436 	case DRM_MODE_DPMS_OFF:
2437 		drm_crtc_vblank_off(crtc);
2438 		if (amdgpu_crtc->enabled) {
2439 			dce_v8_0_vga_enable(crtc, true);
2440 			amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
2441 			dce_v8_0_vga_enable(crtc, false);
2442 		}
2443 		amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
2444 		amdgpu_crtc->enabled = false;
2445 		break;
2446 	}
2447 	/* adjust pm to dpms */
2448 	amdgpu_dpm_compute_clocks(adev);
2449 }
2450 
2451 static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
2452 {
2453 	/* disable crtc pair power gating before programming */
2454 	amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
2455 	amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
2456 	dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2457 }
2458 
2459 static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
2460 {
2461 	dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
2462 	amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
2463 }
2464 
2465 static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
2466 {
2467 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2468 	struct drm_device *dev = crtc->dev;
2469 	struct amdgpu_device *adev = drm_to_adev(dev);
2470 	struct amdgpu_atom_ss ss;
2471 	int i;
2472 
2473 	dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2474 	if (crtc->primary->fb) {
2475 		int r;
2476 		struct amdgpu_bo *abo;
2477 
2478 		abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
2479 		r = amdgpu_bo_reserve(abo, true);
2480 		if (unlikely(r))
2481 			DRM_ERROR("failed to reserve abo before unpin\n");
2482 		else {
2483 			amdgpu_bo_unpin(abo);
2484 			amdgpu_bo_unreserve(abo);
2485 		}
2486 	}
2487 	/* disable the GRPH */
2488 	dce_v8_0_grph_enable(crtc, false);
2489 
2490 	amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
2491 
2492 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
2493 		if (adev->mode_info.crtcs[i] &&
2494 		    adev->mode_info.crtcs[i]->enabled &&
2495 		    i != amdgpu_crtc->crtc_id &&
2496 		    amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
2497 			/* one other crtc is using this pll don't turn
2498 			 * off the pll
2499 			 */
2500 			goto done;
2501 		}
2502 	}
2503 
2504 	switch (amdgpu_crtc->pll_id) {
2505 	case ATOM_PPLL1:
2506 	case ATOM_PPLL2:
2507 		/* disable the ppll */
2508 		amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2509 						 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2510 		break;
2511 	case ATOM_PPLL0:
2512 		/* disable the ppll */
2513 		if ((adev->asic_type == CHIP_KAVERI) ||
2514 		    (adev->asic_type == CHIP_BONAIRE) ||
2515 		    (adev->asic_type == CHIP_HAWAII))
2516 			amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2517 						  0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2518 		break;
2519 	default:
2520 		break;
2521 	}
2522 done:
2523 	amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2524 	amdgpu_crtc->adjusted_clock = 0;
2525 	amdgpu_crtc->encoder = NULL;
2526 	amdgpu_crtc->connector = NULL;
2527 }
2528 
2529 static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
2530 				  struct drm_display_mode *mode,
2531 				  struct drm_display_mode *adjusted_mode,
2532 				  int x, int y, struct drm_framebuffer *old_fb)
2533 {
2534 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2535 
2536 	if (!amdgpu_crtc->adjusted_clock)
2537 		return -EINVAL;
2538 
2539 	amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
2540 	amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
2541 	dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2542 	amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
2543 	amdgpu_atombios_crtc_scaler_setup(crtc);
2544 	dce_v8_0_cursor_reset(crtc);
2545 	/* update the hw version fpr dpm */
2546 	amdgpu_crtc->hw_mode = *adjusted_mode;
2547 
2548 	return 0;
2549 }
2550 
2551 static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
2552 				     const struct drm_display_mode *mode,
2553 				     struct drm_display_mode *adjusted_mode)
2554 {
2555 	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2556 	struct drm_device *dev = crtc->dev;
2557 	struct drm_encoder *encoder;
2558 
2559 	/* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
2560 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2561 		if (encoder->crtc == crtc) {
2562 			amdgpu_crtc->encoder = encoder;
2563 			amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
2564 			break;
2565 		}
2566 	}
2567 	if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
2568 		amdgpu_crtc->encoder = NULL;
2569 		amdgpu_crtc->connector = NULL;
2570 		return false;
2571 	}
2572 	if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2573 		return false;
2574 	if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
2575 		return false;
2576 	/* pick pll */
2577 	amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
2578 	/* if we can't get a PPLL for a non-DP encoder, fail */
2579 	if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
2580 	    !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
2581 		return false;
2582 
2583 	return true;
2584 }
2585 
2586 static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
2587 				  struct drm_framebuffer *old_fb)
2588 {
2589 	return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2590 }
2591 
2592 static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
2593 					 struct drm_framebuffer *fb,
2594 					 int x, int y, enum mode_set_atomic state)
2595 {
2596 	return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
2597 }
2598 
2599 static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
2600 	.dpms = dce_v8_0_crtc_dpms,
2601 	.mode_fixup = dce_v8_0_crtc_mode_fixup,
2602 	.mode_set = dce_v8_0_crtc_mode_set,
2603 	.mode_set_base = dce_v8_0_crtc_set_base,
2604 	.mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
2605 	.prepare = dce_v8_0_crtc_prepare,
2606 	.commit = dce_v8_0_crtc_commit,
2607 	.disable = dce_v8_0_crtc_disable,
2608 	.get_scanout_position = amdgpu_crtc_get_scanout_position,
2609 };
2610 
2611 static void dce_v8_0_panic_flush(struct drm_plane *plane)
2612 {
2613 	struct drm_framebuffer *fb;
2614 	struct amdgpu_crtc *amdgpu_crtc;
2615 	struct amdgpu_device *adev;
2616 	uint32_t fb_format;
2617 
2618 	if (!plane->fb)
2619 		return;
2620 
2621 	fb = plane->fb;
2622 	amdgpu_crtc = to_amdgpu_crtc(plane->crtc);
2623 	adev = drm_to_adev(fb->dev);
2624 
2625 	/* Disable DC tiling */
2626 	fb_format = RREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset);
2627 	fb_format &= ~GRPH_CONTROL__GRPH_ARRAY_MODE_MASK;
2628 	WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
2629 }
2630 
2631 static const struct drm_plane_helper_funcs dce_v8_0_drm_primary_plane_helper_funcs = {
2632 	.get_scanout_buffer = amdgpu_display_get_scanout_buffer,
2633 	.panic_flush = dce_v8_0_panic_flush,
2634 };
2635 
2636 static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
2637 {
2638 	struct amdgpu_crtc *amdgpu_crtc;
2639 
2640 	amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
2641 			      (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
2642 	if (amdgpu_crtc == NULL)
2643 		return -ENOMEM;
2644 
2645 	drm_crtc_init(adev_to_drm(adev), &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
2646 
2647 	drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
2648 	amdgpu_crtc->crtc_id = index;
2649 	adev->mode_info.crtcs[index] = amdgpu_crtc;
2650 
2651 	amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
2652 	amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
2653 	adev_to_drm(adev)->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
2654 	adev_to_drm(adev)->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
2655 
2656 	amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
2657 
2658 	amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2659 	amdgpu_crtc->adjusted_clock = 0;
2660 	amdgpu_crtc->encoder = NULL;
2661 	amdgpu_crtc->connector = NULL;
2662 	drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
2663 	drm_plane_helper_add(amdgpu_crtc->base.primary, &dce_v8_0_drm_primary_plane_helper_funcs);
2664 
2665 	return 0;
2666 }
2667 
2668 static int dce_v8_0_early_init(struct amdgpu_ip_block *ip_block)
2669 {
2670 	struct amdgpu_device *adev = ip_block->adev;
2671 
2672 	adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
2673 	adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
2674 
2675 	dce_v8_0_set_display_funcs(adev);
2676 
2677 	adev->mode_info.num_crtc = dce_v8_0_get_num_crtc(adev);
2678 
2679 	switch (adev->asic_type) {
2680 	case CHIP_BONAIRE:
2681 	case CHIP_HAWAII:
2682 		adev->mode_info.num_hpd = 6;
2683 		adev->mode_info.num_dig = 6;
2684 		break;
2685 	case CHIP_KAVERI:
2686 		adev->mode_info.num_hpd = 6;
2687 		adev->mode_info.num_dig = 7;
2688 		break;
2689 	case CHIP_KABINI:
2690 	case CHIP_MULLINS:
2691 		adev->mode_info.num_hpd = 6;
2692 		adev->mode_info.num_dig = 6; /* ? */
2693 		break;
2694 	default:
2695 		/* FIXME: not supported yet */
2696 		return -EINVAL;
2697 	}
2698 
2699 	dce_v8_0_set_irq_funcs(adev);
2700 
2701 	return 0;
2702 }
2703 
2704 static int dce_v8_0_sw_init(struct amdgpu_ip_block *ip_block)
2705 {
2706 	int r, i;
2707 	struct amdgpu_device *adev = ip_block->adev;
2708 
2709 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
2710 		r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
2711 		if (r)
2712 			return r;
2713 	}
2714 
2715 	for (i = 8; i < 20; i += 2) {
2716 		r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
2717 		if (r)
2718 			return r;
2719 	}
2720 
2721 	/* HPD hotplug */
2722 	r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 42, &adev->hpd_irq);
2723 	if (r)
2724 		return r;
2725 
2726 	adev_to_drm(adev)->mode_config.funcs = &amdgpu_mode_funcs;
2727 
2728 	adev_to_drm(adev)->mode_config.async_page_flip = true;
2729 
2730 	adev_to_drm(adev)->mode_config.max_width = 16384;
2731 	adev_to_drm(adev)->mode_config.max_height = 16384;
2732 
2733 	adev_to_drm(adev)->mode_config.preferred_depth = 24;
2734 	if (adev->asic_type == CHIP_HAWAII)
2735 		/* disable prefer shadow for now due to hibernation issues */
2736 		adev_to_drm(adev)->mode_config.prefer_shadow = 0;
2737 	else
2738 		adev_to_drm(adev)->mode_config.prefer_shadow = 1;
2739 
2740 	adev_to_drm(adev)->mode_config.fb_modifiers_not_supported = true;
2741 
2742 	r = amdgpu_display_modeset_create_props(adev);
2743 	if (r)
2744 		return r;
2745 
2746 	adev_to_drm(adev)->mode_config.max_width = 16384;
2747 	adev_to_drm(adev)->mode_config.max_height = 16384;
2748 
2749 	/* allocate crtcs */
2750 	for (i = 0; i < adev->mode_info.num_crtc; i++) {
2751 		r = dce_v8_0_crtc_init(adev, i);
2752 		if (r)
2753 			return r;
2754 	}
2755 
2756 	if (amdgpu_atombios_get_connector_info_from_object_table(adev))
2757 		amdgpu_display_print_display_setup(adev_to_drm(adev));
2758 	else
2759 		return -EINVAL;
2760 
2761 	/* setup afmt */
2762 	r = dce_v8_0_afmt_init(adev);
2763 	if (r)
2764 		return r;
2765 
2766 	r = dce_v8_0_audio_init(adev);
2767 	if (r)
2768 		return r;
2769 
2770 	/* Disable vblank IRQs aggressively for power-saving */
2771 	/* XXX: can this be enabled for DC? */
2772 	adev_to_drm(adev)->vblank_disable_immediate = true;
2773 
2774 	r = drm_vblank_init(adev_to_drm(adev), adev->mode_info.num_crtc);
2775 	if (r)
2776 		return r;
2777 
2778 	/* Pre-DCE11 */
2779 	INIT_DELAYED_WORK(&adev->hotplug_work,
2780 		  amdgpu_display_hotplug_work_func);
2781 
2782 	drm_kms_helper_poll_init(adev_to_drm(adev));
2783 
2784 	adev->mode_info.mode_config_initialized = true;
2785 	return 0;
2786 }
2787 
2788 static int dce_v8_0_sw_fini(struct amdgpu_ip_block *ip_block)
2789 {
2790 	struct amdgpu_device *adev = ip_block->adev;
2791 
2792 	drm_edid_free(adev->mode_info.bios_hardcoded_edid);
2793 
2794 	drm_kms_helper_poll_fini(adev_to_drm(adev));
2795 
2796 	dce_v8_0_audio_fini(adev);
2797 
2798 	dce_v8_0_afmt_fini(adev);
2799 
2800 	drm_mode_config_cleanup(adev_to_drm(adev));
2801 	adev->mode_info.mode_config_initialized = false;
2802 
2803 	return 0;
2804 }
2805 
2806 static int dce_v8_0_hw_init(struct amdgpu_ip_block *ip_block)
2807 {
2808 	int i;
2809 	struct amdgpu_device *adev = ip_block->adev;
2810 
2811 	/* disable vga render */
2812 	dce_v8_0_set_vga_render_state(adev, false);
2813 	/* init dig PHYs, disp eng pll */
2814 	amdgpu_atombios_encoder_init_dig(adev);
2815 	amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
2816 
2817 	/* initialize hpd */
2818 	dce_v8_0_hpd_init(adev);
2819 
2820 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2821 		dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2822 	}
2823 
2824 	dce_v8_0_pageflip_interrupt_init(adev);
2825 
2826 	return 0;
2827 }
2828 
2829 static int dce_v8_0_hw_fini(struct amdgpu_ip_block *ip_block)
2830 {
2831 	int i;
2832 	struct amdgpu_device *adev = ip_block->adev;
2833 
2834 	dce_v8_0_hpd_fini(adev);
2835 
2836 	for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
2837 		dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
2838 	}
2839 
2840 	dce_v8_0_pageflip_interrupt_fini(adev);
2841 
2842 	flush_delayed_work(&adev->hotplug_work);
2843 
2844 	return 0;
2845 }
2846 
2847 static int dce_v8_0_suspend(struct amdgpu_ip_block *ip_block)
2848 {
2849 	struct amdgpu_device *adev = ip_block->adev;
2850 	int r;
2851 
2852 	r = amdgpu_display_suspend_helper(adev);
2853 	if (r)
2854 		return r;
2855 
2856 	adev->mode_info.bl_level =
2857 		amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
2858 
2859 	return dce_v8_0_hw_fini(ip_block);
2860 }
2861 
2862 static int dce_v8_0_resume(struct amdgpu_ip_block *ip_block)
2863 {
2864 	struct amdgpu_device *adev = ip_block->adev;
2865 	int ret;
2866 
2867 	amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
2868 							   adev->mode_info.bl_level);
2869 
2870 	ret = dce_v8_0_hw_init(ip_block);
2871 
2872 	/* turn on the BL */
2873 	if (adev->mode_info.bl_encoder) {
2874 		u8 bl_level = amdgpu_display_backlight_get_level(adev,
2875 								  adev->mode_info.bl_encoder);
2876 		amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
2877 						    bl_level);
2878 	}
2879 	if (ret)
2880 		return ret;
2881 
2882 	return amdgpu_display_resume_helper(adev);
2883 }
2884 
2885 static bool dce_v8_0_is_idle(struct amdgpu_ip_block *ip_block)
2886 {
2887 	return true;
2888 }
2889 
2890 static int dce_v8_0_soft_reset(struct amdgpu_ip_block *ip_block)
2891 {
2892 	u32 srbm_soft_reset = 0, tmp;
2893 	struct amdgpu_device *adev = ip_block->adev;
2894 
2895 	if (dce_v8_0_is_display_hung(adev))
2896 		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
2897 
2898 	if (srbm_soft_reset) {
2899 		tmp = RREG32(mmSRBM_SOFT_RESET);
2900 		tmp |= srbm_soft_reset;
2901 		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
2902 		WREG32(mmSRBM_SOFT_RESET, tmp);
2903 		tmp = RREG32(mmSRBM_SOFT_RESET);
2904 
2905 		udelay(50);
2906 
2907 		tmp &= ~srbm_soft_reset;
2908 		WREG32(mmSRBM_SOFT_RESET, tmp);
2909 		tmp = RREG32(mmSRBM_SOFT_RESET);
2910 
2911 		/* Wait a little for things to settle down */
2912 		udelay(50);
2913 	}
2914 	return 0;
2915 }
2916 
2917 static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
2918 						     int crtc,
2919 						     enum amdgpu_interrupt_state state)
2920 {
2921 	u32 reg_block, lb_interrupt_mask;
2922 
2923 	if (crtc >= adev->mode_info.num_crtc) {
2924 		DRM_DEBUG("invalid crtc %d\n", crtc);
2925 		return;
2926 	}
2927 
2928 	switch (crtc) {
2929 	case 0:
2930 		reg_block = CRTC0_REGISTER_OFFSET;
2931 		break;
2932 	case 1:
2933 		reg_block = CRTC1_REGISTER_OFFSET;
2934 		break;
2935 	case 2:
2936 		reg_block = CRTC2_REGISTER_OFFSET;
2937 		break;
2938 	case 3:
2939 		reg_block = CRTC3_REGISTER_OFFSET;
2940 		break;
2941 	case 4:
2942 		reg_block = CRTC4_REGISTER_OFFSET;
2943 		break;
2944 	case 5:
2945 		reg_block = CRTC5_REGISTER_OFFSET;
2946 		break;
2947 	default:
2948 		DRM_DEBUG("invalid crtc %d\n", crtc);
2949 		return;
2950 	}
2951 
2952 	switch (state) {
2953 	case AMDGPU_IRQ_STATE_DISABLE:
2954 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2955 		lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
2956 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2957 		break;
2958 	case AMDGPU_IRQ_STATE_ENABLE:
2959 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
2960 		lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
2961 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
2962 		break;
2963 	default:
2964 		break;
2965 	}
2966 }
2967 
2968 static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
2969 						    int crtc,
2970 						    enum amdgpu_interrupt_state state)
2971 {
2972 	u32 reg_block, lb_interrupt_mask;
2973 
2974 	if (crtc >= adev->mode_info.num_crtc) {
2975 		DRM_DEBUG("invalid crtc %d\n", crtc);
2976 		return;
2977 	}
2978 
2979 	switch (crtc) {
2980 	case 0:
2981 		reg_block = CRTC0_REGISTER_OFFSET;
2982 		break;
2983 	case 1:
2984 		reg_block = CRTC1_REGISTER_OFFSET;
2985 		break;
2986 	case 2:
2987 		reg_block = CRTC2_REGISTER_OFFSET;
2988 		break;
2989 	case 3:
2990 		reg_block = CRTC3_REGISTER_OFFSET;
2991 		break;
2992 	case 4:
2993 		reg_block = CRTC4_REGISTER_OFFSET;
2994 		break;
2995 	case 5:
2996 		reg_block = CRTC5_REGISTER_OFFSET;
2997 		break;
2998 	default:
2999 		DRM_DEBUG("invalid crtc %d\n", crtc);
3000 		return;
3001 	}
3002 
3003 	switch (state) {
3004 	case AMDGPU_IRQ_STATE_DISABLE:
3005 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
3006 		lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
3007 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
3008 		break;
3009 	case AMDGPU_IRQ_STATE_ENABLE:
3010 		lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
3011 		lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
3012 		WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
3013 		break;
3014 	default:
3015 		break;
3016 	}
3017 }
3018 
3019 static int dce_v8_0_set_hpd_irq_state(struct amdgpu_device *adev,
3020 					    struct amdgpu_irq_src *src,
3021 					    unsigned type,
3022 					    enum amdgpu_interrupt_state state)
3023 {
3024 	u32 dc_hpd_int_cntl;
3025 
3026 	if (type >= adev->mode_info.num_hpd) {
3027 		DRM_DEBUG("invalid hpd %d\n", type);
3028 		return 0;
3029 	}
3030 
3031 	switch (state) {
3032 	case AMDGPU_IRQ_STATE_DISABLE:
3033 		dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
3034 		dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
3035 		WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
3036 		break;
3037 	case AMDGPU_IRQ_STATE_ENABLE:
3038 		dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
3039 		dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
3040 		WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
3041 		break;
3042 	default:
3043 		break;
3044 	}
3045 
3046 	return 0;
3047 }
3048 
3049 static int dce_v8_0_set_crtc_irq_state(struct amdgpu_device *adev,
3050 					     struct amdgpu_irq_src *src,
3051 					     unsigned type,
3052 					     enum amdgpu_interrupt_state state)
3053 {
3054 	switch (type) {
3055 	case AMDGPU_CRTC_IRQ_VBLANK1:
3056 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
3057 		break;
3058 	case AMDGPU_CRTC_IRQ_VBLANK2:
3059 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
3060 		break;
3061 	case AMDGPU_CRTC_IRQ_VBLANK3:
3062 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
3063 		break;
3064 	case AMDGPU_CRTC_IRQ_VBLANK4:
3065 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
3066 		break;
3067 	case AMDGPU_CRTC_IRQ_VBLANK5:
3068 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
3069 		break;
3070 	case AMDGPU_CRTC_IRQ_VBLANK6:
3071 		dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
3072 		break;
3073 	case AMDGPU_CRTC_IRQ_VLINE1:
3074 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
3075 		break;
3076 	case AMDGPU_CRTC_IRQ_VLINE2:
3077 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
3078 		break;
3079 	case AMDGPU_CRTC_IRQ_VLINE3:
3080 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
3081 		break;
3082 	case AMDGPU_CRTC_IRQ_VLINE4:
3083 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
3084 		break;
3085 	case AMDGPU_CRTC_IRQ_VLINE5:
3086 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
3087 		break;
3088 	case AMDGPU_CRTC_IRQ_VLINE6:
3089 		dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
3090 		break;
3091 	default:
3092 		break;
3093 	}
3094 	return 0;
3095 }
3096 
3097 static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
3098 			     struct amdgpu_irq_src *source,
3099 			     struct amdgpu_iv_entry *entry)
3100 {
3101 	unsigned crtc = entry->src_id - 1;
3102 	uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
3103 	unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev,
3104 								    crtc);
3105 
3106 	switch (entry->src_data[0]) {
3107 	case 0: /* vblank */
3108 		if (disp_int & interrupt_status_offsets[crtc].vblank)
3109 			WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
3110 		else
3111 			DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3112 
3113 		if (amdgpu_irq_enabled(adev, source, irq_type)) {
3114 			drm_handle_vblank(adev_to_drm(adev), crtc);
3115 		}
3116 		DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
3117 		break;
3118 	case 1: /* vline */
3119 		if (disp_int & interrupt_status_offsets[crtc].vline)
3120 			WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
3121 		else
3122 			DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3123 
3124 		DRM_DEBUG("IH: D%d vline\n", crtc + 1);
3125 		break;
3126 	default:
3127 		DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3128 		break;
3129 	}
3130 
3131 	return 0;
3132 }
3133 
3134 static int dce_v8_0_set_pageflip_irq_state(struct amdgpu_device *adev,
3135 						 struct amdgpu_irq_src *src,
3136 						 unsigned type,
3137 						 enum amdgpu_interrupt_state state)
3138 {
3139 	u32 reg;
3140 
3141 	if (type >= adev->mode_info.num_crtc) {
3142 		DRM_ERROR("invalid pageflip crtc %d\n", type);
3143 		return -EINVAL;
3144 	}
3145 
3146 	reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
3147 	if (state == AMDGPU_IRQ_STATE_DISABLE)
3148 		WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3149 		       reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3150 	else
3151 		WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3152 		       reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3153 
3154 	return 0;
3155 }
3156 
3157 static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
3158 				struct amdgpu_irq_src *source,
3159 				struct amdgpu_iv_entry *entry)
3160 {
3161 	unsigned long flags;
3162 	unsigned crtc_id;
3163 	struct amdgpu_crtc *amdgpu_crtc;
3164 	struct amdgpu_flip_work *works;
3165 
3166 	crtc_id = (entry->src_id - 8) >> 1;
3167 	amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
3168 
3169 	if (crtc_id >= adev->mode_info.num_crtc) {
3170 		DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
3171 		return -EINVAL;
3172 	}
3173 
3174 	if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
3175 	    GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
3176 		WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
3177 		       GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
3178 
3179 	/* IRQ could occur when in initial stage */
3180 	if (amdgpu_crtc == NULL)
3181 		return 0;
3182 
3183 	spin_lock_irqsave(&adev_to_drm(adev)->event_lock, flags);
3184 	works = amdgpu_crtc->pflip_works;
3185 	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
3186 		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
3187 						"AMDGPU_FLIP_SUBMITTED(%d)\n",
3188 						amdgpu_crtc->pflip_status,
3189 						AMDGPU_FLIP_SUBMITTED);
3190 		spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3191 		return 0;
3192 	}
3193 
3194 	/* page flip completed. clean up */
3195 	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
3196 	amdgpu_crtc->pflip_works = NULL;
3197 
3198 	/* wakeup usersapce */
3199 	if (works->event)
3200 		drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
3201 
3202 	spin_unlock_irqrestore(&adev_to_drm(adev)->event_lock, flags);
3203 
3204 	drm_crtc_vblank_put(&amdgpu_crtc->base);
3205 	schedule_work(&works->unpin_work);
3206 
3207 	return 0;
3208 }
3209 
3210 static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
3211 			    struct amdgpu_irq_src *source,
3212 			    struct amdgpu_iv_entry *entry)
3213 {
3214 	uint32_t disp_int, mask;
3215 	unsigned hpd;
3216 
3217 	if (entry->src_data[0] >= adev->mode_info.num_hpd) {
3218 		DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3219 		return 0;
3220 	}
3221 
3222 	hpd = entry->src_data[0];
3223 	disp_int = RREG32(interrupt_status_offsets[hpd].reg);
3224 	mask = interrupt_status_offsets[hpd].hpd;
3225 
3226 	if (disp_int & mask) {
3227 		dce_v8_0_hpd_int_ack(adev, hpd);
3228 		schedule_delayed_work(&adev->hotplug_work, 0);
3229 		DRM_DEBUG("IH: HPD%d\n", hpd + 1);
3230 	}
3231 
3232 	return 0;
3233 
3234 }
3235 
3236 static int dce_v8_0_set_clockgating_state(struct amdgpu_ip_block *ip_block,
3237 					  enum amd_clockgating_state state)
3238 {
3239 	return 0;
3240 }
3241 
3242 static int dce_v8_0_set_powergating_state(struct amdgpu_ip_block *ip_block,
3243 					  enum amd_powergating_state state)
3244 {
3245 	return 0;
3246 }
3247 
3248 static const struct amd_ip_funcs dce_v8_0_ip_funcs = {
3249 	.name = "dce_v8_0",
3250 	.early_init = dce_v8_0_early_init,
3251 	.sw_init = dce_v8_0_sw_init,
3252 	.sw_fini = dce_v8_0_sw_fini,
3253 	.hw_init = dce_v8_0_hw_init,
3254 	.hw_fini = dce_v8_0_hw_fini,
3255 	.suspend = dce_v8_0_suspend,
3256 	.resume = dce_v8_0_resume,
3257 	.is_idle = dce_v8_0_is_idle,
3258 	.soft_reset = dce_v8_0_soft_reset,
3259 	.set_clockgating_state = dce_v8_0_set_clockgating_state,
3260 	.set_powergating_state = dce_v8_0_set_powergating_state,
3261 };
3262 
3263 static void
3264 dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
3265 			  struct drm_display_mode *mode,
3266 			  struct drm_display_mode *adjusted_mode)
3267 {
3268 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3269 
3270 	amdgpu_encoder->pixel_clock = adjusted_mode->clock;
3271 
3272 	/* need to call this here rather than in prepare() since we need some crtc info */
3273 	amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3274 
3275 	/* set scaler clears this on some chips */
3276 	dce_v8_0_set_interleave(encoder->crtc, mode);
3277 
3278 	if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
3279 		dce_v8_0_afmt_enable(encoder, true);
3280 		dce_v8_0_afmt_setmode(encoder, adjusted_mode);
3281 	}
3282 }
3283 
3284 static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
3285 {
3286 	struct amdgpu_device *adev = drm_to_adev(encoder->dev);
3287 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3288 	struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
3289 
3290 	if ((amdgpu_encoder->active_device &
3291 	     (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
3292 	    (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
3293 	     ENCODER_OBJECT_ID_NONE)) {
3294 		struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
3295 		if (dig) {
3296 			dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
3297 			if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
3298 				dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
3299 		}
3300 	}
3301 
3302 	amdgpu_atombios_scratch_regs_lock(adev, true);
3303 
3304 	if (connector) {
3305 		struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
3306 
3307 		/* select the clock/data port if it uses a router */
3308 		if (amdgpu_connector->router.cd_valid)
3309 			amdgpu_i2c_router_select_cd_port(amdgpu_connector);
3310 
3311 		/* turn eDP panel on for mode set */
3312 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3313 			amdgpu_atombios_encoder_set_edp_panel_power(connector,
3314 							     ATOM_TRANSMITTER_ACTION_POWER_ON);
3315 	}
3316 
3317 	/* this is needed for the pll/ss setup to work correctly in some cases */
3318 	amdgpu_atombios_encoder_set_crtc_source(encoder);
3319 	/* set up the FMT blocks */
3320 	dce_v8_0_program_fmt(encoder);
3321 }
3322 
3323 static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
3324 {
3325 	struct drm_device *dev = encoder->dev;
3326 	struct amdgpu_device *adev = drm_to_adev(dev);
3327 
3328 	/* need to call this here as we need the crtc set up */
3329 	amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
3330 	amdgpu_atombios_scratch_regs_lock(adev, false);
3331 }
3332 
3333 static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
3334 {
3335 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3336 	struct amdgpu_encoder_atom_dig *dig;
3337 
3338 	amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3339 
3340 	if (amdgpu_atombios_encoder_is_digital(encoder)) {
3341 		if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
3342 			dce_v8_0_afmt_enable(encoder, false);
3343 		dig = amdgpu_encoder->enc_priv;
3344 		dig->dig_encoder = -1;
3345 	}
3346 	amdgpu_encoder->active_device = 0;
3347 }
3348 
3349 /* these are handled by the primary encoders */
3350 static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
3351 {
3352 
3353 }
3354 
3355 static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
3356 {
3357 
3358 }
3359 
3360 static void
3361 dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
3362 		      struct drm_display_mode *mode,
3363 		      struct drm_display_mode *adjusted_mode)
3364 {
3365 
3366 }
3367 
3368 static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
3369 {
3370 
3371 }
3372 
3373 static void
3374 dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
3375 {
3376 
3377 }
3378 
3379 static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
3380 	.dpms = dce_v8_0_ext_dpms,
3381 	.prepare = dce_v8_0_ext_prepare,
3382 	.mode_set = dce_v8_0_ext_mode_set,
3383 	.commit = dce_v8_0_ext_commit,
3384 	.disable = dce_v8_0_ext_disable,
3385 	/* no detect for TMDS/LVDS yet */
3386 };
3387 
3388 static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
3389 	.dpms = amdgpu_atombios_encoder_dpms,
3390 	.mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3391 	.prepare = dce_v8_0_encoder_prepare,
3392 	.mode_set = dce_v8_0_encoder_mode_set,
3393 	.commit = dce_v8_0_encoder_commit,
3394 	.disable = dce_v8_0_encoder_disable,
3395 	.detect = amdgpu_atombios_encoder_dig_detect,
3396 };
3397 
3398 static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
3399 	.dpms = amdgpu_atombios_encoder_dpms,
3400 	.mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3401 	.prepare = dce_v8_0_encoder_prepare,
3402 	.mode_set = dce_v8_0_encoder_mode_set,
3403 	.commit = dce_v8_0_encoder_commit,
3404 	.detect = amdgpu_atombios_encoder_dac_detect,
3405 };
3406 
3407 static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
3408 {
3409 	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3410 	if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3411 		amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
3412 	kfree(amdgpu_encoder->enc_priv);
3413 	drm_encoder_cleanup(encoder);
3414 	kfree(amdgpu_encoder);
3415 }
3416 
3417 static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
3418 	.destroy = dce_v8_0_encoder_destroy,
3419 };
3420 
3421 static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
3422 				 uint32_t encoder_enum,
3423 				 uint32_t supported_device,
3424 				 u16 caps)
3425 {
3426 	struct drm_device *dev = adev_to_drm(adev);
3427 	struct drm_encoder *encoder;
3428 	struct amdgpu_encoder *amdgpu_encoder;
3429 
3430 	/* see if we already added it */
3431 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3432 		amdgpu_encoder = to_amdgpu_encoder(encoder);
3433 		if (amdgpu_encoder->encoder_enum == encoder_enum) {
3434 			amdgpu_encoder->devices |= supported_device;
3435 			return;
3436 		}
3437 
3438 	}
3439 
3440 	/* add a new one */
3441 	amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
3442 	if (!amdgpu_encoder)
3443 		return;
3444 
3445 	encoder = &amdgpu_encoder->base;
3446 	switch (adev->mode_info.num_crtc) {
3447 	case 1:
3448 		encoder->possible_crtcs = 0x1;
3449 		break;
3450 	case 2:
3451 	default:
3452 		encoder->possible_crtcs = 0x3;
3453 		break;
3454 	case 4:
3455 		encoder->possible_crtcs = 0xf;
3456 		break;
3457 	case 6:
3458 		encoder->possible_crtcs = 0x3f;
3459 		break;
3460 	}
3461 
3462 	amdgpu_encoder->enc_priv = NULL;
3463 
3464 	amdgpu_encoder->encoder_enum = encoder_enum;
3465 	amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
3466 	amdgpu_encoder->devices = supported_device;
3467 	amdgpu_encoder->rmx_type = RMX_OFF;
3468 	amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
3469 	amdgpu_encoder->is_ext_encoder = false;
3470 	amdgpu_encoder->caps = caps;
3471 
3472 	switch (amdgpu_encoder->encoder_id) {
3473 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
3474 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
3475 		drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3476 				 DRM_MODE_ENCODER_DAC, NULL);
3477 		drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
3478 		break;
3479 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
3480 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
3481 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
3482 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
3483 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
3484 		if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
3485 			amdgpu_encoder->rmx_type = RMX_FULL;
3486 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3487 					 DRM_MODE_ENCODER_LVDS, NULL);
3488 			amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
3489 		} else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
3490 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3491 					 DRM_MODE_ENCODER_DAC, NULL);
3492 			amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3493 		} else {
3494 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3495 					 DRM_MODE_ENCODER_TMDS, NULL);
3496 			amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3497 		}
3498 		drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
3499 		break;
3500 	case ENCODER_OBJECT_ID_SI170B:
3501 	case ENCODER_OBJECT_ID_CH7303:
3502 	case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
3503 	case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
3504 	case ENCODER_OBJECT_ID_TITFP513:
3505 	case ENCODER_OBJECT_ID_VT1623:
3506 	case ENCODER_OBJECT_ID_HDMI_SI1930:
3507 	case ENCODER_OBJECT_ID_TRAVIS:
3508 	case ENCODER_OBJECT_ID_NUTMEG:
3509 		/* these are handled by the primary encoders */
3510 		amdgpu_encoder->is_ext_encoder = true;
3511 		if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3512 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3513 					 DRM_MODE_ENCODER_LVDS, NULL);
3514 		else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
3515 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3516 					 DRM_MODE_ENCODER_DAC, NULL);
3517 		else
3518 			drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
3519 					 DRM_MODE_ENCODER_TMDS, NULL);
3520 		drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
3521 		break;
3522 	}
3523 }
3524 
3525 static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
3526 	.bandwidth_update = &dce_v8_0_bandwidth_update,
3527 	.vblank_get_counter = &dce_v8_0_vblank_get_counter,
3528 	.backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
3529 	.backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
3530 	.hpd_sense = &dce_v8_0_hpd_sense,
3531 	.hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
3532 	.hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
3533 	.page_flip = &dce_v8_0_page_flip,
3534 	.page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
3535 	.add_encoder = &dce_v8_0_encoder_add,
3536 	.add_connector = &amdgpu_connector_add,
3537 };
3538 
3539 static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
3540 {
3541 	adev->mode_info.funcs = &dce_v8_0_display_funcs;
3542 }
3543 
3544 static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
3545 	.set = dce_v8_0_set_crtc_irq_state,
3546 	.process = dce_v8_0_crtc_irq,
3547 };
3548 
3549 static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
3550 	.set = dce_v8_0_set_pageflip_irq_state,
3551 	.process = dce_v8_0_pageflip_irq,
3552 };
3553 
3554 static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
3555 	.set = dce_v8_0_set_hpd_irq_state,
3556 	.process = dce_v8_0_hpd_irq,
3557 };
3558 
3559 static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
3560 {
3561 	if (adev->mode_info.num_crtc > 0)
3562 		adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
3563 	else
3564 		adev->crtc_irq.num_types = 0;
3565 	adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
3566 
3567 	adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
3568 	adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
3569 
3570 	adev->hpd_irq.num_types = adev->mode_info.num_hpd;
3571 	adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
3572 }
3573 
3574 const struct amdgpu_ip_block_version dce_v8_0_ip_block = {
3575 	.type = AMD_IP_BLOCK_TYPE_DCE,
3576 	.major = 8,
3577 	.minor = 0,
3578 	.rev = 0,
3579 	.funcs = &dce_v8_0_ip_funcs,
3580 };
3581 
3582 const struct amdgpu_ip_block_version dce_v8_1_ip_block = {
3583 	.type = AMD_IP_BLOCK_TYPE_DCE,
3584 	.major = 8,
3585 	.minor = 1,
3586 	.rev = 0,
3587 	.funcs = &dce_v8_0_ip_funcs,
3588 };
3589 
3590 const struct amdgpu_ip_block_version dce_v8_2_ip_block = {
3591 	.type = AMD_IP_BLOCK_TYPE_DCE,
3592 	.major = 8,
3593 	.minor = 2,
3594 	.rev = 0,
3595 	.funcs = &dce_v8_0_ip_funcs,
3596 };
3597 
3598 const struct amdgpu_ip_block_version dce_v8_3_ip_block = {
3599 	.type = AMD_IP_BLOCK_TYPE_DCE,
3600 	.major = 8,
3601 	.minor = 3,
3602 	.rev = 0,
3603 	.funcs = &dce_v8_0_ip_funcs,
3604 };
3605 
3606 const struct amdgpu_ip_block_version dce_v8_5_ip_block = {
3607 	.type = AMD_IP_BLOCK_TYPE_DCE,
3608 	.major = 8,
3609 	.minor = 5,
3610 	.rev = 0,
3611 	.funcs = &dce_v8_0_ip_funcs,
3612 };
3613