1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 29 #include <linux/dma-fence-array.h> 30 #include <linux/interval_tree_generic.h> 31 #include <linux/idr.h> 32 #include <linux/dma-buf.h> 33 34 #include <drm/amdgpu_drm.h> 35 #include <drm/drm_drv.h> 36 #include <drm/ttm/ttm_tt.h> 37 #include <drm/drm_exec.h> 38 #include "amdgpu.h" 39 #include "amdgpu_vm.h" 40 #include "amdgpu_trace.h" 41 #include "amdgpu_amdkfd.h" 42 #include "amdgpu_gmc.h" 43 #include "amdgpu_xgmi.h" 44 #include "amdgpu_dma_buf.h" 45 #include "amdgpu_res_cursor.h" 46 #include "kfd_svm.h" 47 48 /** 49 * DOC: GPUVM 50 * 51 * GPUVM is the MMU functionality provided on the GPU. 52 * GPUVM is similar to the legacy GART on older asics, however 53 * rather than there being a single global GART table 54 * for the entire GPU, there can be multiple GPUVM page tables active 55 * at any given time. The GPUVM page tables can contain a mix 56 * VRAM pages and system pages (both memory and MMIO) and system pages 57 * can be mapped as snooped (cached system pages) or unsnooped 58 * (uncached system pages). 59 * 60 * Each active GPUVM has an ID associated with it and there is a page table 61 * linked with each VMID. When executing a command buffer, 62 * the kernel tells the engine what VMID to use for that command 63 * buffer. VMIDs are allocated dynamically as commands are submitted. 64 * The userspace drivers maintain their own address space and the kernel 65 * sets up their pages tables accordingly when they submit their 66 * command buffers and a VMID is assigned. 67 * The hardware supports up to 16 active GPUVMs at any given time. 68 * 69 * Each GPUVM is represented by a 1-2 or 1-5 level page table, depending 70 * on the ASIC family. GPUVM supports RWX attributes on each page as well 71 * as other features such as encryption and caching attributes. 72 * 73 * VMID 0 is special. It is the GPUVM used for the kernel driver. In 74 * addition to an aperture managed by a page table, VMID 0 also has 75 * several other apertures. There is an aperture for direct access to VRAM 76 * and there is a legacy AGP aperture which just forwards accesses directly 77 * to the matching system physical addresses (or IOVAs when an IOMMU is 78 * present). These apertures provide direct access to these memories without 79 * incurring the overhead of a page table. VMID 0 is used by the kernel 80 * driver for tasks like memory management. 81 * 82 * GPU clients (i.e., engines on the GPU) use GPUVM VMIDs to access memory. 83 * For user applications, each application can have their own unique GPUVM 84 * address space. The application manages the address space and the kernel 85 * driver manages the GPUVM page tables for each process. If an GPU client 86 * accesses an invalid page, it will generate a GPU page fault, similar to 87 * accessing an invalid page on a CPU. 88 */ 89 90 #define START(node) ((node)->start) 91 #define LAST(node) ((node)->last) 92 93 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last, 94 START, LAST, static, amdgpu_vm_it) 95 96 #undef START 97 #undef LAST 98 99 /** 100 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback 101 */ 102 struct amdgpu_prt_cb { 103 104 /** 105 * @adev: amdgpu device 106 */ 107 struct amdgpu_device *adev; 108 109 /** 110 * @cb: callback 111 */ 112 struct dma_fence_cb cb; 113 }; 114 115 /** 116 * struct amdgpu_vm_tlb_seq_struct - Helper to increment the TLB flush sequence 117 */ 118 struct amdgpu_vm_tlb_seq_struct { 119 /** 120 * @vm: pointer to the amdgpu_vm structure to set the fence sequence on 121 */ 122 struct amdgpu_vm *vm; 123 124 /** 125 * @cb: callback 126 */ 127 struct dma_fence_cb cb; 128 }; 129 130 /** 131 * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping 132 * 133 * @adev: amdgpu_device pointer 134 * @vm: amdgpu_vm pointer 135 * @pasid: the pasid the VM is using on this GPU 136 * 137 * Set the pasid this VM is using on this GPU, can also be used to remove the 138 * pasid by passing in zero. 139 * 140 */ 141 int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm, 142 u32 pasid) 143 { 144 int r; 145 146 if (vm->pasid == pasid) 147 return 0; 148 149 if (vm->pasid) { 150 r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid)); 151 if (r < 0) 152 return r; 153 154 vm->pasid = 0; 155 } 156 157 if (pasid) { 158 r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm, 159 GFP_KERNEL)); 160 if (r < 0) 161 return r; 162 163 vm->pasid = pasid; 164 } 165 166 167 return 0; 168 } 169 170 /** 171 * amdgpu_vm_bo_evicted - vm_bo is evicted 172 * 173 * @vm_bo: vm_bo which is evicted 174 * 175 * State for PDs/PTs and per VM BOs which are not at the location they should 176 * be. 177 */ 178 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo) 179 { 180 struct amdgpu_vm *vm = vm_bo->vm; 181 struct amdgpu_bo *bo = vm_bo->bo; 182 183 vm_bo->moved = true; 184 spin_lock(&vm_bo->vm->status_lock); 185 if (bo->tbo.type == ttm_bo_type_kernel) 186 list_move(&vm_bo->vm_status, &vm->evicted); 187 else 188 list_move_tail(&vm_bo->vm_status, &vm->evicted); 189 spin_unlock(&vm_bo->vm->status_lock); 190 } 191 /** 192 * amdgpu_vm_bo_moved - vm_bo is moved 193 * 194 * @vm_bo: vm_bo which is moved 195 * 196 * State for per VM BOs which are moved, but that change is not yet reflected 197 * in the page tables. 198 */ 199 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo) 200 { 201 spin_lock(&vm_bo->vm->status_lock); 202 list_move(&vm_bo->vm_status, &vm_bo->vm->moved); 203 spin_unlock(&vm_bo->vm->status_lock); 204 } 205 206 /** 207 * amdgpu_vm_bo_idle - vm_bo is idle 208 * 209 * @vm_bo: vm_bo which is now idle 210 * 211 * State for PDs/PTs and per VM BOs which have gone through the state machine 212 * and are now idle. 213 */ 214 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo) 215 { 216 spin_lock(&vm_bo->vm->status_lock); 217 list_move(&vm_bo->vm_status, &vm_bo->vm->idle); 218 spin_unlock(&vm_bo->vm->status_lock); 219 vm_bo->moved = false; 220 } 221 222 /** 223 * amdgpu_vm_bo_invalidated - vm_bo is invalidated 224 * 225 * @vm_bo: vm_bo which is now invalidated 226 * 227 * State for normal BOs which are invalidated and that change not yet reflected 228 * in the PTs. 229 */ 230 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo) 231 { 232 spin_lock(&vm_bo->vm->status_lock); 233 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated); 234 spin_unlock(&vm_bo->vm->status_lock); 235 } 236 237 /** 238 * amdgpu_vm_bo_evicted_user - vm_bo is evicted 239 * 240 * @vm_bo: vm_bo which is evicted 241 * 242 * State for BOs used by user mode queues which are not at the location they 243 * should be. 244 */ 245 static void amdgpu_vm_bo_evicted_user(struct amdgpu_vm_bo_base *vm_bo) 246 { 247 vm_bo->moved = true; 248 spin_lock(&vm_bo->vm->status_lock); 249 list_move(&vm_bo->vm_status, &vm_bo->vm->evicted_user); 250 spin_unlock(&vm_bo->vm->status_lock); 251 } 252 253 /** 254 * amdgpu_vm_bo_relocated - vm_bo is reloacted 255 * 256 * @vm_bo: vm_bo which is relocated 257 * 258 * State for PDs/PTs which needs to update their parent PD. 259 * For the root PD, just move to idle state. 260 */ 261 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo) 262 { 263 if (vm_bo->bo->parent) { 264 spin_lock(&vm_bo->vm->status_lock); 265 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated); 266 spin_unlock(&vm_bo->vm->status_lock); 267 } else { 268 amdgpu_vm_bo_idle(vm_bo); 269 } 270 } 271 272 /** 273 * amdgpu_vm_bo_done - vm_bo is done 274 * 275 * @vm_bo: vm_bo which is now done 276 * 277 * State for normal BOs which are invalidated and that change has been updated 278 * in the PTs. 279 */ 280 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo) 281 { 282 spin_lock(&vm_bo->vm->status_lock); 283 list_move(&vm_bo->vm_status, &vm_bo->vm->done); 284 spin_unlock(&vm_bo->vm->status_lock); 285 } 286 287 /** 288 * amdgpu_vm_bo_reset_state_machine - reset the vm_bo state machine 289 * @vm: the VM which state machine to reset 290 * 291 * Move all vm_bo object in the VM into a state where they will be updated 292 * again during validation. 293 */ 294 static void amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm *vm) 295 { 296 struct amdgpu_vm_bo_base *vm_bo, *tmp; 297 298 spin_lock(&vm->status_lock); 299 list_splice_init(&vm->done, &vm->invalidated); 300 list_for_each_entry(vm_bo, &vm->invalidated, vm_status) 301 vm_bo->moved = true; 302 list_for_each_entry_safe(vm_bo, tmp, &vm->idle, vm_status) { 303 struct amdgpu_bo *bo = vm_bo->bo; 304 305 vm_bo->moved = true; 306 if (!bo || bo->tbo.type != ttm_bo_type_kernel) 307 list_move(&vm_bo->vm_status, &vm_bo->vm->moved); 308 else if (bo->parent) 309 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated); 310 } 311 spin_unlock(&vm->status_lock); 312 } 313 314 /** 315 * amdgpu_vm_update_shared - helper to update shared memory stat 316 * @base: base structure for tracking BO usage in a VM 317 * 318 * Takes the vm status_lock and updates the shared memory stat. If the basic 319 * stat changed (e.g. buffer was moved) amdgpu_vm_update_stats need to be called 320 * as well. 321 */ 322 static void amdgpu_vm_update_shared(struct amdgpu_vm_bo_base *base) 323 { 324 struct amdgpu_vm *vm = base->vm; 325 struct amdgpu_bo *bo = base->bo; 326 uint64_t size = amdgpu_bo_size(bo); 327 uint32_t bo_memtype = amdgpu_bo_mem_stats_placement(bo); 328 bool shared; 329 330 spin_lock(&vm->status_lock); 331 shared = drm_gem_object_is_shared_for_memory_stats(&bo->tbo.base); 332 if (base->shared != shared) { 333 base->shared = shared; 334 if (shared) { 335 vm->stats[bo_memtype].drm.shared += size; 336 vm->stats[bo_memtype].drm.private -= size; 337 } else { 338 vm->stats[bo_memtype].drm.shared -= size; 339 vm->stats[bo_memtype].drm.private += size; 340 } 341 } 342 spin_unlock(&vm->status_lock); 343 } 344 345 /** 346 * amdgpu_vm_bo_update_shared - callback when bo gets shared/unshared 347 * @bo: amdgpu buffer object 348 * 349 * Update the per VM stats for all the vm if needed from private to shared or 350 * vice versa. 351 */ 352 void amdgpu_vm_bo_update_shared(struct amdgpu_bo *bo) 353 { 354 struct amdgpu_vm_bo_base *base; 355 356 for (base = bo->vm_bo; base; base = base->next) 357 amdgpu_vm_update_shared(base); 358 } 359 360 /** 361 * amdgpu_vm_update_stats_locked - helper to update normal memory stat 362 * @base: base structure for tracking BO usage in a VM 363 * @res: the ttm_resource to use for the purpose of accounting, may or may not 364 * be bo->tbo.resource 365 * @sign: if we should add (+1) or subtract (-1) from the stat 366 * 367 * Caller need to have the vm status_lock held. Useful for when multiple update 368 * need to happen at the same time. 369 */ 370 static void amdgpu_vm_update_stats_locked(struct amdgpu_vm_bo_base *base, 371 struct ttm_resource *res, int sign) 372 { 373 struct amdgpu_vm *vm = base->vm; 374 struct amdgpu_bo *bo = base->bo; 375 int64_t size = sign * amdgpu_bo_size(bo); 376 uint32_t bo_memtype = amdgpu_bo_mem_stats_placement(bo); 377 378 /* For drm-total- and drm-shared-, BO are accounted by their preferred 379 * placement, see also amdgpu_bo_mem_stats_placement. 380 */ 381 if (base->shared) 382 vm->stats[bo_memtype].drm.shared += size; 383 else 384 vm->stats[bo_memtype].drm.private += size; 385 386 if (res && res->mem_type < __AMDGPU_PL_NUM) { 387 uint32_t res_memtype = res->mem_type; 388 389 vm->stats[res_memtype].drm.resident += size; 390 /* BO only count as purgeable if it is resident, 391 * since otherwise there's nothing to purge. 392 */ 393 if (bo->flags & AMDGPU_GEM_CREATE_DISCARDABLE) 394 vm->stats[res_memtype].drm.purgeable += size; 395 if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(res_memtype))) 396 vm->stats[bo_memtype].evicted += size; 397 } 398 } 399 400 /** 401 * amdgpu_vm_update_stats - helper to update normal memory stat 402 * @base: base structure for tracking BO usage in a VM 403 * @res: the ttm_resource to use for the purpose of accounting, may or may not 404 * be bo->tbo.resource 405 * @sign: if we should add (+1) or subtract (-1) from the stat 406 * 407 * Updates the basic memory stat when bo is added/deleted/moved. 408 */ 409 void amdgpu_vm_update_stats(struct amdgpu_vm_bo_base *base, 410 struct ttm_resource *res, int sign) 411 { 412 struct amdgpu_vm *vm = base->vm; 413 414 spin_lock(&vm->status_lock); 415 amdgpu_vm_update_stats_locked(base, res, sign); 416 spin_unlock(&vm->status_lock); 417 } 418 419 /** 420 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm 421 * 422 * @base: base structure for tracking BO usage in a VM 423 * @vm: vm to which bo is to be added 424 * @bo: amdgpu buffer object 425 * 426 * Initialize a bo_va_base structure and add it to the appropriate lists 427 * 428 */ 429 void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base, 430 struct amdgpu_vm *vm, struct amdgpu_bo *bo) 431 { 432 base->vm = vm; 433 base->bo = bo; 434 base->next = NULL; 435 INIT_LIST_HEAD(&base->vm_status); 436 437 if (!bo) 438 return; 439 base->next = bo->vm_bo; 440 bo->vm_bo = base; 441 442 spin_lock(&vm->status_lock); 443 base->shared = drm_gem_object_is_shared_for_memory_stats(&bo->tbo.base); 444 amdgpu_vm_update_stats_locked(base, bo->tbo.resource, +1); 445 spin_unlock(&vm->status_lock); 446 447 if (!amdgpu_vm_is_bo_always_valid(vm, bo)) 448 return; 449 450 dma_resv_assert_held(vm->root.bo->tbo.base.resv); 451 452 ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move); 453 if (bo->tbo.type == ttm_bo_type_kernel && bo->parent) 454 amdgpu_vm_bo_relocated(base); 455 else 456 amdgpu_vm_bo_idle(base); 457 458 if (bo->preferred_domains & 459 amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type)) 460 return; 461 462 /* 463 * we checked all the prerequisites, but it looks like this per vm bo 464 * is currently evicted. add the bo to the evicted list to make sure it 465 * is validated on next vm use to avoid fault. 466 * */ 467 amdgpu_vm_bo_evicted(base); 468 } 469 470 /** 471 * amdgpu_vm_lock_pd - lock PD in drm_exec 472 * 473 * @vm: vm providing the BOs 474 * @exec: drm execution context 475 * @num_fences: number of extra fences to reserve 476 * 477 * Lock the VM root PD in the DRM execution context. 478 */ 479 int amdgpu_vm_lock_pd(struct amdgpu_vm *vm, struct drm_exec *exec, 480 unsigned int num_fences) 481 { 482 /* We need at least two fences for the VM PD/PT updates */ 483 return drm_exec_prepare_obj(exec, &vm->root.bo->tbo.base, 484 2 + num_fences); 485 } 486 487 /** 488 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU 489 * 490 * @adev: amdgpu device pointer 491 * @vm: vm providing the BOs 492 * 493 * Move all BOs to the end of LRU and remember their positions to put them 494 * together. 495 */ 496 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev, 497 struct amdgpu_vm *vm) 498 { 499 spin_lock(&adev->mman.bdev.lru_lock); 500 ttm_lru_bulk_move_tail(&vm->lru_bulk_move); 501 spin_unlock(&adev->mman.bdev.lru_lock); 502 } 503 504 /* Create scheduler entities for page table updates */ 505 static int amdgpu_vm_init_entities(struct amdgpu_device *adev, 506 struct amdgpu_vm *vm) 507 { 508 int r; 509 510 r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL, 511 adev->vm_manager.vm_pte_scheds, 512 adev->vm_manager.vm_pte_num_scheds, NULL); 513 if (r) 514 goto error; 515 516 return drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL, 517 adev->vm_manager.vm_pte_scheds, 518 adev->vm_manager.vm_pte_num_scheds, NULL); 519 520 error: 521 drm_sched_entity_destroy(&vm->immediate); 522 return r; 523 } 524 525 /* Destroy the entities for page table updates again */ 526 static void amdgpu_vm_fini_entities(struct amdgpu_vm *vm) 527 { 528 drm_sched_entity_destroy(&vm->immediate); 529 drm_sched_entity_destroy(&vm->delayed); 530 } 531 532 /** 533 * amdgpu_vm_generation - return the page table re-generation counter 534 * @adev: the amdgpu_device 535 * @vm: optional VM to check, might be NULL 536 * 537 * Returns a page table re-generation token to allow checking if submissions 538 * are still valid to use this VM. The VM parameter might be NULL in which case 539 * just the VRAM lost counter will be used. 540 */ 541 uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm) 542 { 543 uint64_t result = (u64)atomic_read(&adev->vram_lost_counter) << 32; 544 545 if (!vm) 546 return result; 547 548 result += lower_32_bits(vm->generation); 549 /* Add one if the page tables will be re-generated on next CS */ 550 if (drm_sched_entity_error(&vm->delayed)) 551 ++result; 552 553 return result; 554 } 555 556 /** 557 * amdgpu_vm_validate - validate evicted BOs tracked in the VM 558 * 559 * @adev: amdgpu device pointer 560 * @vm: vm providing the BOs 561 * @ticket: optional reservation ticket used to reserve the VM 562 * @validate: callback to do the validation 563 * @param: parameter for the validation callback 564 * 565 * Validate the page table BOs and per-VM BOs on command submission if 566 * necessary. If a ticket is given, also try to validate evicted user queue 567 * BOs. They must already be reserved with the given ticket. 568 * 569 * Returns: 570 * Validation result. 571 */ 572 int amdgpu_vm_validate(struct amdgpu_device *adev, struct amdgpu_vm *vm, 573 struct ww_acquire_ctx *ticket, 574 int (*validate)(void *p, struct amdgpu_bo *bo), 575 void *param) 576 { 577 uint64_t new_vm_generation = amdgpu_vm_generation(adev, vm); 578 struct amdgpu_vm_bo_base *bo_base; 579 struct amdgpu_bo *bo; 580 int r; 581 582 if (vm->generation != new_vm_generation) { 583 vm->generation = new_vm_generation; 584 amdgpu_vm_bo_reset_state_machine(vm); 585 amdgpu_vm_fini_entities(vm); 586 r = amdgpu_vm_init_entities(adev, vm); 587 if (r) 588 return r; 589 } 590 591 spin_lock(&vm->status_lock); 592 while (!list_empty(&vm->evicted)) { 593 bo_base = list_first_entry(&vm->evicted, 594 struct amdgpu_vm_bo_base, 595 vm_status); 596 spin_unlock(&vm->status_lock); 597 598 bo = bo_base->bo; 599 600 r = validate(param, bo); 601 if (r) 602 return r; 603 604 if (bo->tbo.type != ttm_bo_type_kernel) { 605 amdgpu_vm_bo_moved(bo_base); 606 } else { 607 vm->update_funcs->map_table(to_amdgpu_bo_vm(bo)); 608 amdgpu_vm_bo_relocated(bo_base); 609 } 610 spin_lock(&vm->status_lock); 611 } 612 while (ticket && !list_empty(&vm->evicted_user)) { 613 bo_base = list_first_entry(&vm->evicted_user, 614 struct amdgpu_vm_bo_base, 615 vm_status); 616 spin_unlock(&vm->status_lock); 617 618 bo = bo_base->bo; 619 620 if (dma_resv_locking_ctx(bo->tbo.base.resv) != ticket) { 621 struct amdgpu_task_info *ti = amdgpu_vm_get_task_info_vm(vm); 622 623 pr_warn_ratelimited("Evicted user BO is not reserved\n"); 624 if (ti) { 625 pr_warn_ratelimited("pid %d\n", ti->task.pid); 626 amdgpu_vm_put_task_info(ti); 627 } 628 629 return -EINVAL; 630 } 631 632 r = validate(param, bo); 633 if (r) 634 return r; 635 636 amdgpu_vm_bo_invalidated(bo_base); 637 638 spin_lock(&vm->status_lock); 639 } 640 spin_unlock(&vm->status_lock); 641 642 amdgpu_vm_eviction_lock(vm); 643 vm->evicting = false; 644 amdgpu_vm_eviction_unlock(vm); 645 646 return 0; 647 } 648 649 /** 650 * amdgpu_vm_ready - check VM is ready for updates 651 * 652 * @vm: VM to check 653 * 654 * Check if all VM PDs/PTs are ready for updates 655 * 656 * Returns: 657 * True if VM is not evicting. 658 */ 659 bool amdgpu_vm_ready(struct amdgpu_vm *vm) 660 { 661 bool empty; 662 bool ret; 663 664 amdgpu_vm_eviction_lock(vm); 665 ret = !vm->evicting; 666 amdgpu_vm_eviction_unlock(vm); 667 668 spin_lock(&vm->status_lock); 669 empty = list_empty(&vm->evicted); 670 spin_unlock(&vm->status_lock); 671 672 return ret && empty; 673 } 674 675 /** 676 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug 677 * 678 * @adev: amdgpu_device pointer 679 */ 680 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev) 681 { 682 const struct amdgpu_ip_block *ip_block; 683 bool has_compute_vm_bug; 684 struct amdgpu_ring *ring; 685 int i; 686 687 has_compute_vm_bug = false; 688 689 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX); 690 if (ip_block) { 691 /* Compute has a VM bug for GFX version < 7. 692 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/ 693 if (ip_block->version->major <= 7) 694 has_compute_vm_bug = true; 695 else if (ip_block->version->major == 8) 696 if (adev->gfx.mec_fw_version < 673) 697 has_compute_vm_bug = true; 698 } 699 700 for (i = 0; i < adev->num_rings; i++) { 701 ring = adev->rings[i]; 702 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) 703 /* only compute rings */ 704 ring->has_compute_vm_bug = has_compute_vm_bug; 705 else 706 ring->has_compute_vm_bug = false; 707 } 708 } 709 710 /** 711 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job. 712 * 713 * @ring: ring on which the job will be submitted 714 * @job: job to submit 715 * 716 * Returns: 717 * True if sync is needed. 718 */ 719 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring, 720 struct amdgpu_job *job) 721 { 722 struct amdgpu_device *adev = ring->adev; 723 unsigned vmhub = ring->vm_hub; 724 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub]; 725 726 if (job->vmid == 0) 727 return false; 728 729 if (job->vm_needs_flush || ring->has_compute_vm_bug) 730 return true; 731 732 if (ring->funcs->emit_gds_switch && job->gds_switch_needed) 733 return true; 734 735 if (amdgpu_vmid_had_gpu_reset(adev, &id_mgr->ids[job->vmid])) 736 return true; 737 738 return false; 739 } 740 741 /** 742 * amdgpu_vm_flush - hardware flush the vm 743 * 744 * @ring: ring to use for flush 745 * @job: related job 746 * @need_pipe_sync: is pipe sync needed 747 * 748 * Emit a VM flush when it is necessary. 749 * 750 * Returns: 751 * 0 on success, errno otherwise. 752 */ 753 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, 754 bool need_pipe_sync) 755 { 756 struct amdgpu_device *adev = ring->adev; 757 struct amdgpu_isolation *isolation = &adev->isolation[ring->xcp_id]; 758 unsigned vmhub = ring->vm_hub; 759 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub]; 760 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid]; 761 bool spm_update_needed = job->spm_update_needed; 762 bool gds_switch_needed = ring->funcs->emit_gds_switch && 763 job->gds_switch_needed; 764 bool vm_flush_needed = job->vm_needs_flush; 765 bool cleaner_shader_needed = false; 766 bool pasid_mapping_needed = false; 767 struct dma_fence *fence = NULL; 768 struct amdgpu_fence *af; 769 unsigned int patch; 770 int r; 771 772 if (amdgpu_vmid_had_gpu_reset(adev, id)) { 773 gds_switch_needed = true; 774 vm_flush_needed = true; 775 pasid_mapping_needed = true; 776 spm_update_needed = true; 777 } 778 779 mutex_lock(&id_mgr->lock); 780 if (id->pasid != job->pasid || !id->pasid_mapping || 781 !dma_fence_is_signaled(id->pasid_mapping)) 782 pasid_mapping_needed = true; 783 mutex_unlock(&id_mgr->lock); 784 785 gds_switch_needed &= !!ring->funcs->emit_gds_switch; 786 vm_flush_needed &= !!ring->funcs->emit_vm_flush && 787 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET; 788 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping && 789 ring->funcs->emit_wreg; 790 791 cleaner_shader_needed = job->run_cleaner_shader && 792 adev->gfx.enable_cleaner_shader && 793 ring->funcs->emit_cleaner_shader && job->base.s_fence && 794 &job->base.s_fence->scheduled == isolation->spearhead; 795 796 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync && 797 !cleaner_shader_needed) 798 return 0; 799 800 amdgpu_ring_ib_begin(ring); 801 if (ring->funcs->init_cond_exec) 802 patch = amdgpu_ring_init_cond_exec(ring, 803 ring->cond_exe_gpu_addr); 804 805 if (need_pipe_sync) 806 amdgpu_ring_emit_pipeline_sync(ring); 807 808 if (cleaner_shader_needed) 809 ring->funcs->emit_cleaner_shader(ring); 810 811 if (vm_flush_needed) { 812 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr); 813 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr); 814 } 815 816 if (pasid_mapping_needed) 817 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid); 818 819 if (spm_update_needed && adev->gfx.rlc.funcs->update_spm_vmid) 820 adev->gfx.rlc.funcs->update_spm_vmid(adev, ring, job->vmid); 821 822 if (ring->funcs->emit_gds_switch && 823 gds_switch_needed) { 824 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base, 825 job->gds_size, job->gws_base, 826 job->gws_size, job->oa_base, 827 job->oa_size); 828 } 829 830 if (vm_flush_needed || pasid_mapping_needed || cleaner_shader_needed) { 831 r = amdgpu_fence_emit(ring, &fence, NULL, 0); 832 if (r) 833 return r; 834 /* this is part of the job's context */ 835 af = container_of(fence, struct amdgpu_fence, base); 836 af->context = job->base.s_fence ? job->base.s_fence->finished.context : 0; 837 } 838 839 if (vm_flush_needed) { 840 mutex_lock(&id_mgr->lock); 841 dma_fence_put(id->last_flush); 842 id->last_flush = dma_fence_get(fence); 843 id->current_gpu_reset_count = 844 atomic_read(&adev->gpu_reset_counter); 845 mutex_unlock(&id_mgr->lock); 846 } 847 848 if (pasid_mapping_needed) { 849 mutex_lock(&id_mgr->lock); 850 id->pasid = job->pasid; 851 dma_fence_put(id->pasid_mapping); 852 id->pasid_mapping = dma_fence_get(fence); 853 mutex_unlock(&id_mgr->lock); 854 } 855 856 /* 857 * Make sure that all other submissions wait for the cleaner shader to 858 * finish before we push them to the HW. 859 */ 860 if (cleaner_shader_needed) { 861 trace_amdgpu_cleaner_shader(ring, fence); 862 mutex_lock(&adev->enforce_isolation_mutex); 863 dma_fence_put(isolation->spearhead); 864 isolation->spearhead = dma_fence_get(fence); 865 mutex_unlock(&adev->enforce_isolation_mutex); 866 } 867 dma_fence_put(fence); 868 869 amdgpu_ring_patch_cond_exec(ring, patch); 870 871 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */ 872 if (ring->funcs->emit_switch_buffer) { 873 amdgpu_ring_emit_switch_buffer(ring); 874 amdgpu_ring_emit_switch_buffer(ring); 875 } 876 877 amdgpu_ring_ib_end(ring); 878 return 0; 879 } 880 881 /** 882 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo 883 * 884 * @vm: requested vm 885 * @bo: requested buffer object 886 * 887 * Find @bo inside the requested vm. 888 * Search inside the @bos vm list for the requested vm 889 * Returns the found bo_va or NULL if none is found 890 * 891 * Object has to be reserved! 892 * 893 * Returns: 894 * Found bo_va or NULL. 895 */ 896 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, 897 struct amdgpu_bo *bo) 898 { 899 struct amdgpu_vm_bo_base *base; 900 901 for (base = bo->vm_bo; base; base = base->next) { 902 if (base->vm != vm) 903 continue; 904 905 return container_of(base, struct amdgpu_bo_va, base); 906 } 907 return NULL; 908 } 909 910 /** 911 * amdgpu_vm_map_gart - Resolve gart mapping of addr 912 * 913 * @pages_addr: optional DMA address to use for lookup 914 * @addr: the unmapped addr 915 * 916 * Look up the physical address of the page that the pte resolves 917 * to. 918 * 919 * Returns: 920 * The pointer for the page table entry. 921 */ 922 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr) 923 { 924 uint64_t result; 925 926 /* page table offset */ 927 result = pages_addr[addr >> PAGE_SHIFT]; 928 929 /* in case cpu page size != gpu page size*/ 930 result |= addr & (~PAGE_MASK); 931 932 result &= 0xFFFFFFFFFFFFF000ULL; 933 934 return result; 935 } 936 937 /** 938 * amdgpu_vm_update_pdes - make sure that all directories are valid 939 * 940 * @adev: amdgpu_device pointer 941 * @vm: requested vm 942 * @immediate: submit immediately to the paging queue 943 * 944 * Makes sure all directories are up to date. 945 * 946 * Returns: 947 * 0 for success, error for failure. 948 */ 949 int amdgpu_vm_update_pdes(struct amdgpu_device *adev, 950 struct amdgpu_vm *vm, bool immediate) 951 { 952 struct amdgpu_vm_update_params params; 953 struct amdgpu_vm_bo_base *entry; 954 bool flush_tlb_needed = false; 955 LIST_HEAD(relocated); 956 int r, idx; 957 958 spin_lock(&vm->status_lock); 959 list_splice_init(&vm->relocated, &relocated); 960 spin_unlock(&vm->status_lock); 961 962 if (list_empty(&relocated)) 963 return 0; 964 965 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 966 return -ENODEV; 967 968 memset(¶ms, 0, sizeof(params)); 969 params.adev = adev; 970 params.vm = vm; 971 params.immediate = immediate; 972 973 r = vm->update_funcs->prepare(¶ms, NULL); 974 if (r) 975 goto error; 976 977 list_for_each_entry(entry, &relocated, vm_status) { 978 /* vm_flush_needed after updating moved PDEs */ 979 flush_tlb_needed |= entry->moved; 980 981 r = amdgpu_vm_pde_update(¶ms, entry); 982 if (r) 983 goto error; 984 } 985 986 r = vm->update_funcs->commit(¶ms, &vm->last_update); 987 if (r) 988 goto error; 989 990 if (flush_tlb_needed) 991 atomic64_inc(&vm->tlb_seq); 992 993 while (!list_empty(&relocated)) { 994 entry = list_first_entry(&relocated, struct amdgpu_vm_bo_base, 995 vm_status); 996 amdgpu_vm_bo_idle(entry); 997 } 998 999 error: 1000 drm_dev_exit(idx); 1001 return r; 1002 } 1003 1004 /** 1005 * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence 1006 * @fence: unused 1007 * @cb: the callback structure 1008 * 1009 * Increments the tlb sequence to make sure that future CS execute a VM flush. 1010 */ 1011 static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence, 1012 struct dma_fence_cb *cb) 1013 { 1014 struct amdgpu_vm_tlb_seq_struct *tlb_cb; 1015 1016 tlb_cb = container_of(cb, typeof(*tlb_cb), cb); 1017 atomic64_inc(&tlb_cb->vm->tlb_seq); 1018 kfree(tlb_cb); 1019 } 1020 1021 /** 1022 * amdgpu_vm_tlb_flush - prepare TLB flush 1023 * 1024 * @params: parameters for update 1025 * @fence: input fence to sync TLB flush with 1026 * @tlb_cb: the callback structure 1027 * 1028 * Increments the tlb sequence to make sure that future CS execute a VM flush. 1029 */ 1030 static void 1031 amdgpu_vm_tlb_flush(struct amdgpu_vm_update_params *params, 1032 struct dma_fence **fence, 1033 struct amdgpu_vm_tlb_seq_struct *tlb_cb) 1034 { 1035 struct amdgpu_vm *vm = params->vm; 1036 1037 tlb_cb->vm = vm; 1038 if (!fence || !*fence) { 1039 amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb); 1040 return; 1041 } 1042 1043 if (!dma_fence_add_callback(*fence, &tlb_cb->cb, 1044 amdgpu_vm_tlb_seq_cb)) { 1045 dma_fence_put(vm->last_tlb_flush); 1046 vm->last_tlb_flush = dma_fence_get(*fence); 1047 } else { 1048 amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb); 1049 } 1050 1051 /* Prepare a TLB flush fence to be attached to PTs */ 1052 if (!params->unlocked && vm->is_compute_context) { 1053 amdgpu_vm_tlb_fence_create(params->adev, vm, fence); 1054 1055 /* Makes sure no PD/PT is freed before the flush */ 1056 dma_resv_add_fence(vm->root.bo->tbo.base.resv, *fence, 1057 DMA_RESV_USAGE_BOOKKEEP); 1058 } 1059 } 1060 1061 /** 1062 * amdgpu_vm_update_range - update a range in the vm page table 1063 * 1064 * @adev: amdgpu_device pointer to use for commands 1065 * @vm: the VM to update the range 1066 * @immediate: immediate submission in a page fault 1067 * @unlocked: unlocked invalidation during MM callback 1068 * @flush_tlb: trigger tlb invalidation after update completed 1069 * @allow_override: change MTYPE for local NUMA nodes 1070 * @sync: fences we need to sync to 1071 * @start: start of mapped range 1072 * @last: last mapped entry 1073 * @flags: flags for the entries 1074 * @offset: offset into nodes and pages_addr 1075 * @vram_base: base for vram mappings 1076 * @res: ttm_resource to map 1077 * @pages_addr: DMA addresses to use for mapping 1078 * @fence: optional resulting fence 1079 * 1080 * Fill in the page table entries between @start and @last. 1081 * 1082 * Returns: 1083 * 0 for success, negative erro code for failure. 1084 */ 1085 int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm, 1086 bool immediate, bool unlocked, bool flush_tlb, 1087 bool allow_override, struct amdgpu_sync *sync, 1088 uint64_t start, uint64_t last, uint64_t flags, 1089 uint64_t offset, uint64_t vram_base, 1090 struct ttm_resource *res, dma_addr_t *pages_addr, 1091 struct dma_fence **fence) 1092 { 1093 struct amdgpu_vm_tlb_seq_struct *tlb_cb; 1094 struct amdgpu_vm_update_params params; 1095 struct amdgpu_res_cursor cursor; 1096 int r, idx; 1097 1098 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 1099 return -ENODEV; 1100 1101 tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL); 1102 if (!tlb_cb) { 1103 drm_dev_exit(idx); 1104 return -ENOMEM; 1105 } 1106 1107 /* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache, 1108 * heavy-weight flush TLB unconditionally. 1109 */ 1110 flush_tlb |= adev->gmc.xgmi.num_physical_nodes && 1111 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 0); 1112 1113 /* 1114 * On GFX8 and older any 8 PTE block with a valid bit set enters the TLB 1115 */ 1116 flush_tlb |= amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(9, 0, 0); 1117 1118 memset(¶ms, 0, sizeof(params)); 1119 params.adev = adev; 1120 params.vm = vm; 1121 params.immediate = immediate; 1122 params.pages_addr = pages_addr; 1123 params.unlocked = unlocked; 1124 params.needs_flush = flush_tlb; 1125 params.allow_override = allow_override; 1126 INIT_LIST_HEAD(¶ms.tlb_flush_waitlist); 1127 1128 amdgpu_vm_eviction_lock(vm); 1129 if (vm->evicting) { 1130 r = -EBUSY; 1131 goto error_free; 1132 } 1133 1134 if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) { 1135 struct dma_fence *tmp = dma_fence_get_stub(); 1136 1137 amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true); 1138 swap(vm->last_unlocked, tmp); 1139 dma_fence_put(tmp); 1140 } 1141 1142 r = vm->update_funcs->prepare(¶ms, sync); 1143 if (r) 1144 goto error_free; 1145 1146 amdgpu_res_first(pages_addr ? NULL : res, offset, 1147 (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor); 1148 while (cursor.remaining) { 1149 uint64_t tmp, num_entries, addr; 1150 1151 num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT; 1152 if (pages_addr) { 1153 bool contiguous = true; 1154 1155 if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) { 1156 uint64_t pfn = cursor.start >> PAGE_SHIFT; 1157 uint64_t count; 1158 1159 contiguous = pages_addr[pfn + 1] == 1160 pages_addr[pfn] + PAGE_SIZE; 1161 1162 tmp = num_entries / 1163 AMDGPU_GPU_PAGES_IN_CPU_PAGE; 1164 for (count = 2; count < tmp; ++count) { 1165 uint64_t idx = pfn + count; 1166 1167 if (contiguous != (pages_addr[idx] == 1168 pages_addr[idx - 1] + PAGE_SIZE)) 1169 break; 1170 } 1171 if (!contiguous) 1172 count--; 1173 num_entries = count * 1174 AMDGPU_GPU_PAGES_IN_CPU_PAGE; 1175 } 1176 1177 if (!contiguous) { 1178 addr = cursor.start; 1179 params.pages_addr = pages_addr; 1180 } else { 1181 addr = pages_addr[cursor.start >> PAGE_SHIFT]; 1182 params.pages_addr = NULL; 1183 } 1184 1185 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT_FLAG(adev))) { 1186 addr = vram_base + cursor.start; 1187 } else { 1188 addr = 0; 1189 } 1190 1191 tmp = start + num_entries; 1192 r = amdgpu_vm_ptes_update(¶ms, start, tmp, addr, flags); 1193 if (r) 1194 goto error_free; 1195 1196 amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE); 1197 start = tmp; 1198 } 1199 1200 r = vm->update_funcs->commit(¶ms, fence); 1201 if (r) 1202 goto error_free; 1203 1204 if (params.needs_flush) { 1205 amdgpu_vm_tlb_flush(¶ms, fence, tlb_cb); 1206 tlb_cb = NULL; 1207 } 1208 1209 amdgpu_vm_pt_free_list(adev, ¶ms); 1210 1211 error_free: 1212 kfree(tlb_cb); 1213 amdgpu_vm_eviction_unlock(vm); 1214 drm_dev_exit(idx); 1215 return r; 1216 } 1217 1218 void amdgpu_vm_get_memory(struct amdgpu_vm *vm, 1219 struct amdgpu_mem_stats stats[__AMDGPU_PL_NUM]) 1220 { 1221 spin_lock(&vm->status_lock); 1222 memcpy(stats, vm->stats, sizeof(*stats) * __AMDGPU_PL_NUM); 1223 spin_unlock(&vm->status_lock); 1224 } 1225 1226 /** 1227 * amdgpu_vm_bo_update - update all BO mappings in the vm page table 1228 * 1229 * @adev: amdgpu_device pointer 1230 * @bo_va: requested BO and VM object 1231 * @clear: if true clear the entries 1232 * 1233 * Fill in the page table entries for @bo_va. 1234 * 1235 * Returns: 1236 * 0 for success, -EINVAL for failure. 1237 */ 1238 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va, 1239 bool clear) 1240 { 1241 struct amdgpu_bo *bo = bo_va->base.bo; 1242 struct amdgpu_vm *vm = bo_va->base.vm; 1243 struct amdgpu_bo_va_mapping *mapping; 1244 struct dma_fence **last_update; 1245 dma_addr_t *pages_addr = NULL; 1246 struct ttm_resource *mem; 1247 struct amdgpu_sync sync; 1248 bool flush_tlb = clear; 1249 uint64_t vram_base; 1250 uint64_t flags; 1251 bool uncached; 1252 int r; 1253 1254 amdgpu_sync_create(&sync); 1255 if (clear) { 1256 mem = NULL; 1257 1258 /* Implicitly sync to command submissions in the same VM before 1259 * unmapping. 1260 */ 1261 r = amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.base.resv, 1262 AMDGPU_SYNC_EQ_OWNER, vm); 1263 if (r) 1264 goto error_free; 1265 if (bo) { 1266 r = amdgpu_sync_kfd(&sync, bo->tbo.base.resv); 1267 if (r) 1268 goto error_free; 1269 } 1270 } else if (!bo) { 1271 mem = NULL; 1272 1273 /* PRT map operations don't need to sync to anything. */ 1274 1275 } else { 1276 struct drm_gem_object *obj = &bo->tbo.base; 1277 1278 if (drm_gem_is_imported(obj) && bo_va->is_xgmi) { 1279 struct dma_buf *dma_buf = obj->dma_buf; 1280 struct drm_gem_object *gobj = dma_buf->priv; 1281 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj); 1282 1283 if (abo->tbo.resource && 1284 abo->tbo.resource->mem_type == TTM_PL_VRAM) 1285 bo = gem_to_amdgpu_bo(gobj); 1286 } 1287 mem = bo->tbo.resource; 1288 if (mem && (mem->mem_type == TTM_PL_TT || 1289 mem->mem_type == AMDGPU_PL_PREEMPT)) 1290 pages_addr = bo->tbo.ttm->dma_address; 1291 1292 /* Implicitly sync to moving fences before mapping anything */ 1293 r = amdgpu_sync_resv(adev, &sync, bo->tbo.base.resv, 1294 AMDGPU_SYNC_EXPLICIT, vm); 1295 if (r) 1296 goto error_free; 1297 } 1298 1299 if (bo) { 1300 struct amdgpu_device *bo_adev; 1301 1302 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem); 1303 1304 if (amdgpu_bo_encrypted(bo)) 1305 flags |= AMDGPU_PTE_TMZ; 1306 1307 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev); 1308 vram_base = bo_adev->vm_manager.vram_base_offset; 1309 uncached = (bo->flags & AMDGPU_GEM_CREATE_UNCACHED) != 0; 1310 } else { 1311 flags = 0x0; 1312 vram_base = 0; 1313 uncached = false; 1314 } 1315 1316 if (clear || amdgpu_vm_is_bo_always_valid(vm, bo)) 1317 last_update = &vm->last_update; 1318 else 1319 last_update = &bo_va->last_pt_update; 1320 1321 if (!clear && bo_va->base.moved) { 1322 flush_tlb = true; 1323 list_splice_init(&bo_va->valids, &bo_va->invalids); 1324 1325 } else if (bo_va->cleared != clear) { 1326 list_splice_init(&bo_va->valids, &bo_va->invalids); 1327 } 1328 1329 list_for_each_entry(mapping, &bo_va->invalids, list) { 1330 uint64_t update_flags = flags; 1331 1332 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here 1333 * but in case of something, we filter the flags in first place 1334 */ 1335 if (!(mapping->flags & AMDGPU_VM_PAGE_READABLE)) 1336 update_flags &= ~AMDGPU_PTE_READABLE; 1337 if (!(mapping->flags & AMDGPU_VM_PAGE_WRITEABLE)) 1338 update_flags &= ~AMDGPU_PTE_WRITEABLE; 1339 1340 /* Apply ASIC specific mapping flags */ 1341 amdgpu_gmc_get_vm_pte(adev, vm, bo, mapping->flags, 1342 &update_flags); 1343 1344 trace_amdgpu_vm_bo_update(mapping); 1345 1346 r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb, 1347 !uncached, &sync, mapping->start, 1348 mapping->last, update_flags, 1349 mapping->offset, vram_base, mem, 1350 pages_addr, last_update); 1351 if (r) 1352 goto error_free; 1353 } 1354 1355 /* If the BO is not in its preferred location add it back to 1356 * the evicted list so that it gets validated again on the 1357 * next command submission. 1358 */ 1359 if (amdgpu_vm_is_bo_always_valid(vm, bo)) { 1360 if (bo->tbo.resource && 1361 !(bo->preferred_domains & 1362 amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type))) 1363 amdgpu_vm_bo_evicted(&bo_va->base); 1364 else 1365 amdgpu_vm_bo_idle(&bo_va->base); 1366 } else { 1367 amdgpu_vm_bo_done(&bo_va->base); 1368 } 1369 1370 list_splice_init(&bo_va->invalids, &bo_va->valids); 1371 bo_va->cleared = clear; 1372 bo_va->base.moved = false; 1373 1374 if (trace_amdgpu_vm_bo_mapping_enabled()) { 1375 list_for_each_entry(mapping, &bo_va->valids, list) 1376 trace_amdgpu_vm_bo_mapping(mapping); 1377 } 1378 1379 error_free: 1380 amdgpu_sync_free(&sync); 1381 return r; 1382 } 1383 1384 /** 1385 * amdgpu_vm_update_prt_state - update the global PRT state 1386 * 1387 * @adev: amdgpu_device pointer 1388 */ 1389 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev) 1390 { 1391 unsigned long flags; 1392 bool enable; 1393 1394 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags); 1395 enable = !!atomic_read(&adev->vm_manager.num_prt_users); 1396 adev->gmc.gmc_funcs->set_prt(adev, enable); 1397 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags); 1398 } 1399 1400 /** 1401 * amdgpu_vm_prt_get - add a PRT user 1402 * 1403 * @adev: amdgpu_device pointer 1404 */ 1405 static void amdgpu_vm_prt_get(struct amdgpu_device *adev) 1406 { 1407 if (!adev->gmc.gmc_funcs->set_prt) 1408 return; 1409 1410 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1) 1411 amdgpu_vm_update_prt_state(adev); 1412 } 1413 1414 /** 1415 * amdgpu_vm_prt_put - drop a PRT user 1416 * 1417 * @adev: amdgpu_device pointer 1418 */ 1419 static void amdgpu_vm_prt_put(struct amdgpu_device *adev) 1420 { 1421 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0) 1422 amdgpu_vm_update_prt_state(adev); 1423 } 1424 1425 /** 1426 * amdgpu_vm_prt_cb - callback for updating the PRT status 1427 * 1428 * @fence: fence for the callback 1429 * @_cb: the callback function 1430 */ 1431 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb) 1432 { 1433 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb); 1434 1435 amdgpu_vm_prt_put(cb->adev); 1436 kfree(cb); 1437 } 1438 1439 /** 1440 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status 1441 * 1442 * @adev: amdgpu_device pointer 1443 * @fence: fence for the callback 1444 */ 1445 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev, 1446 struct dma_fence *fence) 1447 { 1448 struct amdgpu_prt_cb *cb; 1449 1450 if (!adev->gmc.gmc_funcs->set_prt) 1451 return; 1452 1453 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL); 1454 if (!cb) { 1455 /* Last resort when we are OOM */ 1456 if (fence) 1457 dma_fence_wait(fence, false); 1458 1459 amdgpu_vm_prt_put(adev); 1460 } else { 1461 cb->adev = adev; 1462 if (!fence || dma_fence_add_callback(fence, &cb->cb, 1463 amdgpu_vm_prt_cb)) 1464 amdgpu_vm_prt_cb(fence, &cb->cb); 1465 } 1466 } 1467 1468 /** 1469 * amdgpu_vm_free_mapping - free a mapping 1470 * 1471 * @adev: amdgpu_device pointer 1472 * @vm: requested vm 1473 * @mapping: mapping to be freed 1474 * @fence: fence of the unmap operation 1475 * 1476 * Free a mapping and make sure we decrease the PRT usage count if applicable. 1477 */ 1478 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev, 1479 struct amdgpu_vm *vm, 1480 struct amdgpu_bo_va_mapping *mapping, 1481 struct dma_fence *fence) 1482 { 1483 if (mapping->flags & AMDGPU_VM_PAGE_PRT) 1484 amdgpu_vm_add_prt_cb(adev, fence); 1485 kfree(mapping); 1486 } 1487 1488 /** 1489 * amdgpu_vm_prt_fini - finish all prt mappings 1490 * 1491 * @adev: amdgpu_device pointer 1492 * @vm: requested vm 1493 * 1494 * Register a cleanup callback to disable PRT support after VM dies. 1495 */ 1496 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm) 1497 { 1498 struct dma_resv *resv = vm->root.bo->tbo.base.resv; 1499 struct dma_resv_iter cursor; 1500 struct dma_fence *fence; 1501 1502 dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) { 1503 /* Add a callback for each fence in the reservation object */ 1504 amdgpu_vm_prt_get(adev); 1505 amdgpu_vm_add_prt_cb(adev, fence); 1506 } 1507 } 1508 1509 /** 1510 * amdgpu_vm_clear_freed - clear freed BOs in the PT 1511 * 1512 * @adev: amdgpu_device pointer 1513 * @vm: requested vm 1514 * @fence: optional resulting fence (unchanged if no work needed to be done 1515 * or if an error occurred) 1516 * 1517 * Make sure all freed BOs are cleared in the PT. 1518 * PTs have to be reserved and mutex must be locked! 1519 * 1520 * Returns: 1521 * 0 for success. 1522 * 1523 */ 1524 int amdgpu_vm_clear_freed(struct amdgpu_device *adev, 1525 struct amdgpu_vm *vm, 1526 struct dma_fence **fence) 1527 { 1528 struct amdgpu_bo_va_mapping *mapping; 1529 struct dma_fence *f = NULL; 1530 struct amdgpu_sync sync; 1531 int r; 1532 1533 1534 /* 1535 * Implicitly sync to command submissions in the same VM before 1536 * unmapping. 1537 */ 1538 amdgpu_sync_create(&sync); 1539 r = amdgpu_sync_resv(adev, &sync, vm->root.bo->tbo.base.resv, 1540 AMDGPU_SYNC_EQ_OWNER, vm); 1541 if (r) 1542 goto error_free; 1543 1544 while (!list_empty(&vm->freed)) { 1545 mapping = list_first_entry(&vm->freed, 1546 struct amdgpu_bo_va_mapping, list); 1547 list_del(&mapping->list); 1548 1549 r = amdgpu_vm_update_range(adev, vm, false, false, true, false, 1550 &sync, mapping->start, mapping->last, 1551 0, 0, 0, NULL, NULL, &f); 1552 amdgpu_vm_free_mapping(adev, vm, mapping, f); 1553 if (r) { 1554 dma_fence_put(f); 1555 goto error_free; 1556 } 1557 } 1558 1559 if (fence && f) { 1560 dma_fence_put(*fence); 1561 *fence = f; 1562 } else { 1563 dma_fence_put(f); 1564 } 1565 1566 error_free: 1567 amdgpu_sync_free(&sync); 1568 return r; 1569 1570 } 1571 1572 /** 1573 * amdgpu_vm_handle_moved - handle moved BOs in the PT 1574 * 1575 * @adev: amdgpu_device pointer 1576 * @vm: requested vm 1577 * @ticket: optional reservation ticket used to reserve the VM 1578 * 1579 * Make sure all BOs which are moved are updated in the PTs. 1580 * 1581 * Returns: 1582 * 0 for success. 1583 * 1584 * PTs have to be reserved! 1585 */ 1586 int amdgpu_vm_handle_moved(struct amdgpu_device *adev, 1587 struct amdgpu_vm *vm, 1588 struct ww_acquire_ctx *ticket) 1589 { 1590 struct amdgpu_bo_va *bo_va; 1591 struct dma_resv *resv; 1592 bool clear, unlock; 1593 int r; 1594 1595 spin_lock(&vm->status_lock); 1596 while (!list_empty(&vm->moved)) { 1597 bo_va = list_first_entry(&vm->moved, struct amdgpu_bo_va, 1598 base.vm_status); 1599 spin_unlock(&vm->status_lock); 1600 1601 /* Per VM BOs never need to bo cleared in the page tables */ 1602 r = amdgpu_vm_bo_update(adev, bo_va, false); 1603 if (r) 1604 return r; 1605 spin_lock(&vm->status_lock); 1606 } 1607 1608 while (!list_empty(&vm->invalidated)) { 1609 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va, 1610 base.vm_status); 1611 resv = bo_va->base.bo->tbo.base.resv; 1612 spin_unlock(&vm->status_lock); 1613 1614 /* Try to reserve the BO to avoid clearing its ptes */ 1615 if (!adev->debug_vm && dma_resv_trylock(resv)) { 1616 clear = false; 1617 unlock = true; 1618 /* The caller is already holding the reservation lock */ 1619 } else if (ticket && dma_resv_locking_ctx(resv) == ticket) { 1620 clear = false; 1621 unlock = false; 1622 /* Somebody else is using the BO right now */ 1623 } else { 1624 clear = true; 1625 unlock = false; 1626 } 1627 1628 r = amdgpu_vm_bo_update(adev, bo_va, clear); 1629 1630 if (unlock) 1631 dma_resv_unlock(resv); 1632 if (r) 1633 return r; 1634 1635 /* Remember evicted DMABuf imports in compute VMs for later 1636 * validation 1637 */ 1638 if (vm->is_compute_context && 1639 drm_gem_is_imported(&bo_va->base.bo->tbo.base) && 1640 (!bo_va->base.bo->tbo.resource || 1641 bo_va->base.bo->tbo.resource->mem_type == TTM_PL_SYSTEM)) 1642 amdgpu_vm_bo_evicted_user(&bo_va->base); 1643 1644 spin_lock(&vm->status_lock); 1645 } 1646 spin_unlock(&vm->status_lock); 1647 1648 return 0; 1649 } 1650 1651 /** 1652 * amdgpu_vm_flush_compute_tlb - Flush TLB on compute VM 1653 * 1654 * @adev: amdgpu_device pointer 1655 * @vm: requested vm 1656 * @flush_type: flush type 1657 * @xcc_mask: mask of XCCs that belong to the compute partition in need of a TLB flush. 1658 * 1659 * Flush TLB if needed for a compute VM. 1660 * 1661 * Returns: 1662 * 0 for success. 1663 */ 1664 int amdgpu_vm_flush_compute_tlb(struct amdgpu_device *adev, 1665 struct amdgpu_vm *vm, 1666 uint32_t flush_type, 1667 uint32_t xcc_mask) 1668 { 1669 uint64_t tlb_seq = amdgpu_vm_tlb_seq(vm); 1670 bool all_hub = false; 1671 int xcc = 0, r = 0; 1672 1673 WARN_ON_ONCE(!vm->is_compute_context); 1674 1675 /* 1676 * It can be that we race and lose here, but that is extremely unlikely 1677 * and the worst thing which could happen is that we flush the changes 1678 * into the TLB once more which is harmless. 1679 */ 1680 if (atomic64_xchg(&vm->kfd_last_flushed_seq, tlb_seq) == tlb_seq) 1681 return 0; 1682 1683 if (adev->family == AMDGPU_FAMILY_AI || 1684 adev->family == AMDGPU_FAMILY_RV) 1685 all_hub = true; 1686 1687 for_each_inst(xcc, xcc_mask) { 1688 r = amdgpu_gmc_flush_gpu_tlb_pasid(adev, vm->pasid, flush_type, 1689 all_hub, xcc); 1690 if (r) 1691 break; 1692 } 1693 return r; 1694 } 1695 1696 /** 1697 * amdgpu_vm_bo_add - add a bo to a specific vm 1698 * 1699 * @adev: amdgpu_device pointer 1700 * @vm: requested vm 1701 * @bo: amdgpu buffer object 1702 * 1703 * Add @bo into the requested vm. 1704 * Add @bo to the list of bos associated with the vm 1705 * 1706 * Returns: 1707 * Newly added bo_va or NULL for failure 1708 * 1709 * Object has to be reserved! 1710 */ 1711 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, 1712 struct amdgpu_vm *vm, 1713 struct amdgpu_bo *bo) 1714 { 1715 struct amdgpu_bo_va *bo_va; 1716 1717 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL); 1718 if (bo_va == NULL) { 1719 return NULL; 1720 } 1721 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo); 1722 1723 bo_va->ref_count = 1; 1724 bo_va->last_pt_update = dma_fence_get_stub(); 1725 INIT_LIST_HEAD(&bo_va->valids); 1726 INIT_LIST_HEAD(&bo_va->invalids); 1727 1728 if (!bo) 1729 return bo_va; 1730 1731 dma_resv_assert_held(bo->tbo.base.resv); 1732 if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) { 1733 bo_va->is_xgmi = true; 1734 /* Power up XGMI if it can be potentially used */ 1735 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20); 1736 } 1737 1738 return bo_va; 1739 } 1740 1741 1742 /** 1743 * amdgpu_vm_bo_insert_map - insert a new mapping 1744 * 1745 * @adev: amdgpu_device pointer 1746 * @bo_va: bo_va to store the address 1747 * @mapping: the mapping to insert 1748 * 1749 * Insert a new mapping into all structures. 1750 */ 1751 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev, 1752 struct amdgpu_bo_va *bo_va, 1753 struct amdgpu_bo_va_mapping *mapping) 1754 { 1755 struct amdgpu_vm *vm = bo_va->base.vm; 1756 struct amdgpu_bo *bo = bo_va->base.bo; 1757 1758 mapping->bo_va = bo_va; 1759 list_add(&mapping->list, &bo_va->invalids); 1760 amdgpu_vm_it_insert(mapping, &vm->va); 1761 1762 if (mapping->flags & AMDGPU_VM_PAGE_PRT) 1763 amdgpu_vm_prt_get(adev); 1764 1765 if (amdgpu_vm_is_bo_always_valid(vm, bo) && !bo_va->base.moved) 1766 amdgpu_vm_bo_moved(&bo_va->base); 1767 1768 trace_amdgpu_vm_bo_map(bo_va, mapping); 1769 } 1770 1771 /* Validate operation parameters to prevent potential abuse */ 1772 static int amdgpu_vm_verify_parameters(struct amdgpu_device *adev, 1773 struct amdgpu_bo *bo, 1774 uint64_t saddr, 1775 uint64_t offset, 1776 uint64_t size) 1777 { 1778 uint64_t tmp, lpfn; 1779 1780 if (saddr & AMDGPU_GPU_PAGE_MASK 1781 || offset & AMDGPU_GPU_PAGE_MASK 1782 || size & AMDGPU_GPU_PAGE_MASK) 1783 return -EINVAL; 1784 1785 if (check_add_overflow(saddr, size, &tmp) 1786 || check_add_overflow(offset, size, &tmp) 1787 || size == 0 /* which also leads to end < begin */) 1788 return -EINVAL; 1789 1790 /* make sure object fit at this offset */ 1791 if (bo && offset + size > amdgpu_bo_size(bo)) 1792 return -EINVAL; 1793 1794 /* Ensure last pfn not exceed max_pfn */ 1795 lpfn = (saddr + size - 1) >> AMDGPU_GPU_PAGE_SHIFT; 1796 if (lpfn >= adev->vm_manager.max_pfn) 1797 return -EINVAL; 1798 1799 return 0; 1800 } 1801 1802 /** 1803 * amdgpu_vm_bo_map - map bo inside a vm 1804 * 1805 * @adev: amdgpu_device pointer 1806 * @bo_va: bo_va to store the address 1807 * @saddr: where to map the BO 1808 * @offset: requested offset in the BO 1809 * @size: BO size in bytes 1810 * @flags: attributes of pages (read/write/valid/etc.) 1811 * 1812 * Add a mapping of the BO at the specefied addr into the VM. 1813 * 1814 * Returns: 1815 * 0 for success, error for failure. 1816 * 1817 * Object has to be reserved and unreserved outside! 1818 */ 1819 int amdgpu_vm_bo_map(struct amdgpu_device *adev, 1820 struct amdgpu_bo_va *bo_va, 1821 uint64_t saddr, uint64_t offset, 1822 uint64_t size, uint32_t flags) 1823 { 1824 struct amdgpu_bo_va_mapping *mapping, *tmp; 1825 struct amdgpu_bo *bo = bo_va->base.bo; 1826 struct amdgpu_vm *vm = bo_va->base.vm; 1827 uint64_t eaddr; 1828 int r; 1829 1830 r = amdgpu_vm_verify_parameters(adev, bo, saddr, offset, size); 1831 if (r) 1832 return r; 1833 1834 saddr /= AMDGPU_GPU_PAGE_SIZE; 1835 eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE; 1836 1837 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr); 1838 if (tmp) { 1839 /* bo and tmp overlap, invalid addr */ 1840 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with " 1841 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr, 1842 tmp->start, tmp->last + 1); 1843 return -EINVAL; 1844 } 1845 1846 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL); 1847 if (!mapping) 1848 return -ENOMEM; 1849 1850 mapping->start = saddr; 1851 mapping->last = eaddr; 1852 mapping->offset = offset; 1853 mapping->flags = flags; 1854 1855 amdgpu_vm_bo_insert_map(adev, bo_va, mapping); 1856 1857 return 0; 1858 } 1859 1860 /** 1861 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings 1862 * 1863 * @adev: amdgpu_device pointer 1864 * @bo_va: bo_va to store the address 1865 * @saddr: where to map the BO 1866 * @offset: requested offset in the BO 1867 * @size: BO size in bytes 1868 * @flags: attributes of pages (read/write/valid/etc.) 1869 * 1870 * Add a mapping of the BO at the specefied addr into the VM. Replace existing 1871 * mappings as we do so. 1872 * 1873 * Returns: 1874 * 0 for success, error for failure. 1875 * 1876 * Object has to be reserved and unreserved outside! 1877 */ 1878 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev, 1879 struct amdgpu_bo_va *bo_va, 1880 uint64_t saddr, uint64_t offset, 1881 uint64_t size, uint32_t flags) 1882 { 1883 struct amdgpu_bo_va_mapping *mapping; 1884 struct amdgpu_bo *bo = bo_va->base.bo; 1885 uint64_t eaddr; 1886 int r; 1887 1888 r = amdgpu_vm_verify_parameters(adev, bo, saddr, offset, size); 1889 if (r) 1890 return r; 1891 1892 /* Allocate all the needed memory */ 1893 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL); 1894 if (!mapping) 1895 return -ENOMEM; 1896 1897 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size); 1898 if (r) { 1899 kfree(mapping); 1900 return r; 1901 } 1902 1903 saddr /= AMDGPU_GPU_PAGE_SIZE; 1904 eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE; 1905 1906 mapping->start = saddr; 1907 mapping->last = eaddr; 1908 mapping->offset = offset; 1909 mapping->flags = flags; 1910 1911 amdgpu_vm_bo_insert_map(adev, bo_va, mapping); 1912 1913 return 0; 1914 } 1915 1916 /** 1917 * amdgpu_vm_bo_unmap - remove bo mapping from vm 1918 * 1919 * @adev: amdgpu_device pointer 1920 * @bo_va: bo_va to remove the address from 1921 * @saddr: where to the BO is mapped 1922 * 1923 * Remove a mapping of the BO at the specefied addr from the VM. 1924 * 1925 * Returns: 1926 * 0 for success, error for failure. 1927 * 1928 * Object has to be reserved and unreserved outside! 1929 */ 1930 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, 1931 struct amdgpu_bo_va *bo_va, 1932 uint64_t saddr) 1933 { 1934 struct amdgpu_bo_va_mapping *mapping; 1935 struct amdgpu_vm *vm = bo_va->base.vm; 1936 bool valid = true; 1937 1938 saddr /= AMDGPU_GPU_PAGE_SIZE; 1939 1940 list_for_each_entry(mapping, &bo_va->valids, list) { 1941 if (mapping->start == saddr) 1942 break; 1943 } 1944 1945 if (&mapping->list == &bo_va->valids) { 1946 valid = false; 1947 1948 list_for_each_entry(mapping, &bo_va->invalids, list) { 1949 if (mapping->start == saddr) 1950 break; 1951 } 1952 1953 if (&mapping->list == &bo_va->invalids) 1954 return -ENOENT; 1955 } 1956 1957 list_del(&mapping->list); 1958 amdgpu_vm_it_remove(mapping, &vm->va); 1959 mapping->bo_va = NULL; 1960 trace_amdgpu_vm_bo_unmap(bo_va, mapping); 1961 1962 if (valid) 1963 list_add(&mapping->list, &vm->freed); 1964 else 1965 amdgpu_vm_free_mapping(adev, vm, mapping, 1966 bo_va->last_pt_update); 1967 1968 return 0; 1969 } 1970 1971 /** 1972 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range 1973 * 1974 * @adev: amdgpu_device pointer 1975 * @vm: VM structure to use 1976 * @saddr: start of the range 1977 * @size: size of the range 1978 * 1979 * Remove all mappings in a range, split them as appropriate. 1980 * 1981 * Returns: 1982 * 0 for success, error for failure. 1983 */ 1984 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev, 1985 struct amdgpu_vm *vm, 1986 uint64_t saddr, uint64_t size) 1987 { 1988 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next; 1989 LIST_HEAD(removed); 1990 uint64_t eaddr; 1991 int r; 1992 1993 r = amdgpu_vm_verify_parameters(adev, NULL, saddr, 0, size); 1994 if (r) 1995 return r; 1996 1997 saddr /= AMDGPU_GPU_PAGE_SIZE; 1998 eaddr = saddr + (size - 1) / AMDGPU_GPU_PAGE_SIZE; 1999 2000 /* Allocate all the needed memory */ 2001 before = kzalloc(sizeof(*before), GFP_KERNEL); 2002 if (!before) 2003 return -ENOMEM; 2004 INIT_LIST_HEAD(&before->list); 2005 2006 after = kzalloc(sizeof(*after), GFP_KERNEL); 2007 if (!after) { 2008 kfree(before); 2009 return -ENOMEM; 2010 } 2011 INIT_LIST_HEAD(&after->list); 2012 2013 /* Now gather all removed mappings */ 2014 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr); 2015 while (tmp) { 2016 /* Remember mapping split at the start */ 2017 if (tmp->start < saddr) { 2018 before->start = tmp->start; 2019 before->last = saddr - 1; 2020 before->offset = tmp->offset; 2021 before->flags = tmp->flags; 2022 before->bo_va = tmp->bo_va; 2023 list_add(&before->list, &tmp->bo_va->invalids); 2024 } 2025 2026 /* Remember mapping split at the end */ 2027 if (tmp->last > eaddr) { 2028 after->start = eaddr + 1; 2029 after->last = tmp->last; 2030 after->offset = tmp->offset; 2031 after->offset += (after->start - tmp->start) << PAGE_SHIFT; 2032 after->flags = tmp->flags; 2033 after->bo_va = tmp->bo_va; 2034 list_add(&after->list, &tmp->bo_va->invalids); 2035 } 2036 2037 list_del(&tmp->list); 2038 list_add(&tmp->list, &removed); 2039 2040 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr); 2041 } 2042 2043 /* And free them up */ 2044 list_for_each_entry_safe(tmp, next, &removed, list) { 2045 amdgpu_vm_it_remove(tmp, &vm->va); 2046 list_del(&tmp->list); 2047 2048 if (tmp->start < saddr) 2049 tmp->start = saddr; 2050 if (tmp->last > eaddr) 2051 tmp->last = eaddr; 2052 2053 tmp->bo_va = NULL; 2054 list_add(&tmp->list, &vm->freed); 2055 trace_amdgpu_vm_bo_unmap(NULL, tmp); 2056 } 2057 2058 /* Insert partial mapping before the range */ 2059 if (!list_empty(&before->list)) { 2060 struct amdgpu_bo *bo = before->bo_va->base.bo; 2061 2062 amdgpu_vm_it_insert(before, &vm->va); 2063 if (before->flags & AMDGPU_PTE_PRT_FLAG(adev)) 2064 amdgpu_vm_prt_get(adev); 2065 2066 if (amdgpu_vm_is_bo_always_valid(vm, bo) && 2067 !before->bo_va->base.moved) 2068 amdgpu_vm_bo_moved(&before->bo_va->base); 2069 } else { 2070 kfree(before); 2071 } 2072 2073 /* Insert partial mapping after the range */ 2074 if (!list_empty(&after->list)) { 2075 struct amdgpu_bo *bo = after->bo_va->base.bo; 2076 2077 amdgpu_vm_it_insert(after, &vm->va); 2078 if (after->flags & AMDGPU_PTE_PRT_FLAG(adev)) 2079 amdgpu_vm_prt_get(adev); 2080 2081 if (amdgpu_vm_is_bo_always_valid(vm, bo) && 2082 !after->bo_va->base.moved) 2083 amdgpu_vm_bo_moved(&after->bo_va->base); 2084 } else { 2085 kfree(after); 2086 } 2087 2088 return 0; 2089 } 2090 2091 /** 2092 * amdgpu_vm_bo_lookup_mapping - find mapping by address 2093 * 2094 * @vm: the requested VM 2095 * @addr: the address 2096 * 2097 * Find a mapping by it's address. 2098 * 2099 * Returns: 2100 * The amdgpu_bo_va_mapping matching for addr or NULL 2101 * 2102 */ 2103 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm, 2104 uint64_t addr) 2105 { 2106 return amdgpu_vm_it_iter_first(&vm->va, addr, addr); 2107 } 2108 2109 /** 2110 * amdgpu_vm_bo_trace_cs - trace all reserved mappings 2111 * 2112 * @vm: the requested vm 2113 * @ticket: CS ticket 2114 * 2115 * Trace all mappings of BOs reserved during a command submission. 2116 */ 2117 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket) 2118 { 2119 struct amdgpu_bo_va_mapping *mapping; 2120 2121 if (!trace_amdgpu_vm_bo_cs_enabled()) 2122 return; 2123 2124 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping; 2125 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) { 2126 if (mapping->bo_va && mapping->bo_va->base.bo) { 2127 struct amdgpu_bo *bo; 2128 2129 bo = mapping->bo_va->base.bo; 2130 if (dma_resv_locking_ctx(bo->tbo.base.resv) != 2131 ticket) 2132 continue; 2133 } 2134 2135 trace_amdgpu_vm_bo_cs(mapping); 2136 } 2137 } 2138 2139 /** 2140 * amdgpu_vm_bo_del - remove a bo from a specific vm 2141 * 2142 * @adev: amdgpu_device pointer 2143 * @bo_va: requested bo_va 2144 * 2145 * Remove @bo_va->bo from the requested vm. 2146 * 2147 * Object have to be reserved! 2148 */ 2149 void amdgpu_vm_bo_del(struct amdgpu_device *adev, 2150 struct amdgpu_bo_va *bo_va) 2151 { 2152 struct amdgpu_bo_va_mapping *mapping, *next; 2153 struct amdgpu_bo *bo = bo_va->base.bo; 2154 struct amdgpu_vm *vm = bo_va->base.vm; 2155 struct amdgpu_vm_bo_base **base; 2156 2157 dma_resv_assert_held(vm->root.bo->tbo.base.resv); 2158 2159 if (bo) { 2160 dma_resv_assert_held(bo->tbo.base.resv); 2161 if (amdgpu_vm_is_bo_always_valid(vm, bo)) 2162 ttm_bo_set_bulk_move(&bo->tbo, NULL); 2163 2164 for (base = &bo_va->base.bo->vm_bo; *base; 2165 base = &(*base)->next) { 2166 if (*base != &bo_va->base) 2167 continue; 2168 2169 amdgpu_vm_update_stats(*base, bo->tbo.resource, -1); 2170 *base = bo_va->base.next; 2171 break; 2172 } 2173 } 2174 2175 spin_lock(&vm->status_lock); 2176 list_del(&bo_va->base.vm_status); 2177 spin_unlock(&vm->status_lock); 2178 2179 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) { 2180 list_del(&mapping->list); 2181 amdgpu_vm_it_remove(mapping, &vm->va); 2182 mapping->bo_va = NULL; 2183 trace_amdgpu_vm_bo_unmap(bo_va, mapping); 2184 list_add(&mapping->list, &vm->freed); 2185 } 2186 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) { 2187 list_del(&mapping->list); 2188 amdgpu_vm_it_remove(mapping, &vm->va); 2189 amdgpu_vm_free_mapping(adev, vm, mapping, 2190 bo_va->last_pt_update); 2191 } 2192 2193 dma_fence_put(bo_va->last_pt_update); 2194 2195 if (bo && bo_va->is_xgmi) 2196 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN); 2197 2198 kfree(bo_va); 2199 } 2200 2201 /** 2202 * amdgpu_vm_evictable - check if we can evict a VM 2203 * 2204 * @bo: A page table of the VM. 2205 * 2206 * Check if it is possible to evict a VM. 2207 */ 2208 bool amdgpu_vm_evictable(struct amdgpu_bo *bo) 2209 { 2210 struct amdgpu_vm_bo_base *bo_base = bo->vm_bo; 2211 2212 /* Page tables of a destroyed VM can go away immediately */ 2213 if (!bo_base || !bo_base->vm) 2214 return true; 2215 2216 /* Don't evict VM page tables while they are busy */ 2217 if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP)) 2218 return false; 2219 2220 /* Try to block ongoing updates */ 2221 if (!amdgpu_vm_eviction_trylock(bo_base->vm)) 2222 return false; 2223 2224 /* Don't evict VM page tables while they are updated */ 2225 if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) { 2226 amdgpu_vm_eviction_unlock(bo_base->vm); 2227 return false; 2228 } 2229 2230 bo_base->vm->evicting = true; 2231 amdgpu_vm_eviction_unlock(bo_base->vm); 2232 return true; 2233 } 2234 2235 /** 2236 * amdgpu_vm_bo_invalidate - mark the bo as invalid 2237 * 2238 * @bo: amdgpu buffer object 2239 * @evicted: is the BO evicted 2240 * 2241 * Mark @bo as invalid. 2242 */ 2243 void amdgpu_vm_bo_invalidate(struct amdgpu_bo *bo, bool evicted) 2244 { 2245 struct amdgpu_vm_bo_base *bo_base; 2246 2247 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) { 2248 struct amdgpu_vm *vm = bo_base->vm; 2249 2250 if (evicted && amdgpu_vm_is_bo_always_valid(vm, bo)) { 2251 amdgpu_vm_bo_evicted(bo_base); 2252 continue; 2253 } 2254 2255 if (bo_base->moved) 2256 continue; 2257 bo_base->moved = true; 2258 2259 if (bo->tbo.type == ttm_bo_type_kernel) 2260 amdgpu_vm_bo_relocated(bo_base); 2261 else if (amdgpu_vm_is_bo_always_valid(vm, bo)) 2262 amdgpu_vm_bo_moved(bo_base); 2263 else 2264 amdgpu_vm_bo_invalidated(bo_base); 2265 } 2266 } 2267 2268 /** 2269 * amdgpu_vm_bo_move - handle BO move 2270 * 2271 * @bo: amdgpu buffer object 2272 * @new_mem: the new placement of the BO move 2273 * @evicted: is the BO evicted 2274 * 2275 * Update the memory stats for the new placement and mark @bo as invalid. 2276 */ 2277 void amdgpu_vm_bo_move(struct amdgpu_bo *bo, struct ttm_resource *new_mem, 2278 bool evicted) 2279 { 2280 struct amdgpu_vm_bo_base *bo_base; 2281 2282 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) { 2283 struct amdgpu_vm *vm = bo_base->vm; 2284 2285 spin_lock(&vm->status_lock); 2286 amdgpu_vm_update_stats_locked(bo_base, bo->tbo.resource, -1); 2287 amdgpu_vm_update_stats_locked(bo_base, new_mem, +1); 2288 spin_unlock(&vm->status_lock); 2289 } 2290 2291 amdgpu_vm_bo_invalidate(bo, evicted); 2292 } 2293 2294 /** 2295 * amdgpu_vm_get_block_size - calculate VM page table size as power of two 2296 * 2297 * @vm_size: VM size 2298 * 2299 * Returns: 2300 * VM page table as power of two 2301 */ 2302 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size) 2303 { 2304 /* Total bits covered by PD + PTs */ 2305 unsigned bits = ilog2(vm_size) + 18; 2306 2307 /* Make sure the PD is 4K in size up to 8GB address space. 2308 Above that split equal between PD and PTs */ 2309 if (vm_size <= 8) 2310 return (bits - 9); 2311 else 2312 return ((bits + 3) / 2); 2313 } 2314 2315 /** 2316 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size 2317 * 2318 * @adev: amdgpu_device pointer 2319 * @min_vm_size: the minimum vm size in GB if it's set auto 2320 * @fragment_size_default: Default PTE fragment size 2321 * @max_level: max VMPT level 2322 * @max_bits: max address space size in bits 2323 * 2324 */ 2325 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size, 2326 uint32_t fragment_size_default, unsigned max_level, 2327 unsigned max_bits) 2328 { 2329 unsigned int max_size = 1 << (max_bits - 30); 2330 unsigned int vm_size; 2331 uint64_t tmp; 2332 2333 /* adjust vm size first */ 2334 if (amdgpu_vm_size != -1) { 2335 vm_size = amdgpu_vm_size; 2336 if (vm_size > max_size) { 2337 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n", 2338 amdgpu_vm_size, max_size); 2339 vm_size = max_size; 2340 } 2341 } else { 2342 struct sysinfo si; 2343 unsigned int phys_ram_gb; 2344 2345 /* Optimal VM size depends on the amount of physical 2346 * RAM available. Underlying requirements and 2347 * assumptions: 2348 * 2349 * - Need to map system memory and VRAM from all GPUs 2350 * - VRAM from other GPUs not known here 2351 * - Assume VRAM <= system memory 2352 * - On GFX8 and older, VM space can be segmented for 2353 * different MTYPEs 2354 * - Need to allow room for fragmentation, guard pages etc. 2355 * 2356 * This adds up to a rough guess of system memory x3. 2357 * Round up to power of two to maximize the available 2358 * VM size with the given page table size. 2359 */ 2360 si_meminfo(&si); 2361 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit + 2362 (1 << 30) - 1) >> 30; 2363 vm_size = roundup_pow_of_two( 2364 clamp(phys_ram_gb * 3, min_vm_size, max_size)); 2365 } 2366 2367 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18; 2368 2369 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn); 2370 if (amdgpu_vm_block_size != -1) 2371 tmp >>= amdgpu_vm_block_size - 9; 2372 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1; 2373 adev->vm_manager.num_level = min_t(unsigned int, max_level, tmp); 2374 switch (adev->vm_manager.num_level) { 2375 case 3: 2376 adev->vm_manager.root_level = AMDGPU_VM_PDB2; 2377 break; 2378 case 2: 2379 adev->vm_manager.root_level = AMDGPU_VM_PDB1; 2380 break; 2381 case 1: 2382 adev->vm_manager.root_level = AMDGPU_VM_PDB0; 2383 break; 2384 default: 2385 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n"); 2386 } 2387 /* block size depends on vm size and hw setup*/ 2388 if (amdgpu_vm_block_size != -1) 2389 adev->vm_manager.block_size = 2390 min((unsigned)amdgpu_vm_block_size, max_bits 2391 - AMDGPU_GPU_PAGE_SHIFT 2392 - 9 * adev->vm_manager.num_level); 2393 else if (adev->vm_manager.num_level > 1) 2394 adev->vm_manager.block_size = 9; 2395 else 2396 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp); 2397 2398 if (amdgpu_vm_fragment_size == -1) 2399 adev->vm_manager.fragment_size = fragment_size_default; 2400 else 2401 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size; 2402 2403 dev_info( 2404 adev->dev, 2405 "vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n", 2406 vm_size, adev->vm_manager.num_level + 1, 2407 adev->vm_manager.block_size, adev->vm_manager.fragment_size); 2408 } 2409 2410 /** 2411 * amdgpu_vm_wait_idle - wait for the VM to become idle 2412 * 2413 * @vm: VM object to wait for 2414 * @timeout: timeout to wait for VM to become idle 2415 */ 2416 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout) 2417 { 2418 timeout = drm_sched_entity_flush(&vm->immediate, timeout); 2419 if (timeout <= 0) 2420 return timeout; 2421 2422 return drm_sched_entity_flush(&vm->delayed, timeout); 2423 } 2424 2425 static void amdgpu_vm_destroy_task_info(struct kref *kref) 2426 { 2427 struct amdgpu_task_info *ti = container_of(kref, struct amdgpu_task_info, refcount); 2428 2429 kfree(ti); 2430 } 2431 2432 static inline struct amdgpu_vm * 2433 amdgpu_vm_get_vm_from_pasid(struct amdgpu_device *adev, u32 pasid) 2434 { 2435 struct amdgpu_vm *vm; 2436 unsigned long flags; 2437 2438 xa_lock_irqsave(&adev->vm_manager.pasids, flags); 2439 vm = xa_load(&adev->vm_manager.pasids, pasid); 2440 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags); 2441 2442 return vm; 2443 } 2444 2445 /** 2446 * amdgpu_vm_put_task_info - reference down the vm task_info ptr 2447 * 2448 * @task_info: task_info struct under discussion. 2449 * 2450 * frees the vm task_info ptr at the last put 2451 */ 2452 void amdgpu_vm_put_task_info(struct amdgpu_task_info *task_info) 2453 { 2454 if (task_info) 2455 kref_put(&task_info->refcount, amdgpu_vm_destroy_task_info); 2456 } 2457 2458 /** 2459 * amdgpu_vm_get_task_info_vm - Extracts task info for a vm. 2460 * 2461 * @vm: VM to get info from 2462 * 2463 * Returns the reference counted task_info structure, which must be 2464 * referenced down with amdgpu_vm_put_task_info. 2465 */ 2466 struct amdgpu_task_info * 2467 amdgpu_vm_get_task_info_vm(struct amdgpu_vm *vm) 2468 { 2469 struct amdgpu_task_info *ti = NULL; 2470 2471 if (vm) { 2472 ti = vm->task_info; 2473 kref_get(&vm->task_info->refcount); 2474 } 2475 2476 return ti; 2477 } 2478 2479 /** 2480 * amdgpu_vm_get_task_info_pasid - Extracts task info for a PASID. 2481 * 2482 * @adev: drm device pointer 2483 * @pasid: PASID identifier for VM 2484 * 2485 * Returns the reference counted task_info structure, which must be 2486 * referenced down with amdgpu_vm_put_task_info. 2487 */ 2488 struct amdgpu_task_info * 2489 amdgpu_vm_get_task_info_pasid(struct amdgpu_device *adev, u32 pasid) 2490 { 2491 return amdgpu_vm_get_task_info_vm( 2492 amdgpu_vm_get_vm_from_pasid(adev, pasid)); 2493 } 2494 2495 static int amdgpu_vm_create_task_info(struct amdgpu_vm *vm) 2496 { 2497 vm->task_info = kzalloc(sizeof(struct amdgpu_task_info), GFP_KERNEL); 2498 if (!vm->task_info) 2499 return -ENOMEM; 2500 2501 kref_init(&vm->task_info->refcount); 2502 return 0; 2503 } 2504 2505 /** 2506 * amdgpu_vm_set_task_info - Sets VMs task info. 2507 * 2508 * @vm: vm for which to set the info 2509 */ 2510 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm) 2511 { 2512 if (!vm->task_info) 2513 return; 2514 2515 if (vm->task_info->task.pid == current->pid) 2516 return; 2517 2518 vm->task_info->task.pid = current->pid; 2519 get_task_comm(vm->task_info->task.comm, current); 2520 2521 if (current->group_leader->mm != current->mm) 2522 return; 2523 2524 vm->task_info->tgid = current->group_leader->pid; 2525 get_task_comm(vm->task_info->process_name, current->group_leader); 2526 } 2527 2528 /** 2529 * amdgpu_vm_init - initialize a vm instance 2530 * 2531 * @adev: amdgpu_device pointer 2532 * @vm: requested vm 2533 * @xcp_id: GPU partition selection id 2534 * 2535 * Init @vm fields. 2536 * 2537 * Returns: 2538 * 0 for success, error for failure. 2539 */ 2540 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, 2541 int32_t xcp_id) 2542 { 2543 struct amdgpu_bo *root_bo; 2544 struct amdgpu_bo_vm *root; 2545 int r, i; 2546 2547 vm->va = RB_ROOT_CACHED; 2548 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) 2549 vm->reserved_vmid[i] = NULL; 2550 INIT_LIST_HEAD(&vm->evicted); 2551 INIT_LIST_HEAD(&vm->evicted_user); 2552 INIT_LIST_HEAD(&vm->relocated); 2553 INIT_LIST_HEAD(&vm->moved); 2554 INIT_LIST_HEAD(&vm->idle); 2555 INIT_LIST_HEAD(&vm->invalidated); 2556 spin_lock_init(&vm->status_lock); 2557 INIT_LIST_HEAD(&vm->freed); 2558 INIT_LIST_HEAD(&vm->done); 2559 INIT_KFIFO(vm->faults); 2560 2561 r = amdgpu_vm_init_entities(adev, vm); 2562 if (r) 2563 return r; 2564 2565 ttm_lru_bulk_move_init(&vm->lru_bulk_move); 2566 2567 vm->is_compute_context = false; 2568 2569 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode & 2570 AMDGPU_VM_USE_CPU_FOR_GFX); 2571 2572 dev_dbg(adev->dev, "VM update mode is %s\n", 2573 vm->use_cpu_for_update ? "CPU" : "SDMA"); 2574 WARN_ONCE((vm->use_cpu_for_update && 2575 !amdgpu_gmc_vram_full_visible(&adev->gmc)), 2576 "CPU update of VM recommended only for large BAR system\n"); 2577 2578 if (vm->use_cpu_for_update) 2579 vm->update_funcs = &amdgpu_vm_cpu_funcs; 2580 else 2581 vm->update_funcs = &amdgpu_vm_sdma_funcs; 2582 2583 vm->last_update = dma_fence_get_stub(); 2584 vm->last_unlocked = dma_fence_get_stub(); 2585 vm->last_tlb_flush = dma_fence_get_stub(); 2586 vm->generation = amdgpu_vm_generation(adev, NULL); 2587 2588 mutex_init(&vm->eviction_lock); 2589 vm->evicting = false; 2590 vm->tlb_fence_context = dma_fence_context_alloc(1); 2591 2592 r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level, 2593 false, &root, xcp_id); 2594 if (r) 2595 goto error_free_delayed; 2596 2597 root_bo = amdgpu_bo_ref(&root->bo); 2598 r = amdgpu_bo_reserve(root_bo, true); 2599 if (r) { 2600 amdgpu_bo_unref(&root_bo); 2601 goto error_free_delayed; 2602 } 2603 2604 amdgpu_vm_bo_base_init(&vm->root, vm, root_bo); 2605 r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1); 2606 if (r) 2607 goto error_free_root; 2608 2609 r = amdgpu_vm_pt_clear(adev, vm, root, false); 2610 if (r) 2611 goto error_free_root; 2612 2613 r = amdgpu_vm_create_task_info(vm); 2614 if (r) 2615 dev_dbg(adev->dev, "Failed to create task info for VM\n"); 2616 2617 amdgpu_bo_unreserve(vm->root.bo); 2618 amdgpu_bo_unref(&root_bo); 2619 2620 return 0; 2621 2622 error_free_root: 2623 amdgpu_vm_pt_free_root(adev, vm); 2624 amdgpu_bo_unreserve(vm->root.bo); 2625 amdgpu_bo_unref(&root_bo); 2626 2627 error_free_delayed: 2628 dma_fence_put(vm->last_tlb_flush); 2629 dma_fence_put(vm->last_unlocked); 2630 ttm_lru_bulk_move_fini(&adev->mman.bdev, &vm->lru_bulk_move); 2631 amdgpu_vm_fini_entities(vm); 2632 2633 return r; 2634 } 2635 2636 /** 2637 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM 2638 * 2639 * @adev: amdgpu_device pointer 2640 * @vm: requested vm 2641 * 2642 * This only works on GFX VMs that don't have any BOs added and no 2643 * page tables allocated yet. 2644 * 2645 * Changes the following VM parameters: 2646 * - use_cpu_for_update 2647 * - pte_supports_ats 2648 * 2649 * Reinitializes the page directory to reflect the changed ATS 2650 * setting. 2651 * 2652 * Returns: 2653 * 0 for success, -errno for errors. 2654 */ 2655 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2656 { 2657 int r; 2658 2659 r = amdgpu_bo_reserve(vm->root.bo, true); 2660 if (r) 2661 return r; 2662 2663 /* Update VM state */ 2664 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode & 2665 AMDGPU_VM_USE_CPU_FOR_COMPUTE); 2666 dev_dbg(adev->dev, "VM update mode is %s\n", 2667 vm->use_cpu_for_update ? "CPU" : "SDMA"); 2668 WARN_ONCE((vm->use_cpu_for_update && 2669 !amdgpu_gmc_vram_full_visible(&adev->gmc)), 2670 "CPU update of VM recommended only for large BAR system\n"); 2671 2672 if (vm->use_cpu_for_update) { 2673 /* Sync with last SDMA update/clear before switching to CPU */ 2674 r = amdgpu_bo_sync_wait(vm->root.bo, 2675 AMDGPU_FENCE_OWNER_UNDEFINED, true); 2676 if (r) 2677 goto unreserve_bo; 2678 2679 vm->update_funcs = &amdgpu_vm_cpu_funcs; 2680 r = amdgpu_vm_pt_map_tables(adev, vm); 2681 if (r) 2682 goto unreserve_bo; 2683 2684 } else { 2685 vm->update_funcs = &amdgpu_vm_sdma_funcs; 2686 } 2687 2688 dma_fence_put(vm->last_update); 2689 vm->last_update = dma_fence_get_stub(); 2690 vm->is_compute_context = true; 2691 2692 unreserve_bo: 2693 amdgpu_bo_unreserve(vm->root.bo); 2694 return r; 2695 } 2696 2697 static int amdgpu_vm_stats_is_zero(struct amdgpu_vm *vm) 2698 { 2699 for (int i = 0; i < __AMDGPU_PL_NUM; ++i) { 2700 if (!(drm_memory_stats_is_zero(&vm->stats[i].drm) && 2701 vm->stats[i].evicted == 0)) 2702 return false; 2703 } 2704 return true; 2705 } 2706 2707 /** 2708 * amdgpu_vm_fini - tear down a vm instance 2709 * 2710 * @adev: amdgpu_device pointer 2711 * @vm: requested vm 2712 * 2713 * Tear down @vm. 2714 * Unbind the VM and remove all bos from the vm bo list 2715 */ 2716 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2717 { 2718 struct amdgpu_bo_va_mapping *mapping, *tmp; 2719 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt; 2720 struct amdgpu_bo *root; 2721 unsigned long flags; 2722 int i; 2723 2724 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm); 2725 2726 root = amdgpu_bo_ref(vm->root.bo); 2727 amdgpu_bo_reserve(root, true); 2728 amdgpu_vm_set_pasid(adev, vm, 0); 2729 dma_fence_wait(vm->last_unlocked, false); 2730 dma_fence_put(vm->last_unlocked); 2731 dma_fence_wait(vm->last_tlb_flush, false); 2732 /* Make sure that all fence callbacks have completed */ 2733 spin_lock_irqsave(vm->last_tlb_flush->lock, flags); 2734 spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags); 2735 dma_fence_put(vm->last_tlb_flush); 2736 2737 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) { 2738 if (mapping->flags & AMDGPU_VM_PAGE_PRT && prt_fini_needed) { 2739 amdgpu_vm_prt_fini(adev, vm); 2740 prt_fini_needed = false; 2741 } 2742 2743 list_del(&mapping->list); 2744 amdgpu_vm_free_mapping(adev, vm, mapping, NULL); 2745 } 2746 2747 amdgpu_vm_pt_free_root(adev, vm); 2748 amdgpu_bo_unreserve(root); 2749 amdgpu_bo_unref(&root); 2750 WARN_ON(vm->root.bo); 2751 2752 amdgpu_vm_fini_entities(vm); 2753 2754 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) { 2755 dev_err(adev->dev, "still active bo inside vm\n"); 2756 } 2757 rbtree_postorder_for_each_entry_safe(mapping, tmp, 2758 &vm->va.rb_root, rb) { 2759 /* Don't remove the mapping here, we don't want to trigger a 2760 * rebalance and the tree is about to be destroyed anyway. 2761 */ 2762 list_del(&mapping->list); 2763 kfree(mapping); 2764 } 2765 2766 dma_fence_put(vm->last_update); 2767 2768 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) { 2769 if (vm->reserved_vmid[i]) { 2770 amdgpu_vmid_free_reserved(adev, i); 2771 vm->reserved_vmid[i] = false; 2772 } 2773 } 2774 2775 ttm_lru_bulk_move_fini(&adev->mman.bdev, &vm->lru_bulk_move); 2776 2777 if (!amdgpu_vm_stats_is_zero(vm)) { 2778 struct amdgpu_task_info *ti = vm->task_info; 2779 2780 dev_warn(adev->dev, 2781 "VM memory stats for proc %s(%d) task %s(%d) is non-zero when fini\n", 2782 ti->process_name, ti->task.pid, ti->task.comm, ti->tgid); 2783 } 2784 2785 amdgpu_vm_put_task_info(vm->task_info); 2786 } 2787 2788 /** 2789 * amdgpu_vm_manager_init - init the VM manager 2790 * 2791 * @adev: amdgpu_device pointer 2792 * 2793 * Initialize the VM manager structures 2794 */ 2795 void amdgpu_vm_manager_init(struct amdgpu_device *adev) 2796 { 2797 unsigned i; 2798 2799 /* Concurrent flushes are only possible starting with Vega10 and 2800 * are broken on Navi10 and Navi14. 2801 */ 2802 adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 || 2803 adev->asic_type == CHIP_NAVI10 || 2804 adev->asic_type == CHIP_NAVI14); 2805 amdgpu_vmid_mgr_init(adev); 2806 2807 adev->vm_manager.fence_context = 2808 dma_fence_context_alloc(AMDGPU_MAX_RINGS); 2809 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) 2810 adev->vm_manager.seqno[i] = 0; 2811 2812 spin_lock_init(&adev->vm_manager.prt_lock); 2813 atomic_set(&adev->vm_manager.num_prt_users, 0); 2814 2815 /* If not overridden by the user, by default, only in large BAR systems 2816 * Compute VM tables will be updated by CPU 2817 */ 2818 #ifdef CONFIG_X86_64 2819 if (amdgpu_vm_update_mode == -1) { 2820 /* For asic with VF MMIO access protection 2821 * avoid using CPU for VM table updates 2822 */ 2823 if (amdgpu_gmc_vram_full_visible(&adev->gmc) && 2824 !amdgpu_sriov_vf_mmio_access_protection(adev)) 2825 adev->vm_manager.vm_update_mode = 2826 AMDGPU_VM_USE_CPU_FOR_COMPUTE; 2827 else 2828 adev->vm_manager.vm_update_mode = 0; 2829 } else 2830 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode; 2831 #else 2832 adev->vm_manager.vm_update_mode = 0; 2833 #endif 2834 2835 xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ); 2836 } 2837 2838 /** 2839 * amdgpu_vm_manager_fini - cleanup VM manager 2840 * 2841 * @adev: amdgpu_device pointer 2842 * 2843 * Cleanup the VM manager and free resources. 2844 */ 2845 void amdgpu_vm_manager_fini(struct amdgpu_device *adev) 2846 { 2847 WARN_ON(!xa_empty(&adev->vm_manager.pasids)); 2848 xa_destroy(&adev->vm_manager.pasids); 2849 2850 amdgpu_vmid_mgr_fini(adev); 2851 } 2852 2853 /** 2854 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs. 2855 * 2856 * @dev: drm device pointer 2857 * @data: drm_amdgpu_vm 2858 * @filp: drm file pointer 2859 * 2860 * Returns: 2861 * 0 for success, -errno for errors. 2862 */ 2863 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp) 2864 { 2865 union drm_amdgpu_vm *args = data; 2866 struct amdgpu_device *adev = drm_to_adev(dev); 2867 struct amdgpu_fpriv *fpriv = filp->driver_priv; 2868 2869 /* No valid flags defined yet */ 2870 if (args->in.flags) 2871 return -EINVAL; 2872 2873 switch (args->in.op) { 2874 case AMDGPU_VM_OP_RESERVE_VMID: 2875 /* We only have requirement to reserve vmid from gfxhub */ 2876 if (!fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) { 2877 amdgpu_vmid_alloc_reserved(adev, AMDGPU_GFXHUB(0)); 2878 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = true; 2879 } 2880 2881 break; 2882 case AMDGPU_VM_OP_UNRESERVE_VMID: 2883 if (fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) { 2884 amdgpu_vmid_free_reserved(adev, AMDGPU_GFXHUB(0)); 2885 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = false; 2886 } 2887 break; 2888 default: 2889 return -EINVAL; 2890 } 2891 2892 return 0; 2893 } 2894 2895 /** 2896 * amdgpu_vm_handle_fault - graceful handling of VM faults. 2897 * @adev: amdgpu device pointer 2898 * @pasid: PASID of the VM 2899 * @ts: Timestamp of the fault 2900 * @vmid: VMID, only used for GFX 9.4.3. 2901 * @node_id: Node_id received in IH cookie. Only applicable for 2902 * GFX 9.4.3. 2903 * @addr: Address of the fault 2904 * @write_fault: true is write fault, false is read fault 2905 * 2906 * Try to gracefully handle a VM fault. Return true if the fault was handled and 2907 * shouldn't be reported any more. 2908 */ 2909 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid, 2910 u32 vmid, u32 node_id, uint64_t addr, uint64_t ts, 2911 bool write_fault) 2912 { 2913 bool is_compute_context = false; 2914 struct amdgpu_bo *root; 2915 unsigned long irqflags; 2916 uint64_t value, flags; 2917 struct amdgpu_vm *vm; 2918 int r; 2919 2920 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags); 2921 vm = xa_load(&adev->vm_manager.pasids, pasid); 2922 if (vm) { 2923 root = amdgpu_bo_ref(vm->root.bo); 2924 is_compute_context = vm->is_compute_context; 2925 } else { 2926 root = NULL; 2927 } 2928 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags); 2929 2930 if (!root) 2931 return false; 2932 2933 addr /= AMDGPU_GPU_PAGE_SIZE; 2934 2935 if (is_compute_context && !svm_range_restore_pages(adev, pasid, vmid, 2936 node_id, addr, ts, write_fault)) { 2937 amdgpu_bo_unref(&root); 2938 return true; 2939 } 2940 2941 r = amdgpu_bo_reserve(root, true); 2942 if (r) 2943 goto error_unref; 2944 2945 /* Double check that the VM still exists */ 2946 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags); 2947 vm = xa_load(&adev->vm_manager.pasids, pasid); 2948 if (vm && vm->root.bo != root) 2949 vm = NULL; 2950 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags); 2951 if (!vm) 2952 goto error_unlock; 2953 2954 flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED | 2955 AMDGPU_PTE_SYSTEM; 2956 2957 if (is_compute_context) { 2958 /* Intentionally setting invalid PTE flag 2959 * combination to force a no-retry-fault 2960 */ 2961 flags = AMDGPU_VM_NORETRY_FLAGS; 2962 value = 0; 2963 } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) { 2964 /* Redirect the access to the dummy page */ 2965 value = adev->dummy_page_addr; 2966 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE | 2967 AMDGPU_PTE_WRITEABLE; 2968 2969 } else { 2970 /* Let the hw retry silently on the PTE */ 2971 value = 0; 2972 } 2973 2974 r = dma_resv_reserve_fences(root->tbo.base.resv, 1); 2975 if (r) { 2976 pr_debug("failed %d to reserve fence slot\n", r); 2977 goto error_unlock; 2978 } 2979 2980 r = amdgpu_vm_update_range(adev, vm, true, false, false, false, 2981 NULL, addr, addr, flags, value, 0, NULL, NULL, NULL); 2982 if (r) 2983 goto error_unlock; 2984 2985 r = amdgpu_vm_update_pdes(adev, vm, true); 2986 2987 error_unlock: 2988 amdgpu_bo_unreserve(root); 2989 if (r < 0) 2990 dev_err(adev->dev, "Can't handle page fault (%d)\n", r); 2991 2992 error_unref: 2993 amdgpu_bo_unref(&root); 2994 2995 return false; 2996 } 2997 2998 #if defined(CONFIG_DEBUG_FS) 2999 /** 3000 * amdgpu_debugfs_vm_bo_info - print BO info for the VM 3001 * 3002 * @vm: Requested VM for printing BO info 3003 * @m: debugfs file 3004 * 3005 * Print BO information in debugfs file for the VM 3006 */ 3007 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m) 3008 { 3009 struct amdgpu_bo_va *bo_va, *tmp; 3010 u64 total_idle = 0; 3011 u64 total_evicted = 0; 3012 u64 total_relocated = 0; 3013 u64 total_moved = 0; 3014 u64 total_invalidated = 0; 3015 u64 total_done = 0; 3016 unsigned int total_idle_objs = 0; 3017 unsigned int total_evicted_objs = 0; 3018 unsigned int total_relocated_objs = 0; 3019 unsigned int total_moved_objs = 0; 3020 unsigned int total_invalidated_objs = 0; 3021 unsigned int total_done_objs = 0; 3022 unsigned int id = 0; 3023 3024 spin_lock(&vm->status_lock); 3025 seq_puts(m, "\tIdle BOs:\n"); 3026 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) { 3027 if (!bo_va->base.bo) 3028 continue; 3029 total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 3030 } 3031 total_idle_objs = id; 3032 id = 0; 3033 3034 seq_puts(m, "\tEvicted BOs:\n"); 3035 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) { 3036 if (!bo_va->base.bo) 3037 continue; 3038 total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 3039 } 3040 total_evicted_objs = id; 3041 id = 0; 3042 3043 seq_puts(m, "\tRelocated BOs:\n"); 3044 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) { 3045 if (!bo_va->base.bo) 3046 continue; 3047 total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 3048 } 3049 total_relocated_objs = id; 3050 id = 0; 3051 3052 seq_puts(m, "\tMoved BOs:\n"); 3053 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) { 3054 if (!bo_va->base.bo) 3055 continue; 3056 total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 3057 } 3058 total_moved_objs = id; 3059 id = 0; 3060 3061 seq_puts(m, "\tInvalidated BOs:\n"); 3062 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) { 3063 if (!bo_va->base.bo) 3064 continue; 3065 total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 3066 } 3067 total_invalidated_objs = id; 3068 id = 0; 3069 3070 seq_puts(m, "\tDone BOs:\n"); 3071 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) { 3072 if (!bo_va->base.bo) 3073 continue; 3074 total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 3075 } 3076 spin_unlock(&vm->status_lock); 3077 total_done_objs = id; 3078 3079 seq_printf(m, "\tTotal idle size: %12lld\tobjs:\t%d\n", total_idle, 3080 total_idle_objs); 3081 seq_printf(m, "\tTotal evicted size: %12lld\tobjs:\t%d\n", total_evicted, 3082 total_evicted_objs); 3083 seq_printf(m, "\tTotal relocated size: %12lld\tobjs:\t%d\n", total_relocated, 3084 total_relocated_objs); 3085 seq_printf(m, "\tTotal moved size: %12lld\tobjs:\t%d\n", total_moved, 3086 total_moved_objs); 3087 seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated, 3088 total_invalidated_objs); 3089 seq_printf(m, "\tTotal done size: %12lld\tobjs:\t%d\n", total_done, 3090 total_done_objs); 3091 } 3092 #endif 3093 3094 /** 3095 * amdgpu_vm_update_fault_cache - update cached fault into. 3096 * @adev: amdgpu device pointer 3097 * @pasid: PASID of the VM 3098 * @addr: Address of the fault 3099 * @status: GPUVM fault status register 3100 * @vmhub: which vmhub got the fault 3101 * 3102 * Cache the fault info for later use by userspace in debugging. 3103 */ 3104 void amdgpu_vm_update_fault_cache(struct amdgpu_device *adev, 3105 unsigned int pasid, 3106 uint64_t addr, 3107 uint32_t status, 3108 unsigned int vmhub) 3109 { 3110 struct amdgpu_vm *vm; 3111 unsigned long flags; 3112 3113 xa_lock_irqsave(&adev->vm_manager.pasids, flags); 3114 3115 vm = xa_load(&adev->vm_manager.pasids, pasid); 3116 /* Don't update the fault cache if status is 0. In the multiple 3117 * fault case, subsequent faults will return a 0 status which is 3118 * useless for userspace and replaces the useful fault status, so 3119 * only update if status is non-0. 3120 */ 3121 if (vm && status) { 3122 vm->fault_info.addr = addr; 3123 vm->fault_info.status = status; 3124 /* 3125 * Update the fault information globally for later usage 3126 * when vm could be stale or freed. 3127 */ 3128 adev->vm_manager.fault_info.addr = addr; 3129 adev->vm_manager.fault_info.vmhub = vmhub; 3130 adev->vm_manager.fault_info.status = status; 3131 3132 if (AMDGPU_IS_GFXHUB(vmhub)) { 3133 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_GFX; 3134 vm->fault_info.vmhub |= 3135 (vmhub - AMDGPU_GFXHUB_START) << AMDGPU_VMHUB_IDX_SHIFT; 3136 } else if (AMDGPU_IS_MMHUB0(vmhub)) { 3137 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM0; 3138 vm->fault_info.vmhub |= 3139 (vmhub - AMDGPU_MMHUB0_START) << AMDGPU_VMHUB_IDX_SHIFT; 3140 } else if (AMDGPU_IS_MMHUB1(vmhub)) { 3141 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM1; 3142 vm->fault_info.vmhub |= 3143 (vmhub - AMDGPU_MMHUB1_START) << AMDGPU_VMHUB_IDX_SHIFT; 3144 } else { 3145 WARN_ONCE(1, "Invalid vmhub %u\n", vmhub); 3146 } 3147 } 3148 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags); 3149 } 3150 3151 /** 3152 * amdgpu_vm_is_bo_always_valid - check if the BO is VM always valid 3153 * 3154 * @vm: VM to test against. 3155 * @bo: BO to be tested. 3156 * 3157 * Returns true if the BO shares the dma_resv object with the root PD and is 3158 * always guaranteed to be valid inside the VM. 3159 */ 3160 bool amdgpu_vm_is_bo_always_valid(struct amdgpu_vm *vm, struct amdgpu_bo *bo) 3161 { 3162 return bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv; 3163 } 3164 3165 void amdgpu_vm_print_task_info(struct amdgpu_device *adev, 3166 struct amdgpu_task_info *task_info) 3167 { 3168 dev_err(adev->dev, 3169 " Process %s pid %d thread %s pid %d\n", 3170 task_info->process_name, task_info->tgid, 3171 task_info->task.comm, task_info->task.pid); 3172 } 3173