1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 29 #include <linux/dma-fence-array.h> 30 #include <linux/interval_tree_generic.h> 31 #include <linux/idr.h> 32 #include <linux/dma-buf.h> 33 34 #include <drm/amdgpu_drm.h> 35 #include <drm/drm_drv.h> 36 #include <drm/ttm/ttm_tt.h> 37 #include <drm/drm_exec.h> 38 #include "amdgpu.h" 39 #include "amdgpu_trace.h" 40 #include "amdgpu_amdkfd.h" 41 #include "amdgpu_gmc.h" 42 #include "amdgpu_xgmi.h" 43 #include "amdgpu_dma_buf.h" 44 #include "amdgpu_res_cursor.h" 45 #include "kfd_svm.h" 46 47 /** 48 * DOC: GPUVM 49 * 50 * GPUVM is the MMU functionality provided on the GPU. 51 * GPUVM is similar to the legacy GART on older asics, however 52 * rather than there being a single global GART table 53 * for the entire GPU, there can be multiple GPUVM page tables active 54 * at any given time. The GPUVM page tables can contain a mix 55 * VRAM pages and system pages (both memory and MMIO) and system pages 56 * can be mapped as snooped (cached system pages) or unsnooped 57 * (uncached system pages). 58 * 59 * Each active GPUVM has an ID associated with it and there is a page table 60 * linked with each VMID. When executing a command buffer, 61 * the kernel tells the engine what VMID to use for that command 62 * buffer. VMIDs are allocated dynamically as commands are submitted. 63 * The userspace drivers maintain their own address space and the kernel 64 * sets up their pages tables accordingly when they submit their 65 * command buffers and a VMID is assigned. 66 * The hardware supports up to 16 active GPUVMs at any given time. 67 * 68 * Each GPUVM is represented by a 1-2 or 1-5 level page table, depending 69 * on the ASIC family. GPUVM supports RWX attributes on each page as well 70 * as other features such as encryption and caching attributes. 71 * 72 * VMID 0 is special. It is the GPUVM used for the kernel driver. In 73 * addition to an aperture managed by a page table, VMID 0 also has 74 * several other apertures. There is an aperture for direct access to VRAM 75 * and there is a legacy AGP aperture which just forwards accesses directly 76 * to the matching system physical addresses (or IOVAs when an IOMMU is 77 * present). These apertures provide direct access to these memories without 78 * incurring the overhead of a page table. VMID 0 is used by the kernel 79 * driver for tasks like memory management. 80 * 81 * GPU clients (i.e., engines on the GPU) use GPUVM VMIDs to access memory. 82 * For user applications, each application can have their own unique GPUVM 83 * address space. The application manages the address space and the kernel 84 * driver manages the GPUVM page tables for each process. If an GPU client 85 * accesses an invalid page, it will generate a GPU page fault, similar to 86 * accessing an invalid page on a CPU. 87 */ 88 89 #define START(node) ((node)->start) 90 #define LAST(node) ((node)->last) 91 92 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last, 93 START, LAST, static, amdgpu_vm_it) 94 95 #undef START 96 #undef LAST 97 98 /** 99 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback 100 */ 101 struct amdgpu_prt_cb { 102 103 /** 104 * @adev: amdgpu device 105 */ 106 struct amdgpu_device *adev; 107 108 /** 109 * @cb: callback 110 */ 111 struct dma_fence_cb cb; 112 }; 113 114 /** 115 * struct amdgpu_vm_tlb_seq_struct - Helper to increment the TLB flush sequence 116 */ 117 struct amdgpu_vm_tlb_seq_struct { 118 /** 119 * @vm: pointer to the amdgpu_vm structure to set the fence sequence on 120 */ 121 struct amdgpu_vm *vm; 122 123 /** 124 * @cb: callback 125 */ 126 struct dma_fence_cb cb; 127 }; 128 129 /** 130 * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping 131 * 132 * @adev: amdgpu_device pointer 133 * @vm: amdgpu_vm pointer 134 * @pasid: the pasid the VM is using on this GPU 135 * 136 * Set the pasid this VM is using on this GPU, can also be used to remove the 137 * pasid by passing in zero. 138 * 139 */ 140 int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm, 141 u32 pasid) 142 { 143 int r; 144 145 if (vm->pasid == pasid) 146 return 0; 147 148 if (vm->pasid) { 149 r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid)); 150 if (r < 0) 151 return r; 152 153 vm->pasid = 0; 154 } 155 156 if (pasid) { 157 r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm, 158 GFP_KERNEL)); 159 if (r < 0) 160 return r; 161 162 vm->pasid = pasid; 163 } 164 165 166 return 0; 167 } 168 169 /** 170 * amdgpu_vm_bo_evicted - vm_bo is evicted 171 * 172 * @vm_bo: vm_bo which is evicted 173 * 174 * State for PDs/PTs and per VM BOs which are not at the location they should 175 * be. 176 */ 177 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo) 178 { 179 struct amdgpu_vm *vm = vm_bo->vm; 180 struct amdgpu_bo *bo = vm_bo->bo; 181 182 vm_bo->moved = true; 183 spin_lock(&vm_bo->vm->status_lock); 184 if (bo->tbo.type == ttm_bo_type_kernel) 185 list_move(&vm_bo->vm_status, &vm->evicted); 186 else 187 list_move_tail(&vm_bo->vm_status, &vm->evicted); 188 spin_unlock(&vm_bo->vm->status_lock); 189 } 190 /** 191 * amdgpu_vm_bo_moved - vm_bo is moved 192 * 193 * @vm_bo: vm_bo which is moved 194 * 195 * State for per VM BOs which are moved, but that change is not yet reflected 196 * in the page tables. 197 */ 198 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo) 199 { 200 spin_lock(&vm_bo->vm->status_lock); 201 list_move(&vm_bo->vm_status, &vm_bo->vm->moved); 202 spin_unlock(&vm_bo->vm->status_lock); 203 } 204 205 /** 206 * amdgpu_vm_bo_idle - vm_bo is idle 207 * 208 * @vm_bo: vm_bo which is now idle 209 * 210 * State for PDs/PTs and per VM BOs which have gone through the state machine 211 * and are now idle. 212 */ 213 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo) 214 { 215 spin_lock(&vm_bo->vm->status_lock); 216 list_move(&vm_bo->vm_status, &vm_bo->vm->idle); 217 spin_unlock(&vm_bo->vm->status_lock); 218 vm_bo->moved = false; 219 } 220 221 /** 222 * amdgpu_vm_bo_invalidated - vm_bo is invalidated 223 * 224 * @vm_bo: vm_bo which is now invalidated 225 * 226 * State for normal BOs which are invalidated and that change not yet reflected 227 * in the PTs. 228 */ 229 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo) 230 { 231 spin_lock(&vm_bo->vm->status_lock); 232 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated); 233 spin_unlock(&vm_bo->vm->status_lock); 234 } 235 236 /** 237 * amdgpu_vm_bo_relocated - vm_bo is reloacted 238 * 239 * @vm_bo: vm_bo which is relocated 240 * 241 * State for PDs/PTs which needs to update their parent PD. 242 * For the root PD, just move to idle state. 243 */ 244 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo) 245 { 246 if (vm_bo->bo->parent) { 247 spin_lock(&vm_bo->vm->status_lock); 248 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated); 249 spin_unlock(&vm_bo->vm->status_lock); 250 } else { 251 amdgpu_vm_bo_idle(vm_bo); 252 } 253 } 254 255 /** 256 * amdgpu_vm_bo_done - vm_bo is done 257 * 258 * @vm_bo: vm_bo which is now done 259 * 260 * State for normal BOs which are invalidated and that change has been updated 261 * in the PTs. 262 */ 263 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo) 264 { 265 spin_lock(&vm_bo->vm->status_lock); 266 list_move(&vm_bo->vm_status, &vm_bo->vm->done); 267 spin_unlock(&vm_bo->vm->status_lock); 268 } 269 270 /** 271 * amdgpu_vm_bo_reset_state_machine - reset the vm_bo state machine 272 * @vm: the VM which state machine to reset 273 * 274 * Move all vm_bo object in the VM into a state where they will be updated 275 * again during validation. 276 */ 277 static void amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm *vm) 278 { 279 struct amdgpu_vm_bo_base *vm_bo, *tmp; 280 281 spin_lock(&vm->status_lock); 282 list_splice_init(&vm->done, &vm->invalidated); 283 list_for_each_entry(vm_bo, &vm->invalidated, vm_status) 284 vm_bo->moved = true; 285 list_for_each_entry_safe(vm_bo, tmp, &vm->idle, vm_status) { 286 struct amdgpu_bo *bo = vm_bo->bo; 287 288 vm_bo->moved = true; 289 if (!bo || bo->tbo.type != ttm_bo_type_kernel) 290 list_move(&vm_bo->vm_status, &vm_bo->vm->moved); 291 else if (bo->parent) 292 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated); 293 } 294 spin_unlock(&vm->status_lock); 295 } 296 297 /** 298 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm 299 * 300 * @base: base structure for tracking BO usage in a VM 301 * @vm: vm to which bo is to be added 302 * @bo: amdgpu buffer object 303 * 304 * Initialize a bo_va_base structure and add it to the appropriate lists 305 * 306 */ 307 void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base, 308 struct amdgpu_vm *vm, struct amdgpu_bo *bo) 309 { 310 base->vm = vm; 311 base->bo = bo; 312 base->next = NULL; 313 INIT_LIST_HEAD(&base->vm_status); 314 315 if (!bo) 316 return; 317 base->next = bo->vm_bo; 318 bo->vm_bo = base; 319 320 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv) 321 return; 322 323 dma_resv_assert_held(vm->root.bo->tbo.base.resv); 324 325 ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move); 326 if (bo->tbo.type == ttm_bo_type_kernel && bo->parent) 327 amdgpu_vm_bo_relocated(base); 328 else 329 amdgpu_vm_bo_idle(base); 330 331 if (bo->preferred_domains & 332 amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type)) 333 return; 334 335 /* 336 * we checked all the prerequisites, but it looks like this per vm bo 337 * is currently evicted. add the bo to the evicted list to make sure it 338 * is validated on next vm use to avoid fault. 339 * */ 340 amdgpu_vm_bo_evicted(base); 341 } 342 343 /** 344 * amdgpu_vm_lock_pd - lock PD in drm_exec 345 * 346 * @vm: vm providing the BOs 347 * @exec: drm execution context 348 * @num_fences: number of extra fences to reserve 349 * 350 * Lock the VM root PD in the DRM execution context. 351 */ 352 int amdgpu_vm_lock_pd(struct amdgpu_vm *vm, struct drm_exec *exec, 353 unsigned int num_fences) 354 { 355 /* We need at least two fences for the VM PD/PT updates */ 356 return drm_exec_prepare_obj(exec, &vm->root.bo->tbo.base, 357 2 + num_fences); 358 } 359 360 /** 361 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU 362 * 363 * @adev: amdgpu device pointer 364 * @vm: vm providing the BOs 365 * 366 * Move all BOs to the end of LRU and remember their positions to put them 367 * together. 368 */ 369 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev, 370 struct amdgpu_vm *vm) 371 { 372 spin_lock(&adev->mman.bdev.lru_lock); 373 ttm_lru_bulk_move_tail(&vm->lru_bulk_move); 374 spin_unlock(&adev->mman.bdev.lru_lock); 375 } 376 377 /* Create scheduler entities for page table updates */ 378 static int amdgpu_vm_init_entities(struct amdgpu_device *adev, 379 struct amdgpu_vm *vm) 380 { 381 int r; 382 383 r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL, 384 adev->vm_manager.vm_pte_scheds, 385 adev->vm_manager.vm_pte_num_scheds, NULL); 386 if (r) 387 goto error; 388 389 return drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL, 390 adev->vm_manager.vm_pte_scheds, 391 adev->vm_manager.vm_pte_num_scheds, NULL); 392 393 error: 394 drm_sched_entity_destroy(&vm->immediate); 395 return r; 396 } 397 398 /* Destroy the entities for page table updates again */ 399 static void amdgpu_vm_fini_entities(struct amdgpu_vm *vm) 400 { 401 drm_sched_entity_destroy(&vm->immediate); 402 drm_sched_entity_destroy(&vm->delayed); 403 } 404 405 /** 406 * amdgpu_vm_generation - return the page table re-generation counter 407 * @adev: the amdgpu_device 408 * @vm: optional VM to check, might be NULL 409 * 410 * Returns a page table re-generation token to allow checking if submissions 411 * are still valid to use this VM. The VM parameter might be NULL in which case 412 * just the VRAM lost counter will be used. 413 */ 414 uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm) 415 { 416 uint64_t result = (u64)atomic_read(&adev->vram_lost_counter) << 32; 417 418 if (!vm) 419 return result; 420 421 result += vm->generation; 422 /* Add one if the page tables will be re-generated on next CS */ 423 if (drm_sched_entity_error(&vm->delayed)) 424 ++result; 425 426 return result; 427 } 428 429 /** 430 * amdgpu_vm_validate_pt_bos - validate the page table BOs 431 * 432 * @adev: amdgpu device pointer 433 * @vm: vm providing the BOs 434 * @validate: callback to do the validation 435 * @param: parameter for the validation callback 436 * 437 * Validate the page table BOs on command submission if neccessary. 438 * 439 * Returns: 440 * Validation result. 441 */ 442 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm, 443 int (*validate)(void *p, struct amdgpu_bo *bo), 444 void *param) 445 { 446 struct amdgpu_vm_bo_base *bo_base; 447 struct amdgpu_bo *shadow; 448 struct amdgpu_bo *bo; 449 int r; 450 451 if (drm_sched_entity_error(&vm->delayed)) { 452 ++vm->generation; 453 amdgpu_vm_bo_reset_state_machine(vm); 454 amdgpu_vm_fini_entities(vm); 455 r = amdgpu_vm_init_entities(adev, vm); 456 if (r) 457 return r; 458 } 459 460 spin_lock(&vm->status_lock); 461 while (!list_empty(&vm->evicted)) { 462 bo_base = list_first_entry(&vm->evicted, 463 struct amdgpu_vm_bo_base, 464 vm_status); 465 spin_unlock(&vm->status_lock); 466 467 bo = bo_base->bo; 468 shadow = amdgpu_bo_shadowed(bo); 469 470 r = validate(param, bo); 471 if (r) 472 return r; 473 if (shadow) { 474 r = validate(param, shadow); 475 if (r) 476 return r; 477 } 478 479 if (bo->tbo.type != ttm_bo_type_kernel) { 480 amdgpu_vm_bo_moved(bo_base); 481 } else { 482 vm->update_funcs->map_table(to_amdgpu_bo_vm(bo)); 483 amdgpu_vm_bo_relocated(bo_base); 484 } 485 spin_lock(&vm->status_lock); 486 } 487 spin_unlock(&vm->status_lock); 488 489 amdgpu_vm_eviction_lock(vm); 490 vm->evicting = false; 491 amdgpu_vm_eviction_unlock(vm); 492 493 return 0; 494 } 495 496 /** 497 * amdgpu_vm_ready - check VM is ready for updates 498 * 499 * @vm: VM to check 500 * 501 * Check if all VM PDs/PTs are ready for updates 502 * 503 * Returns: 504 * True if VM is not evicting. 505 */ 506 bool amdgpu_vm_ready(struct amdgpu_vm *vm) 507 { 508 bool empty; 509 bool ret; 510 511 amdgpu_vm_eviction_lock(vm); 512 ret = !vm->evicting; 513 amdgpu_vm_eviction_unlock(vm); 514 515 spin_lock(&vm->status_lock); 516 empty = list_empty(&vm->evicted); 517 spin_unlock(&vm->status_lock); 518 519 return ret && empty; 520 } 521 522 /** 523 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug 524 * 525 * @adev: amdgpu_device pointer 526 */ 527 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev) 528 { 529 const struct amdgpu_ip_block *ip_block; 530 bool has_compute_vm_bug; 531 struct amdgpu_ring *ring; 532 int i; 533 534 has_compute_vm_bug = false; 535 536 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX); 537 if (ip_block) { 538 /* Compute has a VM bug for GFX version < 7. 539 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/ 540 if (ip_block->version->major <= 7) 541 has_compute_vm_bug = true; 542 else if (ip_block->version->major == 8) 543 if (adev->gfx.mec_fw_version < 673) 544 has_compute_vm_bug = true; 545 } 546 547 for (i = 0; i < adev->num_rings; i++) { 548 ring = adev->rings[i]; 549 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) 550 /* only compute rings */ 551 ring->has_compute_vm_bug = has_compute_vm_bug; 552 else 553 ring->has_compute_vm_bug = false; 554 } 555 } 556 557 /** 558 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job. 559 * 560 * @ring: ring on which the job will be submitted 561 * @job: job to submit 562 * 563 * Returns: 564 * True if sync is needed. 565 */ 566 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring, 567 struct amdgpu_job *job) 568 { 569 struct amdgpu_device *adev = ring->adev; 570 unsigned vmhub = ring->vm_hub; 571 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub]; 572 573 if (job->vmid == 0) 574 return false; 575 576 if (job->vm_needs_flush || ring->has_compute_vm_bug) 577 return true; 578 579 if (ring->funcs->emit_gds_switch && job->gds_switch_needed) 580 return true; 581 582 if (amdgpu_vmid_had_gpu_reset(adev, &id_mgr->ids[job->vmid])) 583 return true; 584 585 return false; 586 } 587 588 /** 589 * amdgpu_vm_flush - hardware flush the vm 590 * 591 * @ring: ring to use for flush 592 * @job: related job 593 * @need_pipe_sync: is pipe sync needed 594 * 595 * Emit a VM flush when it is necessary. 596 * 597 * Returns: 598 * 0 on success, errno otherwise. 599 */ 600 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, 601 bool need_pipe_sync) 602 { 603 struct amdgpu_device *adev = ring->adev; 604 unsigned vmhub = ring->vm_hub; 605 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub]; 606 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid]; 607 bool spm_update_needed = job->spm_update_needed; 608 bool gds_switch_needed = ring->funcs->emit_gds_switch && 609 job->gds_switch_needed; 610 bool vm_flush_needed = job->vm_needs_flush; 611 struct dma_fence *fence = NULL; 612 bool pasid_mapping_needed = false; 613 unsigned patch_offset = 0; 614 int r; 615 616 if (amdgpu_vmid_had_gpu_reset(adev, id)) { 617 gds_switch_needed = true; 618 vm_flush_needed = true; 619 pasid_mapping_needed = true; 620 spm_update_needed = true; 621 } 622 623 mutex_lock(&id_mgr->lock); 624 if (id->pasid != job->pasid || !id->pasid_mapping || 625 !dma_fence_is_signaled(id->pasid_mapping)) 626 pasid_mapping_needed = true; 627 mutex_unlock(&id_mgr->lock); 628 629 gds_switch_needed &= !!ring->funcs->emit_gds_switch; 630 vm_flush_needed &= !!ring->funcs->emit_vm_flush && 631 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET; 632 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping && 633 ring->funcs->emit_wreg; 634 635 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync) 636 return 0; 637 638 amdgpu_ring_ib_begin(ring); 639 if (ring->funcs->init_cond_exec) 640 patch_offset = amdgpu_ring_init_cond_exec(ring); 641 642 if (need_pipe_sync) 643 amdgpu_ring_emit_pipeline_sync(ring); 644 645 if (vm_flush_needed) { 646 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr); 647 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr); 648 } 649 650 if (pasid_mapping_needed) 651 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid); 652 653 if (spm_update_needed && adev->gfx.rlc.funcs->update_spm_vmid) 654 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid); 655 656 if (!ring->is_mes_queue && ring->funcs->emit_gds_switch && 657 gds_switch_needed) { 658 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base, 659 job->gds_size, job->gws_base, 660 job->gws_size, job->oa_base, 661 job->oa_size); 662 } 663 664 if (vm_flush_needed || pasid_mapping_needed) { 665 r = amdgpu_fence_emit(ring, &fence, NULL, 0); 666 if (r) 667 return r; 668 } 669 670 if (vm_flush_needed) { 671 mutex_lock(&id_mgr->lock); 672 dma_fence_put(id->last_flush); 673 id->last_flush = dma_fence_get(fence); 674 id->current_gpu_reset_count = 675 atomic_read(&adev->gpu_reset_counter); 676 mutex_unlock(&id_mgr->lock); 677 } 678 679 if (pasid_mapping_needed) { 680 mutex_lock(&id_mgr->lock); 681 id->pasid = job->pasid; 682 dma_fence_put(id->pasid_mapping); 683 id->pasid_mapping = dma_fence_get(fence); 684 mutex_unlock(&id_mgr->lock); 685 } 686 dma_fence_put(fence); 687 688 if (ring->funcs->patch_cond_exec) 689 amdgpu_ring_patch_cond_exec(ring, patch_offset); 690 691 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */ 692 if (ring->funcs->emit_switch_buffer) { 693 amdgpu_ring_emit_switch_buffer(ring); 694 amdgpu_ring_emit_switch_buffer(ring); 695 } 696 amdgpu_ring_ib_end(ring); 697 return 0; 698 } 699 700 /** 701 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo 702 * 703 * @vm: requested vm 704 * @bo: requested buffer object 705 * 706 * Find @bo inside the requested vm. 707 * Search inside the @bos vm list for the requested vm 708 * Returns the found bo_va or NULL if none is found 709 * 710 * Object has to be reserved! 711 * 712 * Returns: 713 * Found bo_va or NULL. 714 */ 715 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm, 716 struct amdgpu_bo *bo) 717 { 718 struct amdgpu_vm_bo_base *base; 719 720 for (base = bo->vm_bo; base; base = base->next) { 721 if (base->vm != vm) 722 continue; 723 724 return container_of(base, struct amdgpu_bo_va, base); 725 } 726 return NULL; 727 } 728 729 /** 730 * amdgpu_vm_map_gart - Resolve gart mapping of addr 731 * 732 * @pages_addr: optional DMA address to use for lookup 733 * @addr: the unmapped addr 734 * 735 * Look up the physical address of the page that the pte resolves 736 * to. 737 * 738 * Returns: 739 * The pointer for the page table entry. 740 */ 741 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr) 742 { 743 uint64_t result; 744 745 /* page table offset */ 746 result = pages_addr[addr >> PAGE_SHIFT]; 747 748 /* in case cpu page size != gpu page size*/ 749 result |= addr & (~PAGE_MASK); 750 751 result &= 0xFFFFFFFFFFFFF000ULL; 752 753 return result; 754 } 755 756 /** 757 * amdgpu_vm_update_pdes - make sure that all directories are valid 758 * 759 * @adev: amdgpu_device pointer 760 * @vm: requested vm 761 * @immediate: submit immediately to the paging queue 762 * 763 * Makes sure all directories are up to date. 764 * 765 * Returns: 766 * 0 for success, error for failure. 767 */ 768 int amdgpu_vm_update_pdes(struct amdgpu_device *adev, 769 struct amdgpu_vm *vm, bool immediate) 770 { 771 struct amdgpu_vm_update_params params; 772 struct amdgpu_vm_bo_base *entry; 773 bool flush_tlb_needed = false; 774 LIST_HEAD(relocated); 775 int r, idx; 776 777 spin_lock(&vm->status_lock); 778 list_splice_init(&vm->relocated, &relocated); 779 spin_unlock(&vm->status_lock); 780 781 if (list_empty(&relocated)) 782 return 0; 783 784 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 785 return -ENODEV; 786 787 memset(¶ms, 0, sizeof(params)); 788 params.adev = adev; 789 params.vm = vm; 790 params.immediate = immediate; 791 792 r = vm->update_funcs->prepare(¶ms, NULL, AMDGPU_SYNC_EXPLICIT); 793 if (r) 794 goto error; 795 796 list_for_each_entry(entry, &relocated, vm_status) { 797 /* vm_flush_needed after updating moved PDEs */ 798 flush_tlb_needed |= entry->moved; 799 800 r = amdgpu_vm_pde_update(¶ms, entry); 801 if (r) 802 goto error; 803 } 804 805 r = vm->update_funcs->commit(¶ms, &vm->last_update); 806 if (r) 807 goto error; 808 809 if (flush_tlb_needed) 810 atomic64_inc(&vm->tlb_seq); 811 812 while (!list_empty(&relocated)) { 813 entry = list_first_entry(&relocated, struct amdgpu_vm_bo_base, 814 vm_status); 815 amdgpu_vm_bo_idle(entry); 816 } 817 818 error: 819 drm_dev_exit(idx); 820 return r; 821 } 822 823 /** 824 * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence 825 * @fence: unused 826 * @cb: the callback structure 827 * 828 * Increments the tlb sequence to make sure that future CS execute a VM flush. 829 */ 830 static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence, 831 struct dma_fence_cb *cb) 832 { 833 struct amdgpu_vm_tlb_seq_struct *tlb_cb; 834 835 tlb_cb = container_of(cb, typeof(*tlb_cb), cb); 836 atomic64_inc(&tlb_cb->vm->tlb_seq); 837 kfree(tlb_cb); 838 } 839 840 /** 841 * amdgpu_vm_update_range - update a range in the vm page table 842 * 843 * @adev: amdgpu_device pointer to use for commands 844 * @vm: the VM to update the range 845 * @immediate: immediate submission in a page fault 846 * @unlocked: unlocked invalidation during MM callback 847 * @flush_tlb: trigger tlb invalidation after update completed 848 * @allow_override: change MTYPE for local NUMA nodes 849 * @resv: fences we need to sync to 850 * @start: start of mapped range 851 * @last: last mapped entry 852 * @flags: flags for the entries 853 * @offset: offset into nodes and pages_addr 854 * @vram_base: base for vram mappings 855 * @res: ttm_resource to map 856 * @pages_addr: DMA addresses to use for mapping 857 * @fence: optional resulting fence 858 * 859 * Fill in the page table entries between @start and @last. 860 * 861 * Returns: 862 * 0 for success, negative erro code for failure. 863 */ 864 int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm, 865 bool immediate, bool unlocked, bool flush_tlb, bool allow_override, 866 struct dma_resv *resv, uint64_t start, uint64_t last, 867 uint64_t flags, uint64_t offset, uint64_t vram_base, 868 struct ttm_resource *res, dma_addr_t *pages_addr, 869 struct dma_fence **fence) 870 { 871 struct amdgpu_vm_update_params params; 872 struct amdgpu_vm_tlb_seq_struct *tlb_cb; 873 struct amdgpu_res_cursor cursor; 874 enum amdgpu_sync_mode sync_mode; 875 int r, idx; 876 877 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 878 return -ENODEV; 879 880 tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL); 881 if (!tlb_cb) { 882 r = -ENOMEM; 883 goto error_unlock; 884 } 885 886 /* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache, 887 * heavy-weight flush TLB unconditionally. 888 */ 889 flush_tlb |= adev->gmc.xgmi.num_physical_nodes && 890 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 0); 891 892 /* 893 * On GFX8 and older any 8 PTE block with a valid bit set enters the TLB 894 */ 895 flush_tlb |= amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(9, 0, 0); 896 897 memset(¶ms, 0, sizeof(params)); 898 params.adev = adev; 899 params.vm = vm; 900 params.immediate = immediate; 901 params.pages_addr = pages_addr; 902 params.unlocked = unlocked; 903 params.allow_override = allow_override; 904 905 /* Implicitly sync to command submissions in the same VM before 906 * unmapping. Sync to moving fences before mapping. 907 */ 908 if (!(flags & AMDGPU_PTE_VALID)) 909 sync_mode = AMDGPU_SYNC_EQ_OWNER; 910 else 911 sync_mode = AMDGPU_SYNC_EXPLICIT; 912 913 amdgpu_vm_eviction_lock(vm); 914 if (vm->evicting) { 915 r = -EBUSY; 916 goto error_free; 917 } 918 919 if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) { 920 struct dma_fence *tmp = dma_fence_get_stub(); 921 922 amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true); 923 swap(vm->last_unlocked, tmp); 924 dma_fence_put(tmp); 925 } 926 927 r = vm->update_funcs->prepare(¶ms, resv, sync_mode); 928 if (r) 929 goto error_free; 930 931 amdgpu_res_first(pages_addr ? NULL : res, offset, 932 (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor); 933 while (cursor.remaining) { 934 uint64_t tmp, num_entries, addr; 935 936 num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT; 937 if (pages_addr) { 938 bool contiguous = true; 939 940 if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) { 941 uint64_t pfn = cursor.start >> PAGE_SHIFT; 942 uint64_t count; 943 944 contiguous = pages_addr[pfn + 1] == 945 pages_addr[pfn] + PAGE_SIZE; 946 947 tmp = num_entries / 948 AMDGPU_GPU_PAGES_IN_CPU_PAGE; 949 for (count = 2; count < tmp; ++count) { 950 uint64_t idx = pfn + count; 951 952 if (contiguous != (pages_addr[idx] == 953 pages_addr[idx - 1] + PAGE_SIZE)) 954 break; 955 } 956 if (!contiguous) 957 count--; 958 num_entries = count * 959 AMDGPU_GPU_PAGES_IN_CPU_PAGE; 960 } 961 962 if (!contiguous) { 963 addr = cursor.start; 964 params.pages_addr = pages_addr; 965 } else { 966 addr = pages_addr[cursor.start >> PAGE_SHIFT]; 967 params.pages_addr = NULL; 968 } 969 970 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) { 971 addr = vram_base + cursor.start; 972 } else { 973 addr = 0; 974 } 975 976 tmp = start + num_entries; 977 r = amdgpu_vm_ptes_update(¶ms, start, tmp, addr, flags); 978 if (r) 979 goto error_free; 980 981 amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE); 982 start = tmp; 983 } 984 985 r = vm->update_funcs->commit(¶ms, fence); 986 987 if (flush_tlb || params.table_freed) { 988 tlb_cb->vm = vm; 989 if (fence && *fence && 990 !dma_fence_add_callback(*fence, &tlb_cb->cb, 991 amdgpu_vm_tlb_seq_cb)) { 992 dma_fence_put(vm->last_tlb_flush); 993 vm->last_tlb_flush = dma_fence_get(*fence); 994 } else { 995 amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb); 996 } 997 tlb_cb = NULL; 998 } 999 1000 error_free: 1001 kfree(tlb_cb); 1002 1003 error_unlock: 1004 amdgpu_vm_eviction_unlock(vm); 1005 drm_dev_exit(idx); 1006 return r; 1007 } 1008 1009 static void amdgpu_vm_bo_get_memory(struct amdgpu_bo_va *bo_va, 1010 struct amdgpu_mem_stats *stats) 1011 { 1012 struct amdgpu_vm *vm = bo_va->base.vm; 1013 struct amdgpu_bo *bo = bo_va->base.bo; 1014 1015 if (!bo) 1016 return; 1017 1018 /* 1019 * For now ignore BOs which are currently locked and potentially 1020 * changing their location. 1021 */ 1022 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv && 1023 !dma_resv_trylock(bo->tbo.base.resv)) 1024 return; 1025 1026 amdgpu_bo_get_memory(bo, stats); 1027 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv) 1028 dma_resv_unlock(bo->tbo.base.resv); 1029 } 1030 1031 void amdgpu_vm_get_memory(struct amdgpu_vm *vm, 1032 struct amdgpu_mem_stats *stats) 1033 { 1034 struct amdgpu_bo_va *bo_va, *tmp; 1035 1036 spin_lock(&vm->status_lock); 1037 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) 1038 amdgpu_vm_bo_get_memory(bo_va, stats); 1039 1040 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) 1041 amdgpu_vm_bo_get_memory(bo_va, stats); 1042 1043 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) 1044 amdgpu_vm_bo_get_memory(bo_va, stats); 1045 1046 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) 1047 amdgpu_vm_bo_get_memory(bo_va, stats); 1048 1049 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) 1050 amdgpu_vm_bo_get_memory(bo_va, stats); 1051 1052 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) 1053 amdgpu_vm_bo_get_memory(bo_va, stats); 1054 spin_unlock(&vm->status_lock); 1055 } 1056 1057 /** 1058 * amdgpu_vm_bo_update - update all BO mappings in the vm page table 1059 * 1060 * @adev: amdgpu_device pointer 1061 * @bo_va: requested BO and VM object 1062 * @clear: if true clear the entries 1063 * 1064 * Fill in the page table entries for @bo_va. 1065 * 1066 * Returns: 1067 * 0 for success, -EINVAL for failure. 1068 */ 1069 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va, 1070 bool clear) 1071 { 1072 struct amdgpu_bo *bo = bo_va->base.bo; 1073 struct amdgpu_vm *vm = bo_va->base.vm; 1074 struct amdgpu_bo_va_mapping *mapping; 1075 dma_addr_t *pages_addr = NULL; 1076 struct ttm_resource *mem; 1077 struct dma_fence **last_update; 1078 bool flush_tlb = clear; 1079 bool uncached; 1080 struct dma_resv *resv; 1081 uint64_t vram_base; 1082 uint64_t flags; 1083 int r; 1084 1085 if (clear || !bo) { 1086 mem = NULL; 1087 resv = vm->root.bo->tbo.base.resv; 1088 } else { 1089 struct drm_gem_object *obj = &bo->tbo.base; 1090 1091 resv = bo->tbo.base.resv; 1092 if (obj->import_attach && bo_va->is_xgmi) { 1093 struct dma_buf *dma_buf = obj->import_attach->dmabuf; 1094 struct drm_gem_object *gobj = dma_buf->priv; 1095 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj); 1096 1097 if (abo->tbo.resource && 1098 abo->tbo.resource->mem_type == TTM_PL_VRAM) 1099 bo = gem_to_amdgpu_bo(gobj); 1100 } 1101 mem = bo->tbo.resource; 1102 if (mem && (mem->mem_type == TTM_PL_TT || 1103 mem->mem_type == AMDGPU_PL_PREEMPT)) 1104 pages_addr = bo->tbo.ttm->dma_address; 1105 } 1106 1107 if (bo) { 1108 struct amdgpu_device *bo_adev; 1109 1110 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem); 1111 1112 if (amdgpu_bo_encrypted(bo)) 1113 flags |= AMDGPU_PTE_TMZ; 1114 1115 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev); 1116 vram_base = bo_adev->vm_manager.vram_base_offset; 1117 uncached = (bo->flags & AMDGPU_GEM_CREATE_UNCACHED) != 0; 1118 } else { 1119 flags = 0x0; 1120 vram_base = 0; 1121 uncached = false; 1122 } 1123 1124 if (clear || (bo && bo->tbo.base.resv == 1125 vm->root.bo->tbo.base.resv)) 1126 last_update = &vm->last_update; 1127 else 1128 last_update = &bo_va->last_pt_update; 1129 1130 if (!clear && bo_va->base.moved) { 1131 flush_tlb = true; 1132 list_splice_init(&bo_va->valids, &bo_va->invalids); 1133 1134 } else if (bo_va->cleared != clear) { 1135 list_splice_init(&bo_va->valids, &bo_va->invalids); 1136 } 1137 1138 list_for_each_entry(mapping, &bo_va->invalids, list) { 1139 uint64_t update_flags = flags; 1140 1141 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here 1142 * but in case of something, we filter the flags in first place 1143 */ 1144 if (!(mapping->flags & AMDGPU_PTE_READABLE)) 1145 update_flags &= ~AMDGPU_PTE_READABLE; 1146 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE)) 1147 update_flags &= ~AMDGPU_PTE_WRITEABLE; 1148 1149 /* Apply ASIC specific mapping flags */ 1150 amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags); 1151 1152 trace_amdgpu_vm_bo_update(mapping); 1153 1154 r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb, 1155 !uncached, resv, mapping->start, mapping->last, 1156 update_flags, mapping->offset, 1157 vram_base, mem, pages_addr, 1158 last_update); 1159 if (r) 1160 return r; 1161 } 1162 1163 /* If the BO is not in its preferred location add it back to 1164 * the evicted list so that it gets validated again on the 1165 * next command submission. 1166 */ 1167 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) { 1168 uint32_t mem_type = bo->tbo.resource->mem_type; 1169 1170 if (!(bo->preferred_domains & 1171 amdgpu_mem_type_to_domain(mem_type))) 1172 amdgpu_vm_bo_evicted(&bo_va->base); 1173 else 1174 amdgpu_vm_bo_idle(&bo_va->base); 1175 } else { 1176 amdgpu_vm_bo_done(&bo_va->base); 1177 } 1178 1179 list_splice_init(&bo_va->invalids, &bo_va->valids); 1180 bo_va->cleared = clear; 1181 bo_va->base.moved = false; 1182 1183 if (trace_amdgpu_vm_bo_mapping_enabled()) { 1184 list_for_each_entry(mapping, &bo_va->valids, list) 1185 trace_amdgpu_vm_bo_mapping(mapping); 1186 } 1187 1188 return 0; 1189 } 1190 1191 /** 1192 * amdgpu_vm_update_prt_state - update the global PRT state 1193 * 1194 * @adev: amdgpu_device pointer 1195 */ 1196 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev) 1197 { 1198 unsigned long flags; 1199 bool enable; 1200 1201 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags); 1202 enable = !!atomic_read(&adev->vm_manager.num_prt_users); 1203 adev->gmc.gmc_funcs->set_prt(adev, enable); 1204 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags); 1205 } 1206 1207 /** 1208 * amdgpu_vm_prt_get - add a PRT user 1209 * 1210 * @adev: amdgpu_device pointer 1211 */ 1212 static void amdgpu_vm_prt_get(struct amdgpu_device *adev) 1213 { 1214 if (!adev->gmc.gmc_funcs->set_prt) 1215 return; 1216 1217 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1) 1218 amdgpu_vm_update_prt_state(adev); 1219 } 1220 1221 /** 1222 * amdgpu_vm_prt_put - drop a PRT user 1223 * 1224 * @adev: amdgpu_device pointer 1225 */ 1226 static void amdgpu_vm_prt_put(struct amdgpu_device *adev) 1227 { 1228 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0) 1229 amdgpu_vm_update_prt_state(adev); 1230 } 1231 1232 /** 1233 * amdgpu_vm_prt_cb - callback for updating the PRT status 1234 * 1235 * @fence: fence for the callback 1236 * @_cb: the callback function 1237 */ 1238 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb) 1239 { 1240 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb); 1241 1242 amdgpu_vm_prt_put(cb->adev); 1243 kfree(cb); 1244 } 1245 1246 /** 1247 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status 1248 * 1249 * @adev: amdgpu_device pointer 1250 * @fence: fence for the callback 1251 */ 1252 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev, 1253 struct dma_fence *fence) 1254 { 1255 struct amdgpu_prt_cb *cb; 1256 1257 if (!adev->gmc.gmc_funcs->set_prt) 1258 return; 1259 1260 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL); 1261 if (!cb) { 1262 /* Last resort when we are OOM */ 1263 if (fence) 1264 dma_fence_wait(fence, false); 1265 1266 amdgpu_vm_prt_put(adev); 1267 } else { 1268 cb->adev = adev; 1269 if (!fence || dma_fence_add_callback(fence, &cb->cb, 1270 amdgpu_vm_prt_cb)) 1271 amdgpu_vm_prt_cb(fence, &cb->cb); 1272 } 1273 } 1274 1275 /** 1276 * amdgpu_vm_free_mapping - free a mapping 1277 * 1278 * @adev: amdgpu_device pointer 1279 * @vm: requested vm 1280 * @mapping: mapping to be freed 1281 * @fence: fence of the unmap operation 1282 * 1283 * Free a mapping and make sure we decrease the PRT usage count if applicable. 1284 */ 1285 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev, 1286 struct amdgpu_vm *vm, 1287 struct amdgpu_bo_va_mapping *mapping, 1288 struct dma_fence *fence) 1289 { 1290 if (mapping->flags & AMDGPU_PTE_PRT) 1291 amdgpu_vm_add_prt_cb(adev, fence); 1292 kfree(mapping); 1293 } 1294 1295 /** 1296 * amdgpu_vm_prt_fini - finish all prt mappings 1297 * 1298 * @adev: amdgpu_device pointer 1299 * @vm: requested vm 1300 * 1301 * Register a cleanup callback to disable PRT support after VM dies. 1302 */ 1303 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm) 1304 { 1305 struct dma_resv *resv = vm->root.bo->tbo.base.resv; 1306 struct dma_resv_iter cursor; 1307 struct dma_fence *fence; 1308 1309 dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) { 1310 /* Add a callback for each fence in the reservation object */ 1311 amdgpu_vm_prt_get(adev); 1312 amdgpu_vm_add_prt_cb(adev, fence); 1313 } 1314 } 1315 1316 /** 1317 * amdgpu_vm_clear_freed - clear freed BOs in the PT 1318 * 1319 * @adev: amdgpu_device pointer 1320 * @vm: requested vm 1321 * @fence: optional resulting fence (unchanged if no work needed to be done 1322 * or if an error occurred) 1323 * 1324 * Make sure all freed BOs are cleared in the PT. 1325 * PTs have to be reserved and mutex must be locked! 1326 * 1327 * Returns: 1328 * 0 for success. 1329 * 1330 */ 1331 int amdgpu_vm_clear_freed(struct amdgpu_device *adev, 1332 struct amdgpu_vm *vm, 1333 struct dma_fence **fence) 1334 { 1335 struct dma_resv *resv = vm->root.bo->tbo.base.resv; 1336 struct amdgpu_bo_va_mapping *mapping; 1337 uint64_t init_pte_value = 0; 1338 struct dma_fence *f = NULL; 1339 int r; 1340 1341 while (!list_empty(&vm->freed)) { 1342 mapping = list_first_entry(&vm->freed, 1343 struct amdgpu_bo_va_mapping, list); 1344 list_del(&mapping->list); 1345 1346 if (vm->pte_support_ats && 1347 mapping->start < AMDGPU_GMC_HOLE_START) 1348 init_pte_value = AMDGPU_PTE_DEFAULT_ATC; 1349 1350 r = amdgpu_vm_update_range(adev, vm, false, false, true, false, 1351 resv, mapping->start, mapping->last, 1352 init_pte_value, 0, 0, NULL, NULL, 1353 &f); 1354 amdgpu_vm_free_mapping(adev, vm, mapping, f); 1355 if (r) { 1356 dma_fence_put(f); 1357 return r; 1358 } 1359 } 1360 1361 if (fence && f) { 1362 dma_fence_put(*fence); 1363 *fence = f; 1364 } else { 1365 dma_fence_put(f); 1366 } 1367 1368 return 0; 1369 1370 } 1371 1372 /** 1373 * amdgpu_vm_handle_moved - handle moved BOs in the PT 1374 * 1375 * @adev: amdgpu_device pointer 1376 * @vm: requested vm 1377 * @ticket: optional reservation ticket used to reserve the VM 1378 * 1379 * Make sure all BOs which are moved are updated in the PTs. 1380 * 1381 * Returns: 1382 * 0 for success. 1383 * 1384 * PTs have to be reserved! 1385 */ 1386 int amdgpu_vm_handle_moved(struct amdgpu_device *adev, 1387 struct amdgpu_vm *vm, 1388 struct ww_acquire_ctx *ticket) 1389 { 1390 struct amdgpu_bo_va *bo_va; 1391 struct dma_resv *resv; 1392 bool clear, unlock; 1393 int r; 1394 1395 spin_lock(&vm->status_lock); 1396 while (!list_empty(&vm->moved)) { 1397 bo_va = list_first_entry(&vm->moved, struct amdgpu_bo_va, 1398 base.vm_status); 1399 spin_unlock(&vm->status_lock); 1400 1401 /* Per VM BOs never need to bo cleared in the page tables */ 1402 r = amdgpu_vm_bo_update(adev, bo_va, false); 1403 if (r) 1404 return r; 1405 spin_lock(&vm->status_lock); 1406 } 1407 1408 while (!list_empty(&vm->invalidated)) { 1409 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va, 1410 base.vm_status); 1411 resv = bo_va->base.bo->tbo.base.resv; 1412 spin_unlock(&vm->status_lock); 1413 1414 /* Try to reserve the BO to avoid clearing its ptes */ 1415 if (!adev->debug_vm && dma_resv_trylock(resv)) { 1416 clear = false; 1417 unlock = true; 1418 /* The caller is already holding the reservation lock */ 1419 } else if (ticket && dma_resv_locking_ctx(resv) == ticket) { 1420 clear = false; 1421 unlock = false; 1422 /* Somebody else is using the BO right now */ 1423 } else { 1424 clear = true; 1425 unlock = false; 1426 } 1427 1428 r = amdgpu_vm_bo_update(adev, bo_va, clear); 1429 if (r) 1430 return r; 1431 1432 if (unlock) 1433 dma_resv_unlock(resv); 1434 spin_lock(&vm->status_lock); 1435 } 1436 spin_unlock(&vm->status_lock); 1437 1438 return 0; 1439 } 1440 1441 /** 1442 * amdgpu_vm_bo_add - add a bo to a specific vm 1443 * 1444 * @adev: amdgpu_device pointer 1445 * @vm: requested vm 1446 * @bo: amdgpu buffer object 1447 * 1448 * Add @bo into the requested vm. 1449 * Add @bo to the list of bos associated with the vm 1450 * 1451 * Returns: 1452 * Newly added bo_va or NULL for failure 1453 * 1454 * Object has to be reserved! 1455 */ 1456 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev, 1457 struct amdgpu_vm *vm, 1458 struct amdgpu_bo *bo) 1459 { 1460 struct amdgpu_bo_va *bo_va; 1461 1462 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL); 1463 if (bo_va == NULL) { 1464 return NULL; 1465 } 1466 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo); 1467 1468 bo_va->ref_count = 1; 1469 bo_va->last_pt_update = dma_fence_get_stub(); 1470 INIT_LIST_HEAD(&bo_va->valids); 1471 INIT_LIST_HEAD(&bo_va->invalids); 1472 1473 if (!bo) 1474 return bo_va; 1475 1476 dma_resv_assert_held(bo->tbo.base.resv); 1477 if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) { 1478 bo_va->is_xgmi = true; 1479 /* Power up XGMI if it can be potentially used */ 1480 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20); 1481 } 1482 1483 return bo_va; 1484 } 1485 1486 1487 /** 1488 * amdgpu_vm_bo_insert_map - insert a new mapping 1489 * 1490 * @adev: amdgpu_device pointer 1491 * @bo_va: bo_va to store the address 1492 * @mapping: the mapping to insert 1493 * 1494 * Insert a new mapping into all structures. 1495 */ 1496 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev, 1497 struct amdgpu_bo_va *bo_va, 1498 struct amdgpu_bo_va_mapping *mapping) 1499 { 1500 struct amdgpu_vm *vm = bo_va->base.vm; 1501 struct amdgpu_bo *bo = bo_va->base.bo; 1502 1503 mapping->bo_va = bo_va; 1504 list_add(&mapping->list, &bo_va->invalids); 1505 amdgpu_vm_it_insert(mapping, &vm->va); 1506 1507 if (mapping->flags & AMDGPU_PTE_PRT) 1508 amdgpu_vm_prt_get(adev); 1509 1510 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv && 1511 !bo_va->base.moved) { 1512 amdgpu_vm_bo_moved(&bo_va->base); 1513 } 1514 trace_amdgpu_vm_bo_map(bo_va, mapping); 1515 } 1516 1517 /** 1518 * amdgpu_vm_bo_map - map bo inside a vm 1519 * 1520 * @adev: amdgpu_device pointer 1521 * @bo_va: bo_va to store the address 1522 * @saddr: where to map the BO 1523 * @offset: requested offset in the BO 1524 * @size: BO size in bytes 1525 * @flags: attributes of pages (read/write/valid/etc.) 1526 * 1527 * Add a mapping of the BO at the specefied addr into the VM. 1528 * 1529 * Returns: 1530 * 0 for success, error for failure. 1531 * 1532 * Object has to be reserved and unreserved outside! 1533 */ 1534 int amdgpu_vm_bo_map(struct amdgpu_device *adev, 1535 struct amdgpu_bo_va *bo_va, 1536 uint64_t saddr, uint64_t offset, 1537 uint64_t size, uint64_t flags) 1538 { 1539 struct amdgpu_bo_va_mapping *mapping, *tmp; 1540 struct amdgpu_bo *bo = bo_va->base.bo; 1541 struct amdgpu_vm *vm = bo_va->base.vm; 1542 uint64_t eaddr; 1543 1544 /* validate the parameters */ 1545 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK) 1546 return -EINVAL; 1547 if (saddr + size <= saddr || offset + size <= offset) 1548 return -EINVAL; 1549 1550 /* make sure object fit at this offset */ 1551 eaddr = saddr + size - 1; 1552 if ((bo && offset + size > amdgpu_bo_size(bo)) || 1553 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT)) 1554 return -EINVAL; 1555 1556 saddr /= AMDGPU_GPU_PAGE_SIZE; 1557 eaddr /= AMDGPU_GPU_PAGE_SIZE; 1558 1559 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr); 1560 if (tmp) { 1561 /* bo and tmp overlap, invalid addr */ 1562 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with " 1563 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr, 1564 tmp->start, tmp->last + 1); 1565 return -EINVAL; 1566 } 1567 1568 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL); 1569 if (!mapping) 1570 return -ENOMEM; 1571 1572 mapping->start = saddr; 1573 mapping->last = eaddr; 1574 mapping->offset = offset; 1575 mapping->flags = flags; 1576 1577 amdgpu_vm_bo_insert_map(adev, bo_va, mapping); 1578 1579 return 0; 1580 } 1581 1582 /** 1583 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings 1584 * 1585 * @adev: amdgpu_device pointer 1586 * @bo_va: bo_va to store the address 1587 * @saddr: where to map the BO 1588 * @offset: requested offset in the BO 1589 * @size: BO size in bytes 1590 * @flags: attributes of pages (read/write/valid/etc.) 1591 * 1592 * Add a mapping of the BO at the specefied addr into the VM. Replace existing 1593 * mappings as we do so. 1594 * 1595 * Returns: 1596 * 0 for success, error for failure. 1597 * 1598 * Object has to be reserved and unreserved outside! 1599 */ 1600 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev, 1601 struct amdgpu_bo_va *bo_va, 1602 uint64_t saddr, uint64_t offset, 1603 uint64_t size, uint64_t flags) 1604 { 1605 struct amdgpu_bo_va_mapping *mapping; 1606 struct amdgpu_bo *bo = bo_va->base.bo; 1607 uint64_t eaddr; 1608 int r; 1609 1610 /* validate the parameters */ 1611 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK) 1612 return -EINVAL; 1613 if (saddr + size <= saddr || offset + size <= offset) 1614 return -EINVAL; 1615 1616 /* make sure object fit at this offset */ 1617 eaddr = saddr + size - 1; 1618 if ((bo && offset + size > amdgpu_bo_size(bo)) || 1619 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT)) 1620 return -EINVAL; 1621 1622 /* Allocate all the needed memory */ 1623 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL); 1624 if (!mapping) 1625 return -ENOMEM; 1626 1627 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size); 1628 if (r) { 1629 kfree(mapping); 1630 return r; 1631 } 1632 1633 saddr /= AMDGPU_GPU_PAGE_SIZE; 1634 eaddr /= AMDGPU_GPU_PAGE_SIZE; 1635 1636 mapping->start = saddr; 1637 mapping->last = eaddr; 1638 mapping->offset = offset; 1639 mapping->flags = flags; 1640 1641 amdgpu_vm_bo_insert_map(adev, bo_va, mapping); 1642 1643 return 0; 1644 } 1645 1646 /** 1647 * amdgpu_vm_bo_unmap - remove bo mapping from vm 1648 * 1649 * @adev: amdgpu_device pointer 1650 * @bo_va: bo_va to remove the address from 1651 * @saddr: where to the BO is mapped 1652 * 1653 * Remove a mapping of the BO at the specefied addr from the VM. 1654 * 1655 * Returns: 1656 * 0 for success, error for failure. 1657 * 1658 * Object has to be reserved and unreserved outside! 1659 */ 1660 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev, 1661 struct amdgpu_bo_va *bo_va, 1662 uint64_t saddr) 1663 { 1664 struct amdgpu_bo_va_mapping *mapping; 1665 struct amdgpu_vm *vm = bo_va->base.vm; 1666 bool valid = true; 1667 1668 saddr /= AMDGPU_GPU_PAGE_SIZE; 1669 1670 list_for_each_entry(mapping, &bo_va->valids, list) { 1671 if (mapping->start == saddr) 1672 break; 1673 } 1674 1675 if (&mapping->list == &bo_va->valids) { 1676 valid = false; 1677 1678 list_for_each_entry(mapping, &bo_va->invalids, list) { 1679 if (mapping->start == saddr) 1680 break; 1681 } 1682 1683 if (&mapping->list == &bo_va->invalids) 1684 return -ENOENT; 1685 } 1686 1687 list_del(&mapping->list); 1688 amdgpu_vm_it_remove(mapping, &vm->va); 1689 mapping->bo_va = NULL; 1690 trace_amdgpu_vm_bo_unmap(bo_va, mapping); 1691 1692 if (valid) 1693 list_add(&mapping->list, &vm->freed); 1694 else 1695 amdgpu_vm_free_mapping(adev, vm, mapping, 1696 bo_va->last_pt_update); 1697 1698 return 0; 1699 } 1700 1701 /** 1702 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range 1703 * 1704 * @adev: amdgpu_device pointer 1705 * @vm: VM structure to use 1706 * @saddr: start of the range 1707 * @size: size of the range 1708 * 1709 * Remove all mappings in a range, split them as appropriate. 1710 * 1711 * Returns: 1712 * 0 for success, error for failure. 1713 */ 1714 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev, 1715 struct amdgpu_vm *vm, 1716 uint64_t saddr, uint64_t size) 1717 { 1718 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next; 1719 LIST_HEAD(removed); 1720 uint64_t eaddr; 1721 1722 eaddr = saddr + size - 1; 1723 saddr /= AMDGPU_GPU_PAGE_SIZE; 1724 eaddr /= AMDGPU_GPU_PAGE_SIZE; 1725 1726 /* Allocate all the needed memory */ 1727 before = kzalloc(sizeof(*before), GFP_KERNEL); 1728 if (!before) 1729 return -ENOMEM; 1730 INIT_LIST_HEAD(&before->list); 1731 1732 after = kzalloc(sizeof(*after), GFP_KERNEL); 1733 if (!after) { 1734 kfree(before); 1735 return -ENOMEM; 1736 } 1737 INIT_LIST_HEAD(&after->list); 1738 1739 /* Now gather all removed mappings */ 1740 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr); 1741 while (tmp) { 1742 /* Remember mapping split at the start */ 1743 if (tmp->start < saddr) { 1744 before->start = tmp->start; 1745 before->last = saddr - 1; 1746 before->offset = tmp->offset; 1747 before->flags = tmp->flags; 1748 before->bo_va = tmp->bo_va; 1749 list_add(&before->list, &tmp->bo_va->invalids); 1750 } 1751 1752 /* Remember mapping split at the end */ 1753 if (tmp->last > eaddr) { 1754 after->start = eaddr + 1; 1755 after->last = tmp->last; 1756 after->offset = tmp->offset; 1757 after->offset += (after->start - tmp->start) << PAGE_SHIFT; 1758 after->flags = tmp->flags; 1759 after->bo_va = tmp->bo_va; 1760 list_add(&after->list, &tmp->bo_va->invalids); 1761 } 1762 1763 list_del(&tmp->list); 1764 list_add(&tmp->list, &removed); 1765 1766 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr); 1767 } 1768 1769 /* And free them up */ 1770 list_for_each_entry_safe(tmp, next, &removed, list) { 1771 amdgpu_vm_it_remove(tmp, &vm->va); 1772 list_del(&tmp->list); 1773 1774 if (tmp->start < saddr) 1775 tmp->start = saddr; 1776 if (tmp->last > eaddr) 1777 tmp->last = eaddr; 1778 1779 tmp->bo_va = NULL; 1780 list_add(&tmp->list, &vm->freed); 1781 trace_amdgpu_vm_bo_unmap(NULL, tmp); 1782 } 1783 1784 /* Insert partial mapping before the range */ 1785 if (!list_empty(&before->list)) { 1786 struct amdgpu_bo *bo = before->bo_va->base.bo; 1787 1788 amdgpu_vm_it_insert(before, &vm->va); 1789 if (before->flags & AMDGPU_PTE_PRT) 1790 amdgpu_vm_prt_get(adev); 1791 1792 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv && 1793 !before->bo_va->base.moved) 1794 amdgpu_vm_bo_moved(&before->bo_va->base); 1795 } else { 1796 kfree(before); 1797 } 1798 1799 /* Insert partial mapping after the range */ 1800 if (!list_empty(&after->list)) { 1801 struct amdgpu_bo *bo = after->bo_va->base.bo; 1802 1803 amdgpu_vm_it_insert(after, &vm->va); 1804 if (after->flags & AMDGPU_PTE_PRT) 1805 amdgpu_vm_prt_get(adev); 1806 1807 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv && 1808 !after->bo_va->base.moved) 1809 amdgpu_vm_bo_moved(&after->bo_va->base); 1810 } else { 1811 kfree(after); 1812 } 1813 1814 return 0; 1815 } 1816 1817 /** 1818 * amdgpu_vm_bo_lookup_mapping - find mapping by address 1819 * 1820 * @vm: the requested VM 1821 * @addr: the address 1822 * 1823 * Find a mapping by it's address. 1824 * 1825 * Returns: 1826 * The amdgpu_bo_va_mapping matching for addr or NULL 1827 * 1828 */ 1829 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm, 1830 uint64_t addr) 1831 { 1832 return amdgpu_vm_it_iter_first(&vm->va, addr, addr); 1833 } 1834 1835 /** 1836 * amdgpu_vm_bo_trace_cs - trace all reserved mappings 1837 * 1838 * @vm: the requested vm 1839 * @ticket: CS ticket 1840 * 1841 * Trace all mappings of BOs reserved during a command submission. 1842 */ 1843 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket) 1844 { 1845 struct amdgpu_bo_va_mapping *mapping; 1846 1847 if (!trace_amdgpu_vm_bo_cs_enabled()) 1848 return; 1849 1850 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping; 1851 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) { 1852 if (mapping->bo_va && mapping->bo_va->base.bo) { 1853 struct amdgpu_bo *bo; 1854 1855 bo = mapping->bo_va->base.bo; 1856 if (dma_resv_locking_ctx(bo->tbo.base.resv) != 1857 ticket) 1858 continue; 1859 } 1860 1861 trace_amdgpu_vm_bo_cs(mapping); 1862 } 1863 } 1864 1865 /** 1866 * amdgpu_vm_bo_del - remove a bo from a specific vm 1867 * 1868 * @adev: amdgpu_device pointer 1869 * @bo_va: requested bo_va 1870 * 1871 * Remove @bo_va->bo from the requested vm. 1872 * 1873 * Object have to be reserved! 1874 */ 1875 void amdgpu_vm_bo_del(struct amdgpu_device *adev, 1876 struct amdgpu_bo_va *bo_va) 1877 { 1878 struct amdgpu_bo_va_mapping *mapping, *next; 1879 struct amdgpu_bo *bo = bo_va->base.bo; 1880 struct amdgpu_vm *vm = bo_va->base.vm; 1881 struct amdgpu_vm_bo_base **base; 1882 1883 dma_resv_assert_held(vm->root.bo->tbo.base.resv); 1884 1885 if (bo) { 1886 dma_resv_assert_held(bo->tbo.base.resv); 1887 if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv) 1888 ttm_bo_set_bulk_move(&bo->tbo, NULL); 1889 1890 for (base = &bo_va->base.bo->vm_bo; *base; 1891 base = &(*base)->next) { 1892 if (*base != &bo_va->base) 1893 continue; 1894 1895 *base = bo_va->base.next; 1896 break; 1897 } 1898 } 1899 1900 spin_lock(&vm->status_lock); 1901 list_del(&bo_va->base.vm_status); 1902 spin_unlock(&vm->status_lock); 1903 1904 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) { 1905 list_del(&mapping->list); 1906 amdgpu_vm_it_remove(mapping, &vm->va); 1907 mapping->bo_va = NULL; 1908 trace_amdgpu_vm_bo_unmap(bo_va, mapping); 1909 list_add(&mapping->list, &vm->freed); 1910 } 1911 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) { 1912 list_del(&mapping->list); 1913 amdgpu_vm_it_remove(mapping, &vm->va); 1914 amdgpu_vm_free_mapping(adev, vm, mapping, 1915 bo_va->last_pt_update); 1916 } 1917 1918 dma_fence_put(bo_va->last_pt_update); 1919 1920 if (bo && bo_va->is_xgmi) 1921 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN); 1922 1923 kfree(bo_va); 1924 } 1925 1926 /** 1927 * amdgpu_vm_evictable - check if we can evict a VM 1928 * 1929 * @bo: A page table of the VM. 1930 * 1931 * Check if it is possible to evict a VM. 1932 */ 1933 bool amdgpu_vm_evictable(struct amdgpu_bo *bo) 1934 { 1935 struct amdgpu_vm_bo_base *bo_base = bo->vm_bo; 1936 1937 /* Page tables of a destroyed VM can go away immediately */ 1938 if (!bo_base || !bo_base->vm) 1939 return true; 1940 1941 /* Don't evict VM page tables while they are busy */ 1942 if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP)) 1943 return false; 1944 1945 /* Try to block ongoing updates */ 1946 if (!amdgpu_vm_eviction_trylock(bo_base->vm)) 1947 return false; 1948 1949 /* Don't evict VM page tables while they are updated */ 1950 if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) { 1951 amdgpu_vm_eviction_unlock(bo_base->vm); 1952 return false; 1953 } 1954 1955 bo_base->vm->evicting = true; 1956 amdgpu_vm_eviction_unlock(bo_base->vm); 1957 return true; 1958 } 1959 1960 /** 1961 * amdgpu_vm_bo_invalidate - mark the bo as invalid 1962 * 1963 * @adev: amdgpu_device pointer 1964 * @bo: amdgpu buffer object 1965 * @evicted: is the BO evicted 1966 * 1967 * Mark @bo as invalid. 1968 */ 1969 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev, 1970 struct amdgpu_bo *bo, bool evicted) 1971 { 1972 struct amdgpu_vm_bo_base *bo_base; 1973 1974 /* shadow bo doesn't have bo base, its validation needs its parent */ 1975 if (bo->parent && (amdgpu_bo_shadowed(bo->parent) == bo)) 1976 bo = bo->parent; 1977 1978 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) { 1979 struct amdgpu_vm *vm = bo_base->vm; 1980 1981 if (evicted && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) { 1982 amdgpu_vm_bo_evicted(bo_base); 1983 continue; 1984 } 1985 1986 if (bo_base->moved) 1987 continue; 1988 bo_base->moved = true; 1989 1990 if (bo->tbo.type == ttm_bo_type_kernel) 1991 amdgpu_vm_bo_relocated(bo_base); 1992 else if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv) 1993 amdgpu_vm_bo_moved(bo_base); 1994 else 1995 amdgpu_vm_bo_invalidated(bo_base); 1996 } 1997 } 1998 1999 /** 2000 * amdgpu_vm_get_block_size - calculate VM page table size as power of two 2001 * 2002 * @vm_size: VM size 2003 * 2004 * Returns: 2005 * VM page table as power of two 2006 */ 2007 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size) 2008 { 2009 /* Total bits covered by PD + PTs */ 2010 unsigned bits = ilog2(vm_size) + 18; 2011 2012 /* Make sure the PD is 4K in size up to 8GB address space. 2013 Above that split equal between PD and PTs */ 2014 if (vm_size <= 8) 2015 return (bits - 9); 2016 else 2017 return ((bits + 3) / 2); 2018 } 2019 2020 /** 2021 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size 2022 * 2023 * @adev: amdgpu_device pointer 2024 * @min_vm_size: the minimum vm size in GB if it's set auto 2025 * @fragment_size_default: Default PTE fragment size 2026 * @max_level: max VMPT level 2027 * @max_bits: max address space size in bits 2028 * 2029 */ 2030 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size, 2031 uint32_t fragment_size_default, unsigned max_level, 2032 unsigned max_bits) 2033 { 2034 unsigned int max_size = 1 << (max_bits - 30); 2035 unsigned int vm_size; 2036 uint64_t tmp; 2037 2038 /* adjust vm size first */ 2039 if (amdgpu_vm_size != -1) { 2040 vm_size = amdgpu_vm_size; 2041 if (vm_size > max_size) { 2042 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n", 2043 amdgpu_vm_size, max_size); 2044 vm_size = max_size; 2045 } 2046 } else { 2047 struct sysinfo si; 2048 unsigned int phys_ram_gb; 2049 2050 /* Optimal VM size depends on the amount of physical 2051 * RAM available. Underlying requirements and 2052 * assumptions: 2053 * 2054 * - Need to map system memory and VRAM from all GPUs 2055 * - VRAM from other GPUs not known here 2056 * - Assume VRAM <= system memory 2057 * - On GFX8 and older, VM space can be segmented for 2058 * different MTYPEs 2059 * - Need to allow room for fragmentation, guard pages etc. 2060 * 2061 * This adds up to a rough guess of system memory x3. 2062 * Round up to power of two to maximize the available 2063 * VM size with the given page table size. 2064 */ 2065 si_meminfo(&si); 2066 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit + 2067 (1 << 30) - 1) >> 30; 2068 vm_size = roundup_pow_of_two( 2069 min(max(phys_ram_gb * 3, min_vm_size), max_size)); 2070 } 2071 2072 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18; 2073 2074 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn); 2075 if (amdgpu_vm_block_size != -1) 2076 tmp >>= amdgpu_vm_block_size - 9; 2077 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1; 2078 adev->vm_manager.num_level = min_t(unsigned int, max_level, tmp); 2079 switch (adev->vm_manager.num_level) { 2080 case 3: 2081 adev->vm_manager.root_level = AMDGPU_VM_PDB2; 2082 break; 2083 case 2: 2084 adev->vm_manager.root_level = AMDGPU_VM_PDB1; 2085 break; 2086 case 1: 2087 adev->vm_manager.root_level = AMDGPU_VM_PDB0; 2088 break; 2089 default: 2090 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n"); 2091 } 2092 /* block size depends on vm size and hw setup*/ 2093 if (amdgpu_vm_block_size != -1) 2094 adev->vm_manager.block_size = 2095 min((unsigned)amdgpu_vm_block_size, max_bits 2096 - AMDGPU_GPU_PAGE_SHIFT 2097 - 9 * adev->vm_manager.num_level); 2098 else if (adev->vm_manager.num_level > 1) 2099 adev->vm_manager.block_size = 9; 2100 else 2101 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp); 2102 2103 if (amdgpu_vm_fragment_size == -1) 2104 adev->vm_manager.fragment_size = fragment_size_default; 2105 else 2106 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size; 2107 2108 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n", 2109 vm_size, adev->vm_manager.num_level + 1, 2110 adev->vm_manager.block_size, 2111 adev->vm_manager.fragment_size); 2112 } 2113 2114 /** 2115 * amdgpu_vm_wait_idle - wait for the VM to become idle 2116 * 2117 * @vm: VM object to wait for 2118 * @timeout: timeout to wait for VM to become idle 2119 */ 2120 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout) 2121 { 2122 timeout = dma_resv_wait_timeout(vm->root.bo->tbo.base.resv, 2123 DMA_RESV_USAGE_BOOKKEEP, 2124 true, timeout); 2125 if (timeout <= 0) 2126 return timeout; 2127 2128 return dma_fence_wait_timeout(vm->last_unlocked, true, timeout); 2129 } 2130 2131 /** 2132 * amdgpu_vm_init - initialize a vm instance 2133 * 2134 * @adev: amdgpu_device pointer 2135 * @vm: requested vm 2136 * @xcp_id: GPU partition selection id 2137 * 2138 * Init @vm fields. 2139 * 2140 * Returns: 2141 * 0 for success, error for failure. 2142 */ 2143 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, 2144 int32_t xcp_id) 2145 { 2146 struct amdgpu_bo *root_bo; 2147 struct amdgpu_bo_vm *root; 2148 int r, i; 2149 2150 vm->va = RB_ROOT_CACHED; 2151 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) 2152 vm->reserved_vmid[i] = NULL; 2153 INIT_LIST_HEAD(&vm->evicted); 2154 INIT_LIST_HEAD(&vm->relocated); 2155 INIT_LIST_HEAD(&vm->moved); 2156 INIT_LIST_HEAD(&vm->idle); 2157 INIT_LIST_HEAD(&vm->invalidated); 2158 spin_lock_init(&vm->status_lock); 2159 INIT_LIST_HEAD(&vm->freed); 2160 INIT_LIST_HEAD(&vm->done); 2161 INIT_LIST_HEAD(&vm->pt_freed); 2162 INIT_WORK(&vm->pt_free_work, amdgpu_vm_pt_free_work); 2163 INIT_KFIFO(vm->faults); 2164 2165 r = amdgpu_vm_init_entities(adev, vm); 2166 if (r) 2167 return r; 2168 2169 vm->pte_support_ats = false; 2170 vm->is_compute_context = false; 2171 2172 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode & 2173 AMDGPU_VM_USE_CPU_FOR_GFX); 2174 2175 DRM_DEBUG_DRIVER("VM update mode is %s\n", 2176 vm->use_cpu_for_update ? "CPU" : "SDMA"); 2177 WARN_ONCE((vm->use_cpu_for_update && 2178 !amdgpu_gmc_vram_full_visible(&adev->gmc)), 2179 "CPU update of VM recommended only for large BAR system\n"); 2180 2181 if (vm->use_cpu_for_update) 2182 vm->update_funcs = &amdgpu_vm_cpu_funcs; 2183 else 2184 vm->update_funcs = &amdgpu_vm_sdma_funcs; 2185 2186 vm->last_update = dma_fence_get_stub(); 2187 vm->last_unlocked = dma_fence_get_stub(); 2188 vm->last_tlb_flush = dma_fence_get_stub(); 2189 vm->generation = 0; 2190 2191 mutex_init(&vm->eviction_lock); 2192 vm->evicting = false; 2193 2194 r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level, 2195 false, &root, xcp_id); 2196 if (r) 2197 goto error_free_delayed; 2198 2199 root_bo = amdgpu_bo_ref(&root->bo); 2200 r = amdgpu_bo_reserve(root_bo, true); 2201 if (r) { 2202 amdgpu_bo_unref(&root->shadow); 2203 amdgpu_bo_unref(&root_bo); 2204 goto error_free_delayed; 2205 } 2206 2207 amdgpu_vm_bo_base_init(&vm->root, vm, root_bo); 2208 r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1); 2209 if (r) 2210 goto error_free_root; 2211 2212 r = amdgpu_vm_pt_clear(adev, vm, root, false); 2213 if (r) 2214 goto error_free_root; 2215 2216 amdgpu_bo_unreserve(vm->root.bo); 2217 amdgpu_bo_unref(&root_bo); 2218 2219 return 0; 2220 2221 error_free_root: 2222 amdgpu_vm_pt_free_root(adev, vm); 2223 amdgpu_bo_unreserve(vm->root.bo); 2224 amdgpu_bo_unref(&root_bo); 2225 2226 error_free_delayed: 2227 dma_fence_put(vm->last_tlb_flush); 2228 dma_fence_put(vm->last_unlocked); 2229 amdgpu_vm_fini_entities(vm); 2230 2231 return r; 2232 } 2233 2234 /** 2235 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM 2236 * 2237 * @adev: amdgpu_device pointer 2238 * @vm: requested vm 2239 * 2240 * This only works on GFX VMs that don't have any BOs added and no 2241 * page tables allocated yet. 2242 * 2243 * Changes the following VM parameters: 2244 * - use_cpu_for_update 2245 * - pte_supports_ats 2246 * 2247 * Reinitializes the page directory to reflect the changed ATS 2248 * setting. 2249 * 2250 * Returns: 2251 * 0 for success, -errno for errors. 2252 */ 2253 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2254 { 2255 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN); 2256 int r; 2257 2258 r = amdgpu_bo_reserve(vm->root.bo, true); 2259 if (r) 2260 return r; 2261 2262 /* Check if PD needs to be reinitialized and do it before 2263 * changing any other state, in case it fails. 2264 */ 2265 if (pte_support_ats != vm->pte_support_ats) { 2266 /* Sanity checks */ 2267 if (!amdgpu_vm_pt_is_root_clean(adev, vm)) { 2268 r = -EINVAL; 2269 goto unreserve_bo; 2270 } 2271 2272 vm->pte_support_ats = pte_support_ats; 2273 r = amdgpu_vm_pt_clear(adev, vm, to_amdgpu_bo_vm(vm->root.bo), 2274 false); 2275 if (r) 2276 goto unreserve_bo; 2277 } 2278 2279 /* Update VM state */ 2280 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode & 2281 AMDGPU_VM_USE_CPU_FOR_COMPUTE); 2282 DRM_DEBUG_DRIVER("VM update mode is %s\n", 2283 vm->use_cpu_for_update ? "CPU" : "SDMA"); 2284 WARN_ONCE((vm->use_cpu_for_update && 2285 !amdgpu_gmc_vram_full_visible(&adev->gmc)), 2286 "CPU update of VM recommended only for large BAR system\n"); 2287 2288 if (vm->use_cpu_for_update) { 2289 /* Sync with last SDMA update/clear before switching to CPU */ 2290 r = amdgpu_bo_sync_wait(vm->root.bo, 2291 AMDGPU_FENCE_OWNER_UNDEFINED, true); 2292 if (r) 2293 goto unreserve_bo; 2294 2295 vm->update_funcs = &amdgpu_vm_cpu_funcs; 2296 r = amdgpu_vm_pt_map_tables(adev, vm); 2297 if (r) 2298 goto unreserve_bo; 2299 2300 } else { 2301 vm->update_funcs = &amdgpu_vm_sdma_funcs; 2302 } 2303 2304 dma_fence_put(vm->last_update); 2305 vm->last_update = dma_fence_get_stub(); 2306 vm->is_compute_context = true; 2307 2308 /* Free the shadow bo for compute VM */ 2309 amdgpu_bo_unref(&to_amdgpu_bo_vm(vm->root.bo)->shadow); 2310 2311 goto unreserve_bo; 2312 2313 unreserve_bo: 2314 amdgpu_bo_unreserve(vm->root.bo); 2315 return r; 2316 } 2317 2318 /** 2319 * amdgpu_vm_release_compute - release a compute vm 2320 * @adev: amdgpu_device pointer 2321 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute 2322 * 2323 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute 2324 * pasid from vm. Compute should stop use of vm after this call. 2325 */ 2326 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2327 { 2328 amdgpu_vm_set_pasid(adev, vm, 0); 2329 vm->is_compute_context = false; 2330 } 2331 2332 /** 2333 * amdgpu_vm_fini - tear down a vm instance 2334 * 2335 * @adev: amdgpu_device pointer 2336 * @vm: requested vm 2337 * 2338 * Tear down @vm. 2339 * Unbind the VM and remove all bos from the vm bo list 2340 */ 2341 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm) 2342 { 2343 struct amdgpu_bo_va_mapping *mapping, *tmp; 2344 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt; 2345 struct amdgpu_bo *root; 2346 unsigned long flags; 2347 int i; 2348 2349 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm); 2350 2351 flush_work(&vm->pt_free_work); 2352 2353 root = amdgpu_bo_ref(vm->root.bo); 2354 amdgpu_bo_reserve(root, true); 2355 amdgpu_vm_set_pasid(adev, vm, 0); 2356 dma_fence_wait(vm->last_unlocked, false); 2357 dma_fence_put(vm->last_unlocked); 2358 dma_fence_wait(vm->last_tlb_flush, false); 2359 /* Make sure that all fence callbacks have completed */ 2360 spin_lock_irqsave(vm->last_tlb_flush->lock, flags); 2361 spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags); 2362 dma_fence_put(vm->last_tlb_flush); 2363 2364 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) { 2365 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) { 2366 amdgpu_vm_prt_fini(adev, vm); 2367 prt_fini_needed = false; 2368 } 2369 2370 list_del(&mapping->list); 2371 amdgpu_vm_free_mapping(adev, vm, mapping, NULL); 2372 } 2373 2374 amdgpu_vm_pt_free_root(adev, vm); 2375 amdgpu_bo_unreserve(root); 2376 amdgpu_bo_unref(&root); 2377 WARN_ON(vm->root.bo); 2378 2379 amdgpu_vm_fini_entities(vm); 2380 2381 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) { 2382 dev_err(adev->dev, "still active bo inside vm\n"); 2383 } 2384 rbtree_postorder_for_each_entry_safe(mapping, tmp, 2385 &vm->va.rb_root, rb) { 2386 /* Don't remove the mapping here, we don't want to trigger a 2387 * rebalance and the tree is about to be destroyed anyway. 2388 */ 2389 list_del(&mapping->list); 2390 kfree(mapping); 2391 } 2392 2393 dma_fence_put(vm->last_update); 2394 2395 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) { 2396 if (vm->reserved_vmid[i]) { 2397 amdgpu_vmid_free_reserved(adev, i); 2398 vm->reserved_vmid[i] = false; 2399 } 2400 } 2401 2402 } 2403 2404 /** 2405 * amdgpu_vm_manager_init - init the VM manager 2406 * 2407 * @adev: amdgpu_device pointer 2408 * 2409 * Initialize the VM manager structures 2410 */ 2411 void amdgpu_vm_manager_init(struct amdgpu_device *adev) 2412 { 2413 unsigned i; 2414 2415 /* Concurrent flushes are only possible starting with Vega10 and 2416 * are broken on Navi10 and Navi14. 2417 */ 2418 adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 || 2419 adev->asic_type == CHIP_NAVI10 || 2420 adev->asic_type == CHIP_NAVI14); 2421 amdgpu_vmid_mgr_init(adev); 2422 2423 adev->vm_manager.fence_context = 2424 dma_fence_context_alloc(AMDGPU_MAX_RINGS); 2425 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) 2426 adev->vm_manager.seqno[i] = 0; 2427 2428 spin_lock_init(&adev->vm_manager.prt_lock); 2429 atomic_set(&adev->vm_manager.num_prt_users, 0); 2430 2431 /* If not overridden by the user, by default, only in large BAR systems 2432 * Compute VM tables will be updated by CPU 2433 */ 2434 #ifdef CONFIG_X86_64 2435 if (amdgpu_vm_update_mode == -1) { 2436 /* For asic with VF MMIO access protection 2437 * avoid using CPU for VM table updates 2438 */ 2439 if (amdgpu_gmc_vram_full_visible(&adev->gmc) && 2440 !amdgpu_sriov_vf_mmio_access_protection(adev)) 2441 adev->vm_manager.vm_update_mode = 2442 AMDGPU_VM_USE_CPU_FOR_COMPUTE; 2443 else 2444 adev->vm_manager.vm_update_mode = 0; 2445 } else 2446 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode; 2447 #else 2448 adev->vm_manager.vm_update_mode = 0; 2449 #endif 2450 2451 xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ); 2452 } 2453 2454 /** 2455 * amdgpu_vm_manager_fini - cleanup VM manager 2456 * 2457 * @adev: amdgpu_device pointer 2458 * 2459 * Cleanup the VM manager and free resources. 2460 */ 2461 void amdgpu_vm_manager_fini(struct amdgpu_device *adev) 2462 { 2463 WARN_ON(!xa_empty(&adev->vm_manager.pasids)); 2464 xa_destroy(&adev->vm_manager.pasids); 2465 2466 amdgpu_vmid_mgr_fini(adev); 2467 } 2468 2469 /** 2470 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs. 2471 * 2472 * @dev: drm device pointer 2473 * @data: drm_amdgpu_vm 2474 * @filp: drm file pointer 2475 * 2476 * Returns: 2477 * 0 for success, -errno for errors. 2478 */ 2479 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp) 2480 { 2481 union drm_amdgpu_vm *args = data; 2482 struct amdgpu_device *adev = drm_to_adev(dev); 2483 struct amdgpu_fpriv *fpriv = filp->driver_priv; 2484 2485 /* No valid flags defined yet */ 2486 if (args->in.flags) 2487 return -EINVAL; 2488 2489 switch (args->in.op) { 2490 case AMDGPU_VM_OP_RESERVE_VMID: 2491 /* We only have requirement to reserve vmid from gfxhub */ 2492 if (!fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) { 2493 amdgpu_vmid_alloc_reserved(adev, AMDGPU_GFXHUB(0)); 2494 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = true; 2495 } 2496 2497 break; 2498 case AMDGPU_VM_OP_UNRESERVE_VMID: 2499 if (fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) { 2500 amdgpu_vmid_free_reserved(adev, AMDGPU_GFXHUB(0)); 2501 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = false; 2502 } 2503 break; 2504 default: 2505 return -EINVAL; 2506 } 2507 2508 return 0; 2509 } 2510 2511 /** 2512 * amdgpu_vm_get_task_info - Extracts task info for a PASID. 2513 * 2514 * @adev: drm device pointer 2515 * @pasid: PASID identifier for VM 2516 * @task_info: task_info to fill. 2517 */ 2518 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, u32 pasid, 2519 struct amdgpu_task_info *task_info) 2520 { 2521 struct amdgpu_vm *vm; 2522 unsigned long flags; 2523 2524 xa_lock_irqsave(&adev->vm_manager.pasids, flags); 2525 2526 vm = xa_load(&adev->vm_manager.pasids, pasid); 2527 if (vm) 2528 *task_info = vm->task_info; 2529 2530 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags); 2531 } 2532 2533 /** 2534 * amdgpu_vm_set_task_info - Sets VMs task info. 2535 * 2536 * @vm: vm for which to set the info 2537 */ 2538 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm) 2539 { 2540 if (vm->task_info.pid) 2541 return; 2542 2543 vm->task_info.pid = current->pid; 2544 get_task_comm(vm->task_info.task_name, current); 2545 2546 if (current->group_leader->mm != current->mm) 2547 return; 2548 2549 vm->task_info.tgid = current->group_leader->pid; 2550 get_task_comm(vm->task_info.process_name, current->group_leader); 2551 } 2552 2553 /** 2554 * amdgpu_vm_handle_fault - graceful handling of VM faults. 2555 * @adev: amdgpu device pointer 2556 * @pasid: PASID of the VM 2557 * @vmid: VMID, only used for GFX 9.4.3. 2558 * @node_id: Node_id received in IH cookie. Only applicable for 2559 * GFX 9.4.3. 2560 * @addr: Address of the fault 2561 * @write_fault: true is write fault, false is read fault 2562 * 2563 * Try to gracefully handle a VM fault. Return true if the fault was handled and 2564 * shouldn't be reported any more. 2565 */ 2566 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid, 2567 u32 vmid, u32 node_id, uint64_t addr, 2568 bool write_fault) 2569 { 2570 bool is_compute_context = false; 2571 struct amdgpu_bo *root; 2572 unsigned long irqflags; 2573 uint64_t value, flags; 2574 struct amdgpu_vm *vm; 2575 int r; 2576 2577 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags); 2578 vm = xa_load(&adev->vm_manager.pasids, pasid); 2579 if (vm) { 2580 root = amdgpu_bo_ref(vm->root.bo); 2581 is_compute_context = vm->is_compute_context; 2582 } else { 2583 root = NULL; 2584 } 2585 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags); 2586 2587 if (!root) 2588 return false; 2589 2590 addr /= AMDGPU_GPU_PAGE_SIZE; 2591 2592 if (is_compute_context && !svm_range_restore_pages(adev, pasid, vmid, 2593 node_id, addr, write_fault)) { 2594 amdgpu_bo_unref(&root); 2595 return true; 2596 } 2597 2598 r = amdgpu_bo_reserve(root, true); 2599 if (r) 2600 goto error_unref; 2601 2602 /* Double check that the VM still exists */ 2603 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags); 2604 vm = xa_load(&adev->vm_manager.pasids, pasid); 2605 if (vm && vm->root.bo != root) 2606 vm = NULL; 2607 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags); 2608 if (!vm) 2609 goto error_unlock; 2610 2611 flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED | 2612 AMDGPU_PTE_SYSTEM; 2613 2614 if (is_compute_context) { 2615 /* Intentionally setting invalid PTE flag 2616 * combination to force a no-retry-fault 2617 */ 2618 flags = AMDGPU_VM_NORETRY_FLAGS; 2619 value = 0; 2620 } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) { 2621 /* Redirect the access to the dummy page */ 2622 value = adev->dummy_page_addr; 2623 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE | 2624 AMDGPU_PTE_WRITEABLE; 2625 2626 } else { 2627 /* Let the hw retry silently on the PTE */ 2628 value = 0; 2629 } 2630 2631 r = dma_resv_reserve_fences(root->tbo.base.resv, 1); 2632 if (r) { 2633 pr_debug("failed %d to reserve fence slot\n", r); 2634 goto error_unlock; 2635 } 2636 2637 r = amdgpu_vm_update_range(adev, vm, true, false, false, false, 2638 NULL, addr, addr, flags, value, 0, NULL, NULL, NULL); 2639 if (r) 2640 goto error_unlock; 2641 2642 r = amdgpu_vm_update_pdes(adev, vm, true); 2643 2644 error_unlock: 2645 amdgpu_bo_unreserve(root); 2646 if (r < 0) 2647 DRM_ERROR("Can't handle page fault (%d)\n", r); 2648 2649 error_unref: 2650 amdgpu_bo_unref(&root); 2651 2652 return false; 2653 } 2654 2655 #if defined(CONFIG_DEBUG_FS) 2656 /** 2657 * amdgpu_debugfs_vm_bo_info - print BO info for the VM 2658 * 2659 * @vm: Requested VM for printing BO info 2660 * @m: debugfs file 2661 * 2662 * Print BO information in debugfs file for the VM 2663 */ 2664 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m) 2665 { 2666 struct amdgpu_bo_va *bo_va, *tmp; 2667 u64 total_idle = 0; 2668 u64 total_evicted = 0; 2669 u64 total_relocated = 0; 2670 u64 total_moved = 0; 2671 u64 total_invalidated = 0; 2672 u64 total_done = 0; 2673 unsigned int total_idle_objs = 0; 2674 unsigned int total_evicted_objs = 0; 2675 unsigned int total_relocated_objs = 0; 2676 unsigned int total_moved_objs = 0; 2677 unsigned int total_invalidated_objs = 0; 2678 unsigned int total_done_objs = 0; 2679 unsigned int id = 0; 2680 2681 spin_lock(&vm->status_lock); 2682 seq_puts(m, "\tIdle BOs:\n"); 2683 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) { 2684 if (!bo_va->base.bo) 2685 continue; 2686 total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2687 } 2688 total_idle_objs = id; 2689 id = 0; 2690 2691 seq_puts(m, "\tEvicted BOs:\n"); 2692 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) { 2693 if (!bo_va->base.bo) 2694 continue; 2695 total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2696 } 2697 total_evicted_objs = id; 2698 id = 0; 2699 2700 seq_puts(m, "\tRelocated BOs:\n"); 2701 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) { 2702 if (!bo_va->base.bo) 2703 continue; 2704 total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2705 } 2706 total_relocated_objs = id; 2707 id = 0; 2708 2709 seq_puts(m, "\tMoved BOs:\n"); 2710 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) { 2711 if (!bo_va->base.bo) 2712 continue; 2713 total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2714 } 2715 total_moved_objs = id; 2716 id = 0; 2717 2718 seq_puts(m, "\tInvalidated BOs:\n"); 2719 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) { 2720 if (!bo_va->base.bo) 2721 continue; 2722 total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2723 } 2724 total_invalidated_objs = id; 2725 id = 0; 2726 2727 seq_puts(m, "\tDone BOs:\n"); 2728 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) { 2729 if (!bo_va->base.bo) 2730 continue; 2731 total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m); 2732 } 2733 spin_unlock(&vm->status_lock); 2734 total_done_objs = id; 2735 2736 seq_printf(m, "\tTotal idle size: %12lld\tobjs:\t%d\n", total_idle, 2737 total_idle_objs); 2738 seq_printf(m, "\tTotal evicted size: %12lld\tobjs:\t%d\n", total_evicted, 2739 total_evicted_objs); 2740 seq_printf(m, "\tTotal relocated size: %12lld\tobjs:\t%d\n", total_relocated, 2741 total_relocated_objs); 2742 seq_printf(m, "\tTotal moved size: %12lld\tobjs:\t%d\n", total_moved, 2743 total_moved_objs); 2744 seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated, 2745 total_invalidated_objs); 2746 seq_printf(m, "\tTotal done size: %12lld\tobjs:\t%d\n", total_done, 2747 total_done_objs); 2748 } 2749 #endif 2750 2751 /** 2752 * amdgpu_vm_update_fault_cache - update cached fault into. 2753 * @adev: amdgpu device pointer 2754 * @pasid: PASID of the VM 2755 * @addr: Address of the fault 2756 * @status: GPUVM fault status register 2757 * @vmhub: which vmhub got the fault 2758 * 2759 * Cache the fault info for later use by userspace in debugging. 2760 */ 2761 void amdgpu_vm_update_fault_cache(struct amdgpu_device *adev, 2762 unsigned int pasid, 2763 uint64_t addr, 2764 uint32_t status, 2765 unsigned int vmhub) 2766 { 2767 struct amdgpu_vm *vm; 2768 unsigned long flags; 2769 2770 xa_lock_irqsave(&adev->vm_manager.pasids, flags); 2771 2772 vm = xa_load(&adev->vm_manager.pasids, pasid); 2773 /* Don't update the fault cache if status is 0. In the multiple 2774 * fault case, subsequent faults will return a 0 status which is 2775 * useless for userspace and replaces the useful fault status, so 2776 * only update if status is non-0. 2777 */ 2778 if (vm && status) { 2779 vm->fault_info.addr = addr; 2780 vm->fault_info.status = status; 2781 if (AMDGPU_IS_GFXHUB(vmhub)) { 2782 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_GFX; 2783 vm->fault_info.vmhub |= 2784 (vmhub - AMDGPU_GFXHUB_START) << AMDGPU_VMHUB_IDX_SHIFT; 2785 } else if (AMDGPU_IS_MMHUB0(vmhub)) { 2786 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM0; 2787 vm->fault_info.vmhub |= 2788 (vmhub - AMDGPU_MMHUB0_START) << AMDGPU_VMHUB_IDX_SHIFT; 2789 } else if (AMDGPU_IS_MMHUB1(vmhub)) { 2790 vm->fault_info.vmhub = AMDGPU_VMHUB_TYPE_MM1; 2791 vm->fault_info.vmhub |= 2792 (vmhub - AMDGPU_MMHUB1_START) << AMDGPU_VMHUB_IDX_SHIFT; 2793 } else { 2794 WARN_ONCE(1, "Invalid vmhub %u\n", vmhub); 2795 } 2796 } 2797 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags); 2798 } 2799 2800